1 | Less than a day of post-3.0 code review and already enough | 1 | Small pile of bug fixes for rc1. I've included my patches to get |
---|---|---|---|
2 | patches for another pullreq :-) | 2 | our docs building with Sphinx 3, just for convenience... |
3 | 3 | ||
4 | thanks | ||
5 | -- PMM | 4 | -- PMM |
6 | 5 | ||
7 | The following changes since commit c542a9f9794ec8e0bc3fcf5956d3cc8bce667789: | 6 | The following changes since commit b149dea55cce97cb226683d06af61984a1c11e96: |
8 | 7 | ||
9 | Merge remote-tracking branch 'remotes/armbru/tags/pull-tests-2018-08-16' into staging (2018-08-16 09:50:54 +0100) | 8 | Merge remote-tracking branch 'remotes/cschoenebeck/tags/pull-9p-20201102' into staging (2020-11-02 10:57:48 +0000) |
10 | 9 | ||
11 | are available in the Git repository at: | 10 | are available in the Git repository at: |
12 | 11 | ||
13 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20180816 | 12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20201102 |
14 | 13 | ||
15 | for you to fetch changes up to fcf13ca556f462b52956059bf8fa622bc8575edb: | 14 | for you to fetch changes up to ffb4fbf90a2f63c9cb33e4bb9f854c79bf04ca4a: |
16 | 15 | ||
17 | hw/arm/mps2-tz: Replace init_sysbus_child() with sysbus_init_child_obj() (2018-08-16 14:29:58 +0100) | 16 | tests/qtest/npcm7xx_rng-test: Disable randomness tests (2020-11-02 16:52:18 +0000) |
18 | 17 | ||
19 | ---------------------------------------------------------------- | 18 | ---------------------------------------------------------------- |
20 | target-arm queue: | 19 | target-arm queue: |
21 | * Fixes for various bugs in SVE instructions | 20 | * target/arm: Fix Neon emulation bugs on big-endian hosts |
22 | * Add model of Freescale i.MX6 UltraLite 14x14 EVK Board | 21 | * target/arm: fix handling of HCR.FB |
23 | * hw/arm: make bitbanded IO optional on ARMv7-M | 22 | * target/arm: fix LORID_EL1 access check |
24 | * Add model of Cortex-M0 CPU | 23 | * disas/capstone: Fix monitor disassembly of >32 bytes |
25 | * Add support for loading Intel HEX files to the generic loader | 24 | * hw/arm/smmuv3: Fix potential integer overflow (CID 1432363) |
26 | * imx_spi: Unset XCH when TX FIFO becomes empty | 25 | * hw/arm/boot: fix SVE for EL3 direct kernel boot |
27 | * aspeed_sdmc: fix various bugs | 26 | * hw/display/omap_lcdc: Fix potential NULL pointer dereference |
28 | * Fix bugs in Arm FP16 instruction support | 27 | * hw/display/exynos4210_fimd: Fix potential NULL pointer dereference |
29 | * Fix aa64 FCADD and FCMLA decode | 28 | * target/arm: Get correct MMU index for other-security-state |
30 | * softfloat: Fix missing inexact for floating-point add | 29 | * configure: Test that gio libs from pkg-config work |
31 | * hw/arm/mps2-tz: Replace init_sysbus_child() with sysbus_init_child_obj() | 30 | * hw/intc/arm_gicv3_cpuif: Make GIC maintenance interrupts work |
31 | * docs: Fix building with Sphinx 3 | ||
32 | * tests/qtest/npcm7xx_rng-test: Disable randomness tests | ||
32 | 33 | ||
33 | ---------------------------------------------------------------- | 34 | ---------------------------------------------------------------- |
34 | Cédric Le Goater (1): | 35 | AlexChen (2): |
35 | aspeed: add a max_ram_size property to the memory controller | 36 | hw/display/omap_lcdc: Fix potential NULL pointer dereference |
37 | hw/display/exynos4210_fimd: Fix potential NULL pointer dereference | ||
36 | 38 | ||
37 | Jean-Christophe Dubois (3): | 39 | Peter Maydell (9): |
38 | i.MX6UL: Add i.MX6UL specific CCM device | 40 | target/arm: Fix float16 pairwise Neon ops on big-endian hosts |
39 | i.MX6UL: Add i.MX6UL SOC | 41 | target/arm: Fix VUDOT/VSDOT (scalar) on big-endian hosts |
40 | i.MX6UL: Add Freescale i.MX6 UltraLite 14x14 EVK Board | 42 | disas/capstone: Fix monitor disassembly of >32 bytes |
43 | target/arm: Get correct MMU index for other-security-state | ||
44 | configure: Test that gio libs from pkg-config work | ||
45 | hw/intc/arm_gicv3_cpuif: Make GIC maintenance interrupts work | ||
46 | scripts/kerneldoc: For Sphinx 3 use c:macro for macros with arguments | ||
47 | qemu-option-trace.rst.inc: Don't use option:: markup | ||
48 | tests/qtest/npcm7xx_rng-test: Disable randomness tests | ||
41 | 49 | ||
42 | Joel Stanley (5): | 50 | Philippe Mathieu-Daudé (1): |
43 | aspeed_sdmc: Extend number of valid registers | 51 | hw/arm/smmuv3: Fix potential integer overflow (CID 1432363) |
44 | aspeed_sdmc: Fix saved values | ||
45 | aspeed_sdmc: Set 'cache initial sequence' always true | ||
46 | aspeed_sdmc: Init status always idle | ||
47 | aspeed_sdmc: Handle ECC training | ||
48 | 52 | ||
49 | Richard Henderson (13): | 53 | Richard Henderson (11): |
50 | target/arm: Fix typo in helper_sve_ld1hss_r | 54 | target/arm: Introduce neon_full_reg_offset |
51 | target/arm: Fix sign-extension in sve do_ldr/do_str | 55 | target/arm: Move neon_element_offset to translate.c |
52 | target/arm: Fix offset for LD1R instructions | 56 | target/arm: Use neon_element_offset in neon_load/store_reg |
53 | target/arm: Fix offset scaling for LD_zprr and ST_zprr | 57 | target/arm: Use neon_element_offset in vfp_reg_offset |
54 | target/arm: Reformat integer register dump | 58 | target/arm: Add read/write_neon_element32 |
55 | target/arm: Dump SVE state if enabled | 59 | target/arm: Expand read/write_neon_element32 to all MemOp |
56 | target/arm: Add sve-max-vq cpu property to -cpu max | 60 | target/arm: Rename neon_load_reg32 to vfp_load_reg32 |
57 | target/arm: Adjust FPCR_MASK for FZ16 | 61 | target/arm: Add read/write_neon_element64 |
58 | target/arm: Ignore float_flag_input_denormal from fp_status_f16 | 62 | target/arm: Rename neon_load_reg64 to vfp_load_reg64 |
59 | target/arm: Use fp_status_fp16 for do_fmpa_zpzzz_h | 63 | target/arm: Simplify do_long_3d and do_2scalar_long |
60 | target/arm: Use FZ not FZ16 for SVE FCVT single-half and double-half | 64 | target/arm: Improve do_prewiden_3d |
61 | target/arm: Fix aa64 FCADD and FCMLA decode | ||
62 | softfloat: Fix missing inexact for floating-point add | ||
63 | 65 | ||
64 | Stefan Hajnoczi (4): | 66 | Rémi Denis-Courmont (3): |
65 | hw/arm: make bitbanded IO optional on ARMv7-M | 67 | target/arm: fix handling of HCR.FB |
66 | target/arm: add "cortex-m0" CPU model | 68 | target/arm: fix LORID_EL1 access check |
67 | loader: extract rom_free() function | 69 | hw/arm/boot: fix SVE for EL3 direct kernel boot |
68 | loader: add rom transaction API | ||
69 | 70 | ||
70 | Su Hang (2): | 71 | docs/qemu-option-trace.rst.inc | 6 +- |
71 | loader: Implement .hex file loader | 72 | configure | 10 +- |
72 | Add QTest testcase for the Intel Hexadecimal | 73 | include/hw/intc/arm_gicv3_common.h | 1 - |
74 | disas/capstone.c | 2 +- | ||
75 | hw/arm/boot.c | 3 + | ||
76 | hw/arm/smmuv3.c | 3 +- | ||
77 | hw/display/exynos4210_fimd.c | 4 +- | ||
78 | hw/display/omap_lcdc.c | 10 +- | ||
79 | hw/intc/arm_gicv3_cpuif.c | 5 +- | ||
80 | target/arm/helper.c | 24 +- | ||
81 | target/arm/m_helper.c | 3 +- | ||
82 | target/arm/translate.c | 153 +++++++++--- | ||
83 | target/arm/vec_helper.c | 12 +- | ||
84 | tests/qtest/npcm7xx_rng-test.c | 14 +- | ||
85 | scripts/kernel-doc | 18 +- | ||
86 | target/arm/translate-neon.c.inc | 472 ++++++++++++++++++++----------------- | ||
87 | target/arm/translate-vfp.c.inc | 341 +++++++++++---------------- | ||
88 | 17 files changed, 588 insertions(+), 493 deletions(-) | ||
73 | 89 | ||
74 | Thomas Huth (1): | ||
75 | hw/arm/mps2-tz: Replace init_sysbus_child() with sysbus_init_child_obj() | ||
76 | |||
77 | Trent Piepho (1): | ||
78 | imx_spi: Unset XCH when TX FIFO becomes empty | ||
79 | |||
80 | configure | 4 + | ||
81 | hw/arm/Makefile.objs | 1 + | ||
82 | hw/misc/Makefile.objs | 1 + | ||
83 | tests/Makefile.include | 2 + | ||
84 | include/hw/arm/armv7m.h | 2 + | ||
85 | include/hw/arm/fsl-imx6ul.h | 339 ++++++++++++++ | ||
86 | include/hw/loader.h | 31 ++ | ||
87 | include/hw/misc/aspeed_sdmc.h | 4 +- | ||
88 | include/hw/misc/imx6ul_ccm.h | 226 +++++++++ | ||
89 | target/arm/cpu.h | 5 +- | ||
90 | fpu/softfloat.c | 2 +- | ||
91 | hw/arm/armv7m.c | 37 +- | ||
92 | hw/arm/aspeed.c | 31 ++ | ||
93 | hw/arm/aspeed_soc.c | 2 + | ||
94 | hw/arm/fsl-imx6ul.c | 617 ++++++++++++++++++++++++ | ||
95 | hw/arm/mcimx6ul-evk.c | 85 ++++ | ||
96 | hw/arm/mps2-tz.c | 32 +- | ||
97 | hw/arm/mps2.c | 1 + | ||
98 | hw/arm/msf2-soc.c | 1 + | ||
99 | hw/arm/stellaris.c | 1 + | ||
100 | hw/arm/stm32f205_soc.c | 1 + | ||
101 | hw/core/generic-loader.c | 4 + | ||
102 | hw/core/loader.c | 302 +++++++++++- | ||
103 | hw/misc/aspeed_sdmc.c | 55 ++- | ||
104 | hw/misc/imx6ul_ccm.c | 886 +++++++++++++++++++++++++++++++++++ | ||
105 | hw/ssi/imx_spi.c | 3 +- | ||
106 | linux-user/syscall.c | 19 +- | ||
107 | target/arm/cpu.c | 17 +- | ||
108 | target/arm/cpu64.c | 29 ++ | ||
109 | target/arm/helper.c | 18 +- | ||
110 | target/arm/sve_helper.c | 4 +- | ||
111 | target/arm/translate-a64.c | 120 ++++- | ||
112 | target/arm/translate-sve.c | 30 +- | ||
113 | tests/hexloader-test.c | 45 ++ | ||
114 | MAINTAINERS | 6 + | ||
115 | default-configs/arm-softmmu.mak | 1 + | ||
116 | hw/misc/trace-events | 7 + | ||
117 | tests/hex-loader-check-data/test.hex | 18 + | ||
118 | 38 files changed, 2863 insertions(+), 126 deletions(-) | ||
119 | create mode 100644 include/hw/arm/fsl-imx6ul.h | ||
120 | create mode 100644 include/hw/misc/imx6ul_ccm.h | ||
121 | create mode 100644 hw/arm/fsl-imx6ul.c | ||
122 | create mode 100644 hw/arm/mcimx6ul-evk.c | ||
123 | create mode 100644 hw/misc/imx6ul_ccm.c | ||
124 | create mode 100644 tests/hexloader-test.c | ||
125 | create mode 100644 tests/hex-loader-check-data/test.hex | ||
126 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This will be used to construct a memory region beyond the RAM region | 3 | This function makes it clear that we're talking about the whole |
4 | to let firmwares scan the address space with load/store to guess how | 4 | register, and not the 32-bit piece at index 0. This fixes a bug |
5 | much RAM the SoC has. | 5 | when running on a big-endian host. |
6 | 6 | ||
7 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Signed-off-by: Joel Stanley <joel@jms.id.au> | 8 | Message-id: 20201030022618.785675-2-richard.henderson@linaro.org |
9 | Tested-by: Cédric Le Goater <clg@kaod.org> | ||
10 | Message-id: 20180807075757.7242-7-joel@jms.id.au | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 11 | --- |
14 | include/hw/misc/aspeed_sdmc.h | 1 + | 12 | target/arm/translate.c | 8 ++++++ |
15 | hw/arm/aspeed.c | 31 +++++++++++++++++++++++++++++++ | 13 | target/arm/translate-neon.c.inc | 44 ++++++++++++++++----------------- |
16 | hw/arm/aspeed_soc.c | 2 ++ | 14 | target/arm/translate-vfp.c.inc | 2 +- |
17 | hw/misc/aspeed_sdmc.c | 3 +++ | 15 | 3 files changed, 31 insertions(+), 23 deletions(-) |
18 | 4 files changed, 37 insertions(+) | ||
19 | 16 | ||
20 | diff --git a/include/hw/misc/aspeed_sdmc.h b/include/hw/misc/aspeed_sdmc.h | 17 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
21 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/include/hw/misc/aspeed_sdmc.h | 19 | --- a/target/arm/translate.c |
23 | +++ b/include/hw/misc/aspeed_sdmc.h | 20 | +++ b/target/arm/translate.c |
24 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedSDMCState { | 21 | @@ -XXX,XX +XXX,XX @@ static inline void gen_hlt(DisasContext *s, int imm) |
25 | uint32_t silicon_rev; | 22 | unallocated_encoding(s); |
26 | uint32_t ram_bits; | 23 | } |
27 | uint64_t ram_size; | ||
28 | + uint64_t max_ram_size; | ||
29 | uint32_t fixed_conf; | ||
30 | |||
31 | } AspeedSDMCState; | ||
32 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/hw/arm/aspeed.c | ||
35 | +++ b/hw/arm/aspeed.c | ||
36 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info aspeed_board_binfo = { | ||
37 | typedef struct AspeedBoardState { | ||
38 | AspeedSoCState soc; | ||
39 | MemoryRegion ram; | ||
40 | + MemoryRegion max_ram; | ||
41 | } AspeedBoardState; | ||
42 | |||
43 | typedef struct AspeedBoardConfig { | ||
44 | @@ -XXX,XX +XXX,XX @@ static const AspeedBoardConfig aspeed_boards[] = { | ||
45 | }, | ||
46 | }; | ||
47 | 24 | ||
48 | +/* | 25 | +/* |
49 | + * The max ram region is for firmwares that scan the address space | 26 | + * Return the offset of a "full" NEON Dreg. |
50 | + * with load/store to guess how much RAM the SoC has. | ||
51 | + */ | 27 | + */ |
52 | +static uint64_t max_ram_read(void *opaque, hwaddr offset, unsigned size) | 28 | +static long neon_full_reg_offset(unsigned reg) |
53 | +{ | 29 | +{ |
54 | + return 0; | 30 | + return offsetof(CPUARMState, vfp.zregs[reg >> 1].d[reg & 1]); |
55 | +} | 31 | +} |
56 | + | 32 | + |
57 | +static void max_ram_write(void *opaque, hwaddr offset, uint64_t value, | 33 | static inline long vfp_reg_offset(bool dp, unsigned reg) |
58 | + unsigned size) | 34 | { |
59 | +{ | 35 | if (dp) { |
60 | + /* Discard writes */ | 36 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc |
61 | +} | ||
62 | + | ||
63 | +static const MemoryRegionOps max_ram_ops = { | ||
64 | + .read = max_ram_read, | ||
65 | + .write = max_ram_write, | ||
66 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
67 | +}; | ||
68 | + | ||
69 | #define FIRMWARE_ADDR 0x0 | ||
70 | |||
71 | static void write_boot_rom(DriveInfo *dinfo, hwaddr addr, size_t rom_size, | ||
72 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine, | ||
73 | AspeedBoardState *bmc; | ||
74 | AspeedSoCClass *sc; | ||
75 | DriveInfo *drive0 = drive_get(IF_MTD, 0, 0); | ||
76 | + ram_addr_t max_ram_size; | ||
77 | |||
78 | bmc = g_new0(AspeedBoardState, 1); | ||
79 | object_initialize(&bmc->soc, (sizeof(bmc->soc)), cfg->soc_name); | ||
80 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine, | ||
81 | object_property_add_const_link(OBJECT(&bmc->soc), "ram", OBJECT(&bmc->ram), | ||
82 | &error_abort); | ||
83 | |||
84 | + max_ram_size = object_property_get_uint(OBJECT(&bmc->soc), "max-ram-size", | ||
85 | + &error_abort); | ||
86 | + memory_region_init_io(&bmc->max_ram, NULL, &max_ram_ops, NULL, | ||
87 | + "max_ram", max_ram_size - ram_size); | ||
88 | + memory_region_add_subregion(get_system_memory(), | ||
89 | + sc->info->sdram_base + ram_size, | ||
90 | + &bmc->max_ram); | ||
91 | + | ||
92 | aspeed_board_init_flashes(&bmc->soc.fmc, cfg->fmc_model, &error_abort); | ||
93 | aspeed_board_init_flashes(&bmc->soc.spi[0], cfg->spi_model, &error_abort); | ||
94 | |||
95 | diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c | ||
96 | index XXXXXXX..XXXXXXX 100644 | 37 | index XXXXXXX..XXXXXXX 100644 |
97 | --- a/hw/arm/aspeed_soc.c | 38 | --- a/target/arm/translate-neon.c.inc |
98 | +++ b/hw/arm/aspeed_soc.c | 39 | +++ b/target/arm/translate-neon.c.inc |
99 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj) | 40 | @@ -XXX,XX +XXX,XX @@ neon_element_offset(int reg, int element, MemOp size) |
100 | sc->info->silicon_rev); | 41 | ofs ^= 8 - element_size; |
101 | object_property_add_alias(obj, "ram-size", OBJECT(&s->sdmc), | 42 | } |
102 | "ram-size", &error_abort); | 43 | #endif |
103 | + object_property_add_alias(obj, "max-ram-size", OBJECT(&s->sdmc), | 44 | - return neon_reg_offset(reg, 0) + ofs; |
104 | + "max-ram-size", &error_abort); | 45 | + return neon_full_reg_offset(reg) + ofs; |
105 | 46 | } | |
106 | for (i = 0; i < sc->info->wdts_num; i++) { | 47 | |
107 | object_initialize(&s->wdt[i], sizeof(s->wdt[i]), TYPE_ASPEED_WDT); | 48 | static void neon_load_element(TCGv_i32 var, int reg, int ele, MemOp mop) |
108 | diff --git a/hw/misc/aspeed_sdmc.c b/hw/misc/aspeed_sdmc.c | 49 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLD_all_lanes(DisasContext *s, arg_VLD_all_lanes *a) |
50 | * We cannot write 16 bytes at once because the | ||
51 | * destination is unaligned. | ||
52 | */ | ||
53 | - tcg_gen_gvec_dup_i32(size, neon_reg_offset(vd, 0), | ||
54 | + tcg_gen_gvec_dup_i32(size, neon_full_reg_offset(vd), | ||
55 | 8, 8, tmp); | ||
56 | - tcg_gen_gvec_mov(0, neon_reg_offset(vd + 1, 0), | ||
57 | - neon_reg_offset(vd, 0), 8, 8); | ||
58 | + tcg_gen_gvec_mov(0, neon_full_reg_offset(vd + 1), | ||
59 | + neon_full_reg_offset(vd), 8, 8); | ||
60 | } else { | ||
61 | - tcg_gen_gvec_dup_i32(size, neon_reg_offset(vd, 0), | ||
62 | + tcg_gen_gvec_dup_i32(size, neon_full_reg_offset(vd), | ||
63 | vec_size, vec_size, tmp); | ||
64 | } | ||
65 | tcg_gen_addi_i32(addr, addr, 1 << size); | ||
66 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDST_single(DisasContext *s, arg_VLDST_single *a) | ||
67 | static bool do_3same(DisasContext *s, arg_3same *a, GVecGen3Fn fn) | ||
68 | { | ||
69 | int vec_size = a->q ? 16 : 8; | ||
70 | - int rd_ofs = neon_reg_offset(a->vd, 0); | ||
71 | - int rn_ofs = neon_reg_offset(a->vn, 0); | ||
72 | - int rm_ofs = neon_reg_offset(a->vm, 0); | ||
73 | + int rd_ofs = neon_full_reg_offset(a->vd); | ||
74 | + int rn_ofs = neon_full_reg_offset(a->vn); | ||
75 | + int rm_ofs = neon_full_reg_offset(a->vm); | ||
76 | |||
77 | if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
78 | return false; | ||
79 | @@ -XXX,XX +XXX,XX @@ static bool do_vector_2sh(DisasContext *s, arg_2reg_shift *a, GVecGen2iFn *fn) | ||
80 | { | ||
81 | /* Handle a 2-reg-shift insn which can be vectorized. */ | ||
82 | int vec_size = a->q ? 16 : 8; | ||
83 | - int rd_ofs = neon_reg_offset(a->vd, 0); | ||
84 | - int rm_ofs = neon_reg_offset(a->vm, 0); | ||
85 | + int rd_ofs = neon_full_reg_offset(a->vd); | ||
86 | + int rm_ofs = neon_full_reg_offset(a->vm); | ||
87 | |||
88 | if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
89 | return false; | ||
90 | @@ -XXX,XX +XXX,XX @@ static bool do_fp_2sh(DisasContext *s, arg_2reg_shift *a, | ||
91 | { | ||
92 | /* FP operations in 2-reg-and-shift group */ | ||
93 | int vec_size = a->q ? 16 : 8; | ||
94 | - int rd_ofs = neon_reg_offset(a->vd, 0); | ||
95 | - int rm_ofs = neon_reg_offset(a->vm, 0); | ||
96 | + int rd_ofs = neon_full_reg_offset(a->vd); | ||
97 | + int rm_ofs = neon_full_reg_offset(a->vm); | ||
98 | TCGv_ptr fpst; | ||
99 | |||
100 | if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
101 | @@ -XXX,XX +XXX,XX @@ static bool do_1reg_imm(DisasContext *s, arg_1reg_imm *a, | ||
102 | return true; | ||
103 | } | ||
104 | |||
105 | - reg_ofs = neon_reg_offset(a->vd, 0); | ||
106 | + reg_ofs = neon_full_reg_offset(a->vd); | ||
107 | vec_size = a->q ? 16 : 8; | ||
108 | imm = asimd_imm_const(a->imm, a->cmode, a->op); | ||
109 | |||
110 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMULL_P_3d(DisasContext *s, arg_3diff *a) | ||
111 | return true; | ||
112 | } | ||
113 | |||
114 | - tcg_gen_gvec_3_ool(neon_reg_offset(a->vd, 0), | ||
115 | - neon_reg_offset(a->vn, 0), | ||
116 | - neon_reg_offset(a->vm, 0), | ||
117 | + tcg_gen_gvec_3_ool(neon_full_reg_offset(a->vd), | ||
118 | + neon_full_reg_offset(a->vn), | ||
119 | + neon_full_reg_offset(a->vm), | ||
120 | 16, 16, 0, fn_gvec); | ||
121 | return true; | ||
122 | } | ||
123 | @@ -XXX,XX +XXX,XX @@ static bool do_2scalar_fp_vec(DisasContext *s, arg_2scalar *a, | ||
124 | { | ||
125 | /* Two registers and a scalar, using gvec */ | ||
126 | int vec_size = a->q ? 16 : 8; | ||
127 | - int rd_ofs = neon_reg_offset(a->vd, 0); | ||
128 | - int rn_ofs = neon_reg_offset(a->vn, 0); | ||
129 | + int rd_ofs = neon_full_reg_offset(a->vd); | ||
130 | + int rn_ofs = neon_full_reg_offset(a->vn); | ||
131 | int rm_ofs; | ||
132 | int idx; | ||
133 | TCGv_ptr fpstatus; | ||
134 | @@ -XXX,XX +XXX,XX @@ static bool do_2scalar_fp_vec(DisasContext *s, arg_2scalar *a, | ||
135 | /* a->vm is M:Vm, which encodes both register and index */ | ||
136 | idx = extract32(a->vm, a->size + 2, 2); | ||
137 | a->vm = extract32(a->vm, 0, a->size + 2); | ||
138 | - rm_ofs = neon_reg_offset(a->vm, 0); | ||
139 | + rm_ofs = neon_full_reg_offset(a->vm); | ||
140 | |||
141 | fpstatus = fpstatus_ptr(a->size == 1 ? FPST_STD_F16 : FPST_STD); | ||
142 | tcg_gen_gvec_3_ptr(rd_ofs, rn_ofs, rm_ofs, fpstatus, | ||
143 | @@ -XXX,XX +XXX,XX @@ static bool trans_VDUP_scalar(DisasContext *s, arg_VDUP_scalar *a) | ||
144 | return true; | ||
145 | } | ||
146 | |||
147 | - tcg_gen_gvec_dup_mem(a->size, neon_reg_offset(a->vd, 0), | ||
148 | + tcg_gen_gvec_dup_mem(a->size, neon_full_reg_offset(a->vd), | ||
149 | neon_element_offset(a->vm, a->index, a->size), | ||
150 | a->q ? 16 : 8, a->q ? 16 : 8); | ||
151 | return true; | ||
152 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_F32_F16(DisasContext *s, arg_2misc *a) | ||
153 | static bool do_2misc_vec(DisasContext *s, arg_2misc *a, GVecGen2Fn *fn) | ||
154 | { | ||
155 | int vec_size = a->q ? 16 : 8; | ||
156 | - int rd_ofs = neon_reg_offset(a->vd, 0); | ||
157 | - int rm_ofs = neon_reg_offset(a->vm, 0); | ||
158 | + int rd_ofs = neon_full_reg_offset(a->vd); | ||
159 | + int rm_ofs = neon_full_reg_offset(a->vm); | ||
160 | |||
161 | if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
162 | return false; | ||
163 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
109 | index XXXXXXX..XXXXXXX 100644 | 164 | index XXXXXXX..XXXXXXX 100644 |
110 | --- a/hw/misc/aspeed_sdmc.c | 165 | --- a/target/arm/translate-vfp.c.inc |
111 | +++ b/hw/misc/aspeed_sdmc.c | 166 | +++ b/target/arm/translate-vfp.c.inc |
112 | @@ -XXX,XX +XXX,XX @@ static void aspeed_sdmc_realize(DeviceState *dev, Error **errp) | 167 | @@ -XXX,XX +XXX,XX @@ static bool trans_VDUP(DisasContext *s, arg_VDUP *a) |
113 | case AST2400_A0_SILICON_REV: | 168 | } |
114 | case AST2400_A1_SILICON_REV: | 169 | |
115 | s->ram_bits = ast2400_rambits(s); | 170 | tmp = load_reg(s, a->rt); |
116 | + s->max_ram_size = 512 << 20; | 171 | - tcg_gen_gvec_dup_i32(size, neon_reg_offset(a->vn, 0), |
117 | s->fixed_conf = ASPEED_SDMC_VGA_COMPAT | | 172 | + tcg_gen_gvec_dup_i32(size, neon_full_reg_offset(a->vn), |
118 | ASPEED_SDMC_DRAM_SIZE(s->ram_bits); | 173 | vec_size, vec_size, tmp); |
119 | break; | 174 | tcg_temp_free_i32(tmp); |
120 | case AST2500_A0_SILICON_REV: | ||
121 | case AST2500_A1_SILICON_REV: | ||
122 | s->ram_bits = ast2500_rambits(s); | ||
123 | + s->max_ram_size = 1024 << 20; | ||
124 | s->fixed_conf = ASPEED_SDMC_HW_VERSION(1) | | ||
125 | ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB) | | ||
126 | ASPEED_SDMC_CACHE_INITIAL_DONE | | ||
127 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_aspeed_sdmc = { | ||
128 | static Property aspeed_sdmc_properties[] = { | ||
129 | DEFINE_PROP_UINT32("silicon-rev", AspeedSDMCState, silicon_rev, 0), | ||
130 | DEFINE_PROP_UINT64("ram-size", AspeedSDMCState, ram_size, 0), | ||
131 | + DEFINE_PROP_UINT64("max-ram-size", AspeedSDMCState, max_ram_size, 0), | ||
132 | DEFINE_PROP_END_OF_LIST(), | ||
133 | }; | ||
134 | 175 | ||
135 | -- | 176 | -- |
136 | 2.18.0 | 177 | 2.20.1 |
137 | 178 | ||
138 | 179 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This allows the default (and maximum) vector length to be set | 3 | This will shortly have users outside of translate-neon.c.inc. |
4 | from the command-line. Which is extraordinarily helpful in | ||
5 | debugging problems depending on vector length without having to | ||
6 | bake knowledge of PR_SET_SVE_VL into every guest binary. | ||
7 | 4 | ||
8 | Cc: qemu-stable@nongnu.org (3.0.1) | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 6 | Message-id: 20201030022618.785675-3-richard.henderson@linaro.org |
11 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 9 | --- |
14 | target/arm/cpu.h | 3 +++ | 10 | target/arm/translate.c | 20 ++++++++++++++++++++ |
15 | linux-user/syscall.c | 19 +++++++++++++------ | 11 | target/arm/translate-neon.c.inc | 19 ------------------- |
16 | target/arm/cpu.c | 6 +++--- | 12 | 2 files changed, 20 insertions(+), 19 deletions(-) |
17 | target/arm/cpu64.c | 29 +++++++++++++++++++++++++++++ | ||
18 | target/arm/helper.c | 7 +++++-- | ||
19 | 5 files changed, 53 insertions(+), 11 deletions(-) | ||
20 | 13 | ||
21 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 14 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
22 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/arm/cpu.h | 16 | --- a/target/arm/translate.c |
24 | +++ b/target/arm/cpu.h | 17 | +++ b/target/arm/translate.c |
25 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { | 18 | @@ -XXX,XX +XXX,XX @@ static long neon_full_reg_offset(unsigned reg) |
26 | 19 | return offsetof(CPUARMState, vfp.zregs[reg >> 1].d[reg & 1]); | |
27 | /* Used to synchronize KVM and QEMU in-kernel device levels */ | ||
28 | uint8_t device_irq_level; | ||
29 | + | ||
30 | + /* Used to set the maximum vector length the cpu will support. */ | ||
31 | + uint32_t sve_max_vq; | ||
32 | }; | ||
33 | |||
34 | static inline ARMCPU *arm_env_get_cpu(CPUARMState *env) | ||
35 | diff --git a/linux-user/syscall.c b/linux-user/syscall.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/linux-user/syscall.c | ||
38 | +++ b/linux-user/syscall.c | ||
39 | @@ -XXX,XX +XXX,XX @@ abi_long do_syscall(void *cpu_env, int num, abi_long arg1, | ||
40 | #endif | ||
41 | #ifdef TARGET_AARCH64 | ||
42 | case TARGET_PR_SVE_SET_VL: | ||
43 | - /* We cannot support either PR_SVE_SET_VL_ONEXEC | ||
44 | - or PR_SVE_VL_INHERIT. Therefore, anything above | ||
45 | - ARM_MAX_VQ results in EINVAL. */ | ||
46 | + /* | ||
47 | + * We cannot support either PR_SVE_SET_VL_ONEXEC or | ||
48 | + * PR_SVE_VL_INHERIT. Note the kernel definition | ||
49 | + * of sve_vl_valid allows for VQ=512, i.e. VL=8192, | ||
50 | + * even though the current architectural maximum is VQ=16. | ||
51 | + */ | ||
52 | ret = -TARGET_EINVAL; | ||
53 | if (arm_feature(cpu_env, ARM_FEATURE_SVE) | ||
54 | - && arg2 >= 0 && arg2 <= ARM_MAX_VQ * 16 && !(arg2 & 15)) { | ||
55 | + && arg2 >= 0 && arg2 <= 512 * 16 && !(arg2 & 15)) { | ||
56 | CPUARMState *env = cpu_env; | ||
57 | - int old_vq = (env->vfp.zcr_el[1] & 0xf) + 1; | ||
58 | - int vq = MAX(arg2 / 16, 1); | ||
59 | + ARMCPU *cpu = arm_env_get_cpu(env); | ||
60 | + uint32_t vq, old_vq; | ||
61 | + | ||
62 | + old_vq = (env->vfp.zcr_el[1] & 0xf) + 1; | ||
63 | + vq = MAX(arg2 / 16, 1); | ||
64 | + vq = MIN(vq, cpu->sve_max_vq); | ||
65 | |||
66 | if (vq < old_vq) { | ||
67 | aarch64_sve_narrow_vq(env, vq); | ||
68 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/target/arm/cpu.c | ||
71 | +++ b/target/arm/cpu.c | ||
72 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | ||
73 | env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 16, 2, 3); | ||
74 | env->cp15.cptr_el[3] |= CPTR_EZ; | ||
75 | /* with maximum vector length */ | ||
76 | - env->vfp.zcr_el[1] = ARM_MAX_VQ - 1; | ||
77 | - env->vfp.zcr_el[2] = ARM_MAX_VQ - 1; | ||
78 | - env->vfp.zcr_el[3] = ARM_MAX_VQ - 1; | ||
79 | + env->vfp.zcr_el[1] = cpu->sve_max_vq - 1; | ||
80 | + env->vfp.zcr_el[2] = env->vfp.zcr_el[1]; | ||
81 | + env->vfp.zcr_el[3] = env->vfp.zcr_el[1]; | ||
82 | #else | ||
83 | /* Reset into the highest available EL */ | ||
84 | if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
85 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
86 | index XXXXXXX..XXXXXXX 100644 | ||
87 | --- a/target/arm/cpu64.c | ||
88 | +++ b/target/arm/cpu64.c | ||
89 | @@ -XXX,XX +XXX,XX @@ | ||
90 | #include "sysemu/sysemu.h" | ||
91 | #include "sysemu/kvm.h" | ||
92 | #include "kvm_arm.h" | ||
93 | +#include "qapi/visitor.h" | ||
94 | |||
95 | static inline void set_feature(CPUARMState *env, int feature) | ||
96 | { | ||
97 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a53_initfn(Object *obj) | ||
98 | define_arm_cp_regs(cpu, cortex_a57_a53_cp_reginfo); | ||
99 | } | 20 | } |
100 | 21 | ||
101 | +static void cpu_max_get_sve_vq(Object *obj, Visitor *v, const char *name, | 22 | +/* |
102 | + void *opaque, Error **errp) | 23 | + * Return the offset of a 2**SIZE piece of a NEON register, at index ELE, |
24 | + * where 0 is the least significant end of the register. | ||
25 | + */ | ||
26 | +static long neon_element_offset(int reg, int element, MemOp size) | ||
103 | +{ | 27 | +{ |
104 | + ARMCPU *cpu = ARM_CPU(obj); | 28 | + int element_size = 1 << size; |
105 | + visit_type_uint32(v, name, &cpu->sve_max_vq, errp); | 29 | + int ofs = element * element_size; |
30 | +#ifdef HOST_WORDS_BIGENDIAN | ||
31 | + /* | ||
32 | + * Calculate the offset assuming fully little-endian, | ||
33 | + * then XOR to account for the order of the 8-byte units. | ||
34 | + */ | ||
35 | + if (element_size < 8) { | ||
36 | + ofs ^= 8 - element_size; | ||
37 | + } | ||
38 | +#endif | ||
39 | + return neon_full_reg_offset(reg) + ofs; | ||
106 | +} | 40 | +} |
107 | + | 41 | + |
108 | +static void cpu_max_set_sve_vq(Object *obj, Visitor *v, const char *name, | 42 | static inline long vfp_reg_offset(bool dp, unsigned reg) |
109 | + void *opaque, Error **errp) | 43 | { |
110 | +{ | 44 | if (dp) { |
111 | + ARMCPU *cpu = ARM_CPU(obj); | 45 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc |
112 | + Error *err = NULL; | ||
113 | + | ||
114 | + visit_type_uint32(v, name, &cpu->sve_max_vq, &err); | ||
115 | + | ||
116 | + if (!err && (cpu->sve_max_vq == 0 || cpu->sve_max_vq > ARM_MAX_VQ)) { | ||
117 | + error_setg(&err, "unsupported SVE vector length"); | ||
118 | + error_append_hint(&err, "Valid sve-max-vq in range [1-%d]\n", | ||
119 | + ARM_MAX_VQ); | ||
120 | + } | ||
121 | + error_propagate(errp, err); | ||
122 | +} | ||
123 | + | ||
124 | /* -cpu max: if KVM is enabled, like -cpu host (best possible with this host); | ||
125 | * otherwise, a CPU with as many features enabled as our emulation supports. | ||
126 | * The version of '-cpu max' for qemu-system-arm is defined in cpu.c; | ||
127 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
128 | cpu->ctr = 0x80038003; /* 32 byte I and D cacheline size, VIPT icache */ | ||
129 | cpu->dcz_blocksize = 7; /* 512 bytes */ | ||
130 | #endif | ||
131 | + | ||
132 | + cpu->sve_max_vq = ARM_MAX_VQ; | ||
133 | + object_property_add(obj, "sve-max-vq", "uint32", cpu_max_get_sve_vq, | ||
134 | + cpu_max_set_sve_vq, NULL, NULL, &error_fatal); | ||
135 | } | ||
136 | } | ||
137 | |||
138 | @@ -XXX,XX +XXX,XX @@ void aarch64_sve_narrow_vq(CPUARMState *env, unsigned vq) | ||
139 | uint64_t pmask; | ||
140 | |||
141 | assert(vq >= 1 && vq <= ARM_MAX_VQ); | ||
142 | + assert(vq <= arm_env_get_cpu(env)->sve_max_vq); | ||
143 | |||
144 | /* Zap the high bits of the zregs. */ | ||
145 | for (i = 0; i < 32; i++) { | ||
146 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
147 | index XXXXXXX..XXXXXXX 100644 | 46 | index XXXXXXX..XXXXXXX 100644 |
148 | --- a/target/arm/helper.c | 47 | --- a/target/arm/translate-neon.c.inc |
149 | +++ b/target/arm/helper.c | 48 | +++ b/target/arm/translate-neon.c.inc |
150 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 49 | @@ -XXX,XX +XXX,XX @@ static inline int neon_3same_fp_size(DisasContext *s, int x) |
151 | zcr_len = 0; | 50 | #include "decode-neon-ls.c.inc" |
152 | } else { | 51 | #include "decode-neon-shared.c.inc" |
153 | int current_el = arm_current_el(env); | 52 | |
154 | + ARMCPU *cpu = arm_env_get_cpu(env); | 53 | -/* Return the offset of a 2**SIZE piece of a NEON register, at index ELE, |
155 | 54 | - * where 0 is the least significant end of the register. | |
156 | - zcr_len = env->vfp.zcr_el[current_el <= 1 ? 1 : current_el]; | 55 | - */ |
157 | - zcr_len &= 0xf; | 56 | -static inline long |
158 | + zcr_len = cpu->sve_max_vq - 1; | 57 | -neon_element_offset(int reg, int element, MemOp size) |
159 | + if (current_el <= 1) { | 58 | -{ |
160 | + zcr_len = MIN(zcr_len, 0xf & (uint32_t)env->vfp.zcr_el[1]); | 59 | - int element_size = 1 << size; |
161 | + } | 60 | - int ofs = element * element_size; |
162 | if (current_el < 2 && arm_feature(env, ARM_FEATURE_EL2)) { | 61 | -#ifdef HOST_WORDS_BIGENDIAN |
163 | zcr_len = MIN(zcr_len, 0xf & (uint32_t)env->vfp.zcr_el[2]); | 62 | - /* Calculate the offset assuming fully little-endian, |
164 | } | 63 | - * then XOR to account for the order of the 8-byte units. |
64 | - */ | ||
65 | - if (element_size < 8) { | ||
66 | - ofs ^= 8 - element_size; | ||
67 | - } | ||
68 | -#endif | ||
69 | - return neon_full_reg_offset(reg) + ofs; | ||
70 | -} | ||
71 | - | ||
72 | static void neon_load_element(TCGv_i32 var, int reg, int ele, MemOp mop) | ||
73 | { | ||
74 | long offset = neon_element_offset(reg, ele, mop & MO_SIZE); | ||
165 | -- | 75 | -- |
166 | 2.18.0 | 76 | 2.20.1 |
167 | 77 | ||
168 | 78 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The expression (int) imm + (uint32_t) len_align turns into uint32_t | 3 | These are the only users of neon_reg_offset, so remove that. |
4 | and thus with negative imm produces a memory operation at the wrong | ||
5 | offset. None of the numbers involved are particularly large, so | ||
6 | change everything to use int. | ||
7 | 4 | ||
8 | Cc: qemu-stable@nongnu.org (3.0.1) | ||
9 | Reported-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 6 | Message-id: 20201030022618.785675-4-richard.henderson@linaro.org |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 9 | --- |
14 | target/arm/translate-sve.c | 18 ++++++++---------- | 10 | target/arm/translate.c | 14 ++------------ |
15 | 1 file changed, 8 insertions(+), 10 deletions(-) | 11 | 1 file changed, 2 insertions(+), 12 deletions(-) |
16 | 12 | ||
17 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 13 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
18 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/translate-sve.c | 15 | --- a/target/arm/translate.c |
20 | +++ b/target/arm/translate-sve.c | 16 | +++ b/target/arm/translate.c |
21 | @@ -XXX,XX +XXX,XX @@ static bool trans_UCVTF_dd(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | 17 | @@ -XXX,XX +XXX,XX @@ static inline long vfp_reg_offset(bool dp, unsigned reg) |
22 | * The load should begin at the address Rn + IMM. | 18 | } |
23 | */ | 19 | } |
24 | 20 | ||
25 | -static void do_ldr(DisasContext *s, uint32_t vofs, uint32_t len, | 21 | -/* Return the offset of a 32-bit piece of a NEON register. |
26 | - int rn, int imm) | 22 | - zero is the least significant end of the register. */ |
27 | +static void do_ldr(DisasContext *s, uint32_t vofs, int len, int rn, int imm) | 23 | -static inline long |
24 | -neon_reg_offset (int reg, int n) | ||
25 | -{ | ||
26 | - int sreg; | ||
27 | - sreg = reg * 2 + n; | ||
28 | - return vfp_reg_offset(0, sreg); | ||
29 | -} | ||
30 | - | ||
31 | static TCGv_i32 neon_load_reg(int reg, int pass) | ||
28 | { | 32 | { |
29 | - uint32_t len_align = QEMU_ALIGN_DOWN(len, 8); | 33 | TCGv_i32 tmp = tcg_temp_new_i32(); |
30 | - uint32_t len_remain = len % 8; | 34 | - tcg_gen_ld_i32(tmp, cpu_env, neon_reg_offset(reg, pass)); |
31 | - uint32_t nparts = len / 8 + ctpop8(len_remain); | 35 | + tcg_gen_ld_i32(tmp, cpu_env, neon_element_offset(reg, pass, MO_32)); |
32 | + int len_align = QEMU_ALIGN_DOWN(len, 8); | 36 | return tmp; |
33 | + int len_remain = len % 8; | ||
34 | + int nparts = len / 8 + ctpop8(len_remain); | ||
35 | int midx = get_mem_index(s); | ||
36 | TCGv_i64 addr, t0, t1; | ||
37 | |||
38 | @@ -XXX,XX +XXX,XX @@ static void do_ldr(DisasContext *s, uint32_t vofs, uint32_t len, | ||
39 | } | 37 | } |
40 | 38 | ||
41 | /* Similarly for stores. */ | 39 | static void neon_store_reg(int reg, int pass, TCGv_i32 var) |
42 | -static void do_str(DisasContext *s, uint32_t vofs, uint32_t len, | ||
43 | - int rn, int imm) | ||
44 | +static void do_str(DisasContext *s, uint32_t vofs, int len, int rn, int imm) | ||
45 | { | 40 | { |
46 | - uint32_t len_align = QEMU_ALIGN_DOWN(len, 8); | 41 | - tcg_gen_st_i32(var, cpu_env, neon_reg_offset(reg, pass)); |
47 | - uint32_t len_remain = len % 8; | 42 | + tcg_gen_st_i32(var, cpu_env, neon_element_offset(reg, pass, MO_32)); |
48 | - uint32_t nparts = len / 8 + ctpop8(len_remain); | 43 | tcg_temp_free_i32(var); |
49 | + int len_align = QEMU_ALIGN_DOWN(len, 8); | 44 | } |
50 | + int len_remain = len % 8; | ||
51 | + int nparts = len / 8 + ctpop8(len_remain); | ||
52 | int midx = get_mem_index(s); | ||
53 | TCGv_i64 addr, t0; | ||
54 | 45 | ||
55 | -- | 46 | -- |
56 | 2.18.0 | 47 | 2.20.1 |
57 | 48 | ||
58 | 49 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Also fold the FPCR/FPSR state onto the same line as PSTATE, | 3 | This seems a bit more readable than using offsetof CPU_DoubleU. |
4 | and mention but do not dump disabled FPU state. | ||
5 | 4 | ||
6 | Cc: qemu-stable@nongnu.org (3.0.1) | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 6 | Message-id: 20201030022618.785675-5-richard.henderson@linaro.org |
9 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 9 | --- |
12 | target/arm/translate-a64.c | 95 +++++++++++++++++++++++++++++++++----- | 10 | target/arm/translate.c | 13 ++++--------- |
13 | 1 file changed, 83 insertions(+), 12 deletions(-) | 11 | 1 file changed, 4 insertions(+), 9 deletions(-) |
14 | 12 | ||
15 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 13 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
16 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate-a64.c | 15 | --- a/target/arm/translate.c |
18 | +++ b/target/arm/translate-a64.c | 16 | +++ b/target/arm/translate.c |
19 | @@ -XXX,XX +XXX,XX @@ void aarch64_cpu_dump_state(CPUState *cs, FILE *f, | 17 | @@ -XXX,XX +XXX,XX @@ static long neon_element_offset(int reg, int element, MemOp size) |
18 | return neon_full_reg_offset(reg) + ofs; | ||
19 | } | ||
20 | |||
21 | -static inline long vfp_reg_offset(bool dp, unsigned reg) | ||
22 | +/* Return the offset of a VFP Dreg (dp = true) or VFP Sreg (dp = false). */ | ||
23 | +static long vfp_reg_offset(bool dp, unsigned reg) | ||
24 | { | ||
25 | if (dp) { | ||
26 | - return offsetof(CPUARMState, vfp.zregs[reg >> 1].d[reg & 1]); | ||
27 | + return neon_element_offset(reg, 0, MO_64); | ||
20 | } else { | 28 | } else { |
21 | ns_status = ""; | 29 | - long ofs = offsetof(CPUARMState, vfp.zregs[reg >> 2].d[(reg >> 1) & 1]); |
22 | } | 30 | - if (reg & 1) { |
23 | - | 31 | - ofs += offsetof(CPU_DoubleU, l.upper); |
24 | - cpu_fprintf(f, "\nPSTATE=%08x %c%c%c%c %sEL%d%c\n", | 32 | - } else { |
25 | + cpu_fprintf(f, "PSTATE=%08x %c%c%c%c %sEL%d%c", | 33 | - ofs += offsetof(CPU_DoubleU, l.lower); |
26 | psr, | 34 | - } |
27 | psr & PSTATE_N ? 'N' : '-', | 35 | - return ofs; |
28 | psr & PSTATE_Z ? 'Z' : '-', | 36 | + return neon_element_offset(reg >> 1, reg & 1, MO_32); |
29 | @@ -XXX,XX +XXX,XX @@ void aarch64_cpu_dump_state(CPUState *cs, FILE *f, | ||
30 | el, | ||
31 | psr & PSTATE_SP ? 'h' : 't'); | ||
32 | |||
33 | - if (flags & CPU_DUMP_FPU) { | ||
34 | - int numvfpregs = 32; | ||
35 | - for (i = 0; i < numvfpregs; i++) { | ||
36 | - uint64_t *q = aa64_vfp_qreg(env, i); | ||
37 | - uint64_t vlo = q[0]; | ||
38 | - uint64_t vhi = q[1]; | ||
39 | - cpu_fprintf(f, "q%02d=%016" PRIx64 ":%016" PRIx64 "%c", | ||
40 | - i, vhi, vlo, (i & 1 ? '\n' : ' ')); | ||
41 | + if (!(flags & CPU_DUMP_FPU)) { | ||
42 | + cpu_fprintf(f, "\n"); | ||
43 | + return; | ||
44 | + } | ||
45 | + cpu_fprintf(f, " FPCR=%08x FPSR=%08x\n", | ||
46 | + vfp_get_fpcr(env), vfp_get_fpsr(env)); | ||
47 | + | ||
48 | + if (arm_feature(env, ARM_FEATURE_SVE)) { | ||
49 | + int j, zcr_len = env->vfp.zcr_el[1] & 0xf; /* fix for system mode */ | ||
50 | + | ||
51 | + for (i = 0; i <= FFR_PRED_NUM; i++) { | ||
52 | + bool eol; | ||
53 | + if (i == FFR_PRED_NUM) { | ||
54 | + cpu_fprintf(f, "FFR="); | ||
55 | + /* It's last, so end the line. */ | ||
56 | + eol = true; | ||
57 | + } else { | ||
58 | + cpu_fprintf(f, "P%02d=", i); | ||
59 | + switch (zcr_len) { | ||
60 | + case 0: | ||
61 | + eol = i % 8 == 7; | ||
62 | + break; | ||
63 | + case 1: | ||
64 | + eol = i % 6 == 5; | ||
65 | + break; | ||
66 | + case 2: | ||
67 | + case 3: | ||
68 | + eol = i % 3 == 2; | ||
69 | + break; | ||
70 | + default: | ||
71 | + /* More than one quadword per predicate. */ | ||
72 | + eol = true; | ||
73 | + break; | ||
74 | + } | ||
75 | + } | ||
76 | + for (j = zcr_len / 4; j >= 0; j--) { | ||
77 | + int digits; | ||
78 | + if (j * 4 + 4 <= zcr_len + 1) { | ||
79 | + digits = 16; | ||
80 | + } else { | ||
81 | + digits = (zcr_len % 4 + 1) * 4; | ||
82 | + } | ||
83 | + cpu_fprintf(f, "%0*" PRIx64 "%s", digits, | ||
84 | + env->vfp.pregs[i].p[j], | ||
85 | + j ? ":" : eol ? "\n" : " "); | ||
86 | + } | ||
87 | + } | ||
88 | + | ||
89 | + for (i = 0; i < 32; i++) { | ||
90 | + if (zcr_len == 0) { | ||
91 | + cpu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 "%s", | ||
92 | + i, env->vfp.zregs[i].d[1], | ||
93 | + env->vfp.zregs[i].d[0], i & 1 ? "\n" : " "); | ||
94 | + } else if (zcr_len == 1) { | ||
95 | + cpu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 | ||
96 | + ":%016" PRIx64 ":%016" PRIx64 "\n", | ||
97 | + i, env->vfp.zregs[i].d[3], env->vfp.zregs[i].d[2], | ||
98 | + env->vfp.zregs[i].d[1], env->vfp.zregs[i].d[0]); | ||
99 | + } else { | ||
100 | + for (j = zcr_len; j >= 0; j--) { | ||
101 | + bool odd = (zcr_len - j) % 2 != 0; | ||
102 | + if (j == zcr_len) { | ||
103 | + cpu_fprintf(f, "Z%02d[%x-%x]=", i, j, j - 1); | ||
104 | + } else if (!odd) { | ||
105 | + if (j > 0) { | ||
106 | + cpu_fprintf(f, " [%x-%x]=", j, j - 1); | ||
107 | + } else { | ||
108 | + cpu_fprintf(f, " [%x]=", j); | ||
109 | + } | ||
110 | + } | ||
111 | + cpu_fprintf(f, "%016" PRIx64 ":%016" PRIx64 "%s", | ||
112 | + env->vfp.zregs[i].d[j * 2 + 1], | ||
113 | + env->vfp.zregs[i].d[j * 2], | ||
114 | + odd || j == 0 ? "\n" : ":"); | ||
115 | + } | ||
116 | + } | ||
117 | + } | ||
118 | + } else { | ||
119 | + for (i = 0; i < 32; i++) { | ||
120 | + uint64_t *q = aa64_vfp_qreg(env, i); | ||
121 | + cpu_fprintf(f, "Q%02d=%016" PRIx64 ":%016" PRIx64 "%s", | ||
122 | + i, q[1], q[0], (i & 1 ? "\n" : " ")); | ||
123 | } | ||
124 | - cpu_fprintf(f, "FPCR: %08x FPSR: %08x\n", | ||
125 | - vfp_get_fpcr(env), vfp_get_fpsr(env)); | ||
126 | } | 37 | } |
127 | } | 38 | } |
128 | 39 | ||
129 | -- | 40 | -- |
130 | 2.18.0 | 41 | 2.20.1 |
131 | 42 | ||
132 | 43 | diff view generated by jsdifflib |
1 | From: Stefan Hajnoczi <stefanha@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Image file loaders may add a series of roms. If an error occurs partway | 3 | Model these off the aa64 read/write_vec_element functions. |
4 | through loading there is no easy way to drop previously added roms. | 4 | Use it within translate-neon.c.inc. The new functions do |
5 | not allocate or free temps, so this rearranges the calling | ||
6 | code a bit. | ||
5 | 7 | ||
6 | This patch adds a transaction mechanism that works like this: | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | 9 | Message-id: 20201030022618.785675-6-richard.henderson@linaro.org | |
8 | rom_transaction_begin(); | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | ...call rom_add_*()... | ||
10 | rom_transaction_end(ok); | ||
11 | |||
12 | If ok is false then roms added in this transaction are dropped. | ||
13 | |||
14 | Signed-off-by: Stefan Hajnoczi <stefanha@redhat.com> | ||
15 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
16 | Message-id: 20180814162739.11814-5-stefanha@redhat.com | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 12 | --- |
19 | include/hw/loader.h | 19 +++++++++++++++++++ | 13 | target/arm/translate.c | 26 ++++ |
20 | hw/core/loader.c | 32 ++++++++++++++++++++++++++++++++ | 14 | target/arm/translate-neon.c.inc | 256 ++++++++++++++++++++------------ |
21 | 2 files changed, 51 insertions(+) | 15 | 2 files changed, 183 insertions(+), 99 deletions(-) |
22 | 16 | ||
23 | diff --git a/include/hw/loader.h b/include/hw/loader.h | 17 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
24 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/include/hw/loader.h | 19 | --- a/target/arm/translate.c |
26 | +++ b/include/hw/loader.h | 20 | +++ b/target/arm/translate.c |
27 | @@ -XXX,XX +XXX,XX @@ int rom_check_and_register_reset(void); | 21 | @@ -XXX,XX +XXX,XX @@ static inline void neon_store_reg32(TCGv_i32 var, int reg) |
28 | void rom_set_fw(FWCfgState *f); | 22 | tcg_gen_st_i32(var, cpu_env, vfp_reg_offset(false, reg)); |
29 | void rom_set_order_override(int order); | 23 | } |
30 | void rom_reset_order_override(void); | 24 | |
31 | + | 25 | +static void read_neon_element32(TCGv_i32 dest, int reg, int ele, MemOp size) |
32 | +/** | ||
33 | + * rom_transaction_begin: | ||
34 | + * | ||
35 | + * Call this before of a series of rom_add_*() calls. Call | ||
36 | + * rom_transaction_end() afterwards to commit or abort. These functions are | ||
37 | + * useful for undoing a series of rom_add_*() calls if image file loading fails | ||
38 | + * partway through. | ||
39 | + */ | ||
40 | +void rom_transaction_begin(void); | ||
41 | + | ||
42 | +/** | ||
43 | + * rom_transaction_end: | ||
44 | + * @commit: true to commit added roms, false to drop added roms | ||
45 | + * | ||
46 | + * Call this after a series of rom_add_*() calls. See rom_transaction_begin(). | ||
47 | + */ | ||
48 | +void rom_transaction_end(bool commit); | ||
49 | + | ||
50 | int rom_copy(uint8_t *dest, hwaddr addr, size_t size); | ||
51 | void *rom_ptr(hwaddr addr, size_t size); | ||
52 | void hmp_info_roms(Monitor *mon, const QDict *qdict); | ||
53 | diff --git a/hw/core/loader.c b/hw/core/loader.c | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/hw/core/loader.c | ||
56 | +++ b/hw/core/loader.c | ||
57 | @@ -XXX,XX +XXX,XX @@ struct Rom { | ||
58 | char *fw_dir; | ||
59 | char *fw_file; | ||
60 | |||
61 | + bool committed; | ||
62 | + | ||
63 | hwaddr addr; | ||
64 | QTAILQ_ENTRY(Rom) next; | ||
65 | }; | ||
66 | @@ -XXX,XX +XXX,XX @@ static void rom_insert(Rom *rom) | ||
67 | rom->as = &address_space_memory; | ||
68 | } | ||
69 | |||
70 | + rom->committed = false; | ||
71 | + | ||
72 | /* List is ordered by load address in the same address space */ | ||
73 | QTAILQ_FOREACH(item, &roms, next) { | ||
74 | if (rom_order_compare(rom, item)) { | ||
75 | @@ -XXX,XX +XXX,XX @@ void rom_reset_order_override(void) | ||
76 | fw_cfg_reset_order_override(fw_cfg); | ||
77 | } | ||
78 | |||
79 | +void rom_transaction_begin(void) | ||
80 | +{ | 26 | +{ |
81 | + Rom *rom; | 27 | + long off = neon_element_offset(reg, ele, size); |
82 | + | 28 | + |
83 | + /* Ignore ROMs added without the transaction API */ | 29 | + switch (size) { |
84 | + QTAILQ_FOREACH(rom, &roms, next) { | 30 | + case MO_32: |
85 | + rom->committed = true; | 31 | + tcg_gen_ld_i32(dest, cpu_env, off); |
32 | + break; | ||
33 | + default: | ||
34 | + g_assert_not_reached(); | ||
86 | + } | 35 | + } |
87 | +} | 36 | +} |
88 | + | 37 | + |
89 | +void rom_transaction_end(bool commit) | 38 | +static void write_neon_element32(TCGv_i32 src, int reg, int ele, MemOp size) |
90 | +{ | 39 | +{ |
91 | + Rom *rom; | 40 | + long off = neon_element_offset(reg, ele, size); |
92 | + Rom *tmp; | 41 | + |
93 | + | 42 | + switch (size) { |
94 | + QTAILQ_FOREACH_SAFE(rom, &roms, next, tmp) { | 43 | + case MO_32: |
95 | + if (rom->committed) { | 44 | + tcg_gen_st_i32(src, cpu_env, off); |
96 | + continue; | 45 | + break; |
97 | + } | 46 | + default: |
98 | + if (commit) { | 47 | + g_assert_not_reached(); |
99 | + rom->committed = true; | ||
100 | + } else { | ||
101 | + QTAILQ_REMOVE(&roms, rom, next); | ||
102 | + rom_free(rom); | ||
103 | + } | ||
104 | + } | 48 | + } |
105 | +} | 49 | +} |
106 | + | 50 | + |
107 | static Rom *find_rom(hwaddr addr, size_t size) | 51 | static TCGv_ptr vfp_reg_ptr(bool dp, int reg) |
108 | { | 52 | { |
109 | Rom *rom; | 53 | TCGv_ptr ret = tcg_temp_new_ptr(); |
54 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc | ||
55 | index XXXXXXX..XXXXXXX 100644 | ||
56 | --- a/target/arm/translate-neon.c.inc | ||
57 | +++ b/target/arm/translate-neon.c.inc | ||
58 | @@ -XXX,XX +XXX,XX @@ static bool do_3same_pair(DisasContext *s, arg_3same *a, NeonGenTwoOpFn *fn) | ||
59 | * early. Since Q is 0 there are always just two passes, so instead | ||
60 | * of a complicated loop over each pass we just unroll. | ||
61 | */ | ||
62 | - tmp = neon_load_reg(a->vn, 0); | ||
63 | - tmp2 = neon_load_reg(a->vn, 1); | ||
64 | + tmp = tcg_temp_new_i32(); | ||
65 | + tmp2 = tcg_temp_new_i32(); | ||
66 | + tmp3 = tcg_temp_new_i32(); | ||
67 | + | ||
68 | + read_neon_element32(tmp, a->vn, 0, MO_32); | ||
69 | + read_neon_element32(tmp2, a->vn, 1, MO_32); | ||
70 | fn(tmp, tmp, tmp2); | ||
71 | - tcg_temp_free_i32(tmp2); | ||
72 | |||
73 | - tmp3 = neon_load_reg(a->vm, 0); | ||
74 | - tmp2 = neon_load_reg(a->vm, 1); | ||
75 | + read_neon_element32(tmp3, a->vm, 0, MO_32); | ||
76 | + read_neon_element32(tmp2, a->vm, 1, MO_32); | ||
77 | fn(tmp3, tmp3, tmp2); | ||
78 | - tcg_temp_free_i32(tmp2); | ||
79 | |||
80 | - neon_store_reg(a->vd, 0, tmp); | ||
81 | - neon_store_reg(a->vd, 1, tmp3); | ||
82 | + write_neon_element32(tmp, a->vd, 0, MO_32); | ||
83 | + write_neon_element32(tmp3, a->vd, 1, MO_32); | ||
84 | + | ||
85 | + tcg_temp_free_i32(tmp); | ||
86 | + tcg_temp_free_i32(tmp2); | ||
87 | + tcg_temp_free_i32(tmp3); | ||
88 | return true; | ||
89 | } | ||
90 | |||
91 | @@ -XXX,XX +XXX,XX @@ static bool do_2shift_env_32(DisasContext *s, arg_2reg_shift *a, | ||
92 | * 2-reg-and-shift operations, size < 3 case, where the | ||
93 | * helper needs to be passed cpu_env. | ||
94 | */ | ||
95 | - TCGv_i32 constimm; | ||
96 | + TCGv_i32 constimm, tmp; | ||
97 | int pass; | ||
98 | |||
99 | if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
100 | @@ -XXX,XX +XXX,XX @@ static bool do_2shift_env_32(DisasContext *s, arg_2reg_shift *a, | ||
101 | * by immediate using the variable shift operations. | ||
102 | */ | ||
103 | constimm = tcg_const_i32(dup_const(a->size, a->shift)); | ||
104 | + tmp = tcg_temp_new_i32(); | ||
105 | |||
106 | for (pass = 0; pass < (a->q ? 4 : 2); pass++) { | ||
107 | - TCGv_i32 tmp = neon_load_reg(a->vm, pass); | ||
108 | + read_neon_element32(tmp, a->vm, pass, MO_32); | ||
109 | fn(tmp, cpu_env, tmp, constimm); | ||
110 | - neon_store_reg(a->vd, pass, tmp); | ||
111 | + write_neon_element32(tmp, a->vd, pass, MO_32); | ||
112 | } | ||
113 | + tcg_temp_free_i32(tmp); | ||
114 | tcg_temp_free_i32(constimm); | ||
115 | return true; | ||
116 | } | ||
117 | @@ -XXX,XX +XXX,XX @@ static bool do_2shift_narrow_64(DisasContext *s, arg_2reg_shift *a, | ||
118 | constimm = tcg_const_i64(-a->shift); | ||
119 | rm1 = tcg_temp_new_i64(); | ||
120 | rm2 = tcg_temp_new_i64(); | ||
121 | + rd = tcg_temp_new_i32(); | ||
122 | |||
123 | /* Load both inputs first to avoid potential overwrite if rm == rd */ | ||
124 | neon_load_reg64(rm1, a->vm); | ||
125 | neon_load_reg64(rm2, a->vm + 1); | ||
126 | |||
127 | shiftfn(rm1, rm1, constimm); | ||
128 | - rd = tcg_temp_new_i32(); | ||
129 | narrowfn(rd, cpu_env, rm1); | ||
130 | - neon_store_reg(a->vd, 0, rd); | ||
131 | + write_neon_element32(rd, a->vd, 0, MO_32); | ||
132 | |||
133 | shiftfn(rm2, rm2, constimm); | ||
134 | - rd = tcg_temp_new_i32(); | ||
135 | narrowfn(rd, cpu_env, rm2); | ||
136 | - neon_store_reg(a->vd, 1, rd); | ||
137 | + write_neon_element32(rd, a->vd, 1, MO_32); | ||
138 | |||
139 | + tcg_temp_free_i32(rd); | ||
140 | tcg_temp_free_i64(rm1); | ||
141 | tcg_temp_free_i64(rm2); | ||
142 | tcg_temp_free_i64(constimm); | ||
143 | @@ -XXX,XX +XXX,XX @@ static bool do_2shift_narrow_32(DisasContext *s, arg_2reg_shift *a, | ||
144 | constimm = tcg_const_i32(imm); | ||
145 | |||
146 | /* Load all inputs first to avoid potential overwrite */ | ||
147 | - rm1 = neon_load_reg(a->vm, 0); | ||
148 | - rm2 = neon_load_reg(a->vm, 1); | ||
149 | - rm3 = neon_load_reg(a->vm + 1, 0); | ||
150 | - rm4 = neon_load_reg(a->vm + 1, 1); | ||
151 | + rm1 = tcg_temp_new_i32(); | ||
152 | + rm2 = tcg_temp_new_i32(); | ||
153 | + rm3 = tcg_temp_new_i32(); | ||
154 | + rm4 = tcg_temp_new_i32(); | ||
155 | + read_neon_element32(rm1, a->vm, 0, MO_32); | ||
156 | + read_neon_element32(rm2, a->vm, 1, MO_32); | ||
157 | + read_neon_element32(rm3, a->vm, 2, MO_32); | ||
158 | + read_neon_element32(rm4, a->vm, 3, MO_32); | ||
159 | rtmp = tcg_temp_new_i64(); | ||
160 | |||
161 | shiftfn(rm1, rm1, constimm); | ||
162 | @@ -XXX,XX +XXX,XX @@ static bool do_2shift_narrow_32(DisasContext *s, arg_2reg_shift *a, | ||
163 | tcg_temp_free_i32(rm2); | ||
164 | |||
165 | narrowfn(rm1, cpu_env, rtmp); | ||
166 | - neon_store_reg(a->vd, 0, rm1); | ||
167 | + write_neon_element32(rm1, a->vd, 0, MO_32); | ||
168 | + tcg_temp_free_i32(rm1); | ||
169 | |||
170 | shiftfn(rm3, rm3, constimm); | ||
171 | shiftfn(rm4, rm4, constimm); | ||
172 | @@ -XXX,XX +XXX,XX @@ static bool do_2shift_narrow_32(DisasContext *s, arg_2reg_shift *a, | ||
173 | |||
174 | narrowfn(rm3, cpu_env, rtmp); | ||
175 | tcg_temp_free_i64(rtmp); | ||
176 | - neon_store_reg(a->vd, 1, rm3); | ||
177 | + write_neon_element32(rm3, a->vd, 1, MO_32); | ||
178 | + tcg_temp_free_i32(rm3); | ||
179 | return true; | ||
180 | } | ||
181 | |||
182 | @@ -XXX,XX +XXX,XX @@ static bool do_vshll_2sh(DisasContext *s, arg_2reg_shift *a, | ||
183 | widen_mask = dup_const(a->size + 1, widen_mask); | ||
184 | } | ||
185 | |||
186 | - rm0 = neon_load_reg(a->vm, 0); | ||
187 | - rm1 = neon_load_reg(a->vm, 1); | ||
188 | + rm0 = tcg_temp_new_i32(); | ||
189 | + rm1 = tcg_temp_new_i32(); | ||
190 | + read_neon_element32(rm0, a->vm, 0, MO_32); | ||
191 | + read_neon_element32(rm1, a->vm, 1, MO_32); | ||
192 | tmp = tcg_temp_new_i64(); | ||
193 | |||
194 | widenfn(tmp, rm0); | ||
195 | @@ -XXX,XX +XXX,XX @@ static bool do_prewiden_3d(DisasContext *s, arg_3diff *a, | ||
196 | if (src1_wide) { | ||
197 | neon_load_reg64(rn0_64, a->vn); | ||
198 | } else { | ||
199 | - TCGv_i32 tmp = neon_load_reg(a->vn, 0); | ||
200 | + TCGv_i32 tmp = tcg_temp_new_i32(); | ||
201 | + read_neon_element32(tmp, a->vn, 0, MO_32); | ||
202 | widenfn(rn0_64, tmp); | ||
203 | tcg_temp_free_i32(tmp); | ||
204 | } | ||
205 | - rm = neon_load_reg(a->vm, 0); | ||
206 | + rm = tcg_temp_new_i32(); | ||
207 | + read_neon_element32(rm, a->vm, 0, MO_32); | ||
208 | |||
209 | widenfn(rm_64, rm); | ||
210 | tcg_temp_free_i32(rm); | ||
211 | @@ -XXX,XX +XXX,XX @@ static bool do_prewiden_3d(DisasContext *s, arg_3diff *a, | ||
212 | if (src1_wide) { | ||
213 | neon_load_reg64(rn1_64, a->vn + 1); | ||
214 | } else { | ||
215 | - TCGv_i32 tmp = neon_load_reg(a->vn, 1); | ||
216 | + TCGv_i32 tmp = tcg_temp_new_i32(); | ||
217 | + read_neon_element32(tmp, a->vn, 1, MO_32); | ||
218 | widenfn(rn1_64, tmp); | ||
219 | tcg_temp_free_i32(tmp); | ||
220 | } | ||
221 | - rm = neon_load_reg(a->vm, 1); | ||
222 | + rm = tcg_temp_new_i32(); | ||
223 | + read_neon_element32(rm, a->vm, 1, MO_32); | ||
224 | |||
225 | neon_store_reg64(rn0_64, a->vd); | ||
226 | |||
227 | @@ -XXX,XX +XXX,XX @@ static bool do_narrow_3d(DisasContext *s, arg_3diff *a, | ||
228 | |||
229 | narrowfn(rd1, rn_64); | ||
230 | |||
231 | - neon_store_reg(a->vd, 0, rd0); | ||
232 | - neon_store_reg(a->vd, 1, rd1); | ||
233 | + write_neon_element32(rd0, a->vd, 0, MO_32); | ||
234 | + write_neon_element32(rd1, a->vd, 1, MO_32); | ||
235 | |||
236 | + tcg_temp_free_i32(rd0); | ||
237 | + tcg_temp_free_i32(rd1); | ||
238 | tcg_temp_free_i64(rn_64); | ||
239 | tcg_temp_free_i64(rm_64); | ||
240 | |||
241 | @@ -XXX,XX +XXX,XX @@ static bool do_long_3d(DisasContext *s, arg_3diff *a, | ||
242 | rd0 = tcg_temp_new_i64(); | ||
243 | rd1 = tcg_temp_new_i64(); | ||
244 | |||
245 | - rn = neon_load_reg(a->vn, 0); | ||
246 | - rm = neon_load_reg(a->vm, 0); | ||
247 | + rn = tcg_temp_new_i32(); | ||
248 | + rm = tcg_temp_new_i32(); | ||
249 | + read_neon_element32(rn, a->vn, 0, MO_32); | ||
250 | + read_neon_element32(rm, a->vm, 0, MO_32); | ||
251 | opfn(rd0, rn, rm); | ||
252 | - tcg_temp_free_i32(rn); | ||
253 | - tcg_temp_free_i32(rm); | ||
254 | |||
255 | - rn = neon_load_reg(a->vn, 1); | ||
256 | - rm = neon_load_reg(a->vm, 1); | ||
257 | + read_neon_element32(rn, a->vn, 1, MO_32); | ||
258 | + read_neon_element32(rm, a->vm, 1, MO_32); | ||
259 | opfn(rd1, rn, rm); | ||
260 | tcg_temp_free_i32(rn); | ||
261 | tcg_temp_free_i32(rm); | ||
262 | @@ -XXX,XX +XXX,XX @@ static void gen_neon_dup_high16(TCGv_i32 var) | ||
263 | |||
264 | static inline TCGv_i32 neon_get_scalar(int size, int reg) | ||
265 | { | ||
266 | - TCGv_i32 tmp; | ||
267 | - if (size == 1) { | ||
268 | - tmp = neon_load_reg(reg & 7, reg >> 4); | ||
269 | + TCGv_i32 tmp = tcg_temp_new_i32(); | ||
270 | + if (size == MO_16) { | ||
271 | + read_neon_element32(tmp, reg & 7, reg >> 4, MO_32); | ||
272 | if (reg & 8) { | ||
273 | gen_neon_dup_high16(tmp); | ||
274 | } else { | ||
275 | gen_neon_dup_low16(tmp); | ||
276 | } | ||
277 | } else { | ||
278 | - tmp = neon_load_reg(reg & 15, reg >> 4); | ||
279 | + read_neon_element32(tmp, reg & 15, reg >> 4, MO_32); | ||
280 | } | ||
281 | return tmp; | ||
282 | } | ||
283 | @@ -XXX,XX +XXX,XX @@ static bool do_2scalar(DisasContext *s, arg_2scalar *a, | ||
284 | * perform an accumulation operation of that result into the | ||
285 | * destination. | ||
286 | */ | ||
287 | - TCGv_i32 scalar; | ||
288 | + TCGv_i32 scalar, tmp; | ||
289 | int pass; | ||
290 | |||
291 | if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
292 | @@ -XXX,XX +XXX,XX @@ static bool do_2scalar(DisasContext *s, arg_2scalar *a, | ||
293 | } | ||
294 | |||
295 | scalar = neon_get_scalar(a->size, a->vm); | ||
296 | + tmp = tcg_temp_new_i32(); | ||
297 | |||
298 | for (pass = 0; pass < (a->q ? 4 : 2); pass++) { | ||
299 | - TCGv_i32 tmp = neon_load_reg(a->vn, pass); | ||
300 | + read_neon_element32(tmp, a->vn, pass, MO_32); | ||
301 | opfn(tmp, tmp, scalar); | ||
302 | if (accfn) { | ||
303 | - TCGv_i32 rd = neon_load_reg(a->vd, pass); | ||
304 | + TCGv_i32 rd = tcg_temp_new_i32(); | ||
305 | + read_neon_element32(rd, a->vd, pass, MO_32); | ||
306 | accfn(tmp, rd, tmp); | ||
307 | tcg_temp_free_i32(rd); | ||
308 | } | ||
309 | - neon_store_reg(a->vd, pass, tmp); | ||
310 | + write_neon_element32(tmp, a->vd, pass, MO_32); | ||
311 | } | ||
312 | + tcg_temp_free_i32(tmp); | ||
313 | tcg_temp_free_i32(scalar); | ||
314 | return true; | ||
315 | } | ||
316 | @@ -XXX,XX +XXX,XX @@ static bool do_vqrdmlah_2sc(DisasContext *s, arg_2scalar *a, | ||
317 | * performs a kind of fused op-then-accumulate using a helper | ||
318 | * function that takes all of rd, rn and the scalar at once. | ||
319 | */ | ||
320 | - TCGv_i32 scalar; | ||
321 | + TCGv_i32 scalar, rn, rd; | ||
322 | int pass; | ||
323 | |||
324 | if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
325 | @@ -XXX,XX +XXX,XX @@ static bool do_vqrdmlah_2sc(DisasContext *s, arg_2scalar *a, | ||
326 | } | ||
327 | |||
328 | scalar = neon_get_scalar(a->size, a->vm); | ||
329 | + rn = tcg_temp_new_i32(); | ||
330 | + rd = tcg_temp_new_i32(); | ||
331 | |||
332 | for (pass = 0; pass < (a->q ? 4 : 2); pass++) { | ||
333 | - TCGv_i32 rn = neon_load_reg(a->vn, pass); | ||
334 | - TCGv_i32 rd = neon_load_reg(a->vd, pass); | ||
335 | + read_neon_element32(rn, a->vn, pass, MO_32); | ||
336 | + read_neon_element32(rd, a->vd, pass, MO_32); | ||
337 | opfn(rd, cpu_env, rn, scalar, rd); | ||
338 | - tcg_temp_free_i32(rn); | ||
339 | - neon_store_reg(a->vd, pass, rd); | ||
340 | + write_neon_element32(rd, a->vd, pass, MO_32); | ||
341 | } | ||
342 | + tcg_temp_free_i32(rn); | ||
343 | + tcg_temp_free_i32(rd); | ||
344 | tcg_temp_free_i32(scalar); | ||
345 | |||
346 | return true; | ||
347 | @@ -XXX,XX +XXX,XX @@ static bool do_2scalar_long(DisasContext *s, arg_2scalar *a, | ||
348 | scalar = neon_get_scalar(a->size, a->vm); | ||
349 | |||
350 | /* Load all inputs before writing any outputs, in case of overlap */ | ||
351 | - rn = neon_load_reg(a->vn, 0); | ||
352 | + rn = tcg_temp_new_i32(); | ||
353 | + read_neon_element32(rn, a->vn, 0, MO_32); | ||
354 | rn0_64 = tcg_temp_new_i64(); | ||
355 | opfn(rn0_64, rn, scalar); | ||
356 | - tcg_temp_free_i32(rn); | ||
357 | |||
358 | - rn = neon_load_reg(a->vn, 1); | ||
359 | + read_neon_element32(rn, a->vn, 1, MO_32); | ||
360 | rn1_64 = tcg_temp_new_i64(); | ||
361 | opfn(rn1_64, rn, scalar); | ||
362 | tcg_temp_free_i32(rn); | ||
363 | @@ -XXX,XX +XXX,XX @@ static bool trans_VTBL(DisasContext *s, arg_VTBL *a) | ||
364 | return false; | ||
365 | } | ||
366 | n <<= 3; | ||
367 | + tmp = tcg_temp_new_i32(); | ||
368 | if (a->op) { | ||
369 | - tmp = neon_load_reg(a->vd, 0); | ||
370 | + read_neon_element32(tmp, a->vd, 0, MO_32); | ||
371 | } else { | ||
372 | - tmp = tcg_temp_new_i32(); | ||
373 | tcg_gen_movi_i32(tmp, 0); | ||
374 | } | ||
375 | - tmp2 = neon_load_reg(a->vm, 0); | ||
376 | + tmp2 = tcg_temp_new_i32(); | ||
377 | + read_neon_element32(tmp2, a->vm, 0, MO_32); | ||
378 | ptr1 = vfp_reg_ptr(true, a->vn); | ||
379 | tmp4 = tcg_const_i32(n); | ||
380 | gen_helper_neon_tbl(tmp2, tmp2, tmp, ptr1, tmp4); | ||
381 | - tcg_temp_free_i32(tmp); | ||
382 | + | ||
383 | if (a->op) { | ||
384 | - tmp = neon_load_reg(a->vd, 1); | ||
385 | + read_neon_element32(tmp, a->vd, 1, MO_32); | ||
386 | } else { | ||
387 | - tmp = tcg_temp_new_i32(); | ||
388 | tcg_gen_movi_i32(tmp, 0); | ||
389 | } | ||
390 | - tmp3 = neon_load_reg(a->vm, 1); | ||
391 | + tmp3 = tcg_temp_new_i32(); | ||
392 | + read_neon_element32(tmp3, a->vm, 1, MO_32); | ||
393 | gen_helper_neon_tbl(tmp3, tmp3, tmp, ptr1, tmp4); | ||
394 | + tcg_temp_free_i32(tmp); | ||
395 | tcg_temp_free_i32(tmp4); | ||
396 | tcg_temp_free_ptr(ptr1); | ||
397 | - neon_store_reg(a->vd, 0, tmp2); | ||
398 | - neon_store_reg(a->vd, 1, tmp3); | ||
399 | - tcg_temp_free_i32(tmp); | ||
400 | + | ||
401 | + write_neon_element32(tmp2, a->vd, 0, MO_32); | ||
402 | + write_neon_element32(tmp3, a->vd, 1, MO_32); | ||
403 | + tcg_temp_free_i32(tmp2); | ||
404 | + tcg_temp_free_i32(tmp3); | ||
405 | return true; | ||
406 | } | ||
407 | |||
408 | @@ -XXX,XX +XXX,XX @@ static bool trans_VDUP_scalar(DisasContext *s, arg_VDUP_scalar *a) | ||
409 | static bool trans_VREV64(DisasContext *s, arg_VREV64 *a) | ||
410 | { | ||
411 | int pass, half; | ||
412 | + TCGv_i32 tmp[2]; | ||
413 | |||
414 | if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
415 | return false; | ||
416 | @@ -XXX,XX +XXX,XX @@ static bool trans_VREV64(DisasContext *s, arg_VREV64 *a) | ||
417 | return true; | ||
418 | } | ||
419 | |||
420 | - for (pass = 0; pass < (a->q ? 2 : 1); pass++) { | ||
421 | - TCGv_i32 tmp[2]; | ||
422 | + tmp[0] = tcg_temp_new_i32(); | ||
423 | + tmp[1] = tcg_temp_new_i32(); | ||
424 | |||
425 | + for (pass = 0; pass < (a->q ? 2 : 1); pass++) { | ||
426 | for (half = 0; half < 2; half++) { | ||
427 | - tmp[half] = neon_load_reg(a->vm, pass * 2 + half); | ||
428 | + read_neon_element32(tmp[half], a->vm, pass * 2 + half, MO_32); | ||
429 | switch (a->size) { | ||
430 | case 0: | ||
431 | tcg_gen_bswap32_i32(tmp[half], tmp[half]); | ||
432 | @@ -XXX,XX +XXX,XX @@ static bool trans_VREV64(DisasContext *s, arg_VREV64 *a) | ||
433 | g_assert_not_reached(); | ||
434 | } | ||
435 | } | ||
436 | - neon_store_reg(a->vd, pass * 2, tmp[1]); | ||
437 | - neon_store_reg(a->vd, pass * 2 + 1, tmp[0]); | ||
438 | + write_neon_element32(tmp[1], a->vd, pass * 2, MO_32); | ||
439 | + write_neon_element32(tmp[0], a->vd, pass * 2 + 1, MO_32); | ||
440 | } | ||
441 | + | ||
442 | + tcg_temp_free_i32(tmp[0]); | ||
443 | + tcg_temp_free_i32(tmp[1]); | ||
444 | return true; | ||
445 | } | ||
446 | |||
447 | @@ -XXX,XX +XXX,XX @@ static bool do_2misc_pairwise(DisasContext *s, arg_2misc *a, | ||
448 | rm0_64 = tcg_temp_new_i64(); | ||
449 | rm1_64 = tcg_temp_new_i64(); | ||
450 | rd_64 = tcg_temp_new_i64(); | ||
451 | - tmp = neon_load_reg(a->vm, pass * 2); | ||
452 | + | ||
453 | + tmp = tcg_temp_new_i32(); | ||
454 | + read_neon_element32(tmp, a->vm, pass * 2, MO_32); | ||
455 | widenfn(rm0_64, tmp); | ||
456 | - tcg_temp_free_i32(tmp); | ||
457 | - tmp = neon_load_reg(a->vm, pass * 2 + 1); | ||
458 | + read_neon_element32(tmp, a->vm, pass * 2 + 1, MO_32); | ||
459 | widenfn(rm1_64, tmp); | ||
460 | tcg_temp_free_i32(tmp); | ||
461 | + | ||
462 | opfn(rd_64, rm0_64, rm1_64); | ||
463 | tcg_temp_free_i64(rm0_64); | ||
464 | tcg_temp_free_i64(rm1_64); | ||
465 | @@ -XXX,XX +XXX,XX @@ static bool do_vmovn(DisasContext *s, arg_2misc *a, | ||
466 | narrowfn(rd0, cpu_env, rm); | ||
467 | neon_load_reg64(rm, a->vm + 1); | ||
468 | narrowfn(rd1, cpu_env, rm); | ||
469 | - neon_store_reg(a->vd, 0, rd0); | ||
470 | - neon_store_reg(a->vd, 1, rd1); | ||
471 | + write_neon_element32(rd0, a->vd, 0, MO_32); | ||
472 | + write_neon_element32(rd1, a->vd, 1, MO_32); | ||
473 | + tcg_temp_free_i32(rd0); | ||
474 | + tcg_temp_free_i32(rd1); | ||
475 | tcg_temp_free_i64(rm); | ||
476 | return true; | ||
477 | } | ||
478 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSHLL(DisasContext *s, arg_2misc *a) | ||
479 | } | ||
480 | |||
481 | rd = tcg_temp_new_i64(); | ||
482 | + rm0 = tcg_temp_new_i32(); | ||
483 | + rm1 = tcg_temp_new_i32(); | ||
484 | |||
485 | - rm0 = neon_load_reg(a->vm, 0); | ||
486 | - rm1 = neon_load_reg(a->vm, 1); | ||
487 | + read_neon_element32(rm0, a->vm, 0, MO_32); | ||
488 | + read_neon_element32(rm1, a->vm, 1, MO_32); | ||
489 | |||
490 | widenfn(rd, rm0); | ||
491 | tcg_gen_shli_i64(rd, rd, 8 << a->size); | ||
492 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_F16_F32(DisasContext *s, arg_2misc *a) | ||
493 | |||
494 | fpst = fpstatus_ptr(FPST_STD); | ||
495 | ahp = get_ahp_flag(); | ||
496 | - tmp = neon_load_reg(a->vm, 0); | ||
497 | + tmp = tcg_temp_new_i32(); | ||
498 | + read_neon_element32(tmp, a->vm, 0, MO_32); | ||
499 | gen_helper_vfp_fcvt_f32_to_f16(tmp, tmp, fpst, ahp); | ||
500 | - tmp2 = neon_load_reg(a->vm, 1); | ||
501 | + tmp2 = tcg_temp_new_i32(); | ||
502 | + read_neon_element32(tmp2, a->vm, 1, MO_32); | ||
503 | gen_helper_vfp_fcvt_f32_to_f16(tmp2, tmp2, fpst, ahp); | ||
504 | tcg_gen_shli_i32(tmp2, tmp2, 16); | ||
505 | tcg_gen_or_i32(tmp2, tmp2, tmp); | ||
506 | - tcg_temp_free_i32(tmp); | ||
507 | - tmp = neon_load_reg(a->vm, 2); | ||
508 | + read_neon_element32(tmp, a->vm, 2, MO_32); | ||
509 | gen_helper_vfp_fcvt_f32_to_f16(tmp, tmp, fpst, ahp); | ||
510 | - tmp3 = neon_load_reg(a->vm, 3); | ||
511 | - neon_store_reg(a->vd, 0, tmp2); | ||
512 | + tmp3 = tcg_temp_new_i32(); | ||
513 | + read_neon_element32(tmp3, a->vm, 3, MO_32); | ||
514 | + write_neon_element32(tmp2, a->vd, 0, MO_32); | ||
515 | + tcg_temp_free_i32(tmp2); | ||
516 | gen_helper_vfp_fcvt_f32_to_f16(tmp3, tmp3, fpst, ahp); | ||
517 | tcg_gen_shli_i32(tmp3, tmp3, 16); | ||
518 | tcg_gen_or_i32(tmp3, tmp3, tmp); | ||
519 | - neon_store_reg(a->vd, 1, tmp3); | ||
520 | + write_neon_element32(tmp3, a->vd, 1, MO_32); | ||
521 | + tcg_temp_free_i32(tmp3); | ||
522 | tcg_temp_free_i32(tmp); | ||
523 | tcg_temp_free_i32(ahp); | ||
524 | tcg_temp_free_ptr(fpst); | ||
525 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_F32_F16(DisasContext *s, arg_2misc *a) | ||
526 | fpst = fpstatus_ptr(FPST_STD); | ||
527 | ahp = get_ahp_flag(); | ||
528 | tmp3 = tcg_temp_new_i32(); | ||
529 | - tmp = neon_load_reg(a->vm, 0); | ||
530 | - tmp2 = neon_load_reg(a->vm, 1); | ||
531 | + tmp2 = tcg_temp_new_i32(); | ||
532 | + tmp = tcg_temp_new_i32(); | ||
533 | + read_neon_element32(tmp, a->vm, 0, MO_32); | ||
534 | + read_neon_element32(tmp2, a->vm, 1, MO_32); | ||
535 | tcg_gen_ext16u_i32(tmp3, tmp); | ||
536 | gen_helper_vfp_fcvt_f16_to_f32(tmp3, tmp3, fpst, ahp); | ||
537 | - neon_store_reg(a->vd, 0, tmp3); | ||
538 | + write_neon_element32(tmp3, a->vd, 0, MO_32); | ||
539 | tcg_gen_shri_i32(tmp, tmp, 16); | ||
540 | gen_helper_vfp_fcvt_f16_to_f32(tmp, tmp, fpst, ahp); | ||
541 | - neon_store_reg(a->vd, 1, tmp); | ||
542 | - tmp3 = tcg_temp_new_i32(); | ||
543 | + write_neon_element32(tmp, a->vd, 1, MO_32); | ||
544 | + tcg_temp_free_i32(tmp); | ||
545 | tcg_gen_ext16u_i32(tmp3, tmp2); | ||
546 | gen_helper_vfp_fcvt_f16_to_f32(tmp3, tmp3, fpst, ahp); | ||
547 | - neon_store_reg(a->vd, 2, tmp3); | ||
548 | + write_neon_element32(tmp3, a->vd, 2, MO_32); | ||
549 | + tcg_temp_free_i32(tmp3); | ||
550 | tcg_gen_shri_i32(tmp2, tmp2, 16); | ||
551 | gen_helper_vfp_fcvt_f16_to_f32(tmp2, tmp2, fpst, ahp); | ||
552 | - neon_store_reg(a->vd, 3, tmp2); | ||
553 | + write_neon_element32(tmp2, a->vd, 3, MO_32); | ||
554 | + tcg_temp_free_i32(tmp2); | ||
555 | tcg_temp_free_i32(ahp); | ||
556 | tcg_temp_free_ptr(fpst); | ||
557 | |||
558 | @@ -XXX,XX +XXX,XX @@ DO_2M_CRYPTO(SHA256SU0, aa32_sha2, 2) | ||
559 | |||
560 | static bool do_2misc(DisasContext *s, arg_2misc *a, NeonGenOneOpFn *fn) | ||
561 | { | ||
562 | + TCGv_i32 tmp; | ||
563 | int pass; | ||
564 | |||
565 | /* Handle a 2-reg-misc operation by iterating 32 bits at a time */ | ||
566 | @@ -XXX,XX +XXX,XX @@ static bool do_2misc(DisasContext *s, arg_2misc *a, NeonGenOneOpFn *fn) | ||
567 | return true; | ||
568 | } | ||
569 | |||
570 | + tmp = tcg_temp_new_i32(); | ||
571 | for (pass = 0; pass < (a->q ? 4 : 2); pass++) { | ||
572 | - TCGv_i32 tmp = neon_load_reg(a->vm, pass); | ||
573 | + read_neon_element32(tmp, a->vm, pass, MO_32); | ||
574 | fn(tmp, tmp); | ||
575 | - neon_store_reg(a->vd, pass, tmp); | ||
576 | + write_neon_element32(tmp, a->vd, pass, MO_32); | ||
577 | } | ||
578 | + tcg_temp_free_i32(tmp); | ||
579 | |||
580 | return true; | ||
581 | } | ||
582 | @@ -XXX,XX +XXX,XX @@ static bool trans_VTRN(DisasContext *s, arg_2misc *a) | ||
583 | return true; | ||
584 | } | ||
585 | |||
586 | - if (a->size == 2) { | ||
587 | + tmp = tcg_temp_new_i32(); | ||
588 | + tmp2 = tcg_temp_new_i32(); | ||
589 | + if (a->size == MO_32) { | ||
590 | for (pass = 0; pass < (a->q ? 4 : 2); pass += 2) { | ||
591 | - tmp = neon_load_reg(a->vm, pass); | ||
592 | - tmp2 = neon_load_reg(a->vd, pass + 1); | ||
593 | - neon_store_reg(a->vm, pass, tmp2); | ||
594 | - neon_store_reg(a->vd, pass + 1, tmp); | ||
595 | + read_neon_element32(tmp, a->vm, pass, MO_32); | ||
596 | + read_neon_element32(tmp2, a->vd, pass + 1, MO_32); | ||
597 | + write_neon_element32(tmp2, a->vm, pass, MO_32); | ||
598 | + write_neon_element32(tmp, a->vd, pass + 1, MO_32); | ||
599 | } | ||
600 | } else { | ||
601 | for (pass = 0; pass < (a->q ? 4 : 2); pass++) { | ||
602 | - tmp = neon_load_reg(a->vm, pass); | ||
603 | - tmp2 = neon_load_reg(a->vd, pass); | ||
604 | - if (a->size == 0) { | ||
605 | + read_neon_element32(tmp, a->vm, pass, MO_32); | ||
606 | + read_neon_element32(tmp2, a->vd, pass, MO_32); | ||
607 | + if (a->size == MO_8) { | ||
608 | gen_neon_trn_u8(tmp, tmp2); | ||
609 | } else { | ||
610 | gen_neon_trn_u16(tmp, tmp2); | ||
611 | } | ||
612 | - neon_store_reg(a->vm, pass, tmp2); | ||
613 | - neon_store_reg(a->vd, pass, tmp); | ||
614 | + write_neon_element32(tmp2, a->vm, pass, MO_32); | ||
615 | + write_neon_element32(tmp, a->vd, pass, MO_32); | ||
616 | } | ||
617 | } | ||
618 | + tcg_temp_free_i32(tmp); | ||
619 | + tcg_temp_free_i32(tmp2); | ||
620 | return true; | ||
621 | } | ||
110 | -- | 622 | -- |
111 | 2.18.0 | 623 | 2.20.1 |
112 | 624 | ||
113 | 625 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | For 0x1.0000000000003p+0 + 0x1.ffffffep+14 = 0x1.0001fffp+15 | 3 | We can then use this to improve VMOV (scalar to gp) and |
4 | we dropped the sticky bit and so failed to raise inexact. | 4 | VMOV (gp to scalar) so that we simply perform the memory |
5 | 5 | operation that we wanted, rather than inserting or | |
6 | Reported-by: Laurent Desnogues <laurent.desnogues@gmail.com> | 6 | extracting from a 32-bit quantity. |
7 | |||
8 | These were the last uses of neon_load/store_reg, so remove them. | ||
9 | |||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Laurent Desnogues <laurent.desnogues@gmail.com> | 11 | Message-id: 20201030022618.785675-7-richard.henderson@linaro.org |
9 | Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | 12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Message-id: 20180810193129.1556-7-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 14 | --- |
13 | fpu/softfloat.c | 2 +- | 15 | target/arm/translate.c | 50 +++++++++++++----------- |
14 | 1 file changed, 1 insertion(+), 1 deletion(-) | 16 | target/arm/translate-vfp.c.inc | 71 +++++----------------------------- |
15 | 17 | 2 files changed, 37 insertions(+), 84 deletions(-) | |
16 | diff --git a/fpu/softfloat.c b/fpu/softfloat.c | 18 | |
19 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/fpu/softfloat.c | 21 | --- a/target/arm/translate.c |
19 | +++ b/fpu/softfloat.c | 22 | +++ b/target/arm/translate.c |
20 | @@ -XXX,XX +XXX,XX @@ static FloatParts addsub_floats(FloatParts a, FloatParts b, bool subtract, | 23 | @@ -XXX,XX +XXX,XX @@ static long neon_full_reg_offset(unsigned reg) |
21 | } | 24 | * Return the offset of a 2**SIZE piece of a NEON register, at index ELE, |
22 | a.frac += b.frac; | 25 | * where 0 is the least significant end of the register. |
23 | if (a.frac & DECOMPOSED_OVERFLOW_BIT) { | 26 | */ |
24 | - a.frac >>= 1; | 27 | -static long neon_element_offset(int reg, int element, MemOp size) |
25 | + shift64RightJamming(a.frac, 1, &a.frac); | 28 | +static long neon_element_offset(int reg, int element, MemOp memop) |
26 | a.exp += 1; | 29 | { |
27 | } | 30 | - int element_size = 1 << size; |
28 | return a; | 31 | + int element_size = 1 << (memop & MO_SIZE); |
32 | int ofs = element * element_size; | ||
33 | #ifdef HOST_WORDS_BIGENDIAN | ||
34 | /* | ||
35 | @@ -XXX,XX +XXX,XX @@ static long vfp_reg_offset(bool dp, unsigned reg) | ||
36 | } | ||
37 | } | ||
38 | |||
39 | -static TCGv_i32 neon_load_reg(int reg, int pass) | ||
40 | -{ | ||
41 | - TCGv_i32 tmp = tcg_temp_new_i32(); | ||
42 | - tcg_gen_ld_i32(tmp, cpu_env, neon_element_offset(reg, pass, MO_32)); | ||
43 | - return tmp; | ||
44 | -} | ||
45 | - | ||
46 | -static void neon_store_reg(int reg, int pass, TCGv_i32 var) | ||
47 | -{ | ||
48 | - tcg_gen_st_i32(var, cpu_env, neon_element_offset(reg, pass, MO_32)); | ||
49 | - tcg_temp_free_i32(var); | ||
50 | -} | ||
51 | - | ||
52 | static inline void neon_load_reg64(TCGv_i64 var, int reg) | ||
53 | { | ||
54 | tcg_gen_ld_i64(var, cpu_env, vfp_reg_offset(1, reg)); | ||
55 | @@ -XXX,XX +XXX,XX @@ static inline void neon_store_reg32(TCGv_i32 var, int reg) | ||
56 | tcg_gen_st_i32(var, cpu_env, vfp_reg_offset(false, reg)); | ||
57 | } | ||
58 | |||
59 | -static void read_neon_element32(TCGv_i32 dest, int reg, int ele, MemOp size) | ||
60 | +static void read_neon_element32(TCGv_i32 dest, int reg, int ele, MemOp memop) | ||
61 | { | ||
62 | - long off = neon_element_offset(reg, ele, size); | ||
63 | + long off = neon_element_offset(reg, ele, memop); | ||
64 | |||
65 | - switch (size) { | ||
66 | - case MO_32: | ||
67 | + switch (memop) { | ||
68 | + case MO_SB: | ||
69 | + tcg_gen_ld8s_i32(dest, cpu_env, off); | ||
70 | + break; | ||
71 | + case MO_UB: | ||
72 | + tcg_gen_ld8u_i32(dest, cpu_env, off); | ||
73 | + break; | ||
74 | + case MO_SW: | ||
75 | + tcg_gen_ld16s_i32(dest, cpu_env, off); | ||
76 | + break; | ||
77 | + case MO_UW: | ||
78 | + tcg_gen_ld16u_i32(dest, cpu_env, off); | ||
79 | + break; | ||
80 | + case MO_UL: | ||
81 | + case MO_SL: | ||
82 | tcg_gen_ld_i32(dest, cpu_env, off); | ||
83 | break; | ||
84 | default: | ||
85 | @@ -XXX,XX +XXX,XX @@ static void read_neon_element32(TCGv_i32 dest, int reg, int ele, MemOp size) | ||
86 | } | ||
87 | } | ||
88 | |||
89 | -static void write_neon_element32(TCGv_i32 src, int reg, int ele, MemOp size) | ||
90 | +static void write_neon_element32(TCGv_i32 src, int reg, int ele, MemOp memop) | ||
91 | { | ||
92 | - long off = neon_element_offset(reg, ele, size); | ||
93 | + long off = neon_element_offset(reg, ele, memop); | ||
94 | |||
95 | - switch (size) { | ||
96 | + switch (memop) { | ||
97 | + case MO_8: | ||
98 | + tcg_gen_st8_i32(src, cpu_env, off); | ||
99 | + break; | ||
100 | + case MO_16: | ||
101 | + tcg_gen_st16_i32(src, cpu_env, off); | ||
102 | + break; | ||
103 | case MO_32: | ||
104 | tcg_gen_st_i32(src, cpu_env, off); | ||
105 | break; | ||
106 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
107 | index XXXXXXX..XXXXXXX 100644 | ||
108 | --- a/target/arm/translate-vfp.c.inc | ||
109 | +++ b/target/arm/translate-vfp.c.inc | ||
110 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_to_gp(DisasContext *s, arg_VMOV_to_gp *a) | ||
111 | { | ||
112 | /* VMOV scalar to general purpose register */ | ||
113 | TCGv_i32 tmp; | ||
114 | - int pass; | ||
115 | - uint32_t offset; | ||
116 | |||
117 | - /* SIZE == 2 is a VFP instruction; otherwise NEON. */ | ||
118 | - if (a->size == 2 | ||
119 | + /* SIZE == MO_32 is a VFP instruction; otherwise NEON. */ | ||
120 | + if (a->size == MO_32 | ||
121 | ? !dc_isar_feature(aa32_fpsp_v2, s) | ||
122 | : !arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
123 | return false; | ||
124 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_to_gp(DisasContext *s, arg_VMOV_to_gp *a) | ||
125 | return false; | ||
126 | } | ||
127 | |||
128 | - offset = a->index << a->size; | ||
129 | - pass = extract32(offset, 2, 1); | ||
130 | - offset = extract32(offset, 0, 2) * 8; | ||
131 | - | ||
132 | if (!vfp_access_check(s)) { | ||
133 | return true; | ||
134 | } | ||
135 | |||
136 | - tmp = neon_load_reg(a->vn, pass); | ||
137 | - switch (a->size) { | ||
138 | - case 0: | ||
139 | - if (offset) { | ||
140 | - tcg_gen_shri_i32(tmp, tmp, offset); | ||
141 | - } | ||
142 | - if (a->u) { | ||
143 | - gen_uxtb(tmp); | ||
144 | - } else { | ||
145 | - gen_sxtb(tmp); | ||
146 | - } | ||
147 | - break; | ||
148 | - case 1: | ||
149 | - if (a->u) { | ||
150 | - if (offset) { | ||
151 | - tcg_gen_shri_i32(tmp, tmp, 16); | ||
152 | - } else { | ||
153 | - gen_uxth(tmp); | ||
154 | - } | ||
155 | - } else { | ||
156 | - if (offset) { | ||
157 | - tcg_gen_sari_i32(tmp, tmp, 16); | ||
158 | - } else { | ||
159 | - gen_sxth(tmp); | ||
160 | - } | ||
161 | - } | ||
162 | - break; | ||
163 | - case 2: | ||
164 | - break; | ||
165 | - } | ||
166 | + tmp = tcg_temp_new_i32(); | ||
167 | + read_neon_element32(tmp, a->vn, a->index, a->size | (a->u ? 0 : MO_SIGN)); | ||
168 | store_reg(s, a->rt, tmp); | ||
169 | |||
170 | return true; | ||
171 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_to_gp(DisasContext *s, arg_VMOV_to_gp *a) | ||
172 | static bool trans_VMOV_from_gp(DisasContext *s, arg_VMOV_from_gp *a) | ||
173 | { | ||
174 | /* VMOV general purpose register to scalar */ | ||
175 | - TCGv_i32 tmp, tmp2; | ||
176 | - int pass; | ||
177 | - uint32_t offset; | ||
178 | + TCGv_i32 tmp; | ||
179 | |||
180 | - /* SIZE == 2 is a VFP instruction; otherwise NEON. */ | ||
181 | - if (a->size == 2 | ||
182 | + /* SIZE == MO_32 is a VFP instruction; otherwise NEON. */ | ||
183 | + if (a->size == MO_32 | ||
184 | ? !dc_isar_feature(aa32_fpsp_v2, s) | ||
185 | : !arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
186 | return false; | ||
187 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_from_gp(DisasContext *s, arg_VMOV_from_gp *a) | ||
188 | return false; | ||
189 | } | ||
190 | |||
191 | - offset = a->index << a->size; | ||
192 | - pass = extract32(offset, 2, 1); | ||
193 | - offset = extract32(offset, 0, 2) * 8; | ||
194 | - | ||
195 | if (!vfp_access_check(s)) { | ||
196 | return true; | ||
197 | } | ||
198 | |||
199 | tmp = load_reg(s, a->rt); | ||
200 | - switch (a->size) { | ||
201 | - case 0: | ||
202 | - tmp2 = neon_load_reg(a->vn, pass); | ||
203 | - tcg_gen_deposit_i32(tmp, tmp2, tmp, offset, 8); | ||
204 | - tcg_temp_free_i32(tmp2); | ||
205 | - break; | ||
206 | - case 1: | ||
207 | - tmp2 = neon_load_reg(a->vn, pass); | ||
208 | - tcg_gen_deposit_i32(tmp, tmp2, tmp, offset, 16); | ||
209 | - tcg_temp_free_i32(tmp2); | ||
210 | - break; | ||
211 | - case 2: | ||
212 | - break; | ||
213 | - } | ||
214 | - neon_store_reg(a->vn, pass, tmp); | ||
215 | + write_neon_element32(tmp, a->vn, a->index, a->size); | ||
216 | + tcg_temp_free_i32(tmp); | ||
217 | |||
218 | return true; | ||
219 | } | ||
29 | -- | 220 | -- |
30 | 2.18.0 | 221 | 2.20.1 |
31 | 222 | ||
32 | 223 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | These insns require u=1; failed to include that in the switch | 3 | The only uses of this function are for loading VFP |
4 | cases. This probably happened during one of the rebases just | 4 | single-precision values, and nothing to do with NEON. |
5 | before final commit. | ||
6 | 5 | ||
7 | Fixes: d17b7cdcf4e | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Laurent Desnogues <laurent.desnogues@gmail.com> | 7 | Message-id: 20201030022618.785675-8-richard.henderson@linaro.org |
10 | Message-id: 20180810193129.1556-6-richard.henderson@linaro.org | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 10 | --- |
13 | target/arm/translate-a64.c | 12 ++++++------ | 11 | target/arm/translate.c | 4 +- |
14 | 1 file changed, 6 insertions(+), 6 deletions(-) | 12 | target/arm/translate-vfp.c.inc | 184 ++++++++++++++++----------------- |
13 | 2 files changed, 94 insertions(+), 94 deletions(-) | ||
15 | 14 | ||
16 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 15 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
17 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/translate-a64.c | 17 | --- a/target/arm/translate.c |
19 | +++ b/target/arm/translate-a64.c | 18 | +++ b/target/arm/translate.c |
20 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | 19 | @@ -XXX,XX +XXX,XX @@ static inline void neon_store_reg64(TCGv_i64 var, int reg) |
21 | } | 20 | tcg_gen_st_i64(var, cpu_env, vfp_reg_offset(1, reg)); |
22 | feature = ARM_FEATURE_V8_DOTPROD; | 21 | } |
23 | break; | 22 | |
24 | - case 0x8: /* FCMLA, #0 */ | 23 | -static inline void neon_load_reg32(TCGv_i32 var, int reg) |
25 | - case 0x9: /* FCMLA, #90 */ | 24 | +static inline void vfp_load_reg32(TCGv_i32 var, int reg) |
26 | - case 0xa: /* FCMLA, #180 */ | 25 | { |
27 | - case 0xb: /* FCMLA, #270 */ | 26 | tcg_gen_ld_i32(var, cpu_env, vfp_reg_offset(false, reg)); |
28 | - case 0xc: /* FCADD, #90 */ | 27 | } |
29 | - case 0xe: /* FCADD, #270 */ | 28 | |
30 | + case 0x18: /* FCMLA, #0 */ | 29 | -static inline void neon_store_reg32(TCGv_i32 var, int reg) |
31 | + case 0x19: /* FCMLA, #90 */ | 30 | +static inline void vfp_store_reg32(TCGv_i32 var, int reg) |
32 | + case 0x1a: /* FCMLA, #180 */ | 31 | { |
33 | + case 0x1b: /* FCMLA, #270 */ | 32 | tcg_gen_st_i32(var, cpu_env, vfp_reg_offset(false, reg)); |
34 | + case 0x1c: /* FCADD, #90 */ | 33 | } |
35 | + case 0x1e: /* FCADD, #270 */ | 34 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc |
36 | if (size == 0 | 35 | index XXXXXXX..XXXXXXX 100644 |
37 | || (size == 1 && !arm_dc_feature(s, ARM_FEATURE_V8_FP16)) | 36 | --- a/target/arm/translate-vfp.c.inc |
38 | || (size == 3 && !is_q)) { | 37 | +++ b/target/arm/translate-vfp.c.inc |
38 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSEL(DisasContext *s, arg_VSEL *a) | ||
39 | frn = tcg_temp_new_i32(); | ||
40 | frm = tcg_temp_new_i32(); | ||
41 | dest = tcg_temp_new_i32(); | ||
42 | - neon_load_reg32(frn, rn); | ||
43 | - neon_load_reg32(frm, rm); | ||
44 | + vfp_load_reg32(frn, rn); | ||
45 | + vfp_load_reg32(frm, rm); | ||
46 | switch (a->cc) { | ||
47 | case 0: /* eq: Z */ | ||
48 | tcg_gen_movcond_i32(TCG_COND_EQ, dest, cpu_ZF, zero, | ||
49 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSEL(DisasContext *s, arg_VSEL *a) | ||
50 | if (sz == 1) { | ||
51 | tcg_gen_andi_i32(dest, dest, 0xffff); | ||
52 | } | ||
53 | - neon_store_reg32(dest, rd); | ||
54 | + vfp_store_reg32(dest, rd); | ||
55 | tcg_temp_free_i32(frn); | ||
56 | tcg_temp_free_i32(frm); | ||
57 | tcg_temp_free_i32(dest); | ||
58 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINT(DisasContext *s, arg_VRINT *a) | ||
59 | TCGv_i32 tcg_res; | ||
60 | tcg_op = tcg_temp_new_i32(); | ||
61 | tcg_res = tcg_temp_new_i32(); | ||
62 | - neon_load_reg32(tcg_op, rm); | ||
63 | + vfp_load_reg32(tcg_op, rm); | ||
64 | if (sz == 1) { | ||
65 | gen_helper_rinth(tcg_res, tcg_op, fpst); | ||
66 | } else { | ||
67 | gen_helper_rints(tcg_res, tcg_op, fpst); | ||
68 | } | ||
69 | - neon_store_reg32(tcg_res, rd); | ||
70 | + vfp_store_reg32(tcg_res, rd); | ||
71 | tcg_temp_free_i32(tcg_op); | ||
72 | tcg_temp_free_i32(tcg_res); | ||
73 | } | ||
74 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT(DisasContext *s, arg_VCVT *a) | ||
75 | gen_helper_vfp_tould(tcg_res, tcg_double, tcg_shift, fpst); | ||
76 | } | ||
77 | tcg_gen_extrl_i64_i32(tcg_tmp, tcg_res); | ||
78 | - neon_store_reg32(tcg_tmp, rd); | ||
79 | + vfp_store_reg32(tcg_tmp, rd); | ||
80 | tcg_temp_free_i32(tcg_tmp); | ||
81 | tcg_temp_free_i64(tcg_res); | ||
82 | tcg_temp_free_i64(tcg_double); | ||
83 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT(DisasContext *s, arg_VCVT *a) | ||
84 | TCGv_i32 tcg_single, tcg_res; | ||
85 | tcg_single = tcg_temp_new_i32(); | ||
86 | tcg_res = tcg_temp_new_i32(); | ||
87 | - neon_load_reg32(tcg_single, rm); | ||
88 | + vfp_load_reg32(tcg_single, rm); | ||
89 | if (sz == 1) { | ||
90 | if (is_signed) { | ||
91 | gen_helper_vfp_toslh(tcg_res, tcg_single, tcg_shift, fpst); | ||
92 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT(DisasContext *s, arg_VCVT *a) | ||
93 | gen_helper_vfp_touls(tcg_res, tcg_single, tcg_shift, fpst); | ||
94 | } | ||
95 | } | ||
96 | - neon_store_reg32(tcg_res, rd); | ||
97 | + vfp_store_reg32(tcg_res, rd); | ||
98 | tcg_temp_free_i32(tcg_res); | ||
99 | tcg_temp_free_i32(tcg_single); | ||
100 | } | ||
101 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_half(DisasContext *s, arg_VMOV_single *a) | ||
102 | if (a->l) { | ||
103 | /* VFP to general purpose register */ | ||
104 | tmp = tcg_temp_new_i32(); | ||
105 | - neon_load_reg32(tmp, a->vn); | ||
106 | + vfp_load_reg32(tmp, a->vn); | ||
107 | tcg_gen_andi_i32(tmp, tmp, 0xffff); | ||
108 | store_reg(s, a->rt, tmp); | ||
109 | } else { | ||
110 | /* general purpose register to VFP */ | ||
111 | tmp = load_reg(s, a->rt); | ||
112 | tcg_gen_andi_i32(tmp, tmp, 0xffff); | ||
113 | - neon_store_reg32(tmp, a->vn); | ||
114 | + vfp_store_reg32(tmp, a->vn); | ||
115 | tcg_temp_free_i32(tmp); | ||
116 | } | ||
117 | |||
118 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_single(DisasContext *s, arg_VMOV_single *a) | ||
119 | if (a->l) { | ||
120 | /* VFP to general purpose register */ | ||
121 | tmp = tcg_temp_new_i32(); | ||
122 | - neon_load_reg32(tmp, a->vn); | ||
123 | + vfp_load_reg32(tmp, a->vn); | ||
124 | if (a->rt == 15) { | ||
125 | /* Set the 4 flag bits in the CPSR. */ | ||
126 | gen_set_nzcv(tmp); | ||
127 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_single(DisasContext *s, arg_VMOV_single *a) | ||
128 | } else { | ||
129 | /* general purpose register to VFP */ | ||
130 | tmp = load_reg(s, a->rt); | ||
131 | - neon_store_reg32(tmp, a->vn); | ||
132 | + vfp_store_reg32(tmp, a->vn); | ||
133 | tcg_temp_free_i32(tmp); | ||
134 | } | ||
135 | |||
136 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_64_sp(DisasContext *s, arg_VMOV_64_sp *a) | ||
137 | if (a->op) { | ||
138 | /* fpreg to gpreg */ | ||
139 | tmp = tcg_temp_new_i32(); | ||
140 | - neon_load_reg32(tmp, a->vm); | ||
141 | + vfp_load_reg32(tmp, a->vm); | ||
142 | store_reg(s, a->rt, tmp); | ||
143 | tmp = tcg_temp_new_i32(); | ||
144 | - neon_load_reg32(tmp, a->vm + 1); | ||
145 | + vfp_load_reg32(tmp, a->vm + 1); | ||
146 | store_reg(s, a->rt2, tmp); | ||
147 | } else { | ||
148 | /* gpreg to fpreg */ | ||
149 | tmp = load_reg(s, a->rt); | ||
150 | - neon_store_reg32(tmp, a->vm); | ||
151 | + vfp_store_reg32(tmp, a->vm); | ||
152 | tcg_temp_free_i32(tmp); | ||
153 | tmp = load_reg(s, a->rt2); | ||
154 | - neon_store_reg32(tmp, a->vm + 1); | ||
155 | + vfp_store_reg32(tmp, a->vm + 1); | ||
156 | tcg_temp_free_i32(tmp); | ||
157 | } | ||
158 | |||
159 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_64_dp(DisasContext *s, arg_VMOV_64_dp *a) | ||
160 | if (a->op) { | ||
161 | /* fpreg to gpreg */ | ||
162 | tmp = tcg_temp_new_i32(); | ||
163 | - neon_load_reg32(tmp, a->vm * 2); | ||
164 | + vfp_load_reg32(tmp, a->vm * 2); | ||
165 | store_reg(s, a->rt, tmp); | ||
166 | tmp = tcg_temp_new_i32(); | ||
167 | - neon_load_reg32(tmp, a->vm * 2 + 1); | ||
168 | + vfp_load_reg32(tmp, a->vm * 2 + 1); | ||
169 | store_reg(s, a->rt2, tmp); | ||
170 | } else { | ||
171 | /* gpreg to fpreg */ | ||
172 | tmp = load_reg(s, a->rt); | ||
173 | - neon_store_reg32(tmp, a->vm * 2); | ||
174 | + vfp_store_reg32(tmp, a->vm * 2); | ||
175 | tcg_temp_free_i32(tmp); | ||
176 | tmp = load_reg(s, a->rt2); | ||
177 | - neon_store_reg32(tmp, a->vm * 2 + 1); | ||
178 | + vfp_store_reg32(tmp, a->vm * 2 + 1); | ||
179 | tcg_temp_free_i32(tmp); | ||
180 | } | ||
181 | |||
182 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDR_VSTR_hp(DisasContext *s, arg_VLDR_VSTR_sp *a) | ||
183 | tmp = tcg_temp_new_i32(); | ||
184 | if (a->l) { | ||
185 | gen_aa32_ld16u(s, tmp, addr, get_mem_index(s)); | ||
186 | - neon_store_reg32(tmp, a->vd); | ||
187 | + vfp_store_reg32(tmp, a->vd); | ||
188 | } else { | ||
189 | - neon_load_reg32(tmp, a->vd); | ||
190 | + vfp_load_reg32(tmp, a->vd); | ||
191 | gen_aa32_st16(s, tmp, addr, get_mem_index(s)); | ||
192 | } | ||
193 | tcg_temp_free_i32(tmp); | ||
194 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDR_VSTR_sp(DisasContext *s, arg_VLDR_VSTR_sp *a) | ||
195 | tmp = tcg_temp_new_i32(); | ||
196 | if (a->l) { | ||
197 | gen_aa32_ld32u(s, tmp, addr, get_mem_index(s)); | ||
198 | - neon_store_reg32(tmp, a->vd); | ||
199 | + vfp_store_reg32(tmp, a->vd); | ||
200 | } else { | ||
201 | - neon_load_reg32(tmp, a->vd); | ||
202 | + vfp_load_reg32(tmp, a->vd); | ||
203 | gen_aa32_st32(s, tmp, addr, get_mem_index(s)); | ||
204 | } | ||
205 | tcg_temp_free_i32(tmp); | ||
206 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDM_VSTM_sp(DisasContext *s, arg_VLDM_VSTM_sp *a) | ||
207 | if (a->l) { | ||
208 | /* load */ | ||
209 | gen_aa32_ld32u(s, tmp, addr, get_mem_index(s)); | ||
210 | - neon_store_reg32(tmp, a->vd + i); | ||
211 | + vfp_store_reg32(tmp, a->vd + i); | ||
212 | } else { | ||
213 | /* store */ | ||
214 | - neon_load_reg32(tmp, a->vd + i); | ||
215 | + vfp_load_reg32(tmp, a->vd + i); | ||
216 | gen_aa32_st32(s, tmp, addr, get_mem_index(s)); | ||
217 | } | ||
218 | tcg_gen_addi_i32(addr, addr, offset); | ||
219 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_3op_sp(DisasContext *s, VFPGen3OpSPFn *fn, | ||
220 | fd = tcg_temp_new_i32(); | ||
221 | fpst = fpstatus_ptr(FPST_FPCR); | ||
222 | |||
223 | - neon_load_reg32(f0, vn); | ||
224 | - neon_load_reg32(f1, vm); | ||
225 | + vfp_load_reg32(f0, vn); | ||
226 | + vfp_load_reg32(f1, vm); | ||
227 | |||
228 | for (;;) { | ||
229 | if (reads_vd) { | ||
230 | - neon_load_reg32(fd, vd); | ||
231 | + vfp_load_reg32(fd, vd); | ||
232 | } | ||
233 | fn(fd, f0, f1, fpst); | ||
234 | - neon_store_reg32(fd, vd); | ||
235 | + vfp_store_reg32(fd, vd); | ||
236 | |||
237 | if (veclen == 0) { | ||
238 | break; | ||
239 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_3op_sp(DisasContext *s, VFPGen3OpSPFn *fn, | ||
240 | veclen--; | ||
241 | vd = vfp_advance_sreg(vd, delta_d); | ||
242 | vn = vfp_advance_sreg(vn, delta_d); | ||
243 | - neon_load_reg32(f0, vn); | ||
244 | + vfp_load_reg32(f0, vn); | ||
245 | if (delta_m) { | ||
246 | vm = vfp_advance_sreg(vm, delta_m); | ||
247 | - neon_load_reg32(f1, vm); | ||
248 | + vfp_load_reg32(f1, vm); | ||
249 | } | ||
250 | } | ||
251 | |||
252 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_3op_hp(DisasContext *s, VFPGen3OpSPFn *fn, | ||
253 | fd = tcg_temp_new_i32(); | ||
254 | fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
255 | |||
256 | - neon_load_reg32(f0, vn); | ||
257 | - neon_load_reg32(f1, vm); | ||
258 | + vfp_load_reg32(f0, vn); | ||
259 | + vfp_load_reg32(f1, vm); | ||
260 | |||
261 | if (reads_vd) { | ||
262 | - neon_load_reg32(fd, vd); | ||
263 | + vfp_load_reg32(fd, vd); | ||
264 | } | ||
265 | fn(fd, f0, f1, fpst); | ||
266 | - neon_store_reg32(fd, vd); | ||
267 | + vfp_store_reg32(fd, vd); | ||
268 | |||
269 | tcg_temp_free_i32(f0); | ||
270 | tcg_temp_free_i32(f1); | ||
271 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_2op_sp(DisasContext *s, VFPGen2OpSPFn *fn, int vd, int vm) | ||
272 | f0 = tcg_temp_new_i32(); | ||
273 | fd = tcg_temp_new_i32(); | ||
274 | |||
275 | - neon_load_reg32(f0, vm); | ||
276 | + vfp_load_reg32(f0, vm); | ||
277 | |||
278 | for (;;) { | ||
279 | fn(fd, f0); | ||
280 | - neon_store_reg32(fd, vd); | ||
281 | + vfp_store_reg32(fd, vd); | ||
282 | |||
283 | if (veclen == 0) { | ||
284 | break; | ||
285 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_2op_sp(DisasContext *s, VFPGen2OpSPFn *fn, int vd, int vm) | ||
286 | /* single source one-many */ | ||
287 | while (veclen--) { | ||
288 | vd = vfp_advance_sreg(vd, delta_d); | ||
289 | - neon_store_reg32(fd, vd); | ||
290 | + vfp_store_reg32(fd, vd); | ||
291 | } | ||
292 | break; | ||
293 | } | ||
294 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_2op_sp(DisasContext *s, VFPGen2OpSPFn *fn, int vd, int vm) | ||
295 | veclen--; | ||
296 | vd = vfp_advance_sreg(vd, delta_d); | ||
297 | vm = vfp_advance_sreg(vm, delta_m); | ||
298 | - neon_load_reg32(f0, vm); | ||
299 | + vfp_load_reg32(f0, vm); | ||
300 | } | ||
301 | |||
302 | tcg_temp_free_i32(f0); | ||
303 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_2op_hp(DisasContext *s, VFPGen2OpSPFn *fn, int vd, int vm) | ||
304 | } | ||
305 | |||
306 | f0 = tcg_temp_new_i32(); | ||
307 | - neon_load_reg32(f0, vm); | ||
308 | + vfp_load_reg32(f0, vm); | ||
309 | fn(f0, f0); | ||
310 | - neon_store_reg32(f0, vd); | ||
311 | + vfp_store_reg32(f0, vd); | ||
312 | tcg_temp_free_i32(f0); | ||
313 | |||
314 | return true; | ||
315 | @@ -XXX,XX +XXX,XX @@ static bool do_vfm_hp(DisasContext *s, arg_VFMA_sp *a, bool neg_n, bool neg_d) | ||
316 | vm = tcg_temp_new_i32(); | ||
317 | vd = tcg_temp_new_i32(); | ||
318 | |||
319 | - neon_load_reg32(vn, a->vn); | ||
320 | - neon_load_reg32(vm, a->vm); | ||
321 | + vfp_load_reg32(vn, a->vn); | ||
322 | + vfp_load_reg32(vm, a->vm); | ||
323 | if (neg_n) { | ||
324 | /* VFNMS, VFMS */ | ||
325 | gen_helper_vfp_negh(vn, vn); | ||
326 | } | ||
327 | - neon_load_reg32(vd, a->vd); | ||
328 | + vfp_load_reg32(vd, a->vd); | ||
329 | if (neg_d) { | ||
330 | /* VFNMA, VFNMS */ | ||
331 | gen_helper_vfp_negh(vd, vd); | ||
332 | } | ||
333 | fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
334 | gen_helper_vfp_muladdh(vd, vn, vm, vd, fpst); | ||
335 | - neon_store_reg32(vd, a->vd); | ||
336 | + vfp_store_reg32(vd, a->vd); | ||
337 | |||
338 | tcg_temp_free_ptr(fpst); | ||
339 | tcg_temp_free_i32(vn); | ||
340 | @@ -XXX,XX +XXX,XX @@ static bool do_vfm_sp(DisasContext *s, arg_VFMA_sp *a, bool neg_n, bool neg_d) | ||
341 | vm = tcg_temp_new_i32(); | ||
342 | vd = tcg_temp_new_i32(); | ||
343 | |||
344 | - neon_load_reg32(vn, a->vn); | ||
345 | - neon_load_reg32(vm, a->vm); | ||
346 | + vfp_load_reg32(vn, a->vn); | ||
347 | + vfp_load_reg32(vm, a->vm); | ||
348 | if (neg_n) { | ||
349 | /* VFNMS, VFMS */ | ||
350 | gen_helper_vfp_negs(vn, vn); | ||
351 | } | ||
352 | - neon_load_reg32(vd, a->vd); | ||
353 | + vfp_load_reg32(vd, a->vd); | ||
354 | if (neg_d) { | ||
355 | /* VFNMA, VFNMS */ | ||
356 | gen_helper_vfp_negs(vd, vd); | ||
357 | } | ||
358 | fpst = fpstatus_ptr(FPST_FPCR); | ||
359 | gen_helper_vfp_muladds(vd, vn, vm, vd, fpst); | ||
360 | - neon_store_reg32(vd, a->vd); | ||
361 | + vfp_store_reg32(vd, a->vd); | ||
362 | |||
363 | tcg_temp_free_ptr(fpst); | ||
364 | tcg_temp_free_i32(vn); | ||
365 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_imm_hp(DisasContext *s, arg_VMOV_imm_sp *a) | ||
366 | } | ||
367 | |||
368 | fd = tcg_const_i32(vfp_expand_imm(MO_16, a->imm)); | ||
369 | - neon_store_reg32(fd, a->vd); | ||
370 | + vfp_store_reg32(fd, a->vd); | ||
371 | tcg_temp_free_i32(fd); | ||
372 | return true; | ||
373 | } | ||
374 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_imm_sp(DisasContext *s, arg_VMOV_imm_sp *a) | ||
375 | fd = tcg_const_i32(vfp_expand_imm(MO_32, a->imm)); | ||
376 | |||
377 | for (;;) { | ||
378 | - neon_store_reg32(fd, vd); | ||
379 | + vfp_store_reg32(fd, vd); | ||
380 | |||
381 | if (veclen == 0) { | ||
382 | break; | ||
383 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCMP_hp(DisasContext *s, arg_VCMP_sp *a) | ||
384 | vd = tcg_temp_new_i32(); | ||
385 | vm = tcg_temp_new_i32(); | ||
386 | |||
387 | - neon_load_reg32(vd, a->vd); | ||
388 | + vfp_load_reg32(vd, a->vd); | ||
389 | if (a->z) { | ||
390 | tcg_gen_movi_i32(vm, 0); | ||
391 | } else { | ||
392 | - neon_load_reg32(vm, a->vm); | ||
393 | + vfp_load_reg32(vm, a->vm); | ||
394 | } | ||
395 | |||
396 | if (a->e) { | ||
397 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCMP_sp(DisasContext *s, arg_VCMP_sp *a) | ||
398 | vd = tcg_temp_new_i32(); | ||
399 | vm = tcg_temp_new_i32(); | ||
400 | |||
401 | - neon_load_reg32(vd, a->vd); | ||
402 | + vfp_load_reg32(vd, a->vd); | ||
403 | if (a->z) { | ||
404 | tcg_gen_movi_i32(vm, 0); | ||
405 | } else { | ||
406 | - neon_load_reg32(vm, a->vm); | ||
407 | + vfp_load_reg32(vm, a->vm); | ||
408 | } | ||
409 | |||
410 | if (a->e) { | ||
411 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_f32_f16(DisasContext *s, arg_VCVT_f32_f16 *a) | ||
412 | /* The T bit tells us if we want the low or high 16 bits of Vm */ | ||
413 | tcg_gen_ld16u_i32(tmp, cpu_env, vfp_f16_offset(a->vm, a->t)); | ||
414 | gen_helper_vfp_fcvt_f16_to_f32(tmp, tmp, fpst, ahp_mode); | ||
415 | - neon_store_reg32(tmp, a->vd); | ||
416 | + vfp_store_reg32(tmp, a->vd); | ||
417 | tcg_temp_free_i32(ahp_mode); | ||
418 | tcg_temp_free_ptr(fpst); | ||
419 | tcg_temp_free_i32(tmp); | ||
420 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_f16_f32(DisasContext *s, arg_VCVT_f16_f32 *a) | ||
421 | ahp_mode = get_ahp_flag(); | ||
422 | tmp = tcg_temp_new_i32(); | ||
423 | |||
424 | - neon_load_reg32(tmp, a->vm); | ||
425 | + vfp_load_reg32(tmp, a->vm); | ||
426 | gen_helper_vfp_fcvt_f32_to_f16(tmp, tmp, fpst, ahp_mode); | ||
427 | tcg_gen_st16_i32(tmp, cpu_env, vfp_f16_offset(a->vd, a->t)); | ||
428 | tcg_temp_free_i32(ahp_mode); | ||
429 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTR_hp(DisasContext *s, arg_VRINTR_sp *a) | ||
430 | } | ||
431 | |||
432 | tmp = tcg_temp_new_i32(); | ||
433 | - neon_load_reg32(tmp, a->vm); | ||
434 | + vfp_load_reg32(tmp, a->vm); | ||
435 | fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
436 | gen_helper_rinth(tmp, tmp, fpst); | ||
437 | - neon_store_reg32(tmp, a->vd); | ||
438 | + vfp_store_reg32(tmp, a->vd); | ||
439 | tcg_temp_free_ptr(fpst); | ||
440 | tcg_temp_free_i32(tmp); | ||
441 | return true; | ||
442 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTR_sp(DisasContext *s, arg_VRINTR_sp *a) | ||
443 | } | ||
444 | |||
445 | tmp = tcg_temp_new_i32(); | ||
446 | - neon_load_reg32(tmp, a->vm); | ||
447 | + vfp_load_reg32(tmp, a->vm); | ||
448 | fpst = fpstatus_ptr(FPST_FPCR); | ||
449 | gen_helper_rints(tmp, tmp, fpst); | ||
450 | - neon_store_reg32(tmp, a->vd); | ||
451 | + vfp_store_reg32(tmp, a->vd); | ||
452 | tcg_temp_free_ptr(fpst); | ||
453 | tcg_temp_free_i32(tmp); | ||
454 | return true; | ||
455 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTZ_hp(DisasContext *s, arg_VRINTZ_sp *a) | ||
456 | } | ||
457 | |||
458 | tmp = tcg_temp_new_i32(); | ||
459 | - neon_load_reg32(tmp, a->vm); | ||
460 | + vfp_load_reg32(tmp, a->vm); | ||
461 | fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
462 | tcg_rmode = tcg_const_i32(float_round_to_zero); | ||
463 | gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
464 | gen_helper_rinth(tmp, tmp, fpst); | ||
465 | gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
466 | - neon_store_reg32(tmp, a->vd); | ||
467 | + vfp_store_reg32(tmp, a->vd); | ||
468 | tcg_temp_free_ptr(fpst); | ||
469 | tcg_temp_free_i32(tcg_rmode); | ||
470 | tcg_temp_free_i32(tmp); | ||
471 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTZ_sp(DisasContext *s, arg_VRINTZ_sp *a) | ||
472 | } | ||
473 | |||
474 | tmp = tcg_temp_new_i32(); | ||
475 | - neon_load_reg32(tmp, a->vm); | ||
476 | + vfp_load_reg32(tmp, a->vm); | ||
477 | fpst = fpstatus_ptr(FPST_FPCR); | ||
478 | tcg_rmode = tcg_const_i32(float_round_to_zero); | ||
479 | gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
480 | gen_helper_rints(tmp, tmp, fpst); | ||
481 | gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
482 | - neon_store_reg32(tmp, a->vd); | ||
483 | + vfp_store_reg32(tmp, a->vd); | ||
484 | tcg_temp_free_ptr(fpst); | ||
485 | tcg_temp_free_i32(tcg_rmode); | ||
486 | tcg_temp_free_i32(tmp); | ||
487 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTX_hp(DisasContext *s, arg_VRINTX_sp *a) | ||
488 | } | ||
489 | |||
490 | tmp = tcg_temp_new_i32(); | ||
491 | - neon_load_reg32(tmp, a->vm); | ||
492 | + vfp_load_reg32(tmp, a->vm); | ||
493 | fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
494 | gen_helper_rinth_exact(tmp, tmp, fpst); | ||
495 | - neon_store_reg32(tmp, a->vd); | ||
496 | + vfp_store_reg32(tmp, a->vd); | ||
497 | tcg_temp_free_ptr(fpst); | ||
498 | tcg_temp_free_i32(tmp); | ||
499 | return true; | ||
500 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTX_sp(DisasContext *s, arg_VRINTX_sp *a) | ||
501 | } | ||
502 | |||
503 | tmp = tcg_temp_new_i32(); | ||
504 | - neon_load_reg32(tmp, a->vm); | ||
505 | + vfp_load_reg32(tmp, a->vm); | ||
506 | fpst = fpstatus_ptr(FPST_FPCR); | ||
507 | gen_helper_rints_exact(tmp, tmp, fpst); | ||
508 | - neon_store_reg32(tmp, a->vd); | ||
509 | + vfp_store_reg32(tmp, a->vd); | ||
510 | tcg_temp_free_ptr(fpst); | ||
511 | tcg_temp_free_i32(tmp); | ||
512 | return true; | ||
513 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_sp(DisasContext *s, arg_VCVT_sp *a) | ||
514 | |||
515 | vm = tcg_temp_new_i32(); | ||
516 | vd = tcg_temp_new_i64(); | ||
517 | - neon_load_reg32(vm, a->vm); | ||
518 | + vfp_load_reg32(vm, a->vm); | ||
519 | gen_helper_vfp_fcvtds(vd, vm, cpu_env); | ||
520 | neon_store_reg64(vd, a->vd); | ||
521 | tcg_temp_free_i32(vm); | ||
522 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_dp(DisasContext *s, arg_VCVT_dp *a) | ||
523 | vm = tcg_temp_new_i64(); | ||
524 | neon_load_reg64(vm, a->vm); | ||
525 | gen_helper_vfp_fcvtsd(vd, vm, cpu_env); | ||
526 | - neon_store_reg32(vd, a->vd); | ||
527 | + vfp_store_reg32(vd, a->vd); | ||
528 | tcg_temp_free_i32(vd); | ||
529 | tcg_temp_free_i64(vm); | ||
530 | return true; | ||
531 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_int_hp(DisasContext *s, arg_VCVT_int_sp *a) | ||
532 | } | ||
533 | |||
534 | vm = tcg_temp_new_i32(); | ||
535 | - neon_load_reg32(vm, a->vm); | ||
536 | + vfp_load_reg32(vm, a->vm); | ||
537 | fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
538 | if (a->s) { | ||
539 | /* i32 -> f16 */ | ||
540 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_int_hp(DisasContext *s, arg_VCVT_int_sp *a) | ||
541 | /* u32 -> f16 */ | ||
542 | gen_helper_vfp_uitoh(vm, vm, fpst); | ||
543 | } | ||
544 | - neon_store_reg32(vm, a->vd); | ||
545 | + vfp_store_reg32(vm, a->vd); | ||
546 | tcg_temp_free_i32(vm); | ||
547 | tcg_temp_free_ptr(fpst); | ||
548 | return true; | ||
549 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_int_sp(DisasContext *s, arg_VCVT_int_sp *a) | ||
550 | } | ||
551 | |||
552 | vm = tcg_temp_new_i32(); | ||
553 | - neon_load_reg32(vm, a->vm); | ||
554 | + vfp_load_reg32(vm, a->vm); | ||
555 | fpst = fpstatus_ptr(FPST_FPCR); | ||
556 | if (a->s) { | ||
557 | /* i32 -> f32 */ | ||
558 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_int_sp(DisasContext *s, arg_VCVT_int_sp *a) | ||
559 | /* u32 -> f32 */ | ||
560 | gen_helper_vfp_uitos(vm, vm, fpst); | ||
561 | } | ||
562 | - neon_store_reg32(vm, a->vd); | ||
563 | + vfp_store_reg32(vm, a->vd); | ||
564 | tcg_temp_free_i32(vm); | ||
565 | tcg_temp_free_ptr(fpst); | ||
566 | return true; | ||
567 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_int_dp(DisasContext *s, arg_VCVT_int_dp *a) | ||
568 | |||
569 | vm = tcg_temp_new_i32(); | ||
570 | vd = tcg_temp_new_i64(); | ||
571 | - neon_load_reg32(vm, a->vm); | ||
572 | + vfp_load_reg32(vm, a->vm); | ||
573 | fpst = fpstatus_ptr(FPST_FPCR); | ||
574 | if (a->s) { | ||
575 | /* i32 -> f64 */ | ||
576 | @@ -XXX,XX +XXX,XX @@ static bool trans_VJCVT(DisasContext *s, arg_VJCVT *a) | ||
577 | vd = tcg_temp_new_i32(); | ||
578 | neon_load_reg64(vm, a->vm); | ||
579 | gen_helper_vjcvt(vd, vm, cpu_env); | ||
580 | - neon_store_reg32(vd, a->vd); | ||
581 | + vfp_store_reg32(vd, a->vd); | ||
582 | tcg_temp_free_i64(vm); | ||
583 | tcg_temp_free_i32(vd); | ||
584 | return true; | ||
585 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_fix_hp(DisasContext *s, arg_VCVT_fix_sp *a) | ||
586 | frac_bits = (a->opc & 1) ? (32 - a->imm) : (16 - a->imm); | ||
587 | |||
588 | vd = tcg_temp_new_i32(); | ||
589 | - neon_load_reg32(vd, a->vd); | ||
590 | + vfp_load_reg32(vd, a->vd); | ||
591 | |||
592 | fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
593 | shift = tcg_const_i32(frac_bits); | ||
594 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_fix_hp(DisasContext *s, arg_VCVT_fix_sp *a) | ||
595 | g_assert_not_reached(); | ||
596 | } | ||
597 | |||
598 | - neon_store_reg32(vd, a->vd); | ||
599 | + vfp_store_reg32(vd, a->vd); | ||
600 | tcg_temp_free_i32(vd); | ||
601 | tcg_temp_free_i32(shift); | ||
602 | tcg_temp_free_ptr(fpst); | ||
603 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_fix_sp(DisasContext *s, arg_VCVT_fix_sp *a) | ||
604 | frac_bits = (a->opc & 1) ? (32 - a->imm) : (16 - a->imm); | ||
605 | |||
606 | vd = tcg_temp_new_i32(); | ||
607 | - neon_load_reg32(vd, a->vd); | ||
608 | + vfp_load_reg32(vd, a->vd); | ||
609 | |||
610 | fpst = fpstatus_ptr(FPST_FPCR); | ||
611 | shift = tcg_const_i32(frac_bits); | ||
612 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_fix_sp(DisasContext *s, arg_VCVT_fix_sp *a) | ||
613 | g_assert_not_reached(); | ||
614 | } | ||
615 | |||
616 | - neon_store_reg32(vd, a->vd); | ||
617 | + vfp_store_reg32(vd, a->vd); | ||
618 | tcg_temp_free_i32(vd); | ||
619 | tcg_temp_free_i32(shift); | ||
620 | tcg_temp_free_ptr(fpst); | ||
621 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_hp_int(DisasContext *s, arg_VCVT_sp_int *a) | ||
622 | |||
623 | fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
624 | vm = tcg_temp_new_i32(); | ||
625 | - neon_load_reg32(vm, a->vm); | ||
626 | + vfp_load_reg32(vm, a->vm); | ||
627 | |||
628 | if (a->s) { | ||
629 | if (a->rz) { | ||
630 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_hp_int(DisasContext *s, arg_VCVT_sp_int *a) | ||
631 | gen_helper_vfp_touih(vm, vm, fpst); | ||
632 | } | ||
633 | } | ||
634 | - neon_store_reg32(vm, a->vd); | ||
635 | + vfp_store_reg32(vm, a->vd); | ||
636 | tcg_temp_free_i32(vm); | ||
637 | tcg_temp_free_ptr(fpst); | ||
638 | return true; | ||
639 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_sp_int(DisasContext *s, arg_VCVT_sp_int *a) | ||
640 | |||
641 | fpst = fpstatus_ptr(FPST_FPCR); | ||
642 | vm = tcg_temp_new_i32(); | ||
643 | - neon_load_reg32(vm, a->vm); | ||
644 | + vfp_load_reg32(vm, a->vm); | ||
645 | |||
646 | if (a->s) { | ||
647 | if (a->rz) { | ||
648 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_sp_int(DisasContext *s, arg_VCVT_sp_int *a) | ||
649 | gen_helper_vfp_touis(vm, vm, fpst); | ||
650 | } | ||
651 | } | ||
652 | - neon_store_reg32(vm, a->vd); | ||
653 | + vfp_store_reg32(vm, a->vd); | ||
654 | tcg_temp_free_i32(vm); | ||
655 | tcg_temp_free_ptr(fpst); | ||
656 | return true; | ||
657 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_dp_int(DisasContext *s, arg_VCVT_dp_int *a) | ||
658 | gen_helper_vfp_touid(vd, vm, fpst); | ||
659 | } | ||
660 | } | ||
661 | - neon_store_reg32(vd, a->vd); | ||
662 | + vfp_store_reg32(vd, a->vd); | ||
663 | tcg_temp_free_i32(vd); | ||
664 | tcg_temp_free_i64(vm); | ||
665 | tcg_temp_free_ptr(fpst); | ||
666 | @@ -XXX,XX +XXX,XX @@ static bool trans_VINS(DisasContext *s, arg_VINS *a) | ||
667 | /* Insert low half of Vm into high half of Vd */ | ||
668 | rm = tcg_temp_new_i32(); | ||
669 | rd = tcg_temp_new_i32(); | ||
670 | - neon_load_reg32(rm, a->vm); | ||
671 | - neon_load_reg32(rd, a->vd); | ||
672 | + vfp_load_reg32(rm, a->vm); | ||
673 | + vfp_load_reg32(rd, a->vd); | ||
674 | tcg_gen_deposit_i32(rd, rd, rm, 16, 16); | ||
675 | - neon_store_reg32(rd, a->vd); | ||
676 | + vfp_store_reg32(rd, a->vd); | ||
677 | tcg_temp_free_i32(rm); | ||
678 | tcg_temp_free_i32(rd); | ||
679 | return true; | ||
680 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOVX(DisasContext *s, arg_VINS *a) | ||
681 | |||
682 | /* Set Vd to high half of Vm */ | ||
683 | rm = tcg_temp_new_i32(); | ||
684 | - neon_load_reg32(rm, a->vm); | ||
685 | + vfp_load_reg32(rm, a->vm); | ||
686 | tcg_gen_shri_i32(rm, rm, 16); | ||
687 | - neon_store_reg32(rm, a->vd); | ||
688 | + vfp_store_reg32(rm, a->vd); | ||
689 | tcg_temp_free_i32(rm); | ||
690 | return true; | ||
691 | } | ||
39 | -- | 692 | -- |
40 | 2.18.0 | 693 | 2.20.1 |
41 | 694 | ||
42 | 695 | diff view generated by jsdifflib |
1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> | 3 | Replace all uses of neon_load/store_reg64 within translate-neon.c.inc. |
4 | Message-id: 34b6704ceb81b49e35ce1ad162bf758e5141ff87.1532984236.git.jcd@tribudubois.net | 4 | |
5 | [PMM: fixed some comment typos etc] | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20201030022618.785675-9-richard.henderson@linaro.org | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 9 | --- |
9 | hw/misc/Makefile.objs | 1 + | 10 | target/arm/translate.c | 26 +++++++++ |
10 | include/hw/misc/imx6ul_ccm.h | 226 +++++++++ | 11 | target/arm/translate-neon.c.inc | 94 ++++++++++++++++----------------- |
11 | hw/misc/imx6ul_ccm.c | 886 +++++++++++++++++++++++++++++++++++ | 12 | 2 files changed, 73 insertions(+), 47 deletions(-) |
12 | hw/misc/trace-events | 7 + | 13 | |
13 | 4 files changed, 1120 insertions(+) | 14 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
14 | create mode 100644 include/hw/misc/imx6ul_ccm.h | ||
15 | create mode 100644 hw/misc/imx6ul_ccm.c | ||
16 | |||
17 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | ||
18 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/misc/Makefile.objs | 16 | --- a/target/arm/translate.c |
20 | +++ b/hw/misc/Makefile.objs | 17 | +++ b/target/arm/translate.c |
21 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_IMX) += imx_ccm.o | 18 | @@ -XXX,XX +XXX,XX @@ static void read_neon_element32(TCGv_i32 dest, int reg, int ele, MemOp memop) |
22 | obj-$(CONFIG_IMX) += imx31_ccm.o | 19 | } |
23 | obj-$(CONFIG_IMX) += imx25_ccm.o | 20 | } |
24 | obj-$(CONFIG_IMX) += imx6_ccm.o | 21 | |
25 | +obj-$(CONFIG_IMX) += imx6ul_ccm.o | 22 | +static void read_neon_element64(TCGv_i64 dest, int reg, int ele, MemOp memop) |
26 | obj-$(CONFIG_IMX) += imx6_src.o | 23 | +{ |
27 | obj-$(CONFIG_IMX) += imx7_ccm.o | 24 | + long off = neon_element_offset(reg, ele, memop); |
28 | obj-$(CONFIG_IMX) += imx2_wdt.o | ||
29 | diff --git a/include/hw/misc/imx6ul_ccm.h b/include/hw/misc/imx6ul_ccm.h | ||
30 | new file mode 100644 | ||
31 | index XXXXXXX..XXXXXXX | ||
32 | --- /dev/null | ||
33 | +++ b/include/hw/misc/imx6ul_ccm.h | ||
34 | @@ -XXX,XX +XXX,XX @@ | ||
35 | +/* | ||
36 | + * IMX6UL Clock Control Module | ||
37 | + * | ||
38 | + * Copyright (C) 2018 by Jean-Christophe Dubois <jcd@tribudubois.net> | ||
39 | + * | ||
40 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
41 | + * See the COPYING file in the top-level directory. | ||
42 | + */ | ||
43 | + | 25 | + |
44 | +#ifndef IMX6UL_CCM_H | 26 | + switch (memop) { |
45 | +#define IMX6UL_CCM_H | 27 | + case MO_Q: |
46 | + | 28 | + tcg_gen_ld_i64(dest, cpu_env, off); |
47 | +#include "hw/misc/imx_ccm.h" | ||
48 | +#include "qemu/bitops.h" | ||
49 | + | ||
50 | +#define CCM_CCR 0 | ||
51 | +#define CCM_CCDR 1 | ||
52 | +#define CCM_CSR 2 | ||
53 | +#define CCM_CCSR 3 | ||
54 | +#define CCM_CACRR 4 | ||
55 | +#define CCM_CBCDR 5 | ||
56 | +#define CCM_CBCMR 6 | ||
57 | +#define CCM_CSCMR1 7 | ||
58 | +#define CCM_CSCMR2 8 | ||
59 | +#define CCM_CSCDR1 9 | ||
60 | +#define CCM_CS1CDR 10 | ||
61 | +#define CCM_CS2CDR 11 | ||
62 | +#define CCM_CDCDR 12 | ||
63 | +#define CCM_CHSCCDR 13 | ||
64 | +#define CCM_CSCDR2 14 | ||
65 | +#define CCM_CSCDR3 15 | ||
66 | +#define CCM_CDHIPR 18 | ||
67 | +#define CCM_CTOR 20 | ||
68 | +#define CCM_CLPCR 21 | ||
69 | +#define CCM_CISR 22 | ||
70 | +#define CCM_CIMR 23 | ||
71 | +#define CCM_CCOSR 24 | ||
72 | +#define CCM_CGPR 25 | ||
73 | +#define CCM_CCGR0 26 | ||
74 | +#define CCM_CCGR1 27 | ||
75 | +#define CCM_CCGR2 28 | ||
76 | +#define CCM_CCGR3 29 | ||
77 | +#define CCM_CCGR4 30 | ||
78 | +#define CCM_CCGR5 31 | ||
79 | +#define CCM_CCGR6 32 | ||
80 | +#define CCM_CMEOR 34 | ||
81 | +#define CCM_MAX 35 | ||
82 | + | ||
83 | +#define CCM_ANALOG_PLL_ARM 0 | ||
84 | +#define CCM_ANALOG_PLL_ARM_SET 1 | ||
85 | +#define CCM_ANALOG_PLL_ARM_CLR 2 | ||
86 | +#define CCM_ANALOG_PLL_ARM_TOG 3 | ||
87 | +#define CCM_ANALOG_PLL_USB1 4 | ||
88 | +#define CCM_ANALOG_PLL_USB1_SET 5 | ||
89 | +#define CCM_ANALOG_PLL_USB1_CLR 6 | ||
90 | +#define CCM_ANALOG_PLL_USB1_TOG 7 | ||
91 | +#define CCM_ANALOG_PLL_USB2 8 | ||
92 | +#define CCM_ANALOG_PLL_USB2_SET 9 | ||
93 | +#define CCM_ANALOG_PLL_USB2_CLR 10 | ||
94 | +#define CCM_ANALOG_PLL_USB2_TOG 11 | ||
95 | +#define CCM_ANALOG_PLL_SYS 12 | ||
96 | +#define CCM_ANALOG_PLL_SYS_SET 13 | ||
97 | +#define CCM_ANALOG_PLL_SYS_CLR 14 | ||
98 | +#define CCM_ANALOG_PLL_SYS_TOG 15 | ||
99 | +#define CCM_ANALOG_PLL_SYS_SS 16 | ||
100 | +#define CCM_ANALOG_PLL_SYS_NUM 20 | ||
101 | +#define CCM_ANALOG_PLL_SYS_DENOM 24 | ||
102 | +#define CCM_ANALOG_PLL_AUDIO 28 | ||
103 | +#define CCM_ANALOG_PLL_AUDIO_SET 29 | ||
104 | +#define CCM_ANALOG_PLL_AUDIO_CLR 30 | ||
105 | +#define CCM_ANALOG_PLL_AUDIO_TOG 31 | ||
106 | +#define CCM_ANALOG_PLL_AUDIO_NUM 32 | ||
107 | +#define CCM_ANALOG_PLL_AUDIO_DENOM 36 | ||
108 | +#define CCM_ANALOG_PLL_VIDEO 40 | ||
109 | +#define CCM_ANALOG_PLL_VIDEO_SET 41 | ||
110 | +#define CCM_ANALOG_PLL_VIDEO_CLR 42 | ||
111 | +#define CCM_ANALOG_PLL_VIDEO_TOG 44 | ||
112 | +#define CCM_ANALOG_PLL_VIDEO_NUM 46 | ||
113 | +#define CCM_ANALOG_PLL_VIDEO_DENOM 48 | ||
114 | +#define CCM_ANALOG_PLL_ENET 56 | ||
115 | +#define CCM_ANALOG_PLL_ENET_SET 57 | ||
116 | +#define CCM_ANALOG_PLL_ENET_CLR 58 | ||
117 | +#define CCM_ANALOG_PLL_ENET_TOG 59 | ||
118 | +#define CCM_ANALOG_PFD_480 60 | ||
119 | +#define CCM_ANALOG_PFD_480_SET 61 | ||
120 | +#define CCM_ANALOG_PFD_480_CLR 62 | ||
121 | +#define CCM_ANALOG_PFD_480_TOG 63 | ||
122 | +#define CCM_ANALOG_PFD_528 64 | ||
123 | +#define CCM_ANALOG_PFD_528_SET 65 | ||
124 | +#define CCM_ANALOG_PFD_528_CLR 66 | ||
125 | +#define CCM_ANALOG_PFD_528_TOG 67 | ||
126 | + | ||
127 | +/* PMU registers */ | ||
128 | +#define PMU_REG_1P1 68 | ||
129 | +#define PMU_REG_3P0 72 | ||
130 | +#define PMU_REG_2P5 76 | ||
131 | +#define PMU_REG_CORE 80 | ||
132 | + | ||
133 | +#define CCM_ANALOG_MISC0 84 | ||
134 | +#define PMU_MISC0 CCM_ANALOG_MISC0 | ||
135 | +#define CCM_ANALOG_MISC0_SET 85 | ||
136 | +#define PMU_MISC0_SET CCM_ANALOG_MISC0_SET | ||
137 | +#define CCM_ANALOG_MISC0_CLR 86 | ||
138 | +#define PMU_MISC0_CLR CCM_ANALOG_MISC0_CLR | ||
139 | +#define CCM_ANALOG_MISC0_TOG 87 | ||
140 | +#define PMU_MISC0_TOG CCM_ANALOG_MISC0_TOG | ||
141 | + | ||
142 | +#define CCM_ANALOG_MISC1 88 | ||
143 | +#define PMU_MISC1 CCM_ANALOG_MISC1 | ||
144 | +#define CCM_ANALOG_MISC1_SET 89 | ||
145 | +#define PMU_MISC1_SET CCM_ANALOG_MISC1_SET | ||
146 | +#define CCM_ANALOG_MISC1_CLR 90 | ||
147 | +#define PMU_MISC1_CLR CCM_ANALOG_MISC1_CLR | ||
148 | +#define CCM_ANALOG_MISC1_TOG 91 | ||
149 | +#define PMU_MISC1_TOG CCM_ANALOG_MISC1_TOG | ||
150 | + | ||
151 | +#define CCM_ANALOG_MISC2 92 | ||
152 | +#define PMU_MISC2 CCM_ANALOG_MISC2 | ||
153 | +#define CCM_ANALOG_MISC2_SET 93 | ||
154 | +#define PMU_MISC2_SET CCM_ANALOG_MISC2_SET | ||
155 | +#define CCM_ANALOG_MISC2_CLR 94 | ||
156 | +#define PMU_MISC2_CLR CCM_ANALOG_MISC2_CLR | ||
157 | +#define CCM_ANALOG_MISC2_TOG 95 | ||
158 | +#define PMU_MISC2_TOG CCM_ANALOG_MISC2_TOG | ||
159 | + | ||
160 | +#define TEMPMON_TEMPSENSE0 96 | ||
161 | +#define TEMPMON_TEMPSENSE0_SET 97 | ||
162 | +#define TEMPMON_TEMPSENSE0_CLR 98 | ||
163 | +#define TEMPMON_TEMPSENSE0_TOG 99 | ||
164 | +#define TEMPMON_TEMPSENSE1 100 | ||
165 | +#define TEMPMON_TEMPSENSE1_SET 101 | ||
166 | +#define TEMPMON_TEMPSENSE1_CLR 102 | ||
167 | +#define TEMPMON_TEMPSENSE1_TOG 103 | ||
168 | +#define TEMPMON_TEMPSENSE2 164 | ||
169 | +#define TEMPMON_TEMPSENSE2_SET 165 | ||
170 | +#define TEMPMON_TEMPSENSE2_CLR 166 | ||
171 | +#define TEMPMON_TEMPSENSE2_TOG 167 | ||
172 | + | ||
173 | +#define PMU_LOWPWR_CTRL 155 | ||
174 | +#define PMU_LOWPWR_CTRL_SET 156 | ||
175 | +#define PMU_LOWPWR_CTRL_CLR 157 | ||
176 | +#define PMU_LOWPWR_CTRL_TOG 158 | ||
177 | + | ||
178 | +#define USB_ANALOG_USB1_VBUS_DETECT 104 | ||
179 | +#define USB_ANALOG_USB1_VBUS_DETECT_SET 105 | ||
180 | +#define USB_ANALOG_USB1_VBUS_DETECT_CLR 106 | ||
181 | +#define USB_ANALOG_USB1_VBUS_DETECT_TOG 107 | ||
182 | +#define USB_ANALOG_USB1_CHRG_DETECT 108 | ||
183 | +#define USB_ANALOG_USB1_CHRG_DETECT_SET 109 | ||
184 | +#define USB_ANALOG_USB1_CHRG_DETECT_CLR 110 | ||
185 | +#define USB_ANALOG_USB1_CHRG_DETECT_TOG 111 | ||
186 | +#define USB_ANALOG_USB1_VBUS_DETECT_STAT 112 | ||
187 | +#define USB_ANALOG_USB1_CHRG_DETECT_STAT 116 | ||
188 | +#define USB_ANALOG_USB1_MISC 124 | ||
189 | +#define USB_ANALOG_USB1_MISC_SET 125 | ||
190 | +#define USB_ANALOG_USB1_MISC_CLR 126 | ||
191 | +#define USB_ANALOG_USB1_MISC_TOG 127 | ||
192 | +#define USB_ANALOG_USB2_VBUS_DETECT 128 | ||
193 | +#define USB_ANALOG_USB2_VBUS_DETECT_SET 129 | ||
194 | +#define USB_ANALOG_USB2_VBUS_DETECT_CLR 130 | ||
195 | +#define USB_ANALOG_USB2_VBUS_DETECT_TOG 131 | ||
196 | +#define USB_ANALOG_USB2_CHRG_DETECT 132 | ||
197 | +#define USB_ANALOG_USB2_CHRG_DETECT_SET 133 | ||
198 | +#define USB_ANALOG_USB2_CHRG_DETECT_CLR 134 | ||
199 | +#define USB_ANALOG_USB2_CHRG_DETECT_TOG 135 | ||
200 | +#define USB_ANALOG_USB2_VBUS_DETECT_STAT 136 | ||
201 | +#define USB_ANALOG_USB2_CHRG_DETECT_STAT 140 | ||
202 | +#define USB_ANALOG_USB2_MISC 148 | ||
203 | +#define USB_ANALOG_USB2_MISC_SET 149 | ||
204 | +#define USB_ANALOG_USB2_MISC_CLR 150 | ||
205 | +#define USB_ANALOG_USB2_MISC_TOG 151 | ||
206 | +#define USB_ANALOG_DIGPROG 152 | ||
207 | +#define CCM_ANALOG_MAX 4096 | ||
208 | + | ||
209 | +/* CCM_CBCMR */ | ||
210 | +#define R_CBCMR_PRE_PERIPH_CLK_SEL_SHIFT (18) | ||
211 | +#define R_CBCMR_PRE_PERIPH_CLK_SEL_LENGTH (2) | ||
212 | +#define R_CBCMR_PERIPH_CLK2_SEL_SHIFT (12) | ||
213 | +#define R_CBCMR_PERIPH_CLK2_SEL_LENGTH (2) | ||
214 | + | ||
215 | +/* CCM_CBCDR */ | ||
216 | +#define R_CBCDR_AHB_PODF_SHIFT (10) | ||
217 | +#define R_CBCDR_AHB_PODF_LENGTH (3) | ||
218 | +#define R_CBCDR_IPG_PODF_SHIFT (8) | ||
219 | +#define R_CBCDR_IPG_PODF_LENGTH (2) | ||
220 | +#define R_CBCDR_PERIPH_CLK_SEL_SHIFT (25) | ||
221 | +#define R_CBCDR_PERIPH_CLK_SEL_LENGTH (1) | ||
222 | +#define R_CBCDR_PERIPH_CLK2_PODF_SHIFT (27) | ||
223 | +#define R_CBCDR_PERIPH_CLK2_PODF_LENGTH (3) | ||
224 | + | ||
225 | +/* CCM_CSCMR1 */ | ||
226 | +#define R_CSCMR1_PERCLK_PODF_SHIFT (0) | ||
227 | +#define R_CSCMR1_PERCLK_PODF_LENGTH (6) | ||
228 | +#define R_CSCMR1_PERCLK_CLK_SEL_SHIFT (6) | ||
229 | +#define R_CSCMR1_PERCLK_CLK_SEL_LENGTH (1) | ||
230 | + | ||
231 | +/* CCM_ANALOG_PFD_528 */ | ||
232 | +#define R_ANALOG_PFD_528_PFD0_FRAC_SHIFT (0) | ||
233 | +#define R_ANALOG_PFD_528_PFD0_FRAC_LENGTH (6) | ||
234 | +#define R_ANALOG_PFD_528_PFD2_FRAC_SHIFT (16) | ||
235 | +#define R_ANALOG_PFD_528_PFD2_FRAC_LENGTH (6) | ||
236 | + | ||
237 | +/* CCM_ANALOG_PLL_SYS */ | ||
238 | +#define R_ANALOG_PLL_SYS_DIV_SELECT_SHIFT (0) | ||
239 | +#define R_ANALOG_PLL_SYS_DIV_SELECT_LENGTH (1) | ||
240 | + | ||
241 | +#define CCM_ANALOG_PLL_LOCK (1 << 31); | ||
242 | + | ||
243 | +#define TYPE_IMX6UL_CCM "imx6ul.ccm" | ||
244 | +#define IMX6UL_CCM(obj) OBJECT_CHECK(IMX6ULCCMState, (obj), TYPE_IMX6UL_CCM) | ||
245 | + | ||
246 | +typedef struct IMX6ULCCMState { | ||
247 | + /* <private> */ | ||
248 | + IMXCCMState parent_obj; | ||
249 | + | ||
250 | + /* <public> */ | ||
251 | + MemoryRegion container; | ||
252 | + MemoryRegion ioccm; | ||
253 | + MemoryRegion ioanalog; | ||
254 | + | ||
255 | + uint32_t ccm[CCM_MAX]; | ||
256 | + uint32_t analog[CCM_ANALOG_MAX]; | ||
257 | + | ||
258 | +} IMX6ULCCMState; | ||
259 | + | ||
260 | +#endif /* IMX6UL_CCM_H */ | ||
261 | diff --git a/hw/misc/imx6ul_ccm.c b/hw/misc/imx6ul_ccm.c | ||
262 | new file mode 100644 | ||
263 | index XXXXXXX..XXXXXXX | ||
264 | --- /dev/null | ||
265 | +++ b/hw/misc/imx6ul_ccm.c | ||
266 | @@ -XXX,XX +XXX,XX @@ | ||
267 | +/* | ||
268 | + * IMX6UL Clock Control Module | ||
269 | + * | ||
270 | + * Copyright (c) 2018 Jean-Christophe Dubois <jcd@tribudubois.net> | ||
271 | + * | ||
272 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
273 | + * See the COPYING file in the top-level directory. | ||
274 | + * | ||
275 | + * To get the timer frequencies right, we need to emulate at least part of | ||
276 | + * the CCM. | ||
277 | + */ | ||
278 | + | ||
279 | +#include "qemu/osdep.h" | ||
280 | +#include "hw/registerfields.h" | ||
281 | +#include "hw/misc/imx6ul_ccm.h" | ||
282 | +#include "qemu/log.h" | ||
283 | + | ||
284 | +#include "trace.h" | ||
285 | + | ||
286 | +static const char *imx6ul_ccm_reg_name(uint32_t reg) | ||
287 | +{ | ||
288 | + static char unknown[20]; | ||
289 | + | ||
290 | + switch (reg) { | ||
291 | + case CCM_CCR: | ||
292 | + return "CCR"; | ||
293 | + case CCM_CCDR: | ||
294 | + return "CCDR"; | ||
295 | + case CCM_CSR: | ||
296 | + return "CSR"; | ||
297 | + case CCM_CCSR: | ||
298 | + return "CCSR"; | ||
299 | + case CCM_CACRR: | ||
300 | + return "CACRR"; | ||
301 | + case CCM_CBCDR: | ||
302 | + return "CBCDR"; | ||
303 | + case CCM_CBCMR: | ||
304 | + return "CBCMR"; | ||
305 | + case CCM_CSCMR1: | ||
306 | + return "CSCMR1"; | ||
307 | + case CCM_CSCMR2: | ||
308 | + return "CSCMR2"; | ||
309 | + case CCM_CSCDR1: | ||
310 | + return "CSCDR1"; | ||
311 | + case CCM_CS1CDR: | ||
312 | + return "CS1CDR"; | ||
313 | + case CCM_CS2CDR: | ||
314 | + return "CS2CDR"; | ||
315 | + case CCM_CDCDR: | ||
316 | + return "CDCDR"; | ||
317 | + case CCM_CHSCCDR: | ||
318 | + return "CHSCCDR"; | ||
319 | + case CCM_CSCDR2: | ||
320 | + return "CSCDR2"; | ||
321 | + case CCM_CSCDR3: | ||
322 | + return "CSCDR3"; | ||
323 | + case CCM_CDHIPR: | ||
324 | + return "CDHIPR"; | ||
325 | + case CCM_CTOR: | ||
326 | + return "CTOR"; | ||
327 | + case CCM_CLPCR: | ||
328 | + return "CLPCR"; | ||
329 | + case CCM_CISR: | ||
330 | + return "CISR"; | ||
331 | + case CCM_CIMR: | ||
332 | + return "CIMR"; | ||
333 | + case CCM_CCOSR: | ||
334 | + return "CCOSR"; | ||
335 | + case CCM_CGPR: | ||
336 | + return "CGPR"; | ||
337 | + case CCM_CCGR0: | ||
338 | + return "CCGR0"; | ||
339 | + case CCM_CCGR1: | ||
340 | + return "CCGR1"; | ||
341 | + case CCM_CCGR2: | ||
342 | + return "CCGR2"; | ||
343 | + case CCM_CCGR3: | ||
344 | + return "CCGR3"; | ||
345 | + case CCM_CCGR4: | ||
346 | + return "CCGR4"; | ||
347 | + case CCM_CCGR5: | ||
348 | + return "CCGR5"; | ||
349 | + case CCM_CCGR6: | ||
350 | + return "CCGR6"; | ||
351 | + case CCM_CMEOR: | ||
352 | + return "CMEOR"; | ||
353 | + default: | ||
354 | + sprintf(unknown, "%d ?", reg); | ||
355 | + return unknown; | ||
356 | + } | ||
357 | +} | ||
358 | + | ||
359 | +static const char *imx6ul_analog_reg_name(uint32_t reg) | ||
360 | +{ | ||
361 | + static char unknown[20]; | ||
362 | + | ||
363 | + switch (reg) { | ||
364 | + case CCM_ANALOG_PLL_ARM: | ||
365 | + return "PLL_ARM"; | ||
366 | + case CCM_ANALOG_PLL_ARM_SET: | ||
367 | + return "PLL_ARM_SET"; | ||
368 | + case CCM_ANALOG_PLL_ARM_CLR: | ||
369 | + return "PLL_ARM_CLR"; | ||
370 | + case CCM_ANALOG_PLL_ARM_TOG: | ||
371 | + return "PLL_ARM_TOG"; | ||
372 | + case CCM_ANALOG_PLL_USB1: | ||
373 | + return "PLL_USB1"; | ||
374 | + case CCM_ANALOG_PLL_USB1_SET: | ||
375 | + return "PLL_USB1_SET"; | ||
376 | + case CCM_ANALOG_PLL_USB1_CLR: | ||
377 | + return "PLL_USB1_CLR"; | ||
378 | + case CCM_ANALOG_PLL_USB1_TOG: | ||
379 | + return "PLL_USB1_TOG"; | ||
380 | + case CCM_ANALOG_PLL_USB2: | ||
381 | + return "PLL_USB2"; | ||
382 | + case CCM_ANALOG_PLL_USB2_SET: | ||
383 | + return "PLL_USB2_SET"; | ||
384 | + case CCM_ANALOG_PLL_USB2_CLR: | ||
385 | + return "PLL_USB2_CLR"; | ||
386 | + case CCM_ANALOG_PLL_USB2_TOG: | ||
387 | + return "PLL_USB2_TOG"; | ||
388 | + case CCM_ANALOG_PLL_SYS: | ||
389 | + return "PLL_SYS"; | ||
390 | + case CCM_ANALOG_PLL_SYS_SET: | ||
391 | + return "PLL_SYS_SET"; | ||
392 | + case CCM_ANALOG_PLL_SYS_CLR: | ||
393 | + return "PLL_SYS_CLR"; | ||
394 | + case CCM_ANALOG_PLL_SYS_TOG: | ||
395 | + return "PLL_SYS_TOG"; | ||
396 | + case CCM_ANALOG_PLL_SYS_SS: | ||
397 | + return "PLL_SYS_SS"; | ||
398 | + case CCM_ANALOG_PLL_SYS_NUM: | ||
399 | + return "PLL_SYS_NUM"; | ||
400 | + case CCM_ANALOG_PLL_SYS_DENOM: | ||
401 | + return "PLL_SYS_DENOM"; | ||
402 | + case CCM_ANALOG_PLL_AUDIO: | ||
403 | + return "PLL_AUDIO"; | ||
404 | + case CCM_ANALOG_PLL_AUDIO_SET: | ||
405 | + return "PLL_AUDIO_SET"; | ||
406 | + case CCM_ANALOG_PLL_AUDIO_CLR: | ||
407 | + return "PLL_AUDIO_CLR"; | ||
408 | + case CCM_ANALOG_PLL_AUDIO_TOG: | ||
409 | + return "PLL_AUDIO_TOG"; | ||
410 | + case CCM_ANALOG_PLL_AUDIO_NUM: | ||
411 | + return "PLL_AUDIO_NUM"; | ||
412 | + case CCM_ANALOG_PLL_AUDIO_DENOM: | ||
413 | + return "PLL_AUDIO_DENOM"; | ||
414 | + case CCM_ANALOG_PLL_VIDEO: | ||
415 | + return "PLL_VIDEO"; | ||
416 | + case CCM_ANALOG_PLL_VIDEO_SET: | ||
417 | + return "PLL_VIDEO_SET"; | ||
418 | + case CCM_ANALOG_PLL_VIDEO_CLR: | ||
419 | + return "PLL_VIDEO_CLR"; | ||
420 | + case CCM_ANALOG_PLL_VIDEO_TOG: | ||
421 | + return "PLL_VIDEO_TOG"; | ||
422 | + case CCM_ANALOG_PLL_VIDEO_NUM: | ||
423 | + return "PLL_VIDEO_NUM"; | ||
424 | + case CCM_ANALOG_PLL_VIDEO_DENOM: | ||
425 | + return "PLL_VIDEO_DENOM"; | ||
426 | + case CCM_ANALOG_PLL_ENET: | ||
427 | + return "PLL_ENET"; | ||
428 | + case CCM_ANALOG_PLL_ENET_SET: | ||
429 | + return "PLL_ENET_SET"; | ||
430 | + case CCM_ANALOG_PLL_ENET_CLR: | ||
431 | + return "PLL_ENET_CLR"; | ||
432 | + case CCM_ANALOG_PLL_ENET_TOG: | ||
433 | + return "PLL_ENET_TOG"; | ||
434 | + case CCM_ANALOG_PFD_480: | ||
435 | + return "PFD_480"; | ||
436 | + case CCM_ANALOG_PFD_480_SET: | ||
437 | + return "PFD_480_SET"; | ||
438 | + case CCM_ANALOG_PFD_480_CLR: | ||
439 | + return "PFD_480_CLR"; | ||
440 | + case CCM_ANALOG_PFD_480_TOG: | ||
441 | + return "PFD_480_TOG"; | ||
442 | + case CCM_ANALOG_PFD_528: | ||
443 | + return "PFD_528"; | ||
444 | + case CCM_ANALOG_PFD_528_SET: | ||
445 | + return "PFD_528_SET"; | ||
446 | + case CCM_ANALOG_PFD_528_CLR: | ||
447 | + return "PFD_528_CLR"; | ||
448 | + case CCM_ANALOG_PFD_528_TOG: | ||
449 | + return "PFD_528_TOG"; | ||
450 | + case CCM_ANALOG_MISC0: | ||
451 | + return "MISC0"; | ||
452 | + case CCM_ANALOG_MISC0_SET: | ||
453 | + return "MISC0_SET"; | ||
454 | + case CCM_ANALOG_MISC0_CLR: | ||
455 | + return "MISC0_CLR"; | ||
456 | + case CCM_ANALOG_MISC0_TOG: | ||
457 | + return "MISC0_TOG"; | ||
458 | + case CCM_ANALOG_MISC2: | ||
459 | + return "MISC2"; | ||
460 | + case CCM_ANALOG_MISC2_SET: | ||
461 | + return "MISC2_SET"; | ||
462 | + case CCM_ANALOG_MISC2_CLR: | ||
463 | + return "MISC2_CLR"; | ||
464 | + case CCM_ANALOG_MISC2_TOG: | ||
465 | + return "MISC2_TOG"; | ||
466 | + case PMU_REG_1P1: | ||
467 | + return "PMU_REG_1P1"; | ||
468 | + case PMU_REG_3P0: | ||
469 | + return "PMU_REG_3P0"; | ||
470 | + case PMU_REG_2P5: | ||
471 | + return "PMU_REG_2P5"; | ||
472 | + case PMU_REG_CORE: | ||
473 | + return "PMU_REG_CORE"; | ||
474 | + case PMU_MISC1: | ||
475 | + return "PMU_MISC1"; | ||
476 | + case PMU_MISC1_SET: | ||
477 | + return "PMU_MISC1_SET"; | ||
478 | + case PMU_MISC1_CLR: | ||
479 | + return "PMU_MISC1_CLR"; | ||
480 | + case PMU_MISC1_TOG: | ||
481 | + return "PMU_MISC1_TOG"; | ||
482 | + case USB_ANALOG_DIGPROG: | ||
483 | + return "USB_ANALOG_DIGPROG"; | ||
484 | + default: | ||
485 | + sprintf(unknown, "%d ?", reg); | ||
486 | + return unknown; | ||
487 | + } | ||
488 | +} | ||
489 | + | ||
490 | +#define CKIH_FREQ 24000000 /* 24MHz crystal input */ | ||
491 | + | ||
492 | +static const VMStateDescription vmstate_imx6ul_ccm = { | ||
493 | + .name = TYPE_IMX6UL_CCM, | ||
494 | + .version_id = 1, | ||
495 | + .minimum_version_id = 1, | ||
496 | + .fields = (VMStateField[]) { | ||
497 | + VMSTATE_UINT32_ARRAY(ccm, IMX6ULCCMState, CCM_MAX), | ||
498 | + VMSTATE_UINT32_ARRAY(analog, IMX6ULCCMState, CCM_ANALOG_MAX), | ||
499 | + VMSTATE_END_OF_LIST() | ||
500 | + }, | ||
501 | +}; | ||
502 | + | ||
503 | +static uint64_t imx6ul_analog_get_osc_clk(IMX6ULCCMState *dev) | ||
504 | +{ | ||
505 | + uint64_t freq = CKIH_FREQ; | ||
506 | + | ||
507 | + trace_ccm_freq((uint32_t)freq); | ||
508 | + | ||
509 | + return freq; | ||
510 | +} | ||
511 | + | ||
512 | +static uint64_t imx6ul_analog_get_pll2_clk(IMX6ULCCMState *dev) | ||
513 | +{ | ||
514 | + uint64_t freq = imx6ul_analog_get_osc_clk(dev); | ||
515 | + | ||
516 | + if (FIELD_EX32(dev->analog[CCM_ANALOG_PLL_SYS], | ||
517 | + ANALOG_PLL_SYS, DIV_SELECT)) { | ||
518 | + freq *= 22; | ||
519 | + } else { | ||
520 | + freq *= 20; | ||
521 | + } | ||
522 | + | ||
523 | + trace_ccm_freq((uint32_t)freq); | ||
524 | + | ||
525 | + return freq; | ||
526 | +} | ||
527 | + | ||
528 | +static uint64_t imx6ul_analog_get_pll3_clk(IMX6ULCCMState *dev) | ||
529 | +{ | ||
530 | + uint64_t freq = imx6ul_analog_get_osc_clk(dev) * 20; | ||
531 | + | ||
532 | + trace_ccm_freq((uint32_t)freq); | ||
533 | + | ||
534 | + return freq; | ||
535 | +} | ||
536 | + | ||
537 | +static uint64_t imx6ul_analog_get_pll2_pfd0_clk(IMX6ULCCMState *dev) | ||
538 | +{ | ||
539 | + uint64_t freq = 0; | ||
540 | + | ||
541 | + freq = imx6ul_analog_get_pll2_clk(dev) * 18 | ||
542 | + / FIELD_EX32(dev->analog[CCM_ANALOG_PFD_528], | ||
543 | + ANALOG_PFD_528, PFD0_FRAC); | ||
544 | + | ||
545 | + trace_ccm_freq((uint32_t)freq); | ||
546 | + | ||
547 | + return freq; | ||
548 | +} | ||
549 | + | ||
550 | +static uint64_t imx6ul_analog_get_pll2_pfd2_clk(IMX6ULCCMState *dev) | ||
551 | +{ | ||
552 | + uint64_t freq = 0; | ||
553 | + | ||
554 | + freq = imx6ul_analog_get_pll2_clk(dev) * 18 | ||
555 | + / FIELD_EX32(dev->analog[CCM_ANALOG_PFD_528], | ||
556 | + ANALOG_PFD_528, PFD2_FRAC); | ||
557 | + | ||
558 | + trace_ccm_freq((uint32_t)freq); | ||
559 | + | ||
560 | + return freq; | ||
561 | +} | ||
562 | + | ||
563 | +static uint64_t imx6ul_analog_pll2_bypass_clk(IMX6ULCCMState *dev) | ||
564 | +{ | ||
565 | + uint64_t freq = 0; | ||
566 | + | ||
567 | + trace_ccm_freq((uint32_t)freq); | ||
568 | + | ||
569 | + return freq; | ||
570 | +} | ||
571 | + | ||
572 | +static uint64_t imx6ul_ccm_get_periph_clk2_sel_clk(IMX6ULCCMState *dev) | ||
573 | +{ | ||
574 | + uint64_t freq = 0; | ||
575 | + | ||
576 | + switch (FIELD_EX32(dev->ccm[CCM_CBCMR], CBCMR, PERIPH_CLK2_SEL)) { | ||
577 | + case 0: | ||
578 | + freq = imx6ul_analog_get_pll3_clk(dev); | ||
579 | + break; | ||
580 | + case 1: | ||
581 | + freq = imx6ul_analog_get_osc_clk(dev); | ||
582 | + break; | ||
583 | + case 2: | ||
584 | + freq = imx6ul_analog_pll2_bypass_clk(dev); | ||
585 | + break; | ||
586 | + case 3: | ||
587 | + /* We should never get there as 3 is a reserved value */ | ||
588 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
589 | + "[%s]%s: unsupported PERIPH_CLK2_SEL value 3\n", | ||
590 | + TYPE_IMX6UL_CCM, __func__); | ||
591 | + /* freq is set to 0 as we don't know what it should be */ | ||
592 | + break; | 29 | + break; |
593 | + default: | 30 | + default: |
594 | + g_assert_not_reached(); | 31 | + g_assert_not_reached(); |
595 | + } | 32 | + } |
596 | + | ||
597 | + trace_ccm_freq((uint32_t)freq); | ||
598 | + | ||
599 | + return freq; | ||
600 | +} | 33 | +} |
601 | + | 34 | + |
602 | +static uint64_t imx6ul_ccm_get_periph_clk_sel_clk(IMX6ULCCMState *dev) | 35 | static void write_neon_element32(TCGv_i32 src, int reg, int ele, MemOp memop) |
36 | { | ||
37 | long off = neon_element_offset(reg, ele, memop); | ||
38 | @@ -XXX,XX +XXX,XX @@ static void write_neon_element32(TCGv_i32 src, int reg, int ele, MemOp memop) | ||
39 | } | ||
40 | } | ||
41 | |||
42 | +static void write_neon_element64(TCGv_i64 src, int reg, int ele, MemOp memop) | ||
603 | +{ | 43 | +{ |
604 | + uint64_t freq = 0; | 44 | + long off = neon_element_offset(reg, ele, memop); |
605 | + | 45 | + |
606 | + switch (FIELD_EX32(dev->ccm[CCM_CBCMR], CBCMR, PRE_PERIPH_CLK_SEL)) { | 46 | + switch (memop) { |
607 | + case 0: | 47 | + case MO_64: |
608 | + freq = imx6ul_analog_get_pll2_clk(dev); | 48 | + tcg_gen_st_i64(src, cpu_env, off); |
609 | + break; | ||
610 | + case 1: | ||
611 | + freq = imx6ul_analog_get_pll2_pfd2_clk(dev); | ||
612 | + break; | ||
613 | + case 2: | ||
614 | + freq = imx6ul_analog_get_pll2_pfd0_clk(dev); | ||
615 | + break; | ||
616 | + case 3: | ||
617 | + freq = imx6ul_analog_get_pll2_pfd2_clk(dev) / 2; | ||
618 | + break; | 49 | + break; |
619 | + default: | 50 | + default: |
620 | + g_assert_not_reached(); | 51 | + g_assert_not_reached(); |
621 | + } | 52 | + } |
622 | + | ||
623 | + trace_ccm_freq((uint32_t)freq); | ||
624 | + | ||
625 | + return freq; | ||
626 | +} | 53 | +} |
627 | + | 54 | + |
628 | +static uint64_t imx6ul_ccm_get_periph_clk2_clk(IMX6ULCCMState *dev) | 55 | static TCGv_ptr vfp_reg_ptr(bool dp, int reg) |
629 | +{ | 56 | { |
630 | + uint64_t freq = 0; | 57 | TCGv_ptr ret = tcg_temp_new_ptr(); |
631 | + | 58 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc |
632 | + freq = imx6ul_ccm_get_periph_clk2_sel_clk(dev) | ||
633 | + / (1 + FIELD_EX32(dev->ccm[CCM_CBCDR], CBCDR, PERIPH_CLK2_PODF)); | ||
634 | + | ||
635 | + trace_ccm_freq((uint32_t)freq); | ||
636 | + | ||
637 | + return freq; | ||
638 | +} | ||
639 | + | ||
640 | +static uint64_t imx6ul_ccm_get_periph_sel_clk(IMX6ULCCMState *dev) | ||
641 | +{ | ||
642 | + uint64_t freq = 0; | ||
643 | + | ||
644 | + switch (FIELD_EX32(dev->ccm[CCM_CBCDR], CBCDR, PERIPH_CLK_SEL)) { | ||
645 | + case 0: | ||
646 | + freq = imx6ul_ccm_get_periph_clk_sel_clk(dev); | ||
647 | + break; | ||
648 | + case 1: | ||
649 | + freq = imx6ul_ccm_get_periph_clk2_clk(dev); | ||
650 | + break; | ||
651 | + default: | ||
652 | + g_assert_not_reached(); | ||
653 | + } | ||
654 | + | ||
655 | + trace_ccm_freq((uint32_t)freq); | ||
656 | + | ||
657 | + return freq; | ||
658 | +} | ||
659 | + | ||
660 | +static uint64_t imx6ul_ccm_get_ahb_clk(IMX6ULCCMState *dev) | ||
661 | +{ | ||
662 | + uint64_t freq = 0; | ||
663 | + | ||
664 | + freq = imx6ul_ccm_get_periph_sel_clk(dev) | ||
665 | + / (1 + FIELD_EX32(dev->ccm[CCM_CBCDR], CBCDR, AHB_PODF)); | ||
666 | + | ||
667 | + trace_ccm_freq((uint32_t)freq); | ||
668 | + | ||
669 | + return freq; | ||
670 | +} | ||
671 | + | ||
672 | +static uint64_t imx6ul_ccm_get_ipg_clk(IMX6ULCCMState *dev) | ||
673 | +{ | ||
674 | + uint64_t freq = 0; | ||
675 | + | ||
676 | + freq = imx6ul_ccm_get_ahb_clk(dev) | ||
677 | + / (1 + FIELD_EX32(dev->ccm[CCM_CBCDR], CBCDR, IPG_PODF)); | ||
678 | + | ||
679 | + trace_ccm_freq((uint32_t)freq); | ||
680 | + | ||
681 | + return freq; | ||
682 | +} | ||
683 | + | ||
684 | +static uint64_t imx6ul_ccm_get_per_sel_clk(IMX6ULCCMState *dev) | ||
685 | +{ | ||
686 | + uint64_t freq = 0; | ||
687 | + | ||
688 | + switch (FIELD_EX32(dev->ccm[CCM_CSCMR1], CSCMR1, PERCLK_CLK_SEL)) { | ||
689 | + case 0: | ||
690 | + freq = imx6ul_ccm_get_ipg_clk(dev); | ||
691 | + break; | ||
692 | + case 1: | ||
693 | + freq = imx6ul_analog_get_osc_clk(dev); | ||
694 | + break; | ||
695 | + default: | ||
696 | + g_assert_not_reached(); | ||
697 | + } | ||
698 | + | ||
699 | + trace_ccm_freq((uint32_t)freq); | ||
700 | + | ||
701 | + return freq; | ||
702 | +} | ||
703 | + | ||
704 | +static uint64_t imx6ul_ccm_get_per_clk(IMX6ULCCMState *dev) | ||
705 | +{ | ||
706 | + uint64_t freq = 0; | ||
707 | + | ||
708 | + freq = imx6ul_ccm_get_per_sel_clk(dev) | ||
709 | + / (1 + FIELD_EX32(dev->ccm[CCM_CSCMR1], CSCMR1, PERCLK_PODF)); | ||
710 | + | ||
711 | + trace_ccm_freq((uint32_t)freq); | ||
712 | + | ||
713 | + return freq; | ||
714 | +} | ||
715 | + | ||
716 | +static uint32_t imx6ul_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock) | ||
717 | +{ | ||
718 | + uint32_t freq = 0; | ||
719 | + IMX6ULCCMState *s = IMX6UL_CCM(dev); | ||
720 | + | ||
721 | + switch (clock) { | ||
722 | + case CLK_NONE: | ||
723 | + break; | ||
724 | + case CLK_IPG: | ||
725 | + freq = imx6ul_ccm_get_ipg_clk(s); | ||
726 | + break; | ||
727 | + case CLK_IPG_HIGH: | ||
728 | + freq = imx6ul_ccm_get_per_clk(s); | ||
729 | + break; | ||
730 | + case CLK_32k: | ||
731 | + freq = CKIL_FREQ; | ||
732 | + break; | ||
733 | + case CLK_HIGH: | ||
734 | + freq = CKIH_FREQ; | ||
735 | + break; | ||
736 | + case CLK_HIGH_DIV: | ||
737 | + freq = CKIH_FREQ / 8; | ||
738 | + break; | ||
739 | + default: | ||
740 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: unsupported clock %d\n", | ||
741 | + TYPE_IMX6UL_CCM, __func__, clock); | ||
742 | + break; | ||
743 | + } | ||
744 | + | ||
745 | + trace_ccm_clock_freq(clock, freq); | ||
746 | + | ||
747 | + return freq; | ||
748 | +} | ||
749 | + | ||
750 | +static void imx6ul_ccm_reset(DeviceState *dev) | ||
751 | +{ | ||
752 | + IMX6ULCCMState *s = IMX6UL_CCM(dev); | ||
753 | + | ||
754 | + trace_ccm_entry(); | ||
755 | + | ||
756 | + s->ccm[CCM_CCR] = 0x0401167F; | ||
757 | + s->ccm[CCM_CCDR] = 0x00000000; | ||
758 | + s->ccm[CCM_CSR] = 0x00000010; | ||
759 | + s->ccm[CCM_CCSR] = 0x00000100; | ||
760 | + s->ccm[CCM_CACRR] = 0x00000000; | ||
761 | + s->ccm[CCM_CBCDR] = 0x00018D00; | ||
762 | + s->ccm[CCM_CBCMR] = 0x24860324; | ||
763 | + s->ccm[CCM_CSCMR1] = 0x04900080; | ||
764 | + s->ccm[CCM_CSCMR2] = 0x03192F06; | ||
765 | + s->ccm[CCM_CSCDR1] = 0x00490B00; | ||
766 | + s->ccm[CCM_CS1CDR] = 0x0EC102C1; | ||
767 | + s->ccm[CCM_CS2CDR] = 0x000336C1; | ||
768 | + s->ccm[CCM_CDCDR] = 0x33F71F92; | ||
769 | + s->ccm[CCM_CHSCCDR] = 0x000248A4; | ||
770 | + s->ccm[CCM_CSCDR2] = 0x00029B48; | ||
771 | + s->ccm[CCM_CSCDR3] = 0x00014841; | ||
772 | + s->ccm[CCM_CDHIPR] = 0x00000000; | ||
773 | + s->ccm[CCM_CTOR] = 0x00000000; | ||
774 | + s->ccm[CCM_CLPCR] = 0x00000079; | ||
775 | + s->ccm[CCM_CISR] = 0x00000000; | ||
776 | + s->ccm[CCM_CIMR] = 0xFFFFFFFF; | ||
777 | + s->ccm[CCM_CCOSR] = 0x000A0001; | ||
778 | + s->ccm[CCM_CGPR] = 0x0000FE62; | ||
779 | + s->ccm[CCM_CCGR0] = 0xFFFFFFFF; | ||
780 | + s->ccm[CCM_CCGR1] = 0xFFFFFFFF; | ||
781 | + s->ccm[CCM_CCGR2] = 0xFC3FFFFF; | ||
782 | + s->ccm[CCM_CCGR3] = 0xFFFFFFFF; | ||
783 | + s->ccm[CCM_CCGR4] = 0xFFFFFFFF; | ||
784 | + s->ccm[CCM_CCGR5] = 0xFFFFFFFF; | ||
785 | + s->ccm[CCM_CCGR6] = 0xFFFFFFFF; | ||
786 | + s->ccm[CCM_CMEOR] = 0xFFFFFFFF; | ||
787 | + | ||
788 | + s->analog[CCM_ANALOG_PLL_ARM] = 0x00013063; | ||
789 | + s->analog[CCM_ANALOG_PLL_USB1] = 0x00012000; | ||
790 | + s->analog[CCM_ANALOG_PLL_USB2] = 0x00012000; | ||
791 | + s->analog[CCM_ANALOG_PLL_SYS] = 0x00013001; | ||
792 | + s->analog[CCM_ANALOG_PLL_SYS_SS] = 0x00000000; | ||
793 | + s->analog[CCM_ANALOG_PLL_SYS_NUM] = 0x00000000; | ||
794 | + s->analog[CCM_ANALOG_PLL_SYS_DENOM] = 0x00000012; | ||
795 | + s->analog[CCM_ANALOG_PLL_AUDIO] = 0x00011006; | ||
796 | + s->analog[CCM_ANALOG_PLL_AUDIO_NUM] = 0x05F5E100; | ||
797 | + s->analog[CCM_ANALOG_PLL_AUDIO_DENOM] = 0x2964619C; | ||
798 | + s->analog[CCM_ANALOG_PLL_VIDEO] = 0x0001100C; | ||
799 | + s->analog[CCM_ANALOG_PLL_VIDEO_NUM] = 0x05F5E100; | ||
800 | + s->analog[CCM_ANALOG_PLL_VIDEO_DENOM] = 0x10A24447; | ||
801 | + s->analog[CCM_ANALOG_PLL_ENET] = 0x00011001; | ||
802 | + s->analog[CCM_ANALOG_PFD_480] = 0x1311100C; | ||
803 | + s->analog[CCM_ANALOG_PFD_528] = 0x1018101B; | ||
804 | + | ||
805 | + s->analog[PMU_REG_1P1] = 0x00001073; | ||
806 | + s->analog[PMU_REG_3P0] = 0x00000F74; | ||
807 | + s->analog[PMU_REG_2P5] = 0x00001073; | ||
808 | + s->analog[PMU_REG_CORE] = 0x00482012; | ||
809 | + s->analog[PMU_MISC0] = 0x04000000; | ||
810 | + s->analog[PMU_MISC1] = 0x00000000; | ||
811 | + s->analog[PMU_MISC2] = 0x00272727; | ||
812 | + s->analog[PMU_LOWPWR_CTRL] = 0x00004009; | ||
813 | + | ||
814 | + s->analog[USB_ANALOG_USB1_VBUS_DETECT] = 0x01000004; | ||
815 | + s->analog[USB_ANALOG_USB1_CHRG_DETECT] = 0x00000000; | ||
816 | + s->analog[USB_ANALOG_USB1_VBUS_DETECT_STAT] = 0x00000000; | ||
817 | + s->analog[USB_ANALOG_USB1_CHRG_DETECT_STAT] = 0x00000000; | ||
818 | + s->analog[USB_ANALOG_USB1_MISC] = 0x00000002; | ||
819 | + s->analog[USB_ANALOG_USB2_VBUS_DETECT] = 0x01000004; | ||
820 | + s->analog[USB_ANALOG_USB2_CHRG_DETECT] = 0x00000000; | ||
821 | + s->analog[USB_ANALOG_USB2_MISC] = 0x00000002; | ||
822 | + s->analog[USB_ANALOG_DIGPROG] = 0x00640000; | ||
823 | + | ||
824 | + /* all PLLs need to be locked */ | ||
825 | + s->analog[CCM_ANALOG_PLL_ARM] |= CCM_ANALOG_PLL_LOCK; | ||
826 | + s->analog[CCM_ANALOG_PLL_USB1] |= CCM_ANALOG_PLL_LOCK; | ||
827 | + s->analog[CCM_ANALOG_PLL_USB2] |= CCM_ANALOG_PLL_LOCK; | ||
828 | + s->analog[CCM_ANALOG_PLL_SYS] |= CCM_ANALOG_PLL_LOCK; | ||
829 | + s->analog[CCM_ANALOG_PLL_AUDIO] |= CCM_ANALOG_PLL_LOCK; | ||
830 | + s->analog[CCM_ANALOG_PLL_VIDEO] |= CCM_ANALOG_PLL_LOCK; | ||
831 | + s->analog[CCM_ANALOG_PLL_ENET] |= CCM_ANALOG_PLL_LOCK; | ||
832 | + | ||
833 | + s->analog[TEMPMON_TEMPSENSE0] = 0x00000001; | ||
834 | + s->analog[TEMPMON_TEMPSENSE1] = 0x00000001; | ||
835 | + s->analog[TEMPMON_TEMPSENSE2] = 0x00000000; | ||
836 | +} | ||
837 | + | ||
838 | +static uint64_t imx6ul_ccm_read(void *opaque, hwaddr offset, unsigned size) | ||
839 | +{ | ||
840 | + uint32_t value = 0; | ||
841 | + uint32_t index = offset >> 2; | ||
842 | + IMX6ULCCMState *s = (IMX6ULCCMState *)opaque; | ||
843 | + | ||
844 | + assert(index < CCM_MAX); | ||
845 | + | ||
846 | + value = s->ccm[index]; | ||
847 | + | ||
848 | + trace_ccm_read_reg(imx6ul_ccm_reg_name(index), (uint32_t)value); | ||
849 | + | ||
850 | + return (uint64_t)value; | ||
851 | +} | ||
852 | + | ||
853 | +static void imx6ul_ccm_write(void *opaque, hwaddr offset, uint64_t value, | ||
854 | + unsigned size) | ||
855 | +{ | ||
856 | + uint32_t index = offset >> 2; | ||
857 | + IMX6ULCCMState *s = (IMX6ULCCMState *)opaque; | ||
858 | + | ||
859 | + assert(index < CCM_MAX); | ||
860 | + | ||
861 | + trace_ccm_write_reg(imx6ul_ccm_reg_name(index), (uint32_t)value); | ||
862 | + | ||
863 | + /* | ||
864 | + * We will do a better implementation later. In particular some bits | ||
865 | + * cannot be written to. | ||
866 | + */ | ||
867 | + s->ccm[index] = (uint32_t)value; | ||
868 | +} | ||
869 | + | ||
870 | +static uint64_t imx6ul_analog_read(void *opaque, hwaddr offset, unsigned size) | ||
871 | +{ | ||
872 | + uint32_t value; | ||
873 | + uint32_t index = offset >> 2; | ||
874 | + IMX6ULCCMState *s = (IMX6ULCCMState *)opaque; | ||
875 | + | ||
876 | + assert(index < CCM_ANALOG_MAX); | ||
877 | + | ||
878 | + switch (index) { | ||
879 | + case CCM_ANALOG_PLL_ARM_SET: | ||
880 | + case CCM_ANALOG_PLL_USB1_SET: | ||
881 | + case CCM_ANALOG_PLL_USB2_SET: | ||
882 | + case CCM_ANALOG_PLL_SYS_SET: | ||
883 | + case CCM_ANALOG_PLL_AUDIO_SET: | ||
884 | + case CCM_ANALOG_PLL_VIDEO_SET: | ||
885 | + case CCM_ANALOG_PLL_ENET_SET: | ||
886 | + case CCM_ANALOG_PFD_480_SET: | ||
887 | + case CCM_ANALOG_PFD_528_SET: | ||
888 | + case CCM_ANALOG_MISC0_SET: | ||
889 | + case PMU_MISC1_SET: | ||
890 | + case CCM_ANALOG_MISC2_SET: | ||
891 | + case USB_ANALOG_USB1_VBUS_DETECT_SET: | ||
892 | + case USB_ANALOG_USB1_CHRG_DETECT_SET: | ||
893 | + case USB_ANALOG_USB1_MISC_SET: | ||
894 | + case USB_ANALOG_USB2_VBUS_DETECT_SET: | ||
895 | + case USB_ANALOG_USB2_CHRG_DETECT_SET: | ||
896 | + case USB_ANALOG_USB2_MISC_SET: | ||
897 | + case TEMPMON_TEMPSENSE0_SET: | ||
898 | + case TEMPMON_TEMPSENSE1_SET: | ||
899 | + case TEMPMON_TEMPSENSE2_SET: | ||
900 | + /* | ||
901 | + * All REG_NAME_SET register access are in fact targeting | ||
902 | + * the REG_NAME register. | ||
903 | + */ | ||
904 | + value = s->analog[index - 1]; | ||
905 | + break; | ||
906 | + case CCM_ANALOG_PLL_ARM_CLR: | ||
907 | + case CCM_ANALOG_PLL_USB1_CLR: | ||
908 | + case CCM_ANALOG_PLL_USB2_CLR: | ||
909 | + case CCM_ANALOG_PLL_SYS_CLR: | ||
910 | + case CCM_ANALOG_PLL_AUDIO_CLR: | ||
911 | + case CCM_ANALOG_PLL_VIDEO_CLR: | ||
912 | + case CCM_ANALOG_PLL_ENET_CLR: | ||
913 | + case CCM_ANALOG_PFD_480_CLR: | ||
914 | + case CCM_ANALOG_PFD_528_CLR: | ||
915 | + case CCM_ANALOG_MISC0_CLR: | ||
916 | + case PMU_MISC1_CLR: | ||
917 | + case CCM_ANALOG_MISC2_CLR: | ||
918 | + case USB_ANALOG_USB1_VBUS_DETECT_CLR: | ||
919 | + case USB_ANALOG_USB1_CHRG_DETECT_CLR: | ||
920 | + case USB_ANALOG_USB1_MISC_CLR: | ||
921 | + case USB_ANALOG_USB2_VBUS_DETECT_CLR: | ||
922 | + case USB_ANALOG_USB2_CHRG_DETECT_CLR: | ||
923 | + case USB_ANALOG_USB2_MISC_CLR: | ||
924 | + case TEMPMON_TEMPSENSE0_CLR: | ||
925 | + case TEMPMON_TEMPSENSE1_CLR: | ||
926 | + case TEMPMON_TEMPSENSE2_CLR: | ||
927 | + /* | ||
928 | + * All REG_NAME_CLR register access are in fact targeting | ||
929 | + * the REG_NAME register. | ||
930 | + */ | ||
931 | + value = s->analog[index - 2]; | ||
932 | + break; | ||
933 | + case CCM_ANALOG_PLL_ARM_TOG: | ||
934 | + case CCM_ANALOG_PLL_USB1_TOG: | ||
935 | + case CCM_ANALOG_PLL_USB2_TOG: | ||
936 | + case CCM_ANALOG_PLL_SYS_TOG: | ||
937 | + case CCM_ANALOG_PLL_AUDIO_TOG: | ||
938 | + case CCM_ANALOG_PLL_VIDEO_TOG: | ||
939 | + case CCM_ANALOG_PLL_ENET_TOG: | ||
940 | + case CCM_ANALOG_PFD_480_TOG: | ||
941 | + case CCM_ANALOG_PFD_528_TOG: | ||
942 | + case CCM_ANALOG_MISC0_TOG: | ||
943 | + case PMU_MISC1_TOG: | ||
944 | + case CCM_ANALOG_MISC2_TOG: | ||
945 | + case USB_ANALOG_USB1_VBUS_DETECT_TOG: | ||
946 | + case USB_ANALOG_USB1_CHRG_DETECT_TOG: | ||
947 | + case USB_ANALOG_USB1_MISC_TOG: | ||
948 | + case USB_ANALOG_USB2_VBUS_DETECT_TOG: | ||
949 | + case USB_ANALOG_USB2_CHRG_DETECT_TOG: | ||
950 | + case USB_ANALOG_USB2_MISC_TOG: | ||
951 | + case TEMPMON_TEMPSENSE0_TOG: | ||
952 | + case TEMPMON_TEMPSENSE1_TOG: | ||
953 | + case TEMPMON_TEMPSENSE2_TOG: | ||
954 | + /* | ||
955 | + * All REG_NAME_TOG register access are in fact targeting | ||
956 | + * the REG_NAME register. | ||
957 | + */ | ||
958 | + value = s->analog[index - 3]; | ||
959 | + break; | ||
960 | + default: | ||
961 | + value = s->analog[index]; | ||
962 | + break; | ||
963 | + } | ||
964 | + | ||
965 | + trace_ccm_read_reg(imx6ul_analog_reg_name(index), (uint32_t)value); | ||
966 | + | ||
967 | + return (uint64_t)value; | ||
968 | +} | ||
969 | + | ||
970 | +static void imx6ul_analog_write(void *opaque, hwaddr offset, uint64_t value, | ||
971 | + unsigned size) | ||
972 | +{ | ||
973 | + uint32_t index = offset >> 2; | ||
974 | + IMX6ULCCMState *s = (IMX6ULCCMState *)opaque; | ||
975 | + | ||
976 | + assert(index < CCM_ANALOG_MAX); | ||
977 | + | ||
978 | + trace_ccm_write_reg(imx6ul_analog_reg_name(index), (uint32_t)value); | ||
979 | + | ||
980 | + switch (index) { | ||
981 | + case CCM_ANALOG_PLL_ARM_SET: | ||
982 | + case CCM_ANALOG_PLL_USB1_SET: | ||
983 | + case CCM_ANALOG_PLL_USB2_SET: | ||
984 | + case CCM_ANALOG_PLL_SYS_SET: | ||
985 | + case CCM_ANALOG_PLL_AUDIO_SET: | ||
986 | + case CCM_ANALOG_PLL_VIDEO_SET: | ||
987 | + case CCM_ANALOG_PLL_ENET_SET: | ||
988 | + case CCM_ANALOG_PFD_480_SET: | ||
989 | + case CCM_ANALOG_PFD_528_SET: | ||
990 | + case CCM_ANALOG_MISC0_SET: | ||
991 | + case PMU_MISC1_SET: | ||
992 | + case CCM_ANALOG_MISC2_SET: | ||
993 | + case USB_ANALOG_USB1_VBUS_DETECT_SET: | ||
994 | + case USB_ANALOG_USB1_CHRG_DETECT_SET: | ||
995 | + case USB_ANALOG_USB1_MISC_SET: | ||
996 | + case USB_ANALOG_USB2_VBUS_DETECT_SET: | ||
997 | + case USB_ANALOG_USB2_CHRG_DETECT_SET: | ||
998 | + case USB_ANALOG_USB2_MISC_SET: | ||
999 | + /* | ||
1000 | + * All REG_NAME_SET register access are in fact targeting | ||
1001 | + * the REG_NAME register. So we change the value of the | ||
1002 | + * REG_NAME register, setting bits passed in the value. | ||
1003 | + */ | ||
1004 | + s->analog[index - 1] |= value; | ||
1005 | + break; | ||
1006 | + case CCM_ANALOG_PLL_ARM_CLR: | ||
1007 | + case CCM_ANALOG_PLL_USB1_CLR: | ||
1008 | + case CCM_ANALOG_PLL_USB2_CLR: | ||
1009 | + case CCM_ANALOG_PLL_SYS_CLR: | ||
1010 | + case CCM_ANALOG_PLL_AUDIO_CLR: | ||
1011 | + case CCM_ANALOG_PLL_VIDEO_CLR: | ||
1012 | + case CCM_ANALOG_PLL_ENET_CLR: | ||
1013 | + case CCM_ANALOG_PFD_480_CLR: | ||
1014 | + case CCM_ANALOG_PFD_528_CLR: | ||
1015 | + case CCM_ANALOG_MISC0_CLR: | ||
1016 | + case PMU_MISC1_CLR: | ||
1017 | + case CCM_ANALOG_MISC2_CLR: | ||
1018 | + case USB_ANALOG_USB1_VBUS_DETECT_CLR: | ||
1019 | + case USB_ANALOG_USB1_CHRG_DETECT_CLR: | ||
1020 | + case USB_ANALOG_USB1_MISC_CLR: | ||
1021 | + case USB_ANALOG_USB2_VBUS_DETECT_CLR: | ||
1022 | + case USB_ANALOG_USB2_CHRG_DETECT_CLR: | ||
1023 | + case USB_ANALOG_USB2_MISC_CLR: | ||
1024 | + /* | ||
1025 | + * All REG_NAME_CLR register access are in fact targeting | ||
1026 | + * the REG_NAME register. So we change the value of the | ||
1027 | + * REG_NAME register, unsetting bits passed in the value. | ||
1028 | + */ | ||
1029 | + s->analog[index - 2] &= ~value; | ||
1030 | + break; | ||
1031 | + case CCM_ANALOG_PLL_ARM_TOG: | ||
1032 | + case CCM_ANALOG_PLL_USB1_TOG: | ||
1033 | + case CCM_ANALOG_PLL_USB2_TOG: | ||
1034 | + case CCM_ANALOG_PLL_SYS_TOG: | ||
1035 | + case CCM_ANALOG_PLL_AUDIO_TOG: | ||
1036 | + case CCM_ANALOG_PLL_VIDEO_TOG: | ||
1037 | + case CCM_ANALOG_PLL_ENET_TOG: | ||
1038 | + case CCM_ANALOG_PFD_480_TOG: | ||
1039 | + case CCM_ANALOG_PFD_528_TOG: | ||
1040 | + case CCM_ANALOG_MISC0_TOG: | ||
1041 | + case PMU_MISC1_TOG: | ||
1042 | + case CCM_ANALOG_MISC2_TOG: | ||
1043 | + case USB_ANALOG_USB1_VBUS_DETECT_TOG: | ||
1044 | + case USB_ANALOG_USB1_CHRG_DETECT_TOG: | ||
1045 | + case USB_ANALOG_USB1_MISC_TOG: | ||
1046 | + case USB_ANALOG_USB2_VBUS_DETECT_TOG: | ||
1047 | + case USB_ANALOG_USB2_CHRG_DETECT_TOG: | ||
1048 | + case USB_ANALOG_USB2_MISC_TOG: | ||
1049 | + /* | ||
1050 | + * All REG_NAME_TOG register access are in fact targeting | ||
1051 | + * the REG_NAME register. So we change the value of the | ||
1052 | + * REG_NAME register, toggling bits passed in the value. | ||
1053 | + */ | ||
1054 | + s->analog[index - 3] ^= value; | ||
1055 | + break; | ||
1056 | + default: | ||
1057 | + /* | ||
1058 | + * We will do a better implementation later. In particular some bits | ||
1059 | + * cannot be written to. | ||
1060 | + */ | ||
1061 | + s->analog[index] = value; | ||
1062 | + break; | ||
1063 | + } | ||
1064 | +} | ||
1065 | + | ||
1066 | +static const struct MemoryRegionOps imx6ul_ccm_ops = { | ||
1067 | + .read = imx6ul_ccm_read, | ||
1068 | + .write = imx6ul_ccm_write, | ||
1069 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
1070 | + .valid = { | ||
1071 | + /* | ||
1072 | + * Our device would not work correctly if the guest was doing | ||
1073 | + * unaligned access. This might not be a limitation on the real | ||
1074 | + * device but in practice there is no reason for a guest to access | ||
1075 | + * this device unaligned. | ||
1076 | + */ | ||
1077 | + .min_access_size = 4, | ||
1078 | + .max_access_size = 4, | ||
1079 | + .unaligned = false, | ||
1080 | + }, | ||
1081 | +}; | ||
1082 | + | ||
1083 | +static const struct MemoryRegionOps imx6ul_analog_ops = { | ||
1084 | + .read = imx6ul_analog_read, | ||
1085 | + .write = imx6ul_analog_write, | ||
1086 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
1087 | + .valid = { | ||
1088 | + /* | ||
1089 | + * Our device would not work correctly if the guest was doing | ||
1090 | + * unaligned access. This might not be a limitation on the real | ||
1091 | + * device but in practice there is no reason for a guest to access | ||
1092 | + * this device unaligned. | ||
1093 | + */ | ||
1094 | + .min_access_size = 4, | ||
1095 | + .max_access_size = 4, | ||
1096 | + .unaligned = false, | ||
1097 | + }, | ||
1098 | +}; | ||
1099 | + | ||
1100 | +static void imx6ul_ccm_init(Object *obj) | ||
1101 | +{ | ||
1102 | + DeviceState *dev = DEVICE(obj); | ||
1103 | + SysBusDevice *sd = SYS_BUS_DEVICE(obj); | ||
1104 | + IMX6ULCCMState *s = IMX6UL_CCM(obj); | ||
1105 | + | ||
1106 | + /* initialize a container for the all memory range */ | ||
1107 | + memory_region_init(&s->container, OBJECT(dev), TYPE_IMX6UL_CCM, 0x8000); | ||
1108 | + | ||
1109 | + /* We initialize an IO memory region for the CCM part */ | ||
1110 | + memory_region_init_io(&s->ioccm, OBJECT(dev), &imx6ul_ccm_ops, s, | ||
1111 | + TYPE_IMX6UL_CCM ".ccm", CCM_MAX * sizeof(uint32_t)); | ||
1112 | + | ||
1113 | + /* Add the CCM as a subregion at offset 0 */ | ||
1114 | + memory_region_add_subregion(&s->container, 0, &s->ioccm); | ||
1115 | + | ||
1116 | + /* We initialize an IO memory region for the ANALOG part */ | ||
1117 | + memory_region_init_io(&s->ioanalog, OBJECT(dev), &imx6ul_analog_ops, s, | ||
1118 | + TYPE_IMX6UL_CCM ".analog", | ||
1119 | + CCM_ANALOG_MAX * sizeof(uint32_t)); | ||
1120 | + | ||
1121 | + /* Add the ANALOG as a subregion at offset 0x4000 */ | ||
1122 | + memory_region_add_subregion(&s->container, 0x4000, &s->ioanalog); | ||
1123 | + | ||
1124 | + sysbus_init_mmio(sd, &s->container); | ||
1125 | +} | ||
1126 | + | ||
1127 | +static void imx6ul_ccm_class_init(ObjectClass *klass, void *data) | ||
1128 | +{ | ||
1129 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
1130 | + IMXCCMClass *ccm = IMX_CCM_CLASS(klass); | ||
1131 | + | ||
1132 | + dc->reset = imx6ul_ccm_reset; | ||
1133 | + dc->vmsd = &vmstate_imx6ul_ccm; | ||
1134 | + dc->desc = "i.MX6UL Clock Control Module"; | ||
1135 | + | ||
1136 | + ccm->get_clock_frequency = imx6ul_ccm_get_clock_frequency; | ||
1137 | +} | ||
1138 | + | ||
1139 | +static const TypeInfo imx6ul_ccm_info = { | ||
1140 | + .name = TYPE_IMX6UL_CCM, | ||
1141 | + .parent = TYPE_IMX_CCM, | ||
1142 | + .instance_size = sizeof(IMX6ULCCMState), | ||
1143 | + .instance_init = imx6ul_ccm_init, | ||
1144 | + .class_init = imx6ul_ccm_class_init, | ||
1145 | +}; | ||
1146 | + | ||
1147 | +static void imx6ul_ccm_register_types(void) | ||
1148 | +{ | ||
1149 | + type_register_static(&imx6ul_ccm_info); | ||
1150 | +} | ||
1151 | + | ||
1152 | +type_init(imx6ul_ccm_register_types) | ||
1153 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
1154 | index XXXXXXX..XXXXXXX 100644 | 59 | index XXXXXXX..XXXXXXX 100644 |
1155 | --- a/hw/misc/trace-events | 60 | --- a/target/arm/translate-neon.c.inc |
1156 | +++ b/hw/misc/trace-events | 61 | +++ b/target/arm/translate-neon.c.inc |
1157 | @@ -XXX,XX +XXX,XX @@ iotkit_secctl_s_write(uint32_t offset, uint64_t data, unsigned size) "IoTKit Sec | 62 | @@ -XXX,XX +XXX,XX @@ static bool do_2shift_env_64(DisasContext *s, arg_2reg_shift *a, |
1158 | iotkit_secctl_ns_read(uint32_t offset, uint64_t data, unsigned size) "IoTKit SecCtl NS regs read: offset 0x%x data 0x%" PRIx64 " size %u" | 63 | for (pass = 0; pass < a->q + 1; pass++) { |
1159 | iotkit_secctl_ns_write(uint32_t offset, uint64_t data, unsigned size) "IoTKit SecCtl NS regs write: offset 0x%x data 0x%" PRIx64 " size %u" | 64 | TCGv_i64 tmp = tcg_temp_new_i64(); |
1160 | iotkit_secctl_reset(void) "IoTKit SecCtl: reset" | 65 | |
1161 | + | 66 | - neon_load_reg64(tmp, a->vm + pass); |
1162 | +# hw/misc/imx6ul_ccm.c | 67 | + read_neon_element64(tmp, a->vm, pass, MO_64); |
1163 | +ccm_entry(void) "\n" | 68 | fn(tmp, cpu_env, tmp, constimm); |
1164 | +ccm_freq(uint32_t freq) "freq = %d\n" | 69 | - neon_store_reg64(tmp, a->vd + pass); |
1165 | +ccm_clock_freq(uint32_t clock, uint32_t freq) "(Clock = %d) = %d\n" | 70 | + write_neon_element64(tmp, a->vd, pass, MO_64); |
1166 | +ccm_read_reg(const char *reg_name, uint32_t value) "reg[%s] <= 0x%" PRIx32 "\n" | 71 | tcg_temp_free_i64(tmp); |
1167 | +ccm_write_reg(const char *reg_name, uint32_t value) "reg[%s] => 0x%" PRIx32 "\n" | 72 | } |
73 | tcg_temp_free_i64(constimm); | ||
74 | @@ -XXX,XX +XXX,XX @@ static bool do_2shift_narrow_64(DisasContext *s, arg_2reg_shift *a, | ||
75 | rd = tcg_temp_new_i32(); | ||
76 | |||
77 | /* Load both inputs first to avoid potential overwrite if rm == rd */ | ||
78 | - neon_load_reg64(rm1, a->vm); | ||
79 | - neon_load_reg64(rm2, a->vm + 1); | ||
80 | + read_neon_element64(rm1, a->vm, 0, MO_64); | ||
81 | + read_neon_element64(rm2, a->vm, 1, MO_64); | ||
82 | |||
83 | shiftfn(rm1, rm1, constimm); | ||
84 | narrowfn(rd, cpu_env, rm1); | ||
85 | @@ -XXX,XX +XXX,XX @@ static bool do_vshll_2sh(DisasContext *s, arg_2reg_shift *a, | ||
86 | tcg_gen_shli_i64(tmp, tmp, a->shift); | ||
87 | tcg_gen_andi_i64(tmp, tmp, ~widen_mask); | ||
88 | } | ||
89 | - neon_store_reg64(tmp, a->vd); | ||
90 | + write_neon_element64(tmp, a->vd, 0, MO_64); | ||
91 | |||
92 | widenfn(tmp, rm1); | ||
93 | tcg_temp_free_i32(rm1); | ||
94 | @@ -XXX,XX +XXX,XX @@ static bool do_vshll_2sh(DisasContext *s, arg_2reg_shift *a, | ||
95 | tcg_gen_shli_i64(tmp, tmp, a->shift); | ||
96 | tcg_gen_andi_i64(tmp, tmp, ~widen_mask); | ||
97 | } | ||
98 | - neon_store_reg64(tmp, a->vd + 1); | ||
99 | + write_neon_element64(tmp, a->vd, 1, MO_64); | ||
100 | tcg_temp_free_i64(tmp); | ||
101 | return true; | ||
102 | } | ||
103 | @@ -XXX,XX +XXX,XX @@ static bool do_prewiden_3d(DisasContext *s, arg_3diff *a, | ||
104 | rm_64 = tcg_temp_new_i64(); | ||
105 | |||
106 | if (src1_wide) { | ||
107 | - neon_load_reg64(rn0_64, a->vn); | ||
108 | + read_neon_element64(rn0_64, a->vn, 0, MO_64); | ||
109 | } else { | ||
110 | TCGv_i32 tmp = tcg_temp_new_i32(); | ||
111 | read_neon_element32(tmp, a->vn, 0, MO_32); | ||
112 | @@ -XXX,XX +XXX,XX @@ static bool do_prewiden_3d(DisasContext *s, arg_3diff *a, | ||
113 | * avoid incorrect results if a narrow input overlaps with the result. | ||
114 | */ | ||
115 | if (src1_wide) { | ||
116 | - neon_load_reg64(rn1_64, a->vn + 1); | ||
117 | + read_neon_element64(rn1_64, a->vn, 1, MO_64); | ||
118 | } else { | ||
119 | TCGv_i32 tmp = tcg_temp_new_i32(); | ||
120 | read_neon_element32(tmp, a->vn, 1, MO_32); | ||
121 | @@ -XXX,XX +XXX,XX @@ static bool do_prewiden_3d(DisasContext *s, arg_3diff *a, | ||
122 | rm = tcg_temp_new_i32(); | ||
123 | read_neon_element32(rm, a->vm, 1, MO_32); | ||
124 | |||
125 | - neon_store_reg64(rn0_64, a->vd); | ||
126 | + write_neon_element64(rn0_64, a->vd, 0, MO_64); | ||
127 | |||
128 | widenfn(rm_64, rm); | ||
129 | tcg_temp_free_i32(rm); | ||
130 | opfn(rn1_64, rn1_64, rm_64); | ||
131 | - neon_store_reg64(rn1_64, a->vd + 1); | ||
132 | + write_neon_element64(rn1_64, a->vd, 1, MO_64); | ||
133 | |||
134 | tcg_temp_free_i64(rn0_64); | ||
135 | tcg_temp_free_i64(rn1_64); | ||
136 | @@ -XXX,XX +XXX,XX @@ static bool do_narrow_3d(DisasContext *s, arg_3diff *a, | ||
137 | rd0 = tcg_temp_new_i32(); | ||
138 | rd1 = tcg_temp_new_i32(); | ||
139 | |||
140 | - neon_load_reg64(rn_64, a->vn); | ||
141 | - neon_load_reg64(rm_64, a->vm); | ||
142 | + read_neon_element64(rn_64, a->vn, 0, MO_64); | ||
143 | + read_neon_element64(rm_64, a->vm, 0, MO_64); | ||
144 | |||
145 | opfn(rn_64, rn_64, rm_64); | ||
146 | |||
147 | narrowfn(rd0, rn_64); | ||
148 | |||
149 | - neon_load_reg64(rn_64, a->vn + 1); | ||
150 | - neon_load_reg64(rm_64, a->vm + 1); | ||
151 | + read_neon_element64(rn_64, a->vn, 1, MO_64); | ||
152 | + read_neon_element64(rm_64, a->vm, 1, MO_64); | ||
153 | |||
154 | opfn(rn_64, rn_64, rm_64); | ||
155 | |||
156 | @@ -XXX,XX +XXX,XX @@ static bool do_long_3d(DisasContext *s, arg_3diff *a, | ||
157 | /* Don't store results until after all loads: they might overlap */ | ||
158 | if (accfn) { | ||
159 | tmp = tcg_temp_new_i64(); | ||
160 | - neon_load_reg64(tmp, a->vd); | ||
161 | + read_neon_element64(tmp, a->vd, 0, MO_64); | ||
162 | accfn(tmp, tmp, rd0); | ||
163 | - neon_store_reg64(tmp, a->vd); | ||
164 | - neon_load_reg64(tmp, a->vd + 1); | ||
165 | + write_neon_element64(tmp, a->vd, 0, MO_64); | ||
166 | + read_neon_element64(tmp, a->vd, 1, MO_64); | ||
167 | accfn(tmp, tmp, rd1); | ||
168 | - neon_store_reg64(tmp, a->vd + 1); | ||
169 | + write_neon_element64(tmp, a->vd, 1, MO_64); | ||
170 | tcg_temp_free_i64(tmp); | ||
171 | } else { | ||
172 | - neon_store_reg64(rd0, a->vd); | ||
173 | - neon_store_reg64(rd1, a->vd + 1); | ||
174 | + write_neon_element64(rd0, a->vd, 0, MO_64); | ||
175 | + write_neon_element64(rd1, a->vd, 1, MO_64); | ||
176 | } | ||
177 | |||
178 | tcg_temp_free_i64(rd0); | ||
179 | @@ -XXX,XX +XXX,XX @@ static bool do_2scalar_long(DisasContext *s, arg_2scalar *a, | ||
180 | |||
181 | if (accfn) { | ||
182 | TCGv_i64 t64 = tcg_temp_new_i64(); | ||
183 | - neon_load_reg64(t64, a->vd); | ||
184 | + read_neon_element64(t64, a->vd, 0, MO_64); | ||
185 | accfn(t64, t64, rn0_64); | ||
186 | - neon_store_reg64(t64, a->vd); | ||
187 | - neon_load_reg64(t64, a->vd + 1); | ||
188 | + write_neon_element64(t64, a->vd, 0, MO_64); | ||
189 | + read_neon_element64(t64, a->vd, 1, MO_64); | ||
190 | accfn(t64, t64, rn1_64); | ||
191 | - neon_store_reg64(t64, a->vd + 1); | ||
192 | + write_neon_element64(t64, a->vd, 1, MO_64); | ||
193 | tcg_temp_free_i64(t64); | ||
194 | } else { | ||
195 | - neon_store_reg64(rn0_64, a->vd); | ||
196 | - neon_store_reg64(rn1_64, a->vd + 1); | ||
197 | + write_neon_element64(rn0_64, a->vd, 0, MO_64); | ||
198 | + write_neon_element64(rn1_64, a->vd, 1, MO_64); | ||
199 | } | ||
200 | tcg_temp_free_i64(rn0_64); | ||
201 | tcg_temp_free_i64(rn1_64); | ||
202 | @@ -XXX,XX +XXX,XX @@ static bool trans_VEXT(DisasContext *s, arg_VEXT *a) | ||
203 | right = tcg_temp_new_i64(); | ||
204 | dest = tcg_temp_new_i64(); | ||
205 | |||
206 | - neon_load_reg64(right, a->vn); | ||
207 | - neon_load_reg64(left, a->vm); | ||
208 | + read_neon_element64(right, a->vn, 0, MO_64); | ||
209 | + read_neon_element64(left, a->vm, 0, MO_64); | ||
210 | tcg_gen_extract2_i64(dest, right, left, a->imm * 8); | ||
211 | - neon_store_reg64(dest, a->vd); | ||
212 | + write_neon_element64(dest, a->vd, 0, MO_64); | ||
213 | |||
214 | tcg_temp_free_i64(left); | ||
215 | tcg_temp_free_i64(right); | ||
216 | @@ -XXX,XX +XXX,XX @@ static bool trans_VEXT(DisasContext *s, arg_VEXT *a) | ||
217 | destright = tcg_temp_new_i64(); | ||
218 | |||
219 | if (a->imm < 8) { | ||
220 | - neon_load_reg64(right, a->vn); | ||
221 | - neon_load_reg64(middle, a->vn + 1); | ||
222 | + read_neon_element64(right, a->vn, 0, MO_64); | ||
223 | + read_neon_element64(middle, a->vn, 1, MO_64); | ||
224 | tcg_gen_extract2_i64(destright, right, middle, a->imm * 8); | ||
225 | - neon_load_reg64(left, a->vm); | ||
226 | + read_neon_element64(left, a->vm, 0, MO_64); | ||
227 | tcg_gen_extract2_i64(destleft, middle, left, a->imm * 8); | ||
228 | } else { | ||
229 | - neon_load_reg64(right, a->vn + 1); | ||
230 | - neon_load_reg64(middle, a->vm); | ||
231 | + read_neon_element64(right, a->vn, 1, MO_64); | ||
232 | + read_neon_element64(middle, a->vm, 0, MO_64); | ||
233 | tcg_gen_extract2_i64(destright, right, middle, (a->imm - 8) * 8); | ||
234 | - neon_load_reg64(left, a->vm + 1); | ||
235 | + read_neon_element64(left, a->vm, 1, MO_64); | ||
236 | tcg_gen_extract2_i64(destleft, middle, left, (a->imm - 8) * 8); | ||
237 | } | ||
238 | |||
239 | - neon_store_reg64(destright, a->vd); | ||
240 | - neon_store_reg64(destleft, a->vd + 1); | ||
241 | + write_neon_element64(destright, a->vd, 0, MO_64); | ||
242 | + write_neon_element64(destleft, a->vd, 1, MO_64); | ||
243 | |||
244 | tcg_temp_free_i64(destright); | ||
245 | tcg_temp_free_i64(destleft); | ||
246 | @@ -XXX,XX +XXX,XX @@ static bool do_2misc_pairwise(DisasContext *s, arg_2misc *a, | ||
247 | |||
248 | if (accfn) { | ||
249 | TCGv_i64 tmp64 = tcg_temp_new_i64(); | ||
250 | - neon_load_reg64(tmp64, a->vd + pass); | ||
251 | + read_neon_element64(tmp64, a->vd, pass, MO_64); | ||
252 | accfn(rd_64, tmp64, rd_64); | ||
253 | tcg_temp_free_i64(tmp64); | ||
254 | } | ||
255 | - neon_store_reg64(rd_64, a->vd + pass); | ||
256 | + write_neon_element64(rd_64, a->vd, pass, MO_64); | ||
257 | tcg_temp_free_i64(rd_64); | ||
258 | } | ||
259 | return true; | ||
260 | @@ -XXX,XX +XXX,XX @@ static bool do_vmovn(DisasContext *s, arg_2misc *a, | ||
261 | rd0 = tcg_temp_new_i32(); | ||
262 | rd1 = tcg_temp_new_i32(); | ||
263 | |||
264 | - neon_load_reg64(rm, a->vm); | ||
265 | + read_neon_element64(rm, a->vm, 0, MO_64); | ||
266 | narrowfn(rd0, cpu_env, rm); | ||
267 | - neon_load_reg64(rm, a->vm + 1); | ||
268 | + read_neon_element64(rm, a->vm, 1, MO_64); | ||
269 | narrowfn(rd1, cpu_env, rm); | ||
270 | write_neon_element32(rd0, a->vd, 0, MO_32); | ||
271 | write_neon_element32(rd1, a->vd, 1, MO_32); | ||
272 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSHLL(DisasContext *s, arg_2misc *a) | ||
273 | |||
274 | widenfn(rd, rm0); | ||
275 | tcg_gen_shli_i64(rd, rd, 8 << a->size); | ||
276 | - neon_store_reg64(rd, a->vd); | ||
277 | + write_neon_element64(rd, a->vd, 0, MO_64); | ||
278 | widenfn(rd, rm1); | ||
279 | tcg_gen_shli_i64(rd, rd, 8 << a->size); | ||
280 | - neon_store_reg64(rd, a->vd + 1); | ||
281 | + write_neon_element64(rd, a->vd, 1, MO_64); | ||
282 | |||
283 | tcg_temp_free_i64(rd); | ||
284 | tcg_temp_free_i32(rm0); | ||
285 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSWP(DisasContext *s, arg_2misc *a) | ||
286 | rm = tcg_temp_new_i64(); | ||
287 | rd = tcg_temp_new_i64(); | ||
288 | for (pass = 0; pass < (a->q ? 2 : 1); pass++) { | ||
289 | - neon_load_reg64(rm, a->vm + pass); | ||
290 | - neon_load_reg64(rd, a->vd + pass); | ||
291 | - neon_store_reg64(rm, a->vd + pass); | ||
292 | - neon_store_reg64(rd, a->vm + pass); | ||
293 | + read_neon_element64(rm, a->vm, pass, MO_64); | ||
294 | + read_neon_element64(rd, a->vd, pass, MO_64); | ||
295 | + write_neon_element64(rm, a->vd, pass, MO_64); | ||
296 | + write_neon_element64(rd, a->vm, pass, MO_64); | ||
297 | } | ||
298 | tcg_temp_free_i64(rm); | ||
299 | tcg_temp_free_i64(rd); | ||
1168 | -- | 300 | -- |
1169 | 2.18.0 | 301 | 2.20.1 |
1170 | 302 | ||
1171 | 303 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | We were using the wrong flush-to-zero bit for the non-half input. | 3 | The only uses of this function are for loading VFP |
4 | 4 | double-precision values, and nothing to do with NEON. | |
5 | Fixes: 46d33d1e3c9 | 5 | |
6 | Cc: qemu-stable@nongnu.org (3.0.1) | ||
7 | Reported-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Laurent Desnogues <laurent.desnogues@gmail.com> | 7 | Message-id: 20201030022618.785675-10-richard.henderson@linaro.org |
10 | Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Message-id: 20180810193129.1556-5-richard.henderson@linaro.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 10 | --- |
14 | target/arm/translate-sve.c | 4 ++-- | 11 | target/arm/translate.c | 8 ++-- |
15 | 1 file changed, 2 insertions(+), 2 deletions(-) | 12 | target/arm/translate-vfp.c.inc | 84 +++++++++++++++++----------------- |
16 | 13 | 2 files changed, 46 insertions(+), 46 deletions(-) | |
17 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 14 | |
15 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/translate-sve.c | 17 | --- a/target/arm/translate.c |
20 | +++ b/target/arm/translate-sve.c | 18 | +++ b/target/arm/translate.c |
21 | @@ -XXX,XX +XXX,XX @@ static bool do_zpz_ptr(DisasContext *s, int rd, int rn, int pg, | 19 | @@ -XXX,XX +XXX,XX @@ static long vfp_reg_offset(bool dp, unsigned reg) |
22 | 20 | } | |
23 | static bool trans_FCVT_sh(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | 21 | } |
22 | |||
23 | -static inline void neon_load_reg64(TCGv_i64 var, int reg) | ||
24 | +static inline void vfp_load_reg64(TCGv_i64 var, int reg) | ||
24 | { | 25 | { |
25 | - return do_zpz_ptr(s, a->rd, a->rn, a->pg, true, gen_helper_sve_fcvt_sh); | 26 | - tcg_gen_ld_i64(var, cpu_env, vfp_reg_offset(1, reg)); |
26 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_fcvt_sh); | 27 | + tcg_gen_ld_i64(var, cpu_env, vfp_reg_offset(true, reg)); |
27 | } | 28 | } |
28 | 29 | ||
29 | static bool trans_FCVT_hs(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | 30 | -static inline void neon_store_reg64(TCGv_i64 var, int reg) |
30 | @@ -XXX,XX +XXX,XX @@ static bool trans_FCVT_hs(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | 31 | +static inline void vfp_store_reg64(TCGv_i64 var, int reg) |
31 | |||
32 | static bool trans_FCVT_dh(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
33 | { | 32 | { |
34 | - return do_zpz_ptr(s, a->rd, a->rn, a->pg, true, gen_helper_sve_fcvt_dh); | 33 | - tcg_gen_st_i64(var, cpu_env, vfp_reg_offset(1, reg)); |
35 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_fcvt_dh); | 34 | + tcg_gen_st_i64(var, cpu_env, vfp_reg_offset(true, reg)); |
36 | } | 35 | } |
37 | 36 | ||
38 | static bool trans_FCVT_hd(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | 37 | static inline void vfp_load_reg32(TCGv_i32 var, int reg) |
38 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/target/arm/translate-vfp.c.inc | ||
41 | +++ b/target/arm/translate-vfp.c.inc | ||
42 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSEL(DisasContext *s, arg_VSEL *a) | ||
43 | tcg_gen_ext_i32_i64(nf, cpu_NF); | ||
44 | tcg_gen_ext_i32_i64(vf, cpu_VF); | ||
45 | |||
46 | - neon_load_reg64(frn, rn); | ||
47 | - neon_load_reg64(frm, rm); | ||
48 | + vfp_load_reg64(frn, rn); | ||
49 | + vfp_load_reg64(frm, rm); | ||
50 | switch (a->cc) { | ||
51 | case 0: /* eq: Z */ | ||
52 | tcg_gen_movcond_i64(TCG_COND_EQ, dest, zf, zero, | ||
53 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSEL(DisasContext *s, arg_VSEL *a) | ||
54 | tcg_temp_free_i64(tmp); | ||
55 | break; | ||
56 | } | ||
57 | - neon_store_reg64(dest, rd); | ||
58 | + vfp_store_reg64(dest, rd); | ||
59 | tcg_temp_free_i64(frn); | ||
60 | tcg_temp_free_i64(frm); | ||
61 | tcg_temp_free_i64(dest); | ||
62 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINT(DisasContext *s, arg_VRINT *a) | ||
63 | TCGv_i64 tcg_res; | ||
64 | tcg_op = tcg_temp_new_i64(); | ||
65 | tcg_res = tcg_temp_new_i64(); | ||
66 | - neon_load_reg64(tcg_op, rm); | ||
67 | + vfp_load_reg64(tcg_op, rm); | ||
68 | gen_helper_rintd(tcg_res, tcg_op, fpst); | ||
69 | - neon_store_reg64(tcg_res, rd); | ||
70 | + vfp_store_reg64(tcg_res, rd); | ||
71 | tcg_temp_free_i64(tcg_op); | ||
72 | tcg_temp_free_i64(tcg_res); | ||
73 | } else { | ||
74 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT(DisasContext *s, arg_VCVT *a) | ||
75 | tcg_double = tcg_temp_new_i64(); | ||
76 | tcg_res = tcg_temp_new_i64(); | ||
77 | tcg_tmp = tcg_temp_new_i32(); | ||
78 | - neon_load_reg64(tcg_double, rm); | ||
79 | + vfp_load_reg64(tcg_double, rm); | ||
80 | if (is_signed) { | ||
81 | gen_helper_vfp_tosld(tcg_res, tcg_double, tcg_shift, fpst); | ||
82 | } else { | ||
83 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDR_VSTR_dp(DisasContext *s, arg_VLDR_VSTR_dp *a) | ||
84 | tmp = tcg_temp_new_i64(); | ||
85 | if (a->l) { | ||
86 | gen_aa32_ld64(s, tmp, addr, get_mem_index(s)); | ||
87 | - neon_store_reg64(tmp, a->vd); | ||
88 | + vfp_store_reg64(tmp, a->vd); | ||
89 | } else { | ||
90 | - neon_load_reg64(tmp, a->vd); | ||
91 | + vfp_load_reg64(tmp, a->vd); | ||
92 | gen_aa32_st64(s, tmp, addr, get_mem_index(s)); | ||
93 | } | ||
94 | tcg_temp_free_i64(tmp); | ||
95 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDM_VSTM_dp(DisasContext *s, arg_VLDM_VSTM_dp *a) | ||
96 | if (a->l) { | ||
97 | /* load */ | ||
98 | gen_aa32_ld64(s, tmp, addr, get_mem_index(s)); | ||
99 | - neon_store_reg64(tmp, a->vd + i); | ||
100 | + vfp_store_reg64(tmp, a->vd + i); | ||
101 | } else { | ||
102 | /* store */ | ||
103 | - neon_load_reg64(tmp, a->vd + i); | ||
104 | + vfp_load_reg64(tmp, a->vd + i); | ||
105 | gen_aa32_st64(s, tmp, addr, get_mem_index(s)); | ||
106 | } | ||
107 | tcg_gen_addi_i32(addr, addr, offset); | ||
108 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_3op_dp(DisasContext *s, VFPGen3OpDPFn *fn, | ||
109 | fd = tcg_temp_new_i64(); | ||
110 | fpst = fpstatus_ptr(FPST_FPCR); | ||
111 | |||
112 | - neon_load_reg64(f0, vn); | ||
113 | - neon_load_reg64(f1, vm); | ||
114 | + vfp_load_reg64(f0, vn); | ||
115 | + vfp_load_reg64(f1, vm); | ||
116 | |||
117 | for (;;) { | ||
118 | if (reads_vd) { | ||
119 | - neon_load_reg64(fd, vd); | ||
120 | + vfp_load_reg64(fd, vd); | ||
121 | } | ||
122 | fn(fd, f0, f1, fpst); | ||
123 | - neon_store_reg64(fd, vd); | ||
124 | + vfp_store_reg64(fd, vd); | ||
125 | |||
126 | if (veclen == 0) { | ||
127 | break; | ||
128 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_3op_dp(DisasContext *s, VFPGen3OpDPFn *fn, | ||
129 | veclen--; | ||
130 | vd = vfp_advance_dreg(vd, delta_d); | ||
131 | vn = vfp_advance_dreg(vn, delta_d); | ||
132 | - neon_load_reg64(f0, vn); | ||
133 | + vfp_load_reg64(f0, vn); | ||
134 | if (delta_m) { | ||
135 | vm = vfp_advance_dreg(vm, delta_m); | ||
136 | - neon_load_reg64(f1, vm); | ||
137 | + vfp_load_reg64(f1, vm); | ||
138 | } | ||
139 | } | ||
140 | |||
141 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_2op_dp(DisasContext *s, VFPGen2OpDPFn *fn, int vd, int vm) | ||
142 | f0 = tcg_temp_new_i64(); | ||
143 | fd = tcg_temp_new_i64(); | ||
144 | |||
145 | - neon_load_reg64(f0, vm); | ||
146 | + vfp_load_reg64(f0, vm); | ||
147 | |||
148 | for (;;) { | ||
149 | fn(fd, f0); | ||
150 | - neon_store_reg64(fd, vd); | ||
151 | + vfp_store_reg64(fd, vd); | ||
152 | |||
153 | if (veclen == 0) { | ||
154 | break; | ||
155 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_2op_dp(DisasContext *s, VFPGen2OpDPFn *fn, int vd, int vm) | ||
156 | /* single source one-many */ | ||
157 | while (veclen--) { | ||
158 | vd = vfp_advance_dreg(vd, delta_d); | ||
159 | - neon_store_reg64(fd, vd); | ||
160 | + vfp_store_reg64(fd, vd); | ||
161 | } | ||
162 | break; | ||
163 | } | ||
164 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_2op_dp(DisasContext *s, VFPGen2OpDPFn *fn, int vd, int vm) | ||
165 | veclen--; | ||
166 | vd = vfp_advance_dreg(vd, delta_d); | ||
167 | vd = vfp_advance_dreg(vm, delta_m); | ||
168 | - neon_load_reg64(f0, vm); | ||
169 | + vfp_load_reg64(f0, vm); | ||
170 | } | ||
171 | |||
172 | tcg_temp_free_i64(f0); | ||
173 | @@ -XXX,XX +XXX,XX @@ static bool do_vfm_dp(DisasContext *s, arg_VFMA_dp *a, bool neg_n, bool neg_d) | ||
174 | vm = tcg_temp_new_i64(); | ||
175 | vd = tcg_temp_new_i64(); | ||
176 | |||
177 | - neon_load_reg64(vn, a->vn); | ||
178 | - neon_load_reg64(vm, a->vm); | ||
179 | + vfp_load_reg64(vn, a->vn); | ||
180 | + vfp_load_reg64(vm, a->vm); | ||
181 | if (neg_n) { | ||
182 | /* VFNMS, VFMS */ | ||
183 | gen_helper_vfp_negd(vn, vn); | ||
184 | } | ||
185 | - neon_load_reg64(vd, a->vd); | ||
186 | + vfp_load_reg64(vd, a->vd); | ||
187 | if (neg_d) { | ||
188 | /* VFNMA, VFNMS */ | ||
189 | gen_helper_vfp_negd(vd, vd); | ||
190 | } | ||
191 | fpst = fpstatus_ptr(FPST_FPCR); | ||
192 | gen_helper_vfp_muladdd(vd, vn, vm, vd, fpst); | ||
193 | - neon_store_reg64(vd, a->vd); | ||
194 | + vfp_store_reg64(vd, a->vd); | ||
195 | |||
196 | tcg_temp_free_ptr(fpst); | ||
197 | tcg_temp_free_i64(vn); | ||
198 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_imm_dp(DisasContext *s, arg_VMOV_imm_dp *a) | ||
199 | fd = tcg_const_i64(vfp_expand_imm(MO_64, a->imm)); | ||
200 | |||
201 | for (;;) { | ||
202 | - neon_store_reg64(fd, vd); | ||
203 | + vfp_store_reg64(fd, vd); | ||
204 | |||
205 | if (veclen == 0) { | ||
206 | break; | ||
207 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCMP_dp(DisasContext *s, arg_VCMP_dp *a) | ||
208 | vd = tcg_temp_new_i64(); | ||
209 | vm = tcg_temp_new_i64(); | ||
210 | |||
211 | - neon_load_reg64(vd, a->vd); | ||
212 | + vfp_load_reg64(vd, a->vd); | ||
213 | if (a->z) { | ||
214 | tcg_gen_movi_i64(vm, 0); | ||
215 | } else { | ||
216 | - neon_load_reg64(vm, a->vm); | ||
217 | + vfp_load_reg64(vm, a->vm); | ||
218 | } | ||
219 | |||
220 | if (a->e) { | ||
221 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_f64_f16(DisasContext *s, arg_VCVT_f64_f16 *a) | ||
222 | tcg_gen_ld16u_i32(tmp, cpu_env, vfp_f16_offset(a->vm, a->t)); | ||
223 | vd = tcg_temp_new_i64(); | ||
224 | gen_helper_vfp_fcvt_f16_to_f64(vd, tmp, fpst, ahp_mode); | ||
225 | - neon_store_reg64(vd, a->vd); | ||
226 | + vfp_store_reg64(vd, a->vd); | ||
227 | tcg_temp_free_i32(ahp_mode); | ||
228 | tcg_temp_free_ptr(fpst); | ||
229 | tcg_temp_free_i32(tmp); | ||
230 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_f16_f64(DisasContext *s, arg_VCVT_f16_f64 *a) | ||
231 | tmp = tcg_temp_new_i32(); | ||
232 | vm = tcg_temp_new_i64(); | ||
233 | |||
234 | - neon_load_reg64(vm, a->vm); | ||
235 | + vfp_load_reg64(vm, a->vm); | ||
236 | gen_helper_vfp_fcvt_f64_to_f16(tmp, vm, fpst, ahp_mode); | ||
237 | tcg_temp_free_i64(vm); | ||
238 | tcg_gen_st16_i32(tmp, cpu_env, vfp_f16_offset(a->vd, a->t)); | ||
239 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTR_dp(DisasContext *s, arg_VRINTR_dp *a) | ||
240 | } | ||
241 | |||
242 | tmp = tcg_temp_new_i64(); | ||
243 | - neon_load_reg64(tmp, a->vm); | ||
244 | + vfp_load_reg64(tmp, a->vm); | ||
245 | fpst = fpstatus_ptr(FPST_FPCR); | ||
246 | gen_helper_rintd(tmp, tmp, fpst); | ||
247 | - neon_store_reg64(tmp, a->vd); | ||
248 | + vfp_store_reg64(tmp, a->vd); | ||
249 | tcg_temp_free_ptr(fpst); | ||
250 | tcg_temp_free_i64(tmp); | ||
251 | return true; | ||
252 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTZ_dp(DisasContext *s, arg_VRINTZ_dp *a) | ||
253 | } | ||
254 | |||
255 | tmp = tcg_temp_new_i64(); | ||
256 | - neon_load_reg64(tmp, a->vm); | ||
257 | + vfp_load_reg64(tmp, a->vm); | ||
258 | fpst = fpstatus_ptr(FPST_FPCR); | ||
259 | tcg_rmode = tcg_const_i32(float_round_to_zero); | ||
260 | gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
261 | gen_helper_rintd(tmp, tmp, fpst); | ||
262 | gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
263 | - neon_store_reg64(tmp, a->vd); | ||
264 | + vfp_store_reg64(tmp, a->vd); | ||
265 | tcg_temp_free_ptr(fpst); | ||
266 | tcg_temp_free_i64(tmp); | ||
267 | tcg_temp_free_i32(tcg_rmode); | ||
268 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTX_dp(DisasContext *s, arg_VRINTX_dp *a) | ||
269 | } | ||
270 | |||
271 | tmp = tcg_temp_new_i64(); | ||
272 | - neon_load_reg64(tmp, a->vm); | ||
273 | + vfp_load_reg64(tmp, a->vm); | ||
274 | fpst = fpstatus_ptr(FPST_FPCR); | ||
275 | gen_helper_rintd_exact(tmp, tmp, fpst); | ||
276 | - neon_store_reg64(tmp, a->vd); | ||
277 | + vfp_store_reg64(tmp, a->vd); | ||
278 | tcg_temp_free_ptr(fpst); | ||
279 | tcg_temp_free_i64(tmp); | ||
280 | return true; | ||
281 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_sp(DisasContext *s, arg_VCVT_sp *a) | ||
282 | vd = tcg_temp_new_i64(); | ||
283 | vfp_load_reg32(vm, a->vm); | ||
284 | gen_helper_vfp_fcvtds(vd, vm, cpu_env); | ||
285 | - neon_store_reg64(vd, a->vd); | ||
286 | + vfp_store_reg64(vd, a->vd); | ||
287 | tcg_temp_free_i32(vm); | ||
288 | tcg_temp_free_i64(vd); | ||
289 | return true; | ||
290 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_dp(DisasContext *s, arg_VCVT_dp *a) | ||
291 | |||
292 | vd = tcg_temp_new_i32(); | ||
293 | vm = tcg_temp_new_i64(); | ||
294 | - neon_load_reg64(vm, a->vm); | ||
295 | + vfp_load_reg64(vm, a->vm); | ||
296 | gen_helper_vfp_fcvtsd(vd, vm, cpu_env); | ||
297 | vfp_store_reg32(vd, a->vd); | ||
298 | tcg_temp_free_i32(vd); | ||
299 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_int_dp(DisasContext *s, arg_VCVT_int_dp *a) | ||
300 | /* u32 -> f64 */ | ||
301 | gen_helper_vfp_uitod(vd, vm, fpst); | ||
302 | } | ||
303 | - neon_store_reg64(vd, a->vd); | ||
304 | + vfp_store_reg64(vd, a->vd); | ||
305 | tcg_temp_free_i32(vm); | ||
306 | tcg_temp_free_i64(vd); | ||
307 | tcg_temp_free_ptr(fpst); | ||
308 | @@ -XXX,XX +XXX,XX @@ static bool trans_VJCVT(DisasContext *s, arg_VJCVT *a) | ||
309 | |||
310 | vm = tcg_temp_new_i64(); | ||
311 | vd = tcg_temp_new_i32(); | ||
312 | - neon_load_reg64(vm, a->vm); | ||
313 | + vfp_load_reg64(vm, a->vm); | ||
314 | gen_helper_vjcvt(vd, vm, cpu_env); | ||
315 | vfp_store_reg32(vd, a->vd); | ||
316 | tcg_temp_free_i64(vm); | ||
317 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_fix_dp(DisasContext *s, arg_VCVT_fix_dp *a) | ||
318 | frac_bits = (a->opc & 1) ? (32 - a->imm) : (16 - a->imm); | ||
319 | |||
320 | vd = tcg_temp_new_i64(); | ||
321 | - neon_load_reg64(vd, a->vd); | ||
322 | + vfp_load_reg64(vd, a->vd); | ||
323 | |||
324 | fpst = fpstatus_ptr(FPST_FPCR); | ||
325 | shift = tcg_const_i32(frac_bits); | ||
326 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_fix_dp(DisasContext *s, arg_VCVT_fix_dp *a) | ||
327 | g_assert_not_reached(); | ||
328 | } | ||
329 | |||
330 | - neon_store_reg64(vd, a->vd); | ||
331 | + vfp_store_reg64(vd, a->vd); | ||
332 | tcg_temp_free_i64(vd); | ||
333 | tcg_temp_free_i32(shift); | ||
334 | tcg_temp_free_ptr(fpst); | ||
335 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_dp_int(DisasContext *s, arg_VCVT_dp_int *a) | ||
336 | fpst = fpstatus_ptr(FPST_FPCR); | ||
337 | vm = tcg_temp_new_i64(); | ||
338 | vd = tcg_temp_new_i32(); | ||
339 | - neon_load_reg64(vm, a->vm); | ||
340 | + vfp_load_reg64(vm, a->vm); | ||
341 | |||
342 | if (a->s) { | ||
343 | if (a->rz) { | ||
39 | -- | 344 | -- |
40 | 2.18.0 | 345 | 2.20.1 |
41 | 346 | ||
42 | 347 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This makes float16_muladd correctly use FZ16 not FZ. | 3 | In both cases, we can sink the write-back and perform |
4 | the accumulate into the normal destination temps. | ||
4 | 5 | ||
5 | Fixes: 6ceabaad110 | ||
6 | Cc: qemu-stable@nongnu.org (3.0.1) | ||
7 | Reported-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Laurent Desnogues <laurent.desnogues@gmail.com> | 7 | Message-id: 20201030022618.785675-11-richard.henderson@linaro.org |
10 | Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Message-id: 20180810193129.1556-4-richard.henderson@linaro.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 10 | --- |
14 | target/arm/sve_helper.c | 2 +- | 11 | target/arm/translate-neon.c.inc | 23 +++++++++-------------- |
15 | 1 file changed, 1 insertion(+), 1 deletion(-) | 12 | 1 file changed, 9 insertions(+), 14 deletions(-) |
16 | 13 | ||
17 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | 14 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc |
18 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/sve_helper.c | 16 | --- a/target/arm/translate-neon.c.inc |
20 | +++ b/target/arm/sve_helper.c | 17 | +++ b/target/arm/translate-neon.c.inc |
21 | @@ -XXX,XX +XXX,XX @@ static void do_fmla_zpzzz_h(CPUARMState *env, void *vg, uint32_t desc, | 18 | @@ -XXX,XX +XXX,XX @@ static bool do_long_3d(DisasContext *s, arg_3diff *a, |
22 | e1 = *(uint16_t *)(vn + H1_2(i)) ^ neg1; | 19 | if (accfn) { |
23 | e2 = *(uint16_t *)(vm + H1_2(i)); | 20 | tmp = tcg_temp_new_i64(); |
24 | e3 = *(uint16_t *)(va + H1_2(i)) ^ neg3; | 21 | read_neon_element64(tmp, a->vd, 0, MO_64); |
25 | - r = float16_muladd(e1, e2, e3, 0, &env->vfp.fp_status); | 22 | - accfn(tmp, tmp, rd0); |
26 | + r = float16_muladd(e1, e2, e3, 0, &env->vfp.fp_status_f16); | 23 | - write_neon_element64(tmp, a->vd, 0, MO_64); |
27 | *(uint16_t *)(vd + H1_2(i)) = r; | 24 | + accfn(rd0, tmp, rd0); |
28 | } | 25 | read_neon_element64(tmp, a->vd, 1, MO_64); |
29 | } while (i & 63); | 26 | - accfn(tmp, tmp, rd1); |
27 | - write_neon_element64(tmp, a->vd, 1, MO_64); | ||
28 | + accfn(rd1, tmp, rd1); | ||
29 | tcg_temp_free_i64(tmp); | ||
30 | - } else { | ||
31 | - write_neon_element64(rd0, a->vd, 0, MO_64); | ||
32 | - write_neon_element64(rd1, a->vd, 1, MO_64); | ||
33 | } | ||
34 | |||
35 | + write_neon_element64(rd0, a->vd, 0, MO_64); | ||
36 | + write_neon_element64(rd1, a->vd, 1, MO_64); | ||
37 | tcg_temp_free_i64(rd0); | ||
38 | tcg_temp_free_i64(rd1); | ||
39 | |||
40 | @@ -XXX,XX +XXX,XX @@ static bool do_2scalar_long(DisasContext *s, arg_2scalar *a, | ||
41 | if (accfn) { | ||
42 | TCGv_i64 t64 = tcg_temp_new_i64(); | ||
43 | read_neon_element64(t64, a->vd, 0, MO_64); | ||
44 | - accfn(t64, t64, rn0_64); | ||
45 | - write_neon_element64(t64, a->vd, 0, MO_64); | ||
46 | + accfn(rn0_64, t64, rn0_64); | ||
47 | read_neon_element64(t64, a->vd, 1, MO_64); | ||
48 | - accfn(t64, t64, rn1_64); | ||
49 | - write_neon_element64(t64, a->vd, 1, MO_64); | ||
50 | + accfn(rn1_64, t64, rn1_64); | ||
51 | tcg_temp_free_i64(t64); | ||
52 | - } else { | ||
53 | - write_neon_element64(rn0_64, a->vd, 0, MO_64); | ||
54 | - write_neon_element64(rn1_64, a->vd, 1, MO_64); | ||
55 | } | ||
56 | + | ||
57 | + write_neon_element64(rn0_64, a->vd, 0, MO_64); | ||
58 | + write_neon_element64(rn1_64, a->vd, 1, MO_64); | ||
59 | tcg_temp_free_i64(rn0_64); | ||
60 | tcg_temp_free_i64(rn1_64); | ||
61 | return true; | ||
30 | -- | 62 | -- |
31 | 2.18.0 | 63 | 2.20.1 |
32 | 64 | ||
33 | 65 | diff view generated by jsdifflib |
1 | From: Thomas Huth <thuth@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Now that we've got the common sysbus_init_child_obj() function, we do | 3 | We can use proper widening loads to extend 32-bit inputs, |
4 | not need the local init_sysbus_child() anymore. | 4 | and skip the "widenfn" step. |
5 | 5 | ||
6 | Signed-off-by: Thomas Huth <thuth@redhat.com> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 1534420566-15799-1-git-send-email-thuth@redhat.com | 7 | Message-id: 20201030022618.785675-12-richard.henderson@linaro.org |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | hw/arm/mps2-tz.c | 32 +++++++++++--------------------- | 11 | target/arm/translate.c | 6 +++ |
12 | 1 file changed, 11 insertions(+), 21 deletions(-) | 12 | target/arm/translate-neon.c.inc | 66 ++++++++++++++++++--------------- |
13 | 2 files changed, 43 insertions(+), 29 deletions(-) | ||
13 | 14 | ||
14 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 15 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/mps2-tz.c | 17 | --- a/target/arm/translate.c |
17 | +++ b/hw/arm/mps2-tz.c | 18 | +++ b/target/arm/translate.c |
18 | @@ -XXX,XX +XXX,XX @@ static void make_ram_alias(MemoryRegion *mr, const char *name, | 19 | @@ -XXX,XX +XXX,XX @@ static void read_neon_element64(TCGv_i64 dest, int reg, int ele, MemOp memop) |
19 | memory_region_add_subregion(get_system_memory(), base, mr); | 20 | long off = neon_element_offset(reg, ele, memop); |
21 | |||
22 | switch (memop) { | ||
23 | + case MO_SL: | ||
24 | + tcg_gen_ld32s_i64(dest, cpu_env, off); | ||
25 | + break; | ||
26 | + case MO_UL: | ||
27 | + tcg_gen_ld32u_i64(dest, cpu_env, off); | ||
28 | + break; | ||
29 | case MO_Q: | ||
30 | tcg_gen_ld_i64(dest, cpu_env, off); | ||
31 | break; | ||
32 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/translate-neon.c.inc | ||
35 | +++ b/target/arm/translate-neon.c.inc | ||
36 | @@ -XXX,XX +XXX,XX @@ static bool trans_Vimm_1r(DisasContext *s, arg_1reg_imm *a) | ||
37 | static bool do_prewiden_3d(DisasContext *s, arg_3diff *a, | ||
38 | NeonGenWidenFn *widenfn, | ||
39 | NeonGenTwo64OpFn *opfn, | ||
40 | - bool src1_wide) | ||
41 | + int src1_mop, int src2_mop) | ||
42 | { | ||
43 | /* 3-regs different lengths, prewidening case (VADDL/VSUBL/VAADW/VSUBW) */ | ||
44 | TCGv_i64 rn0_64, rn1_64, rm_64; | ||
45 | - TCGv_i32 rm; | ||
46 | |||
47 | if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
48 | return false; | ||
49 | @@ -XXX,XX +XXX,XX @@ static bool do_prewiden_3d(DisasContext *s, arg_3diff *a, | ||
50 | return false; | ||
51 | } | ||
52 | |||
53 | - if (!widenfn || !opfn) { | ||
54 | + if (!opfn) { | ||
55 | /* size == 3 case, which is an entirely different insn group */ | ||
56 | return false; | ||
57 | } | ||
58 | |||
59 | - if ((a->vd & 1) || (src1_wide && (a->vn & 1))) { | ||
60 | + if ((a->vd & 1) || (src1_mop == MO_Q && (a->vn & 1))) { | ||
61 | return false; | ||
62 | } | ||
63 | |||
64 | @@ -XXX,XX +XXX,XX @@ static bool do_prewiden_3d(DisasContext *s, arg_3diff *a, | ||
65 | rn1_64 = tcg_temp_new_i64(); | ||
66 | rm_64 = tcg_temp_new_i64(); | ||
67 | |||
68 | - if (src1_wide) { | ||
69 | - read_neon_element64(rn0_64, a->vn, 0, MO_64); | ||
70 | + if (src1_mop >= 0) { | ||
71 | + read_neon_element64(rn0_64, a->vn, 0, src1_mop); | ||
72 | } else { | ||
73 | TCGv_i32 tmp = tcg_temp_new_i32(); | ||
74 | read_neon_element32(tmp, a->vn, 0, MO_32); | ||
75 | widenfn(rn0_64, tmp); | ||
76 | tcg_temp_free_i32(tmp); | ||
77 | } | ||
78 | - rm = tcg_temp_new_i32(); | ||
79 | - read_neon_element32(rm, a->vm, 0, MO_32); | ||
80 | + if (src2_mop >= 0) { | ||
81 | + read_neon_element64(rm_64, a->vm, 0, src2_mop); | ||
82 | + } else { | ||
83 | + TCGv_i32 tmp = tcg_temp_new_i32(); | ||
84 | + read_neon_element32(tmp, a->vm, 0, MO_32); | ||
85 | + widenfn(rm_64, tmp); | ||
86 | + tcg_temp_free_i32(tmp); | ||
87 | + } | ||
88 | |||
89 | - widenfn(rm_64, rm); | ||
90 | - tcg_temp_free_i32(rm); | ||
91 | opfn(rn0_64, rn0_64, rm_64); | ||
92 | |||
93 | /* | ||
94 | * Load second pass inputs before storing the first pass result, to | ||
95 | * avoid incorrect results if a narrow input overlaps with the result. | ||
96 | */ | ||
97 | - if (src1_wide) { | ||
98 | - read_neon_element64(rn1_64, a->vn, 1, MO_64); | ||
99 | + if (src1_mop >= 0) { | ||
100 | + read_neon_element64(rn1_64, a->vn, 1, src1_mop); | ||
101 | } else { | ||
102 | TCGv_i32 tmp = tcg_temp_new_i32(); | ||
103 | read_neon_element32(tmp, a->vn, 1, MO_32); | ||
104 | widenfn(rn1_64, tmp); | ||
105 | tcg_temp_free_i32(tmp); | ||
106 | } | ||
107 | - rm = tcg_temp_new_i32(); | ||
108 | - read_neon_element32(rm, a->vm, 1, MO_32); | ||
109 | + if (src2_mop >= 0) { | ||
110 | + read_neon_element64(rm_64, a->vm, 1, src2_mop); | ||
111 | + } else { | ||
112 | + TCGv_i32 tmp = tcg_temp_new_i32(); | ||
113 | + read_neon_element32(tmp, a->vm, 1, MO_32); | ||
114 | + widenfn(rm_64, tmp); | ||
115 | + tcg_temp_free_i32(tmp); | ||
116 | + } | ||
117 | |||
118 | write_neon_element64(rn0_64, a->vd, 0, MO_64); | ||
119 | |||
120 | - widenfn(rm_64, rm); | ||
121 | - tcg_temp_free_i32(rm); | ||
122 | opfn(rn1_64, rn1_64, rm_64); | ||
123 | write_neon_element64(rn1_64, a->vd, 1, MO_64); | ||
124 | |||
125 | @@ -XXX,XX +XXX,XX @@ static bool do_prewiden_3d(DisasContext *s, arg_3diff *a, | ||
126 | return true; | ||
20 | } | 127 | } |
21 | 128 | ||
22 | -static void init_sysbus_child(Object *parent, const char *childname, | 129 | -#define DO_PREWIDEN(INSN, S, EXT, OP, SRC1WIDE) \ |
23 | - void *child, size_t childsize, | 130 | +#define DO_PREWIDEN(INSN, S, OP, SRC1WIDE, SIGN) \ |
24 | - const char *childtype) | 131 | static bool trans_##INSN##_3d(DisasContext *s, arg_3diff *a) \ |
25 | -{ | 132 | { \ |
26 | - object_initialize(child, childsize, childtype); | 133 | static NeonGenWidenFn * const widenfn[] = { \ |
27 | - object_property_add_child(parent, childname, OBJECT(child), &error_abort); | 134 | gen_helper_neon_widen_##S##8, \ |
28 | - qdev_set_parent_bus(DEVICE(child), sysbus_get_default()); | 135 | gen_helper_neon_widen_##S##16, \ |
29 | - | 136 | - tcg_gen_##EXT##_i32_i64, \ |
30 | -} | 137 | - NULL, \ |
31 | - | 138 | + NULL, NULL, \ |
32 | /* Most of the devices in the AN505 FPGA image sit behind | 139 | }; \ |
33 | * Peripheral Protection Controllers. These data structures | 140 | static NeonGenTwo64OpFn * const addfn[] = { \ |
34 | * define the layout of which devices sit behind which PPCs. | 141 | gen_helper_neon_##OP##l_u16, \ |
35 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_unimp_dev(MPS2TZMachineState *mms, | 142 | @@ -XXX,XX +XXX,XX @@ static bool do_prewiden_3d(DisasContext *s, arg_3diff *a, |
36 | */ | 143 | tcg_gen_##OP##_i64, \ |
37 | UnimplementedDeviceState *uds = opaque; | 144 | NULL, \ |
38 | 145 | }; \ | |
39 | - init_sysbus_child(OBJECT(mms), name, uds, | 146 | - return do_prewiden_3d(s, a, widenfn[a->size], \ |
40 | - sizeof(UnimplementedDeviceState), | 147 | - addfn[a->size], SRC1WIDE); \ |
41 | - TYPE_UNIMPLEMENTED_DEVICE); | 148 | + int narrow_mop = a->size == MO_32 ? MO_32 | SIGN : -1; \ |
42 | + sysbus_init_child_obj(OBJECT(mms), name, uds, | 149 | + return do_prewiden_3d(s, a, widenfn[a->size], addfn[a->size], \ |
43 | + sizeof(UnimplementedDeviceState), | 150 | + SRC1WIDE ? MO_Q : narrow_mop, \ |
44 | + TYPE_UNIMPLEMENTED_DEVICE); | 151 | + narrow_mop); \ |
45 | qdev_prop_set_string(DEVICE(uds), "name", name); | ||
46 | qdev_prop_set_uint64(DEVICE(uds), "size", size); | ||
47 | object_property_set_bool(OBJECT(uds), true, "realized", &error_fatal); | ||
48 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | ||
49 | DeviceState *iotkitdev = DEVICE(&mms->iotkit); | ||
50 | DeviceState *orgate_dev = DEVICE(&mms->uart_irq_orgate); | ||
51 | |||
52 | - init_sysbus_child(OBJECT(mms), name, uart, | ||
53 | - sizeof(mms->uart[0]), TYPE_CMSDK_APB_UART); | ||
54 | + sysbus_init_child_obj(OBJECT(mms), name, uart, sizeof(mms->uart[0]), | ||
55 | + TYPE_CMSDK_APB_UART); | ||
56 | qdev_prop_set_chr(DEVICE(uart), "chardev", serial_hd(i)); | ||
57 | qdev_prop_set_uint32(DEVICE(uart), "pclk-frq", SYSCLK_FRQ); | ||
58 | object_property_set_bool(OBJECT(uart), true, "realized", &error_fatal); | ||
59 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_mpc(MPS2TZMachineState *mms, void *opaque, | ||
60 | |||
61 | memory_region_init_ram(ssram, NULL, name, ramsize[i], &error_fatal); | ||
62 | |||
63 | - init_sysbus_child(OBJECT(mms), mpcname, mpc, | ||
64 | - sizeof(mms->ssram_mpc[0]), TYPE_TZ_MPC); | ||
65 | + sysbus_init_child_obj(OBJECT(mms), mpcname, mpc, sizeof(mms->ssram_mpc[0]), | ||
66 | + TYPE_TZ_MPC); | ||
67 | object_property_set_link(OBJECT(mpc), OBJECT(ssram), | ||
68 | "downstream", &error_fatal); | ||
69 | object_property_set_bool(OBJECT(mpc), true, "realized", &error_fatal); | ||
70 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
71 | exit(1); | ||
72 | } | 152 | } |
73 | 153 | ||
74 | - init_sysbus_child(OBJECT(machine), "iotkit", &mms->iotkit, | 154 | -DO_PREWIDEN(VADDL_S, s, ext, add, false) |
75 | - sizeof(mms->iotkit), TYPE_IOTKIT); | 155 | -DO_PREWIDEN(VADDL_U, u, extu, add, false) |
76 | + sysbus_init_child_obj(OBJECT(machine), "iotkit", &mms->iotkit, | 156 | -DO_PREWIDEN(VSUBL_S, s, ext, sub, false) |
77 | + sizeof(mms->iotkit), TYPE_IOTKIT); | 157 | -DO_PREWIDEN(VSUBL_U, u, extu, sub, false) |
78 | iotkitdev = DEVICE(&mms->iotkit); | 158 | -DO_PREWIDEN(VADDW_S, s, ext, add, true) |
79 | object_property_set_link(OBJECT(&mms->iotkit), OBJECT(system_memory), | 159 | -DO_PREWIDEN(VADDW_U, u, extu, add, true) |
80 | "memory", &error_abort); | 160 | -DO_PREWIDEN(VSUBW_S, s, ext, sub, true) |
81 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 161 | -DO_PREWIDEN(VSUBW_U, u, extu, sub, true) |
82 | int port; | 162 | +DO_PREWIDEN(VADDL_S, s, add, false, MO_SIGN) |
83 | char *gpioname; | 163 | +DO_PREWIDEN(VADDL_U, u, add, false, 0) |
84 | 164 | +DO_PREWIDEN(VSUBL_S, s, sub, false, MO_SIGN) | |
85 | - init_sysbus_child(OBJECT(machine), ppcinfo->name, ppc, | 165 | +DO_PREWIDEN(VSUBL_U, u, sub, false, 0) |
86 | - sizeof(TZPPC), TYPE_TZ_PPC); | 166 | +DO_PREWIDEN(VADDW_S, s, add, true, MO_SIGN) |
87 | + sysbus_init_child_obj(OBJECT(machine), ppcinfo->name, ppc, | 167 | +DO_PREWIDEN(VADDW_U, u, add, true, 0) |
88 | + sizeof(TZPPC), TYPE_TZ_PPC); | 168 | +DO_PREWIDEN(VSUBW_S, s, sub, true, MO_SIGN) |
89 | ppcdev = DEVICE(ppc); | 169 | +DO_PREWIDEN(VSUBW_U, u, sub, true, 0) |
90 | 170 | ||
91 | for (port = 0; port < TZ_NUM_PORTS; port++) { | 171 | static bool do_narrow_3d(DisasContext *s, arg_3diff *a, |
172 | NeonGenTwo64OpFn *opfn, NeonGenNarrowFn *narrowfn) | ||
92 | -- | 173 | -- |
93 | 2.18.0 | 174 | 2.20.1 |
94 | 175 | ||
95 | 176 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | In the neon_padd/pmax/pmin helpers for float16, a cut-and-paste error |
---|---|---|---|
2 | meant we were using the H4() address swizzler macro rather than the | ||
3 | H2() which is required for 2-byte data. This had no effect on | ||
4 | little-endian hosts but meant we put the result data into the | ||
5 | destination Dreg in the wrong order on big-endian hosts. | ||
2 | 6 | ||
3 | With PC, there are 33 registers. Three per line lines up nicely | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | without overflowing 80 columns. | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20201028191712.4910-2-peter.maydell@linaro.org | ||
11 | --- | ||
12 | target/arm/vec_helper.c | 8 ++++---- | ||
13 | 1 file changed, 4 insertions(+), 4 deletions(-) | ||
5 | 14 | ||
6 | Cc: qemu-stable@nongnu.org (3.0.1) | 15 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/translate-a64.c | 13 ++++++------- | ||
12 | 1 file changed, 6 insertions(+), 7 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate-a64.c | 17 | --- a/target/arm/vec_helper.c |
17 | +++ b/target/arm/translate-a64.c | 18 | +++ b/target/arm/vec_helper.c |
18 | @@ -XXX,XX +XXX,XX @@ void aarch64_cpu_dump_state(CPUState *cs, FILE *f, | 19 | @@ -XXX,XX +XXX,XX @@ DO_ABA(gvec_uaba_d, uint64_t) |
19 | int el = arm_current_el(env); | 20 | r2 = float16_##OP(m[H2(0)], m[H2(1)], fpst); \ |
20 | const char *ns_status; | 21 | r3 = float16_##OP(m[H2(2)], m[H2(3)], fpst); \ |
21 | 22 | \ | |
22 | - cpu_fprintf(f, "PC=%016"PRIx64" SP=%016"PRIx64"\n", | 23 | - d[H4(0)] = r0; \ |
23 | - env->pc, env->xregs[31]); | 24 | - d[H4(1)] = r1; \ |
24 | - for (i = 0; i < 31; i++) { | 25 | - d[H4(2)] = r2; \ |
25 | - cpu_fprintf(f, "X%02d=%016"PRIx64, i, env->xregs[i]); | 26 | - d[H4(3)] = r3; \ |
26 | - if ((i % 4) == 3) { | 27 | + d[H2(0)] = r0; \ |
27 | - cpu_fprintf(f, "\n"); | 28 | + d[H2(1)] = r1; \ |
28 | + cpu_fprintf(f, " PC=%016" PRIx64 " ", env->pc); | 29 | + d[H2(2)] = r2; \ |
29 | + for (i = 0; i < 32; i++) { | 30 | + d[H2(3)] = r3; \ |
30 | + if (i == 31) { | ||
31 | + cpu_fprintf(f, " SP=%016" PRIx64 "\n", env->xregs[i]); | ||
32 | } else { | ||
33 | - cpu_fprintf(f, " "); | ||
34 | + cpu_fprintf(f, "X%02d=%016" PRIx64 "%s", i, env->xregs[i], | ||
35 | + (i + 2) % 3 ? " " : "\n"); | ||
36 | } | ||
37 | } | 31 | } |
38 | 32 | ||
33 | DO_NEON_PAIRWISE(neon_padd, add) | ||
39 | -- | 34 | -- |
40 | 2.18.0 | 35 | 2.20.1 |
41 | 36 | ||
42 | 37 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | The helper functions for performing the udot/sdot operations against |
---|---|---|---|
2 | a scalar were not using an address-swizzling macro when converting | ||
3 | the index of the scalar element into a pointer into the vm array. | ||
4 | This had no effect on little-endian hosts but meant we generated | ||
5 | incorrect results on big-endian hosts. | ||
2 | 6 | ||
3 | Cc: qemu-stable@nongnu.org (3.0.1) | 7 | For these insns, the index is indexing over group of 4 8-bit values, |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | so 32 bits per indexed entity, and H4() is therefore what we want. |
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 9 | (For Neon the only possible input indexes are 0 and 1.) |
10 | |||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
14 | Message-id: 20201028191712.4910-3-peter.maydell@linaro.org | ||
7 | --- | 15 | --- |
8 | target/arm/sve_helper.c | 2 +- | 16 | target/arm/vec_helper.c | 4 ++-- |
9 | 1 file changed, 1 insertion(+), 1 deletion(-) | 17 | 1 file changed, 2 insertions(+), 2 deletions(-) |
10 | 18 | ||
11 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | 19 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c |
12 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/sve_helper.c | 21 | --- a/target/arm/vec_helper.c |
14 | +++ b/target/arm/sve_helper.c | 22 | +++ b/target/arm/vec_helper.c |
15 | @@ -XXX,XX +XXX,XX @@ DO_LD1(sve_ld1bdu_r, cpu_ldub_data_ra, uint64_t, uint8_t, ) | 23 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_sdot_idx_b)(void *vd, void *vn, void *vm, uint32_t desc) |
16 | DO_LD1(sve_ld1bds_r, cpu_ldsb_data_ra, uint64_t, int8_t, ) | 24 | intptr_t index = simd_data(desc); |
17 | 25 | uint32_t *d = vd; | |
18 | DO_LD1(sve_ld1hsu_r, cpu_lduw_data_ra, uint32_t, uint16_t, H1_4) | 26 | int8_t *n = vn; |
19 | -DO_LD1(sve_ld1hss_r, cpu_ldsw_data_ra, uint32_t, int8_t, H1_4) | 27 | - int8_t *m_indexed = (int8_t *)vm + index * 4; |
20 | +DO_LD1(sve_ld1hss_r, cpu_ldsw_data_ra, uint32_t, int16_t, H1_4) | 28 | + int8_t *m_indexed = (int8_t *)vm + H4(index) * 4; |
21 | DO_LD1(sve_ld1hdu_r, cpu_lduw_data_ra, uint64_t, uint16_t, ) | 29 | |
22 | DO_LD1(sve_ld1hds_r, cpu_ldsw_data_ra, uint64_t, int16_t, ) | 30 | /* Notice the special case of opr_sz == 8, from aa64/aa32 advsimd. |
23 | 31 | * Otherwise opr_sz is a multiple of 16. | |
32 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_udot_idx_b)(void *vd, void *vn, void *vm, uint32_t desc) | ||
33 | intptr_t index = simd_data(desc); | ||
34 | uint32_t *d = vd; | ||
35 | uint8_t *n = vn; | ||
36 | - uint8_t *m_indexed = (uint8_t *)vm + index * 4; | ||
37 | + uint8_t *m_indexed = (uint8_t *)vm + H4(index) * 4; | ||
38 | |||
39 | /* Notice the special case of opr_sz == 8, from aa64/aa32 advsimd. | ||
40 | * Otherwise opr_sz is a multiple of 16. | ||
24 | -- | 41 | -- |
25 | 2.18.0 | 42 | 2.20.1 |
26 | 43 | ||
27 | 44 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Rémi Denis-Courmont <remi.denis.courmont@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | When support for FZ16 was added, we failed to include the bit | 3 | HCR should be applied when NS is set, not when it is cleared. |
4 | within FPCR_MASK, which means that it could never be set. | ||
5 | Continue to zero FZ16 when ARMv8.2-FP16 is not enabled. | ||
6 | 4 | ||
7 | Fixes: d81ce0ef2c4 | 5 | Signed-off-by: Rémi Denis-Courmont <remi.denis.courmont@huawei.com> |
8 | Cc: qemu-stable@nongnu.org (3.0.1) | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reported-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Reviewed-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
12 | Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
13 | Message-id: 20180810193129.1556-2-richard.henderson@linaro.org | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 8 | --- |
16 | target/arm/cpu.h | 2 +- | 9 | target/arm/helper.c | 5 ++--- |
17 | target/arm/helper.c | 5 +++++ | 10 | 1 file changed, 2 insertions(+), 3 deletions(-) |
18 | 2 files changed, 6 insertions(+), 1 deletion(-) | ||
19 | 11 | ||
20 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/target/arm/cpu.h | ||
23 | +++ b/target/arm/cpu.h | ||
24 | @@ -XXX,XX +XXX,XX @@ void vfp_set_fpscr(CPUARMState *env, uint32_t val); | ||
25 | * we store the underlying state in fpscr and just mask on read/write. | ||
26 | */ | ||
27 | #define FPSR_MASK 0xf800009f | ||
28 | -#define FPCR_MASK 0x07f79f00 | ||
29 | +#define FPCR_MASK 0x07ff9f00 | ||
30 | |||
31 | #define FPCR_FZ16 (1 << 19) /* ARMv8.2+, FP16 flush-to-zero */ | ||
32 | #define FPCR_FZ (1 << 24) /* Flush-to-zero enable bit */ | ||
33 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 12 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
34 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
35 | --- a/target/arm/helper.c | 14 | --- a/target/arm/helper.c |
36 | +++ b/target/arm/helper.c | 15 | +++ b/target/arm/helper.c |
37 | @@ -XXX,XX +XXX,XX @@ void HELPER(vfp_set_fpscr)(CPUARMState *env, uint32_t val) | 16 | @@ -XXX,XX +XXX,XX @@ static void tlbimvaa_is_write(CPUARMState *env, const ARMCPRegInfo *ri, |
38 | int i; | 17 | |
39 | uint32_t changed; | 18 | /* |
40 | 19 | * Non-IS variants of TLB operations are upgraded to | |
41 | + /* When ARMv8.2-FP16 is not supported, FZ16 is RES0. */ | 20 | - * IS versions if we are at NS EL1 and HCR_EL2.FB is set to |
42 | + if (!arm_feature(env, ARM_FEATURE_V8_FP16)) { | 21 | + * IS versions if we are at EL1 and HCR_EL2.FB is effectively set to |
43 | + val &= ~FPCR_FZ16; | 22 | * force broadcast of these operations. |
44 | + } | 23 | */ |
45 | + | 24 | static bool tlb_force_broadcast(CPUARMState *env) |
46 | changed = env->vfp.xregs[ARM_VFP_FPSCR]; | 25 | { |
47 | env->vfp.xregs[ARM_VFP_FPSCR] = (val & 0xffc8ffff); | 26 | - return (env->cp15.hcr_el2 & HCR_FB) && |
48 | env->vfp.vec_len = (val >> 16) & 7; | 27 | - arm_current_el(env) == 1 && arm_is_secure_below_el3(env); |
28 | + return arm_current_el(env) == 1 && (arm_hcr_el2_eff(env) & HCR_FB); | ||
29 | } | ||
30 | |||
31 | static void tlbiall_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
49 | -- | 32 | -- |
50 | 2.18.0 | 33 | 2.20.1 |
51 | 34 | ||
52 | 35 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Rémi Denis-Courmont <remi.denis.courmont@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | When FZ is set, input_denormal exceptions are recognized, but this does | 3 | Secure mode is not exempted from checking SCR_EL3.TLOR, and in the |
4 | not happen with FZ16. The softfloat code has no way to distinguish | 4 | future HCR_EL2.TLOR when S-EL2 is enabled. |
5 | these bits and will raise such exceptions into fp_status_f16.flags, | ||
6 | so ignore them when computing the accumulated flags. | ||
7 | 5 | ||
8 | Cc: qemu-stable@nongnu.org (3.0.1) | 6 | Signed-off-by: Rémi Denis-Courmont <remi.denis.courmont@huawei.com> |
9 | Reported-by: Laurent Desnogues <laurent.desnogues@gmail.com> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Reviewed-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
12 | Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
13 | Message-id: 20180810193129.1556-3-richard.henderson@linaro.org | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 9 | --- |
16 | target/arm/helper.c | 6 +++++- | 10 | target/arm/helper.c | 19 +++++-------------- |
17 | 1 file changed, 5 insertions(+), 1 deletion(-) | 11 | 1 file changed, 5 insertions(+), 14 deletions(-) |
18 | 12 | ||
19 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 13 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
20 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/helper.c | 15 | --- a/target/arm/helper.c |
22 | +++ b/target/arm/helper.c | 16 | +++ b/target/arm/helper.c |
23 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(vfp_get_fpscr)(CPUARMState *env) | 17 | @@ -XXX,XX +XXX,XX @@ static uint64_t id_aa64pfr0_read(CPUARMState *env, const ARMCPRegInfo *ri) |
24 | fpscr = (env->vfp.xregs[ARM_VFP_FPSCR] & 0xffc8ffff) | 18 | #endif |
25 | | (env->vfp.vec_len << 16) | 19 | |
26 | | (env->vfp.vec_stride << 20); | 20 | /* Shared logic between LORID and the rest of the LOR* registers. |
27 | + | 21 | - * Secure state has already been delt with. |
28 | i = get_float_exception_flags(&env->vfp.fp_status); | 22 | + * Secure state exclusion has already been dealt with. |
29 | i |= get_float_exception_flags(&env->vfp.standard_fp_status); | 23 | */ |
30 | - i |= get_float_exception_flags(&env->vfp.fp_status_f16); | 24 | -static CPAccessResult access_lor_ns(CPUARMState *env) |
31 | + /* FZ16 does not generate an input denormal exception. */ | 25 | +static CPAccessResult access_lor_ns(CPUARMState *env, |
32 | + i |= (get_float_exception_flags(&env->vfp.fp_status_f16) | 26 | + const ARMCPRegInfo *ri, bool isread) |
33 | + & ~float_flag_input_denormal); | 27 | { |
34 | + | 28 | int el = arm_current_el(env); |
35 | fpscr |= vfp_exceptbits_from_host(i); | 29 | |
36 | return fpscr; | 30 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_lor_ns(CPUARMState *env) |
31 | return CP_ACCESS_OK; | ||
37 | } | 32 | } |
33 | |||
34 | -static CPAccessResult access_lorid(CPUARMState *env, const ARMCPRegInfo *ri, | ||
35 | - bool isread) | ||
36 | -{ | ||
37 | - if (arm_is_secure_below_el3(env)) { | ||
38 | - /* Access ok in secure mode. */ | ||
39 | - return CP_ACCESS_OK; | ||
40 | - } | ||
41 | - return access_lor_ns(env); | ||
42 | -} | ||
43 | - | ||
44 | static CPAccessResult access_lor_other(CPUARMState *env, | ||
45 | const ARMCPRegInfo *ri, bool isread) | ||
46 | { | ||
47 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_lor_other(CPUARMState *env, | ||
48 | /* Access denied in secure mode. */ | ||
49 | return CP_ACCESS_TRAP; | ||
50 | } | ||
51 | - return access_lor_ns(env); | ||
52 | + return access_lor_ns(env, ri, isread); | ||
53 | } | ||
54 | |||
55 | /* | ||
56 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo lor_reginfo[] = { | ||
57 | .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
58 | { .name = "LORID_EL1", .state = ARM_CP_STATE_AA64, | ||
59 | .opc0 = 3, .opc1 = 0, .crn = 10, .crm = 4, .opc2 = 7, | ||
60 | - .access = PL1_R, .accessfn = access_lorid, | ||
61 | + .access = PL1_R, .accessfn = access_lor_ns, | ||
62 | .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
63 | REGINFO_SENTINEL | ||
64 | }; | ||
38 | -- | 65 | -- |
39 | 2.18.0 | 66 | 2.20.1 |
40 | 67 | ||
41 | 68 | diff view generated by jsdifflib |
1 | From: Joel Stanley <joel@jms.id.au> | 1 | If we're using the capstone disassembler, disassembly of a run of |
---|---|---|---|
2 | instructions more than 32 bytes long disassembles the wrong data for | ||
3 | instructions beyond the 32 byte mark: | ||
2 | 4 | ||
3 | The SDMC on the ast2500 has 170 registers. | 5 | (qemu) xp /16x 0x100 |
6 | 0000000000000100: 0x00000005 0x54410001 0x00000001 0x00001000 | ||
7 | 0000000000000110: 0x00000000 0x00000004 0x54410002 0x3c000000 | ||
8 | 0000000000000120: 0x00000000 0x00000004 0x54410009 0x74736574 | ||
9 | 0000000000000130: 0x00000000 0x00000000 0x00000000 0x00000000 | ||
10 | (qemu) xp /16i 0x100 | ||
11 | 0x00000100: 00000005 andeq r0, r0, r5 | ||
12 | 0x00000104: 54410001 strbpl r0, [r1], #-1 | ||
13 | 0x00000108: 00000001 andeq r0, r0, r1 | ||
14 | 0x0000010c: 00001000 andeq r1, r0, r0 | ||
15 | 0x00000110: 00000000 andeq r0, r0, r0 | ||
16 | 0x00000114: 00000004 andeq r0, r0, r4 | ||
17 | 0x00000118: 54410002 strbpl r0, [r1], #-2 | ||
18 | 0x0000011c: 3c000000 .byte 0x00, 0x00, 0x00, 0x3c | ||
19 | 0x00000120: 54410001 strbpl r0, [r1], #-1 | ||
20 | 0x00000124: 00000001 andeq r0, r0, r1 | ||
21 | 0x00000128: 00001000 andeq r1, r0, r0 | ||
22 | 0x0000012c: 00000000 andeq r0, r0, r0 | ||
23 | 0x00000130: 00000004 andeq r0, r0, r4 | ||
24 | 0x00000134: 54410002 strbpl r0, [r1], #-2 | ||
25 | 0x00000138: 3c000000 .byte 0x00, 0x00, 0x00, 0x3c | ||
26 | 0x0000013c: 00000000 andeq r0, r0, r0 | ||
4 | 27 | ||
5 | Signed-off-by: Joel Stanley <joel@jms.id.au> | 28 | Here the disassembly of 0x120..0x13f is using the data that is in |
6 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | 29 | 0x104..0x123. |
7 | Tested-by: Cédric Le Goater <clg@kaod.org> | 30 | |
8 | Message-id: 20180807075757.7242-2-joel@jms.id.au | 31 | This is caused by passing the wrong value to the read_memory_func(). |
32 | The intention is that at this point in the loop the 'cap_buf' buffer | ||
33 | already contains 'csize' bytes of data for the instruction at guest | ||
34 | addr 'pc', and we want to read in an extra 'tsize' bytes. Those | ||
35 | extra bytes are therefore at 'pc + csize', not 'pc'. On the first | ||
36 | time through the loop 'csize' happens to be zero, so the initial read | ||
37 | of 32 bytes into cap_buf is correct and as long as the disassembly | ||
38 | never needs to read more data we return the correct information. | ||
39 | |||
40 | Use the correct guest address in the call to read_memory_func(). | ||
41 | |||
42 | Cc: qemu-stable@nongnu.org | ||
43 | Fixes: https://bugs.launchpad.net/qemu/+bug/1900779 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 44 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
45 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
46 | Message-id: 20201022132445.25039-1-peter.maydell@linaro.org | ||
10 | --- | 47 | --- |
11 | include/hw/misc/aspeed_sdmc.h | 2 +- | 48 | disas/capstone.c | 2 +- |
12 | 1 file changed, 1 insertion(+), 1 deletion(-) | 49 | 1 file changed, 1 insertion(+), 1 deletion(-) |
13 | 50 | ||
14 | diff --git a/include/hw/misc/aspeed_sdmc.h b/include/hw/misc/aspeed_sdmc.h | 51 | diff --git a/disas/capstone.c b/disas/capstone.c |
15 | index XXXXXXX..XXXXXXX 100644 | 52 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/hw/misc/aspeed_sdmc.h | 53 | --- a/disas/capstone.c |
17 | +++ b/include/hw/misc/aspeed_sdmc.h | 54 | +++ b/disas/capstone.c |
18 | @@ -XXX,XX +XXX,XX @@ | 55 | @@ -XXX,XX +XXX,XX @@ bool cap_disas_monitor(disassemble_info *info, uint64_t pc, int count) |
19 | #define TYPE_ASPEED_SDMC "aspeed.sdmc" | 56 | |
20 | #define ASPEED_SDMC(obj) OBJECT_CHECK(AspeedSDMCState, (obj), TYPE_ASPEED_SDMC) | 57 | /* Make certain that we can make progress. */ |
21 | 58 | assert(tsize != 0); | |
22 | -#define ASPEED_SDMC_NR_REGS (0x8 >> 2) | 59 | - info->read_memory_func(pc, cap_buf + csize, tsize, info); |
23 | +#define ASPEED_SDMC_NR_REGS (0x174 >> 2) | 60 | + info->read_memory_func(pc + csize, cap_buf + csize, tsize, info); |
24 | 61 | csize += tsize; | |
25 | typedef struct AspeedSDMCState { | 62 | |
26 | /*< private >*/ | 63 | if (cs_disasm_iter(handle, &cbuf, &csize, &pc, insn)) { |
27 | -- | 64 | -- |
28 | 2.18.0 | 65 | 2.20.1 |
29 | 66 | ||
30 | 67 | diff view generated by jsdifflib |
1 | From: Trent Piepho <tpiepho@impinj.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | The current emulation will clear the XCH bit when a burst finishes. | 3 | Use the BIT_ULL() macro to ensure we use 64-bit arithmetic. |
4 | This is not quite correct. According to the i.MX7d referemce manual, | 4 | This fixes the following Coverity issue (OVERFLOW_BEFORE_WIDEN): |
5 | Rev 0.1, §10.1.7.3: | ||
6 | 5 | ||
7 | This bit [XCH] is cleared automatically when all data in the TXFIFO | 6 | CID 1432363 (#1 of 1): Unintentional integer overflow: |
8 | and the shift register has been shifted out. | ||
9 | 7 | ||
10 | So XCH should be cleared when the FIFO empties, not on completion of a | 8 | overflow_before_widen: |
11 | burst. The FIFO is 64 x 32 bits = 2048 bits, while the max burst size | 9 | Potentially overflowing expression 1 << scale with type int |
12 | is larger at 4096 bits. So it's possible that the burst is not finished | 10 | (32 bits, signed) is evaluated using 32-bit arithmetic, and |
13 | after the TXFIFO empties. | 11 | then used in a context that expects an expression of type |
12 | hwaddr (64 bits, unsigned). | ||
14 | 13 | ||
15 | Sending a large block (> 2048 bits) with the Linux driver will use a | 14 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
16 | burst that is larger than the TXFIFO. After the TXFIFO has emptied XCH | 15 | Acked-by: Eric Auger <eric.auger@redhat.com> |
17 | does not become unset, as the burst is not yet finished. | 16 | Message-id: 20201030144617.1535064-1-philmd@redhat.com |
18 | |||
19 | What should happen after the TXFIFO empties is the driver will refill it | ||
20 | and set XCH. The rising edge of XCH will trigger another transfer to | ||
21 | begin. However, since the emulation does not set XCH to 0, there is no | ||
22 | rising edge and the next trasfer never begins. | ||
23 | |||
24 | Signed-off-by: Trent Piepho <tpiepho@impinj.com> | ||
25 | Message-id: 20180731201056.29257-1-tpiepho@impinj.com | ||
26 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
28 | --- | 19 | --- |
29 | hw/ssi/imx_spi.c | 3 +-- | 20 | hw/arm/smmuv3.c | 3 ++- |
30 | 1 file changed, 1 insertion(+), 2 deletions(-) | 21 | 1 file changed, 2 insertions(+), 1 deletion(-) |
31 | 22 | ||
32 | diff --git a/hw/ssi/imx_spi.c b/hw/ssi/imx_spi.c | 23 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c |
33 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/hw/ssi/imx_spi.c | 25 | --- a/hw/arm/smmuv3.c |
35 | +++ b/hw/ssi/imx_spi.c | 26 | +++ b/hw/arm/smmuv3.c |
36 | @@ -XXX,XX +XXX,XX @@ static void imx_spi_flush_txfifo(IMXSPIState *s) | 27 | @@ -XXX,XX +XXX,XX @@ |
37 | } | 28 | */ |
38 | 29 | ||
39 | if (s->burst_length <= 0) { | 30 | #include "qemu/osdep.h" |
40 | - s->regs[ECSPI_CONREG] &= ~ECSPI_CONREG_XCH; | 31 | +#include "qemu/bitops.h" |
41 | - | 32 | #include "hw/irq.h" |
42 | if (!imx_spi_is_multiple_master_burst(s)) { | 33 | #include "hw/sysbus.h" |
43 | s->regs[ECSPI_STATREG] |= ECSPI_STATREG_TC; | 34 | #include "migration/vmstate.h" |
44 | break; | 35 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_s1_range_inval(SMMUState *s, Cmd *cmd) |
45 | @@ -XXX,XX +XXX,XX @@ static void imx_spi_flush_txfifo(IMXSPIState *s) | 36 | scale = CMD_SCALE(cmd); |
46 | 37 | num = CMD_NUM(cmd); | |
47 | if (fifo32_is_empty(&s->tx_fifo)) { | 38 | ttl = CMD_TTL(cmd); |
48 | s->regs[ECSPI_STATREG] |= ECSPI_STATREG_TC; | 39 | - num_pages = (num + 1) * (1 << (scale)); |
49 | + s->regs[ECSPI_CONREG] &= ~ECSPI_CONREG_XCH; | 40 | + num_pages = (num + 1) * BIT_ULL(scale); |
50 | } | 41 | } |
51 | 42 | ||
52 | /* TODO: We should also use TDR and RDR bits */ | 43 | if (type == SMMU_CMD_TLBI_NH_VA) { |
53 | -- | 44 | -- |
54 | 2.18.0 | 45 | 2.20.1 |
55 | 46 | ||
56 | 47 | diff view generated by jsdifflib |
1 | From: Joel Stanley <joel@jms.id.au> | 1 | From: Rémi Denis-Courmont <remi.denis.courmont@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | This is required to ensure u-boot SDRAM training completes. | 3 | When booting a CPU with EL3 using the -kernel flag, set up CPTR_EL3 so |
4 | that SVE will not trap to EL3. | ||
4 | 5 | ||
5 | Signed-off-by: Joel Stanley <joel@jms.id.au> | 6 | Signed-off-by: Rémi Denis-Courmont <remi.denis.courmont@huawei.com> |
6 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Tested-by: Cédric Le Goater <clg@kaod.org> | 8 | Message-id: 20201030151541.11976-1-remi@remlab.net |
8 | Message-id: 20180807075757.7242-6-joel@jms.id.au | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | hw/misc/aspeed_sdmc.c | 9 +++++++++ | 11 | hw/arm/boot.c | 3 +++ |
12 | 1 file changed, 9 insertions(+) | 12 | 1 file changed, 3 insertions(+) |
13 | 13 | ||
14 | diff --git a/hw/misc/aspeed_sdmc.c b/hw/misc/aspeed_sdmc.c | 14 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/misc/aspeed_sdmc.c | 16 | --- a/hw/arm/boot.c |
17 | +++ b/hw/misc/aspeed_sdmc.c | 17 | +++ b/hw/arm/boot.c |
18 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ static void do_cpu_reset(void *opaque) |
19 | #define R_STATUS1 (0x60 / 4) | 19 | if (cpu_isar_feature(aa64_mte, cpu)) { |
20 | #define PHY_BUSY_STATE BIT(0) | 20 | env->cp15.scr_el3 |= SCR_ATA; |
21 | 21 | } | |
22 | +#define R_ECC_TEST_CTRL (0x70 / 4) | 22 | + if (cpu_isar_feature(aa64_sve, cpu)) { |
23 | +#define ECC_TEST_FINISHED BIT(12) | 23 | + env->cp15.cptr_el[3] |= CPTR_EZ; |
24 | +#define ECC_TEST_FAIL BIT(13) | 24 | + } |
25 | + | 25 | /* AArch64 kernels never boot in secure mode */ |
26 | /* | 26 | assert(!info->secure_boot); |
27 | * Configuration register Ox4 (for Aspeed AST2400 SOC) | 27 | /* This hook is only supported for AArch32 currently: |
28 | * | ||
29 | @@ -XXX,XX +XXX,XX @@ static void aspeed_sdmc_write(void *opaque, hwaddr addr, uint64_t data, | ||
30 | /* Will never return 'busy' */ | ||
31 | data &= ~PHY_BUSY_STATE; | ||
32 | break; | ||
33 | + case R_ECC_TEST_CTRL: | ||
34 | + /* Always done, always happy */ | ||
35 | + data |= ECC_TEST_FINISHED; | ||
36 | + data &= ~ECC_TEST_FAIL; | ||
37 | + break; | ||
38 | default: | ||
39 | break; | ||
40 | } | ||
41 | -- | 28 | -- |
42 | 2.18.0 | 29 | 2.20.1 |
43 | 30 | ||
44 | 31 | diff view generated by jsdifflib |
1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> | 1 | From: AlexChen <alex.chen@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> | 3 | In omap_lcd_interrupts(), the pointer omap_lcd is dereferinced before |
4 | Message-id: 3853ec555d68e7e25d726170833b775796151a07.1532984236.git.jcd@tribudubois.net | 4 | being check if it is valid, which may lead to NULL pointer dereference. |
5 | So move the assignment to surface after checking that the omap_lcd is valid | ||
6 | and move surface_bits_per_pixel(surface) to after the surface assignment. | ||
7 | |||
8 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
9 | Signed-off-by: AlexChen <alex.chen@huawei.com> | ||
10 | Message-id: 5F9CDB8A.9000001@huawei.com | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 13 | --- |
8 | hw/arm/Makefile.objs | 1 + | 14 | hw/display/omap_lcdc.c | 10 +++++++--- |
9 | include/hw/arm/fsl-imx6ul.h | 339 ++++++++++++++++++ | 15 | 1 file changed, 7 insertions(+), 3 deletions(-) |
10 | hw/arm/fsl-imx6ul.c | 617 ++++++++++++++++++++++++++++++++ | ||
11 | default-configs/arm-softmmu.mak | 1 + | ||
12 | 4 files changed, 958 insertions(+) | ||
13 | create mode 100644 include/hw/arm/fsl-imx6ul.h | ||
14 | create mode 100644 hw/arm/fsl-imx6ul.c | ||
15 | 16 | ||
16 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs | 17 | diff --git a/hw/display/omap_lcdc.c b/hw/display/omap_lcdc.c |
17 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/arm/Makefile.objs | 19 | --- a/hw/display/omap_lcdc.c |
19 | +++ b/hw/arm/Makefile.objs | 20 | +++ b/hw/display/omap_lcdc.c |
20 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_MSF2) += msf2-soc.o msf2-som.o | 21 | @@ -XXX,XX +XXX,XX @@ static void omap_lcd_interrupts(struct omap_lcd_panel_s *s) |
21 | obj-$(CONFIG_IOTKIT) += iotkit.o | 22 | static void omap_update_display(void *opaque) |
22 | obj-$(CONFIG_FSL_IMX7) += fsl-imx7.o mcimx7d-sabre.o | 23 | { |
23 | obj-$(CONFIG_ARM_SMMUV3) += smmu-common.o smmuv3.o | 24 | struct omap_lcd_panel_s *omap_lcd = (struct omap_lcd_panel_s *) opaque; |
24 | +obj-$(CONFIG_FSL_IMX6UL) += fsl-imx6ul.o | 25 | - DisplaySurface *surface = qemu_console_surface(omap_lcd->con); |
25 | diff --git a/include/hw/arm/fsl-imx6ul.h b/include/hw/arm/fsl-imx6ul.h | 26 | + DisplaySurface *surface; |
26 | new file mode 100644 | 27 | draw_line_func draw_line; |
27 | index XXXXXXX..XXXXXXX | 28 | int size, height, first, last; |
28 | --- /dev/null | 29 | int width, linesize, step, bpp, frame_offset; |
29 | +++ b/include/hw/arm/fsl-imx6ul.h | 30 | hwaddr frame_base; |
30 | @@ -XXX,XX +XXX,XX @@ | 31 | |
31 | +/* | 32 | - if (!omap_lcd || omap_lcd->plm == 1 || !omap_lcd->enable || |
32 | + * Copyright (c) 2018 Jean-Christophe Dubois <jcd@tribudubois.net> | 33 | - !surface_bits_per_pixel(surface)) { |
33 | + * | 34 | + if (!omap_lcd || omap_lcd->plm == 1 || !omap_lcd->enable) { |
34 | + * i.MX6ul SoC definitions | ||
35 | + * | ||
36 | + * This program is free software; you can redistribute it and/or modify | ||
37 | + * it under the terms of the GNU General Public License as published by | ||
38 | + * the Free Software Foundation; either version 2 of the License, or | ||
39 | + * (at your option) any later version. | ||
40 | + * | ||
41 | + * This program is distributed in the hope that it will be useful, | ||
42 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
43 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
44 | + * GNU General Public License for more details. | ||
45 | + */ | ||
46 | + | ||
47 | +#ifndef FSL_IMX6UL_H | ||
48 | +#define FSL_IMX6UL_H | ||
49 | + | ||
50 | +#include "hw/arm/arm.h" | ||
51 | +#include "hw/cpu/a15mpcore.h" | ||
52 | +#include "hw/misc/imx6ul_ccm.h" | ||
53 | +#include "hw/misc/imx6_src.h" | ||
54 | +#include "hw/misc/imx7_snvs.h" | ||
55 | +#include "hw/misc/imx7_gpr.h" | ||
56 | +#include "hw/intc/imx_gpcv2.h" | ||
57 | +#include "hw/misc/imx2_wdt.h" | ||
58 | +#include "hw/gpio/imx_gpio.h" | ||
59 | +#include "hw/char/imx_serial.h" | ||
60 | +#include "hw/timer/imx_gpt.h" | ||
61 | +#include "hw/timer/imx_epit.h" | ||
62 | +#include "hw/i2c/imx_i2c.h" | ||
63 | +#include "hw/gpio/imx_gpio.h" | ||
64 | +#include "hw/sd/sdhci.h" | ||
65 | +#include "hw/ssi/imx_spi.h" | ||
66 | +#include "hw/net/imx_fec.h" | ||
67 | +#include "exec/memory.h" | ||
68 | +#include "cpu.h" | ||
69 | + | ||
70 | +#define TYPE_FSL_IMX6UL "fsl,imx6ul" | ||
71 | +#define FSL_IMX6UL(obj) OBJECT_CHECK(FslIMX6ULState, (obj), TYPE_FSL_IMX6UL) | ||
72 | + | ||
73 | +enum FslIMX6ULConfiguration { | ||
74 | + FSL_IMX6UL_NUM_CPUS = 1, | ||
75 | + FSL_IMX6UL_NUM_UARTS = 8, | ||
76 | + FSL_IMX6UL_NUM_ETHS = 2, | ||
77 | + FSL_IMX6UL_ETH_NUM_TX_RINGS = 2, | ||
78 | + FSL_IMX6UL_NUM_USDHCS = 2, | ||
79 | + FSL_IMX6UL_NUM_WDTS = 3, | ||
80 | + FSL_IMX6UL_NUM_GPTS = 2, | ||
81 | + FSL_IMX6UL_NUM_EPITS = 2, | ||
82 | + FSL_IMX6UL_NUM_IOMUXCS = 2, | ||
83 | + FSL_IMX6UL_NUM_GPIOS = 5, | ||
84 | + FSL_IMX6UL_NUM_I2CS = 4, | ||
85 | + FSL_IMX6UL_NUM_ECSPIS = 4, | ||
86 | + FSL_IMX6UL_NUM_ADCS = 2, | ||
87 | +}; | ||
88 | + | ||
89 | +typedef struct FslIMX6ULState { | ||
90 | + /*< private >*/ | ||
91 | + DeviceState parent_obj; | ||
92 | + | ||
93 | + /*< public >*/ | ||
94 | + ARMCPU cpu[FSL_IMX6UL_NUM_CPUS]; | ||
95 | + A15MPPrivState a7mpcore; | ||
96 | + IMXGPTState gpt[FSL_IMX6UL_NUM_GPTS]; | ||
97 | + IMXEPITState epit[FSL_IMX6UL_NUM_EPITS]; | ||
98 | + IMXGPIOState gpio[FSL_IMX6UL_NUM_GPIOS]; | ||
99 | + IMX6ULCCMState ccm; | ||
100 | + IMX6SRCState src; | ||
101 | + IMX7SNVSState snvs; | ||
102 | + IMXGPCv2State gpcv2; | ||
103 | + IMX7GPRState gpr; | ||
104 | + IMXSPIState spi[FSL_IMX6UL_NUM_ECSPIS]; | ||
105 | + IMXI2CState i2c[FSL_IMX6UL_NUM_I2CS]; | ||
106 | + IMXSerialState uart[FSL_IMX6UL_NUM_UARTS]; | ||
107 | + IMXFECState eth[FSL_IMX6UL_NUM_ETHS]; | ||
108 | + SDHCIState usdhc[FSL_IMX6UL_NUM_USDHCS]; | ||
109 | + IMX2WdtState wdt[FSL_IMX6UL_NUM_WDTS]; | ||
110 | + MemoryRegion rom; | ||
111 | + MemoryRegion caam; | ||
112 | + MemoryRegion ocram; | ||
113 | + MemoryRegion ocram_alias; | ||
114 | +} FslIMX6ULState; | ||
115 | + | ||
116 | +enum FslIMX6ULMemoryMap { | ||
117 | + FSL_IMX6UL_MMDC_ADDR = 0x80000000, | ||
118 | + FSL_IMX6UL_MMDC_SIZE = 2 * 1024 * 1024 * 1024UL, | ||
119 | + | ||
120 | + FSL_IMX6UL_QSPI1_MEM_ADDR = 0x60000000, | ||
121 | + FSL_IMX6UL_EIM_ALIAS_ADDR = 0x58000000, | ||
122 | + FSL_IMX6UL_EIM_CS_ADDR = 0x50000000, | ||
123 | + FSL_IMX6UL_AES_ENCRYPT_ADDR = 0x10000000, | ||
124 | + FSL_IMX6UL_QSPI1_RX_ADDR = 0x0C000000, | ||
125 | + | ||
126 | + /* AIPS-2 */ | ||
127 | + FSL_IMX6UL_UART6_ADDR = 0x021FC000, | ||
128 | + FSL_IMX6UL_I2C4_ADDR = 0x021F8000, | ||
129 | + FSL_IMX6UL_UART5_ADDR = 0x021F4000, | ||
130 | + FSL_IMX6UL_UART4_ADDR = 0x021F0000, | ||
131 | + FSL_IMX6UL_UART3_ADDR = 0x021EC000, | ||
132 | + FSL_IMX6UL_UART2_ADDR = 0x021E8000, | ||
133 | + FSL_IMX6UL_WDOG3_ADDR = 0x021E4000, | ||
134 | + FSL_IMX6UL_QSPI_ADDR = 0x021E0000, | ||
135 | + FSL_IMX6UL_SYS_CNT_CTRL_ADDR = 0x021DC000, | ||
136 | + FSL_IMX6UL_SYS_CNT_CMP_ADDR = 0x021D8000, | ||
137 | + FSL_IMX6UL_SYS_CNT_RD_ADDR = 0x021D4000, | ||
138 | + FSL_IMX6UL_TZASC_ADDR = 0x021D0000, | ||
139 | + FSL_IMX6UL_PXP_ADDR = 0x021CC000, | ||
140 | + FSL_IMX6UL_LCDIF_ADDR = 0x021C8000, | ||
141 | + FSL_IMX6UL_CSI_ADDR = 0x021C4000, | ||
142 | + FSL_IMX6UL_CSU_ADDR = 0x021C0000, | ||
143 | + FSL_IMX6UL_OCOTP_CTRL_ADDR = 0x021BC000, | ||
144 | + FSL_IMX6UL_EIM_ADDR = 0x021B8000, | ||
145 | + FSL_IMX6UL_SIM2_ADDR = 0x021B4000, | ||
146 | + FSL_IMX6UL_MMDC_CFG_ADDR = 0x021B0000, | ||
147 | + FSL_IMX6UL_ROMCP_ADDR = 0x021AC000, | ||
148 | + FSL_IMX6UL_I2C3_ADDR = 0x021A8000, | ||
149 | + FSL_IMX6UL_I2C2_ADDR = 0x021A4000, | ||
150 | + FSL_IMX6UL_I2C1_ADDR = 0x021A0000, | ||
151 | + FSL_IMX6UL_ADC2_ADDR = 0x0219C000, | ||
152 | + FSL_IMX6UL_ADC1_ADDR = 0x02198000, | ||
153 | + FSL_IMX6UL_USDHC2_ADDR = 0x02194000, | ||
154 | + FSL_IMX6UL_USDHC1_ADDR = 0x02190000, | ||
155 | + FSL_IMX6UL_SIM1_ADDR = 0x0218C000, | ||
156 | + FSL_IMX6UL_ENET1_ADDR = 0x02188000, | ||
157 | + FSL_IMX6UL_USBO2_USBMISC_ADDR = 0x02184800, | ||
158 | + FSL_IMX6UL_USBO2_USB_ADDR = 0x02184000, | ||
159 | + FSL_IMX6UL_USBO2_PL301_ADDR = 0x02180000, | ||
160 | + FSL_IMX6UL_AIPS2_CFG_ADDR = 0x0217C000, | ||
161 | + FSL_IMX6UL_CAAM_ADDR = 0x02140000, | ||
162 | + FSL_IMX6UL_A7MPCORE_DAP_ADDR = 0x02100000, | ||
163 | + | ||
164 | + /* AIPS-1 */ | ||
165 | + FSL_IMX6UL_PWM8_ADDR = 0x020FC000, | ||
166 | + FSL_IMX6UL_PWM7_ADDR = 0x020F8000, | ||
167 | + FSL_IMX6UL_PWM6_ADDR = 0x020F4000, | ||
168 | + FSL_IMX6UL_PWM5_ADDR = 0x020F0000, | ||
169 | + FSL_IMX6UL_SDMA_ADDR = 0x020EC000, | ||
170 | + FSL_IMX6UL_GPT2_ADDR = 0x020E8000, | ||
171 | + FSL_IMX6UL_IOMUXC_GPR_ADDR = 0x020E4000, | ||
172 | + FSL_IMX6UL_IOMUXC_ADDR = 0x020E0000, | ||
173 | + FSL_IMX6UL_GPC_ADDR = 0x020DC000, | ||
174 | + FSL_IMX6UL_SRC_ADDR = 0x020D8000, | ||
175 | + FSL_IMX6UL_EPIT2_ADDR = 0x020D4000, | ||
176 | + FSL_IMX6UL_EPIT1_ADDR = 0x020D0000, | ||
177 | + FSL_IMX6UL_SNVS_HP_ADDR = 0x020CC000, | ||
178 | + FSL_IMX6UL_ANALOG_ADDR = 0x020C8000, | ||
179 | + FSL_IMX6UL_CCM_ADDR = 0x020C4000, | ||
180 | + FSL_IMX6UL_WDOG2_ADDR = 0x020C0000, | ||
181 | + FSL_IMX6UL_WDOG1_ADDR = 0x020BC000, | ||
182 | + FSL_IMX6UL_KPP_ADDR = 0x020B8000, | ||
183 | + FSL_IMX6UL_ENET2_ADDR = 0x020B4000, | ||
184 | + FSL_IMX6UL_SNVS_LP_ADDR = 0x020B0000, | ||
185 | + FSL_IMX6UL_GPIO5_ADDR = 0x020AC000, | ||
186 | + FSL_IMX6UL_GPIO4_ADDR = 0x020A8000, | ||
187 | + FSL_IMX6UL_GPIO3_ADDR = 0x020A4000, | ||
188 | + FSL_IMX6UL_GPIO2_ADDR = 0x020A0000, | ||
189 | + FSL_IMX6UL_GPIO1_ADDR = 0x0209C000, | ||
190 | + FSL_IMX6UL_GPT1_ADDR = 0x02098000, | ||
191 | + FSL_IMX6UL_CAN2_ADDR = 0x02094000, | ||
192 | + FSL_IMX6UL_CAN1_ADDR = 0x02090000, | ||
193 | + FSL_IMX6UL_PWM4_ADDR = 0x0208C000, | ||
194 | + FSL_IMX6UL_PWM3_ADDR = 0x02088000, | ||
195 | + FSL_IMX6UL_PWM2_ADDR = 0x02084000, | ||
196 | + FSL_IMX6UL_PWM1_ADDR = 0x02080000, | ||
197 | + FSL_IMX6UL_AIPS1_CFG_ADDR = 0x0207C000, | ||
198 | + FSL_IMX6UL_BEE_ADDR = 0x02044000, | ||
199 | + FSL_IMX6UL_TOUCH_CTRL_ADDR = 0x02040000, | ||
200 | + FSL_IMX6UL_SPBA_ADDR = 0x0203C000, | ||
201 | + FSL_IMX6UL_ASRC_ADDR = 0x02034000, | ||
202 | + FSL_IMX6UL_SAI3_ADDR = 0x02030000, | ||
203 | + FSL_IMX6UL_SAI2_ADDR = 0x0202C000, | ||
204 | + FSL_IMX6UL_SAI1_ADDR = 0x02028000, | ||
205 | + FSL_IMX6UL_UART8_ADDR = 0x02024000, | ||
206 | + FSL_IMX6UL_UART1_ADDR = 0x02020000, | ||
207 | + FSL_IMX6UL_UART7_ADDR = 0x02018000, | ||
208 | + FSL_IMX6UL_ECSPI4_ADDR = 0x02014000, | ||
209 | + FSL_IMX6UL_ECSPI3_ADDR = 0x02010000, | ||
210 | + FSL_IMX6UL_ECSPI2_ADDR = 0x0200C000, | ||
211 | + FSL_IMX6UL_ECSPI1_ADDR = 0x02008000, | ||
212 | + FSL_IMX6UL_SPDIF_ADDR = 0x02004000, | ||
213 | + | ||
214 | + FSL_IMX6UL_APBH_DMA_ADDR = 0x01804000, | ||
215 | + FSL_IMX6UL_APBH_DMA_SIZE = (32 * 1024), | ||
216 | + | ||
217 | + FSL_IMX6UL_A7MPCORE_ADDR = 0x00A00000, | ||
218 | + | ||
219 | + FSL_IMX6UL_OCRAM_ALIAS_ADDR = 0x00920000, | ||
220 | + FSL_IMX6UL_OCRAM_ALIAS_SIZE = 0x00060000, | ||
221 | + FSL_IMX6UL_OCRAM_MEM_ADDR = 0x00900000, | ||
222 | + FSL_IMX6UL_OCRAM_MEM_SIZE = 0x00020000, | ||
223 | + FSL_IMX6UL_CAAM_MEM_ADDR = 0x00100000, | ||
224 | + FSL_IMX6UL_CAAM_MEM_SIZE = 0x00008000, | ||
225 | + FSL_IMX6UL_ROM_ADDR = 0x00000000, | ||
226 | + FSL_IMX6UL_ROM_SIZE = 0x00018000, | ||
227 | +}; | ||
228 | + | ||
229 | +enum FslIMX6ULIRQs { | ||
230 | + FSL_IMX6UL_IOMUXC_IRQ = 0, | ||
231 | + FSL_IMX6UL_DAP_IRQ = 1, | ||
232 | + FSL_IMX6UL_SDMA_IRQ = 2, | ||
233 | + FSL_IMX6UL_TSC_IRQ = 3, | ||
234 | + FSL_IMX6UL_SNVS_IRQ = 4, | ||
235 | + FSL_IMX6UL_LCDIF_IRQ = 5, | ||
236 | + FSL_IMX6UL_BEE_IRQ = 6, | ||
237 | + FSL_IMX6UL_CSI_IRQ = 7, | ||
238 | + FSL_IMX6UL_PXP_IRQ = 8, | ||
239 | + FSL_IMX6UL_SCTR1_IRQ = 9, | ||
240 | + FSL_IMX6UL_SCTR2_IRQ = 10, | ||
241 | + FSL_IMX6UL_WDOG3_IRQ = 11, | ||
242 | + FSL_IMX6UL_APBH_DMA_IRQ = 13, | ||
243 | + FSL_IMX6UL_WEIM_IRQ = 14, | ||
244 | + FSL_IMX6UL_RAWNAND1_IRQ = 15, | ||
245 | + FSL_IMX6UL_RAWNAND2_IRQ = 16, | ||
246 | + FSL_IMX6UL_UART6_IRQ = 17, | ||
247 | + FSL_IMX6UL_SRTC_IRQ = 19, | ||
248 | + FSL_IMX6UL_SRTC_SEC_IRQ = 20, | ||
249 | + FSL_IMX6UL_CSU_IRQ = 21, | ||
250 | + FSL_IMX6UL_USDHC1_IRQ = 22, | ||
251 | + FSL_IMX6UL_USDHC2_IRQ = 23, | ||
252 | + FSL_IMX6UL_SAI3_IRQ = 24, | ||
253 | + FSL_IMX6UL_SAI32_IRQ = 25, | ||
254 | + | ||
255 | + FSL_IMX6UL_UART1_IRQ = 26, | ||
256 | + FSL_IMX6UL_UART2_IRQ = 27, | ||
257 | + FSL_IMX6UL_UART3_IRQ = 28, | ||
258 | + FSL_IMX6UL_UART4_IRQ = 29, | ||
259 | + FSL_IMX6UL_UART5_IRQ = 30, | ||
260 | + | ||
261 | + FSL_IMX6UL_ECSPI1_IRQ = 31, | ||
262 | + FSL_IMX6UL_ECSPI2_IRQ = 32, | ||
263 | + FSL_IMX6UL_ECSPI3_IRQ = 33, | ||
264 | + FSL_IMX6UL_ECSPI4_IRQ = 34, | ||
265 | + | ||
266 | + FSL_IMX6UL_I2C4_IRQ = 35, | ||
267 | + FSL_IMX6UL_I2C1_IRQ = 36, | ||
268 | + FSL_IMX6UL_I2C2_IRQ = 37, | ||
269 | + FSL_IMX6UL_I2C3_IRQ = 38, | ||
270 | + | ||
271 | + FSL_IMX6UL_UART7_IRQ = 39, | ||
272 | + FSL_IMX6UL_UART8_IRQ = 40, | ||
273 | + | ||
274 | + FSL_IMX6UL_USB1_IRQ = 42, | ||
275 | + FSL_IMX6UL_USB2_IRQ = 43, | ||
276 | + FSL_IMX6UL_USB_PHY1_IRQ = 44, | ||
277 | + FSL_IMX6UL_USB_PHY2_IRQ = 44, | ||
278 | + | ||
279 | + FSL_IMX6UL_CAAM_JQ2_IRQ = 46, | ||
280 | + FSL_IMX6UL_CAAM_ERR_IRQ = 47, | ||
281 | + FSL_IMX6UL_CAAM_RTIC_IRQ = 48, | ||
282 | + FSL_IMX6UL_TEMP_IRQ = 49, | ||
283 | + FSL_IMX6UL_ASRC_IRQ = 50, | ||
284 | + FSL_IMX6UL_SPDIF_IRQ = 52, | ||
285 | + FSL_IMX6UL_PMU_REG_IRQ = 54, | ||
286 | + FSL_IMX6UL_GPT1_IRQ = 55, | ||
287 | + | ||
288 | + FSL_IMX6UL_EPIT1_IRQ = 56, | ||
289 | + FSL_IMX6UL_EPIT2_IRQ = 57, | ||
290 | + | ||
291 | + FSL_IMX6UL_GPIO1_INT7_IRQ = 58, | ||
292 | + FSL_IMX6UL_GPIO1_INT6_IRQ = 59, | ||
293 | + FSL_IMX6UL_GPIO1_INT5_IRQ = 60, | ||
294 | + FSL_IMX6UL_GPIO1_INT4_IRQ = 61, | ||
295 | + FSL_IMX6UL_GPIO1_INT3_IRQ = 62, | ||
296 | + FSL_IMX6UL_GPIO1_INT2_IRQ = 63, | ||
297 | + FSL_IMX6UL_GPIO1_INT1_IRQ = 64, | ||
298 | + FSL_IMX6UL_GPIO1_INT0_IRQ = 65, | ||
299 | + FSL_IMX6UL_GPIO1_LOW_IRQ = 66, | ||
300 | + FSL_IMX6UL_GPIO1_HIGH_IRQ = 67, | ||
301 | + FSL_IMX6UL_GPIO2_LOW_IRQ = 68, | ||
302 | + FSL_IMX6UL_GPIO2_HIGH_IRQ = 69, | ||
303 | + FSL_IMX6UL_GPIO3_LOW_IRQ = 70, | ||
304 | + FSL_IMX6UL_GPIO3_HIGH_IRQ = 71, | ||
305 | + FSL_IMX6UL_GPIO4_LOW_IRQ = 72, | ||
306 | + FSL_IMX6UL_GPIO4_HIGH_IRQ = 73, | ||
307 | + FSL_IMX6UL_GPIO5_LOW_IRQ = 74, | ||
308 | + FSL_IMX6UL_GPIO5_HIGH_IRQ = 75, | ||
309 | + | ||
310 | + FSL_IMX6UL_WDOG1_IRQ = 80, | ||
311 | + FSL_IMX6UL_WDOG2_IRQ = 81, | ||
312 | + | ||
313 | + FSL_IMX6UL_KPP_IRQ = 82, | ||
314 | + | ||
315 | + FSL_IMX6UL_PWM1_IRQ = 83, | ||
316 | + FSL_IMX6UL_PWM2_IRQ = 84, | ||
317 | + FSL_IMX6UL_PWM3_IRQ = 85, | ||
318 | + FSL_IMX6UL_PWM4_IRQ = 86, | ||
319 | + | ||
320 | + FSL_IMX6UL_CCM1_IRQ = 87, | ||
321 | + FSL_IMX6UL_CCM2_IRQ = 88, | ||
322 | + | ||
323 | + FSL_IMX6UL_GPC_IRQ = 89, | ||
324 | + | ||
325 | + FSL_IMX6UL_SRC_IRQ = 91, | ||
326 | + | ||
327 | + FSL_IMX6UL_CPU_PERF_IRQ = 94, | ||
328 | + FSL_IMX6UL_CPU_CTI_IRQ = 95, | ||
329 | + | ||
330 | + FSL_IMX6UL_SRC_WDOG_IRQ = 96, | ||
331 | + | ||
332 | + FSL_IMX6UL_SAI1_IRQ = 97, | ||
333 | + FSL_IMX6UL_SAI2_IRQ = 98, | ||
334 | + | ||
335 | + FSL_IMX6UL_ADC1_IRQ = 100, | ||
336 | + FSL_IMX6UL_ADC2_IRQ = 101, | ||
337 | + | ||
338 | + FSL_IMX6UL_SJC_IRQ = 104, | ||
339 | + | ||
340 | + FSL_IMX6UL_CAAM_RING0_IRQ = 105, | ||
341 | + FSL_IMX6UL_CAAM_RING1_IRQ = 106, | ||
342 | + | ||
343 | + FSL_IMX6UL_QSPI_IRQ = 107, | ||
344 | + | ||
345 | + FSL_IMX6UL_TZASC_IRQ = 108, | ||
346 | + | ||
347 | + FSL_IMX6UL_GPT2_IRQ = 109, | ||
348 | + | ||
349 | + FSL_IMX6UL_CAN1_IRQ = 110, | ||
350 | + FSL_IMX6UL_CAN2_IRQ = 111, | ||
351 | + | ||
352 | + FSL_IMX6UL_SIM1_IRQ = 112, | ||
353 | + FSL_IMX6UL_SIM2_IRQ = 113, | ||
354 | + | ||
355 | + FSL_IMX6UL_PWM5_IRQ = 114, | ||
356 | + FSL_IMX6UL_PWM6_IRQ = 115, | ||
357 | + FSL_IMX6UL_PWM7_IRQ = 116, | ||
358 | + FSL_IMX6UL_PWM8_IRQ = 117, | ||
359 | + | ||
360 | + FSL_IMX6UL_ENET1_IRQ = 118, | ||
361 | + FSL_IMX6UL_ENET1_TIMER_IRQ = 119, | ||
362 | + FSL_IMX6UL_ENET2_IRQ = 120, | ||
363 | + FSL_IMX6UL_ENET2_TIMER_IRQ = 121, | ||
364 | + | ||
365 | + FSL_IMX6UL_PMU_CORE_IRQ = 127, | ||
366 | + FSL_IMX6UL_MAX_IRQ = 128, | ||
367 | +}; | ||
368 | + | ||
369 | +#endif /* FSL_IMX6UL_H */ | ||
370 | diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c | ||
371 | new file mode 100644 | ||
372 | index XXXXXXX..XXXXXXX | ||
373 | --- /dev/null | ||
374 | +++ b/hw/arm/fsl-imx6ul.c | ||
375 | @@ -XXX,XX +XXX,XX @@ | ||
376 | +/* | ||
377 | + * Copyright (c) 2018 Jean-Christophe Dubois <jcd@tribudubois.net> | ||
378 | + * | ||
379 | + * i.MX6UL SOC emulation. | ||
380 | + * | ||
381 | + * Based on hw/arm/fsl-imx7.c | ||
382 | + * | ||
383 | + * This program is free software; you can redistribute it and/or modify | ||
384 | + * it under the terms of the GNU General Public License as published by | ||
385 | + * the Free Software Foundation; either version 2 of the License, or | ||
386 | + * (at your option) any later version. | ||
387 | + * | ||
388 | + * This program is distributed in the hope that it will be useful, | ||
389 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
390 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
391 | + * GNU General Public License for more details. | ||
392 | + */ | ||
393 | + | ||
394 | +#include "qemu/osdep.h" | ||
395 | +#include "qapi/error.h" | ||
396 | +#include "qemu-common.h" | ||
397 | +#include "hw/arm/fsl-imx6ul.h" | ||
398 | +#include "hw/misc/unimp.h" | ||
399 | +#include "sysemu/sysemu.h" | ||
400 | +#include "qemu/error-report.h" | ||
401 | + | ||
402 | +#define NAME_SIZE 20 | ||
403 | + | ||
404 | +static void fsl_imx6ul_init(Object *obj) | ||
405 | +{ | ||
406 | + FslIMX6ULState *s = FSL_IMX6UL(obj); | ||
407 | + char name[NAME_SIZE]; | ||
408 | + int i; | ||
409 | + | ||
410 | + for (i = 0; i < MIN(smp_cpus, FSL_IMX6UL_NUM_CPUS); i++) { | ||
411 | + snprintf(name, NAME_SIZE, "cpu%d", i); | ||
412 | + object_initialize_child(obj, name, &s->cpu[i], sizeof(s->cpu[i]), | ||
413 | + "cortex-a7-" TYPE_ARM_CPU, &error_abort, NULL); | ||
414 | + } | ||
415 | + | ||
416 | + /* | ||
417 | + * A7MPCORE | ||
418 | + */ | ||
419 | + sysbus_init_child_obj(obj, "a7mpcore", &s->a7mpcore, sizeof(s->a7mpcore), | ||
420 | + TYPE_A15MPCORE_PRIV); | ||
421 | + | ||
422 | + /* | ||
423 | + * CCM | ||
424 | + */ | ||
425 | + sysbus_init_child_obj(obj, "ccm", &s->ccm, sizeof(s->ccm), TYPE_IMX6UL_CCM); | ||
426 | + | ||
427 | + /* | ||
428 | + * SRC | ||
429 | + */ | ||
430 | + sysbus_init_child_obj(obj, "src", &s->src, sizeof(s->src), TYPE_IMX6_SRC); | ||
431 | + | ||
432 | + /* | ||
433 | + * GPCv2 | ||
434 | + */ | ||
435 | + sysbus_init_child_obj(obj, "gpcv2", &s->gpcv2, sizeof(s->gpcv2), | ||
436 | + TYPE_IMX_GPCV2); | ||
437 | + | ||
438 | + /* | ||
439 | + * SNVS | ||
440 | + */ | ||
441 | + sysbus_init_child_obj(obj, "snvs", &s->snvs, sizeof(s->snvs), | ||
442 | + TYPE_IMX7_SNVS); | ||
443 | + | ||
444 | + /* | ||
445 | + * GPR | ||
446 | + */ | ||
447 | + sysbus_init_child_obj(obj, "gpr", &s->gpr, sizeof(s->gpr), | ||
448 | + TYPE_IMX7_GPR); | ||
449 | + | ||
450 | + /* | ||
451 | + * GPIOs 1 to 5 | ||
452 | + */ | ||
453 | + for (i = 0; i < FSL_IMX6UL_NUM_GPIOS; i++) { | ||
454 | + snprintf(name, NAME_SIZE, "gpio%d", i); | ||
455 | + sysbus_init_child_obj(obj, name, &s->gpio[i], sizeof(s->gpio[i]), | ||
456 | + TYPE_IMX_GPIO); | ||
457 | + } | ||
458 | + | ||
459 | + /* | ||
460 | + * GPT 1, 2 | ||
461 | + */ | ||
462 | + for (i = 0; i < FSL_IMX6UL_NUM_GPTS; i++) { | ||
463 | + snprintf(name, NAME_SIZE, "gpt%d", i); | ||
464 | + sysbus_init_child_obj(obj, name, &s->gpt[i], sizeof(s->gpt[i]), | ||
465 | + TYPE_IMX7_GPT); | ||
466 | + } | ||
467 | + | ||
468 | + /* | ||
469 | + * EPIT 1, 2 | ||
470 | + */ | ||
471 | + for (i = 0; i < FSL_IMX6UL_NUM_EPITS; i++) { | ||
472 | + snprintf(name, NAME_SIZE, "epit%d", i + 1); | ||
473 | + sysbus_init_child_obj(obj, name, &s->epit[i], sizeof(s->epit[i]), | ||
474 | + TYPE_IMX_EPIT); | ||
475 | + } | ||
476 | + | ||
477 | + /* | ||
478 | + * eCSPI | ||
479 | + */ | ||
480 | + for (i = 0; i < FSL_IMX6UL_NUM_ECSPIS; i++) { | ||
481 | + snprintf(name, NAME_SIZE, "spi%d", i + 1); | ||
482 | + sysbus_init_child_obj(obj, name, &s->spi[i], sizeof(s->spi[i]), | ||
483 | + TYPE_IMX_SPI); | ||
484 | + } | ||
485 | + | ||
486 | + /* | ||
487 | + * I2C | ||
488 | + */ | ||
489 | + for (i = 0; i < FSL_IMX6UL_NUM_I2CS; i++) { | ||
490 | + snprintf(name, NAME_SIZE, "i2c%d", i + 1); | ||
491 | + sysbus_init_child_obj(obj, name, &s->i2c[i], sizeof(s->i2c[i]), | ||
492 | + TYPE_IMX_I2C); | ||
493 | + } | ||
494 | + | ||
495 | + /* | ||
496 | + * UART | ||
497 | + */ | ||
498 | + for (i = 0; i < FSL_IMX6UL_NUM_UARTS; i++) { | ||
499 | + snprintf(name, NAME_SIZE, "uart%d", i); | ||
500 | + sysbus_init_child_obj(obj, name, &s->uart[i], sizeof(s->uart[i]), | ||
501 | + TYPE_IMX_SERIAL); | ||
502 | + } | ||
503 | + | ||
504 | + /* | ||
505 | + * Ethernet | ||
506 | + */ | ||
507 | + for (i = 0; i < FSL_IMX6UL_NUM_ETHS; i++) { | ||
508 | + snprintf(name, NAME_SIZE, "eth%d", i); | ||
509 | + sysbus_init_child_obj(obj, name, &s->eth[i], sizeof(s->eth[i]), | ||
510 | + TYPE_IMX_ENET); | ||
511 | + } | ||
512 | + | ||
513 | + /* | ||
514 | + * SDHCI | ||
515 | + */ | ||
516 | + for (i = 0; i < FSL_IMX6UL_NUM_USDHCS; i++) { | ||
517 | + snprintf(name, NAME_SIZE, "usdhc%d", i); | ||
518 | + sysbus_init_child_obj(obj, name, &s->usdhc[i], sizeof(s->usdhc[i]), | ||
519 | + TYPE_IMX_USDHC); | ||
520 | + } | ||
521 | + | ||
522 | + /* | ||
523 | + * Watchdog | ||
524 | + */ | ||
525 | + for (i = 0; i < FSL_IMX6UL_NUM_WDTS; i++) { | ||
526 | + snprintf(name, NAME_SIZE, "wdt%d", i); | ||
527 | + sysbus_init_child_obj(obj, name, &s->wdt[i], sizeof(s->wdt[i]), | ||
528 | + TYPE_IMX2_WDT); | ||
529 | + } | ||
530 | +} | ||
531 | + | ||
532 | +static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
533 | +{ | ||
534 | + FslIMX6ULState *s = FSL_IMX6UL(dev); | ||
535 | + int i; | ||
536 | + qemu_irq irq; | ||
537 | + char name[NAME_SIZE]; | ||
538 | + | ||
539 | + if (smp_cpus > FSL_IMX6UL_NUM_CPUS) { | ||
540 | + error_setg(errp, "%s: Only %d CPUs are supported (%d requested)", | ||
541 | + TYPE_FSL_IMX6UL, FSL_IMX6UL_NUM_CPUS, smp_cpus); | ||
542 | + return; | 35 | + return; |
543 | + } | 36 | + } |
544 | + | 37 | + |
545 | + for (i = 0; i < smp_cpus; i++) { | 38 | + surface = qemu_console_surface(omap_lcd->con); |
546 | + Object *o = OBJECT(&s->cpu[i]); | 39 | + if (!surface_bits_per_pixel(surface)) { |
547 | + | 40 | return; |
548 | + object_property_set_int(o, QEMU_PSCI_CONDUIT_SMC, | 41 | } |
549 | + "psci-conduit", &error_abort); | ||
550 | + | ||
551 | + /* On uniprocessor, the CBAR is set to 0 */ | ||
552 | + if (smp_cpus > 1) { | ||
553 | + object_property_set_int(o, FSL_IMX6UL_A7MPCORE_ADDR, | ||
554 | + "reset-cbar", &error_abort); | ||
555 | + } | ||
556 | + | ||
557 | + if (i) { | ||
558 | + /* Secondary CPUs start in PSCI powered-down state */ | ||
559 | + object_property_set_bool(o, true, | ||
560 | + "start-powered-off", &error_abort); | ||
561 | + } | ||
562 | + | ||
563 | + object_property_set_bool(o, true, "realized", &error_abort); | ||
564 | + } | ||
565 | + | ||
566 | + /* | ||
567 | + * A7MPCORE | ||
568 | + */ | ||
569 | + object_property_set_int(OBJECT(&s->a7mpcore), smp_cpus, "num-cpu", | ||
570 | + &error_abort); | ||
571 | + object_property_set_int(OBJECT(&s->a7mpcore), | ||
572 | + FSL_IMX6UL_MAX_IRQ + GIC_INTERNAL, | ||
573 | + "num-irq", &error_abort); | ||
574 | + object_property_set_bool(OBJECT(&s->a7mpcore), true, "realized", | ||
575 | + &error_abort); | ||
576 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->a7mpcore), 0, FSL_IMX6UL_A7MPCORE_ADDR); | ||
577 | + | ||
578 | + for (i = 0; i < smp_cpus; i++) { | ||
579 | + SysBusDevice *sbd = SYS_BUS_DEVICE(&s->a7mpcore); | ||
580 | + DeviceState *d = DEVICE(qemu_get_cpu(i)); | ||
581 | + | ||
582 | + irq = qdev_get_gpio_in(d, ARM_CPU_IRQ); | ||
583 | + sysbus_connect_irq(sbd, i, irq); | ||
584 | + sysbus_connect_irq(sbd, i + smp_cpus, qdev_get_gpio_in(d, ARM_CPU_FIQ)); | ||
585 | + } | ||
586 | + | ||
587 | + /* | ||
588 | + * A7MPCORE DAP | ||
589 | + */ | ||
590 | + create_unimplemented_device("a7mpcore-dap", FSL_IMX6UL_A7MPCORE_DAP_ADDR, | ||
591 | + 0x100000); | ||
592 | + | ||
593 | + /* | ||
594 | + * GPT 1, 2 | ||
595 | + */ | ||
596 | + for (i = 0; i < FSL_IMX6UL_NUM_GPTS; i++) { | ||
597 | + static const hwaddr FSL_IMX6UL_GPTn_ADDR[FSL_IMX6UL_NUM_GPTS] = { | ||
598 | + FSL_IMX6UL_GPT1_ADDR, | ||
599 | + FSL_IMX6UL_GPT2_ADDR, | ||
600 | + }; | ||
601 | + | ||
602 | + static const int FSL_IMX6UL_GPTn_IRQ[FSL_IMX6UL_NUM_GPTS] = { | ||
603 | + FSL_IMX6UL_GPT1_IRQ, | ||
604 | + FSL_IMX6UL_GPT2_IRQ, | ||
605 | + }; | ||
606 | + | ||
607 | + s->gpt[i].ccm = IMX_CCM(&s->ccm); | ||
608 | + object_property_set_bool(OBJECT(&s->gpt[i]), true, "realized", | ||
609 | + &error_abort); | ||
610 | + | ||
611 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpt[i]), 0, | ||
612 | + FSL_IMX6UL_GPTn_ADDR[i]); | ||
613 | + | ||
614 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpt[i]), 0, | ||
615 | + qdev_get_gpio_in(DEVICE(&s->a7mpcore), | ||
616 | + FSL_IMX6UL_GPTn_IRQ[i])); | ||
617 | + } | ||
618 | + | ||
619 | + /* | ||
620 | + * EPIT 1, 2 | ||
621 | + */ | ||
622 | + for (i = 0; i < FSL_IMX6UL_NUM_EPITS; i++) { | ||
623 | + static const hwaddr FSL_IMX6UL_EPITn_ADDR[FSL_IMX6UL_NUM_EPITS] = { | ||
624 | + FSL_IMX6UL_EPIT1_ADDR, | ||
625 | + FSL_IMX6UL_EPIT2_ADDR, | ||
626 | + }; | ||
627 | + | ||
628 | + static const int FSL_IMX6UL_EPITn_IRQ[FSL_IMX6UL_NUM_EPITS] = { | ||
629 | + FSL_IMX6UL_EPIT1_IRQ, | ||
630 | + FSL_IMX6UL_EPIT2_IRQ, | ||
631 | + }; | ||
632 | + | ||
633 | + s->epit[i].ccm = IMX_CCM(&s->ccm); | ||
634 | + object_property_set_bool(OBJECT(&s->epit[i]), true, "realized", | ||
635 | + &error_abort); | ||
636 | + | ||
637 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->epit[i]), 0, | ||
638 | + FSL_IMX6UL_EPITn_ADDR[i]); | ||
639 | + | ||
640 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->epit[i]), 0, | ||
641 | + qdev_get_gpio_in(DEVICE(&s->a7mpcore), | ||
642 | + FSL_IMX6UL_EPITn_IRQ[i])); | ||
643 | + } | ||
644 | + | ||
645 | + /* | ||
646 | + * GPIO | ||
647 | + */ | ||
648 | + for (i = 0; i < FSL_IMX6UL_NUM_GPIOS; i++) { | ||
649 | + static const hwaddr FSL_IMX6UL_GPIOn_ADDR[FSL_IMX6UL_NUM_GPIOS] = { | ||
650 | + FSL_IMX6UL_GPIO1_ADDR, | ||
651 | + FSL_IMX6UL_GPIO2_ADDR, | ||
652 | + FSL_IMX6UL_GPIO3_ADDR, | ||
653 | + FSL_IMX6UL_GPIO4_ADDR, | ||
654 | + FSL_IMX6UL_GPIO5_ADDR, | ||
655 | + }; | ||
656 | + | ||
657 | + static const int FSL_IMX6UL_GPIOn_LOW_IRQ[FSL_IMX6UL_NUM_GPIOS] = { | ||
658 | + FSL_IMX6UL_GPIO1_LOW_IRQ, | ||
659 | + FSL_IMX6UL_GPIO2_LOW_IRQ, | ||
660 | + FSL_IMX6UL_GPIO3_LOW_IRQ, | ||
661 | + FSL_IMX6UL_GPIO4_LOW_IRQ, | ||
662 | + FSL_IMX6UL_GPIO5_LOW_IRQ, | ||
663 | + }; | ||
664 | + | ||
665 | + static const int FSL_IMX6UL_GPIOn_HIGH_IRQ[FSL_IMX6UL_NUM_GPIOS] = { | ||
666 | + FSL_IMX6UL_GPIO1_HIGH_IRQ, | ||
667 | + FSL_IMX6UL_GPIO2_HIGH_IRQ, | ||
668 | + FSL_IMX6UL_GPIO3_HIGH_IRQ, | ||
669 | + FSL_IMX6UL_GPIO4_HIGH_IRQ, | ||
670 | + FSL_IMX6UL_GPIO5_HIGH_IRQ, | ||
671 | + }; | ||
672 | + | ||
673 | + object_property_set_bool(OBJECT(&s->gpio[i]), true, "realized", | ||
674 | + &error_abort); | ||
675 | + | ||
676 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0, | ||
677 | + FSL_IMX6UL_GPIOn_ADDR[i]); | ||
678 | + | ||
679 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 0, | ||
680 | + qdev_get_gpio_in(DEVICE(&s->a7mpcore), | ||
681 | + FSL_IMX6UL_GPIOn_LOW_IRQ[i])); | ||
682 | + | ||
683 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 1, | ||
684 | + qdev_get_gpio_in(DEVICE(&s->a7mpcore), | ||
685 | + FSL_IMX6UL_GPIOn_HIGH_IRQ[i])); | ||
686 | + } | ||
687 | + | ||
688 | + /* | ||
689 | + * IOMUXC and IOMUXC_GPR | ||
690 | + */ | ||
691 | + for (i = 0; i < 1; i++) { | ||
692 | + static const hwaddr FSL_IMX6UL_IOMUXCn_ADDR[FSL_IMX6UL_NUM_IOMUXCS] = { | ||
693 | + FSL_IMX6UL_IOMUXC_ADDR, | ||
694 | + FSL_IMX6UL_IOMUXC_GPR_ADDR, | ||
695 | + }; | ||
696 | + | ||
697 | + snprintf(name, NAME_SIZE, "iomuxc%d", i); | ||
698 | + create_unimplemented_device(name, FSL_IMX6UL_IOMUXCn_ADDR[i], 0x4000); | ||
699 | + } | ||
700 | + | ||
701 | + /* | ||
702 | + * CCM | ||
703 | + */ | ||
704 | + object_property_set_bool(OBJECT(&s->ccm), true, "realized", &error_abort); | ||
705 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, FSL_IMX6UL_CCM_ADDR); | ||
706 | + | ||
707 | + /* | ||
708 | + * SRC | ||
709 | + */ | ||
710 | + object_property_set_bool(OBJECT(&s->src), true, "realized", &error_abort); | ||
711 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->src), 0, FSL_IMX6UL_SRC_ADDR); | ||
712 | + | ||
713 | + /* | ||
714 | + * GPCv2 | ||
715 | + */ | ||
716 | + object_property_set_bool(OBJECT(&s->gpcv2), true, | ||
717 | + "realized", &error_abort); | ||
718 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpcv2), 0, FSL_IMX6UL_GPC_ADDR); | ||
719 | + | ||
720 | + /* Initialize all ECSPI */ | ||
721 | + for (i = 0; i < FSL_IMX6UL_NUM_ECSPIS; i++) { | ||
722 | + static const hwaddr FSL_IMX6UL_SPIn_ADDR[FSL_IMX6UL_NUM_ECSPIS] = { | ||
723 | + FSL_IMX6UL_ECSPI1_ADDR, | ||
724 | + FSL_IMX6UL_ECSPI2_ADDR, | ||
725 | + FSL_IMX6UL_ECSPI3_ADDR, | ||
726 | + FSL_IMX6UL_ECSPI4_ADDR, | ||
727 | + }; | ||
728 | + | ||
729 | + static const int FSL_IMX6UL_SPIn_IRQ[FSL_IMX6UL_NUM_ECSPIS] = { | ||
730 | + FSL_IMX6UL_ECSPI1_IRQ, | ||
731 | + FSL_IMX6UL_ECSPI2_IRQ, | ||
732 | + FSL_IMX6UL_ECSPI3_IRQ, | ||
733 | + FSL_IMX6UL_ECSPI4_IRQ, | ||
734 | + }; | ||
735 | + | ||
736 | + /* Initialize the SPI */ | ||
737 | + object_property_set_bool(OBJECT(&s->spi[i]), true, "realized", | ||
738 | + &error_abort); | ||
739 | + | ||
740 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, | ||
741 | + FSL_IMX6UL_SPIn_ADDR[i]); | ||
742 | + | ||
743 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0, | ||
744 | + qdev_get_gpio_in(DEVICE(&s->a7mpcore), | ||
745 | + FSL_IMX6UL_SPIn_IRQ[i])); | ||
746 | + } | ||
747 | + | ||
748 | + /* | ||
749 | + * I2C | ||
750 | + */ | ||
751 | + for (i = 0; i < FSL_IMX6UL_NUM_I2CS; i++) { | ||
752 | + static const hwaddr FSL_IMX6UL_I2Cn_ADDR[FSL_IMX6UL_NUM_I2CS] = { | ||
753 | + FSL_IMX6UL_I2C1_ADDR, | ||
754 | + FSL_IMX6UL_I2C2_ADDR, | ||
755 | + FSL_IMX6UL_I2C3_ADDR, | ||
756 | + FSL_IMX6UL_I2C4_ADDR, | ||
757 | + }; | ||
758 | + | ||
759 | + static const int FSL_IMX6UL_I2Cn_IRQ[FSL_IMX6UL_NUM_I2CS] = { | ||
760 | + FSL_IMX6UL_I2C1_IRQ, | ||
761 | + FSL_IMX6UL_I2C2_IRQ, | ||
762 | + FSL_IMX6UL_I2C3_IRQ, | ||
763 | + FSL_IMX6UL_I2C4_IRQ, | ||
764 | + }; | ||
765 | + | ||
766 | + object_property_set_bool(OBJECT(&s->i2c[i]), true, "realized", | ||
767 | + &error_abort); | ||
768 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c[i]), 0, FSL_IMX6UL_I2Cn_ADDR[i]); | ||
769 | + | ||
770 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c[i]), 0, | ||
771 | + qdev_get_gpio_in(DEVICE(&s->a7mpcore), | ||
772 | + FSL_IMX6UL_I2Cn_IRQ[i])); | ||
773 | + } | ||
774 | + | ||
775 | + /* | ||
776 | + * UART | ||
777 | + */ | ||
778 | + for (i = 0; i < FSL_IMX6UL_NUM_UARTS; i++) { | ||
779 | + static const hwaddr FSL_IMX6UL_UARTn_ADDR[FSL_IMX6UL_NUM_UARTS] = { | ||
780 | + FSL_IMX6UL_UART1_ADDR, | ||
781 | + FSL_IMX6UL_UART2_ADDR, | ||
782 | + FSL_IMX6UL_UART3_ADDR, | ||
783 | + FSL_IMX6UL_UART4_ADDR, | ||
784 | + FSL_IMX6UL_UART5_ADDR, | ||
785 | + FSL_IMX6UL_UART6_ADDR, | ||
786 | + FSL_IMX6UL_UART7_ADDR, | ||
787 | + FSL_IMX6UL_UART8_ADDR, | ||
788 | + }; | ||
789 | + | ||
790 | + static const int FSL_IMX6UL_UARTn_IRQ[FSL_IMX6UL_NUM_UARTS] = { | ||
791 | + FSL_IMX6UL_UART1_IRQ, | ||
792 | + FSL_IMX6UL_UART2_IRQ, | ||
793 | + FSL_IMX6UL_UART3_IRQ, | ||
794 | + FSL_IMX6UL_UART4_IRQ, | ||
795 | + FSL_IMX6UL_UART5_IRQ, | ||
796 | + FSL_IMX6UL_UART6_IRQ, | ||
797 | + FSL_IMX6UL_UART7_IRQ, | ||
798 | + FSL_IMX6UL_UART8_IRQ, | ||
799 | + }; | ||
800 | + | ||
801 | + qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hd(i)); | ||
802 | + | ||
803 | + object_property_set_bool(OBJECT(&s->uart[i]), true, "realized", | ||
804 | + &error_abort); | ||
805 | + | ||
806 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, | ||
807 | + FSL_IMX6UL_UARTn_ADDR[i]); | ||
808 | + | ||
809 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0, | ||
810 | + qdev_get_gpio_in(DEVICE(&s->a7mpcore), | ||
811 | + FSL_IMX6UL_UARTn_IRQ[i])); | ||
812 | + } | ||
813 | + | ||
814 | + /* | ||
815 | + * Ethernet | ||
816 | + */ | ||
817 | + for (i = 0; i < FSL_IMX6UL_NUM_ETHS; i++) { | ||
818 | + static const hwaddr FSL_IMX6UL_ENETn_ADDR[FSL_IMX6UL_NUM_ETHS] = { | ||
819 | + FSL_IMX6UL_ENET1_ADDR, | ||
820 | + FSL_IMX6UL_ENET2_ADDR, | ||
821 | + }; | ||
822 | + | ||
823 | + static const int FSL_IMX6UL_ENETn_IRQ[FSL_IMX6UL_NUM_ETHS] = { | ||
824 | + FSL_IMX6UL_ENET1_IRQ, | ||
825 | + FSL_IMX6UL_ENET2_IRQ, | ||
826 | + }; | ||
827 | + | ||
828 | + static const int FSL_IMX6UL_ENETn_TIMER_IRQ[FSL_IMX6UL_NUM_ETHS] = { | ||
829 | + FSL_IMX6UL_ENET1_TIMER_IRQ, | ||
830 | + FSL_IMX6UL_ENET2_TIMER_IRQ, | ||
831 | + }; | ||
832 | + | ||
833 | + object_property_set_uint(OBJECT(&s->eth[i]), | ||
834 | + FSL_IMX6UL_ETH_NUM_TX_RINGS, | ||
835 | + "tx-ring-num", &error_abort); | ||
836 | + qdev_set_nic_properties(DEVICE(&s->eth[i]), &nd_table[i]); | ||
837 | + object_property_set_bool(OBJECT(&s->eth[i]), true, "realized", | ||
838 | + &error_abort); | ||
839 | + | ||
840 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->eth[i]), 0, | ||
841 | + FSL_IMX6UL_ENETn_ADDR[i]); | ||
842 | + | ||
843 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->eth[i]), 0, | ||
844 | + qdev_get_gpio_in(DEVICE(&s->a7mpcore), | ||
845 | + FSL_IMX6UL_ENETn_IRQ[i])); | ||
846 | + | ||
847 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->eth[i]), 1, | ||
848 | + qdev_get_gpio_in(DEVICE(&s->a7mpcore), | ||
849 | + FSL_IMX6UL_ENETn_TIMER_IRQ[i])); | ||
850 | + } | ||
851 | + | ||
852 | + /* | ||
853 | + * USDHC | ||
854 | + */ | ||
855 | + for (i = 0; i < FSL_IMX6UL_NUM_USDHCS; i++) { | ||
856 | + static const hwaddr FSL_IMX6UL_USDHCn_ADDR[FSL_IMX6UL_NUM_USDHCS] = { | ||
857 | + FSL_IMX6UL_USDHC1_ADDR, | ||
858 | + FSL_IMX6UL_USDHC2_ADDR, | ||
859 | + }; | ||
860 | + | ||
861 | + static const int FSL_IMX6UL_USDHCn_IRQ[FSL_IMX6UL_NUM_USDHCS] = { | ||
862 | + FSL_IMX6UL_USDHC1_IRQ, | ||
863 | + FSL_IMX6UL_USDHC2_IRQ, | ||
864 | + }; | ||
865 | + | ||
866 | + object_property_set_bool(OBJECT(&s->usdhc[i]), true, "realized", | ||
867 | + &error_abort); | ||
868 | + | ||
869 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->usdhc[i]), 0, | ||
870 | + FSL_IMX6UL_USDHCn_ADDR[i]); | ||
871 | + | ||
872 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->usdhc[i]), 0, | ||
873 | + qdev_get_gpio_in(DEVICE(&s->a7mpcore), | ||
874 | + FSL_IMX6UL_USDHCn_IRQ[i])); | ||
875 | + } | ||
876 | + | ||
877 | + /* | ||
878 | + * SNVS | ||
879 | + */ | ||
880 | + object_property_set_bool(OBJECT(&s->snvs), true, "realized", &error_abort); | ||
881 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->snvs), 0, FSL_IMX6UL_SNVS_HP_ADDR); | ||
882 | + | ||
883 | + /* | ||
884 | + * Watchdog | ||
885 | + */ | ||
886 | + for (i = 0; i < FSL_IMX6UL_NUM_WDTS; i++) { | ||
887 | + static const hwaddr FSL_IMX6UL_WDOGn_ADDR[FSL_IMX6UL_NUM_WDTS] = { | ||
888 | + FSL_IMX6UL_WDOG1_ADDR, | ||
889 | + FSL_IMX6UL_WDOG2_ADDR, | ||
890 | + FSL_IMX6UL_WDOG3_ADDR, | ||
891 | + }; | ||
892 | + | ||
893 | + object_property_set_bool(OBJECT(&s->wdt[i]), true, "realized", | ||
894 | + &error_abort); | ||
895 | + | ||
896 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0, | ||
897 | + FSL_IMX6UL_WDOGn_ADDR[i]); | ||
898 | + } | ||
899 | + | ||
900 | + /* | ||
901 | + * GPR | ||
902 | + */ | ||
903 | + object_property_set_bool(OBJECT(&s->gpr), true, "realized", | ||
904 | + &error_abort); | ||
905 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpr), 0, FSL_IMX6UL_IOMUXC_GPR_ADDR); | ||
906 | + | ||
907 | + /* | ||
908 | + * SDMA | ||
909 | + */ | ||
910 | + create_unimplemented_device("sdma", FSL_IMX6UL_SDMA_ADDR, 0x4000); | ||
911 | + | ||
912 | + /* | ||
913 | + * APHB_DMA | ||
914 | + */ | ||
915 | + create_unimplemented_device("aphb_dma", FSL_IMX6UL_APBH_DMA_ADDR, | ||
916 | + FSL_IMX6UL_APBH_DMA_SIZE); | ||
917 | + | ||
918 | + /* | ||
919 | + * ADCs | ||
920 | + */ | ||
921 | + for (i = 0; i < FSL_IMX6UL_NUM_ADCS; i++) { | ||
922 | + static const hwaddr FSL_IMX6UL_ADCn_ADDR[FSL_IMX6UL_NUM_ADCS] = { | ||
923 | + FSL_IMX6UL_ADC1_ADDR, | ||
924 | + FSL_IMX6UL_ADC2_ADDR, | ||
925 | + }; | ||
926 | + | ||
927 | + snprintf(name, NAME_SIZE, "adc%d", i); | ||
928 | + create_unimplemented_device(name, FSL_IMX6UL_ADCn_ADDR[i], 0x4000); | ||
929 | + } | ||
930 | + | ||
931 | + /* | ||
932 | + * LCD | ||
933 | + */ | ||
934 | + create_unimplemented_device("lcdif", FSL_IMX6UL_LCDIF_ADDR, 0x4000); | ||
935 | + | ||
936 | + /* | ||
937 | + * ROM memory | ||
938 | + */ | ||
939 | + memory_region_init_rom(&s->rom, NULL, "imx6ul.rom", | ||
940 | + FSL_IMX6UL_ROM_SIZE, &error_abort); | ||
941 | + memory_region_add_subregion(get_system_memory(), FSL_IMX6UL_ROM_ADDR, | ||
942 | + &s->rom); | ||
943 | + | ||
944 | + /* | ||
945 | + * CAAM memory | ||
946 | + */ | ||
947 | + memory_region_init_rom(&s->caam, NULL, "imx6ul.caam", | ||
948 | + FSL_IMX6UL_CAAM_MEM_SIZE, &error_abort); | ||
949 | + memory_region_add_subregion(get_system_memory(), FSL_IMX6UL_CAAM_MEM_ADDR, | ||
950 | + &s->caam); | ||
951 | + | ||
952 | + /* | ||
953 | + * OCRAM memory | ||
954 | + */ | ||
955 | + memory_region_init_ram(&s->ocram, NULL, "imx6ul.ocram", | ||
956 | + FSL_IMX6UL_OCRAM_MEM_SIZE, | ||
957 | + &error_abort); | ||
958 | + memory_region_add_subregion(get_system_memory(), FSL_IMX6UL_OCRAM_MEM_ADDR, | ||
959 | + &s->ocram); | ||
960 | + | ||
961 | + /* | ||
962 | + * internal OCRAM (128 KB) is aliased over 512 KB | ||
963 | + */ | ||
964 | + memory_region_init_alias(&s->ocram_alias, NULL, "imx6ul.ocram_alias", | ||
965 | + &s->ocram, 0, FSL_IMX6UL_OCRAM_ALIAS_SIZE); | ||
966 | + memory_region_add_subregion(get_system_memory(), | ||
967 | + FSL_IMX6UL_OCRAM_ALIAS_ADDR, &s->ocram_alias); | ||
968 | +} | ||
969 | + | ||
970 | +static void fsl_imx6ul_class_init(ObjectClass *oc, void *data) | ||
971 | +{ | ||
972 | + DeviceClass *dc = DEVICE_CLASS(oc); | ||
973 | + | ||
974 | + dc->realize = fsl_imx6ul_realize; | ||
975 | + dc->desc = "i.MX6UL SOC"; | ||
976 | + /* Reason: Uses serial_hds and nd_table in realize() directly */ | ||
977 | + dc->user_creatable = false; | ||
978 | +} | ||
979 | + | ||
980 | +static const TypeInfo fsl_imx6ul_type_info = { | ||
981 | + .name = TYPE_FSL_IMX6UL, | ||
982 | + .parent = TYPE_DEVICE, | ||
983 | + .instance_size = sizeof(FslIMX6ULState), | ||
984 | + .instance_init = fsl_imx6ul_init, | ||
985 | + .class_init = fsl_imx6ul_class_init, | ||
986 | +}; | ||
987 | + | ||
988 | +static void fsl_imx6ul_register_types(void) | ||
989 | +{ | ||
990 | + type_register_static(&fsl_imx6ul_type_info); | ||
991 | +} | ||
992 | +type_init(fsl_imx6ul_register_types) | ||
993 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | ||
994 | index XXXXXXX..XXXXXXX 100644 | ||
995 | --- a/default-configs/arm-softmmu.mak | ||
996 | +++ b/default-configs/arm-softmmu.mak | ||
997 | @@ -XXX,XX +XXX,XX @@ CONFIG_FSL_IMX6=y | ||
998 | CONFIG_FSL_IMX31=y | ||
999 | CONFIG_FSL_IMX25=y | ||
1000 | CONFIG_FSL_IMX7=y | ||
1001 | +CONFIG_FSL_IMX6UL=y | ||
1002 | |||
1003 | CONFIG_IMX_I2C=y | ||
1004 | 42 | ||
1005 | -- | 43 | -- |
1006 | 2.18.0 | 44 | 2.20.1 |
1007 | 45 | ||
1008 | 46 | diff view generated by jsdifflib |
1 | From: Stefan Hajnoczi <stefanha@redhat.com> | 1 | From: AlexChen <alex.chen@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | The next patch will need to free a rom. There is already code to do | 3 | In exynos4210_fimd_update(), the pointer s is dereferinced before |
4 | this in rom_add_file(). | 4 | being check if it is valid, which may lead to NULL pointer dereference. |
5 | So move the assignment to global_width after checking that the s is valid. | ||
5 | 6 | ||
6 | Note that rom_add_file() uses: | 7 | Reported-by: Euler Robot <euler.robot@huawei.com> |
7 | 8 | Signed-off-by: Alex Chen <alex.chen@huawei.com> | |
8 | rom = g_malloc0(sizeof(*rom)); | 9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
9 | ... | 10 | Message-id: 5F9F8D88.9030102@huawei.com |
10 | if (rom->fw_dir) { | ||
11 | g_free(rom->fw_dir); | ||
12 | g_free(rom->fw_file); | ||
13 | } | ||
14 | |||
15 | The conditional is unnecessary since g_free(NULL) is a no-op. | ||
16 | |||
17 | Signed-off-by: Stefan Hajnoczi <stefanha@redhat.com> | ||
18 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
19 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
20 | Message-id: 20180814162739.11814-4-stefanha@redhat.com | ||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
22 | --- | 12 | --- |
23 | hw/core/loader.c | 21 ++++++++++++--------- | 13 | hw/display/exynos4210_fimd.c | 4 +++- |
24 | 1 file changed, 12 insertions(+), 9 deletions(-) | 14 | 1 file changed, 3 insertions(+), 1 deletion(-) |
25 | 15 | ||
26 | diff --git a/hw/core/loader.c b/hw/core/loader.c | 16 | diff --git a/hw/display/exynos4210_fimd.c b/hw/display/exynos4210_fimd.c |
27 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/hw/core/loader.c | 18 | --- a/hw/display/exynos4210_fimd.c |
29 | +++ b/hw/core/loader.c | 19 | +++ b/hw/display/exynos4210_fimd.c |
30 | @@ -XXX,XX +XXX,XX @@ struct Rom { | 20 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_fimd_update(void *opaque) |
31 | static FWCfgState *fw_cfg; | 21 | bool blend = false; |
32 | static QTAILQ_HEAD(, Rom) roms = QTAILQ_HEAD_INITIALIZER(roms); | 22 | uint8_t *host_fb_addr; |
33 | 23 | bool is_dirty = false; | |
34 | +/* rom->data must be heap-allocated (do not use with rom_add_elf_program()) */ | 24 | - const int global_width = (s->vidtcon[2] & FIMD_VIDTCON2_SIZE_MASK) + 1; |
35 | +static void rom_free(Rom *rom) | 25 | + int global_width; |
36 | +{ | 26 | |
37 | + g_free(rom->data); | 27 | if (!s || !s->console || !s->enabled || |
38 | + g_free(rom->path); | 28 | surface_bits_per_pixel(qemu_console_surface(s->console)) == 0) { |
39 | + g_free(rom->name); | 29 | return; |
40 | + g_free(rom->fw_dir); | 30 | } |
41 | + g_free(rom->fw_file); | ||
42 | + g_free(rom); | ||
43 | +} | ||
44 | + | 31 | + |
45 | static inline bool rom_order_compare(Rom *rom, Rom *item) | 32 | + global_width = (s->vidtcon[2] & FIMD_VIDTCON2_SIZE_MASK) + 1; |
46 | { | 33 | exynos4210_update_resolution(s); |
47 | return ((uintptr_t)(void *)rom->as > (uintptr_t)(void *)item->as) || | 34 | surface = qemu_console_surface(s->console); |
48 | @@ -XXX,XX +XXX,XX @@ err: | ||
49 | if (fd != -1) | ||
50 | close(fd); | ||
51 | |||
52 | - g_free(rom->data); | ||
53 | - g_free(rom->path); | ||
54 | - g_free(rom->name); | ||
55 | - if (fw_dir) { | ||
56 | - g_free(rom->fw_dir); | ||
57 | - g_free(rom->fw_file); | ||
58 | - } | ||
59 | - g_free(rom); | ||
60 | - | ||
61 | + rom_free(rom); | ||
62 | return -1; | ||
63 | } | ||
64 | 35 | ||
65 | -- | 36 | -- |
66 | 2.18.0 | 37 | 2.20.1 |
67 | 38 | ||
68 | 39 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | In arm_v7m_mmu_idx_for_secstate() we get the 'priv' level to pass to |
---|---|---|---|
2 | armv7m_mmu_idx_for_secstate_and_priv() by calling arm_current_el(). | ||
3 | This is incorrect when the security state being queried is not the | ||
4 | current one, because arm_current_el() uses the current security state | ||
5 | to determine which of the banked CONTROL.nPRIV bits to look at. | ||
6 | The effect was that if (for instance) Secure state was in privileged | ||
7 | mode but Non-Secure was not then we would return the wrong MMU index. | ||
2 | 8 | ||
3 | The immediate should be scaled by the size of the memory reference, | 9 | The only places where we are using this function in a way that could |
4 | not the size of the elements into which it is loaded. | 10 | trigger this bug are for the stack loads during a v8M function-return |
11 | and for the instruction fetch of a v8M SG insn. | ||
5 | 12 | ||
6 | Cc: qemu-stable@nongnu.org (3.0.1) | 13 | Fix the bug by expanding out the M-profile version of the |
7 | Reported-by: Laurent Desnogues <laurent.desnogues@gmail.com> | 14 | arm_current_el() logic inline so it can use the passed in secstate |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 15 | rather than env->v7m.secure. |
9 | Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | 16 | |
10 | Reviewed-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
19 | Message-id: 20201022164408.13214-1-peter.maydell@linaro.org | ||
12 | --- | 20 | --- |
13 | target/arm/translate-sve.c | 3 ++- | 21 | target/arm/m_helper.c | 3 ++- |
14 | 1 file changed, 2 insertions(+), 1 deletion(-) | 22 | 1 file changed, 2 insertions(+), 1 deletion(-) |
15 | 23 | ||
16 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 24 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c |
17 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/translate-sve.c | 26 | --- a/target/arm/m_helper.c |
19 | +++ b/target/arm/translate-sve.c | 27 | +++ b/target/arm/m_helper.c |
20 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1R_zpri(DisasContext *s, arg_rpri_load *a, uint32_t insn) | 28 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, |
21 | unsigned vsz = vec_full_reg_size(s); | 29 | /* Return the MMU index for a v7M CPU in the specified security state */ |
22 | unsigned psz = pred_full_reg_size(s); | 30 | ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate) |
23 | unsigned esz = dtype_esz[a->dtype]; | 31 | { |
24 | + unsigned msz = dtype_msz(a->dtype); | 32 | - bool priv = arm_current_el(env) != 0; |
25 | TCGLabel *over = gen_new_label(); | 33 | + bool priv = arm_v7m_is_handler_mode(env) || |
26 | TCGv_i64 temp; | 34 | + !(env->v7m.control[secstate] & 1); |
27 | 35 | ||
28 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1R_zpri(DisasContext *s, arg_rpri_load *a, uint32_t insn) | 36 | return arm_v7m_mmu_idx_for_secstate_and_priv(env, secstate, priv); |
29 | 37 | } | |
30 | /* Load the data. */ | ||
31 | temp = tcg_temp_new_i64(); | ||
32 | - tcg_gen_addi_i64(temp, cpu_reg_sp(s, a->rn), a->imm << esz); | ||
33 | + tcg_gen_addi_i64(temp, cpu_reg_sp(s, a->rn), a->imm << msz); | ||
34 | tcg_gen_qemu_ld_i64(temp, temp, get_mem_index(s), | ||
35 | s->be_data | dtype_mop[a->dtype]); | ||
36 | |||
37 | -- | 38 | -- |
38 | 2.18.0 | 39 | 2.20.1 |
39 | 40 | ||
40 | 41 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | The scaling should be solely on the memory operation size; the number | ||
4 | of registers being loaded does not come in to the initial computation. | ||
5 | |||
6 | Cc: qemu-stable@nongnu.org (3.0.1) | ||
7 | Reported-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
10 | Reviewed-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | target/arm/translate-sve.c | 5 ++--- | ||
14 | 1 file changed, 2 insertions(+), 3 deletions(-) | ||
15 | |||
16 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/translate-sve.c | ||
19 | +++ b/target/arm/translate-sve.c | ||
20 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD_zprr(DisasContext *s, arg_rprr_load *a, uint32_t insn) | ||
21 | } | ||
22 | if (sve_access_check(s)) { | ||
23 | TCGv_i64 addr = new_tmp_a64(s); | ||
24 | - tcg_gen_muli_i64(addr, cpu_reg(s, a->rm), | ||
25 | - (a->nreg + 1) << dtype_msz(a->dtype)); | ||
26 | + tcg_gen_shli_i64(addr, cpu_reg(s, a->rm), dtype_msz(a->dtype)); | ||
27 | tcg_gen_add_i64(addr, addr, cpu_reg_sp(s, a->rn)); | ||
28 | do_ld_zpa(s, a->rd, a->pg, addr, a->dtype, a->nreg); | ||
29 | } | ||
30 | @@ -XXX,XX +XXX,XX @@ static bool trans_ST_zprr(DisasContext *s, arg_rprr_store *a, uint32_t insn) | ||
31 | } | ||
32 | if (sve_access_check(s)) { | ||
33 | TCGv_i64 addr = new_tmp_a64(s); | ||
34 | - tcg_gen_muli_i64(addr, cpu_reg(s, a->rm), (a->nreg + 1) << a->msz); | ||
35 | + tcg_gen_shli_i64(addr, cpu_reg(s, a->rm), a->msz); | ||
36 | tcg_gen_add_i64(addr, addr, cpu_reg_sp(s, a->rn)); | ||
37 | do_st_zpa(s, a->rd, a->pg, addr, a->msz, a->esz, a->nreg); | ||
38 | } | ||
39 | -- | ||
40 | 2.18.0 | ||
41 | |||
42 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> | ||
2 | 1 | ||
3 | Tested by booting linux 4.18 (built using imx_v6_v7_defconfig) on the | ||
4 | emulated board. | ||
5 | |||
6 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> | ||
7 | Message-id: 3f8eb4300206634dc01e04b12f65b73c0ad2f955.1532984236.git.jcd@tribudubois.net | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | hw/arm/Makefile.objs | 2 +- | ||
12 | hw/arm/mcimx6ul-evk.c | 85 +++++++++++++++++++++++++++++++++++++++++++ | ||
13 | 2 files changed, 86 insertions(+), 1 deletion(-) | ||
14 | create mode 100644 hw/arm/mcimx6ul-evk.c | ||
15 | |||
16 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/hw/arm/Makefile.objs | ||
19 | +++ b/hw/arm/Makefile.objs | ||
20 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_MSF2) += msf2-soc.o msf2-som.o | ||
21 | obj-$(CONFIG_IOTKIT) += iotkit.o | ||
22 | obj-$(CONFIG_FSL_IMX7) += fsl-imx7.o mcimx7d-sabre.o | ||
23 | obj-$(CONFIG_ARM_SMMUV3) += smmu-common.o smmuv3.o | ||
24 | -obj-$(CONFIG_FSL_IMX6UL) += fsl-imx6ul.o | ||
25 | +obj-$(CONFIG_FSL_IMX6UL) += fsl-imx6ul.o mcimx6ul-evk.o | ||
26 | diff --git a/hw/arm/mcimx6ul-evk.c b/hw/arm/mcimx6ul-evk.c | ||
27 | new file mode 100644 | ||
28 | index XXXXXXX..XXXXXXX | ||
29 | --- /dev/null | ||
30 | +++ b/hw/arm/mcimx6ul-evk.c | ||
31 | @@ -XXX,XX +XXX,XX @@ | ||
32 | +/* | ||
33 | + * Copyright (c) 2018 Jean-Christophe Dubois <jcd@tribudubois.net> | ||
34 | + * | ||
35 | + * MCIMX6UL_EVK Board System emulation. | ||
36 | + * | ||
37 | + * This code is licensed under the GPL, version 2 or later. | ||
38 | + * See the file `COPYING' in the top level directory. | ||
39 | + * | ||
40 | + * It (partially) emulates a mcimx6ul_evk board, with a Freescale | ||
41 | + * i.MX6ul SoC | ||
42 | + */ | ||
43 | + | ||
44 | +#include "qemu/osdep.h" | ||
45 | +#include "qapi/error.h" | ||
46 | +#include "qemu-common.h" | ||
47 | +#include "hw/arm/fsl-imx6ul.h" | ||
48 | +#include "hw/boards.h" | ||
49 | +#include "sysemu/sysemu.h" | ||
50 | +#include "qemu/error-report.h" | ||
51 | +#include "sysemu/qtest.h" | ||
52 | + | ||
53 | +typedef struct { | ||
54 | + FslIMX6ULState soc; | ||
55 | + MemoryRegion ram; | ||
56 | +} MCIMX6ULEVK; | ||
57 | + | ||
58 | +static void mcimx6ul_evk_init(MachineState *machine) | ||
59 | +{ | ||
60 | + static struct arm_boot_info boot_info; | ||
61 | + MCIMX6ULEVK *s = g_new0(MCIMX6ULEVK, 1); | ||
62 | + int i; | ||
63 | + | ||
64 | + if (machine->ram_size > FSL_IMX6UL_MMDC_SIZE) { | ||
65 | + error_report("RAM size " RAM_ADDR_FMT " above max supported (%08x)", | ||
66 | + machine->ram_size, FSL_IMX6UL_MMDC_SIZE); | ||
67 | + exit(1); | ||
68 | + } | ||
69 | + | ||
70 | + boot_info = (struct arm_boot_info) { | ||
71 | + .loader_start = FSL_IMX6UL_MMDC_ADDR, | ||
72 | + .board_id = -1, | ||
73 | + .ram_size = machine->ram_size, | ||
74 | + .kernel_filename = machine->kernel_filename, | ||
75 | + .kernel_cmdline = machine->kernel_cmdline, | ||
76 | + .initrd_filename = machine->initrd_filename, | ||
77 | + .nb_cpus = smp_cpus, | ||
78 | + }; | ||
79 | + | ||
80 | + object_initialize_child(OBJECT(machine), "soc", &s->soc, sizeof(s->soc), | ||
81 | + TYPE_FSL_IMX6UL, &error_fatal, NULL); | ||
82 | + | ||
83 | + object_property_set_bool(OBJECT(&s->soc), true, "realized", &error_fatal); | ||
84 | + | ||
85 | + memory_region_allocate_system_memory(&s->ram, NULL, "mcimx6ul-evk.ram", | ||
86 | + machine->ram_size); | ||
87 | + memory_region_add_subregion(get_system_memory(), | ||
88 | + FSL_IMX6UL_MMDC_ADDR, &s->ram); | ||
89 | + | ||
90 | + for (i = 0; i < FSL_IMX6UL_NUM_USDHCS; i++) { | ||
91 | + BusState *bus; | ||
92 | + DeviceState *carddev; | ||
93 | + DriveInfo *di; | ||
94 | + BlockBackend *blk; | ||
95 | + | ||
96 | + di = drive_get_next(IF_SD); | ||
97 | + blk = di ? blk_by_legacy_dinfo(di) : NULL; | ||
98 | + bus = qdev_get_child_bus(DEVICE(&s->soc.usdhc[i]), "sd-bus"); | ||
99 | + carddev = qdev_create(bus, TYPE_SD_CARD); | ||
100 | + qdev_prop_set_drive(carddev, "drive", blk, &error_fatal); | ||
101 | + object_property_set_bool(OBJECT(carddev), true, | ||
102 | + "realized", &error_fatal); | ||
103 | + } | ||
104 | + | ||
105 | + if (!qtest_enabled()) { | ||
106 | + arm_load_kernel(&s->soc.cpu[0], &boot_info); | ||
107 | + } | ||
108 | +} | ||
109 | + | ||
110 | +static void mcimx6ul_evk_machine_init(MachineClass *mc) | ||
111 | +{ | ||
112 | + mc->desc = "Freescale i.MX6UL Evaluation Kit (Cortex A7)"; | ||
113 | + mc->init = mcimx6ul_evk_init; | ||
114 | + mc->max_cpus = FSL_IMX6UL_NUM_CPUS; | ||
115 | +} | ||
116 | +DEFINE_MACHINE("mcimx6ul-evk", mcimx6ul_evk_machine_init) | ||
117 | -- | ||
118 | 2.18.0 | ||
119 | |||
120 | diff view generated by jsdifflib |
1 | From: Su Hang <suhang16@mails.ucas.ac.cn> | 1 | On some hosts (eg Ubuntu Bionic) pkg-config returns a set of |
---|---|---|---|
2 | libraries for gio-2.0 which don't actually work when compiling | ||
3 | statically. (Specifically, the returned library string includes | ||
4 | -lmount, but not -lblkid which -lmount depends upon, so linking | ||
5 | fails due to missing symbols.) | ||
2 | 6 | ||
3 | 'test.hex' file is a memory test pattern stored in Hexadecimal Object | 7 | Check that the libraries work, and don't enable gio if they don't, |
4 | Format. It loads at 0x10000 in RAM and contains values from 0 through | 8 | in the same way we do for gnutls. |
5 | 255. | ||
6 | 9 | ||
7 | The test case verifies that the expected memory test pattern was loaded. | ||
8 | |||
9 | Reviewed-by: Stefan Hajnoczi <stefanha@redhat.com> | ||
10 | Suggested-by: Steffen Gortz <qemu.ml@steffen-goertz.de> | ||
11 | Suggested-by: Stefan Hajnoczi <stefanha@redhat.com> | ||
12 | Signed-off-by: Su Hang <suhang16@mails.ucas.ac.cn> | ||
13 | Signed-off-by: Stefan Hajnoczi <stefanha@redhat.com> | ||
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | [PMM: changed qtest_startf() to qtest_initf() to work with | ||
16 | current master after the refactoring in commit 88b988c895e3c2] | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Paolo Bonzini <pbonzini@redhat.com> | ||
12 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
13 | Message-id: 20200928160402.7961-1-peter.maydell@linaro.org | ||
18 | --- | 14 | --- |
19 | configure | 4 +++ | 15 | configure | 10 +++++++++- |
20 | tests/Makefile.include | 2 ++ | 16 | 1 file changed, 9 insertions(+), 1 deletion(-) |
21 | tests/hexloader-test.c | 45 ++++++++++++++++++++++++++++ | ||
22 | MAINTAINERS | 6 ++++ | ||
23 | tests/hex-loader-check-data/test.hex | 18 +++++++++++ | ||
24 | 5 files changed, 75 insertions(+) | ||
25 | create mode 100644 tests/hexloader-test.c | ||
26 | create mode 100644 tests/hex-loader-check-data/test.hex | ||
27 | 17 | ||
28 | diff --git a/configure b/configure | 18 | diff --git a/configure b/configure |
29 | index XXXXXXX..XXXXXXX 100755 | 19 | index XXXXXXX..XXXXXXX 100755 |
30 | --- a/configure | 20 | --- a/configure |
31 | +++ b/configure | 21 | +++ b/configure |
32 | @@ -XXX,XX +XXX,XX @@ for test_file in $(find $source_path/tests/acpi-test-data -type f) | 22 | @@ -XXX,XX +XXX,XX @@ if test "$static" = yes && test "$mingw32" = yes; then |
33 | do | 23 | fi |
34 | FILES="$FILES tests/acpi-test-data$(echo $test_file | sed -e 's/.*acpi-test-data//')" | 24 | |
35 | done | 25 | if $pkg_config --atleast-version=$glib_req_ver gio-2.0; then |
36 | +for test_file in $(find $source_path/tests/hex-loader-check-data -type f) | 26 | - gio=yes |
37 | +do | 27 | gio_cflags=$($pkg_config --cflags gio-2.0) |
38 | + FILES="$FILES tests/hex-loader-check-data$(echo $test_file | sed -e 's/.*hex-loader-check-data//')" | 28 | gio_libs=$($pkg_config --libs gio-2.0) |
39 | +done | 29 | gdbus_codegen=$($pkg_config --variable=gdbus_codegen gio-2.0) |
40 | mkdir -p $DIRS | 30 | if [ ! -x "$gdbus_codegen" ]; then |
41 | for f in $FILES ; do | 31 | gdbus_codegen= |
42 | if [ -e "$source_path/$f" ] && [ "$pwd_is_source_path" != "y" ]; then | 32 | fi |
43 | diff --git a/tests/Makefile.include b/tests/Makefile.include | 33 | + # Check that the libraries actually work -- Ubuntu 18.04 ships |
44 | index XXXXXXX..XXXXXXX 100644 | 34 | + # with pkg-config --static --libs data for gio-2.0 that is missing |
45 | --- a/tests/Makefile.include | 35 | + # -lblkid and will give a link error. |
46 | +++ b/tests/Makefile.include | 36 | + write_c_skeleton |
47 | @@ -XXX,XX +XXX,XX @@ check-qtest-arm-y += tests/test-arm-mptimer$(EXESUF) | 37 | + if compile_prog "" "gio_libs" ; then |
48 | gcov-files-arm-y += hw/timer/arm_mptimer.c | 38 | + gio=yes |
49 | check-qtest-arm-y += tests/boot-serial-test$(EXESUF) | 39 | + else |
50 | check-qtest-arm-y += tests/sdhci-test$(EXESUF) | 40 | + gio=no |
51 | +check-qtest-arm-y += tests/hexloader-test$(EXESUF) | 41 | + fi |
52 | 42 | else | |
53 | check-qtest-aarch64-y = tests/numa-test$(EXESUF) | 43 | gio=no |
54 | check-qtest-aarch64-y += tests/sdhci-test$(EXESUF) | 44 | fi |
55 | @@ -XXX,XX +XXX,XX @@ tests/qmp-test$(EXESUF): tests/qmp-test.o | ||
56 | tests/device-introspect-test$(EXESUF): tests/device-introspect-test.o | ||
57 | tests/rtc-test$(EXESUF): tests/rtc-test.o | ||
58 | tests/m48t59-test$(EXESUF): tests/m48t59-test.o | ||
59 | +tests/hexloader-test$(EXESUF): tests/hexloader-test.o | ||
60 | tests/endianness-test$(EXESUF): tests/endianness-test.o | ||
61 | tests/spapr-phb-test$(EXESUF): tests/spapr-phb-test.o $(libqos-obj-y) | ||
62 | tests/prom-env-test$(EXESUF): tests/prom-env-test.o $(libqos-obj-y) | ||
63 | diff --git a/tests/hexloader-test.c b/tests/hexloader-test.c | ||
64 | new file mode 100644 | ||
65 | index XXXXXXX..XXXXXXX | ||
66 | --- /dev/null | ||
67 | +++ b/tests/hexloader-test.c | ||
68 | @@ -XXX,XX +XXX,XX @@ | ||
69 | +/* | ||
70 | + * QTest testcase for the Intel Hexadecimal Object File Loader | ||
71 | + * | ||
72 | + * Authors: | ||
73 | + * Su Hang <suhang16@mails.ucas.ac.cn> 2018 | ||
74 | + * | ||
75 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
76 | + * See the COPYING file in the top-level directory. | ||
77 | + * | ||
78 | + */ | ||
79 | + | ||
80 | +#include "qemu/osdep.h" | ||
81 | +#include "libqtest.h" | ||
82 | + | ||
83 | +/* Load 'test.hex' and verify that the in-memory contents are as expected. | ||
84 | + * 'test.hex' is a memory test pattern stored in Hexadecimal Object | ||
85 | + * format. It loads at 0x10000 in RAM and contains values from 0 through | ||
86 | + * 255. | ||
87 | + */ | ||
88 | +static void hex_loader_test(void) | ||
89 | +{ | ||
90 | + unsigned int i; | ||
91 | + const unsigned int base_addr = 0x00010000; | ||
92 | + | ||
93 | + QTestState *s = qtest_initf( | ||
94 | + "-M vexpress-a9 -nographic -device loader,file=tests/hex-loader-check-data/test.hex"); | ||
95 | + | ||
96 | + for (i = 0; i < 256; ++i) { | ||
97 | + uint8_t val = qtest_readb(s, base_addr + i); | ||
98 | + g_assert_cmpuint(i, ==, val); | ||
99 | + } | ||
100 | + qtest_quit(s); | ||
101 | +} | ||
102 | + | ||
103 | +int main(int argc, char **argv) | ||
104 | +{ | ||
105 | + int ret; | ||
106 | + | ||
107 | + g_test_init(&argc, &argv, NULL); | ||
108 | + | ||
109 | + qtest_add_func("/tmp/hex_loader", hex_loader_test); | ||
110 | + ret = g_test_run(); | ||
111 | + | ||
112 | + return ret; | ||
113 | +} | ||
114 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
115 | index XXXXXXX..XXXXXXX 100644 | ||
116 | --- a/MAINTAINERS | ||
117 | +++ b/MAINTAINERS | ||
118 | @@ -XXX,XX +XXX,XX @@ F: hw/core/generic-loader.c | ||
119 | F: include/hw/core/generic-loader.h | ||
120 | F: docs/generic-loader.txt | ||
121 | |||
122 | +Intel Hexadecimal Object File Loader | ||
123 | +M: Su Hang <suhang16@mails.ucas.ac.cn> | ||
124 | +S: Maintained | ||
125 | +F: tests/hexloader-test.c | ||
126 | +F: tests/hex-loader-check-data/test.hex | ||
127 | + | ||
128 | CHRP NVRAM | ||
129 | M: Thomas Huth <thuth@redhat.com> | ||
130 | S: Maintained | ||
131 | diff --git a/tests/hex-loader-check-data/test.hex b/tests/hex-loader-check-data/test.hex | ||
132 | new file mode 100644 | ||
133 | index XXXXXXX..XXXXXXX | ||
134 | --- /dev/null | ||
135 | +++ b/tests/hex-loader-check-data/test.hex | ||
136 | @@ -XXX,XX +XXX,XX @@ | ||
137 | +:020000040001F9 | ||
138 | +:10000000000102030405060708090a0b0c0d0e0f78 | ||
139 | +:10001000101112131415161718191a1b1c1d1e1f68 | ||
140 | +:10002000202122232425262728292a2b2c2d2e2f58 | ||
141 | +:10003000303132333435363738393a3b3c3d3e3f48 | ||
142 | +:10004000404142434445464748494a4b4c4d4e4f38 | ||
143 | +:10005000505152535455565758595a5b5c5d5e5f28 | ||
144 | +:10006000606162636465666768696a6b6c6d6e6f18 | ||
145 | +:10007000707172737475767778797a7b7c7d7e7f08 | ||
146 | +:10008000808182838485868788898a8b8c8d8e8ff8 | ||
147 | +:10009000909192939495969798999a9b9c9d9e9fe8 | ||
148 | +:1000a000a0a1a2a3a4a5a6a7a8a9aaabacadaeafd8 | ||
149 | +:1000b000b0b1b2b3b4b5b6b7b8b9babbbcbdbebfc8 | ||
150 | +:1000c000c0c1c2c3c4c5c6c7c8c9cacbcccdcecfb8 | ||
151 | +:1000d000d0d1d2d3d4d5d6d7d8d9dadbdcdddedfa8 | ||
152 | +:1000e000e0e1e2e3e4e5e6e7e8e9eaebecedeeef98 | ||
153 | +:1000f000f0f1f2f3f4f5f6f7f8f9fafbfcfdfeff88 | ||
154 | +:00000001FF | ||
155 | -- | 45 | -- |
156 | 2.18.0 | 46 | 2.20.1 |
157 | 47 | ||
158 | 48 | diff view generated by jsdifflib |
1 | From: Stefan Hajnoczi <stefanha@redhat.com> | 1 | In gicv3_init_cpuif() we copy the ARMCPU gicv3_maintenance_interrupt |
---|---|---|---|
2 | into the GICv3CPUState struct's maintenance_irq field. This will | ||
3 | only work if the board happens to have already wired up the CPU | ||
4 | maintenance IRQ before the GIC was realized. Unfortunately this is | ||
5 | not the case for the 'virt' board, and so the value that gets copied | ||
6 | is NULL (since a qemu_irq is really a pointer to an IRQState struct | ||
7 | under the hood). The effect is that the CPU interface code never | ||
8 | actually raises the maintenance interrupt line. | ||
2 | 9 | ||
3 | Define a "cortex-m0" ARMv6-M CPU model. | 10 | Instead, since the GICv3CPUState has a pointer to the CPUState, make |
11 | the dereference at the point where we want to raise the interrupt, to | ||
12 | avoid an implicit requirement on board code to wire things up in a | ||
13 | particular order. | ||
4 | 14 | ||
5 | Most of the register reset values set by other CPU models are not | 15 | Reported-by: Jose Martins <josemartins90@gmail.com> |
6 | relevant for the cut-down ARMv6-M architecture. | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | Message-id: 20201009153904.28529-1-peter.maydell@linaro.org | ||
18 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
19 | --- | ||
20 | include/hw/intc/arm_gicv3_common.h | 1 - | ||
21 | hw/intc/arm_gicv3_cpuif.c | 5 ++--- | ||
22 | 2 files changed, 2 insertions(+), 4 deletions(-) | ||
7 | 23 | ||
8 | Signed-off-by: Stefan Hajnoczi <stefanha@redhat.com> | 24 | diff --git a/include/hw/intc/arm_gicv3_common.h b/include/hw/intc/arm_gicv3_common.h |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Message-id: 20180814162739.11814-3-stefanha@redhat.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | target/arm/cpu.c | 11 +++++++++++ | ||
15 | 1 file changed, 11 insertions(+) | ||
16 | |||
17 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.c | 26 | --- a/include/hw/intc/arm_gicv3_common.h |
20 | +++ b/target/arm/cpu.c | 27 | +++ b/include/hw/intc/arm_gicv3_common.h |
21 | @@ -XXX,XX +XXX,XX @@ static void arm11mpcore_initfn(Object *obj) | 28 | @@ -XXX,XX +XXX,XX @@ struct GICv3CPUState { |
22 | cpu->reset_auxcr = 1; | 29 | qemu_irq parent_fiq; |
30 | qemu_irq parent_virq; | ||
31 | qemu_irq parent_vfiq; | ||
32 | - qemu_irq maintenance_irq; | ||
33 | |||
34 | /* Redistributor */ | ||
35 | uint32_t level; /* Current IRQ level */ | ||
36 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/hw/intc/arm_gicv3_cpuif.c | ||
39 | +++ b/hw/intc/arm_gicv3_cpuif.c | ||
40 | @@ -XXX,XX +XXX,XX @@ static void gicv3_cpuif_virt_update(GICv3CPUState *cs) | ||
41 | int irqlevel = 0; | ||
42 | int fiqlevel = 0; | ||
43 | int maintlevel = 0; | ||
44 | + ARMCPU *cpu = ARM_CPU(cs->cpu); | ||
45 | |||
46 | idx = hppvi_index(cs); | ||
47 | trace_gicv3_cpuif_virt_update(gicv3_redist_affid(cs), idx); | ||
48 | @@ -XXX,XX +XXX,XX @@ static void gicv3_cpuif_virt_update(GICv3CPUState *cs) | ||
49 | |||
50 | qemu_set_irq(cs->parent_vfiq, fiqlevel); | ||
51 | qemu_set_irq(cs->parent_virq, irqlevel); | ||
52 | - qemu_set_irq(cs->maintenance_irq, maintlevel); | ||
53 | + qemu_set_irq(cpu->gicv3_maintenance_interrupt, maintlevel); | ||
23 | } | 54 | } |
24 | 55 | ||
25 | +static void cortex_m0_initfn(Object *obj) | 56 | static uint64_t icv_ap_read(CPUARMState *env, const ARMCPRegInfo *ri) |
26 | +{ | 57 | @@ -XXX,XX +XXX,XX @@ void gicv3_init_cpuif(GICv3State *s) |
27 | + ARMCPU *cpu = ARM_CPU(obj); | 58 | && cpu->gic_num_lrs) { |
28 | + set_feature(&cpu->env, ARM_FEATURE_V6); | 59 | int j; |
29 | + set_feature(&cpu->env, ARM_FEATURE_M); | 60 | |
30 | + | 61 | - cs->maintenance_irq = cpu->gicv3_maintenance_interrupt; |
31 | + cpu->midr = 0x410cc200; | 62 | - |
32 | +} | 63 | cs->num_list_regs = cpu->gic_num_lrs; |
33 | + | 64 | cs->vpribits = cpu->gic_vpribits; |
34 | static void cortex_m3_initfn(Object *obj) | 65 | cs->vprebits = cpu->gic_vprebits; |
35 | { | ||
36 | ARMCPU *cpu = ARM_CPU(obj); | ||
37 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_cpus[] = { | ||
38 | { .name = "arm1136", .initfn = arm1136_initfn }, | ||
39 | { .name = "arm1176", .initfn = arm1176_initfn }, | ||
40 | { .name = "arm11mpcore", .initfn = arm11mpcore_initfn }, | ||
41 | + { .name = "cortex-m0", .initfn = cortex_m0_initfn, | ||
42 | + .class_init = arm_v7m_class_init }, | ||
43 | { .name = "cortex-m3", .initfn = cortex_m3_initfn, | ||
44 | .class_init = arm_v7m_class_init }, | ||
45 | { .name = "cortex-m4", .initfn = cortex_m4_initfn, | ||
46 | -- | 66 | -- |
47 | 2.18.0 | 67 | 2.20.1 |
48 | 68 | ||
49 | 69 | diff view generated by jsdifflib |
1 | From: Stefan Hajnoczi <stefanha@redhat.com> | 1 | The kerneldoc script currently emits Sphinx markup for a macro with |
---|---|---|---|
2 | arguments that uses the c:function directive. This is correct for | ||
3 | Sphinx versions earlier than Sphinx 3, where c:macro doesn't allow | ||
4 | documentation of macros with arguments and c:function is not picky | ||
5 | about the syntax of what it is passed. However, in Sphinx 3 the | ||
6 | c:macro directive was enhanced to support macros with arguments, | ||
7 | and c:function was made more picky about what syntax it accepted. | ||
2 | 8 | ||
3 | Some ARM CPUs have bitbanded IO, a memory region that allows convenient | 9 | When kerneldoc is told that it needs to produce output for Sphinx |
4 | bit access via 32-bit memory loads/stores. This eliminates the need for | 10 | 3 or later, make it emit c:function only for functions and c:macro |
5 | read-modify-update instruction sequences. | 11 | for macros with arguments. We assume that anything with a return |
12 | type is a function and anything without is a macro. | ||
6 | 13 | ||
7 | This patch makes this optional feature an ARMv7MState qdev property, | 14 | This fixes the Sphinx error: |
8 | allowing boards to choose whether they want bitbanding or not. | ||
9 | 15 | ||
10 | Status of boards: | 16 | /home/petmay01/linaro/qemu-from-laptop/qemu/docs/../include/qom/object.h:155:Error in declarator |
11 | * iotkit (Cortex M33), no bitband | 17 | If declarator-id with parameters (e.g., 'void f(int arg)'): |
12 | * mps2 (Cortex M3), bitband | 18 | Invalid C declaration: Expected identifier in nested name. [error at 25] |
13 | * msf2 (Cortex M3), bitband | 19 | DECLARE_INSTANCE_CHECKER ( InstanceType, OBJ_NAME, TYPENAME) |
14 | * stellaris (Cortex M3), bitband | 20 | -------------------------^ |
15 | * stm32f205 (Cortex M3), bitband | 21 | If parenthesis in noptr-declarator (e.g., 'void (*f(int arg))(double)'): |
22 | Error in declarator or parameters | ||
23 | Invalid C declaration: Expecting "(" in parameters. [error at 39] | ||
24 | DECLARE_INSTANCE_CHECKER ( InstanceType, OBJ_NAME, TYPENAME) | ||
25 | ---------------------------------------^ | ||
16 | 26 | ||
17 | As a side-effect of this patch, Peter Maydell noted that the Ethernet | 27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | controller on mps2 board is now accessible. Previously they were hidden | 28 | Reviewed-by: Daniel P. Berrangé <berrange@redhat.com> |
19 | by the bitband region (which does not exist on the real board). | 29 | Tested-by: Stefan Hajnoczi <stefanha@redhat.com> |
30 | Message-id: 20201030174700.7204-2-peter.maydell@linaro.org | ||
31 | --- | ||
32 | scripts/kernel-doc | 18 +++++++++++++++++- | ||
33 | 1 file changed, 17 insertions(+), 1 deletion(-) | ||
20 | 34 | ||
21 | Signed-off-by: Stefan Hajnoczi <stefanha@redhat.com> | 35 | diff --git a/scripts/kernel-doc b/scripts/kernel-doc |
22 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 36 | index XXXXXXX..XXXXXXX 100755 |
23 | Message-id: 20180814162739.11814-2-stefanha@redhat.com | 37 | --- a/scripts/kernel-doc |
24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 38 | +++ b/scripts/kernel-doc |
25 | --- | 39 | @@ -XXX,XX +XXX,XX @@ sub output_function_rst(%) { |
26 | include/hw/arm/armv7m.h | 2 ++ | 40 | output_highlight_rst($args{'purpose'}); |
27 | hw/arm/armv7m.c | 37 ++++++++++++++++++++----------------- | 41 | $start = "\n\n**Syntax**\n\n ``"; |
28 | hw/arm/mps2.c | 1 + | 42 | } else { |
29 | hw/arm/msf2-soc.c | 1 + | 43 | - print ".. c:function:: "; |
30 | hw/arm/stellaris.c | 1 + | 44 | + if ((split(/\./, $sphinx_version))[0] >= 3) { |
31 | hw/arm/stm32f205_soc.c | 1 + | 45 | + # Sphinx 3 and later distinguish macros and functions and |
32 | 6 files changed, 26 insertions(+), 17 deletions(-) | 46 | + # complain if you use c:function with something that's not |
33 | 47 | + # syntactically valid as a function declaration. | |
34 | diff --git a/include/hw/arm/armv7m.h b/include/hw/arm/armv7m.h | 48 | + # We assume that anything with a return type is a function |
35 | index XXXXXXX..XXXXXXX 100644 | 49 | + # and anything without is a macro. |
36 | --- a/include/hw/arm/armv7m.h | 50 | + if ($args{'functiontype'} ne "") { |
37 | +++ b/include/hw/arm/armv7m.h | 51 | + print ".. c:function:: "; |
38 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 52 | + } else { |
39 | * devices will be automatically layered on top of this view.) | 53 | + print ".. c:macro:: "; |
40 | * + Property "idau": IDAU interface (forwarded to CPU object) | ||
41 | * + Property "init-svtor": secure VTOR reset value (forwarded to CPU object) | ||
42 | + * + Property "enable-bitband": expose bitbanded IO | ||
43 | */ | ||
44 | typedef struct ARMv7MState { | ||
45 | /*< private >*/ | ||
46 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMv7MState { | ||
47 | MemoryRegion *board_memory; | ||
48 | Object *idau; | ||
49 | uint32_t init_svtor; | ||
50 | + bool enable_bitband; | ||
51 | } ARMv7MState; | ||
52 | |||
53 | #endif | ||
54 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | ||
55 | index XXXXXXX..XXXXXXX 100644 | ||
56 | --- a/hw/arm/armv7m.c | ||
57 | +++ b/hw/arm/armv7m.c | ||
58 | @@ -XXX,XX +XXX,XX @@ static void armv7m_realize(DeviceState *dev, Error **errp) | ||
59 | memory_region_add_subregion(&s->container, 0xe000e000, | ||
60 | sysbus_mmio_get_region(sbd, 0)); | ||
61 | |||
62 | - for (i = 0; i < ARRAY_SIZE(s->bitband); i++) { | ||
63 | - Object *obj = OBJECT(&s->bitband[i]); | ||
64 | - SysBusDevice *sbd = SYS_BUS_DEVICE(&s->bitband[i]); | ||
65 | + if (s->enable_bitband) { | ||
66 | + for (i = 0; i < ARRAY_SIZE(s->bitband); i++) { | ||
67 | + Object *obj = OBJECT(&s->bitband[i]); | ||
68 | + SysBusDevice *sbd = SYS_BUS_DEVICE(&s->bitband[i]); | ||
69 | |||
70 | - object_property_set_int(obj, bitband_input_addr[i], "base", &err); | ||
71 | - if (err != NULL) { | ||
72 | - error_propagate(errp, err); | ||
73 | - return; | ||
74 | - } | ||
75 | - object_property_set_link(obj, OBJECT(s->board_memory), | ||
76 | - "source-memory", &error_abort); | ||
77 | - object_property_set_bool(obj, true, "realized", &err); | ||
78 | - if (err != NULL) { | ||
79 | - error_propagate(errp, err); | ||
80 | - return; | ||
81 | - } | ||
82 | + object_property_set_int(obj, bitband_input_addr[i], "base", &err); | ||
83 | + if (err != NULL) { | ||
84 | + error_propagate(errp, err); | ||
85 | + return; | ||
86 | + } | 54 | + } |
87 | + object_property_set_link(obj, OBJECT(s->board_memory), | 55 | + } else { |
88 | + "source-memory", &error_abort); | 56 | + # Older Sphinx don't support documenting macros that take |
89 | + object_property_set_bool(obj, true, "realized", &err); | 57 | + # arguments with c:macro, and don't complain about the use |
90 | + if (err != NULL) { | 58 | + # of c:function for this. |
91 | + error_propagate(errp, err); | 59 | + print ".. c:function:: "; |
92 | + return; | ||
93 | + } | ||
94 | |||
95 | - memory_region_add_subregion(&s->container, bitband_output_addr[i], | ||
96 | - sysbus_mmio_get_region(sbd, 0)); | ||
97 | + memory_region_add_subregion(&s->container, bitband_output_addr[i], | ||
98 | + sysbus_mmio_get_region(sbd, 0)); | ||
99 | + } | 60 | + } |
100 | } | 61 | } |
101 | } | 62 | if ($args{'functiontype'} ne "") { |
102 | 63 | $start .= $args{'functiontype'} . " " . $args{'function'} . " ("; | |
103 | @@ -XXX,XX +XXX,XX @@ static Property armv7m_properties[] = { | ||
104 | MemoryRegion *), | ||
105 | DEFINE_PROP_LINK("idau", ARMv7MState, idau, TYPE_IDAU_INTERFACE, Object *), | ||
106 | DEFINE_PROP_UINT32("init-svtor", ARMv7MState, init_svtor, 0), | ||
107 | + DEFINE_PROP_BOOL("enable-bitband", ARMv7MState, enable_bitband, false), | ||
108 | DEFINE_PROP_END_OF_LIST(), | ||
109 | }; | ||
110 | |||
111 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | ||
112 | index XXXXXXX..XXXXXXX 100644 | ||
113 | --- a/hw/arm/mps2.c | ||
114 | +++ b/hw/arm/mps2.c | ||
115 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
116 | g_assert_not_reached(); | ||
117 | } | ||
118 | qdev_prop_set_string(armv7m, "cpu-type", machine->cpu_type); | ||
119 | + qdev_prop_set_bit(armv7m, "enable-bitband", true); | ||
120 | object_property_set_link(OBJECT(&mms->armv7m), OBJECT(system_memory), | ||
121 | "memory", &error_abort); | ||
122 | object_property_set_bool(OBJECT(&mms->armv7m), true, "realized", | ||
123 | diff --git a/hw/arm/msf2-soc.c b/hw/arm/msf2-soc.c | ||
124 | index XXXXXXX..XXXXXXX 100644 | ||
125 | --- a/hw/arm/msf2-soc.c | ||
126 | +++ b/hw/arm/msf2-soc.c | ||
127 | @@ -XXX,XX +XXX,XX @@ static void m2sxxx_soc_realize(DeviceState *dev_soc, Error **errp) | ||
128 | armv7m = DEVICE(&s->armv7m); | ||
129 | qdev_prop_set_uint32(armv7m, "num-irq", 81); | ||
130 | qdev_prop_set_string(armv7m, "cpu-type", s->cpu_type); | ||
131 | + qdev_prop_set_bit(armv7m, "enable-bitband", true); | ||
132 | object_property_set_link(OBJECT(&s->armv7m), OBJECT(get_system_memory()), | ||
133 | "memory", &error_abort); | ||
134 | object_property_set_bool(OBJECT(&s->armv7m), true, "realized", &err); | ||
135 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | ||
136 | index XXXXXXX..XXXXXXX 100644 | ||
137 | --- a/hw/arm/stellaris.c | ||
138 | +++ b/hw/arm/stellaris.c | ||
139 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
140 | nvic = qdev_create(NULL, TYPE_ARMV7M); | ||
141 | qdev_prop_set_uint32(nvic, "num-irq", NUM_IRQ_LINES); | ||
142 | qdev_prop_set_string(nvic, "cpu-type", ms->cpu_type); | ||
143 | + qdev_prop_set_bit(nvic, "enable-bitband", true); | ||
144 | object_property_set_link(OBJECT(nvic), OBJECT(get_system_memory()), | ||
145 | "memory", &error_abort); | ||
146 | /* This will exit with an error if the user passed us a bad cpu_type */ | ||
147 | diff --git a/hw/arm/stm32f205_soc.c b/hw/arm/stm32f205_soc.c | ||
148 | index XXXXXXX..XXXXXXX 100644 | ||
149 | --- a/hw/arm/stm32f205_soc.c | ||
150 | +++ b/hw/arm/stm32f205_soc.c | ||
151 | @@ -XXX,XX +XXX,XX @@ static void stm32f205_soc_realize(DeviceState *dev_soc, Error **errp) | ||
152 | armv7m = DEVICE(&s->armv7m); | ||
153 | qdev_prop_set_uint32(armv7m, "num-irq", 96); | ||
154 | qdev_prop_set_string(armv7m, "cpu-type", s->cpu_type); | ||
155 | + qdev_prop_set_bit(armv7m, "enable-bitband", true); | ||
156 | object_property_set_link(OBJECT(&s->armv7m), OBJECT(get_system_memory()), | ||
157 | "memory", &error_abort); | ||
158 | object_property_set_bool(OBJECT(&s->armv7m), true, "realized", &err); | ||
159 | -- | 64 | -- |
160 | 2.18.0 | 65 | 2.20.1 |
161 | 66 | ||
162 | 67 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Su Hang <suhang16@mails.ucas.ac.cn> | ||
2 | 1 | ||
3 | This patch adds Intel Hexadecimal Object File format support to the | ||
4 | generic loader device. The file format specification is available here: | ||
5 | http://www.piclist.com/techref/fileext/hex/intel.htm | ||
6 | |||
7 | This file format is often used with microcontrollers such as the | ||
8 | micro:bit, Arduino, STM32, etc. Users expect to be able to run .hex | ||
9 | files directly with without first converting them to ELF. Most | ||
10 | micro:bit code is developed in web-based IDEs without direct user access | ||
11 | to binutils so it is important for QEMU to handle this file format | ||
12 | natively. | ||
13 | |||
14 | Signed-off-by: Su Hang <suhang16@mails.ucas.ac.cn> | ||
15 | Signed-off-by: Stefan Hajnoczi <stefanha@redhat.com> | ||
16 | Acked-by: Alistair Francis <alistair.francis@wdc.com> | ||
17 | Message-id: 20180814162739.11814-6-stefanha@redhat.com | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | --- | ||
20 | include/hw/loader.h | 12 ++ | ||
21 | hw/core/generic-loader.c | 4 + | ||
22 | hw/core/loader.c | 249 +++++++++++++++++++++++++++++++++++++++ | ||
23 | 3 files changed, 265 insertions(+) | ||
24 | |||
25 | diff --git a/include/hw/loader.h b/include/hw/loader.h | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/include/hw/loader.h | ||
28 | +++ b/include/hw/loader.h | ||
29 | @@ -XXX,XX +XXX,XX @@ ssize_t load_image_size(const char *filename, void *addr, size_t size); | ||
30 | int load_image_targphys_as(const char *filename, | ||
31 | hwaddr addr, uint64_t max_sz, AddressSpace *as); | ||
32 | |||
33 | +/**load_targphys_hex_as: | ||
34 | + * @filename: Path to the .hex file | ||
35 | + * @entry: Store the entry point given by the .hex file | ||
36 | + * @as: The AddressSpace to load the .hex file to. The value of | ||
37 | + * address_space_memory is used if nothing is supplied here. | ||
38 | + * | ||
39 | + * Load a fixed .hex file into memory. | ||
40 | + * | ||
41 | + * Returns the size of the loaded .hex file on success, -1 otherwise. | ||
42 | + */ | ||
43 | +int load_targphys_hex_as(const char *filename, hwaddr *entry, AddressSpace *as); | ||
44 | + | ||
45 | /** load_image_targphys: | ||
46 | * Same as load_image_targphys_as(), but doesn't allow the caller to specify | ||
47 | * an AddressSpace. | ||
48 | diff --git a/hw/core/generic-loader.c b/hw/core/generic-loader.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/hw/core/generic-loader.c | ||
51 | +++ b/hw/core/generic-loader.c | ||
52 | @@ -XXX,XX +XXX,XX @@ static void generic_loader_realize(DeviceState *dev, Error **errp) | ||
53 | size = load_uimage_as(s->file, &entry, NULL, NULL, NULL, NULL, | ||
54 | as); | ||
55 | } | ||
56 | + | ||
57 | + if (size < 0) { | ||
58 | + size = load_targphys_hex_as(s->file, &entry, as); | ||
59 | + } | ||
60 | } | ||
61 | |||
62 | if (size < 0 || s->force_raw) { | ||
63 | diff --git a/hw/core/loader.c b/hw/core/loader.c | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/hw/core/loader.c | ||
66 | +++ b/hw/core/loader.c | ||
67 | @@ -XXX,XX +XXX,XX @@ void hmp_info_roms(Monitor *mon, const QDict *qdict) | ||
68 | } | ||
69 | } | ||
70 | } | ||
71 | + | ||
72 | +typedef enum HexRecord HexRecord; | ||
73 | +enum HexRecord { | ||
74 | + DATA_RECORD = 0, | ||
75 | + EOF_RECORD, | ||
76 | + EXT_SEG_ADDR_RECORD, | ||
77 | + START_SEG_ADDR_RECORD, | ||
78 | + EXT_LINEAR_ADDR_RECORD, | ||
79 | + START_LINEAR_ADDR_RECORD, | ||
80 | +}; | ||
81 | + | ||
82 | +/* Each record contains a 16-bit address which is combined with the upper 16 | ||
83 | + * bits of the implicit "next address" to form a 32-bit address. | ||
84 | + */ | ||
85 | +#define NEXT_ADDR_MASK 0xffff0000 | ||
86 | + | ||
87 | +#define DATA_FIELD_MAX_LEN 0xff | ||
88 | +#define LEN_EXCEPT_DATA 0x5 | ||
89 | +/* 0x5 = sizeof(byte_count) + sizeof(address) + sizeof(record_type) + | ||
90 | + * sizeof(checksum) */ | ||
91 | +typedef struct { | ||
92 | + uint8_t byte_count; | ||
93 | + uint16_t address; | ||
94 | + uint8_t record_type; | ||
95 | + uint8_t data[DATA_FIELD_MAX_LEN]; | ||
96 | + uint8_t checksum; | ||
97 | +} HexLine; | ||
98 | + | ||
99 | +/* return 0 or -1 if error */ | ||
100 | +static bool parse_record(HexLine *line, uint8_t *our_checksum, const uint8_t c, | ||
101 | + uint32_t *index, const bool in_process) | ||
102 | +{ | ||
103 | + /* +-------+---------------+-------+---------------------+--------+ | ||
104 | + * | byte | |record | | | | ||
105 | + * | count | address | type | data |checksum| | ||
106 | + * +-------+---------------+-------+---------------------+--------+ | ||
107 | + * ^ ^ ^ ^ ^ ^ | ||
108 | + * |1 byte | 2 bytes |1 byte | 0-255 bytes | 1 byte | | ||
109 | + */ | ||
110 | + uint8_t value = 0; | ||
111 | + uint32_t idx = *index; | ||
112 | + /* ignore space */ | ||
113 | + if (g_ascii_isspace(c)) { | ||
114 | + return true; | ||
115 | + } | ||
116 | + if (!g_ascii_isxdigit(c) || !in_process) { | ||
117 | + return false; | ||
118 | + } | ||
119 | + value = g_ascii_xdigit_value(c); | ||
120 | + value = (idx & 0x1) ? (value & 0xf) : (value << 4); | ||
121 | + if (idx < 2) { | ||
122 | + line->byte_count |= value; | ||
123 | + } else if (2 <= idx && idx < 6) { | ||
124 | + line->address <<= 4; | ||
125 | + line->address += g_ascii_xdigit_value(c); | ||
126 | + } else if (6 <= idx && idx < 8) { | ||
127 | + line->record_type |= value; | ||
128 | + } else if (8 <= idx && idx < 8 + 2 * line->byte_count) { | ||
129 | + line->data[(idx - 8) >> 1] |= value; | ||
130 | + } else if (8 + 2 * line->byte_count <= idx && | ||
131 | + idx < 10 + 2 * line->byte_count) { | ||
132 | + line->checksum |= value; | ||
133 | + } else { | ||
134 | + return false; | ||
135 | + } | ||
136 | + *our_checksum += value; | ||
137 | + ++(*index); | ||
138 | + return true; | ||
139 | +} | ||
140 | + | ||
141 | +typedef struct { | ||
142 | + const char *filename; | ||
143 | + HexLine line; | ||
144 | + uint8_t *bin_buf; | ||
145 | + hwaddr *start_addr; | ||
146 | + int total_size; | ||
147 | + uint32_t next_address_to_write; | ||
148 | + uint32_t current_address; | ||
149 | + uint32_t current_rom_index; | ||
150 | + uint32_t rom_start_address; | ||
151 | + AddressSpace *as; | ||
152 | +} HexParser; | ||
153 | + | ||
154 | +/* return size or -1 if error */ | ||
155 | +static int handle_record_type(HexParser *parser) | ||
156 | +{ | ||
157 | + HexLine *line = &(parser->line); | ||
158 | + switch (line->record_type) { | ||
159 | + case DATA_RECORD: | ||
160 | + parser->current_address = | ||
161 | + (parser->next_address_to_write & NEXT_ADDR_MASK) | line->address; | ||
162 | + /* verify this is a contiguous block of memory */ | ||
163 | + if (parser->current_address != parser->next_address_to_write) { | ||
164 | + if (parser->current_rom_index != 0) { | ||
165 | + rom_add_blob_fixed_as(parser->filename, parser->bin_buf, | ||
166 | + parser->current_rom_index, | ||
167 | + parser->rom_start_address, parser->as); | ||
168 | + } | ||
169 | + parser->rom_start_address = parser->current_address; | ||
170 | + parser->current_rom_index = 0; | ||
171 | + } | ||
172 | + | ||
173 | + /* copy from line buffer to output bin_buf */ | ||
174 | + memcpy(parser->bin_buf + parser->current_rom_index, line->data, | ||
175 | + line->byte_count); | ||
176 | + parser->current_rom_index += line->byte_count; | ||
177 | + parser->total_size += line->byte_count; | ||
178 | + /* save next address to write */ | ||
179 | + parser->next_address_to_write = | ||
180 | + parser->current_address + line->byte_count; | ||
181 | + break; | ||
182 | + | ||
183 | + case EOF_RECORD: | ||
184 | + if (parser->current_rom_index != 0) { | ||
185 | + rom_add_blob_fixed_as(parser->filename, parser->bin_buf, | ||
186 | + parser->current_rom_index, | ||
187 | + parser->rom_start_address, parser->as); | ||
188 | + } | ||
189 | + return parser->total_size; | ||
190 | + case EXT_SEG_ADDR_RECORD: | ||
191 | + case EXT_LINEAR_ADDR_RECORD: | ||
192 | + if (line->byte_count != 2 && line->address != 0) { | ||
193 | + return -1; | ||
194 | + } | ||
195 | + | ||
196 | + if (parser->current_rom_index != 0) { | ||
197 | + rom_add_blob_fixed_as(parser->filename, parser->bin_buf, | ||
198 | + parser->current_rom_index, | ||
199 | + parser->rom_start_address, parser->as); | ||
200 | + } | ||
201 | + | ||
202 | + /* save next address to write, | ||
203 | + * in case of non-contiguous block of memory */ | ||
204 | + parser->next_address_to_write = (line->data[0] << 12) | | ||
205 | + (line->data[1] << 4); | ||
206 | + if (line->record_type == EXT_LINEAR_ADDR_RECORD) { | ||
207 | + parser->next_address_to_write <<= 12; | ||
208 | + } | ||
209 | + | ||
210 | + parser->rom_start_address = parser->next_address_to_write; | ||
211 | + parser->current_rom_index = 0; | ||
212 | + break; | ||
213 | + | ||
214 | + case START_SEG_ADDR_RECORD: | ||
215 | + if (line->byte_count != 4 && line->address != 0) { | ||
216 | + return -1; | ||
217 | + } | ||
218 | + | ||
219 | + /* x86 16-bit CS:IP segmented addressing */ | ||
220 | + *(parser->start_addr) = (((line->data[0] << 8) | line->data[1]) << 4) + | ||
221 | + ((line->data[2] << 8) | line->data[3]); | ||
222 | + break; | ||
223 | + | ||
224 | + case START_LINEAR_ADDR_RECORD: | ||
225 | + if (line->byte_count != 4 && line->address != 0) { | ||
226 | + return -1; | ||
227 | + } | ||
228 | + | ||
229 | + *(parser->start_addr) = ldl_be_p(line->data); | ||
230 | + break; | ||
231 | + | ||
232 | + default: | ||
233 | + return -1; | ||
234 | + } | ||
235 | + | ||
236 | + return parser->total_size; | ||
237 | +} | ||
238 | + | ||
239 | +/* return size or -1 if error */ | ||
240 | +static int parse_hex_blob(const char *filename, hwaddr *addr, uint8_t *hex_blob, | ||
241 | + size_t hex_blob_size, AddressSpace *as) | ||
242 | +{ | ||
243 | + bool in_process = false; /* avoid re-enter and | ||
244 | + * check whether record begin with ':' */ | ||
245 | + uint8_t *end = hex_blob + hex_blob_size; | ||
246 | + uint8_t our_checksum = 0; | ||
247 | + uint32_t record_index = 0; | ||
248 | + HexParser parser = { | ||
249 | + .filename = filename, | ||
250 | + .bin_buf = g_malloc(hex_blob_size), | ||
251 | + .start_addr = addr, | ||
252 | + .as = as, | ||
253 | + }; | ||
254 | + | ||
255 | + rom_transaction_begin(); | ||
256 | + | ||
257 | + for (; hex_blob < end; ++hex_blob) { | ||
258 | + switch (*hex_blob) { | ||
259 | + case '\r': | ||
260 | + case '\n': | ||
261 | + if (!in_process) { | ||
262 | + break; | ||
263 | + } | ||
264 | + | ||
265 | + in_process = false; | ||
266 | + if ((LEN_EXCEPT_DATA + parser.line.byte_count) * 2 != | ||
267 | + record_index || | ||
268 | + our_checksum != 0) { | ||
269 | + parser.total_size = -1; | ||
270 | + goto out; | ||
271 | + } | ||
272 | + | ||
273 | + if (handle_record_type(&parser) == -1) { | ||
274 | + parser.total_size = -1; | ||
275 | + goto out; | ||
276 | + } | ||
277 | + break; | ||
278 | + | ||
279 | + /* start of a new record. */ | ||
280 | + case ':': | ||
281 | + memset(&parser.line, 0, sizeof(HexLine)); | ||
282 | + in_process = true; | ||
283 | + record_index = 0; | ||
284 | + break; | ||
285 | + | ||
286 | + /* decoding lines */ | ||
287 | + default: | ||
288 | + if (!parse_record(&parser.line, &our_checksum, *hex_blob, | ||
289 | + &record_index, in_process)) { | ||
290 | + parser.total_size = -1; | ||
291 | + goto out; | ||
292 | + } | ||
293 | + break; | ||
294 | + } | ||
295 | + } | ||
296 | + | ||
297 | +out: | ||
298 | + g_free(parser.bin_buf); | ||
299 | + rom_transaction_end(parser.total_size != -1); | ||
300 | + return parser.total_size; | ||
301 | +} | ||
302 | + | ||
303 | +/* return size or -1 if error */ | ||
304 | +int load_targphys_hex_as(const char *filename, hwaddr *entry, AddressSpace *as) | ||
305 | +{ | ||
306 | + gsize hex_blob_size; | ||
307 | + gchar *hex_blob; | ||
308 | + int total_size = 0; | ||
309 | + | ||
310 | + if (!g_file_get_contents(filename, &hex_blob, &hex_blob_size, NULL)) { | ||
311 | + return -1; | ||
312 | + } | ||
313 | + | ||
314 | + total_size = parse_hex_blob(filename, entry, (uint8_t *)hex_blob, | ||
315 | + hex_blob_size, as); | ||
316 | + | ||
317 | + g_free(hex_blob); | ||
318 | + return total_size; | ||
319 | +} | ||
320 | -- | ||
321 | 2.18.0 | ||
322 | |||
323 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Joel Stanley <joel@jms.id.au> | ||
2 | 1 | ||
3 | This fixes the intended protection of read-only values in the | ||
4 | configuration register. They were being always set to zero by mistake. | ||
5 | |||
6 | The read-only fields depend on the configured memory size of the system, | ||
7 | so they cannot be fixed at compile time. The most straight forward | ||
8 | option was to store them in the state structure. | ||
9 | |||
10 | Signed-off-by: Joel Stanley <joel@jms.id.au> | ||
11 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
12 | Tested-by: Cédric Le Goater <clg@kaod.org> | ||
13 | Message-id: 20180807075757.7242-3-joel@jms.id.au | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | --- | ||
16 | include/hw/misc/aspeed_sdmc.h | 1 + | ||
17 | hw/misc/aspeed_sdmc.c | 27 ++++++++------------------- | ||
18 | 2 files changed, 9 insertions(+), 19 deletions(-) | ||
19 | |||
20 | diff --git a/include/hw/misc/aspeed_sdmc.h b/include/hw/misc/aspeed_sdmc.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/include/hw/misc/aspeed_sdmc.h | ||
23 | +++ b/include/hw/misc/aspeed_sdmc.h | ||
24 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedSDMCState { | ||
25 | uint32_t silicon_rev; | ||
26 | uint32_t ram_bits; | ||
27 | uint64_t ram_size; | ||
28 | + uint32_t fixed_conf; | ||
29 | |||
30 | } AspeedSDMCState; | ||
31 | |||
32 | diff --git a/hw/misc/aspeed_sdmc.c b/hw/misc/aspeed_sdmc.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/hw/misc/aspeed_sdmc.c | ||
35 | +++ b/hw/misc/aspeed_sdmc.c | ||
36 | @@ -XXX,XX +XXX,XX @@ static void aspeed_sdmc_write(void *opaque, hwaddr addr, uint64_t data, | ||
37 | case AST2400_A0_SILICON_REV: | ||
38 | case AST2400_A1_SILICON_REV: | ||
39 | data &= ~ASPEED_SDMC_READONLY_MASK; | ||
40 | + data |= s->fixed_conf; | ||
41 | break; | ||
42 | case AST2500_A0_SILICON_REV: | ||
43 | case AST2500_A1_SILICON_REV: | ||
44 | data &= ~ASPEED_SDMC_AST2500_READONLY_MASK; | ||
45 | + data |= s->fixed_conf; | ||
46 | break; | ||
47 | default: | ||
48 | g_assert_not_reached(); | ||
49 | @@ -XXX,XX +XXX,XX @@ static void aspeed_sdmc_reset(DeviceState *dev) | ||
50 | memset(s->regs, 0, sizeof(s->regs)); | ||
51 | |||
52 | /* Set ram size bit and defaults values */ | ||
53 | - switch (s->silicon_rev) { | ||
54 | - case AST2400_A0_SILICON_REV: | ||
55 | - case AST2400_A1_SILICON_REV: | ||
56 | - s->regs[R_CONF] |= | ||
57 | - ASPEED_SDMC_VGA_COMPAT | | ||
58 | - ASPEED_SDMC_DRAM_SIZE(s->ram_bits); | ||
59 | - break; | ||
60 | - | ||
61 | - case AST2500_A0_SILICON_REV: | ||
62 | - case AST2500_A1_SILICON_REV: | ||
63 | - s->regs[R_CONF] |= | ||
64 | - ASPEED_SDMC_HW_VERSION(1) | | ||
65 | - ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB) | | ||
66 | - ASPEED_SDMC_DRAM_SIZE(s->ram_bits); | ||
67 | - break; | ||
68 | - | ||
69 | - default: | ||
70 | - g_assert_not_reached(); | ||
71 | - } | ||
72 | + s->regs[R_CONF] = s->fixed_conf; | ||
73 | } | ||
74 | |||
75 | static void aspeed_sdmc_realize(DeviceState *dev, Error **errp) | ||
76 | @@ -XXX,XX +XXX,XX @@ static void aspeed_sdmc_realize(DeviceState *dev, Error **errp) | ||
77 | case AST2400_A0_SILICON_REV: | ||
78 | case AST2400_A1_SILICON_REV: | ||
79 | s->ram_bits = ast2400_rambits(s); | ||
80 | + s->fixed_conf = ASPEED_SDMC_VGA_COMPAT | | ||
81 | + ASPEED_SDMC_DRAM_SIZE(s->ram_bits); | ||
82 | break; | ||
83 | case AST2500_A0_SILICON_REV: | ||
84 | case AST2500_A1_SILICON_REV: | ||
85 | s->ram_bits = ast2500_rambits(s); | ||
86 | + s->fixed_conf = ASPEED_SDMC_HW_VERSION(1) | | ||
87 | + ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB) | | ||
88 | + ASPEED_SDMC_DRAM_SIZE(s->ram_bits); | ||
89 | break; | ||
90 | default: | ||
91 | g_assert_not_reached(); | ||
92 | -- | ||
93 | 2.18.0 | ||
94 | |||
95 | diff view generated by jsdifflib |
1 | From: Joel Stanley <joel@jms.id.au> | 1 | Sphinx 3.2 is pickier than earlier versions about the option:: markup, |
---|---|---|---|
2 | and complains about our usage in qemu-option-trace.rst: | ||
2 | 3 | ||
3 | The SDRAM training routine sets the 'Enable cache initial' bit, and then | 4 | ../../docs/qemu-option-trace.rst.inc:4:Malformed option description |
4 | waits for the 'cache initial sequence' to be done. | 5 | '[enable=]PATTERN', should look like "opt", "-opt args", "--opt args", |
6 | "/opt args" or "+opt args" | ||
5 | 7 | ||
6 | Have it always return done, as there is no other side effects that the | 8 | In this file, we're really trying to document the different parts of |
7 | model needs to implement. This allows the upstream u-boot training to | 9 | the top-level --trace option, which qemu-nbd.rst and qemu-img.rst |
8 | proceed on the ast2500-evb board. | 10 | have already introduced with an option:: markup. So it's not right |
11 | to use option:: here anyway. Switch to a different markup | ||
12 | (definition lists) which gives about the same formatted output. | ||
9 | 13 | ||
10 | Signed-off-by: Joel Stanley <joel@jms.id.au> | 14 | (Unlike option::, this markup doesn't produce index entries; but |
11 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | 15 | at the moment we don't do anything much with indexes anyway, and |
12 | Tested-by: Cédric Le Goater <clg@kaod.org> | 16 | in any case I think it doesn't make much sense to have individual |
13 | Message-id: 20180807075757.7242-4-joel@jms.id.au | 17 | index entries for the sub-parts of the --trace option.) |
18 | |||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | Reviewed-by: Daniel P. Berrangé <berrange@redhat.com> | ||
21 | Tested-by: Stefan Hajnoczi <stefanha@redhat.com> | ||
22 | Message-id: 20201030174700.7204-3-peter.maydell@linaro.org | ||
15 | --- | 23 | --- |
16 | hw/misc/aspeed_sdmc.c | 1 + | 24 | docs/qemu-option-trace.rst.inc | 6 +++--- |
17 | 1 file changed, 1 insertion(+) | 25 | 1 file changed, 3 insertions(+), 3 deletions(-) |
18 | 26 | ||
19 | diff --git a/hw/misc/aspeed_sdmc.c b/hw/misc/aspeed_sdmc.c | 27 | diff --git a/docs/qemu-option-trace.rst.inc b/docs/qemu-option-trace.rst.inc |
20 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/misc/aspeed_sdmc.c | 29 | --- a/docs/qemu-option-trace.rst.inc |
22 | +++ b/hw/misc/aspeed_sdmc.c | 30 | +++ b/docs/qemu-option-trace.rst.inc |
23 | @@ -XXX,XX +XXX,XX @@ static void aspeed_sdmc_realize(DeviceState *dev, Error **errp) | 31 | @@ -XXX,XX +XXX,XX @@ |
24 | s->ram_bits = ast2500_rambits(s); | 32 | |
25 | s->fixed_conf = ASPEED_SDMC_HW_VERSION(1) | | 33 | Specify tracing options. |
26 | ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB) | | 34 | |
27 | + ASPEED_SDMC_CACHE_INITIAL_DONE | | 35 | -.. option:: [enable=]PATTERN |
28 | ASPEED_SDMC_DRAM_SIZE(s->ram_bits); | 36 | +``[enable=]PATTERN`` |
29 | break; | 37 | |
30 | default: | 38 | Immediately enable events matching *PATTERN* |
39 | (either event name or a globbing pattern). This option is only | ||
40 | @@ -XXX,XX +XXX,XX @@ Specify tracing options. | ||
41 | |||
42 | Use :option:`-trace help` to print a list of names of trace points. | ||
43 | |||
44 | -.. option:: events=FILE | ||
45 | +``events=FILE`` | ||
46 | |||
47 | Immediately enable events listed in *FILE*. | ||
48 | The file must contain one event name (as listed in the ``trace-events-all`` | ||
49 | @@ -XXX,XX +XXX,XX @@ Specify tracing options. | ||
50 | available if QEMU has been compiled with the ``simple``, ``log`` or | ||
51 | ``ftrace`` tracing backend. | ||
52 | |||
53 | -.. option:: file=FILE | ||
54 | +``file=FILE`` | ||
55 | |||
56 | Log output traces to *FILE*. | ||
57 | This option is only available if QEMU has been compiled with | ||
31 | -- | 58 | -- |
32 | 2.18.0 | 59 | 2.20.1 |
33 | 60 | ||
34 | 61 | diff view generated by jsdifflib |
1 | From: Joel Stanley <joel@jms.id.au> | 1 | The randomness tests in the NPCM7xx RNG test fail intermittently |
---|---|---|---|
2 | but fairly frequently. On my machine running the test in a loop: | ||
3 | while QTEST_QEMU_BINARY=./qemu-system-aarch64 ./tests/qtest/npcm7xx_rng-test; do true; done | ||
2 | 4 | ||
3 | The ast2500 SDRAM training routine busy waits on the 'init cycle busy | 5 | will fail in less than a minute with an error like: |
4 | state' bit in DDR PHY Control/Status register #1 (MCR60). | 6 | ERROR:../../tests/qtest/npcm7xx_rng-test.c:256:test_first_byte_runs: |
7 | assertion failed (calc_runs_p(buf.l, sizeof(buf) * BITS_PER_BYTE) > 0.01): (0.00286205989 > 0.01) | ||
5 | 8 | ||
6 | This ensures the bit always reads zero, and allows training to | 9 | (Failures have been observed on all 4 of the randomness tests, |
7 | complete with upstream u-boot on the ast2500-evb. | 10 | not just first_byte_runs.) |
8 | 11 | ||
9 | Signed-off-by: Joel Stanley <joel@jms.id.au> | 12 | It's not clear why these tests are failing like this, but intermittent |
10 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | 13 | failures make CI and merge testing awkward, so disable running them |
11 | Tested-by: Cédric Le Goater <clg@kaod.org> | 14 | unless a developer specifically sets QEMU_TEST_FLAKY_RNG_TESTS when |
12 | Message-id: 20180807075757.7242-5-joel@jms.id.au | 15 | running the test suite, until we work out the cause. |
16 | |||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
19 | Message-id: 20201102152454.8287-1-peter.maydell@linaro.org | ||
20 | Reviewed-by: Havard Skinnemoen <hskinnemoen@google.com> | ||
14 | --- | 21 | --- |
15 | hw/misc/aspeed_sdmc.c | 15 +++++++++++++++ | 22 | tests/qtest/npcm7xx_rng-test.c | 14 ++++++++++---- |
16 | 1 file changed, 15 insertions(+) | 23 | 1 file changed, 10 insertions(+), 4 deletions(-) |
17 | 24 | ||
18 | diff --git a/hw/misc/aspeed_sdmc.c b/hw/misc/aspeed_sdmc.c | 25 | diff --git a/tests/qtest/npcm7xx_rng-test.c b/tests/qtest/npcm7xx_rng-test.c |
19 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/misc/aspeed_sdmc.c | 27 | --- a/tests/qtest/npcm7xx_rng-test.c |
21 | +++ b/hw/misc/aspeed_sdmc.c | 28 | +++ b/tests/qtest/npcm7xx_rng-test.c |
22 | @@ -XXX,XX +XXX,XX @@ | 29 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv) |
23 | /* Configuration Register */ | 30 | |
24 | #define R_CONF (0x04 / 4) | 31 | qtest_add_func("npcm7xx_rng/enable_disable", test_enable_disable); |
25 | 32 | qtest_add_func("npcm7xx_rng/rosel", test_rosel); | |
26 | +/* Control/Status Register #1 (ast2500) */ | 33 | - qtest_add_func("npcm7xx_rng/continuous/monobit", test_continuous_monobit); |
27 | +#define R_STATUS1 (0x60 / 4) | 34 | - qtest_add_func("npcm7xx_rng/continuous/runs", test_continuous_runs); |
28 | +#define PHY_BUSY_STATE BIT(0) | 35 | - qtest_add_func("npcm7xx_rng/first_byte/monobit", test_first_byte_monobit); |
29 | + | 36 | - qtest_add_func("npcm7xx_rng/first_byte/runs", test_first_byte_runs); |
30 | /* | 37 | + /* |
31 | * Configuration register Ox4 (for Aspeed AST2400 SOC) | 38 | + * These tests fail intermittently; only run them on explicit |
32 | * | 39 | + * request until we figure out why. |
33 | @@ -XXX,XX +XXX,XX @@ static void aspeed_sdmc_write(void *opaque, hwaddr addr, uint64_t data, | 40 | + */ |
34 | g_assert_not_reached(); | 41 | + if (getenv("QEMU_TEST_FLAKY_RNG_TESTS")) { |
35 | } | 42 | + qtest_add_func("npcm7xx_rng/continuous/monobit", test_continuous_monobit); |
36 | } | 43 | + qtest_add_func("npcm7xx_rng/continuous/runs", test_continuous_runs); |
37 | + if (s->silicon_rev == AST2500_A0_SILICON_REV || | 44 | + qtest_add_func("npcm7xx_rng/first_byte/monobit", test_first_byte_monobit); |
38 | + s->silicon_rev == AST2500_A1_SILICON_REV) { | 45 | + qtest_add_func("npcm7xx_rng/first_byte/runs", test_first_byte_runs); |
39 | + switch (addr) { | ||
40 | + case R_STATUS1: | ||
41 | + /* Will never return 'busy' */ | ||
42 | + data &= ~PHY_BUSY_STATE; | ||
43 | + break; | ||
44 | + default: | ||
45 | + break; | ||
46 | + } | ||
47 | + } | 46 | + } |
48 | 47 | ||
49 | s->regs[addr] = data; | 48 | qtest_start("-machine npcm750-evb"); |
50 | } | 49 | ret = g_test_run(); |
51 | -- | 50 | -- |
52 | 2.18.0 | 51 | 2.20.1 |
53 | 52 | ||
54 | 53 | diff view generated by jsdifflib |