1 | target-arm queue for 3.0: | 1 | target-arm queue for rc1 -- these are all bug fixes. |
---|---|---|---|
2 | |||
3 | Thomas' fixes for instrospection issues with a handful of | ||
4 | devices (including one microblaze one that I include in this | ||
5 | pullreq for convenience's sake), plus my bugfix for a | ||
6 | corner case of small MPU region support. | ||
7 | 2 | ||
8 | thanks | 3 | thanks |
9 | -- PMM | 4 | -- PMM |
10 | 5 | ||
11 | The following changes since commit 55b1f14cefcb19ce6d5e28c4c83404230888aa7e: | 6 | The following changes since commit b9404bf592e7ba74180e1a54ed7a266ec6ee67f2: |
12 | 7 | ||
13 | Merge remote-tracking branch 'remotes/vivier2/tags/linux-user-for-3.0-pull-request' into staging (2018-07-23 14:03:14 +0100) | 8 | Merge remote-tracking branch 'remotes/dgilbert/tags/pull-hmp-20190715' into staging (2019-07-15 12:22:07 +0100) |
14 | 9 | ||
15 | are available in the Git repository at: | 10 | are available in the Git repository at: |
16 | 11 | ||
17 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20180723 | 12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190715 |
18 | 13 | ||
19 | for you to fetch changes up to 1ddc9b98c3cb89fe23a55ba924000fd645253e87: | 14 | for you to fetch changes up to 51c9122e92b776a3f16af0b9282f1dc5012e2a19: |
20 | 15 | ||
21 | hw/intc/exynos4210_gic: Turn instance_init into realize function (2018-07-23 15:21:27 +0100) | 16 | target/arm: NS BusFault on vector table fetch escalates to NS HardFault (2019-07-15 14:17:04 +0100) |
22 | 17 | ||
23 | ---------------------------------------------------------------- | 18 | ---------------------------------------------------------------- |
24 | target-arm queue: | 19 | target-arm queue: |
25 | * spitz, exynos: fix bugs when introspecting some devices | 20 | * report ARMv8-A FP support for AArch32 -cpu max |
26 | * hw/microblaze/xlnx-zynqmp-pmu: Fix introspection problem in 'xlnx, zynqmp-pmu-soc' | 21 | * hw/ssi/xilinx_spips: Avoid AXI writes to the LQSPI linear memory |
27 | * target/arm: Correctly handle overlapping small MPU regions | 22 | * hw/ssi/xilinx_spips: Avoid out-of-bound access to lqspi_buf[] |
28 | * hw/sd/bcm2835_sdhost: Fix PIO mode writes | 23 | * hw/ssi/mss-spi: Avoid crash when reading empty RX FIFO |
24 | * hw/display/xlnx_dp: Avoid crash when reading empty RX FIFO | ||
25 | * hw/arm/virt: Fix non-secure flash mode | ||
26 | * pl031: Correctly migrate state when using -rtc clock=host | ||
27 | * fix regression that meant arm926 and arm1026 lost VFP | ||
28 | double-precision support | ||
29 | * v8M: NS BusFault on vector table fetch escalates to NS HardFault | ||
29 | 30 | ||
30 | ---------------------------------------------------------------- | 31 | ---------------------------------------------------------------- |
31 | Guenter Roeck (1): | 32 | Alex Bennée (1): |
32 | hw/sd/bcm2835_sdhost: Fix PIO mode writes | 33 | target/arm: report ARMv8-A FP support for AArch32 -cpu max |
33 | 34 | ||
34 | Peter Maydell (1): | 35 | David Engraf (1): |
35 | target/arm: Correctly handle overlapping small MPU regions | 36 | hw/arm/virt: Fix non-secure flash mode |
36 | 37 | ||
37 | Thomas Huth (3): | 38 | Peter Maydell (3): |
38 | hw/microblaze/xlnx-zynqmp-pmu: Fix introspection problem in 'xlnx, zynqmp-pmu-soc' | 39 | pl031: Correctly migrate state when using -rtc clock=host |
39 | hw/arm/spitz: Move problematic nand_init() code to realize function | 40 | target/arm: Set VFP-related MVFR0 fields for arm926 and arm1026 |
40 | hw/intc/exynos4210_gic: Turn instance_init into realize function | 41 | target/arm: NS BusFault on vector table fetch escalates to NS HardFault |
41 | 42 | ||
42 | hw/arm/spitz.c | 15 ++++++++++---- | 43 | Philippe Mathieu-Daudé (5): |
43 | hw/intc/exynos4210_gic.c | 6 +++--- | 44 | hw/ssi/xilinx_spips: Convert lqspi_read() to read_with_attrs |
44 | hw/microblaze/xlnx-zynqmp-pmu.c | 10 ++++----- | 45 | hw/ssi/xilinx_spips: Avoid AXI writes to the LQSPI linear memory |
45 | hw/sd/bcm2835_sdhost.c | 20 ++++++++++++++---- | 46 | hw/ssi/xilinx_spips: Avoid out-of-bound access to lqspi_buf[] |
46 | target/arm/helper.c | 46 +++++++++++++++++++++++++++++++++++++++++ | 47 | hw/ssi/mss-spi: Avoid crash when reading empty RX FIFO |
47 | 5 files changed, 80 insertions(+), 17 deletions(-) | 48 | hw/display/xlnx_dp: Avoid crash when reading empty RX FIFO |
48 | 49 | ||
50 | include/hw/timer/pl031.h | 2 ++ | ||
51 | hw/arm/virt.c | 2 +- | ||
52 | hw/core/machine.c | 1 + | ||
53 | hw/display/xlnx_dp.c | 15 +++++--- | ||
54 | hw/ssi/mss-spi.c | 8 ++++- | ||
55 | hw/ssi/xilinx_spips.c | 43 +++++++++++++++------- | ||
56 | hw/timer/pl031.c | 92 +++++++++++++++++++++++++++++++++++++++++++++--- | ||
57 | target/arm/cpu.c | 16 +++++++++ | ||
58 | target/arm/m_helper.c | 21 ++++++++--- | ||
59 | 9 files changed, 174 insertions(+), 26 deletions(-) | ||
60 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Alex Bennée <alex.bennee@linaro.org> | ||
1 | 2 | ||
3 | When we converted to using feature bits in 602f6e42cfbf we missed out | ||
4 | the fact (dp && arm_dc_feature(s, ARM_FEATURE_V8)) was supported for | ||
5 | -cpu max configurations. This caused a regression in the GCC test | ||
6 | suite. Fix this by setting the appropriate bits in mvfr1.FPHP to | ||
7 | report ARMv8-A with FP support (but not ARMv8.2-FP16). | ||
8 | |||
9 | Fixes: https://bugs.launchpad.net/qemu/+bug/1836078 | ||
10 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20190711103737.10017-1-alex.bennee@linaro.org | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | target/arm/cpu.c | 4 ++++ | ||
16 | 1 file changed, 4 insertions(+) | ||
17 | |||
18 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/cpu.c | ||
21 | +++ b/target/arm/cpu.c | ||
22 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | ||
23 | t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | ||
24 | cpu->isar.id_isar6 = t; | ||
25 | |||
26 | + t = cpu->isar.mvfr1; | ||
27 | + t = FIELD_DP32(t, MVFR1, FPHP, 2); /* v8.0 FP support */ | ||
28 | + cpu->isar.mvfr1 = t; | ||
29 | + | ||
30 | t = cpu->isar.mvfr2; | ||
31 | t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | ||
32 | t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | ||
33 | -- | ||
34 | 2.20.1 | ||
35 | |||
36 | diff view generated by jsdifflib |
1 | From: Thomas Huth <thuth@redhat.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | The instance_init function of the "exynos4210.gic" device creates a | 3 | In the next commit we will implement the write_with_attrs() |
4 | new "arm_gic" device and immediately realizes it with qdev_init_nofail(). | 4 | handler. To avoid using different APIs, convert the read() |
5 | This will leave a lot of object in the QOM tree during introspection of | 5 | handler first. |
6 | the "exynos4210.gic" device, e.g. reproducible by starting QEMU like this: | ||
7 | 6 | ||
8 | qemu-system-aarch64 -M none -nodefaults -nographic -monitor stdio | 7 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> |
9 | 8 | Tested-by: Francisco Iglesias <frasse.iglesias@gmail.com> | |
10 | And then by running "info qom-tree" at the HMP monitor, followed by | 9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
11 | "device_add exynos4210.gic,help" and finally checking "info qom-tree" | ||
12 | again. | ||
13 | |||
14 | Also note that qdev_init_nofail() can exit QEMU in case of errors - and | ||
15 | this must never happen during an instance_init function, otherwise QEMU | ||
16 | could terminate unexpectedly during introspection of a device. | ||
17 | |||
18 | Since most of the code that follows the qdev_init_nofail() depends on | ||
19 | the realized "gicbusdev", the easiest solution to the problem is to | ||
20 | turn the whole instance_init function into a realize function instead. | ||
21 | |||
22 | Signed-off-by: Thomas Huth <thuth@redhat.com> | ||
23 | Message-id: 1532337784-334-1-git-send-email-thuth@redhat.com | ||
24 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
26 | --- | 11 | --- |
27 | hw/intc/exynos4210_gic.c | 6 +++--- | 12 | hw/ssi/xilinx_spips.c | 23 +++++++++++------------ |
28 | 1 file changed, 3 insertions(+), 3 deletions(-) | 13 | 1 file changed, 11 insertions(+), 12 deletions(-) |
29 | 14 | ||
30 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c | 15 | diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c |
31 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/hw/intc/exynos4210_gic.c | 17 | --- a/hw/ssi/xilinx_spips.c |
33 | +++ b/hw/intc/exynos4210_gic.c | 18 | +++ b/hw/ssi/xilinx_spips.c |
34 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_gic_set_irq(void *opaque, int irq, int level) | 19 | @@ -XXX,XX +XXX,XX @@ static void lqspi_load_cache(void *opaque, hwaddr addr) |
35 | qemu_set_irq(qdev_get_gpio_in(s->gic, irq), level); | 20 | } |
36 | } | 21 | } |
37 | 22 | ||
38 | -static void exynos4210_gic_init(Object *obj) | 23 | -static uint64_t |
39 | +static void exynos4210_gic_realize(DeviceState *dev, Error **errp) | 24 | -lqspi_read(void *opaque, hwaddr addr, unsigned int size) |
25 | +static MemTxResult lqspi_read(void *opaque, hwaddr addr, uint64_t *value, | ||
26 | + unsigned size, MemTxAttrs attrs) | ||
40 | { | 27 | { |
41 | - DeviceState *dev = DEVICE(obj); | 28 | - XilinxQSPIPS *q = opaque; |
42 | + Object *obj = OBJECT(dev); | 29 | - uint32_t ret; |
43 | Exynos4210GicState *s = EXYNOS4210_GIC(obj); | 30 | + XilinxQSPIPS *q = XILINX_QSPIPS(opaque); |
44 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 31 | |
45 | const char cpu_prefix[] = "exynos4210-gic-alias_cpu"; | 32 | if (addr >= q->lqspi_cached_addr && |
46 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_gic_class_init(ObjectClass *klass, void *data) | 33 | addr <= q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) { |
47 | DeviceClass *dc = DEVICE_CLASS(klass); | 34 | uint8_t *retp = &q->lqspi_buf[addr - q->lqspi_cached_addr]; |
48 | 35 | - ret = cpu_to_le32(*(uint32_t *)retp); | |
49 | dc->props = exynos4210_gic_properties; | 36 | - DB_PRINT_L(1, "addr: %08x, data: %08x\n", (unsigned)addr, |
50 | + dc->realize = exynos4210_gic_realize; | 37 | - (unsigned)ret); |
38 | - return ret; | ||
39 | - } else { | ||
40 | - lqspi_load_cache(opaque, addr); | ||
41 | - return lqspi_read(opaque, addr, size); | ||
42 | + *value = cpu_to_le32(*(uint32_t *)retp); | ||
43 | + DB_PRINT_L(1, "addr: %08" HWADDR_PRIx ", data: %08" PRIx64 "\n", | ||
44 | + addr, *value); | ||
45 | + return MEMTX_OK; | ||
46 | } | ||
47 | + | ||
48 | + lqspi_load_cache(opaque, addr); | ||
49 | + return lqspi_read(opaque, addr, value, size, attrs); | ||
51 | } | 50 | } |
52 | 51 | ||
53 | static const TypeInfo exynos4210_gic_info = { | 52 | static const MemoryRegionOps lqspi_ops = { |
54 | .name = TYPE_EXYNOS4210_GIC, | 53 | - .read = lqspi_read, |
55 | .parent = TYPE_SYS_BUS_DEVICE, | 54 | + .read_with_attrs = lqspi_read, |
56 | .instance_size = sizeof(Exynos4210GicState), | 55 | .endianness = DEVICE_NATIVE_ENDIAN, |
57 | - .instance_init = exynos4210_gic_init, | 56 | .valid = { |
58 | .class_init = exynos4210_gic_class_init, | 57 | .min_access_size = 1, |
59 | }; | ||
60 | |||
61 | -- | 58 | -- |
62 | 2.17.1 | 59 | 2.20.1 |
63 | 60 | ||
64 | 61 | diff view generated by jsdifflib |
1 | From: Thomas Huth <thuth@redhat.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Valgrind complains: | 3 | Lei Sun found while auditing the code that a CPU write would |
4 | trigger a NULL pointer dereference. | ||
4 | 5 | ||
5 | echo "{'execute':'qmp_capabilities'} {'execute':'device-list-properties'," \ | 6 | >From UG1085 datasheet [*] AXI writes in this region are ignored |
6 | "'arguments':{'typename':'xlnx,zynqmp-pmu-soc'}}" \ | 7 | and generates an AXI Slave Error (SLVERR). |
7 | "{'execute': 'human-monitor-command', " \ | ||
8 | "'arguments': {'command-line': 'info qtree'}}" | \ | ||
9 | valgrind -q microblazeel-softmmu/qemu-system-microblazeel -M none,accel=qtest -qmp stdio | ||
10 | [...] | ||
11 | ==13605== Invalid read of size 8 | ||
12 | ==13605== at 0x2AC69A: qdev_print (qdev-monitor.c:686) | ||
13 | ==13605== by 0x2AC69A: qbus_print (qdev-monitor.c:719) | ||
14 | ==13605== by 0x2591E8: handle_hmp_command (monitor.c:3446) | ||
15 | 8 | ||
16 | Use the new object_initialize_child() and sysbus_init_child_obj() to | 9 | Fix by implementing the write_with_attrs() handler. |
17 | fix the issue. | 10 | Return MEMTX_ERROR when the region is accessed (this error maps |
11 | to an AXI slave error). | ||
18 | 12 | ||
19 | Signed-off-by: Thomas Huth <thuth@redhat.com> | 13 | [*] https://www.xilinx.com/support/documentation/user_guides/ug1085-zynq-ultrascale-trm.pdf |
20 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 14 | |
21 | Message-id: 1531839343-13828-1-git-send-email-thuth@redhat.com | 15 | Reported-by: Lei Sun <slei.casper@gmail.com> |
16 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
17 | Tested-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
18 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
22 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
23 | --- | 20 | --- |
24 | hw/microblaze/xlnx-zynqmp-pmu.c | 10 ++++------ | 21 | hw/ssi/xilinx_spips.c | 16 ++++++++++++++++ |
25 | 1 file changed, 4 insertions(+), 6 deletions(-) | 22 | 1 file changed, 16 insertions(+) |
26 | 23 | ||
27 | diff --git a/hw/microblaze/xlnx-zynqmp-pmu.c b/hw/microblaze/xlnx-zynqmp-pmu.c | 24 | diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c |
28 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/hw/microblaze/xlnx-zynqmp-pmu.c | 26 | --- a/hw/ssi/xilinx_spips.c |
30 | +++ b/hw/microblaze/xlnx-zynqmp-pmu.c | 27 | +++ b/hw/ssi/xilinx_spips.c |
31 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_pmu_soc_init(Object *obj) | 28 | @@ -XXX,XX +XXX,XX @@ static MemTxResult lqspi_read(void *opaque, hwaddr addr, uint64_t *value, |
32 | { | 29 | return lqspi_read(opaque, addr, value, size, attrs); |
33 | XlnxZynqMPPMUSoCState *s = XLNX_ZYNQMP_PMU_SOC(obj); | ||
34 | |||
35 | - object_initialize(&s->cpu, sizeof(s->cpu), | ||
36 | - TYPE_MICROBLAZE_CPU); | ||
37 | - object_property_add_child(obj, "pmu-cpu", OBJECT(&s->cpu), | ||
38 | - &error_abort); | ||
39 | + object_initialize_child(obj, "pmu-cpu", &s->cpu, sizeof(s->cpu), | ||
40 | + TYPE_MICROBLAZE_CPU, &error_abort, NULL); | ||
41 | |||
42 | - object_initialize(&s->intc, sizeof(s->intc), TYPE_XLNX_PMU_IO_INTC); | ||
43 | - qdev_set_parent_bus(DEVICE(&s->intc), sysbus_get_default()); | ||
44 | + sysbus_init_child_obj(obj, "intc", &s->intc, sizeof(s->intc), | ||
45 | + TYPE_XLNX_PMU_IO_INTC); | ||
46 | } | 30 | } |
47 | 31 | ||
48 | static void xlnx_zynqmp_pmu_soc_realize(DeviceState *dev, Error **errp) | 32 | +static MemTxResult lqspi_write(void *opaque, hwaddr offset, uint64_t value, |
33 | + unsigned size, MemTxAttrs attrs) | ||
34 | +{ | ||
35 | + /* | ||
36 | + * From UG1085, Chapter 24 (Quad-SPI controllers): | ||
37 | + * - Writes are ignored | ||
38 | + * - AXI writes generate an external AXI slave error (SLVERR) | ||
39 | + */ | ||
40 | + qemu_log_mask(LOG_GUEST_ERROR, "%s Unexpected %u-bit access to 0x%" PRIx64 | ||
41 | + " (value: 0x%" PRIx64 "\n", | ||
42 | + __func__, size << 3, offset, value); | ||
43 | + | ||
44 | + return MEMTX_ERROR; | ||
45 | +} | ||
46 | + | ||
47 | static const MemoryRegionOps lqspi_ops = { | ||
48 | .read_with_attrs = lqspi_read, | ||
49 | + .write_with_attrs = lqspi_write, | ||
50 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
51 | .valid = { | ||
52 | .min_access_size = 1, | ||
49 | -- | 53 | -- |
50 | 2.17.1 | 54 | 2.20.1 |
51 | 55 | ||
52 | 56 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
1 | 2 | ||
3 | Both lqspi_read() and lqspi_load_cache() expect a 32-bit | ||
4 | aligned address. | ||
5 | |||
6 | >From UG1085 datasheet [*] chapter on 'Quad-SPI Controller': | ||
7 | |||
8 | Transfer Size Limitations | ||
9 | |||
10 | Because of the 32-bit wide TX, RX, and generic FIFO, all | ||
11 | APB/AXI transfers must be an integer multiple of 4-bytes. | ||
12 | Shorter transfers are not possible. | ||
13 | |||
14 | Set MemoryRegionOps.impl values to force 32-bit accesses, | ||
15 | this way we are sure we do not access the lqspi_buf[] array | ||
16 | out of bound. | ||
17 | |||
18 | [*] https://www.xilinx.com/support/documentation/user_guides/ug1085-zynq-ultrascale-trm.pdf | ||
19 | |||
20 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
21 | Tested-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
22 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
24 | --- | ||
25 | hw/ssi/xilinx_spips.c | 4 ++++ | ||
26 | 1 file changed, 4 insertions(+) | ||
27 | |||
28 | diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/hw/ssi/xilinx_spips.c | ||
31 | +++ b/hw/ssi/xilinx_spips.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps lqspi_ops = { | ||
33 | .read_with_attrs = lqspi_read, | ||
34 | .write_with_attrs = lqspi_write, | ||
35 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
36 | + .impl = { | ||
37 | + .min_access_size = 4, | ||
38 | + .max_access_size = 4, | ||
39 | + }, | ||
40 | .valid = { | ||
41 | .min_access_size = 1, | ||
42 | .max_access_size = 4 | ||
43 | -- | ||
44 | 2.20.1 | ||
45 | |||
46 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
1 | 2 | ||
3 | Reading the RX_DATA register when the RX_FIFO is empty triggers | ||
4 | an abort. This can be easily reproduced: | ||
5 | |||
6 | $ qemu-system-arm -M emcraft-sf2 -monitor stdio -S | ||
7 | QEMU 4.0.50 monitor - type 'help' for more information | ||
8 | (qemu) x 0x40001010 | ||
9 | Aborted (core dumped) | ||
10 | |||
11 | (gdb) bt | ||
12 | #1 0x00007f035874f895 in abort () at /lib64/libc.so.6 | ||
13 | #2 0x00005628686591ff in fifo8_pop (fifo=0x56286a9a4c68) at util/fifo8.c:66 | ||
14 | #3 0x00005628683e0b8e in fifo32_pop (fifo=0x56286a9a4c68) at include/qemu/fifo32.h:137 | ||
15 | #4 0x00005628683e0efb in spi_read (opaque=0x56286a9a4850, addr=4, size=4) at hw/ssi/mss-spi.c:168 | ||
16 | #5 0x0000562867f96801 in memory_region_read_accessor (mr=0x56286a9a4b60, addr=16, value=0x7ffeecb0c5c8, size=4, shift=0, mask=4294967295, attrs=...) at memory.c:439 | ||
17 | #6 0x0000562867f96cdb in access_with_adjusted_size (addr=16, value=0x7ffeecb0c5c8, size=4, access_size_min=1, access_size_max=4, access_fn=0x562867f967c3 <memory_region_read_accessor>, mr=0x56286a9a4b60, attrs=...) at memory.c:569 | ||
18 | #7 0x0000562867f99940 in memory_region_dispatch_read1 (mr=0x56286a9a4b60, addr=16, pval=0x7ffeecb0c5c8, size=4, attrs=...) at memory.c:1420 | ||
19 | #8 0x0000562867f99a08 in memory_region_dispatch_read (mr=0x56286a9a4b60, addr=16, pval=0x7ffeecb0c5c8, size=4, attrs=...) at memory.c:1447 | ||
20 | #9 0x0000562867f38721 in flatview_read_continue (fv=0x56286aec6360, addr=1073745936, attrs=..., buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4, addr1=16, l=4, mr=0x56286a9a4b60) at exec.c:3385 | ||
21 | #10 0x0000562867f38874 in flatview_read (fv=0x56286aec6360, addr=1073745936, attrs=..., buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4) at exec.c:3423 | ||
22 | #11 0x0000562867f388ea in address_space_read_full (as=0x56286aa3e890, addr=1073745936, attrs=..., buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4) at exec.c:3436 | ||
23 | #12 0x0000562867f389c5 in address_space_rw (as=0x56286aa3e890, addr=1073745936, attrs=..., buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4, is_write=false) at exec.c:3466 | ||
24 | #13 0x0000562867f3bdd7 in cpu_memory_rw_debug (cpu=0x56286aa19d00, addr=1073745936, buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4, is_write=0) at exec.c:3976 | ||
25 | #14 0x000056286811ed51 in memory_dump (mon=0x56286a8c32d0, count=1, format=120, wsize=4, addr=1073745936, is_physical=0) at monitor/misc.c:730 | ||
26 | #15 0x000056286811eff1 in hmp_memory_dump (mon=0x56286a8c32d0, qdict=0x56286b15c400) at monitor/misc.c:785 | ||
27 | #16 0x00005628684740ee in handle_hmp_command (mon=0x56286a8c32d0, cmdline=0x56286a8caeb2 "0x40001010") at monitor/hmp.c:1082 | ||
28 | |||
29 | From the datasheet "Actel SmartFusion Microcontroller Subsystem | ||
30 | User's Guide" Rev.1, Table 13-3 "SPI Register Summary", this | ||
31 | register has a reset value of 0. | ||
32 | |||
33 | Check the FIFO is not empty before accessing it, else log an | ||
34 | error message. | ||
35 | |||
36 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
37 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
38 | Message-id: 20190709113715.7761-3-philmd@redhat.com | ||
39 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
40 | --- | ||
41 | hw/ssi/mss-spi.c | 8 +++++++- | ||
42 | 1 file changed, 7 insertions(+), 1 deletion(-) | ||
43 | |||
44 | diff --git a/hw/ssi/mss-spi.c b/hw/ssi/mss-spi.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/hw/ssi/mss-spi.c | ||
47 | +++ b/hw/ssi/mss-spi.c | ||
48 | @@ -XXX,XX +XXX,XX @@ spi_read(void *opaque, hwaddr addr, unsigned int size) | ||
49 | case R_SPI_RX: | ||
50 | s->regs[R_SPI_STATUS] &= ~S_RXFIFOFUL; | ||
51 | s->regs[R_SPI_STATUS] &= ~S_RXCHOVRF; | ||
52 | - ret = fifo32_pop(&s->rx_fifo); | ||
53 | + if (fifo32_is_empty(&s->rx_fifo)) { | ||
54 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
55 | + "%s: Reading empty RX_FIFO\n", | ||
56 | + __func__); | ||
57 | + } else { | ||
58 | + ret = fifo32_pop(&s->rx_fifo); | ||
59 | + } | ||
60 | if (fifo32_is_empty(&s->rx_fifo)) { | ||
61 | s->regs[R_SPI_STATUS] |= S_RXFIFOEMP; | ||
62 | } | ||
63 | -- | ||
64 | 2.20.1 | ||
65 | |||
66 | diff view generated by jsdifflib |
1 | From: Thomas Huth <thuth@redhat.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | nand_init() does not only create the NAND device, it also realizes | 3 | In the previous commit we fixed a crash when the guest read a |
4 | the device with qdev_init_nofail() already. So we must not call | 4 | register that pop from an empty FIFO. |
5 | nand_init() from an instance_init function like sl_nand_init(), | 5 | By auditing the repository, we found another similar use with |
6 | otherwise we get superfluous NAND devices in the QOM tree after | 6 | an easy way to reproduce: |
7 | introspecting the 'sl-nand' device. So move the nand_init() to the | ||
8 | realize function of 'sl-nand' instead. | ||
9 | 7 | ||
10 | Signed-off-by: Thomas Huth <thuth@redhat.com> | 8 | $ qemu-system-aarch64 -M xlnx-zcu102 -monitor stdio -S |
11 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | QEMU 4.0.50 monitor - type 'help' for more information |
12 | Message-id: 1532006134-7701-1-git-send-email-thuth@redhat.com | 10 | (qemu) xp/b 0xfd4a0134 |
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Aborted (core dumped) |
12 | |||
13 | (gdb) bt | ||
14 | #0 0x00007f6936dea57f in raise () at /lib64/libc.so.6 | ||
15 | #1 0x00007f6936dd4895 in abort () at /lib64/libc.so.6 | ||
16 | #2 0x0000561ad32975ec in xlnx_dp_aux_pop_rx_fifo (s=0x7f692babee70) at hw/display/xlnx_dp.c:431 | ||
17 | #3 0x0000561ad3297dc0 in xlnx_dp_read (opaque=0x7f692babee70, offset=77, size=4) at hw/display/xlnx_dp.c:667 | ||
18 | #4 0x0000561ad321b896 in memory_region_read_accessor (mr=0x7f692babf620, addr=308, value=0x7ffe05c1db88, size=4, shift=0, mask=4294967295, attrs=...) at memory.c:439 | ||
19 | #5 0x0000561ad321bd70 in access_with_adjusted_size (addr=308, value=0x7ffe05c1db88, size=1, access_size_min=4, access_size_max=4, access_fn=0x561ad321b858 <memory_region_read_accessor>, mr=0x7f692babf620, attrs=...) at memory.c:569 | ||
20 | #6 0x0000561ad321e9d5 in memory_region_dispatch_read1 (mr=0x7f692babf620, addr=308, pval=0x7ffe05c1db88, size=1, attrs=...) at memory.c:1420 | ||
21 | #7 0x0000561ad321ea9d in memory_region_dispatch_read (mr=0x7f692babf620, addr=308, pval=0x7ffe05c1db88, size=1, attrs=...) at memory.c:1447 | ||
22 | #8 0x0000561ad31bd742 in flatview_read_continue (fv=0x561ad69c04f0, addr=4249485620, attrs=..., buf=0x7ffe05c1dcf0 "\020\335\301\005\376\177", len=1, addr1=308, l=1, mr=0x7f692babf620) at exec.c:3385 | ||
23 | #9 0x0000561ad31bd895 in flatview_read (fv=0x561ad69c04f0, addr=4249485620, attrs=..., buf=0x7ffe05c1dcf0 "\020\335\301\005\376\177", len=1) at exec.c:3423 | ||
24 | #10 0x0000561ad31bd90b in address_space_read_full (as=0x561ad5bb3020, addr=4249485620, attrs=..., buf=0x7ffe05c1dcf0 "\020\335\301\005\376\177", len=1) at exec.c:3436 | ||
25 | #11 0x0000561ad33b1c42 in address_space_read (len=1, buf=0x7ffe05c1dcf0 "\020\335\301\005\376\177", attrs=..., addr=4249485620, as=0x561ad5bb3020) at include/exec/memory.h:2131 | ||
26 | #12 0x0000561ad33b1c42 in memory_dump (mon=0x561ad59c4530, count=1, format=120, wsize=1, addr=4249485620, is_physical=1) at monitor/misc.c:723 | ||
27 | #13 0x0000561ad33b1fc1 in hmp_physical_memory_dump (mon=0x561ad59c4530, qdict=0x561ad6c6fd00) at monitor/misc.c:795 | ||
28 | #14 0x0000561ad37b4a9f in handle_hmp_command (mon=0x561ad59c4530, cmdline=0x561ad59d0f22 "/b 0x00000000fd4a0134") at monitor/hmp.c:1082 | ||
29 | |||
30 | Fix by checking the FIFO is not empty before popping from it. | ||
31 | |||
32 | The datasheet is not clear about the reset value of this register, | ||
33 | we choose to return '0'. | ||
34 | |||
35 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
36 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
37 | Message-id: 20190709113715.7761-4-philmd@redhat.com | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 38 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 39 | --- |
16 | hw/arm/spitz.c | 15 +++++++++++---- | 40 | hw/display/xlnx_dp.c | 15 +++++++++++---- |
17 | 1 file changed, 11 insertions(+), 4 deletions(-) | 41 | 1 file changed, 11 insertions(+), 4 deletions(-) |
18 | 42 | ||
19 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c | 43 | diff --git a/hw/display/xlnx_dp.c b/hw/display/xlnx_dp.c |
20 | index XXXXXXX..XXXXXXX 100644 | 44 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/arm/spitz.c | 45 | --- a/hw/display/xlnx_dp.c |
22 | +++ b/hw/arm/spitz.c | 46 | +++ b/hw/display/xlnx_dp.c |
23 | @@ -XXX,XX +XXX,XX @@ static void sl_nand_init(Object *obj) | 47 | @@ -XXX,XX +XXX,XX @@ static uint8_t xlnx_dp_aux_pop_rx_fifo(XlnxDPState *s) |
24 | { | 48 | uint8_t ret; |
25 | SLNANDState *s = SL_NAND(obj); | 49 | |
26 | SysBusDevice *dev = SYS_BUS_DEVICE(obj); | 50 | if (fifo8_is_empty(&s->rx_fifo)) { |
27 | - DriveInfo *nand; | 51 | - DPRINTF("rx_fifo underflow..\n"); |
28 | 52 | - abort(); | |
29 | s->ctl = 0; | 53 | + qemu_log_mask(LOG_GUEST_ERROR, |
30 | + | 54 | + "%s: Reading empty RX_FIFO\n", |
31 | + memory_region_init_io(&s->iomem, obj, &sl_ops, s, "sl", 0x40); | 55 | + __func__); |
32 | + sysbus_init_mmio(dev, &s->iomem); | 56 | + /* |
33 | +} | 57 | + * The datasheet is not clear about the reset value, it seems |
34 | + | 58 | + * to be unspecified. We choose to return '0'. |
35 | +static void sl_nand_realize(DeviceState *dev, Error **errp) | 59 | + */ |
36 | +{ | 60 | + ret = 0; |
37 | + SLNANDState *s = SL_NAND(dev); | 61 | + } else { |
38 | + DriveInfo *nand; | 62 | + ret = fifo8_pop(&s->rx_fifo); |
39 | + | 63 | + DPRINTF("pop 0x%" PRIX8 " from rx_fifo.\n", ret); |
40 | /* FIXME use a qdev drive property instead of drive_get() */ | 64 | } |
41 | nand = drive_get(IF_MTD, 0, 0); | 65 | - ret = fifo8_pop(&s->rx_fifo); |
42 | s->nand = nand_init(nand ? blk_by_legacy_dinfo(nand) : NULL, | 66 | - DPRINTF("pop 0x%" PRIX8 " from rx_fifo.\n", ret); |
43 | s->manf_id, s->chip_id); | 67 | return ret; |
44 | - | ||
45 | - memory_region_init_io(&s->iomem, obj, &sl_ops, s, "sl", 0x40); | ||
46 | - sysbus_init_mmio(dev, &s->iomem); | ||
47 | } | 68 | } |
48 | 69 | ||
49 | /* Spitz Keyboard */ | ||
50 | @@ -XXX,XX +XXX,XX @@ static void sl_nand_class_init(ObjectClass *klass, void *data) | ||
51 | |||
52 | dc->vmsd = &vmstate_sl_nand_info; | ||
53 | dc->props = sl_nand_properties; | ||
54 | + dc->realize = sl_nand_realize; | ||
55 | /* Reason: init() method uses drive_get() */ | ||
56 | dc->user_creatable = false; | ||
57 | } | ||
58 | -- | 70 | -- |
59 | 2.17.1 | 71 | 2.20.1 |
60 | 72 | ||
61 | 73 | diff view generated by jsdifflib |
1 | From: Guenter Roeck <linux@roeck-us.net> | 1 | From: David Engraf <david.engraf@sysgo.com> |
---|---|---|---|
2 | 2 | ||
3 | Writes in PIO mode have two requirements: | 3 | Using the whole 128 MiB flash in non-secure mode is not working because |
4 | virt_flash_fdt() expects the same address for secure_sysmem and sysmem. | ||
5 | This is not correctly handled by caller because it forwards NULL for | ||
6 | secure_sysmem in non-secure flash mode. | ||
4 | 7 | ||
5 | - A data interrupt must be generated after a write command has been | 8 | Fixed by using sysmem when secure_sysmem is NULL. |
6 | issued to indicate that the chip is ready to receive data. | ||
7 | - A block interrupt must be generated after each block to indicate | ||
8 | that the chip is ready to receive the next data block. | ||
9 | 9 | ||
10 | Rearrange the code to make this happen. Tested on raspi3 (in PIO mode) | 10 | Signed-off-by: David Engraf <david.engraf@sysgo.com> |
11 | and raspi2 (in DMA mode). | 11 | Message-id: 20190712075002.14326-1-david.engraf@sysgo.com |
12 | |||
13 | Signed-off-by: Guenter Roeck <linux@roeck-us.net> | ||
14 | Message-id: 1531779837-20557-1-git-send-email-linux@roeck-us.net | ||
15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 14 | --- |
18 | hw/sd/bcm2835_sdhost.c | 20 ++++++++++++++++---- | 15 | hw/arm/virt.c | 2 +- |
19 | 1 file changed, 16 insertions(+), 4 deletions(-) | 16 | 1 file changed, 1 insertion(+), 1 deletion(-) |
20 | 17 | ||
21 | diff --git a/hw/sd/bcm2835_sdhost.c b/hw/sd/bcm2835_sdhost.c | 18 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
22 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/sd/bcm2835_sdhost.c | 20 | --- a/hw/arm/virt.c |
24 | +++ b/hw/sd/bcm2835_sdhost.c | 21 | +++ b/hw/arm/virt.c |
25 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_sdhost_fifo_run(BCM2835SDHostState *s) | 22 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) |
26 | uint32_t value = 0; | 23 | &machine->device_memory->mr); |
27 | int n; | ||
28 | int is_read; | ||
29 | + int is_write; | ||
30 | |||
31 | is_read = (s->cmd & SDCMD_READ_CMD) != 0; | ||
32 | - if (s->datacnt != 0 && (!is_read || sdbus_data_ready(&s->sdbus))) { | ||
33 | + is_write = (s->cmd & SDCMD_WRITE_CMD) != 0; | ||
34 | + if (s->datacnt != 0 && (is_write || sdbus_data_ready(&s->sdbus))) { | ||
35 | if (is_read) { | ||
36 | n = 0; | ||
37 | while (s->datacnt && s->fifo_len < BCM2835_SDHOST_FIFO_LEN) { | ||
38 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_sdhost_fifo_run(BCM2835SDHostState *s) | ||
39 | if (n != 0) { | ||
40 | bcm2835_sdhost_fifo_push(s, value); | ||
41 | s->status |= SDHSTS_DATA_FLAG; | ||
42 | + if (s->config & SDHCFG_DATA_IRPT_EN) { | ||
43 | + s->status |= SDHSTS_SDIO_IRPT; | ||
44 | + } | ||
45 | } | ||
46 | - } else { /* write */ | ||
47 | + } else if (is_write) { /* write */ | ||
48 | n = 0; | ||
49 | while (s->datacnt > 0 && (s->fifo_len > 0 || n > 0)) { | ||
50 | if (n == 0) { | ||
51 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_sdhost_fifo_run(BCM2835SDHostState *s) | ||
52 | s->edm &= ~SDEDM_FSM_MASK; | ||
53 | s->edm |= SDEDM_FSM_DATAMODE; | ||
54 | trace_bcm2835_sdhost_edm_change("datacnt 0", s->edm); | ||
55 | - | ||
56 | - if ((s->cmd & SDCMD_WRITE_CMD) && | ||
57 | + } | ||
58 | + if (is_write) { | ||
59 | + /* set block interrupt at end of each block transfer */ | ||
60 | + if (s->hbct && s->datacnt % s->hbct == 0 && | ||
61 | (s->config & SDHCFG_BLOCK_IRPT_EN)) { | ||
62 | s->status |= SDHSTS_BLOCK_IRPT; | ||
63 | } | ||
64 | + /* set data interrupt after each transfer */ | ||
65 | + s->status |= SDHSTS_DATA_FLAG; | ||
66 | + if (s->config & SDHCFG_DATA_IRPT_EN) { | ||
67 | + s->status |= SDHSTS_SDIO_IRPT; | ||
68 | + } | ||
69 | } | ||
70 | } | 24 | } |
71 | 25 | ||
26 | - virt_flash_fdt(vms, sysmem, secure_sysmem); | ||
27 | + virt_flash_fdt(vms, sysmem, secure_sysmem ?: sysmem); | ||
28 | |||
29 | create_gic(vms, pic); | ||
30 | |||
72 | -- | 31 | -- |
73 | 2.17.1 | 32 | 2.20.1 |
74 | 33 | ||
75 | 34 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | The PL031 RTC tracks the difference between the guest RTC | |
2 | and the host RTC using a tick_offset field. For migration, | ||
3 | however, we currently always migrate the offset between | ||
4 | the guest and the vm_clock, even if the RTC clock is not | ||
5 | the same as the vm_clock; this was an attempt to retain | ||
6 | migration backwards compatibility. | ||
7 | |||
8 | Unfortunately this results in the RTC behaving oddly across | ||
9 | a VM state save and restore -- since the VM clock stands still | ||
10 | across save-then-restore, regardless of how much real world | ||
11 | time has elapsed, the guest RTC ends up out of sync with the | ||
12 | host RTC in the restored VM. | ||
13 | |||
14 | Fix this by migrating the raw tick_offset. To retain migration | ||
15 | compatibility as far as possible, we have a new property | ||
16 | migrate-tick-offset; by default this is 'true' and we will | ||
17 | migrate the true tick offset in a new subsection; if the | ||
18 | incoming data has no subsection we fall back to the old | ||
19 | vm_clock-based offset information, so old->new migration | ||
20 | compatibility is preserved. For complete new->old migration | ||
21 | compatibility, the property is set to 'false' for 4.0 and | ||
22 | earlier machine types (this will only affect 'virt-4.0' | ||
23 | and below, as none of the other pl031-using machines are | ||
24 | versioned). | ||
25 | |||
26 | Reported-by: Russell King <rmk@armlinux.org.uk> | ||
27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
28 | Reviewed-by: Dr. David Alan Gilbert <dgilbert@redhat.com> | ||
29 | Message-id: 20190709143912.28905-1-peter.maydell@linaro.org | ||
30 | --- | ||
31 | include/hw/timer/pl031.h | 2 + | ||
32 | hw/core/machine.c | 1 + | ||
33 | hw/timer/pl031.c | 92 ++++++++++++++++++++++++++++++++++++++-- | ||
34 | 3 files changed, 91 insertions(+), 4 deletions(-) | ||
35 | |||
36 | diff --git a/include/hw/timer/pl031.h b/include/hw/timer/pl031.h | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/include/hw/timer/pl031.h | ||
39 | +++ b/include/hw/timer/pl031.h | ||
40 | @@ -XXX,XX +XXX,XX @@ typedef struct PL031State { | ||
41 | */ | ||
42 | uint32_t tick_offset_vmstate; | ||
43 | uint32_t tick_offset; | ||
44 | + bool tick_offset_migrated; | ||
45 | + bool migrate_tick_offset; | ||
46 | |||
47 | uint32_t mr; | ||
48 | uint32_t lr; | ||
49 | diff --git a/hw/core/machine.c b/hw/core/machine.c | ||
50 | index XXXXXXX..XXXXXXX 100644 | ||
51 | --- a/hw/core/machine.c | ||
52 | +++ b/hw/core/machine.c | ||
53 | @@ -XXX,XX +XXX,XX @@ GlobalProperty hw_compat_4_0[] = { | ||
54 | { "virtio-gpu-pci", "edid", "false" }, | ||
55 | { "virtio-device", "use-started", "false" }, | ||
56 | { "virtio-balloon-device", "qemu-4-0-config-size", "true" }, | ||
57 | + { "pl031", "migrate-tick-offset", "false" }, | ||
58 | }; | ||
59 | const size_t hw_compat_4_0_len = G_N_ELEMENTS(hw_compat_4_0); | ||
60 | |||
61 | diff --git a/hw/timer/pl031.c b/hw/timer/pl031.c | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/hw/timer/pl031.c | ||
64 | +++ b/hw/timer/pl031.c | ||
65 | @@ -XXX,XX +XXX,XX @@ static int pl031_pre_save(void *opaque) | ||
66 | { | ||
67 | PL031State *s = opaque; | ||
68 | |||
69 | - /* tick_offset is base_time - rtc_clock base time. Instead, we want to | ||
70 | - * store the base time relative to the QEMU_CLOCK_VIRTUAL for backwards-compatibility. */ | ||
71 | + /* | ||
72 | + * The PL031 device model code uses the tick_offset field, which is | ||
73 | + * the offset between what the guest RTC should read and what the | ||
74 | + * QEMU rtc_clock reads: | ||
75 | + * guest_rtc = rtc_clock + tick_offset | ||
76 | + * and so | ||
77 | + * tick_offset = guest_rtc - rtc_clock | ||
78 | + * | ||
79 | + * We want to migrate this offset, which sounds straightforward. | ||
80 | + * Unfortunately older versions of QEMU migrated a conversion of this | ||
81 | + * offset into an offset from the vm_clock. (This was in turn an | ||
82 | + * attempt to be compatible with even older QEMU versions, but it | ||
83 | + * has incorrect behaviour if the rtc_clock is not the same as the | ||
84 | + * vm_clock.) So we put the actual tick_offset into a migration | ||
85 | + * subsection, and the backwards-compatible time-relative-to-vm_clock | ||
86 | + * in the main migration state. | ||
87 | + * | ||
88 | + * Calculate base time relative to QEMU_CLOCK_VIRTUAL: | ||
89 | + */ | ||
90 | int64_t delta = qemu_clock_get_ns(rtc_clock) - qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
91 | s->tick_offset_vmstate = s->tick_offset + delta / NANOSECONDS_PER_SECOND; | ||
92 | |||
93 | return 0; | ||
94 | } | ||
95 | |||
96 | +static int pl031_pre_load(void *opaque) | ||
97 | +{ | ||
98 | + PL031State *s = opaque; | ||
99 | + | ||
100 | + s->tick_offset_migrated = false; | ||
101 | + return 0; | ||
102 | +} | ||
103 | + | ||
104 | static int pl031_post_load(void *opaque, int version_id) | ||
105 | { | ||
106 | PL031State *s = opaque; | ||
107 | |||
108 | - int64_t delta = qemu_clock_get_ns(rtc_clock) - qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
109 | - s->tick_offset = s->tick_offset_vmstate - delta / NANOSECONDS_PER_SECOND; | ||
110 | + /* | ||
111 | + * If we got the tick_offset subsection, then we can just use | ||
112 | + * the value in that. Otherwise the source is an older QEMU and | ||
113 | + * has given us the offset from the vm_clock; convert it back to | ||
114 | + * an offset from the rtc_clock. This will cause time to incorrectly | ||
115 | + * go backwards compared to the host RTC, but this is unavoidable. | ||
116 | + */ | ||
117 | + | ||
118 | + if (!s->tick_offset_migrated) { | ||
119 | + int64_t delta = qemu_clock_get_ns(rtc_clock) - | ||
120 | + qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
121 | + s->tick_offset = s->tick_offset_vmstate - | ||
122 | + delta / NANOSECONDS_PER_SECOND; | ||
123 | + } | ||
124 | pl031_set_alarm(s); | ||
125 | return 0; | ||
126 | } | ||
127 | |||
128 | +static int pl031_tick_offset_post_load(void *opaque, int version_id) | ||
129 | +{ | ||
130 | + PL031State *s = opaque; | ||
131 | + | ||
132 | + s->tick_offset_migrated = true; | ||
133 | + return 0; | ||
134 | +} | ||
135 | + | ||
136 | +static bool pl031_tick_offset_needed(void *opaque) | ||
137 | +{ | ||
138 | + PL031State *s = opaque; | ||
139 | + | ||
140 | + return s->migrate_tick_offset; | ||
141 | +} | ||
142 | + | ||
143 | +static const VMStateDescription vmstate_pl031_tick_offset = { | ||
144 | + .name = "pl031/tick-offset", | ||
145 | + .version_id = 1, | ||
146 | + .minimum_version_id = 1, | ||
147 | + .needed = pl031_tick_offset_needed, | ||
148 | + .post_load = pl031_tick_offset_post_load, | ||
149 | + .fields = (VMStateField[]) { | ||
150 | + VMSTATE_UINT32(tick_offset, PL031State), | ||
151 | + VMSTATE_END_OF_LIST() | ||
152 | + } | ||
153 | +}; | ||
154 | + | ||
155 | static const VMStateDescription vmstate_pl031 = { | ||
156 | .name = "pl031", | ||
157 | .version_id = 1, | ||
158 | .minimum_version_id = 1, | ||
159 | .pre_save = pl031_pre_save, | ||
160 | + .pre_load = pl031_pre_load, | ||
161 | .post_load = pl031_post_load, | ||
162 | .fields = (VMStateField[]) { | ||
163 | VMSTATE_UINT32(tick_offset_vmstate, PL031State), | ||
164 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_pl031 = { | ||
165 | VMSTATE_UINT32(im, PL031State), | ||
166 | VMSTATE_UINT32(is, PL031State), | ||
167 | VMSTATE_END_OF_LIST() | ||
168 | + }, | ||
169 | + .subsections = (const VMStateDescription*[]) { | ||
170 | + &vmstate_pl031_tick_offset, | ||
171 | + NULL | ||
172 | } | ||
173 | }; | ||
174 | |||
175 | +static Property pl031_properties[] = { | ||
176 | + /* | ||
177 | + * True to correctly migrate the tick offset of the RTC. False to | ||
178 | + * obtain backward migration compatibility with older QEMU versions, | ||
179 | + * at the expense of the guest RTC going backwards compared with the | ||
180 | + * host RTC when the VM is saved/restored if using -rtc host. | ||
181 | + * (Even if set to 'true' older QEMU can migrate forward to newer QEMU; | ||
182 | + * 'false' also permits newer QEMU to migrate to older QEMU.) | ||
183 | + */ | ||
184 | + DEFINE_PROP_BOOL("migrate-tick-offset", | ||
185 | + PL031State, migrate_tick_offset, true), | ||
186 | + DEFINE_PROP_END_OF_LIST() | ||
187 | +}; | ||
188 | + | ||
189 | static void pl031_class_init(ObjectClass *klass, void *data) | ||
190 | { | ||
191 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
192 | |||
193 | dc->vmsd = &vmstate_pl031; | ||
194 | + dc->props = pl031_properties; | ||
195 | } | ||
196 | |||
197 | static const TypeInfo pl031_info = { | ||
198 | -- | ||
199 | 2.20.1 | ||
200 | |||
201 | diff view generated by jsdifflib |
1 | To correctly handle small (less than TARGET_PAGE_SIZE) MPU regions, | 1 | The ARMv5 architecture didn't specify detailed per-feature ID |
---|---|---|---|
2 | we must correctly handle the case where the address being looked | 2 | registers. Now that we're using the MVFR0 register fields to |
3 | up hits in an MPU region that is not small but the address is | 3 | gate the existence of VFP instructions, we need to set up |
4 | in the same page as a small region. For instance if MPU region | 4 | the correct values in the cpu->isar structure so that we still |
5 | 1 covers an entire page from 0x2000 to 0x2400 and MPU region | 5 | provide an FPU to the guest. |
6 | 2 is small and covers only 0x2200 to 0x2280, then for an access | ||
7 | to 0x2000 we must not return a result covering the full page | ||
8 | even though we hit the page-sized region 1. Otherwise we will | ||
9 | then cache that result in the TLB and accesses that should | ||
10 | hit region 2 will incorrectly find the region 1 information. | ||
11 | 6 | ||
12 | Check for the case where we miss an MPU region but it is still | 7 | This fixes a regression in the arm926 and arm1026 CPUs, which |
13 | within the same page, and in that case narrow the size we will | 8 | are the only ones that both have VFP and are ARMv5 or earlier. |
14 | pass to tlb_set_page_with_attrs() for whatever the final | 9 | This regression was introduced by the VFP refactoring, and more |
15 | outcome is of the MPU lookup. | 10 | specifically by commits 1120827fa182f0e76 and 266bd25c485597c, |
11 | which accidentally disabled VFP short-vector support and | ||
12 | double-precision support on these CPUs. | ||
16 | 13 | ||
17 | Reported-by: Adithya Baglody <adithya.nagaraj.baglody@intel.com> | 14 | Fixes: 1120827fa182f0e |
15 | Fixes: 266bd25c485597c | ||
16 | Fixes: https://bugs.launchpad.net/qemu/+bug/1836192 | ||
17 | Reported-by: Christophe Lyon <christophe.lyon@linaro.org> | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 19 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
20 | Message-id: 20180716133302.25989-1-peter.maydell@linaro.org | 20 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
21 | Tested-by: Christophe Lyon <christophe.lyon@linaro.org> | ||
22 | Message-id: 20190711131241.22231-1-peter.maydell@linaro.org | ||
21 | --- | 23 | --- |
22 | target/arm/helper.c | 46 +++++++++++++++++++++++++++++++++++++++++++++ | 24 | target/arm/cpu.c | 12 ++++++++++++ |
23 | 1 file changed, 46 insertions(+) | 25 | 1 file changed, 12 insertions(+) |
24 | 26 | ||
25 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 27 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
26 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/target/arm/helper.c | 29 | --- a/target/arm/cpu.c |
28 | +++ b/target/arm/helper.c | 30 | +++ b/target/arm/cpu.c |
29 | @@ -XXX,XX +XXX,XX @@ | 31 | @@ -XXX,XX +XXX,XX @@ static void arm926_initfn(Object *obj) |
30 | #include "exec/semihost.h" | 32 | * set the field to indicate Jazelle support within QEMU. |
31 | #include "sysemu/kvm.h" | 33 | */ |
32 | #include "fpu/softfloat.h" | 34 | cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1); |
33 | +#include "qemu/range.h" | 35 | + /* |
34 | 36 | + * Similarly, we need to set MVFR0 fields to enable double precision | |
35 | #define ARM_CPU_FREQ 1000000000 /* FIXME: 1 GHz, should be configurable */ | 37 | + * and short vector support even though ARMv5 doesn't have this register. |
36 | 38 | + */ | |
37 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | 39 | + cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1); |
38 | } | 40 | + cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPDP, 1); |
39 | 41 | } | |
40 | if (address < base || address > base + rmask) { | 42 | |
41 | + /* | 43 | static void arm946_initfn(Object *obj) |
42 | + * Address not in this region. We must check whether the | 44 | @@ -XXX,XX +XXX,XX @@ static void arm1026_initfn(Object *obj) |
43 | + * region covers addresses in the same page as our address. | 45 | * set the field to indicate Jazelle support within QEMU. |
44 | + * In that case we must not report a size that covers the | 46 | */ |
45 | + * whole page for a subsequent hit against a different MPU | 47 | cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1); |
46 | + * region or the background region, because it would result in | 48 | + /* |
47 | + * incorrect TLB hits for subsequent accesses to addresses that | 49 | + * Similarly, we need to set MVFR0 fields to enable double precision |
48 | + * are in this MPU region. | 50 | + * and short vector support even though ARMv5 doesn't have this register. |
49 | + */ | 51 | + */ |
50 | + if (ranges_overlap(base, rmask, | 52 | + cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1); |
51 | + address & TARGET_PAGE_MASK, | 53 | + cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPDP, 1); |
52 | + TARGET_PAGE_SIZE)) { | 54 | |
53 | + *page_size = 1; | 55 | { |
54 | + } | 56 | /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */ |
55 | continue; | ||
56 | } | ||
57 | |||
58 | @@ -XXX,XX +XXX,XX @@ static void v8m_security_lookup(CPUARMState *env, uint32_t address, | ||
59 | sattrs->srvalid = true; | ||
60 | sattrs->sregion = r; | ||
61 | } | ||
62 | + } else { | ||
63 | + /* | ||
64 | + * Address not in this region. We must check whether the | ||
65 | + * region covers addresses in the same page as our address. | ||
66 | + * In that case we must not report a size that covers the | ||
67 | + * whole page for a subsequent hit against a different MPU | ||
68 | + * region or the background region, because it would result | ||
69 | + * in incorrect TLB hits for subsequent accesses to | ||
70 | + * addresses that are in this MPU region. | ||
71 | + */ | ||
72 | + if (limit >= base && | ||
73 | + ranges_overlap(base, limit - base + 1, | ||
74 | + addr_page_base, | ||
75 | + TARGET_PAGE_SIZE)) { | ||
76 | + sattrs->subpage = true; | ||
77 | + } | ||
78 | } | ||
79 | } | ||
80 | } | ||
81 | @@ -XXX,XX +XXX,XX @@ static bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
82 | } | ||
83 | |||
84 | if (address < base || address > limit) { | ||
85 | + /* | ||
86 | + * Address not in this region. We must check whether the | ||
87 | + * region covers addresses in the same page as our address. | ||
88 | + * In that case we must not report a size that covers the | ||
89 | + * whole page for a subsequent hit against a different MPU | ||
90 | + * region or the background region, because it would result in | ||
91 | + * incorrect TLB hits for subsequent accesses to addresses that | ||
92 | + * are in this MPU region. | ||
93 | + */ | ||
94 | + if (limit >= base && | ||
95 | + ranges_overlap(base, limit - base + 1, | ||
96 | + addr_page_base, | ||
97 | + TARGET_PAGE_SIZE)) { | ||
98 | + *is_subpage = true; | ||
99 | + } | ||
100 | continue; | ||
101 | } | ||
102 | |||
103 | -- | 57 | -- |
104 | 2.17.1 | 58 | 2.20.1 |
105 | 59 | ||
106 | 60 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | In the M-profile architecture, when we do a vector table fetch and it | ||
2 | fails, we need to report a HardFault. Whether this is a Secure HF or | ||
3 | a NonSecure HF depends on several things. If AIRCR.BFHFNMINS is 0 | ||
4 | then HF is always Secure, because there is no NonSecure HardFault. | ||
5 | Otherwise, the answer depends on whether the 'underlying exception' | ||
6 | (MemManage, BusFault, SecureFault) targets Secure or NonSecure. (In | ||
7 | the pseudocode, this is handled in the Vector() function: the final | ||
8 | exc.isSecure is calculated by looking at the exc.isSecure from the | ||
9 | exception returned from the memory access, not the isSecure input | ||
10 | argument.) | ||
1 | 11 | ||
12 | We weren't doing this correctly, because we were looking at | ||
13 | the target security domain of the exception we were trying to | ||
14 | load the vector table entry for. This produces errors of two kinds: | ||
15 | * a load from the NS vector table which hits the "NS access | ||
16 | to S memory" SecureFault should end up as a Secure HardFault, | ||
17 | but we were raising an NS HardFault | ||
18 | * a load from the S vector table which causes a BusFault | ||
19 | should raise an NS HardFault if BFHFNMINS == 1 (because | ||
20 | in that case all BusFaults are NonSecure), but we were raising | ||
21 | a Secure HardFault | ||
22 | |||
23 | Correct the logic. | ||
24 | |||
25 | We also fix a comment error where we claimed that we might | ||
26 | be escalating MemManage to HardFault, and forgot about SecureFault. | ||
27 | (Vector loads can never hit MPU access faults, because they're | ||
28 | always aligned and always use the default address map.) | ||
29 | |||
30 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
31 | Message-id: 20190705094823.28905-1-peter.maydell@linaro.org | ||
32 | --- | ||
33 | target/arm/m_helper.c | 21 +++++++++++++++++---- | ||
34 | 1 file changed, 17 insertions(+), 4 deletions(-) | ||
35 | |||
36 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/m_helper.c | ||
39 | +++ b/target/arm/m_helper.c | ||
40 | @@ -XXX,XX +XXX,XX @@ static bool arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure, | ||
41 | if (sattrs.ns) { | ||
42 | attrs.secure = false; | ||
43 | } else if (!targets_secure) { | ||
44 | - /* NS access to S memory */ | ||
45 | + /* | ||
46 | + * NS access to S memory: the underlying exception which we escalate | ||
47 | + * to HardFault is SecureFault, which always targets Secure. | ||
48 | + */ | ||
49 | + exc_secure = true; | ||
50 | goto load_fail; | ||
51 | } | ||
52 | } | ||
53 | @@ -XXX,XX +XXX,XX @@ static bool arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure, | ||
54 | vector_entry = address_space_ldl(arm_addressspace(cs, attrs), addr, | ||
55 | attrs, &result); | ||
56 | if (result != MEMTX_OK) { | ||
57 | + /* | ||
58 | + * Underlying exception is BusFault: its target security state | ||
59 | + * depends on BFHFNMINS. | ||
60 | + */ | ||
61 | + exc_secure = !(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK); | ||
62 | goto load_fail; | ||
63 | } | ||
64 | *pvec = vector_entry; | ||
65 | @@ -XXX,XX +XXX,XX @@ load_fail: | ||
66 | /* | ||
67 | * All vector table fetch fails are reported as HardFault, with | ||
68 | * HFSR.VECTTBL and .FORCED set. (FORCED is set because | ||
69 | - * technically the underlying exception is a MemManage or BusFault | ||
70 | + * technically the underlying exception is a SecureFault or BusFault | ||
71 | * that is escalated to HardFault.) This is a terminal exception, | ||
72 | * so we will either take the HardFault immediately or else enter | ||
73 | * lockup (the latter case is handled in armv7m_nvic_set_pending_derived()). | ||
74 | + * The HardFault is Secure if BFHFNMINS is 0 (meaning that all HFs are | ||
75 | + * secure); otherwise it targets the same security state as the | ||
76 | + * underlying exception. | ||
77 | */ | ||
78 | - exc_secure = targets_secure || | ||
79 | - !(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK); | ||
80 | + if (!(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | ||
81 | + exc_secure = true; | ||
82 | + } | ||
83 | env->v7m.hfsr |= R_V7M_HFSR_VECTTBL_MASK | R_V7M_HFSR_FORCED_MASK; | ||
84 | armv7m_nvic_set_pending_derived(env->nvic, ARMV7M_EXCP_HARD, exc_secure); | ||
85 | return false; | ||
86 | -- | ||
87 | 2.20.1 | ||
88 | |||
89 | diff view generated by jsdifflib |