1 | Hopefully last target-arm queue before softfreeze; | 1 | arm queue; dunno if this will be the last before softfreeze |
---|---|---|---|
2 | this one's largest part is the remainder of the SVE patches, | 2 | or not, but anyway probably the last large one. New orangepi-pc |
3 | but there are a selection of other minor things too. | 3 | board model is the big item here. |
4 | 4 | ||
5 | thanks | 5 | thanks |
6 | -- PMM | 6 | -- PMM |
7 | 7 | ||
8 | The following changes since commit 109b25045b3651f9c5d02c3766c0b3ff63e6d193: | 8 | The following changes since commit 67d9ef7d541c3d21a25796c51c26da096a433565: |
9 | 9 | ||
10 | Merge remote-tracking branch 'remotes/bonzini/tags/for-upstream' into staging (2018-06-29 12:30:29 +0100) | 10 | Merge remote-tracking branch 'remotes/pmaydell/tags/pull-docs-20200312' into staging (2020-03-12 15:20:52 +0000) |
11 | 11 | ||
12 | are available in the Git repository at: | 12 | are available in the Git repository at: |
13 | 13 | ||
14 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20180629 | 14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200312 |
15 | 15 | ||
16 | for you to fetch changes up to 802abf4024d23e48d45373ac3f2b580124b54b47: | 16 | for you to fetch changes up to aca53be34ac3e7cac5f39396a51a338860a5a837: |
17 | 17 | ||
18 | target/arm: Add ID_ISAR6 (2018-06-29 15:30:54 +0100) | 18 | target/arm: kvm: Inject events at the last stage of sync (2020-03-12 16:31:10 +0000) |
19 | 19 | ||
20 | ---------------------------------------------------------------- | 20 | ---------------------------------------------------------------- |
21 | target-arm queue: | 21 | target-arm queue: |
22 | * last of the SVE patches; SVE is now enabled for aarch64 linux-user | 22 | * Fix various bugs that might result in an assert() due to |
23 | * sd: Don't trace SDRequest crc field (coverity bugfix) | 23 | incorrect hflags for M-profile CPUs |
24 | * target/arm: Mark PMINTENSET accesses as possibly doing IO | 24 | * Fix Aspeed SMC Controller user-mode select handling |
25 | * clean up v7VE feature bit handling | 25 | * Report correct (with-tag) address in fault address register |
26 | * i.mx7d: minor cleanups | 26 | when TBI is enabled |
27 | * target/arm: support reading of CNT[VCT|FRQ]_EL0 from user-space | 27 | * cubieboard: make sure SOC object isn't leaked |
28 | * target/arm: Implement ARMv8.2-DotProd | 28 | * fsl-imx25: Wire up eSDHC controllers |
29 | * virt: add addresses to dt node names (which stops dtc from | 29 | * fsl-imx25: Wire up USB controllers |
30 | complaining that they're not correctly named) | 30 | * New board model: orangepi-pc (OrangePi PC) |
31 | * cleanups: replace error_setg(&error_fatal) by error_report() + exit() | 31 | * ARM/KVM: if user doesn't select GIC version and the |
32 | host kernel can only provide GICv3, use that, rather | ||
33 | than defaulting to "fail because GICv2 isn't possible" | ||
34 | * kvm: Only do KVM_SET_VCPU_EVENTS at the last stage of sync | ||
32 | 35 | ||
33 | ---------------------------------------------------------------- | 36 | ---------------------------------------------------------------- |
34 | Aaron Lindsay (3): | 37 | Beata Michalska (1): |
35 | target/arm: Add ARM_FEATURE_V7VE for v7 Virtualization Extensions | 38 | target/arm: kvm: Inject events at the last stage of sync |
36 | target/arm: Remove redundant DIV detection for KVM | ||
37 | target/arm: Mark PMINTENSET accesses as possibly doing IO | ||
38 | 39 | ||
39 | Alex Bennée (1): | 40 | Cédric Le Goater (2): |
40 | target/arm: support reading of CNT[VCT|FRQ]_EL0 from user-space | 41 | aspeed/smc: Add some tracing |
42 | aspeed/smc: Fix User mode select/unselect scheme | ||
41 | 43 | ||
42 | Eric Auger (3): | 44 | Eric Auger (6): |
43 | device_tree: Add qemu_fdt_node_unit_path | 45 | hw/arm/virt: Document 'max' value in gic-version property description |
44 | hw/arm/virt: Silence dtc /intc warnings | 46 | hw/arm/virt: Introduce VirtGICType enum type |
45 | hw/arm/virt: Silence dtc /memory warning | 47 | hw/arm/virt: Introduce finalize_gic_version() |
48 | target/arm/kvm: Let kvm_arm_vgic_probe() return a bitmap | ||
49 | hw/arm/virt: kvm: Restructure finalize_gic_version() | ||
50 | hw/arm/virt: kvm: allow gicv3 by default if v2 cannot work | ||
46 | 51 | ||
47 | Jean-Christophe Dubois (3): | 52 | Guenter Roeck (2): |
48 | i.mx7d: Remove unused header files | 53 | hw/arm/fsl-imx25: Wire up eSDHC controllers |
49 | i.mx7d: Change SRC unimplemented device name from sdma to src | 54 | hw/arm/fsl-imx25: Wire up USB controllers |
50 | i.mx7d: Change IRQ number type from hwaddr to int | ||
51 | 55 | ||
52 | Peter Maydell (1): | 56 | Igor Mammedov (1): |
53 | sd: Don't trace SDRequest crc field | 57 | hw/arm/cubieboard: make sure SOC object isn't leaked |
54 | 58 | ||
55 | Philippe Mathieu-Daudé (4): | 59 | Niek Linnenbank (13): |
56 | hw/block/fdc: Replace error_setg(&error_abort) by assert() | 60 | hw/arm: add Allwinner H3 System-on-Chip |
57 | hw/arm/sysbus-fdt: Replace error_setg(&error_fatal) by error_report() + exit() | 61 | hw/arm: add Xunlong Orange Pi PC machine |
58 | device_tree: Replace error_setg(&error_fatal) by error_report() + exit() | 62 | hw/arm/allwinner-h3: add Clock Control Unit |
59 | sdcard: Use the ldst API | 63 | hw/arm/allwinner-h3: add USB host controller |
64 | hw/arm/allwinner-h3: add System Control module | ||
65 | hw/arm/allwinner: add CPU Configuration module | ||
66 | hw/arm/allwinner: add Security Identifier device | ||
67 | hw/arm/allwinner: add SD/MMC host controller | ||
68 | hw/arm/allwinner-h3: add EMAC ethernet device | ||
69 | hw/arm/allwinner-h3: add Boot ROM support | ||
70 | hw/arm/allwinner-h3: add SDRAM controller device | ||
71 | hw/arm/allwinner: add RTC device support | ||
72 | docs: add Orange Pi PC document | ||
60 | 73 | ||
61 | Richard Henderson (40): | 74 | Peter Maydell (4): |
62 | target/arm: Implement SVE Memory Contiguous Load Group | 75 | hw/intc/armv7m_nvic: Rebuild hflags on reset |
63 | target/arm: Implement SVE Contiguous Load, first-fault and no-fault | 76 | target/arm: Update hflags in trans_CPS_v7m() |
64 | target/arm: Implement SVE Memory Contiguous Store Group | 77 | target/arm: Recalculate hflags correctly after writes to CONTROL |
65 | target/arm: Implement SVE load and broadcast quadword | 78 | target/arm: Fix some comment typos |
66 | target/arm: Implement SVE integer convert to floating-point | ||
67 | target/arm: Implement SVE floating-point arithmetic (predicated) | ||
68 | target/arm: Implement SVE FP Multiply-Add Group | ||
69 | target/arm: Implement SVE Floating Point Accumulating Reduction Group | ||
70 | target/arm: Implement SVE load and broadcast element | ||
71 | target/arm: Implement SVE store vector/predicate register | ||
72 | target/arm: Implement SVE scatter stores | ||
73 | target/arm: Implement SVE prefetches | ||
74 | target/arm: Implement SVE gather loads | ||
75 | target/arm: Implement SVE first-fault gather loads | ||
76 | target/arm: Implement SVE scatter store vector immediate | ||
77 | target/arm: Implement SVE floating-point compare vectors | ||
78 | target/arm: Implement SVE floating-point arithmetic with immediate | ||
79 | target/arm: Implement SVE Floating Point Multiply Indexed Group | ||
80 | target/arm: Implement SVE FP Fast Reduction Group | ||
81 | target/arm: Implement SVE Floating Point Unary Operations - Unpredicated Group | ||
82 | target/arm: Implement SVE FP Compare with Zero Group | ||
83 | target/arm: Implement SVE floating-point trig multiply-add coefficient | ||
84 | target/arm: Implement SVE floating-point convert precision | ||
85 | target/arm: Implement SVE floating-point convert to integer | ||
86 | target/arm: Implement SVE floating-point round to integral value | ||
87 | target/arm: Implement SVE floating-point unary operations | ||
88 | target/arm: Implement SVE MOVPRFX | ||
89 | target/arm: Implement SVE floating-point complex add | ||
90 | target/arm: Implement SVE fp complex multiply add | ||
91 | target/arm: Pass index to AdvSIMD FCMLA (indexed) | ||
92 | target/arm: Implement SVE fp complex multiply add (indexed) | ||
93 | target/arm: Implement SVE dot product (vectors) | ||
94 | target/arm: Implement SVE dot product (indexed) | ||
95 | target/arm: Enable SVE for aarch64-linux-user | ||
96 | target/arm: Implement ARMv8.2-DotProd | ||
97 | target/arm: Fix SVE signed division vs x86 overflow exception | ||
98 | target/arm: Fix SVE system register access checks | ||
99 | target/arm: Prune a57 features from max | ||
100 | target/arm: Prune a15 features from max | ||
101 | target/arm: Add ID_ISAR6 | ||
102 | 79 | ||
103 | include/sysemu/device_tree.h | 16 + | 80 | Philippe Mathieu-Daudé (5): |
104 | target/arm/cpu.h | 3 + | 81 | tests/boot_linux_console: Add a quick test for the OrangePi PC board |
105 | target/arm/helper-sve.h | 682 +++++++++++++++ | 82 | tests/boot_linux_console: Add initrd test for the Orange Pi PC board |
106 | target/arm/helper.h | 44 +- | 83 | tests/boot_linux_console: Add a SD card test for the OrangePi PC board |
107 | device_tree.c | 78 +- | 84 | tests/boot_linux_console: Add a SLOW test booting Ubuntu on OrangePi PC |
108 | hw/arm/boot.c | 41 +- | 85 | tests/boot_linux_console: Test booting NetBSD via U-Boot on OrangePi PC |
109 | hw/arm/fsl-imx7.c | 8 +- | ||
110 | hw/arm/mcimx7d-sabre.c | 2 - | ||
111 | hw/arm/sysbus-fdt.c | 53 +- | ||
112 | hw/arm/virt.c | 70 +- | ||
113 | hw/block/fdc.c | 9 +- | ||
114 | hw/sd/bcm2835_sdhost.c | 13 +- | ||
115 | hw/sd/core.c | 2 +- | ||
116 | hw/sd/milkymist-memcard.c | 3 +- | ||
117 | hw/sd/omap_mmc.c | 6 +- | ||
118 | hw/sd/pl181.c | 11 +- | ||
119 | hw/sd/sdhci.c | 15 +- | ||
120 | hw/sd/ssi-sd.c | 6 +- | ||
121 | linux-user/elfload.c | 2 + | ||
122 | target/arm/cpu.c | 36 +- | ||
123 | target/arm/cpu64.c | 13 +- | ||
124 | target/arm/helper.c | 44 +- | ||
125 | target/arm/kvm32.c | 27 +- | ||
126 | target/arm/sve_helper.c | 1875 +++++++++++++++++++++++++++++++++++++++++- | ||
127 | target/arm/translate-a64.c | 62 +- | ||
128 | target/arm/translate-sve.c | 1688 ++++++++++++++++++++++++++++++++++++- | ||
129 | target/arm/translate.c | 102 ++- | ||
130 | target/arm/vec_helper.c | 311 ++++++- | ||
131 | hw/sd/trace-events | 2 +- | ||
132 | target/arm/sve.decode | 427 ++++++++++ | ||
133 | 30 files changed, 5394 insertions(+), 257 deletions(-) | ||
134 | 86 | ||
87 | Richard Henderson (2): | ||
88 | target/arm: Check addresses for disabled regimes | ||
89 | target/arm: Disable clean_data_tbi for system mode | ||
90 | |||
91 | Makefile.objs | 1 + | ||
92 | hw/arm/Makefile.objs | 1 + | ||
93 | hw/misc/Makefile.objs | 5 + | ||
94 | hw/net/Makefile.objs | 1 + | ||
95 | hw/rtc/Makefile.objs | 1 + | ||
96 | hw/sd/Makefile.objs | 1 + | ||
97 | hw/usb/hcd-ehci.h | 1 + | ||
98 | include/hw/arm/allwinner-a10.h | 4 + | ||
99 | include/hw/arm/allwinner-h3.h | 161 ++++++ | ||
100 | include/hw/arm/fsl-imx25.h | 18 + | ||
101 | include/hw/arm/virt.h | 12 +- | ||
102 | include/hw/misc/allwinner-cpucfg.h | 52 ++ | ||
103 | include/hw/misc/allwinner-h3-ccu.h | 66 +++ | ||
104 | include/hw/misc/allwinner-h3-dramc.h | 106 ++++ | ||
105 | include/hw/misc/allwinner-h3-sysctrl.h | 67 +++ | ||
106 | include/hw/misc/allwinner-sid.h | 60 +++ | ||
107 | include/hw/net/allwinner-sun8i-emac.h | 99 ++++ | ||
108 | include/hw/rtc/allwinner-rtc.h | 134 +++++ | ||
109 | include/hw/sd/allwinner-sdhost.h | 135 +++++ | ||
110 | target/arm/helper.h | 1 + | ||
111 | target/arm/kvm_arm.h | 3 + | ||
112 | hw/arm/allwinner-a10.c | 19 + | ||
113 | hw/arm/allwinner-h3.c | 465 ++++++++++++++++++ | ||
114 | hw/arm/cubieboard.c | 18 + | ||
115 | hw/arm/fsl-imx25.c | 56 +++ | ||
116 | hw/arm/imx25_pdk.c | 16 + | ||
117 | hw/arm/orangepi.c | 130 +++++ | ||
118 | hw/arm/virt.c | 145 ++++-- | ||
119 | hw/intc/armv7m_nvic.c | 6 + | ||
120 | hw/misc/allwinner-cpucfg.c | 282 +++++++++++ | ||
121 | hw/misc/allwinner-h3-ccu.c | 242 +++++++++ | ||
122 | hw/misc/allwinner-h3-dramc.c | 358 ++++++++++++++ | ||
123 | hw/misc/allwinner-h3-sysctrl.c | 140 ++++++ | ||
124 | hw/misc/allwinner-sid.c | 168 +++++++ | ||
125 | hw/net/allwinner-sun8i-emac.c | 871 +++++++++++++++++++++++++++++++++ | ||
126 | hw/rtc/allwinner-rtc.c | 411 ++++++++++++++++ | ||
127 | hw/sd/allwinner-sdhost.c | 854 ++++++++++++++++++++++++++++++++ | ||
128 | hw/ssi/aspeed_smc.c | 56 ++- | ||
129 | hw/usb/hcd-ehci-sysbus.c | 17 + | ||
130 | target/arm/helper.c | 49 +- | ||
131 | target/arm/kvm.c | 14 +- | ||
132 | target/arm/kvm32.c | 15 +- | ||
133 | target/arm/kvm64.c | 15 +- | ||
134 | target/arm/translate-a64.c | 11 + | ||
135 | target/arm/translate.c | 14 +- | ||
136 | MAINTAINERS | 9 + | ||
137 | default-configs/arm-softmmu.mak | 1 + | ||
138 | docs/system/arm/orangepi.rst | 253 ++++++++++ | ||
139 | docs/system/target-arm.rst | 2 + | ||
140 | hw/arm/Kconfig | 12 + | ||
141 | hw/misc/trace-events | 19 + | ||
142 | hw/net/Kconfig | 3 + | ||
143 | hw/net/trace-events | 10 + | ||
144 | hw/rtc/trace-events | 4 + | ||
145 | hw/sd/trace-events | 7 + | ||
146 | hw/ssi/trace-events | 10 + | ||
147 | tests/acceptance/boot_linux_console.py | 230 +++++++++ | ||
148 | 57 files changed, 5787 insertions(+), 74 deletions(-) | ||
149 | create mode 100644 include/hw/arm/allwinner-h3.h | ||
150 | create mode 100644 include/hw/misc/allwinner-cpucfg.h | ||
151 | create mode 100644 include/hw/misc/allwinner-h3-ccu.h | ||
152 | create mode 100644 include/hw/misc/allwinner-h3-dramc.h | ||
153 | create mode 100644 include/hw/misc/allwinner-h3-sysctrl.h | ||
154 | create mode 100644 include/hw/misc/allwinner-sid.h | ||
155 | create mode 100644 include/hw/net/allwinner-sun8i-emac.h | ||
156 | create mode 100644 include/hw/rtc/allwinner-rtc.h | ||
157 | create mode 100644 include/hw/sd/allwinner-sdhost.h | ||
158 | create mode 100644 hw/arm/allwinner-h3.c | ||
159 | create mode 100644 hw/arm/orangepi.c | ||
160 | create mode 100644 hw/misc/allwinner-cpucfg.c | ||
161 | create mode 100644 hw/misc/allwinner-h3-ccu.c | ||
162 | create mode 100644 hw/misc/allwinner-h3-dramc.c | ||
163 | create mode 100644 hw/misc/allwinner-h3-sysctrl.c | ||
164 | create mode 100644 hw/misc/allwinner-sid.c | ||
165 | create mode 100644 hw/net/allwinner-sun8i-emac.c | ||
166 | create mode 100644 hw/rtc/allwinner-rtc.c | ||
167 | create mode 100644 hw/sd/allwinner-sdhost.c | ||
168 | create mode 100644 docs/system/arm/orangepi.rst | ||
169 | create mode 100644 hw/ssi/trace-events | ||
170 | diff view generated by jsdifflib |
1 | We don't actually implement SD command CRC checking, because | 1 | Some of an M-profile CPU's cached hflags state depends on state that's |
---|---|---|---|
2 | for almost all of our SD controllers the CRC generation is | 2 | in our NVIC object. We already do an hflags rebuild when the NVIC |
3 | done in hardware, and so modelling CRC generation and checking | 3 | registers are written, but we also need to do this on NVIC reset, |
4 | would be a bit pointless. (The exception is that milkymist-memcard | 4 | because there's no guarantee that this will happen before the |
5 | makes the guest software compute the CRC.) | 5 | CPU reset. |
6 | 6 | ||
7 | As a result almost all of our SD controller models don't bother | 7 | This fixes an assertion due to mismatched hflags which happens if |
8 | to set the SDRequest crc field, and the SD card model doesn't | 8 | the CPU is reset from inside a HardFault handler. |
9 | check it. So the tracing of it in sdbus_do_command() provokes | ||
10 | Coverity warnings about use of uninitialized data. | ||
11 | |||
12 | Drop the CRC field from the trace; we can always add it back | ||
13 | if and when we do anything useful with the CRC. | ||
14 | |||
15 | Fixes Coverity issues 1386072, 1386074, 1386076, 1390571. | ||
16 | 9 | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
19 | Message-id: 20180626180324.5537-1-peter.maydell@linaro.org | 12 | Message-id: 20200303174950.3298-2-peter.maydell@linaro.org |
20 | --- | 13 | --- |
21 | hw/sd/core.c | 2 +- | 14 | hw/intc/armv7m_nvic.c | 6 ++++++ |
22 | hw/sd/trace-events | 2 +- | 15 | 1 file changed, 6 insertions(+) |
23 | 2 files changed, 2 insertions(+), 2 deletions(-) | ||
24 | 16 | ||
25 | diff --git a/hw/sd/core.c b/hw/sd/core.c | 17 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c |
26 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/hw/sd/core.c | 19 | --- a/hw/intc/armv7m_nvic.c |
28 | +++ b/hw/sd/core.c | 20 | +++ b/hw/intc/armv7m_nvic.c |
29 | @@ -XXX,XX +XXX,XX @@ int sdbus_do_command(SDBus *sdbus, SDRequest *req, uint8_t *response) | 21 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) |
30 | { | 22 | s->itns[i] = true; |
31 | SDState *card = get_card(sdbus); | 23 | } |
32 | 24 | } | |
33 | - trace_sdbus_command(sdbus_name(sdbus), req->cmd, req->arg, req->crc); | 25 | + |
34 | + trace_sdbus_command(sdbus_name(sdbus), req->cmd, req->arg); | 26 | + /* |
35 | if (card) { | 27 | + * We updated state that affects the CPU's MMUidx and thus its hflags; |
36 | SDCardClass *sc = SD_CARD_GET_CLASS(card); | 28 | + * and we can't guarantee that we run before the CPU reset function. |
37 | 29 | + */ | |
38 | diff --git a/hw/sd/trace-events b/hw/sd/trace-events | 30 | + arm_rebuild_hflags(&s->cpu->env); |
39 | index XXXXXXX..XXXXXXX 100644 | 31 | } |
40 | --- a/hw/sd/trace-events | 32 | |
41 | +++ b/hw/sd/trace-events | 33 | static void nvic_systick_trigger(void *opaque, int n, int level) |
42 | @@ -XXX,XX +XXX,XX @@ bcm2835_sdhost_edm_change(const char *why, uint32_t edm) "(%s) EDM now 0x%x" | ||
43 | bcm2835_sdhost_update_irq(uint32_t irq) "IRQ bits 0x%x\n" | ||
44 | |||
45 | # hw/sd/core.c | ||
46 | -sdbus_command(const char *bus_name, uint8_t cmd, uint32_t arg, uint8_t crc) "@%s CMD%02d arg 0x%08x crc 0x%02x" | ||
47 | +sdbus_command(const char *bus_name, uint8_t cmd, uint32_t arg) "@%s CMD%02d arg 0x%08x" | ||
48 | sdbus_read(const char *bus_name, uint8_t value) "@%s value 0x%02x" | ||
49 | sdbus_write(const char *bus_name, uint8_t value) "@%s value 0x%02x" | ||
50 | sdbus_set_voltage(const char *bus_name, uint16_t millivolts) "@%s %u (mV)" | ||
51 | -- | 34 | -- |
52 | 2.17.1 | 35 | 2.20.1 |
53 | 36 | ||
54 | 37 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | For M-profile CPUs, the FAULTMASK value affects the CPU's MMU index |
---|---|---|---|
2 | (it changes the NegPri bit). We update the hflags after calls | ||
3 | to the v7m_msr helper in trans_MSR_v7m() but forgot to do so | ||
4 | in trans_CPS_v7m(). | ||
2 | 5 | ||
3 | We've already added the helpers with an SVE patch, all that remains | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | is to wire up the aa64 and aa32 translators. Enable the feature | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | within -cpu max for CONFIG_USER_ONLY. | 8 | Message-id: 20200303174950.3298-3-peter.maydell@linaro.org |
9 | --- | ||
10 | target/arm/translate.c | 5 ++++- | ||
11 | 1 file changed, 4 insertions(+), 1 deletion(-) | ||
6 | 12 | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20180627043328.11531-36-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/cpu.h | 1 + | ||
13 | linux-user/elfload.c | 1 + | ||
14 | target/arm/cpu.c | 1 + | ||
15 | target/arm/cpu64.c | 1 + | ||
16 | target/arm/translate-a64.c | 36 +++++++++++++++++++ | ||
17 | target/arm/translate.c | 74 +++++++++++++++++++++++++++----------- | ||
18 | 6 files changed, 93 insertions(+), 21 deletions(-) | ||
19 | |||
20 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/target/arm/cpu.h | ||
23 | +++ b/target/arm/cpu.h | ||
24 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | ||
25 | ARM_FEATURE_V8_SM4, /* implements SM4 part of v8 Crypto Extensions */ | ||
26 | ARM_FEATURE_V8_ATOMICS, /* ARMv8.1-Atomics feature */ | ||
27 | ARM_FEATURE_V8_RDM, /* implements v8.1 simd round multiply */ | ||
28 | + ARM_FEATURE_V8_DOTPROD, /* implements v8.2 simd dot product */ | ||
29 | ARM_FEATURE_V8_FP16, /* implements v8.2 half-precision float */ | ||
30 | ARM_FEATURE_V8_FCMA, /* has complex number part of v8.3 extensions. */ | ||
31 | ARM_FEATURE_M_MAIN, /* M profile Main Extension */ | ||
32 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/linux-user/elfload.c | ||
35 | +++ b/linux-user/elfload.c | ||
36 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap(void) | ||
37 | ARM_HWCAP_A64_FPHP | ARM_HWCAP_A64_ASIMDHP); | ||
38 | GET_FEATURE(ARM_FEATURE_V8_ATOMICS, ARM_HWCAP_A64_ATOMICS); | ||
39 | GET_FEATURE(ARM_FEATURE_V8_RDM, ARM_HWCAP_A64_ASIMDRDM); | ||
40 | + GET_FEATURE(ARM_FEATURE_V8_DOTPROD, ARM_HWCAP_A64_ASIMDDP); | ||
41 | GET_FEATURE(ARM_FEATURE_V8_FCMA, ARM_HWCAP_A64_FCMA); | ||
42 | GET_FEATURE(ARM_FEATURE_SVE, ARM_HWCAP_A64_SVE); | ||
43 | #undef GET_FEATURE | ||
44 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/target/arm/cpu.c | ||
47 | +++ b/target/arm/cpu.c | ||
48 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | ||
49 | set_feature(&cpu->env, ARM_FEATURE_V8_PMULL); | ||
50 | set_feature(&cpu->env, ARM_FEATURE_CRC); | ||
51 | set_feature(&cpu->env, ARM_FEATURE_V8_RDM); | ||
52 | + set_feature(&cpu->env, ARM_FEATURE_V8_DOTPROD); | ||
53 | set_feature(&cpu->env, ARM_FEATURE_V8_FCMA); | ||
54 | #endif | ||
55 | } | ||
56 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/target/arm/cpu64.c | ||
59 | +++ b/target/arm/cpu64.c | ||
60 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
61 | set_feature(&cpu->env, ARM_FEATURE_CRC); | ||
62 | set_feature(&cpu->env, ARM_FEATURE_V8_ATOMICS); | ||
63 | set_feature(&cpu->env, ARM_FEATURE_V8_RDM); | ||
64 | + set_feature(&cpu->env, ARM_FEATURE_V8_DOTPROD); | ||
65 | set_feature(&cpu->env, ARM_FEATURE_V8_FP16); | ||
66 | set_feature(&cpu->env, ARM_FEATURE_V8_FCMA); | ||
67 | set_feature(&cpu->env, ARM_FEATURE_SVE); | ||
68 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/target/arm/translate-a64.c | ||
71 | +++ b/target/arm/translate-a64.c | ||
72 | @@ -XXX,XX +XXX,XX @@ static void gen_gvec_op3(DisasContext *s, bool is_q, int rd, | ||
73 | vec_full_reg_size(s), gvec_op); | ||
74 | } | ||
75 | |||
76 | +/* Expand a 3-operand operation using an out-of-line helper. */ | ||
77 | +static void gen_gvec_op3_ool(DisasContext *s, bool is_q, int rd, | ||
78 | + int rn, int rm, int data, gen_helper_gvec_3 *fn) | ||
79 | +{ | ||
80 | + tcg_gen_gvec_3_ool(vec_full_reg_offset(s, rd), | ||
81 | + vec_full_reg_offset(s, rn), | ||
82 | + vec_full_reg_offset(s, rm), | ||
83 | + is_q ? 16 : 8, vec_full_reg_size(s), data, fn); | ||
84 | +} | ||
85 | + | ||
86 | /* Expand a 3-operand + env pointer operation using | ||
87 | * an out-of-line helper. | ||
88 | */ | ||
89 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | ||
90 | } | ||
91 | feature = ARM_FEATURE_V8_RDM; | ||
92 | break; | ||
93 | + case 0x02: /* SDOT (vector) */ | ||
94 | + case 0x12: /* UDOT (vector) */ | ||
95 | + if (size != MO_32) { | ||
96 | + unallocated_encoding(s); | ||
97 | + return; | ||
98 | + } | ||
99 | + feature = ARM_FEATURE_V8_DOTPROD; | ||
100 | + break; | ||
101 | case 0x8: /* FCMLA, #0 */ | ||
102 | case 0x9: /* FCMLA, #90 */ | ||
103 | case 0xa: /* FCMLA, #180 */ | ||
104 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | ||
105 | } | ||
106 | return; | ||
107 | |||
108 | + case 0x2: /* SDOT / UDOT */ | ||
109 | + gen_gvec_op3_ool(s, is_q, rd, rn, rm, 0, | ||
110 | + u ? gen_helper_gvec_udot_b : gen_helper_gvec_sdot_b); | ||
111 | + return; | ||
112 | + | ||
113 | case 0x8: /* FCMLA, #0 */ | ||
114 | case 0x9: /* FCMLA, #90 */ | ||
115 | case 0xa: /* FCMLA, #180 */ | ||
116 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
117 | return; | ||
118 | } | ||
119 | break; | ||
120 | + case 0x0e: /* SDOT */ | ||
121 | + case 0x1e: /* UDOT */ | ||
122 | + if (size != MO_32 || !arm_dc_feature(s, ARM_FEATURE_V8_DOTPROD)) { | ||
123 | + unallocated_encoding(s); | ||
124 | + return; | ||
125 | + } | ||
126 | + break; | ||
127 | case 0x11: /* FCMLA #0 */ | ||
128 | case 0x13: /* FCMLA #90 */ | ||
129 | case 0x15: /* FCMLA #180 */ | ||
130 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
131 | } | ||
132 | |||
133 | switch (16 * u + opcode) { | ||
134 | + case 0x0e: /* SDOT */ | ||
135 | + case 0x1e: /* UDOT */ | ||
136 | + gen_gvec_op3_ool(s, is_q, rd, rn, rm, index, | ||
137 | + u ? gen_helper_gvec_udot_idx_b | ||
138 | + : gen_helper_gvec_sdot_idx_b); | ||
139 | + return; | ||
140 | case 0x11: /* FCMLA #0 */ | ||
141 | case 0x13: /* FCMLA #90 */ | ||
142 | case 0x15: /* FCMLA #180 */ | ||
143 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 13 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
144 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
145 | --- a/target/arm/translate.c | 15 | --- a/target/arm/translate.c |
146 | +++ b/target/arm/translate.c | 16 | +++ b/target/arm/translate.c |
147 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 17 | @@ -XXX,XX +XXX,XX @@ static bool trans_CPS(DisasContext *s, arg_CPS *a) |
148 | */ | 18 | |
149 | static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | 19 | static bool trans_CPS_v7m(DisasContext *s, arg_CPS_v7m *a) |
150 | { | 20 | { |
151 | - gen_helper_gvec_3_ptr *fn_gvec_ptr; | 21 | - TCGv_i32 tmp, addr; |
152 | - int rd, rn, rm, rot, size, opr_sz; | 22 | + TCGv_i32 tmp, addr, el; |
153 | - TCGv_ptr fpst; | 23 | |
154 | + gen_helper_gvec_3 *fn_gvec = NULL; | 24 | if (!arm_dc_feature(s, ARM_FEATURE_M)) { |
155 | + gen_helper_gvec_3_ptr *fn_gvec_ptr = NULL; | 25 | return false; |
156 | + int rd, rn, rm, opr_sz; | 26 | @@ -XXX,XX +XXX,XX @@ static bool trans_CPS_v7m(DisasContext *s, arg_CPS_v7m *a) |
157 | + int data = 0; | 27 | gen_helper_v7m_msr(cpu_env, addr, tmp); |
158 | bool q; | 28 | tcg_temp_free_i32(addr); |
159 | |||
160 | q = extract32(insn, 6, 1); | ||
161 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | ||
162 | |||
163 | if ((insn & 0xfe200f10) == 0xfc200800) { | ||
164 | /* VCMLA -- 1111 110R R.1S .... .... 1000 ...0 .... */ | ||
165 | - size = extract32(insn, 20, 1); | ||
166 | - rot = extract32(insn, 23, 2); | ||
167 | + int size = extract32(insn, 20, 1); | ||
168 | + data = extract32(insn, 23, 2); /* rot */ | ||
169 | if (!arm_dc_feature(s, ARM_FEATURE_V8_FCMA) | ||
170 | || (!size && !arm_dc_feature(s, ARM_FEATURE_V8_FP16))) { | ||
171 | return 1; | ||
172 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | ||
173 | fn_gvec_ptr = size ? gen_helper_gvec_fcmlas : gen_helper_gvec_fcmlah; | ||
174 | } else if ((insn & 0xfea00f10) == 0xfc800800) { | ||
175 | /* VCADD -- 1111 110R 1.0S .... .... 1000 ...0 .... */ | ||
176 | - size = extract32(insn, 20, 1); | ||
177 | - rot = extract32(insn, 24, 1); | ||
178 | + int size = extract32(insn, 20, 1); | ||
179 | + data = extract32(insn, 24, 1); /* rot */ | ||
180 | if (!arm_dc_feature(s, ARM_FEATURE_V8_FCMA) | ||
181 | || (!size && !arm_dc_feature(s, ARM_FEATURE_V8_FP16))) { | ||
182 | return 1; | ||
183 | } | ||
184 | fn_gvec_ptr = size ? gen_helper_gvec_fcadds : gen_helper_gvec_fcaddh; | ||
185 | + } else if ((insn & 0xfeb00f00) == 0xfc200d00) { | ||
186 | + /* V[US]DOT -- 1111 1100 0.10 .... .... 1101 .Q.U .... */ | ||
187 | + bool u = extract32(insn, 4, 1); | ||
188 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_DOTPROD)) { | ||
189 | + return 1; | ||
190 | + } | ||
191 | + fn_gvec = u ? gen_helper_gvec_udot_b : gen_helper_gvec_sdot_b; | ||
192 | } else { | ||
193 | return 1; | ||
194 | } | 29 | } |
195 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | 30 | + el = tcg_const_i32(s->current_el); |
196 | } | 31 | + gen_helper_rebuild_hflags_m32(cpu_env, el); |
197 | 32 | + tcg_temp_free_i32(el); | |
198 | opr_sz = (1 + q) * 8; | 33 | tcg_temp_free_i32(tmp); |
199 | - fpst = get_fpstatus_ptr(1); | 34 | gen_lookup_tb(s); |
200 | - tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), | 35 | return true; |
201 | - vfp_reg_offset(1, rn), | ||
202 | - vfp_reg_offset(1, rm), fpst, | ||
203 | - opr_sz, opr_sz, rot, fn_gvec_ptr); | ||
204 | - tcg_temp_free_ptr(fpst); | ||
205 | + if (fn_gvec_ptr) { | ||
206 | + TCGv_ptr fpst = get_fpstatus_ptr(1); | ||
207 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), | ||
208 | + vfp_reg_offset(1, rn), | ||
209 | + vfp_reg_offset(1, rm), fpst, | ||
210 | + opr_sz, opr_sz, data, fn_gvec_ptr); | ||
211 | + tcg_temp_free_ptr(fpst); | ||
212 | + } else { | ||
213 | + tcg_gen_gvec_3_ool(vfp_reg_offset(1, rd), | ||
214 | + vfp_reg_offset(1, rn), | ||
215 | + vfp_reg_offset(1, rm), | ||
216 | + opr_sz, opr_sz, data, fn_gvec); | ||
217 | + } | ||
218 | return 0; | ||
219 | } | ||
220 | |||
221 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | ||
222 | |||
223 | static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | ||
224 | { | ||
225 | - gen_helper_gvec_3_ptr *fn_gvec_ptr; | ||
226 | + gen_helper_gvec_3 *fn_gvec = NULL; | ||
227 | + gen_helper_gvec_3_ptr *fn_gvec_ptr = NULL; | ||
228 | int rd, rn, rm, opr_sz, data; | ||
229 | - TCGv_ptr fpst; | ||
230 | bool q; | ||
231 | |||
232 | q = extract32(insn, 6, 1); | ||
233 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | ||
234 | data = (index << 2) | rot; | ||
235 | fn_gvec_ptr = (size ? gen_helper_gvec_fcmlas_idx | ||
236 | : gen_helper_gvec_fcmlah_idx); | ||
237 | + } else if ((insn & 0xffb00f00) == 0xfe200d00) { | ||
238 | + /* V[US]DOT -- 1111 1110 0.10 .... .... 1101 .Q.U .... */ | ||
239 | + int u = extract32(insn, 4, 1); | ||
240 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_DOTPROD)) { | ||
241 | + return 1; | ||
242 | + } | ||
243 | + fn_gvec = u ? gen_helper_gvec_udot_idx_b : gen_helper_gvec_sdot_idx_b; | ||
244 | + /* rm is just Vm, and index is M. */ | ||
245 | + data = extract32(insn, 5, 1); /* index */ | ||
246 | + rm = extract32(insn, 0, 4); | ||
247 | } else { | ||
248 | return 1; | ||
249 | } | ||
250 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | ||
251 | } | ||
252 | |||
253 | opr_sz = (1 + q) * 8; | ||
254 | - fpst = get_fpstatus_ptr(1); | ||
255 | - tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), | ||
256 | - vfp_reg_offset(1, rn), | ||
257 | - vfp_reg_offset(1, rm), fpst, | ||
258 | - opr_sz, opr_sz, data, fn_gvec_ptr); | ||
259 | - tcg_temp_free_ptr(fpst); | ||
260 | + if (fn_gvec_ptr) { | ||
261 | + TCGv_ptr fpst = get_fpstatus_ptr(1); | ||
262 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), | ||
263 | + vfp_reg_offset(1, rn), | ||
264 | + vfp_reg_offset(1, rm), fpst, | ||
265 | + opr_sz, opr_sz, data, fn_gvec_ptr); | ||
266 | + tcg_temp_free_ptr(fpst); | ||
267 | + } else { | ||
268 | + tcg_gen_gvec_3_ool(vfp_reg_offset(1, rd), | ||
269 | + vfp_reg_offset(1, rn), | ||
270 | + vfp_reg_offset(1, rm), | ||
271 | + opr_sz, opr_sz, data, fn_gvec); | ||
272 | + } | ||
273 | return 0; | ||
274 | } | ||
275 | |||
276 | -- | 36 | -- |
277 | 2.17.1 | 37 | 2.20.1 |
278 | 38 | ||
279 | 39 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | A write to the CONTROL register can change our current EL (by |
---|---|---|---|
2 | writing to the nPRIV bit). That means that we can't assume | ||
3 | that s->current_el is still valid in trans_MSR_v7m() when | ||
4 | we try to rebuild the hflags. | ||
2 | 5 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Add a new helper rebuild_hflags_m32_newel() which, like the |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | existing rebuild_hflags_a32_newel(), recalculates the current |
5 | Message-id: 20180627043328.11531-25-richard.henderson@linaro.org | 8 | EL from scratch, and use it in trans_MSR_v7m(). |
9 | |||
10 | This fixes an assertion about an hflags mismatch when the | ||
11 | guest changes privilege by writing to CONTROL. | ||
12 | |||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20200303174950.3298-4-peter.maydell@linaro.org | ||
7 | --- | 16 | --- |
8 | target/arm/helper-sve.h | 30 +++++++++++++ | 17 | target/arm/helper.h | 1 + |
9 | target/arm/helper.h | 12 +++--- | 18 | target/arm/helper.c | 12 ++++++++++++ |
10 | target/arm/helper.c | 2 +- | 19 | target/arm/translate.c | 7 +++---- |
11 | target/arm/sve_helper.c | 88 ++++++++++++++++++++++++++++++++++++++ | 20 | 3 files changed, 16 insertions(+), 4 deletions(-) |
12 | target/arm/translate-sve.c | 70 ++++++++++++++++++++++++++++++ | ||
13 | target/arm/sve.decode | 16 +++++++ | ||
14 | 6 files changed, 211 insertions(+), 7 deletions(-) | ||
15 | 21 | ||
16 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/helper-sve.h | ||
19 | +++ b/target/arm/helper-sve.h | ||
20 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(sve_fcvt_hd, TCG_CALL_NO_RWG, | ||
21 | DEF_HELPER_FLAGS_5(sve_fcvt_sd, TCG_CALL_NO_RWG, | ||
22 | void, ptr, ptr, ptr, ptr, i32) | ||
23 | |||
24 | +DEF_HELPER_FLAGS_5(sve_fcvtzs_hh, TCG_CALL_NO_RWG, | ||
25 | + void, ptr, ptr, ptr, ptr, i32) | ||
26 | +DEF_HELPER_FLAGS_5(sve_fcvtzs_hs, TCG_CALL_NO_RWG, | ||
27 | + void, ptr, ptr, ptr, ptr, i32) | ||
28 | +DEF_HELPER_FLAGS_5(sve_fcvtzs_ss, TCG_CALL_NO_RWG, | ||
29 | + void, ptr, ptr, ptr, ptr, i32) | ||
30 | +DEF_HELPER_FLAGS_5(sve_fcvtzs_ds, TCG_CALL_NO_RWG, | ||
31 | + void, ptr, ptr, ptr, ptr, i32) | ||
32 | +DEF_HELPER_FLAGS_5(sve_fcvtzs_hd, TCG_CALL_NO_RWG, | ||
33 | + void, ptr, ptr, ptr, ptr, i32) | ||
34 | +DEF_HELPER_FLAGS_5(sve_fcvtzs_sd, TCG_CALL_NO_RWG, | ||
35 | + void, ptr, ptr, ptr, ptr, i32) | ||
36 | +DEF_HELPER_FLAGS_5(sve_fcvtzs_dd, TCG_CALL_NO_RWG, | ||
37 | + void, ptr, ptr, ptr, ptr, i32) | ||
38 | + | ||
39 | +DEF_HELPER_FLAGS_5(sve_fcvtzu_hh, TCG_CALL_NO_RWG, | ||
40 | + void, ptr, ptr, ptr, ptr, i32) | ||
41 | +DEF_HELPER_FLAGS_5(sve_fcvtzu_hs, TCG_CALL_NO_RWG, | ||
42 | + void, ptr, ptr, ptr, ptr, i32) | ||
43 | +DEF_HELPER_FLAGS_5(sve_fcvtzu_ss, TCG_CALL_NO_RWG, | ||
44 | + void, ptr, ptr, ptr, ptr, i32) | ||
45 | +DEF_HELPER_FLAGS_5(sve_fcvtzu_ds, TCG_CALL_NO_RWG, | ||
46 | + void, ptr, ptr, ptr, ptr, i32) | ||
47 | +DEF_HELPER_FLAGS_5(sve_fcvtzu_hd, TCG_CALL_NO_RWG, | ||
48 | + void, ptr, ptr, ptr, ptr, i32) | ||
49 | +DEF_HELPER_FLAGS_5(sve_fcvtzu_sd, TCG_CALL_NO_RWG, | ||
50 | + void, ptr, ptr, ptr, ptr, i32) | ||
51 | +DEF_HELPER_FLAGS_5(sve_fcvtzu_dd, TCG_CALL_NO_RWG, | ||
52 | + void, ptr, ptr, ptr, ptr, i32) | ||
53 | + | ||
54 | DEF_HELPER_FLAGS_5(sve_scvt_hh, TCG_CALL_NO_RWG, | ||
55 | void, ptr, ptr, ptr, ptr, i32) | ||
56 | DEF_HELPER_FLAGS_5(sve_scvt_sh, TCG_CALL_NO_RWG, | ||
57 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 22 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
58 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
59 | --- a/target/arm/helper.h | 24 | --- a/target/arm/helper.h |
60 | +++ b/target/arm/helper.h | 25 | +++ b/target/arm/helper.h |
61 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_2(vfp_touid, i32, f64, ptr) | 26 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_4(msr_banked, void, env, i32, i32, i32) |
62 | DEF_HELPER_2(vfp_touizh, i32, f16, ptr) | 27 | DEF_HELPER_2(get_user_reg, i32, env, i32) |
63 | DEF_HELPER_2(vfp_touizs, i32, f32, ptr) | 28 | DEF_HELPER_3(set_user_reg, void, env, i32, i32) |
64 | DEF_HELPER_2(vfp_touizd, i32, f64, ptr) | 29 | |
65 | -DEF_HELPER_2(vfp_tosih, i32, f16, ptr) | 30 | +DEF_HELPER_FLAGS_1(rebuild_hflags_m32_newel, TCG_CALL_NO_RWG, void, env) |
66 | -DEF_HELPER_2(vfp_tosis, i32, f32, ptr) | 31 | DEF_HELPER_FLAGS_2(rebuild_hflags_m32, TCG_CALL_NO_RWG, void, env, int) |
67 | -DEF_HELPER_2(vfp_tosid, i32, f64, ptr) | 32 | DEF_HELPER_FLAGS_1(rebuild_hflags_a32_newel, TCG_CALL_NO_RWG, void, env) |
68 | -DEF_HELPER_2(vfp_tosizh, i32, f16, ptr) | 33 | DEF_HELPER_FLAGS_2(rebuild_hflags_a32, TCG_CALL_NO_RWG, void, env, int) |
69 | -DEF_HELPER_2(vfp_tosizs, i32, f32, ptr) | ||
70 | -DEF_HELPER_2(vfp_tosizd, i32, f64, ptr) | ||
71 | +DEF_HELPER_2(vfp_tosih, s32, f16, ptr) | ||
72 | +DEF_HELPER_2(vfp_tosis, s32, f32, ptr) | ||
73 | +DEF_HELPER_2(vfp_tosid, s32, f64, ptr) | ||
74 | +DEF_HELPER_2(vfp_tosizh, s32, f16, ptr) | ||
75 | +DEF_HELPER_2(vfp_tosizs, s32, f32, ptr) | ||
76 | +DEF_HELPER_2(vfp_tosizd, s32, f64, ptr) | ||
77 | |||
78 | DEF_HELPER_3(vfp_toshs_round_to_zero, i32, f32, i32, ptr) | ||
79 | DEF_HELPER_3(vfp_tosls_round_to_zero, i32, f32, i32, ptr) | ||
80 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 34 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
81 | index XXXXXXX..XXXXXXX 100644 | 35 | index XXXXXXX..XXXXXXX 100644 |
82 | --- a/target/arm/helper.c | 36 | --- a/target/arm/helper.c |
83 | +++ b/target/arm/helper.c | 37 | +++ b/target/arm/helper.c |
84 | @@ -XXX,XX +XXX,XX @@ ftype HELPER(name)(uint32_t x, void *fpstp) \ | 38 | @@ -XXX,XX +XXX,XX @@ void arm_rebuild_hflags(CPUARMState *env) |
39 | env->hflags = rebuild_hflags_internal(env); | ||
85 | } | 40 | } |
86 | 41 | ||
87 | #define CONV_FTOI(name, ftype, fsz, sign, round) \ | 42 | +/* |
88 | -uint32_t HELPER(name)(ftype x, void *fpstp) \ | 43 | + * If we have triggered a EL state change we can't rely on the |
89 | +sign##int32_t HELPER(name)(ftype x, void *fpstp) \ | 44 | + * translator having passed it to us, we need to recompute. |
90 | { \ | 45 | + */ |
91 | float_status *fpst = fpstp; \ | 46 | +void HELPER(rebuild_hflags_m32_newel)(CPUARMState *env) |
92 | if (float##fsz##_is_any_nan(x)) { \ | ||
93 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
94 | index XXXXXXX..XXXXXXX 100644 | ||
95 | --- a/target/arm/sve_helper.c | ||
96 | +++ b/target/arm/sve_helper.c | ||
97 | @@ -XXX,XX +XXX,XX @@ static inline float16 sve_f64_to_f16(float64 f, float_status *fpst) | ||
98 | return ret; | ||
99 | } | ||
100 | |||
101 | +static inline int16_t vfp_float16_to_int16_rtz(float16 f, float_status *s) | ||
102 | +{ | 47 | +{ |
103 | + if (float16_is_any_nan(f)) { | 48 | + int el = arm_current_el(env); |
104 | + float_raise(float_flag_invalid, s); | 49 | + int fp_el = fp_exception_el(env, el); |
105 | + return 0; | 50 | + ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); |
106 | + } | 51 | + env->hflags = rebuild_hflags_m32(env, fp_el, mmu_idx); |
107 | + return float16_to_int16_round_to_zero(f, s); | ||
108 | +} | 52 | +} |
109 | + | 53 | + |
110 | +static inline int64_t vfp_float16_to_int64_rtz(float16 f, float_status *s) | 54 | void HELPER(rebuild_hflags_m32)(CPUARMState *env, int el) |
111 | +{ | 55 | { |
112 | + if (float16_is_any_nan(f)) { | 56 | int fp_el = fp_exception_el(env, el); |
113 | + float_raise(float_flag_invalid, s); | 57 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
114 | + return 0; | ||
115 | + } | ||
116 | + return float16_to_int64_round_to_zero(f, s); | ||
117 | +} | ||
118 | + | ||
119 | +static inline int64_t vfp_float32_to_int64_rtz(float32 f, float_status *s) | ||
120 | +{ | ||
121 | + if (float32_is_any_nan(f)) { | ||
122 | + float_raise(float_flag_invalid, s); | ||
123 | + return 0; | ||
124 | + } | ||
125 | + return float32_to_int64_round_to_zero(f, s); | ||
126 | +} | ||
127 | + | ||
128 | +static inline int64_t vfp_float64_to_int64_rtz(float64 f, float_status *s) | ||
129 | +{ | ||
130 | + if (float64_is_any_nan(f)) { | ||
131 | + float_raise(float_flag_invalid, s); | ||
132 | + return 0; | ||
133 | + } | ||
134 | + return float64_to_int64_round_to_zero(f, s); | ||
135 | +} | ||
136 | + | ||
137 | +static inline uint16_t vfp_float16_to_uint16_rtz(float16 f, float_status *s) | ||
138 | +{ | ||
139 | + if (float16_is_any_nan(f)) { | ||
140 | + float_raise(float_flag_invalid, s); | ||
141 | + return 0; | ||
142 | + } | ||
143 | + return float16_to_uint16_round_to_zero(f, s); | ||
144 | +} | ||
145 | + | ||
146 | +static inline uint64_t vfp_float16_to_uint64_rtz(float16 f, float_status *s) | ||
147 | +{ | ||
148 | + if (float16_is_any_nan(f)) { | ||
149 | + float_raise(float_flag_invalid, s); | ||
150 | + return 0; | ||
151 | + } | ||
152 | + return float16_to_uint64_round_to_zero(f, s); | ||
153 | +} | ||
154 | + | ||
155 | +static inline uint64_t vfp_float32_to_uint64_rtz(float32 f, float_status *s) | ||
156 | +{ | ||
157 | + if (float32_is_any_nan(f)) { | ||
158 | + float_raise(float_flag_invalid, s); | ||
159 | + return 0; | ||
160 | + } | ||
161 | + return float32_to_uint64_round_to_zero(f, s); | ||
162 | +} | ||
163 | + | ||
164 | +static inline uint64_t vfp_float64_to_uint64_rtz(float64 f, float_status *s) | ||
165 | +{ | ||
166 | + if (float64_is_any_nan(f)) { | ||
167 | + float_raise(float_flag_invalid, s); | ||
168 | + return 0; | ||
169 | + } | ||
170 | + return float64_to_uint64_round_to_zero(f, s); | ||
171 | +} | ||
172 | + | ||
173 | DO_ZPZ_FP(sve_fcvt_sh, uint32_t, H1_4, sve_f32_to_f16) | ||
174 | DO_ZPZ_FP(sve_fcvt_hs, uint32_t, H1_4, sve_f16_to_f32) | ||
175 | DO_ZPZ_FP(sve_fcvt_dh, uint64_t, , sve_f64_to_f16) | ||
176 | @@ -XXX,XX +XXX,XX @@ DO_ZPZ_FP(sve_fcvt_hd, uint64_t, , sve_f16_to_f64) | ||
177 | DO_ZPZ_FP(sve_fcvt_ds, uint64_t, , float64_to_float32) | ||
178 | DO_ZPZ_FP(sve_fcvt_sd, uint64_t, , float32_to_float64) | ||
179 | |||
180 | +DO_ZPZ_FP(sve_fcvtzs_hh, uint16_t, H1_2, vfp_float16_to_int16_rtz) | ||
181 | +DO_ZPZ_FP(sve_fcvtzs_hs, uint32_t, H1_4, helper_vfp_tosizh) | ||
182 | +DO_ZPZ_FP(sve_fcvtzs_ss, uint32_t, H1_4, helper_vfp_tosizs) | ||
183 | +DO_ZPZ_FP(sve_fcvtzs_hd, uint64_t, , vfp_float16_to_int64_rtz) | ||
184 | +DO_ZPZ_FP(sve_fcvtzs_sd, uint64_t, , vfp_float32_to_int64_rtz) | ||
185 | +DO_ZPZ_FP(sve_fcvtzs_ds, uint64_t, , helper_vfp_tosizd) | ||
186 | +DO_ZPZ_FP(sve_fcvtzs_dd, uint64_t, , vfp_float64_to_int64_rtz) | ||
187 | + | ||
188 | +DO_ZPZ_FP(sve_fcvtzu_hh, uint16_t, H1_2, vfp_float16_to_uint16_rtz) | ||
189 | +DO_ZPZ_FP(sve_fcvtzu_hs, uint32_t, H1_4, helper_vfp_touizh) | ||
190 | +DO_ZPZ_FP(sve_fcvtzu_ss, uint32_t, H1_4, helper_vfp_touizs) | ||
191 | +DO_ZPZ_FP(sve_fcvtzu_hd, uint64_t, , vfp_float16_to_uint64_rtz) | ||
192 | +DO_ZPZ_FP(sve_fcvtzu_sd, uint64_t, , vfp_float32_to_uint64_rtz) | ||
193 | +DO_ZPZ_FP(sve_fcvtzu_ds, uint64_t, , helper_vfp_touizd) | ||
194 | +DO_ZPZ_FP(sve_fcvtzu_dd, uint64_t, , vfp_float64_to_uint64_rtz) | ||
195 | + | ||
196 | DO_ZPZ_FP(sve_scvt_hh, uint16_t, H1_2, int16_to_float16) | ||
197 | DO_ZPZ_FP(sve_scvt_sh, uint32_t, H1_4, int32_to_float16) | ||
198 | DO_ZPZ_FP(sve_scvt_ss, uint32_t, H1_4, int32_to_float32) | ||
199 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
200 | index XXXXXXX..XXXXXXX 100644 | 58 | index XXXXXXX..XXXXXXX 100644 |
201 | --- a/target/arm/translate-sve.c | 59 | --- a/target/arm/translate.c |
202 | +++ b/target/arm/translate-sve.c | 60 | +++ b/target/arm/translate.c |
203 | @@ -XXX,XX +XXX,XX @@ static bool trans_FCVT_sd(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | 61 | @@ -XXX,XX +XXX,XX @@ static bool trans_MRS_v7m(DisasContext *s, arg_MRS_v7m *a) |
204 | return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_fcvt_sd); | 62 | |
63 | static bool trans_MSR_v7m(DisasContext *s, arg_MSR_v7m *a) | ||
64 | { | ||
65 | - TCGv_i32 addr, reg, el; | ||
66 | + TCGv_i32 addr, reg; | ||
67 | |||
68 | if (!arm_dc_feature(s, ARM_FEATURE_M)) { | ||
69 | return false; | ||
70 | @@ -XXX,XX +XXX,XX @@ static bool trans_MSR_v7m(DisasContext *s, arg_MSR_v7m *a) | ||
71 | gen_helper_v7m_msr(cpu_env, addr, reg); | ||
72 | tcg_temp_free_i32(addr); | ||
73 | tcg_temp_free_i32(reg); | ||
74 | - el = tcg_const_i32(s->current_el); | ||
75 | - gen_helper_rebuild_hflags_m32(cpu_env, el); | ||
76 | - tcg_temp_free_i32(el); | ||
77 | + /* If we wrote to CONTROL, the EL might have changed */ | ||
78 | + gen_helper_rebuild_hflags_m32_newel(cpu_env); | ||
79 | gen_lookup_tb(s); | ||
80 | return true; | ||
205 | } | 81 | } |
206 | |||
207 | +static bool trans_FCVTZS_hh(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
208 | +{ | ||
209 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, true, gen_helper_sve_fcvtzs_hh); | ||
210 | +} | ||
211 | + | ||
212 | +static bool trans_FCVTZU_hh(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
213 | +{ | ||
214 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, true, gen_helper_sve_fcvtzu_hh); | ||
215 | +} | ||
216 | + | ||
217 | +static bool trans_FCVTZS_hs(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
218 | +{ | ||
219 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, true, gen_helper_sve_fcvtzs_hs); | ||
220 | +} | ||
221 | + | ||
222 | +static bool trans_FCVTZU_hs(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
223 | +{ | ||
224 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, true, gen_helper_sve_fcvtzu_hs); | ||
225 | +} | ||
226 | + | ||
227 | +static bool trans_FCVTZS_hd(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
228 | +{ | ||
229 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, true, gen_helper_sve_fcvtzs_hd); | ||
230 | +} | ||
231 | + | ||
232 | +static bool trans_FCVTZU_hd(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
233 | +{ | ||
234 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, true, gen_helper_sve_fcvtzu_hd); | ||
235 | +} | ||
236 | + | ||
237 | +static bool trans_FCVTZS_ss(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
238 | +{ | ||
239 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_fcvtzs_ss); | ||
240 | +} | ||
241 | + | ||
242 | +static bool trans_FCVTZU_ss(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
243 | +{ | ||
244 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_fcvtzu_ss); | ||
245 | +} | ||
246 | + | ||
247 | +static bool trans_FCVTZS_sd(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
248 | +{ | ||
249 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_fcvtzs_sd); | ||
250 | +} | ||
251 | + | ||
252 | +static bool trans_FCVTZU_sd(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
253 | +{ | ||
254 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_fcvtzu_sd); | ||
255 | +} | ||
256 | + | ||
257 | +static bool trans_FCVTZS_ds(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
258 | +{ | ||
259 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_fcvtzs_ds); | ||
260 | +} | ||
261 | + | ||
262 | +static bool trans_FCVTZU_ds(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
263 | +{ | ||
264 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_fcvtzu_ds); | ||
265 | +} | ||
266 | + | ||
267 | +static bool trans_FCVTZS_dd(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
268 | +{ | ||
269 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_fcvtzs_dd); | ||
270 | +} | ||
271 | + | ||
272 | +static bool trans_FCVTZU_dd(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
273 | +{ | ||
274 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_fcvtzu_dd); | ||
275 | +} | ||
276 | + | ||
277 | static bool trans_SCVTF_hh(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
278 | { | ||
279 | return do_zpz_ptr(s, a->rd, a->rn, a->pg, true, gen_helper_sve_scvt_hh); | ||
280 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
281 | index XXXXXXX..XXXXXXX 100644 | ||
282 | --- a/target/arm/sve.decode | ||
283 | +++ b/target/arm/sve.decode | ||
284 | @@ -XXX,XX +XXX,XX @@ FCVT_hd 01100101 11 0010 01 101 ... ..... ..... @rd_pg_rn_e0 | ||
285 | FCVT_ds 01100101 11 0010 10 101 ... ..... ..... @rd_pg_rn_e0 | ||
286 | FCVT_sd 01100101 11 0010 11 101 ... ..... ..... @rd_pg_rn_e0 | ||
287 | |||
288 | +# SVE floating-point convert to integer | ||
289 | +FCVTZS_hh 01100101 01 011 01 0 101 ... ..... ..... @rd_pg_rn_e0 | ||
290 | +FCVTZU_hh 01100101 01 011 01 1 101 ... ..... ..... @rd_pg_rn_e0 | ||
291 | +FCVTZS_hs 01100101 01 011 10 0 101 ... ..... ..... @rd_pg_rn_e0 | ||
292 | +FCVTZU_hs 01100101 01 011 10 1 101 ... ..... ..... @rd_pg_rn_e0 | ||
293 | +FCVTZS_hd 01100101 01 011 11 0 101 ... ..... ..... @rd_pg_rn_e0 | ||
294 | +FCVTZU_hd 01100101 01 011 11 1 101 ... ..... ..... @rd_pg_rn_e0 | ||
295 | +FCVTZS_ss 01100101 10 011 10 0 101 ... ..... ..... @rd_pg_rn_e0 | ||
296 | +FCVTZU_ss 01100101 10 011 10 1 101 ... ..... ..... @rd_pg_rn_e0 | ||
297 | +FCVTZS_ds 01100101 11 011 00 0 101 ... ..... ..... @rd_pg_rn_e0 | ||
298 | +FCVTZU_ds 01100101 11 011 00 1 101 ... ..... ..... @rd_pg_rn_e0 | ||
299 | +FCVTZS_sd 01100101 11 011 10 0 101 ... ..... ..... @rd_pg_rn_e0 | ||
300 | +FCVTZU_sd 01100101 11 011 10 1 101 ... ..... ..... @rd_pg_rn_e0 | ||
301 | +FCVTZS_dd 01100101 11 011 11 0 101 ... ..... ..... @rd_pg_rn_e0 | ||
302 | +FCVTZU_dd 01100101 11 011 11 1 101 ... ..... ..... @rd_pg_rn_e0 | ||
303 | + | ||
304 | # SVE integer convert to floating-point | ||
305 | SCVTF_hh 01100101 01 010 01 0 101 ... ..... ..... @rd_pg_rn_e0 | ||
306 | SCVTF_sh 01100101 01 010 10 0 101 ... ..... ..... @rd_pg_rn_e0 | ||
307 | -- | 82 | -- |
308 | 2.17.1 | 83 | 2.20.1 |
309 | 84 | ||
310 | 85 | diff view generated by jsdifflib |
1 | From: Aaron Lindsay <alindsay@codeaurora.org> | 1 | Fix a couple of comment typos. |
---|---|---|---|
2 | 2 | ||
3 | This makes it match its AArch64 equivalent, PMINTENSET_EL1 | ||
4 | |||
5 | Signed-off-by: Aaron Lindsay <alindsay@codeaurora.org> | ||
6 | Message-id: 1529699547-17044-13-git-send-email-alindsay@codeaurora.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200303174950.3298-5-peter.maydell@linaro.org | ||
8 | --- | 6 | --- |
9 | target/arm/helper.c | 2 +- | 7 | target/arm/helper.c | 2 +- |
10 | 1 file changed, 1 insertion(+), 1 deletion(-) | 8 | target/arm/translate.c | 2 +- |
9 | 2 files changed, 2 insertions(+), 2 deletions(-) | ||
11 | 10 | ||
12 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 11 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
13 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/helper.c | 13 | --- a/target/arm/helper.c |
15 | +++ b/target/arm/helper.c | 14 | +++ b/target/arm/helper.c |
16 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | 15 | @@ -XXX,XX +XXX,XX @@ void HELPER(rebuild_hflags_m32)(CPUARMState *env, int el) |
17 | .writefn = pmuserenr_write, .raw_writefn = raw_write }, | 16 | |
18 | { .name = "PMINTENSET", .cp = 15, .crn = 9, .crm = 14, .opc1 = 0, .opc2 = 1, | 17 | /* |
19 | .access = PL1_RW, .accessfn = access_tpm, | 18 | * If we have triggered a EL state change we can't rely on the |
20 | - .type = ARM_CP_ALIAS, | 19 | - * translator having passed it too us, we need to recompute. |
21 | + .type = ARM_CP_ALIAS | ARM_CP_IO, | 20 | + * translator having passed it to us, we need to recompute. |
22 | .fieldoffset = offsetoflow32(CPUARMState, cp15.c9_pminten), | 21 | */ |
23 | .resetvalue = 0, | 22 | void HELPER(rebuild_hflags_a32_newel)(CPUARMState *env) |
24 | .writefn = pmintenset_write, .raw_writefn = raw_write }, | 23 | { |
24 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/target/arm/translate.c | ||
27 | +++ b/target/arm/translate.c | ||
28 | @@ -XXX,XX +XXX,XX @@ static int disas_coproc_insn(DisasContext *s, uint32_t insn) | ||
29 | |||
30 | if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) { | ||
31 | /* | ||
32 | - * A write to any coprocessor regiser that ends a TB | ||
33 | + * A write to any coprocessor register that ends a TB | ||
34 | * must rebuild the hflags for the next TB. | ||
35 | */ | ||
36 | TCGv_i32 tcg_el = tcg_const_i32(s->current_el); | ||
25 | -- | 37 | -- |
26 | 2.17.1 | 38 | 2.20.1 |
27 | 39 | ||
28 | 40 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Cédric Le Goater <clg@kaod.org> |
---|---|---|---|
2 | 2 | ||
3 | Enhance the existing helpers to support SVE, which takes the | 3 | Signed-off-by: Cédric Le Goater <clg@kaod.org> |
4 | index from each 128-bit segment. The change has no effect | 4 | Reviewed-by: Andrew Jeffery <andrew@aj.id.au> |
5 | for AdvSIMD, since there is only one such segment. | 5 | Reviewed-by: Joel Stanley <joel@jms.id.au> |
6 | 6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Message-id: 20200206112645.21275-2-clg@kaod.org |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
10 | Message-id: 20180627043328.11531-32-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 9 | --- |
13 | target/arm/translate-sve.c | 23 ++++++++++++++++++ | 10 | Makefile.objs | 1 + |
14 | target/arm/vec_helper.c | 50 +++++++++++++++++++++++--------------- | 11 | hw/ssi/aspeed_smc.c | 17 +++++++++++++++++ |
15 | target/arm/sve.decode | 6 +++++ | 12 | hw/ssi/trace-events | 9 +++++++++ |
16 | 3 files changed, 59 insertions(+), 20 deletions(-) | 13 | 3 files changed, 27 insertions(+) |
14 | create mode 100644 hw/ssi/trace-events | ||
17 | 15 | ||
18 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 16 | diff --git a/Makefile.objs b/Makefile.objs |
19 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/translate-sve.c | 18 | --- a/Makefile.objs |
21 | +++ b/target/arm/translate-sve.c | 19 | +++ b/Makefile.objs |
22 | @@ -XXX,XX +XXX,XX @@ static bool trans_FCMLA_zpzzz(DisasContext *s, | 20 | @@ -XXX,XX +XXX,XX @@ trace-events-subdirs += hw/scsi |
23 | return true; | 21 | trace-events-subdirs += hw/sd |
22 | trace-events-subdirs += hw/sparc | ||
23 | trace-events-subdirs += hw/sparc64 | ||
24 | +trace-events-subdirs += hw/ssi | ||
25 | trace-events-subdirs += hw/timer | ||
26 | trace-events-subdirs += hw/tpm | ||
27 | trace-events-subdirs += hw/usb | ||
28 | diff --git a/hw/ssi/aspeed_smc.c b/hw/ssi/aspeed_smc.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/hw/ssi/aspeed_smc.c | ||
31 | +++ b/hw/ssi/aspeed_smc.c | ||
32 | @@ -XXX,XX +XXX,XX @@ | ||
33 | #include "qapi/error.h" | ||
34 | #include "exec/address-spaces.h" | ||
35 | #include "qemu/units.h" | ||
36 | +#include "trace.h" | ||
37 | |||
38 | #include "hw/irq.h" | ||
39 | #include "hw/qdev-properties.h" | ||
40 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_flash_set_segment(AspeedSMCState *s, int cs, | ||
41 | |||
42 | s->ctrl->reg_to_segment(s, new, &seg); | ||
43 | |||
44 | + trace_aspeed_smc_flash_set_segment(cs, new, seg.addr, seg.addr + seg.size); | ||
45 | + | ||
46 | /* The start address of CS0 is read-only */ | ||
47 | if (cs == 0 && seg.addr != s->ctrl->flash_window_base) { | ||
48 | qemu_log_mask(LOG_GUEST_ERROR, | ||
49 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_smc_flash_read(void *opaque, hwaddr addr, unsigned size) | ||
50 | __func__, aspeed_smc_flash_mode(fl)); | ||
51 | } | ||
52 | |||
53 | + trace_aspeed_smc_flash_read(fl->id, addr, size, ret, | ||
54 | + aspeed_smc_flash_mode(fl)); | ||
55 | return ret; | ||
24 | } | 56 | } |
25 | 57 | ||
26 | +static bool trans_FCMLA_zzxz(DisasContext *s, arg_FCMLA_zzxz *a, uint32_t insn) | 58 | @@ -XXX,XX +XXX,XX @@ static bool aspeed_smc_do_snoop(AspeedSMCFlash *fl, uint64_t data, |
27 | +{ | 59 | AspeedSMCState *s = fl->controller; |
28 | + static gen_helper_gvec_3_ptr * const fns[2] = { | 60 | uint8_t addr_width = aspeed_smc_flash_is_4byte(fl) ? 4 : 3; |
29 | + gen_helper_gvec_fcmlah_idx, | 61 | |
30 | + gen_helper_gvec_fcmlas_idx, | 62 | + trace_aspeed_smc_do_snoop(fl->id, s->snoop_index, s->snoop_dummies, |
31 | + }; | 63 | + (uint8_t) data & 0xff); |
32 | + | 64 | + |
33 | + tcg_debug_assert(a->esz == 1 || a->esz == 2); | 65 | if (s->snoop_index == SNOOP_OFF) { |
34 | + tcg_debug_assert(a->rd == a->ra); | 66 | return false; /* Do nothing */ |
35 | + if (sve_access_check(s)) { | 67 | |
36 | + unsigned vsz = vec_full_reg_size(s); | 68 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_flash_write(void *opaque, hwaddr addr, uint64_t data, |
37 | + TCGv_ptr status = get_fpstatus_ptr(a->esz == MO_16); | 69 | AspeedSMCState *s = fl->controller; |
38 | + tcg_gen_gvec_3_ptr(vec_full_reg_offset(s, a->rd), | 70 | int i; |
39 | + vec_full_reg_offset(s, a->rn), | 71 | |
40 | + vec_full_reg_offset(s, a->rm), | 72 | + trace_aspeed_smc_flash_write(fl->id, addr, size, data, |
41 | + status, vsz, vsz, | 73 | + aspeed_smc_flash_mode(fl)); |
42 | + a->index * 4 + a->rot, | ||
43 | + fns[a->esz - 1]); | ||
44 | + tcg_temp_free_ptr(status); | ||
45 | + } | ||
46 | + return true; | ||
47 | +} | ||
48 | + | 74 | + |
49 | /* | 75 | if (!aspeed_smc_is_writable(fl)) { |
50 | *** SVE Floating Point Unary Operations Predicated Group | 76 | qemu_log_mask(LOG_GUEST_ERROR, "%s: flash is not writable at 0x%" |
51 | */ | 77 | HWADDR_PRIx "\n", __func__, addr); |
52 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | 78 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_smc_read(void *opaque, hwaddr addr, unsigned int size) |
53 | index XXXXXXX..XXXXXXX 100644 | 79 | (s->ctrl->has_dma && addr == R_DMA_CHECKSUM) || |
54 | --- a/target/arm/vec_helper.c | 80 | (addr >= R_SEG_ADDR0 && addr < R_SEG_ADDR0 + s->ctrl->max_slaves) || |
55 | +++ b/target/arm/vec_helper.c | 81 | (addr >= s->r_ctrl0 && addr < s->r_ctrl0 + s->ctrl->max_slaves)) { |
56 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_fcmlah_idx)(void *vd, void *vn, void *vm, | ||
57 | uint32_t neg_imag = extract32(desc, SIMD_DATA_SHIFT + 1, 1); | ||
58 | intptr_t index = extract32(desc, SIMD_DATA_SHIFT + 2, 2); | ||
59 | uint32_t neg_real = flip ^ neg_imag; | ||
60 | - uintptr_t i; | ||
61 | - float16 e1 = m[H2(2 * index + flip)]; | ||
62 | - float16 e3 = m[H2(2 * index + 1 - flip)]; | ||
63 | + intptr_t elements = opr_sz / sizeof(float16); | ||
64 | + intptr_t eltspersegment = 16 / sizeof(float16); | ||
65 | + intptr_t i, j; | ||
66 | |||
67 | /* Shift boolean to the sign bit so we can xor to negate. */ | ||
68 | neg_real <<= 15; | ||
69 | neg_imag <<= 15; | ||
70 | - e1 ^= neg_real; | ||
71 | - e3 ^= neg_imag; | ||
72 | |||
73 | - for (i = 0; i < opr_sz / 2; i += 2) { | ||
74 | - float16 e2 = n[H2(i + flip)]; | ||
75 | - float16 e4 = e2; | ||
76 | + for (i = 0; i < elements; i += eltspersegment) { | ||
77 | + float16 mr = m[H2(i + 2 * index + 0)]; | ||
78 | + float16 mi = m[H2(i + 2 * index + 1)]; | ||
79 | + float16 e1 = neg_real ^ (flip ? mi : mr); | ||
80 | + float16 e3 = neg_imag ^ (flip ? mr : mi); | ||
81 | |||
82 | - d[H2(i)] = float16_muladd(e2, e1, d[H2(i)], 0, fpst); | ||
83 | - d[H2(i + 1)] = float16_muladd(e4, e3, d[H2(i + 1)], 0, fpst); | ||
84 | + for (j = i; j < i + eltspersegment; j += 2) { | ||
85 | + float16 e2 = n[H2(j + flip)]; | ||
86 | + float16 e4 = e2; | ||
87 | + | 82 | + |
88 | + d[H2(j)] = float16_muladd(e2, e1, d[H2(j)], 0, fpst); | 83 | + trace_aspeed_smc_read(addr, size, s->regs[addr]); |
89 | + d[H2(j + 1)] = float16_muladd(e4, e3, d[H2(j + 1)], 0, fpst); | ||
90 | + } | ||
91 | } | ||
92 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
93 | } | ||
94 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_fcmlas_idx)(void *vd, void *vn, void *vm, | ||
95 | uint32_t neg_imag = extract32(desc, SIMD_DATA_SHIFT + 1, 1); | ||
96 | intptr_t index = extract32(desc, SIMD_DATA_SHIFT + 2, 2); | ||
97 | uint32_t neg_real = flip ^ neg_imag; | ||
98 | - uintptr_t i; | ||
99 | - float32 e1 = m[H4(2 * index + flip)]; | ||
100 | - float32 e3 = m[H4(2 * index + 1 - flip)]; | ||
101 | + intptr_t elements = opr_sz / sizeof(float32); | ||
102 | + intptr_t eltspersegment = 16 / sizeof(float32); | ||
103 | + intptr_t i, j; | ||
104 | |||
105 | /* Shift boolean to the sign bit so we can xor to negate. */ | ||
106 | neg_real <<= 31; | ||
107 | neg_imag <<= 31; | ||
108 | - e1 ^= neg_real; | ||
109 | - e3 ^= neg_imag; | ||
110 | |||
111 | - for (i = 0; i < opr_sz / 4; i += 2) { | ||
112 | - float32 e2 = n[H4(i + flip)]; | ||
113 | - float32 e4 = e2; | ||
114 | + for (i = 0; i < elements; i += eltspersegment) { | ||
115 | + float32 mr = m[H4(i + 2 * index + 0)]; | ||
116 | + float32 mi = m[H4(i + 2 * index + 1)]; | ||
117 | + float32 e1 = neg_real ^ (flip ? mi : mr); | ||
118 | + float32 e3 = neg_imag ^ (flip ? mr : mi); | ||
119 | |||
120 | - d[H4(i)] = float32_muladd(e2, e1, d[H4(i)], 0, fpst); | ||
121 | - d[H4(i + 1)] = float32_muladd(e4, e3, d[H4(i + 1)], 0, fpst); | ||
122 | + for (j = i; j < i + eltspersegment; j += 2) { | ||
123 | + float32 e2 = n[H4(j + flip)]; | ||
124 | + float32 e4 = e2; | ||
125 | + | 84 | + |
126 | + d[H4(j)] = float32_muladd(e2, e1, d[H4(j)], 0, fpst); | 85 | return s->regs[addr]; |
127 | + d[H4(j + 1)] = float32_muladd(e4, e3, d[H4(j + 1)], 0, fpst); | 86 | } else { |
128 | + } | 87 | qemu_log_mask(LOG_UNIMP, "%s: not implemented: 0x%" HWADDR_PRIx "\n", |
129 | } | 88 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_dma_checksum(AspeedSMCState *s) |
130 | clear_tail(d, opr_sz, simd_maxsz(desc)); | 89 | __func__, s->regs[R_DMA_FLASH_ADDR]); |
131 | } | 90 | return; |
132 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | 91 | } |
133 | index XXXXXXX..XXXXXXX 100644 | 92 | + trace_aspeed_smc_dma_checksum(s->regs[R_DMA_FLASH_ADDR], data); |
134 | --- a/target/arm/sve.decode | 93 | |
135 | +++ b/target/arm/sve.decode | 94 | /* |
136 | @@ -XXX,XX +XXX,XX @@ FCADD 01100100 esz:2 00000 rot:1 100 pg:3 rm:5 rd:5 \ | 95 | * When the DMA is on-going, the DMA registers are updated |
137 | FCMLA_zpzzz 01100100 esz:2 0 rm:5 0 rot:2 pg:3 rn:5 rd:5 \ | 96 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_write(void *opaque, hwaddr addr, uint64_t data, |
138 | ra=%reg_movprfx | 97 | |
139 | 98 | addr >>= 2; | |
140 | +# SVE floating-point complex multiply-add (indexed) | 99 | |
141 | +FCMLA_zzxz 01100100 10 1 index:2 rm:3 0001 rot:2 rn:5 rd:5 \ | 100 | + trace_aspeed_smc_write(addr, size, data); |
142 | + ra=%reg_movprfx esz=1 | ||
143 | +FCMLA_zzxz 01100100 11 1 index:1 rm:4 0001 rot:2 rn:5 rd:5 \ | ||
144 | + ra=%reg_movprfx esz=2 | ||
145 | + | 101 | + |
146 | ### SVE FP Multiply-Add Indexed Group | 102 | if (addr == s->r_conf || |
147 | 103 | (addr >= s->r_timings && | |
148 | # SVE floating-point multiply-add (indexed) | 104 | addr < s->r_timings + s->ctrl->nregs_timings) || |
105 | diff --git a/hw/ssi/trace-events b/hw/ssi/trace-events | ||
106 | new file mode 100644 | ||
107 | index XXXXXXX..XXXXXXX | ||
108 | --- /dev/null | ||
109 | +++ b/hw/ssi/trace-events | ||
110 | @@ -XXX,XX +XXX,XX @@ | ||
111 | +# aspeed_smc.c | ||
112 | + | ||
113 | +aspeed_smc_flash_set_segment(int cs, uint64_t reg, uint64_t start, uint64_t end) "CS%d segreg=0x%"PRIx64" [ 0x%"PRIx64" - 0x%"PRIx64" ]" | ||
114 | +aspeed_smc_flash_read(int cs, uint64_t addr, uint32_t size, uint64_t data, int mode) "CS%d @0x%" PRIx64 " size %u: 0x%" PRIx64" mode:%d" | ||
115 | +aspeed_smc_do_snoop(int cs, int index, int dummies, int data) "CS%d index:0x%x dummies:%d data:0x%x" | ||
116 | +aspeed_smc_flash_write(int cs, uint64_t addr, uint32_t size, uint64_t data, int mode) "CS%d @0x%" PRIx64 " size %u: 0x%" PRIx64" mode:%d" | ||
117 | +aspeed_smc_read(uint64_t addr, uint32_t size, uint64_t data) "@0x%" PRIx64 " size %u: 0x%" PRIx64 | ||
118 | +aspeed_smc_dma_checksum(uint32_t addr, uint32_t data) "0x%08x: 0x%08x" | ||
119 | +aspeed_smc_write(uint64_t addr, uint32_t size, uint64_t data) "@0x%" PRIx64 " size %u: 0x%" PRIx64 | ||
149 | -- | 120 | -- |
150 | 2.17.1 | 121 | 2.20.1 |
151 | 122 | ||
152 | 123 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Cédric Le Goater <clg@kaod.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 3 | The Aspeed SMC Controller can operate in different modes : Read, Fast |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Read, Write and User modes. When the User mode is configured, it |
5 | Message-id: 20180627043328.11531-11-richard.henderson@linaro.org | 5 | selects automatically the SPI slave device until the CE_STOP_ACTIVE |
6 | bit is set to 1. When any other modes are configured the device is | ||
7 | unselected. The HW logic handles the chip select automatically when | ||
8 | the flash is accessed through its AHB window. | ||
9 | |||
10 | When configuring the CEx Control Register, the User mode logic to | ||
11 | select and unselect the slave is incorrect and data corruption can be | ||
12 | seen on machines using two chips, witherspoon and romulus. | ||
13 | |||
14 | Rework the handler setting the CEx Control Register to fix this issue. | ||
15 | |||
16 | Fixes: 7c1c69bca43c ("ast2400: add SMC controllers (FMC and SPI)") | ||
17 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
18 | Reviewed-by: Andrew Jeffery <andrew@aj.id.au> | ||
19 | Message-id: 20200206112645.21275-3-clg@kaod.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 21 | --- |
8 | target/arm/translate-sve.c | 103 +++++++++++++++++++++++++++++++++++++ | 22 | hw/ssi/aspeed_smc.c | 39 +++++++++++++++++++++++---------------- |
9 | target/arm/sve.decode | 6 +++ | 23 | hw/ssi/trace-events | 1 + |
10 | 2 files changed, 109 insertions(+) | 24 | 2 files changed, 24 insertions(+), 16 deletions(-) |
11 | 25 | ||
12 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 26 | diff --git a/hw/ssi/aspeed_smc.c b/hw/ssi/aspeed_smc.c |
13 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/translate-sve.c | 28 | --- a/hw/ssi/aspeed_smc.c |
15 | +++ b/target/arm/translate-sve.c | 29 | +++ b/hw/ssi/aspeed_smc.c |
16 | @@ -XXX,XX +XXX,XX @@ static void do_ldr(DisasContext *s, uint32_t vofs, uint32_t len, | 30 | @@ -XXX,XX +XXX,XX @@ static inline int aspeed_smc_flash_is_4byte(const AspeedSMCFlash *fl) |
17 | tcg_temp_free_i64(t0); | 31 | } |
18 | } | 32 | } |
19 | 33 | ||
20 | +/* Similarly for stores. */ | 34 | -static inline bool aspeed_smc_is_ce_stop_active(const AspeedSMCFlash *fl) |
21 | +static void do_str(DisasContext *s, uint32_t vofs, uint32_t len, | 35 | +static void aspeed_smc_flash_do_select(AspeedSMCFlash *fl, bool unselect) |
22 | + int rn, int imm) | 36 | { |
23 | +{ | 37 | - const AspeedSMCState *s = fl->controller; |
24 | + uint32_t len_align = QEMU_ALIGN_DOWN(len, 8); | 38 | + AspeedSMCState *s = fl->controller; |
25 | + uint32_t len_remain = len % 8; | 39 | |
26 | + uint32_t nparts = len / 8 + ctpop8(len_remain); | 40 | - return s->regs[s->r_ctrl0 + fl->id] & CTRL_CE_STOP_ACTIVE; |
27 | + int midx = get_mem_index(s); | 41 | + trace_aspeed_smc_flash_select(fl->id, unselect ? "un" : ""); |
28 | + TCGv_i64 addr, t0; | ||
29 | + | 42 | + |
30 | + addr = tcg_temp_new_i64(); | 43 | + qemu_set_irq(s->cs_lines[fl->id], unselect); |
31 | + t0 = tcg_temp_new_i64(); | 44 | } |
32 | + | 45 | |
33 | + /* Note that unpredicated load/store of vector/predicate registers | 46 | static void aspeed_smc_flash_select(AspeedSMCFlash *fl) |
34 | + * are defined as a stream of bytes, which equates to little-endian | 47 | { |
35 | + * operations on larger quantities. There is no nice way to force | 48 | - AspeedSMCState *s = fl->controller; |
36 | + * a little-endian store for aarch64_be-linux-user out of line. | 49 | - |
37 | + * | 50 | - s->regs[s->r_ctrl0 + fl->id] &= ~CTRL_CE_STOP_ACTIVE; |
38 | + * Attempt to keep code expansion to a minimum by limiting the | 51 | - qemu_set_irq(s->cs_lines[fl->id], aspeed_smc_is_ce_stop_active(fl)); |
39 | + * amount of unrolling done. | 52 | + aspeed_smc_flash_do_select(fl, false); |
40 | + */ | 53 | } |
41 | + if (nparts <= 4) { | 54 | |
42 | + int i; | 55 | static void aspeed_smc_flash_unselect(AspeedSMCFlash *fl) |
43 | + | 56 | { |
44 | + for (i = 0; i < len_align; i += 8) { | 57 | - AspeedSMCState *s = fl->controller; |
45 | + tcg_gen_ld_i64(t0, cpu_env, vofs + i); | 58 | - |
46 | + tcg_gen_addi_i64(addr, cpu_reg_sp(s, rn), imm + i); | 59 | - s->regs[s->r_ctrl0 + fl->id] |= CTRL_CE_STOP_ACTIVE; |
47 | + tcg_gen_qemu_st_i64(t0, addr, midx, MO_LEQ); | 60 | - qemu_set_irq(s->cs_lines[fl->id], aspeed_smc_is_ce_stop_active(fl)); |
48 | + } | 61 | + aspeed_smc_flash_do_select(fl, true); |
49 | + } else { | 62 | } |
50 | + TCGLabel *loop = gen_new_label(); | 63 | |
51 | + TCGv_ptr t2, i = tcg_const_local_ptr(0); | 64 | static uint32_t aspeed_smc_check_segment_addr(const AspeedSMCFlash *fl, |
52 | + | 65 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps aspeed_smc_flash_ops = { |
53 | + gen_set_label(loop); | 66 | }, |
54 | + | 67 | }; |
55 | + t2 = tcg_temp_new_ptr(); | 68 | |
56 | + tcg_gen_add_ptr(t2, cpu_env, i); | 69 | -static void aspeed_smc_flash_update_cs(AspeedSMCFlash *fl) |
57 | + tcg_gen_ld_i64(t0, t2, vofs); | 70 | +static void aspeed_smc_flash_update_ctrl(AspeedSMCFlash *fl, uint32_t value) |
58 | + | 71 | { |
59 | + /* Minimize the number of local temps that must be re-read from | 72 | AspeedSMCState *s = fl->controller; |
60 | + * the stack each iteration. Instead, re-compute values other | 73 | + bool unselect; |
61 | + * than the loop counter. | 74 | |
62 | + */ | 75 | - s->snoop_index = aspeed_smc_is_ce_stop_active(fl) ? SNOOP_OFF : SNOOP_START; |
63 | + tcg_gen_addi_ptr(t2, i, imm); | 76 | + /* User mode selects the CS, other modes unselect */ |
64 | + tcg_gen_extu_ptr_i64(addr, t2); | 77 | + unselect = (value & CTRL_CMD_MODE_MASK) != CTRL_USERMODE; |
65 | + tcg_gen_add_i64(addr, addr, cpu_reg_sp(s, rn)); | 78 | |
66 | + tcg_temp_free_ptr(t2); | 79 | - qemu_set_irq(s->cs_lines[fl->id], aspeed_smc_is_ce_stop_active(fl)); |
67 | + | 80 | + /* A change of CTRL_CE_STOP_ACTIVE from 0 to 1, unselects the CS */ |
68 | + tcg_gen_qemu_st_i64(t0, addr, midx, MO_LEQ); | 81 | + if (!(s->regs[s->r_ctrl0 + fl->id] & CTRL_CE_STOP_ACTIVE) && |
69 | + | 82 | + value & CTRL_CE_STOP_ACTIVE) { |
70 | + tcg_gen_addi_ptr(i, i, 8); | 83 | + unselect = true; |
71 | + | ||
72 | + tcg_gen_brcondi_ptr(TCG_COND_LTU, i, len_align, loop); | ||
73 | + tcg_temp_free_ptr(i); | ||
74 | + } | 84 | + } |
75 | + | 85 | + |
76 | + /* Predicate register stores can be any multiple of 2. */ | 86 | + s->regs[s->r_ctrl0 + fl->id] = value; |
77 | + if (len_remain) { | ||
78 | + tcg_gen_ld_i64(t0, cpu_env, vofs + len_align); | ||
79 | + tcg_gen_addi_i64(addr, cpu_reg_sp(s, rn), imm + len_align); | ||
80 | + | 87 | + |
81 | + switch (len_remain) { | 88 | + s->snoop_index = unselect ? SNOOP_OFF : SNOOP_START; |
82 | + case 2: | ||
83 | + case 4: | ||
84 | + case 8: | ||
85 | + tcg_gen_qemu_st_i64(t0, addr, midx, MO_LE | ctz32(len_remain)); | ||
86 | + break; | ||
87 | + | 89 | + |
88 | + case 6: | 90 | + aspeed_smc_flash_do_select(fl, unselect); |
89 | + tcg_gen_qemu_st_i64(t0, addr, midx, MO_LEUL); | ||
90 | + tcg_gen_addi_i64(addr, addr, 4); | ||
91 | + tcg_gen_shri_i64(t0, t0, 32); | ||
92 | + tcg_gen_qemu_st_i64(t0, addr, midx, MO_LEUW); | ||
93 | + break; | ||
94 | + | ||
95 | + default: | ||
96 | + g_assert_not_reached(); | ||
97 | + } | ||
98 | + } | ||
99 | + tcg_temp_free_i64(addr); | ||
100 | + tcg_temp_free_i64(t0); | ||
101 | +} | ||
102 | + | ||
103 | static bool trans_LDR_zri(DisasContext *s, arg_rri *a, uint32_t insn) | ||
104 | { | ||
105 | if (sve_access_check(s)) { | ||
106 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDR_pri(DisasContext *s, arg_rri *a, uint32_t insn) | ||
107 | return true; | ||
108 | } | 91 | } |
109 | 92 | ||
110 | +static bool trans_STR_zri(DisasContext *s, arg_rri *a, uint32_t insn) | 93 | static void aspeed_smc_reset(DeviceState *d) |
111 | +{ | 94 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_write(void *opaque, hwaddr addr, uint64_t data, |
112 | + if (sve_access_check(s)) { | 95 | s->regs[addr] = value; |
113 | + int size = vec_full_reg_size(s); | 96 | } else if (addr >= s->r_ctrl0 && addr < s->r_ctrl0 + s->num_cs) { |
114 | + int off = vec_full_reg_offset(s, a->rd); | 97 | int cs = addr - s->r_ctrl0; |
115 | + do_str(s, off, size, a->rn, a->imm * size); | 98 | - s->regs[addr] = value; |
116 | + } | 99 | - aspeed_smc_flash_update_cs(&s->flashes[cs]); |
117 | + return true; | 100 | + aspeed_smc_flash_update_ctrl(&s->flashes[cs], value); |
118 | +} | 101 | } else if (addr >= R_SEG_ADDR0 && |
119 | + | 102 | addr < R_SEG_ADDR0 + s->ctrl->max_slaves) { |
120 | +static bool trans_STR_pri(DisasContext *s, arg_rri *a, uint32_t insn) | 103 | int cs = addr - R_SEG_ADDR0; |
121 | +{ | 104 | diff --git a/hw/ssi/trace-events b/hw/ssi/trace-events |
122 | + if (sve_access_check(s)) { | ||
123 | + int size = pred_full_reg_size(s); | ||
124 | + int off = pred_full_reg_offset(s, a->rd); | ||
125 | + do_str(s, off, size, a->rn, a->imm * size); | ||
126 | + } | ||
127 | + return true; | ||
128 | +} | ||
129 | + | ||
130 | /* | ||
131 | *** SVE Memory - Contiguous Load Group | ||
132 | */ | ||
133 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
134 | index XXXXXXX..XXXXXXX 100644 | 105 | index XXXXXXX..XXXXXXX 100644 |
135 | --- a/target/arm/sve.decode | 106 | --- a/hw/ssi/trace-events |
136 | +++ b/target/arm/sve.decode | 107 | +++ b/hw/ssi/trace-events |
137 | @@ -XXX,XX +XXX,XX @@ LD1RQ_zpri 1010010 .. 00 0.... 001 ... ..... ..... \ | 108 | @@ -XXX,XX +XXX,XX @@ aspeed_smc_flash_write(int cs, uint64_t addr, uint32_t size, uint64_t data, int |
138 | 109 | aspeed_smc_read(uint64_t addr, uint32_t size, uint64_t data) "@0x%" PRIx64 " size %u: 0x%" PRIx64 | |
139 | ### SVE Memory Store Group | 110 | aspeed_smc_dma_checksum(uint32_t addr, uint32_t data) "0x%08x: 0x%08x" |
140 | 111 | aspeed_smc_write(uint64_t addr, uint32_t size, uint64_t data) "@0x%" PRIx64 " size %u: 0x%" PRIx64 | |
141 | +# SVE store predicate register | 112 | +aspeed_smc_flash_select(int cs, const char *prefix) "CS%d %sselect" |
142 | +STR_pri 1110010 11 0. ..... 000 ... ..... 0 .... @pd_rn_i9 | ||
143 | + | ||
144 | +# SVE store vector register | ||
145 | +STR_zri 1110010 11 0. ..... 010 ... ..... ..... @rd_rn_i9 | ||
146 | + | ||
147 | # SVE contiguous store (scalar plus immediate) | ||
148 | # ST1B, ST1H, ST1W, ST1D; require msz <= esz | ||
149 | ST_zpri 1110010 .. esz:2 0.... 111 ... ..... ..... \ | ||
150 | -- | 113 | -- |
151 | 2.17.1 | 114 | 2.20.1 |
152 | 115 | ||
153 | 116 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This register was added to aa32 state by ARMv8.2. | 3 | We fail to validate the upper bits of a virtual address on a |
4 | translation disabled regime, as per AArch64.TranslateAddressS1Off. | ||
4 | 5 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20200308012946.16303-2-richard.henderson@linaro.org | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Message-id: 20180629001538.11415-6-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 10 | --- |
10 | target/arm/cpu.h | 1 + | 11 | target/arm/helper.c | 35 ++++++++++++++++++++++++++++++++++- |
11 | target/arm/cpu.c | 4 ++++ | 12 | 1 file changed, 34 insertions(+), 1 deletion(-) |
12 | target/arm/cpu64.c | 2 ++ | ||
13 | target/arm/helper.c | 5 ++--- | ||
14 | 4 files changed, 9 insertions(+), 3 deletions(-) | ||
15 | 13 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/cpu.h | ||
19 | +++ b/target/arm/cpu.h | ||
20 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { | ||
21 | uint32_t id_isar3; | ||
22 | uint32_t id_isar4; | ||
23 | uint32_t id_isar5; | ||
24 | + uint32_t id_isar6; | ||
25 | uint64_t id_aa64pfr0; | ||
26 | uint64_t id_aa64pfr1; | ||
27 | uint64_t id_aa64dfr0; | ||
28 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/target/arm/cpu.c | ||
31 | +++ b/target/arm/cpu.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static void cortex_m3_initfn(Object *obj) | ||
33 | cpu->id_isar3 = 0x01111110; | ||
34 | cpu->id_isar4 = 0x01310102; | ||
35 | cpu->id_isar5 = 0x00000000; | ||
36 | + cpu->id_isar6 = 0x00000000; | ||
37 | } | ||
38 | |||
39 | static void cortex_m4_initfn(Object *obj) | ||
40 | @@ -XXX,XX +XXX,XX @@ static void cortex_m4_initfn(Object *obj) | ||
41 | cpu->id_isar3 = 0x01111110; | ||
42 | cpu->id_isar4 = 0x01310102; | ||
43 | cpu->id_isar5 = 0x00000000; | ||
44 | + cpu->id_isar6 = 0x00000000; | ||
45 | } | ||
46 | |||
47 | static void cortex_m33_initfn(Object *obj) | ||
48 | @@ -XXX,XX +XXX,XX @@ static void cortex_m33_initfn(Object *obj) | ||
49 | cpu->id_isar3 = 0x01111131; | ||
50 | cpu->id_isar4 = 0x01310132; | ||
51 | cpu->id_isar5 = 0x00000000; | ||
52 | + cpu->id_isar6 = 0x00000000; | ||
53 | cpu->clidr = 0x00000000; | ||
54 | cpu->ctr = 0x8000c000; | ||
55 | } | ||
56 | @@ -XXX,XX +XXX,XX @@ static void cortex_r5_initfn(Object *obj) | ||
57 | cpu->id_isar3 = 0x01112131; | ||
58 | cpu->id_isar4 = 0x0010142; | ||
59 | cpu->id_isar5 = 0x0; | ||
60 | + cpu->id_isar6 = 0x0; | ||
61 | cpu->mp_is_up = true; | ||
62 | cpu->pmsav7_dregion = 16; | ||
63 | define_arm_cp_regs(cpu, cortexr5_cp_reginfo); | ||
64 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/target/arm/cpu64.c | ||
67 | +++ b/target/arm/cpu64.c | ||
68 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a57_initfn(Object *obj) | ||
69 | cpu->id_isar3 = 0x01112131; | ||
70 | cpu->id_isar4 = 0x00011142; | ||
71 | cpu->id_isar5 = 0x00011121; | ||
72 | + cpu->id_isar6 = 0; | ||
73 | cpu->id_aa64pfr0 = 0x00002222; | ||
74 | cpu->id_aa64dfr0 = 0x10305106; | ||
75 | cpu->pmceid0 = 0x00000000; | ||
76 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a53_initfn(Object *obj) | ||
77 | cpu->id_isar3 = 0x01112131; | ||
78 | cpu->id_isar4 = 0x00011142; | ||
79 | cpu->id_isar5 = 0x00011121; | ||
80 | + cpu->id_isar6 = 0; | ||
81 | cpu->id_aa64pfr0 = 0x00002222; | ||
82 | cpu->id_aa64dfr0 = 0x10305106; | ||
83 | cpu->id_aa64isar0 = 0x00011120; | ||
84 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 14 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
85 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
86 | --- a/target/arm/helper.c | 16 | --- a/target/arm/helper.c |
87 | +++ b/target/arm/helper.c | 17 | +++ b/target/arm/helper.c |
88 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | 18 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, |
89 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 6, | 19 | /* Definitely a real MMU, not an MPU */ |
90 | .access = PL1_R, .type = ARM_CP_CONST, | 20 | |
91 | .resetvalue = cpu->id_mmfr4 }, | 21 | if (regime_translation_disabled(env, mmu_idx)) { |
92 | - /* 7 is as yet unallocated and must RAZ */ | 22 | - /* MMU disabled. */ |
93 | - { .name = "ID_ISAR7_RESERVED", .state = ARM_CP_STATE_BOTH, | 23 | + /* |
94 | + { .name = "ID_ISAR6", .state = ARM_CP_STATE_BOTH, | 24 | + * MMU disabled. S1 addresses within aa64 translation regimes are |
95 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 7, | 25 | + * still checked for bounds -- see AArch64.TranslateAddressS1Off. |
96 | .access = PL1_R, .type = ARM_CP_CONST, | 26 | + */ |
97 | - .resetvalue = 0 }, | 27 | + if (mmu_idx != ARMMMUIdx_Stage2) { |
98 | + .resetvalue = cpu->id_isar6 }, | 28 | + int r_el = regime_el(env, mmu_idx); |
99 | REGINFO_SENTINEL | 29 | + if (arm_el_is_aa64(env, r_el)) { |
100 | }; | 30 | + int pamax = arm_pamax(env_archcpu(env)); |
101 | define_arm_cp_regs(cpu, v6_idregs); | 31 | + uint64_t tcr = env->cp15.tcr_el[r_el].raw_tcr; |
32 | + int addrtop, tbi; | ||
33 | + | ||
34 | + tbi = aa64_va_parameter_tbi(tcr, mmu_idx); | ||
35 | + if (access_type == MMU_INST_FETCH) { | ||
36 | + tbi &= ~aa64_va_parameter_tbid(tcr, mmu_idx); | ||
37 | + } | ||
38 | + tbi = (tbi >> extract64(address, 55, 1)) & 1; | ||
39 | + addrtop = (tbi ? 55 : 63); | ||
40 | + | ||
41 | + if (extract64(address, pamax, addrtop - pamax + 1) != 0) { | ||
42 | + fi->type = ARMFault_AddressSize; | ||
43 | + fi->level = 0; | ||
44 | + fi->stage2 = false; | ||
45 | + return 1; | ||
46 | + } | ||
47 | + | ||
48 | + /* | ||
49 | + * When TBI is disabled, we've just validated that all of the | ||
50 | + * bits above PAMax are zero, so logically we only need to | ||
51 | + * clear the top byte for TBI. But it's clearer to follow | ||
52 | + * the pseudocode set of addrdesc.paddress. | ||
53 | + */ | ||
54 | + address = extract64(address, 0, 52); | ||
55 | + } | ||
56 | + } | ||
57 | *phys_ptr = address; | ||
58 | *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; | ||
59 | *page_size = TARGET_PAGE_SIZE; | ||
102 | -- | 60 | -- |
103 | 2.17.1 | 61 | 2.20.1 |
104 | 62 | ||
105 | 63 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | For aa64 advsimd, we had been passing the pre-indexed vector. | 3 | We must include the tag in the FAR_ELx register when raising |
4 | However, sve applies the index to each 128-bit segment, so we | 4 | an addressing exception. Which means that we should not clear |
5 | need to pass in the index separately. | 5 | out the tag during translation. |
6 | 6 | ||
7 | For aa32 advsimd, the fp32 operation always has index 0, but | 7 | We cannot at present comply with this for user mode, so we |
8 | we failed to interpret the fp16 index correctly. | 8 | retain the clean_data_tbi function for the moment, though it |
9 | no longer does what it says on the tin for system mode. This | ||
10 | function is to be replaced with MTE, so don't worry about the | ||
11 | slight misnaming. | ||
9 | 12 | ||
13 | Buglink: https://bugs.launchpad.net/qemu/+bug/1867072 | ||
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 14 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
15 | Message-id: 20200308012946.16303-3-richard.henderson@linaro.org | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
13 | Message-id: 20180627043328.11531-31-richard.henderson@linaro.org | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 18 | --- |
16 | target/arm/translate-a64.c | 21 ++++++++++++--------- | 19 | target/arm/translate-a64.c | 11 +++++++++++ |
17 | target/arm/translate.c | 32 +++++++++++++++++++++++--------- | 20 | 1 file changed, 11 insertions(+) |
18 | target/arm/vec_helper.c | 10 ++++++---- | ||
19 | 3 files changed, 41 insertions(+), 22 deletions(-) | ||
20 | 21 | ||
21 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 22 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
22 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/arm/translate-a64.c | 24 | --- a/target/arm/translate-a64.c |
24 | +++ b/target/arm/translate-a64.c | 25 | +++ b/target/arm/translate-a64.c |
25 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | 26 | @@ -XXX,XX +XXX,XX @@ static void gen_a64_set_pc(DisasContext *s, TCGv_i64 src) |
26 | case 0x13: /* FCMLA #90 */ | 27 | static TCGv_i64 clean_data_tbi(DisasContext *s, TCGv_i64 addr) |
27 | case 0x15: /* FCMLA #180 */ | ||
28 | case 0x17: /* FCMLA #270 */ | ||
29 | - tcg_gen_gvec_3_ptr(vec_full_reg_offset(s, rd), | ||
30 | - vec_full_reg_offset(s, rn), | ||
31 | - vec_reg_offset(s, rm, index, size), fpst, | ||
32 | - is_q ? 16 : 8, vec_full_reg_size(s), | ||
33 | - extract32(insn, 13, 2), /* rot */ | ||
34 | - size == MO_64 | ||
35 | - ? gen_helper_gvec_fcmlas_idx | ||
36 | - : gen_helper_gvec_fcmlah_idx); | ||
37 | - tcg_temp_free_ptr(fpst); | ||
38 | + { | ||
39 | + int rot = extract32(insn, 13, 2); | ||
40 | + int data = (index << 2) | rot; | ||
41 | + tcg_gen_gvec_3_ptr(vec_full_reg_offset(s, rd), | ||
42 | + vec_full_reg_offset(s, rn), | ||
43 | + vec_full_reg_offset(s, rm), fpst, | ||
44 | + is_q ? 16 : 8, vec_full_reg_size(s), data, | ||
45 | + size == MO_64 | ||
46 | + ? gen_helper_gvec_fcmlas_idx | ||
47 | + : gen_helper_gvec_fcmlah_idx); | ||
48 | + tcg_temp_free_ptr(fpst); | ||
49 | + } | ||
50 | return; | ||
51 | } | ||
52 | |||
53 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/target/arm/translate.c | ||
56 | +++ b/target/arm/translate.c | ||
57 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | ||
58 | |||
59 | static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | ||
60 | { | 28 | { |
61 | - int rd, rn, rm, rot, size, opr_sz; | 29 | TCGv_i64 clean = new_tmp_a64(s); |
62 | + gen_helper_gvec_3_ptr *fn_gvec_ptr; | 30 | + /* |
63 | + int rd, rn, rm, opr_sz, data; | 31 | + * In order to get the correct value in the FAR_ELx register, |
64 | TCGv_ptr fpst; | 32 | + * we must present the memory subsystem with the "dirty" address |
65 | bool q; | 33 | + * including the TBI. In system mode we can make this work via |
66 | 34 | + * the TLB, dropping the TBI during translation. But for user-only | |
67 | q = extract32(insn, 6, 1); | 35 | + * mode we don't have that option, and must remove the top byte now. |
68 | VFP_DREG_D(rd, insn); | 36 | + */ |
69 | VFP_DREG_N(rn, insn); | 37 | +#ifdef CONFIG_USER_ONLY |
70 | - VFP_DREG_M(rm, insn); | 38 | gen_top_byte_ignore(s, clean, addr, s->tbid); |
71 | if ((rd | rn) & q) { | 39 | +#else |
72 | return 1; | 40 | + tcg_gen_mov_i64(clean, addr); |
73 | } | 41 | +#endif |
74 | 42 | return clean; | |
75 | if ((insn & 0xff000f10) == 0xfe000800) { | ||
76 | /* VCMLA (indexed) -- 1111 1110 S.RR .... .... 1000 ...0 .... */ | ||
77 | - rot = extract32(insn, 20, 2); | ||
78 | - size = extract32(insn, 23, 1); | ||
79 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_FCMA) | ||
80 | - || (!size && !arm_dc_feature(s, ARM_FEATURE_V8_FP16))) { | ||
81 | + int rot = extract32(insn, 20, 2); | ||
82 | + int size = extract32(insn, 23, 1); | ||
83 | + int index; | ||
84 | + | ||
85 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_FCMA)) { | ||
86 | return 1; | ||
87 | } | ||
88 | + if (size == 0) { | ||
89 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
90 | + return 1; | ||
91 | + } | ||
92 | + /* For fp16, rm is just Vm, and index is M. */ | ||
93 | + rm = extract32(insn, 0, 4); | ||
94 | + index = extract32(insn, 5, 1); | ||
95 | + } else { | ||
96 | + /* For fp32, rm is the usual M:Vm, and index is 0. */ | ||
97 | + VFP_DREG_M(rm, insn); | ||
98 | + index = 0; | ||
99 | + } | ||
100 | + data = (index << 2) | rot; | ||
101 | + fn_gvec_ptr = (size ? gen_helper_gvec_fcmlas_idx | ||
102 | + : gen_helper_gvec_fcmlah_idx); | ||
103 | } else { | ||
104 | return 1; | ||
105 | } | ||
106 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | ||
107 | tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), | ||
108 | vfp_reg_offset(1, rn), | ||
109 | vfp_reg_offset(1, rm), fpst, | ||
110 | - opr_sz, opr_sz, rot, | ||
111 | - size ? gen_helper_gvec_fcmlas_idx | ||
112 | - : gen_helper_gvec_fcmlah_idx); | ||
113 | + opr_sz, opr_sz, data, fn_gvec_ptr); | ||
114 | tcg_temp_free_ptr(fpst); | ||
115 | return 0; | ||
116 | } | 43 | } |
117 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | 44 | |
118 | index XXXXXXX..XXXXXXX 100644 | ||
119 | --- a/target/arm/vec_helper.c | ||
120 | +++ b/target/arm/vec_helper.c | ||
121 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_fcmlah_idx)(void *vd, void *vn, void *vm, | ||
122 | float_status *fpst = vfpst; | ||
123 | intptr_t flip = extract32(desc, SIMD_DATA_SHIFT, 1); | ||
124 | uint32_t neg_imag = extract32(desc, SIMD_DATA_SHIFT + 1, 1); | ||
125 | + intptr_t index = extract32(desc, SIMD_DATA_SHIFT + 2, 2); | ||
126 | uint32_t neg_real = flip ^ neg_imag; | ||
127 | uintptr_t i; | ||
128 | - float16 e1 = m[H2(flip)]; | ||
129 | - float16 e3 = m[H2(1 - flip)]; | ||
130 | + float16 e1 = m[H2(2 * index + flip)]; | ||
131 | + float16 e3 = m[H2(2 * index + 1 - flip)]; | ||
132 | |||
133 | /* Shift boolean to the sign bit so we can xor to negate. */ | ||
134 | neg_real <<= 15; | ||
135 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_fcmlas_idx)(void *vd, void *vn, void *vm, | ||
136 | float_status *fpst = vfpst; | ||
137 | intptr_t flip = extract32(desc, SIMD_DATA_SHIFT, 1); | ||
138 | uint32_t neg_imag = extract32(desc, SIMD_DATA_SHIFT + 1, 1); | ||
139 | + intptr_t index = extract32(desc, SIMD_DATA_SHIFT + 2, 2); | ||
140 | uint32_t neg_real = flip ^ neg_imag; | ||
141 | uintptr_t i; | ||
142 | - float32 e1 = m[H4(flip)]; | ||
143 | - float32 e3 = m[H4(1 - flip)]; | ||
144 | + float32 e1 = m[H4(2 * index + flip)]; | ||
145 | + float32 e3 = m[H4(2 * index + 1 - flip)]; | ||
146 | |||
147 | /* Shift boolean to the sign bit so we can xor to negate. */ | ||
148 | neg_real <<= 31; | ||
149 | -- | 45 | -- |
150 | 2.17.1 | 46 | 2.20.1 |
151 | 47 | ||
152 | 48 | diff view generated by jsdifflib |
1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> | 1 | From: Igor Mammedov <imammedo@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | The qdev_get_gpio_in() function accept an int as second parameter. | 3 | SOC object returned by object_new() is leaked in current code. |
4 | Set SOC parent explicitly to board and then unref to SOC object | ||
5 | to make sure that refererence returned by object_new() is taken | ||
6 | care of. | ||
4 | 7 | ||
5 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> | 8 | The SOC object will be kept alive by its parent (machine) and |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | will be automatically freed when MachineState is destroyed. |
10 | |||
11 | Signed-off-by: Igor Mammedov <imammedo@redhat.com> | ||
12 | Reported-by: Andrew Jones <drjones@redhat.com> | ||
13 | Tested-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
14 | Message-id: 20200303091254.22373-1-imammedo@redhat.com | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 17 | --- |
10 | hw/arm/fsl-imx7.c | 6 +++--- | 18 | hw/arm/cubieboard.c | 3 +++ |
11 | 1 file changed, 3 insertions(+), 3 deletions(-) | 19 | 1 file changed, 3 insertions(+) |
12 | 20 | ||
13 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c | 21 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c |
14 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/fsl-imx7.c | 23 | --- a/hw/arm/cubieboard.c |
16 | +++ b/hw/arm/fsl-imx7.c | 24 | +++ b/hw/arm/cubieboard.c |
17 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | 25 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) |
18 | FSL_IMX7_ECSPI4_ADDR, | 26 | } |
19 | }; | 27 | |
20 | 28 | a10 = AW_A10(object_new(TYPE_AW_A10)); | |
21 | - static const hwaddr FSL_IMX7_SPIn_IRQ[FSL_IMX7_NUM_ECSPIS] = { | 29 | + object_property_add_child(OBJECT(machine), "soc", OBJECT(a10), |
22 | + static const int FSL_IMX7_SPIn_IRQ[FSL_IMX7_NUM_ECSPIS] = { | 30 | + &error_abort); |
23 | FSL_IMX7_ECSPI1_IRQ, | 31 | + object_unref(OBJECT(a10)); |
24 | FSL_IMX7_ECSPI2_IRQ, | 32 | |
25 | FSL_IMX7_ECSPI3_IRQ, | 33 | object_property_set_int(OBJECT(&a10->emac), 1, "phy-addr", &err); |
26 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | 34 | if (err != NULL) { |
27 | FSL_IMX7_I2C4_ADDR, | ||
28 | }; | ||
29 | |||
30 | - static const hwaddr FSL_IMX7_I2Cn_IRQ[FSL_IMX7_NUM_I2CS] = { | ||
31 | + static const int FSL_IMX7_I2Cn_IRQ[FSL_IMX7_NUM_I2CS] = { | ||
32 | FSL_IMX7_I2C1_IRQ, | ||
33 | FSL_IMX7_I2C2_IRQ, | ||
34 | FSL_IMX7_I2C3_IRQ, | ||
35 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
36 | FSL_IMX7_USB3_ADDR, | ||
37 | }; | ||
38 | |||
39 | - static const hwaddr FSL_IMX7_USBn_IRQ[FSL_IMX7_NUM_USBS] = { | ||
40 | + static const int FSL_IMX7_USBn_IRQ[FSL_IMX7_NUM_USBS] = { | ||
41 | FSL_IMX7_USB1_IRQ, | ||
42 | FSL_IMX7_USB2_IRQ, | ||
43 | FSL_IMX7_USB3_IRQ, | ||
44 | -- | 35 | -- |
45 | 2.17.1 | 36 | 2.20.1 |
46 | 37 | ||
47 | 38 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Guenter Roeck <linux@roeck-us.net> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 3 | Wire up eSDHC controllers in fsl-imx25. For imx25-pdk, connect drives |
4 | provided on the command line to available eSDHC controllers. | ||
5 | |||
6 | This patch enables booting the imx25-pdk emulation from SD card. | ||
7 | |||
8 | Signed-off-by: Guenter Roeck <linux@roeck-us.net> | ||
9 | Message-id: 20200310215146.19688-2-linux@roeck-us.net | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 11 | [PMM: made commit subject consistent with other patch] |
6 | Message-id: 20180627043328.11531-34-richard.henderson@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 13 | --- |
9 | target/arm/helper.h | 5 ++ | 14 | include/hw/arm/fsl-imx25.h | 9 +++++++++ |
10 | target/arm/translate-sve.c | 18 ++++++ | 15 | hw/arm/fsl-imx25.c | 32 ++++++++++++++++++++++++++++++++ |
11 | target/arm/vec_helper.c | 124 +++++++++++++++++++++++++++++++++++++ | 16 | hw/arm/imx25_pdk.c | 16 ++++++++++++++++ |
12 | target/arm/sve.decode | 6 ++ | 17 | 3 files changed, 57 insertions(+) |
13 | 4 files changed, 153 insertions(+) | ||
14 | 18 | ||
15 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 19 | diff --git a/include/hw/arm/fsl-imx25.h b/include/hw/arm/fsl-imx25.h |
16 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.h | 21 | --- a/include/hw/arm/fsl-imx25.h |
18 | +++ b/target/arm/helper.h | 22 | +++ b/include/hw/arm/fsl-imx25.h |
19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(gvec_udot_b, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 23 | @@ -XXX,XX +XXX,XX @@ |
20 | DEF_HELPER_FLAGS_4(gvec_sdot_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 24 | #include "hw/misc/imx_rngc.h" |
21 | DEF_HELPER_FLAGS_4(gvec_udot_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 25 | #include "hw/i2c/imx_i2c.h" |
22 | 26 | #include "hw/gpio/imx_gpio.h" | |
23 | +DEF_HELPER_FLAGS_4(gvec_sdot_idx_b, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 27 | +#include "hw/sd/sdhci.h" |
24 | +DEF_HELPER_FLAGS_4(gvec_udot_idx_b, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 28 | #include "exec/memory.h" |
25 | +DEF_HELPER_FLAGS_4(gvec_sdot_idx_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 29 | #include "target/arm/cpu.h" |
26 | +DEF_HELPER_FLAGS_4(gvec_udot_idx_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 30 | |
31 | @@ -XXX,XX +XXX,XX @@ | ||
32 | #define FSL_IMX25_NUM_EPITS 2 | ||
33 | #define FSL_IMX25_NUM_I2CS 3 | ||
34 | #define FSL_IMX25_NUM_GPIOS 4 | ||
35 | +#define FSL_IMX25_NUM_ESDHCS 2 | ||
36 | |||
37 | typedef struct FslIMX25State { | ||
38 | /*< private >*/ | ||
39 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | ||
40 | IMXRNGCState rngc; | ||
41 | IMXI2CState i2c[FSL_IMX25_NUM_I2CS]; | ||
42 | IMXGPIOState gpio[FSL_IMX25_NUM_GPIOS]; | ||
43 | + SDHCIState esdhc[FSL_IMX25_NUM_ESDHCS]; | ||
44 | MemoryRegion rom[2]; | ||
45 | MemoryRegion iram; | ||
46 | MemoryRegion iram_alias; | ||
47 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | ||
48 | #define FSL_IMX25_GPIO3_SIZE 0x4000 | ||
49 | #define FSL_IMX25_RNGC_ADDR 0x53FB0000 | ||
50 | #define FSL_IMX25_RNGC_SIZE 0x4000 | ||
51 | +#define FSL_IMX25_ESDHC1_ADDR 0x53FB4000 | ||
52 | +#define FSL_IMX25_ESDHC1_SIZE 0x4000 | ||
53 | +#define FSL_IMX25_ESDHC2_ADDR 0x53FB8000 | ||
54 | +#define FSL_IMX25_ESDHC2_SIZE 0x4000 | ||
55 | #define FSL_IMX25_GPIO1_ADDR 0x53FCC000 | ||
56 | #define FSL_IMX25_GPIO1_SIZE 0x4000 | ||
57 | #define FSL_IMX25_GPIO2_ADDR 0x53FD0000 | ||
58 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | ||
59 | #define FSL_IMX25_GPIO2_IRQ 51 | ||
60 | #define FSL_IMX25_GPIO3_IRQ 16 | ||
61 | #define FSL_IMX25_GPIO4_IRQ 23 | ||
62 | +#define FSL_IMX25_ESDHC1_IRQ 9 | ||
63 | +#define FSL_IMX25_ESDHC2_IRQ 8 | ||
64 | |||
65 | #endif /* FSL_IMX25_H */ | ||
66 | diff --git a/hw/arm/fsl-imx25.c b/hw/arm/fsl-imx25.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/hw/arm/fsl-imx25.c | ||
69 | +++ b/hw/arm/fsl-imx25.c | ||
70 | @@ -XXX,XX +XXX,XX @@ | ||
71 | #include "hw/qdev-properties.h" | ||
72 | #include "chardev/char.h" | ||
73 | |||
74 | +#define IMX25_ESDHC_CAPABILITIES 0x07e20000 | ||
27 | + | 75 | + |
28 | DEF_HELPER_FLAGS_5(gvec_fcaddh, TCG_CALL_NO_RWG, | 76 | static void fsl_imx25_init(Object *obj) |
29 | void, ptr, ptr, ptr, ptr, i32) | 77 | { |
30 | DEF_HELPER_FLAGS_5(gvec_fcadds, TCG_CALL_NO_RWG, | 78 | FslIMX25State *s = FSL_IMX25(obj); |
31 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 79 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx25_init(Object *obj) |
32 | index XXXXXXX..XXXXXXX 100644 | 80 | sysbus_init_child_obj(obj, "gpio[*]", &s->gpio[i], sizeof(s->gpio[i]), |
33 | --- a/target/arm/translate-sve.c | 81 | TYPE_IMX_GPIO); |
34 | +++ b/target/arm/translate-sve.c | 82 | } |
35 | @@ -XXX,XX +XXX,XX @@ static bool trans_DOT_zzz(DisasContext *s, arg_DOT_zzz *a, uint32_t insn) | 83 | + |
36 | return true; | 84 | + for (i = 0; i < FSL_IMX25_NUM_ESDHCS; i++) { |
85 | + sysbus_init_child_obj(obj, "sdhc[*]", &s->esdhc[i], sizeof(s->esdhc[i]), | ||
86 | + TYPE_IMX_USDHC); | ||
87 | + } | ||
37 | } | 88 | } |
38 | 89 | ||
39 | +static bool trans_DOT_zzx(DisasContext *s, arg_DOT_zzx *a, uint32_t insn) | 90 | static void fsl_imx25_realize(DeviceState *dev, Error **errp) |
40 | +{ | 91 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx25_realize(DeviceState *dev, Error **errp) |
41 | + static gen_helper_gvec_3 * const fns[2][2] = { | 92 | gpio_table[i].irq)); |
42 | + { gen_helper_gvec_sdot_idx_b, gen_helper_gvec_sdot_idx_h }, | 93 | } |
43 | + { gen_helper_gvec_udot_idx_b, gen_helper_gvec_udot_idx_h } | 94 | |
44 | + }; | 95 | + /* Initialize all SDHC */ |
96 | + for (i = 0; i < FSL_IMX25_NUM_ESDHCS; i++) { | ||
97 | + static const struct { | ||
98 | + hwaddr addr; | ||
99 | + unsigned int irq; | ||
100 | + } esdhc_table[FSL_IMX25_NUM_ESDHCS] = { | ||
101 | + { FSL_IMX25_ESDHC1_ADDR, FSL_IMX25_ESDHC1_IRQ }, | ||
102 | + { FSL_IMX25_ESDHC2_ADDR, FSL_IMX25_ESDHC2_IRQ }, | ||
103 | + }; | ||
45 | + | 104 | + |
46 | + if (sve_access_check(s)) { | 105 | + object_property_set_uint(OBJECT(&s->esdhc[i]), 2, "sd-spec-version", |
47 | + unsigned vsz = vec_full_reg_size(s); | 106 | + &err); |
48 | + tcg_gen_gvec_3_ool(vec_full_reg_offset(s, a->rd), | 107 | + object_property_set_uint(OBJECT(&s->esdhc[i]), IMX25_ESDHC_CAPABILITIES, |
49 | + vec_full_reg_offset(s, a->rn), | 108 | + "capareg", &err); |
50 | + vec_full_reg_offset(s, a->rm), | 109 | + object_property_set_bool(OBJECT(&s->esdhc[i]), true, "realized", &err); |
51 | + vsz, vsz, a->index, fns[a->u][a->sz]); | 110 | + if (err) { |
52 | + } | 111 | + error_propagate(errp, err); |
53 | + return true; | 112 | + return; |
54 | +} | 113 | + } |
55 | + | 114 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->esdhc[i]), 0, esdhc_table[i].addr); |
56 | + | 115 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->esdhc[i]), 0, |
57 | /* | 116 | + qdev_get_gpio_in(DEVICE(&s->avic), |
58 | *** SVE Floating Point Multiply-Add Indexed Group | 117 | + esdhc_table[i].irq)); |
59 | */ | ||
60 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
61 | index XXXXXXX..XXXXXXX 100644 | ||
62 | --- a/target/arm/vec_helper.c | ||
63 | +++ b/target/arm/vec_helper.c | ||
64 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_udot_h)(void *vd, void *vn, void *vm, uint32_t desc) | ||
65 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
66 | } | ||
67 | |||
68 | +void HELPER(gvec_sdot_idx_b)(void *vd, void *vn, void *vm, uint32_t desc) | ||
69 | +{ | ||
70 | + intptr_t i, segend, opr_sz = simd_oprsz(desc), opr_sz_4 = opr_sz / 4; | ||
71 | + intptr_t index = simd_data(desc); | ||
72 | + uint32_t *d = vd; | ||
73 | + int8_t *n = vn; | ||
74 | + int8_t *m_indexed = (int8_t *)vm + index * 4; | ||
75 | + | ||
76 | + /* Notice the special case of opr_sz == 8, from aa64/aa32 advsimd. | ||
77 | + * Otherwise opr_sz is a multiple of 16. | ||
78 | + */ | ||
79 | + segend = MIN(4, opr_sz_4); | ||
80 | + i = 0; | ||
81 | + do { | ||
82 | + int8_t m0 = m_indexed[i * 4 + 0]; | ||
83 | + int8_t m1 = m_indexed[i * 4 + 1]; | ||
84 | + int8_t m2 = m_indexed[i * 4 + 2]; | ||
85 | + int8_t m3 = m_indexed[i * 4 + 3]; | ||
86 | + | ||
87 | + do { | ||
88 | + d[i] += n[i * 4 + 0] * m0 | ||
89 | + + n[i * 4 + 1] * m1 | ||
90 | + + n[i * 4 + 2] * m2 | ||
91 | + + n[i * 4 + 3] * m3; | ||
92 | + } while (++i < segend); | ||
93 | + segend = i + 4; | ||
94 | + } while (i < opr_sz_4); | ||
95 | + | ||
96 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
97 | +} | ||
98 | + | ||
99 | +void HELPER(gvec_udot_idx_b)(void *vd, void *vn, void *vm, uint32_t desc) | ||
100 | +{ | ||
101 | + intptr_t i, segend, opr_sz = simd_oprsz(desc), opr_sz_4 = opr_sz / 4; | ||
102 | + intptr_t index = simd_data(desc); | ||
103 | + uint32_t *d = vd; | ||
104 | + uint8_t *n = vn; | ||
105 | + uint8_t *m_indexed = (uint8_t *)vm + index * 4; | ||
106 | + | ||
107 | + /* Notice the special case of opr_sz == 8, from aa64/aa32 advsimd. | ||
108 | + * Otherwise opr_sz is a multiple of 16. | ||
109 | + */ | ||
110 | + segend = MIN(4, opr_sz_4); | ||
111 | + i = 0; | ||
112 | + do { | ||
113 | + uint8_t m0 = m_indexed[i * 4 + 0]; | ||
114 | + uint8_t m1 = m_indexed[i * 4 + 1]; | ||
115 | + uint8_t m2 = m_indexed[i * 4 + 2]; | ||
116 | + uint8_t m3 = m_indexed[i * 4 + 3]; | ||
117 | + | ||
118 | + do { | ||
119 | + d[i] += n[i * 4 + 0] * m0 | ||
120 | + + n[i * 4 + 1] * m1 | ||
121 | + + n[i * 4 + 2] * m2 | ||
122 | + + n[i * 4 + 3] * m3; | ||
123 | + } while (++i < segend); | ||
124 | + segend = i + 4; | ||
125 | + } while (i < opr_sz_4); | ||
126 | + | ||
127 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
128 | +} | ||
129 | + | ||
130 | +void HELPER(gvec_sdot_idx_h)(void *vd, void *vn, void *vm, uint32_t desc) | ||
131 | +{ | ||
132 | + intptr_t i, opr_sz = simd_oprsz(desc), opr_sz_8 = opr_sz / 8; | ||
133 | + intptr_t index = simd_data(desc); | ||
134 | + uint64_t *d = vd; | ||
135 | + int16_t *n = vn; | ||
136 | + int16_t *m_indexed = (int16_t *)vm + index * 4; | ||
137 | + | ||
138 | + /* This is supported by SVE only, so opr_sz is always a multiple of 16. | ||
139 | + * Process the entire segment all at once, writing back the results | ||
140 | + * only after we've consumed all of the inputs. | ||
141 | + */ | ||
142 | + for (i = 0; i < opr_sz_8 ; i += 2) { | ||
143 | + uint64_t d0, d1; | ||
144 | + | ||
145 | + d0 = n[i * 4 + 0] * (int64_t)m_indexed[i * 4 + 0]; | ||
146 | + d0 += n[i * 4 + 1] * (int64_t)m_indexed[i * 4 + 1]; | ||
147 | + d0 += n[i * 4 + 2] * (int64_t)m_indexed[i * 4 + 2]; | ||
148 | + d0 += n[i * 4 + 3] * (int64_t)m_indexed[i * 4 + 3]; | ||
149 | + d1 = n[i * 4 + 4] * (int64_t)m_indexed[i * 4 + 0]; | ||
150 | + d1 += n[i * 4 + 5] * (int64_t)m_indexed[i * 4 + 1]; | ||
151 | + d1 += n[i * 4 + 6] * (int64_t)m_indexed[i * 4 + 2]; | ||
152 | + d1 += n[i * 4 + 7] * (int64_t)m_indexed[i * 4 + 3]; | ||
153 | + | ||
154 | + d[i + 0] += d0; | ||
155 | + d[i + 1] += d1; | ||
156 | + } | 118 | + } |
157 | + | 119 | + |
158 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | 120 | /* initialize 2 x 16 KB ROM */ |
159 | +} | 121 | memory_region_init_rom(&s->rom[0], NULL, |
122 | "imx25.rom0", FSL_IMX25_ROM0_SIZE, &err); | ||
123 | diff --git a/hw/arm/imx25_pdk.c b/hw/arm/imx25_pdk.c | ||
124 | index XXXXXXX..XXXXXXX 100644 | ||
125 | --- a/hw/arm/imx25_pdk.c | ||
126 | +++ b/hw/arm/imx25_pdk.c | ||
127 | @@ -XXX,XX +XXX,XX @@ | ||
128 | #include "qemu/osdep.h" | ||
129 | #include "qapi/error.h" | ||
130 | #include "cpu.h" | ||
131 | +#include "hw/qdev-properties.h" | ||
132 | #include "hw/arm/fsl-imx25.h" | ||
133 | #include "hw/boards.h" | ||
134 | #include "qemu/error-report.h" | ||
135 | @@ -XXX,XX +XXX,XX @@ static void imx25_pdk_init(MachineState *machine) | ||
136 | imx25_pdk_binfo.board_id = 1771, | ||
137 | imx25_pdk_binfo.nb_cpus = 1; | ||
138 | |||
139 | + for (i = 0; i < FSL_IMX25_NUM_ESDHCS; i++) { | ||
140 | + BusState *bus; | ||
141 | + DeviceState *carddev; | ||
142 | + DriveInfo *di; | ||
143 | + BlockBackend *blk; | ||
160 | + | 144 | + |
161 | +void HELPER(gvec_udot_idx_h)(void *vd, void *vn, void *vm, uint32_t desc) | 145 | + di = drive_get_next(IF_SD); |
162 | +{ | 146 | + blk = di ? blk_by_legacy_dinfo(di) : NULL; |
163 | + intptr_t i, opr_sz = simd_oprsz(desc), opr_sz_8 = opr_sz / 8; | 147 | + bus = qdev_get_child_bus(DEVICE(&s->soc.esdhc[i]), "sd-bus"); |
164 | + intptr_t index = simd_data(desc); | 148 | + carddev = qdev_create(bus, TYPE_SD_CARD); |
165 | + uint64_t *d = vd; | 149 | + qdev_prop_set_drive(carddev, "drive", blk, &error_fatal); |
166 | + uint16_t *n = vn; | 150 | + object_property_set_bool(OBJECT(carddev), true, |
167 | + uint16_t *m_indexed = (uint16_t *)vm + index * 4; | 151 | + "realized", &error_fatal); |
168 | + | ||
169 | + /* This is supported by SVE only, so opr_sz is always a multiple of 16. | ||
170 | + * Process the entire segment all at once, writing back the results | ||
171 | + * only after we've consumed all of the inputs. | ||
172 | + */ | ||
173 | + for (i = 0; i < opr_sz_8 ; i += 2) { | ||
174 | + uint64_t d0, d1; | ||
175 | + | ||
176 | + d0 = n[i * 4 + 0] * (uint64_t)m_indexed[i * 4 + 0]; | ||
177 | + d0 += n[i * 4 + 1] * (uint64_t)m_indexed[i * 4 + 1]; | ||
178 | + d0 += n[i * 4 + 2] * (uint64_t)m_indexed[i * 4 + 2]; | ||
179 | + d0 += n[i * 4 + 3] * (uint64_t)m_indexed[i * 4 + 3]; | ||
180 | + d1 = n[i * 4 + 4] * (uint64_t)m_indexed[i * 4 + 0]; | ||
181 | + d1 += n[i * 4 + 5] * (uint64_t)m_indexed[i * 4 + 1]; | ||
182 | + d1 += n[i * 4 + 6] * (uint64_t)m_indexed[i * 4 + 2]; | ||
183 | + d1 += n[i * 4 + 7] * (uint64_t)m_indexed[i * 4 + 3]; | ||
184 | + | ||
185 | + d[i + 0] += d0; | ||
186 | + d[i + 1] += d1; | ||
187 | + } | 152 | + } |
188 | + | 153 | + |
189 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | 154 | /* |
190 | +} | 155 | * We test explicitly for qtest here as it is not done (yet?) in |
191 | + | 156 | * arm_load_kernel(). Without this the "make check" command would |
192 | void HELPER(gvec_fcaddh)(void *vd, void *vn, void *vm, | ||
193 | void *vfpst, uint32_t desc) | ||
194 | { | ||
195 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
196 | index XXXXXXX..XXXXXXX 100644 | ||
197 | --- a/target/arm/sve.decode | ||
198 | +++ b/target/arm/sve.decode | ||
199 | @@ -XXX,XX +XXX,XX @@ MUL_zzi 00100101 .. 110 000 110 ........ ..... @rdn_i8s | ||
200 | # SVE integer dot product (unpredicated) | ||
201 | DOT_zzz 01000100 1 sz:1 0 rm:5 00000 u:1 rn:5 rd:5 ra=%reg_movprfx | ||
202 | |||
203 | +# SVE integer dot product (indexed) | ||
204 | +DOT_zzx 01000100 101 index:2 rm:3 00000 u:1 rn:5 rd:5 \ | ||
205 | + sz=0 ra=%reg_movprfx | ||
206 | +DOT_zzx 01000100 111 index:1 rm:4 00000 u:1 rn:5 rd:5 \ | ||
207 | + sz=1 ra=%reg_movprfx | ||
208 | + | ||
209 | # SVE floating-point complex add (predicated) | ||
210 | FCADD 01100100 esz:2 00000 rot:1 100 pg:3 rm:5 rd:5 \ | ||
211 | rn=%reg_movprfx | ||
212 | -- | 157 | -- |
213 | 2.17.1 | 158 | 2.20.1 |
214 | 159 | ||
215 | 160 | diff view generated by jsdifflib |
1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> | 1 | From: Guenter Roeck <linux@roeck-us.net> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> | 3 | i.MX25 supports two USB controllers. Let's wire them up. |
4 | |||
5 | With this patch, imx25-pdk can boot from both USB ports. | ||
6 | |||
7 | Signed-off-by: Guenter Roeck <linux@roeck-us.net> | ||
8 | Message-id: 20200310215146.19688-3-linux@roeck-us.net | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | --- | 11 | --- |
7 | hw/arm/fsl-imx7.c | 2 +- | 12 | include/hw/arm/fsl-imx25.h | 9 +++++++++ |
8 | 1 file changed, 1 insertion(+), 1 deletion(-) | 13 | hw/arm/fsl-imx25.c | 24 ++++++++++++++++++++++++ |
14 | 2 files changed, 33 insertions(+) | ||
9 | 15 | ||
10 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c | 16 | diff --git a/include/hw/arm/fsl-imx25.h b/include/hw/arm/fsl-imx25.h |
11 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/hw/arm/fsl-imx7.c | 18 | --- a/include/hw/arm/fsl-imx25.h |
13 | +++ b/hw/arm/fsl-imx7.c | 19 | +++ b/include/hw/arm/fsl-imx25.h |
14 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | 20 | @@ -XXX,XX +XXX,XX @@ |
15 | /* | 21 | #include "hw/i2c/imx_i2c.h" |
16 | * SRC | 22 | #include "hw/gpio/imx_gpio.h" |
17 | */ | 23 | #include "hw/sd/sdhci.h" |
18 | - create_unimplemented_device("sdma", FSL_IMX7_SRC_ADDR, FSL_IMX7_SRC_SIZE); | 24 | +#include "hw/usb/chipidea.h" |
19 | + create_unimplemented_device("src", FSL_IMX7_SRC_ADDR, FSL_IMX7_SRC_SIZE); | 25 | #include "exec/memory.h" |
20 | 26 | #include "target/arm/cpu.h" | |
21 | /* | 27 | |
22 | * Watchdog | 28 | @@ -XXX,XX +XXX,XX @@ |
29 | #define FSL_IMX25_NUM_I2CS 3 | ||
30 | #define FSL_IMX25_NUM_GPIOS 4 | ||
31 | #define FSL_IMX25_NUM_ESDHCS 2 | ||
32 | +#define FSL_IMX25_NUM_USBS 2 | ||
33 | |||
34 | typedef struct FslIMX25State { | ||
35 | /*< private >*/ | ||
36 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | ||
37 | IMXI2CState i2c[FSL_IMX25_NUM_I2CS]; | ||
38 | IMXGPIOState gpio[FSL_IMX25_NUM_GPIOS]; | ||
39 | SDHCIState esdhc[FSL_IMX25_NUM_ESDHCS]; | ||
40 | + ChipideaState usb[FSL_IMX25_NUM_USBS]; | ||
41 | MemoryRegion rom[2]; | ||
42 | MemoryRegion iram; | ||
43 | MemoryRegion iram_alias; | ||
44 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | ||
45 | #define FSL_IMX25_GPIO1_SIZE 0x4000 | ||
46 | #define FSL_IMX25_GPIO2_ADDR 0x53FD0000 | ||
47 | #define FSL_IMX25_GPIO2_SIZE 0x4000 | ||
48 | +#define FSL_IMX25_USB1_ADDR 0x53FF4000 | ||
49 | +#define FSL_IMX25_USB1_SIZE 0x0200 | ||
50 | +#define FSL_IMX25_USB2_ADDR 0x53FF4400 | ||
51 | +#define FSL_IMX25_USB2_SIZE 0x0200 | ||
52 | #define FSL_IMX25_AVIC_ADDR 0x68000000 | ||
53 | #define FSL_IMX25_AVIC_SIZE 0x4000 | ||
54 | #define FSL_IMX25_IRAM_ADDR 0x78000000 | ||
55 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | ||
56 | #define FSL_IMX25_GPIO4_IRQ 23 | ||
57 | #define FSL_IMX25_ESDHC1_IRQ 9 | ||
58 | #define FSL_IMX25_ESDHC2_IRQ 8 | ||
59 | +#define FSL_IMX25_USB1_IRQ 37 | ||
60 | +#define FSL_IMX25_USB2_IRQ 35 | ||
61 | |||
62 | #endif /* FSL_IMX25_H */ | ||
63 | diff --git a/hw/arm/fsl-imx25.c b/hw/arm/fsl-imx25.c | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/hw/arm/fsl-imx25.c | ||
66 | +++ b/hw/arm/fsl-imx25.c | ||
67 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx25_init(Object *obj) | ||
68 | sysbus_init_child_obj(obj, "sdhc[*]", &s->esdhc[i], sizeof(s->esdhc[i]), | ||
69 | TYPE_IMX_USDHC); | ||
70 | } | ||
71 | + | ||
72 | + for (i = 0; i < FSL_IMX25_NUM_USBS; i++) { | ||
73 | + sysbus_init_child_obj(obj, "usb[*]", &s->usb[i], sizeof(s->usb[i]), | ||
74 | + TYPE_CHIPIDEA); | ||
75 | + } | ||
76 | + | ||
77 | } | ||
78 | |||
79 | static void fsl_imx25_realize(DeviceState *dev, Error **errp) | ||
80 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx25_realize(DeviceState *dev, Error **errp) | ||
81 | esdhc_table[i].irq)); | ||
82 | } | ||
83 | |||
84 | + /* USB */ | ||
85 | + for (i = 0; i < FSL_IMX25_NUM_USBS; i++) { | ||
86 | + static const struct { | ||
87 | + hwaddr addr; | ||
88 | + unsigned int irq; | ||
89 | + } usb_table[FSL_IMX25_NUM_USBS] = { | ||
90 | + { FSL_IMX25_USB1_ADDR, FSL_IMX25_USB1_IRQ }, | ||
91 | + { FSL_IMX25_USB2_ADDR, FSL_IMX25_USB2_IRQ }, | ||
92 | + }; | ||
93 | + | ||
94 | + object_property_set_bool(OBJECT(&s->usb[i]), true, "realized", | ||
95 | + &error_abort); | ||
96 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->usb[i]), 0, usb_table[i].addr); | ||
97 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i]), 0, | ||
98 | + qdev_get_gpio_in(DEVICE(&s->avic), | ||
99 | + usb_table[i].irq)); | ||
100 | + } | ||
101 | + | ||
102 | /* initialize 2 x 16 KB ROM */ | ||
103 | memory_region_init_rom(&s->rom[0], NULL, | ||
104 | "imx25.rom0", FSL_IMX25_ROM0_SIZE, &err); | ||
23 | -- | 105 | -- |
24 | 2.17.1 | 106 | 2.20.1 |
25 | 107 | ||
26 | 108 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 3 | The Allwinner H3 is a System on Chip containing four ARM Cortex A7 |
4 | processor cores. Features and specifications include DDR2/DDR3 memory, | ||
5 | SD/MMC storage cards, 10/100/1000Mbit Ethernet, USB 2.0, HDMI and | ||
6 | various I/O modules. This commit adds support for the Allwinner H3 | ||
7 | System on Chip. | ||
8 | |||
9 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
4 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 11 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
5 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | 12 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
6 | Message-id: 20180627043328.11531-3-richard.henderson@linaro.org | 13 | Message-id: 20200311221854.30370-2-nieklinnenbank@gmail.com |
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 15 | --- |
9 | target/arm/helper-sve.h | 40 ++++++++++ | 16 | hw/arm/Makefile.objs | 1 + |
10 | target/arm/sve_helper.c | 157 +++++++++++++++++++++++++++++++++++++ | 17 | include/hw/arm/allwinner-h3.h | 106 +++++++++++ |
11 | target/arm/translate-sve.c | 69 ++++++++++++++++ | 18 | hw/arm/allwinner-h3.c | 327 ++++++++++++++++++++++++++++++++ |
12 | target/arm/sve.decode | 6 ++ | 19 | MAINTAINERS | 7 + |
13 | 4 files changed, 272 insertions(+) | 20 | default-configs/arm-softmmu.mak | 1 + |
21 | hw/arm/Kconfig | 8 + | ||
22 | 6 files changed, 450 insertions(+) | ||
23 | create mode 100644 include/hw/arm/allwinner-h3.h | ||
24 | create mode 100644 hw/arm/allwinner-h3.c | ||
14 | 25 | ||
15 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h | 26 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs |
16 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper-sve.h | 28 | --- a/hw/arm/Makefile.objs |
18 | +++ b/target/arm/helper-sve.h | 29 | +++ b/hw/arm/Makefile.objs |
19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(sve_ld1hds_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | 30 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_DIGIC) += digic.o |
20 | 31 | obj-$(CONFIG_OMAP) += omap1.o omap2.o | |
21 | DEF_HELPER_FLAGS_4(sve_ld1sdu_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | 32 | obj-$(CONFIG_STRONGARM) += strongarm.o |
22 | DEF_HELPER_FLAGS_4(sve_ld1sds_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | 33 | obj-$(CONFIG_ALLWINNER_A10) += allwinner-a10.o cubieboard.o |
23 | + | 34 | +obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3.o |
24 | +DEF_HELPER_FLAGS_4(sve_ldff1bb_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | 35 | obj-$(CONFIG_RASPI) += bcm2835_peripherals.o bcm2836.o raspi.o |
25 | +DEF_HELPER_FLAGS_4(sve_ldff1bhu_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | 36 | obj-$(CONFIG_STM32F205_SOC) += stm32f205_soc.o |
26 | +DEF_HELPER_FLAGS_4(sve_ldff1bsu_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | 37 | obj-$(CONFIG_STM32F405_SOC) += stm32f405_soc.o |
27 | +DEF_HELPER_FLAGS_4(sve_ldff1bdu_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | 38 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h |
28 | +DEF_HELPER_FLAGS_4(sve_ldff1bhs_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | 39 | new file mode 100644 |
29 | +DEF_HELPER_FLAGS_4(sve_ldff1bss_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | 40 | index XXXXXXX..XXXXXXX |
30 | +DEF_HELPER_FLAGS_4(sve_ldff1bds_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | 41 | --- /dev/null |
31 | + | 42 | +++ b/include/hw/arm/allwinner-h3.h |
32 | +DEF_HELPER_FLAGS_4(sve_ldff1hh_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | 43 | @@ -XXX,XX +XXX,XX @@ |
33 | +DEF_HELPER_FLAGS_4(sve_ldff1hsu_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
34 | +DEF_HELPER_FLAGS_4(sve_ldff1hdu_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
35 | +DEF_HELPER_FLAGS_4(sve_ldff1hss_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
36 | +DEF_HELPER_FLAGS_4(sve_ldff1hds_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
37 | + | ||
38 | +DEF_HELPER_FLAGS_4(sve_ldff1ss_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
39 | +DEF_HELPER_FLAGS_4(sve_ldff1sdu_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
40 | +DEF_HELPER_FLAGS_4(sve_ldff1sds_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
41 | + | ||
42 | +DEF_HELPER_FLAGS_4(sve_ldff1dd_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
43 | + | ||
44 | +DEF_HELPER_FLAGS_4(sve_ldnf1bb_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
45 | +DEF_HELPER_FLAGS_4(sve_ldnf1bhu_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
46 | +DEF_HELPER_FLAGS_4(sve_ldnf1bsu_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
47 | +DEF_HELPER_FLAGS_4(sve_ldnf1bdu_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
48 | +DEF_HELPER_FLAGS_4(sve_ldnf1bhs_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
49 | +DEF_HELPER_FLAGS_4(sve_ldnf1bss_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
50 | +DEF_HELPER_FLAGS_4(sve_ldnf1bds_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
51 | + | ||
52 | +DEF_HELPER_FLAGS_4(sve_ldnf1hh_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
53 | +DEF_HELPER_FLAGS_4(sve_ldnf1hsu_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
54 | +DEF_HELPER_FLAGS_4(sve_ldnf1hdu_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
55 | +DEF_HELPER_FLAGS_4(sve_ldnf1hss_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
56 | +DEF_HELPER_FLAGS_4(sve_ldnf1hds_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
57 | + | ||
58 | +DEF_HELPER_FLAGS_4(sve_ldnf1ss_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
59 | +DEF_HELPER_FLAGS_4(sve_ldnf1sdu_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
60 | +DEF_HELPER_FLAGS_4(sve_ldnf1sds_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
61 | + | ||
62 | +DEF_HELPER_FLAGS_4(sve_ldnf1dd_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
63 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/target/arm/sve_helper.c | ||
66 | +++ b/target/arm/sve_helper.c | ||
67 | @@ -XXX,XX +XXX,XX @@ DO_LD4(sve_ld4dd_r, cpu_ldq_data_ra, uint64_t, uint64_t, ) | ||
68 | #undef DO_LD2 | ||
69 | #undef DO_LD3 | ||
70 | #undef DO_LD4 | ||
71 | + | ||
72 | +/* | 44 | +/* |
73 | + * Load contiguous data, first-fault and no-fault. | 45 | + * Allwinner H3 System on Chip emulation |
46 | + * | ||
47 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
48 | + * | ||
49 | + * This program is free software: you can redistribute it and/or modify | ||
50 | + * it under the terms of the GNU General Public License as published by | ||
51 | + * the Free Software Foundation, either version 2 of the License, or | ||
52 | + * (at your option) any later version. | ||
53 | + * | ||
54 | + * This program is distributed in the hope that it will be useful, | ||
55 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
56 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
57 | + * GNU General Public License for more details. | ||
58 | + * | ||
59 | + * You should have received a copy of the GNU General Public License | ||
60 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
74 | + */ | 61 | + */ |
75 | + | 62 | + |
76 | +#ifdef CONFIG_USER_ONLY | 63 | +/* |
77 | + | 64 | + * The Allwinner H3 is a System on Chip containing four ARM Cortex A7 |
78 | +/* Fault on byte I. All bits in FFR from I are cleared. The vector | 65 | + * processor cores. Features and specifications include DDR2/DDR3 memory, |
79 | + * result from I is CONSTRAINED UNPREDICTABLE; we choose the MERGE | 66 | + * SD/MMC storage cards, 10/100/1000Mbit Ethernet, USB 2.0, HDMI and |
80 | + * option, which leaves subsequent data unchanged. | 67 | + * various I/O modules. |
68 | + * | ||
69 | + * This implementation is based on the following datasheet: | ||
70 | + * | ||
71 | + * https://linux-sunxi.org/File:Allwinner_H3_Datasheet_V1.2.pdf | ||
72 | + * | ||
73 | + * The latest datasheet and more info can be found on the Linux Sunxi wiki: | ||
74 | + * | ||
75 | + * https://linux-sunxi.org/H3 | ||
81 | + */ | 76 | + */ |
82 | +static void record_fault(CPUARMState *env, uintptr_t i, uintptr_t oprsz) | 77 | + |
78 | +#ifndef HW_ARM_ALLWINNER_H3_H | ||
79 | +#define HW_ARM_ALLWINNER_H3_H | ||
80 | + | ||
81 | +#include "qom/object.h" | ||
82 | +#include "hw/arm/boot.h" | ||
83 | +#include "hw/timer/allwinner-a10-pit.h" | ||
84 | +#include "hw/intc/arm_gic.h" | ||
85 | +#include "target/arm/cpu.h" | ||
86 | + | ||
87 | +/** | ||
88 | + * Allwinner H3 device list | ||
89 | + * | ||
90 | + * This enumeration is can be used refer to a particular device in the | ||
91 | + * Allwinner H3 SoC. For example, the physical memory base address for | ||
92 | + * each device can be found in the AwH3State object in the memmap member | ||
93 | + * using the device enum value as index. | ||
94 | + * | ||
95 | + * @see AwH3State | ||
96 | + */ | ||
97 | +enum { | ||
98 | + AW_H3_SRAM_A1, | ||
99 | + AW_H3_SRAM_A2, | ||
100 | + AW_H3_SRAM_C, | ||
101 | + AW_H3_PIT, | ||
102 | + AW_H3_UART0, | ||
103 | + AW_H3_UART1, | ||
104 | + AW_H3_UART2, | ||
105 | + AW_H3_UART3, | ||
106 | + AW_H3_GIC_DIST, | ||
107 | + AW_H3_GIC_CPU, | ||
108 | + AW_H3_GIC_HYP, | ||
109 | + AW_H3_GIC_VCPU, | ||
110 | + AW_H3_SDRAM | ||
111 | +}; | ||
112 | + | ||
113 | +/** Total number of CPU cores in the H3 SoC */ | ||
114 | +#define AW_H3_NUM_CPUS (4) | ||
115 | + | ||
116 | +/** | ||
117 | + * Allwinner H3 object model | ||
118 | + * @{ | ||
119 | + */ | ||
120 | + | ||
121 | +/** Object type for the Allwinner H3 SoC */ | ||
122 | +#define TYPE_AW_H3 "allwinner-h3" | ||
123 | + | ||
124 | +/** Convert input object to Allwinner H3 state object */ | ||
125 | +#define AW_H3(obj) OBJECT_CHECK(AwH3State, (obj), TYPE_AW_H3) | ||
126 | + | ||
127 | +/** @} */ | ||
128 | + | ||
129 | +/** | ||
130 | + * Allwinner H3 object | ||
131 | + * | ||
132 | + * This struct contains the state of all the devices | ||
133 | + * which are currently emulated by the H3 SoC code. | ||
134 | + */ | ||
135 | +typedef struct AwH3State { | ||
136 | + /*< private >*/ | ||
137 | + DeviceState parent_obj; | ||
138 | + /*< public >*/ | ||
139 | + | ||
140 | + ARMCPU cpus[AW_H3_NUM_CPUS]; | ||
141 | + const hwaddr *memmap; | ||
142 | + AwA10PITState timer; | ||
143 | + GICState gic; | ||
144 | + MemoryRegion sram_a1; | ||
145 | + MemoryRegion sram_a2; | ||
146 | + MemoryRegion sram_c; | ||
147 | +} AwH3State; | ||
148 | + | ||
149 | +#endif /* HW_ARM_ALLWINNER_H3_H */ | ||
150 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
151 | new file mode 100644 | ||
152 | index XXXXXXX..XXXXXXX | ||
153 | --- /dev/null | ||
154 | +++ b/hw/arm/allwinner-h3.c | ||
155 | @@ -XXX,XX +XXX,XX @@ | ||
156 | +/* | ||
157 | + * Allwinner H3 System on Chip emulation | ||
158 | + * | ||
159 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
160 | + * | ||
161 | + * This program is free software: you can redistribute it and/or modify | ||
162 | + * it under the terms of the GNU General Public License as published by | ||
163 | + * the Free Software Foundation, either version 2 of the License, or | ||
164 | + * (at your option) any later version. | ||
165 | + * | ||
166 | + * This program is distributed in the hope that it will be useful, | ||
167 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
168 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
169 | + * GNU General Public License for more details. | ||
170 | + * | ||
171 | + * You should have received a copy of the GNU General Public License | ||
172 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
173 | + */ | ||
174 | + | ||
175 | +#include "qemu/osdep.h" | ||
176 | +#include "exec/address-spaces.h" | ||
177 | +#include "qapi/error.h" | ||
178 | +#include "qemu/error-report.h" | ||
179 | +#include "qemu/module.h" | ||
180 | +#include "qemu/units.h" | ||
181 | +#include "hw/qdev-core.h" | ||
182 | +#include "cpu.h" | ||
183 | +#include "hw/sysbus.h" | ||
184 | +#include "hw/char/serial.h" | ||
185 | +#include "hw/misc/unimp.h" | ||
186 | +#include "sysemu/sysemu.h" | ||
187 | +#include "hw/arm/allwinner-h3.h" | ||
188 | + | ||
189 | +/* Memory map */ | ||
190 | +const hwaddr allwinner_h3_memmap[] = { | ||
191 | + [AW_H3_SRAM_A1] = 0x00000000, | ||
192 | + [AW_H3_SRAM_A2] = 0x00044000, | ||
193 | + [AW_H3_SRAM_C] = 0x00010000, | ||
194 | + [AW_H3_PIT] = 0x01c20c00, | ||
195 | + [AW_H3_UART0] = 0x01c28000, | ||
196 | + [AW_H3_UART1] = 0x01c28400, | ||
197 | + [AW_H3_UART2] = 0x01c28800, | ||
198 | + [AW_H3_UART3] = 0x01c28c00, | ||
199 | + [AW_H3_GIC_DIST] = 0x01c81000, | ||
200 | + [AW_H3_GIC_CPU] = 0x01c82000, | ||
201 | + [AW_H3_GIC_HYP] = 0x01c84000, | ||
202 | + [AW_H3_GIC_VCPU] = 0x01c86000, | ||
203 | + [AW_H3_SDRAM] = 0x40000000 | ||
204 | +}; | ||
205 | + | ||
206 | +/* List of unimplemented devices */ | ||
207 | +struct AwH3Unimplemented { | ||
208 | + const char *device_name; | ||
209 | + hwaddr base; | ||
210 | + hwaddr size; | ||
211 | +} unimplemented[] = { | ||
212 | + { "d-engine", 0x01000000, 4 * MiB }, | ||
213 | + { "d-inter", 0x01400000, 128 * KiB }, | ||
214 | + { "syscon", 0x01c00000, 4 * KiB }, | ||
215 | + { "dma", 0x01c02000, 4 * KiB }, | ||
216 | + { "nfdc", 0x01c03000, 4 * KiB }, | ||
217 | + { "ts", 0x01c06000, 4 * KiB }, | ||
218 | + { "keymem", 0x01c0b000, 4 * KiB }, | ||
219 | + { "lcd0", 0x01c0c000, 4 * KiB }, | ||
220 | + { "lcd1", 0x01c0d000, 4 * KiB }, | ||
221 | + { "ve", 0x01c0e000, 4 * KiB }, | ||
222 | + { "mmc0", 0x01c0f000, 4 * KiB }, | ||
223 | + { "mmc1", 0x01c10000, 4 * KiB }, | ||
224 | + { "mmc2", 0x01c11000, 4 * KiB }, | ||
225 | + { "sid", 0x01c14000, 1 * KiB }, | ||
226 | + { "crypto", 0x01c15000, 4 * KiB }, | ||
227 | + { "msgbox", 0x01c17000, 4 * KiB }, | ||
228 | + { "spinlock", 0x01c18000, 4 * KiB }, | ||
229 | + { "usb0-otg", 0x01c19000, 4 * KiB }, | ||
230 | + { "usb0-phy", 0x01c1a000, 4 * KiB }, | ||
231 | + { "usb1-phy", 0x01c1b000, 4 * KiB }, | ||
232 | + { "usb2-phy", 0x01c1c000, 4 * KiB }, | ||
233 | + { "usb3-phy", 0x01c1d000, 4 * KiB }, | ||
234 | + { "smc", 0x01c1e000, 4 * KiB }, | ||
235 | + { "ccu", 0x01c20000, 1 * KiB }, | ||
236 | + { "pio", 0x01c20800, 1 * KiB }, | ||
237 | + { "owa", 0x01c21000, 1 * KiB }, | ||
238 | + { "pwm", 0x01c21400, 1 * KiB }, | ||
239 | + { "keyadc", 0x01c21800, 1 * KiB }, | ||
240 | + { "pcm0", 0x01c22000, 1 * KiB }, | ||
241 | + { "pcm1", 0x01c22400, 1 * KiB }, | ||
242 | + { "pcm2", 0x01c22800, 1 * KiB }, | ||
243 | + { "audio", 0x01c22c00, 2 * KiB }, | ||
244 | + { "smta", 0x01c23400, 1 * KiB }, | ||
245 | + { "ths", 0x01c25000, 1 * KiB }, | ||
246 | + { "uart0", 0x01c28000, 1 * KiB }, | ||
247 | + { "uart1", 0x01c28400, 1 * KiB }, | ||
248 | + { "uart2", 0x01c28800, 1 * KiB }, | ||
249 | + { "uart3", 0x01c28c00, 1 * KiB }, | ||
250 | + { "twi0", 0x01c2ac00, 1 * KiB }, | ||
251 | + { "twi1", 0x01c2b000, 1 * KiB }, | ||
252 | + { "twi2", 0x01c2b400, 1 * KiB }, | ||
253 | + { "scr", 0x01c2c400, 1 * KiB }, | ||
254 | + { "emac", 0x01c30000, 64 * KiB }, | ||
255 | + { "gpu", 0x01c40000, 64 * KiB }, | ||
256 | + { "hstmr", 0x01c60000, 4 * KiB }, | ||
257 | + { "dramcom", 0x01c62000, 4 * KiB }, | ||
258 | + { "dramctl0", 0x01c63000, 4 * KiB }, | ||
259 | + { "dramphy0", 0x01c65000, 4 * KiB }, | ||
260 | + { "spi0", 0x01c68000, 4 * KiB }, | ||
261 | + { "spi1", 0x01c69000, 4 * KiB }, | ||
262 | + { "csi", 0x01cb0000, 320 * KiB }, | ||
263 | + { "tve", 0x01e00000, 64 * KiB }, | ||
264 | + { "hdmi", 0x01ee0000, 128 * KiB }, | ||
265 | + { "rtc", 0x01f00000, 1 * KiB }, | ||
266 | + { "r_timer", 0x01f00800, 1 * KiB }, | ||
267 | + { "r_intc", 0x01f00c00, 1 * KiB }, | ||
268 | + { "r_wdog", 0x01f01000, 1 * KiB }, | ||
269 | + { "r_prcm", 0x01f01400, 1 * KiB }, | ||
270 | + { "r_twd", 0x01f01800, 1 * KiB }, | ||
271 | + { "r_cpucfg", 0x01f01c00, 1 * KiB }, | ||
272 | + { "r_cir-rx", 0x01f02000, 1 * KiB }, | ||
273 | + { "r_twi", 0x01f02400, 1 * KiB }, | ||
274 | + { "r_uart", 0x01f02800, 1 * KiB }, | ||
275 | + { "r_pio", 0x01f02c00, 1 * KiB }, | ||
276 | + { "r_pwm", 0x01f03800, 1 * KiB }, | ||
277 | + { "core-dbg", 0x3f500000, 128 * KiB }, | ||
278 | + { "tsgen-ro", 0x3f506000, 4 * KiB }, | ||
279 | + { "tsgen-ctl", 0x3f507000, 4 * KiB }, | ||
280 | + { "ddr-mem", 0x40000000, 2 * GiB }, | ||
281 | + { "n-brom", 0xffff0000, 32 * KiB }, | ||
282 | + { "s-brom", 0xffff0000, 64 * KiB } | ||
283 | +}; | ||
284 | + | ||
285 | +/* Per Processor Interrupts */ | ||
286 | +enum { | ||
287 | + AW_H3_GIC_PPI_MAINT = 9, | ||
288 | + AW_H3_GIC_PPI_HYPTIMER = 10, | ||
289 | + AW_H3_GIC_PPI_VIRTTIMER = 11, | ||
290 | + AW_H3_GIC_PPI_SECTIMER = 13, | ||
291 | + AW_H3_GIC_PPI_PHYSTIMER = 14 | ||
292 | +}; | ||
293 | + | ||
294 | +/* Shared Processor Interrupts */ | ||
295 | +enum { | ||
296 | + AW_H3_GIC_SPI_UART0 = 0, | ||
297 | + AW_H3_GIC_SPI_UART1 = 1, | ||
298 | + AW_H3_GIC_SPI_UART2 = 2, | ||
299 | + AW_H3_GIC_SPI_UART3 = 3, | ||
300 | + AW_H3_GIC_SPI_TIMER0 = 18, | ||
301 | + AW_H3_GIC_SPI_TIMER1 = 19, | ||
302 | +}; | ||
303 | + | ||
304 | +/* Allwinner H3 general constants */ | ||
305 | +enum { | ||
306 | + AW_H3_GIC_NUM_SPI = 128 | ||
307 | +}; | ||
308 | + | ||
309 | +static void allwinner_h3_init(Object *obj) | ||
83 | +{ | 310 | +{ |
84 | + uint64_t *ffr = env->vfp.pregs[FFR_PRED_NUM].p; | 311 | + AwH3State *s = AW_H3(obj); |
85 | + | 312 | + |
86 | + if (i & 63) { | 313 | + s->memmap = allwinner_h3_memmap; |
87 | + ffr[i / 64] &= MAKE_64BIT_MASK(0, i & 63); | 314 | + |
88 | + i = ROUND_UP(i, 64); | 315 | + for (int i = 0; i < AW_H3_NUM_CPUS; i++) { |
316 | + object_initialize_child(obj, "cpu[*]", &s->cpus[i], sizeof(s->cpus[i]), | ||
317 | + ARM_CPU_TYPE_NAME("cortex-a7"), | ||
318 | + &error_abort, NULL); | ||
89 | + } | 319 | + } |
90 | + for (; i < oprsz; i += 64) { | 320 | + |
91 | + ffr[i / 64] = 0; | 321 | + sysbus_init_child_obj(obj, "gic", &s->gic, sizeof(s->gic), |
322 | + TYPE_ARM_GIC); | ||
323 | + | ||
324 | + sysbus_init_child_obj(obj, "timer", &s->timer, sizeof(s->timer), | ||
325 | + TYPE_AW_A10_PIT); | ||
326 | + object_property_add_alias(obj, "clk0-freq", OBJECT(&s->timer), | ||
327 | + "clk0-freq", &error_abort); | ||
328 | + object_property_add_alias(obj, "clk1-freq", OBJECT(&s->timer), | ||
329 | + "clk1-freq", &error_abort); | ||
330 | +} | ||
331 | + | ||
332 | +static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
333 | +{ | ||
334 | + AwH3State *s = AW_H3(dev); | ||
335 | + unsigned i; | ||
336 | + | ||
337 | + /* CPUs */ | ||
338 | + for (i = 0; i < AW_H3_NUM_CPUS; i++) { | ||
339 | + | ||
340 | + /* Provide Power State Coordination Interface */ | ||
341 | + qdev_prop_set_int32(DEVICE(&s->cpus[i]), "psci-conduit", | ||
342 | + QEMU_PSCI_CONDUIT_HVC); | ||
343 | + | ||
344 | + /* Disable secondary CPUs */ | ||
345 | + qdev_prop_set_bit(DEVICE(&s->cpus[i]), "start-powered-off", | ||
346 | + i > 0); | ||
347 | + | ||
348 | + /* All exception levels required */ | ||
349 | + qdev_prop_set_bit(DEVICE(&s->cpus[i]), "has_el3", true); | ||
350 | + qdev_prop_set_bit(DEVICE(&s->cpus[i]), "has_el2", true); | ||
351 | + | ||
352 | + /* Mark realized */ | ||
353 | + qdev_init_nofail(DEVICE(&s->cpus[i])); | ||
354 | + } | ||
355 | + | ||
356 | + /* Generic Interrupt Controller */ | ||
357 | + qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", AW_H3_GIC_NUM_SPI + | ||
358 | + GIC_INTERNAL); | ||
359 | + qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2); | ||
360 | + qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", AW_H3_NUM_CPUS); | ||
361 | + qdev_prop_set_bit(DEVICE(&s->gic), "has-security-extensions", false); | ||
362 | + qdev_prop_set_bit(DEVICE(&s->gic), "has-virtualization-extensions", true); | ||
363 | + qdev_init_nofail(DEVICE(&s->gic)); | ||
364 | + | ||
365 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 0, s->memmap[AW_H3_GIC_DIST]); | ||
366 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 1, s->memmap[AW_H3_GIC_CPU]); | ||
367 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 2, s->memmap[AW_H3_GIC_HYP]); | ||
368 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 3, s->memmap[AW_H3_GIC_VCPU]); | ||
369 | + | ||
370 | + /* | ||
371 | + * Wire the outputs from each CPU's generic timer and the GICv3 | ||
372 | + * maintenance interrupt signal to the appropriate GIC PPI inputs, | ||
373 | + * and the GIC's IRQ/FIQ/VIRQ/VFIQ interrupt outputs to the CPU's inputs. | ||
374 | + */ | ||
375 | + for (i = 0; i < AW_H3_NUM_CPUS; i++) { | ||
376 | + DeviceState *cpudev = DEVICE(&s->cpus[i]); | ||
377 | + int ppibase = AW_H3_GIC_NUM_SPI + i * GIC_INTERNAL + GIC_NR_SGIS; | ||
378 | + int irq; | ||
379 | + /* | ||
380 | + * Mapping from the output timer irq lines from the CPU to the | ||
381 | + * GIC PPI inputs used for this board. | ||
382 | + */ | ||
383 | + const int timer_irq[] = { | ||
384 | + [GTIMER_PHYS] = AW_H3_GIC_PPI_PHYSTIMER, | ||
385 | + [GTIMER_VIRT] = AW_H3_GIC_PPI_VIRTTIMER, | ||
386 | + [GTIMER_HYP] = AW_H3_GIC_PPI_HYPTIMER, | ||
387 | + [GTIMER_SEC] = AW_H3_GIC_PPI_SECTIMER, | ||
388 | + }; | ||
389 | + | ||
390 | + /* Connect CPU timer outputs to GIC PPI inputs */ | ||
391 | + for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) { | ||
392 | + qdev_connect_gpio_out(cpudev, irq, | ||
393 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
394 | + ppibase + timer_irq[irq])); | ||
395 | + } | ||
396 | + | ||
397 | + /* Connect GIC outputs to CPU interrupt inputs */ | ||
398 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i, | ||
399 | + qdev_get_gpio_in(cpudev, ARM_CPU_IRQ)); | ||
400 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + AW_H3_NUM_CPUS, | ||
401 | + qdev_get_gpio_in(cpudev, ARM_CPU_FIQ)); | ||
402 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (2 * AW_H3_NUM_CPUS), | ||
403 | + qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ)); | ||
404 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (3 * AW_H3_NUM_CPUS), | ||
405 | + qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ)); | ||
406 | + | ||
407 | + /* GIC maintenance signal */ | ||
408 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (4 * AW_H3_NUM_CPUS), | ||
409 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
410 | + ppibase + AW_H3_GIC_PPI_MAINT)); | ||
411 | + } | ||
412 | + | ||
413 | + /* Timer */ | ||
414 | + qdev_init_nofail(DEVICE(&s->timer)); | ||
415 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->timer), 0, s->memmap[AW_H3_PIT]); | ||
416 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer), 0, | ||
417 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TIMER0)); | ||
418 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer), 1, | ||
419 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TIMER1)); | ||
420 | + | ||
421 | + /* SRAM */ | ||
422 | + memory_region_init_ram(&s->sram_a1, OBJECT(dev), "sram A1", | ||
423 | + 64 * KiB, &error_abort); | ||
424 | + memory_region_init_ram(&s->sram_a2, OBJECT(dev), "sram A2", | ||
425 | + 32 * KiB, &error_abort); | ||
426 | + memory_region_init_ram(&s->sram_c, OBJECT(dev), "sram C", | ||
427 | + 44 * KiB, &error_abort); | ||
428 | + memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_SRAM_A1], | ||
429 | + &s->sram_a1); | ||
430 | + memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_SRAM_A2], | ||
431 | + &s->sram_a2); | ||
432 | + memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_SRAM_C], | ||
433 | + &s->sram_c); | ||
434 | + | ||
435 | + /* UART0. For future clocktree API: All UARTS are connected to APB2_CLK. */ | ||
436 | + serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART0], 2, | ||
437 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART0), | ||
438 | + 115200, serial_hd(0), DEVICE_NATIVE_ENDIAN); | ||
439 | + /* UART1 */ | ||
440 | + serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART1], 2, | ||
441 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART1), | ||
442 | + 115200, serial_hd(1), DEVICE_NATIVE_ENDIAN); | ||
443 | + /* UART2 */ | ||
444 | + serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART2], 2, | ||
445 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART2), | ||
446 | + 115200, serial_hd(2), DEVICE_NATIVE_ENDIAN); | ||
447 | + /* UART3 */ | ||
448 | + serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART3], 2, | ||
449 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART3), | ||
450 | + 115200, serial_hd(3), DEVICE_NATIVE_ENDIAN); | ||
451 | + | ||
452 | + /* Unimplemented devices */ | ||
453 | + for (i = 0; i < ARRAY_SIZE(unimplemented); i++) { | ||
454 | + create_unimplemented_device(unimplemented[i].device_name, | ||
455 | + unimplemented[i].base, | ||
456 | + unimplemented[i].size); | ||
92 | + } | 457 | + } |
93 | +} | 458 | +} |
94 | + | 459 | + |
95 | +/* Hold the mmap lock during the operation so that there is no race | 460 | +static void allwinner_h3_class_init(ObjectClass *oc, void *data) |
96 | + * between page_check_range and the load operation. We expect the | 461 | +{ |
97 | + * usual case to have no faults at all, so we check the whole range | 462 | + DeviceClass *dc = DEVICE_CLASS(oc); |
98 | + * first and if successful defer to the normal load operation. | 463 | + |
99 | + * | 464 | + dc->realize = allwinner_h3_realize; |
100 | + * TODO: Change mmap_lock to a rwlock so that multiple readers | 465 | + /* Reason: uses serial_hd() in realize function */ |
101 | + * can run simultaneously. This will probably help other uses | 466 | + dc->user_creatable = false; |
102 | + * within QEMU as well. | ||
103 | + */ | ||
104 | +#define DO_LDFF1(PART, FN, TYPEE, TYPEM, H) \ | ||
105 | +static void do_sve_ldff1##PART(CPUARMState *env, void *vd, void *vg, \ | ||
106 | + target_ulong addr, intptr_t oprsz, \ | ||
107 | + bool first, uintptr_t ra) \ | ||
108 | +{ \ | ||
109 | + intptr_t i = 0; \ | ||
110 | + do { \ | ||
111 | + uint16_t pg = *(uint16_t *)(vg + H1_2(i >> 3)); \ | ||
112 | + do { \ | ||
113 | + TYPEM m = 0; \ | ||
114 | + if (pg & 1) { \ | ||
115 | + if (!first && \ | ||
116 | + unlikely(page_check_range(addr, sizeof(TYPEM), \ | ||
117 | + PAGE_READ))) { \ | ||
118 | + record_fault(env, i, oprsz); \ | ||
119 | + return; \ | ||
120 | + } \ | ||
121 | + m = FN(env, addr, ra); \ | ||
122 | + first = false; \ | ||
123 | + } \ | ||
124 | + *(TYPEE *)(vd + H(i)) = m; \ | ||
125 | + i += sizeof(TYPEE), pg >>= sizeof(TYPEE); \ | ||
126 | + addr += sizeof(TYPEM); \ | ||
127 | + } while (i & 15); \ | ||
128 | + } while (i < oprsz); \ | ||
129 | +} \ | ||
130 | +void HELPER(sve_ldff1##PART)(CPUARMState *env, void *vg, \ | ||
131 | + target_ulong addr, uint32_t desc) \ | ||
132 | +{ \ | ||
133 | + intptr_t oprsz = simd_oprsz(desc); \ | ||
134 | + unsigned rd = simd_data(desc); \ | ||
135 | + void *vd = &env->vfp.zregs[rd]; \ | ||
136 | + mmap_lock(); \ | ||
137 | + if (likely(page_check_range(addr, oprsz, PAGE_READ) == 0)) { \ | ||
138 | + do_sve_ld1##PART(env, vd, vg, addr, oprsz, GETPC()); \ | ||
139 | + } else { \ | ||
140 | + do_sve_ldff1##PART(env, vd, vg, addr, oprsz, true, GETPC()); \ | ||
141 | + } \ | ||
142 | + mmap_unlock(); \ | ||
143 | +} | 467 | +} |
144 | + | 468 | + |
145 | +/* No-fault loads are like first-fault loads without the | 469 | +static const TypeInfo allwinner_h3_type_info = { |
146 | + * first faulting special case. | 470 | + .name = TYPE_AW_H3, |
147 | + */ | 471 | + .parent = TYPE_DEVICE, |
148 | +#define DO_LDNF1(PART) \ | 472 | + .instance_size = sizeof(AwH3State), |
149 | +void HELPER(sve_ldnf1##PART)(CPUARMState *env, void *vg, \ | 473 | + .instance_init = allwinner_h3_init, |
150 | + target_ulong addr, uint32_t desc) \ | 474 | + .class_init = allwinner_h3_class_init, |
151 | +{ \ | 475 | +}; |
152 | + intptr_t oprsz = simd_oprsz(desc); \ | 476 | + |
153 | + unsigned rd = simd_data(desc); \ | 477 | +static void allwinner_h3_register_types(void) |
154 | + void *vd = &env->vfp.zregs[rd]; \ | 478 | +{ |
155 | + mmap_lock(); \ | 479 | + type_register_static(&allwinner_h3_type_info); |
156 | + if (likely(page_check_range(addr, oprsz, PAGE_READ) == 0)) { \ | ||
157 | + do_sve_ld1##PART(env, vd, vg, addr, oprsz, GETPC()); \ | ||
158 | + } else { \ | ||
159 | + do_sve_ldff1##PART(env, vd, vg, addr, oprsz, false, GETPC()); \ | ||
160 | + } \ | ||
161 | + mmap_unlock(); \ | ||
162 | +} | 480 | +} |
163 | + | 481 | + |
164 | +#else | 482 | +type_init(allwinner_h3_register_types) |
165 | + | 483 | diff --git a/MAINTAINERS b/MAINTAINERS |
166 | +/* TODO: System mode is not yet supported. | ||
167 | + * This would probably use tlb_vaddr_to_host. | ||
168 | + */ | ||
169 | +#define DO_LDFF1(PART, FN, TYPEE, TYPEM, H) \ | ||
170 | +void HELPER(sve_ldff1##PART)(CPUARMState *env, void *vg, \ | ||
171 | + target_ulong addr, uint32_t desc) \ | ||
172 | +{ \ | ||
173 | + g_assert_not_reached(); \ | ||
174 | +} | ||
175 | + | ||
176 | +#define DO_LDNF1(PART) \ | ||
177 | +void HELPER(sve_ldnf1##PART)(CPUARMState *env, void *vg, \ | ||
178 | + target_ulong addr, uint32_t desc) \ | ||
179 | +{ \ | ||
180 | + g_assert_not_reached(); \ | ||
181 | +} | ||
182 | + | ||
183 | +#endif | ||
184 | + | ||
185 | +DO_LDFF1(bb_r, cpu_ldub_data_ra, uint8_t, uint8_t, H1) | ||
186 | +DO_LDFF1(bhu_r, cpu_ldub_data_ra, uint16_t, uint8_t, H1_2) | ||
187 | +DO_LDFF1(bhs_r, cpu_ldsb_data_ra, uint16_t, int8_t, H1_2) | ||
188 | +DO_LDFF1(bsu_r, cpu_ldub_data_ra, uint32_t, uint8_t, H1_4) | ||
189 | +DO_LDFF1(bss_r, cpu_ldsb_data_ra, uint32_t, int8_t, H1_4) | ||
190 | +DO_LDFF1(bdu_r, cpu_ldub_data_ra, uint64_t, uint8_t, ) | ||
191 | +DO_LDFF1(bds_r, cpu_ldsb_data_ra, uint64_t, int8_t, ) | ||
192 | + | ||
193 | +DO_LDFF1(hh_r, cpu_lduw_data_ra, uint16_t, uint16_t, H1_2) | ||
194 | +DO_LDFF1(hsu_r, cpu_lduw_data_ra, uint32_t, uint16_t, H1_4) | ||
195 | +DO_LDFF1(hss_r, cpu_ldsw_data_ra, uint32_t, int8_t, H1_4) | ||
196 | +DO_LDFF1(hdu_r, cpu_lduw_data_ra, uint64_t, uint16_t, ) | ||
197 | +DO_LDFF1(hds_r, cpu_ldsw_data_ra, uint64_t, int16_t, ) | ||
198 | + | ||
199 | +DO_LDFF1(ss_r, cpu_ldl_data_ra, uint32_t, uint32_t, H1_4) | ||
200 | +DO_LDFF1(sdu_r, cpu_ldl_data_ra, uint64_t, uint32_t, ) | ||
201 | +DO_LDFF1(sds_r, cpu_ldl_data_ra, uint64_t, int32_t, ) | ||
202 | + | ||
203 | +DO_LDFF1(dd_r, cpu_ldq_data_ra, uint64_t, uint64_t, ) | ||
204 | + | ||
205 | +#undef DO_LDFF1 | ||
206 | + | ||
207 | +DO_LDNF1(bb_r) | ||
208 | +DO_LDNF1(bhu_r) | ||
209 | +DO_LDNF1(bhs_r) | ||
210 | +DO_LDNF1(bsu_r) | ||
211 | +DO_LDNF1(bss_r) | ||
212 | +DO_LDNF1(bdu_r) | ||
213 | +DO_LDNF1(bds_r) | ||
214 | + | ||
215 | +DO_LDNF1(hh_r) | ||
216 | +DO_LDNF1(hsu_r) | ||
217 | +DO_LDNF1(hss_r) | ||
218 | +DO_LDNF1(hdu_r) | ||
219 | +DO_LDNF1(hds_r) | ||
220 | + | ||
221 | +DO_LDNF1(ss_r) | ||
222 | +DO_LDNF1(sdu_r) | ||
223 | +DO_LDNF1(sds_r) | ||
224 | + | ||
225 | +DO_LDNF1(dd_r) | ||
226 | + | ||
227 | +#undef DO_LDNF1 | ||
228 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
229 | index XXXXXXX..XXXXXXX 100644 | 484 | index XXXXXXX..XXXXXXX 100644 |
230 | --- a/target/arm/translate-sve.c | 485 | --- a/MAINTAINERS |
231 | +++ b/target/arm/translate-sve.c | 486 | +++ b/MAINTAINERS |
232 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD_zpri(DisasContext *s, arg_rpri_load *a, uint32_t insn) | 487 | @@ -XXX,XX +XXX,XX @@ F: hw/*/allwinner* |
233 | } | 488 | F: include/hw/*/allwinner* |
234 | return true; | 489 | F: hw/arm/cubieboard.c |
235 | } | 490 | |
236 | + | 491 | +Allwinner-h3 |
237 | +static bool trans_LDFF1_zprr(DisasContext *s, arg_rprr_load *a, uint32_t insn) | 492 | +M: Niek Linnenbank <nieklinnenbank@gmail.com> |
238 | +{ | 493 | +L: qemu-arm@nongnu.org |
239 | + static gen_helper_gvec_mem * const fns[16] = { | 494 | +S: Maintained |
240 | + gen_helper_sve_ldff1bb_r, | 495 | +F: hw/*/allwinner-h3* |
241 | + gen_helper_sve_ldff1bhu_r, | 496 | +F: include/hw/*/allwinner-h3* |
242 | + gen_helper_sve_ldff1bsu_r, | 497 | + |
243 | + gen_helper_sve_ldff1bdu_r, | 498 | ARM PrimeCell and CMSDK devices |
244 | + | 499 | M: Peter Maydell <peter.maydell@linaro.org> |
245 | + gen_helper_sve_ldff1sds_r, | 500 | L: qemu-arm@nongnu.org |
246 | + gen_helper_sve_ldff1hh_r, | 501 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak |
247 | + gen_helper_sve_ldff1hsu_r, | ||
248 | + gen_helper_sve_ldff1hdu_r, | ||
249 | + | ||
250 | + gen_helper_sve_ldff1hds_r, | ||
251 | + gen_helper_sve_ldff1hss_r, | ||
252 | + gen_helper_sve_ldff1ss_r, | ||
253 | + gen_helper_sve_ldff1sdu_r, | ||
254 | + | ||
255 | + gen_helper_sve_ldff1bds_r, | ||
256 | + gen_helper_sve_ldff1bss_r, | ||
257 | + gen_helper_sve_ldff1bhs_r, | ||
258 | + gen_helper_sve_ldff1dd_r, | ||
259 | + }; | ||
260 | + | ||
261 | + if (sve_access_check(s)) { | ||
262 | + TCGv_i64 addr = new_tmp_a64(s); | ||
263 | + tcg_gen_shli_i64(addr, cpu_reg(s, a->rm), dtype_msz(a->dtype)); | ||
264 | + tcg_gen_add_i64(addr, addr, cpu_reg_sp(s, a->rn)); | ||
265 | + do_mem_zpa(s, a->rd, a->pg, addr, fns[a->dtype]); | ||
266 | + } | ||
267 | + return true; | ||
268 | +} | ||
269 | + | ||
270 | +static bool trans_LDNF1_zpri(DisasContext *s, arg_rpri_load *a, uint32_t insn) | ||
271 | +{ | ||
272 | + static gen_helper_gvec_mem * const fns[16] = { | ||
273 | + gen_helper_sve_ldnf1bb_r, | ||
274 | + gen_helper_sve_ldnf1bhu_r, | ||
275 | + gen_helper_sve_ldnf1bsu_r, | ||
276 | + gen_helper_sve_ldnf1bdu_r, | ||
277 | + | ||
278 | + gen_helper_sve_ldnf1sds_r, | ||
279 | + gen_helper_sve_ldnf1hh_r, | ||
280 | + gen_helper_sve_ldnf1hsu_r, | ||
281 | + gen_helper_sve_ldnf1hdu_r, | ||
282 | + | ||
283 | + gen_helper_sve_ldnf1hds_r, | ||
284 | + gen_helper_sve_ldnf1hss_r, | ||
285 | + gen_helper_sve_ldnf1ss_r, | ||
286 | + gen_helper_sve_ldnf1sdu_r, | ||
287 | + | ||
288 | + gen_helper_sve_ldnf1bds_r, | ||
289 | + gen_helper_sve_ldnf1bss_r, | ||
290 | + gen_helper_sve_ldnf1bhs_r, | ||
291 | + gen_helper_sve_ldnf1dd_r, | ||
292 | + }; | ||
293 | + | ||
294 | + if (sve_access_check(s)) { | ||
295 | + int vsz = vec_full_reg_size(s); | ||
296 | + int elements = vsz >> dtype_esz[a->dtype]; | ||
297 | + int off = (a->imm * elements) << dtype_msz(a->dtype); | ||
298 | + TCGv_i64 addr = new_tmp_a64(s); | ||
299 | + | ||
300 | + tcg_gen_addi_i64(addr, cpu_reg_sp(s, a->rn), off); | ||
301 | + do_mem_zpa(s, a->rd, a->pg, addr, fns[a->dtype]); | ||
302 | + } | ||
303 | + return true; | ||
304 | +} | ||
305 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
306 | index XXXXXXX..XXXXXXX 100644 | 502 | index XXXXXXX..XXXXXXX 100644 |
307 | --- a/target/arm/sve.decode | 503 | --- a/default-configs/arm-softmmu.mak |
308 | +++ b/target/arm/sve.decode | 504 | +++ b/default-configs/arm-softmmu.mak |
309 | @@ -XXX,XX +XXX,XX @@ LDR_zri 10000101 10 ...... 010 ... ..... ..... @rd_rn_i9 | 505 | @@ -XXX,XX +XXX,XX @@ CONFIG_FSL_IMX25=y |
310 | # SVE contiguous load (scalar plus scalar) | 506 | CONFIG_FSL_IMX7=y |
311 | LD_zprr 1010010 .... ..... 010 ... ..... ..... @rprr_load_dt nreg=0 | 507 | CONFIG_FSL_IMX6UL=y |
312 | 508 | CONFIG_SEMIHOSTING=y | |
313 | +# SVE contiguous first-fault load (scalar plus scalar) | 509 | +CONFIG_ALLWINNER_H3=y |
314 | +LDFF1_zprr 1010010 .... ..... 011 ... ..... ..... @rprr_load_dt nreg=0 | 510 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
315 | + | 511 | index XXXXXXX..XXXXXXX 100644 |
316 | # SVE contiguous load (scalar plus immediate) | 512 | --- a/hw/arm/Kconfig |
317 | LD_zpri 1010010 .... 0.... 101 ... ..... ..... @rpri_load_dt nreg=0 | 513 | +++ b/hw/arm/Kconfig |
318 | 514 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | |
319 | +# SVE contiguous non-fault load (scalar plus immediate) | 515 | select SERIAL |
320 | +LDNF1_zpri 1010010 .... 1.... 101 ... ..... ..... @rpri_load_dt nreg=0 | 516 | select UNIMP |
321 | + | 517 | |
322 | # SVE contiguous non-temporal load (scalar plus scalar) | 518 | +config ALLWINNER_H3 |
323 | # LDNT1B, LDNT1H, LDNT1W, LDNT1D | 519 | + bool |
324 | # SVE load multiple structures (scalar plus scalar) | 520 | + select ALLWINNER_A10_PIT |
521 | + select SERIAL | ||
522 | + select ARM_TIMER | ||
523 | + select ARM_GIC | ||
524 | + select UNIMP | ||
525 | + | ||
526 | config RASPI | ||
527 | bool | ||
528 | select FRAMEBUFFER | ||
325 | -- | 529 | -- |
326 | 2.17.1 | 530 | 2.20.1 |
327 | 531 | ||
328 | 532 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 3 | The Xunlong Orange Pi PC is an Allwinner H3 System on Chip |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | based embedded computer with mainline support in both U-Boot |
5 | Message-id: 20180627043328.11531-30-richard.henderson@linaro.org | 5 | and Linux. The board comes with a Quad Core Cortex A7 @ 1.3GHz, |
6 | 1GiB RAM, 100Mbit ethernet, USB, SD/MMC, USB, HDMI and | ||
7 | various other I/O. This commit add support for the Xunlong | ||
8 | Orange Pi PC machine. | ||
9 | |||
10 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
11 | Tested-by: KONRAD Frederic <frederic.konrad@adacore.com> | ||
12 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
13 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
14 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
15 | Acked-by: Igor Mammedov <imammedo@redhat.com> | ||
16 | Message-id: 20200311221854.30370-3-nieklinnenbank@gmail.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 18 | --- |
8 | target/arm/helper-sve.h | 4 + | 19 | hw/arm/Makefile.objs | 2 +- |
9 | target/arm/sve_helper.c | 162 +++++++++++++++++++++++++++++++++++++ | 20 | hw/arm/orangepi.c | 92 ++++++++++++++++++++++++++++++++++++++++++++ |
10 | target/arm/translate-sve.c | 37 +++++++++ | 21 | MAINTAINERS | 1 + |
11 | target/arm/sve.decode | 4 + | 22 | 3 files changed, 94 insertions(+), 1 deletion(-) |
12 | 4 files changed, 207 insertions(+) | 23 | create mode 100644 hw/arm/orangepi.c |
13 | 24 | ||
14 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h | 25 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs |
15 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper-sve.h | 27 | --- a/hw/arm/Makefile.objs |
17 | +++ b/target/arm/helper-sve.h | 28 | +++ b/hw/arm/Makefile.objs |
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(sve_fnmls_zpzzz_h, TCG_CALL_NO_RWG, void, env, ptr, i32) | 29 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_DIGIC) += digic.o |
19 | DEF_HELPER_FLAGS_3(sve_fnmls_zpzzz_s, TCG_CALL_NO_RWG, void, env, ptr, i32) | 30 | obj-$(CONFIG_OMAP) += omap1.o omap2.o |
20 | DEF_HELPER_FLAGS_3(sve_fnmls_zpzzz_d, TCG_CALL_NO_RWG, void, env, ptr, i32) | 31 | obj-$(CONFIG_STRONGARM) += strongarm.o |
21 | 32 | obj-$(CONFIG_ALLWINNER_A10) += allwinner-a10.o cubieboard.o | |
22 | +DEF_HELPER_FLAGS_3(sve_fcmla_zpzzz_h, TCG_CALL_NO_RWG, void, env, ptr, i32) | 33 | -obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3.o |
23 | +DEF_HELPER_FLAGS_3(sve_fcmla_zpzzz_s, TCG_CALL_NO_RWG, void, env, ptr, i32) | 34 | +obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3.o orangepi.o |
24 | +DEF_HELPER_FLAGS_3(sve_fcmla_zpzzz_d, TCG_CALL_NO_RWG, void, env, ptr, i32) | 35 | obj-$(CONFIG_RASPI) += bcm2835_peripherals.o bcm2836.o raspi.o |
25 | + | 36 | obj-$(CONFIG_STM32F205_SOC) += stm32f205_soc.o |
26 | DEF_HELPER_FLAGS_5(sve_ftmad_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 37 | obj-$(CONFIG_STM32F405_SOC) += stm32f405_soc.o |
27 | DEF_HELPER_FLAGS_5(sve_ftmad_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 38 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c |
28 | DEF_HELPER_FLAGS_5(sve_ftmad_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 39 | new file mode 100644 |
29 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | 40 | index XXXXXXX..XXXXXXX |
30 | index XXXXXXX..XXXXXXX 100644 | 41 | --- /dev/null |
31 | --- a/target/arm/sve_helper.c | 42 | +++ b/hw/arm/orangepi.c |
32 | +++ b/target/arm/sve_helper.c | 43 | @@ -XXX,XX +XXX,XX @@ |
33 | @@ -XXX,XX +XXX,XX @@ void HELPER(sve_fcadd_d)(void *vd, void *vn, void *vm, void *vg, | ||
34 | } while (i != 0); | ||
35 | } | ||
36 | |||
37 | +/* | 44 | +/* |
38 | + * FP Complex Multiply | 45 | + * Orange Pi emulation |
46 | + * | ||
47 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
48 | + * | ||
49 | + * This program is free software: you can redistribute it and/or modify | ||
50 | + * it under the terms of the GNU General Public License as published by | ||
51 | + * the Free Software Foundation, either version 2 of the License, or | ||
52 | + * (at your option) any later version. | ||
53 | + * | ||
54 | + * This program is distributed in the hope that it will be useful, | ||
55 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
56 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
57 | + * GNU General Public License for more details. | ||
58 | + * | ||
59 | + * You should have received a copy of the GNU General Public License | ||
60 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
39 | + */ | 61 | + */ |
40 | + | 62 | + |
41 | +QEMU_BUILD_BUG_ON(SIMD_DATA_SHIFT + 22 > 32); | 63 | +#include "qemu/osdep.h" |
64 | +#include "qemu/units.h" | ||
65 | +#include "exec/address-spaces.h" | ||
66 | +#include "qapi/error.h" | ||
67 | +#include "cpu.h" | ||
68 | +#include "hw/sysbus.h" | ||
69 | +#include "hw/boards.h" | ||
70 | +#include "hw/qdev-properties.h" | ||
71 | +#include "hw/arm/allwinner-h3.h" | ||
72 | +#include "sysemu/sysemu.h" | ||
42 | + | 73 | + |
43 | +void HELPER(sve_fcmla_zpzzz_h)(CPUARMState *env, void *vg, uint32_t desc) | 74 | +static struct arm_boot_info orangepi_binfo = { |
75 | + .nb_cpus = AW_H3_NUM_CPUS, | ||
76 | +}; | ||
77 | + | ||
78 | +static void orangepi_init(MachineState *machine) | ||
44 | +{ | 79 | +{ |
45 | + intptr_t j, i = simd_oprsz(desc); | 80 | + AwH3State *h3; |
46 | + unsigned rd = extract32(desc, SIMD_DATA_SHIFT, 5); | ||
47 | + unsigned rn = extract32(desc, SIMD_DATA_SHIFT + 5, 5); | ||
48 | + unsigned rm = extract32(desc, SIMD_DATA_SHIFT + 10, 5); | ||
49 | + unsigned ra = extract32(desc, SIMD_DATA_SHIFT + 15, 5); | ||
50 | + unsigned rot = extract32(desc, SIMD_DATA_SHIFT + 20, 2); | ||
51 | + bool flip = rot & 1; | ||
52 | + float16 neg_imag, neg_real; | ||
53 | + void *vd = &env->vfp.zregs[rd]; | ||
54 | + void *vn = &env->vfp.zregs[rn]; | ||
55 | + void *vm = &env->vfp.zregs[rm]; | ||
56 | + void *va = &env->vfp.zregs[ra]; | ||
57 | + uint64_t *g = vg; | ||
58 | + | 81 | + |
59 | + neg_imag = float16_set_sign(0, (rot & 2) != 0); | 82 | + /* BIOS is not supported by this board */ |
60 | + neg_real = float16_set_sign(0, rot == 1 || rot == 2); | 83 | + if (bios_name) { |
84 | + error_report("BIOS not supported for this machine"); | ||
85 | + exit(1); | ||
86 | + } | ||
61 | + | 87 | + |
62 | + do { | 88 | + /* This board has fixed size RAM */ |
63 | + uint64_t pg = g[(i - 1) >> 6]; | 89 | + if (machine->ram_size != 1 * GiB) { |
64 | + do { | 90 | + error_report("This machine can only be used with 1GiB of RAM"); |
65 | + float16 e1, e2, e3, e4, nr, ni, mr, mi, d; | 91 | + exit(1); |
92 | + } | ||
66 | + | 93 | + |
67 | + /* I holds the real index; J holds the imag index. */ | 94 | + /* Only allow Cortex-A7 for this board */ |
68 | + j = i - sizeof(float16); | 95 | + if (strcmp(machine->cpu_type, ARM_CPU_TYPE_NAME("cortex-a7")) != 0) { |
69 | + i -= 2 * sizeof(float16); | 96 | + error_report("This board can only be used with cortex-a7 CPU"); |
97 | + exit(1); | ||
98 | + } | ||
70 | + | 99 | + |
71 | + nr = *(float16 *)(vn + H1_2(i)); | 100 | + h3 = AW_H3(object_new(TYPE_AW_H3)); |
72 | + ni = *(float16 *)(vn + H1_2(j)); | 101 | + object_property_add_child(OBJECT(machine), "soc", OBJECT(h3), |
73 | + mr = *(float16 *)(vm + H1_2(i)); | 102 | + &error_abort); |
74 | + mi = *(float16 *)(vm + H1_2(j)); | 103 | + object_unref(OBJECT(h3)); |
75 | + | 104 | + |
76 | + e2 = (flip ? ni : nr); | 105 | + /* Setup timer properties */ |
77 | + e1 = (flip ? mi : mr) ^ neg_real; | 106 | + object_property_set_int(OBJECT(h3), 32768, "clk0-freq", |
78 | + e4 = e2; | 107 | + &error_abort); |
79 | + e3 = (flip ? mr : mi) ^ neg_imag; | 108 | + object_property_set_int(OBJECT(h3), 24 * 1000 * 1000, "clk1-freq", |
109 | + &error_abort); | ||
80 | + | 110 | + |
81 | + if (likely((pg >> (i & 63)) & 1)) { | 111 | + /* Mark H3 object realized */ |
82 | + d = *(float16 *)(va + H1_2(i)); | 112 | + object_property_set_bool(OBJECT(h3), true, "realized", &error_abort); |
83 | + d = float16_muladd(e2, e1, d, 0, &env->vfp.fp_status_f16); | 113 | + |
84 | + *(float16 *)(vd + H1_2(i)) = d; | 114 | + /* SDRAM */ |
85 | + } | 115 | + memory_region_add_subregion(get_system_memory(), h3->memmap[AW_H3_SDRAM], |
86 | + if (likely((pg >> (j & 63)) & 1)) { | 116 | + machine->ram); |
87 | + d = *(float16 *)(va + H1_2(j)); | 117 | + |
88 | + d = float16_muladd(e4, e3, d, 0, &env->vfp.fp_status_f16); | 118 | + orangepi_binfo.loader_start = h3->memmap[AW_H3_SDRAM]; |
89 | + *(float16 *)(vd + H1_2(j)) = d; | 119 | + orangepi_binfo.ram_size = machine->ram_size; |
90 | + } | 120 | + arm_load_kernel(ARM_CPU(first_cpu), machine, &orangepi_binfo); |
91 | + } while (i & 63); | ||
92 | + } while (i != 0); | ||
93 | +} | 121 | +} |
94 | + | 122 | + |
95 | +void HELPER(sve_fcmla_zpzzz_s)(CPUARMState *env, void *vg, uint32_t desc) | 123 | +static void orangepi_machine_init(MachineClass *mc) |
96 | +{ | 124 | +{ |
97 | + intptr_t j, i = simd_oprsz(desc); | 125 | + mc->desc = "Orange Pi PC"; |
98 | + unsigned rd = extract32(desc, SIMD_DATA_SHIFT, 5); | 126 | + mc->init = orangepi_init; |
99 | + unsigned rn = extract32(desc, SIMD_DATA_SHIFT + 5, 5); | 127 | + mc->min_cpus = AW_H3_NUM_CPUS; |
100 | + unsigned rm = extract32(desc, SIMD_DATA_SHIFT + 10, 5); | 128 | + mc->max_cpus = AW_H3_NUM_CPUS; |
101 | + unsigned ra = extract32(desc, SIMD_DATA_SHIFT + 15, 5); | 129 | + mc->default_cpus = AW_H3_NUM_CPUS; |
102 | + unsigned rot = extract32(desc, SIMD_DATA_SHIFT + 20, 2); | 130 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a7"); |
103 | + bool flip = rot & 1; | 131 | + mc->default_ram_size = 1 * GiB; |
104 | + float32 neg_imag, neg_real; | 132 | + mc->default_ram_id = "orangepi.ram"; |
105 | + void *vd = &env->vfp.zregs[rd]; | ||
106 | + void *vn = &env->vfp.zregs[rn]; | ||
107 | + void *vm = &env->vfp.zregs[rm]; | ||
108 | + void *va = &env->vfp.zregs[ra]; | ||
109 | + uint64_t *g = vg; | ||
110 | + | ||
111 | + neg_imag = float32_set_sign(0, (rot & 2) != 0); | ||
112 | + neg_real = float32_set_sign(0, rot == 1 || rot == 2); | ||
113 | + | ||
114 | + do { | ||
115 | + uint64_t pg = g[(i - 1) >> 6]; | ||
116 | + do { | ||
117 | + float32 e1, e2, e3, e4, nr, ni, mr, mi, d; | ||
118 | + | ||
119 | + /* I holds the real index; J holds the imag index. */ | ||
120 | + j = i - sizeof(float32); | ||
121 | + i -= 2 * sizeof(float32); | ||
122 | + | ||
123 | + nr = *(float32 *)(vn + H1_2(i)); | ||
124 | + ni = *(float32 *)(vn + H1_2(j)); | ||
125 | + mr = *(float32 *)(vm + H1_2(i)); | ||
126 | + mi = *(float32 *)(vm + H1_2(j)); | ||
127 | + | ||
128 | + e2 = (flip ? ni : nr); | ||
129 | + e1 = (flip ? mi : mr) ^ neg_real; | ||
130 | + e4 = e2; | ||
131 | + e3 = (flip ? mr : mi) ^ neg_imag; | ||
132 | + | ||
133 | + if (likely((pg >> (i & 63)) & 1)) { | ||
134 | + d = *(float32 *)(va + H1_2(i)); | ||
135 | + d = float32_muladd(e2, e1, d, 0, &env->vfp.fp_status); | ||
136 | + *(float32 *)(vd + H1_2(i)) = d; | ||
137 | + } | ||
138 | + if (likely((pg >> (j & 63)) & 1)) { | ||
139 | + d = *(float32 *)(va + H1_2(j)); | ||
140 | + d = float32_muladd(e4, e3, d, 0, &env->vfp.fp_status); | ||
141 | + *(float32 *)(vd + H1_2(j)) = d; | ||
142 | + } | ||
143 | + } while (i & 63); | ||
144 | + } while (i != 0); | ||
145 | +} | 133 | +} |
146 | + | 134 | + |
147 | +void HELPER(sve_fcmla_zpzzz_d)(CPUARMState *env, void *vg, uint32_t desc) | 135 | +DEFINE_MACHINE("orangepi-pc", orangepi_machine_init) |
148 | +{ | 136 | diff --git a/MAINTAINERS b/MAINTAINERS |
149 | + intptr_t j, i = simd_oprsz(desc); | ||
150 | + unsigned rd = extract32(desc, SIMD_DATA_SHIFT, 5); | ||
151 | + unsigned rn = extract32(desc, SIMD_DATA_SHIFT + 5, 5); | ||
152 | + unsigned rm = extract32(desc, SIMD_DATA_SHIFT + 10, 5); | ||
153 | + unsigned ra = extract32(desc, SIMD_DATA_SHIFT + 15, 5); | ||
154 | + unsigned rot = extract32(desc, SIMD_DATA_SHIFT + 20, 2); | ||
155 | + bool flip = rot & 1; | ||
156 | + float64 neg_imag, neg_real; | ||
157 | + void *vd = &env->vfp.zregs[rd]; | ||
158 | + void *vn = &env->vfp.zregs[rn]; | ||
159 | + void *vm = &env->vfp.zregs[rm]; | ||
160 | + void *va = &env->vfp.zregs[ra]; | ||
161 | + uint64_t *g = vg; | ||
162 | + | ||
163 | + neg_imag = float64_set_sign(0, (rot & 2) != 0); | ||
164 | + neg_real = float64_set_sign(0, rot == 1 || rot == 2); | ||
165 | + | ||
166 | + do { | ||
167 | + uint64_t pg = g[(i - 1) >> 6]; | ||
168 | + do { | ||
169 | + float64 e1, e2, e3, e4, nr, ni, mr, mi, d; | ||
170 | + | ||
171 | + /* I holds the real index; J holds the imag index. */ | ||
172 | + j = i - sizeof(float64); | ||
173 | + i -= 2 * sizeof(float64); | ||
174 | + | ||
175 | + nr = *(float64 *)(vn + H1_2(i)); | ||
176 | + ni = *(float64 *)(vn + H1_2(j)); | ||
177 | + mr = *(float64 *)(vm + H1_2(i)); | ||
178 | + mi = *(float64 *)(vm + H1_2(j)); | ||
179 | + | ||
180 | + e2 = (flip ? ni : nr); | ||
181 | + e1 = (flip ? mi : mr) ^ neg_real; | ||
182 | + e4 = e2; | ||
183 | + e3 = (flip ? mr : mi) ^ neg_imag; | ||
184 | + | ||
185 | + if (likely((pg >> (i & 63)) & 1)) { | ||
186 | + d = *(float64 *)(va + H1_2(i)); | ||
187 | + d = float64_muladd(e2, e1, d, 0, &env->vfp.fp_status); | ||
188 | + *(float64 *)(vd + H1_2(i)) = d; | ||
189 | + } | ||
190 | + if (likely((pg >> (j & 63)) & 1)) { | ||
191 | + d = *(float64 *)(va + H1_2(j)); | ||
192 | + d = float64_muladd(e4, e3, d, 0, &env->vfp.fp_status); | ||
193 | + *(float64 *)(vd + H1_2(j)) = d; | ||
194 | + } | ||
195 | + } while (i & 63); | ||
196 | + } while (i != 0); | ||
197 | +} | ||
198 | + | ||
199 | /* | ||
200 | * Load contiguous data, protected by a governing predicate. | ||
201 | */ | ||
202 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
203 | index XXXXXXX..XXXXXXX 100644 | 137 | index XXXXXXX..XXXXXXX 100644 |
204 | --- a/target/arm/translate-sve.c | 138 | --- a/MAINTAINERS |
205 | +++ b/target/arm/translate-sve.c | 139 | +++ b/MAINTAINERS |
206 | @@ -XXX,XX +XXX,XX @@ DO_FMLA(FNMLS_zpzzz, fnmls_zpzzz) | 140 | @@ -XXX,XX +XXX,XX @@ L: qemu-arm@nongnu.org |
207 | 141 | S: Maintained | |
208 | #undef DO_FMLA | 142 | F: hw/*/allwinner-h3* |
209 | 143 | F: include/hw/*/allwinner-h3* | |
210 | +static bool trans_FCMLA_zpzzz(DisasContext *s, | 144 | +F: hw/arm/orangepi.c |
211 | + arg_FCMLA_zpzzz *a, uint32_t insn) | 145 | |
212 | +{ | 146 | ARM PrimeCell and CMSDK devices |
213 | + static gen_helper_sve_fmla * const fns[3] = { | 147 | M: Peter Maydell <peter.maydell@linaro.org> |
214 | + gen_helper_sve_fcmla_zpzzz_h, | ||
215 | + gen_helper_sve_fcmla_zpzzz_s, | ||
216 | + gen_helper_sve_fcmla_zpzzz_d, | ||
217 | + }; | ||
218 | + | ||
219 | + if (a->esz == 0) { | ||
220 | + return false; | ||
221 | + } | ||
222 | + if (sve_access_check(s)) { | ||
223 | + unsigned vsz = vec_full_reg_size(s); | ||
224 | + unsigned desc; | ||
225 | + TCGv_i32 t_desc; | ||
226 | + TCGv_ptr pg = tcg_temp_new_ptr(); | ||
227 | + | ||
228 | + /* We would need 7 operands to pass these arguments "properly". | ||
229 | + * So we encode all the register numbers into the descriptor. | ||
230 | + */ | ||
231 | + desc = deposit32(a->rd, 5, 5, a->rn); | ||
232 | + desc = deposit32(desc, 10, 5, a->rm); | ||
233 | + desc = deposit32(desc, 15, 5, a->ra); | ||
234 | + desc = deposit32(desc, 20, 2, a->rot); | ||
235 | + desc = sextract32(desc, 0, 22); | ||
236 | + desc = simd_desc(vsz, vsz, desc); | ||
237 | + | ||
238 | + t_desc = tcg_const_i32(desc); | ||
239 | + tcg_gen_addi_ptr(pg, cpu_env, pred_full_reg_offset(s, a->pg)); | ||
240 | + fns[a->esz - 1](cpu_env, pg, t_desc); | ||
241 | + tcg_temp_free_i32(t_desc); | ||
242 | + tcg_temp_free_ptr(pg); | ||
243 | + } | ||
244 | + return true; | ||
245 | +} | ||
246 | + | ||
247 | /* | ||
248 | *** SVE Floating Point Unary Operations Predicated Group | ||
249 | */ | ||
250 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
251 | index XXXXXXX..XXXXXXX 100644 | ||
252 | --- a/target/arm/sve.decode | ||
253 | +++ b/target/arm/sve.decode | ||
254 | @@ -XXX,XX +XXX,XX @@ MUL_zzi 00100101 .. 110 000 110 ........ ..... @rdn_i8s | ||
255 | FCADD 01100100 esz:2 00000 rot:1 100 pg:3 rm:5 rd:5 \ | ||
256 | rn=%reg_movprfx | ||
257 | |||
258 | +# SVE floating-point complex multiply-add (predicated) | ||
259 | +FCMLA_zpzzz 01100100 esz:2 0 rm:5 0 rot:2 pg:3 rn:5 rd:5 \ | ||
260 | + ra=%reg_movprfx | ||
261 | + | ||
262 | ### SVE FP Multiply-Add Indexed Group | ||
263 | |||
264 | # SVE floating-point multiply-add (indexed) | ||
265 | -- | 148 | -- |
266 | 2.17.1 | 149 | 2.20.1 |
267 | 150 | ||
268 | 151 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 3 | The Clock Control Unit is responsible for clock signal generation, |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | configuration and distribution in the Allwinner H3 System on Chip. |
5 | Message-id: 20180627043328.11531-22-richard.henderson@linaro.org | 5 | This commit adds support for the Clock Control Unit which emulates |
6 | a simple read/write register interface. | ||
7 | |||
8 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
11 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
12 | Message-id: 20200311221854.30370-4-nieklinnenbank@gmail.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 14 | --- |
8 | target/arm/helper-sve.h | 42 +++++++++++++++++++++++++++++++++++++ | 15 | hw/misc/Makefile.objs | 1 + |
9 | target/arm/sve_helper.c | 43 ++++++++++++++++++++++++++++++++++++++ | 16 | include/hw/arm/allwinner-h3.h | 3 + |
10 | target/arm/translate-sve.c | 43 ++++++++++++++++++++++++++++++++++++++ | 17 | include/hw/misc/allwinner-h3-ccu.h | 66 ++++++++ |
11 | target/arm/sve.decode | 10 +++++++++ | 18 | hw/arm/allwinner-h3.c | 9 +- |
12 | 4 files changed, 138 insertions(+) | 19 | hw/misc/allwinner-h3-ccu.c | 242 +++++++++++++++++++++++++++++ |
20 | 5 files changed, 320 insertions(+), 1 deletion(-) | ||
21 | create mode 100644 include/hw/misc/allwinner-h3-ccu.h | ||
22 | create mode 100644 hw/misc/allwinner-h3-ccu.c | ||
13 | 23 | ||
14 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h | 24 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs |
15 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper-sve.h | 26 | --- a/hw/misc/Makefile.objs |
17 | +++ b/target/arm/helper-sve.h | 27 | +++ b/hw/misc/Makefile.objs |
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(sve_fadda_s, TCG_CALL_NO_RWG, | 28 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_MACIO) += macio/ |
19 | DEF_HELPER_FLAGS_5(sve_fadda_d, TCG_CALL_NO_RWG, | 29 | |
20 | i64, i64, ptr, ptr, ptr, i32) | 30 | common-obj-$(CONFIG_IVSHMEM_DEVICE) += ivshmem.o |
21 | 31 | ||
22 | +DEF_HELPER_FLAGS_5(sve_fcmge0_h, TCG_CALL_NO_RWG, | 32 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-ccu.o |
23 | + void, ptr, ptr, ptr, ptr, i32) | 33 | common-obj-$(CONFIG_REALVIEW) += arm_sysctl.o |
24 | +DEF_HELPER_FLAGS_5(sve_fcmge0_s, TCG_CALL_NO_RWG, | 34 | common-obj-$(CONFIG_NSERIES) += cbus.o |
25 | + void, ptr, ptr, ptr, ptr, i32) | 35 | common-obj-$(CONFIG_ECCMEMCTL) += eccmemctl.o |
26 | +DEF_HELPER_FLAGS_5(sve_fcmge0_d, TCG_CALL_NO_RWG, | 36 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h |
27 | + void, ptr, ptr, ptr, ptr, i32) | ||
28 | + | ||
29 | +DEF_HELPER_FLAGS_5(sve_fcmgt0_h, TCG_CALL_NO_RWG, | ||
30 | + void, ptr, ptr, ptr, ptr, i32) | ||
31 | +DEF_HELPER_FLAGS_5(sve_fcmgt0_s, TCG_CALL_NO_RWG, | ||
32 | + void, ptr, ptr, ptr, ptr, i32) | ||
33 | +DEF_HELPER_FLAGS_5(sve_fcmgt0_d, TCG_CALL_NO_RWG, | ||
34 | + void, ptr, ptr, ptr, ptr, i32) | ||
35 | + | ||
36 | +DEF_HELPER_FLAGS_5(sve_fcmlt0_h, TCG_CALL_NO_RWG, | ||
37 | + void, ptr, ptr, ptr, ptr, i32) | ||
38 | +DEF_HELPER_FLAGS_5(sve_fcmlt0_s, TCG_CALL_NO_RWG, | ||
39 | + void, ptr, ptr, ptr, ptr, i32) | ||
40 | +DEF_HELPER_FLAGS_5(sve_fcmlt0_d, TCG_CALL_NO_RWG, | ||
41 | + void, ptr, ptr, ptr, ptr, i32) | ||
42 | + | ||
43 | +DEF_HELPER_FLAGS_5(sve_fcmle0_h, TCG_CALL_NO_RWG, | ||
44 | + void, ptr, ptr, ptr, ptr, i32) | ||
45 | +DEF_HELPER_FLAGS_5(sve_fcmle0_s, TCG_CALL_NO_RWG, | ||
46 | + void, ptr, ptr, ptr, ptr, i32) | ||
47 | +DEF_HELPER_FLAGS_5(sve_fcmle0_d, TCG_CALL_NO_RWG, | ||
48 | + void, ptr, ptr, ptr, ptr, i32) | ||
49 | + | ||
50 | +DEF_HELPER_FLAGS_5(sve_fcmeq0_h, TCG_CALL_NO_RWG, | ||
51 | + void, ptr, ptr, ptr, ptr, i32) | ||
52 | +DEF_HELPER_FLAGS_5(sve_fcmeq0_s, TCG_CALL_NO_RWG, | ||
53 | + void, ptr, ptr, ptr, ptr, i32) | ||
54 | +DEF_HELPER_FLAGS_5(sve_fcmeq0_d, TCG_CALL_NO_RWG, | ||
55 | + void, ptr, ptr, ptr, ptr, i32) | ||
56 | + | ||
57 | +DEF_HELPER_FLAGS_5(sve_fcmne0_h, TCG_CALL_NO_RWG, | ||
58 | + void, ptr, ptr, ptr, ptr, i32) | ||
59 | +DEF_HELPER_FLAGS_5(sve_fcmne0_s, TCG_CALL_NO_RWG, | ||
60 | + void, ptr, ptr, ptr, ptr, i32) | ||
61 | +DEF_HELPER_FLAGS_5(sve_fcmne0_d, TCG_CALL_NO_RWG, | ||
62 | + void, ptr, ptr, ptr, ptr, i32) | ||
63 | + | ||
64 | DEF_HELPER_FLAGS_6(sve_fadd_h, TCG_CALL_NO_RWG, | ||
65 | void, ptr, ptr, ptr, ptr, ptr, i32) | ||
66 | DEF_HELPER_FLAGS_6(sve_fadd_s, TCG_CALL_NO_RWG, | ||
67 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
68 | index XXXXXXX..XXXXXXX 100644 | 37 | index XXXXXXX..XXXXXXX 100644 |
69 | --- a/target/arm/sve_helper.c | 38 | --- a/include/hw/arm/allwinner-h3.h |
70 | +++ b/target/arm/sve_helper.c | 39 | +++ b/include/hw/arm/allwinner-h3.h |
71 | @@ -XXX,XX +XXX,XX @@ void HELPER(NAME)(void *vd, void *vn, void *vm, void *vg, \ | 40 | @@ -XXX,XX +XXX,XX @@ |
72 | 41 | #include "hw/arm/boot.h" | |
73 | #define DO_FCMGE(TYPE, X, Y, ST) TYPE##_compare(Y, X, ST) <= 0 | 42 | #include "hw/timer/allwinner-a10-pit.h" |
74 | #define DO_FCMGT(TYPE, X, Y, ST) TYPE##_compare(Y, X, ST) < 0 | 43 | #include "hw/intc/arm_gic.h" |
75 | +#define DO_FCMLE(TYPE, X, Y, ST) TYPE##_compare(X, Y, ST) <= 0 | 44 | +#include "hw/misc/allwinner-h3-ccu.h" |
76 | +#define DO_FCMLT(TYPE, X, Y, ST) TYPE##_compare(X, Y, ST) < 0 | 45 | #include "target/arm/cpu.h" |
77 | #define DO_FCMEQ(TYPE, X, Y, ST) TYPE##_compare_quiet(X, Y, ST) == 0 | 46 | |
78 | #define DO_FCMNE(TYPE, X, Y, ST) TYPE##_compare_quiet(X, Y, ST) != 0 | 47 | /** |
79 | #define DO_FCMUO(TYPE, X, Y, ST) \ | 48 | @@ -XXX,XX +XXX,XX @@ enum { |
80 | @@ -XXX,XX +XXX,XX @@ DO_FPCMP_PPZZ_ALL(sve_facgt, DO_FACGT) | 49 | AW_H3_SRAM_A1, |
81 | #undef DO_FPCMP_PPZZ_H | 50 | AW_H3_SRAM_A2, |
82 | #undef DO_FPCMP_PPZZ | 51 | AW_H3_SRAM_C, |
83 | 52 | + AW_H3_CCU, | |
84 | +/* One operand floating-point comparison against zero, controlled | 53 | AW_H3_PIT, |
85 | + * by a predicate. | 54 | AW_H3_UART0, |
55 | AW_H3_UART1, | ||
56 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
57 | ARMCPU cpus[AW_H3_NUM_CPUS]; | ||
58 | const hwaddr *memmap; | ||
59 | AwA10PITState timer; | ||
60 | + AwH3ClockCtlState ccu; | ||
61 | GICState gic; | ||
62 | MemoryRegion sram_a1; | ||
63 | MemoryRegion sram_a2; | ||
64 | diff --git a/include/hw/misc/allwinner-h3-ccu.h b/include/hw/misc/allwinner-h3-ccu.h | ||
65 | new file mode 100644 | ||
66 | index XXXXXXX..XXXXXXX | ||
67 | --- /dev/null | ||
68 | +++ b/include/hw/misc/allwinner-h3-ccu.h | ||
69 | @@ -XXX,XX +XXX,XX @@ | ||
70 | +/* | ||
71 | + * Allwinner H3 Clock Control Unit emulation | ||
72 | + * | ||
73 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
74 | + * | ||
75 | + * This program is free software: you can redistribute it and/or modify | ||
76 | + * it under the terms of the GNU General Public License as published by | ||
77 | + * the Free Software Foundation, either version 2 of the License, or | ||
78 | + * (at your option) any later version. | ||
79 | + * | ||
80 | + * This program is distributed in the hope that it will be useful, | ||
81 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
82 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
83 | + * GNU General Public License for more details. | ||
84 | + * | ||
85 | + * You should have received a copy of the GNU General Public License | ||
86 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
86 | + */ | 87 | + */ |
87 | +#define DO_FPCMP_PPZ0(NAME, TYPE, H, OP) \ | 88 | + |
88 | +void HELPER(NAME)(void *vd, void *vn, void *vg, \ | 89 | +#ifndef HW_MISC_ALLWINNER_H3_CCU_H |
89 | + void *status, uint32_t desc) \ | 90 | +#define HW_MISC_ALLWINNER_H3_CCU_H |
90 | +{ \ | 91 | + |
91 | + intptr_t i = simd_oprsz(desc), j = (i - 1) >> 6; \ | 92 | +#include "qom/object.h" |
92 | + uint64_t *d = vd, *g = vg; \ | 93 | +#include "hw/sysbus.h" |
93 | + do { \ | 94 | + |
94 | + uint64_t out = 0, pg = g[j]; \ | 95 | +/** |
95 | + do { \ | 96 | + * @name Constants |
96 | + i -= sizeof(TYPE), out <<= sizeof(TYPE); \ | 97 | + * @{ |
97 | + if ((pg >> (i & 63)) & 1) { \ | 98 | + */ |
98 | + TYPE nn = *(TYPE *)(vn + H(i)); \ | 99 | + |
99 | + out |= OP(TYPE, nn, 0, status); \ | 100 | +/** Size of register I/O address space used by CCU device */ |
100 | + } \ | 101 | +#define AW_H3_CCU_IOSIZE (0x400) |
101 | + } while (i & 63); \ | 102 | + |
102 | + d[j--] = out; \ | 103 | +/** Total number of known registers */ |
103 | + } while (i > 0); \ | 104 | +#define AW_H3_CCU_REGS_NUM (AW_H3_CCU_IOSIZE / sizeof(uint32_t)) |
104 | +} | 105 | + |
105 | + | 106 | +/** @} */ |
106 | +#define DO_FPCMP_PPZ0_H(NAME, OP) \ | 107 | + |
107 | + DO_FPCMP_PPZ0(NAME##_h, float16, H1_2, OP) | 108 | +/** |
108 | +#define DO_FPCMP_PPZ0_S(NAME, OP) \ | 109 | + * @name Object model |
109 | + DO_FPCMP_PPZ0(NAME##_s, float32, H1_4, OP) | 110 | + * @{ |
110 | +#define DO_FPCMP_PPZ0_D(NAME, OP) \ | 111 | + */ |
111 | + DO_FPCMP_PPZ0(NAME##_d, float64, , OP) | 112 | + |
112 | + | 113 | +#define TYPE_AW_H3_CCU "allwinner-h3-ccu" |
113 | +#define DO_FPCMP_PPZ0_ALL(NAME, OP) \ | 114 | +#define AW_H3_CCU(obj) \ |
114 | + DO_FPCMP_PPZ0_H(NAME, OP) \ | 115 | + OBJECT_CHECK(AwH3ClockCtlState, (obj), TYPE_AW_H3_CCU) |
115 | + DO_FPCMP_PPZ0_S(NAME, OP) \ | 116 | + |
116 | + DO_FPCMP_PPZ0_D(NAME, OP) | 117 | +/** @} */ |
117 | + | 118 | + |
118 | +DO_FPCMP_PPZ0_ALL(sve_fcmge0, DO_FCMGE) | 119 | +/** |
119 | +DO_FPCMP_PPZ0_ALL(sve_fcmgt0, DO_FCMGT) | 120 | + * Allwinner H3 CCU object instance state. |
120 | +DO_FPCMP_PPZ0_ALL(sve_fcmle0, DO_FCMLE) | 121 | + */ |
121 | +DO_FPCMP_PPZ0_ALL(sve_fcmlt0, DO_FCMLT) | 122 | +typedef struct AwH3ClockCtlState { |
122 | +DO_FPCMP_PPZ0_ALL(sve_fcmeq0, DO_FCMEQ) | 123 | + /*< private >*/ |
123 | +DO_FPCMP_PPZ0_ALL(sve_fcmne0, DO_FCMNE) | 124 | + SysBusDevice parent_obj; |
124 | + | 125 | + /*< public >*/ |
125 | /* | 126 | + |
126 | * Load contiguous data, protected by a governing predicate. | 127 | + /** Maps I/O registers in physical memory */ |
127 | */ | 128 | + MemoryRegion iomem; |
128 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 129 | + |
130 | + /** Array of hardware registers */ | ||
131 | + uint32_t regs[AW_H3_CCU_REGS_NUM]; | ||
132 | + | ||
133 | +} AwH3ClockCtlState; | ||
134 | + | ||
135 | +#endif /* HW_MISC_ALLWINNER_H3_CCU_H */ | ||
136 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
129 | index XXXXXXX..XXXXXXX 100644 | 137 | index XXXXXXX..XXXXXXX 100644 |
130 | --- a/target/arm/translate-sve.c | 138 | --- a/hw/arm/allwinner-h3.c |
131 | +++ b/target/arm/translate-sve.c | 139 | +++ b/hw/arm/allwinner-h3.c |
132 | @@ -XXX,XX +XXX,XX @@ static bool trans_FRSQRTE(DisasContext *s, arg_rr_esz *a, uint32_t insn) | 140 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { |
133 | return true; | 141 | [AW_H3_SRAM_A1] = 0x00000000, |
142 | [AW_H3_SRAM_A2] = 0x00044000, | ||
143 | [AW_H3_SRAM_C] = 0x00010000, | ||
144 | + [AW_H3_CCU] = 0x01c20000, | ||
145 | [AW_H3_PIT] = 0x01c20c00, | ||
146 | [AW_H3_UART0] = 0x01c28000, | ||
147 | [AW_H3_UART1] = 0x01c28400, | ||
148 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
149 | { "usb2-phy", 0x01c1c000, 4 * KiB }, | ||
150 | { "usb3-phy", 0x01c1d000, 4 * KiB }, | ||
151 | { "smc", 0x01c1e000, 4 * KiB }, | ||
152 | - { "ccu", 0x01c20000, 1 * KiB }, | ||
153 | { "pio", 0x01c20800, 1 * KiB }, | ||
154 | { "owa", 0x01c21000, 1 * KiB }, | ||
155 | { "pwm", 0x01c21400, 1 * KiB }, | ||
156 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
157 | "clk0-freq", &error_abort); | ||
158 | object_property_add_alias(obj, "clk1-freq", OBJECT(&s->timer), | ||
159 | "clk1-freq", &error_abort); | ||
160 | + | ||
161 | + sysbus_init_child_obj(obj, "ccu", &s->ccu, sizeof(s->ccu), | ||
162 | + TYPE_AW_H3_CCU); | ||
134 | } | 163 | } |
135 | 164 | ||
165 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
166 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
167 | memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_SRAM_C], | ||
168 | &s->sram_c); | ||
169 | |||
170 | + /* Clock Control Unit */ | ||
171 | + qdev_init_nofail(DEVICE(&s->ccu)); | ||
172 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccu), 0, s->memmap[AW_H3_CCU]); | ||
173 | + | ||
174 | /* UART0. For future clocktree API: All UARTS are connected to APB2_CLK. */ | ||
175 | serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART0], 2, | ||
176 | qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART0), | ||
177 | diff --git a/hw/misc/allwinner-h3-ccu.c b/hw/misc/allwinner-h3-ccu.c | ||
178 | new file mode 100644 | ||
179 | index XXXXXXX..XXXXXXX | ||
180 | --- /dev/null | ||
181 | +++ b/hw/misc/allwinner-h3-ccu.c | ||
182 | @@ -XXX,XX +XXX,XX @@ | ||
136 | +/* | 183 | +/* |
137 | + *** SVE Floating Point Compare with Zero Group | 184 | + * Allwinner H3 Clock Control Unit emulation |
185 | + * | ||
186 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
187 | + * | ||
188 | + * This program is free software: you can redistribute it and/or modify | ||
189 | + * it under the terms of the GNU General Public License as published by | ||
190 | + * the Free Software Foundation, either version 2 of the License, or | ||
191 | + * (at your option) any later version. | ||
192 | + * | ||
193 | + * This program is distributed in the hope that it will be useful, | ||
194 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
195 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
196 | + * GNU General Public License for more details. | ||
197 | + * | ||
198 | + * You should have received a copy of the GNU General Public License | ||
199 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
138 | + */ | 200 | + */ |
139 | + | 201 | + |
140 | +static void do_ppz_fp(DisasContext *s, arg_rpr_esz *a, | 202 | +#include "qemu/osdep.h" |
141 | + gen_helper_gvec_3_ptr *fn) | 203 | +#include "qemu/units.h" |
142 | +{ | 204 | +#include "hw/sysbus.h" |
143 | + unsigned vsz = vec_full_reg_size(s); | 205 | +#include "migration/vmstate.h" |
144 | + TCGv_ptr status = get_fpstatus_ptr(a->esz == MO_16); | 206 | +#include "qemu/log.h" |
145 | + | 207 | +#include "qemu/module.h" |
146 | + tcg_gen_gvec_3_ptr(pred_full_reg_offset(s, a->rd), | 208 | +#include "hw/misc/allwinner-h3-ccu.h" |
147 | + vec_full_reg_offset(s, a->rn), | 209 | + |
148 | + pred_full_reg_offset(s, a->pg), | 210 | +/* CCU register offsets */ |
149 | + status, vsz, vsz, 0, fn); | 211 | +enum { |
150 | + tcg_temp_free_ptr(status); | 212 | + REG_PLL_CPUX = 0x0000, /* PLL CPUX Control */ |
151 | +} | 213 | + REG_PLL_AUDIO = 0x0008, /* PLL Audio Control */ |
152 | + | 214 | + REG_PLL_VIDEO = 0x0010, /* PLL Video Control */ |
153 | +#define DO_PPZ(NAME, name) \ | 215 | + REG_PLL_VE = 0x0018, /* PLL VE Control */ |
154 | +static bool trans_##NAME(DisasContext *s, arg_rpr_esz *a, uint32_t insn) \ | 216 | + REG_PLL_DDR = 0x0020, /* PLL DDR Control */ |
155 | +{ \ | 217 | + REG_PLL_PERIPH0 = 0x0028, /* PLL Peripherals 0 Control */ |
156 | + static gen_helper_gvec_3_ptr * const fns[3] = { \ | 218 | + REG_PLL_GPU = 0x0038, /* PLL GPU Control */ |
157 | + gen_helper_sve_##name##_h, \ | 219 | + REG_PLL_PERIPH1 = 0x0044, /* PLL Peripherals 1 Control */ |
158 | + gen_helper_sve_##name##_s, \ | 220 | + REG_PLL_DE = 0x0048, /* PLL Display Engine Control */ |
159 | + gen_helper_sve_##name##_d, \ | 221 | + REG_CPUX_AXI = 0x0050, /* CPUX/AXI Configuration */ |
160 | + }; \ | 222 | + REG_APB1 = 0x0054, /* ARM Peripheral Bus 1 Config */ |
161 | + if (a->esz == 0) { \ | 223 | + REG_APB2 = 0x0058, /* ARM Peripheral Bus 2 Config */ |
162 | + return false; \ | 224 | + REG_DRAM_CFG = 0x00F4, /* DRAM Configuration */ |
163 | + } \ | 225 | + REG_MBUS = 0x00FC, /* MBUS Reset */ |
164 | + if (sve_access_check(s)) { \ | 226 | + REG_PLL_TIME0 = 0x0200, /* PLL Stable Time 0 */ |
165 | + do_ppz_fp(s, a, fns[a->esz - 1]); \ | 227 | + REG_PLL_TIME1 = 0x0204, /* PLL Stable Time 1 */ |
166 | + } \ | 228 | + REG_PLL_CPUX_BIAS = 0x0220, /* PLL CPUX Bias */ |
167 | + return true; \ | 229 | + REG_PLL_AUDIO_BIAS = 0x0224, /* PLL Audio Bias */ |
168 | +} | 230 | + REG_PLL_VIDEO_BIAS = 0x0228, /* PLL Video Bias */ |
169 | + | 231 | + REG_PLL_VE_BIAS = 0x022C, /* PLL VE Bias */ |
170 | +DO_PPZ(FCMGE_ppz0, fcmge0) | 232 | + REG_PLL_DDR_BIAS = 0x0230, /* PLL DDR Bias */ |
171 | +DO_PPZ(FCMGT_ppz0, fcmgt0) | 233 | + REG_PLL_PERIPH0_BIAS = 0x0234, /* PLL Peripherals 0 Bias */ |
172 | +DO_PPZ(FCMLE_ppz0, fcmle0) | 234 | + REG_PLL_GPU_BIAS = 0x023C, /* PLL GPU Bias */ |
173 | +DO_PPZ(FCMLT_ppz0, fcmlt0) | 235 | + REG_PLL_PERIPH1_BIAS = 0x0244, /* PLL Peripherals 1 Bias */ |
174 | +DO_PPZ(FCMEQ_ppz0, fcmeq0) | 236 | + REG_PLL_DE_BIAS = 0x0248, /* PLL Display Engine Bias */ |
175 | +DO_PPZ(FCMNE_ppz0, fcmne0) | 237 | + REG_PLL_CPUX_TUNING = 0x0250, /* PLL CPUX Tuning */ |
176 | + | 238 | + REG_PLL_DDR_TUNING = 0x0260, /* PLL DDR Tuning */ |
177 | +#undef DO_PPZ | 239 | +}; |
178 | + | 240 | + |
179 | /* | 241 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) |
180 | *** SVE Floating Point Accumulating Reduction Group | 242 | + |
181 | */ | 243 | +/* CCU register flags */ |
182 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | 244 | +enum { |
183 | index XXXXXXX..XXXXXXX 100644 | 245 | + REG_DRAM_CFG_UPDATE = (1 << 16), |
184 | --- a/target/arm/sve.decode | 246 | +}; |
185 | +++ b/target/arm/sve.decode | 247 | + |
186 | @@ -XXX,XX +XXX,XX @@ | 248 | +enum { |
187 | # One register operand, with governing predicate, vector element size | 249 | + REG_PLL_ENABLE = (1 << 31), |
188 | @rd_pg_rn ........ esz:2 ... ... ... pg:3 rn:5 rd:5 &rpr_esz | 250 | + REG_PLL_LOCK = (1 << 28), |
189 | @rd_pg4_pn ........ esz:2 ... ... .. pg:4 . rn:4 rd:5 &rpr_esz | 251 | +}; |
190 | +@pd_pg_rn ........ esz:2 ... ... ... pg:3 rn:5 . rd:4 &rpr_esz | 252 | + |
191 | 253 | + | |
192 | # One register operand, with governing predicate, no vector element size | 254 | +/* CCU register reset values */ |
193 | @rd_pg_rn_e0 ........ .. ... ... ... pg:3 rn:5 rd:5 &rpr_esz esz=0 | 255 | +enum { |
194 | @@ -XXX,XX +XXX,XX @@ FMINV 01100101 .. 000 111 001 ... ..... ..... @rd_pg_rn | 256 | + REG_PLL_CPUX_RST = 0x00001000, |
195 | FRECPE 01100101 .. 001 110 001100 ..... ..... @rd_rn | 257 | + REG_PLL_AUDIO_RST = 0x00035514, |
196 | FRSQRTE 01100101 .. 001 111 001100 ..... ..... @rd_rn | 258 | + REG_PLL_VIDEO_RST = 0x03006207, |
197 | 259 | + REG_PLL_VE_RST = 0x03006207, | |
198 | +### SVE FP Compare with Zero Group | 260 | + REG_PLL_DDR_RST = 0x00001000, |
199 | + | 261 | + REG_PLL_PERIPH0_RST = 0x00041811, |
200 | +FCMGE_ppz0 01100101 .. 0100 00 001 ... ..... 0 .... @pd_pg_rn | 262 | + REG_PLL_GPU_RST = 0x03006207, |
201 | +FCMGT_ppz0 01100101 .. 0100 00 001 ... ..... 1 .... @pd_pg_rn | 263 | + REG_PLL_PERIPH1_RST = 0x00041811, |
202 | +FCMLT_ppz0 01100101 .. 0100 01 001 ... ..... 0 .... @pd_pg_rn | 264 | + REG_PLL_DE_RST = 0x03006207, |
203 | +FCMLE_ppz0 01100101 .. 0100 01 001 ... ..... 1 .... @pd_pg_rn | 265 | + REG_CPUX_AXI_RST = 0x00010000, |
204 | +FCMEQ_ppz0 01100101 .. 0100 10 001 ... ..... 0 .... @pd_pg_rn | 266 | + REG_APB1_RST = 0x00001010, |
205 | +FCMNE_ppz0 01100101 .. 0100 11 001 ... ..... 0 .... @pd_pg_rn | 267 | + REG_APB2_RST = 0x01000000, |
206 | + | 268 | + REG_DRAM_CFG_RST = 0x00000000, |
207 | ### SVE FP Accumulating Reduction Group | 269 | + REG_MBUS_RST = 0x80000000, |
208 | 270 | + REG_PLL_TIME0_RST = 0x000000FF, | |
209 | # SVE floating-point serial reduction (predicated) | 271 | + REG_PLL_TIME1_RST = 0x000000FF, |
272 | + REG_PLL_CPUX_BIAS_RST = 0x08100200, | ||
273 | + REG_PLL_AUDIO_BIAS_RST = 0x10100000, | ||
274 | + REG_PLL_VIDEO_BIAS_RST = 0x10100000, | ||
275 | + REG_PLL_VE_BIAS_RST = 0x10100000, | ||
276 | + REG_PLL_DDR_BIAS_RST = 0x81104000, | ||
277 | + REG_PLL_PERIPH0_BIAS_RST = 0x10100010, | ||
278 | + REG_PLL_GPU_BIAS_RST = 0x10100000, | ||
279 | + REG_PLL_PERIPH1_BIAS_RST = 0x10100010, | ||
280 | + REG_PLL_DE_BIAS_RST = 0x10100000, | ||
281 | + REG_PLL_CPUX_TUNING_RST = 0x0A101000, | ||
282 | + REG_PLL_DDR_TUNING_RST = 0x14880000, | ||
283 | +}; | ||
284 | + | ||
285 | +static uint64_t allwinner_h3_ccu_read(void *opaque, hwaddr offset, | ||
286 | + unsigned size) | ||
287 | +{ | ||
288 | + const AwH3ClockCtlState *s = AW_H3_CCU(opaque); | ||
289 | + const uint32_t idx = REG_INDEX(offset); | ||
290 | + | ||
291 | + switch (offset) { | ||
292 | + case 0x308 ... AW_H3_CCU_IOSIZE: | ||
293 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
294 | + __func__, (uint32_t)offset); | ||
295 | + return 0; | ||
296 | + } | ||
297 | + | ||
298 | + return s->regs[idx]; | ||
299 | +} | ||
300 | + | ||
301 | +static void allwinner_h3_ccu_write(void *opaque, hwaddr offset, | ||
302 | + uint64_t val, unsigned size) | ||
303 | +{ | ||
304 | + AwH3ClockCtlState *s = AW_H3_CCU(opaque); | ||
305 | + const uint32_t idx = REG_INDEX(offset); | ||
306 | + | ||
307 | + switch (offset) { | ||
308 | + case REG_DRAM_CFG: /* DRAM Configuration */ | ||
309 | + val &= ~REG_DRAM_CFG_UPDATE; | ||
310 | + break; | ||
311 | + case REG_PLL_CPUX: /* PLL CPUX Control */ | ||
312 | + case REG_PLL_AUDIO: /* PLL Audio Control */ | ||
313 | + case REG_PLL_VIDEO: /* PLL Video Control */ | ||
314 | + case REG_PLL_VE: /* PLL VE Control */ | ||
315 | + case REG_PLL_DDR: /* PLL DDR Control */ | ||
316 | + case REG_PLL_PERIPH0: /* PLL Peripherals 0 Control */ | ||
317 | + case REG_PLL_GPU: /* PLL GPU Control */ | ||
318 | + case REG_PLL_PERIPH1: /* PLL Peripherals 1 Control */ | ||
319 | + case REG_PLL_DE: /* PLL Display Engine Control */ | ||
320 | + if (val & REG_PLL_ENABLE) { | ||
321 | + val |= REG_PLL_LOCK; | ||
322 | + } | ||
323 | + break; | ||
324 | + case 0x308 ... AW_H3_CCU_IOSIZE: | ||
325 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
326 | + __func__, (uint32_t)offset); | ||
327 | + break; | ||
328 | + default: | ||
329 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented write offset 0x%04x\n", | ||
330 | + __func__, (uint32_t)offset); | ||
331 | + break; | ||
332 | + } | ||
333 | + | ||
334 | + s->regs[idx] = (uint32_t) val; | ||
335 | +} | ||
336 | + | ||
337 | +static const MemoryRegionOps allwinner_h3_ccu_ops = { | ||
338 | + .read = allwinner_h3_ccu_read, | ||
339 | + .write = allwinner_h3_ccu_write, | ||
340 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
341 | + .valid = { | ||
342 | + .min_access_size = 4, | ||
343 | + .max_access_size = 4, | ||
344 | + }, | ||
345 | + .impl.min_access_size = 4, | ||
346 | +}; | ||
347 | + | ||
348 | +static void allwinner_h3_ccu_reset(DeviceState *dev) | ||
349 | +{ | ||
350 | + AwH3ClockCtlState *s = AW_H3_CCU(dev); | ||
351 | + | ||
352 | + /* Set default values for registers */ | ||
353 | + s->regs[REG_INDEX(REG_PLL_CPUX)] = REG_PLL_CPUX_RST; | ||
354 | + s->regs[REG_INDEX(REG_PLL_AUDIO)] = REG_PLL_AUDIO_RST; | ||
355 | + s->regs[REG_INDEX(REG_PLL_VIDEO)] = REG_PLL_VIDEO_RST; | ||
356 | + s->regs[REG_INDEX(REG_PLL_VE)] = REG_PLL_VE_RST; | ||
357 | + s->regs[REG_INDEX(REG_PLL_DDR)] = REG_PLL_DDR_RST; | ||
358 | + s->regs[REG_INDEX(REG_PLL_PERIPH0)] = REG_PLL_PERIPH0_RST; | ||
359 | + s->regs[REG_INDEX(REG_PLL_GPU)] = REG_PLL_GPU_RST; | ||
360 | + s->regs[REG_INDEX(REG_PLL_PERIPH1)] = REG_PLL_PERIPH1_RST; | ||
361 | + s->regs[REG_INDEX(REG_PLL_DE)] = REG_PLL_DE_RST; | ||
362 | + s->regs[REG_INDEX(REG_CPUX_AXI)] = REG_CPUX_AXI_RST; | ||
363 | + s->regs[REG_INDEX(REG_APB1)] = REG_APB1_RST; | ||
364 | + s->regs[REG_INDEX(REG_APB2)] = REG_APB2_RST; | ||
365 | + s->regs[REG_INDEX(REG_DRAM_CFG)] = REG_DRAM_CFG_RST; | ||
366 | + s->regs[REG_INDEX(REG_MBUS)] = REG_MBUS_RST; | ||
367 | + s->regs[REG_INDEX(REG_PLL_TIME0)] = REG_PLL_TIME0_RST; | ||
368 | + s->regs[REG_INDEX(REG_PLL_TIME1)] = REG_PLL_TIME1_RST; | ||
369 | + s->regs[REG_INDEX(REG_PLL_CPUX_BIAS)] = REG_PLL_CPUX_BIAS_RST; | ||
370 | + s->regs[REG_INDEX(REG_PLL_AUDIO_BIAS)] = REG_PLL_AUDIO_BIAS_RST; | ||
371 | + s->regs[REG_INDEX(REG_PLL_VIDEO_BIAS)] = REG_PLL_VIDEO_BIAS_RST; | ||
372 | + s->regs[REG_INDEX(REG_PLL_VE_BIAS)] = REG_PLL_VE_BIAS_RST; | ||
373 | + s->regs[REG_INDEX(REG_PLL_DDR_BIAS)] = REG_PLL_DDR_BIAS_RST; | ||
374 | + s->regs[REG_INDEX(REG_PLL_PERIPH0_BIAS)] = REG_PLL_PERIPH0_BIAS_RST; | ||
375 | + s->regs[REG_INDEX(REG_PLL_GPU_BIAS)] = REG_PLL_GPU_BIAS_RST; | ||
376 | + s->regs[REG_INDEX(REG_PLL_PERIPH1_BIAS)] = REG_PLL_PERIPH1_BIAS_RST; | ||
377 | + s->regs[REG_INDEX(REG_PLL_DE_BIAS)] = REG_PLL_DE_BIAS_RST; | ||
378 | + s->regs[REG_INDEX(REG_PLL_CPUX_TUNING)] = REG_PLL_CPUX_TUNING_RST; | ||
379 | + s->regs[REG_INDEX(REG_PLL_DDR_TUNING)] = REG_PLL_DDR_TUNING_RST; | ||
380 | +} | ||
381 | + | ||
382 | +static void allwinner_h3_ccu_init(Object *obj) | ||
383 | +{ | ||
384 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
385 | + AwH3ClockCtlState *s = AW_H3_CCU(obj); | ||
386 | + | ||
387 | + /* Memory mapping */ | ||
388 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_h3_ccu_ops, s, | ||
389 | + TYPE_AW_H3_CCU, AW_H3_CCU_IOSIZE); | ||
390 | + sysbus_init_mmio(sbd, &s->iomem); | ||
391 | +} | ||
392 | + | ||
393 | +static const VMStateDescription allwinner_h3_ccu_vmstate = { | ||
394 | + .name = "allwinner-h3-ccu", | ||
395 | + .version_id = 1, | ||
396 | + .minimum_version_id = 1, | ||
397 | + .fields = (VMStateField[]) { | ||
398 | + VMSTATE_UINT32_ARRAY(regs, AwH3ClockCtlState, AW_H3_CCU_REGS_NUM), | ||
399 | + VMSTATE_END_OF_LIST() | ||
400 | + } | ||
401 | +}; | ||
402 | + | ||
403 | +static void allwinner_h3_ccu_class_init(ObjectClass *klass, void *data) | ||
404 | +{ | ||
405 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
406 | + | ||
407 | + dc->reset = allwinner_h3_ccu_reset; | ||
408 | + dc->vmsd = &allwinner_h3_ccu_vmstate; | ||
409 | +} | ||
410 | + | ||
411 | +static const TypeInfo allwinner_h3_ccu_info = { | ||
412 | + .name = TYPE_AW_H3_CCU, | ||
413 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
414 | + .instance_init = allwinner_h3_ccu_init, | ||
415 | + .instance_size = sizeof(AwH3ClockCtlState), | ||
416 | + .class_init = allwinner_h3_ccu_class_init, | ||
417 | +}; | ||
418 | + | ||
419 | +static void allwinner_h3_ccu_register(void) | ||
420 | +{ | ||
421 | + type_register_static(&allwinner_h3_ccu_info); | ||
422 | +} | ||
423 | + | ||
424 | +type_init(allwinner_h3_ccu_register) | ||
210 | -- | 425 | -- |
211 | 2.17.1 | 426 | 2.20.1 |
212 | 427 | ||
213 | 428 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | The Allwinner H3 System on Chip contains multiple USB 2.0 bus | ||
4 | connections which provide software access using the Enhanced | ||
5 | Host Controller Interface (EHCI) and Open Host Controller | ||
6 | Interface (OHCI) interfaces. This commit adds support for | ||
7 | both interfaces in the Allwinner H3 System on Chip. | ||
8 | |||
9 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
10 | Reviewed-by: Gerd Hoffmann <kraxel@redhat.com> | ||
11 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
3 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 12 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 14 | Message-id: 20200311221854.30370-5-nieklinnenbank@gmail.com |
6 | Message-id: 20180627043328.11531-2-richard.henderson@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 16 | --- |
9 | target/arm/helper-sve.h | 35 +++++++++ | 17 | hw/usb/hcd-ehci.h | 1 + |
10 | target/arm/sve_helper.c | 153 +++++++++++++++++++++++++++++++++++++ | 18 | include/hw/arm/allwinner-h3.h | 8 +++++++ |
11 | target/arm/translate-sve.c | 121 +++++++++++++++++++++++++++++ | 19 | hw/arm/allwinner-h3.c | 44 +++++++++++++++++++++++++++++++++++ |
12 | target/arm/sve.decode | 34 +++++++++ | 20 | hw/usb/hcd-ehci-sysbus.c | 17 ++++++++++++++ |
13 | 4 files changed, 343 insertions(+) | 21 | hw/arm/Kconfig | 2 ++ |
22 | 5 files changed, 72 insertions(+) | ||
14 | 23 | ||
15 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h | 24 | diff --git a/hw/usb/hcd-ehci.h b/hw/usb/hcd-ehci.h |
16 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper-sve.h | 26 | --- a/hw/usb/hcd-ehci.h |
18 | +++ b/target/arm/helper-sve.h | 27 | +++ b/hw/usb/hcd-ehci.h |
19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_rsqrts_s, TCG_CALL_NO_RWG, | 28 | @@ -XXX,XX +XXX,XX @@ typedef struct EHCIPCIState { |
20 | void, ptr, ptr, ptr, ptr, i32) | 29 | #define TYPE_SYS_BUS_EHCI "sysbus-ehci-usb" |
21 | DEF_HELPER_FLAGS_5(gvec_rsqrts_d, TCG_CALL_NO_RWG, | 30 | #define TYPE_PLATFORM_EHCI "platform-ehci-usb" |
22 | void, ptr, ptr, ptr, ptr, i32) | 31 | #define TYPE_EXYNOS4210_EHCI "exynos4210-ehci-usb" |
32 | +#define TYPE_AW_H3_EHCI "aw-h3-ehci-usb" | ||
33 | #define TYPE_TEGRA2_EHCI "tegra2-ehci-usb" | ||
34 | #define TYPE_PPC4xx_EHCI "ppc4xx-ehci-usb" | ||
35 | #define TYPE_FUSBH200_EHCI "fusbh200-ehci-usb" | ||
36 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/include/hw/arm/allwinner-h3.h | ||
39 | +++ b/include/hw/arm/allwinner-h3.h | ||
40 | @@ -XXX,XX +XXX,XX @@ enum { | ||
41 | AW_H3_SRAM_A1, | ||
42 | AW_H3_SRAM_A2, | ||
43 | AW_H3_SRAM_C, | ||
44 | + AW_H3_EHCI0, | ||
45 | + AW_H3_OHCI0, | ||
46 | + AW_H3_EHCI1, | ||
47 | + AW_H3_OHCI1, | ||
48 | + AW_H3_EHCI2, | ||
49 | + AW_H3_OHCI2, | ||
50 | + AW_H3_EHCI3, | ||
51 | + AW_H3_OHCI3, | ||
52 | AW_H3_CCU, | ||
53 | AW_H3_PIT, | ||
54 | AW_H3_UART0, | ||
55 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/hw/arm/allwinner-h3.c | ||
58 | +++ b/hw/arm/allwinner-h3.c | ||
59 | @@ -XXX,XX +XXX,XX @@ | ||
60 | #include "hw/sysbus.h" | ||
61 | #include "hw/char/serial.h" | ||
62 | #include "hw/misc/unimp.h" | ||
63 | +#include "hw/usb/hcd-ehci.h" | ||
64 | #include "sysemu/sysemu.h" | ||
65 | #include "hw/arm/allwinner-h3.h" | ||
66 | |||
67 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
68 | [AW_H3_SRAM_A1] = 0x00000000, | ||
69 | [AW_H3_SRAM_A2] = 0x00044000, | ||
70 | [AW_H3_SRAM_C] = 0x00010000, | ||
71 | + [AW_H3_EHCI0] = 0x01c1a000, | ||
72 | + [AW_H3_OHCI0] = 0x01c1a400, | ||
73 | + [AW_H3_EHCI1] = 0x01c1b000, | ||
74 | + [AW_H3_OHCI1] = 0x01c1b400, | ||
75 | + [AW_H3_EHCI2] = 0x01c1c000, | ||
76 | + [AW_H3_OHCI2] = 0x01c1c400, | ||
77 | + [AW_H3_EHCI3] = 0x01c1d000, | ||
78 | + [AW_H3_OHCI3] = 0x01c1d400, | ||
79 | [AW_H3_CCU] = 0x01c20000, | ||
80 | [AW_H3_PIT] = 0x01c20c00, | ||
81 | [AW_H3_UART0] = 0x01c28000, | ||
82 | @@ -XXX,XX +XXX,XX @@ enum { | ||
83 | AW_H3_GIC_SPI_UART3 = 3, | ||
84 | AW_H3_GIC_SPI_TIMER0 = 18, | ||
85 | AW_H3_GIC_SPI_TIMER1 = 19, | ||
86 | + AW_H3_GIC_SPI_EHCI0 = 72, | ||
87 | + AW_H3_GIC_SPI_OHCI0 = 73, | ||
88 | + AW_H3_GIC_SPI_EHCI1 = 74, | ||
89 | + AW_H3_GIC_SPI_OHCI1 = 75, | ||
90 | + AW_H3_GIC_SPI_EHCI2 = 76, | ||
91 | + AW_H3_GIC_SPI_OHCI2 = 77, | ||
92 | + AW_H3_GIC_SPI_EHCI3 = 78, | ||
93 | + AW_H3_GIC_SPI_OHCI3 = 79, | ||
94 | }; | ||
95 | |||
96 | /* Allwinner H3 general constants */ | ||
97 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
98 | qdev_init_nofail(DEVICE(&s->ccu)); | ||
99 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccu), 0, s->memmap[AW_H3_CCU]); | ||
100 | |||
101 | + /* Universal Serial Bus */ | ||
102 | + sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], | ||
103 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
104 | + AW_H3_GIC_SPI_EHCI0)); | ||
105 | + sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI1], | ||
106 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
107 | + AW_H3_GIC_SPI_EHCI1)); | ||
108 | + sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI2], | ||
109 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
110 | + AW_H3_GIC_SPI_EHCI2)); | ||
111 | + sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI3], | ||
112 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
113 | + AW_H3_GIC_SPI_EHCI3)); | ||
23 | + | 114 | + |
24 | +DEF_HELPER_FLAGS_4(sve_ld1bb_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | 115 | + sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_OHCI0], |
25 | +DEF_HELPER_FLAGS_4(sve_ld2bb_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | 116 | + qdev_get_gpio_in(DEVICE(&s->gic), |
26 | +DEF_HELPER_FLAGS_4(sve_ld3bb_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | 117 | + AW_H3_GIC_SPI_OHCI0)); |
27 | +DEF_HELPER_FLAGS_4(sve_ld4bb_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | 118 | + sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_OHCI1], |
119 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
120 | + AW_H3_GIC_SPI_OHCI1)); | ||
121 | + sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_OHCI2], | ||
122 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
123 | + AW_H3_GIC_SPI_OHCI2)); | ||
124 | + sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_OHCI3], | ||
125 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
126 | + AW_H3_GIC_SPI_OHCI3)); | ||
28 | + | 127 | + |
29 | +DEF_HELPER_FLAGS_4(sve_ld1hh_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | 128 | /* UART0. For future clocktree API: All UARTS are connected to APB2_CLK. */ |
30 | +DEF_HELPER_FLAGS_4(sve_ld2hh_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | 129 | serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART0], 2, |
31 | +DEF_HELPER_FLAGS_4(sve_ld3hh_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | 130 | qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART0), |
32 | +DEF_HELPER_FLAGS_4(sve_ld4hh_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | 131 | diff --git a/hw/usb/hcd-ehci-sysbus.c b/hw/usb/hcd-ehci-sysbus.c |
132 | index XXXXXXX..XXXXXXX 100644 | ||
133 | --- a/hw/usb/hcd-ehci-sysbus.c | ||
134 | +++ b/hw/usb/hcd-ehci-sysbus.c | ||
135 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo ehci_exynos4210_type_info = { | ||
136 | .class_init = ehci_exynos4210_class_init, | ||
137 | }; | ||
138 | |||
139 | +static void ehci_aw_h3_class_init(ObjectClass *oc, void *data) | ||
140 | +{ | ||
141 | + SysBusEHCIClass *sec = SYS_BUS_EHCI_CLASS(oc); | ||
142 | + DeviceClass *dc = DEVICE_CLASS(oc); | ||
33 | + | 143 | + |
34 | +DEF_HELPER_FLAGS_4(sve_ld1ss_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | 144 | + sec->capsbase = 0x0; |
35 | +DEF_HELPER_FLAGS_4(sve_ld2ss_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | 145 | + sec->opregbase = 0x10; |
36 | +DEF_HELPER_FLAGS_4(sve_ld3ss_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | 146 | + set_bit(DEVICE_CATEGORY_USB, dc->categories); |
37 | +DEF_HELPER_FLAGS_4(sve_ld4ss_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
38 | + | ||
39 | +DEF_HELPER_FLAGS_4(sve_ld1dd_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
40 | +DEF_HELPER_FLAGS_4(sve_ld2dd_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
41 | +DEF_HELPER_FLAGS_4(sve_ld3dd_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
42 | +DEF_HELPER_FLAGS_4(sve_ld4dd_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
43 | + | ||
44 | +DEF_HELPER_FLAGS_4(sve_ld1bhu_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
45 | +DEF_HELPER_FLAGS_4(sve_ld1bsu_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
46 | +DEF_HELPER_FLAGS_4(sve_ld1bdu_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
47 | +DEF_HELPER_FLAGS_4(sve_ld1bhs_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
48 | +DEF_HELPER_FLAGS_4(sve_ld1bss_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
49 | +DEF_HELPER_FLAGS_4(sve_ld1bds_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
50 | + | ||
51 | +DEF_HELPER_FLAGS_4(sve_ld1hsu_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
52 | +DEF_HELPER_FLAGS_4(sve_ld1hdu_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
53 | +DEF_HELPER_FLAGS_4(sve_ld1hss_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
54 | +DEF_HELPER_FLAGS_4(sve_ld1hds_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
55 | + | ||
56 | +DEF_HELPER_FLAGS_4(sve_ld1sdu_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
57 | +DEF_HELPER_FLAGS_4(sve_ld1sds_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
58 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/target/arm/sve_helper.c | ||
61 | +++ b/target/arm/sve_helper.c | ||
62 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(sve_while)(void *vd, uint32_t count, uint32_t pred_desc) | ||
63 | |||
64 | return predtest_ones(d, oprsz, esz_mask); | ||
65 | } | ||
66 | + | ||
67 | +/* | ||
68 | + * Load contiguous data, protected by a governing predicate. | ||
69 | + */ | ||
70 | +#define DO_LD1(NAME, FN, TYPEE, TYPEM, H) \ | ||
71 | +static void do_##NAME(CPUARMState *env, void *vd, void *vg, \ | ||
72 | + target_ulong addr, intptr_t oprsz, \ | ||
73 | + uintptr_t ra) \ | ||
74 | +{ \ | ||
75 | + intptr_t i = 0; \ | ||
76 | + do { \ | ||
77 | + uint16_t pg = *(uint16_t *)(vg + H1_2(i >> 3)); \ | ||
78 | + do { \ | ||
79 | + TYPEM m = 0; \ | ||
80 | + if (pg & 1) { \ | ||
81 | + m = FN(env, addr, ra); \ | ||
82 | + } \ | ||
83 | + *(TYPEE *)(vd + H(i)) = m; \ | ||
84 | + i += sizeof(TYPEE), pg >>= sizeof(TYPEE); \ | ||
85 | + addr += sizeof(TYPEM); \ | ||
86 | + } while (i & 15); \ | ||
87 | + } while (i < oprsz); \ | ||
88 | +} \ | ||
89 | +void HELPER(NAME)(CPUARMState *env, void *vg, \ | ||
90 | + target_ulong addr, uint32_t desc) \ | ||
91 | +{ \ | ||
92 | + do_##NAME(env, &env->vfp.zregs[simd_data(desc)], vg, \ | ||
93 | + addr, simd_oprsz(desc), GETPC()); \ | ||
94 | +} | 147 | +} |
95 | + | 148 | + |
96 | +#define DO_LD2(NAME, FN, TYPEE, TYPEM, H) \ | 149 | +static const TypeInfo ehci_aw_h3_type_info = { |
97 | +void HELPER(NAME)(CPUARMState *env, void *vg, \ | 150 | + .name = TYPE_AW_H3_EHCI, |
98 | + target_ulong addr, uint32_t desc) \ | 151 | + .parent = TYPE_SYS_BUS_EHCI, |
99 | +{ \ | 152 | + .class_init = ehci_aw_h3_class_init, |
100 | + intptr_t i, oprsz = simd_oprsz(desc); \ | ||
101 | + intptr_t ra = GETPC(); \ | ||
102 | + unsigned rd = simd_data(desc); \ | ||
103 | + void *d1 = &env->vfp.zregs[rd]; \ | ||
104 | + void *d2 = &env->vfp.zregs[(rd + 1) & 31]; \ | ||
105 | + for (i = 0; i < oprsz; ) { \ | ||
106 | + uint16_t pg = *(uint16_t *)(vg + H1_2(i >> 3)); \ | ||
107 | + do { \ | ||
108 | + TYPEM m1 = 0, m2 = 0; \ | ||
109 | + if (pg & 1) { \ | ||
110 | + m1 = FN(env, addr, ra); \ | ||
111 | + m2 = FN(env, addr + sizeof(TYPEM), ra); \ | ||
112 | + } \ | ||
113 | + *(TYPEE *)(d1 + H(i)) = m1; \ | ||
114 | + *(TYPEE *)(d2 + H(i)) = m2; \ | ||
115 | + i += sizeof(TYPEE), pg >>= sizeof(TYPEE); \ | ||
116 | + addr += 2 * sizeof(TYPEM); \ | ||
117 | + } while (i & 15); \ | ||
118 | + } \ | ||
119 | +} | ||
120 | + | ||
121 | +#define DO_LD3(NAME, FN, TYPEE, TYPEM, H) \ | ||
122 | +void HELPER(NAME)(CPUARMState *env, void *vg, \ | ||
123 | + target_ulong addr, uint32_t desc) \ | ||
124 | +{ \ | ||
125 | + intptr_t i, oprsz = simd_oprsz(desc); \ | ||
126 | + intptr_t ra = GETPC(); \ | ||
127 | + unsigned rd = simd_data(desc); \ | ||
128 | + void *d1 = &env->vfp.zregs[rd]; \ | ||
129 | + void *d2 = &env->vfp.zregs[(rd + 1) & 31]; \ | ||
130 | + void *d3 = &env->vfp.zregs[(rd + 2) & 31]; \ | ||
131 | + for (i = 0; i < oprsz; ) { \ | ||
132 | + uint16_t pg = *(uint16_t *)(vg + H1_2(i >> 3)); \ | ||
133 | + do { \ | ||
134 | + TYPEM m1 = 0, m2 = 0, m3 = 0; \ | ||
135 | + if (pg & 1) { \ | ||
136 | + m1 = FN(env, addr, ra); \ | ||
137 | + m2 = FN(env, addr + sizeof(TYPEM), ra); \ | ||
138 | + m3 = FN(env, addr + 2 * sizeof(TYPEM), ra); \ | ||
139 | + } \ | ||
140 | + *(TYPEE *)(d1 + H(i)) = m1; \ | ||
141 | + *(TYPEE *)(d2 + H(i)) = m2; \ | ||
142 | + *(TYPEE *)(d3 + H(i)) = m3; \ | ||
143 | + i += sizeof(TYPEE), pg >>= sizeof(TYPEE); \ | ||
144 | + addr += 3 * sizeof(TYPEM); \ | ||
145 | + } while (i & 15); \ | ||
146 | + } \ | ||
147 | +} | ||
148 | + | ||
149 | +#define DO_LD4(NAME, FN, TYPEE, TYPEM, H) \ | ||
150 | +void HELPER(NAME)(CPUARMState *env, void *vg, \ | ||
151 | + target_ulong addr, uint32_t desc) \ | ||
152 | +{ \ | ||
153 | + intptr_t i, oprsz = simd_oprsz(desc); \ | ||
154 | + intptr_t ra = GETPC(); \ | ||
155 | + unsigned rd = simd_data(desc); \ | ||
156 | + void *d1 = &env->vfp.zregs[rd]; \ | ||
157 | + void *d2 = &env->vfp.zregs[(rd + 1) & 31]; \ | ||
158 | + void *d3 = &env->vfp.zregs[(rd + 2) & 31]; \ | ||
159 | + void *d4 = &env->vfp.zregs[(rd + 3) & 31]; \ | ||
160 | + for (i = 0; i < oprsz; ) { \ | ||
161 | + uint16_t pg = *(uint16_t *)(vg + H1_2(i >> 3)); \ | ||
162 | + do { \ | ||
163 | + TYPEM m1 = 0, m2 = 0, m3 = 0, m4 = 0; \ | ||
164 | + if (pg & 1) { \ | ||
165 | + m1 = FN(env, addr, ra); \ | ||
166 | + m2 = FN(env, addr + sizeof(TYPEM), ra); \ | ||
167 | + m3 = FN(env, addr + 2 * sizeof(TYPEM), ra); \ | ||
168 | + m4 = FN(env, addr + 3 * sizeof(TYPEM), ra); \ | ||
169 | + } \ | ||
170 | + *(TYPEE *)(d1 + H(i)) = m1; \ | ||
171 | + *(TYPEE *)(d2 + H(i)) = m2; \ | ||
172 | + *(TYPEE *)(d3 + H(i)) = m3; \ | ||
173 | + *(TYPEE *)(d4 + H(i)) = m4; \ | ||
174 | + i += sizeof(TYPEE), pg >>= sizeof(TYPEE); \ | ||
175 | + addr += 4 * sizeof(TYPEM); \ | ||
176 | + } while (i & 15); \ | ||
177 | + } \ | ||
178 | +} | ||
179 | + | ||
180 | +DO_LD1(sve_ld1bhu_r, cpu_ldub_data_ra, uint16_t, uint8_t, H1_2) | ||
181 | +DO_LD1(sve_ld1bhs_r, cpu_ldsb_data_ra, uint16_t, int8_t, H1_2) | ||
182 | +DO_LD1(sve_ld1bsu_r, cpu_ldub_data_ra, uint32_t, uint8_t, H1_4) | ||
183 | +DO_LD1(sve_ld1bss_r, cpu_ldsb_data_ra, uint32_t, int8_t, H1_4) | ||
184 | +DO_LD1(sve_ld1bdu_r, cpu_ldub_data_ra, uint64_t, uint8_t, ) | ||
185 | +DO_LD1(sve_ld1bds_r, cpu_ldsb_data_ra, uint64_t, int8_t, ) | ||
186 | + | ||
187 | +DO_LD1(sve_ld1hsu_r, cpu_lduw_data_ra, uint32_t, uint16_t, H1_4) | ||
188 | +DO_LD1(sve_ld1hss_r, cpu_ldsw_data_ra, uint32_t, int8_t, H1_4) | ||
189 | +DO_LD1(sve_ld1hdu_r, cpu_lduw_data_ra, uint64_t, uint16_t, ) | ||
190 | +DO_LD1(sve_ld1hds_r, cpu_ldsw_data_ra, uint64_t, int16_t, ) | ||
191 | + | ||
192 | +DO_LD1(sve_ld1sdu_r, cpu_ldl_data_ra, uint64_t, uint32_t, ) | ||
193 | +DO_LD1(sve_ld1sds_r, cpu_ldl_data_ra, uint64_t, int32_t, ) | ||
194 | + | ||
195 | +DO_LD1(sve_ld1bb_r, cpu_ldub_data_ra, uint8_t, uint8_t, H1) | ||
196 | +DO_LD2(sve_ld2bb_r, cpu_ldub_data_ra, uint8_t, uint8_t, H1) | ||
197 | +DO_LD3(sve_ld3bb_r, cpu_ldub_data_ra, uint8_t, uint8_t, H1) | ||
198 | +DO_LD4(sve_ld4bb_r, cpu_ldub_data_ra, uint8_t, uint8_t, H1) | ||
199 | + | ||
200 | +DO_LD1(sve_ld1hh_r, cpu_lduw_data_ra, uint16_t, uint16_t, H1_2) | ||
201 | +DO_LD2(sve_ld2hh_r, cpu_lduw_data_ra, uint16_t, uint16_t, H1_2) | ||
202 | +DO_LD3(sve_ld3hh_r, cpu_lduw_data_ra, uint16_t, uint16_t, H1_2) | ||
203 | +DO_LD4(sve_ld4hh_r, cpu_lduw_data_ra, uint16_t, uint16_t, H1_2) | ||
204 | + | ||
205 | +DO_LD1(sve_ld1ss_r, cpu_ldl_data_ra, uint32_t, uint32_t, H1_4) | ||
206 | +DO_LD2(sve_ld2ss_r, cpu_ldl_data_ra, uint32_t, uint32_t, H1_4) | ||
207 | +DO_LD3(sve_ld3ss_r, cpu_ldl_data_ra, uint32_t, uint32_t, H1_4) | ||
208 | +DO_LD4(sve_ld4ss_r, cpu_ldl_data_ra, uint32_t, uint32_t, H1_4) | ||
209 | + | ||
210 | +DO_LD1(sve_ld1dd_r, cpu_ldq_data_ra, uint64_t, uint64_t, ) | ||
211 | +DO_LD2(sve_ld2dd_r, cpu_ldq_data_ra, uint64_t, uint64_t, ) | ||
212 | +DO_LD3(sve_ld3dd_r, cpu_ldq_data_ra, uint64_t, uint64_t, ) | ||
213 | +DO_LD4(sve_ld4dd_r, cpu_ldq_data_ra, uint64_t, uint64_t, ) | ||
214 | + | ||
215 | +#undef DO_LD1 | ||
216 | +#undef DO_LD2 | ||
217 | +#undef DO_LD3 | ||
218 | +#undef DO_LD4 | ||
219 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
220 | index XXXXXXX..XXXXXXX 100644 | ||
221 | --- a/target/arm/translate-sve.c | ||
222 | +++ b/target/arm/translate-sve.c | ||
223 | @@ -XXX,XX +XXX,XX @@ typedef void gen_helper_gvec_flags_3(TCGv_i32, TCGv_ptr, TCGv_ptr, | ||
224 | typedef void gen_helper_gvec_flags_4(TCGv_i32, TCGv_ptr, TCGv_ptr, | ||
225 | TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
226 | |||
227 | +typedef void gen_helper_gvec_mem(TCGv_env, TCGv_ptr, TCGv_i64, TCGv_i32); | ||
228 | + | ||
229 | /* | ||
230 | * Helpers for extracting complex instruction fields. | ||
231 | */ | ||
232 | @@ -XXX,XX +XXX,XX @@ static inline int expand_imm_sh8u(int x) | ||
233 | return (uint8_t)x << (x & 0x100 ? 8 : 0); | ||
234 | } | ||
235 | |||
236 | +/* Convert a 2-bit memory size (msz) to a 4-bit data type (dtype) | ||
237 | + * with unsigned data. C.f. SVE Memory Contiguous Load Group. | ||
238 | + */ | ||
239 | +static inline int msz_dtype(int msz) | ||
240 | +{ | ||
241 | + static const uint8_t dtype[4] = { 0, 5, 10, 15 }; | ||
242 | + return dtype[msz]; | ||
243 | +} | ||
244 | + | ||
245 | /* | ||
246 | * Include the generated decoder. | ||
247 | */ | ||
248 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDR_pri(DisasContext *s, arg_rri *a, uint32_t insn) | ||
249 | } | ||
250 | return true; | ||
251 | } | ||
252 | + | ||
253 | +/* | ||
254 | + *** SVE Memory - Contiguous Load Group | ||
255 | + */ | ||
256 | + | ||
257 | +/* The memory mode of the dtype. */ | ||
258 | +static const TCGMemOp dtype_mop[16] = { | ||
259 | + MO_UB, MO_UB, MO_UB, MO_UB, | ||
260 | + MO_SL, MO_UW, MO_UW, MO_UW, | ||
261 | + MO_SW, MO_SW, MO_UL, MO_UL, | ||
262 | + MO_SB, MO_SB, MO_SB, MO_Q | ||
263 | +}; | 153 | +}; |
264 | + | 154 | + |
265 | +#define dtype_msz(x) (dtype_mop[x] & MO_SIZE) | 155 | static void ehci_tegra2_class_init(ObjectClass *oc, void *data) |
266 | + | 156 | { |
267 | +/* The vector element size of dtype. */ | 157 | SysBusEHCIClass *sec = SYS_BUS_EHCI_CLASS(oc); |
268 | +static const uint8_t dtype_esz[16] = { | 158 | @@ -XXX,XX +XXX,XX @@ static void ehci_sysbus_register_types(void) |
269 | + 0, 1, 2, 3, | 159 | type_register_static(&ehci_type_info); |
270 | + 3, 1, 2, 3, | 160 | type_register_static(&ehci_platform_type_info); |
271 | + 3, 2, 2, 3, | 161 | type_register_static(&ehci_exynos4210_type_info); |
272 | + 3, 2, 1, 3 | 162 | + type_register_static(&ehci_aw_h3_type_info); |
273 | +}; | 163 | type_register_static(&ehci_tegra2_type_info); |
274 | + | 164 | type_register_static(&ehci_ppc4xx_type_info); |
275 | +static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | 165 | type_register_static(&ehci_fusbh200_type_info); |
276 | + gen_helper_gvec_mem *fn) | 166 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
277 | +{ | ||
278 | + unsigned vsz = vec_full_reg_size(s); | ||
279 | + TCGv_ptr t_pg; | ||
280 | + TCGv_i32 desc; | ||
281 | + | ||
282 | + /* For e.g. LD4, there are not enough arguments to pass all 4 | ||
283 | + * registers as pointers, so encode the regno into the data field. | ||
284 | + * For consistency, do this even for LD1. | ||
285 | + */ | ||
286 | + desc = tcg_const_i32(simd_desc(vsz, vsz, zt)); | ||
287 | + t_pg = tcg_temp_new_ptr(); | ||
288 | + | ||
289 | + tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, pg)); | ||
290 | + fn(cpu_env, t_pg, addr, desc); | ||
291 | + | ||
292 | + tcg_temp_free_ptr(t_pg); | ||
293 | + tcg_temp_free_i32(desc); | ||
294 | +} | ||
295 | + | ||
296 | +static void do_ld_zpa(DisasContext *s, int zt, int pg, | ||
297 | + TCGv_i64 addr, int dtype, int nreg) | ||
298 | +{ | ||
299 | + static gen_helper_gvec_mem * const fns[16][4] = { | ||
300 | + { gen_helper_sve_ld1bb_r, gen_helper_sve_ld2bb_r, | ||
301 | + gen_helper_sve_ld3bb_r, gen_helper_sve_ld4bb_r }, | ||
302 | + { gen_helper_sve_ld1bhu_r, NULL, NULL, NULL }, | ||
303 | + { gen_helper_sve_ld1bsu_r, NULL, NULL, NULL }, | ||
304 | + { gen_helper_sve_ld1bdu_r, NULL, NULL, NULL }, | ||
305 | + | ||
306 | + { gen_helper_sve_ld1sds_r, NULL, NULL, NULL }, | ||
307 | + { gen_helper_sve_ld1hh_r, gen_helper_sve_ld2hh_r, | ||
308 | + gen_helper_sve_ld3hh_r, gen_helper_sve_ld4hh_r }, | ||
309 | + { gen_helper_sve_ld1hsu_r, NULL, NULL, NULL }, | ||
310 | + { gen_helper_sve_ld1hdu_r, NULL, NULL, NULL }, | ||
311 | + | ||
312 | + { gen_helper_sve_ld1hds_r, NULL, NULL, NULL }, | ||
313 | + { gen_helper_sve_ld1hss_r, NULL, NULL, NULL }, | ||
314 | + { gen_helper_sve_ld1ss_r, gen_helper_sve_ld2ss_r, | ||
315 | + gen_helper_sve_ld3ss_r, gen_helper_sve_ld4ss_r }, | ||
316 | + { gen_helper_sve_ld1sdu_r, NULL, NULL, NULL }, | ||
317 | + | ||
318 | + { gen_helper_sve_ld1bds_r, NULL, NULL, NULL }, | ||
319 | + { gen_helper_sve_ld1bss_r, NULL, NULL, NULL }, | ||
320 | + { gen_helper_sve_ld1bhs_r, NULL, NULL, NULL }, | ||
321 | + { gen_helper_sve_ld1dd_r, gen_helper_sve_ld2dd_r, | ||
322 | + gen_helper_sve_ld3dd_r, gen_helper_sve_ld4dd_r }, | ||
323 | + }; | ||
324 | + gen_helper_gvec_mem *fn = fns[dtype][nreg]; | ||
325 | + | ||
326 | + /* While there are holes in the table, they are not | ||
327 | + * accessible via the instruction encoding. | ||
328 | + */ | ||
329 | + assert(fn != NULL); | ||
330 | + do_mem_zpa(s, zt, pg, addr, fn); | ||
331 | +} | ||
332 | + | ||
333 | +static bool trans_LD_zprr(DisasContext *s, arg_rprr_load *a, uint32_t insn) | ||
334 | +{ | ||
335 | + if (a->rm == 31) { | ||
336 | + return false; | ||
337 | + } | ||
338 | + if (sve_access_check(s)) { | ||
339 | + TCGv_i64 addr = new_tmp_a64(s); | ||
340 | + tcg_gen_muli_i64(addr, cpu_reg(s, a->rm), | ||
341 | + (a->nreg + 1) << dtype_msz(a->dtype)); | ||
342 | + tcg_gen_add_i64(addr, addr, cpu_reg_sp(s, a->rn)); | ||
343 | + do_ld_zpa(s, a->rd, a->pg, addr, a->dtype, a->nreg); | ||
344 | + } | ||
345 | + return true; | ||
346 | +} | ||
347 | + | ||
348 | +static bool trans_LD_zpri(DisasContext *s, arg_rpri_load *a, uint32_t insn) | ||
349 | +{ | ||
350 | + if (sve_access_check(s)) { | ||
351 | + int vsz = vec_full_reg_size(s); | ||
352 | + int elements = vsz >> dtype_esz[a->dtype]; | ||
353 | + TCGv_i64 addr = new_tmp_a64(s); | ||
354 | + | ||
355 | + tcg_gen_addi_i64(addr, cpu_reg_sp(s, a->rn), | ||
356 | + (a->imm * elements * (a->nreg + 1)) | ||
357 | + << dtype_msz(a->dtype)); | ||
358 | + do_ld_zpa(s, a->rd, a->pg, addr, a->dtype, a->nreg); | ||
359 | + } | ||
360 | + return true; | ||
361 | +} | ||
362 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
363 | index XXXXXXX..XXXXXXX 100644 | 167 | index XXXXXXX..XXXXXXX 100644 |
364 | --- a/target/arm/sve.decode | 168 | --- a/hw/arm/Kconfig |
365 | +++ b/target/arm/sve.decode | 169 | +++ b/hw/arm/Kconfig |
366 | @@ -XXX,XX +XXX,XX @@ | 170 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_H3 |
367 | # Unsigned 8-bit immediate, optionally shifted left by 8. | 171 | select ARM_TIMER |
368 | %sh8_i8u 5:9 !function=expand_imm_sh8u | 172 | select ARM_GIC |
369 | 173 | select UNIMP | |
370 | +# Unsigned load of msz into esz=2, represented as a dtype. | 174 | + select USB_OHCI |
371 | +%msz_dtype 23:2 !function=msz_dtype | 175 | + select USB_EHCI_SYSBUS |
372 | + | 176 | |
373 | # Either a copy of rd (at bit 0), or a different source | 177 | config RASPI |
374 | # as propagated via the MOVPRFX instruction. | 178 | bool |
375 | %reg_movprfx 0:5 | ||
376 | @@ -XXX,XX +XXX,XX @@ | ||
377 | &incdec2_cnt rd rn pat esz imm d u | ||
378 | &incdec_pred rd pg esz d u | ||
379 | &incdec2_pred rd rn pg esz d u | ||
380 | +&rprr_load rd pg rn rm dtype nreg | ||
381 | +&rpri_load rd pg rn imm dtype nreg | ||
382 | |||
383 | ########################################################################### | ||
384 | # Named instruction formats. These are generally used to | ||
385 | @@ -XXX,XX +XXX,XX @@ | ||
386 | @incdec2_pred ........ esz:2 .... .. ..... .. pg:4 rd:5 \ | ||
387 | &incdec2_pred rn=%reg_movprfx | ||
388 | |||
389 | +# Loads; user must fill in NREG. | ||
390 | +@rprr_load_dt ....... dtype:4 rm:5 ... pg:3 rn:5 rd:5 &rprr_load | ||
391 | +@rpri_load_dt ....... dtype:4 . imm:s4 ... pg:3 rn:5 rd:5 &rpri_load | ||
392 | + | ||
393 | +@rprr_load_msz ....... .... rm:5 ... pg:3 rn:5 rd:5 \ | ||
394 | + &rprr_load dtype=%msz_dtype | ||
395 | +@rpri_load_msz ....... .... . imm:s4 ... pg:3 rn:5 rd:5 \ | ||
396 | + &rpri_load dtype=%msz_dtype | ||
397 | + | ||
398 | ########################################################################### | ||
399 | # Instruction patterns. Grouped according to the SVE encodingindex.xhtml. | ||
400 | |||
401 | @@ -XXX,XX +XXX,XX @@ LDR_pri 10000101 10 ...... 000 ... ..... 0 .... @pd_rn_i9 | ||
402 | |||
403 | # SVE load vector register | ||
404 | LDR_zri 10000101 10 ...... 010 ... ..... ..... @rd_rn_i9 | ||
405 | + | ||
406 | +### SVE Memory Contiguous Load Group | ||
407 | + | ||
408 | +# SVE contiguous load (scalar plus scalar) | ||
409 | +LD_zprr 1010010 .... ..... 010 ... ..... ..... @rprr_load_dt nreg=0 | ||
410 | + | ||
411 | +# SVE contiguous load (scalar plus immediate) | ||
412 | +LD_zpri 1010010 .... 0.... 101 ... ..... ..... @rpri_load_dt nreg=0 | ||
413 | + | ||
414 | +# SVE contiguous non-temporal load (scalar plus scalar) | ||
415 | +# LDNT1B, LDNT1H, LDNT1W, LDNT1D | ||
416 | +# SVE load multiple structures (scalar plus scalar) | ||
417 | +# LD2B, LD2H, LD2W, LD2D; etc. | ||
418 | +LD_zprr 1010010 .. nreg:2 ..... 110 ... ..... ..... @rprr_load_msz | ||
419 | + | ||
420 | +# SVE contiguous non-temporal load (scalar plus immediate) | ||
421 | +# LDNT1B, LDNT1H, LDNT1W, LDNT1D | ||
422 | +# SVE load multiple structures (scalar plus immediate) | ||
423 | +# LD2B, LD2H, LD2W, LD2D; etc. | ||
424 | +LD_zpri 1010010 .. nreg:2 0.... 111 ... ..... ..... @rpri_load_msz | ||
425 | -- | 179 | -- |
426 | 2.17.1 | 180 | 2.20.1 |
427 | 181 | ||
428 | 182 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 3 | The Allwinner H3 System on Chip has an System Control |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | module that provides system wide generic controls and |
5 | Message-id: 20180627043328.11531-23-richard.henderson@linaro.org | 5 | device information. This commit adds support for the |
6 | Allwinner H3 System Control module. | ||
7 | |||
8 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
11 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
12 | Message-id: 20200311221854.30370-6-nieklinnenbank@gmail.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 14 | --- |
8 | target/arm/helper-sve.h | 4 +++ | 15 | hw/misc/Makefile.objs | 1 + |
9 | target/arm/sve_helper.c | 70 ++++++++++++++++++++++++++++++++++++++ | 16 | include/hw/arm/allwinner-h3.h | 3 + |
10 | target/arm/translate-sve.c | 27 +++++++++++++++ | 17 | include/hw/misc/allwinner-h3-sysctrl.h | 67 ++++++++++++ |
11 | target/arm/sve.decode | 3 ++ | 18 | hw/arm/allwinner-h3.c | 9 +- |
12 | 4 files changed, 104 insertions(+) | 19 | hw/misc/allwinner-h3-sysctrl.c | 140 +++++++++++++++++++++++++ |
13 | 20 | 5 files changed, 219 insertions(+), 1 deletion(-) | |
14 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h | 21 | create mode 100644 include/hw/misc/allwinner-h3-sysctrl.h |
22 | create mode 100644 hw/misc/allwinner-h3-sysctrl.c | ||
23 | |||
24 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | ||
15 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper-sve.h | 26 | --- a/hw/misc/Makefile.objs |
17 | +++ b/target/arm/helper-sve.h | 27 | +++ b/hw/misc/Makefile.objs |
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(sve_fnmls_zpzzz_h, TCG_CALL_NO_RWG, void, env, ptr, i32) | 28 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_MACIO) += macio/ |
19 | DEF_HELPER_FLAGS_3(sve_fnmls_zpzzz_s, TCG_CALL_NO_RWG, void, env, ptr, i32) | 29 | common-obj-$(CONFIG_IVSHMEM_DEVICE) += ivshmem.o |
20 | DEF_HELPER_FLAGS_3(sve_fnmls_zpzzz_d, TCG_CALL_NO_RWG, void, env, ptr, i32) | 30 | |
21 | 31 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-ccu.o | |
22 | +DEF_HELPER_FLAGS_5(sve_ftmad_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 32 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-sysctrl.o |
23 | +DEF_HELPER_FLAGS_5(sve_ftmad_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 33 | common-obj-$(CONFIG_REALVIEW) += arm_sysctl.o |
24 | +DEF_HELPER_FLAGS_5(sve_ftmad_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 34 | common-obj-$(CONFIG_NSERIES) += cbus.o |
25 | + | 35 | common-obj-$(CONFIG_ECCMEMCTL) += eccmemctl.o |
26 | DEF_HELPER_FLAGS_4(sve_ld1bb_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | 36 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h |
27 | DEF_HELPER_FLAGS_4(sve_ld2bb_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
28 | DEF_HELPER_FLAGS_4(sve_ld3bb_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
29 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | 37 | index XXXXXXX..XXXXXXX 100644 |
31 | --- a/target/arm/sve_helper.c | 38 | --- a/include/hw/arm/allwinner-h3.h |
32 | +++ b/target/arm/sve_helper.c | 39 | +++ b/include/hw/arm/allwinner-h3.h |
33 | @@ -XXX,XX +XXX,XX @@ DO_FPCMP_PPZ0_ALL(sve_fcmlt0, DO_FCMLT) | 40 | @@ -XXX,XX +XXX,XX @@ |
34 | DO_FPCMP_PPZ0_ALL(sve_fcmeq0, DO_FCMEQ) | 41 | #include "hw/timer/allwinner-a10-pit.h" |
35 | DO_FPCMP_PPZ0_ALL(sve_fcmne0, DO_FCMNE) | 42 | #include "hw/intc/arm_gic.h" |
36 | 43 | #include "hw/misc/allwinner-h3-ccu.h" | |
37 | +/* FP Trig Multiply-Add. */ | 44 | +#include "hw/misc/allwinner-h3-sysctrl.h" |
38 | + | 45 | #include "target/arm/cpu.h" |
39 | +void HELPER(sve_ftmad_h)(void *vd, void *vn, void *vm, void *vs, uint32_t desc) | 46 | |
40 | +{ | 47 | /** |
41 | + static const float16 coeff[16] = { | 48 | @@ -XXX,XX +XXX,XX @@ enum { |
42 | + 0x3c00, 0xb155, 0x2030, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, | 49 | AW_H3_SRAM_A1, |
43 | + 0x3c00, 0xb800, 0x293a, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, | 50 | AW_H3_SRAM_A2, |
44 | + }; | 51 | AW_H3_SRAM_C, |
45 | + intptr_t i, opr_sz = simd_oprsz(desc) / sizeof(float16); | 52 | + AW_H3_SYSCTRL, |
46 | + intptr_t x = simd_data(desc); | 53 | AW_H3_EHCI0, |
47 | + float16 *d = vd, *n = vn, *m = vm; | 54 | AW_H3_OHCI0, |
48 | + for (i = 0; i < opr_sz; i++) { | 55 | AW_H3_EHCI1, |
49 | + float16 mm = m[i]; | 56 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { |
50 | + intptr_t xx = x; | 57 | const hwaddr *memmap; |
51 | + if (float16_is_neg(mm)) { | 58 | AwA10PITState timer; |
52 | + mm = float16_abs(mm); | 59 | AwH3ClockCtlState ccu; |
53 | + xx += 8; | 60 | + AwH3SysCtrlState sysctrl; |
54 | + } | 61 | GICState gic; |
55 | + d[i] = float16_muladd(n[i], mm, coeff[xx], 0, vs); | 62 | MemoryRegion sram_a1; |
63 | MemoryRegion sram_a2; | ||
64 | diff --git a/include/hw/misc/allwinner-h3-sysctrl.h b/include/hw/misc/allwinner-h3-sysctrl.h | ||
65 | new file mode 100644 | ||
66 | index XXXXXXX..XXXXXXX | ||
67 | --- /dev/null | ||
68 | +++ b/include/hw/misc/allwinner-h3-sysctrl.h | ||
69 | @@ -XXX,XX +XXX,XX @@ | ||
70 | +/* | ||
71 | + * Allwinner H3 System Control emulation | ||
72 | + * | ||
73 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
74 | + * | ||
75 | + * This program is free software: you can redistribute it and/or modify | ||
76 | + * it under the terms of the GNU General Public License as published by | ||
77 | + * the Free Software Foundation, either version 2 of the License, or | ||
78 | + * (at your option) any later version. | ||
79 | + * | ||
80 | + * This program is distributed in the hope that it will be useful, | ||
81 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
82 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
83 | + * GNU General Public License for more details. | ||
84 | + * | ||
85 | + * You should have received a copy of the GNU General Public License | ||
86 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
87 | + */ | ||
88 | + | ||
89 | +#ifndef HW_MISC_ALLWINNER_H3_SYSCTRL_H | ||
90 | +#define HW_MISC_ALLWINNER_H3_SYSCTRL_H | ||
91 | + | ||
92 | +#include "qom/object.h" | ||
93 | +#include "hw/sysbus.h" | ||
94 | + | ||
95 | +/** | ||
96 | + * @name Constants | ||
97 | + * @{ | ||
98 | + */ | ||
99 | + | ||
100 | +/** Highest register address used by System Control device */ | ||
101 | +#define AW_H3_SYSCTRL_REGS_MAXADDR (0x30) | ||
102 | + | ||
103 | +/** Total number of known registers */ | ||
104 | +#define AW_H3_SYSCTRL_REGS_NUM ((AW_H3_SYSCTRL_REGS_MAXADDR / \ | ||
105 | + sizeof(uint32_t)) + 1) | ||
106 | + | ||
107 | +/** @} */ | ||
108 | + | ||
109 | +/** | ||
110 | + * @name Object model | ||
111 | + * @{ | ||
112 | + */ | ||
113 | + | ||
114 | +#define TYPE_AW_H3_SYSCTRL "allwinner-h3-sysctrl" | ||
115 | +#define AW_H3_SYSCTRL(obj) \ | ||
116 | + OBJECT_CHECK(AwH3SysCtrlState, (obj), TYPE_AW_H3_SYSCTRL) | ||
117 | + | ||
118 | +/** @} */ | ||
119 | + | ||
120 | +/** | ||
121 | + * Allwinner H3 System Control object instance state | ||
122 | + */ | ||
123 | +typedef struct AwH3SysCtrlState { | ||
124 | + /*< private >*/ | ||
125 | + SysBusDevice parent_obj; | ||
126 | + /*< public >*/ | ||
127 | + | ||
128 | + /** Maps I/O registers in physical memory */ | ||
129 | + MemoryRegion iomem; | ||
130 | + | ||
131 | + /** Array of hardware registers */ | ||
132 | + uint32_t regs[AW_H3_SYSCTRL_REGS_NUM]; | ||
133 | + | ||
134 | +} AwH3SysCtrlState; | ||
135 | + | ||
136 | +#endif /* HW_MISC_ALLWINNER_H3_SYSCTRL_H */ | ||
137 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
138 | index XXXXXXX..XXXXXXX 100644 | ||
139 | --- a/hw/arm/allwinner-h3.c | ||
140 | +++ b/hw/arm/allwinner-h3.c | ||
141 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
142 | [AW_H3_SRAM_A1] = 0x00000000, | ||
143 | [AW_H3_SRAM_A2] = 0x00044000, | ||
144 | [AW_H3_SRAM_C] = 0x00010000, | ||
145 | + [AW_H3_SYSCTRL] = 0x01c00000, | ||
146 | [AW_H3_EHCI0] = 0x01c1a000, | ||
147 | [AW_H3_OHCI0] = 0x01c1a400, | ||
148 | [AW_H3_EHCI1] = 0x01c1b000, | ||
149 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
150 | } unimplemented[] = { | ||
151 | { "d-engine", 0x01000000, 4 * MiB }, | ||
152 | { "d-inter", 0x01400000, 128 * KiB }, | ||
153 | - { "syscon", 0x01c00000, 4 * KiB }, | ||
154 | { "dma", 0x01c02000, 4 * KiB }, | ||
155 | { "nfdc", 0x01c03000, 4 * KiB }, | ||
156 | { "ts", 0x01c06000, 4 * KiB }, | ||
157 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
158 | |||
159 | sysbus_init_child_obj(obj, "ccu", &s->ccu, sizeof(s->ccu), | ||
160 | TYPE_AW_H3_CCU); | ||
161 | + | ||
162 | + sysbus_init_child_obj(obj, "sysctrl", &s->sysctrl, sizeof(s->sysctrl), | ||
163 | + TYPE_AW_H3_SYSCTRL); | ||
164 | } | ||
165 | |||
166 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
167 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
168 | qdev_init_nofail(DEVICE(&s->ccu)); | ||
169 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccu), 0, s->memmap[AW_H3_CCU]); | ||
170 | |||
171 | + /* System Control */ | ||
172 | + qdev_init_nofail(DEVICE(&s->sysctrl)); | ||
173 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysctrl), 0, s->memmap[AW_H3_SYSCTRL]); | ||
174 | + | ||
175 | /* Universal Serial Bus */ | ||
176 | sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], | ||
177 | qdev_get_gpio_in(DEVICE(&s->gic), | ||
178 | diff --git a/hw/misc/allwinner-h3-sysctrl.c b/hw/misc/allwinner-h3-sysctrl.c | ||
179 | new file mode 100644 | ||
180 | index XXXXXXX..XXXXXXX | ||
181 | --- /dev/null | ||
182 | +++ b/hw/misc/allwinner-h3-sysctrl.c | ||
183 | @@ -XXX,XX +XXX,XX @@ | ||
184 | +/* | ||
185 | + * Allwinner H3 System Control emulation | ||
186 | + * | ||
187 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
188 | + * | ||
189 | + * This program is free software: you can redistribute it and/or modify | ||
190 | + * it under the terms of the GNU General Public License as published by | ||
191 | + * the Free Software Foundation, either version 2 of the License, or | ||
192 | + * (at your option) any later version. | ||
193 | + * | ||
194 | + * This program is distributed in the hope that it will be useful, | ||
195 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
196 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
197 | + * GNU General Public License for more details. | ||
198 | + * | ||
199 | + * You should have received a copy of the GNU General Public License | ||
200 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
201 | + */ | ||
202 | + | ||
203 | +#include "qemu/osdep.h" | ||
204 | +#include "qemu/units.h" | ||
205 | +#include "hw/sysbus.h" | ||
206 | +#include "migration/vmstate.h" | ||
207 | +#include "qemu/log.h" | ||
208 | +#include "qemu/module.h" | ||
209 | +#include "hw/misc/allwinner-h3-sysctrl.h" | ||
210 | + | ||
211 | +/* System Control register offsets */ | ||
212 | +enum { | ||
213 | + REG_VER = 0x24, /* Version */ | ||
214 | + REG_EMAC_PHY_CLK = 0x30, /* EMAC PHY Clock */ | ||
215 | +}; | ||
216 | + | ||
217 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) | ||
218 | + | ||
219 | +/* System Control register reset values */ | ||
220 | +enum { | ||
221 | + REG_VER_RST = 0x0, | ||
222 | + REG_EMAC_PHY_CLK_RST = 0x58000, | ||
223 | +}; | ||
224 | + | ||
225 | +static uint64_t allwinner_h3_sysctrl_read(void *opaque, hwaddr offset, | ||
226 | + unsigned size) | ||
227 | +{ | ||
228 | + const AwH3SysCtrlState *s = AW_H3_SYSCTRL(opaque); | ||
229 | + const uint32_t idx = REG_INDEX(offset); | ||
230 | + | ||
231 | + if (idx >= AW_H3_SYSCTRL_REGS_NUM) { | ||
232 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
233 | + __func__, (uint32_t)offset); | ||
234 | + return 0; | ||
56 | + } | 235 | + } |
57 | +} | 236 | + |
58 | + | 237 | + return s->regs[idx]; |
59 | +void HELPER(sve_ftmad_s)(void *vd, void *vn, void *vm, void *vs, uint32_t desc) | 238 | +} |
60 | +{ | 239 | + |
61 | + static const float32 coeff[16] = { | 240 | +static void allwinner_h3_sysctrl_write(void *opaque, hwaddr offset, |
62 | + 0x3f800000, 0xbe2aaaab, 0x3c088886, 0xb95008b9, | 241 | + uint64_t val, unsigned size) |
63 | + 0x36369d6d, 0x00000000, 0x00000000, 0x00000000, | 242 | +{ |
64 | + 0x3f800000, 0xbf000000, 0x3d2aaaa6, 0xbab60705, | 243 | + AwH3SysCtrlState *s = AW_H3_SYSCTRL(opaque); |
65 | + 0x37cd37cc, 0x00000000, 0x00000000, 0x00000000, | 244 | + const uint32_t idx = REG_INDEX(offset); |
66 | + }; | 245 | + |
67 | + intptr_t i, opr_sz = simd_oprsz(desc) / sizeof(float32); | 246 | + if (idx >= AW_H3_SYSCTRL_REGS_NUM) { |
68 | + intptr_t x = simd_data(desc); | 247 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", |
69 | + float32 *d = vd, *n = vn, *m = vm; | 248 | + __func__, (uint32_t)offset); |
70 | + for (i = 0; i < opr_sz; i++) { | 249 | + return; |
71 | + float32 mm = m[i]; | ||
72 | + intptr_t xx = x; | ||
73 | + if (float32_is_neg(mm)) { | ||
74 | + mm = float32_abs(mm); | ||
75 | + xx += 8; | ||
76 | + } | ||
77 | + d[i] = float32_muladd(n[i], mm, coeff[xx], 0, vs); | ||
78 | + } | 250 | + } |
79 | +} | 251 | + |
80 | + | 252 | + switch (offset) { |
81 | +void HELPER(sve_ftmad_d)(void *vd, void *vn, void *vm, void *vs, uint32_t desc) | 253 | + case REG_VER: /* Version */ |
82 | +{ | 254 | + break; |
83 | + static const float64 coeff[16] = { | 255 | + default: |
84 | + 0x3ff0000000000000ull, 0xbfc5555555555543ull, | 256 | + s->regs[idx] = (uint32_t) val; |
85 | + 0x3f8111111110f30cull, 0xbf2a01a019b92fc6ull, | 257 | + break; |
86 | + 0x3ec71de351f3d22bull, 0xbe5ae5e2b60f7b91ull, | ||
87 | + 0x3de5d8408868552full, 0x0000000000000000ull, | ||
88 | + 0x3ff0000000000000ull, 0xbfe0000000000000ull, | ||
89 | + 0x3fa5555555555536ull, 0xbf56c16c16c13a0bull, | ||
90 | + 0x3efa01a019b1e8d8ull, 0xbe927e4f7282f468ull, | ||
91 | + 0x3e21ee96d2641b13ull, 0xbda8f76380fbb401ull, | ||
92 | + }; | ||
93 | + intptr_t i, opr_sz = simd_oprsz(desc) / sizeof(float64); | ||
94 | + intptr_t x = simd_data(desc); | ||
95 | + float64 *d = vd, *n = vn, *m = vm; | ||
96 | + for (i = 0; i < opr_sz; i++) { | ||
97 | + float64 mm = m[i]; | ||
98 | + intptr_t xx = x; | ||
99 | + if (float64_is_neg(mm)) { | ||
100 | + mm = float64_abs(mm); | ||
101 | + xx += 8; | ||
102 | + } | ||
103 | + d[i] = float64_muladd(n[i], mm, coeff[xx], 0, vs); | ||
104 | + } | 258 | + } |
105 | +} | 259 | +} |
106 | + | 260 | + |
107 | /* | 261 | +static const MemoryRegionOps allwinner_h3_sysctrl_ops = { |
108 | * Load contiguous data, protected by a governing predicate. | 262 | + .read = allwinner_h3_sysctrl_read, |
109 | */ | 263 | + .write = allwinner_h3_sysctrl_write, |
110 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 264 | + .endianness = DEVICE_NATIVE_ENDIAN, |
111 | index XXXXXXX..XXXXXXX 100644 | 265 | + .valid = { |
112 | --- a/target/arm/translate-sve.c | 266 | + .min_access_size = 4, |
113 | +++ b/target/arm/translate-sve.c | 267 | + .max_access_size = 4, |
114 | @@ -XXX,XX +XXX,XX @@ DO_PPZ(FCMNE_ppz0, fcmne0) | 268 | + }, |
115 | 269 | + .impl.min_access_size = 4, | |
116 | #undef DO_PPZ | 270 | +}; |
117 | 271 | + | |
118 | +/* | 272 | +static void allwinner_h3_sysctrl_reset(DeviceState *dev) |
119 | + *** SVE floating-point trig multiply-add coefficient | 273 | +{ |
120 | + */ | 274 | + AwH3SysCtrlState *s = AW_H3_SYSCTRL(dev); |
121 | + | 275 | + |
122 | +static bool trans_FTMAD(DisasContext *s, arg_FTMAD *a, uint32_t insn) | 276 | + /* Set default values for registers */ |
123 | +{ | 277 | + s->regs[REG_INDEX(REG_VER)] = REG_VER_RST; |
124 | + static gen_helper_gvec_3_ptr * const fns[3] = { | 278 | + s->regs[REG_INDEX(REG_EMAC_PHY_CLK)] = REG_EMAC_PHY_CLK_RST; |
125 | + gen_helper_sve_ftmad_h, | 279 | +} |
126 | + gen_helper_sve_ftmad_s, | 280 | + |
127 | + gen_helper_sve_ftmad_d, | 281 | +static void allwinner_h3_sysctrl_init(Object *obj) |
128 | + }; | 282 | +{ |
129 | + | 283 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
130 | + if (a->esz == 0) { | 284 | + AwH3SysCtrlState *s = AW_H3_SYSCTRL(obj); |
131 | + return false; | 285 | + |
286 | + /* Memory mapping */ | ||
287 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_h3_sysctrl_ops, s, | ||
288 | + TYPE_AW_H3_SYSCTRL, 4 * KiB); | ||
289 | + sysbus_init_mmio(sbd, &s->iomem); | ||
290 | +} | ||
291 | + | ||
292 | +static const VMStateDescription allwinner_h3_sysctrl_vmstate = { | ||
293 | + .name = "allwinner-h3-sysctrl", | ||
294 | + .version_id = 1, | ||
295 | + .minimum_version_id = 1, | ||
296 | + .fields = (VMStateField[]) { | ||
297 | + VMSTATE_UINT32_ARRAY(regs, AwH3SysCtrlState, AW_H3_SYSCTRL_REGS_NUM), | ||
298 | + VMSTATE_END_OF_LIST() | ||
132 | + } | 299 | + } |
133 | + if (sve_access_check(s)) { | 300 | +}; |
134 | + unsigned vsz = vec_full_reg_size(s); | 301 | + |
135 | + TCGv_ptr status = get_fpstatus_ptr(a->esz == MO_16); | 302 | +static void allwinner_h3_sysctrl_class_init(ObjectClass *klass, void *data) |
136 | + tcg_gen_gvec_3_ptr(vec_full_reg_offset(s, a->rd), | 303 | +{ |
137 | + vec_full_reg_offset(s, a->rn), | 304 | + DeviceClass *dc = DEVICE_CLASS(klass); |
138 | + vec_full_reg_offset(s, a->rm), | 305 | + |
139 | + status, vsz, vsz, a->imm, fns[a->esz - 1]); | 306 | + dc->reset = allwinner_h3_sysctrl_reset; |
140 | + tcg_temp_free_ptr(status); | 307 | + dc->vmsd = &allwinner_h3_sysctrl_vmstate; |
141 | + } | 308 | +} |
142 | + return true; | 309 | + |
143 | +} | 310 | +static const TypeInfo allwinner_h3_sysctrl_info = { |
144 | + | 311 | + .name = TYPE_AW_H3_SYSCTRL, |
145 | /* | 312 | + .parent = TYPE_SYS_BUS_DEVICE, |
146 | *** SVE Floating Point Accumulating Reduction Group | 313 | + .instance_init = allwinner_h3_sysctrl_init, |
147 | */ | 314 | + .instance_size = sizeof(AwH3SysCtrlState), |
148 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | 315 | + .class_init = allwinner_h3_sysctrl_class_init, |
149 | index XXXXXXX..XXXXXXX 100644 | 316 | +}; |
150 | --- a/target/arm/sve.decode | 317 | + |
151 | +++ b/target/arm/sve.decode | 318 | +static void allwinner_h3_sysctrl_register(void) |
152 | @@ -XXX,XX +XXX,XX @@ FMINNM_zpzi 01100101 .. 011 101 100 ... 0000 . ..... @rdn_i1 | 319 | +{ |
153 | FMAX_zpzi 01100101 .. 011 110 100 ... 0000 . ..... @rdn_i1 | 320 | + type_register_static(&allwinner_h3_sysctrl_info); |
154 | FMIN_zpzi 01100101 .. 011 111 100 ... 0000 . ..... @rdn_i1 | 321 | +} |
155 | 322 | + | |
156 | +# SVE floating-point trig multiply-add coefficient | 323 | +type_init(allwinner_h3_sysctrl_register) |
157 | +FTMAD 01100101 esz:2 010 imm:3 100000 rm:5 rd:5 rn=%reg_movprfx | ||
158 | + | ||
159 | ### SVE FP Multiply-Add Group | ||
160 | |||
161 | # SVE floating-point multiply-accumulate writing addend | ||
162 | -- | 324 | -- |
163 | 2.17.1 | 325 | 2.20.1 |
164 | 326 | ||
165 | 327 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Various Allwinner System on Chip designs contain multiple processors |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | that can be configured and reset using the generic CPU Configuration |
5 | Message-id: 20180627043328.11531-10-richard.henderson@linaro.org | 5 | module interface. This commit adds support for the Allwinner CPU |
6 | configuration interface which emulates the following features: | ||
7 | |||
8 | * CPU reset | ||
9 | * CPU status | ||
10 | |||
11 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
12 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
13 | Message-id: 20200311221854.30370-7-nieklinnenbank@gmail.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 15 | --- |
8 | target/arm/helper-sve.h | 5 +++ | 16 | hw/misc/Makefile.objs | 1 + |
9 | target/arm/sve_helper.c | 41 +++++++++++++++++++++++++ | 17 | include/hw/arm/allwinner-h3.h | 3 + |
10 | target/arm/translate-sve.c | 62 ++++++++++++++++++++++++++++++++++++++ | 18 | include/hw/misc/allwinner-cpucfg.h | 52 ++++++ |
11 | target/arm/sve.decode | 5 +++ | 19 | hw/arm/allwinner-h3.c | 9 +- |
12 | 4 files changed, 113 insertions(+) | 20 | hw/misc/allwinner-cpucfg.c | 282 +++++++++++++++++++++++++++++ |
13 | 21 | hw/misc/trace-events | 5 + | |
14 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h | 22 | 6 files changed, 351 insertions(+), 1 deletion(-) |
23 | create mode 100644 include/hw/misc/allwinner-cpucfg.h | ||
24 | create mode 100644 hw/misc/allwinner-cpucfg.c | ||
25 | |||
26 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | ||
15 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper-sve.h | 28 | --- a/hw/misc/Makefile.objs |
17 | +++ b/target/arm/helper-sve.h | 29 | +++ b/hw/misc/Makefile.objs |
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(sve_clr_h, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | 30 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_MACIO) += macio/ |
19 | DEF_HELPER_FLAGS_3(sve_clr_s, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | 31 | common-obj-$(CONFIG_IVSHMEM_DEVICE) += ivshmem.o |
20 | DEF_HELPER_FLAGS_3(sve_clr_d, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | 32 | |
21 | 33 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-ccu.o | |
22 | +DEF_HELPER_FLAGS_4(sve_movz_b, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 34 | +obj-$(CONFIG_ALLWINNER_H3) += allwinner-cpucfg.o |
23 | +DEF_HELPER_FLAGS_4(sve_movz_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 35 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-sysctrl.o |
24 | +DEF_HELPER_FLAGS_4(sve_movz_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 36 | common-obj-$(CONFIG_REALVIEW) += arm_sysctl.o |
25 | +DEF_HELPER_FLAGS_4(sve_movz_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 37 | common-obj-$(CONFIG_NSERIES) += cbus.o |
26 | + | 38 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h |
27 | DEF_HELPER_FLAGS_4(sve_asr_zpzi_b, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
28 | DEF_HELPER_FLAGS_4(sve_asr_zpzi_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
29 | DEF_HELPER_FLAGS_4(sve_asr_zpzi_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
30 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | 39 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/target/arm/sve_helper.c | 40 | --- a/include/hw/arm/allwinner-h3.h |
33 | +++ b/target/arm/sve_helper.c | 41 | +++ b/include/hw/arm/allwinner-h3.h |
34 | @@ -XXX,XX +XXX,XX @@ void HELPER(sve_clr_d)(void *vd, void *vg, uint32_t desc) | 42 | @@ -XXX,XX +XXX,XX @@ |
35 | } | 43 | #include "hw/timer/allwinner-a10-pit.h" |
44 | #include "hw/intc/arm_gic.h" | ||
45 | #include "hw/misc/allwinner-h3-ccu.h" | ||
46 | +#include "hw/misc/allwinner-cpucfg.h" | ||
47 | #include "hw/misc/allwinner-h3-sysctrl.h" | ||
48 | #include "target/arm/cpu.h" | ||
49 | |||
50 | @@ -XXX,XX +XXX,XX @@ enum { | ||
51 | AW_H3_GIC_CPU, | ||
52 | AW_H3_GIC_HYP, | ||
53 | AW_H3_GIC_VCPU, | ||
54 | + AW_H3_CPUCFG, | ||
55 | AW_H3_SDRAM | ||
56 | }; | ||
57 | |||
58 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
59 | const hwaddr *memmap; | ||
60 | AwA10PITState timer; | ||
61 | AwH3ClockCtlState ccu; | ||
62 | + AwCpuCfgState cpucfg; | ||
63 | AwH3SysCtrlState sysctrl; | ||
64 | GICState gic; | ||
65 | MemoryRegion sram_a1; | ||
66 | diff --git a/include/hw/misc/allwinner-cpucfg.h b/include/hw/misc/allwinner-cpucfg.h | ||
67 | new file mode 100644 | ||
68 | index XXXXXXX..XXXXXXX | ||
69 | --- /dev/null | ||
70 | +++ b/include/hw/misc/allwinner-cpucfg.h | ||
71 | @@ -XXX,XX +XXX,XX @@ | ||
72 | +/* | ||
73 | + * Allwinner CPU Configuration Module emulation | ||
74 | + * | ||
75 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
76 | + * | ||
77 | + * This program is free software: you can redistribute it and/or modify | ||
78 | + * it under the terms of the GNU General Public License as published by | ||
79 | + * the Free Software Foundation, either version 2 of the License, or | ||
80 | + * (at your option) any later version. | ||
81 | + * | ||
82 | + * This program is distributed in the hope that it will be useful, | ||
83 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
84 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
85 | + * GNU General Public License for more details. | ||
86 | + * | ||
87 | + * You should have received a copy of the GNU General Public License | ||
88 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
89 | + */ | ||
90 | + | ||
91 | +#ifndef HW_MISC_ALLWINNER_CPUCFG_H | ||
92 | +#define HW_MISC_ALLWINNER_CPUCFG_H | ||
93 | + | ||
94 | +#include "qom/object.h" | ||
95 | +#include "hw/sysbus.h" | ||
96 | + | ||
97 | +/** | ||
98 | + * Object model | ||
99 | + * @{ | ||
100 | + */ | ||
101 | + | ||
102 | +#define TYPE_AW_CPUCFG "allwinner-cpucfg" | ||
103 | +#define AW_CPUCFG(obj) \ | ||
104 | + OBJECT_CHECK(AwCpuCfgState, (obj), TYPE_AW_CPUCFG) | ||
105 | + | ||
106 | +/** @} */ | ||
107 | + | ||
108 | +/** | ||
109 | + * Allwinner CPU Configuration Module instance state | ||
110 | + */ | ||
111 | +typedef struct AwCpuCfgState { | ||
112 | + /*< private >*/ | ||
113 | + SysBusDevice parent_obj; | ||
114 | + /*< public >*/ | ||
115 | + | ||
116 | + MemoryRegion iomem; | ||
117 | + uint32_t gen_ctrl; | ||
118 | + uint32_t super_standby; | ||
119 | + uint32_t entry_addr; | ||
120 | + | ||
121 | +} AwCpuCfgState; | ||
122 | + | ||
123 | +#endif /* HW_MISC_ALLWINNER_CPUCFG_H */ | ||
124 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
125 | index XXXXXXX..XXXXXXX 100644 | ||
126 | --- a/hw/arm/allwinner-h3.c | ||
127 | +++ b/hw/arm/allwinner-h3.c | ||
128 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
129 | [AW_H3_GIC_CPU] = 0x01c82000, | ||
130 | [AW_H3_GIC_HYP] = 0x01c84000, | ||
131 | [AW_H3_GIC_VCPU] = 0x01c86000, | ||
132 | + [AW_H3_CPUCFG] = 0x01f01c00, | ||
133 | [AW_H3_SDRAM] = 0x40000000 | ||
134 | }; | ||
135 | |||
136 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
137 | { "r_wdog", 0x01f01000, 1 * KiB }, | ||
138 | { "r_prcm", 0x01f01400, 1 * KiB }, | ||
139 | { "r_twd", 0x01f01800, 1 * KiB }, | ||
140 | - { "r_cpucfg", 0x01f01c00, 1 * KiB }, | ||
141 | { "r_cir-rx", 0x01f02000, 1 * KiB }, | ||
142 | { "r_twi", 0x01f02400, 1 * KiB }, | ||
143 | { "r_uart", 0x01f02800, 1 * KiB }, | ||
144 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
145 | |||
146 | sysbus_init_child_obj(obj, "sysctrl", &s->sysctrl, sizeof(s->sysctrl), | ||
147 | TYPE_AW_H3_SYSCTRL); | ||
148 | + | ||
149 | + sysbus_init_child_obj(obj, "cpucfg", &s->cpucfg, sizeof(s->cpucfg), | ||
150 | + TYPE_AW_CPUCFG); | ||
36 | } | 151 | } |
37 | 152 | ||
38 | +/* Copy Zn into Zd, and store zero into inactive elements. */ | 153 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) |
39 | +void HELPER(sve_movz_b)(void *vd, void *vn, void *vg, uint32_t desc) | 154 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) |
40 | +{ | 155 | qdev_init_nofail(DEVICE(&s->sysctrl)); |
41 | + intptr_t i, opr_sz = simd_oprsz(desc) / 8; | 156 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysctrl), 0, s->memmap[AW_H3_SYSCTRL]); |
42 | + uint64_t *d = vd, *n = vn; | 157 | |
43 | + uint8_t *pg = vg; | 158 | + /* CPU Configuration */ |
44 | + for (i = 0; i < opr_sz; i += 1) { | 159 | + qdev_init_nofail(DEVICE(&s->cpucfg)); |
45 | + d[i] = n[i] & expand_pred_b(pg[H1(i)]); | 160 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->cpucfg), 0, s->memmap[AW_H3_CPUCFG]); |
161 | + | ||
162 | /* Universal Serial Bus */ | ||
163 | sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], | ||
164 | qdev_get_gpio_in(DEVICE(&s->gic), | ||
165 | diff --git a/hw/misc/allwinner-cpucfg.c b/hw/misc/allwinner-cpucfg.c | ||
166 | new file mode 100644 | ||
167 | index XXXXXXX..XXXXXXX | ||
168 | --- /dev/null | ||
169 | +++ b/hw/misc/allwinner-cpucfg.c | ||
170 | @@ -XXX,XX +XXX,XX @@ | ||
171 | +/* | ||
172 | + * Allwinner CPU Configuration Module emulation | ||
173 | + * | ||
174 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
175 | + * | ||
176 | + * This program is free software: you can redistribute it and/or modify | ||
177 | + * it under the terms of the GNU General Public License as published by | ||
178 | + * the Free Software Foundation, either version 2 of the License, or | ||
179 | + * (at your option) any later version. | ||
180 | + * | ||
181 | + * This program is distributed in the hope that it will be useful, | ||
182 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
183 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
184 | + * GNU General Public License for more details. | ||
185 | + * | ||
186 | + * You should have received a copy of the GNU General Public License | ||
187 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
188 | + */ | ||
189 | + | ||
190 | +#include "qemu/osdep.h" | ||
191 | +#include "qemu/units.h" | ||
192 | +#include "hw/sysbus.h" | ||
193 | +#include "migration/vmstate.h" | ||
194 | +#include "qemu/log.h" | ||
195 | +#include "qemu/module.h" | ||
196 | +#include "qemu/error-report.h" | ||
197 | +#include "qemu/timer.h" | ||
198 | +#include "hw/core/cpu.h" | ||
199 | +#include "target/arm/arm-powerctl.h" | ||
200 | +#include "target/arm/cpu.h" | ||
201 | +#include "hw/misc/allwinner-cpucfg.h" | ||
202 | +#include "trace.h" | ||
203 | + | ||
204 | +/* CPUCFG register offsets */ | ||
205 | +enum { | ||
206 | + REG_CPUS_RST_CTRL = 0x0000, /* CPUs Reset Control */ | ||
207 | + REG_CPU0_RST_CTRL = 0x0040, /* CPU#0 Reset Control */ | ||
208 | + REG_CPU0_CTRL = 0x0044, /* CPU#0 Control */ | ||
209 | + REG_CPU0_STATUS = 0x0048, /* CPU#0 Status */ | ||
210 | + REG_CPU1_RST_CTRL = 0x0080, /* CPU#1 Reset Control */ | ||
211 | + REG_CPU1_CTRL = 0x0084, /* CPU#1 Control */ | ||
212 | + REG_CPU1_STATUS = 0x0088, /* CPU#1 Status */ | ||
213 | + REG_CPU2_RST_CTRL = 0x00C0, /* CPU#2 Reset Control */ | ||
214 | + REG_CPU2_CTRL = 0x00C4, /* CPU#2 Control */ | ||
215 | + REG_CPU2_STATUS = 0x00C8, /* CPU#2 Status */ | ||
216 | + REG_CPU3_RST_CTRL = 0x0100, /* CPU#3 Reset Control */ | ||
217 | + REG_CPU3_CTRL = 0x0104, /* CPU#3 Control */ | ||
218 | + REG_CPU3_STATUS = 0x0108, /* CPU#3 Status */ | ||
219 | + REG_CPU_SYS_RST = 0x0140, /* CPU System Reset */ | ||
220 | + REG_CLK_GATING = 0x0144, /* CPU Clock Gating */ | ||
221 | + REG_GEN_CTRL = 0x0184, /* General Control */ | ||
222 | + REG_SUPER_STANDBY = 0x01A0, /* Super Standby Flag */ | ||
223 | + REG_ENTRY_ADDR = 0x01A4, /* Reset Entry Address */ | ||
224 | + REG_DBG_EXTERN = 0x01E4, /* Debug External */ | ||
225 | + REG_CNT64_CTRL = 0x0280, /* 64-bit Counter Control */ | ||
226 | + REG_CNT64_LOW = 0x0284, /* 64-bit Counter Low */ | ||
227 | + REG_CNT64_HIGH = 0x0288, /* 64-bit Counter High */ | ||
228 | +}; | ||
229 | + | ||
230 | +/* CPUCFG register flags */ | ||
231 | +enum { | ||
232 | + CPUX_RESET_RELEASED = ((1 << 1) | (1 << 0)), | ||
233 | + CPUX_STATUS_SMP = (1 << 0), | ||
234 | + CPU_SYS_RESET_RELEASED = (1 << 0), | ||
235 | + CLK_GATING_ENABLE = ((1 << 8) | 0xF), | ||
236 | +}; | ||
237 | + | ||
238 | +/* CPUCFG register reset values */ | ||
239 | +enum { | ||
240 | + REG_CLK_GATING_RST = 0x0000010F, | ||
241 | + REG_GEN_CTRL_RST = 0x00000020, | ||
242 | + REG_SUPER_STANDBY_RST = 0x0, | ||
243 | + REG_CNT64_CTRL_RST = 0x0, | ||
244 | +}; | ||
245 | + | ||
246 | +/* CPUCFG constants */ | ||
247 | +enum { | ||
248 | + CPU_EXCEPTION_LEVEL_ON_RESET = 3, /* EL3 */ | ||
249 | +}; | ||
250 | + | ||
251 | +static void allwinner_cpucfg_cpu_reset(AwCpuCfgState *s, uint8_t cpu_id) | ||
252 | +{ | ||
253 | + int ret; | ||
254 | + | ||
255 | + trace_allwinner_cpucfg_cpu_reset(cpu_id, s->entry_addr); | ||
256 | + | ||
257 | + ARMCPU *target_cpu = ARM_CPU(arm_get_cpu_by_id(cpu_id)); | ||
258 | + if (!target_cpu) { | ||
259 | + /* | ||
260 | + * Called with a bogus value for cpu_id. Guest error will | ||
261 | + * already have been logged, we can simply return here. | ||
262 | + */ | ||
263 | + return; | ||
46 | + } | 264 | + } |
47 | +} | 265 | + bool target_aa64 = arm_feature(&target_cpu->env, ARM_FEATURE_AARCH64); |
48 | + | 266 | + |
49 | +void HELPER(sve_movz_h)(void *vd, void *vn, void *vg, uint32_t desc) | 267 | + ret = arm_set_cpu_on(cpu_id, s->entry_addr, 0, |
50 | +{ | 268 | + CPU_EXCEPTION_LEVEL_ON_RESET, target_aa64); |
51 | + intptr_t i, opr_sz = simd_oprsz(desc) / 8; | 269 | + if (ret != QEMU_ARM_POWERCTL_RET_SUCCESS) { |
52 | + uint64_t *d = vd, *n = vn; | 270 | + error_report("%s: failed to bring up CPU %d: err %d", |
53 | + uint8_t *pg = vg; | 271 | + __func__, cpu_id, ret); |
54 | + for (i = 0; i < opr_sz; i += 1) { | 272 | + return; |
55 | + d[i] = n[i] & expand_pred_h(pg[H1(i)]); | ||
56 | + } | 273 | + } |
57 | +} | 274 | +} |
58 | + | 275 | + |
59 | +void HELPER(sve_movz_s)(void *vd, void *vn, void *vg, uint32_t desc) | 276 | +static uint64_t allwinner_cpucfg_read(void *opaque, hwaddr offset, |
60 | +{ | 277 | + unsigned size) |
61 | + intptr_t i, opr_sz = simd_oprsz(desc) / 8; | 278 | +{ |
62 | + uint64_t *d = vd, *n = vn; | 279 | + const AwCpuCfgState *s = AW_CPUCFG(opaque); |
63 | + uint8_t *pg = vg; | 280 | + uint64_t val = 0; |
64 | + for (i = 0; i < opr_sz; i += 1) { | 281 | + |
65 | + d[i] = n[i] & expand_pred_s(pg[H1(i)]); | 282 | + switch (offset) { |
283 | + case REG_CPUS_RST_CTRL: /* CPUs Reset Control */ | ||
284 | + case REG_CPU_SYS_RST: /* CPU System Reset */ | ||
285 | + val = CPU_SYS_RESET_RELEASED; | ||
286 | + break; | ||
287 | + case REG_CPU0_RST_CTRL: /* CPU#0 Reset Control */ | ||
288 | + case REG_CPU1_RST_CTRL: /* CPU#1 Reset Control */ | ||
289 | + case REG_CPU2_RST_CTRL: /* CPU#2 Reset Control */ | ||
290 | + case REG_CPU3_RST_CTRL: /* CPU#3 Reset Control */ | ||
291 | + val = CPUX_RESET_RELEASED; | ||
292 | + break; | ||
293 | + case REG_CPU0_CTRL: /* CPU#0 Control */ | ||
294 | + case REG_CPU1_CTRL: /* CPU#1 Control */ | ||
295 | + case REG_CPU2_CTRL: /* CPU#2 Control */ | ||
296 | + case REG_CPU3_CTRL: /* CPU#3 Control */ | ||
297 | + val = 0; | ||
298 | + break; | ||
299 | + case REG_CPU0_STATUS: /* CPU#0 Status */ | ||
300 | + case REG_CPU1_STATUS: /* CPU#1 Status */ | ||
301 | + case REG_CPU2_STATUS: /* CPU#2 Status */ | ||
302 | + case REG_CPU3_STATUS: /* CPU#3 Status */ | ||
303 | + val = CPUX_STATUS_SMP; | ||
304 | + break; | ||
305 | + case REG_CLK_GATING: /* CPU Clock Gating */ | ||
306 | + val = CLK_GATING_ENABLE; | ||
307 | + break; | ||
308 | + case REG_GEN_CTRL: /* General Control */ | ||
309 | + val = s->gen_ctrl; | ||
310 | + break; | ||
311 | + case REG_SUPER_STANDBY: /* Super Standby Flag */ | ||
312 | + val = s->super_standby; | ||
313 | + break; | ||
314 | + case REG_ENTRY_ADDR: /* Reset Entry Address */ | ||
315 | + val = s->entry_addr; | ||
316 | + break; | ||
317 | + case REG_DBG_EXTERN: /* Debug External */ | ||
318 | + case REG_CNT64_CTRL: /* 64-bit Counter Control */ | ||
319 | + case REG_CNT64_LOW: /* 64-bit Counter Low */ | ||
320 | + case REG_CNT64_HIGH: /* 64-bit Counter High */ | ||
321 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented register at 0x%04x\n", | ||
322 | + __func__, (uint32_t)offset); | ||
323 | + break; | ||
324 | + default: | ||
325 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
326 | + __func__, (uint32_t)offset); | ||
327 | + break; | ||
66 | + } | 328 | + } |
67 | +} | 329 | + |
68 | + | 330 | + trace_allwinner_cpucfg_read(offset, val, size); |
69 | +void HELPER(sve_movz_d)(void *vd, void *vn, void *vg, uint32_t desc) | 331 | + |
70 | +{ | 332 | + return val; |
71 | + intptr_t i, opr_sz = simd_oprsz(desc) / 8; | 333 | +} |
72 | + uint64_t *d = vd, *n = vn; | 334 | + |
73 | + uint8_t *pg = vg; | 335 | +static void allwinner_cpucfg_write(void *opaque, hwaddr offset, |
74 | + for (i = 0; i < opr_sz; i += 1) { | 336 | + uint64_t val, unsigned size) |
75 | + d[i] = n[1] & -(uint64_t)(pg[H1(i)] & 1); | 337 | +{ |
338 | + AwCpuCfgState *s = AW_CPUCFG(opaque); | ||
339 | + | ||
340 | + trace_allwinner_cpucfg_write(offset, val, size); | ||
341 | + | ||
342 | + switch (offset) { | ||
343 | + case REG_CPUS_RST_CTRL: /* CPUs Reset Control */ | ||
344 | + case REG_CPU_SYS_RST: /* CPU System Reset */ | ||
345 | + break; | ||
346 | + case REG_CPU0_RST_CTRL: /* CPU#0 Reset Control */ | ||
347 | + case REG_CPU1_RST_CTRL: /* CPU#1 Reset Control */ | ||
348 | + case REG_CPU2_RST_CTRL: /* CPU#2 Reset Control */ | ||
349 | + case REG_CPU3_RST_CTRL: /* CPU#3 Reset Control */ | ||
350 | + if (val) { | ||
351 | + allwinner_cpucfg_cpu_reset(s, (offset - REG_CPU0_RST_CTRL) >> 6); | ||
352 | + } | ||
353 | + break; | ||
354 | + case REG_CPU0_CTRL: /* CPU#0 Control */ | ||
355 | + case REG_CPU1_CTRL: /* CPU#1 Control */ | ||
356 | + case REG_CPU2_CTRL: /* CPU#2 Control */ | ||
357 | + case REG_CPU3_CTRL: /* CPU#3 Control */ | ||
358 | + case REG_CPU0_STATUS: /* CPU#0 Status */ | ||
359 | + case REG_CPU1_STATUS: /* CPU#1 Status */ | ||
360 | + case REG_CPU2_STATUS: /* CPU#2 Status */ | ||
361 | + case REG_CPU3_STATUS: /* CPU#3 Status */ | ||
362 | + case REG_CLK_GATING: /* CPU Clock Gating */ | ||
363 | + break; | ||
364 | + case REG_GEN_CTRL: /* General Control */ | ||
365 | + s->gen_ctrl = val; | ||
366 | + break; | ||
367 | + case REG_SUPER_STANDBY: /* Super Standby Flag */ | ||
368 | + s->super_standby = val; | ||
369 | + break; | ||
370 | + case REG_ENTRY_ADDR: /* Reset Entry Address */ | ||
371 | + s->entry_addr = val; | ||
372 | + break; | ||
373 | + case REG_DBG_EXTERN: /* Debug External */ | ||
374 | + case REG_CNT64_CTRL: /* 64-bit Counter Control */ | ||
375 | + case REG_CNT64_LOW: /* 64-bit Counter Low */ | ||
376 | + case REG_CNT64_HIGH: /* 64-bit Counter High */ | ||
377 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented register at 0x%04x\n", | ||
378 | + __func__, (uint32_t)offset); | ||
379 | + break; | ||
380 | + default: | ||
381 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
382 | + __func__, (uint32_t)offset); | ||
383 | + break; | ||
76 | + } | 384 | + } |
77 | +} | 385 | +} |
78 | + | 386 | + |
79 | /* Three-operand expander, immediate operand, controlled by a predicate. | 387 | +static const MemoryRegionOps allwinner_cpucfg_ops = { |
80 | */ | 388 | + .read = allwinner_cpucfg_read, |
81 | #define DO_ZPZI(NAME, TYPE, H, OP) \ | 389 | + .write = allwinner_cpucfg_write, |
82 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 390 | + .endianness = DEVICE_NATIVE_ENDIAN, |
391 | + .valid = { | ||
392 | + .min_access_size = 4, | ||
393 | + .max_access_size = 4, | ||
394 | + }, | ||
395 | + .impl.min_access_size = 4, | ||
396 | +}; | ||
397 | + | ||
398 | +static void allwinner_cpucfg_reset(DeviceState *dev) | ||
399 | +{ | ||
400 | + AwCpuCfgState *s = AW_CPUCFG(dev); | ||
401 | + | ||
402 | + /* Set default values for registers */ | ||
403 | + s->gen_ctrl = REG_GEN_CTRL_RST; | ||
404 | + s->super_standby = REG_SUPER_STANDBY_RST; | ||
405 | + s->entry_addr = 0; | ||
406 | +} | ||
407 | + | ||
408 | +static void allwinner_cpucfg_init(Object *obj) | ||
409 | +{ | ||
410 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
411 | + AwCpuCfgState *s = AW_CPUCFG(obj); | ||
412 | + | ||
413 | + /* Memory mapping */ | ||
414 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_cpucfg_ops, s, | ||
415 | + TYPE_AW_CPUCFG, 1 * KiB); | ||
416 | + sysbus_init_mmio(sbd, &s->iomem); | ||
417 | +} | ||
418 | + | ||
419 | +static const VMStateDescription allwinner_cpucfg_vmstate = { | ||
420 | + .name = "allwinner-cpucfg", | ||
421 | + .version_id = 1, | ||
422 | + .minimum_version_id = 1, | ||
423 | + .fields = (VMStateField[]) { | ||
424 | + VMSTATE_UINT32(gen_ctrl, AwCpuCfgState), | ||
425 | + VMSTATE_UINT32(super_standby, AwCpuCfgState), | ||
426 | + VMSTATE_UINT32(entry_addr, AwCpuCfgState), | ||
427 | + VMSTATE_END_OF_LIST() | ||
428 | + } | ||
429 | +}; | ||
430 | + | ||
431 | +static void allwinner_cpucfg_class_init(ObjectClass *klass, void *data) | ||
432 | +{ | ||
433 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
434 | + | ||
435 | + dc->reset = allwinner_cpucfg_reset; | ||
436 | + dc->vmsd = &allwinner_cpucfg_vmstate; | ||
437 | +} | ||
438 | + | ||
439 | +static const TypeInfo allwinner_cpucfg_info = { | ||
440 | + .name = TYPE_AW_CPUCFG, | ||
441 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
442 | + .instance_init = allwinner_cpucfg_init, | ||
443 | + .instance_size = sizeof(AwCpuCfgState), | ||
444 | + .class_init = allwinner_cpucfg_class_init, | ||
445 | +}; | ||
446 | + | ||
447 | +static void allwinner_cpucfg_register(void) | ||
448 | +{ | ||
449 | + type_register_static(&allwinner_cpucfg_info); | ||
450 | +} | ||
451 | + | ||
452 | +type_init(allwinner_cpucfg_register) | ||
453 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
83 | index XXXXXXX..XXXXXXX 100644 | 454 | index XXXXXXX..XXXXXXX 100644 |
84 | --- a/target/arm/translate-sve.c | 455 | --- a/hw/misc/trace-events |
85 | +++ b/target/arm/translate-sve.c | 456 | +++ b/hw/misc/trace-events |
86 | @@ -XXX,XX +XXX,XX @@ static bool do_clr_zp(DisasContext *s, int rd, int pg, int esz) | ||
87 | return true; | ||
88 | } | ||
89 | |||
90 | +/* Copy Zn into Zd, storing zeros into inactive elements. */ | ||
91 | +static void do_movz_zpz(DisasContext *s, int rd, int rn, int pg, int esz) | ||
92 | +{ | ||
93 | + static gen_helper_gvec_3 * const fns[4] = { | ||
94 | + gen_helper_sve_movz_b, gen_helper_sve_movz_h, | ||
95 | + gen_helper_sve_movz_s, gen_helper_sve_movz_d, | ||
96 | + }; | ||
97 | + unsigned vsz = vec_full_reg_size(s); | ||
98 | + tcg_gen_gvec_3_ool(vec_full_reg_offset(s, rd), | ||
99 | + vec_full_reg_offset(s, rn), | ||
100 | + pred_full_reg_offset(s, pg), | ||
101 | + vsz, vsz, 0, fns[esz]); | ||
102 | +} | ||
103 | + | ||
104 | static bool do_zpzi_ool(DisasContext *s, arg_rpri_esz *a, | ||
105 | gen_helper_gvec_3 *fn) | ||
106 | { | ||
107 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1RQ_zpri(DisasContext *s, arg_rpri_load *a, uint32_t insn) | ||
108 | return true; | ||
109 | } | ||
110 | |||
111 | +/* Load and broadcast element. */ | ||
112 | +static bool trans_LD1R_zpri(DisasContext *s, arg_rpri_load *a, uint32_t insn) | ||
113 | +{ | ||
114 | + if (!sve_access_check(s)) { | ||
115 | + return true; | ||
116 | + } | ||
117 | + | ||
118 | + unsigned vsz = vec_full_reg_size(s); | ||
119 | + unsigned psz = pred_full_reg_size(s); | ||
120 | + unsigned esz = dtype_esz[a->dtype]; | ||
121 | + TCGLabel *over = gen_new_label(); | ||
122 | + TCGv_i64 temp; | ||
123 | + | ||
124 | + /* If the guarding predicate has no bits set, no load occurs. */ | ||
125 | + if (psz <= 8) { | ||
126 | + /* Reduce the pred_esz_masks value simply to reduce the | ||
127 | + * size of the code generated here. | ||
128 | + */ | ||
129 | + uint64_t psz_mask = MAKE_64BIT_MASK(0, psz * 8); | ||
130 | + temp = tcg_temp_new_i64(); | ||
131 | + tcg_gen_ld_i64(temp, cpu_env, pred_full_reg_offset(s, a->pg)); | ||
132 | + tcg_gen_andi_i64(temp, temp, pred_esz_masks[esz] & psz_mask); | ||
133 | + tcg_gen_brcondi_i64(TCG_COND_EQ, temp, 0, over); | ||
134 | + tcg_temp_free_i64(temp); | ||
135 | + } else { | ||
136 | + TCGv_i32 t32 = tcg_temp_new_i32(); | ||
137 | + find_last_active(s, t32, esz, a->pg); | ||
138 | + tcg_gen_brcondi_i32(TCG_COND_LT, t32, 0, over); | ||
139 | + tcg_temp_free_i32(t32); | ||
140 | + } | ||
141 | + | ||
142 | + /* Load the data. */ | ||
143 | + temp = tcg_temp_new_i64(); | ||
144 | + tcg_gen_addi_i64(temp, cpu_reg_sp(s, a->rn), a->imm << esz); | ||
145 | + tcg_gen_qemu_ld_i64(temp, temp, get_mem_index(s), | ||
146 | + s->be_data | dtype_mop[a->dtype]); | ||
147 | + | ||
148 | + /* Broadcast to *all* elements. */ | ||
149 | + tcg_gen_gvec_dup_i64(esz, vec_full_reg_offset(s, a->rd), | ||
150 | + vsz, vsz, temp); | ||
151 | + tcg_temp_free_i64(temp); | ||
152 | + | ||
153 | + /* Zero the inactive elements. */ | ||
154 | + gen_set_label(over); | ||
155 | + do_movz_zpz(s, a->rd, a->rd, a->pg, esz); | ||
156 | + return true; | ||
157 | +} | ||
158 | + | ||
159 | static void do_st_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
160 | int msz, int esz, int nreg) | ||
161 | { | ||
162 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
163 | index XXXXXXX..XXXXXXX 100644 | ||
164 | --- a/target/arm/sve.decode | ||
165 | +++ b/target/arm/sve.decode | ||
166 | @@ -XXX,XX +XXX,XX @@ | 457 | @@ -XXX,XX +XXX,XX @@ |
167 | %imm8_16_10 16:5 10:3 | 458 | # See docs/devel/tracing.txt for syntax documentation. |
168 | %imm9_16_10 16:s6 10:3 | 459 | |
169 | %size_23 23:2 | 460 | +# allwinner-cpucfg.c |
170 | +%dtype_23_13 23:2 13:2 | 461 | +allwinner_cpucfg_cpu_reset(uint8_t cpu_id, uint32_t reset_addr) "id %u, reset_addr 0x%" PRIu32 |
171 | 462 | +allwinner_cpucfg_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | |
172 | # A combination of tsz:imm3 -- extract esize. | 463 | +allwinner_cpucfg_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
173 | %tszimm_esz 22:2 5:5 !function=tszimm_esz | 464 | + |
174 | @@ -XXX,XX +XXX,XX @@ LDR_pri 10000101 10 ...... 000 ... ..... 0 .... @pd_rn_i9 | 465 | # eccmemctl.c |
175 | # SVE load vector register | 466 | ecc_mem_writel_mer(uint32_t val) "Write memory enable 0x%08x" |
176 | LDR_zri 10000101 10 ...... 010 ... ..... ..... @rd_rn_i9 | 467 | ecc_mem_writel_mdr(uint32_t val) "Write memory delay 0x%08x" |
177 | |||
178 | +# SVE load and broadcast element | ||
179 | +LD1R_zpri 1000010 .. 1 imm:6 1.. pg:3 rn:5 rd:5 \ | ||
180 | + &rpri_load dtype=%dtype_23_13 nreg=0 | ||
181 | + | ||
182 | ### SVE Memory Contiguous Load Group | ||
183 | |||
184 | # SVE contiguous load (scalar plus scalar) | ||
185 | -- | 468 | -- |
186 | 2.17.1 | 469 | 2.20.1 |
187 | 470 | ||
188 | 471 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 3 | The Security Identifier device found in various Allwinner System on Chip |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | designs gives applications a per-board unique identifier. This commit |
5 | Message-id: 20180627043328.11531-16-richard.henderson@linaro.org | 5 | adds support for the Allwinner Security Identifier using a 128-bit |
6 | UUID value as input. | ||
7 | |||
8 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
9 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
10 | Message-id: 20200311221854.30370-8-nieklinnenbank@gmail.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 12 | --- |
8 | target/arm/translate-sve.c | 85 ++++++++++++++++++++++++++------------ | 13 | hw/misc/Makefile.objs | 1 + |
9 | target/arm/sve.decode | 11 +++++ | 14 | include/hw/arm/allwinner-h3.h | 3 + |
10 | 2 files changed, 70 insertions(+), 26 deletions(-) | 15 | include/hw/misc/allwinner-sid.h | 60 ++++++++++++ |
11 | 16 | hw/arm/allwinner-h3.c | 11 ++- | |
12 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 17 | hw/arm/orangepi.c | 8 ++ |
13 | index XXXXXXX..XXXXXXX 100644 | 18 | hw/misc/allwinner-sid.c | 168 ++++++++++++++++++++++++++++++++ |
14 | --- a/target/arm/translate-sve.c | 19 | hw/misc/trace-events | 4 + |
15 | +++ b/target/arm/translate-sve.c | 20 | 7 files changed, 254 insertions(+), 1 deletion(-) |
16 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1_zpiz(DisasContext *s, arg_LD1_zpiz *a, uint32_t insn) | 21 | create mode 100644 include/hw/misc/allwinner-sid.h |
17 | return true; | 22 | create mode 100644 hw/misc/allwinner-sid.c |
23 | |||
24 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/hw/misc/Makefile.objs | ||
27 | +++ b/hw/misc/Makefile.objs | ||
28 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_IVSHMEM_DEVICE) += ivshmem.o | ||
29 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-ccu.o | ||
30 | obj-$(CONFIG_ALLWINNER_H3) += allwinner-cpucfg.o | ||
31 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-sysctrl.o | ||
32 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-sid.o | ||
33 | common-obj-$(CONFIG_REALVIEW) += arm_sysctl.o | ||
34 | common-obj-$(CONFIG_NSERIES) += cbus.o | ||
35 | common-obj-$(CONFIG_ECCMEMCTL) += eccmemctl.o | ||
36 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/include/hw/arm/allwinner-h3.h | ||
39 | +++ b/include/hw/arm/allwinner-h3.h | ||
40 | @@ -XXX,XX +XXX,XX @@ | ||
41 | #include "hw/misc/allwinner-h3-ccu.h" | ||
42 | #include "hw/misc/allwinner-cpucfg.h" | ||
43 | #include "hw/misc/allwinner-h3-sysctrl.h" | ||
44 | +#include "hw/misc/allwinner-sid.h" | ||
45 | #include "target/arm/cpu.h" | ||
46 | |||
47 | /** | ||
48 | @@ -XXX,XX +XXX,XX @@ enum { | ||
49 | AW_H3_SRAM_A2, | ||
50 | AW_H3_SRAM_C, | ||
51 | AW_H3_SYSCTRL, | ||
52 | + AW_H3_SID, | ||
53 | AW_H3_EHCI0, | ||
54 | AW_H3_OHCI0, | ||
55 | AW_H3_EHCI1, | ||
56 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
57 | AwH3ClockCtlState ccu; | ||
58 | AwCpuCfgState cpucfg; | ||
59 | AwH3SysCtrlState sysctrl; | ||
60 | + AwSidState sid; | ||
61 | GICState gic; | ||
62 | MemoryRegion sram_a1; | ||
63 | MemoryRegion sram_a2; | ||
64 | diff --git a/include/hw/misc/allwinner-sid.h b/include/hw/misc/allwinner-sid.h | ||
65 | new file mode 100644 | ||
66 | index XXXXXXX..XXXXXXX | ||
67 | --- /dev/null | ||
68 | +++ b/include/hw/misc/allwinner-sid.h | ||
69 | @@ -XXX,XX +XXX,XX @@ | ||
70 | +/* | ||
71 | + * Allwinner Security ID emulation | ||
72 | + * | ||
73 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
74 | + * | ||
75 | + * This program is free software: you can redistribute it and/or modify | ||
76 | + * it under the terms of the GNU General Public License as published by | ||
77 | + * the Free Software Foundation, either version 2 of the License, or | ||
78 | + * (at your option) any later version. | ||
79 | + * | ||
80 | + * This program is distributed in the hope that it will be useful, | ||
81 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
82 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
83 | + * GNU General Public License for more details. | ||
84 | + * | ||
85 | + * You should have received a copy of the GNU General Public License | ||
86 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
87 | + */ | ||
88 | + | ||
89 | +#ifndef HW_MISC_ALLWINNER_SID_H | ||
90 | +#define HW_MISC_ALLWINNER_SID_H | ||
91 | + | ||
92 | +#include "qom/object.h" | ||
93 | +#include "hw/sysbus.h" | ||
94 | +#include "qemu/uuid.h" | ||
95 | + | ||
96 | +/** | ||
97 | + * Object model | ||
98 | + * @{ | ||
99 | + */ | ||
100 | + | ||
101 | +#define TYPE_AW_SID "allwinner-sid" | ||
102 | +#define AW_SID(obj) \ | ||
103 | + OBJECT_CHECK(AwSidState, (obj), TYPE_AW_SID) | ||
104 | + | ||
105 | +/** @} */ | ||
106 | + | ||
107 | +/** | ||
108 | + * Allwinner Security ID object instance state | ||
109 | + */ | ||
110 | +typedef struct AwSidState { | ||
111 | + /*< private >*/ | ||
112 | + SysBusDevice parent_obj; | ||
113 | + /*< public >*/ | ||
114 | + | ||
115 | + /** Maps I/O registers in physical memory */ | ||
116 | + MemoryRegion iomem; | ||
117 | + | ||
118 | + /** Control register defines how and what to read */ | ||
119 | + uint32_t control; | ||
120 | + | ||
121 | + /** RdKey register contains the data retrieved by the device */ | ||
122 | + uint32_t rdkey; | ||
123 | + | ||
124 | + /** Stores the emulated device identifier */ | ||
125 | + QemuUUID identifier; | ||
126 | + | ||
127 | +} AwSidState; | ||
128 | + | ||
129 | +#endif /* HW_MISC_ALLWINNER_SID_H */ | ||
130 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
131 | index XXXXXXX..XXXXXXX 100644 | ||
132 | --- a/hw/arm/allwinner-h3.c | ||
133 | +++ b/hw/arm/allwinner-h3.c | ||
134 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
135 | [AW_H3_SRAM_A2] = 0x00044000, | ||
136 | [AW_H3_SRAM_C] = 0x00010000, | ||
137 | [AW_H3_SYSCTRL] = 0x01c00000, | ||
138 | + [AW_H3_SID] = 0x01c14000, | ||
139 | [AW_H3_EHCI0] = 0x01c1a000, | ||
140 | [AW_H3_OHCI0] = 0x01c1a400, | ||
141 | [AW_H3_EHCI1] = 0x01c1b000, | ||
142 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
143 | { "mmc0", 0x01c0f000, 4 * KiB }, | ||
144 | { "mmc1", 0x01c10000, 4 * KiB }, | ||
145 | { "mmc2", 0x01c11000, 4 * KiB }, | ||
146 | - { "sid", 0x01c14000, 1 * KiB }, | ||
147 | { "crypto", 0x01c15000, 4 * KiB }, | ||
148 | { "msgbox", 0x01c17000, 4 * KiB }, | ||
149 | { "spinlock", 0x01c18000, 4 * KiB }, | ||
150 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
151 | |||
152 | sysbus_init_child_obj(obj, "cpucfg", &s->cpucfg, sizeof(s->cpucfg), | ||
153 | TYPE_AW_CPUCFG); | ||
154 | + | ||
155 | + sysbus_init_child_obj(obj, "sid", &s->sid, sizeof(s->sid), | ||
156 | + TYPE_AW_SID); | ||
157 | + object_property_add_alias(obj, "identifier", OBJECT(&s->sid), | ||
158 | + "identifier", &error_abort); | ||
18 | } | 159 | } |
19 | 160 | ||
20 | +/* Indexed by [xs][msz]. */ | 161 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) |
21 | +static gen_helper_gvec_mem_scatter * const scatter_store_fn32[2][3] = { | 162 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) |
22 | + { gen_helper_sve_stbs_zsu, | 163 | qdev_init_nofail(DEVICE(&s->cpucfg)); |
23 | + gen_helper_sve_sths_zsu, | 164 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->cpucfg), 0, s->memmap[AW_H3_CPUCFG]); |
24 | + gen_helper_sve_stss_zsu, }, | 165 | |
25 | + { gen_helper_sve_stbs_zss, | 166 | + /* Security Identifier */ |
26 | + gen_helper_sve_sths_zss, | 167 | + qdev_init_nofail(DEVICE(&s->sid)); |
27 | + gen_helper_sve_stss_zss, }, | 168 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->sid), 0, s->memmap[AW_H3_SID]); |
28 | +}; | 169 | + |
29 | + | 170 | /* Universal Serial Bus */ |
30 | +/* Note that we overload xs=2 to indicate 64-bit offset. */ | 171 | sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], |
31 | +static gen_helper_gvec_mem_scatter * const scatter_store_fn64[3][4] = { | 172 | qdev_get_gpio_in(DEVICE(&s->gic), |
32 | + { gen_helper_sve_stbd_zsu, | 173 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c |
33 | + gen_helper_sve_sthd_zsu, | 174 | index XXXXXXX..XXXXXXX 100644 |
34 | + gen_helper_sve_stsd_zsu, | 175 | --- a/hw/arm/orangepi.c |
35 | + gen_helper_sve_stdd_zsu, }, | 176 | +++ b/hw/arm/orangepi.c |
36 | + { gen_helper_sve_stbd_zss, | 177 | @@ -XXX,XX +XXX,XX @@ static void orangepi_init(MachineState *machine) |
37 | + gen_helper_sve_sthd_zss, | 178 | object_property_set_int(OBJECT(h3), 24 * 1000 * 1000, "clk1-freq", |
38 | + gen_helper_sve_stsd_zss, | 179 | &error_abort); |
39 | + gen_helper_sve_stdd_zss, }, | 180 | |
40 | + { gen_helper_sve_stbd_zd, | 181 | + /* Setup SID properties. Currently using a default fixed SID identifier. */ |
41 | + gen_helper_sve_sthd_zd, | 182 | + if (qemu_uuid_is_null(&h3->sid.identifier)) { |
42 | + gen_helper_sve_stsd_zd, | 183 | + qdev_prop_set_string(DEVICE(h3), "identifier", |
43 | + gen_helper_sve_stdd_zd, }, | 184 | + "02c00081-1111-2222-3333-000044556677"); |
44 | +}; | 185 | + } else if (ldl_be_p(&h3->sid.identifier.data[0]) != 0x02c00081) { |
45 | + | 186 | + warn_report("Security Identifier value does not include H3 prefix"); |
46 | static bool trans_ST1_zprz(DisasContext *s, arg_ST1_zprz *a, uint32_t insn) | ||
47 | { | ||
48 | - /* Indexed by [xs][msz]. */ | ||
49 | - static gen_helper_gvec_mem_scatter * const fn32[2][3] = { | ||
50 | - { gen_helper_sve_stbs_zsu, | ||
51 | - gen_helper_sve_sths_zsu, | ||
52 | - gen_helper_sve_stss_zsu, }, | ||
53 | - { gen_helper_sve_stbs_zss, | ||
54 | - gen_helper_sve_sths_zss, | ||
55 | - gen_helper_sve_stss_zss, }, | ||
56 | - }; | ||
57 | - /* Note that we overload xs=2 to indicate 64-bit offset. */ | ||
58 | - static gen_helper_gvec_mem_scatter * const fn64[3][4] = { | ||
59 | - { gen_helper_sve_stbd_zsu, | ||
60 | - gen_helper_sve_sthd_zsu, | ||
61 | - gen_helper_sve_stsd_zsu, | ||
62 | - gen_helper_sve_stdd_zsu, }, | ||
63 | - { gen_helper_sve_stbd_zss, | ||
64 | - gen_helper_sve_sthd_zss, | ||
65 | - gen_helper_sve_stsd_zss, | ||
66 | - gen_helper_sve_stdd_zss, }, | ||
67 | - { gen_helper_sve_stbd_zd, | ||
68 | - gen_helper_sve_sthd_zd, | ||
69 | - gen_helper_sve_stsd_zd, | ||
70 | - gen_helper_sve_stdd_zd, }, | ||
71 | - }; | ||
72 | gen_helper_gvec_mem_scatter *fn; | ||
73 | |||
74 | if (a->esz < a->msz || (a->msz == 0 && a->scale)) { | ||
75 | @@ -XXX,XX +XXX,XX @@ static bool trans_ST1_zprz(DisasContext *s, arg_ST1_zprz *a, uint32_t insn) | ||
76 | } | ||
77 | switch (a->esz) { | ||
78 | case MO_32: | ||
79 | - fn = fn32[a->xs][a->msz]; | ||
80 | + fn = scatter_store_fn32[a->xs][a->msz]; | ||
81 | break; | ||
82 | case MO_64: | ||
83 | - fn = fn64[a->xs][a->msz]; | ||
84 | + fn = scatter_store_fn64[a->xs][a->msz]; | ||
85 | break; | ||
86 | default: | ||
87 | g_assert_not_reached(); | ||
88 | @@ -XXX,XX +XXX,XX @@ static bool trans_ST1_zprz(DisasContext *s, arg_ST1_zprz *a, uint32_t insn) | ||
89 | return true; | ||
90 | } | ||
91 | |||
92 | +static bool trans_ST1_zpiz(DisasContext *s, arg_ST1_zpiz *a, uint32_t insn) | ||
93 | +{ | ||
94 | + gen_helper_gvec_mem_scatter *fn = NULL; | ||
95 | + TCGv_i64 imm; | ||
96 | + | ||
97 | + if (a->esz < a->msz) { | ||
98 | + return false; | ||
99 | + } | 187 | + } |
100 | + if (!sve_access_check(s)) { | 188 | + |
101 | + return true; | 189 | /* Mark H3 object realized */ |
190 | object_property_set_bool(OBJECT(h3), true, "realized", &error_abort); | ||
191 | |||
192 | diff --git a/hw/misc/allwinner-sid.c b/hw/misc/allwinner-sid.c | ||
193 | new file mode 100644 | ||
194 | index XXXXXXX..XXXXXXX | ||
195 | --- /dev/null | ||
196 | +++ b/hw/misc/allwinner-sid.c | ||
197 | @@ -XXX,XX +XXX,XX @@ | ||
198 | +/* | ||
199 | + * Allwinner Security ID emulation | ||
200 | + * | ||
201 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
202 | + * | ||
203 | + * This program is free software: you can redistribute it and/or modify | ||
204 | + * it under the terms of the GNU General Public License as published by | ||
205 | + * the Free Software Foundation, either version 2 of the License, or | ||
206 | + * (at your option) any later version. | ||
207 | + * | ||
208 | + * This program is distributed in the hope that it will be useful, | ||
209 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
210 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
211 | + * GNU General Public License for more details. | ||
212 | + * | ||
213 | + * You should have received a copy of the GNU General Public License | ||
214 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
215 | + */ | ||
216 | + | ||
217 | +#include "qemu/osdep.h" | ||
218 | +#include "qemu/units.h" | ||
219 | +#include "hw/sysbus.h" | ||
220 | +#include "migration/vmstate.h" | ||
221 | +#include "qemu/log.h" | ||
222 | +#include "qemu/module.h" | ||
223 | +#include "qemu/guest-random.h" | ||
224 | +#include "qapi/error.h" | ||
225 | +#include "hw/qdev-properties.h" | ||
226 | +#include "hw/misc/allwinner-sid.h" | ||
227 | +#include "trace.h" | ||
228 | + | ||
229 | +/* SID register offsets */ | ||
230 | +enum { | ||
231 | + REG_PRCTL = 0x40, /* Control */ | ||
232 | + REG_RDKEY = 0x60, /* Read Key */ | ||
233 | +}; | ||
234 | + | ||
235 | +/* SID register flags */ | ||
236 | +enum { | ||
237 | + REG_PRCTL_WRITE = 0x0002, /* Unknown write flag */ | ||
238 | + REG_PRCTL_OP_LOCK = 0xAC00, /* Lock operation */ | ||
239 | +}; | ||
240 | + | ||
241 | +static uint64_t allwinner_sid_read(void *opaque, hwaddr offset, | ||
242 | + unsigned size) | ||
243 | +{ | ||
244 | + const AwSidState *s = AW_SID(opaque); | ||
245 | + uint64_t val = 0; | ||
246 | + | ||
247 | + switch (offset) { | ||
248 | + case REG_PRCTL: /* Control */ | ||
249 | + val = s->control; | ||
250 | + break; | ||
251 | + case REG_RDKEY: /* Read Key */ | ||
252 | + val = s->rdkey; | ||
253 | + break; | ||
254 | + default: | ||
255 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
256 | + __func__, (uint32_t)offset); | ||
257 | + return 0; | ||
102 | + } | 258 | + } |
103 | + | 259 | + |
104 | + switch (a->esz) { | 260 | + trace_allwinner_sid_read(offset, val, size); |
105 | + case MO_32: | 261 | + |
106 | + fn = scatter_store_fn32[0][a->msz]; | 262 | + return val; |
107 | + break; | 263 | +} |
108 | + case MO_64: | 264 | + |
109 | + fn = scatter_store_fn64[2][a->msz]; | 265 | +static void allwinner_sid_write(void *opaque, hwaddr offset, |
266 | + uint64_t val, unsigned size) | ||
267 | +{ | ||
268 | + AwSidState *s = AW_SID(opaque); | ||
269 | + | ||
270 | + trace_allwinner_sid_write(offset, val, size); | ||
271 | + | ||
272 | + switch (offset) { | ||
273 | + case REG_PRCTL: /* Control */ | ||
274 | + s->control = val; | ||
275 | + | ||
276 | + if ((s->control & REG_PRCTL_OP_LOCK) && | ||
277 | + (s->control & REG_PRCTL_WRITE)) { | ||
278 | + uint32_t id = s->control >> 16; | ||
279 | + | ||
280 | + if (id <= sizeof(QemuUUID) - sizeof(s->rdkey)) { | ||
281 | + s->rdkey = ldl_be_p(&s->identifier.data[id]); | ||
282 | + } | ||
283 | + } | ||
284 | + s->control &= ~REG_PRCTL_WRITE; | ||
285 | + break; | ||
286 | + case REG_RDKEY: /* Read Key */ | ||
287 | + break; | ||
288 | + default: | ||
289 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
290 | + __func__, (uint32_t)offset); | ||
110 | + break; | 291 | + break; |
111 | + } | 292 | + } |
112 | + assert(fn != NULL); | 293 | +} |
113 | + | 294 | + |
114 | + /* Treat ST1_zpiz (zn[x] + imm) the same way as ST1_zprz (rn + zm[x]) | 295 | +static const MemoryRegionOps allwinner_sid_ops = { |
115 | + * by loading the immediate into the scalar parameter. | 296 | + .read = allwinner_sid_read, |
116 | + */ | 297 | + .write = allwinner_sid_write, |
117 | + imm = tcg_const_i64(a->imm << a->msz); | 298 | + .endianness = DEVICE_NATIVE_ENDIAN, |
118 | + do_mem_zpz(s, a->rd, a->pg, a->rn, 0, imm, fn); | 299 | + .valid = { |
119 | + tcg_temp_free_i64(imm); | 300 | + .min_access_size = 4, |
120 | + return true; | 301 | + .max_access_size = 4, |
121 | +} | 302 | + }, |
122 | + | 303 | + .impl.min_access_size = 4, |
123 | /* | 304 | +}; |
124 | * Prefetches | 305 | + |
125 | */ | 306 | +static void allwinner_sid_reset(DeviceState *dev) |
126 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | 307 | +{ |
127 | index XXXXXXX..XXXXXXX 100644 | 308 | + AwSidState *s = AW_SID(dev); |
128 | --- a/target/arm/sve.decode | 309 | + |
129 | +++ b/target/arm/sve.decode | 310 | + /* Set default values for registers */ |
130 | @@ -XXX,XX +XXX,XX @@ | 311 | + s->control = 0; |
131 | &rprr_gather_load rd pg rn rm esz msz u ff xs scale | 312 | + s->rdkey = 0; |
132 | &rpri_gather_load rd pg rn imm esz msz u ff | 313 | +} |
133 | &rprr_scatter_store rd pg rn rm esz msz xs scale | 314 | + |
134 | +&rpri_scatter_store rd pg rn imm esz msz | 315 | +static void allwinner_sid_init(Object *obj) |
135 | 316 | +{ | |
136 | ########################################################################### | 317 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
137 | # Named instruction formats. These are generally used to | 318 | + AwSidState *s = AW_SID(obj); |
138 | @@ -XXX,XX +XXX,XX @@ | 319 | + |
139 | &rprr_store nreg=0 | 320 | + /* Memory mapping */ |
140 | @rprr_scatter_store ....... msz:2 .. rm:5 ... pg:3 rn:5 rd:5 \ | 321 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_sid_ops, s, |
141 | &rprr_scatter_store | 322 | + TYPE_AW_SID, 1 * KiB); |
142 | +@rpri_scatter_store ....... msz:2 .. imm:5 ... pg:3 rn:5 rd:5 \ | 323 | + sysbus_init_mmio(sbd, &s->iomem); |
143 | + &rpri_scatter_store | 324 | +} |
144 | 325 | + | |
145 | ########################################################################### | 326 | +static Property allwinner_sid_properties[] = { |
146 | # Instruction patterns. Grouped according to the SVE encodingindex.xhtml. | 327 | + DEFINE_PROP_UUID_NODEFAULT("identifier", AwSidState, identifier), |
147 | @@ -XXX,XX +XXX,XX @@ ST1_zprz 1110010 .. 01 ..... 101 ... ..... ..... \ | 328 | + DEFINE_PROP_END_OF_LIST() |
148 | ST1_zprz 1110010 .. 00 ..... 101 ... ..... ..... \ | 329 | +}; |
149 | @rprr_scatter_store xs=2 esz=3 scale=0 | 330 | + |
150 | 331 | +static const VMStateDescription allwinner_sid_vmstate = { | |
151 | +# SVE 64-bit scatter store (vector plus immediate) | 332 | + .name = "allwinner-sid", |
152 | +ST1_zpiz 1110010 .. 10 ..... 101 ... ..... ..... \ | 333 | + .version_id = 1, |
153 | + @rpri_scatter_store esz=3 | 334 | + .minimum_version_id = 1, |
154 | + | 335 | + .fields = (VMStateField[]) { |
155 | +# SVE 32-bit scatter store (vector plus immediate) | 336 | + VMSTATE_UINT32(control, AwSidState), |
156 | +ST1_zpiz 1110010 .. 11 ..... 101 ... ..... ..... \ | 337 | + VMSTATE_UINT32(rdkey, AwSidState), |
157 | + @rpri_scatter_store esz=2 | 338 | + VMSTATE_UINT8_ARRAY_V(identifier.data, AwSidState, sizeof(QemuUUID), 1), |
158 | + | 339 | + VMSTATE_END_OF_LIST() |
159 | # SVE 64-bit scatter store (scalar plus unpacked 32-bit scaled offset) | 340 | + } |
160 | # Require msz > 0 | 341 | +}; |
161 | ST1_zprz 1110010 .. 01 ..... 100 ... ..... ..... \ | 342 | + |
343 | +static void allwinner_sid_class_init(ObjectClass *klass, void *data) | ||
344 | +{ | ||
345 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
346 | + | ||
347 | + dc->reset = allwinner_sid_reset; | ||
348 | + dc->vmsd = &allwinner_sid_vmstate; | ||
349 | + device_class_set_props(dc, allwinner_sid_properties); | ||
350 | +} | ||
351 | + | ||
352 | +static const TypeInfo allwinner_sid_info = { | ||
353 | + .name = TYPE_AW_SID, | ||
354 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
355 | + .instance_init = allwinner_sid_init, | ||
356 | + .instance_size = sizeof(AwSidState), | ||
357 | + .class_init = allwinner_sid_class_init, | ||
358 | +}; | ||
359 | + | ||
360 | +static void allwinner_sid_register(void) | ||
361 | +{ | ||
362 | + type_register_static(&allwinner_sid_info); | ||
363 | +} | ||
364 | + | ||
365 | +type_init(allwinner_sid_register) | ||
366 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
367 | index XXXXXXX..XXXXXXX 100644 | ||
368 | --- a/hw/misc/trace-events | ||
369 | +++ b/hw/misc/trace-events | ||
370 | @@ -XXX,XX +XXX,XX @@ allwinner_cpucfg_cpu_reset(uint8_t cpu_id, uint32_t reset_addr) "id %u, reset_ad | ||
371 | allwinner_cpucfg_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
372 | allwinner_cpucfg_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
373 | |||
374 | +# allwinner-sid.c | ||
375 | +allwinner_sid_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
376 | +allwinner_sid_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
377 | + | ||
378 | # eccmemctl.c | ||
379 | ecc_mem_writel_mer(uint32_t val) "Write memory enable 0x%08x" | ||
380 | ecc_mem_writel_mdr(uint32_t val) "Write memory delay 0x%08x" | ||
162 | -- | 381 | -- |
163 | 2.17.1 | 382 | 2.20.1 |
164 | 383 | ||
165 | 384 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 3 | The Allwinner System on Chip families sun4i and above contain |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | an integrated storage controller for Secure Digital (SD) and |
5 | Multi Media Card (MMC) interfaces. This commit adds support | ||
6 | for the Allwinner SD/MMC storage controller with the following | ||
7 | emulated features: | ||
8 | |||
9 | * DMA transfers | ||
10 | * Direct FIFO I/O | ||
11 | * Short/Long format command responses | ||
12 | * Auto-Stop command (CMD12) | ||
13 | * Insert & remove card detection | ||
14 | |||
15 | The following boards are extended with the SD host controller: | ||
16 | |||
17 | * Cubieboard (hw/arm/cubieboard.c) | ||
18 | * Orange Pi PC (hw/arm/orangepi.c) | ||
19 | |||
20 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 21 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
6 | Message-id: 20180627043328.11531-14-richard.henderson@linaro.org | 22 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
23 | Message-id: 20200311221854.30370-9-nieklinnenbank@gmail.com | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 25 | --- |
9 | target/arm/helper-sve.h | 67 +++++++++++++++++++++++++ | 26 | hw/sd/Makefile.objs | 1 + |
10 | target/arm/sve_helper.c | 77 ++++++++++++++++++++++++++++ | 27 | include/hw/arm/allwinner-a10.h | 2 + |
11 | target/arm/translate-sve.c | 100 +++++++++++++++++++++++++++++++++++++ | 28 | include/hw/arm/allwinner-h3.h | 3 + |
12 | target/arm/sve.decode | 57 +++++++++++++++++++++ | 29 | include/hw/sd/allwinner-sdhost.h | 135 +++++ |
13 | 4 files changed, 301 insertions(+) | 30 | hw/arm/allwinner-a10.c | 11 + |
31 | hw/arm/allwinner-h3.c | 15 +- | ||
32 | hw/arm/cubieboard.c | 15 + | ||
33 | hw/arm/orangepi.c | 16 + | ||
34 | hw/sd/allwinner-sdhost.c | 854 +++++++++++++++++++++++++++++++ | ||
35 | hw/arm/Kconfig | 1 + | ||
36 | hw/sd/trace-events | 7 + | ||
37 | 11 files changed, 1059 insertions(+), 1 deletion(-) | ||
38 | create mode 100644 include/hw/sd/allwinner-sdhost.h | ||
39 | create mode 100644 hw/sd/allwinner-sdhost.c | ||
14 | 40 | ||
15 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h | 41 | diff --git a/hw/sd/Makefile.objs b/hw/sd/Makefile.objs |
16 | index XXXXXXX..XXXXXXX 100644 | 42 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper-sve.h | 43 | --- a/hw/sd/Makefile.objs |
18 | +++ b/target/arm/helper-sve.h | 44 | +++ b/hw/sd/Makefile.objs |
19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(sve_st1hd_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | 45 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_SD) += sd.o core.o sdmmc-internal.o |
20 | 46 | common-obj-$(CONFIG_SDHCI) += sdhci.o | |
21 | DEF_HELPER_FLAGS_4(sve_st1sd_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | 47 | common-obj-$(CONFIG_SDHCI_PCI) += sdhci-pci.o |
22 | 48 | ||
23 | +DEF_HELPER_FLAGS_6(sve_ldbsu_zsu, TCG_CALL_NO_WG, | 49 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-sdhost.o |
24 | + void, env, ptr, ptr, ptr, tl, i32) | 50 | common-obj-$(CONFIG_MILKYMIST) += milkymist-memcard.o |
25 | +DEF_HELPER_FLAGS_6(sve_ldhsu_zsu, TCG_CALL_NO_WG, | 51 | common-obj-$(CONFIG_OMAP) += omap_mmc.o |
26 | + void, env, ptr, ptr, ptr, tl, i32) | 52 | common-obj-$(CONFIG_PXA2XX) += pxa2xx_mmci.o |
27 | +DEF_HELPER_FLAGS_6(sve_ldssu_zsu, TCG_CALL_NO_WG, | 53 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h |
28 | + void, env, ptr, ptr, ptr, tl, i32) | ||
29 | +DEF_HELPER_FLAGS_6(sve_ldbss_zsu, TCG_CALL_NO_WG, | ||
30 | + void, env, ptr, ptr, ptr, tl, i32) | ||
31 | +DEF_HELPER_FLAGS_6(sve_ldhss_zsu, TCG_CALL_NO_WG, | ||
32 | + void, env, ptr, ptr, ptr, tl, i32) | ||
33 | + | ||
34 | +DEF_HELPER_FLAGS_6(sve_ldbsu_zss, TCG_CALL_NO_WG, | ||
35 | + void, env, ptr, ptr, ptr, tl, i32) | ||
36 | +DEF_HELPER_FLAGS_6(sve_ldhsu_zss, TCG_CALL_NO_WG, | ||
37 | + void, env, ptr, ptr, ptr, tl, i32) | ||
38 | +DEF_HELPER_FLAGS_6(sve_ldssu_zss, TCG_CALL_NO_WG, | ||
39 | + void, env, ptr, ptr, ptr, tl, i32) | ||
40 | +DEF_HELPER_FLAGS_6(sve_ldbss_zss, TCG_CALL_NO_WG, | ||
41 | + void, env, ptr, ptr, ptr, tl, i32) | ||
42 | +DEF_HELPER_FLAGS_6(sve_ldhss_zss, TCG_CALL_NO_WG, | ||
43 | + void, env, ptr, ptr, ptr, tl, i32) | ||
44 | + | ||
45 | +DEF_HELPER_FLAGS_6(sve_ldbdu_zsu, TCG_CALL_NO_WG, | ||
46 | + void, env, ptr, ptr, ptr, tl, i32) | ||
47 | +DEF_HELPER_FLAGS_6(sve_ldhdu_zsu, TCG_CALL_NO_WG, | ||
48 | + void, env, ptr, ptr, ptr, tl, i32) | ||
49 | +DEF_HELPER_FLAGS_6(sve_ldsdu_zsu, TCG_CALL_NO_WG, | ||
50 | + void, env, ptr, ptr, ptr, tl, i32) | ||
51 | +DEF_HELPER_FLAGS_6(sve_ldddu_zsu, TCG_CALL_NO_WG, | ||
52 | + void, env, ptr, ptr, ptr, tl, i32) | ||
53 | +DEF_HELPER_FLAGS_6(sve_ldbds_zsu, TCG_CALL_NO_WG, | ||
54 | + void, env, ptr, ptr, ptr, tl, i32) | ||
55 | +DEF_HELPER_FLAGS_6(sve_ldhds_zsu, TCG_CALL_NO_WG, | ||
56 | + void, env, ptr, ptr, ptr, tl, i32) | ||
57 | +DEF_HELPER_FLAGS_6(sve_ldsds_zsu, TCG_CALL_NO_WG, | ||
58 | + void, env, ptr, ptr, ptr, tl, i32) | ||
59 | + | ||
60 | +DEF_HELPER_FLAGS_6(sve_ldbdu_zss, TCG_CALL_NO_WG, | ||
61 | + void, env, ptr, ptr, ptr, tl, i32) | ||
62 | +DEF_HELPER_FLAGS_6(sve_ldhdu_zss, TCG_CALL_NO_WG, | ||
63 | + void, env, ptr, ptr, ptr, tl, i32) | ||
64 | +DEF_HELPER_FLAGS_6(sve_ldsdu_zss, TCG_CALL_NO_WG, | ||
65 | + void, env, ptr, ptr, ptr, tl, i32) | ||
66 | +DEF_HELPER_FLAGS_6(sve_ldddu_zss, TCG_CALL_NO_WG, | ||
67 | + void, env, ptr, ptr, ptr, tl, i32) | ||
68 | +DEF_HELPER_FLAGS_6(sve_ldbds_zss, TCG_CALL_NO_WG, | ||
69 | + void, env, ptr, ptr, ptr, tl, i32) | ||
70 | +DEF_HELPER_FLAGS_6(sve_ldhds_zss, TCG_CALL_NO_WG, | ||
71 | + void, env, ptr, ptr, ptr, tl, i32) | ||
72 | +DEF_HELPER_FLAGS_6(sve_ldsds_zss, TCG_CALL_NO_WG, | ||
73 | + void, env, ptr, ptr, ptr, tl, i32) | ||
74 | + | ||
75 | +DEF_HELPER_FLAGS_6(sve_ldbdu_zd, TCG_CALL_NO_WG, | ||
76 | + void, env, ptr, ptr, ptr, tl, i32) | ||
77 | +DEF_HELPER_FLAGS_6(sve_ldhdu_zd, TCG_CALL_NO_WG, | ||
78 | + void, env, ptr, ptr, ptr, tl, i32) | ||
79 | +DEF_HELPER_FLAGS_6(sve_ldsdu_zd, TCG_CALL_NO_WG, | ||
80 | + void, env, ptr, ptr, ptr, tl, i32) | ||
81 | +DEF_HELPER_FLAGS_6(sve_ldddu_zd, TCG_CALL_NO_WG, | ||
82 | + void, env, ptr, ptr, ptr, tl, i32) | ||
83 | +DEF_HELPER_FLAGS_6(sve_ldbds_zd, TCG_CALL_NO_WG, | ||
84 | + void, env, ptr, ptr, ptr, tl, i32) | ||
85 | +DEF_HELPER_FLAGS_6(sve_ldhds_zd, TCG_CALL_NO_WG, | ||
86 | + void, env, ptr, ptr, ptr, tl, i32) | ||
87 | +DEF_HELPER_FLAGS_6(sve_ldsds_zd, TCG_CALL_NO_WG, | ||
88 | + void, env, ptr, ptr, ptr, tl, i32) | ||
89 | + | ||
90 | DEF_HELPER_FLAGS_6(sve_stbs_zsu, TCG_CALL_NO_WG, | ||
91 | void, env, ptr, ptr, ptr, tl, i32) | ||
92 | DEF_HELPER_FLAGS_6(sve_sths_zsu, TCG_CALL_NO_WG, | ||
93 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
94 | index XXXXXXX..XXXXXXX 100644 | 54 | index XXXXXXX..XXXXXXX 100644 |
95 | --- a/target/arm/sve_helper.c | 55 | --- a/include/hw/arm/allwinner-a10.h |
96 | +++ b/target/arm/sve_helper.c | 56 | +++ b/include/hw/arm/allwinner-a10.h |
97 | @@ -XXX,XX +XXX,XX @@ void HELPER(sve_st4dd_r)(CPUARMState *env, void *vg, | 57 | @@ -XXX,XX +XXX,XX @@ |
58 | #include "hw/timer/allwinner-a10-pit.h" | ||
59 | #include "hw/intc/allwinner-a10-pic.h" | ||
60 | #include "hw/net/allwinner_emac.h" | ||
61 | +#include "hw/sd/allwinner-sdhost.h" | ||
62 | #include "hw/ide/ahci.h" | ||
63 | #include "hw/usb/hcd-ohci.h" | ||
64 | #include "hw/usb/hcd-ehci.h" | ||
65 | @@ -XXX,XX +XXX,XX @@ typedef struct AwA10State { | ||
66 | AwA10PICState intc; | ||
67 | AwEmacState emac; | ||
68 | AllwinnerAHCIState sata; | ||
69 | + AwSdHostState mmc0; | ||
70 | MemoryRegion sram_a; | ||
71 | EHCISysBusState ehci[AW_A10_NUM_USB]; | ||
72 | OHCISysBusState ohci[AW_A10_NUM_USB]; | ||
73 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
74 | index XXXXXXX..XXXXXXX 100644 | ||
75 | --- a/include/hw/arm/allwinner-h3.h | ||
76 | +++ b/include/hw/arm/allwinner-h3.h | ||
77 | @@ -XXX,XX +XXX,XX @@ | ||
78 | #include "hw/misc/allwinner-cpucfg.h" | ||
79 | #include "hw/misc/allwinner-h3-sysctrl.h" | ||
80 | #include "hw/misc/allwinner-sid.h" | ||
81 | +#include "hw/sd/allwinner-sdhost.h" | ||
82 | #include "target/arm/cpu.h" | ||
83 | |||
84 | /** | ||
85 | @@ -XXX,XX +XXX,XX @@ enum { | ||
86 | AW_H3_SRAM_A2, | ||
87 | AW_H3_SRAM_C, | ||
88 | AW_H3_SYSCTRL, | ||
89 | + AW_H3_MMC0, | ||
90 | AW_H3_SID, | ||
91 | AW_H3_EHCI0, | ||
92 | AW_H3_OHCI0, | ||
93 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
94 | AwCpuCfgState cpucfg; | ||
95 | AwH3SysCtrlState sysctrl; | ||
96 | AwSidState sid; | ||
97 | + AwSdHostState mmc0; | ||
98 | GICState gic; | ||
99 | MemoryRegion sram_a1; | ||
100 | MemoryRegion sram_a2; | ||
101 | diff --git a/include/hw/sd/allwinner-sdhost.h b/include/hw/sd/allwinner-sdhost.h | ||
102 | new file mode 100644 | ||
103 | index XXXXXXX..XXXXXXX | ||
104 | --- /dev/null | ||
105 | +++ b/include/hw/sd/allwinner-sdhost.h | ||
106 | @@ -XXX,XX +XXX,XX @@ | ||
107 | +/* | ||
108 | + * Allwinner (sun4i and above) SD Host Controller emulation | ||
109 | + * | ||
110 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
111 | + * | ||
112 | + * This program is free software: you can redistribute it and/or modify | ||
113 | + * it under the terms of the GNU General Public License as published by | ||
114 | + * the Free Software Foundation, either version 2 of the License, or | ||
115 | + * (at your option) any later version. | ||
116 | + * | ||
117 | + * This program is distributed in the hope that it will be useful, | ||
118 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
119 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
120 | + * GNU General Public License for more details. | ||
121 | + * | ||
122 | + * You should have received a copy of the GNU General Public License | ||
123 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
124 | + */ | ||
125 | + | ||
126 | +#ifndef HW_SD_ALLWINNER_SDHOST_H | ||
127 | +#define HW_SD_ALLWINNER_SDHOST_H | ||
128 | + | ||
129 | +#include "qom/object.h" | ||
130 | +#include "hw/sysbus.h" | ||
131 | +#include "hw/sd/sd.h" | ||
132 | + | ||
133 | +/** | ||
134 | + * Object model types | ||
135 | + * @{ | ||
136 | + */ | ||
137 | + | ||
138 | +/** Generic Allwinner SD Host Controller (abstract) */ | ||
139 | +#define TYPE_AW_SDHOST "allwinner-sdhost" | ||
140 | + | ||
141 | +/** Allwinner sun4i family (A10, A12) */ | ||
142 | +#define TYPE_AW_SDHOST_SUN4I TYPE_AW_SDHOST "-sun4i" | ||
143 | + | ||
144 | +/** Allwinner sun5i family and newer (A13, H2+, H3, etc) */ | ||
145 | +#define TYPE_AW_SDHOST_SUN5I TYPE_AW_SDHOST "-sun5i" | ||
146 | + | ||
147 | +/** @} */ | ||
148 | + | ||
149 | +/** | ||
150 | + * Object model macros | ||
151 | + * @{ | ||
152 | + */ | ||
153 | + | ||
154 | +#define AW_SDHOST(obj) \ | ||
155 | + OBJECT_CHECK(AwSdHostState, (obj), TYPE_AW_SDHOST) | ||
156 | +#define AW_SDHOST_CLASS(klass) \ | ||
157 | + OBJECT_CLASS_CHECK(AwSdHostClass, (klass), TYPE_AW_SDHOST) | ||
158 | +#define AW_SDHOST_GET_CLASS(obj) \ | ||
159 | + OBJECT_GET_CLASS(AwSdHostClass, (obj), TYPE_AW_SDHOST) | ||
160 | + | ||
161 | +/** @} */ | ||
162 | + | ||
163 | +/** | ||
164 | + * Allwinner SD Host Controller object instance state. | ||
165 | + */ | ||
166 | +typedef struct AwSdHostState { | ||
167 | + /*< private >*/ | ||
168 | + SysBusDevice busdev; | ||
169 | + /*< public >*/ | ||
170 | + | ||
171 | + /** Secure Digital (SD) bus, which connects to SD card (if present) */ | ||
172 | + SDBus sdbus; | ||
173 | + | ||
174 | + /** Maps I/O registers in physical memory */ | ||
175 | + MemoryRegion iomem; | ||
176 | + | ||
177 | + /** Interrupt output signal to notify CPU */ | ||
178 | + qemu_irq irq; | ||
179 | + | ||
180 | + /** Number of bytes left in current DMA transfer */ | ||
181 | + uint32_t transfer_cnt; | ||
182 | + | ||
183 | + /** | ||
184 | + * @name Hardware Registers | ||
185 | + * @{ | ||
186 | + */ | ||
187 | + | ||
188 | + uint32_t global_ctl; /**< Global Control */ | ||
189 | + uint32_t clock_ctl; /**< Clock Control */ | ||
190 | + uint32_t timeout; /**< Timeout */ | ||
191 | + uint32_t bus_width; /**< Bus Width */ | ||
192 | + uint32_t block_size; /**< Block Size */ | ||
193 | + uint32_t byte_count; /**< Byte Count */ | ||
194 | + | ||
195 | + uint32_t command; /**< Command */ | ||
196 | + uint32_t command_arg; /**< Command Argument */ | ||
197 | + uint32_t response[4]; /**< Command Response */ | ||
198 | + | ||
199 | + uint32_t irq_mask; /**< Interrupt Mask */ | ||
200 | + uint32_t irq_status; /**< Raw Interrupt Status */ | ||
201 | + uint32_t status; /**< Status */ | ||
202 | + | ||
203 | + uint32_t fifo_wlevel; /**< FIFO Water Level */ | ||
204 | + uint32_t fifo_func_sel; /**< FIFO Function Select */ | ||
205 | + uint32_t debug_enable; /**< Debug Enable */ | ||
206 | + uint32_t auto12_arg; /**< Auto Command 12 Argument */ | ||
207 | + uint32_t newtiming_set; /**< SD New Timing Set */ | ||
208 | + uint32_t newtiming_debug; /**< SD New Timing Debug */ | ||
209 | + uint32_t hardware_rst; /**< Hardware Reset */ | ||
210 | + uint32_t dmac; /**< Internal DMA Controller Control */ | ||
211 | + uint32_t desc_base; /**< Descriptor List Base Address */ | ||
212 | + uint32_t dmac_status; /**< Internal DMA Controller Status */ | ||
213 | + uint32_t dmac_irq; /**< Internal DMA Controller IRQ Enable */ | ||
214 | + uint32_t card_threshold; /**< Card Threshold Control */ | ||
215 | + uint32_t startbit_detect; /**< eMMC DDR Start Bit Detection Control */ | ||
216 | + uint32_t response_crc; /**< Response CRC */ | ||
217 | + uint32_t data_crc[8]; /**< Data CRC */ | ||
218 | + uint32_t status_crc; /**< Status CRC */ | ||
219 | + | ||
220 | + /** @} */ | ||
221 | + | ||
222 | +} AwSdHostState; | ||
223 | + | ||
224 | +/** | ||
225 | + * Allwinner SD Host Controller class-level struct. | ||
226 | + * | ||
227 | + * This struct is filled by each sunxi device specific code | ||
228 | + * such that the generic code can use this struct to support | ||
229 | + * all devices. | ||
230 | + */ | ||
231 | +typedef struct AwSdHostClass { | ||
232 | + /*< private >*/ | ||
233 | + SysBusDeviceClass parent_class; | ||
234 | + /*< public >*/ | ||
235 | + | ||
236 | + /** Maximum buffer size in bytes per DMA descriptor */ | ||
237 | + size_t max_desc_size; | ||
238 | + | ||
239 | +} AwSdHostClass; | ||
240 | + | ||
241 | +#endif /* HW_SD_ALLWINNER_SDHOST_H */ | ||
242 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
243 | index XXXXXXX..XXXXXXX 100644 | ||
244 | --- a/hw/arm/allwinner-a10.c | ||
245 | +++ b/hw/arm/allwinner-a10.c | ||
246 | @@ -XXX,XX +XXX,XX @@ | ||
247 | #include "hw/boards.h" | ||
248 | #include "hw/usb/hcd-ohci.h" | ||
249 | |||
250 | +#define AW_A10_MMC0_BASE 0x01c0f000 | ||
251 | #define AW_A10_PIC_REG_BASE 0x01c20400 | ||
252 | #define AW_A10_PIT_REG_BASE 0x01c20c00 | ||
253 | #define AW_A10_UART0_REG_BASE 0x01c28000 | ||
254 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) | ||
255 | sizeof(s->ohci[i]), TYPE_SYSBUS_OHCI); | ||
256 | } | ||
98 | } | 257 | } |
258 | + | ||
259 | + sysbus_init_child_obj(obj, "mmc0", &s->mmc0, sizeof(s->mmc0), | ||
260 | + TYPE_AW_SDHOST_SUN4I); | ||
99 | } | 261 | } |
100 | 262 | ||
101 | +/* Loads with a vector index. */ | 263 | static void aw_a10_realize(DeviceState *dev, Error **errp) |
102 | + | 264 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) |
103 | +#define DO_LD1_ZPZ_S(NAME, TYPEI, TYPEM, FN) \ | 265 | qdev_get_gpio_in(dev, 64 + i)); |
104 | +void HELPER(NAME)(CPUARMState *env, void *vd, void *vg, void *vm, \ | 266 | } |
105 | + target_ulong base, uint32_t desc) \ | 267 | } |
106 | +{ \ | 268 | + |
107 | + intptr_t i, oprsz = simd_oprsz(desc); \ | 269 | + /* SD/MMC */ |
108 | + unsigned scale = simd_data(desc); \ | 270 | + qdev_init_nofail(DEVICE(&s->mmc0)); |
109 | + uintptr_t ra = GETPC(); \ | 271 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->mmc0), 0, AW_A10_MMC0_BASE); |
110 | + for (i = 0; i < oprsz; i++) { \ | 272 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc0), 0, qdev_get_gpio_in(dev, 32)); |
111 | + uint16_t pg = *(uint16_t *)(vg + H1_2(i >> 3)); \ | 273 | + object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0), |
112 | + do { \ | 274 | + "sd-bus", &error_abort); |
113 | + TYPEM m = 0; \ | 275 | } |
114 | + if (pg & 1) { \ | 276 | |
115 | + target_ulong off = *(TYPEI *)(vm + H1_4(i)); \ | 277 | static void aw_a10_class_init(ObjectClass *oc, void *data) |
116 | + m = FN(env, base + (off << scale), ra); \ | 278 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c |
117 | + } \ | ||
118 | + *(uint32_t *)(vd + H1_4(i)) = m; \ | ||
119 | + i += 4, pg >>= 4; \ | ||
120 | + } while (i & 15); \ | ||
121 | + } \ | ||
122 | +} | ||
123 | + | ||
124 | +#define DO_LD1_ZPZ_D(NAME, TYPEI, TYPEM, FN) \ | ||
125 | +void HELPER(NAME)(CPUARMState *env, void *vd, void *vg, void *vm, \ | ||
126 | + target_ulong base, uint32_t desc) \ | ||
127 | +{ \ | ||
128 | + intptr_t i, oprsz = simd_oprsz(desc) / 8; \ | ||
129 | + unsigned scale = simd_data(desc); \ | ||
130 | + uintptr_t ra = GETPC(); \ | ||
131 | + uint64_t *d = vd, *m = vm; uint8_t *pg = vg; \ | ||
132 | + for (i = 0; i < oprsz; i++) { \ | ||
133 | + TYPEM mm = 0; \ | ||
134 | + if (pg[H1(i)] & 1) { \ | ||
135 | + target_ulong off = (TYPEI)m[i]; \ | ||
136 | + mm = FN(env, base + (off << scale), ra); \ | ||
137 | + } \ | ||
138 | + d[i] = mm; \ | ||
139 | + } \ | ||
140 | +} | ||
141 | + | ||
142 | +DO_LD1_ZPZ_S(sve_ldbsu_zsu, uint32_t, uint8_t, cpu_ldub_data_ra) | ||
143 | +DO_LD1_ZPZ_S(sve_ldhsu_zsu, uint32_t, uint16_t, cpu_lduw_data_ra) | ||
144 | +DO_LD1_ZPZ_S(sve_ldssu_zsu, uint32_t, uint32_t, cpu_ldl_data_ra) | ||
145 | +DO_LD1_ZPZ_S(sve_ldbss_zsu, uint32_t, int8_t, cpu_ldub_data_ra) | ||
146 | +DO_LD1_ZPZ_S(sve_ldhss_zsu, uint32_t, int16_t, cpu_lduw_data_ra) | ||
147 | + | ||
148 | +DO_LD1_ZPZ_S(sve_ldbsu_zss, int32_t, uint8_t, cpu_ldub_data_ra) | ||
149 | +DO_LD1_ZPZ_S(sve_ldhsu_zss, int32_t, uint16_t, cpu_lduw_data_ra) | ||
150 | +DO_LD1_ZPZ_S(sve_ldssu_zss, int32_t, uint32_t, cpu_ldl_data_ra) | ||
151 | +DO_LD1_ZPZ_S(sve_ldbss_zss, int32_t, int8_t, cpu_ldub_data_ra) | ||
152 | +DO_LD1_ZPZ_S(sve_ldhss_zss, int32_t, int16_t, cpu_lduw_data_ra) | ||
153 | + | ||
154 | +DO_LD1_ZPZ_D(sve_ldbdu_zsu, uint32_t, uint8_t, cpu_ldub_data_ra) | ||
155 | +DO_LD1_ZPZ_D(sve_ldhdu_zsu, uint32_t, uint16_t, cpu_lduw_data_ra) | ||
156 | +DO_LD1_ZPZ_D(sve_ldsdu_zsu, uint32_t, uint32_t, cpu_ldl_data_ra) | ||
157 | +DO_LD1_ZPZ_D(sve_ldddu_zsu, uint32_t, uint64_t, cpu_ldq_data_ra) | ||
158 | +DO_LD1_ZPZ_D(sve_ldbds_zsu, uint32_t, int8_t, cpu_ldub_data_ra) | ||
159 | +DO_LD1_ZPZ_D(sve_ldhds_zsu, uint32_t, int16_t, cpu_lduw_data_ra) | ||
160 | +DO_LD1_ZPZ_D(sve_ldsds_zsu, uint32_t, int32_t, cpu_ldl_data_ra) | ||
161 | + | ||
162 | +DO_LD1_ZPZ_D(sve_ldbdu_zss, int32_t, uint8_t, cpu_ldub_data_ra) | ||
163 | +DO_LD1_ZPZ_D(sve_ldhdu_zss, int32_t, uint16_t, cpu_lduw_data_ra) | ||
164 | +DO_LD1_ZPZ_D(sve_ldsdu_zss, int32_t, uint32_t, cpu_ldl_data_ra) | ||
165 | +DO_LD1_ZPZ_D(sve_ldddu_zss, int32_t, uint64_t, cpu_ldq_data_ra) | ||
166 | +DO_LD1_ZPZ_D(sve_ldbds_zss, int32_t, int8_t, cpu_ldub_data_ra) | ||
167 | +DO_LD1_ZPZ_D(sve_ldhds_zss, int32_t, int16_t, cpu_lduw_data_ra) | ||
168 | +DO_LD1_ZPZ_D(sve_ldsds_zss, int32_t, int32_t, cpu_ldl_data_ra) | ||
169 | + | ||
170 | +DO_LD1_ZPZ_D(sve_ldbdu_zd, uint64_t, uint8_t, cpu_ldub_data_ra) | ||
171 | +DO_LD1_ZPZ_D(sve_ldhdu_zd, uint64_t, uint16_t, cpu_lduw_data_ra) | ||
172 | +DO_LD1_ZPZ_D(sve_ldsdu_zd, uint64_t, uint32_t, cpu_ldl_data_ra) | ||
173 | +DO_LD1_ZPZ_D(sve_ldddu_zd, uint64_t, uint64_t, cpu_ldq_data_ra) | ||
174 | +DO_LD1_ZPZ_D(sve_ldbds_zd, uint64_t, int8_t, cpu_ldub_data_ra) | ||
175 | +DO_LD1_ZPZ_D(sve_ldhds_zd, uint64_t, int16_t, cpu_lduw_data_ra) | ||
176 | +DO_LD1_ZPZ_D(sve_ldsds_zd, uint64_t, int32_t, cpu_ldl_data_ra) | ||
177 | + | ||
178 | /* Stores with a vector index. */ | ||
179 | |||
180 | #define DO_ST1_ZPZ_S(NAME, TYPEI, FN) \ | ||
181 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
182 | index XXXXXXX..XXXXXXX 100644 | 279 | index XXXXXXX..XXXXXXX 100644 |
183 | --- a/target/arm/translate-sve.c | 280 | --- a/hw/arm/allwinner-h3.c |
184 | +++ b/target/arm/translate-sve.c | 281 | +++ b/hw/arm/allwinner-h3.c |
185 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpz(DisasContext *s, int zt, int pg, int zm, int scale, | 282 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { |
186 | tcg_temp_free_i32(desc); | 283 | [AW_H3_SRAM_A2] = 0x00044000, |
284 | [AW_H3_SRAM_C] = 0x00010000, | ||
285 | [AW_H3_SYSCTRL] = 0x01c00000, | ||
286 | + [AW_H3_MMC0] = 0x01c0f000, | ||
287 | [AW_H3_SID] = 0x01c14000, | ||
288 | [AW_H3_EHCI0] = 0x01c1a000, | ||
289 | [AW_H3_OHCI0] = 0x01c1a400, | ||
290 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
291 | { "lcd0", 0x01c0c000, 4 * KiB }, | ||
292 | { "lcd1", 0x01c0d000, 4 * KiB }, | ||
293 | { "ve", 0x01c0e000, 4 * KiB }, | ||
294 | - { "mmc0", 0x01c0f000, 4 * KiB }, | ||
295 | { "mmc1", 0x01c10000, 4 * KiB }, | ||
296 | { "mmc2", 0x01c11000, 4 * KiB }, | ||
297 | { "crypto", 0x01c15000, 4 * KiB }, | ||
298 | @@ -XXX,XX +XXX,XX @@ enum { | ||
299 | AW_H3_GIC_SPI_UART3 = 3, | ||
300 | AW_H3_GIC_SPI_TIMER0 = 18, | ||
301 | AW_H3_GIC_SPI_TIMER1 = 19, | ||
302 | + AW_H3_GIC_SPI_MMC0 = 60, | ||
303 | AW_H3_GIC_SPI_EHCI0 = 72, | ||
304 | AW_H3_GIC_SPI_OHCI0 = 73, | ||
305 | AW_H3_GIC_SPI_EHCI1 = 74, | ||
306 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
307 | TYPE_AW_SID); | ||
308 | object_property_add_alias(obj, "identifier", OBJECT(&s->sid), | ||
309 | "identifier", &error_abort); | ||
310 | + | ||
311 | + sysbus_init_child_obj(obj, "mmc0", &s->mmc0, sizeof(s->mmc0), | ||
312 | + TYPE_AW_SDHOST_SUN5I); | ||
187 | } | 313 | } |
188 | 314 | ||
189 | +/* Indexed by [ff][xs][u][msz]. */ | 315 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) |
190 | +static gen_helper_gvec_mem_scatter * const gather_load_fn32[2][2][2][3] = { | 316 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) |
191 | + { { { gen_helper_sve_ldbss_zsu, | 317 | qdev_init_nofail(DEVICE(&s->sid)); |
192 | + gen_helper_sve_ldhss_zsu, | 318 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->sid), 0, s->memmap[AW_H3_SID]); |
193 | + NULL, }, | 319 | |
194 | + { gen_helper_sve_ldbsu_zsu, | 320 | + /* SD/MMC */ |
195 | + gen_helper_sve_ldhsu_zsu, | 321 | + qdev_init_nofail(DEVICE(&s->mmc0)); |
196 | + gen_helper_sve_ldssu_zsu, } }, | 322 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->mmc0), 0, s->memmap[AW_H3_MMC0]); |
197 | + { { gen_helper_sve_ldbss_zss, | 323 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc0), 0, |
198 | + gen_helper_sve_ldhss_zss, | 324 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_MMC0)); |
199 | + NULL, }, | 325 | + |
200 | + { gen_helper_sve_ldbsu_zss, | 326 | + object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0), |
201 | + gen_helper_sve_ldhsu_zss, | 327 | + "sd-bus", &error_abort); |
202 | + gen_helper_sve_ldssu_zss, } } }, | 328 | + |
203 | + /* TODO fill in first-fault handlers */ | 329 | /* Universal Serial Bus */ |
330 | sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], | ||
331 | qdev_get_gpio_in(DEVICE(&s->gic), | ||
332 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c | ||
333 | index XXXXXXX..XXXXXXX 100644 | ||
334 | --- a/hw/arm/cubieboard.c | ||
335 | +++ b/hw/arm/cubieboard.c | ||
336 | @@ -XXX,XX +XXX,XX @@ | ||
337 | #include "sysemu/sysemu.h" | ||
338 | #include "hw/sysbus.h" | ||
339 | #include "hw/boards.h" | ||
340 | +#include "hw/qdev-properties.h" | ||
341 | #include "hw/arm/allwinner-a10.h" | ||
342 | |||
343 | static struct arm_boot_info cubieboard_binfo = { | ||
344 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | ||
345 | { | ||
346 | AwA10State *a10; | ||
347 | Error *err = NULL; | ||
348 | + DriveInfo *di; | ||
349 | + BlockBackend *blk; | ||
350 | + BusState *bus; | ||
351 | + DeviceState *carddev; | ||
352 | |||
353 | /* BIOS is not supported by this board */ | ||
354 | if (bios_name) { | ||
355 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | ||
356 | exit(1); | ||
357 | } | ||
358 | |||
359 | + /* Retrieve SD bus */ | ||
360 | + di = drive_get_next(IF_SD); | ||
361 | + blk = di ? blk_by_legacy_dinfo(di) : NULL; | ||
362 | + bus = qdev_get_child_bus(DEVICE(a10), "sd-bus"); | ||
363 | + | ||
364 | + /* Plug in SD card */ | ||
365 | + carddev = qdev_create(bus, TYPE_SD_CARD); | ||
366 | + qdev_prop_set_drive(carddev, "drive", blk, &error_fatal); | ||
367 | + object_property_set_bool(OBJECT(carddev), true, "realized", &error_fatal); | ||
368 | + | ||
369 | memory_region_add_subregion(get_system_memory(), AW_A10_SDRAM_BASE, | ||
370 | machine->ram); | ||
371 | |||
372 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c | ||
373 | index XXXXXXX..XXXXXXX 100644 | ||
374 | --- a/hw/arm/orangepi.c | ||
375 | +++ b/hw/arm/orangepi.c | ||
376 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info orangepi_binfo = { | ||
377 | static void orangepi_init(MachineState *machine) | ||
378 | { | ||
379 | AwH3State *h3; | ||
380 | + DriveInfo *di; | ||
381 | + BlockBackend *blk; | ||
382 | + BusState *bus; | ||
383 | + DeviceState *carddev; | ||
384 | |||
385 | /* BIOS is not supported by this board */ | ||
386 | if (bios_name) { | ||
387 | @@ -XXX,XX +XXX,XX @@ static void orangepi_init(MachineState *machine) | ||
388 | /* Mark H3 object realized */ | ||
389 | object_property_set_bool(OBJECT(h3), true, "realized", &error_abort); | ||
390 | |||
391 | + /* Retrieve SD bus */ | ||
392 | + di = drive_get_next(IF_SD); | ||
393 | + blk = di ? blk_by_legacy_dinfo(di) : NULL; | ||
394 | + bus = qdev_get_child_bus(DEVICE(h3), "sd-bus"); | ||
395 | + | ||
396 | + /* Plug in SD card */ | ||
397 | + carddev = qdev_create(bus, TYPE_SD_CARD); | ||
398 | + qdev_prop_set_drive(carddev, "drive", blk, &error_fatal); | ||
399 | + object_property_set_bool(OBJECT(carddev), true, "realized", &error_fatal); | ||
400 | + | ||
401 | /* SDRAM */ | ||
402 | memory_region_add_subregion(get_system_memory(), h3->memmap[AW_H3_SDRAM], | ||
403 | machine->ram); | ||
404 | @@ -XXX,XX +XXX,XX @@ static void orangepi_machine_init(MachineClass *mc) | ||
405 | { | ||
406 | mc->desc = "Orange Pi PC"; | ||
407 | mc->init = orangepi_init; | ||
408 | + mc->block_default_type = IF_SD; | ||
409 | + mc->units_per_default_bus = 1; | ||
410 | mc->min_cpus = AW_H3_NUM_CPUS; | ||
411 | mc->max_cpus = AW_H3_NUM_CPUS; | ||
412 | mc->default_cpus = AW_H3_NUM_CPUS; | ||
413 | diff --git a/hw/sd/allwinner-sdhost.c b/hw/sd/allwinner-sdhost.c | ||
414 | new file mode 100644 | ||
415 | index XXXXXXX..XXXXXXX | ||
416 | --- /dev/null | ||
417 | +++ b/hw/sd/allwinner-sdhost.c | ||
418 | @@ -XXX,XX +XXX,XX @@ | ||
419 | +/* | ||
420 | + * Allwinner (sun4i and above) SD Host Controller emulation | ||
421 | + * | ||
422 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
423 | + * | ||
424 | + * This program is free software: you can redistribute it and/or modify | ||
425 | + * it under the terms of the GNU General Public License as published by | ||
426 | + * the Free Software Foundation, either version 2 of the License, or | ||
427 | + * (at your option) any later version. | ||
428 | + * | ||
429 | + * This program is distributed in the hope that it will be useful, | ||
430 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
431 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
432 | + * GNU General Public License for more details. | ||
433 | + * | ||
434 | + * You should have received a copy of the GNU General Public License | ||
435 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
436 | + */ | ||
437 | + | ||
438 | +#include "qemu/osdep.h" | ||
439 | +#include "qemu/log.h" | ||
440 | +#include "qemu/module.h" | ||
441 | +#include "qemu/units.h" | ||
442 | +#include "sysemu/blockdev.h" | ||
443 | +#include "hw/irq.h" | ||
444 | +#include "hw/sd/allwinner-sdhost.h" | ||
445 | +#include "migration/vmstate.h" | ||
446 | +#include "trace.h" | ||
447 | + | ||
448 | +#define TYPE_AW_SDHOST_BUS "allwinner-sdhost-bus" | ||
449 | +#define AW_SDHOST_BUS(obj) \ | ||
450 | + OBJECT_CHECK(SDBus, (obj), TYPE_AW_SDHOST_BUS) | ||
451 | + | ||
452 | +/* SD Host register offsets */ | ||
453 | +enum { | ||
454 | + REG_SD_GCTL = 0x00, /* Global Control */ | ||
455 | + REG_SD_CKCR = 0x04, /* Clock Control */ | ||
456 | + REG_SD_TMOR = 0x08, /* Timeout */ | ||
457 | + REG_SD_BWDR = 0x0C, /* Bus Width */ | ||
458 | + REG_SD_BKSR = 0x10, /* Block Size */ | ||
459 | + REG_SD_BYCR = 0x14, /* Byte Count */ | ||
460 | + REG_SD_CMDR = 0x18, /* Command */ | ||
461 | + REG_SD_CAGR = 0x1C, /* Command Argument */ | ||
462 | + REG_SD_RESP0 = 0x20, /* Response Zero */ | ||
463 | + REG_SD_RESP1 = 0x24, /* Response One */ | ||
464 | + REG_SD_RESP2 = 0x28, /* Response Two */ | ||
465 | + REG_SD_RESP3 = 0x2C, /* Response Three */ | ||
466 | + REG_SD_IMKR = 0x30, /* Interrupt Mask */ | ||
467 | + REG_SD_MISR = 0x34, /* Masked Interrupt Status */ | ||
468 | + REG_SD_RISR = 0x38, /* Raw Interrupt Status */ | ||
469 | + REG_SD_STAR = 0x3C, /* Status */ | ||
470 | + REG_SD_FWLR = 0x40, /* FIFO Water Level */ | ||
471 | + REG_SD_FUNS = 0x44, /* FIFO Function Select */ | ||
472 | + REG_SD_DBGC = 0x50, /* Debug Enable */ | ||
473 | + REG_SD_A12A = 0x58, /* Auto command 12 argument */ | ||
474 | + REG_SD_NTSR = 0x5C, /* SD NewTiming Set */ | ||
475 | + REG_SD_SDBG = 0x60, /* SD newTiming Set Debug */ | ||
476 | + REG_SD_HWRST = 0x78, /* Hardware Reset Register */ | ||
477 | + REG_SD_DMAC = 0x80, /* Internal DMA Controller Control */ | ||
478 | + REG_SD_DLBA = 0x84, /* Descriptor List Base Address */ | ||
479 | + REG_SD_IDST = 0x88, /* Internal DMA Controller Status */ | ||
480 | + REG_SD_IDIE = 0x8C, /* Internal DMA Controller IRQ Enable */ | ||
481 | + REG_SD_THLDC = 0x100, /* Card Threshold Control */ | ||
482 | + REG_SD_DSBD = 0x10C, /* eMMC DDR Start Bit Detection Control */ | ||
483 | + REG_SD_RES_CRC = 0x110, /* Response CRC from card/eMMC */ | ||
484 | + REG_SD_DATA7_CRC = 0x114, /* CRC Data 7 from card/eMMC */ | ||
485 | + REG_SD_DATA6_CRC = 0x118, /* CRC Data 6 from card/eMMC */ | ||
486 | + REG_SD_DATA5_CRC = 0x11C, /* CRC Data 5 from card/eMMC */ | ||
487 | + REG_SD_DATA4_CRC = 0x120, /* CRC Data 4 from card/eMMC */ | ||
488 | + REG_SD_DATA3_CRC = 0x124, /* CRC Data 3 from card/eMMC */ | ||
489 | + REG_SD_DATA2_CRC = 0x128, /* CRC Data 2 from card/eMMC */ | ||
490 | + REG_SD_DATA1_CRC = 0x12C, /* CRC Data 1 from card/eMMC */ | ||
491 | + REG_SD_DATA0_CRC = 0x130, /* CRC Data 0 from card/eMMC */ | ||
492 | + REG_SD_CRC_STA = 0x134, /* CRC status from card/eMMC during write */ | ||
493 | + REG_SD_FIFO = 0x200, /* Read/Write FIFO */ | ||
204 | +}; | 494 | +}; |
205 | + | 495 | + |
206 | +/* Note that we overload xs=2 to indicate 64-bit offset. */ | 496 | +/* SD Host register flags */ |
207 | +static gen_helper_gvec_mem_scatter * const gather_load_fn64[2][3][2][4] = { | 497 | +enum { |
208 | + { { { gen_helper_sve_ldbds_zsu, | 498 | + SD_GCTL_FIFO_AC_MOD = (1 << 31), |
209 | + gen_helper_sve_ldhds_zsu, | 499 | + SD_GCTL_DDR_MOD_SEL = (1 << 10), |
210 | + gen_helper_sve_ldsds_zsu, | 500 | + SD_GCTL_CD_DBC_ENB = (1 << 8), |
211 | + NULL, }, | 501 | + SD_GCTL_DMA_ENB = (1 << 5), |
212 | + { gen_helper_sve_ldbdu_zsu, | 502 | + SD_GCTL_INT_ENB = (1 << 4), |
213 | + gen_helper_sve_ldhdu_zsu, | 503 | + SD_GCTL_DMA_RST = (1 << 2), |
214 | + gen_helper_sve_ldsdu_zsu, | 504 | + SD_GCTL_FIFO_RST = (1 << 1), |
215 | + gen_helper_sve_ldddu_zsu, } }, | 505 | + SD_GCTL_SOFT_RST = (1 << 0), |
216 | + { { gen_helper_sve_ldbds_zss, | ||
217 | + gen_helper_sve_ldhds_zss, | ||
218 | + gen_helper_sve_ldsds_zss, | ||
219 | + NULL, }, | ||
220 | + { gen_helper_sve_ldbdu_zss, | ||
221 | + gen_helper_sve_ldhdu_zss, | ||
222 | + gen_helper_sve_ldsdu_zss, | ||
223 | + gen_helper_sve_ldddu_zss, } }, | ||
224 | + { { gen_helper_sve_ldbds_zd, | ||
225 | + gen_helper_sve_ldhds_zd, | ||
226 | + gen_helper_sve_ldsds_zd, | ||
227 | + NULL, }, | ||
228 | + { gen_helper_sve_ldbdu_zd, | ||
229 | + gen_helper_sve_ldhdu_zd, | ||
230 | + gen_helper_sve_ldsdu_zd, | ||
231 | + gen_helper_sve_ldddu_zd, } } }, | ||
232 | + /* TODO fill in first-fault handlers */ | ||
233 | +}; | 506 | +}; |
234 | + | 507 | + |
235 | +static bool trans_LD1_zprz(DisasContext *s, arg_LD1_zprz *a, uint32_t insn) | 508 | +enum { |
236 | +{ | 509 | + SD_CMDR_LOAD = (1 << 31), |
237 | + gen_helper_gvec_mem_scatter *fn = NULL; | 510 | + SD_CMDR_CLKCHANGE = (1 << 21), |
238 | + | 511 | + SD_CMDR_WRITE = (1 << 10), |
239 | + if (!sve_access_check(s)) { | 512 | + SD_CMDR_AUTOSTOP = (1 << 12), |
240 | + return true; | 513 | + SD_CMDR_DATA = (1 << 9), |
241 | + } | 514 | + SD_CMDR_RESPONSE_LONG = (1 << 7), |
242 | + | 515 | + SD_CMDR_RESPONSE = (1 << 6), |
243 | + switch (a->esz) { | 516 | + SD_CMDR_CMDID_MASK = (0x3f), |
244 | + case MO_32: | 517 | +}; |
245 | + fn = gather_load_fn32[a->ff][a->xs][a->u][a->msz]; | 518 | + |
246 | + break; | 519 | +enum { |
247 | + case MO_64: | 520 | + SD_RISR_CARD_REMOVE = (1 << 31), |
248 | + fn = gather_load_fn64[a->ff][a->xs][a->u][a->msz]; | 521 | + SD_RISR_CARD_INSERT = (1 << 30), |
249 | + break; | 522 | + SD_RISR_SDIO_INTR = (1 << 16), |
250 | + } | 523 | + SD_RISR_AUTOCMD_DONE = (1 << 14), |
251 | + assert(fn != NULL); | 524 | + SD_RISR_DATA_COMPLETE = (1 << 3), |
252 | + | 525 | + SD_RISR_CMD_COMPLETE = (1 << 2), |
253 | + do_mem_zpz(s, a->rd, a->pg, a->rm, a->scale * a->msz, | 526 | + SD_RISR_NO_RESPONSE = (1 << 1), |
254 | + cpu_reg_sp(s, a->rn), fn); | 527 | +}; |
255 | + return true; | 528 | + |
256 | +} | 529 | +enum { |
257 | + | 530 | + SD_STAR_CARD_PRESENT = (1 << 8), |
258 | +static bool trans_LD1_zpiz(DisasContext *s, arg_LD1_zpiz *a, uint32_t insn) | 531 | +}; |
259 | +{ | 532 | + |
260 | + gen_helper_gvec_mem_scatter *fn = NULL; | 533 | +enum { |
261 | + TCGv_i64 imm; | 534 | + SD_IDST_INT_SUMMARY = (1 << 8), |
262 | + | 535 | + SD_IDST_RECEIVE_IRQ = (1 << 1), |
263 | + if (a->esz < a->msz || (a->esz == a->msz && !a->u)) { | 536 | + SD_IDST_TRANSMIT_IRQ = (1 << 0), |
264 | + return false; | 537 | + SD_IDST_IRQ_MASK = (1 << 1) | (1 << 0) | (1 << 8), |
265 | + } | 538 | + SD_IDST_WR_MASK = (0x3ff), |
266 | + if (!sve_access_check(s)) { | 539 | +}; |
267 | + return true; | 540 | + |
268 | + } | 541 | +/* SD Host register reset values */ |
269 | + | 542 | +enum { |
270 | + switch (a->esz) { | 543 | + REG_SD_GCTL_RST = 0x00000300, |
271 | + case MO_32: | 544 | + REG_SD_CKCR_RST = 0x0, |
272 | + fn = gather_load_fn32[a->ff][0][a->u][a->msz]; | 545 | + REG_SD_TMOR_RST = 0xFFFFFF40, |
273 | + break; | 546 | + REG_SD_BWDR_RST = 0x0, |
274 | + case MO_64: | 547 | + REG_SD_BKSR_RST = 0x00000200, |
275 | + fn = gather_load_fn64[a->ff][2][a->u][a->msz]; | 548 | + REG_SD_BYCR_RST = 0x00000200, |
276 | + break; | 549 | + REG_SD_CMDR_RST = 0x0, |
277 | + } | 550 | + REG_SD_CAGR_RST = 0x0, |
278 | + assert(fn != NULL); | 551 | + REG_SD_RESP_RST = 0x0, |
279 | + | 552 | + REG_SD_IMKR_RST = 0x0, |
280 | + /* Treat LD1_zpiz (zn[x] + imm) the same way as LD1_zprz (rn + zm[x]) | 553 | + REG_SD_MISR_RST = 0x0, |
281 | + * by loading the immediate into the scalar parameter. | 554 | + REG_SD_RISR_RST = 0x0, |
555 | + REG_SD_STAR_RST = 0x00000100, | ||
556 | + REG_SD_FWLR_RST = 0x000F0000, | ||
557 | + REG_SD_FUNS_RST = 0x0, | ||
558 | + REG_SD_DBGC_RST = 0x0, | ||
559 | + REG_SD_A12A_RST = 0x0000FFFF, | ||
560 | + REG_SD_NTSR_RST = 0x00000001, | ||
561 | + REG_SD_SDBG_RST = 0x0, | ||
562 | + REG_SD_HWRST_RST = 0x00000001, | ||
563 | + REG_SD_DMAC_RST = 0x0, | ||
564 | + REG_SD_DLBA_RST = 0x0, | ||
565 | + REG_SD_IDST_RST = 0x0, | ||
566 | + REG_SD_IDIE_RST = 0x0, | ||
567 | + REG_SD_THLDC_RST = 0x0, | ||
568 | + REG_SD_DSBD_RST = 0x0, | ||
569 | + REG_SD_RES_CRC_RST = 0x0, | ||
570 | + REG_SD_DATA_CRC_RST = 0x0, | ||
571 | + REG_SD_CRC_STA_RST = 0x0, | ||
572 | + REG_SD_FIFO_RST = 0x0, | ||
573 | +}; | ||
574 | + | ||
575 | +/* Data transfer descriptor for DMA */ | ||
576 | +typedef struct TransferDescriptor { | ||
577 | + uint32_t status; /* Status flags */ | ||
578 | + uint32_t size; /* Data buffer size */ | ||
579 | + uint32_t addr; /* Data buffer address */ | ||
580 | + uint32_t next; /* Physical address of next descriptor */ | ||
581 | +} TransferDescriptor; | ||
582 | + | ||
583 | +/* Data transfer descriptor flags */ | ||
584 | +enum { | ||
585 | + DESC_STATUS_HOLD = (1 << 31), /* Set when descriptor is in use by DMA */ | ||
586 | + DESC_STATUS_ERROR = (1 << 30), /* Set when DMA transfer error occurred */ | ||
587 | + DESC_STATUS_CHAIN = (1 << 4), /* Indicates chained descriptor. */ | ||
588 | + DESC_STATUS_FIRST = (1 << 3), /* Set on the first descriptor */ | ||
589 | + DESC_STATUS_LAST = (1 << 2), /* Set on the last descriptor */ | ||
590 | + DESC_STATUS_NOIRQ = (1 << 1), /* Skip raising interrupt after transfer */ | ||
591 | + DESC_SIZE_MASK = (0xfffffffc) | ||
592 | +}; | ||
593 | + | ||
594 | +static void allwinner_sdhost_update_irq(AwSdHostState *s) | ||
595 | +{ | ||
596 | + uint32_t irq; | ||
597 | + | ||
598 | + if (s->global_ctl & SD_GCTL_INT_ENB) { | ||
599 | + irq = s->irq_status & s->irq_mask; | ||
600 | + } else { | ||
601 | + irq = 0; | ||
602 | + } | ||
603 | + | ||
604 | + trace_allwinner_sdhost_update_irq(irq); | ||
605 | + qemu_set_irq(s->irq, irq); | ||
606 | +} | ||
607 | + | ||
608 | +static void allwinner_sdhost_update_transfer_cnt(AwSdHostState *s, | ||
609 | + uint32_t bytes) | ||
610 | +{ | ||
611 | + if (s->transfer_cnt > bytes) { | ||
612 | + s->transfer_cnt -= bytes; | ||
613 | + } else { | ||
614 | + s->transfer_cnt = 0; | ||
615 | + } | ||
616 | + | ||
617 | + if (!s->transfer_cnt) { | ||
618 | + s->irq_status |= SD_RISR_DATA_COMPLETE; | ||
619 | + } | ||
620 | +} | ||
621 | + | ||
622 | +static void allwinner_sdhost_set_inserted(DeviceState *dev, bool inserted) | ||
623 | +{ | ||
624 | + AwSdHostState *s = AW_SDHOST(dev); | ||
625 | + | ||
626 | + trace_allwinner_sdhost_set_inserted(inserted); | ||
627 | + | ||
628 | + if (inserted) { | ||
629 | + s->irq_status |= SD_RISR_CARD_INSERT; | ||
630 | + s->irq_status &= ~SD_RISR_CARD_REMOVE; | ||
631 | + s->status |= SD_STAR_CARD_PRESENT; | ||
632 | + } else { | ||
633 | + s->irq_status &= ~SD_RISR_CARD_INSERT; | ||
634 | + s->irq_status |= SD_RISR_CARD_REMOVE; | ||
635 | + s->status &= ~SD_STAR_CARD_PRESENT; | ||
636 | + } | ||
637 | + | ||
638 | + allwinner_sdhost_update_irq(s); | ||
639 | +} | ||
640 | + | ||
641 | +static void allwinner_sdhost_send_command(AwSdHostState *s) | ||
642 | +{ | ||
643 | + SDRequest request; | ||
644 | + uint8_t resp[16]; | ||
645 | + int rlen; | ||
646 | + | ||
647 | + /* Auto clear load flag */ | ||
648 | + s->command &= ~SD_CMDR_LOAD; | ||
649 | + | ||
650 | + /* Clock change does not actually interact with the SD bus */ | ||
651 | + if (!(s->command & SD_CMDR_CLKCHANGE)) { | ||
652 | + | ||
653 | + /* Prepare request */ | ||
654 | + request.cmd = s->command & SD_CMDR_CMDID_MASK; | ||
655 | + request.arg = s->command_arg; | ||
656 | + | ||
657 | + /* Send request to SD bus */ | ||
658 | + rlen = sdbus_do_command(&s->sdbus, &request, resp); | ||
659 | + if (rlen < 0) { | ||
660 | + goto error; | ||
661 | + } | ||
662 | + | ||
663 | + /* If the command has a response, store it in the response registers */ | ||
664 | + if ((s->command & SD_CMDR_RESPONSE)) { | ||
665 | + if (rlen == 4 && !(s->command & SD_CMDR_RESPONSE_LONG)) { | ||
666 | + s->response[0] = ldl_be_p(&resp[0]); | ||
667 | + s->response[1] = s->response[2] = s->response[3] = 0; | ||
668 | + | ||
669 | + } else if (rlen == 16 && (s->command & SD_CMDR_RESPONSE_LONG)) { | ||
670 | + s->response[0] = ldl_be_p(&resp[12]); | ||
671 | + s->response[1] = ldl_be_p(&resp[8]); | ||
672 | + s->response[2] = ldl_be_p(&resp[4]); | ||
673 | + s->response[3] = ldl_be_p(&resp[0]); | ||
674 | + } else { | ||
675 | + goto error; | ||
676 | + } | ||
677 | + } | ||
678 | + } | ||
679 | + | ||
680 | + /* Set interrupt status bits */ | ||
681 | + s->irq_status |= SD_RISR_CMD_COMPLETE; | ||
682 | + return; | ||
683 | + | ||
684 | +error: | ||
685 | + s->irq_status |= SD_RISR_NO_RESPONSE; | ||
686 | +} | ||
687 | + | ||
688 | +static void allwinner_sdhost_auto_stop(AwSdHostState *s) | ||
689 | +{ | ||
690 | + /* | ||
691 | + * The stop command (CMD12) ensures the SD bus | ||
692 | + * returns to the transfer state. | ||
282 | + */ | 693 | + */ |
283 | + imm = tcg_const_i64(a->imm << a->msz); | 694 | + if ((s->command & SD_CMDR_AUTOSTOP) && (s->transfer_cnt == 0)) { |
284 | + do_mem_zpz(s, a->rd, a->pg, a->rn, 0, imm, fn); | 695 | + /* First save current command registers */ |
285 | + tcg_temp_free_i64(imm); | 696 | + uint32_t saved_cmd = s->command; |
286 | + return true; | 697 | + uint32_t saved_arg = s->command_arg; |
287 | +} | 698 | + |
288 | + | 699 | + /* Prepare stop command (CMD12) */ |
289 | static bool trans_ST1_zprz(DisasContext *s, arg_ST1_zprz *a, uint32_t insn) | 700 | + s->command &= ~SD_CMDR_CMDID_MASK; |
290 | { | 701 | + s->command |= 12; /* CMD12 */ |
291 | /* Indexed by [xs][msz]. */ | 702 | + s->command_arg = 0; |
292 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | 703 | + |
704 | + /* Put the command on SD bus */ | ||
705 | + allwinner_sdhost_send_command(s); | ||
706 | + | ||
707 | + /* Restore command values */ | ||
708 | + s->command = saved_cmd; | ||
709 | + s->command_arg = saved_arg; | ||
710 | + | ||
711 | + /* Set IRQ status bit for automatic stop done */ | ||
712 | + s->irq_status |= SD_RISR_AUTOCMD_DONE; | ||
713 | + } | ||
714 | +} | ||
715 | + | ||
716 | +static uint32_t allwinner_sdhost_process_desc(AwSdHostState *s, | ||
717 | + hwaddr desc_addr, | ||
718 | + TransferDescriptor *desc, | ||
719 | + bool is_write, uint32_t max_bytes) | ||
720 | +{ | ||
721 | + AwSdHostClass *klass = AW_SDHOST_GET_CLASS(s); | ||
722 | + uint32_t num_done = 0; | ||
723 | + uint32_t num_bytes = max_bytes; | ||
724 | + uint8_t buf[1024]; | ||
725 | + | ||
726 | + /* Read descriptor */ | ||
727 | + cpu_physical_memory_read(desc_addr, desc, sizeof(*desc)); | ||
728 | + if (desc->size == 0) { | ||
729 | + desc->size = klass->max_desc_size; | ||
730 | + } else if (desc->size > klass->max_desc_size) { | ||
731 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: DMA descriptor buffer size " | ||
732 | + " is out-of-bounds: %" PRIu32 " > %zu", | ||
733 | + __func__, desc->size, klass->max_desc_size); | ||
734 | + desc->size = klass->max_desc_size; | ||
735 | + } | ||
736 | + if (desc->size < num_bytes) { | ||
737 | + num_bytes = desc->size; | ||
738 | + } | ||
739 | + | ||
740 | + trace_allwinner_sdhost_process_desc(desc_addr, desc->size, | ||
741 | + is_write, max_bytes); | ||
742 | + | ||
743 | + while (num_done < num_bytes) { | ||
744 | + /* Try to completely fill the local buffer */ | ||
745 | + uint32_t buf_bytes = num_bytes - num_done; | ||
746 | + if (buf_bytes > sizeof(buf)) { | ||
747 | + buf_bytes = sizeof(buf); | ||
748 | + } | ||
749 | + | ||
750 | + /* Write to SD bus */ | ||
751 | + if (is_write) { | ||
752 | + cpu_physical_memory_read((desc->addr & DESC_SIZE_MASK) + num_done, | ||
753 | + buf, buf_bytes); | ||
754 | + | ||
755 | + for (uint32_t i = 0; i < buf_bytes; i++) { | ||
756 | + sdbus_write_data(&s->sdbus, buf[i]); | ||
757 | + } | ||
758 | + | ||
759 | + /* Read from SD bus */ | ||
760 | + } else { | ||
761 | + for (uint32_t i = 0; i < buf_bytes; i++) { | ||
762 | + buf[i] = sdbus_read_data(&s->sdbus); | ||
763 | + } | ||
764 | + cpu_physical_memory_write((desc->addr & DESC_SIZE_MASK) + num_done, | ||
765 | + buf, buf_bytes); | ||
766 | + } | ||
767 | + num_done += buf_bytes; | ||
768 | + } | ||
769 | + | ||
770 | + /* Clear hold flag and flush descriptor */ | ||
771 | + desc->status &= ~DESC_STATUS_HOLD; | ||
772 | + cpu_physical_memory_write(desc_addr, desc, sizeof(*desc)); | ||
773 | + | ||
774 | + return num_done; | ||
775 | +} | ||
776 | + | ||
777 | +static void allwinner_sdhost_dma(AwSdHostState *s) | ||
778 | +{ | ||
779 | + TransferDescriptor desc; | ||
780 | + hwaddr desc_addr = s->desc_base; | ||
781 | + bool is_write = (s->command & SD_CMDR_WRITE); | ||
782 | + uint32_t bytes_done = 0; | ||
783 | + | ||
784 | + /* Check if DMA can be performed */ | ||
785 | + if (s->byte_count == 0 || s->block_size == 0 || | ||
786 | + !(s->global_ctl & SD_GCTL_DMA_ENB)) { | ||
787 | + return; | ||
788 | + } | ||
789 | + | ||
790 | + /* | ||
791 | + * For read operations, data must be available on the SD bus | ||
792 | + * If not, it is an error and we should not act at all | ||
793 | + */ | ||
794 | + if (!is_write && !sdbus_data_ready(&s->sdbus)) { | ||
795 | + return; | ||
796 | + } | ||
797 | + | ||
798 | + /* Process the DMA descriptors until all data is copied */ | ||
799 | + while (s->byte_count > 0) { | ||
800 | + bytes_done = allwinner_sdhost_process_desc(s, desc_addr, &desc, | ||
801 | + is_write, s->byte_count); | ||
802 | + allwinner_sdhost_update_transfer_cnt(s, bytes_done); | ||
803 | + | ||
804 | + if (bytes_done <= s->byte_count) { | ||
805 | + s->byte_count -= bytes_done; | ||
806 | + } else { | ||
807 | + s->byte_count = 0; | ||
808 | + } | ||
809 | + | ||
810 | + if (desc.status & DESC_STATUS_LAST) { | ||
811 | + break; | ||
812 | + } else { | ||
813 | + desc_addr = desc.next; | ||
814 | + } | ||
815 | + } | ||
816 | + | ||
817 | + /* Raise IRQ to signal DMA is completed */ | ||
818 | + s->irq_status |= SD_RISR_DATA_COMPLETE | SD_RISR_SDIO_INTR; | ||
819 | + | ||
820 | + /* Update DMAC bits */ | ||
821 | + s->dmac_status |= SD_IDST_INT_SUMMARY; | ||
822 | + | ||
823 | + if (is_write) { | ||
824 | + s->dmac_status |= SD_IDST_TRANSMIT_IRQ; | ||
825 | + } else { | ||
826 | + s->dmac_status |= SD_IDST_RECEIVE_IRQ; | ||
827 | + } | ||
828 | +} | ||
829 | + | ||
830 | +static uint64_t allwinner_sdhost_read(void *opaque, hwaddr offset, | ||
831 | + unsigned size) | ||
832 | +{ | ||
833 | + AwSdHostState *s = AW_SDHOST(opaque); | ||
834 | + uint32_t res = 0; | ||
835 | + | ||
836 | + switch (offset) { | ||
837 | + case REG_SD_GCTL: /* Global Control */ | ||
838 | + res = s->global_ctl; | ||
839 | + break; | ||
840 | + case REG_SD_CKCR: /* Clock Control */ | ||
841 | + res = s->clock_ctl; | ||
842 | + break; | ||
843 | + case REG_SD_TMOR: /* Timeout */ | ||
844 | + res = s->timeout; | ||
845 | + break; | ||
846 | + case REG_SD_BWDR: /* Bus Width */ | ||
847 | + res = s->bus_width; | ||
848 | + break; | ||
849 | + case REG_SD_BKSR: /* Block Size */ | ||
850 | + res = s->block_size; | ||
851 | + break; | ||
852 | + case REG_SD_BYCR: /* Byte Count */ | ||
853 | + res = s->byte_count; | ||
854 | + break; | ||
855 | + case REG_SD_CMDR: /* Command */ | ||
856 | + res = s->command; | ||
857 | + break; | ||
858 | + case REG_SD_CAGR: /* Command Argument */ | ||
859 | + res = s->command_arg; | ||
860 | + break; | ||
861 | + case REG_SD_RESP0: /* Response Zero */ | ||
862 | + res = s->response[0]; | ||
863 | + break; | ||
864 | + case REG_SD_RESP1: /* Response One */ | ||
865 | + res = s->response[1]; | ||
866 | + break; | ||
867 | + case REG_SD_RESP2: /* Response Two */ | ||
868 | + res = s->response[2]; | ||
869 | + break; | ||
870 | + case REG_SD_RESP3: /* Response Three */ | ||
871 | + res = s->response[3]; | ||
872 | + break; | ||
873 | + case REG_SD_IMKR: /* Interrupt Mask */ | ||
874 | + res = s->irq_mask; | ||
875 | + break; | ||
876 | + case REG_SD_MISR: /* Masked Interrupt Status */ | ||
877 | + res = s->irq_status & s->irq_mask; | ||
878 | + break; | ||
879 | + case REG_SD_RISR: /* Raw Interrupt Status */ | ||
880 | + res = s->irq_status; | ||
881 | + break; | ||
882 | + case REG_SD_STAR: /* Status */ | ||
883 | + res = s->status; | ||
884 | + break; | ||
885 | + case REG_SD_FWLR: /* FIFO Water Level */ | ||
886 | + res = s->fifo_wlevel; | ||
887 | + break; | ||
888 | + case REG_SD_FUNS: /* FIFO Function Select */ | ||
889 | + res = s->fifo_func_sel; | ||
890 | + break; | ||
891 | + case REG_SD_DBGC: /* Debug Enable */ | ||
892 | + res = s->debug_enable; | ||
893 | + break; | ||
894 | + case REG_SD_A12A: /* Auto command 12 argument */ | ||
895 | + res = s->auto12_arg; | ||
896 | + break; | ||
897 | + case REG_SD_NTSR: /* SD NewTiming Set */ | ||
898 | + res = s->newtiming_set; | ||
899 | + break; | ||
900 | + case REG_SD_SDBG: /* SD newTiming Set Debug */ | ||
901 | + res = s->newtiming_debug; | ||
902 | + break; | ||
903 | + case REG_SD_HWRST: /* Hardware Reset Register */ | ||
904 | + res = s->hardware_rst; | ||
905 | + break; | ||
906 | + case REG_SD_DMAC: /* Internal DMA Controller Control */ | ||
907 | + res = s->dmac; | ||
908 | + break; | ||
909 | + case REG_SD_DLBA: /* Descriptor List Base Address */ | ||
910 | + res = s->desc_base; | ||
911 | + break; | ||
912 | + case REG_SD_IDST: /* Internal DMA Controller Status */ | ||
913 | + res = s->dmac_status; | ||
914 | + break; | ||
915 | + case REG_SD_IDIE: /* Internal DMA Controller Interrupt Enable */ | ||
916 | + res = s->dmac_irq; | ||
917 | + break; | ||
918 | + case REG_SD_THLDC: /* Card Threshold Control */ | ||
919 | + res = s->card_threshold; | ||
920 | + break; | ||
921 | + case REG_SD_DSBD: /* eMMC DDR Start Bit Detection Control */ | ||
922 | + res = s->startbit_detect; | ||
923 | + break; | ||
924 | + case REG_SD_RES_CRC: /* Response CRC from card/eMMC */ | ||
925 | + res = s->response_crc; | ||
926 | + break; | ||
927 | + case REG_SD_DATA7_CRC: /* CRC Data 7 from card/eMMC */ | ||
928 | + case REG_SD_DATA6_CRC: /* CRC Data 6 from card/eMMC */ | ||
929 | + case REG_SD_DATA5_CRC: /* CRC Data 5 from card/eMMC */ | ||
930 | + case REG_SD_DATA4_CRC: /* CRC Data 4 from card/eMMC */ | ||
931 | + case REG_SD_DATA3_CRC: /* CRC Data 3 from card/eMMC */ | ||
932 | + case REG_SD_DATA2_CRC: /* CRC Data 2 from card/eMMC */ | ||
933 | + case REG_SD_DATA1_CRC: /* CRC Data 1 from card/eMMC */ | ||
934 | + case REG_SD_DATA0_CRC: /* CRC Data 0 from card/eMMC */ | ||
935 | + res = s->data_crc[((offset - REG_SD_DATA7_CRC) / sizeof(uint32_t))]; | ||
936 | + break; | ||
937 | + case REG_SD_CRC_STA: /* CRC status from card/eMMC in write operation */ | ||
938 | + res = s->status_crc; | ||
939 | + break; | ||
940 | + case REG_SD_FIFO: /* Read/Write FIFO */ | ||
941 | + if (sdbus_data_ready(&s->sdbus)) { | ||
942 | + res = sdbus_read_data(&s->sdbus); | ||
943 | + res |= sdbus_read_data(&s->sdbus) << 8; | ||
944 | + res |= sdbus_read_data(&s->sdbus) << 16; | ||
945 | + res |= sdbus_read_data(&s->sdbus) << 24; | ||
946 | + allwinner_sdhost_update_transfer_cnt(s, sizeof(uint32_t)); | ||
947 | + allwinner_sdhost_auto_stop(s); | ||
948 | + allwinner_sdhost_update_irq(s); | ||
949 | + } else { | ||
950 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: no data ready on SD bus\n", | ||
951 | + __func__); | ||
952 | + } | ||
953 | + break; | ||
954 | + default: | ||
955 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset %" | ||
956 | + HWADDR_PRIx"\n", __func__, offset); | ||
957 | + res = 0; | ||
958 | + break; | ||
959 | + } | ||
960 | + | ||
961 | + trace_allwinner_sdhost_read(offset, res, size); | ||
962 | + return res; | ||
963 | +} | ||
964 | + | ||
965 | +static void allwinner_sdhost_write(void *opaque, hwaddr offset, | ||
966 | + uint64_t value, unsigned size) | ||
967 | +{ | ||
968 | + AwSdHostState *s = AW_SDHOST(opaque); | ||
969 | + | ||
970 | + trace_allwinner_sdhost_write(offset, value, size); | ||
971 | + | ||
972 | + switch (offset) { | ||
973 | + case REG_SD_GCTL: /* Global Control */ | ||
974 | + s->global_ctl = value; | ||
975 | + s->global_ctl &= ~(SD_GCTL_DMA_RST | SD_GCTL_FIFO_RST | | ||
976 | + SD_GCTL_SOFT_RST); | ||
977 | + allwinner_sdhost_update_irq(s); | ||
978 | + break; | ||
979 | + case REG_SD_CKCR: /* Clock Control */ | ||
980 | + s->clock_ctl = value; | ||
981 | + break; | ||
982 | + case REG_SD_TMOR: /* Timeout */ | ||
983 | + s->timeout = value; | ||
984 | + break; | ||
985 | + case REG_SD_BWDR: /* Bus Width */ | ||
986 | + s->bus_width = value; | ||
987 | + break; | ||
988 | + case REG_SD_BKSR: /* Block Size */ | ||
989 | + s->block_size = value; | ||
990 | + break; | ||
991 | + case REG_SD_BYCR: /* Byte Count */ | ||
992 | + s->byte_count = value; | ||
993 | + s->transfer_cnt = value; | ||
994 | + break; | ||
995 | + case REG_SD_CMDR: /* Command */ | ||
996 | + s->command = value; | ||
997 | + if (value & SD_CMDR_LOAD) { | ||
998 | + allwinner_sdhost_send_command(s); | ||
999 | + allwinner_sdhost_dma(s); | ||
1000 | + allwinner_sdhost_auto_stop(s); | ||
1001 | + } | ||
1002 | + allwinner_sdhost_update_irq(s); | ||
1003 | + break; | ||
1004 | + case REG_SD_CAGR: /* Command Argument */ | ||
1005 | + s->command_arg = value; | ||
1006 | + break; | ||
1007 | + case REG_SD_RESP0: /* Response Zero */ | ||
1008 | + s->response[0] = value; | ||
1009 | + break; | ||
1010 | + case REG_SD_RESP1: /* Response One */ | ||
1011 | + s->response[1] = value; | ||
1012 | + break; | ||
1013 | + case REG_SD_RESP2: /* Response Two */ | ||
1014 | + s->response[2] = value; | ||
1015 | + break; | ||
1016 | + case REG_SD_RESP3: /* Response Three */ | ||
1017 | + s->response[3] = value; | ||
1018 | + break; | ||
1019 | + case REG_SD_IMKR: /* Interrupt Mask */ | ||
1020 | + s->irq_mask = value; | ||
1021 | + allwinner_sdhost_update_irq(s); | ||
1022 | + break; | ||
1023 | + case REG_SD_MISR: /* Masked Interrupt Status */ | ||
1024 | + case REG_SD_RISR: /* Raw Interrupt Status */ | ||
1025 | + s->irq_status &= ~value; | ||
1026 | + allwinner_sdhost_update_irq(s); | ||
1027 | + break; | ||
1028 | + case REG_SD_STAR: /* Status */ | ||
1029 | + s->status &= ~value; | ||
1030 | + allwinner_sdhost_update_irq(s); | ||
1031 | + break; | ||
1032 | + case REG_SD_FWLR: /* FIFO Water Level */ | ||
1033 | + s->fifo_wlevel = value; | ||
1034 | + break; | ||
1035 | + case REG_SD_FUNS: /* FIFO Function Select */ | ||
1036 | + s->fifo_func_sel = value; | ||
1037 | + break; | ||
1038 | + case REG_SD_DBGC: /* Debug Enable */ | ||
1039 | + s->debug_enable = value; | ||
1040 | + break; | ||
1041 | + case REG_SD_A12A: /* Auto command 12 argument */ | ||
1042 | + s->auto12_arg = value; | ||
1043 | + break; | ||
1044 | + case REG_SD_NTSR: /* SD NewTiming Set */ | ||
1045 | + s->newtiming_set = value; | ||
1046 | + break; | ||
1047 | + case REG_SD_SDBG: /* SD newTiming Set Debug */ | ||
1048 | + s->newtiming_debug = value; | ||
1049 | + break; | ||
1050 | + case REG_SD_HWRST: /* Hardware Reset Register */ | ||
1051 | + s->hardware_rst = value; | ||
1052 | + break; | ||
1053 | + case REG_SD_DMAC: /* Internal DMA Controller Control */ | ||
1054 | + s->dmac = value; | ||
1055 | + allwinner_sdhost_update_irq(s); | ||
1056 | + break; | ||
1057 | + case REG_SD_DLBA: /* Descriptor List Base Address */ | ||
1058 | + s->desc_base = value; | ||
1059 | + break; | ||
1060 | + case REG_SD_IDST: /* Internal DMA Controller Status */ | ||
1061 | + s->dmac_status &= (~SD_IDST_WR_MASK) | (~value & SD_IDST_WR_MASK); | ||
1062 | + allwinner_sdhost_update_irq(s); | ||
1063 | + break; | ||
1064 | + case REG_SD_IDIE: /* Internal DMA Controller Interrupt Enable */ | ||
1065 | + s->dmac_irq = value; | ||
1066 | + allwinner_sdhost_update_irq(s); | ||
1067 | + break; | ||
1068 | + case REG_SD_THLDC: /* Card Threshold Control */ | ||
1069 | + s->card_threshold = value; | ||
1070 | + break; | ||
1071 | + case REG_SD_DSBD: /* eMMC DDR Start Bit Detection Control */ | ||
1072 | + s->startbit_detect = value; | ||
1073 | + break; | ||
1074 | + case REG_SD_FIFO: /* Read/Write FIFO */ | ||
1075 | + sdbus_write_data(&s->sdbus, value & 0xff); | ||
1076 | + sdbus_write_data(&s->sdbus, (value >> 8) & 0xff); | ||
1077 | + sdbus_write_data(&s->sdbus, (value >> 16) & 0xff); | ||
1078 | + sdbus_write_data(&s->sdbus, (value >> 24) & 0xff); | ||
1079 | + allwinner_sdhost_update_transfer_cnt(s, sizeof(uint32_t)); | ||
1080 | + allwinner_sdhost_auto_stop(s); | ||
1081 | + allwinner_sdhost_update_irq(s); | ||
1082 | + break; | ||
1083 | + case REG_SD_RES_CRC: /* Response CRC from card/eMMC */ | ||
1084 | + case REG_SD_DATA7_CRC: /* CRC Data 7 from card/eMMC */ | ||
1085 | + case REG_SD_DATA6_CRC: /* CRC Data 6 from card/eMMC */ | ||
1086 | + case REG_SD_DATA5_CRC: /* CRC Data 5 from card/eMMC */ | ||
1087 | + case REG_SD_DATA4_CRC: /* CRC Data 4 from card/eMMC */ | ||
1088 | + case REG_SD_DATA3_CRC: /* CRC Data 3 from card/eMMC */ | ||
1089 | + case REG_SD_DATA2_CRC: /* CRC Data 2 from card/eMMC */ | ||
1090 | + case REG_SD_DATA1_CRC: /* CRC Data 1 from card/eMMC */ | ||
1091 | + case REG_SD_DATA0_CRC: /* CRC Data 0 from card/eMMC */ | ||
1092 | + case REG_SD_CRC_STA: /* CRC status from card/eMMC in write operation */ | ||
1093 | + break; | ||
1094 | + default: | ||
1095 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset %" | ||
1096 | + HWADDR_PRIx"\n", __func__, offset); | ||
1097 | + break; | ||
1098 | + } | ||
1099 | +} | ||
1100 | + | ||
1101 | +static const MemoryRegionOps allwinner_sdhost_ops = { | ||
1102 | + .read = allwinner_sdhost_read, | ||
1103 | + .write = allwinner_sdhost_write, | ||
1104 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
1105 | + .valid = { | ||
1106 | + .min_access_size = 4, | ||
1107 | + .max_access_size = 4, | ||
1108 | + }, | ||
1109 | + .impl.min_access_size = 4, | ||
1110 | +}; | ||
1111 | + | ||
1112 | +static const VMStateDescription vmstate_allwinner_sdhost = { | ||
1113 | + .name = "allwinner-sdhost", | ||
1114 | + .version_id = 1, | ||
1115 | + .minimum_version_id = 1, | ||
1116 | + .fields = (VMStateField[]) { | ||
1117 | + VMSTATE_UINT32(global_ctl, AwSdHostState), | ||
1118 | + VMSTATE_UINT32(clock_ctl, AwSdHostState), | ||
1119 | + VMSTATE_UINT32(timeout, AwSdHostState), | ||
1120 | + VMSTATE_UINT32(bus_width, AwSdHostState), | ||
1121 | + VMSTATE_UINT32(block_size, AwSdHostState), | ||
1122 | + VMSTATE_UINT32(byte_count, AwSdHostState), | ||
1123 | + VMSTATE_UINT32(transfer_cnt, AwSdHostState), | ||
1124 | + VMSTATE_UINT32(command, AwSdHostState), | ||
1125 | + VMSTATE_UINT32(command_arg, AwSdHostState), | ||
1126 | + VMSTATE_UINT32_ARRAY(response, AwSdHostState, 4), | ||
1127 | + VMSTATE_UINT32(irq_mask, AwSdHostState), | ||
1128 | + VMSTATE_UINT32(irq_status, AwSdHostState), | ||
1129 | + VMSTATE_UINT32(status, AwSdHostState), | ||
1130 | + VMSTATE_UINT32(fifo_wlevel, AwSdHostState), | ||
1131 | + VMSTATE_UINT32(fifo_func_sel, AwSdHostState), | ||
1132 | + VMSTATE_UINT32(debug_enable, AwSdHostState), | ||
1133 | + VMSTATE_UINT32(auto12_arg, AwSdHostState), | ||
1134 | + VMSTATE_UINT32(newtiming_set, AwSdHostState), | ||
1135 | + VMSTATE_UINT32(newtiming_debug, AwSdHostState), | ||
1136 | + VMSTATE_UINT32(hardware_rst, AwSdHostState), | ||
1137 | + VMSTATE_UINT32(dmac, AwSdHostState), | ||
1138 | + VMSTATE_UINT32(desc_base, AwSdHostState), | ||
1139 | + VMSTATE_UINT32(dmac_status, AwSdHostState), | ||
1140 | + VMSTATE_UINT32(dmac_irq, AwSdHostState), | ||
1141 | + VMSTATE_UINT32(card_threshold, AwSdHostState), | ||
1142 | + VMSTATE_UINT32(startbit_detect, AwSdHostState), | ||
1143 | + VMSTATE_UINT32(response_crc, AwSdHostState), | ||
1144 | + VMSTATE_UINT32_ARRAY(data_crc, AwSdHostState, 8), | ||
1145 | + VMSTATE_UINT32(status_crc, AwSdHostState), | ||
1146 | + VMSTATE_END_OF_LIST() | ||
1147 | + } | ||
1148 | +}; | ||
1149 | + | ||
1150 | +static void allwinner_sdhost_init(Object *obj) | ||
1151 | +{ | ||
1152 | + AwSdHostState *s = AW_SDHOST(obj); | ||
1153 | + | ||
1154 | + qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), | ||
1155 | + TYPE_AW_SDHOST_BUS, DEVICE(s), "sd-bus"); | ||
1156 | + | ||
1157 | + memory_region_init_io(&s->iomem, obj, &allwinner_sdhost_ops, s, | ||
1158 | + TYPE_AW_SDHOST, 4 * KiB); | ||
1159 | + sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->iomem); | ||
1160 | + sysbus_init_irq(SYS_BUS_DEVICE(s), &s->irq); | ||
1161 | +} | ||
1162 | + | ||
1163 | +static void allwinner_sdhost_reset(DeviceState *dev) | ||
1164 | +{ | ||
1165 | + AwSdHostState *s = AW_SDHOST(dev); | ||
1166 | + | ||
1167 | + s->global_ctl = REG_SD_GCTL_RST; | ||
1168 | + s->clock_ctl = REG_SD_CKCR_RST; | ||
1169 | + s->timeout = REG_SD_TMOR_RST; | ||
1170 | + s->bus_width = REG_SD_BWDR_RST; | ||
1171 | + s->block_size = REG_SD_BKSR_RST; | ||
1172 | + s->byte_count = REG_SD_BYCR_RST; | ||
1173 | + s->transfer_cnt = 0; | ||
1174 | + | ||
1175 | + s->command = REG_SD_CMDR_RST; | ||
1176 | + s->command_arg = REG_SD_CAGR_RST; | ||
1177 | + | ||
1178 | + for (int i = 0; i < ARRAY_SIZE(s->response); i++) { | ||
1179 | + s->response[i] = REG_SD_RESP_RST; | ||
1180 | + } | ||
1181 | + | ||
1182 | + s->irq_mask = REG_SD_IMKR_RST; | ||
1183 | + s->irq_status = REG_SD_RISR_RST; | ||
1184 | + s->status = REG_SD_STAR_RST; | ||
1185 | + | ||
1186 | + s->fifo_wlevel = REG_SD_FWLR_RST; | ||
1187 | + s->fifo_func_sel = REG_SD_FUNS_RST; | ||
1188 | + s->debug_enable = REG_SD_DBGC_RST; | ||
1189 | + s->auto12_arg = REG_SD_A12A_RST; | ||
1190 | + s->newtiming_set = REG_SD_NTSR_RST; | ||
1191 | + s->newtiming_debug = REG_SD_SDBG_RST; | ||
1192 | + s->hardware_rst = REG_SD_HWRST_RST; | ||
1193 | + s->dmac = REG_SD_DMAC_RST; | ||
1194 | + s->desc_base = REG_SD_DLBA_RST; | ||
1195 | + s->dmac_status = REG_SD_IDST_RST; | ||
1196 | + s->dmac_irq = REG_SD_IDIE_RST; | ||
1197 | + s->card_threshold = REG_SD_THLDC_RST; | ||
1198 | + s->startbit_detect = REG_SD_DSBD_RST; | ||
1199 | + s->response_crc = REG_SD_RES_CRC_RST; | ||
1200 | + | ||
1201 | + for (int i = 0; i < ARRAY_SIZE(s->data_crc); i++) { | ||
1202 | + s->data_crc[i] = REG_SD_DATA_CRC_RST; | ||
1203 | + } | ||
1204 | + | ||
1205 | + s->status_crc = REG_SD_CRC_STA_RST; | ||
1206 | +} | ||
1207 | + | ||
1208 | +static void allwinner_sdhost_bus_class_init(ObjectClass *klass, void *data) | ||
1209 | +{ | ||
1210 | + SDBusClass *sbc = SD_BUS_CLASS(klass); | ||
1211 | + | ||
1212 | + sbc->set_inserted = allwinner_sdhost_set_inserted; | ||
1213 | +} | ||
1214 | + | ||
1215 | +static void allwinner_sdhost_class_init(ObjectClass *klass, void *data) | ||
1216 | +{ | ||
1217 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
1218 | + | ||
1219 | + dc->reset = allwinner_sdhost_reset; | ||
1220 | + dc->vmsd = &vmstate_allwinner_sdhost; | ||
1221 | +} | ||
1222 | + | ||
1223 | +static void allwinner_sdhost_sun4i_class_init(ObjectClass *klass, void *data) | ||
1224 | +{ | ||
1225 | + AwSdHostClass *sc = AW_SDHOST_CLASS(klass); | ||
1226 | + sc->max_desc_size = 8 * KiB; | ||
1227 | +} | ||
1228 | + | ||
1229 | +static void allwinner_sdhost_sun5i_class_init(ObjectClass *klass, void *data) | ||
1230 | +{ | ||
1231 | + AwSdHostClass *sc = AW_SDHOST_CLASS(klass); | ||
1232 | + sc->max_desc_size = 64 * KiB; | ||
1233 | +} | ||
1234 | + | ||
1235 | +static TypeInfo allwinner_sdhost_info = { | ||
1236 | + .name = TYPE_AW_SDHOST, | ||
1237 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
1238 | + .instance_init = allwinner_sdhost_init, | ||
1239 | + .instance_size = sizeof(AwSdHostState), | ||
1240 | + .class_init = allwinner_sdhost_class_init, | ||
1241 | + .class_size = sizeof(AwSdHostClass), | ||
1242 | + .abstract = true, | ||
1243 | +}; | ||
1244 | + | ||
1245 | +static const TypeInfo allwinner_sdhost_sun4i_info = { | ||
1246 | + .name = TYPE_AW_SDHOST_SUN4I, | ||
1247 | + .parent = TYPE_AW_SDHOST, | ||
1248 | + .class_init = allwinner_sdhost_sun4i_class_init, | ||
1249 | +}; | ||
1250 | + | ||
1251 | +static const TypeInfo allwinner_sdhost_sun5i_info = { | ||
1252 | + .name = TYPE_AW_SDHOST_SUN5I, | ||
1253 | + .parent = TYPE_AW_SDHOST, | ||
1254 | + .class_init = allwinner_sdhost_sun5i_class_init, | ||
1255 | +}; | ||
1256 | + | ||
1257 | +static const TypeInfo allwinner_sdhost_bus_info = { | ||
1258 | + .name = TYPE_AW_SDHOST_BUS, | ||
1259 | + .parent = TYPE_SD_BUS, | ||
1260 | + .instance_size = sizeof(SDBus), | ||
1261 | + .class_init = allwinner_sdhost_bus_class_init, | ||
1262 | +}; | ||
1263 | + | ||
1264 | +static void allwinner_sdhost_register_types(void) | ||
1265 | +{ | ||
1266 | + type_register_static(&allwinner_sdhost_info); | ||
1267 | + type_register_static(&allwinner_sdhost_sun4i_info); | ||
1268 | + type_register_static(&allwinner_sdhost_sun5i_info); | ||
1269 | + type_register_static(&allwinner_sdhost_bus_info); | ||
1270 | +} | ||
1271 | + | ||
1272 | +type_init(allwinner_sdhost_register_types) | ||
1273 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
293 | index XXXXXXX..XXXXXXX 100644 | 1274 | index XXXXXXX..XXXXXXX 100644 |
294 | --- a/target/arm/sve.decode | 1275 | --- a/hw/arm/Kconfig |
295 | +++ b/target/arm/sve.decode | 1276 | +++ b/hw/arm/Kconfig |
1277 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_H3 | ||
1278 | select UNIMP | ||
1279 | select USB_OHCI | ||
1280 | select USB_EHCI_SYSBUS | ||
1281 | + select SD | ||
1282 | |||
1283 | config RASPI | ||
1284 | bool | ||
1285 | diff --git a/hw/sd/trace-events b/hw/sd/trace-events | ||
1286 | index XXXXXXX..XXXXXXX 100644 | ||
1287 | --- a/hw/sd/trace-events | ||
1288 | +++ b/hw/sd/trace-events | ||
296 | @@ -XXX,XX +XXX,XX @@ | 1289 | @@ -XXX,XX +XXX,XX @@ |
297 | &rpri_load rd pg rn imm dtype nreg | 1290 | # See docs/devel/tracing.txt for syntax documentation. |
298 | &rprr_store rd pg rn rm msz esz nreg | 1291 | |
299 | &rpri_store rd pg rn imm msz esz nreg | 1292 | +# allwinner-sdhost.c |
300 | +&rprr_gather_load rd pg rn rm esz msz u ff xs scale | 1293 | +allwinner_sdhost_set_inserted(bool inserted) "inserted %u" |
301 | +&rpri_gather_load rd pg rn imm esz msz u ff | 1294 | +allwinner_sdhost_process_desc(uint64_t desc_addr, uint32_t desc_size, bool is_write, uint32_t max_bytes) "desc_addr 0x%" PRIx64 " desc_size %" PRIu32 " is_write %u max_bytes %" PRIu32 |
302 | &rprr_scatter_store rd pg rn rm esz msz xs scale | 1295 | +allwinner_sdhost_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
303 | 1296 | +allwinner_sdhost_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | |
304 | ########################################################################### | 1297 | +allwinner_sdhost_update_irq(uint32_t irq) "IRQ bits 0x%" PRIx32 |
305 | @@ -XXX,XX +XXX,XX @@ | 1298 | + |
306 | @rpri_load_msz ....... .... . imm:s4 ... pg:3 rn:5 rd:5 \ | 1299 | # bcm2835_sdhost.c |
307 | &rpri_load dtype=%msz_dtype | 1300 | bcm2835_sdhost_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" |
308 | 1301 | bcm2835_sdhost_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | |
309 | +# Gather Loads. | ||
310 | +@rprr_g_load_u ....... .. . . rm:5 . u:1 ff:1 pg:3 rn:5 rd:5 \ | ||
311 | + &rprr_gather_load xs=2 | ||
312 | +@rprr_g_load_xs_u ....... .. xs:1 . rm:5 . u:1 ff:1 pg:3 rn:5 rd:5 \ | ||
313 | + &rprr_gather_load | ||
314 | +@rprr_g_load_xs_u_sc ....... .. xs:1 scale:1 rm:5 . u:1 ff:1 pg:3 rn:5 rd:5 \ | ||
315 | + &rprr_gather_load | ||
316 | +@rprr_g_load_xs_sc ....... .. xs:1 scale:1 rm:5 . . ff:1 pg:3 rn:5 rd:5 \ | ||
317 | + &rprr_gather_load | ||
318 | +@rprr_g_load_u_sc ....... .. . scale:1 rm:5 . u:1 ff:1 pg:3 rn:5 rd:5 \ | ||
319 | + &rprr_gather_load xs=2 | ||
320 | +@rprr_g_load_sc ....... .. . scale:1 rm:5 . . ff:1 pg:3 rn:5 rd:5 \ | ||
321 | + &rprr_gather_load xs=2 | ||
322 | +@rpri_g_load ....... msz:2 .. imm:5 . u:1 ff:1 pg:3 rn:5 rd:5 \ | ||
323 | + &rpri_gather_load | ||
324 | + | ||
325 | # Stores; user must fill in ESZ, MSZ, NREG as needed. | ||
326 | @rprr_store ....... .. .. rm:5 ... pg:3 rn:5 rd:5 &rprr_store | ||
327 | @rpri_store_msz ....... msz:2 .. . imm:s4 ... pg:3 rn:5 rd:5 &rpri_store | ||
328 | @@ -XXX,XX +XXX,XX @@ LDR_zri 10000101 10 ...... 010 ... ..... ..... @rd_rn_i9 | ||
329 | LD1R_zpri 1000010 .. 1 imm:6 1.. pg:3 rn:5 rd:5 \ | ||
330 | &rpri_load dtype=%dtype_23_13 nreg=0 | ||
331 | |||
332 | +# SVE 32-bit gather load (scalar plus 32-bit unscaled offsets) | ||
333 | +# SVE 32-bit gather load (scalar plus 32-bit scaled offsets) | ||
334 | +LD1_zprz 1000010 00 .0 ..... 0.. ... ..... ..... \ | ||
335 | + @rprr_g_load_xs_u esz=2 msz=0 scale=0 | ||
336 | +LD1_zprz 1000010 01 .. ..... 0.. ... ..... ..... \ | ||
337 | + @rprr_g_load_xs_u_sc esz=2 msz=1 | ||
338 | +LD1_zprz 1000010 10 .. ..... 01. ... ..... ..... \ | ||
339 | + @rprr_g_load_xs_sc esz=2 msz=2 u=1 | ||
340 | + | ||
341 | +# SVE 32-bit gather load (vector plus immediate) | ||
342 | +LD1_zpiz 1000010 .. 01 ..... 1.. ... ..... ..... \ | ||
343 | + @rpri_g_load esz=2 | ||
344 | + | ||
345 | ### SVE Memory Contiguous Load Group | ||
346 | |||
347 | # SVE contiguous load (scalar plus scalar) | ||
348 | @@ -XXX,XX +XXX,XX @@ PRF_rr 1000010 -- 00 rm:5 110 --- ----- 0 ---- | ||
349 | |||
350 | ### SVE Memory 64-bit Gather Group | ||
351 | |||
352 | +# SVE 64-bit gather load (scalar plus 32-bit unpacked unscaled offsets) | ||
353 | +# SVE 64-bit gather load (scalar plus 32-bit unpacked scaled offsets) | ||
354 | +LD1_zprz 1100010 00 .0 ..... 0.. ... ..... ..... \ | ||
355 | + @rprr_g_load_xs_u esz=3 msz=0 scale=0 | ||
356 | +LD1_zprz 1100010 01 .. ..... 0.. ... ..... ..... \ | ||
357 | + @rprr_g_load_xs_u_sc esz=3 msz=1 | ||
358 | +LD1_zprz 1100010 10 .. ..... 0.. ... ..... ..... \ | ||
359 | + @rprr_g_load_xs_u_sc esz=3 msz=2 | ||
360 | +LD1_zprz 1100010 11 .. ..... 01. ... ..... ..... \ | ||
361 | + @rprr_g_load_xs_sc esz=3 msz=3 u=1 | ||
362 | + | ||
363 | +# SVE 64-bit gather load (scalar plus 64-bit unscaled offsets) | ||
364 | +# SVE 64-bit gather load (scalar plus 64-bit scaled offsets) | ||
365 | +LD1_zprz 1100010 00 10 ..... 1.. ... ..... ..... \ | ||
366 | + @rprr_g_load_u esz=3 msz=0 scale=0 | ||
367 | +LD1_zprz 1100010 01 1. ..... 1.. ... ..... ..... \ | ||
368 | + @rprr_g_load_u_sc esz=3 msz=1 | ||
369 | +LD1_zprz 1100010 10 1. ..... 1.. ... ..... ..... \ | ||
370 | + @rprr_g_load_u_sc esz=3 msz=2 | ||
371 | +LD1_zprz 1100010 11 1. ..... 11. ... ..... ..... \ | ||
372 | + @rprr_g_load_sc esz=3 msz=3 u=1 | ||
373 | + | ||
374 | +# SVE 64-bit gather load (vector plus immediate) | ||
375 | +LD1_zpiz 1100010 .. 01 ..... 1.. ... ..... ..... \ | ||
376 | + @rpri_g_load esz=3 | ||
377 | + | ||
378 | # SVE 64-bit gather prefetch (scalar plus 64-bit scaled offsets) | ||
379 | PRF 1100010 00 11 ----- 1-- --- ----- 0 ---- | ||
380 | |||
381 | -- | 1302 | -- |
382 | 2.17.1 | 1303 | 2.20.1 |
383 | 1304 | ||
384 | 1305 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 3 | The Allwinner Sun8i System on Chip family includes an Ethernet MAC (EMAC) |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | which provides 10M/100M/1000M Ethernet connectivity. This commit |
5 | Message-id: 20180627043328.11531-19-richard.henderson@linaro.org | 5 | adds support for the Allwinner EMAC from the Sun8i family (H2+, H3, A33, etc), |
6 | including emulation for the following functionality: | ||
7 | |||
8 | * DMA transfers | ||
9 | * MII interface | ||
10 | * Transmit CRC calculation | ||
11 | |||
12 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
13 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
14 | Message-id: 20200311221854.30370-10-nieklinnenbank@gmail.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 16 | --- |
8 | target/arm/helper.h | 14 +++++++++++ | 17 | hw/net/Makefile.objs | 1 + |
9 | target/arm/translate-sve.c | 50 ++++++++++++++++++++++++++++++++++++++ | 18 | include/hw/arm/allwinner-h3.h | 3 + |
10 | target/arm/vec_helper.c | 48 ++++++++++++++++++++++++++++++++++++ | 19 | include/hw/net/allwinner-sun8i-emac.h | 99 +++ |
11 | target/arm/sve.decode | 19 +++++++++++++++ | 20 | hw/arm/allwinner-h3.c | 16 +- |
12 | 4 files changed, 131 insertions(+) | 21 | hw/arm/orangepi.c | 3 + |
22 | hw/net/allwinner-sun8i-emac.c | 871 ++++++++++++++++++++++++++ | ||
23 | hw/arm/Kconfig | 1 + | ||
24 | hw/net/Kconfig | 3 + | ||
25 | hw/net/trace-events | 10 + | ||
26 | 9 files changed, 1006 insertions(+), 1 deletion(-) | ||
27 | create mode 100644 include/hw/net/allwinner-sun8i-emac.h | ||
28 | create mode 100644 hw/net/allwinner-sun8i-emac.c | ||
13 | 29 | ||
14 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 30 | diff --git a/hw/net/Makefile.objs b/hw/net/Makefile.objs |
15 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.h | 32 | --- a/hw/net/Makefile.objs |
17 | +++ b/target/arm/helper.h | 33 | +++ b/hw/net/Makefile.objs |
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_ftsmul_s, TCG_CALL_NO_RWG, | 34 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_XGMAC) += xgmac.o |
19 | DEF_HELPER_FLAGS_5(gvec_ftsmul_d, TCG_CALL_NO_RWG, | 35 | common-obj-$(CONFIG_MIPSNET) += mipsnet.o |
20 | void, ptr, ptr, ptr, ptr, i32) | 36 | common-obj-$(CONFIG_XILINX_AXI) += xilinx_axienet.o |
21 | 37 | common-obj-$(CONFIG_ALLWINNER_EMAC) += allwinner_emac.o | |
22 | +DEF_HELPER_FLAGS_5(gvec_fmul_idx_h, TCG_CALL_NO_RWG, | 38 | +common-obj-$(CONFIG_ALLWINNER_SUN8I_EMAC) += allwinner-sun8i-emac.o |
23 | + void, ptr, ptr, ptr, ptr, i32) | 39 | common-obj-$(CONFIG_IMX_FEC) += imx_fec.o |
24 | +DEF_HELPER_FLAGS_5(gvec_fmul_idx_s, TCG_CALL_NO_RWG, | 40 | |
25 | + void, ptr, ptr, ptr, ptr, i32) | 41 | common-obj-$(CONFIG_CADENCE) += cadence_gem.o |
26 | +DEF_HELPER_FLAGS_5(gvec_fmul_idx_d, TCG_CALL_NO_RWG, | 42 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h |
27 | + void, ptr, ptr, ptr, ptr, i32) | ||
28 | + | ||
29 | +DEF_HELPER_FLAGS_6(gvec_fmla_idx_h, TCG_CALL_NO_RWG, | ||
30 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
31 | +DEF_HELPER_FLAGS_6(gvec_fmla_idx_s, TCG_CALL_NO_RWG, | ||
32 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
33 | +DEF_HELPER_FLAGS_6(gvec_fmla_idx_d, TCG_CALL_NO_RWG, | ||
34 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
35 | + | ||
36 | #ifdef TARGET_AARCH64 | ||
37 | #include "helper-a64.h" | ||
38 | #include "helper-sve.h" | ||
39 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | 43 | index XXXXXXX..XXXXXXX 100644 |
41 | --- a/target/arm/translate-sve.c | 44 | --- a/include/hw/arm/allwinner-h3.h |
42 | +++ b/target/arm/translate-sve.c | 45 | +++ b/include/hw/arm/allwinner-h3.h |
43 | @@ -XXX,XX +XXX,XX @@ DO_ZZI(UMIN, umin) | 46 | @@ -XXX,XX +XXX,XX @@ |
44 | 47 | #include "hw/misc/allwinner-h3-sysctrl.h" | |
45 | #undef DO_ZZI | 48 | #include "hw/misc/allwinner-sid.h" |
46 | 49 | #include "hw/sd/allwinner-sdhost.h" | |
50 | +#include "hw/net/allwinner-sun8i-emac.h" | ||
51 | #include "target/arm/cpu.h" | ||
52 | |||
53 | /** | ||
54 | @@ -XXX,XX +XXX,XX @@ enum { | ||
55 | AW_H3_UART1, | ||
56 | AW_H3_UART2, | ||
57 | AW_H3_UART3, | ||
58 | + AW_H3_EMAC, | ||
59 | AW_H3_GIC_DIST, | ||
60 | AW_H3_GIC_CPU, | ||
61 | AW_H3_GIC_HYP, | ||
62 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
63 | AwH3SysCtrlState sysctrl; | ||
64 | AwSidState sid; | ||
65 | AwSdHostState mmc0; | ||
66 | + AwSun8iEmacState emac; | ||
67 | GICState gic; | ||
68 | MemoryRegion sram_a1; | ||
69 | MemoryRegion sram_a2; | ||
70 | diff --git a/include/hw/net/allwinner-sun8i-emac.h b/include/hw/net/allwinner-sun8i-emac.h | ||
71 | new file mode 100644 | ||
72 | index XXXXXXX..XXXXXXX | ||
73 | --- /dev/null | ||
74 | +++ b/include/hw/net/allwinner-sun8i-emac.h | ||
75 | @@ -XXX,XX +XXX,XX @@ | ||
47 | +/* | 76 | +/* |
48 | + *** SVE Floating Point Multiply-Add Indexed Group | 77 | + * Allwinner Sun8i Ethernet MAC emulation |
78 | + * | ||
79 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
80 | + * | ||
81 | + * This program is free software: you can redistribute it and/or modify | ||
82 | + * it under the terms of the GNU General Public License as published by | ||
83 | + * the Free Software Foundation, either version 2 of the License, or | ||
84 | + * (at your option) any later version. | ||
85 | + * | ||
86 | + * This program is distributed in the hope that it will be useful, | ||
87 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
88 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
89 | + * GNU General Public License for more details. | ||
90 | + * | ||
91 | + * You should have received a copy of the GNU General Public License | ||
92 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
49 | + */ | 93 | + */ |
50 | + | 94 | + |
51 | +static bool trans_FMLA_zzxz(DisasContext *s, arg_FMLA_zzxz *a, uint32_t insn) | 95 | +#ifndef HW_NET_ALLWINNER_SUN8I_EMAC_H |
52 | +{ | 96 | +#define HW_NET_ALLWINNER_SUN8I_EMAC_H |
53 | + static gen_helper_gvec_4_ptr * const fns[3] = { | 97 | + |
54 | + gen_helper_gvec_fmla_idx_h, | 98 | +#include "qom/object.h" |
55 | + gen_helper_gvec_fmla_idx_s, | 99 | +#include "net/net.h" |
56 | + gen_helper_gvec_fmla_idx_d, | 100 | +#include "hw/sysbus.h" |
57 | + }; | 101 | + |
58 | + | 102 | +/** |
59 | + if (sve_access_check(s)) { | 103 | + * Object model |
60 | + unsigned vsz = vec_full_reg_size(s); | 104 | + * @{ |
61 | + TCGv_ptr status = get_fpstatus_ptr(a->esz == MO_16); | 105 | + */ |
62 | + tcg_gen_gvec_4_ptr(vec_full_reg_offset(s, a->rd), | 106 | + |
63 | + vec_full_reg_offset(s, a->rn), | 107 | +#define TYPE_AW_SUN8I_EMAC "allwinner-sun8i-emac" |
64 | + vec_full_reg_offset(s, a->rm), | 108 | +#define AW_SUN8I_EMAC(obj) \ |
65 | + vec_full_reg_offset(s, a->ra), | 109 | + OBJECT_CHECK(AwSun8iEmacState, (obj), TYPE_AW_SUN8I_EMAC) |
66 | + status, vsz, vsz, (a->index << 1) | a->sub, | 110 | + |
67 | + fns[a->esz - 1]); | 111 | +/** @} */ |
68 | + tcg_temp_free_ptr(status); | 112 | + |
69 | + } | 113 | +/** |
70 | + return true; | 114 | + * Allwinner Sun8i EMAC object instance state |
71 | +} | 115 | + */ |
72 | + | 116 | +typedef struct AwSun8iEmacState { |
117 | + /*< private >*/ | ||
118 | + SysBusDevice parent_obj; | ||
119 | + /*< public >*/ | ||
120 | + | ||
121 | + /** Maps I/O registers in physical memory */ | ||
122 | + MemoryRegion iomem; | ||
123 | + | ||
124 | + /** Interrupt output signal to notify CPU */ | ||
125 | + qemu_irq irq; | ||
126 | + | ||
127 | + /** Generic Network Interface Controller (NIC) for networking API */ | ||
128 | + NICState *nic; | ||
129 | + | ||
130 | + /** Generic Network Interface Controller (NIC) configuration */ | ||
131 | + NICConf conf; | ||
132 | + | ||
133 | + /** | ||
134 | + * @name Media Independent Interface (MII) | ||
135 | + * @{ | ||
136 | + */ | ||
137 | + | ||
138 | + uint8_t mii_phy_addr; /**< PHY address */ | ||
139 | + uint32_t mii_cr; /**< Control */ | ||
140 | + uint32_t mii_st; /**< Status */ | ||
141 | + uint32_t mii_adv; /**< Advertised Abilities */ | ||
142 | + | ||
143 | + /** @} */ | ||
144 | + | ||
145 | + /** | ||
146 | + * @name Hardware Registers | ||
147 | + * @{ | ||
148 | + */ | ||
149 | + | ||
150 | + uint32_t basic_ctl0; /**< Basic Control 0 */ | ||
151 | + uint32_t basic_ctl1; /**< Basic Control 1 */ | ||
152 | + uint32_t int_en; /**< Interrupt Enable */ | ||
153 | + uint32_t int_sta; /**< Interrupt Status */ | ||
154 | + uint32_t frm_flt; /**< Receive Frame Filter */ | ||
155 | + | ||
156 | + uint32_t rx_ctl0; /**< Receive Control 0 */ | ||
157 | + uint32_t rx_ctl1; /**< Receive Control 1 */ | ||
158 | + uint32_t rx_desc_head; /**< Receive Descriptor List Address */ | ||
159 | + uint32_t rx_desc_curr; /**< Current Receive Descriptor Address */ | ||
160 | + | ||
161 | + uint32_t tx_ctl0; /**< Transmit Control 0 */ | ||
162 | + uint32_t tx_ctl1; /**< Transmit Control 1 */ | ||
163 | + uint32_t tx_desc_head; /**< Transmit Descriptor List Address */ | ||
164 | + uint32_t tx_desc_curr; /**< Current Transmit Descriptor Address */ | ||
165 | + uint32_t tx_flowctl; /**< Transmit Flow Control */ | ||
166 | + | ||
167 | + uint32_t mii_cmd; /**< Management Interface Command */ | ||
168 | + uint32_t mii_data; /**< Management Interface Data */ | ||
169 | + | ||
170 | + /** @} */ | ||
171 | + | ||
172 | +} AwSun8iEmacState; | ||
173 | + | ||
174 | +#endif /* HW_NET_ALLWINNER_SUN8I_H */ | ||
175 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
176 | index XXXXXXX..XXXXXXX 100644 | ||
177 | --- a/hw/arm/allwinner-h3.c | ||
178 | +++ b/hw/arm/allwinner-h3.c | ||
179 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
180 | [AW_H3_UART1] = 0x01c28400, | ||
181 | [AW_H3_UART2] = 0x01c28800, | ||
182 | [AW_H3_UART3] = 0x01c28c00, | ||
183 | + [AW_H3_EMAC] = 0x01c30000, | ||
184 | [AW_H3_GIC_DIST] = 0x01c81000, | ||
185 | [AW_H3_GIC_CPU] = 0x01c82000, | ||
186 | [AW_H3_GIC_HYP] = 0x01c84000, | ||
187 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
188 | { "twi1", 0x01c2b000, 1 * KiB }, | ||
189 | { "twi2", 0x01c2b400, 1 * KiB }, | ||
190 | { "scr", 0x01c2c400, 1 * KiB }, | ||
191 | - { "emac", 0x01c30000, 64 * KiB }, | ||
192 | { "gpu", 0x01c40000, 64 * KiB }, | ||
193 | { "hstmr", 0x01c60000, 4 * KiB }, | ||
194 | { "dramcom", 0x01c62000, 4 * KiB }, | ||
195 | @@ -XXX,XX +XXX,XX @@ enum { | ||
196 | AW_H3_GIC_SPI_OHCI2 = 77, | ||
197 | AW_H3_GIC_SPI_EHCI3 = 78, | ||
198 | AW_H3_GIC_SPI_OHCI3 = 79, | ||
199 | + AW_H3_GIC_SPI_EMAC = 82 | ||
200 | }; | ||
201 | |||
202 | /* Allwinner H3 general constants */ | ||
203 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
204 | |||
205 | sysbus_init_child_obj(obj, "mmc0", &s->mmc0, sizeof(s->mmc0), | ||
206 | TYPE_AW_SDHOST_SUN5I); | ||
207 | + | ||
208 | + sysbus_init_child_obj(obj, "emac", &s->emac, sizeof(s->emac), | ||
209 | + TYPE_AW_SUN8I_EMAC); | ||
210 | } | ||
211 | |||
212 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
213 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
214 | object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0), | ||
215 | "sd-bus", &error_abort); | ||
216 | |||
217 | + /* EMAC */ | ||
218 | + if (nd_table[0].used) { | ||
219 | + qemu_check_nic_model(&nd_table[0], TYPE_AW_SUN8I_EMAC); | ||
220 | + qdev_set_nic_properties(DEVICE(&s->emac), &nd_table[0]); | ||
221 | + } | ||
222 | + qdev_init_nofail(DEVICE(&s->emac)); | ||
223 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->emac), 0, s->memmap[AW_H3_EMAC]); | ||
224 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->emac), 0, | ||
225 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_EMAC)); | ||
226 | + | ||
227 | /* Universal Serial Bus */ | ||
228 | sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], | ||
229 | qdev_get_gpio_in(DEVICE(&s->gic), | ||
230 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c | ||
231 | index XXXXXXX..XXXXXXX 100644 | ||
232 | --- a/hw/arm/orangepi.c | ||
233 | +++ b/hw/arm/orangepi.c | ||
234 | @@ -XXX,XX +XXX,XX @@ static void orangepi_init(MachineState *machine) | ||
235 | warn_report("Security Identifier value does not include H3 prefix"); | ||
236 | } | ||
237 | |||
238 | + /* Setup EMAC properties */ | ||
239 | + object_property_set_int(OBJECT(&h3->emac), 1, "phy-addr", &error_abort); | ||
240 | + | ||
241 | /* Mark H3 object realized */ | ||
242 | object_property_set_bool(OBJECT(h3), true, "realized", &error_abort); | ||
243 | |||
244 | diff --git a/hw/net/allwinner-sun8i-emac.c b/hw/net/allwinner-sun8i-emac.c | ||
245 | new file mode 100644 | ||
246 | index XXXXXXX..XXXXXXX | ||
247 | --- /dev/null | ||
248 | +++ b/hw/net/allwinner-sun8i-emac.c | ||
249 | @@ -XXX,XX +XXX,XX @@ | ||
73 | +/* | 250 | +/* |
74 | + *** SVE Floating Point Multiply Indexed Group | 251 | + * Allwinner Sun8i Ethernet MAC emulation |
252 | + * | ||
253 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
254 | + * | ||
255 | + * This program is free software: you can redistribute it and/or modify | ||
256 | + * it under the terms of the GNU General Public License as published by | ||
257 | + * the Free Software Foundation, either version 2 of the License, or | ||
258 | + * (at your option) any later version. | ||
259 | + * | ||
260 | + * This program is distributed in the hope that it will be useful, | ||
261 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
262 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
263 | + * GNU General Public License for more details. | ||
264 | + * | ||
265 | + * You should have received a copy of the GNU General Public License | ||
266 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
75 | + */ | 267 | + */ |
76 | + | 268 | + |
77 | +static bool trans_FMUL_zzx(DisasContext *s, arg_FMUL_zzx *a, uint32_t insn) | 269 | +#include "qemu/osdep.h" |
78 | +{ | 270 | +#include "qemu/units.h" |
79 | + static gen_helper_gvec_3_ptr * const fns[3] = { | 271 | +#include "hw/sysbus.h" |
80 | + gen_helper_gvec_fmul_idx_h, | 272 | +#include "migration/vmstate.h" |
81 | + gen_helper_gvec_fmul_idx_s, | 273 | +#include "net/net.h" |
82 | + gen_helper_gvec_fmul_idx_d, | 274 | +#include "hw/irq.h" |
83 | + }; | 275 | +#include "hw/qdev-properties.h" |
84 | + | 276 | +#include "qemu/log.h" |
85 | + if (sve_access_check(s)) { | 277 | +#include "trace.h" |
86 | + unsigned vsz = vec_full_reg_size(s); | 278 | +#include "net/checksum.h" |
87 | + TCGv_ptr status = get_fpstatus_ptr(a->esz == MO_16); | 279 | +#include "qemu/module.h" |
88 | + tcg_gen_gvec_3_ptr(vec_full_reg_offset(s, a->rd), | 280 | +#include "exec/cpu-common.h" |
89 | + vec_full_reg_offset(s, a->rn), | 281 | +#include "hw/net/allwinner-sun8i-emac.h" |
90 | + vec_full_reg_offset(s, a->rm), | 282 | + |
91 | + status, vsz, vsz, a->index, fns[a->esz - 1]); | 283 | +/* EMAC register offsets */ |
92 | + tcg_temp_free_ptr(status); | 284 | +enum { |
93 | + } | 285 | + REG_BASIC_CTL_0 = 0x0000, /* Basic Control 0 */ |
94 | + return true; | 286 | + REG_BASIC_CTL_1 = 0x0004, /* Basic Control 1 */ |
95 | +} | 287 | + REG_INT_STA = 0x0008, /* Interrupt Status */ |
96 | + | 288 | + REG_INT_EN = 0x000C, /* Interrupt Enable */ |
97 | /* | 289 | + REG_TX_CTL_0 = 0x0010, /* Transmit Control 0 */ |
98 | *** SVE Floating Point Accumulating Reduction Group | 290 | + REG_TX_CTL_1 = 0x0014, /* Transmit Control 1 */ |
99 | */ | 291 | + REG_TX_FLOW_CTL = 0x001C, /* Transmit Flow Control */ |
100 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | 292 | + REG_TX_DMA_DESC_LIST = 0x0020, /* Transmit Descriptor List Address */ |
293 | + REG_RX_CTL_0 = 0x0024, /* Receive Control 0 */ | ||
294 | + REG_RX_CTL_1 = 0x0028, /* Receive Control 1 */ | ||
295 | + REG_RX_DMA_DESC_LIST = 0x0034, /* Receive Descriptor List Address */ | ||
296 | + REG_FRM_FLT = 0x0038, /* Receive Frame Filter */ | ||
297 | + REG_RX_HASH_0 = 0x0040, /* Receive Hash Table 0 */ | ||
298 | + REG_RX_HASH_1 = 0x0044, /* Receive Hash Table 1 */ | ||
299 | + REG_MII_CMD = 0x0048, /* Management Interface Command */ | ||
300 | + REG_MII_DATA = 0x004C, /* Management Interface Data */ | ||
301 | + REG_ADDR_HIGH = 0x0050, /* MAC Address High */ | ||
302 | + REG_ADDR_LOW = 0x0054, /* MAC Address Low */ | ||
303 | + REG_TX_DMA_STA = 0x00B0, /* Transmit DMA Status */ | ||
304 | + REG_TX_CUR_DESC = 0x00B4, /* Transmit Current Descriptor */ | ||
305 | + REG_TX_CUR_BUF = 0x00B8, /* Transmit Current Buffer */ | ||
306 | + REG_RX_DMA_STA = 0x00C0, /* Receive DMA Status */ | ||
307 | + REG_RX_CUR_DESC = 0x00C4, /* Receive Current Descriptor */ | ||
308 | + REG_RX_CUR_BUF = 0x00C8, /* Receive Current Buffer */ | ||
309 | + REG_RGMII_STA = 0x00D0, /* RGMII Status */ | ||
310 | +}; | ||
311 | + | ||
312 | +/* EMAC register flags */ | ||
313 | +enum { | ||
314 | + BASIC_CTL0_100Mbps = (0b11 << 2), | ||
315 | + BASIC_CTL0_FD = (1 << 0), | ||
316 | + BASIC_CTL1_SOFTRST = (1 << 0), | ||
317 | +}; | ||
318 | + | ||
319 | +enum { | ||
320 | + INT_STA_RGMII_LINK = (1 << 16), | ||
321 | + INT_STA_RX_EARLY = (1 << 13), | ||
322 | + INT_STA_RX_OVERFLOW = (1 << 12), | ||
323 | + INT_STA_RX_TIMEOUT = (1 << 11), | ||
324 | + INT_STA_RX_DMA_STOP = (1 << 10), | ||
325 | + INT_STA_RX_BUF_UA = (1 << 9), | ||
326 | + INT_STA_RX = (1 << 8), | ||
327 | + INT_STA_TX_EARLY = (1 << 5), | ||
328 | + INT_STA_TX_UNDERFLOW = (1 << 4), | ||
329 | + INT_STA_TX_TIMEOUT = (1 << 3), | ||
330 | + INT_STA_TX_BUF_UA = (1 << 2), | ||
331 | + INT_STA_TX_DMA_STOP = (1 << 1), | ||
332 | + INT_STA_TX = (1 << 0), | ||
333 | +}; | ||
334 | + | ||
335 | +enum { | ||
336 | + INT_EN_RX_EARLY = (1 << 13), | ||
337 | + INT_EN_RX_OVERFLOW = (1 << 12), | ||
338 | + INT_EN_RX_TIMEOUT = (1 << 11), | ||
339 | + INT_EN_RX_DMA_STOP = (1 << 10), | ||
340 | + INT_EN_RX_BUF_UA = (1 << 9), | ||
341 | + INT_EN_RX = (1 << 8), | ||
342 | + INT_EN_TX_EARLY = (1 << 5), | ||
343 | + INT_EN_TX_UNDERFLOW = (1 << 4), | ||
344 | + INT_EN_TX_TIMEOUT = (1 << 3), | ||
345 | + INT_EN_TX_BUF_UA = (1 << 2), | ||
346 | + INT_EN_TX_DMA_STOP = (1 << 1), | ||
347 | + INT_EN_TX = (1 << 0), | ||
348 | +}; | ||
349 | + | ||
350 | +enum { | ||
351 | + TX_CTL0_TX_EN = (1 << 31), | ||
352 | + TX_CTL1_TX_DMA_START = (1 << 31), | ||
353 | + TX_CTL1_TX_DMA_EN = (1 << 30), | ||
354 | + TX_CTL1_TX_FLUSH = (1 << 0), | ||
355 | +}; | ||
356 | + | ||
357 | +enum { | ||
358 | + RX_CTL0_RX_EN = (1 << 31), | ||
359 | + RX_CTL0_STRIP_FCS = (1 << 28), | ||
360 | + RX_CTL0_CRC_IPV4 = (1 << 27), | ||
361 | +}; | ||
362 | + | ||
363 | +enum { | ||
364 | + RX_CTL1_RX_DMA_START = (1 << 31), | ||
365 | + RX_CTL1_RX_DMA_EN = (1 << 30), | ||
366 | + RX_CTL1_RX_MD = (1 << 1), | ||
367 | +}; | ||
368 | + | ||
369 | +enum { | ||
370 | + RX_FRM_FLT_DIS_ADDR = (1 << 31), | ||
371 | +}; | ||
372 | + | ||
373 | +enum { | ||
374 | + MII_CMD_PHY_ADDR_SHIFT = (12), | ||
375 | + MII_CMD_PHY_ADDR_MASK = (0xf000), | ||
376 | + MII_CMD_PHY_REG_SHIFT = (4), | ||
377 | + MII_CMD_PHY_REG_MASK = (0xf0), | ||
378 | + MII_CMD_PHY_RW = (1 << 1), | ||
379 | + MII_CMD_PHY_BUSY = (1 << 0), | ||
380 | +}; | ||
381 | + | ||
382 | +enum { | ||
383 | + TX_DMA_STA_STOP = (0b000), | ||
384 | + TX_DMA_STA_RUN_FETCH = (0b001), | ||
385 | + TX_DMA_STA_WAIT_STA = (0b010), | ||
386 | +}; | ||
387 | + | ||
388 | +enum { | ||
389 | + RX_DMA_STA_STOP = (0b000), | ||
390 | + RX_DMA_STA_RUN_FETCH = (0b001), | ||
391 | + RX_DMA_STA_WAIT_FRM = (0b011), | ||
392 | +}; | ||
393 | + | ||
394 | +/* EMAC register reset values */ | ||
395 | +enum { | ||
396 | + REG_BASIC_CTL_1_RST = 0x08000000, | ||
397 | +}; | ||
398 | + | ||
399 | +/* EMAC constants */ | ||
400 | +enum { | ||
401 | + AW_SUN8I_EMAC_MIN_PKT_SZ = 64 | ||
402 | +}; | ||
403 | + | ||
404 | +/* Transmit/receive frame descriptor */ | ||
405 | +typedef struct FrameDescriptor { | ||
406 | + uint32_t status; | ||
407 | + uint32_t status2; | ||
408 | + uint32_t addr; | ||
409 | + uint32_t next; | ||
410 | +} FrameDescriptor; | ||
411 | + | ||
412 | +/* Frame descriptor flags */ | ||
413 | +enum { | ||
414 | + DESC_STATUS_CTL = (1 << 31), | ||
415 | + DESC_STATUS2_BUF_SIZE_MASK = (0x7ff), | ||
416 | +}; | ||
417 | + | ||
418 | +/* Transmit frame descriptor flags */ | ||
419 | +enum { | ||
420 | + TX_DESC_STATUS_LENGTH_ERR = (1 << 14), | ||
421 | + TX_DESC_STATUS2_FIRST_DESC = (1 << 29), | ||
422 | + TX_DESC_STATUS2_LAST_DESC = (1 << 30), | ||
423 | + TX_DESC_STATUS2_CHECKSUM_MASK = (0x3 << 27), | ||
424 | +}; | ||
425 | + | ||
426 | +/* Receive frame descriptor flags */ | ||
427 | +enum { | ||
428 | + RX_DESC_STATUS_FIRST_DESC = (1 << 9), | ||
429 | + RX_DESC_STATUS_LAST_DESC = (1 << 8), | ||
430 | + RX_DESC_STATUS_FRM_LEN_MASK = (0x3fff0000), | ||
431 | + RX_DESC_STATUS_FRM_LEN_SHIFT = (16), | ||
432 | + RX_DESC_STATUS_NO_BUF = (1 << 14), | ||
433 | + RX_DESC_STATUS_HEADER_ERR = (1 << 7), | ||
434 | + RX_DESC_STATUS_LENGTH_ERR = (1 << 4), | ||
435 | + RX_DESC_STATUS_CRC_ERR = (1 << 1), | ||
436 | + RX_DESC_STATUS_PAYLOAD_ERR = (1 << 0), | ||
437 | + RX_DESC_STATUS2_RX_INT_CTL = (1 << 31), | ||
438 | +}; | ||
439 | + | ||
440 | +/* MII register offsets */ | ||
441 | +enum { | ||
442 | + MII_REG_CR = (0x0), /* Control */ | ||
443 | + MII_REG_ST = (0x1), /* Status */ | ||
444 | + MII_REG_ID_HIGH = (0x2), /* Identifier High */ | ||
445 | + MII_REG_ID_LOW = (0x3), /* Identifier Low */ | ||
446 | + MII_REG_ADV = (0x4), /* Advertised abilities */ | ||
447 | + MII_REG_LPA = (0x5), /* Link partner abilities */ | ||
448 | +}; | ||
449 | + | ||
450 | +/* MII register flags */ | ||
451 | +enum { | ||
452 | + MII_REG_CR_RESET = (1 << 15), | ||
453 | + MII_REG_CR_POWERDOWN = (1 << 11), | ||
454 | + MII_REG_CR_10Mbit = (0), | ||
455 | + MII_REG_CR_100Mbit = (1 << 13), | ||
456 | + MII_REG_CR_1000Mbit = (1 << 6), | ||
457 | + MII_REG_CR_AUTO_NEG = (1 << 12), | ||
458 | + MII_REG_CR_AUTO_NEG_RESTART = (1 << 9), | ||
459 | + MII_REG_CR_FULLDUPLEX = (1 << 8), | ||
460 | +}; | ||
461 | + | ||
462 | +enum { | ||
463 | + MII_REG_ST_100BASE_T4 = (1 << 15), | ||
464 | + MII_REG_ST_100BASE_X_FD = (1 << 14), | ||
465 | + MII_REG_ST_100BASE_X_HD = (1 << 13), | ||
466 | + MII_REG_ST_10_FD = (1 << 12), | ||
467 | + MII_REG_ST_10_HD = (1 << 11), | ||
468 | + MII_REG_ST_100BASE_T2_FD = (1 << 10), | ||
469 | + MII_REG_ST_100BASE_T2_HD = (1 << 9), | ||
470 | + MII_REG_ST_AUTONEG_COMPLETE = (1 << 5), | ||
471 | + MII_REG_ST_AUTONEG_AVAIL = (1 << 3), | ||
472 | + MII_REG_ST_LINK_UP = (1 << 2), | ||
473 | +}; | ||
474 | + | ||
475 | +enum { | ||
476 | + MII_REG_LPA_10_HD = (1 << 5), | ||
477 | + MII_REG_LPA_10_FD = (1 << 6), | ||
478 | + MII_REG_LPA_100_HD = (1 << 7), | ||
479 | + MII_REG_LPA_100_FD = (1 << 8), | ||
480 | + MII_REG_LPA_PAUSE = (1 << 10), | ||
481 | + MII_REG_LPA_ASYMPAUSE = (1 << 11), | ||
482 | +}; | ||
483 | + | ||
484 | +/* MII constants */ | ||
485 | +enum { | ||
486 | + MII_PHY_ID_HIGH = 0x0044, | ||
487 | + MII_PHY_ID_LOW = 0x1400, | ||
488 | +}; | ||
489 | + | ||
490 | +static void allwinner_sun8i_emac_mii_set_link(AwSun8iEmacState *s, | ||
491 | + bool link_active) | ||
492 | +{ | ||
493 | + if (link_active) { | ||
494 | + s->mii_st |= MII_REG_ST_LINK_UP; | ||
495 | + } else { | ||
496 | + s->mii_st &= ~MII_REG_ST_LINK_UP; | ||
497 | + } | ||
498 | +} | ||
499 | + | ||
500 | +static void allwinner_sun8i_emac_mii_reset(AwSun8iEmacState *s, | ||
501 | + bool link_active) | ||
502 | +{ | ||
503 | + s->mii_cr = MII_REG_CR_100Mbit | MII_REG_CR_AUTO_NEG | | ||
504 | + MII_REG_CR_FULLDUPLEX; | ||
505 | + s->mii_st = MII_REG_ST_100BASE_T4 | MII_REG_ST_100BASE_X_FD | | ||
506 | + MII_REG_ST_100BASE_X_HD | MII_REG_ST_10_FD | MII_REG_ST_10_HD | | ||
507 | + MII_REG_ST_100BASE_T2_FD | MII_REG_ST_100BASE_T2_HD | | ||
508 | + MII_REG_ST_AUTONEG_COMPLETE | MII_REG_ST_AUTONEG_AVAIL; | ||
509 | + s->mii_adv = 0; | ||
510 | + | ||
511 | + allwinner_sun8i_emac_mii_set_link(s, link_active); | ||
512 | +} | ||
513 | + | ||
514 | +static void allwinner_sun8i_emac_mii_cmd(AwSun8iEmacState *s) | ||
515 | +{ | ||
516 | + uint8_t addr, reg; | ||
517 | + | ||
518 | + addr = (s->mii_cmd & MII_CMD_PHY_ADDR_MASK) >> MII_CMD_PHY_ADDR_SHIFT; | ||
519 | + reg = (s->mii_cmd & MII_CMD_PHY_REG_MASK) >> MII_CMD_PHY_REG_SHIFT; | ||
520 | + | ||
521 | + if (addr != s->mii_phy_addr) { | ||
522 | + return; | ||
523 | + } | ||
524 | + | ||
525 | + /* Read or write a PHY register? */ | ||
526 | + if (s->mii_cmd & MII_CMD_PHY_RW) { | ||
527 | + trace_allwinner_sun8i_emac_mii_write_reg(reg, s->mii_data); | ||
528 | + | ||
529 | + switch (reg) { | ||
530 | + case MII_REG_CR: | ||
531 | + if (s->mii_data & MII_REG_CR_RESET) { | ||
532 | + allwinner_sun8i_emac_mii_reset(s, s->mii_st & | ||
533 | + MII_REG_ST_LINK_UP); | ||
534 | + } else { | ||
535 | + s->mii_cr = s->mii_data & ~(MII_REG_CR_RESET | | ||
536 | + MII_REG_CR_AUTO_NEG_RESTART); | ||
537 | + } | ||
538 | + break; | ||
539 | + case MII_REG_ADV: | ||
540 | + s->mii_adv = s->mii_data; | ||
541 | + break; | ||
542 | + case MII_REG_ID_HIGH: | ||
543 | + case MII_REG_ID_LOW: | ||
544 | + case MII_REG_LPA: | ||
545 | + break; | ||
546 | + default: | ||
547 | + qemu_log_mask(LOG_UNIMP, "allwinner-h3-emac: write access to " | ||
548 | + "unknown MII register 0x%x\n", reg); | ||
549 | + break; | ||
550 | + } | ||
551 | + } else { | ||
552 | + switch (reg) { | ||
553 | + case MII_REG_CR: | ||
554 | + s->mii_data = s->mii_cr; | ||
555 | + break; | ||
556 | + case MII_REG_ST: | ||
557 | + s->mii_data = s->mii_st; | ||
558 | + break; | ||
559 | + case MII_REG_ID_HIGH: | ||
560 | + s->mii_data = MII_PHY_ID_HIGH; | ||
561 | + break; | ||
562 | + case MII_REG_ID_LOW: | ||
563 | + s->mii_data = MII_PHY_ID_LOW; | ||
564 | + break; | ||
565 | + case MII_REG_ADV: | ||
566 | + s->mii_data = s->mii_adv; | ||
567 | + break; | ||
568 | + case MII_REG_LPA: | ||
569 | + s->mii_data = MII_REG_LPA_10_HD | MII_REG_LPA_10_FD | | ||
570 | + MII_REG_LPA_100_HD | MII_REG_LPA_100_FD | | ||
571 | + MII_REG_LPA_PAUSE | MII_REG_LPA_ASYMPAUSE; | ||
572 | + break; | ||
573 | + default: | ||
574 | + qemu_log_mask(LOG_UNIMP, "allwinner-h3-emac: read access to " | ||
575 | + "unknown MII register 0x%x\n", reg); | ||
576 | + s->mii_data = 0; | ||
577 | + break; | ||
578 | + } | ||
579 | + | ||
580 | + trace_allwinner_sun8i_emac_mii_read_reg(reg, s->mii_data); | ||
581 | + } | ||
582 | +} | ||
583 | + | ||
584 | +static void allwinner_sun8i_emac_update_irq(AwSun8iEmacState *s) | ||
585 | +{ | ||
586 | + qemu_set_irq(s->irq, (s->int_sta & s->int_en) != 0); | ||
587 | +} | ||
588 | + | ||
589 | +static uint32_t allwinner_sun8i_emac_next_desc(FrameDescriptor *desc, | ||
590 | + size_t min_size) | ||
591 | +{ | ||
592 | + uint32_t paddr = desc->next; | ||
593 | + | ||
594 | + cpu_physical_memory_read(paddr, desc, sizeof(*desc)); | ||
595 | + | ||
596 | + if ((desc->status & DESC_STATUS_CTL) && | ||
597 | + (desc->status2 & DESC_STATUS2_BUF_SIZE_MASK) >= min_size) { | ||
598 | + return paddr; | ||
599 | + } else { | ||
600 | + return 0; | ||
601 | + } | ||
602 | +} | ||
603 | + | ||
604 | +static uint32_t allwinner_sun8i_emac_get_desc(FrameDescriptor *desc, | ||
605 | + uint32_t start_addr, | ||
606 | + size_t min_size) | ||
607 | +{ | ||
608 | + uint32_t desc_addr = start_addr; | ||
609 | + | ||
610 | + /* Note that the list is a cycle. Last entry points back to the head. */ | ||
611 | + while (desc_addr != 0) { | ||
612 | + cpu_physical_memory_read(desc_addr, desc, sizeof(*desc)); | ||
613 | + | ||
614 | + if ((desc->status & DESC_STATUS_CTL) && | ||
615 | + (desc->status2 & DESC_STATUS2_BUF_SIZE_MASK) >= min_size) { | ||
616 | + return desc_addr; | ||
617 | + } else if (desc->next == start_addr) { | ||
618 | + break; | ||
619 | + } else { | ||
620 | + desc_addr = desc->next; | ||
621 | + } | ||
622 | + } | ||
623 | + | ||
624 | + return 0; | ||
625 | +} | ||
626 | + | ||
627 | +static uint32_t allwinner_sun8i_emac_rx_desc(AwSun8iEmacState *s, | ||
628 | + FrameDescriptor *desc, | ||
629 | + size_t min_size) | ||
630 | +{ | ||
631 | + return allwinner_sun8i_emac_get_desc(desc, s->rx_desc_curr, min_size); | ||
632 | +} | ||
633 | + | ||
634 | +static uint32_t allwinner_sun8i_emac_tx_desc(AwSun8iEmacState *s, | ||
635 | + FrameDescriptor *desc, | ||
636 | + size_t min_size) | ||
637 | +{ | ||
638 | + return allwinner_sun8i_emac_get_desc(desc, s->tx_desc_head, min_size); | ||
639 | +} | ||
640 | + | ||
641 | +static void allwinner_sun8i_emac_flush_desc(FrameDescriptor *desc, | ||
642 | + uint32_t phys_addr) | ||
643 | +{ | ||
644 | + cpu_physical_memory_write(phys_addr, desc, sizeof(*desc)); | ||
645 | +} | ||
646 | + | ||
647 | +static int allwinner_sun8i_emac_can_receive(NetClientState *nc) | ||
648 | +{ | ||
649 | + AwSun8iEmacState *s = qemu_get_nic_opaque(nc); | ||
650 | + FrameDescriptor desc; | ||
651 | + | ||
652 | + return (s->rx_ctl0 & RX_CTL0_RX_EN) && | ||
653 | + (allwinner_sun8i_emac_rx_desc(s, &desc, 0) != 0); | ||
654 | +} | ||
655 | + | ||
656 | +static ssize_t allwinner_sun8i_emac_receive(NetClientState *nc, | ||
657 | + const uint8_t *buf, | ||
658 | + size_t size) | ||
659 | +{ | ||
660 | + AwSun8iEmacState *s = qemu_get_nic_opaque(nc); | ||
661 | + FrameDescriptor desc; | ||
662 | + size_t bytes_left = size; | ||
663 | + size_t desc_bytes = 0; | ||
664 | + size_t pad_fcs_size = 4; | ||
665 | + size_t padding = 0; | ||
666 | + | ||
667 | + if (!(s->rx_ctl0 & RX_CTL0_RX_EN)) { | ||
668 | + return -1; | ||
669 | + } | ||
670 | + | ||
671 | + s->rx_desc_curr = allwinner_sun8i_emac_rx_desc(s, &desc, | ||
672 | + AW_SUN8I_EMAC_MIN_PKT_SZ); | ||
673 | + if (!s->rx_desc_curr) { | ||
674 | + s->int_sta |= INT_STA_RX_BUF_UA; | ||
675 | + } | ||
676 | + | ||
677 | + /* Keep filling RX descriptors until the whole frame is written */ | ||
678 | + while (s->rx_desc_curr && bytes_left > 0) { | ||
679 | + desc.status &= ~DESC_STATUS_CTL; | ||
680 | + desc.status &= ~RX_DESC_STATUS_FRM_LEN_MASK; | ||
681 | + | ||
682 | + if (bytes_left == size) { | ||
683 | + desc.status |= RX_DESC_STATUS_FIRST_DESC; | ||
684 | + } | ||
685 | + | ||
686 | + if ((desc.status2 & DESC_STATUS2_BUF_SIZE_MASK) < | ||
687 | + (bytes_left + pad_fcs_size)) { | ||
688 | + desc_bytes = desc.status2 & DESC_STATUS2_BUF_SIZE_MASK; | ||
689 | + desc.status |= desc_bytes << RX_DESC_STATUS_FRM_LEN_SHIFT; | ||
690 | + } else { | ||
691 | + padding = pad_fcs_size; | ||
692 | + if (bytes_left < AW_SUN8I_EMAC_MIN_PKT_SZ) { | ||
693 | + padding += (AW_SUN8I_EMAC_MIN_PKT_SZ - bytes_left); | ||
694 | + } | ||
695 | + | ||
696 | + desc_bytes = (bytes_left); | ||
697 | + desc.status |= RX_DESC_STATUS_LAST_DESC; | ||
698 | + desc.status |= (bytes_left + padding) | ||
699 | + << RX_DESC_STATUS_FRM_LEN_SHIFT; | ||
700 | + } | ||
701 | + | ||
702 | + cpu_physical_memory_write(desc.addr, buf, desc_bytes); | ||
703 | + allwinner_sun8i_emac_flush_desc(&desc, s->rx_desc_curr); | ||
704 | + trace_allwinner_sun8i_emac_receive(s->rx_desc_curr, desc.addr, | ||
705 | + desc_bytes); | ||
706 | + | ||
707 | + /* Check if frame needs to raise the receive interrupt */ | ||
708 | + if (!(desc.status2 & RX_DESC_STATUS2_RX_INT_CTL)) { | ||
709 | + s->int_sta |= INT_STA_RX; | ||
710 | + } | ||
711 | + | ||
712 | + /* Increment variables */ | ||
713 | + buf += desc_bytes; | ||
714 | + bytes_left -= desc_bytes; | ||
715 | + | ||
716 | + /* Move to the next descriptor */ | ||
717 | + s->rx_desc_curr = allwinner_sun8i_emac_next_desc(&desc, 64); | ||
718 | + if (!s->rx_desc_curr) { | ||
719 | + /* Not enough buffer space available */ | ||
720 | + s->int_sta |= INT_STA_RX_BUF_UA; | ||
721 | + s->rx_desc_curr = s->rx_desc_head; | ||
722 | + break; | ||
723 | + } | ||
724 | + } | ||
725 | + | ||
726 | + /* Report receive DMA is finished */ | ||
727 | + s->rx_ctl1 &= ~RX_CTL1_RX_DMA_START; | ||
728 | + allwinner_sun8i_emac_update_irq(s); | ||
729 | + | ||
730 | + return size; | ||
731 | +} | ||
732 | + | ||
733 | +static void allwinner_sun8i_emac_transmit(AwSun8iEmacState *s) | ||
734 | +{ | ||
735 | + NetClientState *nc = qemu_get_queue(s->nic); | ||
736 | + FrameDescriptor desc; | ||
737 | + size_t bytes = 0; | ||
738 | + size_t packet_bytes = 0; | ||
739 | + size_t transmitted = 0; | ||
740 | + static uint8_t packet_buf[2048]; | ||
741 | + | ||
742 | + s->tx_desc_curr = allwinner_sun8i_emac_tx_desc(s, &desc, 0); | ||
743 | + | ||
744 | + /* Read all transmit descriptors */ | ||
745 | + while (s->tx_desc_curr != 0) { | ||
746 | + | ||
747 | + /* Read from physical memory into packet buffer */ | ||
748 | + bytes = desc.status2 & DESC_STATUS2_BUF_SIZE_MASK; | ||
749 | + if (bytes + packet_bytes > sizeof(packet_buf)) { | ||
750 | + desc.status |= TX_DESC_STATUS_LENGTH_ERR; | ||
751 | + break; | ||
752 | + } | ||
753 | + cpu_physical_memory_read(desc.addr, packet_buf + packet_bytes, bytes); | ||
754 | + packet_bytes += bytes; | ||
755 | + desc.status &= ~DESC_STATUS_CTL; | ||
756 | + allwinner_sun8i_emac_flush_desc(&desc, s->tx_desc_curr); | ||
757 | + | ||
758 | + /* After the last descriptor, send the packet */ | ||
759 | + if (desc.status2 & TX_DESC_STATUS2_LAST_DESC) { | ||
760 | + if (desc.status2 & TX_DESC_STATUS2_CHECKSUM_MASK) { | ||
761 | + net_checksum_calculate(packet_buf, packet_bytes); | ||
762 | + } | ||
763 | + | ||
764 | + qemu_send_packet(nc, packet_buf, packet_bytes); | ||
765 | + trace_allwinner_sun8i_emac_transmit(s->tx_desc_curr, desc.addr, | ||
766 | + bytes); | ||
767 | + | ||
768 | + packet_bytes = 0; | ||
769 | + transmitted++; | ||
770 | + } | ||
771 | + s->tx_desc_curr = allwinner_sun8i_emac_next_desc(&desc, 0); | ||
772 | + } | ||
773 | + | ||
774 | + /* Raise transmit completed interrupt */ | ||
775 | + if (transmitted > 0) { | ||
776 | + s->int_sta |= INT_STA_TX; | ||
777 | + s->tx_ctl1 &= ~TX_CTL1_TX_DMA_START; | ||
778 | + allwinner_sun8i_emac_update_irq(s); | ||
779 | + } | ||
780 | +} | ||
781 | + | ||
782 | +static void allwinner_sun8i_emac_reset(DeviceState *dev) | ||
783 | +{ | ||
784 | + AwSun8iEmacState *s = AW_SUN8I_EMAC(dev); | ||
785 | + NetClientState *nc = qemu_get_queue(s->nic); | ||
786 | + | ||
787 | + trace_allwinner_sun8i_emac_reset(); | ||
788 | + | ||
789 | + s->mii_cmd = 0; | ||
790 | + s->mii_data = 0; | ||
791 | + s->basic_ctl0 = 0; | ||
792 | + s->basic_ctl1 = REG_BASIC_CTL_1_RST; | ||
793 | + s->int_en = 0; | ||
794 | + s->int_sta = 0; | ||
795 | + s->frm_flt = 0; | ||
796 | + s->rx_ctl0 = 0; | ||
797 | + s->rx_ctl1 = RX_CTL1_RX_MD; | ||
798 | + s->rx_desc_head = 0; | ||
799 | + s->rx_desc_curr = 0; | ||
800 | + s->tx_ctl0 = 0; | ||
801 | + s->tx_ctl1 = 0; | ||
802 | + s->tx_desc_head = 0; | ||
803 | + s->tx_desc_curr = 0; | ||
804 | + s->tx_flowctl = 0; | ||
805 | + | ||
806 | + allwinner_sun8i_emac_mii_reset(s, !nc->link_down); | ||
807 | +} | ||
808 | + | ||
809 | +static uint64_t allwinner_sun8i_emac_read(void *opaque, hwaddr offset, | ||
810 | + unsigned size) | ||
811 | +{ | ||
812 | + AwSun8iEmacState *s = AW_SUN8I_EMAC(opaque); | ||
813 | + uint64_t value = 0; | ||
814 | + FrameDescriptor desc; | ||
815 | + | ||
816 | + switch (offset) { | ||
817 | + case REG_BASIC_CTL_0: /* Basic Control 0 */ | ||
818 | + value = s->basic_ctl0; | ||
819 | + break; | ||
820 | + case REG_BASIC_CTL_1: /* Basic Control 1 */ | ||
821 | + value = s->basic_ctl1; | ||
822 | + break; | ||
823 | + case REG_INT_STA: /* Interrupt Status */ | ||
824 | + value = s->int_sta; | ||
825 | + break; | ||
826 | + case REG_INT_EN: /* Interupt Enable */ | ||
827 | + value = s->int_en; | ||
828 | + break; | ||
829 | + case REG_TX_CTL_0: /* Transmit Control 0 */ | ||
830 | + value = s->tx_ctl0; | ||
831 | + break; | ||
832 | + case REG_TX_CTL_1: /* Transmit Control 1 */ | ||
833 | + value = s->tx_ctl1; | ||
834 | + break; | ||
835 | + case REG_TX_FLOW_CTL: /* Transmit Flow Control */ | ||
836 | + value = s->tx_flowctl; | ||
837 | + break; | ||
838 | + case REG_TX_DMA_DESC_LIST: /* Transmit Descriptor List Address */ | ||
839 | + value = s->tx_desc_head; | ||
840 | + break; | ||
841 | + case REG_RX_CTL_0: /* Receive Control 0 */ | ||
842 | + value = s->rx_ctl0; | ||
843 | + break; | ||
844 | + case REG_RX_CTL_1: /* Receive Control 1 */ | ||
845 | + value = s->rx_ctl1; | ||
846 | + break; | ||
847 | + case REG_RX_DMA_DESC_LIST: /* Receive Descriptor List Address */ | ||
848 | + value = s->rx_desc_head; | ||
849 | + break; | ||
850 | + case REG_FRM_FLT: /* Receive Frame Filter */ | ||
851 | + value = s->frm_flt; | ||
852 | + break; | ||
853 | + case REG_RX_HASH_0: /* Receive Hash Table 0 */ | ||
854 | + case REG_RX_HASH_1: /* Receive Hash Table 1 */ | ||
855 | + break; | ||
856 | + case REG_MII_CMD: /* Management Interface Command */ | ||
857 | + value = s->mii_cmd; | ||
858 | + break; | ||
859 | + case REG_MII_DATA: /* Management Interface Data */ | ||
860 | + value = s->mii_data; | ||
861 | + break; | ||
862 | + case REG_ADDR_HIGH: /* MAC Address High */ | ||
863 | + value = *(((uint32_t *) (s->conf.macaddr.a)) + 1); | ||
864 | + break; | ||
865 | + case REG_ADDR_LOW: /* MAC Address Low */ | ||
866 | + value = *(uint32_t *) (s->conf.macaddr.a); | ||
867 | + break; | ||
868 | + case REG_TX_DMA_STA: /* Transmit DMA Status */ | ||
869 | + break; | ||
870 | + case REG_TX_CUR_DESC: /* Transmit Current Descriptor */ | ||
871 | + value = s->tx_desc_curr; | ||
872 | + break; | ||
873 | + case REG_TX_CUR_BUF: /* Transmit Current Buffer */ | ||
874 | + if (s->tx_desc_curr != 0) { | ||
875 | + cpu_physical_memory_read(s->tx_desc_curr, &desc, sizeof(desc)); | ||
876 | + value = desc.addr; | ||
877 | + } else { | ||
878 | + value = 0; | ||
879 | + } | ||
880 | + break; | ||
881 | + case REG_RX_DMA_STA: /* Receive DMA Status */ | ||
882 | + break; | ||
883 | + case REG_RX_CUR_DESC: /* Receive Current Descriptor */ | ||
884 | + value = s->rx_desc_curr; | ||
885 | + break; | ||
886 | + case REG_RX_CUR_BUF: /* Receive Current Buffer */ | ||
887 | + if (s->rx_desc_curr != 0) { | ||
888 | + cpu_physical_memory_read(s->rx_desc_curr, &desc, sizeof(desc)); | ||
889 | + value = desc.addr; | ||
890 | + } else { | ||
891 | + value = 0; | ||
892 | + } | ||
893 | + break; | ||
894 | + case REG_RGMII_STA: /* RGMII Status */ | ||
895 | + break; | ||
896 | + default: | ||
897 | + qemu_log_mask(LOG_UNIMP, "allwinner-h3-emac: read access to unknown " | ||
898 | + "EMAC register 0x" TARGET_FMT_plx "\n", | ||
899 | + offset); | ||
900 | + } | ||
901 | + | ||
902 | + trace_allwinner_sun8i_emac_read(offset, value); | ||
903 | + return value; | ||
904 | +} | ||
905 | + | ||
906 | +static void allwinner_sun8i_emac_write(void *opaque, hwaddr offset, | ||
907 | + uint64_t value, unsigned size) | ||
908 | +{ | ||
909 | + AwSun8iEmacState *s = AW_SUN8I_EMAC(opaque); | ||
910 | + NetClientState *nc = qemu_get_queue(s->nic); | ||
911 | + | ||
912 | + trace_allwinner_sun8i_emac_write(offset, value); | ||
913 | + | ||
914 | + switch (offset) { | ||
915 | + case REG_BASIC_CTL_0: /* Basic Control 0 */ | ||
916 | + s->basic_ctl0 = value; | ||
917 | + break; | ||
918 | + case REG_BASIC_CTL_1: /* Basic Control 1 */ | ||
919 | + if (value & BASIC_CTL1_SOFTRST) { | ||
920 | + allwinner_sun8i_emac_reset(DEVICE(s)); | ||
921 | + value &= ~BASIC_CTL1_SOFTRST; | ||
922 | + } | ||
923 | + s->basic_ctl1 = value; | ||
924 | + if (allwinner_sun8i_emac_can_receive(nc)) { | ||
925 | + qemu_flush_queued_packets(nc); | ||
926 | + } | ||
927 | + break; | ||
928 | + case REG_INT_STA: /* Interrupt Status */ | ||
929 | + s->int_sta &= ~value; | ||
930 | + allwinner_sun8i_emac_update_irq(s); | ||
931 | + break; | ||
932 | + case REG_INT_EN: /* Interrupt Enable */ | ||
933 | + s->int_en = value; | ||
934 | + allwinner_sun8i_emac_update_irq(s); | ||
935 | + break; | ||
936 | + case REG_TX_CTL_0: /* Transmit Control 0 */ | ||
937 | + s->tx_ctl0 = value; | ||
938 | + break; | ||
939 | + case REG_TX_CTL_1: /* Transmit Control 1 */ | ||
940 | + s->tx_ctl1 = value; | ||
941 | + if (value & TX_CTL1_TX_DMA_EN) { | ||
942 | + allwinner_sun8i_emac_transmit(s); | ||
943 | + } | ||
944 | + break; | ||
945 | + case REG_TX_FLOW_CTL: /* Transmit Flow Control */ | ||
946 | + s->tx_flowctl = value; | ||
947 | + break; | ||
948 | + case REG_TX_DMA_DESC_LIST: /* Transmit Descriptor List Address */ | ||
949 | + s->tx_desc_head = value; | ||
950 | + s->tx_desc_curr = value; | ||
951 | + break; | ||
952 | + case REG_RX_CTL_0: /* Receive Control 0 */ | ||
953 | + s->rx_ctl0 = value; | ||
954 | + break; | ||
955 | + case REG_RX_CTL_1: /* Receive Control 1 */ | ||
956 | + s->rx_ctl1 = value | RX_CTL1_RX_MD; | ||
957 | + if ((value & RX_CTL1_RX_DMA_EN) && | ||
958 | + allwinner_sun8i_emac_can_receive(nc)) { | ||
959 | + qemu_flush_queued_packets(nc); | ||
960 | + } | ||
961 | + break; | ||
962 | + case REG_RX_DMA_DESC_LIST: /* Receive Descriptor List Address */ | ||
963 | + s->rx_desc_head = value; | ||
964 | + s->rx_desc_curr = value; | ||
965 | + break; | ||
966 | + case REG_FRM_FLT: /* Receive Frame Filter */ | ||
967 | + s->frm_flt = value; | ||
968 | + break; | ||
969 | + case REG_RX_HASH_0: /* Receive Hash Table 0 */ | ||
970 | + case REG_RX_HASH_1: /* Receive Hash Table 1 */ | ||
971 | + break; | ||
972 | + case REG_MII_CMD: /* Management Interface Command */ | ||
973 | + s->mii_cmd = value & ~MII_CMD_PHY_BUSY; | ||
974 | + allwinner_sun8i_emac_mii_cmd(s); | ||
975 | + break; | ||
976 | + case REG_MII_DATA: /* Management Interface Data */ | ||
977 | + s->mii_data = value; | ||
978 | + break; | ||
979 | + case REG_ADDR_HIGH: /* MAC Address High */ | ||
980 | + s->conf.macaddr.a[4] = (value & 0xff); | ||
981 | + s->conf.macaddr.a[5] = (value & 0xff00) >> 8; | ||
982 | + break; | ||
983 | + case REG_ADDR_LOW: /* MAC Address Low */ | ||
984 | + s->conf.macaddr.a[0] = (value & 0xff); | ||
985 | + s->conf.macaddr.a[1] = (value & 0xff00) >> 8; | ||
986 | + s->conf.macaddr.a[2] = (value & 0xff0000) >> 16; | ||
987 | + s->conf.macaddr.a[3] = (value & 0xff000000) >> 24; | ||
988 | + break; | ||
989 | + case REG_TX_DMA_STA: /* Transmit DMA Status */ | ||
990 | + case REG_TX_CUR_DESC: /* Transmit Current Descriptor */ | ||
991 | + case REG_TX_CUR_BUF: /* Transmit Current Buffer */ | ||
992 | + case REG_RX_DMA_STA: /* Receive DMA Status */ | ||
993 | + case REG_RX_CUR_DESC: /* Receive Current Descriptor */ | ||
994 | + case REG_RX_CUR_BUF: /* Receive Current Buffer */ | ||
995 | + case REG_RGMII_STA: /* RGMII Status */ | ||
996 | + break; | ||
997 | + default: | ||
998 | + qemu_log_mask(LOG_UNIMP, "allwinner-h3-emac: write access to unknown " | ||
999 | + "EMAC register 0x" TARGET_FMT_plx "\n", | ||
1000 | + offset); | ||
1001 | + } | ||
1002 | +} | ||
1003 | + | ||
1004 | +static void allwinner_sun8i_emac_set_link(NetClientState *nc) | ||
1005 | +{ | ||
1006 | + AwSun8iEmacState *s = qemu_get_nic_opaque(nc); | ||
1007 | + | ||
1008 | + trace_allwinner_sun8i_emac_set_link(!nc->link_down); | ||
1009 | + allwinner_sun8i_emac_mii_set_link(s, !nc->link_down); | ||
1010 | +} | ||
1011 | + | ||
1012 | +static const MemoryRegionOps allwinner_sun8i_emac_mem_ops = { | ||
1013 | + .read = allwinner_sun8i_emac_read, | ||
1014 | + .write = allwinner_sun8i_emac_write, | ||
1015 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
1016 | + .valid = { | ||
1017 | + .min_access_size = 4, | ||
1018 | + .max_access_size = 4, | ||
1019 | + }, | ||
1020 | + .impl.min_access_size = 4, | ||
1021 | +}; | ||
1022 | + | ||
1023 | +static NetClientInfo net_allwinner_sun8i_emac_info = { | ||
1024 | + .type = NET_CLIENT_DRIVER_NIC, | ||
1025 | + .size = sizeof(NICState), | ||
1026 | + .can_receive = allwinner_sun8i_emac_can_receive, | ||
1027 | + .receive = allwinner_sun8i_emac_receive, | ||
1028 | + .link_status_changed = allwinner_sun8i_emac_set_link, | ||
1029 | +}; | ||
1030 | + | ||
1031 | +static void allwinner_sun8i_emac_init(Object *obj) | ||
1032 | +{ | ||
1033 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
1034 | + AwSun8iEmacState *s = AW_SUN8I_EMAC(obj); | ||
1035 | + | ||
1036 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_sun8i_emac_mem_ops, | ||
1037 | + s, TYPE_AW_SUN8I_EMAC, 64 * KiB); | ||
1038 | + sysbus_init_mmio(sbd, &s->iomem); | ||
1039 | + sysbus_init_irq(sbd, &s->irq); | ||
1040 | +} | ||
1041 | + | ||
1042 | +static void allwinner_sun8i_emac_realize(DeviceState *dev, Error **errp) | ||
1043 | +{ | ||
1044 | + AwSun8iEmacState *s = AW_SUN8I_EMAC(dev); | ||
1045 | + | ||
1046 | + qemu_macaddr_default_if_unset(&s->conf.macaddr); | ||
1047 | + s->nic = qemu_new_nic(&net_allwinner_sun8i_emac_info, &s->conf, | ||
1048 | + object_get_typename(OBJECT(dev)), dev->id, s); | ||
1049 | + qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a); | ||
1050 | +} | ||
1051 | + | ||
1052 | +static Property allwinner_sun8i_emac_properties[] = { | ||
1053 | + DEFINE_NIC_PROPERTIES(AwSun8iEmacState, conf), | ||
1054 | + DEFINE_PROP_UINT8("phy-addr", AwSun8iEmacState, mii_phy_addr, 0), | ||
1055 | + DEFINE_PROP_END_OF_LIST(), | ||
1056 | +}; | ||
1057 | + | ||
1058 | +static int allwinner_sun8i_emac_post_load(void *opaque, int version_id) | ||
1059 | +{ | ||
1060 | + AwSun8iEmacState *s = opaque; | ||
1061 | + | ||
1062 | + allwinner_sun8i_emac_set_link(qemu_get_queue(s->nic)); | ||
1063 | + | ||
1064 | + return 0; | ||
1065 | +} | ||
1066 | + | ||
1067 | +static const VMStateDescription vmstate_aw_emac = { | ||
1068 | + .name = "allwinner-sun8i-emac", | ||
1069 | + .version_id = 1, | ||
1070 | + .minimum_version_id = 1, | ||
1071 | + .post_load = allwinner_sun8i_emac_post_load, | ||
1072 | + .fields = (VMStateField[]) { | ||
1073 | + VMSTATE_UINT8(mii_phy_addr, AwSun8iEmacState), | ||
1074 | + VMSTATE_UINT32(mii_cmd, AwSun8iEmacState), | ||
1075 | + VMSTATE_UINT32(mii_data, AwSun8iEmacState), | ||
1076 | + VMSTATE_UINT32(mii_cr, AwSun8iEmacState), | ||
1077 | + VMSTATE_UINT32(mii_st, AwSun8iEmacState), | ||
1078 | + VMSTATE_UINT32(mii_adv, AwSun8iEmacState), | ||
1079 | + VMSTATE_UINT32(basic_ctl0, AwSun8iEmacState), | ||
1080 | + VMSTATE_UINT32(basic_ctl1, AwSun8iEmacState), | ||
1081 | + VMSTATE_UINT32(int_en, AwSun8iEmacState), | ||
1082 | + VMSTATE_UINT32(int_sta, AwSun8iEmacState), | ||
1083 | + VMSTATE_UINT32(frm_flt, AwSun8iEmacState), | ||
1084 | + VMSTATE_UINT32(rx_ctl0, AwSun8iEmacState), | ||
1085 | + VMSTATE_UINT32(rx_ctl1, AwSun8iEmacState), | ||
1086 | + VMSTATE_UINT32(rx_desc_head, AwSun8iEmacState), | ||
1087 | + VMSTATE_UINT32(rx_desc_curr, AwSun8iEmacState), | ||
1088 | + VMSTATE_UINT32(tx_ctl0, AwSun8iEmacState), | ||
1089 | + VMSTATE_UINT32(tx_ctl1, AwSun8iEmacState), | ||
1090 | + VMSTATE_UINT32(tx_desc_head, AwSun8iEmacState), | ||
1091 | + VMSTATE_UINT32(tx_desc_curr, AwSun8iEmacState), | ||
1092 | + VMSTATE_UINT32(tx_flowctl, AwSun8iEmacState), | ||
1093 | + VMSTATE_END_OF_LIST() | ||
1094 | + } | ||
1095 | +}; | ||
1096 | + | ||
1097 | +static void allwinner_sun8i_emac_class_init(ObjectClass *klass, void *data) | ||
1098 | +{ | ||
1099 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
1100 | + | ||
1101 | + dc->realize = allwinner_sun8i_emac_realize; | ||
1102 | + dc->reset = allwinner_sun8i_emac_reset; | ||
1103 | + dc->vmsd = &vmstate_aw_emac; | ||
1104 | + device_class_set_props(dc, allwinner_sun8i_emac_properties); | ||
1105 | +} | ||
1106 | + | ||
1107 | +static const TypeInfo allwinner_sun8i_emac_info = { | ||
1108 | + .name = TYPE_AW_SUN8I_EMAC, | ||
1109 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
1110 | + .instance_size = sizeof(AwSun8iEmacState), | ||
1111 | + .instance_init = allwinner_sun8i_emac_init, | ||
1112 | + .class_init = allwinner_sun8i_emac_class_init, | ||
1113 | +}; | ||
1114 | + | ||
1115 | +static void allwinner_sun8i_emac_register_types(void) | ||
1116 | +{ | ||
1117 | + type_register_static(&allwinner_sun8i_emac_info); | ||
1118 | +} | ||
1119 | + | ||
1120 | +type_init(allwinner_sun8i_emac_register_types) | ||
1121 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
101 | index XXXXXXX..XXXXXXX 100644 | 1122 | index XXXXXXX..XXXXXXX 100644 |
102 | --- a/target/arm/vec_helper.c | 1123 | --- a/hw/arm/Kconfig |
103 | +++ b/target/arm/vec_helper.c | 1124 | +++ b/hw/arm/Kconfig |
104 | @@ -XXX,XX +XXX,XX @@ DO_3OP(gvec_rsqrts_d, helper_rsqrtsf_f64, float64) | 1125 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 |
105 | 1126 | config ALLWINNER_H3 | |
106 | #endif | 1127 | bool |
107 | #undef DO_3OP | 1128 | select ALLWINNER_A10_PIT |
108 | + | 1129 | + select ALLWINNER_SUN8I_EMAC |
109 | +/* For the indexed ops, SVE applies the index per 128-bit vector segment. | 1130 | select SERIAL |
110 | + * For AdvSIMD, there is of course only one such vector segment. | 1131 | select ARM_TIMER |
111 | + */ | 1132 | select ARM_GIC |
112 | + | 1133 | diff --git a/hw/net/Kconfig b/hw/net/Kconfig |
113 | +#define DO_MUL_IDX(NAME, TYPE, H) \ | ||
114 | +void HELPER(NAME)(void *vd, void *vn, void *vm, void *stat, uint32_t desc) \ | ||
115 | +{ \ | ||
116 | + intptr_t i, j, oprsz = simd_oprsz(desc), segment = 16 / sizeof(TYPE); \ | ||
117 | + intptr_t idx = simd_data(desc); \ | ||
118 | + TYPE *d = vd, *n = vn, *m = vm; \ | ||
119 | + for (i = 0; i < oprsz / sizeof(TYPE); i += segment) { \ | ||
120 | + TYPE mm = m[H(i + idx)]; \ | ||
121 | + for (j = 0; j < segment; j++) { \ | ||
122 | + d[i + j] = TYPE##_mul(n[i + j], mm, stat); \ | ||
123 | + } \ | ||
124 | + } \ | ||
125 | +} | ||
126 | + | ||
127 | +DO_MUL_IDX(gvec_fmul_idx_h, float16, H2) | ||
128 | +DO_MUL_IDX(gvec_fmul_idx_s, float32, H4) | ||
129 | +DO_MUL_IDX(gvec_fmul_idx_d, float64, ) | ||
130 | + | ||
131 | +#undef DO_MUL_IDX | ||
132 | + | ||
133 | +#define DO_FMLA_IDX(NAME, TYPE, H) \ | ||
134 | +void HELPER(NAME)(void *vd, void *vn, void *vm, void *va, \ | ||
135 | + void *stat, uint32_t desc) \ | ||
136 | +{ \ | ||
137 | + intptr_t i, j, oprsz = simd_oprsz(desc), segment = 16 / sizeof(TYPE); \ | ||
138 | + TYPE op1_neg = extract32(desc, SIMD_DATA_SHIFT, 1); \ | ||
139 | + intptr_t idx = desc >> (SIMD_DATA_SHIFT + 1); \ | ||
140 | + TYPE *d = vd, *n = vn, *m = vm, *a = va; \ | ||
141 | + op1_neg <<= (8 * sizeof(TYPE) - 1); \ | ||
142 | + for (i = 0; i < oprsz / sizeof(TYPE); i += segment) { \ | ||
143 | + TYPE mm = m[H(i + idx)]; \ | ||
144 | + for (j = 0; j < segment; j++) { \ | ||
145 | + d[i + j] = TYPE##_muladd(n[i + j] ^ op1_neg, \ | ||
146 | + mm, a[i + j], 0, stat); \ | ||
147 | + } \ | ||
148 | + } \ | ||
149 | +} | ||
150 | + | ||
151 | +DO_FMLA_IDX(gvec_fmla_idx_h, float16, H2) | ||
152 | +DO_FMLA_IDX(gvec_fmla_idx_s, float32, H4) | ||
153 | +DO_FMLA_IDX(gvec_fmla_idx_d, float64, ) | ||
154 | + | ||
155 | +#undef DO_FMLA_IDX | ||
156 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
157 | index XXXXXXX..XXXXXXX 100644 | 1134 | index XXXXXXX..XXXXXXX 100644 |
158 | --- a/target/arm/sve.decode | 1135 | --- a/hw/net/Kconfig |
159 | +++ b/target/arm/sve.decode | 1136 | +++ b/hw/net/Kconfig |
1137 | @@ -XXX,XX +XXX,XX @@ config MIPSNET | ||
1138 | config ALLWINNER_EMAC | ||
1139 | bool | ||
1140 | |||
1141 | +config ALLWINNER_SUN8I_EMAC | ||
1142 | + bool | ||
1143 | + | ||
1144 | config IMX_FEC | ||
1145 | bool | ||
1146 | |||
1147 | diff --git a/hw/net/trace-events b/hw/net/trace-events | ||
1148 | index XXXXXXX..XXXXXXX 100644 | ||
1149 | --- a/hw/net/trace-events | ||
1150 | +++ b/hw/net/trace-events | ||
160 | @@ -XXX,XX +XXX,XX @@ | 1151 | @@ -XXX,XX +XXX,XX @@ |
161 | %imm9_16_10 16:s6 10:3 | 1152 | # See docs/devel/tracing.txt for syntax documentation. |
162 | %size_23 23:2 | 1153 | |
163 | %dtype_23_13 23:2 13:2 | 1154 | +# allwinner-sun8i-emac.c |
164 | +%index3_22_19 22:1 19:2 | 1155 | +allwinner_sun8i_emac_mii_write_reg(uint32_t reg, uint32_t value) "MII write: reg=0x%" PRIx32 " value=0x%" PRIx32 |
165 | 1156 | +allwinner_sun8i_emac_mii_read_reg(uint32_t reg, uint32_t value) "MII read: reg=0x%" PRIx32 " value=0x%" PRIx32 | |
166 | # A combination of tsz:imm3 -- extract esize. | 1157 | +allwinner_sun8i_emac_receive(uint32_t desc, uint32_t paddr, uint32_t bytes) "RX packet: desc=0x%" PRIx32 " paddr=0x%" PRIx32 " bytes=%" PRIu32 |
167 | %tszimm_esz 22:2 5:5 !function=tszimm_esz | 1158 | +allwinner_sun8i_emac_transmit(uint32_t desc, uint32_t paddr, uint32_t bytes) "TX packet: desc=0x%" PRIx32 " paddr=0x%" PRIx32 " bytes=%" PRIu32 |
168 | @@ -XXX,XX +XXX,XX @@ UMIN_zzi 00100101 .. 101 011 110 ........ ..... @rdn_i8u | 1159 | +allwinner_sun8i_emac_reset(void) "HW reset" |
169 | # SVE integer multiply immediate (unpredicated) | 1160 | +allwinner_sun8i_emac_set_link(bool active) "Set link: active=%u" |
170 | MUL_zzi 00100101 .. 110 000 110 ........ ..... @rdn_i8s | 1161 | +allwinner_sun8i_emac_read(uint64_t offset, uint64_t val) "MMIO read: offset=0x%" PRIx64 " value=0x%" PRIx64 |
171 | 1162 | +allwinner_sun8i_emac_write(uint64_t offset, uint64_t val) "MMIO write: offset=0x%" PRIx64 " value=0x%" PRIx64 | |
172 | +### SVE FP Multiply-Add Indexed Group | 1163 | + |
173 | + | 1164 | # etraxfs_eth.c |
174 | +# SVE floating-point multiply-add (indexed) | 1165 | mdio_phy_read(int regnum, uint16_t value) "read phy_reg:%d value:0x%04x" |
175 | +FMLA_zzxz 01100100 0.1 .. rm:3 00000 sub:1 rn:5 rd:5 \ | 1166 | mdio_phy_write(int regnum, uint16_t value) "write phy_reg:%d value:0x%04x" |
176 | + ra=%reg_movprfx index=%index3_22_19 esz=1 | ||
177 | +FMLA_zzxz 01100100 101 index:2 rm:3 00000 sub:1 rn:5 rd:5 \ | ||
178 | + ra=%reg_movprfx esz=2 | ||
179 | +FMLA_zzxz 01100100 111 index:1 rm:4 00000 sub:1 rn:5 rd:5 \ | ||
180 | + ra=%reg_movprfx esz=3 | ||
181 | + | ||
182 | +### SVE FP Multiply Indexed Group | ||
183 | + | ||
184 | +# SVE floating-point multiply (indexed) | ||
185 | +FMUL_zzx 01100100 0.1 .. rm:3 001000 rn:5 rd:5 \ | ||
186 | + index=%index3_22_19 esz=1 | ||
187 | +FMUL_zzx 01100100 101 index:2 rm:3 001000 rn:5 rd:5 esz=2 | ||
188 | +FMUL_zzx 01100100 111 index:1 rm:4 001000 rn:5 rd:5 esz=3 | ||
189 | + | ||
190 | ### SVE FP Accumulating Reduction Group | ||
191 | |||
192 | # SVE floating-point serial reduction (predicated) | ||
193 | -- | 1167 | -- |
194 | 2.17.1 | 1168 | 2.20.1 |
195 | 1169 | ||
196 | 1170 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Since kernel commit a86bd139f2 (arm64: arch_timer: Enable CNTVCT_EL0 | 3 | A real Allwinner H3 SoC contains a Boot ROM which is the |
4 | trap..), released in kernel version v4.12, user-space has been able | 4 | first code that runs right after the SoC is powered on. |
5 | to read these system registers. As we can't use QEMUTimer's in | 5 | The Boot ROM is responsible for loading user code (e.g. a bootloader) |
6 | linux-user mode we just directly call cpu_get_clock(). | 6 | from any of the supported external devices and writing the downloaded |
7 | code to internal SRAM. After loading the SoC begins executing the code | ||
8 | written to SRAM. | ||
7 | 9 | ||
8 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | 10 | This commits adds emulation of the Boot ROM firmware setup functionality |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 11 | by loading user code from SD card in the A1 SRAM. While the A1 SRAM is |
10 | Message-id: 20180625160009.17437-2-alex.bennee@linaro.org | 12 | 64KiB, we limit the size to 32KiB because the real H3 Boot ROM also rejects |
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 13 | sizes larger than 32KiB. For reference, this behaviour is documented |
14 | by the Linux Sunxi project wiki at: | ||
15 | |||
16 | https://linux-sunxi.org/BROM#U-Boot_SPL_limitations | ||
17 | |||
18 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
19 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
20 | Message-id: 20200311221854.30370-11-nieklinnenbank@gmail.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 22 | --- |
14 | target/arm/helper.c | 27 ++++++++++++++++++++++++--- | 23 | include/hw/arm/allwinner-h3.h | 21 +++++++++++++++++++++ |
15 | 1 file changed, 24 insertions(+), 3 deletions(-) | 24 | hw/arm/allwinner-h3.c | 17 +++++++++++++++++ |
25 | hw/arm/orangepi.c | 5 +++++ | ||
26 | 3 files changed, 43 insertions(+) | ||
16 | 27 | ||
17 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 28 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h |
18 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/helper.c | 30 | --- a/include/hw/arm/allwinner-h3.h |
20 | +++ b/target/arm/helper.c | 31 | +++ b/include/hw/arm/allwinner-h3.h |
21 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | 32 | @@ -XXX,XX +XXX,XX @@ |
33 | #include "hw/sd/allwinner-sdhost.h" | ||
34 | #include "hw/net/allwinner-sun8i-emac.h" | ||
35 | #include "target/arm/cpu.h" | ||
36 | +#include "sysemu/block-backend.h" | ||
37 | |||
38 | /** | ||
39 | * Allwinner H3 device list | ||
40 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
41 | MemoryRegion sram_c; | ||
42 | } AwH3State; | ||
43 | |||
44 | +/** | ||
45 | + * Emulate Boot ROM firmware setup functionality. | ||
46 | + * | ||
47 | + * A real Allwinner H3 SoC contains a Boot ROM | ||
48 | + * which is the first code that runs right after | ||
49 | + * the SoC is powered on. The Boot ROM is responsible | ||
50 | + * for loading user code (e.g. a bootloader) from any | ||
51 | + * of the supported external devices and writing the | ||
52 | + * downloaded code to internal SRAM. After loading the SoC | ||
53 | + * begins executing the code written to SRAM. | ||
54 | + * | ||
55 | + * This function emulates the Boot ROM by copying 32 KiB | ||
56 | + * of data from the given block device and writes it to | ||
57 | + * the start of the first internal SRAM memory. | ||
58 | + * | ||
59 | + * @s: Allwinner H3 state object pointer | ||
60 | + * @blk: Block backend device object pointer | ||
61 | + */ | ||
62 | +void allwinner_h3_bootrom_setup(AwH3State *s, BlockBackend *blk); | ||
63 | + | ||
64 | #endif /* HW_ARM_ALLWINNER_H3_H */ | ||
65 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/hw/arm/allwinner-h3.c | ||
68 | +++ b/hw/arm/allwinner-h3.c | ||
69 | @@ -XXX,XX +XXX,XX @@ | ||
70 | #include "hw/char/serial.h" | ||
71 | #include "hw/misc/unimp.h" | ||
72 | #include "hw/usb/hcd-ehci.h" | ||
73 | +#include "hw/loader.h" | ||
74 | #include "sysemu/sysemu.h" | ||
75 | #include "hw/arm/allwinner-h3.h" | ||
76 | |||
77 | @@ -XXX,XX +XXX,XX @@ enum { | ||
78 | AW_H3_GIC_NUM_SPI = 128 | ||
22 | }; | 79 | }; |
23 | 80 | ||
24 | #else | 81 | +void allwinner_h3_bootrom_setup(AwH3State *s, BlockBackend *blk) |
25 | -/* In user-mode none of the generic timer registers are accessible, | 82 | +{ |
26 | - * and their implementation depends on QEMU_CLOCK_VIRTUAL and qdev gpio outputs, | 83 | + const int64_t rom_size = 32 * KiB; |
27 | - * so instead just don't register any of them. | 84 | + g_autofree uint8_t *buffer = g_new0(uint8_t, rom_size); |
28 | + | 85 | + |
29 | +/* In user-mode most of the generic timer registers are inaccessible | 86 | + if (blk_pread(blk, 8 * KiB, buffer, rom_size) < 0) { |
30 | + * however modern kernels (4.12+) allow access to cntvct_el0 | 87 | + error_setg(&error_fatal, "%s: failed to read BlockBackend data", |
31 | */ | 88 | + __func__); |
89 | + return; | ||
90 | + } | ||
32 | + | 91 | + |
33 | +static uint64_t gt_virt_cnt_read(CPUARMState *env, const ARMCPRegInfo *ri) | 92 | + rom_add_blob("allwinner-h3.bootrom", buffer, rom_size, |
34 | +{ | 93 | + rom_size, s->memmap[AW_H3_SRAM_A1], |
35 | + /* Currently we have no support for QEMUTimer in linux-user so we | 94 | + NULL, NULL, NULL, NULL, false); |
36 | + * can't call gt_get_countervalue(env), instead we directly | ||
37 | + * call the lower level functions. | ||
38 | + */ | ||
39 | + return cpu_get_clock() / GTIMER_SCALE; | ||
40 | +} | 95 | +} |
41 | + | 96 | + |
42 | static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | 97 | static void allwinner_h3_init(Object *obj) |
43 | + { .name = "CNTFRQ_EL0", .state = ARM_CP_STATE_AA64, | 98 | { |
44 | + .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 0, .opc2 = 0, | 99 | AwH3State *s = AW_H3(obj); |
45 | + .type = ARM_CP_CONST, .access = PL0_R /* no PL1_RW in linux-user */, | 100 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c |
46 | + .fieldoffset = offsetof(CPUARMState, cp15.c14_cntfrq), | 101 | index XXXXXXX..XXXXXXX 100644 |
47 | + .resetvalue = NANOSECONDS_PER_SECOND / GTIMER_SCALE, | 102 | --- a/hw/arm/orangepi.c |
48 | + }, | 103 | +++ b/hw/arm/orangepi.c |
49 | + { .name = "CNTVCT_EL0", .state = ARM_CP_STATE_AA64, | 104 | @@ -XXX,XX +XXX,XX @@ static void orangepi_init(MachineState *machine) |
50 | + .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 0, .opc2 = 2, | 105 | memory_region_add_subregion(get_system_memory(), h3->memmap[AW_H3_SDRAM], |
51 | + .access = PL0_R, .type = ARM_CP_NO_RAW | ARM_CP_IO, | 106 | machine->ram); |
52 | + .readfn = gt_virt_cnt_read, | 107 | |
53 | + }, | 108 | + /* Load target kernel or start using BootROM */ |
54 | REGINFO_SENTINEL | 109 | + if (!machine->kernel_filename && blk_is_available(blk)) { |
55 | }; | 110 | + /* Use Boot ROM to copy data from SD card to SRAM */ |
56 | 111 | + allwinner_h3_bootrom_setup(h3, blk); | |
112 | + } | ||
113 | orangepi_binfo.loader_start = h3->memmap[AW_H3_SDRAM]; | ||
114 | orangepi_binfo.ram_size = machine->ram_size; | ||
115 | arm_load_kernel(ARM_CPU(first_cpu), machine, &orangepi_binfo); | ||
57 | -- | 116 | -- |
58 | 2.17.1 | 117 | 2.20.1 |
59 | 118 | ||
60 | 119 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 3 | In the Allwinner H3 SoC the SDRAM controller is responsible |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | for interfacing with the external Synchronous Dynamic Random |
5 | Message-id: 20180627043328.11531-9-richard.henderson@linaro.org | 5 | Access Memory (SDRAM). Types of memory that the SDRAM controller |
6 | supports are DDR2/DDR3 and capacities of up to 2GiB. This commit | ||
7 | adds emulation support of the Allwinner H3 SDRAM controller. | ||
8 | |||
9 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
11 | Message-id: 20200311221854.30370-12-nieklinnenbank@gmail.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 13 | --- |
8 | target/arm/helper-sve.h | 7 +++++ | 14 | hw/misc/Makefile.objs | 1 + |
9 | target/arm/sve_helper.c | 56 ++++++++++++++++++++++++++++++++++++++ | 15 | include/hw/arm/allwinner-h3.h | 5 + |
10 | target/arm/translate-sve.c | 45 ++++++++++++++++++++++++++++++ | 16 | include/hw/misc/allwinner-h3-dramc.h | 106 ++++++++ |
11 | target/arm/sve.decode | 5 ++++ | 17 | hw/arm/allwinner-h3.c | 19 +- |
12 | 4 files changed, 113 insertions(+) | 18 | hw/arm/orangepi.c | 6 + |
19 | hw/misc/allwinner-h3-dramc.c | 358 +++++++++++++++++++++++++++ | ||
20 | hw/misc/trace-events | 10 + | ||
21 | 7 files changed, 502 insertions(+), 3 deletions(-) | ||
22 | create mode 100644 include/hw/misc/allwinner-h3-dramc.h | ||
23 | create mode 100644 hw/misc/allwinner-h3-dramc.c | ||
13 | 24 | ||
14 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h | 25 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs |
15 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper-sve.h | 27 | --- a/hw/misc/Makefile.objs |
17 | +++ b/target/arm/helper-sve.h | 28 | +++ b/hw/misc/Makefile.objs |
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_rsqrts_s, TCG_CALL_NO_RWG, | 29 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_IVSHMEM_DEVICE) += ivshmem.o |
19 | DEF_HELPER_FLAGS_5(gvec_rsqrts_d, TCG_CALL_NO_RWG, | 30 | |
20 | void, ptr, ptr, ptr, ptr, i32) | 31 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-ccu.o |
21 | 32 | obj-$(CONFIG_ALLWINNER_H3) += allwinner-cpucfg.o | |
22 | +DEF_HELPER_FLAGS_5(sve_fadda_h, TCG_CALL_NO_RWG, | 33 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-dramc.o |
23 | + i64, i64, ptr, ptr, ptr, i32) | 34 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-sysctrl.o |
24 | +DEF_HELPER_FLAGS_5(sve_fadda_s, TCG_CALL_NO_RWG, | 35 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-sid.o |
25 | + i64, i64, ptr, ptr, ptr, i32) | 36 | common-obj-$(CONFIG_REALVIEW) += arm_sysctl.o |
26 | +DEF_HELPER_FLAGS_5(sve_fadda_d, TCG_CALL_NO_RWG, | 37 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h |
27 | + i64, i64, ptr, ptr, ptr, i32) | ||
28 | + | ||
29 | DEF_HELPER_FLAGS_6(sve_fadd_h, TCG_CALL_NO_RWG, | ||
30 | void, ptr, ptr, ptr, ptr, ptr, i32) | ||
31 | DEF_HELPER_FLAGS_6(sve_fadd_s, TCG_CALL_NO_RWG, | ||
32 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | 38 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/target/arm/sve_helper.c | 39 | --- a/include/hw/arm/allwinner-h3.h |
35 | +++ b/target/arm/sve_helper.c | 40 | +++ b/include/hw/arm/allwinner-h3.h |
36 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(sve_while)(void *vd, uint32_t count, uint32_t pred_desc) | 41 | @@ -XXX,XX +XXX,XX @@ |
37 | return predtest_ones(d, oprsz, esz_mask); | 42 | #include "hw/intc/arm_gic.h" |
43 | #include "hw/misc/allwinner-h3-ccu.h" | ||
44 | #include "hw/misc/allwinner-cpucfg.h" | ||
45 | +#include "hw/misc/allwinner-h3-dramc.h" | ||
46 | #include "hw/misc/allwinner-h3-sysctrl.h" | ||
47 | #include "hw/misc/allwinner-sid.h" | ||
48 | #include "hw/sd/allwinner-sdhost.h" | ||
49 | @@ -XXX,XX +XXX,XX @@ enum { | ||
50 | AW_H3_UART2, | ||
51 | AW_H3_UART3, | ||
52 | AW_H3_EMAC, | ||
53 | + AW_H3_DRAMCOM, | ||
54 | + AW_H3_DRAMCTL, | ||
55 | + AW_H3_DRAMPHY, | ||
56 | AW_H3_GIC_DIST, | ||
57 | AW_H3_GIC_CPU, | ||
58 | AW_H3_GIC_HYP, | ||
59 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
60 | AwA10PITState timer; | ||
61 | AwH3ClockCtlState ccu; | ||
62 | AwCpuCfgState cpucfg; | ||
63 | + AwH3DramCtlState dramc; | ||
64 | AwH3SysCtrlState sysctrl; | ||
65 | AwSidState sid; | ||
66 | AwSdHostState mmc0; | ||
67 | diff --git a/include/hw/misc/allwinner-h3-dramc.h b/include/hw/misc/allwinner-h3-dramc.h | ||
68 | new file mode 100644 | ||
69 | index XXXXXXX..XXXXXXX | ||
70 | --- /dev/null | ||
71 | +++ b/include/hw/misc/allwinner-h3-dramc.h | ||
72 | @@ -XXX,XX +XXX,XX @@ | ||
73 | +/* | ||
74 | + * Allwinner H3 SDRAM Controller emulation | ||
75 | + * | ||
76 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
77 | + * | ||
78 | + * This program is free software: you can redistribute it and/or modify | ||
79 | + * it under the terms of the GNU General Public License as published by | ||
80 | + * the Free Software Foundation, either version 2 of the License, or | ||
81 | + * (at your option) any later version. | ||
82 | + * | ||
83 | + * This program is distributed in the hope that it will be useful, | ||
84 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
85 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
86 | + * GNU General Public License for more details. | ||
87 | + * | ||
88 | + * You should have received a copy of the GNU General Public License | ||
89 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
90 | + */ | ||
91 | + | ||
92 | +#ifndef HW_MISC_ALLWINNER_H3_DRAMC_H | ||
93 | +#define HW_MISC_ALLWINNER_H3_DRAMC_H | ||
94 | + | ||
95 | +#include "qom/object.h" | ||
96 | +#include "hw/sysbus.h" | ||
97 | +#include "exec/hwaddr.h" | ||
98 | + | ||
99 | +/** | ||
100 | + * Constants | ||
101 | + * @{ | ||
102 | + */ | ||
103 | + | ||
104 | +/** Highest register address used by DRAMCOM module */ | ||
105 | +#define AW_H3_DRAMCOM_REGS_MAXADDR (0x804) | ||
106 | + | ||
107 | +/** Total number of known DRAMCOM registers */ | ||
108 | +#define AW_H3_DRAMCOM_REGS_NUM (AW_H3_DRAMCOM_REGS_MAXADDR / \ | ||
109 | + sizeof(uint32_t)) | ||
110 | + | ||
111 | +/** Highest register address used by DRAMCTL module */ | ||
112 | +#define AW_H3_DRAMCTL_REGS_MAXADDR (0x88c) | ||
113 | + | ||
114 | +/** Total number of known DRAMCTL registers */ | ||
115 | +#define AW_H3_DRAMCTL_REGS_NUM (AW_H3_DRAMCTL_REGS_MAXADDR / \ | ||
116 | + sizeof(uint32_t)) | ||
117 | + | ||
118 | +/** Highest register address used by DRAMPHY module */ | ||
119 | +#define AW_H3_DRAMPHY_REGS_MAXADDR (0x4) | ||
120 | + | ||
121 | +/** Total number of known DRAMPHY registers */ | ||
122 | +#define AW_H3_DRAMPHY_REGS_NUM (AW_H3_DRAMPHY_REGS_MAXADDR / \ | ||
123 | + sizeof(uint32_t)) | ||
124 | + | ||
125 | +/** @} */ | ||
126 | + | ||
127 | +/** | ||
128 | + * Object model | ||
129 | + * @{ | ||
130 | + */ | ||
131 | + | ||
132 | +#define TYPE_AW_H3_DRAMC "allwinner-h3-dramc" | ||
133 | +#define AW_H3_DRAMC(obj) \ | ||
134 | + OBJECT_CHECK(AwH3DramCtlState, (obj), TYPE_AW_H3_DRAMC) | ||
135 | + | ||
136 | +/** @} */ | ||
137 | + | ||
138 | +/** | ||
139 | + * Allwinner H3 SDRAM Controller object instance state. | ||
140 | + */ | ||
141 | +typedef struct AwH3DramCtlState { | ||
142 | + /*< private >*/ | ||
143 | + SysBusDevice parent_obj; | ||
144 | + /*< public >*/ | ||
145 | + | ||
146 | + /** Physical base address for start of RAM */ | ||
147 | + hwaddr ram_addr; | ||
148 | + | ||
149 | + /** Total RAM size in megabytes */ | ||
150 | + uint32_t ram_size; | ||
151 | + | ||
152 | + /** | ||
153 | + * @name Memory Regions | ||
154 | + * @{ | ||
155 | + */ | ||
156 | + | ||
157 | + MemoryRegion row_mirror; /**< Simulates rows for RAM size detection */ | ||
158 | + MemoryRegion row_mirror_alias; /**< Alias of the row which is mirrored */ | ||
159 | + MemoryRegion dramcom_iomem; /**< DRAMCOM module I/O registers */ | ||
160 | + MemoryRegion dramctl_iomem; /**< DRAMCTL module I/O registers */ | ||
161 | + MemoryRegion dramphy_iomem; /**< DRAMPHY module I/O registers */ | ||
162 | + | ||
163 | + /** @} */ | ||
164 | + | ||
165 | + /** | ||
166 | + * @name Hardware Registers | ||
167 | + * @{ | ||
168 | + */ | ||
169 | + | ||
170 | + uint32_t dramcom[AW_H3_DRAMCOM_REGS_NUM]; /**< Array of DRAMCOM registers */ | ||
171 | + uint32_t dramctl[AW_H3_DRAMCTL_REGS_NUM]; /**< Array of DRAMCTL registers */ | ||
172 | + uint32_t dramphy[AW_H3_DRAMPHY_REGS_NUM] ;/**< Array of DRAMPHY registers */ | ||
173 | + | ||
174 | + /** @} */ | ||
175 | + | ||
176 | +} AwH3DramCtlState; | ||
177 | + | ||
178 | +#endif /* HW_MISC_ALLWINNER_H3_DRAMC_H */ | ||
179 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
180 | index XXXXXXX..XXXXXXX 100644 | ||
181 | --- a/hw/arm/allwinner-h3.c | ||
182 | +++ b/hw/arm/allwinner-h3.c | ||
183 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
184 | [AW_H3_UART2] = 0x01c28800, | ||
185 | [AW_H3_UART3] = 0x01c28c00, | ||
186 | [AW_H3_EMAC] = 0x01c30000, | ||
187 | + [AW_H3_DRAMCOM] = 0x01c62000, | ||
188 | + [AW_H3_DRAMCTL] = 0x01c63000, | ||
189 | + [AW_H3_DRAMPHY] = 0x01c65000, | ||
190 | [AW_H3_GIC_DIST] = 0x01c81000, | ||
191 | [AW_H3_GIC_CPU] = 0x01c82000, | ||
192 | [AW_H3_GIC_HYP] = 0x01c84000, | ||
193 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
194 | { "scr", 0x01c2c400, 1 * KiB }, | ||
195 | { "gpu", 0x01c40000, 64 * KiB }, | ||
196 | { "hstmr", 0x01c60000, 4 * KiB }, | ||
197 | - { "dramcom", 0x01c62000, 4 * KiB }, | ||
198 | - { "dramctl0", 0x01c63000, 4 * KiB }, | ||
199 | - { "dramphy0", 0x01c65000, 4 * KiB }, | ||
200 | { "spi0", 0x01c68000, 4 * KiB }, | ||
201 | { "spi1", 0x01c69000, 4 * KiB }, | ||
202 | { "csi", 0x01cb0000, 320 * KiB }, | ||
203 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
204 | |||
205 | sysbus_init_child_obj(obj, "emac", &s->emac, sizeof(s->emac), | ||
206 | TYPE_AW_SUN8I_EMAC); | ||
207 | + | ||
208 | + sysbus_init_child_obj(obj, "dramc", &s->dramc, sizeof(s->dramc), | ||
209 | + TYPE_AW_H3_DRAMC); | ||
210 | + object_property_add_alias(obj, "ram-addr", OBJECT(&s->dramc), | ||
211 | + "ram-addr", &error_abort); | ||
212 | + object_property_add_alias(obj, "ram-size", OBJECT(&s->dramc), | ||
213 | + "ram-size", &error_abort); | ||
38 | } | 214 | } |
39 | 215 | ||
40 | +uint64_t HELPER(sve_fadda_h)(uint64_t nn, void *vm, void *vg, | 216 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) |
41 | + void *status, uint32_t desc) | 217 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) |
42 | +{ | 218 | qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART3), |
43 | + intptr_t i = 0, opr_sz = simd_oprsz(desc); | 219 | 115200, serial_hd(3), DEVICE_NATIVE_ENDIAN); |
44 | + float16 result = nn; | 220 | |
45 | + | 221 | + /* DRAMC */ |
46 | + do { | 222 | + qdev_init_nofail(DEVICE(&s->dramc)); |
47 | + uint16_t pg = *(uint16_t *)(vg + H1_2(i >> 3)); | 223 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 0, s->memmap[AW_H3_DRAMCOM]); |
48 | + do { | 224 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 1, s->memmap[AW_H3_DRAMCTL]); |
49 | + if (pg & 1) { | 225 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 2, s->memmap[AW_H3_DRAMPHY]); |
50 | + float16 mm = *(float16 *)(vm + H1_2(i)); | 226 | + |
51 | + result = float16_add(result, mm, status); | 227 | /* Unimplemented devices */ |
52 | + } | 228 | for (i = 0; i < ARRAY_SIZE(unimplemented); i++) { |
53 | + i += sizeof(float16), pg >>= sizeof(float16); | 229 | create_unimplemented_device(unimplemented[i].device_name, |
54 | + } while (i & 15); | 230 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c |
55 | + } while (i < opr_sz); | 231 | index XXXXXXX..XXXXXXX 100644 |
56 | + | 232 | --- a/hw/arm/orangepi.c |
57 | + return result; | 233 | +++ b/hw/arm/orangepi.c |
58 | +} | 234 | @@ -XXX,XX +XXX,XX @@ static void orangepi_init(MachineState *machine) |
59 | + | 235 | /* Setup EMAC properties */ |
60 | +uint64_t HELPER(sve_fadda_s)(uint64_t nn, void *vm, void *vg, | 236 | object_property_set_int(OBJECT(&h3->emac), 1, "phy-addr", &error_abort); |
61 | + void *status, uint32_t desc) | 237 | |
62 | +{ | 238 | + /* DRAMC */ |
63 | + intptr_t i = 0, opr_sz = simd_oprsz(desc); | 239 | + object_property_set_uint(OBJECT(h3), h3->memmap[AW_H3_SDRAM], |
64 | + float32 result = nn; | 240 | + "ram-addr", &error_abort); |
65 | + | 241 | + object_property_set_int(OBJECT(h3), machine->ram_size / MiB, "ram-size", |
66 | + do { | 242 | + &error_abort); |
67 | + uint16_t pg = *(uint16_t *)(vg + H1_2(i >> 3)); | 243 | + |
68 | + do { | 244 | /* Mark H3 object realized */ |
69 | + if (pg & 1) { | 245 | object_property_set_bool(OBJECT(h3), true, "realized", &error_abort); |
70 | + float32 mm = *(float32 *)(vm + H1_2(i)); | 246 | |
71 | + result = float32_add(result, mm, status); | 247 | diff --git a/hw/misc/allwinner-h3-dramc.c b/hw/misc/allwinner-h3-dramc.c |
72 | + } | 248 | new file mode 100644 |
73 | + i += sizeof(float32), pg >>= sizeof(float32); | 249 | index XXXXXXX..XXXXXXX |
74 | + } while (i & 15); | 250 | --- /dev/null |
75 | + } while (i < opr_sz); | 251 | +++ b/hw/misc/allwinner-h3-dramc.c |
76 | + | 252 | @@ -XXX,XX +XXX,XX @@ |
77 | + return result; | 253 | +/* |
78 | +} | 254 | + * Allwinner H3 SDRAM Controller emulation |
79 | + | 255 | + * |
80 | +uint64_t HELPER(sve_fadda_d)(uint64_t nn, void *vm, void *vg, | 256 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> |
81 | + void *status, uint32_t desc) | 257 | + * |
82 | +{ | 258 | + * This program is free software: you can redistribute it and/or modify |
83 | + intptr_t i = 0, opr_sz = simd_oprsz(desc) / 8; | 259 | + * it under the terms of the GNU General Public License as published by |
84 | + uint64_t *m = vm; | 260 | + * the Free Software Foundation, either version 2 of the License, or |
85 | + uint8_t *pg = vg; | 261 | + * (at your option) any later version. |
86 | + | 262 | + * |
87 | + for (i = 0; i < opr_sz; i++) { | 263 | + * This program is distributed in the hope that it will be useful, |
88 | + if (pg[H1(i)] & 1) { | 264 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
89 | + nn = float64_add(nn, m[i], status); | 265 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
266 | + * GNU General Public License for more details. | ||
267 | + * | ||
268 | + * You should have received a copy of the GNU General Public License | ||
269 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
270 | + */ | ||
271 | + | ||
272 | +#include "qemu/osdep.h" | ||
273 | +#include "qemu/units.h" | ||
274 | +#include "qemu/error-report.h" | ||
275 | +#include "hw/sysbus.h" | ||
276 | +#include "migration/vmstate.h" | ||
277 | +#include "qemu/log.h" | ||
278 | +#include "qemu/module.h" | ||
279 | +#include "exec/address-spaces.h" | ||
280 | +#include "hw/qdev-properties.h" | ||
281 | +#include "qapi/error.h" | ||
282 | +#include "hw/misc/allwinner-h3-dramc.h" | ||
283 | +#include "trace.h" | ||
284 | + | ||
285 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) | ||
286 | + | ||
287 | +/* DRAMCOM register offsets */ | ||
288 | +enum { | ||
289 | + REG_DRAMCOM_CR = 0x0000, /* Control Register */ | ||
290 | +}; | ||
291 | + | ||
292 | +/* DRAMCTL register offsets */ | ||
293 | +enum { | ||
294 | + REG_DRAMCTL_PIR = 0x0000, /* PHY Initialization Register */ | ||
295 | + REG_DRAMCTL_PGSR = 0x0010, /* PHY General Status Register */ | ||
296 | + REG_DRAMCTL_STATR = 0x0018, /* Status Register */ | ||
297 | +}; | ||
298 | + | ||
299 | +/* DRAMCTL register flags */ | ||
300 | +enum { | ||
301 | + REG_DRAMCTL_PGSR_INITDONE = (1 << 0), | ||
302 | +}; | ||
303 | + | ||
304 | +enum { | ||
305 | + REG_DRAMCTL_STATR_ACTIVE = (1 << 0), | ||
306 | +}; | ||
307 | + | ||
308 | +static void allwinner_h3_dramc_map_rows(AwH3DramCtlState *s, uint8_t row_bits, | ||
309 | + uint8_t bank_bits, uint16_t page_size) | ||
310 | +{ | ||
311 | + /* | ||
312 | + * This function simulates row addressing behavior when bootloader | ||
313 | + * software attempts to detect the amount of available SDRAM. In U-Boot | ||
314 | + * the controller is configured with the widest row addressing available. | ||
315 | + * Then a pattern is written to RAM at an offset on the row boundary size. | ||
316 | + * If the value read back equals the value read back from the | ||
317 | + * start of RAM, the bootloader knows the amount of row bits. | ||
318 | + * | ||
319 | + * This function inserts a mirrored memory region when the configured row | ||
320 | + * bits are not matching the actual emulated memory, to simulate the | ||
321 | + * same behavior on hardware as expected by the bootloader. | ||
322 | + */ | ||
323 | + uint8_t row_bits_actual = 0; | ||
324 | + | ||
325 | + /* Calculate the actual row bits using the ram_size property */ | ||
326 | + for (uint8_t i = 8; i < 12; i++) { | ||
327 | + if (1 << i == s->ram_size) { | ||
328 | + row_bits_actual = i + 3; | ||
329 | + break; | ||
90 | + } | 330 | + } |
91 | + } | 331 | + } |
92 | + | 332 | + |
93 | + return nn; | 333 | + if (s->ram_size == (1 << (row_bits - 3))) { |
94 | +} | 334 | + /* When row bits is the expected value, remove the mirror */ |
95 | + | 335 | + memory_region_set_enabled(&s->row_mirror_alias, false); |
96 | /* Fully general three-operand expander, controlled by a predicate, | 336 | + trace_allwinner_h3_dramc_rowmirror_disable(); |
97 | * With the extra float_status parameter. | 337 | + |
98 | */ | 338 | + } else if (row_bits_actual) { |
99 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 339 | + /* Row bits not matching ram_size, install the rows mirror */ |
340 | + hwaddr row_mirror = s->ram_addr + ((1 << (row_bits_actual + | ||
341 | + bank_bits)) * page_size); | ||
342 | + | ||
343 | + memory_region_set_enabled(&s->row_mirror_alias, true); | ||
344 | + memory_region_set_address(&s->row_mirror_alias, row_mirror); | ||
345 | + | ||
346 | + trace_allwinner_h3_dramc_rowmirror_enable(row_mirror); | ||
347 | + } | ||
348 | +} | ||
349 | + | ||
350 | +static uint64_t allwinner_h3_dramcom_read(void *opaque, hwaddr offset, | ||
351 | + unsigned size) | ||
352 | +{ | ||
353 | + const AwH3DramCtlState *s = AW_H3_DRAMC(opaque); | ||
354 | + const uint32_t idx = REG_INDEX(offset); | ||
355 | + | ||
356 | + if (idx >= AW_H3_DRAMCOM_REGS_NUM) { | ||
357 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
358 | + __func__, (uint32_t)offset); | ||
359 | + return 0; | ||
360 | + } | ||
361 | + | ||
362 | + trace_allwinner_h3_dramcom_read(offset, s->dramcom[idx], size); | ||
363 | + | ||
364 | + return s->dramcom[idx]; | ||
365 | +} | ||
366 | + | ||
367 | +static void allwinner_h3_dramcom_write(void *opaque, hwaddr offset, | ||
368 | + uint64_t val, unsigned size) | ||
369 | +{ | ||
370 | + AwH3DramCtlState *s = AW_H3_DRAMC(opaque); | ||
371 | + const uint32_t idx = REG_INDEX(offset); | ||
372 | + | ||
373 | + trace_allwinner_h3_dramcom_write(offset, val, size); | ||
374 | + | ||
375 | + if (idx >= AW_H3_DRAMCOM_REGS_NUM) { | ||
376 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
377 | + __func__, (uint32_t)offset); | ||
378 | + return; | ||
379 | + } | ||
380 | + | ||
381 | + switch (offset) { | ||
382 | + case REG_DRAMCOM_CR: /* Control Register */ | ||
383 | + allwinner_h3_dramc_map_rows(s, ((val >> 4) & 0xf) + 1, | ||
384 | + ((val >> 2) & 0x1) + 2, | ||
385 | + 1 << (((val >> 8) & 0xf) + 3)); | ||
386 | + break; | ||
387 | + default: | ||
388 | + break; | ||
389 | + }; | ||
390 | + | ||
391 | + s->dramcom[idx] = (uint32_t) val; | ||
392 | +} | ||
393 | + | ||
394 | +static uint64_t allwinner_h3_dramctl_read(void *opaque, hwaddr offset, | ||
395 | + unsigned size) | ||
396 | +{ | ||
397 | + const AwH3DramCtlState *s = AW_H3_DRAMC(opaque); | ||
398 | + const uint32_t idx = REG_INDEX(offset); | ||
399 | + | ||
400 | + if (idx >= AW_H3_DRAMCTL_REGS_NUM) { | ||
401 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
402 | + __func__, (uint32_t)offset); | ||
403 | + return 0; | ||
404 | + } | ||
405 | + | ||
406 | + trace_allwinner_h3_dramctl_read(offset, s->dramctl[idx], size); | ||
407 | + | ||
408 | + return s->dramctl[idx]; | ||
409 | +} | ||
410 | + | ||
411 | +static void allwinner_h3_dramctl_write(void *opaque, hwaddr offset, | ||
412 | + uint64_t val, unsigned size) | ||
413 | +{ | ||
414 | + AwH3DramCtlState *s = AW_H3_DRAMC(opaque); | ||
415 | + const uint32_t idx = REG_INDEX(offset); | ||
416 | + | ||
417 | + trace_allwinner_h3_dramctl_write(offset, val, size); | ||
418 | + | ||
419 | + if (idx >= AW_H3_DRAMCTL_REGS_NUM) { | ||
420 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
421 | + __func__, (uint32_t)offset); | ||
422 | + return; | ||
423 | + } | ||
424 | + | ||
425 | + switch (offset) { | ||
426 | + case REG_DRAMCTL_PIR: /* PHY Initialization Register */ | ||
427 | + s->dramctl[REG_INDEX(REG_DRAMCTL_PGSR)] |= REG_DRAMCTL_PGSR_INITDONE; | ||
428 | + s->dramctl[REG_INDEX(REG_DRAMCTL_STATR)] |= REG_DRAMCTL_STATR_ACTIVE; | ||
429 | + break; | ||
430 | + default: | ||
431 | + break; | ||
432 | + } | ||
433 | + | ||
434 | + s->dramctl[idx] = (uint32_t) val; | ||
435 | +} | ||
436 | + | ||
437 | +static uint64_t allwinner_h3_dramphy_read(void *opaque, hwaddr offset, | ||
438 | + unsigned size) | ||
439 | +{ | ||
440 | + const AwH3DramCtlState *s = AW_H3_DRAMC(opaque); | ||
441 | + const uint32_t idx = REG_INDEX(offset); | ||
442 | + | ||
443 | + if (idx >= AW_H3_DRAMPHY_REGS_NUM) { | ||
444 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
445 | + __func__, (uint32_t)offset); | ||
446 | + return 0; | ||
447 | + } | ||
448 | + | ||
449 | + trace_allwinner_h3_dramphy_read(offset, s->dramphy[idx], size); | ||
450 | + | ||
451 | + return s->dramphy[idx]; | ||
452 | +} | ||
453 | + | ||
454 | +static void allwinner_h3_dramphy_write(void *opaque, hwaddr offset, | ||
455 | + uint64_t val, unsigned size) | ||
456 | +{ | ||
457 | + AwH3DramCtlState *s = AW_H3_DRAMC(opaque); | ||
458 | + const uint32_t idx = REG_INDEX(offset); | ||
459 | + | ||
460 | + trace_allwinner_h3_dramphy_write(offset, val, size); | ||
461 | + | ||
462 | + if (idx >= AW_H3_DRAMPHY_REGS_NUM) { | ||
463 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
464 | + __func__, (uint32_t)offset); | ||
465 | + return; | ||
466 | + } | ||
467 | + | ||
468 | + s->dramphy[idx] = (uint32_t) val; | ||
469 | +} | ||
470 | + | ||
471 | +static const MemoryRegionOps allwinner_h3_dramcom_ops = { | ||
472 | + .read = allwinner_h3_dramcom_read, | ||
473 | + .write = allwinner_h3_dramcom_write, | ||
474 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
475 | + .valid = { | ||
476 | + .min_access_size = 4, | ||
477 | + .max_access_size = 4, | ||
478 | + }, | ||
479 | + .impl.min_access_size = 4, | ||
480 | +}; | ||
481 | + | ||
482 | +static const MemoryRegionOps allwinner_h3_dramctl_ops = { | ||
483 | + .read = allwinner_h3_dramctl_read, | ||
484 | + .write = allwinner_h3_dramctl_write, | ||
485 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
486 | + .valid = { | ||
487 | + .min_access_size = 4, | ||
488 | + .max_access_size = 4, | ||
489 | + }, | ||
490 | + .impl.min_access_size = 4, | ||
491 | +}; | ||
492 | + | ||
493 | +static const MemoryRegionOps allwinner_h3_dramphy_ops = { | ||
494 | + .read = allwinner_h3_dramphy_read, | ||
495 | + .write = allwinner_h3_dramphy_write, | ||
496 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
497 | + .valid = { | ||
498 | + .min_access_size = 4, | ||
499 | + .max_access_size = 4, | ||
500 | + }, | ||
501 | + .impl.min_access_size = 4, | ||
502 | +}; | ||
503 | + | ||
504 | +static void allwinner_h3_dramc_reset(DeviceState *dev) | ||
505 | +{ | ||
506 | + AwH3DramCtlState *s = AW_H3_DRAMC(dev); | ||
507 | + | ||
508 | + /* Set default values for registers */ | ||
509 | + memset(&s->dramcom, 0, sizeof(s->dramcom)); | ||
510 | + memset(&s->dramctl, 0, sizeof(s->dramctl)); | ||
511 | + memset(&s->dramphy, 0, sizeof(s->dramphy)); | ||
512 | +} | ||
513 | + | ||
514 | +static void allwinner_h3_dramc_realize(DeviceState *dev, Error **errp) | ||
515 | +{ | ||
516 | + AwH3DramCtlState *s = AW_H3_DRAMC(dev); | ||
517 | + | ||
518 | + /* Only power of 2 RAM sizes from 256MiB up to 2048MiB are supported */ | ||
519 | + for (uint8_t i = 8; i < 13; i++) { | ||
520 | + if (1 << i == s->ram_size) { | ||
521 | + break; | ||
522 | + } else if (i == 12) { | ||
523 | + error_report("%s: ram-size %u MiB is not supported", | ||
524 | + __func__, s->ram_size); | ||
525 | + exit(1); | ||
526 | + } | ||
527 | + } | ||
528 | + | ||
529 | + /* Setup row mirror mappings */ | ||
530 | + memory_region_init_ram(&s->row_mirror, OBJECT(s), | ||
531 | + "allwinner-h3-dramc.row-mirror", | ||
532 | + 4 * KiB, &error_abort); | ||
533 | + memory_region_add_subregion_overlap(get_system_memory(), s->ram_addr, | ||
534 | + &s->row_mirror, 10); | ||
535 | + | ||
536 | + memory_region_init_alias(&s->row_mirror_alias, OBJECT(s), | ||
537 | + "allwinner-h3-dramc.row-mirror-alias", | ||
538 | + &s->row_mirror, 0, 4 * KiB); | ||
539 | + memory_region_add_subregion_overlap(get_system_memory(), | ||
540 | + s->ram_addr + 1 * MiB, | ||
541 | + &s->row_mirror_alias, 10); | ||
542 | + memory_region_set_enabled(&s->row_mirror_alias, false); | ||
543 | +} | ||
544 | + | ||
545 | +static void allwinner_h3_dramc_init(Object *obj) | ||
546 | +{ | ||
547 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
548 | + AwH3DramCtlState *s = AW_H3_DRAMC(obj); | ||
549 | + | ||
550 | + /* DRAMCOM registers */ | ||
551 | + memory_region_init_io(&s->dramcom_iomem, OBJECT(s), | ||
552 | + &allwinner_h3_dramcom_ops, s, | ||
553 | + TYPE_AW_H3_DRAMC, 4 * KiB); | ||
554 | + sysbus_init_mmio(sbd, &s->dramcom_iomem); | ||
555 | + | ||
556 | + /* DRAMCTL registers */ | ||
557 | + memory_region_init_io(&s->dramctl_iomem, OBJECT(s), | ||
558 | + &allwinner_h3_dramctl_ops, s, | ||
559 | + TYPE_AW_H3_DRAMC, 4 * KiB); | ||
560 | + sysbus_init_mmio(sbd, &s->dramctl_iomem); | ||
561 | + | ||
562 | + /* DRAMPHY registers */ | ||
563 | + memory_region_init_io(&s->dramphy_iomem, OBJECT(s), | ||
564 | + &allwinner_h3_dramphy_ops, s, | ||
565 | + TYPE_AW_H3_DRAMC, 4 * KiB); | ||
566 | + sysbus_init_mmio(sbd, &s->dramphy_iomem); | ||
567 | +} | ||
568 | + | ||
569 | +static Property allwinner_h3_dramc_properties[] = { | ||
570 | + DEFINE_PROP_UINT64("ram-addr", AwH3DramCtlState, ram_addr, 0x0), | ||
571 | + DEFINE_PROP_UINT32("ram-size", AwH3DramCtlState, ram_size, 256 * MiB), | ||
572 | + DEFINE_PROP_END_OF_LIST() | ||
573 | +}; | ||
574 | + | ||
575 | +static const VMStateDescription allwinner_h3_dramc_vmstate = { | ||
576 | + .name = "allwinner-h3-dramc", | ||
577 | + .version_id = 1, | ||
578 | + .minimum_version_id = 1, | ||
579 | + .fields = (VMStateField[]) { | ||
580 | + VMSTATE_UINT32_ARRAY(dramcom, AwH3DramCtlState, AW_H3_DRAMCOM_REGS_NUM), | ||
581 | + VMSTATE_UINT32_ARRAY(dramctl, AwH3DramCtlState, AW_H3_DRAMCTL_REGS_NUM), | ||
582 | + VMSTATE_UINT32_ARRAY(dramphy, AwH3DramCtlState, AW_H3_DRAMPHY_REGS_NUM), | ||
583 | + VMSTATE_END_OF_LIST() | ||
584 | + } | ||
585 | +}; | ||
586 | + | ||
587 | +static void allwinner_h3_dramc_class_init(ObjectClass *klass, void *data) | ||
588 | +{ | ||
589 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
590 | + | ||
591 | + dc->reset = allwinner_h3_dramc_reset; | ||
592 | + dc->vmsd = &allwinner_h3_dramc_vmstate; | ||
593 | + dc->realize = allwinner_h3_dramc_realize; | ||
594 | + device_class_set_props(dc, allwinner_h3_dramc_properties); | ||
595 | +} | ||
596 | + | ||
597 | +static const TypeInfo allwinner_h3_dramc_info = { | ||
598 | + .name = TYPE_AW_H3_DRAMC, | ||
599 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
600 | + .instance_init = allwinner_h3_dramc_init, | ||
601 | + .instance_size = sizeof(AwH3DramCtlState), | ||
602 | + .class_init = allwinner_h3_dramc_class_init, | ||
603 | +}; | ||
604 | + | ||
605 | +static void allwinner_h3_dramc_register(void) | ||
606 | +{ | ||
607 | + type_register_static(&allwinner_h3_dramc_info); | ||
608 | +} | ||
609 | + | ||
610 | +type_init(allwinner_h3_dramc_register) | ||
611 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
100 | index XXXXXXX..XXXXXXX 100644 | 612 | index XXXXXXX..XXXXXXX 100644 |
101 | --- a/target/arm/translate-sve.c | 613 | --- a/hw/misc/trace-events |
102 | +++ b/target/arm/translate-sve.c | 614 | +++ b/hw/misc/trace-events |
103 | @@ -XXX,XX +XXX,XX @@ DO_ZZI(UMIN, umin) | 615 | @@ -XXX,XX +XXX,XX @@ allwinner_cpucfg_cpu_reset(uint8_t cpu_id, uint32_t reset_addr) "id %u, reset_ad |
104 | 616 | allwinner_cpucfg_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | |
105 | #undef DO_ZZI | 617 | allwinner_cpucfg_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
106 | 618 | ||
107 | +/* | 619 | +# allwinner-h3-dramc.c |
108 | + *** SVE Floating Point Accumulating Reduction Group | 620 | +allwinner_h3_dramc_rowmirror_disable(void) "Disable row mirror" |
109 | + */ | 621 | +allwinner_h3_dramc_rowmirror_enable(uint64_t addr) "Enable row mirror: addr 0x%" PRIx64 |
110 | + | 622 | +allwinner_h3_dramcom_read(uint64_t offset, uint64_t data, unsigned size) "Read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
111 | +static bool trans_FADDA(DisasContext *s, arg_rprr_esz *a, uint32_t insn) | 623 | +allwinner_h3_dramcom_write(uint64_t offset, uint64_t data, unsigned size) "Write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
112 | +{ | 624 | +allwinner_h3_dramctl_read(uint64_t offset, uint64_t data, unsigned size) "Read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
113 | + typedef void fadda_fn(TCGv_i64, TCGv_i64, TCGv_ptr, | 625 | +allwinner_h3_dramctl_write(uint64_t offset, uint64_t data, unsigned size) "Write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
114 | + TCGv_ptr, TCGv_ptr, TCGv_i32); | 626 | +allwinner_h3_dramphy_read(uint64_t offset, uint64_t data, unsigned size) "Read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
115 | + static fadda_fn * const fns[3] = { | 627 | +allwinner_h3_dramphy_write(uint64_t offset, uint64_t data, unsigned size) "write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
116 | + gen_helper_sve_fadda_h, | 628 | + |
117 | + gen_helper_sve_fadda_s, | 629 | # allwinner-sid.c |
118 | + gen_helper_sve_fadda_d, | 630 | allwinner_sid_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
119 | + }; | 631 | allwinner_sid_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
120 | + unsigned vsz = vec_full_reg_size(s); | ||
121 | + TCGv_ptr t_rm, t_pg, t_fpst; | ||
122 | + TCGv_i64 t_val; | ||
123 | + TCGv_i32 t_desc; | ||
124 | + | ||
125 | + if (a->esz == 0) { | ||
126 | + return false; | ||
127 | + } | ||
128 | + if (!sve_access_check(s)) { | ||
129 | + return true; | ||
130 | + } | ||
131 | + | ||
132 | + t_val = load_esz(cpu_env, vec_reg_offset(s, a->rn, 0, a->esz), a->esz); | ||
133 | + t_rm = tcg_temp_new_ptr(); | ||
134 | + t_pg = tcg_temp_new_ptr(); | ||
135 | + tcg_gen_addi_ptr(t_rm, cpu_env, vec_full_reg_offset(s, a->rm)); | ||
136 | + tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, a->pg)); | ||
137 | + t_fpst = get_fpstatus_ptr(a->esz == MO_16); | ||
138 | + t_desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); | ||
139 | + | ||
140 | + fns[a->esz - 1](t_val, t_val, t_rm, t_pg, t_fpst, t_desc); | ||
141 | + | ||
142 | + tcg_temp_free_i32(t_desc); | ||
143 | + tcg_temp_free_ptr(t_fpst); | ||
144 | + tcg_temp_free_ptr(t_pg); | ||
145 | + tcg_temp_free_ptr(t_rm); | ||
146 | + | ||
147 | + write_fp_dreg(s, a->rd, t_val); | ||
148 | + tcg_temp_free_i64(t_val); | ||
149 | + return true; | ||
150 | +} | ||
151 | + | ||
152 | /* | ||
153 | *** SVE Floating Point Arithmetic - Unpredicated Group | ||
154 | */ | ||
155 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
156 | index XXXXXXX..XXXXXXX 100644 | ||
157 | --- a/target/arm/sve.decode | ||
158 | +++ b/target/arm/sve.decode | ||
159 | @@ -XXX,XX +XXX,XX @@ UMIN_zzi 00100101 .. 101 011 110 ........ ..... @rdn_i8u | ||
160 | # SVE integer multiply immediate (unpredicated) | ||
161 | MUL_zzi 00100101 .. 110 000 110 ........ ..... @rdn_i8s | ||
162 | |||
163 | +### SVE FP Accumulating Reduction Group | ||
164 | + | ||
165 | +# SVE floating-point serial reduction (predicated) | ||
166 | +FADDA 01100101 .. 011 000 001 ... ..... ..... @rdn_pg_rm | ||
167 | + | ||
168 | ### SVE Floating Point Arithmetic - Unpredicated Group | ||
169 | |||
170 | # SVE floating-point arithmetic (unpredicated) | ||
171 | -- | 632 | -- |
172 | 2.17.1 | 633 | 2.20.1 |
173 | 634 | ||
174 | 635 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Allwinner System-on-Chips usually contain a Real Time Clock (RTC) |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | for non-volatile system date and time keeping. This commit adds a generic |
5 | Message-id: 20180627043328.11531-21-richard.henderson@linaro.org | 5 | Allwinner RTC device that supports the RTC devices found in Allwinner SoC |
6 | family sun4i (A10), sun7i (A20) and sun6i and newer (A31, H2+, H3, etc). | ||
7 | The following RTC functionality and features are implemented: | ||
8 | |||
9 | * Year-Month-Day read/write | ||
10 | * Hour-Minute-Second read/write | ||
11 | * General Purpose storage | ||
12 | |||
13 | The following boards are extended with the RTC device: | ||
14 | |||
15 | * Cubieboard (hw/arm/cubieboard.c) | ||
16 | * Orange Pi PC (hw/arm/orangepi.c) | ||
17 | |||
18 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
19 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
20 | Message-id: 20200311221854.30370-13-nieklinnenbank@gmail.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 22 | --- |
8 | target/arm/helper.h | 8 +++++++ | 23 | hw/rtc/Makefile.objs | 1 + |
9 | target/arm/translate-sve.c | 47 ++++++++++++++++++++++++++++++++++++++ | 24 | include/hw/arm/allwinner-a10.h | 2 + |
10 | target/arm/vec_helper.c | 20 ++++++++++++++++ | 25 | include/hw/arm/allwinner-h3.h | 3 + |
11 | target/arm/sve.decode | 5 ++++ | 26 | include/hw/rtc/allwinner-rtc.h | 134 +++++++++++ |
12 | 4 files changed, 80 insertions(+) | 27 | hw/arm/allwinner-a10.c | 8 + |
28 | hw/arm/allwinner-h3.c | 9 +- | ||
29 | hw/rtc/allwinner-rtc.c | 411 +++++++++++++++++++++++++++++++++ | ||
30 | hw/rtc/trace-events | 4 + | ||
31 | 8 files changed, 571 insertions(+), 1 deletion(-) | ||
32 | create mode 100644 include/hw/rtc/allwinner-rtc.h | ||
33 | create mode 100644 hw/rtc/allwinner-rtc.c | ||
13 | 34 | ||
14 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 35 | diff --git a/hw/rtc/Makefile.objs b/hw/rtc/Makefile.objs |
15 | index XXXXXXX..XXXXXXX 100644 | 36 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.h | 37 | --- a/hw/rtc/Makefile.objs |
17 | +++ b/target/arm/helper.h | 38 | +++ b/hw/rtc/Makefile.objs |
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_fcmlas_idx, TCG_CALL_NO_RWG, | 39 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_MC146818RTC) += mc146818rtc.o |
19 | DEF_HELPER_FLAGS_5(gvec_fcmlad, TCG_CALL_NO_RWG, | 40 | common-obj-$(CONFIG_SUN4V_RTC) += sun4v-rtc.o |
20 | void, ptr, ptr, ptr, ptr, i32) | 41 | common-obj-$(CONFIG_ASPEED_SOC) += aspeed_rtc.o |
21 | 42 | common-obj-$(CONFIG_GOLDFISH_RTC) += goldfish_rtc.o | |
22 | +DEF_HELPER_FLAGS_4(gvec_frecpe_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 43 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-rtc.o |
23 | +DEF_HELPER_FLAGS_4(gvec_frecpe_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 44 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h |
24 | +DEF_HELPER_FLAGS_4(gvec_frecpe_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
25 | + | ||
26 | +DEF_HELPER_FLAGS_4(gvec_frsqrte_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
27 | +DEF_HELPER_FLAGS_4(gvec_frsqrte_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
28 | +DEF_HELPER_FLAGS_4(gvec_frsqrte_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
29 | + | ||
30 | DEF_HELPER_FLAGS_5(gvec_fadd_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
31 | DEF_HELPER_FLAGS_5(gvec_fadd_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
32 | DEF_HELPER_FLAGS_5(gvec_fadd_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
33 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | 45 | index XXXXXXX..XXXXXXX 100644 |
35 | --- a/target/arm/translate-sve.c | 46 | --- a/include/hw/arm/allwinner-a10.h |
36 | +++ b/target/arm/translate-sve.c | 47 | +++ b/include/hw/arm/allwinner-a10.h |
37 | @@ -XXX,XX +XXX,XX @@ DO_VPZ(FMAXNMV, fmaxnmv) | 48 | @@ -XXX,XX +XXX,XX @@ |
38 | DO_VPZ(FMINV, fminv) | 49 | #include "hw/ide/ahci.h" |
39 | DO_VPZ(FMAXV, fmaxv) | 50 | #include "hw/usb/hcd-ohci.h" |
40 | 51 | #include "hw/usb/hcd-ehci.h" | |
52 | +#include "hw/rtc/allwinner-rtc.h" | ||
53 | |||
54 | #include "target/arm/cpu.h" | ||
55 | |||
56 | @@ -XXX,XX +XXX,XX @@ typedef struct AwA10State { | ||
57 | AwEmacState emac; | ||
58 | AllwinnerAHCIState sata; | ||
59 | AwSdHostState mmc0; | ||
60 | + AwRtcState rtc; | ||
61 | MemoryRegion sram_a; | ||
62 | EHCISysBusState ehci[AW_A10_NUM_USB]; | ||
63 | OHCISysBusState ohci[AW_A10_NUM_USB]; | ||
64 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/include/hw/arm/allwinner-h3.h | ||
67 | +++ b/include/hw/arm/allwinner-h3.h | ||
68 | @@ -XXX,XX +XXX,XX @@ | ||
69 | #include "hw/misc/allwinner-sid.h" | ||
70 | #include "hw/sd/allwinner-sdhost.h" | ||
71 | #include "hw/net/allwinner-sun8i-emac.h" | ||
72 | +#include "hw/rtc/allwinner-rtc.h" | ||
73 | #include "target/arm/cpu.h" | ||
74 | #include "sysemu/block-backend.h" | ||
75 | |||
76 | @@ -XXX,XX +XXX,XX @@ enum { | ||
77 | AW_H3_GIC_CPU, | ||
78 | AW_H3_GIC_HYP, | ||
79 | AW_H3_GIC_VCPU, | ||
80 | + AW_H3_RTC, | ||
81 | AW_H3_CPUCFG, | ||
82 | AW_H3_SDRAM | ||
83 | }; | ||
84 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
85 | AwSidState sid; | ||
86 | AwSdHostState mmc0; | ||
87 | AwSun8iEmacState emac; | ||
88 | + AwRtcState rtc; | ||
89 | GICState gic; | ||
90 | MemoryRegion sram_a1; | ||
91 | MemoryRegion sram_a2; | ||
92 | diff --git a/include/hw/rtc/allwinner-rtc.h b/include/hw/rtc/allwinner-rtc.h | ||
93 | new file mode 100644 | ||
94 | index XXXXXXX..XXXXXXX | ||
95 | --- /dev/null | ||
96 | +++ b/include/hw/rtc/allwinner-rtc.h | ||
97 | @@ -XXX,XX +XXX,XX @@ | ||
41 | +/* | 98 | +/* |
42 | + *** SVE Floating Point Unary Operations - Unpredicated Group | 99 | + * Allwinner Real Time Clock emulation |
100 | + * | ||
101 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
102 | + * | ||
103 | + * This program is free software: you can redistribute it and/or modify | ||
104 | + * it under the terms of the GNU General Public License as published by | ||
105 | + * the Free Software Foundation, either version 2 of the License, or | ||
106 | + * (at your option) any later version. | ||
107 | + * | ||
108 | + * This program is distributed in the hope that it will be useful, | ||
109 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
110 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
111 | + * GNU General Public License for more details. | ||
112 | + * | ||
113 | + * You should have received a copy of the GNU General Public License | ||
114 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
43 | + */ | 115 | + */ |
44 | + | 116 | + |
45 | +static void do_zz_fp(DisasContext *s, arg_rr_esz *a, gen_helper_gvec_2_ptr *fn) | 117 | +#ifndef HW_MISC_ALLWINNER_RTC_H |
46 | +{ | 118 | +#define HW_MISC_ALLWINNER_RTC_H |
47 | + unsigned vsz = vec_full_reg_size(s); | 119 | + |
48 | + TCGv_ptr status = get_fpstatus_ptr(a->esz == MO_16); | 120 | +#include "qom/object.h" |
49 | + | 121 | +#include "hw/sysbus.h" |
50 | + tcg_gen_gvec_2_ptr(vec_full_reg_offset(s, a->rd), | 122 | + |
51 | + vec_full_reg_offset(s, a->rn), | 123 | +/** |
52 | + status, vsz, vsz, 0, fn); | 124 | + * Constants |
53 | + tcg_temp_free_ptr(status); | 125 | + * @{ |
54 | +} | 126 | + */ |
55 | + | 127 | + |
56 | +static bool trans_FRECPE(DisasContext *s, arg_rr_esz *a, uint32_t insn) | 128 | +/** Highest register address used by RTC device */ |
57 | +{ | 129 | +#define AW_RTC_REGS_MAXADDR (0x200) |
58 | + static gen_helper_gvec_2_ptr * const fns[3] = { | 130 | + |
59 | + gen_helper_gvec_frecpe_h, | 131 | +/** Total number of known registers */ |
60 | + gen_helper_gvec_frecpe_s, | 132 | +#define AW_RTC_REGS_NUM (AW_RTC_REGS_MAXADDR / sizeof(uint32_t)) |
61 | + gen_helper_gvec_frecpe_d, | 133 | + |
62 | + }; | 134 | +/** @} */ |
63 | + if (a->esz == 0) { | 135 | + |
64 | + return false; | 136 | +/** |
65 | + } | 137 | + * Object model types |
66 | + if (sve_access_check(s)) { | 138 | + * @{ |
67 | + do_zz_fp(s, a, fns[a->esz - 1]); | 139 | + */ |
68 | + } | 140 | + |
69 | + return true; | 141 | +/** Generic Allwinner RTC device (abstract) */ |
70 | +} | 142 | +#define TYPE_AW_RTC "allwinner-rtc" |
71 | + | 143 | + |
72 | +static bool trans_FRSQRTE(DisasContext *s, arg_rr_esz *a, uint32_t insn) | 144 | +/** Allwinner RTC sun4i family (A10, A12) */ |
73 | +{ | 145 | +#define TYPE_AW_RTC_SUN4I TYPE_AW_RTC "-sun4i" |
74 | + static gen_helper_gvec_2_ptr * const fns[3] = { | 146 | + |
75 | + gen_helper_gvec_frsqrte_h, | 147 | +/** Allwinner RTC sun6i family and newer (A31, H2+, H3, etc) */ |
76 | + gen_helper_gvec_frsqrte_s, | 148 | +#define TYPE_AW_RTC_SUN6I TYPE_AW_RTC "-sun6i" |
77 | + gen_helper_gvec_frsqrte_d, | 149 | + |
78 | + }; | 150 | +/** Allwinner RTC sun7i family (A20) */ |
79 | + if (a->esz == 0) { | 151 | +#define TYPE_AW_RTC_SUN7I TYPE_AW_RTC "-sun7i" |
80 | + return false; | 152 | + |
81 | + } | 153 | +/** @} */ |
82 | + if (sve_access_check(s)) { | 154 | + |
83 | + do_zz_fp(s, a, fns[a->esz - 1]); | 155 | +/** |
84 | + } | 156 | + * Object model macros |
85 | + return true; | 157 | + * @{ |
86 | +} | 158 | + */ |
87 | + | 159 | + |
88 | /* | 160 | +#define AW_RTC(obj) \ |
89 | *** SVE Floating Point Accumulating Reduction Group | 161 | + OBJECT_CHECK(AwRtcState, (obj), TYPE_AW_RTC) |
90 | */ | 162 | +#define AW_RTC_CLASS(klass) \ |
91 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | 163 | + OBJECT_CLASS_CHECK(AwRtcClass, (klass), TYPE_AW_RTC) |
164 | +#define AW_RTC_GET_CLASS(obj) \ | ||
165 | + OBJECT_GET_CLASS(AwRtcClass, (obj), TYPE_AW_RTC) | ||
166 | + | ||
167 | +/** @} */ | ||
168 | + | ||
169 | +/** | ||
170 | + * Allwinner RTC per-object instance state. | ||
171 | + */ | ||
172 | +typedef struct AwRtcState { | ||
173 | + /*< private >*/ | ||
174 | + SysBusDevice parent_obj; | ||
175 | + /*< public >*/ | ||
176 | + | ||
177 | + /** | ||
178 | + * Actual year represented by the device when year counter is zero | ||
179 | + * | ||
180 | + * Can be overridden by the user using the corresponding 'base-year' | ||
181 | + * property. The base year used by the target OS driver can vary, for | ||
182 | + * example the Linux driver for sun6i uses 1970 while NetBSD uses 2000. | ||
183 | + */ | ||
184 | + int base_year; | ||
185 | + | ||
186 | + /** Maps I/O registers in physical memory */ | ||
187 | + MemoryRegion iomem; | ||
188 | + | ||
189 | + /** Array of hardware registers */ | ||
190 | + uint32_t regs[AW_RTC_REGS_NUM]; | ||
191 | + | ||
192 | +} AwRtcState; | ||
193 | + | ||
194 | +/** | ||
195 | + * Allwinner RTC class-level struct. | ||
196 | + * | ||
197 | + * This struct is filled by each sunxi device specific code | ||
198 | + * such that the generic code can use this struct to support | ||
199 | + * all devices. | ||
200 | + */ | ||
201 | +typedef struct AwRtcClass { | ||
202 | + /*< private >*/ | ||
203 | + SysBusDeviceClass parent_class; | ||
204 | + /*< public >*/ | ||
205 | + | ||
206 | + /** Defines device specific register map */ | ||
207 | + const uint8_t *regmap; | ||
208 | + | ||
209 | + /** Size of the regmap in bytes */ | ||
210 | + size_t regmap_size; | ||
211 | + | ||
212 | + /** | ||
213 | + * Read device specific register | ||
214 | + * | ||
215 | + * @offset: register offset to read | ||
216 | + * @return true if register read successful, false otherwise | ||
217 | + */ | ||
218 | + bool (*read)(AwRtcState *s, uint32_t offset); | ||
219 | + | ||
220 | + /** | ||
221 | + * Write device specific register | ||
222 | + * | ||
223 | + * @offset: register offset to write | ||
224 | + * @data: value to set in register | ||
225 | + * @return true if register write successful, false otherwise | ||
226 | + */ | ||
227 | + bool (*write)(AwRtcState *s, uint32_t offset, uint32_t data); | ||
228 | + | ||
229 | +} AwRtcClass; | ||
230 | + | ||
231 | +#endif /* HW_MISC_ALLWINNER_RTC_H */ | ||
232 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
92 | index XXXXXXX..XXXXXXX 100644 | 233 | index XXXXXXX..XXXXXXX 100644 |
93 | --- a/target/arm/vec_helper.c | 234 | --- a/hw/arm/allwinner-a10.c |
94 | +++ b/target/arm/vec_helper.c | 235 | +++ b/hw/arm/allwinner-a10.c |
95 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_fcmlad)(void *vd, void *vn, void *vm, | 236 | @@ -XXX,XX +XXX,XX @@ |
96 | clear_tail(d, opr_sz, simd_maxsz(desc)); | 237 | #define AW_A10_EHCI_BASE 0x01c14000 |
238 | #define AW_A10_OHCI_BASE 0x01c14400 | ||
239 | #define AW_A10_SATA_BASE 0x01c18000 | ||
240 | +#define AW_A10_RTC_BASE 0x01c20d00 | ||
241 | |||
242 | static void aw_a10_init(Object *obj) | ||
243 | { | ||
244 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) | ||
245 | |||
246 | sysbus_init_child_obj(obj, "mmc0", &s->mmc0, sizeof(s->mmc0), | ||
247 | TYPE_AW_SDHOST_SUN4I); | ||
248 | + | ||
249 | + sysbus_init_child_obj(obj, "rtc", &s->rtc, sizeof(s->rtc), | ||
250 | + TYPE_AW_RTC_SUN4I); | ||
97 | } | 251 | } |
98 | 252 | ||
99 | +#define DO_2OP(NAME, FUNC, TYPE) \ | 253 | static void aw_a10_realize(DeviceState *dev, Error **errp) |
100 | +void HELPER(NAME)(void *vd, void *vn, void *stat, uint32_t desc) \ | 254 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) |
101 | +{ \ | 255 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc0), 0, qdev_get_gpio_in(dev, 32)); |
102 | + intptr_t i, oprsz = simd_oprsz(desc); \ | 256 | object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0), |
103 | + TYPE *d = vd, *n = vn; \ | 257 | "sd-bus", &error_abort); |
104 | + for (i = 0; i < oprsz / sizeof(TYPE); i++) { \ | 258 | + |
105 | + d[i] = FUNC(n[i], stat); \ | 259 | + /* RTC */ |
106 | + } \ | 260 | + qdev_init_nofail(DEVICE(&s->rtc)); |
107 | +} | 261 | + sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->rtc), 0, AW_A10_RTC_BASE, 10); |
108 | + | 262 | } |
109 | +DO_2OP(gvec_frecpe_h, helper_recpe_f16, float16) | 263 | |
110 | +DO_2OP(gvec_frecpe_s, helper_recpe_f32, float32) | 264 | static void aw_a10_class_init(ObjectClass *oc, void *data) |
111 | +DO_2OP(gvec_frecpe_d, helper_recpe_f64, float64) | 265 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c |
112 | + | ||
113 | +DO_2OP(gvec_frsqrte_h, helper_rsqrte_f16, float16) | ||
114 | +DO_2OP(gvec_frsqrte_s, helper_rsqrte_f32, float32) | ||
115 | +DO_2OP(gvec_frsqrte_d, helper_rsqrte_f64, float64) | ||
116 | + | ||
117 | +#undef DO_2OP | ||
118 | + | ||
119 | /* Floating-point trigonometric starting value. | ||
120 | * See the ARM ARM pseudocode function FPTrigSMul. | ||
121 | */ | ||
122 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
123 | index XXXXXXX..XXXXXXX 100644 | 266 | index XXXXXXX..XXXXXXX 100644 |
124 | --- a/target/arm/sve.decode | 267 | --- a/hw/arm/allwinner-h3.c |
125 | +++ b/target/arm/sve.decode | 268 | +++ b/hw/arm/allwinner-h3.c |
126 | @@ -XXX,XX +XXX,XX @@ FMINNMV 01100101 .. 000 101 001 ... ..... ..... @rd_pg_rn | 269 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { |
127 | FMAXV 01100101 .. 000 110 001 ... ..... ..... @rd_pg_rn | 270 | [AW_H3_GIC_CPU] = 0x01c82000, |
128 | FMINV 01100101 .. 000 111 001 ... ..... ..... @rd_pg_rn | 271 | [AW_H3_GIC_HYP] = 0x01c84000, |
129 | 272 | [AW_H3_GIC_VCPU] = 0x01c86000, | |
130 | +## SVE Floating Point Unary Operations - Unpredicated Group | 273 | + [AW_H3_RTC] = 0x01f00000, |
131 | + | 274 | [AW_H3_CPUCFG] = 0x01f01c00, |
132 | +FRECPE 01100101 .. 001 110 001100 ..... ..... @rd_rn | 275 | [AW_H3_SDRAM] = 0x40000000 |
133 | +FRSQRTE 01100101 .. 001 111 001100 ..... ..... @rd_rn | 276 | }; |
134 | + | 277 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { |
135 | ### SVE FP Accumulating Reduction Group | 278 | { "csi", 0x01cb0000, 320 * KiB }, |
136 | 279 | { "tve", 0x01e00000, 64 * KiB }, | |
137 | # SVE floating-point serial reduction (predicated) | 280 | { "hdmi", 0x01ee0000, 128 * KiB }, |
281 | - { "rtc", 0x01f00000, 1 * KiB }, | ||
282 | { "r_timer", 0x01f00800, 1 * KiB }, | ||
283 | { "r_intc", 0x01f00c00, 1 * KiB }, | ||
284 | { "r_wdog", 0x01f01000, 1 * KiB }, | ||
285 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
286 | "ram-addr", &error_abort); | ||
287 | object_property_add_alias(obj, "ram-size", OBJECT(&s->dramc), | ||
288 | "ram-size", &error_abort); | ||
289 | + | ||
290 | + sysbus_init_child_obj(obj, "rtc", &s->rtc, sizeof(s->rtc), | ||
291 | + TYPE_AW_RTC_SUN6I); | ||
292 | } | ||
293 | |||
294 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
295 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
296 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 1, s->memmap[AW_H3_DRAMCTL]); | ||
297 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 2, s->memmap[AW_H3_DRAMPHY]); | ||
298 | |||
299 | + /* RTC */ | ||
300 | + qdev_init_nofail(DEVICE(&s->rtc)); | ||
301 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, s->memmap[AW_H3_RTC]); | ||
302 | + | ||
303 | /* Unimplemented devices */ | ||
304 | for (i = 0; i < ARRAY_SIZE(unimplemented); i++) { | ||
305 | create_unimplemented_device(unimplemented[i].device_name, | ||
306 | diff --git a/hw/rtc/allwinner-rtc.c b/hw/rtc/allwinner-rtc.c | ||
307 | new file mode 100644 | ||
308 | index XXXXXXX..XXXXXXX | ||
309 | --- /dev/null | ||
310 | +++ b/hw/rtc/allwinner-rtc.c | ||
311 | @@ -XXX,XX +XXX,XX @@ | ||
312 | +/* | ||
313 | + * Allwinner Real Time Clock emulation | ||
314 | + * | ||
315 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
316 | + * | ||
317 | + * This program is free software: you can redistribute it and/or modify | ||
318 | + * it under the terms of the GNU General Public License as published by | ||
319 | + * the Free Software Foundation, either version 2 of the License, or | ||
320 | + * (at your option) any later version. | ||
321 | + * | ||
322 | + * This program is distributed in the hope that it will be useful, | ||
323 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
324 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
325 | + * GNU General Public License for more details. | ||
326 | + * | ||
327 | + * You should have received a copy of the GNU General Public License | ||
328 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
329 | + */ | ||
330 | + | ||
331 | +#include "qemu/osdep.h" | ||
332 | +#include "qemu/units.h" | ||
333 | +#include "hw/sysbus.h" | ||
334 | +#include "migration/vmstate.h" | ||
335 | +#include "qemu/log.h" | ||
336 | +#include "qemu/module.h" | ||
337 | +#include "qemu-common.h" | ||
338 | +#include "hw/qdev-properties.h" | ||
339 | +#include "hw/rtc/allwinner-rtc.h" | ||
340 | +#include "trace.h" | ||
341 | + | ||
342 | +/* RTC registers */ | ||
343 | +enum { | ||
344 | + REG_LOSC = 1, /* Low Oscillator Control */ | ||
345 | + REG_YYMMDD, /* RTC Year-Month-Day */ | ||
346 | + REG_HHMMSS, /* RTC Hour-Minute-Second */ | ||
347 | + REG_ALARM1_WKHHMMSS, /* Alarm1 Week Hour-Minute-Second */ | ||
348 | + REG_ALARM1_EN, /* Alarm1 Enable */ | ||
349 | + REG_ALARM1_IRQ_EN, /* Alarm1 IRQ Enable */ | ||
350 | + REG_ALARM1_IRQ_STA, /* Alarm1 IRQ Status */ | ||
351 | + REG_GP0, /* General Purpose Register 0 */ | ||
352 | + REG_GP1, /* General Purpose Register 1 */ | ||
353 | + REG_GP2, /* General Purpose Register 2 */ | ||
354 | + REG_GP3, /* General Purpose Register 3 */ | ||
355 | + | ||
356 | + /* sun4i registers */ | ||
357 | + REG_ALARM1_DDHHMMSS, /* Alarm1 Day Hour-Minute-Second */ | ||
358 | + REG_CPUCFG, /* CPU Configuration Register */ | ||
359 | + | ||
360 | + /* sun6i registers */ | ||
361 | + REG_LOSC_AUTOSTA, /* LOSC Auto Switch Status */ | ||
362 | + REG_INT_OSC_PRE, /* Internal OSC Clock Prescaler */ | ||
363 | + REG_ALARM0_COUNTER, /* Alarm0 Counter */ | ||
364 | + REG_ALARM0_CUR_VLU, /* Alarm0 Counter Current Value */ | ||
365 | + REG_ALARM0_ENABLE, /* Alarm0 Enable */ | ||
366 | + REG_ALARM0_IRQ_EN, /* Alarm0 IRQ Enable */ | ||
367 | + REG_ALARM0_IRQ_STA, /* Alarm0 IRQ Status */ | ||
368 | + REG_ALARM_CONFIG, /* Alarm Config */ | ||
369 | + REG_LOSC_OUT_GATING, /* LOSC Output Gating Register */ | ||
370 | + REG_GP4, /* General Purpose Register 4 */ | ||
371 | + REG_GP5, /* General Purpose Register 5 */ | ||
372 | + REG_GP6, /* General Purpose Register 6 */ | ||
373 | + REG_GP7, /* General Purpose Register 7 */ | ||
374 | + REG_RTC_DBG, /* RTC Debug Register */ | ||
375 | + REG_GPL_HOLD_OUT, /* GPL Hold Output Register */ | ||
376 | + REG_VDD_RTC, /* VDD RTC Regulate Register */ | ||
377 | + REG_IC_CHARA, /* IC Characteristics Register */ | ||
378 | +}; | ||
379 | + | ||
380 | +/* RTC register flags */ | ||
381 | +enum { | ||
382 | + REG_LOSC_YMD = (1 << 7), | ||
383 | + REG_LOSC_HMS = (1 << 8), | ||
384 | +}; | ||
385 | + | ||
386 | +/* RTC sun4i register map (offset to name) */ | ||
387 | +const uint8_t allwinner_rtc_sun4i_regmap[] = { | ||
388 | + [0x0000] = REG_LOSC, | ||
389 | + [0x0004] = REG_YYMMDD, | ||
390 | + [0x0008] = REG_HHMMSS, | ||
391 | + [0x000C] = REG_ALARM1_DDHHMMSS, | ||
392 | + [0x0010] = REG_ALARM1_WKHHMMSS, | ||
393 | + [0x0014] = REG_ALARM1_EN, | ||
394 | + [0x0018] = REG_ALARM1_IRQ_EN, | ||
395 | + [0x001C] = REG_ALARM1_IRQ_STA, | ||
396 | + [0x0020] = REG_GP0, | ||
397 | + [0x0024] = REG_GP1, | ||
398 | + [0x0028] = REG_GP2, | ||
399 | + [0x002C] = REG_GP3, | ||
400 | + [0x003C] = REG_CPUCFG, | ||
401 | +}; | ||
402 | + | ||
403 | +/* RTC sun6i register map (offset to name) */ | ||
404 | +const uint8_t allwinner_rtc_sun6i_regmap[] = { | ||
405 | + [0x0000] = REG_LOSC, | ||
406 | + [0x0004] = REG_LOSC_AUTOSTA, | ||
407 | + [0x0008] = REG_INT_OSC_PRE, | ||
408 | + [0x0010] = REG_YYMMDD, | ||
409 | + [0x0014] = REG_HHMMSS, | ||
410 | + [0x0020] = REG_ALARM0_COUNTER, | ||
411 | + [0x0024] = REG_ALARM0_CUR_VLU, | ||
412 | + [0x0028] = REG_ALARM0_ENABLE, | ||
413 | + [0x002C] = REG_ALARM0_IRQ_EN, | ||
414 | + [0x0030] = REG_ALARM0_IRQ_STA, | ||
415 | + [0x0040] = REG_ALARM1_WKHHMMSS, | ||
416 | + [0x0044] = REG_ALARM1_EN, | ||
417 | + [0x0048] = REG_ALARM1_IRQ_EN, | ||
418 | + [0x004C] = REG_ALARM1_IRQ_STA, | ||
419 | + [0x0050] = REG_ALARM_CONFIG, | ||
420 | + [0x0060] = REG_LOSC_OUT_GATING, | ||
421 | + [0x0100] = REG_GP0, | ||
422 | + [0x0104] = REG_GP1, | ||
423 | + [0x0108] = REG_GP2, | ||
424 | + [0x010C] = REG_GP3, | ||
425 | + [0x0110] = REG_GP4, | ||
426 | + [0x0114] = REG_GP5, | ||
427 | + [0x0118] = REG_GP6, | ||
428 | + [0x011C] = REG_GP7, | ||
429 | + [0x0170] = REG_RTC_DBG, | ||
430 | + [0x0180] = REG_GPL_HOLD_OUT, | ||
431 | + [0x0190] = REG_VDD_RTC, | ||
432 | + [0x01F0] = REG_IC_CHARA, | ||
433 | +}; | ||
434 | + | ||
435 | +static bool allwinner_rtc_sun4i_read(AwRtcState *s, uint32_t offset) | ||
436 | +{ | ||
437 | + /* no sun4i specific registers currently implemented */ | ||
438 | + return false; | ||
439 | +} | ||
440 | + | ||
441 | +static bool allwinner_rtc_sun4i_write(AwRtcState *s, uint32_t offset, | ||
442 | + uint32_t data) | ||
443 | +{ | ||
444 | + /* no sun4i specific registers currently implemented */ | ||
445 | + return false; | ||
446 | +} | ||
447 | + | ||
448 | +static bool allwinner_rtc_sun6i_read(AwRtcState *s, uint32_t offset) | ||
449 | +{ | ||
450 | + const AwRtcClass *c = AW_RTC_GET_CLASS(s); | ||
451 | + | ||
452 | + switch (c->regmap[offset]) { | ||
453 | + case REG_GP4: /* General Purpose Register 4 */ | ||
454 | + case REG_GP5: /* General Purpose Register 5 */ | ||
455 | + case REG_GP6: /* General Purpose Register 6 */ | ||
456 | + case REG_GP7: /* General Purpose Register 7 */ | ||
457 | + return true; | ||
458 | + default: | ||
459 | + break; | ||
460 | + } | ||
461 | + return false; | ||
462 | +} | ||
463 | + | ||
464 | +static bool allwinner_rtc_sun6i_write(AwRtcState *s, uint32_t offset, | ||
465 | + uint32_t data) | ||
466 | +{ | ||
467 | + const AwRtcClass *c = AW_RTC_GET_CLASS(s); | ||
468 | + | ||
469 | + switch (c->regmap[offset]) { | ||
470 | + case REG_GP4: /* General Purpose Register 4 */ | ||
471 | + case REG_GP5: /* General Purpose Register 5 */ | ||
472 | + case REG_GP6: /* General Purpose Register 6 */ | ||
473 | + case REG_GP7: /* General Purpose Register 7 */ | ||
474 | + return true; | ||
475 | + default: | ||
476 | + break; | ||
477 | + } | ||
478 | + return false; | ||
479 | +} | ||
480 | + | ||
481 | +static uint64_t allwinner_rtc_read(void *opaque, hwaddr offset, | ||
482 | + unsigned size) | ||
483 | +{ | ||
484 | + AwRtcState *s = AW_RTC(opaque); | ||
485 | + const AwRtcClass *c = AW_RTC_GET_CLASS(s); | ||
486 | + uint64_t val = 0; | ||
487 | + | ||
488 | + if (offset >= c->regmap_size) { | ||
489 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
490 | + __func__, (uint32_t)offset); | ||
491 | + return 0; | ||
492 | + } | ||
493 | + | ||
494 | + if (!c->regmap[offset]) { | ||
495 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid register 0x%04x\n", | ||
496 | + __func__, (uint32_t)offset); | ||
497 | + return 0; | ||
498 | + } | ||
499 | + | ||
500 | + switch (c->regmap[offset]) { | ||
501 | + case REG_LOSC: /* Low Oscillator Control */ | ||
502 | + val = s->regs[REG_LOSC]; | ||
503 | + s->regs[REG_LOSC] &= ~(REG_LOSC_YMD | REG_LOSC_HMS); | ||
504 | + break; | ||
505 | + case REG_YYMMDD: /* RTC Year-Month-Day */ | ||
506 | + case REG_HHMMSS: /* RTC Hour-Minute-Second */ | ||
507 | + case REG_GP0: /* General Purpose Register 0 */ | ||
508 | + case REG_GP1: /* General Purpose Register 1 */ | ||
509 | + case REG_GP2: /* General Purpose Register 2 */ | ||
510 | + case REG_GP3: /* General Purpose Register 3 */ | ||
511 | + val = s->regs[c->regmap[offset]]; | ||
512 | + break; | ||
513 | + default: | ||
514 | + if (!c->read(s, offset)) { | ||
515 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented register 0x%04x\n", | ||
516 | + __func__, (uint32_t)offset); | ||
517 | + } | ||
518 | + val = s->regs[c->regmap[offset]]; | ||
519 | + break; | ||
520 | + } | ||
521 | + | ||
522 | + trace_allwinner_rtc_read(offset, val); | ||
523 | + return val; | ||
524 | +} | ||
525 | + | ||
526 | +static void allwinner_rtc_write(void *opaque, hwaddr offset, | ||
527 | + uint64_t val, unsigned size) | ||
528 | +{ | ||
529 | + AwRtcState *s = AW_RTC(opaque); | ||
530 | + const AwRtcClass *c = AW_RTC_GET_CLASS(s); | ||
531 | + | ||
532 | + if (offset >= c->regmap_size) { | ||
533 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
534 | + __func__, (uint32_t)offset); | ||
535 | + return; | ||
536 | + } | ||
537 | + | ||
538 | + if (!c->regmap[offset]) { | ||
539 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid register 0x%04x\n", | ||
540 | + __func__, (uint32_t)offset); | ||
541 | + return; | ||
542 | + } | ||
543 | + | ||
544 | + trace_allwinner_rtc_write(offset, val); | ||
545 | + | ||
546 | + switch (c->regmap[offset]) { | ||
547 | + case REG_YYMMDD: /* RTC Year-Month-Day */ | ||
548 | + s->regs[REG_YYMMDD] = val; | ||
549 | + s->regs[REG_LOSC] |= REG_LOSC_YMD; | ||
550 | + break; | ||
551 | + case REG_HHMMSS: /* RTC Hour-Minute-Second */ | ||
552 | + s->regs[REG_HHMMSS] = val; | ||
553 | + s->regs[REG_LOSC] |= REG_LOSC_HMS; | ||
554 | + break; | ||
555 | + case REG_GP0: /* General Purpose Register 0 */ | ||
556 | + case REG_GP1: /* General Purpose Register 1 */ | ||
557 | + case REG_GP2: /* General Purpose Register 2 */ | ||
558 | + case REG_GP3: /* General Purpose Register 3 */ | ||
559 | + s->regs[c->regmap[offset]] = val; | ||
560 | + break; | ||
561 | + default: | ||
562 | + if (!c->write(s, offset, val)) { | ||
563 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented register 0x%04x\n", | ||
564 | + __func__, (uint32_t)offset); | ||
565 | + } | ||
566 | + break; | ||
567 | + } | ||
568 | +} | ||
569 | + | ||
570 | +static const MemoryRegionOps allwinner_rtc_ops = { | ||
571 | + .read = allwinner_rtc_read, | ||
572 | + .write = allwinner_rtc_write, | ||
573 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
574 | + .valid = { | ||
575 | + .min_access_size = 4, | ||
576 | + .max_access_size = 4, | ||
577 | + }, | ||
578 | + .impl.min_access_size = 4, | ||
579 | +}; | ||
580 | + | ||
581 | +static void allwinner_rtc_reset(DeviceState *dev) | ||
582 | +{ | ||
583 | + AwRtcState *s = AW_RTC(dev); | ||
584 | + struct tm now; | ||
585 | + | ||
586 | + /* Clear registers */ | ||
587 | + memset(s->regs, 0, sizeof(s->regs)); | ||
588 | + | ||
589 | + /* Get current datetime */ | ||
590 | + qemu_get_timedate(&now, 0); | ||
591 | + | ||
592 | + /* Set RTC with current datetime */ | ||
593 | + if (s->base_year > 1900) { | ||
594 | + s->regs[REG_YYMMDD] = ((now.tm_year + 1900 - s->base_year) << 16) | | ||
595 | + ((now.tm_mon + 1) << 8) | | ||
596 | + now.tm_mday; | ||
597 | + s->regs[REG_HHMMSS] = (((now.tm_wday + 6) % 7) << 29) | | ||
598 | + (now.tm_hour << 16) | | ||
599 | + (now.tm_min << 8) | | ||
600 | + now.tm_sec; | ||
601 | + } | ||
602 | +} | ||
603 | + | ||
604 | +static void allwinner_rtc_init(Object *obj) | ||
605 | +{ | ||
606 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
607 | + AwRtcState *s = AW_RTC(obj); | ||
608 | + | ||
609 | + /* Memory mapping */ | ||
610 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_rtc_ops, s, | ||
611 | + TYPE_AW_RTC, 1 * KiB); | ||
612 | + sysbus_init_mmio(sbd, &s->iomem); | ||
613 | +} | ||
614 | + | ||
615 | +static const VMStateDescription allwinner_rtc_vmstate = { | ||
616 | + .name = "allwinner-rtc", | ||
617 | + .version_id = 1, | ||
618 | + .minimum_version_id = 1, | ||
619 | + .fields = (VMStateField[]) { | ||
620 | + VMSTATE_UINT32_ARRAY(regs, AwRtcState, AW_RTC_REGS_NUM), | ||
621 | + VMSTATE_END_OF_LIST() | ||
622 | + } | ||
623 | +}; | ||
624 | + | ||
625 | +static Property allwinner_rtc_properties[] = { | ||
626 | + DEFINE_PROP_INT32("base-year", AwRtcState, base_year, 0), | ||
627 | + DEFINE_PROP_END_OF_LIST(), | ||
628 | +}; | ||
629 | + | ||
630 | +static void allwinner_rtc_class_init(ObjectClass *klass, void *data) | ||
631 | +{ | ||
632 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
633 | + | ||
634 | + dc->reset = allwinner_rtc_reset; | ||
635 | + dc->vmsd = &allwinner_rtc_vmstate; | ||
636 | + device_class_set_props(dc, allwinner_rtc_properties); | ||
637 | +} | ||
638 | + | ||
639 | +static void allwinner_rtc_sun4i_init(Object *obj) | ||
640 | +{ | ||
641 | + AwRtcState *s = AW_RTC(obj); | ||
642 | + s->base_year = 2010; | ||
643 | +} | ||
644 | + | ||
645 | +static void allwinner_rtc_sun4i_class_init(ObjectClass *klass, void *data) | ||
646 | +{ | ||
647 | + AwRtcClass *arc = AW_RTC_CLASS(klass); | ||
648 | + | ||
649 | + arc->regmap = allwinner_rtc_sun4i_regmap; | ||
650 | + arc->regmap_size = sizeof(allwinner_rtc_sun4i_regmap); | ||
651 | + arc->read = allwinner_rtc_sun4i_read; | ||
652 | + arc->write = allwinner_rtc_sun4i_write; | ||
653 | +} | ||
654 | + | ||
655 | +static void allwinner_rtc_sun6i_init(Object *obj) | ||
656 | +{ | ||
657 | + AwRtcState *s = AW_RTC(obj); | ||
658 | + s->base_year = 1970; | ||
659 | +} | ||
660 | + | ||
661 | +static void allwinner_rtc_sun6i_class_init(ObjectClass *klass, void *data) | ||
662 | +{ | ||
663 | + AwRtcClass *arc = AW_RTC_CLASS(klass); | ||
664 | + | ||
665 | + arc->regmap = allwinner_rtc_sun6i_regmap; | ||
666 | + arc->regmap_size = sizeof(allwinner_rtc_sun6i_regmap); | ||
667 | + arc->read = allwinner_rtc_sun6i_read; | ||
668 | + arc->write = allwinner_rtc_sun6i_write; | ||
669 | +} | ||
670 | + | ||
671 | +static void allwinner_rtc_sun7i_init(Object *obj) | ||
672 | +{ | ||
673 | + AwRtcState *s = AW_RTC(obj); | ||
674 | + s->base_year = 1970; | ||
675 | +} | ||
676 | + | ||
677 | +static void allwinner_rtc_sun7i_class_init(ObjectClass *klass, void *data) | ||
678 | +{ | ||
679 | + AwRtcClass *arc = AW_RTC_CLASS(klass); | ||
680 | + allwinner_rtc_sun4i_class_init(klass, arc); | ||
681 | +} | ||
682 | + | ||
683 | +static const TypeInfo allwinner_rtc_info = { | ||
684 | + .name = TYPE_AW_RTC, | ||
685 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
686 | + .instance_init = allwinner_rtc_init, | ||
687 | + .instance_size = sizeof(AwRtcState), | ||
688 | + .class_init = allwinner_rtc_class_init, | ||
689 | + .class_size = sizeof(AwRtcClass), | ||
690 | + .abstract = true, | ||
691 | +}; | ||
692 | + | ||
693 | +static const TypeInfo allwinner_rtc_sun4i_info = { | ||
694 | + .name = TYPE_AW_RTC_SUN4I, | ||
695 | + .parent = TYPE_AW_RTC, | ||
696 | + .class_init = allwinner_rtc_sun4i_class_init, | ||
697 | + .instance_init = allwinner_rtc_sun4i_init, | ||
698 | +}; | ||
699 | + | ||
700 | +static const TypeInfo allwinner_rtc_sun6i_info = { | ||
701 | + .name = TYPE_AW_RTC_SUN6I, | ||
702 | + .parent = TYPE_AW_RTC, | ||
703 | + .class_init = allwinner_rtc_sun6i_class_init, | ||
704 | + .instance_init = allwinner_rtc_sun6i_init, | ||
705 | +}; | ||
706 | + | ||
707 | +static const TypeInfo allwinner_rtc_sun7i_info = { | ||
708 | + .name = TYPE_AW_RTC_SUN7I, | ||
709 | + .parent = TYPE_AW_RTC, | ||
710 | + .class_init = allwinner_rtc_sun7i_class_init, | ||
711 | + .instance_init = allwinner_rtc_sun7i_init, | ||
712 | +}; | ||
713 | + | ||
714 | +static void allwinner_rtc_register(void) | ||
715 | +{ | ||
716 | + type_register_static(&allwinner_rtc_info); | ||
717 | + type_register_static(&allwinner_rtc_sun4i_info); | ||
718 | + type_register_static(&allwinner_rtc_sun6i_info); | ||
719 | + type_register_static(&allwinner_rtc_sun7i_info); | ||
720 | +} | ||
721 | + | ||
722 | +type_init(allwinner_rtc_register) | ||
723 | diff --git a/hw/rtc/trace-events b/hw/rtc/trace-events | ||
724 | index XXXXXXX..XXXXXXX 100644 | ||
725 | --- a/hw/rtc/trace-events | ||
726 | +++ b/hw/rtc/trace-events | ||
727 | @@ -XXX,XX +XXX,XX @@ | ||
728 | # See docs/devel/tracing.txt for syntax documentation. | ||
729 | |||
730 | +# allwinner-rtc.c | ||
731 | +allwinner_rtc_read(uint64_t addr, uint64_t value) "addr 0x%" PRIx64 " value 0x%" PRIx64 | ||
732 | +allwinner_rtc_write(uint64_t addr, uint64_t value) "addr 0x%" PRIx64 " value 0x%" PRIx64 | ||
733 | + | ||
734 | # sun4v-rtc.c | ||
735 | sun4v_rtc_read(uint64_t addr, uint64_t value) "read: addr 0x%" PRIx64 " value 0x%" PRIx64 | ||
736 | sun4v_rtc_write(uint64_t addr, uint64_t value) "write: addr 0x%" PRIx64 " value 0x%" PRIx64 | ||
138 | -- | 737 | -- |
139 | 2.17.1 | 738 | 2.20.1 |
140 | 739 | ||
141 | 740 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | There is no need to re-set these 3 features already | 3 | This test boots a Linux kernel on a OrangePi PC board and verify |
4 | implied by the call to aarch64_a15_initfn. | 4 | the serial output is working. |
5 | 5 | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | The kernel image and DeviceTree blob are built by the Armbian |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | project (based on Debian): |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | https://www.armbian.com/orange-pi-pc/ |
9 | Message-id: 20180629001538.11415-5-richard.henderson@linaro.org | 9 | |
10 | If ARM is a target being built, "make check-acceptance" will | ||
11 | automatically include this test by the use of the "arch:arm" tags. | ||
12 | |||
13 | Alternatively, this test can be run using: | ||
14 | |||
15 | $ make check-venv | ||
16 | $ ./tests/venv/bin/avocado --show=console,app run -t machine:orangepi-pc tests/acceptance/boot_linux_console.py | ||
17 | JOB ID : 2e4d15eceb13c33672af406f08171e6e9de1414a | ||
18 | JOB LOG : ~/job-results/job-2019-12-17T05.46-2e4d15e/job.log | ||
19 | (1/1) tests/acceptance/boot_linux_console.py:BootLinuxConsole.test_arm_orangepi: | ||
20 | console: Uncompressing Linux... done, booting the kernel. | ||
21 | console: Booting Linux on physical CPU 0x0 | ||
22 | console: Linux version 4.20.7-sunxi (root@armbian.com) (gcc version 7.2.1 20171011 (Linaro GCC 7.2-2017.11)) #5.75 SMP Fri Feb 8 09:02:10 CET 2019 | ||
23 | console: CPU: ARMv7 Processor [410fc075] revision 5 (ARMv7), cr=50c5387d | ||
24 | console: CPU: div instructions available: patching division code | ||
25 | console: CPU: PIPT / VIPT nonaliasing data cache, VIPT aliasing instruction cache | ||
26 | console: OF: fdt: Machine model: Xunlong Orange Pi PC | ||
27 | console: Memory policy: Data cache writealloc | ||
28 | console: OF: reserved mem: failed to allocate memory for node 'cma@4a000000' | ||
29 | console: cma: Failed to reserve 128 MiB | ||
30 | console: psci: probing for conduit method from DT. | ||
31 | console: psci: PSCIv0.2 detected in firmware. | ||
32 | console: psci: Using standard PSCI v0.2 function IDs | ||
33 | console: psci: Trusted OS migration not required | ||
34 | console: random: get_random_bytes called from start_kernel+0x8d/0x3c2 with crng_init=0 | ||
35 | console: percpu: Embedded 18 pages/cpu @(ptrval) s41228 r8192 d24308 u73728 | ||
36 | console: Built 1 zonelists, mobility grouping on. Total pages: 32480 | ||
37 | console: Kernel command line: printk.time=0 console=ttyS0,115200 | ||
38 | PASS (8.59 s) | ||
39 | JOB TIME : 8.81 s | ||
40 | |||
41 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
42 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
43 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
44 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
45 | Message-id: 20200311221854.30370-14-nieklinnenbank@gmail.com | ||
46 | [NL: rename in commit message Raspbian to Armbian, remove vm.set_machine()] | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 47 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 48 | --- |
12 | target/arm/cpu.c | 3 --- | 49 | tests/acceptance/boot_linux_console.py | 25 +++++++++++++++++++++++++ |
13 | 1 file changed, 3 deletions(-) | 50 | 1 file changed, 25 insertions(+) |
14 | 51 | ||
15 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 52 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py |
16 | index XXXXXXX..XXXXXXX 100644 | 53 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/cpu.c | 54 | --- a/tests/acceptance/boot_linux_console.py |
18 | +++ b/target/arm/cpu.c | 55 | +++ b/tests/acceptance/boot_linux_console.py |
19 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | 56 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test): |
20 | * since we don't correctly set the ID registers to advertise them, | 57 | exec_command_and_wait_for_pattern(self, 'reboot', |
21 | */ | 58 | 'reboot: Restarting system') |
22 | set_feature(&cpu->env, ARM_FEATURE_V8); | 59 | |
23 | - set_feature(&cpu->env, ARM_FEATURE_VFP4); | 60 | + def test_arm_orangepi(self): |
24 | - set_feature(&cpu->env, ARM_FEATURE_NEON); | 61 | + """ |
25 | - set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); | 62 | + :avocado: tags=arch:arm |
26 | set_feature(&cpu->env, ARM_FEATURE_V8_AES); | 63 | + :avocado: tags=machine:orangepi-pc |
27 | set_feature(&cpu->env, ARM_FEATURE_V8_SHA1); | 64 | + """ |
28 | set_feature(&cpu->env, ARM_FEATURE_V8_SHA256); | 65 | + deb_url = ('https://apt.armbian.com/pool/main/l/' |
66 | + 'linux-4.20.7-sunxi/linux-image-dev-sunxi_5.75_armhf.deb') | ||
67 | + deb_hash = '1334c29c44d984ffa05ed10de8c3361f33d78315' | ||
68 | + deb_path = self.fetch_asset(deb_url, asset_hash=deb_hash) | ||
69 | + kernel_path = self.extract_from_deb(deb_path, | ||
70 | + '/boot/vmlinuz-4.20.7-sunxi') | ||
71 | + dtb_path = '/usr/lib/linux-image-dev-sunxi/sun8i-h3-orangepi-pc.dtb' | ||
72 | + dtb_path = self.extract_from_deb(deb_path, dtb_path) | ||
73 | + | ||
74 | + self.vm.set_console() | ||
75 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | ||
76 | + 'console=ttyS0,115200n8 ' | ||
77 | + 'earlycon=uart,mmio32,0x1c28000') | ||
78 | + self.vm.add_args('-kernel', kernel_path, | ||
79 | + '-dtb', dtb_path, | ||
80 | + '-append', kernel_command_line) | ||
81 | + self.vm.launch() | ||
82 | + console_pattern = 'Kernel command line: %s' % kernel_command_line | ||
83 | + self.wait_for_console_pattern(console_pattern) | ||
84 | + | ||
85 | def test_s390x_s390_ccw_virtio(self): | ||
86 | """ | ||
87 | :avocado: tags=arch:s390x | ||
29 | -- | 88 | -- |
30 | 2.17.1 | 89 | 2.20.1 |
31 | 90 | ||
32 | 91 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | Use error_report() + exit() instead of error_setg(&error_fatal), | 3 | This test boots a Linux kernel on a OrangePi PC board and verify |
4 | as suggested by the "qapi/error.h" documentation: | 4 | the serial output is working. |
5 | 5 | ||
6 | Please don't error_setg(&error_fatal, ...), use error_report() and | 6 | The kernel image and DeviceTree blob are built by the Armbian |
7 | exit(), because that's more obvious. | 7 | project (based on Debian): |
8 | https://www.armbian.com/orange-pi-pc/ | ||
8 | 9 | ||
9 | This fixes CID 1352173: | 10 | The cpio image used comes from the linux-build-test project: |
10 | "Passing null pointer dt_name to qemu_fdt_node_path, which dereferences it." | 11 | https://github.com/groeck/linux-build-test |
11 | 12 | ||
12 | And this also fixes: | 13 | If ARM is a target being built, "make check-acceptance" will |
14 | automatically include this test by the use of the "arch:arm" tags. | ||
13 | 15 | ||
14 | hw/arm/sysbus-fdt.c:322:9: warning: Array access (from variable 'node_path') results in a null pointer dereference | 16 | Alternatively, this test can be run using: |
15 | if (node_path[1]) { | ||
16 | ^~~~~~~~~~~~ | ||
17 | 17 | ||
18 | Fixes: Coverity CID 1352173 (Dereference after null check) | 18 | $ avocado --show=console run -t machine:orangepi-pc tests/acceptance/boot_linux_console.py |
19 | Suggested-by: Eric Blake <eblake@redhat.com> | 19 | console: Uncompressing Linux... done, booting the kernel. |
20 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 20 | console: Booting Linux on physical CPU 0x0 |
21 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | 21 | console: Linux version 4.20.7-sunxi (root@armbian.com) (gcc version 7.2.1 20171011 (Linaro GCC 7.2-2017.11)) #5.75 SMP Fri Feb 8 09:02:10 CET 2019 |
22 | Message-id: 20180625165749.3910-3-f4bug@amsat.org | 22 | console: CPU: ARMv7 Processor [410fc075] revision 5 (ARMv7), cr=50c5387d |
23 | console: CPU: div instructions available: patching division code | ||
24 | console: CPU: PIPT / VIPT nonaliasing data cache, VIPT aliasing instruction cache | ||
25 | console: OF: fdt: Machine model: Xunlong Orange Pi PC | ||
26 | [...] | ||
27 | console: Trying to unpack rootfs image as initramfs... | ||
28 | console: Freeing initrd memory: 3256K | ||
29 | console: Freeing unused kernel memory: 1024K | ||
30 | console: Run /init as init process | ||
31 | console: mount: mounting devtmpfs on /dev failed: Device or resource busy | ||
32 | console: Starting logging: OK | ||
33 | console: Initializing random number generator... random: dd: uninitialized urandom read (512 bytes read) | ||
34 | console: done. | ||
35 | console: Starting network: OK | ||
36 | console: Found console ttyS0 | ||
37 | console: Linux version 4.20.7-sunxi (root@armbian.com) (gcc version 7.2.1 20171011 (Linaro GCC 7.2-2017.11)) #5.75 SMP Fri Feb 8 09:02:10 CET 2019 | ||
38 | console: Boot successful. | ||
39 | console: cat /proc/cpuinfo | ||
40 | console: / # cat /proc/cpuinfo | ||
41 | console: processor : 0 | ||
42 | console: model name : ARMv7 Processor rev 5 (v7l) | ||
43 | console: BogoMIPS : 125.00 | ||
44 | console: Features : half thumb fastmult vfp edsp neon vfpv3 tls vfpv4 idiva idivt vfpd32 lpae evtstrm | ||
45 | console: CPU implementer : 0x41 | ||
46 | console: CPU architecture: 7 | ||
47 | console: CPU variant : 0x0 | ||
48 | console: CPU part : 0xc07 | ||
49 | console: CPU revision : 5 | ||
50 | [...] | ||
51 | console: processor : 3 | ||
52 | console: model name : ARMv7 Processor rev 5 (v7l) | ||
53 | console: BogoMIPS : 125.00 | ||
54 | console: Features : half thumb fastmult vfp edsp neon vfpv3 tls vfpv4 idiva idivt vfpd32 lpae evtstrm | ||
55 | console: CPU implementer : 0x41 | ||
56 | console: CPU architecture: 7 | ||
57 | console: CPU variant : 0x0 | ||
58 | console: CPU part : 0xc07 | ||
59 | console: CPU revision : 5 | ||
60 | console: Hardware : Allwinner sun8i Family | ||
61 | console: Revision : 0000 | ||
62 | console: Serial : 0000000000000000 | ||
63 | console: cat /proc/iomem | ||
64 | console: / # cat /proc/iomem | ||
65 | console: 01000000-010fffff : clock@1000000 | ||
66 | console: 01c00000-01c00fff : system-control@1c00000 | ||
67 | console: 01c02000-01c02fff : dma-controller@1c02000 | ||
68 | [...] | ||
69 | console: reboot | ||
70 | console: / # reboot | ||
71 | console: / # Found console ttyS0 | ||
72 | console: Stopping network: OK | ||
73 | console: hrtimer: interrupt took 21852064 ns | ||
74 | console: Saving random seed... random: dd: uninitialized urandom read (512 bytes read) | ||
75 | console: done. | ||
76 | console: Stopping logging: OK | ||
77 | console: umount: devtmpfs busy - remounted read-only | ||
78 | console: umount: can't unmount /: Invalid argument | ||
79 | console: The system is going down NOW! | ||
80 | console: Sent SIGTERM to all processes | ||
81 | console: Sent SIGKILL to all processes | ||
82 | console: Requesting system reboot | ||
83 | console: reboot: Restarting system | ||
84 | PASS (48.32 s) | ||
85 | JOB TIME : 49.16 s | ||
86 | |||
87 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
88 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
89 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
90 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
91 | Message-id: 20200311221854.30370-15-nieklinnenbank@gmail.com | ||
92 | [NL: rename in commit message Raspbian to Armbian, remove vm.set_machine()] | ||
23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 93 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
24 | --- | 94 | --- |
25 | hw/arm/sysbus-fdt.c | 53 +++++++++++++++++++++++++-------------------- | 95 | tests/acceptance/boot_linux_console.py | 40 ++++++++++++++++++++++++++ |
26 | 1 file changed, 30 insertions(+), 23 deletions(-) | 96 | 1 file changed, 40 insertions(+) |
27 | 97 | ||
28 | diff --git a/hw/arm/sysbus-fdt.c b/hw/arm/sysbus-fdt.c | 98 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py |
29 | index XXXXXXX..XXXXXXX 100644 | 99 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/hw/arm/sysbus-fdt.c | 100 | --- a/tests/acceptance/boot_linux_console.py |
31 | +++ b/hw/arm/sysbus-fdt.c | 101 | +++ b/tests/acceptance/boot_linux_console.py |
32 | @@ -XXX,XX +XXX,XX @@ static void copy_properties_from_host(HostProperty *props, int nb_props, | 102 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test): |
33 | r = qemu_fdt_getprop(host_fdt, node_path, | 103 | console_pattern = 'Kernel command line: %s' % kernel_command_line |
34 | props[i].name, | 104 | self.wait_for_console_pattern(console_pattern) |
35 | &prop_len, | 105 | |
36 | - props[i].optional ? &err : &error_fatal); | 106 | + def test_arm_orangepi_initrd(self): |
37 | + &err); | 107 | + """ |
38 | if (r) { | 108 | + :avocado: tags=arch:arm |
39 | qemu_fdt_setprop(guest_fdt, nodename, | 109 | + :avocado: tags=machine:orangepi-pc |
40 | props[i].name, r, prop_len); | 110 | + """ |
41 | } else { | 111 | + deb_url = ('https://apt.armbian.com/pool/main/l/' |
42 | - if (prop_len != -FDT_ERR_NOTFOUND) { | 112 | + 'linux-4.20.7-sunxi/linux-image-dev-sunxi_5.75_armhf.deb') |
43 | - /* optional property not returned although property exists */ | 113 | + deb_hash = '1334c29c44d984ffa05ed10de8c3361f33d78315' |
44 | - error_report_err(err); | 114 | + deb_path = self.fetch_asset(deb_url, asset_hash=deb_hash) |
45 | - } else { | 115 | + kernel_path = self.extract_from_deb(deb_path, |
46 | + if (props[i].optional && prop_len == -FDT_ERR_NOTFOUND) { | 116 | + '/boot/vmlinuz-4.20.7-sunxi') |
47 | + /* optional property does not exist */ | 117 | + dtb_path = '/usr/lib/linux-image-dev-sunxi/sun8i-h3-orangepi-pc.dtb' |
48 | error_free(err); | 118 | + dtb_path = self.extract_from_deb(deb_path, dtb_path) |
49 | + } else { | 119 | + initrd_url = ('https://github.com/groeck/linux-build-test/raw/' |
50 | + error_report_err(err); | 120 | + '2eb0a73b5d5a28df3170c546ddaaa9757e1e0848/rootfs/' |
51 | + } | 121 | + 'arm/rootfs-armv7a.cpio.gz') |
52 | + if (!props[i].optional) { | 122 | + initrd_hash = '604b2e45cdf35045846b8bbfbf2129b1891bdc9c' |
53 | + /* mandatory property not found: bail out */ | 123 | + initrd_path_gz = self.fetch_asset(initrd_url, asset_hash=initrd_hash) |
54 | + exit(1); | 124 | + initrd_path = os.path.join(self.workdir, 'rootfs.cpio') |
55 | } | 125 | + archive.gzip_uncompress(initrd_path_gz, initrd_path) |
56 | } | 126 | + |
57 | } | 127 | + self.vm.set_console() |
58 | @@ -XXX,XX +XXX,XX @@ static void fdt_build_clock_node(void *host_fdt, void *guest_fdt, | 128 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + |
59 | 129 | + 'console=ttyS0,115200 ' | |
60 | node_offset = fdt_node_offset_by_phandle(host_fdt, host_phandle); | 130 | + 'panic=-1 noreboot') |
61 | if (node_offset <= 0) { | 131 | + self.vm.add_args('-kernel', kernel_path, |
62 | - error_setg(&error_fatal, | 132 | + '-dtb', dtb_path, |
63 | - "not able to locate clock handle %d in host device tree", | 133 | + '-initrd', initrd_path, |
64 | - host_phandle); | 134 | + '-append', kernel_command_line, |
65 | + error_report("not able to locate clock handle %d in host device tree", | 135 | + '-no-reboot') |
66 | + host_phandle); | 136 | + self.vm.launch() |
67 | + exit(1); | 137 | + self.wait_for_console_pattern('Boot successful.') |
68 | } | 138 | + |
69 | node_path = g_malloc(path_len); | 139 | + exec_command_and_wait_for_pattern(self, 'cat /proc/cpuinfo', |
70 | while ((ret = fdt_get_path(host_fdt, node_offset, node_path, path_len)) | 140 | + 'Allwinner sun8i Family') |
71 | @@ -XXX,XX +XXX,XX @@ static void fdt_build_clock_node(void *host_fdt, void *guest_fdt, | 141 | + exec_command_and_wait_for_pattern(self, 'cat /proc/iomem', |
72 | node_path = g_realloc(node_path, path_len); | 142 | + 'system-control@1c00000') |
73 | } | 143 | + exec_command_and_wait_for_pattern(self, 'reboot', |
74 | if (ret < 0) { | 144 | + 'reboot: Restarting system') |
75 | - error_setg(&error_fatal, | 145 | + |
76 | - "not able to retrieve node path for clock handle %d", | 146 | def test_s390x_s390_ccw_virtio(self): |
77 | - host_phandle); | 147 | """ |
78 | + error_report("not able to retrieve node path for clock handle %d", | 148 | :avocado: tags=arch:s390x |
79 | + host_phandle); | ||
80 | + exit(1); | ||
81 | } | ||
82 | |||
83 | r = qemu_fdt_getprop(host_fdt, node_path, "compatible", &prop_len, | ||
84 | &error_fatal); | ||
85 | if (strcmp(r, "fixed-clock")) { | ||
86 | - error_setg(&error_fatal, | ||
87 | - "clock handle %d is not a fixed clock", host_phandle); | ||
88 | + error_report("clock handle %d is not a fixed clock", host_phandle); | ||
89 | + exit(1); | ||
90 | } | ||
91 | |||
92 | nodename = strrchr(node_path, '/'); | ||
93 | @@ -XXX,XX +XXX,XX @@ static int add_amd_xgbe_fdt_node(SysBusDevice *sbdev, void *opaque) | ||
94 | |||
95 | dt_name = sysfs_to_dt_name(vbasedev->name); | ||
96 | if (!dt_name) { | ||
97 | - error_setg(&error_fatal, "%s incorrect sysfs device name %s", | ||
98 | - __func__, vbasedev->name); | ||
99 | + error_report("%s incorrect sysfs device name %s", | ||
100 | + __func__, vbasedev->name); | ||
101 | + exit(1); | ||
102 | } | ||
103 | node_path = qemu_fdt_node_path(host_fdt, dt_name, vdev->compat, | ||
104 | &error_fatal); | ||
105 | if (!node_path || !node_path[0]) { | ||
106 | - error_setg(&error_fatal, "%s unable to retrieve node path for %s/%s", | ||
107 | - __func__, dt_name, vdev->compat); | ||
108 | + error_report("%s unable to retrieve node path for %s/%s", | ||
109 | + __func__, dt_name, vdev->compat); | ||
110 | + exit(1); | ||
111 | } | ||
112 | |||
113 | if (node_path[1]) { | ||
114 | - error_setg(&error_fatal, "%s more than one node matching %s/%s!", | ||
115 | - __func__, dt_name, vdev->compat); | ||
116 | + error_report("%s more than one node matching %s/%s!", | ||
117 | + __func__, dt_name, vdev->compat); | ||
118 | + exit(1); | ||
119 | } | ||
120 | |||
121 | g_free(dt_name); | ||
122 | |||
123 | if (vbasedev->num_regions != 5) { | ||
124 | - error_setg(&error_fatal, "%s Does the host dt node combine XGBE/PHY?", | ||
125 | - __func__); | ||
126 | + error_report("%s Does the host dt node combine XGBE/PHY?", __func__); | ||
127 | + exit(1); | ||
128 | } | ||
129 | |||
130 | /* generate nodes for DMA_CLK and PTP_CLK */ | ||
131 | r = qemu_fdt_getprop(host_fdt, node_path[0], "clocks", | ||
132 | &prop_len, &error_fatal); | ||
133 | if (prop_len != 8) { | ||
134 | - error_setg(&error_fatal, "%s clocks property should contain 2 handles", | ||
135 | - __func__); | ||
136 | + error_report("%s clocks property should contain 2 handles", __func__); | ||
137 | + exit(1); | ||
138 | } | ||
139 | host_clock_phandles = (uint32_t *)r; | ||
140 | guest_clock_phandles[0] = qemu_fdt_alloc_phandle(guest_fdt); | ||
141 | -- | 149 | -- |
142 | 2.17.1 | 150 | 2.20.1 |
143 | 151 | ||
144 | 152 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | The load/store API will ease further code movement. | 3 | The kernel image and DeviceTree blob are built by the Armbian |
4 | project (based on Debian): | ||
5 | https://www.armbian.com/orange-pi-pc/ | ||
4 | 6 | ||
5 | Per the Physical Layer Simplified Spec. "3.6 Bus Protocol": | 7 | The SD image is from the kernelci.org project: |
8 | https://kernelci.org/faq/#the-code | ||
6 | 9 | ||
7 | "In the CMD line the Most Significant Bit (MSB) is transmitted | 10 | If ARM is a target being built, "make check-acceptance" will |
8 | first, the Least Significant Bit (LSB) is the last." | 11 | automatically include this test by the use of the "arch:arm" tags. |
12 | |||
13 | Alternatively, this test can be run using: | ||
14 | |||
15 | $ avocado --show=console run -t machine:orangepi-pc tests/acceptance/boot_linux_console.py | ||
16 | console: Uncompressing Linux... done, booting the kernel. | ||
17 | console: Booting Linux on physical CPU 0x0 | ||
18 | console: Linux version 4.20.7-sunxi (root@armbian.com) (gcc version 7.2.1 20171011 (Linaro GCC 7.2-2017.11)) #5.75 SMP Fri Feb 8 09:02:10 CET 2019 | ||
19 | console: CPU: ARMv7 Processor [410fc075] revision 5 (ARMv7), cr=50c5387d | ||
20 | [...] | ||
21 | console: sunxi-wdt 1c20ca0.watchdog: Watchdog enabled (timeout=16 sec, nowayout=0) | ||
22 | console: sunxi-mmc 1c0f000.mmc: Linked as a consumer to regulator.2 | ||
23 | console: sunxi-mmc 1c0f000.mmc: Got CD GPIO | ||
24 | console: ledtrig-cpu: registered to indicate activity on CPUs | ||
25 | console: hidraw: raw HID events driver (C) Jiri Kosina | ||
26 | console: usbcore: registered new interface driver usbhid | ||
27 | console: usbhid: USB HID core driver | ||
28 | console: Initializing XFRM netlink socket | ||
29 | console: sunxi-mmc 1c0f000.mmc: initialized, max. request size: 16384 KB | ||
30 | console: NET: Registered protocol family 10 | ||
31 | console: mmc0: host does not support reading read-only switch, assuming write-enable | ||
32 | console: mmc0: Problem switching card into high-speed mode! | ||
33 | console: mmc0: new SD card at address 4567 | ||
34 | console: mmcblk0: mmc0:4567 QEMU! 60.0 MiB | ||
35 | [...] | ||
36 | console: EXT4-fs (mmcblk0): mounting ext2 file system using the ext4 subsystem | ||
37 | console: EXT4-fs (mmcblk0): mounted filesystem without journal. Opts: (null) | ||
38 | console: VFS: Mounted root (ext2 filesystem) on device 179:0. | ||
39 | console: Run /sbin/init as init process | ||
40 | console: EXT4-fs (mmcblk0): re-mounted. Opts: block_validity,barrier,user_xattr,acl | ||
41 | console: Starting syslogd: OK | ||
42 | console: Starting klogd: OK | ||
43 | console: Populating /dev using udev: udevd[203]: starting version 3.2.7 | ||
44 | console: /bin/sh: can't access tty; job control turned off | ||
45 | console: cat /proc/partitions | ||
46 | console: / # cat /proc/partitions | ||
47 | console: major minor #blocks name | ||
48 | console: 1 0 4096 ram0 | ||
49 | console: 1 1 4096 ram1 | ||
50 | console: 1 2 4096 ram2 | ||
51 | console: 1 3 4096 ram3 | ||
52 | console: 179 0 61440 mmcblk0 | ||
53 | console: reboot | ||
54 | console: / # reboot | ||
55 | console: umount: devtmpfs busy - remounted read-only | ||
56 | console: EXT4-fs (mmcblk0): re-mounted. Opts: (null) | ||
57 | console: The system is going down NOW! | ||
58 | console: Sent SIGTERM to all processes | ||
59 | console: Sent SIGKILL to all processes | ||
60 | console: Requesting system reboot | ||
61 | console: reboot: Restarting system | ||
62 | JOB TIME : 68.64 s | ||
9 | 63 | ||
10 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 64 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 65 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> |
66 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
67 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
68 | Message-id: 20200311221854.30370-16-nieklinnenbank@gmail.com | ||
69 | [NL: rename in commit message Raspbian to Armbian, remove vm.set_machine()] | ||
70 | [NL: extend test with ethernet device checks] | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 71 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 72 | --- |
14 | hw/sd/bcm2835_sdhost.c | 13 +++++-------- | 73 | tests/acceptance/boot_linux_console.py | 47 ++++++++++++++++++++++++++ |
15 | hw/sd/milkymist-memcard.c | 3 +-- | 74 | 1 file changed, 47 insertions(+) |
16 | hw/sd/omap_mmc.c | 6 ++---- | ||
17 | hw/sd/pl181.c | 11 ++++------- | ||
18 | hw/sd/sdhci.c | 15 +++++---------- | ||
19 | hw/sd/ssi-sd.c | 6 ++---- | ||
20 | 6 files changed, 19 insertions(+), 35 deletions(-) | ||
21 | 75 | ||
22 | diff --git a/hw/sd/bcm2835_sdhost.c b/hw/sd/bcm2835_sdhost.c | 76 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py |
23 | index XXXXXXX..XXXXXXX 100644 | 77 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/hw/sd/bcm2835_sdhost.c | 78 | --- a/tests/acceptance/boot_linux_console.py |
25 | +++ b/hw/sd/bcm2835_sdhost.c | 79 | +++ b/tests/acceptance/boot_linux_console.py |
26 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_sdhost_send_command(BCM2835SDHostState *s) | 80 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test): |
27 | goto error; | 81 | exec_command_and_wait_for_pattern(self, 'reboot', |
28 | } | 82 | 'reboot: Restarting system') |
29 | if (!(s->cmd & SDCMD_NO_RESPONSE)) { | 83 | |
30 | -#define RWORD(n) (((uint32_t)rsp[n] << 24) | (rsp[n + 1] << 16) \ | 84 | + def test_arm_orangepi_sd(self): |
31 | - | (rsp[n + 2] << 8) | rsp[n + 3]) | 85 | + """ |
32 | if (rlen == 0 || (rlen == 4 && (s->cmd & SDCMD_LONG_RESPONSE))) { | 86 | + :avocado: tags=arch:arm |
33 | goto error; | 87 | + :avocado: tags=machine:orangepi-pc |
34 | } | 88 | + """ |
35 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_sdhost_send_command(BCM2835SDHostState *s) | 89 | + deb_url = ('https://apt.armbian.com/pool/main/l/' |
36 | goto error; | 90 | + 'linux-4.20.7-sunxi/linux-image-dev-sunxi_5.75_armhf.deb') |
37 | } | 91 | + deb_hash = '1334c29c44d984ffa05ed10de8c3361f33d78315' |
38 | if (rlen == 4) { | 92 | + deb_path = self.fetch_asset(deb_url, asset_hash=deb_hash) |
39 | - s->rsp[0] = RWORD(0); | 93 | + kernel_path = self.extract_from_deb(deb_path, |
40 | + s->rsp[0] = ldl_be_p(&rsp[0]); | 94 | + '/boot/vmlinuz-4.20.7-sunxi') |
41 | s->rsp[1] = s->rsp[2] = s->rsp[3] = 0; | 95 | + dtb_path = '/usr/lib/linux-image-dev-sunxi/sun8i-h3-orangepi-pc.dtb' |
42 | } else { | 96 | + dtb_path = self.extract_from_deb(deb_path, dtb_path) |
43 | - s->rsp[0] = RWORD(12); | 97 | + rootfs_url = ('http://storage.kernelci.org/images/rootfs/buildroot/' |
44 | - s->rsp[1] = RWORD(8); | 98 | + 'kci-2019.02/armel/base/rootfs.ext2.xz') |
45 | - s->rsp[2] = RWORD(4); | 99 | + rootfs_hash = '692510cb625efda31640d1de0a8d60e26040f061' |
46 | - s->rsp[3] = RWORD(0); | 100 | + rootfs_path_xz = self.fetch_asset(rootfs_url, asset_hash=rootfs_hash) |
47 | + s->rsp[0] = ldl_be_p(&rsp[12]); | 101 | + rootfs_path = os.path.join(self.workdir, 'rootfs.cpio') |
48 | + s->rsp[1] = ldl_be_p(&rsp[8]); | 102 | + archive.lzma_uncompress(rootfs_path_xz, rootfs_path) |
49 | + s->rsp[2] = ldl_be_p(&rsp[4]); | 103 | + |
50 | + s->rsp[3] = ldl_be_p(&rsp[0]); | 104 | + self.vm.set_console() |
51 | } | 105 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + |
52 | -#undef RWORD | 106 | + 'console=ttyS0,115200 ' |
53 | } | 107 | + 'root=/dev/mmcblk0 rootwait rw ' |
54 | /* We never really delay commands, so if this was a 'busywait' command | 108 | + 'panic=-1 noreboot') |
55 | * then we've completed it now and can raise the interrupt. | 109 | + self.vm.add_args('-kernel', kernel_path, |
56 | diff --git a/hw/sd/milkymist-memcard.c b/hw/sd/milkymist-memcard.c | 110 | + '-dtb', dtb_path, |
57 | index XXXXXXX..XXXXXXX 100644 | 111 | + '-drive', 'file=' + rootfs_path + ',if=sd,format=raw', |
58 | --- a/hw/sd/milkymist-memcard.c | 112 | + '-append', kernel_command_line, |
59 | +++ b/hw/sd/milkymist-memcard.c | 113 | + '-no-reboot') |
60 | @@ -XXX,XX +XXX,XX @@ static void memcard_sd_command(MilkymistMemcardState *s) | 114 | + self.vm.launch() |
61 | SDRequest req; | 115 | + shell_ready = "/bin/sh: can't access tty; job control turned off" |
62 | 116 | + self.wait_for_console_pattern(shell_ready) | |
63 | req.cmd = s->command[0] & 0x3f; | 117 | + |
64 | - req.arg = (s->command[1] << 24) | (s->command[2] << 16) | 118 | + exec_command_and_wait_for_pattern(self, 'cat /proc/cpuinfo', |
65 | - | (s->command[3] << 8) | s->command[4]; | 119 | + 'Allwinner sun8i Family') |
66 | + req.arg = ldl_be_p(s->command + 1); | 120 | + exec_command_and_wait_for_pattern(self, 'cat /proc/partitions', |
67 | req.crc = s->command[5]; | 121 | + 'mmcblk0') |
68 | 122 | + exec_command_and_wait_for_pattern(self, 'ifconfig eth0 up', | |
69 | s->response[0] = req.cmd; | 123 | + 'eth0: Link is Up') |
70 | diff --git a/hw/sd/omap_mmc.c b/hw/sd/omap_mmc.c | 124 | + exec_command_and_wait_for_pattern(self, 'udhcpc eth0', |
71 | index XXXXXXX..XXXXXXX 100644 | 125 | + 'udhcpc: lease of 10.0.2.15 obtained') |
72 | --- a/hw/sd/omap_mmc.c | 126 | + exec_command_and_wait_for_pattern(self, 'ping -c 3 10.0.2.2', |
73 | +++ b/hw/sd/omap_mmc.c | 127 | + '3 packets transmitted, 3 packets received, 0% packet loss') |
74 | @@ -XXX,XX +XXX,XX @@ static void omap_mmc_command(struct omap_mmc_s *host, int cmd, int dir, | 128 | + exec_command_and_wait_for_pattern(self, 'reboot', |
75 | CID_CSD_OVERWRITE; | 129 | + 'reboot: Restarting system') |
76 | if (host->sdio & (1 << 13)) | 130 | + |
77 | mask |= AKE_SEQ_ERROR; | 131 | def test_s390x_s390_ccw_virtio(self): |
78 | - rspstatus = (response[0] << 24) | (response[1] << 16) | | 132 | """ |
79 | - (response[2] << 8) | (response[3] << 0); | 133 | :avocado: tags=arch:s390x |
80 | + rspstatus = ldl_be_p(response); | ||
81 | break; | ||
82 | |||
83 | case sd_r2: | ||
84 | @@ -XXX,XX +XXX,XX @@ static void omap_mmc_command(struct omap_mmc_s *host, int cmd, int dir, | ||
85 | } | ||
86 | rsplen = 4; | ||
87 | |||
88 | - rspstatus = (response[0] << 24) | (response[1] << 16) | | ||
89 | - (response[2] << 8) | (response[3] << 0); | ||
90 | + rspstatus = ldl_be_p(response); | ||
91 | if (rspstatus & 0x80000000) | ||
92 | host->status &= 0xe000; | ||
93 | else | ||
94 | diff --git a/hw/sd/pl181.c b/hw/sd/pl181.c | ||
95 | index XXXXXXX..XXXXXXX 100644 | ||
96 | --- a/hw/sd/pl181.c | ||
97 | +++ b/hw/sd/pl181.c | ||
98 | @@ -XXX,XX +XXX,XX @@ static void pl181_send_command(PL181State *s) | ||
99 | if (rlen < 0) | ||
100 | goto error; | ||
101 | if (s->cmd & PL181_CMD_RESPONSE) { | ||
102 | -#define RWORD(n) (((uint32_t)response[n] << 24) | (response[n + 1] << 16) \ | ||
103 | - | (response[n + 2] << 8) | response[n + 3]) | ||
104 | if (rlen == 0 || (rlen == 4 && (s->cmd & PL181_CMD_LONGRESP))) | ||
105 | goto error; | ||
106 | if (rlen != 4 && rlen != 16) | ||
107 | goto error; | ||
108 | - s->response[0] = RWORD(0); | ||
109 | + s->response[0] = ldl_be_p(&response[0]); | ||
110 | if (rlen == 4) { | ||
111 | s->response[1] = s->response[2] = s->response[3] = 0; | ||
112 | } else { | ||
113 | - s->response[1] = RWORD(4); | ||
114 | - s->response[2] = RWORD(8); | ||
115 | - s->response[3] = RWORD(12) & ~1; | ||
116 | + s->response[1] = ldl_be_p(&response[4]); | ||
117 | + s->response[2] = ldl_be_p(&response[8]); | ||
118 | + s->response[3] = ldl_be_p(&response[12]) & ~1; | ||
119 | } | ||
120 | DPRINTF("Response received\n"); | ||
121 | s->status |= PL181_STATUS_CMDRESPEND; | ||
122 | -#undef RWORD | ||
123 | } else { | ||
124 | DPRINTF("Command sent\n"); | ||
125 | s->status |= PL181_STATUS_CMDSENT; | ||
126 | diff --git a/hw/sd/sdhci.c b/hw/sd/sdhci.c | ||
127 | index XXXXXXX..XXXXXXX 100644 | ||
128 | --- a/hw/sd/sdhci.c | ||
129 | +++ b/hw/sd/sdhci.c | ||
130 | @@ -XXX,XX +XXX,XX @@ static void sdhci_send_command(SDHCIState *s) | ||
131 | |||
132 | if (s->cmdreg & SDHC_CMD_RESPONSE) { | ||
133 | if (rlen == 4) { | ||
134 | - s->rspreg[0] = (response[0] << 24) | (response[1] << 16) | | ||
135 | - (response[2] << 8) | response[3]; | ||
136 | + s->rspreg[0] = ldl_be_p(response); | ||
137 | s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0; | ||
138 | trace_sdhci_response4(s->rspreg[0]); | ||
139 | } else if (rlen == 16) { | ||
140 | - s->rspreg[0] = (response[11] << 24) | (response[12] << 16) | | ||
141 | - (response[13] << 8) | response[14]; | ||
142 | - s->rspreg[1] = (response[7] << 24) | (response[8] << 16) | | ||
143 | - (response[9] << 8) | response[10]; | ||
144 | - s->rspreg[2] = (response[3] << 24) | (response[4] << 16) | | ||
145 | - (response[5] << 8) | response[6]; | ||
146 | + s->rspreg[0] = ldl_be_p(&response[11]); | ||
147 | + s->rspreg[1] = ldl_be_p(&response[7]); | ||
148 | + s->rspreg[2] = ldl_be_p(&response[3]); | ||
149 | s->rspreg[3] = (response[0] << 16) | (response[1] << 8) | | ||
150 | response[2]; | ||
151 | trace_sdhci_response16(s->rspreg[3], s->rspreg[2], | ||
152 | @@ -XXX,XX +XXX,XX @@ static void sdhci_end_transfer(SDHCIState *s) | ||
153 | trace_sdhci_end_transfer(request.cmd, request.arg); | ||
154 | sdbus_do_command(&s->sdbus, &request, response); | ||
155 | /* Auto CMD12 response goes to the upper Response register */ | ||
156 | - s->rspreg[3] = (response[0] << 24) | (response[1] << 16) | | ||
157 | - (response[2] << 8) | response[3]; | ||
158 | + s->rspreg[3] = ldl_be_p(response); | ||
159 | } | ||
160 | |||
161 | s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE | | ||
162 | diff --git a/hw/sd/ssi-sd.c b/hw/sd/ssi-sd.c | ||
163 | index XXXXXXX..XXXXXXX 100644 | ||
164 | --- a/hw/sd/ssi-sd.c | ||
165 | +++ b/hw/sd/ssi-sd.c | ||
166 | @@ -XXX,XX +XXX,XX @@ static uint32_t ssi_sd_transfer(SSISlave *dev, uint32_t val) | ||
167 | uint8_t longresp[16]; | ||
168 | /* FIXME: Check CRC. */ | ||
169 | request.cmd = s->cmd; | ||
170 | - request.arg = (s->cmdarg[0] << 24) | (s->cmdarg[1] << 16) | ||
171 | - | (s->cmdarg[2] << 8) | s->cmdarg[3]; | ||
172 | + request.arg = ldl_be_p(s->cmdarg); | ||
173 | DPRINTF("CMD%d arg 0x%08x\n", s->cmd, request.arg); | ||
174 | s->arglen = sdbus_do_command(&s->sdbus, &request, longresp); | ||
175 | if (s->arglen <= 0) { | ||
176 | @@ -XXX,XX +XXX,XX @@ static uint32_t ssi_sd_transfer(SSISlave *dev, uint32_t val) | ||
177 | /* CMD13 returns a 2-byte statuse work. Other commands | ||
178 | only return the first byte. */ | ||
179 | s->arglen = (s->cmd == 13) ? 2 : 1; | ||
180 | - cardstatus = (longresp[0] << 24) | (longresp[1] << 16) | ||
181 | - | (longresp[2] << 8) | longresp[3]; | ||
182 | + cardstatus = ldl_be_p(longresp); | ||
183 | status = 0; | ||
184 | if (((cardstatus >> 9) & 0xf) < 4) | ||
185 | status |= SSI_SDR_IDLE; | ||
186 | -- | 134 | -- |
187 | 2.17.1 | 135 | 2.20.1 |
188 | 136 | ||
189 | 137 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | Use error_report() + exit() instead of error_setg(&error_fatal), | 3 | This test boots Ubuntu Bionic on a OrangePi PC board. |
4 | as suggested by the "qapi/error.h" documentation: | ||
5 | 4 | ||
6 | Please don't error_setg(&error_fatal, ...), use error_report() and | 5 | As it requires 1GB of storage, and is slow, this test is disabled |
7 | exit(), because that's more obvious. | 6 | on automatic CI testing. |
7 | |||
8 | It is useful for workstation testing. Currently Avocado timeouts too | ||
9 | quickly, so we can't run userland commands. | ||
10 | |||
11 | The kernel image and DeviceTree blob are built by the Armbian | ||
12 | project (based on Debian): | ||
13 | https://www.armbian.com/orange-pi-pc/ | ||
14 | |||
15 | The Ubuntu image is downloaded from: | ||
16 | https://dl.armbian.com/orangepipc/Bionic_current | ||
17 | |||
18 | This test can be run using: | ||
19 | |||
20 | $ AVOCADO_ALLOW_LARGE_STORAGE=yes \ | ||
21 | avocado --show=app,console run -t machine:orangepi-pc \ | ||
22 | tests/acceptance/boot_linux_console.py | ||
23 | console: U-Boot SPL 2019.04-armbian (Nov 18 2019 - 23:08:35 +0100) | ||
24 | console: DRAM: 1024 MiB | ||
25 | console: Failed to set core voltage! Can't set CPU frequency | ||
26 | console: Trying to boot from MMC1 | ||
27 | console: U-Boot 2019.04-armbian (Nov 18 2019 - 23:08:35 +0100) Allwinner Technology | ||
28 | console: CPU: Allwinner H3 (SUN8I 0000) | ||
29 | console: Model: Xunlong Orange Pi PC | ||
30 | console: DRAM: 1 GiB | ||
31 | console: MMC: mmc@1c0f000: 0 | ||
32 | [...] | ||
33 | console: Uncompressing Linux... done, booting the kernel. | ||
34 | console: Booting Linux on physical CPU 0x0 | ||
35 | console: Linux version 5.3.9-sunxi (root@builder) (gcc version 8.3.0 (GNU Toolchain for the A-profile Architecture 8.3-2019.03 (arm-rel-8.36))) #19.11.3 SMP Mon Nov 18 18:49:43 CET 2019 | ||
36 | console: CPU: ARMv7 Processor [410fc075] revision 5 (ARMv7), cr=50c5387d | ||
37 | console: CPU: div instructions available: patching division code | ||
38 | console: CPU: PIPT / VIPT nonaliasing data cache, VIPT aliasing instruction cache | ||
39 | console: OF: fdt: Machine model: Xunlong Orange Pi PC | ||
40 | [...] | ||
41 | console: EXT4-fs (mmcblk0p1): mounted filesystem with writeback data mode. Opts: (null) | ||
42 | console: done. | ||
43 | console: Begin: Running /scripts/local-bottom ... done. | ||
44 | console: Begin: Running /scripts/init-bottom ... done. | ||
45 | console: systemd[1]: systemd 237 running in system mode. (...) | ||
46 | console: systemd[1]: Detected architecture arm. | ||
47 | console: Welcome to Ubuntu 18.04.3 LTS! | ||
48 | console: systemd[1]: Set hostname to <orangepipc>. | ||
8 | 49 | ||
9 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 50 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
10 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | 51 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> |
11 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | 52 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
12 | Reviewed-by: David Gibson <david@gibson.dropbear.id.au> | 53 | Tested-by: Alex Bennée <alex.bennee@linaro.org> |
13 | Message-id: 20180625165749.3910-4-f4bug@amsat.org | 54 | Message-id: 20200311221854.30370-17-nieklinnenbank@gmail.com |
55 | [NL: rename in commit message Raspbian to Armbian, remove vm.set_machine()] | ||
56 | [NL: changed test to boot from SD card via BootROM, added check for 7z] | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 57 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 58 | --- |
16 | device_tree.c | 23 +++++++++++++---------- | 59 | tests/acceptance/boot_linux_console.py | 48 ++++++++++++++++++++++++++ |
17 | 1 file changed, 13 insertions(+), 10 deletions(-) | 60 | 1 file changed, 48 insertions(+) |
18 | 61 | ||
19 | diff --git a/device_tree.c b/device_tree.c | 62 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py |
20 | index XXXXXXX..XXXXXXX 100644 | 63 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/device_tree.c | 64 | --- a/tests/acceptance/boot_linux_console.py |
22 | +++ b/device_tree.c | 65 | +++ b/tests/acceptance/boot_linux_console.py |
23 | @@ -XXX,XX +XXX,XX @@ static void read_fstree(void *fdt, const char *dirname) | 66 | @@ -XXX,XX +XXX,XX @@ from avocado_qemu import exec_command_and_wait_for_pattern |
24 | const char *parent_node; | 67 | from avocado_qemu import wait_for_console_pattern |
25 | 68 | from avocado.utils import process | |
26 | if (strstr(dirname, root_dir) != dirname) { | 69 | from avocado.utils import archive |
27 | - error_setg(&error_fatal, "%s: %s must be searched within %s", | 70 | +from avocado.utils.path import find_command, CmdNotFoundError |
28 | - __func__, dirname, root_dir); | 71 | |
29 | + error_report("%s: %s must be searched within %s", | 72 | +P7ZIP_AVAILABLE = True |
30 | + __func__, dirname, root_dir); | 73 | +try: |
31 | + exit(1); | 74 | + find_command('7z') |
32 | } | 75 | +except CmdNotFoundError: |
33 | parent_node = &dirname[strlen(SYSFS_DT_BASEDIR)]; | 76 | + P7ZIP_AVAILABLE = False |
34 | 77 | ||
35 | d = opendir(dirname); | 78 | class BootLinuxConsole(Test): |
36 | if (!d) { | 79 | """ |
37 | - error_setg(&error_fatal, "%s cannot open %s", __func__, dirname); | 80 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test): |
38 | - return; | 81 | exec_command_and_wait_for_pattern(self, 'reboot', |
39 | + error_report("%s cannot open %s", __func__, dirname); | 82 | 'reboot: Restarting system') |
40 | + exit(1); | 83 | |
41 | } | 84 | + @skipUnless(os.getenv('AVOCADO_ALLOW_LARGE_STORAGE'), 'storage limited') |
42 | 85 | + @skipUnless(P7ZIP_AVAILABLE, '7z not installed') | |
43 | while ((de = readdir(d)) != NULL) { | 86 | + def test_arm_orangepi_bionic(self): |
44 | @@ -XXX,XX +XXX,XX @@ static void read_fstree(void *fdt, const char *dirname) | 87 | + """ |
45 | tmpnam = g_strdup_printf("%s/%s", dirname, de->d_name); | 88 | + :avocado: tags=arch:arm |
46 | 89 | + :avocado: tags=machine:orangepi-pc | |
47 | if (lstat(tmpnam, &st) < 0) { | 90 | + """ |
48 | - error_setg(&error_fatal, "%s cannot lstat %s", __func__, tmpnam); | 91 | + |
49 | + error_report("%s cannot lstat %s", __func__, tmpnam); | 92 | + # This test download a 196MB compressed image and expand it to 932MB... |
50 | + exit(1); | 93 | + image_url = ('https://dl.armbian.com/orangepipc/archive/' |
51 | } | 94 | + 'Armbian_19.11.3_Orangepipc_bionic_current_5.3.9.7z') |
52 | 95 | + image_hash = '196a8ffb72b0123d92cea4a070894813d305c71e' | |
53 | if (S_ISREG(st.st_mode)) { | 96 | + image_path_7z = self.fetch_asset(image_url, asset_hash=image_hash) |
54 | @@ -XXX,XX +XXX,XX @@ static void read_fstree(void *fdt, const char *dirname) | 97 | + image_name = 'Armbian_19.11.3_Orangepipc_bionic_current_5.3.9.img' |
55 | gsize len; | 98 | + image_path = os.path.join(self.workdir, image_name) |
56 | 99 | + process.run("7z e -o%s %s" % (self.workdir, image_path_7z)) | |
57 | if (!g_file_get_contents(tmpnam, &val, &len, NULL)) { | 100 | + |
58 | - error_setg(&error_fatal, "%s not able to extract info from %s", | 101 | + self.vm.set_console() |
59 | - __func__, tmpnam); | 102 | + self.vm.add_args('-drive', 'file=' + image_path + ',if=sd,format=raw', |
60 | + error_report("%s not able to extract info from %s", | 103 | + '-nic', 'user', |
61 | + __func__, tmpnam); | 104 | + '-no-reboot') |
62 | + exit(1); | 105 | + self.vm.launch() |
63 | } | 106 | + |
64 | 107 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | |
65 | if (strlen(parent_node) > 0) { | 108 | + 'console=ttyS0,115200 ' |
66 | @@ -XXX,XX +XXX,XX @@ void *load_device_tree_from_sysfs(void) | 109 | + 'loglevel=7 ' |
67 | host_fdt = create_device_tree(&host_fdt_size); | 110 | + 'nosmp ' |
68 | read_fstree(host_fdt, SYSFS_DT_BASEDIR); | 111 | + 'systemd.default_timeout_start_sec=9000 ' |
69 | if (fdt_check_header(host_fdt)) { | 112 | + 'systemd.mask=armbian-zram-config.service ' |
70 | - error_setg(&error_fatal, | 113 | + 'systemd.mask=armbian-ramlog.service') |
71 | - "%s host device tree extracted into memory is invalid", | 114 | + |
72 | - __func__); | 115 | + self.wait_for_console_pattern('U-Boot SPL') |
73 | + error_report("%s host device tree extracted into memory is invalid", | 116 | + self.wait_for_console_pattern('Autoboot in ') |
74 | + __func__); | 117 | + exec_command_and_wait_for_pattern(self, ' ', '=>') |
75 | + exit(1); | 118 | + exec_command_and_wait_for_pattern(self, "setenv extraargs '" + |
76 | } | 119 | + kernel_command_line + "'", '=>') |
77 | return host_fdt; | 120 | + exec_command_and_wait_for_pattern(self, 'boot', 'Starting kernel ...'); |
78 | } | 121 | + |
122 | + self.wait_for_console_pattern('systemd[1]: Set hostname ' + | ||
123 | + 'to <orangepipc>') | ||
124 | + self.wait_for_console_pattern('Starting Load Kernel Modules...') | ||
125 | + | ||
126 | def test_s390x_s390_ccw_virtio(self): | ||
127 | """ | ||
128 | :avocado: tags=arch:s390x | ||
79 | -- | 129 | -- |
80 | 2.17.1 | 130 | 2.20.1 |
81 | 131 | ||
82 | 132 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | Use assert() instead of error_setg(&error_abort), | 3 | This test boots U-Boot then NetBSD (stored on a SD card) on |
4 | as suggested by the "qapi/error.h" documentation: | 4 | a OrangePi PC board. |
5 | 5 | ||
6 | Please don't error_setg(&error_fatal, ...), use error_report() and | 6 | As it requires ~1.3GB of storage, it is disabled by default. |
7 | exit(), because that's more obvious. | 7 | |
8 | Likewise, don't error_setg(&error_abort, ...), use assert(). | 8 | U-Boot is built by the Debian project [1], and the SD card image |
9 | is provided by the NetBSD organization [2]. | ||
10 | |||
11 | Once the compressed SD card image is downloaded (304MB) and | ||
12 | extracted, this test is fast: | ||
13 | |||
14 | $ AVOCADO_ALLOW_LARGE_STORAGE=yes \ | ||
15 | avocado --show=app,console run -t machine:orangepi-pc \ | ||
16 | tests/acceptance/boot_linux_console.py | ||
17 | console: U-Boot SPL 2020.01+dfsg-1 (Jan 08 2020 - 08:19:44 +0000) | ||
18 | console: DRAM: 1024 MiB | ||
19 | console: U-Boot 2020.01+dfsg-1 (Jan 08 2020 - 08:19:44 +0000) Allwinner Technology | ||
20 | console: CPU: Allwinner H3 (SUN8I 0000) | ||
21 | console: scanning bus usb@1c1b000 for devices... 1 USB Device(s) found | ||
22 | console: scanning bus usb@1c1d000 for devices... 1 USB Device(s) found | ||
23 | console: scanning usb for storage devices... 0 Storage Device(s) found | ||
24 | console: Hit any key to stop autoboot: 0 | ||
25 | console: => setenv bootargs root=ld0a | ||
26 | console: => setenv kernel netbsd-GENERIC.ub | ||
27 | console: => setenv fdtfile dtb/sun8i-h3-orangepi-pc.dtb | ||
28 | console: => boot | ||
29 | console: ## Booting kernel from Legacy Image at 42000000 ... | ||
30 | console: Image Name: NetBSD/earmv7hf 9.0_RC1 | ||
31 | console: Image Type: ARM Linux Kernel Image (no loading done) (uncompressed) | ||
32 | console: XIP Kernel Image (no loading done) | ||
33 | console: Loading Device Tree to 49ff6000, end 49fffe01 ... OK | ||
34 | console: Starting kernel ... | ||
35 | console: [ 1.0000000] NetBSD/evbarm (fdt) booting ... | ||
36 | console: [ 1.0000000] NetBSD 9.0 (GENERIC) #0: Fri Feb 14 00:06:28 UTC 2020 | ||
37 | console: [ 1.0000000] mkrepro@mkrepro.NetBSD.org:/usr/src/sys/arch/evbarm/compile/GENERIC | ||
38 | console: [ 1.0000000] total memory = 1024 MB | ||
39 | console: [ 1.0000000] avail memory = 1003 MB | ||
40 | console: [ 1.0000000] armfdt0 (root) | ||
41 | console: [ 1.0000000] simplebus0 at armfdt0: Xunlong Orange Pi PC | ||
42 | console: [ 1.0000000] cpu0 at cpus0: Cortex-A7 r0p5 (Cortex V7A core) | ||
43 | console: [ 1.0000000] cpu0: DC enabled IC enabled WB enabled LABT branch prediction enabled | ||
44 | console: [ 1.0000000] cpu0: 32KB/64B 2-way L1 VIPT Instruction cache | ||
45 | console: [ 1.0000000] cpu0: 32KB/64B 2-way write-back-locking-C L1 PIPT Data cache | ||
46 | console: [ 1.0000000] cpu0: 2304KB/64B 16-way write-through L2 PIPT Unified cache | ||
47 | console: [ 1.0000000] vfp0 at cpu0: NEON MPE (VFP 3.0+), rounding, NaN propagation, denormals | ||
48 | ... | ||
49 | console: [ 2.3812082] sdmmc0: SD card status: 4-bit, C0 | ||
50 | console: [ 2.3812082] ld0 at sdmmc0: <0xaa:0x5859:QEMU!:0x01:0xdeadbeef:0x062> | ||
51 | console: [ 2.4012856] ld0: 1226 MB, 622 cyl, 64 head, 63 sec, 512 bytes/sect x 2511872 sectors | ||
52 | console: [ 2.5321222] ld0: 4-bit width, High-Speed/SDR25, 50.000 MHz | ||
53 | console: [ 3.1068718] WARNING: 4 errors while detecting hardware; check system log. | ||
54 | console: [ 3.1179868] boot device: ld0 | ||
55 | console: [ 3.1470623] root on ld0a dumps on ld0b | ||
56 | console: [ 3.2464436] root file system type: ffs | ||
57 | console: [ 3.2897123] kern.module.path=/stand/evbarm/9.0/modules | ||
58 | console: Mon Feb 17 20:33:35 UTC 2020 | ||
59 | console: Starting root file system check: | ||
60 | PASS (35.96 s) | ||
61 | RESULTS : PASS 1 | ERROR 0 | FAIL 0 | SKIP 0 | WARN 0 | INTERRUPT 0 | CANCEL 0 | ||
62 | JOB TIME : 36.09 s | ||
63 | |||
64 | Note, this test only took ~65 seconds to run on Travis-CI, see: [3]. | ||
65 | |||
66 | This test is based on a description from Niek Linnenbank from [4]. | ||
67 | |||
68 | [1] https://wiki.debian.org/InstallingDebianOn/Allwinner#Creating_a_bootable_SD_Card_with_u-boot | ||
69 | [2] https://wiki.netbsd.org/ports/evbarm/allwinner/ | ||
70 | [3] https://travis-ci.org/philmd/qemu/jobs/638823612#L3778 | ||
71 | [4] https://www.mail-archive.com/qemu-devel@nongnu.org/msg669347.html | ||
9 | 72 | ||
10 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 73 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
11 | Acked-by: John Snow <jsnow@redhat.com> | 74 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> |
12 | Message-id: 20180625165749.3910-2-f4bug@amsat.org | 75 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
76 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
77 | Message-id: 20200311221854.30370-18-nieklinnenbank@gmail.com | ||
78 | [NL: changed test to use NetBSD 9.0 final release and -global allwinner-rtc.base-year] | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 79 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 80 | --- |
15 | hw/block/fdc.c | 9 +-------- | 81 | tests/acceptance/boot_linux_console.py | 70 ++++++++++++++++++++++++++ |
16 | 1 file changed, 1 insertion(+), 8 deletions(-) | 82 | 1 file changed, 70 insertions(+) |
17 | 83 | ||
18 | diff --git a/hw/block/fdc.c b/hw/block/fdc.c | 84 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py |
19 | index XXXXXXX..XXXXXXX 100644 | 85 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/block/fdc.c | 86 | --- a/tests/acceptance/boot_linux_console.py |
21 | +++ b/hw/block/fdc.c | 87 | +++ b/tests/acceptance/boot_linux_console.py |
22 | @@ -XXX,XX +XXX,XX @@ static int pick_geometry(FDrive *drv) | 88 | @@ -XXX,XX +XXX,XX @@ import shutil |
23 | nb_sectors, | 89 | from avocado import skipUnless |
24 | FloppyDriveType_str(parse->drive)); | 90 | from avocado_qemu import Test |
25 | } | 91 | from avocado_qemu import exec_command_and_wait_for_pattern |
26 | + assert(type_match != -1 && "misconfigured fd_format"); | 92 | +from avocado_qemu import interrupt_interactive_console_until_pattern |
27 | match = type_match; | 93 | from avocado_qemu import wait_for_console_pattern |
28 | } | 94 | from avocado.utils import process |
29 | - | 95 | from avocado.utils import archive |
30 | - /* No match of any kind found -- fd_format is misconfigured, abort. */ | 96 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test): |
31 | - if (match == -1) { | 97 | 'to <orangepipc>') |
32 | - error_setg(&error_abort, "No candidate geometries present in table " | 98 | self.wait_for_console_pattern('Starting Load Kernel Modules...') |
33 | - " for floppy drive type '%s'", | 99 | |
34 | - FloppyDriveType_str(drv->drive)); | 100 | + @skipUnless(os.getenv('AVOCADO_ALLOW_LARGE_STORAGE'), 'storage limited') |
35 | - } | 101 | + def test_arm_orangepi_uboot_netbsd9(self): |
36 | - | 102 | + """ |
37 | parse = &(fd_formats[match]); | 103 | + :avocado: tags=arch:arm |
38 | 104 | + :avocado: tags=machine:orangepi-pc | |
39 | out: | 105 | + """ |
106 | + # This test download a 304MB compressed image and expand it to 1.3GB... | ||
107 | + deb_url = ('http://snapshot.debian.org/archive/debian/' | ||
108 | + '20200108T145233Z/pool/main/u/u-boot/' | ||
109 | + 'u-boot-sunxi_2020.01%2Bdfsg-1_armhf.deb') | ||
110 | + deb_hash = 'f67f404a80753ca3d1258f13e38f2b060e13db99' | ||
111 | + deb_path = self.fetch_asset(deb_url, asset_hash=deb_hash) | ||
112 | + # We use the common OrangePi PC 'plus' build of U-Boot for our secondary | ||
113 | + # program loader (SPL). We will then set the path to the more specific | ||
114 | + # OrangePi "PC" device tree blob with 'setenv fdtfile' in U-Boot prompt, | ||
115 | + # before to boot NetBSD. | ||
116 | + uboot_path = '/usr/lib/u-boot/orangepi_plus/u-boot-sunxi-with-spl.bin' | ||
117 | + uboot_path = self.extract_from_deb(deb_path, uboot_path) | ||
118 | + image_url = ('https://cdn.netbsd.org/pub/NetBSD/NetBSD-9.0/' | ||
119 | + 'evbarm-earmv7hf/binary/gzimg/armv7.img.gz') | ||
120 | + image_hash = '2babb29d36d8360adcb39c09e31060945259917a' | ||
121 | + image_path_gz = self.fetch_asset(image_url, asset_hash=image_hash) | ||
122 | + image_path = os.path.join(self.workdir, 'armv7.img') | ||
123 | + image_drive_args = 'if=sd,format=raw,snapshot=on,file=' + image_path | ||
124 | + archive.gzip_uncompress(image_path_gz, image_path) | ||
125 | + | ||
126 | + # dd if=u-boot-sunxi-with-spl.bin of=armv7.img bs=1K seek=8 conv=notrunc | ||
127 | + with open(uboot_path, 'rb') as f_in: | ||
128 | + with open(image_path, 'r+b') as f_out: | ||
129 | + f_out.seek(8 * 1024) | ||
130 | + shutil.copyfileobj(f_in, f_out) | ||
131 | + | ||
132 | + # Extend image, to avoid that NetBSD thinks the partition | ||
133 | + # inside the image is larger than device size itself | ||
134 | + f_out.seek(0, 2) | ||
135 | + f_out.seek(64 * 1024 * 1024, 1) | ||
136 | + f_out.write(bytearray([0x00])) | ||
137 | + | ||
138 | + self.vm.set_console() | ||
139 | + self.vm.add_args('-nic', 'user', | ||
140 | + '-drive', image_drive_args, | ||
141 | + '-global', 'allwinner-rtc.base-year=2000', | ||
142 | + '-no-reboot') | ||
143 | + self.vm.launch() | ||
144 | + wait_for_console_pattern(self, 'U-Boot 2020.01+dfsg-1') | ||
145 | + interrupt_interactive_console_until_pattern(self, | ||
146 | + 'Hit any key to stop autoboot:', | ||
147 | + 'switch to partitions #0, OK') | ||
148 | + | ||
149 | + exec_command_and_wait_for_pattern(self, '', '=>') | ||
150 | + cmd = 'setenv bootargs root=ld0a' | ||
151 | + exec_command_and_wait_for_pattern(self, cmd, '=>') | ||
152 | + cmd = 'setenv kernel netbsd-GENERIC.ub' | ||
153 | + exec_command_and_wait_for_pattern(self, cmd, '=>') | ||
154 | + cmd = 'setenv fdtfile dtb/sun8i-h3-orangepi-pc.dtb' | ||
155 | + exec_command_and_wait_for_pattern(self, cmd, '=>') | ||
156 | + cmd = ("setenv bootcmd 'fatload mmc 0:1 ${kernel_addr_r} ${kernel}; " | ||
157 | + "fatload mmc 0:1 ${fdt_addr_r} ${fdtfile}; " | ||
158 | + "fdt addr ${fdt_addr_r}; " | ||
159 | + "bootm ${kernel_addr_r} - ${fdt_addr_r}'") | ||
160 | + exec_command_and_wait_for_pattern(self, cmd, '=>') | ||
161 | + | ||
162 | + exec_command_and_wait_for_pattern(self, 'boot', | ||
163 | + 'Booting kernel from Legacy Image') | ||
164 | + wait_for_console_pattern(self, 'Starting kernel ...') | ||
165 | + wait_for_console_pattern(self, 'NetBSD 9.0 (GENERIC)') | ||
166 | + # Wait for user-space | ||
167 | + wait_for_console_pattern(self, 'Starting root file system check') | ||
168 | + | ||
169 | def test_s390x_s390_ccw_virtio(self): | ||
170 | """ | ||
171 | :avocado: tags=arch:s390x | ||
40 | -- | 172 | -- |
41 | 2.17.1 | 173 | 2.20.1 |
42 | 174 | ||
43 | 175 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | There is no need to re-set these 9 features already | 3 | The Xunlong Orange Pi PC machine is a functional ARM machine |
4 | implied by the call to aarch64_a57_initfn. | 4 | based on the Allwinner H3 System-on-Chip. It supports mainline |
5 | 5 | Linux, U-Boot, NetBSD and is covered by acceptance tests. | |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | This commit adds a documentation text file with a description |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | of the machine and instructions for the user. |
9 | Message-id: 20180629001538.11415-4-richard.henderson@linaro.org | 9 | |
10 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
11 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
12 | Message-id: 20200311221854.30370-19-nieklinnenbank@gmail.com | ||
13 | [PMM: moved file into docs/system/arm to match the reorg | ||
14 | of the arm target part of the docs; tweaked heading to | ||
15 | match other boards] | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 17 | --- |
12 | target/arm/cpu64.c | 9 --------- | 18 | MAINTAINERS | 1 + |
13 | 1 file changed, 9 deletions(-) | 19 | docs/system/arm/orangepi.rst | 253 +++++++++++++++++++++++++++++++++++ |
14 | 20 | docs/system/target-arm.rst | 2 + | |
15 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 21 | 3 files changed, 256 insertions(+) |
22 | create mode 100644 docs/system/arm/orangepi.rst | ||
23 | |||
24 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
16 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/cpu64.c | 26 | --- a/MAINTAINERS |
18 | +++ b/target/arm/cpu64.c | 27 | +++ b/MAINTAINERS |
19 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 28 | @@ -XXX,XX +XXX,XX @@ S: Maintained |
20 | * whereas the architecture requires them to be present in both if | 29 | F: hw/*/allwinner-h3* |
21 | * present in either. | 30 | F: include/hw/*/allwinner-h3* |
22 | */ | 31 | F: hw/arm/orangepi.c |
23 | - set_feature(&cpu->env, ARM_FEATURE_V8); | 32 | +F: docs/system/orangepi.rst |
24 | - set_feature(&cpu->env, ARM_FEATURE_VFP4); | 33 | |
25 | - set_feature(&cpu->env, ARM_FEATURE_NEON); | 34 | ARM PrimeCell and CMSDK devices |
26 | - set_feature(&cpu->env, ARM_FEATURE_AARCH64); | 35 | M: Peter Maydell <peter.maydell@linaro.org> |
27 | - set_feature(&cpu->env, ARM_FEATURE_V8_AES); | 36 | diff --git a/docs/system/arm/orangepi.rst b/docs/system/arm/orangepi.rst |
28 | - set_feature(&cpu->env, ARM_FEATURE_V8_SHA1); | 37 | new file mode 100644 |
29 | - set_feature(&cpu->env, ARM_FEATURE_V8_SHA256); | 38 | index XXXXXXX..XXXXXXX |
30 | set_feature(&cpu->env, ARM_FEATURE_V8_SHA512); | 39 | --- /dev/null |
31 | set_feature(&cpu->env, ARM_FEATURE_V8_SHA3); | 40 | +++ b/docs/system/arm/orangepi.rst |
32 | set_feature(&cpu->env, ARM_FEATURE_V8_SM3); | 41 | @@ -XXX,XX +XXX,XX @@ |
33 | set_feature(&cpu->env, ARM_FEATURE_V8_SM4); | 42 | +Orange Pi PC (``orangepi-pc``) |
34 | - set_feature(&cpu->env, ARM_FEATURE_V8_PMULL); | 43 | +^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ |
35 | - set_feature(&cpu->env, ARM_FEATURE_CRC); | 44 | + |
36 | set_feature(&cpu->env, ARM_FEATURE_V8_ATOMICS); | 45 | +The Xunlong Orange Pi PC is an Allwinner H3 System on Chip |
37 | set_feature(&cpu->env, ARM_FEATURE_V8_RDM); | 46 | +based embedded computer with mainline support in both U-Boot |
38 | set_feature(&cpu->env, ARM_FEATURE_V8_DOTPROD); | 47 | +and Linux. The board comes with a Quad Core Cortex-A7 @ 1.3GHz, |
48 | +1GiB RAM, 100Mbit ethernet, USB, SD/MMC, USB, HDMI and | ||
49 | +various other I/O. | ||
50 | + | ||
51 | +Supported devices | ||
52 | +""""""""""""""""" | ||
53 | + | ||
54 | +The Orange Pi PC machine supports the following devices: | ||
55 | + | ||
56 | + * SMP (Quad Core Cortex-A7) | ||
57 | + * Generic Interrupt Controller configuration | ||
58 | + * SRAM mappings | ||
59 | + * SDRAM controller | ||
60 | + * Real Time Clock | ||
61 | + * Timer device (re-used from Allwinner A10) | ||
62 | + * UART | ||
63 | + * SD/MMC storage controller | ||
64 | + * EMAC ethernet | ||
65 | + * USB 2.0 interfaces | ||
66 | + * Clock Control Unit | ||
67 | + * System Control module | ||
68 | + * Security Identifier device | ||
69 | + | ||
70 | +Limitations | ||
71 | +""""""""""" | ||
72 | + | ||
73 | +Currently, Orange Pi PC does *not* support the following features: | ||
74 | + | ||
75 | +- Graphical output via HDMI, GPU and/or the Display Engine | ||
76 | +- Audio output | ||
77 | +- Hardware Watchdog | ||
78 | + | ||
79 | +Also see the 'unimplemented' array in the Allwinner H3 SoC module | ||
80 | +for a complete list of unimplemented I/O devices: ``./hw/arm/allwinner-h3.c`` | ||
81 | + | ||
82 | +Boot options | ||
83 | +"""""""""""" | ||
84 | + | ||
85 | +The Orange Pi PC machine can start using the standard -kernel functionality | ||
86 | +for loading a Linux kernel or ELF executable. Additionally, the Orange Pi PC | ||
87 | +machine can also emulate the BootROM which is present on an actual Allwinner H3 | ||
88 | +based SoC, which loads the bootloader from a SD card, specified via the -sd argument | ||
89 | +to qemu-system-arm. | ||
90 | + | ||
91 | +Machine-specific options | ||
92 | +"""""""""""""""""""""""" | ||
93 | + | ||
94 | +The following machine-specific options are supported: | ||
95 | + | ||
96 | +- allwinner-rtc.base-year=YYYY | ||
97 | + | ||
98 | + The Allwinner RTC device is automatically created by the Orange Pi PC machine | ||
99 | + and uses a default base year value which can be overridden using the 'base-year' property. | ||
100 | + The base year is the actual represented year when the RTC year value is zero. | ||
101 | + This option can be used in case the target operating system driver uses a different | ||
102 | + base year value. The minimum value for the base year is 1900. | ||
103 | + | ||
104 | +- allwinner-sid.identifier=abcd1122-a000-b000-c000-12345678ffff | ||
105 | + | ||
106 | + The Security Identifier value can be read by the guest. | ||
107 | + For example, U-Boot uses it to determine a unique MAC address. | ||
108 | + | ||
109 | +The above machine-specific options can be specified in qemu-system-arm | ||
110 | +via the '-global' argument, for example: | ||
111 | + | ||
112 | +.. code-block:: bash | ||
113 | + | ||
114 | + $ qemu-system-arm -M orangepi-pc -sd mycard.img \ | ||
115 | + -global allwinner-rtc.base-year=2000 | ||
116 | + | ||
117 | +Running mainline Linux | ||
118 | +"""""""""""""""""""""" | ||
119 | + | ||
120 | +Mainline Linux kernels from 4.19 up to latest master are known to work. | ||
121 | +To build a Linux mainline kernel that can be booted by the Orange Pi PC machine, | ||
122 | +simply configure the kernel using the sunxi_defconfig configuration: | ||
123 | + | ||
124 | +.. code-block:: bash | ||
125 | + | ||
126 | + $ ARCH=arm CROSS_COMPILE=arm-linux-gnueabi- make mrproper | ||
127 | + $ ARCH=arm CROSS_COMPILE=arm-linux-gnueabi- make sunxi_defconfig | ||
128 | + | ||
129 | +To be able to use USB storage, you need to manually enable the corresponding | ||
130 | +configuration item. Start the kconfig configuration tool: | ||
131 | + | ||
132 | +.. code-block:: bash | ||
133 | + | ||
134 | + $ ARCH=arm CROSS_COMPILE=arm-linux-gnueabi- make menuconfig | ||
135 | + | ||
136 | +Navigate to the following item, enable it and save your configuration: | ||
137 | + | ||
138 | + Device Drivers > USB support > USB Mass Storage support | ||
139 | + | ||
140 | +Build the Linux kernel with: | ||
141 | + | ||
142 | +.. code-block:: bash | ||
143 | + | ||
144 | + $ ARCH=arm CROSS_COMPILE=arm-linux-gnueabi- make | ||
145 | + | ||
146 | +To boot the newly build linux kernel in QEMU with the Orange Pi PC machine, use: | ||
147 | + | ||
148 | +.. code-block:: bash | ||
149 | + | ||
150 | + $ qemu-system-arm -M orangepi-pc -nic user -nographic \ | ||
151 | + -kernel /path/to/linux/arch/arm/boot/zImage \ | ||
152 | + -append 'console=ttyS0,115200' \ | ||
153 | + -dtb /path/to/linux/arch/arm/boot/dts/sun8i-h3-orangepi-pc.dtb | ||
154 | + | ||
155 | +Orange Pi PC images | ||
156 | +""""""""""""""""""" | ||
157 | + | ||
158 | +Note that the mainline kernel does not have a root filesystem. You may provide it | ||
159 | +with an official Orange Pi PC image from the official website: | ||
160 | + | ||
161 | + http://www.orangepi.org/downloadresources/ | ||
162 | + | ||
163 | +Another possibility is to run an Armbian image for Orange Pi PC which | ||
164 | +can be downloaded from: | ||
165 | + | ||
166 | + https://www.armbian.com/orange-pi-pc/ | ||
167 | + | ||
168 | +Alternatively, you can also choose to build you own image with buildroot | ||
169 | +using the orangepi_pc_defconfig. Also see https://buildroot.org for more information. | ||
170 | + | ||
171 | +You can choose to attach the selected image either as an SD card or as USB mass storage. | ||
172 | +For example, to boot using the Orange Pi PC Debian image on SD card, simply add the -sd | ||
173 | +argument and provide the proper root= kernel parameter: | ||
174 | + | ||
175 | +.. code-block:: bash | ||
176 | + | ||
177 | + $ qemu-system-arm -M orangepi-pc -nic user -nographic \ | ||
178 | + -kernel /path/to/linux/arch/arm/boot/zImage \ | ||
179 | + -append 'console=ttyS0,115200 root=/dev/mmcblk0p2' \ | ||
180 | + -dtb /path/to/linux/arch/arm/boot/dts/sun8i-h3-orangepi-pc.dtb \ | ||
181 | + -sd OrangePi_pc_debian_stretch_server_linux5.3.5_v1.0.img | ||
182 | + | ||
183 | +To attach the image as an USB mass storage device to the machine, | ||
184 | +simply append to the command: | ||
185 | + | ||
186 | +.. code-block:: bash | ||
187 | + | ||
188 | + -drive if=none,id=stick,file=myimage.img \ | ||
189 | + -device usb-storage,bus=usb-bus.0,drive=stick | ||
190 | + | ||
191 | +Instead of providing a custom Linux kernel via the -kernel command you may also | ||
192 | +choose to let the Orange Pi PC machine load the bootloader from SD card, just like | ||
193 | +a real board would do using the BootROM. Simply pass the selected image via the -sd | ||
194 | +argument and remove the -kernel, -append, -dbt and -initrd arguments: | ||
195 | + | ||
196 | +.. code-block:: bash | ||
197 | + | ||
198 | + $ qemu-system-arm -M orangepi-pc -nic user -nographic \ | ||
199 | + -sd Armbian_19.11.3_Orangepipc_buster_current_5.3.9.img | ||
200 | + | ||
201 | +Note that both the official Orange Pi PC images and Armbian images start | ||
202 | +a lot of userland programs via systemd. Depending on the host hardware and OS, | ||
203 | +they may be slow to emulate, especially due to emulating the 4 cores. | ||
204 | +To help reduce the performance slow down due to emulating the 4 cores, you can | ||
205 | +give the following kernel parameters via U-Boot (or via -append): | ||
206 | + | ||
207 | +.. code-block:: bash | ||
208 | + | ||
209 | + => setenv extraargs 'systemd.default_timeout_start_sec=9000 loglevel=7 nosmp console=ttyS0,115200' | ||
210 | + | ||
211 | +Running U-Boot | ||
212 | +"""""""""""""" | ||
213 | + | ||
214 | +U-Boot mainline can be build and configured using the orangepi_pc_defconfig | ||
215 | +using similar commands as describe above for Linux. Note that it is recommended | ||
216 | +for development/testing to select the following configuration setting in U-Boot: | ||
217 | + | ||
218 | + Device Tree Control > Provider for DTB for DT Control > Embedded DTB | ||
219 | + | ||
220 | +To start U-Boot using the Orange Pi PC machine, provide the | ||
221 | +u-boot binary to the -kernel argument: | ||
222 | + | ||
223 | +.. code-block:: bash | ||
224 | + | ||
225 | + $ qemu-system-arm -M orangepi-pc -nic user -nographic \ | ||
226 | + -kernel /path/to/uboot/u-boot -sd disk.img | ||
227 | + | ||
228 | +Use the following U-boot commands to load and boot a Linux kernel from SD card: | ||
229 | + | ||
230 | +.. code-block:: bash | ||
231 | + | ||
232 | + => setenv bootargs console=ttyS0,115200 | ||
233 | + => ext2load mmc 0 0x42000000 zImage | ||
234 | + => ext2load mmc 0 0x43000000 sun8i-h3-orangepi-pc.dtb | ||
235 | + => bootz 0x42000000 - 0x43000000 | ||
236 | + | ||
237 | +Running NetBSD | ||
238 | +"""""""""""""" | ||
239 | + | ||
240 | +The NetBSD operating system also includes support for Allwinner H3 based boards, | ||
241 | +including the Orange Pi PC. NetBSD 9.0 is known to work best for the Orange Pi PC | ||
242 | +board and provides a fully working system with serial console, networking and storage. | ||
243 | +For the Orange Pi PC machine, get the 'evbarm-earmv7hf' based image from: | ||
244 | + | ||
245 | + https://cdn.netbsd.org/pub/NetBSD/NetBSD-9.0/evbarm-earmv7hf/binary/gzimg/armv7.img.gz | ||
246 | + | ||
247 | +The image requires manually installing U-Boot in the image. Build U-Boot with | ||
248 | +the orangepi_pc_defconfig configuration as described in the previous section. | ||
249 | +Next, unzip the NetBSD image and write the U-Boot binary including SPL using: | ||
250 | + | ||
251 | +.. code-block:: bash | ||
252 | + | ||
253 | + $ gunzip armv7.img.gz | ||
254 | + $ dd if=/path/to/u-boot-sunxi-with-spl.bin of=armv7.img bs=1024 seek=8 conv=notrunc | ||
255 | + | ||
256 | +Finally, before starting the machine the SD image must be extended such | ||
257 | +that the NetBSD kernel will not conclude the NetBSD partition is larger than | ||
258 | +the emulated SD card: | ||
259 | + | ||
260 | +.. code-block:: bash | ||
261 | + | ||
262 | + $ dd if=/dev/zero bs=1M count=64 >> armv7.img | ||
263 | + | ||
264 | +Start the machine using the following command: | ||
265 | + | ||
266 | +.. code-block:: bash | ||
267 | + | ||
268 | + $ qemu-system-arm -M orangepi-pc -nic user -nographic \ | ||
269 | + -sd armv7.img -global allwinner-rtc.base-year=2000 | ||
270 | + | ||
271 | +At the U-Boot stage, interrupt the automatic boot process by pressing a key | ||
272 | +and set the following environment variables before booting: | ||
273 | + | ||
274 | +.. code-block:: bash | ||
275 | + | ||
276 | + => setenv bootargs root=ld0a | ||
277 | + => setenv kernel netbsd-GENERIC.ub | ||
278 | + => setenv fdtfile dtb/sun8i-h3-orangepi-pc.dtb | ||
279 | + => setenv bootcmd 'fatload mmc 0:1 ${kernel_addr_r} ${kernel}; fatload mmc 0:1 ${fdt_addr_r} ${fdtfile}; fdt addr ${fdt_addr_r}; bootm ${kernel_addr_r} - ${fdt_addr_r}' | ||
280 | + | ||
281 | +Optionally you may save the environment variables to SD card with 'saveenv'. | ||
282 | +To continue booting simply give the 'boot' command and NetBSD boots. | ||
283 | + | ||
284 | +Orange Pi PC acceptance tests | ||
285 | +""""""""""""""""""""""""""""" | ||
286 | + | ||
287 | +The Orange Pi PC machine has several acceptance tests included. | ||
288 | +To run the whole set of tests, build QEMU from source and simply | ||
289 | +provide the following command: | ||
290 | + | ||
291 | +.. code-block:: bash | ||
292 | + | ||
293 | + $ AVOCADO_ALLOW_LARGE_STORAGE=yes avocado --show=app,console run \ | ||
294 | + -t machine:orangepi-pc tests/acceptance/boot_linux_console.py | ||
295 | diff --git a/docs/system/target-arm.rst b/docs/system/target-arm.rst | ||
296 | index XXXXXXX..XXXXXXX 100644 | ||
297 | --- a/docs/system/target-arm.rst | ||
298 | +++ b/docs/system/target-arm.rst | ||
299 | @@ -XXX,XX +XXX,XX @@ undocumented; you can get a complete list by running | ||
300 | ``qemu-system-aarch64 --machine help``. | ||
301 | |||
302 | .. toctree:: | ||
303 | + :maxdepth: 1 | ||
304 | |||
305 | arm/integratorcp | ||
306 | arm/versatile | ||
307 | @@ -XXX,XX +XXX,XX @@ undocumented; you can get a complete list by running | ||
308 | arm/stellaris | ||
309 | arm/musicpal | ||
310 | arm/sx1 | ||
311 | + arm/orangepi | ||
312 | |||
313 | Arm CPU features | ||
314 | ================ | ||
39 | -- | 315 | -- |
40 | 2.17.1 | 316 | 2.20.1 |
41 | 317 | ||
42 | 318 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | When running dtc on the guest /proc/device-tree we get the | 3 | Mention 'max' value in the gic-version property description. |
4 | following warning: Warning (unit_address_vs_reg): Node /memory | ||
5 | has a reg or ranges property, but no unit name". | ||
6 | |||
7 | Let's fix that by adding the unit address to the node name. We also | ||
8 | don't create the /memory node anymore in create_fdt(). We directly | ||
9 | create it in load_dtb. /chosen still needs to be created in create_fdt | ||
10 | as the uart needs it. In case the user provided his own dtb, we nop | ||
11 | all memory nodes found in root and create new one(s). | ||
12 | 4 | ||
13 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | 5 | Signed-off-by: Eric Auger <eric.auger@redhat.com> |
14 | Message-id: 1530044492-24921-4-git-send-email-eric.auger@redhat.com | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Andrew Jones <drjones@redhat.com> |
8 | Message-id: 20200311131618.7187-2-eric.auger@redhat.com | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 10 | --- |
18 | hw/arm/boot.c | 41 +++++++++++++++++++++++------------------ | 11 | hw/arm/virt.c | 3 ++- |
19 | hw/arm/virt.c | 7 +------ | 12 | 1 file changed, 2 insertions(+), 1 deletion(-) |
20 | 2 files changed, 24 insertions(+), 24 deletions(-) | ||
21 | 13 | ||
22 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | ||
23 | index XXXXXXX..XXXXXXX 100644 | ||
24 | --- a/hw/arm/boot.c | ||
25 | +++ b/hw/arm/boot.c | ||
26 | @@ -XXX,XX +XXX,XX @@ int arm_load_dtb(hwaddr addr, const struct arm_boot_info *binfo, | ||
27 | hwaddr addr_limit, AddressSpace *as) | ||
28 | { | ||
29 | void *fdt = NULL; | ||
30 | - int size, rc; | ||
31 | + int size, rc, n = 0; | ||
32 | uint32_t acells, scells; | ||
33 | char *nodename; | ||
34 | unsigned int i; | ||
35 | hwaddr mem_base, mem_len; | ||
36 | + char **node_path; | ||
37 | + Error *err = NULL; | ||
38 | |||
39 | if (binfo->dtb_filename) { | ||
40 | char *filename; | ||
41 | @@ -XXX,XX +XXX,XX @@ int arm_load_dtb(hwaddr addr, const struct arm_boot_info *binfo, | ||
42 | goto fail; | ||
43 | } | ||
44 | |||
45 | + /* nop all root nodes matching /memory or /memory@unit-address */ | ||
46 | + node_path = qemu_fdt_node_unit_path(fdt, "memory", &err); | ||
47 | + if (err) { | ||
48 | + error_report_err(err); | ||
49 | + goto fail; | ||
50 | + } | ||
51 | + while (node_path[n]) { | ||
52 | + if (g_str_has_prefix(node_path[n], "/memory")) { | ||
53 | + qemu_fdt_nop_node(fdt, node_path[n]); | ||
54 | + } | ||
55 | + n++; | ||
56 | + } | ||
57 | + g_strfreev(node_path); | ||
58 | + | ||
59 | if (nb_numa_nodes > 0) { | ||
60 | - /* | ||
61 | - * Turn the /memory node created before into a NOP node, then create | ||
62 | - * /memory@addr nodes for all numa nodes respectively. | ||
63 | - */ | ||
64 | - qemu_fdt_nop_node(fdt, "/memory"); | ||
65 | mem_base = binfo->loader_start; | ||
66 | for (i = 0; i < nb_numa_nodes; i++) { | ||
67 | mem_len = numa_info[i].node_mem; | ||
68 | @@ -XXX,XX +XXX,XX @@ int arm_load_dtb(hwaddr addr, const struct arm_boot_info *binfo, | ||
69 | g_free(nodename); | ||
70 | } | ||
71 | } else { | ||
72 | - Error *err = NULL; | ||
73 | + nodename = g_strdup_printf("/memory@%" PRIx64, binfo->loader_start); | ||
74 | + qemu_fdt_add_subnode(fdt, nodename); | ||
75 | + qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory"); | ||
76 | |||
77 | - rc = fdt_path_offset(fdt, "/memory"); | ||
78 | - if (rc < 0) { | ||
79 | - qemu_fdt_add_subnode(fdt, "/memory"); | ||
80 | - } | ||
81 | - | ||
82 | - if (!qemu_fdt_getprop(fdt, "/memory", "device_type", NULL, &err)) { | ||
83 | - qemu_fdt_setprop_string(fdt, "/memory", "device_type", "memory"); | ||
84 | - } | ||
85 | - | ||
86 | - rc = qemu_fdt_setprop_sized_cells(fdt, "/memory", "reg", | ||
87 | + rc = qemu_fdt_setprop_sized_cells(fdt, nodename, "reg", | ||
88 | acells, binfo->loader_start, | ||
89 | scells, binfo->ram_size); | ||
90 | if (rc < 0) { | ||
91 | - fprintf(stderr, "couldn't set /memory/reg\n"); | ||
92 | + fprintf(stderr, "couldn't set %s reg\n", nodename); | ||
93 | goto fail; | ||
94 | } | ||
95 | + g_free(nodename); | ||
96 | } | ||
97 | |||
98 | rc = fdt_path_offset(fdt, "/chosen"); | ||
99 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 14 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
100 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
101 | --- a/hw/arm/virt.c | 16 | --- a/hw/arm/virt.c |
102 | +++ b/hw/arm/virt.c | 17 | +++ b/hw/arm/virt.c |
103 | @@ -XXX,XX +XXX,XX @@ static void create_fdt(VirtMachineState *vms) | 18 | @@ -XXX,XX +XXX,XX @@ static void virt_instance_init(Object *obj) |
104 | qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2); | 19 | virt_set_gic_version, NULL); |
105 | qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2); | 20 | object_property_set_description(obj, "gic-version", |
106 | 21 | "Set GIC version. " | |
107 | - /* | 22 | - "Valid values are 2, 3 and host", NULL); |
108 | - * /chosen and /memory nodes must exist for load_dtb | 23 | + "Valid values are 2, 3, host and max", |
109 | - * to fill in necessary properties later | 24 | + NULL); |
110 | - */ | 25 | |
111 | + /* /chosen must exist for load_dtb to fill in necessary properties later */ | 26 | vms->highmem_ecam = !vmc->no_highmem_ecam; |
112 | qemu_fdt_add_subnode(fdt, "/chosen"); | 27 | |
113 | - qemu_fdt_add_subnode(fdt, "/memory"); | ||
114 | - qemu_fdt_setprop_string(fdt, "/memory", "device_type", "memory"); | ||
115 | |||
116 | /* Clock node, for the benefit of the UART. The kernel device tree | ||
117 | * binding documentation claims the PL011 node clock properties are | ||
118 | -- | 28 | -- |
119 | 2.17.1 | 29 | 2.20.1 |
120 | 30 | ||
121 | 31 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Leave ARM_CP_SVE, removing ARM_CP_FPU; the sve_access_check | 3 | We plan to introduce yet another value for the gic version (nosel). |
4 | produced by the flag already includes fp_access_check. If | 4 | As we already use exotic values such as 0 and -1, let's introduce |
5 | we also check ARM_CP_FPU the double fp_access_check asserts. | 5 | a dedicated enum type and let vms->gic_version take this |
6 | type. | ||
6 | 7 | ||
7 | Reported-by: Laurent Desnogues <laurent.desnogues@gmail.com> | 8 | Signed-off-by: Eric Auger <eric.auger@redhat.com> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Reviewed-by: Andrew Jones <drjones@redhat.com> |
11 | Reviewed-by: Laurent Desnogues <laurent.desnogues@gmail.com> | 12 | Message-id: 20200311131618.7187-3-eric.auger@redhat.com |
12 | Message-id: 20180629001538.11415-3-richard.henderson@linaro.org | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 14 | --- |
15 | target/arm/helper.c | 8 ++++---- | 15 | include/hw/arm/virt.h | 11 +++++++++-- |
16 | target/arm/translate-a64.c | 5 ++--- | 16 | hw/arm/virt.c | 30 +++++++++++++++--------------- |
17 | 2 files changed, 6 insertions(+), 7 deletions(-) | 17 | 2 files changed, 24 insertions(+), 17 deletions(-) |
18 | 18 | ||
19 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 19 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h |
20 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/helper.c | 21 | --- a/include/hw/arm/virt.h |
22 | +++ b/target/arm/helper.c | 22 | +++ b/include/hw/arm/virt.h |
23 | @@ -XXX,XX +XXX,XX @@ static void zcr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 23 | @@ -XXX,XX +XXX,XX @@ typedef enum VirtIOMMUType { |
24 | static const ARMCPRegInfo zcr_el1_reginfo = { | 24 | VIRT_IOMMU_VIRTIO, |
25 | .name = "ZCR_EL1", .state = ARM_CP_STATE_AA64, | 25 | } VirtIOMMUType; |
26 | .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 2, .opc2 = 0, | 26 | |
27 | - .access = PL1_RW, .type = ARM_CP_SVE | ARM_CP_FPU, | 27 | +typedef enum VirtGICType { |
28 | + .access = PL1_RW, .type = ARM_CP_SVE, | 28 | + VIRT_GIC_VERSION_MAX, |
29 | .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[1]), | 29 | + VIRT_GIC_VERSION_HOST, |
30 | .writefn = zcr_write, .raw_writefn = raw_write | 30 | + VIRT_GIC_VERSION_2, |
31 | }; | 31 | + VIRT_GIC_VERSION_3, |
32 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo zcr_el1_reginfo = { | 32 | +} VirtGICType; |
33 | static const ARMCPRegInfo zcr_el2_reginfo = { | 33 | + |
34 | .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64, | 34 | typedef struct MemMapEntry { |
35 | .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0, | 35 | hwaddr base; |
36 | - .access = PL2_RW, .type = ARM_CP_SVE | ARM_CP_FPU, | 36 | hwaddr size; |
37 | + .access = PL2_RW, .type = ARM_CP_SVE, | 37 | @@ -XXX,XX +XXX,XX @@ typedef struct { |
38 | .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[2]), | 38 | bool highmem_ecam; |
39 | .writefn = zcr_write, .raw_writefn = raw_write | 39 | bool its; |
40 | }; | 40 | bool virt; |
41 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo zcr_el2_reginfo = { | 41 | - int32_t gic_version; |
42 | static const ARMCPRegInfo zcr_no_el2_reginfo = { | 42 | + VirtGICType gic_version; |
43 | .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64, | 43 | VirtIOMMUType iommu; |
44 | .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0, | 44 | uint16_t virtio_iommu_bdf; |
45 | - .access = PL2_RW, .type = ARM_CP_SVE | ARM_CP_FPU, | 45 | struct arm_boot_info bootinfo; |
46 | + .access = PL2_RW, .type = ARM_CP_SVE, | 46 | @@ -XXX,XX +XXX,XX @@ static inline int virt_gicv3_redist_region_count(VirtMachineState *vms) |
47 | .readfn = arm_cp_read_zero, .writefn = arm_cp_write_ignore | 47 | uint32_t redist0_capacity = |
48 | }; | 48 | vms->memmap[VIRT_GIC_REDIST].size / GICV3_REDIST_SIZE; |
49 | 49 | ||
50 | static const ARMCPRegInfo zcr_el3_reginfo = { | 50 | - assert(vms->gic_version == 3); |
51 | .name = "ZCR_EL3", .state = ARM_CP_STATE_AA64, | 51 | + assert(vms->gic_version == VIRT_GIC_VERSION_3); |
52 | .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 2, .opc2 = 0, | 52 | |
53 | - .access = PL3_RW, .type = ARM_CP_SVE | ARM_CP_FPU, | 53 | return vms->smp_cpus > redist0_capacity ? 2 : 1; |
54 | + .access = PL3_RW, .type = ARM_CP_SVE, | 54 | } |
55 | .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[3]), | 55 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
56 | .writefn = zcr_write, .raw_writefn = raw_write | ||
57 | }; | ||
58 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
59 | index XXXXXXX..XXXXXXX 100644 | 56 | index XXXXXXX..XXXXXXX 100644 |
60 | --- a/target/arm/translate-a64.c | 57 | --- a/hw/arm/virt.c |
61 | +++ b/target/arm/translate-a64.c | 58 | +++ b/hw/arm/virt.c |
62 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | 59 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_timer_nodes(const VirtMachineState *vms) |
63 | default: | 60 | irqflags = GIC_FDT_IRQ_FLAGS_EDGE_LO_HI; |
64 | break; | ||
65 | } | 61 | } |
66 | - if ((ri->type & ARM_CP_SVE) && !sve_access_check(s)) { | 62 | |
67 | - return; | 63 | - if (vms->gic_version == 2) { |
68 | - } | 64 | + if (vms->gic_version == VIRT_GIC_VERSION_2) { |
69 | if ((ri->type & ARM_CP_FPU) && !fp_access_check(s)) { | 65 | irqflags = deposit32(irqflags, GIC_FDT_IRQ_PPI_CPU_START, |
70 | return; | 66 | GIC_FDT_IRQ_PPI_CPU_WIDTH, |
71 | + } else if ((ri->type & ARM_CP_SVE) && !sve_access_check(s)) { | 67 | (1 << vms->smp_cpus) - 1); |
72 | + return; | 68 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_gic_node(VirtMachineState *vms) |
69 | qemu_fdt_setprop_cell(vms->fdt, nodename, "#address-cells", 0x2); | ||
70 | qemu_fdt_setprop_cell(vms->fdt, nodename, "#size-cells", 0x2); | ||
71 | qemu_fdt_setprop(vms->fdt, nodename, "ranges", NULL, 0); | ||
72 | - if (vms->gic_version == 3) { | ||
73 | + if (vms->gic_version == VIRT_GIC_VERSION_3) { | ||
74 | int nb_redist_regions = virt_gicv3_redist_region_count(vms); | ||
75 | |||
76 | qemu_fdt_setprop_string(vms->fdt, nodename, "compatible", | ||
77 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_pmu_nodes(const VirtMachineState *vms) | ||
78 | } | ||
73 | } | 79 | } |
74 | 80 | ||
75 | if ((tb_cflags(s->base.tb) & CF_USE_ICOUNT) && (ri->type & ARM_CP_IO)) { | 81 | - if (vms->gic_version == 2) { |
82 | + if (vms->gic_version == VIRT_GIC_VERSION_2) { | ||
83 | irqflags = deposit32(irqflags, GIC_FDT_IRQ_PPI_CPU_START, | ||
84 | GIC_FDT_IRQ_PPI_CPU_WIDTH, | ||
85 | (1 << vms->smp_cpus) - 1); | ||
86 | @@ -XXX,XX +XXX,XX @@ static uint64_t virt_cpu_mp_affinity(VirtMachineState *vms, int idx) | ||
87 | * purposes are to make TCG consistent (with 64-bit KVM hosts) | ||
88 | * and to improve SGI efficiency. | ||
89 | */ | ||
90 | - if (vms->gic_version == 3) { | ||
91 | + if (vms->gic_version == VIRT_GIC_VERSION_3) { | ||
92 | clustersz = GICV3_TARGETLIST_BITS; | ||
93 | } else { | ||
94 | clustersz = GIC_TARGETLIST_BITS; | ||
95 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
96 | /* We can probe only here because during property set | ||
97 | * KVM is not available yet | ||
98 | */ | ||
99 | - if (vms->gic_version <= 0) { | ||
100 | - /* "host" or "max" */ | ||
101 | + if (vms->gic_version == VIRT_GIC_VERSION_HOST || | ||
102 | + vms->gic_version == VIRT_GIC_VERSION_MAX) { | ||
103 | if (!kvm_enabled()) { | ||
104 | - if (vms->gic_version == 0) { | ||
105 | + if (vms->gic_version == VIRT_GIC_VERSION_HOST) { | ||
106 | error_report("gic-version=host requires KVM"); | ||
107 | exit(1); | ||
108 | } else { | ||
109 | /* "max": currently means 3 for TCG */ | ||
110 | - vms->gic_version = 3; | ||
111 | + vms->gic_version = VIRT_GIC_VERSION_3; | ||
112 | } | ||
113 | } else { | ||
114 | vms->gic_version = kvm_arm_vgic_probe(); | ||
115 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
116 | /* The maximum number of CPUs depends on the GIC version, or on how | ||
117 | * many redistributors we can fit into the memory map. | ||
118 | */ | ||
119 | - if (vms->gic_version == 3) { | ||
120 | + if (vms->gic_version == VIRT_GIC_VERSION_3) { | ||
121 | virt_max_cpus = | ||
122 | vms->memmap[VIRT_GIC_REDIST].size / GICV3_REDIST_SIZE; | ||
123 | virt_max_cpus += | ||
124 | @@ -XXX,XX +XXX,XX @@ static void virt_set_its(Object *obj, bool value, Error **errp) | ||
125 | static char *virt_get_gic_version(Object *obj, Error **errp) | ||
126 | { | ||
127 | VirtMachineState *vms = VIRT_MACHINE(obj); | ||
128 | - const char *val = vms->gic_version == 3 ? "3" : "2"; | ||
129 | + const char *val = vms->gic_version == VIRT_GIC_VERSION_3 ? "3" : "2"; | ||
130 | |||
131 | return g_strdup(val); | ||
132 | } | ||
133 | @@ -XXX,XX +XXX,XX @@ static void virt_set_gic_version(Object *obj, const char *value, Error **errp) | ||
134 | VirtMachineState *vms = VIRT_MACHINE(obj); | ||
135 | |||
136 | if (!strcmp(value, "3")) { | ||
137 | - vms->gic_version = 3; | ||
138 | + vms->gic_version = VIRT_GIC_VERSION_3; | ||
139 | } else if (!strcmp(value, "2")) { | ||
140 | - vms->gic_version = 2; | ||
141 | + vms->gic_version = VIRT_GIC_VERSION_2; | ||
142 | } else if (!strcmp(value, "host")) { | ||
143 | - vms->gic_version = 0; /* Will probe later */ | ||
144 | + vms->gic_version = VIRT_GIC_VERSION_HOST; /* Will probe later */ | ||
145 | } else if (!strcmp(value, "max")) { | ||
146 | - vms->gic_version = -1; /* Will probe later */ | ||
147 | + vms->gic_version = VIRT_GIC_VERSION_MAX; /* Will probe later */ | ||
148 | } else { | ||
149 | error_setg(errp, "Invalid gic-version value"); | ||
150 | error_append_hint(errp, "Valid values are 3, 2, host, max.\n"); | ||
151 | @@ -XXX,XX +XXX,XX @@ static void virt_instance_init(Object *obj) | ||
152 | "physical address space above 32 bits", | ||
153 | NULL); | ||
154 | /* Default GIC type is v2 */ | ||
155 | - vms->gic_version = 2; | ||
156 | + vms->gic_version = VIRT_GIC_VERSION_2; | ||
157 | object_property_add_str(obj, "gic-version", virt_get_gic_version, | ||
158 | virt_set_gic_version, NULL); | ||
159 | object_property_set_description(obj, "gic-version", | ||
76 | -- | 160 | -- |
77 | 2.17.1 | 161 | 2.20.1 |
78 | 162 | ||
79 | 163 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Let's move the code which freezes which gic-version to |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | be applied in a dedicated function. We also now set by |
5 | Message-id: 20180627043328.11531-29-richard.henderson@linaro.org | 5 | default the VIRT_GIC_VERSION_NO_SET. This eventually |
6 | turns into the legacy v2 choice in the finalize() function. | ||
7 | |||
8 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Reviewed-by: Andrew Jones <drjones@redhat.com> | ||
11 | Message-id: 20200311131618.7187-4-eric.auger@redhat.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 13 | --- |
8 | target/arm/helper-sve.h | 7 +++ | 14 | include/hw/arm/virt.h | 1 + |
9 | target/arm/sve_helper.c | 100 +++++++++++++++++++++++++++++++++++++ | 15 | hw/arm/virt.c | 54 ++++++++++++++++++++++++++----------------- |
10 | target/arm/translate-sve.c | 24 +++++++++ | 16 | 2 files changed, 34 insertions(+), 21 deletions(-) |
11 | target/arm/sve.decode | 4 ++ | ||
12 | 4 files changed, 135 insertions(+) | ||
13 | 17 | ||
14 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h | 18 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h |
15 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper-sve.h | 20 | --- a/include/hw/arm/virt.h |
17 | +++ b/target/arm/helper-sve.h | 21 | +++ b/include/hw/arm/virt.h |
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_6(sve_facgt_s, TCG_CALL_NO_RWG, | 22 | @@ -XXX,XX +XXX,XX @@ typedef enum VirtGICType { |
19 | DEF_HELPER_FLAGS_6(sve_facgt_d, TCG_CALL_NO_RWG, | 23 | VIRT_GIC_VERSION_HOST, |
20 | void, ptr, ptr, ptr, ptr, ptr, i32) | 24 | VIRT_GIC_VERSION_2, |
21 | 25 | VIRT_GIC_VERSION_3, | |
22 | +DEF_HELPER_FLAGS_6(sve_fcadd_h, TCG_CALL_NO_RWG, | 26 | + VIRT_GIC_VERSION_NOSEL, |
23 | + void, ptr, ptr, ptr, ptr, ptr, i32) | 27 | } VirtGICType; |
24 | +DEF_HELPER_FLAGS_6(sve_fcadd_s, TCG_CALL_NO_RWG, | 28 | |
25 | + void, ptr, ptr, ptr, ptr, ptr, i32) | 29 | typedef struct MemMapEntry { |
26 | +DEF_HELPER_FLAGS_6(sve_fcadd_d, TCG_CALL_NO_RWG, | 30 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
27 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
28 | + | ||
29 | DEF_HELPER_FLAGS_3(sve_fmla_zpzzz_h, TCG_CALL_NO_RWG, void, env, ptr, i32) | ||
30 | DEF_HELPER_FLAGS_3(sve_fmla_zpzzz_s, TCG_CALL_NO_RWG, void, env, ptr, i32) | ||
31 | DEF_HELPER_FLAGS_3(sve_fmla_zpzzz_d, TCG_CALL_NO_RWG, void, env, ptr, i32) | ||
32 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/target/arm/sve_helper.c | 32 | --- a/hw/arm/virt.c |
35 | +++ b/target/arm/sve_helper.c | 33 | +++ b/hw/arm/virt.c |
36 | @@ -XXX,XX +XXX,XX @@ void HELPER(sve_ftmad_d)(void *vd, void *vn, void *vm, void *vs, uint32_t desc) | 34 | @@ -XXX,XX +XXX,XX @@ static void virt_set_memmap(VirtMachineState *vms) |
37 | } | 35 | } |
38 | } | 36 | } |
39 | 37 | ||
40 | +/* | 38 | +/* |
41 | + * FP Complex Add | 39 | + * finalize_gic_version - Determines the final gic_version |
40 | + * according to the gic-version property | ||
41 | + * | ||
42 | + * Default GIC type is v2 | ||
42 | + */ | 43 | + */ |
43 | + | 44 | +static void finalize_gic_version(VirtMachineState *vms) |
44 | +void HELPER(sve_fcadd_h)(void *vd, void *vn, void *vm, void *vg, | ||
45 | + void *vs, uint32_t desc) | ||
46 | +{ | 45 | +{ |
47 | + intptr_t j, i = simd_oprsz(desc); | 46 | + if (vms->gic_version == VIRT_GIC_VERSION_HOST || |
48 | + uint64_t *g = vg; | 47 | + vms->gic_version == VIRT_GIC_VERSION_MAX) { |
49 | + float16 neg_imag = float16_set_sign(0, simd_data(desc)); | 48 | + if (!kvm_enabled()) { |
50 | + float16 neg_real = float16_chs(neg_imag); | 49 | + if (vms->gic_version == VIRT_GIC_VERSION_HOST) { |
51 | + | 50 | + error_report("gic-version=host requires KVM"); |
52 | + do { | 51 | + exit(1); |
53 | + uint64_t pg = g[(i - 1) >> 6]; | 52 | + } else { |
54 | + do { | 53 | + /* "max": currently means 3 for TCG */ |
55 | + float16 e0, e1, e2, e3; | 54 | + vms->gic_version = VIRT_GIC_VERSION_3; |
56 | + | ||
57 | + /* I holds the real index; J holds the imag index. */ | ||
58 | + j = i - sizeof(float16); | ||
59 | + i -= 2 * sizeof(float16); | ||
60 | + | ||
61 | + e0 = *(float16 *)(vn + H1_2(i)); | ||
62 | + e1 = *(float16 *)(vm + H1_2(j)) ^ neg_real; | ||
63 | + e2 = *(float16 *)(vn + H1_2(j)); | ||
64 | + e3 = *(float16 *)(vm + H1_2(i)) ^ neg_imag; | ||
65 | + | ||
66 | + if (likely((pg >> (i & 63)) & 1)) { | ||
67 | + *(float16 *)(vd + H1_2(i)) = float16_add(e0, e1, vs); | ||
68 | + } | 55 | + } |
69 | + if (likely((pg >> (j & 63)) & 1)) { | 56 | + } else { |
70 | + *(float16 *)(vd + H1_2(j)) = float16_add(e2, e3, vs); | 57 | + vms->gic_version = kvm_arm_vgic_probe(); |
58 | + if (!vms->gic_version) { | ||
59 | + error_report( | ||
60 | + "Unable to determine GIC version supported by host"); | ||
61 | + exit(1); | ||
71 | + } | 62 | + } |
72 | + } while (i & 63); | 63 | + } |
73 | + } while (i != 0); | 64 | + } else if (vms->gic_version == VIRT_GIC_VERSION_NOSEL) { |
65 | + vms->gic_version = VIRT_GIC_VERSION_2; | ||
66 | + } | ||
74 | +} | 67 | +} |
75 | + | 68 | + |
76 | +void HELPER(sve_fcadd_s)(void *vd, void *vn, void *vm, void *vg, | 69 | static void machvirt_init(MachineState *machine) |
77 | + void *vs, uint32_t desc) | 70 | { |
78 | +{ | 71 | VirtMachineState *vms = VIRT_MACHINE(machine); |
79 | + intptr_t j, i = simd_oprsz(desc); | 72 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) |
80 | + uint64_t *g = vg; | 73 | /* We can probe only here because during property set |
81 | + float32 neg_imag = float32_set_sign(0, simd_data(desc)); | 74 | * KVM is not available yet |
82 | + float32 neg_real = float32_chs(neg_imag); | 75 | */ |
83 | + | 76 | - if (vms->gic_version == VIRT_GIC_VERSION_HOST || |
84 | + do { | 77 | - vms->gic_version == VIRT_GIC_VERSION_MAX) { |
85 | + uint64_t pg = g[(i - 1) >> 6]; | 78 | - if (!kvm_enabled()) { |
86 | + do { | 79 | - if (vms->gic_version == VIRT_GIC_VERSION_HOST) { |
87 | + float32 e0, e1, e2, e3; | 80 | - error_report("gic-version=host requires KVM"); |
88 | + | 81 | - exit(1); |
89 | + /* I holds the real index; J holds the imag index. */ | 82 | - } else { |
90 | + j = i - sizeof(float32); | 83 | - /* "max": currently means 3 for TCG */ |
91 | + i -= 2 * sizeof(float32); | 84 | - vms->gic_version = VIRT_GIC_VERSION_3; |
92 | + | 85 | - } |
93 | + e0 = *(float32 *)(vn + H1_2(i)); | 86 | - } else { |
94 | + e1 = *(float32 *)(vm + H1_2(j)) ^ neg_real; | 87 | - vms->gic_version = kvm_arm_vgic_probe(); |
95 | + e2 = *(float32 *)(vn + H1_2(j)); | 88 | - if (!vms->gic_version) { |
96 | + e3 = *(float32 *)(vm + H1_2(i)) ^ neg_imag; | 89 | - error_report( |
97 | + | 90 | - "Unable to determine GIC version supported by host"); |
98 | + if (likely((pg >> (i & 63)) & 1)) { | 91 | - exit(1); |
99 | + *(float32 *)(vd + H1_2(i)) = float32_add(e0, e1, vs); | 92 | - } |
100 | + } | 93 | - } |
101 | + if (likely((pg >> (j & 63)) & 1)) { | 94 | - } |
102 | + *(float32 *)(vd + H1_2(j)) = float32_add(e2, e3, vs); | 95 | + finalize_gic_version(vms); |
103 | + } | 96 | |
104 | + } while (i & 63); | 97 | if (!cpu_type_valid(machine->cpu_type)) { |
105 | + } while (i != 0); | 98 | error_report("mach-virt: CPU type %s not supported", machine->cpu_type); |
106 | +} | 99 | @@ -XXX,XX +XXX,XX @@ static void virt_instance_init(Object *obj) |
107 | + | 100 | "Set on/off to enable/disable using " |
108 | +void HELPER(sve_fcadd_d)(void *vd, void *vn, void *vm, void *vg, | 101 | "physical address space above 32 bits", |
109 | + void *vs, uint32_t desc) | 102 | NULL); |
110 | +{ | 103 | - /* Default GIC type is v2 */ |
111 | + intptr_t j, i = simd_oprsz(desc); | 104 | - vms->gic_version = VIRT_GIC_VERSION_2; |
112 | + uint64_t *g = vg; | 105 | + vms->gic_version = VIRT_GIC_VERSION_NOSEL; |
113 | + float64 neg_imag = float64_set_sign(0, simd_data(desc)); | 106 | object_property_add_str(obj, "gic-version", virt_get_gic_version, |
114 | + float64 neg_real = float64_chs(neg_imag); | 107 | virt_set_gic_version, NULL); |
115 | + | 108 | object_property_set_description(obj, "gic-version", |
116 | + do { | ||
117 | + uint64_t pg = g[(i - 1) >> 6]; | ||
118 | + do { | ||
119 | + float64 e0, e1, e2, e3; | ||
120 | + | ||
121 | + /* I holds the real index; J holds the imag index. */ | ||
122 | + j = i - sizeof(float64); | ||
123 | + i -= 2 * sizeof(float64); | ||
124 | + | ||
125 | + e0 = *(float64 *)(vn + H1_2(i)); | ||
126 | + e1 = *(float64 *)(vm + H1_2(j)) ^ neg_real; | ||
127 | + e2 = *(float64 *)(vn + H1_2(j)); | ||
128 | + e3 = *(float64 *)(vm + H1_2(i)) ^ neg_imag; | ||
129 | + | ||
130 | + if (likely((pg >> (i & 63)) & 1)) { | ||
131 | + *(float64 *)(vd + H1_2(i)) = float64_add(e0, e1, vs); | ||
132 | + } | ||
133 | + if (likely((pg >> (j & 63)) & 1)) { | ||
134 | + *(float64 *)(vd + H1_2(j)) = float64_add(e2, e3, vs); | ||
135 | + } | ||
136 | + } while (i & 63); | ||
137 | + } while (i != 0); | ||
138 | +} | ||
139 | + | ||
140 | /* | ||
141 | * Load contiguous data, protected by a governing predicate. | ||
142 | */ | ||
143 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
144 | index XXXXXXX..XXXXXXX 100644 | ||
145 | --- a/target/arm/translate-sve.c | ||
146 | +++ b/target/arm/translate-sve.c | ||
147 | @@ -XXX,XX +XXX,XX @@ DO_FPCMP(FACGT, facgt) | ||
148 | |||
149 | #undef DO_FPCMP | ||
150 | |||
151 | +static bool trans_FCADD(DisasContext *s, arg_FCADD *a, uint32_t insn) | ||
152 | +{ | ||
153 | + static gen_helper_gvec_4_ptr * const fns[3] = { | ||
154 | + gen_helper_sve_fcadd_h, | ||
155 | + gen_helper_sve_fcadd_s, | ||
156 | + gen_helper_sve_fcadd_d | ||
157 | + }; | ||
158 | + | ||
159 | + if (a->esz == 0) { | ||
160 | + return false; | ||
161 | + } | ||
162 | + if (sve_access_check(s)) { | ||
163 | + unsigned vsz = vec_full_reg_size(s); | ||
164 | + TCGv_ptr status = get_fpstatus_ptr(a->esz == MO_16); | ||
165 | + tcg_gen_gvec_4_ptr(vec_full_reg_offset(s, a->rd), | ||
166 | + vec_full_reg_offset(s, a->rn), | ||
167 | + vec_full_reg_offset(s, a->rm), | ||
168 | + pred_full_reg_offset(s, a->pg), | ||
169 | + status, vsz, vsz, a->rot, fns[a->esz - 1]); | ||
170 | + tcg_temp_free_ptr(status); | ||
171 | + } | ||
172 | + return true; | ||
173 | +} | ||
174 | + | ||
175 | typedef void gen_helper_sve_fmla(TCGv_env, TCGv_ptr, TCGv_i32); | ||
176 | |||
177 | static bool do_fmla(DisasContext *s, arg_rprrr_esz *a, gen_helper_sve_fmla *fn) | ||
178 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
179 | index XXXXXXX..XXXXXXX 100644 | ||
180 | --- a/target/arm/sve.decode | ||
181 | +++ b/target/arm/sve.decode | ||
182 | @@ -XXX,XX +XXX,XX @@ UMIN_zzi 00100101 .. 101 011 110 ........ ..... @rdn_i8u | ||
183 | # SVE integer multiply immediate (unpredicated) | ||
184 | MUL_zzi 00100101 .. 110 000 110 ........ ..... @rdn_i8s | ||
185 | |||
186 | +# SVE floating-point complex add (predicated) | ||
187 | +FCADD 01100100 esz:2 00000 rot:1 100 pg:3 rm:5 rd:5 \ | ||
188 | + rn=%reg_movprfx | ||
189 | + | ||
190 | ### SVE FP Multiply-Add Indexed Group | ||
191 | |||
192 | # SVE floating-point multiply-add (indexed) | ||
193 | -- | 109 | -- |
194 | 2.17.1 | 110 | 2.20.1 |
195 | 111 | ||
196 | 112 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Convert kvm_arm_vgic_probe() so that it returns a |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | bitmap of supported in-kernel emulation VGIC versions instead |
5 | Message-id: 20180627043328.11531-33-richard.henderson@linaro.org | 5 | of the max version: at the moment values can be v2 and v3. |
6 | [PMM: moved 'ra=%reg_movprfx' here from following patch] | 6 | This allows to expose the case where the host GICv3 also |
7 | supports GICv2 emulation. This will be useful to choose the | ||
8 | default version in KVM accelerated mode. | ||
9 | |||
10 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
11 | Reviewed-by: Andrew Jones <drjones@redhat.com> | ||
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20200311131618.7187-5-eric.auger@redhat.com | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 15 | --- |
9 | target/arm/helper.h | 5 +++ | 16 | target/arm/kvm_arm.h | 3 +++ |
10 | target/arm/translate-sve.c | 17 ++++++++++ | 17 | hw/arm/virt.c | 11 +++++++++-- |
11 | target/arm/vec_helper.c | 67 ++++++++++++++++++++++++++++++++++++++ | 18 | target/arm/kvm.c | 14 ++++++++------ |
12 | target/arm/sve.decode | 3 ++ | 19 | 3 files changed, 20 insertions(+), 8 deletions(-) |
13 | 4 files changed, 92 insertions(+) | ||
14 | 20 | ||
15 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 21 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h |
16 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.h | 23 | --- a/target/arm/kvm_arm.h |
18 | +++ b/target/arm/helper.h | 24 | +++ b/target/arm/kvm_arm.h |
19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_qrdmlah_s32, TCG_CALL_NO_RWG, | 25 | @@ -XXX,XX +XXX,XX @@ |
20 | DEF_HELPER_FLAGS_5(gvec_qrdmlsh_s32, TCG_CALL_NO_RWG, | 26 | #include "exec/memory.h" |
21 | void, ptr, ptr, ptr, ptr, i32) | 27 | #include "qemu/error-report.h" |
22 | 28 | ||
23 | +DEF_HELPER_FLAGS_4(gvec_sdot_b, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 29 | +#define KVM_ARM_VGIC_V2 (1 << 0) |
24 | +DEF_HELPER_FLAGS_4(gvec_udot_b, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 30 | +#define KVM_ARM_VGIC_V3 (1 << 1) |
25 | +DEF_HELPER_FLAGS_4(gvec_sdot_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
26 | +DEF_HELPER_FLAGS_4(gvec_udot_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
27 | + | 31 | + |
28 | DEF_HELPER_FLAGS_5(gvec_fcaddh, TCG_CALL_NO_RWG, | 32 | /** |
29 | void, ptr, ptr, ptr, ptr, i32) | 33 | * kvm_arm_vcpu_init: |
30 | DEF_HELPER_FLAGS_5(gvec_fcadds, TCG_CALL_NO_RWG, | 34 | * @cs: CPUState |
31 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 35 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
32 | index XXXXXXX..XXXXXXX 100644 | 36 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/target/arm/translate-sve.c | 37 | --- a/hw/arm/virt.c |
34 | +++ b/target/arm/translate-sve.c | 38 | +++ b/hw/arm/virt.c |
35 | @@ -XXX,XX +XXX,XX @@ DO_ZZI(UMIN, umin) | 39 | @@ -XXX,XX +XXX,XX @@ static void finalize_gic_version(VirtMachineState *vms) |
36 | 40 | vms->gic_version = VIRT_GIC_VERSION_3; | |
37 | #undef DO_ZZI | 41 | } |
38 | 42 | } else { | |
39 | +static bool trans_DOT_zzz(DisasContext *s, arg_DOT_zzz *a, uint32_t insn) | 43 | - vms->gic_version = kvm_arm_vgic_probe(); |
40 | +{ | 44 | - if (!vms->gic_version) { |
41 | + static gen_helper_gvec_3 * const fns[2][2] = { | 45 | + int probe_bitmap = kvm_arm_vgic_probe(); |
42 | + { gen_helper_gvec_sdot_b, gen_helper_gvec_sdot_h }, | ||
43 | + { gen_helper_gvec_udot_b, gen_helper_gvec_udot_h } | ||
44 | + }; | ||
45 | + | 46 | + |
46 | + if (sve_access_check(s)) { | 47 | + if (!probe_bitmap) { |
47 | + unsigned vsz = vec_full_reg_size(s); | 48 | error_report( |
48 | + tcg_gen_gvec_3_ool(vec_full_reg_offset(s, a->rd), | 49 | "Unable to determine GIC version supported by host"); |
49 | + vec_full_reg_offset(s, a->rn), | 50 | exit(1); |
50 | + vec_full_reg_offset(s, a->rm), | 51 | + } else { |
51 | + vsz, vsz, 0, fns[a->u][a->sz]); | 52 | + if (probe_bitmap & KVM_ARM_VGIC_V3) { |
53 | + vms->gic_version = VIRT_GIC_VERSION_3; | ||
54 | + } else { | ||
55 | + vms->gic_version = VIRT_GIC_VERSION_2; | ||
56 | + } | ||
57 | } | ||
58 | } | ||
59 | } else if (vms->gic_version == VIRT_GIC_VERSION_NOSEL) { | ||
60 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c | ||
61 | index XXXXXXX..XXXXXXX 100644 | ||
62 | --- a/target/arm/kvm.c | ||
63 | +++ b/target/arm/kvm.c | ||
64 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_irqchip_create(KVMState *s) | ||
65 | |||
66 | int kvm_arm_vgic_probe(void) | ||
67 | { | ||
68 | + int val = 0; | ||
69 | + | ||
70 | if (kvm_create_device(kvm_state, | ||
71 | KVM_DEV_TYPE_ARM_VGIC_V3, true) == 0) { | ||
72 | - return 3; | ||
73 | - } else if (kvm_create_device(kvm_state, | ||
74 | - KVM_DEV_TYPE_ARM_VGIC_V2, true) == 0) { | ||
75 | - return 2; | ||
76 | - } else { | ||
77 | - return 0; | ||
78 | + val |= KVM_ARM_VGIC_V3; | ||
79 | } | ||
80 | + if (kvm_create_device(kvm_state, | ||
81 | + KVM_DEV_TYPE_ARM_VGIC_V2, true) == 0) { | ||
82 | + val |= KVM_ARM_VGIC_V2; | ||
52 | + } | 83 | + } |
53 | + return true; | 84 | + return val; |
54 | +} | ||
55 | + | ||
56 | /* | ||
57 | *** SVE Floating Point Multiply-Add Indexed Group | ||
58 | */ | ||
59 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
60 | index XXXXXXX..XXXXXXX 100644 | ||
61 | --- a/target/arm/vec_helper.c | ||
62 | +++ b/target/arm/vec_helper.c | ||
63 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_qrdmlsh_s32)(void *vd, void *vn, void *vm, | ||
64 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
65 | } | 85 | } |
66 | 86 | ||
67 | +/* Integer 8 and 16-bit dot-product. | 87 | int kvm_arm_set_irq(int cpu, int irqtype, int irq, int level) |
68 | + * | ||
69 | + * Note that for the loops herein, host endianness does not matter | ||
70 | + * with respect to the ordering of data within the 64-bit lanes. | ||
71 | + * All elements are treated equally, no matter where they are. | ||
72 | + */ | ||
73 | + | ||
74 | +void HELPER(gvec_sdot_b)(void *vd, void *vn, void *vm, uint32_t desc) | ||
75 | +{ | ||
76 | + intptr_t i, opr_sz = simd_oprsz(desc); | ||
77 | + uint32_t *d = vd; | ||
78 | + int8_t *n = vn, *m = vm; | ||
79 | + | ||
80 | + for (i = 0; i < opr_sz / 4; ++i) { | ||
81 | + d[i] += n[i * 4 + 0] * m[i * 4 + 0] | ||
82 | + + n[i * 4 + 1] * m[i * 4 + 1] | ||
83 | + + n[i * 4 + 2] * m[i * 4 + 2] | ||
84 | + + n[i * 4 + 3] * m[i * 4 + 3]; | ||
85 | + } | ||
86 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
87 | +} | ||
88 | + | ||
89 | +void HELPER(gvec_udot_b)(void *vd, void *vn, void *vm, uint32_t desc) | ||
90 | +{ | ||
91 | + intptr_t i, opr_sz = simd_oprsz(desc); | ||
92 | + uint32_t *d = vd; | ||
93 | + uint8_t *n = vn, *m = vm; | ||
94 | + | ||
95 | + for (i = 0; i < opr_sz / 4; ++i) { | ||
96 | + d[i] += n[i * 4 + 0] * m[i * 4 + 0] | ||
97 | + + n[i * 4 + 1] * m[i * 4 + 1] | ||
98 | + + n[i * 4 + 2] * m[i * 4 + 2] | ||
99 | + + n[i * 4 + 3] * m[i * 4 + 3]; | ||
100 | + } | ||
101 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
102 | +} | ||
103 | + | ||
104 | +void HELPER(gvec_sdot_h)(void *vd, void *vn, void *vm, uint32_t desc) | ||
105 | +{ | ||
106 | + intptr_t i, opr_sz = simd_oprsz(desc); | ||
107 | + uint64_t *d = vd; | ||
108 | + int16_t *n = vn, *m = vm; | ||
109 | + | ||
110 | + for (i = 0; i < opr_sz / 8; ++i) { | ||
111 | + d[i] += (int64_t)n[i * 4 + 0] * m[i * 4 + 0] | ||
112 | + + (int64_t)n[i * 4 + 1] * m[i * 4 + 1] | ||
113 | + + (int64_t)n[i * 4 + 2] * m[i * 4 + 2] | ||
114 | + + (int64_t)n[i * 4 + 3] * m[i * 4 + 3]; | ||
115 | + } | ||
116 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
117 | +} | ||
118 | + | ||
119 | +void HELPER(gvec_udot_h)(void *vd, void *vn, void *vm, uint32_t desc) | ||
120 | +{ | ||
121 | + intptr_t i, opr_sz = simd_oprsz(desc); | ||
122 | + uint64_t *d = vd; | ||
123 | + uint16_t *n = vn, *m = vm; | ||
124 | + | ||
125 | + for (i = 0; i < opr_sz / 8; ++i) { | ||
126 | + d[i] += (uint64_t)n[i * 4 + 0] * m[i * 4 + 0] | ||
127 | + + (uint64_t)n[i * 4 + 1] * m[i * 4 + 1] | ||
128 | + + (uint64_t)n[i * 4 + 2] * m[i * 4 + 2] | ||
129 | + + (uint64_t)n[i * 4 + 3] * m[i * 4 + 3]; | ||
130 | + } | ||
131 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
132 | +} | ||
133 | + | ||
134 | void HELPER(gvec_fcaddh)(void *vd, void *vn, void *vm, | ||
135 | void *vfpst, uint32_t desc) | ||
136 | { | ||
137 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
138 | index XXXXXXX..XXXXXXX 100644 | ||
139 | --- a/target/arm/sve.decode | ||
140 | +++ b/target/arm/sve.decode | ||
141 | @@ -XXX,XX +XXX,XX @@ UMIN_zzi 00100101 .. 101 011 110 ........ ..... @rdn_i8u | ||
142 | # SVE integer multiply immediate (unpredicated) | ||
143 | MUL_zzi 00100101 .. 110 000 110 ........ ..... @rdn_i8s | ||
144 | |||
145 | +# SVE integer dot product (unpredicated) | ||
146 | +DOT_zzz 01000100 1 sz:1 0 rm:5 00000 u:1 rn:5 rd:5 ra=%reg_movprfx | ||
147 | + | ||
148 | # SVE floating-point complex add (predicated) | ||
149 | FCADD 01100100 esz:2 00000 rot:1 100 pg:3 rm:5 rd:5 \ | ||
150 | rn=%reg_movprfx | ||
151 | -- | 88 | -- |
152 | 2.17.1 | 89 | 2.20.1 |
153 | 90 | ||
154 | 91 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | This helper allows to retrieve the paths of nodes whose name | 3 | Restructure the finalize_gic_version with switch cases and |
4 | match node-name or node-name@unit-address patterns. | 4 | clearly separate the following cases: |
5 | |||
6 | - KVM mode / in-kernel irqchip | ||
7 | - KVM mode / userspace irqchip | ||
8 | - TCG mode | ||
9 | |||
10 | In KVM mode / in-kernel irqchip , we explictly check whether | ||
11 | the chosen version is supported by the host. If the end-user | ||
12 | explicitly sets v2/v3 and this is not supported by the host, | ||
13 | then the user gets an explicit error message. Note that for | ||
14 | old kernels where the CREATE_DEVICE ioctl doesn't exist then | ||
15 | we will now fail if the user specifically asked for gicv2, | ||
16 | where previously we (probably) would have succeeded. | ||
17 | |||
18 | In KVM mode / userspace irqchip we immediatly output an error | ||
19 | in case the end-user explicitly selected v3. Also we warn the | ||
20 | end-user about the unexpected usage of gic-version=host in | ||
21 | that case as only userspace GICv2 is supported. | ||
5 | 22 | ||
6 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | 23 | Signed-off-by: Eric Auger <eric.auger@redhat.com> |
7 | Message-id: 1530044492-24921-2-git-send-email-eric.auger@redhat.com | 24 | Reviewed-by: Andrew Jones <drjones@redhat.com> |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 25 | Message-id: 20200311131618.7187-6-eric.auger@redhat.com |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 27 | --- |
11 | include/sysemu/device_tree.h | 16 +++++++++++ | 28 | hw/arm/virt.c | 88 +++++++++++++++++++++++++++++++++++++++------------ |
12 | device_tree.c | 55 ++++++++++++++++++++++++++++++++++++ | 29 | 1 file changed, 67 insertions(+), 21 deletions(-) |
13 | 2 files changed, 71 insertions(+) | ||
14 | 30 | ||
15 | diff --git a/include/sysemu/device_tree.h b/include/sysemu/device_tree.h | 31 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
16 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/sysemu/device_tree.h | 33 | --- a/hw/arm/virt.c |
18 | +++ b/include/sysemu/device_tree.h | 34 | +++ b/hw/arm/virt.c |
19 | @@ -XXX,XX +XXX,XX @@ void *load_device_tree_from_sysfs(void); | 35 | @@ -XXX,XX +XXX,XX @@ static void virt_set_memmap(VirtMachineState *vms) |
20 | char **qemu_fdt_node_path(void *fdt, const char *name, char *compat, | 36 | */ |
21 | Error **errp); | 37 | static void finalize_gic_version(VirtMachineState *vms) |
22 | 38 | { | |
23 | +/** | 39 | - if (vms->gic_version == VIRT_GIC_VERSION_HOST || |
24 | + * qemu_fdt_node_unit_path: return the paths of nodes matching a given | 40 | - vms->gic_version == VIRT_GIC_VERSION_MAX) { |
25 | + * node-name, ie. node-name and node-name@unit-address | 41 | - if (!kvm_enabled()) { |
26 | + * @fdt: pointer to the dt blob | 42 | - if (vms->gic_version == VIRT_GIC_VERSION_HOST) { |
27 | + * @name: node name | 43 | - error_report("gic-version=host requires KVM"); |
28 | + * @errp: handle to an error object | 44 | - exit(1); |
29 | + * | 45 | - } else { |
30 | + * returns a newly allocated NULL-terminated array of node paths. | 46 | - /* "max": currently means 3 for TCG */ |
31 | + * Use g_strfreev() to free it. If one or more nodes were found, the | 47 | - vms->gic_version = VIRT_GIC_VERSION_3; |
32 | + * array contains the path of each node and the last element equals to | 48 | - } |
33 | + * NULL. If there is no error but no matching node was found, the | 49 | - } else { |
34 | + * returned array contains a single element equal to NULL. If an error | 50 | - int probe_bitmap = kvm_arm_vgic_probe(); |
35 | + * was encountered when parsing the blob, the function returns NULL | 51 | + if (kvm_enabled()) { |
36 | + */ | 52 | + int probe_bitmap; |
37 | +char **qemu_fdt_node_unit_path(void *fdt, const char *name, Error **errp); | 53 | |
54 | - if (!probe_bitmap) { | ||
55 | + if (!kvm_irqchip_in_kernel()) { | ||
56 | + switch (vms->gic_version) { | ||
57 | + case VIRT_GIC_VERSION_HOST: | ||
58 | + warn_report( | ||
59 | + "gic-version=host not relevant with kernel-irqchip=off " | ||
60 | + "as only userspace GICv2 is supported. Using v2 ..."); | ||
61 | + return; | ||
62 | + case VIRT_GIC_VERSION_MAX: | ||
63 | + case VIRT_GIC_VERSION_NOSEL: | ||
64 | + vms->gic_version = VIRT_GIC_VERSION_2; | ||
65 | + return; | ||
66 | + case VIRT_GIC_VERSION_2: | ||
67 | + return; | ||
68 | + case VIRT_GIC_VERSION_3: | ||
69 | error_report( | ||
70 | - "Unable to determine GIC version supported by host"); | ||
71 | + "gic-version=3 is not supported with kernel-irqchip=off"); | ||
72 | exit(1); | ||
73 | - } else { | ||
74 | - if (probe_bitmap & KVM_ARM_VGIC_V3) { | ||
75 | - vms->gic_version = VIRT_GIC_VERSION_3; | ||
76 | - } else { | ||
77 | - vms->gic_version = VIRT_GIC_VERSION_2; | ||
78 | - } | ||
79 | } | ||
80 | } | ||
81 | - } else if (vms->gic_version == VIRT_GIC_VERSION_NOSEL) { | ||
38 | + | 82 | + |
39 | int qemu_fdt_setprop(void *fdt, const char *node_path, | 83 | + probe_bitmap = kvm_arm_vgic_probe(); |
40 | const char *property, const void *val, int size); | 84 | + if (!probe_bitmap) { |
41 | int qemu_fdt_setprop_cell(void *fdt, const char *node_path, | 85 | + error_report("Unable to determine GIC version supported by host"); |
42 | diff --git a/device_tree.c b/device_tree.c | 86 | + exit(1); |
43 | index XXXXXXX..XXXXXXX 100644 | 87 | + } |
44 | --- a/device_tree.c | ||
45 | +++ b/device_tree.c | ||
46 | @@ -XXX,XX +XXX,XX @@ static int findnode_nofail(void *fdt, const char *node_path) | ||
47 | return offset; | ||
48 | } | ||
49 | |||
50 | +char **qemu_fdt_node_unit_path(void *fdt, const char *name, Error **errp) | ||
51 | +{ | ||
52 | + char *prefix = g_strdup_printf("%s@", name); | ||
53 | + unsigned int path_len = 16, n = 0; | ||
54 | + GSList *path_list = NULL, *iter; | ||
55 | + const char *iter_name; | ||
56 | + int offset, len, ret; | ||
57 | + char **path_array; | ||
58 | + | 88 | + |
59 | + offset = fdt_next_node(fdt, -1, NULL); | 89 | + switch (vms->gic_version) { |
60 | + | 90 | + case VIRT_GIC_VERSION_HOST: |
61 | + while (offset >= 0) { | 91 | + case VIRT_GIC_VERSION_MAX: |
62 | + iter_name = fdt_get_name(fdt, offset, &len); | 92 | + if (probe_bitmap & KVM_ARM_VGIC_V3) { |
63 | + if (!iter_name) { | 93 | + vms->gic_version = VIRT_GIC_VERSION_3; |
64 | + offset = len; | 94 | + } else { |
95 | + vms->gic_version = VIRT_GIC_VERSION_2; | ||
96 | + } | ||
97 | + return; | ||
98 | + case VIRT_GIC_VERSION_NOSEL: | ||
99 | + vms->gic_version = VIRT_GIC_VERSION_2; | ||
100 | + break; | ||
101 | + case VIRT_GIC_VERSION_2: | ||
102 | + case VIRT_GIC_VERSION_3: | ||
65 | + break; | 103 | + break; |
66 | + } | 104 | + } |
67 | + if (!strcmp(iter_name, name) || g_str_has_prefix(iter_name, prefix)) { | ||
68 | + char *path; | ||
69 | + | 105 | + |
70 | + path = g_malloc(path_len); | 106 | + /* Check chosen version is effectively supported by the host */ |
71 | + while ((ret = fdt_get_path(fdt, offset, path, path_len)) | 107 | + if (vms->gic_version == VIRT_GIC_VERSION_2 && |
72 | + == -FDT_ERR_NOSPACE) { | 108 | + !(probe_bitmap & KVM_ARM_VGIC_V2)) { |
73 | + path_len += 16; | 109 | + error_report("host does not support in-kernel GICv2 emulation"); |
74 | + path = g_realloc(path, path_len); | 110 | + exit(1); |
75 | + } | 111 | + } else if (vms->gic_version == VIRT_GIC_VERSION_3 && |
76 | + path_list = g_slist_prepend(path_list, path); | 112 | + !(probe_bitmap & KVM_ARM_VGIC_V3)) { |
77 | + n++; | 113 | + error_report("host does not support in-kernel GICv3 emulation"); |
114 | + exit(1); | ||
78 | + } | 115 | + } |
79 | + offset = fdt_next_node(fdt, offset, NULL); | 116 | + return; |
80 | + } | ||
81 | + g_free(prefix); | ||
82 | + | ||
83 | + if (offset < 0 && offset != -FDT_ERR_NOTFOUND) { | ||
84 | + error_setg(errp, "%s: abort parsing dt for %s node units: %s", | ||
85 | + __func__, name, fdt_strerror(offset)); | ||
86 | + for (iter = path_list; iter; iter = iter->next) { | ||
87 | + g_free(iter->data); | ||
88 | + } | ||
89 | + g_slist_free(path_list); | ||
90 | + return NULL; | ||
91 | + } | 117 | + } |
92 | + | 118 | + |
93 | + path_array = g_new(char *, n + 1); | 119 | + /* TCG mode */ |
94 | + path_array[n--] = NULL; | 120 | + switch (vms->gic_version) { |
95 | + | 121 | + case VIRT_GIC_VERSION_NOSEL: |
96 | + for (iter = path_list; iter; iter = iter->next) { | 122 | vms->gic_version = VIRT_GIC_VERSION_2; |
97 | + path_array[n--] = iter->data; | 123 | + break; |
98 | + } | 124 | + case VIRT_GIC_VERSION_MAX: |
99 | + | 125 | + vms->gic_version = VIRT_GIC_VERSION_3; |
100 | + g_slist_free(path_list); | 126 | + break; |
101 | + | 127 | + case VIRT_GIC_VERSION_HOST: |
102 | + return path_array; | 128 | + error_report("gic-version=host requires KVM"); |
103 | +} | 129 | + exit(1); |
104 | + | 130 | + case VIRT_GIC_VERSION_2: |
105 | char **qemu_fdt_node_path(void *fdt, const char *name, char *compat, | 131 | + case VIRT_GIC_VERSION_3: |
106 | Error **errp) | 132 | + break; |
107 | { | 133 | } |
134 | } | ||
135 | |||
108 | -- | 136 | -- |
109 | 2.17.1 | 137 | 2.20.1 |
110 | 138 | ||
111 | 139 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | When running dtc on the guest /proc/device-tree we get the | 3 | At the moment if the end-user does not specify the gic-version along |
4 | following warnings: "Warning (unit_address_vs_reg): Node <name> | 4 | with KVM acceleration, v2 is set by default. However most of the |
5 | has a reg or ranges property, but no unit name", with name: | 5 | systems now have GICv3 and sometimes they do not support GICv2 |
6 | /intc, /intc/its, /intc/v2m. | 6 | compatibility. |
7 | 7 | ||
8 | Nodes should have a name in the form <name>[@<unit-address>] where | 8 | This patch keeps the default v2 selection in all cases except |
9 | unit-address is the primary address used to access the device, listed | 9 | in the KVM accelerated mode when either |
10 | in the node's reg property. This fix seems to make dtc happy. | 10 | - the host does not support GICv2 in-kernel emulation or |
11 | - number of VCPUS exceeds 8. | ||
12 | |||
13 | Those cases did not work anyway so we do not break any compatibility. | ||
14 | Now we get v3 selected in such a case. | ||
11 | 15 | ||
12 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | 16 | Signed-off-by: Eric Auger <eric.auger@redhat.com> |
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Reported-by: Dr. David Alan Gilbert <dgilbert@redhat.com> |
14 | Message-id: 1530044492-24921-3-git-send-email-eric.auger@redhat.com | 18 | Reviewed-by: Andrew Jones <drjones@redhat.com> |
19 | Message-id: 20200311131618.7187-7-eric.auger@redhat.com | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 21 | --- |
17 | hw/arm/virt.c | 63 +++++++++++++++++++++++++++++++-------------------- | 22 | hw/arm/virt.c | 17 ++++++++++++++++- |
18 | 1 file changed, 39 insertions(+), 24 deletions(-) | 23 | 1 file changed, 16 insertions(+), 1 deletion(-) |
19 | 24 | ||
20 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 25 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
21 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/arm/virt.c | 27 | --- a/hw/arm/virt.c |
23 | +++ b/hw/arm/virt.c | 28 | +++ b/hw/arm/virt.c |
24 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_cpu_nodes(const VirtMachineState *vms) | 29 | @@ -XXX,XX +XXX,XX @@ static void virt_set_memmap(VirtMachineState *vms) |
25 | 30 | */ | |
26 | static void fdt_add_its_gic_node(VirtMachineState *vms) | 31 | static void finalize_gic_version(VirtMachineState *vms) |
27 | { | 32 | { |
28 | + char *nodename; | 33 | + unsigned int max_cpus = MACHINE(vms)->smp.max_cpus; |
29 | + | 34 | + |
30 | vms->msi_phandle = qemu_fdt_alloc_phandle(vms->fdt); | 35 | if (kvm_enabled()) { |
31 | - qemu_fdt_add_subnode(vms->fdt, "/intc/its"); | 36 | int probe_bitmap; |
32 | - qemu_fdt_setprop_string(vms->fdt, "/intc/its", "compatible", | 37 | |
33 | + nodename = g_strdup_printf("/intc/its@%" PRIx64, | 38 | @@ -XXX,XX +XXX,XX @@ static void finalize_gic_version(VirtMachineState *vms) |
34 | + vms->memmap[VIRT_GIC_ITS].base); | 39 | } |
35 | + qemu_fdt_add_subnode(vms->fdt, nodename); | 40 | return; |
36 | + qemu_fdt_setprop_string(vms->fdt, nodename, "compatible", | 41 | case VIRT_GIC_VERSION_NOSEL: |
37 | "arm,gic-v3-its"); | 42 | - vms->gic_version = VIRT_GIC_VERSION_2; |
38 | - qemu_fdt_setprop(vms->fdt, "/intc/its", "msi-controller", NULL, 0); | 43 | + if ((probe_bitmap & KVM_ARM_VGIC_V2) && max_cpus <= GIC_NCPU) { |
39 | - qemu_fdt_setprop_sized_cells(vms->fdt, "/intc/its", "reg", | 44 | + vms->gic_version = VIRT_GIC_VERSION_2; |
40 | + qemu_fdt_setprop(vms->fdt, nodename, "msi-controller", NULL, 0); | 45 | + } else if (probe_bitmap & KVM_ARM_VGIC_V3) { |
41 | + qemu_fdt_setprop_sized_cells(vms->fdt, nodename, "reg", | 46 | + /* |
42 | 2, vms->memmap[VIRT_GIC_ITS].base, | 47 | + * in case the host does not support v2 in-kernel emulation or |
43 | 2, vms->memmap[VIRT_GIC_ITS].size); | 48 | + * the end-user requested more than 8 VCPUs we now default |
44 | - qemu_fdt_setprop_cell(vms->fdt, "/intc/its", "phandle", vms->msi_phandle); | 49 | + * to v3. In any case defaulting to v2 would be broken. |
45 | + qemu_fdt_setprop_cell(vms->fdt, nodename, "phandle", vms->msi_phandle); | 50 | + */ |
46 | + g_free(nodename); | 51 | + vms->gic_version = VIRT_GIC_VERSION_3; |
47 | } | 52 | + } else if (max_cpus > GIC_NCPU) { |
48 | 53 | + error_report("host only supports in-kernel GICv2 emulation " | |
49 | static void fdt_add_v2m_gic_node(VirtMachineState *vms) | 54 | + "but more than 8 vcpus are requested"); |
50 | { | 55 | + exit(1); |
51 | + char *nodename; | 56 | + } |
52 | + | 57 | break; |
53 | + nodename = g_strdup_printf("/intc/v2m@%" PRIx64, | 58 | case VIRT_GIC_VERSION_2: |
54 | + vms->memmap[VIRT_GIC_V2M].base); | 59 | case VIRT_GIC_VERSION_3: |
55 | vms->msi_phandle = qemu_fdt_alloc_phandle(vms->fdt); | ||
56 | - qemu_fdt_add_subnode(vms->fdt, "/intc/v2m"); | ||
57 | - qemu_fdt_setprop_string(vms->fdt, "/intc/v2m", "compatible", | ||
58 | + qemu_fdt_add_subnode(vms->fdt, nodename); | ||
59 | + qemu_fdt_setprop_string(vms->fdt, nodename, "compatible", | ||
60 | "arm,gic-v2m-frame"); | ||
61 | - qemu_fdt_setprop(vms->fdt, "/intc/v2m", "msi-controller", NULL, 0); | ||
62 | - qemu_fdt_setprop_sized_cells(vms->fdt, "/intc/v2m", "reg", | ||
63 | + qemu_fdt_setprop(vms->fdt, nodename, "msi-controller", NULL, 0); | ||
64 | + qemu_fdt_setprop_sized_cells(vms->fdt, nodename, "reg", | ||
65 | 2, vms->memmap[VIRT_GIC_V2M].base, | ||
66 | 2, vms->memmap[VIRT_GIC_V2M].size); | ||
67 | - qemu_fdt_setprop_cell(vms->fdt, "/intc/v2m", "phandle", vms->msi_phandle); | ||
68 | + qemu_fdt_setprop_cell(vms->fdt, nodename, "phandle", vms->msi_phandle); | ||
69 | + g_free(nodename); | ||
70 | } | ||
71 | |||
72 | static void fdt_add_gic_node(VirtMachineState *vms) | ||
73 | { | ||
74 | + char *nodename; | ||
75 | + | ||
76 | vms->gic_phandle = qemu_fdt_alloc_phandle(vms->fdt); | ||
77 | qemu_fdt_setprop_cell(vms->fdt, "/", "interrupt-parent", vms->gic_phandle); | ||
78 | |||
79 | - qemu_fdt_add_subnode(vms->fdt, "/intc"); | ||
80 | - qemu_fdt_setprop_cell(vms->fdt, "/intc", "#interrupt-cells", 3); | ||
81 | - qemu_fdt_setprop(vms->fdt, "/intc", "interrupt-controller", NULL, 0); | ||
82 | - qemu_fdt_setprop_cell(vms->fdt, "/intc", "#address-cells", 0x2); | ||
83 | - qemu_fdt_setprop_cell(vms->fdt, "/intc", "#size-cells", 0x2); | ||
84 | - qemu_fdt_setprop(vms->fdt, "/intc", "ranges", NULL, 0); | ||
85 | + nodename = g_strdup_printf("/intc@%" PRIx64, | ||
86 | + vms->memmap[VIRT_GIC_DIST].base); | ||
87 | + qemu_fdt_add_subnode(vms->fdt, nodename); | ||
88 | + qemu_fdt_setprop_cell(vms->fdt, nodename, "#interrupt-cells", 3); | ||
89 | + qemu_fdt_setprop(vms->fdt, nodename, "interrupt-controller", NULL, 0); | ||
90 | + qemu_fdt_setprop_cell(vms->fdt, nodename, "#address-cells", 0x2); | ||
91 | + qemu_fdt_setprop_cell(vms->fdt, nodename, "#size-cells", 0x2); | ||
92 | + qemu_fdt_setprop(vms->fdt, nodename, "ranges", NULL, 0); | ||
93 | if (vms->gic_version == 3) { | ||
94 | int nb_redist_regions = virt_gicv3_redist_region_count(vms); | ||
95 | |||
96 | - qemu_fdt_setprop_string(vms->fdt, "/intc", "compatible", | ||
97 | + qemu_fdt_setprop_string(vms->fdt, nodename, "compatible", | ||
98 | "arm,gic-v3"); | ||
99 | |||
100 | - qemu_fdt_setprop_cell(vms->fdt, "/intc", | ||
101 | + qemu_fdt_setprop_cell(vms->fdt, nodename, | ||
102 | "#redistributor-regions", nb_redist_regions); | ||
103 | |||
104 | if (nb_redist_regions == 1) { | ||
105 | - qemu_fdt_setprop_sized_cells(vms->fdt, "/intc", "reg", | ||
106 | + qemu_fdt_setprop_sized_cells(vms->fdt, nodename, "reg", | ||
107 | 2, vms->memmap[VIRT_GIC_DIST].base, | ||
108 | 2, vms->memmap[VIRT_GIC_DIST].size, | ||
109 | 2, vms->memmap[VIRT_GIC_REDIST].base, | ||
110 | 2, vms->memmap[VIRT_GIC_REDIST].size); | ||
111 | } else { | ||
112 | - qemu_fdt_setprop_sized_cells(vms->fdt, "/intc", "reg", | ||
113 | + qemu_fdt_setprop_sized_cells(vms->fdt, nodename, "reg", | ||
114 | 2, vms->memmap[VIRT_GIC_DIST].base, | ||
115 | 2, vms->memmap[VIRT_GIC_DIST].size, | ||
116 | 2, vms->memmap[VIRT_GIC_REDIST].base, | ||
117 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_gic_node(VirtMachineState *vms) | ||
118 | } | ||
119 | |||
120 | if (vms->virt) { | ||
121 | - qemu_fdt_setprop_cells(vms->fdt, "/intc", "interrupts", | ||
122 | + qemu_fdt_setprop_cells(vms->fdt, nodename, "interrupts", | ||
123 | GIC_FDT_IRQ_TYPE_PPI, ARCH_GICV3_MAINT_IRQ, | ||
124 | GIC_FDT_IRQ_FLAGS_LEVEL_HI); | ||
125 | } | ||
126 | } else { | ||
127 | /* 'cortex-a15-gic' means 'GIC v2' */ | ||
128 | - qemu_fdt_setprop_string(vms->fdt, "/intc", "compatible", | ||
129 | + qemu_fdt_setprop_string(vms->fdt, nodename, "compatible", | ||
130 | "arm,cortex-a15-gic"); | ||
131 | - qemu_fdt_setprop_sized_cells(vms->fdt, "/intc", "reg", | ||
132 | + qemu_fdt_setprop_sized_cells(vms->fdt, nodename, "reg", | ||
133 | 2, vms->memmap[VIRT_GIC_DIST].base, | ||
134 | 2, vms->memmap[VIRT_GIC_DIST].size, | ||
135 | 2, vms->memmap[VIRT_GIC_CPU].base, | ||
136 | 2, vms->memmap[VIRT_GIC_CPU].size); | ||
137 | } | ||
138 | |||
139 | - qemu_fdt_setprop_cell(vms->fdt, "/intc", "phandle", vms->gic_phandle); | ||
140 | + qemu_fdt_setprop_cell(vms->fdt, nodename, "phandle", vms->gic_phandle); | ||
141 | + g_free(nodename); | ||
142 | } | ||
143 | |||
144 | static void fdt_add_pmu_nodes(const VirtMachineState *vms) | ||
145 | -- | 60 | -- |
146 | 2.17.1 | 61 | 2.20.1 |
147 | 62 | ||
148 | 63 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20180627043328.11531-4-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/helper-sve.h | 29 +++++ | ||
9 | target/arm/sve_helper.c | 211 +++++++++++++++++++++++++++++++++++++ | ||
10 | target/arm/translate-sve.c | 65 ++++++++++++ | ||
11 | target/arm/sve.decode | 38 +++++++ | ||
12 | 4 files changed, 343 insertions(+) | ||
13 | |||
14 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper-sve.h | ||
17 | +++ b/target/arm/helper-sve.h | ||
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(sve_ldnf1sdu_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
19 | DEF_HELPER_FLAGS_4(sve_ldnf1sds_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
20 | |||
21 | DEF_HELPER_FLAGS_4(sve_ldnf1dd_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
22 | + | ||
23 | +DEF_HELPER_FLAGS_4(sve_st1bb_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
24 | +DEF_HELPER_FLAGS_4(sve_st2bb_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
25 | +DEF_HELPER_FLAGS_4(sve_st3bb_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
26 | +DEF_HELPER_FLAGS_4(sve_st4bb_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
27 | + | ||
28 | +DEF_HELPER_FLAGS_4(sve_st1hh_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
29 | +DEF_HELPER_FLAGS_4(sve_st2hh_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
30 | +DEF_HELPER_FLAGS_4(sve_st3hh_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
31 | +DEF_HELPER_FLAGS_4(sve_st4hh_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
32 | + | ||
33 | +DEF_HELPER_FLAGS_4(sve_st1ss_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
34 | +DEF_HELPER_FLAGS_4(sve_st2ss_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
35 | +DEF_HELPER_FLAGS_4(sve_st3ss_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
36 | +DEF_HELPER_FLAGS_4(sve_st4ss_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
37 | + | ||
38 | +DEF_HELPER_FLAGS_4(sve_st1dd_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
39 | +DEF_HELPER_FLAGS_4(sve_st2dd_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
40 | +DEF_HELPER_FLAGS_4(sve_st3dd_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
41 | +DEF_HELPER_FLAGS_4(sve_st4dd_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
42 | + | ||
43 | +DEF_HELPER_FLAGS_4(sve_st1bh_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
44 | +DEF_HELPER_FLAGS_4(sve_st1bs_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
45 | +DEF_HELPER_FLAGS_4(sve_st1bd_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
46 | + | ||
47 | +DEF_HELPER_FLAGS_4(sve_st1hs_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
48 | +DEF_HELPER_FLAGS_4(sve_st1hd_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
49 | + | ||
50 | +DEF_HELPER_FLAGS_4(sve_st1sd_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
51 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/target/arm/sve_helper.c | ||
54 | +++ b/target/arm/sve_helper.c | ||
55 | @@ -XXX,XX +XXX,XX @@ DO_LDNF1(sds_r) | ||
56 | DO_LDNF1(dd_r) | ||
57 | |||
58 | #undef DO_LDNF1 | ||
59 | + | ||
60 | +/* | ||
61 | + * Store contiguous data, protected by a governing predicate. | ||
62 | + */ | ||
63 | +#define DO_ST1(NAME, FN, TYPEE, TYPEM, H) \ | ||
64 | +void HELPER(NAME)(CPUARMState *env, void *vg, \ | ||
65 | + target_ulong addr, uint32_t desc) \ | ||
66 | +{ \ | ||
67 | + intptr_t i, oprsz = simd_oprsz(desc); \ | ||
68 | + intptr_t ra = GETPC(); \ | ||
69 | + unsigned rd = simd_data(desc); \ | ||
70 | + void *vd = &env->vfp.zregs[rd]; \ | ||
71 | + for (i = 0; i < oprsz; ) { \ | ||
72 | + uint16_t pg = *(uint16_t *)(vg + H1_2(i >> 3)); \ | ||
73 | + do { \ | ||
74 | + if (pg & 1) { \ | ||
75 | + TYPEM m = *(TYPEE *)(vd + H(i)); \ | ||
76 | + FN(env, addr, m, ra); \ | ||
77 | + } \ | ||
78 | + i += sizeof(TYPEE), pg >>= sizeof(TYPEE); \ | ||
79 | + addr += sizeof(TYPEM); \ | ||
80 | + } while (i & 15); \ | ||
81 | + } \ | ||
82 | +} | ||
83 | + | ||
84 | +#define DO_ST1_D(NAME, FN, TYPEM) \ | ||
85 | +void HELPER(NAME)(CPUARMState *env, void *vg, \ | ||
86 | + target_ulong addr, uint32_t desc) \ | ||
87 | +{ \ | ||
88 | + intptr_t i, oprsz = simd_oprsz(desc) / 8; \ | ||
89 | + intptr_t ra = GETPC(); \ | ||
90 | + unsigned rd = simd_data(desc); \ | ||
91 | + uint64_t *d = &env->vfp.zregs[rd].d[0]; \ | ||
92 | + uint8_t *pg = vg; \ | ||
93 | + for (i = 0; i < oprsz; i += 1) { \ | ||
94 | + if (pg[H1(i)] & 1) { \ | ||
95 | + FN(env, addr, d[i], ra); \ | ||
96 | + } \ | ||
97 | + addr += sizeof(TYPEM); \ | ||
98 | + } \ | ||
99 | +} | ||
100 | + | ||
101 | +#define DO_ST2(NAME, FN, TYPEE, TYPEM, H) \ | ||
102 | +void HELPER(NAME)(CPUARMState *env, void *vg, \ | ||
103 | + target_ulong addr, uint32_t desc) \ | ||
104 | +{ \ | ||
105 | + intptr_t i, oprsz = simd_oprsz(desc); \ | ||
106 | + intptr_t ra = GETPC(); \ | ||
107 | + unsigned rd = simd_data(desc); \ | ||
108 | + void *d1 = &env->vfp.zregs[rd]; \ | ||
109 | + void *d2 = &env->vfp.zregs[(rd + 1) & 31]; \ | ||
110 | + for (i = 0; i < oprsz; ) { \ | ||
111 | + uint16_t pg = *(uint16_t *)(vg + H1_2(i >> 3)); \ | ||
112 | + do { \ | ||
113 | + if (pg & 1) { \ | ||
114 | + TYPEM m1 = *(TYPEE *)(d1 + H(i)); \ | ||
115 | + TYPEM m2 = *(TYPEE *)(d2 + H(i)); \ | ||
116 | + FN(env, addr, m1, ra); \ | ||
117 | + FN(env, addr + sizeof(TYPEM), m2, ra); \ | ||
118 | + } \ | ||
119 | + i += sizeof(TYPEE), pg >>= sizeof(TYPEE); \ | ||
120 | + addr += 2 * sizeof(TYPEM); \ | ||
121 | + } while (i & 15); \ | ||
122 | + } \ | ||
123 | +} | ||
124 | + | ||
125 | +#define DO_ST3(NAME, FN, TYPEE, TYPEM, H) \ | ||
126 | +void HELPER(NAME)(CPUARMState *env, void *vg, \ | ||
127 | + target_ulong addr, uint32_t desc) \ | ||
128 | +{ \ | ||
129 | + intptr_t i, oprsz = simd_oprsz(desc); \ | ||
130 | + intptr_t ra = GETPC(); \ | ||
131 | + unsigned rd = simd_data(desc); \ | ||
132 | + void *d1 = &env->vfp.zregs[rd]; \ | ||
133 | + void *d2 = &env->vfp.zregs[(rd + 1) & 31]; \ | ||
134 | + void *d3 = &env->vfp.zregs[(rd + 2) & 31]; \ | ||
135 | + for (i = 0; i < oprsz; ) { \ | ||
136 | + uint16_t pg = *(uint16_t *)(vg + H1_2(i >> 3)); \ | ||
137 | + do { \ | ||
138 | + if (pg & 1) { \ | ||
139 | + TYPEM m1 = *(TYPEE *)(d1 + H(i)); \ | ||
140 | + TYPEM m2 = *(TYPEE *)(d2 + H(i)); \ | ||
141 | + TYPEM m3 = *(TYPEE *)(d3 + H(i)); \ | ||
142 | + FN(env, addr, m1, ra); \ | ||
143 | + FN(env, addr + sizeof(TYPEM), m2, ra); \ | ||
144 | + FN(env, addr + 2 * sizeof(TYPEM), m3, ra); \ | ||
145 | + } \ | ||
146 | + i += sizeof(TYPEE), pg >>= sizeof(TYPEE); \ | ||
147 | + addr += 3 * sizeof(TYPEM); \ | ||
148 | + } while (i & 15); \ | ||
149 | + } \ | ||
150 | +} | ||
151 | + | ||
152 | +#define DO_ST4(NAME, FN, TYPEE, TYPEM, H) \ | ||
153 | +void HELPER(NAME)(CPUARMState *env, void *vg, \ | ||
154 | + target_ulong addr, uint32_t desc) \ | ||
155 | +{ \ | ||
156 | + intptr_t i, oprsz = simd_oprsz(desc); \ | ||
157 | + intptr_t ra = GETPC(); \ | ||
158 | + unsigned rd = simd_data(desc); \ | ||
159 | + void *d1 = &env->vfp.zregs[rd]; \ | ||
160 | + void *d2 = &env->vfp.zregs[(rd + 1) & 31]; \ | ||
161 | + void *d3 = &env->vfp.zregs[(rd + 2) & 31]; \ | ||
162 | + void *d4 = &env->vfp.zregs[(rd + 3) & 31]; \ | ||
163 | + for (i = 0; i < oprsz; ) { \ | ||
164 | + uint16_t pg = *(uint16_t *)(vg + H1_2(i >> 3)); \ | ||
165 | + do { \ | ||
166 | + if (pg & 1) { \ | ||
167 | + TYPEM m1 = *(TYPEE *)(d1 + H(i)); \ | ||
168 | + TYPEM m2 = *(TYPEE *)(d2 + H(i)); \ | ||
169 | + TYPEM m3 = *(TYPEE *)(d3 + H(i)); \ | ||
170 | + TYPEM m4 = *(TYPEE *)(d4 + H(i)); \ | ||
171 | + FN(env, addr, m1, ra); \ | ||
172 | + FN(env, addr + sizeof(TYPEM), m2, ra); \ | ||
173 | + FN(env, addr + 2 * sizeof(TYPEM), m3, ra); \ | ||
174 | + FN(env, addr + 3 * sizeof(TYPEM), m4, ra); \ | ||
175 | + } \ | ||
176 | + i += sizeof(TYPEE), pg >>= sizeof(TYPEE); \ | ||
177 | + addr += 4 * sizeof(TYPEM); \ | ||
178 | + } while (i & 15); \ | ||
179 | + } \ | ||
180 | +} | ||
181 | + | ||
182 | +DO_ST1(sve_st1bh_r, cpu_stb_data_ra, uint16_t, uint8_t, H1_2) | ||
183 | +DO_ST1(sve_st1bs_r, cpu_stb_data_ra, uint32_t, uint8_t, H1_4) | ||
184 | +DO_ST1_D(sve_st1bd_r, cpu_stb_data_ra, uint8_t) | ||
185 | + | ||
186 | +DO_ST1(sve_st1hs_r, cpu_stw_data_ra, uint32_t, uint16_t, H1_4) | ||
187 | +DO_ST1_D(sve_st1hd_r, cpu_stw_data_ra, uint16_t) | ||
188 | + | ||
189 | +DO_ST1_D(sve_st1sd_r, cpu_stl_data_ra, uint32_t) | ||
190 | + | ||
191 | +DO_ST1(sve_st1bb_r, cpu_stb_data_ra, uint8_t, uint8_t, H1) | ||
192 | +DO_ST2(sve_st2bb_r, cpu_stb_data_ra, uint8_t, uint8_t, H1) | ||
193 | +DO_ST3(sve_st3bb_r, cpu_stb_data_ra, uint8_t, uint8_t, H1) | ||
194 | +DO_ST4(sve_st4bb_r, cpu_stb_data_ra, uint8_t, uint8_t, H1) | ||
195 | + | ||
196 | +DO_ST1(sve_st1hh_r, cpu_stw_data_ra, uint16_t, uint16_t, H1_2) | ||
197 | +DO_ST2(sve_st2hh_r, cpu_stw_data_ra, uint16_t, uint16_t, H1_2) | ||
198 | +DO_ST3(sve_st3hh_r, cpu_stw_data_ra, uint16_t, uint16_t, H1_2) | ||
199 | +DO_ST4(sve_st4hh_r, cpu_stw_data_ra, uint16_t, uint16_t, H1_2) | ||
200 | + | ||
201 | +DO_ST1(sve_st1ss_r, cpu_stl_data_ra, uint32_t, uint32_t, H1_4) | ||
202 | +DO_ST2(sve_st2ss_r, cpu_stl_data_ra, uint32_t, uint32_t, H1_4) | ||
203 | +DO_ST3(sve_st3ss_r, cpu_stl_data_ra, uint32_t, uint32_t, H1_4) | ||
204 | +DO_ST4(sve_st4ss_r, cpu_stl_data_ra, uint32_t, uint32_t, H1_4) | ||
205 | + | ||
206 | +DO_ST1_D(sve_st1dd_r, cpu_stq_data_ra, uint64_t) | ||
207 | + | ||
208 | +void HELPER(sve_st2dd_r)(CPUARMState *env, void *vg, | ||
209 | + target_ulong addr, uint32_t desc) | ||
210 | +{ | ||
211 | + intptr_t i, oprsz = simd_oprsz(desc) / 8; | ||
212 | + intptr_t ra = GETPC(); | ||
213 | + unsigned rd = simd_data(desc); | ||
214 | + uint64_t *d1 = &env->vfp.zregs[rd].d[0]; | ||
215 | + uint64_t *d2 = &env->vfp.zregs[(rd + 1) & 31].d[0]; | ||
216 | + uint8_t *pg = vg; | ||
217 | + | ||
218 | + for (i = 0; i < oprsz; i += 1) { | ||
219 | + if (pg[H1(i)] & 1) { | ||
220 | + cpu_stq_data_ra(env, addr, d1[i], ra); | ||
221 | + cpu_stq_data_ra(env, addr + 8, d2[i], ra); | ||
222 | + } | ||
223 | + addr += 2 * 8; | ||
224 | + } | ||
225 | +} | ||
226 | + | ||
227 | +void HELPER(sve_st3dd_r)(CPUARMState *env, void *vg, | ||
228 | + target_ulong addr, uint32_t desc) | ||
229 | +{ | ||
230 | + intptr_t i, oprsz = simd_oprsz(desc) / 8; | ||
231 | + intptr_t ra = GETPC(); | ||
232 | + unsigned rd = simd_data(desc); | ||
233 | + uint64_t *d1 = &env->vfp.zregs[rd].d[0]; | ||
234 | + uint64_t *d2 = &env->vfp.zregs[(rd + 1) & 31].d[0]; | ||
235 | + uint64_t *d3 = &env->vfp.zregs[(rd + 2) & 31].d[0]; | ||
236 | + uint8_t *pg = vg; | ||
237 | + | ||
238 | + for (i = 0; i < oprsz; i += 1) { | ||
239 | + if (pg[H1(i)] & 1) { | ||
240 | + cpu_stq_data_ra(env, addr, d1[i], ra); | ||
241 | + cpu_stq_data_ra(env, addr + 8, d2[i], ra); | ||
242 | + cpu_stq_data_ra(env, addr + 16, d3[i], ra); | ||
243 | + } | ||
244 | + addr += 3 * 8; | ||
245 | + } | ||
246 | +} | ||
247 | + | ||
248 | +void HELPER(sve_st4dd_r)(CPUARMState *env, void *vg, | ||
249 | + target_ulong addr, uint32_t desc) | ||
250 | +{ | ||
251 | + intptr_t i, oprsz = simd_oprsz(desc) / 8; | ||
252 | + intptr_t ra = GETPC(); | ||
253 | + unsigned rd = simd_data(desc); | ||
254 | + uint64_t *d1 = &env->vfp.zregs[rd].d[0]; | ||
255 | + uint64_t *d2 = &env->vfp.zregs[(rd + 1) & 31].d[0]; | ||
256 | + uint64_t *d3 = &env->vfp.zregs[(rd + 2) & 31].d[0]; | ||
257 | + uint64_t *d4 = &env->vfp.zregs[(rd + 3) & 31].d[0]; | ||
258 | + uint8_t *pg = vg; | ||
259 | + | ||
260 | + for (i = 0; i < oprsz; i += 1) { | ||
261 | + if (pg[H1(i)] & 1) { | ||
262 | + cpu_stq_data_ra(env, addr, d1[i], ra); | ||
263 | + cpu_stq_data_ra(env, addr + 8, d2[i], ra); | ||
264 | + cpu_stq_data_ra(env, addr + 16, d3[i], ra); | ||
265 | + cpu_stq_data_ra(env, addr + 24, d4[i], ra); | ||
266 | + } | ||
267 | + addr += 4 * 8; | ||
268 | + } | ||
269 | +} | ||
270 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
271 | index XXXXXXX..XXXXXXX 100644 | ||
272 | --- a/target/arm/translate-sve.c | ||
273 | +++ b/target/arm/translate-sve.c | ||
274 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDNF1_zpri(DisasContext *s, arg_rpri_load *a, uint32_t insn) | ||
275 | } | ||
276 | return true; | ||
277 | } | ||
278 | + | ||
279 | +static void do_st_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
280 | + int msz, int esz, int nreg) | ||
281 | +{ | ||
282 | + static gen_helper_gvec_mem * const fn_single[4][4] = { | ||
283 | + { gen_helper_sve_st1bb_r, gen_helper_sve_st1bh_r, | ||
284 | + gen_helper_sve_st1bs_r, gen_helper_sve_st1bd_r }, | ||
285 | + { NULL, gen_helper_sve_st1hh_r, | ||
286 | + gen_helper_sve_st1hs_r, gen_helper_sve_st1hd_r }, | ||
287 | + { NULL, NULL, | ||
288 | + gen_helper_sve_st1ss_r, gen_helper_sve_st1sd_r }, | ||
289 | + { NULL, NULL, NULL, gen_helper_sve_st1dd_r }, | ||
290 | + }; | ||
291 | + static gen_helper_gvec_mem * const fn_multiple[3][4] = { | ||
292 | + { gen_helper_sve_st2bb_r, gen_helper_sve_st2hh_r, | ||
293 | + gen_helper_sve_st2ss_r, gen_helper_sve_st2dd_r }, | ||
294 | + { gen_helper_sve_st3bb_r, gen_helper_sve_st3hh_r, | ||
295 | + gen_helper_sve_st3ss_r, gen_helper_sve_st3dd_r }, | ||
296 | + { gen_helper_sve_st4bb_r, gen_helper_sve_st4hh_r, | ||
297 | + gen_helper_sve_st4ss_r, gen_helper_sve_st4dd_r }, | ||
298 | + }; | ||
299 | + gen_helper_gvec_mem *fn; | ||
300 | + | ||
301 | + if (nreg == 0) { | ||
302 | + /* ST1 */ | ||
303 | + fn = fn_single[msz][esz]; | ||
304 | + } else { | ||
305 | + /* ST2, ST3, ST4 -- msz == esz, enforced by encoding */ | ||
306 | + assert(msz == esz); | ||
307 | + fn = fn_multiple[nreg - 1][msz]; | ||
308 | + } | ||
309 | + assert(fn != NULL); | ||
310 | + do_mem_zpa(s, zt, pg, addr, fn); | ||
311 | +} | ||
312 | + | ||
313 | +static bool trans_ST_zprr(DisasContext *s, arg_rprr_store *a, uint32_t insn) | ||
314 | +{ | ||
315 | + if (a->rm == 31 || a->msz > a->esz) { | ||
316 | + return false; | ||
317 | + } | ||
318 | + if (sve_access_check(s)) { | ||
319 | + TCGv_i64 addr = new_tmp_a64(s); | ||
320 | + tcg_gen_muli_i64(addr, cpu_reg(s, a->rm), (a->nreg + 1) << a->msz); | ||
321 | + tcg_gen_add_i64(addr, addr, cpu_reg_sp(s, a->rn)); | ||
322 | + do_st_zpa(s, a->rd, a->pg, addr, a->msz, a->esz, a->nreg); | ||
323 | + } | ||
324 | + return true; | ||
325 | +} | ||
326 | + | ||
327 | +static bool trans_ST_zpri(DisasContext *s, arg_rpri_store *a, uint32_t insn) | ||
328 | +{ | ||
329 | + if (a->msz > a->esz) { | ||
330 | + return false; | ||
331 | + } | ||
332 | + if (sve_access_check(s)) { | ||
333 | + int vsz = vec_full_reg_size(s); | ||
334 | + int elements = vsz >> a->esz; | ||
335 | + TCGv_i64 addr = new_tmp_a64(s); | ||
336 | + | ||
337 | + tcg_gen_addi_i64(addr, cpu_reg_sp(s, a->rn), | ||
338 | + (a->imm * elements * (a->nreg + 1)) << a->msz); | ||
339 | + do_st_zpa(s, a->rd, a->pg, addr, a->msz, a->esz, a->nreg); | ||
340 | + } | ||
341 | + return true; | ||
342 | +} | ||
343 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
344 | index XXXXXXX..XXXXXXX 100644 | ||
345 | --- a/target/arm/sve.decode | ||
346 | +++ b/target/arm/sve.decode | ||
347 | @@ -XXX,XX +XXX,XX @@ | ||
348 | %imm7_22_16 22:2 16:5 | ||
349 | %imm8_16_10 16:5 10:3 | ||
350 | %imm9_16_10 16:s6 10:3 | ||
351 | +%size_23 23:2 | ||
352 | |||
353 | # A combination of tsz:imm3 -- extract esize. | ||
354 | %tszimm_esz 22:2 5:5 !function=tszimm_esz | ||
355 | @@ -XXX,XX +XXX,XX @@ | ||
356 | &incdec2_pred rd rn pg esz d u | ||
357 | &rprr_load rd pg rn rm dtype nreg | ||
358 | &rpri_load rd pg rn imm dtype nreg | ||
359 | +&rprr_store rd pg rn rm msz esz nreg | ||
360 | +&rpri_store rd pg rn imm msz esz nreg | ||
361 | |||
362 | ########################################################################### | ||
363 | # Named instruction formats. These are generally used to | ||
364 | @@ -XXX,XX +XXX,XX @@ | ||
365 | @rpri_load_msz ....... .... . imm:s4 ... pg:3 rn:5 rd:5 \ | ||
366 | &rpri_load dtype=%msz_dtype | ||
367 | |||
368 | +# Stores; user must fill in ESZ, MSZ, NREG as needed. | ||
369 | +@rprr_store ....... .. .. rm:5 ... pg:3 rn:5 rd:5 &rprr_store | ||
370 | +@rpri_store_msz ....... msz:2 .. . imm:s4 ... pg:3 rn:5 rd:5 &rpri_store | ||
371 | +@rprr_store_esz_n0 ....... .. esz:2 rm:5 ... pg:3 rn:5 rd:5 \ | ||
372 | + &rprr_store nreg=0 | ||
373 | + | ||
374 | ########################################################################### | ||
375 | # Instruction patterns. Grouped according to the SVE encodingindex.xhtml. | ||
376 | |||
377 | @@ -XXX,XX +XXX,XX @@ LD_zprr 1010010 .. nreg:2 ..... 110 ... ..... ..... @rprr_load_msz | ||
378 | # SVE load multiple structures (scalar plus immediate) | ||
379 | # LD2B, LD2H, LD2W, LD2D; etc. | ||
380 | LD_zpri 1010010 .. nreg:2 0.... 111 ... ..... ..... @rpri_load_msz | ||
381 | + | ||
382 | +### SVE Memory Store Group | ||
383 | + | ||
384 | +# SVE contiguous store (scalar plus immediate) | ||
385 | +# ST1B, ST1H, ST1W, ST1D; require msz <= esz | ||
386 | +ST_zpri 1110010 .. esz:2 0.... 111 ... ..... ..... \ | ||
387 | + @rpri_store_msz nreg=0 | ||
388 | + | ||
389 | +# SVE contiguous store (scalar plus scalar) | ||
390 | +# ST1B, ST1H, ST1W, ST1D; require msz <= esz | ||
391 | +# Enumerate msz lest we conflict with STR_zri. | ||
392 | +ST_zprr 1110010 00 .. ..... 010 ... ..... ..... \ | ||
393 | + @rprr_store_esz_n0 msz=0 | ||
394 | +ST_zprr 1110010 01 .. ..... 010 ... ..... ..... \ | ||
395 | + @rprr_store_esz_n0 msz=1 | ||
396 | +ST_zprr 1110010 10 .. ..... 010 ... ..... ..... \ | ||
397 | + @rprr_store_esz_n0 msz=2 | ||
398 | +ST_zprr 1110010 11 11 ..... 010 ... ..... ..... \ | ||
399 | + @rprr_store msz=3 esz=3 nreg=0 | ||
400 | + | ||
401 | +# SVE contiguous non-temporal store (scalar plus immediate) (nreg == 0) | ||
402 | +# SVE store multiple structures (scalar plus immediate) (nreg != 0) | ||
403 | +ST_zpri 1110010 .. nreg:2 1.... 111 ... ..... ..... \ | ||
404 | + @rpri_store_msz esz=%size_23 | ||
405 | + | ||
406 | +# SVE contiguous non-temporal store (scalar plus scalar) (nreg == 0) | ||
407 | +# SVE store multiple structures (scalar plus scalar) (nreg != 0) | ||
408 | +ST_zprr 1110010 msz:2 nreg:2 ..... 011 ... ..... ..... \ | ||
409 | + @rprr_store esz=%size_23 | ||
410 | -- | ||
411 | 2.17.1 | ||
412 | |||
413 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20180627043328.11531-5-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-sve.c | 52 ++++++++++++++++++++++++++++++++++++++ | ||
9 | target/arm/sve.decode | 9 +++++++ | ||
10 | 2 files changed, 61 insertions(+) | ||
11 | |||
12 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/translate-sve.c | ||
15 | +++ b/target/arm/translate-sve.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDNF1_zpri(DisasContext *s, arg_rpri_load *a, uint32_t insn) | ||
17 | return true; | ||
18 | } | ||
19 | |||
20 | +static void do_ldrq(DisasContext *s, int zt, int pg, TCGv_i64 addr, int msz) | ||
21 | +{ | ||
22 | + static gen_helper_gvec_mem * const fns[4] = { | ||
23 | + gen_helper_sve_ld1bb_r, gen_helper_sve_ld1hh_r, | ||
24 | + gen_helper_sve_ld1ss_r, gen_helper_sve_ld1dd_r, | ||
25 | + }; | ||
26 | + unsigned vsz = vec_full_reg_size(s); | ||
27 | + TCGv_ptr t_pg; | ||
28 | + TCGv_i32 desc; | ||
29 | + | ||
30 | + /* Load the first quadword using the normal predicated load helpers. */ | ||
31 | + desc = tcg_const_i32(simd_desc(16, 16, zt)); | ||
32 | + t_pg = tcg_temp_new_ptr(); | ||
33 | + | ||
34 | + tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, pg)); | ||
35 | + fns[msz](cpu_env, t_pg, addr, desc); | ||
36 | + | ||
37 | + tcg_temp_free_ptr(t_pg); | ||
38 | + tcg_temp_free_i32(desc); | ||
39 | + | ||
40 | + /* Replicate that first quadword. */ | ||
41 | + if (vsz > 16) { | ||
42 | + unsigned dofs = vec_full_reg_offset(s, zt); | ||
43 | + tcg_gen_gvec_dup_mem(4, dofs + 16, dofs, vsz - 16, vsz - 16); | ||
44 | + } | ||
45 | +} | ||
46 | + | ||
47 | +static bool trans_LD1RQ_zprr(DisasContext *s, arg_rprr_load *a, uint32_t insn) | ||
48 | +{ | ||
49 | + if (a->rm == 31) { | ||
50 | + return false; | ||
51 | + } | ||
52 | + if (sve_access_check(s)) { | ||
53 | + int msz = dtype_msz(a->dtype); | ||
54 | + TCGv_i64 addr = new_tmp_a64(s); | ||
55 | + tcg_gen_shli_i64(addr, cpu_reg(s, a->rm), msz); | ||
56 | + tcg_gen_add_i64(addr, addr, cpu_reg_sp(s, a->rn)); | ||
57 | + do_ldrq(s, a->rd, a->pg, addr, msz); | ||
58 | + } | ||
59 | + return true; | ||
60 | +} | ||
61 | + | ||
62 | +static bool trans_LD1RQ_zpri(DisasContext *s, arg_rpri_load *a, uint32_t insn) | ||
63 | +{ | ||
64 | + if (sve_access_check(s)) { | ||
65 | + TCGv_i64 addr = new_tmp_a64(s); | ||
66 | + tcg_gen_addi_i64(addr, cpu_reg_sp(s, a->rn), a->imm * 16); | ||
67 | + do_ldrq(s, a->rd, a->pg, addr, dtype_msz(a->dtype)); | ||
68 | + } | ||
69 | + return true; | ||
70 | +} | ||
71 | + | ||
72 | static void do_st_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
73 | int msz, int esz, int nreg) | ||
74 | { | ||
75 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
76 | index XXXXXXX..XXXXXXX 100644 | ||
77 | --- a/target/arm/sve.decode | ||
78 | +++ b/target/arm/sve.decode | ||
79 | @@ -XXX,XX +XXX,XX @@ LD_zprr 1010010 .. nreg:2 ..... 110 ... ..... ..... @rprr_load_msz | ||
80 | # LD2B, LD2H, LD2W, LD2D; etc. | ||
81 | LD_zpri 1010010 .. nreg:2 0.... 111 ... ..... ..... @rpri_load_msz | ||
82 | |||
83 | +# SVE load and broadcast quadword (scalar plus scalar) | ||
84 | +LD1RQ_zprr 1010010 .. 00 ..... 000 ... ..... ..... \ | ||
85 | + @rprr_load_msz nreg=0 | ||
86 | + | ||
87 | +# SVE load and broadcast quadword (scalar plus immediate) | ||
88 | +# LD1RQB, LD1RQH, LD1RQS, LD1RQD | ||
89 | +LD1RQ_zpri 1010010 .. 00 0.... 001 ... ..... ..... \ | ||
90 | + @rpri_load_msz nreg=0 | ||
91 | + | ||
92 | ### SVE Memory Store Group | ||
93 | |||
94 | # SVE contiguous store (scalar plus immediate) | ||
95 | -- | ||
96 | 2.17.1 | ||
97 | |||
98 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | [PMM: fixed typo] | ||
6 | Message-id: 20180627043328.11531-6-richard.henderson@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | target/arm/helper-sve.h | 30 +++++++++++++ | ||
10 | target/arm/sve_helper.c | 38 ++++++++++++++++ | ||
11 | target/arm/translate-sve.c | 90 ++++++++++++++++++++++++++++++++++++++ | ||
12 | target/arm/sve.decode | 22 ++++++++++ | ||
13 | 4 files changed, 180 insertions(+) | ||
14 | |||
15 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/helper-sve.h | ||
18 | +++ b/target/arm/helper-sve.h | ||
19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_rsqrts_s, TCG_CALL_NO_RWG, | ||
20 | DEF_HELPER_FLAGS_5(gvec_rsqrts_d, TCG_CALL_NO_RWG, | ||
21 | void, ptr, ptr, ptr, ptr, i32) | ||
22 | |||
23 | +DEF_HELPER_FLAGS_5(sve_scvt_hh, TCG_CALL_NO_RWG, | ||
24 | + void, ptr, ptr, ptr, ptr, i32) | ||
25 | +DEF_HELPER_FLAGS_5(sve_scvt_sh, TCG_CALL_NO_RWG, | ||
26 | + void, ptr, ptr, ptr, ptr, i32) | ||
27 | +DEF_HELPER_FLAGS_5(sve_scvt_dh, TCG_CALL_NO_RWG, | ||
28 | + void, ptr, ptr, ptr, ptr, i32) | ||
29 | +DEF_HELPER_FLAGS_5(sve_scvt_ss, TCG_CALL_NO_RWG, | ||
30 | + void, ptr, ptr, ptr, ptr, i32) | ||
31 | +DEF_HELPER_FLAGS_5(sve_scvt_sd, TCG_CALL_NO_RWG, | ||
32 | + void, ptr, ptr, ptr, ptr, i32) | ||
33 | +DEF_HELPER_FLAGS_5(sve_scvt_ds, TCG_CALL_NO_RWG, | ||
34 | + void, ptr, ptr, ptr, ptr, i32) | ||
35 | +DEF_HELPER_FLAGS_5(sve_scvt_dd, TCG_CALL_NO_RWG, | ||
36 | + void, ptr, ptr, ptr, ptr, i32) | ||
37 | + | ||
38 | +DEF_HELPER_FLAGS_5(sve_ucvt_hh, TCG_CALL_NO_RWG, | ||
39 | + void, ptr, ptr, ptr, ptr, i32) | ||
40 | +DEF_HELPER_FLAGS_5(sve_ucvt_sh, TCG_CALL_NO_RWG, | ||
41 | + void, ptr, ptr, ptr, ptr, i32) | ||
42 | +DEF_HELPER_FLAGS_5(sve_ucvt_dh, TCG_CALL_NO_RWG, | ||
43 | + void, ptr, ptr, ptr, ptr, i32) | ||
44 | +DEF_HELPER_FLAGS_5(sve_ucvt_ss, TCG_CALL_NO_RWG, | ||
45 | + void, ptr, ptr, ptr, ptr, i32) | ||
46 | +DEF_HELPER_FLAGS_5(sve_ucvt_sd, TCG_CALL_NO_RWG, | ||
47 | + void, ptr, ptr, ptr, ptr, i32) | ||
48 | +DEF_HELPER_FLAGS_5(sve_ucvt_ds, TCG_CALL_NO_RWG, | ||
49 | + void, ptr, ptr, ptr, ptr, i32) | ||
50 | +DEF_HELPER_FLAGS_5(sve_ucvt_dd, TCG_CALL_NO_RWG, | ||
51 | + void, ptr, ptr, ptr, ptr, i32) | ||
52 | + | ||
53 | DEF_HELPER_FLAGS_4(sve_ld1bb_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
54 | DEF_HELPER_FLAGS_4(sve_ld2bb_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
55 | DEF_HELPER_FLAGS_4(sve_ld3bb_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
56 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/target/arm/sve_helper.c | ||
59 | +++ b/target/arm/sve_helper.c | ||
60 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(sve_while)(void *vd, uint32_t count, uint32_t pred_desc) | ||
61 | return predtest_ones(d, oprsz, esz_mask); | ||
62 | } | ||
63 | |||
64 | +/* Fully general two-operand expander, controlled by a predicate, | ||
65 | + * With the extra float_status parameter. | ||
66 | + */ | ||
67 | +#define DO_ZPZ_FP(NAME, TYPE, H, OP) \ | ||
68 | +void HELPER(NAME)(void *vd, void *vn, void *vg, void *status, uint32_t desc) \ | ||
69 | +{ \ | ||
70 | + intptr_t i = simd_oprsz(desc); \ | ||
71 | + uint64_t *g = vg; \ | ||
72 | + do { \ | ||
73 | + uint64_t pg = g[(i - 1) >> 6]; \ | ||
74 | + do { \ | ||
75 | + i -= sizeof(TYPE); \ | ||
76 | + if (likely((pg >> (i & 63)) & 1)) { \ | ||
77 | + TYPE nn = *(TYPE *)(vn + H(i)); \ | ||
78 | + *(TYPE *)(vd + H(i)) = OP(nn, status); \ | ||
79 | + } \ | ||
80 | + } while (i & 63); \ | ||
81 | + } while (i != 0); \ | ||
82 | +} | ||
83 | + | ||
84 | +DO_ZPZ_FP(sve_scvt_hh, uint16_t, H1_2, int16_to_float16) | ||
85 | +DO_ZPZ_FP(sve_scvt_sh, uint32_t, H1_4, int32_to_float16) | ||
86 | +DO_ZPZ_FP(sve_scvt_ss, uint32_t, H1_4, int32_to_float32) | ||
87 | +DO_ZPZ_FP(sve_scvt_sd, uint64_t, , int32_to_float64) | ||
88 | +DO_ZPZ_FP(sve_scvt_dh, uint64_t, , int64_to_float16) | ||
89 | +DO_ZPZ_FP(sve_scvt_ds, uint64_t, , int64_to_float32) | ||
90 | +DO_ZPZ_FP(sve_scvt_dd, uint64_t, , int64_to_float64) | ||
91 | + | ||
92 | +DO_ZPZ_FP(sve_ucvt_hh, uint16_t, H1_2, uint16_to_float16) | ||
93 | +DO_ZPZ_FP(sve_ucvt_sh, uint32_t, H1_4, uint32_to_float16) | ||
94 | +DO_ZPZ_FP(sve_ucvt_ss, uint32_t, H1_4, uint32_to_float32) | ||
95 | +DO_ZPZ_FP(sve_ucvt_sd, uint64_t, , uint32_to_float64) | ||
96 | +DO_ZPZ_FP(sve_ucvt_dh, uint64_t, , uint64_to_float16) | ||
97 | +DO_ZPZ_FP(sve_ucvt_ds, uint64_t, , uint64_to_float32) | ||
98 | +DO_ZPZ_FP(sve_ucvt_dd, uint64_t, , uint64_to_float64) | ||
99 | + | ||
100 | +#undef DO_ZPZ_FP | ||
101 | + | ||
102 | /* | ||
103 | * Load contiguous data, protected by a governing predicate. | ||
104 | */ | ||
105 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
106 | index XXXXXXX..XXXXXXX 100644 | ||
107 | --- a/target/arm/translate-sve.c | ||
108 | +++ b/target/arm/translate-sve.c | ||
109 | @@ -XXX,XX +XXX,XX @@ DO_FP3(FRSQRTS, rsqrts) | ||
110 | |||
111 | #undef DO_FP3 | ||
112 | |||
113 | + | ||
114 | +/* | ||
115 | + *** SVE Floating Point Unary Operations Predicated Group | ||
116 | + */ | ||
117 | + | ||
118 | +static bool do_zpz_ptr(DisasContext *s, int rd, int rn, int pg, | ||
119 | + bool is_fp16, gen_helper_gvec_3_ptr *fn) | ||
120 | +{ | ||
121 | + if (sve_access_check(s)) { | ||
122 | + unsigned vsz = vec_full_reg_size(s); | ||
123 | + TCGv_ptr status = get_fpstatus_ptr(is_fp16); | ||
124 | + tcg_gen_gvec_3_ptr(vec_full_reg_offset(s, rd), | ||
125 | + vec_full_reg_offset(s, rn), | ||
126 | + pred_full_reg_offset(s, pg), | ||
127 | + status, vsz, vsz, 0, fn); | ||
128 | + tcg_temp_free_ptr(status); | ||
129 | + } | ||
130 | + return true; | ||
131 | +} | ||
132 | + | ||
133 | +static bool trans_SCVTF_hh(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
134 | +{ | ||
135 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, true, gen_helper_sve_scvt_hh); | ||
136 | +} | ||
137 | + | ||
138 | +static bool trans_SCVTF_sh(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
139 | +{ | ||
140 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, true, gen_helper_sve_scvt_sh); | ||
141 | +} | ||
142 | + | ||
143 | +static bool trans_SCVTF_dh(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
144 | +{ | ||
145 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, true, gen_helper_sve_scvt_dh); | ||
146 | +} | ||
147 | + | ||
148 | +static bool trans_SCVTF_ss(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
149 | +{ | ||
150 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_scvt_ss); | ||
151 | +} | ||
152 | + | ||
153 | +static bool trans_SCVTF_ds(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
154 | +{ | ||
155 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_scvt_ds); | ||
156 | +} | ||
157 | + | ||
158 | +static bool trans_SCVTF_sd(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
159 | +{ | ||
160 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_scvt_sd); | ||
161 | +} | ||
162 | + | ||
163 | +static bool trans_SCVTF_dd(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
164 | +{ | ||
165 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_scvt_dd); | ||
166 | +} | ||
167 | + | ||
168 | +static bool trans_UCVTF_hh(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
169 | +{ | ||
170 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, true, gen_helper_sve_ucvt_hh); | ||
171 | +} | ||
172 | + | ||
173 | +static bool trans_UCVTF_sh(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
174 | +{ | ||
175 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, true, gen_helper_sve_ucvt_sh); | ||
176 | +} | ||
177 | + | ||
178 | +static bool trans_UCVTF_dh(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
179 | +{ | ||
180 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, true, gen_helper_sve_ucvt_dh); | ||
181 | +} | ||
182 | + | ||
183 | +static bool trans_UCVTF_ss(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
184 | +{ | ||
185 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_ucvt_ss); | ||
186 | +} | ||
187 | + | ||
188 | +static bool trans_UCVTF_ds(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
189 | +{ | ||
190 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_ucvt_ds); | ||
191 | +} | ||
192 | + | ||
193 | +static bool trans_UCVTF_sd(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
194 | +{ | ||
195 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_ucvt_sd); | ||
196 | +} | ||
197 | + | ||
198 | +static bool trans_UCVTF_dd(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
199 | +{ | ||
200 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_ucvt_dd); | ||
201 | +} | ||
202 | + | ||
203 | /* | ||
204 | *** SVE Memory - 32-bit Gather and Unsized Contiguous Group | ||
205 | */ | ||
206 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
207 | index XXXXXXX..XXXXXXX 100644 | ||
208 | --- a/target/arm/sve.decode | ||
209 | +++ b/target/arm/sve.decode | ||
210 | @@ -XXX,XX +XXX,XX @@ | ||
211 | @rd_pg_rn ........ esz:2 ... ... ... pg:3 rn:5 rd:5 &rpr_esz | ||
212 | @rd_pg4_pn ........ esz:2 ... ... .. pg:4 . rn:4 rd:5 &rpr_esz | ||
213 | |||
214 | +# One register operand, with governing predicate, no vector element size | ||
215 | +@rd_pg_rn_e0 ........ .. ... ... ... pg:3 rn:5 rd:5 &rpr_esz esz=0 | ||
216 | + | ||
217 | # Two register operands with a 6-bit signed immediate. | ||
218 | @rd_rn_i6 ........ ... rn:5 ..... imm:s6 rd:5 &rri | ||
219 | |||
220 | @@ -XXX,XX +XXX,XX @@ FTSMUL 01100101 .. 0 ..... 000 011 ..... ..... @rd_rn_rm | ||
221 | FRECPS 01100101 .. 0 ..... 000 110 ..... ..... @rd_rn_rm | ||
222 | FRSQRTS 01100101 .. 0 ..... 000 111 ..... ..... @rd_rn_rm | ||
223 | |||
224 | +### SVE FP Unary Operations Predicated Group | ||
225 | + | ||
226 | +# SVE integer convert to floating-point | ||
227 | +SCVTF_hh 01100101 01 010 01 0 101 ... ..... ..... @rd_pg_rn_e0 | ||
228 | +SCVTF_sh 01100101 01 010 10 0 101 ... ..... ..... @rd_pg_rn_e0 | ||
229 | +SCVTF_dh 01100101 01 010 11 0 101 ... ..... ..... @rd_pg_rn_e0 | ||
230 | +SCVTF_ss 01100101 10 010 10 0 101 ... ..... ..... @rd_pg_rn_e0 | ||
231 | +SCVTF_sd 01100101 11 010 00 0 101 ... ..... ..... @rd_pg_rn_e0 | ||
232 | +SCVTF_ds 01100101 11 010 10 0 101 ... ..... ..... @rd_pg_rn_e0 | ||
233 | +SCVTF_dd 01100101 11 010 11 0 101 ... ..... ..... @rd_pg_rn_e0 | ||
234 | + | ||
235 | +UCVTF_hh 01100101 01 010 01 1 101 ... ..... ..... @rd_pg_rn_e0 | ||
236 | +UCVTF_sh 01100101 01 010 10 1 101 ... ..... ..... @rd_pg_rn_e0 | ||
237 | +UCVTF_dh 01100101 01 010 11 1 101 ... ..... ..... @rd_pg_rn_e0 | ||
238 | +UCVTF_ss 01100101 10 010 10 1 101 ... ..... ..... @rd_pg_rn_e0 | ||
239 | +UCVTF_sd 01100101 11 010 00 1 101 ... ..... ..... @rd_pg_rn_e0 | ||
240 | +UCVTF_ds 01100101 11 010 10 1 101 ... ..... ..... @rd_pg_rn_e0 | ||
241 | +UCVTF_dd 01100101 11 010 11 1 101 ... ..... ..... @rd_pg_rn_e0 | ||
242 | + | ||
243 | ### SVE Memory - 32-bit Gather and Unsized Contiguous Group | ||
244 | |||
245 | # SVE load predicate register | ||
246 | -- | ||
247 | 2.17.1 | ||
248 | |||
249 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20180627043328.11531-7-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/helper-sve.h | 77 +++++++++++++++++++++++++++++++++ | ||
9 | target/arm/sve_helper.c | 89 ++++++++++++++++++++++++++++++++++++++ | ||
10 | target/arm/translate-sve.c | 46 ++++++++++++++++++++ | ||
11 | target/arm/sve.decode | 17 ++++++++ | ||
12 | 4 files changed, 229 insertions(+) | ||
13 | |||
14 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper-sve.h | ||
17 | +++ b/target/arm/helper-sve.h | ||
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_rsqrts_s, TCG_CALL_NO_RWG, | ||
19 | DEF_HELPER_FLAGS_5(gvec_rsqrts_d, TCG_CALL_NO_RWG, | ||
20 | void, ptr, ptr, ptr, ptr, i32) | ||
21 | |||
22 | +DEF_HELPER_FLAGS_6(sve_fadd_h, TCG_CALL_NO_RWG, | ||
23 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
24 | +DEF_HELPER_FLAGS_6(sve_fadd_s, TCG_CALL_NO_RWG, | ||
25 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
26 | +DEF_HELPER_FLAGS_6(sve_fadd_d, TCG_CALL_NO_RWG, | ||
27 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
28 | + | ||
29 | +DEF_HELPER_FLAGS_6(sve_fsub_h, TCG_CALL_NO_RWG, | ||
30 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
31 | +DEF_HELPER_FLAGS_6(sve_fsub_s, TCG_CALL_NO_RWG, | ||
32 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
33 | +DEF_HELPER_FLAGS_6(sve_fsub_d, TCG_CALL_NO_RWG, | ||
34 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
35 | + | ||
36 | +DEF_HELPER_FLAGS_6(sve_fmul_h, TCG_CALL_NO_RWG, | ||
37 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
38 | +DEF_HELPER_FLAGS_6(sve_fmul_s, TCG_CALL_NO_RWG, | ||
39 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
40 | +DEF_HELPER_FLAGS_6(sve_fmul_d, TCG_CALL_NO_RWG, | ||
41 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
42 | + | ||
43 | +DEF_HELPER_FLAGS_6(sve_fdiv_h, TCG_CALL_NO_RWG, | ||
44 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
45 | +DEF_HELPER_FLAGS_6(sve_fdiv_s, TCG_CALL_NO_RWG, | ||
46 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
47 | +DEF_HELPER_FLAGS_6(sve_fdiv_d, TCG_CALL_NO_RWG, | ||
48 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
49 | + | ||
50 | +DEF_HELPER_FLAGS_6(sve_fmin_h, TCG_CALL_NO_RWG, | ||
51 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
52 | +DEF_HELPER_FLAGS_6(sve_fmin_s, TCG_CALL_NO_RWG, | ||
53 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
54 | +DEF_HELPER_FLAGS_6(sve_fmin_d, TCG_CALL_NO_RWG, | ||
55 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
56 | + | ||
57 | +DEF_HELPER_FLAGS_6(sve_fmax_h, TCG_CALL_NO_RWG, | ||
58 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
59 | +DEF_HELPER_FLAGS_6(sve_fmax_s, TCG_CALL_NO_RWG, | ||
60 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
61 | +DEF_HELPER_FLAGS_6(sve_fmax_d, TCG_CALL_NO_RWG, | ||
62 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
63 | + | ||
64 | +DEF_HELPER_FLAGS_6(sve_fminnum_h, TCG_CALL_NO_RWG, | ||
65 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
66 | +DEF_HELPER_FLAGS_6(sve_fminnum_s, TCG_CALL_NO_RWG, | ||
67 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
68 | +DEF_HELPER_FLAGS_6(sve_fminnum_d, TCG_CALL_NO_RWG, | ||
69 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
70 | + | ||
71 | +DEF_HELPER_FLAGS_6(sve_fmaxnum_h, TCG_CALL_NO_RWG, | ||
72 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
73 | +DEF_HELPER_FLAGS_6(sve_fmaxnum_s, TCG_CALL_NO_RWG, | ||
74 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
75 | +DEF_HELPER_FLAGS_6(sve_fmaxnum_d, TCG_CALL_NO_RWG, | ||
76 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
77 | + | ||
78 | +DEF_HELPER_FLAGS_6(sve_fabd_h, TCG_CALL_NO_RWG, | ||
79 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
80 | +DEF_HELPER_FLAGS_6(sve_fabd_s, TCG_CALL_NO_RWG, | ||
81 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
82 | +DEF_HELPER_FLAGS_6(sve_fabd_d, TCG_CALL_NO_RWG, | ||
83 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
84 | + | ||
85 | +DEF_HELPER_FLAGS_6(sve_fscalbn_h, TCG_CALL_NO_RWG, | ||
86 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
87 | +DEF_HELPER_FLAGS_6(sve_fscalbn_s, TCG_CALL_NO_RWG, | ||
88 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
89 | +DEF_HELPER_FLAGS_6(sve_fscalbn_d, TCG_CALL_NO_RWG, | ||
90 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
91 | + | ||
92 | +DEF_HELPER_FLAGS_6(sve_fmulx_h, TCG_CALL_NO_RWG, | ||
93 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
94 | +DEF_HELPER_FLAGS_6(sve_fmulx_s, TCG_CALL_NO_RWG, | ||
95 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
96 | +DEF_HELPER_FLAGS_6(sve_fmulx_d, TCG_CALL_NO_RWG, | ||
97 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
98 | + | ||
99 | DEF_HELPER_FLAGS_5(sve_scvt_hh, TCG_CALL_NO_RWG, | ||
100 | void, ptr, ptr, ptr, ptr, i32) | ||
101 | DEF_HELPER_FLAGS_5(sve_scvt_sh, TCG_CALL_NO_RWG, | ||
102 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
103 | index XXXXXXX..XXXXXXX 100644 | ||
104 | --- a/target/arm/sve_helper.c | ||
105 | +++ b/target/arm/sve_helper.c | ||
106 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(sve_while)(void *vd, uint32_t count, uint32_t pred_desc) | ||
107 | return predtest_ones(d, oprsz, esz_mask); | ||
108 | } | ||
109 | |||
110 | +/* Fully general three-operand expander, controlled by a predicate, | ||
111 | + * With the extra float_status parameter. | ||
112 | + */ | ||
113 | +#define DO_ZPZZ_FP(NAME, TYPE, H, OP) \ | ||
114 | +void HELPER(NAME)(void *vd, void *vn, void *vm, void *vg, \ | ||
115 | + void *status, uint32_t desc) \ | ||
116 | +{ \ | ||
117 | + intptr_t i = simd_oprsz(desc); \ | ||
118 | + uint64_t *g = vg; \ | ||
119 | + do { \ | ||
120 | + uint64_t pg = g[(i - 1) >> 6]; \ | ||
121 | + do { \ | ||
122 | + i -= sizeof(TYPE); \ | ||
123 | + if (likely((pg >> (i & 63)) & 1)) { \ | ||
124 | + TYPE nn = *(TYPE *)(vn + H(i)); \ | ||
125 | + TYPE mm = *(TYPE *)(vm + H(i)); \ | ||
126 | + *(TYPE *)(vd + H(i)) = OP(nn, mm, status); \ | ||
127 | + } \ | ||
128 | + } while (i & 63); \ | ||
129 | + } while (i != 0); \ | ||
130 | +} | ||
131 | + | ||
132 | +DO_ZPZZ_FP(sve_fadd_h, uint16_t, H1_2, float16_add) | ||
133 | +DO_ZPZZ_FP(sve_fadd_s, uint32_t, H1_4, float32_add) | ||
134 | +DO_ZPZZ_FP(sve_fadd_d, uint64_t, , float64_add) | ||
135 | + | ||
136 | +DO_ZPZZ_FP(sve_fsub_h, uint16_t, H1_2, float16_sub) | ||
137 | +DO_ZPZZ_FP(sve_fsub_s, uint32_t, H1_4, float32_sub) | ||
138 | +DO_ZPZZ_FP(sve_fsub_d, uint64_t, , float64_sub) | ||
139 | + | ||
140 | +DO_ZPZZ_FP(sve_fmul_h, uint16_t, H1_2, float16_mul) | ||
141 | +DO_ZPZZ_FP(sve_fmul_s, uint32_t, H1_4, float32_mul) | ||
142 | +DO_ZPZZ_FP(sve_fmul_d, uint64_t, , float64_mul) | ||
143 | + | ||
144 | +DO_ZPZZ_FP(sve_fdiv_h, uint16_t, H1_2, float16_div) | ||
145 | +DO_ZPZZ_FP(sve_fdiv_s, uint32_t, H1_4, float32_div) | ||
146 | +DO_ZPZZ_FP(sve_fdiv_d, uint64_t, , float64_div) | ||
147 | + | ||
148 | +DO_ZPZZ_FP(sve_fmin_h, uint16_t, H1_2, float16_min) | ||
149 | +DO_ZPZZ_FP(sve_fmin_s, uint32_t, H1_4, float32_min) | ||
150 | +DO_ZPZZ_FP(sve_fmin_d, uint64_t, , float64_min) | ||
151 | + | ||
152 | +DO_ZPZZ_FP(sve_fmax_h, uint16_t, H1_2, float16_max) | ||
153 | +DO_ZPZZ_FP(sve_fmax_s, uint32_t, H1_4, float32_max) | ||
154 | +DO_ZPZZ_FP(sve_fmax_d, uint64_t, , float64_max) | ||
155 | + | ||
156 | +DO_ZPZZ_FP(sve_fminnum_h, uint16_t, H1_2, float16_minnum) | ||
157 | +DO_ZPZZ_FP(sve_fminnum_s, uint32_t, H1_4, float32_minnum) | ||
158 | +DO_ZPZZ_FP(sve_fminnum_d, uint64_t, , float64_minnum) | ||
159 | + | ||
160 | +DO_ZPZZ_FP(sve_fmaxnum_h, uint16_t, H1_2, float16_maxnum) | ||
161 | +DO_ZPZZ_FP(sve_fmaxnum_s, uint32_t, H1_4, float32_maxnum) | ||
162 | +DO_ZPZZ_FP(sve_fmaxnum_d, uint64_t, , float64_maxnum) | ||
163 | + | ||
164 | +static inline float16 abd_h(float16 a, float16 b, float_status *s) | ||
165 | +{ | ||
166 | + return float16_abs(float16_sub(a, b, s)); | ||
167 | +} | ||
168 | + | ||
169 | +static inline float32 abd_s(float32 a, float32 b, float_status *s) | ||
170 | +{ | ||
171 | + return float32_abs(float32_sub(a, b, s)); | ||
172 | +} | ||
173 | + | ||
174 | +static inline float64 abd_d(float64 a, float64 b, float_status *s) | ||
175 | +{ | ||
176 | + return float64_abs(float64_sub(a, b, s)); | ||
177 | +} | ||
178 | + | ||
179 | +DO_ZPZZ_FP(sve_fabd_h, uint16_t, H1_2, abd_h) | ||
180 | +DO_ZPZZ_FP(sve_fabd_s, uint32_t, H1_4, abd_s) | ||
181 | +DO_ZPZZ_FP(sve_fabd_d, uint64_t, , abd_d) | ||
182 | + | ||
183 | +static inline float64 scalbn_d(float64 a, int64_t b, float_status *s) | ||
184 | +{ | ||
185 | + int b_int = MIN(MAX(b, INT_MIN), INT_MAX); | ||
186 | + return float64_scalbn(a, b_int, s); | ||
187 | +} | ||
188 | + | ||
189 | +DO_ZPZZ_FP(sve_fscalbn_h, int16_t, H1_2, float16_scalbn) | ||
190 | +DO_ZPZZ_FP(sve_fscalbn_s, int32_t, H1_4, float32_scalbn) | ||
191 | +DO_ZPZZ_FP(sve_fscalbn_d, int64_t, , scalbn_d) | ||
192 | + | ||
193 | +DO_ZPZZ_FP(sve_fmulx_h, uint16_t, H1_2, helper_advsimd_mulxh) | ||
194 | +DO_ZPZZ_FP(sve_fmulx_s, uint32_t, H1_4, helper_vfp_mulxs) | ||
195 | +DO_ZPZZ_FP(sve_fmulx_d, uint64_t, , helper_vfp_mulxd) | ||
196 | + | ||
197 | +#undef DO_ZPZZ_FP | ||
198 | + | ||
199 | /* Fully general two-operand expander, controlled by a predicate, | ||
200 | * With the extra float_status parameter. | ||
201 | */ | ||
202 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
203 | index XXXXXXX..XXXXXXX 100644 | ||
204 | --- a/target/arm/translate-sve.c | ||
205 | +++ b/target/arm/translate-sve.c | ||
206 | @@ -XXX,XX +XXX,XX @@ DO_FP3(FRSQRTS, rsqrts) | ||
207 | |||
208 | #undef DO_FP3 | ||
209 | |||
210 | +/* | ||
211 | + *** SVE Floating Point Arithmetic - Predicated Group | ||
212 | + */ | ||
213 | + | ||
214 | +static bool do_zpzz_fp(DisasContext *s, arg_rprr_esz *a, | ||
215 | + gen_helper_gvec_4_ptr *fn) | ||
216 | +{ | ||
217 | + if (fn == NULL) { | ||
218 | + return false; | ||
219 | + } | ||
220 | + if (sve_access_check(s)) { | ||
221 | + unsigned vsz = vec_full_reg_size(s); | ||
222 | + TCGv_ptr status = get_fpstatus_ptr(a->esz == MO_16); | ||
223 | + tcg_gen_gvec_4_ptr(vec_full_reg_offset(s, a->rd), | ||
224 | + vec_full_reg_offset(s, a->rn), | ||
225 | + vec_full_reg_offset(s, a->rm), | ||
226 | + pred_full_reg_offset(s, a->pg), | ||
227 | + status, vsz, vsz, 0, fn); | ||
228 | + tcg_temp_free_ptr(status); | ||
229 | + } | ||
230 | + return true; | ||
231 | +} | ||
232 | + | ||
233 | +#define DO_FP3(NAME, name) \ | ||
234 | +static bool trans_##NAME(DisasContext *s, arg_rprr_esz *a, uint32_t insn) \ | ||
235 | +{ \ | ||
236 | + static gen_helper_gvec_4_ptr * const fns[4] = { \ | ||
237 | + NULL, gen_helper_sve_##name##_h, \ | ||
238 | + gen_helper_sve_##name##_s, gen_helper_sve_##name##_d \ | ||
239 | + }; \ | ||
240 | + return do_zpzz_fp(s, a, fns[a->esz]); \ | ||
241 | +} | ||
242 | + | ||
243 | +DO_FP3(FADD_zpzz, fadd) | ||
244 | +DO_FP3(FSUB_zpzz, fsub) | ||
245 | +DO_FP3(FMUL_zpzz, fmul) | ||
246 | +DO_FP3(FMIN_zpzz, fmin) | ||
247 | +DO_FP3(FMAX_zpzz, fmax) | ||
248 | +DO_FP3(FMINNM_zpzz, fminnum) | ||
249 | +DO_FP3(FMAXNM_zpzz, fmaxnum) | ||
250 | +DO_FP3(FABD, fabd) | ||
251 | +DO_FP3(FSCALE, fscalbn) | ||
252 | +DO_FP3(FDIV, fdiv) | ||
253 | +DO_FP3(FMULX, fmulx) | ||
254 | + | ||
255 | +#undef DO_FP3 | ||
256 | |||
257 | /* | ||
258 | *** SVE Floating Point Unary Operations Predicated Group | ||
259 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
260 | index XXXXXXX..XXXXXXX 100644 | ||
261 | --- a/target/arm/sve.decode | ||
262 | +++ b/target/arm/sve.decode | ||
263 | @@ -XXX,XX +XXX,XX @@ FTSMUL 01100101 .. 0 ..... 000 011 ..... ..... @rd_rn_rm | ||
264 | FRECPS 01100101 .. 0 ..... 000 110 ..... ..... @rd_rn_rm | ||
265 | FRSQRTS 01100101 .. 0 ..... 000 111 ..... ..... @rd_rn_rm | ||
266 | |||
267 | +### SVE FP Arithmetic Predicated Group | ||
268 | + | ||
269 | +# SVE floating-point arithmetic (predicated) | ||
270 | +FADD_zpzz 01100101 .. 00 0000 100 ... ..... ..... @rdn_pg_rm | ||
271 | +FSUB_zpzz 01100101 .. 00 0001 100 ... ..... ..... @rdn_pg_rm | ||
272 | +FMUL_zpzz 01100101 .. 00 0010 100 ... ..... ..... @rdn_pg_rm | ||
273 | +FSUB_zpzz 01100101 .. 00 0011 100 ... ..... ..... @rdm_pg_rn # FSUBR | ||
274 | +FMAXNM_zpzz 01100101 .. 00 0100 100 ... ..... ..... @rdn_pg_rm | ||
275 | +FMINNM_zpzz 01100101 .. 00 0101 100 ... ..... ..... @rdn_pg_rm | ||
276 | +FMAX_zpzz 01100101 .. 00 0110 100 ... ..... ..... @rdn_pg_rm | ||
277 | +FMIN_zpzz 01100101 .. 00 0111 100 ... ..... ..... @rdn_pg_rm | ||
278 | +FABD 01100101 .. 00 1000 100 ... ..... ..... @rdn_pg_rm | ||
279 | +FSCALE 01100101 .. 00 1001 100 ... ..... ..... @rdn_pg_rm | ||
280 | +FMULX 01100101 .. 00 1010 100 ... ..... ..... @rdn_pg_rm | ||
281 | +FDIV 01100101 .. 00 1100 100 ... ..... ..... @rdm_pg_rn # FDIVR | ||
282 | +FDIV 01100101 .. 00 1101 100 ... ..... ..... @rdn_pg_rm | ||
283 | + | ||
284 | ### SVE FP Unary Operations Predicated Group | ||
285 | |||
286 | # SVE integer convert to floating-point | ||
287 | -- | ||
288 | 2.17.1 | ||
289 | |||
290 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
6 | Message-id: 20180627043328.11531-8-richard.henderson@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | target/arm/helper-sve.h | 16 ++++ | ||
10 | target/arm/sve_helper.c | 158 +++++++++++++++++++++++++++++++++++++ | ||
11 | target/arm/translate-sve.c | 49 ++++++++++++ | ||
12 | target/arm/sve.decode | 18 +++++ | ||
13 | 4 files changed, 241 insertions(+) | ||
14 | |||
15 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/helper-sve.h | ||
18 | +++ b/target/arm/helper-sve.h | ||
19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(sve_ucvt_ds, TCG_CALL_NO_RWG, | ||
20 | DEF_HELPER_FLAGS_5(sve_ucvt_dd, TCG_CALL_NO_RWG, | ||
21 | void, ptr, ptr, ptr, ptr, i32) | ||
22 | |||
23 | +DEF_HELPER_FLAGS_3(sve_fmla_zpzzz_h, TCG_CALL_NO_RWG, void, env, ptr, i32) | ||
24 | +DEF_HELPER_FLAGS_3(sve_fmla_zpzzz_s, TCG_CALL_NO_RWG, void, env, ptr, i32) | ||
25 | +DEF_HELPER_FLAGS_3(sve_fmla_zpzzz_d, TCG_CALL_NO_RWG, void, env, ptr, i32) | ||
26 | + | ||
27 | +DEF_HELPER_FLAGS_3(sve_fmls_zpzzz_h, TCG_CALL_NO_RWG, void, env, ptr, i32) | ||
28 | +DEF_HELPER_FLAGS_3(sve_fmls_zpzzz_s, TCG_CALL_NO_RWG, void, env, ptr, i32) | ||
29 | +DEF_HELPER_FLAGS_3(sve_fmls_zpzzz_d, TCG_CALL_NO_RWG, void, env, ptr, i32) | ||
30 | + | ||
31 | +DEF_HELPER_FLAGS_3(sve_fnmla_zpzzz_h, TCG_CALL_NO_RWG, void, env, ptr, i32) | ||
32 | +DEF_HELPER_FLAGS_3(sve_fnmla_zpzzz_s, TCG_CALL_NO_RWG, void, env, ptr, i32) | ||
33 | +DEF_HELPER_FLAGS_3(sve_fnmla_zpzzz_d, TCG_CALL_NO_RWG, void, env, ptr, i32) | ||
34 | + | ||
35 | +DEF_HELPER_FLAGS_3(sve_fnmls_zpzzz_h, TCG_CALL_NO_RWG, void, env, ptr, i32) | ||
36 | +DEF_HELPER_FLAGS_3(sve_fnmls_zpzzz_s, TCG_CALL_NO_RWG, void, env, ptr, i32) | ||
37 | +DEF_HELPER_FLAGS_3(sve_fnmls_zpzzz_d, TCG_CALL_NO_RWG, void, env, ptr, i32) | ||
38 | + | ||
39 | DEF_HELPER_FLAGS_4(sve_ld1bb_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
40 | DEF_HELPER_FLAGS_4(sve_ld2bb_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
41 | DEF_HELPER_FLAGS_4(sve_ld3bb_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
42 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/sve_helper.c | ||
45 | +++ b/target/arm/sve_helper.c | ||
46 | @@ -XXX,XX +XXX,XX @@ DO_ZPZ_FP(sve_ucvt_dd, uint64_t, , uint64_to_float64) | ||
47 | |||
48 | #undef DO_ZPZ_FP | ||
49 | |||
50 | +/* 4-operand predicated multiply-add. This requires 7 operands to pass | ||
51 | + * "properly", so we need to encode some of the registers into DESC. | ||
52 | + */ | ||
53 | +QEMU_BUILD_BUG_ON(SIMD_DATA_SHIFT + 20 > 32); | ||
54 | + | ||
55 | +static void do_fmla_zpzzz_h(CPUARMState *env, void *vg, uint32_t desc, | ||
56 | + uint16_t neg1, uint16_t neg3) | ||
57 | +{ | ||
58 | + intptr_t i = simd_oprsz(desc); | ||
59 | + unsigned rd = extract32(desc, SIMD_DATA_SHIFT, 5); | ||
60 | + unsigned rn = extract32(desc, SIMD_DATA_SHIFT + 5, 5); | ||
61 | + unsigned rm = extract32(desc, SIMD_DATA_SHIFT + 10, 5); | ||
62 | + unsigned ra = extract32(desc, SIMD_DATA_SHIFT + 15, 5); | ||
63 | + void *vd = &env->vfp.zregs[rd]; | ||
64 | + void *vn = &env->vfp.zregs[rn]; | ||
65 | + void *vm = &env->vfp.zregs[rm]; | ||
66 | + void *va = &env->vfp.zregs[ra]; | ||
67 | + uint64_t *g = vg; | ||
68 | + | ||
69 | + do { | ||
70 | + uint64_t pg = g[(i - 1) >> 6]; | ||
71 | + do { | ||
72 | + i -= 2; | ||
73 | + if (likely((pg >> (i & 63)) & 1)) { | ||
74 | + float16 e1, e2, e3, r; | ||
75 | + | ||
76 | + e1 = *(uint16_t *)(vn + H1_2(i)) ^ neg1; | ||
77 | + e2 = *(uint16_t *)(vm + H1_2(i)); | ||
78 | + e3 = *(uint16_t *)(va + H1_2(i)) ^ neg3; | ||
79 | + r = float16_muladd(e1, e2, e3, 0, &env->vfp.fp_status); | ||
80 | + *(uint16_t *)(vd + H1_2(i)) = r; | ||
81 | + } | ||
82 | + } while (i & 63); | ||
83 | + } while (i != 0); | ||
84 | +} | ||
85 | + | ||
86 | +void HELPER(sve_fmla_zpzzz_h)(CPUARMState *env, void *vg, uint32_t desc) | ||
87 | +{ | ||
88 | + do_fmla_zpzzz_h(env, vg, desc, 0, 0); | ||
89 | +} | ||
90 | + | ||
91 | +void HELPER(sve_fmls_zpzzz_h)(CPUARMState *env, void *vg, uint32_t desc) | ||
92 | +{ | ||
93 | + do_fmla_zpzzz_h(env, vg, desc, 0x8000, 0); | ||
94 | +} | ||
95 | + | ||
96 | +void HELPER(sve_fnmla_zpzzz_h)(CPUARMState *env, void *vg, uint32_t desc) | ||
97 | +{ | ||
98 | + do_fmla_zpzzz_h(env, vg, desc, 0x8000, 0x8000); | ||
99 | +} | ||
100 | + | ||
101 | +void HELPER(sve_fnmls_zpzzz_h)(CPUARMState *env, void *vg, uint32_t desc) | ||
102 | +{ | ||
103 | + do_fmla_zpzzz_h(env, vg, desc, 0, 0x8000); | ||
104 | +} | ||
105 | + | ||
106 | +static void do_fmla_zpzzz_s(CPUARMState *env, void *vg, uint32_t desc, | ||
107 | + uint32_t neg1, uint32_t neg3) | ||
108 | +{ | ||
109 | + intptr_t i = simd_oprsz(desc); | ||
110 | + unsigned rd = extract32(desc, SIMD_DATA_SHIFT, 5); | ||
111 | + unsigned rn = extract32(desc, SIMD_DATA_SHIFT + 5, 5); | ||
112 | + unsigned rm = extract32(desc, SIMD_DATA_SHIFT + 10, 5); | ||
113 | + unsigned ra = extract32(desc, SIMD_DATA_SHIFT + 15, 5); | ||
114 | + void *vd = &env->vfp.zregs[rd]; | ||
115 | + void *vn = &env->vfp.zregs[rn]; | ||
116 | + void *vm = &env->vfp.zregs[rm]; | ||
117 | + void *va = &env->vfp.zregs[ra]; | ||
118 | + uint64_t *g = vg; | ||
119 | + | ||
120 | + do { | ||
121 | + uint64_t pg = g[(i - 1) >> 6]; | ||
122 | + do { | ||
123 | + i -= 4; | ||
124 | + if (likely((pg >> (i & 63)) & 1)) { | ||
125 | + float32 e1, e2, e3, r; | ||
126 | + | ||
127 | + e1 = *(uint32_t *)(vn + H1_4(i)) ^ neg1; | ||
128 | + e2 = *(uint32_t *)(vm + H1_4(i)); | ||
129 | + e3 = *(uint32_t *)(va + H1_4(i)) ^ neg3; | ||
130 | + r = float32_muladd(e1, e2, e3, 0, &env->vfp.fp_status); | ||
131 | + *(uint32_t *)(vd + H1_4(i)) = r; | ||
132 | + } | ||
133 | + } while (i & 63); | ||
134 | + } while (i != 0); | ||
135 | +} | ||
136 | + | ||
137 | +void HELPER(sve_fmla_zpzzz_s)(CPUARMState *env, void *vg, uint32_t desc) | ||
138 | +{ | ||
139 | + do_fmla_zpzzz_s(env, vg, desc, 0, 0); | ||
140 | +} | ||
141 | + | ||
142 | +void HELPER(sve_fmls_zpzzz_s)(CPUARMState *env, void *vg, uint32_t desc) | ||
143 | +{ | ||
144 | + do_fmla_zpzzz_s(env, vg, desc, 0x80000000, 0); | ||
145 | +} | ||
146 | + | ||
147 | +void HELPER(sve_fnmla_zpzzz_s)(CPUARMState *env, void *vg, uint32_t desc) | ||
148 | +{ | ||
149 | + do_fmla_zpzzz_s(env, vg, desc, 0x80000000, 0x80000000); | ||
150 | +} | ||
151 | + | ||
152 | +void HELPER(sve_fnmls_zpzzz_s)(CPUARMState *env, void *vg, uint32_t desc) | ||
153 | +{ | ||
154 | + do_fmla_zpzzz_s(env, vg, desc, 0, 0x80000000); | ||
155 | +} | ||
156 | + | ||
157 | +static void do_fmla_zpzzz_d(CPUARMState *env, void *vg, uint32_t desc, | ||
158 | + uint64_t neg1, uint64_t neg3) | ||
159 | +{ | ||
160 | + intptr_t i = simd_oprsz(desc); | ||
161 | + unsigned rd = extract32(desc, SIMD_DATA_SHIFT, 5); | ||
162 | + unsigned rn = extract32(desc, SIMD_DATA_SHIFT + 5, 5); | ||
163 | + unsigned rm = extract32(desc, SIMD_DATA_SHIFT + 10, 5); | ||
164 | + unsigned ra = extract32(desc, SIMD_DATA_SHIFT + 15, 5); | ||
165 | + void *vd = &env->vfp.zregs[rd]; | ||
166 | + void *vn = &env->vfp.zregs[rn]; | ||
167 | + void *vm = &env->vfp.zregs[rm]; | ||
168 | + void *va = &env->vfp.zregs[ra]; | ||
169 | + uint64_t *g = vg; | ||
170 | + | ||
171 | + do { | ||
172 | + uint64_t pg = g[(i - 1) >> 6]; | ||
173 | + do { | ||
174 | + i -= 8; | ||
175 | + if (likely((pg >> (i & 63)) & 1)) { | ||
176 | + float64 e1, e2, e3, r; | ||
177 | + | ||
178 | + e1 = *(uint64_t *)(vn + i) ^ neg1; | ||
179 | + e2 = *(uint64_t *)(vm + i); | ||
180 | + e3 = *(uint64_t *)(va + i) ^ neg3; | ||
181 | + r = float64_muladd(e1, e2, e3, 0, &env->vfp.fp_status); | ||
182 | + *(uint64_t *)(vd + i) = r; | ||
183 | + } | ||
184 | + } while (i & 63); | ||
185 | + } while (i != 0); | ||
186 | +} | ||
187 | + | ||
188 | +void HELPER(sve_fmla_zpzzz_d)(CPUARMState *env, void *vg, uint32_t desc) | ||
189 | +{ | ||
190 | + do_fmla_zpzzz_d(env, vg, desc, 0, 0); | ||
191 | +} | ||
192 | + | ||
193 | +void HELPER(sve_fmls_zpzzz_d)(CPUARMState *env, void *vg, uint32_t desc) | ||
194 | +{ | ||
195 | + do_fmla_zpzzz_d(env, vg, desc, INT64_MIN, 0); | ||
196 | +} | ||
197 | + | ||
198 | +void HELPER(sve_fnmla_zpzzz_d)(CPUARMState *env, void *vg, uint32_t desc) | ||
199 | +{ | ||
200 | + do_fmla_zpzzz_d(env, vg, desc, INT64_MIN, INT64_MIN); | ||
201 | +} | ||
202 | + | ||
203 | +void HELPER(sve_fnmls_zpzzz_d)(CPUARMState *env, void *vg, uint32_t desc) | ||
204 | +{ | ||
205 | + do_fmla_zpzzz_d(env, vg, desc, 0, INT64_MIN); | ||
206 | +} | ||
207 | + | ||
208 | /* | ||
209 | * Load contiguous data, protected by a governing predicate. | ||
210 | */ | ||
211 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
212 | index XXXXXXX..XXXXXXX 100644 | ||
213 | --- a/target/arm/translate-sve.c | ||
214 | +++ b/target/arm/translate-sve.c | ||
215 | @@ -XXX,XX +XXX,XX @@ DO_FP3(FMULX, fmulx) | ||
216 | |||
217 | #undef DO_FP3 | ||
218 | |||
219 | +typedef void gen_helper_sve_fmla(TCGv_env, TCGv_ptr, TCGv_i32); | ||
220 | + | ||
221 | +static bool do_fmla(DisasContext *s, arg_rprrr_esz *a, gen_helper_sve_fmla *fn) | ||
222 | +{ | ||
223 | + if (fn == NULL) { | ||
224 | + return false; | ||
225 | + } | ||
226 | + if (!sve_access_check(s)) { | ||
227 | + return true; | ||
228 | + } | ||
229 | + | ||
230 | + unsigned vsz = vec_full_reg_size(s); | ||
231 | + unsigned desc; | ||
232 | + TCGv_i32 t_desc; | ||
233 | + TCGv_ptr pg = tcg_temp_new_ptr(); | ||
234 | + | ||
235 | + /* We would need 7 operands to pass these arguments "properly". | ||
236 | + * So we encode all the register numbers into the descriptor. | ||
237 | + */ | ||
238 | + desc = deposit32(a->rd, 5, 5, a->rn); | ||
239 | + desc = deposit32(desc, 10, 5, a->rm); | ||
240 | + desc = deposit32(desc, 15, 5, a->ra); | ||
241 | + desc = simd_desc(vsz, vsz, desc); | ||
242 | + | ||
243 | + t_desc = tcg_const_i32(desc); | ||
244 | + tcg_gen_addi_ptr(pg, cpu_env, pred_full_reg_offset(s, a->pg)); | ||
245 | + fn(cpu_env, pg, t_desc); | ||
246 | + tcg_temp_free_i32(t_desc); | ||
247 | + tcg_temp_free_ptr(pg); | ||
248 | + return true; | ||
249 | +} | ||
250 | + | ||
251 | +#define DO_FMLA(NAME, name) \ | ||
252 | +static bool trans_##NAME(DisasContext *s, arg_rprrr_esz *a, uint32_t insn) \ | ||
253 | +{ \ | ||
254 | + static gen_helper_sve_fmla * const fns[4] = { \ | ||
255 | + NULL, gen_helper_sve_##name##_h, \ | ||
256 | + gen_helper_sve_##name##_s, gen_helper_sve_##name##_d \ | ||
257 | + }; \ | ||
258 | + return do_fmla(s, a, fns[a->esz]); \ | ||
259 | +} | ||
260 | + | ||
261 | +DO_FMLA(FMLA_zpzzz, fmla_zpzzz) | ||
262 | +DO_FMLA(FMLS_zpzzz, fmls_zpzzz) | ||
263 | +DO_FMLA(FNMLA_zpzzz, fnmla_zpzzz) | ||
264 | +DO_FMLA(FNMLS_zpzzz, fnmls_zpzzz) | ||
265 | + | ||
266 | +#undef DO_FMLA | ||
267 | + | ||
268 | /* | ||
269 | *** SVE Floating Point Unary Operations Predicated Group | ||
270 | */ | ||
271 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
272 | index XXXXXXX..XXXXXXX 100644 | ||
273 | --- a/target/arm/sve.decode | ||
274 | +++ b/target/arm/sve.decode | ||
275 | @@ -XXX,XX +XXX,XX @@ | ||
276 | &rprrr_esz ra=%reg_movprfx | ||
277 | @rdn_pg_ra_rm ........ esz:2 . rm:5 ... pg:3 ra:5 rd:5 \ | ||
278 | &rprrr_esz rn=%reg_movprfx | ||
279 | +@rdn_pg_rm_ra ........ esz:2 . ra:5 ... pg:3 rm:5 rd:5 \ | ||
280 | + &rprrr_esz rn=%reg_movprfx | ||
281 | |||
282 | # One register operand, with governing predicate, vector element size | ||
283 | @rd_pg_rn ........ esz:2 ... ... ... pg:3 rn:5 rd:5 &rpr_esz | ||
284 | @@ -XXX,XX +XXX,XX @@ FMULX 01100101 .. 00 1010 100 ... ..... ..... @rdn_pg_rm | ||
285 | FDIV 01100101 .. 00 1100 100 ... ..... ..... @rdm_pg_rn # FDIVR | ||
286 | FDIV 01100101 .. 00 1101 100 ... ..... ..... @rdn_pg_rm | ||
287 | |||
288 | +### SVE FP Multiply-Add Group | ||
289 | + | ||
290 | +# SVE floating-point multiply-accumulate writing addend | ||
291 | +FMLA_zpzzz 01100101 .. 1 ..... 000 ... ..... ..... @rda_pg_rn_rm | ||
292 | +FMLS_zpzzz 01100101 .. 1 ..... 001 ... ..... ..... @rda_pg_rn_rm | ||
293 | +FNMLA_zpzzz 01100101 .. 1 ..... 010 ... ..... ..... @rda_pg_rn_rm | ||
294 | +FNMLS_zpzzz 01100101 .. 1 ..... 011 ... ..... ..... @rda_pg_rn_rm | ||
295 | + | ||
296 | +# SVE floating-point multiply-accumulate writing multiplicand | ||
297 | +# Alter the operand extraction order and reuse the helpers from above. | ||
298 | +# FMAD, FMSB, FNMAD, FNMS | ||
299 | +FMLA_zpzzz 01100101 .. 1 ..... 100 ... ..... ..... @rdn_pg_rm_ra | ||
300 | +FMLS_zpzzz 01100101 .. 1 ..... 101 ... ..... ..... @rdn_pg_rm_ra | ||
301 | +FNMLA_zpzzz 01100101 .. 1 ..... 110 ... ..... ..... @rdn_pg_rm_ra | ||
302 | +FNMLS_zpzzz 01100101 .. 1 ..... 111 ... ..... ..... @rdn_pg_rm_ra | ||
303 | + | ||
304 | ### SVE FP Unary Operations Predicated Group | ||
305 | |||
306 | # SVE integer convert to floating-point | ||
307 | -- | ||
308 | 2.17.1 | ||
309 | |||
310 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20180627043328.11531-12-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/helper-sve.h | 41 +++++++++++++++++++++ | ||
9 | target/arm/sve_helper.c | 61 +++++++++++++++++++++++++++++++ | ||
10 | target/arm/translate-sve.c | 75 ++++++++++++++++++++++++++++++++++++++ | ||
11 | target/arm/sve.decode | 39 ++++++++++++++++++++ | ||
12 | 4 files changed, 216 insertions(+) | ||
13 | |||
14 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper-sve.h | ||
17 | +++ b/target/arm/helper-sve.h | ||
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(sve_st1hs_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
19 | DEF_HELPER_FLAGS_4(sve_st1hd_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
20 | |||
21 | DEF_HELPER_FLAGS_4(sve_st1sd_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
22 | + | ||
23 | +DEF_HELPER_FLAGS_6(sve_stbs_zsu, TCG_CALL_NO_WG, | ||
24 | + void, env, ptr, ptr, ptr, tl, i32) | ||
25 | +DEF_HELPER_FLAGS_6(sve_sths_zsu, TCG_CALL_NO_WG, | ||
26 | + void, env, ptr, ptr, ptr, tl, i32) | ||
27 | +DEF_HELPER_FLAGS_6(sve_stss_zsu, TCG_CALL_NO_WG, | ||
28 | + void, env, ptr, ptr, ptr, tl, i32) | ||
29 | + | ||
30 | +DEF_HELPER_FLAGS_6(sve_stbs_zss, TCG_CALL_NO_WG, | ||
31 | + void, env, ptr, ptr, ptr, tl, i32) | ||
32 | +DEF_HELPER_FLAGS_6(sve_sths_zss, TCG_CALL_NO_WG, | ||
33 | + void, env, ptr, ptr, ptr, tl, i32) | ||
34 | +DEF_HELPER_FLAGS_6(sve_stss_zss, TCG_CALL_NO_WG, | ||
35 | + void, env, ptr, ptr, ptr, tl, i32) | ||
36 | + | ||
37 | +DEF_HELPER_FLAGS_6(sve_stbd_zsu, TCG_CALL_NO_WG, | ||
38 | + void, env, ptr, ptr, ptr, tl, i32) | ||
39 | +DEF_HELPER_FLAGS_6(sve_sthd_zsu, TCG_CALL_NO_WG, | ||
40 | + void, env, ptr, ptr, ptr, tl, i32) | ||
41 | +DEF_HELPER_FLAGS_6(sve_stsd_zsu, TCG_CALL_NO_WG, | ||
42 | + void, env, ptr, ptr, ptr, tl, i32) | ||
43 | +DEF_HELPER_FLAGS_6(sve_stdd_zsu, TCG_CALL_NO_WG, | ||
44 | + void, env, ptr, ptr, ptr, tl, i32) | ||
45 | + | ||
46 | +DEF_HELPER_FLAGS_6(sve_stbd_zss, TCG_CALL_NO_WG, | ||
47 | + void, env, ptr, ptr, ptr, tl, i32) | ||
48 | +DEF_HELPER_FLAGS_6(sve_sthd_zss, TCG_CALL_NO_WG, | ||
49 | + void, env, ptr, ptr, ptr, tl, i32) | ||
50 | +DEF_HELPER_FLAGS_6(sve_stsd_zss, TCG_CALL_NO_WG, | ||
51 | + void, env, ptr, ptr, ptr, tl, i32) | ||
52 | +DEF_HELPER_FLAGS_6(sve_stdd_zss, TCG_CALL_NO_WG, | ||
53 | + void, env, ptr, ptr, ptr, tl, i32) | ||
54 | + | ||
55 | +DEF_HELPER_FLAGS_6(sve_stbd_zd, TCG_CALL_NO_WG, | ||
56 | + void, env, ptr, ptr, ptr, tl, i32) | ||
57 | +DEF_HELPER_FLAGS_6(sve_sthd_zd, TCG_CALL_NO_WG, | ||
58 | + void, env, ptr, ptr, ptr, tl, i32) | ||
59 | +DEF_HELPER_FLAGS_6(sve_stsd_zd, TCG_CALL_NO_WG, | ||
60 | + void, env, ptr, ptr, ptr, tl, i32) | ||
61 | +DEF_HELPER_FLAGS_6(sve_stdd_zd, TCG_CALL_NO_WG, | ||
62 | + void, env, ptr, ptr, ptr, tl, i32) | ||
63 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/target/arm/sve_helper.c | ||
66 | +++ b/target/arm/sve_helper.c | ||
67 | @@ -XXX,XX +XXX,XX @@ void HELPER(sve_st4dd_r)(CPUARMState *env, void *vg, | ||
68 | addr += 4 * 8; | ||
69 | } | ||
70 | } | ||
71 | + | ||
72 | +/* Stores with a vector index. */ | ||
73 | + | ||
74 | +#define DO_ST1_ZPZ_S(NAME, TYPEI, FN) \ | ||
75 | +void HELPER(NAME)(CPUARMState *env, void *vd, void *vg, void *vm, \ | ||
76 | + target_ulong base, uint32_t desc) \ | ||
77 | +{ \ | ||
78 | + intptr_t i, oprsz = simd_oprsz(desc); \ | ||
79 | + unsigned scale = simd_data(desc); \ | ||
80 | + uintptr_t ra = GETPC(); \ | ||
81 | + for (i = 0; i < oprsz; ) { \ | ||
82 | + uint16_t pg = *(uint16_t *)(vg + H1_2(i >> 3)); \ | ||
83 | + do { \ | ||
84 | + if (likely(pg & 1)) { \ | ||
85 | + target_ulong off = *(TYPEI *)(vm + H1_4(i)); \ | ||
86 | + uint32_t d = *(uint32_t *)(vd + H1_4(i)); \ | ||
87 | + FN(env, base + (off << scale), d, ra); \ | ||
88 | + } \ | ||
89 | + i += sizeof(uint32_t), pg >>= sizeof(uint32_t); \ | ||
90 | + } while (i & 15); \ | ||
91 | + } \ | ||
92 | +} | ||
93 | + | ||
94 | +#define DO_ST1_ZPZ_D(NAME, TYPEI, FN) \ | ||
95 | +void HELPER(NAME)(CPUARMState *env, void *vd, void *vg, void *vm, \ | ||
96 | + target_ulong base, uint32_t desc) \ | ||
97 | +{ \ | ||
98 | + intptr_t i, oprsz = simd_oprsz(desc) / 8; \ | ||
99 | + unsigned scale = simd_data(desc); \ | ||
100 | + uintptr_t ra = GETPC(); \ | ||
101 | + uint64_t *d = vd, *m = vm; uint8_t *pg = vg; \ | ||
102 | + for (i = 0; i < oprsz; i++) { \ | ||
103 | + if (likely(pg[H1(i)] & 1)) { \ | ||
104 | + target_ulong off = (target_ulong)(TYPEI)m[i] << scale; \ | ||
105 | + FN(env, base + off, d[i], ra); \ | ||
106 | + } \ | ||
107 | + } \ | ||
108 | +} | ||
109 | + | ||
110 | +DO_ST1_ZPZ_S(sve_stbs_zsu, uint32_t, cpu_stb_data_ra) | ||
111 | +DO_ST1_ZPZ_S(sve_sths_zsu, uint32_t, cpu_stw_data_ra) | ||
112 | +DO_ST1_ZPZ_S(sve_stss_zsu, uint32_t, cpu_stl_data_ra) | ||
113 | + | ||
114 | +DO_ST1_ZPZ_S(sve_stbs_zss, int32_t, cpu_stb_data_ra) | ||
115 | +DO_ST1_ZPZ_S(sve_sths_zss, int32_t, cpu_stw_data_ra) | ||
116 | +DO_ST1_ZPZ_S(sve_stss_zss, int32_t, cpu_stl_data_ra) | ||
117 | + | ||
118 | +DO_ST1_ZPZ_D(sve_stbd_zsu, uint32_t, cpu_stb_data_ra) | ||
119 | +DO_ST1_ZPZ_D(sve_sthd_zsu, uint32_t, cpu_stw_data_ra) | ||
120 | +DO_ST1_ZPZ_D(sve_stsd_zsu, uint32_t, cpu_stl_data_ra) | ||
121 | +DO_ST1_ZPZ_D(sve_stdd_zsu, uint32_t, cpu_stq_data_ra) | ||
122 | + | ||
123 | +DO_ST1_ZPZ_D(sve_stbd_zss, int32_t, cpu_stb_data_ra) | ||
124 | +DO_ST1_ZPZ_D(sve_sthd_zss, int32_t, cpu_stw_data_ra) | ||
125 | +DO_ST1_ZPZ_D(sve_stsd_zss, int32_t, cpu_stl_data_ra) | ||
126 | +DO_ST1_ZPZ_D(sve_stdd_zss, int32_t, cpu_stq_data_ra) | ||
127 | + | ||
128 | +DO_ST1_ZPZ_D(sve_stbd_zd, uint64_t, cpu_stb_data_ra) | ||
129 | +DO_ST1_ZPZ_D(sve_sthd_zd, uint64_t, cpu_stw_data_ra) | ||
130 | +DO_ST1_ZPZ_D(sve_stsd_zd, uint64_t, cpu_stl_data_ra) | ||
131 | +DO_ST1_ZPZ_D(sve_stdd_zd, uint64_t, cpu_stq_data_ra) | ||
132 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
133 | index XXXXXXX..XXXXXXX 100644 | ||
134 | --- a/target/arm/translate-sve.c | ||
135 | +++ b/target/arm/translate-sve.c | ||
136 | @@ -XXX,XX +XXX,XX @@ typedef void gen_helper_gvec_flags_4(TCGv_i32, TCGv_ptr, TCGv_ptr, | ||
137 | TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
138 | |||
139 | typedef void gen_helper_gvec_mem(TCGv_env, TCGv_ptr, TCGv_i64, TCGv_i32); | ||
140 | +typedef void gen_helper_gvec_mem_scatter(TCGv_env, TCGv_ptr, TCGv_ptr, | ||
141 | + TCGv_ptr, TCGv_i64, TCGv_i32); | ||
142 | |||
143 | /* | ||
144 | * Helpers for extracting complex instruction fields. | ||
145 | @@ -XXX,XX +XXX,XX @@ static bool trans_ST_zpri(DisasContext *s, arg_rpri_store *a, uint32_t insn) | ||
146 | } | ||
147 | return true; | ||
148 | } | ||
149 | + | ||
150 | +/* | ||
151 | + *** SVE gather loads / scatter stores | ||
152 | + */ | ||
153 | + | ||
154 | +static void do_mem_zpz(DisasContext *s, int zt, int pg, int zm, int scale, | ||
155 | + TCGv_i64 scalar, gen_helper_gvec_mem_scatter *fn) | ||
156 | +{ | ||
157 | + unsigned vsz = vec_full_reg_size(s); | ||
158 | + TCGv_i32 desc = tcg_const_i32(simd_desc(vsz, vsz, scale)); | ||
159 | + TCGv_ptr t_zm = tcg_temp_new_ptr(); | ||
160 | + TCGv_ptr t_pg = tcg_temp_new_ptr(); | ||
161 | + TCGv_ptr t_zt = tcg_temp_new_ptr(); | ||
162 | + | ||
163 | + tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, pg)); | ||
164 | + tcg_gen_addi_ptr(t_zm, cpu_env, vec_full_reg_offset(s, zm)); | ||
165 | + tcg_gen_addi_ptr(t_zt, cpu_env, vec_full_reg_offset(s, zt)); | ||
166 | + fn(cpu_env, t_zt, t_pg, t_zm, scalar, desc); | ||
167 | + | ||
168 | + tcg_temp_free_ptr(t_zt); | ||
169 | + tcg_temp_free_ptr(t_zm); | ||
170 | + tcg_temp_free_ptr(t_pg); | ||
171 | + tcg_temp_free_i32(desc); | ||
172 | +} | ||
173 | + | ||
174 | +static bool trans_ST1_zprz(DisasContext *s, arg_ST1_zprz *a, uint32_t insn) | ||
175 | +{ | ||
176 | + /* Indexed by [xs][msz]. */ | ||
177 | + static gen_helper_gvec_mem_scatter * const fn32[2][3] = { | ||
178 | + { gen_helper_sve_stbs_zsu, | ||
179 | + gen_helper_sve_sths_zsu, | ||
180 | + gen_helper_sve_stss_zsu, }, | ||
181 | + { gen_helper_sve_stbs_zss, | ||
182 | + gen_helper_sve_sths_zss, | ||
183 | + gen_helper_sve_stss_zss, }, | ||
184 | + }; | ||
185 | + /* Note that we overload xs=2 to indicate 64-bit offset. */ | ||
186 | + static gen_helper_gvec_mem_scatter * const fn64[3][4] = { | ||
187 | + { gen_helper_sve_stbd_zsu, | ||
188 | + gen_helper_sve_sthd_zsu, | ||
189 | + gen_helper_sve_stsd_zsu, | ||
190 | + gen_helper_sve_stdd_zsu, }, | ||
191 | + { gen_helper_sve_stbd_zss, | ||
192 | + gen_helper_sve_sthd_zss, | ||
193 | + gen_helper_sve_stsd_zss, | ||
194 | + gen_helper_sve_stdd_zss, }, | ||
195 | + { gen_helper_sve_stbd_zd, | ||
196 | + gen_helper_sve_sthd_zd, | ||
197 | + gen_helper_sve_stsd_zd, | ||
198 | + gen_helper_sve_stdd_zd, }, | ||
199 | + }; | ||
200 | + gen_helper_gvec_mem_scatter *fn; | ||
201 | + | ||
202 | + if (a->esz < a->msz || (a->msz == 0 && a->scale)) { | ||
203 | + return false; | ||
204 | + } | ||
205 | + if (!sve_access_check(s)) { | ||
206 | + return true; | ||
207 | + } | ||
208 | + switch (a->esz) { | ||
209 | + case MO_32: | ||
210 | + fn = fn32[a->xs][a->msz]; | ||
211 | + break; | ||
212 | + case MO_64: | ||
213 | + fn = fn64[a->xs][a->msz]; | ||
214 | + break; | ||
215 | + default: | ||
216 | + g_assert_not_reached(); | ||
217 | + } | ||
218 | + do_mem_zpz(s, a->rd, a->pg, a->rm, a->scale * a->msz, | ||
219 | + cpu_reg_sp(s, a->rn), fn); | ||
220 | + return true; | ||
221 | +} | ||
222 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
223 | index XXXXXXX..XXXXXXX 100644 | ||
224 | --- a/target/arm/sve.decode | ||
225 | +++ b/target/arm/sve.decode | ||
226 | @@ -XXX,XX +XXX,XX @@ | ||
227 | &rpri_load rd pg rn imm dtype nreg | ||
228 | &rprr_store rd pg rn rm msz esz nreg | ||
229 | &rpri_store rd pg rn imm msz esz nreg | ||
230 | +&rprr_scatter_store rd pg rn rm esz msz xs scale | ||
231 | |||
232 | ########################################################################### | ||
233 | # Named instruction formats. These are generally used to | ||
234 | @@ -XXX,XX +XXX,XX @@ | ||
235 | @rpri_store_msz ....... msz:2 .. . imm:s4 ... pg:3 rn:5 rd:5 &rpri_store | ||
236 | @rprr_store_esz_n0 ....... .. esz:2 rm:5 ... pg:3 rn:5 rd:5 \ | ||
237 | &rprr_store nreg=0 | ||
238 | +@rprr_scatter_store ....... msz:2 .. rm:5 ... pg:3 rn:5 rd:5 \ | ||
239 | + &rprr_scatter_store | ||
240 | |||
241 | ########################################################################### | ||
242 | # Instruction patterns. Grouped according to the SVE encodingindex.xhtml. | ||
243 | @@ -XXX,XX +XXX,XX @@ ST_zpri 1110010 .. nreg:2 1.... 111 ... ..... ..... \ | ||
244 | # SVE store multiple structures (scalar plus scalar) (nreg != 0) | ||
245 | ST_zprr 1110010 msz:2 nreg:2 ..... 011 ... ..... ..... \ | ||
246 | @rprr_store esz=%size_23 | ||
247 | + | ||
248 | +# SVE 32-bit scatter store (scalar plus 32-bit scaled offsets) | ||
249 | +# Require msz > 0 && msz <= esz. | ||
250 | +ST1_zprz 1110010 .. 11 ..... 100 ... ..... ..... \ | ||
251 | + @rprr_scatter_store xs=0 esz=2 scale=1 | ||
252 | +ST1_zprz 1110010 .. 11 ..... 110 ... ..... ..... \ | ||
253 | + @rprr_scatter_store xs=1 esz=2 scale=1 | ||
254 | + | ||
255 | +# SVE 32-bit scatter store (scalar plus 32-bit unscaled offsets) | ||
256 | +# Require msz <= esz. | ||
257 | +ST1_zprz 1110010 .. 10 ..... 100 ... ..... ..... \ | ||
258 | + @rprr_scatter_store xs=0 esz=2 scale=0 | ||
259 | +ST1_zprz 1110010 .. 10 ..... 110 ... ..... ..... \ | ||
260 | + @rprr_scatter_store xs=1 esz=2 scale=0 | ||
261 | + | ||
262 | +# SVE 64-bit scatter store (scalar plus 64-bit scaled offset) | ||
263 | +# Require msz > 0 | ||
264 | +ST1_zprz 1110010 .. 01 ..... 101 ... ..... ..... \ | ||
265 | + @rprr_scatter_store xs=2 esz=3 scale=1 | ||
266 | + | ||
267 | +# SVE 64-bit scatter store (scalar plus 64-bit unscaled offset) | ||
268 | +ST1_zprz 1110010 .. 00 ..... 101 ... ..... ..... \ | ||
269 | + @rprr_scatter_store xs=2 esz=3 scale=0 | ||
270 | + | ||
271 | +# SVE 64-bit scatter store (scalar plus unpacked 32-bit scaled offset) | ||
272 | +# Require msz > 0 | ||
273 | +ST1_zprz 1110010 .. 01 ..... 100 ... ..... ..... \ | ||
274 | + @rprr_scatter_store xs=0 esz=3 scale=1 | ||
275 | +ST1_zprz 1110010 .. 01 ..... 110 ... ..... ..... \ | ||
276 | + @rprr_scatter_store xs=1 esz=3 scale=1 | ||
277 | + | ||
278 | +# SVE 64-bit scatter store (scalar plus unpacked 32-bit unscaled offset) | ||
279 | +ST1_zprz 1110010 .. 00 ..... 100 ... ..... ..... \ | ||
280 | + @rprr_scatter_store xs=0 esz=3 scale=0 | ||
281 | +ST1_zprz 1110010 .. 00 ..... 110 ... ..... ..... \ | ||
282 | + @rprr_scatter_store xs=1 esz=3 scale=0 | ||
283 | -- | ||
284 | 2.17.1 | ||
285 | |||
286 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20180627043328.11531-13-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-sve.c | 21 +++++++++++++++++++++ | ||
9 | target/arm/sve.decode | 23 +++++++++++++++++++++++ | ||
10 | 2 files changed, 44 insertions(+) | ||
11 | |||
12 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/translate-sve.c | ||
15 | +++ b/target/arm/translate-sve.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static bool trans_ST1_zprz(DisasContext *s, arg_ST1_zprz *a, uint32_t insn) | ||
17 | cpu_reg_sp(s, a->rn), fn); | ||
18 | return true; | ||
19 | } | ||
20 | + | ||
21 | +/* | ||
22 | + * Prefetches | ||
23 | + */ | ||
24 | + | ||
25 | +static bool trans_PRF(DisasContext *s, arg_PRF *a, uint32_t insn) | ||
26 | +{ | ||
27 | + /* Prefetch is a nop within QEMU. */ | ||
28 | + sve_access_check(s); | ||
29 | + return true; | ||
30 | +} | ||
31 | + | ||
32 | +static bool trans_PRF_rr(DisasContext *s, arg_PRF_rr *a, uint32_t insn) | ||
33 | +{ | ||
34 | + if (a->rm == 31) { | ||
35 | + return false; | ||
36 | + } | ||
37 | + /* Prefetch is a nop within QEMU. */ | ||
38 | + sve_access_check(s); | ||
39 | + return true; | ||
40 | +} | ||
41 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/target/arm/sve.decode | ||
44 | +++ b/target/arm/sve.decode | ||
45 | @@ -XXX,XX +XXX,XX @@ LD1RQ_zprr 1010010 .. 00 ..... 000 ... ..... ..... \ | ||
46 | LD1RQ_zpri 1010010 .. 00 0.... 001 ... ..... ..... \ | ||
47 | @rpri_load_msz nreg=0 | ||
48 | |||
49 | +# SVE 32-bit gather prefetch (scalar plus 32-bit scaled offsets) | ||
50 | +PRF 1000010 00 -1 ----- 0-- --- ----- 0 ---- | ||
51 | + | ||
52 | +# SVE 32-bit gather prefetch (vector plus immediate) | ||
53 | +PRF 1000010 -- 00 ----- 111 --- ----- 0 ---- | ||
54 | + | ||
55 | +# SVE contiguous prefetch (scalar plus immediate) | ||
56 | +PRF 1000010 11 1- ----- 0-- --- ----- 0 ---- | ||
57 | + | ||
58 | +# SVE contiguous prefetch (scalar plus scalar) | ||
59 | +PRF_rr 1000010 -- 00 rm:5 110 --- ----- 0 ---- | ||
60 | + | ||
61 | +### SVE Memory 64-bit Gather Group | ||
62 | + | ||
63 | +# SVE 64-bit gather prefetch (scalar plus 64-bit scaled offsets) | ||
64 | +PRF 1100010 00 11 ----- 1-- --- ----- 0 ---- | ||
65 | + | ||
66 | +# SVE 64-bit gather prefetch (scalar plus unpacked 32-bit scaled offsets) | ||
67 | +PRF 1100010 00 -1 ----- 0-- --- ----- 0 ---- | ||
68 | + | ||
69 | +# SVE 64-bit gather prefetch (vector plus immediate) | ||
70 | +PRF 1100010 -- 00 ----- 111 --- ----- 0 ---- | ||
71 | + | ||
72 | ### SVE Memory Store Group | ||
73 | |||
74 | # SVE store predicate register | ||
75 | -- | ||
76 | 2.17.1 | ||
77 | |||
78 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20180627043328.11531-15-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/helper-sve.h | 67 +++++++++++++++++++++++++++++ | ||
9 | target/arm/sve_helper.c | 88 ++++++++++++++++++++++++++++++++++++++ | ||
10 | target/arm/translate-sve.c | 40 ++++++++++++++++- | ||
11 | 3 files changed, 193 insertions(+), 2 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper-sve.h | ||
16 | +++ b/target/arm/helper-sve.h | ||
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_6(sve_ldhds_zd, TCG_CALL_NO_WG, | ||
18 | DEF_HELPER_FLAGS_6(sve_ldsds_zd, TCG_CALL_NO_WG, | ||
19 | void, env, ptr, ptr, ptr, tl, i32) | ||
20 | |||
21 | +DEF_HELPER_FLAGS_6(sve_ldffbsu_zsu, TCG_CALL_NO_WG, | ||
22 | + void, env, ptr, ptr, ptr, tl, i32) | ||
23 | +DEF_HELPER_FLAGS_6(sve_ldffhsu_zsu, TCG_CALL_NO_WG, | ||
24 | + void, env, ptr, ptr, ptr, tl, i32) | ||
25 | +DEF_HELPER_FLAGS_6(sve_ldffssu_zsu, TCG_CALL_NO_WG, | ||
26 | + void, env, ptr, ptr, ptr, tl, i32) | ||
27 | +DEF_HELPER_FLAGS_6(sve_ldffbss_zsu, TCG_CALL_NO_WG, | ||
28 | + void, env, ptr, ptr, ptr, tl, i32) | ||
29 | +DEF_HELPER_FLAGS_6(sve_ldffhss_zsu, TCG_CALL_NO_WG, | ||
30 | + void, env, ptr, ptr, ptr, tl, i32) | ||
31 | + | ||
32 | +DEF_HELPER_FLAGS_6(sve_ldffbsu_zss, TCG_CALL_NO_WG, | ||
33 | + void, env, ptr, ptr, ptr, tl, i32) | ||
34 | +DEF_HELPER_FLAGS_6(sve_ldffhsu_zss, TCG_CALL_NO_WG, | ||
35 | + void, env, ptr, ptr, ptr, tl, i32) | ||
36 | +DEF_HELPER_FLAGS_6(sve_ldffssu_zss, TCG_CALL_NO_WG, | ||
37 | + void, env, ptr, ptr, ptr, tl, i32) | ||
38 | +DEF_HELPER_FLAGS_6(sve_ldffbss_zss, TCG_CALL_NO_WG, | ||
39 | + void, env, ptr, ptr, ptr, tl, i32) | ||
40 | +DEF_HELPER_FLAGS_6(sve_ldffhss_zss, TCG_CALL_NO_WG, | ||
41 | + void, env, ptr, ptr, ptr, tl, i32) | ||
42 | + | ||
43 | +DEF_HELPER_FLAGS_6(sve_ldffbdu_zsu, TCG_CALL_NO_WG, | ||
44 | + void, env, ptr, ptr, ptr, tl, i32) | ||
45 | +DEF_HELPER_FLAGS_6(sve_ldffhdu_zsu, TCG_CALL_NO_WG, | ||
46 | + void, env, ptr, ptr, ptr, tl, i32) | ||
47 | +DEF_HELPER_FLAGS_6(sve_ldffsdu_zsu, TCG_CALL_NO_WG, | ||
48 | + void, env, ptr, ptr, ptr, tl, i32) | ||
49 | +DEF_HELPER_FLAGS_6(sve_ldffddu_zsu, TCG_CALL_NO_WG, | ||
50 | + void, env, ptr, ptr, ptr, tl, i32) | ||
51 | +DEF_HELPER_FLAGS_6(sve_ldffbds_zsu, TCG_CALL_NO_WG, | ||
52 | + void, env, ptr, ptr, ptr, tl, i32) | ||
53 | +DEF_HELPER_FLAGS_6(sve_ldffhds_zsu, TCG_CALL_NO_WG, | ||
54 | + void, env, ptr, ptr, ptr, tl, i32) | ||
55 | +DEF_HELPER_FLAGS_6(sve_ldffsds_zsu, TCG_CALL_NO_WG, | ||
56 | + void, env, ptr, ptr, ptr, tl, i32) | ||
57 | + | ||
58 | +DEF_HELPER_FLAGS_6(sve_ldffbdu_zss, TCG_CALL_NO_WG, | ||
59 | + void, env, ptr, ptr, ptr, tl, i32) | ||
60 | +DEF_HELPER_FLAGS_6(sve_ldffhdu_zss, TCG_CALL_NO_WG, | ||
61 | + void, env, ptr, ptr, ptr, tl, i32) | ||
62 | +DEF_HELPER_FLAGS_6(sve_ldffsdu_zss, TCG_CALL_NO_WG, | ||
63 | + void, env, ptr, ptr, ptr, tl, i32) | ||
64 | +DEF_HELPER_FLAGS_6(sve_ldffddu_zss, TCG_CALL_NO_WG, | ||
65 | + void, env, ptr, ptr, ptr, tl, i32) | ||
66 | +DEF_HELPER_FLAGS_6(sve_ldffbds_zss, TCG_CALL_NO_WG, | ||
67 | + void, env, ptr, ptr, ptr, tl, i32) | ||
68 | +DEF_HELPER_FLAGS_6(sve_ldffhds_zss, TCG_CALL_NO_WG, | ||
69 | + void, env, ptr, ptr, ptr, tl, i32) | ||
70 | +DEF_HELPER_FLAGS_6(sve_ldffsds_zss, TCG_CALL_NO_WG, | ||
71 | + void, env, ptr, ptr, ptr, tl, i32) | ||
72 | + | ||
73 | +DEF_HELPER_FLAGS_6(sve_ldffbdu_zd, TCG_CALL_NO_WG, | ||
74 | + void, env, ptr, ptr, ptr, tl, i32) | ||
75 | +DEF_HELPER_FLAGS_6(sve_ldffhdu_zd, TCG_CALL_NO_WG, | ||
76 | + void, env, ptr, ptr, ptr, tl, i32) | ||
77 | +DEF_HELPER_FLAGS_6(sve_ldffsdu_zd, TCG_CALL_NO_WG, | ||
78 | + void, env, ptr, ptr, ptr, tl, i32) | ||
79 | +DEF_HELPER_FLAGS_6(sve_ldffddu_zd, TCG_CALL_NO_WG, | ||
80 | + void, env, ptr, ptr, ptr, tl, i32) | ||
81 | +DEF_HELPER_FLAGS_6(sve_ldffbds_zd, TCG_CALL_NO_WG, | ||
82 | + void, env, ptr, ptr, ptr, tl, i32) | ||
83 | +DEF_HELPER_FLAGS_6(sve_ldffhds_zd, TCG_CALL_NO_WG, | ||
84 | + void, env, ptr, ptr, ptr, tl, i32) | ||
85 | +DEF_HELPER_FLAGS_6(sve_ldffsds_zd, TCG_CALL_NO_WG, | ||
86 | + void, env, ptr, ptr, ptr, tl, i32) | ||
87 | + | ||
88 | DEF_HELPER_FLAGS_6(sve_stbs_zsu, TCG_CALL_NO_WG, | ||
89 | void, env, ptr, ptr, ptr, tl, i32) | ||
90 | DEF_HELPER_FLAGS_6(sve_sths_zsu, TCG_CALL_NO_WG, | ||
91 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
92 | index XXXXXXX..XXXXXXX 100644 | ||
93 | --- a/target/arm/sve_helper.c | ||
94 | +++ b/target/arm/sve_helper.c | ||
95 | @@ -XXX,XX +XXX,XX @@ DO_LD1_ZPZ_D(sve_ldbds_zd, uint64_t, int8_t, cpu_ldub_data_ra) | ||
96 | DO_LD1_ZPZ_D(sve_ldhds_zd, uint64_t, int16_t, cpu_lduw_data_ra) | ||
97 | DO_LD1_ZPZ_D(sve_ldsds_zd, uint64_t, int32_t, cpu_ldl_data_ra) | ||
98 | |||
99 | +/* First fault loads with a vector index. */ | ||
100 | + | ||
101 | +#ifdef CONFIG_USER_ONLY | ||
102 | + | ||
103 | +#define DO_LDFF1_ZPZ(NAME, TYPEE, TYPEI, TYPEM, FN, H) \ | ||
104 | +void HELPER(NAME)(CPUARMState *env, void *vd, void *vg, void *vm, \ | ||
105 | + target_ulong base, uint32_t desc) \ | ||
106 | +{ \ | ||
107 | + intptr_t i, oprsz = simd_oprsz(desc); \ | ||
108 | + unsigned scale = simd_data(desc); \ | ||
109 | + uintptr_t ra = GETPC(); \ | ||
110 | + bool first = true; \ | ||
111 | + mmap_lock(); \ | ||
112 | + for (i = 0; i < oprsz; i++) { \ | ||
113 | + uint16_t pg = *(uint16_t *)(vg + H1_2(i >> 3)); \ | ||
114 | + do { \ | ||
115 | + TYPEM m = 0; \ | ||
116 | + if (pg & 1) { \ | ||
117 | + target_ulong off = *(TYPEI *)(vm + H(i)); \ | ||
118 | + target_ulong addr = base + (off << scale); \ | ||
119 | + if (!first && \ | ||
120 | + page_check_range(addr, sizeof(TYPEM), PAGE_READ)) { \ | ||
121 | + record_fault(env, i, oprsz); \ | ||
122 | + goto exit; \ | ||
123 | + } \ | ||
124 | + m = FN(env, addr, ra); \ | ||
125 | + first = false; \ | ||
126 | + } \ | ||
127 | + *(TYPEE *)(vd + H(i)) = m; \ | ||
128 | + i += sizeof(TYPEE), pg >>= sizeof(TYPEE); \ | ||
129 | + } while (i & 15); \ | ||
130 | + } \ | ||
131 | + exit: \ | ||
132 | + mmap_unlock(); \ | ||
133 | +} | ||
134 | + | ||
135 | +#else | ||
136 | + | ||
137 | +#define DO_LDFF1_ZPZ(NAME, TYPEE, TYPEI, TYPEM, FN, H) \ | ||
138 | +void HELPER(NAME)(CPUARMState *env, void *vd, void *vg, void *vm, \ | ||
139 | + target_ulong base, uint32_t desc) \ | ||
140 | +{ \ | ||
141 | + g_assert_not_reached(); \ | ||
142 | +} | ||
143 | + | ||
144 | +#endif | ||
145 | + | ||
146 | +#define DO_LDFF1_ZPZ_S(NAME, TYPEI, TYPEM, FN) \ | ||
147 | + DO_LDFF1_ZPZ(NAME, uint32_t, TYPEI, TYPEM, FN, H1_4) | ||
148 | +#define DO_LDFF1_ZPZ_D(NAME, TYPEI, TYPEM, FN) \ | ||
149 | + DO_LDFF1_ZPZ(NAME, uint64_t, TYPEI, TYPEM, FN, ) | ||
150 | + | ||
151 | +DO_LDFF1_ZPZ_S(sve_ldffbsu_zsu, uint32_t, uint8_t, cpu_ldub_data_ra) | ||
152 | +DO_LDFF1_ZPZ_S(sve_ldffhsu_zsu, uint32_t, uint16_t, cpu_lduw_data_ra) | ||
153 | +DO_LDFF1_ZPZ_S(sve_ldffssu_zsu, uint32_t, uint32_t, cpu_ldl_data_ra) | ||
154 | +DO_LDFF1_ZPZ_S(sve_ldffbss_zsu, uint32_t, int8_t, cpu_ldub_data_ra) | ||
155 | +DO_LDFF1_ZPZ_S(sve_ldffhss_zsu, uint32_t, int16_t, cpu_lduw_data_ra) | ||
156 | + | ||
157 | +DO_LDFF1_ZPZ_S(sve_ldffbsu_zss, int32_t, uint8_t, cpu_ldub_data_ra) | ||
158 | +DO_LDFF1_ZPZ_S(sve_ldffhsu_zss, int32_t, uint16_t, cpu_lduw_data_ra) | ||
159 | +DO_LDFF1_ZPZ_S(sve_ldffssu_zss, int32_t, uint32_t, cpu_ldl_data_ra) | ||
160 | +DO_LDFF1_ZPZ_S(sve_ldffbss_zss, int32_t, int8_t, cpu_ldub_data_ra) | ||
161 | +DO_LDFF1_ZPZ_S(sve_ldffhss_zss, int32_t, int16_t, cpu_lduw_data_ra) | ||
162 | + | ||
163 | +DO_LDFF1_ZPZ_D(sve_ldffbdu_zsu, uint32_t, uint8_t, cpu_ldub_data_ra) | ||
164 | +DO_LDFF1_ZPZ_D(sve_ldffhdu_zsu, uint32_t, uint16_t, cpu_lduw_data_ra) | ||
165 | +DO_LDFF1_ZPZ_D(sve_ldffsdu_zsu, uint32_t, uint32_t, cpu_ldl_data_ra) | ||
166 | +DO_LDFF1_ZPZ_D(sve_ldffddu_zsu, uint32_t, uint64_t, cpu_ldq_data_ra) | ||
167 | +DO_LDFF1_ZPZ_D(sve_ldffbds_zsu, uint32_t, int8_t, cpu_ldub_data_ra) | ||
168 | +DO_LDFF1_ZPZ_D(sve_ldffhds_zsu, uint32_t, int16_t, cpu_lduw_data_ra) | ||
169 | +DO_LDFF1_ZPZ_D(sve_ldffsds_zsu, uint32_t, int32_t, cpu_ldl_data_ra) | ||
170 | + | ||
171 | +DO_LDFF1_ZPZ_D(sve_ldffbdu_zss, int32_t, uint8_t, cpu_ldub_data_ra) | ||
172 | +DO_LDFF1_ZPZ_D(sve_ldffhdu_zss, int32_t, uint16_t, cpu_lduw_data_ra) | ||
173 | +DO_LDFF1_ZPZ_D(sve_ldffsdu_zss, int32_t, uint32_t, cpu_ldl_data_ra) | ||
174 | +DO_LDFF1_ZPZ_D(sve_ldffddu_zss, int32_t, uint64_t, cpu_ldq_data_ra) | ||
175 | +DO_LDFF1_ZPZ_D(sve_ldffbds_zss, int32_t, int8_t, cpu_ldub_data_ra) | ||
176 | +DO_LDFF1_ZPZ_D(sve_ldffhds_zss, int32_t, int16_t, cpu_lduw_data_ra) | ||
177 | +DO_LDFF1_ZPZ_D(sve_ldffsds_zss, int32_t, int32_t, cpu_ldl_data_ra) | ||
178 | + | ||
179 | +DO_LDFF1_ZPZ_D(sve_ldffbdu_zd, uint64_t, uint8_t, cpu_ldub_data_ra) | ||
180 | +DO_LDFF1_ZPZ_D(sve_ldffhdu_zd, uint64_t, uint16_t, cpu_lduw_data_ra) | ||
181 | +DO_LDFF1_ZPZ_D(sve_ldffsdu_zd, uint64_t, uint32_t, cpu_ldl_data_ra) | ||
182 | +DO_LDFF1_ZPZ_D(sve_ldffddu_zd, uint64_t, uint64_t, cpu_ldq_data_ra) | ||
183 | +DO_LDFF1_ZPZ_D(sve_ldffbds_zd, uint64_t, int8_t, cpu_ldub_data_ra) | ||
184 | +DO_LDFF1_ZPZ_D(sve_ldffhds_zd, uint64_t, int16_t, cpu_lduw_data_ra) | ||
185 | +DO_LDFF1_ZPZ_D(sve_ldffsds_zd, uint64_t, int32_t, cpu_ldl_data_ra) | ||
186 | + | ||
187 | /* Stores with a vector index. */ | ||
188 | |||
189 | #define DO_ST1_ZPZ_S(NAME, TYPEI, FN) \ | ||
190 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
191 | index XXXXXXX..XXXXXXX 100644 | ||
192 | --- a/target/arm/translate-sve.c | ||
193 | +++ b/target/arm/translate-sve.c | ||
194 | @@ -XXX,XX +XXX,XX @@ static gen_helper_gvec_mem_scatter * const gather_load_fn32[2][2][2][3] = { | ||
195 | { gen_helper_sve_ldbsu_zss, | ||
196 | gen_helper_sve_ldhsu_zss, | ||
197 | gen_helper_sve_ldssu_zss, } } }, | ||
198 | - /* TODO fill in first-fault handlers */ | ||
199 | + | ||
200 | + { { { gen_helper_sve_ldffbss_zsu, | ||
201 | + gen_helper_sve_ldffhss_zsu, | ||
202 | + NULL, }, | ||
203 | + { gen_helper_sve_ldffbsu_zsu, | ||
204 | + gen_helper_sve_ldffhsu_zsu, | ||
205 | + gen_helper_sve_ldffssu_zsu, } }, | ||
206 | + { { gen_helper_sve_ldffbss_zss, | ||
207 | + gen_helper_sve_ldffhss_zss, | ||
208 | + NULL, }, | ||
209 | + { gen_helper_sve_ldffbsu_zss, | ||
210 | + gen_helper_sve_ldffhsu_zss, | ||
211 | + gen_helper_sve_ldffssu_zss, } } } | ||
212 | }; | ||
213 | |||
214 | /* Note that we overload xs=2 to indicate 64-bit offset. */ | ||
215 | @@ -XXX,XX +XXX,XX @@ static gen_helper_gvec_mem_scatter * const gather_load_fn64[2][3][2][4] = { | ||
216 | gen_helper_sve_ldhdu_zd, | ||
217 | gen_helper_sve_ldsdu_zd, | ||
218 | gen_helper_sve_ldddu_zd, } } }, | ||
219 | - /* TODO fill in first-fault handlers */ | ||
220 | + | ||
221 | + { { { gen_helper_sve_ldffbds_zsu, | ||
222 | + gen_helper_sve_ldffhds_zsu, | ||
223 | + gen_helper_sve_ldffsds_zsu, | ||
224 | + NULL, }, | ||
225 | + { gen_helper_sve_ldffbdu_zsu, | ||
226 | + gen_helper_sve_ldffhdu_zsu, | ||
227 | + gen_helper_sve_ldffsdu_zsu, | ||
228 | + gen_helper_sve_ldffddu_zsu, } }, | ||
229 | + { { gen_helper_sve_ldffbds_zss, | ||
230 | + gen_helper_sve_ldffhds_zss, | ||
231 | + gen_helper_sve_ldffsds_zss, | ||
232 | + NULL, }, | ||
233 | + { gen_helper_sve_ldffbdu_zss, | ||
234 | + gen_helper_sve_ldffhdu_zss, | ||
235 | + gen_helper_sve_ldffsdu_zss, | ||
236 | + gen_helper_sve_ldffddu_zss, } }, | ||
237 | + { { gen_helper_sve_ldffbds_zd, | ||
238 | + gen_helper_sve_ldffhds_zd, | ||
239 | + gen_helper_sve_ldffsds_zd, | ||
240 | + NULL, }, | ||
241 | + { gen_helper_sve_ldffbdu_zd, | ||
242 | + gen_helper_sve_ldffhdu_zd, | ||
243 | + gen_helper_sve_ldffsdu_zd, | ||
244 | + gen_helper_sve_ldffddu_zd, } } } | ||
245 | }; | ||
246 | |||
247 | static bool trans_LD1_zprz(DisasContext *s, arg_LD1_zprz *a, uint32_t insn) | ||
248 | -- | ||
249 | 2.17.1 | ||
250 | |||
251 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20180627043328.11531-17-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/helper-sve.h | 49 ++++++++++++++++++++++++++++++ | ||
9 | target/arm/sve_helper.c | 62 ++++++++++++++++++++++++++++++++++++++ | ||
10 | target/arm/translate-sve.c | 40 ++++++++++++++++++++++++ | ||
11 | target/arm/sve.decode | 11 +++++++ | ||
12 | 4 files changed, 162 insertions(+) | ||
13 | |||
14 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper-sve.h | ||
17 | +++ b/target/arm/helper-sve.h | ||
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(sve_ucvt_ds, TCG_CALL_NO_RWG, | ||
19 | DEF_HELPER_FLAGS_5(sve_ucvt_dd, TCG_CALL_NO_RWG, | ||
20 | void, ptr, ptr, ptr, ptr, i32) | ||
21 | |||
22 | +DEF_HELPER_FLAGS_6(sve_fcmge_h, TCG_CALL_NO_RWG, | ||
23 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
24 | +DEF_HELPER_FLAGS_6(sve_fcmge_s, TCG_CALL_NO_RWG, | ||
25 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
26 | +DEF_HELPER_FLAGS_6(sve_fcmge_d, TCG_CALL_NO_RWG, | ||
27 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
28 | + | ||
29 | +DEF_HELPER_FLAGS_6(sve_fcmgt_h, TCG_CALL_NO_RWG, | ||
30 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
31 | +DEF_HELPER_FLAGS_6(sve_fcmgt_s, TCG_CALL_NO_RWG, | ||
32 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
33 | +DEF_HELPER_FLAGS_6(sve_fcmgt_d, TCG_CALL_NO_RWG, | ||
34 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
35 | + | ||
36 | +DEF_HELPER_FLAGS_6(sve_fcmeq_h, TCG_CALL_NO_RWG, | ||
37 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
38 | +DEF_HELPER_FLAGS_6(sve_fcmeq_s, TCG_CALL_NO_RWG, | ||
39 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
40 | +DEF_HELPER_FLAGS_6(sve_fcmeq_d, TCG_CALL_NO_RWG, | ||
41 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
42 | + | ||
43 | +DEF_HELPER_FLAGS_6(sve_fcmne_h, TCG_CALL_NO_RWG, | ||
44 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
45 | +DEF_HELPER_FLAGS_6(sve_fcmne_s, TCG_CALL_NO_RWG, | ||
46 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
47 | +DEF_HELPER_FLAGS_6(sve_fcmne_d, TCG_CALL_NO_RWG, | ||
48 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
49 | + | ||
50 | +DEF_HELPER_FLAGS_6(sve_fcmuo_h, TCG_CALL_NO_RWG, | ||
51 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
52 | +DEF_HELPER_FLAGS_6(sve_fcmuo_s, TCG_CALL_NO_RWG, | ||
53 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
54 | +DEF_HELPER_FLAGS_6(sve_fcmuo_d, TCG_CALL_NO_RWG, | ||
55 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
56 | + | ||
57 | +DEF_HELPER_FLAGS_6(sve_facge_h, TCG_CALL_NO_RWG, | ||
58 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
59 | +DEF_HELPER_FLAGS_6(sve_facge_s, TCG_CALL_NO_RWG, | ||
60 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
61 | +DEF_HELPER_FLAGS_6(sve_facge_d, TCG_CALL_NO_RWG, | ||
62 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
63 | + | ||
64 | +DEF_HELPER_FLAGS_6(sve_facgt_h, TCG_CALL_NO_RWG, | ||
65 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
66 | +DEF_HELPER_FLAGS_6(sve_facgt_s, TCG_CALL_NO_RWG, | ||
67 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
68 | +DEF_HELPER_FLAGS_6(sve_facgt_d, TCG_CALL_NO_RWG, | ||
69 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
70 | + | ||
71 | DEF_HELPER_FLAGS_3(sve_fmla_zpzzz_h, TCG_CALL_NO_RWG, void, env, ptr, i32) | ||
72 | DEF_HELPER_FLAGS_3(sve_fmla_zpzzz_s, TCG_CALL_NO_RWG, void, env, ptr, i32) | ||
73 | DEF_HELPER_FLAGS_3(sve_fmla_zpzzz_d, TCG_CALL_NO_RWG, void, env, ptr, i32) | ||
74 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
75 | index XXXXXXX..XXXXXXX 100644 | ||
76 | --- a/target/arm/sve_helper.c | ||
77 | +++ b/target/arm/sve_helper.c | ||
78 | @@ -XXX,XX +XXX,XX @@ void HELPER(sve_fnmls_zpzzz_d)(CPUARMState *env, void *vg, uint32_t desc) | ||
79 | do_fmla_zpzzz_d(env, vg, desc, 0, INT64_MIN); | ||
80 | } | ||
81 | |||
82 | +/* Two operand floating-point comparison controlled by a predicate. | ||
83 | + * Unlike the integer version, we are not allowed to optimistically | ||
84 | + * compare operands, since the comparison may have side effects wrt | ||
85 | + * the FPSR. | ||
86 | + */ | ||
87 | +#define DO_FPCMP_PPZZ(NAME, TYPE, H, OP) \ | ||
88 | +void HELPER(NAME)(void *vd, void *vn, void *vm, void *vg, \ | ||
89 | + void *status, uint32_t desc) \ | ||
90 | +{ \ | ||
91 | + intptr_t i = simd_oprsz(desc), j = (i - 1) >> 6; \ | ||
92 | + uint64_t *d = vd, *g = vg; \ | ||
93 | + do { \ | ||
94 | + uint64_t out = 0, pg = g[j]; \ | ||
95 | + do { \ | ||
96 | + i -= sizeof(TYPE), out <<= sizeof(TYPE); \ | ||
97 | + if (likely((pg >> (i & 63)) & 1)) { \ | ||
98 | + TYPE nn = *(TYPE *)(vn + H(i)); \ | ||
99 | + TYPE mm = *(TYPE *)(vm + H(i)); \ | ||
100 | + out |= OP(TYPE, nn, mm, status); \ | ||
101 | + } \ | ||
102 | + } while (i & 63); \ | ||
103 | + d[j--] = out; \ | ||
104 | + } while (i > 0); \ | ||
105 | +} | ||
106 | + | ||
107 | +#define DO_FPCMP_PPZZ_H(NAME, OP) \ | ||
108 | + DO_FPCMP_PPZZ(NAME##_h, float16, H1_2, OP) | ||
109 | +#define DO_FPCMP_PPZZ_S(NAME, OP) \ | ||
110 | + DO_FPCMP_PPZZ(NAME##_s, float32, H1_4, OP) | ||
111 | +#define DO_FPCMP_PPZZ_D(NAME, OP) \ | ||
112 | + DO_FPCMP_PPZZ(NAME##_d, float64, , OP) | ||
113 | + | ||
114 | +#define DO_FPCMP_PPZZ_ALL(NAME, OP) \ | ||
115 | + DO_FPCMP_PPZZ_H(NAME, OP) \ | ||
116 | + DO_FPCMP_PPZZ_S(NAME, OP) \ | ||
117 | + DO_FPCMP_PPZZ_D(NAME, OP) | ||
118 | + | ||
119 | +#define DO_FCMGE(TYPE, X, Y, ST) TYPE##_compare(Y, X, ST) <= 0 | ||
120 | +#define DO_FCMGT(TYPE, X, Y, ST) TYPE##_compare(Y, X, ST) < 0 | ||
121 | +#define DO_FCMEQ(TYPE, X, Y, ST) TYPE##_compare_quiet(X, Y, ST) == 0 | ||
122 | +#define DO_FCMNE(TYPE, X, Y, ST) TYPE##_compare_quiet(X, Y, ST) != 0 | ||
123 | +#define DO_FCMUO(TYPE, X, Y, ST) \ | ||
124 | + TYPE##_compare_quiet(X, Y, ST) == float_relation_unordered | ||
125 | +#define DO_FACGE(TYPE, X, Y, ST) \ | ||
126 | + TYPE##_compare(TYPE##_abs(Y), TYPE##_abs(X), ST) <= 0 | ||
127 | +#define DO_FACGT(TYPE, X, Y, ST) \ | ||
128 | + TYPE##_compare(TYPE##_abs(Y), TYPE##_abs(X), ST) < 0 | ||
129 | + | ||
130 | +DO_FPCMP_PPZZ_ALL(sve_fcmge, DO_FCMGE) | ||
131 | +DO_FPCMP_PPZZ_ALL(sve_fcmgt, DO_FCMGT) | ||
132 | +DO_FPCMP_PPZZ_ALL(sve_fcmeq, DO_FCMEQ) | ||
133 | +DO_FPCMP_PPZZ_ALL(sve_fcmne, DO_FCMNE) | ||
134 | +DO_FPCMP_PPZZ_ALL(sve_fcmuo, DO_FCMUO) | ||
135 | +DO_FPCMP_PPZZ_ALL(sve_facge, DO_FACGE) | ||
136 | +DO_FPCMP_PPZZ_ALL(sve_facgt, DO_FACGT) | ||
137 | + | ||
138 | +#undef DO_FPCMP_PPZZ_ALL | ||
139 | +#undef DO_FPCMP_PPZZ_D | ||
140 | +#undef DO_FPCMP_PPZZ_S | ||
141 | +#undef DO_FPCMP_PPZZ_H | ||
142 | +#undef DO_FPCMP_PPZZ | ||
143 | + | ||
144 | /* | ||
145 | * Load contiguous data, protected by a governing predicate. | ||
146 | */ | ||
147 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
148 | index XXXXXXX..XXXXXXX 100644 | ||
149 | --- a/target/arm/translate-sve.c | ||
150 | +++ b/target/arm/translate-sve.c | ||
151 | @@ -XXX,XX +XXX,XX @@ DO_FP3(FMULX, fmulx) | ||
152 | |||
153 | #undef DO_FP3 | ||
154 | |||
155 | +static bool do_fp_cmp(DisasContext *s, arg_rprr_esz *a, | ||
156 | + gen_helper_gvec_4_ptr *fn) | ||
157 | +{ | ||
158 | + if (fn == NULL) { | ||
159 | + return false; | ||
160 | + } | ||
161 | + if (sve_access_check(s)) { | ||
162 | + unsigned vsz = vec_full_reg_size(s); | ||
163 | + TCGv_ptr status = get_fpstatus_ptr(a->esz == MO_16); | ||
164 | + tcg_gen_gvec_4_ptr(pred_full_reg_offset(s, a->rd), | ||
165 | + vec_full_reg_offset(s, a->rn), | ||
166 | + vec_full_reg_offset(s, a->rm), | ||
167 | + pred_full_reg_offset(s, a->pg), | ||
168 | + status, vsz, vsz, 0, fn); | ||
169 | + tcg_temp_free_ptr(status); | ||
170 | + } | ||
171 | + return true; | ||
172 | +} | ||
173 | + | ||
174 | +#define DO_FPCMP(NAME, name) \ | ||
175 | +static bool trans_##NAME##_ppzz(DisasContext *s, arg_rprr_esz *a, \ | ||
176 | + uint32_t insn) \ | ||
177 | +{ \ | ||
178 | + static gen_helper_gvec_4_ptr * const fns[4] = { \ | ||
179 | + NULL, gen_helper_sve_##name##_h, \ | ||
180 | + gen_helper_sve_##name##_s, gen_helper_sve_##name##_d \ | ||
181 | + }; \ | ||
182 | + return do_fp_cmp(s, a, fns[a->esz]); \ | ||
183 | +} | ||
184 | + | ||
185 | +DO_FPCMP(FCMGE, fcmge) | ||
186 | +DO_FPCMP(FCMGT, fcmgt) | ||
187 | +DO_FPCMP(FCMEQ, fcmeq) | ||
188 | +DO_FPCMP(FCMNE, fcmne) | ||
189 | +DO_FPCMP(FCMUO, fcmuo) | ||
190 | +DO_FPCMP(FACGE, facge) | ||
191 | +DO_FPCMP(FACGT, facgt) | ||
192 | + | ||
193 | +#undef DO_FPCMP | ||
194 | + | ||
195 | typedef void gen_helper_sve_fmla(TCGv_env, TCGv_ptr, TCGv_i32); | ||
196 | |||
197 | static bool do_fmla(DisasContext *s, arg_rprrr_esz *a, gen_helper_sve_fmla *fn) | ||
198 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
199 | index XXXXXXX..XXXXXXX 100644 | ||
200 | --- a/target/arm/sve.decode | ||
201 | +++ b/target/arm/sve.decode | ||
202 | @@ -XXX,XX +XXX,XX @@ UXTH 00000100 .. 010 011 101 ... ..... ..... @rd_pg_rn | ||
203 | SXTW 00000100 .. 010 100 101 ... ..... ..... @rd_pg_rn | ||
204 | UXTW 00000100 .. 010 101 101 ... ..... ..... @rd_pg_rn | ||
205 | |||
206 | +### SVE Floating Point Compare - Vectors Group | ||
207 | + | ||
208 | +# SVE floating-point compare vectors | ||
209 | +FCMGE_ppzz 01100101 .. 0 ..... 010 ... ..... 0 .... @pd_pg_rn_rm | ||
210 | +FCMGT_ppzz 01100101 .. 0 ..... 010 ... ..... 1 .... @pd_pg_rn_rm | ||
211 | +FCMEQ_ppzz 01100101 .. 0 ..... 011 ... ..... 0 .... @pd_pg_rn_rm | ||
212 | +FCMNE_ppzz 01100101 .. 0 ..... 011 ... ..... 1 .... @pd_pg_rn_rm | ||
213 | +FCMUO_ppzz 01100101 .. 0 ..... 110 ... ..... 0 .... @pd_pg_rn_rm | ||
214 | +FACGE_ppzz 01100101 .. 0 ..... 110 ... ..... 1 .... @pd_pg_rn_rm | ||
215 | +FACGT_ppzz 01100101 .. 0 ..... 111 ... ..... 1 .... @pd_pg_rn_rm | ||
216 | + | ||
217 | ### SVE Integer Multiply-Add Group | ||
218 | |||
219 | # SVE integer multiply-add writing addend (predicated) | ||
220 | -- | ||
221 | 2.17.1 | ||
222 | |||
223 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20180627043328.11531-18-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/helper-sve.h | 56 ++++++++++++++++++++++++++++ | ||
9 | target/arm/sve_helper.c | 69 +++++++++++++++++++++++++++++++++++ | ||
10 | target/arm/translate-sve.c | 75 ++++++++++++++++++++++++++++++++++++++ | ||
11 | target/arm/sve.decode | 14 +++++++ | ||
12 | 4 files changed, 214 insertions(+) | ||
13 | |||
14 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper-sve.h | ||
17 | +++ b/target/arm/helper-sve.h | ||
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_6(sve_fmulx_s, TCG_CALL_NO_RWG, | ||
19 | DEF_HELPER_FLAGS_6(sve_fmulx_d, TCG_CALL_NO_RWG, | ||
20 | void, ptr, ptr, ptr, ptr, ptr, i32) | ||
21 | |||
22 | +DEF_HELPER_FLAGS_6(sve_fadds_h, TCG_CALL_NO_RWG, | ||
23 | + void, ptr, ptr, ptr, i64, ptr, i32) | ||
24 | +DEF_HELPER_FLAGS_6(sve_fadds_s, TCG_CALL_NO_RWG, | ||
25 | + void, ptr, ptr, ptr, i64, ptr, i32) | ||
26 | +DEF_HELPER_FLAGS_6(sve_fadds_d, TCG_CALL_NO_RWG, | ||
27 | + void, ptr, ptr, ptr, i64, ptr, i32) | ||
28 | + | ||
29 | +DEF_HELPER_FLAGS_6(sve_fsubs_h, TCG_CALL_NO_RWG, | ||
30 | + void, ptr, ptr, ptr, i64, ptr, i32) | ||
31 | +DEF_HELPER_FLAGS_6(sve_fsubs_s, TCG_CALL_NO_RWG, | ||
32 | + void, ptr, ptr, ptr, i64, ptr, i32) | ||
33 | +DEF_HELPER_FLAGS_6(sve_fsubs_d, TCG_CALL_NO_RWG, | ||
34 | + void, ptr, ptr, ptr, i64, ptr, i32) | ||
35 | + | ||
36 | +DEF_HELPER_FLAGS_6(sve_fmuls_h, TCG_CALL_NO_RWG, | ||
37 | + void, ptr, ptr, ptr, i64, ptr, i32) | ||
38 | +DEF_HELPER_FLAGS_6(sve_fmuls_s, TCG_CALL_NO_RWG, | ||
39 | + void, ptr, ptr, ptr, i64, ptr, i32) | ||
40 | +DEF_HELPER_FLAGS_6(sve_fmuls_d, TCG_CALL_NO_RWG, | ||
41 | + void, ptr, ptr, ptr, i64, ptr, i32) | ||
42 | + | ||
43 | +DEF_HELPER_FLAGS_6(sve_fsubrs_h, TCG_CALL_NO_RWG, | ||
44 | + void, ptr, ptr, ptr, i64, ptr, i32) | ||
45 | +DEF_HELPER_FLAGS_6(sve_fsubrs_s, TCG_CALL_NO_RWG, | ||
46 | + void, ptr, ptr, ptr, i64, ptr, i32) | ||
47 | +DEF_HELPER_FLAGS_6(sve_fsubrs_d, TCG_CALL_NO_RWG, | ||
48 | + void, ptr, ptr, ptr, i64, ptr, i32) | ||
49 | + | ||
50 | +DEF_HELPER_FLAGS_6(sve_fmaxnms_h, TCG_CALL_NO_RWG, | ||
51 | + void, ptr, ptr, ptr, i64, ptr, i32) | ||
52 | +DEF_HELPER_FLAGS_6(sve_fmaxnms_s, TCG_CALL_NO_RWG, | ||
53 | + void, ptr, ptr, ptr, i64, ptr, i32) | ||
54 | +DEF_HELPER_FLAGS_6(sve_fmaxnms_d, TCG_CALL_NO_RWG, | ||
55 | + void, ptr, ptr, ptr, i64, ptr, i32) | ||
56 | + | ||
57 | +DEF_HELPER_FLAGS_6(sve_fminnms_h, TCG_CALL_NO_RWG, | ||
58 | + void, ptr, ptr, ptr, i64, ptr, i32) | ||
59 | +DEF_HELPER_FLAGS_6(sve_fminnms_s, TCG_CALL_NO_RWG, | ||
60 | + void, ptr, ptr, ptr, i64, ptr, i32) | ||
61 | +DEF_HELPER_FLAGS_6(sve_fminnms_d, TCG_CALL_NO_RWG, | ||
62 | + void, ptr, ptr, ptr, i64, ptr, i32) | ||
63 | + | ||
64 | +DEF_HELPER_FLAGS_6(sve_fmaxs_h, TCG_CALL_NO_RWG, | ||
65 | + void, ptr, ptr, ptr, i64, ptr, i32) | ||
66 | +DEF_HELPER_FLAGS_6(sve_fmaxs_s, TCG_CALL_NO_RWG, | ||
67 | + void, ptr, ptr, ptr, i64, ptr, i32) | ||
68 | +DEF_HELPER_FLAGS_6(sve_fmaxs_d, TCG_CALL_NO_RWG, | ||
69 | + void, ptr, ptr, ptr, i64, ptr, i32) | ||
70 | + | ||
71 | +DEF_HELPER_FLAGS_6(sve_fmins_h, TCG_CALL_NO_RWG, | ||
72 | + void, ptr, ptr, ptr, i64, ptr, i32) | ||
73 | +DEF_HELPER_FLAGS_6(sve_fmins_s, TCG_CALL_NO_RWG, | ||
74 | + void, ptr, ptr, ptr, i64, ptr, i32) | ||
75 | +DEF_HELPER_FLAGS_6(sve_fmins_d, TCG_CALL_NO_RWG, | ||
76 | + void, ptr, ptr, ptr, i64, ptr, i32) | ||
77 | + | ||
78 | DEF_HELPER_FLAGS_5(sve_scvt_hh, TCG_CALL_NO_RWG, | ||
79 | void, ptr, ptr, ptr, ptr, i32) | ||
80 | DEF_HELPER_FLAGS_5(sve_scvt_sh, TCG_CALL_NO_RWG, | ||
81 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
82 | index XXXXXXX..XXXXXXX 100644 | ||
83 | --- a/target/arm/sve_helper.c | ||
84 | +++ b/target/arm/sve_helper.c | ||
85 | @@ -XXX,XX +XXX,XX @@ DO_ZPZZ_FP(sve_fmulx_d, uint64_t, , helper_vfp_mulxd) | ||
86 | |||
87 | #undef DO_ZPZZ_FP | ||
88 | |||
89 | +/* Three-operand expander, with one scalar operand, controlled by | ||
90 | + * a predicate, with the extra float_status parameter. | ||
91 | + */ | ||
92 | +#define DO_ZPZS_FP(NAME, TYPE, H, OP) \ | ||
93 | +void HELPER(NAME)(void *vd, void *vn, void *vg, uint64_t scalar, \ | ||
94 | + void *status, uint32_t desc) \ | ||
95 | +{ \ | ||
96 | + intptr_t i = simd_oprsz(desc); \ | ||
97 | + uint64_t *g = vg; \ | ||
98 | + TYPE mm = scalar; \ | ||
99 | + do { \ | ||
100 | + uint64_t pg = g[(i - 1) >> 6]; \ | ||
101 | + do { \ | ||
102 | + i -= sizeof(TYPE); \ | ||
103 | + if (likely((pg >> (i & 63)) & 1)) { \ | ||
104 | + TYPE nn = *(TYPE *)(vn + H(i)); \ | ||
105 | + *(TYPE *)(vd + H(i)) = OP(nn, mm, status); \ | ||
106 | + } \ | ||
107 | + } while (i & 63); \ | ||
108 | + } while (i != 0); \ | ||
109 | +} | ||
110 | + | ||
111 | +DO_ZPZS_FP(sve_fadds_h, float16, H1_2, float16_add) | ||
112 | +DO_ZPZS_FP(sve_fadds_s, float32, H1_4, float32_add) | ||
113 | +DO_ZPZS_FP(sve_fadds_d, float64, , float64_add) | ||
114 | + | ||
115 | +DO_ZPZS_FP(sve_fsubs_h, float16, H1_2, float16_sub) | ||
116 | +DO_ZPZS_FP(sve_fsubs_s, float32, H1_4, float32_sub) | ||
117 | +DO_ZPZS_FP(sve_fsubs_d, float64, , float64_sub) | ||
118 | + | ||
119 | +DO_ZPZS_FP(sve_fmuls_h, float16, H1_2, float16_mul) | ||
120 | +DO_ZPZS_FP(sve_fmuls_s, float32, H1_4, float32_mul) | ||
121 | +DO_ZPZS_FP(sve_fmuls_d, float64, , float64_mul) | ||
122 | + | ||
123 | +static inline float16 subr_h(float16 a, float16 b, float_status *s) | ||
124 | +{ | ||
125 | + return float16_sub(b, a, s); | ||
126 | +} | ||
127 | + | ||
128 | +static inline float32 subr_s(float32 a, float32 b, float_status *s) | ||
129 | +{ | ||
130 | + return float32_sub(b, a, s); | ||
131 | +} | ||
132 | + | ||
133 | +static inline float64 subr_d(float64 a, float64 b, float_status *s) | ||
134 | +{ | ||
135 | + return float64_sub(b, a, s); | ||
136 | +} | ||
137 | + | ||
138 | +DO_ZPZS_FP(sve_fsubrs_h, float16, H1_2, subr_h) | ||
139 | +DO_ZPZS_FP(sve_fsubrs_s, float32, H1_4, subr_s) | ||
140 | +DO_ZPZS_FP(sve_fsubrs_d, float64, , subr_d) | ||
141 | + | ||
142 | +DO_ZPZS_FP(sve_fmaxnms_h, float16, H1_2, float16_maxnum) | ||
143 | +DO_ZPZS_FP(sve_fmaxnms_s, float32, H1_4, float32_maxnum) | ||
144 | +DO_ZPZS_FP(sve_fmaxnms_d, float64, , float64_maxnum) | ||
145 | + | ||
146 | +DO_ZPZS_FP(sve_fminnms_h, float16, H1_2, float16_minnum) | ||
147 | +DO_ZPZS_FP(sve_fminnms_s, float32, H1_4, float32_minnum) | ||
148 | +DO_ZPZS_FP(sve_fminnms_d, float64, , float64_minnum) | ||
149 | + | ||
150 | +DO_ZPZS_FP(sve_fmaxs_h, float16, H1_2, float16_max) | ||
151 | +DO_ZPZS_FP(sve_fmaxs_s, float32, H1_4, float32_max) | ||
152 | +DO_ZPZS_FP(sve_fmaxs_d, float64, , float64_max) | ||
153 | + | ||
154 | +DO_ZPZS_FP(sve_fmins_h, float16, H1_2, float16_min) | ||
155 | +DO_ZPZS_FP(sve_fmins_s, float32, H1_4, float32_min) | ||
156 | +DO_ZPZS_FP(sve_fmins_d, float64, , float64_min) | ||
157 | + | ||
158 | /* Fully general two-operand expander, controlled by a predicate, | ||
159 | * With the extra float_status parameter. | ||
160 | */ | ||
161 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
162 | index XXXXXXX..XXXXXXX 100644 | ||
163 | --- a/target/arm/translate-sve.c | ||
164 | +++ b/target/arm/translate-sve.c | ||
165 | @@ -XXX,XX +XXX,XX @@ | ||
166 | #include "exec/log.h" | ||
167 | #include "trace-tcg.h" | ||
168 | #include "translate-a64.h" | ||
169 | +#include "fpu/softfloat.h" | ||
170 | |||
171 | |||
172 | typedef void GVecGen2sFn(unsigned, uint32_t, uint32_t, | ||
173 | @@ -XXX,XX +XXX,XX @@ DO_FP3(FMULX, fmulx) | ||
174 | |||
175 | #undef DO_FP3 | ||
176 | |||
177 | +typedef void gen_helper_sve_fp2scalar(TCGv_ptr, TCGv_ptr, TCGv_ptr, | ||
178 | + TCGv_i64, TCGv_ptr, TCGv_i32); | ||
179 | + | ||
180 | +static void do_fp_scalar(DisasContext *s, int zd, int zn, int pg, bool is_fp16, | ||
181 | + TCGv_i64 scalar, gen_helper_sve_fp2scalar *fn) | ||
182 | +{ | ||
183 | + unsigned vsz = vec_full_reg_size(s); | ||
184 | + TCGv_ptr t_zd, t_zn, t_pg, status; | ||
185 | + TCGv_i32 desc; | ||
186 | + | ||
187 | + t_zd = tcg_temp_new_ptr(); | ||
188 | + t_zn = tcg_temp_new_ptr(); | ||
189 | + t_pg = tcg_temp_new_ptr(); | ||
190 | + tcg_gen_addi_ptr(t_zd, cpu_env, vec_full_reg_offset(s, zd)); | ||
191 | + tcg_gen_addi_ptr(t_zn, cpu_env, vec_full_reg_offset(s, zn)); | ||
192 | + tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, pg)); | ||
193 | + | ||
194 | + status = get_fpstatus_ptr(is_fp16); | ||
195 | + desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); | ||
196 | + fn(t_zd, t_zn, t_pg, scalar, status, desc); | ||
197 | + | ||
198 | + tcg_temp_free_i32(desc); | ||
199 | + tcg_temp_free_ptr(status); | ||
200 | + tcg_temp_free_ptr(t_pg); | ||
201 | + tcg_temp_free_ptr(t_zn); | ||
202 | + tcg_temp_free_ptr(t_zd); | ||
203 | +} | ||
204 | + | ||
205 | +static void do_fp_imm(DisasContext *s, arg_rpri_esz *a, uint64_t imm, | ||
206 | + gen_helper_sve_fp2scalar *fn) | ||
207 | +{ | ||
208 | + TCGv_i64 temp = tcg_const_i64(imm); | ||
209 | + do_fp_scalar(s, a->rd, a->rn, a->pg, a->esz == MO_16, temp, fn); | ||
210 | + tcg_temp_free_i64(temp); | ||
211 | +} | ||
212 | + | ||
213 | +#define DO_FP_IMM(NAME, name, const0, const1) \ | ||
214 | +static bool trans_##NAME##_zpzi(DisasContext *s, arg_rpri_esz *a, \ | ||
215 | + uint32_t insn) \ | ||
216 | +{ \ | ||
217 | + static gen_helper_sve_fp2scalar * const fns[3] = { \ | ||
218 | + gen_helper_sve_##name##_h, \ | ||
219 | + gen_helper_sve_##name##_s, \ | ||
220 | + gen_helper_sve_##name##_d \ | ||
221 | + }; \ | ||
222 | + static uint64_t const val[3][2] = { \ | ||
223 | + { float16_##const0, float16_##const1 }, \ | ||
224 | + { float32_##const0, float32_##const1 }, \ | ||
225 | + { float64_##const0, float64_##const1 }, \ | ||
226 | + }; \ | ||
227 | + if (a->esz == 0) { \ | ||
228 | + return false; \ | ||
229 | + } \ | ||
230 | + if (sve_access_check(s)) { \ | ||
231 | + do_fp_imm(s, a, val[a->esz - 1][a->imm], fns[a->esz - 1]); \ | ||
232 | + } \ | ||
233 | + return true; \ | ||
234 | +} | ||
235 | + | ||
236 | +#define float16_two make_float16(0x4000) | ||
237 | +#define float32_two make_float32(0x40000000) | ||
238 | +#define float64_two make_float64(0x4000000000000000ULL) | ||
239 | + | ||
240 | +DO_FP_IMM(FADD, fadds, half, one) | ||
241 | +DO_FP_IMM(FSUB, fsubs, half, one) | ||
242 | +DO_FP_IMM(FMUL, fmuls, half, two) | ||
243 | +DO_FP_IMM(FSUBR, fsubrs, half, one) | ||
244 | +DO_FP_IMM(FMAXNM, fmaxnms, zero, one) | ||
245 | +DO_FP_IMM(FMINNM, fminnms, zero, one) | ||
246 | +DO_FP_IMM(FMAX, fmaxs, zero, one) | ||
247 | +DO_FP_IMM(FMIN, fmins, zero, one) | ||
248 | + | ||
249 | +#undef DO_FP_IMM | ||
250 | + | ||
251 | static bool do_fp_cmp(DisasContext *s, arg_rprr_esz *a, | ||
252 | gen_helper_gvec_4_ptr *fn) | ||
253 | { | ||
254 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
255 | index XXXXXXX..XXXXXXX 100644 | ||
256 | --- a/target/arm/sve.decode | ||
257 | +++ b/target/arm/sve.decode | ||
258 | @@ -XXX,XX +XXX,XX @@ | ||
259 | @rdn_pg4 ........ esz:2 .. pg:4 ... ........ rd:5 \ | ||
260 | &rpri_esz rn=%reg_movprfx | ||
261 | |||
262 | +# Two register operand, one one-bit floating-point operand. | ||
263 | +@rdn_i1 ........ esz:2 ......... pg:3 .... imm:1 rd:5 \ | ||
264 | + &rpri_esz rn=%reg_movprfx | ||
265 | + | ||
266 | # Two register operand, one encoded bitmask. | ||
267 | @rdn_dbm ........ .. .... dbm:13 rd:5 \ | ||
268 | &rr_dbm rn=%reg_movprfx | ||
269 | @@ -XXX,XX +XXX,XX @@ FMULX 01100101 .. 00 1010 100 ... ..... ..... @rdn_pg_rm | ||
270 | FDIV 01100101 .. 00 1100 100 ... ..... ..... @rdm_pg_rn # FDIVR | ||
271 | FDIV 01100101 .. 00 1101 100 ... ..... ..... @rdn_pg_rm | ||
272 | |||
273 | +# SVE floating-point arithmetic with immediate (predicated) | ||
274 | +FADD_zpzi 01100101 .. 011 000 100 ... 0000 . ..... @rdn_i1 | ||
275 | +FSUB_zpzi 01100101 .. 011 001 100 ... 0000 . ..... @rdn_i1 | ||
276 | +FMUL_zpzi 01100101 .. 011 010 100 ... 0000 . ..... @rdn_i1 | ||
277 | +FSUBR_zpzi 01100101 .. 011 011 100 ... 0000 . ..... @rdn_i1 | ||
278 | +FMAXNM_zpzi 01100101 .. 011 100 100 ... 0000 . ..... @rdn_i1 | ||
279 | +FMINNM_zpzi 01100101 .. 011 101 100 ... 0000 . ..... @rdn_i1 | ||
280 | +FMAX_zpzi 01100101 .. 011 110 100 ... 0000 . ..... @rdn_i1 | ||
281 | +FMIN_zpzi 01100101 .. 011 111 100 ... 0000 . ..... @rdn_i1 | ||
282 | + | ||
283 | ### SVE FP Multiply-Add Group | ||
284 | |||
285 | # SVE floating-point multiply-accumulate writing addend | ||
286 | -- | ||
287 | 2.17.1 | ||
288 | |||
289 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20180627043328.11531-20-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/helper-sve.h | 35 ++++++++++++++++++++++ | ||
9 | target/arm/sve_helper.c | 61 ++++++++++++++++++++++++++++++++++++++ | ||
10 | target/arm/translate-sve.c | 57 +++++++++++++++++++++++++++++++++++ | ||
11 | target/arm/sve.decode | 8 +++++ | ||
12 | 4 files changed, 161 insertions(+) | ||
13 | |||
14 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper-sve.h | ||
17 | +++ b/target/arm/helper-sve.h | ||
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_rsqrts_s, TCG_CALL_NO_RWG, | ||
19 | DEF_HELPER_FLAGS_5(gvec_rsqrts_d, TCG_CALL_NO_RWG, | ||
20 | void, ptr, ptr, ptr, ptr, i32) | ||
21 | |||
22 | +DEF_HELPER_FLAGS_4(sve_faddv_h, TCG_CALL_NO_RWG, | ||
23 | + i64, ptr, ptr, ptr, i32) | ||
24 | +DEF_HELPER_FLAGS_4(sve_faddv_s, TCG_CALL_NO_RWG, | ||
25 | + i64, ptr, ptr, ptr, i32) | ||
26 | +DEF_HELPER_FLAGS_4(sve_faddv_d, TCG_CALL_NO_RWG, | ||
27 | + i64, ptr, ptr, ptr, i32) | ||
28 | + | ||
29 | +DEF_HELPER_FLAGS_4(sve_fmaxnmv_h, TCG_CALL_NO_RWG, | ||
30 | + i64, ptr, ptr, ptr, i32) | ||
31 | +DEF_HELPER_FLAGS_4(sve_fmaxnmv_s, TCG_CALL_NO_RWG, | ||
32 | + i64, ptr, ptr, ptr, i32) | ||
33 | +DEF_HELPER_FLAGS_4(sve_fmaxnmv_d, TCG_CALL_NO_RWG, | ||
34 | + i64, ptr, ptr, ptr, i32) | ||
35 | + | ||
36 | +DEF_HELPER_FLAGS_4(sve_fminnmv_h, TCG_CALL_NO_RWG, | ||
37 | + i64, ptr, ptr, ptr, i32) | ||
38 | +DEF_HELPER_FLAGS_4(sve_fminnmv_s, TCG_CALL_NO_RWG, | ||
39 | + i64, ptr, ptr, ptr, i32) | ||
40 | +DEF_HELPER_FLAGS_4(sve_fminnmv_d, TCG_CALL_NO_RWG, | ||
41 | + i64, ptr, ptr, ptr, i32) | ||
42 | + | ||
43 | +DEF_HELPER_FLAGS_4(sve_fmaxv_h, TCG_CALL_NO_RWG, | ||
44 | + i64, ptr, ptr, ptr, i32) | ||
45 | +DEF_HELPER_FLAGS_4(sve_fmaxv_s, TCG_CALL_NO_RWG, | ||
46 | + i64, ptr, ptr, ptr, i32) | ||
47 | +DEF_HELPER_FLAGS_4(sve_fmaxv_d, TCG_CALL_NO_RWG, | ||
48 | + i64, ptr, ptr, ptr, i32) | ||
49 | + | ||
50 | +DEF_HELPER_FLAGS_4(sve_fminv_h, TCG_CALL_NO_RWG, | ||
51 | + i64, ptr, ptr, ptr, i32) | ||
52 | +DEF_HELPER_FLAGS_4(sve_fminv_s, TCG_CALL_NO_RWG, | ||
53 | + i64, ptr, ptr, ptr, i32) | ||
54 | +DEF_HELPER_FLAGS_4(sve_fminv_d, TCG_CALL_NO_RWG, | ||
55 | + i64, ptr, ptr, ptr, i32) | ||
56 | + | ||
57 | DEF_HELPER_FLAGS_5(sve_fadda_h, TCG_CALL_NO_RWG, | ||
58 | i64, i64, ptr, ptr, ptr, i32) | ||
59 | DEF_HELPER_FLAGS_5(sve_fadda_s, TCG_CALL_NO_RWG, | ||
60 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
61 | index XXXXXXX..XXXXXXX 100644 | ||
62 | --- a/target/arm/sve_helper.c | ||
63 | +++ b/target/arm/sve_helper.c | ||
64 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(sve_while)(void *vd, uint32_t count, uint32_t pred_desc) | ||
65 | return predtest_ones(d, oprsz, esz_mask); | ||
66 | } | ||
67 | |||
68 | +/* Recursive reduction on a function; | ||
69 | + * C.f. the ARM ARM function ReducePredicated. | ||
70 | + * | ||
71 | + * While it would be possible to write this without the DATA temporary, | ||
72 | + * it is much simpler to process the predicate register this way. | ||
73 | + * The recursion is bounded to depth 7 (128 fp16 elements), so there's | ||
74 | + * little to gain with a more complex non-recursive form. | ||
75 | + */ | ||
76 | +#define DO_REDUCE(NAME, TYPE, H, FUNC, IDENT) \ | ||
77 | +static TYPE NAME##_reduce(TYPE *data, float_status *status, uintptr_t n) \ | ||
78 | +{ \ | ||
79 | + if (n == 1) { \ | ||
80 | + return *data; \ | ||
81 | + } else { \ | ||
82 | + uintptr_t half = n / 2; \ | ||
83 | + TYPE lo = NAME##_reduce(data, status, half); \ | ||
84 | + TYPE hi = NAME##_reduce(data + half, status, half); \ | ||
85 | + return TYPE##_##FUNC(lo, hi, status); \ | ||
86 | + } \ | ||
87 | +} \ | ||
88 | +uint64_t HELPER(NAME)(void *vn, void *vg, void *vs, uint32_t desc) \ | ||
89 | +{ \ | ||
90 | + uintptr_t i, oprsz = simd_oprsz(desc), maxsz = simd_maxsz(desc); \ | ||
91 | + TYPE data[sizeof(ARMVectorReg) / sizeof(TYPE)]; \ | ||
92 | + for (i = 0; i < oprsz; ) { \ | ||
93 | + uint16_t pg = *(uint16_t *)(vg + H1_2(i >> 3)); \ | ||
94 | + do { \ | ||
95 | + TYPE nn = *(TYPE *)(vn + H(i)); \ | ||
96 | + *(TYPE *)((void *)data + i) = (pg & 1 ? nn : IDENT); \ | ||
97 | + i += sizeof(TYPE), pg >>= sizeof(TYPE); \ | ||
98 | + } while (i & 15); \ | ||
99 | + } \ | ||
100 | + for (; i < maxsz; i += sizeof(TYPE)) { \ | ||
101 | + *(TYPE *)((void *)data + i) = IDENT; \ | ||
102 | + } \ | ||
103 | + return NAME##_reduce(data, vs, maxsz / sizeof(TYPE)); \ | ||
104 | +} | ||
105 | + | ||
106 | +DO_REDUCE(sve_faddv_h, float16, H1_2, add, float16_zero) | ||
107 | +DO_REDUCE(sve_faddv_s, float32, H1_4, add, float32_zero) | ||
108 | +DO_REDUCE(sve_faddv_d, float64, , add, float64_zero) | ||
109 | + | ||
110 | +/* Identity is floatN_default_nan, without the function call. */ | ||
111 | +DO_REDUCE(sve_fminnmv_h, float16, H1_2, minnum, 0x7E00) | ||
112 | +DO_REDUCE(sve_fminnmv_s, float32, H1_4, minnum, 0x7FC00000) | ||
113 | +DO_REDUCE(sve_fminnmv_d, float64, , minnum, 0x7FF8000000000000ULL) | ||
114 | + | ||
115 | +DO_REDUCE(sve_fmaxnmv_h, float16, H1_2, maxnum, 0x7E00) | ||
116 | +DO_REDUCE(sve_fmaxnmv_s, float32, H1_4, maxnum, 0x7FC00000) | ||
117 | +DO_REDUCE(sve_fmaxnmv_d, float64, , maxnum, 0x7FF8000000000000ULL) | ||
118 | + | ||
119 | +DO_REDUCE(sve_fminv_h, float16, H1_2, min, float16_infinity) | ||
120 | +DO_REDUCE(sve_fminv_s, float32, H1_4, min, float32_infinity) | ||
121 | +DO_REDUCE(sve_fminv_d, float64, , min, float64_infinity) | ||
122 | + | ||
123 | +DO_REDUCE(sve_fmaxv_h, float16, H1_2, max, float16_chs(float16_infinity)) | ||
124 | +DO_REDUCE(sve_fmaxv_s, float32, H1_4, max, float32_chs(float32_infinity)) | ||
125 | +DO_REDUCE(sve_fmaxv_d, float64, , max, float64_chs(float64_infinity)) | ||
126 | + | ||
127 | +#undef DO_REDUCE | ||
128 | + | ||
129 | uint64_t HELPER(sve_fadda_h)(uint64_t nn, void *vm, void *vg, | ||
130 | void *status, uint32_t desc) | ||
131 | { | ||
132 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
133 | index XXXXXXX..XXXXXXX 100644 | ||
134 | --- a/target/arm/translate-sve.c | ||
135 | +++ b/target/arm/translate-sve.c | ||
136 | @@ -XXX,XX +XXX,XX @@ static bool trans_FMUL_zzx(DisasContext *s, arg_FMUL_zzx *a, uint32_t insn) | ||
137 | return true; | ||
138 | } | ||
139 | |||
140 | +/* | ||
141 | + *** SVE Floating Point Fast Reduction Group | ||
142 | + */ | ||
143 | + | ||
144 | +typedef void gen_helper_fp_reduce(TCGv_i64, TCGv_ptr, TCGv_ptr, | ||
145 | + TCGv_ptr, TCGv_i32); | ||
146 | + | ||
147 | +static void do_reduce(DisasContext *s, arg_rpr_esz *a, | ||
148 | + gen_helper_fp_reduce *fn) | ||
149 | +{ | ||
150 | + unsigned vsz = vec_full_reg_size(s); | ||
151 | + unsigned p2vsz = pow2ceil(vsz); | ||
152 | + TCGv_i32 t_desc = tcg_const_i32(simd_desc(vsz, p2vsz, 0)); | ||
153 | + TCGv_ptr t_zn, t_pg, status; | ||
154 | + TCGv_i64 temp; | ||
155 | + | ||
156 | + temp = tcg_temp_new_i64(); | ||
157 | + t_zn = tcg_temp_new_ptr(); | ||
158 | + t_pg = tcg_temp_new_ptr(); | ||
159 | + | ||
160 | + tcg_gen_addi_ptr(t_zn, cpu_env, vec_full_reg_offset(s, a->rn)); | ||
161 | + tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, a->pg)); | ||
162 | + status = get_fpstatus_ptr(a->esz == MO_16); | ||
163 | + | ||
164 | + fn(temp, t_zn, t_pg, status, t_desc); | ||
165 | + tcg_temp_free_ptr(t_zn); | ||
166 | + tcg_temp_free_ptr(t_pg); | ||
167 | + tcg_temp_free_ptr(status); | ||
168 | + tcg_temp_free_i32(t_desc); | ||
169 | + | ||
170 | + write_fp_dreg(s, a->rd, temp); | ||
171 | + tcg_temp_free_i64(temp); | ||
172 | +} | ||
173 | + | ||
174 | +#define DO_VPZ(NAME, name) \ | ||
175 | +static bool trans_##NAME(DisasContext *s, arg_rpr_esz *a, uint32_t insn) \ | ||
176 | +{ \ | ||
177 | + static gen_helper_fp_reduce * const fns[3] = { \ | ||
178 | + gen_helper_sve_##name##_h, \ | ||
179 | + gen_helper_sve_##name##_s, \ | ||
180 | + gen_helper_sve_##name##_d, \ | ||
181 | + }; \ | ||
182 | + if (a->esz == 0) { \ | ||
183 | + return false; \ | ||
184 | + } \ | ||
185 | + if (sve_access_check(s)) { \ | ||
186 | + do_reduce(s, a, fns[a->esz - 1]); \ | ||
187 | + } \ | ||
188 | + return true; \ | ||
189 | +} | ||
190 | + | ||
191 | +DO_VPZ(FADDV, faddv) | ||
192 | +DO_VPZ(FMINNMV, fminnmv) | ||
193 | +DO_VPZ(FMAXNMV, fmaxnmv) | ||
194 | +DO_VPZ(FMINV, fminv) | ||
195 | +DO_VPZ(FMAXV, fmaxv) | ||
196 | + | ||
197 | /* | ||
198 | *** SVE Floating Point Accumulating Reduction Group | ||
199 | */ | ||
200 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
201 | index XXXXXXX..XXXXXXX 100644 | ||
202 | --- a/target/arm/sve.decode | ||
203 | +++ b/target/arm/sve.decode | ||
204 | @@ -XXX,XX +XXX,XX @@ FMUL_zzx 01100100 0.1 .. rm:3 001000 rn:5 rd:5 \ | ||
205 | FMUL_zzx 01100100 101 index:2 rm:3 001000 rn:5 rd:5 esz=2 | ||
206 | FMUL_zzx 01100100 111 index:1 rm:4 001000 rn:5 rd:5 esz=3 | ||
207 | |||
208 | +### SVE FP Fast Reduction Group | ||
209 | + | ||
210 | +FADDV 01100101 .. 000 000 001 ... ..... ..... @rd_pg_rn | ||
211 | +FMAXNMV 01100101 .. 000 100 001 ... ..... ..... @rd_pg_rn | ||
212 | +FMINNMV 01100101 .. 000 101 001 ... ..... ..... @rd_pg_rn | ||
213 | +FMAXV 01100101 .. 000 110 001 ... ..... ..... @rd_pg_rn | ||
214 | +FMINV 01100101 .. 000 111 001 ... ..... ..... @rd_pg_rn | ||
215 | + | ||
216 | ### SVE FP Accumulating Reduction Group | ||
217 | |||
218 | # SVE floating-point serial reduction (predicated) | ||
219 | -- | ||
220 | 2.17.1 | ||
221 | |||
222 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20180627043328.11531-24-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/helper-sve.h | 13 +++++++++ | ||
9 | target/arm/sve_helper.c | 55 ++++++++++++++++++++++++++++++++++++++ | ||
10 | target/arm/translate-sve.c | 30 +++++++++++++++++++++ | ||
11 | target/arm/sve.decode | 8 ++++++ | ||
12 | 4 files changed, 106 insertions(+) | ||
13 | |||
14 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper-sve.h | ||
17 | +++ b/target/arm/helper-sve.h | ||
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_6(sve_fmins_s, TCG_CALL_NO_RWG, | ||
19 | DEF_HELPER_FLAGS_6(sve_fmins_d, TCG_CALL_NO_RWG, | ||
20 | void, ptr, ptr, ptr, i64, ptr, i32) | ||
21 | |||
22 | +DEF_HELPER_FLAGS_5(sve_fcvt_sh, TCG_CALL_NO_RWG, | ||
23 | + void, ptr, ptr, ptr, ptr, i32) | ||
24 | +DEF_HELPER_FLAGS_5(sve_fcvt_dh, TCG_CALL_NO_RWG, | ||
25 | + void, ptr, ptr, ptr, ptr, i32) | ||
26 | +DEF_HELPER_FLAGS_5(sve_fcvt_hs, TCG_CALL_NO_RWG, | ||
27 | + void, ptr, ptr, ptr, ptr, i32) | ||
28 | +DEF_HELPER_FLAGS_5(sve_fcvt_ds, TCG_CALL_NO_RWG, | ||
29 | + void, ptr, ptr, ptr, ptr, i32) | ||
30 | +DEF_HELPER_FLAGS_5(sve_fcvt_hd, TCG_CALL_NO_RWG, | ||
31 | + void, ptr, ptr, ptr, ptr, i32) | ||
32 | +DEF_HELPER_FLAGS_5(sve_fcvt_sd, TCG_CALL_NO_RWG, | ||
33 | + void, ptr, ptr, ptr, ptr, i32) | ||
34 | + | ||
35 | DEF_HELPER_FLAGS_5(sve_scvt_hh, TCG_CALL_NO_RWG, | ||
36 | void, ptr, ptr, ptr, ptr, i32) | ||
37 | DEF_HELPER_FLAGS_5(sve_scvt_sh, TCG_CALL_NO_RWG, | ||
38 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/target/arm/sve_helper.c | ||
41 | +++ b/target/arm/sve_helper.c | ||
42 | @@ -XXX,XX +XXX,XX @@ void HELPER(NAME)(void *vd, void *vn, void *vg, void *status, uint32_t desc) \ | ||
43 | } while (i != 0); \ | ||
44 | } | ||
45 | |||
46 | +/* SVE fp16 conversions always use IEEE mode. Like AdvSIMD, they ignore | ||
47 | + * FZ16. When converting from fp16, this affects flushing input denormals; | ||
48 | + * when converting to fp16, this affects flushing output denormals. | ||
49 | + */ | ||
50 | +static inline float32 sve_f16_to_f32(float16 f, float_status *fpst) | ||
51 | +{ | ||
52 | + flag save = get_flush_inputs_to_zero(fpst); | ||
53 | + float32 ret; | ||
54 | + | ||
55 | + set_flush_inputs_to_zero(false, fpst); | ||
56 | + ret = float16_to_float32(f, true, fpst); | ||
57 | + set_flush_inputs_to_zero(save, fpst); | ||
58 | + return ret; | ||
59 | +} | ||
60 | + | ||
61 | +static inline float64 sve_f16_to_f64(float16 f, float_status *fpst) | ||
62 | +{ | ||
63 | + flag save = get_flush_inputs_to_zero(fpst); | ||
64 | + float64 ret; | ||
65 | + | ||
66 | + set_flush_inputs_to_zero(false, fpst); | ||
67 | + ret = float16_to_float64(f, true, fpst); | ||
68 | + set_flush_inputs_to_zero(save, fpst); | ||
69 | + return ret; | ||
70 | +} | ||
71 | + | ||
72 | +static inline float16 sve_f32_to_f16(float32 f, float_status *fpst) | ||
73 | +{ | ||
74 | + flag save = get_flush_to_zero(fpst); | ||
75 | + float16 ret; | ||
76 | + | ||
77 | + set_flush_to_zero(false, fpst); | ||
78 | + ret = float32_to_float16(f, true, fpst); | ||
79 | + set_flush_to_zero(save, fpst); | ||
80 | + return ret; | ||
81 | +} | ||
82 | + | ||
83 | +static inline float16 sve_f64_to_f16(float64 f, float_status *fpst) | ||
84 | +{ | ||
85 | + flag save = get_flush_to_zero(fpst); | ||
86 | + float16 ret; | ||
87 | + | ||
88 | + set_flush_to_zero(false, fpst); | ||
89 | + ret = float64_to_float16(f, true, fpst); | ||
90 | + set_flush_to_zero(save, fpst); | ||
91 | + return ret; | ||
92 | +} | ||
93 | + | ||
94 | +DO_ZPZ_FP(sve_fcvt_sh, uint32_t, H1_4, sve_f32_to_f16) | ||
95 | +DO_ZPZ_FP(sve_fcvt_hs, uint32_t, H1_4, sve_f16_to_f32) | ||
96 | +DO_ZPZ_FP(sve_fcvt_dh, uint64_t, , sve_f64_to_f16) | ||
97 | +DO_ZPZ_FP(sve_fcvt_hd, uint64_t, , sve_f16_to_f64) | ||
98 | +DO_ZPZ_FP(sve_fcvt_ds, uint64_t, , float64_to_float32) | ||
99 | +DO_ZPZ_FP(sve_fcvt_sd, uint64_t, , float32_to_float64) | ||
100 | + | ||
101 | DO_ZPZ_FP(sve_scvt_hh, uint16_t, H1_2, int16_to_float16) | ||
102 | DO_ZPZ_FP(sve_scvt_sh, uint32_t, H1_4, int32_to_float16) | ||
103 | DO_ZPZ_FP(sve_scvt_ss, uint32_t, H1_4, int32_to_float32) | ||
104 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
105 | index XXXXXXX..XXXXXXX 100644 | ||
106 | --- a/target/arm/translate-sve.c | ||
107 | +++ b/target/arm/translate-sve.c | ||
108 | @@ -XXX,XX +XXX,XX @@ static bool do_zpz_ptr(DisasContext *s, int rd, int rn, int pg, | ||
109 | return true; | ||
110 | } | ||
111 | |||
112 | +static bool trans_FCVT_sh(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
113 | +{ | ||
114 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, true, gen_helper_sve_fcvt_sh); | ||
115 | +} | ||
116 | + | ||
117 | +static bool trans_FCVT_hs(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
118 | +{ | ||
119 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_fcvt_hs); | ||
120 | +} | ||
121 | + | ||
122 | +static bool trans_FCVT_dh(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
123 | +{ | ||
124 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, true, gen_helper_sve_fcvt_dh); | ||
125 | +} | ||
126 | + | ||
127 | +static bool trans_FCVT_hd(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
128 | +{ | ||
129 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_fcvt_hd); | ||
130 | +} | ||
131 | + | ||
132 | +static bool trans_FCVT_ds(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
133 | +{ | ||
134 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_fcvt_ds); | ||
135 | +} | ||
136 | + | ||
137 | +static bool trans_FCVT_sd(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
138 | +{ | ||
139 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_fcvt_sd); | ||
140 | +} | ||
141 | + | ||
142 | static bool trans_SCVTF_hh(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
143 | { | ||
144 | return do_zpz_ptr(s, a->rd, a->rn, a->pg, true, gen_helper_sve_scvt_hh); | ||
145 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
146 | index XXXXXXX..XXXXXXX 100644 | ||
147 | --- a/target/arm/sve.decode | ||
148 | +++ b/target/arm/sve.decode | ||
149 | @@ -XXX,XX +XXX,XX @@ FNMLS_zpzzz 01100101 .. 1 ..... 111 ... ..... ..... @rdn_pg_rm_ra | ||
150 | |||
151 | ### SVE FP Unary Operations Predicated Group | ||
152 | |||
153 | +# SVE floating-point convert precision | ||
154 | +FCVT_sh 01100101 10 0010 00 101 ... ..... ..... @rd_pg_rn_e0 | ||
155 | +FCVT_hs 01100101 10 0010 01 101 ... ..... ..... @rd_pg_rn_e0 | ||
156 | +FCVT_dh 01100101 11 0010 00 101 ... ..... ..... @rd_pg_rn_e0 | ||
157 | +FCVT_hd 01100101 11 0010 01 101 ... ..... ..... @rd_pg_rn_e0 | ||
158 | +FCVT_ds 01100101 11 0010 10 101 ... ..... ..... @rd_pg_rn_e0 | ||
159 | +FCVT_sd 01100101 11 0010 11 101 ... ..... ..... @rd_pg_rn_e0 | ||
160 | + | ||
161 | # SVE integer convert to floating-point | ||
162 | SCVTF_hh 01100101 01 010 01 0 101 ... ..... ..... @rd_pg_rn_e0 | ||
163 | SCVTF_sh 01100101 01 010 10 0 101 ... ..... ..... @rd_pg_rn_e0 | ||
164 | -- | ||
165 | 2.17.1 | ||
166 | |||
167 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20180627043328.11531-26-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/helper-sve.h | 14 +++++++ | ||
9 | target/arm/sve_helper.c | 8 ++++ | ||
10 | target/arm/translate-sve.c | 77 ++++++++++++++++++++++++++++++++++++++ | ||
11 | target/arm/sve.decode | 9 +++++ | ||
12 | 4 files changed, 108 insertions(+) | ||
13 | |||
14 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper-sve.h | ||
17 | +++ b/target/arm/helper-sve.h | ||
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(sve_fcvtzu_sd, TCG_CALL_NO_RWG, | ||
19 | DEF_HELPER_FLAGS_5(sve_fcvtzu_dd, TCG_CALL_NO_RWG, | ||
20 | void, ptr, ptr, ptr, ptr, i32) | ||
21 | |||
22 | +DEF_HELPER_FLAGS_5(sve_frint_h, TCG_CALL_NO_RWG, | ||
23 | + void, ptr, ptr, ptr, ptr, i32) | ||
24 | +DEF_HELPER_FLAGS_5(sve_frint_s, TCG_CALL_NO_RWG, | ||
25 | + void, ptr, ptr, ptr, ptr, i32) | ||
26 | +DEF_HELPER_FLAGS_5(sve_frint_d, TCG_CALL_NO_RWG, | ||
27 | + void, ptr, ptr, ptr, ptr, i32) | ||
28 | + | ||
29 | +DEF_HELPER_FLAGS_5(sve_frintx_h, TCG_CALL_NO_RWG, | ||
30 | + void, ptr, ptr, ptr, ptr, i32) | ||
31 | +DEF_HELPER_FLAGS_5(sve_frintx_s, TCG_CALL_NO_RWG, | ||
32 | + void, ptr, ptr, ptr, ptr, i32) | ||
33 | +DEF_HELPER_FLAGS_5(sve_frintx_d, TCG_CALL_NO_RWG, | ||
34 | + void, ptr, ptr, ptr, ptr, i32) | ||
35 | + | ||
36 | DEF_HELPER_FLAGS_5(sve_scvt_hh, TCG_CALL_NO_RWG, | ||
37 | void, ptr, ptr, ptr, ptr, i32) | ||
38 | DEF_HELPER_FLAGS_5(sve_scvt_sh, TCG_CALL_NO_RWG, | ||
39 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/target/arm/sve_helper.c | ||
42 | +++ b/target/arm/sve_helper.c | ||
43 | @@ -XXX,XX +XXX,XX @@ DO_ZPZ_FP(sve_fcvtzu_sd, uint64_t, , vfp_float32_to_uint64_rtz) | ||
44 | DO_ZPZ_FP(sve_fcvtzu_ds, uint64_t, , helper_vfp_touizd) | ||
45 | DO_ZPZ_FP(sve_fcvtzu_dd, uint64_t, , vfp_float64_to_uint64_rtz) | ||
46 | |||
47 | +DO_ZPZ_FP(sve_frint_h, uint16_t, H1_2, helper_advsimd_rinth) | ||
48 | +DO_ZPZ_FP(sve_frint_s, uint32_t, H1_4, helper_rints) | ||
49 | +DO_ZPZ_FP(sve_frint_d, uint64_t, , helper_rintd) | ||
50 | + | ||
51 | +DO_ZPZ_FP(sve_frintx_h, uint16_t, H1_2, float16_round_to_int) | ||
52 | +DO_ZPZ_FP(sve_frintx_s, uint32_t, H1_4, float32_round_to_int) | ||
53 | +DO_ZPZ_FP(sve_frintx_d, uint64_t, , float64_round_to_int) | ||
54 | + | ||
55 | DO_ZPZ_FP(sve_scvt_hh, uint16_t, H1_2, int16_to_float16) | ||
56 | DO_ZPZ_FP(sve_scvt_sh, uint32_t, H1_4, int32_to_float16) | ||
57 | DO_ZPZ_FP(sve_scvt_ss, uint32_t, H1_4, int32_to_float32) | ||
58 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/target/arm/translate-sve.c | ||
61 | +++ b/target/arm/translate-sve.c | ||
62 | @@ -XXX,XX +XXX,XX @@ static bool trans_FCVTZU_dd(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
63 | return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_fcvtzu_dd); | ||
64 | } | ||
65 | |||
66 | +static gen_helper_gvec_3_ptr * const frint_fns[3] = { | ||
67 | + gen_helper_sve_frint_h, | ||
68 | + gen_helper_sve_frint_s, | ||
69 | + gen_helper_sve_frint_d | ||
70 | +}; | ||
71 | + | ||
72 | +static bool trans_FRINTI(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
73 | +{ | ||
74 | + if (a->esz == 0) { | ||
75 | + return false; | ||
76 | + } | ||
77 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, a->esz == MO_16, | ||
78 | + frint_fns[a->esz - 1]); | ||
79 | +} | ||
80 | + | ||
81 | +static bool trans_FRINTX(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
82 | +{ | ||
83 | + static gen_helper_gvec_3_ptr * const fns[3] = { | ||
84 | + gen_helper_sve_frintx_h, | ||
85 | + gen_helper_sve_frintx_s, | ||
86 | + gen_helper_sve_frintx_d | ||
87 | + }; | ||
88 | + if (a->esz == 0) { | ||
89 | + return false; | ||
90 | + } | ||
91 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, a->esz == MO_16, fns[a->esz - 1]); | ||
92 | +} | ||
93 | + | ||
94 | +static bool do_frint_mode(DisasContext *s, arg_rpr_esz *a, int mode) | ||
95 | +{ | ||
96 | + if (a->esz == 0) { | ||
97 | + return false; | ||
98 | + } | ||
99 | + if (sve_access_check(s)) { | ||
100 | + unsigned vsz = vec_full_reg_size(s); | ||
101 | + TCGv_i32 tmode = tcg_const_i32(mode); | ||
102 | + TCGv_ptr status = get_fpstatus_ptr(a->esz == MO_16); | ||
103 | + | ||
104 | + gen_helper_set_rmode(tmode, tmode, status); | ||
105 | + | ||
106 | + tcg_gen_gvec_3_ptr(vec_full_reg_offset(s, a->rd), | ||
107 | + vec_full_reg_offset(s, a->rn), | ||
108 | + pred_full_reg_offset(s, a->pg), | ||
109 | + status, vsz, vsz, 0, frint_fns[a->esz - 1]); | ||
110 | + | ||
111 | + gen_helper_set_rmode(tmode, tmode, status); | ||
112 | + tcg_temp_free_i32(tmode); | ||
113 | + tcg_temp_free_ptr(status); | ||
114 | + } | ||
115 | + return true; | ||
116 | +} | ||
117 | + | ||
118 | +static bool trans_FRINTN(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
119 | +{ | ||
120 | + return do_frint_mode(s, a, float_round_nearest_even); | ||
121 | +} | ||
122 | + | ||
123 | +static bool trans_FRINTP(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
124 | +{ | ||
125 | + return do_frint_mode(s, a, float_round_up); | ||
126 | +} | ||
127 | + | ||
128 | +static bool trans_FRINTM(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
129 | +{ | ||
130 | + return do_frint_mode(s, a, float_round_down); | ||
131 | +} | ||
132 | + | ||
133 | +static bool trans_FRINTZ(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
134 | +{ | ||
135 | + return do_frint_mode(s, a, float_round_to_zero); | ||
136 | +} | ||
137 | + | ||
138 | +static bool trans_FRINTA(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
139 | +{ | ||
140 | + return do_frint_mode(s, a, float_round_ties_away); | ||
141 | +} | ||
142 | + | ||
143 | static bool trans_SCVTF_hh(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
144 | { | ||
145 | return do_zpz_ptr(s, a->rd, a->rn, a->pg, true, gen_helper_sve_scvt_hh); | ||
146 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
147 | index XXXXXXX..XXXXXXX 100644 | ||
148 | --- a/target/arm/sve.decode | ||
149 | +++ b/target/arm/sve.decode | ||
150 | @@ -XXX,XX +XXX,XX @@ FCVTZU_sd 01100101 11 011 10 1 101 ... ..... ..... @rd_pg_rn_e0 | ||
151 | FCVTZS_dd 01100101 11 011 11 0 101 ... ..... ..... @rd_pg_rn_e0 | ||
152 | FCVTZU_dd 01100101 11 011 11 1 101 ... ..... ..... @rd_pg_rn_e0 | ||
153 | |||
154 | +# SVE floating-point round to integral value | ||
155 | +FRINTN 01100101 .. 000 000 101 ... ..... ..... @rd_pg_rn | ||
156 | +FRINTP 01100101 .. 000 001 101 ... ..... ..... @rd_pg_rn | ||
157 | +FRINTM 01100101 .. 000 010 101 ... ..... ..... @rd_pg_rn | ||
158 | +FRINTZ 01100101 .. 000 011 101 ... ..... ..... @rd_pg_rn | ||
159 | +FRINTA 01100101 .. 000 100 101 ... ..... ..... @rd_pg_rn | ||
160 | +FRINTX 01100101 .. 000 110 101 ... ..... ..... @rd_pg_rn | ||
161 | +FRINTI 01100101 .. 000 111 101 ... ..... ..... @rd_pg_rn | ||
162 | + | ||
163 | # SVE integer convert to floating-point | ||
164 | SCVTF_hh 01100101 01 010 01 0 101 ... ..... ..... @rd_pg_rn_e0 | ||
165 | SCVTF_sh 01100101 01 010 10 0 101 ... ..... ..... @rd_pg_rn_e0 | ||
166 | -- | ||
167 | 2.17.1 | ||
168 | |||
169 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20180627043328.11531-27-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/helper-sve.h | 14 ++++++++++++++ | ||
9 | target/arm/sve_helper.c | 8 ++++++++ | ||
10 | target/arm/translate-sve.c | 26 ++++++++++++++++++++++++++ | ||
11 | target/arm/sve.decode | 4 ++++ | ||
12 | 4 files changed, 52 insertions(+) | ||
13 | |||
14 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper-sve.h | ||
17 | +++ b/target/arm/helper-sve.h | ||
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(sve_frintx_s, TCG_CALL_NO_RWG, | ||
19 | DEF_HELPER_FLAGS_5(sve_frintx_d, TCG_CALL_NO_RWG, | ||
20 | void, ptr, ptr, ptr, ptr, i32) | ||
21 | |||
22 | +DEF_HELPER_FLAGS_5(sve_frecpx_h, TCG_CALL_NO_RWG, | ||
23 | + void, ptr, ptr, ptr, ptr, i32) | ||
24 | +DEF_HELPER_FLAGS_5(sve_frecpx_s, TCG_CALL_NO_RWG, | ||
25 | + void, ptr, ptr, ptr, ptr, i32) | ||
26 | +DEF_HELPER_FLAGS_5(sve_frecpx_d, TCG_CALL_NO_RWG, | ||
27 | + void, ptr, ptr, ptr, ptr, i32) | ||
28 | + | ||
29 | +DEF_HELPER_FLAGS_5(sve_fsqrt_h, TCG_CALL_NO_RWG, | ||
30 | + void, ptr, ptr, ptr, ptr, i32) | ||
31 | +DEF_HELPER_FLAGS_5(sve_fsqrt_s, TCG_CALL_NO_RWG, | ||
32 | + void, ptr, ptr, ptr, ptr, i32) | ||
33 | +DEF_HELPER_FLAGS_5(sve_fsqrt_d, TCG_CALL_NO_RWG, | ||
34 | + void, ptr, ptr, ptr, ptr, i32) | ||
35 | + | ||
36 | DEF_HELPER_FLAGS_5(sve_scvt_hh, TCG_CALL_NO_RWG, | ||
37 | void, ptr, ptr, ptr, ptr, i32) | ||
38 | DEF_HELPER_FLAGS_5(sve_scvt_sh, TCG_CALL_NO_RWG, | ||
39 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/target/arm/sve_helper.c | ||
42 | +++ b/target/arm/sve_helper.c | ||
43 | @@ -XXX,XX +XXX,XX @@ DO_ZPZ_FP(sve_frintx_h, uint16_t, H1_2, float16_round_to_int) | ||
44 | DO_ZPZ_FP(sve_frintx_s, uint32_t, H1_4, float32_round_to_int) | ||
45 | DO_ZPZ_FP(sve_frintx_d, uint64_t, , float64_round_to_int) | ||
46 | |||
47 | +DO_ZPZ_FP(sve_frecpx_h, uint16_t, H1_2, helper_frecpx_f16) | ||
48 | +DO_ZPZ_FP(sve_frecpx_s, uint32_t, H1_4, helper_frecpx_f32) | ||
49 | +DO_ZPZ_FP(sve_frecpx_d, uint64_t, , helper_frecpx_f64) | ||
50 | + | ||
51 | +DO_ZPZ_FP(sve_fsqrt_h, uint16_t, H1_2, float16_sqrt) | ||
52 | +DO_ZPZ_FP(sve_fsqrt_s, uint32_t, H1_4, float32_sqrt) | ||
53 | +DO_ZPZ_FP(sve_fsqrt_d, uint64_t, , float64_sqrt) | ||
54 | + | ||
55 | DO_ZPZ_FP(sve_scvt_hh, uint16_t, H1_2, int16_to_float16) | ||
56 | DO_ZPZ_FP(sve_scvt_sh, uint32_t, H1_4, int32_to_float16) | ||
57 | DO_ZPZ_FP(sve_scvt_ss, uint32_t, H1_4, int32_to_float32) | ||
58 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/target/arm/translate-sve.c | ||
61 | +++ b/target/arm/translate-sve.c | ||
62 | @@ -XXX,XX +XXX,XX @@ static bool trans_FRINTA(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
63 | return do_frint_mode(s, a, float_round_ties_away); | ||
64 | } | ||
65 | |||
66 | +static bool trans_FRECPX(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
67 | +{ | ||
68 | + static gen_helper_gvec_3_ptr * const fns[3] = { | ||
69 | + gen_helper_sve_frecpx_h, | ||
70 | + gen_helper_sve_frecpx_s, | ||
71 | + gen_helper_sve_frecpx_d | ||
72 | + }; | ||
73 | + if (a->esz == 0) { | ||
74 | + return false; | ||
75 | + } | ||
76 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, a->esz == MO_16, fns[a->esz - 1]); | ||
77 | +} | ||
78 | + | ||
79 | +static bool trans_FSQRT(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
80 | +{ | ||
81 | + static gen_helper_gvec_3_ptr * const fns[3] = { | ||
82 | + gen_helper_sve_fsqrt_h, | ||
83 | + gen_helper_sve_fsqrt_s, | ||
84 | + gen_helper_sve_fsqrt_d | ||
85 | + }; | ||
86 | + if (a->esz == 0) { | ||
87 | + return false; | ||
88 | + } | ||
89 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, a->esz == MO_16, fns[a->esz - 1]); | ||
90 | +} | ||
91 | + | ||
92 | static bool trans_SCVTF_hh(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
93 | { | ||
94 | return do_zpz_ptr(s, a->rd, a->rn, a->pg, true, gen_helper_sve_scvt_hh); | ||
95 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
96 | index XXXXXXX..XXXXXXX 100644 | ||
97 | --- a/target/arm/sve.decode | ||
98 | +++ b/target/arm/sve.decode | ||
99 | @@ -XXX,XX +XXX,XX @@ FRINTA 01100101 .. 000 100 101 ... ..... ..... @rd_pg_rn | ||
100 | FRINTX 01100101 .. 000 110 101 ... ..... ..... @rd_pg_rn | ||
101 | FRINTI 01100101 .. 000 111 101 ... ..... ..... @rd_pg_rn | ||
102 | |||
103 | +# SVE floating-point unary operations | ||
104 | +FRECPX 01100101 .. 001 100 101 ... ..... ..... @rd_pg_rn | ||
105 | +FSQRT 01100101 .. 001 101 101 ... ..... ..... @rd_pg_rn | ||
106 | + | ||
107 | # SVE integer convert to floating-point | ||
108 | SCVTF_hh 01100101 01 010 01 0 101 ... ..... ..... @rd_pg_rn_e0 | ||
109 | SCVTF_sh 01100101 01 010 10 0 101 ... ..... ..... @rd_pg_rn_e0 | ||
110 | -- | ||
111 | 2.17.1 | ||
112 | |||
113 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20180627043328.11531-28-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-sve.c | 60 +++++++++++++++++++++++++++++++++++++- | ||
9 | target/arm/sve.decode | 7 +++++ | ||
10 | 2 files changed, 66 insertions(+), 1 deletion(-) | ||
11 | |||
12 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/translate-sve.c | ||
15 | +++ b/target/arm/translate-sve.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static bool do_zpzz_ool(DisasContext *s, arg_rprr_esz *a, gen_helper_gvec_4 *fn) | ||
17 | return true; | ||
18 | } | ||
19 | |||
20 | +/* Select active elememnts from Zn and inactive elements from Zm, | ||
21 | + * storing the result in Zd. | ||
22 | + */ | ||
23 | +static void do_sel_z(DisasContext *s, int rd, int rn, int rm, int pg, int esz) | ||
24 | +{ | ||
25 | + static gen_helper_gvec_4 * const fns[4] = { | ||
26 | + gen_helper_sve_sel_zpzz_b, gen_helper_sve_sel_zpzz_h, | ||
27 | + gen_helper_sve_sel_zpzz_s, gen_helper_sve_sel_zpzz_d | ||
28 | + }; | ||
29 | + unsigned vsz = vec_full_reg_size(s); | ||
30 | + tcg_gen_gvec_4_ool(vec_full_reg_offset(s, rd), | ||
31 | + vec_full_reg_offset(s, rn), | ||
32 | + vec_full_reg_offset(s, rm), | ||
33 | + pred_full_reg_offset(s, pg), | ||
34 | + vsz, vsz, 0, fns[esz]); | ||
35 | +} | ||
36 | + | ||
37 | #define DO_ZPZZ(NAME, name) \ | ||
38 | static bool trans_##NAME##_zpzz(DisasContext *s, arg_rprr_esz *a, \ | ||
39 | uint32_t insn) \ | ||
40 | @@ -XXX,XX +XXX,XX @@ static bool trans_UDIV_zpzz(DisasContext *s, arg_rprr_esz *a, uint32_t insn) | ||
41 | return do_zpzz_ool(s, a, fns[a->esz]); | ||
42 | } | ||
43 | |||
44 | -DO_ZPZZ(SEL, sel) | ||
45 | +static bool trans_SEL_zpzz(DisasContext *s, arg_rprr_esz *a, uint32_t insn) | ||
46 | +{ | ||
47 | + if (sve_access_check(s)) { | ||
48 | + do_sel_z(s, a->rd, a->rn, a->rm, a->pg, a->esz); | ||
49 | + } | ||
50 | + return true; | ||
51 | +} | ||
52 | |||
53 | #undef DO_ZPZZ | ||
54 | |||
55 | @@ -XXX,XX +XXX,XX @@ static bool trans_PRF_rr(DisasContext *s, arg_PRF_rr *a, uint32_t insn) | ||
56 | sve_access_check(s); | ||
57 | return true; | ||
58 | } | ||
59 | + | ||
60 | +/* | ||
61 | + * Move Prefix | ||
62 | + * | ||
63 | + * TODO: The implementation so far could handle predicated merging movprfx. | ||
64 | + * The helper functions as written take an extra source register to | ||
65 | + * use in the operation, but the result is only written when predication | ||
66 | + * succeeds. For unpredicated movprfx, we need to rearrange the helpers | ||
67 | + * to allow the final write back to the destination to be unconditional. | ||
68 | + * For predicated zeroing movprfx, we need to rearrange the helpers to | ||
69 | + * allow the final write back to zero inactives. | ||
70 | + * | ||
71 | + * In the meantime, just emit the moves. | ||
72 | + */ | ||
73 | + | ||
74 | +static bool trans_MOVPRFX(DisasContext *s, arg_MOVPRFX *a, uint32_t insn) | ||
75 | +{ | ||
76 | + return do_mov_z(s, a->rd, a->rn); | ||
77 | +} | ||
78 | + | ||
79 | +static bool trans_MOVPRFX_m(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
80 | +{ | ||
81 | + if (sve_access_check(s)) { | ||
82 | + do_sel_z(s, a->rd, a->rn, a->rd, a->pg, a->esz); | ||
83 | + } | ||
84 | + return true; | ||
85 | +} | ||
86 | + | ||
87 | +static bool trans_MOVPRFX_z(DisasContext *s, arg_rpr_esz *a, uint32_t insn) | ||
88 | +{ | ||
89 | + if (sve_access_check(s)) { | ||
90 | + do_movz_zpz(s, a->rd, a->rn, a->pg, a->esz); | ||
91 | + } | ||
92 | + return true; | ||
93 | +} | ||
94 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
95 | index XXXXXXX..XXXXXXX 100644 | ||
96 | --- a/target/arm/sve.decode | ||
97 | +++ b/target/arm/sve.decode | ||
98 | @@ -XXX,XX +XXX,XX @@ ORV 00000100 .. 011 000 001 ... ..... ..... @rd_pg_rn | ||
99 | EORV 00000100 .. 011 001 001 ... ..... ..... @rd_pg_rn | ||
100 | ANDV 00000100 .. 011 010 001 ... ..... ..... @rd_pg_rn | ||
101 | |||
102 | +# SVE constructive prefix (predicated) | ||
103 | +MOVPRFX_z 00000100 .. 010 000 001 ... ..... ..... @rd_pg_rn | ||
104 | +MOVPRFX_m 00000100 .. 010 001 001 ... ..... ..... @rd_pg_rn | ||
105 | + | ||
106 | # SVE integer add reduction (predicated) | ||
107 | # Note that saddv requires size != 3. | ||
108 | UADDV 00000100 .. 000 001 001 ... ..... ..... @rd_pg_rn | ||
109 | @@ -XXX,XX +XXX,XX @@ ADR_p64 00000100 11 1 ..... 1010 .. ..... ..... @rd_rn_msz_rm | ||
110 | |||
111 | ### SVE Integer Misc - Unpredicated Group | ||
112 | |||
113 | +# SVE constructive prefix (unpredicated) | ||
114 | +MOVPRFX 00000100 00 1 00000 101111 rn:5 rd:5 | ||
115 | + | ||
116 | # SVE floating-point exponential accelerator | ||
117 | # Note esz != 0 | ||
118 | FEXPA 00000100 .. 1 00000 101110 ..... ..... @rd_rn | ||
119 | -- | ||
120 | 2.17.1 | ||
121 | |||
122 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Enable ARM_FEATURE_SVE for the generic "max" cpu. | ||
4 | |||
5 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20180627043328.11531-35-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | linux-user/elfload.c | 1 + | ||
12 | target/arm/cpu.c | 7 +++++++ | ||
13 | target/arm/cpu64.c | 1 + | ||
14 | 3 files changed, 9 insertions(+) | ||
15 | |||
16 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/linux-user/elfload.c | ||
19 | +++ b/linux-user/elfload.c | ||
20 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap(void) | ||
21 | GET_FEATURE(ARM_FEATURE_V8_ATOMICS, ARM_HWCAP_A64_ATOMICS); | ||
22 | GET_FEATURE(ARM_FEATURE_V8_RDM, ARM_HWCAP_A64_ASIMDRDM); | ||
23 | GET_FEATURE(ARM_FEATURE_V8_FCMA, ARM_HWCAP_A64_FCMA); | ||
24 | + GET_FEATURE(ARM_FEATURE_SVE, ARM_HWCAP_A64_SVE); | ||
25 | #undef GET_FEATURE | ||
26 | |||
27 | return hwcaps; | ||
28 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/target/arm/cpu.c | ||
31 | +++ b/target/arm/cpu.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | ||
33 | env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE; | ||
34 | /* and to the FP/Neon instructions */ | ||
35 | env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3); | ||
36 | + /* and to the SVE instructions */ | ||
37 | + env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 16, 2, 3); | ||
38 | + env->cp15.cptr_el[3] |= CPTR_EZ; | ||
39 | + /* with maximum vector length */ | ||
40 | + env->vfp.zcr_el[1] = ARM_MAX_VQ - 1; | ||
41 | + env->vfp.zcr_el[2] = ARM_MAX_VQ - 1; | ||
42 | + env->vfp.zcr_el[3] = ARM_MAX_VQ - 1; | ||
43 | #else | ||
44 | /* Reset into the highest available EL */ | ||
45 | if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
46 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/target/arm/cpu64.c | ||
49 | +++ b/target/arm/cpu64.c | ||
50 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
51 | set_feature(&cpu->env, ARM_FEATURE_V8_RDM); | ||
52 | set_feature(&cpu->env, ARM_FEATURE_V8_FP16); | ||
53 | set_feature(&cpu->env, ARM_FEATURE_V8_FCMA); | ||
54 | + set_feature(&cpu->env, ARM_FEATURE_SVE); | ||
55 | /* For usermode -cpu max we can use a larger and more efficient DCZ | ||
56 | * blocksize since we don't have to follow what the hardware does. | ||
57 | */ | ||
58 | -- | ||
59 | 2.17.1 | ||
60 | |||
61 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> | ||
2 | 1 | ||
3 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | --- | ||
7 | hw/arm/mcimx7d-sabre.c | 2 -- | ||
8 | 1 file changed, 2 deletions(-) | ||
9 | |||
10 | diff --git a/hw/arm/mcimx7d-sabre.c b/hw/arm/mcimx7d-sabre.c | ||
11 | index XXXXXXX..XXXXXXX 100644 | ||
12 | --- a/hw/arm/mcimx7d-sabre.c | ||
13 | +++ b/hw/arm/mcimx7d-sabre.c | ||
14 | @@ -XXX,XX +XXX,XX @@ | ||
15 | #include "hw/arm/fsl-imx7.h" | ||
16 | #include "hw/boards.h" | ||
17 | #include "sysemu/sysemu.h" | ||
18 | -#include "sysemu/device_tree.h" | ||
19 | #include "qemu/error-report.h" | ||
20 | #include "sysemu/qtest.h" | ||
21 | -#include "net/net.h" | ||
22 | |||
23 | typedef struct { | ||
24 | FslIMX7State soc; | ||
25 | -- | ||
26 | 2.17.1 | ||
27 | |||
28 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Aaron Lindsay <alindsay@codeaurora.org> | ||
2 | 1 | ||
3 | Signed-off-by: Aaron Lindsay <alindsay@codeaurora.org> | ||
4 | Message-id: 1529699547-17044-5-git-send-email-alindsay@codeaurora.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | --- | ||
7 | target/arm/cpu.h | 1 + | ||
8 | target/arm/cpu.c | 21 ++++++++++++++------- | ||
9 | target/arm/kvm32.c | 8 ++++---- | ||
10 | 3 files changed, 19 insertions(+), 11 deletions(-) | ||
11 | |||
12 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/cpu.h | ||
15 | +++ b/target/arm/cpu.h | ||
16 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | ||
17 | ARM_FEATURE_OMAPCP, /* OMAP specific CP15 ops handling. */ | ||
18 | ARM_FEATURE_THUMB2EE, | ||
19 | ARM_FEATURE_V7MP, /* v7 Multiprocessing Extensions */ | ||
20 | + ARM_FEATURE_V7VE, /* v7 Virtualization Extensions (non-EL2 parts) */ | ||
21 | ARM_FEATURE_V4T, | ||
22 | ARM_FEATURE_V5, | ||
23 | ARM_FEATURE_STRONGARM, | ||
24 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/target/arm/cpu.c | ||
27 | +++ b/target/arm/cpu.c | ||
28 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
29 | |||
30 | /* Some features automatically imply others: */ | ||
31 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
32 | - set_feature(env, ARM_FEATURE_V7); | ||
33 | + set_feature(env, ARM_FEATURE_V7VE); | ||
34 | + } | ||
35 | + if (arm_feature(env, ARM_FEATURE_V7VE)) { | ||
36 | + /* v7 Virtualization Extensions. In real hardware this implies | ||
37 | + * EL2 and also the presence of the Security Extensions. | ||
38 | + * For QEMU, for backwards-compatibility we implement some | ||
39 | + * CPUs or CPU configs which have no actual EL2 or EL3 but do | ||
40 | + * include the various other features that V7VE implies. | ||
41 | + * Presence of EL2 itself is ARM_FEATURE_EL2, and of the | ||
42 | + * Security Extensions is ARM_FEATURE_EL3. | ||
43 | + */ | ||
44 | set_feature(env, ARM_FEATURE_ARM_DIV); | ||
45 | set_feature(env, ARM_FEATURE_LPAE); | ||
46 | + set_feature(env, ARM_FEATURE_V7); | ||
47 | } | ||
48 | if (arm_feature(env, ARM_FEATURE_V7)) { | ||
49 | set_feature(env, ARM_FEATURE_VAPA); | ||
50 | @@ -XXX,XX +XXX,XX @@ static void cortex_a7_initfn(Object *obj) | ||
51 | ARMCPU *cpu = ARM_CPU(obj); | ||
52 | |||
53 | cpu->dtb_compatible = "arm,cortex-a7"; | ||
54 | - set_feature(&cpu->env, ARM_FEATURE_V7); | ||
55 | + set_feature(&cpu->env, ARM_FEATURE_V7VE); | ||
56 | set_feature(&cpu->env, ARM_FEATURE_VFP4); | ||
57 | set_feature(&cpu->env, ARM_FEATURE_NEON); | ||
58 | set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); | ||
59 | - set_feature(&cpu->env, ARM_FEATURE_ARM_DIV); | ||
60 | set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); | ||
61 | set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); | ||
62 | set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); | ||
63 | - set_feature(&cpu->env, ARM_FEATURE_LPAE); | ||
64 | set_feature(&cpu->env, ARM_FEATURE_EL3); | ||
65 | cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A7; | ||
66 | cpu->midr = 0x410fc075; | ||
67 | @@ -XXX,XX +XXX,XX @@ static void cortex_a15_initfn(Object *obj) | ||
68 | ARMCPU *cpu = ARM_CPU(obj); | ||
69 | |||
70 | cpu->dtb_compatible = "arm,cortex-a15"; | ||
71 | - set_feature(&cpu->env, ARM_FEATURE_V7); | ||
72 | + set_feature(&cpu->env, ARM_FEATURE_V7VE); | ||
73 | set_feature(&cpu->env, ARM_FEATURE_VFP4); | ||
74 | set_feature(&cpu->env, ARM_FEATURE_NEON); | ||
75 | set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); | ||
76 | - set_feature(&cpu->env, ARM_FEATURE_ARM_DIV); | ||
77 | set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); | ||
78 | set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); | ||
79 | set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); | ||
80 | - set_feature(&cpu->env, ARM_FEATURE_LPAE); | ||
81 | set_feature(&cpu->env, ARM_FEATURE_EL3); | ||
82 | cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15; | ||
83 | cpu->midr = 0x412fc0f1; | ||
84 | diff --git a/target/arm/kvm32.c b/target/arm/kvm32.c | ||
85 | index XXXXXXX..XXXXXXX 100644 | ||
86 | --- a/target/arm/kvm32.c | ||
87 | +++ b/target/arm/kvm32.c | ||
88 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf) | ||
89 | /* Now we've retrieved all the register information we can | ||
90 | * set the feature bits based on the ID register fields. | ||
91 | * We can assume any KVM supporting CPU is at least a v7 | ||
92 | - * with VFPv3, LPAE and the generic timers; this in turn implies | ||
93 | - * most of the other feature bits, but a few must be tested. | ||
94 | + * with VFPv3, virtualization extensions, and the generic | ||
95 | + * timers; this in turn implies most of the other feature | ||
96 | + * bits, but a few must be tested. | ||
97 | */ | ||
98 | - set_feature(&features, ARM_FEATURE_V7); | ||
99 | + set_feature(&features, ARM_FEATURE_V7VE); | ||
100 | set_feature(&features, ARM_FEATURE_VFP3); | ||
101 | - set_feature(&features, ARM_FEATURE_LPAE); | ||
102 | set_feature(&features, ARM_FEATURE_GENERIC_TIMER); | ||
103 | |||
104 | switch (extract32(id_isar0, 24, 4)) { | ||
105 | -- | ||
106 | 2.17.1 | ||
107 | |||
108 | diff view generated by jsdifflib |
1 | From: Aaron Lindsay <alindsay@codeaurora.org> | 1 | From: Beata Michalska <beata.michalska@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | KVM implies V7VE, which implies ARM_DIV and THUMB_DIV. The conditional | 3 | KVM_SET_VCPU_EVENTS might actually lead to vcpu registers being modified. |
4 | detection here is therefore unnecessary. Because V7VE is already | 4 | As such this should be the last step of sync to avoid potential overwriting |
5 | unconditionally specified for all KVM hosts, ARM_DIV and THUMB_DIV are | 5 | of whatever changes KVM might have done. |
6 | already indirectly specified and do not need to be included here at all. | ||
7 | 6 | ||
8 | Signed-off-by: Aaron Lindsay <alindsay@codeaurora.org> | 7 | Signed-off-by: Beata Michalska <beata.michalska@linaro.org> |
9 | Message-id: 1529699547-17044-6-git-send-email-alindsay@codeaurora.org | 8 | Reviewed-by: Andrew Jones <drjones@redhat.com> |
9 | Message-id: 20200312003401.29017-2-beata.michalska@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | target/arm/kvm32.c | 19 +------------------ | 12 | target/arm/kvm32.c | 15 ++++++++++----- |
13 | 1 file changed, 1 insertion(+), 18 deletions(-) | 13 | target/arm/kvm64.c | 15 ++++++++++----- |
14 | 2 files changed, 20 insertions(+), 10 deletions(-) | ||
14 | 15 | ||
15 | diff --git a/target/arm/kvm32.c b/target/arm/kvm32.c | 16 | diff --git a/target/arm/kvm32.c b/target/arm/kvm32.c |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/kvm32.c | 18 | --- a/target/arm/kvm32.c |
18 | +++ b/target/arm/kvm32.c | 19 | +++ b/target/arm/kvm32.c |
19 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf) | 20 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_put_registers(CPUState *cs, int level) |
20 | * and then query that CPU for the relevant ID registers. | 21 | return ret; |
21 | */ | 22 | } |
22 | int i, ret, fdarray[3]; | 23 | |
23 | - uint32_t midr, id_pfr0, id_isar0, mvfr1; | 24 | - ret = kvm_put_vcpu_events(cpu); |
24 | + uint32_t midr, id_pfr0, mvfr1; | 25 | - if (ret) { |
25 | uint64_t features = 0; | 26 | - return ret; |
26 | /* Old kernels may not know about the PREFERRED_TARGET ioctl: however | ||
27 | * we know these will only support creating one kind of guest CPU, | ||
28 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf) | ||
29 | | ENCODE_CP_REG(15, 0, 0, 0, 1, 0, 0), | ||
30 | .addr = (uintptr_t)&id_pfr0, | ||
31 | }, | ||
32 | - { | ||
33 | - .id = KVM_REG_ARM | KVM_REG_SIZE_U32 | ||
34 | - | ENCODE_CP_REG(15, 0, 0, 0, 2, 0, 0), | ||
35 | - .addr = (uintptr_t)&id_isar0, | ||
36 | - }, | ||
37 | { | ||
38 | .id = KVM_REG_ARM | KVM_REG_SIZE_U32 | ||
39 | | KVM_REG_ARM_VFP | KVM_REG_ARM_VFP_MVFR1, | ||
40 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf) | ||
41 | set_feature(&features, ARM_FEATURE_VFP3); | ||
42 | set_feature(&features, ARM_FEATURE_GENERIC_TIMER); | ||
43 | |||
44 | - switch (extract32(id_isar0, 24, 4)) { | ||
45 | - case 1: | ||
46 | - set_feature(&features, ARM_FEATURE_THUMB_DIV); | ||
47 | - break; | ||
48 | - case 2: | ||
49 | - set_feature(&features, ARM_FEATURE_ARM_DIV); | ||
50 | - set_feature(&features, ARM_FEATURE_THUMB_DIV); | ||
51 | - break; | ||
52 | - default: | ||
53 | - break; | ||
54 | - } | 27 | - } |
55 | - | 28 | - |
56 | if (extract32(id_pfr0, 12, 4) == 1) { | 29 | write_cpustate_to_list(cpu, true); |
57 | set_feature(&features, ARM_FEATURE_THUMB2EE); | 30 | |
31 | if (!write_list_to_kvmstate(cpu, level)) { | ||
32 | return EINVAL; | ||
58 | } | 33 | } |
34 | |||
35 | + /* | ||
36 | + * Setting VCPU events should be triggered after syncing the registers | ||
37 | + * to avoid overwriting potential changes made by KVM upon calling | ||
38 | + * KVM_SET_VCPU_EVENTS ioctl | ||
39 | + */ | ||
40 | + ret = kvm_put_vcpu_events(cpu); | ||
41 | + if (ret) { | ||
42 | + return ret; | ||
43 | + } | ||
44 | + | ||
45 | kvm_arm_sync_mpstate_to_kvm(cpu); | ||
46 | |||
47 | return ret; | ||
48 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/target/arm/kvm64.c | ||
51 | +++ b/target/arm/kvm64.c | ||
52 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_put_registers(CPUState *cs, int level) | ||
53 | return ret; | ||
54 | } | ||
55 | |||
56 | - ret = kvm_put_vcpu_events(cpu); | ||
57 | - if (ret) { | ||
58 | - return ret; | ||
59 | - } | ||
60 | - | ||
61 | write_cpustate_to_list(cpu, true); | ||
62 | |||
63 | if (!write_list_to_kvmstate(cpu, level)) { | ||
64 | return -EINVAL; | ||
65 | } | ||
66 | |||
67 | + /* | ||
68 | + * Setting VCPU events should be triggered after syncing the registers | ||
69 | + * to avoid overwriting potential changes made by KVM upon calling | ||
70 | + * KVM_SET_VCPU_EVENTS ioctl | ||
71 | + */ | ||
72 | + ret = kvm_put_vcpu_events(cpu); | ||
73 | + if (ret) { | ||
74 | + return ret; | ||
75 | + } | ||
76 | + | ||
77 | kvm_arm_sync_mpstate_to_kvm(cpu); | ||
78 | |||
79 | return ret; | ||
59 | -- | 80 | -- |
60 | 2.17.1 | 81 | 2.20.1 |
61 | 82 | ||
62 | 83 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | We already check for the same condition within the normal integer | ||
4 | sdiv and sdiv64 helpers. Use a slightly different formation that | ||
5 | does not require deducing the expression type. | ||
6 | |||
7 | Fixes: f97cfd596ed | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Message-id: 20180629001538.11415-2-richard.henderson@linaro.org | ||
12 | [PMM: reworded a comment] | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | target/arm/sve_helper.c | 20 +++++++++++++++----- | ||
16 | 1 file changed, 15 insertions(+), 5 deletions(-) | ||
17 | |||
18 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/sve_helper.c | ||
21 | +++ b/target/arm/sve_helper.c | ||
22 | @@ -XXX,XX +XXX,XX @@ void HELPER(NAME)(void *vd, void *vn, void *vm, void *vg, uint32_t desc) \ | ||
23 | #define DO_MIN(N, M) ((N) >= (M) ? (M) : (N)) | ||
24 | #define DO_ABD(N, M) ((N) >= (M) ? (N) - (M) : (M) - (N)) | ||
25 | #define DO_MUL(N, M) (N * M) | ||
26 | -#define DO_DIV(N, M) (M ? N / M : 0) | ||
27 | + | ||
28 | + | ||
29 | +/* | ||
30 | + * We must avoid the C undefined behaviour cases: division by | ||
31 | + * zero and signed division of INT_MIN by -1. Both of these | ||
32 | + * have architecturally defined required results for Arm. | ||
33 | + * We special case all signed divisions by -1 to avoid having | ||
34 | + * to deduce the minimum integer for the type involved. | ||
35 | + */ | ||
36 | +#define DO_SDIV(N, M) (unlikely(M == 0) ? 0 : unlikely(M == -1) ? -N : N / M) | ||
37 | +#define DO_UDIV(N, M) (unlikely(M == 0) ? 0 : N / M) | ||
38 | |||
39 | DO_ZPZZ(sve_and_zpzz_b, uint8_t, H1, DO_AND) | ||
40 | DO_ZPZZ(sve_and_zpzz_h, uint16_t, H1_2, DO_AND) | ||
41 | @@ -XXX,XX +XXX,XX @@ DO_ZPZZ(sve_umulh_zpzz_h, uint16_t, H1_2, do_mulh_h) | ||
42 | DO_ZPZZ(sve_umulh_zpzz_s, uint32_t, H1_4, do_mulh_s) | ||
43 | DO_ZPZZ_D(sve_umulh_zpzz_d, uint64_t, do_umulh_d) | ||
44 | |||
45 | -DO_ZPZZ(sve_sdiv_zpzz_s, int32_t, H1_4, DO_DIV) | ||
46 | -DO_ZPZZ_D(sve_sdiv_zpzz_d, int64_t, DO_DIV) | ||
47 | +DO_ZPZZ(sve_sdiv_zpzz_s, int32_t, H1_4, DO_SDIV) | ||
48 | +DO_ZPZZ_D(sve_sdiv_zpzz_d, int64_t, DO_SDIV) | ||
49 | |||
50 | -DO_ZPZZ(sve_udiv_zpzz_s, uint32_t, H1_4, DO_DIV) | ||
51 | -DO_ZPZZ_D(sve_udiv_zpzz_d, uint64_t, DO_DIV) | ||
52 | +DO_ZPZZ(sve_udiv_zpzz_s, uint32_t, H1_4, DO_UDIV) | ||
53 | +DO_ZPZZ_D(sve_udiv_zpzz_d, uint64_t, DO_UDIV) | ||
54 | |||
55 | /* Note that all bits of the shift are significant | ||
56 | and not modulo the element size. */ | ||
57 | -- | ||
58 | 2.17.1 | ||
59 | |||
60 | diff view generated by jsdifflib |