1 | target-arm queue: aspeed patches from Cédric, and | 1 | Two small bugfixes, plus most of RTH's refactoring of cpregs |
---|---|---|---|
2 | cleanup and sd card patches from Philippe. | 2 | handling. |
3 | 3 | ||
4 | thanks | 4 | -- PMM |
5 | -- PMM | ||
6 | 5 | ||
7 | The following changes since commit bac5ba3dc5da706f52c149fa6c0bd1dc96899bec: | 6 | The following changes since commit 1fba9dc71a170b3a05b9d3272dd8ecfe7f26e215: |
8 | 7 | ||
9 | Merge remote-tracking branch 'remotes/thibault/tags/samuel-thibault' into staging (2018-06-08 10:26:16 +0100) | 8 | Merge tag 'pull-request-2022-05-04' of https://gitlab.com/thuth/qemu into staging (2022-05-04 08:07:02 -0700) |
10 | 9 | ||
11 | are available in the Git repository at: | 10 | are available in the Git repository at: |
12 | 11 | ||
13 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20180608 | 12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20220505 |
14 | 13 | ||
15 | for you to fetch changes up to 113f31c06c6bf16451892b2459d83c9b9c5e9844: | 14 | for you to fetch changes up to 99a50d1a67c602126fc2b3a4812d3000eba9bf34: |
16 | 15 | ||
17 | sdcard: Disable CMD19/CMD23 for Spec v2 (2018-06-08 13:15:34 +0100) | 16 | target/arm: read access to performance counters from EL0 (2022-05-05 09:36:22 +0100) |
18 | 17 | ||
19 | ---------------------------------------------------------------- | 18 | ---------------------------------------------------------------- |
20 | target-arm queue: | 19 | target-arm queue: |
21 | * arm_gicv3_kvm: fix migration of registers corresponding to | 20 | * Enable read access to performance counters from EL0 |
22 | IRQs 992 to 1020 in the KVM GIC | 21 | * Enable SCTLR_EL1.BT0 for aarch64-linux-user |
23 | * aspeed: remove ignore_memory_transaction_failures on all boards | 22 | * Refactoring of cpreg handling |
24 | * aspeed: add support for the witherspoon-bmc board | ||
25 | * aspeed: add an I2C RTC device and EEPROM I2C devices | ||
26 | * aspeed: add the pc9552 chips to the witherspoon machine | ||
27 | * ftgmac100: fix various bugs | ||
28 | * hw/arm: Remove the deprecated xlnx-ep108 machine | ||
29 | * hw/i2c: Add trace events | ||
30 | * add missing '\n' on various qemu_log() logging strings | ||
31 | * sdcard: clean up spec version support so we report the | ||
32 | right spec version to the guest and only implement the | ||
33 | commands that are supposed to be present in that version | ||
34 | 23 | ||
35 | ---------------------------------------------------------------- | 24 | ---------------------------------------------------------------- |
36 | Cédric Le Goater (11): | 25 | Alex Zuepke (1): |
37 | aspeed: remove ignore_memory_transaction_failures on all boards | 26 | target/arm: read access to performance counters from EL0 |
38 | aspeed: add support for the witherspoon-bmc board | ||
39 | aspeed: add an I2C RTC device to all machines | ||
40 | smbus: add a smbus_eeprom_init_one() routine | ||
41 | aspeed: Add EEPROM I2C devices | ||
42 | misc: add pca9552 LED blinker model | ||
43 | aspeed: add the pc9552 chips to the witherspoon machine | ||
44 | ftgmac100: compute maximum frame size depending on the protocol | ||
45 | ftgmac100: add IEEE 802.1Q VLAN support | ||
46 | ftgmac100: fix multicast hash routine | ||
47 | ftgmac100: remove check on runt messages | ||
48 | 27 | ||
49 | Philippe Mathieu-Daudé (18): | 28 | Richard Henderson (22): |
50 | hw/i2c: Add trace events | 29 | target/arm: Enable SCTLR_EL1.BT0 for aarch64-linux-user |
51 | hw/sd/milkymist-memcard: Add trailing '\n' to qemu_log() call | 30 | target/arm: Split out cpregs.h |
52 | hw/digic: Add trailing '\n' to qemu_log() calls | 31 | target/arm: Reorg CPAccessResult and access_check_cp_reg |
53 | xilinx-dp: Add trailing '\n' to qemu_log() call | 32 | target/arm: Replace sentinels with ARRAY_SIZE in cpregs.h |
54 | ppc/pnv: Add trailing '\n' to qemu_log() calls | 33 | target/arm: Make some more cpreg data static const |
55 | hw/core/register: Add trailing '\n' to qemu_log() call | 34 | target/arm: Reorg ARMCPRegInfo type field bits |
56 | hw/mips/boston: Add trailing '\n' to qemu_log() calls | 35 | target/arm: Avoid bare abort() or assert(0) |
57 | stellaris: Add trailing '\n' to qemu_log() calls | 36 | target/arm: Change cpreg access permissions to enum |
58 | target/arm: Add trailing '\n' to qemu_log() calls | 37 | target/arm: Name CPState type |
59 | target/m68k: Add trailing '\n' to qemu_log() call | 38 | target/arm: Name CPSecureState type |
60 | RISC-V: Add trailing '\n' to qemu_log() calls | 39 | target/arm: Drop always-true test in define_arm_vh_e2h_redirects_aliases |
61 | target/xtensa: Add trailing '\n' to qemu_log() calls | 40 | target/arm: Store cpregs key in the hash table directly |
62 | sdcard: Update the Configuration Register (SCR) to Spec Version 1.10 | 41 | target/arm: Merge allocation of the cpreg and its name |
63 | sdcard: Allow commands valid in SPI mode | 42 | target/arm: Hoist computation of key in add_cpreg_to_hashtable |
64 | sdcard: Add a 'spec_version' property, default to Spec v2.00 | 43 | target/arm: Consolidate cpreg updates in add_cpreg_to_hashtable |
65 | sdcard: Disable SEND_IF_COND (CMD8) for Spec v1 | 44 | target/arm: Use bool for is64 and ns in add_cpreg_to_hashtable |
66 | sdcard: Reflect when the Spec v3 is supported in the Config Register (SCR) | 45 | target/arm: Hoist isbanked computation in add_cpreg_to_hashtable |
67 | sdcard: Disable CMD19/CMD23 for Spec v2 | 46 | target/arm: Perform override check early in add_cpreg_to_hashtable |
47 | target/arm: Reformat comments in add_cpreg_to_hashtable | ||
48 | target/arm: Remove HOST_BIG_ENDIAN ifdef in add_cpreg_to_hashtable | ||
49 | target/arm: Add isar predicates for FEAT_Debugv8p2 | ||
50 | target/arm: Add isar_feature_{aa64,any}_ras | ||
68 | 51 | ||
69 | Shannon Zhao (1): | 52 | target/arm/cpregs.h | 453 ++++++++++++++++++++++++++++++++++++++ |
70 | arm_gicv3_kvm: kvm_dist_get/put: skip the registers banked by GICR | 53 | target/arm/cpu.h | 393 +++------------------------------ |
71 | 54 | hw/arm/pxa2xx.c | 2 +- | |
72 | Thomas Huth (1): | 55 | hw/arm/pxa2xx_pic.c | 2 +- |
73 | hw/arm: Remove the deprecated xlnx-ep108 machine | 56 | hw/intc/arm_gicv3_cpuif.c | 6 +- |
74 | 57 | hw/intc/arm_gicv3_kvm.c | 3 +- | |
75 | Makefile.objs | 1 + | 58 | target/arm/cpu.c | 25 +-- |
76 | hw/misc/Makefile.objs | 1 + | 59 | target/arm/cpu64.c | 2 +- |
77 | tests/Makefile.include | 2 + | 60 | target/arm/cpu_tcg.c | 5 +- |
78 | include/hw/i2c/smbus.h | 1 + | 61 | target/arm/gdbstub.c | 5 +- |
79 | include/hw/intc/arm_gicv3_common.h | 1 + | 62 | target/arm/helper.c | 358 +++++++++++++----------------- |
80 | include/hw/misc/pca9552.h | 32 +++++ | 63 | target/arm/hvf/hvf.c | 2 +- |
81 | include/hw/misc/pca9552_regs.h | 32 +++++ | 64 | target/arm/kvm-stub.c | 4 +- |
82 | include/hw/net/ftgmac100.h | 7 +- | 65 | target/arm/kvm.c | 4 +- |
83 | include/hw/sd/sd.h | 6 + | 66 | target/arm/machine.c | 4 +- |
84 | tests/libqos/i2c.h | 2 + | 67 | target/arm/op_helper.c | 57 ++--- |
85 | hw/arm/aspeed.c | 88 +++++++++++++- | 68 | target/arm/translate-a64.c | 14 +- |
86 | hw/arm/stellaris.c | 11 +- | 69 | target/arm/translate-neon.c | 2 +- |
87 | hw/arm/xlnx-zcu102.c | 62 +--------- | 70 | target/arm/translate.c | 13 +- |
88 | hw/char/digic-uart.c | 4 +- | 71 | tests/tcg/aarch64/bti-3.c | 42 ++++ |
89 | hw/core/register.c | 2 +- | 72 | tests/tcg/aarch64/Makefile.target | 6 +- |
90 | hw/display/xlnx_dp.c | 4 +- | 73 | 21 files changed, 738 insertions(+), 664 deletions(-) |
91 | hw/i2c/core.c | 25 ++-- | 74 | create mode 100644 target/arm/cpregs.h |
92 | hw/i2c/smbus_eeprom.c | 16 ++- | 75 | create mode 100644 tests/tcg/aarch64/bti-3.c |
93 | hw/intc/arm_gicv3_common.c | 79 ++++++++++++ | ||
94 | hw/intc/arm_gicv3_kvm.c | 38 ++++++ | ||
95 | hw/mips/boston.c | 8 +- | ||
96 | hw/misc/pca9552.c | 240 +++++++++++++++++++++++++++++++++++++ | ||
97 | hw/net/ftgmac100.c | 64 ++++++---- | ||
98 | hw/ppc/pnv_core.c | 4 +- | ||
99 | hw/sd/milkymist-memcard.c | 2 +- | ||
100 | hw/sd/sd.c | 50 +++++--- | ||
101 | hw/timer/digic-timer.c | 4 +- | ||
102 | target/arm/helper.c | 4 +- | ||
103 | target/m68k/translate.c | 2 +- | ||
104 | target/riscv/op_helper.c | 6 +- | ||
105 | target/xtensa/translate.c | 6 +- | ||
106 | tests/pca9552-test.c | 116 ++++++++++++++++++ | ||
107 | tests/tmp105-test.c | 2 - | ||
108 | default-configs/arm-softmmu.mak | 1 + | ||
109 | hw/i2c/trace-events | 7 ++ | ||
110 | qemu-doc.texi | 5 - | ||
111 | 36 files changed, 788 insertions(+), 147 deletions(-) | ||
112 | create mode 100644 include/hw/misc/pca9552.h | ||
113 | create mode 100644 include/hw/misc/pca9552_regs.h | ||
114 | create mode 100644 hw/misc/pca9552.c | ||
115 | create mode 100644 tests/pca9552-test.c | ||
116 | create mode 100644 hw/i2c/trace-events | ||
117 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Specs are available here : | 3 | This controls whether the PACI{A,B}SP instructions trap with BTYPE=3 |
4 | (indirect branch from register other than x16/x17). The linux kernel | ||
5 | sets this in bti_enable(). | ||
4 | 6 | ||
5 | https://www.nxp.com/docs/en/application-note/AN264.pdf | 7 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/998 |
6 | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | |
7 | This is a simple model supporting the basic registers for led and GPIO | ||
8 | mode. The device also supports two blinking rates but not the model | ||
9 | yet. | ||
10 | |||
11 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 10 | Message-id: 20220427042312.294300-1-richard.henderson@linaro.org |
14 | Message-id: 20180530064049.27976-7-clg@kaod.org | 11 | [PMM: remove stray change to makefile comment] |
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 13 | --- |
17 | hw/misc/Makefile.objs | 1 + | 14 | target/arm/cpu.c | 2 ++ |
18 | tests/Makefile.include | 2 + | 15 | tests/tcg/aarch64/bti-3.c | 42 +++++++++++++++++++++++++++++++ |
19 | include/hw/misc/pca9552.h | 32 +++++ | 16 | tests/tcg/aarch64/Makefile.target | 6 ++--- |
20 | include/hw/misc/pca9552_regs.h | 32 +++++ | 17 | 3 files changed, 47 insertions(+), 3 deletions(-) |
21 | tests/libqos/i2c.h | 2 + | 18 | create mode 100644 tests/tcg/aarch64/bti-3.c |
22 | hw/misc/pca9552.c | 240 ++++++++++++++++++++++++++++++++ | ||
23 | tests/pca9552-test.c | 116 +++++++++++++++ | ||
24 | tests/tmp105-test.c | 2 - | ||
25 | default-configs/arm-softmmu.mak | 1 + | ||
26 | 9 files changed, 426 insertions(+), 2 deletions(-) | ||
27 | create mode 100644 include/hw/misc/pca9552.h | ||
28 | create mode 100644 include/hw/misc/pca9552_regs.h | ||
29 | create mode 100644 hw/misc/pca9552.c | ||
30 | create mode 100644 tests/pca9552-test.c | ||
31 | 19 | ||
32 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 20 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
33 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/hw/misc/Makefile.objs | 22 | --- a/target/arm/cpu.c |
35 | +++ b/hw/misc/Makefile.objs | 23 | +++ b/target/arm/cpu.c |
36 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_SGA) += sga.o | 24 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) |
37 | common-obj-$(CONFIG_ISA_TESTDEV) += pc-testdev.o | 25 | /* Enable all PAC keys. */ |
38 | common-obj-$(CONFIG_PCI_TESTDEV) += pci-testdev.o | 26 | env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB | |
39 | common-obj-$(CONFIG_EDU) += edu.o | 27 | SCTLR_EnDA | SCTLR_EnDB); |
40 | +common-obj-$(CONFIG_PCA9552) += pca9552.o | 28 | + /* Trap on btype=3 for PACIxSP. */ |
41 | 29 | + env->cp15.sctlr_el[1] |= SCTLR_BT0; | |
42 | common-obj-y += unimp.o | 30 | /* and to the FP/Neon instructions */ |
43 | common-obj-$(CONFIG_FW_CFG_DMA) += vmcoreinfo.o | 31 | env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3); |
44 | diff --git a/tests/Makefile.include b/tests/Makefile.include | 32 | /* and to the SVE instructions */ |
45 | index XXXXXXX..XXXXXXX 100644 | 33 | diff --git a/tests/tcg/aarch64/bti-3.c b/tests/tcg/aarch64/bti-3.c |
46 | --- a/tests/Makefile.include | ||
47 | +++ b/tests/Makefile.include | ||
48 | @@ -XXX,XX +XXX,XX @@ check-qtest-sparc64-y += tests/prom-env-test$(EXESUF) | ||
49 | check-qtest-sparc64-y += tests/boot-serial-test$(EXESUF) | ||
50 | |||
51 | check-qtest-arm-y = tests/tmp105-test$(EXESUF) | ||
52 | +check-qtest-arm-y += tests/pca9552-test$(EXESUF) | ||
53 | check-qtest-arm-y += tests/ds1338-test$(EXESUF) | ||
54 | check-qtest-arm-y += tests/m25p80-test$(EXESUF) | ||
55 | gcov-files-arm-y += hw/misc/tmp105.c | ||
56 | @@ -XXX,XX +XXX,XX @@ tests/bios-tables-test$(EXESUF): tests/bios-tables-test.o \ | ||
57 | tests/boot-sector.o tests/acpi-utils.o $(libqos-obj-y) | ||
58 | tests/pxe-test$(EXESUF): tests/pxe-test.o tests/boot-sector.o $(libqos-obj-y) | ||
59 | tests/tmp105-test$(EXESUF): tests/tmp105-test.o $(libqos-omap-obj-y) | ||
60 | +tests/pca9552-test$(EXESUF): tests/pca9552-test.o $(libqos-omap-obj-y) | ||
61 | tests/ds1338-test$(EXESUF): tests/ds1338-test.o $(libqos-imx-obj-y) | ||
62 | tests/m25p80-test$(EXESUF): tests/m25p80-test.o | ||
63 | tests/i440fx-test$(EXESUF): tests/i440fx-test.o $(libqos-pc-obj-y) | ||
64 | diff --git a/include/hw/misc/pca9552.h b/include/hw/misc/pca9552.h | ||
65 | new file mode 100644 | 34 | new file mode 100644 |
66 | index XXXXXXX..XXXXXXX | 35 | index XXXXXXX..XXXXXXX |
67 | --- /dev/null | 36 | --- /dev/null |
68 | +++ b/include/hw/misc/pca9552.h | 37 | +++ b/tests/tcg/aarch64/bti-3.c |
69 | @@ -XXX,XX +XXX,XX @@ | 38 | @@ -XXX,XX +XXX,XX @@ |
70 | +/* | 39 | +/* |
71 | + * PCA9552 I2C LED blinker | 40 | + * BTI vs PACIASP |
72 | + * | ||
73 | + * Copyright (c) 2017-2018, IBM Corporation. | ||
74 | + * | ||
75 | + * This work is licensed under the terms of the GNU GPL, version 2 or | ||
76 | + * later. See the COPYING file in the top-level directory. | ||
77 | + */ | ||
78 | +#ifndef PCA9552_H | ||
79 | +#define PCA9552_H | ||
80 | + | ||
81 | +#include "hw/i2c/i2c.h" | ||
82 | + | ||
83 | +#define TYPE_PCA9552 "pca9552" | ||
84 | +#define PCA9552(obj) OBJECT_CHECK(PCA9552State, (obj), TYPE_PCA9552) | ||
85 | + | ||
86 | +#define PCA9552_NR_REGS 10 | ||
87 | + | ||
88 | +typedef struct PCA9552State { | ||
89 | + /*< private >*/ | ||
90 | + I2CSlave i2c; | ||
91 | + /*< public >*/ | ||
92 | + | ||
93 | + uint8_t len; | ||
94 | + uint8_t pointer; | ||
95 | + | ||
96 | + uint8_t regs[PCA9552_NR_REGS]; | ||
97 | + uint8_t max_reg; | ||
98 | + uint8_t nr_leds; | ||
99 | +} PCA9552State; | ||
100 | + | ||
101 | +#endif | ||
102 | diff --git a/include/hw/misc/pca9552_regs.h b/include/hw/misc/pca9552_regs.h | ||
103 | new file mode 100644 | ||
104 | index XXXXXXX..XXXXXXX | ||
105 | --- /dev/null | ||
106 | +++ b/include/hw/misc/pca9552_regs.h | ||
107 | @@ -XXX,XX +XXX,XX @@ | ||
108 | +/* | ||
109 | + * PCA9552 I2C LED blinker registers | ||
110 | + * | ||
111 | + * Copyright (c) 2017-2018, IBM Corporation. | ||
112 | + * | ||
113 | + * This work is licensed under the terms of the GNU GPL, version 2 or | ||
114 | + * later. See the COPYING file in the top-level directory. | ||
115 | + */ | ||
116 | +#ifndef PCA9552_REGS_H | ||
117 | +#define PCA9552_REGS_H | ||
118 | + | ||
119 | +/* | ||
120 | + * Bits [0:3] are used to address a specific register. | ||
121 | + */ | ||
122 | +#define PCA9552_INPUT0 0 /* read only input register 0 */ | ||
123 | +#define PCA9552_INPUT1 1 /* read only input register 1 */ | ||
124 | +#define PCA9552_PSC0 2 /* read/write frequency prescaler 0 */ | ||
125 | +#define PCA9552_PWM0 3 /* read/write PWM register 0 */ | ||
126 | +#define PCA9552_PSC1 4 /* read/write frequency prescaler 1 */ | ||
127 | +#define PCA9552_PWM1 5 /* read/write PWM register 1 */ | ||
128 | +#define PCA9552_LS0 6 /* read/write LED0 to LED3 selector */ | ||
129 | +#define PCA9552_LS1 7 /* read/write LED4 to LED7 selector */ | ||
130 | +#define PCA9552_LS2 8 /* read/write LED8 to LED11 selector */ | ||
131 | +#define PCA9552_LS3 9 /* read/write LED12 to LED15 selector */ | ||
132 | + | ||
133 | +/* | ||
134 | + * Bit [4] is used to activate the Auto-Increment option of the | ||
135 | + * register address | ||
136 | + */ | ||
137 | +#define PCA9552_AUTOINC (1 << 4) | ||
138 | + | ||
139 | +#endif | ||
140 | diff --git a/tests/libqos/i2c.h b/tests/libqos/i2c.h | ||
141 | index XXXXXXX..XXXXXXX 100644 | ||
142 | --- a/tests/libqos/i2c.h | ||
143 | +++ b/tests/libqos/i2c.h | ||
144 | @@ -XXX,XX +XXX,XX @@ struct I2CAdapter { | ||
145 | QTestState *qts; | ||
146 | }; | ||
147 | |||
148 | +#define OMAP2_I2C_1_BASE 0x48070000 | ||
149 | + | ||
150 | void i2c_send(I2CAdapter *i2c, uint8_t addr, | ||
151 | const uint8_t *buf, uint16_t len); | ||
152 | void i2c_recv(I2CAdapter *i2c, uint8_t addr, | ||
153 | diff --git a/hw/misc/pca9552.c b/hw/misc/pca9552.c | ||
154 | new file mode 100644 | ||
155 | index XXXXXXX..XXXXXXX | ||
156 | --- /dev/null | ||
157 | +++ b/hw/misc/pca9552.c | ||
158 | @@ -XXX,XX +XXX,XX @@ | ||
159 | +/* | ||
160 | + * PCA9552 I2C LED blinker | ||
161 | + * | ||
162 | + * https://www.nxp.com/docs/en/application-note/AN264.pdf | ||
163 | + * | ||
164 | + * Copyright (c) 2017-2018, IBM Corporation. | ||
165 | + * | ||
166 | + * This work is licensed under the terms of the GNU GPL, version 2 or | ||
167 | + * later. See the COPYING file in the top-level directory. | ||
168 | + */ | 41 | + */ |
169 | + | 42 | + |
170 | +#include "qemu/osdep.h" | 43 | +#include "bti-crt.inc.c" |
171 | +#include "qemu/log.h" | ||
172 | +#include "hw/hw.h" | ||
173 | +#include "hw/misc/pca9552.h" | ||
174 | +#include "hw/misc/pca9552_regs.h" | ||
175 | + | 44 | + |
176 | +#define PCA9552_LED_ON 0x0 | 45 | +static void skip2_sigill(int sig, siginfo_t *info, ucontext_t *uc) |
177 | +#define PCA9552_LED_OFF 0x1 | ||
178 | +#define PCA9552_LED_PWM0 0x2 | ||
179 | +#define PCA9552_LED_PWM1 0x3 | ||
180 | + | ||
181 | +static uint8_t pca9552_pin_get_config(PCA9552State *s, int pin) | ||
182 | +{ | 46 | +{ |
183 | + uint8_t reg = PCA9552_LS0 + (pin / 4); | 47 | + uc->uc_mcontext.pc += 8; |
184 | + uint8_t shift = (pin % 4) << 1; | 48 | + uc->uc_mcontext.pstate = 1; |
185 | + | ||
186 | + return extract32(s->regs[reg], shift, 2); | ||
187 | +} | 49 | +} |
188 | + | 50 | + |
189 | +static void pca9552_update_pin_input(PCA9552State *s) | 51 | +#define BTYPE_1() \ |
52 | + asm("mov %0,#1; adr x16, 1f; br x16; 1: hint #25; mov %0,#0" \ | ||
53 | + : "=r"(skipped) : : "x16", "x30") | ||
54 | + | ||
55 | +#define BTYPE_2() \ | ||
56 | + asm("mov %0,#1; adr x16, 1f; blr x16; 1: hint #25; mov %0,#0" \ | ||
57 | + : "=r"(skipped) : : "x16", "x30") | ||
58 | + | ||
59 | +#define BTYPE_3() \ | ||
60 | + asm("mov %0,#1; adr x15, 1f; br x15; 1: hint #25; mov %0,#0" \ | ||
61 | + : "=r"(skipped) : : "x15", "x30") | ||
62 | + | ||
63 | +#define TEST(WHICH, EXPECT) \ | ||
64 | + do { WHICH(); fail += skipped ^ EXPECT; } while (0) | ||
65 | + | ||
66 | +int main() | ||
190 | +{ | 67 | +{ |
191 | + int i; | 68 | + int fail = 0; |
69 | + int skipped; | ||
192 | + | 70 | + |
193 | + for (i = 0; i < s->nr_leds; i++) { | 71 | + /* Signal-like with SA_SIGINFO. */ |
194 | + uint8_t input_reg = PCA9552_INPUT0 + (i / 8); | 72 | + signal_info(SIGILL, skip2_sigill); |
195 | + uint8_t input_shift = (i % 8); | ||
196 | + uint8_t config = pca9552_pin_get_config(s, i); | ||
197 | + | 73 | + |
198 | + switch (config) { | 74 | + /* With SCTLR_EL1.BT0 set, PACIASP is not compatible with type=3. */ |
199 | + case PCA9552_LED_ON: | 75 | + TEST(BTYPE_1, 0); |
200 | + s->regs[input_reg] |= 1 << input_shift; | 76 | + TEST(BTYPE_2, 0); |
201 | + break; | 77 | + TEST(BTYPE_3, 1); |
202 | + case PCA9552_LED_OFF: | 78 | + |
203 | + s->regs[input_reg] &= ~(1 << input_shift); | 79 | + return fail; |
204 | + break; | ||
205 | + case PCA9552_LED_PWM0: | ||
206 | + case PCA9552_LED_PWM1: | ||
207 | + /* TODO */ | ||
208 | + default: | ||
209 | + break; | ||
210 | + } | ||
211 | + } | ||
212 | +} | 80 | +} |
213 | + | 81 | diff --git a/tests/tcg/aarch64/Makefile.target b/tests/tcg/aarch64/Makefile.target |
214 | +static uint8_t pca9552_read(PCA9552State *s, uint8_t reg) | ||
215 | +{ | ||
216 | + switch (reg) { | ||
217 | + case PCA9552_INPUT0: | ||
218 | + case PCA9552_INPUT1: | ||
219 | + case PCA9552_PSC0: | ||
220 | + case PCA9552_PWM0: | ||
221 | + case PCA9552_PSC1: | ||
222 | + case PCA9552_PWM1: | ||
223 | + case PCA9552_LS0: | ||
224 | + case PCA9552_LS1: | ||
225 | + case PCA9552_LS2: | ||
226 | + case PCA9552_LS3: | ||
227 | + return s->regs[reg]; | ||
228 | + default: | ||
229 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: unexpected read to register %d\n", | ||
230 | + __func__, reg); | ||
231 | + return 0xFF; | ||
232 | + } | ||
233 | +} | ||
234 | + | ||
235 | +static void pca9552_write(PCA9552State *s, uint8_t reg, uint8_t data) | ||
236 | +{ | ||
237 | + switch (reg) { | ||
238 | + case PCA9552_PSC0: | ||
239 | + case PCA9552_PWM0: | ||
240 | + case PCA9552_PSC1: | ||
241 | + case PCA9552_PWM1: | ||
242 | + s->regs[reg] = data; | ||
243 | + break; | ||
244 | + | ||
245 | + case PCA9552_LS0: | ||
246 | + case PCA9552_LS1: | ||
247 | + case PCA9552_LS2: | ||
248 | + case PCA9552_LS3: | ||
249 | + s->regs[reg] = data; | ||
250 | + pca9552_update_pin_input(s); | ||
251 | + break; | ||
252 | + | ||
253 | + case PCA9552_INPUT0: | ||
254 | + case PCA9552_INPUT1: | ||
255 | + default: | ||
256 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: unexpected write to register %d\n", | ||
257 | + __func__, reg); | ||
258 | + } | ||
259 | +} | ||
260 | + | ||
261 | +/* | ||
262 | + * When Auto-Increment is on, the register address is incremented | ||
263 | + * after each byte is sent to or received by the device. The index | ||
264 | + * rollovers to 0 when the maximum register address is reached. | ||
265 | + */ | ||
266 | +static void pca9552_autoinc(PCA9552State *s) | ||
267 | +{ | ||
268 | + if (s->pointer != 0xFF && s->pointer & PCA9552_AUTOINC) { | ||
269 | + uint8_t reg = s->pointer & 0xf; | ||
270 | + | ||
271 | + reg = (reg + 1) % (s->max_reg + 1); | ||
272 | + s->pointer = reg | PCA9552_AUTOINC; | ||
273 | + } | ||
274 | +} | ||
275 | + | ||
276 | +static int pca9552_recv(I2CSlave *i2c) | ||
277 | +{ | ||
278 | + PCA9552State *s = PCA9552(i2c); | ||
279 | + uint8_t ret; | ||
280 | + | ||
281 | + ret = pca9552_read(s, s->pointer & 0xf); | ||
282 | + | ||
283 | + /* | ||
284 | + * From the Specs: | ||
285 | + * | ||
286 | + * Important Note: When a Read sequence is initiated and the | ||
287 | + * AI bit is set to Logic Level 1, the Read Sequence MUST | ||
288 | + * start by a register different from 0. | ||
289 | + * | ||
290 | + * I don't know what should be done in this case, so throw an | ||
291 | + * error. | ||
292 | + */ | ||
293 | + if (s->pointer == PCA9552_AUTOINC) { | ||
294 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
295 | + "%s: Autoincrement read starting with register 0\n", | ||
296 | + __func__); | ||
297 | + } | ||
298 | + | ||
299 | + pca9552_autoinc(s); | ||
300 | + | ||
301 | + return ret; | ||
302 | +} | ||
303 | + | ||
304 | +static int pca9552_send(I2CSlave *i2c, uint8_t data) | ||
305 | +{ | ||
306 | + PCA9552State *s = PCA9552(i2c); | ||
307 | + | ||
308 | + /* First byte sent by is the register address */ | ||
309 | + if (s->len == 0) { | ||
310 | + s->pointer = data; | ||
311 | + s->len++; | ||
312 | + } else { | ||
313 | + pca9552_write(s, s->pointer & 0xf, data); | ||
314 | + | ||
315 | + pca9552_autoinc(s); | ||
316 | + } | ||
317 | + | ||
318 | + return 0; | ||
319 | +} | ||
320 | + | ||
321 | +static int pca9552_event(I2CSlave *i2c, enum i2c_event event) | ||
322 | +{ | ||
323 | + PCA9552State *s = PCA9552(i2c); | ||
324 | + | ||
325 | + s->len = 0; | ||
326 | + return 0; | ||
327 | +} | ||
328 | + | ||
329 | +static const VMStateDescription pca9552_vmstate = { | ||
330 | + .name = "PCA9552", | ||
331 | + .version_id = 0, | ||
332 | + .minimum_version_id = 0, | ||
333 | + .fields = (VMStateField[]) { | ||
334 | + VMSTATE_UINT8(len, PCA9552State), | ||
335 | + VMSTATE_UINT8(pointer, PCA9552State), | ||
336 | + VMSTATE_UINT8_ARRAY(regs, PCA9552State, PCA9552_NR_REGS), | ||
337 | + VMSTATE_I2C_SLAVE(i2c, PCA9552State), | ||
338 | + VMSTATE_END_OF_LIST() | ||
339 | + } | ||
340 | +}; | ||
341 | + | ||
342 | +static void pca9552_reset(DeviceState *dev) | ||
343 | +{ | ||
344 | + PCA9552State *s = PCA9552(dev); | ||
345 | + | ||
346 | + s->regs[PCA9552_PSC0] = 0xFF; | ||
347 | + s->regs[PCA9552_PWM0] = 0x80; | ||
348 | + s->regs[PCA9552_PSC1] = 0xFF; | ||
349 | + s->regs[PCA9552_PWM1] = 0x80; | ||
350 | + s->regs[PCA9552_LS0] = 0x55; /* all OFF */ | ||
351 | + s->regs[PCA9552_LS1] = 0x55; | ||
352 | + s->regs[PCA9552_LS2] = 0x55; | ||
353 | + s->regs[PCA9552_LS3] = 0x55; | ||
354 | + | ||
355 | + pca9552_update_pin_input(s); | ||
356 | + | ||
357 | + s->pointer = 0xFF; | ||
358 | + s->len = 0; | ||
359 | +} | ||
360 | + | ||
361 | +static void pca9552_initfn(Object *obj) | ||
362 | +{ | ||
363 | + PCA9552State *s = PCA9552(obj); | ||
364 | + | ||
365 | + /* If support for the other PCA955X devices are implemented, these | ||
366 | + * constant values might be part of class structure describing the | ||
367 | + * PCA955X device | ||
368 | + */ | ||
369 | + s->max_reg = PCA9552_LS3; | ||
370 | + s->nr_leds = 16; | ||
371 | +} | ||
372 | + | ||
373 | +static void pca9552_class_init(ObjectClass *klass, void *data) | ||
374 | +{ | ||
375 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
376 | + I2CSlaveClass *k = I2C_SLAVE_CLASS(klass); | ||
377 | + | ||
378 | + k->event = pca9552_event; | ||
379 | + k->recv = pca9552_recv; | ||
380 | + k->send = pca9552_send; | ||
381 | + dc->reset = pca9552_reset; | ||
382 | + dc->vmsd = &pca9552_vmstate; | ||
383 | +} | ||
384 | + | ||
385 | +static const TypeInfo pca9552_info = { | ||
386 | + .name = TYPE_PCA9552, | ||
387 | + .parent = TYPE_I2C_SLAVE, | ||
388 | + .instance_init = pca9552_initfn, | ||
389 | + .instance_size = sizeof(PCA9552State), | ||
390 | + .class_init = pca9552_class_init, | ||
391 | +}; | ||
392 | + | ||
393 | +static void pca9552_register_types(void) | ||
394 | +{ | ||
395 | + type_register_static(&pca9552_info); | ||
396 | +} | ||
397 | + | ||
398 | +type_init(pca9552_register_types) | ||
399 | diff --git a/tests/pca9552-test.c b/tests/pca9552-test.c | ||
400 | new file mode 100644 | ||
401 | index XXXXXXX..XXXXXXX | ||
402 | --- /dev/null | ||
403 | +++ b/tests/pca9552-test.c | ||
404 | @@ -XXX,XX +XXX,XX @@ | ||
405 | +/* | ||
406 | + * QTest testcase for the PCA9552 LED blinker | ||
407 | + * | ||
408 | + * Copyright (c) 2017-2018, IBM Corporation. | ||
409 | + * | ||
410 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
411 | + * See the COPYING file in the top-level directory. | ||
412 | + */ | ||
413 | + | ||
414 | +#include "qemu/osdep.h" | ||
415 | + | ||
416 | +#include "libqtest.h" | ||
417 | +#include "libqos/i2c.h" | ||
418 | +#include "hw/misc/pca9552_regs.h" | ||
419 | + | ||
420 | +#define PCA9552_TEST_ID "pca9552-test" | ||
421 | +#define PCA9552_TEST_ADDR 0x60 | ||
422 | + | ||
423 | +static I2CAdapter *i2c; | ||
424 | + | ||
425 | +static uint8_t pca9552_get8(I2CAdapter *i2c, uint8_t addr, uint8_t reg) | ||
426 | +{ | ||
427 | + uint8_t resp[1]; | ||
428 | + i2c_send(i2c, addr, ®, 1); | ||
429 | + i2c_recv(i2c, addr, resp, 1); | ||
430 | + return resp[0]; | ||
431 | +} | ||
432 | + | ||
433 | +static void pca9552_set8(I2CAdapter *i2c, uint8_t addr, uint8_t reg, | ||
434 | + uint8_t value) | ||
435 | +{ | ||
436 | + uint8_t cmd[2]; | ||
437 | + uint8_t resp[1]; | ||
438 | + | ||
439 | + cmd[0] = reg; | ||
440 | + cmd[1] = value; | ||
441 | + i2c_send(i2c, addr, cmd, 2); | ||
442 | + i2c_recv(i2c, addr, resp, 1); | ||
443 | + g_assert_cmphex(resp[0], ==, cmd[1]); | ||
444 | +} | ||
445 | + | ||
446 | +static void receive_autoinc(void) | ||
447 | +{ | ||
448 | + uint8_t resp; | ||
449 | + uint8_t reg = PCA9552_LS0 | PCA9552_AUTOINC; | ||
450 | + | ||
451 | + i2c_send(i2c, PCA9552_TEST_ADDR, ®, 1); | ||
452 | + | ||
453 | + /* PCA9552_LS0 */ | ||
454 | + i2c_recv(i2c, PCA9552_TEST_ADDR, &resp, 1); | ||
455 | + g_assert_cmphex(resp, ==, 0x54); | ||
456 | + | ||
457 | + /* PCA9552_LS1 */ | ||
458 | + i2c_recv(i2c, PCA9552_TEST_ADDR, &resp, 1); | ||
459 | + g_assert_cmphex(resp, ==, 0x55); | ||
460 | + | ||
461 | + /* PCA9552_LS2 */ | ||
462 | + i2c_recv(i2c, PCA9552_TEST_ADDR, &resp, 1); | ||
463 | + g_assert_cmphex(resp, ==, 0x55); | ||
464 | + | ||
465 | + /* PCA9552_LS3 */ | ||
466 | + i2c_recv(i2c, PCA9552_TEST_ADDR, &resp, 1); | ||
467 | + g_assert_cmphex(resp, ==, 0x54); | ||
468 | +} | ||
469 | + | ||
470 | +static void send_and_receive(void) | ||
471 | +{ | ||
472 | + uint8_t value; | ||
473 | + | ||
474 | + value = pca9552_get8(i2c, PCA9552_TEST_ADDR, PCA9552_LS0); | ||
475 | + g_assert_cmphex(value, ==, 0x55); | ||
476 | + | ||
477 | + value = pca9552_get8(i2c, PCA9552_TEST_ADDR, PCA9552_INPUT0); | ||
478 | + g_assert_cmphex(value, ==, 0x0); | ||
479 | + | ||
480 | + /* Switch on LED 0 */ | ||
481 | + pca9552_set8(i2c, PCA9552_TEST_ADDR, PCA9552_LS0, 0x54); | ||
482 | + value = pca9552_get8(i2c, PCA9552_TEST_ADDR, PCA9552_LS0); | ||
483 | + g_assert_cmphex(value, ==, 0x54); | ||
484 | + | ||
485 | + value = pca9552_get8(i2c, PCA9552_TEST_ADDR, PCA9552_INPUT0); | ||
486 | + g_assert_cmphex(value, ==, 0x01); | ||
487 | + | ||
488 | + /* Switch on LED 12 */ | ||
489 | + pca9552_set8(i2c, PCA9552_TEST_ADDR, PCA9552_LS3, 0x54); | ||
490 | + value = pca9552_get8(i2c, PCA9552_TEST_ADDR, PCA9552_LS3); | ||
491 | + g_assert_cmphex(value, ==, 0x54); | ||
492 | + | ||
493 | + value = pca9552_get8(i2c, PCA9552_TEST_ADDR, PCA9552_INPUT1); | ||
494 | + g_assert_cmphex(value, ==, 0x10); | ||
495 | +} | ||
496 | + | ||
497 | +int main(int argc, char **argv) | ||
498 | +{ | ||
499 | + QTestState *s = NULL; | ||
500 | + int ret; | ||
501 | + | ||
502 | + g_test_init(&argc, &argv, NULL); | ||
503 | + | ||
504 | + s = qtest_start("-machine n800 " | ||
505 | + "-device pca9552,bus=i2c-bus.0,id=" PCA9552_TEST_ID | ||
506 | + ",address=0x60"); | ||
507 | + i2c = omap_i2c_create(s, OMAP2_I2C_1_BASE); | ||
508 | + | ||
509 | + qtest_add_func("/pca9552/tx-rx", send_and_receive); | ||
510 | + qtest_add_func("/pca9552/rx-autoinc", receive_autoinc); | ||
511 | + | ||
512 | + ret = g_test_run(); | ||
513 | + | ||
514 | + if (s) { | ||
515 | + qtest_quit(s); | ||
516 | + } | ||
517 | + g_free(i2c); | ||
518 | + | ||
519 | + return ret; | ||
520 | +} | ||
521 | diff --git a/tests/tmp105-test.c b/tests/tmp105-test.c | ||
522 | index XXXXXXX..XXXXXXX 100644 | 82 | index XXXXXXX..XXXXXXX 100644 |
523 | --- a/tests/tmp105-test.c | 83 | --- a/tests/tcg/aarch64/Makefile.target |
524 | +++ b/tests/tmp105-test.c | 84 | +++ b/tests/tcg/aarch64/Makefile.target |
525 | @@ -XXX,XX +XXX,XX @@ | 85 | @@ -XXX,XX +XXX,XX @@ endif |
526 | #include "qapi/qmp/qdict.h" | 86 | # BTI Tests |
527 | #include "hw/misc/tmp105_regs.h" | 87 | # bti-1 tests the elf notes, so we require special compiler support. |
528 | 88 | ifneq ($(CROSS_CC_HAS_ARMV8_BTI),) | |
529 | -#define OMAP2_I2C_1_BASE 0x48070000 | 89 | -AARCH64_TESTS += bti-1 |
530 | - | 90 | -bti-1: CFLAGS += -mbranch-protection=standard |
531 | #define TMP105_TEST_ID "tmp105-test" | 91 | -bti-1: LDFLAGS += -nostdlib |
532 | #define TMP105_TEST_ADDR 0x49 | 92 | +AARCH64_TESTS += bti-1 bti-3 |
533 | 93 | +bti-1 bti-3: CFLAGS += -mbranch-protection=standard | |
534 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | 94 | +bti-1 bti-3: LDFLAGS += -nostdlib |
535 | index XXXXXXX..XXXXXXX 100644 | 95 | endif |
536 | --- a/default-configs/arm-softmmu.mak | 96 | # bti-2 tests PROT_BTI, so no special compiler support required. |
537 | +++ b/default-configs/arm-softmmu.mak | 97 | AARCH64_TESTS += bti-2 |
538 | @@ -XXX,XX +XXX,XX @@ CONFIG_TSC2005=y | ||
539 | CONFIG_LM832X=y | ||
540 | CONFIG_TMP105=y | ||
541 | CONFIG_TMP421=y | ||
542 | +CONFIG_PCA9552=y | ||
543 | CONFIG_STELLARIS=y | ||
544 | CONFIG_STELLARIS_INPUT=y | ||
545 | CONFIG_STELLARIS_ENET=y | ||
546 | -- | 98 | -- |
547 | 2.17.1 | 99 | 2.25.1 |
548 | |||
549 | diff view generated by jsdifflib |
1 | From: Thomas Huth <thuth@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | It has been marked as deprecated since QEMU v2.11, so it is time to | 3 | Move ARMCPRegInfo and all related declarations to a new |
4 | remove this now. The xlnx-zcu102 machine is very much the same and | 4 | internal header, out of the public cpu.h. |
5 | can be used as a replacement instead. | ||
6 | 5 | ||
7 | Signed-off-by: Thomas Huth <thuth@redhat.com> | 6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
8 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20220501055028.646596-2-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 11 | --- |
11 | hw/arm/xlnx-zcu102.c | 62 ++------------------------------------------ | 12 | target/arm/cpregs.h | 413 +++++++++++++++++++++++++++++++++++++ |
12 | qemu-doc.texi | 5 ---- | 13 | target/arm/cpu.h | 368 --------------------------------- |
13 | 2 files changed, 2 insertions(+), 65 deletions(-) | 14 | hw/arm/pxa2xx.c | 1 + |
15 | hw/arm/pxa2xx_pic.c | 1 + | ||
16 | hw/intc/arm_gicv3_cpuif.c | 1 + | ||
17 | hw/intc/arm_gicv3_kvm.c | 2 + | ||
18 | target/arm/cpu.c | 1 + | ||
19 | target/arm/cpu64.c | 1 + | ||
20 | target/arm/cpu_tcg.c | 1 + | ||
21 | target/arm/gdbstub.c | 3 +- | ||
22 | target/arm/helper.c | 1 + | ||
23 | target/arm/op_helper.c | 1 + | ||
24 | target/arm/translate-a64.c | 4 +- | ||
25 | target/arm/translate.c | 3 +- | ||
26 | 14 files changed, 427 insertions(+), 374 deletions(-) | ||
27 | create mode 100644 target/arm/cpregs.h | ||
14 | 28 | ||
15 | diff --git a/hw/arm/xlnx-zcu102.c b/hw/arm/xlnx-zcu102.c | 29 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h |
16 | index XXXXXXX..XXXXXXX 100644 | 30 | new file mode 100644 |
17 | --- a/hw/arm/xlnx-zcu102.c | 31 | index XXXXXXX..XXXXXXX |
18 | +++ b/hw/arm/xlnx-zcu102.c | 32 | --- /dev/null |
19 | @@ -XXX,XX +XXX,XX @@ typedef struct XlnxZCU102 { | 33 | +++ b/target/arm/cpregs.h |
20 | #define ZCU102_MACHINE(obj) \ | 34 | @@ -XXX,XX +XXX,XX @@ |
21 | OBJECT_CHECK(XlnxZCU102, (obj), TYPE_ZCU102_MACHINE) | 35 | +/* |
22 | 36 | + * QEMU ARM CP Register access and descriptions | |
23 | -#define TYPE_EP108_MACHINE MACHINE_TYPE_NAME("xlnx-ep108") | 37 | + * |
24 | -#define EP108_MACHINE(obj) \ | 38 | + * Copyright (c) 2022 Linaro Ltd |
25 | - OBJECT_CHECK(XlnxZCU102, (obj), TYPE_EP108_MACHINE) | 39 | + * |
26 | - | 40 | + * This program is free software; you can redistribute it and/or |
27 | static struct arm_boot_info xlnx_zcu102_binfo; | 41 | + * modify it under the terms of the GNU General Public License |
28 | 42 | + * as published by the Free Software Foundation; either version 2 | |
29 | static bool zcu102_get_secure(Object *obj, Error **errp) | 43 | + * of the License, or (at your option) any later version. |
30 | @@ -XXX,XX +XXX,XX @@ static void zcu102_set_virt(Object *obj, bool value, Error **errp) | 44 | + * |
31 | s->virt = value; | 45 | + * This program is distributed in the hope that it will be useful, |
46 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
47 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
48 | + * GNU General Public License for more details. | ||
49 | + * | ||
50 | + * You should have received a copy of the GNU General Public License | ||
51 | + * along with this program; if not, see | ||
52 | + * <http://www.gnu.org/licenses/gpl-2.0.html> | ||
53 | + */ | ||
54 | + | ||
55 | +#ifndef TARGET_ARM_CPREGS_H | ||
56 | +#define TARGET_ARM_CPREGS_H | ||
57 | + | ||
58 | +/* | ||
59 | + * ARMCPRegInfo type field bits. If the SPECIAL bit is set this is a | ||
60 | + * special-behaviour cp reg and bits [11..8] indicate what behaviour | ||
61 | + * it has. Otherwise it is a simple cp reg, where CONST indicates that | ||
62 | + * TCG can assume the value to be constant (ie load at translate time) | ||
63 | + * and 64BIT indicates a 64 bit wide coprocessor register. SUPPRESS_TB_END | ||
64 | + * indicates that the TB should not be ended after a write to this register | ||
65 | + * (the default is that the TB ends after cp writes). OVERRIDE permits | ||
66 | + * a register definition to override a previous definition for the | ||
67 | + * same (cp, is64, crn, crm, opc1, opc2) tuple: either the new or the | ||
68 | + * old must have the OVERRIDE bit set. | ||
69 | + * ALIAS indicates that this register is an alias view of some underlying | ||
70 | + * state which is also visible via another register, and that the other | ||
71 | + * register is handling migration and reset; registers marked ALIAS will not be | ||
72 | + * migrated but may have their state set by syncing of register state from KVM. | ||
73 | + * NO_RAW indicates that this register has no underlying state and does not | ||
74 | + * support raw access for state saving/loading; it will not be used for either | ||
75 | + * migration or KVM state synchronization. (Typically this is for "registers" | ||
76 | + * which are actually used as instructions for cache maintenance and so on.) | ||
77 | + * IO indicates that this register does I/O and therefore its accesses | ||
78 | + * need to be marked with gen_io_start() and also end the TB. In particular, | ||
79 | + * registers which implement clocks or timers require this. | ||
80 | + * RAISES_EXC is for when the read or write hook might raise an exception; | ||
81 | + * the generated code will synchronize the CPU state before calling the hook | ||
82 | + * so that it is safe for the hook to call raise_exception(). | ||
83 | + * NEWEL is for writes to registers that might change the exception | ||
84 | + * level - typically on older ARM chips. For those cases we need to | ||
85 | + * re-read the new el when recomputing the translation flags. | ||
86 | + */ | ||
87 | +#define ARM_CP_SPECIAL 0x0001 | ||
88 | +#define ARM_CP_CONST 0x0002 | ||
89 | +#define ARM_CP_64BIT 0x0004 | ||
90 | +#define ARM_CP_SUPPRESS_TB_END 0x0008 | ||
91 | +#define ARM_CP_OVERRIDE 0x0010 | ||
92 | +#define ARM_CP_ALIAS 0x0020 | ||
93 | +#define ARM_CP_IO 0x0040 | ||
94 | +#define ARM_CP_NO_RAW 0x0080 | ||
95 | +#define ARM_CP_NOP (ARM_CP_SPECIAL | 0x0100) | ||
96 | +#define ARM_CP_WFI (ARM_CP_SPECIAL | 0x0200) | ||
97 | +#define ARM_CP_NZCV (ARM_CP_SPECIAL | 0x0300) | ||
98 | +#define ARM_CP_CURRENTEL (ARM_CP_SPECIAL | 0x0400) | ||
99 | +#define ARM_CP_DC_ZVA (ARM_CP_SPECIAL | 0x0500) | ||
100 | +#define ARM_CP_DC_GVA (ARM_CP_SPECIAL | 0x0600) | ||
101 | +#define ARM_CP_DC_GZVA (ARM_CP_SPECIAL | 0x0700) | ||
102 | +#define ARM_LAST_SPECIAL ARM_CP_DC_GZVA | ||
103 | +#define ARM_CP_FPU 0x1000 | ||
104 | +#define ARM_CP_SVE 0x2000 | ||
105 | +#define ARM_CP_NO_GDB 0x4000 | ||
106 | +#define ARM_CP_RAISES_EXC 0x8000 | ||
107 | +#define ARM_CP_NEWEL 0x10000 | ||
108 | +/* Used only as a terminator for ARMCPRegInfo lists */ | ||
109 | +#define ARM_CP_SENTINEL 0xfffff | ||
110 | +/* Mask of only the flag bits in a type field */ | ||
111 | +#define ARM_CP_FLAG_MASK 0x1f0ff | ||
112 | + | ||
113 | +/* | ||
114 | + * Valid values for ARMCPRegInfo state field, indicating which of | ||
115 | + * the AArch32 and AArch64 execution states this register is visible in. | ||
116 | + * If the reginfo doesn't explicitly specify then it is AArch32 only. | ||
117 | + * If the reginfo is declared to be visible in both states then a second | ||
118 | + * reginfo is synthesised for the AArch32 view of the AArch64 register, | ||
119 | + * such that the AArch32 view is the lower 32 bits of the AArch64 one. | ||
120 | + * Note that we rely on the values of these enums as we iterate through | ||
121 | + * the various states in some places. | ||
122 | + */ | ||
123 | +enum { | ||
124 | + ARM_CP_STATE_AA32 = 0, | ||
125 | + ARM_CP_STATE_AA64 = 1, | ||
126 | + ARM_CP_STATE_BOTH = 2, | ||
127 | +}; | ||
128 | + | ||
129 | +/* | ||
130 | + * ARM CP register secure state flags. These flags identify security state | ||
131 | + * attributes for a given CP register entry. | ||
132 | + * The existence of both or neither secure and non-secure flags indicates that | ||
133 | + * the register has both a secure and non-secure hash entry. A single one of | ||
134 | + * these flags causes the register to only be hashed for the specified | ||
135 | + * security state. | ||
136 | + * Although definitions may have any combination of the S/NS bits, each | ||
137 | + * registered entry will only have one to identify whether the entry is secure | ||
138 | + * or non-secure. | ||
139 | + */ | ||
140 | +enum { | ||
141 | + ARM_CP_SECSTATE_S = (1 << 0), /* bit[0]: Secure state register */ | ||
142 | + ARM_CP_SECSTATE_NS = (1 << 1), /* bit[1]: Non-secure state register */ | ||
143 | +}; | ||
144 | + | ||
145 | +/* | ||
146 | + * Return true if cptype is a valid type field. This is used to try to | ||
147 | + * catch errors where the sentinel has been accidentally left off the end | ||
148 | + * of a list of registers. | ||
149 | + */ | ||
150 | +static inline bool cptype_valid(int cptype) | ||
151 | +{ | ||
152 | + return ((cptype & ~ARM_CP_FLAG_MASK) == 0) | ||
153 | + || ((cptype & ARM_CP_SPECIAL) && | ||
154 | + ((cptype & ~ARM_CP_FLAG_MASK) <= ARM_LAST_SPECIAL)); | ||
155 | +} | ||
156 | + | ||
157 | +/* | ||
158 | + * Access rights: | ||
159 | + * We define bits for Read and Write access for what rev C of the v7-AR ARM ARM | ||
160 | + * defines as PL0 (user), PL1 (fiq/irq/svc/abt/und/sys, ie privileged), and | ||
161 | + * PL2 (hyp). The other level which has Read and Write bits is Secure PL1 | ||
162 | + * (ie any of the privileged modes in Secure state, or Monitor mode). | ||
163 | + * If a register is accessible in one privilege level it's always accessible | ||
164 | + * in higher privilege levels too. Since "Secure PL1" also follows this rule | ||
165 | + * (ie anything visible in PL2 is visible in S-PL1, some things are only | ||
166 | + * visible in S-PL1) but "Secure PL1" is a bit of a mouthful, we bend the | ||
167 | + * terminology a little and call this PL3. | ||
168 | + * In AArch64 things are somewhat simpler as the PLx bits line up exactly | ||
169 | + * with the ELx exception levels. | ||
170 | + * | ||
171 | + * If access permissions for a register are more complex than can be | ||
172 | + * described with these bits, then use a laxer set of restrictions, and | ||
173 | + * do the more restrictive/complex check inside a helper function. | ||
174 | + */ | ||
175 | +#define PL3_R 0x80 | ||
176 | +#define PL3_W 0x40 | ||
177 | +#define PL2_R (0x20 | PL3_R) | ||
178 | +#define PL2_W (0x10 | PL3_W) | ||
179 | +#define PL1_R (0x08 | PL2_R) | ||
180 | +#define PL1_W (0x04 | PL2_W) | ||
181 | +#define PL0_R (0x02 | PL1_R) | ||
182 | +#define PL0_W (0x01 | PL1_W) | ||
183 | + | ||
184 | +/* | ||
185 | + * For user-mode some registers are accessible to EL0 via a kernel | ||
186 | + * trap-and-emulate ABI. In this case we define the read permissions | ||
187 | + * as actually being PL0_R. However some bits of any given register | ||
188 | + * may still be masked. | ||
189 | + */ | ||
190 | +#ifdef CONFIG_USER_ONLY | ||
191 | +#define PL0U_R PL0_R | ||
192 | +#else | ||
193 | +#define PL0U_R PL1_R | ||
194 | +#endif | ||
195 | + | ||
196 | +#define PL3_RW (PL3_R | PL3_W) | ||
197 | +#define PL2_RW (PL2_R | PL2_W) | ||
198 | +#define PL1_RW (PL1_R | PL1_W) | ||
199 | +#define PL0_RW (PL0_R | PL0_W) | ||
200 | + | ||
201 | +typedef enum CPAccessResult { | ||
202 | + /* Access is permitted */ | ||
203 | + CP_ACCESS_OK = 0, | ||
204 | + /* | ||
205 | + * Access fails due to a configurable trap or enable which would | ||
206 | + * result in a categorized exception syndrome giving information about | ||
207 | + * the failing instruction (ie syndrome category 0x3, 0x4, 0x5, 0x6, | ||
208 | + * 0xc or 0x18). The exception is taken to the usual target EL (EL1 or | ||
209 | + * PL1 if in EL0, otherwise to the current EL). | ||
210 | + */ | ||
211 | + CP_ACCESS_TRAP = 1, | ||
212 | + /* | ||
213 | + * Access fails and results in an exception syndrome 0x0 ("uncategorized"). | ||
214 | + * Note that this is not a catch-all case -- the set of cases which may | ||
215 | + * result in this failure is specifically defined by the architecture. | ||
216 | + */ | ||
217 | + CP_ACCESS_TRAP_UNCATEGORIZED = 2, | ||
218 | + /* As CP_ACCESS_TRAP, but for traps directly to EL2 or EL3 */ | ||
219 | + CP_ACCESS_TRAP_EL2 = 3, | ||
220 | + CP_ACCESS_TRAP_EL3 = 4, | ||
221 | + /* As CP_ACCESS_UNCATEGORIZED, but for traps directly to EL2 or EL3 */ | ||
222 | + CP_ACCESS_TRAP_UNCATEGORIZED_EL2 = 5, | ||
223 | + CP_ACCESS_TRAP_UNCATEGORIZED_EL3 = 6, | ||
224 | +} CPAccessResult; | ||
225 | + | ||
226 | +typedef struct ARMCPRegInfo ARMCPRegInfo; | ||
227 | + | ||
228 | +/* | ||
229 | + * Access functions for coprocessor registers. These cannot fail and | ||
230 | + * may not raise exceptions. | ||
231 | + */ | ||
232 | +typedef uint64_t CPReadFn(CPUARMState *env, const ARMCPRegInfo *opaque); | ||
233 | +typedef void CPWriteFn(CPUARMState *env, const ARMCPRegInfo *opaque, | ||
234 | + uint64_t value); | ||
235 | +/* Access permission check functions for coprocessor registers. */ | ||
236 | +typedef CPAccessResult CPAccessFn(CPUARMState *env, | ||
237 | + const ARMCPRegInfo *opaque, | ||
238 | + bool isread); | ||
239 | +/* Hook function for register reset */ | ||
240 | +typedef void CPResetFn(CPUARMState *env, const ARMCPRegInfo *opaque); | ||
241 | + | ||
242 | +#define CP_ANY 0xff | ||
243 | + | ||
244 | +/* Definition of an ARM coprocessor register */ | ||
245 | +struct ARMCPRegInfo { | ||
246 | + /* Name of register (useful mainly for debugging, need not be unique) */ | ||
247 | + const char *name; | ||
248 | + /* | ||
249 | + * Location of register: coprocessor number and (crn,crm,opc1,opc2) | ||
250 | + * tuple. Any of crm, opc1 and opc2 may be CP_ANY to indicate a | ||
251 | + * 'wildcard' field -- any value of that field in the MRC/MCR insn | ||
252 | + * will be decoded to this register. The register read and write | ||
253 | + * callbacks will be passed an ARMCPRegInfo with the crn/crm/opc1/opc2 | ||
254 | + * used by the program, so it is possible to register a wildcard and | ||
255 | + * then behave differently on read/write if necessary. | ||
256 | + * For 64 bit registers, only crm and opc1 are relevant; crn and opc2 | ||
257 | + * must both be zero. | ||
258 | + * For AArch64-visible registers, opc0 is also used. | ||
259 | + * Since there are no "coprocessors" in AArch64, cp is purely used as a | ||
260 | + * way to distinguish (for KVM's benefit) guest-visible system registers | ||
261 | + * from demuxed ones provided to preserve the "no side effects on | ||
262 | + * KVM register read/write from QEMU" semantics. cp==0x13 is guest | ||
263 | + * visible (to match KVM's encoding); cp==0 will be converted to | ||
264 | + * cp==0x13 when the ARMCPRegInfo is registered, for convenience. | ||
265 | + */ | ||
266 | + uint8_t cp; | ||
267 | + uint8_t crn; | ||
268 | + uint8_t crm; | ||
269 | + uint8_t opc0; | ||
270 | + uint8_t opc1; | ||
271 | + uint8_t opc2; | ||
272 | + /* Execution state in which this register is visible: ARM_CP_STATE_* */ | ||
273 | + int state; | ||
274 | + /* Register type: ARM_CP_* bits/values */ | ||
275 | + int type; | ||
276 | + /* Access rights: PL*_[RW] */ | ||
277 | + int access; | ||
278 | + /* Security state: ARM_CP_SECSTATE_* bits/values */ | ||
279 | + int secure; | ||
280 | + /* | ||
281 | + * The opaque pointer passed to define_arm_cp_regs_with_opaque() when | ||
282 | + * this register was defined: can be used to hand data through to the | ||
283 | + * register read/write functions, since they are passed the ARMCPRegInfo*. | ||
284 | + */ | ||
285 | + void *opaque; | ||
286 | + /* | ||
287 | + * Value of this register, if it is ARM_CP_CONST. Otherwise, if | ||
288 | + * fieldoffset is non-zero, the reset value of the register. | ||
289 | + */ | ||
290 | + uint64_t resetvalue; | ||
291 | + /* | ||
292 | + * Offset of the field in CPUARMState for this register. | ||
293 | + * This is not needed if either: | ||
294 | + * 1. type is ARM_CP_CONST or one of the ARM_CP_SPECIALs | ||
295 | + * 2. both readfn and writefn are specified | ||
296 | + */ | ||
297 | + ptrdiff_t fieldoffset; /* offsetof(CPUARMState, field) */ | ||
298 | + | ||
299 | + /* | ||
300 | + * Offsets of the secure and non-secure fields in CPUARMState for the | ||
301 | + * register if it is banked. These fields are only used during the static | ||
302 | + * registration of a register. During hashing the bank associated | ||
303 | + * with a given security state is copied to fieldoffset which is used from | ||
304 | + * there on out. | ||
305 | + * | ||
306 | + * It is expected that register definitions use either fieldoffset or | ||
307 | + * bank_fieldoffsets in the definition but not both. It is also expected | ||
308 | + * that both bank offsets are set when defining a banked register. This | ||
309 | + * use indicates that a register is banked. | ||
310 | + */ | ||
311 | + ptrdiff_t bank_fieldoffsets[2]; | ||
312 | + | ||
313 | + /* | ||
314 | + * Function for making any access checks for this register in addition to | ||
315 | + * those specified by the 'access' permissions bits. If NULL, no extra | ||
316 | + * checks required. The access check is performed at runtime, not at | ||
317 | + * translate time. | ||
318 | + */ | ||
319 | + CPAccessFn *accessfn; | ||
320 | + /* | ||
321 | + * Function for handling reads of this register. If NULL, then reads | ||
322 | + * will be done by loading from the offset into CPUARMState specified | ||
323 | + * by fieldoffset. | ||
324 | + */ | ||
325 | + CPReadFn *readfn; | ||
326 | + /* | ||
327 | + * Function for handling writes of this register. If NULL, then writes | ||
328 | + * will be done by writing to the offset into CPUARMState specified | ||
329 | + * by fieldoffset. | ||
330 | + */ | ||
331 | + CPWriteFn *writefn; | ||
332 | + /* | ||
333 | + * Function for doing a "raw" read; used when we need to copy | ||
334 | + * coprocessor state to the kernel for KVM or out for | ||
335 | + * migration. This only needs to be provided if there is also a | ||
336 | + * readfn and it has side effects (for instance clear-on-read bits). | ||
337 | + */ | ||
338 | + CPReadFn *raw_readfn; | ||
339 | + /* | ||
340 | + * Function for doing a "raw" write; used when we need to copy KVM | ||
341 | + * kernel coprocessor state into userspace, or for inbound | ||
342 | + * migration. This only needs to be provided if there is also a | ||
343 | + * writefn and it masks out "unwritable" bits or has write-one-to-clear | ||
344 | + * or similar behaviour. | ||
345 | + */ | ||
346 | + CPWriteFn *raw_writefn; | ||
347 | + /* | ||
348 | + * Function for resetting the register. If NULL, then reset will be done | ||
349 | + * by writing resetvalue to the field specified in fieldoffset. If | ||
350 | + * fieldoffset is 0 then no reset will be done. | ||
351 | + */ | ||
352 | + CPResetFn *resetfn; | ||
353 | + | ||
354 | + /* | ||
355 | + * "Original" writefn and readfn. | ||
356 | + * For ARMv8.1-VHE register aliases, we overwrite the read/write | ||
357 | + * accessor functions of various EL1/EL0 to perform the runtime | ||
358 | + * check for which sysreg should actually be modified, and then | ||
359 | + * forwards the operation. Before overwriting the accessors, | ||
360 | + * the original function is copied here, so that accesses that | ||
361 | + * really do go to the EL1/EL0 version proceed normally. | ||
362 | + * (The corresponding EL2 register is linked via opaque.) | ||
363 | + */ | ||
364 | + CPReadFn *orig_readfn; | ||
365 | + CPWriteFn *orig_writefn; | ||
366 | +}; | ||
367 | + | ||
368 | +/* | ||
369 | + * Macros which are lvalues for the field in CPUARMState for the | ||
370 | + * ARMCPRegInfo *ri. | ||
371 | + */ | ||
372 | +#define CPREG_FIELD32(env, ri) \ | ||
373 | + (*(uint32_t *)((char *)(env) + (ri)->fieldoffset)) | ||
374 | +#define CPREG_FIELD64(env, ri) \ | ||
375 | + (*(uint64_t *)((char *)(env) + (ri)->fieldoffset)) | ||
376 | + | ||
377 | +#define REGINFO_SENTINEL { .type = ARM_CP_SENTINEL } | ||
378 | + | ||
379 | +void define_arm_cp_regs_with_opaque(ARMCPU *cpu, | ||
380 | + const ARMCPRegInfo *regs, void *opaque); | ||
381 | +void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
382 | + const ARMCPRegInfo *regs, void *opaque); | ||
383 | +static inline void define_arm_cp_regs(ARMCPU *cpu, const ARMCPRegInfo *regs) | ||
384 | +{ | ||
385 | + define_arm_cp_regs_with_opaque(cpu, regs, 0); | ||
386 | +} | ||
387 | +static inline void define_one_arm_cp_reg(ARMCPU *cpu, const ARMCPRegInfo *regs) | ||
388 | +{ | ||
389 | + define_one_arm_cp_reg_with_opaque(cpu, regs, 0); | ||
390 | +} | ||
391 | +const ARMCPRegInfo *get_arm_cp_reginfo(GHashTable *cpregs, uint32_t encoded_cp); | ||
392 | + | ||
393 | +/* | ||
394 | + * Definition of an ARM co-processor register as viewed from | ||
395 | + * userspace. This is used for presenting sanitised versions of | ||
396 | + * registers to userspace when emulating the Linux AArch64 CPU | ||
397 | + * ID/feature ABI (advertised as HWCAP_CPUID). | ||
398 | + */ | ||
399 | +typedef struct ARMCPRegUserSpaceInfo { | ||
400 | + /* Name of register */ | ||
401 | + const char *name; | ||
402 | + | ||
403 | + /* Is the name actually a glob pattern */ | ||
404 | + bool is_glob; | ||
405 | + | ||
406 | + /* Only some bits are exported to user space */ | ||
407 | + uint64_t exported_bits; | ||
408 | + | ||
409 | + /* Fixed bits are applied after the mask */ | ||
410 | + uint64_t fixed_bits; | ||
411 | +} ARMCPRegUserSpaceInfo; | ||
412 | + | ||
413 | +#define REGUSERINFO_SENTINEL { .name = NULL } | ||
414 | + | ||
415 | +void modify_arm_cp_regs(ARMCPRegInfo *regs, const ARMCPRegUserSpaceInfo *mods); | ||
416 | + | ||
417 | +/* CPWriteFn that can be used to implement writes-ignored behaviour */ | ||
418 | +void arm_cp_write_ignore(CPUARMState *env, const ARMCPRegInfo *ri, | ||
419 | + uint64_t value); | ||
420 | +/* CPReadFn that can be used for read-as-zero behaviour */ | ||
421 | +uint64_t arm_cp_read_zero(CPUARMState *env, const ARMCPRegInfo *ri); | ||
422 | + | ||
423 | +/* | ||
424 | + * CPResetFn that does nothing, for use if no reset is required even | ||
425 | + * if fieldoffset is non zero. | ||
426 | + */ | ||
427 | +void arm_cp_reset_ignore(CPUARMState *env, const ARMCPRegInfo *opaque); | ||
428 | + | ||
429 | +/* | ||
430 | + * Return true if this reginfo struct's field in the cpu state struct | ||
431 | + * is 64 bits wide. | ||
432 | + */ | ||
433 | +static inline bool cpreg_field_is_64bit(const ARMCPRegInfo *ri) | ||
434 | +{ | ||
435 | + return (ri->state == ARM_CP_STATE_AA64) || (ri->type & ARM_CP_64BIT); | ||
436 | +} | ||
437 | + | ||
438 | +static inline bool cp_access_ok(int current_el, | ||
439 | + const ARMCPRegInfo *ri, int isread) | ||
440 | +{ | ||
441 | + return (ri->access >> ((current_el * 2) + isread)) & 1; | ||
442 | +} | ||
443 | + | ||
444 | +/* Raw read of a coprocessor register (as needed for migration, etc) */ | ||
445 | +uint64_t read_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri); | ||
446 | + | ||
447 | +#endif /* TARGET_ARM_CPREGS_H */ | ||
448 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
449 | index XXXXXXX..XXXXXXX 100644 | ||
450 | --- a/target/arm/cpu.h | ||
451 | +++ b/target/arm/cpu.h | ||
452 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t cpreg_to_kvm_id(uint32_t cpregid) | ||
453 | return kvmid; | ||
32 | } | 454 | } |
33 | 455 | ||
34 | -static void xlnx_zynqmp_init(XlnxZCU102 *s, MachineState *machine) | 456 | -/* ARMCPRegInfo type field bits. If the SPECIAL bit is set this is a |
35 | +static void xlnx_zcu102_init(MachineState *machine) | 457 | - * special-behaviour cp reg and bits [11..8] indicate what behaviour |
458 | - * it has. Otherwise it is a simple cp reg, where CONST indicates that | ||
459 | - * TCG can assume the value to be constant (ie load at translate time) | ||
460 | - * and 64BIT indicates a 64 bit wide coprocessor register. SUPPRESS_TB_END | ||
461 | - * indicates that the TB should not be ended after a write to this register | ||
462 | - * (the default is that the TB ends after cp writes). OVERRIDE permits | ||
463 | - * a register definition to override a previous definition for the | ||
464 | - * same (cp, is64, crn, crm, opc1, opc2) tuple: either the new or the | ||
465 | - * old must have the OVERRIDE bit set. | ||
466 | - * ALIAS indicates that this register is an alias view of some underlying | ||
467 | - * state which is also visible via another register, and that the other | ||
468 | - * register is handling migration and reset; registers marked ALIAS will not be | ||
469 | - * migrated but may have their state set by syncing of register state from KVM. | ||
470 | - * NO_RAW indicates that this register has no underlying state and does not | ||
471 | - * support raw access for state saving/loading; it will not be used for either | ||
472 | - * migration or KVM state synchronization. (Typically this is for "registers" | ||
473 | - * which are actually used as instructions for cache maintenance and so on.) | ||
474 | - * IO indicates that this register does I/O and therefore its accesses | ||
475 | - * need to be marked with gen_io_start() and also end the TB. In particular, | ||
476 | - * registers which implement clocks or timers require this. | ||
477 | - * RAISES_EXC is for when the read or write hook might raise an exception; | ||
478 | - * the generated code will synchronize the CPU state before calling the hook | ||
479 | - * so that it is safe for the hook to call raise_exception(). | ||
480 | - * NEWEL is for writes to registers that might change the exception | ||
481 | - * level - typically on older ARM chips. For those cases we need to | ||
482 | - * re-read the new el when recomputing the translation flags. | ||
483 | - */ | ||
484 | -#define ARM_CP_SPECIAL 0x0001 | ||
485 | -#define ARM_CP_CONST 0x0002 | ||
486 | -#define ARM_CP_64BIT 0x0004 | ||
487 | -#define ARM_CP_SUPPRESS_TB_END 0x0008 | ||
488 | -#define ARM_CP_OVERRIDE 0x0010 | ||
489 | -#define ARM_CP_ALIAS 0x0020 | ||
490 | -#define ARM_CP_IO 0x0040 | ||
491 | -#define ARM_CP_NO_RAW 0x0080 | ||
492 | -#define ARM_CP_NOP (ARM_CP_SPECIAL | 0x0100) | ||
493 | -#define ARM_CP_WFI (ARM_CP_SPECIAL | 0x0200) | ||
494 | -#define ARM_CP_NZCV (ARM_CP_SPECIAL | 0x0300) | ||
495 | -#define ARM_CP_CURRENTEL (ARM_CP_SPECIAL | 0x0400) | ||
496 | -#define ARM_CP_DC_ZVA (ARM_CP_SPECIAL | 0x0500) | ||
497 | -#define ARM_CP_DC_GVA (ARM_CP_SPECIAL | 0x0600) | ||
498 | -#define ARM_CP_DC_GZVA (ARM_CP_SPECIAL | 0x0700) | ||
499 | -#define ARM_LAST_SPECIAL ARM_CP_DC_GZVA | ||
500 | -#define ARM_CP_FPU 0x1000 | ||
501 | -#define ARM_CP_SVE 0x2000 | ||
502 | -#define ARM_CP_NO_GDB 0x4000 | ||
503 | -#define ARM_CP_RAISES_EXC 0x8000 | ||
504 | -#define ARM_CP_NEWEL 0x10000 | ||
505 | -/* Used only as a terminator for ARMCPRegInfo lists */ | ||
506 | -#define ARM_CP_SENTINEL 0xfffff | ||
507 | -/* Mask of only the flag bits in a type field */ | ||
508 | -#define ARM_CP_FLAG_MASK 0x1f0ff | ||
509 | - | ||
510 | -/* Valid values for ARMCPRegInfo state field, indicating which of | ||
511 | - * the AArch32 and AArch64 execution states this register is visible in. | ||
512 | - * If the reginfo doesn't explicitly specify then it is AArch32 only. | ||
513 | - * If the reginfo is declared to be visible in both states then a second | ||
514 | - * reginfo is synthesised for the AArch32 view of the AArch64 register, | ||
515 | - * such that the AArch32 view is the lower 32 bits of the AArch64 one. | ||
516 | - * Note that we rely on the values of these enums as we iterate through | ||
517 | - * the various states in some places. | ||
518 | - */ | ||
519 | -enum { | ||
520 | - ARM_CP_STATE_AA32 = 0, | ||
521 | - ARM_CP_STATE_AA64 = 1, | ||
522 | - ARM_CP_STATE_BOTH = 2, | ||
523 | -}; | ||
524 | - | ||
525 | -/* ARM CP register secure state flags. These flags identify security state | ||
526 | - * attributes for a given CP register entry. | ||
527 | - * The existence of both or neither secure and non-secure flags indicates that | ||
528 | - * the register has both a secure and non-secure hash entry. A single one of | ||
529 | - * these flags causes the register to only be hashed for the specified | ||
530 | - * security state. | ||
531 | - * Although definitions may have any combination of the S/NS bits, each | ||
532 | - * registered entry will only have one to identify whether the entry is secure | ||
533 | - * or non-secure. | ||
534 | - */ | ||
535 | -enum { | ||
536 | - ARM_CP_SECSTATE_S = (1 << 0), /* bit[0]: Secure state register */ | ||
537 | - ARM_CP_SECSTATE_NS = (1 << 1), /* bit[1]: Non-secure state register */ | ||
538 | -}; | ||
539 | - | ||
540 | -/* Return true if cptype is a valid type field. This is used to try to | ||
541 | - * catch errors where the sentinel has been accidentally left off the end | ||
542 | - * of a list of registers. | ||
543 | - */ | ||
544 | -static inline bool cptype_valid(int cptype) | ||
545 | -{ | ||
546 | - return ((cptype & ~ARM_CP_FLAG_MASK) == 0) | ||
547 | - || ((cptype & ARM_CP_SPECIAL) && | ||
548 | - ((cptype & ~ARM_CP_FLAG_MASK) <= ARM_LAST_SPECIAL)); | ||
549 | -} | ||
550 | - | ||
551 | -/* Access rights: | ||
552 | - * We define bits for Read and Write access for what rev C of the v7-AR ARM ARM | ||
553 | - * defines as PL0 (user), PL1 (fiq/irq/svc/abt/und/sys, ie privileged), and | ||
554 | - * PL2 (hyp). The other level which has Read and Write bits is Secure PL1 | ||
555 | - * (ie any of the privileged modes in Secure state, or Monitor mode). | ||
556 | - * If a register is accessible in one privilege level it's always accessible | ||
557 | - * in higher privilege levels too. Since "Secure PL1" also follows this rule | ||
558 | - * (ie anything visible in PL2 is visible in S-PL1, some things are only | ||
559 | - * visible in S-PL1) but "Secure PL1" is a bit of a mouthful, we bend the | ||
560 | - * terminology a little and call this PL3. | ||
561 | - * In AArch64 things are somewhat simpler as the PLx bits line up exactly | ||
562 | - * with the ELx exception levels. | ||
563 | - * | ||
564 | - * If access permissions for a register are more complex than can be | ||
565 | - * described with these bits, then use a laxer set of restrictions, and | ||
566 | - * do the more restrictive/complex check inside a helper function. | ||
567 | - */ | ||
568 | -#define PL3_R 0x80 | ||
569 | -#define PL3_W 0x40 | ||
570 | -#define PL2_R (0x20 | PL3_R) | ||
571 | -#define PL2_W (0x10 | PL3_W) | ||
572 | -#define PL1_R (0x08 | PL2_R) | ||
573 | -#define PL1_W (0x04 | PL2_W) | ||
574 | -#define PL0_R (0x02 | PL1_R) | ||
575 | -#define PL0_W (0x01 | PL1_W) | ||
576 | - | ||
577 | -/* | ||
578 | - * For user-mode some registers are accessible to EL0 via a kernel | ||
579 | - * trap-and-emulate ABI. In this case we define the read permissions | ||
580 | - * as actually being PL0_R. However some bits of any given register | ||
581 | - * may still be masked. | ||
582 | - */ | ||
583 | -#ifdef CONFIG_USER_ONLY | ||
584 | -#define PL0U_R PL0_R | ||
585 | -#else | ||
586 | -#define PL0U_R PL1_R | ||
587 | -#endif | ||
588 | - | ||
589 | -#define PL3_RW (PL3_R | PL3_W) | ||
590 | -#define PL2_RW (PL2_R | PL2_W) | ||
591 | -#define PL1_RW (PL1_R | PL1_W) | ||
592 | -#define PL0_RW (PL0_R | PL0_W) | ||
593 | - | ||
594 | /* Return the highest implemented Exception Level */ | ||
595 | static inline int arm_highest_el(CPUARMState *env) | ||
36 | { | 596 | { |
37 | + XlnxZCU102 *s = ZCU102_MACHINE(machine); | 597 | @@ -XXX,XX +XXX,XX @@ static inline int arm_current_el(CPUARMState *env) |
38 | int i; | 598 | } |
39 | uint64_t ram_size = machine->ram_size; | ||
40 | |||
41 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_init(XlnxZCU102 *s, MachineState *machine) | ||
42 | arm_load_kernel(s->soc.boot_cpu_ptr, &xlnx_zcu102_binfo); | ||
43 | } | 599 | } |
44 | 600 | ||
45 | -static void xlnx_ep108_init(MachineState *machine) | 601 | -typedef struct ARMCPRegInfo ARMCPRegInfo; |
602 | - | ||
603 | -typedef enum CPAccessResult { | ||
604 | - /* Access is permitted */ | ||
605 | - CP_ACCESS_OK = 0, | ||
606 | - /* Access fails due to a configurable trap or enable which would | ||
607 | - * result in a categorized exception syndrome giving information about | ||
608 | - * the failing instruction (ie syndrome category 0x3, 0x4, 0x5, 0x6, | ||
609 | - * 0xc or 0x18). The exception is taken to the usual target EL (EL1 or | ||
610 | - * PL1 if in EL0, otherwise to the current EL). | ||
611 | - */ | ||
612 | - CP_ACCESS_TRAP = 1, | ||
613 | - /* Access fails and results in an exception syndrome 0x0 ("uncategorized"). | ||
614 | - * Note that this is not a catch-all case -- the set of cases which may | ||
615 | - * result in this failure is specifically defined by the architecture. | ||
616 | - */ | ||
617 | - CP_ACCESS_TRAP_UNCATEGORIZED = 2, | ||
618 | - /* As CP_ACCESS_TRAP, but for traps directly to EL2 or EL3 */ | ||
619 | - CP_ACCESS_TRAP_EL2 = 3, | ||
620 | - CP_ACCESS_TRAP_EL3 = 4, | ||
621 | - /* As CP_ACCESS_UNCATEGORIZED, but for traps directly to EL2 or EL3 */ | ||
622 | - CP_ACCESS_TRAP_UNCATEGORIZED_EL2 = 5, | ||
623 | - CP_ACCESS_TRAP_UNCATEGORIZED_EL3 = 6, | ||
624 | -} CPAccessResult; | ||
625 | - | ||
626 | -/* Access functions for coprocessor registers. These cannot fail and | ||
627 | - * may not raise exceptions. | ||
628 | - */ | ||
629 | -typedef uint64_t CPReadFn(CPUARMState *env, const ARMCPRegInfo *opaque); | ||
630 | -typedef void CPWriteFn(CPUARMState *env, const ARMCPRegInfo *opaque, | ||
631 | - uint64_t value); | ||
632 | -/* Access permission check functions for coprocessor registers. */ | ||
633 | -typedef CPAccessResult CPAccessFn(CPUARMState *env, | ||
634 | - const ARMCPRegInfo *opaque, | ||
635 | - bool isread); | ||
636 | -/* Hook function for register reset */ | ||
637 | -typedef void CPResetFn(CPUARMState *env, const ARMCPRegInfo *opaque); | ||
638 | - | ||
639 | -#define CP_ANY 0xff | ||
640 | - | ||
641 | -/* Definition of an ARM coprocessor register */ | ||
642 | -struct ARMCPRegInfo { | ||
643 | - /* Name of register (useful mainly for debugging, need not be unique) */ | ||
644 | - const char *name; | ||
645 | - /* Location of register: coprocessor number and (crn,crm,opc1,opc2) | ||
646 | - * tuple. Any of crm, opc1 and opc2 may be CP_ANY to indicate a | ||
647 | - * 'wildcard' field -- any value of that field in the MRC/MCR insn | ||
648 | - * will be decoded to this register. The register read and write | ||
649 | - * callbacks will be passed an ARMCPRegInfo with the crn/crm/opc1/opc2 | ||
650 | - * used by the program, so it is possible to register a wildcard and | ||
651 | - * then behave differently on read/write if necessary. | ||
652 | - * For 64 bit registers, only crm and opc1 are relevant; crn and opc2 | ||
653 | - * must both be zero. | ||
654 | - * For AArch64-visible registers, opc0 is also used. | ||
655 | - * Since there are no "coprocessors" in AArch64, cp is purely used as a | ||
656 | - * way to distinguish (for KVM's benefit) guest-visible system registers | ||
657 | - * from demuxed ones provided to preserve the "no side effects on | ||
658 | - * KVM register read/write from QEMU" semantics. cp==0x13 is guest | ||
659 | - * visible (to match KVM's encoding); cp==0 will be converted to | ||
660 | - * cp==0x13 when the ARMCPRegInfo is registered, for convenience. | ||
661 | - */ | ||
662 | - uint8_t cp; | ||
663 | - uint8_t crn; | ||
664 | - uint8_t crm; | ||
665 | - uint8_t opc0; | ||
666 | - uint8_t opc1; | ||
667 | - uint8_t opc2; | ||
668 | - /* Execution state in which this register is visible: ARM_CP_STATE_* */ | ||
669 | - int state; | ||
670 | - /* Register type: ARM_CP_* bits/values */ | ||
671 | - int type; | ||
672 | - /* Access rights: PL*_[RW] */ | ||
673 | - int access; | ||
674 | - /* Security state: ARM_CP_SECSTATE_* bits/values */ | ||
675 | - int secure; | ||
676 | - /* The opaque pointer passed to define_arm_cp_regs_with_opaque() when | ||
677 | - * this register was defined: can be used to hand data through to the | ||
678 | - * register read/write functions, since they are passed the ARMCPRegInfo*. | ||
679 | - */ | ||
680 | - void *opaque; | ||
681 | - /* Value of this register, if it is ARM_CP_CONST. Otherwise, if | ||
682 | - * fieldoffset is non-zero, the reset value of the register. | ||
683 | - */ | ||
684 | - uint64_t resetvalue; | ||
685 | - /* Offset of the field in CPUARMState for this register. | ||
686 | - * | ||
687 | - * This is not needed if either: | ||
688 | - * 1. type is ARM_CP_CONST or one of the ARM_CP_SPECIALs | ||
689 | - * 2. both readfn and writefn are specified | ||
690 | - */ | ||
691 | - ptrdiff_t fieldoffset; /* offsetof(CPUARMState, field) */ | ||
692 | - | ||
693 | - /* Offsets of the secure and non-secure fields in CPUARMState for the | ||
694 | - * register if it is banked. These fields are only used during the static | ||
695 | - * registration of a register. During hashing the bank associated | ||
696 | - * with a given security state is copied to fieldoffset which is used from | ||
697 | - * there on out. | ||
698 | - * | ||
699 | - * It is expected that register definitions use either fieldoffset or | ||
700 | - * bank_fieldoffsets in the definition but not both. It is also expected | ||
701 | - * that both bank offsets are set when defining a banked register. This | ||
702 | - * use indicates that a register is banked. | ||
703 | - */ | ||
704 | - ptrdiff_t bank_fieldoffsets[2]; | ||
705 | - | ||
706 | - /* Function for making any access checks for this register in addition to | ||
707 | - * those specified by the 'access' permissions bits. If NULL, no extra | ||
708 | - * checks required. The access check is performed at runtime, not at | ||
709 | - * translate time. | ||
710 | - */ | ||
711 | - CPAccessFn *accessfn; | ||
712 | - /* Function for handling reads of this register. If NULL, then reads | ||
713 | - * will be done by loading from the offset into CPUARMState specified | ||
714 | - * by fieldoffset. | ||
715 | - */ | ||
716 | - CPReadFn *readfn; | ||
717 | - /* Function for handling writes of this register. If NULL, then writes | ||
718 | - * will be done by writing to the offset into CPUARMState specified | ||
719 | - * by fieldoffset. | ||
720 | - */ | ||
721 | - CPWriteFn *writefn; | ||
722 | - /* Function for doing a "raw" read; used when we need to copy | ||
723 | - * coprocessor state to the kernel for KVM or out for | ||
724 | - * migration. This only needs to be provided if there is also a | ||
725 | - * readfn and it has side effects (for instance clear-on-read bits). | ||
726 | - */ | ||
727 | - CPReadFn *raw_readfn; | ||
728 | - /* Function for doing a "raw" write; used when we need to copy KVM | ||
729 | - * kernel coprocessor state into userspace, or for inbound | ||
730 | - * migration. This only needs to be provided if there is also a | ||
731 | - * writefn and it masks out "unwritable" bits or has write-one-to-clear | ||
732 | - * or similar behaviour. | ||
733 | - */ | ||
734 | - CPWriteFn *raw_writefn; | ||
735 | - /* Function for resetting the register. If NULL, then reset will be done | ||
736 | - * by writing resetvalue to the field specified in fieldoffset. If | ||
737 | - * fieldoffset is 0 then no reset will be done. | ||
738 | - */ | ||
739 | - CPResetFn *resetfn; | ||
740 | - | ||
741 | - /* | ||
742 | - * "Original" writefn and readfn. | ||
743 | - * For ARMv8.1-VHE register aliases, we overwrite the read/write | ||
744 | - * accessor functions of various EL1/EL0 to perform the runtime | ||
745 | - * check for which sysreg should actually be modified, and then | ||
746 | - * forwards the operation. Before overwriting the accessors, | ||
747 | - * the original function is copied here, so that accesses that | ||
748 | - * really do go to the EL1/EL0 version proceed normally. | ||
749 | - * (The corresponding EL2 register is linked via opaque.) | ||
750 | - */ | ||
751 | - CPReadFn *orig_readfn; | ||
752 | - CPWriteFn *orig_writefn; | ||
753 | -}; | ||
754 | - | ||
755 | -/* Macros which are lvalues for the field in CPUARMState for the | ||
756 | - * ARMCPRegInfo *ri. | ||
757 | - */ | ||
758 | -#define CPREG_FIELD32(env, ri) \ | ||
759 | - (*(uint32_t *)((char *)(env) + (ri)->fieldoffset)) | ||
760 | -#define CPREG_FIELD64(env, ri) \ | ||
761 | - (*(uint64_t *)((char *)(env) + (ri)->fieldoffset)) | ||
762 | - | ||
763 | -#define REGINFO_SENTINEL { .type = ARM_CP_SENTINEL } | ||
764 | - | ||
765 | -void define_arm_cp_regs_with_opaque(ARMCPU *cpu, | ||
766 | - const ARMCPRegInfo *regs, void *opaque); | ||
767 | -void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
768 | - const ARMCPRegInfo *regs, void *opaque); | ||
769 | -static inline void define_arm_cp_regs(ARMCPU *cpu, const ARMCPRegInfo *regs) | ||
46 | -{ | 770 | -{ |
47 | - XlnxZCU102 *s = EP108_MACHINE(machine); | 771 | - define_arm_cp_regs_with_opaque(cpu, regs, 0); |
48 | - | ||
49 | - if (!qtest_enabled()) { | ||
50 | - info_report("The Xilinx EP108 machine is deprecated, please use the " | ||
51 | - "ZCU102 machine (which has the same features) instead."); | ||
52 | - } | ||
53 | - | ||
54 | - xlnx_zynqmp_init(s, machine); | ||
55 | -} | 772 | -} |
56 | - | 773 | -static inline void define_one_arm_cp_reg(ARMCPU *cpu, const ARMCPRegInfo *regs) |
57 | -static void xlnx_ep108_machine_instance_init(Object *obj) | ||
58 | -{ | 774 | -{ |
59 | - XlnxZCU102 *s = EP108_MACHINE(obj); | 775 | - define_one_arm_cp_reg_with_opaque(cpu, regs, 0); |
60 | - | ||
61 | - /* EP108, we don't support setting secure or virt */ | ||
62 | - s->secure = false; | ||
63 | - s->virt = false; | ||
64 | -} | 776 | -} |
65 | - | 777 | -const ARMCPRegInfo *get_arm_cp_reginfo(GHashTable *cpregs, uint32_t encoded_cp); |
66 | -static void xlnx_ep108_machine_class_init(ObjectClass *oc, void *data) | 778 | - |
779 | -/* | ||
780 | - * Definition of an ARM co-processor register as viewed from | ||
781 | - * userspace. This is used for presenting sanitised versions of | ||
782 | - * registers to userspace when emulating the Linux AArch64 CPU | ||
783 | - * ID/feature ABI (advertised as HWCAP_CPUID). | ||
784 | - */ | ||
785 | -typedef struct ARMCPRegUserSpaceInfo { | ||
786 | - /* Name of register */ | ||
787 | - const char *name; | ||
788 | - | ||
789 | - /* Is the name actually a glob pattern */ | ||
790 | - bool is_glob; | ||
791 | - | ||
792 | - /* Only some bits are exported to user space */ | ||
793 | - uint64_t exported_bits; | ||
794 | - | ||
795 | - /* Fixed bits are applied after the mask */ | ||
796 | - uint64_t fixed_bits; | ||
797 | -} ARMCPRegUserSpaceInfo; | ||
798 | - | ||
799 | -#define REGUSERINFO_SENTINEL { .name = NULL } | ||
800 | - | ||
801 | -void modify_arm_cp_regs(ARMCPRegInfo *regs, const ARMCPRegUserSpaceInfo *mods); | ||
802 | - | ||
803 | -/* CPWriteFn that can be used to implement writes-ignored behaviour */ | ||
804 | -void arm_cp_write_ignore(CPUARMState *env, const ARMCPRegInfo *ri, | ||
805 | - uint64_t value); | ||
806 | -/* CPReadFn that can be used for read-as-zero behaviour */ | ||
807 | -uint64_t arm_cp_read_zero(CPUARMState *env, const ARMCPRegInfo *ri); | ||
808 | - | ||
809 | -/* CPResetFn that does nothing, for use if no reset is required even | ||
810 | - * if fieldoffset is non zero. | ||
811 | - */ | ||
812 | -void arm_cp_reset_ignore(CPUARMState *env, const ARMCPRegInfo *opaque); | ||
813 | - | ||
814 | -/* Return true if this reginfo struct's field in the cpu state struct | ||
815 | - * is 64 bits wide. | ||
816 | - */ | ||
817 | -static inline bool cpreg_field_is_64bit(const ARMCPRegInfo *ri) | ||
67 | -{ | 818 | -{ |
68 | - MachineClass *mc = MACHINE_CLASS(oc); | 819 | - return (ri->state == ARM_CP_STATE_AA64) || (ri->type & ARM_CP_64BIT); |
69 | - | ||
70 | - mc->desc = "Xilinx ZynqMP EP108 board (Deprecated, please use xlnx-zcu102)"; | ||
71 | - mc->init = xlnx_ep108_init; | ||
72 | - mc->block_default_type = IF_IDE; | ||
73 | - mc->units_per_default_bus = 1; | ||
74 | - mc->ignore_memory_transaction_failures = true; | ||
75 | - mc->max_cpus = XLNX_ZYNQMP_NUM_APU_CPUS + XLNX_ZYNQMP_NUM_RPU_CPUS; | ||
76 | - mc->default_cpus = XLNX_ZYNQMP_NUM_APU_CPUS; | ||
77 | -} | 820 | -} |
78 | - | 821 | - |
79 | -static const TypeInfo xlnx_ep108_machine_init_typeinfo = { | 822 | -static inline bool cp_access_ok(int current_el, |
80 | - .name = MACHINE_TYPE_NAME("xlnx-ep108"), | 823 | - const ARMCPRegInfo *ri, int isread) |
81 | - .parent = TYPE_MACHINE, | ||
82 | - .class_init = xlnx_ep108_machine_class_init, | ||
83 | - .instance_init = xlnx_ep108_machine_instance_init, | ||
84 | - .instance_size = sizeof(XlnxZCU102), | ||
85 | -}; | ||
86 | - | ||
87 | -static void xlnx_ep108_machine_init_register_types(void) | ||
88 | -{ | 824 | -{ |
89 | - type_register_static(&xlnx_ep108_machine_init_typeinfo); | 825 | - return (ri->access >> ((current_el * 2) + isread)) & 1; |
90 | -} | 826 | -} |
91 | - | 827 | - |
92 | -static void xlnx_zcu102_init(MachineState *machine) | 828 | -/* Raw read of a coprocessor register (as needed for migration, etc) */ |
93 | -{ | 829 | -uint64_t read_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri); |
94 | - XlnxZCU102 *s = ZCU102_MACHINE(machine); | 830 | - |
95 | - | 831 | /** |
96 | - xlnx_zynqmp_init(s, machine); | 832 | * write_list_to_cpustate |
97 | -} | 833 | * @cpu: ARMCPU |
98 | - | 834 | diff --git a/hw/arm/pxa2xx.c b/hw/arm/pxa2xx.c |
99 | static void xlnx_zcu102_machine_instance_init(Object *obj) | 835 | index XXXXXXX..XXXXXXX 100644 |
836 | --- a/hw/arm/pxa2xx.c | ||
837 | +++ b/hw/arm/pxa2xx.c | ||
838 | @@ -XXX,XX +XXX,XX @@ | ||
839 | #include "qemu/cutils.h" | ||
840 | #include "qemu/log.h" | ||
841 | #include "qom/object.h" | ||
842 | +#include "target/arm/cpregs.h" | ||
843 | |||
844 | static struct { | ||
845 | hwaddr io_base; | ||
846 | diff --git a/hw/arm/pxa2xx_pic.c b/hw/arm/pxa2xx_pic.c | ||
847 | index XXXXXXX..XXXXXXX 100644 | ||
848 | --- a/hw/arm/pxa2xx_pic.c | ||
849 | +++ b/hw/arm/pxa2xx_pic.c | ||
850 | @@ -XXX,XX +XXX,XX @@ | ||
851 | #include "hw/sysbus.h" | ||
852 | #include "migration/vmstate.h" | ||
853 | #include "qom/object.h" | ||
854 | +#include "target/arm/cpregs.h" | ||
855 | |||
856 | #define ICIP 0x00 /* Interrupt Controller IRQ Pending register */ | ||
857 | #define ICMR 0x04 /* Interrupt Controller Mask register */ | ||
858 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c | ||
859 | index XXXXXXX..XXXXXXX 100644 | ||
860 | --- a/hw/intc/arm_gicv3_cpuif.c | ||
861 | +++ b/hw/intc/arm_gicv3_cpuif.c | ||
862 | @@ -XXX,XX +XXX,XX @@ | ||
863 | #include "gicv3_internal.h" | ||
864 | #include "hw/irq.h" | ||
865 | #include "cpu.h" | ||
866 | +#include "target/arm/cpregs.h" | ||
867 | |||
868 | /* | ||
869 | * Special case return value from hppvi_index(); must be larger than | ||
870 | diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c | ||
871 | index XXXXXXX..XXXXXXX 100644 | ||
872 | --- a/hw/intc/arm_gicv3_kvm.c | ||
873 | +++ b/hw/intc/arm_gicv3_kvm.c | ||
874 | @@ -XXX,XX +XXX,XX @@ | ||
875 | #include "vgic_common.h" | ||
876 | #include "migration/blocker.h" | ||
877 | #include "qom/object.h" | ||
878 | +#include "target/arm/cpregs.h" | ||
879 | + | ||
880 | |||
881 | #ifdef DEBUG_GICV3_KVM | ||
882 | #define DPRINTF(fmt, ...) \ | ||
883 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
884 | index XXXXXXX..XXXXXXX 100644 | ||
885 | --- a/target/arm/cpu.c | ||
886 | +++ b/target/arm/cpu.c | ||
887 | @@ -XXX,XX +XXX,XX @@ | ||
888 | #include "kvm_arm.h" | ||
889 | #include "disas/capstone.h" | ||
890 | #include "fpu/softfloat.h" | ||
891 | +#include "cpregs.h" | ||
892 | |||
893 | static void arm_cpu_set_pc(CPUState *cs, vaddr value) | ||
100 | { | 894 | { |
101 | XlnxZCU102 *s = ZCU102_MACHINE(obj); | 895 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
102 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zcu102_machine_init_register_types(void) | 896 | index XXXXXXX..XXXXXXX 100644 |
103 | } | 897 | --- a/target/arm/cpu64.c |
104 | 898 | +++ b/target/arm/cpu64.c | |
105 | type_init(xlnx_zcu102_machine_init_register_types) | 899 | @@ -XXX,XX +XXX,XX @@ |
106 | -type_init(xlnx_ep108_machine_init_register_types) | 900 | #include "hvf_arm.h" |
107 | diff --git a/qemu-doc.texi b/qemu-doc.texi | 901 | #include "qapi/visitor.h" |
108 | index XXXXXXX..XXXXXXX 100644 | 902 | #include "hw/qdev-properties.h" |
109 | --- a/qemu-doc.texi | 903 | +#include "cpregs.h" |
110 | +++ b/qemu-doc.texi | 904 | |
111 | @@ -XXX,XX +XXX,XX @@ support page sizes < 4096 any longer. | 905 | |
112 | 906 | #ifndef CONFIG_USER_ONLY | |
113 | @section System emulator machines | 907 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c |
114 | 908 | index XXXXXXX..XXXXXXX 100644 | |
115 | -@subsection Xilinx EP108 (since 2.11.0) | 909 | --- a/target/arm/cpu_tcg.c |
116 | - | 910 | +++ b/target/arm/cpu_tcg.c |
117 | -The ``xlnx-ep108'' machine has been replaced by the ``xlnx-zcu102'' machine. | 911 | @@ -XXX,XX +XXX,XX @@ |
118 | -The ``xlnx-zcu102'' machine has the same features and capabilites in QEMU. | 912 | #if !defined(CONFIG_USER_ONLY) |
119 | - | 913 | #include "hw/boards.h" |
120 | @section Block device options | 914 | #endif |
121 | 915 | +#include "cpregs.h" | |
122 | @subsection "backing": "" (since 2.12.0) | 916 | |
917 | /* CPU models. These are not needed for the AArch64 linux-user build. */ | ||
918 | #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) | ||
919 | diff --git a/target/arm/gdbstub.c b/target/arm/gdbstub.c | ||
920 | index XXXXXXX..XXXXXXX 100644 | ||
921 | --- a/target/arm/gdbstub.c | ||
922 | +++ b/target/arm/gdbstub.c | ||
923 | @@ -XXX,XX +XXX,XX @@ | ||
924 | */ | ||
925 | #include "qemu/osdep.h" | ||
926 | #include "cpu.h" | ||
927 | -#include "internals.h" | ||
928 | #include "exec/gdbstub.h" | ||
929 | +#include "internals.h" | ||
930 | +#include "cpregs.h" | ||
931 | |||
932 | typedef struct RegisterSysregXmlParam { | ||
933 | CPUState *cs; | ||
934 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
935 | index XXXXXXX..XXXXXXX 100644 | ||
936 | --- a/target/arm/helper.c | ||
937 | +++ b/target/arm/helper.c | ||
938 | @@ -XXX,XX +XXX,XX @@ | ||
939 | #include "exec/cpu_ldst.h" | ||
940 | #include "semihosting/common-semi.h" | ||
941 | #endif | ||
942 | +#include "cpregs.h" | ||
943 | |||
944 | #define ARM_CPU_FREQ 1000000000 /* FIXME: 1 GHz, should be configurable */ | ||
945 | #define PMCR_NUM_COUNTERS 4 /* QEMU IMPDEF choice */ | ||
946 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
947 | index XXXXXXX..XXXXXXX 100644 | ||
948 | --- a/target/arm/op_helper.c | ||
949 | +++ b/target/arm/op_helper.c | ||
950 | @@ -XXX,XX +XXX,XX @@ | ||
951 | #include "internals.h" | ||
952 | #include "exec/exec-all.h" | ||
953 | #include "exec/cpu_ldst.h" | ||
954 | +#include "cpregs.h" | ||
955 | |||
956 | #define SIGNBIT (uint32_t)0x80000000 | ||
957 | #define SIGNBIT64 ((uint64_t)1 << 63) | ||
958 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
959 | index XXXXXXX..XXXXXXX 100644 | ||
960 | --- a/target/arm/translate-a64.c | ||
961 | +++ b/target/arm/translate-a64.c | ||
962 | @@ -XXX,XX +XXX,XX @@ | ||
963 | #include "translate.h" | ||
964 | #include "internals.h" | ||
965 | #include "qemu/host-utils.h" | ||
966 | - | ||
967 | #include "semihosting/semihost.h" | ||
968 | #include "exec/gen-icount.h" | ||
969 | - | ||
970 | #include "exec/helper-proto.h" | ||
971 | #include "exec/helper-gen.h" | ||
972 | #include "exec/log.h" | ||
973 | - | ||
974 | +#include "cpregs.h" | ||
975 | #include "translate-a64.h" | ||
976 | #include "qemu/atomic128.h" | ||
977 | |||
978 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
979 | index XXXXXXX..XXXXXXX 100644 | ||
980 | --- a/target/arm/translate.c | ||
981 | +++ b/target/arm/translate.c | ||
982 | @@ -XXX,XX +XXX,XX @@ | ||
983 | #include "qemu/bitops.h" | ||
984 | #include "arm_ldst.h" | ||
985 | #include "semihosting/semihost.h" | ||
986 | - | ||
987 | #include "exec/helper-proto.h" | ||
988 | #include "exec/helper-gen.h" | ||
989 | - | ||
990 | #include "exec/log.h" | ||
991 | +#include "cpregs.h" | ||
992 | |||
993 | |||
994 | #define ENABLE_ARCH_4T arm_dc_feature(s, ARM_FEATURE_V4T) | ||
123 | -- | 995 | -- |
124 | 2.17.1 | 996 | 2.25.1 |
125 | 997 | ||
126 | 998 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | Rearrange the values of the enumerators of CPAccessResult |
4 | Message-id: 20180606152128.449-7-f4bug@amsat.org | 4 | so that we may directly extract the target el. For the two |
5 | special cases in access_check_cp_reg, use CPAccessResult. | ||
6 | |||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20220501055028.646596-3-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 12 | --- |
8 | hw/mips/boston.c | 8 ++++---- | 13 | target/arm/cpregs.h | 26 ++++++++++++-------- |
9 | 1 file changed, 4 insertions(+), 4 deletions(-) | 14 | target/arm/op_helper.c | 56 +++++++++++++++++++++--------------------- |
15 | 2 files changed, 44 insertions(+), 38 deletions(-) | ||
10 | 16 | ||
11 | diff --git a/hw/mips/boston.c b/hw/mips/boston.c | 17 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h |
12 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/mips/boston.c | 19 | --- a/target/arm/cpregs.h |
14 | +++ b/hw/mips/boston.c | 20 | +++ b/target/arm/cpregs.h |
15 | @@ -XXX,XX +XXX,XX @@ static uint64_t boston_platreg_read(void *opaque, hwaddr addr, | 21 | @@ -XXX,XX +XXX,XX @@ static inline bool cptype_valid(int cptype) |
16 | uint32_t gic_freq, val; | 22 | typedef enum CPAccessResult { |
17 | 23 | /* Access is permitted */ | |
18 | if (size != 4) { | 24 | CP_ACCESS_OK = 0, |
19 | - qemu_log_mask(LOG_UNIMP, "%uB platform register read", size); | 25 | + |
20 | + qemu_log_mask(LOG_UNIMP, "%uB platform register read\n", size); | 26 | + /* |
21 | return 0; | 27 | + * Combined with one of the following, the low 2 bits indicate the |
28 | + * target exception level. If 0, the exception is taken to the usual | ||
29 | + * target EL (EL1 or PL1 if in EL0, otherwise to the current EL). | ||
30 | + */ | ||
31 | + CP_ACCESS_EL_MASK = 3, | ||
32 | + | ||
33 | /* | ||
34 | * Access fails due to a configurable trap or enable which would | ||
35 | * result in a categorized exception syndrome giving information about | ||
36 | * the failing instruction (ie syndrome category 0x3, 0x4, 0x5, 0x6, | ||
37 | - * 0xc or 0x18). The exception is taken to the usual target EL (EL1 or | ||
38 | - * PL1 if in EL0, otherwise to the current EL). | ||
39 | + * 0xc or 0x18). | ||
40 | */ | ||
41 | - CP_ACCESS_TRAP = 1, | ||
42 | + CP_ACCESS_TRAP = (1 << 2), | ||
43 | + CP_ACCESS_TRAP_EL2 = CP_ACCESS_TRAP | 2, | ||
44 | + CP_ACCESS_TRAP_EL3 = CP_ACCESS_TRAP | 3, | ||
45 | + | ||
46 | /* | ||
47 | * Access fails and results in an exception syndrome 0x0 ("uncategorized"). | ||
48 | * Note that this is not a catch-all case -- the set of cases which may | ||
49 | * result in this failure is specifically defined by the architecture. | ||
50 | */ | ||
51 | - CP_ACCESS_TRAP_UNCATEGORIZED = 2, | ||
52 | - /* As CP_ACCESS_TRAP, but for traps directly to EL2 or EL3 */ | ||
53 | - CP_ACCESS_TRAP_EL2 = 3, | ||
54 | - CP_ACCESS_TRAP_EL3 = 4, | ||
55 | - /* As CP_ACCESS_UNCATEGORIZED, but for traps directly to EL2 or EL3 */ | ||
56 | - CP_ACCESS_TRAP_UNCATEGORIZED_EL2 = 5, | ||
57 | - CP_ACCESS_TRAP_UNCATEGORIZED_EL3 = 6, | ||
58 | + CP_ACCESS_TRAP_UNCATEGORIZED = (2 << 2), | ||
59 | + CP_ACCESS_TRAP_UNCATEGORIZED_EL2 = CP_ACCESS_TRAP_UNCATEGORIZED | 2, | ||
60 | + CP_ACCESS_TRAP_UNCATEGORIZED_EL3 = CP_ACCESS_TRAP_UNCATEGORIZED | 3, | ||
61 | } CPAccessResult; | ||
62 | |||
63 | typedef struct ARMCPRegInfo ARMCPRegInfo; | ||
64 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/target/arm/op_helper.c | ||
67 | +++ b/target/arm/op_helper.c | ||
68 | @@ -XXX,XX +XXX,XX @@ void HELPER(access_check_cp_reg)(CPUARMState *env, void *rip, uint32_t syndrome, | ||
69 | uint32_t isread) | ||
70 | { | ||
71 | const ARMCPRegInfo *ri = rip; | ||
72 | + CPAccessResult res = CP_ACCESS_OK; | ||
73 | int target_el; | ||
74 | |||
75 | if (arm_feature(env, ARM_FEATURE_XSCALE) && ri->cp < 14 | ||
76 | && extract32(env->cp15.c15_cpar, ri->cp, 1) == 0) { | ||
77 | - raise_exception(env, EXCP_UDEF, syndrome, exception_target_el(env)); | ||
78 | + res = CP_ACCESS_TRAP; | ||
79 | + goto fail; | ||
22 | } | 80 | } |
23 | 81 | ||
24 | @@ -XXX,XX +XXX,XX @@ static uint64_t boston_platreg_read(void *opaque, hwaddr addr, | 82 | /* |
25 | val |= PLAT_DDR_CFG_MHZ; | 83 | @@ -XXX,XX +XXX,XX @@ void HELPER(access_check_cp_reg)(CPUARMState *env, void *rip, uint32_t syndrome, |
26 | return val; | 84 | mask &= ~((1 << 4) | (1 << 14)); |
27 | default: | 85 | |
28 | - qemu_log_mask(LOG_UNIMP, "Read platform register 0x%" HWADDR_PRIx, | 86 | if (env->cp15.hstr_el2 & mask) { |
29 | + qemu_log_mask(LOG_UNIMP, "Read platform register 0x%" HWADDR_PRIx "\n", | 87 | - target_el = 2; |
30 | addr & 0xffff); | 88 | - goto exept; |
31 | return 0; | 89 | + res = CP_ACCESS_TRAP_EL2; |
90 | + goto fail; | ||
91 | } | ||
32 | } | 92 | } |
33 | @@ -XXX,XX +XXX,XX @@ static void boston_platreg_write(void *opaque, hwaddr addr, | 93 | |
34 | uint64_t val, unsigned size) | 94 | - if (!ri->accessfn) { |
35 | { | 95 | + if (ri->accessfn) { |
36 | if (size != 4) { | 96 | + res = ri->accessfn(env, ri, isread); |
37 | - qemu_log_mask(LOG_UNIMP, "%uB platform register write", size); | 97 | + } |
38 | + qemu_log_mask(LOG_UNIMP, "%uB platform register write\n", size); | 98 | + if (likely(res == CP_ACCESS_OK)) { |
39 | return; | 99 | return; |
40 | } | 100 | } |
41 | 101 | ||
42 | @@ -XXX,XX +XXX,XX @@ static void boston_platreg_write(void *opaque, hwaddr addr, | 102 | - switch (ri->accessfn(env, ri, isread)) { |
103 | - case CP_ACCESS_OK: | ||
104 | - return; | ||
105 | + fail: | ||
106 | + switch (res & ~CP_ACCESS_EL_MASK) { | ||
107 | case CP_ACCESS_TRAP: | ||
108 | - target_el = exception_target_el(env); | ||
109 | - break; | ||
110 | - case CP_ACCESS_TRAP_EL2: | ||
111 | - /* Requesting a trap to EL2 when we're in EL3 is | ||
112 | - * a bug in the access function. | ||
113 | - */ | ||
114 | - assert(arm_current_el(env) != 3); | ||
115 | - target_el = 2; | ||
116 | - break; | ||
117 | - case CP_ACCESS_TRAP_EL3: | ||
118 | - target_el = 3; | ||
119 | break; | ||
120 | case CP_ACCESS_TRAP_UNCATEGORIZED: | ||
121 | - target_el = exception_target_el(env); | ||
122 | - syndrome = syn_uncategorized(); | ||
123 | - break; | ||
124 | - case CP_ACCESS_TRAP_UNCATEGORIZED_EL2: | ||
125 | - target_el = 2; | ||
126 | - syndrome = syn_uncategorized(); | ||
127 | - break; | ||
128 | - case CP_ACCESS_TRAP_UNCATEGORIZED_EL3: | ||
129 | - target_el = 3; | ||
130 | syndrome = syn_uncategorized(); | ||
43 | break; | 131 | break; |
44 | default: | 132 | default: |
45 | qemu_log_mask(LOG_UNIMP, "Write platform register 0x%" HWADDR_PRIx | 133 | g_assert_not_reached(); |
46 | - " = 0x%" PRIx64, addr & 0xffff, val); | ||
47 | + " = 0x%" PRIx64 "\n", addr & 0xffff, val); | ||
48 | break; | ||
49 | } | 134 | } |
135 | |||
136 | -exept: | ||
137 | + target_el = res & CP_ACCESS_EL_MASK; | ||
138 | + switch (target_el) { | ||
139 | + case 0: | ||
140 | + target_el = exception_target_el(env); | ||
141 | + break; | ||
142 | + case 2: | ||
143 | + assert(arm_current_el(env) != 3); | ||
144 | + assert(arm_is_el2_enabled(env)); | ||
145 | + break; | ||
146 | + case 3: | ||
147 | + assert(arm_feature(env, ARM_FEATURE_EL3)); | ||
148 | + break; | ||
149 | + default: | ||
150 | + /* No "direct" traps to EL1 */ | ||
151 | + g_assert_not_reached(); | ||
152 | + } | ||
153 | + | ||
154 | raise_exception(env, EXCP_UDEF, syndrome, target_el); | ||
50 | } | 155 | } |
156 | |||
51 | -- | 157 | -- |
52 | 2.17.1 | 158 | 2.25.1 |
53 | 159 | ||
54 | 160 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | Remove a possible source of error by removing REGINFO_SENTINEL |
4 | Message-id: 20180606152128.449-3-f4bug@amsat.org | 4 | and using ARRAY_SIZE (convinently hidden inside a macro) to |
5 | find the end of the set of regs being registered or modified. | ||
6 | |||
7 | The space saved by not having the extra array element reduces | ||
8 | the executable's .data.rel.ro section by about 9k. | ||
9 | |||
10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20220501055028.646596-4-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 15 | --- |
8 | hw/char/digic-uart.c | 4 ++-- | 16 | target/arm/cpregs.h | 53 +++++++++--------- |
9 | hw/timer/digic-timer.c | 4 ++-- | 17 | hw/arm/pxa2xx.c | 1 - |
10 | 2 files changed, 4 insertions(+), 4 deletions(-) | 18 | hw/arm/pxa2xx_pic.c | 1 - |
19 | hw/intc/arm_gicv3_cpuif.c | 5 -- | ||
20 | hw/intc/arm_gicv3_kvm.c | 1 - | ||
21 | target/arm/cpu64.c | 1 - | ||
22 | target/arm/cpu_tcg.c | 4 -- | ||
23 | target/arm/helper.c | 111 ++++++++------------------------------ | ||
24 | 8 files changed, 48 insertions(+), 129 deletions(-) | ||
11 | 25 | ||
12 | diff --git a/hw/char/digic-uart.c b/hw/char/digic-uart.c | 26 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h |
13 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/char/digic-uart.c | 28 | --- a/target/arm/cpregs.h |
15 | +++ b/hw/char/digic-uart.c | 29 | +++ b/target/arm/cpregs.h |
16 | @@ -XXX,XX +XXX,XX @@ static uint64_t digic_uart_read(void *opaque, hwaddr addr, | 30 | @@ -XXX,XX +XXX,XX @@ |
17 | default: | 31 | #define ARM_CP_NO_GDB 0x4000 |
18 | qemu_log_mask(LOG_UNIMP, | 32 | #define ARM_CP_RAISES_EXC 0x8000 |
19 | "digic-uart: read access to unknown register 0x" | 33 | #define ARM_CP_NEWEL 0x10000 |
20 | - TARGET_FMT_plx, addr << 2); | 34 | -/* Used only as a terminator for ARMCPRegInfo lists */ |
21 | + TARGET_FMT_plx "\n", addr << 2); | 35 | -#define ARM_CP_SENTINEL 0xfffff |
36 | /* Mask of only the flag bits in a type field */ | ||
37 | #define ARM_CP_FLAG_MASK 0x1f0ff | ||
38 | |||
39 | @@ -XXX,XX +XXX,XX @@ enum { | ||
40 | ARM_CP_SECSTATE_NS = (1 << 1), /* bit[1]: Non-secure state register */ | ||
41 | }; | ||
42 | |||
43 | -/* | ||
44 | - * Return true if cptype is a valid type field. This is used to try to | ||
45 | - * catch errors where the sentinel has been accidentally left off the end | ||
46 | - * of a list of registers. | ||
47 | - */ | ||
48 | -static inline bool cptype_valid(int cptype) | ||
49 | -{ | ||
50 | - return ((cptype & ~ARM_CP_FLAG_MASK) == 0) | ||
51 | - || ((cptype & ARM_CP_SPECIAL) && | ||
52 | - ((cptype & ~ARM_CP_FLAG_MASK) <= ARM_LAST_SPECIAL)); | ||
53 | -} | ||
54 | - | ||
55 | /* | ||
56 | * Access rights: | ||
57 | * We define bits for Read and Write access for what rev C of the v7-AR ARM ARM | ||
58 | @@ -XXX,XX +XXX,XX @@ struct ARMCPRegInfo { | ||
59 | #define CPREG_FIELD64(env, ri) \ | ||
60 | (*(uint64_t *)((char *)(env) + (ri)->fieldoffset)) | ||
61 | |||
62 | -#define REGINFO_SENTINEL { .type = ARM_CP_SENTINEL } | ||
63 | +void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, const ARMCPRegInfo *reg, | ||
64 | + void *opaque); | ||
65 | |||
66 | -void define_arm_cp_regs_with_opaque(ARMCPU *cpu, | ||
67 | - const ARMCPRegInfo *regs, void *opaque); | ||
68 | -void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
69 | - const ARMCPRegInfo *regs, void *opaque); | ||
70 | -static inline void define_arm_cp_regs(ARMCPU *cpu, const ARMCPRegInfo *regs) | ||
71 | -{ | ||
72 | - define_arm_cp_regs_with_opaque(cpu, regs, 0); | ||
73 | -} | ||
74 | static inline void define_one_arm_cp_reg(ARMCPU *cpu, const ARMCPRegInfo *regs) | ||
75 | { | ||
76 | - define_one_arm_cp_reg_with_opaque(cpu, regs, 0); | ||
77 | + define_one_arm_cp_reg_with_opaque(cpu, regs, NULL); | ||
78 | } | ||
79 | + | ||
80 | +void define_arm_cp_regs_with_opaque_len(ARMCPU *cpu, const ARMCPRegInfo *regs, | ||
81 | + void *opaque, size_t len); | ||
82 | + | ||
83 | +#define define_arm_cp_regs_with_opaque(CPU, REGS, OPAQUE) \ | ||
84 | + do { \ | ||
85 | + QEMU_BUILD_BUG_ON(ARRAY_SIZE(REGS) == 0); \ | ||
86 | + define_arm_cp_regs_with_opaque_len(CPU, REGS, OPAQUE, \ | ||
87 | + ARRAY_SIZE(REGS)); \ | ||
88 | + } while (0) | ||
89 | + | ||
90 | +#define define_arm_cp_regs(CPU, REGS) \ | ||
91 | + define_arm_cp_regs_with_opaque(CPU, REGS, NULL) | ||
92 | + | ||
93 | const ARMCPRegInfo *get_arm_cp_reginfo(GHashTable *cpregs, uint32_t encoded_cp); | ||
94 | |||
95 | /* | ||
96 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMCPRegUserSpaceInfo { | ||
97 | uint64_t fixed_bits; | ||
98 | } ARMCPRegUserSpaceInfo; | ||
99 | |||
100 | -#define REGUSERINFO_SENTINEL { .name = NULL } | ||
101 | +void modify_arm_cp_regs_with_len(ARMCPRegInfo *regs, size_t regs_len, | ||
102 | + const ARMCPRegUserSpaceInfo *mods, | ||
103 | + size_t mods_len); | ||
104 | |||
105 | -void modify_arm_cp_regs(ARMCPRegInfo *regs, const ARMCPRegUserSpaceInfo *mods); | ||
106 | +#define modify_arm_cp_regs(REGS, MODS) \ | ||
107 | + do { \ | ||
108 | + QEMU_BUILD_BUG_ON(ARRAY_SIZE(REGS) == 0); \ | ||
109 | + QEMU_BUILD_BUG_ON(ARRAY_SIZE(MODS) == 0); \ | ||
110 | + modify_arm_cp_regs_with_len(REGS, ARRAY_SIZE(REGS), \ | ||
111 | + MODS, ARRAY_SIZE(MODS)); \ | ||
112 | + } while (0) | ||
113 | |||
114 | /* CPWriteFn that can be used to implement writes-ignored behaviour */ | ||
115 | void arm_cp_write_ignore(CPUARMState *env, const ARMCPRegInfo *ri, | ||
116 | diff --git a/hw/arm/pxa2xx.c b/hw/arm/pxa2xx.c | ||
117 | index XXXXXXX..XXXXXXX 100644 | ||
118 | --- a/hw/arm/pxa2xx.c | ||
119 | +++ b/hw/arm/pxa2xx.c | ||
120 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pxa_cp_reginfo[] = { | ||
121 | { .name = "PWRMODE", .cp = 14, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 0, | ||
122 | .access = PL1_RW, .type = ARM_CP_IO, | ||
123 | .readfn = arm_cp_read_zero, .writefn = pxa2xx_pwrmode_write }, | ||
124 | - REGINFO_SENTINEL | ||
125 | }; | ||
126 | |||
127 | static void pxa2xx_setup_cp14(PXA2xxState *s) | ||
128 | diff --git a/hw/arm/pxa2xx_pic.c b/hw/arm/pxa2xx_pic.c | ||
129 | index XXXXXXX..XXXXXXX 100644 | ||
130 | --- a/hw/arm/pxa2xx_pic.c | ||
131 | +++ b/hw/arm/pxa2xx_pic.c | ||
132 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pxa_pic_cp_reginfo[] = { | ||
133 | REGINFO_FOR_PIC_CP("ICLR2", 8), | ||
134 | REGINFO_FOR_PIC_CP("ICFP2", 9), | ||
135 | REGINFO_FOR_PIC_CP("ICPR2", 0xa), | ||
136 | - REGINFO_SENTINEL | ||
137 | }; | ||
138 | |||
139 | static const MemoryRegionOps pxa2xx_pic_ops = { | ||
140 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c | ||
141 | index XXXXXXX..XXXXXXX 100644 | ||
142 | --- a/hw/intc/arm_gicv3_cpuif.c | ||
143 | +++ b/hw/intc/arm_gicv3_cpuif.c | ||
144 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo gicv3_cpuif_reginfo[] = { | ||
145 | .readfn = icc_igrpen1_el3_read, | ||
146 | .writefn = icc_igrpen1_el3_write, | ||
147 | }, | ||
148 | - REGINFO_SENTINEL | ||
149 | }; | ||
150 | |||
151 | static uint64_t ich_ap_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
152 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo gicv3_cpuif_hcr_reginfo[] = { | ||
153 | .readfn = ich_vmcr_read, | ||
154 | .writefn = ich_vmcr_write, | ||
155 | }, | ||
156 | - REGINFO_SENTINEL | ||
157 | }; | ||
158 | |||
159 | static const ARMCPRegInfo gicv3_cpuif_ich_apxr1_reginfo[] = { | ||
160 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo gicv3_cpuif_ich_apxr1_reginfo[] = { | ||
161 | .readfn = ich_ap_read, | ||
162 | .writefn = ich_ap_write, | ||
163 | }, | ||
164 | - REGINFO_SENTINEL | ||
165 | }; | ||
166 | |||
167 | static const ARMCPRegInfo gicv3_cpuif_ich_apxr23_reginfo[] = { | ||
168 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo gicv3_cpuif_ich_apxr23_reginfo[] = { | ||
169 | .readfn = ich_ap_read, | ||
170 | .writefn = ich_ap_write, | ||
171 | }, | ||
172 | - REGINFO_SENTINEL | ||
173 | }; | ||
174 | |||
175 | static void gicv3_cpuif_el_change_hook(ARMCPU *cpu, void *opaque) | ||
176 | @@ -XXX,XX +XXX,XX @@ void gicv3_init_cpuif(GICv3State *s) | ||
177 | .readfn = ich_lr_read, | ||
178 | .writefn = ich_lr_write, | ||
179 | }, | ||
180 | - REGINFO_SENTINEL | ||
181 | }; | ||
182 | define_arm_cp_regs(cpu, lr_regset); | ||
183 | } | ||
184 | diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c | ||
185 | index XXXXXXX..XXXXXXX 100644 | ||
186 | --- a/hw/intc/arm_gicv3_kvm.c | ||
187 | +++ b/hw/intc/arm_gicv3_kvm.c | ||
188 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo gicv3_cpuif_reginfo[] = { | ||
189 | */ | ||
190 | .resetfn = arm_gicv3_icc_reset, | ||
191 | }, | ||
192 | - REGINFO_SENTINEL | ||
193 | }; | ||
194 | |||
195 | /** | ||
196 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
197 | index XXXXXXX..XXXXXXX 100644 | ||
198 | --- a/target/arm/cpu64.c | ||
199 | +++ b/target/arm/cpu64.c | ||
200 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cortex_a72_a57_a53_cp_reginfo[] = { | ||
201 | { .name = "L2MERRSR", | ||
202 | .cp = 15, .opc1 = 3, .crm = 15, | ||
203 | .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
204 | - REGINFO_SENTINEL | ||
205 | }; | ||
206 | |||
207 | static void aarch64_a57_initfn(Object *obj) | ||
208 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
209 | index XXXXXXX..XXXXXXX 100644 | ||
210 | --- a/target/arm/cpu_tcg.c | ||
211 | +++ b/target/arm/cpu_tcg.c | ||
212 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cortexa8_cp_reginfo[] = { | ||
213 | .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
214 | { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2, | ||
215 | .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
216 | - REGINFO_SENTINEL | ||
217 | }; | ||
218 | |||
219 | static void cortex_a8_initfn(Object *obj) | ||
220 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cortexa9_cp_reginfo[] = { | ||
221 | .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, | ||
222 | { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2, | ||
223 | .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, | ||
224 | - REGINFO_SENTINEL | ||
225 | }; | ||
226 | |||
227 | static void cortex_a9_initfn(Object *obj) | ||
228 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cortexa15_cp_reginfo[] = { | ||
229 | #endif | ||
230 | { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3, | ||
231 | .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
232 | - REGINFO_SENTINEL | ||
233 | }; | ||
234 | |||
235 | static void cortex_a7_initfn(Object *obj) | ||
236 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cortexr5_cp_reginfo[] = { | ||
237 | .access = PL1_RW, .type = ARM_CP_CONST }, | ||
238 | { .name = "DCACHE_INVAL", .cp = 15, .opc1 = 0, .crn = 15, .crm = 5, | ||
239 | .opc2 = 0, .access = PL1_W, .type = ARM_CP_NOP }, | ||
240 | - REGINFO_SENTINEL | ||
241 | }; | ||
242 | |||
243 | static void cortex_r5_initfn(Object *obj) | ||
244 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
245 | index XXXXXXX..XXXXXXX 100644 | ||
246 | --- a/target/arm/helper.c | ||
247 | +++ b/target/arm/helper.c | ||
248 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cp_reginfo[] = { | ||
249 | .secure = ARM_CP_SECSTATE_S, | ||
250 | .fieldoffset = offsetof(CPUARMState, cp15.contextidr_s), | ||
251 | .resetvalue = 0, .writefn = contextidr_write, .raw_writefn = raw_write, }, | ||
252 | - REGINFO_SENTINEL | ||
253 | }; | ||
254 | |||
255 | static const ARMCPRegInfo not_v8_cp_reginfo[] = { | ||
256 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v8_cp_reginfo[] = { | ||
257 | { .name = "CACHEMAINT", .cp = 15, .crn = 7, .crm = CP_ANY, | ||
258 | .opc1 = 0, .opc2 = CP_ANY, .access = PL1_W, | ||
259 | .type = ARM_CP_NOP | ARM_CP_OVERRIDE }, | ||
260 | - REGINFO_SENTINEL | ||
261 | }; | ||
262 | |||
263 | static const ARMCPRegInfo not_v6_cp_reginfo[] = { | ||
264 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v6_cp_reginfo[] = { | ||
265 | */ | ||
266 | { .name = "WFI_v5", .cp = 15, .crn = 7, .crm = 8, .opc1 = 0, .opc2 = 2, | ||
267 | .access = PL1_W, .type = ARM_CP_WFI }, | ||
268 | - REGINFO_SENTINEL | ||
269 | }; | ||
270 | |||
271 | static const ARMCPRegInfo not_v7_cp_reginfo[] = { | ||
272 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v7_cp_reginfo[] = { | ||
273 | .opc1 = 0, .opc2 = 0, .access = PL1_RW, .type = ARM_CP_NOP }, | ||
274 | { .name = "NMRR", .cp = 15, .crn = 10, .crm = 2, | ||
275 | .opc1 = 0, .opc2 = 1, .access = PL1_RW, .type = ARM_CP_NOP }, | ||
276 | - REGINFO_SENTINEL | ||
277 | }; | ||
278 | |||
279 | static void cpacr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
280 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6_cp_reginfo[] = { | ||
281 | .crn = 1, .crm = 0, .opc1 = 0, .opc2 = 2, .accessfn = cpacr_access, | ||
282 | .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.cpacr_el1), | ||
283 | .resetfn = cpacr_reset, .writefn = cpacr_write, .readfn = cpacr_read }, | ||
284 | - REGINFO_SENTINEL | ||
285 | }; | ||
286 | |||
287 | typedef struct pm_event { | ||
288 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
289 | { .name = "TLBIMVAA", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 3, | ||
290 | .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | ||
291 | .writefn = tlbimvaa_write }, | ||
292 | - REGINFO_SENTINEL | ||
293 | }; | ||
294 | |||
295 | static const ARMCPRegInfo v7mp_cp_reginfo[] = { | ||
296 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7mp_cp_reginfo[] = { | ||
297 | { .name = "TLBIMVAAIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 3, | ||
298 | .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | ||
299 | .writefn = tlbimvaa_is_write }, | ||
300 | - REGINFO_SENTINEL | ||
301 | }; | ||
302 | |||
303 | static const ARMCPRegInfo pmovsset_cp_reginfo[] = { | ||
304 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pmovsset_cp_reginfo[] = { | ||
305 | .fieldoffset = offsetof(CPUARMState, cp15.c9_pmovsr), | ||
306 | .writefn = pmovsset_write, | ||
307 | .raw_writefn = raw_write }, | ||
308 | - REGINFO_SENTINEL | ||
309 | }; | ||
310 | |||
311 | static void teecr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
312 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo t2ee_cp_reginfo[] = { | ||
313 | { .name = "TEEHBR", .cp = 14, .crn = 1, .crm = 0, .opc1 = 6, .opc2 = 0, | ||
314 | .access = PL0_RW, .fieldoffset = offsetof(CPUARMState, teehbr), | ||
315 | .accessfn = teehbr_access, .resetvalue = 0 }, | ||
316 | - REGINFO_SENTINEL | ||
317 | }; | ||
318 | |||
319 | static const ARMCPRegInfo v6k_cp_reginfo[] = { | ||
320 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6k_cp_reginfo[] = { | ||
321 | .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.tpidrprw_s), | ||
322 | offsetoflow32(CPUARMState, cp15.tpidrprw_ns) }, | ||
323 | .resetvalue = 0 }, | ||
324 | - REGINFO_SENTINEL | ||
325 | }; | ||
326 | |||
327 | #ifndef CONFIG_USER_ONLY | ||
328 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | ||
329 | .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_SEC].cval), | ||
330 | .writefn = gt_sec_cval_write, .raw_writefn = raw_write, | ||
331 | }, | ||
332 | - REGINFO_SENTINEL | ||
333 | }; | ||
334 | |||
335 | static CPAccessResult e2h_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
336 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | ||
337 | .access = PL0_R, .type = ARM_CP_NO_RAW | ARM_CP_IO, | ||
338 | .readfn = gt_virt_cnt_read, | ||
339 | }, | ||
340 | - REGINFO_SENTINEL | ||
341 | }; | ||
342 | |||
343 | #endif | ||
344 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo vapa_cp_reginfo[] = { | ||
345 | .access = PL1_W, .accessfn = ats_access, | ||
346 | .writefn = ats_write, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC }, | ||
347 | #endif | ||
348 | - REGINFO_SENTINEL | ||
349 | }; | ||
350 | |||
351 | /* Return basic MPU access permission bits. */ | ||
352 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pmsav7_cp_reginfo[] = { | ||
353 | .fieldoffset = offsetof(CPUARMState, pmsav7.rnr[M_REG_NS]), | ||
354 | .writefn = pmsav7_rgnr_write, | ||
355 | .resetfn = arm_cp_reset_ignore }, | ||
356 | - REGINFO_SENTINEL | ||
357 | }; | ||
358 | |||
359 | static const ARMCPRegInfo pmsav5_cp_reginfo[] = { | ||
360 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pmsav5_cp_reginfo[] = { | ||
361 | { .name = "946_PRBS7", .cp = 15, .crn = 6, .crm = 7, .opc1 = 0, | ||
362 | .opc2 = CP_ANY, .access = PL1_RW, .resetvalue = 0, | ||
363 | .fieldoffset = offsetof(CPUARMState, cp15.c6_region[7]) }, | ||
364 | - REGINFO_SENTINEL | ||
365 | }; | ||
366 | |||
367 | static void vmsa_ttbcr_raw_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
368 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo vmsa_pmsa_cp_reginfo[] = { | ||
369 | .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
370 | .fieldoffset = offsetof(CPUARMState, cp15.far_el[1]), | ||
371 | .resetvalue = 0, }, | ||
372 | - REGINFO_SENTINEL | ||
373 | }; | ||
374 | |||
375 | static const ARMCPRegInfo vmsa_cp_reginfo[] = { | ||
376 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo vmsa_cp_reginfo[] = { | ||
377 | /* No offsetoflow32 -- pass the entire TCR to writefn/raw_writefn. */ | ||
378 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.tcr_el[3]), | ||
379 | offsetof(CPUARMState, cp15.tcr_el[1])} }, | ||
380 | - REGINFO_SENTINEL | ||
381 | }; | ||
382 | |||
383 | /* Note that unlike TTBCR, writing to TTBCR2 does not require flushing | ||
384 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo omap_cp_reginfo[] = { | ||
385 | { .name = "C9", .cp = 15, .crn = 9, | ||
386 | .crm = CP_ANY, .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_RW, | ||
387 | .type = ARM_CP_CONST | ARM_CP_OVERRIDE, .resetvalue = 0 }, | ||
388 | - REGINFO_SENTINEL | ||
389 | }; | ||
390 | |||
391 | static void xscale_cpar_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
392 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo xscale_cp_reginfo[] = { | ||
393 | { .name = "XSCALE_UNLOCK_DCACHE", | ||
394 | .cp = 15, .opc1 = 0, .crn = 9, .crm = 2, .opc2 = 1, | ||
395 | .access = PL1_W, .type = ARM_CP_NOP }, | ||
396 | - REGINFO_SENTINEL | ||
397 | }; | ||
398 | |||
399 | static const ARMCPRegInfo dummy_c15_cp_reginfo[] = { | ||
400 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo dummy_c15_cp_reginfo[] = { | ||
401 | .access = PL1_RW, | ||
402 | .type = ARM_CP_CONST | ARM_CP_NO_RAW | ARM_CP_OVERRIDE, | ||
403 | .resetvalue = 0 }, | ||
404 | - REGINFO_SENTINEL | ||
405 | }; | ||
406 | |||
407 | static const ARMCPRegInfo cache_dirty_status_cp_reginfo[] = { | ||
408 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cache_dirty_status_cp_reginfo[] = { | ||
409 | { .name = "CDSR", .cp = 15, .crn = 7, .crm = 10, .opc1 = 0, .opc2 = 6, | ||
410 | .access = PL1_R, .type = ARM_CP_CONST | ARM_CP_NO_RAW, | ||
411 | .resetvalue = 0 }, | ||
412 | - REGINFO_SENTINEL | ||
413 | }; | ||
414 | |||
415 | static const ARMCPRegInfo cache_block_ops_cp_reginfo[] = { | ||
416 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cache_block_ops_cp_reginfo[] = { | ||
417 | .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, | ||
418 | { .name = "CIDCR", .cp = 15, .crm = 14, .opc1 = 0, | ||
419 | .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, | ||
420 | - REGINFO_SENTINEL | ||
421 | }; | ||
422 | |||
423 | static const ARMCPRegInfo cache_test_clean_cp_reginfo[] = { | ||
424 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cache_test_clean_cp_reginfo[] = { | ||
425 | { .name = "TCI_DCACHE", .cp = 15, .crn = 7, .crm = 14, .opc1 = 0, .opc2 = 3, | ||
426 | .access = PL0_R, .type = ARM_CP_CONST | ARM_CP_NO_RAW, | ||
427 | .resetvalue = (1 << 30) }, | ||
428 | - REGINFO_SENTINEL | ||
429 | }; | ||
430 | |||
431 | static const ARMCPRegInfo strongarm_cp_reginfo[] = { | ||
432 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo strongarm_cp_reginfo[] = { | ||
433 | .crm = CP_ANY, .opc1 = CP_ANY, .opc2 = CP_ANY, | ||
434 | .access = PL1_RW, .resetvalue = 0, | ||
435 | .type = ARM_CP_CONST | ARM_CP_OVERRIDE | ARM_CP_NO_RAW }, | ||
436 | - REGINFO_SENTINEL | ||
437 | }; | ||
438 | |||
439 | static uint64_t midr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
440 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo lpae_cp_reginfo[] = { | ||
441 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.ttbr1_s), | ||
442 | offsetof(CPUARMState, cp15.ttbr1_ns) }, | ||
443 | .writefn = vmsa_ttbr_write, }, | ||
444 | - REGINFO_SENTINEL | ||
445 | }; | ||
446 | |||
447 | static uint64_t aa64_fpcr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
448 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
449 | .access = PL1_RW, .accessfn = access_trap_aa32s_el1, | ||
450 | .writefn = sdcr_write, | ||
451 | .fieldoffset = offsetoflow32(CPUARMState, cp15.mdcr_el3) }, | ||
452 | - REGINFO_SENTINEL | ||
453 | }; | ||
454 | |||
455 | /* Used to describe the behaviour of EL2 regs when EL2 does not exist. */ | ||
456 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el3_no_el2_cp_reginfo[] = { | ||
457 | .type = ARM_CP_CONST, | ||
458 | .cp = 15, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 2, | ||
459 | .access = PL2_RW, .resetvalue = 0 }, | ||
460 | - REGINFO_SENTINEL | ||
461 | }; | ||
462 | |||
463 | /* Ditto, but for registers which exist in ARMv8 but not v7 */ | ||
464 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el3_no_el2_v8_cp_reginfo[] = { | ||
465 | .cp = 15, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 4, | ||
466 | .access = PL2_RW, | ||
467 | .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
468 | - REGINFO_SENTINEL | ||
469 | }; | ||
470 | |||
471 | static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) | ||
472 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
473 | .cp = 15, .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 3, | ||
474 | .access = PL2_RW, | ||
475 | .fieldoffset = offsetof(CPUARMState, cp15.hstr_el2) }, | ||
476 | - REGINFO_SENTINEL | ||
477 | }; | ||
478 | |||
479 | static const ARMCPRegInfo el2_v8_cp_reginfo[] = { | ||
480 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_v8_cp_reginfo[] = { | ||
481 | .access = PL2_RW, | ||
482 | .fieldoffset = offsetofhigh32(CPUARMState, cp15.hcr_el2), | ||
483 | .writefn = hcr_writehigh }, | ||
484 | - REGINFO_SENTINEL | ||
485 | }; | ||
486 | |||
487 | static CPAccessResult sel2_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
488 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_sec_cp_reginfo[] = { | ||
489 | .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 6, .opc2 = 2, | ||
490 | .access = PL2_RW, .accessfn = sel2_access, | ||
491 | .fieldoffset = offsetof(CPUARMState, cp15.vstcr_el2) }, | ||
492 | - REGINFO_SENTINEL | ||
493 | }; | ||
494 | |||
495 | static CPAccessResult nsacr_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
496 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el3_cp_reginfo[] = { | ||
497 | .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 7, .opc2 = 5, | ||
498 | .access = PL3_W, .type = ARM_CP_NO_RAW, | ||
499 | .writefn = tlbi_aa64_vae3_write }, | ||
500 | - REGINFO_SENTINEL | ||
501 | }; | ||
502 | |||
503 | #ifndef CONFIG_USER_ONLY | ||
504 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_cp_reginfo[] = { | ||
505 | .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 0, | ||
506 | .access = PL1_RW, .accessfn = access_tda, | ||
507 | .type = ARM_CP_NOP }, | ||
508 | - REGINFO_SENTINEL | ||
509 | }; | ||
510 | |||
511 | static const ARMCPRegInfo debug_lpae_cp_reginfo[] = { | ||
512 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_lpae_cp_reginfo[] = { | ||
513 | .access = PL0_R, .type = ARM_CP_CONST|ARM_CP_64BIT, .resetvalue = 0 }, | ||
514 | { .name = "DBGDSAR", .cp = 14, .crm = 2, .opc1 = 0, | ||
515 | .access = PL0_R, .type = ARM_CP_CONST|ARM_CP_64BIT, .resetvalue = 0 }, | ||
516 | - REGINFO_SENTINEL | ||
517 | }; | ||
518 | |||
519 | /* Return the exception level to which exceptions should be taken | ||
520 | @@ -XXX,XX +XXX,XX @@ static void define_debug_regs(ARMCPU *cpu) | ||
521 | .fieldoffset = offsetof(CPUARMState, cp15.dbgbcr[i]), | ||
522 | .writefn = dbgbcr_write, .raw_writefn = raw_write | ||
523 | }, | ||
524 | - REGINFO_SENTINEL | ||
525 | }; | ||
526 | define_arm_cp_regs(cpu, dbgregs); | ||
22 | } | 527 | } |
23 | 528 | @@ -XXX,XX +XXX,XX @@ static void define_debug_regs(ARMCPU *cpu) | |
24 | return ret; | 529 | .fieldoffset = offsetof(CPUARMState, cp15.dbgwcr[i]), |
25 | @@ -XXX,XX +XXX,XX @@ static void digic_uart_write(void *opaque, hwaddr addr, uint64_t value, | 530 | .writefn = dbgwcr_write, .raw_writefn = raw_write |
26 | default: | 531 | }, |
27 | qemu_log_mask(LOG_UNIMP, | 532 | - REGINFO_SENTINEL |
28 | "digic-uart: write access to unknown register 0x" | 533 | }; |
29 | - TARGET_FMT_plx, addr << 2); | 534 | define_arm_cp_regs(cpu, dbgregs); |
30 | + TARGET_FMT_plx "\n", addr << 2); | 535 | } |
536 | @@ -XXX,XX +XXX,XX @@ static void define_pmu_regs(ARMCPU *cpu) | ||
537 | .type = ARM_CP_IO, | ||
538 | .readfn = pmevtyper_readfn, .writefn = pmevtyper_writefn, | ||
539 | .raw_writefn = pmevtyper_rawwrite }, | ||
540 | - REGINFO_SENTINEL | ||
541 | }; | ||
542 | define_arm_cp_regs(cpu, pmev_regs); | ||
543 | g_free(pmevcntr_name); | ||
544 | @@ -XXX,XX +XXX,XX @@ static void define_pmu_regs(ARMCPU *cpu) | ||
545 | .cp = 15, .opc1 = 0, .crn = 9, .crm = 14, .opc2 = 5, | ||
546 | .access = PL0_R, .accessfn = pmreg_access, .type = ARM_CP_CONST, | ||
547 | .resetvalue = extract64(cpu->pmceid1, 32, 32) }, | ||
548 | - REGINFO_SENTINEL | ||
549 | }; | ||
550 | define_arm_cp_regs(cpu, v81_pmu_regs); | ||
551 | } | ||
552 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo lor_reginfo[] = { | ||
553 | .opc0 = 3, .opc1 = 0, .crn = 10, .crm = 4, .opc2 = 7, | ||
554 | .access = PL1_R, .accessfn = access_lor_ns, | ||
555 | .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
556 | - REGINFO_SENTINEL | ||
557 | }; | ||
558 | |||
559 | #ifdef TARGET_AARCH64 | ||
560 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pauth_reginfo[] = { | ||
561 | .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 1, .opc2 = 3, | ||
562 | .access = PL1_RW, .accessfn = access_pauth, | ||
563 | .fieldoffset = offsetof(CPUARMState, keys.apib.hi) }, | ||
564 | - REGINFO_SENTINEL | ||
565 | }; | ||
566 | |||
567 | static const ARMCPRegInfo tlbirange_reginfo[] = { | ||
568 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbirange_reginfo[] = { | ||
569 | .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 6, .opc2 = 5, | ||
570 | .access = PL3_W, .type = ARM_CP_NO_RAW, | ||
571 | .writefn = tlbi_aa64_rvae3_write }, | ||
572 | - REGINFO_SENTINEL | ||
573 | }; | ||
574 | |||
575 | static const ARMCPRegInfo tlbios_reginfo[] = { | ||
576 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbios_reginfo[] = { | ||
577 | .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 1, .opc2 = 5, | ||
578 | .access = PL3_W, .type = ARM_CP_NO_RAW, | ||
579 | .writefn = tlbi_aa64_vae3is_write }, | ||
580 | - REGINFO_SENTINEL | ||
581 | }; | ||
582 | |||
583 | static uint64_t rndr_readfn(CPUARMState *env, const ARMCPRegInfo *ri) | ||
584 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo rndr_reginfo[] = { | ||
585 | .type = ARM_CP_NO_RAW | ARM_CP_SUPPRESS_TB_END | ARM_CP_IO, | ||
586 | .opc0 = 3, .opc1 = 3, .crn = 2, .crm = 4, .opc2 = 1, | ||
587 | .access = PL0_R, .readfn = rndr_readfn }, | ||
588 | - REGINFO_SENTINEL | ||
589 | }; | ||
590 | |||
591 | #ifndef CONFIG_USER_ONLY | ||
592 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo dcpop_reg[] = { | ||
593 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 12, .opc2 = 1, | ||
594 | .access = PL0_W, .type = ARM_CP_NO_RAW | ARM_CP_SUPPRESS_TB_END, | ||
595 | .accessfn = aa64_cacheop_poc_access, .writefn = dccvap_writefn }, | ||
596 | - REGINFO_SENTINEL | ||
597 | }; | ||
598 | |||
599 | static const ARMCPRegInfo dcpodp_reg[] = { | ||
600 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo dcpodp_reg[] = { | ||
601 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 13, .opc2 = 1, | ||
602 | .access = PL0_W, .type = ARM_CP_NO_RAW | ARM_CP_SUPPRESS_TB_END, | ||
603 | .accessfn = aa64_cacheop_poc_access, .writefn = dccvap_writefn }, | ||
604 | - REGINFO_SENTINEL | ||
605 | }; | ||
606 | #endif /*CONFIG_USER_ONLY*/ | ||
607 | |||
608 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo mte_reginfo[] = { | ||
609 | { .name = "DC_CIGDSW", .state = ARM_CP_STATE_AA64, | ||
610 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 6, | ||
611 | .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, | ||
612 | - REGINFO_SENTINEL | ||
613 | }; | ||
614 | |||
615 | static const ARMCPRegInfo mte_tco_ro_reginfo[] = { | ||
616 | { .name = "TCO", .state = ARM_CP_STATE_AA64, | ||
617 | .opc0 = 3, .opc1 = 3, .crn = 4, .crm = 2, .opc2 = 7, | ||
618 | .type = ARM_CP_CONST, .access = PL0_RW, }, | ||
619 | - REGINFO_SENTINEL | ||
620 | }; | ||
621 | |||
622 | static const ARMCPRegInfo mte_el0_cacheop_reginfo[] = { | ||
623 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo mte_el0_cacheop_reginfo[] = { | ||
624 | .accessfn = aa64_zva_access, | ||
625 | #endif | ||
626 | }, | ||
627 | - REGINFO_SENTINEL | ||
628 | }; | ||
629 | |||
630 | #endif | ||
631 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo predinv_reginfo[] = { | ||
632 | { .name = "CPPRCTX", .state = ARM_CP_STATE_AA32, | ||
633 | .cp = 15, .opc1 = 0, .crn = 7, .crm = 3, .opc2 = 7, | ||
634 | .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv }, | ||
635 | - REGINFO_SENTINEL | ||
636 | }; | ||
637 | |||
638 | static uint64_t ccsidr2_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
639 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo ccsidr2_reginfo[] = { | ||
640 | .access = PL1_R, | ||
641 | .accessfn = access_aa64_tid2, | ||
642 | .readfn = ccsidr2_read, .type = ARM_CP_NO_RAW }, | ||
643 | - REGINFO_SENTINEL | ||
644 | }; | ||
645 | |||
646 | static CPAccessResult access_aa64_tid3(CPUARMState *env, const ARMCPRegInfo *ri, | ||
647 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo jazelle_regs[] = { | ||
648 | .cp = 14, .crn = 2, .crm = 0, .opc1 = 7, .opc2 = 0, | ||
649 | .accessfn = access_joscr_jmcr, | ||
650 | .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
651 | - REGINFO_SENTINEL | ||
652 | }; | ||
653 | |||
654 | static const ARMCPRegInfo vhe_reginfo[] = { | ||
655 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo vhe_reginfo[] = { | ||
656 | .access = PL2_RW, .accessfn = e2h_access, | ||
657 | .writefn = gt_virt_cval_write, .raw_writefn = raw_write }, | ||
658 | #endif | ||
659 | - REGINFO_SENTINEL | ||
660 | }; | ||
661 | |||
662 | #ifndef CONFIG_USER_ONLY | ||
663 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo ats1e1_reginfo[] = { | ||
664 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 9, .opc2 = 1, | ||
665 | .access = PL1_W, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC, | ||
666 | .writefn = ats_write64 }, | ||
667 | - REGINFO_SENTINEL | ||
668 | }; | ||
669 | |||
670 | static const ARMCPRegInfo ats1cp_reginfo[] = { | ||
671 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo ats1cp_reginfo[] = { | ||
672 | .cp = 15, .opc1 = 0, .crn = 7, .crm = 9, .opc2 = 1, | ||
673 | .access = PL1_W, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC, | ||
674 | .writefn = ats_write }, | ||
675 | - REGINFO_SENTINEL | ||
676 | }; | ||
677 | #endif | ||
678 | |||
679 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo actlr2_hactlr2_reginfo[] = { | ||
680 | .cp = 15, .opc1 = 4, .crn = 1, .crm = 0, .opc2 = 3, | ||
681 | .access = PL2_RW, .type = ARM_CP_CONST, | ||
682 | .resetvalue = 0 }, | ||
683 | - REGINFO_SENTINEL | ||
684 | }; | ||
685 | |||
686 | void register_cp_regs_for_features(ARMCPU *cpu) | ||
687 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
688 | .access = PL1_R, .type = ARM_CP_CONST, | ||
689 | .accessfn = access_aa32_tid3, | ||
690 | .resetvalue = cpu->isar.id_isar6 }, | ||
691 | - REGINFO_SENTINEL | ||
692 | }; | ||
693 | define_arm_cp_regs(cpu, v6_idregs); | ||
694 | define_arm_cp_regs(cpu, v6_cp_reginfo); | ||
695 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
696 | .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 12, .opc2 = 7, | ||
697 | .access = PL0_R, .accessfn = pmreg_access, .type = ARM_CP_CONST, | ||
698 | .resetvalue = cpu->pmceid1 }, | ||
699 | - REGINFO_SENTINEL | ||
700 | }; | ||
701 | #ifdef CONFIG_USER_ONLY | ||
702 | ARMCPRegUserSpaceInfo v8_user_idregs[] = { | ||
703 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
704 | .exported_bits = 0x000000f0ffffffff }, | ||
705 | { .name = "ID_AA64ISAR*_EL1_RESERVED", | ||
706 | .is_glob = true }, | ||
707 | - REGUSERINFO_SENTINEL | ||
708 | }; | ||
709 | modify_arm_cp_regs(v8_idregs, v8_user_idregs); | ||
710 | #endif | ||
711 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
712 | .access = PL2_RW, | ||
713 | .resetvalue = vmpidr_def, | ||
714 | .fieldoffset = offsetof(CPUARMState, cp15.vmpidr_el2) }, | ||
715 | - REGINFO_SENTINEL | ||
716 | }; | ||
717 | define_arm_cp_regs(cpu, vpidr_regs); | ||
718 | define_arm_cp_regs(cpu, el2_cp_reginfo); | ||
719 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
720 | .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
721 | .type = ARM_CP_NO_RAW, | ||
722 | .writefn = arm_cp_write_ignore, .readfn = mpidr_read }, | ||
723 | - REGINFO_SENTINEL | ||
724 | }; | ||
725 | define_arm_cp_regs(cpu, vpidr_regs); | ||
726 | define_arm_cp_regs(cpu, el3_no_el2_cp_reginfo); | ||
727 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
728 | .raw_writefn = raw_write, .writefn = sctlr_write, | ||
729 | .fieldoffset = offsetof(CPUARMState, cp15.sctlr_el[3]), | ||
730 | .resetvalue = cpu->reset_sctlr }, | ||
731 | - REGINFO_SENTINEL | ||
732 | }; | ||
733 | |||
734 | define_arm_cp_regs(cpu, el3_regs); | ||
735 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
736 | { .name = "DUMMY", | ||
737 | .cp = 15, .crn = 0, .crm = 7, .opc1 = 0, .opc2 = CP_ANY, | ||
738 | .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
739 | - REGINFO_SENTINEL | ||
740 | }; | ||
741 | ARMCPRegInfo id_v8_midr_cp_reginfo[] = { | ||
742 | { .name = "MIDR_EL1", .state = ARM_CP_STATE_BOTH, | ||
743 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
744 | .access = PL1_R, | ||
745 | .accessfn = access_aa64_tid1, | ||
746 | .type = ARM_CP_CONST, .resetvalue = cpu->revidr }, | ||
747 | - REGINFO_SENTINEL | ||
748 | }; | ||
749 | ARMCPRegInfo id_cp_reginfo[] = { | ||
750 | /* These are common to v8 and pre-v8 */ | ||
751 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
752 | .access = PL1_R, | ||
753 | .accessfn = access_aa32_tid1, | ||
754 | .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
755 | - REGINFO_SENTINEL | ||
756 | }; | ||
757 | /* TLBTR is specific to VMSA */ | ||
758 | ARMCPRegInfo id_tlbtr_reginfo = { | ||
759 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
760 | { .name = "MIDR_EL1", | ||
761 | .exported_bits = 0x00000000ffffffff }, | ||
762 | { .name = "REVIDR_EL1" }, | ||
763 | - REGUSERINFO_SENTINEL | ||
764 | }; | ||
765 | modify_arm_cp_regs(id_v8_midr_cp_reginfo, id_v8_user_midr_cp_reginfo); | ||
766 | #endif | ||
767 | if (arm_feature(env, ARM_FEATURE_OMAPCP) || | ||
768 | arm_feature(env, ARM_FEATURE_STRONGARM)) { | ||
769 | - ARMCPRegInfo *r; | ||
770 | + size_t i; | ||
771 | /* Register the blanket "writes ignored" value first to cover the | ||
772 | * whole space. Then update the specific ID registers to allow write | ||
773 | * access, so that they ignore writes rather than causing them to | ||
774 | * UNDEF. | ||
775 | */ | ||
776 | define_one_arm_cp_reg(cpu, &crn0_wi_reginfo); | ||
777 | - for (r = id_pre_v8_midr_cp_reginfo; | ||
778 | - r->type != ARM_CP_SENTINEL; r++) { | ||
779 | - r->access = PL1_RW; | ||
780 | + for (i = 0; i < ARRAY_SIZE(id_pre_v8_midr_cp_reginfo); ++i) { | ||
781 | + id_pre_v8_midr_cp_reginfo[i].access = PL1_RW; | ||
782 | } | ||
783 | - for (r = id_cp_reginfo; r->type != ARM_CP_SENTINEL; r++) { | ||
784 | - r->access = PL1_RW; | ||
785 | + for (i = 0; i < ARRAY_SIZE(id_cp_reginfo); ++i) { | ||
786 | + id_cp_reginfo[i].access = PL1_RW; | ||
787 | } | ||
788 | id_mpuir_reginfo.access = PL1_RW; | ||
789 | id_tlbtr_reginfo.access = PL1_RW; | ||
790 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
791 | { .name = "MPIDR_EL1", .state = ARM_CP_STATE_BOTH, | ||
792 | .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 5, | ||
793 | .access = PL1_R, .readfn = mpidr_read, .type = ARM_CP_NO_RAW }, | ||
794 | - REGINFO_SENTINEL | ||
795 | }; | ||
796 | #ifdef CONFIG_USER_ONLY | ||
797 | ARMCPRegUserSpaceInfo mpidr_user_cp_reginfo[] = { | ||
798 | { .name = "MPIDR_EL1", | ||
799 | .fixed_bits = 0x0000000080000000 }, | ||
800 | - REGUSERINFO_SENTINEL | ||
801 | }; | ||
802 | modify_arm_cp_regs(mpidr_cp_reginfo, mpidr_user_cp_reginfo); | ||
803 | #endif | ||
804 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
805 | .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 0, .opc2 = 1, | ||
806 | .access = PL3_RW, .type = ARM_CP_CONST, | ||
807 | .resetvalue = 0 }, | ||
808 | - REGINFO_SENTINEL | ||
809 | }; | ||
810 | define_arm_cp_regs(cpu, auxcr_reginfo); | ||
811 | if (cpu_isar_feature(aa32_ac2, cpu)) { | ||
812 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
813 | .type = ARM_CP_CONST, | ||
814 | .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 3, .opc2 = 0, | ||
815 | .access = PL1_R, .resetvalue = cpu->reset_cbar }, | ||
816 | - REGINFO_SENTINEL | ||
817 | }; | ||
818 | /* We don't implement a r/w 64 bit CBAR currently */ | ||
819 | assert(arm_feature(env, ARM_FEATURE_CBAR_RO)); | ||
820 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
821 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.vbar_s), | ||
822 | offsetof(CPUARMState, cp15.vbar_ns) }, | ||
823 | .resetvalue = 0 }, | ||
824 | - REGINFO_SENTINEL | ||
825 | }; | ||
826 | define_arm_cp_regs(cpu, vbar_cp_reginfo); | ||
827 | } | ||
828 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
829 | r->writefn); | ||
830 | } | ||
831 | } | ||
832 | - /* Bad type field probably means missing sentinel at end of reg list */ | ||
833 | - assert(cptype_valid(r->type)); | ||
834 | + | ||
835 | for (crm = crmmin; crm <= crmmax; crm++) { | ||
836 | for (opc1 = opc1min; opc1 <= opc1max; opc1++) { | ||
837 | for (opc2 = opc2min; opc2 <= opc2max; opc2++) { | ||
838 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
31 | } | 839 | } |
32 | } | 840 | } |
33 | 841 | ||
34 | diff --git a/hw/timer/digic-timer.c b/hw/timer/digic-timer.c | 842 | -void define_arm_cp_regs_with_opaque(ARMCPU *cpu, |
35 | index XXXXXXX..XXXXXXX 100644 | 843 | - const ARMCPRegInfo *regs, void *opaque) |
36 | --- a/hw/timer/digic-timer.c | 844 | +/* Define a whole list of registers */ |
37 | +++ b/hw/timer/digic-timer.c | 845 | +void define_arm_cp_regs_with_opaque_len(ARMCPU *cpu, const ARMCPRegInfo *regs, |
38 | @@ -XXX,XX +XXX,XX @@ static uint64_t digic_timer_read(void *opaque, hwaddr offset, unsigned size) | 846 | + void *opaque, size_t len) |
39 | default: | 847 | { |
40 | qemu_log_mask(LOG_UNIMP, | 848 | - /* Define a whole list of registers */ |
41 | "digic-timer: read access to unknown register 0x" | 849 | - const ARMCPRegInfo *r; |
42 | - TARGET_FMT_plx, offset); | 850 | - for (r = regs; r->type != ARM_CP_SENTINEL; r++) { |
43 | + TARGET_FMT_plx "\n", offset); | 851 | - define_one_arm_cp_reg_with_opaque(cpu, r, opaque); |
44 | } | 852 | + size_t i; |
45 | 853 | + for (i = 0; i < len; ++i) { | |
46 | return ret; | 854 | + define_one_arm_cp_reg_with_opaque(cpu, regs + i, opaque); |
47 | @@ -XXX,XX +XXX,XX @@ static void digic_timer_write(void *opaque, hwaddr offset, | ||
48 | default: | ||
49 | qemu_log_mask(LOG_UNIMP, | ||
50 | "digic-timer: read access to unknown register 0x" | ||
51 | - TARGET_FMT_plx, offset); | ||
52 | + TARGET_FMT_plx "\n", offset); | ||
53 | } | 855 | } |
54 | } | 856 | } |
55 | 857 | ||
858 | @@ -XXX,XX +XXX,XX @@ void define_arm_cp_regs_with_opaque(ARMCPU *cpu, | ||
859 | * user-space cannot alter any values and dynamic values pertaining to | ||
860 | * execution state are hidden from user space view anyway. | ||
861 | */ | ||
862 | -void modify_arm_cp_regs(ARMCPRegInfo *regs, const ARMCPRegUserSpaceInfo *mods) | ||
863 | +void modify_arm_cp_regs_with_len(ARMCPRegInfo *regs, size_t regs_len, | ||
864 | + const ARMCPRegUserSpaceInfo *mods, | ||
865 | + size_t mods_len) | ||
866 | { | ||
867 | - const ARMCPRegUserSpaceInfo *m; | ||
868 | - ARMCPRegInfo *r; | ||
869 | - | ||
870 | - for (m = mods; m->name; m++) { | ||
871 | + for (size_t mi = 0; mi < mods_len; ++mi) { | ||
872 | + const ARMCPRegUserSpaceInfo *m = mods + mi; | ||
873 | GPatternSpec *pat = NULL; | ||
874 | + | ||
875 | if (m->is_glob) { | ||
876 | pat = g_pattern_spec_new(m->name); | ||
877 | } | ||
878 | - for (r = regs; r->type != ARM_CP_SENTINEL; r++) { | ||
879 | + for (size_t ri = 0; ri < regs_len; ++ri) { | ||
880 | + ARMCPRegInfo *r = regs + ri; | ||
881 | + | ||
882 | if (pat && g_pattern_match_string(pat, r->name)) { | ||
883 | r->type = ARM_CP_CONST; | ||
884 | r->access = PL0U_R; | ||
56 | -- | 885 | -- |
57 | 2.17.1 | 886 | 2.25.1 |
58 | 887 | ||
59 | 888 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | These particular data structures are not modified at runtime. |
4 | Message-id: 20180606191801.6331-1-f4bug@amsat.org | 4 | |
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220501055028.646596-5-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | Makefile.objs | 1 + | 11 | target/arm/helper.c | 16 ++++++++-------- |
9 | hw/i2c/core.c | 25 ++++++++++++++++++------- | 12 | 1 file changed, 8 insertions(+), 8 deletions(-) |
10 | hw/i2c/trace-events | 7 +++++++ | ||
11 | 3 files changed, 26 insertions(+), 7 deletions(-) | ||
12 | create mode 100644 hw/i2c/trace-events | ||
13 | 13 | ||
14 | diff --git a/Makefile.objs b/Makefile.objs | 14 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/Makefile.objs | 16 | --- a/target/arm/helper.c |
17 | +++ b/Makefile.objs | 17 | +++ b/target/arm/helper.c |
18 | @@ -XXX,XX +XXX,XX @@ trace-events-subdirs += hw/char | 18 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
19 | trace-events-subdirs += hw/display | 19 | .resetvalue = cpu->pmceid1 }, |
20 | trace-events-subdirs += hw/dma | 20 | }; |
21 | trace-events-subdirs += hw/hppa | 21 | #ifdef CONFIG_USER_ONLY |
22 | +trace-events-subdirs += hw/i2c | 22 | - ARMCPRegUserSpaceInfo v8_user_idregs[] = { |
23 | trace-events-subdirs += hw/i386 | 23 | + static const ARMCPRegUserSpaceInfo v8_user_idregs[] = { |
24 | trace-events-subdirs += hw/i386/xen | 24 | { .name = "ID_AA64PFR0_EL1", |
25 | trace-events-subdirs += hw/ide | 25 | .exported_bits = 0x000f000f00ff0000, |
26 | diff --git a/hw/i2c/core.c b/hw/i2c/core.c | 26 | .fixed_bits = 0x0000000000000011 }, |
27 | index XXXXXXX..XXXXXXX 100644 | 27 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
28 | --- a/hw/i2c/core.c | 28 | */ |
29 | +++ b/hw/i2c/core.c | 29 | if (arm_feature(env, ARM_FEATURE_EL3)) { |
30 | @@ -XXX,XX +XXX,XX @@ | 30 | if (arm_feature(env, ARM_FEATURE_AARCH64)) { |
31 | 31 | - ARMCPRegInfo nsacr = { | |
32 | #include "qemu/osdep.h" | 32 | + static const ARMCPRegInfo nsacr = { |
33 | #include "hw/i2c/i2c.h" | 33 | .name = "NSACR", .type = ARM_CP_CONST, |
34 | +#include "trace.h" | 34 | .cp = 15, .opc1 = 0, .crn = 1, .crm = 1, .opc2 = 2, |
35 | 35 | .access = PL1_RW, .accessfn = nsacr_access, | |
36 | #define I2C_BROADCAST 0x00 | 36 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
37 | 37 | }; | |
38 | @@ -XXX,XX +XXX,XX @@ int i2c_start_transfer(I2CBus *bus, uint8_t address, int recv) | 38 | define_one_arm_cp_reg(cpu, &nsacr); |
39 | } else { | ||
40 | - ARMCPRegInfo nsacr = { | ||
41 | + static const ARMCPRegInfo nsacr = { | ||
42 | .name = "NSACR", | ||
43 | .cp = 15, .opc1 = 0, .crn = 1, .crm = 1, .opc2 = 2, | ||
44 | .access = PL3_RW | PL1_R, | ||
45 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
46 | } | ||
47 | } else { | ||
48 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
49 | - ARMCPRegInfo nsacr = { | ||
50 | + static const ARMCPRegInfo nsacr = { | ||
51 | .name = "NSACR", .type = ARM_CP_CONST, | ||
52 | .cp = 15, .opc1 = 0, .crn = 1, .crm = 1, .opc2 = 2, | ||
53 | .access = PL1_R, | ||
54 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
55 | .access = PL1_R, .type = ARM_CP_CONST, | ||
56 | .resetvalue = cpu->pmsav7_dregion << 8 | ||
57 | }; | ||
58 | - ARMCPRegInfo crn0_wi_reginfo = { | ||
59 | + static const ARMCPRegInfo crn0_wi_reginfo = { | ||
60 | .name = "CRN0_WI", .cp = 15, .crn = 0, .crm = CP_ANY, | ||
61 | .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_W, | ||
62 | .type = ARM_CP_NOP | ARM_CP_OVERRIDE | ||
63 | }; | ||
64 | #ifdef CONFIG_USER_ONLY | ||
65 | - ARMCPRegUserSpaceInfo id_v8_user_midr_cp_reginfo[] = { | ||
66 | + static const ARMCPRegUserSpaceInfo id_v8_user_midr_cp_reginfo[] = { | ||
67 | { .name = "MIDR_EL1", | ||
68 | .exported_bits = 0x00000000ffffffff }, | ||
69 | { .name = "REVIDR_EL1" }, | ||
70 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
71 | .access = PL1_R, .readfn = mpidr_read, .type = ARM_CP_NO_RAW }, | ||
72 | }; | ||
73 | #ifdef CONFIG_USER_ONLY | ||
74 | - ARMCPRegUserSpaceInfo mpidr_user_cp_reginfo[] = { | ||
75 | + static const ARMCPRegUserSpaceInfo mpidr_user_cp_reginfo[] = { | ||
76 | { .name = "MPIDR_EL1", | ||
77 | .fixed_bits = 0x0000000080000000 }, | ||
78 | }; | ||
79 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
39 | } | 80 | } |
40 | 81 | ||
41 | QLIST_FOREACH(node, &bus->current_devs, next) { | 82 | if (arm_feature(env, ARM_FEATURE_VBAR)) { |
42 | + I2CSlave *s = node->elt; | 83 | - ARMCPRegInfo vbar_cp_reginfo[] = { |
43 | int rv; | 84 | + static const ARMCPRegInfo vbar_cp_reginfo[] = { |
44 | 85 | { .name = "VBAR", .state = ARM_CP_STATE_BOTH, | |
45 | - sc = I2C_SLAVE_GET_CLASS(node->elt); | 86 | .opc0 = 3, .crn = 12, .crm = 0, .opc1 = 0, .opc2 = 0, |
46 | + sc = I2C_SLAVE_GET_CLASS(s); | 87 | .access = PL1_RW, .writefn = vbar_write, |
47 | /* If the bus is already busy, assume this is a repeated | ||
48 | start condition. */ | ||
49 | |||
50 | if (sc->event) { | ||
51 | - rv = sc->event(node->elt, recv ? I2C_START_RECV : I2C_START_SEND); | ||
52 | + trace_i2c_event("start", s->address); | ||
53 | + rv = sc->event(s, recv ? I2C_START_RECV : I2C_START_SEND); | ||
54 | if (rv && !bus->broadcast) { | ||
55 | if (bus_scanned) { | ||
56 | /* First call, terminate the transfer. */ | ||
57 | @@ -XXX,XX +XXX,XX @@ void i2c_end_transfer(I2CBus *bus) | ||
58 | I2CNode *node, *next; | ||
59 | |||
60 | QLIST_FOREACH_SAFE(node, &bus->current_devs, next, next) { | ||
61 | - sc = I2C_SLAVE_GET_CLASS(node->elt); | ||
62 | + I2CSlave *s = node->elt; | ||
63 | + sc = I2C_SLAVE_GET_CLASS(s); | ||
64 | if (sc->event) { | ||
65 | - sc->event(node->elt, I2C_FINISH); | ||
66 | + trace_i2c_event("finish", s->address); | ||
67 | + sc->event(s, I2C_FINISH); | ||
68 | } | ||
69 | QLIST_REMOVE(node, next); | ||
70 | g_free(node); | ||
71 | @@ -XXX,XX +XXX,XX @@ void i2c_end_transfer(I2CBus *bus) | ||
72 | int i2c_send_recv(I2CBus *bus, uint8_t *data, bool send) | ||
73 | { | ||
74 | I2CSlaveClass *sc; | ||
75 | + I2CSlave *s; | ||
76 | I2CNode *node; | ||
77 | int ret = 0; | ||
78 | |||
79 | if (send) { | ||
80 | QLIST_FOREACH(node, &bus->current_devs, next) { | ||
81 | - sc = I2C_SLAVE_GET_CLASS(node->elt); | ||
82 | + s = node->elt; | ||
83 | + sc = I2C_SLAVE_GET_CLASS(s); | ||
84 | if (sc->send) { | ||
85 | - ret = ret || sc->send(node->elt, *data); | ||
86 | + trace_i2c_send(s->address, *data); | ||
87 | + ret = ret || sc->send(s, *data); | ||
88 | } else { | ||
89 | ret = -1; | ||
90 | } | ||
91 | @@ -XXX,XX +XXX,XX @@ int i2c_send_recv(I2CBus *bus, uint8_t *data, bool send) | ||
92 | |||
93 | sc = I2C_SLAVE_GET_CLASS(QLIST_FIRST(&bus->current_devs)->elt); | ||
94 | if (sc->recv) { | ||
95 | - ret = sc->recv(QLIST_FIRST(&bus->current_devs)->elt); | ||
96 | + s = QLIST_FIRST(&bus->current_devs)->elt; | ||
97 | + ret = sc->recv(s); | ||
98 | + trace_i2c_recv(s->address, ret); | ||
99 | if (ret < 0) { | ||
100 | return ret; | ||
101 | } else { | ||
102 | @@ -XXX,XX +XXX,XX @@ void i2c_nack(I2CBus *bus) | ||
103 | QLIST_FOREACH(node, &bus->current_devs, next) { | ||
104 | sc = I2C_SLAVE_GET_CLASS(node->elt); | ||
105 | if (sc->event) { | ||
106 | + trace_i2c_event("nack", node->elt->address); | ||
107 | sc->event(node->elt, I2C_NACK); | ||
108 | } | ||
109 | } | ||
110 | diff --git a/hw/i2c/trace-events b/hw/i2c/trace-events | ||
111 | new file mode 100644 | ||
112 | index XXXXXXX..XXXXXXX | ||
113 | --- /dev/null | ||
114 | +++ b/hw/i2c/trace-events | ||
115 | @@ -XXX,XX +XXX,XX @@ | ||
116 | +# See docs/devel/tracing.txt for syntax documentation. | ||
117 | + | ||
118 | +# hw/i2c/core.c | ||
119 | + | ||
120 | +i2c_event(const char *event, uint8_t address) "%s(addr:0x%02x)" | ||
121 | +i2c_send(uint8_t address, uint8_t data) "send(addr:0x%02x) data:0x%02x" | ||
122 | +i2c_recv(uint8_t address, uint8_t data) "recv(addr:0x%02x) data:0x%02x" | ||
123 | -- | 88 | -- |
124 | 2.17.1 | 89 | 2.25.1 |
125 | 90 | ||
126 | 91 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | These commands got introduced by Spec v3 | 3 | Instead of defining ARM_CP_FLAG_MASK to remove flags, |
4 | (see 0c3fb03f7ec and 4481bbc79d2). | 4 | define ARM_CP_SPECIAL_MASK to isolate special cases. |
5 | 5 | Sort the specials to the low bits. Use an enum. | |
6 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | |
7 | Message-id: 20180607180641.874-7-f4bug@amsat.org | 7 | Split the large comment block so as to document each |
8 | value separately. | ||
9 | |||
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Message-id: 20220501055028.646596-6-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 14 | --- |
11 | hw/sd/sd.c | 6 ++++++ | 15 | target/arm/cpregs.h | 130 +++++++++++++++++++++++-------------- |
12 | 1 file changed, 6 insertions(+) | 16 | target/arm/cpu.c | 4 +- |
13 | 17 | target/arm/helper.c | 4 +- | |
14 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 18 | target/arm/translate-a64.c | 6 +- |
15 | index XXXXXXX..XXXXXXX 100644 | 19 | target/arm/translate.c | 6 +- |
16 | --- a/hw/sd/sd.c | 20 | 5 files changed, 92 insertions(+), 58 deletions(-) |
17 | +++ b/hw/sd/sd.c | 21 | |
18 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, SDRequest req) | 22 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h |
19 | break; | 23 | index XXXXXXX..XXXXXXX 100644 |
20 | 24 | --- a/target/arm/cpregs.h | |
21 | case 19: /* CMD19: SEND_TUNING_BLOCK (SD) */ | 25 | +++ b/target/arm/cpregs.h |
22 | + if (sd->spec_version < SD_PHY_SPECv3_01_VERS) { | 26 | @@ -XXX,XX +XXX,XX @@ |
27 | #define TARGET_ARM_CPREGS_H | ||
28 | |||
29 | /* | ||
30 | - * ARMCPRegInfo type field bits. If the SPECIAL bit is set this is a | ||
31 | - * special-behaviour cp reg and bits [11..8] indicate what behaviour | ||
32 | - * it has. Otherwise it is a simple cp reg, where CONST indicates that | ||
33 | - * TCG can assume the value to be constant (ie load at translate time) | ||
34 | - * and 64BIT indicates a 64 bit wide coprocessor register. SUPPRESS_TB_END | ||
35 | - * indicates that the TB should not be ended after a write to this register | ||
36 | - * (the default is that the TB ends after cp writes). OVERRIDE permits | ||
37 | - * a register definition to override a previous definition for the | ||
38 | - * same (cp, is64, crn, crm, opc1, opc2) tuple: either the new or the | ||
39 | - * old must have the OVERRIDE bit set. | ||
40 | - * ALIAS indicates that this register is an alias view of some underlying | ||
41 | - * state which is also visible via another register, and that the other | ||
42 | - * register is handling migration and reset; registers marked ALIAS will not be | ||
43 | - * migrated but may have their state set by syncing of register state from KVM. | ||
44 | - * NO_RAW indicates that this register has no underlying state and does not | ||
45 | - * support raw access for state saving/loading; it will not be used for either | ||
46 | - * migration or KVM state synchronization. (Typically this is for "registers" | ||
47 | - * which are actually used as instructions for cache maintenance and so on.) | ||
48 | - * IO indicates that this register does I/O and therefore its accesses | ||
49 | - * need to be marked with gen_io_start() and also end the TB. In particular, | ||
50 | - * registers which implement clocks or timers require this. | ||
51 | - * RAISES_EXC is for when the read or write hook might raise an exception; | ||
52 | - * the generated code will synchronize the CPU state before calling the hook | ||
53 | - * so that it is safe for the hook to call raise_exception(). | ||
54 | - * NEWEL is for writes to registers that might change the exception | ||
55 | - * level - typically on older ARM chips. For those cases we need to | ||
56 | - * re-read the new el when recomputing the translation flags. | ||
57 | + * ARMCPRegInfo type field bits: | ||
58 | */ | ||
59 | -#define ARM_CP_SPECIAL 0x0001 | ||
60 | -#define ARM_CP_CONST 0x0002 | ||
61 | -#define ARM_CP_64BIT 0x0004 | ||
62 | -#define ARM_CP_SUPPRESS_TB_END 0x0008 | ||
63 | -#define ARM_CP_OVERRIDE 0x0010 | ||
64 | -#define ARM_CP_ALIAS 0x0020 | ||
65 | -#define ARM_CP_IO 0x0040 | ||
66 | -#define ARM_CP_NO_RAW 0x0080 | ||
67 | -#define ARM_CP_NOP (ARM_CP_SPECIAL | 0x0100) | ||
68 | -#define ARM_CP_WFI (ARM_CP_SPECIAL | 0x0200) | ||
69 | -#define ARM_CP_NZCV (ARM_CP_SPECIAL | 0x0300) | ||
70 | -#define ARM_CP_CURRENTEL (ARM_CP_SPECIAL | 0x0400) | ||
71 | -#define ARM_CP_DC_ZVA (ARM_CP_SPECIAL | 0x0500) | ||
72 | -#define ARM_CP_DC_GVA (ARM_CP_SPECIAL | 0x0600) | ||
73 | -#define ARM_CP_DC_GZVA (ARM_CP_SPECIAL | 0x0700) | ||
74 | -#define ARM_LAST_SPECIAL ARM_CP_DC_GZVA | ||
75 | -#define ARM_CP_FPU 0x1000 | ||
76 | -#define ARM_CP_SVE 0x2000 | ||
77 | -#define ARM_CP_NO_GDB 0x4000 | ||
78 | -#define ARM_CP_RAISES_EXC 0x8000 | ||
79 | -#define ARM_CP_NEWEL 0x10000 | ||
80 | -/* Mask of only the flag bits in a type field */ | ||
81 | -#define ARM_CP_FLAG_MASK 0x1f0ff | ||
82 | +enum { | ||
83 | + /* | ||
84 | + * Register must be handled specially during translation. | ||
85 | + * The method is one of the values below: | ||
86 | + */ | ||
87 | + ARM_CP_SPECIAL_MASK = 0x000f, | ||
88 | + /* Special: no change to PE state: writes ignored, reads ignored. */ | ||
89 | + ARM_CP_NOP = 0x0001, | ||
90 | + /* Special: sysreg is WFI, for v5 and v6. */ | ||
91 | + ARM_CP_WFI = 0x0002, | ||
92 | + /* Special: sysreg is NZCV. */ | ||
93 | + ARM_CP_NZCV = 0x0003, | ||
94 | + /* Special: sysreg is CURRENTEL. */ | ||
95 | + ARM_CP_CURRENTEL = 0x0004, | ||
96 | + /* Special: sysreg is DC ZVA or similar. */ | ||
97 | + ARM_CP_DC_ZVA = 0x0005, | ||
98 | + ARM_CP_DC_GVA = 0x0006, | ||
99 | + ARM_CP_DC_GZVA = 0x0007, | ||
100 | + | ||
101 | + /* Flag: reads produce resetvalue; writes ignored. */ | ||
102 | + ARM_CP_CONST = 1 << 4, | ||
103 | + /* Flag: For ARM_CP_STATE_AA32, sysreg is 64-bit. */ | ||
104 | + ARM_CP_64BIT = 1 << 5, | ||
105 | + /* | ||
106 | + * Flag: TB should not be ended after a write to this register | ||
107 | + * (the default is that the TB ends after cp writes). | ||
108 | + */ | ||
109 | + ARM_CP_SUPPRESS_TB_END = 1 << 6, | ||
110 | + /* | ||
111 | + * Flag: Permit a register definition to override a previous definition | ||
112 | + * for the same (cp, is64, crn, crm, opc1, opc2) tuple: either the new | ||
113 | + * or the old must have the ARM_CP_OVERRIDE bit set. | ||
114 | + */ | ||
115 | + ARM_CP_OVERRIDE = 1 << 7, | ||
116 | + /* | ||
117 | + * Flag: Register is an alias view of some underlying state which is also | ||
118 | + * visible via another register, and that the other register is handling | ||
119 | + * migration and reset; registers marked ARM_CP_ALIAS will not be migrated | ||
120 | + * but may have their state set by syncing of register state from KVM. | ||
121 | + */ | ||
122 | + ARM_CP_ALIAS = 1 << 8, | ||
123 | + /* | ||
124 | + * Flag: Register does I/O and therefore its accesses need to be marked | ||
125 | + * with gen_io_start() and also end the TB. In particular, registers which | ||
126 | + * implement clocks or timers require this. | ||
127 | + */ | ||
128 | + ARM_CP_IO = 1 << 9, | ||
129 | + /* | ||
130 | + * Flag: Register has no underlying state and does not support raw access | ||
131 | + * for state saving/loading; it will not be used for either migration or | ||
132 | + * KVM state synchronization. Typically this is for "registers" which are | ||
133 | + * actually used as instructions for cache maintenance and so on. | ||
134 | + */ | ||
135 | + ARM_CP_NO_RAW = 1 << 10, | ||
136 | + /* | ||
137 | + * Flag: The read or write hook might raise an exception; the generated | ||
138 | + * code will synchronize the CPU state before calling the hook so that it | ||
139 | + * is safe for the hook to call raise_exception(). | ||
140 | + */ | ||
141 | + ARM_CP_RAISES_EXC = 1 << 11, | ||
142 | + /* | ||
143 | + * Flag: Writes to the sysreg might change the exception level - typically | ||
144 | + * on older ARM chips. For those cases we need to re-read the new el when | ||
145 | + * recomputing the translation flags. | ||
146 | + */ | ||
147 | + ARM_CP_NEWEL = 1 << 12, | ||
148 | + /* | ||
149 | + * Flag: Access check for this sysreg is identical to accessing FPU state | ||
150 | + * from an instruction: use translation fp_access_check(). | ||
151 | + */ | ||
152 | + ARM_CP_FPU = 1 << 13, | ||
153 | + /* | ||
154 | + * Flag: Access check for this sysreg is identical to accessing SVE state | ||
155 | + * from an instruction: use translation sve_access_check(). | ||
156 | + */ | ||
157 | + ARM_CP_SVE = 1 << 14, | ||
158 | + /* Flag: Do not expose in gdb sysreg xml. */ | ||
159 | + ARM_CP_NO_GDB = 1 << 15, | ||
160 | +}; | ||
161 | |||
162 | /* | ||
163 | * Valid values for ARMCPRegInfo state field, indicating which of | ||
164 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
165 | index XXXXXXX..XXXXXXX 100644 | ||
166 | --- a/target/arm/cpu.c | ||
167 | +++ b/target/arm/cpu.c | ||
168 | @@ -XXX,XX +XXX,XX @@ static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque) | ||
169 | ARMCPRegInfo *ri = value; | ||
170 | ARMCPU *cpu = opaque; | ||
171 | |||
172 | - if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) { | ||
173 | + if (ri->type & (ARM_CP_SPECIAL_MASK | ARM_CP_ALIAS)) { | ||
174 | return; | ||
175 | } | ||
176 | |||
177 | @@ -XXX,XX +XXX,XX @@ static void cp_reg_check_reset(gpointer key, gpointer value, gpointer opaque) | ||
178 | ARMCPU *cpu = opaque; | ||
179 | uint64_t oldvalue, newvalue; | ||
180 | |||
181 | - if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) { | ||
182 | + if (ri->type & (ARM_CP_SPECIAL_MASK | ARM_CP_ALIAS | ARM_CP_NO_RAW)) { | ||
183 | return; | ||
184 | } | ||
185 | |||
186 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
187 | index XXXXXXX..XXXXXXX 100644 | ||
188 | --- a/target/arm/helper.c | ||
189 | +++ b/target/arm/helper.c | ||
190 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
191 | * multiple times. Special registers (ie NOP/WFI) are | ||
192 | * never migratable and not even raw-accessible. | ||
193 | */ | ||
194 | - if ((r->type & ARM_CP_SPECIAL)) { | ||
195 | + if (r->type & ARM_CP_SPECIAL_MASK) { | ||
196 | r2->type |= ARM_CP_NO_RAW; | ||
197 | } | ||
198 | if (((r->crm == CP_ANY) && crm != 0) || | ||
199 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
200 | /* Check that the register definition has enough info to handle | ||
201 | * reads and writes if they are permitted. | ||
202 | */ | ||
203 | - if (!(r->type & (ARM_CP_SPECIAL|ARM_CP_CONST))) { | ||
204 | + if (!(r->type & (ARM_CP_SPECIAL_MASK | ARM_CP_CONST))) { | ||
205 | if (r->access & PL3_R) { | ||
206 | assert((r->fieldoffset || | ||
207 | (r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1])) || | ||
208 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
209 | index XXXXXXX..XXXXXXX 100644 | ||
210 | --- a/target/arm/translate-a64.c | ||
211 | +++ b/target/arm/translate-a64.c | ||
212 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
213 | } | ||
214 | |||
215 | /* Handle special cases first */ | ||
216 | - switch (ri->type & ~(ARM_CP_FLAG_MASK & ~ARM_CP_SPECIAL)) { | ||
217 | + switch (ri->type & ARM_CP_SPECIAL_MASK) { | ||
218 | + case 0: | ||
219 | + break; | ||
220 | case ARM_CP_NOP: | ||
221 | return; | ||
222 | case ARM_CP_NZCV: | ||
223 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
224 | } | ||
225 | return; | ||
226 | default: | ||
227 | - break; | ||
228 | + g_assert_not_reached(); | ||
229 | } | ||
230 | if ((ri->type & ARM_CP_FPU) && !fp_access_check(s)) { | ||
231 | return; | ||
232 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
233 | index XXXXXXX..XXXXXXX 100644 | ||
234 | --- a/target/arm/translate.c | ||
235 | +++ b/target/arm/translate.c | ||
236 | @@ -XXX,XX +XXX,XX @@ static void do_coproc_insn(DisasContext *s, int cpnum, int is64, | ||
237 | } | ||
238 | |||
239 | /* Handle special cases first */ | ||
240 | - switch (ri->type & ~(ARM_CP_FLAG_MASK & ~ARM_CP_SPECIAL)) { | ||
241 | + switch (ri->type & ARM_CP_SPECIAL_MASK) { | ||
242 | + case 0: | ||
23 | + break; | 243 | + break; |
24 | + } | 244 | case ARM_CP_NOP: |
25 | if (sd->state == sd_transfer_state) { | 245 | return; |
26 | sd->state = sd_sendingdata_state; | 246 | case ARM_CP_WFI: |
27 | sd->data_offset = 0; | 247 | @@ -XXX,XX +XXX,XX @@ static void do_coproc_insn(DisasContext *s, int cpnum, int is64, |
28 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, SDRequest req) | 248 | s->base.is_jmp = DISAS_WFI; |
29 | break; | 249 | return; |
30 | 250 | default: | |
31 | case 23: /* CMD23: SET_BLOCK_COUNT */ | 251 | - break; |
32 | + if (sd->spec_version < SD_PHY_SPECv3_01_VERS) { | 252 | + g_assert_not_reached(); |
33 | + break; | 253 | } |
34 | + } | 254 | |
35 | switch (sd->state) { | 255 | if ((tb_cflags(s->base.tb) & CF_USE_ICOUNT) && (ri->type & ARM_CP_IO)) { |
36 | case sd_transfer_state: | ||
37 | sd->multi_blk_cnt = req.arg; | ||
38 | -- | 256 | -- |
39 | 2.17.1 | 257 | 2.25.1 |
40 | |||
41 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This is an helper routine to add a single EEPROM on an I2C bus. It can | 3 | Standardize on g_assert_not_reached() for "should not happen". |
4 | be directly used by smbus_eeprom_init() which adds a certain number of | 4 | Retain abort() when preceeded by fprintf or error_report. |
5 | EEPROMs on mips and x86 machines. | ||
6 | 5 | ||
7 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Message-id: 20180530064049.27976-5-clg@kaod.org | 8 | Message-id: 20220501055028.646596-7-richard.henderson@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | include/hw/i2c/smbus.h | 1 + | 11 | target/arm/helper.c | 7 +++---- |
13 | hw/i2c/smbus_eeprom.c | 16 +++++++++++----- | 12 | target/arm/hvf/hvf.c | 2 +- |
14 | 2 files changed, 12 insertions(+), 5 deletions(-) | 13 | target/arm/kvm-stub.c | 4 ++-- |
14 | target/arm/kvm.c | 4 ++-- | ||
15 | target/arm/machine.c | 4 ++-- | ||
16 | target/arm/translate-a64.c | 4 ++-- | ||
17 | target/arm/translate-neon.c | 2 +- | ||
18 | target/arm/translate.c | 4 ++-- | ||
19 | 8 files changed, 15 insertions(+), 16 deletions(-) | ||
15 | 20 | ||
16 | diff --git a/include/hw/i2c/smbus.h b/include/hw/i2c/smbus.h | 21 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
17 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/i2c/smbus.h | 23 | --- a/target/arm/helper.c |
19 | +++ b/include/hw/i2c/smbus.h | 24 | +++ b/target/arm/helper.c |
20 | @@ -XXX,XX +XXX,XX @@ int smbus_read_block(I2CBus *bus, uint8_t addr, uint8_t command, uint8_t *data); | 25 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, |
21 | int smbus_write_block(I2CBus *bus, uint8_t addr, uint8_t command, uint8_t *data, | 26 | break; |
22 | int len); | 27 | default: |
23 | 28 | /* broken reginfo with out-of-range opc1 */ | |
24 | +void smbus_eeprom_init_one(I2CBus *smbus, uint8_t address, uint8_t *eeprom_buf); | 29 | - assert(false); |
25 | void smbus_eeprom_init(I2CBus *smbus, int nb_eeprom, | 30 | - break; |
26 | const uint8_t *eeprom_spd, int size); | 31 | + g_assert_not_reached(); |
27 | 32 | } | |
28 | diff --git a/hw/i2c/smbus_eeprom.c b/hw/i2c/smbus_eeprom.c | 33 | /* assert our permissions are not too lax (stricter is fine) */ |
34 | assert((r->access & ~mask) == 0); | ||
35 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v5(CPUARMState *env, uint32_t address, | ||
36 | break; | ||
37 | default: | ||
38 | /* Never happens, but compiler isn't smart enough to tell. */ | ||
39 | - abort(); | ||
40 | + g_assert_not_reached(); | ||
41 | } | ||
42 | } | ||
43 | *prot = ap_to_rw_prot(env, mmu_idx, ap, domain_prot); | ||
44 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v6(CPUARMState *env, uint32_t address, | ||
45 | break; | ||
46 | default: | ||
47 | /* Never happens, but compiler isn't smart enough to tell. */ | ||
48 | - abort(); | ||
49 | + g_assert_not_reached(); | ||
50 | } | ||
51 | } | ||
52 | if (domain_prot == 3) { | ||
53 | diff --git a/target/arm/hvf/hvf.c b/target/arm/hvf/hvf.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | 54 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/hw/i2c/smbus_eeprom.c | 55 | --- a/target/arm/hvf/hvf.c |
31 | +++ b/hw/i2c/smbus_eeprom.c | 56 | +++ b/target/arm/hvf/hvf.c |
32 | @@ -XXX,XX +XXX,XX @@ static void smbus_eeprom_register_types(void) | 57 | @@ -XXX,XX +XXX,XX @@ int hvf_vcpu_exec(CPUState *cpu) |
33 | 58 | /* we got kicked, no exit to process */ | |
34 | type_init(smbus_eeprom_register_types) | 59 | return 0; |
35 | 60 | default: | |
36 | +void smbus_eeprom_init_one(I2CBus *smbus, uint8_t address, uint8_t *eeprom_buf) | 61 | - assert(0); |
37 | +{ | 62 | + g_assert_not_reached(); |
38 | + DeviceState *dev; | 63 | } |
39 | + | 64 | |
40 | + dev = qdev_create((BusState *) smbus, "smbus-eeprom"); | 65 | hvf_sync_vtimer(cpu); |
41 | + qdev_prop_set_uint8(dev, "address", address); | 66 | diff --git a/target/arm/kvm-stub.c b/target/arm/kvm-stub.c |
42 | + qdev_prop_set_ptr(dev, "data", eeprom_buf); | 67 | index XXXXXXX..XXXXXXX 100644 |
43 | + qdev_init_nofail(dev); | 68 | --- a/target/arm/kvm-stub.c |
44 | +} | 69 | +++ b/target/arm/kvm-stub.c |
45 | + | 70 | @@ -XXX,XX +XXX,XX @@ |
46 | void smbus_eeprom_init(I2CBus *smbus, int nb_eeprom, | 71 | |
47 | const uint8_t *eeprom_spd, int eeprom_spd_size) | 72 | bool write_kvmstate_to_list(ARMCPU *cpu) |
48 | { | 73 | { |
49 | @@ -XXX,XX +XXX,XX @@ void smbus_eeprom_init(I2CBus *smbus, int nb_eeprom, | 74 | - abort(); |
75 | + g_assert_not_reached(); | ||
76 | } | ||
77 | |||
78 | bool write_list_to_kvmstate(ARMCPU *cpu, int level) | ||
79 | { | ||
80 | - abort(); | ||
81 | + g_assert_not_reached(); | ||
82 | } | ||
83 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c | ||
84 | index XXXXXXX..XXXXXXX 100644 | ||
85 | --- a/target/arm/kvm.c | ||
86 | +++ b/target/arm/kvm.c | ||
87 | @@ -XXX,XX +XXX,XX @@ bool write_kvmstate_to_list(ARMCPU *cpu) | ||
88 | ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, &r); | ||
89 | break; | ||
90 | default: | ||
91 | - abort(); | ||
92 | + g_assert_not_reached(); | ||
93 | } | ||
94 | if (ret) { | ||
95 | ok = false; | ||
96 | @@ -XXX,XX +XXX,XX @@ bool write_list_to_kvmstate(ARMCPU *cpu, int level) | ||
97 | r.addr = (uintptr_t)(cpu->cpreg_values + i); | ||
98 | break; | ||
99 | default: | ||
100 | - abort(); | ||
101 | + g_assert_not_reached(); | ||
102 | } | ||
103 | ret = kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, &r); | ||
104 | if (ret) { | ||
105 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
106 | index XXXXXXX..XXXXXXX 100644 | ||
107 | --- a/target/arm/machine.c | ||
108 | +++ b/target/arm/machine.c | ||
109 | @@ -XXX,XX +XXX,XX @@ static int cpu_pre_save(void *opaque) | ||
110 | if (kvm_enabled()) { | ||
111 | if (!write_kvmstate_to_list(cpu)) { | ||
112 | /* This should never fail */ | ||
113 | - abort(); | ||
114 | + g_assert_not_reached(); | ||
115 | } | ||
116 | |||
117 | /* | ||
118 | @@ -XXX,XX +XXX,XX @@ static int cpu_pre_save(void *opaque) | ||
119 | } else { | ||
120 | if (!write_cpustate_to_list(cpu, false)) { | ||
121 | /* This should never fail. */ | ||
122 | - abort(); | ||
123 | + g_assert_not_reached(); | ||
124 | } | ||
50 | } | 125 | } |
51 | 126 | ||
52 | for (i = 0; i < nb_eeprom; i++) { | 127 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
53 | - DeviceState *eeprom; | 128 | index XXXXXXX..XXXXXXX 100644 |
54 | - eeprom = qdev_create((BusState *)smbus, "smbus-eeprom"); | 129 | --- a/target/arm/translate-a64.c |
55 | - qdev_prop_set_uint8(eeprom, "address", 0x50 + i); | 130 | +++ b/target/arm/translate-a64.c |
56 | - qdev_prop_set_ptr(eeprom, "data", eeprom_buf + (i * 256)); | 131 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_1src_half(DisasContext *s, int opcode, int rd, int rn) |
57 | - qdev_init_nofail(eeprom); | 132 | gen_helper_advsimd_rinth(tcg_res, tcg_op, fpst); |
58 | + smbus_eeprom_init_one(smbus, 0x50 + i, eeprom_buf + (i * 256)); | 133 | break; |
134 | default: | ||
135 | - abort(); | ||
136 | + g_assert_not_reached(); | ||
137 | } | ||
138 | |||
139 | write_fp_sreg(s, rd, tcg_res); | ||
140 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_fcvt(DisasContext *s, int opcode, | ||
141 | break; | ||
142 | } | ||
143 | default: | ||
144 | - abort(); | ||
145 | + g_assert_not_reached(); | ||
59 | } | 146 | } |
60 | } | 147 | } |
148 | |||
149 | diff --git a/target/arm/translate-neon.c b/target/arm/translate-neon.c | ||
150 | index XXXXXXX..XXXXXXX 100644 | ||
151 | --- a/target/arm/translate-neon.c | ||
152 | +++ b/target/arm/translate-neon.c | ||
153 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDST_single(DisasContext *s, arg_VLDST_single *a) | ||
154 | } | ||
155 | break; | ||
156 | default: | ||
157 | - abort(); | ||
158 | + g_assert_not_reached(); | ||
159 | } | ||
160 | if ((vd + a->stride * (nregs - 1)) > 31) { | ||
161 | /* | ||
162 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
163 | index XXXXXXX..XXXXXXX 100644 | ||
164 | --- a/target/arm/translate.c | ||
165 | +++ b/target/arm/translate.c | ||
166 | @@ -XXX,XX +XXX,XX @@ static void gen_srs(DisasContext *s, | ||
167 | offset = 4; | ||
168 | break; | ||
169 | default: | ||
170 | - abort(); | ||
171 | + g_assert_not_reached(); | ||
172 | } | ||
173 | tcg_gen_addi_i32(addr, addr, offset); | ||
174 | tmp = load_reg(s, 14); | ||
175 | @@ -XXX,XX +XXX,XX @@ static void gen_srs(DisasContext *s, | ||
176 | offset = 0; | ||
177 | break; | ||
178 | default: | ||
179 | - abort(); | ||
180 | + g_assert_not_reached(); | ||
181 | } | ||
182 | tcg_gen_addi_i32(addr, addr, offset); | ||
183 | gen_helper_set_r13_banked(cpu_env, tcg_constant_i32(mode), addr); | ||
61 | -- | 184 | -- |
62 | 2.17.1 | 185 | 2.25.1 |
63 | |||
64 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | Create a typedef as well, and use it in ARMCPRegInfo. |
4 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 4 | This won't be perfect for debugging, but it'll nicely |
5 | Message-id: 20180607180641.874-6-f4bug@amsat.org | 5 | display the most common cases. |
6 | |||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20220501055028.646596-8-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 11 | --- |
8 | include/hw/sd/sd.h | 1 + | 12 | target/arm/cpregs.h | 44 +++++++++++++++++++++++--------------------- |
9 | hw/sd/sd.c | 7 +++++-- | 13 | target/arm/helper.c | 2 +- |
10 | 2 files changed, 6 insertions(+), 2 deletions(-) | 14 | 2 files changed, 24 insertions(+), 22 deletions(-) |
11 | 15 | ||
12 | diff --git a/include/hw/sd/sd.h b/include/hw/sd/sd.h | 16 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h |
13 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/include/hw/sd/sd.h | 18 | --- a/target/arm/cpregs.h |
15 | +++ b/include/hw/sd/sd.h | 19 | +++ b/target/arm/cpregs.h |
16 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ enum { |
17 | enum SDPhySpecificationVersion { | 21 | * described with these bits, then use a laxer set of restrictions, and |
18 | SD_PHY_SPECv1_10_VERS = 1, | 22 | * do the more restrictive/complex check inside a helper function. |
19 | SD_PHY_SPECv2_00_VERS = 2, | 23 | */ |
20 | + SD_PHY_SPECv3_01_VERS = 3, | 24 | -#define PL3_R 0x80 |
21 | }; | 25 | -#define PL3_W 0x40 |
22 | 26 | -#define PL2_R (0x20 | PL3_R) | |
23 | typedef enum { | 27 | -#define PL2_W (0x10 | PL3_W) |
24 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 28 | -#define PL1_R (0x08 | PL2_R) |
29 | -#define PL1_W (0x04 | PL2_W) | ||
30 | -#define PL0_R (0x02 | PL1_R) | ||
31 | -#define PL0_W (0x01 | PL1_W) | ||
32 | +typedef enum { | ||
33 | + PL3_R = 0x80, | ||
34 | + PL3_W = 0x40, | ||
35 | + PL2_R = 0x20 | PL3_R, | ||
36 | + PL2_W = 0x10 | PL3_W, | ||
37 | + PL1_R = 0x08 | PL2_R, | ||
38 | + PL1_W = 0x04 | PL2_W, | ||
39 | + PL0_R = 0x02 | PL1_R, | ||
40 | + PL0_W = 0x01 | PL1_W, | ||
41 | |||
42 | -/* | ||
43 | - * For user-mode some registers are accessible to EL0 via a kernel | ||
44 | - * trap-and-emulate ABI. In this case we define the read permissions | ||
45 | - * as actually being PL0_R. However some bits of any given register | ||
46 | - * may still be masked. | ||
47 | - */ | ||
48 | + /* | ||
49 | + * For user-mode some registers are accessible to EL0 via a kernel | ||
50 | + * trap-and-emulate ABI. In this case we define the read permissions | ||
51 | + * as actually being PL0_R. However some bits of any given register | ||
52 | + * may still be masked. | ||
53 | + */ | ||
54 | #ifdef CONFIG_USER_ONLY | ||
55 | -#define PL0U_R PL0_R | ||
56 | + PL0U_R = PL0_R, | ||
57 | #else | ||
58 | -#define PL0U_R PL1_R | ||
59 | + PL0U_R = PL1_R, | ||
60 | #endif | ||
61 | |||
62 | -#define PL3_RW (PL3_R | PL3_W) | ||
63 | -#define PL2_RW (PL2_R | PL2_W) | ||
64 | -#define PL1_RW (PL1_R | PL1_W) | ||
65 | -#define PL0_RW (PL0_R | PL0_W) | ||
66 | + PL3_RW = PL3_R | PL3_W, | ||
67 | + PL2_RW = PL2_R | PL2_W, | ||
68 | + PL1_RW = PL1_R | PL1_W, | ||
69 | + PL0_RW = PL0_R | PL0_W, | ||
70 | +} CPAccessRights; | ||
71 | |||
72 | typedef enum CPAccessResult { | ||
73 | /* Access is permitted */ | ||
74 | @@ -XXX,XX +XXX,XX @@ struct ARMCPRegInfo { | ||
75 | /* Register type: ARM_CP_* bits/values */ | ||
76 | int type; | ||
77 | /* Access rights: PL*_[RW] */ | ||
78 | - int access; | ||
79 | + CPAccessRights access; | ||
80 | /* Security state: ARM_CP_SECSTATE_* bits/values */ | ||
81 | int secure; | ||
82 | /* | ||
83 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
25 | index XXXXXXX..XXXXXXX 100644 | 84 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/sd/sd.c | 85 | --- a/target/arm/helper.c |
27 | +++ b/hw/sd/sd.c | 86 | +++ b/target/arm/helper.c |
28 | @@ -XXX,XX +XXX,XX @@ static void sd_set_scr(SDState *sd) | 87 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, |
29 | if (sd->spec_version == SD_PHY_SPECv1_10_VERS) { | 88 | * to encompass the generic architectural permission check. |
30 | sd->scr[0] |= 1; /* Spec Version 1.10 */ | 89 | */ |
31 | } else { | 90 | if (r->state != ARM_CP_STATE_AA32) { |
32 | - sd->scr[0] |= 2; /* Spec Version 2.00 */ | 91 | - int mask = 0; |
33 | + sd->scr[0] |= 2; /* Spec Version 2.00 or Version 3.0X */ | 92 | + CPAccessRights mask; |
34 | } | 93 | switch (r->opc1) { |
35 | sd->scr[1] = (2 << 4) /* SDSC Card (Security Version 1.01) */ | 94 | case 0: |
36 | | 0b0101; /* 1-bit or 4-bit width bus modes */ | 95 | /* min_EL EL1, but some accessible to EL0 via kernel ABI */ |
37 | sd->scr[2] = 0x00; /* Extended Security is not supported. */ | ||
38 | + if (sd->spec_version >= SD_PHY_SPECv3_01_VERS) { | ||
39 | + sd->scr[2] |= 1 << 7; /* Spec Version 3.0X */ | ||
40 | + } | ||
41 | sd->scr[3] = 0x00; | ||
42 | /* reserved for manufacturer usage */ | ||
43 | sd->scr[4] = 0x00; | ||
44 | @@ -XXX,XX +XXX,XX @@ static void sd_realize(DeviceState *dev, Error **errp) | ||
45 | |||
46 | switch (sd->spec_version) { | ||
47 | case SD_PHY_SPECv1_10_VERS | ||
48 | - ... SD_PHY_SPECv2_00_VERS: | ||
49 | + ... SD_PHY_SPECv3_01_VERS: | ||
50 | break; | ||
51 | default: | ||
52 | error_setg(errp, "Invalid SD card Spec version: %u", sd->spec_version); | ||
53 | -- | 96 | -- |
54 | 2.17.1 | 97 | 2.25.1 |
55 | |||
56 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | CMD8 is "Reserved" in Spec v1.10. | 3 | Give this enum a name and use in ARMCPRegInfo, |
4 | add_cpreg_to_hashtable and define_one_arm_cp_reg_with_opaque. | ||
4 | 5 | ||
5 | Spec v2.00 introduces the SEND_IF_COND command: | 6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
6 | |||
7 | 6.4.1 Power Up | ||
8 | |||
9 | CMD8 is newly added in the Physical Layer Specification Version | ||
10 | 2.00 to support multiple voltage ranges and used to check whether | ||
11 | the card supports supplied voltage. The version 2.00 or later host | ||
12 | shall issue CMD8 and verify voltage before card initialization. | ||
13 | The host that does not support CMD8 shall supply high voltage range. | ||
14 | |||
15 | Message-Id: 201204252110.20873.paul@codesourcery.com | ||
16 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
17 | Message-id: 20180607180641.874-5-f4bug@amsat.org | ||
18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20220501055028.646596-9-richard.henderson@linaro.org | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | --- | 11 | --- |
21 | hw/sd/sd.c | 4 +++- | 12 | target/arm/cpregs.h | 6 +++--- |
22 | 1 file changed, 3 insertions(+), 1 deletion(-) | 13 | target/arm/helper.c | 6 ++++-- |
14 | 2 files changed, 7 insertions(+), 5 deletions(-) | ||
23 | 15 | ||
24 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 16 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h |
25 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/sd/sd.c | 18 | --- a/target/arm/cpregs.h |
27 | +++ b/hw/sd/sd.c | 19 | +++ b/target/arm/cpregs.h |
28 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, SDRequest req) | 20 | @@ -XXX,XX +XXX,XX @@ enum { |
29 | break; | 21 | * Note that we rely on the values of these enums as we iterate through |
30 | 22 | * the various states in some places. | |
31 | case 8: /* CMD8: SEND_IF_COND */ | 23 | */ |
32 | - /* Physical Layer Specification Version 2.00 command */ | 24 | -enum { |
33 | + if (sd->spec_version < SD_PHY_SPECv2_00_VERS) { | 25 | +typedef enum { |
34 | + break; | 26 | ARM_CP_STATE_AA32 = 0, |
35 | + } | 27 | ARM_CP_STATE_AA64 = 1, |
36 | if (sd->state != sd_idle_state) { | 28 | ARM_CP_STATE_BOTH = 2, |
37 | break; | 29 | -}; |
38 | } | 30 | +} CPState; |
31 | |||
32 | /* | ||
33 | * ARM CP register secure state flags. These flags identify security state | ||
34 | @@ -XXX,XX +XXX,XX @@ struct ARMCPRegInfo { | ||
35 | uint8_t opc1; | ||
36 | uint8_t opc2; | ||
37 | /* Execution state in which this register is visible: ARM_CP_STATE_* */ | ||
38 | - int state; | ||
39 | + CPState state; | ||
40 | /* Register type: ARM_CP_* bits/values */ | ||
41 | int type; | ||
42 | /* Access rights: PL*_[RW] */ | ||
43 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/target/arm/helper.c | ||
46 | +++ b/target/arm/helper.c | ||
47 | @@ -XXX,XX +XXX,XX @@ CpuDefinitionInfoList *qmp_query_cpu_definitions(Error **errp) | ||
48 | } | ||
49 | |||
50 | static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
51 | - void *opaque, int state, int secstate, | ||
52 | + void *opaque, CPState state, int secstate, | ||
53 | int crm, int opc1, int opc2, | ||
54 | const char *name) | ||
55 | { | ||
56 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
57 | * bits; the ARM_CP_64BIT* flag applies only to the AArch32 view of | ||
58 | * the register, if any. | ||
59 | */ | ||
60 | - int crm, opc1, opc2, state; | ||
61 | + int crm, opc1, opc2; | ||
62 | int crmmin = (r->crm == CP_ANY) ? 0 : r->crm; | ||
63 | int crmmax = (r->crm == CP_ANY) ? 15 : r->crm; | ||
64 | int opc1min = (r->opc1 == CP_ANY) ? 0 : r->opc1; | ||
65 | int opc1max = (r->opc1 == CP_ANY) ? 7 : r->opc1; | ||
66 | int opc2min = (r->opc2 == CP_ANY) ? 0 : r->opc2; | ||
67 | int opc2max = (r->opc2 == CP_ANY) ? 7 : r->opc2; | ||
68 | + CPState state; | ||
69 | + | ||
70 | /* 64 bit registers have only CRm and Opc1 fields */ | ||
71 | assert(!((r->type & ARM_CP_64BIT) && (r->opc2 || r->crn))); | ||
72 | /* op0 only exists in the AArch64 encodings */ | ||
39 | -- | 73 | -- |
40 | 2.17.1 | 74 | 2.25.1 |
41 | 75 | ||
42 | 76 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The pca9552 LED blinkers on the Witherspoon machine are used for leds | 3 | Give this enum a name and use in ARMCPRegInfo and add_cpreg_to_hashtable. |
4 | but also as GPIOs to control fans and GPUs. | 4 | Add the enumerator ARM_CP_SECSTATE_BOTH to clarify how 0 |
5 | is handled in define_one_arm_cp_reg_with_opaque. | ||
5 | 6 | ||
6 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Andrew Jeffery <andrew@aj.id.au> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | Message-id: 20220501055028.646596-10-richard.henderson@linaro.org |
9 | Message-id: 20180530064049.27976-8-clg@kaod.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | hw/arm/aspeed.c | 4 ++++ | 12 | target/arm/cpregs.h | 7 ++++--- |
13 | 1 file changed, 4 insertions(+) | 13 | target/arm/helper.c | 7 +++++-- |
14 | 2 files changed, 9 insertions(+), 5 deletions(-) | ||
14 | 15 | ||
15 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | 16 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/aspeed.c | 18 | --- a/target/arm/cpregs.h |
18 | +++ b/hw/arm/aspeed.c | 19 | +++ b/target/arm/cpregs.h |
19 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | 20 | @@ -XXX,XX +XXX,XX @@ typedef enum { |
20 | AspeedSoCState *soc = &bmc->soc; | 21 | * registered entry will only have one to identify whether the entry is secure |
21 | uint8_t *eeprom_buf = g_malloc0(8 * 1024); | 22 | * or non-secure. |
22 | 23 | */ | |
23 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 3), "pca9552", 0x60); | 24 | -enum { |
24 | + | 25 | +typedef enum { |
25 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 4), "tmp423", 0x4c); | 26 | + ARM_CP_SECSTATE_BOTH = 0, /* define one cpreg for each secstate */ |
26 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 5), "tmp423", 0x4c); | 27 | ARM_CP_SECSTATE_S = (1 << 0), /* bit[0]: Secure state register */ |
27 | 28 | ARM_CP_SECSTATE_NS = (1 << 1), /* bit[1]: Non-secure state register */ | |
28 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | 29 | -}; |
29 | 30 | +} CPSecureState; | |
30 | smbus_eeprom_init_one(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), 0x51, | 31 | |
31 | eeprom_buf); | 32 | /* |
32 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "pca9552", | 33 | * Access rights: |
33 | + 0x60); | 34 | @@ -XXX,XX +XXX,XX @@ struct ARMCPRegInfo { |
35 | /* Access rights: PL*_[RW] */ | ||
36 | CPAccessRights access; | ||
37 | /* Security state: ARM_CP_SECSTATE_* bits/values */ | ||
38 | - int secure; | ||
39 | + CPSecureState secure; | ||
40 | /* | ||
41 | * The opaque pointer passed to define_arm_cp_regs_with_opaque() when | ||
42 | * this register was defined: can be used to hand data through to the | ||
43 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/target/arm/helper.c | ||
46 | +++ b/target/arm/helper.c | ||
47 | @@ -XXX,XX +XXX,XX @@ CpuDefinitionInfoList *qmp_query_cpu_definitions(Error **errp) | ||
34 | } | 48 | } |
35 | 49 | ||
36 | static void witherspoon_bmc_init(MachineState *machine) | 50 | static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, |
51 | - void *opaque, CPState state, int secstate, | ||
52 | + void *opaque, CPState state, | ||
53 | + CPSecureState secstate, | ||
54 | int crm, int opc1, int opc2, | ||
55 | const char *name) | ||
56 | { | ||
57 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
58 | r->secure, crm, opc1, opc2, | ||
59 | r->name); | ||
60 | break; | ||
61 | - default: | ||
62 | + case ARM_CP_SECSTATE_BOTH: | ||
63 | name = g_strdup_printf("%s_S", r->name); | ||
64 | add_cpreg_to_hashtable(cpu, r, opaque, state, | ||
65 | ARM_CP_SECSTATE_S, | ||
66 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
67 | ARM_CP_SECSTATE_NS, | ||
68 | crm, opc1, opc2, r->name); | ||
69 | break; | ||
70 | + default: | ||
71 | + g_assert_not_reached(); | ||
72 | } | ||
73 | } else { | ||
74 | /* AArch64 registers get mapped to non-secure instance | ||
37 | -- | 75 | -- |
38 | 2.17.1 | 76 | 2.25.1 |
39 | |||
40 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | From the "Physical Layer Simplified Specification Version 1.10" | 3 | The new_key field is always non-zero -- drop the if. |
4 | Chapter 7.3 "SPI Mode Transaction Packets" | ||
5 | Table 57: "Commands and arguments" | ||
6 | 4 | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Acked-by: Alistair Francis <alistair.francis@wdc.com> | ||
9 | Message-id: 20180607180641.874-3-f4bug@amsat.org | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Message-id: 20220501055028.646596-11-richard.henderson@linaro.org | ||
8 | [PMM: reinstated dropped PL3_RW mask] | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 10 | --- |
13 | hw/sd/sd.c | 14 -------------- | 11 | target/arm/helper.c | 23 +++++++++++------------ |
14 | 1 file changed, 14 deletions(-) | 12 | 1 file changed, 11 insertions(+), 12 deletions(-) |
15 | 13 | ||
16 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 14 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
17 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/sd/sd.c | 16 | --- a/target/arm/helper.c |
19 | +++ b/hw/sd/sd.c | 17 | +++ b/target/arm/helper.c |
20 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, SDRequest req) | 18 | @@ -XXX,XX +XXX,XX @@ static void define_arm_vh_e2h_redirects_aliases(ARMCPU *cpu) |
21 | return sd_illegal; | 19 | |
22 | 20 | for (i = 0; i < ARRAY_SIZE(aliases); i++) { | |
23 | case 6: /* CMD6: SWITCH_FUNCTION */ | 21 | const struct E2HAlias *a = &aliases[i]; |
24 | - if (sd->spi) | 22 | - ARMCPRegInfo *src_reg, *dst_reg; |
25 | - goto bad_cmd; | 23 | + ARMCPRegInfo *src_reg, *dst_reg, *new_reg; |
26 | switch (sd->mode) { | 24 | + uint32_t *new_key; |
27 | case sd_data_transfer_mode: | 25 | + bool ok; |
28 | sd_function_switch(sd, req.arg); | 26 | |
29 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, SDRequest req) | 27 | if (a->feature && !a->feature(&cpu->isar)) { |
30 | 28 | continue; | |
31 | /* Block write commands (Class 4) */ | 29 | @@ -XXX,XX +XXX,XX @@ static void define_arm_vh_e2h_redirects_aliases(ARMCPU *cpu) |
32 | case 24: /* CMD24: WRITE_SINGLE_BLOCK */ | 30 | g_assert(src_reg->opaque == NULL); |
33 | - if (sd->spi) { | 31 | |
34 | - goto unimplemented_spi_cmd; | 32 | /* Create alias before redirection so we dup the right data. */ |
33 | - if (a->new_key) { | ||
34 | - ARMCPRegInfo *new_reg = g_memdup(src_reg, sizeof(ARMCPRegInfo)); | ||
35 | - uint32_t *new_key = g_memdup(&a->new_key, sizeof(uint32_t)); | ||
36 | - bool ok; | ||
37 | + new_reg = g_memdup(src_reg, sizeof(ARMCPRegInfo)); | ||
38 | + new_key = g_memdup(&a->new_key, sizeof(uint32_t)); | ||
39 | |||
40 | - new_reg->name = a->new_name; | ||
41 | - new_reg->type |= ARM_CP_ALIAS; | ||
42 | - /* Remove PL1/PL0 access, leaving PL2/PL3 R/W in place. */ | ||
43 | - new_reg->access &= PL2_RW | PL3_RW; | ||
44 | + new_reg->name = a->new_name; | ||
45 | + new_reg->type |= ARM_CP_ALIAS; | ||
46 | + /* Remove PL1/PL0 access, leaving PL2/PL3 R/W in place. */ | ||
47 | + new_reg->access &= PL2_RW | PL3_RW; | ||
48 | |||
49 | - ok = g_hash_table_insert(cpu->cp_regs, new_key, new_reg); | ||
50 | - g_assert(ok); | ||
35 | - } | 51 | - } |
36 | switch (sd->state) { | 52 | + ok = g_hash_table_insert(cpu->cp_regs, new_key, new_reg); |
37 | case sd_transfer_state: | 53 | + g_assert(ok); |
38 | /* Writing in SPI mode not implemented. */ | 54 | |
39 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, SDRequest req) | 55 | src_reg->opaque = dst_reg; |
40 | break; | 56 | src_reg->orig_readfn = src_reg->readfn ?: raw_read; |
41 | |||
42 | case 25: /* CMD25: WRITE_MULTIPLE_BLOCK */ | ||
43 | - if (sd->spi) { | ||
44 | - goto unimplemented_spi_cmd; | ||
45 | - } | ||
46 | switch (sd->state) { | ||
47 | case sd_transfer_state: | ||
48 | /* Writing in SPI mode not implemented. */ | ||
49 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, SDRequest req) | ||
50 | break; | ||
51 | |||
52 | case 27: /* CMD27: PROGRAM_CSD */ | ||
53 | - if (sd->spi) { | ||
54 | - goto unimplemented_spi_cmd; | ||
55 | - } | ||
56 | switch (sd->state) { | ||
57 | case sd_transfer_state: | ||
58 | sd->state = sd_receivingdata_state; | ||
59 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, SDRequest req) | ||
60 | |||
61 | /* Lock card commands (Class 7) */ | ||
62 | case 42: /* CMD42: LOCK_UNLOCK */ | ||
63 | - if (sd->spi) { | ||
64 | - goto unimplemented_spi_cmd; | ||
65 | - } | ||
66 | switch (sd->state) { | ||
67 | case sd_transfer_state: | ||
68 | sd->state = sd_receivingdata_state; | ||
69 | -- | 57 | -- |
70 | 2.17.1 | 58 | 2.25.1 |
71 | |||
72 | diff view generated by jsdifflib |
1 | From: Shannon Zhao <zhaoshenglong@huawei.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | While we skip the GIC_INTERNAL irqs, we don't change the register offset | 3 | Cast the uint32_t key into a gpointer directly, which |
4 | accordingly. This will overlap the GICR registers value and leave the | 4 | allows us to avoid allocating storage for each key. |
5 | last GIC_INTERNAL irq's registers out of update. | ||
6 | 5 | ||
7 | Fix this by skipping the registers banked by GICR. | 6 | Use g_hash_table_lookup when we already have a gpointer |
7 | (e.g. for callbacks like count_cpreg), or when using | ||
8 | get_arm_cp_reginfo would require casting away const. | ||
8 | 9 | ||
9 | Also for migration compatibility if the migration source (old version | 10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
10 | qemu) doesn't send gicd_no_migration_shift_bug = 1 to destination, then | ||
11 | we shift the data of PPI to get the right data for SPI. | ||
12 | |||
13 | Fixes: 367b9f527becdd20ddf116e17a3c0c2bbc486920 | ||
14 | Cc: qemu-stable@nongnu.org | ||
15 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
17 | Signed-off-by: Shannon Zhao <zhaoshenglong@huawei.com> | 12 | Message-id: 20220501055028.646596-12-richard.henderson@linaro.org |
18 | Message-id: 1527816987-16108-1-git-send-email-zhaoshenglong@huawei.com | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | --- | 14 | --- |
21 | include/hw/intc/arm_gicv3_common.h | 1 + | 15 | target/arm/cpu.c | 4 ++-- |
22 | hw/intc/arm_gicv3_common.c | 79 ++++++++++++++++++++++++++++++ | 16 | target/arm/gdbstub.c | 2 +- |
23 | hw/intc/arm_gicv3_kvm.c | 38 ++++++++++++++ | 17 | target/arm/helper.c | 41 ++++++++++++++++++----------------------- |
24 | 3 files changed, 118 insertions(+) | 18 | 3 files changed, 21 insertions(+), 26 deletions(-) |
25 | 19 | ||
26 | diff --git a/include/hw/intc/arm_gicv3_common.h b/include/hw/intc/arm_gicv3_common.h | 20 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
27 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/include/hw/intc/arm_gicv3_common.h | 22 | --- a/target/arm/cpu.c |
29 | +++ b/include/hw/intc/arm_gicv3_common.h | 23 | +++ b/target/arm/cpu.c |
30 | @@ -XXX,XX +XXX,XX @@ struct GICv3State { | 24 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_initfn(Object *obj) |
31 | uint32_t revision; | 25 | ARMCPU *cpu = ARM_CPU(obj); |
32 | bool security_extn; | 26 | |
33 | bool irq_reset_nonsecure; | 27 | cpu_set_cpustate_pointers(cpu); |
34 | + bool gicd_no_migration_shift_bug; | 28 | - cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal, |
35 | 29 | - g_free, cpreg_hashtable_data_destroy); | |
36 | int dev_fd; /* kvm device fd if backed by kvm vgic support */ | 30 | + cpu->cp_regs = g_hash_table_new_full(g_direct_hash, g_direct_equal, |
37 | Error *migration_blocker; | 31 | + NULL, cpreg_hashtable_data_destroy); |
38 | diff --git a/hw/intc/arm_gicv3_common.c b/hw/intc/arm_gicv3_common.c | 32 | |
33 | QLIST_INIT(&cpu->pre_el_change_hooks); | ||
34 | QLIST_INIT(&cpu->el_change_hooks); | ||
35 | diff --git a/target/arm/gdbstub.c b/target/arm/gdbstub.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | 36 | index XXXXXXX..XXXXXXX 100644 |
40 | --- a/hw/intc/arm_gicv3_common.c | 37 | --- a/target/arm/gdbstub.c |
41 | +++ b/hw/intc/arm_gicv3_common.c | 38 | +++ b/target/arm/gdbstub.c |
42 | @@ -XXX,XX +XXX,XX @@ | 39 | @@ -XXX,XX +XXX,XX @@ static void arm_gen_one_xml_sysreg_tag(GString *s, DynamicGDBXMLInfo *dyn_xml, |
43 | #include "hw/intc/arm_gicv3_common.h" | 40 | static void arm_register_sysreg_for_xml(gpointer key, gpointer value, |
44 | #include "gicv3_internal.h" | 41 | gpointer p) |
45 | #include "hw/arm/linux-boot-if.h" | ||
46 | +#include "sysemu/kvm.h" | ||
47 | |||
48 | static int gicv3_pre_save(void *opaque) | ||
49 | { | 42 | { |
50 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_gicv3_cpu = { | 43 | - uint32_t ri_key = *(uint32_t *)key; |
44 | + uint32_t ri_key = (uintptr_t)key; | ||
45 | ARMCPRegInfo *ri = value; | ||
46 | RegisterSysregXmlParam *param = (RegisterSysregXmlParam *)p; | ||
47 | GString *s = param->s; | ||
48 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/target/arm/helper.c | ||
51 | +++ b/target/arm/helper.c | ||
52 | @@ -XXX,XX +XXX,XX @@ bool write_list_to_cpustate(ARMCPU *cpu) | ||
53 | static void add_cpreg_to_list(gpointer key, gpointer opaque) | ||
54 | { | ||
55 | ARMCPU *cpu = opaque; | ||
56 | - uint64_t regidx; | ||
57 | - const ARMCPRegInfo *ri; | ||
58 | - | ||
59 | - regidx = *(uint32_t *)key; | ||
60 | - ri = get_arm_cp_reginfo(cpu->cp_regs, regidx); | ||
61 | + uint32_t regidx = (uintptr_t)key; | ||
62 | + const ARMCPRegInfo *ri = get_arm_cp_reginfo(cpu->cp_regs, regidx); | ||
63 | |||
64 | if (!(ri->type & (ARM_CP_NO_RAW|ARM_CP_ALIAS))) { | ||
65 | cpu->cpreg_indexes[cpu->cpreg_array_len] = cpreg_to_kvm_id(regidx); | ||
66 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_list(gpointer key, gpointer opaque) | ||
67 | static void count_cpreg(gpointer key, gpointer opaque) | ||
68 | { | ||
69 | ARMCPU *cpu = opaque; | ||
70 | - uint64_t regidx; | ||
71 | const ARMCPRegInfo *ri; | ||
72 | |||
73 | - regidx = *(uint32_t *)key; | ||
74 | - ri = get_arm_cp_reginfo(cpu->cp_regs, regidx); | ||
75 | + ri = g_hash_table_lookup(cpu->cp_regs, key); | ||
76 | |||
77 | if (!(ri->type & (ARM_CP_NO_RAW|ARM_CP_ALIAS))) { | ||
78 | cpu->cpreg_array_len++; | ||
79 | @@ -XXX,XX +XXX,XX @@ static void count_cpreg(gpointer key, gpointer opaque) | ||
80 | |||
81 | static gint cpreg_key_compare(gconstpointer a, gconstpointer b) | ||
82 | { | ||
83 | - uint64_t aidx = cpreg_to_kvm_id(*(uint32_t *)a); | ||
84 | - uint64_t bidx = cpreg_to_kvm_id(*(uint32_t *)b); | ||
85 | + uint64_t aidx = cpreg_to_kvm_id((uintptr_t)a); | ||
86 | + uint64_t bidx = cpreg_to_kvm_id((uintptr_t)b); | ||
87 | |||
88 | if (aidx > bidx) { | ||
89 | return 1; | ||
90 | @@ -XXX,XX +XXX,XX @@ static void define_arm_vh_e2h_redirects_aliases(ARMCPU *cpu) | ||
91 | for (i = 0; i < ARRAY_SIZE(aliases); i++) { | ||
92 | const struct E2HAlias *a = &aliases[i]; | ||
93 | ARMCPRegInfo *src_reg, *dst_reg, *new_reg; | ||
94 | - uint32_t *new_key; | ||
95 | bool ok; | ||
96 | |||
97 | if (a->feature && !a->feature(&cpu->isar)) { | ||
98 | continue; | ||
99 | } | ||
100 | |||
101 | - src_reg = g_hash_table_lookup(cpu->cp_regs, &a->src_key); | ||
102 | - dst_reg = g_hash_table_lookup(cpu->cp_regs, &a->dst_key); | ||
103 | + src_reg = g_hash_table_lookup(cpu->cp_regs, | ||
104 | + (gpointer)(uintptr_t)a->src_key); | ||
105 | + dst_reg = g_hash_table_lookup(cpu->cp_regs, | ||
106 | + (gpointer)(uintptr_t)a->dst_key); | ||
107 | g_assert(src_reg != NULL); | ||
108 | g_assert(dst_reg != NULL); | ||
109 | |||
110 | @@ -XXX,XX +XXX,XX @@ static void define_arm_vh_e2h_redirects_aliases(ARMCPU *cpu) | ||
111 | |||
112 | /* Create alias before redirection so we dup the right data. */ | ||
113 | new_reg = g_memdup(src_reg, sizeof(ARMCPRegInfo)); | ||
114 | - new_key = g_memdup(&a->new_key, sizeof(uint32_t)); | ||
115 | |||
116 | new_reg->name = a->new_name; | ||
117 | new_reg->type |= ARM_CP_ALIAS; | ||
118 | /* Remove PL1/PL0 access, leaving PL2/PL3 R/W in place. */ | ||
119 | new_reg->access &= PL2_RW | PL3_RW; | ||
120 | |||
121 | - ok = g_hash_table_insert(cpu->cp_regs, new_key, new_reg); | ||
122 | + ok = g_hash_table_insert(cpu->cp_regs, | ||
123 | + (gpointer)(uintptr_t)a->new_key, new_reg); | ||
124 | g_assert(ok); | ||
125 | |||
126 | src_reg->opaque = dst_reg; | ||
127 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
128 | /* Private utility function for define_one_arm_cp_reg_with_opaque(): | ||
129 | * add a single reginfo struct to the hash table. | ||
130 | */ | ||
131 | - uint32_t *key = g_new(uint32_t, 1); | ||
132 | + uint32_t key; | ||
133 | ARMCPRegInfo *r2 = g_memdup(r, sizeof(ARMCPRegInfo)); | ||
134 | int is64 = (r->type & ARM_CP_64BIT) ? 1 : 0; | ||
135 | int ns = (secstate & ARM_CP_SECSTATE_NS) ? 1 : 0; | ||
136 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
137 | if (r->cp == 0 || r->state == ARM_CP_STATE_BOTH) { | ||
138 | r2->cp = CP_REG_ARM64_SYSREG_CP; | ||
139 | } | ||
140 | - *key = ENCODE_AA64_CP_REG(r2->cp, r2->crn, crm, | ||
141 | - r2->opc0, opc1, opc2); | ||
142 | + key = ENCODE_AA64_CP_REG(r2->cp, r2->crn, crm, | ||
143 | + r2->opc0, opc1, opc2); | ||
144 | } else { | ||
145 | - *key = ENCODE_CP_REG(r2->cp, is64, ns, r2->crn, crm, opc1, opc2); | ||
146 | + key = ENCODE_CP_REG(r2->cp, is64, ns, r2->crn, crm, opc1, opc2); | ||
51 | } | 147 | } |
52 | }; | 148 | if (opaque) { |
53 | 149 | r2->opaque = opaque; | |
54 | +static int gicv3_gicd_no_migration_shift_bug_pre_load(void *opaque) | 150 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, |
55 | +{ | 151 | * requested. |
56 | + GICv3State *cs = opaque; | 152 | */ |
57 | + | 153 | if (!(r->type & ARM_CP_OVERRIDE)) { |
58 | + /* | 154 | - ARMCPRegInfo *oldreg; |
59 | + * The gicd_no_migration_shift_bug flag is used for migration compatibility | 155 | - oldreg = g_hash_table_lookup(cpu->cp_regs, key); |
60 | + * for old version QEMU which may have the GICD bmp shift bug under KVM mode. | 156 | + const ARMCPRegInfo *oldreg = get_arm_cp_reginfo(cpu->cp_regs, key); |
61 | + * Strictly, what we want to know is whether the migration source is using | 157 | if (oldreg && !(oldreg->type & ARM_CP_OVERRIDE)) { |
62 | + * KVM. Since we don't have any way to determine that, we look at whether the | 158 | fprintf(stderr, "Register redefined: cp=%d %d bit " |
63 | + * destination is using KVM; this is close enough because for the older QEMU | 159 | "crn=%d crm=%d opc1=%d opc2=%d, " |
64 | + * versions with this bug KVM -> TCG migration didn't work anyway. If the | 160 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, |
65 | + * source is a newer QEMU without this bug it will transmit the migration | 161 | g_assert_not_reached(); |
66 | + * subsection which sets the flag to true; otherwise it will remain set to | ||
67 | + * the value we select here. | ||
68 | + */ | ||
69 | + if (kvm_enabled()) { | ||
70 | + cs->gicd_no_migration_shift_bug = false; | ||
71 | + } | ||
72 | + | ||
73 | + return 0; | ||
74 | +} | ||
75 | + | ||
76 | +static int gicv3_gicd_no_migration_shift_bug_post_load(void *opaque, | ||
77 | + int version_id) | ||
78 | +{ | ||
79 | + GICv3State *cs = opaque; | ||
80 | + | ||
81 | + if (cs->gicd_no_migration_shift_bug) { | ||
82 | + return 0; | ||
83 | + } | ||
84 | + | ||
85 | + /* Older versions of QEMU had a bug in the handling of state save/restore | ||
86 | + * to the KVM GICv3: they got the offset in the bitmap arrays wrong, | ||
87 | + * so that instead of the data for external interrupts 32 and up | ||
88 | + * starting at bit position 32 in the bitmap, it started at bit | ||
89 | + * position 64. If we're receiving data from a QEMU with that bug, | ||
90 | + * we must move the data down into the right place. | ||
91 | + */ | ||
92 | + memmove(cs->group, (uint8_t *)cs->group + GIC_INTERNAL / 8, | ||
93 | + sizeof(cs->group) - GIC_INTERNAL / 8); | ||
94 | + memmove(cs->grpmod, (uint8_t *)cs->grpmod + GIC_INTERNAL / 8, | ||
95 | + sizeof(cs->grpmod) - GIC_INTERNAL / 8); | ||
96 | + memmove(cs->enabled, (uint8_t *)cs->enabled + GIC_INTERNAL / 8, | ||
97 | + sizeof(cs->enabled) - GIC_INTERNAL / 8); | ||
98 | + memmove(cs->pending, (uint8_t *)cs->pending + GIC_INTERNAL / 8, | ||
99 | + sizeof(cs->pending) - GIC_INTERNAL / 8); | ||
100 | + memmove(cs->active, (uint8_t *)cs->active + GIC_INTERNAL / 8, | ||
101 | + sizeof(cs->active) - GIC_INTERNAL / 8); | ||
102 | + memmove(cs->edge_trigger, (uint8_t *)cs->edge_trigger + GIC_INTERNAL / 8, | ||
103 | + sizeof(cs->edge_trigger) - GIC_INTERNAL / 8); | ||
104 | + | ||
105 | + /* | ||
106 | + * While this new version QEMU doesn't have this kind of bug as we fix it, | ||
107 | + * so it needs to set the flag to true to indicate that and it's necessary | ||
108 | + * for next migration to work from this new version QEMU. | ||
109 | + */ | ||
110 | + cs->gicd_no_migration_shift_bug = true; | ||
111 | + | ||
112 | + return 0; | ||
113 | +} | ||
114 | + | ||
115 | +const VMStateDescription vmstate_gicv3_gicd_no_migration_shift_bug = { | ||
116 | + .name = "arm_gicv3/gicd_no_migration_shift_bug", | ||
117 | + .version_id = 1, | ||
118 | + .minimum_version_id = 1, | ||
119 | + .pre_load = gicv3_gicd_no_migration_shift_bug_pre_load, | ||
120 | + .post_load = gicv3_gicd_no_migration_shift_bug_post_load, | ||
121 | + .fields = (VMStateField[]) { | ||
122 | + VMSTATE_BOOL(gicd_no_migration_shift_bug, GICv3State), | ||
123 | + VMSTATE_END_OF_LIST() | ||
124 | + } | ||
125 | +}; | ||
126 | + | ||
127 | static const VMStateDescription vmstate_gicv3 = { | ||
128 | .name = "arm_gicv3", | ||
129 | .version_id = 1, | ||
130 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_gicv3 = { | ||
131 | VMSTATE_STRUCT_VARRAY_POINTER_UINT32(cpu, GICv3State, num_cpu, | ||
132 | vmstate_gicv3_cpu, GICv3CPUState), | ||
133 | VMSTATE_END_OF_LIST() | ||
134 | + }, | ||
135 | + .subsections = (const VMStateDescription * []) { | ||
136 | + &vmstate_gicv3_gicd_no_migration_shift_bug, | ||
137 | + NULL | ||
138 | } | ||
139 | }; | ||
140 | |||
141 | @@ -XXX,XX +XXX,XX @@ static void arm_gicv3_common_reset(DeviceState *dev) | ||
142 | gicv3_gicd_group_set(s, i); | ||
143 | } | 162 | } |
144 | } | 163 | } |
145 | + s->gicd_no_migration_shift_bug = true; | 164 | - g_hash_table_insert(cpu->cp_regs, key, r2); |
165 | + g_hash_table_insert(cpu->cp_regs, (gpointer)(uintptr_t)key, r2); | ||
146 | } | 166 | } |
147 | 167 | ||
148 | static void arm_gic_common_linux_init(ARMLinuxBootIf *obj, | 168 | |
149 | diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c | 169 | @@ -XXX,XX +XXX,XX @@ void modify_arm_cp_regs_with_len(ARMCPRegInfo *regs, size_t regs_len, |
150 | index XXXXXXX..XXXXXXX 100644 | 170 | |
151 | --- a/hw/intc/arm_gicv3_kvm.c | 171 | const ARMCPRegInfo *get_arm_cp_reginfo(GHashTable *cpregs, uint32_t encoded_cp) |
152 | +++ b/hw/intc/arm_gicv3_kvm.c | 172 | { |
153 | @@ -XXX,XX +XXX,XX @@ static void kvm_dist_get_edge_trigger(GICv3State *s, uint32_t offset, | 173 | - return g_hash_table_lookup(cpregs, &encoded_cp); |
154 | uint32_t reg; | 174 | + return g_hash_table_lookup(cpregs, (gpointer)(uintptr_t)encoded_cp); |
155 | int irq; | 175 | } |
156 | 176 | ||
157 | + /* For the KVM GICv3, affinity routing is always enabled, and the first 2 | 177 | void arm_cp_write_ignore(CPUARMState *env, const ARMCPRegInfo *ri, |
158 | + * GICD_ICFGR<n> registers are always RAZ/WI. The corresponding | ||
159 | + * functionality is replaced by GICR_ICFGR<n>. It doesn't need to sync | ||
160 | + * them. So it should increase the offset to skip GIC_INTERNAL irqs. | ||
161 | + * This matches the for_each_dist_irq_reg() macro which also skips the | ||
162 | + * first GIC_INTERNAL irqs. | ||
163 | + */ | ||
164 | + offset += (GIC_INTERNAL * 2) / 8; | ||
165 | for_each_dist_irq_reg(irq, s->num_irq, 2) { | ||
166 | kvm_gicd_access(s, offset, ®, false); | ||
167 | reg = half_unshuffle32(reg >> 1); | ||
168 | @@ -XXX,XX +XXX,XX @@ static void kvm_dist_put_edge_trigger(GICv3State *s, uint32_t offset, | ||
169 | uint32_t reg; | ||
170 | int irq; | ||
171 | |||
172 | + /* For the KVM GICv3, affinity routing is always enabled, and the first 2 | ||
173 | + * GICD_ICFGR<n> registers are always RAZ/WI. The corresponding | ||
174 | + * functionality is replaced by GICR_ICFGR<n>. It doesn't need to sync | ||
175 | + * them. So it should increase the offset to skip GIC_INTERNAL irqs. | ||
176 | + * This matches the for_each_dist_irq_reg() macro which also skips the | ||
177 | + * first GIC_INTERNAL irqs. | ||
178 | + */ | ||
179 | + offset += (GIC_INTERNAL * 2) / 8; | ||
180 | for_each_dist_irq_reg(irq, s->num_irq, 2) { | ||
181 | reg = *gic_bmp_ptr32(bmp, irq); | ||
182 | if (irq % 32 != 0) { | ||
183 | @@ -XXX,XX +XXX,XX @@ static void kvm_dist_getbmp(GICv3State *s, uint32_t offset, uint32_t *bmp) | ||
184 | uint32_t reg; | ||
185 | int irq; | ||
186 | |||
187 | + /* For the KVM GICv3, affinity routing is always enabled, and the | ||
188 | + * GICD_IGROUPR0/GICD_IGRPMODR0/GICD_ISENABLER0/GICD_ISPENDR0/ | ||
189 | + * GICD_ISACTIVER0 registers are always RAZ/WI. The corresponding | ||
190 | + * functionality is replaced by the GICR registers. It doesn't need to sync | ||
191 | + * them. So it should increase the offset to skip GIC_INTERNAL irqs. | ||
192 | + * This matches the for_each_dist_irq_reg() macro which also skips the | ||
193 | + * first GIC_INTERNAL irqs. | ||
194 | + */ | ||
195 | + offset += (GIC_INTERNAL * 1) / 8; | ||
196 | for_each_dist_irq_reg(irq, s->num_irq, 1) { | ||
197 | kvm_gicd_access(s, offset, ®, false); | ||
198 | *gic_bmp_ptr32(bmp, irq) = reg; | ||
199 | @@ -XXX,XX +XXX,XX @@ static void kvm_dist_putbmp(GICv3State *s, uint32_t offset, | ||
200 | uint32_t reg; | ||
201 | int irq; | ||
202 | |||
203 | + /* For the KVM GICv3, affinity routing is always enabled, and the | ||
204 | + * GICD_IGROUPR0/GICD_IGRPMODR0/GICD_ISENABLER0/GICD_ISPENDR0/ | ||
205 | + * GICD_ISACTIVER0 registers are always RAZ/WI. The corresponding | ||
206 | + * functionality is replaced by the GICR registers. It doesn't need to sync | ||
207 | + * them. So it should increase the offset and clroffset to skip GIC_INTERNAL | ||
208 | + * irqs. This matches the for_each_dist_irq_reg() macro which also skips the | ||
209 | + * first GIC_INTERNAL irqs. | ||
210 | + */ | ||
211 | + offset += (GIC_INTERNAL * 1) / 8; | ||
212 | + if (clroffset != 0) { | ||
213 | + clroffset += (GIC_INTERNAL * 1) / 8; | ||
214 | + } | ||
215 | + | ||
216 | for_each_dist_irq_reg(irq, s->num_irq, 1) { | ||
217 | /* If this bitmap is a set/clear register pair, first write to the | ||
218 | * clear-reg to clear all bits before using the set-reg to write | ||
219 | -- | 178 | -- |
220 | 2.17.1 | 179 | 2.25.1 |
221 | |||
222 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 3 | Simplify freeing cp_regs hash table entries by using a single |
4 | allocation for the entire value. | ||
5 | |||
6 | This fixes a theoretical bug if we were to ever free the entire | ||
7 | hash table, because we've been installing string literal constants | ||
8 | into the cpreg structure in define_arm_vh_e2h_redirects_aliases. | ||
9 | However, at present we only free entries created for AArch32 | ||
10 | wildcard cpregs which get overwritten by more specific cpregs, | ||
11 | so this bug is never exposed. | ||
12 | |||
13 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Message-id: 20180530064049.27976-2-clg@kaod.org | 15 | Message-id: 20220501055028.646596-13-richard.henderson@linaro.org |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 17 | --- |
8 | hw/arm/aspeed.c | 3 --- | 18 | target/arm/cpu.c | 16 +--------------- |
9 | 1 file changed, 3 deletions(-) | 19 | target/arm/helper.c | 10 ++++++++-- |
20 | 2 files changed, 9 insertions(+), 17 deletions(-) | ||
10 | 21 | ||
11 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | 22 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
12 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/arm/aspeed.c | 24 | --- a/target/arm/cpu.c |
14 | +++ b/hw/arm/aspeed.c | 25 | +++ b/target/arm/cpu.c |
15 | @@ -XXX,XX +XXX,XX @@ static void palmetto_bmc_class_init(ObjectClass *oc, void *data) | 26 | @@ -XXX,XX +XXX,XX @@ uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz) |
16 | mc->no_floppy = 1; | 27 | return (Aff1 << ARM_AFF1_SHIFT) | Aff0; |
17 | mc->no_cdrom = 1; | ||
18 | mc->no_parallel = 1; | ||
19 | - mc->ignore_memory_transaction_failures = true; | ||
20 | } | 28 | } |
21 | 29 | ||
22 | static const TypeInfo palmetto_bmc_type = { | 30 | -static void cpreg_hashtable_data_destroy(gpointer data) |
23 | @@ -XXX,XX +XXX,XX @@ static void ast2500_evb_class_init(ObjectClass *oc, void *data) | 31 | -{ |
24 | mc->no_floppy = 1; | 32 | - /* |
25 | mc->no_cdrom = 1; | 33 | - * Destroy function for cpu->cp_regs hashtable data entries. |
26 | mc->no_parallel = 1; | 34 | - * We must free the name string because it was g_strdup()ed in |
27 | - mc->ignore_memory_transaction_failures = true; | 35 | - * add_cpreg_to_hashtable(). It's OK to cast away the 'const' |
28 | } | 36 | - * from r->name because we know we definitely allocated it. |
29 | 37 | - */ | |
30 | static const TypeInfo ast2500_evb_type = { | 38 | - ARMCPRegInfo *r = data; |
31 | @@ -XXX,XX +XXX,XX @@ static void romulus_bmc_class_init(ObjectClass *oc, void *data) | 39 | - |
32 | mc->no_floppy = 1; | 40 | - g_free((void *)r->name); |
33 | mc->no_cdrom = 1; | 41 | - g_free(r); |
34 | mc->no_parallel = 1; | 42 | -} |
35 | - mc->ignore_memory_transaction_failures = true; | 43 | - |
36 | } | 44 | static void arm_cpu_initfn(Object *obj) |
37 | 45 | { | |
38 | static const TypeInfo romulus_bmc_type = { | 46 | ARMCPU *cpu = ARM_CPU(obj); |
47 | |||
48 | cpu_set_cpustate_pointers(cpu); | ||
49 | cpu->cp_regs = g_hash_table_new_full(g_direct_hash, g_direct_equal, | ||
50 | - NULL, cpreg_hashtable_data_destroy); | ||
51 | + NULL, g_free); | ||
52 | |||
53 | QLIST_INIT(&cpu->pre_el_change_hooks); | ||
54 | QLIST_INIT(&cpu->el_change_hooks); | ||
55 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/target/arm/helper.c | ||
58 | +++ b/target/arm/helper.c | ||
59 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
60 | * add a single reginfo struct to the hash table. | ||
61 | */ | ||
62 | uint32_t key; | ||
63 | - ARMCPRegInfo *r2 = g_memdup(r, sizeof(ARMCPRegInfo)); | ||
64 | + ARMCPRegInfo *r2; | ||
65 | int is64 = (r->type & ARM_CP_64BIT) ? 1 : 0; | ||
66 | int ns = (secstate & ARM_CP_SECSTATE_NS) ? 1 : 0; | ||
67 | + size_t name_len; | ||
68 | + | ||
69 | + /* Combine cpreg and name into one allocation. */ | ||
70 | + name_len = strlen(name) + 1; | ||
71 | + r2 = g_malloc(sizeof(*r2) + name_len); | ||
72 | + *r2 = *r; | ||
73 | + r2->name = memcpy(r2 + 1, name, name_len); | ||
74 | |||
75 | - r2->name = g_strdup(name); | ||
76 | /* Reset the secure state to the specific incoming state. This is | ||
77 | * necessary as the register may have been defined with both states. | ||
78 | */ | ||
39 | -- | 79 | -- |
40 | 2.17.1 | 80 | 2.25.1 |
41 | |||
42 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | As of this commit, the Spec v1 is not working, and all controllers | 3 | Move the computation of key to the top of the function. |
4 | expect the cards to be conformant to Spec v2. | 4 | Hoist the resolution of cp as well, as an input to the |
5 | computation of key. | ||
5 | 6 | ||
6 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | This will be required by a subsequent patch. |
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 8 | |
8 | Message-id: 20180607180641.874-4-f4bug@amsat.org | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Message-id: 20220501055028.646596-14-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 13 | --- |
11 | include/hw/sd/sd.h | 5 +++++ | 14 | target/arm/helper.c | 49 +++++++++++++++++++++++++-------------------- |
12 | hw/sd/sd.c | 23 ++++++++++++++++++++--- | 15 | 1 file changed, 27 insertions(+), 22 deletions(-) |
13 | 2 files changed, 25 insertions(+), 3 deletions(-) | ||
14 | 16 | ||
15 | diff --git a/include/hw/sd/sd.h b/include/hw/sd/sd.h | 17 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
16 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/sd/sd.h | 19 | --- a/target/arm/helper.c |
18 | +++ b/include/hw/sd/sd.h | 20 | +++ b/target/arm/helper.c |
19 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, |
20 | #define APP_CMD (1 << 5) | 22 | ARMCPRegInfo *r2; |
21 | #define AKE_SEQ_ERROR (1 << 3) | 23 | int is64 = (r->type & ARM_CP_64BIT) ? 1 : 0; |
22 | 24 | int ns = (secstate & ARM_CP_SECSTATE_NS) ? 1 : 0; | |
23 | +enum SDPhySpecificationVersion { | 25 | + int cp = r->cp; |
24 | + SD_PHY_SPECv1_10_VERS = 1, | 26 | size_t name_len; |
25 | + SD_PHY_SPECv2_00_VERS = 2, | 27 | |
26 | +}; | 28 | + switch (state) { |
27 | + | 29 | + case ARM_CP_STATE_AA32: |
28 | typedef enum { | 30 | + /* We assume it is a cp15 register if the .cp field is left unset. */ |
29 | SD_VOLTAGE_0_4V = 400, /* currently not supported */ | 31 | + if (cp == 0 && r->state == ARM_CP_STATE_BOTH) { |
30 | SD_VOLTAGE_1_8V = 1800, | 32 | + cp = 15; |
31 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 33 | + } |
32 | index XXXXXXX..XXXXXXX 100644 | 34 | + key = ENCODE_CP_REG(cp, is64, ns, r->crn, crm, opc1, opc2); |
33 | --- a/hw/sd/sd.c | 35 | + break; |
34 | +++ b/hw/sd/sd.c | 36 | + case ARM_CP_STATE_AA64: |
35 | @@ -XXX,XX +XXX,XX @@ | 37 | + /* |
36 | /* | 38 | + * To allow abbreviation of ARMCPRegInfo definitions, we treat |
37 | * SD Memory Card emulation as defined in the "SD Memory Card Physical | 39 | + * cp == 0 as equivalent to the value for "standard guest-visible |
38 | - * layer specification, Version 1.10." | 40 | + * sysreg". STATE_BOTH definitions are also always "standard sysreg" |
39 | + * layer specification, Version 2.00." | 41 | + * in their AArch64 view (the .cp value may be non-zero for the |
40 | * | 42 | + * benefit of the AArch32 view). |
41 | * Copyright (c) 2006 Andrzej Zaborowski <balrog@zabor.org> | 43 | + */ |
42 | * Copyright (c) 2007 CodeSourcery | 44 | + if (cp == 0 || r->state == ARM_CP_STATE_BOTH) { |
43 | + * Copyright (c) 2018 Philippe Mathieu-Daudé <f4bug@amsat.org> | 45 | + cp = CP_REG_ARM64_SYSREG_CP; |
44 | * | 46 | + } |
45 | * Redistribution and use in source and binary forms, with or without | 47 | + key = ENCODE_AA64_CP_REG(cp, r->crn, crm, r->opc0, opc1, opc2); |
46 | * modification, are permitted provided that the following conditions | ||
47 | @@ -XXX,XX +XXX,XX @@ struct SDState { | ||
48 | uint8_t sd_status[64]; | ||
49 | |||
50 | /* Configurable properties */ | ||
51 | + uint8_t spec_version; | ||
52 | BlockBackend *blk; | ||
53 | bool spi; | ||
54 | |||
55 | @@ -XXX,XX +XXX,XX @@ static void sd_ocr_powerup(void *opaque) | ||
56 | |||
57 | static void sd_set_scr(SDState *sd) | ||
58 | { | ||
59 | - sd->scr[0] = (0 << 4) /* SCR structure version 1.0 */ | ||
60 | - | 1; /* Spec Version 1.10 */ | ||
61 | + sd->scr[0] = 0 << 4; /* SCR structure version 1.0 */ | ||
62 | + if (sd->spec_version == SD_PHY_SPECv1_10_VERS) { | ||
63 | + sd->scr[0] |= 1; /* Spec Version 1.10 */ | ||
64 | + } else { | ||
65 | + sd->scr[0] |= 2; /* Spec Version 2.00 */ | ||
66 | + } | ||
67 | sd->scr[1] = (2 << 4) /* SDSC Card (Security Version 1.01) */ | ||
68 | | 0b0101; /* 1-bit or 4-bit width bus modes */ | ||
69 | sd->scr[2] = 0x00; /* Extended Security is not supported. */ | ||
70 | @@ -XXX,XX +XXX,XX @@ static void sd_realize(DeviceState *dev, Error **errp) | ||
71 | |||
72 | sd->proto_name = sd->spi ? "SPI" : "SD"; | ||
73 | |||
74 | + switch (sd->spec_version) { | ||
75 | + case SD_PHY_SPECv1_10_VERS | ||
76 | + ... SD_PHY_SPECv2_00_VERS: | ||
77 | + break; | 48 | + break; |
78 | + default: | 49 | + default: |
79 | + error_setg(errp, "Invalid SD card Spec version: %u", sd->spec_version); | 50 | + g_assert_not_reached(); |
80 | + return; | ||
81 | + } | 51 | + } |
82 | + | 52 | + |
83 | if (sd->blk && blk_is_read_only(sd->blk)) { | 53 | /* Combine cpreg and name into one allocation. */ |
84 | error_setg(errp, "Cannot use read-only drive as SD card"); | 54 | name_len = strlen(name) + 1; |
85 | return; | 55 | r2 = g_malloc(sizeof(*r2) + name_len); |
86 | @@ -XXX,XX +XXX,XX @@ static void sd_realize(DeviceState *dev, Error **errp) | 56 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, |
87 | } | 57 | } |
88 | 58 | ||
89 | static Property sd_properties[] = { | 59 | if (r->state == ARM_CP_STATE_BOTH) { |
90 | + DEFINE_PROP_UINT8("spec_version", SDState, | 60 | - /* We assume it is a cp15 register if the .cp field is left unset. |
91 | + spec_version, SD_PHY_SPECv2_00_VERS), | 61 | - */ |
92 | DEFINE_PROP_DRIVE("drive", SDState, blk), | 62 | - if (r2->cp == 0) { |
93 | /* We do not model the chip select pin, so allow the board to select | 63 | - r2->cp = 15; |
94 | * whether card should be in SSI or MMC/SD mode. It is also up to the | 64 | - } |
65 | - | ||
66 | #if HOST_BIG_ENDIAN | ||
67 | if (r2->fieldoffset) { | ||
68 | r2->fieldoffset += sizeof(uint32_t); | ||
69 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
70 | #endif | ||
71 | } | ||
72 | } | ||
73 | - if (state == ARM_CP_STATE_AA64) { | ||
74 | - /* To allow abbreviation of ARMCPRegInfo | ||
75 | - * definitions, we treat cp == 0 as equivalent to | ||
76 | - * the value for "standard guest-visible sysreg". | ||
77 | - * STATE_BOTH definitions are also always "standard | ||
78 | - * sysreg" in their AArch64 view (the .cp value may | ||
79 | - * be non-zero for the benefit of the AArch32 view). | ||
80 | - */ | ||
81 | - if (r->cp == 0 || r->state == ARM_CP_STATE_BOTH) { | ||
82 | - r2->cp = CP_REG_ARM64_SYSREG_CP; | ||
83 | - } | ||
84 | - key = ENCODE_AA64_CP_REG(r2->cp, r2->crn, crm, | ||
85 | - r2->opc0, opc1, opc2); | ||
86 | - } else { | ||
87 | - key = ENCODE_CP_REG(r2->cp, is64, ns, r2->crn, crm, opc1, opc2); | ||
88 | - } | ||
89 | if (opaque) { | ||
90 | r2->opaque = opaque; | ||
91 | } | ||
92 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
93 | /* Make sure reginfo passed to helpers for wildcarded regs | ||
94 | * has the correct crm/opc1/opc2 for this reg, not CP_ANY: | ||
95 | */ | ||
96 | + r2->cp = cp; | ||
97 | r2->crm = crm; | ||
98 | r2->opc1 = opc1; | ||
99 | r2->opc2 = opc2; | ||
95 | -- | 100 | -- |
96 | 2.17.1 | 101 | 2.25.1 |
97 | |||
98 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | Put most of the value writeback to the same place, |
4 | Acked-by: Max Filippov <jcmvbkbc@gmail.com> | 4 | and improve the comment that goes with them. |
5 | Message-id: 20180606152128.449-12-f4bug@amsat.org | 5 | |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Message-id: 20220501055028.646596-15-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | target/xtensa/translate.c | 6 +++--- | 11 | target/arm/helper.c | 28 ++++++++++++---------------- |
9 | 1 file changed, 3 insertions(+), 3 deletions(-) | 12 | 1 file changed, 12 insertions(+), 16 deletions(-) |
10 | 13 | ||
11 | diff --git a/target/xtensa/translate.c b/target/xtensa/translate.c | 14 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
12 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/xtensa/translate.c | 16 | --- a/target/arm/helper.c |
14 | +++ b/target/xtensa/translate.c | 17 | +++ b/target/arm/helper.c |
15 | @@ -XXX,XX +XXX,XX @@ static void translate_rur(DisasContext *dc, const uint32_t arg[], | 18 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, |
16 | if (uregnames[par[0]].name) { | 19 | *r2 = *r; |
17 | tcg_gen_mov_i32(cpu_R[arg[0]], cpu_UR[par[0]]); | 20 | r2->name = memcpy(r2 + 1, name, name_len); |
18 | } else { | 21 | |
19 | - qemu_log_mask(LOG_UNIMP, "RUR %d not implemented, ", par[0]); | 22 | - /* Reset the secure state to the specific incoming state. This is |
20 | + qemu_log_mask(LOG_UNIMP, "RUR %d not implemented\n", par[0]); | 23 | - * necessary as the register may have been defined with both states. |
24 | + /* | ||
25 | + * Update fields to match the instantiation, overwiting wildcards | ||
26 | + * such as CP_ANY, ARM_CP_STATE_BOTH, or ARM_CP_SECSTATE_BOTH. | ||
27 | */ | ||
28 | + r2->cp = cp; | ||
29 | + r2->crm = crm; | ||
30 | + r2->opc1 = opc1; | ||
31 | + r2->opc2 = opc2; | ||
32 | + r2->state = state; | ||
33 | r2->secure = secstate; | ||
34 | + if (opaque) { | ||
35 | + r2->opaque = opaque; | ||
36 | + } | ||
37 | |||
38 | if (r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1]) { | ||
39 | /* Register is banked (using both entries in array). | ||
40 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
41 | #endif | ||
21 | } | 42 | } |
22 | } | 43 | } |
23 | } | 44 | - if (opaque) { |
24 | @@ -XXX,XX +XXX,XX @@ static void translate_slli(DisasContext *dc, const uint32_t arg[], | 45 | - r2->opaque = opaque; |
25 | { | 46 | - } |
26 | if (gen_window_check2(dc, arg[0], arg[1])) { | 47 | - /* reginfo passed to helpers is correct for the actual access, |
27 | if (arg[2] == 32) { | 48 | - * and is never ARM_CP_STATE_BOTH: |
28 | - qemu_log_mask(LOG_GUEST_ERROR, "slli a%d, a%d, 32 is undefined", | 49 | - */ |
29 | + qemu_log_mask(LOG_GUEST_ERROR, "slli a%d, a%d, 32 is undefined\n", | 50 | - r2->state = state; |
30 | arg[0], arg[1]); | 51 | - /* Make sure reginfo passed to helpers for wildcarded regs |
31 | } | 52 | - * has the correct crm/opc1/opc2 for this reg, not CP_ANY: |
32 | tcg_gen_shli_i32(cpu_R[arg[0]], cpu_R[arg[1]], arg[2] & 0x1f); | 53 | - */ |
33 | @@ -XXX,XX +XXX,XX @@ static void translate_wur(DisasContext *dc, const uint32_t arg[], | 54 | - r2->cp = cp; |
34 | if (uregnames[par[0]].name) { | 55 | - r2->crm = crm; |
35 | gen_wur(par[0], cpu_R[arg[0]]); | 56 | - r2->opc1 = opc1; |
36 | } else { | 57 | - r2->opc2 = opc2; |
37 | - qemu_log_mask(LOG_UNIMP, "WUR %d not implemented, ", par[0]); | 58 | + |
38 | + qemu_log_mask(LOG_UNIMP, "WUR %d not implemented\n", par[0]); | 59 | /* By convention, for wildcarded registers only the first |
39 | } | 60 | * entry is used for migration; the others are marked as |
40 | } | 61 | * ALIAS so we don't try to transfer the register |
41 | } | ||
42 | -- | 62 | -- |
43 | 2.17.1 | 63 | 2.25.1 |
44 | |||
45 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The initial implementation is based on the Specs v1.10 (see a1bb27b1e98). | 3 | Bool is a more appropriate type for these variables. |
4 | 4 | ||
5 | However the SCR is anouncing the card being v1.01. | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | |||
7 | The new chapters added in version 1.10 are: | ||
8 | |||
9 | 4.3.10 Switch function command | ||
10 | |||
11 | Switch function command (CMD6) 1 is used to switch or expand | ||
12 | memory card functions. [...] | ||
13 | This is a new feature, introduced in SD physical Layer | ||
14 | Specification Version 1.10. Therefore, cards that are | ||
15 | compatible with earlier versions of the spec do not support | ||
16 | it. The host shall check the "SD_SPEC" field in the SCR | ||
17 | register to recognize what version of the spec the card | ||
18 | complies with before using CMD6. It is mandatory for SD | ||
19 | memory card of Ver1.10 to support CMD6. | ||
20 | |||
21 | 4.3.11 High-Speed mode (25MB/sec interface speed) | ||
22 | |||
23 | Though the Rev 1.01 SD memory card supports up to 12.5MB/sec | ||
24 | interface speed, the speed of 25MB/sec is necessary to support | ||
25 | increasing performance needs of the host and because of memory | ||
26 | size which continues to grow. | ||
27 | To achieve 25MB/sec interface speed, clock rate is increased to | ||
28 | 50MHz and CLK/CMD/DAT signal timing and circuit conditions are | ||
29 | reconsidered and changed from Physical Layer Specification | ||
30 | Version 1.01. | ||
31 | |||
32 | 4.3.12 Command system (This chapter is newly added in version 1.10) | ||
33 | |||
34 | SD commands CMD34-37, CMD50, CMD57 are reserved for SD command | ||
35 | system expansion via the switch command. | ||
36 | [These commands] will be considered as illegal commands (as | ||
37 | defined in revision 1.01 of the SD physical layer specification). | ||
38 | |||
39 | The SWITCH_FUNCTION is implemented since the first commit, a1bb27b1e98. | ||
40 | |||
41 | The 25MB/sec High-Speed mode was already updated in d7ecb867529. | ||
42 | |||
43 | The current implementation does not implements CMD34-37, CMD50 and | ||
44 | CMD57, thus these commands already return ILLEGAL. | ||
45 | |||
46 | With this patch, the SCR register now matches the description of the header: | ||
47 | |||
48 | * SD Memory Card emulation as defined in the "SD Memory Card Physical | ||
49 | * layer specification, Version 1.10." | ||
50 | |||
51 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
52 | Message-id: 20180607180641.874-2-f4bug@amsat.org | ||
53 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Message-id: 20220501055028.646596-16-richard.henderson@linaro.org | ||
54 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
55 | --- | 9 | --- |
56 | hw/sd/sd.c | 4 ++-- | 10 | target/arm/helper.c | 4 ++-- |
57 | 1 file changed, 2 insertions(+), 2 deletions(-) | 11 | 1 file changed, 2 insertions(+), 2 deletions(-) |
58 | 12 | ||
59 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 13 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
60 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
61 | --- a/hw/sd/sd.c | 15 | --- a/target/arm/helper.c |
62 | +++ b/hw/sd/sd.c | 16 | +++ b/target/arm/helper.c |
63 | @@ -XXX,XX +XXX,XX @@ static void sd_ocr_powerup(void *opaque) | 17 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, |
64 | 18 | */ | |
65 | static void sd_set_scr(SDState *sd) | 19 | uint32_t key; |
66 | { | 20 | ARMCPRegInfo *r2; |
67 | - sd->scr[0] = (0 << 4) /* SCR version 1.0 */ | 21 | - int is64 = (r->type & ARM_CP_64BIT) ? 1 : 0; |
68 | - | 0; /* Spec Versions 1.0 and 1.01 */ | 22 | - int ns = (secstate & ARM_CP_SECSTATE_NS) ? 1 : 0; |
69 | + sd->scr[0] = (0 << 4) /* SCR structure version 1.0 */ | 23 | + bool is64 = r->type & ARM_CP_64BIT; |
70 | + | 1; /* Spec Version 1.10 */ | 24 | + bool ns = secstate & ARM_CP_SECSTATE_NS; |
71 | sd->scr[1] = (2 << 4) /* SDSC Card (Security Version 1.01) */ | 25 | int cp = r->cp; |
72 | | 0b0101; /* 1-bit or 4-bit width bus modes */ | 26 | size_t name_len; |
73 | sd->scr[2] = 0x00; /* Extended Security is not supported. */ | 27 | |
74 | -- | 28 | -- |
75 | 2.17.1 | 29 | 2.25.1 |
76 | |||
77 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | Computing isbanked only once makes the code |
4 | Message-id: 20180606152128.449-11-f4bug@amsat.org | 4 | a bit easier to read. |
5 | |||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Message-id: 20220501055028.646596-17-richard.henderson@linaro.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | --- | 10 | --- |
7 | target/riscv/op_helper.c | 6 ++++-- | 11 | target/arm/helper.c | 6 ++++-- |
8 | 1 file changed, 4 insertions(+), 2 deletions(-) | 12 | 1 file changed, 4 insertions(+), 2 deletions(-) |
9 | 13 | ||
10 | diff --git a/target/riscv/op_helper.c b/target/riscv/op_helper.c | 14 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
11 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/target/riscv/op_helper.c | 16 | --- a/target/arm/helper.c |
13 | +++ b/target/riscv/op_helper.c | 17 | +++ b/target/arm/helper.c |
14 | @@ -XXX,XX +XXX,XX @@ void csr_write_helper(CPURISCVState *env, target_ulong val_to_write, | 18 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, |
15 | if ((val_to_write & 3) == 0) { | 19 | bool is64 = r->type & ARM_CP_64BIT; |
16 | env->stvec = val_to_write >> 2 << 2; | 20 | bool ns = secstate & ARM_CP_SECSTATE_NS; |
17 | } else { | 21 | int cp = r->cp; |
18 | - qemu_log_mask(LOG_UNIMP, "CSR_STVEC: vectored traps not supported"); | 22 | + bool isbanked; |
19 | + qemu_log_mask(LOG_UNIMP, | 23 | size_t name_len; |
20 | + "CSR_STVEC: vectored traps not supported\n"); | 24 | |
21 | } | 25 | switch (state) { |
22 | break; | 26 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, |
23 | case CSR_SCOUNTEREN: | 27 | r2->opaque = opaque; |
24 | @@ -XXX,XX +XXX,XX @@ void csr_write_helper(CPURISCVState *env, target_ulong val_to_write, | 28 | } |
25 | if ((val_to_write & 3) == 0) { | 29 | |
26 | env->mtvec = val_to_write >> 2 << 2; | 30 | - if (r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1]) { |
27 | } else { | 31 | + isbanked = r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1]; |
28 | - qemu_log_mask(LOG_UNIMP, "CSR_MTVEC: vectored traps not supported"); | 32 | + if (isbanked) { |
29 | + qemu_log_mask(LOG_UNIMP, | 33 | /* Register is banked (using both entries in array). |
30 | + "CSR_MTVEC: vectored traps not supported\n"); | 34 | * Overwriting fieldoffset as the array is only used to define |
31 | } | 35 | * banked registers but later only fieldoffset is used. |
32 | break; | 36 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, |
33 | case CSR_MCOUNTEREN: | 37 | } |
38 | |||
39 | if (state == ARM_CP_STATE_AA32) { | ||
40 | - if (r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1]) { | ||
41 | + if (isbanked) { | ||
42 | /* If the register is banked then we don't need to migrate or | ||
43 | * reset the 32-bit instance in certain cases: | ||
44 | * | ||
34 | -- | 45 | -- |
35 | 2.17.1 | 46 | 2.25.1 |
36 | |||
37 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | Perform the override check early, so that it is still done |
4 | Acked-by: David Gibson <david@gibson.dropbear.id.au> | 4 | even when we decide to discard an unreachable cpreg. |
5 | Message-id: 20180606152128.449-5-f4bug@amsat.org | 5 | |
6 | Use assert not printf+abort. | ||
7 | |||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Message-id: 20220501055028.646596-18-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 12 | --- |
8 | hw/ppc/pnv_core.c | 4 ++-- | 13 | target/arm/helper.c | 22 ++++++++-------------- |
9 | 1 file changed, 2 insertions(+), 2 deletions(-) | 14 | 1 file changed, 8 insertions(+), 14 deletions(-) |
10 | 15 | ||
11 | diff --git a/hw/ppc/pnv_core.c b/hw/ppc/pnv_core.c | 16 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
12 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/ppc/pnv_core.c | 18 | --- a/target/arm/helper.c |
14 | +++ b/hw/ppc/pnv_core.c | 19 | +++ b/target/arm/helper.c |
15 | @@ -XXX,XX +XXX,XX @@ static uint64_t pnv_core_xscom_read(void *opaque, hwaddr addr, | 20 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, |
16 | val = 0x24f000000000000ull; | 21 | g_assert_not_reached(); |
17 | break; | ||
18 | default: | ||
19 | - qemu_log_mask(LOG_UNIMP, "Warning: reading reg=0x%" HWADDR_PRIx, | ||
20 | + qemu_log_mask(LOG_UNIMP, "Warning: reading reg=0x%" HWADDR_PRIx "\n", | ||
21 | addr); | ||
22 | } | 22 | } |
23 | 23 | ||
24 | @@ -XXX,XX +XXX,XX @@ static uint64_t pnv_core_xscom_read(void *opaque, hwaddr addr, | 24 | + /* Overriding of an existing definition must be explicitly requested. */ |
25 | static void pnv_core_xscom_write(void *opaque, hwaddr addr, uint64_t val, | 25 | + if (!(r->type & ARM_CP_OVERRIDE)) { |
26 | unsigned int width) | 26 | + const ARMCPRegInfo *oldreg = get_arm_cp_reginfo(cpu->cp_regs, key); |
27 | { | 27 | + if (oldreg) { |
28 | - qemu_log_mask(LOG_UNIMP, "Warning: writing to reg=0x%" HWADDR_PRIx, | 28 | + assert(oldreg->type & ARM_CP_OVERRIDE); |
29 | + qemu_log_mask(LOG_UNIMP, "Warning: writing to reg=0x%" HWADDR_PRIx "\n", | 29 | + } |
30 | addr); | 30 | + } |
31 | + | ||
32 | /* Combine cpreg and name into one allocation. */ | ||
33 | name_len = strlen(name) + 1; | ||
34 | r2 = g_malloc(sizeof(*r2) + name_len); | ||
35 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
36 | assert(!raw_accessors_invalid(r2)); | ||
37 | } | ||
38 | |||
39 | - /* Overriding of an existing definition must be explicitly | ||
40 | - * requested. | ||
41 | - */ | ||
42 | - if (!(r->type & ARM_CP_OVERRIDE)) { | ||
43 | - const ARMCPRegInfo *oldreg = get_arm_cp_reginfo(cpu->cp_regs, key); | ||
44 | - if (oldreg && !(oldreg->type & ARM_CP_OVERRIDE)) { | ||
45 | - fprintf(stderr, "Register redefined: cp=%d %d bit " | ||
46 | - "crn=%d crm=%d opc1=%d opc2=%d, " | ||
47 | - "was %s, now %s\n", r2->cp, 32 + 32 * is64, | ||
48 | - r2->crn, r2->crm, r2->opc1, r2->opc2, | ||
49 | - oldreg->name, r2->name); | ||
50 | - g_assert_not_reached(); | ||
51 | - } | ||
52 | - } | ||
53 | g_hash_table_insert(cpu->cp_regs, (gpointer)(uintptr_t)key, r2); | ||
31 | } | 54 | } |
32 | 55 | ||
33 | -- | 56 | -- |
34 | 2.17.1 | 57 | 2.25.1 |
35 | |||
36 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The maximum frame size includes the CRC and depends if a VLAN tag is | 3 | Put the block comments into the current coding style. |
4 | inserted or not. Adjust the frame size limit in the transmit handler | ||
5 | using on the FTGMAC100State buffer size and in the receive handler use | ||
6 | the packet protocol. | ||
7 | 4 | ||
8 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Message-id: 20180530061711.23673-2-clg@kaod.org | 7 | Message-id: 20220501055028.646596-19-richard.henderson@linaro.org |
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 9 | --- |
13 | include/hw/net/ftgmac100.h | 7 ++++++- | 10 | target/arm/helper.c | 24 +++++++++++++++--------- |
14 | hw/net/ftgmac100.c | 23 ++++++++++++----------- | 11 | 1 file changed, 15 insertions(+), 9 deletions(-) |
15 | 2 files changed, 18 insertions(+), 12 deletions(-) | ||
16 | 12 | ||
17 | diff --git a/include/hw/net/ftgmac100.h b/include/hw/net/ftgmac100.h | 13 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
18 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/hw/net/ftgmac100.h | 15 | --- a/target/arm/helper.c |
20 | +++ b/include/hw/net/ftgmac100.h | 16 | +++ b/target/arm/helper.c |
21 | @@ -XXX,XX +XXX,XX @@ | 17 | @@ -XXX,XX +XXX,XX @@ CpuDefinitionInfoList *qmp_query_cpu_definitions(Error **errp) |
22 | #include "hw/sysbus.h" | 18 | return cpu_list; |
23 | #include "net/net.h" | 19 | } |
24 | 20 | ||
25 | +/* | 21 | +/* |
26 | + * Max frame size for the receiving buffer | 22 | + * Private utility function for define_one_arm_cp_reg_with_opaque(): |
23 | + * add a single reginfo struct to the hash table. | ||
27 | + */ | 24 | + */ |
28 | +#define FTGMAC100_MAX_FRAME_SIZE 9220 | 25 | static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, |
29 | + | 26 | void *opaque, CPState state, |
30 | typedef struct FTGMAC100State { | 27 | CPSecureState secstate, |
31 | /*< private >*/ | 28 | int crm, int opc1, int opc2, |
32 | SysBusDevice parent_obj; | 29 | const char *name) |
33 | @@ -XXX,XX +XXX,XX @@ typedef struct FTGMAC100State { | ||
34 | qemu_irq irq; | ||
35 | MemoryRegion iomem; | ||
36 | |||
37 | - uint8_t *frame; | ||
38 | + uint8_t frame[FTGMAC100_MAX_FRAME_SIZE]; | ||
39 | |||
40 | uint32_t irq_state; | ||
41 | uint32_t isr; | ||
42 | diff --git a/hw/net/ftgmac100.c b/hw/net/ftgmac100.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/hw/net/ftgmac100.c | ||
45 | +++ b/hw/net/ftgmac100.c | ||
46 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
47 | /* | ||
48 | * Max frame size for the receiving buffer | ||
49 | */ | ||
50 | -#define FTGMAC100_MAX_FRAME_SIZE 10240 | ||
51 | +#define FTGMAC100_MAX_FRAME_SIZE 9220 | ||
52 | |||
53 | /* Limits depending on the type of the frame | ||
54 | * | ||
55 | * 9216 for Jumbo frames (+ 4 for VLAN) | ||
56 | * 1518 for other frames (+ 4 for VLAN) | ||
57 | */ | ||
58 | -static int ftgmac100_max_frame_size(FTGMAC100State *s) | ||
59 | +static int ftgmac100_max_frame_size(FTGMAC100State *s, uint16_t proto) | ||
60 | { | 30 | { |
61 | - return (s->maccr & FTGMAC100_MACCR_JUMBO_LF ? 9216 : 1518) + 4; | 31 | - /* Private utility function for define_one_arm_cp_reg_with_opaque(): |
62 | + int max = (s->maccr & FTGMAC100_MACCR_JUMBO_LF ? 9216 : 1518); | 32 | - * add a single reginfo struct to the hash table. |
63 | + | 33 | - */ |
64 | + return max + (proto == ETH_P_VLAN ? 4 : 0); | 34 | uint32_t key; |
65 | } | 35 | ARMCPRegInfo *r2; |
66 | 36 | bool is64 = r->type & ARM_CP_64BIT; | |
67 | static void ftgmac100_update_irq(FTGMAC100State *s) | 37 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, |
68 | @@ -XXX,XX +XXX,XX @@ static void ftgmac100_do_tx(FTGMAC100State *s, uint32_t tx_ring, | 38 | |
69 | uint8_t *ptr = s->frame; | 39 | isbanked = r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1]; |
70 | uint32_t addr = tx_descriptor; | 40 | if (isbanked) { |
71 | uint32_t flags = 0; | 41 | - /* Register is banked (using both entries in array). |
72 | - int max_frame_size = ftgmac100_max_frame_size(s); | 42 | + /* |
73 | 43 | + * Register is banked (using both entries in array). | |
74 | while (1) { | 44 | * Overwriting fieldoffset as the array is only used to define |
75 | FTGMAC100Desc bd; | 45 | * banked registers but later only fieldoffset is used. |
76 | @@ -XXX,XX +XXX,XX @@ static void ftgmac100_do_tx(FTGMAC100State *s, uint32_t tx_ring, | 46 | */ |
77 | flags = bd.des1; | 47 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, |
48 | |||
49 | if (state == ARM_CP_STATE_AA32) { | ||
50 | if (isbanked) { | ||
51 | - /* If the register is banked then we don't need to migrate or | ||
52 | + /* | ||
53 | + * If the register is banked then we don't need to migrate or | ||
54 | * reset the 32-bit instance in certain cases: | ||
55 | * | ||
56 | * 1) If the register has both 32-bit and 64-bit instances then we | ||
57 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
58 | r2->type |= ARM_CP_ALIAS; | ||
59 | } | ||
60 | } else if ((secstate != r->secure) && !ns) { | ||
61 | - /* The register is not banked so we only want to allow migration of | ||
62 | - * the non-secure instance. | ||
63 | + /* | ||
64 | + * The register is not banked so we only want to allow migration | ||
65 | + * of the non-secure instance. | ||
66 | */ | ||
67 | r2->type |= ARM_CP_ALIAS; | ||
78 | } | 68 | } |
79 | 69 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | |
80 | - len = bd.des0 & 0x3FFF; | ||
81 | - if (frame_size + len > max_frame_size) { | ||
82 | + len = FTGMAC100_TXDES0_TXBUF_SIZE(bd.des0); | ||
83 | + if (frame_size + len > sizeof(s->frame)) { | ||
84 | qemu_log_mask(LOG_GUEST_ERROR, "%s: frame too big : %d bytes\n", | ||
85 | __func__, len); | ||
86 | - len = max_frame_size - frame_size; | ||
87 | + s->isr |= FTGMAC100_INT_XPKT_LOST; | ||
88 | + len = sizeof(s->frame) - frame_size; | ||
89 | } | 70 | } |
90 | |||
91 | if (dma_memory_read(&address_space_memory, bd.des3, ptr, len)) { | ||
92 | @@ -XXX,XX +XXX,XX @@ static ssize_t ftgmac100_receive(NetClientState *nc, const uint8_t *buf, | ||
93 | uint32_t buf_len; | ||
94 | size_t size = len; | ||
95 | uint32_t first = FTGMAC100_RXDES0_FRS; | ||
96 | - int max_frame_size = ftgmac100_max_frame_size(s); | ||
97 | + uint16_t proto = be16_to_cpu(PKT_GET_ETH_HDR(buf)->h_proto); | ||
98 | + int max_frame_size = ftgmac100_max_frame_size(s, proto); | ||
99 | |||
100 | if ((s->maccr & (FTGMAC100_MACCR_RXDMA_EN | FTGMAC100_MACCR_RXMAC_EN)) | ||
101 | != (FTGMAC100_MACCR_RXDMA_EN | FTGMAC100_MACCR_RXMAC_EN)) { | ||
102 | @@ -XXX,XX +XXX,XX @@ static ssize_t ftgmac100_receive(NetClientState *nc, const uint8_t *buf, | ||
103 | |||
104 | /* Huge frames are truncated. */ | ||
105 | if (size > max_frame_size) { | ||
106 | - size = max_frame_size; | ||
107 | qemu_log_mask(LOG_GUEST_ERROR, "%s: frame too big : %zd bytes\n", | ||
108 | __func__, size); | ||
109 | + size = max_frame_size; | ||
110 | flags |= FTGMAC100_RXDES0_FTL; | ||
111 | } | 71 | } |
112 | 72 | ||
113 | @@ -XXX,XX +XXX,XX @@ static void ftgmac100_realize(DeviceState *dev, Error **errp) | 73 | - /* By convention, for wildcarded registers only the first |
114 | object_get_typename(OBJECT(dev)), DEVICE(dev)->id, | 74 | + /* |
115 | s); | 75 | + * By convention, for wildcarded registers only the first |
116 | qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a); | 76 | * entry is used for migration; the others are marked as |
117 | - | 77 | * ALIAS so we don't try to transfer the register |
118 | - s->frame = g_malloc(FTGMAC100_MAX_FRAME_SIZE); | 78 | * multiple times. Special registers (ie NOP/WFI) are |
119 | } | 79 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, |
120 | 80 | r2->type |= ARM_CP_ALIAS | ARM_CP_NO_GDB; | |
121 | static const VMStateDescription vmstate_ftgmac100 = { | 81 | } |
82 | |||
83 | - /* Check that raw accesses are either forbidden or handled. Note that | ||
84 | + /* | ||
85 | + * Check that raw accesses are either forbidden or handled. Note that | ||
86 | * we can't assert this earlier because the setup of fieldoffset for | ||
87 | * banked registers has to be done first. | ||
88 | */ | ||
122 | -- | 89 | -- |
123 | 2.17.1 | 90 | 2.25.1 |
124 | |||
125 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | Since e03b56863d2bc, our host endian indicator is unconditionally |
4 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 4 | set, which means that we can use a normal C condition. |
5 | Message-id: 20180606152128.449-6-f4bug@amsat.org | 5 | |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Message-id: 20220501055028.646596-20-richard.henderson@linaro.org | ||
9 | [PMM: quote correct git hash in commit message] | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 11 | --- |
8 | hw/core/register.c | 2 +- | 12 | target/arm/helper.c | 9 +++------ |
9 | 1 file changed, 1 insertion(+), 1 deletion(-) | 13 | 1 file changed, 3 insertions(+), 6 deletions(-) |
10 | 14 | ||
11 | diff --git a/hw/core/register.c b/hw/core/register.c | 15 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
12 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/core/register.c | 17 | --- a/target/arm/helper.c |
14 | +++ b/hw/core/register.c | 18 | +++ b/target/arm/helper.c |
15 | @@ -XXX,XX +XXX,XX @@ void register_write(RegisterInfo *reg, uint64_t val, uint64_t we, | 19 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, |
16 | if (test) { | 20 | r2->type |= ARM_CP_ALIAS; |
17 | qemu_log_mask(LOG_UNIMP, | 21 | } |
18 | "%s:%s writing %#" PRIx64 " to unimplemented bits:" \ | 22 | |
19 | - " %#" PRIx64 "", | 23 | - if (r->state == ARM_CP_STATE_BOTH) { |
20 | + " %#" PRIx64 "\n", | 24 | -#if HOST_BIG_ENDIAN |
21 | prefix, reg->access->name, val, ac->unimp); | 25 | - if (r2->fieldoffset) { |
26 | - r2->fieldoffset += sizeof(uint32_t); | ||
27 | - } | ||
28 | -#endif | ||
29 | + if (HOST_BIG_ENDIAN && | ||
30 | + r->state == ARM_CP_STATE_BOTH && r2->fieldoffset) { | ||
31 | + r2->fieldoffset += sizeof(uint32_t); | ||
32 | } | ||
22 | } | 33 | } |
23 | 34 | ||
24 | -- | 35 | -- |
25 | 2.17.1 | 36 | 2.25.1 |
26 | |||
27 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The Witherspoon boards are OpenPOWER system hosting POWER9 Processors. | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Add support for their BMC including a couple of I2C devices as found | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | on real HW. | 5 | Message-id: 20220501055028.646596-24-richard.henderson@linaro.org |
6 | |||
7 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
8 | Reviewed-by: Andrew Jeffery <andrew@aj.id.au> | ||
9 | Message-id: 20180530064049.27976-3-clg@kaod.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 7 | --- |
12 | hw/arm/aspeed.c | 49 +++++++++++++++++++++++++++++++++++++++++++++++++ | 8 | target/arm/cpu.h | 15 +++++++++++++++ |
13 | 1 file changed, 49 insertions(+) | 9 | 1 file changed, 15 insertions(+) |
14 | 10 | ||
15 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | 11 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
16 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/aspeed.c | 13 | --- a/target/arm/cpu.h |
18 | +++ b/hw/arm/aspeed.c | 14 | +++ b/target/arm/cpu.h |
19 | @@ -XXX,XX +XXX,XX @@ enum { | 15 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_ssbs(const ARMISARegisters *id) |
20 | PALMETTO_BMC, | 16 | return FIELD_EX32(id->id_pfr2, ID_PFR2, SSBS) != 0; |
21 | AST2500_EVB, | 17 | } |
22 | ROMULUS_BMC, | 18 | |
23 | + WITHERSPOON_BMC, | 19 | +static inline bool isar_feature_aa32_debugv8p2(const ARMISARegisters *id) |
24 | }; | ||
25 | |||
26 | /* Palmetto hardware value: 0x120CE416 */ | ||
27 | @@ -XXX,XX +XXX,XX @@ enum { | ||
28 | SCU_AST2500_HW_STRAP_ACPI_ENABLE | \ | ||
29 | SCU_HW_STRAP_SPI_MODE(SCU_HW_STRAP_SPI_MASTER)) | ||
30 | |||
31 | +/* Witherspoon hardware value: 0xF10AD216 (but use romulus definition) */ | ||
32 | +#define WITHERSPOON_BMC_HW_STRAP1 ROMULUS_BMC_HW_STRAP1 | ||
33 | + | ||
34 | static void palmetto_bmc_i2c_init(AspeedBoardState *bmc); | ||
35 | static void ast2500_evb_i2c_init(AspeedBoardState *bmc); | ||
36 | +static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc); | ||
37 | |||
38 | static const AspeedBoardConfig aspeed_boards[] = { | ||
39 | [PALMETTO_BMC] = { | ||
40 | @@ -XXX,XX +XXX,XX @@ static const AspeedBoardConfig aspeed_boards[] = { | ||
41 | .spi_model = "mx66l1g45g", | ||
42 | .num_cs = 2, | ||
43 | }, | ||
44 | + [WITHERSPOON_BMC] = { | ||
45 | + .soc_name = "ast2500-a1", | ||
46 | + .hw_strap1 = WITHERSPOON_BMC_HW_STRAP1, | ||
47 | + .fmc_model = "mx25l25635e", | ||
48 | + .spi_model = "mx66l1g45g", | ||
49 | + .num_cs = 2, | ||
50 | + .i2c_init = witherspoon_bmc_i2c_init, | ||
51 | + }, | ||
52 | }; | ||
53 | |||
54 | #define FIRMWARE_ADDR 0x0 | ||
55 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo romulus_bmc_type = { | ||
56 | .class_init = romulus_bmc_class_init, | ||
57 | }; | ||
58 | |||
59 | +static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | ||
60 | +{ | 20 | +{ |
61 | + AspeedSoCState *soc = &bmc->soc; | 21 | + return FIELD_EX32(id->id_dfr0, ID_DFR0, COPDBG) >= 8; |
62 | + | ||
63 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 4), "tmp423", 0x4c); | ||
64 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 5), "tmp423", 0x4c); | ||
65 | + | ||
66 | + /* The Witherspoon expects a TMP275 but a TMP105 is compatible */ | ||
67 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 9), "tmp105", 0x4a); | ||
68 | +} | 22 | +} |
69 | + | 23 | + |
70 | +static void witherspoon_bmc_init(MachineState *machine) | 24 | /* |
25 | * 64-bit feature tests via id registers. | ||
26 | */ | ||
27 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_ssbs(const ARMISARegisters *id) | ||
28 | return FIELD_EX64(id->id_aa64pfr1, ID_AA64PFR1, SSBS) != 0; | ||
29 | } | ||
30 | |||
31 | +static inline bool isar_feature_aa64_debugv8p2(const ARMISARegisters *id) | ||
71 | +{ | 32 | +{ |
72 | + aspeed_board_init(machine, &aspeed_boards[WITHERSPOON_BMC]); | 33 | + return FIELD_EX64(id->id_aa64dfr0, ID_AA64DFR0, DEBUGVER) >= 8; |
73 | +} | 34 | +} |
74 | + | 35 | + |
75 | +static void witherspoon_bmc_class_init(ObjectClass *oc, void *data) | 36 | static inline bool isar_feature_aa64_sve2(const ARMISARegisters *id) |
37 | { | ||
38 | return FIELD_EX64(id->id_aa64zfr0, ID_AA64ZFR0, SVEVER) != 0; | ||
39 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_any_tts2uxn(const ARMISARegisters *id) | ||
40 | return isar_feature_aa64_tts2uxn(id) || isar_feature_aa32_tts2uxn(id); | ||
41 | } | ||
42 | |||
43 | +static inline bool isar_feature_any_debugv8p2(const ARMISARegisters *id) | ||
76 | +{ | 44 | +{ |
77 | + MachineClass *mc = MACHINE_CLASS(oc); | 45 | + return isar_feature_aa64_debugv8p2(id) || isar_feature_aa32_debugv8p2(id); |
78 | + | ||
79 | + mc->desc = "OpenPOWER Witherspoon BMC (ARM1176)"; | ||
80 | + mc->init = witherspoon_bmc_init; | ||
81 | + mc->max_cpus = 1; | ||
82 | + mc->no_sdcard = 1; | ||
83 | + mc->no_floppy = 1; | ||
84 | + mc->no_cdrom = 1; | ||
85 | + mc->no_parallel = 1; | ||
86 | +} | 46 | +} |
87 | + | 47 | + |
88 | +static const TypeInfo witherspoon_bmc_type = { | 48 | /* |
89 | + .name = MACHINE_TYPE_NAME("witherspoon-bmc"), | 49 | * Forward to the above feature tests given an ARMCPU pointer. |
90 | + .parent = TYPE_MACHINE, | 50 | */ |
91 | + .class_init = witherspoon_bmc_class_init, | ||
92 | +}; | ||
93 | + | ||
94 | static void aspeed_machine_init(void) | ||
95 | { | ||
96 | type_register_static(&palmetto_bmc_type); | ||
97 | type_register_static(&ast2500_evb_type); | ||
98 | type_register_static(&romulus_bmc_type); | ||
99 | + type_register_static(&witherspoon_bmc_type); | ||
100 | } | ||
101 | |||
102 | type_init(aspeed_machine_init) | ||
103 | -- | 51 | -- |
104 | 2.17.1 | 52 | 2.25.1 |
105 | |||
106 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The AST2500 EVB does not have an RTC but we can pretend that one is | 3 | Add the aa64 predicate for detecting RAS support from id registers. |
4 | plugged on the I2C bus header. | 4 | We already have the aa32 version from the M-profile work. |
5 | Add the 'any' predicate for testing both aa64 and aa32. | ||
5 | 6 | ||
6 | The romulus and witherspoon boards expects an Epson RX8900 I2C RTC but | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | a ds1338 is good enough for the basic features we need. | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | 9 | Message-id: 20220501055028.646596-34-richard.henderson@linaro.org | |
9 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
10 | Reviewed-by: Andrew Jeffery <andrew@aj.id.au> | ||
11 | Message-id: 20180530064049.27976-4-clg@kaod.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 11 | --- |
14 | hw/arm/aspeed.c | 19 +++++++++++++++++++ | 12 | target/arm/cpu.h | 10 ++++++++++ |
15 | 1 file changed, 19 insertions(+) | 13 | 1 file changed, 10 insertions(+) |
16 | 14 | ||
17 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | 15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
18 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/aspeed.c | 17 | --- a/target/arm/cpu.h |
20 | +++ b/hw/arm/aspeed.c | 18 | +++ b/target/arm/cpu.h |
21 | @@ -XXX,XX +XXX,XX @@ enum { | 19 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_aa32_el1(const ARMISARegisters *id) |
22 | 20 | return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, EL1) >= 2; | |
23 | static void palmetto_bmc_i2c_init(AspeedBoardState *bmc); | ||
24 | static void ast2500_evb_i2c_init(AspeedBoardState *bmc); | ||
25 | +static void romulus_bmc_i2c_init(AspeedBoardState *bmc); | ||
26 | static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc); | ||
27 | |||
28 | static const AspeedBoardConfig aspeed_boards[] = { | ||
29 | @@ -XXX,XX +XXX,XX @@ static const AspeedBoardConfig aspeed_boards[] = { | ||
30 | .fmc_model = "n25q256a", | ||
31 | .spi_model = "mx66l1g45g", | ||
32 | .num_cs = 2, | ||
33 | + .i2c_init = romulus_bmc_i2c_init, | ||
34 | }, | ||
35 | [WITHERSPOON_BMC] = { | ||
36 | .soc_name = "ast2500-a1", | ||
37 | @@ -XXX,XX +XXX,XX @@ static void ast2500_evb_i2c_init(AspeedBoardState *bmc) | ||
38 | |||
39 | /* The AST2500 EVB expects a LM75 but a TMP105 is compatible */ | ||
40 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 7), "tmp105", 0x4d); | ||
41 | + | ||
42 | + /* The AST2500 EVB does not have an RTC. Let's pretend that one is | ||
43 | + * plugged on the I2C bus header */ | ||
44 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "ds1338", 0x32); | ||
45 | } | 21 | } |
46 | 22 | ||
47 | static void ast2500_evb_init(MachineState *machine) | 23 | +static inline bool isar_feature_aa64_ras(const ARMISARegisters *id) |
48 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo ast2500_evb_type = { | ||
49 | .class_init = ast2500_evb_class_init, | ||
50 | }; | ||
51 | |||
52 | +static void romulus_bmc_i2c_init(AspeedBoardState *bmc) | ||
53 | +{ | 24 | +{ |
54 | + AspeedSoCState *soc = &bmc->soc; | 25 | + return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, RAS) != 0; |
55 | + | ||
56 | + /* The romulus board expects Epson RX8900 I2C RTC but a ds1338 is | ||
57 | + * good enough */ | ||
58 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "ds1338", 0x32); | ||
59 | +} | 26 | +} |
60 | + | 27 | + |
61 | static void romulus_bmc_init(MachineState *machine) | 28 | static inline bool isar_feature_aa64_sve(const ARMISARegisters *id) |
62 | { | 29 | { |
63 | aspeed_board_init(machine, &aspeed_boards[ROMULUS_BMC]); | 30 | return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, SVE) != 0; |
64 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | 31 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_any_debugv8p2(const ARMISARegisters *id) |
65 | 32 | return isar_feature_aa64_debugv8p2(id) || isar_feature_aa32_debugv8p2(id); | |
66 | /* The Witherspoon expects a TMP275 but a TMP105 is compatible */ | 33 | } |
67 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 9), "tmp105", 0x4a); | 34 | |
35 | +static inline bool isar_feature_any_ras(const ARMISARegisters *id) | ||
36 | +{ | ||
37 | + return isar_feature_aa64_ras(id) || isar_feature_aa32_ras(id); | ||
38 | +} | ||
68 | + | 39 | + |
69 | + /* The witherspoon board expects Epson RX8900 I2C RTC but a ds1338 is | 40 | /* |
70 | + * good enough */ | 41 | * Forward to the above feature tests given an ARMCPU pointer. |
71 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "ds1338", 0x32); | 42 | */ |
72 | } | ||
73 | |||
74 | static void witherspoon_bmc_init(MachineState *machine) | ||
75 | -- | 43 | -- |
76 | 2.17.1 | 44 | 2.25.1 |
77 | |||
78 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Cédric Le Goater <clg@kaod.org> | ||
2 | 1 | ||
3 | The Aspeed boards have at least one EEPROM to hold the Vital Product | ||
4 | Data (VPD). | ||
5 | |||
6 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
7 | Reviewed-by: Andrew Jeffery <andrew@aj.id.au> | ||
8 | Message-id: 20180530064049.27976-6-clg@kaod.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | hw/arm/aspeed.c | 13 +++++++++++++ | ||
12 | 1 file changed, 13 insertions(+) | ||
13 | |||
14 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/arm/aspeed.c | ||
17 | +++ b/hw/arm/aspeed.c | ||
18 | @@ -XXX,XX +XXX,XX @@ | ||
19 | #include "hw/arm/arm.h" | ||
20 | #include "hw/arm/aspeed_soc.h" | ||
21 | #include "hw/boards.h" | ||
22 | +#include "hw/i2c/smbus.h" | ||
23 | #include "qemu/log.h" | ||
24 | #include "sysemu/block-backend.h" | ||
25 | #include "hw/loader.h" | ||
26 | @@ -XXX,XX +XXX,XX @@ static void palmetto_bmc_i2c_init(AspeedBoardState *bmc) | ||
27 | { | ||
28 | AspeedSoCState *soc = &bmc->soc; | ||
29 | DeviceState *dev; | ||
30 | + uint8_t *eeprom_buf = g_malloc0(32 * 1024); | ||
31 | |||
32 | /* The palmetto platform expects a ds3231 RTC but a ds1338 is | ||
33 | * enough to provide basic RTC features. Alarms will be missing */ | ||
34 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 0), "ds1338", 0x68); | ||
35 | |||
36 | + smbus_eeprom_init_one(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 0), 0x50, | ||
37 | + eeprom_buf); | ||
38 | + | ||
39 | /* add a TMP423 temperature sensor */ | ||
40 | dev = i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 2), | ||
41 | "tmp423", 0x4c); | ||
42 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo palmetto_bmc_type = { | ||
43 | static void ast2500_evb_i2c_init(AspeedBoardState *bmc) | ||
44 | { | ||
45 | AspeedSoCState *soc = &bmc->soc; | ||
46 | + uint8_t *eeprom_buf = g_malloc0(8 * 1024); | ||
47 | + | ||
48 | + smbus_eeprom_init_one(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 3), 0x50, | ||
49 | + eeprom_buf); | ||
50 | |||
51 | /* The AST2500 EVB expects a LM75 but a TMP105 is compatible */ | ||
52 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 7), "tmp105", 0x4d); | ||
53 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo romulus_bmc_type = { | ||
54 | static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | ||
55 | { | ||
56 | AspeedSoCState *soc = &bmc->soc; | ||
57 | + uint8_t *eeprom_buf = g_malloc0(8 * 1024); | ||
58 | |||
59 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 4), "tmp423", 0x4c); | ||
60 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 5), "tmp423", 0x4c); | ||
61 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | ||
62 | /* The witherspoon board expects Epson RX8900 I2C RTC but a ds1338 is | ||
63 | * good enough */ | ||
64 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "ds1338", 0x32); | ||
65 | + | ||
66 | + smbus_eeprom_init_one(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), 0x51, | ||
67 | + eeprom_buf); | ||
68 | } | ||
69 | |||
70 | static void witherspoon_bmc_init(MachineState *machine) | ||
71 | -- | ||
72 | 2.17.1 | ||
73 | |||
74 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Cédric Le Goater <clg@kaod.org> | ||
2 | 1 | ||
3 | The ftgmac100 NIC supports VLAN tag insertion and the MAC engine also | ||
4 | has a control to remove VLAN tags from received packets. | ||
5 | |||
6 | The VLAN control bits and VLAN tag information are contained in the | ||
7 | second word of the transmit and receive descriptors. The Insert VLAN | ||
8 | bit and the VLAN Tag available bit are only valid in the first segment | ||
9 | of the packet. | ||
10 | |||
11 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Message-id: 20180530061711.23673-3-clg@kaod.org | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | --- | ||
16 | hw/net/ftgmac100.c | 31 ++++++++++++++++++++++++++++++- | ||
17 | 1 file changed, 30 insertions(+), 1 deletion(-) | ||
18 | |||
19 | diff --git a/hw/net/ftgmac100.c b/hw/net/ftgmac100.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/hw/net/ftgmac100.c | ||
22 | +++ b/hw/net/ftgmac100.c | ||
23 | @@ -XXX,XX +XXX,XX @@ static void ftgmac100_do_tx(FTGMAC100State *s, uint32_t tx_ring, | ||
24 | break; | ||
25 | } | ||
26 | |||
27 | + /* Check for VLAN */ | ||
28 | + if (bd.des0 & FTGMAC100_TXDES0_FTS && | ||
29 | + bd.des1 & FTGMAC100_TXDES1_INS_VLANTAG && | ||
30 | + be16_to_cpu(PKT_GET_ETH_HDR(ptr)->h_proto) != ETH_P_VLAN) { | ||
31 | + if (frame_size + len + 4 > sizeof(s->frame)) { | ||
32 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: frame too big : %d bytes\n", | ||
33 | + __func__, len); | ||
34 | + s->isr |= FTGMAC100_INT_XPKT_LOST; | ||
35 | + len = sizeof(s->frame) - frame_size - 4; | ||
36 | + } | ||
37 | + memmove(ptr + 16, ptr + 12, len - 12); | ||
38 | + stw_be_p(ptr + 12, ETH_P_VLAN); | ||
39 | + stw_be_p(ptr + 14, bd.des1); | ||
40 | + len += 4; | ||
41 | + } | ||
42 | + | ||
43 | ptr += len; | ||
44 | frame_size += len; | ||
45 | if (bd.des0 & FTGMAC100_TXDES0_LTS) { | ||
46 | @@ -XXX,XX +XXX,XX @@ static ssize_t ftgmac100_receive(NetClientState *nc, const uint8_t *buf, | ||
47 | buf_len += size - 4; | ||
48 | } | ||
49 | buf_addr = bd.des3; | ||
50 | - dma_memory_write(&address_space_memory, buf_addr, buf, buf_len); | ||
51 | + if (first && proto == ETH_P_VLAN && buf_len >= 18) { | ||
52 | + bd.des1 = lduw_be_p(buf + 14) | FTGMAC100_RXDES1_VLANTAG_AVAIL; | ||
53 | + | ||
54 | + if (s->maccr & FTGMAC100_MACCR_RM_VLAN) { | ||
55 | + dma_memory_write(&address_space_memory, buf_addr, buf, 12); | ||
56 | + dma_memory_write(&address_space_memory, buf_addr + 12, buf + 16, | ||
57 | + buf_len - 16); | ||
58 | + } else { | ||
59 | + dma_memory_write(&address_space_memory, buf_addr, buf, buf_len); | ||
60 | + } | ||
61 | + } else { | ||
62 | + bd.des1 = 0; | ||
63 | + dma_memory_write(&address_space_memory, buf_addr, buf, buf_len); | ||
64 | + } | ||
65 | buf += buf_len; | ||
66 | if (size < 4) { | ||
67 | dma_memory_write(&address_space_memory, buf_addr + buf_len, | ||
68 | -- | ||
69 | 2.17.1 | ||
70 | |||
71 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Cédric Le Goater <clg@kaod.org> | ||
2 | 1 | ||
3 | Based on the multicast hash calculation of the FTGMAC100 Linux driver. | ||
4 | |||
5 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Message-id: 20180530061711.23673-4-clg@kaod.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | hw/net/ftgmac100.c | 4 ++-- | ||
11 | 1 file changed, 2 insertions(+), 2 deletions(-) | ||
12 | |||
13 | diff --git a/hw/net/ftgmac100.c b/hw/net/ftgmac100.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/net/ftgmac100.c | ||
16 | +++ b/hw/net/ftgmac100.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static int ftgmac100_filter(FTGMAC100State *s, const uint8_t *buf, size_t len) | ||
18 | return 0; | ||
19 | } | ||
20 | |||
21 | - /* TODO: this does not seem to work for ftgmac100 */ | ||
22 | - mcast_idx = net_crc32(buf, ETH_ALEN) >> 26; | ||
23 | + mcast_idx = net_crc32_le(buf, ETH_ALEN); | ||
24 | + mcast_idx = (~(mcast_idx >> 2)) & 0x3f; | ||
25 | if (!(s->math[mcast_idx / 32] & (1 << (mcast_idx % 32)))) { | ||
26 | return 0; | ||
27 | } | ||
28 | -- | ||
29 | 2.17.1 | ||
30 | |||
31 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Cédric Le Goater <clg@kaod.org> | ||
2 | 1 | ||
3 | This is a ethernet wire limitation not needed in emulation. It breaks | ||
4 | U-Boot n/w stack also. | ||
5 | |||
6 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
7 | Message-id: 20180530061711.23673-5-clg@kaod.org | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | hw/net/ftgmac100.c | 6 ------ | ||
12 | 1 file changed, 6 deletions(-) | ||
13 | |||
14 | diff --git a/hw/net/ftgmac100.c b/hw/net/ftgmac100.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/net/ftgmac100.c | ||
17 | +++ b/hw/net/ftgmac100.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static ssize_t ftgmac100_receive(NetClientState *nc, const uint8_t *buf, | ||
19 | return size; | ||
20 | } | ||
21 | |||
22 | - if (size < 64 && !(s->maccr & FTGMAC100_MACCR_RX_RUNT)) { | ||
23 | - qemu_log_mask(LOG_GUEST_ERROR, "%s: dropped runt frame of %zd bytes\n", | ||
24 | - __func__, size); | ||
25 | - return size; | ||
26 | - } | ||
27 | - | ||
28 | if (!ftgmac100_filter(s, buf, size)) { | ||
29 | return size; | ||
30 | } | ||
31 | -- | ||
32 | 2.17.1 | ||
33 | |||
34 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
2 | 1 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
4 | Message-id: 20180606152128.449-2-f4bug@amsat.org | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | hw/sd/milkymist-memcard.c | 2 +- | ||
9 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
10 | |||
11 | diff --git a/hw/sd/milkymist-memcard.c b/hw/sd/milkymist-memcard.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/hw/sd/milkymist-memcard.c | ||
14 | +++ b/hw/sd/milkymist-memcard.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static uint64_t memcard_read(void *opaque, hwaddr addr, | ||
16 | r = s->response[s->response_read_ptr++]; | ||
17 | if (s->response_read_ptr > s->response_len) { | ||
18 | qemu_log_mask(LOG_GUEST_ERROR, "milkymist_memcard: " | ||
19 | - "read more cmd bytes than available. Clipping."); | ||
20 | + "read more cmd bytes than available: clipping\n"); | ||
21 | s->response_read_ptr = 0; | ||
22 | } | ||
23 | } | ||
24 | -- | ||
25 | 2.17.1 | ||
26 | |||
27 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
2 | 1 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
4 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
5 | Message-id: 20180606152128.449-4-f4bug@amsat.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | hw/display/xlnx_dp.c | 4 +++- | ||
9 | 1 file changed, 3 insertions(+), 1 deletion(-) | ||
10 | |||
11 | diff --git a/hw/display/xlnx_dp.c b/hw/display/xlnx_dp.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/hw/display/xlnx_dp.c | ||
14 | +++ b/hw/display/xlnx_dp.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void xlnx_dp_avbufm_write(void *opaque, hwaddr offset, uint64_t value, | ||
16 | case AV_BUF_STC_SNAPSHOT1: | ||
17 | case AV_BUF_HCOUNT_VCOUNT_INT0: | ||
18 | case AV_BUF_HCOUNT_VCOUNT_INT1: | ||
19 | - qemu_log_mask(LOG_UNIMP, "avbufm: unimplmented"); | ||
20 | + qemu_log_mask(LOG_UNIMP, "avbufm: unimplemented register 0x%04" | ||
21 | + PRIx64 "\n", | ||
22 | + offset << 2); | ||
23 | break; | ||
24 | default: | ||
25 | s->avbufm_registers[offset] = value; | ||
26 | -- | ||
27 | 2.17.1 | ||
28 | |||
29 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
2 | 1 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
4 | Message-id: 20180606152128.449-8-f4bug@amsat.org | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | hw/arm/stellaris.c | 11 ++++++----- | ||
9 | 1 file changed, 6 insertions(+), 5 deletions(-) | ||
10 | |||
11 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/hw/arm/stellaris.c | ||
14 | +++ b/hw/arm/stellaris.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static uint64_t gptm_read(void *opaque, hwaddr offset, | ||
16 | return s->rtc; | ||
17 | } | ||
18 | qemu_log_mask(LOG_UNIMP, | ||
19 | - "GPTM: read of TAR but timer read not supported"); | ||
20 | + "GPTM: read of TAR but timer read not supported\n"); | ||
21 | return 0; | ||
22 | case 0x4c: /* TBR */ | ||
23 | qemu_log_mask(LOG_UNIMP, | ||
24 | - "GPTM: read of TBR but timer read not supported"); | ||
25 | + "GPTM: read of TBR but timer read not supported\n"); | ||
26 | return 0; | ||
27 | default: | ||
28 | qemu_log_mask(LOG_GUEST_ERROR, | ||
29 | @@ -XXX,XX +XXX,XX @@ static void stellaris_i2c_write(void *opaque, hwaddr offset, | ||
30 | break; | ||
31 | case 0x20: /* MCR */ | ||
32 | if (value & 1) { | ||
33 | - qemu_log_mask(LOG_UNIMP, "stellaris_i2c: Loopback not implemented"); | ||
34 | + qemu_log_mask(LOG_UNIMP, | ||
35 | + "stellaris_i2c: Loopback not implemented\n"); | ||
36 | } | ||
37 | if (value & 0x20) { | ||
38 | qemu_log_mask(LOG_UNIMP, | ||
39 | - "stellaris_i2c: Slave mode not implemented"); | ||
40 | + "stellaris_i2c: Slave mode not implemented\n"); | ||
41 | } | ||
42 | s->mcr = value & 0x31; | ||
43 | break; | ||
44 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_write(void *opaque, hwaddr offset, | ||
45 | s->sspri = value; | ||
46 | break; | ||
47 | case 0x28: /* PSSI */ | ||
48 | - qemu_log_mask(LOG_UNIMP, "ADC: sample initiate unimplemented"); | ||
49 | + qemu_log_mask(LOG_UNIMP, "ADC: sample initiate unimplemented\n"); | ||
50 | break; | ||
51 | case 0x30: /* SAC */ | ||
52 | s->sac = value; | ||
53 | -- | ||
54 | 2.17.1 | ||
55 | |||
56 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Alex Zuepke <alex.zuepke@tum.de> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | The ARMv8 manual defines that PMUSERENR_EL0.ER enables read-access |
4 | Message-id: 20180606152128.449-9-f4bug@amsat.org | 4 | to both PMXEVCNTR_EL0 and PMEVCNTR<n>_EL0 registers, however, |
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | we only use it for PMXEVCNTR_EL0. Extend to PMEVCNTR<n>_EL0 as well. |
6 | |||
7 | Signed-off-by: Alex Zuepke <alex.zuepke@tum.de> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20220428132717.84190-1-alex.zuepke@tum.de | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 11 | --- |
8 | target/arm/helper.c | 4 ++-- | 12 | target/arm/helper.c | 4 ++-- |
9 | 1 file changed, 2 insertions(+), 2 deletions(-) | 13 | 1 file changed, 2 insertions(+), 2 deletions(-) |
10 | 14 | ||
11 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 15 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
12 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/helper.c | 17 | --- a/target/arm/helper.c |
14 | +++ b/target/arm/helper.c | 18 | +++ b/target/arm/helper.c |
15 | @@ -XXX,XX +XXX,XX @@ void hw_breakpoint_update(ARMCPU *cpu, int n) | 19 | @@ -XXX,XX +XXX,XX @@ static void define_pmu_regs(ARMCPU *cpu) |
16 | case 4: /* unlinked address mismatch (reserved if AArch64) */ | 20 | .crm = 8 | (3 & (i >> 3)), .opc1 = 0, .opc2 = i & 7, |
17 | case 5: /* linked address mismatch (reserved if AArch64) */ | 21 | .access = PL0_RW, .type = ARM_CP_IO | ARM_CP_ALIAS, |
18 | qemu_log_mask(LOG_UNIMP, | 22 | .readfn = pmevcntr_readfn, .writefn = pmevcntr_writefn, |
19 | - "arm: address mismatch breakpoint types not implemented"); | 23 | - .accessfn = pmreg_access }, |
20 | + "arm: address mismatch breakpoint types not implemented\n"); | 24 | + .accessfn = pmreg_access_xevcntr }, |
21 | return; | 25 | { .name = pmevcntr_el0_name, .state = ARM_CP_STATE_AA64, |
22 | case 0: /* unlinked address match */ | 26 | .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 8 | (3 & (i >> 3)), |
23 | case 1: /* linked address match */ | 27 | - .opc2 = i & 7, .access = PL0_RW, .accessfn = pmreg_access, |
24 | @@ -XXX,XX +XXX,XX @@ void hw_breakpoint_update(ARMCPU *cpu, int n) | 28 | + .opc2 = i & 7, .access = PL0_RW, .accessfn = pmreg_access_xevcntr, |
25 | case 8: /* unlinked VMID match (reserved if no EL2) */ | 29 | .type = ARM_CP_IO, |
26 | case 10: /* unlinked context ID and VMID match (reserved if no EL2) */ | 30 | .readfn = pmevcntr_readfn, .writefn = pmevcntr_writefn, |
27 | qemu_log_mask(LOG_UNIMP, | 31 | .raw_readfn = pmevcntr_rawread, |
28 | - "arm: unlinked context breakpoint types not implemented"); | ||
29 | + "arm: unlinked context breakpoint types not implemented\n"); | ||
30 | return; | ||
31 | case 9: /* linked VMID match (reserved if no EL2) */ | ||
32 | case 11: /* linked context ID and VMID match (reserved if no EL2) */ | ||
33 | -- | 32 | -- |
34 | 2.17.1 | 33 | 2.25.1 |
35 | |||
36 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
2 | 1 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
4 | Reviewed-by: Laurent Vivier <laurent@vivier.eu> | ||
5 | Message-id: 20180606152128.449-10-f4bug@amsat.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/m68k/translate.c | 2 +- | ||
9 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
10 | |||
11 | diff --git a/target/m68k/translate.c b/target/m68k/translate.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/m68k/translate.c | ||
14 | +++ b/target/m68k/translate.c | ||
15 | @@ -XXX,XX +XXX,XX @@ DISAS_INSN(undef) | ||
16 | /* ??? This is both instructions that are as yet unimplemented | ||
17 | for the 680x0 series, as well as those that are implemented | ||
18 | but actually illegal for CPU32 or pre-68020. */ | ||
19 | - qemu_log_mask(LOG_UNIMP, "Illegal instruction: %04x @ %08x", | ||
20 | + qemu_log_mask(LOG_UNIMP, "Illegal instruction: %04x @ %08x\n", | ||
21 | insn, s->insn_pc); | ||
22 | gen_exception(s, s->insn_pc, EXCP_UNSUPPORTED); | ||
23 | } | ||
24 | -- | ||
25 | 2.17.1 | ||
26 | |||
27 | diff view generated by jsdifflib |