1 | target-arm queue: aspeed patches from Cédric, and | 1 | First pullreq for 6.0: mostly my v8.1M work, plus some other |
---|---|---|---|
2 | cleanup and sd card patches from Philippe. | 2 | bits and pieces. (I still have a lot of stuff in my to-review |
3 | folder, which I may or may not get to before the Christmas break...) | ||
3 | 4 | ||
4 | thanks | 5 | thanks |
5 | -- PMM | 6 | -- PMM |
6 | 7 | ||
7 | The following changes since commit bac5ba3dc5da706f52c149fa6c0bd1dc96899bec: | 8 | The following changes since commit 5e7b204dbfae9a562fc73684986f936b97f63877: |
8 | 9 | ||
9 | Merge remote-tracking branch 'remotes/thibault/tags/samuel-thibault' into staging (2018-06-08 10:26:16 +0100) | 10 | Merge remote-tracking branch 'remotes/mst/tags/for_upstream' into staging (2020-12-09 20:08:54 +0000) |
10 | 11 | ||
11 | are available in the Git repository at: | 12 | are available in the Git repository at: |
12 | 13 | ||
13 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20180608 | 14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20201210 |
14 | 15 | ||
15 | for you to fetch changes up to 113f31c06c6bf16451892b2459d83c9b9c5e9844: | 16 | for you to fetch changes up to 71f916be1c7e9ede0e37d9cabc781b5a9e8638ff: |
16 | 17 | ||
17 | sdcard: Disable CMD19/CMD23 for Spec v2 (2018-06-08 13:15:34 +0100) | 18 | hw/arm/armv7m: Correct typo in QOM object name (2020-12-10 11:44:56 +0000) |
18 | 19 | ||
19 | ---------------------------------------------------------------- | 20 | ---------------------------------------------------------------- |
20 | target-arm queue: | 21 | target-arm queue: |
21 | * arm_gicv3_kvm: fix migration of registers corresponding to | 22 | * hw/arm/smmuv3: Fix up L1STD_SPAN decoding |
22 | IRQs 992 to 1020 in the KVM GIC | 23 | * xlnx-zynqmp: Support Xilinx ZynqMP CAN controllers |
23 | * aspeed: remove ignore_memory_transaction_failures on all boards | 24 | * sbsa-ref: allow to use Cortex-A53/57/72 cpus |
24 | * aspeed: add support for the witherspoon-bmc board | 25 | * Various minor code cleanups |
25 | * aspeed: add an I2C RTC device and EEPROM I2C devices | 26 | * hw/intc/armv7m_nvic: Make all of system PPB range be RAZWI/BusFault |
26 | * aspeed: add the pc9552 chips to the witherspoon machine | 27 | * Implement more pieces of ARMv8.1M support |
27 | * ftgmac100: fix various bugs | ||
28 | * hw/arm: Remove the deprecated xlnx-ep108 machine | ||
29 | * hw/i2c: Add trace events | ||
30 | * add missing '\n' on various qemu_log() logging strings | ||
31 | * sdcard: clean up spec version support so we report the | ||
32 | right spec version to the guest and only implement the | ||
33 | commands that are supposed to be present in that version | ||
34 | 28 | ||
35 | ---------------------------------------------------------------- | 29 | ---------------------------------------------------------------- |
36 | Cédric Le Goater (11): | 30 | Alex Chen (4): |
37 | aspeed: remove ignore_memory_transaction_failures on all boards | 31 | i.MX25: Fix bad printf format specifiers |
38 | aspeed: add support for the witherspoon-bmc board | 32 | i.MX31: Fix bad printf format specifiers |
39 | aspeed: add an I2C RTC device to all machines | 33 | i.MX6: Fix bad printf format specifiers |
40 | smbus: add a smbus_eeprom_init_one() routine | 34 | i.MX6ul: Fix bad printf format specifiers |
41 | aspeed: Add EEPROM I2C devices | ||
42 | misc: add pca9552 LED blinker model | ||
43 | aspeed: add the pc9552 chips to the witherspoon machine | ||
44 | ftgmac100: compute maximum frame size depending on the protocol | ||
45 | ftgmac100: add IEEE 802.1Q VLAN support | ||
46 | ftgmac100: fix multicast hash routine | ||
47 | ftgmac100: remove check on runt messages | ||
48 | 35 | ||
49 | Philippe Mathieu-Daudé (18): | 36 | Havard Skinnemoen (1): |
50 | hw/i2c: Add trace events | 37 | tests/qtest/npcm7xx_rng-test: dump random data on failure |
51 | hw/sd/milkymist-memcard: Add trailing '\n' to qemu_log() call | ||
52 | hw/digic: Add trailing '\n' to qemu_log() calls | ||
53 | xilinx-dp: Add trailing '\n' to qemu_log() call | ||
54 | ppc/pnv: Add trailing '\n' to qemu_log() calls | ||
55 | hw/core/register: Add trailing '\n' to qemu_log() call | ||
56 | hw/mips/boston: Add trailing '\n' to qemu_log() calls | ||
57 | stellaris: Add trailing '\n' to qemu_log() calls | ||
58 | target/arm: Add trailing '\n' to qemu_log() calls | ||
59 | target/m68k: Add trailing '\n' to qemu_log() call | ||
60 | RISC-V: Add trailing '\n' to qemu_log() calls | ||
61 | target/xtensa: Add trailing '\n' to qemu_log() calls | ||
62 | sdcard: Update the Configuration Register (SCR) to Spec Version 1.10 | ||
63 | sdcard: Allow commands valid in SPI mode | ||
64 | sdcard: Add a 'spec_version' property, default to Spec v2.00 | ||
65 | sdcard: Disable SEND_IF_COND (CMD8) for Spec v1 | ||
66 | sdcard: Reflect when the Spec v3 is supported in the Config Register (SCR) | ||
67 | sdcard: Disable CMD19/CMD23 for Spec v2 | ||
68 | 38 | ||
69 | Shannon Zhao (1): | 39 | Kunkun Jiang (1): |
70 | arm_gicv3_kvm: kvm_dist_get/put: skip the registers banked by GICR | 40 | hw/arm/smmuv3: Fix up L1STD_SPAN decoding |
71 | 41 | ||
72 | Thomas Huth (1): | 42 | Marcin Juszkiewicz (1): |
73 | hw/arm: Remove the deprecated xlnx-ep108 machine | 43 | sbsa-ref: allow to use Cortex-A53/57/72 cpus |
74 | 44 | ||
75 | Makefile.objs | 1 + | 45 | Peter Maydell (25): |
76 | hw/misc/Makefile.objs | 1 + | 46 | hw/intc/armv7m_nvic: Make all of system PPB range be RAZWI/BusFault |
77 | tests/Makefile.include | 2 + | 47 | target/arm: Implement v8.1M PXN extension |
78 | include/hw/i2c/smbus.h | 1 + | 48 | target/arm: Don't clobber ID_PFR1.Security on M-profile cores |
79 | include/hw/intc/arm_gicv3_common.h | 1 + | 49 | target/arm: Implement VSCCLRM insn |
80 | include/hw/misc/pca9552.h | 32 +++++ | 50 | target/arm: Implement CLRM instruction |
81 | include/hw/misc/pca9552_regs.h | 32 +++++ | 51 | target/arm: Enforce M-profile VMRS/VMSR register restrictions |
82 | include/hw/net/ftgmac100.h | 7 +- | 52 | target/arm: Refactor M-profile VMSR/VMRS handling |
83 | include/hw/sd/sd.h | 6 + | 53 | target/arm: Move general-use constant expanders up in translate.c |
84 | tests/libqos/i2c.h | 2 + | 54 | target/arm: Implement VLDR/VSTR system register |
85 | hw/arm/aspeed.c | 88 +++++++++++++- | 55 | target/arm: Implement M-profile FPSCR_nzcvqc |
86 | hw/arm/stellaris.c | 11 +- | 56 | target/arm: Use new FPCR_NZCV_MASK constant |
87 | hw/arm/xlnx-zcu102.c | 62 +--------- | 57 | target/arm: Factor out preserve-fp-state from full_vfp_access_check() |
88 | hw/char/digic-uart.c | 4 +- | 58 | target/arm: Implement FPCXT_S fp system register |
89 | hw/core/register.c | 2 +- | 59 | hw/intc/armv7m_nvic: Update FPDSCR masking for v8.1M |
90 | hw/display/xlnx_dp.c | 4 +- | 60 | target/arm: For v8.1M, always clear R0-R3, R12, APSR, EPSR on exception entry |
91 | hw/i2c/core.c | 25 ++-- | 61 | target/arm: In v8.1M, don't set HFSR.FORCED on vector table fetch failures |
92 | hw/i2c/smbus_eeprom.c | 16 ++- | 62 | target/arm: Implement v8.1M REVIDR register |
93 | hw/intc/arm_gicv3_common.c | 79 ++++++++++++ | 63 | target/arm: Implement new v8.1M NOCP check for exception return |
94 | hw/intc/arm_gicv3_kvm.c | 38 ++++++ | 64 | target/arm: Implement new v8.1M VLLDM and VLSTM encodings |
95 | hw/mips/boston.c | 8 +- | 65 | hw/intc/armv7m_nvic: Support v8.1M CCR.TRD bit |
96 | hw/misc/pca9552.c | 240 +++++++++++++++++++++++++++++++++++++ | 66 | target/arm: Implement CCR_S.TRD behaviour for SG insns |
97 | hw/net/ftgmac100.c | 64 ++++++---- | 67 | hw/intc/armv7m_nvic: Fix "return from inactive handler" check |
98 | hw/ppc/pnv_core.c | 4 +- | 68 | target/arm: Implement M-profile "minimal RAS implementation" |
99 | hw/sd/milkymist-memcard.c | 2 +- | 69 | hw/intc/armv7m_nvic: Implement read/write for RAS register block |
100 | hw/sd/sd.c | 50 +++++--- | 70 | hw/arm/armv7m: Correct typo in QOM object name |
101 | hw/timer/digic-timer.c | 4 +- | ||
102 | target/arm/helper.c | 4 +- | ||
103 | target/m68k/translate.c | 2 +- | ||
104 | target/riscv/op_helper.c | 6 +- | ||
105 | target/xtensa/translate.c | 6 +- | ||
106 | tests/pca9552-test.c | 116 ++++++++++++++++++ | ||
107 | tests/tmp105-test.c | 2 - | ||
108 | default-configs/arm-softmmu.mak | 1 + | ||
109 | hw/i2c/trace-events | 7 ++ | ||
110 | qemu-doc.texi | 5 - | ||
111 | 36 files changed, 788 insertions(+), 147 deletions(-) | ||
112 | create mode 100644 include/hw/misc/pca9552.h | ||
113 | create mode 100644 include/hw/misc/pca9552_regs.h | ||
114 | create mode 100644 hw/misc/pca9552.c | ||
115 | create mode 100644 tests/pca9552-test.c | ||
116 | create mode 100644 hw/i2c/trace-events | ||
117 | 71 | ||
72 | Vikram Garhwal (4): | ||
73 | hw/net/can: Introduce Xilinx ZynqMP CAN controller | ||
74 | xlnx-zynqmp: Connect Xilinx ZynqMP CAN controllers | ||
75 | tests/qtest: Introduce tests for Xilinx ZynqMP CAN controller | ||
76 | MAINTAINERS: Add maintainer entry for Xilinx ZynqMP CAN controller | ||
77 | |||
78 | meson.build | 1 + | ||
79 | hw/arm/smmuv3-internal.h | 2 +- | ||
80 | hw/net/can/trace.h | 1 + | ||
81 | include/hw/arm/xlnx-zynqmp.h | 8 + | ||
82 | include/hw/intc/armv7m_nvic.h | 2 + | ||
83 | include/hw/net/xlnx-zynqmp-can.h | 78 +++ | ||
84 | target/arm/cpu.h | 46 ++ | ||
85 | target/arm/m-nocp.decode | 10 +- | ||
86 | target/arm/t32.decode | 10 +- | ||
87 | target/arm/vfp.decode | 14 + | ||
88 | hw/arm/armv7m.c | 4 +- | ||
89 | hw/arm/sbsa-ref.c | 23 +- | ||
90 | hw/arm/xlnx-zcu102.c | 20 + | ||
91 | hw/arm/xlnx-zynqmp.c | 34 ++ | ||
92 | hw/intc/armv7m_nvic.c | 246 ++++++-- | ||
93 | hw/misc/imx25_ccm.c | 12 +- | ||
94 | hw/misc/imx31_ccm.c | 14 +- | ||
95 | hw/misc/imx6_ccm.c | 20 +- | ||
96 | hw/misc/imx6_src.c | 2 +- | ||
97 | hw/misc/imx6ul_ccm.c | 4 +- | ||
98 | hw/misc/imx_ccm.c | 4 +- | ||
99 | hw/net/can/xlnx-zynqmp-can.c | 1161 ++++++++++++++++++++++++++++++++++++++ | ||
100 | target/arm/cpu.c | 5 +- | ||
101 | target/arm/helper.c | 7 +- | ||
102 | target/arm/m_helper.c | 130 ++++- | ||
103 | target/arm/translate.c | 105 +++- | ||
104 | tests/qtest/npcm7xx_rng-test.c | 12 + | ||
105 | tests/qtest/xlnx-can-test.c | 360 ++++++++++++ | ||
106 | MAINTAINERS | 8 + | ||
107 | hw/Kconfig | 1 + | ||
108 | hw/net/can/meson.build | 1 + | ||
109 | hw/net/can/trace-events | 9 + | ||
110 | target/arm/translate-vfp.c.inc | 511 ++++++++++++++++- | ||
111 | tests/qtest/meson.build | 1 + | ||
112 | 34 files changed, 2713 insertions(+), 153 deletions(-) | ||
113 | create mode 100644 hw/net/can/trace.h | ||
114 | create mode 100644 include/hw/net/xlnx-zynqmp-can.h | ||
115 | create mode 100644 hw/net/can/xlnx-zynqmp-can.c | ||
116 | create mode 100644 tests/qtest/xlnx-can-test.c | ||
117 | create mode 100644 hw/net/can/trace-events | ||
118 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Kunkun Jiang <jiangkunkun@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | The Aspeed boards have at least one EEPROM to hold the Vital Product | 3 | Accroding to the SMMUv3 spec, the SPAN field of Level1 Stream Table |
4 | Data (VPD). | 4 | Descriptor is 5 bits([4:0]). |
5 | 5 | ||
6 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 6 | Fixes: 9bde7f0674f(hw/arm/smmuv3: Implement translate callback) |
7 | Reviewed-by: Andrew Jeffery <andrew@aj.id.au> | 7 | Signed-off-by: Kunkun Jiang <jiangkunkun@huawei.com> |
8 | Message-id: 20180530064049.27976-6-clg@kaod.org | 8 | Message-id: 20201124023711.1184-1-jiangkunkun@huawei.com |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Acked-by: Eric Auger <eric.auger@redhat.com> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 12 | --- |
11 | hw/arm/aspeed.c | 13 +++++++++++++ | 13 | hw/arm/smmuv3-internal.h | 2 +- |
12 | 1 file changed, 13 insertions(+) | 14 | 1 file changed, 1 insertion(+), 1 deletion(-) |
13 | 15 | ||
14 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | 16 | diff --git a/hw/arm/smmuv3-internal.h b/hw/arm/smmuv3-internal.h |
15 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/aspeed.c | 18 | --- a/hw/arm/smmuv3-internal.h |
17 | +++ b/hw/arm/aspeed.c | 19 | +++ b/hw/arm/smmuv3-internal.h |
18 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t l1std_l2ptr(STEDesc *desc) |
19 | #include "hw/arm/arm.h" | 21 | return hi << 32 | lo; |
20 | #include "hw/arm/aspeed_soc.h" | ||
21 | #include "hw/boards.h" | ||
22 | +#include "hw/i2c/smbus.h" | ||
23 | #include "qemu/log.h" | ||
24 | #include "sysemu/block-backend.h" | ||
25 | #include "hw/loader.h" | ||
26 | @@ -XXX,XX +XXX,XX @@ static void palmetto_bmc_i2c_init(AspeedBoardState *bmc) | ||
27 | { | ||
28 | AspeedSoCState *soc = &bmc->soc; | ||
29 | DeviceState *dev; | ||
30 | + uint8_t *eeprom_buf = g_malloc0(32 * 1024); | ||
31 | |||
32 | /* The palmetto platform expects a ds3231 RTC but a ds1338 is | ||
33 | * enough to provide basic RTC features. Alarms will be missing */ | ||
34 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 0), "ds1338", 0x68); | ||
35 | |||
36 | + smbus_eeprom_init_one(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 0), 0x50, | ||
37 | + eeprom_buf); | ||
38 | + | ||
39 | /* add a TMP423 temperature sensor */ | ||
40 | dev = i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 2), | ||
41 | "tmp423", 0x4c); | ||
42 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo palmetto_bmc_type = { | ||
43 | static void ast2500_evb_i2c_init(AspeedBoardState *bmc) | ||
44 | { | ||
45 | AspeedSoCState *soc = &bmc->soc; | ||
46 | + uint8_t *eeprom_buf = g_malloc0(8 * 1024); | ||
47 | + | ||
48 | + smbus_eeprom_init_one(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 3), 0x50, | ||
49 | + eeprom_buf); | ||
50 | |||
51 | /* The AST2500 EVB expects a LM75 but a TMP105 is compatible */ | ||
52 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 7), "tmp105", 0x4d); | ||
53 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo romulus_bmc_type = { | ||
54 | static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | ||
55 | { | ||
56 | AspeedSoCState *soc = &bmc->soc; | ||
57 | + uint8_t *eeprom_buf = g_malloc0(8 * 1024); | ||
58 | |||
59 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 4), "tmp423", 0x4c); | ||
60 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 5), "tmp423", 0x4c); | ||
61 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | ||
62 | /* The witherspoon board expects Epson RX8900 I2C RTC but a ds1338 is | ||
63 | * good enough */ | ||
64 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "ds1338", 0x32); | ||
65 | + | ||
66 | + smbus_eeprom_init_one(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), 0x51, | ||
67 | + eeprom_buf); | ||
68 | } | 22 | } |
69 | 23 | ||
70 | static void witherspoon_bmc_init(MachineState *machine) | 24 | -#define L1STD_SPAN(stm) (extract32((stm)->word[0], 0, 4)) |
25 | +#define L1STD_SPAN(stm) (extract32((stm)->word[0], 0, 5)) | ||
26 | |||
27 | #endif | ||
71 | -- | 28 | -- |
72 | 2.17.1 | 29 | 2.20.1 |
73 | 30 | ||
74 | 31 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Vikram Garhwal <fnu.vikram@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | Specs are available here : | 3 | The Xilinx ZynqMP CAN controller is developed based on SocketCAN, QEMU CAN bus |
4 | implementation. Bus connection and socketCAN connection for each CAN module | ||
5 | can be set through command lines. | ||
4 | 6 | ||
5 | https://www.nxp.com/docs/en/application-note/AN264.pdf | 7 | Example for using single CAN: |
8 | -object can-bus,id=canbus0 \ | ||
9 | -machine xlnx-zcu102.canbus0=canbus0 \ | ||
10 | -object can-host-socketcan,id=socketcan0,if=vcan0,canbus=canbus0 | ||
6 | 11 | ||
7 | This is a simple model supporting the basic registers for led and GPIO | 12 | Example for connecting both CAN to same virtual CAN on host machine: |
8 | mode. The device also supports two blinking rates but not the model | 13 | -object can-bus,id=canbus0 -object can-bus,id=canbus1 \ |
9 | yet. | 14 | -machine xlnx-zcu102.canbus0=canbus0 \ |
15 | -machine xlnx-zcu102.canbus1=canbus1 \ | ||
16 | -object can-host-socketcan,id=socketcan0,if=vcan0,canbus=canbus0 \ | ||
17 | -object can-host-socketcan,id=socketcan1,if=vcan0,canbus=canbus1 | ||
10 | 18 | ||
11 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 19 | To create virtual CAN on the host machine, please check the QEMU CAN docs: |
20 | https://github.com/qemu/qemu/blob/master/docs/can.txt | ||
21 | |||
22 | Signed-off-by: Vikram Garhwal <fnu.vikram@xilinx.com> | ||
23 | Message-id: 1605728926-352690-2-git-send-email-fnu.vikram@xilinx.com | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 24 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
14 | Message-id: 20180530064049.27976-7-clg@kaod.org | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 26 | --- |
17 | hw/misc/Makefile.objs | 1 + | 27 | meson.build | 1 + |
18 | tests/Makefile.include | 2 + | 28 | hw/net/can/trace.h | 1 + |
19 | include/hw/misc/pca9552.h | 32 +++++ | 29 | include/hw/net/xlnx-zynqmp-can.h | 78 ++ |
20 | include/hw/misc/pca9552_regs.h | 32 +++++ | 30 | hw/net/can/xlnx-zynqmp-can.c | 1161 ++++++++++++++++++++++++++++++ |
21 | tests/libqos/i2c.h | 2 + | 31 | hw/Kconfig | 1 + |
22 | hw/misc/pca9552.c | 240 ++++++++++++++++++++++++++++++++ | 32 | hw/net/can/meson.build | 1 + |
23 | tests/pca9552-test.c | 116 +++++++++++++++ | 33 | hw/net/can/trace-events | 9 + |
24 | tests/tmp105-test.c | 2 - | 34 | 7 files changed, 1252 insertions(+) |
25 | default-configs/arm-softmmu.mak | 1 + | 35 | create mode 100644 hw/net/can/trace.h |
26 | 9 files changed, 426 insertions(+), 2 deletions(-) | 36 | create mode 100644 include/hw/net/xlnx-zynqmp-can.h |
27 | create mode 100644 include/hw/misc/pca9552.h | 37 | create mode 100644 hw/net/can/xlnx-zynqmp-can.c |
28 | create mode 100644 include/hw/misc/pca9552_regs.h | 38 | create mode 100644 hw/net/can/trace-events |
29 | create mode 100644 hw/misc/pca9552.c | ||
30 | create mode 100644 tests/pca9552-test.c | ||
31 | 39 | ||
32 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 40 | diff --git a/meson.build b/meson.build |
33 | index XXXXXXX..XXXXXXX 100644 | 41 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/hw/misc/Makefile.objs | 42 | --- a/meson.build |
35 | +++ b/hw/misc/Makefile.objs | 43 | +++ b/meson.build |
36 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_SGA) += sga.o | 44 | @@ -XXX,XX +XXX,XX @@ if have_system |
37 | common-obj-$(CONFIG_ISA_TESTDEV) += pc-testdev.o | 45 | 'hw/misc', |
38 | common-obj-$(CONFIG_PCI_TESTDEV) += pci-testdev.o | 46 | 'hw/misc/macio', |
39 | common-obj-$(CONFIG_EDU) += edu.o | 47 | 'hw/net', |
40 | +common-obj-$(CONFIG_PCA9552) += pca9552.o | 48 | + 'hw/net/can', |
41 | 49 | 'hw/nvram', | |
42 | common-obj-y += unimp.o | 50 | 'hw/pci', |
43 | common-obj-$(CONFIG_FW_CFG_DMA) += vmcoreinfo.o | 51 | 'hw/pci-host', |
44 | diff --git a/tests/Makefile.include b/tests/Makefile.include | 52 | diff --git a/hw/net/can/trace.h b/hw/net/can/trace.h |
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/tests/Makefile.include | ||
47 | +++ b/tests/Makefile.include | ||
48 | @@ -XXX,XX +XXX,XX @@ check-qtest-sparc64-y += tests/prom-env-test$(EXESUF) | ||
49 | check-qtest-sparc64-y += tests/boot-serial-test$(EXESUF) | ||
50 | |||
51 | check-qtest-arm-y = tests/tmp105-test$(EXESUF) | ||
52 | +check-qtest-arm-y += tests/pca9552-test$(EXESUF) | ||
53 | check-qtest-arm-y += tests/ds1338-test$(EXESUF) | ||
54 | check-qtest-arm-y += tests/m25p80-test$(EXESUF) | ||
55 | gcov-files-arm-y += hw/misc/tmp105.c | ||
56 | @@ -XXX,XX +XXX,XX @@ tests/bios-tables-test$(EXESUF): tests/bios-tables-test.o \ | ||
57 | tests/boot-sector.o tests/acpi-utils.o $(libqos-obj-y) | ||
58 | tests/pxe-test$(EXESUF): tests/pxe-test.o tests/boot-sector.o $(libqos-obj-y) | ||
59 | tests/tmp105-test$(EXESUF): tests/tmp105-test.o $(libqos-omap-obj-y) | ||
60 | +tests/pca9552-test$(EXESUF): tests/pca9552-test.o $(libqos-omap-obj-y) | ||
61 | tests/ds1338-test$(EXESUF): tests/ds1338-test.o $(libqos-imx-obj-y) | ||
62 | tests/m25p80-test$(EXESUF): tests/m25p80-test.o | ||
63 | tests/i440fx-test$(EXESUF): tests/i440fx-test.o $(libqos-pc-obj-y) | ||
64 | diff --git a/include/hw/misc/pca9552.h b/include/hw/misc/pca9552.h | ||
65 | new file mode 100644 | 53 | new file mode 100644 |
66 | index XXXXXXX..XXXXXXX | 54 | index XXXXXXX..XXXXXXX |
67 | --- /dev/null | 55 | --- /dev/null |
68 | +++ b/include/hw/misc/pca9552.h | 56 | +++ b/hw/net/can/trace.h |
69 | @@ -XXX,XX +XXX,XX @@ | 57 | @@ -0,0 +1 @@ |
70 | +/* | 58 | +#include "trace/trace-hw_net_can.h" |
71 | + * PCA9552 I2C LED blinker | 59 | diff --git a/include/hw/net/xlnx-zynqmp-can.h b/include/hw/net/xlnx-zynqmp-can.h |
72 | + * | ||
73 | + * Copyright (c) 2017-2018, IBM Corporation. | ||
74 | + * | ||
75 | + * This work is licensed under the terms of the GNU GPL, version 2 or | ||
76 | + * later. See the COPYING file in the top-level directory. | ||
77 | + */ | ||
78 | +#ifndef PCA9552_H | ||
79 | +#define PCA9552_H | ||
80 | + | ||
81 | +#include "hw/i2c/i2c.h" | ||
82 | + | ||
83 | +#define TYPE_PCA9552 "pca9552" | ||
84 | +#define PCA9552(obj) OBJECT_CHECK(PCA9552State, (obj), TYPE_PCA9552) | ||
85 | + | ||
86 | +#define PCA9552_NR_REGS 10 | ||
87 | + | ||
88 | +typedef struct PCA9552State { | ||
89 | + /*< private >*/ | ||
90 | + I2CSlave i2c; | ||
91 | + /*< public >*/ | ||
92 | + | ||
93 | + uint8_t len; | ||
94 | + uint8_t pointer; | ||
95 | + | ||
96 | + uint8_t regs[PCA9552_NR_REGS]; | ||
97 | + uint8_t max_reg; | ||
98 | + uint8_t nr_leds; | ||
99 | +} PCA9552State; | ||
100 | + | ||
101 | +#endif | ||
102 | diff --git a/include/hw/misc/pca9552_regs.h b/include/hw/misc/pca9552_regs.h | ||
103 | new file mode 100644 | 60 | new file mode 100644 |
104 | index XXXXXXX..XXXXXXX | 61 | index XXXXXXX..XXXXXXX |
105 | --- /dev/null | 62 | --- /dev/null |
106 | +++ b/include/hw/misc/pca9552_regs.h | 63 | +++ b/include/hw/net/xlnx-zynqmp-can.h |
107 | @@ -XXX,XX +XXX,XX @@ | 64 | @@ -XXX,XX +XXX,XX @@ |
108 | +/* | 65 | +/* |
109 | + * PCA9552 I2C LED blinker registers | 66 | + * QEMU model of the Xilinx ZynqMP CAN controller. |
110 | + * | 67 | + * |
111 | + * Copyright (c) 2017-2018, IBM Corporation. | 68 | + * Copyright (c) 2020 Xilinx Inc. |
112 | + * | 69 | + * |
113 | + * This work is licensed under the terms of the GNU GPL, version 2 or | 70 | + * Written-by: Vikram Garhwal<fnu.vikram@xilinx.com> |
114 | + * later. See the COPYING file in the top-level directory. | 71 | + * |
72 | + * Based on QEMU CAN Device emulation implemented by Jin Yang, Deniz Eren and | ||
73 | + * Pavel Pisa. | ||
74 | + * | ||
75 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
76 | + * of this software and associated documentation files (the "Software"), to deal | ||
77 | + * in the Software without restriction, including without limitation the rights | ||
78 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
79 | + * copies of the Software, and to permit persons to whom the Software is | ||
80 | + * furnished to do so, subject to the following conditions: | ||
81 | + * | ||
82 | + * The above copyright notice and this permission notice shall be included in | ||
83 | + * all copies or substantial portions of the Software. | ||
84 | + * | ||
85 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
86 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
87 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
88 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
89 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
90 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
91 | + * THE SOFTWARE. | ||
115 | + */ | 92 | + */ |
116 | +#ifndef PCA9552_REGS_H | 93 | + |
117 | +#define PCA9552_REGS_H | 94 | +#ifndef XLNX_ZYNQMP_CAN_H |
118 | + | 95 | +#define XLNX_ZYNQMP_CAN_H |
119 | +/* | 96 | + |
120 | + * Bits [0:3] are used to address a specific register. | 97 | +#include "hw/register.h" |
121 | + */ | 98 | +#include "net/can_emu.h" |
122 | +#define PCA9552_INPUT0 0 /* read only input register 0 */ | 99 | +#include "net/can_host.h" |
123 | +#define PCA9552_INPUT1 1 /* read only input register 1 */ | 100 | +#include "qemu/fifo32.h" |
124 | +#define PCA9552_PSC0 2 /* read/write frequency prescaler 0 */ | 101 | +#include "hw/ptimer.h" |
125 | +#define PCA9552_PWM0 3 /* read/write PWM register 0 */ | 102 | +#include "hw/qdev-clock.h" |
126 | +#define PCA9552_PSC1 4 /* read/write frequency prescaler 1 */ | 103 | + |
127 | +#define PCA9552_PWM1 5 /* read/write PWM register 1 */ | 104 | +#define TYPE_XLNX_ZYNQMP_CAN "xlnx.zynqmp-can" |
128 | +#define PCA9552_LS0 6 /* read/write LED0 to LED3 selector */ | 105 | + |
129 | +#define PCA9552_LS1 7 /* read/write LED4 to LED7 selector */ | 106 | +#define XLNX_ZYNQMP_CAN(obj) \ |
130 | +#define PCA9552_LS2 8 /* read/write LED8 to LED11 selector */ | 107 | + OBJECT_CHECK(XlnxZynqMPCANState, (obj), TYPE_XLNX_ZYNQMP_CAN) |
131 | +#define PCA9552_LS3 9 /* read/write LED12 to LED15 selector */ | 108 | + |
132 | + | 109 | +#define MAX_CAN_CTRLS 2 |
133 | +/* | 110 | +#define XLNX_ZYNQMP_CAN_R_MAX (0x84 / 4) |
134 | + * Bit [4] is used to activate the Auto-Increment option of the | 111 | +#define MAILBOX_CAPACITY 64 |
135 | + * register address | 112 | +#define CAN_TIMER_MAX 0XFFFFUL |
136 | + */ | 113 | +#define CAN_DEFAULT_CLOCK (24 * 1000 * 1000) |
137 | +#define PCA9552_AUTOINC (1 << 4) | 114 | + |
115 | +/* Each CAN_FRAME will have 4 * 32bit size. */ | ||
116 | +#define CAN_FRAME_SIZE 4 | ||
117 | +#define RXFIFO_SIZE (MAILBOX_CAPACITY * CAN_FRAME_SIZE) | ||
118 | + | ||
119 | +typedef struct XlnxZynqMPCANState { | ||
120 | + SysBusDevice parent_obj; | ||
121 | + MemoryRegion iomem; | ||
122 | + | ||
123 | + qemu_irq irq; | ||
124 | + | ||
125 | + CanBusClientState bus_client; | ||
126 | + CanBusState *canbus; | ||
127 | + | ||
128 | + struct { | ||
129 | + uint32_t ext_clk_freq; | ||
130 | + } cfg; | ||
131 | + | ||
132 | + RegisterInfo reg_info[XLNX_ZYNQMP_CAN_R_MAX]; | ||
133 | + uint32_t regs[XLNX_ZYNQMP_CAN_R_MAX]; | ||
134 | + | ||
135 | + Fifo32 rx_fifo; | ||
136 | + Fifo32 tx_fifo; | ||
137 | + Fifo32 txhpb_fifo; | ||
138 | + | ||
139 | + ptimer_state *can_timer; | ||
140 | +} XlnxZynqMPCANState; | ||
138 | + | 141 | + |
139 | +#endif | 142 | +#endif |
140 | diff --git a/tests/libqos/i2c.h b/tests/libqos/i2c.h | 143 | diff --git a/hw/net/can/xlnx-zynqmp-can.c b/hw/net/can/xlnx-zynqmp-can.c |
141 | index XXXXXXX..XXXXXXX 100644 | ||
142 | --- a/tests/libqos/i2c.h | ||
143 | +++ b/tests/libqos/i2c.h | ||
144 | @@ -XXX,XX +XXX,XX @@ struct I2CAdapter { | ||
145 | QTestState *qts; | ||
146 | }; | ||
147 | |||
148 | +#define OMAP2_I2C_1_BASE 0x48070000 | ||
149 | + | ||
150 | void i2c_send(I2CAdapter *i2c, uint8_t addr, | ||
151 | const uint8_t *buf, uint16_t len); | ||
152 | void i2c_recv(I2CAdapter *i2c, uint8_t addr, | ||
153 | diff --git a/hw/misc/pca9552.c b/hw/misc/pca9552.c | ||
154 | new file mode 100644 | 144 | new file mode 100644 |
155 | index XXXXXXX..XXXXXXX | 145 | index XXXXXXX..XXXXXXX |
156 | --- /dev/null | 146 | --- /dev/null |
157 | +++ b/hw/misc/pca9552.c | 147 | +++ b/hw/net/can/xlnx-zynqmp-can.c |
158 | @@ -XXX,XX +XXX,XX @@ | 148 | @@ -XXX,XX +XXX,XX @@ |
159 | +/* | 149 | +/* |
160 | + * PCA9552 I2C LED blinker | 150 | + * QEMU model of the Xilinx ZynqMP CAN controller. |
151 | + * This implementation is based on the following datasheet: | ||
152 | + * https://www.xilinx.com/support/documentation/user_guides/ug1085-zynq-ultrascale-trm.pdf | ||
161 | + * | 153 | + * |
162 | + * https://www.nxp.com/docs/en/application-note/AN264.pdf | 154 | + * Copyright (c) 2020 Xilinx Inc. |
163 | + * | 155 | + * |
164 | + * Copyright (c) 2017-2018, IBM Corporation. | 156 | + * Written-by: Vikram Garhwal<fnu.vikram@xilinx.com> |
165 | + * | 157 | + * |
166 | + * This work is licensed under the terms of the GNU GPL, version 2 or | 158 | + * Based on QEMU CAN Device emulation implemented by Jin Yang, Deniz Eren and |
167 | + * later. See the COPYING file in the top-level directory. | 159 | + * Pavel Pisa |
160 | + * | ||
161 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
162 | + * of this software and associated documentation files (the "Software"), to deal | ||
163 | + * in the Software without restriction, including without limitation the rights | ||
164 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
165 | + * copies of the Software, and to permit persons to whom the Software is | ||
166 | + * furnished to do so, subject to the following conditions: | ||
167 | + * | ||
168 | + * The above copyright notice and this permission notice shall be included in | ||
169 | + * all copies or substantial portions of the Software. | ||
170 | + * | ||
171 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
172 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
173 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
174 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
175 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
176 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
177 | + * THE SOFTWARE. | ||
168 | + */ | 178 | + */ |
169 | + | 179 | + |
170 | +#include "qemu/osdep.h" | 180 | +#include "qemu/osdep.h" |
181 | +#include "hw/sysbus.h" | ||
182 | +#include "hw/register.h" | ||
183 | +#include "hw/irq.h" | ||
184 | +#include "qapi/error.h" | ||
185 | +#include "qemu/bitops.h" | ||
171 | +#include "qemu/log.h" | 186 | +#include "qemu/log.h" |
172 | +#include "hw/hw.h" | 187 | +#include "qemu/cutils.h" |
173 | +#include "hw/misc/pca9552.h" | 188 | +#include "sysemu/sysemu.h" |
174 | +#include "hw/misc/pca9552_regs.h" | 189 | +#include "migration/vmstate.h" |
175 | + | 190 | +#include "hw/qdev-properties.h" |
176 | +#define PCA9552_LED_ON 0x0 | 191 | +#include "net/can_emu.h" |
177 | +#define PCA9552_LED_OFF 0x1 | 192 | +#include "net/can_host.h" |
178 | +#define PCA9552_LED_PWM0 0x2 | 193 | +#include "qemu/event_notifier.h" |
179 | +#define PCA9552_LED_PWM1 0x3 | 194 | +#include "qom/object_interfaces.h" |
180 | + | 195 | +#include "hw/net/xlnx-zynqmp-can.h" |
181 | +static uint8_t pca9552_pin_get_config(PCA9552State *s, int pin) | 196 | +#include "trace.h" |
182 | +{ | 197 | + |
183 | + uint8_t reg = PCA9552_LS0 + (pin / 4); | 198 | +#ifndef XLNX_ZYNQMP_CAN_ERR_DEBUG |
184 | + uint8_t shift = (pin % 4) << 1; | 199 | +#define XLNX_ZYNQMP_CAN_ERR_DEBUG 0 |
185 | + | 200 | +#endif |
186 | + return extract32(s->regs[reg], shift, 2); | 201 | + |
187 | +} | 202 | +#define MAX_DLC 8 |
188 | + | 203 | +#undef ERROR |
189 | +static void pca9552_update_pin_input(PCA9552State *s) | 204 | + |
190 | +{ | 205 | +REG32(SOFTWARE_RESET_REGISTER, 0x0) |
206 | + FIELD(SOFTWARE_RESET_REGISTER, CEN, 1, 1) | ||
207 | + FIELD(SOFTWARE_RESET_REGISTER, SRST, 0, 1) | ||
208 | +REG32(MODE_SELECT_REGISTER, 0x4) | ||
209 | + FIELD(MODE_SELECT_REGISTER, SNOOP, 2, 1) | ||
210 | + FIELD(MODE_SELECT_REGISTER, LBACK, 1, 1) | ||
211 | + FIELD(MODE_SELECT_REGISTER, SLEEP, 0, 1) | ||
212 | +REG32(ARBITRATION_PHASE_BAUD_RATE_PRESCALER_REGISTER, 0x8) | ||
213 | + FIELD(ARBITRATION_PHASE_BAUD_RATE_PRESCALER_REGISTER, BRP, 0, 8) | ||
214 | +REG32(ARBITRATION_PHASE_BIT_TIMING_REGISTER, 0xc) | ||
215 | + FIELD(ARBITRATION_PHASE_BIT_TIMING_REGISTER, SJW, 7, 2) | ||
216 | + FIELD(ARBITRATION_PHASE_BIT_TIMING_REGISTER, TS2, 4, 3) | ||
217 | + FIELD(ARBITRATION_PHASE_BIT_TIMING_REGISTER, TS1, 0, 4) | ||
218 | +REG32(ERROR_COUNTER_REGISTER, 0x10) | ||
219 | + FIELD(ERROR_COUNTER_REGISTER, REC, 8, 8) | ||
220 | + FIELD(ERROR_COUNTER_REGISTER, TEC, 0, 8) | ||
221 | +REG32(ERROR_STATUS_REGISTER, 0x14) | ||
222 | + FIELD(ERROR_STATUS_REGISTER, ACKER, 4, 1) | ||
223 | + FIELD(ERROR_STATUS_REGISTER, BERR, 3, 1) | ||
224 | + FIELD(ERROR_STATUS_REGISTER, STER, 2, 1) | ||
225 | + FIELD(ERROR_STATUS_REGISTER, FMER, 1, 1) | ||
226 | + FIELD(ERROR_STATUS_REGISTER, CRCER, 0, 1) | ||
227 | +REG32(STATUS_REGISTER, 0x18) | ||
228 | + FIELD(STATUS_REGISTER, SNOOP, 12, 1) | ||
229 | + FIELD(STATUS_REGISTER, ACFBSY, 11, 1) | ||
230 | + FIELD(STATUS_REGISTER, TXFLL, 10, 1) | ||
231 | + FIELD(STATUS_REGISTER, TXBFLL, 9, 1) | ||
232 | + FIELD(STATUS_REGISTER, ESTAT, 7, 2) | ||
233 | + FIELD(STATUS_REGISTER, ERRWRN, 6, 1) | ||
234 | + FIELD(STATUS_REGISTER, BBSY, 5, 1) | ||
235 | + FIELD(STATUS_REGISTER, BIDLE, 4, 1) | ||
236 | + FIELD(STATUS_REGISTER, NORMAL, 3, 1) | ||
237 | + FIELD(STATUS_REGISTER, SLEEP, 2, 1) | ||
238 | + FIELD(STATUS_REGISTER, LBACK, 1, 1) | ||
239 | + FIELD(STATUS_REGISTER, CONFIG, 0, 1) | ||
240 | +REG32(INTERRUPT_STATUS_REGISTER, 0x1c) | ||
241 | + FIELD(INTERRUPT_STATUS_REGISTER, TXFEMP, 14, 1) | ||
242 | + FIELD(INTERRUPT_STATUS_REGISTER, TXFWMEMP, 13, 1) | ||
243 | + FIELD(INTERRUPT_STATUS_REGISTER, RXFWMFLL, 12, 1) | ||
244 | + FIELD(INTERRUPT_STATUS_REGISTER, WKUP, 11, 1) | ||
245 | + FIELD(INTERRUPT_STATUS_REGISTER, SLP, 10, 1) | ||
246 | + FIELD(INTERRUPT_STATUS_REGISTER, BSOFF, 9, 1) | ||
247 | + FIELD(INTERRUPT_STATUS_REGISTER, ERROR, 8, 1) | ||
248 | + FIELD(INTERRUPT_STATUS_REGISTER, RXNEMP, 7, 1) | ||
249 | + FIELD(INTERRUPT_STATUS_REGISTER, RXOFLW, 6, 1) | ||
250 | + FIELD(INTERRUPT_STATUS_REGISTER, RXUFLW, 5, 1) | ||
251 | + FIELD(INTERRUPT_STATUS_REGISTER, RXOK, 4, 1) | ||
252 | + FIELD(INTERRUPT_STATUS_REGISTER, TXBFLL, 3, 1) | ||
253 | + FIELD(INTERRUPT_STATUS_REGISTER, TXFLL, 2, 1) | ||
254 | + FIELD(INTERRUPT_STATUS_REGISTER, TXOK, 1, 1) | ||
255 | + FIELD(INTERRUPT_STATUS_REGISTER, ARBLST, 0, 1) | ||
256 | +REG32(INTERRUPT_ENABLE_REGISTER, 0x20) | ||
257 | + FIELD(INTERRUPT_ENABLE_REGISTER, ETXFEMP, 14, 1) | ||
258 | + FIELD(INTERRUPT_ENABLE_REGISTER, ETXFWMEMP, 13, 1) | ||
259 | + FIELD(INTERRUPT_ENABLE_REGISTER, ERXFWMFLL, 12, 1) | ||
260 | + FIELD(INTERRUPT_ENABLE_REGISTER, EWKUP, 11, 1) | ||
261 | + FIELD(INTERRUPT_ENABLE_REGISTER, ESLP, 10, 1) | ||
262 | + FIELD(INTERRUPT_ENABLE_REGISTER, EBSOFF, 9, 1) | ||
263 | + FIELD(INTERRUPT_ENABLE_REGISTER, EERROR, 8, 1) | ||
264 | + FIELD(INTERRUPT_ENABLE_REGISTER, ERXNEMP, 7, 1) | ||
265 | + FIELD(INTERRUPT_ENABLE_REGISTER, ERXOFLW, 6, 1) | ||
266 | + FIELD(INTERRUPT_ENABLE_REGISTER, ERXUFLW, 5, 1) | ||
267 | + FIELD(INTERRUPT_ENABLE_REGISTER, ERXOK, 4, 1) | ||
268 | + FIELD(INTERRUPT_ENABLE_REGISTER, ETXBFLL, 3, 1) | ||
269 | + FIELD(INTERRUPT_ENABLE_REGISTER, ETXFLL, 2, 1) | ||
270 | + FIELD(INTERRUPT_ENABLE_REGISTER, ETXOK, 1, 1) | ||
271 | + FIELD(INTERRUPT_ENABLE_REGISTER, EARBLST, 0, 1) | ||
272 | +REG32(INTERRUPT_CLEAR_REGISTER, 0x24) | ||
273 | + FIELD(INTERRUPT_CLEAR_REGISTER, CTXFEMP, 14, 1) | ||
274 | + FIELD(INTERRUPT_CLEAR_REGISTER, CTXFWMEMP, 13, 1) | ||
275 | + FIELD(INTERRUPT_CLEAR_REGISTER, CRXFWMFLL, 12, 1) | ||
276 | + FIELD(INTERRUPT_CLEAR_REGISTER, CWKUP, 11, 1) | ||
277 | + FIELD(INTERRUPT_CLEAR_REGISTER, CSLP, 10, 1) | ||
278 | + FIELD(INTERRUPT_CLEAR_REGISTER, CBSOFF, 9, 1) | ||
279 | + FIELD(INTERRUPT_CLEAR_REGISTER, CERROR, 8, 1) | ||
280 | + FIELD(INTERRUPT_CLEAR_REGISTER, CRXNEMP, 7, 1) | ||
281 | + FIELD(INTERRUPT_CLEAR_REGISTER, CRXOFLW, 6, 1) | ||
282 | + FIELD(INTERRUPT_CLEAR_REGISTER, CRXUFLW, 5, 1) | ||
283 | + FIELD(INTERRUPT_CLEAR_REGISTER, CRXOK, 4, 1) | ||
284 | + FIELD(INTERRUPT_CLEAR_REGISTER, CTXBFLL, 3, 1) | ||
285 | + FIELD(INTERRUPT_CLEAR_REGISTER, CTXFLL, 2, 1) | ||
286 | + FIELD(INTERRUPT_CLEAR_REGISTER, CTXOK, 1, 1) | ||
287 | + FIELD(INTERRUPT_CLEAR_REGISTER, CARBLST, 0, 1) | ||
288 | +REG32(TIMESTAMP_REGISTER, 0x28) | ||
289 | + FIELD(TIMESTAMP_REGISTER, CTS, 0, 1) | ||
290 | +REG32(WIR, 0x2c) | ||
291 | + FIELD(WIR, EW, 8, 8) | ||
292 | + FIELD(WIR, FW, 0, 8) | ||
293 | +REG32(TXFIFO_ID, 0x30) | ||
294 | + FIELD(TXFIFO_ID, IDH, 21, 11) | ||
295 | + FIELD(TXFIFO_ID, SRRRTR, 20, 1) | ||
296 | + FIELD(TXFIFO_ID, IDE, 19, 1) | ||
297 | + FIELD(TXFIFO_ID, IDL, 1, 18) | ||
298 | + FIELD(TXFIFO_ID, RTR, 0, 1) | ||
299 | +REG32(TXFIFO_DLC, 0x34) | ||
300 | + FIELD(TXFIFO_DLC, DLC, 28, 4) | ||
301 | +REG32(TXFIFO_DATA1, 0x38) | ||
302 | + FIELD(TXFIFO_DATA1, DB0, 24, 8) | ||
303 | + FIELD(TXFIFO_DATA1, DB1, 16, 8) | ||
304 | + FIELD(TXFIFO_DATA1, DB2, 8, 8) | ||
305 | + FIELD(TXFIFO_DATA1, DB3, 0, 8) | ||
306 | +REG32(TXFIFO_DATA2, 0x3c) | ||
307 | + FIELD(TXFIFO_DATA2, DB4, 24, 8) | ||
308 | + FIELD(TXFIFO_DATA2, DB5, 16, 8) | ||
309 | + FIELD(TXFIFO_DATA2, DB6, 8, 8) | ||
310 | + FIELD(TXFIFO_DATA2, DB7, 0, 8) | ||
311 | +REG32(TXHPB_ID, 0x40) | ||
312 | + FIELD(TXHPB_ID, IDH, 21, 11) | ||
313 | + FIELD(TXHPB_ID, SRRRTR, 20, 1) | ||
314 | + FIELD(TXHPB_ID, IDE, 19, 1) | ||
315 | + FIELD(TXHPB_ID, IDL, 1, 18) | ||
316 | + FIELD(TXHPB_ID, RTR, 0, 1) | ||
317 | +REG32(TXHPB_DLC, 0x44) | ||
318 | + FIELD(TXHPB_DLC, DLC, 28, 4) | ||
319 | +REG32(TXHPB_DATA1, 0x48) | ||
320 | + FIELD(TXHPB_DATA1, DB0, 24, 8) | ||
321 | + FIELD(TXHPB_DATA1, DB1, 16, 8) | ||
322 | + FIELD(TXHPB_DATA1, DB2, 8, 8) | ||
323 | + FIELD(TXHPB_DATA1, DB3, 0, 8) | ||
324 | +REG32(TXHPB_DATA2, 0x4c) | ||
325 | + FIELD(TXHPB_DATA2, DB4, 24, 8) | ||
326 | + FIELD(TXHPB_DATA2, DB5, 16, 8) | ||
327 | + FIELD(TXHPB_DATA2, DB6, 8, 8) | ||
328 | + FIELD(TXHPB_DATA2, DB7, 0, 8) | ||
329 | +REG32(RXFIFO_ID, 0x50) | ||
330 | + FIELD(RXFIFO_ID, IDH, 21, 11) | ||
331 | + FIELD(RXFIFO_ID, SRRRTR, 20, 1) | ||
332 | + FIELD(RXFIFO_ID, IDE, 19, 1) | ||
333 | + FIELD(RXFIFO_ID, IDL, 1, 18) | ||
334 | + FIELD(RXFIFO_ID, RTR, 0, 1) | ||
335 | +REG32(RXFIFO_DLC, 0x54) | ||
336 | + FIELD(RXFIFO_DLC, DLC, 28, 4) | ||
337 | + FIELD(RXFIFO_DLC, RXT, 0, 16) | ||
338 | +REG32(RXFIFO_DATA1, 0x58) | ||
339 | + FIELD(RXFIFO_DATA1, DB0, 24, 8) | ||
340 | + FIELD(RXFIFO_DATA1, DB1, 16, 8) | ||
341 | + FIELD(RXFIFO_DATA1, DB2, 8, 8) | ||
342 | + FIELD(RXFIFO_DATA1, DB3, 0, 8) | ||
343 | +REG32(RXFIFO_DATA2, 0x5c) | ||
344 | + FIELD(RXFIFO_DATA2, DB4, 24, 8) | ||
345 | + FIELD(RXFIFO_DATA2, DB5, 16, 8) | ||
346 | + FIELD(RXFIFO_DATA2, DB6, 8, 8) | ||
347 | + FIELD(RXFIFO_DATA2, DB7, 0, 8) | ||
348 | +REG32(AFR, 0x60) | ||
349 | + FIELD(AFR, UAF4, 3, 1) | ||
350 | + FIELD(AFR, UAF3, 2, 1) | ||
351 | + FIELD(AFR, UAF2, 1, 1) | ||
352 | + FIELD(AFR, UAF1, 0, 1) | ||
353 | +REG32(AFMR1, 0x64) | ||
354 | + FIELD(AFMR1, AMIDH, 21, 11) | ||
355 | + FIELD(AFMR1, AMSRR, 20, 1) | ||
356 | + FIELD(AFMR1, AMIDE, 19, 1) | ||
357 | + FIELD(AFMR1, AMIDL, 1, 18) | ||
358 | + FIELD(AFMR1, AMRTR, 0, 1) | ||
359 | +REG32(AFIR1, 0x68) | ||
360 | + FIELD(AFIR1, AIIDH, 21, 11) | ||
361 | + FIELD(AFIR1, AISRR, 20, 1) | ||
362 | + FIELD(AFIR1, AIIDE, 19, 1) | ||
363 | + FIELD(AFIR1, AIIDL, 1, 18) | ||
364 | + FIELD(AFIR1, AIRTR, 0, 1) | ||
365 | +REG32(AFMR2, 0x6c) | ||
366 | + FIELD(AFMR2, AMIDH, 21, 11) | ||
367 | + FIELD(AFMR2, AMSRR, 20, 1) | ||
368 | + FIELD(AFMR2, AMIDE, 19, 1) | ||
369 | + FIELD(AFMR2, AMIDL, 1, 18) | ||
370 | + FIELD(AFMR2, AMRTR, 0, 1) | ||
371 | +REG32(AFIR2, 0x70) | ||
372 | + FIELD(AFIR2, AIIDH, 21, 11) | ||
373 | + FIELD(AFIR2, AISRR, 20, 1) | ||
374 | + FIELD(AFIR2, AIIDE, 19, 1) | ||
375 | + FIELD(AFIR2, AIIDL, 1, 18) | ||
376 | + FIELD(AFIR2, AIRTR, 0, 1) | ||
377 | +REG32(AFMR3, 0x74) | ||
378 | + FIELD(AFMR3, AMIDH, 21, 11) | ||
379 | + FIELD(AFMR3, AMSRR, 20, 1) | ||
380 | + FIELD(AFMR3, AMIDE, 19, 1) | ||
381 | + FIELD(AFMR3, AMIDL, 1, 18) | ||
382 | + FIELD(AFMR3, AMRTR, 0, 1) | ||
383 | +REG32(AFIR3, 0x78) | ||
384 | + FIELD(AFIR3, AIIDH, 21, 11) | ||
385 | + FIELD(AFIR3, AISRR, 20, 1) | ||
386 | + FIELD(AFIR3, AIIDE, 19, 1) | ||
387 | + FIELD(AFIR3, AIIDL, 1, 18) | ||
388 | + FIELD(AFIR3, AIRTR, 0, 1) | ||
389 | +REG32(AFMR4, 0x7c) | ||
390 | + FIELD(AFMR4, AMIDH, 21, 11) | ||
391 | + FIELD(AFMR4, AMSRR, 20, 1) | ||
392 | + FIELD(AFMR4, AMIDE, 19, 1) | ||
393 | + FIELD(AFMR4, AMIDL, 1, 18) | ||
394 | + FIELD(AFMR4, AMRTR, 0, 1) | ||
395 | +REG32(AFIR4, 0x80) | ||
396 | + FIELD(AFIR4, AIIDH, 21, 11) | ||
397 | + FIELD(AFIR4, AISRR, 20, 1) | ||
398 | + FIELD(AFIR4, AIIDE, 19, 1) | ||
399 | + FIELD(AFIR4, AIIDL, 1, 18) | ||
400 | + FIELD(AFIR4, AIRTR, 0, 1) | ||
401 | + | ||
402 | +static void can_update_irq(XlnxZynqMPCANState *s) | ||
403 | +{ | ||
404 | + uint32_t irq; | ||
405 | + | ||
406 | + /* Watermark register interrupts. */ | ||
407 | + if ((fifo32_num_free(&s->tx_fifo) / CAN_FRAME_SIZE) > | ||
408 | + ARRAY_FIELD_EX32(s->regs, WIR, EW)) { | ||
409 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, TXFWMEMP, 1); | ||
410 | + } | ||
411 | + | ||
412 | + if ((fifo32_num_used(&s->rx_fifo) / CAN_FRAME_SIZE) > | ||
413 | + ARRAY_FIELD_EX32(s->regs, WIR, FW)) { | ||
414 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXFWMFLL, 1); | ||
415 | + } | ||
416 | + | ||
417 | + /* RX Interrupts. */ | ||
418 | + if (fifo32_num_used(&s->rx_fifo) >= CAN_FRAME_SIZE) { | ||
419 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXNEMP, 1); | ||
420 | + } | ||
421 | + | ||
422 | + /* TX interrupts. */ | ||
423 | + if (fifo32_is_empty(&s->tx_fifo)) { | ||
424 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, TXFEMP, 1); | ||
425 | + } | ||
426 | + | ||
427 | + if (fifo32_is_full(&s->tx_fifo)) { | ||
428 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, TXFLL, 1); | ||
429 | + } | ||
430 | + | ||
431 | + if (fifo32_is_full(&s->txhpb_fifo)) { | ||
432 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, TXBFLL, 1); | ||
433 | + } | ||
434 | + | ||
435 | + irq = s->regs[R_INTERRUPT_STATUS_REGISTER]; | ||
436 | + irq &= s->regs[R_INTERRUPT_ENABLE_REGISTER]; | ||
437 | + | ||
438 | + trace_xlnx_can_update_irq(s->regs[R_INTERRUPT_STATUS_REGISTER], | ||
439 | + s->regs[R_INTERRUPT_ENABLE_REGISTER], irq); | ||
440 | + qemu_set_irq(s->irq, irq); | ||
441 | +} | ||
442 | + | ||
443 | +static void can_ier_post_write(RegisterInfo *reg, uint64_t val) | ||
444 | +{ | ||
445 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
446 | + | ||
447 | + can_update_irq(s); | ||
448 | +} | ||
449 | + | ||
450 | +static uint64_t can_icr_pre_write(RegisterInfo *reg, uint64_t val) | ||
451 | +{ | ||
452 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
453 | + | ||
454 | + s->regs[R_INTERRUPT_STATUS_REGISTER] &= ~val; | ||
455 | + can_update_irq(s); | ||
456 | + | ||
457 | + return 0; | ||
458 | +} | ||
459 | + | ||
460 | +static void can_config_reset(XlnxZynqMPCANState *s) | ||
461 | +{ | ||
462 | + /* Reset all the configuration registers. */ | ||
463 | + register_reset(&s->reg_info[R_SOFTWARE_RESET_REGISTER]); | ||
464 | + register_reset(&s->reg_info[R_MODE_SELECT_REGISTER]); | ||
465 | + register_reset( | ||
466 | + &s->reg_info[R_ARBITRATION_PHASE_BAUD_RATE_PRESCALER_REGISTER]); | ||
467 | + register_reset(&s->reg_info[R_ARBITRATION_PHASE_BIT_TIMING_REGISTER]); | ||
468 | + register_reset(&s->reg_info[R_STATUS_REGISTER]); | ||
469 | + register_reset(&s->reg_info[R_INTERRUPT_STATUS_REGISTER]); | ||
470 | + register_reset(&s->reg_info[R_INTERRUPT_ENABLE_REGISTER]); | ||
471 | + register_reset(&s->reg_info[R_INTERRUPT_CLEAR_REGISTER]); | ||
472 | + register_reset(&s->reg_info[R_WIR]); | ||
473 | +} | ||
474 | + | ||
475 | +static void can_config_mode(XlnxZynqMPCANState *s) | ||
476 | +{ | ||
477 | + register_reset(&s->reg_info[R_ERROR_COUNTER_REGISTER]); | ||
478 | + register_reset(&s->reg_info[R_ERROR_STATUS_REGISTER]); | ||
479 | + | ||
480 | + /* Put XlnxZynqMPCAN in configuration mode. */ | ||
481 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, CONFIG, 1); | ||
482 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, WKUP, 0); | ||
483 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, SLP, 0); | ||
484 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, BSOFF, 0); | ||
485 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, ERROR, 0); | ||
486 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXOFLW, 0); | ||
487 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXOK, 0); | ||
488 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, TXOK, 0); | ||
489 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, ARBLST, 0); | ||
490 | + | ||
491 | + can_update_irq(s); | ||
492 | +} | ||
493 | + | ||
494 | +static void update_status_register_mode_bits(XlnxZynqMPCANState *s) | ||
495 | +{ | ||
496 | + bool sleep_status = ARRAY_FIELD_EX32(s->regs, STATUS_REGISTER, SLEEP); | ||
497 | + bool sleep_mode = ARRAY_FIELD_EX32(s->regs, MODE_SELECT_REGISTER, SLEEP); | ||
498 | + /* Wake up interrupt bit. */ | ||
499 | + bool wakeup_irq_val = sleep_status && (sleep_mode == 0); | ||
500 | + /* Sleep interrupt bit. */ | ||
501 | + bool sleep_irq_val = sleep_mode && (sleep_status == 0); | ||
502 | + | ||
503 | + /* Clear previous core mode status bits. */ | ||
504 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, LBACK, 0); | ||
505 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, SLEEP, 0); | ||
506 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, SNOOP, 0); | ||
507 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, NORMAL, 0); | ||
508 | + | ||
509 | + /* set current mode bit and generate irqs accordingly. */ | ||
510 | + if (ARRAY_FIELD_EX32(s->regs, MODE_SELECT_REGISTER, LBACK)) { | ||
511 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, LBACK, 1); | ||
512 | + } else if (ARRAY_FIELD_EX32(s->regs, MODE_SELECT_REGISTER, SLEEP)) { | ||
513 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, SLEEP, 1); | ||
514 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, SLP, | ||
515 | + sleep_irq_val); | ||
516 | + } else if (ARRAY_FIELD_EX32(s->regs, MODE_SELECT_REGISTER, SNOOP)) { | ||
517 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, SNOOP, 1); | ||
518 | + } else { | ||
519 | + /* | ||
520 | + * If all bits are zero then XlnxZynqMPCAN is set in normal mode. | ||
521 | + */ | ||
522 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, NORMAL, 1); | ||
523 | + /* Set wakeup interrupt bit. */ | ||
524 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, WKUP, | ||
525 | + wakeup_irq_val); | ||
526 | + } | ||
527 | + | ||
528 | + can_update_irq(s); | ||
529 | +} | ||
530 | + | ||
531 | +static void can_exit_sleep_mode(XlnxZynqMPCANState *s) | ||
532 | +{ | ||
533 | + ARRAY_FIELD_DP32(s->regs, MODE_SELECT_REGISTER, SLEEP, 0); | ||
534 | + update_status_register_mode_bits(s); | ||
535 | +} | ||
536 | + | ||
537 | +static void generate_frame(qemu_can_frame *frame, uint32_t *data) | ||
538 | +{ | ||
539 | + frame->can_id = data[0]; | ||
540 | + frame->can_dlc = FIELD_EX32(data[1], TXFIFO_DLC, DLC); | ||
541 | + | ||
542 | + frame->data[0] = FIELD_EX32(data[2], TXFIFO_DATA1, DB3); | ||
543 | + frame->data[1] = FIELD_EX32(data[2], TXFIFO_DATA1, DB2); | ||
544 | + frame->data[2] = FIELD_EX32(data[2], TXFIFO_DATA1, DB1); | ||
545 | + frame->data[3] = FIELD_EX32(data[2], TXFIFO_DATA1, DB0); | ||
546 | + | ||
547 | + frame->data[4] = FIELD_EX32(data[3], TXFIFO_DATA2, DB7); | ||
548 | + frame->data[5] = FIELD_EX32(data[3], TXFIFO_DATA2, DB6); | ||
549 | + frame->data[6] = FIELD_EX32(data[3], TXFIFO_DATA2, DB5); | ||
550 | + frame->data[7] = FIELD_EX32(data[3], TXFIFO_DATA2, DB4); | ||
551 | +} | ||
552 | + | ||
553 | +static bool tx_ready_check(XlnxZynqMPCANState *s) | ||
554 | +{ | ||
555 | + if (ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, SRST)) { | ||
556 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
557 | + | ||
558 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Attempting to transfer data while" | ||
559 | + " data while controller is in reset mode.\n", | ||
560 | + path); | ||
561 | + return false; | ||
562 | + } | ||
563 | + | ||
564 | + if (ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, CEN) == 0) { | ||
565 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
566 | + | ||
567 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Attempting to transfer" | ||
568 | + " data while controller is in configuration mode. Reset" | ||
569 | + " the core so operations can start fresh.\n", | ||
570 | + path); | ||
571 | + return false; | ||
572 | + } | ||
573 | + | ||
574 | + if (ARRAY_FIELD_EX32(s->regs, STATUS_REGISTER, SNOOP)) { | ||
575 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
576 | + | ||
577 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Attempting to transfer" | ||
578 | + " data while controller is in SNOOP MODE.\n", | ||
579 | + path); | ||
580 | + return false; | ||
581 | + } | ||
582 | + | ||
583 | + return true; | ||
584 | +} | ||
585 | + | ||
586 | +static void transfer_fifo(XlnxZynqMPCANState *s, Fifo32 *fifo) | ||
587 | +{ | ||
588 | + qemu_can_frame frame; | ||
589 | + uint32_t data[CAN_FRAME_SIZE]; | ||
191 | + int i; | 590 | + int i; |
192 | + | 591 | + bool can_tx = tx_ready_check(s); |
193 | + for (i = 0; i < s->nr_leds; i++) { | 592 | + |
194 | + uint8_t input_reg = PCA9552_INPUT0 + (i / 8); | 593 | + if (!can_tx) { |
195 | + uint8_t input_shift = (i % 8); | 594 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); |
196 | + uint8_t config = pca9552_pin_get_config(s, i); | 595 | + |
197 | + | 596 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Controller is not enabled for data" |
198 | + switch (config) { | 597 | + " transfer.\n", path); |
199 | + case PCA9552_LED_ON: | 598 | + can_update_irq(s); |
200 | + s->regs[input_reg] |= 1 << input_shift; | 599 | + return; |
201 | + break; | 600 | + } |
202 | + case PCA9552_LED_OFF: | 601 | + |
203 | + s->regs[input_reg] &= ~(1 << input_shift); | 602 | + while (!fifo32_is_empty(fifo)) { |
204 | + break; | 603 | + for (i = 0; i < CAN_FRAME_SIZE; i++) { |
205 | + case PCA9552_LED_PWM0: | 604 | + data[i] = fifo32_pop(fifo); |
206 | + case PCA9552_LED_PWM1: | ||
207 | + /* TODO */ | ||
208 | + default: | ||
209 | + break; | ||
210 | + } | 605 | + } |
211 | + } | 606 | + |
212 | +} | 607 | + if (ARRAY_FIELD_EX32(s->regs, STATUS_REGISTER, LBACK)) { |
213 | + | 608 | + /* |
214 | +static uint8_t pca9552_read(PCA9552State *s, uint8_t reg) | 609 | + * Controller is in loopback. In Loopback mode, the CAN core |
215 | +{ | 610 | + * transmits a recessive bitstream on to the XlnxZynqMPCAN Bus. |
216 | + switch (reg) { | 611 | + * Any message transmitted is looped back to the RX line and |
217 | + case PCA9552_INPUT0: | 612 | + * acknowledged. The XlnxZynqMPCAN core receives any message |
218 | + case PCA9552_INPUT1: | 613 | + * that it transmits. |
219 | + case PCA9552_PSC0: | 614 | + */ |
220 | + case PCA9552_PWM0: | 615 | + if (fifo32_is_full(&s->rx_fifo)) { |
221 | + case PCA9552_PSC1: | 616 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXOFLW, 1); |
222 | + case PCA9552_PWM1: | 617 | + } else { |
223 | + case PCA9552_LS0: | 618 | + for (i = 0; i < CAN_FRAME_SIZE; i++) { |
224 | + case PCA9552_LS1: | 619 | + fifo32_push(&s->rx_fifo, data[i]); |
225 | + case PCA9552_LS2: | 620 | + } |
226 | + case PCA9552_LS3: | 621 | + |
227 | + return s->regs[reg]; | 622 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXOK, 1); |
228 | + default: | 623 | + } |
229 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: unexpected read to register %d\n", | 624 | + } else { |
230 | + __func__, reg); | 625 | + /* Normal mode Tx. */ |
231 | + return 0xFF; | 626 | + generate_frame(&frame, data); |
232 | + } | 627 | + |
233 | +} | 628 | + trace_xlnx_can_tx_data(frame.can_id, frame.can_dlc, |
234 | + | 629 | + frame.data[0], frame.data[1], |
235 | +static void pca9552_write(PCA9552State *s, uint8_t reg, uint8_t data) | 630 | + frame.data[2], frame.data[3], |
236 | +{ | 631 | + frame.data[4], frame.data[5], |
237 | + switch (reg) { | 632 | + frame.data[6], frame.data[7]); |
238 | + case PCA9552_PSC0: | 633 | + can_bus_client_send(&s->bus_client, &frame, 1); |
239 | + case PCA9552_PWM0: | 634 | + } |
240 | + case PCA9552_PSC1: | 635 | + } |
241 | + case PCA9552_PWM1: | 636 | + |
242 | + s->regs[reg] = data; | 637 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, TXOK, 1); |
243 | + break; | 638 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, TXBFLL, 0); |
244 | + | 639 | + |
245 | + case PCA9552_LS0: | 640 | + if (ARRAY_FIELD_EX32(s->regs, STATUS_REGISTER, SLEEP)) { |
246 | + case PCA9552_LS1: | 641 | + can_exit_sleep_mode(s); |
247 | + case PCA9552_LS2: | 642 | + } |
248 | + case PCA9552_LS3: | 643 | + |
249 | + s->regs[reg] = data; | 644 | + can_update_irq(s); |
250 | + pca9552_update_pin_input(s); | 645 | +} |
251 | + break; | 646 | + |
252 | + | 647 | +static uint64_t can_srr_pre_write(RegisterInfo *reg, uint64_t val) |
253 | + case PCA9552_INPUT0: | 648 | +{ |
254 | + case PCA9552_INPUT1: | 649 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); |
255 | + default: | 650 | + |
256 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: unexpected write to register %d\n", | 651 | + ARRAY_FIELD_DP32(s->regs, SOFTWARE_RESET_REGISTER, CEN, |
257 | + __func__, reg); | 652 | + FIELD_EX32(val, SOFTWARE_RESET_REGISTER, CEN)); |
258 | + } | 653 | + |
259 | +} | 654 | + if (FIELD_EX32(val, SOFTWARE_RESET_REGISTER, SRST)) { |
260 | + | 655 | + trace_xlnx_can_reset(val); |
261 | +/* | 656 | + |
262 | + * When Auto-Increment is on, the register address is incremented | 657 | + /* First, core will do software reset then will enter in config mode. */ |
263 | + * after each byte is sent to or received by the device. The index | 658 | + can_config_reset(s); |
264 | + * rollovers to 0 when the maximum register address is reached. | 659 | + } |
265 | + */ | 660 | + |
266 | +static void pca9552_autoinc(PCA9552State *s) | 661 | + if (ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, CEN) == 0) { |
267 | +{ | 662 | + can_config_mode(s); |
268 | + if (s->pointer != 0xFF && s->pointer & PCA9552_AUTOINC) { | 663 | + } else { |
269 | + uint8_t reg = s->pointer & 0xf; | 664 | + /* |
270 | + | 665 | + * Leave config mode. Now XlnxZynqMPCAN core will enter normal, |
271 | + reg = (reg + 1) % (s->max_reg + 1); | 666 | + * sleep, snoop or loopback mode depending upon LBACK, SLEEP, SNOOP |
272 | + s->pointer = reg | PCA9552_AUTOINC; | 667 | + * register states. |
273 | + } | 668 | + */ |
274 | +} | 669 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, CONFIG, 0); |
275 | + | 670 | + |
276 | +static int pca9552_recv(I2CSlave *i2c) | 671 | + ptimer_transaction_begin(s->can_timer); |
277 | +{ | 672 | + ptimer_set_count(s->can_timer, 0); |
278 | + PCA9552State *s = PCA9552(i2c); | 673 | + ptimer_transaction_commit(s->can_timer); |
279 | + uint8_t ret; | 674 | + |
280 | + | 675 | + /* XlnxZynqMPCAN is out of config mode. It will send pending data. */ |
281 | + ret = pca9552_read(s, s->pointer & 0xf); | 676 | + transfer_fifo(s, &s->txhpb_fifo); |
677 | + transfer_fifo(s, &s->tx_fifo); | ||
678 | + } | ||
679 | + | ||
680 | + update_status_register_mode_bits(s); | ||
681 | + | ||
682 | + return s->regs[R_SOFTWARE_RESET_REGISTER]; | ||
683 | +} | ||
684 | + | ||
685 | +static uint64_t can_msr_pre_write(RegisterInfo *reg, uint64_t val) | ||
686 | +{ | ||
687 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
688 | + uint8_t multi_mode; | ||
282 | + | 689 | + |
283 | + /* | 690 | + /* |
284 | + * From the Specs: | 691 | + * Multiple mode set check. This is done to make sure user doesn't set |
285 | + * | 692 | + * multiple modes. |
286 | + * Important Note: When a Read sequence is initiated and the | ||
287 | + * AI bit is set to Logic Level 1, the Read Sequence MUST | ||
288 | + * start by a register different from 0. | ||
289 | + * | ||
290 | + * I don't know what should be done in this case, so throw an | ||
291 | + * error. | ||
292 | + */ | 693 | + */ |
293 | + if (s->pointer == PCA9552_AUTOINC) { | 694 | + multi_mode = FIELD_EX32(val, MODE_SELECT_REGISTER, LBACK) + |
294 | + qemu_log_mask(LOG_GUEST_ERROR, | 695 | + FIELD_EX32(val, MODE_SELECT_REGISTER, SLEEP) + |
295 | + "%s: Autoincrement read starting with register 0\n", | 696 | + FIELD_EX32(val, MODE_SELECT_REGISTER, SNOOP); |
296 | + __func__); | 697 | + |
297 | + } | 698 | + if (multi_mode > 1) { |
298 | + | 699 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); |
299 | + pca9552_autoinc(s); | 700 | + |
300 | + | 701 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Attempting to config" |
301 | + return ret; | 702 | + " several modes simultaneously. One mode will be selected" |
302 | +} | 703 | + " according to their priority: LBACK > SLEEP > SNOOP.\n", |
303 | + | 704 | + path); |
304 | +static int pca9552_send(I2CSlave *i2c, uint8_t data) | 705 | + } |
305 | +{ | 706 | + |
306 | + PCA9552State *s = PCA9552(i2c); | 707 | + if (ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, CEN) == 0) { |
307 | + | 708 | + /* We are in configuration mode, any mode can be selected. */ |
308 | + /* First byte sent by is the register address */ | 709 | + s->regs[R_MODE_SELECT_REGISTER] = val; |
309 | + if (s->len == 0) { | ||
310 | + s->pointer = data; | ||
311 | + s->len++; | ||
312 | + } else { | 710 | + } else { |
313 | + pca9552_write(s, s->pointer & 0xf, data); | 711 | + bool sleep_mode_bit = FIELD_EX32(val, MODE_SELECT_REGISTER, SLEEP); |
314 | + | 712 | + |
315 | + pca9552_autoinc(s); | 713 | + ARRAY_FIELD_DP32(s->regs, MODE_SELECT_REGISTER, SLEEP, sleep_mode_bit); |
714 | + | ||
715 | + if (FIELD_EX32(val, MODE_SELECT_REGISTER, LBACK)) { | ||
716 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
717 | + | ||
718 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Attempting to set" | ||
719 | + " LBACK mode without setting CEN bit as 0.\n", | ||
720 | + path); | ||
721 | + } else if (FIELD_EX32(val, MODE_SELECT_REGISTER, SNOOP)) { | ||
722 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
723 | + | ||
724 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Attempting to set" | ||
725 | + " SNOOP mode without setting CEN bit as 0.\n", | ||
726 | + path); | ||
727 | + } | ||
728 | + | ||
729 | + update_status_register_mode_bits(s); | ||
730 | + } | ||
731 | + | ||
732 | + return s->regs[R_MODE_SELECT_REGISTER]; | ||
733 | +} | ||
734 | + | ||
735 | +static uint64_t can_brpr_pre_write(RegisterInfo *reg, uint64_t val) | ||
736 | +{ | ||
737 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
738 | + | ||
739 | + /* Only allow writes when in config mode. */ | ||
740 | + if (ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, CEN)) { | ||
741 | + return s->regs[R_ARBITRATION_PHASE_BAUD_RATE_PRESCALER_REGISTER]; | ||
742 | + } | ||
743 | + | ||
744 | + return val; | ||
745 | +} | ||
746 | + | ||
747 | +static uint64_t can_btr_pre_write(RegisterInfo *reg, uint64_t val) | ||
748 | +{ | ||
749 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
750 | + | ||
751 | + /* Only allow writes when in config mode. */ | ||
752 | + if (ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, CEN)) { | ||
753 | + return s->regs[R_ARBITRATION_PHASE_BIT_TIMING_REGISTER]; | ||
754 | + } | ||
755 | + | ||
756 | + return val; | ||
757 | +} | ||
758 | + | ||
759 | +static uint64_t can_tcr_pre_write(RegisterInfo *reg, uint64_t val) | ||
760 | +{ | ||
761 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
762 | + | ||
763 | + if (FIELD_EX32(val, TIMESTAMP_REGISTER, CTS)) { | ||
764 | + ptimer_transaction_begin(s->can_timer); | ||
765 | + ptimer_set_count(s->can_timer, 0); | ||
766 | + ptimer_transaction_commit(s->can_timer); | ||
316 | + } | 767 | + } |
317 | + | 768 | + |
318 | + return 0; | 769 | + return 0; |
319 | +} | 770 | +} |
320 | + | 771 | + |
321 | +static int pca9552_event(I2CSlave *i2c, enum i2c_event event) | 772 | +static void update_rx_fifo(XlnxZynqMPCANState *s, const qemu_can_frame *frame) |
322 | +{ | 773 | +{ |
323 | + PCA9552State *s = PCA9552(i2c); | 774 | + bool filter_pass = false; |
324 | + | 775 | + uint16_t timestamp = 0; |
325 | + s->len = 0; | 776 | + |
777 | + /* If no filter is enabled. Message will be stored in FIFO. */ | ||
778 | + if (!((ARRAY_FIELD_EX32(s->regs, AFR, UAF1)) | | ||
779 | + (ARRAY_FIELD_EX32(s->regs, AFR, UAF2)) | | ||
780 | + (ARRAY_FIELD_EX32(s->regs, AFR, UAF3)) | | ||
781 | + (ARRAY_FIELD_EX32(s->regs, AFR, UAF4)))) { | ||
782 | + filter_pass = true; | ||
783 | + } | ||
784 | + | ||
785 | + /* | ||
786 | + * Messages that pass any of the acceptance filters will be stored in | ||
787 | + * the RX FIFO. | ||
788 | + */ | ||
789 | + if (ARRAY_FIELD_EX32(s->regs, AFR, UAF1)) { | ||
790 | + uint32_t id_masked = s->regs[R_AFMR1] & frame->can_id; | ||
791 | + uint32_t filter_id_masked = s->regs[R_AFMR1] & s->regs[R_AFIR1]; | ||
792 | + | ||
793 | + if (filter_id_masked == id_masked) { | ||
794 | + filter_pass = true; | ||
795 | + } | ||
796 | + } | ||
797 | + | ||
798 | + if (ARRAY_FIELD_EX32(s->regs, AFR, UAF2)) { | ||
799 | + uint32_t id_masked = s->regs[R_AFMR2] & frame->can_id; | ||
800 | + uint32_t filter_id_masked = s->regs[R_AFMR2] & s->regs[R_AFIR2]; | ||
801 | + | ||
802 | + if (filter_id_masked == id_masked) { | ||
803 | + filter_pass = true; | ||
804 | + } | ||
805 | + } | ||
806 | + | ||
807 | + if (ARRAY_FIELD_EX32(s->regs, AFR, UAF3)) { | ||
808 | + uint32_t id_masked = s->regs[R_AFMR3] & frame->can_id; | ||
809 | + uint32_t filter_id_masked = s->regs[R_AFMR3] & s->regs[R_AFIR3]; | ||
810 | + | ||
811 | + if (filter_id_masked == id_masked) { | ||
812 | + filter_pass = true; | ||
813 | + } | ||
814 | + } | ||
815 | + | ||
816 | + if (ARRAY_FIELD_EX32(s->regs, AFR, UAF4)) { | ||
817 | + uint32_t id_masked = s->regs[R_AFMR4] & frame->can_id; | ||
818 | + uint32_t filter_id_masked = s->regs[R_AFMR4] & s->regs[R_AFIR4]; | ||
819 | + | ||
820 | + if (filter_id_masked == id_masked) { | ||
821 | + filter_pass = true; | ||
822 | + } | ||
823 | + } | ||
824 | + | ||
825 | + if (!filter_pass) { | ||
826 | + trace_xlnx_can_rx_fifo_filter_reject(frame->can_id, frame->can_dlc); | ||
827 | + return; | ||
828 | + } | ||
829 | + | ||
830 | + /* Store the message in fifo if it passed through any of the filters. */ | ||
831 | + if (filter_pass && frame->can_dlc <= MAX_DLC) { | ||
832 | + | ||
833 | + if (fifo32_is_full(&s->rx_fifo)) { | ||
834 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXOFLW, 1); | ||
835 | + } else { | ||
836 | + timestamp = CAN_TIMER_MAX - ptimer_get_count(s->can_timer); | ||
837 | + | ||
838 | + fifo32_push(&s->rx_fifo, frame->can_id); | ||
839 | + | ||
840 | + fifo32_push(&s->rx_fifo, deposit32(0, R_RXFIFO_DLC_DLC_SHIFT, | ||
841 | + R_RXFIFO_DLC_DLC_LENGTH, | ||
842 | + frame->can_dlc) | | ||
843 | + deposit32(0, R_RXFIFO_DLC_RXT_SHIFT, | ||
844 | + R_RXFIFO_DLC_RXT_LENGTH, | ||
845 | + timestamp)); | ||
846 | + | ||
847 | + /* First 32 bit of the data. */ | ||
848 | + fifo32_push(&s->rx_fifo, deposit32(0, R_TXFIFO_DATA1_DB3_SHIFT, | ||
849 | + R_TXFIFO_DATA1_DB3_LENGTH, | ||
850 | + frame->data[0]) | | ||
851 | + deposit32(0, R_TXFIFO_DATA1_DB2_SHIFT, | ||
852 | + R_TXFIFO_DATA1_DB2_LENGTH, | ||
853 | + frame->data[1]) | | ||
854 | + deposit32(0, R_TXFIFO_DATA1_DB1_SHIFT, | ||
855 | + R_TXFIFO_DATA1_DB1_LENGTH, | ||
856 | + frame->data[2]) | | ||
857 | + deposit32(0, R_TXFIFO_DATA1_DB0_SHIFT, | ||
858 | + R_TXFIFO_DATA1_DB0_LENGTH, | ||
859 | + frame->data[3])); | ||
860 | + /* Last 32 bit of the data. */ | ||
861 | + fifo32_push(&s->rx_fifo, deposit32(0, R_TXFIFO_DATA2_DB7_SHIFT, | ||
862 | + R_TXFIFO_DATA2_DB7_LENGTH, | ||
863 | + frame->data[4]) | | ||
864 | + deposit32(0, R_TXFIFO_DATA2_DB6_SHIFT, | ||
865 | + R_TXFIFO_DATA2_DB6_LENGTH, | ||
866 | + frame->data[5]) | | ||
867 | + deposit32(0, R_TXFIFO_DATA2_DB5_SHIFT, | ||
868 | + R_TXFIFO_DATA2_DB5_LENGTH, | ||
869 | + frame->data[6]) | | ||
870 | + deposit32(0, R_TXFIFO_DATA2_DB4_SHIFT, | ||
871 | + R_TXFIFO_DATA2_DB4_LENGTH, | ||
872 | + frame->data[7])); | ||
873 | + | ||
874 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXOK, 1); | ||
875 | + trace_xlnx_can_rx_data(frame->can_id, frame->can_dlc, | ||
876 | + frame->data[0], frame->data[1], | ||
877 | + frame->data[2], frame->data[3], | ||
878 | + frame->data[4], frame->data[5], | ||
879 | + frame->data[6], frame->data[7]); | ||
880 | + } | ||
881 | + | ||
882 | + can_update_irq(s); | ||
883 | + } | ||
884 | +} | ||
885 | + | ||
886 | +static uint64_t can_rxfifo_pre_read(RegisterInfo *reg, uint64_t val) | ||
887 | +{ | ||
888 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
889 | + | ||
890 | + if (!fifo32_is_empty(&s->rx_fifo)) { | ||
891 | + val = fifo32_pop(&s->rx_fifo); | ||
892 | + } else { | ||
893 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXUFLW, 1); | ||
894 | + } | ||
895 | + | ||
896 | + can_update_irq(s); | ||
897 | + return val; | ||
898 | +} | ||
899 | + | ||
900 | +static void can_filter_enable_post_write(RegisterInfo *reg, uint64_t val) | ||
901 | +{ | ||
902 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
903 | + | ||
904 | + if (ARRAY_FIELD_EX32(s->regs, AFR, UAF1) && | ||
905 | + ARRAY_FIELD_EX32(s->regs, AFR, UAF2) && | ||
906 | + ARRAY_FIELD_EX32(s->regs, AFR, UAF3) && | ||
907 | + ARRAY_FIELD_EX32(s->regs, AFR, UAF4)) { | ||
908 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, ACFBSY, 1); | ||
909 | + } else { | ||
910 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, ACFBSY, 0); | ||
911 | + } | ||
912 | +} | ||
913 | + | ||
914 | +static uint64_t can_filter_mask_pre_write(RegisterInfo *reg, uint64_t val) | ||
915 | +{ | ||
916 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
917 | + uint32_t reg_idx = (reg->access->addr) / 4; | ||
918 | + uint32_t filter_number = (reg_idx - R_AFMR1) / 2; | ||
919 | + | ||
920 | + /* modify an acceptance filter, the corresponding UAF bit should be '0'. */ | ||
921 | + if (!(s->regs[R_AFR] & (1 << filter_number))) { | ||
922 | + s->regs[reg_idx] = val; | ||
923 | + | ||
924 | + trace_xlnx_can_filter_mask_pre_write(filter_number, s->regs[reg_idx]); | ||
925 | + } else { | ||
926 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
927 | + | ||
928 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Acceptance filter %d" | ||
929 | + " mask is not set as corresponding UAF bit is not 0.\n", | ||
930 | + path, filter_number + 1); | ||
931 | + } | ||
932 | + | ||
933 | + return s->regs[reg_idx]; | ||
934 | +} | ||
935 | + | ||
936 | +static uint64_t can_filter_id_pre_write(RegisterInfo *reg, uint64_t val) | ||
937 | +{ | ||
938 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
939 | + uint32_t reg_idx = (reg->access->addr) / 4; | ||
940 | + uint32_t filter_number = (reg_idx - R_AFIR1) / 2; | ||
941 | + | ||
942 | + if (!(s->regs[R_AFR] & (1 << filter_number))) { | ||
943 | + s->regs[reg_idx] = val; | ||
944 | + | ||
945 | + trace_xlnx_can_filter_id_pre_write(filter_number, s->regs[reg_idx]); | ||
946 | + } else { | ||
947 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
948 | + | ||
949 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Acceptance filter %d" | ||
950 | + " id is not set as corresponding UAF bit is not 0.\n", | ||
951 | + path, filter_number + 1); | ||
952 | + } | ||
953 | + | ||
954 | + return s->regs[reg_idx]; | ||
955 | +} | ||
956 | + | ||
957 | +static void can_tx_post_write(RegisterInfo *reg, uint64_t val) | ||
958 | +{ | ||
959 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
960 | + | ||
961 | + bool is_txhpb = reg->access->addr > A_TXFIFO_DATA2; | ||
962 | + | ||
963 | + bool initiate_transfer = (reg->access->addr == A_TXFIFO_DATA2) || | ||
964 | + (reg->access->addr == A_TXHPB_DATA2); | ||
965 | + | ||
966 | + Fifo32 *f = is_txhpb ? &s->txhpb_fifo : &s->tx_fifo; | ||
967 | + | ||
968 | + if (!fifo32_is_full(f)) { | ||
969 | + fifo32_push(f, val); | ||
970 | + } else { | ||
971 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
972 | + | ||
973 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: TX FIFO is full.\n", path); | ||
974 | + } | ||
975 | + | ||
976 | + /* Initiate the message send if TX register is written. */ | ||
977 | + if (initiate_transfer && | ||
978 | + ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, CEN)) { | ||
979 | + transfer_fifo(s, f); | ||
980 | + } | ||
981 | + | ||
982 | + can_update_irq(s); | ||
983 | +} | ||
984 | + | ||
985 | +static const RegisterAccessInfo can_regs_info[] = { | ||
986 | + { .name = "SOFTWARE_RESET_REGISTER", | ||
987 | + .addr = A_SOFTWARE_RESET_REGISTER, | ||
988 | + .rsvd = 0xfffffffc, | ||
989 | + .pre_write = can_srr_pre_write, | ||
990 | + },{ .name = "MODE_SELECT_REGISTER", | ||
991 | + .addr = A_MODE_SELECT_REGISTER, | ||
992 | + .rsvd = 0xfffffff8, | ||
993 | + .pre_write = can_msr_pre_write, | ||
994 | + },{ .name = "ARBITRATION_PHASE_BAUD_RATE_PRESCALER_REGISTER", | ||
995 | + .addr = A_ARBITRATION_PHASE_BAUD_RATE_PRESCALER_REGISTER, | ||
996 | + .rsvd = 0xffffff00, | ||
997 | + .pre_write = can_brpr_pre_write, | ||
998 | + },{ .name = "ARBITRATION_PHASE_BIT_TIMING_REGISTER", | ||
999 | + .addr = A_ARBITRATION_PHASE_BIT_TIMING_REGISTER, | ||
1000 | + .rsvd = 0xfffffe00, | ||
1001 | + .pre_write = can_btr_pre_write, | ||
1002 | + },{ .name = "ERROR_COUNTER_REGISTER", | ||
1003 | + .addr = A_ERROR_COUNTER_REGISTER, | ||
1004 | + .rsvd = 0xffff0000, | ||
1005 | + .ro = 0xffffffff, | ||
1006 | + },{ .name = "ERROR_STATUS_REGISTER", | ||
1007 | + .addr = A_ERROR_STATUS_REGISTER, | ||
1008 | + .rsvd = 0xffffffe0, | ||
1009 | + .w1c = 0x1f, | ||
1010 | + },{ .name = "STATUS_REGISTER", .addr = A_STATUS_REGISTER, | ||
1011 | + .reset = 0x1, | ||
1012 | + .rsvd = 0xffffe000, | ||
1013 | + .ro = 0x1fff, | ||
1014 | + },{ .name = "INTERRUPT_STATUS_REGISTER", | ||
1015 | + .addr = A_INTERRUPT_STATUS_REGISTER, | ||
1016 | + .reset = 0x6000, | ||
1017 | + .rsvd = 0xffff8000, | ||
1018 | + .ro = 0x7fff, | ||
1019 | + },{ .name = "INTERRUPT_ENABLE_REGISTER", | ||
1020 | + .addr = A_INTERRUPT_ENABLE_REGISTER, | ||
1021 | + .rsvd = 0xffff8000, | ||
1022 | + .post_write = can_ier_post_write, | ||
1023 | + },{ .name = "INTERRUPT_CLEAR_REGISTER", | ||
1024 | + .addr = A_INTERRUPT_CLEAR_REGISTER, | ||
1025 | + .rsvd = 0xffff8000, | ||
1026 | + .pre_write = can_icr_pre_write, | ||
1027 | + },{ .name = "TIMESTAMP_REGISTER", | ||
1028 | + .addr = A_TIMESTAMP_REGISTER, | ||
1029 | + .rsvd = 0xfffffffe, | ||
1030 | + .pre_write = can_tcr_pre_write, | ||
1031 | + },{ .name = "WIR", .addr = A_WIR, | ||
1032 | + .reset = 0x3f3f, | ||
1033 | + .rsvd = 0xffff0000, | ||
1034 | + },{ .name = "TXFIFO_ID", .addr = A_TXFIFO_ID, | ||
1035 | + .post_write = can_tx_post_write, | ||
1036 | + },{ .name = "TXFIFO_DLC", .addr = A_TXFIFO_DLC, | ||
1037 | + .rsvd = 0xfffffff, | ||
1038 | + .post_write = can_tx_post_write, | ||
1039 | + },{ .name = "TXFIFO_DATA1", .addr = A_TXFIFO_DATA1, | ||
1040 | + .post_write = can_tx_post_write, | ||
1041 | + },{ .name = "TXFIFO_DATA2", .addr = A_TXFIFO_DATA2, | ||
1042 | + .post_write = can_tx_post_write, | ||
1043 | + },{ .name = "TXHPB_ID", .addr = A_TXHPB_ID, | ||
1044 | + .post_write = can_tx_post_write, | ||
1045 | + },{ .name = "TXHPB_DLC", .addr = A_TXHPB_DLC, | ||
1046 | + .rsvd = 0xfffffff, | ||
1047 | + .post_write = can_tx_post_write, | ||
1048 | + },{ .name = "TXHPB_DATA1", .addr = A_TXHPB_DATA1, | ||
1049 | + .post_write = can_tx_post_write, | ||
1050 | + },{ .name = "TXHPB_DATA2", .addr = A_TXHPB_DATA2, | ||
1051 | + .post_write = can_tx_post_write, | ||
1052 | + },{ .name = "RXFIFO_ID", .addr = A_RXFIFO_ID, | ||
1053 | + .ro = 0xffffffff, | ||
1054 | + .post_read = can_rxfifo_pre_read, | ||
1055 | + },{ .name = "RXFIFO_DLC", .addr = A_RXFIFO_DLC, | ||
1056 | + .rsvd = 0xfff0000, | ||
1057 | + .post_read = can_rxfifo_pre_read, | ||
1058 | + },{ .name = "RXFIFO_DATA1", .addr = A_RXFIFO_DATA1, | ||
1059 | + .post_read = can_rxfifo_pre_read, | ||
1060 | + },{ .name = "RXFIFO_DATA2", .addr = A_RXFIFO_DATA2, | ||
1061 | + .post_read = can_rxfifo_pre_read, | ||
1062 | + },{ .name = "AFR", .addr = A_AFR, | ||
1063 | + .rsvd = 0xfffffff0, | ||
1064 | + .post_write = can_filter_enable_post_write, | ||
1065 | + },{ .name = "AFMR1", .addr = A_AFMR1, | ||
1066 | + .pre_write = can_filter_mask_pre_write, | ||
1067 | + },{ .name = "AFIR1", .addr = A_AFIR1, | ||
1068 | + .pre_write = can_filter_id_pre_write, | ||
1069 | + },{ .name = "AFMR2", .addr = A_AFMR2, | ||
1070 | + .pre_write = can_filter_mask_pre_write, | ||
1071 | + },{ .name = "AFIR2", .addr = A_AFIR2, | ||
1072 | + .pre_write = can_filter_id_pre_write, | ||
1073 | + },{ .name = "AFMR3", .addr = A_AFMR3, | ||
1074 | + .pre_write = can_filter_mask_pre_write, | ||
1075 | + },{ .name = "AFIR3", .addr = A_AFIR3, | ||
1076 | + .pre_write = can_filter_id_pre_write, | ||
1077 | + },{ .name = "AFMR4", .addr = A_AFMR4, | ||
1078 | + .pre_write = can_filter_mask_pre_write, | ||
1079 | + },{ .name = "AFIR4", .addr = A_AFIR4, | ||
1080 | + .pre_write = can_filter_id_pre_write, | ||
1081 | + } | ||
1082 | +}; | ||
1083 | + | ||
1084 | +static void xlnx_zynqmp_can_ptimer_cb(void *opaque) | ||
1085 | +{ | ||
1086 | + /* No action required on the timer rollover. */ | ||
1087 | +} | ||
1088 | + | ||
1089 | +static const MemoryRegionOps can_ops = { | ||
1090 | + .read = register_read_memory, | ||
1091 | + .write = register_write_memory, | ||
1092 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
1093 | + .valid = { | ||
1094 | + .min_access_size = 4, | ||
1095 | + .max_access_size = 4, | ||
1096 | + }, | ||
1097 | +}; | ||
1098 | + | ||
1099 | +static void xlnx_zynqmp_can_reset_init(Object *obj, ResetType type) | ||
1100 | +{ | ||
1101 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(obj); | ||
1102 | + unsigned int i; | ||
1103 | + | ||
1104 | + for (i = R_RXFIFO_ID; i < ARRAY_SIZE(s->reg_info); ++i) { | ||
1105 | + register_reset(&s->reg_info[i]); | ||
1106 | + } | ||
1107 | + | ||
1108 | + ptimer_transaction_begin(s->can_timer); | ||
1109 | + ptimer_set_count(s->can_timer, 0); | ||
1110 | + ptimer_transaction_commit(s->can_timer); | ||
1111 | +} | ||
1112 | + | ||
1113 | +static void xlnx_zynqmp_can_reset_hold(Object *obj) | ||
1114 | +{ | ||
1115 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(obj); | ||
1116 | + unsigned int i; | ||
1117 | + | ||
1118 | + for (i = 0; i < R_RXFIFO_ID; ++i) { | ||
1119 | + register_reset(&s->reg_info[i]); | ||
1120 | + } | ||
1121 | + | ||
1122 | + /* | ||
1123 | + * Reset FIFOs when CAN model is reset. This will clear the fifo writes | ||
1124 | + * done by post_write which gets called from register_reset function, | ||
1125 | + * post_write handle will not be able to trigger tx because CAN will be | ||
1126 | + * disabled when software_reset_register is cleared first. | ||
1127 | + */ | ||
1128 | + fifo32_reset(&s->rx_fifo); | ||
1129 | + fifo32_reset(&s->tx_fifo); | ||
1130 | + fifo32_reset(&s->txhpb_fifo); | ||
1131 | +} | ||
1132 | + | ||
1133 | +static bool xlnx_zynqmp_can_can_receive(CanBusClientState *client) | ||
1134 | +{ | ||
1135 | + XlnxZynqMPCANState *s = container_of(client, XlnxZynqMPCANState, | ||
1136 | + bus_client); | ||
1137 | + | ||
1138 | + if (ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, SRST)) { | ||
1139 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
1140 | + | ||
1141 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Controller is in reset state.\n", | ||
1142 | + path); | ||
1143 | + return false; | ||
1144 | + } | ||
1145 | + | ||
1146 | + if ((ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, CEN)) == 0) { | ||
1147 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
1148 | + | ||
1149 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Controller is disabled. Incoming" | ||
1150 | + " messages will be discarded.\n", path); | ||
1151 | + return false; | ||
1152 | + } | ||
1153 | + | ||
1154 | + return true; | ||
1155 | +} | ||
1156 | + | ||
1157 | +static ssize_t xlnx_zynqmp_can_receive(CanBusClientState *client, | ||
1158 | + const qemu_can_frame *buf, size_t buf_size) { | ||
1159 | + XlnxZynqMPCANState *s = container_of(client, XlnxZynqMPCANState, | ||
1160 | + bus_client); | ||
1161 | + const qemu_can_frame *frame = buf; | ||
1162 | + | ||
1163 | + if (buf_size <= 0) { | ||
1164 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
1165 | + | ||
1166 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Error in the data received.\n", | ||
1167 | + path); | ||
1168 | + return 0; | ||
1169 | + } | ||
1170 | + | ||
1171 | + if (ARRAY_FIELD_EX32(s->regs, STATUS_REGISTER, SNOOP)) { | ||
1172 | + /* Snoop Mode: Just keep the data. no response back. */ | ||
1173 | + update_rx_fifo(s, frame); | ||
1174 | + } else if ((ARRAY_FIELD_EX32(s->regs, STATUS_REGISTER, SLEEP))) { | ||
1175 | + /* | ||
1176 | + * XlnxZynqMPCAN is in sleep mode. Any data on bus will bring it to wake | ||
1177 | + * up state. | ||
1178 | + */ | ||
1179 | + can_exit_sleep_mode(s); | ||
1180 | + update_rx_fifo(s, frame); | ||
1181 | + } else if ((ARRAY_FIELD_EX32(s->regs, STATUS_REGISTER, SLEEP)) == 0) { | ||
1182 | + update_rx_fifo(s, frame); | ||
1183 | + } else { | ||
1184 | + /* | ||
1185 | + * XlnxZynqMPCAN will not participate in normal bus communication | ||
1186 | + * and will not receive any messages transmitted by other CAN nodes. | ||
1187 | + */ | ||
1188 | + trace_xlnx_can_rx_discard(s->regs[R_STATUS_REGISTER]); | ||
1189 | + } | ||
1190 | + | ||
1191 | + return 1; | ||
1192 | +} | ||
1193 | + | ||
1194 | +static CanBusClientInfo can_xilinx_bus_client_info = { | ||
1195 | + .can_receive = xlnx_zynqmp_can_can_receive, | ||
1196 | + .receive = xlnx_zynqmp_can_receive, | ||
1197 | +}; | ||
1198 | + | ||
1199 | +static int xlnx_zynqmp_can_connect_to_bus(XlnxZynqMPCANState *s, | ||
1200 | + CanBusState *bus) | ||
1201 | +{ | ||
1202 | + s->bus_client.info = &can_xilinx_bus_client_info; | ||
1203 | + | ||
1204 | + if (can_bus_insert_client(bus, &s->bus_client) < 0) { | ||
1205 | + return -1; | ||
1206 | + } | ||
326 | + return 0; | 1207 | + return 0; |
327 | +} | 1208 | +} |
328 | + | 1209 | + |
329 | +static const VMStateDescription pca9552_vmstate = { | 1210 | +static void xlnx_zynqmp_can_realize(DeviceState *dev, Error **errp) |
330 | + .name = "PCA9552", | 1211 | +{ |
331 | + .version_id = 0, | 1212 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(dev); |
332 | + .minimum_version_id = 0, | 1213 | + |
1214 | + if (s->canbus) { | ||
1215 | + if (xlnx_zynqmp_can_connect_to_bus(s, s->canbus) < 0) { | ||
1216 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
1217 | + | ||
1218 | + error_setg(errp, "%s: xlnx_zynqmp_can_connect_to_bus" | ||
1219 | + " failed.", path); | ||
1220 | + return; | ||
1221 | + } | ||
1222 | + } | ||
1223 | + | ||
1224 | + /* Create RX FIFO, TXFIFO, TXHPB storage. */ | ||
1225 | + fifo32_create(&s->rx_fifo, RXFIFO_SIZE); | ||
1226 | + fifo32_create(&s->tx_fifo, RXFIFO_SIZE); | ||
1227 | + fifo32_create(&s->txhpb_fifo, CAN_FRAME_SIZE); | ||
1228 | + | ||
1229 | + /* Allocate a new timer. */ | ||
1230 | + s->can_timer = ptimer_init(xlnx_zynqmp_can_ptimer_cb, s, | ||
1231 | + PTIMER_POLICY_DEFAULT); | ||
1232 | + | ||
1233 | + ptimer_transaction_begin(s->can_timer); | ||
1234 | + | ||
1235 | + ptimer_set_freq(s->can_timer, s->cfg.ext_clk_freq); | ||
1236 | + ptimer_set_limit(s->can_timer, CAN_TIMER_MAX, 1); | ||
1237 | + ptimer_run(s->can_timer, 0); | ||
1238 | + ptimer_transaction_commit(s->can_timer); | ||
1239 | +} | ||
1240 | + | ||
1241 | +static void xlnx_zynqmp_can_init(Object *obj) | ||
1242 | +{ | ||
1243 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(obj); | ||
1244 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
1245 | + | ||
1246 | + RegisterInfoArray *reg_array; | ||
1247 | + | ||
1248 | + memory_region_init(&s->iomem, obj, TYPE_XLNX_ZYNQMP_CAN, | ||
1249 | + XLNX_ZYNQMP_CAN_R_MAX * 4); | ||
1250 | + reg_array = register_init_block32(DEVICE(obj), can_regs_info, | ||
1251 | + ARRAY_SIZE(can_regs_info), | ||
1252 | + s->reg_info, s->regs, | ||
1253 | + &can_ops, | ||
1254 | + XLNX_ZYNQMP_CAN_ERR_DEBUG, | ||
1255 | + XLNX_ZYNQMP_CAN_R_MAX * 4); | ||
1256 | + | ||
1257 | + memory_region_add_subregion(&s->iomem, 0x00, ®_array->mem); | ||
1258 | + sysbus_init_mmio(sbd, &s->iomem); | ||
1259 | + sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq); | ||
1260 | +} | ||
1261 | + | ||
1262 | +static const VMStateDescription vmstate_can = { | ||
1263 | + .name = TYPE_XLNX_ZYNQMP_CAN, | ||
1264 | + .version_id = 1, | ||
1265 | + .minimum_version_id = 1, | ||
333 | + .fields = (VMStateField[]) { | 1266 | + .fields = (VMStateField[]) { |
334 | + VMSTATE_UINT8(len, PCA9552State), | 1267 | + VMSTATE_FIFO32(rx_fifo, XlnxZynqMPCANState), |
335 | + VMSTATE_UINT8(pointer, PCA9552State), | 1268 | + VMSTATE_FIFO32(tx_fifo, XlnxZynqMPCANState), |
336 | + VMSTATE_UINT8_ARRAY(regs, PCA9552State, PCA9552_NR_REGS), | 1269 | + VMSTATE_FIFO32(txhpb_fifo, XlnxZynqMPCANState), |
337 | + VMSTATE_I2C_SLAVE(i2c, PCA9552State), | 1270 | + VMSTATE_UINT32_ARRAY(regs, XlnxZynqMPCANState, XLNX_ZYNQMP_CAN_R_MAX), |
338 | + VMSTATE_END_OF_LIST() | 1271 | + VMSTATE_PTIMER(can_timer, XlnxZynqMPCANState), |
1272 | + VMSTATE_END_OF_LIST(), | ||
339 | + } | 1273 | + } |
340 | +}; | 1274 | +}; |
341 | + | 1275 | + |
342 | +static void pca9552_reset(DeviceState *dev) | 1276 | +static Property xlnx_zynqmp_can_properties[] = { |
343 | +{ | 1277 | + DEFINE_PROP_UINT32("ext_clk_freq", XlnxZynqMPCANState, cfg.ext_clk_freq, |
344 | + PCA9552State *s = PCA9552(dev); | 1278 | + CAN_DEFAULT_CLOCK), |
345 | + | 1279 | + DEFINE_PROP_LINK("canbus", XlnxZynqMPCANState, canbus, TYPE_CAN_BUS, |
346 | + s->regs[PCA9552_PSC0] = 0xFF; | 1280 | + CanBusState *), |
347 | + s->regs[PCA9552_PWM0] = 0x80; | 1281 | + DEFINE_PROP_END_OF_LIST(), |
348 | + s->regs[PCA9552_PSC1] = 0xFF; | 1282 | +}; |
349 | + s->regs[PCA9552_PWM1] = 0x80; | 1283 | + |
350 | + s->regs[PCA9552_LS0] = 0x55; /* all OFF */ | 1284 | +static void xlnx_zynqmp_can_class_init(ObjectClass *klass, void *data) |
351 | + s->regs[PCA9552_LS1] = 0x55; | ||
352 | + s->regs[PCA9552_LS2] = 0x55; | ||
353 | + s->regs[PCA9552_LS3] = 0x55; | ||
354 | + | ||
355 | + pca9552_update_pin_input(s); | ||
356 | + | ||
357 | + s->pointer = 0xFF; | ||
358 | + s->len = 0; | ||
359 | +} | ||
360 | + | ||
361 | +static void pca9552_initfn(Object *obj) | ||
362 | +{ | ||
363 | + PCA9552State *s = PCA9552(obj); | ||
364 | + | ||
365 | + /* If support for the other PCA955X devices are implemented, these | ||
366 | + * constant values might be part of class structure describing the | ||
367 | + * PCA955X device | ||
368 | + */ | ||
369 | + s->max_reg = PCA9552_LS3; | ||
370 | + s->nr_leds = 16; | ||
371 | +} | ||
372 | + | ||
373 | +static void pca9552_class_init(ObjectClass *klass, void *data) | ||
374 | +{ | 1285 | +{ |
375 | + DeviceClass *dc = DEVICE_CLASS(klass); | 1286 | + DeviceClass *dc = DEVICE_CLASS(klass); |
376 | + I2CSlaveClass *k = I2C_SLAVE_CLASS(klass); | 1287 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
377 | + | 1288 | + |
378 | + k->event = pca9552_event; | 1289 | + rc->phases.enter = xlnx_zynqmp_can_reset_init; |
379 | + k->recv = pca9552_recv; | 1290 | + rc->phases.hold = xlnx_zynqmp_can_reset_hold; |
380 | + k->send = pca9552_send; | 1291 | + dc->realize = xlnx_zynqmp_can_realize; |
381 | + dc->reset = pca9552_reset; | 1292 | + device_class_set_props(dc, xlnx_zynqmp_can_properties); |
382 | + dc->vmsd = &pca9552_vmstate; | 1293 | + dc->vmsd = &vmstate_can; |
383 | +} | 1294 | +} |
384 | + | 1295 | + |
385 | +static const TypeInfo pca9552_info = { | 1296 | +static const TypeInfo can_info = { |
386 | + .name = TYPE_PCA9552, | 1297 | + .name = TYPE_XLNX_ZYNQMP_CAN, |
387 | + .parent = TYPE_I2C_SLAVE, | 1298 | + .parent = TYPE_SYS_BUS_DEVICE, |
388 | + .instance_init = pca9552_initfn, | 1299 | + .instance_size = sizeof(XlnxZynqMPCANState), |
389 | + .instance_size = sizeof(PCA9552State), | 1300 | + .class_init = xlnx_zynqmp_can_class_init, |
390 | + .class_init = pca9552_class_init, | 1301 | + .instance_init = xlnx_zynqmp_can_init, |
391 | +}; | 1302 | +}; |
392 | + | 1303 | + |
393 | +static void pca9552_register_types(void) | 1304 | +static void can_register_types(void) |
394 | +{ | 1305 | +{ |
395 | + type_register_static(&pca9552_info); | 1306 | + type_register_static(&can_info); |
396 | +} | 1307 | +} |
397 | + | 1308 | + |
398 | +type_init(pca9552_register_types) | 1309 | +type_init(can_register_types) |
399 | diff --git a/tests/pca9552-test.c b/tests/pca9552-test.c | 1310 | diff --git a/hw/Kconfig b/hw/Kconfig |
1311 | index XXXXXXX..XXXXXXX 100644 | ||
1312 | --- a/hw/Kconfig | ||
1313 | +++ b/hw/Kconfig | ||
1314 | @@ -XXX,XX +XXX,XX @@ config XILINX_AXI | ||
1315 | config XLNX_ZYNQMP | ||
1316 | bool | ||
1317 | select REGISTER | ||
1318 | + select CAN_BUS | ||
1319 | diff --git a/hw/net/can/meson.build b/hw/net/can/meson.build | ||
1320 | index XXXXXXX..XXXXXXX 100644 | ||
1321 | --- a/hw/net/can/meson.build | ||
1322 | +++ b/hw/net/can/meson.build | ||
1323 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_CAN_PCI', if_true: files('can_pcm3680_pci.c')) | ||
1324 | softmmu_ss.add(when: 'CONFIG_CAN_PCI', if_true: files('can_mioe3680_pci.c')) | ||
1325 | softmmu_ss.add(when: 'CONFIG_CAN_CTUCANFD', if_true: files('ctucan_core.c')) | ||
1326 | softmmu_ss.add(when: 'CONFIG_CAN_CTUCANFD_PCI', if_true: files('ctucan_pci.c')) | ||
1327 | +softmmu_ss.add(when: 'CONFIG_XLNX_ZYNQMP', if_true: files('xlnx-zynqmp-can.c')) | ||
1328 | diff --git a/hw/net/can/trace-events b/hw/net/can/trace-events | ||
400 | new file mode 100644 | 1329 | new file mode 100644 |
401 | index XXXXXXX..XXXXXXX | 1330 | index XXXXXXX..XXXXXXX |
402 | --- /dev/null | 1331 | --- /dev/null |
403 | +++ b/tests/pca9552-test.c | 1332 | +++ b/hw/net/can/trace-events |
404 | @@ -XXX,XX +XXX,XX @@ | 1333 | @@ -XXX,XX +XXX,XX @@ |
405 | +/* | 1334 | +# xlnx-zynqmp-can.c |
406 | + * QTest testcase for the PCA9552 LED blinker | 1335 | +xlnx_can_update_irq(uint32_t isr, uint32_t ier, uint32_t irq) "ISR: 0x%08x IER: 0x%08x IRQ: 0x%08x" |
407 | + * | 1336 | +xlnx_can_reset(uint32_t val) "Resetting controller with value = 0x%08x" |
408 | + * Copyright (c) 2017-2018, IBM Corporation. | 1337 | +xlnx_can_rx_fifo_filter_reject(uint32_t id, uint8_t dlc) "Frame: ID: 0x%08x DLC: 0x%02x" |
409 | + * | 1338 | +xlnx_can_filter_id_pre_write(uint8_t filter_num, uint32_t value) "Filter%d ID: 0x%08x" |
410 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 1339 | +xlnx_can_filter_mask_pre_write(uint8_t filter_num, uint32_t value) "Filter%d MASK: 0x%08x" |
411 | + * See the COPYING file in the top-level directory. | 1340 | +xlnx_can_tx_data(uint32_t id, uint8_t dlc, uint8_t db0, uint8_t db1, uint8_t db2, uint8_t db3, uint8_t db4, uint8_t db5, uint8_t db6, uint8_t db7) "Frame: ID: 0x%08x DLC: 0x%02x DATA: 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x" |
412 | + */ | 1341 | +xlnx_can_rx_data(uint32_t id, uint32_t dlc, uint8_t db0, uint8_t db1, uint8_t db2, uint8_t db3, uint8_t db4, uint8_t db5, uint8_t db6, uint8_t db7) "Frame: ID: 0x%08x DLC: 0x%02x DATA: 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x" |
413 | + | 1342 | +xlnx_can_rx_discard(uint32_t status) "Controller is not enabled for bus communication. Status Register: 0x%08x" |
414 | +#include "qemu/osdep.h" | ||
415 | + | ||
416 | +#include "libqtest.h" | ||
417 | +#include "libqos/i2c.h" | ||
418 | +#include "hw/misc/pca9552_regs.h" | ||
419 | + | ||
420 | +#define PCA9552_TEST_ID "pca9552-test" | ||
421 | +#define PCA9552_TEST_ADDR 0x60 | ||
422 | + | ||
423 | +static I2CAdapter *i2c; | ||
424 | + | ||
425 | +static uint8_t pca9552_get8(I2CAdapter *i2c, uint8_t addr, uint8_t reg) | ||
426 | +{ | ||
427 | + uint8_t resp[1]; | ||
428 | + i2c_send(i2c, addr, ®, 1); | ||
429 | + i2c_recv(i2c, addr, resp, 1); | ||
430 | + return resp[0]; | ||
431 | +} | ||
432 | + | ||
433 | +static void pca9552_set8(I2CAdapter *i2c, uint8_t addr, uint8_t reg, | ||
434 | + uint8_t value) | ||
435 | +{ | ||
436 | + uint8_t cmd[2]; | ||
437 | + uint8_t resp[1]; | ||
438 | + | ||
439 | + cmd[0] = reg; | ||
440 | + cmd[1] = value; | ||
441 | + i2c_send(i2c, addr, cmd, 2); | ||
442 | + i2c_recv(i2c, addr, resp, 1); | ||
443 | + g_assert_cmphex(resp[0], ==, cmd[1]); | ||
444 | +} | ||
445 | + | ||
446 | +static void receive_autoinc(void) | ||
447 | +{ | ||
448 | + uint8_t resp; | ||
449 | + uint8_t reg = PCA9552_LS0 | PCA9552_AUTOINC; | ||
450 | + | ||
451 | + i2c_send(i2c, PCA9552_TEST_ADDR, ®, 1); | ||
452 | + | ||
453 | + /* PCA9552_LS0 */ | ||
454 | + i2c_recv(i2c, PCA9552_TEST_ADDR, &resp, 1); | ||
455 | + g_assert_cmphex(resp, ==, 0x54); | ||
456 | + | ||
457 | + /* PCA9552_LS1 */ | ||
458 | + i2c_recv(i2c, PCA9552_TEST_ADDR, &resp, 1); | ||
459 | + g_assert_cmphex(resp, ==, 0x55); | ||
460 | + | ||
461 | + /* PCA9552_LS2 */ | ||
462 | + i2c_recv(i2c, PCA9552_TEST_ADDR, &resp, 1); | ||
463 | + g_assert_cmphex(resp, ==, 0x55); | ||
464 | + | ||
465 | + /* PCA9552_LS3 */ | ||
466 | + i2c_recv(i2c, PCA9552_TEST_ADDR, &resp, 1); | ||
467 | + g_assert_cmphex(resp, ==, 0x54); | ||
468 | +} | ||
469 | + | ||
470 | +static void send_and_receive(void) | ||
471 | +{ | ||
472 | + uint8_t value; | ||
473 | + | ||
474 | + value = pca9552_get8(i2c, PCA9552_TEST_ADDR, PCA9552_LS0); | ||
475 | + g_assert_cmphex(value, ==, 0x55); | ||
476 | + | ||
477 | + value = pca9552_get8(i2c, PCA9552_TEST_ADDR, PCA9552_INPUT0); | ||
478 | + g_assert_cmphex(value, ==, 0x0); | ||
479 | + | ||
480 | + /* Switch on LED 0 */ | ||
481 | + pca9552_set8(i2c, PCA9552_TEST_ADDR, PCA9552_LS0, 0x54); | ||
482 | + value = pca9552_get8(i2c, PCA9552_TEST_ADDR, PCA9552_LS0); | ||
483 | + g_assert_cmphex(value, ==, 0x54); | ||
484 | + | ||
485 | + value = pca9552_get8(i2c, PCA9552_TEST_ADDR, PCA9552_INPUT0); | ||
486 | + g_assert_cmphex(value, ==, 0x01); | ||
487 | + | ||
488 | + /* Switch on LED 12 */ | ||
489 | + pca9552_set8(i2c, PCA9552_TEST_ADDR, PCA9552_LS3, 0x54); | ||
490 | + value = pca9552_get8(i2c, PCA9552_TEST_ADDR, PCA9552_LS3); | ||
491 | + g_assert_cmphex(value, ==, 0x54); | ||
492 | + | ||
493 | + value = pca9552_get8(i2c, PCA9552_TEST_ADDR, PCA9552_INPUT1); | ||
494 | + g_assert_cmphex(value, ==, 0x10); | ||
495 | +} | ||
496 | + | ||
497 | +int main(int argc, char **argv) | ||
498 | +{ | ||
499 | + QTestState *s = NULL; | ||
500 | + int ret; | ||
501 | + | ||
502 | + g_test_init(&argc, &argv, NULL); | ||
503 | + | ||
504 | + s = qtest_start("-machine n800 " | ||
505 | + "-device pca9552,bus=i2c-bus.0,id=" PCA9552_TEST_ID | ||
506 | + ",address=0x60"); | ||
507 | + i2c = omap_i2c_create(s, OMAP2_I2C_1_BASE); | ||
508 | + | ||
509 | + qtest_add_func("/pca9552/tx-rx", send_and_receive); | ||
510 | + qtest_add_func("/pca9552/rx-autoinc", receive_autoinc); | ||
511 | + | ||
512 | + ret = g_test_run(); | ||
513 | + | ||
514 | + if (s) { | ||
515 | + qtest_quit(s); | ||
516 | + } | ||
517 | + g_free(i2c); | ||
518 | + | ||
519 | + return ret; | ||
520 | +} | ||
521 | diff --git a/tests/tmp105-test.c b/tests/tmp105-test.c | ||
522 | index XXXXXXX..XXXXXXX 100644 | ||
523 | --- a/tests/tmp105-test.c | ||
524 | +++ b/tests/tmp105-test.c | ||
525 | @@ -XXX,XX +XXX,XX @@ | ||
526 | #include "qapi/qmp/qdict.h" | ||
527 | #include "hw/misc/tmp105_regs.h" | ||
528 | |||
529 | -#define OMAP2_I2C_1_BASE 0x48070000 | ||
530 | - | ||
531 | #define TMP105_TEST_ID "tmp105-test" | ||
532 | #define TMP105_TEST_ADDR 0x49 | ||
533 | |||
534 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | ||
535 | index XXXXXXX..XXXXXXX 100644 | ||
536 | --- a/default-configs/arm-softmmu.mak | ||
537 | +++ b/default-configs/arm-softmmu.mak | ||
538 | @@ -XXX,XX +XXX,XX @@ CONFIG_TSC2005=y | ||
539 | CONFIG_LM832X=y | ||
540 | CONFIG_TMP105=y | ||
541 | CONFIG_TMP421=y | ||
542 | +CONFIG_PCA9552=y | ||
543 | CONFIG_STELLARIS=y | ||
544 | CONFIG_STELLARIS_INPUT=y | ||
545 | CONFIG_STELLARIS_ENET=y | ||
546 | -- | 1343 | -- |
547 | 2.17.1 | 1344 | 2.20.1 |
548 | 1345 | ||
549 | 1346 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Vikram Garhwal <fnu.vikram@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | The Witherspoon boards are OpenPOWER system hosting POWER9 Processors. | 3 | Connect CAN0 and CAN1 on the ZynqMP. |
4 | Add support for their BMC including a couple of I2C devices as found | ||
5 | on real HW. | ||
6 | 4 | ||
7 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 5 | Reviewed-by: Francisco Iglesias <francisco.iglesias@xilinx.com> |
8 | Reviewed-by: Andrew Jeffery <andrew@aj.id.au> | 6 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
9 | Message-id: 20180530064049.27976-3-clg@kaod.org | 7 | Signed-off-by: Vikram Garhwal <fnu.vikram@xilinx.com> |
8 | Message-id: 1605728926-352690-3-git-send-email-fnu.vikram@xilinx.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | hw/arm/aspeed.c | 49 +++++++++++++++++++++++++++++++++++++++++++++++++ | 11 | include/hw/arm/xlnx-zynqmp.h | 8 ++++++++ |
13 | 1 file changed, 49 insertions(+) | 12 | hw/arm/xlnx-zcu102.c | 20 ++++++++++++++++++++ |
13 | hw/arm/xlnx-zynqmp.c | 34 ++++++++++++++++++++++++++++++++++ | ||
14 | 3 files changed, 62 insertions(+) | ||
14 | 15 | ||
15 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | 16 | diff --git a/include/hw/arm/xlnx-zynqmp.h b/include/hw/arm/xlnx-zynqmp.h |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/aspeed.c | 18 | --- a/include/hw/arm/xlnx-zynqmp.h |
18 | +++ b/hw/arm/aspeed.c | 19 | +++ b/include/hw/arm/xlnx-zynqmp.h |
19 | @@ -XXX,XX +XXX,XX @@ enum { | 20 | @@ -XXX,XX +XXX,XX @@ |
20 | PALMETTO_BMC, | 21 | #include "hw/intc/arm_gic.h" |
21 | AST2500_EVB, | 22 | #include "hw/net/cadence_gem.h" |
22 | ROMULUS_BMC, | 23 | #include "hw/char/cadence_uart.h" |
23 | + WITHERSPOON_BMC, | 24 | +#include "hw/net/xlnx-zynqmp-can.h" |
25 | #include "hw/ide/ahci.h" | ||
26 | #include "hw/sd/sdhci.h" | ||
27 | #include "hw/ssi/xilinx_spips.h" | ||
28 | @@ -XXX,XX +XXX,XX @@ | ||
29 | #include "hw/cpu/cluster.h" | ||
30 | #include "target/arm/cpu.h" | ||
31 | #include "qom/object.h" | ||
32 | +#include "net/can_emu.h" | ||
33 | |||
34 | #define TYPE_XLNX_ZYNQMP "xlnx,zynqmp" | ||
35 | OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP) | ||
36 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP) | ||
37 | #define XLNX_ZYNQMP_NUM_RPU_CPUS 2 | ||
38 | #define XLNX_ZYNQMP_NUM_GEMS 4 | ||
39 | #define XLNX_ZYNQMP_NUM_UARTS 2 | ||
40 | +#define XLNX_ZYNQMP_NUM_CAN 2 | ||
41 | +#define XLNX_ZYNQMP_CAN_REF_CLK (24 * 1000 * 1000) | ||
42 | #define XLNX_ZYNQMP_NUM_SDHCI 2 | ||
43 | #define XLNX_ZYNQMP_NUM_SPIS 2 | ||
44 | #define XLNX_ZYNQMP_NUM_GDMA_CH 8 | ||
45 | @@ -XXX,XX +XXX,XX @@ struct XlnxZynqMPState { | ||
46 | |||
47 | CadenceGEMState gem[XLNX_ZYNQMP_NUM_GEMS]; | ||
48 | CadenceUARTState uart[XLNX_ZYNQMP_NUM_UARTS]; | ||
49 | + XlnxZynqMPCANState can[XLNX_ZYNQMP_NUM_CAN]; | ||
50 | SysbusAHCIState sata; | ||
51 | SDHCIState sdhci[XLNX_ZYNQMP_NUM_SDHCI]; | ||
52 | XilinxSPIPS spi[XLNX_ZYNQMP_NUM_SPIS]; | ||
53 | @@ -XXX,XX +XXX,XX @@ struct XlnxZynqMPState { | ||
54 | bool virt; | ||
55 | /* Has the RPU subsystem? */ | ||
56 | bool has_rpu; | ||
57 | + | ||
58 | + /* CAN bus. */ | ||
59 | + CanBusState *canbus[XLNX_ZYNQMP_NUM_CAN]; | ||
24 | }; | 60 | }; |
25 | 61 | ||
26 | /* Palmetto hardware value: 0x120CE416 */ | 62 | #endif |
27 | @@ -XXX,XX +XXX,XX @@ enum { | 63 | diff --git a/hw/arm/xlnx-zcu102.c b/hw/arm/xlnx-zcu102.c |
28 | SCU_AST2500_HW_STRAP_ACPI_ENABLE | \ | 64 | index XXXXXXX..XXXXXXX 100644 |
29 | SCU_HW_STRAP_SPI_MODE(SCU_HW_STRAP_SPI_MASTER)) | 65 | --- a/hw/arm/xlnx-zcu102.c |
30 | 66 | +++ b/hw/arm/xlnx-zcu102.c | |
31 | +/* Witherspoon hardware value: 0xF10AD216 (but use romulus definition) */ | 67 | @@ -XXX,XX +XXX,XX @@ |
32 | +#define WITHERSPOON_BMC_HW_STRAP1 ROMULUS_BMC_HW_STRAP1 | 68 | #include "sysemu/qtest.h" |
69 | #include "sysemu/device_tree.h" | ||
70 | #include "qom/object.h" | ||
71 | +#include "net/can_emu.h" | ||
72 | |||
73 | struct XlnxZCU102 { | ||
74 | MachineState parent_obj; | ||
75 | @@ -XXX,XX +XXX,XX @@ struct XlnxZCU102 { | ||
76 | bool secure; | ||
77 | bool virt; | ||
78 | |||
79 | + CanBusState *canbus[XLNX_ZYNQMP_NUM_CAN]; | ||
33 | + | 80 | + |
34 | static void palmetto_bmc_i2c_init(AspeedBoardState *bmc); | 81 | struct arm_boot_info binfo; |
35 | static void ast2500_evb_i2c_init(AspeedBoardState *bmc); | ||
36 | +static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc); | ||
37 | |||
38 | static const AspeedBoardConfig aspeed_boards[] = { | ||
39 | [PALMETTO_BMC] = { | ||
40 | @@ -XXX,XX +XXX,XX @@ static const AspeedBoardConfig aspeed_boards[] = { | ||
41 | .spi_model = "mx66l1g45g", | ||
42 | .num_cs = 2, | ||
43 | }, | ||
44 | + [WITHERSPOON_BMC] = { | ||
45 | + .soc_name = "ast2500-a1", | ||
46 | + .hw_strap1 = WITHERSPOON_BMC_HW_STRAP1, | ||
47 | + .fmc_model = "mx25l25635e", | ||
48 | + .spi_model = "mx66l1g45g", | ||
49 | + .num_cs = 2, | ||
50 | + .i2c_init = witherspoon_bmc_i2c_init, | ||
51 | + }, | ||
52 | }; | 82 | }; |
53 | 83 | ||
54 | #define FIRMWARE_ADDR 0x0 | 84 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zcu102_init(MachineState *machine) |
55 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo romulus_bmc_type = { | 85 | object_property_set_bool(OBJECT(&s->soc), "virtualization", s->virt, |
56 | .class_init = romulus_bmc_class_init, | 86 | &error_fatal); |
87 | |||
88 | + for (i = 0; i < XLNX_ZYNQMP_NUM_CAN; i++) { | ||
89 | + gchar *bus_name = g_strdup_printf("canbus%d", i); | ||
90 | + | ||
91 | + object_property_set_link(OBJECT(&s->soc), bus_name, | ||
92 | + OBJECT(s->canbus[i]), &error_fatal); | ||
93 | + g_free(bus_name); | ||
94 | + } | ||
95 | + | ||
96 | qdev_realize(DEVICE(&s->soc), NULL, &error_fatal); | ||
97 | |||
98 | /* Create and plug in the SD cards */ | ||
99 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zcu102_machine_instance_init(Object *obj) | ||
100 | s->secure = false; | ||
101 | /* Default to virt (EL2) being disabled */ | ||
102 | s->virt = false; | ||
103 | + object_property_add_link(obj, "xlnx-zcu102.canbus0", TYPE_CAN_BUS, | ||
104 | + (Object **)&s->canbus[0], | ||
105 | + object_property_allow_set_link, | ||
106 | + 0); | ||
107 | + | ||
108 | + object_property_add_link(obj, "xlnx-zcu102.canbus1", TYPE_CAN_BUS, | ||
109 | + (Object **)&s->canbus[1], | ||
110 | + object_property_allow_set_link, | ||
111 | + 0); | ||
112 | } | ||
113 | |||
114 | static void xlnx_zcu102_machine_class_init(ObjectClass *oc, void *data) | ||
115 | diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c | ||
116 | index XXXXXXX..XXXXXXX 100644 | ||
117 | --- a/hw/arm/xlnx-zynqmp.c | ||
118 | +++ b/hw/arm/xlnx-zynqmp.c | ||
119 | @@ -XXX,XX +XXX,XX @@ static const int uart_intr[XLNX_ZYNQMP_NUM_UARTS] = { | ||
120 | 21, 22, | ||
57 | }; | 121 | }; |
58 | 122 | ||
59 | +static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | 123 | +static const uint64_t can_addr[XLNX_ZYNQMP_NUM_CAN] = { |
60 | +{ | 124 | + 0xFF060000, 0xFF070000, |
61 | + AspeedSoCState *soc = &bmc->soc; | ||
62 | + | ||
63 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 4), "tmp423", 0x4c); | ||
64 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 5), "tmp423", 0x4c); | ||
65 | + | ||
66 | + /* The Witherspoon expects a TMP275 but a TMP105 is compatible */ | ||
67 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 9), "tmp105", 0x4a); | ||
68 | +} | ||
69 | + | ||
70 | +static void witherspoon_bmc_init(MachineState *machine) | ||
71 | +{ | ||
72 | + aspeed_board_init(machine, &aspeed_boards[WITHERSPOON_BMC]); | ||
73 | +} | ||
74 | + | ||
75 | +static void witherspoon_bmc_class_init(ObjectClass *oc, void *data) | ||
76 | +{ | ||
77 | + MachineClass *mc = MACHINE_CLASS(oc); | ||
78 | + | ||
79 | + mc->desc = "OpenPOWER Witherspoon BMC (ARM1176)"; | ||
80 | + mc->init = witherspoon_bmc_init; | ||
81 | + mc->max_cpus = 1; | ||
82 | + mc->no_sdcard = 1; | ||
83 | + mc->no_floppy = 1; | ||
84 | + mc->no_cdrom = 1; | ||
85 | + mc->no_parallel = 1; | ||
86 | +} | ||
87 | + | ||
88 | +static const TypeInfo witherspoon_bmc_type = { | ||
89 | + .name = MACHINE_TYPE_NAME("witherspoon-bmc"), | ||
90 | + .parent = TYPE_MACHINE, | ||
91 | + .class_init = witherspoon_bmc_class_init, | ||
92 | +}; | 125 | +}; |
93 | + | 126 | + |
94 | static void aspeed_machine_init(void) | 127 | +static const int can_intr[XLNX_ZYNQMP_NUM_CAN] = { |
95 | { | 128 | + 23, 24, |
96 | type_register_static(&palmetto_bmc_type); | 129 | +}; |
97 | type_register_static(&ast2500_evb_type); | 130 | + |
98 | type_register_static(&romulus_bmc_type); | 131 | static const uint64_t sdhci_addr[XLNX_ZYNQMP_NUM_SDHCI] = { |
99 | + type_register_static(&witherspoon_bmc_type); | 132 | 0xFF160000, 0xFF170000, |
100 | } | 133 | }; |
101 | 134 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_init(Object *obj) | |
102 | type_init(aspeed_machine_init) | 135 | TYPE_CADENCE_UART); |
136 | } | ||
137 | |||
138 | + for (i = 0; i < XLNX_ZYNQMP_NUM_CAN; i++) { | ||
139 | + object_initialize_child(obj, "can[*]", &s->can[i], | ||
140 | + TYPE_XLNX_ZYNQMP_CAN); | ||
141 | + } | ||
142 | + | ||
143 | object_initialize_child(obj, "sata", &s->sata, TYPE_SYSBUS_AHCI); | ||
144 | |||
145 | for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) { | ||
146 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) | ||
147 | gic_spi[uart_intr[i]]); | ||
148 | } | ||
149 | |||
150 | + for (i = 0; i < XLNX_ZYNQMP_NUM_CAN; i++) { | ||
151 | + object_property_set_int(OBJECT(&s->can[i]), "ext_clk_freq", | ||
152 | + XLNX_ZYNQMP_CAN_REF_CLK, &error_abort); | ||
153 | + | ||
154 | + object_property_set_link(OBJECT(&s->can[i]), "canbus", | ||
155 | + OBJECT(s->canbus[i]), &error_fatal); | ||
156 | + | ||
157 | + sysbus_realize(SYS_BUS_DEVICE(&s->can[i]), &err); | ||
158 | + if (err) { | ||
159 | + error_propagate(errp, err); | ||
160 | + return; | ||
161 | + } | ||
162 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->can[i]), 0, can_addr[i]); | ||
163 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->can[i]), 0, | ||
164 | + gic_spi[can_intr[i]]); | ||
165 | + } | ||
166 | + | ||
167 | object_property_set_int(OBJECT(&s->sata), "num-ports", SATA_NUM_PORTS, | ||
168 | &error_abort); | ||
169 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->sata), errp)) { | ||
170 | @@ -XXX,XX +XXX,XX @@ static Property xlnx_zynqmp_props[] = { | ||
171 | DEFINE_PROP_BOOL("has_rpu", XlnxZynqMPState, has_rpu, false), | ||
172 | DEFINE_PROP_LINK("ddr-ram", XlnxZynqMPState, ddr_ram, TYPE_MEMORY_REGION, | ||
173 | MemoryRegion *), | ||
174 | + DEFINE_PROP_LINK("canbus0", XlnxZynqMPState, canbus[0], TYPE_CAN_BUS, | ||
175 | + CanBusState *), | ||
176 | + DEFINE_PROP_LINK("canbus1", XlnxZynqMPState, canbus[1], TYPE_CAN_BUS, | ||
177 | + CanBusState *), | ||
178 | DEFINE_PROP_END_OF_LIST() | ||
179 | }; | ||
180 | |||
103 | -- | 181 | -- |
104 | 2.17.1 | 182 | 2.20.1 |
105 | 183 | ||
106 | 184 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Vikram Garhwal <fnu.vikram@xilinx.com> | |
2 | |||
3 | The QTests perform five tests on the Xilinx ZynqMP CAN controller: | ||
4 | Tests the CAN controller in loopback, sleep and snoop mode. | ||
5 | Tests filtering of incoming CAN messages. | ||
6 | |||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Francisco Iglesias <francisco.iglesias@xilinx.com> | ||
9 | Signed-off-by: Vikram Garhwal <fnu.vikram@xilinx.com> | ||
10 | Message-id: 1605728926-352690-4-git-send-email-fnu.vikram@xilinx.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | tests/qtest/xlnx-can-test.c | 360 ++++++++++++++++++++++++++++++++++++ | ||
14 | tests/qtest/meson.build | 1 + | ||
15 | 2 files changed, 361 insertions(+) | ||
16 | create mode 100644 tests/qtest/xlnx-can-test.c | ||
17 | |||
18 | diff --git a/tests/qtest/xlnx-can-test.c b/tests/qtest/xlnx-can-test.c | ||
19 | new file mode 100644 | ||
20 | index XXXXXXX..XXXXXXX | ||
21 | --- /dev/null | ||
22 | +++ b/tests/qtest/xlnx-can-test.c | ||
23 | @@ -XXX,XX +XXX,XX @@ | ||
24 | +/* | ||
25 | + * QTests for the Xilinx ZynqMP CAN controller. | ||
26 | + * | ||
27 | + * Copyright (c) 2020 Xilinx Inc. | ||
28 | + * | ||
29 | + * Written-by: Vikram Garhwal<fnu.vikram@xilinx.com> | ||
30 | + * | ||
31 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
32 | + * of this software and associated documentation files (the "Software"), to deal | ||
33 | + * in the Software without restriction, including without limitation the rights | ||
34 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
35 | + * copies of the Software, and to permit persons to whom the Software is | ||
36 | + * furnished to do so, subject to the following conditions: | ||
37 | + * | ||
38 | + * The above copyright notice and this permission notice shall be included in | ||
39 | + * all copies or substantial portions of the Software. | ||
40 | + * | ||
41 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
42 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
43 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
44 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
45 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
46 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
47 | + * THE SOFTWARE. | ||
48 | + */ | ||
49 | + | ||
50 | +#include "qemu/osdep.h" | ||
51 | +#include "libqos/libqtest.h" | ||
52 | + | ||
53 | +/* Base address. */ | ||
54 | +#define CAN0_BASE_ADDR 0xFF060000 | ||
55 | +#define CAN1_BASE_ADDR 0xFF070000 | ||
56 | + | ||
57 | +/* Register addresses. */ | ||
58 | +#define R_SRR_OFFSET 0x00 | ||
59 | +#define R_MSR_OFFSET 0x04 | ||
60 | +#define R_SR_OFFSET 0x18 | ||
61 | +#define R_ISR_OFFSET 0x1C | ||
62 | +#define R_ICR_OFFSET 0x24 | ||
63 | +#define R_TXID_OFFSET 0x30 | ||
64 | +#define R_TXDLC_OFFSET 0x34 | ||
65 | +#define R_TXDATA1_OFFSET 0x38 | ||
66 | +#define R_TXDATA2_OFFSET 0x3C | ||
67 | +#define R_RXID_OFFSET 0x50 | ||
68 | +#define R_RXDLC_OFFSET 0x54 | ||
69 | +#define R_RXDATA1_OFFSET 0x58 | ||
70 | +#define R_RXDATA2_OFFSET 0x5C | ||
71 | +#define R_AFR 0x60 | ||
72 | +#define R_AFMR1 0x64 | ||
73 | +#define R_AFIR1 0x68 | ||
74 | +#define R_AFMR2 0x6C | ||
75 | +#define R_AFIR2 0x70 | ||
76 | +#define R_AFMR3 0x74 | ||
77 | +#define R_AFIR3 0x78 | ||
78 | +#define R_AFMR4 0x7C | ||
79 | +#define R_AFIR4 0x80 | ||
80 | + | ||
81 | +/* CAN modes. */ | ||
82 | +#define CONFIG_MODE 0x00 | ||
83 | +#define NORMAL_MODE 0x00 | ||
84 | +#define LOOPBACK_MODE 0x02 | ||
85 | +#define SNOOP_MODE 0x04 | ||
86 | +#define SLEEP_MODE 0x01 | ||
87 | +#define ENABLE_CAN (1 << 1) | ||
88 | +#define STATUS_NORMAL_MODE (1 << 3) | ||
89 | +#define STATUS_LOOPBACK_MODE (1 << 1) | ||
90 | +#define STATUS_SNOOP_MODE (1 << 12) | ||
91 | +#define STATUS_SLEEP_MODE (1 << 2) | ||
92 | +#define ISR_TXOK (1 << 1) | ||
93 | +#define ISR_RXOK (1 << 4) | ||
94 | + | ||
95 | +static void match_rx_tx_data(const uint32_t *buf_tx, const uint32_t *buf_rx, | ||
96 | + uint8_t can_timestamp) | ||
97 | +{ | ||
98 | + uint16_t size = 0; | ||
99 | + uint8_t len = 4; | ||
100 | + | ||
101 | + while (size < len) { | ||
102 | + if (R_RXID_OFFSET + 4 * size == R_RXDLC_OFFSET) { | ||
103 | + g_assert_cmpint(buf_rx[size], ==, buf_tx[size] + can_timestamp); | ||
104 | + } else { | ||
105 | + g_assert_cmpint(buf_rx[size], ==, buf_tx[size]); | ||
106 | + } | ||
107 | + | ||
108 | + size++; | ||
109 | + } | ||
110 | +} | ||
111 | + | ||
112 | +static void read_data(QTestState *qts, uint64_t can_base_addr, uint32_t *buf_rx) | ||
113 | +{ | ||
114 | + uint32_t int_status; | ||
115 | + | ||
116 | + /* Read the interrupt on CAN rx. */ | ||
117 | + int_status = qtest_readl(qts, can_base_addr + R_ISR_OFFSET) & ISR_RXOK; | ||
118 | + | ||
119 | + g_assert_cmpint(int_status, ==, ISR_RXOK); | ||
120 | + | ||
121 | + /* Read the RX register data for CAN. */ | ||
122 | + buf_rx[0] = qtest_readl(qts, can_base_addr + R_RXID_OFFSET); | ||
123 | + buf_rx[1] = qtest_readl(qts, can_base_addr + R_RXDLC_OFFSET); | ||
124 | + buf_rx[2] = qtest_readl(qts, can_base_addr + R_RXDATA1_OFFSET); | ||
125 | + buf_rx[3] = qtest_readl(qts, can_base_addr + R_RXDATA2_OFFSET); | ||
126 | + | ||
127 | + /* Clear the RX interrupt. */ | ||
128 | + qtest_writel(qts, CAN1_BASE_ADDR + R_ICR_OFFSET, ISR_RXOK); | ||
129 | +} | ||
130 | + | ||
131 | +static void send_data(QTestState *qts, uint64_t can_base_addr, | ||
132 | + const uint32_t *buf_tx) | ||
133 | +{ | ||
134 | + uint32_t int_status; | ||
135 | + | ||
136 | + /* Write the TX register data for CAN. */ | ||
137 | + qtest_writel(qts, can_base_addr + R_TXID_OFFSET, buf_tx[0]); | ||
138 | + qtest_writel(qts, can_base_addr + R_TXDLC_OFFSET, buf_tx[1]); | ||
139 | + qtest_writel(qts, can_base_addr + R_TXDATA1_OFFSET, buf_tx[2]); | ||
140 | + qtest_writel(qts, can_base_addr + R_TXDATA2_OFFSET, buf_tx[3]); | ||
141 | + | ||
142 | + /* Read the interrupt on CAN for tx. */ | ||
143 | + int_status = qtest_readl(qts, can_base_addr + R_ISR_OFFSET) & ISR_TXOK; | ||
144 | + | ||
145 | + g_assert_cmpint(int_status, ==, ISR_TXOK); | ||
146 | + | ||
147 | + /* Clear the interrupt for tx. */ | ||
148 | + qtest_writel(qts, CAN0_BASE_ADDR + R_ICR_OFFSET, ISR_TXOK); | ||
149 | +} | ||
150 | + | ||
151 | +/* | ||
152 | + * This test will be transferring data from CAN0 and CAN1 through canbus. CAN0 | ||
153 | + * initiate the data transfer to can-bus, CAN1 receives the data. Test compares | ||
154 | + * the data sent from CAN0 with received on CAN1. | ||
155 | + */ | ||
156 | +static void test_can_bus(void) | ||
157 | +{ | ||
158 | + const uint32_t buf_tx[4] = { 0xFF, 0x80000000, 0x12345678, 0x87654321 }; | ||
159 | + uint32_t buf_rx[4] = { 0x00, 0x00, 0x00, 0x00 }; | ||
160 | + uint32_t status = 0; | ||
161 | + uint8_t can_timestamp = 1; | ||
162 | + | ||
163 | + QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
164 | + " -object can-bus,id=canbus0" | ||
165 | + " -machine xlnx-zcu102.canbus0=canbus0" | ||
166 | + " -machine xlnx-zcu102.canbus1=canbus0" | ||
167 | + ); | ||
168 | + | ||
169 | + /* Configure the CAN0 and CAN1. */ | ||
170 | + qtest_writel(qts, CAN0_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | ||
171 | + qtest_writel(qts, CAN0_BASE_ADDR + R_MSR_OFFSET, NORMAL_MODE); | ||
172 | + qtest_writel(qts, CAN1_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | ||
173 | + qtest_writel(qts, CAN1_BASE_ADDR + R_MSR_OFFSET, NORMAL_MODE); | ||
174 | + | ||
175 | + /* Check here if CAN0 and CAN1 are in normal mode. */ | ||
176 | + status = qtest_readl(qts, CAN0_BASE_ADDR + R_SR_OFFSET); | ||
177 | + g_assert_cmpint(status, ==, STATUS_NORMAL_MODE); | ||
178 | + | ||
179 | + status = qtest_readl(qts, CAN1_BASE_ADDR + R_SR_OFFSET); | ||
180 | + g_assert_cmpint(status, ==, STATUS_NORMAL_MODE); | ||
181 | + | ||
182 | + send_data(qts, CAN0_BASE_ADDR, buf_tx); | ||
183 | + | ||
184 | + read_data(qts, CAN1_BASE_ADDR, buf_rx); | ||
185 | + match_rx_tx_data(buf_tx, buf_rx, can_timestamp); | ||
186 | + | ||
187 | + qtest_quit(qts); | ||
188 | +} | ||
189 | + | ||
190 | +/* | ||
191 | + * This test is performing loopback mode on CAN0 and CAN1. Data sent from TX of | ||
192 | + * each CAN0 and CAN1 are compared with RX register data for respective CAN. | ||
193 | + */ | ||
194 | +static void test_can_loopback(void) | ||
195 | +{ | ||
196 | + uint32_t buf_tx[4] = { 0xFF, 0x80000000, 0x12345678, 0x87654321 }; | ||
197 | + uint32_t buf_rx[4] = { 0x00, 0x00, 0x00, 0x00 }; | ||
198 | + uint32_t status = 0; | ||
199 | + | ||
200 | + QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
201 | + " -object can-bus,id=canbus0" | ||
202 | + " -machine xlnx-zcu102.canbus0=canbus0" | ||
203 | + " -machine xlnx-zcu102.canbus1=canbus0" | ||
204 | + ); | ||
205 | + | ||
206 | + /* Configure the CAN0 in loopback mode. */ | ||
207 | + qtest_writel(qts, CAN0_BASE_ADDR + R_SRR_OFFSET, CONFIG_MODE); | ||
208 | + qtest_writel(qts, CAN0_BASE_ADDR + R_MSR_OFFSET, LOOPBACK_MODE); | ||
209 | + qtest_writel(qts, CAN0_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | ||
210 | + | ||
211 | + /* Check here if CAN0 is set in loopback mode. */ | ||
212 | + status = qtest_readl(qts, CAN0_BASE_ADDR + R_SR_OFFSET); | ||
213 | + | ||
214 | + g_assert_cmpint(status, ==, STATUS_LOOPBACK_MODE); | ||
215 | + | ||
216 | + send_data(qts, CAN0_BASE_ADDR, buf_tx); | ||
217 | + read_data(qts, CAN0_BASE_ADDR, buf_rx); | ||
218 | + match_rx_tx_data(buf_tx, buf_rx, 0); | ||
219 | + | ||
220 | + /* Configure the CAN1 in loopback mode. */ | ||
221 | + qtest_writel(qts, CAN1_BASE_ADDR + R_SRR_OFFSET, CONFIG_MODE); | ||
222 | + qtest_writel(qts, CAN1_BASE_ADDR + R_MSR_OFFSET, LOOPBACK_MODE); | ||
223 | + qtest_writel(qts, CAN1_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | ||
224 | + | ||
225 | + /* Check here if CAN1 is set in loopback mode. */ | ||
226 | + status = qtest_readl(qts, CAN1_BASE_ADDR + R_SR_OFFSET); | ||
227 | + | ||
228 | + g_assert_cmpint(status, ==, STATUS_LOOPBACK_MODE); | ||
229 | + | ||
230 | + send_data(qts, CAN1_BASE_ADDR, buf_tx); | ||
231 | + read_data(qts, CAN1_BASE_ADDR, buf_rx); | ||
232 | + match_rx_tx_data(buf_tx, buf_rx, 0); | ||
233 | + | ||
234 | + qtest_quit(qts); | ||
235 | +} | ||
236 | + | ||
237 | +/* | ||
238 | + * Enable filters for CAN1. This will filter incoming messages with ID. In this | ||
239 | + * test message will pass through filter 2. | ||
240 | + */ | ||
241 | +static void test_can_filter(void) | ||
242 | +{ | ||
243 | + uint32_t buf_tx[4] = { 0x14, 0x80000000, 0x12345678, 0x87654321 }; | ||
244 | + uint32_t buf_rx[4] = { 0x00, 0x00, 0x00, 0x00 }; | ||
245 | + uint32_t status = 0; | ||
246 | + uint8_t can_timestamp = 1; | ||
247 | + | ||
248 | + QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
249 | + " -object can-bus,id=canbus0" | ||
250 | + " -machine xlnx-zcu102.canbus0=canbus0" | ||
251 | + " -machine xlnx-zcu102.canbus1=canbus0" | ||
252 | + ); | ||
253 | + | ||
254 | + /* Configure the CAN0 and CAN1. */ | ||
255 | + qtest_writel(qts, CAN0_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | ||
256 | + qtest_writel(qts, CAN0_BASE_ADDR + R_MSR_OFFSET, NORMAL_MODE); | ||
257 | + qtest_writel(qts, CAN1_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | ||
258 | + qtest_writel(qts, CAN1_BASE_ADDR + R_MSR_OFFSET, NORMAL_MODE); | ||
259 | + | ||
260 | + /* Check here if CAN0 and CAN1 are in normal mode. */ | ||
261 | + status = qtest_readl(qts, CAN0_BASE_ADDR + R_SR_OFFSET); | ||
262 | + g_assert_cmpint(status, ==, STATUS_NORMAL_MODE); | ||
263 | + | ||
264 | + status = qtest_readl(qts, CAN1_BASE_ADDR + R_SR_OFFSET); | ||
265 | + g_assert_cmpint(status, ==, STATUS_NORMAL_MODE); | ||
266 | + | ||
267 | + /* Set filter for CAN1 for incoming messages. */ | ||
268 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFR, 0x0); | ||
269 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFMR1, 0xF7); | ||
270 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFIR1, 0x121F); | ||
271 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFMR2, 0x5431); | ||
272 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFIR2, 0x14); | ||
273 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFMR3, 0x1234); | ||
274 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFIR3, 0x5431); | ||
275 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFMR4, 0xFFF); | ||
276 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFIR4, 0x1234); | ||
277 | + | ||
278 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFR, 0xF); | ||
279 | + | ||
280 | + send_data(qts, CAN0_BASE_ADDR, buf_tx); | ||
281 | + | ||
282 | + read_data(qts, CAN1_BASE_ADDR, buf_rx); | ||
283 | + match_rx_tx_data(buf_tx, buf_rx, can_timestamp); | ||
284 | + | ||
285 | + qtest_quit(qts); | ||
286 | +} | ||
287 | + | ||
288 | +/* Testing sleep mode on CAN0 while CAN1 is in normal mode. */ | ||
289 | +static void test_can_sleepmode(void) | ||
290 | +{ | ||
291 | + uint32_t buf_tx[4] = { 0x14, 0x80000000, 0x12345678, 0x87654321 }; | ||
292 | + uint32_t buf_rx[4] = { 0x00, 0x00, 0x00, 0x00 }; | ||
293 | + uint32_t status = 0; | ||
294 | + uint8_t can_timestamp = 1; | ||
295 | + | ||
296 | + QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
297 | + " -object can-bus,id=canbus0" | ||
298 | + " -machine xlnx-zcu102.canbus0=canbus0" | ||
299 | + " -machine xlnx-zcu102.canbus1=canbus0" | ||
300 | + ); | ||
301 | + | ||
302 | + /* Configure the CAN0. */ | ||
303 | + qtest_writel(qts, CAN0_BASE_ADDR + R_SRR_OFFSET, CONFIG_MODE); | ||
304 | + qtest_writel(qts, CAN0_BASE_ADDR + R_MSR_OFFSET, SLEEP_MODE); | ||
305 | + qtest_writel(qts, CAN0_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | ||
306 | + | ||
307 | + qtest_writel(qts, CAN1_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | ||
308 | + qtest_writel(qts, CAN1_BASE_ADDR + R_MSR_OFFSET, NORMAL_MODE); | ||
309 | + | ||
310 | + /* Check here if CAN0 is in SLEEP mode and CAN1 in normal mode. */ | ||
311 | + status = qtest_readl(qts, CAN0_BASE_ADDR + R_SR_OFFSET); | ||
312 | + g_assert_cmpint(status, ==, STATUS_SLEEP_MODE); | ||
313 | + | ||
314 | + status = qtest_readl(qts, CAN1_BASE_ADDR + R_SR_OFFSET); | ||
315 | + g_assert_cmpint(status, ==, STATUS_NORMAL_MODE); | ||
316 | + | ||
317 | + send_data(qts, CAN1_BASE_ADDR, buf_tx); | ||
318 | + | ||
319 | + /* | ||
320 | + * Once CAN1 sends data on can-bus. CAN0 should exit sleep mode. | ||
321 | + * Check the CAN0 status now. It should exit the sleep mode and receive the | ||
322 | + * incoming data. | ||
323 | + */ | ||
324 | + status = qtest_readl(qts, CAN0_BASE_ADDR + R_SR_OFFSET); | ||
325 | + g_assert_cmpint(status, ==, STATUS_NORMAL_MODE); | ||
326 | + | ||
327 | + read_data(qts, CAN0_BASE_ADDR, buf_rx); | ||
328 | + | ||
329 | + match_rx_tx_data(buf_tx, buf_rx, can_timestamp); | ||
330 | + | ||
331 | + qtest_quit(qts); | ||
332 | +} | ||
333 | + | ||
334 | +/* Testing Snoop mode on CAN0 while CAN1 is in normal mode. */ | ||
335 | +static void test_can_snoopmode(void) | ||
336 | +{ | ||
337 | + uint32_t buf_tx[4] = { 0x14, 0x80000000, 0x12345678, 0x87654321 }; | ||
338 | + uint32_t buf_rx[4] = { 0x00, 0x00, 0x00, 0x00 }; | ||
339 | + uint32_t status = 0; | ||
340 | + uint8_t can_timestamp = 1; | ||
341 | + | ||
342 | + QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
343 | + " -object can-bus,id=canbus0" | ||
344 | + " -machine xlnx-zcu102.canbus0=canbus0" | ||
345 | + " -machine xlnx-zcu102.canbus1=canbus0" | ||
346 | + ); | ||
347 | + | ||
348 | + /* Configure the CAN0. */ | ||
349 | + qtest_writel(qts, CAN0_BASE_ADDR + R_SRR_OFFSET, CONFIG_MODE); | ||
350 | + qtest_writel(qts, CAN0_BASE_ADDR + R_MSR_OFFSET, SNOOP_MODE); | ||
351 | + qtest_writel(qts, CAN0_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | ||
352 | + | ||
353 | + qtest_writel(qts, CAN1_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | ||
354 | + qtest_writel(qts, CAN1_BASE_ADDR + R_MSR_OFFSET, NORMAL_MODE); | ||
355 | + | ||
356 | + /* Check here if CAN0 is in SNOOP mode and CAN1 in normal mode. */ | ||
357 | + status = qtest_readl(qts, CAN0_BASE_ADDR + R_SR_OFFSET); | ||
358 | + g_assert_cmpint(status, ==, STATUS_SNOOP_MODE); | ||
359 | + | ||
360 | + status = qtest_readl(qts, CAN1_BASE_ADDR + R_SR_OFFSET); | ||
361 | + g_assert_cmpint(status, ==, STATUS_NORMAL_MODE); | ||
362 | + | ||
363 | + send_data(qts, CAN1_BASE_ADDR, buf_tx); | ||
364 | + | ||
365 | + read_data(qts, CAN0_BASE_ADDR, buf_rx); | ||
366 | + | ||
367 | + match_rx_tx_data(buf_tx, buf_rx, can_timestamp); | ||
368 | + | ||
369 | + qtest_quit(qts); | ||
370 | +} | ||
371 | + | ||
372 | +int main(int argc, char **argv) | ||
373 | +{ | ||
374 | + g_test_init(&argc, &argv, NULL); | ||
375 | + | ||
376 | + qtest_add_func("/net/can/can_bus", test_can_bus); | ||
377 | + qtest_add_func("/net/can/can_loopback", test_can_loopback); | ||
378 | + qtest_add_func("/net/can/can_filter", test_can_filter); | ||
379 | + qtest_add_func("/net/can/can_test_snoopmode", test_can_snoopmode); | ||
380 | + qtest_add_func("/net/can/can_test_sleepmode", test_can_sleepmode); | ||
381 | + | ||
382 | + return g_test_run(); | ||
383 | +} | ||
384 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
385 | index XXXXXXX..XXXXXXX 100644 | ||
386 | --- a/tests/qtest/meson.build | ||
387 | +++ b/tests/qtest/meson.build | ||
388 | @@ -XXX,XX +XXX,XX @@ qtests_aarch64 = \ | ||
389 | ['arm-cpu-features', | ||
390 | 'numa-test', | ||
391 | 'boot-serial-test', | ||
392 | + 'xlnx-can-test', | ||
393 | 'migration-test'] | ||
394 | |||
395 | qtests_s390x = \ | ||
396 | -- | ||
397 | 2.20.1 | ||
398 | |||
399 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Vikram Garhwal <fnu.vikram@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | These commands got introduced by Spec v3 | 3 | Reviewed-by: Francisco Iglesias <francisco.iglesias@xilinx.com> |
4 | (see 0c3fb03f7ec and 4481bbc79d2). | 4 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
5 | 5 | Signed-off-by: Vikram Garhwal <fnu.vikram@xilinx.com> | |
6 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Message-id: 1605728926-352690-5-git-send-email-fnu.vikram@xilinx.com |
7 | Message-id: 20180607180641.874-7-f4bug@amsat.org | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 8 | --- |
11 | hw/sd/sd.c | 6 ++++++ | 9 | MAINTAINERS | 8 ++++++++ |
12 | 1 file changed, 6 insertions(+) | 10 | 1 file changed, 8 insertions(+) |
13 | 11 | ||
14 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 12 | diff --git a/MAINTAINERS b/MAINTAINERS |
15 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/sd/sd.c | 14 | --- a/MAINTAINERS |
17 | +++ b/hw/sd/sd.c | 15 | +++ b/MAINTAINERS |
18 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, SDRequest req) | 16 | @@ -XXX,XX +XXX,XX @@ F: hw/net/opencores_eth.c |
19 | break; | 17 | |
20 | 18 | Devices | |
21 | case 19: /* CMD19: SEND_TUNING_BLOCK (SD) */ | 19 | ------- |
22 | + if (sd->spec_version < SD_PHY_SPECv3_01_VERS) { | 20 | +Xilinx CAN |
23 | + break; | 21 | +M: Vikram Garhwal <fnu.vikram@xilinx.com> |
24 | + } | 22 | +M: Francisco Iglesias <francisco.iglesias@xilinx.com> |
25 | if (sd->state == sd_transfer_state) { | 23 | +S: Maintained |
26 | sd->state = sd_sendingdata_state; | 24 | +F: hw/net/can/xlnx-* |
27 | sd->data_offset = 0; | 25 | +F: include/hw/net/xlnx-* |
28 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, SDRequest req) | 26 | +F: tests/qtest/xlnx-can-test* |
29 | break; | 27 | + |
30 | 28 | EDU | |
31 | case 23: /* CMD23: SET_BLOCK_COUNT */ | 29 | M: Jiri Slaby <jslaby@suse.cz> |
32 | + if (sd->spec_version < SD_PHY_SPECv3_01_VERS) { | 30 | S: Maintained |
33 | + break; | ||
34 | + } | ||
35 | switch (sd->state) { | ||
36 | case sd_transfer_state: | ||
37 | sd->multi_blk_cnt = req.arg; | ||
38 | -- | 31 | -- |
39 | 2.17.1 | 32 | 2.20.1 |
40 | 33 | ||
41 | 34 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | Trusted Firmware now supports A72 on sbsa-ref by default [1] so enable |
4 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 4 | it for QEMU as well. A53 was already enabled there. |
5 | Message-id: 20180607180641.874-6-f4bug@amsat.org | 5 | |
6 | 1. https://review.trustedfirmware.org/c/TF-A/trusted-firmware-a/+/7117 | ||
7 | |||
8 | Signed-off-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20201120141705.246690-1-marcin.juszkiewicz@linaro.org | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 13 | --- |
8 | include/hw/sd/sd.h | 1 + | 14 | hw/arm/sbsa-ref.c | 23 ++++++++++++++++++++--- |
9 | hw/sd/sd.c | 7 +++++-- | 15 | 1 file changed, 20 insertions(+), 3 deletions(-) |
10 | 2 files changed, 6 insertions(+), 2 deletions(-) | ||
11 | 16 | ||
12 | diff --git a/include/hw/sd/sd.h b/include/hw/sd/sd.h | 17 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c |
13 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/include/hw/sd/sd.h | 19 | --- a/hw/arm/sbsa-ref.c |
15 | +++ b/include/hw/sd/sd.h | 20 | +++ b/hw/arm/sbsa-ref.c |
16 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ static const int sbsa_ref_irqmap[] = { |
17 | enum SDPhySpecificationVersion { | 22 | [SBSA_GWDT] = 16, |
18 | SD_PHY_SPECv1_10_VERS = 1, | ||
19 | SD_PHY_SPECv2_00_VERS = 2, | ||
20 | + SD_PHY_SPECv3_01_VERS = 3, | ||
21 | }; | 23 | }; |
22 | 24 | ||
23 | typedef enum { | 25 | +static const char * const valid_cpus[] = { |
24 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 26 | + ARM_CPU_TYPE_NAME("cortex-a53"), |
25 | index XXXXXXX..XXXXXXX 100644 | 27 | + ARM_CPU_TYPE_NAME("cortex-a57"), |
26 | --- a/hw/sd/sd.c | 28 | + ARM_CPU_TYPE_NAME("cortex-a72"), |
27 | +++ b/hw/sd/sd.c | 29 | +}; |
28 | @@ -XXX,XX +XXX,XX @@ static void sd_set_scr(SDState *sd) | 30 | + |
29 | if (sd->spec_version == SD_PHY_SPECv1_10_VERS) { | 31 | +static bool cpu_type_valid(const char *cpu) |
30 | sd->scr[0] |= 1; /* Spec Version 1.10 */ | 32 | +{ |
31 | } else { | 33 | + int i; |
32 | - sd->scr[0] |= 2; /* Spec Version 2.00 */ | 34 | + |
33 | + sd->scr[0] |= 2; /* Spec Version 2.00 or Version 3.0X */ | 35 | + for (i = 0; i < ARRAY_SIZE(valid_cpus); i++) { |
36 | + if (strcmp(cpu, valid_cpus[i]) == 0) { | ||
37 | + return true; | ||
38 | + } | ||
39 | + } | ||
40 | + return false; | ||
41 | +} | ||
42 | + | ||
43 | static uint64_t sbsa_ref_cpu_mp_affinity(SBSAMachineState *sms, int idx) | ||
44 | { | ||
45 | uint8_t clustersz = ARM_DEFAULT_CPUS_PER_CLUSTER; | ||
46 | @@ -XXX,XX +XXX,XX @@ static void sbsa_ref_init(MachineState *machine) | ||
47 | const CPUArchIdList *possible_cpus; | ||
48 | int n, sbsa_max_cpus; | ||
49 | |||
50 | - if (strcmp(machine->cpu_type, ARM_CPU_TYPE_NAME("cortex-a57"))) { | ||
51 | - error_report("sbsa-ref: CPU type other than the built-in " | ||
52 | - "cortex-a57 not supported"); | ||
53 | + if (!cpu_type_valid(machine->cpu_type)) { | ||
54 | + error_report("mach-virt: CPU type %s not supported", machine->cpu_type); | ||
55 | exit(1); | ||
34 | } | 56 | } |
35 | sd->scr[1] = (2 << 4) /* SDSC Card (Security Version 1.01) */ | 57 | |
36 | | 0b0101; /* 1-bit or 4-bit width bus modes */ | ||
37 | sd->scr[2] = 0x00; /* Extended Security is not supported. */ | ||
38 | + if (sd->spec_version >= SD_PHY_SPECv3_01_VERS) { | ||
39 | + sd->scr[2] |= 1 << 7; /* Spec Version 3.0X */ | ||
40 | + } | ||
41 | sd->scr[3] = 0x00; | ||
42 | /* reserved for manufacturer usage */ | ||
43 | sd->scr[4] = 0x00; | ||
44 | @@ -XXX,XX +XXX,XX @@ static void sd_realize(DeviceState *dev, Error **errp) | ||
45 | |||
46 | switch (sd->spec_version) { | ||
47 | case SD_PHY_SPECv1_10_VERS | ||
48 | - ... SD_PHY_SPECv2_00_VERS: | ||
49 | + ... SD_PHY_SPECv3_01_VERS: | ||
50 | break; | ||
51 | default: | ||
52 | error_setg(errp, "Invalid SD card Spec version: %u", sd->spec_version); | ||
53 | -- | 58 | -- |
54 | 2.17.1 | 59 | 2.20.1 |
55 | 60 | ||
56 | 61 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Havard Skinnemoen <hskinnemoen@google.com> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | Dump the collected random data after a randomness test failure. |
4 | Message-id: 20180606152128.449-3-f4bug@amsat.org | 4 | |
5 | Note that this relies on the test having called | ||
6 | g_test_set_nonfatal_assertions() so we don't abort immediately on the | ||
7 | assertion failure. | ||
8 | |||
9 | Signed-off-by: Havard Skinnemoen <hskinnemoen@google.com> | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | [PMM: minor commit message tweak] | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 13 | --- |
8 | hw/char/digic-uart.c | 4 ++-- | 14 | tests/qtest/npcm7xx_rng-test.c | 12 ++++++++++++ |
9 | hw/timer/digic-timer.c | 4 ++-- | 15 | 1 file changed, 12 insertions(+) |
10 | 2 files changed, 4 insertions(+), 4 deletions(-) | ||
11 | 16 | ||
12 | diff --git a/hw/char/digic-uart.c b/hw/char/digic-uart.c | 17 | diff --git a/tests/qtest/npcm7xx_rng-test.c b/tests/qtest/npcm7xx_rng-test.c |
13 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/char/digic-uart.c | 19 | --- a/tests/qtest/npcm7xx_rng-test.c |
15 | +++ b/hw/char/digic-uart.c | 20 | +++ b/tests/qtest/npcm7xx_rng-test.c |
16 | @@ -XXX,XX +XXX,XX @@ static uint64_t digic_uart_read(void *opaque, hwaddr addr, | 21 | @@ -XXX,XX +XXX,XX @@ |
17 | default: | 22 | |
18 | qemu_log_mask(LOG_UNIMP, | 23 | #include "libqtest-single.h" |
19 | "digic-uart: read access to unknown register 0x" | 24 | #include "qemu/bitops.h" |
20 | - TARGET_FMT_plx, addr << 2); | 25 | +#include "qemu-common.h" |
21 | + TARGET_FMT_plx "\n", addr << 2); | 26 | |
27 | #define RNG_BASE_ADDR 0xf000b000 | ||
28 | |||
29 | @@ -XXX,XX +XXX,XX @@ | ||
30 | /* Number of bits to collect for randomness tests. */ | ||
31 | #define TEST_INPUT_BITS (128) | ||
32 | |||
33 | +static void dump_buf_if_failed(const uint8_t *buf, size_t size) | ||
34 | +{ | ||
35 | + if (g_test_failed()) { | ||
36 | + qemu_hexdump(stderr, "", buf, size); | ||
37 | + } | ||
38 | +} | ||
39 | + | ||
40 | static void rng_writeb(unsigned int offset, uint8_t value) | ||
41 | { | ||
42 | writeb(RNG_BASE_ADDR + offset, value); | ||
43 | @@ -XXX,XX +XXX,XX @@ static void test_continuous_monobit(void) | ||
22 | } | 44 | } |
23 | 45 | ||
24 | return ret; | 46 | g_assert_cmpfloat(calc_monobit_p(buf, sizeof(buf)), >, 0.01); |
25 | @@ -XXX,XX +XXX,XX @@ static void digic_uart_write(void *opaque, hwaddr addr, uint64_t value, | 47 | + dump_buf_if_failed(buf, sizeof(buf)); |
26 | default: | 48 | } |
27 | qemu_log_mask(LOG_UNIMP, | 49 | |
28 | "digic-uart: write access to unknown register 0x" | 50 | /* |
29 | - TARGET_FMT_plx, addr << 2); | 51 | @@ -XXX,XX +XXX,XX @@ static void test_continuous_runs(void) |
30 | + TARGET_FMT_plx "\n", addr << 2); | ||
31 | } | 52 | } |
53 | |||
54 | g_assert_cmpfloat(calc_runs_p(buf.l, sizeof(buf) * BITS_PER_BYTE), >, 0.01); | ||
55 | + dump_buf_if_failed(buf.c, sizeof(buf)); | ||
32 | } | 56 | } |
33 | 57 | ||
34 | diff --git a/hw/timer/digic-timer.c b/hw/timer/digic-timer.c | 58 | /* |
35 | index XXXXXXX..XXXXXXX 100644 | 59 | @@ -XXX,XX +XXX,XX @@ static void test_first_byte_monobit(void) |
36 | --- a/hw/timer/digic-timer.c | ||
37 | +++ b/hw/timer/digic-timer.c | ||
38 | @@ -XXX,XX +XXX,XX @@ static uint64_t digic_timer_read(void *opaque, hwaddr offset, unsigned size) | ||
39 | default: | ||
40 | qemu_log_mask(LOG_UNIMP, | ||
41 | "digic-timer: read access to unknown register 0x" | ||
42 | - TARGET_FMT_plx, offset); | ||
43 | + TARGET_FMT_plx "\n", offset); | ||
44 | } | 60 | } |
45 | 61 | ||
46 | return ret; | 62 | g_assert_cmpfloat(calc_monobit_p(buf, sizeof(buf)), >, 0.01); |
47 | @@ -XXX,XX +XXX,XX @@ static void digic_timer_write(void *opaque, hwaddr offset, | 63 | + dump_buf_if_failed(buf, sizeof(buf)); |
48 | default: | 64 | } |
49 | qemu_log_mask(LOG_UNIMP, | 65 | |
50 | "digic-timer: read access to unknown register 0x" | 66 | /* |
51 | - TARGET_FMT_plx, offset); | 67 | @@ -XXX,XX +XXX,XX @@ static void test_first_byte_runs(void) |
52 | + TARGET_FMT_plx "\n", offset); | ||
53 | } | 68 | } |
69 | |||
70 | g_assert_cmpfloat(calc_runs_p(buf.l, sizeof(buf) * BITS_PER_BYTE), >, 0.01); | ||
71 | + dump_buf_if_failed(buf.c, sizeof(buf)); | ||
54 | } | 72 | } |
55 | 73 | ||
74 | int main(int argc, char **argv) | ||
56 | -- | 75 | -- |
57 | 2.17.1 | 76 | 2.20.1 |
58 | 77 | ||
59 | 78 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Alex Chen <alex.chen@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | CMD8 is "Reserved" in Spec v1.10. | 3 | We should use printf format specifier "%u" instead of "%d" for |
4 | argument of type "unsigned int". | ||
4 | 5 | ||
5 | Spec v2.00 introduces the SEND_IF_COND command: | 6 | Reported-by: Euler Robot <euler.robot@huawei.com> |
6 | 7 | Signed-off-by: Alex Chen <alex.chen@huawei.com> | |
7 | 6.4.1 Power Up | 8 | Message-id: 20201126111109.112238-2-alex.chen@huawei.com |
8 | |||
9 | CMD8 is newly added in the Physical Layer Specification Version | ||
10 | 2.00 to support multiple voltage ranges and used to check whether | ||
11 | the card supports supplied voltage. The version 2.00 or later host | ||
12 | shall issue CMD8 and verify voltage before card initialization. | ||
13 | The host that does not support CMD8 shall supply high voltage range. | ||
14 | |||
15 | Message-Id: 201204252110.20873.paul@codesourcery.com | ||
16 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
17 | Message-id: 20180607180641.874-5-f4bug@amsat.org | ||
18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | --- | 11 | --- |
21 | hw/sd/sd.c | 4 +++- | 12 | hw/misc/imx25_ccm.c | 12 ++++++------ |
22 | 1 file changed, 3 insertions(+), 1 deletion(-) | 13 | 1 file changed, 6 insertions(+), 6 deletions(-) |
23 | 14 | ||
24 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 15 | diff --git a/hw/misc/imx25_ccm.c b/hw/misc/imx25_ccm.c |
25 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/sd/sd.c | 17 | --- a/hw/misc/imx25_ccm.c |
27 | +++ b/hw/sd/sd.c | 18 | +++ b/hw/misc/imx25_ccm.c |
28 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, SDRequest req) | 19 | @@ -XXX,XX +XXX,XX @@ static const char *imx25_ccm_reg_name(uint32_t reg) |
20 | case IMX25_CCM_LPIMR1_REG: | ||
21 | return "lpimr1"; | ||
22 | default: | ||
23 | - sprintf(unknown, "[%d ?]", reg); | ||
24 | + sprintf(unknown, "[%u ?]", reg); | ||
25 | return unknown; | ||
26 | } | ||
27 | } | ||
28 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx25_ccm_get_mpll_clk(IMXCCMState *dev) | ||
29 | freq = imx_ccm_calc_pll(s->reg[IMX25_CCM_MPCTL_REG], CKIH_FREQ); | ||
30 | } | ||
31 | |||
32 | - DPRINTF("freq = %d\n", freq); | ||
33 | + DPRINTF("freq = %u\n", freq); | ||
34 | |||
35 | return freq; | ||
36 | } | ||
37 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx25_ccm_get_mcu_clk(IMXCCMState *dev) | ||
38 | |||
39 | freq = freq / (1 + EXTRACT(s->reg[IMX25_CCM_CCTL_REG], ARM_CLK_DIV)); | ||
40 | |||
41 | - DPRINTF("freq = %d\n", freq); | ||
42 | + DPRINTF("freq = %u\n", freq); | ||
43 | |||
44 | return freq; | ||
45 | } | ||
46 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx25_ccm_get_ahb_clk(IMXCCMState *dev) | ||
47 | freq = imx25_ccm_get_mcu_clk(dev) | ||
48 | / (1 + EXTRACT(s->reg[IMX25_CCM_CCTL_REG], AHB_CLK_DIV)); | ||
49 | |||
50 | - DPRINTF("freq = %d\n", freq); | ||
51 | + DPRINTF("freq = %u\n", freq); | ||
52 | |||
53 | return freq; | ||
54 | } | ||
55 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx25_ccm_get_ipg_clk(IMXCCMState *dev) | ||
56 | |||
57 | freq = imx25_ccm_get_ahb_clk(dev) / 2; | ||
58 | |||
59 | - DPRINTF("freq = %d\n", freq); | ||
60 | + DPRINTF("freq = %u\n", freq); | ||
61 | |||
62 | return freq; | ||
63 | } | ||
64 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx25_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock) | ||
29 | break; | 65 | break; |
30 | 66 | } | |
31 | case 8: /* CMD8: SEND_IF_COND */ | 67 | |
32 | - /* Physical Layer Specification Version 2.00 command */ | 68 | - DPRINTF("Clock = %d) = %d\n", clock, freq); |
33 | + if (sd->spec_version < SD_PHY_SPECv2_00_VERS) { | 69 | + DPRINTF("Clock = %d) = %u\n", clock, freq); |
34 | + break; | 70 | |
35 | + } | 71 | return freq; |
36 | if (sd->state != sd_idle_state) { | 72 | } |
37 | break; | ||
38 | } | ||
39 | -- | 73 | -- |
40 | 2.17.1 | 74 | 2.20.1 |
41 | 75 | ||
42 | 76 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Alex Chen <alex.chen@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | We should use printf format specifier "%u" instead of "%d" for |
4 | Message-id: 20180606191801.6331-1-f4bug@amsat.org | 4 | argument of type "unsigned int". |
5 | |||
6 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
7 | Signed-off-by: Alex Chen <alex.chen@huawei.com> | ||
8 | Message-id: 20201126111109.112238-3-alex.chen@huawei.com | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 11 | --- |
8 | Makefile.objs | 1 + | 12 | hw/misc/imx31_ccm.c | 14 +++++++------- |
9 | hw/i2c/core.c | 25 ++++++++++++++++++------- | 13 | hw/misc/imx_ccm.c | 4 ++-- |
10 | hw/i2c/trace-events | 7 +++++++ | 14 | 2 files changed, 9 insertions(+), 9 deletions(-) |
11 | 3 files changed, 26 insertions(+), 7 deletions(-) | ||
12 | create mode 100644 hw/i2c/trace-events | ||
13 | 15 | ||
14 | diff --git a/Makefile.objs b/Makefile.objs | 16 | diff --git a/hw/misc/imx31_ccm.c b/hw/misc/imx31_ccm.c |
15 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/Makefile.objs | 18 | --- a/hw/misc/imx31_ccm.c |
17 | +++ b/Makefile.objs | 19 | +++ b/hw/misc/imx31_ccm.c |
18 | @@ -XXX,XX +XXX,XX @@ trace-events-subdirs += hw/char | 20 | @@ -XXX,XX +XXX,XX @@ static const char *imx31_ccm_reg_name(uint32_t reg) |
19 | trace-events-subdirs += hw/display | 21 | case IMX31_CCM_PDR2_REG: |
20 | trace-events-subdirs += hw/dma | 22 | return "PDR2"; |
21 | trace-events-subdirs += hw/hppa | 23 | default: |
22 | +trace-events-subdirs += hw/i2c | 24 | - sprintf(unknown, "[%d ?]", reg); |
23 | trace-events-subdirs += hw/i386 | 25 | + sprintf(unknown, "[%u ?]", reg); |
24 | trace-events-subdirs += hw/i386/xen | 26 | return unknown; |
25 | trace-events-subdirs += hw/ide | 27 | } |
26 | diff --git a/hw/i2c/core.c b/hw/i2c/core.c | 28 | } |
29 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx31_ccm_get_pll_ref_clk(IMXCCMState *dev) | ||
30 | freq = CKIH_FREQ; | ||
31 | } | ||
32 | |||
33 | - DPRINTF("freq = %d\n", freq); | ||
34 | + DPRINTF("freq = %u\n", freq); | ||
35 | |||
36 | return freq; | ||
37 | } | ||
38 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx31_ccm_get_mpll_clk(IMXCCMState *dev) | ||
39 | freq = imx_ccm_calc_pll(s->reg[IMX31_CCM_MPCTL_REG], | ||
40 | imx31_ccm_get_pll_ref_clk(dev)); | ||
41 | |||
42 | - DPRINTF("freq = %d\n", freq); | ||
43 | + DPRINTF("freq = %u\n", freq); | ||
44 | |||
45 | return freq; | ||
46 | } | ||
47 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx31_ccm_get_mcu_main_clk(IMXCCMState *dev) | ||
48 | freq = imx31_ccm_get_mpll_clk(dev); | ||
49 | } | ||
50 | |||
51 | - DPRINTF("freq = %d\n", freq); | ||
52 | + DPRINTF("freq = %u\n", freq); | ||
53 | |||
54 | return freq; | ||
55 | } | ||
56 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx31_ccm_get_hclk_clk(IMXCCMState *dev) | ||
57 | freq = imx31_ccm_get_mcu_main_clk(dev) | ||
58 | / (1 + EXTRACT(s->reg[IMX31_CCM_PDR0_REG], MAX)); | ||
59 | |||
60 | - DPRINTF("freq = %d\n", freq); | ||
61 | + DPRINTF("freq = %u\n", freq); | ||
62 | |||
63 | return freq; | ||
64 | } | ||
65 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx31_ccm_get_ipg_clk(IMXCCMState *dev) | ||
66 | freq = imx31_ccm_get_hclk_clk(dev) | ||
67 | / (1 + EXTRACT(s->reg[IMX31_CCM_PDR0_REG], IPG)); | ||
68 | |||
69 | - DPRINTF("freq = %d\n", freq); | ||
70 | + DPRINTF("freq = %u\n", freq); | ||
71 | |||
72 | return freq; | ||
73 | } | ||
74 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx31_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock) | ||
75 | break; | ||
76 | } | ||
77 | |||
78 | - DPRINTF("Clock = %d) = %d\n", clock, freq); | ||
79 | + DPRINTF("Clock = %d) = %u\n", clock, freq); | ||
80 | |||
81 | return freq; | ||
82 | } | ||
83 | diff --git a/hw/misc/imx_ccm.c b/hw/misc/imx_ccm.c | ||
27 | index XXXXXXX..XXXXXXX 100644 | 84 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/hw/i2c/core.c | 85 | --- a/hw/misc/imx_ccm.c |
29 | +++ b/hw/i2c/core.c | 86 | +++ b/hw/misc/imx_ccm.c |
30 | @@ -XXX,XX +XXX,XX @@ | 87 | @@ -XXX,XX +XXX,XX @@ uint32_t imx_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock) |
31 | 88 | freq = klass->get_clock_frequency(dev, clock); | |
32 | #include "qemu/osdep.h" | ||
33 | #include "hw/i2c/i2c.h" | ||
34 | +#include "trace.h" | ||
35 | |||
36 | #define I2C_BROADCAST 0x00 | ||
37 | |||
38 | @@ -XXX,XX +XXX,XX @@ int i2c_start_transfer(I2CBus *bus, uint8_t address, int recv) | ||
39 | } | 89 | } |
40 | 90 | ||
41 | QLIST_FOREACH(node, &bus->current_devs, next) { | 91 | - DPRINTF("(clock = %d) = %d\n", clock, freq); |
42 | + I2CSlave *s = node->elt; | 92 | + DPRINTF("(clock = %d) = %u\n", clock, freq); |
43 | int rv; | 93 | |
44 | 94 | return freq; | |
45 | - sc = I2C_SLAVE_GET_CLASS(node->elt); | 95 | } |
46 | + sc = I2C_SLAVE_GET_CLASS(s); | 96 | @@ -XXX,XX +XXX,XX @@ uint32_t imx_ccm_calc_pll(uint32_t pllreg, uint32_t base_freq) |
47 | /* If the bus is already busy, assume this is a repeated | 97 | freq = ((2 * (base_freq >> 10) * (mfi * mfd + mfn)) / |
48 | start condition. */ | 98 | (mfd * pd)) << 10; |
49 | 99 | ||
50 | if (sc->event) { | 100 | - DPRINTF("(pllreg = 0x%08x, base_freq = %d) = %d\n", pllreg, base_freq, |
51 | - rv = sc->event(node->elt, recv ? I2C_START_RECV : I2C_START_SEND); | 101 | + DPRINTF("(pllreg = 0x%08x, base_freq = %u) = %d\n", pllreg, base_freq, |
52 | + trace_i2c_event("start", s->address); | 102 | freq); |
53 | + rv = sc->event(s, recv ? I2C_START_RECV : I2C_START_SEND); | 103 | |
54 | if (rv && !bus->broadcast) { | 104 | return freq; |
55 | if (bus_scanned) { | ||
56 | /* First call, terminate the transfer. */ | ||
57 | @@ -XXX,XX +XXX,XX @@ void i2c_end_transfer(I2CBus *bus) | ||
58 | I2CNode *node, *next; | ||
59 | |||
60 | QLIST_FOREACH_SAFE(node, &bus->current_devs, next, next) { | ||
61 | - sc = I2C_SLAVE_GET_CLASS(node->elt); | ||
62 | + I2CSlave *s = node->elt; | ||
63 | + sc = I2C_SLAVE_GET_CLASS(s); | ||
64 | if (sc->event) { | ||
65 | - sc->event(node->elt, I2C_FINISH); | ||
66 | + trace_i2c_event("finish", s->address); | ||
67 | + sc->event(s, I2C_FINISH); | ||
68 | } | ||
69 | QLIST_REMOVE(node, next); | ||
70 | g_free(node); | ||
71 | @@ -XXX,XX +XXX,XX @@ void i2c_end_transfer(I2CBus *bus) | ||
72 | int i2c_send_recv(I2CBus *bus, uint8_t *data, bool send) | ||
73 | { | ||
74 | I2CSlaveClass *sc; | ||
75 | + I2CSlave *s; | ||
76 | I2CNode *node; | ||
77 | int ret = 0; | ||
78 | |||
79 | if (send) { | ||
80 | QLIST_FOREACH(node, &bus->current_devs, next) { | ||
81 | - sc = I2C_SLAVE_GET_CLASS(node->elt); | ||
82 | + s = node->elt; | ||
83 | + sc = I2C_SLAVE_GET_CLASS(s); | ||
84 | if (sc->send) { | ||
85 | - ret = ret || sc->send(node->elt, *data); | ||
86 | + trace_i2c_send(s->address, *data); | ||
87 | + ret = ret || sc->send(s, *data); | ||
88 | } else { | ||
89 | ret = -1; | ||
90 | } | ||
91 | @@ -XXX,XX +XXX,XX @@ int i2c_send_recv(I2CBus *bus, uint8_t *data, bool send) | ||
92 | |||
93 | sc = I2C_SLAVE_GET_CLASS(QLIST_FIRST(&bus->current_devs)->elt); | ||
94 | if (sc->recv) { | ||
95 | - ret = sc->recv(QLIST_FIRST(&bus->current_devs)->elt); | ||
96 | + s = QLIST_FIRST(&bus->current_devs)->elt; | ||
97 | + ret = sc->recv(s); | ||
98 | + trace_i2c_recv(s->address, ret); | ||
99 | if (ret < 0) { | ||
100 | return ret; | ||
101 | } else { | ||
102 | @@ -XXX,XX +XXX,XX @@ void i2c_nack(I2CBus *bus) | ||
103 | QLIST_FOREACH(node, &bus->current_devs, next) { | ||
104 | sc = I2C_SLAVE_GET_CLASS(node->elt); | ||
105 | if (sc->event) { | ||
106 | + trace_i2c_event("nack", node->elt->address); | ||
107 | sc->event(node->elt, I2C_NACK); | ||
108 | } | ||
109 | } | ||
110 | diff --git a/hw/i2c/trace-events b/hw/i2c/trace-events | ||
111 | new file mode 100644 | ||
112 | index XXXXXXX..XXXXXXX | ||
113 | --- /dev/null | ||
114 | +++ b/hw/i2c/trace-events | ||
115 | @@ -XXX,XX +XXX,XX @@ | ||
116 | +# See docs/devel/tracing.txt for syntax documentation. | ||
117 | + | ||
118 | +# hw/i2c/core.c | ||
119 | + | ||
120 | +i2c_event(const char *event, uint8_t address) "%s(addr:0x%02x)" | ||
121 | +i2c_send(uint8_t address, uint8_t data) "send(addr:0x%02x) data:0x%02x" | ||
122 | +i2c_recv(uint8_t address, uint8_t data) "recv(addr:0x%02x) data:0x%02x" | ||
123 | -- | 105 | -- |
124 | 2.17.1 | 106 | 2.20.1 |
125 | 107 | ||
126 | 108 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Alex Chen <alex.chen@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | We should use printf format specifier "%u" instead of "%d" for |
4 | Message-id: 20180606152128.449-7-f4bug@amsat.org | 4 | argument of type "unsigned int". |
5 | |||
6 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
7 | Signed-off-by: Alex Chen <alex.chen@huawei.com> | ||
8 | Message-id: 20201126111109.112238-4-alex.chen@huawei.com | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 11 | --- |
8 | hw/mips/boston.c | 8 ++++---- | 12 | hw/misc/imx6_ccm.c | 20 ++++++++++---------- |
9 | 1 file changed, 4 insertions(+), 4 deletions(-) | 13 | hw/misc/imx6_src.c | 2 +- |
14 | 2 files changed, 11 insertions(+), 11 deletions(-) | ||
10 | 15 | ||
11 | diff --git a/hw/mips/boston.c b/hw/mips/boston.c | 16 | diff --git a/hw/misc/imx6_ccm.c b/hw/misc/imx6_ccm.c |
12 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/mips/boston.c | 18 | --- a/hw/misc/imx6_ccm.c |
14 | +++ b/hw/mips/boston.c | 19 | +++ b/hw/misc/imx6_ccm.c |
15 | @@ -XXX,XX +XXX,XX @@ static uint64_t boston_platreg_read(void *opaque, hwaddr addr, | 20 | @@ -XXX,XX +XXX,XX @@ static const char *imx6_ccm_reg_name(uint32_t reg) |
16 | uint32_t gic_freq, val; | 21 | case CCM_CMEOR: |
17 | 22 | return "CMEOR"; | |
18 | if (size != 4) { | 23 | default: |
19 | - qemu_log_mask(LOG_UNIMP, "%uB platform register read", size); | 24 | - sprintf(unknown, "%d ?", reg); |
20 | + qemu_log_mask(LOG_UNIMP, "%uB platform register read\n", size); | 25 | + sprintf(unknown, "%u ?", reg); |
21 | return 0; | 26 | return unknown; |
22 | } | 27 | } |
23 | 28 | } | |
24 | @@ -XXX,XX +XXX,XX @@ static uint64_t boston_platreg_read(void *opaque, hwaddr addr, | 29 | @@ -XXX,XX +XXX,XX @@ static const char *imx6_analog_reg_name(uint32_t reg) |
25 | val |= PLAT_DDR_CFG_MHZ; | 30 | case USB_ANALOG_DIGPROG: |
26 | return val; | 31 | return "USB_ANALOG_DIGPROG"; |
27 | default: | 32 | default: |
28 | - qemu_log_mask(LOG_UNIMP, "Read platform register 0x%" HWADDR_PRIx, | 33 | - sprintf(unknown, "%d ?", reg); |
29 | + qemu_log_mask(LOG_UNIMP, "Read platform register 0x%" HWADDR_PRIx "\n", | 34 | + sprintf(unknown, "%u ?", reg); |
30 | addr & 0xffff); | 35 | return unknown; |
31 | return 0; | ||
32 | } | 36 | } |
33 | @@ -XXX,XX +XXX,XX @@ static void boston_platreg_write(void *opaque, hwaddr addr, | 37 | } |
34 | uint64_t val, unsigned size) | 38 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx6_analog_get_pll2_clk(IMX6CCMState *dev) |
35 | { | 39 | freq *= 20; |
36 | if (size != 4) { | ||
37 | - qemu_log_mask(LOG_UNIMP, "%uB platform register write", size); | ||
38 | + qemu_log_mask(LOG_UNIMP, "%uB platform register write\n", size); | ||
39 | return; | ||
40 | } | 40 | } |
41 | 41 | ||
42 | @@ -XXX,XX +XXX,XX @@ static void boston_platreg_write(void *opaque, hwaddr addr, | 42 | - DPRINTF("freq = %d\n", (uint32_t)freq); |
43 | + DPRINTF("freq = %u\n", (uint32_t)freq); | ||
44 | |||
45 | return freq; | ||
46 | } | ||
47 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx6_analog_get_pll2_pfd0_clk(IMX6CCMState *dev) | ||
48 | freq = imx6_analog_get_pll2_clk(dev) * 18 | ||
49 | / EXTRACT(dev->analog[CCM_ANALOG_PFD_528], PFD0_FRAC); | ||
50 | |||
51 | - DPRINTF("freq = %d\n", (uint32_t)freq); | ||
52 | + DPRINTF("freq = %u\n", (uint32_t)freq); | ||
53 | |||
54 | return freq; | ||
55 | } | ||
56 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx6_analog_get_pll2_pfd2_clk(IMX6CCMState *dev) | ||
57 | freq = imx6_analog_get_pll2_clk(dev) * 18 | ||
58 | / EXTRACT(dev->analog[CCM_ANALOG_PFD_528], PFD2_FRAC); | ||
59 | |||
60 | - DPRINTF("freq = %d\n", (uint32_t)freq); | ||
61 | + DPRINTF("freq = %u\n", (uint32_t)freq); | ||
62 | |||
63 | return freq; | ||
64 | } | ||
65 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx6_analog_get_periph_clk(IMX6CCMState *dev) | ||
43 | break; | 66 | break; |
67 | } | ||
68 | |||
69 | - DPRINTF("freq = %d\n", (uint32_t)freq); | ||
70 | + DPRINTF("freq = %u\n", (uint32_t)freq); | ||
71 | |||
72 | return freq; | ||
73 | } | ||
74 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx6_ccm_get_ahb_clk(IMX6CCMState *dev) | ||
75 | freq = imx6_analog_get_periph_clk(dev) | ||
76 | / (1 + EXTRACT(dev->ccm[CCM_CBCDR], AHB_PODF)); | ||
77 | |||
78 | - DPRINTF("freq = %d\n", (uint32_t)freq); | ||
79 | + DPRINTF("freq = %u\n", (uint32_t)freq); | ||
80 | |||
81 | return freq; | ||
82 | } | ||
83 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx6_ccm_get_ipg_clk(IMX6CCMState *dev) | ||
84 | freq = imx6_ccm_get_ahb_clk(dev) | ||
85 | / (1 + EXTRACT(dev->ccm[CCM_CBCDR], IPG_PODF)); | ||
86 | |||
87 | - DPRINTF("freq = %d\n", (uint32_t)freq); | ||
88 | + DPRINTF("freq = %u\n", (uint32_t)freq); | ||
89 | |||
90 | return freq; | ||
91 | } | ||
92 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx6_ccm_get_per_clk(IMX6CCMState *dev) | ||
93 | freq = imx6_ccm_get_ipg_clk(dev) | ||
94 | / (1 + EXTRACT(dev->ccm[CCM_CSCMR1], PERCLK_PODF)); | ||
95 | |||
96 | - DPRINTF("freq = %d\n", (uint32_t)freq); | ||
97 | + DPRINTF("freq = %u\n", (uint32_t)freq); | ||
98 | |||
99 | return freq; | ||
100 | } | ||
101 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx6_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock) | ||
102 | break; | ||
103 | } | ||
104 | |||
105 | - DPRINTF("Clock = %d) = %d\n", clock, freq); | ||
106 | + DPRINTF("Clock = %d) = %u\n", clock, freq); | ||
107 | |||
108 | return freq; | ||
109 | } | ||
110 | diff --git a/hw/misc/imx6_src.c b/hw/misc/imx6_src.c | ||
111 | index XXXXXXX..XXXXXXX 100644 | ||
112 | --- a/hw/misc/imx6_src.c | ||
113 | +++ b/hw/misc/imx6_src.c | ||
114 | @@ -XXX,XX +XXX,XX @@ static const char *imx6_src_reg_name(uint32_t reg) | ||
115 | case SRC_GPR10: | ||
116 | return "SRC_GPR10"; | ||
44 | default: | 117 | default: |
45 | qemu_log_mask(LOG_UNIMP, "Write platform register 0x%" HWADDR_PRIx | 118 | - sprintf(unknown, "%d ?", reg); |
46 | - " = 0x%" PRIx64, addr & 0xffff, val); | 119 | + sprintf(unknown, "%u ?", reg); |
47 | + " = 0x%" PRIx64 "\n", addr & 0xffff, val); | 120 | return unknown; |
48 | break; | ||
49 | } | 121 | } |
50 | } | 122 | } |
51 | -- | 123 | -- |
52 | 2.17.1 | 124 | 2.20.1 |
53 | 125 | ||
54 | 126 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Alex Chen <alex.chen@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | We should use printf format specifier "%u" instead of "%d" for |
4 | Acked-by: Max Filippov <jcmvbkbc@gmail.com> | 4 | argument of type "unsigned int". |
5 | Message-id: 20180606152128.449-12-f4bug@amsat.org | 5 | |
6 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
7 | Signed-off-by: Alex Chen <alex.chen@huawei.com> | ||
8 | Message-id: 20201126111109.112238-5-alex.chen@huawei.com | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 11 | --- |
8 | target/xtensa/translate.c | 6 +++--- | 12 | hw/misc/imx6ul_ccm.c | 4 ++-- |
9 | 1 file changed, 3 insertions(+), 3 deletions(-) | 13 | 1 file changed, 2 insertions(+), 2 deletions(-) |
10 | 14 | ||
11 | diff --git a/target/xtensa/translate.c b/target/xtensa/translate.c | 15 | diff --git a/hw/misc/imx6ul_ccm.c b/hw/misc/imx6ul_ccm.c |
12 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/xtensa/translate.c | 17 | --- a/hw/misc/imx6ul_ccm.c |
14 | +++ b/target/xtensa/translate.c | 18 | +++ b/hw/misc/imx6ul_ccm.c |
15 | @@ -XXX,XX +XXX,XX @@ static void translate_rur(DisasContext *dc, const uint32_t arg[], | 19 | @@ -XXX,XX +XXX,XX @@ static const char *imx6ul_ccm_reg_name(uint32_t reg) |
16 | if (uregnames[par[0]].name) { | 20 | case CCM_CMEOR: |
17 | tcg_gen_mov_i32(cpu_R[arg[0]], cpu_UR[par[0]]); | 21 | return "CMEOR"; |
18 | } else { | 22 | default: |
19 | - qemu_log_mask(LOG_UNIMP, "RUR %d not implemented, ", par[0]); | 23 | - sprintf(unknown, "%d ?", reg); |
20 | + qemu_log_mask(LOG_UNIMP, "RUR %d not implemented\n", par[0]); | 24 | + sprintf(unknown, "%u ?", reg); |
21 | } | 25 | return unknown; |
22 | } | 26 | } |
23 | } | 27 | } |
24 | @@ -XXX,XX +XXX,XX @@ static void translate_slli(DisasContext *dc, const uint32_t arg[], | 28 | @@ -XXX,XX +XXX,XX @@ static const char *imx6ul_analog_reg_name(uint32_t reg) |
25 | { | 29 | case USB_ANALOG_DIGPROG: |
26 | if (gen_window_check2(dc, arg[0], arg[1])) { | 30 | return "USB_ANALOG_DIGPROG"; |
27 | if (arg[2] == 32) { | 31 | default: |
28 | - qemu_log_mask(LOG_GUEST_ERROR, "slli a%d, a%d, 32 is undefined", | 32 | - sprintf(unknown, "%d ?", reg); |
29 | + qemu_log_mask(LOG_GUEST_ERROR, "slli a%d, a%d, 32 is undefined\n", | 33 | + sprintf(unknown, "%u ?", reg); |
30 | arg[0], arg[1]); | 34 | return unknown; |
31 | } | ||
32 | tcg_gen_shli_i32(cpu_R[arg[0]], cpu_R[arg[1]], arg[2] & 0x1f); | ||
33 | @@ -XXX,XX +XXX,XX @@ static void translate_wur(DisasContext *dc, const uint32_t arg[], | ||
34 | if (uregnames[par[0]].name) { | ||
35 | gen_wur(par[0], cpu_R[arg[0]]); | ||
36 | } else { | ||
37 | - qemu_log_mask(LOG_UNIMP, "WUR %d not implemented, ", par[0]); | ||
38 | + qemu_log_mask(LOG_UNIMP, "WUR %d not implemented\n", par[0]); | ||
39 | } | ||
40 | } | 35 | } |
41 | } | 36 | } |
42 | -- | 37 | -- |
43 | 2.17.1 | 38 | 2.20.1 |
44 | 39 | ||
45 | 40 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | For M-profile CPUs, the range from 0xe0000000 to 0xe00fffff is the |
---|---|---|---|
2 | Private Peripheral Bus range, which includes all of the memory mapped | ||
3 | devices and registers that are part of the CPU itself, including the | ||
4 | NVIC, systick timer, and debug and trace components like the Data | ||
5 | Watchpoint and Trace unit (DWT). Within this large region, the range | ||
6 | 0xe000e000 to 0xe000efff is the System Control Space (NVIC, system | ||
7 | registers, systick) and 0xe002e000 to 0exe002efff is its Non-secure | ||
8 | alias. | ||
2 | 9 | ||
3 | This is an helper routine to add a single EEPROM on an I2C bus. It can | 10 | The architecture is clear that within the SCS unimplemented registers |
4 | be directly used by smbus_eeprom_init() which adds a certain number of | 11 | should be RES0 for privileged accesses and generate BusFault for |
5 | EEPROMs on mips and x86 machines. | 12 | unprivileged accesses, and we currently implement this. |
6 | 13 | ||
7 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 14 | It is less clear about how to handle accesses to unimplemented |
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 15 | regions of the wider PPB. Unprivileged accesses should definitely |
9 | Message-id: 20180530064049.27976-5-clg@kaod.org | 16 | cause BusFaults (R_DQQS), but the behaviour of privileged accesses is |
17 | not given as a general rule. However, the register definitions of | ||
18 | individual registers for components like the DWT all state that they | ||
19 | are RES0 if the relevant component is not implemented, so the | ||
20 | simplest way to provide that is to provide RAZ/WI for the whole range | ||
21 | for privileged accesses. (The v7M Arm ARM does say that reserved | ||
22 | registers should be UNK/SBZP.) | ||
23 | |||
24 | Expand the container MemoryRegion that the NVIC exposes so that | ||
25 | it covers the whole PPB space. This means: | ||
26 | * moving the address that the ARMV7M device maps it to down by | ||
27 | 0xe000 bytes | ||
28 | * moving the off and the offsets within the container of all the | ||
29 | subregions forward by 0xe000 bytes | ||
30 | * adding a new default MemoryRegion that covers the whole container | ||
31 | at a lower priority than anything else and which provides the | ||
32 | RAZWI/BusFault behaviour | ||
33 | |||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 34 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
35 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
36 | Message-id: 20201119215617.29887-2-peter.maydell@linaro.org | ||
11 | --- | 37 | --- |
12 | include/hw/i2c/smbus.h | 1 + | 38 | include/hw/intc/armv7m_nvic.h | 1 + |
13 | hw/i2c/smbus_eeprom.c | 16 +++++++++++----- | 39 | hw/arm/armv7m.c | 2 +- |
14 | 2 files changed, 12 insertions(+), 5 deletions(-) | 40 | hw/intc/armv7m_nvic.c | 78 ++++++++++++++++++++++++++++++----- |
41 | 3 files changed, 69 insertions(+), 12 deletions(-) | ||
15 | 42 | ||
16 | diff --git a/include/hw/i2c/smbus.h b/include/hw/i2c/smbus.h | 43 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h |
17 | index XXXXXXX..XXXXXXX 100644 | 44 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/i2c/smbus.h | 45 | --- a/include/hw/intc/armv7m_nvic.h |
19 | +++ b/include/hw/i2c/smbus.h | 46 | +++ b/include/hw/intc/armv7m_nvic.h |
20 | @@ -XXX,XX +XXX,XX @@ int smbus_read_block(I2CBus *bus, uint8_t addr, uint8_t command, uint8_t *data); | 47 | @@ -XXX,XX +XXX,XX @@ struct NVICState { |
21 | int smbus_write_block(I2CBus *bus, uint8_t addr, uint8_t command, uint8_t *data, | 48 | MemoryRegion systickmem; |
22 | int len); | 49 | MemoryRegion systick_ns_mem; |
23 | 50 | MemoryRegion container; | |
24 | +void smbus_eeprom_init_one(I2CBus *smbus, uint8_t address, uint8_t *eeprom_buf); | 51 | + MemoryRegion defaultmem; |
25 | void smbus_eeprom_init(I2CBus *smbus, int nb_eeprom, | 52 | |
26 | const uint8_t *eeprom_spd, int size); | 53 | uint32_t num_irq; |
27 | 54 | qemu_irq excpout; | |
28 | diff --git a/hw/i2c/smbus_eeprom.c b/hw/i2c/smbus_eeprom.c | 55 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c |
29 | index XXXXXXX..XXXXXXX 100644 | 56 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/hw/i2c/smbus_eeprom.c | 57 | --- a/hw/arm/armv7m.c |
31 | +++ b/hw/i2c/smbus_eeprom.c | 58 | +++ b/hw/arm/armv7m.c |
32 | @@ -XXX,XX +XXX,XX @@ static void smbus_eeprom_register_types(void) | 59 | @@ -XXX,XX +XXX,XX @@ static void armv7m_realize(DeviceState *dev, Error **errp) |
33 | 60 | sysbus_connect_irq(sbd, 0, | |
34 | type_init(smbus_eeprom_register_types) | 61 | qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_IRQ)); |
35 | 62 | ||
36 | +void smbus_eeprom_init_one(I2CBus *smbus, uint8_t address, uint8_t *eeprom_buf) | 63 | - memory_region_add_subregion(&s->container, 0xe000e000, |
64 | + memory_region_add_subregion(&s->container, 0xe0000000, | ||
65 | sysbus_mmio_get_region(sbd, 0)); | ||
66 | |||
67 | for (i = 0; i < ARRAY_SIZE(s->bitband); i++) { | ||
68 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/hw/intc/armv7m_nvic.c | ||
71 | +++ b/hw/intc/armv7m_nvic.c | ||
72 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps nvic_systick_ops = { | ||
73 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
74 | }; | ||
75 | |||
76 | +/* | ||
77 | + * Unassigned portions of the PPB space are RAZ/WI for privileged | ||
78 | + * accesses, and fault for non-privileged accesses. | ||
79 | + */ | ||
80 | +static MemTxResult ppb_default_read(void *opaque, hwaddr addr, | ||
81 | + uint64_t *data, unsigned size, | ||
82 | + MemTxAttrs attrs) | ||
37 | +{ | 83 | +{ |
38 | + DeviceState *dev; | 84 | + qemu_log_mask(LOG_UNIMP, "Read of unassigned area of PPB: offset 0x%x\n", |
39 | + | 85 | + (uint32_t)addr); |
40 | + dev = qdev_create((BusState *) smbus, "smbus-eeprom"); | 86 | + if (attrs.user) { |
41 | + qdev_prop_set_uint8(dev, "address", address); | 87 | + return MEMTX_ERROR; |
42 | + qdev_prop_set_ptr(dev, "data", eeprom_buf); | 88 | + } |
43 | + qdev_init_nofail(dev); | 89 | + *data = 0; |
90 | + return MEMTX_OK; | ||
44 | +} | 91 | +} |
45 | + | 92 | + |
46 | void smbus_eeprom_init(I2CBus *smbus, int nb_eeprom, | 93 | +static MemTxResult ppb_default_write(void *opaque, hwaddr addr, |
47 | const uint8_t *eeprom_spd, int eeprom_spd_size) | 94 | + uint64_t value, unsigned size, |
95 | + MemTxAttrs attrs) | ||
96 | +{ | ||
97 | + qemu_log_mask(LOG_UNIMP, "Write of unassigned area of PPB: offset 0x%x\n", | ||
98 | + (uint32_t)addr); | ||
99 | + if (attrs.user) { | ||
100 | + return MEMTX_ERROR; | ||
101 | + } | ||
102 | + return MEMTX_OK; | ||
103 | +} | ||
104 | + | ||
105 | +static const MemoryRegionOps ppb_default_ops = { | ||
106 | + .read_with_attrs = ppb_default_read, | ||
107 | + .write_with_attrs = ppb_default_write, | ||
108 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
109 | + .valid.min_access_size = 1, | ||
110 | + .valid.max_access_size = 8, | ||
111 | +}; | ||
112 | + | ||
113 | static int nvic_post_load(void *opaque, int version_id) | ||
48 | { | 114 | { |
49 | @@ -XXX,XX +XXX,XX @@ void smbus_eeprom_init(I2CBus *smbus, int nb_eeprom, | 115 | NVICState *s = opaque; |
116 | @@ -XXX,XX +XXX,XX @@ static void nvic_systick_trigger(void *opaque, int n, int level) | ||
117 | static void armv7m_nvic_realize(DeviceState *dev, Error **errp) | ||
118 | { | ||
119 | NVICState *s = NVIC(dev); | ||
120 | - int regionlen; | ||
121 | |||
122 | /* The armv7m container object will have set our CPU pointer */ | ||
123 | if (!s->cpu || !arm_feature(&s->cpu->env, ARM_FEATURE_M)) { | ||
124 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_realize(DeviceState *dev, Error **errp) | ||
125 | M_REG_S)); | ||
50 | } | 126 | } |
51 | 127 | ||
52 | for (i = 0; i < nb_eeprom; i++) { | 128 | - /* The NVIC and System Control Space (SCS) starts at 0xe000e000 |
53 | - DeviceState *eeprom; | 129 | + /* |
54 | - eeprom = qdev_create((BusState *)smbus, "smbus-eeprom"); | 130 | + * This device provides a single sysbus memory region which |
55 | - qdev_prop_set_uint8(eeprom, "address", 0x50 + i); | 131 | + * represents the whole of the "System PPB" space. This is the |
56 | - qdev_prop_set_ptr(eeprom, "data", eeprom_buf + (i * 256)); | 132 | + * range from 0xe0000000 to 0xe00fffff and includes the NVIC, |
57 | - qdev_init_nofail(eeprom); | 133 | + * the System Control Space (system registers), the systick timer, |
58 | + smbus_eeprom_init_one(smbus, 0x50 + i, eeprom_buf + (i * 256)); | 134 | + * and for CPUs with the Security extension an NS banked version |
135 | + * of all of these. | ||
136 | + * | ||
137 | + * The default behaviour for unimplemented registers/ranges | ||
138 | + * (for instance the Data Watchpoint and Trace unit at 0xe0001000) | ||
139 | + * is to RAZ/WI for privileged access and BusFault for non-privileged | ||
140 | + * access. | ||
141 | + * | ||
142 | + * The NVIC and System Control Space (SCS) starts at 0xe000e000 | ||
143 | * and looks like this: | ||
144 | * 0x004 - ICTR | ||
145 | * 0x010 - 0xff - systick | ||
146 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_realize(DeviceState *dev, Error **errp) | ||
147 | * generally code determining which banked register to use should | ||
148 | * use attrs.secure; code determining actual behaviour of the system | ||
149 | * should use env->v7m.secure. | ||
150 | + * | ||
151 | + * The container covers the whole PPB space. Within it the priority | ||
152 | + * of overlapping regions is: | ||
153 | + * - default region (for RAZ/WI and BusFault) : -1 | ||
154 | + * - system register regions : 0 | ||
155 | + * - systick : 1 | ||
156 | + * This is because the systick device is a small block of registers | ||
157 | + * in the middle of the other system control registers. | ||
158 | */ | ||
159 | - regionlen = arm_feature(&s->cpu->env, ARM_FEATURE_V8) ? 0x21000 : 0x1000; | ||
160 | - memory_region_init(&s->container, OBJECT(s), "nvic", regionlen); | ||
161 | - /* The system register region goes at the bottom of the priority | ||
162 | - * stack as it covers the whole page. | ||
163 | - */ | ||
164 | + memory_region_init(&s->container, OBJECT(s), "nvic", 0x100000); | ||
165 | + memory_region_init_io(&s->defaultmem, OBJECT(s), &ppb_default_ops, s, | ||
166 | + "nvic-default", 0x100000); | ||
167 | + memory_region_add_subregion_overlap(&s->container, 0, &s->defaultmem, -1); | ||
168 | memory_region_init_io(&s->sysregmem, OBJECT(s), &nvic_sysreg_ops, s, | ||
169 | "nvic_sysregs", 0x1000); | ||
170 | - memory_region_add_subregion(&s->container, 0, &s->sysregmem); | ||
171 | + memory_region_add_subregion(&s->container, 0xe000, &s->sysregmem); | ||
172 | |||
173 | memory_region_init_io(&s->systickmem, OBJECT(s), | ||
174 | &nvic_systick_ops, s, | ||
175 | "nvic_systick", 0xe0); | ||
176 | |||
177 | - memory_region_add_subregion_overlap(&s->container, 0x10, | ||
178 | + memory_region_add_subregion_overlap(&s->container, 0xe010, | ||
179 | &s->systickmem, 1); | ||
180 | |||
181 | if (arm_feature(&s->cpu->env, ARM_FEATURE_V8)) { | ||
182 | memory_region_init_io(&s->sysreg_ns_mem, OBJECT(s), | ||
183 | &nvic_sysreg_ns_ops, &s->sysregmem, | ||
184 | "nvic_sysregs_ns", 0x1000); | ||
185 | - memory_region_add_subregion(&s->container, 0x20000, &s->sysreg_ns_mem); | ||
186 | + memory_region_add_subregion(&s->container, 0x2e000, &s->sysreg_ns_mem); | ||
187 | memory_region_init_io(&s->systick_ns_mem, OBJECT(s), | ||
188 | &nvic_sysreg_ns_ops, &s->systickmem, | ||
189 | "nvic_systick_ns", 0xe0); | ||
190 | - memory_region_add_subregion_overlap(&s->container, 0x20010, | ||
191 | + memory_region_add_subregion_overlap(&s->container, 0x2e010, | ||
192 | &s->systick_ns_mem, 1); | ||
59 | } | 193 | } |
60 | } | 194 | |
61 | -- | 195 | -- |
62 | 2.17.1 | 196 | 2.20.1 |
63 | 197 | ||
64 | 198 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | In v8.1M the PXN architecture extension adds a new PXN bit to the |
---|---|---|---|
2 | MPU_RLAR registers, which forbids execution of code in the region | ||
3 | from a privileged mode. | ||
2 | 4 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 5 | This is another feature which is just in the generic "in v8.1M" set |
4 | Message-id: 20180606152128.449-9-f4bug@amsat.org | 6 | and has no ID register field indicating its presence. |
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20201119215617.29887-3-peter.maydell@linaro.org | ||
7 | --- | 11 | --- |
8 | target/arm/helper.c | 4 ++-- | 12 | target/arm/helper.c | 7 ++++++- |
9 | 1 file changed, 2 insertions(+), 2 deletions(-) | 13 | 1 file changed, 6 insertions(+), 1 deletion(-) |
10 | 14 | ||
11 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 15 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
12 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/helper.c | 17 | --- a/target/arm/helper.c |
14 | +++ b/target/arm/helper.c | 18 | +++ b/target/arm/helper.c |
15 | @@ -XXX,XX +XXX,XX @@ void hw_breakpoint_update(ARMCPU *cpu, int n) | 19 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, |
16 | case 4: /* unlinked address mismatch (reserved if AArch64) */ | 20 | } else { |
17 | case 5: /* linked address mismatch (reserved if AArch64) */ | 21 | uint32_t ap = extract32(env->pmsav8.rbar[secure][matchregion], 1, 2); |
18 | qemu_log_mask(LOG_UNIMP, | 22 | uint32_t xn = extract32(env->pmsav8.rbar[secure][matchregion], 0, 1); |
19 | - "arm: address mismatch breakpoint types not implemented"); | 23 | + bool pxn = false; |
20 | + "arm: address mismatch breakpoint types not implemented\n"); | 24 | + |
21 | return; | 25 | + if (arm_feature(env, ARM_FEATURE_V8_1M)) { |
22 | case 0: /* unlinked address match */ | 26 | + pxn = extract32(env->pmsav8.rlar[secure][matchregion], 4, 1); |
23 | case 1: /* linked address match */ | 27 | + } |
24 | @@ -XXX,XX +XXX,XX @@ void hw_breakpoint_update(ARMCPU *cpu, int n) | 28 | |
25 | case 8: /* unlinked VMID match (reserved if no EL2) */ | 29 | if (m_is_system_region(env, address)) { |
26 | case 10: /* unlinked context ID and VMID match (reserved if no EL2) */ | 30 | /* System space is always execute never */ |
27 | qemu_log_mask(LOG_UNIMP, | 31 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, |
28 | - "arm: unlinked context breakpoint types not implemented"); | 32 | } |
29 | + "arm: unlinked context breakpoint types not implemented\n"); | 33 | |
30 | return; | 34 | *prot = simple_ap_to_rw_prot(env, mmu_idx, ap); |
31 | case 9: /* linked VMID match (reserved if no EL2) */ | 35 | - if (*prot && !xn) { |
32 | case 11: /* linked context ID and VMID match (reserved if no EL2) */ | 36 | + if (*prot && !xn && !(pxn && !is_user)) { |
37 | *prot |= PAGE_EXEC; | ||
38 | } | ||
39 | /* We don't need to look the attribute up in the MAIR0/MAIR1 | ||
33 | -- | 40 | -- |
34 | 2.17.1 | 41 | 2.20.1 |
35 | 42 | ||
36 | 43 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | In arm_cpu_realizefn() we check whether the board code disabled EL3 |
---|---|---|---|
2 | via the has_el3 CPU object property, which we create if the CPU | ||
3 | starts with the ARM_FEATURE_EL3 feature bit. If it is disabled, then | ||
4 | we turn off ARM_FEATURE_EL3 and also zero out the relevant fields in | ||
5 | the ID_PFR1 and ID_AA64PFR0 registers. | ||
2 | 6 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | This codepath was incorrectly being taken for M-profile CPUs, which |
4 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 8 | do not have an EL3 and don't set ARM_FEATURE_EL3, but which may have |
5 | Message-id: 20180606152128.449-6-f4bug@amsat.org | 9 | the M-profile Security extension and so should have non-zero values |
10 | in the ID_PFR1.Security field. | ||
11 | |||
12 | Restrict the handling of the feature flag to A/R-profile cores. | ||
13 | |||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
16 | Message-id: 20201119215617.29887-4-peter.maydell@linaro.org | ||
7 | --- | 17 | --- |
8 | hw/core/register.c | 2 +- | 18 | target/arm/cpu.c | 2 +- |
9 | 1 file changed, 1 insertion(+), 1 deletion(-) | 19 | 1 file changed, 1 insertion(+), 1 deletion(-) |
10 | 20 | ||
11 | diff --git a/hw/core/register.c b/hw/core/register.c | 21 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
12 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/core/register.c | 23 | --- a/target/arm/cpu.c |
14 | +++ b/hw/core/register.c | 24 | +++ b/target/arm/cpu.c |
15 | @@ -XXX,XX +XXX,XX @@ void register_write(RegisterInfo *reg, uint64_t val, uint64_t we, | 25 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
16 | if (test) { | 26 | } |
17 | qemu_log_mask(LOG_UNIMP, | ||
18 | "%s:%s writing %#" PRIx64 " to unimplemented bits:" \ | ||
19 | - " %#" PRIx64 "", | ||
20 | + " %#" PRIx64 "\n", | ||
21 | prefix, reg->access->name, val, ac->unimp); | ||
22 | } | 27 | } |
23 | 28 | ||
29 | - if (!cpu->has_el3) { | ||
30 | + if (!arm_feature(env, ARM_FEATURE_M) && !cpu->has_el3) { | ||
31 | /* If the has_el3 CPU property is disabled then we need to disable the | ||
32 | * feature. | ||
33 | */ | ||
24 | -- | 34 | -- |
25 | 2.17.1 | 35 | 2.20.1 |
26 | 36 | ||
27 | 37 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | Implement the v8.1M VSCCLRM insn, which zeros floating point | |
2 | registers if there is an active floating point context. | ||
3 | This requires support in write_neon_element32() for the MO_32 | ||
4 | element size, so add it. | ||
5 | |||
6 | Because we want to use arm_gen_condlabel(), we need to move | ||
7 | the definition of that function up in translate.c so it is | ||
8 | before the #include of translate-vfp.c.inc. | ||
9 | |||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20201119215617.29887-5-peter.maydell@linaro.org | ||
13 | --- | ||
14 | target/arm/cpu.h | 9 ++++ | ||
15 | target/arm/m-nocp.decode | 8 +++- | ||
16 | target/arm/translate.c | 21 +++++---- | ||
17 | target/arm/translate-vfp.c.inc | 84 ++++++++++++++++++++++++++++++++++ | ||
18 | 4 files changed, 111 insertions(+), 11 deletions(-) | ||
19 | |||
20 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/target/arm/cpu.h | ||
23 | +++ b/target/arm/cpu.h | ||
24 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_mprofile(const ARMISARegisters *id) | ||
25 | return FIELD_EX32(id->id_pfr1, ID_PFR1, MPROGMOD) != 0; | ||
26 | } | ||
27 | |||
28 | +static inline bool isar_feature_aa32_m_sec_state(const ARMISARegisters *id) | ||
29 | +{ | ||
30 | + /* | ||
31 | + * Return true if M-profile state handling insns | ||
32 | + * (VSCCLRM, CLRM, FPCTX access insns) are implemented | ||
33 | + */ | ||
34 | + return FIELD_EX32(id->id_pfr1, ID_PFR1, SECURITY) >= 3; | ||
35 | +} | ||
36 | + | ||
37 | static inline bool isar_feature_aa32_fp16_arith(const ARMISARegisters *id) | ||
38 | { | ||
39 | /* Sadly this is encoded differently for A-profile and M-profile */ | ||
40 | diff --git a/target/arm/m-nocp.decode b/target/arm/m-nocp.decode | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/m-nocp.decode | ||
43 | +++ b/target/arm/m-nocp.decode | ||
44 | @@ -XXX,XX +XXX,XX @@ | ||
45 | # If the coprocessor is not present or disabled then we will generate | ||
46 | # the NOCP exception; otherwise we let the insn through to the main decode. | ||
47 | |||
48 | +%vd_dp 22:1 12:4 | ||
49 | +%vd_sp 12:4 22:1 | ||
50 | + | ||
51 | &nocp cp | ||
52 | |||
53 | { | ||
54 | # Special cases which do not take an early NOCP: VLLDM and VLSTM | ||
55 | VLLDM_VLSTM 1110 1100 001 l:1 rn:4 0000 1010 0000 0000 | ||
56 | - # TODO: VSCCLRM (new in v8.1M) is similar: | ||
57 | - #VSCCLRM 1110 1100 1-01 1111 ---- 1011 ---- ---0 | ||
58 | + # VSCCLRM (new in v8.1M) is similar: | ||
59 | + VSCCLRM 1110 1100 1.01 1111 .... 1011 imm:7 0 vd=%vd_dp size=3 | ||
60 | + VSCCLRM 1110 1100 1.01 1111 .... 1010 imm:8 vd=%vd_sp size=2 | ||
61 | |||
62 | NOCP 111- 1110 ---- ---- ---- cp:4 ---- ---- &nocp | ||
63 | NOCP 111- 110- ---- ---- ---- cp:4 ---- ---- &nocp | ||
64 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/target/arm/translate.c | ||
67 | +++ b/target/arm/translate.c | ||
68 | @@ -XXX,XX +XXX,XX @@ void arm_translate_init(void) | ||
69 | a64_translate_init(); | ||
70 | } | ||
71 | |||
72 | +/* Generate a label used for skipping this instruction */ | ||
73 | +static void arm_gen_condlabel(DisasContext *s) | ||
74 | +{ | ||
75 | + if (!s->condjmp) { | ||
76 | + s->condlabel = gen_new_label(); | ||
77 | + s->condjmp = 1; | ||
78 | + } | ||
79 | +} | ||
80 | + | ||
81 | /* Flags for the disas_set_da_iss info argument: | ||
82 | * lower bits hold the Rt register number, higher bits are flags. | ||
83 | */ | ||
84 | @@ -XXX,XX +XXX,XX @@ static void write_neon_element64(TCGv_i64 src, int reg, int ele, MemOp memop) | ||
85 | long off = neon_element_offset(reg, ele, memop); | ||
86 | |||
87 | switch (memop) { | ||
88 | + case MO_32: | ||
89 | + tcg_gen_st32_i64(src, cpu_env, off); | ||
90 | + break; | ||
91 | case MO_64: | ||
92 | tcg_gen_st_i64(src, cpu_env, off); | ||
93 | break; | ||
94 | @@ -XXX,XX +XXX,XX @@ static void gen_srs(DisasContext *s, | ||
95 | s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
96 | } | ||
97 | |||
98 | -/* Generate a label used for skipping this instruction */ | ||
99 | -static void arm_gen_condlabel(DisasContext *s) | ||
100 | -{ | ||
101 | - if (!s->condjmp) { | ||
102 | - s->condlabel = gen_new_label(); | ||
103 | - s->condjmp = 1; | ||
104 | - } | ||
105 | -} | ||
106 | - | ||
107 | /* Skip this instruction if the ARM condition is false */ | ||
108 | static void arm_skip_unless(DisasContext *s, uint32_t cond) | ||
109 | { | ||
110 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
111 | index XXXXXXX..XXXXXXX 100644 | ||
112 | --- a/target/arm/translate-vfp.c.inc | ||
113 | +++ b/target/arm/translate-vfp.c.inc | ||
114 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLLDM_VLSTM(DisasContext *s, arg_VLLDM_VLSTM *a) | ||
115 | return true; | ||
116 | } | ||
117 | |||
118 | +static bool trans_VSCCLRM(DisasContext *s, arg_VSCCLRM *a) | ||
119 | +{ | ||
120 | + int btmreg, topreg; | ||
121 | + TCGv_i64 zero; | ||
122 | + TCGv_i32 aspen, sfpa; | ||
123 | + | ||
124 | + if (!dc_isar_feature(aa32_m_sec_state, s)) { | ||
125 | + /* Before v8.1M, fall through in decode to NOCP check */ | ||
126 | + return false; | ||
127 | + } | ||
128 | + | ||
129 | + /* Explicitly UNDEF because this takes precedence over NOCP */ | ||
130 | + if (!arm_dc_feature(s, ARM_FEATURE_M_MAIN) || !s->v8m_secure) { | ||
131 | + unallocated_encoding(s); | ||
132 | + return true; | ||
133 | + } | ||
134 | + | ||
135 | + if (!dc_isar_feature(aa32_vfp_simd, s)) { | ||
136 | + /* NOP if we have neither FP nor MVE */ | ||
137 | + return true; | ||
138 | + } | ||
139 | + | ||
140 | + /* | ||
141 | + * If FPCCR.ASPEN != 0 && CONTROL_S.SFPA == 0 then there is no | ||
142 | + * active floating point context so we must NOP (without doing | ||
143 | + * any lazy state preservation or the NOCP check). | ||
144 | + */ | ||
145 | + aspen = load_cpu_field(v7m.fpccr[M_REG_S]); | ||
146 | + sfpa = load_cpu_field(v7m.control[M_REG_S]); | ||
147 | + tcg_gen_andi_i32(aspen, aspen, R_V7M_FPCCR_ASPEN_MASK); | ||
148 | + tcg_gen_xori_i32(aspen, aspen, R_V7M_FPCCR_ASPEN_MASK); | ||
149 | + tcg_gen_andi_i32(sfpa, sfpa, R_V7M_CONTROL_SFPA_MASK); | ||
150 | + tcg_gen_or_i32(sfpa, sfpa, aspen); | ||
151 | + arm_gen_condlabel(s); | ||
152 | + tcg_gen_brcondi_i32(TCG_COND_EQ, sfpa, 0, s->condlabel); | ||
153 | + | ||
154 | + if (s->fp_excp_el != 0) { | ||
155 | + gen_exception_insn(s, s->pc_curr, EXCP_NOCP, | ||
156 | + syn_uncategorized(), s->fp_excp_el); | ||
157 | + return true; | ||
158 | + } | ||
159 | + | ||
160 | + topreg = a->vd + a->imm - 1; | ||
161 | + btmreg = a->vd; | ||
162 | + | ||
163 | + /* Convert to Sreg numbers if the insn specified in Dregs */ | ||
164 | + if (a->size == 3) { | ||
165 | + topreg = topreg * 2 + 1; | ||
166 | + btmreg *= 2; | ||
167 | + } | ||
168 | + | ||
169 | + if (topreg > 63 || (topreg > 31 && !(topreg & 1))) { | ||
170 | + /* UNPREDICTABLE: we choose to undef */ | ||
171 | + unallocated_encoding(s); | ||
172 | + return true; | ||
173 | + } | ||
174 | + | ||
175 | + /* Silently ignore requests to clear D16-D31 if they don't exist */ | ||
176 | + if (topreg > 31 && !dc_isar_feature(aa32_simd_r32, s)) { | ||
177 | + topreg = 31; | ||
178 | + } | ||
179 | + | ||
180 | + if (!vfp_access_check(s)) { | ||
181 | + return true; | ||
182 | + } | ||
183 | + | ||
184 | + /* Zero the Sregs from btmreg to topreg inclusive. */ | ||
185 | + zero = tcg_const_i64(0); | ||
186 | + if (btmreg & 1) { | ||
187 | + write_neon_element64(zero, btmreg >> 1, 1, MO_32); | ||
188 | + btmreg++; | ||
189 | + } | ||
190 | + for (; btmreg + 1 <= topreg; btmreg += 2) { | ||
191 | + write_neon_element64(zero, btmreg >> 1, 0, MO_64); | ||
192 | + } | ||
193 | + if (btmreg == topreg) { | ||
194 | + write_neon_element64(zero, btmreg >> 1, 0, MO_32); | ||
195 | + btmreg++; | ||
196 | + } | ||
197 | + assert(btmreg == topreg + 1); | ||
198 | + /* TODO: when MVE is implemented, zero VPR here */ | ||
199 | + return true; | ||
200 | +} | ||
201 | + | ||
202 | static bool trans_NOCP(DisasContext *s, arg_nocp *a) | ||
203 | { | ||
204 | /* | ||
205 | -- | ||
206 | 2.20.1 | ||
207 | |||
208 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | In v8.1M the new CLRM instruction allows zeroing an arbitrary set of | ||
2 | the general-purpose registers and APSR. Implement this. | ||
1 | 3 | ||
4 | The encoding is a subset of the LDMIA T2 encoding, using what would | ||
5 | be Rn=0b1111 (which UNDEFs for LDMIA). | ||
6 | |||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20201119215617.29887-6-peter.maydell@linaro.org | ||
10 | --- | ||
11 | target/arm/t32.decode | 6 +++++- | ||
12 | target/arm/translate.c | 38 ++++++++++++++++++++++++++++++++++++++ | ||
13 | 2 files changed, 43 insertions(+), 1 deletion(-) | ||
14 | |||
15 | diff --git a/target/arm/t32.decode b/target/arm/t32.decode | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/t32.decode | ||
18 | +++ b/target/arm/t32.decode | ||
19 | @@ -XXX,XX +XXX,XX @@ UXTAB 1111 1010 0101 .... 1111 .... 10.. .... @rrr_rot | ||
20 | |||
21 | STM_t32 1110 1000 10.0 .... ................ @ldstm i=1 b=0 | ||
22 | STM_t32 1110 1001 00.0 .... ................ @ldstm i=0 b=1 | ||
23 | -LDM_t32 1110 1000 10.1 .... ................ @ldstm i=1 b=0 | ||
24 | +{ | ||
25 | + # Rn=15 UNDEFs for LDM; M-profile CLRM uses that encoding | ||
26 | + CLRM 1110 1000 1001 1111 list:16 | ||
27 | + LDM_t32 1110 1000 10.1 .... ................ @ldstm i=1 b=0 | ||
28 | +} | ||
29 | LDM_t32 1110 1001 00.1 .... ................ @ldstm i=0 b=1 | ||
30 | |||
31 | &rfe !extern rn w pu | ||
32 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/translate.c | ||
35 | +++ b/target/arm/translate.c | ||
36 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDM_t16(DisasContext *s, arg_ldst_block *a) | ||
37 | return do_ldm(s, a, 1); | ||
38 | } | ||
39 | |||
40 | +static bool trans_CLRM(DisasContext *s, arg_CLRM *a) | ||
41 | +{ | ||
42 | + int i; | ||
43 | + TCGv_i32 zero; | ||
44 | + | ||
45 | + if (!dc_isar_feature(aa32_m_sec_state, s)) { | ||
46 | + return false; | ||
47 | + } | ||
48 | + | ||
49 | + if (extract32(a->list, 13, 1)) { | ||
50 | + return false; | ||
51 | + } | ||
52 | + | ||
53 | + if (!a->list) { | ||
54 | + /* UNPREDICTABLE; we choose to UNDEF */ | ||
55 | + return false; | ||
56 | + } | ||
57 | + | ||
58 | + zero = tcg_const_i32(0); | ||
59 | + for (i = 0; i < 15; i++) { | ||
60 | + if (extract32(a->list, i, 1)) { | ||
61 | + /* Clear R[i] */ | ||
62 | + tcg_gen_mov_i32(cpu_R[i], zero); | ||
63 | + } | ||
64 | + } | ||
65 | + if (extract32(a->list, 15, 1)) { | ||
66 | + /* | ||
67 | + * Clear APSR (by calling the MSR helper with the same argument | ||
68 | + * as for "MSR APSR_nzcvqg, Rn": mask = 0b1100, SYSM=0) | ||
69 | + */ | ||
70 | + TCGv_i32 maskreg = tcg_const_i32(0xc << 8); | ||
71 | + gen_helper_v7m_msr(cpu_env, maskreg, zero); | ||
72 | + tcg_temp_free_i32(maskreg); | ||
73 | + } | ||
74 | + tcg_temp_free_i32(zero); | ||
75 | + return true; | ||
76 | +} | ||
77 | + | ||
78 | /* | ||
79 | * Branch, branch with link | ||
80 | */ | ||
81 | -- | ||
82 | 2.20.1 | ||
83 | |||
84 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | For M-profile before v8.1M, the only valid register for VMSR/VMRS is | ||
2 | the FPSCR. We have a comment that states this, but the actual logic | ||
3 | to forbid accesses for any other register value is missing, so we | ||
4 | would end up with A-profile style behaviour. Add the missing check. | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20201119215617.29887-7-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/translate-vfp.c.inc | 5 ++++- | ||
11 | 1 file changed, 4 insertions(+), 1 deletion(-) | ||
12 | |||
13 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/translate-vfp.c.inc | ||
16 | +++ b/target/arm/translate-vfp.c.inc | ||
17 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMSR_VMRS(DisasContext *s, arg_VMSR_VMRS *a) | ||
18 | * Accesses to R15 are UNPREDICTABLE; we choose to undef. | ||
19 | * (FPSCR -> r15 is a special case which writes to the PSR flags.) | ||
20 | */ | ||
21 | - if (a->rt == 15 && (!a->l || a->reg != ARM_VFP_FPSCR)) { | ||
22 | + if (a->reg != ARM_VFP_FPSCR) { | ||
23 | + return false; | ||
24 | + } | ||
25 | + if (a->rt == 15 && !a->l) { | ||
26 | return false; | ||
27 | } | ||
28 | } | ||
29 | -- | ||
30 | 2.20.1 | ||
31 | |||
32 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | Currently M-profile borrows the A-profile code for VMSR and VMRS | |
2 | (access to the FP system registers), because all it needs to support | ||
3 | is the FPSCR. In v8.1M things become significantly more complicated | ||
4 | in two ways: | ||
5 | |||
6 | * there are several new FP system registers; some have side effects | ||
7 | on read, and one (FPCXT_NS) needs to avoid the usual | ||
8 | vfp_access_check() and the "only if FPU implemented" check | ||
9 | |||
10 | * all sysregs are now accessible both by VMRS/VMSR (which | ||
11 | reads/writes a general purpose register) and also by VLDR/VSTR | ||
12 | (which reads/writes them directly to memory) | ||
13 | |||
14 | Refactor the structure of how we handle VMSR/VMRS to cope with this: | ||
15 | |||
16 | * keep the M-profile code entirely separate from the A-profile code | ||
17 | |||
18 | * abstract out the "read or write the general purpose register" part | ||
19 | of the code into a loadfn or storefn function pointer, so we can | ||
20 | reuse it for VLDR/VSTR. | ||
21 | |||
22 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
23 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
24 | Message-id: 20201119215617.29887-8-peter.maydell@linaro.org | ||
25 | --- | ||
26 | target/arm/cpu.h | 3 + | ||
27 | target/arm/translate-vfp.c.inc | 182 ++++++++++++++++++++++++++++++--- | ||
28 | 2 files changed, 171 insertions(+), 14 deletions(-) | ||
29 | |||
30 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/cpu.h | ||
33 | +++ b/target/arm/cpu.h | ||
34 | @@ -XXX,XX +XXX,XX @@ enum arm_cpu_mode { | ||
35 | #define ARM_VFP_FPINST 9 | ||
36 | #define ARM_VFP_FPINST2 10 | ||
37 | |||
38 | +/* QEMU-internal value meaning "FPSCR, but we care only about NZCV" */ | ||
39 | +#define QEMU_VFP_FPSCR_NZCV 0xffff | ||
40 | + | ||
41 | /* iwMMXt coprocessor control registers. */ | ||
42 | #define ARM_IWMMXT_wCID 0 | ||
43 | #define ARM_IWMMXT_wCon 1 | ||
44 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/target/arm/translate-vfp.c.inc | ||
47 | +++ b/target/arm/translate-vfp.c.inc | ||
48 | @@ -XXX,XX +XXX,XX @@ static bool trans_VDUP(DisasContext *s, arg_VDUP *a) | ||
49 | return true; | ||
50 | } | ||
51 | |||
52 | +/* | ||
53 | + * M-profile provides two different sets of instructions that can | ||
54 | + * access floating point system registers: VMSR/VMRS (which move | ||
55 | + * to/from a general purpose register) and VLDR/VSTR sysreg (which | ||
56 | + * move directly to/from memory). In some cases there are also side | ||
57 | + * effects which must happen after any write to memory (which could | ||
58 | + * cause an exception). So we implement the common logic for the | ||
59 | + * sysreg access in gen_M_fp_sysreg_write() and gen_M_fp_sysreg_read(), | ||
60 | + * which take pointers to callback functions which will perform the | ||
61 | + * actual "read/write general purpose register" and "read/write | ||
62 | + * memory" operations. | ||
63 | + */ | ||
64 | + | ||
65 | +/* | ||
66 | + * Emit code to store the sysreg to its final destination; frees the | ||
67 | + * TCG temp 'value' it is passed. | ||
68 | + */ | ||
69 | +typedef void fp_sysreg_storefn(DisasContext *s, void *opaque, TCGv_i32 value); | ||
70 | +/* | ||
71 | + * Emit code to load the value to be copied to the sysreg; returns | ||
72 | + * a new TCG temporary | ||
73 | + */ | ||
74 | +typedef TCGv_i32 fp_sysreg_loadfn(DisasContext *s, void *opaque); | ||
75 | + | ||
76 | +/* Common decode/access checks for fp sysreg read/write */ | ||
77 | +typedef enum FPSysRegCheckResult { | ||
78 | + FPSysRegCheckFailed, /* caller should return false */ | ||
79 | + FPSysRegCheckDone, /* caller should return true */ | ||
80 | + FPSysRegCheckContinue, /* caller should continue generating code */ | ||
81 | +} FPSysRegCheckResult; | ||
82 | + | ||
83 | +static FPSysRegCheckResult fp_sysreg_checks(DisasContext *s, int regno) | ||
84 | +{ | ||
85 | + if (!dc_isar_feature(aa32_fpsp_v2, s)) { | ||
86 | + return FPSysRegCheckFailed; | ||
87 | + } | ||
88 | + | ||
89 | + switch (regno) { | ||
90 | + case ARM_VFP_FPSCR: | ||
91 | + case QEMU_VFP_FPSCR_NZCV: | ||
92 | + break; | ||
93 | + default: | ||
94 | + return FPSysRegCheckFailed; | ||
95 | + } | ||
96 | + | ||
97 | + if (!vfp_access_check(s)) { | ||
98 | + return FPSysRegCheckDone; | ||
99 | + } | ||
100 | + | ||
101 | + return FPSysRegCheckContinue; | ||
102 | +} | ||
103 | + | ||
104 | +static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
105 | + | ||
106 | + fp_sysreg_loadfn *loadfn, | ||
107 | + void *opaque) | ||
108 | +{ | ||
109 | + /* Do a write to an M-profile floating point system register */ | ||
110 | + TCGv_i32 tmp; | ||
111 | + | ||
112 | + switch (fp_sysreg_checks(s, regno)) { | ||
113 | + case FPSysRegCheckFailed: | ||
114 | + return false; | ||
115 | + case FPSysRegCheckDone: | ||
116 | + return true; | ||
117 | + case FPSysRegCheckContinue: | ||
118 | + break; | ||
119 | + } | ||
120 | + | ||
121 | + switch (regno) { | ||
122 | + case ARM_VFP_FPSCR: | ||
123 | + tmp = loadfn(s, opaque); | ||
124 | + gen_helper_vfp_set_fpscr(cpu_env, tmp); | ||
125 | + tcg_temp_free_i32(tmp); | ||
126 | + gen_lookup_tb(s); | ||
127 | + break; | ||
128 | + default: | ||
129 | + g_assert_not_reached(); | ||
130 | + } | ||
131 | + return true; | ||
132 | +} | ||
133 | + | ||
134 | +static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | ||
135 | + fp_sysreg_storefn *storefn, | ||
136 | + void *opaque) | ||
137 | +{ | ||
138 | + /* Do a read from an M-profile floating point system register */ | ||
139 | + TCGv_i32 tmp; | ||
140 | + | ||
141 | + switch (fp_sysreg_checks(s, regno)) { | ||
142 | + case FPSysRegCheckFailed: | ||
143 | + return false; | ||
144 | + case FPSysRegCheckDone: | ||
145 | + return true; | ||
146 | + case FPSysRegCheckContinue: | ||
147 | + break; | ||
148 | + } | ||
149 | + | ||
150 | + switch (regno) { | ||
151 | + case ARM_VFP_FPSCR: | ||
152 | + tmp = tcg_temp_new_i32(); | ||
153 | + gen_helper_vfp_get_fpscr(tmp, cpu_env); | ||
154 | + storefn(s, opaque, tmp); | ||
155 | + break; | ||
156 | + case QEMU_VFP_FPSCR_NZCV: | ||
157 | + /* | ||
158 | + * Read just NZCV; this is a special case to avoid the | ||
159 | + * helper call for the "VMRS to CPSR.NZCV" insn. | ||
160 | + */ | ||
161 | + tmp = load_cpu_field(vfp.xregs[ARM_VFP_FPSCR]); | ||
162 | + tcg_gen_andi_i32(tmp, tmp, 0xf0000000); | ||
163 | + storefn(s, opaque, tmp); | ||
164 | + break; | ||
165 | + default: | ||
166 | + g_assert_not_reached(); | ||
167 | + } | ||
168 | + return true; | ||
169 | +} | ||
170 | + | ||
171 | +static void fp_sysreg_to_gpr(DisasContext *s, void *opaque, TCGv_i32 value) | ||
172 | +{ | ||
173 | + arg_VMSR_VMRS *a = opaque; | ||
174 | + | ||
175 | + if (a->rt == 15) { | ||
176 | + /* Set the 4 flag bits in the CPSR */ | ||
177 | + gen_set_nzcv(value); | ||
178 | + tcg_temp_free_i32(value); | ||
179 | + } else { | ||
180 | + store_reg(s, a->rt, value); | ||
181 | + } | ||
182 | +} | ||
183 | + | ||
184 | +static TCGv_i32 gpr_to_fp_sysreg(DisasContext *s, void *opaque) | ||
185 | +{ | ||
186 | + arg_VMSR_VMRS *a = opaque; | ||
187 | + | ||
188 | + return load_reg(s, a->rt); | ||
189 | +} | ||
190 | + | ||
191 | +static bool gen_M_VMSR_VMRS(DisasContext *s, arg_VMSR_VMRS *a) | ||
192 | +{ | ||
193 | + /* | ||
194 | + * Accesses to R15 are UNPREDICTABLE; we choose to undef. | ||
195 | + * FPSCR -> r15 is a special case which writes to the PSR flags; | ||
196 | + * set a->reg to a special value to tell gen_M_fp_sysreg_read() | ||
197 | + * we only care about the top 4 bits of FPSCR there. | ||
198 | + */ | ||
199 | + if (a->rt == 15) { | ||
200 | + if (a->l && a->reg == ARM_VFP_FPSCR) { | ||
201 | + a->reg = QEMU_VFP_FPSCR_NZCV; | ||
202 | + } else { | ||
203 | + return false; | ||
204 | + } | ||
205 | + } | ||
206 | + | ||
207 | + if (a->l) { | ||
208 | + /* VMRS, move FP system register to gp register */ | ||
209 | + return gen_M_fp_sysreg_read(s, a->reg, fp_sysreg_to_gpr, a); | ||
210 | + } else { | ||
211 | + /* VMSR, move gp register to FP system register */ | ||
212 | + return gen_M_fp_sysreg_write(s, a->reg, gpr_to_fp_sysreg, a); | ||
213 | + } | ||
214 | +} | ||
215 | + | ||
216 | static bool trans_VMSR_VMRS(DisasContext *s, arg_VMSR_VMRS *a) | ||
217 | { | ||
218 | TCGv_i32 tmp; | ||
219 | bool ignore_vfp_enabled = false; | ||
220 | |||
221 | - if (!dc_isar_feature(aa32_fpsp_v2, s)) { | ||
222 | - return false; | ||
223 | + if (arm_dc_feature(s, ARM_FEATURE_M)) { | ||
224 | + return gen_M_VMSR_VMRS(s, a); | ||
225 | } | ||
226 | |||
227 | - if (arm_dc_feature(s, ARM_FEATURE_M)) { | ||
228 | - /* | ||
229 | - * The only M-profile VFP vmrs/vmsr sysreg is FPSCR. | ||
230 | - * Accesses to R15 are UNPREDICTABLE; we choose to undef. | ||
231 | - * (FPSCR -> r15 is a special case which writes to the PSR flags.) | ||
232 | - */ | ||
233 | - if (a->reg != ARM_VFP_FPSCR) { | ||
234 | - return false; | ||
235 | - } | ||
236 | - if (a->rt == 15 && !a->l) { | ||
237 | - return false; | ||
238 | - } | ||
239 | + if (!dc_isar_feature(aa32_fpsp_v2, s)) { | ||
240 | + return false; | ||
241 | } | ||
242 | |||
243 | switch (a->reg) { | ||
244 | -- | ||
245 | 2.20.1 | ||
246 | |||
247 | diff view generated by jsdifflib |
1 | From: Thomas Huth <thuth@redhat.com> | 1 | The constant-expander functions like negate, plus_2, etc, are |
---|---|---|---|
2 | generally useful; move them up in translate.c so we can use them in | ||
3 | the VFP/Neon decoders as well as in the A32/T32/T16 decoders. | ||
2 | 4 | ||
3 | It has been marked as deprecated since QEMU v2.11, so it is time to | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | remove this now. The xlnx-zcu102 machine is very much the same and | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | can be used as a replacement instead. | 7 | Message-id: 20201119215617.29887-9-peter.maydell@linaro.org |
8 | --- | ||
9 | target/arm/translate.c | 46 +++++++++++++++++++++++------------------- | ||
10 | 1 file changed, 25 insertions(+), 21 deletions(-) | ||
6 | 11 | ||
7 | Signed-off-by: Thomas Huth <thuth@redhat.com> | 12 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
8 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | hw/arm/xlnx-zcu102.c | 62 ++------------------------------------------ | ||
12 | qemu-doc.texi | 5 ---- | ||
13 | 2 files changed, 2 insertions(+), 65 deletions(-) | ||
14 | |||
15 | diff --git a/hw/arm/xlnx-zcu102.c b/hw/arm/xlnx-zcu102.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/xlnx-zcu102.c | 14 | --- a/target/arm/translate.c |
18 | +++ b/hw/arm/xlnx-zcu102.c | 15 | +++ b/target/arm/translate.c |
19 | @@ -XXX,XX +XXX,XX @@ typedef struct XlnxZCU102 { | 16 | @@ -XXX,XX +XXX,XX @@ static void arm_gen_condlabel(DisasContext *s) |
20 | #define ZCU102_MACHINE(obj) \ | 17 | } |
21 | OBJECT_CHECK(XlnxZCU102, (obj), TYPE_ZCU102_MACHINE) | ||
22 | |||
23 | -#define TYPE_EP108_MACHINE MACHINE_TYPE_NAME("xlnx-ep108") | ||
24 | -#define EP108_MACHINE(obj) \ | ||
25 | - OBJECT_CHECK(XlnxZCU102, (obj), TYPE_EP108_MACHINE) | ||
26 | - | ||
27 | static struct arm_boot_info xlnx_zcu102_binfo; | ||
28 | |||
29 | static bool zcu102_get_secure(Object *obj, Error **errp) | ||
30 | @@ -XXX,XX +XXX,XX @@ static void zcu102_set_virt(Object *obj, bool value, Error **errp) | ||
31 | s->virt = value; | ||
32 | } | 18 | } |
33 | 19 | ||
34 | -static void xlnx_zynqmp_init(XlnxZCU102 *s, MachineState *machine) | 20 | +/* |
35 | +static void xlnx_zcu102_init(MachineState *machine) | 21 | + * Constant expanders for the decoders. |
36 | { | 22 | + */ |
37 | + XlnxZCU102 *s = ZCU102_MACHINE(machine); | 23 | + |
38 | int i; | 24 | +static int negate(DisasContext *s, int x) |
39 | uint64_t ram_size = machine->ram_size; | 25 | +{ |
40 | 26 | + return -x; | |
41 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_init(XlnxZCU102 *s, MachineState *machine) | 27 | +} |
42 | arm_load_kernel(s->soc.boot_cpu_ptr, &xlnx_zcu102_binfo); | 28 | + |
43 | } | 29 | +static int plus_2(DisasContext *s, int x) |
44 | 30 | +{ | |
45 | -static void xlnx_ep108_init(MachineState *machine) | 31 | + return x + 2; |
32 | +} | ||
33 | + | ||
34 | +static int times_2(DisasContext *s, int x) | ||
35 | +{ | ||
36 | + return x * 2; | ||
37 | +} | ||
38 | + | ||
39 | +static int times_4(DisasContext *s, int x) | ||
40 | +{ | ||
41 | + return x * 4; | ||
42 | +} | ||
43 | + | ||
44 | /* Flags for the disas_set_da_iss info argument: | ||
45 | * lower bits hold the Rt register number, higher bits are flags. | ||
46 | */ | ||
47 | @@ -XXX,XX +XXX,XX @@ static void arm_skip_unless(DisasContext *s, uint32_t cond) | ||
48 | |||
49 | |||
50 | /* | ||
51 | - * Constant expanders for the decoders. | ||
52 | + * Constant expanders used by T16/T32 decode | ||
53 | */ | ||
54 | |||
55 | -static int negate(DisasContext *s, int x) | ||
46 | -{ | 56 | -{ |
47 | - XlnxZCU102 *s = EP108_MACHINE(machine); | 57 | - return -x; |
48 | - | ||
49 | - if (!qtest_enabled()) { | ||
50 | - info_report("The Xilinx EP108 machine is deprecated, please use the " | ||
51 | - "ZCU102 machine (which has the same features) instead."); | ||
52 | - } | ||
53 | - | ||
54 | - xlnx_zynqmp_init(s, machine); | ||
55 | -} | 58 | -} |
56 | - | 59 | - |
57 | -static void xlnx_ep108_machine_instance_init(Object *obj) | 60 | -static int plus_2(DisasContext *s, int x) |
58 | -{ | 61 | -{ |
59 | - XlnxZCU102 *s = EP108_MACHINE(obj); | 62 | - return x + 2; |
60 | - | ||
61 | - /* EP108, we don't support setting secure or virt */ | ||
62 | - s->secure = false; | ||
63 | - s->virt = false; | ||
64 | -} | 63 | -} |
65 | - | 64 | - |
66 | -static void xlnx_ep108_machine_class_init(ObjectClass *oc, void *data) | 65 | -static int times_2(DisasContext *s, int x) |
67 | -{ | 66 | -{ |
68 | - MachineClass *mc = MACHINE_CLASS(oc); | 67 | - return x * 2; |
69 | - | ||
70 | - mc->desc = "Xilinx ZynqMP EP108 board (Deprecated, please use xlnx-zcu102)"; | ||
71 | - mc->init = xlnx_ep108_init; | ||
72 | - mc->block_default_type = IF_IDE; | ||
73 | - mc->units_per_default_bus = 1; | ||
74 | - mc->ignore_memory_transaction_failures = true; | ||
75 | - mc->max_cpus = XLNX_ZYNQMP_NUM_APU_CPUS + XLNX_ZYNQMP_NUM_RPU_CPUS; | ||
76 | - mc->default_cpus = XLNX_ZYNQMP_NUM_APU_CPUS; | ||
77 | -} | 68 | -} |
78 | - | 69 | - |
79 | -static const TypeInfo xlnx_ep108_machine_init_typeinfo = { | 70 | -static int times_4(DisasContext *s, int x) |
80 | - .name = MACHINE_TYPE_NAME("xlnx-ep108"), | ||
81 | - .parent = TYPE_MACHINE, | ||
82 | - .class_init = xlnx_ep108_machine_class_init, | ||
83 | - .instance_init = xlnx_ep108_machine_instance_init, | ||
84 | - .instance_size = sizeof(XlnxZCU102), | ||
85 | -}; | ||
86 | - | ||
87 | -static void xlnx_ep108_machine_init_register_types(void) | ||
88 | -{ | 71 | -{ |
89 | - type_register_static(&xlnx_ep108_machine_init_typeinfo); | 72 | - return x * 4; |
90 | -} | 73 | -} |
91 | - | 74 | - |
92 | -static void xlnx_zcu102_init(MachineState *machine) | 75 | /* Return only the rotation part of T32ExpandImm. */ |
93 | -{ | 76 | static int t32_expandimm_rot(DisasContext *s, int x) |
94 | - XlnxZCU102 *s = ZCU102_MACHINE(machine); | ||
95 | - | ||
96 | - xlnx_zynqmp_init(s, machine); | ||
97 | -} | ||
98 | - | ||
99 | static void xlnx_zcu102_machine_instance_init(Object *obj) | ||
100 | { | 77 | { |
101 | XlnxZCU102 *s = ZCU102_MACHINE(obj); | ||
102 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zcu102_machine_init_register_types(void) | ||
103 | } | ||
104 | |||
105 | type_init(xlnx_zcu102_machine_init_register_types) | ||
106 | -type_init(xlnx_ep108_machine_init_register_types) | ||
107 | diff --git a/qemu-doc.texi b/qemu-doc.texi | ||
108 | index XXXXXXX..XXXXXXX 100644 | ||
109 | --- a/qemu-doc.texi | ||
110 | +++ b/qemu-doc.texi | ||
111 | @@ -XXX,XX +XXX,XX @@ support page sizes < 4096 any longer. | ||
112 | |||
113 | @section System emulator machines | ||
114 | |||
115 | -@subsection Xilinx EP108 (since 2.11.0) | ||
116 | - | ||
117 | -The ``xlnx-ep108'' machine has been replaced by the ``xlnx-zcu102'' machine. | ||
118 | -The ``xlnx-zcu102'' machine has the same features and capabilites in QEMU. | ||
119 | - | ||
120 | @section Block device options | ||
121 | |||
122 | @subsection "backing": "" (since 2.12.0) | ||
123 | -- | 78 | -- |
124 | 2.17.1 | 79 | 2.20.1 |
125 | 80 | ||
126 | 81 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | Implement the new-in-v8.1M VLDR/VSTR variants which directly |
---|---|---|---|
2 | read or write FP system registers to memory. | ||
2 | 3 | ||
3 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20180530064049.27976-2-clg@kaod.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20201119215617.29887-10-peter.maydell@linaro.org | ||
7 | --- | 7 | --- |
8 | hw/arm/aspeed.c | 3 --- | 8 | target/arm/vfp.decode | 14 ++++++ |
9 | 1 file changed, 3 deletions(-) | 9 | target/arm/translate-vfp.c.inc | 91 ++++++++++++++++++++++++++++++++++ |
10 | 2 files changed, 105 insertions(+) | ||
10 | 11 | ||
11 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | 12 | diff --git a/target/arm/vfp.decode b/target/arm/vfp.decode |
12 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/arm/aspeed.c | 14 | --- a/target/arm/vfp.decode |
14 | +++ b/hw/arm/aspeed.c | 15 | +++ b/target/arm/vfp.decode |
15 | @@ -XXX,XX +XXX,XX @@ static void palmetto_bmc_class_init(ObjectClass *oc, void *data) | 16 | @@ -XXX,XX +XXX,XX @@ VLDR_VSTR_hp ---- 1101 u:1 .0 l:1 rn:4 .... 1001 imm:8 vd=%vd_sp |
16 | mc->no_floppy = 1; | 17 | VLDR_VSTR_sp ---- 1101 u:1 .0 l:1 rn:4 .... 1010 imm:8 vd=%vd_sp |
17 | mc->no_cdrom = 1; | 18 | VLDR_VSTR_dp ---- 1101 u:1 .0 l:1 rn:4 .... 1011 imm:8 vd=%vd_dp |
18 | mc->no_parallel = 1; | 19 | |
19 | - mc->ignore_memory_transaction_failures = true; | 20 | +# M-profile VLDR/VSTR to sysreg |
21 | +%vldr_sysreg 22:1 13:3 | ||
22 | +%imm7_0x4 0:7 !function=times_4 | ||
23 | + | ||
24 | +&vldr_sysreg rn reg imm a w p | ||
25 | +@vldr_sysreg .... ... . a:1 . . . rn:4 ... . ... .. ....... \ | ||
26 | + reg=%vldr_sysreg imm=%imm7_0x4 &vldr_sysreg | ||
27 | + | ||
28 | +# P=0 W=0 is SEE "Related encodings", so split into two patterns | ||
29 | +VLDR_sysreg ---- 110 1 . . w:1 1 .... ... 0 111 11 ....... @vldr_sysreg p=1 | ||
30 | +VLDR_sysreg ---- 110 0 . . 1 1 .... ... 0 111 11 ....... @vldr_sysreg p=0 w=1 | ||
31 | +VSTR_sysreg ---- 110 1 . . w:1 0 .... ... 0 111 11 ....... @vldr_sysreg p=1 | ||
32 | +VSTR_sysreg ---- 110 0 . . 1 0 .... ... 0 111 11 ....... @vldr_sysreg p=0 w=1 | ||
33 | + | ||
34 | # We split the load/store multiple up into two patterns to avoid | ||
35 | # overlap with other insns in the "Advanced SIMD load/store and 64-bit move" | ||
36 | # grouping: | ||
37 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/target/arm/translate-vfp.c.inc | ||
40 | +++ b/target/arm/translate-vfp.c.inc | ||
41 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMSR_VMRS(DisasContext *s, arg_VMSR_VMRS *a) | ||
42 | return true; | ||
20 | } | 43 | } |
21 | 44 | ||
22 | static const TypeInfo palmetto_bmc_type = { | 45 | +static void fp_sysreg_to_memory(DisasContext *s, void *opaque, TCGv_i32 value) |
23 | @@ -XXX,XX +XXX,XX @@ static void ast2500_evb_class_init(ObjectClass *oc, void *data) | 46 | +{ |
24 | mc->no_floppy = 1; | 47 | + arg_vldr_sysreg *a = opaque; |
25 | mc->no_cdrom = 1; | 48 | + uint32_t offset = a->imm; |
26 | mc->no_parallel = 1; | 49 | + TCGv_i32 addr; |
27 | - mc->ignore_memory_transaction_failures = true; | 50 | + |
28 | } | 51 | + if (!a->a) { |
29 | 52 | + offset = - offset; | |
30 | static const TypeInfo ast2500_evb_type = { | 53 | + } |
31 | @@ -XXX,XX +XXX,XX @@ static void romulus_bmc_class_init(ObjectClass *oc, void *data) | 54 | + |
32 | mc->no_floppy = 1; | 55 | + addr = load_reg(s, a->rn); |
33 | mc->no_cdrom = 1; | 56 | + if (a->p) { |
34 | mc->no_parallel = 1; | 57 | + tcg_gen_addi_i32(addr, addr, offset); |
35 | - mc->ignore_memory_transaction_failures = true; | 58 | + } |
36 | } | 59 | + |
37 | 60 | + if (s->v8m_stackcheck && a->rn == 13 && a->w) { | |
38 | static const TypeInfo romulus_bmc_type = { | 61 | + gen_helper_v8m_stackcheck(cpu_env, addr); |
62 | + } | ||
63 | + | ||
64 | + gen_aa32_st_i32(s, value, addr, get_mem_index(s), | ||
65 | + MO_UL | MO_ALIGN | s->be_data); | ||
66 | + tcg_temp_free_i32(value); | ||
67 | + | ||
68 | + if (a->w) { | ||
69 | + /* writeback */ | ||
70 | + if (!a->p) { | ||
71 | + tcg_gen_addi_i32(addr, addr, offset); | ||
72 | + } | ||
73 | + store_reg(s, a->rn, addr); | ||
74 | + } else { | ||
75 | + tcg_temp_free_i32(addr); | ||
76 | + } | ||
77 | +} | ||
78 | + | ||
79 | +static TCGv_i32 memory_to_fp_sysreg(DisasContext *s, void *opaque) | ||
80 | +{ | ||
81 | + arg_vldr_sysreg *a = opaque; | ||
82 | + uint32_t offset = a->imm; | ||
83 | + TCGv_i32 addr; | ||
84 | + TCGv_i32 value = tcg_temp_new_i32(); | ||
85 | + | ||
86 | + if (!a->a) { | ||
87 | + offset = - offset; | ||
88 | + } | ||
89 | + | ||
90 | + addr = load_reg(s, a->rn); | ||
91 | + if (a->p) { | ||
92 | + tcg_gen_addi_i32(addr, addr, offset); | ||
93 | + } | ||
94 | + | ||
95 | + if (s->v8m_stackcheck && a->rn == 13 && a->w) { | ||
96 | + gen_helper_v8m_stackcheck(cpu_env, addr); | ||
97 | + } | ||
98 | + | ||
99 | + gen_aa32_ld_i32(s, value, addr, get_mem_index(s), | ||
100 | + MO_UL | MO_ALIGN | s->be_data); | ||
101 | + | ||
102 | + if (a->w) { | ||
103 | + /* writeback */ | ||
104 | + if (!a->p) { | ||
105 | + tcg_gen_addi_i32(addr, addr, offset); | ||
106 | + } | ||
107 | + store_reg(s, a->rn, addr); | ||
108 | + } else { | ||
109 | + tcg_temp_free_i32(addr); | ||
110 | + } | ||
111 | + return value; | ||
112 | +} | ||
113 | + | ||
114 | +static bool trans_VLDR_sysreg(DisasContext *s, arg_vldr_sysreg *a) | ||
115 | +{ | ||
116 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | ||
117 | + return false; | ||
118 | + } | ||
119 | + if (a->rn == 15) { | ||
120 | + return false; | ||
121 | + } | ||
122 | + return gen_M_fp_sysreg_write(s, a->reg, memory_to_fp_sysreg, a); | ||
123 | +} | ||
124 | + | ||
125 | +static bool trans_VSTR_sysreg(DisasContext *s, arg_vldr_sysreg *a) | ||
126 | +{ | ||
127 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | ||
128 | + return false; | ||
129 | + } | ||
130 | + if (a->rn == 15) { | ||
131 | + return false; | ||
132 | + } | ||
133 | + return gen_M_fp_sysreg_read(s, a->reg, fp_sysreg_to_memory, a); | ||
134 | +} | ||
135 | + | ||
136 | static bool trans_VMOV_half(DisasContext *s, arg_VMOV_single *a) | ||
137 | { | ||
138 | TCGv_i32 tmp; | ||
39 | -- | 139 | -- |
40 | 2.17.1 | 140 | 2.20.1 |
41 | 141 | ||
42 | 142 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | v8.1M defines a new FP system register FPSCR_nzcvqc; this behaves |
---|---|---|---|
2 | like the existing FPSCR, except that it reads and writes only bits | ||
3 | [31:27] of the FPSCR (the N, Z, C, V and QC flag bits). (Unlike the | ||
4 | FPSCR, the special case for Rt=15 of writing the CPSR.NZCV is not | ||
5 | permitted.) | ||
2 | 6 | ||
3 | From the "Physical Layer Simplified Specification Version 1.10" | 7 | Implement the register. Since we don't yet implement MVE, we handle |
4 | Chapter 7.3 "SPI Mode Transaction Packets" | 8 | the QC bit as RES0, with todo comments for where we will need to add |
5 | Table 57: "Commands and arguments" | 9 | support later. |
6 | 10 | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Acked-by: Alistair Francis <alistair.francis@wdc.com> | ||
9 | Message-id: 20180607180641.874-3-f4bug@amsat.org | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20201119215617.29887-11-peter.maydell@linaro.org | ||
12 | --- | 14 | --- |
13 | hw/sd/sd.c | 14 -------------- | 15 | target/arm/cpu.h | 13 +++++++++++++ |
14 | 1 file changed, 14 deletions(-) | 16 | target/arm/translate-vfp.c.inc | 27 +++++++++++++++++++++++++++ |
17 | 2 files changed, 40 insertions(+) | ||
15 | 18 | ||
16 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 19 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
17 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/sd/sd.c | 21 | --- a/target/arm/cpu.h |
19 | +++ b/hw/sd/sd.c | 22 | +++ b/target/arm/cpu.h |
20 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, SDRequest req) | 23 | @@ -XXX,XX +XXX,XX @@ void vfp_set_fpscr(CPUARMState *env, uint32_t val); |
21 | return sd_illegal; | 24 | #define FPCR_FZ (1 << 24) /* Flush-to-zero enable bit */ |
22 | 25 | #define FPCR_DN (1 << 25) /* Default NaN enable bit */ | |
23 | case 6: /* CMD6: SWITCH_FUNCTION */ | 26 | #define FPCR_QC (1 << 27) /* Cumulative saturation bit */ |
24 | - if (sd->spi) | 27 | +#define FPCR_V (1 << 28) /* FP overflow flag */ |
25 | - goto bad_cmd; | 28 | +#define FPCR_C (1 << 29) /* FP carry flag */ |
26 | switch (sd->mode) { | 29 | +#define FPCR_Z (1 << 30) /* FP zero flag */ |
27 | case sd_data_transfer_mode: | 30 | +#define FPCR_N (1 << 31) /* FP negative flag */ |
28 | sd_function_switch(sd, req.arg); | 31 | + |
29 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, SDRequest req) | 32 | +#define FPCR_NZCV_MASK (FPCR_N | FPCR_Z | FPCR_C | FPCR_V) |
30 | 33 | +#define FPCR_NZCVQC_MASK (FPCR_NZCV_MASK | FPCR_QC) | |
31 | /* Block write commands (Class 4) */ | 34 | |
32 | case 24: /* CMD24: WRITE_SINGLE_BLOCK */ | 35 | static inline uint32_t vfp_get_fpsr(CPUARMState *env) |
33 | - if (sd->spi) { | 36 | { |
34 | - goto unimplemented_spi_cmd; | 37 | @@ -XXX,XX +XXX,XX @@ enum arm_cpu_mode { |
35 | - } | 38 | #define ARM_VFP_FPEXC 8 |
36 | switch (sd->state) { | 39 | #define ARM_VFP_FPINST 9 |
37 | case sd_transfer_state: | 40 | #define ARM_VFP_FPINST2 10 |
38 | /* Writing in SPI mode not implemented. */ | 41 | +/* These ones are M-profile only */ |
39 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, SDRequest req) | 42 | +#define ARM_VFP_FPSCR_NZCVQC 2 |
43 | +#define ARM_VFP_VPR 12 | ||
44 | +#define ARM_VFP_P0 13 | ||
45 | +#define ARM_VFP_FPCXT_NS 14 | ||
46 | +#define ARM_VFP_FPCXT_S 15 | ||
47 | |||
48 | /* QEMU-internal value meaning "FPSCR, but we care only about NZCV" */ | ||
49 | #define QEMU_VFP_FPSCR_NZCV 0xffff | ||
50 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/target/arm/translate-vfp.c.inc | ||
53 | +++ b/target/arm/translate-vfp.c.inc | ||
54 | @@ -XXX,XX +XXX,XX @@ static FPSysRegCheckResult fp_sysreg_checks(DisasContext *s, int regno) | ||
55 | case ARM_VFP_FPSCR: | ||
56 | case QEMU_VFP_FPSCR_NZCV: | ||
40 | break; | 57 | break; |
41 | 58 | + case ARM_VFP_FPSCR_NZCVQC: | |
42 | case 25: /* CMD25: WRITE_MULTIPLE_BLOCK */ | 59 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { |
43 | - if (sd->spi) { | 60 | + return false; |
44 | - goto unimplemented_spi_cmd; | 61 | + } |
45 | - } | 62 | + break; |
46 | switch (sd->state) { | 63 | default: |
47 | case sd_transfer_state: | 64 | return FPSysRegCheckFailed; |
48 | /* Writing in SPI mode not implemented. */ | 65 | } |
49 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, SDRequest req) | 66 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, |
67 | tcg_temp_free_i32(tmp); | ||
68 | gen_lookup_tb(s); | ||
50 | break; | 69 | break; |
51 | 70 | + case ARM_VFP_FPSCR_NZCVQC: | |
52 | case 27: /* CMD27: PROGRAM_CSD */ | 71 | + { |
53 | - if (sd->spi) { | 72 | + TCGv_i32 fpscr; |
54 | - goto unimplemented_spi_cmd; | 73 | + tmp = loadfn(s, opaque); |
55 | - } | 74 | + /* |
56 | switch (sd->state) { | 75 | + * TODO: when we implement MVE, write the QC bit. |
57 | case sd_transfer_state: | 76 | + * For non-MVE, QC is RES0. |
58 | sd->state = sd_receivingdata_state; | 77 | + */ |
59 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, SDRequest req) | 78 | + tcg_gen_andi_i32(tmp, tmp, FPCR_NZCV_MASK); |
60 | 79 | + fpscr = load_cpu_field(vfp.xregs[ARM_VFP_FPSCR]); | |
61 | /* Lock card commands (Class 7) */ | 80 | + tcg_gen_andi_i32(fpscr, fpscr, ~FPCR_NZCV_MASK); |
62 | case 42: /* CMD42: LOCK_UNLOCK */ | 81 | + tcg_gen_or_i32(fpscr, fpscr, tmp); |
63 | - if (sd->spi) { | 82 | + store_cpu_field(fpscr, vfp.xregs[ARM_VFP_FPSCR]); |
64 | - goto unimplemented_spi_cmd; | 83 | + tcg_temp_free_i32(tmp); |
65 | - } | 84 | + break; |
66 | switch (sd->state) { | 85 | + } |
67 | case sd_transfer_state: | 86 | default: |
68 | sd->state = sd_receivingdata_state; | 87 | g_assert_not_reached(); |
88 | } | ||
89 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | ||
90 | gen_helper_vfp_get_fpscr(tmp, cpu_env); | ||
91 | storefn(s, opaque, tmp); | ||
92 | break; | ||
93 | + case ARM_VFP_FPSCR_NZCVQC: | ||
94 | + /* | ||
95 | + * TODO: MVE has a QC bit, which we probably won't store | ||
96 | + * in the xregs[] field. For non-MVE, where QC is RES0, | ||
97 | + * we can just fall through to the FPSCR_NZCV case. | ||
98 | + */ | ||
99 | case QEMU_VFP_FPSCR_NZCV: | ||
100 | /* | ||
101 | * Read just NZCV; this is a special case to avoid the | ||
69 | -- | 102 | -- |
70 | 2.17.1 | 103 | 2.20.1 |
71 | 104 | ||
72 | 105 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | We defined a constant name for the mask of NZCV bits in the FPCR/FPSCR |
---|---|---|---|
2 | in the previous commit; use it in a couple of places in existing code, | ||
3 | where we're masking out everything except NZCV for the "load to Rt=15 | ||
4 | sets CPSR.NZCV" special case. | ||
2 | 5 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
4 | Acked-by: David Gibson <david@gibson.dropbear.id.au> | ||
5 | Message-id: 20180606152128.449-5-f4bug@amsat.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20201119215617.29887-12-peter.maydell@linaro.org | ||
7 | --- | 9 | --- |
8 | hw/ppc/pnv_core.c | 4 ++-- | 10 | target/arm/translate-vfp.c.inc | 4 ++-- |
9 | 1 file changed, 2 insertions(+), 2 deletions(-) | 11 | 1 file changed, 2 insertions(+), 2 deletions(-) |
10 | 12 | ||
11 | diff --git a/hw/ppc/pnv_core.c b/hw/ppc/pnv_core.c | 13 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc |
12 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/ppc/pnv_core.c | 15 | --- a/target/arm/translate-vfp.c.inc |
14 | +++ b/hw/ppc/pnv_core.c | 16 | +++ b/target/arm/translate-vfp.c.inc |
15 | @@ -XXX,XX +XXX,XX @@ static uint64_t pnv_core_xscom_read(void *opaque, hwaddr addr, | 17 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, |
16 | val = 0x24f000000000000ull; | 18 | * helper call for the "VMRS to CPSR.NZCV" insn. |
19 | */ | ||
20 | tmp = load_cpu_field(vfp.xregs[ARM_VFP_FPSCR]); | ||
21 | - tcg_gen_andi_i32(tmp, tmp, 0xf0000000); | ||
22 | + tcg_gen_andi_i32(tmp, tmp, FPCR_NZCV_MASK); | ||
23 | storefn(s, opaque, tmp); | ||
17 | break; | 24 | break; |
18 | default: | 25 | default: |
19 | - qemu_log_mask(LOG_UNIMP, "Warning: reading reg=0x%" HWADDR_PRIx, | 26 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMSR_VMRS(DisasContext *s, arg_VMSR_VMRS *a) |
20 | + qemu_log_mask(LOG_UNIMP, "Warning: reading reg=0x%" HWADDR_PRIx "\n", | 27 | case ARM_VFP_FPSCR: |
21 | addr); | 28 | if (a->rt == 15) { |
22 | } | 29 | tmp = load_cpu_field(vfp.xregs[ARM_VFP_FPSCR]); |
23 | 30 | - tcg_gen_andi_i32(tmp, tmp, 0xf0000000); | |
24 | @@ -XXX,XX +XXX,XX @@ static uint64_t pnv_core_xscom_read(void *opaque, hwaddr addr, | 31 | + tcg_gen_andi_i32(tmp, tmp, FPCR_NZCV_MASK); |
25 | static void pnv_core_xscom_write(void *opaque, hwaddr addr, uint64_t val, | 32 | } else { |
26 | unsigned int width) | 33 | tmp = tcg_temp_new_i32(); |
27 | { | 34 | gen_helper_vfp_get_fpscr(tmp, cpu_env); |
28 | - qemu_log_mask(LOG_UNIMP, "Warning: writing to reg=0x%" HWADDR_PRIx, | ||
29 | + qemu_log_mask(LOG_UNIMP, "Warning: writing to reg=0x%" HWADDR_PRIx "\n", | ||
30 | addr); | ||
31 | } | ||
32 | |||
33 | -- | 35 | -- |
34 | 2.17.1 | 36 | 2.20.1 |
35 | 37 | ||
36 | 38 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | Factor out the code which handles M-profile lazy FP state preservation |
---|---|---|---|
2 | from full_vfp_access_check(); accesses to the FPCXT_NS register are | ||
3 | a special case which need to do just this part (corresponding in the | ||
4 | pseudocode to the PreserveFPState() function), and not the full | ||
5 | set of actions matching the pseudocode ExecuteFPCheck() which | ||
6 | normal FP instructions need to do. | ||
2 | 7 | ||
3 | The AST2500 EVB does not have an RTC but we can pretend that one is | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | plugged on the I2C bus header. | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Message-id: 20201119215617.29887-13-peter.maydell@linaro.org | ||
12 | --- | ||
13 | target/arm/translate-vfp.c.inc | 45 ++++++++++++++++++++-------------- | ||
14 | 1 file changed, 27 insertions(+), 18 deletions(-) | ||
5 | 15 | ||
6 | The romulus and witherspoon boards expects an Epson RX8900 I2C RTC but | 16 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc |
7 | a ds1338 is good enough for the basic features we need. | ||
8 | |||
9 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
10 | Reviewed-by: Andrew Jeffery <andrew@aj.id.au> | ||
11 | Message-id: 20180530064049.27976-4-clg@kaod.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | hw/arm/aspeed.c | 19 +++++++++++++++++++ | ||
15 | 1 file changed, 19 insertions(+) | ||
16 | |||
17 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/aspeed.c | 18 | --- a/target/arm/translate-vfp.c.inc |
20 | +++ b/hw/arm/aspeed.c | 19 | +++ b/target/arm/translate-vfp.c.inc |
21 | @@ -XXX,XX +XXX,XX @@ enum { | 20 | @@ -XXX,XX +XXX,XX @@ static inline long vfp_f16_offset(unsigned reg, bool top) |
22 | 21 | return offs; | |
23 | static void palmetto_bmc_i2c_init(AspeedBoardState *bmc); | ||
24 | static void ast2500_evb_i2c_init(AspeedBoardState *bmc); | ||
25 | +static void romulus_bmc_i2c_init(AspeedBoardState *bmc); | ||
26 | static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc); | ||
27 | |||
28 | static const AspeedBoardConfig aspeed_boards[] = { | ||
29 | @@ -XXX,XX +XXX,XX @@ static const AspeedBoardConfig aspeed_boards[] = { | ||
30 | .fmc_model = "n25q256a", | ||
31 | .spi_model = "mx66l1g45g", | ||
32 | .num_cs = 2, | ||
33 | + .i2c_init = romulus_bmc_i2c_init, | ||
34 | }, | ||
35 | [WITHERSPOON_BMC] = { | ||
36 | .soc_name = "ast2500-a1", | ||
37 | @@ -XXX,XX +XXX,XX @@ static void ast2500_evb_i2c_init(AspeedBoardState *bmc) | ||
38 | |||
39 | /* The AST2500 EVB expects a LM75 but a TMP105 is compatible */ | ||
40 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 7), "tmp105", 0x4d); | ||
41 | + | ||
42 | + /* The AST2500 EVB does not have an RTC. Let's pretend that one is | ||
43 | + * plugged on the I2C bus header */ | ||
44 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "ds1338", 0x32); | ||
45 | } | 22 | } |
46 | 23 | ||
47 | static void ast2500_evb_init(MachineState *machine) | 24 | +/* |
48 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo ast2500_evb_type = { | 25 | + * Generate code for M-profile lazy FP state preservation if needed; |
49 | .class_init = ast2500_evb_class_init, | 26 | + * this corresponds to the pseudocode PreserveFPState() function. |
50 | }; | 27 | + */ |
51 | 28 | +static void gen_preserve_fp_state(DisasContext *s) | |
52 | +static void romulus_bmc_i2c_init(AspeedBoardState *bmc) | ||
53 | +{ | 29 | +{ |
54 | + AspeedSoCState *soc = &bmc->soc; | 30 | + if (s->v7m_lspact) { |
55 | + | 31 | + /* |
56 | + /* The romulus board expects Epson RX8900 I2C RTC but a ds1338 is | 32 | + * Lazy state saving affects external memory and also the NVIC, |
57 | + * good enough */ | 33 | + * so we must mark it as an IO operation for icount (and cause |
58 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "ds1338", 0x32); | 34 | + * this to be the last insn in the TB). |
35 | + */ | ||
36 | + if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) { | ||
37 | + s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
38 | + gen_io_start(); | ||
39 | + } | ||
40 | + gen_helper_v7m_preserve_fp_state(cpu_env); | ||
41 | + /* | ||
42 | + * If the preserve_fp_state helper doesn't throw an exception | ||
43 | + * then it will clear LSPACT; we don't need to repeat this for | ||
44 | + * any further FP insns in this TB. | ||
45 | + */ | ||
46 | + s->v7m_lspact = false; | ||
47 | + } | ||
59 | +} | 48 | +} |
60 | + | 49 | + |
61 | static void romulus_bmc_init(MachineState *machine) | 50 | /* |
62 | { | 51 | * Check that VFP access is enabled. If it is, do the necessary |
63 | aspeed_board_init(machine, &aspeed_boards[ROMULUS_BMC]); | 52 | * M-profile lazy-FP handling and then return true. |
64 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | 53 | @@ -XXX,XX +XXX,XX @@ static bool full_vfp_access_check(DisasContext *s, bool ignore_vfp_enabled) |
65 | 54 | /* Handle M-profile lazy FP state mechanics */ | |
66 | /* The Witherspoon expects a TMP275 but a TMP105 is compatible */ | 55 | |
67 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 9), "tmp105", 0x4a); | 56 | /* Trigger lazy-state preservation if necessary */ |
68 | + | 57 | - if (s->v7m_lspact) { |
69 | + /* The witherspoon board expects Epson RX8900 I2C RTC but a ds1338 is | 58 | - /* |
70 | + * good enough */ | 59 | - * Lazy state saving affects external memory and also the NVIC, |
71 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "ds1338", 0x32); | 60 | - * so we must mark it as an IO operation for icount (and cause |
72 | } | 61 | - * this to be the last insn in the TB). |
73 | 62 | - */ | |
74 | static void witherspoon_bmc_init(MachineState *machine) | 63 | - if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) { |
64 | - s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
65 | - gen_io_start(); | ||
66 | - } | ||
67 | - gen_helper_v7m_preserve_fp_state(cpu_env); | ||
68 | - /* | ||
69 | - * If the preserve_fp_state helper doesn't throw an exception | ||
70 | - * then it will clear LSPACT; we don't need to repeat this for | ||
71 | - * any further FP insns in this TB. | ||
72 | - */ | ||
73 | - s->v7m_lspact = false; | ||
74 | - } | ||
75 | + gen_preserve_fp_state(s); | ||
76 | |||
77 | /* Update ownership of FP context: set FPCCR.S to match current state */ | ||
78 | if (s->v8m_fpccr_s_wrong) { | ||
75 | -- | 79 | -- |
76 | 2.17.1 | 80 | 2.20.1 |
77 | 81 | ||
78 | 82 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | Implement the new-in-v8.1M FPCXT_S floating point system register. |
---|---|---|---|
2 | This is for saving and restoring the secure floating point context, | ||
3 | and it reads and writes bits [27:0] from the FPSCR and the | ||
4 | CONTROL.SFPA bit in bit [31]. | ||
2 | 5 | ||
3 | The initial implementation is based on the Specs v1.10 (see a1bb27b1e98). | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20201119215617.29887-14-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/translate-vfp.c.inc | 58 ++++++++++++++++++++++++++++++++++ | ||
11 | 1 file changed, 58 insertions(+) | ||
4 | 12 | ||
5 | However the SCR is anouncing the card being v1.01. | 13 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc |
6 | |||
7 | The new chapters added in version 1.10 are: | ||
8 | |||
9 | 4.3.10 Switch function command | ||
10 | |||
11 | Switch function command (CMD6) 1 is used to switch or expand | ||
12 | memory card functions. [...] | ||
13 | This is a new feature, introduced in SD physical Layer | ||
14 | Specification Version 1.10. Therefore, cards that are | ||
15 | compatible with earlier versions of the spec do not support | ||
16 | it. The host shall check the "SD_SPEC" field in the SCR | ||
17 | register to recognize what version of the spec the card | ||
18 | complies with before using CMD6. It is mandatory for SD | ||
19 | memory card of Ver1.10 to support CMD6. | ||
20 | |||
21 | 4.3.11 High-Speed mode (25MB/sec interface speed) | ||
22 | |||
23 | Though the Rev 1.01 SD memory card supports up to 12.5MB/sec | ||
24 | interface speed, the speed of 25MB/sec is necessary to support | ||
25 | increasing performance needs of the host and because of memory | ||
26 | size which continues to grow. | ||
27 | To achieve 25MB/sec interface speed, clock rate is increased to | ||
28 | 50MHz and CLK/CMD/DAT signal timing and circuit conditions are | ||
29 | reconsidered and changed from Physical Layer Specification | ||
30 | Version 1.01. | ||
31 | |||
32 | 4.3.12 Command system (This chapter is newly added in version 1.10) | ||
33 | |||
34 | SD commands CMD34-37, CMD50, CMD57 are reserved for SD command | ||
35 | system expansion via the switch command. | ||
36 | [These commands] will be considered as illegal commands (as | ||
37 | defined in revision 1.01 of the SD physical layer specification). | ||
38 | |||
39 | The SWITCH_FUNCTION is implemented since the first commit, a1bb27b1e98. | ||
40 | |||
41 | The 25MB/sec High-Speed mode was already updated in d7ecb867529. | ||
42 | |||
43 | The current implementation does not implements CMD34-37, CMD50 and | ||
44 | CMD57, thus these commands already return ILLEGAL. | ||
45 | |||
46 | With this patch, the SCR register now matches the description of the header: | ||
47 | |||
48 | * SD Memory Card emulation as defined in the "SD Memory Card Physical | ||
49 | * layer specification, Version 1.10." | ||
50 | |||
51 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
52 | Message-id: 20180607180641.874-2-f4bug@amsat.org | ||
53 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
54 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
55 | --- | ||
56 | hw/sd/sd.c | 4 ++-- | ||
57 | 1 file changed, 2 insertions(+), 2 deletions(-) | ||
58 | |||
59 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | ||
60 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
61 | --- a/hw/sd/sd.c | 15 | --- a/target/arm/translate-vfp.c.inc |
62 | +++ b/hw/sd/sd.c | 16 | +++ b/target/arm/translate-vfp.c.inc |
63 | @@ -XXX,XX +XXX,XX @@ static void sd_ocr_powerup(void *opaque) | 17 | @@ -XXX,XX +XXX,XX @@ static FPSysRegCheckResult fp_sysreg_checks(DisasContext *s, int regno) |
64 | 18 | return false; | |
65 | static void sd_set_scr(SDState *sd) | 19 | } |
66 | { | 20 | break; |
67 | - sd->scr[0] = (0 << 4) /* SCR version 1.0 */ | 21 | + case ARM_VFP_FPCXT_S: |
68 | - | 0; /* Spec Versions 1.0 and 1.01 */ | 22 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { |
69 | + sd->scr[0] = (0 << 4) /* SCR structure version 1.0 */ | 23 | + return false; |
70 | + | 1; /* Spec Version 1.10 */ | 24 | + } |
71 | sd->scr[1] = (2 << 4) /* SDSC Card (Security Version 1.01) */ | 25 | + if (!s->v8m_secure) { |
72 | | 0b0101; /* 1-bit or 4-bit width bus modes */ | 26 | + return false; |
73 | sd->scr[2] = 0x00; /* Extended Security is not supported. */ | 27 | + } |
28 | + break; | ||
29 | default: | ||
30 | return FPSysRegCheckFailed; | ||
31 | } | ||
32 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
33 | tcg_temp_free_i32(tmp); | ||
34 | break; | ||
35 | } | ||
36 | + case ARM_VFP_FPCXT_S: | ||
37 | + { | ||
38 | + TCGv_i32 sfpa, control, fpscr; | ||
39 | + /* Set FPSCR[27:0] and CONTROL.SFPA from value */ | ||
40 | + tmp = loadfn(s, opaque); | ||
41 | + sfpa = tcg_temp_new_i32(); | ||
42 | + tcg_gen_shri_i32(sfpa, tmp, 31); | ||
43 | + control = load_cpu_field(v7m.control[M_REG_S]); | ||
44 | + tcg_gen_deposit_i32(control, control, sfpa, | ||
45 | + R_V7M_CONTROL_SFPA_SHIFT, 1); | ||
46 | + store_cpu_field(control, v7m.control[M_REG_S]); | ||
47 | + fpscr = load_cpu_field(vfp.xregs[ARM_VFP_FPSCR]); | ||
48 | + tcg_gen_andi_i32(fpscr, fpscr, FPCR_NZCV_MASK); | ||
49 | + tcg_gen_andi_i32(tmp, tmp, ~FPCR_NZCV_MASK); | ||
50 | + tcg_gen_or_i32(fpscr, fpscr, tmp); | ||
51 | + store_cpu_field(fpscr, vfp.xregs[ARM_VFP_FPSCR]); | ||
52 | + tcg_temp_free_i32(tmp); | ||
53 | + tcg_temp_free_i32(sfpa); | ||
54 | + break; | ||
55 | + } | ||
56 | default: | ||
57 | g_assert_not_reached(); | ||
58 | } | ||
59 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | ||
60 | tcg_gen_andi_i32(tmp, tmp, FPCR_NZCV_MASK); | ||
61 | storefn(s, opaque, tmp); | ||
62 | break; | ||
63 | + case ARM_VFP_FPCXT_S: | ||
64 | + { | ||
65 | + TCGv_i32 control, sfpa, fpscr; | ||
66 | + /* Bits [27:0] from FPSCR, bit [31] from CONTROL.SFPA */ | ||
67 | + tmp = tcg_temp_new_i32(); | ||
68 | + sfpa = tcg_temp_new_i32(); | ||
69 | + gen_helper_vfp_get_fpscr(tmp, cpu_env); | ||
70 | + tcg_gen_andi_i32(tmp, tmp, ~FPCR_NZCV_MASK); | ||
71 | + control = load_cpu_field(v7m.control[M_REG_S]); | ||
72 | + tcg_gen_andi_i32(sfpa, control, R_V7M_CONTROL_SFPA_MASK); | ||
73 | + tcg_gen_shli_i32(sfpa, sfpa, 31 - R_V7M_CONTROL_SFPA_SHIFT); | ||
74 | + tcg_gen_or_i32(tmp, tmp, sfpa); | ||
75 | + tcg_temp_free_i32(sfpa); | ||
76 | + /* | ||
77 | + * Store result before updating FPSCR etc, in case | ||
78 | + * it is a memory write which causes an exception. | ||
79 | + */ | ||
80 | + storefn(s, opaque, tmp); | ||
81 | + /* | ||
82 | + * Now we must reset FPSCR from FPDSCR_NS, and clear | ||
83 | + * CONTROL.SFPA; so we'll end the TB here. | ||
84 | + */ | ||
85 | + tcg_gen_andi_i32(control, control, ~R_V7M_CONTROL_SFPA_MASK); | ||
86 | + store_cpu_field(control, v7m.control[M_REG_S]); | ||
87 | + fpscr = load_cpu_field(v7m.fpdscr[M_REG_NS]); | ||
88 | + gen_helper_vfp_set_fpscr(cpu_env, fpscr); | ||
89 | + tcg_temp_free_i32(fpscr); | ||
90 | + gen_lookup_tb(s); | ||
91 | + break; | ||
92 | + } | ||
93 | default: | ||
94 | g_assert_not_reached(); | ||
95 | } | ||
74 | -- | 96 | -- |
75 | 2.17.1 | 97 | 2.20.1 |
76 | 98 | ||
77 | 99 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | The FPDSCR register has a similar layout to the FPSCR. In v8.1M it |
---|---|---|---|
2 | gains new fields FZ16 (if half-precision floating point is supported) | ||
3 | and LTPSIZE (always reads as 4). Update the reset value and the code | ||
4 | that handles writes to this register accordingly. | ||
2 | 5 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
4 | Message-id: 20180606152128.449-11-f4bug@amsat.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20201119215617.29887-16-peter.maydell@linaro.org | ||
6 | --- | 9 | --- |
7 | target/riscv/op_helper.c | 6 ++++-- | 10 | target/arm/cpu.h | 5 +++++ |
8 | 1 file changed, 4 insertions(+), 2 deletions(-) | 11 | hw/intc/armv7m_nvic.c | 9 ++++++++- |
12 | target/arm/cpu.c | 3 +++ | ||
13 | 3 files changed, 16 insertions(+), 1 deletion(-) | ||
9 | 14 | ||
10 | diff --git a/target/riscv/op_helper.c b/target/riscv/op_helper.c | 15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
11 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/target/riscv/op_helper.c | 17 | --- a/target/arm/cpu.h |
13 | +++ b/target/riscv/op_helper.c | 18 | +++ b/target/arm/cpu.h |
14 | @@ -XXX,XX +XXX,XX @@ void csr_write_helper(CPURISCVState *env, target_ulong val_to_write, | 19 | @@ -XXX,XX +XXX,XX @@ void vfp_set_fpscr(CPUARMState *env, uint32_t val); |
15 | if ((val_to_write & 3) == 0) { | 20 | #define FPCR_IXE (1 << 12) /* Inexact exception trap enable */ |
16 | env->stvec = val_to_write >> 2 << 2; | 21 | #define FPCR_IDE (1 << 15) /* Input Denormal exception trap enable */ |
17 | } else { | 22 | #define FPCR_FZ16 (1 << 19) /* ARMv8.2+, FP16 flush-to-zero */ |
18 | - qemu_log_mask(LOG_UNIMP, "CSR_STVEC: vectored traps not supported"); | 23 | +#define FPCR_RMODE_MASK (3 << 22) /* Rounding mode */ |
19 | + qemu_log_mask(LOG_UNIMP, | 24 | #define FPCR_FZ (1 << 24) /* Flush-to-zero enable bit */ |
20 | + "CSR_STVEC: vectored traps not supported\n"); | 25 | #define FPCR_DN (1 << 25) /* Default NaN enable bit */ |
26 | +#define FPCR_AHP (1 << 26) /* Alternative half-precision */ | ||
27 | #define FPCR_QC (1 << 27) /* Cumulative saturation bit */ | ||
28 | #define FPCR_V (1 << 28) /* FP overflow flag */ | ||
29 | #define FPCR_C (1 << 29) /* FP carry flag */ | ||
30 | #define FPCR_Z (1 << 30) /* FP zero flag */ | ||
31 | #define FPCR_N (1 << 31) /* FP negative flag */ | ||
32 | |||
33 | +#define FPCR_LTPSIZE_SHIFT 16 /* LTPSIZE, M-profile only */ | ||
34 | +#define FPCR_LTPSIZE_MASK (7 << FPCR_LTPSIZE_SHIFT) | ||
35 | + | ||
36 | #define FPCR_NZCV_MASK (FPCR_N | FPCR_Z | FPCR_C | FPCR_V) | ||
37 | #define FPCR_NZCVQC_MASK (FPCR_NZCV_MASK | FPCR_QC) | ||
38 | |||
39 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/hw/intc/armv7m_nvic.c | ||
42 | +++ b/hw/intc/armv7m_nvic.c | ||
43 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
44 | break; | ||
45 | case 0xf3c: /* FPDSCR */ | ||
46 | if (cpu_isar_feature(aa32_vfp_simd, cpu)) { | ||
47 | - value &= 0x07c00000; | ||
48 | + uint32_t mask = FPCR_AHP | FPCR_DN | FPCR_FZ | FPCR_RMODE_MASK; | ||
49 | + if (cpu_isar_feature(any_fp16, cpu)) { | ||
50 | + mask |= FPCR_FZ16; | ||
51 | + } | ||
52 | + value &= mask; | ||
53 | + if (cpu_isar_feature(aa32_lob, cpu)) { | ||
54 | + value |= 4 << FPCR_LTPSIZE_SHIFT; | ||
55 | + } | ||
56 | cpu->env.v7m.fpdscr[attrs.secure] = value; | ||
21 | } | 57 | } |
22 | break; | 58 | break; |
23 | case CSR_SCOUNTEREN: | 59 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
24 | @@ -XXX,XX +XXX,XX @@ void csr_write_helper(CPURISCVState *env, target_ulong val_to_write, | 60 | index XXXXXXX..XXXXXXX 100644 |
25 | if ((val_to_write & 3) == 0) { | 61 | --- a/target/arm/cpu.c |
26 | env->mtvec = val_to_write >> 2 << 2; | 62 | +++ b/target/arm/cpu.c |
27 | } else { | 63 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) |
28 | - qemu_log_mask(LOG_UNIMP, "CSR_MTVEC: vectored traps not supported"); | 64 | * always reset to 4. |
29 | + qemu_log_mask(LOG_UNIMP, | 65 | */ |
30 | + "CSR_MTVEC: vectored traps not supported\n"); | 66 | env->v7m.ltpsize = 4; |
67 | + /* The LTPSIZE field in FPDSCR is constant and reads as 4. */ | ||
68 | + env->v7m.fpdscr[M_REG_NS] = 4 << FPCR_LTPSIZE_SHIFT; | ||
69 | + env->v7m.fpdscr[M_REG_S] = 4 << FPCR_LTPSIZE_SHIFT; | ||
31 | } | 70 | } |
32 | break; | 71 | |
33 | case CSR_MCOUNTEREN: | 72 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { |
34 | -- | 73 | -- |
35 | 2.17.1 | 74 | 2.20.1 |
36 | 75 | ||
37 | 76 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | In v8.0M, on exception entry the registers R0-R3, R12, APSR and EPSR |
---|---|---|---|
2 | are zeroed for an exception taken to Non-secure state; for an | ||
3 | exception taken to Secure state they become UNKNOWN, and we chose to | ||
4 | leave them at their previous values. | ||
2 | 5 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | In v8.1M the behaviour is specified more tightly and these registers |
4 | Message-id: 20180606152128.449-8-f4bug@amsat.org | 7 | are always zeroed regardless of the security state that the exception |
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | targets (see rule R_KPZV). Implement this. |
9 | |||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20201119215617.29887-17-peter.maydell@linaro.org | ||
7 | --- | 13 | --- |
8 | hw/arm/stellaris.c | 11 ++++++----- | 14 | target/arm/m_helper.c | 16 ++++++++++++---- |
9 | 1 file changed, 6 insertions(+), 5 deletions(-) | 15 | 1 file changed, 12 insertions(+), 4 deletions(-) |
10 | 16 | ||
11 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | 17 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c |
12 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/arm/stellaris.c | 19 | --- a/target/arm/m_helper.c |
14 | +++ b/hw/arm/stellaris.c | 20 | +++ b/target/arm/m_helper.c |
15 | @@ -XXX,XX +XXX,XX @@ static uint64_t gptm_read(void *opaque, hwaddr offset, | 21 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, |
16 | return s->rtc; | 22 | * Clear registers if necessary to prevent non-secure exception |
17 | } | 23 | * code being able to see register values from secure code. |
18 | qemu_log_mask(LOG_UNIMP, | 24 | * Where register values become architecturally UNKNOWN we leave |
19 | - "GPTM: read of TAR but timer read not supported"); | 25 | - * them with their previous values. |
20 | + "GPTM: read of TAR but timer read not supported\n"); | 26 | + * them with their previous values. v8.1M is tighter than v8.0M |
21 | return 0; | 27 | + * here and always zeroes the caller-saved registers regardless |
22 | case 0x4c: /* TBR */ | 28 | + * of the security state the exception is targeting. |
23 | qemu_log_mask(LOG_UNIMP, | 29 | */ |
24 | - "GPTM: read of TBR but timer read not supported"); | 30 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { |
25 | + "GPTM: read of TBR but timer read not supported\n"); | 31 | - if (!targets_secure) { |
26 | return 0; | 32 | + if (!targets_secure || arm_feature(env, ARM_FEATURE_V8_1M)) { |
27 | default: | 33 | /* |
28 | qemu_log_mask(LOG_GUEST_ERROR, | 34 | * Always clear the caller-saved registers (they have been |
29 | @@ -XXX,XX +XXX,XX @@ static void stellaris_i2c_write(void *opaque, hwaddr offset, | 35 | * pushed to the stack earlier in v7m_push_stack()). |
30 | break; | 36 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, |
31 | case 0x20: /* MCR */ | 37 | * v7m_push_callee_stack()). |
32 | if (value & 1) { | 38 | */ |
33 | - qemu_log_mask(LOG_UNIMP, "stellaris_i2c: Loopback not implemented"); | 39 | int i; |
34 | + qemu_log_mask(LOG_UNIMP, | 40 | + /* |
35 | + "stellaris_i2c: Loopback not implemented\n"); | 41 | + * r4..r11 are callee-saves, zero only if background |
36 | } | 42 | + * state was Secure (EXCRET.S == 1) and exception |
37 | if (value & 0x20) { | 43 | + * targets Non-secure state |
38 | qemu_log_mask(LOG_UNIMP, | 44 | + */ |
39 | - "stellaris_i2c: Slave mode not implemented"); | 45 | + bool zero_callee_saves = !targets_secure && |
40 | + "stellaris_i2c: Slave mode not implemented\n"); | 46 | + (lr & R_V7M_EXCRET_S_MASK); |
41 | } | 47 | |
42 | s->mcr = value & 0x31; | 48 | for (i = 0; i < 13; i++) { |
43 | break; | 49 | - /* r4..r11 are callee-saves, zero only if EXCRET.S == 1 */ |
44 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_write(void *opaque, hwaddr offset, | 50 | - if (i < 4 || i > 11 || (lr & R_V7M_EXCRET_S_MASK)) { |
45 | s->sspri = value; | 51 | + if (i < 4 || i > 11 || zero_callee_saves) { |
46 | break; | 52 | env->regs[i] = 0; |
47 | case 0x28: /* PSSI */ | 53 | } |
48 | - qemu_log_mask(LOG_UNIMP, "ADC: sample initiate unimplemented"); | 54 | } |
49 | + qemu_log_mask(LOG_UNIMP, "ADC: sample initiate unimplemented\n"); | ||
50 | break; | ||
51 | case 0x30: /* SAC */ | ||
52 | s->sac = value; | ||
53 | -- | 55 | -- |
54 | 2.17.1 | 56 | 2.20.1 |
55 | 57 | ||
56 | 58 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | In v8.1M, vector table fetch failures don't set HFSR.FORCED (see rule |
---|---|---|---|
2 | R_LLRP). (In previous versions of the architecture this was either | ||
3 | required or IMPDEF.) | ||
2 | 4 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
4 | Reviewed-by: Laurent Vivier <laurent@vivier.eu> | ||
5 | Message-id: 20180606152128.449-10-f4bug@amsat.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20201119215617.29887-18-peter.maydell@linaro.org | ||
7 | --- | 8 | --- |
8 | target/m68k/translate.c | 2 +- | 9 | target/arm/m_helper.c | 6 +++++- |
9 | 1 file changed, 1 insertion(+), 1 deletion(-) | 10 | 1 file changed, 5 insertions(+), 1 deletion(-) |
10 | 11 | ||
11 | diff --git a/target/m68k/translate.c b/target/m68k/translate.c | 12 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c |
12 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/m68k/translate.c | 14 | --- a/target/arm/m_helper.c |
14 | +++ b/target/m68k/translate.c | 15 | +++ b/target/arm/m_helper.c |
15 | @@ -XXX,XX +XXX,XX @@ DISAS_INSN(undef) | 16 | @@ -XXX,XX +XXX,XX @@ load_fail: |
16 | /* ??? This is both instructions that are as yet unimplemented | 17 | * The HardFault is Secure if BFHFNMINS is 0 (meaning that all HFs are |
17 | for the 680x0 series, as well as those that are implemented | 18 | * secure); otherwise it targets the same security state as the |
18 | but actually illegal for CPU32 or pre-68020. */ | 19 | * underlying exception. |
19 | - qemu_log_mask(LOG_UNIMP, "Illegal instruction: %04x @ %08x", | 20 | + * In v8.1M HardFaults from vector table fetch fails don't set FORCED. |
20 | + qemu_log_mask(LOG_UNIMP, "Illegal instruction: %04x @ %08x\n", | 21 | */ |
21 | insn, s->insn_pc); | 22 | if (!(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { |
22 | gen_exception(s, s->insn_pc, EXCP_UNSUPPORTED); | 23 | exc_secure = true; |
24 | } | ||
25 | - env->v7m.hfsr |= R_V7M_HFSR_VECTTBL_MASK | R_V7M_HFSR_FORCED_MASK; | ||
26 | + env->v7m.hfsr |= R_V7M_HFSR_VECTTBL_MASK; | ||
27 | + if (!arm_feature(env, ARM_FEATURE_V8_1M)) { | ||
28 | + env->v7m.hfsr |= R_V7M_HFSR_FORCED_MASK; | ||
29 | + } | ||
30 | armv7m_nvic_set_pending_derived(env->nvic, ARMV7M_EXCP_HARD, exc_secure); | ||
31 | return false; | ||
23 | } | 32 | } |
24 | -- | 33 | -- |
25 | 2.17.1 | 34 | 2.20.1 |
26 | 35 | ||
27 | 36 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | In v8.1M a REVIDR register is defined, which is at address 0xe00ecfc |
---|---|---|---|
2 | and is a read-only IMPDEF register providing implementation specific | ||
3 | minor revision information, like the v8A REVIDR_EL1. Implement this. | ||
2 | 4 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
4 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
5 | Message-id: 20180606152128.449-4-f4bug@amsat.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20201119215617.29887-19-peter.maydell@linaro.org | ||
7 | --- | 8 | --- |
8 | hw/display/xlnx_dp.c | 4 +++- | 9 | hw/intc/armv7m_nvic.c | 5 +++++ |
9 | 1 file changed, 3 insertions(+), 1 deletion(-) | 10 | 1 file changed, 5 insertions(+) |
10 | 11 | ||
11 | diff --git a/hw/display/xlnx_dp.c b/hw/display/xlnx_dp.c | 12 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c |
12 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/display/xlnx_dp.c | 14 | --- a/hw/intc/armv7m_nvic.c |
14 | +++ b/hw/display/xlnx_dp.c | 15 | +++ b/hw/intc/armv7m_nvic.c |
15 | @@ -XXX,XX +XXX,XX @@ static void xlnx_dp_avbufm_write(void *opaque, hwaddr offset, uint64_t value, | 16 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) |
16 | case AV_BUF_STC_SNAPSHOT1: | 17 | } |
17 | case AV_BUF_HCOUNT_VCOUNT_INT0: | 18 | return val; |
18 | case AV_BUF_HCOUNT_VCOUNT_INT1: | 19 | } |
19 | - qemu_log_mask(LOG_UNIMP, "avbufm: unimplmented"); | 20 | + case 0xcfc: |
20 | + qemu_log_mask(LOG_UNIMP, "avbufm: unimplemented register 0x%04" | 21 | + if (!arm_feature(&cpu->env, ARM_FEATURE_V8_1M)) { |
21 | + PRIx64 "\n", | 22 | + goto bad_offset; |
22 | + offset << 2); | 23 | + } |
23 | break; | 24 | + return cpu->revidr; |
24 | default: | 25 | case 0xd00: /* CPUID Base. */ |
25 | s->avbufm_registers[offset] = value; | 26 | return cpu->midr; |
27 | case 0xd04: /* Interrupt Control State (ICSR) */ | ||
26 | -- | 28 | -- |
27 | 2.17.1 | 29 | 2.20.1 |
28 | 30 | ||
29 | 31 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | In v8.1M a new exception return check is added which may cause a NOCP |
---|---|---|---|
2 | UsageFault (see rule R_XLTP): before we clear s0..s15 and the FPSCR | ||
3 | we must check whether access to CP10 from the Security state of the | ||
4 | returning exception is disabled; if it is then we must take a fault. | ||
2 | 5 | ||
3 | Based on the multicast hash calculation of the FTGMAC100 Linux driver. | 6 | (Note that for our implementation CPPWR is always RAZ/WI and so can |
7 | never cause CP10 accesses to fail.) | ||
4 | 8 | ||
5 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 9 | The other v8.1M change to this register-clearing code is that if MVE |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 10 | is implemented VPR must also be cleared, so add a TODO comment to |
7 | Message-id: 20180530061711.23673-4-clg@kaod.org | 11 | that effect. |
12 | |||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20201119215617.29887-20-peter.maydell@linaro.org | ||
9 | --- | 16 | --- |
10 | hw/net/ftgmac100.c | 4 ++-- | 17 | target/arm/m_helper.c | 22 +++++++++++++++++++++- |
11 | 1 file changed, 2 insertions(+), 2 deletions(-) | 18 | 1 file changed, 21 insertions(+), 1 deletion(-) |
12 | 19 | ||
13 | diff --git a/hw/net/ftgmac100.c b/hw/net/ftgmac100.c | 20 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c |
14 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/net/ftgmac100.c | 22 | --- a/target/arm/m_helper.c |
16 | +++ b/hw/net/ftgmac100.c | 23 | +++ b/target/arm/m_helper.c |
17 | @@ -XXX,XX +XXX,XX @@ static int ftgmac100_filter(FTGMAC100State *s, const uint8_t *buf, size_t len) | 24 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) |
18 | return 0; | 25 | v7m_exception_taken(cpu, excret, true, false); |
19 | } | 26 | return; |
20 | 27 | } else { | |
21 | - /* TODO: this does not seem to work for ftgmac100 */ | 28 | - /* Clear s0..s15 and FPSCR */ |
22 | - mcast_idx = net_crc32(buf, ETH_ALEN) >> 26; | 29 | + if (arm_feature(env, ARM_FEATURE_V8_1M)) { |
23 | + mcast_idx = net_crc32_le(buf, ETH_ALEN); | 30 | + /* v8.1M adds this NOCP check */ |
24 | + mcast_idx = (~(mcast_idx >> 2)) & 0x3f; | 31 | + bool nsacr_pass = exc_secure || |
25 | if (!(s->math[mcast_idx / 32] & (1 << (mcast_idx % 32)))) { | 32 | + extract32(env->v7m.nsacr, 10, 1); |
26 | return 0; | 33 | + bool cpacr_pass = v7m_cpacr_pass(env, exc_secure, true); |
27 | } | 34 | + if (!nsacr_pass) { |
35 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, true); | ||
36 | + env->v7m.cfsr[M_REG_S] |= R_V7M_CFSR_NOCP_MASK; | ||
37 | + qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on existing " | ||
38 | + "stackframe: NSACR prevents clearing FPU registers\n"); | ||
39 | + v7m_exception_taken(cpu, excret, true, false); | ||
40 | + } else if (!cpacr_pass) { | ||
41 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, | ||
42 | + exc_secure); | ||
43 | + env->v7m.cfsr[exc_secure] |= R_V7M_CFSR_NOCP_MASK; | ||
44 | + qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on existing " | ||
45 | + "stackframe: CPACR prevents clearing FPU registers\n"); | ||
46 | + v7m_exception_taken(cpu, excret, true, false); | ||
47 | + } | ||
48 | + } | ||
49 | + /* Clear s0..s15 and FPSCR; TODO also VPR when MVE is implemented */ | ||
50 | int i; | ||
51 | |||
52 | for (i = 0; i < 16; i += 2) { | ||
28 | -- | 53 | -- |
29 | 2.17.1 | 54 | 2.20.1 |
30 | 55 | ||
31 | 56 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | v8.1M adds new encodings of VLLDM and VLSTM (where bit 7 is set). |
---|---|---|---|
2 | The only difference is that: | ||
3 | * the old T1 encodings UNDEF if the implementation implements 32 | ||
4 | Dregs (this is currently architecturally impossible for M-profile) | ||
5 | * the new T2 encodings have the implementation-defined option to | ||
6 | read from memory (discarding the data) or write UNKNOWN values to | ||
7 | memory for the stack slots that would be D16-D31 | ||
2 | 8 | ||
3 | As of this commit, the Spec v1 is not working, and all controllers | 9 | We choose not to make those accesses, so for us the two |
4 | expect the cards to be conformant to Spec v2. | 10 | instructions behave identically assuming they don't UNDEF. |
5 | 11 | ||
6 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
8 | Message-id: 20180607180641.874-4-f4bug@amsat.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20201119215617.29887-21-peter.maydell@linaro.org | ||
10 | --- | 15 | --- |
11 | include/hw/sd/sd.h | 5 +++++ | 16 | target/arm/m-nocp.decode | 2 +- |
12 | hw/sd/sd.c | 23 ++++++++++++++++++++--- | 17 | target/arm/translate-vfp.c.inc | 25 +++++++++++++++++++++++++ |
13 | 2 files changed, 25 insertions(+), 3 deletions(-) | 18 | 2 files changed, 26 insertions(+), 1 deletion(-) |
14 | 19 | ||
15 | diff --git a/include/hw/sd/sd.h b/include/hw/sd/sd.h | 20 | diff --git a/target/arm/m-nocp.decode b/target/arm/m-nocp.decode |
16 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/sd/sd.h | 22 | --- a/target/arm/m-nocp.decode |
18 | +++ b/include/hw/sd/sd.h | 23 | +++ b/target/arm/m-nocp.decode |
19 | @@ -XXX,XX +XXX,XX @@ | 24 | @@ -XXX,XX +XXX,XX @@ |
20 | #define APP_CMD (1 << 5) | 25 | |
21 | #define AKE_SEQ_ERROR (1 << 3) | 26 | { |
22 | 27 | # Special cases which do not take an early NOCP: VLLDM and VLSTM | |
23 | +enum SDPhySpecificationVersion { | 28 | - VLLDM_VLSTM 1110 1100 001 l:1 rn:4 0000 1010 0000 0000 |
24 | + SD_PHY_SPECv1_10_VERS = 1, | 29 | + VLLDM_VLSTM 1110 1100 001 l:1 rn:4 0000 1010 op:1 000 0000 |
25 | + SD_PHY_SPECv2_00_VERS = 2, | 30 | # VSCCLRM (new in v8.1M) is similar: |
26 | +}; | 31 | VSCCLRM 1110 1100 1.01 1111 .... 1011 imm:7 0 vd=%vd_dp size=3 |
32 | VSCCLRM 1110 1100 1.01 1111 .... 1010 imm:8 vd=%vd_sp size=2 | ||
33 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/arm/translate-vfp.c.inc | ||
36 | +++ b/target/arm/translate-vfp.c.inc | ||
37 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLLDM_VLSTM(DisasContext *s, arg_VLLDM_VLSTM *a) | ||
38 | !arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
39 | return false; | ||
40 | } | ||
27 | + | 41 | + |
28 | typedef enum { | 42 | + if (a->op) { |
29 | SD_VOLTAGE_0_4V = 400, /* currently not supported */ | 43 | + /* |
30 | SD_VOLTAGE_1_8V = 1800, | 44 | + * T2 encoding ({D0-D31} reglist): v8.1M and up. We choose not |
31 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 45 | + * to take the IMPDEF option to make memory accesses to the stack |
32 | index XXXXXXX..XXXXXXX 100644 | 46 | + * slots that correspond to the D16-D31 registers (discarding |
33 | --- a/hw/sd/sd.c | 47 | + * read data and writing UNKNOWN values), so for us the T2 |
34 | +++ b/hw/sd/sd.c | 48 | + * encoding behaves identically to the T1 encoding. |
35 | @@ -XXX,XX +XXX,XX @@ | 49 | + */ |
36 | /* | 50 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { |
37 | * SD Memory Card emulation as defined in the "SD Memory Card Physical | 51 | + return false; |
38 | - * layer specification, Version 1.10." | 52 | + } |
39 | + * layer specification, Version 2.00." | ||
40 | * | ||
41 | * Copyright (c) 2006 Andrzej Zaborowski <balrog@zabor.org> | ||
42 | * Copyright (c) 2007 CodeSourcery | ||
43 | + * Copyright (c) 2018 Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
44 | * | ||
45 | * Redistribution and use in source and binary forms, with or without | ||
46 | * modification, are permitted provided that the following conditions | ||
47 | @@ -XXX,XX +XXX,XX @@ struct SDState { | ||
48 | uint8_t sd_status[64]; | ||
49 | |||
50 | /* Configurable properties */ | ||
51 | + uint8_t spec_version; | ||
52 | BlockBackend *blk; | ||
53 | bool spi; | ||
54 | |||
55 | @@ -XXX,XX +XXX,XX @@ static void sd_ocr_powerup(void *opaque) | ||
56 | |||
57 | static void sd_set_scr(SDState *sd) | ||
58 | { | ||
59 | - sd->scr[0] = (0 << 4) /* SCR structure version 1.0 */ | ||
60 | - | 1; /* Spec Version 1.10 */ | ||
61 | + sd->scr[0] = 0 << 4; /* SCR structure version 1.0 */ | ||
62 | + if (sd->spec_version == SD_PHY_SPECv1_10_VERS) { | ||
63 | + sd->scr[0] |= 1; /* Spec Version 1.10 */ | ||
64 | + } else { | 53 | + } else { |
65 | + sd->scr[0] |= 2; /* Spec Version 2.00 */ | 54 | + /* |
66 | + } | 55 | + * T1 encoding ({D0-D15} reglist); undef if we have 32 Dregs. |
67 | sd->scr[1] = (2 << 4) /* SDSC Card (Security Version 1.01) */ | 56 | + * This is currently architecturally impossible, but we add the |
68 | | 0b0101; /* 1-bit or 4-bit width bus modes */ | 57 | + * check to stay in line with the pseudocode. Note that we must |
69 | sd->scr[2] = 0x00; /* Extended Security is not supported. */ | 58 | + * emit code for the UNDEF so it takes precedence over the NOCP. |
70 | @@ -XXX,XX +XXX,XX @@ static void sd_realize(DeviceState *dev, Error **errp) | 59 | + */ |
71 | 60 | + if (dc_isar_feature(aa32_simd_r32, s)) { | |
72 | sd->proto_name = sd->spi ? "SPI" : "SD"; | 61 | + unallocated_encoding(s); |
73 | 62 | + return true; | |
74 | + switch (sd->spec_version) { | 63 | + } |
75 | + case SD_PHY_SPECv1_10_VERS | ||
76 | + ... SD_PHY_SPECv2_00_VERS: | ||
77 | + break; | ||
78 | + default: | ||
79 | + error_setg(errp, "Invalid SD card Spec version: %u", sd->spec_version); | ||
80 | + return; | ||
81 | + } | 64 | + } |
82 | + | 65 | + |
83 | if (sd->blk && blk_is_read_only(sd->blk)) { | 66 | /* |
84 | error_setg(errp, "Cannot use read-only drive as SD card"); | 67 | * If not secure, UNDEF. We must emit code for this |
85 | return; | 68 | * rather than returning false so that this takes |
86 | @@ -XXX,XX +XXX,XX @@ static void sd_realize(DeviceState *dev, Error **errp) | ||
87 | } | ||
88 | |||
89 | static Property sd_properties[] = { | ||
90 | + DEFINE_PROP_UINT8("spec_version", SDState, | ||
91 | + spec_version, SD_PHY_SPECv2_00_VERS), | ||
92 | DEFINE_PROP_DRIVE("drive", SDState, blk), | ||
93 | /* We do not model the chip select pin, so allow the board to select | ||
94 | * whether card should be in SSI or MMC/SD mode. It is also up to the | ||
95 | -- | 69 | -- |
96 | 2.17.1 | 70 | 2.20.1 |
97 | 71 | ||
98 | 72 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | v8.1M introduces a new TRD flag in the CCR register, which enables |
---|---|---|---|
2 | checking for stack frame integrity signatures on SG instructions. | ||
3 | This bit is not banked, and is always RAZ/WI to Non-secure code. | ||
4 | Adjust the code for handling CCR reads and writes to handle this. | ||
2 | 5 | ||
3 | The maximum frame size includes the CRC and depends if a VLAN tag is | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | inserted or not. Adjust the frame size limit in the transmit handler | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | using on the FTGMAC100State buffer size and in the receive handler use | 8 | Message-id: 20201119215617.29887-23-peter.maydell@linaro.org |
6 | the packet protocol. | 9 | --- |
10 | target/arm/cpu.h | 2 ++ | ||
11 | hw/intc/armv7m_nvic.c | 26 ++++++++++++++++++-------- | ||
12 | 2 files changed, 20 insertions(+), 8 deletions(-) | ||
7 | 13 | ||
8 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20180530061711.23673-2-clg@kaod.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/net/ftgmac100.h | 7 ++++++- | ||
14 | hw/net/ftgmac100.c | 23 ++++++++++++----------- | ||
15 | 2 files changed, 18 insertions(+), 12 deletions(-) | ||
16 | |||
17 | diff --git a/include/hw/net/ftgmac100.h b/include/hw/net/ftgmac100.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/hw/net/ftgmac100.h | 16 | --- a/target/arm/cpu.h |
20 | +++ b/include/hw/net/ftgmac100.h | 17 | +++ b/target/arm/cpu.h |
21 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ FIELD(V7M_CCR, STKOFHFNMIGN, 10, 1) |
22 | #include "hw/sysbus.h" | 19 | FIELD(V7M_CCR, DC, 16, 1) |
23 | #include "net/net.h" | 20 | FIELD(V7M_CCR, IC, 17, 1) |
24 | 21 | FIELD(V7M_CCR, BP, 18, 1) | |
25 | +/* | 22 | +FIELD(V7M_CCR, LOB, 19, 1) |
26 | + * Max frame size for the receiving buffer | 23 | +FIELD(V7M_CCR, TRD, 20, 1) |
27 | + */ | 24 | |
28 | +#define FTGMAC100_MAX_FRAME_SIZE 9220 | 25 | /* V7M SCR bits */ |
26 | FIELD(V7M_SCR, SLEEPONEXIT, 1, 1) | ||
27 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/hw/intc/armv7m_nvic.c | ||
30 | +++ b/hw/intc/armv7m_nvic.c | ||
31 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
32 | } | ||
33 | return cpu->env.v7m.scr[attrs.secure]; | ||
34 | case 0xd14: /* Configuration Control. */ | ||
35 | - /* The BFHFNMIGN bit is the only non-banked bit; we | ||
36 | - * keep it in the non-secure copy of the register. | ||
37 | + /* | ||
38 | + * Non-banked bits: BFHFNMIGN (stored in the NS copy of the register) | ||
39 | + * and TRD (stored in the S copy of the register) | ||
40 | */ | ||
41 | val = cpu->env.v7m.ccr[attrs.secure]; | ||
42 | val |= cpu->env.v7m.ccr[M_REG_NS] & R_V7M_CCR_BFHFNMIGN_MASK; | ||
43 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
44 | cpu->env.v7m.scr[attrs.secure] = value; | ||
45 | break; | ||
46 | case 0xd14: /* Configuration Control. */ | ||
47 | + { | ||
48 | + uint32_t mask; | ||
29 | + | 49 | + |
30 | typedef struct FTGMAC100State { | 50 | if (!arm_feature(&cpu->env, ARM_FEATURE_M_MAIN)) { |
31 | /*< private >*/ | 51 | goto bad_offset; |
32 | SysBusDevice parent_obj; | ||
33 | @@ -XXX,XX +XXX,XX @@ typedef struct FTGMAC100State { | ||
34 | qemu_irq irq; | ||
35 | MemoryRegion iomem; | ||
36 | |||
37 | - uint8_t *frame; | ||
38 | + uint8_t frame[FTGMAC100_MAX_FRAME_SIZE]; | ||
39 | |||
40 | uint32_t irq_state; | ||
41 | uint32_t isr; | ||
42 | diff --git a/hw/net/ftgmac100.c b/hw/net/ftgmac100.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/hw/net/ftgmac100.c | ||
45 | +++ b/hw/net/ftgmac100.c | ||
46 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
47 | /* | ||
48 | * Max frame size for the receiving buffer | ||
49 | */ | ||
50 | -#define FTGMAC100_MAX_FRAME_SIZE 10240 | ||
51 | +#define FTGMAC100_MAX_FRAME_SIZE 9220 | ||
52 | |||
53 | /* Limits depending on the type of the frame | ||
54 | * | ||
55 | * 9216 for Jumbo frames (+ 4 for VLAN) | ||
56 | * 1518 for other frames (+ 4 for VLAN) | ||
57 | */ | ||
58 | -static int ftgmac100_max_frame_size(FTGMAC100State *s) | ||
59 | +static int ftgmac100_max_frame_size(FTGMAC100State *s, uint16_t proto) | ||
60 | { | ||
61 | - return (s->maccr & FTGMAC100_MACCR_JUMBO_LF ? 9216 : 1518) + 4; | ||
62 | + int max = (s->maccr & FTGMAC100_MACCR_JUMBO_LF ? 9216 : 1518); | ||
63 | + | ||
64 | + return max + (proto == ETH_P_VLAN ? 4 : 0); | ||
65 | } | ||
66 | |||
67 | static void ftgmac100_update_irq(FTGMAC100State *s) | ||
68 | @@ -XXX,XX +XXX,XX @@ static void ftgmac100_do_tx(FTGMAC100State *s, uint32_t tx_ring, | ||
69 | uint8_t *ptr = s->frame; | ||
70 | uint32_t addr = tx_descriptor; | ||
71 | uint32_t flags = 0; | ||
72 | - int max_frame_size = ftgmac100_max_frame_size(s); | ||
73 | |||
74 | while (1) { | ||
75 | FTGMAC100Desc bd; | ||
76 | @@ -XXX,XX +XXX,XX @@ static void ftgmac100_do_tx(FTGMAC100State *s, uint32_t tx_ring, | ||
77 | flags = bd.des1; | ||
78 | } | 52 | } |
79 | 53 | ||
80 | - len = bd.des0 & 0x3FFF; | 54 | /* Enforce RAZ/WI on reserved and must-RAZ/WI bits */ |
81 | - if (frame_size + len > max_frame_size) { | 55 | - value &= (R_V7M_CCR_STKALIGN_MASK | |
82 | + len = FTGMAC100_TXDES0_TXBUF_SIZE(bd.des0); | 56 | - R_V7M_CCR_BFHFNMIGN_MASK | |
83 | + if (frame_size + len > sizeof(s->frame)) { | 57 | - R_V7M_CCR_DIV_0_TRP_MASK | |
84 | qemu_log_mask(LOG_GUEST_ERROR, "%s: frame too big : %d bytes\n", | 58 | - R_V7M_CCR_UNALIGN_TRP_MASK | |
85 | __func__, len); | 59 | - R_V7M_CCR_USERSETMPEND_MASK | |
86 | - len = max_frame_size - frame_size; | 60 | - R_V7M_CCR_NONBASETHRDENA_MASK); |
87 | + s->isr |= FTGMAC100_INT_XPKT_LOST; | 61 | + mask = R_V7M_CCR_STKALIGN_MASK | |
88 | + len = sizeof(s->frame) - frame_size; | 62 | + R_V7M_CCR_BFHFNMIGN_MASK | |
89 | } | 63 | + R_V7M_CCR_DIV_0_TRP_MASK | |
90 | 64 | + R_V7M_CCR_UNALIGN_TRP_MASK | | |
91 | if (dma_memory_read(&address_space_memory, bd.des3, ptr, len)) { | 65 | + R_V7M_CCR_USERSETMPEND_MASK | |
92 | @@ -XXX,XX +XXX,XX @@ static ssize_t ftgmac100_receive(NetClientState *nc, const uint8_t *buf, | 66 | + R_V7M_CCR_NONBASETHRDENA_MASK; |
93 | uint32_t buf_len; | 67 | + if (arm_feature(&cpu->env, ARM_FEATURE_V8_1M) && attrs.secure) { |
94 | size_t size = len; | 68 | + /* TRD is always RAZ/WI from NS */ |
95 | uint32_t first = FTGMAC100_RXDES0_FRS; | 69 | + mask |= R_V7M_CCR_TRD_MASK; |
96 | - int max_frame_size = ftgmac100_max_frame_size(s); | 70 | + } |
97 | + uint16_t proto = be16_to_cpu(PKT_GET_ETH_HDR(buf)->h_proto); | 71 | + value &= mask; |
98 | + int max_frame_size = ftgmac100_max_frame_size(s, proto); | 72 | |
99 | 73 | if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { | |
100 | if ((s->maccr & (FTGMAC100_MACCR_RXDMA_EN | FTGMAC100_MACCR_RXMAC_EN)) | 74 | /* v8M makes NONBASETHRDENA and STKALIGN be RES1 */ |
101 | != (FTGMAC100_MACCR_RXDMA_EN | FTGMAC100_MACCR_RXMAC_EN)) { | 75 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, |
102 | @@ -XXX,XX +XXX,XX @@ static ssize_t ftgmac100_receive(NetClientState *nc, const uint8_t *buf, | 76 | |
103 | 77 | cpu->env.v7m.ccr[attrs.secure] = value; | |
104 | /* Huge frames are truncated. */ | 78 | break; |
105 | if (size > max_frame_size) { | 79 | + } |
106 | - size = max_frame_size; | 80 | case 0xd24: /* System Handler Control and State (SHCSR) */ |
107 | qemu_log_mask(LOG_GUEST_ERROR, "%s: frame too big : %zd bytes\n", | 81 | if (!arm_feature(&cpu->env, ARM_FEATURE_V7)) { |
108 | __func__, size); | 82 | goto bad_offset; |
109 | + size = max_frame_size; | ||
110 | flags |= FTGMAC100_RXDES0_FTL; | ||
111 | } | ||
112 | |||
113 | @@ -XXX,XX +XXX,XX @@ static void ftgmac100_realize(DeviceState *dev, Error **errp) | ||
114 | object_get_typename(OBJECT(dev)), DEVICE(dev)->id, | ||
115 | s); | ||
116 | qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a); | ||
117 | - | ||
118 | - s->frame = g_malloc(FTGMAC100_MAX_FRAME_SIZE); | ||
119 | } | ||
120 | |||
121 | static const VMStateDescription vmstate_ftgmac100 = { | ||
122 | -- | 83 | -- |
123 | 2.17.1 | 84 | 2.20.1 |
124 | 85 | ||
125 | 86 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | v8.1M introduces a new TRD flag in the CCR register, which enables |
---|---|---|---|
2 | checking for stack frame integrity signatures on SG instructions. | ||
3 | Add the code in the SG insn implementation for the new behaviour. | ||
2 | 4 | ||
3 | The ftgmac100 NIC supports VLAN tag insertion and the MAC engine also | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | has a control to remove VLAN tags from received packets. | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20201119215617.29887-24-peter.maydell@linaro.org | ||
8 | --- | ||
9 | target/arm/m_helper.c | 86 +++++++++++++++++++++++++++++++++++++++++++ | ||
10 | 1 file changed, 86 insertions(+) | ||
5 | 11 | ||
6 | The VLAN control bits and VLAN tag information are contained in the | 12 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c |
7 | second word of the transmit and receive descriptors. The Insert VLAN | ||
8 | bit and the VLAN Tag available bit are only valid in the first segment | ||
9 | of the packet. | ||
10 | |||
11 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Message-id: 20180530061711.23673-3-clg@kaod.org | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | --- | ||
16 | hw/net/ftgmac100.c | 31 ++++++++++++++++++++++++++++++- | ||
17 | 1 file changed, 30 insertions(+), 1 deletion(-) | ||
18 | |||
19 | diff --git a/hw/net/ftgmac100.c b/hw/net/ftgmac100.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/net/ftgmac100.c | 14 | --- a/target/arm/m_helper.c |
22 | +++ b/hw/net/ftgmac100.c | 15 | +++ b/target/arm/m_helper.c |
23 | @@ -XXX,XX +XXX,XX @@ static void ftgmac100_do_tx(FTGMAC100State *s, uint32_t tx_ring, | 16 | @@ -XXX,XX +XXX,XX @@ static bool v7m_read_half_insn(ARMCPU *cpu, ARMMMUIdx mmu_idx, |
24 | break; | 17 | return true; |
25 | } | 18 | } |
26 | 19 | ||
27 | + /* Check for VLAN */ | 20 | +static bool v7m_read_sg_stack_word(ARMCPU *cpu, ARMMMUIdx mmu_idx, |
28 | + if (bd.des0 & FTGMAC100_TXDES0_FTS && | 21 | + uint32_t addr, uint32_t *spdata) |
29 | + bd.des1 & FTGMAC100_TXDES1_INS_VLANTAG && | 22 | +{ |
30 | + be16_to_cpu(PKT_GET_ETH_HDR(ptr)->h_proto) != ETH_P_VLAN) { | 23 | + /* |
31 | + if (frame_size + len + 4 > sizeof(s->frame)) { | 24 | + * Read a word of data from the stack for the SG instruction, |
32 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: frame too big : %d bytes\n", | 25 | + * writing the value into *spdata. If the load succeeds, return |
33 | + __func__, len); | 26 | + * true; otherwise pend an appropriate exception and return false. |
34 | + s->isr |= FTGMAC100_INT_XPKT_LOST; | 27 | + * (We can't use data load helpers here that throw an exception |
35 | + len = sizeof(s->frame) - frame_size - 4; | 28 | + * because of the context we're called in, which is halfway through |
36 | + } | 29 | + * arm_v7m_cpu_do_interrupt().) |
37 | + memmove(ptr + 16, ptr + 12, len - 12); | 30 | + */ |
38 | + stw_be_p(ptr + 12, ETH_P_VLAN); | 31 | + CPUState *cs = CPU(cpu); |
39 | + stw_be_p(ptr + 14, bd.des1); | 32 | + CPUARMState *env = &cpu->env; |
40 | + len += 4; | 33 | + MemTxAttrs attrs = {}; |
34 | + MemTxResult txres; | ||
35 | + target_ulong page_size; | ||
36 | + hwaddr physaddr; | ||
37 | + int prot; | ||
38 | + ARMMMUFaultInfo fi = {}; | ||
39 | + ARMCacheAttrs cacheattrs = {}; | ||
40 | + uint32_t value; | ||
41 | + | ||
42 | + if (get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &physaddr, | ||
43 | + &attrs, &prot, &page_size, &fi, &cacheattrs)) { | ||
44 | + /* MPU/SAU lookup failed */ | ||
45 | + if (fi.type == ARMFault_QEMU_SFault) { | ||
46 | + qemu_log_mask(CPU_LOG_INT, | ||
47 | + "...SecureFault during stack word read\n"); | ||
48 | + env->v7m.sfsr |= R_V7M_SFSR_AUVIOL_MASK | R_V7M_SFSR_SFARVALID_MASK; | ||
49 | + env->v7m.sfar = addr; | ||
50 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
51 | + } else { | ||
52 | + qemu_log_mask(CPU_LOG_INT, | ||
53 | + "...MemManageFault during stack word read\n"); | ||
54 | + env->v7m.cfsr[M_REG_S] |= R_V7M_CFSR_DACCVIOL_MASK | | ||
55 | + R_V7M_CFSR_MMARVALID_MASK; | ||
56 | + env->v7m.mmfar[M_REG_S] = addr; | ||
57 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_MEM, false); | ||
58 | + } | ||
59 | + return false; | ||
60 | + } | ||
61 | + value = address_space_ldl(arm_addressspace(cs, attrs), physaddr, | ||
62 | + attrs, &txres); | ||
63 | + if (txres != MEMTX_OK) { | ||
64 | + /* BusFault trying to read the data */ | ||
65 | + qemu_log_mask(CPU_LOG_INT, | ||
66 | + "...BusFault during stack word read\n"); | ||
67 | + env->v7m.cfsr[M_REG_NS] |= | ||
68 | + (R_V7M_CFSR_PRECISERR_MASK | R_V7M_CFSR_BFARVALID_MASK); | ||
69 | + env->v7m.bfar = addr; | ||
70 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_BUS, false); | ||
71 | + return false; | ||
72 | + } | ||
73 | + | ||
74 | + *spdata = value; | ||
75 | + return true; | ||
76 | +} | ||
77 | + | ||
78 | static bool v7m_handle_execute_nsc(ARMCPU *cpu) | ||
79 | { | ||
80 | /* | ||
81 | @@ -XXX,XX +XXX,XX @@ static bool v7m_handle_execute_nsc(ARMCPU *cpu) | ||
82 | */ | ||
83 | qemu_log_mask(CPU_LOG_INT, "...really an SG instruction at 0x%08" PRIx32 | ||
84 | ", executing it\n", env->regs[15]); | ||
85 | + | ||
86 | + if (cpu_isar_feature(aa32_m_sec_state, cpu) && | ||
87 | + !arm_v7m_is_handler_mode(env)) { | ||
88 | + /* | ||
89 | + * v8.1M exception stack frame integrity check. Note that we | ||
90 | + * must perform the memory access even if CCR_S.TRD is zero | ||
91 | + * and we aren't going to check what the data loaded is. | ||
92 | + */ | ||
93 | + uint32_t spdata, sp; | ||
94 | + | ||
95 | + /* | ||
96 | + * We know we are currently NS, so the S stack pointers must be | ||
97 | + * in other_ss_{psp,msp}, not in regs[13]/other_sp. | ||
98 | + */ | ||
99 | + sp = v7m_using_psp(env) ? env->v7m.other_ss_psp : env->v7m.other_ss_msp; | ||
100 | + if (!v7m_read_sg_stack_word(cpu, mmu_idx, sp, &spdata)) { | ||
101 | + /* Stack access failed and an exception has been pended */ | ||
102 | + return false; | ||
41 | + } | 103 | + } |
42 | + | 104 | + |
43 | ptr += len; | 105 | + if (env->v7m.ccr[M_REG_S] & R_V7M_CCR_TRD_MASK) { |
44 | frame_size += len; | 106 | + if (((spdata & ~1) == 0xfefa125a) || |
45 | if (bd.des0 & FTGMAC100_TXDES0_LTS) { | 107 | + !(env->v7m.control[M_REG_S] & 1)) { |
46 | @@ -XXX,XX +XXX,XX @@ static ssize_t ftgmac100_receive(NetClientState *nc, const uint8_t *buf, | 108 | + goto gen_invep; |
47 | buf_len += size - 4; | 109 | + } |
48 | } | 110 | + } |
49 | buf_addr = bd.des3; | 111 | + } |
50 | - dma_memory_write(&address_space_memory, buf_addr, buf, buf_len); | ||
51 | + if (first && proto == ETH_P_VLAN && buf_len >= 18) { | ||
52 | + bd.des1 = lduw_be_p(buf + 14) | FTGMAC100_RXDES1_VLANTAG_AVAIL; | ||
53 | + | 112 | + |
54 | + if (s->maccr & FTGMAC100_MACCR_RM_VLAN) { | 113 | env->regs[14] &= ~1; |
55 | + dma_memory_write(&address_space_memory, buf_addr, buf, 12); | 114 | env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK; |
56 | + dma_memory_write(&address_space_memory, buf_addr + 12, buf + 16, | 115 | switch_v7m_security_state(env, true); |
57 | + buf_len - 16); | ||
58 | + } else { | ||
59 | + dma_memory_write(&address_space_memory, buf_addr, buf, buf_len); | ||
60 | + } | ||
61 | + } else { | ||
62 | + bd.des1 = 0; | ||
63 | + dma_memory_write(&address_space_memory, buf_addr, buf, buf_len); | ||
64 | + } | ||
65 | buf += buf_len; | ||
66 | if (size < 4) { | ||
67 | dma_memory_write(&address_space_memory, buf_addr + buf_len, | ||
68 | -- | 116 | -- |
69 | 2.17.1 | 117 | 2.20.1 |
70 | 118 | ||
71 | 119 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | In commit 077d7449100d824a4 we added code to handle the v8M |
---|---|---|---|
2 | requirement that returns from NMI or HardFault forcibly deactivate | ||
3 | those exceptions regardless of what interrupt the guest is trying to | ||
4 | deactivate. Unfortunately this broke the handling of the "illegal | ||
5 | exception return because the returning exception number is not | ||
6 | active" check for those cases. In the pseudocode this test is done | ||
7 | on the exception the guest asks to return from, but because our | ||
8 | implementation was doing this in armv7m_nvic_complete_irq() after the | ||
9 | new "deactivate NMI/HardFault regardless" code we ended up doing the | ||
10 | test on the VecInfo for that exception instead, which usually meant | ||
11 | failing to raise the illegal exception return fault. | ||
2 | 12 | ||
3 | This is a ethernet wire limitation not needed in emulation. It breaks | 13 | In the case for "configurable exception targeting the opposite |
4 | U-Boot n/w stack also. | 14 | security state" we detected the illegal-return case but went ahead |
15 | and deactivated the VecInfo anyway, which is wrong because that is | ||
16 | the VecInfo for the other security state. | ||
5 | 17 | ||
6 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 18 | Rearrange the code so that we first identify the illegal return |
7 | Message-id: 20180530061711.23673-5-clg@kaod.org | 19 | cases, then see if we really need to deactivate NMI or HardFault |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 20 | instead, and finally do the deactivation. |
21 | |||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 22 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
23 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
24 | Message-id: 20201119215617.29887-25-peter.maydell@linaro.org | ||
10 | --- | 25 | --- |
11 | hw/net/ftgmac100.c | 6 ------ | 26 | hw/intc/armv7m_nvic.c | 59 +++++++++++++++++++++++-------------------- |
12 | 1 file changed, 6 deletions(-) | 27 | 1 file changed, 32 insertions(+), 27 deletions(-) |
13 | 28 | ||
14 | diff --git a/hw/net/ftgmac100.c b/hw/net/ftgmac100.c | 29 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c |
15 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/net/ftgmac100.c | 31 | --- a/hw/intc/armv7m_nvic.c |
17 | +++ b/hw/net/ftgmac100.c | 32 | +++ b/hw/intc/armv7m_nvic.c |
18 | @@ -XXX,XX +XXX,XX @@ static ssize_t ftgmac100_receive(NetClientState *nc, const uint8_t *buf, | 33 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure) |
19 | return size; | 34 | { |
35 | NVICState *s = (NVICState *)opaque; | ||
36 | VecInfo *vec = NULL; | ||
37 | - int ret; | ||
38 | + int ret = 0; | ||
39 | |||
40 | assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); | ||
41 | |||
42 | + trace_nvic_complete_irq(irq, secure); | ||
43 | + | ||
44 | + if (secure && exc_is_banked(irq)) { | ||
45 | + vec = &s->sec_vectors[irq]; | ||
46 | + } else { | ||
47 | + vec = &s->vectors[irq]; | ||
48 | + } | ||
49 | + | ||
50 | + /* | ||
51 | + * Identify illegal exception return cases. We can't immediately | ||
52 | + * return at this point because we still need to deactivate | ||
53 | + * (either this exception or NMI/HardFault) first. | ||
54 | + */ | ||
55 | + if (!exc_is_banked(irq) && exc_targets_secure(s, irq) != secure) { | ||
56 | + /* | ||
57 | + * Return from a configurable exception targeting the opposite | ||
58 | + * security state from the one we're trying to complete it for. | ||
59 | + * Clear vec because it's not really the VecInfo for this | ||
60 | + * (irq, secstate) so we mustn't deactivate it. | ||
61 | + */ | ||
62 | + ret = -1; | ||
63 | + vec = NULL; | ||
64 | + } else if (!vec->active) { | ||
65 | + /* Return from an inactive interrupt */ | ||
66 | + ret = -1; | ||
67 | + } else { | ||
68 | + /* Legal return, we will return the RETTOBASE bit value to the caller */ | ||
69 | + ret = nvic_rettobase(s); | ||
70 | + } | ||
71 | + | ||
72 | /* | ||
73 | * For negative priorities, v8M will forcibly deactivate the appropriate | ||
74 | * NMI or HardFault regardless of what interrupt we're being asked to | ||
75 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure) | ||
20 | } | 76 | } |
21 | 77 | ||
22 | - if (size < 64 && !(s->maccr & FTGMAC100_MACCR_RX_RUNT)) { | 78 | if (!vec) { |
23 | - qemu_log_mask(LOG_GUEST_ERROR, "%s: dropped runt frame of %zd bytes\n", | 79 | - if (secure && exc_is_banked(irq)) { |
24 | - __func__, size); | 80 | - vec = &s->sec_vectors[irq]; |
25 | - return size; | 81 | - } else { |
82 | - vec = &s->vectors[irq]; | ||
83 | - } | ||
26 | - } | 84 | - } |
27 | - | 85 | - |
28 | if (!ftgmac100_filter(s, buf, size)) { | 86 | - trace_nvic_complete_irq(irq, secure); |
29 | return size; | 87 | - |
88 | - if (!vec->active) { | ||
89 | - /* Tell the caller this was an illegal exception return */ | ||
90 | - return -1; | ||
91 | - } | ||
92 | - | ||
93 | - /* | ||
94 | - * If this is a configurable exception and it is currently | ||
95 | - * targeting the opposite security state from the one we're trying | ||
96 | - * to complete it for, this counts as an illegal exception return. | ||
97 | - * We still need to deactivate whatever vector the logic above has | ||
98 | - * selected, though, as it might not be the same as the one for the | ||
99 | - * requested exception number. | ||
100 | - */ | ||
101 | - if (!exc_is_banked(irq) && exc_targets_secure(s, irq) != secure) { | ||
102 | - ret = -1; | ||
103 | - } else { | ||
104 | - ret = nvic_rettobase(s); | ||
105 | + return ret; | ||
30 | } | 106 | } |
107 | |||
108 | vec->active = 0; | ||
31 | -- | 109 | -- |
32 | 2.17.1 | 110 | 2.20.1 |
33 | 111 | ||
34 | 112 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | For v8.1M the architecture mandates that CPUs must provide at |
---|---|---|---|
2 | least the "minimal RAS implementation" from the Reliability, | ||
3 | Availability and Serviceability extension. This consists of: | ||
4 | * an ESB instruction which is a NOP | ||
5 | -- since it is in the HINT space we need only add a comment | ||
6 | * an RFSR register which will RAZ/WI | ||
7 | * a RAZ/WI AIRCR.IESB bit | ||
8 | -- the code which handles writes to AIRCR does not allow setting | ||
9 | of RES0 bits, so we already treat this as RAZ/WI; add a comment | ||
10 | noting that this is deliberate | ||
11 | * minimal implementation of the RAS register block at 0xe0005000 | ||
12 | -- this will be in a subsequent commit | ||
13 | * setting the ID_PFR0.RAS field to 0b0010 | ||
14 | -- we will do this when we add the Cortex-M55 CPU model | ||
2 | 15 | ||
3 | The pca9552 LED blinkers on the Witherspoon machine are used for leds | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | but also as GPIOs to control fans and GPUs. | 17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
18 | Message-id: 20201119215617.29887-26-peter.maydell@linaro.org | ||
19 | --- | ||
20 | target/arm/cpu.h | 14 ++++++++++++++ | ||
21 | target/arm/t32.decode | 4 ++++ | ||
22 | hw/intc/armv7m_nvic.c | 13 +++++++++++++ | ||
23 | 3 files changed, 31 insertions(+) | ||
5 | 24 | ||
6 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 25 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
7 | Reviewed-by: Andrew Jeffery <andrew@aj.id.au> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Message-id: 20180530064049.27976-8-clg@kaod.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/aspeed.c | 4 ++++ | ||
13 | 1 file changed, 4 insertions(+) | ||
14 | |||
15 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/aspeed.c | 27 | --- a/target/arm/cpu.h |
18 | +++ b/hw/arm/aspeed.c | 28 | +++ b/target/arm/cpu.h |
19 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | 29 | @@ -XXX,XX +XXX,XX @@ FIELD(ID_MMFR4, LSM, 20, 4) |
20 | AspeedSoCState *soc = &bmc->soc; | 30 | FIELD(ID_MMFR4, CCIDX, 24, 4) |
21 | uint8_t *eeprom_buf = g_malloc0(8 * 1024); | 31 | FIELD(ID_MMFR4, EVT, 28, 4) |
22 | 32 | ||
23 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 3), "pca9552", 0x60); | 33 | +FIELD(ID_PFR0, STATE0, 0, 4) |
34 | +FIELD(ID_PFR0, STATE1, 4, 4) | ||
35 | +FIELD(ID_PFR0, STATE2, 8, 4) | ||
36 | +FIELD(ID_PFR0, STATE3, 12, 4) | ||
37 | +FIELD(ID_PFR0, CSV2, 16, 4) | ||
38 | +FIELD(ID_PFR0, AMU, 20, 4) | ||
39 | +FIELD(ID_PFR0, DIT, 24, 4) | ||
40 | +FIELD(ID_PFR0, RAS, 28, 4) | ||
24 | + | 41 | + |
25 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 4), "tmp423", 0x4c); | 42 | FIELD(ID_PFR1, PROGMOD, 0, 4) |
26 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 5), "tmp423", 0x4c); | 43 | FIELD(ID_PFR1, SECURITY, 4, 4) |
27 | 44 | FIELD(ID_PFR1, MPROGMOD, 8, 4) | |
28 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | 45 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_predinv(const ARMISARegisters *id) |
29 | 46 | return FIELD_EX32(id->id_isar6, ID_ISAR6, SPECRES) != 0; | |
30 | smbus_eeprom_init_one(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), 0x51, | ||
31 | eeprom_buf); | ||
32 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "pca9552", | ||
33 | + 0x60); | ||
34 | } | 47 | } |
35 | 48 | ||
36 | static void witherspoon_bmc_init(MachineState *machine) | 49 | +static inline bool isar_feature_aa32_ras(const ARMISARegisters *id) |
50 | +{ | ||
51 | + return FIELD_EX32(id->id_pfr0, ID_PFR0, RAS) != 0; | ||
52 | +} | ||
53 | + | ||
54 | static inline bool isar_feature_aa32_mprofile(const ARMISARegisters *id) | ||
55 | { | ||
56 | return FIELD_EX32(id->id_pfr1, ID_PFR1, MPROGMOD) != 0; | ||
57 | diff --git a/target/arm/t32.decode b/target/arm/t32.decode | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/target/arm/t32.decode | ||
60 | +++ b/target/arm/t32.decode | ||
61 | @@ -XXX,XX +XXX,XX @@ CLZ 1111 1010 1011 ---- 1111 .... 1000 .... @rdm | ||
62 | # SEV 1111 0011 1010 1111 1000 0000 0000 0100 | ||
63 | # SEVL 1111 0011 1010 1111 1000 0000 0000 0101 | ||
64 | |||
65 | + # For M-profile minimal-RAS ESB can be a NOP, which is the | ||
66 | + # default behaviour since it is in the hint space. | ||
67 | + # ESB 1111 0011 1010 1111 1000 0000 0001 0000 | ||
68 | + | ||
69 | # The canonical nop ends in 0000 0000, but the whole rest | ||
70 | # of the space is "reserved hint, behaves as nop". | ||
71 | NOP 1111 0011 1010 1111 1000 0000 ---- ---- | ||
72 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
73 | index XXXXXXX..XXXXXXX 100644 | ||
74 | --- a/hw/intc/armv7m_nvic.c | ||
75 | +++ b/hw/intc/armv7m_nvic.c | ||
76 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
77 | return 0; | ||
78 | } | ||
79 | return cpu->env.v7m.sfar; | ||
80 | + case 0xf04: /* RFSR */ | ||
81 | + if (!cpu_isar_feature(aa32_ras, cpu)) { | ||
82 | + goto bad_offset; | ||
83 | + } | ||
84 | + /* We provide minimal-RAS only: RFSR is RAZ/WI */ | ||
85 | + return 0; | ||
86 | case 0xf34: /* FPCCR */ | ||
87 | if (!cpu_isar_feature(aa32_vfp_simd, cpu)) { | ||
88 | return 0; | ||
89 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
90 | R_V7M_AIRCR_PRIGROUP_SHIFT, | ||
91 | R_V7M_AIRCR_PRIGROUP_LENGTH); | ||
92 | } | ||
93 | + /* AIRCR.IESB is RAZ/WI because we implement only minimal RAS */ | ||
94 | if (attrs.secure) { | ||
95 | /* These bits are only writable by secure */ | ||
96 | cpu->env.v7m.aircr = value & | ||
97 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
98 | } | ||
99 | break; | ||
100 | } | ||
101 | + case 0xf04: /* RFSR */ | ||
102 | + if (!cpu_isar_feature(aa32_ras, cpu)) { | ||
103 | + goto bad_offset; | ||
104 | + } | ||
105 | + /* We provide minimal-RAS only: RFSR is RAZ/WI */ | ||
106 | + break; | ||
107 | case 0xf34: /* FPCCR */ | ||
108 | if (cpu_isar_feature(aa32_vfp_simd, cpu)) { | ||
109 | /* Not all bits here are banked. */ | ||
37 | -- | 110 | -- |
38 | 2.17.1 | 111 | 2.20.1 |
39 | 112 | ||
40 | 113 | diff view generated by jsdifflib |
1 | From: Shannon Zhao <zhaoshenglong@huawei.com> | 1 | The RAS feature has a block of memory-mapped registers at offset |
---|---|---|---|
2 | 0x5000 within the PPB. For a "minimal RAS" implementation we provide | ||
3 | no error records and so the only registers that exist in the block | ||
4 | are ERRIIDR and ERRDEVID. | ||
2 | 5 | ||
3 | While we skip the GIC_INTERNAL irqs, we don't change the register offset | 6 | The "RAZ/WI for privileged, BusFault for nonprivileged" behaviour |
4 | accordingly. This will overlap the GICR registers value and leave the | 7 | of the "nvic-default" region is actually valid for minimal-RAS, |
5 | last GIC_INTERNAL irq's registers out of update. | 8 | so the main benefit of providing an explicit implementation of |
9 | the register block is more accurate LOG_UNIMP messages, and a | ||
10 | framework for where we could add a real RAS implementation later | ||
11 | if necessary. | ||
6 | 12 | ||
7 | Fix this by skipping the registers banked by GICR. | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20201119215617.29887-27-peter.maydell@linaro.org | ||
16 | --- | ||
17 | include/hw/intc/armv7m_nvic.h | 1 + | ||
18 | hw/intc/armv7m_nvic.c | 56 +++++++++++++++++++++++++++++++++++ | ||
19 | 2 files changed, 57 insertions(+) | ||
8 | 20 | ||
9 | Also for migration compatibility if the migration source (old version | 21 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h |
10 | qemu) doesn't send gicd_no_migration_shift_bug = 1 to destination, then | ||
11 | we shift the data of PPI to get the right data for SPI. | ||
12 | |||
13 | Fixes: 367b9f527becdd20ddf116e17a3c0c2bbc486920 | ||
14 | Cc: qemu-stable@nongnu.org | ||
15 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Signed-off-by: Shannon Zhao <zhaoshenglong@huawei.com> | ||
18 | Message-id: 1527816987-16108-1-git-send-email-zhaoshenglong@huawei.com | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
20 | --- | ||
21 | include/hw/intc/arm_gicv3_common.h | 1 + | ||
22 | hw/intc/arm_gicv3_common.c | 79 ++++++++++++++++++++++++++++++ | ||
23 | hw/intc/arm_gicv3_kvm.c | 38 ++++++++++++++ | ||
24 | 3 files changed, 118 insertions(+) | ||
25 | |||
26 | diff --git a/include/hw/intc/arm_gicv3_common.h b/include/hw/intc/arm_gicv3_common.h | ||
27 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/include/hw/intc/arm_gicv3_common.h | 23 | --- a/include/hw/intc/armv7m_nvic.h |
29 | +++ b/include/hw/intc/arm_gicv3_common.h | 24 | +++ b/include/hw/intc/armv7m_nvic.h |
30 | @@ -XXX,XX +XXX,XX @@ struct GICv3State { | 25 | @@ -XXX,XX +XXX,XX @@ struct NVICState { |
31 | uint32_t revision; | 26 | MemoryRegion sysreg_ns_mem; |
32 | bool security_extn; | 27 | MemoryRegion systickmem; |
33 | bool irq_reset_nonsecure; | 28 | MemoryRegion systick_ns_mem; |
34 | + bool gicd_no_migration_shift_bug; | 29 | + MemoryRegion ras_mem; |
35 | 30 | MemoryRegion container; | |
36 | int dev_fd; /* kvm device fd if backed by kvm vgic support */ | 31 | MemoryRegion defaultmem; |
37 | Error *migration_blocker; | 32 | |
38 | diff --git a/hw/intc/arm_gicv3_common.c b/hw/intc/arm_gicv3_common.c | 33 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c |
39 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
40 | --- a/hw/intc/arm_gicv3_common.c | 35 | --- a/hw/intc/armv7m_nvic.c |
41 | +++ b/hw/intc/arm_gicv3_common.c | 36 | +++ b/hw/intc/armv7m_nvic.c |
42 | @@ -XXX,XX +XXX,XX @@ | 37 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps nvic_systick_ops = { |
43 | #include "hw/intc/arm_gicv3_common.h" | 38 | .endianness = DEVICE_NATIVE_ENDIAN, |
44 | #include "gicv3_internal.h" | ||
45 | #include "hw/arm/linux-boot-if.h" | ||
46 | +#include "sysemu/kvm.h" | ||
47 | |||
48 | static int gicv3_pre_save(void *opaque) | ||
49 | { | ||
50 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_gicv3_cpu = { | ||
51 | } | ||
52 | }; | 39 | }; |
53 | 40 | ||
54 | +static int gicv3_gicd_no_migration_shift_bug_pre_load(void *opaque) | 41 | + |
42 | +static MemTxResult ras_read(void *opaque, hwaddr addr, | ||
43 | + uint64_t *data, unsigned size, | ||
44 | + MemTxAttrs attrs) | ||
55 | +{ | 45 | +{ |
56 | + GICv3State *cs = opaque; | 46 | + if (attrs.user) { |
57 | + | 47 | + return MEMTX_ERROR; |
58 | + /* | ||
59 | + * The gicd_no_migration_shift_bug flag is used for migration compatibility | ||
60 | + * for old version QEMU which may have the GICD bmp shift bug under KVM mode. | ||
61 | + * Strictly, what we want to know is whether the migration source is using | ||
62 | + * KVM. Since we don't have any way to determine that, we look at whether the | ||
63 | + * destination is using KVM; this is close enough because for the older QEMU | ||
64 | + * versions with this bug KVM -> TCG migration didn't work anyway. If the | ||
65 | + * source is a newer QEMU without this bug it will transmit the migration | ||
66 | + * subsection which sets the flag to true; otherwise it will remain set to | ||
67 | + * the value we select here. | ||
68 | + */ | ||
69 | + if (kvm_enabled()) { | ||
70 | + cs->gicd_no_migration_shift_bug = false; | ||
71 | + } | 48 | + } |
72 | + | 49 | + |
73 | + return 0; | 50 | + switch (addr) { |
51 | + case 0xe10: /* ERRIIDR */ | ||
52 | + /* architect field = Arm; product/variant/revision 0 */ | ||
53 | + *data = 0x43b; | ||
54 | + break; | ||
55 | + case 0xfc8: /* ERRDEVID */ | ||
56 | + /* Minimal RAS: we implement 0 error record indexes */ | ||
57 | + *data = 0; | ||
58 | + break; | ||
59 | + default: | ||
60 | + qemu_log_mask(LOG_UNIMP, "Read RAS register offset 0x%x\n", | ||
61 | + (uint32_t)addr); | ||
62 | + *data = 0; | ||
63 | + break; | ||
64 | + } | ||
65 | + return MEMTX_OK; | ||
74 | +} | 66 | +} |
75 | + | 67 | + |
76 | +static int gicv3_gicd_no_migration_shift_bug_post_load(void *opaque, | 68 | +static MemTxResult ras_write(void *opaque, hwaddr addr, |
77 | + int version_id) | 69 | + uint64_t value, unsigned size, |
70 | + MemTxAttrs attrs) | ||
78 | +{ | 71 | +{ |
79 | + GICv3State *cs = opaque; | 72 | + if (attrs.user) { |
80 | + | 73 | + return MEMTX_ERROR; |
81 | + if (cs->gicd_no_migration_shift_bug) { | ||
82 | + return 0; | ||
83 | + } | 74 | + } |
84 | + | 75 | + |
85 | + /* Older versions of QEMU had a bug in the handling of state save/restore | 76 | + switch (addr) { |
86 | + * to the KVM GICv3: they got the offset in the bitmap arrays wrong, | 77 | + default: |
87 | + * so that instead of the data for external interrupts 32 and up | 78 | + qemu_log_mask(LOG_UNIMP, "Write to RAS register offset 0x%x\n", |
88 | + * starting at bit position 32 in the bitmap, it started at bit | 79 | + (uint32_t)addr); |
89 | + * position 64. If we're receiving data from a QEMU with that bug, | 80 | + break; |
90 | + * we must move the data down into the right place. | 81 | + } |
91 | + */ | 82 | + return MEMTX_OK; |
92 | + memmove(cs->group, (uint8_t *)cs->group + GIC_INTERNAL / 8, | ||
93 | + sizeof(cs->group) - GIC_INTERNAL / 8); | ||
94 | + memmove(cs->grpmod, (uint8_t *)cs->grpmod + GIC_INTERNAL / 8, | ||
95 | + sizeof(cs->grpmod) - GIC_INTERNAL / 8); | ||
96 | + memmove(cs->enabled, (uint8_t *)cs->enabled + GIC_INTERNAL / 8, | ||
97 | + sizeof(cs->enabled) - GIC_INTERNAL / 8); | ||
98 | + memmove(cs->pending, (uint8_t *)cs->pending + GIC_INTERNAL / 8, | ||
99 | + sizeof(cs->pending) - GIC_INTERNAL / 8); | ||
100 | + memmove(cs->active, (uint8_t *)cs->active + GIC_INTERNAL / 8, | ||
101 | + sizeof(cs->active) - GIC_INTERNAL / 8); | ||
102 | + memmove(cs->edge_trigger, (uint8_t *)cs->edge_trigger + GIC_INTERNAL / 8, | ||
103 | + sizeof(cs->edge_trigger) - GIC_INTERNAL / 8); | ||
104 | + | ||
105 | + /* | ||
106 | + * While this new version QEMU doesn't have this kind of bug as we fix it, | ||
107 | + * so it needs to set the flag to true to indicate that and it's necessary | ||
108 | + * for next migration to work from this new version QEMU. | ||
109 | + */ | ||
110 | + cs->gicd_no_migration_shift_bug = true; | ||
111 | + | ||
112 | + return 0; | ||
113 | +} | 83 | +} |
114 | + | 84 | + |
115 | +const VMStateDescription vmstate_gicv3_gicd_no_migration_shift_bug = { | 85 | +static const MemoryRegionOps ras_ops = { |
116 | + .name = "arm_gicv3/gicd_no_migration_shift_bug", | 86 | + .read_with_attrs = ras_read, |
117 | + .version_id = 1, | 87 | + .write_with_attrs = ras_write, |
118 | + .minimum_version_id = 1, | 88 | + .endianness = DEVICE_NATIVE_ENDIAN, |
119 | + .pre_load = gicv3_gicd_no_migration_shift_bug_pre_load, | ||
120 | + .post_load = gicv3_gicd_no_migration_shift_bug_post_load, | ||
121 | + .fields = (VMStateField[]) { | ||
122 | + VMSTATE_BOOL(gicd_no_migration_shift_bug, GICv3State), | ||
123 | + VMSTATE_END_OF_LIST() | ||
124 | + } | ||
125 | +}; | 89 | +}; |
126 | + | 90 | + |
127 | static const VMStateDescription vmstate_gicv3 = { | 91 | /* |
128 | .name = "arm_gicv3", | 92 | * Unassigned portions of the PPB space are RAZ/WI for privileged |
129 | .version_id = 1, | 93 | * accesses, and fault for non-privileged accesses. |
130 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_gicv3 = { | 94 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_realize(DeviceState *dev, Error **errp) |
131 | VMSTATE_STRUCT_VARRAY_POINTER_UINT32(cpu, GICv3State, num_cpu, | 95 | &s->systick_ns_mem, 1); |
132 | vmstate_gicv3_cpu, GICv3CPUState), | ||
133 | VMSTATE_END_OF_LIST() | ||
134 | + }, | ||
135 | + .subsections = (const VMStateDescription * []) { | ||
136 | + &vmstate_gicv3_gicd_no_migration_shift_bug, | ||
137 | + NULL | ||
138 | } | 96 | } |
139 | }; | 97 | |
140 | 98 | + if (cpu_isar_feature(aa32_ras, s->cpu)) { | |
141 | @@ -XXX,XX +XXX,XX @@ static void arm_gicv3_common_reset(DeviceState *dev) | 99 | + memory_region_init_io(&s->ras_mem, OBJECT(s), |
142 | gicv3_gicd_group_set(s, i); | 100 | + &ras_ops, s, "nvic_ras", 0x1000); |
143 | } | 101 | + memory_region_add_subregion(&s->container, 0x5000, &s->ras_mem); |
144 | } | ||
145 | + s->gicd_no_migration_shift_bug = true; | ||
146 | } | ||
147 | |||
148 | static void arm_gic_common_linux_init(ARMLinuxBootIf *obj, | ||
149 | diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c | ||
150 | index XXXXXXX..XXXXXXX 100644 | ||
151 | --- a/hw/intc/arm_gicv3_kvm.c | ||
152 | +++ b/hw/intc/arm_gicv3_kvm.c | ||
153 | @@ -XXX,XX +XXX,XX @@ static void kvm_dist_get_edge_trigger(GICv3State *s, uint32_t offset, | ||
154 | uint32_t reg; | ||
155 | int irq; | ||
156 | |||
157 | + /* For the KVM GICv3, affinity routing is always enabled, and the first 2 | ||
158 | + * GICD_ICFGR<n> registers are always RAZ/WI. The corresponding | ||
159 | + * functionality is replaced by GICR_ICFGR<n>. It doesn't need to sync | ||
160 | + * them. So it should increase the offset to skip GIC_INTERNAL irqs. | ||
161 | + * This matches the for_each_dist_irq_reg() macro which also skips the | ||
162 | + * first GIC_INTERNAL irqs. | ||
163 | + */ | ||
164 | + offset += (GIC_INTERNAL * 2) / 8; | ||
165 | for_each_dist_irq_reg(irq, s->num_irq, 2) { | ||
166 | kvm_gicd_access(s, offset, ®, false); | ||
167 | reg = half_unshuffle32(reg >> 1); | ||
168 | @@ -XXX,XX +XXX,XX @@ static void kvm_dist_put_edge_trigger(GICv3State *s, uint32_t offset, | ||
169 | uint32_t reg; | ||
170 | int irq; | ||
171 | |||
172 | + /* For the KVM GICv3, affinity routing is always enabled, and the first 2 | ||
173 | + * GICD_ICFGR<n> registers are always RAZ/WI. The corresponding | ||
174 | + * functionality is replaced by GICR_ICFGR<n>. It doesn't need to sync | ||
175 | + * them. So it should increase the offset to skip GIC_INTERNAL irqs. | ||
176 | + * This matches the for_each_dist_irq_reg() macro which also skips the | ||
177 | + * first GIC_INTERNAL irqs. | ||
178 | + */ | ||
179 | + offset += (GIC_INTERNAL * 2) / 8; | ||
180 | for_each_dist_irq_reg(irq, s->num_irq, 2) { | ||
181 | reg = *gic_bmp_ptr32(bmp, irq); | ||
182 | if (irq % 32 != 0) { | ||
183 | @@ -XXX,XX +XXX,XX @@ static void kvm_dist_getbmp(GICv3State *s, uint32_t offset, uint32_t *bmp) | ||
184 | uint32_t reg; | ||
185 | int irq; | ||
186 | |||
187 | + /* For the KVM GICv3, affinity routing is always enabled, and the | ||
188 | + * GICD_IGROUPR0/GICD_IGRPMODR0/GICD_ISENABLER0/GICD_ISPENDR0/ | ||
189 | + * GICD_ISACTIVER0 registers are always RAZ/WI. The corresponding | ||
190 | + * functionality is replaced by the GICR registers. It doesn't need to sync | ||
191 | + * them. So it should increase the offset to skip GIC_INTERNAL irqs. | ||
192 | + * This matches the for_each_dist_irq_reg() macro which also skips the | ||
193 | + * first GIC_INTERNAL irqs. | ||
194 | + */ | ||
195 | + offset += (GIC_INTERNAL * 1) / 8; | ||
196 | for_each_dist_irq_reg(irq, s->num_irq, 1) { | ||
197 | kvm_gicd_access(s, offset, ®, false); | ||
198 | *gic_bmp_ptr32(bmp, irq) = reg; | ||
199 | @@ -XXX,XX +XXX,XX @@ static void kvm_dist_putbmp(GICv3State *s, uint32_t offset, | ||
200 | uint32_t reg; | ||
201 | int irq; | ||
202 | |||
203 | + /* For the KVM GICv3, affinity routing is always enabled, and the | ||
204 | + * GICD_IGROUPR0/GICD_IGRPMODR0/GICD_ISENABLER0/GICD_ISPENDR0/ | ||
205 | + * GICD_ISACTIVER0 registers are always RAZ/WI. The corresponding | ||
206 | + * functionality is replaced by the GICR registers. It doesn't need to sync | ||
207 | + * them. So it should increase the offset and clroffset to skip GIC_INTERNAL | ||
208 | + * irqs. This matches the for_each_dist_irq_reg() macro which also skips the | ||
209 | + * first GIC_INTERNAL irqs. | ||
210 | + */ | ||
211 | + offset += (GIC_INTERNAL * 1) / 8; | ||
212 | + if (clroffset != 0) { | ||
213 | + clroffset += (GIC_INTERNAL * 1) / 8; | ||
214 | + } | 102 | + } |
215 | + | 103 | + |
216 | for_each_dist_irq_reg(irq, s->num_irq, 1) { | 104 | sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->container); |
217 | /* If this bitmap is a set/clear register pair, first write to the | 105 | } |
218 | * clear-reg to clear all bits before using the set-reg to write | 106 | |
219 | -- | 107 | -- |
220 | 2.17.1 | 108 | 2.20.1 |
221 | 109 | ||
222 | 110 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | Correct a typo in the name we give the NVIC object. |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
4 | Message-id: 20180606152128.449-2-f4bug@amsat.org | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20201119215617.29887-28-peter.maydell@linaro.org | ||
7 | --- | 7 | --- |
8 | hw/sd/milkymist-memcard.c | 2 +- | 8 | hw/arm/armv7m.c | 2 +- |
9 | 1 file changed, 1 insertion(+), 1 deletion(-) | 9 | 1 file changed, 1 insertion(+), 1 deletion(-) |
10 | 10 | ||
11 | diff --git a/hw/sd/milkymist-memcard.c b/hw/sd/milkymist-memcard.c | 11 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c |
12 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/sd/milkymist-memcard.c | 13 | --- a/hw/arm/armv7m.c |
14 | +++ b/hw/sd/milkymist-memcard.c | 14 | +++ b/hw/arm/armv7m.c |
15 | @@ -XXX,XX +XXX,XX @@ static uint64_t memcard_read(void *opaque, hwaddr addr, | 15 | @@ -XXX,XX +XXX,XX @@ static void armv7m_instance_init(Object *obj) |
16 | r = s->response[s->response_read_ptr++]; | 16 | |
17 | if (s->response_read_ptr > s->response_len) { | 17 | memory_region_init(&s->container, obj, "armv7m-container", UINT64_MAX); |
18 | qemu_log_mask(LOG_GUEST_ERROR, "milkymist_memcard: " | 18 | |
19 | - "read more cmd bytes than available. Clipping."); | 19 | - object_initialize_child(obj, "nvnic", &s->nvic, TYPE_NVIC); |
20 | + "read more cmd bytes than available: clipping\n"); | 20 | + object_initialize_child(obj, "nvic", &s->nvic, TYPE_NVIC); |
21 | s->response_read_ptr = 0; | 21 | object_property_add_alias(obj, "num-irq", |
22 | } | 22 | OBJECT(&s->nvic), "num-irq"); |
23 | } | 23 | |
24 | -- | 24 | -- |
25 | 2.17.1 | 25 | 2.20.1 |
26 | 26 | ||
27 | 27 | diff view generated by jsdifflib |