1 | target-arm queue. This has the "plumb txattrs through various | 1 | First set of arm patches for 6.2. I have a lot more in my |
---|---|---|---|
2 | bits of exec.c" patches, and a collection of bug fixes from | 2 | to-review queue still... |
3 | various people. | ||
4 | 3 | ||
5 | thanks | ||
6 | -- PMM | 4 | -- PMM |
7 | 5 | ||
6 | The following changes since commit d42685765653ec155fdf60910662f8830bdb2cef: | ||
8 | 7 | ||
9 | 8 | Open 6.2 development tree (2021-08-25 10:25:12 +0100) | |
10 | The following changes since commit a3ac12fba028df90f7b3dbec924995c126c41022: | ||
11 | |||
12 | Merge remote-tracking branch 'remotes/ehabkost/tags/numa-next-pull-request' into staging (2018-05-31 11:12:36 +0100) | ||
13 | 9 | ||
14 | are available in the Git repository at: | 10 | are available in the Git repository at: |
15 | 11 | ||
16 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20180531 | 12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210825 |
17 | 13 | ||
18 | for you to fetch changes up to 49d1dca0520ea71bc21867fab6647f474fcf857b: | 14 | for you to fetch changes up to 24b1a6aa43615be22c7ee66bd68ec5675f6a6a9a: |
19 | 15 | ||
20 | KVM: GIC: Fix memory leak due to calling kvm_init_irq_routing twice (2018-05-31 14:52:53 +0100) | 16 | docs: Document how to use gdb with unix sockets (2021-08-25 10:48:51 +0100) |
21 | 17 | ||
22 | ---------------------------------------------------------------- | 18 | ---------------------------------------------------------------- |
23 | target-arm queue: | 19 | target-arm queue: |
24 | * target/arm: Honour FPCR.FZ in FRECPX | 20 | * More MVE emulation work |
25 | * MAINTAINERS: Add entries for newer MPS2 boards and devices | 21 | * Implement M-profile trapping on division by zero |
26 | * hw/intc/arm_gicv3: Fix APxR<n> register dispatching | 22 | * kvm: use RCU_READ_LOCK_GUARD() in kvm_arch_fixup_msi_route() |
27 | * arm_gicv3_kvm: fix bug in writing zero bits back to the in-kernel | 23 | * hw/char/pl011: add support for sending break |
28 | GIC state | 24 | * fsl-imx6ul: Instantiate SAI1/2/3 and ASRC as unimplemented devices |
29 | * tcg: Fix helper function vs host abi for float16 | 25 | * hw/dma/pl330: Add memory region to replace default |
30 | * arm: fix qemu crash on startup with -bios option | 26 | * sbsa-ref: Rename SBSA_GWDT enum value |
31 | * arm: fix malloc type mismatch | 27 | * fsl-imx7: Instantiate SAI1/2/3 as unimplemented devices |
32 | * xlnx-zdma: Correct mem leaks and memset to zero on desc unaligned errors | 28 | * docs: Document how to use gdb with unix sockets |
33 | * Correct CPACR reset value for v7 cores | ||
34 | * memory.h: Improve IOMMU related documentation | ||
35 | * exec: Plumb transaction attributes through various functions in | ||
36 | preparation for allowing IOMMUs to see them | ||
37 | * vmstate.h: Provide VMSTATE_BOOL_SUB_ARRAY | ||
38 | * ARM: ACPI: Fix use-after-free due to memory realloc | ||
39 | * KVM: GIC: Fix memory leak due to calling kvm_init_irq_routing twice | ||
40 | 29 | ||
41 | ---------------------------------------------------------------- | 30 | ---------------------------------------------------------------- |
42 | Francisco Iglesias (1): | 31 | Eduardo Habkost (1): |
43 | xlnx-zdma: Correct mem leaks and memset to zero on desc unaligned errors | 32 | sbsa-ref: Rename SBSA_GWDT enum value |
44 | 33 | ||
45 | Igor Mammedov (1): | 34 | Guenter Roeck (2): |
46 | arm: fix qemu crash on startup with -bios option | 35 | fsl-imx6ul: Instantiate SAI1/2/3 and ASRC as unimplemented devices |
36 | fsl-imx7: Instantiate SAI1/2/3 as unimplemented devices | ||
47 | 37 | ||
48 | Jan Kiszka (1): | 38 | Hamza Mahfooz (1): |
49 | hw/intc/arm_gicv3: Fix APxR<n> register dispatching | 39 | target/arm: kvm: use RCU_READ_LOCK_GUARD() in kvm_arch_fixup_msi_route() |
50 | 40 | ||
51 | Paolo Bonzini (1): | 41 | Jan Luebbe (1): |
52 | arm: fix malloc type mismatch | 42 | hw/char/pl011: add support for sending break |
53 | 43 | ||
54 | Peter Maydell (17): | 44 | Peter Maydell (37): |
55 | target/arm: Honour FPCR.FZ in FRECPX | 45 | target/arm: Note that we handle VMOVL as a special case of VSHLL |
56 | MAINTAINERS: Add entries for newer MPS2 boards and devices | 46 | target/arm: Print MVE VPR in CPU dumps |
57 | Correct CPACR reset value for v7 cores | 47 | target/arm: Fix MVE VSLI by 0 and VSRI by <dt> |
58 | memory.h: Improve IOMMU related documentation | 48 | target/arm: Fix signed VADDV |
59 | Make tb_invalidate_phys_addr() take a MemTxAttrs argument | 49 | target/arm: Fix mask handling for MVE narrowing operations |
60 | Make address_space_translate{, _cached}() take a MemTxAttrs argument | 50 | target/arm: Fix 48-bit saturating shifts |
61 | Make address_space_map() take a MemTxAttrs argument | 51 | target/arm: Fix MVE 48-bit SQRSHRL for small right shifts |
62 | Make address_space_access_valid() take a MemTxAttrs argument | 52 | target/arm: Fix calculation of LTP mask when LR is 0 |
63 | Make flatview_extend_translation() take a MemTxAttrs argument | 53 | target/arm: Factor out mve_eci_mask() |
64 | Make memory_region_access_valid() take a MemTxAttrs argument | 54 | target/arm: Fix VPT advance when ECI is non-zero |
65 | Make MemoryRegion valid.accepts callback take a MemTxAttrs argument | 55 | target/arm: Fix VLDRB/H/W for predicated elements |
66 | Make flatview_access_valid() take a MemTxAttrs argument | 56 | target/arm: Implement MVE VMULL (polynomial) |
67 | Make flatview_translate() take a MemTxAttrs argument | 57 | target/arm: Implement MVE incrementing/decrementing dup insns |
68 | Make address_space_get_iotlb_entry() take a MemTxAttrs argument | 58 | target/arm: Factor out gen_vpst() |
69 | Make flatview_do_translate() take a MemTxAttrs argument | 59 | target/arm: Implement MVE integer vector comparisons |
70 | Make address_space_translate_iommu take a MemTxAttrs argument | 60 | target/arm: Implement MVE integer vector-vs-scalar comparisons |
71 | vmstate.h: Provide VMSTATE_BOOL_SUB_ARRAY | 61 | target/arm: Implement MVE VPSEL |
62 | target/arm: Implement MVE VMLAS | ||
63 | target/arm: Implement MVE shift-by-scalar | ||
64 | target/arm: Move 'x' and 'a' bit definitions into vmlaldav formats | ||
65 | target/arm: Implement MVE integer min/max across vector | ||
66 | target/arm: Implement MVE VABAV | ||
67 | target/arm: Implement MVE narrowing moves | ||
68 | target/arm: Rename MVEGenDualAccOpFn to MVEGenLongDualAccOpFn | ||
69 | target/arm: Implement MVE VMLADAV and VMLSLDAV | ||
70 | target/arm: Implement MVE VMLA | ||
71 | target/arm: Implement MVE saturating doubling multiply accumulates | ||
72 | target/arm: Implement MVE VQABS, VQNEG | ||
73 | target/arm: Implement MVE VMAXA, VMINA | ||
74 | target/arm: Implement MVE VMOV to/from 2 general-purpose registers | ||
75 | target/arm: Implement MVE VPNOT | ||
76 | target/arm: Implement MVE VCTP | ||
77 | target/arm: Implement MVE scatter-gather insns | ||
78 | target/arm: Implement MVE scatter-gather immediate forms | ||
79 | target/arm: Implement MVE interleaving loads/stores | ||
80 | target/arm: Re-indent sdiv and udiv helpers | ||
81 | target/arm: Implement M-profile trapping on division by zero | ||
72 | 82 | ||
73 | Richard Henderson (1): | 83 | Sebastian Meyer (1): |
74 | tcg: Fix helper function vs host abi for float16 | 84 | docs: Document how to use gdb with unix sockets |
75 | 85 | ||
76 | Shannon Zhao (3): | 86 | Wen, Jianxian (1): |
77 | arm_gicv3_kvm: increase clroffset accordingly | 87 | hw/dma/pl330: Add memory region to replace default |
78 | ARM: ACPI: Fix use-after-free due to memory realloc | ||
79 | KVM: GIC: Fix memory leak due to calling kvm_init_irq_routing twice | ||
80 | 88 | ||
81 | include/exec/exec-all.h | 5 +- | 89 | docs/system/gdb.rst | 26 +- |
82 | include/exec/helper-head.h | 2 +- | 90 | include/hw/arm/fsl-imx7.h | 5 + |
83 | include/exec/memory-internal.h | 3 +- | 91 | target/arm/cpu.h | 1 + |
84 | include/exec/memory.h | 128 +++++++++++++++++++++++++++++++++++------ | 92 | target/arm/helper-mve.h | 283 ++++++++++ |
85 | include/migration/vmstate.h | 3 + | 93 | target/arm/helper.h | 4 +- |
86 | include/sysemu/dma.h | 6 +- | 94 | target/arm/translate-a32.h | 2 + |
87 | accel/tcg/translate-all.c | 4 +- | 95 | target/arm/vec_internal.h | 11 + |
88 | exec.c | 95 ++++++++++++++++++------------ | 96 | target/arm/mve.decode | 226 +++++++- |
89 | hw/arm/boot.c | 18 +++--- | 97 | target/arm/t32.decode | 1 + |
90 | hw/arm/virt-acpi-build.c | 20 +++++-- | 98 | hw/arm/exynos4210.c | 3 + |
91 | hw/dma/xlnx-zdma.c | 10 +++- | 99 | hw/arm/fsl-imx6ul.c | 12 + |
92 | hw/hppa/dino.c | 3 +- | 100 | hw/arm/fsl-imx7.c | 7 + |
93 | hw/intc/arm_gic_kvm.c | 1 - | 101 | hw/arm/sbsa-ref.c | 6 +- |
94 | hw/intc/arm_gicv3_cpuif.c | 12 ++-- | 102 | hw/arm/xilinx_zynq.c | 3 + |
95 | hw/intc/arm_gicv3_kvm.c | 2 +- | 103 | hw/char/pl011.c | 6 + |
96 | hw/nvram/fw_cfg.c | 12 ++-- | 104 | hw/dma/pl330.c | 26 +- |
97 | hw/s390x/s390-pci-inst.c | 3 +- | 105 | target/arm/cpu.c | 3 + |
98 | hw/scsi/esp.c | 3 +- | 106 | target/arm/helper.c | 34 +- |
99 | hw/vfio/common.c | 3 +- | 107 | target/arm/kvm.c | 17 +- |
100 | hw/virtio/vhost.c | 3 +- | 108 | target/arm/m_helper.c | 4 + |
101 | hw/xen/xen_pt_msi.c | 3 +- | 109 | target/arm/mve_helper.c | 1254 ++++++++++++++++++++++++++++++++++++++++++-- |
102 | memory.c | 12 ++-- | 110 | target/arm/translate-mve.c | 877 ++++++++++++++++++++++++++++++- |
103 | memory_ldst.inc.c | 18 +++--- | 111 | target/arm/translate-vfp.c | 2 +- |
104 | target/arm/gdbstub.c | 3 +- | 112 | target/arm/translate.c | 37 +- |
105 | target/arm/helper-a64.c | 41 +++++++------ | 113 | target/arm/vec_helper.c | 14 +- |
106 | target/arm/helper.c | 90 ++++++++++++++++------------- | 114 | 25 files changed, 2746 insertions(+), 118 deletions(-) |
107 | target/ppc/mmu-hash64.c | 3 +- | ||
108 | target/riscv/helper.c | 2 +- | ||
109 | target/s390x/diag.c | 6 +- | ||
110 | target/s390x/excp_helper.c | 3 +- | ||
111 | target/s390x/mmu_helper.c | 3 +- | ||
112 | target/s390x/sigp.c | 3 +- | ||
113 | target/xtensa/op_helper.c | 3 +- | ||
114 | MAINTAINERS | 9 ++- | ||
115 | 34 files changed, 353 insertions(+), 182 deletions(-) | ||
116 | 115 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Although the architecture doesn't define it as an alias, VMOVL | ||
2 | (vector move long) is encoded as a VSHLL with a zero shift. | ||
3 | Add a comment in the decode file noting that we handle VMOVL | ||
4 | as part of VSHLL. | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | --- | ||
9 | target/arm/mve.decode | 2 ++ | ||
10 | 1 file changed, 2 insertions(+) | ||
11 | |||
12 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/mve.decode | ||
15 | +++ b/target/arm/mve.decode | ||
16 | @@ -XXX,XX +XXX,XX @@ VRSHRI_U 111 1 1111 1 . ... ... ... 0 0010 0 1 . 1 ... 0 @2_shr_h | ||
17 | VRSHRI_U 111 1 1111 1 . ... ... ... 0 0010 0 1 . 1 ... 0 @2_shr_w | ||
18 | |||
19 | # VSHLL T1 encoding; the T2 VSHLL encoding is elsewhere in this file | ||
20 | +# Note that VMOVL is encoded as "VSHLL with a zero shift count"; we | ||
21 | +# implement it that way rather than special-casing it in the decode. | ||
22 | VSHLL_BS 111 0 1110 1 . 1 .. ... ... 0 1111 0 1 . 0 ... 0 @2_shll_b | ||
23 | VSHLL_BS 111 0 1110 1 . 1 .. ... ... 0 1111 0 1 . 0 ... 0 @2_shll_h | ||
24 | |||
25 | -- | ||
26 | 2.20.1 | ||
27 | |||
28 | diff view generated by jsdifflib |
1 | Provide a VMSTATE_BOOL_SUB_ARRAY to go with VMSTATE_UINT8_SUB_ARRAY | 1 | Include the MVE VPR register value in the CPU dumps produced by |
---|---|---|---|
2 | and friends. | 2 | arm_cpu_dump_state() if we are printing FPU information. This |
3 | makes it easier to interpret debug logs when predication is | ||
4 | active. | ||
3 | 5 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20180521140402.23318-23-peter.maydell@linaro.org | ||
7 | --- | 8 | --- |
8 | include/migration/vmstate.h | 3 +++ | 9 | target/arm/cpu.c | 3 +++ |
9 | 1 file changed, 3 insertions(+) | 10 | 1 file changed, 3 insertions(+) |
10 | 11 | ||
11 | diff --git a/include/migration/vmstate.h b/include/migration/vmstate.h | 12 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
12 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/include/migration/vmstate.h | 14 | --- a/target/arm/cpu.c |
14 | +++ b/include/migration/vmstate.h | 15 | +++ b/target/arm/cpu.c |
15 | @@ -XXX,XX +XXX,XX @@ extern const VMStateInfo vmstate_info_qtailq; | 16 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_dump_state(CPUState *cs, FILE *f, int flags) |
16 | #define VMSTATE_BOOL_ARRAY(_f, _s, _n) \ | 17 | i, v); |
17 | VMSTATE_BOOL_ARRAY_V(_f, _s, _n, 0) | 18 | } |
18 | 19 | qemu_fprintf(f, "FPSCR: %08x\n", vfp_get_fpscr(env)); | |
19 | +#define VMSTATE_BOOL_SUB_ARRAY(_f, _s, _start, _num) \ | 20 | + if (cpu_isar_feature(aa32_mve, cpu)) { |
20 | + VMSTATE_SUB_ARRAY(_f, _s, _start, _num, 0, vmstate_info_bool, bool) | 21 | + qemu_fprintf(f, "VPR: %08x\n", env->v7m.vpr); |
21 | + | 22 | + } |
22 | #define VMSTATE_UINT16_ARRAY_V(_f, _s, _n, _v) \ | 23 | } |
23 | VMSTATE_ARRAY(_f, _s, _n, _v, vmstate_info_uint16, uint16_t) | 24 | } |
24 | 25 | ||
25 | -- | 26 | -- |
26 | 2.17.1 | 27 | 2.20.1 |
27 | 28 | ||
28 | 29 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | In the MVE shift-and-insert insns, we special case VSLI by 0 | ||
2 | and VSRI by <dt>. VSRI by <dt> means "don't update the destination", | ||
3 | which is what we've implemented. However VSLI by 0 is "set | ||
4 | destination to the input", so we don't want to use the same | ||
5 | special-casing that we do for VSRI by <dt>. | ||
1 | 6 | ||
7 | Since the generic logic gives the right answer for a shift | ||
8 | by 0, just use that. | ||
9 | |||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | --- | ||
13 | target/arm/mve_helper.c | 9 +++++---- | ||
14 | 1 file changed, 5 insertions(+), 4 deletions(-) | ||
15 | |||
16 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/mve_helper.c | ||
19 | +++ b/target/arm/mve_helper.c | ||
20 | @@ -XXX,XX +XXX,XX @@ DO_2SHIFT_S(vrshli_s, DO_VRSHLS) | ||
21 | uint16_t mask; \ | ||
22 | uint64_t shiftmask; \ | ||
23 | unsigned e; \ | ||
24 | - if (shift == 0 || shift == ESIZE * 8) { \ | ||
25 | + if (shift == ESIZE * 8) { \ | ||
26 | /* \ | ||
27 | - * Only VSLI can shift by 0; only VSRI can shift by <dt>. \ | ||
28 | - * The generic logic would give the right answer for 0 but \ | ||
29 | - * fails for <dt>. \ | ||
30 | + * Only VSRI can shift by <dt>; it should mean "don't \ | ||
31 | + * update the destination". The generic logic can't handle \ | ||
32 | + * this because it would try to shift by an out-of-range \ | ||
33 | + * amount, so special case it here. \ | ||
34 | */ \ | ||
35 | goto done; \ | ||
36 | } \ | ||
37 | -- | ||
38 | 2.20.1 | ||
39 | |||
40 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | A cut-and-paste error meant we handled signed VADDV like | ||
2 | unsigned VADDV; fix the type used. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | --- | ||
7 | target/arm/mve_helper.c | 6 +++--- | ||
8 | 1 file changed, 3 insertions(+), 3 deletions(-) | ||
9 | |||
10 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
11 | index XXXXXXX..XXXXXXX 100644 | ||
12 | --- a/target/arm/mve_helper.c | ||
13 | +++ b/target/arm/mve_helper.c | ||
14 | @@ -XXX,XX +XXX,XX @@ DO_LDAVH(vrmlsldavhxsw, int32_t, int64_t, true, true) | ||
15 | return ra; \ | ||
16 | } \ | ||
17 | |||
18 | -DO_VADDV(vaddvsb, 1, uint8_t) | ||
19 | -DO_VADDV(vaddvsh, 2, uint16_t) | ||
20 | -DO_VADDV(vaddvsw, 4, uint32_t) | ||
21 | +DO_VADDV(vaddvsb, 1, int8_t) | ||
22 | +DO_VADDV(vaddvsh, 2, int16_t) | ||
23 | +DO_VADDV(vaddvsw, 4, int32_t) | ||
24 | DO_VADDV(vaddvub, 1, uint8_t) | ||
25 | DO_VADDV(vaddvuh, 2, uint16_t) | ||
26 | DO_VADDV(vaddvuw, 4, uint32_t) | ||
27 | -- | ||
28 | 2.20.1 | ||
29 | |||
30 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | In the MVE helpers for the narrowing operations (DO_VSHRN and | ||
2 | DO_VSHRN_SAT) we were using the wrong bits of the predicate mask for | ||
3 | the 'top' versions of the insn. This is because the loop works over | ||
4 | the double-sized input elements and shifts the predicate mask by that | ||
5 | many bits each time, but when we write out the half-sized output we | ||
6 | must look at the mask bits for whichever half of the element we are | ||
7 | writing to. | ||
1 | 8 | ||
9 | Correct this by shifting the whole mask right by ESIZE bits for the | ||
10 | 'top' insns. This allows us also to simplify the saturation bit | ||
11 | checking (where we had noticed that we needed to look at a different | ||
12 | mask bit for the 'top' insn.) | ||
13 | |||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
16 | --- | ||
17 | target/arm/mve_helper.c | 4 +++- | ||
18 | 1 file changed, 3 insertions(+), 1 deletion(-) | ||
19 | |||
20 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/target/arm/mve_helper.c | ||
23 | +++ b/target/arm/mve_helper.c | ||
24 | @@ -XXX,XX +XXX,XX @@ DO_VSHLL_ALL(vshllt, true) | ||
25 | TYPE *d = vd; \ | ||
26 | uint16_t mask = mve_element_mask(env); \ | ||
27 | unsigned le; \ | ||
28 | + mask >>= ESIZE * TOP; \ | ||
29 | for (le = 0; le < 16 / LESIZE; le++, mask >>= LESIZE) { \ | ||
30 | TYPE r = FN(m[H##LESIZE(le)], shift); \ | ||
31 | mergemask(&d[H##ESIZE(le * 2 + TOP)], r, mask); \ | ||
32 | @@ -XXX,XX +XXX,XX @@ static inline int32_t do_sat_bhs(int64_t val, int64_t min, int64_t max, | ||
33 | uint16_t mask = mve_element_mask(env); \ | ||
34 | bool qc = false; \ | ||
35 | unsigned le; \ | ||
36 | + mask >>= ESIZE * TOP; \ | ||
37 | for (le = 0; le < 16 / LESIZE; le++, mask >>= LESIZE) { \ | ||
38 | bool sat = false; \ | ||
39 | TYPE r = FN(m[H##LESIZE(le)], shift, &sat); \ | ||
40 | mergemask(&d[H##ESIZE(le * 2 + TOP)], r, mask); \ | ||
41 | - qc |= sat && (mask & 1 << (TOP * ESIZE)); \ | ||
42 | + qc |= sat & mask & 1; \ | ||
43 | } \ | ||
44 | if (qc) { \ | ||
45 | env->vfp.qc[0] = qc; \ | ||
46 | -- | ||
47 | 2.20.1 | ||
48 | |||
49 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | In do_sqrshl48_d() and do_uqrshl48_d() we got some of the edge | ||
2 | cases wrong and failed to saturate correctly: | ||
1 | 3 | ||
4 | (1) In do_sqrshl48_d() we used the same code that do_shrshl_bhs() | ||
5 | does to obtain the saturated most-negative and most-positive 48-bit | ||
6 | signed values for the large-shift-left case. This gives (1 << 47) | ||
7 | for saturate-to-most-negative, but we weren't sign-extending this | ||
8 | value to the 64-bit output as the pseudocode requires. | ||
9 | |||
10 | (2) For left shifts by less than 48, we copied the "8/16 bit" code | ||
11 | from do_sqrshl_bhs() and do_uqrshl_bhs(). This doesn't do the right | ||
12 | thing because it assumes the C type we're working with is at least | ||
13 | twice the number of bits we're saturating to (so that a shift left by | ||
14 | bits-1 can't shift anything off the top of the value). This isn't | ||
15 | true for bits == 48, so we would incorrectly return 0 rather than the | ||
16 | most-positive value for situations like "shift (1 << 44) right by | ||
17 | 20". Instead check for saturation by doing the shift and signextend | ||
18 | and then testing whether shifting back left again gives the original | ||
19 | value. | ||
20 | |||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
22 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
23 | --- | ||
24 | target/arm/mve_helper.c | 12 +++++------- | ||
25 | 1 file changed, 5 insertions(+), 7 deletions(-) | ||
26 | |||
27 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/mve_helper.c | ||
30 | +++ b/target/arm/mve_helper.c | ||
31 | @@ -XXX,XX +XXX,XX @@ static inline int64_t do_sqrshl48_d(int64_t src, int64_t shift, | ||
32 | } | ||
33 | return src >> -shift; | ||
34 | } else if (shift < 48) { | ||
35 | - int64_t val = src << shift; | ||
36 | - int64_t extval = sextract64(val, 0, 48); | ||
37 | - if (!sat || val == extval) { | ||
38 | + int64_t extval = sextract64(src << shift, 0, 48); | ||
39 | + if (!sat || src == (extval >> shift)) { | ||
40 | return extval; | ||
41 | } | ||
42 | } else if (!sat || src == 0) { | ||
43 | @@ -XXX,XX +XXX,XX @@ static inline int64_t do_sqrshl48_d(int64_t src, int64_t shift, | ||
44 | } | ||
45 | |||
46 | *sat = 1; | ||
47 | - return (1ULL << 47) - (src >= 0); | ||
48 | + return src >= 0 ? MAKE_64BIT_MASK(0, 47) : MAKE_64BIT_MASK(47, 17); | ||
49 | } | ||
50 | |||
51 | /* Operate on 64-bit values, but saturate at 48 bits */ | ||
52 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t do_uqrshl48_d(uint64_t src, int64_t shift, | ||
53 | return extval; | ||
54 | } | ||
55 | } else if (shift < 48) { | ||
56 | - uint64_t val = src << shift; | ||
57 | - uint64_t extval = extract64(val, 0, 48); | ||
58 | - if (!sat || val == extval) { | ||
59 | + uint64_t extval = extract64(src << shift, 0, 48); | ||
60 | + if (!sat || src == (extval >> shift)) { | ||
61 | return extval; | ||
62 | } | ||
63 | } else if (!sat || src == 0) { | ||
64 | -- | ||
65 | 2.20.1 | ||
66 | |||
67 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | We got an edge case wrong in the 48-bit SQRSHRL implementation: if | ||
2 | the shift is to the right, although it always makes the result | ||
3 | smaller than the input value it might not be within the 48-bit range | ||
4 | the result is supposed to be if the input had some bits in [63..48] | ||
5 | set and the shift didn't bring all of those within the [47..0] range. | ||
1 | 6 | ||
7 | Handle this similarly to the way we already do for this case in | ||
8 | do_uqrshl48_d(): extend the calculated result from 48 bits, | ||
9 | and return that if not saturating or if it doesn't change the | ||
10 | result; otherwise fall through to return a saturated value. | ||
11 | |||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | --- | ||
15 | target/arm/mve_helper.c | 11 +++++++++-- | ||
16 | 1 file changed, 9 insertions(+), 2 deletions(-) | ||
17 | |||
18 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/mve_helper.c | ||
21 | +++ b/target/arm/mve_helper.c | ||
22 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(mve_uqrshll)(CPUARMState *env, uint64_t n, uint32_t shift) | ||
23 | static inline int64_t do_sqrshl48_d(int64_t src, int64_t shift, | ||
24 | bool round, uint32_t *sat) | ||
25 | { | ||
26 | + int64_t val, extval; | ||
27 | + | ||
28 | if (shift <= -48) { | ||
29 | /* Rounding the sign bit always produces 0. */ | ||
30 | if (round) { | ||
31 | @@ -XXX,XX +XXX,XX @@ static inline int64_t do_sqrshl48_d(int64_t src, int64_t shift, | ||
32 | } else if (shift < 0) { | ||
33 | if (round) { | ||
34 | src >>= -shift - 1; | ||
35 | - return (src >> 1) + (src & 1); | ||
36 | + val = (src >> 1) + (src & 1); | ||
37 | + } else { | ||
38 | + val = src >> -shift; | ||
39 | + } | ||
40 | + extval = sextract64(val, 0, 48); | ||
41 | + if (!sat || val == extval) { | ||
42 | + return extval; | ||
43 | } | ||
44 | - return src >> -shift; | ||
45 | } else if (shift < 48) { | ||
46 | int64_t extval = sextract64(src << shift, 0, 48); | ||
47 | if (!sat || src == (extval >> shift)) { | ||
48 | -- | ||
49 | 2.20.1 | ||
50 | |||
51 | diff view generated by jsdifflib |
1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, | 1 | In mve_element_mask(), we calculate a mask for tail predication which |
---|---|---|---|
2 | add MemTxAttrs as an argument to address_space_map(). | 2 | should have a number of 1 bits based on the value of LR. However, |
3 | Its callers either have an attrs value to hand, or don't care | 3 | our MAKE_64BIT_MASK() macro has undefined behaviour when passed a |
4 | and can use MEMTXATTRS_UNSPECIFIED. | 4 | zero length. Special case this to give the all-zeroes mask we |
5 | require. | ||
5 | 6 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20180521140402.23318-5-peter.maydell@linaro.org | ||
10 | --- | 9 | --- |
11 | include/exec/memory.h | 3 ++- | 10 | target/arm/mve_helper.c | 3 ++- |
12 | include/sysemu/dma.h | 3 ++- | 11 | 1 file changed, 2 insertions(+), 1 deletion(-) |
13 | exec.c | 6 ++++-- | ||
14 | target/ppc/mmu-hash64.c | 3 ++- | ||
15 | 4 files changed, 10 insertions(+), 5 deletions(-) | ||
16 | 12 | ||
17 | diff --git a/include/exec/memory.h b/include/exec/memory.h | 13 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c |
18 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/exec/memory.h | 15 | --- a/target/arm/mve_helper.c |
20 | +++ b/include/exec/memory.h | 16 | +++ b/target/arm/mve_helper.c |
21 | @@ -XXX,XX +XXX,XX @@ bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_ | 17 | @@ -XXX,XX +XXX,XX @@ static uint16_t mve_element_mask(CPUARMState *env) |
22 | * @addr: address within that address space | 18 | */ |
23 | * @plen: pointer to length of buffer; updated on return | 19 | int masklen = env->regs[14] << env->v7m.ltpsize; |
24 | * @is_write: indicates the transfer direction | 20 | assert(masklen <= 16); |
25 | + * @attrs: memory attributes | 21 | - mask &= MAKE_64BIT_MASK(0, masklen); |
26 | */ | 22 | + uint16_t ltpmask = masklen ? MAKE_64BIT_MASK(0, masklen) : 0; |
27 | void *address_space_map(AddressSpace *as, hwaddr addr, | 23 | + mask &= ltpmask; |
28 | - hwaddr *plen, bool is_write); | ||
29 | + hwaddr *plen, bool is_write, MemTxAttrs attrs); | ||
30 | |||
31 | /* address_space_unmap: Unmaps a memory region previously mapped by address_space_map() | ||
32 | * | ||
33 | diff --git a/include/sysemu/dma.h b/include/sysemu/dma.h | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/include/sysemu/dma.h | ||
36 | +++ b/include/sysemu/dma.h | ||
37 | @@ -XXX,XX +XXX,XX @@ static inline void *dma_memory_map(AddressSpace *as, | ||
38 | hwaddr xlen = *len; | ||
39 | void *p; | ||
40 | |||
41 | - p = address_space_map(as, addr, &xlen, dir == DMA_DIRECTION_FROM_DEVICE); | ||
42 | + p = address_space_map(as, addr, &xlen, dir == DMA_DIRECTION_FROM_DEVICE, | ||
43 | + MEMTXATTRS_UNSPECIFIED); | ||
44 | *len = xlen; | ||
45 | return p; | ||
46 | } | ||
47 | diff --git a/exec.c b/exec.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/exec.c | ||
50 | +++ b/exec.c | ||
51 | @@ -XXX,XX +XXX,XX @@ flatview_extend_translation(FlatView *fv, hwaddr addr, | ||
52 | void *address_space_map(AddressSpace *as, | ||
53 | hwaddr addr, | ||
54 | hwaddr *plen, | ||
55 | - bool is_write) | ||
56 | + bool is_write, | ||
57 | + MemTxAttrs attrs) | ||
58 | { | ||
59 | hwaddr len = *plen; | ||
60 | hwaddr l, xlat; | ||
61 | @@ -XXX,XX +XXX,XX @@ void *cpu_physical_memory_map(hwaddr addr, | ||
62 | hwaddr *plen, | ||
63 | int is_write) | ||
64 | { | ||
65 | - return address_space_map(&address_space_memory, addr, plen, is_write); | ||
66 | + return address_space_map(&address_space_memory, addr, plen, is_write, | ||
67 | + MEMTXATTRS_UNSPECIFIED); | ||
68 | } | ||
69 | |||
70 | void cpu_physical_memory_unmap(void *buffer, hwaddr len, | ||
71 | diff --git a/target/ppc/mmu-hash64.c b/target/ppc/mmu-hash64.c | ||
72 | index XXXXXXX..XXXXXXX 100644 | ||
73 | --- a/target/ppc/mmu-hash64.c | ||
74 | +++ b/target/ppc/mmu-hash64.c | ||
75 | @@ -XXX,XX +XXX,XX @@ const ppc_hash_pte64_t *ppc_hash64_map_hptes(PowerPCCPU *cpu, | ||
76 | return NULL; | ||
77 | } | 24 | } |
78 | 25 | ||
79 | - hptes = address_space_map(CPU(cpu)->as, base + pte_offset, &plen, false); | 26 | if ((env->condexec_bits & 0xf) == 0) { |
80 | + hptes = address_space_map(CPU(cpu)->as, base + pte_offset, &plen, false, | ||
81 | + MEMTXATTRS_UNSPECIFIED); | ||
82 | if (plen < (n * HASH_PTE_SIZE_64)) { | ||
83 | hw_error("%s: Unable to map all requested HPTEs\n", __func__); | ||
84 | } | ||
85 | -- | 27 | -- |
86 | 2.17.1 | 28 | 2.20.1 |
87 | 29 | ||
88 | 30 | diff view generated by jsdifflib |
1 | From: Igor Mammedov <imammedo@redhat.com> | 1 | In some situations we need a mask telling us which parts of the |
---|---|---|---|
2 | vector correspond to beats that are not being executed because of | ||
3 | ECI, separately from the combined "which bytes are predicated away" | ||
4 | mask. Factor this mask calculation out of mve_element_mask() into | ||
5 | its own function. | ||
2 | 6 | ||
3 | When QEMU is started with following CLI | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | -machine virt,gic-version=3,accel=kvm -cpu host -bios AAVMF_CODE.fd | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | it crashes with abort at | 9 | --- |
6 | accel/kvm/kvm-all.c:2164: | 10 | target/arm/mve_helper.c | 58 ++++++++++++++++++++++++----------------- |
7 | KVM_SET_DEVICE_ATTR failed: Group 6 attr 0x000000000000c665: Invalid argument | 11 | 1 file changed, 34 insertions(+), 24 deletions(-) |
8 | 12 | ||
9 | Which is caused by implicit dependency of kvm_arm_gicv3_reset() on | 13 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c |
10 | arm_gicv3_icc_reset() where the later is called by CPU reset | ||
11 | reset callback. | ||
12 | |||
13 | However commit: | ||
14 | 3b77f6c arm/boot: split load_dtb() from arm_load_kernel() | ||
15 | broke CPU reset callback registration in case | ||
16 | |||
17 | arm_load_kernel() | ||
18 | ... | ||
19 | if (!info->kernel_filename || info->firmware_loaded) | ||
20 | |||
21 | branch is taken, i.e. it's sufficient to provide a firmware | ||
22 | or do not provide kernel on CLI to skip cpu reset callback | ||
23 | registration, where before offending commit the callback | ||
24 | has been registered unconditionally. | ||
25 | |||
26 | Fix it by registering the callback right at the beginning of | ||
27 | arm_load_kernel() unconditionally instead of doing it at the end. | ||
28 | |||
29 | NOTE: | ||
30 | we probably should eliminate that dependency anyways as well as | ||
31 | separate arch CPU reset parts from arm_load_kernel() into CPU | ||
32 | itself, but that refactoring that I probably would have to do | ||
33 | anyways later for CPU hotplug to work. | ||
34 | |||
35 | Reported-by: Auger Eric <eric.auger@redhat.com> | ||
36 | Signed-off-by: Igor Mammedov <imammedo@redhat.com> | ||
37 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
38 | Tested-by: Eric Auger <eric.auger@redhat.com> | ||
39 | Message-id: 1527070950-208350-1-git-send-email-imammedo@redhat.com | ||
40 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
41 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
42 | --- | ||
43 | hw/arm/boot.c | 18 +++++++++--------- | ||
44 | 1 file changed, 9 insertions(+), 9 deletions(-) | ||
45 | |||
46 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
48 | --- a/hw/arm/boot.c | 15 | --- a/target/arm/mve_helper.c |
49 | +++ b/hw/arm/boot.c | 16 | +++ b/target/arm/mve_helper.c |
50 | @@ -XXX,XX +XXX,XX @@ void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info) | 17 | @@ -XXX,XX +XXX,XX @@ |
51 | static const ARMInsnFixup *primary_loader; | 18 | #include "exec/exec-all.h" |
52 | AddressSpace *as = arm_boot_address_space(cpu, info); | 19 | #include "tcg/tcg.h" |
53 | 20 | ||
54 | + /* CPU objects (unlike devices) are not automatically reset on system | 21 | +static uint16_t mve_eci_mask(CPUARMState *env) |
55 | + * reset, so we must always register a handler to do so. If we're | 22 | +{ |
56 | + * actually loading a kernel, the handler is also responsible for | 23 | + /* |
57 | + * arranging that we start it correctly. | 24 | + * Return the mask of which elements in the MVE vector correspond |
25 | + * to beats being executed. The mask has 1 bits for executed lanes | ||
26 | + * and 0 bits where ECI says this beat was already executed. | ||
58 | + */ | 27 | + */ |
59 | + for (cs = first_cpu; cs; cs = CPU_NEXT(cs)) { | 28 | + int eci; |
60 | + qemu_register_reset(do_cpu_reset, ARM_CPU(cs)); | 29 | + |
30 | + if ((env->condexec_bits & 0xf) != 0) { | ||
31 | + return 0xffff; | ||
61 | + } | 32 | + } |
62 | + | 33 | + |
63 | /* The board code is not supposed to set secure_board_setup unless | 34 | + eci = env->condexec_bits >> 4; |
64 | * running its code in secure mode is actually possible, and KVM | 35 | + switch (eci) { |
65 | * doesn't support secure. | 36 | + case ECI_NONE: |
66 | @@ -XXX,XX +XXX,XX @@ void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info) | 37 | + return 0xffff; |
67 | ARM_CPU(cs)->env.boot_info = info; | 38 | + case ECI_A0: |
39 | + return 0xfff0; | ||
40 | + case ECI_A0A1: | ||
41 | + return 0xff00; | ||
42 | + case ECI_A0A1A2: | ||
43 | + case ECI_A0A1A2B0: | ||
44 | + return 0xf000; | ||
45 | + default: | ||
46 | + g_assert_not_reached(); | ||
47 | + } | ||
48 | +} | ||
49 | + | ||
50 | static uint16_t mve_element_mask(CPUARMState *env) | ||
51 | { | ||
52 | /* | ||
53 | @@ -XXX,XX +XXX,XX @@ static uint16_t mve_element_mask(CPUARMState *env) | ||
54 | mask &= ltpmask; | ||
68 | } | 55 | } |
69 | 56 | ||
70 | - /* CPU objects (unlike devices) are not automatically reset on system | 57 | - if ((env->condexec_bits & 0xf) == 0) { |
71 | - * reset, so we must always register a handler to do so. If we're | 58 | - /* |
72 | - * actually loading a kernel, the handler is also responsible for | 59 | - * ECI bits indicate which beats are already executed; |
73 | - * arranging that we start it correctly. | 60 | - * we handle this by effectively predicating them out. |
74 | - */ | 61 | - */ |
75 | - for (cs = first_cpu; cs; cs = CPU_NEXT(cs)) { | 62 | - int eci = env->condexec_bits >> 4; |
76 | - qemu_register_reset(do_cpu_reset, ARM_CPU(cs)); | 63 | - switch (eci) { |
64 | - case ECI_NONE: | ||
65 | - break; | ||
66 | - case ECI_A0: | ||
67 | - mask &= 0xfff0; | ||
68 | - break; | ||
69 | - case ECI_A0A1: | ||
70 | - mask &= 0xff00; | ||
71 | - break; | ||
72 | - case ECI_A0A1A2: | ||
73 | - case ECI_A0A1A2B0: | ||
74 | - mask &= 0xf000; | ||
75 | - break; | ||
76 | - default: | ||
77 | - g_assert_not_reached(); | ||
78 | - } | ||
77 | - } | 79 | - } |
78 | - | 80 | - |
79 | if (!info->skip_dtb_autoload && have_dtb(info)) { | 81 | + /* |
80 | if (arm_load_dtb(info->dtb_start, info, info->dtb_limit, as) < 0) { | 82 | + * ECI bits indicate which beats are already executed; |
81 | exit(1); | 83 | + * we handle this by effectively predicating them out. |
84 | + */ | ||
85 | + mask &= mve_eci_mask(env); | ||
86 | return mask; | ||
87 | } | ||
88 | |||
82 | -- | 89 | -- |
83 | 2.17.1 | 90 | 2.20.1 |
84 | 91 | ||
85 | 92 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | We were not paying attention to the ECI state when advancing the VPT | ||
2 | state. Architecturally, VPT state advance happens for every beat | ||
3 | (see the pseudocode VPTAdvance()), so on every beat the 4 bits of | ||
4 | VPR.P0 corresponding to the current beat are inverted if required, | ||
5 | and at the end of beats 1 and 3 the VPR MASK fields are updated. | ||
6 | This means that if the ECI state says we should not be executing all | ||
7 | 4 beats then we need to skip some of the updating of the VPR that we | ||
8 | currently do in mve_advance_vpt(). | ||
1 | 9 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | --- | ||
13 | target/arm/mve_helper.c | 24 +++++++++++++++++------- | ||
14 | 1 file changed, 17 insertions(+), 7 deletions(-) | ||
15 | |||
16 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/mve_helper.c | ||
19 | +++ b/target/arm/mve_helper.c | ||
20 | @@ -XXX,XX +XXX,XX @@ static void mve_advance_vpt(CPUARMState *env) | ||
21 | /* Advance the VPT and ECI state if necessary */ | ||
22 | uint32_t vpr = env->v7m.vpr; | ||
23 | unsigned mask01, mask23; | ||
24 | + uint16_t inv_mask; | ||
25 | + uint16_t eci_mask = mve_eci_mask(env); | ||
26 | |||
27 | if ((env->condexec_bits & 0xf) == 0) { | ||
28 | env->condexec_bits = (env->condexec_bits == (ECI_A0A1A2B0 << 4)) ? | ||
29 | @@ -XXX,XX +XXX,XX @@ static void mve_advance_vpt(CPUARMState *env) | ||
30 | return; | ||
31 | } | ||
32 | |||
33 | + /* Invert P0 bits if needed, but only for beats we actually executed */ | ||
34 | mask01 = FIELD_EX32(vpr, V7M_VPR, MASK01); | ||
35 | mask23 = FIELD_EX32(vpr, V7M_VPR, MASK23); | ||
36 | - if (mask01 > 8) { | ||
37 | - /* high bit set, but not 0b1000: invert the relevant half of P0 */ | ||
38 | - vpr ^= 0xff; | ||
39 | + /* Start by assuming we invert all bits corresponding to executed beats */ | ||
40 | + inv_mask = eci_mask; | ||
41 | + if (mask01 <= 8) { | ||
42 | + /* MASK01 says don't invert low half of P0 */ | ||
43 | + inv_mask &= ~0xff; | ||
44 | } | ||
45 | - if (mask23 > 8) { | ||
46 | - /* high bit set, but not 0b1000: invert the relevant half of P0 */ | ||
47 | - vpr ^= 0xff00; | ||
48 | + if (mask23 <= 8) { | ||
49 | + /* MASK23 says don't invert high half of P0 */ | ||
50 | + inv_mask &= ~0xff00; | ||
51 | } | ||
52 | - vpr = FIELD_DP32(vpr, V7M_VPR, MASK01, mask01 << 1); | ||
53 | + vpr ^= inv_mask; | ||
54 | + /* Only update MASK01 if beat 1 executed */ | ||
55 | + if (eci_mask & 0xf0) { | ||
56 | + vpr = FIELD_DP32(vpr, V7M_VPR, MASK01, mask01 << 1); | ||
57 | + } | ||
58 | + /* Beat 3 always executes, so update MASK23 */ | ||
59 | vpr = FIELD_DP32(vpr, V7M_VPR, MASK23, mask23 << 1); | ||
60 | env->v7m.vpr = vpr; | ||
61 | } | ||
62 | -- | ||
63 | 2.20.1 | ||
64 | |||
65 | diff view generated by jsdifflib |
1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, | 1 | For vector loads, predicated elements are zeroed, instead of |
---|---|---|---|
2 | add MemTxAttrs as an argument to address_space_translate_iommu(). | 2 | retaining their previous values (as happens for most data |
3 | processing operations). This means we need to distinguish | ||
4 | "beat not executed due to ECI" (don't touch destination | ||
5 | element) from "beat executed but predicated out" (zero | ||
6 | destination element). | ||
3 | 7 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20180521140402.23318-14-peter.maydell@linaro.org | ||
8 | --- | 10 | --- |
9 | exec.c | 8 +++++--- | 11 | target/arm/mve_helper.c | 8 +++++--- |
10 | 1 file changed, 5 insertions(+), 3 deletions(-) | 12 | 1 file changed, 5 insertions(+), 3 deletions(-) |
11 | 13 | ||
12 | diff --git a/exec.c b/exec.c | 14 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c |
13 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/exec.c | 16 | --- a/target/arm/mve_helper.c |
15 | +++ b/exec.c | 17 | +++ b/target/arm/mve_helper.c |
16 | @@ -XXX,XX +XXX,XX @@ address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *x | 18 | @@ -XXX,XX +XXX,XX @@ static void mve_advance_vpt(CPUARMState *env) |
17 | * @is_write: whether the translation operation is for write | 19 | env->v7m.vpr = vpr; |
18 | * @is_mmio: whether this can be MMIO, set true if it can | ||
19 | * @target_as: the address space targeted by the IOMMU | ||
20 | + * @attrs: transaction attributes | ||
21 | * | ||
22 | * This function is called from RCU critical section. It is the common | ||
23 | * part of flatview_do_translate and address_space_translate_cached. | ||
24 | @@ -XXX,XX +XXX,XX @@ static MemoryRegionSection address_space_translate_iommu(IOMMUMemoryRegion *iomm | ||
25 | hwaddr *page_mask_out, | ||
26 | bool is_write, | ||
27 | bool is_mmio, | ||
28 | - AddressSpace **target_as) | ||
29 | + AddressSpace **target_as, | ||
30 | + MemTxAttrs attrs) | ||
31 | { | ||
32 | MemoryRegionSection *section; | ||
33 | hwaddr page_mask = (hwaddr)-1; | ||
34 | @@ -XXX,XX +XXX,XX @@ static MemoryRegionSection flatview_do_translate(FlatView *fv, | ||
35 | return address_space_translate_iommu(iommu_mr, xlat, | ||
36 | plen_out, page_mask_out, | ||
37 | is_write, is_mmio, | ||
38 | - target_as); | ||
39 | + target_as, attrs); | ||
40 | } | ||
41 | if (page_mask_out) { | ||
42 | /* Not behind an IOMMU, use default page size. */ | ||
43 | @@ -XXX,XX +XXX,XX @@ static inline MemoryRegion *address_space_translate_cached( | ||
44 | |||
45 | section = address_space_translate_iommu(iommu_mr, xlat, plen, | ||
46 | NULL, is_write, true, | ||
47 | - &target_as); | ||
48 | + &target_as, attrs); | ||
49 | return section.mr; | ||
50 | } | 20 | } |
51 | 21 | ||
22 | - | ||
23 | +/* For loads, predicated lanes are zeroed instead of keeping their old values */ | ||
24 | #define DO_VLDR(OP, MSIZE, LDTYPE, ESIZE, TYPE) \ | ||
25 | void HELPER(mve_##OP)(CPUARMState *env, void *vd, uint32_t addr) \ | ||
26 | { \ | ||
27 | TYPE *d = vd; \ | ||
28 | uint16_t mask = mve_element_mask(env); \ | ||
29 | + uint16_t eci_mask = mve_eci_mask(env); \ | ||
30 | unsigned b, e; \ | ||
31 | /* \ | ||
32 | * R_SXTM allows the dest reg to become UNKNOWN for abandoned \ | ||
33 | @@ -XXX,XX +XXX,XX @@ static void mve_advance_vpt(CPUARMState *env) | ||
34 | * then take an exception. \ | ||
35 | */ \ | ||
36 | for (b = 0, e = 0; b < 16; b += ESIZE, e++) { \ | ||
37 | - if (mask & (1 << b)) { \ | ||
38 | - d[H##ESIZE(e)] = cpu_##LDTYPE##_data_ra(env, addr, GETPC()); \ | ||
39 | + if (eci_mask & (1 << b)) { \ | ||
40 | + d[H##ESIZE(e)] = (mask & (1 << b)) ? \ | ||
41 | + cpu_##LDTYPE##_data_ra(env, addr, GETPC()) : 0; \ | ||
42 | } \ | ||
43 | addr += MSIZE; \ | ||
44 | } \ | ||
52 | -- | 45 | -- |
53 | 2.17.1 | 46 | 2.20.1 |
54 | 47 | ||
55 | 48 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the MVE VMULL (polynomial) insn. Unlike Neon, this comes | ||
2 | in two flavours: 8x8->16 and a 16x16->32. Also unlike Neon, the | ||
3 | inputs are in either the low or the high half of each double-width | ||
4 | element. | ||
1 | 5 | ||
6 | The assembler for this insn indicates the size with "P8" or "P16", | ||
7 | encoded into bit 28 as size = 0 or 1. We choose to follow the | ||
8 | same encoding as VQDMULL and decode this into a->size as MO_16 | ||
9 | or MO_32 indicating the size of the result elements. This then | ||
10 | carries through to the helper function names where it then | ||
11 | matches up with the existing pmull_h() which does an 8x8->16 | ||
12 | operation and a new pmull_w() which does the 16x16->32. | ||
13 | |||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
16 | --- | ||
17 | target/arm/helper-mve.h | 5 +++++ | ||
18 | target/arm/vec_internal.h | 11 +++++++++++ | ||
19 | target/arm/mve.decode | 14 ++++++++++---- | ||
20 | target/arm/mve_helper.c | 16 ++++++++++++++++ | ||
21 | target/arm/translate-mve.c | 28 ++++++++++++++++++++++++++++ | ||
22 | target/arm/vec_helper.c | 14 +++++++++++++- | ||
23 | 6 files changed, 83 insertions(+), 5 deletions(-) | ||
24 | |||
25 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/target/arm/helper-mve.h | ||
28 | +++ b/target/arm/helper-mve.h | ||
29 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vmulltub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
30 | DEF_HELPER_FLAGS_4(mve_vmulltuh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
31 | DEF_HELPER_FLAGS_4(mve_vmulltuw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
32 | |||
33 | +DEF_HELPER_FLAGS_4(mve_vmullpbh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
34 | +DEF_HELPER_FLAGS_4(mve_vmullpth, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
35 | +DEF_HELPER_FLAGS_4(mve_vmullpbw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
36 | +DEF_HELPER_FLAGS_4(mve_vmullptw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
37 | + | ||
38 | DEF_HELPER_FLAGS_4(mve_vqdmulhb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
39 | DEF_HELPER_FLAGS_4(mve_vqdmulhh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
40 | DEF_HELPER_FLAGS_4(mve_vqdmulhw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
41 | diff --git a/target/arm/vec_internal.h b/target/arm/vec_internal.h | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/target/arm/vec_internal.h | ||
44 | +++ b/target/arm/vec_internal.h | ||
45 | @@ -XXX,XX +XXX,XX @@ int16_t do_sqrdmlah_h(int16_t, int16_t, int16_t, bool, bool, uint32_t *); | ||
46 | int32_t do_sqrdmlah_s(int32_t, int32_t, int32_t, bool, bool, uint32_t *); | ||
47 | int64_t do_sqrdmlah_d(int64_t, int64_t, int64_t, bool, bool); | ||
48 | |||
49 | +/* | ||
50 | + * 8 x 8 -> 16 vector polynomial multiply where the inputs are | ||
51 | + * in the low 8 bits of each 16-bit element | ||
52 | +*/ | ||
53 | +uint64_t pmull_h(uint64_t op1, uint64_t op2); | ||
54 | +/* | ||
55 | + * 16 x 16 -> 32 vector polynomial multiply where the inputs are | ||
56 | + * in the low 16 bits of each 32-bit element | ||
57 | + */ | ||
58 | +uint64_t pmull_w(uint64_t op1, uint64_t op2); | ||
59 | + | ||
60 | #endif /* TARGET_ARM_VEC_INTERNALS_H */ | ||
61 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/target/arm/mve.decode | ||
64 | +++ b/target/arm/mve.decode | ||
65 | @@ -XXX,XX +XXX,XX @@ VHADD_U 111 1 1111 0 . .. ... 0 ... 0 0000 . 1 . 0 ... 0 @2op | ||
66 | VHSUB_S 111 0 1111 0 . .. ... 0 ... 0 0010 . 1 . 0 ... 0 @2op | ||
67 | VHSUB_U 111 1 1111 0 . .. ... 0 ... 0 0010 . 1 . 0 ... 0 @2op | ||
68 | |||
69 | -VMULL_BS 111 0 1110 0 . .. ... 1 ... 0 1110 . 0 . 0 ... 0 @2op | ||
70 | -VMULL_BU 111 1 1110 0 . .. ... 1 ... 0 1110 . 0 . 0 ... 0 @2op | ||
71 | -VMULL_TS 111 0 1110 0 . .. ... 1 ... 1 1110 . 0 . 0 ... 0 @2op | ||
72 | -VMULL_TU 111 1 1110 0 . .. ... 1 ... 1 1110 . 0 . 0 ... 0 @2op | ||
73 | +{ | ||
74 | + VMULLP_B 111 . 1110 0 . 11 ... 1 ... 0 1110 . 0 . 0 ... 0 @2op_sz28 | ||
75 | + VMULL_BS 111 0 1110 0 . .. ... 1 ... 0 1110 . 0 . 0 ... 0 @2op | ||
76 | + VMULL_BU 111 1 1110 0 . .. ... 1 ... 0 1110 . 0 . 0 ... 0 @2op | ||
77 | +} | ||
78 | +{ | ||
79 | + VMULLP_T 111 . 1110 0 . 11 ... 1 ... 1 1110 . 0 . 0 ... 0 @2op_sz28 | ||
80 | + VMULL_TS 111 0 1110 0 . .. ... 1 ... 1 1110 . 0 . 0 ... 0 @2op | ||
81 | + VMULL_TU 111 1 1110 0 . .. ... 1 ... 1 1110 . 0 . 0 ... 0 @2op | ||
82 | +} | ||
83 | |||
84 | VQDMULH 1110 1111 0 . .. ... 0 ... 0 1011 . 1 . 0 ... 0 @2op | ||
85 | VQRDMULH 1111 1111 0 . .. ... 0 ... 0 1011 . 1 . 0 ... 0 @2op | ||
86 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
87 | index XXXXXXX..XXXXXXX 100644 | ||
88 | --- a/target/arm/mve_helper.c | ||
89 | +++ b/target/arm/mve_helper.c | ||
90 | @@ -XXX,XX +XXX,XX @@ DO_2OP_L(vmulltub, 1, 1, uint8_t, 2, uint16_t, DO_MUL) | ||
91 | DO_2OP_L(vmulltuh, 1, 2, uint16_t, 4, uint32_t, DO_MUL) | ||
92 | DO_2OP_L(vmulltuw, 1, 4, uint32_t, 8, uint64_t, DO_MUL) | ||
93 | |||
94 | +/* | ||
95 | + * Polynomial multiply. We can always do this generating 64 bits | ||
96 | + * of the result at a time, so we don't need to use DO_2OP_L. | ||
97 | + */ | ||
98 | +#define VMULLPH_MASK 0x00ff00ff00ff00ffULL | ||
99 | +#define VMULLPW_MASK 0x0000ffff0000ffffULL | ||
100 | +#define DO_VMULLPBH(N, M) pmull_h((N) & VMULLPH_MASK, (M) & VMULLPH_MASK) | ||
101 | +#define DO_VMULLPTH(N, M) DO_VMULLPBH((N) >> 8, (M) >> 8) | ||
102 | +#define DO_VMULLPBW(N, M) pmull_w((N) & VMULLPW_MASK, (M) & VMULLPW_MASK) | ||
103 | +#define DO_VMULLPTW(N, M) DO_VMULLPBW((N) >> 16, (M) >> 16) | ||
104 | + | ||
105 | +DO_2OP(vmullpbh, 8, uint64_t, DO_VMULLPBH) | ||
106 | +DO_2OP(vmullpth, 8, uint64_t, DO_VMULLPTH) | ||
107 | +DO_2OP(vmullpbw, 8, uint64_t, DO_VMULLPBW) | ||
108 | +DO_2OP(vmullptw, 8, uint64_t, DO_VMULLPTW) | ||
109 | + | ||
110 | /* | ||
111 | * Because the computation type is at least twice as large as required, | ||
112 | * these work for both signed and unsigned source types. | ||
113 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
114 | index XXXXXXX..XXXXXXX 100644 | ||
115 | --- a/target/arm/translate-mve.c | ||
116 | +++ b/target/arm/translate-mve.c | ||
117 | @@ -XXX,XX +XXX,XX @@ static bool trans_VQDMULLT(DisasContext *s, arg_2op *a) | ||
118 | return do_2op(s, a, fns[a->size]); | ||
119 | } | ||
120 | |||
121 | +static bool trans_VMULLP_B(DisasContext *s, arg_2op *a) | ||
122 | +{ | ||
123 | + /* | ||
124 | + * Note that a->size indicates the output size, ie VMULL.P8 | ||
125 | + * is the 8x8->16 operation and a->size is MO_16; VMULL.P16 | ||
126 | + * is the 16x16->32 operation and a->size is MO_32. | ||
127 | + */ | ||
128 | + static MVEGenTwoOpFn * const fns[] = { | ||
129 | + NULL, | ||
130 | + gen_helper_mve_vmullpbh, | ||
131 | + gen_helper_mve_vmullpbw, | ||
132 | + NULL, | ||
133 | + }; | ||
134 | + return do_2op(s, a, fns[a->size]); | ||
135 | +} | ||
136 | + | ||
137 | +static bool trans_VMULLP_T(DisasContext *s, arg_2op *a) | ||
138 | +{ | ||
139 | + /* a->size is as for trans_VMULLP_B */ | ||
140 | + static MVEGenTwoOpFn * const fns[] = { | ||
141 | + NULL, | ||
142 | + gen_helper_mve_vmullpth, | ||
143 | + gen_helper_mve_vmullptw, | ||
144 | + NULL, | ||
145 | + }; | ||
146 | + return do_2op(s, a, fns[a->size]); | ||
147 | +} | ||
148 | + | ||
149 | /* | ||
150 | * VADC and VSBC: these perform an add-with-carry or subtract-with-carry | ||
151 | * of the 32-bit elements in each lane of the input vectors, where the | ||
152 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
153 | index XXXXXXX..XXXXXXX 100644 | ||
154 | --- a/target/arm/vec_helper.c | ||
155 | +++ b/target/arm/vec_helper.c | ||
156 | @@ -XXX,XX +XXX,XX @@ static uint64_t expand_byte_to_half(uint64_t x) | ||
157 | | ((x & 0xff000000) << 24); | ||
158 | } | ||
159 | |||
160 | -static uint64_t pmull_h(uint64_t op1, uint64_t op2) | ||
161 | +uint64_t pmull_w(uint64_t op1, uint64_t op2) | ||
162 | { | ||
163 | uint64_t result = 0; | ||
164 | int i; | ||
165 | + for (i = 0; i < 16; ++i) { | ||
166 | + uint64_t mask = (op1 & 0x0000000100000001ull) * 0xffffffff; | ||
167 | + result ^= op2 & mask; | ||
168 | + op1 >>= 1; | ||
169 | + op2 <<= 1; | ||
170 | + } | ||
171 | + return result; | ||
172 | +} | ||
173 | |||
174 | +uint64_t pmull_h(uint64_t op1, uint64_t op2) | ||
175 | +{ | ||
176 | + uint64_t result = 0; | ||
177 | + int i; | ||
178 | for (i = 0; i < 8; ++i) { | ||
179 | uint64_t mask = (op1 & 0x0001000100010001ull) * 0xffff; | ||
180 | result ^= op2 & mask; | ||
181 | -- | ||
182 | 2.20.1 | ||
183 | |||
184 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the MVE incrementing/decrementing dup insns VIDUP, VDDUP, | ||
2 | VIWDUP and VDWDUP. These fill the elements of a vector with | ||
3 | successively incrementing values, starting at the offset specified in | ||
4 | a general purpose register. The final value of the offset is written | ||
5 | back to this register. The wrapping variants take a second general | ||
6 | purpose register which specifies the point where the count should | ||
7 | wrap back to 0. | ||
1 | 8 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | --- | ||
12 | target/arm/helper-mve.h | 12 ++++ | ||
13 | target/arm/mve.decode | 25 ++++++++ | ||
14 | target/arm/mve_helper.c | 63 +++++++++++++++++++ | ||
15 | target/arm/translate-mve.c | 120 +++++++++++++++++++++++++++++++++++++ | ||
16 | 4 files changed, 220 insertions(+) | ||
17 | |||
18 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/helper-mve.h | ||
21 | +++ b/target/arm/helper-mve.h | ||
22 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(mve_vstrh_w, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
23 | |||
24 | DEF_HELPER_FLAGS_3(mve_vdup, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
25 | |||
26 | +DEF_HELPER_FLAGS_4(mve_vidupb, TCG_CALL_NO_WG, i32, env, ptr, i32, i32) | ||
27 | +DEF_HELPER_FLAGS_4(mve_viduph, TCG_CALL_NO_WG, i32, env, ptr, i32, i32) | ||
28 | +DEF_HELPER_FLAGS_4(mve_vidupw, TCG_CALL_NO_WG, i32, env, ptr, i32, i32) | ||
29 | + | ||
30 | +DEF_HELPER_FLAGS_5(mve_viwdupb, TCG_CALL_NO_WG, i32, env, ptr, i32, i32, i32) | ||
31 | +DEF_HELPER_FLAGS_5(mve_viwduph, TCG_CALL_NO_WG, i32, env, ptr, i32, i32, i32) | ||
32 | +DEF_HELPER_FLAGS_5(mve_viwdupw, TCG_CALL_NO_WG, i32, env, ptr, i32, i32, i32) | ||
33 | + | ||
34 | +DEF_HELPER_FLAGS_5(mve_vdwdupb, TCG_CALL_NO_WG, i32, env, ptr, i32, i32, i32) | ||
35 | +DEF_HELPER_FLAGS_5(mve_vdwduph, TCG_CALL_NO_WG, i32, env, ptr, i32, i32, i32) | ||
36 | +DEF_HELPER_FLAGS_5(mve_vdwdupw, TCG_CALL_NO_WG, i32, env, ptr, i32, i32, i32) | ||
37 | + | ||
38 | DEF_HELPER_FLAGS_3(mve_vclsb, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
39 | DEF_HELPER_FLAGS_3(mve_vclsh, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
40 | DEF_HELPER_FLAGS_3(mve_vclsw, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
41 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/target/arm/mve.decode | ||
44 | +++ b/target/arm/mve.decode | ||
45 | @@ -XXX,XX +XXX,XX @@ | ||
46 | &2scalar qd qn rm size | ||
47 | &1imm qd imm cmode op | ||
48 | &2shift qd qm shift size | ||
49 | +&vidup qd rn size imm | ||
50 | +&viwdup qd rn rm size imm | ||
51 | |||
52 | @vldr_vstr ....... . . . . l:1 rn:4 ... ...... imm:7 &vldr_vstr qd=%qd u=0 | ||
53 | # Note that both Rn and Qd are 3 bits only (no D bit) | ||
54 | @@ -XXX,XX +XXX,XX @@ VDUP 1110 1110 1 1 10 ... 0 .... 1011 . 0 0 1 0000 @vdup size=0 | ||
55 | VDUP 1110 1110 1 0 10 ... 0 .... 1011 . 0 1 1 0000 @vdup size=1 | ||
56 | VDUP 1110 1110 1 0 10 ... 0 .... 1011 . 0 0 1 0000 @vdup size=2 | ||
57 | |||
58 | +# Incrementing and decrementing dup | ||
59 | + | ||
60 | +# VIDUP, VDDUP format immediate: 1 << (immh:imml) | ||
61 | +%imm_vidup 7:1 0:1 !function=vidup_imm | ||
62 | + | ||
63 | +# VIDUP, VDDUP registers: Rm bits [3:1] from insn, bit 0 is 1; | ||
64 | +# Rn bits [3:1] from insn, bit 0 is 0 | ||
65 | +%vidup_rm 1:3 !function=times_2_plus_1 | ||
66 | +%vidup_rn 17:3 !function=times_2 | ||
67 | + | ||
68 | +@vidup .... .... . . size:2 .... .... .... .... .... \ | ||
69 | + qd=%qd imm=%imm_vidup rn=%vidup_rn &vidup | ||
70 | +@viwdup .... .... . . size:2 .... .... .... .... .... \ | ||
71 | + qd=%qd imm=%imm_vidup rm=%vidup_rm rn=%vidup_rn &viwdup | ||
72 | +{ | ||
73 | + VIDUP 1110 1110 0 . .. ... 1 ... 0 1111 . 110 111 . @vidup | ||
74 | + VIWDUP 1110 1110 0 . .. ... 1 ... 0 1111 . 110 ... . @viwdup | ||
75 | +} | ||
76 | +{ | ||
77 | + VDDUP 1110 1110 0 . .. ... 1 ... 1 1111 . 110 111 . @vidup | ||
78 | + VDWDUP 1110 1110 0 . .. ... 1 ... 1 1111 . 110 ... . @viwdup | ||
79 | +} | ||
80 | + | ||
81 | # multiply-add long dual accumulate | ||
82 | # rdahi: bits [3:1] from insn, bit 0 is 1 | ||
83 | # rdalo: bits [3:1] from insn, bit 0 is 0 | ||
84 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
85 | index XXXXXXX..XXXXXXX 100644 | ||
86 | --- a/target/arm/mve_helper.c | ||
87 | +++ b/target/arm/mve_helper.c | ||
88 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(mve_sqrshr)(CPUARMState *env, uint32_t n, uint32_t shift) | ||
89 | { | ||
90 | return do_sqrshl_bhs(n, -(int8_t)shift, 32, true, &env->QF); | ||
91 | } | ||
92 | + | ||
93 | +#define DO_VIDUP(OP, ESIZE, TYPE, FN) \ | ||
94 | + uint32_t HELPER(mve_##OP)(CPUARMState *env, void *vd, \ | ||
95 | + uint32_t offset, uint32_t imm) \ | ||
96 | + { \ | ||
97 | + TYPE *d = vd; \ | ||
98 | + uint16_t mask = mve_element_mask(env); \ | ||
99 | + unsigned e; \ | ||
100 | + for (e = 0; e < 16 / ESIZE; e++, mask >>= ESIZE) { \ | ||
101 | + mergemask(&d[H##ESIZE(e)], offset, mask); \ | ||
102 | + offset = FN(offset, imm); \ | ||
103 | + } \ | ||
104 | + mve_advance_vpt(env); \ | ||
105 | + return offset; \ | ||
106 | + } | ||
107 | + | ||
108 | +#define DO_VIWDUP(OP, ESIZE, TYPE, FN) \ | ||
109 | + uint32_t HELPER(mve_##OP)(CPUARMState *env, void *vd, \ | ||
110 | + uint32_t offset, uint32_t wrap, \ | ||
111 | + uint32_t imm) \ | ||
112 | + { \ | ||
113 | + TYPE *d = vd; \ | ||
114 | + uint16_t mask = mve_element_mask(env); \ | ||
115 | + unsigned e; \ | ||
116 | + for (e = 0; e < 16 / ESIZE; e++, mask >>= ESIZE) { \ | ||
117 | + mergemask(&d[H##ESIZE(e)], offset, mask); \ | ||
118 | + offset = FN(offset, wrap, imm); \ | ||
119 | + } \ | ||
120 | + mve_advance_vpt(env); \ | ||
121 | + return offset; \ | ||
122 | + } | ||
123 | + | ||
124 | +#define DO_VIDUP_ALL(OP, FN) \ | ||
125 | + DO_VIDUP(OP##b, 1, int8_t, FN) \ | ||
126 | + DO_VIDUP(OP##h, 2, int16_t, FN) \ | ||
127 | + DO_VIDUP(OP##w, 4, int32_t, FN) | ||
128 | + | ||
129 | +#define DO_VIWDUP_ALL(OP, FN) \ | ||
130 | + DO_VIWDUP(OP##b, 1, int8_t, FN) \ | ||
131 | + DO_VIWDUP(OP##h, 2, int16_t, FN) \ | ||
132 | + DO_VIWDUP(OP##w, 4, int32_t, FN) | ||
133 | + | ||
134 | +static uint32_t do_add_wrap(uint32_t offset, uint32_t wrap, uint32_t imm) | ||
135 | +{ | ||
136 | + offset += imm; | ||
137 | + if (offset == wrap) { | ||
138 | + offset = 0; | ||
139 | + } | ||
140 | + return offset; | ||
141 | +} | ||
142 | + | ||
143 | +static uint32_t do_sub_wrap(uint32_t offset, uint32_t wrap, uint32_t imm) | ||
144 | +{ | ||
145 | + if (offset == 0) { | ||
146 | + offset = wrap; | ||
147 | + } | ||
148 | + offset -= imm; | ||
149 | + return offset; | ||
150 | +} | ||
151 | + | ||
152 | +DO_VIDUP_ALL(vidup, DO_ADD) | ||
153 | +DO_VIWDUP_ALL(viwdup, do_add_wrap) | ||
154 | +DO_VIWDUP_ALL(vdwdup, do_sub_wrap) | ||
155 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
156 | index XXXXXXX..XXXXXXX 100644 | ||
157 | --- a/target/arm/translate-mve.c | ||
158 | +++ b/target/arm/translate-mve.c | ||
159 | @@ -XXX,XX +XXX,XX @@ | ||
160 | #include "translate.h" | ||
161 | #include "translate-a32.h" | ||
162 | |||
163 | +static inline int vidup_imm(DisasContext *s, int x) | ||
164 | +{ | ||
165 | + return 1 << x; | ||
166 | +} | ||
167 | + | ||
168 | /* Include the generated decoder */ | ||
169 | #include "decode-mve.c.inc" | ||
170 | |||
171 | @@ -XXX,XX +XXX,XX @@ typedef void MVEGenTwoOpShiftFn(TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
172 | typedef void MVEGenDualAccOpFn(TCGv_i64, TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i64); | ||
173 | typedef void MVEGenVADDVFn(TCGv_i32, TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
174 | typedef void MVEGenOneOpImmFn(TCGv_ptr, TCGv_ptr, TCGv_i64); | ||
175 | +typedef void MVEGenVIDUPFn(TCGv_i32, TCGv_ptr, TCGv_ptr, TCGv_i32, TCGv_i32); | ||
176 | +typedef void MVEGenVIWDUPFn(TCGv_i32, TCGv_ptr, TCGv_ptr, TCGv_i32, TCGv_i32, TCGv_i32); | ||
177 | |||
178 | /* Return the offset of a Qn register (same semantics as aa32_vfp_qreg()) */ | ||
179 | static inline long mve_qreg_offset(unsigned reg) | ||
180 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSHLC(DisasContext *s, arg_VSHLC *a) | ||
181 | mve_update_eci(s); | ||
182 | return true; | ||
183 | } | ||
184 | + | ||
185 | +static bool do_vidup(DisasContext *s, arg_vidup *a, MVEGenVIDUPFn *fn) | ||
186 | +{ | ||
187 | + TCGv_ptr qd; | ||
188 | + TCGv_i32 rn; | ||
189 | + | ||
190 | + /* | ||
191 | + * Vector increment/decrement with wrap and duplicate (VIDUP, VDDUP). | ||
192 | + * This fills the vector with elements of successively increasing | ||
193 | + * or decreasing values, starting from Rn. | ||
194 | + */ | ||
195 | + if (!dc_isar_feature(aa32_mve, s) || !mve_check_qreg_bank(s, a->qd)) { | ||
196 | + return false; | ||
197 | + } | ||
198 | + if (a->size == MO_64) { | ||
199 | + /* size 0b11 is another encoding */ | ||
200 | + return false; | ||
201 | + } | ||
202 | + if (!mve_eci_check(s) || !vfp_access_check(s)) { | ||
203 | + return true; | ||
204 | + } | ||
205 | + | ||
206 | + qd = mve_qreg_ptr(a->qd); | ||
207 | + rn = load_reg(s, a->rn); | ||
208 | + fn(rn, cpu_env, qd, rn, tcg_constant_i32(a->imm)); | ||
209 | + store_reg(s, a->rn, rn); | ||
210 | + tcg_temp_free_ptr(qd); | ||
211 | + mve_update_eci(s); | ||
212 | + return true; | ||
213 | +} | ||
214 | + | ||
215 | +static bool do_viwdup(DisasContext *s, arg_viwdup *a, MVEGenVIWDUPFn *fn) | ||
216 | +{ | ||
217 | + TCGv_ptr qd; | ||
218 | + TCGv_i32 rn, rm; | ||
219 | + | ||
220 | + /* | ||
221 | + * Vector increment/decrement with wrap and duplicate (VIWDUp, VDWDUP) | ||
222 | + * This fills the vector with elements of successively increasing | ||
223 | + * or decreasing values, starting from Rn. Rm specifies a point where | ||
224 | + * the count wraps back around to 0. The updated offset is written back | ||
225 | + * to Rn. | ||
226 | + */ | ||
227 | + if (!dc_isar_feature(aa32_mve, s) || !mve_check_qreg_bank(s, a->qd)) { | ||
228 | + return false; | ||
229 | + } | ||
230 | + if (!fn || a->rm == 13 || a->rm == 15) { | ||
231 | + /* | ||
232 | + * size 0b11 is another encoding; Rm == 13 is UNPREDICTABLE; | ||
233 | + * Rm == 13 is VIWDUP, VDWDUP. | ||
234 | + */ | ||
235 | + return false; | ||
236 | + } | ||
237 | + if (!mve_eci_check(s) || !vfp_access_check(s)) { | ||
238 | + return true; | ||
239 | + } | ||
240 | + | ||
241 | + qd = mve_qreg_ptr(a->qd); | ||
242 | + rn = load_reg(s, a->rn); | ||
243 | + rm = load_reg(s, a->rm); | ||
244 | + fn(rn, cpu_env, qd, rn, rm, tcg_constant_i32(a->imm)); | ||
245 | + store_reg(s, a->rn, rn); | ||
246 | + tcg_temp_free_ptr(qd); | ||
247 | + tcg_temp_free_i32(rm); | ||
248 | + mve_update_eci(s); | ||
249 | + return true; | ||
250 | +} | ||
251 | + | ||
252 | +static bool trans_VIDUP(DisasContext *s, arg_vidup *a) | ||
253 | +{ | ||
254 | + static MVEGenVIDUPFn * const fns[] = { | ||
255 | + gen_helper_mve_vidupb, | ||
256 | + gen_helper_mve_viduph, | ||
257 | + gen_helper_mve_vidupw, | ||
258 | + NULL, | ||
259 | + }; | ||
260 | + return do_vidup(s, a, fns[a->size]); | ||
261 | +} | ||
262 | + | ||
263 | +static bool trans_VDDUP(DisasContext *s, arg_vidup *a) | ||
264 | +{ | ||
265 | + static MVEGenVIDUPFn * const fns[] = { | ||
266 | + gen_helper_mve_vidupb, | ||
267 | + gen_helper_mve_viduph, | ||
268 | + gen_helper_mve_vidupw, | ||
269 | + NULL, | ||
270 | + }; | ||
271 | + /* VDDUP is just like VIDUP but with a negative immediate */ | ||
272 | + a->imm = -a->imm; | ||
273 | + return do_vidup(s, a, fns[a->size]); | ||
274 | +} | ||
275 | + | ||
276 | +static bool trans_VIWDUP(DisasContext *s, arg_viwdup *a) | ||
277 | +{ | ||
278 | + static MVEGenVIWDUPFn * const fns[] = { | ||
279 | + gen_helper_mve_viwdupb, | ||
280 | + gen_helper_mve_viwduph, | ||
281 | + gen_helper_mve_viwdupw, | ||
282 | + NULL, | ||
283 | + }; | ||
284 | + return do_viwdup(s, a, fns[a->size]); | ||
285 | +} | ||
286 | + | ||
287 | +static bool trans_VDWDUP(DisasContext *s, arg_viwdup *a) | ||
288 | +{ | ||
289 | + static MVEGenVIWDUPFn * const fns[] = { | ||
290 | + gen_helper_mve_vdwdupb, | ||
291 | + gen_helper_mve_vdwduph, | ||
292 | + gen_helper_mve_vdwdupw, | ||
293 | + NULL, | ||
294 | + }; | ||
295 | + return do_viwdup(s, a, fns[a->size]); | ||
296 | +} | ||
297 | -- | ||
298 | 2.20.1 | ||
299 | |||
300 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Factor out the "generate code to update VPR.MASK01/MASK23" part of | ||
2 | trans_VPST(); we are going to want to reuse it for the VPT insns. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | --- | ||
7 | target/arm/translate-mve.c | 31 +++++++++++++++++-------------- | ||
8 | 1 file changed, 17 insertions(+), 14 deletions(-) | ||
9 | |||
10 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
11 | index XXXXXXX..XXXXXXX 100644 | ||
12 | --- a/target/arm/translate-mve.c | ||
13 | +++ b/target/arm/translate-mve.c | ||
14 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRMLSLDAVH(DisasContext *s, arg_vmlaldav *a) | ||
15 | return do_long_dual_acc(s, a, fns[a->x]); | ||
16 | } | ||
17 | |||
18 | -static bool trans_VPST(DisasContext *s, arg_VPST *a) | ||
19 | +static void gen_vpst(DisasContext *s, uint32_t mask) | ||
20 | { | ||
21 | - TCGv_i32 vpr; | ||
22 | - | ||
23 | - /* mask == 0 is a "related encoding" */ | ||
24 | - if (!dc_isar_feature(aa32_mve, s) || !a->mask) { | ||
25 | - return false; | ||
26 | - } | ||
27 | - if (!mve_eci_check(s) || !vfp_access_check(s)) { | ||
28 | - return true; | ||
29 | - } | ||
30 | /* | ||
31 | * Set the VPR mask fields. We take advantage of MASK01 and MASK23 | ||
32 | * being adjacent fields in the register. | ||
33 | * | ||
34 | - * This insn is not predicated, but it is subject to beat-wise | ||
35 | + * Updating the masks is not predicated, but it is subject to beat-wise | ||
36 | * execution, and the mask is updated on the odd-numbered beats. | ||
37 | * So if PSR.ECI says we should skip beat 1, we mustn't update the | ||
38 | * 01 mask field. | ||
39 | */ | ||
40 | - vpr = load_cpu_field(v7m.vpr); | ||
41 | + TCGv_i32 vpr = load_cpu_field(v7m.vpr); | ||
42 | switch (s->eci) { | ||
43 | case ECI_NONE: | ||
44 | case ECI_A0: | ||
45 | /* Update both 01 and 23 fields */ | ||
46 | tcg_gen_deposit_i32(vpr, vpr, | ||
47 | - tcg_constant_i32(a->mask | (a->mask << 4)), | ||
48 | + tcg_constant_i32(mask | (mask << 4)), | ||
49 | R_V7M_VPR_MASK01_SHIFT, | ||
50 | R_V7M_VPR_MASK01_LENGTH + R_V7M_VPR_MASK23_LENGTH); | ||
51 | break; | ||
52 | @@ -XXX,XX +XXX,XX @@ static bool trans_VPST(DisasContext *s, arg_VPST *a) | ||
53 | case ECI_A0A1A2B0: | ||
54 | /* Update only the 23 mask field */ | ||
55 | tcg_gen_deposit_i32(vpr, vpr, | ||
56 | - tcg_constant_i32(a->mask), | ||
57 | + tcg_constant_i32(mask), | ||
58 | R_V7M_VPR_MASK23_SHIFT, R_V7M_VPR_MASK23_LENGTH); | ||
59 | break; | ||
60 | default: | ||
61 | g_assert_not_reached(); | ||
62 | } | ||
63 | store_cpu_field(vpr, v7m.vpr); | ||
64 | +} | ||
65 | + | ||
66 | +static bool trans_VPST(DisasContext *s, arg_VPST *a) | ||
67 | +{ | ||
68 | + /* mask == 0 is a "related encoding" */ | ||
69 | + if (!dc_isar_feature(aa32_mve, s) || !a->mask) { | ||
70 | + return false; | ||
71 | + } | ||
72 | + if (!mve_eci_check(s) || !vfp_access_check(s)) { | ||
73 | + return true; | ||
74 | + } | ||
75 | + gen_vpst(s, a->mask); | ||
76 | mve_update_and_store_eci(s); | ||
77 | return true; | ||
78 | } | ||
79 | -- | ||
80 | 2.20.1 | ||
81 | |||
82 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | Implement the MVE integer vector comparison instructions. These are | |
2 | "VCMP (vector)" encodings T1, T2 and T3, and "VPT (vector)" encodings | ||
3 | T1, T2 and T3. | ||
4 | |||
5 | These insns compare corresponding elements in each vector, and update | ||
6 | the VPR.P0 predicate bits with the results of the comparison. VPT | ||
7 | also sets the VPR.MASK01 and VPR.MASK23 fields -- it is effectively | ||
8 | "VCMP then VPST". | ||
9 | |||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | --- | ||
13 | target/arm/helper-mve.h | 32 ++++++++++++++++++++++ | ||
14 | target/arm/mve.decode | 18 +++++++++++- | ||
15 | target/arm/mve_helper.c | 56 ++++++++++++++++++++++++++++++++++++++ | ||
16 | target/arm/translate-mve.c | 47 ++++++++++++++++++++++++++++++++ | ||
17 | 4 files changed, 152 insertions(+), 1 deletion(-) | ||
18 | |||
19 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/helper-mve.h | ||
22 | +++ b/target/arm/helper-mve.h | ||
23 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(mve_uqshl, TCG_CALL_NO_RWG, i32, env, i32, i32) | ||
24 | DEF_HELPER_FLAGS_3(mve_sqshl, TCG_CALL_NO_RWG, i32, env, i32, i32) | ||
25 | DEF_HELPER_FLAGS_3(mve_uqrshl, TCG_CALL_NO_RWG, i32, env, i32, i32) | ||
26 | DEF_HELPER_FLAGS_3(mve_sqrshr, TCG_CALL_NO_RWG, i32, env, i32, i32) | ||
27 | + | ||
28 | +DEF_HELPER_FLAGS_3(mve_vcmpeqb, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
29 | +DEF_HELPER_FLAGS_3(mve_vcmpeqh, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
30 | +DEF_HELPER_FLAGS_3(mve_vcmpeqw, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
31 | + | ||
32 | +DEF_HELPER_FLAGS_3(mve_vcmpneb, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
33 | +DEF_HELPER_FLAGS_3(mve_vcmpneh, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
34 | +DEF_HELPER_FLAGS_3(mve_vcmpnew, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
35 | + | ||
36 | +DEF_HELPER_FLAGS_3(mve_vcmpcsb, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
37 | +DEF_HELPER_FLAGS_3(mve_vcmpcsh, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
38 | +DEF_HELPER_FLAGS_3(mve_vcmpcsw, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
39 | + | ||
40 | +DEF_HELPER_FLAGS_3(mve_vcmphib, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
41 | +DEF_HELPER_FLAGS_3(mve_vcmphih, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
42 | +DEF_HELPER_FLAGS_3(mve_vcmphiw, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
43 | + | ||
44 | +DEF_HELPER_FLAGS_3(mve_vcmpgeb, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
45 | +DEF_HELPER_FLAGS_3(mve_vcmpgeh, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
46 | +DEF_HELPER_FLAGS_3(mve_vcmpgew, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
47 | + | ||
48 | +DEF_HELPER_FLAGS_3(mve_vcmpltb, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
49 | +DEF_HELPER_FLAGS_3(mve_vcmplth, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
50 | +DEF_HELPER_FLAGS_3(mve_vcmpltw, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
51 | + | ||
52 | +DEF_HELPER_FLAGS_3(mve_vcmpgtb, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
53 | +DEF_HELPER_FLAGS_3(mve_vcmpgth, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
54 | +DEF_HELPER_FLAGS_3(mve_vcmpgtw, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
55 | + | ||
56 | +DEF_HELPER_FLAGS_3(mve_vcmpleb, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
57 | +DEF_HELPER_FLAGS_3(mve_vcmpleh, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
58 | +DEF_HELPER_FLAGS_3(mve_vcmplew, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
59 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
60 | index XXXXXXX..XXXXXXX 100644 | ||
61 | --- a/target/arm/mve.decode | ||
62 | +++ b/target/arm/mve.decode | ||
63 | @@ -XXX,XX +XXX,XX @@ | ||
64 | &2shift qd qm shift size | ||
65 | &vidup qd rn size imm | ||
66 | &viwdup qd rn rm size imm | ||
67 | +&vcmp qm qn size mask | ||
68 | |||
69 | @vldr_vstr ....... . . . . l:1 rn:4 ... ...... imm:7 &vldr_vstr qd=%qd u=0 | ||
70 | # Note that both Rn and Qd are 3 bits only (no D bit) | ||
71 | @@ -XXX,XX +XXX,XX @@ | ||
72 | @2_shr_w .... .... .. 1 ..... .... .... .... .... &2shift qd=%qd qm=%qm \ | ||
73 | size=2 shift=%rshift_i5 | ||
74 | |||
75 | +# Vector comparison; 4-bit Qm but 3-bit Qn | ||
76 | +%mask_22_13 22:1 13:3 | ||
77 | +@vcmp .... .... .. size:2 qn:3 . .... .... .... .... &vcmp qm=%qm mask=%mask_22_13 | ||
78 | + | ||
79 | # Vector loads and stores | ||
80 | |||
81 | # Widening loads and narrowing stores: | ||
82 | @@ -XXX,XX +XXX,XX @@ VQRDMULH_scalar 1111 1110 0 . .. ... 1 ... 0 1110 . 110 .... @2scalar | ||
83 | } | ||
84 | |||
85 | # Predicate operations | ||
86 | -%mask_22_13 22:1 13:3 | ||
87 | VPST 1111 1110 0 . 11 000 1 ... 0 1111 0100 1101 mask=%mask_22_13 | ||
88 | |||
89 | # Logical immediate operations (1 reg and modified-immediate) | ||
90 | @@ -XXX,XX +XXX,XX @@ VQRSHRUNT 111 1 1110 1 . ... ... ... 1 1111 1 1 . 0 ... 0 @2_shr_b | ||
91 | VQRSHRUNT 111 1 1110 1 . ... ... ... 1 1111 1 1 . 0 ... 0 @2_shr_h | ||
92 | |||
93 | VSHLC 111 0 1110 1 . 1 imm:5 ... 0 1111 1100 rdm:4 qd=%qd | ||
94 | + | ||
95 | +# Comparisons. We expand out the conditions which are split across | ||
96 | +# encodings T1, T2, T3 and the fc bits. These include VPT, which is | ||
97 | +# effectively "VCMP then VPST". A plain "VCMP" has a mask field of zero. | ||
98 | +VCMPEQ 1111 1110 0 . .. ... 1 ... 0 1111 0 0 . 0 ... 0 @vcmp | ||
99 | +VCMPNE 1111 1110 0 . .. ... 1 ... 0 1111 1 0 . 0 ... 0 @vcmp | ||
100 | +VCMPCS 1111 1110 0 . .. ... 1 ... 0 1111 0 0 . 0 ... 1 @vcmp | ||
101 | +VCMPHI 1111 1110 0 . .. ... 1 ... 0 1111 1 0 . 0 ... 1 @vcmp | ||
102 | +VCMPGE 1111 1110 0 . .. ... 1 ... 1 1111 0 0 . 0 ... 0 @vcmp | ||
103 | +VCMPLT 1111 1110 0 . .. ... 1 ... 1 1111 1 0 . 0 ... 0 @vcmp | ||
104 | +VCMPGT 1111 1110 0 . .. ... 1 ... 1 1111 0 0 . 0 ... 1 @vcmp | ||
105 | +VCMPLE 1111 1110 0 . .. ... 1 ... 1 1111 1 0 . 0 ... 1 @vcmp | ||
106 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
107 | index XXXXXXX..XXXXXXX 100644 | ||
108 | --- a/target/arm/mve_helper.c | ||
109 | +++ b/target/arm/mve_helper.c | ||
110 | @@ -XXX,XX +XXX,XX @@ static uint32_t do_sub_wrap(uint32_t offset, uint32_t wrap, uint32_t imm) | ||
111 | DO_VIDUP_ALL(vidup, DO_ADD) | ||
112 | DO_VIWDUP_ALL(viwdup, do_add_wrap) | ||
113 | DO_VIWDUP_ALL(vdwdup, do_sub_wrap) | ||
114 | + | ||
115 | +/* | ||
116 | + * Vector comparison. | ||
117 | + * P0 bits for non-executed beats (where eci_mask is 0) are unchanged. | ||
118 | + * P0 bits for predicated lanes in executed beats (where mask is 0) are 0. | ||
119 | + * P0 bits otherwise are updated with the results of the comparisons. | ||
120 | + * We must also keep unchanged the MASK fields at the top of v7m.vpr. | ||
121 | + */ | ||
122 | +#define DO_VCMP(OP, ESIZE, TYPE, FN) \ | ||
123 | + void HELPER(glue(mve_, OP))(CPUARMState *env, void *vn, void *vm) \ | ||
124 | + { \ | ||
125 | + TYPE *n = vn, *m = vm; \ | ||
126 | + uint16_t mask = mve_element_mask(env); \ | ||
127 | + uint16_t eci_mask = mve_eci_mask(env); \ | ||
128 | + uint16_t beatpred = 0; \ | ||
129 | + uint16_t emask = MAKE_64BIT_MASK(0, ESIZE); \ | ||
130 | + unsigned e; \ | ||
131 | + for (e = 0; e < 16 / ESIZE; e++) { \ | ||
132 | + bool r = FN(n[H##ESIZE(e)], m[H##ESIZE(e)]); \ | ||
133 | + /* Comparison sets 0/1 bits for each byte in the element */ \ | ||
134 | + beatpred |= r * emask; \ | ||
135 | + emask <<= ESIZE; \ | ||
136 | + } \ | ||
137 | + beatpred &= mask; \ | ||
138 | + env->v7m.vpr = (env->v7m.vpr & ~(uint32_t)eci_mask) | \ | ||
139 | + (beatpred & eci_mask); \ | ||
140 | + mve_advance_vpt(env); \ | ||
141 | + } | ||
142 | + | ||
143 | +#define DO_VCMP_S(OP, FN) \ | ||
144 | + DO_VCMP(OP##b, 1, int8_t, FN) \ | ||
145 | + DO_VCMP(OP##h, 2, int16_t, FN) \ | ||
146 | + DO_VCMP(OP##w, 4, int32_t, FN) | ||
147 | + | ||
148 | +#define DO_VCMP_U(OP, FN) \ | ||
149 | + DO_VCMP(OP##b, 1, uint8_t, FN) \ | ||
150 | + DO_VCMP(OP##h, 2, uint16_t, FN) \ | ||
151 | + DO_VCMP(OP##w, 4, uint32_t, FN) | ||
152 | + | ||
153 | +#define DO_EQ(N, M) ((N) == (M)) | ||
154 | +#define DO_NE(N, M) ((N) != (M)) | ||
155 | +#define DO_EQ(N, M) ((N) == (M)) | ||
156 | +#define DO_EQ(N, M) ((N) == (M)) | ||
157 | +#define DO_GE(N, M) ((N) >= (M)) | ||
158 | +#define DO_LT(N, M) ((N) < (M)) | ||
159 | +#define DO_GT(N, M) ((N) > (M)) | ||
160 | +#define DO_LE(N, M) ((N) <= (M)) | ||
161 | + | ||
162 | +DO_VCMP_U(vcmpeq, DO_EQ) | ||
163 | +DO_VCMP_U(vcmpne, DO_NE) | ||
164 | +DO_VCMP_U(vcmpcs, DO_GE) | ||
165 | +DO_VCMP_U(vcmphi, DO_GT) | ||
166 | +DO_VCMP_S(vcmpge, DO_GE) | ||
167 | +DO_VCMP_S(vcmplt, DO_LT) | ||
168 | +DO_VCMP_S(vcmpgt, DO_GT) | ||
169 | +DO_VCMP_S(vcmple, DO_LE) | ||
170 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
171 | index XXXXXXX..XXXXXXX 100644 | ||
172 | --- a/target/arm/translate-mve.c | ||
173 | +++ b/target/arm/translate-mve.c | ||
174 | @@ -XXX,XX +XXX,XX @@ typedef void MVEGenVADDVFn(TCGv_i32, TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
175 | typedef void MVEGenOneOpImmFn(TCGv_ptr, TCGv_ptr, TCGv_i64); | ||
176 | typedef void MVEGenVIDUPFn(TCGv_i32, TCGv_ptr, TCGv_ptr, TCGv_i32, TCGv_i32); | ||
177 | typedef void MVEGenVIWDUPFn(TCGv_i32, TCGv_ptr, TCGv_ptr, TCGv_i32, TCGv_i32, TCGv_i32); | ||
178 | +typedef void MVEGenCmpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr); | ||
179 | |||
180 | /* Return the offset of a Qn register (same semantics as aa32_vfp_qreg()) */ | ||
181 | static inline long mve_qreg_offset(unsigned reg) | ||
182 | @@ -XXX,XX +XXX,XX @@ static bool trans_VDWDUP(DisasContext *s, arg_viwdup *a) | ||
183 | }; | ||
184 | return do_viwdup(s, a, fns[a->size]); | ||
185 | } | ||
186 | + | ||
187 | +static bool do_vcmp(DisasContext *s, arg_vcmp *a, MVEGenCmpFn *fn) | ||
188 | +{ | ||
189 | + TCGv_ptr qn, qm; | ||
190 | + | ||
191 | + if (!dc_isar_feature(aa32_mve, s) || !mve_check_qreg_bank(s, a->qm) || | ||
192 | + !fn) { | ||
193 | + return false; | ||
194 | + } | ||
195 | + if (!mve_eci_check(s) || !vfp_access_check(s)) { | ||
196 | + return true; | ||
197 | + } | ||
198 | + | ||
199 | + qn = mve_qreg_ptr(a->qn); | ||
200 | + qm = mve_qreg_ptr(a->qm); | ||
201 | + fn(cpu_env, qn, qm); | ||
202 | + tcg_temp_free_ptr(qn); | ||
203 | + tcg_temp_free_ptr(qm); | ||
204 | + if (a->mask) { | ||
205 | + /* VPT */ | ||
206 | + gen_vpst(s, a->mask); | ||
207 | + } | ||
208 | + mve_update_eci(s); | ||
209 | + return true; | ||
210 | +} | ||
211 | + | ||
212 | +#define DO_VCMP(INSN, FN) \ | ||
213 | + static bool trans_##INSN(DisasContext *s, arg_vcmp *a) \ | ||
214 | + { \ | ||
215 | + static MVEGenCmpFn * const fns[] = { \ | ||
216 | + gen_helper_mve_##FN##b, \ | ||
217 | + gen_helper_mve_##FN##h, \ | ||
218 | + gen_helper_mve_##FN##w, \ | ||
219 | + NULL, \ | ||
220 | + }; \ | ||
221 | + return do_vcmp(s, a, fns[a->size]); \ | ||
222 | + } | ||
223 | + | ||
224 | +DO_VCMP(VCMPEQ, vcmpeq) | ||
225 | +DO_VCMP(VCMPNE, vcmpne) | ||
226 | +DO_VCMP(VCMPCS, vcmpcs) | ||
227 | +DO_VCMP(VCMPHI, vcmphi) | ||
228 | +DO_VCMP(VCMPGE, vcmpge) | ||
229 | +DO_VCMP(VCMPLT, vcmplt) | ||
230 | +DO_VCMP(VCMPGT, vcmpgt) | ||
231 | +DO_VCMP(VCMPLE, vcmple) | ||
232 | -- | ||
233 | 2.20.1 | ||
234 | |||
235 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | Implement the MVE integer vector comparison instructions that compare | |
2 | each element against a scalar from a general purpose register. These | ||
3 | are "VCMP (vector)" encodings T4, T5 and T6 and "VPT (vector)" | ||
4 | encodings T4, T5 and T6. | ||
5 | |||
6 | We have to move the decodetree pattern for VPST, because it | ||
7 | overlaps with VCMP T4 with size = 0b11. | ||
8 | |||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | --- | ||
12 | target/arm/helper-mve.h | 32 +++++++++++++++++++++++++++ | ||
13 | target/arm/mve.decode | 18 +++++++++++++--- | ||
14 | target/arm/mve_helper.c | 44 +++++++++++++++++++++++++++++++------- | ||
15 | target/arm/translate-mve.c | 43 +++++++++++++++++++++++++++++++++++++ | ||
16 | 4 files changed, 126 insertions(+), 11 deletions(-) | ||
17 | |||
18 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/helper-mve.h | ||
21 | +++ b/target/arm/helper-mve.h | ||
22 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(mve_vcmpgtw, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
23 | DEF_HELPER_FLAGS_3(mve_vcmpleb, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
24 | DEF_HELPER_FLAGS_3(mve_vcmpleh, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
25 | DEF_HELPER_FLAGS_3(mve_vcmplew, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
26 | + | ||
27 | +DEF_HELPER_FLAGS_3(mve_vcmpeq_scalarb, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
28 | +DEF_HELPER_FLAGS_3(mve_vcmpeq_scalarh, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
29 | +DEF_HELPER_FLAGS_3(mve_vcmpeq_scalarw, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
30 | + | ||
31 | +DEF_HELPER_FLAGS_3(mve_vcmpne_scalarb, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
32 | +DEF_HELPER_FLAGS_3(mve_vcmpne_scalarh, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
33 | +DEF_HELPER_FLAGS_3(mve_vcmpne_scalarw, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
34 | + | ||
35 | +DEF_HELPER_FLAGS_3(mve_vcmpcs_scalarb, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
36 | +DEF_HELPER_FLAGS_3(mve_vcmpcs_scalarh, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
37 | +DEF_HELPER_FLAGS_3(mve_vcmpcs_scalarw, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
38 | + | ||
39 | +DEF_HELPER_FLAGS_3(mve_vcmphi_scalarb, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
40 | +DEF_HELPER_FLAGS_3(mve_vcmphi_scalarh, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
41 | +DEF_HELPER_FLAGS_3(mve_vcmphi_scalarw, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
42 | + | ||
43 | +DEF_HELPER_FLAGS_3(mve_vcmpge_scalarb, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
44 | +DEF_HELPER_FLAGS_3(mve_vcmpge_scalarh, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
45 | +DEF_HELPER_FLAGS_3(mve_vcmpge_scalarw, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
46 | + | ||
47 | +DEF_HELPER_FLAGS_3(mve_vcmplt_scalarb, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
48 | +DEF_HELPER_FLAGS_3(mve_vcmplt_scalarh, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
49 | +DEF_HELPER_FLAGS_3(mve_vcmplt_scalarw, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
50 | + | ||
51 | +DEF_HELPER_FLAGS_3(mve_vcmpgt_scalarb, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
52 | +DEF_HELPER_FLAGS_3(mve_vcmpgt_scalarh, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
53 | +DEF_HELPER_FLAGS_3(mve_vcmpgt_scalarw, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
54 | + | ||
55 | +DEF_HELPER_FLAGS_3(mve_vcmple_scalarb, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
56 | +DEF_HELPER_FLAGS_3(mve_vcmple_scalarh, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
57 | +DEF_HELPER_FLAGS_3(mve_vcmple_scalarw, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
58 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/target/arm/mve.decode | ||
61 | +++ b/target/arm/mve.decode | ||
62 | @@ -XXX,XX +XXX,XX @@ | ||
63 | &vidup qd rn size imm | ||
64 | &viwdup qd rn rm size imm | ||
65 | &vcmp qm qn size mask | ||
66 | +&vcmp_scalar qn rm size mask | ||
67 | |||
68 | @vldr_vstr ....... . . . . l:1 rn:4 ... ...... imm:7 &vldr_vstr qd=%qd u=0 | ||
69 | # Note that both Rn and Qd are 3 bits only (no D bit) | ||
70 | @@ -XXX,XX +XXX,XX @@ | ||
71 | # Vector comparison; 4-bit Qm but 3-bit Qn | ||
72 | %mask_22_13 22:1 13:3 | ||
73 | @vcmp .... .... .. size:2 qn:3 . .... .... .... .... &vcmp qm=%qm mask=%mask_22_13 | ||
74 | +@vcmp_scalar .... .... .. size:2 qn:3 . .... .... .... rm:4 &vcmp_scalar \ | ||
75 | + mask=%mask_22_13 | ||
76 | |||
77 | # Vector loads and stores | ||
78 | |||
79 | @@ -XXX,XX +XXX,XX @@ VQRDMULH_scalar 1111 1110 0 . .. ... 1 ... 0 1110 . 110 .... @2scalar | ||
80 | rdahi=%rdahi rdalo=%rdalo | ||
81 | } | ||
82 | |||
83 | -# Predicate operations | ||
84 | -VPST 1111 1110 0 . 11 000 1 ... 0 1111 0100 1101 mask=%mask_22_13 | ||
85 | - | ||
86 | # Logical immediate operations (1 reg and modified-immediate) | ||
87 | |||
88 | # The cmode/op bits here decode VORR/VBIC/VMOV/VMVN, but | ||
89 | @@ -XXX,XX +XXX,XX @@ VCMPGE 1111 1110 0 . .. ... 1 ... 1 1111 0 0 . 0 ... 0 @vcmp | ||
90 | VCMPLT 1111 1110 0 . .. ... 1 ... 1 1111 1 0 . 0 ... 0 @vcmp | ||
91 | VCMPGT 1111 1110 0 . .. ... 1 ... 1 1111 0 0 . 0 ... 1 @vcmp | ||
92 | VCMPLE 1111 1110 0 . .. ... 1 ... 1 1111 1 0 . 0 ... 1 @vcmp | ||
93 | + | ||
94 | +{ | ||
95 | + VPST 1111 1110 0 . 11 000 1 ... 0 1111 0100 1101 mask=%mask_22_13 | ||
96 | + VCMPEQ_scalar 1111 1110 0 . .. ... 1 ... 0 1111 0 1 0 0 .... @vcmp_scalar | ||
97 | +} | ||
98 | +VCMPNE_scalar 1111 1110 0 . .. ... 1 ... 0 1111 1 1 0 0 .... @vcmp_scalar | ||
99 | +VCMPCS_scalar 1111 1110 0 . .. ... 1 ... 0 1111 0 1 1 0 .... @vcmp_scalar | ||
100 | +VCMPHI_scalar 1111 1110 0 . .. ... 1 ... 0 1111 1 1 1 0 .... @vcmp_scalar | ||
101 | +VCMPGE_scalar 1111 1110 0 . .. ... 1 ... 1 1111 0 1 0 0 .... @vcmp_scalar | ||
102 | +VCMPLT_scalar 1111 1110 0 . .. ... 1 ... 1 1111 1 1 0 0 .... @vcmp_scalar | ||
103 | +VCMPGT_scalar 1111 1110 0 . .. ... 1 ... 1 1111 0 1 1 0 .... @vcmp_scalar | ||
104 | +VCMPLE_scalar 1111 1110 0 . .. ... 1 ... 1 1111 1 1 1 0 .... @vcmp_scalar | ||
105 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
106 | index XXXXXXX..XXXXXXX 100644 | ||
107 | --- a/target/arm/mve_helper.c | ||
108 | +++ b/target/arm/mve_helper.c | ||
109 | @@ -XXX,XX +XXX,XX @@ DO_VIWDUP_ALL(vdwdup, do_sub_wrap) | ||
110 | mve_advance_vpt(env); \ | ||
111 | } | ||
112 | |||
113 | -#define DO_VCMP_S(OP, FN) \ | ||
114 | - DO_VCMP(OP##b, 1, int8_t, FN) \ | ||
115 | - DO_VCMP(OP##h, 2, int16_t, FN) \ | ||
116 | - DO_VCMP(OP##w, 4, int32_t, FN) | ||
117 | +#define DO_VCMP_SCALAR(OP, ESIZE, TYPE, FN) \ | ||
118 | + void HELPER(glue(mve_, OP))(CPUARMState *env, void *vn, \ | ||
119 | + uint32_t rm) \ | ||
120 | + { \ | ||
121 | + TYPE *n = vn; \ | ||
122 | + uint16_t mask = mve_element_mask(env); \ | ||
123 | + uint16_t eci_mask = mve_eci_mask(env); \ | ||
124 | + uint16_t beatpred = 0; \ | ||
125 | + uint16_t emask = MAKE_64BIT_MASK(0, ESIZE); \ | ||
126 | + unsigned e; \ | ||
127 | + for (e = 0; e < 16 / ESIZE; e++) { \ | ||
128 | + bool r = FN(n[H##ESIZE(e)], (TYPE)rm); \ | ||
129 | + /* Comparison sets 0/1 bits for each byte in the element */ \ | ||
130 | + beatpred |= r * emask; \ | ||
131 | + emask <<= ESIZE; \ | ||
132 | + } \ | ||
133 | + beatpred &= mask; \ | ||
134 | + env->v7m.vpr = (env->v7m.vpr & ~(uint32_t)eci_mask) | \ | ||
135 | + (beatpred & eci_mask); \ | ||
136 | + mve_advance_vpt(env); \ | ||
137 | + } | ||
138 | |||
139 | -#define DO_VCMP_U(OP, FN) \ | ||
140 | - DO_VCMP(OP##b, 1, uint8_t, FN) \ | ||
141 | - DO_VCMP(OP##h, 2, uint16_t, FN) \ | ||
142 | - DO_VCMP(OP##w, 4, uint32_t, FN) | ||
143 | +#define DO_VCMP_S(OP, FN) \ | ||
144 | + DO_VCMP(OP##b, 1, int8_t, FN) \ | ||
145 | + DO_VCMP(OP##h, 2, int16_t, FN) \ | ||
146 | + DO_VCMP(OP##w, 4, int32_t, FN) \ | ||
147 | + DO_VCMP_SCALAR(OP##_scalarb, 1, int8_t, FN) \ | ||
148 | + DO_VCMP_SCALAR(OP##_scalarh, 2, int16_t, FN) \ | ||
149 | + DO_VCMP_SCALAR(OP##_scalarw, 4, int32_t, FN) | ||
150 | + | ||
151 | +#define DO_VCMP_U(OP, FN) \ | ||
152 | + DO_VCMP(OP##b, 1, uint8_t, FN) \ | ||
153 | + DO_VCMP(OP##h, 2, uint16_t, FN) \ | ||
154 | + DO_VCMP(OP##w, 4, uint32_t, FN) \ | ||
155 | + DO_VCMP_SCALAR(OP##_scalarb, 1, uint8_t, FN) \ | ||
156 | + DO_VCMP_SCALAR(OP##_scalarh, 2, uint16_t, FN) \ | ||
157 | + DO_VCMP_SCALAR(OP##_scalarw, 4, uint32_t, FN) | ||
158 | |||
159 | #define DO_EQ(N, M) ((N) == (M)) | ||
160 | #define DO_NE(N, M) ((N) != (M)) | ||
161 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
162 | index XXXXXXX..XXXXXXX 100644 | ||
163 | --- a/target/arm/translate-mve.c | ||
164 | +++ b/target/arm/translate-mve.c | ||
165 | @@ -XXX,XX +XXX,XX @@ typedef void MVEGenOneOpImmFn(TCGv_ptr, TCGv_ptr, TCGv_i64); | ||
166 | typedef void MVEGenVIDUPFn(TCGv_i32, TCGv_ptr, TCGv_ptr, TCGv_i32, TCGv_i32); | ||
167 | typedef void MVEGenVIWDUPFn(TCGv_i32, TCGv_ptr, TCGv_ptr, TCGv_i32, TCGv_i32, TCGv_i32); | ||
168 | typedef void MVEGenCmpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr); | ||
169 | +typedef void MVEGenScalarCmpFn(TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
170 | |||
171 | /* Return the offset of a Qn register (same semantics as aa32_vfp_qreg()) */ | ||
172 | static inline long mve_qreg_offset(unsigned reg) | ||
173 | @@ -XXX,XX +XXX,XX @@ static bool do_vcmp(DisasContext *s, arg_vcmp *a, MVEGenCmpFn *fn) | ||
174 | return true; | ||
175 | } | ||
176 | |||
177 | +static bool do_vcmp_scalar(DisasContext *s, arg_vcmp_scalar *a, | ||
178 | + MVEGenScalarCmpFn *fn) | ||
179 | +{ | ||
180 | + TCGv_ptr qn; | ||
181 | + TCGv_i32 rm; | ||
182 | + | ||
183 | + if (!dc_isar_feature(aa32_mve, s) || !fn || a->rm == 13) { | ||
184 | + return false; | ||
185 | + } | ||
186 | + if (!mve_eci_check(s) || !vfp_access_check(s)) { | ||
187 | + return true; | ||
188 | + } | ||
189 | + | ||
190 | + qn = mve_qreg_ptr(a->qn); | ||
191 | + if (a->rm == 15) { | ||
192 | + /* Encoding Rm=0b1111 means "constant zero" */ | ||
193 | + rm = tcg_constant_i32(0); | ||
194 | + } else { | ||
195 | + rm = load_reg(s, a->rm); | ||
196 | + } | ||
197 | + fn(cpu_env, qn, rm); | ||
198 | + tcg_temp_free_ptr(qn); | ||
199 | + tcg_temp_free_i32(rm); | ||
200 | + if (a->mask) { | ||
201 | + /* VPT */ | ||
202 | + gen_vpst(s, a->mask); | ||
203 | + } | ||
204 | + mve_update_eci(s); | ||
205 | + return true; | ||
206 | +} | ||
207 | + | ||
208 | #define DO_VCMP(INSN, FN) \ | ||
209 | static bool trans_##INSN(DisasContext *s, arg_vcmp *a) \ | ||
210 | { \ | ||
211 | @@ -XXX,XX +XXX,XX @@ static bool do_vcmp(DisasContext *s, arg_vcmp *a, MVEGenCmpFn *fn) | ||
212 | NULL, \ | ||
213 | }; \ | ||
214 | return do_vcmp(s, a, fns[a->size]); \ | ||
215 | + } \ | ||
216 | + static bool trans_##INSN##_scalar(DisasContext *s, \ | ||
217 | + arg_vcmp_scalar *a) \ | ||
218 | + { \ | ||
219 | + static MVEGenScalarCmpFn * const fns[] = { \ | ||
220 | + gen_helper_mve_##FN##_scalarb, \ | ||
221 | + gen_helper_mve_##FN##_scalarh, \ | ||
222 | + gen_helper_mve_##FN##_scalarw, \ | ||
223 | + NULL, \ | ||
224 | + }; \ | ||
225 | + return do_vcmp_scalar(s, a, fns[a->size]); \ | ||
226 | } | ||
227 | |||
228 | DO_VCMP(VCMPEQ, vcmpeq) | ||
229 | -- | ||
230 | 2.20.1 | ||
231 | |||
232 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the MVE VPSEL insn, which sets each byte of the destination | ||
2 | vector Qd to the byte from either Qn or Qm depending on the value of | ||
3 | the corresponding bit in VPR.P0. | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | --- | ||
8 | target/arm/helper-mve.h | 2 ++ | ||
9 | target/arm/mve.decode | 7 +++++-- | ||
10 | target/arm/mve_helper.c | 19 +++++++++++++++++++ | ||
11 | target/arm/translate-mve.c | 2 ++ | ||
12 | 4 files changed, 28 insertions(+), 2 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper-mve.h | ||
17 | +++ b/target/arm/helper-mve.h | ||
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vorr, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
19 | DEF_HELPER_FLAGS_4(mve_vorn, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
20 | DEF_HELPER_FLAGS_4(mve_veor, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
21 | |||
22 | +DEF_HELPER_FLAGS_4(mve_vpsel, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
23 | + | ||
24 | DEF_HELPER_FLAGS_4(mve_vaddb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
25 | DEF_HELPER_FLAGS_4(mve_vaddh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
26 | DEF_HELPER_FLAGS_4(mve_vaddw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
27 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/mve.decode | ||
30 | +++ b/target/arm/mve.decode | ||
31 | @@ -XXX,XX +XXX,XX @@ VSHLC 111 0 1110 1 . 1 imm:5 ... 0 1111 1100 rdm:4 qd=%qd | ||
32 | # effectively "VCMP then VPST". A plain "VCMP" has a mask field of zero. | ||
33 | VCMPEQ 1111 1110 0 . .. ... 1 ... 0 1111 0 0 . 0 ... 0 @vcmp | ||
34 | VCMPNE 1111 1110 0 . .. ... 1 ... 0 1111 1 0 . 0 ... 0 @vcmp | ||
35 | -VCMPCS 1111 1110 0 . .. ... 1 ... 0 1111 0 0 . 0 ... 1 @vcmp | ||
36 | -VCMPHI 1111 1110 0 . .. ... 1 ... 0 1111 1 0 . 0 ... 1 @vcmp | ||
37 | +{ | ||
38 | + VPSEL 1111 1110 0 . 11 ... 1 ... 0 1111 . 0 . 0 ... 1 @2op_nosz | ||
39 | + VCMPCS 1111 1110 0 . .. ... 1 ... 0 1111 0 0 . 0 ... 1 @vcmp | ||
40 | + VCMPHI 1111 1110 0 . .. ... 1 ... 0 1111 1 0 . 0 ... 1 @vcmp | ||
41 | +} | ||
42 | VCMPGE 1111 1110 0 . .. ... 1 ... 1 1111 0 0 . 0 ... 0 @vcmp | ||
43 | VCMPLT 1111 1110 0 . .. ... 1 ... 1 1111 1 0 . 0 ... 0 @vcmp | ||
44 | VCMPGT 1111 1110 0 . .. ... 1 ... 1 1111 0 0 . 0 ... 1 @vcmp | ||
45 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/target/arm/mve_helper.c | ||
48 | +++ b/target/arm/mve_helper.c | ||
49 | @@ -XXX,XX +XXX,XX @@ DO_VCMP_S(vcmpge, DO_GE) | ||
50 | DO_VCMP_S(vcmplt, DO_LT) | ||
51 | DO_VCMP_S(vcmpgt, DO_GT) | ||
52 | DO_VCMP_S(vcmple, DO_LE) | ||
53 | + | ||
54 | +void HELPER(mve_vpsel)(CPUARMState *env, void *vd, void *vn, void *vm) | ||
55 | +{ | ||
56 | + /* | ||
57 | + * Qd[n] = VPR.P0[n] ? Qn[n] : Qm[n] | ||
58 | + * but note that whether bytes are written to Qd is still subject | ||
59 | + * to (all forms of) predication in the usual way. | ||
60 | + */ | ||
61 | + uint64_t *d = vd, *n = vn, *m = vm; | ||
62 | + uint16_t mask = mve_element_mask(env); | ||
63 | + uint16_t p0 = FIELD_EX32(env->v7m.vpr, V7M_VPR, P0); | ||
64 | + unsigned e; | ||
65 | + for (e = 0; e < 16 / 8; e++, mask >>= 8, p0 >>= 8) { | ||
66 | + uint64_t r = m[H8(e)]; | ||
67 | + mergemask(&r, n[H8(e)], p0); | ||
68 | + mergemask(&d[H8(e)], r, mask); | ||
69 | + } | ||
70 | + mve_advance_vpt(env); | ||
71 | +} | ||
72 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
73 | index XXXXXXX..XXXXXXX 100644 | ||
74 | --- a/target/arm/translate-mve.c | ||
75 | +++ b/target/arm/translate-mve.c | ||
76 | @@ -XXX,XX +XXX,XX @@ DO_LOGIC(VORR, gen_helper_mve_vorr) | ||
77 | DO_LOGIC(VORN, gen_helper_mve_vorn) | ||
78 | DO_LOGIC(VEOR, gen_helper_mve_veor) | ||
79 | |||
80 | +DO_LOGIC(VPSEL, gen_helper_mve_vpsel) | ||
81 | + | ||
82 | #define DO_2OP(INSN, FN) \ | ||
83 | static bool trans_##INSN(DisasContext *s, arg_2op *a) \ | ||
84 | { \ | ||
85 | -- | ||
86 | 2.20.1 | ||
87 | |||
88 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the MVE VMLAS insn, which multiplies a vector by a vector | ||
2 | and adds a scalar. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | --- | ||
7 | target/arm/helper-mve.h | 4 ++++ | ||
8 | target/arm/mve.decode | 3 +++ | ||
9 | target/arm/mve_helper.c | 26 ++++++++++++++++++++++++++ | ||
10 | target/arm/translate-mve.c | 1 + | ||
11 | 4 files changed, 34 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper-mve.h | ||
16 | +++ b/target/arm/helper-mve.h | ||
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vqdmullb_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i3 | ||
18 | DEF_HELPER_FLAGS_4(mve_vqdmullt_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
19 | DEF_HELPER_FLAGS_4(mve_vqdmullt_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
20 | |||
21 | +DEF_HELPER_FLAGS_4(mve_vmlasb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
22 | +DEF_HELPER_FLAGS_4(mve_vmlash, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
23 | +DEF_HELPER_FLAGS_4(mve_vmlasw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
24 | + | ||
25 | DEF_HELPER_FLAGS_4(mve_vmlaldavsh, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
26 | DEF_HELPER_FLAGS_4(mve_vmlaldavsw, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
27 | DEF_HELPER_FLAGS_4(mve_vmlaldavxsh, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
28 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/target/arm/mve.decode | ||
31 | +++ b/target/arm/mve.decode | ||
32 | @@ -XXX,XX +XXX,XX @@ VBRSR 1111 1110 0 . .. ... 1 ... 1 1110 . 110 .... @2scalar | ||
33 | VQDMULH_scalar 1110 1110 0 . .. ... 1 ... 0 1110 . 110 .... @2scalar | ||
34 | VQRDMULH_scalar 1111 1110 0 . .. ... 1 ... 0 1110 . 110 .... @2scalar | ||
35 | |||
36 | +# The U bit (28) is don't-care because it does not affect the result | ||
37 | +VMLAS 111- 1110 0 . .. ... 1 ... 1 1110 . 100 .... @2scalar | ||
38 | + | ||
39 | # Vector add across vector | ||
40 | { | ||
41 | VADDV 111 u:1 1110 1111 size:2 01 ... 0 1111 0 0 a:1 0 qm:3 0 rda=%rdalo | ||
42 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/mve_helper.c | ||
45 | +++ b/target/arm/mve_helper.c | ||
46 | @@ -XXX,XX +XXX,XX @@ DO_VQDMLADH_OP(vqrdmlsdhxw, 4, int32_t, 1, 1, do_vqdmlsdh_w) | ||
47 | mve_advance_vpt(env); \ | ||
48 | } | ||
49 | |||
50 | +/* "accumulating" version where FN takes d as well as n and m */ | ||
51 | +#define DO_2OP_ACC_SCALAR(OP, ESIZE, TYPE, FN) \ | ||
52 | + void HELPER(glue(mve_, OP))(CPUARMState *env, void *vd, void *vn, \ | ||
53 | + uint32_t rm) \ | ||
54 | + { \ | ||
55 | + TYPE *d = vd, *n = vn; \ | ||
56 | + TYPE m = rm; \ | ||
57 | + uint16_t mask = mve_element_mask(env); \ | ||
58 | + unsigned e; \ | ||
59 | + for (e = 0; e < 16 / ESIZE; e++, mask >>= ESIZE) { \ | ||
60 | + mergemask(&d[H##ESIZE(e)], \ | ||
61 | + FN(d[H##ESIZE(e)], n[H##ESIZE(e)], m), mask); \ | ||
62 | + } \ | ||
63 | + mve_advance_vpt(env); \ | ||
64 | + } | ||
65 | + | ||
66 | /* provide unsigned 2-op scalar helpers for all sizes */ | ||
67 | #define DO_2OP_SCALAR_U(OP, FN) \ | ||
68 | DO_2OP_SCALAR(OP##b, 1, uint8_t, FN) \ | ||
69 | @@ -XXX,XX +XXX,XX @@ DO_VQDMLADH_OP(vqrdmlsdhxw, 4, int32_t, 1, 1, do_vqdmlsdh_w) | ||
70 | DO_2OP_SCALAR(OP##h, 2, int16_t, FN) \ | ||
71 | DO_2OP_SCALAR(OP##w, 4, int32_t, FN) | ||
72 | |||
73 | +#define DO_2OP_ACC_SCALAR_U(OP, FN) \ | ||
74 | + DO_2OP_ACC_SCALAR(OP##b, 1, uint8_t, FN) \ | ||
75 | + DO_2OP_ACC_SCALAR(OP##h, 2, uint16_t, FN) \ | ||
76 | + DO_2OP_ACC_SCALAR(OP##w, 4, uint32_t, FN) | ||
77 | + | ||
78 | DO_2OP_SCALAR_U(vadd_scalar, DO_ADD) | ||
79 | DO_2OP_SCALAR_U(vsub_scalar, DO_SUB) | ||
80 | DO_2OP_SCALAR_U(vmul_scalar, DO_MUL) | ||
81 | @@ -XXX,XX +XXX,XX @@ DO_2OP_SAT_SCALAR(vqrdmulh_scalarb, 1, int8_t, DO_QRDMULH_B) | ||
82 | DO_2OP_SAT_SCALAR(vqrdmulh_scalarh, 2, int16_t, DO_QRDMULH_H) | ||
83 | DO_2OP_SAT_SCALAR(vqrdmulh_scalarw, 4, int32_t, DO_QRDMULH_W) | ||
84 | |||
85 | +/* Vector by vector plus scalar */ | ||
86 | +#define DO_VMLAS(D, N, M) ((N) * (D) + (M)) | ||
87 | + | ||
88 | +DO_2OP_ACC_SCALAR_U(vmlas, DO_VMLAS) | ||
89 | + | ||
90 | /* | ||
91 | * Long saturating scalar ops. As with DO_2OP_L, TYPE and H are for the | ||
92 | * input (smaller) type and LESIZE, LTYPE, LH for the output (long) type. | ||
93 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
94 | index XXXXXXX..XXXXXXX 100644 | ||
95 | --- a/target/arm/translate-mve.c | ||
96 | +++ b/target/arm/translate-mve.c | ||
97 | @@ -XXX,XX +XXX,XX @@ DO_2OP_SCALAR(VQSUB_U_scalar, vqsubu_scalar) | ||
98 | DO_2OP_SCALAR(VQDMULH_scalar, vqdmulh_scalar) | ||
99 | DO_2OP_SCALAR(VQRDMULH_scalar, vqrdmulh_scalar) | ||
100 | DO_2OP_SCALAR(VBRSR, vbrsr) | ||
101 | +DO_2OP_SCALAR(VMLAS, vmlas) | ||
102 | |||
103 | static bool trans_VQDMULLB_scalar(DisasContext *s, arg_2scalar *a) | ||
104 | { | ||
105 | -- | ||
106 | 2.20.1 | ||
107 | |||
108 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the MVE instructions which perform shifts by a scalar. | ||
2 | These are VSHL T2, VRSHL T2, VQSHL T1 and VQRSHL T2. They take the | ||
3 | shift amount in a general purpose register and shift every element in | ||
4 | the vector by that amount. | ||
1 | 5 | ||
6 | Mostly we can reuse the helper functions for shift-by-immediate; we | ||
7 | do need two new helpers for VQRSHL. | ||
8 | |||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | --- | ||
12 | target/arm/helper-mve.h | 8 +++++++ | ||
13 | target/arm/mve.decode | 23 ++++++++++++++++--- | ||
14 | target/arm/mve_helper.c | 2 ++ | ||
15 | target/arm/translate-mve.c | 46 ++++++++++++++++++++++++++++++++++++++ | ||
16 | 4 files changed, 76 insertions(+), 3 deletions(-) | ||
17 | |||
18 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/helper-mve.h | ||
21 | +++ b/target/arm/helper-mve.h | ||
22 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vrshli_ub, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
23 | DEF_HELPER_FLAGS_4(mve_vrshli_uh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
24 | DEF_HELPER_FLAGS_4(mve_vrshli_uw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
25 | |||
26 | +DEF_HELPER_FLAGS_4(mve_vqrshli_sb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
27 | +DEF_HELPER_FLAGS_4(mve_vqrshli_sh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
28 | +DEF_HELPER_FLAGS_4(mve_vqrshli_sw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
29 | + | ||
30 | +DEF_HELPER_FLAGS_4(mve_vqrshli_ub, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
31 | +DEF_HELPER_FLAGS_4(mve_vqrshli_uh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
32 | +DEF_HELPER_FLAGS_4(mve_vqrshli_uw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
33 | + | ||
34 | DEF_HELPER_FLAGS_4(mve_vshllbsb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
35 | DEF_HELPER_FLAGS_4(mve_vshllbsh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
36 | DEF_HELPER_FLAGS_4(mve_vshllbub, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
37 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/target/arm/mve.decode | ||
40 | +++ b/target/arm/mve.decode | ||
41 | @@ -XXX,XX +XXX,XX @@ | ||
42 | &viwdup qd rn rm size imm | ||
43 | &vcmp qm qn size mask | ||
44 | &vcmp_scalar qn rm size mask | ||
45 | +&shl_scalar qda rm size | ||
46 | |||
47 | @vldr_vstr ....... . . . . l:1 rn:4 ... ...... imm:7 &vldr_vstr qd=%qd u=0 | ||
48 | # Note that both Rn and Qd are 3 bits only (no D bit) | ||
49 | @@ -XXX,XX +XXX,XX @@ | ||
50 | @2_shr_w .... .... .. 1 ..... .... .... .... .... &2shift qd=%qd qm=%qm \ | ||
51 | size=2 shift=%rshift_i5 | ||
52 | |||
53 | +@shl_scalar .... .... .... size:2 .. .... .... .... rm:4 &shl_scalar qda=%qd | ||
54 | + | ||
55 | # Vector comparison; 4-bit Qm but 3-bit Qn | ||
56 | %mask_22_13 22:1 13:3 | ||
57 | @vcmp .... .... .. size:2 qn:3 . .... .... .... .... &vcmp qm=%qm mask=%mask_22_13 | ||
58 | @@ -XXX,XX +XXX,XX @@ VRMLSLDAVH 1111 1110 1 ... ... 0 ... x:1 1110 . 0 a:1 0 ... 1 @vmlaldav_no | ||
59 | |||
60 | VADD_scalar 1110 1110 0 . .. ... 1 ... 0 1111 . 100 .... @2scalar | ||
61 | VSUB_scalar 1110 1110 0 . .. ... 1 ... 1 1111 . 100 .... @2scalar | ||
62 | -VMUL_scalar 1110 1110 0 . .. ... 1 ... 1 1110 . 110 .... @2scalar | ||
63 | + | ||
64 | +{ | ||
65 | + VSHL_S_scalar 1110 1110 0 . 11 .. 01 ... 1 1110 0110 .... @shl_scalar | ||
66 | + VRSHL_S_scalar 1110 1110 0 . 11 .. 11 ... 1 1110 0110 .... @shl_scalar | ||
67 | + VQSHL_S_scalar 1110 1110 0 . 11 .. 01 ... 1 1110 1110 .... @shl_scalar | ||
68 | + VQRSHL_S_scalar 1110 1110 0 . 11 .. 11 ... 1 1110 1110 .... @shl_scalar | ||
69 | + VMUL_scalar 1110 1110 0 . .. ... 1 ... 1 1110 . 110 .... @2scalar | ||
70 | +} | ||
71 | + | ||
72 | +{ | ||
73 | + VSHL_U_scalar 1111 1110 0 . 11 .. 01 ... 1 1110 0110 .... @shl_scalar | ||
74 | + VRSHL_U_scalar 1111 1110 0 . 11 .. 11 ... 1 1110 0110 .... @shl_scalar | ||
75 | + VQSHL_U_scalar 1111 1110 0 . 11 .. 01 ... 1 1110 1110 .... @shl_scalar | ||
76 | + VQRSHL_U_scalar 1111 1110 0 . 11 .. 11 ... 1 1110 1110 .... @shl_scalar | ||
77 | + VBRSR 1111 1110 0 . .. ... 1 ... 1 1110 . 110 .... @2scalar | ||
78 | +} | ||
79 | + | ||
80 | VHADD_S_scalar 1110 1110 0 . .. ... 0 ... 0 1111 . 100 .... @2scalar | ||
81 | VHADD_U_scalar 1111 1110 0 . .. ... 0 ... 0 1111 . 100 .... @2scalar | ||
82 | VHSUB_S_scalar 1110 1110 0 . .. ... 0 ... 1 1111 . 100 .... @2scalar | ||
83 | @@ -XXX,XX +XXX,XX @@ VHSUB_U_scalar 1111 1110 0 . .. ... 0 ... 1 1111 . 100 .... @2scalar | ||
84 | size=%size_28 | ||
85 | } | ||
86 | |||
87 | -VBRSR 1111 1110 0 . .. ... 1 ... 1 1110 . 110 .... @2scalar | ||
88 | - | ||
89 | VQDMULH_scalar 1110 1110 0 . .. ... 1 ... 0 1110 . 110 .... @2scalar | ||
90 | VQRDMULH_scalar 1111 1110 0 . .. ... 1 ... 0 1110 . 110 .... @2scalar | ||
91 | |||
92 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
93 | index XXXXXXX..XXXXXXX 100644 | ||
94 | --- a/target/arm/mve_helper.c | ||
95 | +++ b/target/arm/mve_helper.c | ||
96 | @@ -XXX,XX +XXX,XX @@ DO_2SHIFT_SAT_S(vqshli_s, DO_SQSHL_OP) | ||
97 | DO_2SHIFT_SAT_S(vqshlui_s, DO_SUQSHL_OP) | ||
98 | DO_2SHIFT_U(vrshli_u, DO_VRSHLU) | ||
99 | DO_2SHIFT_S(vrshli_s, DO_VRSHLS) | ||
100 | +DO_2SHIFT_SAT_U(vqrshli_u, DO_UQRSHL_OP) | ||
101 | +DO_2SHIFT_SAT_S(vqrshli_s, DO_SQRSHL_OP) | ||
102 | |||
103 | /* Shift-and-insert; we always work with 64 bits at a time */ | ||
104 | #define DO_2SHIFT_INSERT(OP, ESIZE, SHIFTFN, MASKFN) \ | ||
105 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
106 | index XXXXXXX..XXXXXXX 100644 | ||
107 | --- a/target/arm/translate-mve.c | ||
108 | +++ b/target/arm/translate-mve.c | ||
109 | @@ -XXX,XX +XXX,XX @@ DO_2SHIFT(VRSHRI_U, vrshli_u, true) | ||
110 | DO_2SHIFT(VSRI, vsri, false) | ||
111 | DO_2SHIFT(VSLI, vsli, false) | ||
112 | |||
113 | +static bool do_2shift_scalar(DisasContext *s, arg_shl_scalar *a, | ||
114 | + MVEGenTwoOpShiftFn *fn) | ||
115 | +{ | ||
116 | + TCGv_ptr qda; | ||
117 | + TCGv_i32 rm; | ||
118 | + | ||
119 | + if (!dc_isar_feature(aa32_mve, s) || | ||
120 | + !mve_check_qreg_bank(s, a->qda) || | ||
121 | + a->rm == 13 || a->rm == 15 || !fn) { | ||
122 | + /* Rm cases are UNPREDICTABLE */ | ||
123 | + return false; | ||
124 | + } | ||
125 | + if (!mve_eci_check(s) || !vfp_access_check(s)) { | ||
126 | + return true; | ||
127 | + } | ||
128 | + | ||
129 | + qda = mve_qreg_ptr(a->qda); | ||
130 | + rm = load_reg(s, a->rm); | ||
131 | + fn(cpu_env, qda, qda, rm); | ||
132 | + tcg_temp_free_ptr(qda); | ||
133 | + tcg_temp_free_i32(rm); | ||
134 | + mve_update_eci(s); | ||
135 | + return true; | ||
136 | +} | ||
137 | + | ||
138 | +#define DO_2SHIFT_SCALAR(INSN, FN) \ | ||
139 | + static bool trans_##INSN(DisasContext *s, arg_shl_scalar *a) \ | ||
140 | + { \ | ||
141 | + static MVEGenTwoOpShiftFn * const fns[] = { \ | ||
142 | + gen_helper_mve_##FN##b, \ | ||
143 | + gen_helper_mve_##FN##h, \ | ||
144 | + gen_helper_mve_##FN##w, \ | ||
145 | + NULL, \ | ||
146 | + }; \ | ||
147 | + return do_2shift_scalar(s, a, fns[a->size]); \ | ||
148 | + } | ||
149 | + | ||
150 | +DO_2SHIFT_SCALAR(VSHL_S_scalar, vshli_s) | ||
151 | +DO_2SHIFT_SCALAR(VSHL_U_scalar, vshli_u) | ||
152 | +DO_2SHIFT_SCALAR(VRSHL_S_scalar, vrshli_s) | ||
153 | +DO_2SHIFT_SCALAR(VRSHL_U_scalar, vrshli_u) | ||
154 | +DO_2SHIFT_SCALAR(VQSHL_S_scalar, vqshli_s) | ||
155 | +DO_2SHIFT_SCALAR(VQSHL_U_scalar, vqshli_u) | ||
156 | +DO_2SHIFT_SCALAR(VQRSHL_S_scalar, vqrshli_s) | ||
157 | +DO_2SHIFT_SCALAR(VQRSHL_U_scalar, vqrshli_u) | ||
158 | + | ||
159 | #define DO_VSHLL(INSN, FN) \ | ||
160 | static bool trans_##INSN(DisasContext *s, arg_2shift *a) \ | ||
161 | { \ | ||
162 | -- | ||
163 | 2.20.1 | ||
164 | |||
165 | diff view generated by jsdifflib |
1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, | 1 | All the users of the vmlaldav formats have an 'x bit in bit 12 and an |
---|---|---|---|
2 | add MemTxAttrs as an argument to flatview_do_translate(). | 2 | 'a' bit in bit 5; move these to the format rather than specifying them |
3 | in each insn pattern. | ||
3 | 4 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20180521140402.23318-13-peter.maydell@linaro.org | ||
8 | --- | 7 | --- |
9 | exec.c | 9 ++++++--- | 8 | target/arm/mve.decode | 16 ++++++++-------- |
10 | 1 file changed, 6 insertions(+), 3 deletions(-) | 9 | 1 file changed, 8 insertions(+), 8 deletions(-) |
11 | 10 | ||
12 | diff --git a/exec.c b/exec.c | 11 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode |
13 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/exec.c | 13 | --- a/target/arm/mve.decode |
15 | +++ b/exec.c | 14 | +++ b/target/arm/mve.decode |
16 | @@ -XXX,XX +XXX,XX @@ unassigned: | 15 | @@ -XXX,XX +XXX,XX @@ VDUP 1110 1110 1 0 10 ... 0 .... 1011 . 0 0 1 0000 @vdup size=2 |
17 | * @is_write: whether the translation operation is for write | 16 | |
18 | * @is_mmio: whether this can be MMIO, set true if it can | 17 | &vmlaldav rdahi rdalo size qn qm x a |
19 | * @target_as: the address space targeted by the IOMMU | 18 | |
20 | + * @attrs: memory transaction attributes | 19 | -@vmlaldav .... .... . ... ... . ... . .... .... qm:3 . \ |
21 | * | 20 | +@vmlaldav .... .... . ... ... . ... x:1 .... .. a:1 . qm:3 . \ |
22 | * This function is called from RCU critical section | 21 | qn=%qn rdahi=%rdahi rdalo=%rdalo size=%size_16 &vmlaldav |
23 | */ | 22 | -@vmlaldav_nosz .... .... . ... ... . ... . .... .... qm:3 . \ |
24 | @@ -XXX,XX +XXX,XX @@ static MemoryRegionSection flatview_do_translate(FlatView *fv, | 23 | +@vmlaldav_nosz .... .... . ... ... . ... x:1 .... .. a:1 . qm:3 . \ |
25 | hwaddr *page_mask_out, | 24 | qn=%qn rdahi=%rdahi rdalo=%rdalo size=0 &vmlaldav |
26 | bool is_write, | 25 | -VMLALDAV_S 1110 1110 1 ... ... . ... x:1 1110 . 0 a:1 0 ... 0 @vmlaldav |
27 | bool is_mmio, | 26 | -VMLALDAV_U 1111 1110 1 ... ... . ... x:1 1110 . 0 a:1 0 ... 0 @vmlaldav |
28 | - AddressSpace **target_as) | 27 | +VMLALDAV_S 1110 1110 1 ... ... . ... . 1110 . 0 . 0 ... 0 @vmlaldav |
29 | + AddressSpace **target_as, | 28 | +VMLALDAV_U 1111 1110 1 ... ... . ... . 1110 . 0 . 0 ... 0 @vmlaldav |
30 | + MemTxAttrs attrs) | 29 | |
31 | { | 30 | -VMLSLDAV 1110 1110 1 ... ... . ... x:1 1110 . 0 a:1 0 ... 1 @vmlaldav |
32 | MemoryRegionSection *section; | 31 | +VMLSLDAV 1110 1110 1 ... ... . ... . 1110 . 0 . 0 ... 1 @vmlaldav |
33 | IOMMUMemoryRegion *iommu_mr; | 32 | |
34 | @@ -XXX,XX +XXX,XX @@ IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr, | 33 | -VRMLALDAVH_S 1110 1110 1 ... ... 0 ... x:1 1111 . 0 a:1 0 ... 0 @vmlaldav_nosz |
35 | * but page mask. | 34 | -VRMLALDAVH_U 1111 1110 1 ... ... 0 ... x:1 1111 . 0 a:1 0 ... 0 @vmlaldav_nosz |
36 | */ | 35 | +VRMLALDAVH_S 1110 1110 1 ... ... 0 ... . 1111 . 0 . 0 ... 0 @vmlaldav_nosz |
37 | section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat, | 36 | +VRMLALDAVH_U 1111 1110 1 ... ... 0 ... . 1111 . 0 . 0 ... 0 @vmlaldav_nosz |
38 | - NULL, &page_mask, is_write, false, &as); | 37 | |
39 | + NULL, &page_mask, is_write, false, &as, | 38 | -VRMLSLDAVH 1111 1110 1 ... ... 0 ... x:1 1110 . 0 a:1 0 ... 1 @vmlaldav_nosz |
40 | + attrs); | 39 | +VRMLSLDAVH 1111 1110 1 ... ... 0 ... . 1110 . 0 . 0 ... 1 @vmlaldav_nosz |
41 | 40 | ||
42 | /* Illegal translation */ | 41 | # Scalar operations |
43 | if (section.mr == &io_mem_unassigned) { | 42 | |
44 | @@ -XXX,XX +XXX,XX @@ MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat, | ||
45 | |||
46 | /* This can be MMIO, so setup MMIO bit. */ | ||
47 | section = flatview_do_translate(fv, addr, xlat, plen, NULL, | ||
48 | - is_write, true, &as); | ||
49 | + is_write, true, &as, attrs); | ||
50 | mr = section.mr; | ||
51 | |||
52 | if (xen_enabled() && memory_access_is_direct(mr, is_write)) { | ||
53 | -- | 43 | -- |
54 | 2.17.1 | 44 | 2.20.1 |
55 | 45 | ||
56 | 46 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | Implement the MVE integer min/max across vector insns | |
2 | VMAXV, VMINV, VMAXAV and VMINAV, which find the maximum | ||
3 | from the vector elements and a general purpose register, | ||
4 | and store the maximum back into the general purpose | ||
5 | register. | ||
6 | |||
7 | These insns overlap with VRMLALDAVH (they use what would | ||
8 | be RdaHi=0b110). | ||
9 | |||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | --- | ||
13 | target/arm/helper-mve.h | 20 ++++++++++++ | ||
14 | target/arm/mve.decode | 18 +++++++++-- | ||
15 | target/arm/mve_helper.c | 66 ++++++++++++++++++++++++++++++++++++++ | ||
16 | target/arm/translate-mve.c | 48 +++++++++++++++++++++++++++ | ||
17 | 4 files changed, 150 insertions(+), 2 deletions(-) | ||
18 | |||
19 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/helper-mve.h | ||
22 | +++ b/target/arm/helper-mve.h | ||
23 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(mve_vaddvuh, TCG_CALL_NO_WG, i32, env, ptr, i32) | ||
24 | DEF_HELPER_FLAGS_3(mve_vaddvsw, TCG_CALL_NO_WG, i32, env, ptr, i32) | ||
25 | DEF_HELPER_FLAGS_3(mve_vaddvuw, TCG_CALL_NO_WG, i32, env, ptr, i32) | ||
26 | |||
27 | +DEF_HELPER_FLAGS_3(mve_vmaxvsb, TCG_CALL_NO_WG, i32, env, ptr, i32) | ||
28 | +DEF_HELPER_FLAGS_3(mve_vmaxvsh, TCG_CALL_NO_WG, i32, env, ptr, i32) | ||
29 | +DEF_HELPER_FLAGS_3(mve_vmaxvsw, TCG_CALL_NO_WG, i32, env, ptr, i32) | ||
30 | +DEF_HELPER_FLAGS_3(mve_vmaxvub, TCG_CALL_NO_WG, i32, env, ptr, i32) | ||
31 | +DEF_HELPER_FLAGS_3(mve_vmaxvuh, TCG_CALL_NO_WG, i32, env, ptr, i32) | ||
32 | +DEF_HELPER_FLAGS_3(mve_vmaxvuw, TCG_CALL_NO_WG, i32, env, ptr, i32) | ||
33 | +DEF_HELPER_FLAGS_3(mve_vmaxavb, TCG_CALL_NO_WG, i32, env, ptr, i32) | ||
34 | +DEF_HELPER_FLAGS_3(mve_vmaxavh, TCG_CALL_NO_WG, i32, env, ptr, i32) | ||
35 | +DEF_HELPER_FLAGS_3(mve_vmaxavw, TCG_CALL_NO_WG, i32, env, ptr, i32) | ||
36 | + | ||
37 | +DEF_HELPER_FLAGS_3(mve_vminvsb, TCG_CALL_NO_WG, i32, env, ptr, i32) | ||
38 | +DEF_HELPER_FLAGS_3(mve_vminvsh, TCG_CALL_NO_WG, i32, env, ptr, i32) | ||
39 | +DEF_HELPER_FLAGS_3(mve_vminvsw, TCG_CALL_NO_WG, i32, env, ptr, i32) | ||
40 | +DEF_HELPER_FLAGS_3(mve_vminvub, TCG_CALL_NO_WG, i32, env, ptr, i32) | ||
41 | +DEF_HELPER_FLAGS_3(mve_vminvuh, TCG_CALL_NO_WG, i32, env, ptr, i32) | ||
42 | +DEF_HELPER_FLAGS_3(mve_vminvuw, TCG_CALL_NO_WG, i32, env, ptr, i32) | ||
43 | +DEF_HELPER_FLAGS_3(mve_vminavb, TCG_CALL_NO_WG, i32, env, ptr, i32) | ||
44 | +DEF_HELPER_FLAGS_3(mve_vminavh, TCG_CALL_NO_WG, i32, env, ptr, i32) | ||
45 | +DEF_HELPER_FLAGS_3(mve_vminavw, TCG_CALL_NO_WG, i32, env, ptr, i32) | ||
46 | + | ||
47 | DEF_HELPER_FLAGS_3(mve_vaddlv_s, TCG_CALL_NO_WG, i64, env, ptr, i64) | ||
48 | DEF_HELPER_FLAGS_3(mve_vaddlv_u, TCG_CALL_NO_WG, i64, env, ptr, i64) | ||
49 | |||
50 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/target/arm/mve.decode | ||
53 | +++ b/target/arm/mve.decode | ||
54 | @@ -XXX,XX +XXX,XX @@ | ||
55 | &vcmp qm qn size mask | ||
56 | &vcmp_scalar qn rm size mask | ||
57 | &shl_scalar qda rm size | ||
58 | +&vmaxv qm rda size | ||
59 | |||
60 | @vldr_vstr ....... . . . . l:1 rn:4 ... ...... imm:7 &vldr_vstr qd=%qd u=0 | ||
61 | # Note that both Rn and Qd are 3 bits only (no D bit) | ||
62 | @@ -XXX,XX +XXX,XX @@ | ||
63 | @vcmp_scalar .... .... .. size:2 qn:3 . .... .... .... rm:4 &vcmp_scalar \ | ||
64 | mask=%mask_22_13 | ||
65 | |||
66 | +@vmaxv .... .... .... size:2 .. rda:4 .... .... .... &vmaxv qm=%qm | ||
67 | + | ||
68 | # Vector loads and stores | ||
69 | |||
70 | # Widening loads and narrowing stores: | ||
71 | @@ -XXX,XX +XXX,XX @@ VMLALDAV_U 1111 1110 1 ... ... . ... . 1110 . 0 . 0 ... 0 @vmlaldav | ||
72 | |||
73 | VMLSLDAV 1110 1110 1 ... ... . ... . 1110 . 0 . 0 ... 1 @vmlaldav | ||
74 | |||
75 | -VRMLALDAVH_S 1110 1110 1 ... ... 0 ... . 1111 . 0 . 0 ... 0 @vmlaldav_nosz | ||
76 | -VRMLALDAVH_U 1111 1110 1 ... ... 0 ... . 1111 . 0 . 0 ... 0 @vmlaldav_nosz | ||
77 | +{ | ||
78 | + VMAXV_S 1110 1110 1110 .. 10 .... 1111 0 0 . 0 ... 0 @vmaxv | ||
79 | + VMINV_S 1110 1110 1110 .. 10 .... 1111 1 0 . 0 ... 0 @vmaxv | ||
80 | + VMAXAV 1110 1110 1110 .. 00 .... 1111 0 0 . 0 ... 0 @vmaxv | ||
81 | + VMINAV 1110 1110 1110 .. 00 .... 1111 1 0 . 0 ... 0 @vmaxv | ||
82 | + VRMLALDAVH_S 1110 1110 1 ... ... 0 ... . 1111 . 0 . 0 ... 0 @vmlaldav_nosz | ||
83 | +} | ||
84 | + | ||
85 | +{ | ||
86 | + VMAXV_U 1111 1110 1110 .. 10 .... 1111 0 0 . 0 ... 0 @vmaxv | ||
87 | + VMINV_U 1111 1110 1110 .. 10 .... 1111 1 0 . 0 ... 0 @vmaxv | ||
88 | + VRMLALDAVH_U 1111 1110 1 ... ... 0 ... . 1111 . 0 . 0 ... 0 @vmlaldav_nosz | ||
89 | +} | ||
90 | |||
91 | VRMLSLDAVH 1111 1110 1 ... ... 0 ... . 1110 . 0 . 0 ... 1 @vmlaldav_nosz | ||
92 | |||
93 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
94 | index XXXXXXX..XXXXXXX 100644 | ||
95 | --- a/target/arm/mve_helper.c | ||
96 | +++ b/target/arm/mve_helper.c | ||
97 | @@ -XXX,XX +XXX,XX @@ DO_VADDV(vaddvub, 1, uint8_t) | ||
98 | DO_VADDV(vaddvuh, 2, uint16_t) | ||
99 | DO_VADDV(vaddvuw, 4, uint32_t) | ||
100 | |||
101 | +/* | ||
102 | + * Vector max/min across vector. Unlike VADDV, we must | ||
103 | + * read ra as the element size, not its full width. | ||
104 | + * We work with int64_t internally for simplicity. | ||
105 | + */ | ||
106 | +#define DO_VMAXMINV(OP, ESIZE, TYPE, RATYPE, FN) \ | ||
107 | + uint32_t HELPER(glue(mve_, OP))(CPUARMState *env, void *vm, \ | ||
108 | + uint32_t ra_in) \ | ||
109 | + { \ | ||
110 | + uint16_t mask = mve_element_mask(env); \ | ||
111 | + unsigned e; \ | ||
112 | + TYPE *m = vm; \ | ||
113 | + int64_t ra = (RATYPE)ra_in; \ | ||
114 | + for (e = 0; e < 16 / ESIZE; e++, mask >>= ESIZE) { \ | ||
115 | + if (mask & 1) { \ | ||
116 | + ra = FN(ra, m[H##ESIZE(e)]); \ | ||
117 | + } \ | ||
118 | + } \ | ||
119 | + mve_advance_vpt(env); \ | ||
120 | + return ra; \ | ||
121 | + } \ | ||
122 | + | ||
123 | +#define DO_VMAXMINV_U(INSN, FN) \ | ||
124 | + DO_VMAXMINV(INSN##b, 1, uint8_t, uint8_t, FN) \ | ||
125 | + DO_VMAXMINV(INSN##h, 2, uint16_t, uint16_t, FN) \ | ||
126 | + DO_VMAXMINV(INSN##w, 4, uint32_t, uint32_t, FN) | ||
127 | +#define DO_VMAXMINV_S(INSN, FN) \ | ||
128 | + DO_VMAXMINV(INSN##b, 1, int8_t, int8_t, FN) \ | ||
129 | + DO_VMAXMINV(INSN##h, 2, int16_t, int16_t, FN) \ | ||
130 | + DO_VMAXMINV(INSN##w, 4, int32_t, int32_t, FN) | ||
131 | + | ||
132 | +/* | ||
133 | + * Helpers for max and min of absolute values across vector: | ||
134 | + * note that we only take the absolute value of 'm', not 'n' | ||
135 | + */ | ||
136 | +static int64_t do_maxa(int64_t n, int64_t m) | ||
137 | +{ | ||
138 | + if (m < 0) { | ||
139 | + m = -m; | ||
140 | + } | ||
141 | + return MAX(n, m); | ||
142 | +} | ||
143 | + | ||
144 | +static int64_t do_mina(int64_t n, int64_t m) | ||
145 | +{ | ||
146 | + if (m < 0) { | ||
147 | + m = -m; | ||
148 | + } | ||
149 | + return MIN(n, m); | ||
150 | +} | ||
151 | + | ||
152 | +DO_VMAXMINV_S(vmaxvs, DO_MAX) | ||
153 | +DO_VMAXMINV_U(vmaxvu, DO_MAX) | ||
154 | +DO_VMAXMINV_S(vminvs, DO_MIN) | ||
155 | +DO_VMAXMINV_U(vminvu, DO_MIN) | ||
156 | +/* | ||
157 | + * VMAXAV, VMINAV treat the general purpose input as unsigned | ||
158 | + * and the vector elements as signed. | ||
159 | + */ | ||
160 | +DO_VMAXMINV(vmaxavb, 1, int8_t, uint8_t, do_maxa) | ||
161 | +DO_VMAXMINV(vmaxavh, 2, int16_t, uint16_t, do_maxa) | ||
162 | +DO_VMAXMINV(vmaxavw, 4, int32_t, uint32_t, do_maxa) | ||
163 | +DO_VMAXMINV(vminavb, 1, int8_t, uint8_t, do_mina) | ||
164 | +DO_VMAXMINV(vminavh, 2, int16_t, uint16_t, do_mina) | ||
165 | +DO_VMAXMINV(vminavw, 4, int32_t, uint32_t, do_mina) | ||
166 | + | ||
167 | #define DO_VADDLV(OP, TYPE, LTYPE) \ | ||
168 | uint64_t HELPER(glue(mve_, OP))(CPUARMState *env, void *vm, \ | ||
169 | uint64_t ra) \ | ||
170 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
171 | index XXXXXXX..XXXXXXX 100644 | ||
172 | --- a/target/arm/translate-mve.c | ||
173 | +++ b/target/arm/translate-mve.c | ||
174 | @@ -XXX,XX +XXX,XX @@ DO_VCMP(VCMPGE, vcmpge) | ||
175 | DO_VCMP(VCMPLT, vcmplt) | ||
176 | DO_VCMP(VCMPGT, vcmpgt) | ||
177 | DO_VCMP(VCMPLE, vcmple) | ||
178 | + | ||
179 | +static bool do_vmaxv(DisasContext *s, arg_vmaxv *a, MVEGenVADDVFn fn) | ||
180 | +{ | ||
181 | + /* | ||
182 | + * MIN/MAX operations across a vector: compute the min or | ||
183 | + * max of the initial value in a general purpose register | ||
184 | + * and all the elements in the vector, and store it back | ||
185 | + * into the general purpose register. | ||
186 | + */ | ||
187 | + TCGv_ptr qm; | ||
188 | + TCGv_i32 rda; | ||
189 | + | ||
190 | + if (!dc_isar_feature(aa32_mve, s) || !mve_check_qreg_bank(s, a->qm) || | ||
191 | + !fn || a->rda == 13 || a->rda == 15) { | ||
192 | + /* Rda cases are UNPREDICTABLE */ | ||
193 | + return false; | ||
194 | + } | ||
195 | + if (!mve_eci_check(s) || !vfp_access_check(s)) { | ||
196 | + return true; | ||
197 | + } | ||
198 | + | ||
199 | + qm = mve_qreg_ptr(a->qm); | ||
200 | + rda = load_reg(s, a->rda); | ||
201 | + fn(rda, cpu_env, qm, rda); | ||
202 | + store_reg(s, a->rda, rda); | ||
203 | + tcg_temp_free_ptr(qm); | ||
204 | + mve_update_eci(s); | ||
205 | + return true; | ||
206 | +} | ||
207 | + | ||
208 | +#define DO_VMAXV(INSN, FN) \ | ||
209 | + static bool trans_##INSN(DisasContext *s, arg_vmaxv *a) \ | ||
210 | + { \ | ||
211 | + static MVEGenVADDVFn * const fns[] = { \ | ||
212 | + gen_helper_mve_##FN##b, \ | ||
213 | + gen_helper_mve_##FN##h, \ | ||
214 | + gen_helper_mve_##FN##w, \ | ||
215 | + NULL, \ | ||
216 | + }; \ | ||
217 | + return do_vmaxv(s, a, fns[a->size]); \ | ||
218 | + } | ||
219 | + | ||
220 | +DO_VMAXV(VMAXV_S, vmaxvs) | ||
221 | +DO_VMAXV(VMAXV_U, vmaxvu) | ||
222 | +DO_VMAXV(VMAXAV, vmaxav) | ||
223 | +DO_VMAXV(VMINV_S, vminvs) | ||
224 | +DO_VMAXV(VMINV_U, vminvu) | ||
225 | +DO_VMAXV(VMINAV, vminav) | ||
226 | -- | ||
227 | 2.20.1 | ||
228 | |||
229 | diff view generated by jsdifflib |
1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, | 1 | Implement the MVE VABAV insn, which computes absolute differences |
---|---|---|---|
2 | add MemTxAttrs as an argument to address_space_get_iotlb_entry(). | 2 | between elements of two vectors and accumulates the result into |
3 | a general purpose register. | ||
3 | 4 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20180521140402.23318-12-peter.maydell@linaro.org | ||
8 | --- | 7 | --- |
9 | include/exec/memory.h | 2 +- | 8 | target/arm/helper-mve.h | 7 +++++++ |
10 | exec.c | 2 +- | 9 | target/arm/mve.decode | 6 ++++++ |
11 | hw/virtio/vhost.c | 3 ++- | 10 | target/arm/mve_helper.c | 26 +++++++++++++++++++++++ |
12 | 3 files changed, 4 insertions(+), 3 deletions(-) | 11 | target/arm/translate-mve.c | 43 ++++++++++++++++++++++++++++++++++++++ |
12 | 4 files changed, 82 insertions(+) | ||
13 | 13 | ||
14 | diff --git a/include/exec/memory.h b/include/exec/memory.h | 14 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/exec/memory.h | 16 | --- a/target/arm/helper-mve.h |
17 | +++ b/include/exec/memory.h | 17 | +++ b/target/arm/helper-mve.h |
18 | @@ -XXX,XX +XXX,XX @@ void address_space_cache_destroy(MemoryRegionCache *cache); | 18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(mve_vminavw, TCG_CALL_NO_WG, i32, env, ptr, i32) |
19 | * entry. Should be called from an RCU critical section. | 19 | DEF_HELPER_FLAGS_3(mve_vaddlv_s, TCG_CALL_NO_WG, i64, env, ptr, i64) |
20 | */ | 20 | DEF_HELPER_FLAGS_3(mve_vaddlv_u, TCG_CALL_NO_WG, i64, env, ptr, i64) |
21 | IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr, | 21 | |
22 | - bool is_write); | 22 | +DEF_HELPER_FLAGS_4(mve_vabavsb, TCG_CALL_NO_WG, i32, env, ptr, ptr, i32) |
23 | + bool is_write, MemTxAttrs attrs); | 23 | +DEF_HELPER_FLAGS_4(mve_vabavsh, TCG_CALL_NO_WG, i32, env, ptr, ptr, i32) |
24 | 24 | +DEF_HELPER_FLAGS_4(mve_vabavsw, TCG_CALL_NO_WG, i32, env, ptr, ptr, i32) | |
25 | /* address_space_translate: translate an address range into an address space | 25 | +DEF_HELPER_FLAGS_4(mve_vabavub, TCG_CALL_NO_WG, i32, env, ptr, ptr, i32) |
26 | * into a MemoryRegion and an address range into that section. Should be | 26 | +DEF_HELPER_FLAGS_4(mve_vabavuh, TCG_CALL_NO_WG, i32, env, ptr, ptr, i32) |
27 | diff --git a/exec.c b/exec.c | 27 | +DEF_HELPER_FLAGS_4(mve_vabavuw, TCG_CALL_NO_WG, i32, env, ptr, ptr, i32) |
28 | + | ||
29 | DEF_HELPER_FLAGS_3(mve_vmovi, TCG_CALL_NO_WG, void, env, ptr, i64) | ||
30 | DEF_HELPER_FLAGS_3(mve_vandi, TCG_CALL_NO_WG, void, env, ptr, i64) | ||
31 | DEF_HELPER_FLAGS_3(mve_vorri, TCG_CALL_NO_WG, void, env, ptr, i64) | ||
32 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
28 | index XXXXXXX..XXXXXXX 100644 | 33 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/exec.c | 34 | --- a/target/arm/mve.decode |
30 | +++ b/exec.c | 35 | +++ b/target/arm/mve.decode |
31 | @@ -XXX,XX +XXX,XX @@ static MemoryRegionSection flatview_do_translate(FlatView *fv, | 36 | @@ -XXX,XX +XXX,XX @@ |
32 | 37 | &vcmp_scalar qn rm size mask | |
33 | /* Called from RCU critical section */ | 38 | &shl_scalar qda rm size |
34 | IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr, | 39 | &vmaxv qm rda size |
35 | - bool is_write) | 40 | +&vabav qn qm rda size |
36 | + bool is_write, MemTxAttrs attrs) | 41 | |
37 | { | 42 | @vldr_vstr ....... . . . . l:1 rn:4 ... ...... imm:7 &vldr_vstr qd=%qd u=0 |
38 | MemoryRegionSection section; | 43 | # Note that both Rn and Qd are 3 bits only (no D bit) |
39 | hwaddr xlat, page_mask; | 44 | @@ -XXX,XX +XXX,XX @@ VMLAS 111- 1110 0 . .. ... 1 ... 1 1110 . 100 .... @2scalar |
40 | diff --git a/hw/virtio/vhost.c b/hw/virtio/vhost.c | 45 | rdahi=%rdahi rdalo=%rdalo |
46 | } | ||
47 | |||
48 | +@vabav .... .... .. size:2 .... rda:4 .... .... .... &vabav qn=%qn qm=%qm | ||
49 | + | ||
50 | +VABAV_S 111 0 1110 10 .. ... 0 .... 1111 . 0 . 0 ... 1 @vabav | ||
51 | +VABAV_U 111 1 1110 10 .. ... 0 .... 1111 . 0 . 0 ... 1 @vabav | ||
52 | + | ||
53 | # Logical immediate operations (1 reg and modified-immediate) | ||
54 | |||
55 | # The cmode/op bits here decode VORR/VBIC/VMOV/VMVN, but | ||
56 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | 57 | index XXXXXXX..XXXXXXX 100644 |
42 | --- a/hw/virtio/vhost.c | 58 | --- a/target/arm/mve_helper.c |
43 | +++ b/hw/virtio/vhost.c | 59 | +++ b/target/arm/mve_helper.c |
44 | @@ -XXX,XX +XXX,XX @@ int vhost_device_iotlb_miss(struct vhost_dev *dev, uint64_t iova, int write) | 60 | @@ -XXX,XX +XXX,XX @@ DO_VMAXMINV(vminavb, 1, int8_t, uint8_t, do_mina) |
45 | trace_vhost_iotlb_miss(dev, 1); | 61 | DO_VMAXMINV(vminavh, 2, int16_t, uint16_t, do_mina) |
46 | 62 | DO_VMAXMINV(vminavw, 4, int32_t, uint32_t, do_mina) | |
47 | iotlb = address_space_get_iotlb_entry(dev->vdev->dma_as, | 63 | |
48 | - iova, write); | 64 | +#define DO_VABAV(OP, ESIZE, TYPE) \ |
49 | + iova, write, | 65 | + uint32_t HELPER(glue(mve_, OP))(CPUARMState *env, void *vn, \ |
50 | + MEMTXATTRS_UNSPECIFIED); | 66 | + void *vm, uint32_t ra) \ |
51 | if (iotlb.target_as != NULL) { | 67 | + { \ |
52 | ret = vhost_memory_region_lookup(dev, iotlb.translated_addr, | 68 | + uint16_t mask = mve_element_mask(env); \ |
53 | &uaddr, &len); | 69 | + unsigned e; \ |
70 | + TYPE *m = vm, *n = vn; \ | ||
71 | + for (e = 0; e < 16 / ESIZE; e++, mask >>= ESIZE) { \ | ||
72 | + if (mask & 1) { \ | ||
73 | + int64_t n0 = n[H##ESIZE(e)]; \ | ||
74 | + int64_t m0 = m[H##ESIZE(e)]; \ | ||
75 | + uint32_t r = n0 >= m0 ? (n0 - m0) : (m0 - n0); \ | ||
76 | + ra += r; \ | ||
77 | + } \ | ||
78 | + } \ | ||
79 | + mve_advance_vpt(env); \ | ||
80 | + return ra; \ | ||
81 | + } | ||
82 | + | ||
83 | +DO_VABAV(vabavsb, 1, int8_t) | ||
84 | +DO_VABAV(vabavsh, 2, int16_t) | ||
85 | +DO_VABAV(vabavsw, 4, int32_t) | ||
86 | +DO_VABAV(vabavub, 1, uint8_t) | ||
87 | +DO_VABAV(vabavuh, 2, uint16_t) | ||
88 | +DO_VABAV(vabavuw, 4, uint32_t) | ||
89 | + | ||
90 | #define DO_VADDLV(OP, TYPE, LTYPE) \ | ||
91 | uint64_t HELPER(glue(mve_, OP))(CPUARMState *env, void *vm, \ | ||
92 | uint64_t ra) \ | ||
93 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
94 | index XXXXXXX..XXXXXXX 100644 | ||
95 | --- a/target/arm/translate-mve.c | ||
96 | +++ b/target/arm/translate-mve.c | ||
97 | @@ -XXX,XX +XXX,XX @@ typedef void MVEGenVIDUPFn(TCGv_i32, TCGv_ptr, TCGv_ptr, TCGv_i32, TCGv_i32); | ||
98 | typedef void MVEGenVIWDUPFn(TCGv_i32, TCGv_ptr, TCGv_ptr, TCGv_i32, TCGv_i32, TCGv_i32); | ||
99 | typedef void MVEGenCmpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr); | ||
100 | typedef void MVEGenScalarCmpFn(TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
101 | +typedef void MVEGenVABAVFn(TCGv_i32, TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
102 | |||
103 | /* Return the offset of a Qn register (same semantics as aa32_vfp_qreg()) */ | ||
104 | static inline long mve_qreg_offset(unsigned reg) | ||
105 | @@ -XXX,XX +XXX,XX @@ DO_VMAXV(VMAXAV, vmaxav) | ||
106 | DO_VMAXV(VMINV_S, vminvs) | ||
107 | DO_VMAXV(VMINV_U, vminvu) | ||
108 | DO_VMAXV(VMINAV, vminav) | ||
109 | + | ||
110 | +static bool do_vabav(DisasContext *s, arg_vabav *a, MVEGenVABAVFn *fn) | ||
111 | +{ | ||
112 | + /* Absolute difference accumulated across vector */ | ||
113 | + TCGv_ptr qn, qm; | ||
114 | + TCGv_i32 rda; | ||
115 | + | ||
116 | + if (!dc_isar_feature(aa32_mve, s) || | ||
117 | + !mve_check_qreg_bank(s, a->qm | a->qn) || | ||
118 | + !fn || a->rda == 13 || a->rda == 15) { | ||
119 | + /* Rda cases are UNPREDICTABLE */ | ||
120 | + return false; | ||
121 | + } | ||
122 | + if (!mve_eci_check(s) || !vfp_access_check(s)) { | ||
123 | + return true; | ||
124 | + } | ||
125 | + | ||
126 | + qm = mve_qreg_ptr(a->qm); | ||
127 | + qn = mve_qreg_ptr(a->qn); | ||
128 | + rda = load_reg(s, a->rda); | ||
129 | + fn(rda, cpu_env, qn, qm, rda); | ||
130 | + store_reg(s, a->rda, rda); | ||
131 | + tcg_temp_free_ptr(qm); | ||
132 | + tcg_temp_free_ptr(qn); | ||
133 | + mve_update_eci(s); | ||
134 | + return true; | ||
135 | +} | ||
136 | + | ||
137 | +#define DO_VABAV(INSN, FN) \ | ||
138 | + static bool trans_##INSN(DisasContext *s, arg_vabav *a) \ | ||
139 | + { \ | ||
140 | + static MVEGenVABAVFn * const fns[] = { \ | ||
141 | + gen_helper_mve_##FN##b, \ | ||
142 | + gen_helper_mve_##FN##h, \ | ||
143 | + gen_helper_mve_##FN##w, \ | ||
144 | + NULL, \ | ||
145 | + }; \ | ||
146 | + return do_vabav(s, a, fns[a->size]); \ | ||
147 | + } | ||
148 | + | ||
149 | +DO_VABAV(VABAV_S, vabavs) | ||
150 | +DO_VABAV(VABAV_U, vabavu) | ||
54 | -- | 151 | -- |
55 | 2.17.1 | 152 | 2.20.1 |
56 | 153 | ||
57 | 154 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | Implement the MVE narrowing move insns VMOVN, VQMOVN and VQMOVUN. | |
2 | These take a double-width input, narrow it (possibly saturating) and | ||
3 | store the result to either the top or bottom half of the output | ||
4 | element. | ||
5 | |||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | --- | ||
9 | target/arm/helper-mve.h | 20 ++++++++++ | ||
10 | target/arm/mve.decode | 12 ++++++ | ||
11 | target/arm/mve_helper.c | 78 ++++++++++++++++++++++++++++++++++++++ | ||
12 | target/arm/translate-mve.c | 22 +++++++++++ | ||
13 | 4 files changed, 132 insertions(+) | ||
14 | |||
15 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/helper-mve.h | ||
18 | +++ b/target/arm/helper-mve.h | ||
19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(mve_vnegw, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
20 | DEF_HELPER_FLAGS_3(mve_vfnegh, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
21 | DEF_HELPER_FLAGS_3(mve_vfnegs, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
22 | |||
23 | +DEF_HELPER_FLAGS_3(mve_vmovnbb, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
24 | +DEF_HELPER_FLAGS_3(mve_vmovnbh, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
25 | +DEF_HELPER_FLAGS_3(mve_vmovntb, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
26 | +DEF_HELPER_FLAGS_3(mve_vmovnth, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
27 | + | ||
28 | +DEF_HELPER_FLAGS_3(mve_vqmovunbb, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
29 | +DEF_HELPER_FLAGS_3(mve_vqmovunbh, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
30 | +DEF_HELPER_FLAGS_3(mve_vqmovuntb, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
31 | +DEF_HELPER_FLAGS_3(mve_vqmovunth, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
32 | + | ||
33 | +DEF_HELPER_FLAGS_3(mve_vqmovnbsb, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
34 | +DEF_HELPER_FLAGS_3(mve_vqmovnbsh, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
35 | +DEF_HELPER_FLAGS_3(mve_vqmovntsb, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
36 | +DEF_HELPER_FLAGS_3(mve_vqmovntsh, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
37 | + | ||
38 | +DEF_HELPER_FLAGS_3(mve_vqmovnbub, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
39 | +DEF_HELPER_FLAGS_3(mve_vqmovnbuh, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
40 | +DEF_HELPER_FLAGS_3(mve_vqmovntub, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
41 | +DEF_HELPER_FLAGS_3(mve_vqmovntuh, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
42 | + | ||
43 | DEF_HELPER_FLAGS_4(mve_vand, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
44 | DEF_HELPER_FLAGS_4(mve_vbic, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
45 | DEF_HELPER_FLAGS_4(mve_vorr, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
46 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/target/arm/mve.decode | ||
49 | +++ b/target/arm/mve.decode | ||
50 | @@ -XXX,XX +XXX,XX @@ VMUL 1110 1111 0 . .. ... 0 ... 0 1001 . 1 . 1 ... 0 @2op | ||
51 | VSHLL_BS 111 0 1110 0 . 11 .. 01 ... 0 1110 0 0 . 0 ... 1 @2_shll_esize_b | ||
52 | VSHLL_BS 111 0 1110 0 . 11 .. 01 ... 0 1110 0 0 . 0 ... 1 @2_shll_esize_h | ||
53 | |||
54 | + VQMOVUNB 111 0 1110 0 . 11 .. 01 ... 0 1110 1 0 . 0 ... 1 @1op | ||
55 | + VQMOVN_BS 111 0 1110 0 . 11 .. 11 ... 0 1110 0 0 . 0 ... 1 @1op | ||
56 | + | ||
57 | VMULH_S 111 0 1110 0 . .. ...1 ... 0 1110 . 0 . 0 ... 1 @2op | ||
58 | } | ||
59 | |||
60 | @@ -XXX,XX +XXX,XX @@ VMUL 1110 1111 0 . .. ... 0 ... 0 1001 . 1 . 1 ... 0 @2op | ||
61 | VSHLL_BU 111 1 1110 0 . 11 .. 01 ... 0 1110 0 0 . 0 ... 1 @2_shll_esize_b | ||
62 | VSHLL_BU 111 1 1110 0 . 11 .. 01 ... 0 1110 0 0 . 0 ... 1 @2_shll_esize_h | ||
63 | |||
64 | + VMOVNB 111 1 1110 0 . 11 .. 01 ... 0 1110 1 0 . 0 ... 1 @1op | ||
65 | + VQMOVN_BU 111 1 1110 0 . 11 .. 11 ... 0 1110 0 0 . 0 ... 1 @1op | ||
66 | + | ||
67 | VMULH_U 111 1 1110 0 . .. ...1 ... 0 1110 . 0 . 0 ... 1 @2op | ||
68 | } | ||
69 | |||
70 | @@ -XXX,XX +XXX,XX @@ VMUL 1110 1111 0 . .. ... 0 ... 0 1001 . 1 . 1 ... 0 @2op | ||
71 | VSHLL_TS 111 0 1110 0 . 11 .. 01 ... 1 1110 0 0 . 0 ... 1 @2_shll_esize_b | ||
72 | VSHLL_TS 111 0 1110 0 . 11 .. 01 ... 1 1110 0 0 . 0 ... 1 @2_shll_esize_h | ||
73 | |||
74 | + VQMOVUNT 111 0 1110 0 . 11 .. 01 ... 1 1110 1 0 . 0 ... 1 @1op | ||
75 | + VQMOVN_TS 111 0 1110 0 . 11 .. 11 ... 1 1110 0 0 . 0 ... 1 @1op | ||
76 | + | ||
77 | VRMULH_S 111 0 1110 0 . .. ...1 ... 1 1110 . 0 . 0 ... 1 @2op | ||
78 | } | ||
79 | |||
80 | @@ -XXX,XX +XXX,XX @@ VMUL 1110 1111 0 . .. ... 0 ... 0 1001 . 1 . 1 ... 0 @2op | ||
81 | VSHLL_TU 111 1 1110 0 . 11 .. 01 ... 1 1110 0 0 . 0 ... 1 @2_shll_esize_b | ||
82 | VSHLL_TU 111 1 1110 0 . 11 .. 01 ... 1 1110 0 0 . 0 ... 1 @2_shll_esize_h | ||
83 | |||
84 | + VMOVNT 111 1 1110 0 . 11 .. 01 ... 1 1110 1 0 . 0 ... 1 @1op | ||
85 | + VQMOVN_TU 111 1 1110 0 . 11 .. 11 ... 1 1110 0 0 . 0 ... 1 @1op | ||
86 | + | ||
87 | VRMULH_U 111 1 1110 0 . .. ...1 ... 1 1110 . 0 . 0 ... 1 @2op | ||
88 | } | ||
89 | |||
90 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/target/arm/mve_helper.c | ||
93 | +++ b/target/arm/mve_helper.c | ||
94 | @@ -XXX,XX +XXX,XX @@ DO_VSHRN_SAT_UH(vqrshrnb_uh, vqrshrnt_uh, DO_RSHRN_UH) | ||
95 | DO_VSHRN_SAT_SB(vqrshrunbb, vqrshruntb, DO_RSHRUN_B) | ||
96 | DO_VSHRN_SAT_SH(vqrshrunbh, vqrshrunth, DO_RSHRUN_H) | ||
97 | |||
98 | +#define DO_VMOVN(OP, TOP, ESIZE, TYPE, LESIZE, LTYPE) \ | ||
99 | + void HELPER(mve_##OP)(CPUARMState *env, void *vd, void *vm) \ | ||
100 | + { \ | ||
101 | + LTYPE *m = vm; \ | ||
102 | + TYPE *d = vd; \ | ||
103 | + uint16_t mask = mve_element_mask(env); \ | ||
104 | + unsigned le; \ | ||
105 | + mask >>= ESIZE * TOP; \ | ||
106 | + for (le = 0; le < 16 / LESIZE; le++, mask >>= LESIZE) { \ | ||
107 | + mergemask(&d[H##ESIZE(le * 2 + TOP)], \ | ||
108 | + m[H##LESIZE(le)], mask); \ | ||
109 | + } \ | ||
110 | + mve_advance_vpt(env); \ | ||
111 | + } | ||
112 | + | ||
113 | +DO_VMOVN(vmovnbb, false, 1, uint8_t, 2, uint16_t) | ||
114 | +DO_VMOVN(vmovnbh, false, 2, uint16_t, 4, uint32_t) | ||
115 | +DO_VMOVN(vmovntb, true, 1, uint8_t, 2, uint16_t) | ||
116 | +DO_VMOVN(vmovnth, true, 2, uint16_t, 4, uint32_t) | ||
117 | + | ||
118 | +#define DO_VMOVN_SAT(OP, TOP, ESIZE, TYPE, LESIZE, LTYPE, FN) \ | ||
119 | + void HELPER(mve_##OP)(CPUARMState *env, void *vd, void *vm) \ | ||
120 | + { \ | ||
121 | + LTYPE *m = vm; \ | ||
122 | + TYPE *d = vd; \ | ||
123 | + uint16_t mask = mve_element_mask(env); \ | ||
124 | + bool qc = false; \ | ||
125 | + unsigned le; \ | ||
126 | + mask >>= ESIZE * TOP; \ | ||
127 | + for (le = 0; le < 16 / LESIZE; le++, mask >>= LESIZE) { \ | ||
128 | + bool sat = false; \ | ||
129 | + TYPE r = FN(m[H##LESIZE(le)], &sat); \ | ||
130 | + mergemask(&d[H##ESIZE(le * 2 + TOP)], r, mask); \ | ||
131 | + qc |= sat & mask & 1; \ | ||
132 | + } \ | ||
133 | + if (qc) { \ | ||
134 | + env->vfp.qc[0] = qc; \ | ||
135 | + } \ | ||
136 | + mve_advance_vpt(env); \ | ||
137 | + } | ||
138 | + | ||
139 | +#define DO_VMOVN_SAT_UB(BOP, TOP, FN) \ | ||
140 | + DO_VMOVN_SAT(BOP, false, 1, uint8_t, 2, uint16_t, FN) \ | ||
141 | + DO_VMOVN_SAT(TOP, true, 1, uint8_t, 2, uint16_t, FN) | ||
142 | + | ||
143 | +#define DO_VMOVN_SAT_UH(BOP, TOP, FN) \ | ||
144 | + DO_VMOVN_SAT(BOP, false, 2, uint16_t, 4, uint32_t, FN) \ | ||
145 | + DO_VMOVN_SAT(TOP, true, 2, uint16_t, 4, uint32_t, FN) | ||
146 | + | ||
147 | +#define DO_VMOVN_SAT_SB(BOP, TOP, FN) \ | ||
148 | + DO_VMOVN_SAT(BOP, false, 1, int8_t, 2, int16_t, FN) \ | ||
149 | + DO_VMOVN_SAT(TOP, true, 1, int8_t, 2, int16_t, FN) | ||
150 | + | ||
151 | +#define DO_VMOVN_SAT_SH(BOP, TOP, FN) \ | ||
152 | + DO_VMOVN_SAT(BOP, false, 2, int16_t, 4, int32_t, FN) \ | ||
153 | + DO_VMOVN_SAT(TOP, true, 2, int16_t, 4, int32_t, FN) | ||
154 | + | ||
155 | +#define DO_VQMOVN_SB(N, SATP) \ | ||
156 | + do_sat_bhs((int64_t)(N), INT8_MIN, INT8_MAX, SATP) | ||
157 | +#define DO_VQMOVN_UB(N, SATP) \ | ||
158 | + do_sat_bhs((uint64_t)(N), 0, UINT8_MAX, SATP) | ||
159 | +#define DO_VQMOVUN_B(N, SATP) \ | ||
160 | + do_sat_bhs((int64_t)(N), 0, UINT8_MAX, SATP) | ||
161 | + | ||
162 | +#define DO_VQMOVN_SH(N, SATP) \ | ||
163 | + do_sat_bhs((int64_t)(N), INT16_MIN, INT16_MAX, SATP) | ||
164 | +#define DO_VQMOVN_UH(N, SATP) \ | ||
165 | + do_sat_bhs((uint64_t)(N), 0, UINT16_MAX, SATP) | ||
166 | +#define DO_VQMOVUN_H(N, SATP) \ | ||
167 | + do_sat_bhs((int64_t)(N), 0, UINT16_MAX, SATP) | ||
168 | + | ||
169 | +DO_VMOVN_SAT_SB(vqmovnbsb, vqmovntsb, DO_VQMOVN_SB) | ||
170 | +DO_VMOVN_SAT_SH(vqmovnbsh, vqmovntsh, DO_VQMOVN_SH) | ||
171 | +DO_VMOVN_SAT_UB(vqmovnbub, vqmovntub, DO_VQMOVN_UB) | ||
172 | +DO_VMOVN_SAT_UH(vqmovnbuh, vqmovntuh, DO_VQMOVN_UH) | ||
173 | +DO_VMOVN_SAT_SB(vqmovunbb, vqmovuntb, DO_VQMOVUN_B) | ||
174 | +DO_VMOVN_SAT_SH(vqmovunbh, vqmovunth, DO_VQMOVUN_H) | ||
175 | + | ||
176 | uint32_t HELPER(mve_vshlc)(CPUARMState *env, void *vd, uint32_t rdm, | ||
177 | uint32_t shift) | ||
178 | { | ||
179 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
180 | index XXXXXXX..XXXXXXX 100644 | ||
181 | --- a/target/arm/translate-mve.c | ||
182 | +++ b/target/arm/translate-mve.c | ||
183 | @@ -XXX,XX +XXX,XX @@ DO_1OP(VCLS, vcls) | ||
184 | DO_1OP(VABS, vabs) | ||
185 | DO_1OP(VNEG, vneg) | ||
186 | |||
187 | +/* Narrowing moves: only size 0 and 1 are valid */ | ||
188 | +#define DO_VMOVN(INSN, FN) \ | ||
189 | + static bool trans_##INSN(DisasContext *s, arg_1op *a) \ | ||
190 | + { \ | ||
191 | + static MVEGenOneOpFn * const fns[] = { \ | ||
192 | + gen_helper_mve_##FN##b, \ | ||
193 | + gen_helper_mve_##FN##h, \ | ||
194 | + NULL, \ | ||
195 | + NULL, \ | ||
196 | + }; \ | ||
197 | + return do_1op(s, a, fns[a->size]); \ | ||
198 | + } | ||
199 | + | ||
200 | +DO_VMOVN(VMOVNB, vmovnb) | ||
201 | +DO_VMOVN(VMOVNT, vmovnt) | ||
202 | +DO_VMOVN(VQMOVUNB, vqmovunb) | ||
203 | +DO_VMOVN(VQMOVUNT, vqmovunt) | ||
204 | +DO_VMOVN(VQMOVN_BS, vqmovnbs) | ||
205 | +DO_VMOVN(VQMOVN_TS, vqmovnts) | ||
206 | +DO_VMOVN(VQMOVN_BU, vqmovnbu) | ||
207 | +DO_VMOVN(VQMOVN_TU, vqmovntu) | ||
208 | + | ||
209 | static bool trans_VREV16(DisasContext *s, arg_1op *a) | ||
210 | { | ||
211 | static MVEGenOneOpFn * const fns[] = { | ||
212 | -- | ||
213 | 2.20.1 | ||
214 | |||
215 | diff view generated by jsdifflib |
1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, | 1 | The MVEGenDualAccOpFn is a bit misnamed, since it is used for |
---|---|---|---|
2 | add MemTxAttrs as an argument to the MemoryRegion valid.accepts | 2 | the "long dual accumulate" operations that use a 64-bit |
3 | callback. We'll need this for subpage_accepts(). | 3 | accumulator. Rename it to MVEGenLongDualAccOpFn so we can |
4 | 4 | use the former name for the 32-bit accumulator insns. | |
5 | We could take the approach we used with the read and write | ||
6 | callbacks and add new a new _with_attrs version, but since there | ||
7 | are so few implementations of the accepts hook we just change | ||
8 | them all. | ||
9 | 5 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
13 | Message-id: 20180521140402.23318-9-peter.maydell@linaro.org | ||
14 | --- | 8 | --- |
15 | include/exec/memory.h | 3 ++- | 9 | target/arm/translate-mve.c | 16 ++++++++-------- |
16 | exec.c | 9 ++++++--- | 10 | 1 file changed, 8 insertions(+), 8 deletions(-) |
17 | hw/hppa/dino.c | 3 ++- | ||
18 | hw/nvram/fw_cfg.c | 12 ++++++++---- | ||
19 | hw/scsi/esp.c | 3 ++- | ||
20 | hw/xen/xen_pt_msi.c | 3 ++- | ||
21 | memory.c | 5 +++-- | ||
22 | 7 files changed, 25 insertions(+), 13 deletions(-) | ||
23 | 11 | ||
24 | diff --git a/include/exec/memory.h b/include/exec/memory.h | 12 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c |
25 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/include/exec/memory.h | 14 | --- a/target/arm/translate-mve.c |
27 | +++ b/include/exec/memory.h | 15 | +++ b/target/arm/translate-mve.c |
28 | @@ -XXX,XX +XXX,XX @@ struct MemoryRegionOps { | 16 | @@ -XXX,XX +XXX,XX @@ typedef void MVEGenOneOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr); |
29 | * as a machine check exception). | 17 | typedef void MVEGenTwoOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_ptr); |
30 | */ | 18 | typedef void MVEGenTwoOpScalarFn(TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i32); |
31 | bool (*accepts)(void *opaque, hwaddr addr, | 19 | typedef void MVEGenTwoOpShiftFn(TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i32); |
32 | - unsigned size, bool is_write); | 20 | -typedef void MVEGenDualAccOpFn(TCGv_i64, TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i64); |
33 | + unsigned size, bool is_write, | 21 | +typedef void MVEGenLongDualAccOpFn(TCGv_i64, TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i64); |
34 | + MemTxAttrs attrs); | 22 | typedef void MVEGenVADDVFn(TCGv_i32, TCGv_ptr, TCGv_ptr, TCGv_i32); |
35 | } valid; | 23 | typedef void MVEGenOneOpImmFn(TCGv_ptr, TCGv_ptr, TCGv_i64); |
36 | /* Internal implementation constraints: */ | 24 | typedef void MVEGenVIDUPFn(TCGv_i32, TCGv_ptr, TCGv_ptr, TCGv_i32, TCGv_i32); |
37 | struct { | 25 | @@ -XXX,XX +XXX,XX @@ static bool trans_VQDMULLT_scalar(DisasContext *s, arg_2scalar *a) |
38 | diff --git a/exec.c b/exec.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/exec.c | ||
41 | +++ b/exec.c | ||
42 | @@ -XXX,XX +XXX,XX @@ static void notdirty_mem_write(void *opaque, hwaddr ram_addr, | ||
43 | } | 26 | } |
44 | 27 | ||
45 | static bool notdirty_mem_accepts(void *opaque, hwaddr addr, | 28 | static bool do_long_dual_acc(DisasContext *s, arg_vmlaldav *a, |
46 | - unsigned size, bool is_write) | 29 | - MVEGenDualAccOpFn *fn) |
47 | + unsigned size, bool is_write, | 30 | + MVEGenLongDualAccOpFn *fn) |
48 | + MemTxAttrs attrs) | ||
49 | { | 31 | { |
50 | return is_write; | 32 | TCGv_ptr qn, qm; |
51 | } | 33 | TCGv_i64 rda; |
52 | @@ -XXX,XX +XXX,XX @@ static MemTxResult subpage_write(void *opaque, hwaddr addr, | 34 | @@ -XXX,XX +XXX,XX @@ static bool do_long_dual_acc(DisasContext *s, arg_vmlaldav *a, |
53 | } | 35 | |
54 | 36 | static bool trans_VMLALDAV_S(DisasContext *s, arg_vmlaldav *a) | |
55 | static bool subpage_accepts(void *opaque, hwaddr addr, | ||
56 | - unsigned len, bool is_write) | ||
57 | + unsigned len, bool is_write, | ||
58 | + MemTxAttrs attrs) | ||
59 | { | 37 | { |
60 | subpage_t *subpage = opaque; | 38 | - static MVEGenDualAccOpFn * const fns[4][2] = { |
61 | #if defined(DEBUG_SUBPAGE) | 39 | + static MVEGenLongDualAccOpFn * const fns[4][2] = { |
62 | @@ -XXX,XX +XXX,XX @@ static void readonly_mem_write(void *opaque, hwaddr addr, | 40 | { NULL, NULL }, |
63 | } | 41 | { gen_helper_mve_vmlaldavsh, gen_helper_mve_vmlaldavxsh }, |
64 | 42 | { gen_helper_mve_vmlaldavsw, gen_helper_mve_vmlaldavxsw }, | |
65 | static bool readonly_mem_accepts(void *opaque, hwaddr addr, | 43 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMLALDAV_S(DisasContext *s, arg_vmlaldav *a) |
66 | - unsigned size, bool is_write) | 44 | |
67 | + unsigned size, bool is_write, | 45 | static bool trans_VMLALDAV_U(DisasContext *s, arg_vmlaldav *a) |
68 | + MemTxAttrs attrs) | ||
69 | { | 46 | { |
70 | return is_write; | 47 | - static MVEGenDualAccOpFn * const fns[4][2] = { |
71 | } | 48 | + static MVEGenLongDualAccOpFn * const fns[4][2] = { |
72 | diff --git a/hw/hppa/dino.c b/hw/hppa/dino.c | 49 | { NULL, NULL }, |
73 | index XXXXXXX..XXXXXXX 100644 | 50 | { gen_helper_mve_vmlaldavuh, NULL }, |
74 | --- a/hw/hppa/dino.c | 51 | { gen_helper_mve_vmlaldavuw, NULL }, |
75 | +++ b/hw/hppa/dino.c | 52 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMLALDAV_U(DisasContext *s, arg_vmlaldav *a) |
76 | @@ -XXX,XX +XXX,XX @@ static void gsc_to_pci_forwarding(DinoState *s) | 53 | |
77 | } | 54 | static bool trans_VMLSLDAV(DisasContext *s, arg_vmlaldav *a) |
78 | |||
79 | static bool dino_chip_mem_valid(void *opaque, hwaddr addr, | ||
80 | - unsigned size, bool is_write) | ||
81 | + unsigned size, bool is_write, | ||
82 | + MemTxAttrs attrs) | ||
83 | { | 55 | { |
84 | switch (addr) { | 56 | - static MVEGenDualAccOpFn * const fns[4][2] = { |
85 | case DINO_IAR0: | 57 | + static MVEGenLongDualAccOpFn * const fns[4][2] = { |
86 | diff --git a/hw/nvram/fw_cfg.c b/hw/nvram/fw_cfg.c | 58 | { NULL, NULL }, |
87 | index XXXXXXX..XXXXXXX 100644 | 59 | { gen_helper_mve_vmlsldavsh, gen_helper_mve_vmlsldavxsh }, |
88 | --- a/hw/nvram/fw_cfg.c | 60 | { gen_helper_mve_vmlsldavsw, gen_helper_mve_vmlsldavxsw }, |
89 | +++ b/hw/nvram/fw_cfg.c | 61 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMLSLDAV(DisasContext *s, arg_vmlaldav *a) |
90 | @@ -XXX,XX +XXX,XX @@ static void fw_cfg_dma_mem_write(void *opaque, hwaddr addr, | 62 | |
91 | } | 63 | static bool trans_VRMLALDAVH_S(DisasContext *s, arg_vmlaldav *a) |
92 | |||
93 | static bool fw_cfg_dma_mem_valid(void *opaque, hwaddr addr, | ||
94 | - unsigned size, bool is_write) | ||
95 | + unsigned size, bool is_write, | ||
96 | + MemTxAttrs attrs) | ||
97 | { | 64 | { |
98 | return !is_write || ((size == 4 && (addr == 0 || addr == 4)) || | 65 | - static MVEGenDualAccOpFn * const fns[] = { |
99 | (size == 8 && addr == 0)); | 66 | + static MVEGenLongDualAccOpFn * const fns[] = { |
100 | } | 67 | gen_helper_mve_vrmlaldavhsw, gen_helper_mve_vrmlaldavhxsw, |
101 | 68 | }; | |
102 | static bool fw_cfg_data_mem_valid(void *opaque, hwaddr addr, | 69 | return do_long_dual_acc(s, a, fns[a->x]); |
103 | - unsigned size, bool is_write) | 70 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRMLALDAVH_S(DisasContext *s, arg_vmlaldav *a) |
104 | + unsigned size, bool is_write, | 71 | |
105 | + MemTxAttrs attrs) | 72 | static bool trans_VRMLALDAVH_U(DisasContext *s, arg_vmlaldav *a) |
106 | { | 73 | { |
107 | return addr == 0; | 74 | - static MVEGenDualAccOpFn * const fns[] = { |
108 | } | 75 | + static MVEGenLongDualAccOpFn * const fns[] = { |
109 | @@ -XXX,XX +XXX,XX @@ static void fw_cfg_ctl_mem_write(void *opaque, hwaddr addr, | 76 | gen_helper_mve_vrmlaldavhuw, NULL, |
110 | } | 77 | }; |
111 | 78 | return do_long_dual_acc(s, a, fns[a->x]); | |
112 | static bool fw_cfg_ctl_mem_valid(void *opaque, hwaddr addr, | 79 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRMLALDAVH_U(DisasContext *s, arg_vmlaldav *a) |
113 | - unsigned size, bool is_write) | 80 | |
114 | + unsigned size, bool is_write, | 81 | static bool trans_VRMLSLDAVH(DisasContext *s, arg_vmlaldav *a) |
115 | + MemTxAttrs attrs) | ||
116 | { | 82 | { |
117 | return is_write && size == 2; | 83 | - static MVEGenDualAccOpFn * const fns[] = { |
118 | } | 84 | + static MVEGenLongDualAccOpFn * const fns[] = { |
119 | @@ -XXX,XX +XXX,XX @@ static void fw_cfg_comb_write(void *opaque, hwaddr addr, | 85 | gen_helper_mve_vrmlsldavhsw, gen_helper_mve_vrmlsldavhxsw, |
120 | } | 86 | }; |
121 | 87 | return do_long_dual_acc(s, a, fns[a->x]); | |
122 | static bool fw_cfg_comb_valid(void *opaque, hwaddr addr, | ||
123 | - unsigned size, bool is_write) | ||
124 | + unsigned size, bool is_write, | ||
125 | + MemTxAttrs attrs) | ||
126 | { | ||
127 | return (size == 1) || (is_write && size == 2); | ||
128 | } | ||
129 | diff --git a/hw/scsi/esp.c b/hw/scsi/esp.c | ||
130 | index XXXXXXX..XXXXXXX 100644 | ||
131 | --- a/hw/scsi/esp.c | ||
132 | +++ b/hw/scsi/esp.c | ||
133 | @@ -XXX,XX +XXX,XX @@ void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val) | ||
134 | } | ||
135 | |||
136 | static bool esp_mem_accepts(void *opaque, hwaddr addr, | ||
137 | - unsigned size, bool is_write) | ||
138 | + unsigned size, bool is_write, | ||
139 | + MemTxAttrs attrs) | ||
140 | { | ||
141 | return (size == 1) || (is_write && size == 4); | ||
142 | } | ||
143 | diff --git a/hw/xen/xen_pt_msi.c b/hw/xen/xen_pt_msi.c | ||
144 | index XXXXXXX..XXXXXXX 100644 | ||
145 | --- a/hw/xen/xen_pt_msi.c | ||
146 | +++ b/hw/xen/xen_pt_msi.c | ||
147 | @@ -XXX,XX +XXX,XX @@ static uint64_t pci_msix_read(void *opaque, hwaddr addr, | ||
148 | } | ||
149 | |||
150 | static bool pci_msix_accepts(void *opaque, hwaddr addr, | ||
151 | - unsigned size, bool is_write) | ||
152 | + unsigned size, bool is_write, | ||
153 | + MemTxAttrs attrs) | ||
154 | { | ||
155 | return !(addr & (size - 1)); | ||
156 | } | ||
157 | diff --git a/memory.c b/memory.c | ||
158 | index XXXXXXX..XXXXXXX 100644 | ||
159 | --- a/memory.c | ||
160 | +++ b/memory.c | ||
161 | @@ -XXX,XX +XXX,XX @@ static void unassigned_mem_write(void *opaque, hwaddr addr, | ||
162 | } | ||
163 | |||
164 | static bool unassigned_mem_accepts(void *opaque, hwaddr addr, | ||
165 | - unsigned size, bool is_write) | ||
166 | + unsigned size, bool is_write, | ||
167 | + MemTxAttrs attrs) | ||
168 | { | ||
169 | return false; | ||
170 | } | ||
171 | @@ -XXX,XX +XXX,XX @@ bool memory_region_access_valid(MemoryRegion *mr, | ||
172 | access_size = MAX(MIN(size, access_size_max), access_size_min); | ||
173 | for (i = 0; i < size; i += access_size) { | ||
174 | if (!mr->ops->valid.accepts(mr->opaque, addr + i, access_size, | ||
175 | - is_write)) { | ||
176 | + is_write, attrs)) { | ||
177 | return false; | ||
178 | } | ||
179 | } | ||
180 | -- | 88 | -- |
181 | 2.17.1 | 89 | 2.20.1 |
182 | 90 | ||
183 | 91 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | Implement the MVE VMLADAV and VMLSLDAV insns. Like the VMLALDAV and | |
2 | VMLSLDAV insns already implemented, these accumulate multiplied | ||
3 | vector elements; but they accumulate a 32-bit result rather than a | ||
4 | 64-bit one. | ||
5 | |||
6 | Note that these encodings overlap with what would be RdaHi=0b111 for | ||
7 | VMLALDAV, VMLSLDAV, VRMLALDAVH and VRMLSLDAVH. | ||
8 | |||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | --- | ||
12 | target/arm/helper-mve.h | 17 ++++++++++ | ||
13 | target/arm/mve.decode | 33 +++++++++++++++++--- | ||
14 | target/arm/mve_helper.c | 41 ++++++++++++++++++++++++ | ||
15 | target/arm/translate-mve.c | 64 ++++++++++++++++++++++++++++++++++++++ | ||
16 | 4 files changed, 150 insertions(+), 5 deletions(-) | ||
17 | |||
18 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/helper-mve.h | ||
21 | +++ b/target/arm/helper-mve.h | ||
22 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vrmlaldavhuw, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
23 | DEF_HELPER_FLAGS_4(mve_vrmlsldavhsw, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
24 | DEF_HELPER_FLAGS_4(mve_vrmlsldavhxsw, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
25 | |||
26 | +DEF_HELPER_FLAGS_4(mve_vmladavsb, TCG_CALL_NO_WG, i32, env, ptr, ptr, i32) | ||
27 | +DEF_HELPER_FLAGS_4(mve_vmladavsh, TCG_CALL_NO_WG, i32, env, ptr, ptr, i32) | ||
28 | +DEF_HELPER_FLAGS_4(mve_vmladavsw, TCG_CALL_NO_WG, i32, env, ptr, ptr, i32) | ||
29 | +DEF_HELPER_FLAGS_4(mve_vmladavub, TCG_CALL_NO_WG, i32, env, ptr, ptr, i32) | ||
30 | +DEF_HELPER_FLAGS_4(mve_vmladavuh, TCG_CALL_NO_WG, i32, env, ptr, ptr, i32) | ||
31 | +DEF_HELPER_FLAGS_4(mve_vmladavuw, TCG_CALL_NO_WG, i32, env, ptr, ptr, i32) | ||
32 | +DEF_HELPER_FLAGS_4(mve_vmlsdavb, TCG_CALL_NO_WG, i32, env, ptr, ptr, i32) | ||
33 | +DEF_HELPER_FLAGS_4(mve_vmlsdavh, TCG_CALL_NO_WG, i32, env, ptr, ptr, i32) | ||
34 | +DEF_HELPER_FLAGS_4(mve_vmlsdavw, TCG_CALL_NO_WG, i32, env, ptr, ptr, i32) | ||
35 | + | ||
36 | +DEF_HELPER_FLAGS_4(mve_vmladavsxb, TCG_CALL_NO_WG, i32, env, ptr, ptr, i32) | ||
37 | +DEF_HELPER_FLAGS_4(mve_vmladavsxh, TCG_CALL_NO_WG, i32, env, ptr, ptr, i32) | ||
38 | +DEF_HELPER_FLAGS_4(mve_vmladavsxw, TCG_CALL_NO_WG, i32, env, ptr, ptr, i32) | ||
39 | +DEF_HELPER_FLAGS_4(mve_vmlsdavxb, TCG_CALL_NO_WG, i32, env, ptr, ptr, i32) | ||
40 | +DEF_HELPER_FLAGS_4(mve_vmlsdavxh, TCG_CALL_NO_WG, i32, env, ptr, ptr, i32) | ||
41 | +DEF_HELPER_FLAGS_4(mve_vmlsdavxw, TCG_CALL_NO_WG, i32, env, ptr, ptr, i32) | ||
42 | + | ||
43 | DEF_HELPER_FLAGS_3(mve_vaddvsb, TCG_CALL_NO_WG, i32, env, ptr, i32) | ||
44 | DEF_HELPER_FLAGS_3(mve_vaddvub, TCG_CALL_NO_WG, i32, env, ptr, i32) | ||
45 | DEF_HELPER_FLAGS_3(mve_vaddvsh, TCG_CALL_NO_WG, i32, env, ptr, i32) | ||
46 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/target/arm/mve.decode | ||
49 | +++ b/target/arm/mve.decode | ||
50 | @@ -XXX,XX +XXX,XX @@ VDUP 1110 1110 1 0 10 ... 0 .... 1011 . 0 0 1 0000 @vdup size=2 | ||
51 | %size_16 16:1 !function=plus_1 | ||
52 | |||
53 | &vmlaldav rdahi rdalo size qn qm x a | ||
54 | +&vmladav rda size qn qm x a | ||
55 | |||
56 | @vmlaldav .... .... . ... ... . ... x:1 .... .. a:1 . qm:3 . \ | ||
57 | qn=%qn rdahi=%rdahi rdalo=%rdalo size=%size_16 &vmlaldav | ||
58 | @vmlaldav_nosz .... .... . ... ... . ... x:1 .... .. a:1 . qm:3 . \ | ||
59 | qn=%qn rdahi=%rdahi rdalo=%rdalo size=0 &vmlaldav | ||
60 | -VMLALDAV_S 1110 1110 1 ... ... . ... . 1110 . 0 . 0 ... 0 @vmlaldav | ||
61 | -VMLALDAV_U 1111 1110 1 ... ... . ... . 1110 . 0 . 0 ... 0 @vmlaldav | ||
62 | +@vmladav .... .... .... ... . ... x:1 .... . . a:1 . qm:3 . \ | ||
63 | + qn=%qn rda=%rdalo size=%size_16 &vmladav | ||
64 | +@vmladav_nosz .... .... .... ... . ... x:1 .... . . a:1 . qm:3 . \ | ||
65 | + qn=%qn rda=%rdalo size=0 &vmladav | ||
66 | |||
67 | -VMLSLDAV 1110 1110 1 ... ... . ... . 1110 . 0 . 0 ... 1 @vmlaldav | ||
68 | +{ | ||
69 | + VMLADAV_S 1110 1110 1111 ... . ... . 1110 . 0 . 0 ... 0 @vmladav | ||
70 | + VMLALDAV_S 1110 1110 1 ... ... . ... . 1110 . 0 . 0 ... 0 @vmlaldav | ||
71 | +} | ||
72 | +{ | ||
73 | + VMLADAV_U 1111 1110 1111 ... . ... . 1110 . 0 . 0 ... 0 @vmladav | ||
74 | + VMLALDAV_U 1111 1110 1 ... ... . ... . 1110 . 0 . 0 ... 0 @vmlaldav | ||
75 | +} | ||
76 | + | ||
77 | +{ | ||
78 | + VMLSDAV 1110 1110 1111 ... . ... . 1110 . 0 . 0 ... 1 @vmladav | ||
79 | + VMLSLDAV 1110 1110 1 ... ... . ... . 1110 . 0 . 0 ... 1 @vmlaldav | ||
80 | +} | ||
81 | + | ||
82 | +{ | ||
83 | + VMLSDAV 1111 1110 1111 ... 0 ... . 1110 . 0 . 0 ... 1 @vmladav_nosz | ||
84 | + VRMLSLDAVH 1111 1110 1 ... ... 0 ... . 1110 . 0 . 0 ... 1 @vmlaldav_nosz | ||
85 | +} | ||
86 | + | ||
87 | +VMLADAV_S 1110 1110 1111 ... 0 ... . 1111 . 0 . 0 ... 1 @vmladav_nosz | ||
88 | +VMLADAV_U 1111 1110 1111 ... 0 ... . 1111 . 0 . 0 ... 1 @vmladav_nosz | ||
89 | |||
90 | { | ||
91 | VMAXV_S 1110 1110 1110 .. 10 .... 1111 0 0 . 0 ... 0 @vmaxv | ||
92 | VMINV_S 1110 1110 1110 .. 10 .... 1111 1 0 . 0 ... 0 @vmaxv | ||
93 | VMAXAV 1110 1110 1110 .. 00 .... 1111 0 0 . 0 ... 0 @vmaxv | ||
94 | VMINAV 1110 1110 1110 .. 00 .... 1111 1 0 . 0 ... 0 @vmaxv | ||
95 | + VMLADAV_S 1110 1110 1111 ... 0 ... . 1111 . 0 . 0 ... 0 @vmladav_nosz | ||
96 | VRMLALDAVH_S 1110 1110 1 ... ... 0 ... . 1111 . 0 . 0 ... 0 @vmlaldav_nosz | ||
97 | } | ||
98 | |||
99 | { | ||
100 | VMAXV_U 1111 1110 1110 .. 10 .... 1111 0 0 . 0 ... 0 @vmaxv | ||
101 | VMINV_U 1111 1110 1110 .. 10 .... 1111 1 0 . 0 ... 0 @vmaxv | ||
102 | + VMLADAV_U 1111 1110 1111 ... 0 ... . 1111 . 0 . 0 ... 0 @vmladav_nosz | ||
103 | VRMLALDAVH_U 1111 1110 1 ... ... 0 ... . 1111 . 0 . 0 ... 0 @vmlaldav_nosz | ||
104 | } | ||
105 | |||
106 | -VRMLSLDAVH 1111 1110 1 ... ... 0 ... . 1110 . 0 . 0 ... 1 @vmlaldav_nosz | ||
107 | - | ||
108 | # Scalar operations | ||
109 | |||
110 | VADD_scalar 1110 1110 0 . .. ... 1 ... 0 1111 . 100 .... @2scalar | ||
111 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
112 | index XXXXXXX..XXXXXXX 100644 | ||
113 | --- a/target/arm/mve_helper.c | ||
114 | +++ b/target/arm/mve_helper.c | ||
115 | @@ -XXX,XX +XXX,XX @@ DO_LDAV(vmlsldavxsh, 2, int16_t, true, +=, -=) | ||
116 | DO_LDAV(vmlsldavsw, 4, int32_t, false, +=, -=) | ||
117 | DO_LDAV(vmlsldavxsw, 4, int32_t, true, +=, -=) | ||
118 | |||
119 | +/* | ||
120 | + * Multiply add dual accumulate ops | ||
121 | + */ | ||
122 | +#define DO_DAV(OP, ESIZE, TYPE, XCHG, EVENACC, ODDACC) \ | ||
123 | + uint32_t HELPER(glue(mve_, OP))(CPUARMState *env, void *vn, \ | ||
124 | + void *vm, uint32_t a) \ | ||
125 | + { \ | ||
126 | + uint16_t mask = mve_element_mask(env); \ | ||
127 | + unsigned e; \ | ||
128 | + TYPE *n = vn, *m = vm; \ | ||
129 | + for (e = 0; e < 16 / ESIZE; e++, mask >>= ESIZE) { \ | ||
130 | + if (mask & 1) { \ | ||
131 | + if (e & 1) { \ | ||
132 | + a ODDACC \ | ||
133 | + n[H##ESIZE(e - 1 * XCHG)] * m[H##ESIZE(e)]; \ | ||
134 | + } else { \ | ||
135 | + a EVENACC \ | ||
136 | + n[H##ESIZE(e + 1 * XCHG)] * m[H##ESIZE(e)]; \ | ||
137 | + } \ | ||
138 | + } \ | ||
139 | + } \ | ||
140 | + mve_advance_vpt(env); \ | ||
141 | + return a; \ | ||
142 | + } | ||
143 | + | ||
144 | +#define DO_DAV_S(INSN, XCHG, EVENACC, ODDACC) \ | ||
145 | + DO_DAV(INSN##b, 1, int8_t, XCHG, EVENACC, ODDACC) \ | ||
146 | + DO_DAV(INSN##h, 2, int16_t, XCHG, EVENACC, ODDACC) \ | ||
147 | + DO_DAV(INSN##w, 4, int32_t, XCHG, EVENACC, ODDACC) | ||
148 | + | ||
149 | +#define DO_DAV_U(INSN, XCHG, EVENACC, ODDACC) \ | ||
150 | + DO_DAV(INSN##b, 1, uint8_t, XCHG, EVENACC, ODDACC) \ | ||
151 | + DO_DAV(INSN##h, 2, uint16_t, XCHG, EVENACC, ODDACC) \ | ||
152 | + DO_DAV(INSN##w, 4, uint32_t, XCHG, EVENACC, ODDACC) | ||
153 | + | ||
154 | +DO_DAV_S(vmladavs, false, +=, +=) | ||
155 | +DO_DAV_U(vmladavu, false, +=, +=) | ||
156 | +DO_DAV_S(vmlsdav, false, +=, -=) | ||
157 | +DO_DAV_S(vmladavsx, true, +=, +=) | ||
158 | +DO_DAV_S(vmlsdavx, true, +=, -=) | ||
159 | + | ||
160 | /* | ||
161 | * Rounding multiply add long dual accumulate high. In the pseudocode | ||
162 | * this is implemented with a 72-bit internal accumulator value of which | ||
163 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
164 | index XXXXXXX..XXXXXXX 100644 | ||
165 | --- a/target/arm/translate-mve.c | ||
166 | +++ b/target/arm/translate-mve.c | ||
167 | @@ -XXX,XX +XXX,XX @@ typedef void MVEGenVIWDUPFn(TCGv_i32, TCGv_ptr, TCGv_ptr, TCGv_i32, TCGv_i32, TC | ||
168 | typedef void MVEGenCmpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr); | ||
169 | typedef void MVEGenScalarCmpFn(TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
170 | typedef void MVEGenVABAVFn(TCGv_i32, TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
171 | +typedef void MVEGenDualAccOpFn(TCGv_i32, TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
172 | |||
173 | /* Return the offset of a Qn register (same semantics as aa32_vfp_qreg()) */ | ||
174 | static inline long mve_qreg_offset(unsigned reg) | ||
175 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRMLSLDAVH(DisasContext *s, arg_vmlaldav *a) | ||
176 | return do_long_dual_acc(s, a, fns[a->x]); | ||
177 | } | ||
178 | |||
179 | +static bool do_dual_acc(DisasContext *s, arg_vmladav *a, MVEGenDualAccOpFn *fn) | ||
180 | +{ | ||
181 | + TCGv_ptr qn, qm; | ||
182 | + TCGv_i32 rda; | ||
183 | + | ||
184 | + if (!dc_isar_feature(aa32_mve, s) || | ||
185 | + !mve_check_qreg_bank(s, a->qn) || | ||
186 | + !fn) { | ||
187 | + return false; | ||
188 | + } | ||
189 | + if (!mve_eci_check(s) || !vfp_access_check(s)) { | ||
190 | + return true; | ||
191 | + } | ||
192 | + | ||
193 | + qn = mve_qreg_ptr(a->qn); | ||
194 | + qm = mve_qreg_ptr(a->qm); | ||
195 | + | ||
196 | + /* | ||
197 | + * This insn is subject to beat-wise execution. Partial execution | ||
198 | + * of an A=0 (no-accumulate) insn which does not execute the first | ||
199 | + * beat must start with the current rda value, not 0. | ||
200 | + */ | ||
201 | + if (a->a || mve_skip_first_beat(s)) { | ||
202 | + rda = load_reg(s, a->rda); | ||
203 | + } else { | ||
204 | + rda = tcg_const_i32(0); | ||
205 | + } | ||
206 | + | ||
207 | + fn(rda, cpu_env, qn, qm, rda); | ||
208 | + store_reg(s, a->rda, rda); | ||
209 | + tcg_temp_free_ptr(qn); | ||
210 | + tcg_temp_free_ptr(qm); | ||
211 | + | ||
212 | + mve_update_eci(s); | ||
213 | + return true; | ||
214 | +} | ||
215 | + | ||
216 | +#define DO_DUAL_ACC(INSN, FN) \ | ||
217 | + static bool trans_##INSN(DisasContext *s, arg_vmladav *a) \ | ||
218 | + { \ | ||
219 | + static MVEGenDualAccOpFn * const fns[4][2] = { \ | ||
220 | + { gen_helper_mve_##FN##b, gen_helper_mve_##FN##xb }, \ | ||
221 | + { gen_helper_mve_##FN##h, gen_helper_mve_##FN##xh }, \ | ||
222 | + { gen_helper_mve_##FN##w, gen_helper_mve_##FN##xw }, \ | ||
223 | + { NULL, NULL }, \ | ||
224 | + }; \ | ||
225 | + return do_dual_acc(s, a, fns[a->size][a->x]); \ | ||
226 | + } | ||
227 | + | ||
228 | +DO_DUAL_ACC(VMLADAV_S, vmladavs) | ||
229 | +DO_DUAL_ACC(VMLSDAV, vmlsdav) | ||
230 | + | ||
231 | +static bool trans_VMLADAV_U(DisasContext *s, arg_vmladav *a) | ||
232 | +{ | ||
233 | + static MVEGenDualAccOpFn * const fns[4][2] = { | ||
234 | + { gen_helper_mve_vmladavub, NULL }, | ||
235 | + { gen_helper_mve_vmladavuh, NULL }, | ||
236 | + { gen_helper_mve_vmladavuw, NULL }, | ||
237 | + { NULL, NULL }, | ||
238 | + }; | ||
239 | + return do_dual_acc(s, a, fns[a->size][a->x]); | ||
240 | +} | ||
241 | + | ||
242 | static void gen_vpst(DisasContext *s, uint32_t mask) | ||
243 | { | ||
244 | /* | ||
245 | -- | ||
246 | 2.20.1 | ||
247 | |||
248 | diff view generated by jsdifflib |
1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, | 1 | Implement the MVE VMLA insn, which multiplies a vector by a scalar |
---|---|---|---|
2 | add MemTxAttrs as an argument to memory_region_access_valid(). | 2 | and accumulates into another vector. |
3 | Its callers either have an attrs value to hand, or don't care | ||
4 | and can use MEMTXATTRS_UNSPECIFIED. | ||
5 | |||
6 | The callsite in flatview_access_valid() is part of a recursive | ||
7 | loop flatview_access_valid() -> memory_region_access_valid() -> | ||
8 | subpage_accepts() -> flatview_access_valid(); we make it pass | ||
9 | MEMTXATTRS_UNSPECIFIED for now, until the next several commits | ||
10 | have plumbed an attrs parameter through the rest of the loop | ||
11 | and we can add an attrs parameter to flatview_access_valid(). | ||
12 | 3 | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
15 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
16 | Message-id: 20180521140402.23318-8-peter.maydell@linaro.org | ||
17 | --- | 6 | --- |
18 | include/exec/memory-internal.h | 3 ++- | 7 | target/arm/helper-mve.h | 4 ++++ |
19 | exec.c | 4 +++- | 8 | target/arm/mve.decode | 1 + |
20 | hw/s390x/s390-pci-inst.c | 3 ++- | 9 | target/arm/mve_helper.c | 5 +++++ |
21 | memory.c | 7 ++++--- | 10 | target/arm/translate-mve.c | 1 + |
22 | 4 files changed, 11 insertions(+), 6 deletions(-) | 11 | 4 files changed, 11 insertions(+) |
23 | 12 | ||
24 | diff --git a/include/exec/memory-internal.h b/include/exec/memory-internal.h | 13 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h |
25 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/include/exec/memory-internal.h | 15 | --- a/target/arm/helper-mve.h |
27 | +++ b/include/exec/memory-internal.h | 16 | +++ b/target/arm/helper-mve.h |
28 | @@ -XXX,XX +XXX,XX @@ void flatview_unref(FlatView *view); | 17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vqdmullb_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i3 |
29 | extern const MemoryRegionOps unassigned_mem_ops; | 18 | DEF_HELPER_FLAGS_4(mve_vqdmullt_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
30 | 19 | DEF_HELPER_FLAGS_4(mve_vqdmullt_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | |
31 | bool memory_region_access_valid(MemoryRegion *mr, hwaddr addr, | 20 | |
32 | - unsigned size, bool is_write); | 21 | +DEF_HELPER_FLAGS_4(mve_vmlab, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
33 | + unsigned size, bool is_write, | 22 | +DEF_HELPER_FLAGS_4(mve_vmlah, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
34 | + MemTxAttrs attrs); | 23 | +DEF_HELPER_FLAGS_4(mve_vmlaw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
35 | 24 | + | |
36 | void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section); | 25 | DEF_HELPER_FLAGS_4(mve_vmlasb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
37 | AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv); | 26 | DEF_HELPER_FLAGS_4(mve_vmlash, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
38 | diff --git a/exec.c b/exec.c | 27 | DEF_HELPER_FLAGS_4(mve_vmlasw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
28 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
39 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
40 | --- a/exec.c | 30 | --- a/target/arm/mve.decode |
41 | +++ b/exec.c | 31 | +++ b/target/arm/mve.decode |
42 | @@ -XXX,XX +XXX,XX @@ static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len, | 32 | @@ -XXX,XX +XXX,XX @@ VQDMULH_scalar 1110 1110 0 . .. ... 1 ... 0 1110 . 110 .... @2scalar |
43 | mr = flatview_translate(fv, addr, &xlat, &l, is_write); | 33 | VQRDMULH_scalar 1111 1110 0 . .. ... 1 ... 0 1110 . 110 .... @2scalar |
44 | if (!memory_access_is_direct(mr, is_write)) { | 34 | |
45 | l = memory_access_size(mr, l, addr); | 35 | # The U bit (28) is don't-care because it does not affect the result |
46 | - if (!memory_region_access_valid(mr, xlat, l, is_write)) { | 36 | +VMLA 111- 1110 0 . .. ... 1 ... 0 1110 . 100 .... @2scalar |
47 | + /* When our callers all have attrs we'll pass them through here */ | 37 | VMLAS 111- 1110 0 . .. ... 1 ... 1 1110 . 100 .... @2scalar |
48 | + if (!memory_region_access_valid(mr, xlat, l, is_write, | 38 | |
49 | + MEMTXATTRS_UNSPECIFIED)) { | 39 | # Vector add across vector |
50 | return false; | 40 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c |
51 | } | ||
52 | } | ||
53 | diff --git a/hw/s390x/s390-pci-inst.c b/hw/s390x/s390-pci-inst.c | ||
54 | index XXXXXXX..XXXXXXX 100644 | 41 | index XXXXXXX..XXXXXXX 100644 |
55 | --- a/hw/s390x/s390-pci-inst.c | 42 | --- a/target/arm/mve_helper.c |
56 | +++ b/hw/s390x/s390-pci-inst.c | 43 | +++ b/target/arm/mve_helper.c |
57 | @@ -XXX,XX +XXX,XX @@ int pcistb_service_call(S390CPU *cpu, uint8_t r1, uint8_t r3, uint64_t gaddr, | 44 | @@ -XXX,XX +XXX,XX @@ DO_2OP_SAT_SCALAR(vqrdmulh_scalarb, 1, int8_t, DO_QRDMULH_B) |
58 | mr = s390_get_subregion(mr, offset, len); | 45 | DO_2OP_SAT_SCALAR(vqrdmulh_scalarh, 2, int16_t, DO_QRDMULH_H) |
59 | offset -= mr->addr; | 46 | DO_2OP_SAT_SCALAR(vqrdmulh_scalarw, 4, int32_t, DO_QRDMULH_W) |
60 | 47 | ||
61 | - if (!memory_region_access_valid(mr, offset, len, true)) { | 48 | +/* Vector by scalar plus vector */ |
62 | + if (!memory_region_access_valid(mr, offset, len, true, | 49 | +#define DO_VMLA(D, N, M) ((N) * (M) + (D)) |
63 | + MEMTXATTRS_UNSPECIFIED)) { | 50 | + |
64 | s390_program_interrupt(env, PGM_OPERAND, 6, ra); | 51 | +DO_2OP_ACC_SCALAR_U(vmla, DO_VMLA) |
65 | return 0; | 52 | + |
66 | } | 53 | /* Vector by vector plus scalar */ |
67 | diff --git a/memory.c b/memory.c | 54 | #define DO_VMLAS(D, N, M) ((N) * (D) + (M)) |
55 | |||
56 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
68 | index XXXXXXX..XXXXXXX 100644 | 57 | index XXXXXXX..XXXXXXX 100644 |
69 | --- a/memory.c | 58 | --- a/target/arm/translate-mve.c |
70 | +++ b/memory.c | 59 | +++ b/target/arm/translate-mve.c |
71 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps ram_device_mem_ops = { | 60 | @@ -XXX,XX +XXX,XX @@ DO_2OP_SCALAR(VQSUB_U_scalar, vqsubu_scalar) |
72 | bool memory_region_access_valid(MemoryRegion *mr, | 61 | DO_2OP_SCALAR(VQDMULH_scalar, vqdmulh_scalar) |
73 | hwaddr addr, | 62 | DO_2OP_SCALAR(VQRDMULH_scalar, vqrdmulh_scalar) |
74 | unsigned size, | 63 | DO_2OP_SCALAR(VBRSR, vbrsr) |
75 | - bool is_write) | 64 | +DO_2OP_SCALAR(VMLA, vmla) |
76 | + bool is_write, | 65 | DO_2OP_SCALAR(VMLAS, vmlas) |
77 | + MemTxAttrs attrs) | 66 | |
78 | { | 67 | static bool trans_VQDMULLB_scalar(DisasContext *s, arg_2scalar *a) |
79 | int access_size_min, access_size_max; | ||
80 | int access_size, i; | ||
81 | @@ -XXX,XX +XXX,XX @@ MemTxResult memory_region_dispatch_read(MemoryRegion *mr, | ||
82 | { | ||
83 | MemTxResult r; | ||
84 | |||
85 | - if (!memory_region_access_valid(mr, addr, size, false)) { | ||
86 | + if (!memory_region_access_valid(mr, addr, size, false, attrs)) { | ||
87 | *pval = unassigned_mem_read(mr, addr, size); | ||
88 | return MEMTX_DECODE_ERROR; | ||
89 | } | ||
90 | @@ -XXX,XX +XXX,XX @@ MemTxResult memory_region_dispatch_write(MemoryRegion *mr, | ||
91 | unsigned size, | ||
92 | MemTxAttrs attrs) | ||
93 | { | ||
94 | - if (!memory_region_access_valid(mr, addr, size, true)) { | ||
95 | + if (!memory_region_access_valid(mr, addr, size, true, attrs)) { | ||
96 | unassigned_mem_write(mr, addr, data, size); | ||
97 | return MEMTX_DECODE_ERROR; | ||
98 | } | ||
99 | -- | 68 | -- |
100 | 2.17.1 | 69 | 2.20.1 |
101 | 70 | ||
102 | 71 | diff view generated by jsdifflib |
1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, | 1 | Implement the MVE saturating doubling multiply accumulate insns |
---|---|---|---|
2 | add MemTxAttrs as an argument to flatview_extend_translation(). | 2 | VQDMLAH, VQRDMLAH, VQDMLASH and VQRDMLASH. These perform a multiply, |
3 | Its callers either have an attrs value to hand, or don't care | 3 | double, add the accumulator shifted by the element size, possibly |
4 | and can use MEMTXATTRS_UNSPECIFIED. | 4 | round, saturate to twice the element size, then take the high half of |
5 | the result. The *MLAH insns do vector * scalar + vector, and the | ||
6 | *MLASH insns do vector * vector + scalar. | ||
5 | 7 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20180521140402.23318-7-peter.maydell@linaro.org | ||
10 | --- | 10 | --- |
11 | exec.c | 15 ++++++++++----- | 11 | target/arm/helper-mve.h | 16 +++++++ |
12 | 1 file changed, 10 insertions(+), 5 deletions(-) | 12 | target/arm/mve.decode | 5 ++ |
13 | target/arm/mve_helper.c | 95 ++++++++++++++++++++++++++++++++++++++ | ||
14 | target/arm/translate-mve.c | 4 ++ | ||
15 | 4 files changed, 120 insertions(+) | ||
13 | 16 | ||
14 | diff --git a/exec.c b/exec.c | 17 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h |
15 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/exec.c | 19 | --- a/target/arm/helper-mve.h |
17 | +++ b/exec.c | 20 | +++ b/target/arm/helper-mve.h |
18 | @@ -XXX,XX +XXX,XX @@ bool address_space_access_valid(AddressSpace *as, hwaddr addr, | 21 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vmlasb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
19 | 22 | DEF_HELPER_FLAGS_4(mve_vmlash, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | |
20 | static hwaddr | 23 | DEF_HELPER_FLAGS_4(mve_vmlasw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
21 | flatview_extend_translation(FlatView *fv, hwaddr addr, | 24 | |
22 | - hwaddr target_len, | 25 | +DEF_HELPER_FLAGS_4(mve_vqdmlahb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
23 | - MemoryRegion *mr, hwaddr base, hwaddr len, | 26 | +DEF_HELPER_FLAGS_4(mve_vqdmlahh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
24 | - bool is_write) | 27 | +DEF_HELPER_FLAGS_4(mve_vqdmlahw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
25 | + hwaddr target_len, | 28 | + |
26 | + MemoryRegion *mr, hwaddr base, hwaddr len, | 29 | +DEF_HELPER_FLAGS_4(mve_vqrdmlahb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
27 | + bool is_write, MemTxAttrs attrs) | 30 | +DEF_HELPER_FLAGS_4(mve_vqrdmlahh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
31 | +DEF_HELPER_FLAGS_4(mve_vqrdmlahw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
32 | + | ||
33 | +DEF_HELPER_FLAGS_4(mve_vqdmlashb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
34 | +DEF_HELPER_FLAGS_4(mve_vqdmlashh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
35 | +DEF_HELPER_FLAGS_4(mve_vqdmlashw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
36 | + | ||
37 | +DEF_HELPER_FLAGS_4(mve_vqrdmlashb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
38 | +DEF_HELPER_FLAGS_4(mve_vqrdmlashh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
39 | +DEF_HELPER_FLAGS_4(mve_vqrdmlashw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
40 | + | ||
41 | DEF_HELPER_FLAGS_4(mve_vmlaldavsh, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
42 | DEF_HELPER_FLAGS_4(mve_vmlaldavsw, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
43 | DEF_HELPER_FLAGS_4(mve_vmlaldavxsh, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
44 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/target/arm/mve.decode | ||
47 | +++ b/target/arm/mve.decode | ||
48 | @@ -XXX,XX +XXX,XX @@ VQRDMULH_scalar 1111 1110 0 . .. ... 1 ... 0 1110 . 110 .... @2scalar | ||
49 | VMLA 111- 1110 0 . .. ... 1 ... 0 1110 . 100 .... @2scalar | ||
50 | VMLAS 111- 1110 0 . .. ... 1 ... 1 1110 . 100 .... @2scalar | ||
51 | |||
52 | +VQRDMLAH 1110 1110 0 . .. ... 0 ... 0 1110 . 100 .... @2scalar | ||
53 | +VQRDMLASH 1110 1110 0 . .. ... 0 ... 1 1110 . 100 .... @2scalar | ||
54 | +VQDMLAH 1110 1110 0 . .. ... 0 ... 0 1110 . 110 .... @2scalar | ||
55 | +VQDMLASH 1110 1110 0 . .. ... 0 ... 1 1110 . 110 .... @2scalar | ||
56 | + | ||
57 | # Vector add across vector | ||
28 | { | 58 | { |
29 | hwaddr done = 0; | 59 | VADDV 111 u:1 1110 1111 size:2 01 ... 0 1111 0 0 a:1 0 qm:3 0 rda=%rdalo |
30 | hwaddr xlat; | 60 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c |
31 | @@ -XXX,XX +XXX,XX @@ void *address_space_map(AddressSpace *as, | 61 | index XXXXXXX..XXXXXXX 100644 |
32 | 62 | --- a/target/arm/mve_helper.c | |
33 | memory_region_ref(mr); | 63 | +++ b/target/arm/mve_helper.c |
34 | *plen = flatview_extend_translation(fv, addr, len, mr, xlat, | 64 | @@ -XXX,XX +XXX,XX @@ DO_VQDMLADH_OP(vqrdmlsdhxw, 4, int32_t, 1, 1, do_vqdmlsdh_w) |
35 | - l, is_write); | 65 | mve_advance_vpt(env); \ |
36 | + l, is_write, attrs); | 66 | } |
37 | ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true); | 67 | |
38 | rcu_read_unlock(); | 68 | +#define DO_2OP_SAT_ACC_SCALAR(OP, ESIZE, TYPE, FN) \ |
39 | 69 | + void HELPER(glue(mve_, OP))(CPUARMState *env, void *vd, void *vn, \ | |
40 | @@ -XXX,XX +XXX,XX @@ int64_t address_space_cache_init(MemoryRegionCache *cache, | 70 | + uint32_t rm) \ |
41 | mr = cache->mrs.mr; | 71 | + { \ |
42 | memory_region_ref(mr); | 72 | + TYPE *d = vd, *n = vn; \ |
43 | if (memory_access_is_direct(mr, is_write)) { | 73 | + TYPE m = rm; \ |
44 | + /* We don't care about the memory attributes here as we're only | 74 | + uint16_t mask = mve_element_mask(env); \ |
45 | + * doing this if we found actual RAM, which behaves the same | 75 | + unsigned e; \ |
46 | + * regardless of attributes; so UNSPECIFIED is fine. | 76 | + bool qc = false; \ |
47 | + */ | 77 | + for (e = 0; e < 16 / ESIZE; e++, mask >>= ESIZE) { \ |
48 | l = flatview_extend_translation(cache->fv, addr, len, mr, | 78 | + bool sat = false; \ |
49 | - cache->xlat, l, is_write); | 79 | + mergemask(&d[H##ESIZE(e)], \ |
50 | + cache->xlat, l, is_write, | 80 | + FN(d[H##ESIZE(e)], n[H##ESIZE(e)], m, &sat), \ |
51 | + MEMTXATTRS_UNSPECIFIED); | 81 | + mask); \ |
52 | cache->ptr = qemu_ram_ptr_length(mr->ram_block, cache->xlat, &l, true); | 82 | + qc |= sat & mask & 1; \ |
53 | } else { | 83 | + } \ |
54 | cache->ptr = NULL; | 84 | + if (qc) { \ |
85 | + env->vfp.qc[0] = qc; \ | ||
86 | + } \ | ||
87 | + mve_advance_vpt(env); \ | ||
88 | + } | ||
89 | + | ||
90 | /* provide unsigned 2-op scalar helpers for all sizes */ | ||
91 | #define DO_2OP_SCALAR_U(OP, FN) \ | ||
92 | DO_2OP_SCALAR(OP##b, 1, uint8_t, FN) \ | ||
93 | @@ -XXX,XX +XXX,XX @@ DO_2OP_SAT_SCALAR(vqrdmulh_scalarb, 1, int8_t, DO_QRDMULH_B) | ||
94 | DO_2OP_SAT_SCALAR(vqrdmulh_scalarh, 2, int16_t, DO_QRDMULH_H) | ||
95 | DO_2OP_SAT_SCALAR(vqrdmulh_scalarw, 4, int32_t, DO_QRDMULH_W) | ||
96 | |||
97 | +static int8_t do_vqdmlah_b(int8_t a, int8_t b, int8_t c, int round, bool *sat) | ||
98 | +{ | ||
99 | + int64_t r = (int64_t)a * b * 2 + ((int64_t)c << 8) + (round << 7); | ||
100 | + return do_sat_bhw(r, INT16_MIN, INT16_MAX, sat) >> 8; | ||
101 | +} | ||
102 | + | ||
103 | +static int16_t do_vqdmlah_h(int16_t a, int16_t b, int16_t c, | ||
104 | + int round, bool *sat) | ||
105 | +{ | ||
106 | + int64_t r = (int64_t)a * b * 2 + ((int64_t)c << 16) + (round << 15); | ||
107 | + return do_sat_bhw(r, INT32_MIN, INT32_MAX, sat) >> 16; | ||
108 | +} | ||
109 | + | ||
110 | +static int32_t do_vqdmlah_w(int32_t a, int32_t b, int32_t c, | ||
111 | + int round, bool *sat) | ||
112 | +{ | ||
113 | + /* | ||
114 | + * Architecturally we should do the entire add, double, round | ||
115 | + * and then check for saturation. We do three saturating adds, | ||
116 | + * but we need to be careful about the order. If the first | ||
117 | + * m1 + m2 saturates then it's impossible for the *2+rc to | ||
118 | + * bring it back into the non-saturated range. However, if | ||
119 | + * m1 + m2 is negative then it's possible that doing the doubling | ||
120 | + * would take the intermediate result below INT64_MAX and the | ||
121 | + * addition of the rounding constant then brings it back in range. | ||
122 | + * So we add half the rounding constant and half the "c << esize" | ||
123 | + * before doubling rather than adding the rounding constant after | ||
124 | + * the doubling. | ||
125 | + */ | ||
126 | + int64_t m1 = (int64_t)a * b; | ||
127 | + int64_t m2 = (int64_t)c << 31; | ||
128 | + int64_t r; | ||
129 | + if (sadd64_overflow(m1, m2, &r) || | ||
130 | + sadd64_overflow(r, (round << 30), &r) || | ||
131 | + sadd64_overflow(r, r, &r)) { | ||
132 | + *sat = true; | ||
133 | + return r < 0 ? INT32_MAX : INT32_MIN; | ||
134 | + } | ||
135 | + return r >> 32; | ||
136 | +} | ||
137 | + | ||
138 | +/* | ||
139 | + * The *MLAH insns are vector * scalar + vector; | ||
140 | + * the *MLASH insns are vector * vector + scalar | ||
141 | + */ | ||
142 | +#define DO_VQDMLAH_B(D, N, M, S) do_vqdmlah_b(N, M, D, 0, S) | ||
143 | +#define DO_VQDMLAH_H(D, N, M, S) do_vqdmlah_h(N, M, D, 0, S) | ||
144 | +#define DO_VQDMLAH_W(D, N, M, S) do_vqdmlah_w(N, M, D, 0, S) | ||
145 | +#define DO_VQRDMLAH_B(D, N, M, S) do_vqdmlah_b(N, M, D, 1, S) | ||
146 | +#define DO_VQRDMLAH_H(D, N, M, S) do_vqdmlah_h(N, M, D, 1, S) | ||
147 | +#define DO_VQRDMLAH_W(D, N, M, S) do_vqdmlah_w(N, M, D, 1, S) | ||
148 | + | ||
149 | +#define DO_VQDMLASH_B(D, N, M, S) do_vqdmlah_b(N, D, M, 0, S) | ||
150 | +#define DO_VQDMLASH_H(D, N, M, S) do_vqdmlah_h(N, D, M, 0, S) | ||
151 | +#define DO_VQDMLASH_W(D, N, M, S) do_vqdmlah_w(N, D, M, 0, S) | ||
152 | +#define DO_VQRDMLASH_B(D, N, M, S) do_vqdmlah_b(N, D, M, 1, S) | ||
153 | +#define DO_VQRDMLASH_H(D, N, M, S) do_vqdmlah_h(N, D, M, 1, S) | ||
154 | +#define DO_VQRDMLASH_W(D, N, M, S) do_vqdmlah_w(N, D, M, 1, S) | ||
155 | + | ||
156 | +DO_2OP_SAT_ACC_SCALAR(vqdmlahb, 1, int8_t, DO_VQDMLAH_B) | ||
157 | +DO_2OP_SAT_ACC_SCALAR(vqdmlahh, 2, int16_t, DO_VQDMLAH_H) | ||
158 | +DO_2OP_SAT_ACC_SCALAR(vqdmlahw, 4, int32_t, DO_VQDMLAH_W) | ||
159 | +DO_2OP_SAT_ACC_SCALAR(vqrdmlahb, 1, int8_t, DO_VQRDMLAH_B) | ||
160 | +DO_2OP_SAT_ACC_SCALAR(vqrdmlahh, 2, int16_t, DO_VQRDMLAH_H) | ||
161 | +DO_2OP_SAT_ACC_SCALAR(vqrdmlahw, 4, int32_t, DO_VQRDMLAH_W) | ||
162 | + | ||
163 | +DO_2OP_SAT_ACC_SCALAR(vqdmlashb, 1, int8_t, DO_VQDMLASH_B) | ||
164 | +DO_2OP_SAT_ACC_SCALAR(vqdmlashh, 2, int16_t, DO_VQDMLASH_H) | ||
165 | +DO_2OP_SAT_ACC_SCALAR(vqdmlashw, 4, int32_t, DO_VQDMLASH_W) | ||
166 | +DO_2OP_SAT_ACC_SCALAR(vqrdmlashb, 1, int8_t, DO_VQRDMLASH_B) | ||
167 | +DO_2OP_SAT_ACC_SCALAR(vqrdmlashh, 2, int16_t, DO_VQRDMLASH_H) | ||
168 | +DO_2OP_SAT_ACC_SCALAR(vqrdmlashw, 4, int32_t, DO_VQRDMLASH_W) | ||
169 | + | ||
170 | /* Vector by scalar plus vector */ | ||
171 | #define DO_VMLA(D, N, M) ((N) * (M) + (D)) | ||
172 | |||
173 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
174 | index XXXXXXX..XXXXXXX 100644 | ||
175 | --- a/target/arm/translate-mve.c | ||
176 | +++ b/target/arm/translate-mve.c | ||
177 | @@ -XXX,XX +XXX,XX @@ DO_2OP_SCALAR(VQRDMULH_scalar, vqrdmulh_scalar) | ||
178 | DO_2OP_SCALAR(VBRSR, vbrsr) | ||
179 | DO_2OP_SCALAR(VMLA, vmla) | ||
180 | DO_2OP_SCALAR(VMLAS, vmlas) | ||
181 | +DO_2OP_SCALAR(VQDMLAH, vqdmlah) | ||
182 | +DO_2OP_SCALAR(VQRDMLAH, vqrdmlah) | ||
183 | +DO_2OP_SCALAR(VQDMLASH, vqdmlash) | ||
184 | +DO_2OP_SCALAR(VQRDMLASH, vqrdmlash) | ||
185 | |||
186 | static bool trans_VQDMULLB_scalar(DisasContext *s, arg_2scalar *a) | ||
187 | { | ||
55 | -- | 188 | -- |
56 | 2.17.1 | 189 | 2.20.1 |
57 | 190 | ||
58 | 191 | diff view generated by jsdifflib |
1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, | 1 | Implement the MVE 1-operand saturating operations VQABS and VQNEG. |
---|---|---|---|
2 | add MemTxAttrs as an argument to address_space_translate() | ||
3 | and address_space_translate_cached(). Callers either have an | ||
4 | attrs value to hand, or don't care and can use MEMTXATTRS_UNSPECIFIED. | ||
5 | 2 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20180521140402.23318-4-peter.maydell@linaro.org | ||
10 | --- | 5 | --- |
11 | include/exec/memory.h | 4 +++- | 6 | target/arm/helper-mve.h | 8 ++++++++ |
12 | accel/tcg/translate-all.c | 2 +- | 7 | target/arm/mve.decode | 3 +++ |
13 | exec.c | 14 +++++++++----- | 8 | target/arm/mve_helper.c | 37 +++++++++++++++++++++++++++++++++++++ |
14 | hw/vfio/common.c | 3 ++- | 9 | target/arm/translate-mve.c | 2 ++ |
15 | memory_ldst.inc.c | 18 +++++++++--------- | 10 | 4 files changed, 50 insertions(+) |
16 | target/riscv/helper.c | 2 +- | ||
17 | 6 files changed, 25 insertions(+), 18 deletions(-) | ||
18 | 11 | ||
19 | diff --git a/include/exec/memory.h b/include/exec/memory.h | 12 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h |
20 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/include/exec/memory.h | 14 | --- a/target/arm/helper-mve.h |
22 | +++ b/include/exec/memory.h | 15 | +++ b/target/arm/helper-mve.h |
23 | @@ -XXX,XX +XXX,XX @@ IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr, | 16 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(mve_vnegw, TCG_CALL_NO_WG, void, env, ptr, ptr) |
24 | * #MemoryRegion. | 17 | DEF_HELPER_FLAGS_3(mve_vfnegh, TCG_CALL_NO_WG, void, env, ptr, ptr) |
25 | * @len: pointer to length | 18 | DEF_HELPER_FLAGS_3(mve_vfnegs, TCG_CALL_NO_WG, void, env, ptr, ptr) |
26 | * @is_write: indicates the transfer direction | 19 | |
27 | + * @attrs: memory attributes | 20 | +DEF_HELPER_FLAGS_3(mve_vqabsb, TCG_CALL_NO_WG, void, env, ptr, ptr) |
28 | */ | 21 | +DEF_HELPER_FLAGS_3(mve_vqabsh, TCG_CALL_NO_WG, void, env, ptr, ptr) |
29 | MemoryRegion *flatview_translate(FlatView *fv, | 22 | +DEF_HELPER_FLAGS_3(mve_vqabsw, TCG_CALL_NO_WG, void, env, ptr, ptr) |
30 | hwaddr addr, hwaddr *xlat, | 23 | + |
31 | @@ -XXX,XX +XXX,XX @@ MemoryRegion *flatview_translate(FlatView *fv, | 24 | +DEF_HELPER_FLAGS_3(mve_vqnegb, TCG_CALL_NO_WG, void, env, ptr, ptr) |
32 | 25 | +DEF_HELPER_FLAGS_3(mve_vqnegh, TCG_CALL_NO_WG, void, env, ptr, ptr) | |
33 | static inline MemoryRegion *address_space_translate(AddressSpace *as, | 26 | +DEF_HELPER_FLAGS_3(mve_vqnegw, TCG_CALL_NO_WG, void, env, ptr, ptr) |
34 | hwaddr addr, hwaddr *xlat, | 27 | + |
35 | - hwaddr *len, bool is_write) | 28 | DEF_HELPER_FLAGS_3(mve_vmovnbb, TCG_CALL_NO_WG, void, env, ptr, ptr) |
36 | + hwaddr *len, bool is_write, | 29 | DEF_HELPER_FLAGS_3(mve_vmovnbh, TCG_CALL_NO_WG, void, env, ptr, ptr) |
37 | + MemTxAttrs attrs) | 30 | DEF_HELPER_FLAGS_3(mve_vmovntb, TCG_CALL_NO_WG, void, env, ptr, ptr) |
38 | { | 31 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode |
39 | return flatview_translate(address_space_to_flatview(as), | ||
40 | addr, xlat, len, is_write); | ||
41 | diff --git a/accel/tcg/translate-all.c b/accel/tcg/translate-all.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
43 | --- a/accel/tcg/translate-all.c | 33 | --- a/target/arm/mve.decode |
44 | +++ b/accel/tcg/translate-all.c | 34 | +++ b/target/arm/mve.decode |
45 | @@ -XXX,XX +XXX,XX @@ void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs) | 35 | @@ -XXX,XX +XXX,XX @@ VABS_fp 1111 1111 1 . 11 .. 01 ... 0 0111 01 . 0 ... 0 @1op |
46 | hwaddr l = 1; | 36 | VNEG 1111 1111 1 . 11 .. 01 ... 0 0011 11 . 0 ... 0 @1op |
47 | 37 | VNEG_fp 1111 1111 1 . 11 .. 01 ... 0 0111 11 . 0 ... 0 @1op | |
48 | rcu_read_lock(); | 38 | |
49 | - mr = address_space_translate(as, addr, &addr, &l, false); | 39 | +VQABS 1111 1111 1 . 11 .. 00 ... 0 0111 01 . 0 ... 0 @1op |
50 | + mr = address_space_translate(as, addr, &addr, &l, false, attrs); | 40 | +VQNEG 1111 1111 1 . 11 .. 00 ... 0 0111 11 . 0 ... 0 @1op |
51 | if (!(memory_region_is_ram(mr) | 41 | + |
52 | || memory_region_is_romd(mr))) { | 42 | &vdup qd rt size |
53 | rcu_read_unlock(); | 43 | # Qd is in the fields usually named Qn |
54 | diff --git a/exec.c b/exec.c | 44 | @vdup .... .... . . .. ... . rt:4 .... . . . . .... qd=%qn &vdup |
45 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
55 | index XXXXXXX..XXXXXXX 100644 | 46 | index XXXXXXX..XXXXXXX 100644 |
56 | --- a/exec.c | 47 | --- a/target/arm/mve_helper.c |
57 | +++ b/exec.c | 48 | +++ b/target/arm/mve_helper.c |
58 | @@ -XXX,XX +XXX,XX @@ static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as, | 49 | @@ -XXX,XX +XXX,XX @@ void HELPER(mve_vpsel)(CPUARMState *env, void *vd, void *vn, void *vm) |
59 | rcu_read_lock(); | 50 | } |
60 | while (len > 0) { | 51 | mve_advance_vpt(env); |
61 | l = len; | 52 | } |
62 | - mr = address_space_translate(as, addr, &addr1, &l, true); | 53 | + |
63 | + mr = address_space_translate(as, addr, &addr1, &l, true, | 54 | +#define DO_1OP_SAT(OP, ESIZE, TYPE, FN) \ |
64 | + MEMTXATTRS_UNSPECIFIED); | 55 | + void HELPER(mve_##OP)(CPUARMState *env, void *vd, void *vm) \ |
65 | 56 | + { \ | |
66 | if (!(memory_region_is_ram(mr) || | 57 | + TYPE *d = vd, *m = vm; \ |
67 | memory_region_is_romd(mr))) { | 58 | + uint16_t mask = mve_element_mask(env); \ |
68 | @@ -XXX,XX +XXX,XX @@ void address_space_cache_destroy(MemoryRegionCache *cache) | 59 | + unsigned e; \ |
69 | */ | 60 | + bool qc = false; \ |
70 | static inline MemoryRegion *address_space_translate_cached( | 61 | + for (e = 0; e < 16 / ESIZE; e++, mask >>= ESIZE) { \ |
71 | MemoryRegionCache *cache, hwaddr addr, hwaddr *xlat, | 62 | + bool sat = false; \ |
72 | - hwaddr *plen, bool is_write) | 63 | + mergemask(&d[H##ESIZE(e)], FN(m[H##ESIZE(e)], &sat), mask); \ |
73 | + hwaddr *plen, bool is_write, MemTxAttrs attrs) | 64 | + qc |= sat & mask & 1; \ |
74 | { | 65 | + } \ |
75 | MemoryRegionSection section; | 66 | + if (qc) { \ |
76 | MemoryRegion *mr; | 67 | + env->vfp.qc[0] = qc; \ |
77 | @@ -XXX,XX +XXX,XX @@ address_space_read_cached_slow(MemoryRegionCache *cache, hwaddr addr, | 68 | + } \ |
78 | MemoryRegion *mr; | 69 | + mve_advance_vpt(env); \ |
79 | 70 | + } | |
80 | l = len; | 71 | + |
81 | - mr = address_space_translate_cached(cache, addr, &addr1, &l, false); | 72 | +#define DO_VQABS_B(N, SATP) \ |
82 | + mr = address_space_translate_cached(cache, addr, &addr1, &l, false, | 73 | + do_sat_bhs(DO_ABS((int64_t)N), INT8_MIN, INT8_MAX, SATP) |
83 | + MEMTXATTRS_UNSPECIFIED); | 74 | +#define DO_VQABS_H(N, SATP) \ |
84 | flatview_read_continue(cache->fv, | 75 | + do_sat_bhs(DO_ABS((int64_t)N), INT16_MIN, INT16_MAX, SATP) |
85 | addr, MEMTXATTRS_UNSPECIFIED, buf, len, | 76 | +#define DO_VQABS_W(N, SATP) \ |
86 | addr1, l, mr); | 77 | + do_sat_bhs(DO_ABS((int64_t)N), INT32_MIN, INT32_MAX, SATP) |
87 | @@ -XXX,XX +XXX,XX @@ address_space_write_cached_slow(MemoryRegionCache *cache, hwaddr addr, | 78 | + |
88 | MemoryRegion *mr; | 79 | +#define DO_VQNEG_B(N, SATP) do_sat_bhs(-(int64_t)N, INT8_MIN, INT8_MAX, SATP) |
89 | 80 | +#define DO_VQNEG_H(N, SATP) do_sat_bhs(-(int64_t)N, INT16_MIN, INT16_MAX, SATP) | |
90 | l = len; | 81 | +#define DO_VQNEG_W(N, SATP) do_sat_bhs(-(int64_t)N, INT32_MIN, INT32_MAX, SATP) |
91 | - mr = address_space_translate_cached(cache, addr, &addr1, &l, true); | 82 | + |
92 | + mr = address_space_translate_cached(cache, addr, &addr1, &l, true, | 83 | +DO_1OP_SAT(vqabsb, 1, int8_t, DO_VQABS_B) |
93 | + MEMTXATTRS_UNSPECIFIED); | 84 | +DO_1OP_SAT(vqabsh, 2, int16_t, DO_VQABS_H) |
94 | flatview_write_continue(cache->fv, | 85 | +DO_1OP_SAT(vqabsw, 4, int32_t, DO_VQABS_W) |
95 | addr, MEMTXATTRS_UNSPECIFIED, buf, len, | 86 | + |
96 | addr1, l, mr); | 87 | +DO_1OP_SAT(vqnegb, 1, int8_t, DO_VQNEG_B) |
97 | @@ -XXX,XX +XXX,XX @@ bool cpu_physical_memory_is_io(hwaddr phys_addr) | 88 | +DO_1OP_SAT(vqnegh, 2, int16_t, DO_VQNEG_H) |
98 | 89 | +DO_1OP_SAT(vqnegw, 4, int32_t, DO_VQNEG_W) | |
99 | rcu_read_lock(); | 90 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c |
100 | mr = address_space_translate(&address_space_memory, | ||
101 | - phys_addr, &phys_addr, &l, false); | ||
102 | + phys_addr, &phys_addr, &l, false, | ||
103 | + MEMTXATTRS_UNSPECIFIED); | ||
104 | |||
105 | res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr)); | ||
106 | rcu_read_unlock(); | ||
107 | diff --git a/hw/vfio/common.c b/hw/vfio/common.c | ||
108 | index XXXXXXX..XXXXXXX 100644 | 91 | index XXXXXXX..XXXXXXX 100644 |
109 | --- a/hw/vfio/common.c | 92 | --- a/target/arm/translate-mve.c |
110 | +++ b/hw/vfio/common.c | 93 | +++ b/target/arm/translate-mve.c |
111 | @@ -XXX,XX +XXX,XX @@ static bool vfio_get_vaddr(IOMMUTLBEntry *iotlb, void **vaddr, | 94 | @@ -XXX,XX +XXX,XX @@ DO_1OP(VCLZ, vclz) |
112 | */ | 95 | DO_1OP(VCLS, vcls) |
113 | mr = address_space_translate(&address_space_memory, | 96 | DO_1OP(VABS, vabs) |
114 | iotlb->translated_addr, | 97 | DO_1OP(VNEG, vneg) |
115 | - &xlat, &len, writable); | 98 | +DO_1OP(VQABS, vqabs) |
116 | + &xlat, &len, writable, | 99 | +DO_1OP(VQNEG, vqneg) |
117 | + MEMTXATTRS_UNSPECIFIED); | 100 | |
118 | if (!memory_region_is_ram(mr)) { | 101 | /* Narrowing moves: only size 0 and 1 are valid */ |
119 | error_report("iommu map to non memory area %"HWADDR_PRIx"", | 102 | #define DO_VMOVN(INSN, FN) \ |
120 | xlat); | ||
121 | diff --git a/memory_ldst.inc.c b/memory_ldst.inc.c | ||
122 | index XXXXXXX..XXXXXXX 100644 | ||
123 | --- a/memory_ldst.inc.c | ||
124 | +++ b/memory_ldst.inc.c | ||
125 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t glue(address_space_ldl_internal, SUFFIX)(ARG1_DECL, | ||
126 | bool release_lock = false; | ||
127 | |||
128 | RCU_READ_LOCK(); | ||
129 | - mr = TRANSLATE(addr, &addr1, &l, false); | ||
130 | + mr = TRANSLATE(addr, &addr1, &l, false, attrs); | ||
131 | if (l < 4 || !IS_DIRECT(mr, false)) { | ||
132 | release_lock |= prepare_mmio_access(mr); | ||
133 | |||
134 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t glue(address_space_ldq_internal, SUFFIX)(ARG1_DECL, | ||
135 | bool release_lock = false; | ||
136 | |||
137 | RCU_READ_LOCK(); | ||
138 | - mr = TRANSLATE(addr, &addr1, &l, false); | ||
139 | + mr = TRANSLATE(addr, &addr1, &l, false, attrs); | ||
140 | if (l < 8 || !IS_DIRECT(mr, false)) { | ||
141 | release_lock |= prepare_mmio_access(mr); | ||
142 | |||
143 | @@ -XXX,XX +XXX,XX @@ uint32_t glue(address_space_ldub, SUFFIX)(ARG1_DECL, | ||
144 | bool release_lock = false; | ||
145 | |||
146 | RCU_READ_LOCK(); | ||
147 | - mr = TRANSLATE(addr, &addr1, &l, false); | ||
148 | + mr = TRANSLATE(addr, &addr1, &l, false, attrs); | ||
149 | if (!IS_DIRECT(mr, false)) { | ||
150 | release_lock |= prepare_mmio_access(mr); | ||
151 | |||
152 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t glue(address_space_lduw_internal, SUFFIX)(ARG1_DECL, | ||
153 | bool release_lock = false; | ||
154 | |||
155 | RCU_READ_LOCK(); | ||
156 | - mr = TRANSLATE(addr, &addr1, &l, false); | ||
157 | + mr = TRANSLATE(addr, &addr1, &l, false, attrs); | ||
158 | if (l < 2 || !IS_DIRECT(mr, false)) { | ||
159 | release_lock |= prepare_mmio_access(mr); | ||
160 | |||
161 | @@ -XXX,XX +XXX,XX @@ void glue(address_space_stl_notdirty, SUFFIX)(ARG1_DECL, | ||
162 | bool release_lock = false; | ||
163 | |||
164 | RCU_READ_LOCK(); | ||
165 | - mr = TRANSLATE(addr, &addr1, &l, true); | ||
166 | + mr = TRANSLATE(addr, &addr1, &l, true, attrs); | ||
167 | if (l < 4 || !IS_DIRECT(mr, true)) { | ||
168 | release_lock |= prepare_mmio_access(mr); | ||
169 | |||
170 | @@ -XXX,XX +XXX,XX @@ static inline void glue(address_space_stl_internal, SUFFIX)(ARG1_DECL, | ||
171 | bool release_lock = false; | ||
172 | |||
173 | RCU_READ_LOCK(); | ||
174 | - mr = TRANSLATE(addr, &addr1, &l, true); | ||
175 | + mr = TRANSLATE(addr, &addr1, &l, true, attrs); | ||
176 | if (l < 4 || !IS_DIRECT(mr, true)) { | ||
177 | release_lock |= prepare_mmio_access(mr); | ||
178 | |||
179 | @@ -XXX,XX +XXX,XX @@ void glue(address_space_stb, SUFFIX)(ARG1_DECL, | ||
180 | bool release_lock = false; | ||
181 | |||
182 | RCU_READ_LOCK(); | ||
183 | - mr = TRANSLATE(addr, &addr1, &l, true); | ||
184 | + mr = TRANSLATE(addr, &addr1, &l, true, attrs); | ||
185 | if (!IS_DIRECT(mr, true)) { | ||
186 | release_lock |= prepare_mmio_access(mr); | ||
187 | r = memory_region_dispatch_write(mr, addr1, val, 1, attrs); | ||
188 | @@ -XXX,XX +XXX,XX @@ static inline void glue(address_space_stw_internal, SUFFIX)(ARG1_DECL, | ||
189 | bool release_lock = false; | ||
190 | |||
191 | RCU_READ_LOCK(); | ||
192 | - mr = TRANSLATE(addr, &addr1, &l, true); | ||
193 | + mr = TRANSLATE(addr, &addr1, &l, true, attrs); | ||
194 | if (l < 2 || !IS_DIRECT(mr, true)) { | ||
195 | release_lock |= prepare_mmio_access(mr); | ||
196 | |||
197 | @@ -XXX,XX +XXX,XX @@ static void glue(address_space_stq_internal, SUFFIX)(ARG1_DECL, | ||
198 | bool release_lock = false; | ||
199 | |||
200 | RCU_READ_LOCK(); | ||
201 | - mr = TRANSLATE(addr, &addr1, &l, true); | ||
202 | + mr = TRANSLATE(addr, &addr1, &l, true, attrs); | ||
203 | if (l < 8 || !IS_DIRECT(mr, true)) { | ||
204 | release_lock |= prepare_mmio_access(mr); | ||
205 | |||
206 | diff --git a/target/riscv/helper.c b/target/riscv/helper.c | ||
207 | index XXXXXXX..XXXXXXX 100644 | ||
208 | --- a/target/riscv/helper.c | ||
209 | +++ b/target/riscv/helper.c | ||
210 | @@ -XXX,XX +XXX,XX @@ restart: | ||
211 | MemoryRegion *mr; | ||
212 | hwaddr l = sizeof(target_ulong), addr1; | ||
213 | mr = address_space_translate(cs->as, pte_addr, | ||
214 | - &addr1, &l, false); | ||
215 | + &addr1, &l, false, MEMTXATTRS_UNSPECIFIED); | ||
216 | if (memory_access_is_direct(mr, true)) { | ||
217 | target_ulong *pte_pa = | ||
218 | qemu_map_ram_ptr(mr->ram_block, addr1); | ||
219 | -- | 103 | -- |
220 | 2.17.1 | 104 | 2.20.1 |
221 | 105 | ||
222 | 106 | diff view generated by jsdifflib |
1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, | 1 | Implement the MVE VMAXA and VMINA insns, which take the absolute |
---|---|---|---|
2 | add MemTxAttrs as an argument to flatview_access_valid(). | 2 | value of the signed elements in the input vector and then accumulate |
3 | Its callers now all have an attrs value to hand, so we can | 3 | the unsigned max or min into the destination vector. |
4 | correct our earlier temporary use of MEMTXATTRS_UNSPECIFIED. | ||
5 | 4 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20180521140402.23318-10-peter.maydell@linaro.org | ||
10 | --- | 7 | --- |
11 | exec.c | 12 +++++------- | 8 | target/arm/helper-mve.h | 8 ++++++++ |
12 | 1 file changed, 5 insertions(+), 7 deletions(-) | 9 | target/arm/mve.decode | 4 ++++ |
10 | target/arm/mve_helper.c | 26 ++++++++++++++++++++++++++ | ||
11 | target/arm/translate-mve.c | 2 ++ | ||
12 | 4 files changed, 40 insertions(+) | ||
13 | 13 | ||
14 | diff --git a/exec.c b/exec.c | 14 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/exec.c | 16 | --- a/target/arm/helper-mve.h |
17 | +++ b/exec.c | 17 | +++ b/target/arm/helper-mve.h |
18 | @@ -XXX,XX +XXX,XX @@ static MemTxResult flatview_read(FlatView *fv, hwaddr addr, | 18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(mve_vqnegb, TCG_CALL_NO_WG, void, env, ptr, ptr) |
19 | static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs, | 19 | DEF_HELPER_FLAGS_3(mve_vqnegh, TCG_CALL_NO_WG, void, env, ptr, ptr) |
20 | const uint8_t *buf, int len); | 20 | DEF_HELPER_FLAGS_3(mve_vqnegw, TCG_CALL_NO_WG, void, env, ptr, ptr) |
21 | static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len, | 21 | |
22 | - bool is_write); | 22 | +DEF_HELPER_FLAGS_3(mve_vmaxab, TCG_CALL_NO_WG, void, env, ptr, ptr) |
23 | + bool is_write, MemTxAttrs attrs); | 23 | +DEF_HELPER_FLAGS_3(mve_vmaxah, TCG_CALL_NO_WG, void, env, ptr, ptr) |
24 | 24 | +DEF_HELPER_FLAGS_3(mve_vmaxaw, TCG_CALL_NO_WG, void, env, ptr, ptr) | |
25 | static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data, | 25 | + |
26 | unsigned len, MemTxAttrs attrs) | 26 | +DEF_HELPER_FLAGS_3(mve_vminab, TCG_CALL_NO_WG, void, env, ptr, ptr) |
27 | @@ -XXX,XX +XXX,XX @@ static bool subpage_accepts(void *opaque, hwaddr addr, | 27 | +DEF_HELPER_FLAGS_3(mve_vminah, TCG_CALL_NO_WG, void, env, ptr, ptr) |
28 | #endif | 28 | +DEF_HELPER_FLAGS_3(mve_vminaw, TCG_CALL_NO_WG, void, env, ptr, ptr) |
29 | 29 | + | |
30 | return flatview_access_valid(subpage->fv, addr + subpage->base, | 30 | DEF_HELPER_FLAGS_3(mve_vmovnbb, TCG_CALL_NO_WG, void, env, ptr, ptr) |
31 | - len, is_write); | 31 | DEF_HELPER_FLAGS_3(mve_vmovnbh, TCG_CALL_NO_WG, void, env, ptr, ptr) |
32 | + len, is_write, attrs); | 32 | DEF_HELPER_FLAGS_3(mve_vmovntb, TCG_CALL_NO_WG, void, env, ptr, ptr) |
33 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/arm/mve.decode | ||
36 | +++ b/target/arm/mve.decode | ||
37 | @@ -XXX,XX +XXX,XX @@ VMUL 1110 1111 0 . .. ... 0 ... 0 1001 . 1 . 1 ... 0 @2op | ||
38 | VQMOVUNB 111 0 1110 0 . 11 .. 01 ... 0 1110 1 0 . 0 ... 1 @1op | ||
39 | VQMOVN_BS 111 0 1110 0 . 11 .. 11 ... 0 1110 0 0 . 0 ... 1 @1op | ||
40 | |||
41 | + VMAXA 111 0 1110 0 . 11 .. 11 ... 0 1110 1 0 . 0 ... 1 @1op | ||
42 | + | ||
43 | VMULH_S 111 0 1110 0 . .. ...1 ... 0 1110 . 0 . 0 ... 1 @2op | ||
33 | } | 44 | } |
34 | 45 | ||
35 | static const MemoryRegionOps subpage_ops = { | 46 | @@ -XXX,XX +XXX,XX @@ VMUL 1110 1111 0 . .. ... 0 ... 0 1001 . 1 . 1 ... 0 @2op |
36 | @@ -XXX,XX +XXX,XX @@ static void cpu_notify_map_clients(void) | 47 | VQMOVUNT 111 0 1110 0 . 11 .. 01 ... 1 1110 1 0 . 0 ... 1 @1op |
48 | VQMOVN_TS 111 0 1110 0 . 11 .. 11 ... 1 1110 0 0 . 0 ... 1 @1op | ||
49 | |||
50 | + VMINA 111 0 1110 0 . 11 .. 11 ... 1 1110 1 0 . 0 ... 1 @1op | ||
51 | + | ||
52 | VRMULH_S 111 0 1110 0 . .. ...1 ... 1 1110 . 0 . 0 ... 1 @2op | ||
37 | } | 53 | } |
38 | 54 | ||
39 | static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len, | 55 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c |
40 | - bool is_write) | 56 | index XXXXXXX..XXXXXXX 100644 |
41 | + bool is_write, MemTxAttrs attrs) | 57 | --- a/target/arm/mve_helper.c |
42 | { | 58 | +++ b/target/arm/mve_helper.c |
43 | MemoryRegion *mr; | 59 | @@ -XXX,XX +XXX,XX @@ DO_1OP_SAT(vqabsw, 4, int32_t, DO_VQABS_W) |
44 | hwaddr l, xlat; | 60 | DO_1OP_SAT(vqnegb, 1, int8_t, DO_VQNEG_B) |
45 | @@ -XXX,XX +XXX,XX @@ static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len, | 61 | DO_1OP_SAT(vqnegh, 2, int16_t, DO_VQNEG_H) |
46 | mr = flatview_translate(fv, addr, &xlat, &l, is_write); | 62 | DO_1OP_SAT(vqnegw, 4, int32_t, DO_VQNEG_W) |
47 | if (!memory_access_is_direct(mr, is_write)) { | 63 | + |
48 | l = memory_access_size(mr, l, addr); | 64 | +/* |
49 | - /* When our callers all have attrs we'll pass them through here */ | 65 | + * VMAXA, VMINA: vd is unsigned; vm is signed, and we take its |
50 | - if (!memory_region_access_valid(mr, xlat, l, is_write, | 66 | + * absolute value; we then do an unsigned comparison. |
51 | - MEMTXATTRS_UNSPECIFIED)) { | 67 | + */ |
52 | + if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) { | 68 | +#define DO_VMAXMINA(OP, ESIZE, STYPE, UTYPE, FN) \ |
53 | return false; | 69 | + void HELPER(mve_##OP)(CPUARMState *env, void *vd, void *vm) \ |
54 | } | 70 | + { \ |
55 | } | 71 | + UTYPE *d = vd; \ |
56 | @@ -XXX,XX +XXX,XX @@ bool address_space_access_valid(AddressSpace *as, hwaddr addr, | 72 | + STYPE *m = vm; \ |
57 | 73 | + uint16_t mask = mve_element_mask(env); \ | |
58 | rcu_read_lock(); | 74 | + unsigned e; \ |
59 | fv = address_space_to_flatview(as); | 75 | + for (e = 0; e < 16 / ESIZE; e++, mask >>= ESIZE) { \ |
60 | - result = flatview_access_valid(fv, addr, len, is_write); | 76 | + UTYPE r = DO_ABS(m[H##ESIZE(e)]); \ |
61 | + result = flatview_access_valid(fv, addr, len, is_write, attrs); | 77 | + r = FN(d[H##ESIZE(e)], r); \ |
62 | rcu_read_unlock(); | 78 | + mergemask(&d[H##ESIZE(e)], r, mask); \ |
63 | return result; | 79 | + } \ |
64 | } | 80 | + mve_advance_vpt(env); \ |
81 | + } | ||
82 | + | ||
83 | +DO_VMAXMINA(vmaxab, 1, int8_t, uint8_t, DO_MAX) | ||
84 | +DO_VMAXMINA(vmaxah, 2, int16_t, uint16_t, DO_MAX) | ||
85 | +DO_VMAXMINA(vmaxaw, 4, int32_t, uint32_t, DO_MAX) | ||
86 | +DO_VMAXMINA(vminab, 1, int8_t, uint8_t, DO_MIN) | ||
87 | +DO_VMAXMINA(vminah, 2, int16_t, uint16_t, DO_MIN) | ||
88 | +DO_VMAXMINA(vminaw, 4, int32_t, uint32_t, DO_MIN) | ||
89 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
90 | index XXXXXXX..XXXXXXX 100644 | ||
91 | --- a/target/arm/translate-mve.c | ||
92 | +++ b/target/arm/translate-mve.c | ||
93 | @@ -XXX,XX +XXX,XX @@ DO_1OP(VABS, vabs) | ||
94 | DO_1OP(VNEG, vneg) | ||
95 | DO_1OP(VQABS, vqabs) | ||
96 | DO_1OP(VQNEG, vqneg) | ||
97 | +DO_1OP(VMAXA, vmaxa) | ||
98 | +DO_1OP(VMINA, vmina) | ||
99 | |||
100 | /* Narrowing moves: only size 0 and 1 are valid */ | ||
101 | #define DO_VMOVN(INSN, FN) \ | ||
65 | -- | 102 | -- |
66 | 2.17.1 | 103 | 2.20.1 |
67 | 104 | ||
68 | 105 | diff view generated by jsdifflib |
1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, | 1 | Implement the MVE VMOV forms that move data between 2 general-purpose |
---|---|---|---|
2 | add MemTxAttrs as an argument to flatview_translate(); all its | 2 | registers and 2 32-bit lanes in a vector register. |
3 | callers now have attrs available. | ||
4 | 3 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20180521140402.23318-11-peter.maydell@linaro.org | ||
9 | --- | 6 | --- |
10 | include/exec/memory.h | 7 ++++--- | 7 | target/arm/translate-a32.h | 1 + |
11 | exec.c | 17 +++++++++-------- | 8 | target/arm/mve.decode | 4 ++ |
12 | 2 files changed, 13 insertions(+), 11 deletions(-) | 9 | target/arm/translate-mve.c | 85 ++++++++++++++++++++++++++++++++++++++ |
10 | target/arm/translate-vfp.c | 2 +- | ||
11 | 4 files changed, 91 insertions(+), 1 deletion(-) | ||
13 | 12 | ||
14 | diff --git a/include/exec/memory.h b/include/exec/memory.h | 13 | diff --git a/target/arm/translate-a32.h b/target/arm/translate-a32.h |
15 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/exec/memory.h | 15 | --- a/target/arm/translate-a32.h |
17 | +++ b/include/exec/memory.h | 16 | +++ b/target/arm/translate-a32.h |
18 | @@ -XXX,XX +XXX,XX @@ IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr, | 17 | @@ -XXX,XX +XXX,XX @@ void gen_rev16(TCGv_i32 dest, TCGv_i32 var); |
19 | */ | 18 | void clear_eci_state(DisasContext *s); |
20 | MemoryRegion *flatview_translate(FlatView *fv, | 19 | bool mve_eci_check(DisasContext *s); |
21 | hwaddr addr, hwaddr *xlat, | 20 | void mve_update_and_store_eci(DisasContext *s); |
22 | - hwaddr *len, bool is_write); | 21 | +bool mve_skip_vmov(DisasContext *s, int vn, int index, int size); |
23 | + hwaddr *len, bool is_write, | 22 | |
24 | + MemTxAttrs attrs); | 23 | static inline TCGv_i32 load_cpu_offset(int offset) |
25 | |||
26 | static inline MemoryRegion *address_space_translate(AddressSpace *as, | ||
27 | hwaddr addr, hwaddr *xlat, | ||
28 | @@ -XXX,XX +XXX,XX @@ static inline MemoryRegion *address_space_translate(AddressSpace *as, | ||
29 | MemTxAttrs attrs) | ||
30 | { | 24 | { |
31 | return flatview_translate(address_space_to_flatview(as), | 25 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode |
32 | - addr, xlat, len, is_write); | 26 | index XXXXXXX..XXXXXXX 100644 |
33 | + addr, xlat, len, is_write, attrs); | 27 | --- a/target/arm/mve.decode |
28 | +++ b/target/arm/mve.decode | ||
29 | @@ -XXX,XX +XXX,XX @@ VLDR_VSTR 1110110 1 a:1 . w:1 . .... ... 111101 ....... @vldr_vstr \ | ||
30 | VLDR_VSTR 1110110 1 a:1 . w:1 . .... ... 111110 ....... @vldr_vstr \ | ||
31 | size=2 p=1 | ||
32 | |||
33 | +# Moves between 2 32-bit vector lanes and 2 general purpose registers | ||
34 | +VMOV_to_2gp 1110 1100 0 . 00 rt2:4 ... 0 1111 000 idx:1 rt:4 qd=%qd | ||
35 | +VMOV_from_2gp 1110 1100 0 . 01 rt2:4 ... 0 1111 000 idx:1 rt:4 qd=%qd | ||
36 | + | ||
37 | # Vector 2-op | ||
38 | VAND 1110 1111 0 . 00 ... 0 ... 0 0001 . 1 . 1 ... 0 @2op_nosz | ||
39 | VBIC 1110 1111 0 . 01 ... 0 ... 0 0001 . 1 . 1 ... 0 @2op_nosz | ||
40 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/translate-mve.c | ||
43 | +++ b/target/arm/translate-mve.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static bool do_vabav(DisasContext *s, arg_vabav *a, MVEGenVABAVFn *fn) | ||
45 | |||
46 | DO_VABAV(VABAV_S, vabavs) | ||
47 | DO_VABAV(VABAV_U, vabavu) | ||
48 | + | ||
49 | +static bool trans_VMOV_to_2gp(DisasContext *s, arg_VMOV_to_2gp *a) | ||
50 | +{ | ||
51 | + /* | ||
52 | + * VMOV two 32-bit vector lanes to two general-purpose registers. | ||
53 | + * This insn is not predicated but it is subject to beat-wise | ||
54 | + * execution if it is not in an IT block. For us this means | ||
55 | + * only that if PSR.ECI says we should not be executing the beat | ||
56 | + * corresponding to the lane of the vector register being accessed | ||
57 | + * then we should skip perfoming the move, and that we need to do | ||
58 | + * the usual check for bad ECI state and advance of ECI state. | ||
59 | + * (If PSR.ECI is non-zero then we cannot be in an IT block.) | ||
60 | + */ | ||
61 | + TCGv_i32 tmp; | ||
62 | + int vd; | ||
63 | + | ||
64 | + if (!dc_isar_feature(aa32_mve, s) || !mve_check_qreg_bank(s, a->qd) || | ||
65 | + a->rt == 13 || a->rt == 15 || a->rt2 == 13 || a->rt2 == 15 || | ||
66 | + a->rt == a->rt2) { | ||
67 | + /* Rt/Rt2 cases are UNPREDICTABLE */ | ||
68 | + return false; | ||
69 | + } | ||
70 | + if (!mve_eci_check(s) || !vfp_access_check(s)) { | ||
71 | + return true; | ||
72 | + } | ||
73 | + | ||
74 | + /* Convert Qreg index to Dreg for read_neon_element32() etc */ | ||
75 | + vd = a->qd * 2; | ||
76 | + | ||
77 | + if (!mve_skip_vmov(s, vd, a->idx, MO_32)) { | ||
78 | + tmp = tcg_temp_new_i32(); | ||
79 | + read_neon_element32(tmp, vd, a->idx, MO_32); | ||
80 | + store_reg(s, a->rt, tmp); | ||
81 | + } | ||
82 | + if (!mve_skip_vmov(s, vd + 1, a->idx, MO_32)) { | ||
83 | + tmp = tcg_temp_new_i32(); | ||
84 | + read_neon_element32(tmp, vd + 1, a->idx, MO_32); | ||
85 | + store_reg(s, a->rt2, tmp); | ||
86 | + } | ||
87 | + | ||
88 | + mve_update_and_store_eci(s); | ||
89 | + return true; | ||
90 | +} | ||
91 | + | ||
92 | +static bool trans_VMOV_from_2gp(DisasContext *s, arg_VMOV_to_2gp *a) | ||
93 | +{ | ||
94 | + /* | ||
95 | + * VMOV two general-purpose registers to two 32-bit vector lanes. | ||
96 | + * This insn is not predicated but it is subject to beat-wise | ||
97 | + * execution if it is not in an IT block. For us this means | ||
98 | + * only that if PSR.ECI says we should not be executing the beat | ||
99 | + * corresponding to the lane of the vector register being accessed | ||
100 | + * then we should skip perfoming the move, and that we need to do | ||
101 | + * the usual check for bad ECI state and advance of ECI state. | ||
102 | + * (If PSR.ECI is non-zero then we cannot be in an IT block.) | ||
103 | + */ | ||
104 | + TCGv_i32 tmp; | ||
105 | + int vd; | ||
106 | + | ||
107 | + if (!dc_isar_feature(aa32_mve, s) || !mve_check_qreg_bank(s, a->qd) || | ||
108 | + a->rt == 13 || a->rt == 15 || a->rt2 == 13 || a->rt2 == 15) { | ||
109 | + /* Rt/Rt2 cases are UNPREDICTABLE */ | ||
110 | + return false; | ||
111 | + } | ||
112 | + if (!mve_eci_check(s) || !vfp_access_check(s)) { | ||
113 | + return true; | ||
114 | + } | ||
115 | + | ||
116 | + /* Convert Qreg idx to Dreg for read_neon_element32() etc */ | ||
117 | + vd = a->qd * 2; | ||
118 | + | ||
119 | + if (!mve_skip_vmov(s, vd, a->idx, MO_32)) { | ||
120 | + tmp = load_reg(s, a->rt); | ||
121 | + write_neon_element32(tmp, vd, a->idx, MO_32); | ||
122 | + tcg_temp_free_i32(tmp); | ||
123 | + } | ||
124 | + if (!mve_skip_vmov(s, vd + 1, a->idx, MO_32)) { | ||
125 | + tmp = load_reg(s, a->rt2); | ||
126 | + write_neon_element32(tmp, vd + 1, a->idx, MO_32); | ||
127 | + tcg_temp_free_i32(tmp); | ||
128 | + } | ||
129 | + | ||
130 | + mve_update_and_store_eci(s); | ||
131 | + return true; | ||
132 | +} | ||
133 | diff --git a/target/arm/translate-vfp.c b/target/arm/translate-vfp.c | ||
134 | index XXXXXXX..XXXXXXX 100644 | ||
135 | --- a/target/arm/translate-vfp.c | ||
136 | +++ b/target/arm/translate-vfp.c | ||
137 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT(DisasContext *s, arg_VCVT *a) | ||
138 | return true; | ||
34 | } | 139 | } |
35 | 140 | ||
36 | /* address_space_access_valid: check for validity of accessing an address | 141 | -static bool mve_skip_vmov(DisasContext *s, int vn, int index, int size) |
37 | @@ -XXX,XX +XXX,XX @@ MemTxResult address_space_read(AddressSpace *as, hwaddr addr, | 142 | +bool mve_skip_vmov(DisasContext *s, int vn, int index, int size) |
38 | rcu_read_lock(); | ||
39 | fv = address_space_to_flatview(as); | ||
40 | l = len; | ||
41 | - mr = flatview_translate(fv, addr, &addr1, &l, false); | ||
42 | + mr = flatview_translate(fv, addr, &addr1, &l, false, attrs); | ||
43 | if (len == l && memory_access_is_direct(mr, false)) { | ||
44 | ptr = qemu_map_ram_ptr(mr->ram_block, addr1); | ||
45 | memcpy(buf, ptr, len); | ||
46 | diff --git a/exec.c b/exec.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/exec.c | ||
49 | +++ b/exec.c | ||
50 | @@ -XXX,XX +XXX,XX @@ iotlb_fail: | ||
51 | |||
52 | /* Called from RCU critical section */ | ||
53 | MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat, | ||
54 | - hwaddr *plen, bool is_write) | ||
55 | + hwaddr *plen, bool is_write, | ||
56 | + MemTxAttrs attrs) | ||
57 | { | 143 | { |
58 | MemoryRegion *mr; | 144 | /* |
59 | MemoryRegionSection section; | 145 | * In a CPU with MVE, the VMOV (vector lane to general-purpose register) |
60 | @@ -XXX,XX +XXX,XX @@ static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr, | ||
61 | } | ||
62 | |||
63 | l = len; | ||
64 | - mr = flatview_translate(fv, addr, &addr1, &l, true); | ||
65 | + mr = flatview_translate(fv, addr, &addr1, &l, true, attrs); | ||
66 | } | ||
67 | |||
68 | return result; | ||
69 | @@ -XXX,XX +XXX,XX @@ static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs, | ||
70 | MemTxResult result = MEMTX_OK; | ||
71 | |||
72 | l = len; | ||
73 | - mr = flatview_translate(fv, addr, &addr1, &l, true); | ||
74 | + mr = flatview_translate(fv, addr, &addr1, &l, true, attrs); | ||
75 | result = flatview_write_continue(fv, addr, attrs, buf, len, | ||
76 | addr1, l, mr); | ||
77 | |||
78 | @@ -XXX,XX +XXX,XX @@ MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr, | ||
79 | } | ||
80 | |||
81 | l = len; | ||
82 | - mr = flatview_translate(fv, addr, &addr1, &l, false); | ||
83 | + mr = flatview_translate(fv, addr, &addr1, &l, false, attrs); | ||
84 | } | ||
85 | |||
86 | return result; | ||
87 | @@ -XXX,XX +XXX,XX @@ static MemTxResult flatview_read(FlatView *fv, hwaddr addr, | ||
88 | MemoryRegion *mr; | ||
89 | |||
90 | l = len; | ||
91 | - mr = flatview_translate(fv, addr, &addr1, &l, false); | ||
92 | + mr = flatview_translate(fv, addr, &addr1, &l, false, attrs); | ||
93 | return flatview_read_continue(fv, addr, attrs, buf, len, | ||
94 | addr1, l, mr); | ||
95 | } | ||
96 | @@ -XXX,XX +XXX,XX @@ static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len, | ||
97 | |||
98 | while (len > 0) { | ||
99 | l = len; | ||
100 | - mr = flatview_translate(fv, addr, &xlat, &l, is_write); | ||
101 | + mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs); | ||
102 | if (!memory_access_is_direct(mr, is_write)) { | ||
103 | l = memory_access_size(mr, l, addr); | ||
104 | if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) { | ||
105 | @@ -XXX,XX +XXX,XX @@ flatview_extend_translation(FlatView *fv, hwaddr addr, | ||
106 | |||
107 | len = target_len; | ||
108 | this_mr = flatview_translate(fv, addr, &xlat, | ||
109 | - &len, is_write); | ||
110 | + &len, is_write, attrs); | ||
111 | if (this_mr != mr || xlat != base + done) { | ||
112 | return done; | ||
113 | } | ||
114 | @@ -XXX,XX +XXX,XX @@ void *address_space_map(AddressSpace *as, | ||
115 | l = len; | ||
116 | rcu_read_lock(); | ||
117 | fv = address_space_to_flatview(as); | ||
118 | - mr = flatview_translate(fv, addr, &xlat, &l, is_write); | ||
119 | + mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs); | ||
120 | |||
121 | if (!memory_access_is_direct(mr, is_write)) { | ||
122 | if (atomic_xchg(&bounce.in_use, true)) { | ||
123 | -- | 146 | -- |
124 | 2.17.1 | 147 | 2.20.1 |
125 | 148 | ||
126 | 149 | diff view generated by jsdifflib |
1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, | 1 | Implement the MVE VPNOT insn, which inverts the bits in VPR.P0 |
---|---|---|---|
2 | add MemTxAttrs as an argument to address_space_access_valid(). | 2 | (subject to both predication and to beatwise execution). |
3 | Its callers either have an attrs value to hand, or don't care | ||
4 | and can use MEMTXATTRS_UNSPECIFIED. | ||
5 | 3 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20180521140402.23318-6-peter.maydell@linaro.org | ||
10 | --- | 6 | --- |
11 | include/exec/memory.h | 4 +++- | 7 | target/arm/helper-mve.h | 1 + |
12 | include/sysemu/dma.h | 3 ++- | 8 | target/arm/mve.decode | 1 + |
13 | exec.c | 3 ++- | 9 | target/arm/mve_helper.c | 17 +++++++++++++++++ |
14 | target/s390x/diag.c | 6 ++++-- | 10 | target/arm/translate-mve.c | 19 +++++++++++++++++++ |
15 | target/s390x/excp_helper.c | 3 ++- | 11 | 4 files changed, 38 insertions(+) |
16 | target/s390x/mmu_helper.c | 3 ++- | ||
17 | target/s390x/sigp.c | 3 ++- | ||
18 | 7 files changed, 17 insertions(+), 8 deletions(-) | ||
19 | 12 | ||
20 | diff --git a/include/exec/memory.h b/include/exec/memory.h | 13 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h |
21 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/include/exec/memory.h | 15 | --- a/target/arm/helper-mve.h |
23 | +++ b/include/exec/memory.h | 16 | +++ b/target/arm/helper-mve.h |
24 | @@ -XXX,XX +XXX,XX @@ static inline MemoryRegion *address_space_translate(AddressSpace *as, | 17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vorn, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
25 | * @addr: address within that address space | 18 | DEF_HELPER_FLAGS_4(mve_veor, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
26 | * @len: length of the area to be checked | 19 | |
27 | * @is_write: indicates the transfer direction | 20 | DEF_HELPER_FLAGS_4(mve_vpsel, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
28 | + * @attrs: memory attributes | 21 | +DEF_HELPER_FLAGS_1(mve_vpnot, TCG_CALL_NO_WG, void, env) |
29 | */ | 22 | |
30 | -bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write); | 23 | DEF_HELPER_FLAGS_4(mve_vaddb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
31 | +bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, | 24 | DEF_HELPER_FLAGS_4(mve_vaddh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
32 | + bool is_write, MemTxAttrs attrs); | 25 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode |
33 | |||
34 | /* address_space_map: map a physical memory region into a host virtual address | ||
35 | * | ||
36 | diff --git a/include/sysemu/dma.h b/include/sysemu/dma.h | ||
37 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
38 | --- a/include/sysemu/dma.h | 27 | --- a/target/arm/mve.decode |
39 | +++ b/include/sysemu/dma.h | 28 | +++ b/target/arm/mve.decode |
40 | @@ -XXX,XX +XXX,XX @@ static inline bool dma_memory_valid(AddressSpace *as, | 29 | @@ -XXX,XX +XXX,XX @@ VCMPGT 1111 1110 0 . .. ... 1 ... 1 1111 0 0 . 0 ... 1 @vcmp |
41 | DMADirection dir) | 30 | VCMPLE 1111 1110 0 . .. ... 1 ... 1 1111 1 0 . 0 ... 1 @vcmp |
31 | |||
42 | { | 32 | { |
43 | return address_space_access_valid(as, addr, len, | 33 | + VPNOT 1111 1110 0 0 11 000 1 000 0 1111 0100 1101 |
44 | - dir == DMA_DIRECTION_FROM_DEVICE); | 34 | VPST 1111 1110 0 . 11 000 1 ... 0 1111 0100 1101 mask=%mask_22_13 |
45 | + dir == DMA_DIRECTION_FROM_DEVICE, | 35 | VCMPEQ_scalar 1111 1110 0 . .. ... 1 ... 0 1111 0 1 0 0 .... @vcmp_scalar |
46 | + MEMTXATTRS_UNSPECIFIED); | ||
47 | } | 36 | } |
48 | 37 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | |
49 | static inline int dma_memory_rw_relaxed(AddressSpace *as, dma_addr_t addr, | ||
50 | diff --git a/exec.c b/exec.c | ||
51 | index XXXXXXX..XXXXXXX 100644 | 38 | index XXXXXXX..XXXXXXX 100644 |
52 | --- a/exec.c | 39 | --- a/target/arm/mve_helper.c |
53 | +++ b/exec.c | 40 | +++ b/target/arm/mve_helper.c |
54 | @@ -XXX,XX +XXX,XX @@ static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len, | 41 | @@ -XXX,XX +XXX,XX @@ void HELPER(mve_vpsel)(CPUARMState *env, void *vd, void *vn, void *vm) |
42 | mve_advance_vpt(env); | ||
55 | } | 43 | } |
56 | 44 | ||
57 | bool address_space_access_valid(AddressSpace *as, hwaddr addr, | 45 | +void HELPER(mve_vpnot)(CPUARMState *env) |
58 | - int len, bool is_write) | 46 | +{ |
59 | + int len, bool is_write, | 47 | + /* |
60 | + MemTxAttrs attrs) | 48 | + * P0 bits for unexecuted beats (where eci_mask is 0) are unchanged. |
49 | + * P0 bits for predicated lanes in executed bits (where mask is 0) are 0. | ||
50 | + * P0 bits otherwise are inverted. | ||
51 | + * (This is the same logic as VCMP.) | ||
52 | + * This insn is itself subject to predication and to beat-wise execution, | ||
53 | + * and after it executes VPT state advances in the usual way. | ||
54 | + */ | ||
55 | + uint16_t mask = mve_element_mask(env); | ||
56 | + uint16_t eci_mask = mve_eci_mask(env); | ||
57 | + uint16_t beatpred = ~env->v7m.vpr & mask; | ||
58 | + env->v7m.vpr = (env->v7m.vpr & ~(uint32_t)eci_mask) | (beatpred & eci_mask); | ||
59 | + mve_advance_vpt(env); | ||
60 | +} | ||
61 | + | ||
62 | #define DO_1OP_SAT(OP, ESIZE, TYPE, FN) \ | ||
63 | void HELPER(mve_##OP)(CPUARMState *env, void *vd, void *vm) \ | ||
64 | { \ | ||
65 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/target/arm/translate-mve.c | ||
68 | +++ b/target/arm/translate-mve.c | ||
69 | @@ -XXX,XX +XXX,XX @@ static bool trans_VPST(DisasContext *s, arg_VPST *a) | ||
70 | return true; | ||
71 | } | ||
72 | |||
73 | +static bool trans_VPNOT(DisasContext *s, arg_VPNOT *a) | ||
74 | +{ | ||
75 | + /* | ||
76 | + * Invert the predicate in VPR.P0. We have call out to | ||
77 | + * a helper because this insn itself is beatwise and can | ||
78 | + * be predicated. | ||
79 | + */ | ||
80 | + if (!dc_isar_feature(aa32_mve, s)) { | ||
81 | + return false; | ||
82 | + } | ||
83 | + if (!mve_eci_check(s) || !vfp_access_check(s)) { | ||
84 | + return true; | ||
85 | + } | ||
86 | + | ||
87 | + gen_helper_mve_vpnot(cpu_env); | ||
88 | + mve_update_eci(s); | ||
89 | + return true; | ||
90 | +} | ||
91 | + | ||
92 | static bool trans_VADDV(DisasContext *s, arg_VADDV *a) | ||
61 | { | 93 | { |
62 | FlatView *fv; | 94 | /* VADDV: vector add across vector */ |
63 | bool result; | ||
64 | diff --git a/target/s390x/diag.c b/target/s390x/diag.c | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/target/s390x/diag.c | ||
67 | +++ b/target/s390x/diag.c | ||
68 | @@ -XXX,XX +XXX,XX @@ void handle_diag_308(CPUS390XState *env, uint64_t r1, uint64_t r3, uintptr_t ra) | ||
69 | return; | ||
70 | } | ||
71 | if (!address_space_access_valid(&address_space_memory, addr, | ||
72 | - sizeof(IplParameterBlock), false)) { | ||
73 | + sizeof(IplParameterBlock), false, | ||
74 | + MEMTXATTRS_UNSPECIFIED)) { | ||
75 | s390_program_interrupt(env, PGM_ADDRESSING, ILEN_AUTO, ra); | ||
76 | return; | ||
77 | } | ||
78 | @@ -XXX,XX +XXX,XX @@ out: | ||
79 | return; | ||
80 | } | ||
81 | if (!address_space_access_valid(&address_space_memory, addr, | ||
82 | - sizeof(IplParameterBlock), true)) { | ||
83 | + sizeof(IplParameterBlock), true, | ||
84 | + MEMTXATTRS_UNSPECIFIED)) { | ||
85 | s390_program_interrupt(env, PGM_ADDRESSING, ILEN_AUTO, ra); | ||
86 | return; | ||
87 | } | ||
88 | diff --git a/target/s390x/excp_helper.c b/target/s390x/excp_helper.c | ||
89 | index XXXXXXX..XXXXXXX 100644 | ||
90 | --- a/target/s390x/excp_helper.c | ||
91 | +++ b/target/s390x/excp_helper.c | ||
92 | @@ -XXX,XX +XXX,XX @@ int s390_cpu_handle_mmu_fault(CPUState *cs, vaddr orig_vaddr, int size, | ||
93 | |||
94 | /* check out of RAM access */ | ||
95 | if (!address_space_access_valid(&address_space_memory, raddr, | ||
96 | - TARGET_PAGE_SIZE, rw)) { | ||
97 | + TARGET_PAGE_SIZE, rw, | ||
98 | + MEMTXATTRS_UNSPECIFIED)) { | ||
99 | DPRINTF("%s: raddr %" PRIx64 " > ram_size %" PRIx64 "\n", __func__, | ||
100 | (uint64_t)raddr, (uint64_t)ram_size); | ||
101 | trigger_pgm_exception(env, PGM_ADDRESSING, ILEN_AUTO); | ||
102 | diff --git a/target/s390x/mmu_helper.c b/target/s390x/mmu_helper.c | ||
103 | index XXXXXXX..XXXXXXX 100644 | ||
104 | --- a/target/s390x/mmu_helper.c | ||
105 | +++ b/target/s390x/mmu_helper.c | ||
106 | @@ -XXX,XX +XXX,XX @@ static int translate_pages(S390CPU *cpu, vaddr addr, int nr_pages, | ||
107 | return ret; | ||
108 | } | ||
109 | if (!address_space_access_valid(&address_space_memory, pages[i], | ||
110 | - TARGET_PAGE_SIZE, is_write)) { | ||
111 | + TARGET_PAGE_SIZE, is_write, | ||
112 | + MEMTXATTRS_UNSPECIFIED)) { | ||
113 | trigger_access_exception(env, PGM_ADDRESSING, ILEN_AUTO, 0); | ||
114 | return -EFAULT; | ||
115 | } | ||
116 | diff --git a/target/s390x/sigp.c b/target/s390x/sigp.c | ||
117 | index XXXXXXX..XXXXXXX 100644 | ||
118 | --- a/target/s390x/sigp.c | ||
119 | +++ b/target/s390x/sigp.c | ||
120 | @@ -XXX,XX +XXX,XX @@ static void sigp_set_prefix(CPUState *cs, run_on_cpu_data arg) | ||
121 | cpu_synchronize_state(cs); | ||
122 | |||
123 | if (!address_space_access_valid(&address_space_memory, addr, | ||
124 | - sizeof(struct LowCore), false)) { | ||
125 | + sizeof(struct LowCore), false, | ||
126 | + MEMTXATTRS_UNSPECIFIED)) { | ||
127 | set_sigp_status(si, SIGP_STAT_INVALID_PARAMETER); | ||
128 | return; | ||
129 | } | ||
130 | -- | 95 | -- |
131 | 2.17.1 | 96 | 2.20.1 |
132 | 97 | ||
133 | 98 | diff view generated by jsdifflib |
1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, | 1 | Implement the MVE VCTP insn, which sets the VPR.P0 predicate bits so |
---|---|---|---|
2 | add MemTxAttrs as an argument to tb_invalidate_phys_addr(). | 2 | as to predicate any element at index Rn or greater is predicated. As |
3 | Its callers either have an attrs value to hand, or don't care | 3 | with VPNOT, this insn itself is predicable and subject to beatwise |
4 | and can use MEMTXATTRS_UNSPECIFIED. | 4 | execution. |
5 | |||
6 | The calculation of the mask is the same as is used to determine | ||
7 | ltpmask in mve_element_mask(), but we precalculate masklen in | ||
8 | generated code to avoid having to have 4 helpers specialized by size. | ||
9 | |||
10 | We put the decode line in with the low-overhead-loop insns in | ||
11 | t32.decode because it's logically part of that collection of insn | ||
12 | patterns, even though it is an MVE only insn. | ||
5 | 13 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 15 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Message-id: 20180521140402.23318-3-peter.maydell@linaro.org | ||
10 | --- | 16 | --- |
11 | include/exec/exec-all.h | 5 +++-- | 17 | target/arm/helper-mve.h | 2 ++ |
12 | accel/tcg/translate-all.c | 2 +- | 18 | target/arm/translate-a32.h | 1 + |
13 | exec.c | 2 +- | 19 | target/arm/t32.decode | 1 + |
14 | target/xtensa/op_helper.c | 3 ++- | 20 | target/arm/mve_helper.c | 20 ++++++++++++++++++++ |
15 | 4 files changed, 7 insertions(+), 5 deletions(-) | 21 | target/arm/translate-mve.c | 2 +- |
22 | target/arm/translate.c | 33 +++++++++++++++++++++++++++++++++ | ||
23 | 6 files changed, 58 insertions(+), 1 deletion(-) | ||
16 | 24 | ||
17 | diff --git a/include/exec/exec-all.h b/include/exec/exec-all.h | 25 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h |
18 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/exec/exec-all.h | 27 | --- a/target/arm/helper-mve.h |
20 | +++ b/include/exec/exec-all.h | 28 | +++ b/target/arm/helper-mve.h |
21 | @@ -XXX,XX +XXX,XX @@ void tlb_set_page_with_attrs(CPUState *cpu, target_ulong vaddr, | 29 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_veor, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
22 | void tlb_set_page(CPUState *cpu, target_ulong vaddr, | 30 | DEF_HELPER_FLAGS_4(mve_vpsel, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
23 | hwaddr paddr, int prot, | 31 | DEF_HELPER_FLAGS_1(mve_vpnot, TCG_CALL_NO_WG, void, env) |
24 | int mmu_idx, target_ulong size); | 32 | |
25 | -void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr); | 33 | +DEF_HELPER_FLAGS_2(mve_vctp, TCG_CALL_NO_WG, void, env, i32) |
26 | +void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs); | 34 | + |
27 | void probe_write(CPUArchState *env, target_ulong addr, int size, int mmu_idx, | 35 | DEF_HELPER_FLAGS_4(mve_vaddb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
28 | uintptr_t retaddr); | 36 | DEF_HELPER_FLAGS_4(mve_vaddh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
29 | #else | 37 | DEF_HELPER_FLAGS_4(mve_vaddw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
30 | @@ -XXX,XX +XXX,XX @@ static inline void tlb_flush_by_mmuidx_all_cpus_synced(CPUState *cpu, | 38 | diff --git a/target/arm/translate-a32.h b/target/arm/translate-a32.h |
31 | uint16_t idxmap) | 39 | index XXXXXXX..XXXXXXX 100644 |
32 | { | 40 | --- a/target/arm/translate-a32.h |
41 | +++ b/target/arm/translate-a32.h | ||
42 | @@ -XXX,XX +XXX,XX @@ long neon_element_offset(int reg, int element, MemOp memop); | ||
43 | void gen_rev16(TCGv_i32 dest, TCGv_i32 var); | ||
44 | void clear_eci_state(DisasContext *s); | ||
45 | bool mve_eci_check(DisasContext *s); | ||
46 | +void mve_update_eci(DisasContext *s); | ||
47 | void mve_update_and_store_eci(DisasContext *s); | ||
48 | bool mve_skip_vmov(DisasContext *s, int vn, int index, int size); | ||
49 | |||
50 | diff --git a/target/arm/t32.decode b/target/arm/t32.decode | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/target/arm/t32.decode | ||
53 | +++ b/target/arm/t32.decode | ||
54 | @@ -XXX,XX +XXX,XX @@ BL 1111 0. .......... 11.1 ............ @branch24 | ||
55 | # This is DLSTP | ||
56 | DLS 1111 0 0000 0 size:2 rn:4 1110 0000 0000 0001 | ||
57 | } | ||
58 | + VCTP 1111 0 0000 0 size:2 rn:4 1110 1000 0000 0001 | ||
59 | ] | ||
33 | } | 60 | } |
34 | -static inline void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr) | 61 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c |
35 | +static inline void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, | 62 | index XXXXXXX..XXXXXXX 100644 |
36 | + MemTxAttrs attrs) | 63 | --- a/target/arm/mve_helper.c |
37 | { | 64 | +++ b/target/arm/mve_helper.c |
65 | @@ -XXX,XX +XXX,XX @@ void HELPER(mve_vpnot)(CPUARMState *env) | ||
66 | mve_advance_vpt(env); | ||
38 | } | 67 | } |
39 | #endif | 68 | |
40 | diff --git a/accel/tcg/translate-all.c b/accel/tcg/translate-all.c | 69 | +/* |
70 | + * VCTP: P0 unexecuted bits unchanged, predicated bits zeroed, | ||
71 | + * otherwise set according to value of Rn. The calculation of | ||
72 | + * newmask here works in the same way as the calculation of the | ||
73 | + * ltpmask in mve_element_mask(), but we have pre-calculated | ||
74 | + * the masklen in the generated code. | ||
75 | + */ | ||
76 | +void HELPER(mve_vctp)(CPUARMState *env, uint32_t masklen) | ||
77 | +{ | ||
78 | + uint16_t mask = mve_element_mask(env); | ||
79 | + uint16_t eci_mask = mve_eci_mask(env); | ||
80 | + uint16_t newmask; | ||
81 | + | ||
82 | + assert(masklen <= 16); | ||
83 | + newmask = masklen ? MAKE_64BIT_MASK(0, masklen) : 0; | ||
84 | + newmask &= mask; | ||
85 | + env->v7m.vpr = (env->v7m.vpr & ~(uint32_t)eci_mask) | (newmask & eci_mask); | ||
86 | + mve_advance_vpt(env); | ||
87 | +} | ||
88 | + | ||
89 | #define DO_1OP_SAT(OP, ESIZE, TYPE, FN) \ | ||
90 | void HELPER(mve_##OP)(CPUARMState *env, void *vd, void *vm) \ | ||
91 | { \ | ||
92 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | 93 | index XXXXXXX..XXXXXXX 100644 |
42 | --- a/accel/tcg/translate-all.c | 94 | --- a/target/arm/translate-mve.c |
43 | +++ b/accel/tcg/translate-all.c | 95 | +++ b/target/arm/translate-mve.c |
44 | @@ -XXX,XX +XXX,XX @@ static TranslationBlock *tb_find_pc(uintptr_t tc_ptr) | 96 | @@ -XXX,XX +XXX,XX @@ bool mve_eci_check(DisasContext *s) |
45 | } | ||
46 | |||
47 | #if !defined(CONFIG_USER_ONLY) | ||
48 | -void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr) | ||
49 | +void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs) | ||
50 | { | ||
51 | ram_addr_t ram_addr; | ||
52 | MemoryRegion *mr; | ||
53 | diff --git a/exec.c b/exec.c | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/exec.c | ||
56 | +++ b/exec.c | ||
57 | @@ -XXX,XX +XXX,XX @@ static void breakpoint_invalidate(CPUState *cpu, target_ulong pc) | ||
58 | if (phys != -1) { | ||
59 | /* Locks grabbed by tb_invalidate_phys_addr */ | ||
60 | tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as, | ||
61 | - phys | (pc & ~TARGET_PAGE_MASK)); | ||
62 | + phys | (pc & ~TARGET_PAGE_MASK), attrs); | ||
63 | } | 97 | } |
64 | } | 98 | } |
65 | #endif | 99 | |
66 | diff --git a/target/xtensa/op_helper.c b/target/xtensa/op_helper.c | 100 | -static void mve_update_eci(DisasContext *s) |
101 | +void mve_update_eci(DisasContext *s) | ||
102 | { | ||
103 | /* | ||
104 | * The helper function will always update the CPUState field, | ||
105 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | 106 | index XXXXXXX..XXXXXXX 100644 |
68 | --- a/target/xtensa/op_helper.c | 107 | --- a/target/arm/translate.c |
69 | +++ b/target/xtensa/op_helper.c | 108 | +++ b/target/arm/translate.c |
70 | @@ -XXX,XX +XXX,XX @@ static void tb_invalidate_virtual_addr(CPUXtensaState *env, uint32_t vaddr) | 109 | @@ -XXX,XX +XXX,XX @@ static bool trans_LCTP(DisasContext *s, arg_LCTP *a) |
71 | int ret = xtensa_get_physical_addr(env, false, vaddr, 2, 0, | 110 | return true; |
72 | &paddr, &page_size, &access); | ||
73 | if (ret == 0) { | ||
74 | - tb_invalidate_phys_addr(&address_space_memory, paddr); | ||
75 | + tb_invalidate_phys_addr(&address_space_memory, paddr, | ||
76 | + MEMTXATTRS_UNSPECIFIED); | ||
77 | } | ||
78 | } | 111 | } |
79 | 112 | ||
113 | +static bool trans_VCTP(DisasContext *s, arg_VCTP *a) | ||
114 | +{ | ||
115 | + /* | ||
116 | + * M-profile Create Vector Tail Predicate. This insn is itself | ||
117 | + * predicated and is subject to beatwise execution. | ||
118 | + */ | ||
119 | + TCGv_i32 rn_shifted, masklen; | ||
120 | + | ||
121 | + if (!dc_isar_feature(aa32_mve, s) || a->rn == 13 || a->rn == 15) { | ||
122 | + return false; | ||
123 | + } | ||
124 | + | ||
125 | + if (!mve_eci_check(s) || !vfp_access_check(s)) { | ||
126 | + return true; | ||
127 | + } | ||
128 | + | ||
129 | + /* | ||
130 | + * We pre-calculate the mask length here to avoid having | ||
131 | + * to have multiple helpers specialized for size. | ||
132 | + * We pass the helper "rn <= (1 << (4 - size)) ? (rn << size) : 16". | ||
133 | + */ | ||
134 | + rn_shifted = tcg_temp_new_i32(); | ||
135 | + masklen = load_reg(s, a->rn); | ||
136 | + tcg_gen_shli_i32(rn_shifted, masklen, a->size); | ||
137 | + tcg_gen_movcond_i32(TCG_COND_LEU, masklen, | ||
138 | + masklen, tcg_constant_i32(1 << (4 - a->size)), | ||
139 | + rn_shifted, tcg_constant_i32(16)); | ||
140 | + gen_helper_mve_vctp(cpu_env, masklen); | ||
141 | + tcg_temp_free_i32(masklen); | ||
142 | + tcg_temp_free_i32(rn_shifted); | ||
143 | + mve_update_eci(s); | ||
144 | + return true; | ||
145 | +} | ||
146 | |||
147 | static bool op_tbranch(DisasContext *s, arg_tbranch *a, bool half) | ||
148 | { | ||
80 | -- | 149 | -- |
81 | 2.17.1 | 150 | 2.20.1 |
82 | 151 | ||
83 | 152 | diff view generated by jsdifflib |
1 | Add more detail to the documentation for memory_region_init_iommu() | 1 | Implement the MVE gather-loads and scatter-stores which |
---|---|---|---|
2 | and other IOMMU-related functions and data structures. | 2 | form the address by adding a base value from a scalar |
3 | register to an offset in each element of a vector. | ||
3 | 4 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
8 | Message-id: 20180521140402.23318-2-peter.maydell@linaro.org | ||
9 | --- | 7 | --- |
10 | include/exec/memory.h | 105 ++++++++++++++++++++++++++++++++++++++---- | 8 | target/arm/helper-mve.h | 32 +++++++++ |
11 | 1 file changed, 95 insertions(+), 10 deletions(-) | 9 | target/arm/mve.decode | 12 ++++ |
10 | target/arm/mve_helper.c | 129 +++++++++++++++++++++++++++++++++++++ | ||
11 | target/arm/translate-mve.c | 97 ++++++++++++++++++++++++++++ | ||
12 | 4 files changed, 270 insertions(+) | ||
12 | 13 | ||
13 | diff --git a/include/exec/memory.h b/include/exec/memory.h | 14 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h |
14 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/include/exec/memory.h | 16 | --- a/target/arm/helper-mve.h |
16 | +++ b/include/exec/memory.h | 17 | +++ b/target/arm/helper-mve.h |
17 | @@ -XXX,XX +XXX,XX @@ enum IOMMUMemoryRegionAttr { | 18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(mve_vstrb_h, TCG_CALL_NO_WG, void, env, ptr, i32) |
18 | IOMMU_ATTR_SPAPR_TCE_FD | 19 | DEF_HELPER_FLAGS_3(mve_vstrb_w, TCG_CALL_NO_WG, void, env, ptr, i32) |
19 | }; | 20 | DEF_HELPER_FLAGS_3(mve_vstrh_w, TCG_CALL_NO_WG, void, env, ptr, i32) |
20 | 21 | ||
21 | +/** | 22 | +DEF_HELPER_FLAGS_4(mve_vldrb_sg_sh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
22 | + * IOMMUMemoryRegionClass: | 23 | +DEF_HELPER_FLAGS_4(mve_vldrb_sg_sw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
23 | + * | 24 | +DEF_HELPER_FLAGS_4(mve_vldrh_sg_sw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
24 | + * All IOMMU implementations need to subclass TYPE_IOMMU_MEMORY_REGION | 25 | + |
25 | + * and provide an implementation of at least the @translate method here | 26 | +DEF_HELPER_FLAGS_4(mve_vldrb_sg_ub, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
26 | + * to handle requests to the memory region. Other methods are optional. | 27 | +DEF_HELPER_FLAGS_4(mve_vldrb_sg_uh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
27 | + * | 28 | +DEF_HELPER_FLAGS_4(mve_vldrb_sg_uw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
28 | + * The IOMMU implementation must use the IOMMU notifier infrastructure | 29 | +DEF_HELPER_FLAGS_4(mve_vldrh_sg_uh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
29 | + * to report whenever mappings are changed, by calling | 30 | +DEF_HELPER_FLAGS_4(mve_vldrh_sg_uw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
30 | + * memory_region_notify_iommu() (or, if necessary, by calling | 31 | +DEF_HELPER_FLAGS_4(mve_vldrw_sg_uw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
31 | + * memory_region_notify_one() for each registered notifier). | 32 | +DEF_HELPER_FLAGS_4(mve_vldrd_sg_ud, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
33 | + | ||
34 | +DEF_HELPER_FLAGS_4(mve_vstrb_sg_ub, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
35 | +DEF_HELPER_FLAGS_4(mve_vstrb_sg_uh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
36 | +DEF_HELPER_FLAGS_4(mve_vstrb_sg_uw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
37 | +DEF_HELPER_FLAGS_4(mve_vstrh_sg_uh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
38 | +DEF_HELPER_FLAGS_4(mve_vstrh_sg_uw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
39 | +DEF_HELPER_FLAGS_4(mve_vstrw_sg_uw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
40 | +DEF_HELPER_FLAGS_4(mve_vstrd_sg_ud, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
41 | + | ||
42 | +DEF_HELPER_FLAGS_4(mve_vldrh_sg_os_sw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
43 | + | ||
44 | +DEF_HELPER_FLAGS_4(mve_vldrh_sg_os_uh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
45 | +DEF_HELPER_FLAGS_4(mve_vldrh_sg_os_uw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
46 | +DEF_HELPER_FLAGS_4(mve_vldrw_sg_os_uw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
47 | +DEF_HELPER_FLAGS_4(mve_vldrd_sg_os_ud, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
48 | + | ||
49 | +DEF_HELPER_FLAGS_4(mve_vstrh_sg_os_uh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
50 | +DEF_HELPER_FLAGS_4(mve_vstrh_sg_os_uw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
51 | +DEF_HELPER_FLAGS_4(mve_vstrw_sg_os_uw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
52 | +DEF_HELPER_FLAGS_4(mve_vstrd_sg_os_ud, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
53 | + | ||
54 | DEF_HELPER_FLAGS_3(mve_vdup, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
55 | |||
56 | DEF_HELPER_FLAGS_4(mve_vidupb, TCG_CALL_NO_WG, i32, env, ptr, i32, i32) | ||
57 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/target/arm/mve.decode | ||
60 | +++ b/target/arm/mve.decode | ||
61 | @@ -XXX,XX +XXX,XX @@ | ||
62 | &shl_scalar qda rm size | ||
63 | &vmaxv qm rda size | ||
64 | &vabav qn qm rda size | ||
65 | +&vldst_sg qd qm rn size msize os | ||
66 | + | ||
67 | +# scatter-gather memory size is in bits 6:4 | ||
68 | +%sg_msize 6:1 4:1 | ||
69 | |||
70 | @vldr_vstr ....... . . . . l:1 rn:4 ... ...... imm:7 &vldr_vstr qd=%qd u=0 | ||
71 | # Note that both Rn and Qd are 3 bits only (no D bit) | ||
72 | @vldst_wn ... u:1 ... . . . . l:1 . rn:3 qd:3 . ... .. imm:7 &vldr_vstr | ||
73 | |||
74 | +@vldst_sg .... .... .... rn:4 .... ... size:2 ... ... os:1 &vldst_sg \ | ||
75 | + qd=%qd qm=%qm msize=%sg_msize | ||
76 | + | ||
77 | @1op .... .... .... size:2 .. .... .... .... .... &1op qd=%qd qm=%qm | ||
78 | @1op_nosz .... .... .... .... .... .... .... .... &1op qd=%qd qm=%qm size=0 | ||
79 | @2op .... .... .. size:2 .... .... .... .... .... &2op qd=%qd qm=%qm qn=%qn | ||
80 | @@ -XXX,XX +XXX,XX @@ VLDR_VSTR 1110110 1 a:1 . w:1 . .... ... 111101 ....... @vldr_vstr \ | ||
81 | VLDR_VSTR 1110110 1 a:1 . w:1 . .... ... 111110 ....... @vldr_vstr \ | ||
82 | size=2 p=1 | ||
83 | |||
84 | +# gather loads/scatter stores | ||
85 | +VLDR_S_sg 111 0 1100 1 . 01 .... ... 0 111 . .... .... @vldst_sg | ||
86 | +VLDR_U_sg 111 1 1100 1 . 01 .... ... 0 111 . .... .... @vldst_sg | ||
87 | +VSTR_sg 111 0 1100 1 . 00 .... ... 0 111 . .... .... @vldst_sg | ||
88 | + | ||
89 | # Moves between 2 32-bit vector lanes and 2 general purpose registers | ||
90 | VMOV_to_2gp 1110 1100 0 . 00 rt2:4 ... 0 1111 000 idx:1 rt:4 qd=%qd | ||
91 | VMOV_from_2gp 1110 1100 0 . 01 rt2:4 ... 0 1111 000 idx:1 rt:4 qd=%qd | ||
92 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
93 | index XXXXXXX..XXXXXXX 100644 | ||
94 | --- a/target/arm/mve_helper.c | ||
95 | +++ b/target/arm/mve_helper.c | ||
96 | @@ -XXX,XX +XXX,XX @@ DO_VSTR(vstrh_w, 2, stw, 4, int32_t) | ||
97 | #undef DO_VLDR | ||
98 | #undef DO_VSTR | ||
99 | |||
100 | +/* | ||
101 | + * Gather loads/scatter stores. Here each element of Qm specifies | ||
102 | + * an offset to use from the base register Rm. In the _os_ versions | ||
103 | + * that offset is scaled by the element size. | ||
104 | + * For loads, predicated lanes are zeroed instead of retaining | ||
105 | + * their previous values. | ||
32 | + */ | 106 | + */ |
33 | typedef struct IOMMUMemoryRegionClass { | 107 | +#define DO_VLDR_SG(OP, LDTYPE, ESIZE, TYPE, OFFTYPE, ADDRFN) \ |
34 | /* private */ | 108 | + void HELPER(mve_##OP)(CPUARMState *env, void *vd, void *vm, \ |
35 | struct DeviceClass parent_class; | 109 | + uint32_t base) \ |
36 | 110 | + { \ | |
37 | /* | 111 | + TYPE *d = vd; \ |
38 | - * Return a TLB entry that contains a given address. Flag should | 112 | + OFFTYPE *m = vm; \ |
39 | - * be the access permission of this translation operation. We can | 113 | + uint16_t mask = mve_element_mask(env); \ |
40 | - * set flag to IOMMU_NONE to mean that we don't need any | 114 | + uint16_t eci_mask = mve_eci_mask(env); \ |
41 | - * read/write permission checks, like, when for region replay. | 115 | + unsigned e; \ |
42 | + * Return a TLB entry that contains a given address. | 116 | + uint32_t addr; \ |
43 | + * | 117 | + for (e = 0; e < 16 / ESIZE; e++, mask >>= ESIZE, eci_mask >>= ESIZE) { \ |
44 | + * The IOMMUAccessFlags indicated via @flag are optional and may | 118 | + if (!(eci_mask & 1)) { \ |
45 | + * be specified as IOMMU_NONE to indicate that the caller needs | 119 | + continue; \ |
46 | + * the full translation information for both reads and writes. If | 120 | + } \ |
47 | + * the access flags are specified then the IOMMU implementation | 121 | + addr = ADDRFN(base, m[H##ESIZE(e)]); \ |
48 | + * may use this as an optimization, to stop doing a page table | 122 | + d[H##ESIZE(e)] = (mask & 1) ? \ |
49 | + * walk as soon as it knows that the requested permissions are not | 123 | + cpu_##LDTYPE##_data_ra(env, addr, GETPC()) : 0; \ |
50 | + * allowed. If IOMMU_NONE is passed then the IOMMU must do the | 124 | + } \ |
51 | + * full page table walk and report the permissions in the returned | 125 | + mve_advance_vpt(env); \ |
52 | + * IOMMUTLBEntry. (Note that this implies that an IOMMU may not | 126 | + } |
53 | + * return different mappings for reads and writes.) | 127 | + |
54 | + * | 128 | +/* We know here TYPE is unsigned so always the same as the offset type */ |
55 | + * The returned information remains valid while the caller is | 129 | +#define DO_VSTR_SG(OP, STTYPE, ESIZE, TYPE, ADDRFN) \ |
56 | + * holding the big QEMU lock or is inside an RCU critical section; | 130 | + void HELPER(mve_##OP)(CPUARMState *env, void *vd, void *vm, \ |
57 | + * if the caller wishes to cache the mapping beyond that it must | 131 | + uint32_t base) \ |
58 | + * register an IOMMU notifier so it can invalidate its cached | 132 | + { \ |
59 | + * information when the IOMMU mapping changes. | 133 | + TYPE *d = vd; \ |
60 | + * | 134 | + TYPE *m = vm; \ |
61 | + * @iommu: the IOMMUMemoryRegion | 135 | + uint16_t mask = mve_element_mask(env); \ |
62 | + * @hwaddr: address to be translated within the memory region | 136 | + unsigned e; \ |
63 | + * @flag: requested access permissions | 137 | + uint32_t addr; \ |
64 | */ | 138 | + for (e = 0; e < 16 / ESIZE; e++, mask >>= ESIZE) { \ |
65 | IOMMUTLBEntry (*translate)(IOMMUMemoryRegion *iommu, hwaddr addr, | 139 | + addr = ADDRFN(base, m[H##ESIZE(e)]); \ |
66 | IOMMUAccessFlags flag); | 140 | + if (mask & 1) { \ |
67 | - /* Returns minimum supported page size */ | 141 | + cpu_##STTYPE##_data_ra(env, addr, d[H##ESIZE(e)], GETPC()); \ |
68 | + /* Returns minimum supported page size in bytes. | 142 | + } \ |
69 | + * If this method is not provided then the minimum is assumed to | 143 | + } \ |
70 | + * be TARGET_PAGE_SIZE. | 144 | + mve_advance_vpt(env); \ |
71 | + * | 145 | + } |
72 | + * @iommu: the IOMMUMemoryRegion | 146 | + |
73 | + */ | 147 | +/* |
74 | uint64_t (*get_min_page_size)(IOMMUMemoryRegion *iommu); | 148 | + * 64-bit accesses are slightly different: they are done as two 32-bit |
75 | - /* Called when IOMMU Notifier flag changed */ | 149 | + * accesses, controlled by the predicate mask for the relevant beat, |
76 | + /* Called when IOMMU Notifier flag changes (ie when the set of | 150 | + * and with a single 32-bit offset in the first of the two Qm elements. |
77 | + * events which IOMMU users are requesting notification for changes). | 151 | + * Note that for QEMU our IMPDEF AIRCR.ENDIANNESS is always 0 (little). |
78 | + * Optional method -- need not be provided if the IOMMU does not | 152 | + */ |
79 | + * need to know exactly which events must be notified. | 153 | +#define DO_VLDR64_SG(OP, ADDRFN) \ |
80 | + * | 154 | + void HELPER(mve_##OP)(CPUARMState *env, void *vd, void *vm, \ |
81 | + * @iommu: the IOMMUMemoryRegion | 155 | + uint32_t base) \ |
82 | + * @old_flags: events which previously needed to be notified | 156 | + { \ |
83 | + * @new_flags: events which now need to be notified | 157 | + uint32_t *d = vd; \ |
84 | + */ | 158 | + uint32_t *m = vm; \ |
85 | void (*notify_flag_changed)(IOMMUMemoryRegion *iommu, | 159 | + uint16_t mask = mve_element_mask(env); \ |
86 | IOMMUNotifierFlag old_flags, | 160 | + uint16_t eci_mask = mve_eci_mask(env); \ |
87 | IOMMUNotifierFlag new_flags); | 161 | + unsigned e; \ |
88 | - /* Set this up to provide customized IOMMU replay function */ | 162 | + uint32_t addr; \ |
89 | + /* Called to handle memory_region_iommu_replay(). | 163 | + for (e = 0; e < 16 / 4; e++, mask >>= 4, eci_mask >>= 4) { \ |
90 | + * | 164 | + if (!(eci_mask & 1)) { \ |
91 | + * The default implementation of memory_region_iommu_replay() is to | 165 | + continue; \ |
92 | + * call the IOMMU translate method for every page in the address space | 166 | + } \ |
93 | + * with flag == IOMMU_NONE and then call the notifier if translate | 167 | + addr = ADDRFN(base, m[H4(e & ~1)]); \ |
94 | + * returns a valid mapping. If this method is implemented then it | 168 | + addr += 4 * (e & 1); \ |
95 | + * overrides the default behaviour, and must provide the full semantics | 169 | + d[H4(e)] = (mask & 1) ? cpu_ldl_data_ra(env, addr, GETPC()) : 0; \ |
96 | + * of memory_region_iommu_replay(), by calling @notifier for every | 170 | + } \ |
97 | + * translation present in the IOMMU. | 171 | + mve_advance_vpt(env); \ |
98 | + * | 172 | + } |
99 | + * Optional method -- an IOMMU only needs to provide this method | 173 | + |
100 | + * if the default is inefficient or produces undesirable side effects. | 174 | +#define DO_VSTR64_SG(OP, ADDRFN) \ |
101 | + * | 175 | + void HELPER(mve_##OP)(CPUARMState *env, void *vd, void *vm, \ |
102 | + * Note: this is not related to record-and-replay functionality. | 176 | + uint32_t base) \ |
103 | + */ | 177 | + { \ |
104 | void (*replay)(IOMMUMemoryRegion *iommu, IOMMUNotifier *notifier); | 178 | + uint32_t *d = vd; \ |
105 | 179 | + uint32_t *m = vm; \ | |
106 | - /* Get IOMMU misc attributes */ | 180 | + uint16_t mask = mve_element_mask(env); \ |
107 | - int (*get_attr)(IOMMUMemoryRegion *iommu, enum IOMMUMemoryRegionAttr, | 181 | + unsigned e; \ |
108 | + /* Get IOMMU misc attributes. This is an optional method that | 182 | + uint32_t addr; \ |
109 | + * can be used to allow users of the IOMMU to get implementation-specific | 183 | + for (e = 0; e < 16 / 4; e++, mask >>= 4) { \ |
110 | + * information. The IOMMU implements this method to handle calls | 184 | + addr = ADDRFN(base, m[H4(e & ~1)]); \ |
111 | + * by IOMMU users to memory_region_iommu_get_attr() by filling in | 185 | + addr += 4 * (e & 1); \ |
112 | + * the arbitrary data pointer for any IOMMUMemoryRegionAttr values that | 186 | + if (mask & 1) { \ |
113 | + * the IOMMU supports. If the method is unimplemented then | 187 | + cpu_stl_data_ra(env, addr, d[H4(e)], GETPC()); \ |
114 | + * memory_region_iommu_get_attr() will always return -EINVAL. | 188 | + } \ |
115 | + * | 189 | + } \ |
116 | + * @iommu: the IOMMUMemoryRegion | 190 | + mve_advance_vpt(env); \ |
117 | + * @attr: attribute being queried | 191 | + } |
118 | + * @data: memory to fill in with the attribute data | 192 | + |
119 | + * | 193 | +#define ADDR_ADD(BASE, OFFSET) ((BASE) + (OFFSET)) |
120 | + * Returns 0 on success, or a negative errno; in particular | 194 | +#define ADDR_ADD_OSH(BASE, OFFSET) ((BASE) + ((OFFSET) << 1)) |
121 | + * returns -EINVAL for unrecognized or unimplemented attribute types. | 195 | +#define ADDR_ADD_OSW(BASE, OFFSET) ((BASE) + ((OFFSET) << 2)) |
122 | + */ | 196 | +#define ADDR_ADD_OSD(BASE, OFFSET) ((BASE) + ((OFFSET) << 3)) |
123 | + int (*get_attr)(IOMMUMemoryRegion *iommu, enum IOMMUMemoryRegionAttr attr, | 197 | + |
124 | void *data); | 198 | +DO_VLDR_SG(vldrb_sg_sh, ldsb, 2, int16_t, uint16_t, ADDR_ADD) |
125 | } IOMMUMemoryRegionClass; | 199 | +DO_VLDR_SG(vldrb_sg_sw, ldsb, 4, int32_t, uint32_t, ADDR_ADD) |
126 | 200 | +DO_VLDR_SG(vldrh_sg_sw, ldsw, 4, int32_t, uint32_t, ADDR_ADD) | |
127 | @@ -XXX,XX +XXX,XX @@ static inline void memory_region_init_reservation(MemoryRegion *mr, | 201 | + |
128 | * An IOMMU region translates addresses and forwards accesses to a target | 202 | +DO_VLDR_SG(vldrb_sg_ub, ldub, 1, uint8_t, uint8_t, ADDR_ADD) |
129 | * memory region. | 203 | +DO_VLDR_SG(vldrb_sg_uh, ldub, 2, uint16_t, uint16_t, ADDR_ADD) |
130 | * | 204 | +DO_VLDR_SG(vldrb_sg_uw, ldub, 4, uint32_t, uint32_t, ADDR_ADD) |
131 | + * The IOMMU implementation must define a subclass of TYPE_IOMMU_MEMORY_REGION. | 205 | +DO_VLDR_SG(vldrh_sg_uh, lduw, 2, uint16_t, uint16_t, ADDR_ADD) |
132 | + * @_iommu_mr should be a pointer to enough memory for an instance of | 206 | +DO_VLDR_SG(vldrh_sg_uw, lduw, 4, uint32_t, uint32_t, ADDR_ADD) |
133 | + * that subclass, @instance_size is the size of that subclass, and | 207 | +DO_VLDR_SG(vldrw_sg_uw, ldl, 4, uint32_t, uint32_t, ADDR_ADD) |
134 | + * @mrtypename is its name. This function will initialize @_iommu_mr as an | 208 | +DO_VLDR64_SG(vldrd_sg_ud, ADDR_ADD) |
135 | + * instance of the subclass, and its methods will then be called to handle | 209 | + |
136 | + * accesses to the memory region. See the documentation of | 210 | +DO_VLDR_SG(vldrh_sg_os_sw, ldsw, 4, int32_t, uint32_t, ADDR_ADD_OSH) |
137 | + * #IOMMUMemoryRegionClass for further details. | 211 | +DO_VLDR_SG(vldrh_sg_os_uh, lduw, 2, uint16_t, uint16_t, ADDR_ADD_OSH) |
138 | + * | 212 | +DO_VLDR_SG(vldrh_sg_os_uw, lduw, 4, uint32_t, uint32_t, ADDR_ADD_OSH) |
139 | * @_iommu_mr: the #IOMMUMemoryRegion to be initialized | 213 | +DO_VLDR_SG(vldrw_sg_os_uw, ldl, 4, uint32_t, uint32_t, ADDR_ADD_OSW) |
140 | * @instance_size: the IOMMUMemoryRegion subclass instance size | 214 | +DO_VLDR64_SG(vldrd_sg_os_ud, ADDR_ADD_OSD) |
141 | * @mrtypename: the type name of the #IOMMUMemoryRegion | 215 | + |
142 | @@ -XXX,XX +XXX,XX @@ void memory_region_register_iommu_notifier(MemoryRegion *mr, | 216 | +DO_VSTR_SG(vstrb_sg_ub, stb, 1, uint8_t, ADDR_ADD) |
143 | * a notifier with the minimum page granularity returned by | 217 | +DO_VSTR_SG(vstrb_sg_uh, stb, 2, uint16_t, ADDR_ADD) |
144 | * mr->iommu_ops->get_page_size(). | 218 | +DO_VSTR_SG(vstrb_sg_uw, stb, 4, uint32_t, ADDR_ADD) |
145 | * | 219 | +DO_VSTR_SG(vstrh_sg_uh, stw, 2, uint16_t, ADDR_ADD) |
146 | + * Note: this is not related to record-and-replay functionality. | 220 | +DO_VSTR_SG(vstrh_sg_uw, stw, 4, uint32_t, ADDR_ADD) |
147 | + * | 221 | +DO_VSTR_SG(vstrw_sg_uw, stl, 4, uint32_t, ADDR_ADD) |
148 | * @iommu_mr: the memory region to observe | 222 | +DO_VSTR64_SG(vstrd_sg_ud, ADDR_ADD) |
149 | * @n: the notifier to which to replay iommu mappings | 223 | + |
150 | */ | 224 | +DO_VSTR_SG(vstrh_sg_os_uh, stw, 2, uint16_t, ADDR_ADD_OSH) |
151 | @@ -XXX,XX +XXX,XX @@ void memory_region_iommu_replay(IOMMUMemoryRegion *iommu_mr, IOMMUNotifier *n); | 225 | +DO_VSTR_SG(vstrh_sg_os_uw, stw, 4, uint32_t, ADDR_ADD_OSH) |
152 | * memory_region_iommu_replay_all: replay existing IOMMU translations | 226 | +DO_VSTR_SG(vstrw_sg_os_uw, stl, 4, uint32_t, ADDR_ADD_OSW) |
153 | * to all the notifiers registered. | 227 | +DO_VSTR64_SG(vstrd_sg_os_ud, ADDR_ADD_OSD) |
154 | * | 228 | + |
155 | + * Note: this is not related to record-and-replay functionality. | 229 | /* |
156 | + * | 230 | * The mergemask(D, R, M) macro performs the operation "*D = R" but |
157 | * @iommu_mr: the memory region to observe | 231 | * storing only the bytes which correspond to 1 bits in M, |
158 | */ | 232 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c |
159 | void memory_region_iommu_replay_all(IOMMUMemoryRegion *iommu_mr); | 233 | index XXXXXXX..XXXXXXX 100644 |
160 | @@ -XXX,XX +XXX,XX @@ void memory_region_unregister_iommu_notifier(MemoryRegion *mr, | 234 | --- a/target/arm/translate-mve.c |
161 | * memory_region_iommu_get_attr: return an IOMMU attr if get_attr() is | 235 | +++ b/target/arm/translate-mve.c |
162 | * defined on the IOMMU. | 236 | @@ -XXX,XX +XXX,XX @@ static inline int vidup_imm(DisasContext *s, int x) |
163 | * | 237 | #include "decode-mve.c.inc" |
164 | - * Returns 0 if succeded, error code otherwise. | 238 | |
165 | + * Returns 0 on success, or a negative errno otherwise. In particular, | 239 | typedef void MVEGenLdStFn(TCGv_ptr, TCGv_ptr, TCGv_i32); |
166 | + * -EINVAL indicates that the IOMMU does not support the requested | 240 | +typedef void MVEGenLdStSGFn(TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i32); |
167 | + * attribute. | 241 | typedef void MVEGenOneOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr); |
168 | * | 242 | typedef void MVEGenTwoOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_ptr); |
169 | * @iommu_mr: the memory region | 243 | typedef void MVEGenTwoOpScalarFn(TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i32); |
170 | * @attr: the requested attribute | 244 | @@ -XXX,XX +XXX,XX @@ DO_VLDST_WIDE_NARROW(VLDSTB_H, vldrb_sh, vldrb_uh, vstrb_h, MO_8) |
245 | DO_VLDST_WIDE_NARROW(VLDSTB_W, vldrb_sw, vldrb_uw, vstrb_w, MO_8) | ||
246 | DO_VLDST_WIDE_NARROW(VLDSTH_W, vldrh_sw, vldrh_uw, vstrh_w, MO_16) | ||
247 | |||
248 | +static bool do_ldst_sg(DisasContext *s, arg_vldst_sg *a, MVEGenLdStSGFn fn) | ||
249 | +{ | ||
250 | + TCGv_i32 addr; | ||
251 | + TCGv_ptr qd, qm; | ||
252 | + | ||
253 | + if (!dc_isar_feature(aa32_mve, s) || | ||
254 | + !mve_check_qreg_bank(s, a->qd | a->qm) || | ||
255 | + !fn || a->rn == 15) { | ||
256 | + /* Rn case is UNPREDICTABLE */ | ||
257 | + return false; | ||
258 | + } | ||
259 | + | ||
260 | + if (!mve_eci_check(s) || !vfp_access_check(s)) { | ||
261 | + return true; | ||
262 | + } | ||
263 | + | ||
264 | + addr = load_reg(s, a->rn); | ||
265 | + | ||
266 | + qd = mve_qreg_ptr(a->qd); | ||
267 | + qm = mve_qreg_ptr(a->qm); | ||
268 | + fn(cpu_env, qd, qm, addr); | ||
269 | + tcg_temp_free_ptr(qd); | ||
270 | + tcg_temp_free_ptr(qm); | ||
271 | + tcg_temp_free_i32(addr); | ||
272 | + mve_update_eci(s); | ||
273 | + return true; | ||
274 | +} | ||
275 | + | ||
276 | +/* | ||
277 | + * The naming scheme here is "vldrb_sg_sh == in-memory byte loads | ||
278 | + * signextended to halfword elements in register". _os_ indicates that | ||
279 | + * the offsets in Qm should be scaled by the element size. | ||
280 | + */ | ||
281 | +/* This macro is just to make the arrays more compact in these functions */ | ||
282 | +#define F(N) gen_helper_mve_##N | ||
283 | + | ||
284 | +/* VLDRB/VSTRB (ie msize 1) with OS=1 is UNPREDICTABLE; we UNDEF */ | ||
285 | +static bool trans_VLDR_S_sg(DisasContext *s, arg_vldst_sg *a) | ||
286 | +{ | ||
287 | + static MVEGenLdStSGFn * const fns[2][4][4] = { { | ||
288 | + { NULL, F(vldrb_sg_sh), F(vldrb_sg_sw), NULL }, | ||
289 | + { NULL, NULL, F(vldrh_sg_sw), NULL }, | ||
290 | + { NULL, NULL, NULL, NULL }, | ||
291 | + { NULL, NULL, NULL, NULL } | ||
292 | + }, { | ||
293 | + { NULL, NULL, NULL, NULL }, | ||
294 | + { NULL, NULL, F(vldrh_sg_os_sw), NULL }, | ||
295 | + { NULL, NULL, NULL, NULL }, | ||
296 | + { NULL, NULL, NULL, NULL } | ||
297 | + } | ||
298 | + }; | ||
299 | + if (a->qd == a->qm) { | ||
300 | + return false; /* UNPREDICTABLE */ | ||
301 | + } | ||
302 | + return do_ldst_sg(s, a, fns[a->os][a->msize][a->size]); | ||
303 | +} | ||
304 | + | ||
305 | +static bool trans_VLDR_U_sg(DisasContext *s, arg_vldst_sg *a) | ||
306 | +{ | ||
307 | + static MVEGenLdStSGFn * const fns[2][4][4] = { { | ||
308 | + { F(vldrb_sg_ub), F(vldrb_sg_uh), F(vldrb_sg_uw), NULL }, | ||
309 | + { NULL, F(vldrh_sg_uh), F(vldrh_sg_uw), NULL }, | ||
310 | + { NULL, NULL, F(vldrw_sg_uw), NULL }, | ||
311 | + { NULL, NULL, NULL, F(vldrd_sg_ud) } | ||
312 | + }, { | ||
313 | + { NULL, NULL, NULL, NULL }, | ||
314 | + { NULL, F(vldrh_sg_os_uh), F(vldrh_sg_os_uw), NULL }, | ||
315 | + { NULL, NULL, F(vldrw_sg_os_uw), NULL }, | ||
316 | + { NULL, NULL, NULL, F(vldrd_sg_os_ud) } | ||
317 | + } | ||
318 | + }; | ||
319 | + if (a->qd == a->qm) { | ||
320 | + return false; /* UNPREDICTABLE */ | ||
321 | + } | ||
322 | + return do_ldst_sg(s, a, fns[a->os][a->msize][a->size]); | ||
323 | +} | ||
324 | + | ||
325 | +static bool trans_VSTR_sg(DisasContext *s, arg_vldst_sg *a) | ||
326 | +{ | ||
327 | + static MVEGenLdStSGFn * const fns[2][4][4] = { { | ||
328 | + { F(vstrb_sg_ub), F(vstrb_sg_uh), F(vstrb_sg_uw), NULL }, | ||
329 | + { NULL, F(vstrh_sg_uh), F(vstrh_sg_uw), NULL }, | ||
330 | + { NULL, NULL, F(vstrw_sg_uw), NULL }, | ||
331 | + { NULL, NULL, NULL, F(vstrd_sg_ud) } | ||
332 | + }, { | ||
333 | + { NULL, NULL, NULL, NULL }, | ||
334 | + { NULL, F(vstrh_sg_os_uh), F(vstrh_sg_os_uw), NULL }, | ||
335 | + { NULL, NULL, F(vstrw_sg_os_uw), NULL }, | ||
336 | + { NULL, NULL, NULL, F(vstrd_sg_os_ud) } | ||
337 | + } | ||
338 | + }; | ||
339 | + return do_ldst_sg(s, a, fns[a->os][a->msize][a->size]); | ||
340 | +} | ||
341 | + | ||
342 | +#undef F | ||
343 | + | ||
344 | static bool trans_VDUP(DisasContext *s, arg_VDUP *a) | ||
345 | { | ||
346 | TCGv_ptr qd; | ||
171 | -- | 347 | -- |
172 | 2.17.1 | 348 | 2.20.1 |
173 | 349 | ||
174 | 350 | diff view generated by jsdifflib |
1 | The FRECPX instructions should (like most other floating point operations) | 1 | Implement the MVE VLDR/VSTR insns which do scatter-gather using base |
---|---|---|---|
2 | honour the FPCR.FZ bit which specifies whether input denormals should | 2 | addresses from Qm plus or minus an immediate offset (possibly with |
3 | be flushed to zero (or FZ16 for the half-precision version). | 3 | writeback). Note that writeback is not predicated but it does have |
4 | We forgot to implement this, which doesn't affect the results (since | 4 | to honour ECI state, so we have to add an eci_mask check to the |
5 | the calculation doesn't actually care about the mantissa bits) but did | 5 | VSTR_SG macros (the VLDR_SG macros already needed this to be able |
6 | mean we were failing to set the FPSR.IDC bit. | 6 | to distinguish "skip beat" from "set predicated element to 0"). |
7 | 7 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Message-id: 20180521172712.19930-1-peter.maydell@linaro.org | ||
11 | --- | 10 | --- |
12 | target/arm/helper-a64.c | 6 ++++++ | 11 | target/arm/helper-mve.h | 5 +++ |
13 | 1 file changed, 6 insertions(+) | 12 | target/arm/mve.decode | 10 +++++ |
13 | target/arm/mve_helper.c | 91 ++++++++++++++++++++++++-------------- | ||
14 | target/arm/translate-mve.c | 72 ++++++++++++++++++++++++++++++ | ||
15 | 4 files changed, 146 insertions(+), 32 deletions(-) | ||
14 | 16 | ||
15 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | 17 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h |
16 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper-a64.c | 19 | --- a/target/arm/helper-mve.h |
18 | +++ b/target/arm/helper-a64.c | 20 | +++ b/target/arm/helper-mve.h |
19 | @@ -XXX,XX +XXX,XX @@ float16 HELPER(frecpx_f16)(float16 a, void *fpstp) | 21 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vstrh_sg_os_uw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
20 | return nan; | 22 | DEF_HELPER_FLAGS_4(mve_vstrw_sg_os_uw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
23 | DEF_HELPER_FLAGS_4(mve_vstrd_sg_os_ud, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
24 | |||
25 | +DEF_HELPER_FLAGS_4(mve_vldrw_sg_wb_uw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
26 | +DEF_HELPER_FLAGS_4(mve_vldrd_sg_wb_ud, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
27 | +DEF_HELPER_FLAGS_4(mve_vstrw_sg_wb_uw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
28 | +DEF_HELPER_FLAGS_4(mve_vstrd_sg_wb_ud, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
29 | + | ||
30 | DEF_HELPER_FLAGS_3(mve_vdup, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
31 | |||
32 | DEF_HELPER_FLAGS_4(mve_vidupb, TCG_CALL_NO_WG, i32, env, ptr, i32, i32) | ||
33 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/arm/mve.decode | ||
36 | +++ b/target/arm/mve.decode | ||
37 | @@ -XXX,XX +XXX,XX @@ | ||
38 | &vmaxv qm rda size | ||
39 | &vabav qn qm rda size | ||
40 | &vldst_sg qd qm rn size msize os | ||
41 | +&vldst_sg_imm qd qm a w imm | ||
42 | |||
43 | # scatter-gather memory size is in bits 6:4 | ||
44 | %sg_msize 6:1 4:1 | ||
45 | @@ -XXX,XX +XXX,XX @@ | ||
46 | @vldst_sg .... .... .... rn:4 .... ... size:2 ... ... os:1 &vldst_sg \ | ||
47 | qd=%qd qm=%qm msize=%sg_msize | ||
48 | |||
49 | +# Qm is in the fields usually labeled Qn | ||
50 | +@vldst_sg_imm .... .... a:1 . w:1 . .... .... .... . imm:7 &vldst_sg_imm \ | ||
51 | + qd=%qd qm=%qn | ||
52 | + | ||
53 | @1op .... .... .... size:2 .. .... .... .... .... &1op qd=%qd qm=%qm | ||
54 | @1op_nosz .... .... .... .... .... .... .... .... &1op qd=%qd qm=%qm size=0 | ||
55 | @2op .... .... .. size:2 .... .... .... .... .... &2op qd=%qd qm=%qm qn=%qn | ||
56 | @@ -XXX,XX +XXX,XX @@ VLDR_S_sg 111 0 1100 1 . 01 .... ... 0 111 . .... .... @vldst_sg | ||
57 | VLDR_U_sg 111 1 1100 1 . 01 .... ... 0 111 . .... .... @vldst_sg | ||
58 | VSTR_sg 111 0 1100 1 . 00 .... ... 0 111 . .... .... @vldst_sg | ||
59 | |||
60 | +VLDRW_sg_imm 111 1 1101 ... 1 ... 0 ... 1 1110 .... .... @vldst_sg_imm | ||
61 | +VLDRD_sg_imm 111 1 1101 ... 1 ... 0 ... 1 1111 .... .... @vldst_sg_imm | ||
62 | +VSTRW_sg_imm 111 1 1101 ... 0 ... 0 ... 1 1110 .... .... @vldst_sg_imm | ||
63 | +VSTRD_sg_imm 111 1 1101 ... 0 ... 0 ... 1 1111 .... .... @vldst_sg_imm | ||
64 | + | ||
65 | # Moves between 2 32-bit vector lanes and 2 general purpose registers | ||
66 | VMOV_to_2gp 1110 1100 0 . 00 rt2:4 ... 0 1111 000 idx:1 rt:4 qd=%qd | ||
67 | VMOV_from_2gp 1110 1100 0 . 01 rt2:4 ... 0 1111 000 idx:1 rt:4 qd=%qd | ||
68 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/target/arm/mve_helper.c | ||
71 | +++ b/target/arm/mve_helper.c | ||
72 | @@ -XXX,XX +XXX,XX @@ DO_VSTR(vstrh_w, 2, stw, 4, int32_t) | ||
73 | * For loads, predicated lanes are zeroed instead of retaining | ||
74 | * their previous values. | ||
75 | */ | ||
76 | -#define DO_VLDR_SG(OP, LDTYPE, ESIZE, TYPE, OFFTYPE, ADDRFN) \ | ||
77 | +#define DO_VLDR_SG(OP, LDTYPE, ESIZE, TYPE, OFFTYPE, ADDRFN, WB) \ | ||
78 | void HELPER(mve_##OP)(CPUARMState *env, void *vd, void *vm, \ | ||
79 | uint32_t base) \ | ||
80 | { \ | ||
81 | @@ -XXX,XX +XXX,XX @@ DO_VSTR(vstrh_w, 2, stw, 4, int32_t) | ||
82 | addr = ADDRFN(base, m[H##ESIZE(e)]); \ | ||
83 | d[H##ESIZE(e)] = (mask & 1) ? \ | ||
84 | cpu_##LDTYPE##_data_ra(env, addr, GETPC()) : 0; \ | ||
85 | + if (WB) { \ | ||
86 | + m[H##ESIZE(e)] = addr; \ | ||
87 | + } \ | ||
88 | } \ | ||
89 | mve_advance_vpt(env); \ | ||
21 | } | 90 | } |
22 | 91 | ||
23 | + a = float16_squash_input_denormal(a, fpst); | 92 | /* We know here TYPE is unsigned so always the same as the offset type */ |
24 | + | 93 | -#define DO_VSTR_SG(OP, STTYPE, ESIZE, TYPE, ADDRFN) \ |
25 | val16 = float16_val(a); | 94 | +#define DO_VSTR_SG(OP, STTYPE, ESIZE, TYPE, ADDRFN, WB) \ |
26 | sbit = 0x8000 & val16; | 95 | void HELPER(mve_##OP)(CPUARMState *env, void *vd, void *vm, \ |
27 | exp = extract32(val16, 10, 5); | 96 | uint32_t base) \ |
28 | @@ -XXX,XX +XXX,XX @@ float32 HELPER(frecpx_f32)(float32 a, void *fpstp) | 97 | { \ |
29 | return nan; | 98 | TYPE *d = vd; \ |
99 | TYPE *m = vm; \ | ||
100 | uint16_t mask = mve_element_mask(env); \ | ||
101 | + uint16_t eci_mask = mve_eci_mask(env); \ | ||
102 | unsigned e; \ | ||
103 | uint32_t addr; \ | ||
104 | - for (e = 0; e < 16 / ESIZE; e++, mask >>= ESIZE) { \ | ||
105 | + for (e = 0; e < 16 / ESIZE; e++, mask >>= ESIZE, eci_mask >>= ESIZE) { \ | ||
106 | + if (!(eci_mask & 1)) { \ | ||
107 | + continue; \ | ||
108 | + } \ | ||
109 | addr = ADDRFN(base, m[H##ESIZE(e)]); \ | ||
110 | if (mask & 1) { \ | ||
111 | cpu_##STTYPE##_data_ra(env, addr, d[H##ESIZE(e)], GETPC()); \ | ||
112 | } \ | ||
113 | + if (WB) { \ | ||
114 | + m[H##ESIZE(e)] = addr; \ | ||
115 | + } \ | ||
116 | } \ | ||
117 | mve_advance_vpt(env); \ | ||
30 | } | 118 | } |
31 | 119 | @@ -XXX,XX +XXX,XX @@ DO_VSTR(vstrh_w, 2, stw, 4, int32_t) | |
32 | + a = float32_squash_input_denormal(a, fpst); | 120 | * accesses, controlled by the predicate mask for the relevant beat, |
33 | + | 121 | * and with a single 32-bit offset in the first of the two Qm elements. |
34 | val32 = float32_val(a); | 122 | * Note that for QEMU our IMPDEF AIRCR.ENDIANNESS is always 0 (little). |
35 | sbit = 0x80000000ULL & val32; | 123 | + * Address writeback happens on the odd beats and updates the address |
36 | exp = extract32(val32, 23, 8); | 124 | + * stored in the even-beat element. |
37 | @@ -XXX,XX +XXX,XX @@ float64 HELPER(frecpx_f64)(float64 a, void *fpstp) | 125 | */ |
38 | return nan; | 126 | -#define DO_VLDR64_SG(OP, ADDRFN) \ |
127 | +#define DO_VLDR64_SG(OP, ADDRFN, WB) \ | ||
128 | void HELPER(mve_##OP)(CPUARMState *env, void *vd, void *vm, \ | ||
129 | uint32_t base) \ | ||
130 | { \ | ||
131 | @@ -XXX,XX +XXX,XX @@ DO_VSTR(vstrh_w, 2, stw, 4, int32_t) | ||
132 | addr = ADDRFN(base, m[H4(e & ~1)]); \ | ||
133 | addr += 4 * (e & 1); \ | ||
134 | d[H4(e)] = (mask & 1) ? cpu_ldl_data_ra(env, addr, GETPC()) : 0; \ | ||
135 | + if (WB && (e & 1)) { \ | ||
136 | + m[H4(e & ~1)] = addr - 4; \ | ||
137 | + } \ | ||
138 | } \ | ||
139 | mve_advance_vpt(env); \ | ||
39 | } | 140 | } |
40 | 141 | ||
41 | + a = float64_squash_input_denormal(a, fpst); | 142 | -#define DO_VSTR64_SG(OP, ADDRFN) \ |
42 | + | 143 | +#define DO_VSTR64_SG(OP, ADDRFN, WB) \ |
43 | val64 = float64_val(a); | 144 | void HELPER(mve_##OP)(CPUARMState *env, void *vd, void *vm, \ |
44 | sbit = 0x8000000000000000ULL & val64; | 145 | uint32_t base) \ |
45 | exp = extract64(float64_val(a), 52, 11); | 146 | { \ |
147 | uint32_t *d = vd; \ | ||
148 | uint32_t *m = vm; \ | ||
149 | uint16_t mask = mve_element_mask(env); \ | ||
150 | + uint16_t eci_mask = mve_eci_mask(env); \ | ||
151 | unsigned e; \ | ||
152 | uint32_t addr; \ | ||
153 | - for (e = 0; e < 16 / 4; e++, mask >>= 4) { \ | ||
154 | + for (e = 0; e < 16 / 4; e++, mask >>= 4, eci_mask >>= 4) { \ | ||
155 | + if (!(eci_mask & 1)) { \ | ||
156 | + continue; \ | ||
157 | + } \ | ||
158 | addr = ADDRFN(base, m[H4(e & ~1)]); \ | ||
159 | addr += 4 * (e & 1); \ | ||
160 | if (mask & 1) { \ | ||
161 | cpu_stl_data_ra(env, addr, d[H4(e)], GETPC()); \ | ||
162 | } \ | ||
163 | + if (WB && (e & 1)) { \ | ||
164 | + m[H4(e & ~1)] = addr - 4; \ | ||
165 | + } \ | ||
166 | } \ | ||
167 | mve_advance_vpt(env); \ | ||
168 | } | ||
169 | @@ -XXX,XX +XXX,XX @@ DO_VSTR(vstrh_w, 2, stw, 4, int32_t) | ||
170 | #define ADDR_ADD_OSW(BASE, OFFSET) ((BASE) + ((OFFSET) << 2)) | ||
171 | #define ADDR_ADD_OSD(BASE, OFFSET) ((BASE) + ((OFFSET) << 3)) | ||
172 | |||
173 | -DO_VLDR_SG(vldrb_sg_sh, ldsb, 2, int16_t, uint16_t, ADDR_ADD) | ||
174 | -DO_VLDR_SG(vldrb_sg_sw, ldsb, 4, int32_t, uint32_t, ADDR_ADD) | ||
175 | -DO_VLDR_SG(vldrh_sg_sw, ldsw, 4, int32_t, uint32_t, ADDR_ADD) | ||
176 | +DO_VLDR_SG(vldrb_sg_sh, ldsb, 2, int16_t, uint16_t, ADDR_ADD, false) | ||
177 | +DO_VLDR_SG(vldrb_sg_sw, ldsb, 4, int32_t, uint32_t, ADDR_ADD, false) | ||
178 | +DO_VLDR_SG(vldrh_sg_sw, ldsw, 4, int32_t, uint32_t, ADDR_ADD, false) | ||
179 | |||
180 | -DO_VLDR_SG(vldrb_sg_ub, ldub, 1, uint8_t, uint8_t, ADDR_ADD) | ||
181 | -DO_VLDR_SG(vldrb_sg_uh, ldub, 2, uint16_t, uint16_t, ADDR_ADD) | ||
182 | -DO_VLDR_SG(vldrb_sg_uw, ldub, 4, uint32_t, uint32_t, ADDR_ADD) | ||
183 | -DO_VLDR_SG(vldrh_sg_uh, lduw, 2, uint16_t, uint16_t, ADDR_ADD) | ||
184 | -DO_VLDR_SG(vldrh_sg_uw, lduw, 4, uint32_t, uint32_t, ADDR_ADD) | ||
185 | -DO_VLDR_SG(vldrw_sg_uw, ldl, 4, uint32_t, uint32_t, ADDR_ADD) | ||
186 | -DO_VLDR64_SG(vldrd_sg_ud, ADDR_ADD) | ||
187 | +DO_VLDR_SG(vldrb_sg_ub, ldub, 1, uint8_t, uint8_t, ADDR_ADD, false) | ||
188 | +DO_VLDR_SG(vldrb_sg_uh, ldub, 2, uint16_t, uint16_t, ADDR_ADD, false) | ||
189 | +DO_VLDR_SG(vldrb_sg_uw, ldub, 4, uint32_t, uint32_t, ADDR_ADD, false) | ||
190 | +DO_VLDR_SG(vldrh_sg_uh, lduw, 2, uint16_t, uint16_t, ADDR_ADD, false) | ||
191 | +DO_VLDR_SG(vldrh_sg_uw, lduw, 4, uint32_t, uint32_t, ADDR_ADD, false) | ||
192 | +DO_VLDR_SG(vldrw_sg_uw, ldl, 4, uint32_t, uint32_t, ADDR_ADD, false) | ||
193 | +DO_VLDR64_SG(vldrd_sg_ud, ADDR_ADD, false) | ||
194 | |||
195 | -DO_VLDR_SG(vldrh_sg_os_sw, ldsw, 4, int32_t, uint32_t, ADDR_ADD_OSH) | ||
196 | -DO_VLDR_SG(vldrh_sg_os_uh, lduw, 2, uint16_t, uint16_t, ADDR_ADD_OSH) | ||
197 | -DO_VLDR_SG(vldrh_sg_os_uw, lduw, 4, uint32_t, uint32_t, ADDR_ADD_OSH) | ||
198 | -DO_VLDR_SG(vldrw_sg_os_uw, ldl, 4, uint32_t, uint32_t, ADDR_ADD_OSW) | ||
199 | -DO_VLDR64_SG(vldrd_sg_os_ud, ADDR_ADD_OSD) | ||
200 | +DO_VLDR_SG(vldrh_sg_os_sw, ldsw, 4, int32_t, uint32_t, ADDR_ADD_OSH, false) | ||
201 | +DO_VLDR_SG(vldrh_sg_os_uh, lduw, 2, uint16_t, uint16_t, ADDR_ADD_OSH, false) | ||
202 | +DO_VLDR_SG(vldrh_sg_os_uw, lduw, 4, uint32_t, uint32_t, ADDR_ADD_OSH, false) | ||
203 | +DO_VLDR_SG(vldrw_sg_os_uw, ldl, 4, uint32_t, uint32_t, ADDR_ADD_OSW, false) | ||
204 | +DO_VLDR64_SG(vldrd_sg_os_ud, ADDR_ADD_OSD, false) | ||
205 | |||
206 | -DO_VSTR_SG(vstrb_sg_ub, stb, 1, uint8_t, ADDR_ADD) | ||
207 | -DO_VSTR_SG(vstrb_sg_uh, stb, 2, uint16_t, ADDR_ADD) | ||
208 | -DO_VSTR_SG(vstrb_sg_uw, stb, 4, uint32_t, ADDR_ADD) | ||
209 | -DO_VSTR_SG(vstrh_sg_uh, stw, 2, uint16_t, ADDR_ADD) | ||
210 | -DO_VSTR_SG(vstrh_sg_uw, stw, 4, uint32_t, ADDR_ADD) | ||
211 | -DO_VSTR_SG(vstrw_sg_uw, stl, 4, uint32_t, ADDR_ADD) | ||
212 | -DO_VSTR64_SG(vstrd_sg_ud, ADDR_ADD) | ||
213 | +DO_VSTR_SG(vstrb_sg_ub, stb, 1, uint8_t, ADDR_ADD, false) | ||
214 | +DO_VSTR_SG(vstrb_sg_uh, stb, 2, uint16_t, ADDR_ADD, false) | ||
215 | +DO_VSTR_SG(vstrb_sg_uw, stb, 4, uint32_t, ADDR_ADD, false) | ||
216 | +DO_VSTR_SG(vstrh_sg_uh, stw, 2, uint16_t, ADDR_ADD, false) | ||
217 | +DO_VSTR_SG(vstrh_sg_uw, stw, 4, uint32_t, ADDR_ADD, false) | ||
218 | +DO_VSTR_SG(vstrw_sg_uw, stl, 4, uint32_t, ADDR_ADD, false) | ||
219 | +DO_VSTR64_SG(vstrd_sg_ud, ADDR_ADD, false) | ||
220 | |||
221 | -DO_VSTR_SG(vstrh_sg_os_uh, stw, 2, uint16_t, ADDR_ADD_OSH) | ||
222 | -DO_VSTR_SG(vstrh_sg_os_uw, stw, 4, uint32_t, ADDR_ADD_OSH) | ||
223 | -DO_VSTR_SG(vstrw_sg_os_uw, stl, 4, uint32_t, ADDR_ADD_OSW) | ||
224 | -DO_VSTR64_SG(vstrd_sg_os_ud, ADDR_ADD_OSD) | ||
225 | +DO_VSTR_SG(vstrh_sg_os_uh, stw, 2, uint16_t, ADDR_ADD_OSH, false) | ||
226 | +DO_VSTR_SG(vstrh_sg_os_uw, stw, 4, uint32_t, ADDR_ADD_OSH, false) | ||
227 | +DO_VSTR_SG(vstrw_sg_os_uw, stl, 4, uint32_t, ADDR_ADD_OSW, false) | ||
228 | +DO_VSTR64_SG(vstrd_sg_os_ud, ADDR_ADD_OSD, false) | ||
229 | + | ||
230 | +DO_VLDR_SG(vldrw_sg_wb_uw, ldl, 4, uint32_t, uint32_t, ADDR_ADD, true) | ||
231 | +DO_VLDR64_SG(vldrd_sg_wb_ud, ADDR_ADD, true) | ||
232 | +DO_VSTR_SG(vstrw_sg_wb_uw, stl, 4, uint32_t, ADDR_ADD, true) | ||
233 | +DO_VSTR64_SG(vstrd_sg_wb_ud, ADDR_ADD, true) | ||
234 | |||
235 | /* | ||
236 | * The mergemask(D, R, M) macro performs the operation "*D = R" but | ||
237 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
238 | index XXXXXXX..XXXXXXX 100644 | ||
239 | --- a/target/arm/translate-mve.c | ||
240 | +++ b/target/arm/translate-mve.c | ||
241 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSTR_sg(DisasContext *s, arg_vldst_sg *a) | ||
242 | |||
243 | #undef F | ||
244 | |||
245 | +static bool do_ldst_sg_imm(DisasContext *s, arg_vldst_sg_imm *a, | ||
246 | + MVEGenLdStSGFn *fn, unsigned msize) | ||
247 | +{ | ||
248 | + uint32_t offset; | ||
249 | + TCGv_ptr qd, qm; | ||
250 | + | ||
251 | + if (!dc_isar_feature(aa32_mve, s) || | ||
252 | + !mve_check_qreg_bank(s, a->qd | a->qm) || | ||
253 | + !fn) { | ||
254 | + return false; | ||
255 | + } | ||
256 | + | ||
257 | + if (!mve_eci_check(s) || !vfp_access_check(s)) { | ||
258 | + return true; | ||
259 | + } | ||
260 | + | ||
261 | + offset = a->imm << msize; | ||
262 | + if (!a->a) { | ||
263 | + offset = -offset; | ||
264 | + } | ||
265 | + | ||
266 | + qd = mve_qreg_ptr(a->qd); | ||
267 | + qm = mve_qreg_ptr(a->qm); | ||
268 | + fn(cpu_env, qd, qm, tcg_constant_i32(offset)); | ||
269 | + tcg_temp_free_ptr(qd); | ||
270 | + tcg_temp_free_ptr(qm); | ||
271 | + mve_update_eci(s); | ||
272 | + return true; | ||
273 | +} | ||
274 | + | ||
275 | +static bool trans_VLDRW_sg_imm(DisasContext *s, arg_vldst_sg_imm *a) | ||
276 | +{ | ||
277 | + static MVEGenLdStSGFn * const fns[] = { | ||
278 | + gen_helper_mve_vldrw_sg_uw, | ||
279 | + gen_helper_mve_vldrw_sg_wb_uw, | ||
280 | + }; | ||
281 | + if (a->qd == a->qm) { | ||
282 | + return false; /* UNPREDICTABLE */ | ||
283 | + } | ||
284 | + return do_ldst_sg_imm(s, a, fns[a->w], MO_32); | ||
285 | +} | ||
286 | + | ||
287 | +static bool trans_VLDRD_sg_imm(DisasContext *s, arg_vldst_sg_imm *a) | ||
288 | +{ | ||
289 | + static MVEGenLdStSGFn * const fns[] = { | ||
290 | + gen_helper_mve_vldrd_sg_ud, | ||
291 | + gen_helper_mve_vldrd_sg_wb_ud, | ||
292 | + }; | ||
293 | + if (a->qd == a->qm) { | ||
294 | + return false; /* UNPREDICTABLE */ | ||
295 | + } | ||
296 | + return do_ldst_sg_imm(s, a, fns[a->w], MO_64); | ||
297 | +} | ||
298 | + | ||
299 | +static bool trans_VSTRW_sg_imm(DisasContext *s, arg_vldst_sg_imm *a) | ||
300 | +{ | ||
301 | + static MVEGenLdStSGFn * const fns[] = { | ||
302 | + gen_helper_mve_vstrw_sg_uw, | ||
303 | + gen_helper_mve_vstrw_sg_wb_uw, | ||
304 | + }; | ||
305 | + return do_ldst_sg_imm(s, a, fns[a->w], MO_32); | ||
306 | +} | ||
307 | + | ||
308 | +static bool trans_VSTRD_sg_imm(DisasContext *s, arg_vldst_sg_imm *a) | ||
309 | +{ | ||
310 | + static MVEGenLdStSGFn * const fns[] = { | ||
311 | + gen_helper_mve_vstrd_sg_ud, | ||
312 | + gen_helper_mve_vstrd_sg_wb_ud, | ||
313 | + }; | ||
314 | + return do_ldst_sg_imm(s, a, fns[a->w], MO_64); | ||
315 | +} | ||
316 | + | ||
317 | static bool trans_VDUP(DisasContext *s, arg_VDUP *a) | ||
318 | { | ||
319 | TCGv_ptr qd; | ||
46 | -- | 320 | -- |
47 | 2.17.1 | 321 | 2.20.1 |
48 | 322 | ||
49 | 323 | diff view generated by jsdifflib |
1 | Add entries to MAINTAINERS to cover the newer MPS2 boards and | 1 | Implement the MVE interleaving load/store functions VLD2, VLD4, VST2 |
---|---|---|---|
2 | the new devices they use. | 2 | and VST4. VLD2 loads 16 bytes of data from memory and writes to 2 |
3 | consecutive Qregs; VLD4 loads 16 bytes of data from memory and writes | ||
4 | to 4 consecutive Qregs. The 'pattern' field in the encoding | ||
5 | determines the offset into memory which is accessed and also which | ||
6 | elements in the Qregs are written to. (The intention is that a | ||
7 | sequence of four consecutive VLD4 with different pattern values | ||
8 | performs a complete de-interleaving load of 64 bytes into all | ||
9 | elements of the 4 Qregs.) VST2 and VST4 do the same, but for stores. | ||
3 | 10 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Message-id: 20180518153157.14899-1-peter.maydell@linaro.org | 12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | --- | 13 | --- |
7 | MAINTAINERS | 9 +++++++-- | 14 | target/arm/helper-mve.h | 48 ++++++ |
8 | 1 file changed, 7 insertions(+), 2 deletions(-) | 15 | target/arm/mve.decode | 11 ++ |
16 | target/arm/mve_helper.c | 342 +++++++++++++++++++++++++++++++++++++ | ||
17 | target/arm/translate-mve.c | 94 ++++++++++ | ||
18 | 4 files changed, 495 insertions(+) | ||
9 | 19 | ||
10 | diff --git a/MAINTAINERS b/MAINTAINERS | 20 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h |
11 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/MAINTAINERS | 22 | --- a/target/arm/helper-mve.h |
13 | +++ b/MAINTAINERS | 23 | +++ b/target/arm/helper-mve.h |
14 | @@ -XXX,XX +XXX,XX @@ F: hw/timer/cmsdk-apb-timer.c | 24 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vldrd_sg_wb_ud, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
15 | F: include/hw/timer/cmsdk-apb-timer.h | 25 | DEF_HELPER_FLAGS_4(mve_vstrw_sg_wb_uw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
16 | F: hw/char/cmsdk-apb-uart.c | 26 | DEF_HELPER_FLAGS_4(mve_vstrd_sg_wb_ud, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
17 | F: include/hw/char/cmsdk-apb-uart.h | 27 | |
18 | +F: hw/misc/tz-ppc.c | 28 | +DEF_HELPER_FLAGS_3(mve_vld20b, TCG_CALL_NO_WG, void, env, i32, i32) |
19 | +F: include/hw/misc/tz-ppc.h | 29 | +DEF_HELPER_FLAGS_3(mve_vld20h, TCG_CALL_NO_WG, void, env, i32, i32) |
20 | 30 | +DEF_HELPER_FLAGS_3(mve_vld20w, TCG_CALL_NO_WG, void, env, i32, i32) | |
21 | ARM cores | 31 | + |
22 | M: Peter Maydell <peter.maydell@linaro.org> | 32 | +DEF_HELPER_FLAGS_3(mve_vld21b, TCG_CALL_NO_WG, void, env, i32, i32) |
23 | @@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org> | 33 | +DEF_HELPER_FLAGS_3(mve_vld21h, TCG_CALL_NO_WG, void, env, i32, i32) |
24 | L: qemu-arm@nongnu.org | 34 | +DEF_HELPER_FLAGS_3(mve_vld21w, TCG_CALL_NO_WG, void, env, i32, i32) |
25 | S: Maintained | 35 | + |
26 | F: hw/arm/mps2.c | 36 | +DEF_HELPER_FLAGS_3(mve_vld40b, TCG_CALL_NO_WG, void, env, i32, i32) |
27 | -F: hw/misc/mps2-scc.c | 37 | +DEF_HELPER_FLAGS_3(mve_vld40h, TCG_CALL_NO_WG, void, env, i32, i32) |
28 | -F: include/hw/misc/mps2-scc.h | 38 | +DEF_HELPER_FLAGS_3(mve_vld40w, TCG_CALL_NO_WG, void, env, i32, i32) |
29 | +F: hw/arm/mps2-tz.c | 39 | + |
30 | +F: hw/misc/mps2-*.c | 40 | +DEF_HELPER_FLAGS_3(mve_vld41b, TCG_CALL_NO_WG, void, env, i32, i32) |
31 | +F: include/hw/misc/mps2-*.h | 41 | +DEF_HELPER_FLAGS_3(mve_vld41h, TCG_CALL_NO_WG, void, env, i32, i32) |
32 | +F: hw/arm/iotkit.c | 42 | +DEF_HELPER_FLAGS_3(mve_vld41w, TCG_CALL_NO_WG, void, env, i32, i32) |
33 | +F: include/hw/arm/iotkit.h | 43 | + |
34 | 44 | +DEF_HELPER_FLAGS_3(mve_vld42b, TCG_CALL_NO_WG, void, env, i32, i32) | |
35 | Musicpal | 45 | +DEF_HELPER_FLAGS_3(mve_vld42h, TCG_CALL_NO_WG, void, env, i32, i32) |
36 | M: Jan Kiszka <jan.kiszka@web.de> | 46 | +DEF_HELPER_FLAGS_3(mve_vld42w, TCG_CALL_NO_WG, void, env, i32, i32) |
47 | + | ||
48 | +DEF_HELPER_FLAGS_3(mve_vld43b, TCG_CALL_NO_WG, void, env, i32, i32) | ||
49 | +DEF_HELPER_FLAGS_3(mve_vld43h, TCG_CALL_NO_WG, void, env, i32, i32) | ||
50 | +DEF_HELPER_FLAGS_3(mve_vld43w, TCG_CALL_NO_WG, void, env, i32, i32) | ||
51 | + | ||
52 | +DEF_HELPER_FLAGS_3(mve_vst20b, TCG_CALL_NO_WG, void, env, i32, i32) | ||
53 | +DEF_HELPER_FLAGS_3(mve_vst20h, TCG_CALL_NO_WG, void, env, i32, i32) | ||
54 | +DEF_HELPER_FLAGS_3(mve_vst20w, TCG_CALL_NO_WG, void, env, i32, i32) | ||
55 | + | ||
56 | +DEF_HELPER_FLAGS_3(mve_vst21b, TCG_CALL_NO_WG, void, env, i32, i32) | ||
57 | +DEF_HELPER_FLAGS_3(mve_vst21h, TCG_CALL_NO_WG, void, env, i32, i32) | ||
58 | +DEF_HELPER_FLAGS_3(mve_vst21w, TCG_CALL_NO_WG, void, env, i32, i32) | ||
59 | + | ||
60 | +DEF_HELPER_FLAGS_3(mve_vst40b, TCG_CALL_NO_WG, void, env, i32, i32) | ||
61 | +DEF_HELPER_FLAGS_3(mve_vst40h, TCG_CALL_NO_WG, void, env, i32, i32) | ||
62 | +DEF_HELPER_FLAGS_3(mve_vst40w, TCG_CALL_NO_WG, void, env, i32, i32) | ||
63 | + | ||
64 | +DEF_HELPER_FLAGS_3(mve_vst41b, TCG_CALL_NO_WG, void, env, i32, i32) | ||
65 | +DEF_HELPER_FLAGS_3(mve_vst41h, TCG_CALL_NO_WG, void, env, i32, i32) | ||
66 | +DEF_HELPER_FLAGS_3(mve_vst41w, TCG_CALL_NO_WG, void, env, i32, i32) | ||
67 | + | ||
68 | +DEF_HELPER_FLAGS_3(mve_vst42b, TCG_CALL_NO_WG, void, env, i32, i32) | ||
69 | +DEF_HELPER_FLAGS_3(mve_vst42h, TCG_CALL_NO_WG, void, env, i32, i32) | ||
70 | +DEF_HELPER_FLAGS_3(mve_vst42w, TCG_CALL_NO_WG, void, env, i32, i32) | ||
71 | + | ||
72 | +DEF_HELPER_FLAGS_3(mve_vst43b, TCG_CALL_NO_WG, void, env, i32, i32) | ||
73 | +DEF_HELPER_FLAGS_3(mve_vst43h, TCG_CALL_NO_WG, void, env, i32, i32) | ||
74 | +DEF_HELPER_FLAGS_3(mve_vst43w, TCG_CALL_NO_WG, void, env, i32, i32) | ||
75 | + | ||
76 | DEF_HELPER_FLAGS_3(mve_vdup, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
77 | |||
78 | DEF_HELPER_FLAGS_4(mve_vidupb, TCG_CALL_NO_WG, i32, env, ptr, i32, i32) | ||
79 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
80 | index XXXXXXX..XXXXXXX 100644 | ||
81 | --- a/target/arm/mve.decode | ||
82 | +++ b/target/arm/mve.decode | ||
83 | @@ -XXX,XX +XXX,XX @@ | ||
84 | &vabav qn qm rda size | ||
85 | &vldst_sg qd qm rn size msize os | ||
86 | &vldst_sg_imm qd qm a w imm | ||
87 | +&vldst_il qd rn size pat w | ||
88 | |||
89 | # scatter-gather memory size is in bits 6:4 | ||
90 | %sg_msize 6:1 4:1 | ||
91 | @@ -XXX,XX +XXX,XX @@ | ||
92 | @vldst_sg_imm .... .... a:1 . w:1 . .... .... .... . imm:7 &vldst_sg_imm \ | ||
93 | qd=%qd qm=%qn | ||
94 | |||
95 | +# Deinterleaving load/interleaving store | ||
96 | +@vldst_il .... .... .. w:1 . rn:4 .... ... size:2 pat:2 ..... &vldst_il \ | ||
97 | + qd=%qd | ||
98 | + | ||
99 | @1op .... .... .... size:2 .. .... .... .... .... &1op qd=%qd qm=%qm | ||
100 | @1op_nosz .... .... .... .... .... .... .... .... &1op qd=%qd qm=%qm size=0 | ||
101 | @2op .... .... .. size:2 .... .... .... .... .... &2op qd=%qd qm=%qm qn=%qn | ||
102 | @@ -XXX,XX +XXX,XX @@ VLDRD_sg_imm 111 1 1101 ... 1 ... 0 ... 1 1111 .... .... @vldst_sg_imm | ||
103 | VSTRW_sg_imm 111 1 1101 ... 0 ... 0 ... 1 1110 .... .... @vldst_sg_imm | ||
104 | VSTRD_sg_imm 111 1 1101 ... 0 ... 0 ... 1 1111 .... .... @vldst_sg_imm | ||
105 | |||
106 | +# deinterleaving loads/interleaving stores | ||
107 | +VLD2 1111 1100 1 .. 1 .... ... 1 111 .. .. 00000 @vldst_il | ||
108 | +VLD4 1111 1100 1 .. 1 .... ... 1 111 .. .. 00001 @vldst_il | ||
109 | +VST2 1111 1100 1 .. 0 .... ... 1 111 .. .. 00000 @vldst_il | ||
110 | +VST4 1111 1100 1 .. 0 .... ... 1 111 .. .. 00001 @vldst_il | ||
111 | + | ||
112 | # Moves between 2 32-bit vector lanes and 2 general purpose registers | ||
113 | VMOV_to_2gp 1110 1100 0 . 00 rt2:4 ... 0 1111 000 idx:1 rt:4 qd=%qd | ||
114 | VMOV_from_2gp 1110 1100 0 . 01 rt2:4 ... 0 1111 000 idx:1 rt:4 qd=%qd | ||
115 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
116 | index XXXXXXX..XXXXXXX 100644 | ||
117 | --- a/target/arm/mve_helper.c | ||
118 | +++ b/target/arm/mve_helper.c | ||
119 | @@ -XXX,XX +XXX,XX @@ DO_VLDR64_SG(vldrd_sg_wb_ud, ADDR_ADD, true) | ||
120 | DO_VSTR_SG(vstrw_sg_wb_uw, stl, 4, uint32_t, ADDR_ADD, true) | ||
121 | DO_VSTR64_SG(vstrd_sg_wb_ud, ADDR_ADD, true) | ||
122 | |||
123 | +/* | ||
124 | + * Deinterleaving loads/interleaving stores. | ||
125 | + * | ||
126 | + * For these helpers we are passed the index of the first Qreg | ||
127 | + * (VLD2/VST2 will also access Qn+1, VLD4/VST4 access Qn .. Qn+3) | ||
128 | + * and the value of the base address register Rn. | ||
129 | + * The helpers are specialized for pattern and element size, so | ||
130 | + * for instance vld42h is VLD4 with pattern 2, element size MO_16. | ||
131 | + * | ||
132 | + * These insns are beatwise but not predicated, so we must honour ECI, | ||
133 | + * but need not look at mve_element_mask(). | ||
134 | + * | ||
135 | + * The pseudocode implements these insns with multiple memory accesses | ||
136 | + * of the element size, but rules R_VVVG and R_FXDM permit us to make | ||
137 | + * one 32-bit memory access per beat. | ||
138 | + */ | ||
139 | +#define DO_VLD4B(OP, O1, O2, O3, O4) \ | ||
140 | + void HELPER(mve_##OP)(CPUARMState *env, uint32_t qnidx, \ | ||
141 | + uint32_t base) \ | ||
142 | + { \ | ||
143 | + int beat, e; \ | ||
144 | + uint16_t mask = mve_eci_mask(env); \ | ||
145 | + static const uint8_t off[4] = { O1, O2, O3, O4 }; \ | ||
146 | + uint32_t addr, data; \ | ||
147 | + for (beat = 0; beat < 4; beat++, mask >>= 4) { \ | ||
148 | + if ((mask & 1) == 0) { \ | ||
149 | + /* ECI says skip this beat */ \ | ||
150 | + continue; \ | ||
151 | + } \ | ||
152 | + addr = base + off[beat] * 4; \ | ||
153 | + data = cpu_ldl_le_data_ra(env, addr, GETPC()); \ | ||
154 | + for (e = 0; e < 4; e++, data >>= 8) { \ | ||
155 | + uint8_t *qd = (uint8_t *)aa32_vfp_qreg(env, qnidx + e); \ | ||
156 | + qd[H1(off[beat])] = data; \ | ||
157 | + } \ | ||
158 | + } \ | ||
159 | + } | ||
160 | + | ||
161 | +#define DO_VLD4H(OP, O1, O2) \ | ||
162 | + void HELPER(mve_##OP)(CPUARMState *env, uint32_t qnidx, \ | ||
163 | + uint32_t base) \ | ||
164 | + { \ | ||
165 | + int beat; \ | ||
166 | + uint16_t mask = mve_eci_mask(env); \ | ||
167 | + static const uint8_t off[4] = { O1, O1, O2, O2 }; \ | ||
168 | + uint32_t addr, data; \ | ||
169 | + int y; /* y counts 0 2 0 2 */ \ | ||
170 | + uint16_t *qd; \ | ||
171 | + for (beat = 0, y = 0; beat < 4; beat++, mask >>= 4, y ^= 2) { \ | ||
172 | + if ((mask & 1) == 0) { \ | ||
173 | + /* ECI says skip this beat */ \ | ||
174 | + continue; \ | ||
175 | + } \ | ||
176 | + addr = base + off[beat] * 8 + (beat & 1) * 4; \ | ||
177 | + data = cpu_ldl_le_data_ra(env, addr, GETPC()); \ | ||
178 | + qd = (uint16_t *)aa32_vfp_qreg(env, qnidx + y); \ | ||
179 | + qd[H2(off[beat])] = data; \ | ||
180 | + data >>= 16; \ | ||
181 | + qd = (uint16_t *)aa32_vfp_qreg(env, qnidx + y + 1); \ | ||
182 | + qd[H2(off[beat])] = data; \ | ||
183 | + } \ | ||
184 | + } | ||
185 | + | ||
186 | +#define DO_VLD4W(OP, O1, O2, O3, O4) \ | ||
187 | + void HELPER(mve_##OP)(CPUARMState *env, uint32_t qnidx, \ | ||
188 | + uint32_t base) \ | ||
189 | + { \ | ||
190 | + int beat; \ | ||
191 | + uint16_t mask = mve_eci_mask(env); \ | ||
192 | + static const uint8_t off[4] = { O1, O2, O3, O4 }; \ | ||
193 | + uint32_t addr, data; \ | ||
194 | + uint32_t *qd; \ | ||
195 | + int y; \ | ||
196 | + for (beat = 0; beat < 4; beat++, mask >>= 4) { \ | ||
197 | + if ((mask & 1) == 0) { \ | ||
198 | + /* ECI says skip this beat */ \ | ||
199 | + continue; \ | ||
200 | + } \ | ||
201 | + addr = base + off[beat] * 4; \ | ||
202 | + data = cpu_ldl_le_data_ra(env, addr, GETPC()); \ | ||
203 | + y = (beat + (O1 & 2)) & 3; \ | ||
204 | + qd = (uint32_t *)aa32_vfp_qreg(env, qnidx + y); \ | ||
205 | + qd[H4(off[beat] >> 2)] = data; \ | ||
206 | + } \ | ||
207 | + } | ||
208 | + | ||
209 | +DO_VLD4B(vld40b, 0, 1, 10, 11) | ||
210 | +DO_VLD4B(vld41b, 2, 3, 12, 13) | ||
211 | +DO_VLD4B(vld42b, 4, 5, 14, 15) | ||
212 | +DO_VLD4B(vld43b, 6, 7, 8, 9) | ||
213 | + | ||
214 | +DO_VLD4H(vld40h, 0, 5) | ||
215 | +DO_VLD4H(vld41h, 1, 6) | ||
216 | +DO_VLD4H(vld42h, 2, 7) | ||
217 | +DO_VLD4H(vld43h, 3, 4) | ||
218 | + | ||
219 | +DO_VLD4W(vld40w, 0, 1, 10, 11) | ||
220 | +DO_VLD4W(vld41w, 2, 3, 12, 13) | ||
221 | +DO_VLD4W(vld42w, 4, 5, 14, 15) | ||
222 | +DO_VLD4W(vld43w, 6, 7, 8, 9) | ||
223 | + | ||
224 | +#define DO_VLD2B(OP, O1, O2, O3, O4) \ | ||
225 | + void HELPER(mve_##OP)(CPUARMState *env, uint32_t qnidx, \ | ||
226 | + uint32_t base) \ | ||
227 | + { \ | ||
228 | + int beat, e; \ | ||
229 | + uint16_t mask = mve_eci_mask(env); \ | ||
230 | + static const uint8_t off[4] = { O1, O2, O3, O4 }; \ | ||
231 | + uint32_t addr, data; \ | ||
232 | + uint8_t *qd; \ | ||
233 | + for (beat = 0; beat < 4; beat++, mask >>= 4) { \ | ||
234 | + if ((mask & 1) == 0) { \ | ||
235 | + /* ECI says skip this beat */ \ | ||
236 | + continue; \ | ||
237 | + } \ | ||
238 | + addr = base + off[beat] * 2; \ | ||
239 | + data = cpu_ldl_le_data_ra(env, addr, GETPC()); \ | ||
240 | + for (e = 0; e < 4; e++, data >>= 8) { \ | ||
241 | + qd = (uint8_t *)aa32_vfp_qreg(env, qnidx + (e & 1)); \ | ||
242 | + qd[H1(off[beat] + (e >> 1))] = data; \ | ||
243 | + } \ | ||
244 | + } \ | ||
245 | + } | ||
246 | + | ||
247 | +#define DO_VLD2H(OP, O1, O2, O3, O4) \ | ||
248 | + void HELPER(mve_##OP)(CPUARMState *env, uint32_t qnidx, \ | ||
249 | + uint32_t base) \ | ||
250 | + { \ | ||
251 | + int beat; \ | ||
252 | + uint16_t mask = mve_eci_mask(env); \ | ||
253 | + static const uint8_t off[4] = { O1, O2, O3, O4 }; \ | ||
254 | + uint32_t addr, data; \ | ||
255 | + int e; \ | ||
256 | + uint16_t *qd; \ | ||
257 | + for (beat = 0; beat < 4; beat++, mask >>= 4) { \ | ||
258 | + if ((mask & 1) == 0) { \ | ||
259 | + /* ECI says skip this beat */ \ | ||
260 | + continue; \ | ||
261 | + } \ | ||
262 | + addr = base + off[beat] * 4; \ | ||
263 | + data = cpu_ldl_le_data_ra(env, addr, GETPC()); \ | ||
264 | + for (e = 0; e < 2; e++, data >>= 16) { \ | ||
265 | + qd = (uint16_t *)aa32_vfp_qreg(env, qnidx + e); \ | ||
266 | + qd[H2(off[beat])] = data; \ | ||
267 | + } \ | ||
268 | + } \ | ||
269 | + } | ||
270 | + | ||
271 | +#define DO_VLD2W(OP, O1, O2, O3, O4) \ | ||
272 | + void HELPER(mve_##OP)(CPUARMState *env, uint32_t qnidx, \ | ||
273 | + uint32_t base) \ | ||
274 | + { \ | ||
275 | + int beat; \ | ||
276 | + uint16_t mask = mve_eci_mask(env); \ | ||
277 | + static const uint8_t off[4] = { O1, O2, O3, O4 }; \ | ||
278 | + uint32_t addr, data; \ | ||
279 | + uint32_t *qd; \ | ||
280 | + for (beat = 0; beat < 4; beat++, mask >>= 4) { \ | ||
281 | + if ((mask & 1) == 0) { \ | ||
282 | + /* ECI says skip this beat */ \ | ||
283 | + continue; \ | ||
284 | + } \ | ||
285 | + addr = base + off[beat]; \ | ||
286 | + data = cpu_ldl_le_data_ra(env, addr, GETPC()); \ | ||
287 | + qd = (uint32_t *)aa32_vfp_qreg(env, qnidx + (beat & 1)); \ | ||
288 | + qd[H4(off[beat] >> 3)] = data; \ | ||
289 | + } \ | ||
290 | + } | ||
291 | + | ||
292 | +DO_VLD2B(vld20b, 0, 2, 12, 14) | ||
293 | +DO_VLD2B(vld21b, 4, 6, 8, 10) | ||
294 | + | ||
295 | +DO_VLD2H(vld20h, 0, 1, 6, 7) | ||
296 | +DO_VLD2H(vld21h, 2, 3, 4, 5) | ||
297 | + | ||
298 | +DO_VLD2W(vld20w, 0, 4, 24, 28) | ||
299 | +DO_VLD2W(vld21w, 8, 12, 16, 20) | ||
300 | + | ||
301 | +#define DO_VST4B(OP, O1, O2, O3, O4) \ | ||
302 | + void HELPER(mve_##OP)(CPUARMState *env, uint32_t qnidx, \ | ||
303 | + uint32_t base) \ | ||
304 | + { \ | ||
305 | + int beat, e; \ | ||
306 | + uint16_t mask = mve_eci_mask(env); \ | ||
307 | + static const uint8_t off[4] = { O1, O2, O3, O4 }; \ | ||
308 | + uint32_t addr, data; \ | ||
309 | + for (beat = 0; beat < 4; beat++, mask >>= 4) { \ | ||
310 | + if ((mask & 1) == 0) { \ | ||
311 | + /* ECI says skip this beat */ \ | ||
312 | + continue; \ | ||
313 | + } \ | ||
314 | + addr = base + off[beat] * 4; \ | ||
315 | + data = 0; \ | ||
316 | + for (e = 3; e >= 0; e--) { \ | ||
317 | + uint8_t *qd = (uint8_t *)aa32_vfp_qreg(env, qnidx + e); \ | ||
318 | + data = (data << 8) | qd[H1(off[beat])]; \ | ||
319 | + } \ | ||
320 | + cpu_stl_le_data_ra(env, addr, data, GETPC()); \ | ||
321 | + } \ | ||
322 | + } | ||
323 | + | ||
324 | +#define DO_VST4H(OP, O1, O2) \ | ||
325 | + void HELPER(mve_##OP)(CPUARMState *env, uint32_t qnidx, \ | ||
326 | + uint32_t base) \ | ||
327 | + { \ | ||
328 | + int beat; \ | ||
329 | + uint16_t mask = mve_eci_mask(env); \ | ||
330 | + static const uint8_t off[4] = { O1, O1, O2, O2 }; \ | ||
331 | + uint32_t addr, data; \ | ||
332 | + int y; /* y counts 0 2 0 2 */ \ | ||
333 | + uint16_t *qd; \ | ||
334 | + for (beat = 0, y = 0; beat < 4; beat++, mask >>= 4, y ^= 2) { \ | ||
335 | + if ((mask & 1) == 0) { \ | ||
336 | + /* ECI says skip this beat */ \ | ||
337 | + continue; \ | ||
338 | + } \ | ||
339 | + addr = base + off[beat] * 8 + (beat & 1) * 4; \ | ||
340 | + qd = (uint16_t *)aa32_vfp_qreg(env, qnidx + y); \ | ||
341 | + data = qd[H2(off[beat])]; \ | ||
342 | + qd = (uint16_t *)aa32_vfp_qreg(env, qnidx + y + 1); \ | ||
343 | + data |= qd[H2(off[beat])] << 16; \ | ||
344 | + cpu_stl_le_data_ra(env, addr, data, GETPC()); \ | ||
345 | + } \ | ||
346 | + } | ||
347 | + | ||
348 | +#define DO_VST4W(OP, O1, O2, O3, O4) \ | ||
349 | + void HELPER(mve_##OP)(CPUARMState *env, uint32_t qnidx, \ | ||
350 | + uint32_t base) \ | ||
351 | + { \ | ||
352 | + int beat; \ | ||
353 | + uint16_t mask = mve_eci_mask(env); \ | ||
354 | + static const uint8_t off[4] = { O1, O2, O3, O4 }; \ | ||
355 | + uint32_t addr, data; \ | ||
356 | + uint32_t *qd; \ | ||
357 | + int y; \ | ||
358 | + for (beat = 0; beat < 4; beat++, mask >>= 4) { \ | ||
359 | + if ((mask & 1) == 0) { \ | ||
360 | + /* ECI says skip this beat */ \ | ||
361 | + continue; \ | ||
362 | + } \ | ||
363 | + addr = base + off[beat] * 4; \ | ||
364 | + y = (beat + (O1 & 2)) & 3; \ | ||
365 | + qd = (uint32_t *)aa32_vfp_qreg(env, qnidx + y); \ | ||
366 | + data = qd[H4(off[beat] >> 2)]; \ | ||
367 | + cpu_stl_le_data_ra(env, addr, data, GETPC()); \ | ||
368 | + } \ | ||
369 | + } | ||
370 | + | ||
371 | +DO_VST4B(vst40b, 0, 1, 10, 11) | ||
372 | +DO_VST4B(vst41b, 2, 3, 12, 13) | ||
373 | +DO_VST4B(vst42b, 4, 5, 14, 15) | ||
374 | +DO_VST4B(vst43b, 6, 7, 8, 9) | ||
375 | + | ||
376 | +DO_VST4H(vst40h, 0, 5) | ||
377 | +DO_VST4H(vst41h, 1, 6) | ||
378 | +DO_VST4H(vst42h, 2, 7) | ||
379 | +DO_VST4H(vst43h, 3, 4) | ||
380 | + | ||
381 | +DO_VST4W(vst40w, 0, 1, 10, 11) | ||
382 | +DO_VST4W(vst41w, 2, 3, 12, 13) | ||
383 | +DO_VST4W(vst42w, 4, 5, 14, 15) | ||
384 | +DO_VST4W(vst43w, 6, 7, 8, 9) | ||
385 | + | ||
386 | +#define DO_VST2B(OP, O1, O2, O3, O4) \ | ||
387 | + void HELPER(mve_##OP)(CPUARMState *env, uint32_t qnidx, \ | ||
388 | + uint32_t base) \ | ||
389 | + { \ | ||
390 | + int beat, e; \ | ||
391 | + uint16_t mask = mve_eci_mask(env); \ | ||
392 | + static const uint8_t off[4] = { O1, O2, O3, O4 }; \ | ||
393 | + uint32_t addr, data; \ | ||
394 | + uint8_t *qd; \ | ||
395 | + for (beat = 0; beat < 4; beat++, mask >>= 4) { \ | ||
396 | + if ((mask & 1) == 0) { \ | ||
397 | + /* ECI says skip this beat */ \ | ||
398 | + continue; \ | ||
399 | + } \ | ||
400 | + addr = base + off[beat] * 2; \ | ||
401 | + data = 0; \ | ||
402 | + for (e = 3; e >= 0; e--) { \ | ||
403 | + qd = (uint8_t *)aa32_vfp_qreg(env, qnidx + (e & 1)); \ | ||
404 | + data = (data << 8) | qd[H1(off[beat] + (e >> 1))]; \ | ||
405 | + } \ | ||
406 | + cpu_stl_le_data_ra(env, addr, data, GETPC()); \ | ||
407 | + } \ | ||
408 | + } | ||
409 | + | ||
410 | +#define DO_VST2H(OP, O1, O2, O3, O4) \ | ||
411 | + void HELPER(mve_##OP)(CPUARMState *env, uint32_t qnidx, \ | ||
412 | + uint32_t base) \ | ||
413 | + { \ | ||
414 | + int beat; \ | ||
415 | + uint16_t mask = mve_eci_mask(env); \ | ||
416 | + static const uint8_t off[4] = { O1, O2, O3, O4 }; \ | ||
417 | + uint32_t addr, data; \ | ||
418 | + int e; \ | ||
419 | + uint16_t *qd; \ | ||
420 | + for (beat = 0; beat < 4; beat++, mask >>= 4) { \ | ||
421 | + if ((mask & 1) == 0) { \ | ||
422 | + /* ECI says skip this beat */ \ | ||
423 | + continue; \ | ||
424 | + } \ | ||
425 | + addr = base + off[beat] * 4; \ | ||
426 | + data = 0; \ | ||
427 | + for (e = 1; e >= 0; e--) { \ | ||
428 | + qd = (uint16_t *)aa32_vfp_qreg(env, qnidx + e); \ | ||
429 | + data = (data << 16) | qd[H2(off[beat])]; \ | ||
430 | + } \ | ||
431 | + cpu_stl_le_data_ra(env, addr, data, GETPC()); \ | ||
432 | + } \ | ||
433 | + } | ||
434 | + | ||
435 | +#define DO_VST2W(OP, O1, O2, O3, O4) \ | ||
436 | + void HELPER(mve_##OP)(CPUARMState *env, uint32_t qnidx, \ | ||
437 | + uint32_t base) \ | ||
438 | + { \ | ||
439 | + int beat; \ | ||
440 | + uint16_t mask = mve_eci_mask(env); \ | ||
441 | + static const uint8_t off[4] = { O1, O2, O3, O4 }; \ | ||
442 | + uint32_t addr, data; \ | ||
443 | + uint32_t *qd; \ | ||
444 | + for (beat = 0; beat < 4; beat++, mask >>= 4) { \ | ||
445 | + if ((mask & 1) == 0) { \ | ||
446 | + /* ECI says skip this beat */ \ | ||
447 | + continue; \ | ||
448 | + } \ | ||
449 | + addr = base + off[beat]; \ | ||
450 | + qd = (uint32_t *)aa32_vfp_qreg(env, qnidx + (beat & 1)); \ | ||
451 | + data = qd[H4(off[beat] >> 3)]; \ | ||
452 | + cpu_stl_le_data_ra(env, addr, data, GETPC()); \ | ||
453 | + } \ | ||
454 | + } | ||
455 | + | ||
456 | +DO_VST2B(vst20b, 0, 2, 12, 14) | ||
457 | +DO_VST2B(vst21b, 4, 6, 8, 10) | ||
458 | + | ||
459 | +DO_VST2H(vst20h, 0, 1, 6, 7) | ||
460 | +DO_VST2H(vst21h, 2, 3, 4, 5) | ||
461 | + | ||
462 | +DO_VST2W(vst20w, 0, 4, 24, 28) | ||
463 | +DO_VST2W(vst21w, 8, 12, 16, 20) | ||
464 | + | ||
465 | /* | ||
466 | * The mergemask(D, R, M) macro performs the operation "*D = R" but | ||
467 | * storing only the bytes which correspond to 1 bits in M, | ||
468 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
469 | index XXXXXXX..XXXXXXX 100644 | ||
470 | --- a/target/arm/translate-mve.c | ||
471 | +++ b/target/arm/translate-mve.c | ||
472 | @@ -XXX,XX +XXX,XX @@ static inline int vidup_imm(DisasContext *s, int x) | ||
473 | |||
474 | typedef void MVEGenLdStFn(TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
475 | typedef void MVEGenLdStSGFn(TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
476 | +typedef void MVEGenLdStIlFn(TCGv_ptr, TCGv_i32, TCGv_i32); | ||
477 | typedef void MVEGenOneOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr); | ||
478 | typedef void MVEGenTwoOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_ptr); | ||
479 | typedef void MVEGenTwoOpScalarFn(TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
480 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSTRD_sg_imm(DisasContext *s, arg_vldst_sg_imm *a) | ||
481 | return do_ldst_sg_imm(s, a, fns[a->w], MO_64); | ||
482 | } | ||
483 | |||
484 | +static bool do_vldst_il(DisasContext *s, arg_vldst_il *a, MVEGenLdStIlFn *fn, | ||
485 | + int addrinc) | ||
486 | +{ | ||
487 | + TCGv_i32 rn; | ||
488 | + | ||
489 | + if (!dc_isar_feature(aa32_mve, s) || | ||
490 | + !mve_check_qreg_bank(s, a->qd) || | ||
491 | + !fn || (a->rn == 13 && a->w) || a->rn == 15) { | ||
492 | + /* Variously UNPREDICTABLE or UNDEF or related-encoding */ | ||
493 | + return false; | ||
494 | + } | ||
495 | + if (!mve_eci_check(s) || !vfp_access_check(s)) { | ||
496 | + return true; | ||
497 | + } | ||
498 | + | ||
499 | + rn = load_reg(s, a->rn); | ||
500 | + /* | ||
501 | + * We pass the index of Qd, not a pointer, because the helper must | ||
502 | + * access multiple Q registers starting at Qd and working up. | ||
503 | + */ | ||
504 | + fn(cpu_env, tcg_constant_i32(a->qd), rn); | ||
505 | + | ||
506 | + if (a->w) { | ||
507 | + tcg_gen_addi_i32(rn, rn, addrinc); | ||
508 | + store_reg(s, a->rn, rn); | ||
509 | + } else { | ||
510 | + tcg_temp_free_i32(rn); | ||
511 | + } | ||
512 | + mve_update_and_store_eci(s); | ||
513 | + return true; | ||
514 | +} | ||
515 | + | ||
516 | +/* This macro is just to make the arrays more compact in these functions */ | ||
517 | +#define F(N) gen_helper_mve_##N | ||
518 | + | ||
519 | +static bool trans_VLD2(DisasContext *s, arg_vldst_il *a) | ||
520 | +{ | ||
521 | + static MVEGenLdStIlFn * const fns[4][4] = { | ||
522 | + { F(vld20b), F(vld20h), F(vld20w), NULL, }, | ||
523 | + { F(vld21b), F(vld21h), F(vld21w), NULL, }, | ||
524 | + { NULL, NULL, NULL, NULL }, | ||
525 | + { NULL, NULL, NULL, NULL }, | ||
526 | + }; | ||
527 | + if (a->qd > 6) { | ||
528 | + return false; | ||
529 | + } | ||
530 | + return do_vldst_il(s, a, fns[a->pat][a->size], 32); | ||
531 | +} | ||
532 | + | ||
533 | +static bool trans_VLD4(DisasContext *s, arg_vldst_il *a) | ||
534 | +{ | ||
535 | + static MVEGenLdStIlFn * const fns[4][4] = { | ||
536 | + { F(vld40b), F(vld40h), F(vld40w), NULL, }, | ||
537 | + { F(vld41b), F(vld41h), F(vld41w), NULL, }, | ||
538 | + { F(vld42b), F(vld42h), F(vld42w), NULL, }, | ||
539 | + { F(vld43b), F(vld43h), F(vld43w), NULL, }, | ||
540 | + }; | ||
541 | + if (a->qd > 4) { | ||
542 | + return false; | ||
543 | + } | ||
544 | + return do_vldst_il(s, a, fns[a->pat][a->size], 64); | ||
545 | +} | ||
546 | + | ||
547 | +static bool trans_VST2(DisasContext *s, arg_vldst_il *a) | ||
548 | +{ | ||
549 | + static MVEGenLdStIlFn * const fns[4][4] = { | ||
550 | + { F(vst20b), F(vst20h), F(vst20w), NULL, }, | ||
551 | + { F(vst21b), F(vst21h), F(vst21w), NULL, }, | ||
552 | + { NULL, NULL, NULL, NULL }, | ||
553 | + { NULL, NULL, NULL, NULL }, | ||
554 | + }; | ||
555 | + if (a->qd > 6) { | ||
556 | + return false; | ||
557 | + } | ||
558 | + return do_vldst_il(s, a, fns[a->pat][a->size], 32); | ||
559 | +} | ||
560 | + | ||
561 | +static bool trans_VST4(DisasContext *s, arg_vldst_il *a) | ||
562 | +{ | ||
563 | + static MVEGenLdStIlFn * const fns[4][4] = { | ||
564 | + { F(vst40b), F(vst40h), F(vst40w), NULL, }, | ||
565 | + { F(vst41b), F(vst41h), F(vst41w), NULL, }, | ||
566 | + { F(vst42b), F(vst42h), F(vst42w), NULL, }, | ||
567 | + { F(vst43b), F(vst43h), F(vst43w), NULL, }, | ||
568 | + }; | ||
569 | + if (a->qd > 4) { | ||
570 | + return false; | ||
571 | + } | ||
572 | + return do_vldst_il(s, a, fns[a->pat][a->size], 64); | ||
573 | +} | ||
574 | + | ||
575 | +#undef F | ||
576 | + | ||
577 | static bool trans_VDUP(DisasContext *s, arg_VDUP *a) | ||
578 | { | ||
579 | TCGv_ptr qd; | ||
37 | -- | 580 | -- |
38 | 2.17.1 | 581 | 2.20.1 |
39 | 582 | ||
40 | 583 | diff view generated by jsdifflib |
1 | In commit f0aff255700 we made cpacr_write() enforce that some CPACR | 1 | We're about to make a code change to the sdiv and udiv helper |
---|---|---|---|
2 | bits are RAZ/WI and some are RAO/WI for ARMv7 cores. Unfortunately | 2 | functions, so first fix their indentation and coding style. |
3 | we forgot to also update the register's reset value. The effect | ||
4 | was that (a) a guest that read CPACR on reset would not see ones in | ||
5 | the RAO bits, and (b) if you did a migration before the guest did | ||
6 | a write to the CPACR then the migration would fail because the | ||
7 | destination would enforce the RAO bits and then complain that they | ||
8 | didn't match the zero value from the source. | ||
9 | 3 | ||
10 | Implement reset for the CPACR using a custom reset function | ||
11 | that just calls cpacr_write(), to avoid having to duplicate | ||
12 | the logic for which bits are RAO. | ||
13 | |||
14 | This bug would affect migration for TCG CPUs which are ARMv7 | ||
15 | with VFP but without one of Neon or VFPv3. | ||
16 | |||
17 | Reported-by: Cédric Le Goater <clg@kaod.org> | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | Tested-by: Cédric Le Goater <clg@kaod.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
20 | Message-id: 20180522173713.26282-1-peter.maydell@linaro.org | 6 | Message-id: 20210730151636.17254-2-peter.maydell@linaro.org |
21 | --- | 7 | --- |
22 | target/arm/helper.c | 10 +++++++++- | 8 | target/arm/helper.c | 15 +++++++++------ |
23 | 1 file changed, 9 insertions(+), 1 deletion(-) | 9 | 1 file changed, 9 insertions(+), 6 deletions(-) |
24 | 10 | ||
25 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 11 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
26 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/target/arm/helper.c | 13 | --- a/target/arm/helper.c |
28 | +++ b/target/arm/helper.c | 14 | +++ b/target/arm/helper.c |
29 | @@ -XXX,XX +XXX,XX @@ static void cpacr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 15 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(uxtb16)(uint32_t x) |
30 | env->cp15.cpacr_el1 = value; | 16 | |
17 | int32_t HELPER(sdiv)(int32_t num, int32_t den) | ||
18 | { | ||
19 | - if (den == 0) | ||
20 | - return 0; | ||
21 | - if (num == INT_MIN && den == -1) | ||
22 | - return INT_MIN; | ||
23 | + if (den == 0) { | ||
24 | + return 0; | ||
25 | + } | ||
26 | + if (num == INT_MIN && den == -1) { | ||
27 | + return INT_MIN; | ||
28 | + } | ||
29 | return num / den; | ||
31 | } | 30 | } |
32 | 31 | ||
33 | +static void cpacr_reset(CPUARMState *env, const ARMCPRegInfo *ri) | 32 | uint32_t HELPER(udiv)(uint32_t num, uint32_t den) |
34 | +{ | ||
35 | + /* Call cpacr_write() so that we reset with the correct RAO bits set | ||
36 | + * for our CPU features. | ||
37 | + */ | ||
38 | + cpacr_write(env, ri, 0); | ||
39 | +} | ||
40 | + | ||
41 | static CPAccessResult cpacr_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
42 | bool isread) | ||
43 | { | 33 | { |
44 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6_cp_reginfo[] = { | 34 | - if (den == 0) |
45 | { .name = "CPACR", .state = ARM_CP_STATE_BOTH, .opc0 = 3, | 35 | - return 0; |
46 | .crn = 1, .crm = 0, .opc1 = 0, .opc2 = 2, .accessfn = cpacr_access, | 36 | + if (den == 0) { |
47 | .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.cpacr_el1), | 37 | + return 0; |
48 | - .resetvalue = 0, .writefn = cpacr_write }, | 38 | + } |
49 | + .resetfn = cpacr_reset, .writefn = cpacr_write }, | 39 | return num / den; |
50 | REGINFO_SENTINEL | 40 | } |
51 | }; | ||
52 | 41 | ||
53 | -- | 42 | -- |
54 | 2.17.1 | 43 | 2.20.1 |
55 | 44 | ||
56 | 45 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Unlike A-profile, for M-profile the UDIV and SDIV insns can be |
---|---|---|---|
2 | configured to raise an exception on division by zero, using the CCR | ||
3 | DIV_0_TRP bit. | ||
2 | 4 | ||
3 | Depending on the host abi, float16, aka uint16_t, values are | 5 | Implement support for setting this bit by making the helper functions |
4 | passed and returned either zero-extended in the host register | 6 | raise the appropriate exception. |
5 | or with garbage at the top of the host register. | ||
6 | 7 | ||
7 | The tcg code generator has so far been assuming garbage, as that | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | matches the x86 abi, but this is incorrect for other host abis. | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Further, target/arm has so far been assuming zero-extended results, | 10 | Message-id: 20210730151636.17254-3-peter.maydell@linaro.org |
10 | so that it may store the 16-bit value into a 32-bit slot with the | 11 | --- |
11 | high 16-bits already clear. | 12 | target/arm/cpu.h | 1 + |
13 | target/arm/helper.h | 4 ++-- | ||
14 | target/arm/helper.c | 19 +++++++++++++++++-- | ||
15 | target/arm/m_helper.c | 4 ++++ | ||
16 | target/arm/translate.c | 4 ++-- | ||
17 | 5 files changed, 26 insertions(+), 6 deletions(-) | ||
12 | 18 | ||
13 | Rectify both problems by mapping "f16" in the helper definition | 19 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
14 | to uint32_t instead of (a typedef for) uint16_t. This forces | ||
15 | the host compiler to assume garbage in the upper 16 bits on input | ||
16 | and to zero-extend the result on output. | ||
17 | |||
18 | Cc: qemu-stable@nongnu.org | ||
19 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
20 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
21 | Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
22 | Message-id: 20180522175629.24932-1-richard.henderson@linaro.org | ||
23 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
25 | --- | ||
26 | include/exec/helper-head.h | 2 +- | ||
27 | target/arm/helper-a64.c | 35 +++++++++-------- | ||
28 | target/arm/helper.c | 80 +++++++++++++++++++------------------- | ||
29 | 3 files changed, 59 insertions(+), 58 deletions(-) | ||
30 | |||
31 | diff --git a/include/exec/helper-head.h b/include/exec/helper-head.h | ||
32 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/include/exec/helper-head.h | 21 | --- a/target/arm/cpu.h |
34 | +++ b/include/exec/helper-head.h | 22 | +++ b/target/arm/cpu.h |
35 | @@ -XXX,XX +XXX,XX @@ | 23 | @@ -XXX,XX +XXX,XX @@ |
36 | #define dh_ctype_int int | 24 | #define EXCP_LAZYFP 20 /* v7M fault during lazy FP stacking */ |
37 | #define dh_ctype_i64 uint64_t | 25 | #define EXCP_LSERR 21 /* v8M LSERR SecureFault */ |
38 | #define dh_ctype_s64 int64_t | 26 | #define EXCP_UNALIGNED 22 /* v7M UNALIGNED UsageFault */ |
39 | -#define dh_ctype_f16 float16 | 27 | +#define EXCP_DIVBYZERO 23 /* v7M DIVBYZERO UsageFault */ |
40 | +#define dh_ctype_f16 uint32_t | 28 | /* NB: add new EXCP_ defines to the array in arm_log_exception() too */ |
41 | #define dh_ctype_f32 float32 | 29 | |
42 | #define dh_ctype_f64 float64 | 30 | #define ARMV7M_EXCP_RESET 1 |
43 | #define dh_ctype_ptr void * | 31 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
44 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
46 | --- a/target/arm/helper-a64.c | 33 | --- a/target/arm/helper.h |
47 | +++ b/target/arm/helper-a64.c | 34 | +++ b/target/arm/helper.h |
48 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t float_rel_to_flags(int res) | 35 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(add_saturate, i32, env, i32, i32) |
49 | return flags; | 36 | DEF_HELPER_3(sub_saturate, i32, env, i32, i32) |
50 | } | 37 | DEF_HELPER_3(add_usaturate, i32, env, i32, i32) |
51 | 38 | DEF_HELPER_3(sub_usaturate, i32, env, i32, i32) | |
52 | -uint64_t HELPER(vfp_cmph_a64)(float16 x, float16 y, void *fp_status) | 39 | -DEF_HELPER_FLAGS_2(sdiv, TCG_CALL_NO_RWG_SE, s32, s32, s32) |
53 | +uint64_t HELPER(vfp_cmph_a64)(uint32_t x, uint32_t y, void *fp_status) | 40 | -DEF_HELPER_FLAGS_2(udiv, TCG_CALL_NO_RWG_SE, i32, i32, i32) |
54 | { | 41 | +DEF_HELPER_FLAGS_3(sdiv, TCG_CALL_NO_RWG, s32, env, s32, s32) |
55 | return float_rel_to_flags(float16_compare_quiet(x, y, fp_status)); | 42 | +DEF_HELPER_FLAGS_3(udiv, TCG_CALL_NO_RWG, i32, env, i32, i32) |
56 | } | 43 | DEF_HELPER_FLAGS_1(rbit, TCG_CALL_NO_RWG_SE, i32, i32) |
57 | 44 | ||
58 | -uint64_t HELPER(vfp_cmpeh_a64)(float16 x, float16 y, void *fp_status) | 45 | #define PAS_OP(pfx) \ |
59 | +uint64_t HELPER(vfp_cmpeh_a64)(uint32_t x, uint32_t y, void *fp_status) | ||
60 | { | ||
61 | return float_rel_to_flags(float16_compare(x, y, fp_status)); | ||
62 | } | ||
63 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(neon_cgt_f64)(float64 a, float64 b, void *fpstp) | ||
64 | #define float64_three make_float64(0x4008000000000000ULL) | ||
65 | #define float64_one_point_five make_float64(0x3FF8000000000000ULL) | ||
66 | |||
67 | -float16 HELPER(recpsf_f16)(float16 a, float16 b, void *fpstp) | ||
68 | +uint32_t HELPER(recpsf_f16)(uint32_t a, uint32_t b, void *fpstp) | ||
69 | { | ||
70 | float_status *fpst = fpstp; | ||
71 | |||
72 | @@ -XXX,XX +XXX,XX @@ float64 HELPER(recpsf_f64)(float64 a, float64 b, void *fpstp) | ||
73 | return float64_muladd(a, b, float64_two, 0, fpst); | ||
74 | } | ||
75 | |||
76 | -float16 HELPER(rsqrtsf_f16)(float16 a, float16 b, void *fpstp) | ||
77 | +uint32_t HELPER(rsqrtsf_f16)(uint32_t a, uint32_t b, void *fpstp) | ||
78 | { | ||
79 | float_status *fpst = fpstp; | ||
80 | |||
81 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(neon_addlp_u16)(uint64_t a) | ||
82 | } | ||
83 | |||
84 | /* Floating-point reciprocal exponent - see FPRecpX in ARM ARM */ | ||
85 | -float16 HELPER(frecpx_f16)(float16 a, void *fpstp) | ||
86 | +uint32_t HELPER(frecpx_f16)(uint32_t a, void *fpstp) | ||
87 | { | ||
88 | float_status *fpst = fpstp; | ||
89 | uint16_t val16, sbit; | ||
90 | @@ -XXX,XX +XXX,XX @@ void HELPER(casp_be_parallel)(CPUARMState *env, uint32_t rs, uint64_t addr, | ||
91 | #define ADVSIMD_HELPER(name, suffix) HELPER(glue(glue(advsimd_, name), suffix)) | ||
92 | |||
93 | #define ADVSIMD_HALFOP(name) \ | ||
94 | -float16 ADVSIMD_HELPER(name, h)(float16 a, float16 b, void *fpstp) \ | ||
95 | +uint32_t ADVSIMD_HELPER(name, h)(uint32_t a, uint32_t b, void *fpstp) \ | ||
96 | { \ | ||
97 | float_status *fpst = fpstp; \ | ||
98 | return float16_ ## name(a, b, fpst); \ | ||
99 | @@ -XXX,XX +XXX,XX @@ ADVSIMD_HALFOP(mulx) | ||
100 | ADVSIMD_TWOHALFOP(mulx) | ||
101 | |||
102 | /* fused multiply-accumulate */ | ||
103 | -float16 HELPER(advsimd_muladdh)(float16 a, float16 b, float16 c, void *fpstp) | ||
104 | +uint32_t HELPER(advsimd_muladdh)(uint32_t a, uint32_t b, uint32_t c, | ||
105 | + void *fpstp) | ||
106 | { | ||
107 | float_status *fpst = fpstp; | ||
108 | return float16_muladd(a, b, c, 0, fpst); | ||
109 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_muladd2h)(uint32_t two_a, uint32_t two_b, | ||
110 | |||
111 | #define ADVSIMD_CMPRES(test) (test) ? 0xffff : 0 | ||
112 | |||
113 | -uint32_t HELPER(advsimd_ceq_f16)(float16 a, float16 b, void *fpstp) | ||
114 | +uint32_t HELPER(advsimd_ceq_f16)(uint32_t a, uint32_t b, void *fpstp) | ||
115 | { | ||
116 | float_status *fpst = fpstp; | ||
117 | int compare = float16_compare_quiet(a, b, fpst); | ||
118 | return ADVSIMD_CMPRES(compare == float_relation_equal); | ||
119 | } | ||
120 | |||
121 | -uint32_t HELPER(advsimd_cge_f16)(float16 a, float16 b, void *fpstp) | ||
122 | +uint32_t HELPER(advsimd_cge_f16)(uint32_t a, uint32_t b, void *fpstp) | ||
123 | { | ||
124 | float_status *fpst = fpstp; | ||
125 | int compare = float16_compare(a, b, fpst); | ||
126 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_cge_f16)(float16 a, float16 b, void *fpstp) | ||
127 | compare == float_relation_equal); | ||
128 | } | ||
129 | |||
130 | -uint32_t HELPER(advsimd_cgt_f16)(float16 a, float16 b, void *fpstp) | ||
131 | +uint32_t HELPER(advsimd_cgt_f16)(uint32_t a, uint32_t b, void *fpstp) | ||
132 | { | ||
133 | float_status *fpst = fpstp; | ||
134 | int compare = float16_compare(a, b, fpst); | ||
135 | return ADVSIMD_CMPRES(compare == float_relation_greater); | ||
136 | } | ||
137 | |||
138 | -uint32_t HELPER(advsimd_acge_f16)(float16 a, float16 b, void *fpstp) | ||
139 | +uint32_t HELPER(advsimd_acge_f16)(uint32_t a, uint32_t b, void *fpstp) | ||
140 | { | ||
141 | float_status *fpst = fpstp; | ||
142 | float16 f0 = float16_abs(a); | ||
143 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_acge_f16)(float16 a, float16 b, void *fpstp) | ||
144 | compare == float_relation_equal); | ||
145 | } | ||
146 | |||
147 | -uint32_t HELPER(advsimd_acgt_f16)(float16 a, float16 b, void *fpstp) | ||
148 | +uint32_t HELPER(advsimd_acgt_f16)(uint32_t a, uint32_t b, void *fpstp) | ||
149 | { | ||
150 | float_status *fpst = fpstp; | ||
151 | float16 f0 = float16_abs(a); | ||
152 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_acgt_f16)(float16 a, float16 b, void *fpstp) | ||
153 | } | ||
154 | |||
155 | /* round to integral */ | ||
156 | -float16 HELPER(advsimd_rinth_exact)(float16 x, void *fp_status) | ||
157 | +uint32_t HELPER(advsimd_rinth_exact)(uint32_t x, void *fp_status) | ||
158 | { | ||
159 | return float16_round_to_int(x, fp_status); | ||
160 | } | ||
161 | |||
162 | -float16 HELPER(advsimd_rinth)(float16 x, void *fp_status) | ||
163 | +uint32_t HELPER(advsimd_rinth)(uint32_t x, void *fp_status) | ||
164 | { | ||
165 | int old_flags = get_float_exception_flags(fp_status), new_flags; | ||
166 | float16 ret; | ||
167 | @@ -XXX,XX +XXX,XX @@ float16 HELPER(advsimd_rinth)(float16 x, void *fp_status) | ||
168 | * setting the mode appropriately before calling the helper. | ||
169 | */ | ||
170 | |||
171 | -uint32_t HELPER(advsimd_f16tosinth)(float16 a, void *fpstp) | ||
172 | +uint32_t HELPER(advsimd_f16tosinth)(uint32_t a, void *fpstp) | ||
173 | { | ||
174 | float_status *fpst = fpstp; | ||
175 | |||
176 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_f16tosinth)(float16 a, void *fpstp) | ||
177 | return float16_to_int16(a, fpst); | ||
178 | } | ||
179 | |||
180 | -uint32_t HELPER(advsimd_f16touinth)(float16 a, void *fpstp) | ||
181 | +uint32_t HELPER(advsimd_f16touinth)(uint32_t a, void *fpstp) | ||
182 | { | ||
183 | float_status *fpst = fpstp; | ||
184 | |||
185 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_f16touinth)(float16 a, void *fpstp) | ||
186 | * Square Root and Reciprocal square root | ||
187 | */ | ||
188 | |||
189 | -float16 HELPER(sqrt_f16)(float16 a, void *fpstp) | ||
190 | +uint32_t HELPER(sqrt_f16)(uint32_t a, void *fpstp) | ||
191 | { | ||
192 | float_status *s = fpstp; | ||
193 | |||
194 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 46 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
195 | index XXXXXXX..XXXXXXX 100644 | 47 | index XXXXXXX..XXXXXXX 100644 |
196 | --- a/target/arm/helper.c | 48 | --- a/target/arm/helper.c |
197 | +++ b/target/arm/helper.c | 49 | +++ b/target/arm/helper.c |
198 | @@ -XXX,XX +XXX,XX @@ DO_VFP_cmp(d, float64) | 50 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(sxtb16)(uint32_t x) |
199 | 51 | return res; | |
200 | /* Integer to float and float to integer conversions */ | ||
201 | |||
202 | -#define CONV_ITOF(name, fsz, sign) \ | ||
203 | - float##fsz HELPER(name)(uint32_t x, void *fpstp) \ | ||
204 | -{ \ | ||
205 | - float_status *fpst = fpstp; \ | ||
206 | - return sign##int32_to_##float##fsz((sign##int32_t)x, fpst); \ | ||
207 | +#define CONV_ITOF(name, ftype, fsz, sign) \ | ||
208 | +ftype HELPER(name)(uint32_t x, void *fpstp) \ | ||
209 | +{ \ | ||
210 | + float_status *fpst = fpstp; \ | ||
211 | + return sign##int32_to_##float##fsz((sign##int32_t)x, fpst); \ | ||
212 | } | 52 | } |
213 | 53 | ||
214 | -#define CONV_FTOI(name, fsz, sign, round) \ | 54 | +static void handle_possible_div0_trap(CPUARMState *env, uintptr_t ra) |
215 | -uint32_t HELPER(name)(float##fsz x, void *fpstp) \ | 55 | +{ |
216 | -{ \ | 56 | + /* |
217 | - float_status *fpst = fpstp; \ | 57 | + * Take a division-by-zero exception if necessary; otherwise return |
218 | - if (float##fsz##_is_any_nan(x)) { \ | 58 | + * to get the usual non-trapping division behaviour (result of 0) |
219 | - float_raise(float_flag_invalid, fpst); \ | 59 | + */ |
220 | - return 0; \ | 60 | + if (arm_feature(env, ARM_FEATURE_M) |
221 | - } \ | 61 | + && (env->v7m.ccr[env->v7m.secure] & R_V7M_CCR_DIV_0_TRP_MASK)) { |
222 | - return float##fsz##_to_##sign##int32##round(x, fpst); \ | 62 | + raise_exception_ra(env, EXCP_DIVBYZERO, 0, 1, ra); |
223 | +#define CONV_FTOI(name, ftype, fsz, sign, round) \ | 63 | + } |
224 | +uint32_t HELPER(name)(ftype x, void *fpstp) \ | 64 | +} |
225 | +{ \ | 65 | + |
226 | + float_status *fpst = fpstp; \ | 66 | uint32_t HELPER(uxtb16)(uint32_t x) |
227 | + if (float##fsz##_is_any_nan(x)) { \ | 67 | { |
228 | + float_raise(float_flag_invalid, fpst); \ | 68 | uint32_t res; |
229 | + return 0; \ | 69 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(uxtb16)(uint32_t x) |
230 | + } \ | 70 | return res; |
231 | + return float##fsz##_to_##sign##int32##round(x, fpst); \ | ||
232 | } | 71 | } |
233 | 72 | ||
234 | -#define FLOAT_CONVS(name, p, fsz, sign) \ | 73 | -int32_t HELPER(sdiv)(int32_t num, int32_t den) |
235 | -CONV_ITOF(vfp_##name##to##p, fsz, sign) \ | 74 | +int32_t HELPER(sdiv)(CPUARMState *env, int32_t num, int32_t den) |
236 | -CONV_FTOI(vfp_to##name##p, fsz, sign, ) \ | 75 | { |
237 | -CONV_FTOI(vfp_to##name##z##p, fsz, sign, _round_to_zero) | 76 | if (den == 0) { |
238 | +#define FLOAT_CONVS(name, p, ftype, fsz, sign) \ | 77 | + handle_possible_div0_trap(env, GETPC()); |
239 | + CONV_ITOF(vfp_##name##to##p, ftype, fsz, sign) \ | 78 | return 0; |
240 | + CONV_FTOI(vfp_to##name##p, ftype, fsz, sign, ) \ | 79 | } |
241 | + CONV_FTOI(vfp_to##name##z##p, ftype, fsz, sign, _round_to_zero) | 80 | if (num == INT_MIN && den == -1) { |
242 | 81 | @@ -XXX,XX +XXX,XX @@ int32_t HELPER(sdiv)(int32_t num, int32_t den) | |
243 | -FLOAT_CONVS(si, h, 16, ) | 82 | return num / den; |
244 | -FLOAT_CONVS(si, s, 32, ) | ||
245 | -FLOAT_CONVS(si, d, 64, ) | ||
246 | -FLOAT_CONVS(ui, h, 16, u) | ||
247 | -FLOAT_CONVS(ui, s, 32, u) | ||
248 | -FLOAT_CONVS(ui, d, 64, u) | ||
249 | +FLOAT_CONVS(si, h, uint32_t, 16, ) | ||
250 | +FLOAT_CONVS(si, s, float32, 32, ) | ||
251 | +FLOAT_CONVS(si, d, float64, 64, ) | ||
252 | +FLOAT_CONVS(ui, h, uint32_t, 16, u) | ||
253 | +FLOAT_CONVS(ui, s, float32, 32, u) | ||
254 | +FLOAT_CONVS(ui, d, float64, 64, u) | ||
255 | |||
256 | #undef CONV_ITOF | ||
257 | #undef CONV_FTOI | ||
258 | @@ -XXX,XX +XXX,XX @@ static float16 do_postscale_fp16(float64 f, int shift, float_status *fpst) | ||
259 | return float64_to_float16(float64_scalbn(f, -shift, fpst), true, fpst); | ||
260 | } | 83 | } |
261 | 84 | ||
262 | -float16 HELPER(vfp_sltoh)(uint32_t x, uint32_t shift, void *fpst) | 85 | -uint32_t HELPER(udiv)(uint32_t num, uint32_t den) |
263 | +uint32_t HELPER(vfp_sltoh)(uint32_t x, uint32_t shift, void *fpst) | 86 | +uint32_t HELPER(udiv)(CPUARMState *env, uint32_t num, uint32_t den) |
264 | { | 87 | { |
265 | return do_postscale_fp16(int32_to_float64(x, fpst), shift, fpst); | 88 | if (den == 0) { |
266 | } | 89 | + handle_possible_div0_trap(env, GETPC()); |
267 | 90 | return 0; | |
268 | -float16 HELPER(vfp_ultoh)(uint32_t x, uint32_t shift, void *fpst) | ||
269 | +uint32_t HELPER(vfp_ultoh)(uint32_t x, uint32_t shift, void *fpst) | ||
270 | { | ||
271 | return do_postscale_fp16(uint32_to_float64(x, fpst), shift, fpst); | ||
272 | } | ||
273 | |||
274 | -float16 HELPER(vfp_sqtoh)(uint64_t x, uint32_t shift, void *fpst) | ||
275 | +uint32_t HELPER(vfp_sqtoh)(uint64_t x, uint32_t shift, void *fpst) | ||
276 | { | ||
277 | return do_postscale_fp16(int64_to_float64(x, fpst), shift, fpst); | ||
278 | } | ||
279 | |||
280 | -float16 HELPER(vfp_uqtoh)(uint64_t x, uint32_t shift, void *fpst) | ||
281 | +uint32_t HELPER(vfp_uqtoh)(uint64_t x, uint32_t shift, void *fpst) | ||
282 | { | ||
283 | return do_postscale_fp16(uint64_to_float64(x, fpst), shift, fpst); | ||
284 | } | ||
285 | @@ -XXX,XX +XXX,XX @@ static float64 do_prescale_fp16(float16 f, int shift, float_status *fpst) | ||
286 | } | 91 | } |
287 | } | 92 | return num / den; |
288 | 93 | @@ -XXX,XX +XXX,XX @@ void arm_log_exception(int idx) | |
289 | -uint32_t HELPER(vfp_toshh)(float16 x, uint32_t shift, void *fpst) | 94 | [EXCP_LAZYFP] = "v7M exception during lazy FP stacking", |
290 | +uint32_t HELPER(vfp_toshh)(uint32_t x, uint32_t shift, void *fpst) | 95 | [EXCP_LSERR] = "v8M LSERR UsageFault", |
291 | { | 96 | [EXCP_UNALIGNED] = "v7M UNALIGNED UsageFault", |
292 | return float64_to_int16(do_prescale_fp16(x, shift, fpst), fpst); | 97 | + [EXCP_DIVBYZERO] = "v7M DIVBYZERO UsageFault", |
293 | } | 98 | }; |
294 | 99 | ||
295 | -uint32_t HELPER(vfp_touhh)(float16 x, uint32_t shift, void *fpst) | 100 | if (idx >= 0 && idx < ARRAY_SIZE(excnames)) { |
296 | +uint32_t HELPER(vfp_touhh)(uint32_t x, uint32_t shift, void *fpst) | 101 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c |
297 | { | 102 | index XXXXXXX..XXXXXXX 100644 |
298 | return float64_to_uint16(do_prescale_fp16(x, shift, fpst), fpst); | 103 | --- a/target/arm/m_helper.c |
299 | } | 104 | +++ b/target/arm/m_helper.c |
300 | 105 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | |
301 | -uint32_t HELPER(vfp_toslh)(float16 x, uint32_t shift, void *fpst) | 106 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); |
302 | +uint32_t HELPER(vfp_toslh)(uint32_t x, uint32_t shift, void *fpst) | 107 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_UNALIGNED_MASK; |
303 | { | 108 | break; |
304 | return float64_to_int32(do_prescale_fp16(x, shift, fpst), fpst); | 109 | + case EXCP_DIVBYZERO: |
305 | } | 110 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); |
306 | 111 | + env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_DIVBYZERO_MASK; | |
307 | -uint32_t HELPER(vfp_toulh)(float16 x, uint32_t shift, void *fpst) | 112 | + break; |
308 | +uint32_t HELPER(vfp_toulh)(uint32_t x, uint32_t shift, void *fpst) | 113 | case EXCP_SWI: |
309 | { | 114 | /* The PC already points to the next instruction. */ |
310 | return float64_to_uint32(do_prescale_fp16(x, shift, fpst), fpst); | 115 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SVC, env->v7m.secure); |
311 | } | 116 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
312 | 117 | index XXXXXXX..XXXXXXX 100644 | |
313 | -uint64_t HELPER(vfp_tosqh)(float16 x, uint32_t shift, void *fpst) | 118 | --- a/target/arm/translate.c |
314 | +uint64_t HELPER(vfp_tosqh)(uint32_t x, uint32_t shift, void *fpst) | 119 | +++ b/target/arm/translate.c |
315 | { | 120 | @@ -XXX,XX +XXX,XX @@ static bool op_div(DisasContext *s, arg_rrr *a, bool u) |
316 | return float64_to_int64(do_prescale_fp16(x, shift, fpst), fpst); | 121 | t1 = load_reg(s, a->rn); |
317 | } | 122 | t2 = load_reg(s, a->rm); |
318 | 123 | if (u) { | |
319 | -uint64_t HELPER(vfp_touqh)(float16 x, uint32_t shift, void *fpst) | 124 | - gen_helper_udiv(t1, t1, t2); |
320 | +uint64_t HELPER(vfp_touqh)(uint32_t x, uint32_t shift, void *fpst) | 125 | + gen_helper_udiv(t1, cpu_env, t1, t2); |
321 | { | 126 | } else { |
322 | return float64_to_uint64(do_prescale_fp16(x, shift, fpst), fpst); | 127 | - gen_helper_sdiv(t1, t1, t2); |
323 | } | 128 | + gen_helper_sdiv(t1, cpu_env, t1, t2); |
324 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(set_neon_rmode)(uint32_t rmode, CPUARMState *env) | 129 | } |
325 | } | 130 | tcg_temp_free_i32(t2); |
326 | 131 | store_reg(s, a->rd, t1); | |
327 | /* Half precision conversions. */ | ||
328 | -float32 HELPER(vfp_fcvt_f16_to_f32)(float16 a, void *fpstp, uint32_t ahp_mode) | ||
329 | +float32 HELPER(vfp_fcvt_f16_to_f32)(uint32_t a, void *fpstp, uint32_t ahp_mode) | ||
330 | { | ||
331 | /* Squash FZ16 to 0 for the duration of conversion. In this case, | ||
332 | * it would affect flushing input denormals. | ||
333 | @@ -XXX,XX +XXX,XX @@ float32 HELPER(vfp_fcvt_f16_to_f32)(float16 a, void *fpstp, uint32_t ahp_mode) | ||
334 | return r; | ||
335 | } | ||
336 | |||
337 | -float16 HELPER(vfp_fcvt_f32_to_f16)(float32 a, void *fpstp, uint32_t ahp_mode) | ||
338 | +uint32_t HELPER(vfp_fcvt_f32_to_f16)(float32 a, void *fpstp, uint32_t ahp_mode) | ||
339 | { | ||
340 | /* Squash FZ16 to 0 for the duration of conversion. In this case, | ||
341 | * it would affect flushing output denormals. | ||
342 | @@ -XXX,XX +XXX,XX @@ float16 HELPER(vfp_fcvt_f32_to_f16)(float32 a, void *fpstp, uint32_t ahp_mode) | ||
343 | return r; | ||
344 | } | ||
345 | |||
346 | -float64 HELPER(vfp_fcvt_f16_to_f64)(float16 a, void *fpstp, uint32_t ahp_mode) | ||
347 | +float64 HELPER(vfp_fcvt_f16_to_f64)(uint32_t a, void *fpstp, uint32_t ahp_mode) | ||
348 | { | ||
349 | /* Squash FZ16 to 0 for the duration of conversion. In this case, | ||
350 | * it would affect flushing input denormals. | ||
351 | @@ -XXX,XX +XXX,XX @@ float64 HELPER(vfp_fcvt_f16_to_f64)(float16 a, void *fpstp, uint32_t ahp_mode) | ||
352 | return r; | ||
353 | } | ||
354 | |||
355 | -float16 HELPER(vfp_fcvt_f64_to_f16)(float64 a, void *fpstp, uint32_t ahp_mode) | ||
356 | +uint32_t HELPER(vfp_fcvt_f64_to_f16)(float64 a, void *fpstp, uint32_t ahp_mode) | ||
357 | { | ||
358 | /* Squash FZ16 to 0 for the duration of conversion. In this case, | ||
359 | * it would affect flushing output denormals. | ||
360 | @@ -XXX,XX +XXX,XX @@ static bool round_to_inf(float_status *fpst, bool sign_bit) | ||
361 | g_assert_not_reached(); | ||
362 | } | ||
363 | |||
364 | -float16 HELPER(recpe_f16)(float16 input, void *fpstp) | ||
365 | +uint32_t HELPER(recpe_f16)(uint32_t input, void *fpstp) | ||
366 | { | ||
367 | float_status *fpst = fpstp; | ||
368 | float16 f16 = float16_squash_input_denormal(input, fpst); | ||
369 | @@ -XXX,XX +XXX,XX @@ static uint64_t recip_sqrt_estimate(int *exp , int exp_off, uint64_t frac) | ||
370 | return extract64(estimate, 0, 8) << 44; | ||
371 | } | ||
372 | |||
373 | -float16 HELPER(rsqrte_f16)(float16 input, void *fpstp) | ||
374 | +uint32_t HELPER(rsqrte_f16)(uint32_t input, void *fpstp) | ||
375 | { | ||
376 | float_status *s = fpstp; | ||
377 | float16 f16 = float16_squash_input_denormal(input, s); | ||
378 | -- | 132 | -- |
379 | 2.17.1 | 133 | 2.20.1 |
380 | 134 | ||
381 | 135 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Hamza Mahfooz <someguy@effective-light.com> | ||
1 | 2 | ||
3 | As per commit 5626f8c6d468 ("rcu: Add automatically released rcu_read_lock | ||
4 | variants"), RCU_READ_LOCK_GUARD() should be used instead of | ||
5 | rcu_read_{un}lock(). | ||
6 | |||
7 | Signed-off-by: Hamza Mahfooz <someguy@effective-light.com> | ||
8 | Reviewed-by: Paolo Bonzini <pbonzini@redhat.com> | ||
9 | Message-id: 20210727235201.11491-1-someguy@effective-light.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/kvm.c | 17 ++++++++--------- | ||
13 | 1 file changed, 8 insertions(+), 9 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/kvm.c | ||
18 | +++ b/target/arm/kvm.c | ||
19 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_fixup_msi_route(struct kvm_irq_routing_entry *route, | ||
20 | hwaddr xlat, len, doorbell_gpa; | ||
21 | MemoryRegionSection mrs; | ||
22 | MemoryRegion *mr; | ||
23 | - int ret = 1; | ||
24 | |||
25 | if (as == &address_space_memory) { | ||
26 | return 0; | ||
27 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_fixup_msi_route(struct kvm_irq_routing_entry *route, | ||
28 | |||
29 | /* MSI doorbell address is translated by an IOMMU */ | ||
30 | |||
31 | - rcu_read_lock(); | ||
32 | + RCU_READ_LOCK_GUARD(); | ||
33 | + | ||
34 | mr = address_space_translate(as, address, &xlat, &len, true, | ||
35 | MEMTXATTRS_UNSPECIFIED); | ||
36 | + | ||
37 | if (!mr) { | ||
38 | - goto unlock; | ||
39 | + return 1; | ||
40 | } | ||
41 | + | ||
42 | mrs = memory_region_find(mr, xlat, 1); | ||
43 | + | ||
44 | if (!mrs.mr) { | ||
45 | - goto unlock; | ||
46 | + return 1; | ||
47 | } | ||
48 | |||
49 | doorbell_gpa = mrs.offset_within_address_space; | ||
50 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_fixup_msi_route(struct kvm_irq_routing_entry *route, | ||
51 | |||
52 | trace_kvm_arm_fixup_msi_route(address, doorbell_gpa); | ||
53 | |||
54 | - ret = 0; | ||
55 | - | ||
56 | -unlock: | ||
57 | - rcu_read_unlock(); | ||
58 | - return ret; | ||
59 | + return 0; | ||
60 | } | ||
61 | |||
62 | int kvm_arch_add_msi_route_post(struct kvm_irq_routing_entry *route, | ||
63 | -- | ||
64 | 2.20.1 | ||
65 | |||
66 | diff view generated by jsdifflib |
1 | From: Shannon Zhao <zhaoshenglong@huawei.com> | 1 | From: Jan Luebbe <jlu@pengutronix.de> |
---|---|---|---|
2 | 2 | ||
3 | kvm_irqchip_create called by kvm_init will call kvm_init_irq_routing to | 3 | Break events are currently only handled by chardev/char-serial.c, so we |
4 | initialize global capability variables. If we call kvm_init_irq_routing in | 4 | just ignore errors, which results in no behaviour change for other |
5 | GIC realize function, previous allocated memory will leak. | 5 | chardevs. |
6 | 6 | ||
7 | Fix this by deleting the unnecessary call. | 7 | Signed-off-by: Jan Luebbe <jlu@pengutronix.de> |
8 | 8 | Message-id: 20210806144700.3751979-1-jlu@pengutronix.de | |
9 | Signed-off-by: Shannon Zhao <zhaoshenglong@huawei.com> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
11 | Message-id: 1527750994-14360-1-git-send-email-zhaoshenglong@huawei.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 11 | --- |
14 | hw/intc/arm_gic_kvm.c | 1 - | 12 | hw/char/pl011.c | 6 ++++++ |
15 | hw/intc/arm_gicv3_kvm.c | 1 - | 13 | 1 file changed, 6 insertions(+) |
16 | 2 files changed, 2 deletions(-) | ||
17 | 14 | ||
18 | diff --git a/hw/intc/arm_gic_kvm.c b/hw/intc/arm_gic_kvm.c | 15 | diff --git a/hw/char/pl011.c b/hw/char/pl011.c |
19 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/intc/arm_gic_kvm.c | 17 | --- a/hw/char/pl011.c |
21 | +++ b/hw/intc/arm_gic_kvm.c | 18 | +++ b/hw/char/pl011.c |
22 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gic_realize(DeviceState *dev, Error **errp) | 19 | @@ -XXX,XX +XXX,XX @@ |
23 | 20 | #include "hw/qdev-properties-system.h" | |
24 | if (kvm_has_gsi_routing()) { | 21 | #include "migration/vmstate.h" |
25 | /* set up irq routing */ | 22 | #include "chardev/char-fe.h" |
26 | - kvm_init_irq_routing(kvm_state); | 23 | +#include "chardev/char-serial.h" |
27 | for (i = 0; i < s->num_irq - GIC_INTERNAL; ++i) { | 24 | #include "qemu/log.h" |
28 | kvm_irqchip_add_irq_route(kvm_state, i, 0, i); | 25 | #include "qemu/module.h" |
26 | #include "trace.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static void pl011_write(void *opaque, hwaddr offset, | ||
28 | s->read_count = 0; | ||
29 | s->read_pos = 0; | ||
29 | } | 30 | } |
30 | diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c | 31 | + if ((s->lcr ^ value) & 0x1) { |
31 | index XXXXXXX..XXXXXXX 100644 | 32 | + int break_enable = value & 0x1; |
32 | --- a/hw/intc/arm_gicv3_kvm.c | 33 | + qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_SET_BREAK, |
33 | +++ b/hw/intc/arm_gicv3_kvm.c | 34 | + &break_enable); |
34 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_realize(DeviceState *dev, Error **errp) | 35 | + } |
35 | 36 | s->lcr = value; | |
36 | if (kvm_has_gsi_routing()) { | 37 | pl011_set_read_trigger(s); |
37 | /* set up irq routing */ | 38 | break; |
38 | - kvm_init_irq_routing(kvm_state); | ||
39 | for (i = 0; i < s->num_irq - GIC_INTERNAL; ++i) { | ||
40 | kvm_irqchip_add_irq_route(kvm_state, i, 0, i); | ||
41 | } | ||
42 | -- | 39 | -- |
43 | 2.17.1 | 40 | 2.20.1 |
44 | 41 | ||
45 | 42 | diff view generated by jsdifflib |
1 | From: Shannon Zhao <zhaoshenglong@huawei.com> | 1 | From: Guenter Roeck <linux@roeck-us.net> |
---|---|---|---|
2 | 2 | ||
3 | acpi_data_push uses g_array_set_size to resize the memory size. If there | 3 | Instantiate SAI1/2/3 and ASRC as unimplemented devices to avoid random |
4 | is no enough contiguous memory, the address will be changed. So previous | 4 | Linux kernel crashes, such as |
5 | pointer could not be used any more. It must update the pointer and use | ||
6 | the new one. | ||
7 | 5 | ||
8 | Also, previous codes wrongly use le32 conversion of iort->node_offset | 6 | Unhandled fault: external abort on non-linefetch (0x808) at 0xd1580010 |
9 | for subsequent computations that will result incorrect value if host is | 7 | pgd = (ptrval) |
10 | not litlle endian. So use the non-converted one instead. | 8 | [d1580010] *pgd=8231b811, *pte=02034653, *ppte=02034453 |
9 | Internal error: : 808 [#1] SMP ARM | ||
10 | ... | ||
11 | [<c095e974>] (regmap_mmio_write32le) from [<c095eb48>] (regmap_mmio_write+0x3c/0x54) | ||
12 | [<c095eb48>] (regmap_mmio_write) from [<c09580f4>] (_regmap_write+0x4c/0x1f0) | ||
13 | [<c09580f4>] (_regmap_write) from [<c095837c>] (_regmap_update_bits+0xe4/0xec) | ||
14 | [<c095837c>] (_regmap_update_bits) from [<c09599b4>] (regmap_update_bits_base+0x50/0x74) | ||
15 | [<c09599b4>] (regmap_update_bits_base) from [<c0d3e9e4>] (fsl_asrc_runtime_resume+0x1e4/0x21c) | ||
16 | [<c0d3e9e4>] (fsl_asrc_runtime_resume) from [<c0942464>] (__rpm_callback+0x3c/0x108) | ||
17 | [<c0942464>] (__rpm_callback) from [<c0942590>] (rpm_callback+0x60/0x64) | ||
18 | [<c0942590>] (rpm_callback) from [<c0942b60>] (rpm_resume+0x5cc/0x808) | ||
19 | [<c0942b60>] (rpm_resume) from [<c0942dfc>] (__pm_runtime_resume+0x60/0xa0) | ||
20 | [<c0942dfc>] (__pm_runtime_resume) from [<c0d3ecc4>] (fsl_asrc_probe+0x2a8/0x708) | ||
21 | [<c0d3ecc4>] (fsl_asrc_probe) from [<c0935b08>] (platform_probe+0x58/0xb8) | ||
22 | [<c0935b08>] (platform_probe) from [<c0933264>] (really_probe.part.0+0x9c/0x334) | ||
23 | [<c0933264>] (really_probe.part.0) from [<c093359c>] (__driver_probe_device+0xa0/0x138) | ||
24 | [<c093359c>] (__driver_probe_device) from [<c0933664>] (driver_probe_device+0x30/0xc8) | ||
25 | [<c0933664>] (driver_probe_device) from [<c0933c88>] (__driver_attach+0x90/0x130) | ||
26 | [<c0933c88>] (__driver_attach) from [<c0931060>] (bus_for_each_dev+0x78/0xb8) | ||
27 | [<c0931060>] (bus_for_each_dev) from [<c093254c>] (bus_add_driver+0xf0/0x1d8) | ||
28 | [<c093254c>] (bus_add_driver) from [<c0934a30>] (driver_register+0x88/0x118) | ||
29 | [<c0934a30>] (driver_register) from [<c01022c0>] (do_one_initcall+0x7c/0x3a4) | ||
30 | [<c01022c0>] (do_one_initcall) from [<c1601204>] (kernel_init_freeable+0x198/0x22c) | ||
31 | [<c1601204>] (kernel_init_freeable) from [<c0f5ff2c>] (kernel_init+0x10/0x128) | ||
32 | [<c0f5ff2c>] (kernel_init) from [<c010013c>] (ret_from_fork+0x14/0x38) | ||
11 | 33 | ||
12 | Signed-off-by: Shannon Zhao <zhaoshenglong@huawei.com> | 34 | or |
13 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | 35 | |
14 | Message-id: 1527663951-14552-1-git-send-email-zhaoshenglong@huawei.com | 36 | Unhandled fault: external abort on non-linefetch (0x808) at 0xd19b0000 |
37 | pgd = (ptrval) | ||
38 | [d19b0000] *pgd=82711811, *pte=308a0653, *ppte=308a0453 | ||
39 | Internal error: : 808 [#1] SMP ARM | ||
40 | ... | ||
41 | [<c095e974>] (regmap_mmio_write32le) from [<c095eb48>] (regmap_mmio_write+0x3c/0x54) | ||
42 | [<c095eb48>] (regmap_mmio_write) from [<c09580f4>] (_regmap_write+0x4c/0x1f0) | ||
43 | [<c09580f4>] (_regmap_write) from [<c0959b28>] (regmap_write+0x3c/0x60) | ||
44 | [<c0959b28>] (regmap_write) from [<c0d41130>] (fsl_sai_runtime_resume+0x9c/0x1ec) | ||
45 | [<c0d41130>] (fsl_sai_runtime_resume) from [<c0942464>] (__rpm_callback+0x3c/0x108) | ||
46 | [<c0942464>] (__rpm_callback) from [<c0942590>] (rpm_callback+0x60/0x64) | ||
47 | [<c0942590>] (rpm_callback) from [<c0942b60>] (rpm_resume+0x5cc/0x808) | ||
48 | [<c0942b60>] (rpm_resume) from [<c0942dfc>] (__pm_runtime_resume+0x60/0xa0) | ||
49 | [<c0942dfc>] (__pm_runtime_resume) from [<c0d4231c>] (fsl_sai_probe+0x2b8/0x65c) | ||
50 | [<c0d4231c>] (fsl_sai_probe) from [<c0935b08>] (platform_probe+0x58/0xb8) | ||
51 | [<c0935b08>] (platform_probe) from [<c0933264>] (really_probe.part.0+0x9c/0x334) | ||
52 | [<c0933264>] (really_probe.part.0) from [<c093359c>] (__driver_probe_device+0xa0/0x138) | ||
53 | [<c093359c>] (__driver_probe_device) from [<c0933664>] (driver_probe_device+0x30/0xc8) | ||
54 | [<c0933664>] (driver_probe_device) from [<c0933c88>] (__driver_attach+0x90/0x130) | ||
55 | [<c0933c88>] (__driver_attach) from [<c0931060>] (bus_for_each_dev+0x78/0xb8) | ||
56 | [<c0931060>] (bus_for_each_dev) from [<c093254c>] (bus_add_driver+0xf0/0x1d8) | ||
57 | [<c093254c>] (bus_add_driver) from [<c0934a30>] (driver_register+0x88/0x118) | ||
58 | [<c0934a30>] (driver_register) from [<c01022c0>] (do_one_initcall+0x7c/0x3a4) | ||
59 | [<c01022c0>] (do_one_initcall) from [<c1601204>] (kernel_init_freeable+0x198/0x22c) | ||
60 | [<c1601204>] (kernel_init_freeable) from [<c0f5ff2c>] (kernel_init+0x10/0x128) | ||
61 | [<c0f5ff2c>] (kernel_init) from [<c010013c>] (ret_from_fork+0x14/0x38) | ||
62 | |||
63 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
64 | Signed-off-by: Guenter Roeck <linux@roeck-us.net> | ||
65 | Message-id: 20210810160318.87376-1-linux@roeck-us.net | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 66 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 67 | --- |
17 | hw/arm/virt-acpi-build.c | 20 +++++++++++++++----- | 68 | hw/arm/fsl-imx6ul.c | 12 ++++++++++++ |
18 | 1 file changed, 15 insertions(+), 5 deletions(-) | 69 | 1 file changed, 12 insertions(+) |
19 | 70 | ||
20 | diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c | 71 | diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c |
21 | index XXXXXXX..XXXXXXX 100644 | 72 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/arm/virt-acpi-build.c | 73 | --- a/hw/arm/fsl-imx6ul.c |
23 | +++ b/hw/arm/virt-acpi-build.c | 74 | +++ b/hw/arm/fsl-imx6ul.c |
24 | @@ -XXX,XX +XXX,XX @@ build_iort(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | 75 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) |
25 | AcpiIortItsGroup *its; | 76 | */ |
26 | AcpiIortTable *iort; | 77 | create_unimplemented_device("sdma", FSL_IMX6UL_SDMA_ADDR, 0x4000); |
27 | AcpiIortSmmu3 *smmu; | 78 | |
28 | - size_t node_size, iort_length, smmu_offset = 0; | ||
29 | + size_t node_size, iort_node_offset, iort_length, smmu_offset = 0; | ||
30 | AcpiIortRC *rc; | ||
31 | |||
32 | iort = acpi_data_push(table_data, sizeof(*iort)); | ||
33 | @@ -XXX,XX +XXX,XX @@ build_iort(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
34 | |||
35 | iort_length = sizeof(*iort); | ||
36 | iort->node_count = cpu_to_le32(nb_nodes); | ||
37 | - iort->node_offset = cpu_to_le32(sizeof(*iort)); | ||
38 | + /* | 79 | + /* |
39 | + * Use a copy in case table_data->data moves during acpi_data_push | 80 | + * SAI (Audio SSI (Synchronous Serial Interface)) |
40 | + * operations. | ||
41 | + */ | 81 | + */ |
42 | + iort_node_offset = sizeof(*iort); | 82 | + create_unimplemented_device("sai1", FSL_IMX6UL_SAI1_ADDR, 0x4000); |
43 | + iort->node_offset = cpu_to_le32(iort_node_offset); | 83 | + create_unimplemented_device("sai2", FSL_IMX6UL_SAI2_ADDR, 0x4000); |
44 | 84 | + create_unimplemented_device("sai3", FSL_IMX6UL_SAI3_ADDR, 0x4000); | |
45 | /* ITS group node */ | 85 | + |
46 | node_size = sizeof(*its) + sizeof(uint32_t); | 86 | /* |
47 | @@ -XXX,XX +XXX,XX @@ build_iort(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | 87 | * PWM |
48 | int irq = vms->irqmap[VIRT_SMMU]; | 88 | */ |
49 | 89 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | |
50 | /* SMMUv3 node */ | 90 | create_unimplemented_device("pwm3", FSL_IMX6UL_PWM3_ADDR, 0x4000); |
51 | - smmu_offset = iort->node_offset + node_size; | 91 | create_unimplemented_device("pwm4", FSL_IMX6UL_PWM4_ADDR, 0x4000); |
52 | + smmu_offset = iort_node_offset + node_size; | ||
53 | node_size = sizeof(*smmu) + sizeof(*idmap); | ||
54 | iort_length += node_size; | ||
55 | smmu = acpi_data_push(table_data, node_size); | ||
56 | @@ -XXX,XX +XXX,XX @@ build_iort(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
57 | idmap->id_count = cpu_to_le32(0xFFFF); | ||
58 | idmap->output_base = 0; | ||
59 | /* output IORT node is the ITS group node (the first node) */ | ||
60 | - idmap->output_reference = cpu_to_le32(iort->node_offset); | ||
61 | + idmap->output_reference = cpu_to_le32(iort_node_offset); | ||
62 | } | ||
63 | |||
64 | /* Root Complex Node */ | ||
65 | @@ -XXX,XX +XXX,XX @@ build_iort(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
66 | idmap->output_reference = cpu_to_le32(smmu_offset); | ||
67 | } else { | ||
68 | /* output IORT node is the ITS group node (the first node) */ | ||
69 | - idmap->output_reference = cpu_to_le32(iort->node_offset); | ||
70 | + idmap->output_reference = cpu_to_le32(iort_node_offset); | ||
71 | } | ||
72 | 92 | ||
73 | + /* | 93 | + /* |
74 | + * Update the pointer address in case table_data->data moves during above | 94 | + * Audio ASRC (asynchronous sample rate converter) |
75 | + * acpi_data_push operations. | ||
76 | + */ | 95 | + */ |
77 | + iort = (AcpiIortTable *)(table_data->data + iort_start); | 96 | + create_unimplemented_device("asrc", FSL_IMX6UL_ASRC_ADDR, 0x4000); |
78 | iort->length = cpu_to_le32(iort_length); | 97 | + |
79 | 98 | /* | |
80 | build_header(linker, table_data, (void *)(table_data->data + iort_start), | 99 | * CAN |
100 | */ | ||
81 | -- | 101 | -- |
82 | 2.17.1 | 102 | 2.20.1 |
83 | 103 | ||
84 | 104 | diff view generated by jsdifflib |
1 | From: Paolo Bonzini <pbonzini@redhat.com> | 1 | From: "Wen, Jianxian" <Jianxian.Wen@verisilicon.com> |
---|---|---|---|
2 | 2 | ||
3 | cpregs_keys is an uint32_t* so the allocation should use uint32_t. | 3 | Add property memory region which can connect with IOMMU region to support SMMU translate. |
4 | g_new is even better because it is type-safe. | ||
5 | 4 | ||
6 | Signed-off-by: Paolo Bonzini <pbonzini@redhat.com> | 5 | Signed-off-by: Jianxian Wen <jianxian.wen@verisilicon.com> |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
7 | Message-id: 4C23C17B8E87E74E906A25A3254A03F4FA1FEC31@SHASXM03.verisilicon.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 9 | --- |
11 | target/arm/gdbstub.c | 3 +-- | 10 | hw/arm/exynos4210.c | 3 +++ |
12 | 1 file changed, 1 insertion(+), 2 deletions(-) | 11 | hw/arm/xilinx_zynq.c | 3 +++ |
12 | hw/dma/pl330.c | 26 ++++++++++++++++++++++---- | ||
13 | 3 files changed, 28 insertions(+), 4 deletions(-) | ||
13 | 14 | ||
14 | diff --git a/target/arm/gdbstub.c b/target/arm/gdbstub.c | 15 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/gdbstub.c | 17 | --- a/hw/arm/exynos4210.c |
17 | +++ b/target/arm/gdbstub.c | 18 | +++ b/hw/arm/exynos4210.c |
18 | @@ -XXX,XX +XXX,XX @@ int arm_gen_dynamic_xml(CPUState *cs) | 19 | @@ -XXX,XX +XXX,XX @@ static DeviceState *pl330_create(uint32_t base, qemu_or_irq *orgate, |
19 | RegisterSysregXmlParam param = {cs, s}; | 20 | int i; |
20 | 21 | ||
21 | cpu->dyn_xml.num_cpregs = 0; | 22 | dev = qdev_new("pl330"); |
22 | - cpu->dyn_xml.cpregs_keys = g_malloc(sizeof(uint32_t *) * | 23 | + object_property_set_link(OBJECT(dev), "memory", |
23 | - g_hash_table_size(cpu->cp_regs)); | 24 | + OBJECT(get_system_memory()), |
24 | + cpu->dyn_xml.cpregs_keys = g_new(uint32_t, g_hash_table_size(cpu->cp_regs)); | 25 | + &error_fatal); |
25 | g_string_printf(s, "<?xml version=\"1.0\"?>"); | 26 | qdev_prop_set_uint8(dev, "num_events", nevents); |
26 | g_string_append_printf(s, "<!DOCTYPE target SYSTEM \"gdb-target.dtd\">"); | 27 | qdev_prop_set_uint8(dev, "num_chnls", 8); |
27 | g_string_append_printf(s, "<feature name=\"org.qemu.gdb.arm.sys.regs\">"); | 28 | qdev_prop_set_uint8(dev, "num_periph_req", nreq); |
29 | diff --git a/hw/arm/xilinx_zynq.c b/hw/arm/xilinx_zynq.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/hw/arm/xilinx_zynq.c | ||
32 | +++ b/hw/arm/xilinx_zynq.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void zynq_init(MachineState *machine) | ||
34 | sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[39-IRQ_OFFSET]); | ||
35 | |||
36 | dev = qdev_new("pl330"); | ||
37 | + object_property_set_link(OBJECT(dev), "memory", | ||
38 | + OBJECT(address_space_mem), | ||
39 | + &error_fatal); | ||
40 | qdev_prop_set_uint8(dev, "num_chnls", 8); | ||
41 | qdev_prop_set_uint8(dev, "num_periph_req", 4); | ||
42 | qdev_prop_set_uint8(dev, "num_events", 16); | ||
43 | diff --git a/hw/dma/pl330.c b/hw/dma/pl330.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/hw/dma/pl330.c | ||
46 | +++ b/hw/dma/pl330.c | ||
47 | @@ -XXX,XX +XXX,XX @@ struct PL330State { | ||
48 | uint8_t num_faulting; | ||
49 | uint8_t periph_busy[PL330_PERIPH_NUM]; | ||
50 | |||
51 | + /* Memory region that DMA operation access */ | ||
52 | + MemoryRegion *mem_mr; | ||
53 | + AddressSpace *mem_as; | ||
54 | }; | ||
55 | |||
56 | #define TYPE_PL330 "pl330" | ||
57 | @@ -XXX,XX +XXX,XX @@ static inline const PL330InsnDesc *pl330_fetch_insn(PL330Chan *ch) | ||
58 | uint8_t opcode; | ||
59 | int i; | ||
60 | |||
61 | - dma_memory_read(&address_space_memory, ch->pc, &opcode, 1); | ||
62 | + dma_memory_read(ch->parent->mem_as, ch->pc, &opcode, 1); | ||
63 | for (i = 0; insn_desc[i].size; i++) { | ||
64 | if ((opcode & insn_desc[i].opmask) == insn_desc[i].opcode) { | ||
65 | return &insn_desc[i]; | ||
66 | @@ -XXX,XX +XXX,XX @@ static inline void pl330_exec_insn(PL330Chan *ch, const PL330InsnDesc *insn) | ||
67 | uint8_t buf[PL330_INSN_MAXSIZE]; | ||
68 | |||
69 | assert(insn->size <= PL330_INSN_MAXSIZE); | ||
70 | - dma_memory_read(&address_space_memory, ch->pc, buf, insn->size); | ||
71 | + dma_memory_read(ch->parent->mem_as, ch->pc, buf, insn->size); | ||
72 | insn->exec(ch, buf[0], &buf[1], insn->size - 1); | ||
73 | } | ||
74 | |||
75 | @@ -XXX,XX +XXX,XX @@ static int pl330_exec_cycle(PL330Chan *channel) | ||
76 | if (q != NULL && q->len <= pl330_fifo_num_free(&s->fifo)) { | ||
77 | int len = q->len - (q->addr & (q->len - 1)); | ||
78 | |||
79 | - dma_memory_read(&address_space_memory, q->addr, buf, len); | ||
80 | + dma_memory_read(s->mem_as, q->addr, buf, len); | ||
81 | trace_pl330_exec_cycle(q->addr, len); | ||
82 | if (trace_event_get_state_backends(TRACE_PL330_HEXDUMP)) { | ||
83 | pl330_hexdump(buf, len); | ||
84 | @@ -XXX,XX +XXX,XX @@ static int pl330_exec_cycle(PL330Chan *channel) | ||
85 | fifo_res = pl330_fifo_get(&s->fifo, buf, len, q->tag); | ||
86 | } | ||
87 | if (fifo_res == PL330_FIFO_OK || q->z) { | ||
88 | - dma_memory_write(&address_space_memory, q->addr, buf, len); | ||
89 | + dma_memory_write(s->mem_as, q->addr, buf, len); | ||
90 | trace_pl330_exec_cycle(q->addr, len); | ||
91 | if (trace_event_get_state_backends(TRACE_PL330_HEXDUMP)) { | ||
92 | pl330_hexdump(buf, len); | ||
93 | @@ -XXX,XX +XXX,XX @@ static void pl330_realize(DeviceState *dev, Error **errp) | ||
94 | "dma", PL330_IOMEM_SIZE); | ||
95 | sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); | ||
96 | |||
97 | + if (!s->mem_mr) { | ||
98 | + error_setg(errp, "'memory' link is not set"); | ||
99 | + return; | ||
100 | + } else if (s->mem_mr == get_system_memory()) { | ||
101 | + /* Avoid creating new AS for system memory. */ | ||
102 | + s->mem_as = &address_space_memory; | ||
103 | + } else { | ||
104 | + s->mem_as = g_new0(AddressSpace, 1); | ||
105 | + address_space_init(s->mem_as, s->mem_mr, | ||
106 | + memory_region_name(s->mem_mr)); | ||
107 | + } | ||
108 | + | ||
109 | s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, pl330_exec_cycle_timer, s); | ||
110 | |||
111 | s->cfg[0] = (s->mgr_ns_at_rst ? 0x4 : 0) | | ||
112 | @@ -XXX,XX +XXX,XX @@ static Property pl330_properties[] = { | ||
113 | DEFINE_PROP_UINT8("rd_q_dep", PL330State, rd_q_dep, 16), | ||
114 | DEFINE_PROP_UINT16("data_buffer_dep", PL330State, data_buffer_dep, 256), | ||
115 | |||
116 | + DEFINE_PROP_LINK("memory", PL330State, mem_mr, | ||
117 | + TYPE_MEMORY_REGION, MemoryRegion *), | ||
118 | + | ||
119 | DEFINE_PROP_END_OF_LIST(), | ||
120 | }; | ||
121 | |||
28 | -- | 122 | -- |
29 | 2.17.1 | 123 | 2.20.1 |
30 | 124 | ||
31 | 125 | diff view generated by jsdifflib |
1 | From: Francisco Iglesias <frasse.iglesias@gmail.com> | 1 | From: Eduardo Habkost <ehabkost@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Coverity found that the string return by 'object_get_canonical_path' was not | 3 | The SBSA_GWDT enum value conflicts with the SBSA_GWDT() QOM type |
4 | being freed at two locations in the model (CID 1391294 and CID 1391293) and | 4 | checking helper, preventing us from using a OBJECT_DEFINE* or |
5 | also that a memset was being called with a value greater than the max of a byte | 5 | DEFINE_INSTANCE_CHECKER macro for the SBSA_GWDT() wrapper. |
6 | on the second argument (CID 1391286). This patch corrects this by adding the | ||
7 | freeing of the strings and also changing to memset to zero instead on | ||
8 | descriptor unaligned errors. | ||
9 | 6 | ||
10 | Signed-off-by: Francisco Iglesias <frasse.iglesias@gmail.com> | 7 | If I understand the SBSA 6.0 specification correctly, the signal |
11 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 8 | being connected to IRQ 16 is the WS0 output signal from the |
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | Generic Watchdog. Rename the enum value to SBSA_GWDT_WS0 to be |
13 | Message-id: 20180528184859.3530-1-frasse.iglesias@gmail.com | 10 | more explicit and avoid the name conflict. |
11 | |||
12 | Signed-off-by: Eduardo Habkost <ehabkost@redhat.com> | ||
13 | Message-id: 20210806023119.431680-1-ehabkost@redhat.com | ||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 16 | --- |
17 | hw/dma/xlnx-zdma.c | 10 +++++++--- | 17 | hw/arm/sbsa-ref.c | 6 +++--- |
18 | 1 file changed, 7 insertions(+), 3 deletions(-) | 18 | 1 file changed, 3 insertions(+), 3 deletions(-) |
19 | 19 | ||
20 | diff --git a/hw/dma/xlnx-zdma.c b/hw/dma/xlnx-zdma.c | 20 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c |
21 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/dma/xlnx-zdma.c | 22 | --- a/hw/arm/sbsa-ref.c |
23 | +++ b/hw/dma/xlnx-zdma.c | 23 | +++ b/hw/arm/sbsa-ref.c |
24 | @@ -XXX,XX +XXX,XX @@ static bool zdma_load_descriptor(XlnxZDMA *s, uint64_t addr, void *buf) | 24 | @@ -XXX,XX +XXX,XX @@ enum { |
25 | qemu_log_mask(LOG_GUEST_ERROR, | 25 | SBSA_GIC_DIST, |
26 | "zdma: unaligned descriptor at %" PRIx64, | 26 | SBSA_GIC_REDIST, |
27 | addr); | 27 | SBSA_SECURE_EC, |
28 | - memset(buf, 0xdeadbeef, sizeof(XlnxZDMADescr)); | 28 | - SBSA_GWDT, |
29 | + memset(buf, 0x0, sizeof(XlnxZDMADescr)); | 29 | + SBSA_GWDT_WS0, |
30 | s->error = true; | 30 | SBSA_GWDT_REFRESH, |
31 | return false; | 31 | SBSA_GWDT_CONTROL, |
32 | } | 32 | SBSA_SMMU, |
33 | @@ -XXX,XX +XXX,XX @@ static uint64_t zdma_read(void *opaque, hwaddr addr, unsigned size) | 33 | @@ -XXX,XX +XXX,XX @@ static const int sbsa_ref_irqmap[] = { |
34 | RegisterInfo *r = &s->regs_info[addr / 4]; | 34 | [SBSA_AHCI] = 10, |
35 | 35 | [SBSA_EHCI] = 11, | |
36 | if (!r->data) { | 36 | [SBSA_SMMU] = 12, /* ... to 15 */ |
37 | + gchar *path = object_get_canonical_path(OBJECT(s)); | 37 | - [SBSA_GWDT] = 16, |
38 | qemu_log("%s: Decode error: read from %" HWADDR_PRIx "\n", | 38 | + [SBSA_GWDT_WS0] = 16, |
39 | - object_get_canonical_path(OBJECT(s)), | 39 | }; |
40 | + path, | 40 | |
41 | addr); | 41 | static const char * const valid_cpus[] = { |
42 | + g_free(path); | 42 | @@ -XXX,XX +XXX,XX @@ static void create_wdt(const SBSAMachineState *sms) |
43 | ARRAY_FIELD_DP32(s->regs, ZDMA_CH_ISR, INV_APB, true); | 43 | hwaddr cbase = sbsa_ref_memmap[SBSA_GWDT_CONTROL].base; |
44 | zdma_ch_imr_update_irq(s); | 44 | DeviceState *dev = qdev_new(TYPE_WDT_SBSA); |
45 | return 0; | 45 | SysBusDevice *s = SYS_BUS_DEVICE(dev); |
46 | @@ -XXX,XX +XXX,XX @@ static void zdma_write(void *opaque, hwaddr addr, uint64_t value, | 46 | - int irq = sbsa_ref_irqmap[SBSA_GWDT]; |
47 | RegisterInfo *r = &s->regs_info[addr / 4]; | 47 | + int irq = sbsa_ref_irqmap[SBSA_GWDT_WS0]; |
48 | 48 | ||
49 | if (!r->data) { | 49 | sysbus_realize_and_unref(s, &error_fatal); |
50 | + gchar *path = object_get_canonical_path(OBJECT(s)); | 50 | sysbus_mmio_map(s, 0, rbase); |
51 | qemu_log("%s: Decode error: write to %" HWADDR_PRIx "=%" PRIx64 "\n", | ||
52 | - object_get_canonical_path(OBJECT(s)), | ||
53 | + path, | ||
54 | addr, value); | ||
55 | + g_free(path); | ||
56 | ARRAY_FIELD_DP32(s->regs, ZDMA_CH_ISR, INV_APB, true); | ||
57 | zdma_ch_imr_update_irq(s); | ||
58 | return; | ||
59 | -- | 51 | -- |
60 | 2.17.1 | 52 | 2.20.1 |
61 | 53 | ||
62 | 54 | diff view generated by jsdifflib |
1 | From: Shannon Zhao <zhaoshenglong@huawei.com> | 1 | From: Guenter Roeck <linux@roeck-us.net> |
---|---|---|---|
2 | 2 | ||
3 | It forgot to increase clroffset during the loop. So it only clear the | 3 | Instantiate SAI1/2/3 as unimplemented devices to avoid Linux kernel crashes |
4 | first 4 bytes. | 4 | such as the following. |
5 | 5 | ||
6 | Fixes: 367b9f527becdd20ddf116e17a3c0c2bbc486920 | 6 | Unhandled fault: external abort on non-linefetch (0x808) at 0xd19b0000 |
7 | Cc: qemu-stable@nongnu.org | 7 | pgd = (ptrval) |
8 | Signed-off-by: Shannon Zhao <zhaoshenglong@huawei.com> | 8 | [d19b0000] *pgd=82711811, *pte=308a0653, *ppte=308a0453 |
9 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | 9 | Internal error: : 808 [#1] SMP ARM |
10 | Message-id: 1527047633-12368-1-git-send-email-zhaoshenglong@huawei.com | 10 | Modules linked in: |
11 | CPU: 0 PID: 1 Comm: swapper/0 Not tainted 5.14.0-rc5 #1 | ||
12 | ... | ||
13 | [<c095e974>] (regmap_mmio_write32le) from [<c095eb48>] (regmap_mmio_write+0x3c/0x54) | ||
14 | [<c095eb48>] (regmap_mmio_write) from [<c09580f4>] (_regmap_write+0x4c/0x1f0) | ||
15 | [<c09580f4>] (_regmap_write) from [<c0959b28>] (regmap_write+0x3c/0x60) | ||
16 | [<c0959b28>] (regmap_write) from [<c0d41130>] (fsl_sai_runtime_resume+0x9c/0x1ec) | ||
17 | [<c0d41130>] (fsl_sai_runtime_resume) from [<c0942464>] (__rpm_callback+0x3c/0x108) | ||
18 | [<c0942464>] (__rpm_callback) from [<c0942590>] (rpm_callback+0x60/0x64) | ||
19 | [<c0942590>] (rpm_callback) from [<c0942b60>] (rpm_resume+0x5cc/0x808) | ||
20 | [<c0942b60>] (rpm_resume) from [<c0942dfc>] (__pm_runtime_resume+0x60/0xa0) | ||
21 | [<c0942dfc>] (__pm_runtime_resume) from [<c0d4231c>] (fsl_sai_probe+0x2b8/0x65c) | ||
22 | [<c0d4231c>] (fsl_sai_probe) from [<c0935b08>] (platform_probe+0x58/0xb8) | ||
23 | [<c0935b08>] (platform_probe) from [<c0933264>] (really_probe.part.0+0x9c/0x334) | ||
24 | [<c0933264>] (really_probe.part.0) from [<c093359c>] (__driver_probe_device+0xa0/0x138) | ||
25 | [<c093359c>] (__driver_probe_device) from [<c0933664>] (driver_probe_device+0x30/0xc8) | ||
26 | [<c0933664>] (driver_probe_device) from [<c0933c88>] (__driver_attach+0x90/0x130) | ||
27 | [<c0933c88>] (__driver_attach) from [<c0931060>] (bus_for_each_dev+0x78/0xb8) | ||
28 | [<c0931060>] (bus_for_each_dev) from [<c093254c>] (bus_add_driver+0xf0/0x1d8) | ||
29 | [<c093254c>] (bus_add_driver) from [<c0934a30>] (driver_register+0x88/0x118) | ||
30 | [<c0934a30>] (driver_register) from [<c01022c0>] (do_one_initcall+0x7c/0x3a4) | ||
31 | [<c01022c0>] (do_one_initcall) from [<c1601204>] (kernel_init_freeable+0x198/0x22c) | ||
32 | [<c1601204>] (kernel_init_freeable) from [<c0f5ff2c>] (kernel_init+0x10/0x128) | ||
33 | [<c0f5ff2c>] (kernel_init) from [<c010013c>] (ret_from_fork+0x14/0x38) | ||
34 | |||
35 | Signed-off-by: Guenter Roeck <linux@roeck-us.net> | ||
36 | Message-id: 20210810175607.538090-1-linux@roeck-us.net | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 37 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 38 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 39 | --- |
14 | hw/intc/arm_gicv3_kvm.c | 1 + | 40 | include/hw/arm/fsl-imx7.h | 5 +++++ |
15 | 1 file changed, 1 insertion(+) | 41 | hw/arm/fsl-imx7.c | 7 +++++++ |
42 | 2 files changed, 12 insertions(+) | ||
16 | 43 | ||
17 | diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c | 44 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h |
18 | index XXXXXXX..XXXXXXX 100644 | 45 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/intc/arm_gicv3_kvm.c | 46 | --- a/include/hw/arm/fsl-imx7.h |
20 | +++ b/hw/intc/arm_gicv3_kvm.c | 47 | +++ b/include/hw/arm/fsl-imx7.h |
21 | @@ -XXX,XX +XXX,XX @@ static void kvm_dist_putbmp(GICv3State *s, uint32_t offset, | 48 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7MemoryMap { |
22 | if (clroffset != 0) { | 49 | FSL_IMX7_UART6_ADDR = 0x30A80000, |
23 | reg = 0; | 50 | FSL_IMX7_UART7_ADDR = 0x30A90000, |
24 | kvm_gicd_access(s, clroffset, ®, true); | 51 | |
25 | + clroffset += 4; | 52 | + FSL_IMX7_SAI1_ADDR = 0x308A0000, |
26 | } | 53 | + FSL_IMX7_SAI2_ADDR = 0x308B0000, |
27 | reg = *gic_bmp_ptr32(bmp, irq); | 54 | + FSL_IMX7_SAI3_ADDR = 0x308C0000, |
28 | kvm_gicd_access(s, offset, ®, true); | 55 | + FSL_IMX7_SAIn_SIZE = 0x10000, |
56 | + | ||
57 | FSL_IMX7_ENET1_ADDR = 0x30BE0000, | ||
58 | FSL_IMX7_ENET2_ADDR = 0x30BF0000, | ||
59 | |||
60 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c | ||
61 | index XXXXXXX..XXXXXXX 100644 | ||
62 | --- a/hw/arm/fsl-imx7.c | ||
63 | +++ b/hw/arm/fsl-imx7.c | ||
64 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
65 | create_unimplemented_device("can1", FSL_IMX7_CAN1_ADDR, FSL_IMX7_CANn_SIZE); | ||
66 | create_unimplemented_device("can2", FSL_IMX7_CAN2_ADDR, FSL_IMX7_CANn_SIZE); | ||
67 | |||
68 | + /* | ||
69 | + * SAI (Audio SSI (Synchronous Serial Interface)) | ||
70 | + */ | ||
71 | + create_unimplemented_device("sai1", FSL_IMX7_SAI1_ADDR, FSL_IMX7_SAIn_SIZE); | ||
72 | + create_unimplemented_device("sai2", FSL_IMX7_SAI2_ADDR, FSL_IMX7_SAIn_SIZE); | ||
73 | + create_unimplemented_device("sai2", FSL_IMX7_SAI3_ADDR, FSL_IMX7_SAIn_SIZE); | ||
74 | + | ||
75 | /* | ||
76 | * OCOTP | ||
77 | */ | ||
29 | -- | 78 | -- |
30 | 2.17.1 | 79 | 2.20.1 |
31 | 80 | ||
32 | 81 | diff view generated by jsdifflib |
1 | From: Jan Kiszka <jan.kiszka@siemens.com> | 1 | From: Sebastian Meyer <meyer@absint.com> |
---|---|---|---|
2 | 2 | ||
3 | There was a nasty flip in identifying which register group an access is | 3 | With gdb 9.0 and better it is possible to connect to a gdbstub |
4 | targeting. The issue caused spuriously raised priorities of the guest | 4 | over unix sockets, which is better than a TCP socket connection |
5 | when handing CPUs over in the Jailhouse hypervisor. | 5 | in some situations. The QEMU command line to set this up is |
6 | non-obvious; document it. | ||
6 | 7 | ||
7 | Cc: qemu-stable@nongnu.org | 8 | Signed-off-by: Sebastian Meyer <meyer@absint.com> |
8 | Signed-off-by: Jan Kiszka <jan.kiszka@siemens.com> | 9 | Message-id: 162867284829.27377.4784930719350564918-0@git.sr.ht |
9 | Message-id: 28b927d3-da58-bce4-cc13-bfec7f9b1cb9@siemens.com | 10 | [PMM: Tweaked commit message; adjusted wording in a couple of |
11 | places; fixed rST formatting issue; moved section up out of | ||
12 | the 'advanced debugging options' subsection] | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 16 | --- |
13 | hw/intc/arm_gicv3_cpuif.c | 12 ++++++------ | 17 | docs/system/gdb.rst | 26 +++++++++++++++++++++++++- |
14 | 1 file changed, 6 insertions(+), 6 deletions(-) | 18 | 1 file changed, 25 insertions(+), 1 deletion(-) |
15 | 19 | ||
16 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c | 20 | diff --git a/docs/system/gdb.rst b/docs/system/gdb.rst |
17 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/intc/arm_gicv3_cpuif.c | 22 | --- a/docs/system/gdb.rst |
19 | +++ b/hw/intc/arm_gicv3_cpuif.c | 23 | +++ b/docs/system/gdb.rst |
20 | @@ -XXX,XX +XXX,XX @@ static uint64_t icv_ap_read(CPUARMState *env, const ARMCPRegInfo *ri) | 24 | @@ -XXX,XX +XXX,XX @@ The ``-s`` option will make QEMU listen for an incoming connection |
21 | { | 25 | from gdb on TCP port 1234, and ``-S`` will make QEMU not start the |
22 | GICv3CPUState *cs = icc_cs_from_env(env); | 26 | guest until you tell it to from gdb. (If you want to specify which |
23 | int regno = ri->opc2 & 3; | 27 | TCP port to use or to use something other than TCP for the gdbstub |
24 | - int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1NS; | 28 | -connection, use the ``-gdb dev`` option instead of ``-s``.) |
25 | + int grp = (ri->crm & 1) ? GICV3_G1NS : GICV3_G0; | 29 | +connection, use the ``-gdb dev`` option instead of ``-s``. See |
26 | uint64_t value = cs->ich_apr[grp][regno]; | 30 | +`Using unix sockets`_ for an example.) |
27 | 31 | ||
28 | trace_gicv3_icv_ap_read(ri->crm & 1, regno, gicv3_redist_affid(cs), value); | 32 | .. parsed-literal:: |
29 | @@ -XXX,XX +XXX,XX @@ static void icv_ap_write(CPUARMState *env, const ARMCPRegInfo *ri, | 33 | |
30 | { | 34 | @@ -XXX,XX +XXX,XX @@ not just those in the cluster you are currently working on:: |
31 | GICv3CPUState *cs = icc_cs_from_env(env); | 35 | |
32 | int regno = ri->opc2 & 3; | 36 | (gdb) set schedule-multiple on |
33 | - int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1NS; | 37 | |
34 | + int grp = (ri->crm & 1) ? GICV3_G1NS : GICV3_G0; | 38 | +Using unix sockets |
35 | 39 | +================== | |
36 | trace_gicv3_icv_ap_write(ri->crm & 1, regno, gicv3_redist_affid(cs), value); | 40 | + |
37 | 41 | +An alternate method for connecting gdb to the QEMU gdbstub is to use | |
38 | @@ -XXX,XX +XXX,XX @@ static uint64_t icc_ap_read(CPUARMState *env, const ARMCPRegInfo *ri) | 42 | +a unix socket (if supported by your operating system). This is useful when |
39 | uint64_t value; | 43 | +running several tests in parallel, or if you do not have a known free TCP |
40 | 44 | +port (e.g. when running automated tests). | |
41 | int regno = ri->opc2 & 3; | 45 | + |
42 | - int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1; | 46 | +First create a chardev with the appropriate options, then |
43 | + int grp = (ri->crm & 1) ? GICV3_G1 : GICV3_G0; | 47 | +instruct the gdbserver to use that device: |
44 | 48 | + | |
45 | if (icv_access(env, grp == GICV3_G0 ? HCR_FMO : HCR_IMO)) { | 49 | +.. parsed-literal:: |
46 | return icv_ap_read(env, ri); | 50 | + |
47 | @@ -XXX,XX +XXX,XX @@ static void icc_ap_write(CPUARMState *env, const ARMCPRegInfo *ri, | 51 | + |qemu_system| -chardev socket,path=/tmp/gdb-socket,server=on,wait=off,id=gdb0 -gdb chardev:gdb0 -S ... |
48 | GICv3CPUState *cs = icc_cs_from_env(env); | 52 | + |
49 | 53 | +Start gdb as before, but this time connect using the path to | |
50 | int regno = ri->opc2 & 3; | 54 | +the socket:: |
51 | - int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1; | 55 | + |
52 | + int grp = (ri->crm & 1) ? GICV3_G1 : GICV3_G0; | 56 | + (gdb) target remote /tmp/gdb-socket |
53 | 57 | + | |
54 | if (icv_access(env, grp == GICV3_G0 ? HCR_FMO : HCR_IMO)) { | 58 | +Note that to use a unix socket for the connection you will need |
55 | icv_ap_write(env, ri, value); | 59 | +gdb version 9.0 or newer. |
56 | @@ -XXX,XX +XXX,XX @@ static uint64_t ich_ap_read(CPUARMState *env, const ARMCPRegInfo *ri) | 60 | + |
57 | { | 61 | Advanced debugging options |
58 | GICv3CPUState *cs = icc_cs_from_env(env); | 62 | ========================== |
59 | int regno = ri->opc2 & 3; | ||
60 | - int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1NS; | ||
61 | + int grp = (ri->crm & 1) ? GICV3_G1NS : GICV3_G0; | ||
62 | uint64_t value; | ||
63 | |||
64 | value = cs->ich_apr[grp][regno]; | ||
65 | @@ -XXX,XX +XXX,XX @@ static void ich_ap_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
66 | { | ||
67 | GICv3CPUState *cs = icc_cs_from_env(env); | ||
68 | int regno = ri->opc2 & 3; | ||
69 | - int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1NS; | ||
70 | + int grp = (ri->crm & 1) ? GICV3_G1NS : GICV3_G0; | ||
71 | |||
72 | trace_gicv3_ich_ap_write(ri->crm & 1, regno, gicv3_redist_affid(cs), value); | ||
73 | 63 | ||
74 | -- | 64 | -- |
75 | 2.17.1 | 65 | 2.20.1 |
76 | 66 | ||
77 | 67 | diff view generated by jsdifflib |