1 | The following changes since commit ad1b4ec39caa5b3f17cbd8160283a03a3dcfe2ae: | 1 | The following changes since commit 53f306f316549d20c76886903181413d20842423: |
---|---|---|---|
2 | 2 | ||
3 | Merge remote-tracking branch 'remotes/kraxel/tags/input-20180515-pull-request' into staging (2018-05-15 12:50:06 +0100) | 3 | Merge remote-tracking branch 'remotes/ehabkost-gl/tags/x86-next-pull-request' into staging (2021-06-21 11:26:04 +0100) |
4 | 4 | ||
5 | are available in the Git repository at: | 5 | are available in the Git repository at: |
6 | 6 | ||
7 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20180515 | 7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210621 |
8 | 8 | ||
9 | for you to fetch changes up to ae7651804748c6b479d5ae09aeac4edb9c44f76e: | 9 | for you to fetch changes up to a83f1d9263d281f938a3984cda7104d55affd43a: |
10 | 10 | ||
11 | tcg: Optionally log FPU state in TCG -d cpu logging (2018-05-15 14:58:44 +0100) | 11 | docs/system: arm: Add nRF boards description (2021-06-21 17:24:33 +0100) |
12 | 12 | ||
13 | ---------------------------------------------------------------- | 13 | ---------------------------------------------------------------- |
14 | target-arm queue: | 14 | target-arm queue: |
15 | * Fix coverity nit in int_to_float code | 15 | * Don't require 'virt' board to be compiled in for ACPI GHES code |
16 | * Don't set Invalid for float-to-int(MAXINT) | 16 | * docs: Document which architecture extensions we emulate |
17 | * Fix fp_status_f16 tininess before rounding | 17 | * Fix bugs in M-profile FPCXT_NS accesses |
18 | * Add various missing insns from the v8.2-FP16 extension | 18 | * First slice of MVE patches |
19 | * Fix sqrt_f16 exception raising | 19 | * Implement MTE3 |
20 | * sdcard: Correct CRC16 offset in sd_function_switch() | 20 | * docs/system: arm: Add nRF boards description |
21 | * tcg: Optionally log FPU state in TCG -d cpu logging | ||
22 | 21 | ||
23 | ---------------------------------------------------------------- | 22 | ---------------------------------------------------------------- |
24 | Alex Bennée (5): | 23 | Alexandre Iooss (1): |
25 | fpu/softfloat: int_to_float ensure r fully initialised | 24 | docs/system: arm: Add nRF boards description |
26 | target/arm: Implement FCMP for fp16 | ||
27 | target/arm: Implement FCSEL for fp16 | ||
28 | target/arm: Implement FMOV (immediate) for fp16 | ||
29 | target/arm: Fix sqrt_f16 exception raising | ||
30 | 25 | ||
31 | Peter Maydell (3): | 26 | Peter Collingbourne (1): |
32 | fpu/softfloat: Don't set Invalid for float-to-int(MAXINT) | 27 | target/arm: Implement MTE3 |
33 | target/arm: Fix fp_status_f16 tininess before rounding | ||
34 | tcg: Optionally log FPU state in TCG -d cpu logging | ||
35 | 28 | ||
36 | Philippe Mathieu-Daudé (1): | 29 | Peter Maydell (55): |
37 | sdcard: Correct CRC16 offset in sd_function_switch() | 30 | hw/acpi: Provide stub version of acpi_ghes_record_errors() |
31 | hw/acpi: Provide function acpi_ghes_present() | ||
32 | target/arm: Use acpi_ghes_present() to see if we report ACPI memory errors | ||
33 | docs/system/arm: Document which architecture extensions we emulate | ||
34 | target/arm/translate-vfp.c: Whitespace fixes | ||
35 | target/arm: Handle FPU being disabled in FPCXT_NS accesses | ||
36 | target/arm: Don't NOCP fault for FPCXT_NS accesses | ||
37 | target/arm: Handle writeback in VLDR/VSTR sysreg with no memory access | ||
38 | target/arm: Factor FP context update code out into helper function | ||
39 | target/arm: Split vfp_access_check() into A and M versions | ||
40 | target/arm: Handle FPU check for FPCXT_NS insns via vfp_access_check_m() | ||
41 | target/arm: Implement MVE VLDR/VSTR (non-widening forms) | ||
42 | target/arm: Implement widening/narrowing MVE VLDR/VSTR insns | ||
43 | target/arm: Implement MVE VCLZ | ||
44 | target/arm: Implement MVE VCLS | ||
45 | target/arm: Implement MVE VREV16, VREV32, VREV64 | ||
46 | target/arm: Implement MVE VMVN (register) | ||
47 | target/arm: Implement MVE VABS | ||
48 | target/arm: Implement MVE VNEG | ||
49 | tcg: Make gen_dup_i32/i64() public as tcg_gen_dup_i32/i64 | ||
50 | target/arm: Implement MVE VDUP | ||
51 | target/arm: Implement MVE VAND, VBIC, VORR, VORN, VEOR | ||
52 | target/arm: Implement MVE VADD, VSUB, VMUL | ||
53 | target/arm: Implement MVE VMULH | ||
54 | target/arm: Implement MVE VRMULH | ||
55 | target/arm: Implement MVE VMAX, VMIN | ||
56 | target/arm: Implement MVE VABD | ||
57 | target/arm: Implement MVE VHADD, VHSUB | ||
58 | target/arm: Implement MVE VMULL | ||
59 | target/arm: Implement MVE VMLALDAV | ||
60 | target/arm: Implement MVE VMLSLDAV | ||
61 | target/arm: Implement MVE VRMLALDAVH, VRMLSLDAVH | ||
62 | target/arm: Implement MVE VADD (scalar) | ||
63 | target/arm: Implement MVE VSUB, VMUL (scalar) | ||
64 | target/arm: Implement MVE VHADD, VHSUB (scalar) | ||
65 | target/arm: Implement MVE VBRSR | ||
66 | target/arm: Implement MVE VPST | ||
67 | target/arm: Implement MVE VQADD and VQSUB | ||
68 | target/arm: Implement MVE VQDMULH and VQRDMULH (scalar) | ||
69 | target/arm: Implement MVE VQDMULL scalar | ||
70 | target/arm: Implement MVE VQDMULH, VQRDMULH (vector) | ||
71 | target/arm: Implement MVE VQADD, VQSUB (vector) | ||
72 | target/arm: Implement MVE VQSHL (vector) | ||
73 | target/arm: Implement MVE VQRSHL | ||
74 | target/arm: Implement MVE VSHL insn | ||
75 | target/arm: Implement MVE VRSHL | ||
76 | target/arm: Implement MVE VQDMLADH and VQRDMLADH | ||
77 | target/arm: Implement MVE VQDMLSDH and VQRDMLSDH | ||
78 | target/arm: Implement MVE VQDMULL (vector) | ||
79 | target/arm: Implement MVE VRHADD | ||
80 | target/arm: Implement MVE VADC, VSBC | ||
81 | target/arm: Implement MVE VCADD | ||
82 | target/arm: Implement MVE VHCADD | ||
83 | target/arm: Implement MVE VADDV | ||
84 | target/arm: Make VMOV scalar <-> gpreg beatwise for MVE | ||
38 | 85 | ||
39 | Richard Henderson (7): | 86 | docs/system/arm/emulation.rst | 103 ++++ |
40 | target/arm: Implement FMOV (general) for fp16 | 87 | docs/system/arm/nrf.rst | 51 ++ |
41 | target/arm: Early exit after unallocated_encoding in disas_fp_int_conv | 88 | docs/system/target-arm.rst | 7 + |
42 | target/arm: Implement FCVT (scalar, integer) for fp16 | 89 | include/hw/acpi/ghes.h | 9 + |
43 | target/arm: Implement FCVT (scalar, fixed-point) for fp16 | 90 | include/tcg/tcg-op.h | 8 + |
44 | target/arm: Introduce and use read_fp_hreg | 91 | include/tcg/tcg.h | 1 - |
45 | target/arm: Implement FP data-processing (2 source) for fp16 | 92 | target/arm/helper-mve.h | 357 +++++++++++++ |
46 | target/arm: Implement FP data-processing (3 source) for fp16 | 93 | target/arm/helper.h | 2 + |
94 | target/arm/internals.h | 11 + | ||
95 | target/arm/translate-a32.h | 3 + | ||
96 | target/arm/translate.h | 10 + | ||
97 | target/arm/m-nocp.decode | 24 + | ||
98 | target/arm/mve.decode | 240 +++++++++ | ||
99 | target/arm/vfp.decode | 14 - | ||
100 | hw/acpi/ghes-stub.c | 22 + | ||
101 | hw/acpi/ghes.c | 17 + | ||
102 | target/arm/cpu64.c | 2 +- | ||
103 | target/arm/kvm64.c | 6 +- | ||
104 | target/arm/mte_helper.c | 82 +-- | ||
105 | target/arm/mve_helper.c | 1160 +++++++++++++++++++++++++++++++++++++++++ | ||
106 | target/arm/translate-m-nocp.c | 550 +++++++++++++++++++ | ||
107 | target/arm/translate-mve.c | 759 +++++++++++++++++++++++++++ | ||
108 | target/arm/translate-vfp.c | 741 +++++++------------------- | ||
109 | tcg/tcg-op-gvec.c | 20 +- | ||
110 | MAINTAINERS | 1 + | ||
111 | hw/acpi/meson.build | 6 +- | ||
112 | target/arm/meson.build | 1 + | ||
113 | 27 files changed, 3578 insertions(+), 629 deletions(-) | ||
114 | create mode 100644 docs/system/arm/emulation.rst | ||
115 | create mode 100644 docs/system/arm/nrf.rst | ||
116 | create mode 100644 target/arm/helper-mve.h | ||
117 | create mode 100644 hw/acpi/ghes-stub.c | ||
118 | create mode 100644 target/arm/mve_helper.c | ||
47 | 119 | ||
48 | include/qemu/log.h | 1 + | ||
49 | target/arm/helper-a64.h | 2 + | ||
50 | target/arm/helper.h | 6 + | ||
51 | accel/tcg/cpu-exec.c | 9 +- | ||
52 | fpu/softfloat.c | 6 +- | ||
53 | hw/sd/sd.c | 2 +- | ||
54 | target/arm/cpu.c | 2 + | ||
55 | target/arm/helper-a64.c | 10 ++ | ||
56 | target/arm/helper.c | 38 +++- | ||
57 | target/arm/translate-a64.c | 421 ++++++++++++++++++++++++++++++++++++++------- | ||
58 | util/log.c | 2 + | ||
59 | 11 files changed, 428 insertions(+), 71 deletions(-) | ||
60 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Generic code in target/arm wants to call acpi_ghes_record_errors(); | ||
2 | provide a stub version so that we don't fail to link when | ||
3 | CONFIG_ACPI_APEI is not set. This requires us to add a new | ||
4 | ghes-stub.c file to contain it and the meson.build mechanics | ||
5 | to use it when appropriate. | ||
1 | 6 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Reviewed-by: Dongjiu Geng <gengdongjiu1@gmail.com> | ||
10 | Message-id: 20210603171259.27962-2-peter.maydell@linaro.org | ||
11 | --- | ||
12 | hw/acpi/ghes-stub.c | 17 +++++++++++++++++ | ||
13 | hw/acpi/meson.build | 6 +++--- | ||
14 | 2 files changed, 20 insertions(+), 3 deletions(-) | ||
15 | create mode 100644 hw/acpi/ghes-stub.c | ||
16 | |||
17 | diff --git a/hw/acpi/ghes-stub.c b/hw/acpi/ghes-stub.c | ||
18 | new file mode 100644 | ||
19 | index XXXXXXX..XXXXXXX | ||
20 | --- /dev/null | ||
21 | +++ b/hw/acpi/ghes-stub.c | ||
22 | @@ -XXX,XX +XXX,XX @@ | ||
23 | +/* | ||
24 | + * Support for generating APEI tables and recording CPER for Guests: | ||
25 | + * stub functions. | ||
26 | + * | ||
27 | + * Copyright (c) 2021 Linaro, Ltd | ||
28 | + * | ||
29 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
30 | + * See the COPYING file in the top-level directory. | ||
31 | + */ | ||
32 | + | ||
33 | +#include "qemu/osdep.h" | ||
34 | +#include "hw/acpi/ghes.h" | ||
35 | + | ||
36 | +int acpi_ghes_record_errors(uint8_t source_id, uint64_t physical_address) | ||
37 | +{ | ||
38 | + return -1; | ||
39 | +} | ||
40 | diff --git a/hw/acpi/meson.build b/hw/acpi/meson.build | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/acpi/meson.build | ||
43 | +++ b/hw/acpi/meson.build | ||
44 | @@ -XXX,XX +XXX,XX @@ acpi_ss.add(when: 'CONFIG_ACPI_PCI', if_true: files('pci.c')) | ||
45 | acpi_ss.add(when: 'CONFIG_ACPI_VMGENID', if_true: files('vmgenid.c')) | ||
46 | acpi_ss.add(when: 'CONFIG_ACPI_HW_REDUCED', if_true: files('generic_event_device.c')) | ||
47 | acpi_ss.add(when: 'CONFIG_ACPI_HMAT', if_true: files('hmat.c')) | ||
48 | -acpi_ss.add(when: 'CONFIG_ACPI_APEI', if_true: files('ghes.c')) | ||
49 | +acpi_ss.add(when: 'CONFIG_ACPI_APEI', if_true: files('ghes.c'), if_false: files('ghes-stub.c')) | ||
50 | acpi_ss.add(when: 'CONFIG_ACPI_X86', if_true: files('core.c', 'piix4.c', 'pcihp.c'), if_false: files('acpi-stub.c')) | ||
51 | acpi_ss.add(when: 'CONFIG_ACPI_X86_ICH', if_true: files('ich9.c', 'tco.c')) | ||
52 | acpi_ss.add(when: 'CONFIG_IPMI', if_true: files('ipmi.c'), if_false: files('ipmi-stub.c')) | ||
53 | acpi_ss.add(when: 'CONFIG_PC', if_false: files('acpi-x86-stub.c')) | ||
54 | acpi_ss.add(when: 'CONFIG_TPM', if_true: files('tpm.c')) | ||
55 | -softmmu_ss.add(when: 'CONFIG_ACPI', if_false: files('acpi-stub.c', 'aml-build-stub.c')) | ||
56 | +softmmu_ss.add(when: 'CONFIG_ACPI', if_false: files('acpi-stub.c', 'aml-build-stub.c', 'ghes-stub.c')) | ||
57 | softmmu_ss.add_all(when: 'CONFIG_ACPI', if_true: acpi_ss) | ||
58 | softmmu_ss.add(when: 'CONFIG_ALL', if_true: files('acpi-stub.c', 'aml-build-stub.c', | ||
59 | - 'acpi-x86-stub.c', 'ipmi-stub.c')) | ||
60 | + 'acpi-x86-stub.c', 'ipmi-stub.c', 'ghes-stub.c')) | ||
61 | -- | ||
62 | 2.20.1 | ||
63 | |||
64 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Allow code elsewhere in the system to check whether the ACPI GHES | ||
2 | table is present, so it can determine whether it is OK to try to | ||
3 | record an error by calling acpi_ghes_record_errors(). | ||
1 | 4 | ||
5 | (We don't need to migrate the new 'present' field in AcpiGhesState, | ||
6 | because it is set once at system initialization and doesn't change.) | ||
7 | |||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Reviewed-by: Dongjiu Geng <gengdongjiu1@gmail.com> | ||
11 | Message-id: 20210603171259.27962-3-peter.maydell@linaro.org | ||
12 | --- | ||
13 | include/hw/acpi/ghes.h | 9 +++++++++ | ||
14 | hw/acpi/ghes-stub.c | 5 +++++ | ||
15 | hw/acpi/ghes.c | 17 +++++++++++++++++ | ||
16 | 3 files changed, 31 insertions(+) | ||
17 | |||
18 | diff --git a/include/hw/acpi/ghes.h b/include/hw/acpi/ghes.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/include/hw/acpi/ghes.h | ||
21 | +++ b/include/hw/acpi/ghes.h | ||
22 | @@ -XXX,XX +XXX,XX @@ enum { | ||
23 | |||
24 | typedef struct AcpiGhesState { | ||
25 | uint64_t ghes_addr_le; | ||
26 | + bool present; /* True if GHES is present at all on this board */ | ||
27 | } AcpiGhesState; | ||
28 | |||
29 | void build_ghes_error_table(GArray *hardware_errors, BIOSLinker *linker); | ||
30 | @@ -XXX,XX +XXX,XX @@ void acpi_build_hest(GArray *table_data, BIOSLinker *linker, | ||
31 | void acpi_ghes_add_fw_cfg(AcpiGhesState *vms, FWCfgState *s, | ||
32 | GArray *hardware_errors); | ||
33 | int acpi_ghes_record_errors(uint8_t notify, uint64_t error_physical_addr); | ||
34 | + | ||
35 | +/** | ||
36 | + * acpi_ghes_present: Report whether ACPI GHES table is present | ||
37 | + * | ||
38 | + * Returns: true if the system has an ACPI GHES table and it is | ||
39 | + * safe to call acpi_ghes_record_errors() to record a memory error. | ||
40 | + */ | ||
41 | +bool acpi_ghes_present(void); | ||
42 | #endif | ||
43 | diff --git a/hw/acpi/ghes-stub.c b/hw/acpi/ghes-stub.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/hw/acpi/ghes-stub.c | ||
46 | +++ b/hw/acpi/ghes-stub.c | ||
47 | @@ -XXX,XX +XXX,XX @@ int acpi_ghes_record_errors(uint8_t source_id, uint64_t physical_address) | ||
48 | { | ||
49 | return -1; | ||
50 | } | ||
51 | + | ||
52 | +bool acpi_ghes_present(void) | ||
53 | +{ | ||
54 | + return false; | ||
55 | +} | ||
56 | diff --git a/hw/acpi/ghes.c b/hw/acpi/ghes.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/hw/acpi/ghes.c | ||
59 | +++ b/hw/acpi/ghes.c | ||
60 | @@ -XXX,XX +XXX,XX @@ void acpi_ghes_add_fw_cfg(AcpiGhesState *ags, FWCfgState *s, | ||
61 | /* Create a read-write fw_cfg file for Address */ | ||
62 | fw_cfg_add_file_callback(s, ACPI_GHES_DATA_ADDR_FW_CFG_FILE, NULL, NULL, | ||
63 | NULL, &(ags->ghes_addr_le), sizeof(ags->ghes_addr_le), false); | ||
64 | + | ||
65 | + ags->present = true; | ||
66 | } | ||
67 | |||
68 | int acpi_ghes_record_errors(uint8_t source_id, uint64_t physical_address) | ||
69 | @@ -XXX,XX +XXX,XX @@ int acpi_ghes_record_errors(uint8_t source_id, uint64_t physical_address) | ||
70 | |||
71 | return ret; | ||
72 | } | ||
73 | + | ||
74 | +bool acpi_ghes_present(void) | ||
75 | +{ | ||
76 | + AcpiGedState *acpi_ged_state; | ||
77 | + AcpiGhesState *ags; | ||
78 | + | ||
79 | + acpi_ged_state = ACPI_GED(object_resolve_path_type("", TYPE_ACPI_GED, | ||
80 | + NULL)); | ||
81 | + | ||
82 | + if (!acpi_ged_state) { | ||
83 | + return false; | ||
84 | + } | ||
85 | + ags = &acpi_ged_state->ghes_state; | ||
86 | + return ags->present; | ||
87 | +} | ||
88 | -- | ||
89 | 2.20.1 | ||
90 | |||
91 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The virt_is_acpi_enabled() function is specific to the virt board, as | ||
2 | is the check for its 'ras' property. Use the new acpi_ghes_present() | ||
3 | function to check whether we should report memory errors via | ||
4 | acpi_ghes_record_errors(). | ||
1 | 5 | ||
6 | This avoids a link error if QEMU was built without support for the | ||
7 | virt board, and provides a mechanism that can be used by any future | ||
8 | board models that want to add ACPI memory error reporting support | ||
9 | (they only need to call acpi_ghes_add_fw_cfg()). | ||
10 | |||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Reviewed-by: Dongjiu Geng <gengdongjiu1@gmail.com> | ||
14 | Message-id: 20210603171259.27962-4-peter.maydell@linaro.org | ||
15 | --- | ||
16 | target/arm/kvm64.c | 6 +----- | ||
17 | 1 file changed, 1 insertion(+), 5 deletions(-) | ||
18 | |||
19 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/kvm64.c | ||
22 | +++ b/target/arm/kvm64.c | ||
23 | @@ -XXX,XX +XXX,XX @@ void kvm_arch_on_sigbus_vcpu(CPUState *c, int code, void *addr) | ||
24 | { | ||
25 | ram_addr_t ram_addr; | ||
26 | hwaddr paddr; | ||
27 | - Object *obj = qdev_get_machine(); | ||
28 | - VirtMachineState *vms = VIRT_MACHINE(obj); | ||
29 | - bool acpi_enabled = virt_is_acpi_enabled(vms); | ||
30 | |||
31 | assert(code == BUS_MCEERR_AR || code == BUS_MCEERR_AO); | ||
32 | |||
33 | - if (acpi_enabled && addr && | ||
34 | - object_property_get_bool(obj, "ras", NULL)) { | ||
35 | + if (acpi_ghes_present() && addr) { | ||
36 | ram_addr = qemu_ram_addr_from_host(addr); | ||
37 | if (ram_addr != RAM_ADDR_INVALID && | ||
38 | kvm_physical_memory_addr_from_host(c->kvm_state, addr, &paddr)) { | ||
39 | -- | ||
40 | 2.20.1 | ||
41 | |||
42 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | These days the Arm architecture has a wide range of fine-grained | ||
2 | optional extra architectural features. We implement quite a lot | ||
3 | of these but by no means all of them. Document what we do implement, | ||
4 | so that users can find out without having to dig through back-issues | ||
5 | of our Changelog on the wiki. | ||
1 | 6 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Message-id: 20210617140328.28622-1-peter.maydell@linaro.org | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | --- | ||
12 | docs/system/arm/emulation.rst | 102 ++++++++++++++++++++++++++++++++++ | ||
13 | docs/system/target-arm.rst | 6 ++ | ||
14 | 2 files changed, 108 insertions(+) | ||
15 | create mode 100644 docs/system/arm/emulation.rst | ||
16 | |||
17 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | ||
18 | new file mode 100644 | ||
19 | index XXXXXXX..XXXXXXX | ||
20 | --- /dev/null | ||
21 | +++ b/docs/system/arm/emulation.rst | ||
22 | @@ -XXX,XX +XXX,XX @@ | ||
23 | +A-profile CPU architecture support | ||
24 | +================================== | ||
25 | + | ||
26 | +QEMU's TCG emulation includes support for the Armv5, Armv6, Armv7 and | ||
27 | +Armv8 versions of the A-profile architecture. It also has support for | ||
28 | +the following architecture extensions: | ||
29 | + | ||
30 | +- FEAT_AA32BF16 (AArch32 BFloat16 instructions) | ||
31 | +- FEAT_AA32HPD (AArch32 hierarchical permission disables) | ||
32 | +- FEAT_AA32I8MM (AArch32 Int8 matrix multiplication instructions) | ||
33 | +- FEAT_AES (AESD and AESE instructions) | ||
34 | +- FEAT_BF16 (AArch64 BFloat16 instructions) | ||
35 | +- FEAT_BTI (Branch Target Identification) | ||
36 | +- FEAT_DIT (Data Independent Timing instructions) | ||
37 | +- FEAT_DPB (DC CVAP instruction) | ||
38 | +- FEAT_DotProd (Advanced SIMD dot product instructions) | ||
39 | +- FEAT_FCMA (Floating-point complex number instructions) | ||
40 | +- FEAT_FHM (Floating-point half-precision multiplication instructions) | ||
41 | +- FEAT_FP16 (Half-precision floating-point data processing) | ||
42 | +- FEAT_FRINTTS (Floating-point to integer instructions) | ||
43 | +- FEAT_FlagM (Flag manipulation instructions v2) | ||
44 | +- FEAT_FlagM2 (Enhancements to flag manipulation instructions) | ||
45 | +- FEAT_HPDS (Hierarchical permission disables) | ||
46 | +- FEAT_I8MM (AArch64 Int8 matrix multiplication instructions) | ||
47 | +- FEAT_JSCVT (JavaScript conversion instructions) | ||
48 | +- FEAT_LOR (Limited ordering regions) | ||
49 | +- FEAT_LRCPC (Load-acquire RCpc instructions) | ||
50 | +- FEAT_LRCPC2 (Load-acquire RCpc instructions v2) | ||
51 | +- FEAT_LSE (Large System Extensions) | ||
52 | +- FEAT_MTE (Memory Tagging Extension) | ||
53 | +- FEAT_MTE2 (Memory Tagging Extension) | ||
54 | +- FEAT_PAN (Privileged access never) | ||
55 | +- FEAT_PAN2 (AT S1E1R and AT S1E1W instruction variants affected by PSTATE.PAN) | ||
56 | +- FEAT_PAuth (Pointer authentication) | ||
57 | +- FEAT_PMULL (PMULL, PMULL2 instructions) | ||
58 | +- FEAT_PMUv3p1 (PMU Extensions v3.1) | ||
59 | +- FEAT_PMUv3p4 (PMU Extensions v3.4) | ||
60 | +- FEAT_RDM (Advanced SIMD rounding double multiply accumulate instructions) | ||
61 | +- FEAT_RNG (Random number generator) | ||
62 | +- FEAT_SB (Speculation Barrier) | ||
63 | +- FEAT_SEL2 (Secure EL2) | ||
64 | +- FEAT_SHA1 (SHA1 instructions) | ||
65 | +- FEAT_SHA256 (SHA256 instructions) | ||
66 | +- FEAT_SHA3 (Advanced SIMD SHA3 instructions) | ||
67 | +- FEAT_SHA512 (Advanced SIMD SHA512 instructions) | ||
68 | +- FEAT_SM3 (Advanced SIMD SM3 instructions) | ||
69 | +- FEAT_SM4 (Advanced SIMD SM4 instructions) | ||
70 | +- FEAT_SPECRES (Speculation restriction instructions) | ||
71 | +- FEAT_SSBS (Speculative Store Bypass Safe) | ||
72 | +- FEAT_TLBIOS (TLB invalidate instructions in Outer Shareable domain) | ||
73 | +- FEAT_TLBIRANGE (TLB invalidate range instructions) | ||
74 | +- FEAT_TTCNP (Translation table Common not private translations) | ||
75 | +- FEAT_TTST (Small translation tables) | ||
76 | +- FEAT_UAO (Unprivileged Access Override control) | ||
77 | +- FEAT_VHE (Virtualization Host Extensions) | ||
78 | +- FEAT_VMID16 (16-bit VMID) | ||
79 | +- FEAT_XNX (Translation table stage 2 Unprivileged Execute-never) | ||
80 | +- SVE (The Scalable Vector Extension) | ||
81 | +- SVE2 (The Scalable Vector Extension v2) | ||
82 | + | ||
83 | +For information on the specifics of these extensions, please refer | ||
84 | +to the `Armv8-A Arm Architecture Reference Manual | ||
85 | +<https://developer.arm.com/documentation/ddi0487/latest>`_. | ||
86 | + | ||
87 | +When a specific named CPU is being emulated, only those features which | ||
88 | +are present in hardware for that CPU are emulated. (If a feature is | ||
89 | +not in the list above then it is not supported, even if the real | ||
90 | +hardware should have it.) The ``max`` CPU enables all features. | ||
91 | + | ||
92 | +R-profile CPU architecture support | ||
93 | +================================== | ||
94 | + | ||
95 | +QEMU's TCG emulation support for R-profile CPUs is currently limited. | ||
96 | +We emulate only the Cortex-R5 and Cortex-R5F CPUs. | ||
97 | + | ||
98 | +M-profile CPU architecture support | ||
99 | +================================== | ||
100 | + | ||
101 | +QEMU's TCG emulation includes support for Armv6-M, Armv7-M, Armv8-M, and | ||
102 | +Armv8.1-M versions of the M-profile architucture. It also has support | ||
103 | +for the following architecture extensions: | ||
104 | + | ||
105 | +- FP (Floating-point Extension) | ||
106 | +- FPCXT (FPCXT access instructions) | ||
107 | +- HP (Half-precision floating-point instructions) | ||
108 | +- LOB (Low Overhead loops and Branch future) | ||
109 | +- M (Main Extension) | ||
110 | +- MPU (Memory Protection Unit Extension) | ||
111 | +- PXN (Privileged Execute Never) | ||
112 | +- RAS (Reliability, Serviceability and Availability): "minimum RAS Extension" only | ||
113 | +- S (Security Extension) | ||
114 | +- ST (System Timer Extension) | ||
115 | + | ||
116 | +For information on the specifics of these extensions, please refer | ||
117 | +to the `Armv8-M Arm Architecture Reference Manual | ||
118 | +<https://developer.arm.com/documentation/ddi0553/latest>`_. | ||
119 | + | ||
120 | +When a specific named CPU is being emulated, only those features which | ||
121 | +are present in hardware for that CPU are emulated. (If a feature is | ||
122 | +not in the list above then it is not supported, even if the real | ||
123 | +hardware should have it.) There is no equivalent of the ``max`` CPU for | ||
124 | +M-profile. | ||
125 | diff --git a/docs/system/target-arm.rst b/docs/system/target-arm.rst | ||
126 | index XXXXXXX..XXXXXXX 100644 | ||
127 | --- a/docs/system/target-arm.rst | ||
128 | +++ b/docs/system/target-arm.rst | ||
129 | @@ -XXX,XX +XXX,XX @@ undocumented; you can get a complete list by running | ||
130 | arm/virt | ||
131 | arm/xlnx-versal-virt | ||
132 | |||
133 | +Emulated CPU architecture support | ||
134 | +================================= | ||
135 | + | ||
136 | +.. toctree:: | ||
137 | + arm/emulation | ||
138 | + | ||
139 | Arm CPU features | ||
140 | ================ | ||
141 | |||
142 | -- | ||
143 | 2.20.1 | ||
144 | |||
145 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | In the code for handling VFP system register accesses there is some |
---|---|---|---|
2 | 2 | stray whitespace after a unary '-' operator, and also some incorrect | |
3 | We are meant to explicitly pass fpst, not cpu_env. | 3 | indent in a couple of function prototypes. We're about to move this |
4 | code to another file, so fix the code style issues first so | ||
5 | checkpatch doesn't complain about the code-movement patch. | ||
4 | 6 | ||
5 | Cc: qemu-stable@nongnu.org | 7 | Cc: qemu-stable@nongnu.org |
6 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Message-id: 20210618141019.10671-2-peter.maydell@linaro.org |
9 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
10 | Message-id: 20180512003217.9105-12-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | 11 | --- |
13 | target/arm/translate-a64.c | 3 ++- | 12 | target/arm/translate-vfp.c | 11 +++++------ |
14 | 1 file changed, 2 insertions(+), 1 deletion(-) | 13 | 1 file changed, 5 insertions(+), 6 deletions(-) |
15 | 14 | ||
16 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 15 | diff --git a/target/arm/translate-vfp.c b/target/arm/translate-vfp.c |
17 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/translate-a64.c | 17 | --- a/target/arm/translate-vfp.c |
19 | +++ b/target/arm/translate-a64.c | 18 | +++ b/target/arm/translate-vfp.c |
20 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_1src_half(DisasContext *s, int opcode, int rd, int rn) | 19 | @@ -XXX,XX +XXX,XX @@ static void gen_branch_fpInactive(DisasContext *s, TCGCond cond, |
21 | tcg_gen_xori_i32(tcg_res, tcg_op, 0x8000); | 20 | } |
22 | break; | 21 | |
23 | case 0x3: /* FSQRT */ | 22 | static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, |
24 | - gen_helper_sqrt_f16(tcg_res, tcg_op, cpu_env); | 23 | - |
25 | + fpst = get_fpstatus_ptr(true); | 24 | fp_sysreg_loadfn *loadfn, |
26 | + gen_helper_sqrt_f16(tcg_res, tcg_op, fpst); | 25 | - void *opaque) |
27 | break; | 26 | + void *opaque) |
28 | case 0x8: /* FRINTN */ | 27 | { |
29 | case 0x9: /* FRINTP */ | 28 | /* Do a write to an M-profile floating point system register */ |
29 | TCGv_i32 tmp; | ||
30 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
31 | } | ||
32 | |||
33 | static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | ||
34 | - fp_sysreg_storefn *storefn, | ||
35 | - void *opaque) | ||
36 | + fp_sysreg_storefn *storefn, | ||
37 | + void *opaque) | ||
38 | { | ||
39 | /* Do a read from an M-profile floating point system register */ | ||
40 | TCGv_i32 tmp; | ||
41 | @@ -XXX,XX +XXX,XX @@ static void fp_sysreg_to_memory(DisasContext *s, void *opaque, TCGv_i32 value) | ||
42 | TCGv_i32 addr; | ||
43 | |||
44 | if (!a->a) { | ||
45 | - offset = - offset; | ||
46 | + offset = -offset; | ||
47 | } | ||
48 | |||
49 | addr = load_reg(s, a->rn); | ||
50 | @@ -XXX,XX +XXX,XX @@ static TCGv_i32 memory_to_fp_sysreg(DisasContext *s, void *opaque) | ||
51 | TCGv_i32 value = tcg_temp_new_i32(); | ||
52 | |||
53 | if (!a->a) { | ||
54 | - offset = - offset; | ||
55 | + offset = -offset; | ||
56 | } | ||
57 | |||
58 | addr = load_reg(s, a->rn); | ||
30 | -- | 59 | -- |
31 | 2.17.0 | 60 | 2.20.1 |
32 | 61 | ||
33 | 62 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | If the guest makes an FPCXT_NS access when the FPU is disabled, |
---|---|---|---|
2 | one of two things happens: | ||
3 | * if there is no active FP context, then the insn behaves the | ||
4 | same way as if the FPU was enabled: writes ignored, reads | ||
5 | same value as FPDSCR_NS | ||
6 | * if there is an active FP context, then we take a NOCP | ||
7 | exception | ||
2 | 8 | ||
3 | All the hard work is already done by vfp_expand_imm, we just need to | 9 | Add code to the sysreg read/write functions which emits |
4 | make sure we pick up the correct size. | 10 | code to take the NOCP exception in the latter case. |
11 | |||
12 | At the moment this will never be used, because the NOCP checks in | ||
13 | m-nocp.decode happen first, and so the trans functions are never | ||
14 | called when the FPU is disabled. The code will be needed when we | ||
15 | move the sysreg access insns to before the NOCP patterns in the | ||
16 | following commit. | ||
5 | 17 | ||
6 | Cc: qemu-stable@nongnu.org | 18 | Cc: qemu-stable@nongnu.org |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20180512003217.9105-11-richard.henderson@linaro.org | ||
12 | [rth: Merge unallocated_encoding check with TCGMemOp conversion.] | ||
13 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
21 | Message-id: 20210618141019.10671-3-peter.maydell@linaro.org | ||
15 | --- | 22 | --- |
16 | target/arm/translate-a64.c | 20 +++++++++++++++++--- | 23 | target/arm/translate-vfp.c | 32 ++++++++++++++++++++++++++++++-- |
17 | 1 file changed, 17 insertions(+), 3 deletions(-) | 24 | 1 file changed, 30 insertions(+), 2 deletions(-) |
18 | 25 | ||
19 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 26 | diff --git a/target/arm/translate-vfp.c b/target/arm/translate-vfp.c |
20 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/translate-a64.c | 28 | --- a/target/arm/translate-vfp.c |
22 | +++ b/target/arm/translate-a64.c | 29 | +++ b/target/arm/translate-vfp.c |
23 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_imm(DisasContext *s, uint32_t insn) | 30 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, |
24 | { | 31 | lab_end = gen_new_label(); |
25 | int rd = extract32(insn, 0, 5); | 32 | /* fpInactive case: write is a NOP, so branch to end */ |
26 | int imm8 = extract32(insn, 13, 8); | 33 | gen_branch_fpInactive(s, TCG_COND_NE, lab_end); |
27 | - int is_double = extract32(insn, 22, 2); | 34 | - /* !fpInactive: PreserveFPState(), and reads same as FPCXT_S */ |
28 | + int type = extract32(insn, 22, 2); | 35 | + /* |
29 | uint64_t imm; | 36 | + * !fpInactive: if FPU disabled, take NOCP exception; |
30 | TCGv_i64 tcg_res; | 37 | + * otherwise PreserveFPState(), and then FPCXT_NS writes |
31 | + TCGMemOp sz; | 38 | + * behave the same as FPCXT_S writes. |
32 | 39 | + */ | |
33 | - if (is_double > 1) { | 40 | + if (s->fp_excp_el) { |
34 | + switch (type) { | 41 | + gen_exception_insn(s, s->pc_curr, EXCP_NOCP, |
35 | + case 0: | 42 | + syn_uncategorized(), s->fp_excp_el); |
36 | + sz = MO_32; | 43 | + /* |
37 | + break; | 44 | + * This was only a conditional exception, so override |
38 | + case 1: | 45 | + * gen_exception_insn()'s default to DISAS_NORETURN |
39 | + sz = MO_64; | 46 | + */ |
40 | + break; | 47 | + s->base.is_jmp = DISAS_NEXT; |
41 | + case 3: | ||
42 | + sz = MO_16; | ||
43 | + if (arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
44 | + break; | 48 | + break; |
45 | + } | 49 | + } |
46 | + /* fallthru */ | 50 | gen_preserve_fp_state(s); |
47 | + default: | 51 | /* fall through */ |
48 | unallocated_encoding(s); | 52 | case ARM_VFP_FPCXT_S: |
49 | return; | 53 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, |
50 | } | 54 | tcg_gen_br(lab_end); |
51 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_imm(DisasContext *s, uint32_t insn) | 55 | |
52 | return; | 56 | gen_set_label(lab_active); |
53 | } | 57 | - /* !fpInactive: Reads the same as FPCXT_S, but side effects differ */ |
54 | 58 | + /* | |
55 | - imm = vfp_expand_imm(MO_32 + is_double, imm8); | 59 | + * !fpInactive: if FPU disabled, take NOCP exception; |
56 | + imm = vfp_expand_imm(sz, imm8); | 60 | + * otherwise PreserveFPState(), and then FPCXT_NS |
57 | 61 | + * reads the same as FPCXT_S. | |
58 | tcg_res = tcg_const_i64(imm); | 62 | + */ |
59 | write_fp_dreg(s, rd, tcg_res); | 63 | + if (s->fp_excp_el) { |
64 | + gen_exception_insn(s, s->pc_curr, EXCP_NOCP, | ||
65 | + syn_uncategorized(), s->fp_excp_el); | ||
66 | + /* | ||
67 | + * This was only a conditional exception, so override | ||
68 | + * gen_exception_insn()'s default to DISAS_NORETURN | ||
69 | + */ | ||
70 | + s->base.is_jmp = DISAS_NEXT; | ||
71 | + break; | ||
72 | + } | ||
73 | gen_preserve_fp_state(s); | ||
74 | tmp = tcg_temp_new_i32(); | ||
75 | sfpa = tcg_temp_new_i32(); | ||
60 | -- | 76 | -- |
61 | 2.17.0 | 77 | 2.20.1 |
62 | 78 | ||
63 | 79 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | The M-profile architecture requires that accesses to FPCXT_NS when |
---|---|---|---|
2 | there is no active FP state must not take a NOCP fault even if the | ||
3 | FPU is disabled. We were not implementing this correctly, because | ||
4 | in our decode we catch the NOCP faults early in m-nocp.decode. | ||
2 | 5 | ||
3 | These where missed out from the rest of the half-precision work. | 6 | Fix this bug by moving all the handling of M-profile FP system |
7 | register accesses from vfp.decode into m-nocp.decode and putting | ||
8 | it above the NOCP blocks. This provides the correct behaviour: | ||
9 | * for accesses other than FPCXT_NS the trans functions call | ||
10 | vfp_access_check(), which will check for FPU disabled and | ||
11 | raise a NOCP exception if necessary | ||
12 | * for FPCXT_NS we have the special case code that doesn't | ||
13 | call vfp_access_check() | ||
14 | * when these trans functions want to raise an UNDEF they return | ||
15 | false, so the decoder will fall through into the NOCP blocks. | ||
16 | This means that NOCP correctly takes precedence over UNDEF | ||
17 | for these insns. (This is a difference from the other insns | ||
18 | handled by m-nocp.decode, where UNDEF takes precedence and | ||
19 | which we implement by having those trans functions call | ||
20 | unallocated_encoding() in the appropriate places.) | ||
21 | |||
22 | [Note for backport to stable: this commit has a semantic dependency | ||
23 | on commit 9a486856e9173af, which was not marked as cc-stable because | ||
24 | we didn't know we'd need it for a for-stable bugfix.] | ||
4 | 25 | ||
5 | Cc: qemu-stable@nongnu.org | 26 | Cc: qemu-stable@nongnu.org |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20180512003217.9105-9-richard.henderson@linaro.org | ||
11 | [rth: Diagnose lack of FP16 before fp_access_check] | ||
12 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
28 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
29 | Message-id: 20210618141019.10671-4-peter.maydell@linaro.org | ||
14 | --- | 30 | --- |
15 | target/arm/helper-a64.h | 2 + | 31 | target/arm/translate-a32.h | 1 + |
16 | target/arm/helper-a64.c | 10 +++++ | 32 | target/arm/m-nocp.decode | 24 ++ |
17 | target/arm/translate-a64.c | 88 ++++++++++++++++++++++++++++++-------- | 33 | target/arm/vfp.decode | 14 - |
18 | 3 files changed, 83 insertions(+), 17 deletions(-) | 34 | target/arm/translate-m-nocp.c | 514 +++++++++++++++++++++++++++++++++ |
35 | target/arm/translate-vfp.c | 517 +--------------------------------- | ||
36 | 5 files changed, 542 insertions(+), 528 deletions(-) | ||
19 | 37 | ||
20 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h | 38 | diff --git a/target/arm/translate-a32.h b/target/arm/translate-a32.h |
21 | index XXXXXXX..XXXXXXX 100644 | 39 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/helper-a64.h | 40 | --- a/target/arm/translate-a32.h |
23 | +++ b/target/arm/helper-a64.h | 41 | +++ b/target/arm/translate-a32.h |
42 | @@ -XXX,XX +XXX,XX @@ bool disas_neon_shared(DisasContext *s, uint32_t insn); | ||
43 | void load_reg_var(DisasContext *s, TCGv_i32 var, int reg); | ||
44 | void arm_gen_condlabel(DisasContext *s); | ||
45 | bool vfp_access_check(DisasContext *s); | ||
46 | +void gen_preserve_fp_state(DisasContext *s); | ||
47 | void read_neon_element32(TCGv_i32 dest, int reg, int ele, MemOp memop); | ||
48 | void read_neon_element64(TCGv_i64 dest, int reg, int ele, MemOp memop); | ||
49 | void write_neon_element32(TCGv_i32 src, int reg, int ele, MemOp memop); | ||
50 | diff --git a/target/arm/m-nocp.decode b/target/arm/m-nocp.decode | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/target/arm/m-nocp.decode | ||
53 | +++ b/target/arm/m-nocp.decode | ||
24 | @@ -XXX,XX +XXX,XX @@ | 54 | @@ -XXX,XX +XXX,XX @@ |
25 | DEF_HELPER_FLAGS_2(udiv64, TCG_CALL_NO_RWG_SE, i64, i64, i64) | 55 | |
26 | DEF_HELPER_FLAGS_2(sdiv64, TCG_CALL_NO_RWG_SE, s64, s64, s64) | 56 | &nocp cp |
27 | DEF_HELPER_FLAGS_1(rbit64, TCG_CALL_NO_RWG_SE, i64, i64) | 57 | |
28 | +DEF_HELPER_3(vfp_cmph_a64, i64, f16, f16, ptr) | 58 | +# M-profile VLDR/VSTR to sysreg |
29 | +DEF_HELPER_3(vfp_cmpeh_a64, i64, f16, f16, ptr) | 59 | +%vldr_sysreg 22:1 13:3 |
30 | DEF_HELPER_3(vfp_cmps_a64, i64, f32, f32, ptr) | 60 | +%imm7_0x4 0:7 !function=times_4 |
31 | DEF_HELPER_3(vfp_cmpes_a64, i64, f32, f32, ptr) | 61 | + |
32 | DEF_HELPER_3(vfp_cmpd_a64, i64, f64, f64, ptr) | 62 | +&vldr_sysreg rn reg imm a w p |
33 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | 63 | +@vldr_sysreg .... ... . a:1 . . . rn:4 ... . ... .. ....... \ |
64 | + reg=%vldr_sysreg imm=%imm7_0x4 &vldr_sysreg | ||
65 | + | ||
66 | { | ||
67 | # Special cases which do not take an early NOCP: VLLDM and VLSTM | ||
68 | VLLDM_VLSTM 1110 1100 001 l:1 rn:4 0000 1010 op:1 000 0000 | ||
69 | @@ -XXX,XX +XXX,XX @@ | ||
70 | VSCCLRM 1110 1100 1.01 1111 .... 1011 imm:7 0 vd=%vd_dp size=3 | ||
71 | VSCCLRM 1110 1100 1.01 1111 .... 1010 imm:8 vd=%vd_sp size=2 | ||
72 | |||
73 | + # FP system register accesses: these are a special case because accesses | ||
74 | + # to FPCXT_NS succeed even if the FPU is disabled. We therefore need | ||
75 | + # to handle them before the big NOCP blocks. Note that within these | ||
76 | + # insns NOCP still has higher priority than UNDEFs; this is implemented | ||
77 | + # by their returning 'false' for UNDEF so as to fall through into the | ||
78 | + # NOCP check (in contrast to VLLDM etc, which call unallocated_encoding() | ||
79 | + # for the UNDEFs there that must take precedence over NOCP.) | ||
80 | + | ||
81 | + VMSR_VMRS ---- 1110 111 l:1 reg:4 rt:4 1010 0001 0000 | ||
82 | + | ||
83 | + # P=0 W=0 is SEE "Related encodings", so split into two patterns | ||
84 | + VLDR_sysreg ---- 110 1 . . w:1 1 .... ... 0 111 11 ....... @vldr_sysreg p=1 | ||
85 | + VLDR_sysreg ---- 110 0 . . 1 1 .... ... 0 111 11 ....... @vldr_sysreg p=0 w=1 | ||
86 | + VSTR_sysreg ---- 110 1 . . w:1 0 .... ... 0 111 11 ....... @vldr_sysreg p=1 | ||
87 | + VSTR_sysreg ---- 110 0 . . 1 0 .... ... 0 111 11 ....... @vldr_sysreg p=0 w=1 | ||
88 | + | ||
89 | NOCP 111- 1110 ---- ---- ---- cp:4 ---- ---- &nocp | ||
90 | NOCP 111- 110- ---- ---- ---- cp:4 ---- ---- &nocp | ||
91 | # From v8.1M onwards this range will also NOCP: | ||
92 | diff --git a/target/arm/vfp.decode b/target/arm/vfp.decode | ||
34 | index XXXXXXX..XXXXXXX 100644 | 93 | index XXXXXXX..XXXXXXX 100644 |
35 | --- a/target/arm/helper-a64.c | 94 | --- a/target/arm/vfp.decode |
36 | +++ b/target/arm/helper-a64.c | 95 | +++ b/target/arm/vfp.decode |
37 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t float_rel_to_flags(int res) | 96 | @@ -XXX,XX +XXX,XX @@ VLDR_VSTR_hp ---- 1101 u:1 .0 l:1 rn:4 .... 1001 imm:8 vd=%vd_sp |
38 | return flags; | 97 | VLDR_VSTR_sp ---- 1101 u:1 .0 l:1 rn:4 .... 1010 imm:8 vd=%vd_sp |
98 | VLDR_VSTR_dp ---- 1101 u:1 .0 l:1 rn:4 .... 1011 imm:8 vd=%vd_dp | ||
99 | |||
100 | -# M-profile VLDR/VSTR to sysreg | ||
101 | -%vldr_sysreg 22:1 13:3 | ||
102 | -%imm7_0x4 0:7 !function=times_4 | ||
103 | - | ||
104 | -&vldr_sysreg rn reg imm a w p | ||
105 | -@vldr_sysreg .... ... . a:1 . . . rn:4 ... . ... .. ....... \ | ||
106 | - reg=%vldr_sysreg imm=%imm7_0x4 &vldr_sysreg | ||
107 | - | ||
108 | -# P=0 W=0 is SEE "Related encodings", so split into two patterns | ||
109 | -VLDR_sysreg ---- 110 1 . . w:1 1 .... ... 0 111 11 ....... @vldr_sysreg p=1 | ||
110 | -VLDR_sysreg ---- 110 0 . . 1 1 .... ... 0 111 11 ....... @vldr_sysreg p=0 w=1 | ||
111 | -VSTR_sysreg ---- 110 1 . . w:1 0 .... ... 0 111 11 ....... @vldr_sysreg p=1 | ||
112 | -VSTR_sysreg ---- 110 0 . . 1 0 .... ... 0 111 11 ....... @vldr_sysreg p=0 w=1 | ||
113 | - | ||
114 | # We split the load/store multiple up into two patterns to avoid | ||
115 | # overlap with other insns in the "Advanced SIMD load/store and 64-bit move" | ||
116 | # grouping: | ||
117 | diff --git a/target/arm/translate-m-nocp.c b/target/arm/translate-m-nocp.c | ||
118 | index XXXXXXX..XXXXXXX 100644 | ||
119 | --- a/target/arm/translate-m-nocp.c | ||
120 | +++ b/target/arm/translate-m-nocp.c | ||
121 | @@ -XXX,XX +XXX,XX @@ | ||
122 | |||
123 | #include "qemu/osdep.h" | ||
124 | #include "tcg/tcg-op.h" | ||
125 | +#include "tcg/tcg-op-gvec.h" | ||
126 | #include "translate.h" | ||
127 | #include "translate-a32.h" | ||
128 | |||
129 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSCCLRM(DisasContext *s, arg_VSCCLRM *a) | ||
130 | return true; | ||
39 | } | 131 | } |
40 | 132 | ||
41 | +uint64_t HELPER(vfp_cmph_a64)(float16 x, float16 y, void *fp_status) | 133 | +/* |
134 | + * M-profile provides two different sets of instructions that can | ||
135 | + * access floating point system registers: VMSR/VMRS (which move | ||
136 | + * to/from a general purpose register) and VLDR/VSTR sysreg (which | ||
137 | + * move directly to/from memory). In some cases there are also side | ||
138 | + * effects which must happen after any write to memory (which could | ||
139 | + * cause an exception). So we implement the common logic for the | ||
140 | + * sysreg access in gen_M_fp_sysreg_write() and gen_M_fp_sysreg_read(), | ||
141 | + * which take pointers to callback functions which will perform the | ||
142 | + * actual "read/write general purpose register" and "read/write | ||
143 | + * memory" operations. | ||
144 | + */ | ||
145 | + | ||
146 | +/* | ||
147 | + * Emit code to store the sysreg to its final destination; frees the | ||
148 | + * TCG temp 'value' it is passed. | ||
149 | + */ | ||
150 | +typedef void fp_sysreg_storefn(DisasContext *s, void *opaque, TCGv_i32 value); | ||
151 | +/* | ||
152 | + * Emit code to load the value to be copied to the sysreg; returns | ||
153 | + * a new TCG temporary | ||
154 | + */ | ||
155 | +typedef TCGv_i32 fp_sysreg_loadfn(DisasContext *s, void *opaque); | ||
156 | + | ||
157 | +/* Common decode/access checks for fp sysreg read/write */ | ||
158 | +typedef enum FPSysRegCheckResult { | ||
159 | + FPSysRegCheckFailed, /* caller should return false */ | ||
160 | + FPSysRegCheckDone, /* caller should return true */ | ||
161 | + FPSysRegCheckContinue, /* caller should continue generating code */ | ||
162 | +} FPSysRegCheckResult; | ||
163 | + | ||
164 | +static FPSysRegCheckResult fp_sysreg_checks(DisasContext *s, int regno) | ||
42 | +{ | 165 | +{ |
43 | + return float_rel_to_flags(float16_compare_quiet(x, y, fp_status)); | 166 | + if (!dc_isar_feature(aa32_fpsp_v2, s) && !dc_isar_feature(aa32_mve, s)) { |
167 | + return FPSysRegCheckFailed; | ||
168 | + } | ||
169 | + | ||
170 | + switch (regno) { | ||
171 | + case ARM_VFP_FPSCR: | ||
172 | + case QEMU_VFP_FPSCR_NZCV: | ||
173 | + break; | ||
174 | + case ARM_VFP_FPSCR_NZCVQC: | ||
175 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | ||
176 | + return FPSysRegCheckFailed; | ||
177 | + } | ||
178 | + break; | ||
179 | + case ARM_VFP_FPCXT_S: | ||
180 | + case ARM_VFP_FPCXT_NS: | ||
181 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | ||
182 | + return FPSysRegCheckFailed; | ||
183 | + } | ||
184 | + if (!s->v8m_secure) { | ||
185 | + return FPSysRegCheckFailed; | ||
186 | + } | ||
187 | + break; | ||
188 | + case ARM_VFP_VPR: | ||
189 | + case ARM_VFP_P0: | ||
190 | + if (!dc_isar_feature(aa32_mve, s)) { | ||
191 | + return FPSysRegCheckFailed; | ||
192 | + } | ||
193 | + break; | ||
194 | + default: | ||
195 | + return FPSysRegCheckFailed; | ||
196 | + } | ||
197 | + | ||
198 | + /* | ||
199 | + * FPCXT_NS is a special case: it has specific handling for | ||
200 | + * "current FP state is inactive", and must do the PreserveFPState() | ||
201 | + * but not the usual full set of actions done by ExecuteFPCheck(). | ||
202 | + * So we don't call vfp_access_check() and the callers must handle this. | ||
203 | + */ | ||
204 | + if (regno != ARM_VFP_FPCXT_NS && !vfp_access_check(s)) { | ||
205 | + return FPSysRegCheckDone; | ||
206 | + } | ||
207 | + return FPSysRegCheckContinue; | ||
44 | +} | 208 | +} |
45 | + | 209 | + |
46 | +uint64_t HELPER(vfp_cmpeh_a64)(float16 x, float16 y, void *fp_status) | 210 | +static void gen_branch_fpInactive(DisasContext *s, TCGCond cond, |
211 | + TCGLabel *label) | ||
47 | +{ | 212 | +{ |
48 | + return float_rel_to_flags(float16_compare(x, y, fp_status)); | 213 | + /* |
214 | + * FPCXT_NS is a special case: it has specific handling for | ||
215 | + * "current FP state is inactive", and must do the PreserveFPState() | ||
216 | + * but not the usual full set of actions done by ExecuteFPCheck(). | ||
217 | + * We don't have a TB flag that matches the fpInactive check, so we | ||
218 | + * do it at runtime as we don't expect FPCXT_NS accesses to be frequent. | ||
219 | + * | ||
220 | + * Emit code that checks fpInactive and does a conditional | ||
221 | + * branch to label based on it: | ||
222 | + * if cond is TCG_COND_NE then branch if fpInactive != 0 (ie if inactive) | ||
223 | + * if cond is TCG_COND_EQ then branch if fpInactive == 0 (ie if active) | ||
224 | + */ | ||
225 | + assert(cond == TCG_COND_EQ || cond == TCG_COND_NE); | ||
226 | + | ||
227 | + /* fpInactive = FPCCR_NS.ASPEN == 1 && CONTROL.FPCA == 0 */ | ||
228 | + TCGv_i32 aspen, fpca; | ||
229 | + aspen = load_cpu_field(v7m.fpccr[M_REG_NS]); | ||
230 | + fpca = load_cpu_field(v7m.control[M_REG_S]); | ||
231 | + tcg_gen_andi_i32(aspen, aspen, R_V7M_FPCCR_ASPEN_MASK); | ||
232 | + tcg_gen_xori_i32(aspen, aspen, R_V7M_FPCCR_ASPEN_MASK); | ||
233 | + tcg_gen_andi_i32(fpca, fpca, R_V7M_CONTROL_FPCA_MASK); | ||
234 | + tcg_gen_or_i32(fpca, fpca, aspen); | ||
235 | + tcg_gen_brcondi_i32(tcg_invert_cond(cond), fpca, 0, label); | ||
236 | + tcg_temp_free_i32(aspen); | ||
237 | + tcg_temp_free_i32(fpca); | ||
49 | +} | 238 | +} |
50 | + | 239 | + |
51 | uint64_t HELPER(vfp_cmps_a64)(float32 x, float32 y, void *fp_status) | 240 | +static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, |
52 | { | 241 | + fp_sysreg_loadfn *loadfn, |
53 | return float_rel_to_flags(float32_compare_quiet(x, y, fp_status)); | 242 | + void *opaque) |
54 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 243 | +{ |
55 | index XXXXXXX..XXXXXXX 100644 | 244 | + /* Do a write to an M-profile floating point system register */ |
56 | --- a/target/arm/translate-a64.c | 245 | + TCGv_i32 tmp; |
57 | +++ b/target/arm/translate-a64.c | 246 | + TCGLabel *lab_end = NULL; |
58 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_reg(DisasContext *s, uint32_t insn) | 247 | + |
59 | } | 248 | + switch (fp_sysreg_checks(s, regno)) { |
60 | } | 249 | + case FPSysRegCheckFailed: |
61 | 250 | + return false; | |
62 | -static void handle_fp_compare(DisasContext *s, bool is_double, | 251 | + case FPSysRegCheckDone: |
63 | +static void handle_fp_compare(DisasContext *s, int size, | 252 | + return true; |
64 | unsigned int rn, unsigned int rm, | 253 | + case FPSysRegCheckContinue: |
65 | bool cmp_with_zero, bool signal_all_nans) | 254 | + break; |
66 | { | 255 | + } |
67 | TCGv_i64 tcg_flags = tcg_temp_new_i64(); | 256 | + |
68 | - TCGv_ptr fpst = get_fpstatus_ptr(false); | 257 | + switch (regno) { |
69 | + TCGv_ptr fpst = get_fpstatus_ptr(size == MO_16); | 258 | + case ARM_VFP_FPSCR: |
70 | 259 | + tmp = loadfn(s, opaque); | |
71 | - if (is_double) { | 260 | + gen_helper_vfp_set_fpscr(cpu_env, tmp); |
72 | + if (size == MO_64) { | 261 | + tcg_temp_free_i32(tmp); |
73 | TCGv_i64 tcg_vn, tcg_vm; | 262 | + gen_lookup_tb(s); |
74 | 263 | + break; | |
75 | tcg_vn = read_fp_dreg(s, rn); | 264 | + case ARM_VFP_FPSCR_NZCVQC: |
76 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_compare(DisasContext *s, bool is_double, | 265 | + { |
77 | tcg_temp_free_i64(tcg_vn); | 266 | + TCGv_i32 fpscr; |
78 | tcg_temp_free_i64(tcg_vm); | 267 | + tmp = loadfn(s, opaque); |
79 | } else { | 268 | + if (dc_isar_feature(aa32_mve, s)) { |
80 | - TCGv_i32 tcg_vn, tcg_vm; | 269 | + /* QC is only present for MVE; otherwise RES0 */ |
81 | + TCGv_i32 tcg_vn = tcg_temp_new_i32(); | 270 | + TCGv_i32 qc = tcg_temp_new_i32(); |
82 | + TCGv_i32 tcg_vm = tcg_temp_new_i32(); | 271 | + tcg_gen_andi_i32(qc, tmp, FPCR_QC); |
83 | 272 | + /* | |
84 | - tcg_vn = read_fp_sreg(s, rn); | 273 | + * The 4 vfp.qc[] fields need only be "zero" vs "non-zero"; |
85 | + read_vec_element_i32(s, tcg_vn, rn, 0, size); | 274 | + * here writing the same value into all elements is simplest. |
86 | if (cmp_with_zero) { | 275 | + */ |
87 | - tcg_vm = tcg_const_i32(0); | 276 | + tcg_gen_gvec_dup_i32(MO_32, offsetof(CPUARMState, vfp.qc), |
88 | + tcg_gen_movi_i32(tcg_vm, 0); | 277 | + 16, 16, qc); |
89 | } else { | 278 | + } |
90 | - tcg_vm = read_fp_sreg(s, rm); | 279 | + tcg_gen_andi_i32(tmp, tmp, FPCR_NZCV_MASK); |
91 | + read_vec_element_i32(s, tcg_vm, rm, 0, size); | 280 | + fpscr = load_cpu_field(vfp.xregs[ARM_VFP_FPSCR]); |
92 | } | 281 | + tcg_gen_andi_i32(fpscr, fpscr, ~FPCR_NZCV_MASK); |
93 | - if (signal_all_nans) { | 282 | + tcg_gen_or_i32(fpscr, fpscr, tmp); |
94 | - gen_helper_vfp_cmpes_a64(tcg_flags, tcg_vn, tcg_vm, fpst); | 283 | + store_cpu_field(fpscr, vfp.xregs[ARM_VFP_FPSCR]); |
95 | - } else { | 284 | + tcg_temp_free_i32(tmp); |
96 | - gen_helper_vfp_cmps_a64(tcg_flags, tcg_vn, tcg_vm, fpst); | 285 | + break; |
97 | + | 286 | + } |
98 | + switch (size) { | 287 | + case ARM_VFP_FPCXT_NS: |
99 | + case MO_32: | 288 | + lab_end = gen_new_label(); |
100 | + if (signal_all_nans) { | 289 | + /* fpInactive case: write is a NOP, so branch to end */ |
101 | + gen_helper_vfp_cmpes_a64(tcg_flags, tcg_vn, tcg_vm, fpst); | 290 | + gen_branch_fpInactive(s, TCG_COND_NE, lab_end); |
102 | + } else { | 291 | + /* |
103 | + gen_helper_vfp_cmps_a64(tcg_flags, tcg_vn, tcg_vm, fpst); | 292 | + * !fpInactive: if FPU disabled, take NOCP exception; |
104 | + } | 293 | + * otherwise PreserveFPState(), and then FPCXT_NS writes |
105 | + break; | 294 | + * behave the same as FPCXT_S writes. |
106 | + case MO_16: | 295 | + */ |
107 | + if (signal_all_nans) { | 296 | + if (s->fp_excp_el) { |
108 | + gen_helper_vfp_cmpeh_a64(tcg_flags, tcg_vn, tcg_vm, fpst); | 297 | + gen_exception_insn(s, s->pc_curr, EXCP_NOCP, |
109 | + } else { | 298 | + syn_uncategorized(), s->fp_excp_el); |
110 | + gen_helper_vfp_cmph_a64(tcg_flags, tcg_vn, tcg_vm, fpst); | 299 | + /* |
111 | + } | 300 | + * This was only a conditional exception, so override |
112 | + break; | 301 | + * gen_exception_insn()'s default to DISAS_NORETURN |
113 | + default: | 302 | + */ |
114 | + g_assert_not_reached(); | 303 | + s->base.is_jmp = DISAS_NEXT; |
115 | } | ||
116 | + | ||
117 | tcg_temp_free_i32(tcg_vn); | ||
118 | tcg_temp_free_i32(tcg_vm); | ||
119 | } | ||
120 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_compare(DisasContext *s, bool is_double, | ||
121 | static void disas_fp_compare(DisasContext *s, uint32_t insn) | ||
122 | { | ||
123 | unsigned int mos, type, rm, op, rn, opc, op2r; | ||
124 | + int size; | ||
125 | |||
126 | mos = extract32(insn, 29, 3); | ||
127 | - type = extract32(insn, 22, 2); /* 0 = single, 1 = double */ | ||
128 | + type = extract32(insn, 22, 2); | ||
129 | rm = extract32(insn, 16, 5); | ||
130 | op = extract32(insn, 14, 2); | ||
131 | rn = extract32(insn, 5, 5); | ||
132 | opc = extract32(insn, 3, 2); | ||
133 | op2r = extract32(insn, 0, 3); | ||
134 | |||
135 | - if (mos || op || op2r || type > 1) { | ||
136 | + if (mos || op || op2r) { | ||
137 | + unallocated_encoding(s); | ||
138 | + return; | ||
139 | + } | ||
140 | + | ||
141 | + switch (type) { | ||
142 | + case 0: | ||
143 | + size = MO_32; | ||
144 | + break; | ||
145 | + case 1: | ||
146 | + size = MO_64; | ||
147 | + break; | ||
148 | + case 3: | ||
149 | + size = MO_16; | ||
150 | + if (arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
151 | + break; | 304 | + break; |
152 | + } | 305 | + } |
153 | + /* fallthru */ | 306 | + gen_preserve_fp_state(s); |
154 | + default: | 307 | + /* fall through */ |
155 | unallocated_encoding(s); | 308 | + case ARM_VFP_FPCXT_S: |
156 | return; | 309 | + { |
157 | } | 310 | + TCGv_i32 sfpa, control; |
158 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_compare(DisasContext *s, uint32_t insn) | 311 | + /* |
159 | return; | 312 | + * Set FPSCR and CONTROL.SFPA from value; the new FPSCR takes |
160 | } | 313 | + * bits [27:0] from value and zeroes bits [31:28]. |
161 | 314 | + */ | |
162 | - handle_fp_compare(s, type, rn, rm, opc & 1, opc & 2); | 315 | + tmp = loadfn(s, opaque); |
163 | + handle_fp_compare(s, size, rn, rm, opc & 1, opc & 2); | 316 | + sfpa = tcg_temp_new_i32(); |
164 | } | 317 | + tcg_gen_shri_i32(sfpa, tmp, 31); |
165 | 318 | + control = load_cpu_field(v7m.control[M_REG_S]); | |
166 | /* Floating point conditional compare | 319 | + tcg_gen_deposit_i32(control, control, sfpa, |
167 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_ccomp(DisasContext *s, uint32_t insn) | 320 | + R_V7M_CONTROL_SFPA_SHIFT, 1); |
168 | unsigned int mos, type, rm, cond, rn, op, nzcv; | 321 | + store_cpu_field(control, v7m.control[M_REG_S]); |
169 | TCGv_i64 tcg_flags; | 322 | + tcg_gen_andi_i32(tmp, tmp, ~FPCR_NZCV_MASK); |
170 | TCGLabel *label_continue = NULL; | 323 | + gen_helper_vfp_set_fpscr(cpu_env, tmp); |
171 | + int size; | 324 | + tcg_temp_free_i32(tmp); |
172 | 325 | + tcg_temp_free_i32(sfpa); | |
173 | mos = extract32(insn, 29, 3); | 326 | + break; |
174 | - type = extract32(insn, 22, 2); /* 0 = single, 1 = double */ | 327 | + } |
175 | + type = extract32(insn, 22, 2); | 328 | + case ARM_VFP_VPR: |
176 | rm = extract32(insn, 16, 5); | 329 | + /* Behaves as NOP if not privileged */ |
177 | cond = extract32(insn, 12, 4); | 330 | + if (IS_USER(s)) { |
178 | rn = extract32(insn, 5, 5); | ||
179 | op = extract32(insn, 4, 1); | ||
180 | nzcv = extract32(insn, 0, 4); | ||
181 | |||
182 | - if (mos || type > 1) { | ||
183 | + if (mos) { | ||
184 | + unallocated_encoding(s); | ||
185 | + return; | ||
186 | + } | ||
187 | + | ||
188 | + switch (type) { | ||
189 | + case 0: | ||
190 | + size = MO_32; | ||
191 | + break; | ||
192 | + case 1: | ||
193 | + size = MO_64; | ||
194 | + break; | ||
195 | + case 3: | ||
196 | + size = MO_16; | ||
197 | + if (arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
198 | + break; | 331 | + break; |
199 | + } | 332 | + } |
200 | + /* fallthru */ | 333 | + tmp = loadfn(s, opaque); |
334 | + store_cpu_field(tmp, v7m.vpr); | ||
335 | + break; | ||
336 | + case ARM_VFP_P0: | ||
337 | + { | ||
338 | + TCGv_i32 vpr; | ||
339 | + tmp = loadfn(s, opaque); | ||
340 | + vpr = load_cpu_field(v7m.vpr); | ||
341 | + tcg_gen_deposit_i32(vpr, vpr, tmp, | ||
342 | + R_V7M_VPR_P0_SHIFT, R_V7M_VPR_P0_LENGTH); | ||
343 | + store_cpu_field(vpr, v7m.vpr); | ||
344 | + tcg_temp_free_i32(tmp); | ||
345 | + break; | ||
346 | + } | ||
201 | + default: | 347 | + default: |
202 | unallocated_encoding(s); | 348 | + g_assert_not_reached(); |
203 | return; | 349 | + } |
350 | + if (lab_end) { | ||
351 | + gen_set_label(lab_end); | ||
352 | + } | ||
353 | + return true; | ||
354 | +} | ||
355 | + | ||
356 | +static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | ||
357 | + fp_sysreg_storefn *storefn, | ||
358 | + void *opaque) | ||
359 | +{ | ||
360 | + /* Do a read from an M-profile floating point system register */ | ||
361 | + TCGv_i32 tmp; | ||
362 | + TCGLabel *lab_end = NULL; | ||
363 | + bool lookup_tb = false; | ||
364 | + | ||
365 | + switch (fp_sysreg_checks(s, regno)) { | ||
366 | + case FPSysRegCheckFailed: | ||
367 | + return false; | ||
368 | + case FPSysRegCheckDone: | ||
369 | + return true; | ||
370 | + case FPSysRegCheckContinue: | ||
371 | + break; | ||
372 | + } | ||
373 | + | ||
374 | + if (regno == ARM_VFP_FPSCR_NZCVQC && !dc_isar_feature(aa32_mve, s)) { | ||
375 | + /* QC is RES0 without MVE, so NZCVQC simplifies to NZCV */ | ||
376 | + regno = QEMU_VFP_FPSCR_NZCV; | ||
377 | + } | ||
378 | + | ||
379 | + switch (regno) { | ||
380 | + case ARM_VFP_FPSCR: | ||
381 | + tmp = tcg_temp_new_i32(); | ||
382 | + gen_helper_vfp_get_fpscr(tmp, cpu_env); | ||
383 | + storefn(s, opaque, tmp); | ||
384 | + break; | ||
385 | + case ARM_VFP_FPSCR_NZCVQC: | ||
386 | + tmp = tcg_temp_new_i32(); | ||
387 | + gen_helper_vfp_get_fpscr(tmp, cpu_env); | ||
388 | + tcg_gen_andi_i32(tmp, tmp, FPCR_NZCVQC_MASK); | ||
389 | + storefn(s, opaque, tmp); | ||
390 | + break; | ||
391 | + case QEMU_VFP_FPSCR_NZCV: | ||
392 | + /* | ||
393 | + * Read just NZCV; this is a special case to avoid the | ||
394 | + * helper call for the "VMRS to CPSR.NZCV" insn. | ||
395 | + */ | ||
396 | + tmp = load_cpu_field(vfp.xregs[ARM_VFP_FPSCR]); | ||
397 | + tcg_gen_andi_i32(tmp, tmp, FPCR_NZCV_MASK); | ||
398 | + storefn(s, opaque, tmp); | ||
399 | + break; | ||
400 | + case ARM_VFP_FPCXT_S: | ||
401 | + { | ||
402 | + TCGv_i32 control, sfpa, fpscr; | ||
403 | + /* Bits [27:0] from FPSCR, bit [31] from CONTROL.SFPA */ | ||
404 | + tmp = tcg_temp_new_i32(); | ||
405 | + sfpa = tcg_temp_new_i32(); | ||
406 | + gen_helper_vfp_get_fpscr(tmp, cpu_env); | ||
407 | + tcg_gen_andi_i32(tmp, tmp, ~FPCR_NZCV_MASK); | ||
408 | + control = load_cpu_field(v7m.control[M_REG_S]); | ||
409 | + tcg_gen_andi_i32(sfpa, control, R_V7M_CONTROL_SFPA_MASK); | ||
410 | + tcg_gen_shli_i32(sfpa, sfpa, 31 - R_V7M_CONTROL_SFPA_SHIFT); | ||
411 | + tcg_gen_or_i32(tmp, tmp, sfpa); | ||
412 | + tcg_temp_free_i32(sfpa); | ||
413 | + /* | ||
414 | + * Store result before updating FPSCR etc, in case | ||
415 | + * it is a memory write which causes an exception. | ||
416 | + */ | ||
417 | + storefn(s, opaque, tmp); | ||
418 | + /* | ||
419 | + * Now we must reset FPSCR from FPDSCR_NS, and clear | ||
420 | + * CONTROL.SFPA; so we'll end the TB here. | ||
421 | + */ | ||
422 | + tcg_gen_andi_i32(control, control, ~R_V7M_CONTROL_SFPA_MASK); | ||
423 | + store_cpu_field(control, v7m.control[M_REG_S]); | ||
424 | + fpscr = load_cpu_field(v7m.fpdscr[M_REG_NS]); | ||
425 | + gen_helper_vfp_set_fpscr(cpu_env, fpscr); | ||
426 | + tcg_temp_free_i32(fpscr); | ||
427 | + lookup_tb = true; | ||
428 | + break; | ||
429 | + } | ||
430 | + case ARM_VFP_FPCXT_NS: | ||
431 | + { | ||
432 | + TCGv_i32 control, sfpa, fpscr, fpdscr, zero; | ||
433 | + TCGLabel *lab_active = gen_new_label(); | ||
434 | + | ||
435 | + lookup_tb = true; | ||
436 | + | ||
437 | + gen_branch_fpInactive(s, TCG_COND_EQ, lab_active); | ||
438 | + /* fpInactive case: reads as FPDSCR_NS */ | ||
439 | + TCGv_i32 tmp = load_cpu_field(v7m.fpdscr[M_REG_NS]); | ||
440 | + storefn(s, opaque, tmp); | ||
441 | + lab_end = gen_new_label(); | ||
442 | + tcg_gen_br(lab_end); | ||
443 | + | ||
444 | + gen_set_label(lab_active); | ||
445 | + /* | ||
446 | + * !fpInactive: if FPU disabled, take NOCP exception; | ||
447 | + * otherwise PreserveFPState(), and then FPCXT_NS | ||
448 | + * reads the same as FPCXT_S. | ||
449 | + */ | ||
450 | + if (s->fp_excp_el) { | ||
451 | + gen_exception_insn(s, s->pc_curr, EXCP_NOCP, | ||
452 | + syn_uncategorized(), s->fp_excp_el); | ||
453 | + /* | ||
454 | + * This was only a conditional exception, so override | ||
455 | + * gen_exception_insn()'s default to DISAS_NORETURN | ||
456 | + */ | ||
457 | + s->base.is_jmp = DISAS_NEXT; | ||
458 | + break; | ||
459 | + } | ||
460 | + gen_preserve_fp_state(s); | ||
461 | + tmp = tcg_temp_new_i32(); | ||
462 | + sfpa = tcg_temp_new_i32(); | ||
463 | + fpscr = tcg_temp_new_i32(); | ||
464 | + gen_helper_vfp_get_fpscr(fpscr, cpu_env); | ||
465 | + tcg_gen_andi_i32(tmp, fpscr, ~FPCR_NZCV_MASK); | ||
466 | + control = load_cpu_field(v7m.control[M_REG_S]); | ||
467 | + tcg_gen_andi_i32(sfpa, control, R_V7M_CONTROL_SFPA_MASK); | ||
468 | + tcg_gen_shli_i32(sfpa, sfpa, 31 - R_V7M_CONTROL_SFPA_SHIFT); | ||
469 | + tcg_gen_or_i32(tmp, tmp, sfpa); | ||
470 | + tcg_temp_free_i32(control); | ||
471 | + /* Store result before updating FPSCR, in case it faults */ | ||
472 | + storefn(s, opaque, tmp); | ||
473 | + /* If SFPA is zero then set FPSCR from FPDSCR_NS */ | ||
474 | + fpdscr = load_cpu_field(v7m.fpdscr[M_REG_NS]); | ||
475 | + zero = tcg_const_i32(0); | ||
476 | + tcg_gen_movcond_i32(TCG_COND_EQ, fpscr, sfpa, zero, fpdscr, fpscr); | ||
477 | + gen_helper_vfp_set_fpscr(cpu_env, fpscr); | ||
478 | + tcg_temp_free_i32(zero); | ||
479 | + tcg_temp_free_i32(sfpa); | ||
480 | + tcg_temp_free_i32(fpdscr); | ||
481 | + tcg_temp_free_i32(fpscr); | ||
482 | + break; | ||
483 | + } | ||
484 | + case ARM_VFP_VPR: | ||
485 | + /* Behaves as NOP if not privileged */ | ||
486 | + if (IS_USER(s)) { | ||
487 | + break; | ||
488 | + } | ||
489 | + tmp = load_cpu_field(v7m.vpr); | ||
490 | + storefn(s, opaque, tmp); | ||
491 | + break; | ||
492 | + case ARM_VFP_P0: | ||
493 | + tmp = load_cpu_field(v7m.vpr); | ||
494 | + tcg_gen_extract_i32(tmp, tmp, R_V7M_VPR_P0_SHIFT, R_V7M_VPR_P0_LENGTH); | ||
495 | + storefn(s, opaque, tmp); | ||
496 | + break; | ||
497 | + default: | ||
498 | + g_assert_not_reached(); | ||
499 | + } | ||
500 | + | ||
501 | + if (lab_end) { | ||
502 | + gen_set_label(lab_end); | ||
503 | + } | ||
504 | + if (lookup_tb) { | ||
505 | + gen_lookup_tb(s); | ||
506 | + } | ||
507 | + return true; | ||
508 | +} | ||
509 | + | ||
510 | +static void fp_sysreg_to_gpr(DisasContext *s, void *opaque, TCGv_i32 value) | ||
511 | +{ | ||
512 | + arg_VMSR_VMRS *a = opaque; | ||
513 | + | ||
514 | + if (a->rt == 15) { | ||
515 | + /* Set the 4 flag bits in the CPSR */ | ||
516 | + gen_set_nzcv(value); | ||
517 | + tcg_temp_free_i32(value); | ||
518 | + } else { | ||
519 | + store_reg(s, a->rt, value); | ||
520 | + } | ||
521 | +} | ||
522 | + | ||
523 | +static TCGv_i32 gpr_to_fp_sysreg(DisasContext *s, void *opaque) | ||
524 | +{ | ||
525 | + arg_VMSR_VMRS *a = opaque; | ||
526 | + | ||
527 | + return load_reg(s, a->rt); | ||
528 | +} | ||
529 | + | ||
530 | +static bool trans_VMSR_VMRS(DisasContext *s, arg_VMSR_VMRS *a) | ||
531 | +{ | ||
532 | + /* | ||
533 | + * Accesses to R15 are UNPREDICTABLE; we choose to undef. | ||
534 | + * FPSCR -> r15 is a special case which writes to the PSR flags; | ||
535 | + * set a->reg to a special value to tell gen_M_fp_sysreg_read() | ||
536 | + * we only care about the top 4 bits of FPSCR there. | ||
537 | + */ | ||
538 | + if (a->rt == 15) { | ||
539 | + if (a->l && a->reg == ARM_VFP_FPSCR) { | ||
540 | + a->reg = QEMU_VFP_FPSCR_NZCV; | ||
541 | + } else { | ||
542 | + return false; | ||
543 | + } | ||
544 | + } | ||
545 | + | ||
546 | + if (a->l) { | ||
547 | + /* VMRS, move FP system register to gp register */ | ||
548 | + return gen_M_fp_sysreg_read(s, a->reg, fp_sysreg_to_gpr, a); | ||
549 | + } else { | ||
550 | + /* VMSR, move gp register to FP system register */ | ||
551 | + return gen_M_fp_sysreg_write(s, a->reg, gpr_to_fp_sysreg, a); | ||
552 | + } | ||
553 | +} | ||
554 | + | ||
555 | +static void fp_sysreg_to_memory(DisasContext *s, void *opaque, TCGv_i32 value) | ||
556 | +{ | ||
557 | + arg_vldr_sysreg *a = opaque; | ||
558 | + uint32_t offset = a->imm; | ||
559 | + TCGv_i32 addr; | ||
560 | + | ||
561 | + if (!a->a) { | ||
562 | + offset = -offset; | ||
563 | + } | ||
564 | + | ||
565 | + addr = load_reg(s, a->rn); | ||
566 | + if (a->p) { | ||
567 | + tcg_gen_addi_i32(addr, addr, offset); | ||
568 | + } | ||
569 | + | ||
570 | + if (s->v8m_stackcheck && a->rn == 13 && a->w) { | ||
571 | + gen_helper_v8m_stackcheck(cpu_env, addr); | ||
572 | + } | ||
573 | + | ||
574 | + gen_aa32_st_i32(s, value, addr, get_mem_index(s), | ||
575 | + MO_UL | MO_ALIGN | s->be_data); | ||
576 | + tcg_temp_free_i32(value); | ||
577 | + | ||
578 | + if (a->w) { | ||
579 | + /* writeback */ | ||
580 | + if (!a->p) { | ||
581 | + tcg_gen_addi_i32(addr, addr, offset); | ||
582 | + } | ||
583 | + store_reg(s, a->rn, addr); | ||
584 | + } else { | ||
585 | + tcg_temp_free_i32(addr); | ||
586 | + } | ||
587 | +} | ||
588 | + | ||
589 | +static TCGv_i32 memory_to_fp_sysreg(DisasContext *s, void *opaque) | ||
590 | +{ | ||
591 | + arg_vldr_sysreg *a = opaque; | ||
592 | + uint32_t offset = a->imm; | ||
593 | + TCGv_i32 addr; | ||
594 | + TCGv_i32 value = tcg_temp_new_i32(); | ||
595 | + | ||
596 | + if (!a->a) { | ||
597 | + offset = -offset; | ||
598 | + } | ||
599 | + | ||
600 | + addr = load_reg(s, a->rn); | ||
601 | + if (a->p) { | ||
602 | + tcg_gen_addi_i32(addr, addr, offset); | ||
603 | + } | ||
604 | + | ||
605 | + if (s->v8m_stackcheck && a->rn == 13 && a->w) { | ||
606 | + gen_helper_v8m_stackcheck(cpu_env, addr); | ||
607 | + } | ||
608 | + | ||
609 | + gen_aa32_ld_i32(s, value, addr, get_mem_index(s), | ||
610 | + MO_UL | MO_ALIGN | s->be_data); | ||
611 | + | ||
612 | + if (a->w) { | ||
613 | + /* writeback */ | ||
614 | + if (!a->p) { | ||
615 | + tcg_gen_addi_i32(addr, addr, offset); | ||
616 | + } | ||
617 | + store_reg(s, a->rn, addr); | ||
618 | + } else { | ||
619 | + tcg_temp_free_i32(addr); | ||
620 | + } | ||
621 | + return value; | ||
622 | +} | ||
623 | + | ||
624 | +static bool trans_VLDR_sysreg(DisasContext *s, arg_vldr_sysreg *a) | ||
625 | +{ | ||
626 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | ||
627 | + return false; | ||
628 | + } | ||
629 | + if (a->rn == 15) { | ||
630 | + return false; | ||
631 | + } | ||
632 | + return gen_M_fp_sysreg_write(s, a->reg, memory_to_fp_sysreg, a); | ||
633 | +} | ||
634 | + | ||
635 | +static bool trans_VSTR_sysreg(DisasContext *s, arg_vldr_sysreg *a) | ||
636 | +{ | ||
637 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | ||
638 | + return false; | ||
639 | + } | ||
640 | + if (a->rn == 15) { | ||
641 | + return false; | ||
642 | + } | ||
643 | + return gen_M_fp_sysreg_read(s, a->reg, fp_sysreg_to_memory, a); | ||
644 | +} | ||
645 | + | ||
646 | static bool trans_NOCP(DisasContext *s, arg_nocp *a) | ||
647 | { | ||
648 | /* | ||
649 | diff --git a/target/arm/translate-vfp.c b/target/arm/translate-vfp.c | ||
650 | index XXXXXXX..XXXXXXX 100644 | ||
651 | --- a/target/arm/translate-vfp.c | ||
652 | +++ b/target/arm/translate-vfp.c | ||
653 | @@ -XXX,XX +XXX,XX @@ static inline long vfp_f16_offset(unsigned reg, bool top) | ||
654 | * Generate code for M-profile lazy FP state preservation if needed; | ||
655 | * this corresponds to the pseudocode PreserveFPState() function. | ||
656 | */ | ||
657 | -static void gen_preserve_fp_state(DisasContext *s) | ||
658 | +void gen_preserve_fp_state(DisasContext *s) | ||
659 | { | ||
660 | if (s->v7m_lspact) { | ||
661 | /* | ||
662 | @@ -XXX,XX +XXX,XX @@ static bool trans_VDUP(DisasContext *s, arg_VDUP *a) | ||
663 | return true; | ||
664 | } | ||
665 | |||
666 | -/* | ||
667 | - * M-profile provides two different sets of instructions that can | ||
668 | - * access floating point system registers: VMSR/VMRS (which move | ||
669 | - * to/from a general purpose register) and VLDR/VSTR sysreg (which | ||
670 | - * move directly to/from memory). In some cases there are also side | ||
671 | - * effects which must happen after any write to memory (which could | ||
672 | - * cause an exception). So we implement the common logic for the | ||
673 | - * sysreg access in gen_M_fp_sysreg_write() and gen_M_fp_sysreg_read(), | ||
674 | - * which take pointers to callback functions which will perform the | ||
675 | - * actual "read/write general purpose register" and "read/write | ||
676 | - * memory" operations. | ||
677 | - */ | ||
678 | - | ||
679 | -/* | ||
680 | - * Emit code to store the sysreg to its final destination; frees the | ||
681 | - * TCG temp 'value' it is passed. | ||
682 | - */ | ||
683 | -typedef void fp_sysreg_storefn(DisasContext *s, void *opaque, TCGv_i32 value); | ||
684 | -/* | ||
685 | - * Emit code to load the value to be copied to the sysreg; returns | ||
686 | - * a new TCG temporary | ||
687 | - */ | ||
688 | -typedef TCGv_i32 fp_sysreg_loadfn(DisasContext *s, void *opaque); | ||
689 | - | ||
690 | -/* Common decode/access checks for fp sysreg read/write */ | ||
691 | -typedef enum FPSysRegCheckResult { | ||
692 | - FPSysRegCheckFailed, /* caller should return false */ | ||
693 | - FPSysRegCheckDone, /* caller should return true */ | ||
694 | - FPSysRegCheckContinue, /* caller should continue generating code */ | ||
695 | -} FPSysRegCheckResult; | ||
696 | - | ||
697 | -static FPSysRegCheckResult fp_sysreg_checks(DisasContext *s, int regno) | ||
698 | -{ | ||
699 | - if (!dc_isar_feature(aa32_fpsp_v2, s) && !dc_isar_feature(aa32_mve, s)) { | ||
700 | - return FPSysRegCheckFailed; | ||
701 | - } | ||
702 | - | ||
703 | - switch (regno) { | ||
704 | - case ARM_VFP_FPSCR: | ||
705 | - case QEMU_VFP_FPSCR_NZCV: | ||
706 | - break; | ||
707 | - case ARM_VFP_FPSCR_NZCVQC: | ||
708 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | ||
709 | - return FPSysRegCheckFailed; | ||
710 | - } | ||
711 | - break; | ||
712 | - case ARM_VFP_FPCXT_S: | ||
713 | - case ARM_VFP_FPCXT_NS: | ||
714 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | ||
715 | - return FPSysRegCheckFailed; | ||
716 | - } | ||
717 | - if (!s->v8m_secure) { | ||
718 | - return FPSysRegCheckFailed; | ||
719 | - } | ||
720 | - break; | ||
721 | - case ARM_VFP_VPR: | ||
722 | - case ARM_VFP_P0: | ||
723 | - if (!dc_isar_feature(aa32_mve, s)) { | ||
724 | - return FPSysRegCheckFailed; | ||
725 | - } | ||
726 | - break; | ||
727 | - default: | ||
728 | - return FPSysRegCheckFailed; | ||
729 | - } | ||
730 | - | ||
731 | - /* | ||
732 | - * FPCXT_NS is a special case: it has specific handling for | ||
733 | - * "current FP state is inactive", and must do the PreserveFPState() | ||
734 | - * but not the usual full set of actions done by ExecuteFPCheck(). | ||
735 | - * So we don't call vfp_access_check() and the callers must handle this. | ||
736 | - */ | ||
737 | - if (regno != ARM_VFP_FPCXT_NS && !vfp_access_check(s)) { | ||
738 | - return FPSysRegCheckDone; | ||
739 | - } | ||
740 | - return FPSysRegCheckContinue; | ||
741 | -} | ||
742 | - | ||
743 | -static void gen_branch_fpInactive(DisasContext *s, TCGCond cond, | ||
744 | - TCGLabel *label) | ||
745 | -{ | ||
746 | - /* | ||
747 | - * FPCXT_NS is a special case: it has specific handling for | ||
748 | - * "current FP state is inactive", and must do the PreserveFPState() | ||
749 | - * but not the usual full set of actions done by ExecuteFPCheck(). | ||
750 | - * We don't have a TB flag that matches the fpInactive check, so we | ||
751 | - * do it at runtime as we don't expect FPCXT_NS accesses to be frequent. | ||
752 | - * | ||
753 | - * Emit code that checks fpInactive and does a conditional | ||
754 | - * branch to label based on it: | ||
755 | - * if cond is TCG_COND_NE then branch if fpInactive != 0 (ie if inactive) | ||
756 | - * if cond is TCG_COND_EQ then branch if fpInactive == 0 (ie if active) | ||
757 | - */ | ||
758 | - assert(cond == TCG_COND_EQ || cond == TCG_COND_NE); | ||
759 | - | ||
760 | - /* fpInactive = FPCCR_NS.ASPEN == 1 && CONTROL.FPCA == 0 */ | ||
761 | - TCGv_i32 aspen, fpca; | ||
762 | - aspen = load_cpu_field(v7m.fpccr[M_REG_NS]); | ||
763 | - fpca = load_cpu_field(v7m.control[M_REG_S]); | ||
764 | - tcg_gen_andi_i32(aspen, aspen, R_V7M_FPCCR_ASPEN_MASK); | ||
765 | - tcg_gen_xori_i32(aspen, aspen, R_V7M_FPCCR_ASPEN_MASK); | ||
766 | - tcg_gen_andi_i32(fpca, fpca, R_V7M_CONTROL_FPCA_MASK); | ||
767 | - tcg_gen_or_i32(fpca, fpca, aspen); | ||
768 | - tcg_gen_brcondi_i32(tcg_invert_cond(cond), fpca, 0, label); | ||
769 | - tcg_temp_free_i32(aspen); | ||
770 | - tcg_temp_free_i32(fpca); | ||
771 | -} | ||
772 | - | ||
773 | -static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
774 | - fp_sysreg_loadfn *loadfn, | ||
775 | - void *opaque) | ||
776 | -{ | ||
777 | - /* Do a write to an M-profile floating point system register */ | ||
778 | - TCGv_i32 tmp; | ||
779 | - TCGLabel *lab_end = NULL; | ||
780 | - | ||
781 | - switch (fp_sysreg_checks(s, regno)) { | ||
782 | - case FPSysRegCheckFailed: | ||
783 | - return false; | ||
784 | - case FPSysRegCheckDone: | ||
785 | - return true; | ||
786 | - case FPSysRegCheckContinue: | ||
787 | - break; | ||
788 | - } | ||
789 | - | ||
790 | - switch (regno) { | ||
791 | - case ARM_VFP_FPSCR: | ||
792 | - tmp = loadfn(s, opaque); | ||
793 | - gen_helper_vfp_set_fpscr(cpu_env, tmp); | ||
794 | - tcg_temp_free_i32(tmp); | ||
795 | - gen_lookup_tb(s); | ||
796 | - break; | ||
797 | - case ARM_VFP_FPSCR_NZCVQC: | ||
798 | - { | ||
799 | - TCGv_i32 fpscr; | ||
800 | - tmp = loadfn(s, opaque); | ||
801 | - if (dc_isar_feature(aa32_mve, s)) { | ||
802 | - /* QC is only present for MVE; otherwise RES0 */ | ||
803 | - TCGv_i32 qc = tcg_temp_new_i32(); | ||
804 | - tcg_gen_andi_i32(qc, tmp, FPCR_QC); | ||
805 | - /* | ||
806 | - * The 4 vfp.qc[] fields need only be "zero" vs "non-zero"; | ||
807 | - * here writing the same value into all elements is simplest. | ||
808 | - */ | ||
809 | - tcg_gen_gvec_dup_i32(MO_32, offsetof(CPUARMState, vfp.qc), | ||
810 | - 16, 16, qc); | ||
811 | - } | ||
812 | - tcg_gen_andi_i32(tmp, tmp, FPCR_NZCV_MASK); | ||
813 | - fpscr = load_cpu_field(vfp.xregs[ARM_VFP_FPSCR]); | ||
814 | - tcg_gen_andi_i32(fpscr, fpscr, ~FPCR_NZCV_MASK); | ||
815 | - tcg_gen_or_i32(fpscr, fpscr, tmp); | ||
816 | - store_cpu_field(fpscr, vfp.xregs[ARM_VFP_FPSCR]); | ||
817 | - tcg_temp_free_i32(tmp); | ||
818 | - break; | ||
819 | - } | ||
820 | - case ARM_VFP_FPCXT_NS: | ||
821 | - lab_end = gen_new_label(); | ||
822 | - /* fpInactive case: write is a NOP, so branch to end */ | ||
823 | - gen_branch_fpInactive(s, TCG_COND_NE, lab_end); | ||
824 | - /* | ||
825 | - * !fpInactive: if FPU disabled, take NOCP exception; | ||
826 | - * otherwise PreserveFPState(), and then FPCXT_NS writes | ||
827 | - * behave the same as FPCXT_S writes. | ||
828 | - */ | ||
829 | - if (s->fp_excp_el) { | ||
830 | - gen_exception_insn(s, s->pc_curr, EXCP_NOCP, | ||
831 | - syn_uncategorized(), s->fp_excp_el); | ||
832 | - /* | ||
833 | - * This was only a conditional exception, so override | ||
834 | - * gen_exception_insn()'s default to DISAS_NORETURN | ||
835 | - */ | ||
836 | - s->base.is_jmp = DISAS_NEXT; | ||
837 | - break; | ||
838 | - } | ||
839 | - gen_preserve_fp_state(s); | ||
840 | - /* fall through */ | ||
841 | - case ARM_VFP_FPCXT_S: | ||
842 | - { | ||
843 | - TCGv_i32 sfpa, control; | ||
844 | - /* | ||
845 | - * Set FPSCR and CONTROL.SFPA from value; the new FPSCR takes | ||
846 | - * bits [27:0] from value and zeroes bits [31:28]. | ||
847 | - */ | ||
848 | - tmp = loadfn(s, opaque); | ||
849 | - sfpa = tcg_temp_new_i32(); | ||
850 | - tcg_gen_shri_i32(sfpa, tmp, 31); | ||
851 | - control = load_cpu_field(v7m.control[M_REG_S]); | ||
852 | - tcg_gen_deposit_i32(control, control, sfpa, | ||
853 | - R_V7M_CONTROL_SFPA_SHIFT, 1); | ||
854 | - store_cpu_field(control, v7m.control[M_REG_S]); | ||
855 | - tcg_gen_andi_i32(tmp, tmp, ~FPCR_NZCV_MASK); | ||
856 | - gen_helper_vfp_set_fpscr(cpu_env, tmp); | ||
857 | - tcg_temp_free_i32(tmp); | ||
858 | - tcg_temp_free_i32(sfpa); | ||
859 | - break; | ||
860 | - } | ||
861 | - case ARM_VFP_VPR: | ||
862 | - /* Behaves as NOP if not privileged */ | ||
863 | - if (IS_USER(s)) { | ||
864 | - break; | ||
865 | - } | ||
866 | - tmp = loadfn(s, opaque); | ||
867 | - store_cpu_field(tmp, v7m.vpr); | ||
868 | - break; | ||
869 | - case ARM_VFP_P0: | ||
870 | - { | ||
871 | - TCGv_i32 vpr; | ||
872 | - tmp = loadfn(s, opaque); | ||
873 | - vpr = load_cpu_field(v7m.vpr); | ||
874 | - tcg_gen_deposit_i32(vpr, vpr, tmp, | ||
875 | - R_V7M_VPR_P0_SHIFT, R_V7M_VPR_P0_LENGTH); | ||
876 | - store_cpu_field(vpr, v7m.vpr); | ||
877 | - tcg_temp_free_i32(tmp); | ||
878 | - break; | ||
879 | - } | ||
880 | - default: | ||
881 | - g_assert_not_reached(); | ||
882 | - } | ||
883 | - if (lab_end) { | ||
884 | - gen_set_label(lab_end); | ||
885 | - } | ||
886 | - return true; | ||
887 | -} | ||
888 | - | ||
889 | -static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | ||
890 | - fp_sysreg_storefn *storefn, | ||
891 | - void *opaque) | ||
892 | -{ | ||
893 | - /* Do a read from an M-profile floating point system register */ | ||
894 | - TCGv_i32 tmp; | ||
895 | - TCGLabel *lab_end = NULL; | ||
896 | - bool lookup_tb = false; | ||
897 | - | ||
898 | - switch (fp_sysreg_checks(s, regno)) { | ||
899 | - case FPSysRegCheckFailed: | ||
900 | - return false; | ||
901 | - case FPSysRegCheckDone: | ||
902 | - return true; | ||
903 | - case FPSysRegCheckContinue: | ||
904 | - break; | ||
905 | - } | ||
906 | - | ||
907 | - if (regno == ARM_VFP_FPSCR_NZCVQC && !dc_isar_feature(aa32_mve, s)) { | ||
908 | - /* QC is RES0 without MVE, so NZCVQC simplifies to NZCV */ | ||
909 | - regno = QEMU_VFP_FPSCR_NZCV; | ||
910 | - } | ||
911 | - | ||
912 | - switch (regno) { | ||
913 | - case ARM_VFP_FPSCR: | ||
914 | - tmp = tcg_temp_new_i32(); | ||
915 | - gen_helper_vfp_get_fpscr(tmp, cpu_env); | ||
916 | - storefn(s, opaque, tmp); | ||
917 | - break; | ||
918 | - case ARM_VFP_FPSCR_NZCVQC: | ||
919 | - tmp = tcg_temp_new_i32(); | ||
920 | - gen_helper_vfp_get_fpscr(tmp, cpu_env); | ||
921 | - tcg_gen_andi_i32(tmp, tmp, FPCR_NZCVQC_MASK); | ||
922 | - storefn(s, opaque, tmp); | ||
923 | - break; | ||
924 | - case QEMU_VFP_FPSCR_NZCV: | ||
925 | - /* | ||
926 | - * Read just NZCV; this is a special case to avoid the | ||
927 | - * helper call for the "VMRS to CPSR.NZCV" insn. | ||
928 | - */ | ||
929 | - tmp = load_cpu_field(vfp.xregs[ARM_VFP_FPSCR]); | ||
930 | - tcg_gen_andi_i32(tmp, tmp, FPCR_NZCV_MASK); | ||
931 | - storefn(s, opaque, tmp); | ||
932 | - break; | ||
933 | - case ARM_VFP_FPCXT_S: | ||
934 | - { | ||
935 | - TCGv_i32 control, sfpa, fpscr; | ||
936 | - /* Bits [27:0] from FPSCR, bit [31] from CONTROL.SFPA */ | ||
937 | - tmp = tcg_temp_new_i32(); | ||
938 | - sfpa = tcg_temp_new_i32(); | ||
939 | - gen_helper_vfp_get_fpscr(tmp, cpu_env); | ||
940 | - tcg_gen_andi_i32(tmp, tmp, ~FPCR_NZCV_MASK); | ||
941 | - control = load_cpu_field(v7m.control[M_REG_S]); | ||
942 | - tcg_gen_andi_i32(sfpa, control, R_V7M_CONTROL_SFPA_MASK); | ||
943 | - tcg_gen_shli_i32(sfpa, sfpa, 31 - R_V7M_CONTROL_SFPA_SHIFT); | ||
944 | - tcg_gen_or_i32(tmp, tmp, sfpa); | ||
945 | - tcg_temp_free_i32(sfpa); | ||
946 | - /* | ||
947 | - * Store result before updating FPSCR etc, in case | ||
948 | - * it is a memory write which causes an exception. | ||
949 | - */ | ||
950 | - storefn(s, opaque, tmp); | ||
951 | - /* | ||
952 | - * Now we must reset FPSCR from FPDSCR_NS, and clear | ||
953 | - * CONTROL.SFPA; so we'll end the TB here. | ||
954 | - */ | ||
955 | - tcg_gen_andi_i32(control, control, ~R_V7M_CONTROL_SFPA_MASK); | ||
956 | - store_cpu_field(control, v7m.control[M_REG_S]); | ||
957 | - fpscr = load_cpu_field(v7m.fpdscr[M_REG_NS]); | ||
958 | - gen_helper_vfp_set_fpscr(cpu_env, fpscr); | ||
959 | - tcg_temp_free_i32(fpscr); | ||
960 | - lookup_tb = true; | ||
961 | - break; | ||
962 | - } | ||
963 | - case ARM_VFP_FPCXT_NS: | ||
964 | - { | ||
965 | - TCGv_i32 control, sfpa, fpscr, fpdscr, zero; | ||
966 | - TCGLabel *lab_active = gen_new_label(); | ||
967 | - | ||
968 | - lookup_tb = true; | ||
969 | - | ||
970 | - gen_branch_fpInactive(s, TCG_COND_EQ, lab_active); | ||
971 | - /* fpInactive case: reads as FPDSCR_NS */ | ||
972 | - TCGv_i32 tmp = load_cpu_field(v7m.fpdscr[M_REG_NS]); | ||
973 | - storefn(s, opaque, tmp); | ||
974 | - lab_end = gen_new_label(); | ||
975 | - tcg_gen_br(lab_end); | ||
976 | - | ||
977 | - gen_set_label(lab_active); | ||
978 | - /* | ||
979 | - * !fpInactive: if FPU disabled, take NOCP exception; | ||
980 | - * otherwise PreserveFPState(), and then FPCXT_NS | ||
981 | - * reads the same as FPCXT_S. | ||
982 | - */ | ||
983 | - if (s->fp_excp_el) { | ||
984 | - gen_exception_insn(s, s->pc_curr, EXCP_NOCP, | ||
985 | - syn_uncategorized(), s->fp_excp_el); | ||
986 | - /* | ||
987 | - * This was only a conditional exception, so override | ||
988 | - * gen_exception_insn()'s default to DISAS_NORETURN | ||
989 | - */ | ||
990 | - s->base.is_jmp = DISAS_NEXT; | ||
991 | - break; | ||
992 | - } | ||
993 | - gen_preserve_fp_state(s); | ||
994 | - tmp = tcg_temp_new_i32(); | ||
995 | - sfpa = tcg_temp_new_i32(); | ||
996 | - fpscr = tcg_temp_new_i32(); | ||
997 | - gen_helper_vfp_get_fpscr(fpscr, cpu_env); | ||
998 | - tcg_gen_andi_i32(tmp, fpscr, ~FPCR_NZCV_MASK); | ||
999 | - control = load_cpu_field(v7m.control[M_REG_S]); | ||
1000 | - tcg_gen_andi_i32(sfpa, control, R_V7M_CONTROL_SFPA_MASK); | ||
1001 | - tcg_gen_shli_i32(sfpa, sfpa, 31 - R_V7M_CONTROL_SFPA_SHIFT); | ||
1002 | - tcg_gen_or_i32(tmp, tmp, sfpa); | ||
1003 | - tcg_temp_free_i32(control); | ||
1004 | - /* Store result before updating FPSCR, in case it faults */ | ||
1005 | - storefn(s, opaque, tmp); | ||
1006 | - /* If SFPA is zero then set FPSCR from FPDSCR_NS */ | ||
1007 | - fpdscr = load_cpu_field(v7m.fpdscr[M_REG_NS]); | ||
1008 | - zero = tcg_const_i32(0); | ||
1009 | - tcg_gen_movcond_i32(TCG_COND_EQ, fpscr, sfpa, zero, fpdscr, fpscr); | ||
1010 | - gen_helper_vfp_set_fpscr(cpu_env, fpscr); | ||
1011 | - tcg_temp_free_i32(zero); | ||
1012 | - tcg_temp_free_i32(sfpa); | ||
1013 | - tcg_temp_free_i32(fpdscr); | ||
1014 | - tcg_temp_free_i32(fpscr); | ||
1015 | - break; | ||
1016 | - } | ||
1017 | - case ARM_VFP_VPR: | ||
1018 | - /* Behaves as NOP if not privileged */ | ||
1019 | - if (IS_USER(s)) { | ||
1020 | - break; | ||
1021 | - } | ||
1022 | - tmp = load_cpu_field(v7m.vpr); | ||
1023 | - storefn(s, opaque, tmp); | ||
1024 | - break; | ||
1025 | - case ARM_VFP_P0: | ||
1026 | - tmp = load_cpu_field(v7m.vpr); | ||
1027 | - tcg_gen_extract_i32(tmp, tmp, R_V7M_VPR_P0_SHIFT, R_V7M_VPR_P0_LENGTH); | ||
1028 | - storefn(s, opaque, tmp); | ||
1029 | - break; | ||
1030 | - default: | ||
1031 | - g_assert_not_reached(); | ||
1032 | - } | ||
1033 | - | ||
1034 | - if (lab_end) { | ||
1035 | - gen_set_label(lab_end); | ||
1036 | - } | ||
1037 | - if (lookup_tb) { | ||
1038 | - gen_lookup_tb(s); | ||
1039 | - } | ||
1040 | - return true; | ||
1041 | -} | ||
1042 | - | ||
1043 | -static void fp_sysreg_to_gpr(DisasContext *s, void *opaque, TCGv_i32 value) | ||
1044 | -{ | ||
1045 | - arg_VMSR_VMRS *a = opaque; | ||
1046 | - | ||
1047 | - if (a->rt == 15) { | ||
1048 | - /* Set the 4 flag bits in the CPSR */ | ||
1049 | - gen_set_nzcv(value); | ||
1050 | - tcg_temp_free_i32(value); | ||
1051 | - } else { | ||
1052 | - store_reg(s, a->rt, value); | ||
1053 | - } | ||
1054 | -} | ||
1055 | - | ||
1056 | -static TCGv_i32 gpr_to_fp_sysreg(DisasContext *s, void *opaque) | ||
1057 | -{ | ||
1058 | - arg_VMSR_VMRS *a = opaque; | ||
1059 | - | ||
1060 | - return load_reg(s, a->rt); | ||
1061 | -} | ||
1062 | - | ||
1063 | -static bool gen_M_VMSR_VMRS(DisasContext *s, arg_VMSR_VMRS *a) | ||
1064 | -{ | ||
1065 | - /* | ||
1066 | - * Accesses to R15 are UNPREDICTABLE; we choose to undef. | ||
1067 | - * FPSCR -> r15 is a special case which writes to the PSR flags; | ||
1068 | - * set a->reg to a special value to tell gen_M_fp_sysreg_read() | ||
1069 | - * we only care about the top 4 bits of FPSCR there. | ||
1070 | - */ | ||
1071 | - if (a->rt == 15) { | ||
1072 | - if (a->l && a->reg == ARM_VFP_FPSCR) { | ||
1073 | - a->reg = QEMU_VFP_FPSCR_NZCV; | ||
1074 | - } else { | ||
1075 | - return false; | ||
1076 | - } | ||
1077 | - } | ||
1078 | - | ||
1079 | - if (a->l) { | ||
1080 | - /* VMRS, move FP system register to gp register */ | ||
1081 | - return gen_M_fp_sysreg_read(s, a->reg, fp_sysreg_to_gpr, a); | ||
1082 | - } else { | ||
1083 | - /* VMSR, move gp register to FP system register */ | ||
1084 | - return gen_M_fp_sysreg_write(s, a->reg, gpr_to_fp_sysreg, a); | ||
1085 | - } | ||
1086 | -} | ||
1087 | - | ||
1088 | static bool trans_VMSR_VMRS(DisasContext *s, arg_VMSR_VMRS *a) | ||
1089 | { | ||
1090 | TCGv_i32 tmp; | ||
1091 | bool ignore_vfp_enabled = false; | ||
1092 | |||
1093 | if (arm_dc_feature(s, ARM_FEATURE_M)) { | ||
1094 | - return gen_M_VMSR_VMRS(s, a); | ||
1095 | + /* M profile version was already handled in m-nocp.decode */ | ||
1096 | + return false; | ||
204 | } | 1097 | } |
205 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_ccomp(DisasContext *s, uint32_t insn) | 1098 | |
206 | gen_set_label(label_match); | 1099 | if (!dc_isar_feature(aa32_fpsp_v2, s)) { |
207 | } | 1100 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMSR_VMRS(DisasContext *s, arg_VMSR_VMRS *a) |
208 | 1101 | return true; | |
209 | - handle_fp_compare(s, type, rn, rm, false, op); | 1102 | } |
210 | + handle_fp_compare(s, size, rn, rm, false, op); | 1103 | |
211 | 1104 | -static void fp_sysreg_to_memory(DisasContext *s, void *opaque, TCGv_i32 value) | |
212 | if (cond < 0x0e) { | 1105 | -{ |
213 | gen_set_label(label_continue); | 1106 | - arg_vldr_sysreg *a = opaque; |
1107 | - uint32_t offset = a->imm; | ||
1108 | - TCGv_i32 addr; | ||
1109 | - | ||
1110 | - if (!a->a) { | ||
1111 | - offset = -offset; | ||
1112 | - } | ||
1113 | - | ||
1114 | - addr = load_reg(s, a->rn); | ||
1115 | - if (a->p) { | ||
1116 | - tcg_gen_addi_i32(addr, addr, offset); | ||
1117 | - } | ||
1118 | - | ||
1119 | - if (s->v8m_stackcheck && a->rn == 13 && a->w) { | ||
1120 | - gen_helper_v8m_stackcheck(cpu_env, addr); | ||
1121 | - } | ||
1122 | - | ||
1123 | - gen_aa32_st_i32(s, value, addr, get_mem_index(s), | ||
1124 | - MO_UL | MO_ALIGN | s->be_data); | ||
1125 | - tcg_temp_free_i32(value); | ||
1126 | - | ||
1127 | - if (a->w) { | ||
1128 | - /* writeback */ | ||
1129 | - if (!a->p) { | ||
1130 | - tcg_gen_addi_i32(addr, addr, offset); | ||
1131 | - } | ||
1132 | - store_reg(s, a->rn, addr); | ||
1133 | - } else { | ||
1134 | - tcg_temp_free_i32(addr); | ||
1135 | - } | ||
1136 | -} | ||
1137 | - | ||
1138 | -static TCGv_i32 memory_to_fp_sysreg(DisasContext *s, void *opaque) | ||
1139 | -{ | ||
1140 | - arg_vldr_sysreg *a = opaque; | ||
1141 | - uint32_t offset = a->imm; | ||
1142 | - TCGv_i32 addr; | ||
1143 | - TCGv_i32 value = tcg_temp_new_i32(); | ||
1144 | - | ||
1145 | - if (!a->a) { | ||
1146 | - offset = -offset; | ||
1147 | - } | ||
1148 | - | ||
1149 | - addr = load_reg(s, a->rn); | ||
1150 | - if (a->p) { | ||
1151 | - tcg_gen_addi_i32(addr, addr, offset); | ||
1152 | - } | ||
1153 | - | ||
1154 | - if (s->v8m_stackcheck && a->rn == 13 && a->w) { | ||
1155 | - gen_helper_v8m_stackcheck(cpu_env, addr); | ||
1156 | - } | ||
1157 | - | ||
1158 | - gen_aa32_ld_i32(s, value, addr, get_mem_index(s), | ||
1159 | - MO_UL | MO_ALIGN | s->be_data); | ||
1160 | - | ||
1161 | - if (a->w) { | ||
1162 | - /* writeback */ | ||
1163 | - if (!a->p) { | ||
1164 | - tcg_gen_addi_i32(addr, addr, offset); | ||
1165 | - } | ||
1166 | - store_reg(s, a->rn, addr); | ||
1167 | - } else { | ||
1168 | - tcg_temp_free_i32(addr); | ||
1169 | - } | ||
1170 | - return value; | ||
1171 | -} | ||
1172 | - | ||
1173 | -static bool trans_VLDR_sysreg(DisasContext *s, arg_vldr_sysreg *a) | ||
1174 | -{ | ||
1175 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | ||
1176 | - return false; | ||
1177 | - } | ||
1178 | - if (a->rn == 15) { | ||
1179 | - return false; | ||
1180 | - } | ||
1181 | - return gen_M_fp_sysreg_write(s, a->reg, memory_to_fp_sysreg, a); | ||
1182 | -} | ||
1183 | - | ||
1184 | -static bool trans_VSTR_sysreg(DisasContext *s, arg_vldr_sysreg *a) | ||
1185 | -{ | ||
1186 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | ||
1187 | - return false; | ||
1188 | - } | ||
1189 | - if (a->rn == 15) { | ||
1190 | - return false; | ||
1191 | - } | ||
1192 | - return gen_M_fp_sysreg_read(s, a->reg, fp_sysreg_to_memory, a); | ||
1193 | -} | ||
1194 | |||
1195 | static bool trans_VMOV_half(DisasContext *s, arg_VMOV_single *a) | ||
1196 | { | ||
214 | -- | 1197 | -- |
215 | 2.17.0 | 1198 | 2.20.1 |
216 | 1199 | ||
217 | 1200 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | A few subcases of VLDR/VSTR sysreg succeed but do not perform a | |
2 | memory access: | ||
3 | * VSTR of VPR when unprivileged | ||
4 | * VLDR to VPR when unprivileged | ||
5 | * VLDR to FPCXT_NS when fpInactive | ||
6 | |||
7 | In these cases, even though we don't do the memory access we should | ||
8 | still update the base register and perform the stack limit check if | ||
9 | the insn's addressing mode specifies writeback. Our implementation | ||
10 | failed to do this, because we handle these side-effects inside the | ||
11 | memory_to_fp_sysreg() and fp_sysreg_to_memory() callback functions, | ||
12 | which are only called if there's something to load or store. | ||
13 | |||
14 | Fix this by adding an extra argument to the callbacks which is set to | ||
15 | true to actually perform the access and false to only do side effects | ||
16 | like writeback, and calling the callback with do_access = false | ||
17 | for the three cases listed above. | ||
18 | |||
19 | This produces slightly suboptimal code for the case of a write | ||
20 | to FPCXT_NS when the FPU is inactive and the insn didn't have | ||
21 | side effects (ie no writeback, or via VMSR), in which case we'll | ||
22 | generate a conditional branch over an unconditional branch. | ||
23 | But this doesn't seem to be important enough to merit requiring | ||
24 | the callback to report back whether it generated any code or not. | ||
25 | |||
26 | Cc: qemu-stable@nongnu.org | ||
27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
28 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
29 | Message-id: 20210618141019.10671-5-peter.maydell@linaro.org | ||
30 | --- | ||
31 | target/arm/translate-m-nocp.c | 102 ++++++++++++++++++++++++---------- | ||
32 | 1 file changed, 72 insertions(+), 30 deletions(-) | ||
33 | |||
34 | diff --git a/target/arm/translate-m-nocp.c b/target/arm/translate-m-nocp.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/arm/translate-m-nocp.c | ||
37 | +++ b/target/arm/translate-m-nocp.c | ||
38 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSCCLRM(DisasContext *s, arg_VSCCLRM *a) | ||
39 | |||
40 | /* | ||
41 | * Emit code to store the sysreg to its final destination; frees the | ||
42 | - * TCG temp 'value' it is passed. | ||
43 | + * TCG temp 'value' it is passed. do_access is true to do the store, | ||
44 | + * and false to skip it and only perform side-effects like base | ||
45 | + * register writeback. | ||
46 | */ | ||
47 | -typedef void fp_sysreg_storefn(DisasContext *s, void *opaque, TCGv_i32 value); | ||
48 | +typedef void fp_sysreg_storefn(DisasContext *s, void *opaque, TCGv_i32 value, | ||
49 | + bool do_access); | ||
50 | /* | ||
51 | * Emit code to load the value to be copied to the sysreg; returns | ||
52 | - * a new TCG temporary | ||
53 | + * a new TCG temporary. do_access is true to do the store, | ||
54 | + * and false to skip it and only perform side-effects like base | ||
55 | + * register writeback. | ||
56 | */ | ||
57 | -typedef TCGv_i32 fp_sysreg_loadfn(DisasContext *s, void *opaque); | ||
58 | +typedef TCGv_i32 fp_sysreg_loadfn(DisasContext *s, void *opaque, | ||
59 | + bool do_access); | ||
60 | |||
61 | /* Common decode/access checks for fp sysreg read/write */ | ||
62 | typedef enum FPSysRegCheckResult { | ||
63 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
64 | |||
65 | switch (regno) { | ||
66 | case ARM_VFP_FPSCR: | ||
67 | - tmp = loadfn(s, opaque); | ||
68 | + tmp = loadfn(s, opaque, true); | ||
69 | gen_helper_vfp_set_fpscr(cpu_env, tmp); | ||
70 | tcg_temp_free_i32(tmp); | ||
71 | gen_lookup_tb(s); | ||
72 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
73 | case ARM_VFP_FPSCR_NZCVQC: | ||
74 | { | ||
75 | TCGv_i32 fpscr; | ||
76 | - tmp = loadfn(s, opaque); | ||
77 | + tmp = loadfn(s, opaque, true); | ||
78 | if (dc_isar_feature(aa32_mve, s)) { | ||
79 | /* QC is only present for MVE; otherwise RES0 */ | ||
80 | TCGv_i32 qc = tcg_temp_new_i32(); | ||
81 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
82 | break; | ||
83 | } | ||
84 | case ARM_VFP_FPCXT_NS: | ||
85 | + { | ||
86 | + TCGLabel *lab_active = gen_new_label(); | ||
87 | + | ||
88 | lab_end = gen_new_label(); | ||
89 | - /* fpInactive case: write is a NOP, so branch to end */ | ||
90 | - gen_branch_fpInactive(s, TCG_COND_NE, lab_end); | ||
91 | + gen_branch_fpInactive(s, TCG_COND_EQ, lab_active); | ||
92 | + /* | ||
93 | + * fpInactive case: write is a NOP, so only do side effects | ||
94 | + * like register writeback before we branch to end | ||
95 | + */ | ||
96 | + loadfn(s, opaque, false); | ||
97 | + tcg_gen_br(lab_end); | ||
98 | + | ||
99 | + gen_set_label(lab_active); | ||
100 | /* | ||
101 | * !fpInactive: if FPU disabled, take NOCP exception; | ||
102 | * otherwise PreserveFPState(), and then FPCXT_NS writes | ||
103 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
104 | break; | ||
105 | } | ||
106 | gen_preserve_fp_state(s); | ||
107 | - /* fall through */ | ||
108 | + } | ||
109 | + /* fall through */ | ||
110 | case ARM_VFP_FPCXT_S: | ||
111 | { | ||
112 | TCGv_i32 sfpa, control; | ||
113 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
114 | * Set FPSCR and CONTROL.SFPA from value; the new FPSCR takes | ||
115 | * bits [27:0] from value and zeroes bits [31:28]. | ||
116 | */ | ||
117 | - tmp = loadfn(s, opaque); | ||
118 | + tmp = loadfn(s, opaque, true); | ||
119 | sfpa = tcg_temp_new_i32(); | ||
120 | tcg_gen_shri_i32(sfpa, tmp, 31); | ||
121 | control = load_cpu_field(v7m.control[M_REG_S]); | ||
122 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
123 | case ARM_VFP_VPR: | ||
124 | /* Behaves as NOP if not privileged */ | ||
125 | if (IS_USER(s)) { | ||
126 | + loadfn(s, opaque, false); | ||
127 | break; | ||
128 | } | ||
129 | - tmp = loadfn(s, opaque); | ||
130 | + tmp = loadfn(s, opaque, true); | ||
131 | store_cpu_field(tmp, v7m.vpr); | ||
132 | break; | ||
133 | case ARM_VFP_P0: | ||
134 | { | ||
135 | TCGv_i32 vpr; | ||
136 | - tmp = loadfn(s, opaque); | ||
137 | + tmp = loadfn(s, opaque, true); | ||
138 | vpr = load_cpu_field(v7m.vpr); | ||
139 | tcg_gen_deposit_i32(vpr, vpr, tmp, | ||
140 | R_V7M_VPR_P0_SHIFT, R_V7M_VPR_P0_LENGTH); | ||
141 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | ||
142 | case ARM_VFP_FPSCR: | ||
143 | tmp = tcg_temp_new_i32(); | ||
144 | gen_helper_vfp_get_fpscr(tmp, cpu_env); | ||
145 | - storefn(s, opaque, tmp); | ||
146 | + storefn(s, opaque, tmp, true); | ||
147 | break; | ||
148 | case ARM_VFP_FPSCR_NZCVQC: | ||
149 | tmp = tcg_temp_new_i32(); | ||
150 | gen_helper_vfp_get_fpscr(tmp, cpu_env); | ||
151 | tcg_gen_andi_i32(tmp, tmp, FPCR_NZCVQC_MASK); | ||
152 | - storefn(s, opaque, tmp); | ||
153 | + storefn(s, opaque, tmp, true); | ||
154 | break; | ||
155 | case QEMU_VFP_FPSCR_NZCV: | ||
156 | /* | ||
157 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | ||
158 | */ | ||
159 | tmp = load_cpu_field(vfp.xregs[ARM_VFP_FPSCR]); | ||
160 | tcg_gen_andi_i32(tmp, tmp, FPCR_NZCV_MASK); | ||
161 | - storefn(s, opaque, tmp); | ||
162 | + storefn(s, opaque, tmp, true); | ||
163 | break; | ||
164 | case ARM_VFP_FPCXT_S: | ||
165 | { | ||
166 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | ||
167 | * Store result before updating FPSCR etc, in case | ||
168 | * it is a memory write which causes an exception. | ||
169 | */ | ||
170 | - storefn(s, opaque, tmp); | ||
171 | + storefn(s, opaque, tmp, true); | ||
172 | /* | ||
173 | * Now we must reset FPSCR from FPDSCR_NS, and clear | ||
174 | * CONTROL.SFPA; so we'll end the TB here. | ||
175 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | ||
176 | gen_branch_fpInactive(s, TCG_COND_EQ, lab_active); | ||
177 | /* fpInactive case: reads as FPDSCR_NS */ | ||
178 | TCGv_i32 tmp = load_cpu_field(v7m.fpdscr[M_REG_NS]); | ||
179 | - storefn(s, opaque, tmp); | ||
180 | + storefn(s, opaque, tmp, true); | ||
181 | lab_end = gen_new_label(); | ||
182 | tcg_gen_br(lab_end); | ||
183 | |||
184 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | ||
185 | tcg_gen_or_i32(tmp, tmp, sfpa); | ||
186 | tcg_temp_free_i32(control); | ||
187 | /* Store result before updating FPSCR, in case it faults */ | ||
188 | - storefn(s, opaque, tmp); | ||
189 | + storefn(s, opaque, tmp, true); | ||
190 | /* If SFPA is zero then set FPSCR from FPDSCR_NS */ | ||
191 | fpdscr = load_cpu_field(v7m.fpdscr[M_REG_NS]); | ||
192 | zero = tcg_const_i32(0); | ||
193 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | ||
194 | case ARM_VFP_VPR: | ||
195 | /* Behaves as NOP if not privileged */ | ||
196 | if (IS_USER(s)) { | ||
197 | + storefn(s, opaque, NULL, false); | ||
198 | break; | ||
199 | } | ||
200 | tmp = load_cpu_field(v7m.vpr); | ||
201 | - storefn(s, opaque, tmp); | ||
202 | + storefn(s, opaque, tmp, true); | ||
203 | break; | ||
204 | case ARM_VFP_P0: | ||
205 | tmp = load_cpu_field(v7m.vpr); | ||
206 | tcg_gen_extract_i32(tmp, tmp, R_V7M_VPR_P0_SHIFT, R_V7M_VPR_P0_LENGTH); | ||
207 | - storefn(s, opaque, tmp); | ||
208 | + storefn(s, opaque, tmp, true); | ||
209 | break; | ||
210 | default: | ||
211 | g_assert_not_reached(); | ||
212 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | ||
213 | return true; | ||
214 | } | ||
215 | |||
216 | -static void fp_sysreg_to_gpr(DisasContext *s, void *opaque, TCGv_i32 value) | ||
217 | +static void fp_sysreg_to_gpr(DisasContext *s, void *opaque, TCGv_i32 value, | ||
218 | + bool do_access) | ||
219 | { | ||
220 | arg_VMSR_VMRS *a = opaque; | ||
221 | |||
222 | + if (!do_access) { | ||
223 | + return; | ||
224 | + } | ||
225 | + | ||
226 | if (a->rt == 15) { | ||
227 | /* Set the 4 flag bits in the CPSR */ | ||
228 | gen_set_nzcv(value); | ||
229 | @@ -XXX,XX +XXX,XX @@ static void fp_sysreg_to_gpr(DisasContext *s, void *opaque, TCGv_i32 value) | ||
230 | } | ||
231 | } | ||
232 | |||
233 | -static TCGv_i32 gpr_to_fp_sysreg(DisasContext *s, void *opaque) | ||
234 | +static TCGv_i32 gpr_to_fp_sysreg(DisasContext *s, void *opaque, bool do_access) | ||
235 | { | ||
236 | arg_VMSR_VMRS *a = opaque; | ||
237 | |||
238 | + if (!do_access) { | ||
239 | + return NULL; | ||
240 | + } | ||
241 | return load_reg(s, a->rt); | ||
242 | } | ||
243 | |||
244 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMSR_VMRS(DisasContext *s, arg_VMSR_VMRS *a) | ||
245 | } | ||
246 | } | ||
247 | |||
248 | -static void fp_sysreg_to_memory(DisasContext *s, void *opaque, TCGv_i32 value) | ||
249 | +static void fp_sysreg_to_memory(DisasContext *s, void *opaque, TCGv_i32 value, | ||
250 | + bool do_access) | ||
251 | { | ||
252 | arg_vldr_sysreg *a = opaque; | ||
253 | uint32_t offset = a->imm; | ||
254 | @@ -XXX,XX +XXX,XX @@ static void fp_sysreg_to_memory(DisasContext *s, void *opaque, TCGv_i32 value) | ||
255 | offset = -offset; | ||
256 | } | ||
257 | |||
258 | + if (!do_access && !a->w) { | ||
259 | + return; | ||
260 | + } | ||
261 | + | ||
262 | addr = load_reg(s, a->rn); | ||
263 | if (a->p) { | ||
264 | tcg_gen_addi_i32(addr, addr, offset); | ||
265 | @@ -XXX,XX +XXX,XX @@ static void fp_sysreg_to_memory(DisasContext *s, void *opaque, TCGv_i32 value) | ||
266 | gen_helper_v8m_stackcheck(cpu_env, addr); | ||
267 | } | ||
268 | |||
269 | - gen_aa32_st_i32(s, value, addr, get_mem_index(s), | ||
270 | - MO_UL | MO_ALIGN | s->be_data); | ||
271 | - tcg_temp_free_i32(value); | ||
272 | + if (do_access) { | ||
273 | + gen_aa32_st_i32(s, value, addr, get_mem_index(s), | ||
274 | + MO_UL | MO_ALIGN | s->be_data); | ||
275 | + tcg_temp_free_i32(value); | ||
276 | + } | ||
277 | |||
278 | if (a->w) { | ||
279 | /* writeback */ | ||
280 | @@ -XXX,XX +XXX,XX @@ static void fp_sysreg_to_memory(DisasContext *s, void *opaque, TCGv_i32 value) | ||
281 | } | ||
282 | } | ||
283 | |||
284 | -static TCGv_i32 memory_to_fp_sysreg(DisasContext *s, void *opaque) | ||
285 | +static TCGv_i32 memory_to_fp_sysreg(DisasContext *s, void *opaque, | ||
286 | + bool do_access) | ||
287 | { | ||
288 | arg_vldr_sysreg *a = opaque; | ||
289 | uint32_t offset = a->imm; | ||
290 | TCGv_i32 addr; | ||
291 | - TCGv_i32 value = tcg_temp_new_i32(); | ||
292 | + TCGv_i32 value = NULL; | ||
293 | |||
294 | if (!a->a) { | ||
295 | offset = -offset; | ||
296 | } | ||
297 | |||
298 | + if (!do_access && !a->w) { | ||
299 | + return NULL; | ||
300 | + } | ||
301 | + | ||
302 | addr = load_reg(s, a->rn); | ||
303 | if (a->p) { | ||
304 | tcg_gen_addi_i32(addr, addr, offset); | ||
305 | @@ -XXX,XX +XXX,XX @@ static TCGv_i32 memory_to_fp_sysreg(DisasContext *s, void *opaque) | ||
306 | gen_helper_v8m_stackcheck(cpu_env, addr); | ||
307 | } | ||
308 | |||
309 | - gen_aa32_ld_i32(s, value, addr, get_mem_index(s), | ||
310 | - MO_UL | MO_ALIGN | s->be_data); | ||
311 | + if (do_access) { | ||
312 | + value = tcg_temp_new_i32(); | ||
313 | + gen_aa32_ld_i32(s, value, addr, get_mem_index(s), | ||
314 | + MO_UL | MO_ALIGN | s->be_data); | ||
315 | + } | ||
316 | |||
317 | if (a->w) { | ||
318 | /* writeback */ | ||
319 | -- | ||
320 | 2.20.1 | ||
321 | |||
322 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Factor the code in full_vfp_access_check() which updates the |
---|---|---|---|
2 | ownership of the FP context and creates a new FP context | ||
3 | out into its own function. | ||
2 | 4 | ||
3 | Cc: qemu-stable@nongnu.org | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Message-id: 20180512003217.9105-6-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20210618141019.10671-6-peter.maydell@linaro.org | ||
9 | --- | 8 | --- |
10 | target/arm/translate-a64.c | 30 ++++++++++++++---------------- | 9 | target/arm/translate-vfp.c | 104 +++++++++++++++++++++---------------- |
11 | 1 file changed, 14 insertions(+), 16 deletions(-) | 10 | 1 file changed, 58 insertions(+), 46 deletions(-) |
12 | 11 | ||
13 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 12 | diff --git a/target/arm/translate-vfp.c b/target/arm/translate-vfp.c |
14 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate-a64.c | 14 | --- a/target/arm/translate-vfp.c |
16 | +++ b/target/arm/translate-a64.c | 15 | +++ b/target/arm/translate-vfp.c |
17 | @@ -XXX,XX +XXX,XX @@ static TCGv_i32 read_fp_sreg(DisasContext *s, int reg) | 16 | @@ -XXX,XX +XXX,XX @@ void gen_preserve_fp_state(DisasContext *s) |
18 | return v; | 17 | } |
19 | } | 18 | } |
20 | 19 | ||
21 | +static TCGv_i32 read_fp_hreg(DisasContext *s, int reg) | 20 | +/* |
21 | + * Generate code for M-profile FP context handling: update the | ||
22 | + * ownership of the FP context, and create a new context if | ||
23 | + * necessary. This corresponds to the parts of the pseudocode | ||
24 | + * ExecuteFPCheck() after the inital PreserveFPState() call. | ||
25 | + */ | ||
26 | +static void gen_update_fp_context(DisasContext *s) | ||
22 | +{ | 27 | +{ |
23 | + TCGv_i32 v = tcg_temp_new_i32(); | 28 | + /* Update ownership of FP context: set FPCCR.S to match current state */ |
29 | + if (s->v8m_fpccr_s_wrong) { | ||
30 | + TCGv_i32 tmp; | ||
24 | + | 31 | + |
25 | + tcg_gen_ld16u_i32(v, cpu_env, fp_reg_offset(s, reg, MO_16)); | 32 | + tmp = load_cpu_field(v7m.fpccr[M_REG_S]); |
26 | + return v; | 33 | + if (s->v8m_secure) { |
34 | + tcg_gen_ori_i32(tmp, tmp, R_V7M_FPCCR_S_MASK); | ||
35 | + } else { | ||
36 | + tcg_gen_andi_i32(tmp, tmp, ~R_V7M_FPCCR_S_MASK); | ||
37 | + } | ||
38 | + store_cpu_field(tmp, v7m.fpccr[M_REG_S]); | ||
39 | + /* Don't need to do this for any further FP insns in this TB */ | ||
40 | + s->v8m_fpccr_s_wrong = false; | ||
41 | + } | ||
42 | + | ||
43 | + if (s->v7m_new_fp_ctxt_needed) { | ||
44 | + /* | ||
45 | + * Create new FP context by updating CONTROL.FPCA, CONTROL.SFPA, | ||
46 | + * the FPSCR, and VPR. | ||
47 | + */ | ||
48 | + TCGv_i32 control, fpscr; | ||
49 | + uint32_t bits = R_V7M_CONTROL_FPCA_MASK; | ||
50 | + | ||
51 | + fpscr = load_cpu_field(v7m.fpdscr[s->v8m_secure]); | ||
52 | + gen_helper_vfp_set_fpscr(cpu_env, fpscr); | ||
53 | + tcg_temp_free_i32(fpscr); | ||
54 | + if (dc_isar_feature(aa32_mve, s)) { | ||
55 | + TCGv_i32 z32 = tcg_const_i32(0); | ||
56 | + store_cpu_field(z32, v7m.vpr); | ||
57 | + } | ||
58 | + | ||
59 | + /* | ||
60 | + * We don't need to arrange to end the TB, because the only | ||
61 | + * parts of FPSCR which we cache in the TB flags are the VECLEN | ||
62 | + * and VECSTRIDE, and those don't exist for M-profile. | ||
63 | + */ | ||
64 | + | ||
65 | + if (s->v8m_secure) { | ||
66 | + bits |= R_V7M_CONTROL_SFPA_MASK; | ||
67 | + } | ||
68 | + control = load_cpu_field(v7m.control[M_REG_S]); | ||
69 | + tcg_gen_ori_i32(control, control, bits); | ||
70 | + store_cpu_field(control, v7m.control[M_REG_S]); | ||
71 | + /* Don't need to do this for any further FP insns in this TB */ | ||
72 | + s->v7m_new_fp_ctxt_needed = false; | ||
73 | + } | ||
27 | +} | 74 | +} |
28 | + | 75 | + |
29 | /* Clear the bits above an N-bit vector, for N = (is_q ? 128 : 64). | 76 | /* |
30 | * If SVE is not enabled, then there are only 128 bits in the vector. | 77 | * Check that VFP access is enabled. If it is, do the necessary |
31 | */ | 78 | * M-profile lazy-FP handling and then return true. |
32 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_csel(DisasContext *s, uint32_t insn) | 79 | @@ -XXX,XX +XXX,XX @@ static bool full_vfp_access_check(DisasContext *s, bool ignore_vfp_enabled) |
33 | static void handle_fp_1src_half(DisasContext *s, int opcode, int rd, int rn) | 80 | /* Trigger lazy-state preservation if necessary */ |
34 | { | 81 | gen_preserve_fp_state(s); |
35 | TCGv_ptr fpst = NULL; | 82 | |
36 | - TCGv_i32 tcg_op = tcg_temp_new_i32(); | 83 | - /* Update ownership of FP context: set FPCCR.S to match current state */ |
37 | + TCGv_i32 tcg_op = read_fp_hreg(s, rn); | 84 | - if (s->v8m_fpccr_s_wrong) { |
38 | TCGv_i32 tcg_res = tcg_temp_new_i32(); | 85 | - TCGv_i32 tmp; |
39 | |||
40 | - read_vec_element_i32(s, tcg_op, rn, 0, MO_16); | ||
41 | - | 86 | - |
42 | switch (opcode) { | 87 | - tmp = load_cpu_field(v7m.fpccr[M_REG_S]); |
43 | case 0x0: /* FMOV */ | 88 | - if (s->v8m_secure) { |
44 | tcg_gen_mov_i32(tcg_res, tcg_op); | 89 | - tcg_gen_ori_i32(tmp, tmp, R_V7M_FPCCR_S_MASK); |
45 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_three_reg_diff(DisasContext *s, uint32_t insn) | 90 | - } else { |
46 | tcg_temp_free_i64(tcg_op2); | 91 | - tcg_gen_andi_i32(tmp, tmp, ~R_V7M_FPCCR_S_MASK); |
47 | tcg_temp_free_i64(tcg_res); | 92 | - } |
48 | } else { | 93 | - store_cpu_field(tmp, v7m.fpccr[M_REG_S]); |
49 | - TCGv_i32 tcg_op1 = tcg_temp_new_i32(); | 94 | - /* Don't need to do this for any further FP insns in this TB */ |
50 | - TCGv_i32 tcg_op2 = tcg_temp_new_i32(); | 95 | - s->v8m_fpccr_s_wrong = false; |
51 | + TCGv_i32 tcg_op1 = read_fp_hreg(s, rn); | 96 | - } |
52 | + TCGv_i32 tcg_op2 = read_fp_hreg(s, rm); | ||
53 | TCGv_i64 tcg_res = tcg_temp_new_i64(); | ||
54 | |||
55 | - read_vec_element_i32(s, tcg_op1, rn, 0, MO_16); | ||
56 | - read_vec_element_i32(s, tcg_op2, rm, 0, MO_16); | ||
57 | - | 97 | - |
58 | gen_helper_neon_mull_s16(tcg_res, tcg_op1, tcg_op2); | 98 | - if (s->v7m_new_fp_ctxt_needed) { |
59 | gen_helper_neon_addl_saturate_s32(tcg_res, cpu_env, tcg_res, tcg_res); | 99 | - /* |
60 | 100 | - * Create new FP context by updating CONTROL.FPCA, CONTROL.SFPA, | |
61 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_three_reg_same_fp16(DisasContext *s, | 101 | - * the FPSCR, and VPR. |
62 | 102 | - */ | |
63 | fpst = get_fpstatus_ptr(true); | 103 | - TCGv_i32 control, fpscr; |
64 | 104 | - uint32_t bits = R_V7M_CONTROL_FPCA_MASK; | |
65 | - tcg_op1 = tcg_temp_new_i32(); | ||
66 | - tcg_op2 = tcg_temp_new_i32(); | ||
67 | + tcg_op1 = read_fp_hreg(s, rn); | ||
68 | + tcg_op2 = read_fp_hreg(s, rm); | ||
69 | tcg_res = tcg_temp_new_i32(); | ||
70 | |||
71 | - read_vec_element_i32(s, tcg_op1, rn, 0, MO_16); | ||
72 | - read_vec_element_i32(s, tcg_op2, rm, 0, MO_16); | ||
73 | - | 105 | - |
74 | switch (fpopcode) { | 106 | - fpscr = load_cpu_field(v7m.fpdscr[s->v8m_secure]); |
75 | case 0x03: /* FMULX */ | 107 | - gen_helper_vfp_set_fpscr(cpu_env, fpscr); |
76 | gen_helper_advsimd_mulxh(tcg_res, tcg_op1, tcg_op2, fpst); | 108 | - tcg_temp_free_i32(fpscr); |
77 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc_fp16(DisasContext *s, uint32_t insn) | 109 | - if (dc_isar_feature(aa32_mve, s)) { |
110 | - TCGv_i32 z32 = tcg_const_i32(0); | ||
111 | - store_cpu_field(z32, v7m.vpr); | ||
112 | - } | ||
113 | - | ||
114 | - /* | ||
115 | - * We don't need to arrange to end the TB, because the only | ||
116 | - * parts of FPSCR which we cache in the TB flags are the VECLEN | ||
117 | - * and VECSTRIDE, and those don't exist for M-profile. | ||
118 | - */ | ||
119 | - | ||
120 | - if (s->v8m_secure) { | ||
121 | - bits |= R_V7M_CONTROL_SFPA_MASK; | ||
122 | - } | ||
123 | - control = load_cpu_field(v7m.control[M_REG_S]); | ||
124 | - tcg_gen_ori_i32(control, control, bits); | ||
125 | - store_cpu_field(control, v7m.control[M_REG_S]); | ||
126 | - /* Don't need to do this for any further FP insns in this TB */ | ||
127 | - s->v7m_new_fp_ctxt_needed = false; | ||
128 | - } | ||
129 | + /* Update ownership of FP context and create new FP context if needed */ | ||
130 | + gen_update_fp_context(s); | ||
78 | } | 131 | } |
79 | 132 | ||
80 | if (is_scalar) { | 133 | return true; |
81 | - TCGv_i32 tcg_op = tcg_temp_new_i32(); | ||
82 | + TCGv_i32 tcg_op = read_fp_hreg(s, rn); | ||
83 | TCGv_i32 tcg_res = tcg_temp_new_i32(); | ||
84 | |||
85 | - read_vec_element_i32(s, tcg_op, rn, 0, MO_16); | ||
86 | - | ||
87 | switch (fpop) { | ||
88 | case 0x1a: /* FCVTNS */ | ||
89 | case 0x1b: /* FCVTMS */ | ||
90 | -- | 134 | -- |
91 | 2.17.0 | 135 | 2.20.1 |
92 | 136 | ||
93 | 137 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | vfp_access_check and its helper routine full_vfp_access_check() has | ||
2 | gradually grown and is now an awkward mix of A-profile only and | ||
3 | M-profile only pieces. Refactor it into an A-profile only and an | ||
4 | M-profile only version, taking advantage of the fact that now the | ||
5 | only direct call to full_vfp_access_check() is in A-profile-only | ||
6 | code. | ||
1 | 7 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20210618141019.10671-7-peter.maydell@linaro.org | ||
11 | --- | ||
12 | target/arm/translate-vfp.c | 79 +++++++++++++++++++++++--------------- | ||
13 | 1 file changed, 48 insertions(+), 31 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/translate-vfp.c b/target/arm/translate-vfp.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/translate-vfp.c | ||
18 | +++ b/target/arm/translate-vfp.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void gen_update_fp_context(DisasContext *s) | ||
20 | } | ||
21 | |||
22 | /* | ||
23 | - * Check that VFP access is enabled. If it is, do the necessary | ||
24 | - * M-profile lazy-FP handling and then return true. | ||
25 | - * If not, emit code to generate an appropriate exception and | ||
26 | - * return false. | ||
27 | + * Check that VFP access is enabled, A-profile specific version. | ||
28 | + * | ||
29 | + * If VFP is enabled, return true. If not, emit code to generate an | ||
30 | + * appropriate exception and return false. | ||
31 | * The ignore_vfp_enabled argument specifies that we should ignore | ||
32 | - * whether VFP is enabled via FPEXC[EN]: this should be true for FMXR/FMRX | ||
33 | + * whether VFP is enabled via FPEXC.EN: this should be true for FMXR/FMRX | ||
34 | * accesses to FPSID, FPEXC, MVFR0, MVFR1, MVFR2, and false for all other insns. | ||
35 | */ | ||
36 | -static bool full_vfp_access_check(DisasContext *s, bool ignore_vfp_enabled) | ||
37 | +static bool vfp_access_check_a(DisasContext *s, bool ignore_vfp_enabled) | ||
38 | { | ||
39 | if (s->fp_excp_el) { | ||
40 | - if (arm_dc_feature(s, ARM_FEATURE_M)) { | ||
41 | - /* | ||
42 | - * M-profile mostly catches the "FPU disabled" case early, in | ||
43 | - * disas_m_nocp(), but a few insns (eg LCTP, WLSTP, DLSTP) | ||
44 | - * which do coprocessor-checks are outside the large ranges of | ||
45 | - * the encoding space handled by the patterns in m-nocp.decode, | ||
46 | - * and for them we may need to raise NOCP here. | ||
47 | - */ | ||
48 | - gen_exception_insn(s, s->pc_curr, EXCP_NOCP, | ||
49 | - syn_uncategorized(), s->fp_excp_el); | ||
50 | - } else { | ||
51 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
52 | - syn_fp_access_trap(1, 0xe, false), | ||
53 | - s->fp_excp_el); | ||
54 | - } | ||
55 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
56 | + syn_fp_access_trap(1, 0xe, false), s->fp_excp_el); | ||
57 | return false; | ||
58 | } | ||
59 | |||
60 | @@ -XXX,XX +XXX,XX @@ static bool full_vfp_access_check(DisasContext *s, bool ignore_vfp_enabled) | ||
61 | unallocated_encoding(s); | ||
62 | return false; | ||
63 | } | ||
64 | + return true; | ||
65 | +} | ||
66 | |||
67 | - if (arm_dc_feature(s, ARM_FEATURE_M)) { | ||
68 | - /* Handle M-profile lazy FP state mechanics */ | ||
69 | - | ||
70 | - /* Trigger lazy-state preservation if necessary */ | ||
71 | - gen_preserve_fp_state(s); | ||
72 | - | ||
73 | - /* Update ownership of FP context and create new FP context if needed */ | ||
74 | - gen_update_fp_context(s); | ||
75 | +/* | ||
76 | + * Check that VFP access is enabled, M-profile specific version. | ||
77 | + * | ||
78 | + * If VFP is enabled, do the necessary M-profile lazy-FP handling and then | ||
79 | + * return true. If not, emit code to generate an appropriate exception and | ||
80 | + * return false. | ||
81 | + */ | ||
82 | +static bool vfp_access_check_m(DisasContext *s) | ||
83 | +{ | ||
84 | + if (s->fp_excp_el) { | ||
85 | + /* | ||
86 | + * M-profile mostly catches the "FPU disabled" case early, in | ||
87 | + * disas_m_nocp(), but a few insns (eg LCTP, WLSTP, DLSTP) | ||
88 | + * which do coprocessor-checks are outside the large ranges of | ||
89 | + * the encoding space handled by the patterns in m-nocp.decode, | ||
90 | + * and for them we may need to raise NOCP here. | ||
91 | + */ | ||
92 | + gen_exception_insn(s, s->pc_curr, EXCP_NOCP, | ||
93 | + syn_uncategorized(), s->fp_excp_el); | ||
94 | + return false; | ||
95 | } | ||
96 | |||
97 | + /* Handle M-profile lazy FP state mechanics */ | ||
98 | + | ||
99 | + /* Trigger lazy-state preservation if necessary */ | ||
100 | + gen_preserve_fp_state(s); | ||
101 | + | ||
102 | + /* Update ownership of FP context and create new FP context if needed */ | ||
103 | + gen_update_fp_context(s); | ||
104 | + | ||
105 | return true; | ||
106 | } | ||
107 | |||
108 | @@ -XXX,XX +XXX,XX @@ static bool full_vfp_access_check(DisasContext *s, bool ignore_vfp_enabled) | ||
109 | */ | ||
110 | bool vfp_access_check(DisasContext *s) | ||
111 | { | ||
112 | - return full_vfp_access_check(s, false); | ||
113 | + if (arm_dc_feature(s, ARM_FEATURE_M)) { | ||
114 | + return vfp_access_check_m(s); | ||
115 | + } else { | ||
116 | + return vfp_access_check_a(s, false); | ||
117 | + } | ||
118 | } | ||
119 | |||
120 | static bool trans_VSEL(DisasContext *s, arg_VSEL *a) | ||
121 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMSR_VMRS(DisasContext *s, arg_VMSR_VMRS *a) | ||
122 | return false; | ||
123 | } | ||
124 | |||
125 | - if (!full_vfp_access_check(s, ignore_vfp_enabled)) { | ||
126 | + /* | ||
127 | + * Call vfp_access_check_a() directly, because we need to tell | ||
128 | + * it to ignore FPEXC.EN for some register accesses. | ||
129 | + */ | ||
130 | + if (!vfp_access_check_a(s, ignore_vfp_enabled)) { | ||
131 | return true; | ||
132 | } | ||
133 | |||
134 | -- | ||
135 | 2.20.1 | ||
136 | |||
137 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Instead of open-coding the "take NOCP exception if FPU disabled, | ||
2 | otherwise call gen_preserve_fp_state()" code in the accessors for | ||
3 | FPCXT_NS, add an argument to vfp_access_check_m() which tells it to | ||
4 | skip the gen_update_fp_context() call, so we can use it for the | ||
5 | FPCXT_NS case. | ||
1 | 6 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20210618141019.10671-8-peter.maydell@linaro.org | ||
10 | --- | ||
11 | target/arm/translate-a32.h | 2 +- | ||
12 | target/arm/translate-m-nocp.c | 10 ++-------- | ||
13 | target/arm/translate-vfp.c | 13 ++++++++----- | ||
14 | 3 files changed, 11 insertions(+), 14 deletions(-) | ||
15 | |||
16 | diff --git a/target/arm/translate-a32.h b/target/arm/translate-a32.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/translate-a32.h | ||
19 | +++ b/target/arm/translate-a32.h | ||
20 | @@ -XXX,XX +XXX,XX @@ bool disas_neon_shared(DisasContext *s, uint32_t insn); | ||
21 | void load_reg_var(DisasContext *s, TCGv_i32 var, int reg); | ||
22 | void arm_gen_condlabel(DisasContext *s); | ||
23 | bool vfp_access_check(DisasContext *s); | ||
24 | -void gen_preserve_fp_state(DisasContext *s); | ||
25 | +bool vfp_access_check_m(DisasContext *s, bool skip_context_update); | ||
26 | void read_neon_element32(TCGv_i32 dest, int reg, int ele, MemOp memop); | ||
27 | void read_neon_element64(TCGv_i64 dest, int reg, int ele, MemOp memop); | ||
28 | void write_neon_element32(TCGv_i32 src, int reg, int ele, MemOp memop); | ||
29 | diff --git a/target/arm/translate-m-nocp.c b/target/arm/translate-m-nocp.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/target/arm/translate-m-nocp.c | ||
32 | +++ b/target/arm/translate-m-nocp.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
34 | * otherwise PreserveFPState(), and then FPCXT_NS writes | ||
35 | * behave the same as FPCXT_S writes. | ||
36 | */ | ||
37 | - if (s->fp_excp_el) { | ||
38 | - gen_exception_insn(s, s->pc_curr, EXCP_NOCP, | ||
39 | - syn_uncategorized(), s->fp_excp_el); | ||
40 | + if (!vfp_access_check_m(s, true)) { | ||
41 | /* | ||
42 | * This was only a conditional exception, so override | ||
43 | * gen_exception_insn()'s default to DISAS_NORETURN | ||
44 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
45 | s->base.is_jmp = DISAS_NEXT; | ||
46 | break; | ||
47 | } | ||
48 | - gen_preserve_fp_state(s); | ||
49 | } | ||
50 | /* fall through */ | ||
51 | case ARM_VFP_FPCXT_S: | ||
52 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | ||
53 | * otherwise PreserveFPState(), and then FPCXT_NS | ||
54 | * reads the same as FPCXT_S. | ||
55 | */ | ||
56 | - if (s->fp_excp_el) { | ||
57 | - gen_exception_insn(s, s->pc_curr, EXCP_NOCP, | ||
58 | - syn_uncategorized(), s->fp_excp_el); | ||
59 | + if (!vfp_access_check_m(s, true)) { | ||
60 | /* | ||
61 | * This was only a conditional exception, so override | ||
62 | * gen_exception_insn()'s default to DISAS_NORETURN | ||
63 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | ||
64 | s->base.is_jmp = DISAS_NEXT; | ||
65 | break; | ||
66 | } | ||
67 | - gen_preserve_fp_state(s); | ||
68 | tmp = tcg_temp_new_i32(); | ||
69 | sfpa = tcg_temp_new_i32(); | ||
70 | fpscr = tcg_temp_new_i32(); | ||
71 | diff --git a/target/arm/translate-vfp.c b/target/arm/translate-vfp.c | ||
72 | index XXXXXXX..XXXXXXX 100644 | ||
73 | --- a/target/arm/translate-vfp.c | ||
74 | +++ b/target/arm/translate-vfp.c | ||
75 | @@ -XXX,XX +XXX,XX @@ static inline long vfp_f16_offset(unsigned reg, bool top) | ||
76 | * Generate code for M-profile lazy FP state preservation if needed; | ||
77 | * this corresponds to the pseudocode PreserveFPState() function. | ||
78 | */ | ||
79 | -void gen_preserve_fp_state(DisasContext *s) | ||
80 | +static void gen_preserve_fp_state(DisasContext *s) | ||
81 | { | ||
82 | if (s->v7m_lspact) { | ||
83 | /* | ||
84 | @@ -XXX,XX +XXX,XX @@ static bool vfp_access_check_a(DisasContext *s, bool ignore_vfp_enabled) | ||
85 | * If VFP is enabled, do the necessary M-profile lazy-FP handling and then | ||
86 | * return true. If not, emit code to generate an appropriate exception and | ||
87 | * return false. | ||
88 | + * skip_context_update is true to skip the "update FP context" part of this. | ||
89 | */ | ||
90 | -static bool vfp_access_check_m(DisasContext *s) | ||
91 | +bool vfp_access_check_m(DisasContext *s, bool skip_context_update) | ||
92 | { | ||
93 | if (s->fp_excp_el) { | ||
94 | /* | ||
95 | @@ -XXX,XX +XXX,XX @@ static bool vfp_access_check_m(DisasContext *s) | ||
96 | /* Trigger lazy-state preservation if necessary */ | ||
97 | gen_preserve_fp_state(s); | ||
98 | |||
99 | - /* Update ownership of FP context and create new FP context if needed */ | ||
100 | - gen_update_fp_context(s); | ||
101 | + if (!skip_context_update) { | ||
102 | + /* Update ownership of FP context and create new FP context if needed */ | ||
103 | + gen_update_fp_context(s); | ||
104 | + } | ||
105 | |||
106 | return true; | ||
107 | } | ||
108 | @@ -XXX,XX +XXX,XX @@ static bool vfp_access_check_m(DisasContext *s) | ||
109 | bool vfp_access_check(DisasContext *s) | ||
110 | { | ||
111 | if (arm_dc_feature(s, ARM_FEATURE_M)) { | ||
112 | - return vfp_access_check_m(s); | ||
113 | + return vfp_access_check_m(s, false); | ||
114 | } else { | ||
115 | return vfp_access_check_a(s, false); | ||
116 | } | ||
117 | -- | ||
118 | 2.20.1 | ||
119 | |||
120 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Implement the forms of the MVE VLDR and VSTR insns which perform |
---|---|---|---|
2 | non-widening loads of bytes, halfwords or words from memory into | ||
3 | vector elements of the same width (encodings T5, T6, T7). | ||
2 | 4 | ||
3 | Adding the fp16 moves to/from general registers. | 5 | (At the moment we know for MVE and M-profile in general that |
6 | vfp_access_check() can never return false, but we include the | ||
7 | conventional return-true-on-failure check for consistency | ||
8 | with non-M-profile translation code.) | ||
4 | 9 | ||
5 | Cc: qemu-stable@nongnu.org | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Message-id: 20180512003217.9105-2-richard.henderson@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20210617121628.20116-2-peter.maydell@linaro.org | ||
11 | --- | 13 | --- |
12 | target/arm/translate-a64.c | 21 +++++++++++++++++++++ | 14 | target/arm/{translate-mve.c => helper-mve.h} | 19 +- |
13 | 1 file changed, 21 insertions(+) | 15 | target/arm/helper.h | 2 + |
16 | target/arm/internals.h | 11 ++ | ||
17 | target/arm/mve.decode | 22 +++ | ||
18 | target/arm/mve_helper.c | 172 +++++++++++++++++++ | ||
19 | target/arm/translate-mve.c | 119 +++++++++++++ | ||
20 | target/arm/meson.build | 1 + | ||
21 | 7 files changed, 334 insertions(+), 12 deletions(-) | ||
22 | copy target/arm/{translate-mve.c => helper-mve.h} (61%) | ||
23 | create mode 100644 target/arm/mve_helper.c | ||
14 | 24 | ||
15 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 25 | diff --git a/target/arm/translate-mve.c b/target/arm/helper-mve.h |
16 | index XXXXXXX..XXXXXXX 100644 | 26 | similarity index 61% |
17 | --- a/target/arm/translate-a64.c | 27 | copy from target/arm/translate-mve.c |
18 | +++ b/target/arm/translate-a64.c | 28 | copy to target/arm/helper-mve.h |
19 | @@ -XXX,XX +XXX,XX @@ static void handle_fmov(DisasContext *s, int rd, int rn, int type, bool itof) | 29 | index XXXXXXX..XXXXXXX 100644 |
20 | tcg_gen_st_i64(tcg_rn, cpu_env, fp_reg_hi_offset(s, rd)); | 30 | --- a/target/arm/translate-mve.c |
21 | clear_vec_high(s, true, rd); | 31 | +++ b/target/arm/helper-mve.h |
22 | break; | 32 | @@ -XXX,XX +XXX,XX @@ |
23 | + case 3: | 33 | /* |
24 | + /* 16 bit */ | 34 | - * ARM translation: M-profile MVE instructions |
25 | + tmp = tcg_temp_new_i64(); | 35 | + * M-profile MVE specific helper definitions |
26 | + tcg_gen_ext16u_i64(tmp, tcg_rn); | 36 | * |
27 | + write_fp_dreg(s, rd, tmp); | 37 | * Copyright (c) 2021 Linaro, Ltd. |
28 | + tcg_temp_free_i64(tmp); | 38 | * |
39 | @@ -XXX,XX +XXX,XX @@ | ||
40 | * You should have received a copy of the GNU Lesser General Public | ||
41 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
42 | */ | ||
43 | - | ||
44 | -#include "qemu/osdep.h" | ||
45 | -#include "tcg/tcg-op.h" | ||
46 | -#include "tcg/tcg-op-gvec.h" | ||
47 | -#include "exec/exec-all.h" | ||
48 | -#include "exec/gen-icount.h" | ||
49 | -#include "translate.h" | ||
50 | -#include "translate-a32.h" | ||
51 | - | ||
52 | -/* Include the generated decoder */ | ||
53 | -#include "decode-mve.c.inc" | ||
54 | +DEF_HELPER_FLAGS_3(mve_vldrb, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
55 | +DEF_HELPER_FLAGS_3(mve_vldrh, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
56 | +DEF_HELPER_FLAGS_3(mve_vldrw, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
57 | +DEF_HELPER_FLAGS_3(mve_vstrb, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
58 | +DEF_HELPER_FLAGS_3(mve_vstrh, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
59 | +DEF_HELPER_FLAGS_3(mve_vstrw, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
60 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
61 | index XXXXXXX..XXXXXXX 100644 | ||
62 | --- a/target/arm/helper.h | ||
63 | +++ b/target/arm/helper.h | ||
64 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_6(gvec_bfmlal_idx, TCG_CALL_NO_RWG, | ||
65 | #include "helper-a64.h" | ||
66 | #include "helper-sve.h" | ||
67 | #endif | ||
68 | + | ||
69 | +#include "helper-mve.h" | ||
70 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
71 | index XXXXXXX..XXXXXXX 100644 | ||
72 | --- a/target/arm/internals.h | ||
73 | +++ b/target/arm/internals.h | ||
74 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t useronly_maybe_clean_ptr(uint32_t desc, uint64_t ptr) | ||
75 | return ptr; | ||
76 | } | ||
77 | |||
78 | +/* Values for M-profile PSR.ECI for MVE insns */ | ||
79 | +enum MVEECIState { | ||
80 | + ECI_NONE = 0, /* No completed beats */ | ||
81 | + ECI_A0 = 1, /* Completed: A0 */ | ||
82 | + ECI_A0A1 = 2, /* Completed: A0, A1 */ | ||
83 | + /* 3 is reserved */ | ||
84 | + ECI_A0A1A2 = 4, /* Completed: A0, A1, A2 */ | ||
85 | + ECI_A0A1A2B0 = 5, /* Completed: A0, A1, A2, B0 */ | ||
86 | + /* All other values reserved */ | ||
87 | +}; | ||
88 | + | ||
89 | #endif | ||
90 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/target/arm/mve.decode | ||
93 | +++ b/target/arm/mve.decode | ||
94 | @@ -XXX,XX +XXX,XX @@ | ||
95 | # | ||
96 | # This file is processed by scripts/decodetree.py | ||
97 | # | ||
98 | + | ||
99 | +%qd 22:1 13:3 | ||
100 | + | ||
101 | +&vldr_vstr rn qd imm p a w size l | ||
102 | + | ||
103 | +@vldr_vstr ....... . . . . l:1 rn:4 ... ...... imm:7 &vldr_vstr qd=%qd | ||
104 | + | ||
105 | +# Vector loads and stores | ||
106 | + | ||
107 | +# Non-widening loads/stores (P=0 W=0 is 'related encoding') | ||
108 | +VLDR_VSTR 1110110 0 a:1 . 1 . .... ... 111100 ....... @vldr_vstr \ | ||
109 | + size=0 p=0 w=1 | ||
110 | +VLDR_VSTR 1110110 0 a:1 . 1 . .... ... 111101 ....... @vldr_vstr \ | ||
111 | + size=1 p=0 w=1 | ||
112 | +VLDR_VSTR 1110110 0 a:1 . 1 . .... ... 111110 ....... @vldr_vstr \ | ||
113 | + size=2 p=0 w=1 | ||
114 | +VLDR_VSTR 1110110 1 a:1 . w:1 . .... ... 111100 ....... @vldr_vstr \ | ||
115 | + size=0 p=1 | ||
116 | +VLDR_VSTR 1110110 1 a:1 . w:1 . .... ... 111101 ....... @vldr_vstr \ | ||
117 | + size=1 p=1 | ||
118 | +VLDR_VSTR 1110110 1 a:1 . w:1 . .... ... 111110 ....... @vldr_vstr \ | ||
119 | + size=2 p=1 | ||
120 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
121 | new file mode 100644 | ||
122 | index XXXXXXX..XXXXXXX | ||
123 | --- /dev/null | ||
124 | +++ b/target/arm/mve_helper.c | ||
125 | @@ -XXX,XX +XXX,XX @@ | ||
126 | +/* | ||
127 | + * M-profile MVE Operations | ||
128 | + * | ||
129 | + * Copyright (c) 2021 Linaro, Ltd. | ||
130 | + * | ||
131 | + * This library is free software; you can redistribute it and/or | ||
132 | + * modify it under the terms of the GNU Lesser General Public | ||
133 | + * License as published by the Free Software Foundation; either | ||
134 | + * version 2.1 of the License, or (at your option) any later version. | ||
135 | + * | ||
136 | + * This library is distributed in the hope that it will be useful, | ||
137 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
138 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
139 | + * Lesser General Public License for more details. | ||
140 | + * | ||
141 | + * You should have received a copy of the GNU Lesser General Public | ||
142 | + * License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
143 | + */ | ||
144 | + | ||
145 | +#include "qemu/osdep.h" | ||
146 | +#include "cpu.h" | ||
147 | +#include "internals.h" | ||
148 | +#include "vec_internal.h" | ||
149 | +#include "exec/helper-proto.h" | ||
150 | +#include "exec/cpu_ldst.h" | ||
151 | +#include "exec/exec-all.h" | ||
152 | + | ||
153 | +static uint16_t mve_element_mask(CPUARMState *env) | ||
154 | +{ | ||
155 | + /* | ||
156 | + * Return the mask of which elements in the MVE vector should be | ||
157 | + * updated. This is a combination of multiple things: | ||
158 | + * (1) by default, we update every lane in the vector | ||
159 | + * (2) VPT predication stores its state in the VPR register; | ||
160 | + * (3) low-overhead-branch tail predication will mask out part | ||
161 | + * the vector on the final iteration of the loop | ||
162 | + * (4) if EPSR.ECI is set then we must execute only some beats | ||
163 | + * of the insn | ||
164 | + * We combine all these into a 16-bit result with the same semantics | ||
165 | + * as VPR.P0: 0 to mask the lane, 1 if it is active. | ||
166 | + * 8-bit vector ops will look at all bits of the result; | ||
167 | + * 16-bit ops will look at bits 0, 2, 4, ...; | ||
168 | + * 32-bit ops will look at bits 0, 4, 8 and 12. | ||
169 | + * Compare pseudocode GetCurInstrBeat(), though that only returns | ||
170 | + * the 4-bit slice of the mask corresponding to a single beat. | ||
171 | + */ | ||
172 | + uint16_t mask = FIELD_EX32(env->v7m.vpr, V7M_VPR, P0); | ||
173 | + | ||
174 | + if (!(env->v7m.vpr & R_V7M_VPR_MASK01_MASK)) { | ||
175 | + mask |= 0xff; | ||
176 | + } | ||
177 | + if (!(env->v7m.vpr & R_V7M_VPR_MASK23_MASK)) { | ||
178 | + mask |= 0xff00; | ||
179 | + } | ||
180 | + | ||
181 | + if (env->v7m.ltpsize < 4 && | ||
182 | + env->regs[14] <= (1 << (4 - env->v7m.ltpsize))) { | ||
183 | + /* | ||
184 | + * Tail predication active, and this is the last loop iteration. | ||
185 | + * The element size is (1 << ltpsize), and we only want to process | ||
186 | + * loopcount elements, so we want to retain the least significant | ||
187 | + * (loopcount * esize) predicate bits and zero out bits above that. | ||
188 | + */ | ||
189 | + int masklen = env->regs[14] << env->v7m.ltpsize; | ||
190 | + assert(masklen <= 16); | ||
191 | + mask &= MAKE_64BIT_MASK(0, masklen); | ||
192 | + } | ||
193 | + | ||
194 | + if ((env->condexec_bits & 0xf) == 0) { | ||
195 | + /* | ||
196 | + * ECI bits indicate which beats are already executed; | ||
197 | + * we handle this by effectively predicating them out. | ||
198 | + */ | ||
199 | + int eci = env->condexec_bits >> 4; | ||
200 | + switch (eci) { | ||
201 | + case ECI_NONE: | ||
202 | + break; | ||
203 | + case ECI_A0: | ||
204 | + mask &= 0xfff0; | ||
205 | + break; | ||
206 | + case ECI_A0A1: | ||
207 | + mask &= 0xff00; | ||
208 | + break; | ||
209 | + case ECI_A0A1A2: | ||
210 | + case ECI_A0A1A2B0: | ||
211 | + mask &= 0xf000; | ||
29 | + break; | 212 | + break; |
30 | + default: | 213 | + default: |
31 | + g_assert_not_reached(); | 214 | + g_assert_not_reached(); |
32 | } | 215 | + } |
33 | } else { | 216 | + } |
34 | TCGv_i64 tcg_rd = cpu_reg(s, rd); | 217 | + |
35 | @@ -XXX,XX +XXX,XX @@ static void handle_fmov(DisasContext *s, int rd, int rn, int type, bool itof) | 218 | + return mask; |
36 | /* 64 bits from top half */ | 219 | +} |
37 | tcg_gen_ld_i64(tcg_rd, cpu_env, fp_reg_hi_offset(s, rn)); | 220 | + |
38 | break; | 221 | +static void mve_advance_vpt(CPUARMState *env) |
39 | + case 3: | 222 | +{ |
40 | + /* 16 bit */ | 223 | + /* Advance the VPT and ECI state if necessary */ |
41 | + tcg_gen_ld16u_i64(tcg_rd, cpu_env, fp_reg_offset(s, rn, MO_16)); | 224 | + uint32_t vpr = env->v7m.vpr; |
42 | + break; | 225 | + unsigned mask01, mask23; |
43 | + default: | 226 | + |
44 | + g_assert_not_reached(); | 227 | + if ((env->condexec_bits & 0xf) == 0) { |
45 | } | 228 | + env->condexec_bits = (env->condexec_bits == (ECI_A0A1A2B0 << 4)) ? |
46 | } | 229 | + (ECI_A0 << 4) : (ECI_NONE << 4); |
47 | } | 230 | + } |
48 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_int_conv(DisasContext *s, uint32_t insn) | 231 | + |
49 | case 0xa: /* 64 bit */ | 232 | + if (!(vpr & (R_V7M_VPR_MASK01_MASK | R_V7M_VPR_MASK23_MASK))) { |
50 | case 0xd: /* 64 bit to top half of quad */ | 233 | + /* VPT not enabled, nothing to do */ |
51 | break; | 234 | + return; |
52 | + case 0x6: /* 16-bit float, 32-bit int */ | 235 | + } |
53 | + case 0xe: /* 16-bit float, 64-bit int */ | 236 | + |
54 | + if (arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | 237 | + mask01 = FIELD_EX32(vpr, V7M_VPR, MASK01); |
55 | + break; | 238 | + mask23 = FIELD_EX32(vpr, V7M_VPR, MASK23); |
56 | + } | 239 | + if (mask01 > 8) { |
57 | + /* fallthru */ | 240 | + /* high bit set, but not 0b1000: invert the relevant half of P0 */ |
58 | default: | 241 | + vpr ^= 0xff; |
59 | /* all other sf/type/rmode combinations are invalid */ | 242 | + } |
60 | unallocated_encoding(s); | 243 | + if (mask23 > 8) { |
244 | + /* high bit set, but not 0b1000: invert the relevant half of P0 */ | ||
245 | + vpr ^= 0xff00; | ||
246 | + } | ||
247 | + vpr = FIELD_DP32(vpr, V7M_VPR, MASK01, mask01 << 1); | ||
248 | + vpr = FIELD_DP32(vpr, V7M_VPR, MASK23, mask23 << 1); | ||
249 | + env->v7m.vpr = vpr; | ||
250 | +} | ||
251 | + | ||
252 | + | ||
253 | +#define DO_VLDR(OP, MSIZE, LDTYPE, ESIZE, TYPE) \ | ||
254 | + void HELPER(mve_##OP)(CPUARMState *env, void *vd, uint32_t addr) \ | ||
255 | + { \ | ||
256 | + TYPE *d = vd; \ | ||
257 | + uint16_t mask = mve_element_mask(env); \ | ||
258 | + unsigned b, e; \ | ||
259 | + /* \ | ||
260 | + * R_SXTM allows the dest reg to become UNKNOWN for abandoned \ | ||
261 | + * beats so we don't care if we update part of the dest and \ | ||
262 | + * then take an exception. \ | ||
263 | + */ \ | ||
264 | + for (b = 0, e = 0; b < 16; b += ESIZE, e++) { \ | ||
265 | + if (mask & (1 << b)) { \ | ||
266 | + d[H##ESIZE(e)] = cpu_##LDTYPE##_data_ra(env, addr, GETPC()); \ | ||
267 | + } \ | ||
268 | + addr += MSIZE; \ | ||
269 | + } \ | ||
270 | + mve_advance_vpt(env); \ | ||
271 | + } | ||
272 | + | ||
273 | +#define DO_VSTR(OP, MSIZE, STTYPE, ESIZE, TYPE) \ | ||
274 | + void HELPER(mve_##OP)(CPUARMState *env, void *vd, uint32_t addr) \ | ||
275 | + { \ | ||
276 | + TYPE *d = vd; \ | ||
277 | + uint16_t mask = mve_element_mask(env); \ | ||
278 | + unsigned b, e; \ | ||
279 | + for (b = 0, e = 0; b < 16; b += ESIZE, e++) { \ | ||
280 | + if (mask & (1 << b)) { \ | ||
281 | + cpu_##STTYPE##_data_ra(env, addr, d[H##ESIZE(e)], GETPC()); \ | ||
282 | + } \ | ||
283 | + addr += MSIZE; \ | ||
284 | + } \ | ||
285 | + mve_advance_vpt(env); \ | ||
286 | + } | ||
287 | + | ||
288 | +DO_VLDR(vldrb, 1, ldub, 1, uint8_t) | ||
289 | +DO_VLDR(vldrh, 2, lduw, 2, uint16_t) | ||
290 | +DO_VLDR(vldrw, 4, ldl, 4, uint32_t) | ||
291 | + | ||
292 | +DO_VSTR(vstrb, 1, stb, 1, uint8_t) | ||
293 | +DO_VSTR(vstrh, 2, stw, 2, uint16_t) | ||
294 | +DO_VSTR(vstrw, 4, stl, 4, uint32_t) | ||
295 | + | ||
296 | +#undef DO_VLDR | ||
297 | +#undef DO_VSTR | ||
298 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
299 | index XXXXXXX..XXXXXXX 100644 | ||
300 | --- a/target/arm/translate-mve.c | ||
301 | +++ b/target/arm/translate-mve.c | ||
302 | @@ -XXX,XX +XXX,XX @@ | ||
303 | |||
304 | /* Include the generated decoder */ | ||
305 | #include "decode-mve.c.inc" | ||
306 | + | ||
307 | +typedef void MVEGenLdStFn(TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
308 | + | ||
309 | +/* Return the offset of a Qn register (same semantics as aa32_vfp_qreg()) */ | ||
310 | +static inline long mve_qreg_offset(unsigned reg) | ||
311 | +{ | ||
312 | + return offsetof(CPUARMState, vfp.zregs[reg].d[0]); | ||
313 | +} | ||
314 | + | ||
315 | +static TCGv_ptr mve_qreg_ptr(unsigned reg) | ||
316 | +{ | ||
317 | + TCGv_ptr ret = tcg_temp_new_ptr(); | ||
318 | + tcg_gen_addi_ptr(ret, cpu_env, mve_qreg_offset(reg)); | ||
319 | + return ret; | ||
320 | +} | ||
321 | + | ||
322 | +static bool mve_check_qreg_bank(DisasContext *s, int qmask) | ||
323 | +{ | ||
324 | + /* | ||
325 | + * Check whether Qregs are in range. For v8.1M only Q0..Q7 | ||
326 | + * are supported, see VFPSmallRegisterBank(). | ||
327 | + */ | ||
328 | + return qmask < 8; | ||
329 | +} | ||
330 | + | ||
331 | +static bool mve_eci_check(DisasContext *s) | ||
332 | +{ | ||
333 | + /* | ||
334 | + * This is a beatwise insn: check that ECI is valid (not a | ||
335 | + * reserved value) and note that we are handling it. | ||
336 | + * Return true if OK, false if we generated an exception. | ||
337 | + */ | ||
338 | + s->eci_handled = true; | ||
339 | + switch (s->eci) { | ||
340 | + case ECI_NONE: | ||
341 | + case ECI_A0: | ||
342 | + case ECI_A0A1: | ||
343 | + case ECI_A0A1A2: | ||
344 | + case ECI_A0A1A2B0: | ||
345 | + return true; | ||
346 | + default: | ||
347 | + /* Reserved value: INVSTATE UsageFault */ | ||
348 | + gen_exception_insn(s, s->pc_curr, EXCP_INVSTATE, syn_uncategorized(), | ||
349 | + default_exception_el(s)); | ||
350 | + return false; | ||
351 | + } | ||
352 | +} | ||
353 | + | ||
354 | +static void mve_update_eci(DisasContext *s) | ||
355 | +{ | ||
356 | + /* | ||
357 | + * The helper function will always update the CPUState field, | ||
358 | + * so we only need to update the DisasContext field. | ||
359 | + */ | ||
360 | + if (s->eci) { | ||
361 | + s->eci = (s->eci == ECI_A0A1A2B0) ? ECI_A0 : ECI_NONE; | ||
362 | + } | ||
363 | +} | ||
364 | + | ||
365 | +static bool do_ldst(DisasContext *s, arg_VLDR_VSTR *a, MVEGenLdStFn *fn) | ||
366 | +{ | ||
367 | + TCGv_i32 addr; | ||
368 | + uint32_t offset; | ||
369 | + TCGv_ptr qreg; | ||
370 | + | ||
371 | + if (!dc_isar_feature(aa32_mve, s) || | ||
372 | + !mve_check_qreg_bank(s, a->qd) || | ||
373 | + !fn) { | ||
374 | + return false; | ||
375 | + } | ||
376 | + | ||
377 | + /* CONSTRAINED UNPREDICTABLE: we choose to UNDEF */ | ||
378 | + if (a->rn == 15 || (a->rn == 13 && a->w)) { | ||
379 | + return false; | ||
380 | + } | ||
381 | + | ||
382 | + if (!mve_eci_check(s) || !vfp_access_check(s)) { | ||
383 | + return true; | ||
384 | + } | ||
385 | + | ||
386 | + offset = a->imm << a->size; | ||
387 | + if (!a->a) { | ||
388 | + offset = -offset; | ||
389 | + } | ||
390 | + addr = load_reg(s, a->rn); | ||
391 | + if (a->p) { | ||
392 | + tcg_gen_addi_i32(addr, addr, offset); | ||
393 | + } | ||
394 | + | ||
395 | + qreg = mve_qreg_ptr(a->qd); | ||
396 | + fn(cpu_env, qreg, addr); | ||
397 | + tcg_temp_free_ptr(qreg); | ||
398 | + | ||
399 | + /* | ||
400 | + * Writeback always happens after the last beat of the insn, | ||
401 | + * regardless of predication | ||
402 | + */ | ||
403 | + if (a->w) { | ||
404 | + if (!a->p) { | ||
405 | + tcg_gen_addi_i32(addr, addr, offset); | ||
406 | + } | ||
407 | + store_reg(s, a->rn, addr); | ||
408 | + } else { | ||
409 | + tcg_temp_free_i32(addr); | ||
410 | + } | ||
411 | + mve_update_eci(s); | ||
412 | + return true; | ||
413 | +} | ||
414 | + | ||
415 | +static bool trans_VLDR_VSTR(DisasContext *s, arg_VLDR_VSTR *a) | ||
416 | +{ | ||
417 | + static MVEGenLdStFn * const ldstfns[4][2] = { | ||
418 | + { gen_helper_mve_vstrb, gen_helper_mve_vldrb }, | ||
419 | + { gen_helper_mve_vstrh, gen_helper_mve_vldrh }, | ||
420 | + { gen_helper_mve_vstrw, gen_helper_mve_vldrw }, | ||
421 | + { NULL, NULL } | ||
422 | + }; | ||
423 | + return do_ldst(s, a, ldstfns[a->size][a->l]); | ||
424 | +} | ||
425 | diff --git a/target/arm/meson.build b/target/arm/meson.build | ||
426 | index XXXXXXX..XXXXXXX 100644 | ||
427 | --- a/target/arm/meson.build | ||
428 | +++ b/target/arm/meson.build | ||
429 | @@ -XXX,XX +XXX,XX @@ arm_ss.add(files( | ||
430 | 'helper.c', | ||
431 | 'iwmmxt_helper.c', | ||
432 | 'm_helper.c', | ||
433 | + 'mve_helper.c', | ||
434 | 'neon_helper.c', | ||
435 | 'op_helper.c', | ||
436 | 'tlb_helper.c', | ||
61 | -- | 437 | -- |
62 | 2.17.0 | 438 | 2.20.1 |
63 | 439 | ||
64 | 440 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the variants of MVE VLDR (encodings T1, T2) which perform | ||
2 | "widening" loads where bytes or halfwords are loaded from memory and | ||
3 | zero or sign-extended into halfword or word length vector elements, | ||
4 | and the narrowing MVE VSTR (encodings T1, T2) where bytes or | ||
5 | halfwords are stored from halfword or word elements. | ||
1 | 6 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20210617121628.20116-3-peter.maydell@linaro.org | ||
10 | --- | ||
11 | target/arm/helper-mve.h | 10 ++++++++++ | ||
12 | target/arm/mve.decode | 25 +++++++++++++++++++++++-- | ||
13 | target/arm/mve_helper.c | 11 +++++++++++ | ||
14 | target/arm/translate-mve.c | 14 ++++++++++++++ | ||
15 | 4 files changed, 58 insertions(+), 2 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/helper-mve.h | ||
20 | +++ b/target/arm/helper-mve.h | ||
21 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(mve_vldrw, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
22 | DEF_HELPER_FLAGS_3(mve_vstrb, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
23 | DEF_HELPER_FLAGS_3(mve_vstrh, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
24 | DEF_HELPER_FLAGS_3(mve_vstrw, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
25 | + | ||
26 | +DEF_HELPER_FLAGS_3(mve_vldrb_sh, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
27 | +DEF_HELPER_FLAGS_3(mve_vldrb_sw, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
28 | +DEF_HELPER_FLAGS_3(mve_vldrb_uh, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
29 | +DEF_HELPER_FLAGS_3(mve_vldrb_uw, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
30 | +DEF_HELPER_FLAGS_3(mve_vldrh_sw, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
31 | +DEF_HELPER_FLAGS_3(mve_vldrh_uw, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
32 | +DEF_HELPER_FLAGS_3(mve_vstrb_h, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
33 | +DEF_HELPER_FLAGS_3(mve_vstrb_w, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
34 | +DEF_HELPER_FLAGS_3(mve_vstrh_w, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
35 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/target/arm/mve.decode | ||
38 | +++ b/target/arm/mve.decode | ||
39 | @@ -XXX,XX +XXX,XX @@ | ||
40 | |||
41 | %qd 22:1 13:3 | ||
42 | |||
43 | -&vldr_vstr rn qd imm p a w size l | ||
44 | +&vldr_vstr rn qd imm p a w size l u | ||
45 | |||
46 | -@vldr_vstr ....... . . . . l:1 rn:4 ... ...... imm:7 &vldr_vstr qd=%qd | ||
47 | +@vldr_vstr ....... . . . . l:1 rn:4 ... ...... imm:7 &vldr_vstr qd=%qd u=0 | ||
48 | +# Note that both Rn and Qd are 3 bits only (no D bit) | ||
49 | +@vldst_wn ... u:1 ... . . . . l:1 . rn:3 qd:3 . ... .. imm:7 &vldr_vstr | ||
50 | |||
51 | # Vector loads and stores | ||
52 | |||
53 | +# Widening loads and narrowing stores: | ||
54 | +# for these P=0 W=0 is 'related encoding'; sz=11 is 'related encoding' | ||
55 | +# This means we need to expand out to multiple patterns for P, W, SZ. | ||
56 | +# For stores the U bit must be 0 but we catch that in the trans_ function. | ||
57 | +# The naming scheme here is "VLDSTB_H == in-memory byte load/store to/from | ||
58 | +# signed halfword element in register", etc. | ||
59 | +VLDSTB_H 111 . 110 0 a:1 0 1 . 0 ... ... 0 111 01 ....... @vldst_wn \ | ||
60 | + p=0 w=1 size=1 | ||
61 | +VLDSTB_H 111 . 110 1 a:1 0 w:1 . 0 ... ... 0 111 01 ....... @vldst_wn \ | ||
62 | + p=1 size=1 | ||
63 | +VLDSTB_W 111 . 110 0 a:1 0 1 . 0 ... ... 0 111 10 ....... @vldst_wn \ | ||
64 | + p=0 w=1 size=2 | ||
65 | +VLDSTB_W 111 . 110 1 a:1 0 w:1 . 0 ... ... 0 111 10 ....... @vldst_wn \ | ||
66 | + p=1 size=2 | ||
67 | +VLDSTH_W 111 . 110 0 a:1 0 1 . 1 ... ... 0 111 10 ....... @vldst_wn \ | ||
68 | + p=0 w=1 size=2 | ||
69 | +VLDSTH_W 111 . 110 1 a:1 0 w:1 . 1 ... ... 0 111 10 ....... @vldst_wn \ | ||
70 | + p=1 size=2 | ||
71 | + | ||
72 | # Non-widening loads/stores (P=0 W=0 is 'related encoding') | ||
73 | VLDR_VSTR 1110110 0 a:1 . 1 . .... ... 111100 ....... @vldr_vstr \ | ||
74 | size=0 p=0 w=1 | ||
75 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
76 | index XXXXXXX..XXXXXXX 100644 | ||
77 | --- a/target/arm/mve_helper.c | ||
78 | +++ b/target/arm/mve_helper.c | ||
79 | @@ -XXX,XX +XXX,XX @@ DO_VSTR(vstrb, 1, stb, 1, uint8_t) | ||
80 | DO_VSTR(vstrh, 2, stw, 2, uint16_t) | ||
81 | DO_VSTR(vstrw, 4, stl, 4, uint32_t) | ||
82 | |||
83 | +DO_VLDR(vldrb_sh, 1, ldsb, 2, int16_t) | ||
84 | +DO_VLDR(vldrb_sw, 1, ldsb, 4, int32_t) | ||
85 | +DO_VLDR(vldrb_uh, 1, ldub, 2, uint16_t) | ||
86 | +DO_VLDR(vldrb_uw, 1, ldub, 4, uint32_t) | ||
87 | +DO_VLDR(vldrh_sw, 2, ldsw, 4, int32_t) | ||
88 | +DO_VLDR(vldrh_uw, 2, lduw, 4, uint32_t) | ||
89 | + | ||
90 | +DO_VSTR(vstrb_h, 1, stb, 2, int16_t) | ||
91 | +DO_VSTR(vstrb_w, 1, stb, 4, int32_t) | ||
92 | +DO_VSTR(vstrh_w, 2, stw, 4, int32_t) | ||
93 | + | ||
94 | #undef DO_VLDR | ||
95 | #undef DO_VSTR | ||
96 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
97 | index XXXXXXX..XXXXXXX 100644 | ||
98 | --- a/target/arm/translate-mve.c | ||
99 | +++ b/target/arm/translate-mve.c | ||
100 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDR_VSTR(DisasContext *s, arg_VLDR_VSTR *a) | ||
101 | }; | ||
102 | return do_ldst(s, a, ldstfns[a->size][a->l]); | ||
103 | } | ||
104 | + | ||
105 | +#define DO_VLDST_WIDE_NARROW(OP, SLD, ULD, ST) \ | ||
106 | + static bool trans_##OP(DisasContext *s, arg_VLDR_VSTR *a) \ | ||
107 | + { \ | ||
108 | + static MVEGenLdStFn * const ldstfns[2][2] = { \ | ||
109 | + { gen_helper_mve_##ST, gen_helper_mve_##SLD }, \ | ||
110 | + { NULL, gen_helper_mve_##ULD }, \ | ||
111 | + }; \ | ||
112 | + return do_ldst(s, a, ldstfns[a->u][a->l]); \ | ||
113 | + } | ||
114 | + | ||
115 | +DO_VLDST_WIDE_NARROW(VLDSTB_H, vldrb_sh, vldrb_uh, vstrb_h) | ||
116 | +DO_VLDST_WIDE_NARROW(VLDSTB_W, vldrb_sw, vldrb_uw, vstrb_w) | ||
117 | +DO_VLDST_WIDE_NARROW(VLDSTH_W, vldrh_sw, vldrh_uw, vstrh_w) | ||
118 | -- | ||
119 | 2.20.1 | ||
120 | |||
121 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | Implement the MVE VCLZ insn (and the necessary machinery | |
2 | for MVE 1-input vector ops). | ||
3 | |||
4 | Note that for non-load instructions predication is always performed | ||
5 | at a byte level granularity regardless of element size (R_ZLSJ), | ||
6 | and so the masking logic here differs from that used in the VLDR | ||
7 | and VSTR helpers. | ||
8 | |||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20210617121628.20116-4-peter.maydell@linaro.org | ||
12 | --- | ||
13 | target/arm/helper-mve.h | 4 ++ | ||
14 | target/arm/mve.decode | 8 ++++ | ||
15 | target/arm/mve_helper.c | 82 ++++++++++++++++++++++++++++++++++++++ | ||
16 | target/arm/translate-mve.c | 38 ++++++++++++++++++ | ||
17 | 4 files changed, 132 insertions(+) | ||
18 | |||
19 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/helper-mve.h | ||
22 | +++ b/target/arm/helper-mve.h | ||
23 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(mve_vldrh_uw, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
24 | DEF_HELPER_FLAGS_3(mve_vstrb_h, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
25 | DEF_HELPER_FLAGS_3(mve_vstrb_w, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
26 | DEF_HELPER_FLAGS_3(mve_vstrh_w, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
27 | + | ||
28 | +DEF_HELPER_FLAGS_3(mve_vclzb, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
29 | +DEF_HELPER_FLAGS_3(mve_vclzh, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
30 | +DEF_HELPER_FLAGS_3(mve_vclzw, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
31 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/target/arm/mve.decode | ||
34 | +++ b/target/arm/mve.decode | ||
35 | @@ -XXX,XX +XXX,XX @@ | ||
36 | # | ||
37 | |||
38 | %qd 22:1 13:3 | ||
39 | +%qm 5:1 1:3 | ||
40 | |||
41 | &vldr_vstr rn qd imm p a w size l u | ||
42 | +&1op qd qm size | ||
43 | |||
44 | @vldr_vstr ....... . . . . l:1 rn:4 ... ...... imm:7 &vldr_vstr qd=%qd u=0 | ||
45 | # Note that both Rn and Qd are 3 bits only (no D bit) | ||
46 | @vldst_wn ... u:1 ... . . . . l:1 . rn:3 qd:3 . ... .. imm:7 &vldr_vstr | ||
47 | |||
48 | +@1op .... .... .... size:2 .. .... .... .... .... &1op qd=%qd qm=%qm | ||
49 | + | ||
50 | # Vector loads and stores | ||
51 | |||
52 | # Widening loads and narrowing stores: | ||
53 | @@ -XXX,XX +XXX,XX @@ VLDR_VSTR 1110110 1 a:1 . w:1 . .... ... 111101 ....... @vldr_vstr \ | ||
54 | size=1 p=1 | ||
55 | VLDR_VSTR 1110110 1 a:1 . w:1 . .... ... 111110 ....... @vldr_vstr \ | ||
56 | size=2 p=1 | ||
57 | + | ||
58 | +# Vector miscellaneous | ||
59 | + | ||
60 | +VCLZ 1111 1111 1 . 11 .. 00 ... 0 0100 11 . 0 ... 0 @1op | ||
61 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/target/arm/mve_helper.c | ||
64 | +++ b/target/arm/mve_helper.c | ||
65 | @@ -XXX,XX +XXX,XX @@ DO_VSTR(vstrh_w, 2, stw, 4, int32_t) | ||
66 | |||
67 | #undef DO_VLDR | ||
68 | #undef DO_VSTR | ||
69 | + | ||
70 | +/* | ||
71 | + * The mergemask(D, R, M) macro performs the operation "*D = R" but | ||
72 | + * storing only the bytes which correspond to 1 bits in M, | ||
73 | + * leaving other bytes in *D unchanged. We use _Generic | ||
74 | + * to select the correct implementation based on the type of D. | ||
75 | + */ | ||
76 | + | ||
77 | +static void mergemask_ub(uint8_t *d, uint8_t r, uint16_t mask) | ||
78 | +{ | ||
79 | + if (mask & 1) { | ||
80 | + *d = r; | ||
81 | + } | ||
82 | +} | ||
83 | + | ||
84 | +static void mergemask_sb(int8_t *d, int8_t r, uint16_t mask) | ||
85 | +{ | ||
86 | + mergemask_ub((uint8_t *)d, r, mask); | ||
87 | +} | ||
88 | + | ||
89 | +static void mergemask_uh(uint16_t *d, uint16_t r, uint16_t mask) | ||
90 | +{ | ||
91 | + uint16_t bmask = expand_pred_b_data[mask & 3]; | ||
92 | + *d = (*d & ~bmask) | (r & bmask); | ||
93 | +} | ||
94 | + | ||
95 | +static void mergemask_sh(int16_t *d, int16_t r, uint16_t mask) | ||
96 | +{ | ||
97 | + mergemask_uh((uint16_t *)d, r, mask); | ||
98 | +} | ||
99 | + | ||
100 | +static void mergemask_uw(uint32_t *d, uint32_t r, uint16_t mask) | ||
101 | +{ | ||
102 | + uint32_t bmask = expand_pred_b_data[mask & 0xf]; | ||
103 | + *d = (*d & ~bmask) | (r & bmask); | ||
104 | +} | ||
105 | + | ||
106 | +static void mergemask_sw(int32_t *d, int32_t r, uint16_t mask) | ||
107 | +{ | ||
108 | + mergemask_uw((uint32_t *)d, r, mask); | ||
109 | +} | ||
110 | + | ||
111 | +static void mergemask_uq(uint64_t *d, uint64_t r, uint16_t mask) | ||
112 | +{ | ||
113 | + uint64_t bmask = expand_pred_b_data[mask & 0xff]; | ||
114 | + *d = (*d & ~bmask) | (r & bmask); | ||
115 | +} | ||
116 | + | ||
117 | +static void mergemask_sq(int64_t *d, int64_t r, uint16_t mask) | ||
118 | +{ | ||
119 | + mergemask_uq((uint64_t *)d, r, mask); | ||
120 | +} | ||
121 | + | ||
122 | +#define mergemask(D, R, M) \ | ||
123 | + _Generic(D, \ | ||
124 | + uint8_t *: mergemask_ub, \ | ||
125 | + int8_t *: mergemask_sb, \ | ||
126 | + uint16_t *: mergemask_uh, \ | ||
127 | + int16_t *: mergemask_sh, \ | ||
128 | + uint32_t *: mergemask_uw, \ | ||
129 | + int32_t *: mergemask_sw, \ | ||
130 | + uint64_t *: mergemask_uq, \ | ||
131 | + int64_t *: mergemask_sq)(D, R, M) | ||
132 | + | ||
133 | +#define DO_1OP(OP, ESIZE, TYPE, FN) \ | ||
134 | + void HELPER(mve_##OP)(CPUARMState *env, void *vd, void *vm) \ | ||
135 | + { \ | ||
136 | + TYPE *d = vd, *m = vm; \ | ||
137 | + uint16_t mask = mve_element_mask(env); \ | ||
138 | + unsigned e; \ | ||
139 | + for (e = 0; e < 16 / ESIZE; e++, mask >>= ESIZE) { \ | ||
140 | + mergemask(&d[H##ESIZE(e)], FN(m[H##ESIZE(e)]), mask); \ | ||
141 | + } \ | ||
142 | + mve_advance_vpt(env); \ | ||
143 | + } | ||
144 | + | ||
145 | +#define DO_CLZ_B(N) (clz32(N) - 24) | ||
146 | +#define DO_CLZ_H(N) (clz32(N) - 16) | ||
147 | + | ||
148 | +DO_1OP(vclzb, 1, uint8_t, DO_CLZ_B) | ||
149 | +DO_1OP(vclzh, 2, uint16_t, DO_CLZ_H) | ||
150 | +DO_1OP(vclzw, 4, uint32_t, clz32) | ||
151 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
152 | index XXXXXXX..XXXXXXX 100644 | ||
153 | --- a/target/arm/translate-mve.c | ||
154 | +++ b/target/arm/translate-mve.c | ||
155 | @@ -XXX,XX +XXX,XX @@ | ||
156 | #include "decode-mve.c.inc" | ||
157 | |||
158 | typedef void MVEGenLdStFn(TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
159 | +typedef void MVEGenOneOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr); | ||
160 | |||
161 | /* Return the offset of a Qn register (same semantics as aa32_vfp_qreg()) */ | ||
162 | static inline long mve_qreg_offset(unsigned reg) | ||
163 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDR_VSTR(DisasContext *s, arg_VLDR_VSTR *a) | ||
164 | DO_VLDST_WIDE_NARROW(VLDSTB_H, vldrb_sh, vldrb_uh, vstrb_h) | ||
165 | DO_VLDST_WIDE_NARROW(VLDSTB_W, vldrb_sw, vldrb_uw, vstrb_w) | ||
166 | DO_VLDST_WIDE_NARROW(VLDSTH_W, vldrh_sw, vldrh_uw, vstrh_w) | ||
167 | + | ||
168 | +static bool do_1op(DisasContext *s, arg_1op *a, MVEGenOneOpFn fn) | ||
169 | +{ | ||
170 | + TCGv_ptr qd, qm; | ||
171 | + | ||
172 | + if (!dc_isar_feature(aa32_mve, s) || | ||
173 | + !mve_check_qreg_bank(s, a->qd | a->qm) || | ||
174 | + !fn) { | ||
175 | + return false; | ||
176 | + } | ||
177 | + | ||
178 | + if (!mve_eci_check(s) || !vfp_access_check(s)) { | ||
179 | + return true; | ||
180 | + } | ||
181 | + | ||
182 | + qd = mve_qreg_ptr(a->qd); | ||
183 | + qm = mve_qreg_ptr(a->qm); | ||
184 | + fn(cpu_env, qd, qm); | ||
185 | + tcg_temp_free_ptr(qd); | ||
186 | + tcg_temp_free_ptr(qm); | ||
187 | + mve_update_eci(s); | ||
188 | + return true; | ||
189 | +} | ||
190 | + | ||
191 | +#define DO_1OP(INSN, FN) \ | ||
192 | + static bool trans_##INSN(DisasContext *s, arg_1op *a) \ | ||
193 | + { \ | ||
194 | + static MVEGenOneOpFn * const fns[] = { \ | ||
195 | + gen_helper_mve_##FN##b, \ | ||
196 | + gen_helper_mve_##FN##h, \ | ||
197 | + gen_helper_mve_##FN##w, \ | ||
198 | + NULL, \ | ||
199 | + }; \ | ||
200 | + return do_1op(s, a, fns[a->size]); \ | ||
201 | + } | ||
202 | + | ||
203 | +DO_1OP(VCLZ, vclz) | ||
204 | -- | ||
205 | 2.20.1 | ||
206 | |||
207 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the MVE VCLS insn. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20210617121628.20116-5-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/helper-mve.h | 4 ++++ | ||
8 | target/arm/mve.decode | 1 + | ||
9 | target/arm/mve_helper.c | 7 +++++++ | ||
10 | target/arm/translate-mve.c | 1 + | ||
11 | 4 files changed, 13 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper-mve.h | ||
16 | +++ b/target/arm/helper-mve.h | ||
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(mve_vstrb_h, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
18 | DEF_HELPER_FLAGS_3(mve_vstrb_w, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
19 | DEF_HELPER_FLAGS_3(mve_vstrh_w, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
20 | |||
21 | +DEF_HELPER_FLAGS_3(mve_vclsb, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
22 | +DEF_HELPER_FLAGS_3(mve_vclsh, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
23 | +DEF_HELPER_FLAGS_3(mve_vclsw, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
24 | + | ||
25 | DEF_HELPER_FLAGS_3(mve_vclzb, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
26 | DEF_HELPER_FLAGS_3(mve_vclzh, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
27 | DEF_HELPER_FLAGS_3(mve_vclzw, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
28 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/target/arm/mve.decode | ||
31 | +++ b/target/arm/mve.decode | ||
32 | @@ -XXX,XX +XXX,XX @@ VLDR_VSTR 1110110 1 a:1 . w:1 . .... ... 111110 ....... @vldr_vstr \ | ||
33 | |||
34 | # Vector miscellaneous | ||
35 | |||
36 | +VCLS 1111 1111 1 . 11 .. 00 ... 0 0100 01 . 0 ... 0 @1op | ||
37 | VCLZ 1111 1111 1 . 11 .. 00 ... 0 0100 11 . 0 ... 0 @1op | ||
38 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/target/arm/mve_helper.c | ||
41 | +++ b/target/arm/mve_helper.c | ||
42 | @@ -XXX,XX +XXX,XX @@ static void mergemask_sq(int64_t *d, int64_t r, uint16_t mask) | ||
43 | mve_advance_vpt(env); \ | ||
44 | } | ||
45 | |||
46 | +#define DO_CLS_B(N) (clrsb32(N) - 24) | ||
47 | +#define DO_CLS_H(N) (clrsb32(N) - 16) | ||
48 | + | ||
49 | +DO_1OP(vclsb, 1, int8_t, DO_CLS_B) | ||
50 | +DO_1OP(vclsh, 2, int16_t, DO_CLS_H) | ||
51 | +DO_1OP(vclsw, 4, int32_t, clrsb32) | ||
52 | + | ||
53 | #define DO_CLZ_B(N) (clz32(N) - 24) | ||
54 | #define DO_CLZ_H(N) (clz32(N) - 16) | ||
55 | |||
56 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/target/arm/translate-mve.c | ||
59 | +++ b/target/arm/translate-mve.c | ||
60 | @@ -XXX,XX +XXX,XX @@ static bool do_1op(DisasContext *s, arg_1op *a, MVEGenOneOpFn fn) | ||
61 | } | ||
62 | |||
63 | DO_1OP(VCLZ, vclz) | ||
64 | +DO_1OP(VCLS, vcls) | ||
65 | -- | ||
66 | 2.20.1 | ||
67 | |||
68 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the MVE instructions VREV16, VREV32 and VREV64. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20210617121628.20116-6-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/helper-mve.h | 7 +++++++ | ||
8 | target/arm/mve.decode | 4 ++++ | ||
9 | target/arm/mve_helper.c | 7 +++++++ | ||
10 | target/arm/translate-mve.c | 33 +++++++++++++++++++++++++++++++++ | ||
11 | 4 files changed, 51 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper-mve.h | ||
16 | +++ b/target/arm/helper-mve.h | ||
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(mve_vclsw, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
18 | DEF_HELPER_FLAGS_3(mve_vclzb, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
19 | DEF_HELPER_FLAGS_3(mve_vclzh, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
20 | DEF_HELPER_FLAGS_3(mve_vclzw, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
21 | + | ||
22 | +DEF_HELPER_FLAGS_3(mve_vrev16b, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
23 | +DEF_HELPER_FLAGS_3(mve_vrev32b, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
24 | +DEF_HELPER_FLAGS_3(mve_vrev32h, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
25 | +DEF_HELPER_FLAGS_3(mve_vrev64b, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
26 | +DEF_HELPER_FLAGS_3(mve_vrev64h, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
27 | +DEF_HELPER_FLAGS_3(mve_vrev64w, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
28 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/target/arm/mve.decode | ||
31 | +++ b/target/arm/mve.decode | ||
32 | @@ -XXX,XX +XXX,XX @@ VLDR_VSTR 1110110 1 a:1 . w:1 . .... ... 111110 ....... @vldr_vstr \ | ||
33 | |||
34 | VCLS 1111 1111 1 . 11 .. 00 ... 0 0100 01 . 0 ... 0 @1op | ||
35 | VCLZ 1111 1111 1 . 11 .. 00 ... 0 0100 11 . 0 ... 0 @1op | ||
36 | + | ||
37 | +VREV16 1111 1111 1 . 11 .. 00 ... 0 0001 01 . 0 ... 0 @1op | ||
38 | +VREV32 1111 1111 1 . 11 .. 00 ... 0 0000 11 . 0 ... 0 @1op | ||
39 | +VREV64 1111 1111 1 . 11 .. 00 ... 0 0000 01 . 0 ... 0 @1op | ||
40 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/mve_helper.c | ||
43 | +++ b/target/arm/mve_helper.c | ||
44 | @@ -XXX,XX +XXX,XX @@ DO_1OP(vclsw, 4, int32_t, clrsb32) | ||
45 | DO_1OP(vclzb, 1, uint8_t, DO_CLZ_B) | ||
46 | DO_1OP(vclzh, 2, uint16_t, DO_CLZ_H) | ||
47 | DO_1OP(vclzw, 4, uint32_t, clz32) | ||
48 | + | ||
49 | +DO_1OP(vrev16b, 2, uint16_t, bswap16) | ||
50 | +DO_1OP(vrev32b, 4, uint32_t, bswap32) | ||
51 | +DO_1OP(vrev32h, 4, uint32_t, hswap32) | ||
52 | +DO_1OP(vrev64b, 8, uint64_t, bswap64) | ||
53 | +DO_1OP(vrev64h, 8, uint64_t, hswap64) | ||
54 | +DO_1OP(vrev64w, 8, uint64_t, wswap64) | ||
55 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/target/arm/translate-mve.c | ||
58 | +++ b/target/arm/translate-mve.c | ||
59 | @@ -XXX,XX +XXX,XX @@ static bool do_1op(DisasContext *s, arg_1op *a, MVEGenOneOpFn fn) | ||
60 | |||
61 | DO_1OP(VCLZ, vclz) | ||
62 | DO_1OP(VCLS, vcls) | ||
63 | + | ||
64 | +static bool trans_VREV16(DisasContext *s, arg_1op *a) | ||
65 | +{ | ||
66 | + static MVEGenOneOpFn * const fns[] = { | ||
67 | + gen_helper_mve_vrev16b, | ||
68 | + NULL, | ||
69 | + NULL, | ||
70 | + NULL, | ||
71 | + }; | ||
72 | + return do_1op(s, a, fns[a->size]); | ||
73 | +} | ||
74 | + | ||
75 | +static bool trans_VREV32(DisasContext *s, arg_1op *a) | ||
76 | +{ | ||
77 | + static MVEGenOneOpFn * const fns[] = { | ||
78 | + gen_helper_mve_vrev32b, | ||
79 | + gen_helper_mve_vrev32h, | ||
80 | + NULL, | ||
81 | + NULL, | ||
82 | + }; | ||
83 | + return do_1op(s, a, fns[a->size]); | ||
84 | +} | ||
85 | + | ||
86 | +static bool trans_VREV64(DisasContext *s, arg_1op *a) | ||
87 | +{ | ||
88 | + static MVEGenOneOpFn * const fns[] = { | ||
89 | + gen_helper_mve_vrev64b, | ||
90 | + gen_helper_mve_vrev64h, | ||
91 | + gen_helper_mve_vrev64w, | ||
92 | + NULL, | ||
93 | + }; | ||
94 | + return do_1op(s, a, fns[a->size]); | ||
95 | +} | ||
96 | -- | ||
97 | 2.20.1 | ||
98 | |||
99 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the MVE VMVN(register) operation. Note that for | ||
2 | predication this operation is byte-by-byte. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20210617121628.20116-7-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/helper-mve.h | 2 ++ | ||
9 | target/arm/mve.decode | 3 +++ | ||
10 | target/arm/mve_helper.c | 4 ++++ | ||
11 | target/arm/translate-mve.c | 5 +++++ | ||
12 | 4 files changed, 14 insertions(+) | ||
13 | |||
14 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper-mve.h | ||
17 | +++ b/target/arm/helper-mve.h | ||
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(mve_vrev32h, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
19 | DEF_HELPER_FLAGS_3(mve_vrev64b, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
20 | DEF_HELPER_FLAGS_3(mve_vrev64h, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
21 | DEF_HELPER_FLAGS_3(mve_vrev64w, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
22 | + | ||
23 | +DEF_HELPER_FLAGS_3(mve_vmvn, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
24 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/target/arm/mve.decode | ||
27 | +++ b/target/arm/mve.decode | ||
28 | @@ -XXX,XX +XXX,XX @@ | ||
29 | @vldst_wn ... u:1 ... . . . . l:1 . rn:3 qd:3 . ... .. imm:7 &vldr_vstr | ||
30 | |||
31 | @1op .... .... .... size:2 .. .... .... .... .... &1op qd=%qd qm=%qm | ||
32 | +@1op_nosz .... .... .... .... .... .... .... .... &1op qd=%qd qm=%qm size=0 | ||
33 | |||
34 | # Vector loads and stores | ||
35 | |||
36 | @@ -XXX,XX +XXX,XX @@ VCLZ 1111 1111 1 . 11 .. 00 ... 0 0100 11 . 0 ... 0 @1op | ||
37 | VREV16 1111 1111 1 . 11 .. 00 ... 0 0001 01 . 0 ... 0 @1op | ||
38 | VREV32 1111 1111 1 . 11 .. 00 ... 0 0000 11 . 0 ... 0 @1op | ||
39 | VREV64 1111 1111 1 . 11 .. 00 ... 0 0000 01 . 0 ... 0 @1op | ||
40 | + | ||
41 | +VMVN 1111 1111 1 . 11 00 00 ... 0 0101 11 . 0 ... 0 @1op_nosz | ||
42 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/mve_helper.c | ||
45 | +++ b/target/arm/mve_helper.c | ||
46 | @@ -XXX,XX +XXX,XX @@ DO_1OP(vrev32h, 4, uint32_t, hswap32) | ||
47 | DO_1OP(vrev64b, 8, uint64_t, bswap64) | ||
48 | DO_1OP(vrev64h, 8, uint64_t, hswap64) | ||
49 | DO_1OP(vrev64w, 8, uint64_t, wswap64) | ||
50 | + | ||
51 | +#define DO_NOT(N) (~(N)) | ||
52 | + | ||
53 | +DO_1OP(vmvn, 8, uint64_t, DO_NOT) | ||
54 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
55 | index XXXXXXX..XXXXXXX 100644 | ||
56 | --- a/target/arm/translate-mve.c | ||
57 | +++ b/target/arm/translate-mve.c | ||
58 | @@ -XXX,XX +XXX,XX @@ static bool trans_VREV64(DisasContext *s, arg_1op *a) | ||
59 | }; | ||
60 | return do_1op(s, a, fns[a->size]); | ||
61 | } | ||
62 | + | ||
63 | +static bool trans_VMVN(DisasContext *s, arg_1op *a) | ||
64 | +{ | ||
65 | + return do_1op(s, a, gen_helper_mve_vmvn); | ||
66 | +} | ||
67 | -- | ||
68 | 2.20.1 | ||
69 | |||
70 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the MVE VABS functions (both integer and floating point). | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20210617121628.20116-8-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/helper-mve.h | 6 ++++++ | ||
8 | target/arm/mve.decode | 3 +++ | ||
9 | target/arm/mve_helper.c | 13 +++++++++++++ | ||
10 | target/arm/translate-mve.c | 15 +++++++++++++++ | ||
11 | 4 files changed, 37 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper-mve.h | ||
16 | +++ b/target/arm/helper-mve.h | ||
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(mve_vrev64h, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
18 | DEF_HELPER_FLAGS_3(mve_vrev64w, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
19 | |||
20 | DEF_HELPER_FLAGS_3(mve_vmvn, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
21 | + | ||
22 | +DEF_HELPER_FLAGS_3(mve_vabsb, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
23 | +DEF_HELPER_FLAGS_3(mve_vabsh, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
24 | +DEF_HELPER_FLAGS_3(mve_vabsw, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
25 | +DEF_HELPER_FLAGS_3(mve_vfabsh, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
26 | +DEF_HELPER_FLAGS_3(mve_vfabss, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
27 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/mve.decode | ||
30 | +++ b/target/arm/mve.decode | ||
31 | @@ -XXX,XX +XXX,XX @@ VREV32 1111 1111 1 . 11 .. 00 ... 0 0000 11 . 0 ... 0 @1op | ||
32 | VREV64 1111 1111 1 . 11 .. 00 ... 0 0000 01 . 0 ... 0 @1op | ||
33 | |||
34 | VMVN 1111 1111 1 . 11 00 00 ... 0 0101 11 . 0 ... 0 @1op_nosz | ||
35 | + | ||
36 | +VABS 1111 1111 1 . 11 .. 01 ... 0 0011 01 . 0 ... 0 @1op | ||
37 | +VABS_fp 1111 1111 1 . 11 .. 01 ... 0 0111 01 . 0 ... 0 @1op | ||
38 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/target/arm/mve_helper.c | ||
41 | +++ b/target/arm/mve_helper.c | ||
42 | @@ -XXX,XX +XXX,XX @@ | ||
43 | #include "exec/helper-proto.h" | ||
44 | #include "exec/cpu_ldst.h" | ||
45 | #include "exec/exec-all.h" | ||
46 | +#include "tcg/tcg.h" | ||
47 | |||
48 | static uint16_t mve_element_mask(CPUARMState *env) | ||
49 | { | ||
50 | @@ -XXX,XX +XXX,XX @@ DO_1OP(vrev64w, 8, uint64_t, wswap64) | ||
51 | #define DO_NOT(N) (~(N)) | ||
52 | |||
53 | DO_1OP(vmvn, 8, uint64_t, DO_NOT) | ||
54 | + | ||
55 | +#define DO_ABS(N) ((N) < 0 ? -(N) : (N)) | ||
56 | +#define DO_FABSH(N) ((N) & dup_const(MO_16, 0x7fff)) | ||
57 | +#define DO_FABSS(N) ((N) & dup_const(MO_32, 0x7fffffff)) | ||
58 | + | ||
59 | +DO_1OP(vabsb, 1, int8_t, DO_ABS) | ||
60 | +DO_1OP(vabsh, 2, int16_t, DO_ABS) | ||
61 | +DO_1OP(vabsw, 4, int32_t, DO_ABS) | ||
62 | + | ||
63 | +/* We can do these 64 bits at a time */ | ||
64 | +DO_1OP(vfabsh, 8, uint64_t, DO_FABSH) | ||
65 | +DO_1OP(vfabss, 8, uint64_t, DO_FABSS) | ||
66 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/target/arm/translate-mve.c | ||
69 | +++ b/target/arm/translate-mve.c | ||
70 | @@ -XXX,XX +XXX,XX @@ static bool do_1op(DisasContext *s, arg_1op *a, MVEGenOneOpFn fn) | ||
71 | |||
72 | DO_1OP(VCLZ, vclz) | ||
73 | DO_1OP(VCLS, vcls) | ||
74 | +DO_1OP(VABS, vabs) | ||
75 | |||
76 | static bool trans_VREV16(DisasContext *s, arg_1op *a) | ||
77 | { | ||
78 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMVN(DisasContext *s, arg_1op *a) | ||
79 | { | ||
80 | return do_1op(s, a, gen_helper_mve_vmvn); | ||
81 | } | ||
82 | + | ||
83 | +static bool trans_VABS_fp(DisasContext *s, arg_1op *a) | ||
84 | +{ | ||
85 | + static MVEGenOneOpFn * const fns[] = { | ||
86 | + NULL, | ||
87 | + gen_helper_mve_vfabsh, | ||
88 | + gen_helper_mve_vfabss, | ||
89 | + NULL, | ||
90 | + }; | ||
91 | + if (!dc_isar_feature(aa32_mve_fp, s)) { | ||
92 | + return false; | ||
93 | + } | ||
94 | + return do_1op(s, a, fns[a->size]); | ||
95 | +} | ||
96 | -- | ||
97 | 2.20.1 | ||
98 | |||
99 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the MVE VNEG insn (both integer and floating point forms). | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20210617121628.20116-9-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/helper-mve.h | 6 ++++++ | ||
8 | target/arm/mve.decode | 2 ++ | ||
9 | target/arm/mve_helper.c | 12 ++++++++++++ | ||
10 | target/arm/translate-mve.c | 15 +++++++++++++++ | ||
11 | 4 files changed, 35 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper-mve.h | ||
16 | +++ b/target/arm/helper-mve.h | ||
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(mve_vabsh, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
18 | DEF_HELPER_FLAGS_3(mve_vabsw, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
19 | DEF_HELPER_FLAGS_3(mve_vfabsh, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
20 | DEF_HELPER_FLAGS_3(mve_vfabss, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
21 | + | ||
22 | +DEF_HELPER_FLAGS_3(mve_vnegb, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
23 | +DEF_HELPER_FLAGS_3(mve_vnegh, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
24 | +DEF_HELPER_FLAGS_3(mve_vnegw, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
25 | +DEF_HELPER_FLAGS_3(mve_vfnegh, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
26 | +DEF_HELPER_FLAGS_3(mve_vfnegs, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
27 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/mve.decode | ||
30 | +++ b/target/arm/mve.decode | ||
31 | @@ -XXX,XX +XXX,XX @@ VMVN 1111 1111 1 . 11 00 00 ... 0 0101 11 . 0 ... 0 @1op_nosz | ||
32 | |||
33 | VABS 1111 1111 1 . 11 .. 01 ... 0 0011 01 . 0 ... 0 @1op | ||
34 | VABS_fp 1111 1111 1 . 11 .. 01 ... 0 0111 01 . 0 ... 0 @1op | ||
35 | +VNEG 1111 1111 1 . 11 .. 01 ... 0 0011 11 . 0 ... 0 @1op | ||
36 | +VNEG_fp 1111 1111 1 . 11 .. 01 ... 0 0111 11 . 0 ... 0 @1op | ||
37 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/target/arm/mve_helper.c | ||
40 | +++ b/target/arm/mve_helper.c | ||
41 | @@ -XXX,XX +XXX,XX @@ DO_1OP(vabsw, 4, int32_t, DO_ABS) | ||
42 | /* We can do these 64 bits at a time */ | ||
43 | DO_1OP(vfabsh, 8, uint64_t, DO_FABSH) | ||
44 | DO_1OP(vfabss, 8, uint64_t, DO_FABSS) | ||
45 | + | ||
46 | +#define DO_NEG(N) (-(N)) | ||
47 | +#define DO_FNEGH(N) ((N) ^ dup_const(MO_16, 0x8000)) | ||
48 | +#define DO_FNEGS(N) ((N) ^ dup_const(MO_32, 0x80000000)) | ||
49 | + | ||
50 | +DO_1OP(vnegb, 1, int8_t, DO_NEG) | ||
51 | +DO_1OP(vnegh, 2, int16_t, DO_NEG) | ||
52 | +DO_1OP(vnegw, 4, int32_t, DO_NEG) | ||
53 | + | ||
54 | +/* We can do these 64 bits at a time */ | ||
55 | +DO_1OP(vfnegh, 8, uint64_t, DO_FNEGH) | ||
56 | +DO_1OP(vfnegs, 8, uint64_t, DO_FNEGS) | ||
57 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/target/arm/translate-mve.c | ||
60 | +++ b/target/arm/translate-mve.c | ||
61 | @@ -XXX,XX +XXX,XX @@ static bool do_1op(DisasContext *s, arg_1op *a, MVEGenOneOpFn fn) | ||
62 | DO_1OP(VCLZ, vclz) | ||
63 | DO_1OP(VCLS, vcls) | ||
64 | DO_1OP(VABS, vabs) | ||
65 | +DO_1OP(VNEG, vneg) | ||
66 | |||
67 | static bool trans_VREV16(DisasContext *s, arg_1op *a) | ||
68 | { | ||
69 | @@ -XXX,XX +XXX,XX @@ static bool trans_VABS_fp(DisasContext *s, arg_1op *a) | ||
70 | } | ||
71 | return do_1op(s, a, fns[a->size]); | ||
72 | } | ||
73 | + | ||
74 | +static bool trans_VNEG_fp(DisasContext *s, arg_1op *a) | ||
75 | +{ | ||
76 | + static MVEGenOneOpFn * const fns[] = { | ||
77 | + NULL, | ||
78 | + gen_helper_mve_vfnegh, | ||
79 | + gen_helper_mve_vfnegs, | ||
80 | + NULL, | ||
81 | + }; | ||
82 | + if (!dc_isar_feature(aa32_mve_fp, s)) { | ||
83 | + return false; | ||
84 | + } | ||
85 | + return do_1op(s, a, fns[a->size]); | ||
86 | +} | ||
87 | -- | ||
88 | 2.20.1 | ||
89 | |||
90 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The Arm MVE VDUP implementation would like to be able to emit code to | ||
2 | duplicate a byte or halfword value into an i32. We have code to do | ||
3 | this already in tcg-op-gvec.c, so all we need to do is make the | ||
4 | functions global. | ||
1 | 5 | ||
6 | For consistency with other functions made available to the frontends: | ||
7 | * we rename to tcg_gen_dup_* | ||
8 | * we expose both the _i32 and _i64 forms | ||
9 | * we provide the #define for a _tl form | ||
10 | |||
11 | Suggested-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Message-id: 20210617121628.20116-10-peter.maydell@linaro.org | ||
15 | --- | ||
16 | include/tcg/tcg-op.h | 8 ++++++++ | ||
17 | include/tcg/tcg.h | 1 - | ||
18 | tcg/tcg-op-gvec.c | 20 ++++++++++---------- | ||
19 | 3 files changed, 18 insertions(+), 11 deletions(-) | ||
20 | |||
21 | diff --git a/include/tcg/tcg-op.h b/include/tcg/tcg-op.h | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/include/tcg/tcg-op.h | ||
24 | +++ b/include/tcg/tcg-op.h | ||
25 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_umin_i32(TCGv_i32, TCGv_i32 arg1, TCGv_i32 arg2); | ||
26 | void tcg_gen_umax_i32(TCGv_i32, TCGv_i32 arg1, TCGv_i32 arg2); | ||
27 | void tcg_gen_abs_i32(TCGv_i32, TCGv_i32); | ||
28 | |||
29 | +/* Replicate a value of size @vece from @in to all the lanes in @out */ | ||
30 | +void tcg_gen_dup_i32(unsigned vece, TCGv_i32 out, TCGv_i32 in); | ||
31 | + | ||
32 | static inline void tcg_gen_discard_i32(TCGv_i32 arg) | ||
33 | { | ||
34 | tcg_gen_op1_i32(INDEX_op_discard, arg); | ||
35 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_umin_i64(TCGv_i64, TCGv_i64 arg1, TCGv_i64 arg2); | ||
36 | void tcg_gen_umax_i64(TCGv_i64, TCGv_i64 arg1, TCGv_i64 arg2); | ||
37 | void tcg_gen_abs_i64(TCGv_i64, TCGv_i64); | ||
38 | |||
39 | +/* Replicate a value of size @vece from @in to all the lanes in @out */ | ||
40 | +void tcg_gen_dup_i64(unsigned vece, TCGv_i64 out, TCGv_i64 in); | ||
41 | + | ||
42 | #if TCG_TARGET_REG_BITS == 64 | ||
43 | static inline void tcg_gen_discard_i64(TCGv_i64 arg) | ||
44 | { | ||
45 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_stl_vec(TCGv_vec r, TCGv_ptr base, TCGArg offset, TCGType t); | ||
46 | #define tcg_gen_atomic_smax_fetch_tl tcg_gen_atomic_smax_fetch_i64 | ||
47 | #define tcg_gen_atomic_umax_fetch_tl tcg_gen_atomic_umax_fetch_i64 | ||
48 | #define tcg_gen_dup_tl_vec tcg_gen_dup_i64_vec | ||
49 | +#define tcg_gen_dup_tl tcg_gen_dup_i64 | ||
50 | #else | ||
51 | #define tcg_gen_movi_tl tcg_gen_movi_i32 | ||
52 | #define tcg_gen_mov_tl tcg_gen_mov_i32 | ||
53 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_stl_vec(TCGv_vec r, TCGv_ptr base, TCGArg offset, TCGType t); | ||
54 | #define tcg_gen_atomic_smax_fetch_tl tcg_gen_atomic_smax_fetch_i32 | ||
55 | #define tcg_gen_atomic_umax_fetch_tl tcg_gen_atomic_umax_fetch_i32 | ||
56 | #define tcg_gen_dup_tl_vec tcg_gen_dup_i32_vec | ||
57 | +#define tcg_gen_dup_tl tcg_gen_dup_i32 | ||
58 | #endif | ||
59 | |||
60 | #if UINTPTR_MAX == UINT32_MAX | ||
61 | diff --git a/include/tcg/tcg.h b/include/tcg/tcg.h | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/include/tcg/tcg.h | ||
64 | +++ b/include/tcg/tcg.h | ||
65 | @@ -XXX,XX +XXX,XX @@ uint64_t dup_const(unsigned vece, uint64_t c); | ||
66 | : (qemu_build_not_reached_always(), 0)) \ | ||
67 | : dup_const(VECE, C)) | ||
68 | |||
69 | - | ||
70 | /* | ||
71 | * Memory helpers that will be used by TCG generated code. | ||
72 | */ | ||
73 | diff --git a/tcg/tcg-op-gvec.c b/tcg/tcg-op-gvec.c | ||
74 | index XXXXXXX..XXXXXXX 100644 | ||
75 | --- a/tcg/tcg-op-gvec.c | ||
76 | +++ b/tcg/tcg-op-gvec.c | ||
77 | @@ -XXX,XX +XXX,XX @@ uint64_t (dup_const)(unsigned vece, uint64_t c) | ||
78 | } | ||
79 | |||
80 | /* Duplicate IN into OUT as per VECE. */ | ||
81 | -static void gen_dup_i32(unsigned vece, TCGv_i32 out, TCGv_i32 in) | ||
82 | +void tcg_gen_dup_i32(unsigned vece, TCGv_i32 out, TCGv_i32 in) | ||
83 | { | ||
84 | switch (vece) { | ||
85 | case MO_8: | ||
86 | @@ -XXX,XX +XXX,XX @@ static void gen_dup_i32(unsigned vece, TCGv_i32 out, TCGv_i32 in) | ||
87 | } | ||
88 | } | ||
89 | |||
90 | -static void gen_dup_i64(unsigned vece, TCGv_i64 out, TCGv_i64 in) | ||
91 | +void tcg_gen_dup_i64(unsigned vece, TCGv_i64 out, TCGv_i64 in) | ||
92 | { | ||
93 | switch (vece) { | ||
94 | case MO_8: | ||
95 | @@ -XXX,XX +XXX,XX @@ static void do_dup(unsigned vece, uint32_t dofs, uint32_t oprsz, | ||
96 | && (vece != MO_32 || !check_size_impl(oprsz, 4))) { | ||
97 | t_64 = tcg_temp_new_i64(); | ||
98 | tcg_gen_extu_i32_i64(t_64, in_32); | ||
99 | - gen_dup_i64(vece, t_64, t_64); | ||
100 | + tcg_gen_dup_i64(vece, t_64, t_64); | ||
101 | } else { | ||
102 | t_32 = tcg_temp_new_i32(); | ||
103 | - gen_dup_i32(vece, t_32, in_32); | ||
104 | + tcg_gen_dup_i32(vece, t_32, in_32); | ||
105 | } | ||
106 | } else if (in_64) { | ||
107 | /* We are given a 64-bit variable input. */ | ||
108 | t_64 = tcg_temp_new_i64(); | ||
109 | - gen_dup_i64(vece, t_64, in_64); | ||
110 | + tcg_gen_dup_i64(vece, t_64, in_64); | ||
111 | } else { | ||
112 | /* We are given a constant input. */ | ||
113 | /* For 64-bit hosts, use 64-bit constants for "simple" constants | ||
114 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_gvec_2s(uint32_t dofs, uint32_t aofs, uint32_t oprsz, | ||
115 | } else if (g->fni8 && check_size_impl(oprsz, 8)) { | ||
116 | TCGv_i64 t64 = tcg_temp_new_i64(); | ||
117 | |||
118 | - gen_dup_i64(g->vece, t64, c); | ||
119 | + tcg_gen_dup_i64(g->vece, t64, c); | ||
120 | expand_2s_i64(dofs, aofs, oprsz, t64, g->scalar_first, g->fni8); | ||
121 | tcg_temp_free_i64(t64); | ||
122 | } else if (g->fni4 && check_size_impl(oprsz, 4)) { | ||
123 | TCGv_i32 t32 = tcg_temp_new_i32(); | ||
124 | |||
125 | tcg_gen_extrl_i64_i32(t32, c); | ||
126 | - gen_dup_i32(g->vece, t32, t32); | ||
127 | + tcg_gen_dup_i32(g->vece, t32, t32); | ||
128 | expand_2s_i32(dofs, aofs, oprsz, t32, g->scalar_first, g->fni4); | ||
129 | tcg_temp_free_i32(t32); | ||
130 | } else { | ||
131 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_gvec_ands(unsigned vece, uint32_t dofs, uint32_t aofs, | ||
132 | TCGv_i64 c, uint32_t oprsz, uint32_t maxsz) | ||
133 | { | ||
134 | TCGv_i64 tmp = tcg_temp_new_i64(); | ||
135 | - gen_dup_i64(vece, tmp, c); | ||
136 | + tcg_gen_dup_i64(vece, tmp, c); | ||
137 | tcg_gen_gvec_2s(dofs, aofs, oprsz, maxsz, tmp, &gop_ands); | ||
138 | tcg_temp_free_i64(tmp); | ||
139 | } | ||
140 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_gvec_xors(unsigned vece, uint32_t dofs, uint32_t aofs, | ||
141 | TCGv_i64 c, uint32_t oprsz, uint32_t maxsz) | ||
142 | { | ||
143 | TCGv_i64 tmp = tcg_temp_new_i64(); | ||
144 | - gen_dup_i64(vece, tmp, c); | ||
145 | + tcg_gen_dup_i64(vece, tmp, c); | ||
146 | tcg_gen_gvec_2s(dofs, aofs, oprsz, maxsz, tmp, &gop_xors); | ||
147 | tcg_temp_free_i64(tmp); | ||
148 | } | ||
149 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_gvec_ors(unsigned vece, uint32_t dofs, uint32_t aofs, | ||
150 | TCGv_i64 c, uint32_t oprsz, uint32_t maxsz) | ||
151 | { | ||
152 | TCGv_i64 tmp = tcg_temp_new_i64(); | ||
153 | - gen_dup_i64(vece, tmp, c); | ||
154 | + tcg_gen_dup_i64(vece, tmp, c); | ||
155 | tcg_gen_gvec_2s(dofs, aofs, oprsz, maxsz, tmp, &gop_ors); | ||
156 | tcg_temp_free_i64(tmp); | ||
157 | } | ||
158 | -- | ||
159 | 2.20.1 | ||
160 | |||
161 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the MVE VDUP insn, which duplicates a value from | ||
2 | a general-purpose register into every lane of a vector | ||
3 | register (subject to predication). | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20210617121628.20116-11-peter.maydell@linaro.org | ||
8 | --- | ||
9 | target/arm/helper-mve.h | 2 ++ | ||
10 | target/arm/mve.decode | 10 ++++++++++ | ||
11 | target/arm/mve_helper.c | 16 ++++++++++++++++ | ||
12 | target/arm/translate-mve.c | 27 +++++++++++++++++++++++++++ | ||
13 | 4 files changed, 55 insertions(+) | ||
14 | |||
15 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/helper-mve.h | ||
18 | +++ b/target/arm/helper-mve.h | ||
19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(mve_vstrb_h, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
20 | DEF_HELPER_FLAGS_3(mve_vstrb_w, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
21 | DEF_HELPER_FLAGS_3(mve_vstrh_w, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
22 | |||
23 | +DEF_HELPER_FLAGS_3(mve_vdup, TCG_CALL_NO_WG, void, env, ptr, i32) | ||
24 | + | ||
25 | DEF_HELPER_FLAGS_3(mve_vclsb, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
26 | DEF_HELPER_FLAGS_3(mve_vclsh, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
27 | DEF_HELPER_FLAGS_3(mve_vclsw, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
28 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/target/arm/mve.decode | ||
31 | +++ b/target/arm/mve.decode | ||
32 | @@ -XXX,XX +XXX,XX @@ | ||
33 | |||
34 | %qd 22:1 13:3 | ||
35 | %qm 5:1 1:3 | ||
36 | +%qn 7:1 17:3 | ||
37 | |||
38 | &vldr_vstr rn qd imm p a w size l u | ||
39 | &1op qd qm size | ||
40 | @@ -XXX,XX +XXX,XX @@ VABS 1111 1111 1 . 11 .. 01 ... 0 0011 01 . 0 ... 0 @1op | ||
41 | VABS_fp 1111 1111 1 . 11 .. 01 ... 0 0111 01 . 0 ... 0 @1op | ||
42 | VNEG 1111 1111 1 . 11 .. 01 ... 0 0011 11 . 0 ... 0 @1op | ||
43 | VNEG_fp 1111 1111 1 . 11 .. 01 ... 0 0111 11 . 0 ... 0 @1op | ||
44 | + | ||
45 | +&vdup qd rt size | ||
46 | +# Qd is in the fields usually named Qn | ||
47 | +@vdup .... .... . . .. ... . rt:4 .... . . . . .... qd=%qn &vdup | ||
48 | + | ||
49 | +# B and E bits encode size, which we decode here to the usual size values | ||
50 | +VDUP 1110 1110 1 1 10 ... 0 .... 1011 . 0 0 1 0000 @vdup size=0 | ||
51 | +VDUP 1110 1110 1 0 10 ... 0 .... 1011 . 0 1 1 0000 @vdup size=1 | ||
52 | +VDUP 1110 1110 1 0 10 ... 0 .... 1011 . 0 0 1 0000 @vdup size=2 | ||
53 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/target/arm/mve_helper.c | ||
56 | +++ b/target/arm/mve_helper.c | ||
57 | @@ -XXX,XX +XXX,XX @@ static void mergemask_sq(int64_t *d, int64_t r, uint16_t mask) | ||
58 | uint64_t *: mergemask_uq, \ | ||
59 | int64_t *: mergemask_sq)(D, R, M) | ||
60 | |||
61 | +void HELPER(mve_vdup)(CPUARMState *env, void *vd, uint32_t val) | ||
62 | +{ | ||
63 | + /* | ||
64 | + * The generated code already replicated an 8 or 16 bit constant | ||
65 | + * into the 32-bit value, so we only need to write the 32-bit | ||
66 | + * value to all elements of the Qreg, allowing for predication. | ||
67 | + */ | ||
68 | + uint32_t *d = vd; | ||
69 | + uint16_t mask = mve_element_mask(env); | ||
70 | + unsigned e; | ||
71 | + for (e = 0; e < 16 / 4; e++, mask >>= 4) { | ||
72 | + mergemask(&d[H4(e)], val, mask); | ||
73 | + } | ||
74 | + mve_advance_vpt(env); | ||
75 | +} | ||
76 | + | ||
77 | #define DO_1OP(OP, ESIZE, TYPE, FN) \ | ||
78 | void HELPER(mve_##OP)(CPUARMState *env, void *vd, void *vm) \ | ||
79 | { \ | ||
80 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
81 | index XXXXXXX..XXXXXXX 100644 | ||
82 | --- a/target/arm/translate-mve.c | ||
83 | +++ b/target/arm/translate-mve.c | ||
84 | @@ -XXX,XX +XXX,XX @@ DO_VLDST_WIDE_NARROW(VLDSTB_H, vldrb_sh, vldrb_uh, vstrb_h) | ||
85 | DO_VLDST_WIDE_NARROW(VLDSTB_W, vldrb_sw, vldrb_uw, vstrb_w) | ||
86 | DO_VLDST_WIDE_NARROW(VLDSTH_W, vldrh_sw, vldrh_uw, vstrh_w) | ||
87 | |||
88 | +static bool trans_VDUP(DisasContext *s, arg_VDUP *a) | ||
89 | +{ | ||
90 | + TCGv_ptr qd; | ||
91 | + TCGv_i32 rt; | ||
92 | + | ||
93 | + if (!dc_isar_feature(aa32_mve, s) || | ||
94 | + !mve_check_qreg_bank(s, a->qd)) { | ||
95 | + return false; | ||
96 | + } | ||
97 | + if (a->rt == 13 || a->rt == 15) { | ||
98 | + /* UNPREDICTABLE; we choose to UNDEF */ | ||
99 | + return false; | ||
100 | + } | ||
101 | + if (!mve_eci_check(s) || !vfp_access_check(s)) { | ||
102 | + return true; | ||
103 | + } | ||
104 | + | ||
105 | + qd = mve_qreg_ptr(a->qd); | ||
106 | + rt = load_reg(s, a->rt); | ||
107 | + tcg_gen_dup_i32(a->size, rt, rt); | ||
108 | + gen_helper_mve_vdup(cpu_env, qd, rt); | ||
109 | + tcg_temp_free_ptr(qd); | ||
110 | + tcg_temp_free_i32(rt); | ||
111 | + mve_update_eci(s); | ||
112 | + return true; | ||
113 | +} | ||
114 | + | ||
115 | static bool do_1op(DisasContext *s, arg_1op *a, MVEGenOneOpFn fn) | ||
116 | { | ||
117 | TCGv_ptr qd, qm; | ||
118 | -- | ||
119 | 2.20.1 | ||
120 | |||
121 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the MVE vector logical operations operating | ||
2 | on two registers. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20210617121628.20116-12-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/helper-mve.h | 6 ++++++ | ||
9 | target/arm/mve.decode | 9 +++++++++ | ||
10 | target/arm/mve_helper.c | 26 ++++++++++++++++++++++++++ | ||
11 | target/arm/translate-mve.c | 37 +++++++++++++++++++++++++++++++++++++ | ||
12 | 4 files changed, 78 insertions(+) | ||
13 | |||
14 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper-mve.h | ||
17 | +++ b/target/arm/helper-mve.h | ||
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(mve_vnegh, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
19 | DEF_HELPER_FLAGS_3(mve_vnegw, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
20 | DEF_HELPER_FLAGS_3(mve_vfnegh, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
21 | DEF_HELPER_FLAGS_3(mve_vfnegs, TCG_CALL_NO_WG, void, env, ptr, ptr) | ||
22 | + | ||
23 | +DEF_HELPER_FLAGS_4(mve_vand, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
24 | +DEF_HELPER_FLAGS_4(mve_vbic, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
25 | +DEF_HELPER_FLAGS_4(mve_vorr, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
26 | +DEF_HELPER_FLAGS_4(mve_vorn, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
27 | +DEF_HELPER_FLAGS_4(mve_veor, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
28 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/target/arm/mve.decode | ||
31 | +++ b/target/arm/mve.decode | ||
32 | @@ -XXX,XX +XXX,XX @@ | ||
33 | |||
34 | &vldr_vstr rn qd imm p a w size l u | ||
35 | &1op qd qm size | ||
36 | +&2op qd qm qn size | ||
37 | |||
38 | @vldr_vstr ....... . . . . l:1 rn:4 ... ...... imm:7 &vldr_vstr qd=%qd u=0 | ||
39 | # Note that both Rn and Qd are 3 bits only (no D bit) | ||
40 | @@ -XXX,XX +XXX,XX @@ | ||
41 | |||
42 | @1op .... .... .... size:2 .. .... .... .... .... &1op qd=%qd qm=%qm | ||
43 | @1op_nosz .... .... .... .... .... .... .... .... &1op qd=%qd qm=%qm size=0 | ||
44 | +@2op_nosz .... .... .... .... .... .... .... .... &2op qd=%qd qm=%qm qn=%qn size=0 | ||
45 | |||
46 | # Vector loads and stores | ||
47 | |||
48 | @@ -XXX,XX +XXX,XX @@ VLDR_VSTR 1110110 1 a:1 . w:1 . .... ... 111101 ....... @vldr_vstr \ | ||
49 | VLDR_VSTR 1110110 1 a:1 . w:1 . .... ... 111110 ....... @vldr_vstr \ | ||
50 | size=2 p=1 | ||
51 | |||
52 | +# Vector 2-op | ||
53 | +VAND 1110 1111 0 . 00 ... 0 ... 0 0001 . 1 . 1 ... 0 @2op_nosz | ||
54 | +VBIC 1110 1111 0 . 01 ... 0 ... 0 0001 . 1 . 1 ... 0 @2op_nosz | ||
55 | +VORR 1110 1111 0 . 10 ... 0 ... 0 0001 . 1 . 1 ... 0 @2op_nosz | ||
56 | +VORN 1110 1111 0 . 11 ... 0 ... 0 0001 . 1 . 1 ... 0 @2op_nosz | ||
57 | +VEOR 1111 1111 0 . 00 ... 0 ... 0 0001 . 1 . 1 ... 0 @2op_nosz | ||
58 | + | ||
59 | # Vector miscellaneous | ||
60 | |||
61 | VCLS 1111 1111 1 . 11 .. 00 ... 0 0100 01 . 0 ... 0 @1op | ||
62 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
63 | index XXXXXXX..XXXXXXX 100644 | ||
64 | --- a/target/arm/mve_helper.c | ||
65 | +++ b/target/arm/mve_helper.c | ||
66 | @@ -XXX,XX +XXX,XX @@ DO_1OP(vnegw, 4, int32_t, DO_NEG) | ||
67 | /* We can do these 64 bits at a time */ | ||
68 | DO_1OP(vfnegh, 8, uint64_t, DO_FNEGH) | ||
69 | DO_1OP(vfnegs, 8, uint64_t, DO_FNEGS) | ||
70 | + | ||
71 | +#define DO_2OP(OP, ESIZE, TYPE, FN) \ | ||
72 | + void HELPER(glue(mve_, OP))(CPUARMState *env, \ | ||
73 | + void *vd, void *vn, void *vm) \ | ||
74 | + { \ | ||
75 | + TYPE *d = vd, *n = vn, *m = vm; \ | ||
76 | + uint16_t mask = mve_element_mask(env); \ | ||
77 | + unsigned e; \ | ||
78 | + for (e = 0; e < 16 / ESIZE; e++, mask >>= ESIZE) { \ | ||
79 | + mergemask(&d[H##ESIZE(e)], \ | ||
80 | + FN(n[H##ESIZE(e)], m[H##ESIZE(e)]), mask); \ | ||
81 | + } \ | ||
82 | + mve_advance_vpt(env); \ | ||
83 | + } | ||
84 | + | ||
85 | +#define DO_AND(N, M) ((N) & (M)) | ||
86 | +#define DO_BIC(N, M) ((N) & ~(M)) | ||
87 | +#define DO_ORR(N, M) ((N) | (M)) | ||
88 | +#define DO_ORN(N, M) ((N) | ~(M)) | ||
89 | +#define DO_EOR(N, M) ((N) ^ (M)) | ||
90 | + | ||
91 | +DO_2OP(vand, 8, uint64_t, DO_AND) | ||
92 | +DO_2OP(vbic, 8, uint64_t, DO_BIC) | ||
93 | +DO_2OP(vorr, 8, uint64_t, DO_ORR) | ||
94 | +DO_2OP(vorn, 8, uint64_t, DO_ORN) | ||
95 | +DO_2OP(veor, 8, uint64_t, DO_EOR) | ||
96 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
97 | index XXXXXXX..XXXXXXX 100644 | ||
98 | --- a/target/arm/translate-mve.c | ||
99 | +++ b/target/arm/translate-mve.c | ||
100 | @@ -XXX,XX +XXX,XX @@ | ||
101 | |||
102 | typedef void MVEGenLdStFn(TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
103 | typedef void MVEGenOneOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr); | ||
104 | +typedef void MVEGenTwoOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_ptr); | ||
105 | |||
106 | /* Return the offset of a Qn register (same semantics as aa32_vfp_qreg()) */ | ||
107 | static inline long mve_qreg_offset(unsigned reg) | ||
108 | @@ -XXX,XX +XXX,XX @@ static bool trans_VNEG_fp(DisasContext *s, arg_1op *a) | ||
109 | } | ||
110 | return do_1op(s, a, fns[a->size]); | ||
111 | } | ||
112 | + | ||
113 | +static bool do_2op(DisasContext *s, arg_2op *a, MVEGenTwoOpFn fn) | ||
114 | +{ | ||
115 | + TCGv_ptr qd, qn, qm; | ||
116 | + | ||
117 | + if (!dc_isar_feature(aa32_mve, s) || | ||
118 | + !mve_check_qreg_bank(s, a->qd | a->qn | a->qm) || | ||
119 | + !fn) { | ||
120 | + return false; | ||
121 | + } | ||
122 | + if (!mve_eci_check(s) || !vfp_access_check(s)) { | ||
123 | + return true; | ||
124 | + } | ||
125 | + | ||
126 | + qd = mve_qreg_ptr(a->qd); | ||
127 | + qn = mve_qreg_ptr(a->qn); | ||
128 | + qm = mve_qreg_ptr(a->qm); | ||
129 | + fn(cpu_env, qd, qn, qm); | ||
130 | + tcg_temp_free_ptr(qd); | ||
131 | + tcg_temp_free_ptr(qn); | ||
132 | + tcg_temp_free_ptr(qm); | ||
133 | + mve_update_eci(s); | ||
134 | + return true; | ||
135 | +} | ||
136 | + | ||
137 | +#define DO_LOGIC(INSN, HELPER) \ | ||
138 | + static bool trans_##INSN(DisasContext *s, arg_2op *a) \ | ||
139 | + { \ | ||
140 | + return do_2op(s, a, HELPER); \ | ||
141 | + } | ||
142 | + | ||
143 | +DO_LOGIC(VAND, gen_helper_mve_vand) | ||
144 | +DO_LOGIC(VBIC, gen_helper_mve_vbic) | ||
145 | +DO_LOGIC(VORR, gen_helper_mve_vorr) | ||
146 | +DO_LOGIC(VORN, gen_helper_mve_vorn) | ||
147 | +DO_LOGIC(VEOR, gen_helper_mve_veor) | ||
148 | -- | ||
149 | 2.20.1 | ||
150 | |||
151 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the MVE VADD, VSUB and VMUL insns. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20210617121628.20116-13-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/helper-mve.h | 12 ++++++++++++ | ||
8 | target/arm/mve.decode | 5 +++++ | ||
9 | target/arm/mve_helper.c | 14 ++++++++++++++ | ||
10 | target/arm/translate-mve.c | 16 ++++++++++++++++ | ||
11 | 4 files changed, 47 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper-mve.h | ||
16 | +++ b/target/arm/helper-mve.h | ||
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vbic, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
18 | DEF_HELPER_FLAGS_4(mve_vorr, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
19 | DEF_HELPER_FLAGS_4(mve_vorn, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
20 | DEF_HELPER_FLAGS_4(mve_veor, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
21 | + | ||
22 | +DEF_HELPER_FLAGS_4(mve_vaddb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
23 | +DEF_HELPER_FLAGS_4(mve_vaddh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
24 | +DEF_HELPER_FLAGS_4(mve_vaddw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
25 | + | ||
26 | +DEF_HELPER_FLAGS_4(mve_vsubb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
27 | +DEF_HELPER_FLAGS_4(mve_vsubh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
28 | +DEF_HELPER_FLAGS_4(mve_vsubw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
29 | + | ||
30 | +DEF_HELPER_FLAGS_4(mve_vmulb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
31 | +DEF_HELPER_FLAGS_4(mve_vmulh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
32 | +DEF_HELPER_FLAGS_4(mve_vmulw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
33 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/arm/mve.decode | ||
36 | +++ b/target/arm/mve.decode | ||
37 | @@ -XXX,XX +XXX,XX @@ | ||
38 | |||
39 | @1op .... .... .... size:2 .. .... .... .... .... &1op qd=%qd qm=%qm | ||
40 | @1op_nosz .... .... .... .... .... .... .... .... &1op qd=%qd qm=%qm size=0 | ||
41 | +@2op .... .... .. size:2 .... .... .... .... .... &2op qd=%qd qm=%qm qn=%qn | ||
42 | @2op_nosz .... .... .... .... .... .... .... .... &2op qd=%qd qm=%qm qn=%qn size=0 | ||
43 | |||
44 | # Vector loads and stores | ||
45 | @@ -XXX,XX +XXX,XX @@ VORR 1110 1111 0 . 10 ... 0 ... 0 0001 . 1 . 1 ... 0 @2op_nosz | ||
46 | VORN 1110 1111 0 . 11 ... 0 ... 0 0001 . 1 . 1 ... 0 @2op_nosz | ||
47 | VEOR 1111 1111 0 . 00 ... 0 ... 0 0001 . 1 . 1 ... 0 @2op_nosz | ||
48 | |||
49 | +VADD 1110 1111 0 . .. ... 0 ... 0 1000 . 1 . 0 ... 0 @2op | ||
50 | +VSUB 1111 1111 0 . .. ... 0 ... 0 1000 . 1 . 0 ... 0 @2op | ||
51 | +VMUL 1110 1111 0 . .. ... 0 ... 0 1001 . 1 . 1 ... 0 @2op | ||
52 | + | ||
53 | # Vector miscellaneous | ||
54 | |||
55 | VCLS 1111 1111 1 . 11 .. 00 ... 0 0100 01 . 0 ... 0 @1op | ||
56 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/target/arm/mve_helper.c | ||
59 | +++ b/target/arm/mve_helper.c | ||
60 | @@ -XXX,XX +XXX,XX @@ DO_1OP(vfnegs, 8, uint64_t, DO_FNEGS) | ||
61 | mve_advance_vpt(env); \ | ||
62 | } | ||
63 | |||
64 | +/* provide unsigned 2-op helpers for all sizes */ | ||
65 | +#define DO_2OP_U(OP, FN) \ | ||
66 | + DO_2OP(OP##b, 1, uint8_t, FN) \ | ||
67 | + DO_2OP(OP##h, 2, uint16_t, FN) \ | ||
68 | + DO_2OP(OP##w, 4, uint32_t, FN) | ||
69 | + | ||
70 | #define DO_AND(N, M) ((N) & (M)) | ||
71 | #define DO_BIC(N, M) ((N) & ~(M)) | ||
72 | #define DO_ORR(N, M) ((N) | (M)) | ||
73 | @@ -XXX,XX +XXX,XX @@ DO_2OP(vbic, 8, uint64_t, DO_BIC) | ||
74 | DO_2OP(vorr, 8, uint64_t, DO_ORR) | ||
75 | DO_2OP(vorn, 8, uint64_t, DO_ORN) | ||
76 | DO_2OP(veor, 8, uint64_t, DO_EOR) | ||
77 | + | ||
78 | +#define DO_ADD(N, M) ((N) + (M)) | ||
79 | +#define DO_SUB(N, M) ((N) - (M)) | ||
80 | +#define DO_MUL(N, M) ((N) * (M)) | ||
81 | + | ||
82 | +DO_2OP_U(vadd, DO_ADD) | ||
83 | +DO_2OP_U(vsub, DO_SUB) | ||
84 | +DO_2OP_U(vmul, DO_MUL) | ||
85 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
86 | index XXXXXXX..XXXXXXX 100644 | ||
87 | --- a/target/arm/translate-mve.c | ||
88 | +++ b/target/arm/translate-mve.c | ||
89 | @@ -XXX,XX +XXX,XX @@ DO_LOGIC(VBIC, gen_helper_mve_vbic) | ||
90 | DO_LOGIC(VORR, gen_helper_mve_vorr) | ||
91 | DO_LOGIC(VORN, gen_helper_mve_vorn) | ||
92 | DO_LOGIC(VEOR, gen_helper_mve_veor) | ||
93 | + | ||
94 | +#define DO_2OP(INSN, FN) \ | ||
95 | + static bool trans_##INSN(DisasContext *s, arg_2op *a) \ | ||
96 | + { \ | ||
97 | + static MVEGenTwoOpFn * const fns[] = { \ | ||
98 | + gen_helper_mve_##FN##b, \ | ||
99 | + gen_helper_mve_##FN##h, \ | ||
100 | + gen_helper_mve_##FN##w, \ | ||
101 | + NULL, \ | ||
102 | + }; \ | ||
103 | + return do_2op(s, a, fns[a->size]); \ | ||
104 | + } | ||
105 | + | ||
106 | +DO_2OP(VADD, vadd) | ||
107 | +DO_2OP(VSUB, vsub) | ||
108 | +DO_2OP(VMUL, vmul) | ||
109 | -- | ||
110 | 2.20.1 | ||
111 | |||
112 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the MVE VMULH insn, which performs a vector | ||
2 | multiply and returns the high half of the result. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20210617121628.20116-14-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/helper-mve.h | 7 +++++++ | ||
9 | target/arm/mve.decode | 3 +++ | ||
10 | target/arm/mve_helper.c | 26 ++++++++++++++++++++++++++ | ||
11 | target/arm/translate-mve.c | 2 ++ | ||
12 | 4 files changed, 38 insertions(+) | ||
13 | |||
14 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper-mve.h | ||
17 | +++ b/target/arm/helper-mve.h | ||
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vsubw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
19 | DEF_HELPER_FLAGS_4(mve_vmulb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
20 | DEF_HELPER_FLAGS_4(mve_vmulh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
21 | DEF_HELPER_FLAGS_4(mve_vmulw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
22 | + | ||
23 | +DEF_HELPER_FLAGS_4(mve_vmulhsb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
24 | +DEF_HELPER_FLAGS_4(mve_vmulhsh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
25 | +DEF_HELPER_FLAGS_4(mve_vmulhsw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
26 | +DEF_HELPER_FLAGS_4(mve_vmulhub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
27 | +DEF_HELPER_FLAGS_4(mve_vmulhuh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
28 | +DEF_HELPER_FLAGS_4(mve_vmulhuw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
29 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/target/arm/mve.decode | ||
32 | +++ b/target/arm/mve.decode | ||
33 | @@ -XXX,XX +XXX,XX @@ VADD 1110 1111 0 . .. ... 0 ... 0 1000 . 1 . 0 ... 0 @2op | ||
34 | VSUB 1111 1111 0 . .. ... 0 ... 0 1000 . 1 . 0 ... 0 @2op | ||
35 | VMUL 1110 1111 0 . .. ... 0 ... 0 1001 . 1 . 1 ... 0 @2op | ||
36 | |||
37 | +VMULH_S 111 0 1110 0 . .. ...1 ... 0 1110 . 0 . 0 ... 1 @2op | ||
38 | +VMULH_U 111 1 1110 0 . .. ...1 ... 0 1110 . 0 . 0 ... 1 @2op | ||
39 | + | ||
40 | # Vector miscellaneous | ||
41 | |||
42 | VCLS 1111 1111 1 . 11 .. 00 ... 0 0100 01 . 0 ... 0 @1op | ||
43 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/target/arm/mve_helper.c | ||
46 | +++ b/target/arm/mve_helper.c | ||
47 | @@ -XXX,XX +XXX,XX @@ DO_2OP(veor, 8, uint64_t, DO_EOR) | ||
48 | DO_2OP_U(vadd, DO_ADD) | ||
49 | DO_2OP_U(vsub, DO_SUB) | ||
50 | DO_2OP_U(vmul, DO_MUL) | ||
51 | + | ||
52 | +/* | ||
53 | + * Because the computation type is at least twice as large as required, | ||
54 | + * these work for both signed and unsigned source types. | ||
55 | + */ | ||
56 | +static inline uint8_t do_mulh_b(int32_t n, int32_t m) | ||
57 | +{ | ||
58 | + return (n * m) >> 8; | ||
59 | +} | ||
60 | + | ||
61 | +static inline uint16_t do_mulh_h(int32_t n, int32_t m) | ||
62 | +{ | ||
63 | + return (n * m) >> 16; | ||
64 | +} | ||
65 | + | ||
66 | +static inline uint32_t do_mulh_w(int64_t n, int64_t m) | ||
67 | +{ | ||
68 | + return (n * m) >> 32; | ||
69 | +} | ||
70 | + | ||
71 | +DO_2OP(vmulhsb, 1, int8_t, do_mulh_b) | ||
72 | +DO_2OP(vmulhsh, 2, int16_t, do_mulh_h) | ||
73 | +DO_2OP(vmulhsw, 4, int32_t, do_mulh_w) | ||
74 | +DO_2OP(vmulhub, 1, uint8_t, do_mulh_b) | ||
75 | +DO_2OP(vmulhuh, 2, uint16_t, do_mulh_h) | ||
76 | +DO_2OP(vmulhuw, 4, uint32_t, do_mulh_w) | ||
77 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
78 | index XXXXXXX..XXXXXXX 100644 | ||
79 | --- a/target/arm/translate-mve.c | ||
80 | +++ b/target/arm/translate-mve.c | ||
81 | @@ -XXX,XX +XXX,XX @@ DO_LOGIC(VEOR, gen_helper_mve_veor) | ||
82 | DO_2OP(VADD, vadd) | ||
83 | DO_2OP(VSUB, vsub) | ||
84 | DO_2OP(VMUL, vmul) | ||
85 | +DO_2OP(VMULH_S, vmulhs) | ||
86 | +DO_2OP(VMULH_U, vmulhu) | ||
87 | -- | ||
88 | 2.20.1 | ||
89 | |||
90 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the MVE VRMULH insn, which performs a rounding multiply | ||
2 | and then returns the high half. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20210617121628.20116-15-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/helper-mve.h | 7 +++++++ | ||
9 | target/arm/mve.decode | 3 +++ | ||
10 | target/arm/mve_helper.c | 22 ++++++++++++++++++++++ | ||
11 | target/arm/translate-mve.c | 2 ++ | ||
12 | 4 files changed, 34 insertions(+) | ||
13 | |||
14 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper-mve.h | ||
17 | +++ b/target/arm/helper-mve.h | ||
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vmulhsw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
19 | DEF_HELPER_FLAGS_4(mve_vmulhub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
20 | DEF_HELPER_FLAGS_4(mve_vmulhuh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
21 | DEF_HELPER_FLAGS_4(mve_vmulhuw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
22 | + | ||
23 | +DEF_HELPER_FLAGS_4(mve_vrmulhsb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
24 | +DEF_HELPER_FLAGS_4(mve_vrmulhsh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
25 | +DEF_HELPER_FLAGS_4(mve_vrmulhsw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
26 | +DEF_HELPER_FLAGS_4(mve_vrmulhub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
27 | +DEF_HELPER_FLAGS_4(mve_vrmulhuh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
28 | +DEF_HELPER_FLAGS_4(mve_vrmulhuw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
29 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/target/arm/mve.decode | ||
32 | +++ b/target/arm/mve.decode | ||
33 | @@ -XXX,XX +XXX,XX @@ VMUL 1110 1111 0 . .. ... 0 ... 0 1001 . 1 . 1 ... 0 @2op | ||
34 | VMULH_S 111 0 1110 0 . .. ...1 ... 0 1110 . 0 . 0 ... 1 @2op | ||
35 | VMULH_U 111 1 1110 0 . .. ...1 ... 0 1110 . 0 . 0 ... 1 @2op | ||
36 | |||
37 | +VRMULH_S 111 0 1110 0 . .. ...1 ... 1 1110 . 0 . 0 ... 1 @2op | ||
38 | +VRMULH_U 111 1 1110 0 . .. ...1 ... 1 1110 . 0 . 0 ... 1 @2op | ||
39 | + | ||
40 | # Vector miscellaneous | ||
41 | |||
42 | VCLS 1111 1111 1 . 11 .. 00 ... 0 0100 01 . 0 ... 0 @1op | ||
43 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/target/arm/mve_helper.c | ||
46 | +++ b/target/arm/mve_helper.c | ||
47 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t do_mulh_w(int64_t n, int64_t m) | ||
48 | return (n * m) >> 32; | ||
49 | } | ||
50 | |||
51 | +static inline uint8_t do_rmulh_b(int32_t n, int32_t m) | ||
52 | +{ | ||
53 | + return (n * m + (1U << 7)) >> 8; | ||
54 | +} | ||
55 | + | ||
56 | +static inline uint16_t do_rmulh_h(int32_t n, int32_t m) | ||
57 | +{ | ||
58 | + return (n * m + (1U << 15)) >> 16; | ||
59 | +} | ||
60 | + | ||
61 | +static inline uint32_t do_rmulh_w(int64_t n, int64_t m) | ||
62 | +{ | ||
63 | + return (n * m + (1U << 31)) >> 32; | ||
64 | +} | ||
65 | + | ||
66 | DO_2OP(vmulhsb, 1, int8_t, do_mulh_b) | ||
67 | DO_2OP(vmulhsh, 2, int16_t, do_mulh_h) | ||
68 | DO_2OP(vmulhsw, 4, int32_t, do_mulh_w) | ||
69 | DO_2OP(vmulhub, 1, uint8_t, do_mulh_b) | ||
70 | DO_2OP(vmulhuh, 2, uint16_t, do_mulh_h) | ||
71 | DO_2OP(vmulhuw, 4, uint32_t, do_mulh_w) | ||
72 | + | ||
73 | +DO_2OP(vrmulhsb, 1, int8_t, do_rmulh_b) | ||
74 | +DO_2OP(vrmulhsh, 2, int16_t, do_rmulh_h) | ||
75 | +DO_2OP(vrmulhsw, 4, int32_t, do_rmulh_w) | ||
76 | +DO_2OP(vrmulhub, 1, uint8_t, do_rmulh_b) | ||
77 | +DO_2OP(vrmulhuh, 2, uint16_t, do_rmulh_h) | ||
78 | +DO_2OP(vrmulhuw, 4, uint32_t, do_rmulh_w) | ||
79 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
80 | index XXXXXXX..XXXXXXX 100644 | ||
81 | --- a/target/arm/translate-mve.c | ||
82 | +++ b/target/arm/translate-mve.c | ||
83 | @@ -XXX,XX +XXX,XX @@ DO_2OP(VSUB, vsub) | ||
84 | DO_2OP(VMUL, vmul) | ||
85 | DO_2OP(VMULH_S, vmulhs) | ||
86 | DO_2OP(VMULH_U, vmulhu) | ||
87 | +DO_2OP(VRMULH_S, vrmulhs) | ||
88 | +DO_2OP(VRMULH_U, vrmulhu) | ||
89 | -- | ||
90 | 2.20.1 | ||
91 | |||
92 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the MVE VMAX and VMIN insns. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20210617121628.20116-16-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/helper-mve.h | 14 ++++++++++++++ | ||
8 | target/arm/mve.decode | 5 +++++ | ||
9 | target/arm/mve_helper.c | 14 ++++++++++++++ | ||
10 | target/arm/translate-mve.c | 4 ++++ | ||
11 | 4 files changed, 37 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper-mve.h | ||
16 | +++ b/target/arm/helper-mve.h | ||
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vrmulhsw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
18 | DEF_HELPER_FLAGS_4(mve_vrmulhub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
19 | DEF_HELPER_FLAGS_4(mve_vrmulhuh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
20 | DEF_HELPER_FLAGS_4(mve_vrmulhuw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
21 | + | ||
22 | +DEF_HELPER_FLAGS_4(mve_vmaxsb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
23 | +DEF_HELPER_FLAGS_4(mve_vmaxsh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
24 | +DEF_HELPER_FLAGS_4(mve_vmaxsw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
25 | +DEF_HELPER_FLAGS_4(mve_vmaxub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
26 | +DEF_HELPER_FLAGS_4(mve_vmaxuh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
27 | +DEF_HELPER_FLAGS_4(mve_vmaxuw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
28 | + | ||
29 | +DEF_HELPER_FLAGS_4(mve_vminsb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
30 | +DEF_HELPER_FLAGS_4(mve_vminsh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
31 | +DEF_HELPER_FLAGS_4(mve_vminsw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
32 | +DEF_HELPER_FLAGS_4(mve_vminub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
33 | +DEF_HELPER_FLAGS_4(mve_vminuh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
34 | +DEF_HELPER_FLAGS_4(mve_vminuw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
35 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/target/arm/mve.decode | ||
38 | +++ b/target/arm/mve.decode | ||
39 | @@ -XXX,XX +XXX,XX @@ VMULH_U 111 1 1110 0 . .. ...1 ... 0 1110 . 0 . 0 ... 1 @2op | ||
40 | VRMULH_S 111 0 1110 0 . .. ...1 ... 1 1110 . 0 . 0 ... 1 @2op | ||
41 | VRMULH_U 111 1 1110 0 . .. ...1 ... 1 1110 . 0 . 0 ... 1 @2op | ||
42 | |||
43 | +VMAX_S 111 0 1111 0 . .. ... 0 ... 0 0110 . 1 . 0 ... 0 @2op | ||
44 | +VMAX_U 111 1 1111 0 . .. ... 0 ... 0 0110 . 1 . 0 ... 0 @2op | ||
45 | +VMIN_S 111 0 1111 0 . .. ... 0 ... 0 0110 . 1 . 1 ... 0 @2op | ||
46 | +VMIN_U 111 1 1111 0 . .. ... 0 ... 0 0110 . 1 . 1 ... 0 @2op | ||
47 | + | ||
48 | # Vector miscellaneous | ||
49 | |||
50 | VCLS 1111 1111 1 . 11 .. 00 ... 0 0100 01 . 0 ... 0 @1op | ||
51 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/target/arm/mve_helper.c | ||
54 | +++ b/target/arm/mve_helper.c | ||
55 | @@ -XXX,XX +XXX,XX @@ DO_1OP(vfnegs, 8, uint64_t, DO_FNEGS) | ||
56 | DO_2OP(OP##h, 2, uint16_t, FN) \ | ||
57 | DO_2OP(OP##w, 4, uint32_t, FN) | ||
58 | |||
59 | +/* provide signed 2-op helpers for all sizes */ | ||
60 | +#define DO_2OP_S(OP, FN) \ | ||
61 | + DO_2OP(OP##b, 1, int8_t, FN) \ | ||
62 | + DO_2OP(OP##h, 2, int16_t, FN) \ | ||
63 | + DO_2OP(OP##w, 4, int32_t, FN) | ||
64 | + | ||
65 | #define DO_AND(N, M) ((N) & (M)) | ||
66 | #define DO_BIC(N, M) ((N) & ~(M)) | ||
67 | #define DO_ORR(N, M) ((N) | (M)) | ||
68 | @@ -XXX,XX +XXX,XX @@ DO_2OP(vrmulhsw, 4, int32_t, do_rmulh_w) | ||
69 | DO_2OP(vrmulhub, 1, uint8_t, do_rmulh_b) | ||
70 | DO_2OP(vrmulhuh, 2, uint16_t, do_rmulh_h) | ||
71 | DO_2OP(vrmulhuw, 4, uint32_t, do_rmulh_w) | ||
72 | + | ||
73 | +#define DO_MAX(N, M) ((N) >= (M) ? (N) : (M)) | ||
74 | +#define DO_MIN(N, M) ((N) >= (M) ? (M) : (N)) | ||
75 | + | ||
76 | +DO_2OP_S(vmaxs, DO_MAX) | ||
77 | +DO_2OP_U(vmaxu, DO_MAX) | ||
78 | +DO_2OP_S(vmins, DO_MIN) | ||
79 | +DO_2OP_U(vminu, DO_MIN) | ||
80 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
81 | index XXXXXXX..XXXXXXX 100644 | ||
82 | --- a/target/arm/translate-mve.c | ||
83 | +++ b/target/arm/translate-mve.c | ||
84 | @@ -XXX,XX +XXX,XX @@ DO_2OP(VMULH_S, vmulhs) | ||
85 | DO_2OP(VMULH_U, vmulhu) | ||
86 | DO_2OP(VRMULH_S, vrmulhs) | ||
87 | DO_2OP(VRMULH_U, vrmulhu) | ||
88 | +DO_2OP(VMAX_S, vmaxs) | ||
89 | +DO_2OP(VMAX_U, vmaxu) | ||
90 | +DO_2OP(VMIN_S, vmins) | ||
91 | +DO_2OP(VMIN_U, vminu) | ||
92 | -- | ||
93 | 2.20.1 | ||
94 | |||
95 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the MVE VABD insn. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20210617121628.20116-17-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/helper-mve.h | 7 +++++++ | ||
8 | target/arm/mve.decode | 3 +++ | ||
9 | target/arm/mve_helper.c | 5 +++++ | ||
10 | target/arm/translate-mve.c | 2 ++ | ||
11 | 4 files changed, 17 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper-mve.h | ||
16 | +++ b/target/arm/helper-mve.h | ||
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vminsw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
18 | DEF_HELPER_FLAGS_4(mve_vminub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
19 | DEF_HELPER_FLAGS_4(mve_vminuh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
20 | DEF_HELPER_FLAGS_4(mve_vminuw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
21 | + | ||
22 | +DEF_HELPER_FLAGS_4(mve_vabdsb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
23 | +DEF_HELPER_FLAGS_4(mve_vabdsh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
24 | +DEF_HELPER_FLAGS_4(mve_vabdsw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
25 | +DEF_HELPER_FLAGS_4(mve_vabdub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
26 | +DEF_HELPER_FLAGS_4(mve_vabduh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
27 | +DEF_HELPER_FLAGS_4(mve_vabduw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
28 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/target/arm/mve.decode | ||
31 | +++ b/target/arm/mve.decode | ||
32 | @@ -XXX,XX +XXX,XX @@ VMAX_U 111 1 1111 0 . .. ... 0 ... 0 0110 . 1 . 0 ... 0 @2op | ||
33 | VMIN_S 111 0 1111 0 . .. ... 0 ... 0 0110 . 1 . 1 ... 0 @2op | ||
34 | VMIN_U 111 1 1111 0 . .. ... 0 ... 0 0110 . 1 . 1 ... 0 @2op | ||
35 | |||
36 | +VABD_S 111 0 1111 0 . .. ... 0 ... 0 0111 . 1 . 0 ... 0 @2op | ||
37 | +VABD_U 111 1 1111 0 . .. ... 0 ... 0 0111 . 1 . 0 ... 0 @2op | ||
38 | + | ||
39 | # Vector miscellaneous | ||
40 | |||
41 | VCLS 1111 1111 1 . 11 .. 00 ... 0 0100 01 . 0 ... 0 @1op | ||
42 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/mve_helper.c | ||
45 | +++ b/target/arm/mve_helper.c | ||
46 | @@ -XXX,XX +XXX,XX @@ DO_2OP_S(vmaxs, DO_MAX) | ||
47 | DO_2OP_U(vmaxu, DO_MAX) | ||
48 | DO_2OP_S(vmins, DO_MIN) | ||
49 | DO_2OP_U(vminu, DO_MIN) | ||
50 | + | ||
51 | +#define DO_ABD(N, M) ((N) >= (M) ? (N) - (M) : (M) - (N)) | ||
52 | + | ||
53 | +DO_2OP_S(vabds, DO_ABD) | ||
54 | +DO_2OP_U(vabdu, DO_ABD) | ||
55 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/target/arm/translate-mve.c | ||
58 | +++ b/target/arm/translate-mve.c | ||
59 | @@ -XXX,XX +XXX,XX @@ DO_2OP(VMAX_S, vmaxs) | ||
60 | DO_2OP(VMAX_U, vmaxu) | ||
61 | DO_2OP(VMIN_S, vmins) | ||
62 | DO_2OP(VMIN_U, vminu) | ||
63 | +DO_2OP(VABD_S, vabds) | ||
64 | +DO_2OP(VABD_U, vabdu) | ||
65 | -- | ||
66 | 2.20.1 | ||
67 | |||
68 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement MVE VHADD and VHSUB insns, which perform an addition | ||
2 | or subtraction and then halve the result. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20210617121628.20116-18-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/helper-mve.h | 14 ++++++++++++++ | ||
9 | target/arm/mve.decode | 5 +++++ | ||
10 | target/arm/mve_helper.c | 25 +++++++++++++++++++++++++ | ||
11 | target/arm/translate-mve.c | 4 ++++ | ||
12 | 4 files changed, 48 insertions(+) | ||
13 | |||
14 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper-mve.h | ||
17 | +++ b/target/arm/helper-mve.h | ||
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vabdsw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
19 | DEF_HELPER_FLAGS_4(mve_vabdub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
20 | DEF_HELPER_FLAGS_4(mve_vabduh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
21 | DEF_HELPER_FLAGS_4(mve_vabduw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
22 | + | ||
23 | +DEF_HELPER_FLAGS_4(mve_vhaddsb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
24 | +DEF_HELPER_FLAGS_4(mve_vhaddsh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
25 | +DEF_HELPER_FLAGS_4(mve_vhaddsw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
26 | +DEF_HELPER_FLAGS_4(mve_vhaddub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
27 | +DEF_HELPER_FLAGS_4(mve_vhadduh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
28 | +DEF_HELPER_FLAGS_4(mve_vhadduw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
29 | + | ||
30 | +DEF_HELPER_FLAGS_4(mve_vhsubsb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
31 | +DEF_HELPER_FLAGS_4(mve_vhsubsh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
32 | +DEF_HELPER_FLAGS_4(mve_vhsubsw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
33 | +DEF_HELPER_FLAGS_4(mve_vhsubub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
34 | +DEF_HELPER_FLAGS_4(mve_vhsubuh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
35 | +DEF_HELPER_FLAGS_4(mve_vhsubuw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
36 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/mve.decode | ||
39 | +++ b/target/arm/mve.decode | ||
40 | @@ -XXX,XX +XXX,XX @@ VMIN_U 111 1 1111 0 . .. ... 0 ... 0 0110 . 1 . 1 ... 0 @2op | ||
41 | VABD_S 111 0 1111 0 . .. ... 0 ... 0 0111 . 1 . 0 ... 0 @2op | ||
42 | VABD_U 111 1 1111 0 . .. ... 0 ... 0 0111 . 1 . 0 ... 0 @2op | ||
43 | |||
44 | +VHADD_S 111 0 1111 0 . .. ... 0 ... 0 0000 . 1 . 0 ... 0 @2op | ||
45 | +VHADD_U 111 1 1111 0 . .. ... 0 ... 0 0000 . 1 . 0 ... 0 @2op | ||
46 | +VHSUB_S 111 0 1111 0 . .. ... 0 ... 0 0010 . 1 . 0 ... 0 @2op | ||
47 | +VHSUB_U 111 1 1111 0 . .. ... 0 ... 0 0010 . 1 . 0 ... 0 @2op | ||
48 | + | ||
49 | # Vector miscellaneous | ||
50 | |||
51 | VCLS 1111 1111 1 . 11 .. 00 ... 0 0100 01 . 0 ... 0 @1op | ||
52 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/target/arm/mve_helper.c | ||
55 | +++ b/target/arm/mve_helper.c | ||
56 | @@ -XXX,XX +XXX,XX @@ DO_2OP_U(vminu, DO_MIN) | ||
57 | |||
58 | DO_2OP_S(vabds, DO_ABD) | ||
59 | DO_2OP_U(vabdu, DO_ABD) | ||
60 | + | ||
61 | +static inline uint32_t do_vhadd_u(uint32_t n, uint32_t m) | ||
62 | +{ | ||
63 | + return ((uint64_t)n + m) >> 1; | ||
64 | +} | ||
65 | + | ||
66 | +static inline int32_t do_vhadd_s(int32_t n, int32_t m) | ||
67 | +{ | ||
68 | + return ((int64_t)n + m) >> 1; | ||
69 | +} | ||
70 | + | ||
71 | +static inline uint32_t do_vhsub_u(uint32_t n, uint32_t m) | ||
72 | +{ | ||
73 | + return ((uint64_t)n - m) >> 1; | ||
74 | +} | ||
75 | + | ||
76 | +static inline int32_t do_vhsub_s(int32_t n, int32_t m) | ||
77 | +{ | ||
78 | + return ((int64_t)n - m) >> 1; | ||
79 | +} | ||
80 | + | ||
81 | +DO_2OP_S(vhadds, do_vhadd_s) | ||
82 | +DO_2OP_U(vhaddu, do_vhadd_u) | ||
83 | +DO_2OP_S(vhsubs, do_vhsub_s) | ||
84 | +DO_2OP_U(vhsubu, do_vhsub_u) | ||
85 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
86 | index XXXXXXX..XXXXXXX 100644 | ||
87 | --- a/target/arm/translate-mve.c | ||
88 | +++ b/target/arm/translate-mve.c | ||
89 | @@ -XXX,XX +XXX,XX @@ DO_2OP(VMIN_S, vmins) | ||
90 | DO_2OP(VMIN_U, vminu) | ||
91 | DO_2OP(VABD_S, vabds) | ||
92 | DO_2OP(VABD_U, vabdu) | ||
93 | +DO_2OP(VHADD_S, vhadds) | ||
94 | +DO_2OP(VHADD_U, vhaddu) | ||
95 | +DO_2OP(VHSUB_S, vhsubs) | ||
96 | +DO_2OP(VHSUB_U, vhsubu) | ||
97 | -- | ||
98 | 2.20.1 | ||
99 | |||
100 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the MVE VMULL insn, which multiplies two single | ||
2 | width integer elements to produce a double width result. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20210617121628.20116-19-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/helper-mve.h | 14 ++++++++++++++ | ||
9 | target/arm/mve.decode | 5 +++++ | ||
10 | target/arm/mve_helper.c | 34 ++++++++++++++++++++++++++++++++++ | ||
11 | target/arm/translate-mve.c | 4 ++++ | ||
12 | 4 files changed, 57 insertions(+) | ||
13 | |||
14 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper-mve.h | ||
17 | +++ b/target/arm/helper-mve.h | ||
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vhsubsw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
19 | DEF_HELPER_FLAGS_4(mve_vhsubub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
20 | DEF_HELPER_FLAGS_4(mve_vhsubuh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
21 | DEF_HELPER_FLAGS_4(mve_vhsubuw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
22 | + | ||
23 | +DEF_HELPER_FLAGS_4(mve_vmullbsb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
24 | +DEF_HELPER_FLAGS_4(mve_vmullbsh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
25 | +DEF_HELPER_FLAGS_4(mve_vmullbsw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
26 | +DEF_HELPER_FLAGS_4(mve_vmullbub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
27 | +DEF_HELPER_FLAGS_4(mve_vmullbuh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
28 | +DEF_HELPER_FLAGS_4(mve_vmullbuw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
29 | + | ||
30 | +DEF_HELPER_FLAGS_4(mve_vmulltsb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
31 | +DEF_HELPER_FLAGS_4(mve_vmulltsh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
32 | +DEF_HELPER_FLAGS_4(mve_vmulltsw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
33 | +DEF_HELPER_FLAGS_4(mve_vmulltub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
34 | +DEF_HELPER_FLAGS_4(mve_vmulltuh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
35 | +DEF_HELPER_FLAGS_4(mve_vmulltuw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
36 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/mve.decode | ||
39 | +++ b/target/arm/mve.decode | ||
40 | @@ -XXX,XX +XXX,XX @@ VHADD_U 111 1 1111 0 . .. ... 0 ... 0 0000 . 1 . 0 ... 0 @2op | ||
41 | VHSUB_S 111 0 1111 0 . .. ... 0 ... 0 0010 . 1 . 0 ... 0 @2op | ||
42 | VHSUB_U 111 1 1111 0 . .. ... 0 ... 0 0010 . 1 . 0 ... 0 @2op | ||
43 | |||
44 | +VMULL_BS 111 0 1110 0 . .. ... 1 ... 0 1110 . 0 . 0 ... 0 @2op | ||
45 | +VMULL_BU 111 1 1110 0 . .. ... 1 ... 0 1110 . 0 . 0 ... 0 @2op | ||
46 | +VMULL_TS 111 0 1110 0 . .. ... 1 ... 1 1110 . 0 . 0 ... 0 @2op | ||
47 | +VMULL_TU 111 1 1110 0 . .. ... 1 ... 1 1110 . 0 . 0 ... 0 @2op | ||
48 | + | ||
49 | # Vector miscellaneous | ||
50 | |||
51 | VCLS 1111 1111 1 . 11 .. 00 ... 0 0100 01 . 0 ... 0 @1op | ||
52 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/target/arm/mve_helper.c | ||
55 | +++ b/target/arm/mve_helper.c | ||
56 | @@ -XXX,XX +XXX,XX @@ DO_1OP(vfnegs, 8, uint64_t, DO_FNEGS) | ||
57 | DO_2OP(OP##h, 2, int16_t, FN) \ | ||
58 | DO_2OP(OP##w, 4, int32_t, FN) | ||
59 | |||
60 | +/* | ||
61 | + * "Long" operations where two half-sized inputs (taken from either the | ||
62 | + * top or the bottom of the input vector) produce a double-width result. | ||
63 | + * Here ESIZE, TYPE are for the input, and LESIZE, LTYPE for the output. | ||
64 | + */ | ||
65 | +#define DO_2OP_L(OP, TOP, ESIZE, TYPE, LESIZE, LTYPE, FN) \ | ||
66 | + void HELPER(glue(mve_, OP))(CPUARMState *env, void *vd, void *vn, void *vm) \ | ||
67 | + { \ | ||
68 | + LTYPE *d = vd; \ | ||
69 | + TYPE *n = vn, *m = vm; \ | ||
70 | + uint16_t mask = mve_element_mask(env); \ | ||
71 | + unsigned le; \ | ||
72 | + for (le = 0; le < 16 / LESIZE; le++, mask >>= LESIZE) { \ | ||
73 | + LTYPE r = FN((LTYPE)n[H##ESIZE(le * 2 + TOP)], \ | ||
74 | + m[H##ESIZE(le * 2 + TOP)]); \ | ||
75 | + mergemask(&d[H##LESIZE(le)], r, mask); \ | ||
76 | + } \ | ||
77 | + mve_advance_vpt(env); \ | ||
78 | + } | ||
79 | + | ||
80 | #define DO_AND(N, M) ((N) & (M)) | ||
81 | #define DO_BIC(N, M) ((N) & ~(M)) | ||
82 | #define DO_ORR(N, M) ((N) | (M)) | ||
83 | @@ -XXX,XX +XXX,XX @@ DO_2OP_U(vadd, DO_ADD) | ||
84 | DO_2OP_U(vsub, DO_SUB) | ||
85 | DO_2OP_U(vmul, DO_MUL) | ||
86 | |||
87 | +DO_2OP_L(vmullbsb, 0, 1, int8_t, 2, int16_t, DO_MUL) | ||
88 | +DO_2OP_L(vmullbsh, 0, 2, int16_t, 4, int32_t, DO_MUL) | ||
89 | +DO_2OP_L(vmullbsw, 0, 4, int32_t, 8, int64_t, DO_MUL) | ||
90 | +DO_2OP_L(vmullbub, 0, 1, uint8_t, 2, uint16_t, DO_MUL) | ||
91 | +DO_2OP_L(vmullbuh, 0, 2, uint16_t, 4, uint32_t, DO_MUL) | ||
92 | +DO_2OP_L(vmullbuw, 0, 4, uint32_t, 8, uint64_t, DO_MUL) | ||
93 | + | ||
94 | +DO_2OP_L(vmulltsb, 1, 1, int8_t, 2, int16_t, DO_MUL) | ||
95 | +DO_2OP_L(vmulltsh, 1, 2, int16_t, 4, int32_t, DO_MUL) | ||
96 | +DO_2OP_L(vmulltsw, 1, 4, int32_t, 8, int64_t, DO_MUL) | ||
97 | +DO_2OP_L(vmulltub, 1, 1, uint8_t, 2, uint16_t, DO_MUL) | ||
98 | +DO_2OP_L(vmulltuh, 1, 2, uint16_t, 4, uint32_t, DO_MUL) | ||
99 | +DO_2OP_L(vmulltuw, 1, 4, uint32_t, 8, uint64_t, DO_MUL) | ||
100 | + | ||
101 | /* | ||
102 | * Because the computation type is at least twice as large as required, | ||
103 | * these work for both signed and unsigned source types. | ||
104 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
105 | index XXXXXXX..XXXXXXX 100644 | ||
106 | --- a/target/arm/translate-mve.c | ||
107 | +++ b/target/arm/translate-mve.c | ||
108 | @@ -XXX,XX +XXX,XX @@ DO_2OP(VHADD_S, vhadds) | ||
109 | DO_2OP(VHADD_U, vhaddu) | ||
110 | DO_2OP(VHSUB_S, vhsubs) | ||
111 | DO_2OP(VHSUB_U, vhsubu) | ||
112 | +DO_2OP(VMULL_BS, vmullbs) | ||
113 | +DO_2OP(VMULL_BU, vmullbu) | ||
114 | +DO_2OP(VMULL_TS, vmullts) | ||
115 | +DO_2OP(VMULL_TU, vmulltu) | ||
116 | -- | ||
117 | 2.20.1 | ||
118 | |||
119 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | Implement the MVE VMLALDAV insn, which multiplies pairs of integer | |
2 | elements, accumulating them into a 64-bit result in a pair of | ||
3 | general-purpose registers. | ||
4 | |||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20210617121628.20116-20-peter.maydell@linaro.org | ||
8 | --- | ||
9 | target/arm/helper-mve.h | 8 ++++ | ||
10 | target/arm/translate.h | 10 ++++ | ||
11 | target/arm/mve.decode | 15 ++++++ | ||
12 | target/arm/mve_helper.c | 34 ++++++++++++++ | ||
13 | target/arm/translate-mve.c | 96 ++++++++++++++++++++++++++++++++++++++ | ||
14 | 5 files changed, 163 insertions(+) | ||
15 | |||
16 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/helper-mve.h | ||
19 | +++ b/target/arm/helper-mve.h | ||
20 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vmulltsw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
21 | DEF_HELPER_FLAGS_4(mve_vmulltub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
22 | DEF_HELPER_FLAGS_4(mve_vmulltuh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
23 | DEF_HELPER_FLAGS_4(mve_vmulltuw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
24 | + | ||
25 | +DEF_HELPER_FLAGS_4(mve_vmlaldavsh, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
26 | +DEF_HELPER_FLAGS_4(mve_vmlaldavsw, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
27 | +DEF_HELPER_FLAGS_4(mve_vmlaldavxsh, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
28 | +DEF_HELPER_FLAGS_4(mve_vmlaldavxsw, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
29 | + | ||
30 | +DEF_HELPER_FLAGS_4(mve_vmlaldavuh, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
31 | +DEF_HELPER_FLAGS_4(mve_vmlaldavuw, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
32 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/translate.h | ||
35 | +++ b/target/arm/translate.h | ||
36 | @@ -XXX,XX +XXX,XX @@ static inline int negate(DisasContext *s, int x) | ||
37 | return -x; | ||
38 | } | ||
39 | |||
40 | +static inline int plus_1(DisasContext *s, int x) | ||
41 | +{ | ||
42 | + return x + 1; | ||
43 | +} | ||
44 | + | ||
45 | static inline int plus_2(DisasContext *s, int x) | ||
46 | { | ||
47 | return x + 2; | ||
48 | @@ -XXX,XX +XXX,XX @@ static inline int times_4(DisasContext *s, int x) | ||
49 | return x * 4; | ||
50 | } | ||
51 | |||
52 | +static inline int times_2_plus_1(DisasContext *s, int x) | ||
53 | +{ | ||
54 | + return x * 2 + 1; | ||
55 | +} | ||
56 | + | ||
57 | static inline int arm_dc_feature(DisasContext *dc, int feature) | ||
58 | { | ||
59 | return (dc->features & (1ULL << feature)) != 0; | ||
60 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
61 | index XXXXXXX..XXXXXXX 100644 | ||
62 | --- a/target/arm/mve.decode | ||
63 | +++ b/target/arm/mve.decode | ||
64 | @@ -XXX,XX +XXX,XX @@ VNEG_fp 1111 1111 1 . 11 .. 01 ... 0 0111 11 . 0 ... 0 @1op | ||
65 | VDUP 1110 1110 1 1 10 ... 0 .... 1011 . 0 0 1 0000 @vdup size=0 | ||
66 | VDUP 1110 1110 1 0 10 ... 0 .... 1011 . 0 1 1 0000 @vdup size=1 | ||
67 | VDUP 1110 1110 1 0 10 ... 0 .... 1011 . 0 0 1 0000 @vdup size=2 | ||
68 | + | ||
69 | +# multiply-add long dual accumulate | ||
70 | +# rdahi: bits [3:1] from insn, bit 0 is 1 | ||
71 | +# rdalo: bits [3:1] from insn, bit 0 is 0 | ||
72 | +%rdahi 20:3 !function=times_2_plus_1 | ||
73 | +%rdalo 13:3 !function=times_2 | ||
74 | +# size bit is 0 for 16 bit, 1 for 32 bit | ||
75 | +%size_16 16:1 !function=plus_1 | ||
76 | + | ||
77 | +&vmlaldav rdahi rdalo size qn qm x a | ||
78 | + | ||
79 | +@vmlaldav .... .... . ... ... . ... . .... .... qm:3 . \ | ||
80 | + qn=%qn rdahi=%rdahi rdalo=%rdalo size=%size_16 &vmlaldav | ||
81 | +VMLALDAV_S 1110 1110 1 ... ... . ... x:1 1110 . 0 a:1 0 ... 0 @vmlaldav | ||
82 | +VMLALDAV_U 1111 1110 1 ... ... . ... x:1 1110 . 0 a:1 0 ... 0 @vmlaldav | ||
83 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
84 | index XXXXXXX..XXXXXXX 100644 | ||
85 | --- a/target/arm/mve_helper.c | ||
86 | +++ b/target/arm/mve_helper.c | ||
87 | @@ -XXX,XX +XXX,XX @@ DO_2OP_S(vhadds, do_vhadd_s) | ||
88 | DO_2OP_U(vhaddu, do_vhadd_u) | ||
89 | DO_2OP_S(vhsubs, do_vhsub_s) | ||
90 | DO_2OP_U(vhsubu, do_vhsub_u) | ||
91 | + | ||
92 | + | ||
93 | +/* | ||
94 | + * Multiply add long dual accumulate ops. | ||
95 | + */ | ||
96 | +#define DO_LDAV(OP, ESIZE, TYPE, XCHG, EVENACC, ODDACC) \ | ||
97 | + uint64_t HELPER(glue(mve_, OP))(CPUARMState *env, void *vn, \ | ||
98 | + void *vm, uint64_t a) \ | ||
99 | + { \ | ||
100 | + uint16_t mask = mve_element_mask(env); \ | ||
101 | + unsigned e; \ | ||
102 | + TYPE *n = vn, *m = vm; \ | ||
103 | + for (e = 0; e < 16 / ESIZE; e++, mask >>= ESIZE) { \ | ||
104 | + if (mask & 1) { \ | ||
105 | + if (e & 1) { \ | ||
106 | + a ODDACC \ | ||
107 | + (int64_t)n[H##ESIZE(e - 1 * XCHG)] * m[H##ESIZE(e)]; \ | ||
108 | + } else { \ | ||
109 | + a EVENACC \ | ||
110 | + (int64_t)n[H##ESIZE(e + 1 * XCHG)] * m[H##ESIZE(e)]; \ | ||
111 | + } \ | ||
112 | + } \ | ||
113 | + } \ | ||
114 | + mve_advance_vpt(env); \ | ||
115 | + return a; \ | ||
116 | + } | ||
117 | + | ||
118 | +DO_LDAV(vmlaldavsh, 2, int16_t, false, +=, +=) | ||
119 | +DO_LDAV(vmlaldavxsh, 2, int16_t, true, +=, +=) | ||
120 | +DO_LDAV(vmlaldavsw, 4, int32_t, false, +=, +=) | ||
121 | +DO_LDAV(vmlaldavxsw, 4, int32_t, true, +=, +=) | ||
122 | + | ||
123 | +DO_LDAV(vmlaldavuh, 2, uint16_t, false, +=, +=) | ||
124 | +DO_LDAV(vmlaldavuw, 4, uint32_t, false, +=, +=) | ||
125 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
126 | index XXXXXXX..XXXXXXX 100644 | ||
127 | --- a/target/arm/translate-mve.c | ||
128 | +++ b/target/arm/translate-mve.c | ||
129 | @@ -XXX,XX +XXX,XX @@ | ||
130 | typedef void MVEGenLdStFn(TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
131 | typedef void MVEGenOneOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr); | ||
132 | typedef void MVEGenTwoOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_ptr); | ||
133 | +typedef void MVEGenDualAccOpFn(TCGv_i64, TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i64); | ||
134 | |||
135 | /* Return the offset of a Qn register (same semantics as aa32_vfp_qreg()) */ | ||
136 | static inline long mve_qreg_offset(unsigned reg) | ||
137 | @@ -XXX,XX +XXX,XX @@ static void mve_update_eci(DisasContext *s) | ||
138 | } | ||
139 | } | ||
140 | |||
141 | +static bool mve_skip_first_beat(DisasContext *s) | ||
142 | +{ | ||
143 | + /* Return true if PSR.ECI says we must skip the first beat of this insn */ | ||
144 | + switch (s->eci) { | ||
145 | + case ECI_NONE: | ||
146 | + return false; | ||
147 | + case ECI_A0: | ||
148 | + case ECI_A0A1: | ||
149 | + case ECI_A0A1A2: | ||
150 | + case ECI_A0A1A2B0: | ||
151 | + return true; | ||
152 | + default: | ||
153 | + g_assert_not_reached(); | ||
154 | + } | ||
155 | +} | ||
156 | + | ||
157 | static bool do_ldst(DisasContext *s, arg_VLDR_VSTR *a, MVEGenLdStFn *fn) | ||
158 | { | ||
159 | TCGv_i32 addr; | ||
160 | @@ -XXX,XX +XXX,XX @@ DO_2OP(VMULL_BS, vmullbs) | ||
161 | DO_2OP(VMULL_BU, vmullbu) | ||
162 | DO_2OP(VMULL_TS, vmullts) | ||
163 | DO_2OP(VMULL_TU, vmulltu) | ||
164 | + | ||
165 | +static bool do_long_dual_acc(DisasContext *s, arg_vmlaldav *a, | ||
166 | + MVEGenDualAccOpFn *fn) | ||
167 | +{ | ||
168 | + TCGv_ptr qn, qm; | ||
169 | + TCGv_i64 rda; | ||
170 | + TCGv_i32 rdalo, rdahi; | ||
171 | + | ||
172 | + if (!dc_isar_feature(aa32_mve, s) || | ||
173 | + !mve_check_qreg_bank(s, a->qn | a->qm) || | ||
174 | + !fn) { | ||
175 | + return false; | ||
176 | + } | ||
177 | + /* | ||
178 | + * rdahi == 13 is UNPREDICTABLE; rdahi == 15 is a related | ||
179 | + * encoding; rdalo always has bit 0 clear so cannot be 13 or 15. | ||
180 | + */ | ||
181 | + if (a->rdahi == 13 || a->rdahi == 15) { | ||
182 | + return false; | ||
183 | + } | ||
184 | + if (!mve_eci_check(s) || !vfp_access_check(s)) { | ||
185 | + return true; | ||
186 | + } | ||
187 | + | ||
188 | + qn = mve_qreg_ptr(a->qn); | ||
189 | + qm = mve_qreg_ptr(a->qm); | ||
190 | + | ||
191 | + /* | ||
192 | + * This insn is subject to beat-wise execution. Partial execution | ||
193 | + * of an A=0 (no-accumulate) insn which does not execute the first | ||
194 | + * beat must start with the current rda value, not 0. | ||
195 | + */ | ||
196 | + if (a->a || mve_skip_first_beat(s)) { | ||
197 | + rda = tcg_temp_new_i64(); | ||
198 | + rdalo = load_reg(s, a->rdalo); | ||
199 | + rdahi = load_reg(s, a->rdahi); | ||
200 | + tcg_gen_concat_i32_i64(rda, rdalo, rdahi); | ||
201 | + tcg_temp_free_i32(rdalo); | ||
202 | + tcg_temp_free_i32(rdahi); | ||
203 | + } else { | ||
204 | + rda = tcg_const_i64(0); | ||
205 | + } | ||
206 | + | ||
207 | + fn(rda, cpu_env, qn, qm, rda); | ||
208 | + tcg_temp_free_ptr(qn); | ||
209 | + tcg_temp_free_ptr(qm); | ||
210 | + | ||
211 | + rdalo = tcg_temp_new_i32(); | ||
212 | + rdahi = tcg_temp_new_i32(); | ||
213 | + tcg_gen_extrl_i64_i32(rdalo, rda); | ||
214 | + tcg_gen_extrh_i64_i32(rdahi, rda); | ||
215 | + store_reg(s, a->rdalo, rdalo); | ||
216 | + store_reg(s, a->rdahi, rdahi); | ||
217 | + tcg_temp_free_i64(rda); | ||
218 | + mve_update_eci(s); | ||
219 | + return true; | ||
220 | +} | ||
221 | + | ||
222 | +static bool trans_VMLALDAV_S(DisasContext *s, arg_vmlaldav *a) | ||
223 | +{ | ||
224 | + static MVEGenDualAccOpFn * const fns[4][2] = { | ||
225 | + { NULL, NULL }, | ||
226 | + { gen_helper_mve_vmlaldavsh, gen_helper_mve_vmlaldavxsh }, | ||
227 | + { gen_helper_mve_vmlaldavsw, gen_helper_mve_vmlaldavxsw }, | ||
228 | + { NULL, NULL }, | ||
229 | + }; | ||
230 | + return do_long_dual_acc(s, a, fns[a->size][a->x]); | ||
231 | +} | ||
232 | + | ||
233 | +static bool trans_VMLALDAV_U(DisasContext *s, arg_vmlaldav *a) | ||
234 | +{ | ||
235 | + static MVEGenDualAccOpFn * const fns[4][2] = { | ||
236 | + { NULL, NULL }, | ||
237 | + { gen_helper_mve_vmlaldavuh, NULL }, | ||
238 | + { gen_helper_mve_vmlaldavuw, NULL }, | ||
239 | + { NULL, NULL }, | ||
240 | + }; | ||
241 | + return do_long_dual_acc(s, a, fns[a->size][a->x]); | ||
242 | +} | ||
243 | -- | ||
244 | 2.20.1 | ||
245 | |||
246 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the MVE insn VMLSLDAV, which multiplies source elements, | ||
2 | alternately adding and subtracting them, and accumulates into a | ||
3 | 64-bit result in a pair of general purpose registers. | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20210617121628.20116-21-peter.maydell@linaro.org | ||
8 | --- | ||
9 | target/arm/helper-mve.h | 5 +++++ | ||
10 | target/arm/mve.decode | 2 ++ | ||
11 | target/arm/mve_helper.c | 5 +++++ | ||
12 | target/arm/translate-mve.c | 11 +++++++++++ | ||
13 | 4 files changed, 23 insertions(+) | ||
14 | |||
15 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/helper-mve.h | ||
18 | +++ b/target/arm/helper-mve.h | ||
19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vmlaldavxsw, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
20 | |||
21 | DEF_HELPER_FLAGS_4(mve_vmlaldavuh, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
22 | DEF_HELPER_FLAGS_4(mve_vmlaldavuw, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
23 | + | ||
24 | +DEF_HELPER_FLAGS_4(mve_vmlsldavsh, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
25 | +DEF_HELPER_FLAGS_4(mve_vmlsldavsw, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
26 | +DEF_HELPER_FLAGS_4(mve_vmlsldavxsh, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
27 | +DEF_HELPER_FLAGS_4(mve_vmlsldavxsw, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
28 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/target/arm/mve.decode | ||
31 | +++ b/target/arm/mve.decode | ||
32 | @@ -XXX,XX +XXX,XX @@ VDUP 1110 1110 1 0 10 ... 0 .... 1011 . 0 0 1 0000 @vdup size=2 | ||
33 | qn=%qn rdahi=%rdahi rdalo=%rdalo size=%size_16 &vmlaldav | ||
34 | VMLALDAV_S 1110 1110 1 ... ... . ... x:1 1110 . 0 a:1 0 ... 0 @vmlaldav | ||
35 | VMLALDAV_U 1111 1110 1 ... ... . ... x:1 1110 . 0 a:1 0 ... 0 @vmlaldav | ||
36 | + | ||
37 | +VMLSLDAV 1110 1110 1 ... ... . ... x:1 1110 . 0 a:1 0 ... 1 @vmlaldav | ||
38 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/target/arm/mve_helper.c | ||
41 | +++ b/target/arm/mve_helper.c | ||
42 | @@ -XXX,XX +XXX,XX @@ DO_LDAV(vmlaldavxsw, 4, int32_t, true, +=, +=) | ||
43 | |||
44 | DO_LDAV(vmlaldavuh, 2, uint16_t, false, +=, +=) | ||
45 | DO_LDAV(vmlaldavuw, 4, uint32_t, false, +=, +=) | ||
46 | + | ||
47 | +DO_LDAV(vmlsldavsh, 2, int16_t, false, +=, -=) | ||
48 | +DO_LDAV(vmlsldavxsh, 2, int16_t, true, +=, -=) | ||
49 | +DO_LDAV(vmlsldavsw, 4, int32_t, false, +=, -=) | ||
50 | +DO_LDAV(vmlsldavxsw, 4, int32_t, true, +=, -=) | ||
51 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/target/arm/translate-mve.c | ||
54 | +++ b/target/arm/translate-mve.c | ||
55 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMLALDAV_U(DisasContext *s, arg_vmlaldav *a) | ||
56 | }; | ||
57 | return do_long_dual_acc(s, a, fns[a->size][a->x]); | ||
58 | } | ||
59 | + | ||
60 | +static bool trans_VMLSLDAV(DisasContext *s, arg_vmlaldav *a) | ||
61 | +{ | ||
62 | + static MVEGenDualAccOpFn * const fns[4][2] = { | ||
63 | + { NULL, NULL }, | ||
64 | + { gen_helper_mve_vmlsldavsh, gen_helper_mve_vmlsldavxsh }, | ||
65 | + { gen_helper_mve_vmlsldavsw, gen_helper_mve_vmlsldavxsw }, | ||
66 | + { NULL, NULL }, | ||
67 | + }; | ||
68 | + return do_long_dual_acc(s, a, fns[a->size][a->x]); | ||
69 | +} | ||
70 | -- | ||
71 | 2.20.1 | ||
72 | |||
73 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the MVE VRMLALDAVH and VRMLSLDAVH insns, which accumulate | ||
2 | the results of a rounded multiply of pairs of elements into a 72-bit | ||
3 | accumulator, returning the top 64 bits in a pair of general purpose | ||
4 | registers. | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210617121628.20116-22-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/helper-mve.h | 8 ++++++++ | ||
11 | target/arm/mve.decode | 7 +++++++ | ||
12 | target/arm/mve_helper.c | 37 +++++++++++++++++++++++++++++++++++++ | ||
13 | target/arm/translate-mve.c | 24 ++++++++++++++++++++++++ | ||
14 | 4 files changed, 76 insertions(+) | ||
15 | |||
16 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/helper-mve.h | ||
19 | +++ b/target/arm/helper-mve.h | ||
20 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vmlsldavsh, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
21 | DEF_HELPER_FLAGS_4(mve_vmlsldavsw, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
22 | DEF_HELPER_FLAGS_4(mve_vmlsldavxsh, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
23 | DEF_HELPER_FLAGS_4(mve_vmlsldavxsw, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
24 | + | ||
25 | +DEF_HELPER_FLAGS_4(mve_vrmlaldavhsw, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
26 | +DEF_HELPER_FLAGS_4(mve_vrmlaldavhxsw, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
27 | + | ||
28 | +DEF_HELPER_FLAGS_4(mve_vrmlaldavhuw, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
29 | + | ||
30 | +DEF_HELPER_FLAGS_4(mve_vrmlsldavhsw, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
31 | +DEF_HELPER_FLAGS_4(mve_vrmlsldavhxsw, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
32 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/mve.decode | ||
35 | +++ b/target/arm/mve.decode | ||
36 | @@ -XXX,XX +XXX,XX @@ VDUP 1110 1110 1 0 10 ... 0 .... 1011 . 0 0 1 0000 @vdup size=2 | ||
37 | |||
38 | @vmlaldav .... .... . ... ... . ... . .... .... qm:3 . \ | ||
39 | qn=%qn rdahi=%rdahi rdalo=%rdalo size=%size_16 &vmlaldav | ||
40 | +@vmlaldav_nosz .... .... . ... ... . ... . .... .... qm:3 . \ | ||
41 | + qn=%qn rdahi=%rdahi rdalo=%rdalo size=0 &vmlaldav | ||
42 | VMLALDAV_S 1110 1110 1 ... ... . ... x:1 1110 . 0 a:1 0 ... 0 @vmlaldav | ||
43 | VMLALDAV_U 1111 1110 1 ... ... . ... x:1 1110 . 0 a:1 0 ... 0 @vmlaldav | ||
44 | |||
45 | VMLSLDAV 1110 1110 1 ... ... . ... x:1 1110 . 0 a:1 0 ... 1 @vmlaldav | ||
46 | + | ||
47 | +VRMLALDAVH_S 1110 1110 1 ... ... 0 ... x:1 1111 . 0 a:1 0 ... 0 @vmlaldav_nosz | ||
48 | +VRMLALDAVH_U 1111 1110 1 ... ... 0 ... x:1 1111 . 0 a:1 0 ... 0 @vmlaldav_nosz | ||
49 | + | ||
50 | +VRMLSLDAVH 1111 1110 1 ... ... 0 ... x:1 1110 . 0 a:1 0 ... 1 @vmlaldav_nosz | ||
51 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/target/arm/mve_helper.c | ||
54 | +++ b/target/arm/mve_helper.c | ||
55 | @@ -XXX,XX +XXX,XX @@ | ||
56 | */ | ||
57 | |||
58 | #include "qemu/osdep.h" | ||
59 | +#include "qemu/int128.h" | ||
60 | #include "cpu.h" | ||
61 | #include "internals.h" | ||
62 | #include "vec_internal.h" | ||
63 | @@ -XXX,XX +XXX,XX @@ DO_LDAV(vmlsldavsh, 2, int16_t, false, +=, -=) | ||
64 | DO_LDAV(vmlsldavxsh, 2, int16_t, true, +=, -=) | ||
65 | DO_LDAV(vmlsldavsw, 4, int32_t, false, +=, -=) | ||
66 | DO_LDAV(vmlsldavxsw, 4, int32_t, true, +=, -=) | ||
67 | + | ||
68 | +/* | ||
69 | + * Rounding multiply add long dual accumulate high: we must keep | ||
70 | + * a 72-bit internal accumulator value and return the top 64 bits. | ||
71 | + */ | ||
72 | +#define DO_LDAVH(OP, ESIZE, TYPE, XCHG, EVENACC, ODDACC, TO128) \ | ||
73 | + uint64_t HELPER(glue(mve_, OP))(CPUARMState *env, void *vn, \ | ||
74 | + void *vm, uint64_t a) \ | ||
75 | + { \ | ||
76 | + uint16_t mask = mve_element_mask(env); \ | ||
77 | + unsigned e; \ | ||
78 | + TYPE *n = vn, *m = vm; \ | ||
79 | + Int128 acc = int128_lshift(TO128(a), 8); \ | ||
80 | + for (e = 0; e < 16 / ESIZE; e++, mask >>= ESIZE) { \ | ||
81 | + if (mask & 1) { \ | ||
82 | + if (e & 1) { \ | ||
83 | + acc = ODDACC(acc, TO128(n[H##ESIZE(e - 1 * XCHG)] * \ | ||
84 | + m[H##ESIZE(e)])); \ | ||
85 | + } else { \ | ||
86 | + acc = EVENACC(acc, TO128(n[H##ESIZE(e + 1 * XCHG)] * \ | ||
87 | + m[H##ESIZE(e)])); \ | ||
88 | + } \ | ||
89 | + acc = int128_add(acc, 1 << 7); \ | ||
90 | + } \ | ||
91 | + } \ | ||
92 | + mve_advance_vpt(env); \ | ||
93 | + return int128_getlo(int128_rshift(acc, 8)); \ | ||
94 | + } | ||
95 | + | ||
96 | +DO_LDAVH(vrmlaldavhsw, 4, int32_t, false, int128_add, int128_add, int128_makes64) | ||
97 | +DO_LDAVH(vrmlaldavhxsw, 4, int32_t, true, int128_add, int128_add, int128_makes64) | ||
98 | + | ||
99 | +DO_LDAVH(vrmlaldavhuw, 4, uint32_t, false, int128_add, int128_add, int128_make64) | ||
100 | + | ||
101 | +DO_LDAVH(vrmlsldavhsw, 4, int32_t, false, int128_add, int128_sub, int128_makes64) | ||
102 | +DO_LDAVH(vrmlsldavhxsw, 4, int32_t, true, int128_add, int128_sub, int128_makes64) | ||
103 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
104 | index XXXXXXX..XXXXXXX 100644 | ||
105 | --- a/target/arm/translate-mve.c | ||
106 | +++ b/target/arm/translate-mve.c | ||
107 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMLSLDAV(DisasContext *s, arg_vmlaldav *a) | ||
108 | }; | ||
109 | return do_long_dual_acc(s, a, fns[a->size][a->x]); | ||
110 | } | ||
111 | + | ||
112 | +static bool trans_VRMLALDAVH_S(DisasContext *s, arg_vmlaldav *a) | ||
113 | +{ | ||
114 | + static MVEGenDualAccOpFn * const fns[] = { | ||
115 | + gen_helper_mve_vrmlaldavhsw, gen_helper_mve_vrmlaldavhxsw, | ||
116 | + }; | ||
117 | + return do_long_dual_acc(s, a, fns[a->x]); | ||
118 | +} | ||
119 | + | ||
120 | +static bool trans_VRMLALDAVH_U(DisasContext *s, arg_vmlaldav *a) | ||
121 | +{ | ||
122 | + static MVEGenDualAccOpFn * const fns[] = { | ||
123 | + gen_helper_mve_vrmlaldavhuw, NULL, | ||
124 | + }; | ||
125 | + return do_long_dual_acc(s, a, fns[a->x]); | ||
126 | +} | ||
127 | + | ||
128 | +static bool trans_VRMLSLDAVH(DisasContext *s, arg_vmlaldav *a) | ||
129 | +{ | ||
130 | + static MVEGenDualAccOpFn * const fns[] = { | ||
131 | + gen_helper_mve_vrmlsldavhsw, gen_helper_mve_vrmlsldavhxsw, | ||
132 | + }; | ||
133 | + return do_long_dual_acc(s, a, fns[a->x]); | ||
134 | +} | ||
135 | -- | ||
136 | 2.20.1 | ||
137 | |||
138 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Implement the scalar form of the MVE VADD insn. This takes the |
---|---|---|---|
2 | scalar operand from a general purpose register. | ||
2 | 3 | ||
3 | We missed all of the scalar fp16 fma operations. | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20210617121628.20116-23-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/helper-mve.h | 4 ++++ | ||
9 | target/arm/mve.decode | 7 ++++++ | ||
10 | target/arm/mve_helper.c | 22 +++++++++++++++++++ | ||
11 | target/arm/translate-mve.c | 45 ++++++++++++++++++++++++++++++++++++++ | ||
12 | 4 files changed, 78 insertions(+) | ||
4 | 13 | ||
5 | Cc: qemu-stable@nongnu.org | 14 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h |
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Message-id: 20180512003217.9105-8-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/translate-a64.c | 48 ++++++++++++++++++++++++++++++++++++++ | ||
13 | 1 file changed, 48 insertions(+) | ||
14 | |||
15 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate-a64.c | 16 | --- a/target/arm/helper-mve.h |
18 | +++ b/target/arm/translate-a64.c | 17 | +++ b/target/arm/helper-mve.h |
19 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_3src_double(DisasContext *s, bool o0, bool o1, | 18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vmulltub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
20 | tcg_temp_free_i64(tcg_res); | 19 | DEF_HELPER_FLAGS_4(mve_vmulltuh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
21 | } | 20 | DEF_HELPER_FLAGS_4(mve_vmulltuw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
22 | 21 | ||
23 | +/* Floating-point data-processing (3 source) - half precision */ | 22 | +DEF_HELPER_FLAGS_4(mve_vadd_scalarb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
24 | +static void handle_fp_3src_half(DisasContext *s, bool o0, bool o1, | 23 | +DEF_HELPER_FLAGS_4(mve_vadd_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
25 | + int rd, int rn, int rm, int ra) | 24 | +DEF_HELPER_FLAGS_4(mve_vadd_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
26 | +{ | ||
27 | + TCGv_i32 tcg_op1, tcg_op2, tcg_op3; | ||
28 | + TCGv_i32 tcg_res = tcg_temp_new_i32(); | ||
29 | + TCGv_ptr fpst = get_fpstatus_ptr(true); | ||
30 | + | 25 | + |
31 | + tcg_op1 = read_fp_hreg(s, rn); | 26 | DEF_HELPER_FLAGS_4(mve_vmlaldavsh, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) |
32 | + tcg_op2 = read_fp_hreg(s, rm); | 27 | DEF_HELPER_FLAGS_4(mve_vmlaldavsw, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) |
33 | + tcg_op3 = read_fp_hreg(s, ra); | 28 | DEF_HELPER_FLAGS_4(mve_vmlaldavxsh, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) |
29 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/target/arm/mve.decode | ||
32 | +++ b/target/arm/mve.decode | ||
33 | @@ -XXX,XX +XXX,XX @@ | ||
34 | &vldr_vstr rn qd imm p a w size l u | ||
35 | &1op qd qm size | ||
36 | &2op qd qm qn size | ||
37 | +&2scalar qd qn rm size | ||
38 | |||
39 | @vldr_vstr ....... . . . . l:1 rn:4 ... ...... imm:7 &vldr_vstr qd=%qd u=0 | ||
40 | # Note that both Rn and Qd are 3 bits only (no D bit) | ||
41 | @@ -XXX,XX +XXX,XX @@ | ||
42 | @2op .... .... .. size:2 .... .... .... .... .... &2op qd=%qd qm=%qm qn=%qn | ||
43 | @2op_nosz .... .... .... .... .... .... .... .... &2op qd=%qd qm=%qm qn=%qn size=0 | ||
44 | |||
45 | +@2scalar .... .... .. size:2 .... .... .... .... rm:4 &2scalar qd=%qd qn=%qn | ||
34 | + | 46 | + |
35 | + /* These are fused multiply-add, and must be done as one | 47 | # Vector loads and stores |
36 | + * floating point operation with no rounding between the | 48 | |
37 | + * multiplication and addition steps. | 49 | # Widening loads and narrowing stores: |
38 | + * NB that doing the negations here as separate steps is | 50 | @@ -XXX,XX +XXX,XX @@ VRMLALDAVH_S 1110 1110 1 ... ... 0 ... x:1 1111 . 0 a:1 0 ... 0 @vmlaldav_no |
39 | + * correct : an input NaN should come out with its sign bit | 51 | VRMLALDAVH_U 1111 1110 1 ... ... 0 ... x:1 1111 . 0 a:1 0 ... 0 @vmlaldav_nosz |
40 | + * flipped if it is a negated-input. | 52 | |
41 | + */ | 53 | VRMLSLDAVH 1111 1110 1 ... ... 0 ... x:1 1110 . 0 a:1 0 ... 1 @vmlaldav_nosz |
42 | + if (o1 == true) { | 54 | + |
43 | + tcg_gen_xori_i32(tcg_op3, tcg_op3, 0x8000); | 55 | +# Scalar operations |
56 | + | ||
57 | +VADD_scalar 1110 1110 0 . .. ... 1 ... 0 1111 . 100 .... @2scalar | ||
58 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/target/arm/mve_helper.c | ||
61 | +++ b/target/arm/mve_helper.c | ||
62 | @@ -XXX,XX +XXX,XX @@ DO_2OP_S(vhsubs, do_vhsub_s) | ||
63 | DO_2OP_U(vhsubu, do_vhsub_u) | ||
64 | |||
65 | |||
66 | +#define DO_2OP_SCALAR(OP, ESIZE, TYPE, FN) \ | ||
67 | + void HELPER(glue(mve_, OP))(CPUARMState *env, void *vd, void *vn, \ | ||
68 | + uint32_t rm) \ | ||
69 | + { \ | ||
70 | + TYPE *d = vd, *n = vn; \ | ||
71 | + TYPE m = rm; \ | ||
72 | + uint16_t mask = mve_element_mask(env); \ | ||
73 | + unsigned e; \ | ||
74 | + for (e = 0; e < 16 / ESIZE; e++, mask >>= ESIZE) { \ | ||
75 | + mergemask(&d[H##ESIZE(e)], FN(n[H##ESIZE(e)], m), mask); \ | ||
76 | + } \ | ||
77 | + mve_advance_vpt(env); \ | ||
44 | + } | 78 | + } |
45 | + | 79 | + |
46 | + if (o0 != o1) { | 80 | +/* provide unsigned 2-op scalar helpers for all sizes */ |
47 | + tcg_gen_xori_i32(tcg_op1, tcg_op1, 0x8000); | 81 | +#define DO_2OP_SCALAR_U(OP, FN) \ |
82 | + DO_2OP_SCALAR(OP##b, 1, uint8_t, FN) \ | ||
83 | + DO_2OP_SCALAR(OP##h, 2, uint16_t, FN) \ | ||
84 | + DO_2OP_SCALAR(OP##w, 4, uint32_t, FN) | ||
85 | + | ||
86 | +DO_2OP_SCALAR_U(vadd_scalar, DO_ADD) | ||
87 | + | ||
88 | /* | ||
89 | * Multiply add long dual accumulate ops. | ||
90 | */ | ||
91 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
92 | index XXXXXXX..XXXXXXX 100644 | ||
93 | --- a/target/arm/translate-mve.c | ||
94 | +++ b/target/arm/translate-mve.c | ||
95 | @@ -XXX,XX +XXX,XX @@ | ||
96 | typedef void MVEGenLdStFn(TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
97 | typedef void MVEGenOneOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr); | ||
98 | typedef void MVEGenTwoOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_ptr); | ||
99 | +typedef void MVEGenTwoOpScalarFn(TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
100 | typedef void MVEGenDualAccOpFn(TCGv_i64, TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i64); | ||
101 | |||
102 | /* Return the offset of a Qn register (same semantics as aa32_vfp_qreg()) */ | ||
103 | @@ -XXX,XX +XXX,XX @@ DO_2OP(VMULL_BU, vmullbu) | ||
104 | DO_2OP(VMULL_TS, vmullts) | ||
105 | DO_2OP(VMULL_TU, vmulltu) | ||
106 | |||
107 | +static bool do_2op_scalar(DisasContext *s, arg_2scalar *a, | ||
108 | + MVEGenTwoOpScalarFn fn) | ||
109 | +{ | ||
110 | + TCGv_ptr qd, qn; | ||
111 | + TCGv_i32 rm; | ||
112 | + | ||
113 | + if (!dc_isar_feature(aa32_mve, s) || | ||
114 | + !mve_check_qreg_bank(s, a->qd | a->qn) || | ||
115 | + !fn) { | ||
116 | + return false; | ||
117 | + } | ||
118 | + if (a->rm == 13 || a->rm == 15) { | ||
119 | + /* UNPREDICTABLE */ | ||
120 | + return false; | ||
121 | + } | ||
122 | + if (!mve_eci_check(s) || !vfp_access_check(s)) { | ||
123 | + return true; | ||
48 | + } | 124 | + } |
49 | + | 125 | + |
50 | + gen_helper_advsimd_muladdh(tcg_res, tcg_op1, tcg_op2, tcg_op3, fpst); | 126 | + qd = mve_qreg_ptr(a->qd); |
51 | + | 127 | + qn = mve_qreg_ptr(a->qn); |
52 | + write_fp_sreg(s, rd, tcg_res); | 128 | + rm = load_reg(s, a->rm); |
53 | + | 129 | + fn(cpu_env, qd, qn, rm); |
54 | + tcg_temp_free_ptr(fpst); | 130 | + tcg_temp_free_i32(rm); |
55 | + tcg_temp_free_i32(tcg_op1); | 131 | + tcg_temp_free_ptr(qd); |
56 | + tcg_temp_free_i32(tcg_op2); | 132 | + tcg_temp_free_ptr(qn); |
57 | + tcg_temp_free_i32(tcg_op3); | 133 | + mve_update_eci(s); |
58 | + tcg_temp_free_i32(tcg_res); | 134 | + return true; |
59 | +} | 135 | +} |
60 | + | 136 | + |
61 | /* Floating point data-processing (3 source) | 137 | +#define DO_2OP_SCALAR(INSN, FN) \ |
62 | * 31 30 29 28 24 23 22 21 20 16 15 14 10 9 5 4 0 | 138 | + static bool trans_##INSN(DisasContext *s, arg_2scalar *a) \ |
63 | * +---+---+---+-----------+------+----+------+----+------+------+------+ | 139 | + { \ |
64 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_3src(DisasContext *s, uint32_t insn) | 140 | + static MVEGenTwoOpScalarFn * const fns[] = { \ |
65 | } | 141 | + gen_helper_mve_##FN##b, \ |
66 | handle_fp_3src_double(s, o0, o1, rd, rn, rm, ra); | 142 | + gen_helper_mve_##FN##h, \ |
67 | break; | 143 | + gen_helper_mve_##FN##w, \ |
68 | + case 3: | 144 | + NULL, \ |
69 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | 145 | + }; \ |
70 | + unallocated_encoding(s); | 146 | + return do_2op_scalar(s, a, fns[a->size]); \ |
71 | + return; | 147 | + } |
72 | + } | 148 | + |
73 | + if (!fp_access_check(s)) { | 149 | +DO_2OP_SCALAR(VADD_scalar, vadd_scalar) |
74 | + return; | 150 | + |
75 | + } | 151 | static bool do_long_dual_acc(DisasContext *s, arg_vmlaldav *a, |
76 | + handle_fp_3src_half(s, o0, o1, rd, rn, rm, ra); | 152 | MVEGenDualAccOpFn *fn) |
77 | + break; | 153 | { |
78 | default: | ||
79 | unallocated_encoding(s); | ||
80 | } | ||
81 | -- | 154 | -- |
82 | 2.17.0 | 155 | 2.20.1 |
83 | 156 | ||
84 | 157 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the scalar forms of the MVE VSUB and VMUL insns. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20210617121628.20116-24-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/helper-mve.h | 8 ++++++++ | ||
8 | target/arm/mve.decode | 2 ++ | ||
9 | target/arm/mve_helper.c | 2 ++ | ||
10 | target/arm/translate-mve.c | 2 ++ | ||
11 | 4 files changed, 14 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper-mve.h | ||
16 | +++ b/target/arm/helper-mve.h | ||
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vadd_scalarb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
18 | DEF_HELPER_FLAGS_4(mve_vadd_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
19 | DEF_HELPER_FLAGS_4(mve_vadd_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
20 | |||
21 | +DEF_HELPER_FLAGS_4(mve_vsub_scalarb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
22 | +DEF_HELPER_FLAGS_4(mve_vsub_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
23 | +DEF_HELPER_FLAGS_4(mve_vsub_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
24 | + | ||
25 | +DEF_HELPER_FLAGS_4(mve_vmul_scalarb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
26 | +DEF_HELPER_FLAGS_4(mve_vmul_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
27 | +DEF_HELPER_FLAGS_4(mve_vmul_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
28 | + | ||
29 | DEF_HELPER_FLAGS_4(mve_vmlaldavsh, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
30 | DEF_HELPER_FLAGS_4(mve_vmlaldavsw, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
31 | DEF_HELPER_FLAGS_4(mve_vmlaldavxsh, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
32 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/mve.decode | ||
35 | +++ b/target/arm/mve.decode | ||
36 | @@ -XXX,XX +XXX,XX @@ VRMLSLDAVH 1111 1110 1 ... ... 0 ... x:1 1110 . 0 a:1 0 ... 1 @vmlaldav_no | ||
37 | # Scalar operations | ||
38 | |||
39 | VADD_scalar 1110 1110 0 . .. ... 1 ... 0 1111 . 100 .... @2scalar | ||
40 | +VSUB_scalar 1110 1110 0 . .. ... 1 ... 1 1111 . 100 .... @2scalar | ||
41 | +VMUL_scalar 1110 1110 0 . .. ... 1 ... 1 1110 . 110 .... @2scalar | ||
42 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/mve_helper.c | ||
45 | +++ b/target/arm/mve_helper.c | ||
46 | @@ -XXX,XX +XXX,XX @@ DO_2OP_U(vhsubu, do_vhsub_u) | ||
47 | DO_2OP_SCALAR(OP##w, 4, uint32_t, FN) | ||
48 | |||
49 | DO_2OP_SCALAR_U(vadd_scalar, DO_ADD) | ||
50 | +DO_2OP_SCALAR_U(vsub_scalar, DO_SUB) | ||
51 | +DO_2OP_SCALAR_U(vmul_scalar, DO_MUL) | ||
52 | |||
53 | /* | ||
54 | * Multiply add long dual accumulate ops. | ||
55 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/target/arm/translate-mve.c | ||
58 | +++ b/target/arm/translate-mve.c | ||
59 | @@ -XXX,XX +XXX,XX @@ static bool do_2op_scalar(DisasContext *s, arg_2scalar *a, | ||
60 | } | ||
61 | |||
62 | DO_2OP_SCALAR(VADD_scalar, vadd_scalar) | ||
63 | +DO_2OP_SCALAR(VSUB_scalar, vsub_scalar) | ||
64 | +DO_2OP_SCALAR(VMUL_scalar, vmul_scalar) | ||
65 | |||
66 | static bool do_long_dual_acc(DisasContext *s, arg_vmlaldav *a, | ||
67 | MVEGenDualAccOpFn *fn) | ||
68 | -- | ||
69 | 2.20.1 | ||
70 | |||
71 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the scalar variants of the MVE VHADD and VHSUB insns. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20210617121628.20116-25-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/helper-mve.h | 16 ++++++++++++++++ | ||
8 | target/arm/mve.decode | 4 ++++ | ||
9 | target/arm/mve_helper.c | 8 ++++++++ | ||
10 | target/arm/translate-mve.c | 4 ++++ | ||
11 | 4 files changed, 32 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper-mve.h | ||
16 | +++ b/target/arm/helper-mve.h | ||
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vmul_scalarb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
18 | DEF_HELPER_FLAGS_4(mve_vmul_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
19 | DEF_HELPER_FLAGS_4(mve_vmul_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
20 | |||
21 | +DEF_HELPER_FLAGS_4(mve_vhadds_scalarb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
22 | +DEF_HELPER_FLAGS_4(mve_vhadds_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
23 | +DEF_HELPER_FLAGS_4(mve_vhadds_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
24 | + | ||
25 | +DEF_HELPER_FLAGS_4(mve_vhaddu_scalarb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
26 | +DEF_HELPER_FLAGS_4(mve_vhaddu_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
27 | +DEF_HELPER_FLAGS_4(mve_vhaddu_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
28 | + | ||
29 | +DEF_HELPER_FLAGS_4(mve_vhsubs_scalarb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
30 | +DEF_HELPER_FLAGS_4(mve_vhsubs_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
31 | +DEF_HELPER_FLAGS_4(mve_vhsubs_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
32 | + | ||
33 | +DEF_HELPER_FLAGS_4(mve_vhsubu_scalarb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
34 | +DEF_HELPER_FLAGS_4(mve_vhsubu_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
35 | +DEF_HELPER_FLAGS_4(mve_vhsubu_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
36 | + | ||
37 | DEF_HELPER_FLAGS_4(mve_vmlaldavsh, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
38 | DEF_HELPER_FLAGS_4(mve_vmlaldavsw, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
39 | DEF_HELPER_FLAGS_4(mve_vmlaldavxsh, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
40 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/mve.decode | ||
43 | +++ b/target/arm/mve.decode | ||
44 | @@ -XXX,XX +XXX,XX @@ VRMLSLDAVH 1111 1110 1 ... ... 0 ... x:1 1110 . 0 a:1 0 ... 1 @vmlaldav_no | ||
45 | VADD_scalar 1110 1110 0 . .. ... 1 ... 0 1111 . 100 .... @2scalar | ||
46 | VSUB_scalar 1110 1110 0 . .. ... 1 ... 1 1111 . 100 .... @2scalar | ||
47 | VMUL_scalar 1110 1110 0 . .. ... 1 ... 1 1110 . 110 .... @2scalar | ||
48 | +VHADD_S_scalar 1110 1110 0 . .. ... 0 ... 0 1111 . 100 .... @2scalar | ||
49 | +VHADD_U_scalar 1111 1110 0 . .. ... 0 ... 0 1111 . 100 .... @2scalar | ||
50 | +VHSUB_S_scalar 1110 1110 0 . .. ... 0 ... 1 1111 . 100 .... @2scalar | ||
51 | +VHSUB_U_scalar 1111 1110 0 . .. ... 0 ... 1 1111 . 100 .... @2scalar | ||
52 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/target/arm/mve_helper.c | ||
55 | +++ b/target/arm/mve_helper.c | ||
56 | @@ -XXX,XX +XXX,XX @@ DO_2OP_U(vhsubu, do_vhsub_u) | ||
57 | DO_2OP_SCALAR(OP##b, 1, uint8_t, FN) \ | ||
58 | DO_2OP_SCALAR(OP##h, 2, uint16_t, FN) \ | ||
59 | DO_2OP_SCALAR(OP##w, 4, uint32_t, FN) | ||
60 | +#define DO_2OP_SCALAR_S(OP, FN) \ | ||
61 | + DO_2OP_SCALAR(OP##b, 1, int8_t, FN) \ | ||
62 | + DO_2OP_SCALAR(OP##h, 2, int16_t, FN) \ | ||
63 | + DO_2OP_SCALAR(OP##w, 4, int32_t, FN) | ||
64 | |||
65 | DO_2OP_SCALAR_U(vadd_scalar, DO_ADD) | ||
66 | DO_2OP_SCALAR_U(vsub_scalar, DO_SUB) | ||
67 | DO_2OP_SCALAR_U(vmul_scalar, DO_MUL) | ||
68 | +DO_2OP_SCALAR_S(vhadds_scalar, do_vhadd_s) | ||
69 | +DO_2OP_SCALAR_U(vhaddu_scalar, do_vhadd_u) | ||
70 | +DO_2OP_SCALAR_S(vhsubs_scalar, do_vhsub_s) | ||
71 | +DO_2OP_SCALAR_U(vhsubu_scalar, do_vhsub_u) | ||
72 | |||
73 | /* | ||
74 | * Multiply add long dual accumulate ops. | ||
75 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
76 | index XXXXXXX..XXXXXXX 100644 | ||
77 | --- a/target/arm/translate-mve.c | ||
78 | +++ b/target/arm/translate-mve.c | ||
79 | @@ -XXX,XX +XXX,XX @@ static bool do_2op_scalar(DisasContext *s, arg_2scalar *a, | ||
80 | DO_2OP_SCALAR(VADD_scalar, vadd_scalar) | ||
81 | DO_2OP_SCALAR(VSUB_scalar, vsub_scalar) | ||
82 | DO_2OP_SCALAR(VMUL_scalar, vmul_scalar) | ||
83 | +DO_2OP_SCALAR(VHADD_S_scalar, vhadds_scalar) | ||
84 | +DO_2OP_SCALAR(VHADD_U_scalar, vhaddu_scalar) | ||
85 | +DO_2OP_SCALAR(VHSUB_S_scalar, vhsubs_scalar) | ||
86 | +DO_2OP_SCALAR(VHSUB_U_scalar, vhsubu_scalar) | ||
87 | |||
88 | static bool do_long_dual_acc(DisasContext *s, arg_vmlaldav *a, | ||
89 | MVEGenDualAccOpFn *fn) | ||
90 | -- | ||
91 | 2.20.1 | ||
92 | |||
93 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the MVE VBRSR insn, which reverses a specified | ||
2 | number of bits in each element, setting the rest to zero. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20210617121628.20116-26-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/helper-mve.h | 4 ++++ | ||
9 | target/arm/mve.decode | 1 + | ||
10 | target/arm/mve_helper.c | 43 ++++++++++++++++++++++++++++++++++++++ | ||
11 | target/arm/translate-mve.c | 1 + | ||
12 | 4 files changed, 49 insertions(+) | ||
13 | |||
14 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper-mve.h | ||
17 | +++ b/target/arm/helper-mve.h | ||
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vhsubu_scalarb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
19 | DEF_HELPER_FLAGS_4(mve_vhsubu_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
20 | DEF_HELPER_FLAGS_4(mve_vhsubu_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
21 | |||
22 | +DEF_HELPER_FLAGS_4(mve_vbrsrb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
23 | +DEF_HELPER_FLAGS_4(mve_vbrsrh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
24 | +DEF_HELPER_FLAGS_4(mve_vbrsrw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
25 | + | ||
26 | DEF_HELPER_FLAGS_4(mve_vmlaldavsh, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
27 | DEF_HELPER_FLAGS_4(mve_vmlaldavsw, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
28 | DEF_HELPER_FLAGS_4(mve_vmlaldavxsh, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
29 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/target/arm/mve.decode | ||
32 | +++ b/target/arm/mve.decode | ||
33 | @@ -XXX,XX +XXX,XX @@ VHADD_S_scalar 1110 1110 0 . .. ... 0 ... 0 1111 . 100 .... @2scalar | ||
34 | VHADD_U_scalar 1111 1110 0 . .. ... 0 ... 0 1111 . 100 .... @2scalar | ||
35 | VHSUB_S_scalar 1110 1110 0 . .. ... 0 ... 1 1111 . 100 .... @2scalar | ||
36 | VHSUB_U_scalar 1111 1110 0 . .. ... 0 ... 1 1111 . 100 .... @2scalar | ||
37 | +VBRSR 1111 1110 0 . .. ... 1 ... 1 1110 . 110 .... @2scalar | ||
38 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/target/arm/mve_helper.c | ||
41 | +++ b/target/arm/mve_helper.c | ||
42 | @@ -XXX,XX +XXX,XX @@ DO_2OP_SCALAR_U(vhaddu_scalar, do_vhadd_u) | ||
43 | DO_2OP_SCALAR_S(vhsubs_scalar, do_vhsub_s) | ||
44 | DO_2OP_SCALAR_U(vhsubu_scalar, do_vhsub_u) | ||
45 | |||
46 | +static inline uint32_t do_vbrsrb(uint32_t n, uint32_t m) | ||
47 | +{ | ||
48 | + m &= 0xff; | ||
49 | + if (m == 0) { | ||
50 | + return 0; | ||
51 | + } | ||
52 | + n = revbit8(n); | ||
53 | + if (m < 8) { | ||
54 | + n >>= 8 - m; | ||
55 | + } | ||
56 | + return n; | ||
57 | +} | ||
58 | + | ||
59 | +static inline uint32_t do_vbrsrh(uint32_t n, uint32_t m) | ||
60 | +{ | ||
61 | + m &= 0xff; | ||
62 | + if (m == 0) { | ||
63 | + return 0; | ||
64 | + } | ||
65 | + n = revbit16(n); | ||
66 | + if (m < 16) { | ||
67 | + n >>= 16 - m; | ||
68 | + } | ||
69 | + return n; | ||
70 | +} | ||
71 | + | ||
72 | +static inline uint32_t do_vbrsrw(uint32_t n, uint32_t m) | ||
73 | +{ | ||
74 | + m &= 0xff; | ||
75 | + if (m == 0) { | ||
76 | + return 0; | ||
77 | + } | ||
78 | + n = revbit32(n); | ||
79 | + if (m < 32) { | ||
80 | + n >>= 32 - m; | ||
81 | + } | ||
82 | + return n; | ||
83 | +} | ||
84 | + | ||
85 | +DO_2OP_SCALAR(vbrsrb, 1, uint8_t, do_vbrsrb) | ||
86 | +DO_2OP_SCALAR(vbrsrh, 2, uint16_t, do_vbrsrh) | ||
87 | +DO_2OP_SCALAR(vbrsrw, 4, uint32_t, do_vbrsrw) | ||
88 | + | ||
89 | /* | ||
90 | * Multiply add long dual accumulate ops. | ||
91 | */ | ||
92 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
93 | index XXXXXXX..XXXXXXX 100644 | ||
94 | --- a/target/arm/translate-mve.c | ||
95 | +++ b/target/arm/translate-mve.c | ||
96 | @@ -XXX,XX +XXX,XX @@ DO_2OP_SCALAR(VHADD_S_scalar, vhadds_scalar) | ||
97 | DO_2OP_SCALAR(VHADD_U_scalar, vhaddu_scalar) | ||
98 | DO_2OP_SCALAR(VHSUB_S_scalar, vhsubs_scalar) | ||
99 | DO_2OP_SCALAR(VHSUB_U_scalar, vhsubu_scalar) | ||
100 | +DO_2OP_SCALAR(VBRSR, vbrsr) | ||
101 | |||
102 | static bool do_long_dual_acc(DisasContext *s, arg_vmlaldav *a, | ||
103 | MVEGenDualAccOpFn *fn) | ||
104 | -- | ||
105 | 2.20.1 | ||
106 | |||
107 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Implement the MVE VPST insn, which sets the predicate mask |
---|---|---|---|
2 | fields in the VPR to the immediate value encoded in the insn. | ||
2 | 3 | ||
3 | We missed all of the scalar fp16 binary operations. | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20210617121628.20116-27-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/mve.decode | 4 +++ | ||
9 | target/arm/translate-mve.c | 59 ++++++++++++++++++++++++++++++++++++++ | ||
10 | 2 files changed, 63 insertions(+) | ||
4 | 11 | ||
5 | Cc: qemu-stable@nongnu.org | 12 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode |
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Message-id: 20180512003217.9105-7-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/translate-a64.c | 65 ++++++++++++++++++++++++++++++++++++++ | ||
13 | 1 file changed, 65 insertions(+) | ||
14 | |||
15 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate-a64.c | 14 | --- a/target/arm/mve.decode |
18 | +++ b/target/arm/translate-a64.c | 15 | +++ b/target/arm/mve.decode |
19 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_2src_double(DisasContext *s, int opcode, | 16 | @@ -XXX,XX +XXX,XX @@ VHADD_U_scalar 1111 1110 0 . .. ... 0 ... 0 1111 . 100 .... @2scalar |
20 | tcg_temp_free_i64(tcg_res); | 17 | VHSUB_S_scalar 1110 1110 0 . .. ... 0 ... 1 1111 . 100 .... @2scalar |
18 | VHSUB_U_scalar 1111 1110 0 . .. ... 0 ... 1 1111 . 100 .... @2scalar | ||
19 | VBRSR 1111 1110 0 . .. ... 1 ... 1 1110 . 110 .... @2scalar | ||
20 | + | ||
21 | +# Predicate operations | ||
22 | +%mask_22_13 22:1 13:3 | ||
23 | +VPST 1111 1110 0 . 11 000 1 ... 0 1111 0100 1101 mask=%mask_22_13 | ||
24 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/target/arm/translate-mve.c | ||
27 | +++ b/target/arm/translate-mve.c | ||
28 | @@ -XXX,XX +XXX,XX @@ static void mve_update_eci(DisasContext *s) | ||
29 | } | ||
21 | } | 30 | } |
22 | 31 | ||
23 | +/* Floating-point data-processing (2 source) - half precision */ | 32 | +static void mve_update_and_store_eci(DisasContext *s) |
24 | +static void handle_fp_2src_half(DisasContext *s, int opcode, | ||
25 | + int rd, int rn, int rm) | ||
26 | +{ | 33 | +{ |
27 | + TCGv_i32 tcg_op1; | 34 | + /* |
28 | + TCGv_i32 tcg_op2; | 35 | + * For insns which don't call a helper function that will call |
29 | + TCGv_i32 tcg_res; | 36 | + * mve_advance_vpt(), this version updates s->eci and also stores |
30 | + TCGv_ptr fpst; | 37 | + * it out to the CPUState field. |
38 | + */ | ||
39 | + if (s->eci) { | ||
40 | + mve_update_eci(s); | ||
41 | + store_cpu_field(tcg_constant_i32(s->eci << 4), condexec_bits); | ||
42 | + } | ||
43 | +} | ||
31 | + | 44 | + |
32 | + tcg_res = tcg_temp_new_i32(); | 45 | static bool mve_skip_first_beat(DisasContext *s) |
33 | + fpst = get_fpstatus_ptr(true); | 46 | { |
34 | + tcg_op1 = read_fp_hreg(s, rn); | 47 | /* Return true if PSR.ECI says we must skip the first beat of this insn */ |
35 | + tcg_op2 = read_fp_hreg(s, rm); | 48 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRMLSLDAVH(DisasContext *s, arg_vmlaldav *a) |
49 | }; | ||
50 | return do_long_dual_acc(s, a, fns[a->x]); | ||
51 | } | ||
36 | + | 52 | + |
37 | + switch (opcode) { | 53 | +static bool trans_VPST(DisasContext *s, arg_VPST *a) |
38 | + case 0x0: /* FMUL */ | 54 | +{ |
39 | + gen_helper_advsimd_mulh(tcg_res, tcg_op1, tcg_op2, fpst); | 55 | + TCGv_i32 vpr; |
56 | + | ||
57 | + /* mask == 0 is a "related encoding" */ | ||
58 | + if (!dc_isar_feature(aa32_mve, s) || !a->mask) { | ||
59 | + return false; | ||
60 | + } | ||
61 | + if (!mve_eci_check(s) || !vfp_access_check(s)) { | ||
62 | + return true; | ||
63 | + } | ||
64 | + /* | ||
65 | + * Set the VPR mask fields. We take advantage of MASK01 and MASK23 | ||
66 | + * being adjacent fields in the register. | ||
67 | + * | ||
68 | + * This insn is not predicated, but it is subject to beat-wise | ||
69 | + * execution, and the mask is updated on the odd-numbered beats. | ||
70 | + * So if PSR.ECI says we should skip beat 1, we mustn't update the | ||
71 | + * 01 mask field. | ||
72 | + */ | ||
73 | + vpr = load_cpu_field(v7m.vpr); | ||
74 | + switch (s->eci) { | ||
75 | + case ECI_NONE: | ||
76 | + case ECI_A0: | ||
77 | + /* Update both 01 and 23 fields */ | ||
78 | + tcg_gen_deposit_i32(vpr, vpr, | ||
79 | + tcg_constant_i32(a->mask | (a->mask << 4)), | ||
80 | + R_V7M_VPR_MASK01_SHIFT, | ||
81 | + R_V7M_VPR_MASK01_LENGTH + R_V7M_VPR_MASK23_LENGTH); | ||
40 | + break; | 82 | + break; |
41 | + case 0x1: /* FDIV */ | 83 | + case ECI_A0A1: |
42 | + gen_helper_advsimd_divh(tcg_res, tcg_op1, tcg_op2, fpst); | 84 | + case ECI_A0A1A2: |
43 | + break; | 85 | + case ECI_A0A1A2B0: |
44 | + case 0x2: /* FADD */ | 86 | + /* Update only the 23 mask field */ |
45 | + gen_helper_advsimd_addh(tcg_res, tcg_op1, tcg_op2, fpst); | 87 | + tcg_gen_deposit_i32(vpr, vpr, |
46 | + break; | 88 | + tcg_constant_i32(a->mask), |
47 | + case 0x3: /* FSUB */ | 89 | + R_V7M_VPR_MASK23_SHIFT, R_V7M_VPR_MASK23_LENGTH); |
48 | + gen_helper_advsimd_subh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
49 | + break; | ||
50 | + case 0x4: /* FMAX */ | ||
51 | + gen_helper_advsimd_maxh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
52 | + break; | ||
53 | + case 0x5: /* FMIN */ | ||
54 | + gen_helper_advsimd_minh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
55 | + break; | ||
56 | + case 0x6: /* FMAXNM */ | ||
57 | + gen_helper_advsimd_maxnumh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
58 | + break; | ||
59 | + case 0x7: /* FMINNM */ | ||
60 | + gen_helper_advsimd_minnumh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
61 | + break; | ||
62 | + case 0x8: /* FNMUL */ | ||
63 | + gen_helper_advsimd_mulh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
64 | + tcg_gen_xori_i32(tcg_res, tcg_res, 0x8000); | ||
65 | + break; | 90 | + break; |
66 | + default: | 91 | + default: |
67 | + g_assert_not_reached(); | 92 | + g_assert_not_reached(); |
68 | + } | 93 | + } |
69 | + | 94 | + store_cpu_field(vpr, v7m.vpr); |
70 | + write_fp_sreg(s, rd, tcg_res); | 95 | + mve_update_and_store_eci(s); |
71 | + | 96 | + return true; |
72 | + tcg_temp_free_ptr(fpst); | ||
73 | + tcg_temp_free_i32(tcg_op1); | ||
74 | + tcg_temp_free_i32(tcg_op2); | ||
75 | + tcg_temp_free_i32(tcg_res); | ||
76 | +} | 97 | +} |
77 | + | ||
78 | /* Floating point data-processing (2 source) | ||
79 | * 31 30 29 28 24 23 22 21 20 16 15 12 11 10 9 5 4 0 | ||
80 | * +---+---+---+-----------+------+---+------+--------+-----+------+------+ | ||
81 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_2src(DisasContext *s, uint32_t insn) | ||
82 | } | ||
83 | handle_fp_2src_double(s, opcode, rd, rn, rm); | ||
84 | break; | ||
85 | + case 3: | ||
86 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
87 | + unallocated_encoding(s); | ||
88 | + return; | ||
89 | + } | ||
90 | + if (!fp_access_check(s)) { | ||
91 | + return; | ||
92 | + } | ||
93 | + handle_fp_2src_half(s, opcode, rd, rn, rm); | ||
94 | + break; | ||
95 | default: | ||
96 | unallocated_encoding(s); | ||
97 | } | ||
98 | -- | 98 | -- |
99 | 2.17.0 | 99 | 2.20.1 |
100 | 100 | ||
101 | 101 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the MVE VQADD and VQSUB insns, which perform saturating | ||
2 | addition of a scalar to each element. Note that individual bytes of | ||
3 | each result element are used or discarded according to the predicate | ||
4 | mask, but FPSCR.QC is only set if the predicate mask for the lowest | ||
5 | byte of the element is set. | ||
1 | 6 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20210617121628.20116-28-peter.maydell@linaro.org | ||
10 | --- | ||
11 | target/arm/helper-mve.h | 16 ++++++++++ | ||
12 | target/arm/mve.decode | 5 +++ | ||
13 | target/arm/mve_helper.c | 62 ++++++++++++++++++++++++++++++++++++++ | ||
14 | target/arm/translate-mve.c | 4 +++ | ||
15 | 4 files changed, 87 insertions(+) | ||
16 | |||
17 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/helper-mve.h | ||
20 | +++ b/target/arm/helper-mve.h | ||
21 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vhsubu_scalarb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
22 | DEF_HELPER_FLAGS_4(mve_vhsubu_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
23 | DEF_HELPER_FLAGS_4(mve_vhsubu_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
24 | |||
25 | +DEF_HELPER_FLAGS_4(mve_vqadds_scalarb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
26 | +DEF_HELPER_FLAGS_4(mve_vqadds_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
27 | +DEF_HELPER_FLAGS_4(mve_vqadds_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
28 | + | ||
29 | +DEF_HELPER_FLAGS_4(mve_vqaddu_scalarb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
30 | +DEF_HELPER_FLAGS_4(mve_vqaddu_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
31 | +DEF_HELPER_FLAGS_4(mve_vqaddu_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
32 | + | ||
33 | +DEF_HELPER_FLAGS_4(mve_vqsubs_scalarb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
34 | +DEF_HELPER_FLAGS_4(mve_vqsubs_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
35 | +DEF_HELPER_FLAGS_4(mve_vqsubs_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
36 | + | ||
37 | +DEF_HELPER_FLAGS_4(mve_vqsubu_scalarb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
38 | +DEF_HELPER_FLAGS_4(mve_vqsubu_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
39 | +DEF_HELPER_FLAGS_4(mve_vqsubu_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
40 | + | ||
41 | DEF_HELPER_FLAGS_4(mve_vbrsrb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
42 | DEF_HELPER_FLAGS_4(mve_vbrsrh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
43 | DEF_HELPER_FLAGS_4(mve_vbrsrw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
44 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/target/arm/mve.decode | ||
47 | +++ b/target/arm/mve.decode | ||
48 | @@ -XXX,XX +XXX,XX @@ VHADD_S_scalar 1110 1110 0 . .. ... 0 ... 0 1111 . 100 .... @2scalar | ||
49 | VHADD_U_scalar 1111 1110 0 . .. ... 0 ... 0 1111 . 100 .... @2scalar | ||
50 | VHSUB_S_scalar 1110 1110 0 . .. ... 0 ... 1 1111 . 100 .... @2scalar | ||
51 | VHSUB_U_scalar 1111 1110 0 . .. ... 0 ... 1 1111 . 100 .... @2scalar | ||
52 | + | ||
53 | +VQADD_S_scalar 1110 1110 0 . .. ... 0 ... 0 1111 . 110 .... @2scalar | ||
54 | +VQADD_U_scalar 1111 1110 0 . .. ... 0 ... 0 1111 . 110 .... @2scalar | ||
55 | +VQSUB_S_scalar 1110 1110 0 . .. ... 0 ... 1 1111 . 110 .... @2scalar | ||
56 | +VQSUB_U_scalar 1111 1110 0 . .. ... 0 ... 1 1111 . 110 .... @2scalar | ||
57 | VBRSR 1111 1110 0 . .. ... 1 ... 1 1110 . 110 .... @2scalar | ||
58 | |||
59 | # Predicate operations | ||
60 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
61 | index XXXXXXX..XXXXXXX 100644 | ||
62 | --- a/target/arm/mve_helper.c | ||
63 | +++ b/target/arm/mve_helper.c | ||
64 | @@ -XXX,XX +XXX,XX @@ DO_2OP_U(vhaddu, do_vhadd_u) | ||
65 | DO_2OP_S(vhsubs, do_vhsub_s) | ||
66 | DO_2OP_U(vhsubu, do_vhsub_u) | ||
67 | |||
68 | +static inline int32_t do_sat_bhw(int64_t val, int64_t min, int64_t max, bool *s) | ||
69 | +{ | ||
70 | + if (val > max) { | ||
71 | + *s = true; | ||
72 | + return max; | ||
73 | + } else if (val < min) { | ||
74 | + *s = true; | ||
75 | + return min; | ||
76 | + } | ||
77 | + return val; | ||
78 | +} | ||
79 | + | ||
80 | +#define DO_SQADD_B(n, m, s) do_sat_bhw((int64_t)n + m, INT8_MIN, INT8_MAX, s) | ||
81 | +#define DO_SQADD_H(n, m, s) do_sat_bhw((int64_t)n + m, INT16_MIN, INT16_MAX, s) | ||
82 | +#define DO_SQADD_W(n, m, s) do_sat_bhw((int64_t)n + m, INT32_MIN, INT32_MAX, s) | ||
83 | + | ||
84 | +#define DO_UQADD_B(n, m, s) do_sat_bhw((int64_t)n + m, 0, UINT8_MAX, s) | ||
85 | +#define DO_UQADD_H(n, m, s) do_sat_bhw((int64_t)n + m, 0, UINT16_MAX, s) | ||
86 | +#define DO_UQADD_W(n, m, s) do_sat_bhw((int64_t)n + m, 0, UINT32_MAX, s) | ||
87 | + | ||
88 | +#define DO_SQSUB_B(n, m, s) do_sat_bhw((int64_t)n - m, INT8_MIN, INT8_MAX, s) | ||
89 | +#define DO_SQSUB_H(n, m, s) do_sat_bhw((int64_t)n - m, INT16_MIN, INT16_MAX, s) | ||
90 | +#define DO_SQSUB_W(n, m, s) do_sat_bhw((int64_t)n - m, INT32_MIN, INT32_MAX, s) | ||
91 | + | ||
92 | +#define DO_UQSUB_B(n, m, s) do_sat_bhw((int64_t)n - m, 0, UINT8_MAX, s) | ||
93 | +#define DO_UQSUB_H(n, m, s) do_sat_bhw((int64_t)n - m, 0, UINT16_MAX, s) | ||
94 | +#define DO_UQSUB_W(n, m, s) do_sat_bhw((int64_t)n - m, 0, UINT32_MAX, s) | ||
95 | |||
96 | #define DO_2OP_SCALAR(OP, ESIZE, TYPE, FN) \ | ||
97 | void HELPER(glue(mve_, OP))(CPUARMState *env, void *vd, void *vn, \ | ||
98 | @@ -XXX,XX +XXX,XX @@ DO_2OP_U(vhsubu, do_vhsub_u) | ||
99 | mve_advance_vpt(env); \ | ||
100 | } | ||
101 | |||
102 | +#define DO_2OP_SAT_SCALAR(OP, ESIZE, TYPE, FN) \ | ||
103 | + void HELPER(glue(mve_, OP))(CPUARMState *env, void *vd, void *vn, \ | ||
104 | + uint32_t rm) \ | ||
105 | + { \ | ||
106 | + TYPE *d = vd, *n = vn; \ | ||
107 | + TYPE m = rm; \ | ||
108 | + uint16_t mask = mve_element_mask(env); \ | ||
109 | + unsigned e; \ | ||
110 | + bool qc = false; \ | ||
111 | + for (e = 0; e < 16 / ESIZE; e++, mask >>= ESIZE) { \ | ||
112 | + bool sat = false; \ | ||
113 | + mergemask(&d[H##ESIZE(e)], FN(n[H##ESIZE(e)], m, &sat), \ | ||
114 | + mask); \ | ||
115 | + qc |= sat & mask & 1; \ | ||
116 | + } \ | ||
117 | + if (qc) { \ | ||
118 | + env->vfp.qc[0] = qc; \ | ||
119 | + } \ | ||
120 | + mve_advance_vpt(env); \ | ||
121 | + } | ||
122 | + | ||
123 | /* provide unsigned 2-op scalar helpers for all sizes */ | ||
124 | #define DO_2OP_SCALAR_U(OP, FN) \ | ||
125 | DO_2OP_SCALAR(OP##b, 1, uint8_t, FN) \ | ||
126 | @@ -XXX,XX +XXX,XX @@ DO_2OP_SCALAR_U(vhaddu_scalar, do_vhadd_u) | ||
127 | DO_2OP_SCALAR_S(vhsubs_scalar, do_vhsub_s) | ||
128 | DO_2OP_SCALAR_U(vhsubu_scalar, do_vhsub_u) | ||
129 | |||
130 | +DO_2OP_SAT_SCALAR(vqaddu_scalarb, 1, uint8_t, DO_UQADD_B) | ||
131 | +DO_2OP_SAT_SCALAR(vqaddu_scalarh, 2, uint16_t, DO_UQADD_H) | ||
132 | +DO_2OP_SAT_SCALAR(vqaddu_scalarw, 4, uint32_t, DO_UQADD_W) | ||
133 | +DO_2OP_SAT_SCALAR(vqadds_scalarb, 1, int8_t, DO_SQADD_B) | ||
134 | +DO_2OP_SAT_SCALAR(vqadds_scalarh, 2, int16_t, DO_SQADD_H) | ||
135 | +DO_2OP_SAT_SCALAR(vqadds_scalarw, 4, int32_t, DO_SQADD_W) | ||
136 | + | ||
137 | +DO_2OP_SAT_SCALAR(vqsubu_scalarb, 1, uint8_t, DO_UQSUB_B) | ||
138 | +DO_2OP_SAT_SCALAR(vqsubu_scalarh, 2, uint16_t, DO_UQSUB_H) | ||
139 | +DO_2OP_SAT_SCALAR(vqsubu_scalarw, 4, uint32_t, DO_UQSUB_W) | ||
140 | +DO_2OP_SAT_SCALAR(vqsubs_scalarb, 1, int8_t, DO_SQSUB_B) | ||
141 | +DO_2OP_SAT_SCALAR(vqsubs_scalarh, 2, int16_t, DO_SQSUB_H) | ||
142 | +DO_2OP_SAT_SCALAR(vqsubs_scalarw, 4, int32_t, DO_SQSUB_W) | ||
143 | + | ||
144 | static inline uint32_t do_vbrsrb(uint32_t n, uint32_t m) | ||
145 | { | ||
146 | m &= 0xff; | ||
147 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
148 | index XXXXXXX..XXXXXXX 100644 | ||
149 | --- a/target/arm/translate-mve.c | ||
150 | +++ b/target/arm/translate-mve.c | ||
151 | @@ -XXX,XX +XXX,XX @@ DO_2OP_SCALAR(VHADD_S_scalar, vhadds_scalar) | ||
152 | DO_2OP_SCALAR(VHADD_U_scalar, vhaddu_scalar) | ||
153 | DO_2OP_SCALAR(VHSUB_S_scalar, vhsubs_scalar) | ||
154 | DO_2OP_SCALAR(VHSUB_U_scalar, vhsubu_scalar) | ||
155 | +DO_2OP_SCALAR(VQADD_S_scalar, vqadds_scalar) | ||
156 | +DO_2OP_SCALAR(VQADD_U_scalar, vqaddu_scalar) | ||
157 | +DO_2OP_SCALAR(VQSUB_S_scalar, vqsubs_scalar) | ||
158 | +DO_2OP_SCALAR(VQSUB_U_scalar, vqsubu_scalar) | ||
159 | DO_2OP_SCALAR(VBRSR, vbrsr) | ||
160 | |||
161 | static bool do_long_dual_acc(DisasContext *s, arg_vmlaldav *a, | ||
162 | -- | ||
163 | 2.20.1 | ||
164 | |||
165 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the MVE VQDMULH and VQRDMULH scalar insns, which multiply | ||
2 | elements by the scalar, double, possibly round, take the high half | ||
3 | and saturate. | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20210617121628.20116-29-peter.maydell@linaro.org | ||
8 | --- | ||
9 | target/arm/helper-mve.h | 8 ++++++++ | ||
10 | target/arm/mve.decode | 3 +++ | ||
11 | target/arm/mve_helper.c | 25 +++++++++++++++++++++++++ | ||
12 | target/arm/translate-mve.c | 2 ++ | ||
13 | 4 files changed, 38 insertions(+) | ||
14 | |||
15 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/helper-mve.h | ||
18 | +++ b/target/arm/helper-mve.h | ||
19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vqsubu_scalarb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
20 | DEF_HELPER_FLAGS_4(mve_vqsubu_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
21 | DEF_HELPER_FLAGS_4(mve_vqsubu_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
22 | |||
23 | +DEF_HELPER_FLAGS_4(mve_vqdmulh_scalarb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
24 | +DEF_HELPER_FLAGS_4(mve_vqdmulh_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
25 | +DEF_HELPER_FLAGS_4(mve_vqdmulh_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
26 | + | ||
27 | +DEF_HELPER_FLAGS_4(mve_vqrdmulh_scalarb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
28 | +DEF_HELPER_FLAGS_4(mve_vqrdmulh_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
29 | +DEF_HELPER_FLAGS_4(mve_vqrdmulh_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
30 | + | ||
31 | DEF_HELPER_FLAGS_4(mve_vbrsrb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
32 | DEF_HELPER_FLAGS_4(mve_vbrsrh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
33 | DEF_HELPER_FLAGS_4(mve_vbrsrw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
34 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/arm/mve.decode | ||
37 | +++ b/target/arm/mve.decode | ||
38 | @@ -XXX,XX +XXX,XX @@ VQSUB_S_scalar 1110 1110 0 . .. ... 0 ... 1 1111 . 110 .... @2scalar | ||
39 | VQSUB_U_scalar 1111 1110 0 . .. ... 0 ... 1 1111 . 110 .... @2scalar | ||
40 | VBRSR 1111 1110 0 . .. ... 1 ... 1 1110 . 110 .... @2scalar | ||
41 | |||
42 | +VQDMULH_scalar 1110 1110 0 . .. ... 1 ... 0 1110 . 110 .... @2scalar | ||
43 | +VQRDMULH_scalar 1111 1110 0 . .. ... 1 ... 0 1110 . 110 .... @2scalar | ||
44 | + | ||
45 | # Predicate operations | ||
46 | %mask_22_13 22:1 13:3 | ||
47 | VPST 1111 1110 0 . 11 000 1 ... 0 1111 0100 1101 mask=%mask_22_13 | ||
48 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/target/arm/mve_helper.c | ||
51 | +++ b/target/arm/mve_helper.c | ||
52 | @@ -XXX,XX +XXX,XX @@ static inline int32_t do_sat_bhw(int64_t val, int64_t min, int64_t max, bool *s) | ||
53 | #define DO_UQSUB_H(n, m, s) do_sat_bhw((int64_t)n - m, 0, UINT16_MAX, s) | ||
54 | #define DO_UQSUB_W(n, m, s) do_sat_bhw((int64_t)n - m, 0, UINT32_MAX, s) | ||
55 | |||
56 | +/* | ||
57 | + * For QDMULH and QRDMULH we simplify "double and shift by esize" into | ||
58 | + * "shift by esize-1", adjusting the QRDMULH rounding constant to match. | ||
59 | + */ | ||
60 | +#define DO_QDMULH_B(n, m, s) do_sat_bhw(((int64_t)n * m) >> 7, \ | ||
61 | + INT8_MIN, INT8_MAX, s) | ||
62 | +#define DO_QDMULH_H(n, m, s) do_sat_bhw(((int64_t)n * m) >> 15, \ | ||
63 | + INT16_MIN, INT16_MAX, s) | ||
64 | +#define DO_QDMULH_W(n, m, s) do_sat_bhw(((int64_t)n * m) >> 31, \ | ||
65 | + INT32_MIN, INT32_MAX, s) | ||
66 | + | ||
67 | +#define DO_QRDMULH_B(n, m, s) do_sat_bhw(((int64_t)n * m + (1 << 6)) >> 7, \ | ||
68 | + INT8_MIN, INT8_MAX, s) | ||
69 | +#define DO_QRDMULH_H(n, m, s) do_sat_bhw(((int64_t)n * m + (1 << 14)) >> 15, \ | ||
70 | + INT16_MIN, INT16_MAX, s) | ||
71 | +#define DO_QRDMULH_W(n, m, s) do_sat_bhw(((int64_t)n * m + (1 << 30)) >> 31, \ | ||
72 | + INT32_MIN, INT32_MAX, s) | ||
73 | + | ||
74 | #define DO_2OP_SCALAR(OP, ESIZE, TYPE, FN) \ | ||
75 | void HELPER(glue(mve_, OP))(CPUARMState *env, void *vd, void *vn, \ | ||
76 | uint32_t rm) \ | ||
77 | @@ -XXX,XX +XXX,XX @@ DO_2OP_SAT_SCALAR(vqsubs_scalarb, 1, int8_t, DO_SQSUB_B) | ||
78 | DO_2OP_SAT_SCALAR(vqsubs_scalarh, 2, int16_t, DO_SQSUB_H) | ||
79 | DO_2OP_SAT_SCALAR(vqsubs_scalarw, 4, int32_t, DO_SQSUB_W) | ||
80 | |||
81 | +DO_2OP_SAT_SCALAR(vqdmulh_scalarb, 1, int8_t, DO_QDMULH_B) | ||
82 | +DO_2OP_SAT_SCALAR(vqdmulh_scalarh, 2, int16_t, DO_QDMULH_H) | ||
83 | +DO_2OP_SAT_SCALAR(vqdmulh_scalarw, 4, int32_t, DO_QDMULH_W) | ||
84 | +DO_2OP_SAT_SCALAR(vqrdmulh_scalarb, 1, int8_t, DO_QRDMULH_B) | ||
85 | +DO_2OP_SAT_SCALAR(vqrdmulh_scalarh, 2, int16_t, DO_QRDMULH_H) | ||
86 | +DO_2OP_SAT_SCALAR(vqrdmulh_scalarw, 4, int32_t, DO_QRDMULH_W) | ||
87 | + | ||
88 | static inline uint32_t do_vbrsrb(uint32_t n, uint32_t m) | ||
89 | { | ||
90 | m &= 0xff; | ||
91 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
92 | index XXXXXXX..XXXXXXX 100644 | ||
93 | --- a/target/arm/translate-mve.c | ||
94 | +++ b/target/arm/translate-mve.c | ||
95 | @@ -XXX,XX +XXX,XX @@ DO_2OP_SCALAR(VQADD_S_scalar, vqadds_scalar) | ||
96 | DO_2OP_SCALAR(VQADD_U_scalar, vqaddu_scalar) | ||
97 | DO_2OP_SCALAR(VQSUB_S_scalar, vqsubs_scalar) | ||
98 | DO_2OP_SCALAR(VQSUB_U_scalar, vqsubu_scalar) | ||
99 | +DO_2OP_SCALAR(VQDMULH_scalar, vqdmulh_scalar) | ||
100 | +DO_2OP_SCALAR(VQRDMULH_scalar, vqrdmulh_scalar) | ||
101 | DO_2OP_SCALAR(VBRSR, vbrsr) | ||
102 | |||
103 | static bool do_long_dual_acc(DisasContext *s, arg_vmlaldav *a, | ||
104 | -- | ||
105 | 2.20.1 | ||
106 | |||
107 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | Implement the MVE VQDMULL scalar insn. This multiplies the top or | |
2 | bottom half of each element by the scalar, doubles and saturates | ||
3 | to a double-width result. | ||
4 | |||
5 | Note that this encoding overlaps with VQADD and VQSUB; it uses | ||
6 | what in VQADD and VQSUB would be the 'size=0b11' encoding. | ||
7 | |||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20210617121628.20116-30-peter.maydell@linaro.org | ||
11 | --- | ||
12 | target/arm/helper-mve.h | 5 +++ | ||
13 | target/arm/mve.decode | 23 +++++++++++--- | ||
14 | target/arm/mve_helper.c | 65 ++++++++++++++++++++++++++++++++++++++ | ||
15 | target/arm/translate-mve.c | 30 ++++++++++++++++++ | ||
16 | 4 files changed, 119 insertions(+), 4 deletions(-) | ||
17 | |||
18 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/helper-mve.h | ||
21 | +++ b/target/arm/helper-mve.h | ||
22 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vbrsrb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
23 | DEF_HELPER_FLAGS_4(mve_vbrsrh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
24 | DEF_HELPER_FLAGS_4(mve_vbrsrw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
25 | |||
26 | +DEF_HELPER_FLAGS_4(mve_vqdmullb_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
27 | +DEF_HELPER_FLAGS_4(mve_vqdmullb_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
28 | +DEF_HELPER_FLAGS_4(mve_vqdmullt_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
29 | +DEF_HELPER_FLAGS_4(mve_vqdmullt_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
30 | + | ||
31 | DEF_HELPER_FLAGS_4(mve_vmlaldavsh, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
32 | DEF_HELPER_FLAGS_4(mve_vmlaldavsw, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
33 | DEF_HELPER_FLAGS_4(mve_vmlaldavxsh, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | ||
34 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/arm/mve.decode | ||
37 | +++ b/target/arm/mve.decode | ||
38 | @@ -XXX,XX +XXX,XX @@ | ||
39 | %qm 5:1 1:3 | ||
40 | %qn 7:1 17:3 | ||
41 | |||
42 | +# VQDMULL has size in bit 28: 0 for 16 bit, 1 for 32 bit | ||
43 | +%size_28 28:1 !function=plus_1 | ||
44 | + | ||
45 | &vldr_vstr rn qd imm p a w size l u | ||
46 | &1op qd qm size | ||
47 | &2op qd qm qn size | ||
48 | @@ -XXX,XX +XXX,XX @@ | ||
49 | @2op_nosz .... .... .... .... .... .... .... .... &2op qd=%qd qm=%qm qn=%qn size=0 | ||
50 | |||
51 | @2scalar .... .... .. size:2 .... .... .... .... rm:4 &2scalar qd=%qd qn=%qn | ||
52 | +@2scalar_nosz .... .... .... .... .... .... .... rm:4 &2scalar qd=%qd qn=%qn | ||
53 | |||
54 | # Vector loads and stores | ||
55 | |||
56 | @@ -XXX,XX +XXX,XX @@ VHADD_U_scalar 1111 1110 0 . .. ... 0 ... 0 1111 . 100 .... @2scalar | ||
57 | VHSUB_S_scalar 1110 1110 0 . .. ... 0 ... 1 1111 . 100 .... @2scalar | ||
58 | VHSUB_U_scalar 1111 1110 0 . .. ... 0 ... 1 1111 . 100 .... @2scalar | ||
59 | |||
60 | -VQADD_S_scalar 1110 1110 0 . .. ... 0 ... 0 1111 . 110 .... @2scalar | ||
61 | -VQADD_U_scalar 1111 1110 0 . .. ... 0 ... 0 1111 . 110 .... @2scalar | ||
62 | -VQSUB_S_scalar 1110 1110 0 . .. ... 0 ... 1 1111 . 110 .... @2scalar | ||
63 | -VQSUB_U_scalar 1111 1110 0 . .. ... 0 ... 1 1111 . 110 .... @2scalar | ||
64 | +{ | ||
65 | + VQADD_S_scalar 1110 1110 0 . .. ... 0 ... 0 1111 . 110 .... @2scalar | ||
66 | + VQADD_U_scalar 1111 1110 0 . .. ... 0 ... 0 1111 . 110 .... @2scalar | ||
67 | + VQDMULLB_scalar 111 . 1110 0 . 11 ... 0 ... 0 1111 . 110 .... @2scalar_nosz \ | ||
68 | + size=%size_28 | ||
69 | +} | ||
70 | + | ||
71 | +{ | ||
72 | + VQSUB_S_scalar 1110 1110 0 . .. ... 0 ... 1 1111 . 110 .... @2scalar | ||
73 | + VQSUB_U_scalar 1111 1110 0 . .. ... 0 ... 1 1111 . 110 .... @2scalar | ||
74 | + VQDMULLT_scalar 111 . 1110 0 . 11 ... 0 ... 1 1111 . 110 .... @2scalar_nosz \ | ||
75 | + size=%size_28 | ||
76 | +} | ||
77 | + | ||
78 | VBRSR 1111 1110 0 . .. ... 1 ... 1 1110 . 110 .... @2scalar | ||
79 | |||
80 | VQDMULH_scalar 1110 1110 0 . .. ... 1 ... 0 1110 . 110 .... @2scalar | ||
81 | VQRDMULH_scalar 1111 1110 0 . .. ... 1 ... 0 1110 . 110 .... @2scalar | ||
82 | |||
83 | + | ||
84 | # Predicate operations | ||
85 | %mask_22_13 22:1 13:3 | ||
86 | VPST 1111 1110 0 . 11 000 1 ... 0 1111 0100 1101 mask=%mask_22_13 | ||
87 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
88 | index XXXXXXX..XXXXXXX 100644 | ||
89 | --- a/target/arm/mve_helper.c | ||
90 | +++ b/target/arm/mve_helper.c | ||
91 | @@ -XXX,XX +XXX,XX @@ DO_2OP_SAT_SCALAR(vqrdmulh_scalarb, 1, int8_t, DO_QRDMULH_B) | ||
92 | DO_2OP_SAT_SCALAR(vqrdmulh_scalarh, 2, int16_t, DO_QRDMULH_H) | ||
93 | DO_2OP_SAT_SCALAR(vqrdmulh_scalarw, 4, int32_t, DO_QRDMULH_W) | ||
94 | |||
95 | +/* | ||
96 | + * Long saturating scalar ops. As with DO_2OP_L, TYPE and H are for the | ||
97 | + * input (smaller) type and LESIZE, LTYPE, LH for the output (long) type. | ||
98 | + * SATMASK specifies which bits of the predicate mask matter for determining | ||
99 | + * whether to propagate a saturation indication into FPSCR.QC -- for | ||
100 | + * the 16x16->32 case we must check only the bit corresponding to the T or B | ||
101 | + * half that we used, but for the 32x32->64 case we propagate if the mask | ||
102 | + * bit is set for either half. | ||
103 | + */ | ||
104 | +#define DO_2OP_SAT_SCALAR_L(OP, TOP, ESIZE, TYPE, LESIZE, LTYPE, FN, SATMASK) \ | ||
105 | + void HELPER(glue(mve_, OP))(CPUARMState *env, void *vd, void *vn, \ | ||
106 | + uint32_t rm) \ | ||
107 | + { \ | ||
108 | + LTYPE *d = vd; \ | ||
109 | + TYPE *n = vn; \ | ||
110 | + TYPE m = rm; \ | ||
111 | + uint16_t mask = mve_element_mask(env); \ | ||
112 | + unsigned le; \ | ||
113 | + bool qc = false; \ | ||
114 | + for (le = 0; le < 16 / LESIZE; le++, mask >>= LESIZE) { \ | ||
115 | + bool sat = false; \ | ||
116 | + LTYPE r = FN((LTYPE)n[H##ESIZE(le * 2 + TOP)], m, &sat); \ | ||
117 | + mergemask(&d[H##LESIZE(le)], r, mask); \ | ||
118 | + qc |= sat && (mask & SATMASK); \ | ||
119 | + } \ | ||
120 | + if (qc) { \ | ||
121 | + env->vfp.qc[0] = qc; \ | ||
122 | + } \ | ||
123 | + mve_advance_vpt(env); \ | ||
124 | + } | ||
125 | + | ||
126 | +static inline int32_t do_qdmullh(int16_t n, int16_t m, bool *sat) | ||
127 | +{ | ||
128 | + int64_t r = ((int64_t)n * m) * 2; | ||
129 | + return do_sat_bhw(r, INT32_MIN, INT32_MAX, sat); | ||
130 | +} | ||
131 | + | ||
132 | +static inline int64_t do_qdmullw(int32_t n, int32_t m, bool *sat) | ||
133 | +{ | ||
134 | + /* The multiply can't overflow, but the doubling might */ | ||
135 | + int64_t r = (int64_t)n * m; | ||
136 | + if (r > INT64_MAX / 2) { | ||
137 | + *sat = true; | ||
138 | + return INT64_MAX; | ||
139 | + } else if (r < INT64_MIN / 2) { | ||
140 | + *sat = true; | ||
141 | + return INT64_MIN; | ||
142 | + } else { | ||
143 | + return r * 2; | ||
144 | + } | ||
145 | +} | ||
146 | + | ||
147 | +#define SATMASK16B 1 | ||
148 | +#define SATMASK16T (1 << 2) | ||
149 | +#define SATMASK32 ((1 << 4) | 1) | ||
150 | + | ||
151 | +DO_2OP_SAT_SCALAR_L(vqdmullb_scalarh, 0, 2, int16_t, 4, int32_t, \ | ||
152 | + do_qdmullh, SATMASK16B) | ||
153 | +DO_2OP_SAT_SCALAR_L(vqdmullb_scalarw, 0, 4, int32_t, 8, int64_t, \ | ||
154 | + do_qdmullw, SATMASK32) | ||
155 | +DO_2OP_SAT_SCALAR_L(vqdmullt_scalarh, 1, 2, int16_t, 4, int32_t, \ | ||
156 | + do_qdmullh, SATMASK16T) | ||
157 | +DO_2OP_SAT_SCALAR_L(vqdmullt_scalarw, 1, 4, int32_t, 8, int64_t, \ | ||
158 | + do_qdmullw, SATMASK32) | ||
159 | + | ||
160 | static inline uint32_t do_vbrsrb(uint32_t n, uint32_t m) | ||
161 | { | ||
162 | m &= 0xff; | ||
163 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
164 | index XXXXXXX..XXXXXXX 100644 | ||
165 | --- a/target/arm/translate-mve.c | ||
166 | +++ b/target/arm/translate-mve.c | ||
167 | @@ -XXX,XX +XXX,XX @@ DO_2OP_SCALAR(VQDMULH_scalar, vqdmulh_scalar) | ||
168 | DO_2OP_SCALAR(VQRDMULH_scalar, vqrdmulh_scalar) | ||
169 | DO_2OP_SCALAR(VBRSR, vbrsr) | ||
170 | |||
171 | +static bool trans_VQDMULLB_scalar(DisasContext *s, arg_2scalar *a) | ||
172 | +{ | ||
173 | + static MVEGenTwoOpScalarFn * const fns[] = { | ||
174 | + NULL, | ||
175 | + gen_helper_mve_vqdmullb_scalarh, | ||
176 | + gen_helper_mve_vqdmullb_scalarw, | ||
177 | + NULL, | ||
178 | + }; | ||
179 | + if (a->qd == a->qn && a->size == MO_32) { | ||
180 | + /* UNPREDICTABLE; we choose to undef */ | ||
181 | + return false; | ||
182 | + } | ||
183 | + return do_2op_scalar(s, a, fns[a->size]); | ||
184 | +} | ||
185 | + | ||
186 | +static bool trans_VQDMULLT_scalar(DisasContext *s, arg_2scalar *a) | ||
187 | +{ | ||
188 | + static MVEGenTwoOpScalarFn * const fns[] = { | ||
189 | + NULL, | ||
190 | + gen_helper_mve_vqdmullt_scalarh, | ||
191 | + gen_helper_mve_vqdmullt_scalarw, | ||
192 | + NULL, | ||
193 | + }; | ||
194 | + if (a->qd == a->qn && a->size == MO_32) { | ||
195 | + /* UNPREDICTABLE; we choose to undef */ | ||
196 | + return false; | ||
197 | + } | ||
198 | + return do_2op_scalar(s, a, fns[a->size]); | ||
199 | +} | ||
200 | + | ||
201 | static bool do_long_dual_acc(DisasContext *s, arg_vmlaldav *a, | ||
202 | MVEGenDualAccOpFn *fn) | ||
203 | { | ||
204 | -- | ||
205 | 2.20.1 | ||
206 | |||
207 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the vector forms of the MVE VQDMULH and VQRDMULH insns. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20210617121628.20116-31-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/helper-mve.h | 8 ++++++++ | ||
8 | target/arm/mve.decode | 3 +++ | ||
9 | target/arm/mve_helper.c | 27 +++++++++++++++++++++++++++ | ||
10 | target/arm/translate-mve.c | 2 ++ | ||
11 | 4 files changed, 40 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper-mve.h | ||
16 | +++ b/target/arm/helper-mve.h | ||
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vmulltub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
18 | DEF_HELPER_FLAGS_4(mve_vmulltuh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
19 | DEF_HELPER_FLAGS_4(mve_vmulltuw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
20 | |||
21 | +DEF_HELPER_FLAGS_4(mve_vqdmulhb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
22 | +DEF_HELPER_FLAGS_4(mve_vqdmulhh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
23 | +DEF_HELPER_FLAGS_4(mve_vqdmulhw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
24 | + | ||
25 | +DEF_HELPER_FLAGS_4(mve_vqrdmulhb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
26 | +DEF_HELPER_FLAGS_4(mve_vqrdmulhh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
27 | +DEF_HELPER_FLAGS_4(mve_vqrdmulhw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
28 | + | ||
29 | DEF_HELPER_FLAGS_4(mve_vadd_scalarb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
30 | DEF_HELPER_FLAGS_4(mve_vadd_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
31 | DEF_HELPER_FLAGS_4(mve_vadd_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
32 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/mve.decode | ||
35 | +++ b/target/arm/mve.decode | ||
36 | @@ -XXX,XX +XXX,XX @@ VMULL_BU 111 1 1110 0 . .. ... 1 ... 0 1110 . 0 . 0 ... 0 @2op | ||
37 | VMULL_TS 111 0 1110 0 . .. ... 1 ... 1 1110 . 0 . 0 ... 0 @2op | ||
38 | VMULL_TU 111 1 1110 0 . .. ... 1 ... 1 1110 . 0 . 0 ... 0 @2op | ||
39 | |||
40 | +VQDMULH 1110 1111 0 . .. ... 0 ... 0 1011 . 1 . 0 ... 0 @2op | ||
41 | +VQRDMULH 1111 1111 0 . .. ... 0 ... 0 1011 . 1 . 0 ... 0 @2op | ||
42 | + | ||
43 | # Vector miscellaneous | ||
44 | |||
45 | VCLS 1111 1111 1 . 11 .. 00 ... 0 0100 01 . 0 ... 0 @1op | ||
46 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/target/arm/mve_helper.c | ||
49 | +++ b/target/arm/mve_helper.c | ||
50 | @@ -XXX,XX +XXX,XX @@ DO_1OP(vfnegs, 8, uint64_t, DO_FNEGS) | ||
51 | mve_advance_vpt(env); \ | ||
52 | } | ||
53 | |||
54 | +#define DO_2OP_SAT(OP, ESIZE, TYPE, FN) \ | ||
55 | + void HELPER(glue(mve_, OP))(CPUARMState *env, void *vd, void *vn, void *vm) \ | ||
56 | + { \ | ||
57 | + TYPE *d = vd, *n = vn, *m = vm; \ | ||
58 | + uint16_t mask = mve_element_mask(env); \ | ||
59 | + unsigned e; \ | ||
60 | + bool qc = false; \ | ||
61 | + for (e = 0; e < 16 / ESIZE; e++, mask >>= ESIZE) { \ | ||
62 | + bool sat = false; \ | ||
63 | + TYPE r = FN(n[H##ESIZE(e)], m[H##ESIZE(e)], &sat); \ | ||
64 | + mergemask(&d[H##ESIZE(e)], r, mask); \ | ||
65 | + qc |= sat & mask & 1; \ | ||
66 | + } \ | ||
67 | + if (qc) { \ | ||
68 | + env->vfp.qc[0] = qc; \ | ||
69 | + } \ | ||
70 | + mve_advance_vpt(env); \ | ||
71 | + } | ||
72 | + | ||
73 | #define DO_AND(N, M) ((N) & (M)) | ||
74 | #define DO_BIC(N, M) ((N) & ~(M)) | ||
75 | #define DO_ORR(N, M) ((N) | (M)) | ||
76 | @@ -XXX,XX +XXX,XX @@ static inline int32_t do_sat_bhw(int64_t val, int64_t min, int64_t max, bool *s) | ||
77 | #define DO_QRDMULH_W(n, m, s) do_sat_bhw(((int64_t)n * m + (1 << 30)) >> 31, \ | ||
78 | INT32_MIN, INT32_MAX, s) | ||
79 | |||
80 | +DO_2OP_SAT(vqdmulhb, 1, int8_t, DO_QDMULH_B) | ||
81 | +DO_2OP_SAT(vqdmulhh, 2, int16_t, DO_QDMULH_H) | ||
82 | +DO_2OP_SAT(vqdmulhw, 4, int32_t, DO_QDMULH_W) | ||
83 | + | ||
84 | +DO_2OP_SAT(vqrdmulhb, 1, int8_t, DO_QRDMULH_B) | ||
85 | +DO_2OP_SAT(vqrdmulhh, 2, int16_t, DO_QRDMULH_H) | ||
86 | +DO_2OP_SAT(vqrdmulhw, 4, int32_t, DO_QRDMULH_W) | ||
87 | + | ||
88 | #define DO_2OP_SCALAR(OP, ESIZE, TYPE, FN) \ | ||
89 | void HELPER(glue(mve_, OP))(CPUARMState *env, void *vd, void *vn, \ | ||
90 | uint32_t rm) \ | ||
91 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
92 | index XXXXXXX..XXXXXXX 100644 | ||
93 | --- a/target/arm/translate-mve.c | ||
94 | +++ b/target/arm/translate-mve.c | ||
95 | @@ -XXX,XX +XXX,XX @@ DO_2OP(VMULL_BS, vmullbs) | ||
96 | DO_2OP(VMULL_BU, vmullbu) | ||
97 | DO_2OP(VMULL_TS, vmullts) | ||
98 | DO_2OP(VMULL_TU, vmulltu) | ||
99 | +DO_2OP(VQDMULH, vqdmulh) | ||
100 | +DO_2OP(VQRDMULH, vqrdmulh) | ||
101 | |||
102 | static bool do_2op_scalar(DisasContext *s, arg_2scalar *a, | ||
103 | MVEGenTwoOpScalarFn fn) | ||
104 | -- | ||
105 | 2.20.1 | ||
106 | |||
107 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the vector forms of the MVE VQADD and VQSUB insns. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20210617121628.20116-32-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/helper-mve.h | 16 ++++++++++++++++ | ||
8 | target/arm/mve.decode | 5 +++++ | ||
9 | target/arm/mve_helper.c | 14 ++++++++++++++ | ||
10 | target/arm/translate-mve.c | 4 ++++ | ||
11 | 4 files changed, 39 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper-mve.h | ||
16 | +++ b/target/arm/helper-mve.h | ||
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vqrdmulhb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
18 | DEF_HELPER_FLAGS_4(mve_vqrdmulhh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
19 | DEF_HELPER_FLAGS_4(mve_vqrdmulhw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
20 | |||
21 | +DEF_HELPER_FLAGS_4(mve_vqaddsb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
22 | +DEF_HELPER_FLAGS_4(mve_vqaddsh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
23 | +DEF_HELPER_FLAGS_4(mve_vqaddsw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
24 | + | ||
25 | +DEF_HELPER_FLAGS_4(mve_vqaddub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
26 | +DEF_HELPER_FLAGS_4(mve_vqadduh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
27 | +DEF_HELPER_FLAGS_4(mve_vqadduw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
28 | + | ||
29 | +DEF_HELPER_FLAGS_4(mve_vqsubsb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
30 | +DEF_HELPER_FLAGS_4(mve_vqsubsh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
31 | +DEF_HELPER_FLAGS_4(mve_vqsubsw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
32 | + | ||
33 | +DEF_HELPER_FLAGS_4(mve_vqsubub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
34 | +DEF_HELPER_FLAGS_4(mve_vqsubuh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
35 | +DEF_HELPER_FLAGS_4(mve_vqsubuw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
36 | + | ||
37 | DEF_HELPER_FLAGS_4(mve_vadd_scalarb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
38 | DEF_HELPER_FLAGS_4(mve_vadd_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
39 | DEF_HELPER_FLAGS_4(mve_vadd_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
40 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/mve.decode | ||
43 | +++ b/target/arm/mve.decode | ||
44 | @@ -XXX,XX +XXX,XX @@ VMULL_TU 111 1 1110 0 . .. ... 1 ... 1 1110 . 0 . 0 ... 0 @2op | ||
45 | VQDMULH 1110 1111 0 . .. ... 0 ... 0 1011 . 1 . 0 ... 0 @2op | ||
46 | VQRDMULH 1111 1111 0 . .. ... 0 ... 0 1011 . 1 . 0 ... 0 @2op | ||
47 | |||
48 | +VQADD_S 111 0 1111 0 . .. ... 0 ... 0 0000 . 1 . 1 ... 0 @2op | ||
49 | +VQADD_U 111 1 1111 0 . .. ... 0 ... 0 0000 . 1 . 1 ... 0 @2op | ||
50 | +VQSUB_S 111 0 1111 0 . .. ... 0 ... 0 0010 . 1 . 1 ... 0 @2op | ||
51 | +VQSUB_U 111 1 1111 0 . .. ... 0 ... 0 0010 . 1 . 1 ... 0 @2op | ||
52 | + | ||
53 | # Vector miscellaneous | ||
54 | |||
55 | VCLS 1111 1111 1 . 11 .. 00 ... 0 0100 01 . 0 ... 0 @1op | ||
56 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/target/arm/mve_helper.c | ||
59 | +++ b/target/arm/mve_helper.c | ||
60 | @@ -XXX,XX +XXX,XX @@ DO_2OP_SAT(vqrdmulhb, 1, int8_t, DO_QRDMULH_B) | ||
61 | DO_2OP_SAT(vqrdmulhh, 2, int16_t, DO_QRDMULH_H) | ||
62 | DO_2OP_SAT(vqrdmulhw, 4, int32_t, DO_QRDMULH_W) | ||
63 | |||
64 | +DO_2OP_SAT(vqaddub, 1, uint8_t, DO_UQADD_B) | ||
65 | +DO_2OP_SAT(vqadduh, 2, uint16_t, DO_UQADD_H) | ||
66 | +DO_2OP_SAT(vqadduw, 4, uint32_t, DO_UQADD_W) | ||
67 | +DO_2OP_SAT(vqaddsb, 1, int8_t, DO_SQADD_B) | ||
68 | +DO_2OP_SAT(vqaddsh, 2, int16_t, DO_SQADD_H) | ||
69 | +DO_2OP_SAT(vqaddsw, 4, int32_t, DO_SQADD_W) | ||
70 | + | ||
71 | +DO_2OP_SAT(vqsubub, 1, uint8_t, DO_UQSUB_B) | ||
72 | +DO_2OP_SAT(vqsubuh, 2, uint16_t, DO_UQSUB_H) | ||
73 | +DO_2OP_SAT(vqsubuw, 4, uint32_t, DO_UQSUB_W) | ||
74 | +DO_2OP_SAT(vqsubsb, 1, int8_t, DO_SQSUB_B) | ||
75 | +DO_2OP_SAT(vqsubsh, 2, int16_t, DO_SQSUB_H) | ||
76 | +DO_2OP_SAT(vqsubsw, 4, int32_t, DO_SQSUB_W) | ||
77 | + | ||
78 | #define DO_2OP_SCALAR(OP, ESIZE, TYPE, FN) \ | ||
79 | void HELPER(glue(mve_, OP))(CPUARMState *env, void *vd, void *vn, \ | ||
80 | uint32_t rm) \ | ||
81 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
82 | index XXXXXXX..XXXXXXX 100644 | ||
83 | --- a/target/arm/translate-mve.c | ||
84 | +++ b/target/arm/translate-mve.c | ||
85 | @@ -XXX,XX +XXX,XX @@ DO_2OP(VMULL_TS, vmullts) | ||
86 | DO_2OP(VMULL_TU, vmulltu) | ||
87 | DO_2OP(VQDMULH, vqdmulh) | ||
88 | DO_2OP(VQRDMULH, vqrdmulh) | ||
89 | +DO_2OP(VQADD_S, vqadds) | ||
90 | +DO_2OP(VQADD_U, vqaddu) | ||
91 | +DO_2OP(VQSUB_S, vqsubs) | ||
92 | +DO_2OP(VQSUB_U, vqsubu) | ||
93 | |||
94 | static bool do_2op_scalar(DisasContext *s, arg_2scalar *a, | ||
95 | MVEGenTwoOpScalarFn fn) | ||
96 | -- | ||
97 | 2.20.1 | ||
98 | |||
99 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the MVE VQSHL insn (encoding T4, which is the | ||
2 | vector-shift-by-vector version). | ||
1 | 3 | ||
4 | The DO_SQSHL_OP and DO_UQSHL_OP macros here are derived from | ||
5 | the neon_helper.c code for qshl_u{8,16,32} and qshl_s{8,16,32}. | ||
6 | |||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20210617121628.20116-33-peter.maydell@linaro.org | ||
10 | --- | ||
11 | target/arm/helper-mve.h | 8 ++++++++ | ||
12 | target/arm/mve.decode | 12 ++++++++++++ | ||
13 | target/arm/mve_helper.c | 34 ++++++++++++++++++++++++++++++++++ | ||
14 | target/arm/translate-mve.c | 2 ++ | ||
15 | 4 files changed, 56 insertions(+) | ||
16 | |||
17 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/helper-mve.h | ||
20 | +++ b/target/arm/helper-mve.h | ||
21 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vqsubub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
22 | DEF_HELPER_FLAGS_4(mve_vqsubuh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
23 | DEF_HELPER_FLAGS_4(mve_vqsubuw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
24 | |||
25 | +DEF_HELPER_FLAGS_4(mve_vqshlsb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
26 | +DEF_HELPER_FLAGS_4(mve_vqshlsh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
27 | +DEF_HELPER_FLAGS_4(mve_vqshlsw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
28 | + | ||
29 | +DEF_HELPER_FLAGS_4(mve_vqshlub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
30 | +DEF_HELPER_FLAGS_4(mve_vqshluh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
31 | +DEF_HELPER_FLAGS_4(mve_vqshluw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
32 | + | ||
33 | DEF_HELPER_FLAGS_4(mve_vadd_scalarb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
34 | DEF_HELPER_FLAGS_4(mve_vadd_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
35 | DEF_HELPER_FLAGS_4(mve_vadd_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
36 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/mve.decode | ||
39 | +++ b/target/arm/mve.decode | ||
40 | @@ -XXX,XX +XXX,XX @@ | ||
41 | @2op .... .... .. size:2 .... .... .... .... .... &2op qd=%qd qm=%qm qn=%qn | ||
42 | @2op_nosz .... .... .... .... .... .... .... .... &2op qd=%qd qm=%qm qn=%qn size=0 | ||
43 | |||
44 | +# The _rev suffix indicates that Vn and Vm are reversed. This is | ||
45 | +# the case for shifts. In the Arm ARM these insns are documented | ||
46 | +# with the Vm and Vn fields in their usual places, but in the | ||
47 | +# assembly the operands are listed "backwards", ie in the order | ||
48 | +# Qd, Qm, Qn where other insns use Qd, Qn, Qm. For QEMU we choose | ||
49 | +# to consider Vm and Vn as being in different fields in the insn. | ||
50 | +# This gives us consistency with A64 and Neon. | ||
51 | +@2op_rev .... .... .. size:2 .... .... .... .... .... &2op qd=%qd qm=%qn qn=%qm | ||
52 | + | ||
53 | @2scalar .... .... .. size:2 .... .... .... .... rm:4 &2scalar qd=%qd qn=%qn | ||
54 | @2scalar_nosz .... .... .... .... .... .... .... rm:4 &2scalar qd=%qd qn=%qn | ||
55 | |||
56 | @@ -XXX,XX +XXX,XX @@ VQADD_U 111 1 1111 0 . .. ... 0 ... 0 0000 . 1 . 1 ... 0 @2op | ||
57 | VQSUB_S 111 0 1111 0 . .. ... 0 ... 0 0010 . 1 . 1 ... 0 @2op | ||
58 | VQSUB_U 111 1 1111 0 . .. ... 0 ... 0 0010 . 1 . 1 ... 0 @2op | ||
59 | |||
60 | +VQSHL_S 111 0 1111 0 . .. ... 0 ... 0 0100 . 1 . 1 ... 0 @2op_rev | ||
61 | +VQSHL_U 111 1 1111 0 . .. ... 0 ... 0 0100 . 1 . 1 ... 0 @2op_rev | ||
62 | + | ||
63 | # Vector miscellaneous | ||
64 | |||
65 | VCLS 1111 1111 1 . 11 .. 00 ... 0 0100 01 . 0 ... 0 @1op | ||
66 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/target/arm/mve_helper.c | ||
69 | +++ b/target/arm/mve_helper.c | ||
70 | @@ -XXX,XX +XXX,XX @@ DO_1OP(vfnegs, 8, uint64_t, DO_FNEGS) | ||
71 | mve_advance_vpt(env); \ | ||
72 | } | ||
73 | |||
74 | +/* provide unsigned 2-op helpers for all sizes */ | ||
75 | +#define DO_2OP_SAT_U(OP, FN) \ | ||
76 | + DO_2OP_SAT(OP##b, 1, uint8_t, FN) \ | ||
77 | + DO_2OP_SAT(OP##h, 2, uint16_t, FN) \ | ||
78 | + DO_2OP_SAT(OP##w, 4, uint32_t, FN) | ||
79 | + | ||
80 | +/* provide signed 2-op helpers for all sizes */ | ||
81 | +#define DO_2OP_SAT_S(OP, FN) \ | ||
82 | + DO_2OP_SAT(OP##b, 1, int8_t, FN) \ | ||
83 | + DO_2OP_SAT(OP##h, 2, int16_t, FN) \ | ||
84 | + DO_2OP_SAT(OP##w, 4, int32_t, FN) | ||
85 | + | ||
86 | #define DO_AND(N, M) ((N) & (M)) | ||
87 | #define DO_BIC(N, M) ((N) & ~(M)) | ||
88 | #define DO_ORR(N, M) ((N) | (M)) | ||
89 | @@ -XXX,XX +XXX,XX @@ DO_2OP_SAT(vqsubsb, 1, int8_t, DO_SQSUB_B) | ||
90 | DO_2OP_SAT(vqsubsh, 2, int16_t, DO_SQSUB_H) | ||
91 | DO_2OP_SAT(vqsubsw, 4, int32_t, DO_SQSUB_W) | ||
92 | |||
93 | +/* | ||
94 | + * This wrapper fixes up the impedance mismatch between do_sqrshl_bhs() | ||
95 | + * and friends wanting a uint32_t* sat and our needing a bool*. | ||
96 | + */ | ||
97 | +#define WRAP_QRSHL_HELPER(FN, N, M, ROUND, satp) \ | ||
98 | + ({ \ | ||
99 | + uint32_t su32 = 0; \ | ||
100 | + typeof(N) r = FN(N, (int8_t)(M), sizeof(N) * 8, ROUND, &su32); \ | ||
101 | + if (su32) { \ | ||
102 | + *satp = true; \ | ||
103 | + } \ | ||
104 | + r; \ | ||
105 | + }) | ||
106 | + | ||
107 | +#define DO_SQSHL_OP(N, M, satp) \ | ||
108 | + WRAP_QRSHL_HELPER(do_sqrshl_bhs, N, M, false, satp) | ||
109 | +#define DO_UQSHL_OP(N, M, satp) \ | ||
110 | + WRAP_QRSHL_HELPER(do_uqrshl_bhs, N, M, false, satp) | ||
111 | + | ||
112 | +DO_2OP_SAT_S(vqshls, DO_SQSHL_OP) | ||
113 | +DO_2OP_SAT_U(vqshlu, DO_UQSHL_OP) | ||
114 | + | ||
115 | #define DO_2OP_SCALAR(OP, ESIZE, TYPE, FN) \ | ||
116 | void HELPER(glue(mve_, OP))(CPUARMState *env, void *vd, void *vn, \ | ||
117 | uint32_t rm) \ | ||
118 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
119 | index XXXXXXX..XXXXXXX 100644 | ||
120 | --- a/target/arm/translate-mve.c | ||
121 | +++ b/target/arm/translate-mve.c | ||
122 | @@ -XXX,XX +XXX,XX @@ DO_2OP(VQADD_S, vqadds) | ||
123 | DO_2OP(VQADD_U, vqaddu) | ||
124 | DO_2OP(VQSUB_S, vqsubs) | ||
125 | DO_2OP(VQSUB_U, vqsubu) | ||
126 | +DO_2OP(VQSHL_S, vqshls) | ||
127 | +DO_2OP(VQSHL_U, vqshlu) | ||
128 | |||
129 | static bool do_2op_scalar(DisasContext *s, arg_2scalar *a, | ||
130 | MVEGenTwoOpScalarFn fn) | ||
131 | -- | ||
132 | 2.20.1 | ||
133 | |||
134 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the MV VQRSHL (vector) insn. Again, the code to perform | ||
2 | the actual shifts is borrowed from neon_helper.c. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20210617121628.20116-34-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/helper-mve.h | 8 ++++++++ | ||
9 | target/arm/mve.decode | 3 +++ | ||
10 | target/arm/mve_helper.c | 6 ++++++ | ||
11 | target/arm/translate-mve.c | 2 ++ | ||
12 | 4 files changed, 19 insertions(+) | ||
13 | |||
14 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper-mve.h | ||
17 | +++ b/target/arm/helper-mve.h | ||
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vqshlub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
19 | DEF_HELPER_FLAGS_4(mve_vqshluh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
20 | DEF_HELPER_FLAGS_4(mve_vqshluw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
21 | |||
22 | +DEF_HELPER_FLAGS_4(mve_vqrshlsb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
23 | +DEF_HELPER_FLAGS_4(mve_vqrshlsh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
24 | +DEF_HELPER_FLAGS_4(mve_vqrshlsw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
25 | + | ||
26 | +DEF_HELPER_FLAGS_4(mve_vqrshlub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
27 | +DEF_HELPER_FLAGS_4(mve_vqrshluh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
28 | +DEF_HELPER_FLAGS_4(mve_vqrshluw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
29 | + | ||
30 | DEF_HELPER_FLAGS_4(mve_vadd_scalarb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
31 | DEF_HELPER_FLAGS_4(mve_vadd_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
32 | DEF_HELPER_FLAGS_4(mve_vadd_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
33 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/arm/mve.decode | ||
36 | +++ b/target/arm/mve.decode | ||
37 | @@ -XXX,XX +XXX,XX @@ VQSUB_U 111 1 1111 0 . .. ... 0 ... 0 0010 . 1 . 1 ... 0 @2op | ||
38 | VQSHL_S 111 0 1111 0 . .. ... 0 ... 0 0100 . 1 . 1 ... 0 @2op_rev | ||
39 | VQSHL_U 111 1 1111 0 . .. ... 0 ... 0 0100 . 1 . 1 ... 0 @2op_rev | ||
40 | |||
41 | +VQRSHL_S 111 0 1111 0 . .. ... 0 ... 0 0101 . 1 . 1 ... 0 @2op_rev | ||
42 | +VQRSHL_U 111 1 1111 0 . .. ... 0 ... 0 0101 . 1 . 1 ... 0 @2op_rev | ||
43 | + | ||
44 | # Vector miscellaneous | ||
45 | |||
46 | VCLS 1111 1111 1 . 11 .. 00 ... 0 0100 01 . 0 ... 0 @1op | ||
47 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/target/arm/mve_helper.c | ||
50 | +++ b/target/arm/mve_helper.c | ||
51 | @@ -XXX,XX +XXX,XX @@ DO_2OP_SAT(vqsubsw, 4, int32_t, DO_SQSUB_W) | ||
52 | WRAP_QRSHL_HELPER(do_sqrshl_bhs, N, M, false, satp) | ||
53 | #define DO_UQSHL_OP(N, M, satp) \ | ||
54 | WRAP_QRSHL_HELPER(do_uqrshl_bhs, N, M, false, satp) | ||
55 | +#define DO_SQRSHL_OP(N, M, satp) \ | ||
56 | + WRAP_QRSHL_HELPER(do_sqrshl_bhs, N, M, true, satp) | ||
57 | +#define DO_UQRSHL_OP(N, M, satp) \ | ||
58 | + WRAP_QRSHL_HELPER(do_uqrshl_bhs, N, M, true, satp) | ||
59 | |||
60 | DO_2OP_SAT_S(vqshls, DO_SQSHL_OP) | ||
61 | DO_2OP_SAT_U(vqshlu, DO_UQSHL_OP) | ||
62 | +DO_2OP_SAT_S(vqrshls, DO_SQRSHL_OP) | ||
63 | +DO_2OP_SAT_U(vqrshlu, DO_UQRSHL_OP) | ||
64 | |||
65 | #define DO_2OP_SCALAR(OP, ESIZE, TYPE, FN) \ | ||
66 | void HELPER(glue(mve_, OP))(CPUARMState *env, void *vd, void *vn, \ | ||
67 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
68 | index XXXXXXX..XXXXXXX 100644 | ||
69 | --- a/target/arm/translate-mve.c | ||
70 | +++ b/target/arm/translate-mve.c | ||
71 | @@ -XXX,XX +XXX,XX @@ DO_2OP(VQSUB_S, vqsubs) | ||
72 | DO_2OP(VQSUB_U, vqsubu) | ||
73 | DO_2OP(VQSHL_S, vqshls) | ||
74 | DO_2OP(VQSHL_U, vqshlu) | ||
75 | +DO_2OP(VQRSHL_S, vqrshls) | ||
76 | +DO_2OP(VQRSHL_U, vqrshlu) | ||
77 | |||
78 | static bool do_2op_scalar(DisasContext *s, arg_2scalar *a, | ||
79 | MVEGenTwoOpScalarFn fn) | ||
80 | -- | ||
81 | 2.20.1 | ||
82 | |||
83 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the MVE VSHL insn (vector form). | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20210617121628.20116-35-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/helper-mve.h | 8 ++++++++ | ||
8 | target/arm/mve.decode | 3 +++ | ||
9 | target/arm/mve_helper.c | 6 ++++++ | ||
10 | target/arm/translate-mve.c | 2 ++ | ||
11 | 4 files changed, 19 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper-mve.h | ||
16 | +++ b/target/arm/helper-mve.h | ||
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vqsubub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
18 | DEF_HELPER_FLAGS_4(mve_vqsubuh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
19 | DEF_HELPER_FLAGS_4(mve_vqsubuw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
20 | |||
21 | +DEF_HELPER_FLAGS_4(mve_vshlsb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
22 | +DEF_HELPER_FLAGS_4(mve_vshlsh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
23 | +DEF_HELPER_FLAGS_4(mve_vshlsw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
24 | + | ||
25 | +DEF_HELPER_FLAGS_4(mve_vshlub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
26 | +DEF_HELPER_FLAGS_4(mve_vshluh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
27 | +DEF_HELPER_FLAGS_4(mve_vshluw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
28 | + | ||
29 | DEF_HELPER_FLAGS_4(mve_vqshlsb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
30 | DEF_HELPER_FLAGS_4(mve_vqshlsh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
31 | DEF_HELPER_FLAGS_4(mve_vqshlsw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
32 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/mve.decode | ||
35 | +++ b/target/arm/mve.decode | ||
36 | @@ -XXX,XX +XXX,XX @@ VQADD_U 111 1 1111 0 . .. ... 0 ... 0 0000 . 1 . 1 ... 0 @2op | ||
37 | VQSUB_S 111 0 1111 0 . .. ... 0 ... 0 0010 . 1 . 1 ... 0 @2op | ||
38 | VQSUB_U 111 1 1111 0 . .. ... 0 ... 0 0010 . 1 . 1 ... 0 @2op | ||
39 | |||
40 | +VSHL_S 111 0 1111 0 . .. ... 0 ... 0 0100 . 1 . 0 ... 0 @2op_rev | ||
41 | +VSHL_U 111 1 1111 0 . .. ... 0 ... 0 0100 . 1 . 0 ... 0 @2op_rev | ||
42 | + | ||
43 | VQSHL_S 111 0 1111 0 . .. ... 0 ... 0 0100 . 1 . 1 ... 0 @2op_rev | ||
44 | VQSHL_U 111 1 1111 0 . .. ... 0 ... 0 0100 . 1 . 1 ... 0 @2op_rev | ||
45 | |||
46 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/target/arm/mve_helper.c | ||
49 | +++ b/target/arm/mve_helper.c | ||
50 | @@ -XXX,XX +XXX,XX @@ DO_2OP_U(vhaddu, do_vhadd_u) | ||
51 | DO_2OP_S(vhsubs, do_vhsub_s) | ||
52 | DO_2OP_U(vhsubu, do_vhsub_u) | ||
53 | |||
54 | +#define DO_VSHLS(N, M) do_sqrshl_bhs(N, (int8_t)(M), sizeof(N) * 8, false, NULL) | ||
55 | +#define DO_VSHLU(N, M) do_uqrshl_bhs(N, (int8_t)(M), sizeof(N) * 8, false, NULL) | ||
56 | + | ||
57 | +DO_2OP_S(vshls, DO_VSHLS) | ||
58 | +DO_2OP_U(vshlu, DO_VSHLU) | ||
59 | + | ||
60 | static inline int32_t do_sat_bhw(int64_t val, int64_t min, int64_t max, bool *s) | ||
61 | { | ||
62 | if (val > max) { | ||
63 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/target/arm/translate-mve.c | ||
66 | +++ b/target/arm/translate-mve.c | ||
67 | @@ -XXX,XX +XXX,XX @@ DO_2OP(VQADD_S, vqadds) | ||
68 | DO_2OP(VQADD_U, vqaddu) | ||
69 | DO_2OP(VQSUB_S, vqsubs) | ||
70 | DO_2OP(VQSUB_U, vqsubu) | ||
71 | +DO_2OP(VSHL_S, vshls) | ||
72 | +DO_2OP(VSHL_U, vshlu) | ||
73 | DO_2OP(VQSHL_S, vqshls) | ||
74 | DO_2OP(VQSHL_U, vqshlu) | ||
75 | DO_2OP(VQRSHL_S, vqrshls) | ||
76 | -- | ||
77 | 2.20.1 | ||
78 | |||
79 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the MVE VRSHL insn (vector form). | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20210617121628.20116-36-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/helper-mve.h | 8 ++++++++ | ||
8 | target/arm/mve.decode | 3 +++ | ||
9 | target/arm/mve_helper.c | 4 ++++ | ||
10 | target/arm/translate-mve.c | 2 ++ | ||
11 | 4 files changed, 17 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper-mve.h | ||
16 | +++ b/target/arm/helper-mve.h | ||
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vshlub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
18 | DEF_HELPER_FLAGS_4(mve_vshluh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
19 | DEF_HELPER_FLAGS_4(mve_vshluw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
20 | |||
21 | +DEF_HELPER_FLAGS_4(mve_vrshlsb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
22 | +DEF_HELPER_FLAGS_4(mve_vrshlsh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
23 | +DEF_HELPER_FLAGS_4(mve_vrshlsw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
24 | + | ||
25 | +DEF_HELPER_FLAGS_4(mve_vrshlub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
26 | +DEF_HELPER_FLAGS_4(mve_vrshluh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
27 | +DEF_HELPER_FLAGS_4(mve_vrshluw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
28 | + | ||
29 | DEF_HELPER_FLAGS_4(mve_vqshlsb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
30 | DEF_HELPER_FLAGS_4(mve_vqshlsh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
31 | DEF_HELPER_FLAGS_4(mve_vqshlsw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
32 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/mve.decode | ||
35 | +++ b/target/arm/mve.decode | ||
36 | @@ -XXX,XX +XXX,XX @@ VQSUB_U 111 1 1111 0 . .. ... 0 ... 0 0010 . 1 . 1 ... 0 @2op | ||
37 | VSHL_S 111 0 1111 0 . .. ... 0 ... 0 0100 . 1 . 0 ... 0 @2op_rev | ||
38 | VSHL_U 111 1 1111 0 . .. ... 0 ... 0 0100 . 1 . 0 ... 0 @2op_rev | ||
39 | |||
40 | +VRSHL_S 111 0 1111 0 . .. ... 0 ... 0 0101 . 1 . 0 ... 0 @2op_rev | ||
41 | +VRSHL_U 111 1 1111 0 . .. ... 0 ... 0 0101 . 1 . 0 ... 0 @2op_rev | ||
42 | + | ||
43 | VQSHL_S 111 0 1111 0 . .. ... 0 ... 0 0100 . 1 . 1 ... 0 @2op_rev | ||
44 | VQSHL_U 111 1 1111 0 . .. ... 0 ... 0 0100 . 1 . 1 ... 0 @2op_rev | ||
45 | |||
46 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/target/arm/mve_helper.c | ||
49 | +++ b/target/arm/mve_helper.c | ||
50 | @@ -XXX,XX +XXX,XX @@ DO_2OP_U(vhsubu, do_vhsub_u) | ||
51 | |||
52 | #define DO_VSHLS(N, M) do_sqrshl_bhs(N, (int8_t)(M), sizeof(N) * 8, false, NULL) | ||
53 | #define DO_VSHLU(N, M) do_uqrshl_bhs(N, (int8_t)(M), sizeof(N) * 8, false, NULL) | ||
54 | +#define DO_VRSHLS(N, M) do_sqrshl_bhs(N, (int8_t)(M), sizeof(N) * 8, true, NULL) | ||
55 | +#define DO_VRSHLU(N, M) do_uqrshl_bhs(N, (int8_t)(M), sizeof(N) * 8, true, NULL) | ||
56 | |||
57 | DO_2OP_S(vshls, DO_VSHLS) | ||
58 | DO_2OP_U(vshlu, DO_VSHLU) | ||
59 | +DO_2OP_S(vrshls, DO_VRSHLS) | ||
60 | +DO_2OP_U(vrshlu, DO_VRSHLU) | ||
61 | |||
62 | static inline int32_t do_sat_bhw(int64_t val, int64_t min, int64_t max, bool *s) | ||
63 | { | ||
64 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/target/arm/translate-mve.c | ||
67 | +++ b/target/arm/translate-mve.c | ||
68 | @@ -XXX,XX +XXX,XX @@ DO_2OP(VQSUB_S, vqsubs) | ||
69 | DO_2OP(VQSUB_U, vqsubu) | ||
70 | DO_2OP(VSHL_S, vshls) | ||
71 | DO_2OP(VSHL_U, vshlu) | ||
72 | +DO_2OP(VRSHL_S, vrshls) | ||
73 | +DO_2OP(VRSHL_U, vrshlu) | ||
74 | DO_2OP(VQSHL_S, vqshls) | ||
75 | DO_2OP(VQSHL_U, vqshlu) | ||
76 | DO_2OP(VQRSHL_S, vqrshls) | ||
77 | -- | ||
78 | 2.20.1 | ||
79 | |||
80 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the MVE VQDMLADH and VQRDMLADH insns. These multiply | ||
2 | elements, and then add pairs of products, double, possibly round, | ||
3 | saturate and return the high half of the result. | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20210617121628.20116-37-peter.maydell@linaro.org | ||
8 | --- | ||
9 | target/arm/helper-mve.h | 16 +++++++ | ||
10 | target/arm/mve.decode | 5 +++ | ||
11 | target/arm/mve_helper.c | 89 ++++++++++++++++++++++++++++++++++++++ | ||
12 | target/arm/translate-mve.c | 4 ++ | ||
13 | 4 files changed, 114 insertions(+) | ||
14 | |||
15 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/helper-mve.h | ||
18 | +++ b/target/arm/helper-mve.h | ||
19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vqrshlub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
20 | DEF_HELPER_FLAGS_4(mve_vqrshluh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
21 | DEF_HELPER_FLAGS_4(mve_vqrshluw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
22 | |||
23 | +DEF_HELPER_FLAGS_4(mve_vqdmladhb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
24 | +DEF_HELPER_FLAGS_4(mve_vqdmladhh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
25 | +DEF_HELPER_FLAGS_4(mve_vqdmladhw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
26 | + | ||
27 | +DEF_HELPER_FLAGS_4(mve_vqdmladhxb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
28 | +DEF_HELPER_FLAGS_4(mve_vqdmladhxh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
29 | +DEF_HELPER_FLAGS_4(mve_vqdmladhxw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
30 | + | ||
31 | +DEF_HELPER_FLAGS_4(mve_vqrdmladhb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
32 | +DEF_HELPER_FLAGS_4(mve_vqrdmladhh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
33 | +DEF_HELPER_FLAGS_4(mve_vqrdmladhw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
34 | + | ||
35 | +DEF_HELPER_FLAGS_4(mve_vqrdmladhxb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
36 | +DEF_HELPER_FLAGS_4(mve_vqrdmladhxh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
37 | +DEF_HELPER_FLAGS_4(mve_vqrdmladhxw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
38 | + | ||
39 | DEF_HELPER_FLAGS_4(mve_vadd_scalarb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
40 | DEF_HELPER_FLAGS_4(mve_vadd_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
41 | DEF_HELPER_FLAGS_4(mve_vadd_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
42 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/mve.decode | ||
45 | +++ b/target/arm/mve.decode | ||
46 | @@ -XXX,XX +XXX,XX @@ VQSHL_U 111 1 1111 0 . .. ... 0 ... 0 0100 . 1 . 1 ... 0 @2op_rev | ||
47 | VQRSHL_S 111 0 1111 0 . .. ... 0 ... 0 0101 . 1 . 1 ... 0 @2op_rev | ||
48 | VQRSHL_U 111 1 1111 0 . .. ... 0 ... 0 0101 . 1 . 1 ... 0 @2op_rev | ||
49 | |||
50 | +VQDMLADH 1110 1110 0 . .. ... 0 ... 0 1110 . 0 . 0 ... 0 @2op | ||
51 | +VQDMLADHX 1110 1110 0 . .. ... 0 ... 1 1110 . 0 . 0 ... 0 @2op | ||
52 | +VQRDMLADH 1110 1110 0 . .. ... 0 ... 0 1110 . 0 . 0 ... 1 @2op | ||
53 | +VQRDMLADHX 1110 1110 0 . .. ... 0 ... 1 1110 . 0 . 0 ... 1 @2op | ||
54 | + | ||
55 | # Vector miscellaneous | ||
56 | |||
57 | VCLS 1111 1111 1 . 11 .. 00 ... 0 0100 01 . 0 ... 0 @1op | ||
58 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/target/arm/mve_helper.c | ||
61 | +++ b/target/arm/mve_helper.c | ||
62 | @@ -XXX,XX +XXX,XX @@ DO_2OP_SAT_U(vqshlu, DO_UQSHL_OP) | ||
63 | DO_2OP_SAT_S(vqrshls, DO_SQRSHL_OP) | ||
64 | DO_2OP_SAT_U(vqrshlu, DO_UQRSHL_OP) | ||
65 | |||
66 | +/* | ||
67 | + * Multiply add dual returning high half | ||
68 | + * The 'FN' here takes four inputs A, B, C, D, a 0/1 indicator of | ||
69 | + * whether to add the rounding constant, and the pointer to the | ||
70 | + * saturation flag, and should do "(A * B + C * D) * 2 + rounding constant", | ||
71 | + * saturate to twice the input size and return the high half; or | ||
72 | + * (A * B - C * D) etc for VQDMLSDH. | ||
73 | + */ | ||
74 | +#define DO_VQDMLADH_OP(OP, ESIZE, TYPE, XCHG, ROUND, FN) \ | ||
75 | + void HELPER(glue(mve_, OP))(CPUARMState *env, void *vd, void *vn, \ | ||
76 | + void *vm) \ | ||
77 | + { \ | ||
78 | + TYPE *d = vd, *n = vn, *m = vm; \ | ||
79 | + uint16_t mask = mve_element_mask(env); \ | ||
80 | + unsigned e; \ | ||
81 | + bool qc = false; \ | ||
82 | + for (e = 0; e < 16 / ESIZE; e++, mask >>= ESIZE) { \ | ||
83 | + bool sat = false; \ | ||
84 | + if ((e & 1) == XCHG) { \ | ||
85 | + TYPE r = FN(n[H##ESIZE(e)], \ | ||
86 | + m[H##ESIZE(e - XCHG)], \ | ||
87 | + n[H##ESIZE(e + (1 - 2 * XCHG))], \ | ||
88 | + m[H##ESIZE(e + (1 - XCHG))], \ | ||
89 | + ROUND, &sat); \ | ||
90 | + mergemask(&d[H##ESIZE(e)], r, mask); \ | ||
91 | + qc |= sat & mask & 1; \ | ||
92 | + } \ | ||
93 | + } \ | ||
94 | + if (qc) { \ | ||
95 | + env->vfp.qc[0] = qc; \ | ||
96 | + } \ | ||
97 | + mve_advance_vpt(env); \ | ||
98 | + } | ||
99 | + | ||
100 | +static int8_t do_vqdmladh_b(int8_t a, int8_t b, int8_t c, int8_t d, | ||
101 | + int round, bool *sat) | ||
102 | +{ | ||
103 | + int64_t r = ((int64_t)a * b + (int64_t)c * d) * 2 + (round << 7); | ||
104 | + return do_sat_bhw(r, INT16_MIN, INT16_MAX, sat) >> 8; | ||
105 | +} | ||
106 | + | ||
107 | +static int16_t do_vqdmladh_h(int16_t a, int16_t b, int16_t c, int16_t d, | ||
108 | + int round, bool *sat) | ||
109 | +{ | ||
110 | + int64_t r = ((int64_t)a * b + (int64_t)c * d) * 2 + (round << 15); | ||
111 | + return do_sat_bhw(r, INT32_MIN, INT32_MAX, sat) >> 16; | ||
112 | +} | ||
113 | + | ||
114 | +static int32_t do_vqdmladh_w(int32_t a, int32_t b, int32_t c, int32_t d, | ||
115 | + int round, bool *sat) | ||
116 | +{ | ||
117 | + int64_t m1 = (int64_t)a * b; | ||
118 | + int64_t m2 = (int64_t)c * d; | ||
119 | + int64_t r; | ||
120 | + /* | ||
121 | + * Architecturally we should do the entire add, double, round | ||
122 | + * and then check for saturation. We do three saturating adds, | ||
123 | + * but we need to be careful about the order. If the first | ||
124 | + * m1 + m2 saturates then it's impossible for the *2+rc to | ||
125 | + * bring it back into the non-saturated range. However, if | ||
126 | + * m1 + m2 is negative then it's possible that doing the doubling | ||
127 | + * would take the intermediate result below INT64_MAX and the | ||
128 | + * addition of the rounding constant then brings it back in range. | ||
129 | + * So we add half the rounding constant before doubling rather | ||
130 | + * than adding the rounding constant after the doubling. | ||
131 | + */ | ||
132 | + if (sadd64_overflow(m1, m2, &r) || | ||
133 | + sadd64_overflow(r, (round << 30), &r) || | ||
134 | + sadd64_overflow(r, r, &r)) { | ||
135 | + *sat = true; | ||
136 | + return r < 0 ? INT32_MAX : INT32_MIN; | ||
137 | + } | ||
138 | + return r >> 32; | ||
139 | +} | ||
140 | + | ||
141 | +DO_VQDMLADH_OP(vqdmladhb, 1, int8_t, 0, 0, do_vqdmladh_b) | ||
142 | +DO_VQDMLADH_OP(vqdmladhh, 2, int16_t, 0, 0, do_vqdmladh_h) | ||
143 | +DO_VQDMLADH_OP(vqdmladhw, 4, int32_t, 0, 0, do_vqdmladh_w) | ||
144 | +DO_VQDMLADH_OP(vqdmladhxb, 1, int8_t, 1, 0, do_vqdmladh_b) | ||
145 | +DO_VQDMLADH_OP(vqdmladhxh, 2, int16_t, 1, 0, do_vqdmladh_h) | ||
146 | +DO_VQDMLADH_OP(vqdmladhxw, 4, int32_t, 1, 0, do_vqdmladh_w) | ||
147 | + | ||
148 | +DO_VQDMLADH_OP(vqrdmladhb, 1, int8_t, 0, 1, do_vqdmladh_b) | ||
149 | +DO_VQDMLADH_OP(vqrdmladhh, 2, int16_t, 0, 1, do_vqdmladh_h) | ||
150 | +DO_VQDMLADH_OP(vqrdmladhw, 4, int32_t, 0, 1, do_vqdmladh_w) | ||
151 | +DO_VQDMLADH_OP(vqrdmladhxb, 1, int8_t, 1, 1, do_vqdmladh_b) | ||
152 | +DO_VQDMLADH_OP(vqrdmladhxh, 2, int16_t, 1, 1, do_vqdmladh_h) | ||
153 | +DO_VQDMLADH_OP(vqrdmladhxw, 4, int32_t, 1, 1, do_vqdmladh_w) | ||
154 | + | ||
155 | #define DO_2OP_SCALAR(OP, ESIZE, TYPE, FN) \ | ||
156 | void HELPER(glue(mve_, OP))(CPUARMState *env, void *vd, void *vn, \ | ||
157 | uint32_t rm) \ | ||
158 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
159 | index XXXXXXX..XXXXXXX 100644 | ||
160 | --- a/target/arm/translate-mve.c | ||
161 | +++ b/target/arm/translate-mve.c | ||
162 | @@ -XXX,XX +XXX,XX @@ DO_2OP(VQSHL_S, vqshls) | ||
163 | DO_2OP(VQSHL_U, vqshlu) | ||
164 | DO_2OP(VQRSHL_S, vqrshls) | ||
165 | DO_2OP(VQRSHL_U, vqrshlu) | ||
166 | +DO_2OP(VQDMLADH, vqdmladh) | ||
167 | +DO_2OP(VQDMLADHX, vqdmladhx) | ||
168 | +DO_2OP(VQRDMLADH, vqrdmladh) | ||
169 | +DO_2OP(VQRDMLADHX, vqrdmladhx) | ||
170 | |||
171 | static bool do_2op_scalar(DisasContext *s, arg_2scalar *a, | ||
172 | MVEGenTwoOpScalarFn fn) | ||
173 | -- | ||
174 | 2.20.1 | ||
175 | |||
176 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Implement the MVE VQDMLSDH and VQRDMLSDH insns, which are | ||
2 | like VQDMLADH and VQRDMLADH except that products are subtracted | ||
3 | rather than added. | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20210617121628.20116-38-peter.maydell@linaro.org | ||
8 | --- | ||
9 | target/arm/helper-mve.h | 16 ++++++++++++++ | ||
10 | target/arm/mve.decode | 5 +++++ | ||
11 | target/arm/mve_helper.c | 44 ++++++++++++++++++++++++++++++++++++++ | ||
12 | target/arm/translate-mve.c | 4 ++++ | ||
13 | 4 files changed, 69 insertions(+) | ||
14 | |||
15 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/helper-mve.h | ||
18 | +++ b/target/arm/helper-mve.h | ||
19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vqrdmladhxb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
20 | DEF_HELPER_FLAGS_4(mve_vqrdmladhxh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
21 | DEF_HELPER_FLAGS_4(mve_vqrdmladhxw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
22 | |||
23 | +DEF_HELPER_FLAGS_4(mve_vqdmlsdhb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
24 | +DEF_HELPER_FLAGS_4(mve_vqdmlsdhh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
25 | +DEF_HELPER_FLAGS_4(mve_vqdmlsdhw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
26 | + | ||
27 | +DEF_HELPER_FLAGS_4(mve_vqdmlsdhxb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
28 | +DEF_HELPER_FLAGS_4(mve_vqdmlsdhxh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
29 | +DEF_HELPER_FLAGS_4(mve_vqdmlsdhxw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
30 | + | ||
31 | +DEF_HELPER_FLAGS_4(mve_vqrdmlsdhb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
32 | +DEF_HELPER_FLAGS_4(mve_vqrdmlsdhh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
33 | +DEF_HELPER_FLAGS_4(mve_vqrdmlsdhw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
34 | + | ||
35 | +DEF_HELPER_FLAGS_4(mve_vqrdmlsdhxb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
36 | +DEF_HELPER_FLAGS_4(mve_vqrdmlsdhxh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
37 | +DEF_HELPER_FLAGS_4(mve_vqrdmlsdhxw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
38 | + | ||
39 | DEF_HELPER_FLAGS_4(mve_vadd_scalarb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
40 | DEF_HELPER_FLAGS_4(mve_vadd_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
41 | DEF_HELPER_FLAGS_4(mve_vadd_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
42 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/mve.decode | ||
45 | +++ b/target/arm/mve.decode | ||
46 | @@ -XXX,XX +XXX,XX @@ VQDMLADHX 1110 1110 0 . .. ... 0 ... 1 1110 . 0 . 0 ... 0 @2op | ||
47 | VQRDMLADH 1110 1110 0 . .. ... 0 ... 0 1110 . 0 . 0 ... 1 @2op | ||
48 | VQRDMLADHX 1110 1110 0 . .. ... 0 ... 1 1110 . 0 . 0 ... 1 @2op | ||
49 | |||
50 | +VQDMLSDH 1111 1110 0 . .. ... 0 ... 0 1110 . 0 . 0 ... 0 @2op | ||
51 | +VQDMLSDHX 1111 1110 0 . .. ... 0 ... 1 1110 . 0 . 0 ... 0 @2op | ||
52 | +VQRDMLSDH 1111 1110 0 . .. ... 0 ... 0 1110 . 0 . 0 ... 1 @2op | ||
53 | +VQRDMLSDHX 1111 1110 0 . .. ... 0 ... 1 1110 . 0 . 0 ... 1 @2op | ||
54 | + | ||
55 | # Vector miscellaneous | ||
56 | |||
57 | VCLS 1111 1111 1 . 11 .. 00 ... 0 0100 01 . 0 ... 0 @1op | ||
58 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/target/arm/mve_helper.c | ||
61 | +++ b/target/arm/mve_helper.c | ||
62 | @@ -XXX,XX +XXX,XX @@ static int32_t do_vqdmladh_w(int32_t a, int32_t b, int32_t c, int32_t d, | ||
63 | return r >> 32; | ||
64 | } | ||
65 | |||
66 | +static int8_t do_vqdmlsdh_b(int8_t a, int8_t b, int8_t c, int8_t d, | ||
67 | + int round, bool *sat) | ||
68 | +{ | ||
69 | + int64_t r = ((int64_t)a * b - (int64_t)c * d) * 2 + (round << 7); | ||
70 | + return do_sat_bhw(r, INT16_MIN, INT16_MAX, sat) >> 8; | ||
71 | +} | ||
72 | + | ||
73 | +static int16_t do_vqdmlsdh_h(int16_t a, int16_t b, int16_t c, int16_t d, | ||
74 | + int round, bool *sat) | ||
75 | +{ | ||
76 | + int64_t r = ((int64_t)a * b - (int64_t)c * d) * 2 + (round << 15); | ||
77 | + return do_sat_bhw(r, INT32_MIN, INT32_MAX, sat) >> 16; | ||
78 | +} | ||
79 | + | ||
80 | +static int32_t do_vqdmlsdh_w(int32_t a, int32_t b, int32_t c, int32_t d, | ||
81 | + int round, bool *sat) | ||
82 | +{ | ||
83 | + int64_t m1 = (int64_t)a * b; | ||
84 | + int64_t m2 = (int64_t)c * d; | ||
85 | + int64_t r; | ||
86 | + /* The same ordering issue as in do_vqdmladh_w applies here too */ | ||
87 | + if (ssub64_overflow(m1, m2, &r) || | ||
88 | + sadd64_overflow(r, (round << 30), &r) || | ||
89 | + sadd64_overflow(r, r, &r)) { | ||
90 | + *sat = true; | ||
91 | + return r < 0 ? INT32_MAX : INT32_MIN; | ||
92 | + } | ||
93 | + return r >> 32; | ||
94 | +} | ||
95 | + | ||
96 | DO_VQDMLADH_OP(vqdmladhb, 1, int8_t, 0, 0, do_vqdmladh_b) | ||
97 | DO_VQDMLADH_OP(vqdmladhh, 2, int16_t, 0, 0, do_vqdmladh_h) | ||
98 | DO_VQDMLADH_OP(vqdmladhw, 4, int32_t, 0, 0, do_vqdmladh_w) | ||
99 | @@ -XXX,XX +XXX,XX @@ DO_VQDMLADH_OP(vqrdmladhxb, 1, int8_t, 1, 1, do_vqdmladh_b) | ||
100 | DO_VQDMLADH_OP(vqrdmladhxh, 2, int16_t, 1, 1, do_vqdmladh_h) | ||
101 | DO_VQDMLADH_OP(vqrdmladhxw, 4, int32_t, 1, 1, do_vqdmladh_w) | ||
102 | |||
103 | +DO_VQDMLADH_OP(vqdmlsdhb, 1, int8_t, 0, 0, do_vqdmlsdh_b) | ||
104 | +DO_VQDMLADH_OP(vqdmlsdhh, 2, int16_t, 0, 0, do_vqdmlsdh_h) | ||
105 | +DO_VQDMLADH_OP(vqdmlsdhw, 4, int32_t, 0, 0, do_vqdmlsdh_w) | ||
106 | +DO_VQDMLADH_OP(vqdmlsdhxb, 1, int8_t, 1, 0, do_vqdmlsdh_b) | ||
107 | +DO_VQDMLADH_OP(vqdmlsdhxh, 2, int16_t, 1, 0, do_vqdmlsdh_h) | ||
108 | +DO_VQDMLADH_OP(vqdmlsdhxw, 4, int32_t, 1, 0, do_vqdmlsdh_w) | ||
109 | + | ||
110 | +DO_VQDMLADH_OP(vqrdmlsdhb, 1, int8_t, 0, 1, do_vqdmlsdh_b) | ||
111 | +DO_VQDMLADH_OP(vqrdmlsdhh, 2, int16_t, 0, 1, do_vqdmlsdh_h) | ||
112 | +DO_VQDMLADH_OP(vqrdmlsdhw, 4, int32_t, 0, 1, do_vqdmlsdh_w) | ||
113 | +DO_VQDMLADH_OP(vqrdmlsdhxb, 1, int8_t, 1, 1, do_vqdmlsdh_b) | ||
114 | +DO_VQDMLADH_OP(vqrdmlsdhxh, 2, int16_t, 1, 1, do_vqdmlsdh_h) | ||
115 | +DO_VQDMLADH_OP(vqrdmlsdhxw, 4, int32_t, 1, 1, do_vqdmlsdh_w) | ||
116 | + | ||
117 | #define DO_2OP_SCALAR(OP, ESIZE, TYPE, FN) \ | ||
118 | void HELPER(glue(mve_, OP))(CPUARMState *env, void *vd, void *vn, \ | ||
119 | uint32_t rm) \ | ||
120 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
121 | index XXXXXXX..XXXXXXX 100644 | ||
122 | --- a/target/arm/translate-mve.c | ||
123 | +++ b/target/arm/translate-mve.c | ||
124 | @@ -XXX,XX +XXX,XX @@ DO_2OP(VQDMLADH, vqdmladh) | ||
125 | DO_2OP(VQDMLADHX, vqdmladhx) | ||
126 | DO_2OP(VQRDMLADH, vqrdmladh) | ||
127 | DO_2OP(VQRDMLADHX, vqrdmladhx) | ||
128 | +DO_2OP(VQDMLSDH, vqdmlsdh) | ||
129 | +DO_2OP(VQDMLSDHX, vqdmlsdhx) | ||
130 | +DO_2OP(VQRDMLSDH, vqrdmlsdh) | ||
131 | +DO_2OP(VQRDMLSDHX, vqrdmlsdhx) | ||
132 | |||
133 | static bool do_2op_scalar(DisasContext *s, arg_2scalar *a, | ||
134 | MVEGenTwoOpScalarFn fn) | ||
135 | -- | ||
136 | 2.20.1 | ||
137 | |||
138 | diff view generated by jsdifflib |
1 | Usually the logging of the CPU state produced by -d cpu is sufficient | 1 | Implement the vector form of the MVE VQDMULL insn. |
---|---|---|---|
2 | to diagnose problems, but sometimes you want to see the state of | ||
3 | the floating point registers as well. We don't want to enable that | ||
4 | by default as it adds a lot of extra data to the log; instead, | ||
5 | allow it to be optionally enabled via -d fpu. | ||
6 | 2 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20180510130024.31678-1-peter.maydell@linaro.org | 5 | Message-id: 20210617121628.20116-39-peter.maydell@linaro.org |
10 | --- | 6 | --- |
11 | include/qemu/log.h | 1 + | 7 | target/arm/helper-mve.h | 5 +++++ |
12 | accel/tcg/cpu-exec.c | 9 ++++++--- | 8 | target/arm/mve.decode | 5 +++++ |
13 | util/log.c | 2 ++ | 9 | target/arm/mve_helper.c | 30 ++++++++++++++++++++++++++++++ |
14 | 3 files changed, 9 insertions(+), 3 deletions(-) | 10 | target/arm/translate-mve.c | 30 ++++++++++++++++++++++++++++++ |
11 | 4 files changed, 70 insertions(+) | ||
15 | 12 | ||
16 | diff --git a/include/qemu/log.h b/include/qemu/log.h | 13 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h |
17 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/qemu/log.h | 15 | --- a/target/arm/helper-mve.h |
19 | +++ b/include/qemu/log.h | 16 | +++ b/target/arm/helper-mve.h |
20 | @@ -XXX,XX +XXX,XX @@ static inline bool qemu_log_separate(void) | 17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vqrdmlsdhxb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
21 | #define CPU_LOG_PAGE (1 << 14) | 18 | DEF_HELPER_FLAGS_4(mve_vqrdmlsdhxh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
22 | /* LOG_TRACE (1 << 15) is defined in log-for-trace.h */ | 19 | DEF_HELPER_FLAGS_4(mve_vqrdmlsdhxw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
23 | #define CPU_LOG_TB_OP_IND (1 << 16) | 20 | |
24 | +#define CPU_LOG_TB_FPU (1 << 17) | 21 | +DEF_HELPER_FLAGS_4(mve_vqdmullbh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
25 | 22 | +DEF_HELPER_FLAGS_4(mve_vqdmullbw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | |
26 | /* Lock output for a series of related logs. Since this is not needed | 23 | +DEF_HELPER_FLAGS_4(mve_vqdmullth, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
27 | * for a single qemu_log / qemu_log_mask / qemu_log_mask_and_addr, we | 24 | +DEF_HELPER_FLAGS_4(mve_vqdmulltw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
28 | diff --git a/accel/tcg/cpu-exec.c b/accel/tcg/cpu-exec.c | 25 | + |
26 | DEF_HELPER_FLAGS_4(mve_vadd_scalarb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
27 | DEF_HELPER_FLAGS_4(mve_vadd_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
28 | DEF_HELPER_FLAGS_4(mve_vadd_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
29 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
29 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/accel/tcg/cpu-exec.c | 31 | --- a/target/arm/mve.decode |
31 | +++ b/accel/tcg/cpu-exec.c | 32 | +++ b/target/arm/mve.decode |
32 | @@ -XXX,XX +XXX,XX @@ static inline tcg_target_ulong cpu_tb_exec(CPUState *cpu, TranslationBlock *itb) | 33 | @@ -XXX,XX +XXX,XX @@ |
33 | if (qemu_loglevel_mask(CPU_LOG_TB_CPU) | 34 | @1op_nosz .... .... .... .... .... .... .... .... &1op qd=%qd qm=%qm size=0 |
34 | && qemu_log_in_addr_range(itb->pc)) { | 35 | @2op .... .... .. size:2 .... .... .... .... .... &2op qd=%qd qm=%qm qn=%qn |
35 | qemu_log_lock(); | 36 | @2op_nosz .... .... .... .... .... .... .... .... &2op qd=%qd qm=%qm qn=%qn size=0 |
36 | + int flags = 0; | 37 | +@2op_sz28 .... .... .... .... .... .... .... .... &2op qd=%qd qm=%qm qn=%qn \ |
37 | + if (qemu_loglevel_mask(CPU_LOG_TB_FPU)) { | 38 | + size=%size_28 |
38 | + flags |= CPU_DUMP_FPU; | 39 | |
39 | + } | 40 | # The _rev suffix indicates that Vn and Vm are reversed. This is |
40 | #if defined(TARGET_I386) | 41 | # the case for shifts. In the Arm ARM these insns are documented |
41 | - log_cpu_state(cpu, CPU_DUMP_CCOP); | 42 | @@ -XXX,XX +XXX,XX @@ VQDMLSDHX 1111 1110 0 . .. ... 0 ... 1 1110 . 0 . 0 ... 0 @2op |
42 | -#else | 43 | VQRDMLSDH 1111 1110 0 . .. ... 0 ... 0 1110 . 0 . 0 ... 1 @2op |
43 | - log_cpu_state(cpu, 0); | 44 | VQRDMLSDHX 1111 1110 0 . .. ... 0 ... 1 1110 . 0 . 0 ... 1 @2op |
44 | + flags |= CPU_DUMP_CCOP; | 45 | |
45 | #endif | 46 | +VQDMULLB 111 . 1110 0 . 11 ... 0 ... 0 1111 . 0 . 0 ... 1 @2op_sz28 |
46 | + log_cpu_state(cpu, flags); | 47 | +VQDMULLT 111 . 1110 0 . 11 ... 0 ... 1 1111 . 0 . 0 ... 1 @2op_sz28 |
47 | qemu_log_unlock(); | 48 | + |
48 | } | 49 | # Vector miscellaneous |
49 | #endif /* DEBUG_DISAS */ | 50 | |
50 | diff --git a/util/log.c b/util/log.c | 51 | VCLS 1111 1111 1 . 11 .. 00 ... 0 0100 01 . 0 ... 0 @1op |
52 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
51 | index XXXXXXX..XXXXXXX 100644 | 53 | index XXXXXXX..XXXXXXX 100644 |
52 | --- a/util/log.c | 54 | --- a/target/arm/mve_helper.c |
53 | +++ b/util/log.c | 55 | +++ b/target/arm/mve_helper.c |
54 | @@ -XXX,XX +XXX,XX @@ const QEMULogItem qemu_log_items[] = { | 56 | @@ -XXX,XX +XXX,XX @@ DO_2OP_SAT_SCALAR_L(vqdmullt_scalarh, 1, 2, int16_t, 4, int32_t, \ |
55 | "show trace before each executed TB (lots of logs)" }, | 57 | DO_2OP_SAT_SCALAR_L(vqdmullt_scalarw, 1, 4, int32_t, 8, int64_t, \ |
56 | { CPU_LOG_TB_CPU, "cpu", | 58 | do_qdmullw, SATMASK32) |
57 | "show CPU registers before entering a TB (lots of logs)" }, | 59 | |
58 | + { CPU_LOG_TB_FPU, "fpu", | 60 | +/* |
59 | + "include FPU registers in the 'cpu' logging" }, | 61 | + * Long saturating ops |
60 | { CPU_LOG_MMU, "mmu", | 62 | + */ |
61 | "log MMU-related activities" }, | 63 | +#define DO_2OP_SAT_L(OP, TOP, ESIZE, TYPE, LESIZE, LTYPE, FN, SATMASK) \ |
62 | { CPU_LOG_PCALL, "pcall", | 64 | + void HELPER(glue(mve_, OP))(CPUARMState *env, void *vd, void *vn, \ |
65 | + void *vm) \ | ||
66 | + { \ | ||
67 | + LTYPE *d = vd; \ | ||
68 | + TYPE *n = vn, *m = vm; \ | ||
69 | + uint16_t mask = mve_element_mask(env); \ | ||
70 | + unsigned le; \ | ||
71 | + bool qc = false; \ | ||
72 | + for (le = 0; le < 16 / LESIZE; le++, mask >>= LESIZE) { \ | ||
73 | + bool sat = false; \ | ||
74 | + LTYPE op1 = n[H##ESIZE(le * 2 + TOP)]; \ | ||
75 | + LTYPE op2 = m[H##ESIZE(le * 2 + TOP)]; \ | ||
76 | + mergemask(&d[H##LESIZE(le)], FN(op1, op2, &sat), mask); \ | ||
77 | + qc |= sat && (mask & SATMASK); \ | ||
78 | + } \ | ||
79 | + if (qc) { \ | ||
80 | + env->vfp.qc[0] = qc; \ | ||
81 | + } \ | ||
82 | + mve_advance_vpt(env); \ | ||
83 | + } | ||
84 | + | ||
85 | +DO_2OP_SAT_L(vqdmullbh, 0, 2, int16_t, 4, int32_t, do_qdmullh, SATMASK16B) | ||
86 | +DO_2OP_SAT_L(vqdmullbw, 0, 4, int32_t, 8, int64_t, do_qdmullw, SATMASK32) | ||
87 | +DO_2OP_SAT_L(vqdmullth, 1, 2, int16_t, 4, int32_t, do_qdmullh, SATMASK16T) | ||
88 | +DO_2OP_SAT_L(vqdmulltw, 1, 4, int32_t, 8, int64_t, do_qdmullw, SATMASK32) | ||
89 | + | ||
90 | static inline uint32_t do_vbrsrb(uint32_t n, uint32_t m) | ||
91 | { | ||
92 | m &= 0xff; | ||
93 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
94 | index XXXXXXX..XXXXXXX 100644 | ||
95 | --- a/target/arm/translate-mve.c | ||
96 | +++ b/target/arm/translate-mve.c | ||
97 | @@ -XXX,XX +XXX,XX @@ DO_2OP(VQDMLSDHX, vqdmlsdhx) | ||
98 | DO_2OP(VQRDMLSDH, vqrdmlsdh) | ||
99 | DO_2OP(VQRDMLSDHX, vqrdmlsdhx) | ||
100 | |||
101 | +static bool trans_VQDMULLB(DisasContext *s, arg_2op *a) | ||
102 | +{ | ||
103 | + static MVEGenTwoOpFn * const fns[] = { | ||
104 | + NULL, | ||
105 | + gen_helper_mve_vqdmullbh, | ||
106 | + gen_helper_mve_vqdmullbw, | ||
107 | + NULL, | ||
108 | + }; | ||
109 | + if (a->size == MO_32 && (a->qd == a->qm || a->qd == a->qn)) { | ||
110 | + /* UNPREDICTABLE; we choose to undef */ | ||
111 | + return false; | ||
112 | + } | ||
113 | + return do_2op(s, a, fns[a->size]); | ||
114 | +} | ||
115 | + | ||
116 | +static bool trans_VQDMULLT(DisasContext *s, arg_2op *a) | ||
117 | +{ | ||
118 | + static MVEGenTwoOpFn * const fns[] = { | ||
119 | + NULL, | ||
120 | + gen_helper_mve_vqdmullth, | ||
121 | + gen_helper_mve_vqdmulltw, | ||
122 | + NULL, | ||
123 | + }; | ||
124 | + if (a->size == MO_32 && (a->qd == a->qm || a->qd == a->qn)) { | ||
125 | + /* UNPREDICTABLE; we choose to undef */ | ||
126 | + return false; | ||
127 | + } | ||
128 | + return do_2op(s, a, fns[a->size]); | ||
129 | +} | ||
130 | + | ||
131 | static bool do_2op_scalar(DisasContext *s, arg_2scalar *a, | ||
132 | MVEGenTwoOpScalarFn fn) | ||
133 | { | ||
63 | -- | 134 | -- |
64 | 2.17.0 | 135 | 2.20.1 |
65 | 136 | ||
66 | 137 | diff view generated by jsdifflib |
1 | In commit d81ce0ef2c4f105 we added an extra float_status field | 1 | Implement the MVE VRHADD insn, which performs a rounded halving |
---|---|---|---|
2 | fp_status_fp16 for Arm, but forgot to initialize it correctly | 2 | addition. |
3 | by setting it to float_tininess_before_rounding. This currently | ||
4 | will only cause problems for the new V8_FP16 feature, since the | ||
5 | float-to-float conversion code doesn't use it yet. The effect | ||
6 | would be that we failed to set the Underflow IEEE exception flag | ||
7 | in all the cases where we should. | ||
8 | 3 | ||
9 | Add the missing initialization. | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20210617121628.20116-40-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/helper-mve.h | 8 ++++++++ | ||
9 | target/arm/mve.decode | 3 +++ | ||
10 | target/arm/mve_helper.c | 6 ++++++ | ||
11 | target/arm/translate-mve.c | 2 ++ | ||
12 | 4 files changed, 19 insertions(+) | ||
10 | 13 | ||
11 | Fixes: d81ce0ef2c4f105 | 14 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h |
12 | Cc: qemu-stable@nongnu.org | ||
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | Message-id: 20180512004311.9299-16-richard.henderson@linaro.org | ||
17 | --- | ||
18 | target/arm/cpu.c | 2 ++ | ||
19 | 1 file changed, 2 insertions(+) | ||
20 | |||
21 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
22 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/arm/cpu.c | 16 | --- a/target/arm/helper-mve.h |
24 | +++ b/target/arm/cpu.c | 17 | +++ b/target/arm/helper-mve.h |
25 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | 18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vqdmullbw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
26 | &env->vfp.fp_status); | 19 | DEF_HELPER_FLAGS_4(mve_vqdmullth, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
27 | set_float_detect_tininess(float_tininess_before_rounding, | 20 | DEF_HELPER_FLAGS_4(mve_vqdmulltw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
28 | &env->vfp.standard_fp_status); | 21 | |
29 | + set_float_detect_tininess(float_tininess_before_rounding, | 22 | +DEF_HELPER_FLAGS_4(mve_vrhaddsb, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
30 | + &env->vfp.fp_status_f16); | 23 | +DEF_HELPER_FLAGS_4(mve_vrhaddsh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
31 | #ifndef CONFIG_USER_ONLY | 24 | +DEF_HELPER_FLAGS_4(mve_vrhaddsw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
32 | if (kvm_enabled()) { | 25 | + |
33 | kvm_arm_reset_vcpu(cpu); | 26 | +DEF_HELPER_FLAGS_4(mve_vrhaddub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
27 | +DEF_HELPER_FLAGS_4(mve_vrhadduh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
28 | +DEF_HELPER_FLAGS_4(mve_vrhadduw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
29 | + | ||
30 | DEF_HELPER_FLAGS_4(mve_vadd_scalarb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
31 | DEF_HELPER_FLAGS_4(mve_vadd_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
32 | DEF_HELPER_FLAGS_4(mve_vadd_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
33 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/arm/mve.decode | ||
36 | +++ b/target/arm/mve.decode | ||
37 | @@ -XXX,XX +XXX,XX @@ VQRDMLSDHX 1111 1110 0 . .. ... 0 ... 1 1110 . 0 . 0 ... 1 @2op | ||
38 | VQDMULLB 111 . 1110 0 . 11 ... 0 ... 0 1111 . 0 . 0 ... 1 @2op_sz28 | ||
39 | VQDMULLT 111 . 1110 0 . 11 ... 0 ... 1 1111 . 0 . 0 ... 1 @2op_sz28 | ||
40 | |||
41 | +VRHADD_S 111 0 1111 0 . .. ... 0 ... 0 0001 . 1 . 0 ... 0 @2op | ||
42 | +VRHADD_U 111 1 1111 0 . .. ... 0 ... 0 0001 . 1 . 0 ... 0 @2op | ||
43 | + | ||
44 | # Vector miscellaneous | ||
45 | |||
46 | VCLS 1111 1111 1 . 11 .. 00 ... 0 0100 01 . 0 ... 0 @1op | ||
47 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/target/arm/mve_helper.c | ||
50 | +++ b/target/arm/mve_helper.c | ||
51 | @@ -XXX,XX +XXX,XX @@ DO_2OP_U(vshlu, DO_VSHLU) | ||
52 | DO_2OP_S(vrshls, DO_VRSHLS) | ||
53 | DO_2OP_U(vrshlu, DO_VRSHLU) | ||
54 | |||
55 | +#define DO_RHADD_S(N, M) (((int64_t)(N) + (M) + 1) >> 1) | ||
56 | +#define DO_RHADD_U(N, M) (((uint64_t)(N) + (M) + 1) >> 1) | ||
57 | + | ||
58 | +DO_2OP_S(vrhadds, DO_RHADD_S) | ||
59 | +DO_2OP_U(vrhaddu, DO_RHADD_U) | ||
60 | + | ||
61 | static inline int32_t do_sat_bhw(int64_t val, int64_t min, int64_t max, bool *s) | ||
62 | { | ||
63 | if (val > max) { | ||
64 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/target/arm/translate-mve.c | ||
67 | +++ b/target/arm/translate-mve.c | ||
68 | @@ -XXX,XX +XXX,XX @@ DO_2OP(VQDMLSDH, vqdmlsdh) | ||
69 | DO_2OP(VQDMLSDHX, vqdmlsdhx) | ||
70 | DO_2OP(VQRDMLSDH, vqrdmlsdh) | ||
71 | DO_2OP(VQRDMLSDHX, vqrdmlsdhx) | ||
72 | +DO_2OP(VRHADD_S, vrhadds) | ||
73 | +DO_2OP(VRHADD_U, vrhaddu) | ||
74 | |||
75 | static bool trans_VQDMULLB(DisasContext *s, arg_2op *a) | ||
76 | { | ||
34 | -- | 77 | -- |
35 | 2.17.0 | 78 | 2.20.1 |
36 | 79 | ||
37 | 80 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Implement the MVE VADC and VSBC insns. These perform an |
---|---|---|---|
2 | add-with-carry or subtract-with-carry of the 32-bit elements in each | ||
3 | lane of the input vectors, where the carry-out of each add is the | ||
4 | carry-in of the next. The initial carry input is either 1 or is from | ||
5 | FPSCR.C; the carry out at the end is written back to FPSCR.C. | ||
2 | 6 | ||
3 | Cc: qemu-stable@nongnu.org | ||
4 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Message-id: 20180512003217.9105-4-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20210617121628.20116-41-peter.maydell@linaro.org | ||
9 | --- | 10 | --- |
10 | target/arm/helper.h | 6 +++ | 11 | target/arm/helper-mve.h | 5 ++++ |
11 | target/arm/helper.c | 38 ++++++++++++++- | 12 | target/arm/mve.decode | 5 ++++ |
12 | target/arm/translate-a64.c | 96 +++++++++++++++++++++++++++++++------- | 13 | target/arm/mve_helper.c | 52 ++++++++++++++++++++++++++++++++++++++ |
13 | 3 files changed, 122 insertions(+), 18 deletions(-) | 14 | target/arm/translate-mve.c | 37 +++++++++++++++++++++++++++ |
15 | 4 files changed, 99 insertions(+) | ||
14 | 16 | ||
15 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 17 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h |
16 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.h | 19 | --- a/target/arm/helper-mve.h |
18 | +++ b/target/arm/helper.h | 20 | +++ b/target/arm/helper-mve.h |
19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(vfp_touhd_round_to_zero, i64, f64, i32, ptr) | 21 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vrhaddub, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
20 | DEF_HELPER_3(vfp_tould_round_to_zero, i64, f64, i32, ptr) | 22 | DEF_HELPER_FLAGS_4(mve_vrhadduh, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
21 | DEF_HELPER_3(vfp_touhh, i32, f16, i32, ptr) | 23 | DEF_HELPER_FLAGS_4(mve_vrhadduw, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
22 | DEF_HELPER_3(vfp_toshh, i32, f16, i32, ptr) | 24 | |
23 | +DEF_HELPER_3(vfp_toulh, i32, f16, i32, ptr) | 25 | +DEF_HELPER_FLAGS_4(mve_vadc, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
24 | +DEF_HELPER_3(vfp_toslh, i32, f16, i32, ptr) | 26 | +DEF_HELPER_FLAGS_4(mve_vadci, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
25 | +DEF_HELPER_3(vfp_touqh, i64, f16, i32, ptr) | 27 | +DEF_HELPER_FLAGS_4(mve_vsbc, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
26 | +DEF_HELPER_3(vfp_tosqh, i64, f16, i32, ptr) | 28 | +DEF_HELPER_FLAGS_4(mve_vsbci, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
27 | DEF_HELPER_3(vfp_toshs, i32, f32, i32, ptr) | 29 | + |
28 | DEF_HELPER_3(vfp_tosls, i32, f32, i32, ptr) | 30 | DEF_HELPER_FLAGS_4(mve_vadd_scalarb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
29 | DEF_HELPER_3(vfp_tosqs, i64, f32, i32, ptr) | 31 | DEF_HELPER_FLAGS_4(mve_vadd_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
30 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(vfp_ultod, f64, i64, i32, ptr) | 32 | DEF_HELPER_FLAGS_4(mve_vadd_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
31 | DEF_HELPER_3(vfp_uqtod, f64, i64, i32, ptr) | 33 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode |
32 | DEF_HELPER_3(vfp_sltoh, f16, i32, i32, ptr) | ||
33 | DEF_HELPER_3(vfp_ultoh, f16, i32, i32, ptr) | ||
34 | +DEF_HELPER_3(vfp_sqtoh, f16, i64, i32, ptr) | ||
35 | +DEF_HELPER_3(vfp_uqtoh, f16, i64, i32, ptr) | ||
36 | |||
37 | DEF_HELPER_FLAGS_2(set_rmode, TCG_CALL_NO_RWG, i32, i32, ptr) | ||
38 | DEF_HELPER_FLAGS_2(set_neon_rmode, TCG_CALL_NO_RWG, i32, i32, env) | ||
39 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
41 | --- a/target/arm/helper.c | 35 | --- a/target/arm/mve.decode |
42 | +++ b/target/arm/helper.c | 36 | +++ b/target/arm/mve.decode |
43 | @@ -XXX,XX +XXX,XX @@ VFP_CONV_FIX_A64(uq, s, 32, 64, uint64) | 37 | @@ -XXX,XX +XXX,XX @@ VQDMULLT 111 . 1110 0 . 11 ... 0 ... 1 1111 . 0 . 0 ... 1 @2op_sz28 |
44 | #undef VFP_CONV_FIX_A64 | 38 | VRHADD_S 111 0 1111 0 . .. ... 0 ... 0 0001 . 1 . 0 ... 0 @2op |
45 | 39 | VRHADD_U 111 1 1111 0 . .. ... 0 ... 0 0001 . 1 . 0 ... 0 @2op | |
46 | /* Conversion to/from f16 can overflow to infinity before/after scaling. | 40 | |
47 | - * Therefore we convert to f64 (which does not round), scale, | 41 | +VADC 1110 1110 0 . 11 ... 0 ... 0 1111 . 0 . 0 ... 0 @2op_nosz |
48 | - * and then convert f64 to f16 (which may round). | 42 | +VSBC 1111 1110 0 . 11 ... 0 ... 0 1111 . 0 . 0 ... 0 @2op_nosz |
49 | + * Therefore we convert to f64, scale, and then convert f64 to f16; or | 43 | +VADCI 1110 1110 0 . 11 ... 0 ... 1 1111 . 0 . 0 ... 0 @2op_nosz |
50 | + * vice versa for conversion to integer. | 44 | +VSBCI 1111 1110 0 . 11 ... 0 ... 1 1111 . 0 . 0 ... 0 @2op_nosz |
51 | + * | 45 | + |
52 | + * For 16- and 32-bit integers, the conversion to f64 never rounds. | 46 | # Vector miscellaneous |
53 | + * For 64-bit integers, any integer that would cause rounding will also | 47 | |
54 | + * overflow to f16 infinity, so there is no double rounding problem. | 48 | VCLS 1111 1111 1 . 11 .. 00 ... 0 0100 01 . 0 ... 0 @1op |
55 | */ | 49 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c |
56 | 50 | index XXXXXXX..XXXXXXX 100644 | |
57 | static float16 do_postscale_fp16(float64 f, int shift, float_status *fpst) | 51 | --- a/target/arm/mve_helper.c |
58 | @@ -XXX,XX +XXX,XX @@ float16 HELPER(vfp_ultoh)(uint32_t x, uint32_t shift, void *fpst) | 52 | +++ b/target/arm/mve_helper.c |
59 | return do_postscale_fp16(uint32_to_float64(x, fpst), shift, fpst); | 53 | @@ -XXX,XX +XXX,XX @@ DO_2OP_U(vrshlu, DO_VRSHLU) |
60 | } | 54 | DO_2OP_S(vrhadds, DO_RHADD_S) |
61 | 55 | DO_2OP_U(vrhaddu, DO_RHADD_U) | |
62 | +float16 HELPER(vfp_sqtoh)(uint64_t x, uint32_t shift, void *fpst) | 56 | |
57 | +static void do_vadc(CPUARMState *env, uint32_t *d, uint32_t *n, uint32_t *m, | ||
58 | + uint32_t inv, uint32_t carry_in, bool update_flags) | ||
63 | +{ | 59 | +{ |
64 | + return do_postscale_fp16(int64_to_float64(x, fpst), shift, fpst); | 60 | + uint16_t mask = mve_element_mask(env); |
61 | + unsigned e; | ||
62 | + | ||
63 | + /* If any additions trigger, we will update flags. */ | ||
64 | + if (mask & 0x1111) { | ||
65 | + update_flags = true; | ||
66 | + } | ||
67 | + | ||
68 | + for (e = 0; e < 16 / 4; e++, mask >>= 4) { | ||
69 | + uint64_t r = carry_in; | ||
70 | + r += n[H4(e)]; | ||
71 | + r += m[H4(e)] ^ inv; | ||
72 | + if (mask & 1) { | ||
73 | + carry_in = r >> 32; | ||
74 | + } | ||
75 | + mergemask(&d[H4(e)], r, mask); | ||
76 | + } | ||
77 | + | ||
78 | + if (update_flags) { | ||
79 | + /* Store C, clear NZV. */ | ||
80 | + env->vfp.xregs[ARM_VFP_FPSCR] &= ~FPCR_NZCV_MASK; | ||
81 | + env->vfp.xregs[ARM_VFP_FPSCR] |= carry_in * FPCR_C; | ||
82 | + } | ||
83 | + mve_advance_vpt(env); | ||
65 | +} | 84 | +} |
66 | + | 85 | + |
67 | +float16 HELPER(vfp_uqtoh)(uint64_t x, uint32_t shift, void *fpst) | 86 | +void HELPER(mve_vadc)(CPUARMState *env, void *vd, void *vn, void *vm) |
68 | +{ | 87 | +{ |
69 | + return do_postscale_fp16(uint64_to_float64(x, fpst), shift, fpst); | 88 | + bool carry_in = env->vfp.xregs[ARM_VFP_FPSCR] & FPCR_C; |
89 | + do_vadc(env, vd, vn, vm, 0, carry_in, false); | ||
70 | +} | 90 | +} |
71 | + | 91 | + |
72 | static float64 do_prescale_fp16(float16 f, int shift, float_status *fpst) | 92 | +void HELPER(mve_vsbc)(CPUARMState *env, void *vd, void *vn, void *vm) |
73 | { | ||
74 | if (unlikely(float16_is_any_nan(f))) { | ||
75 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(vfp_touhh)(float16 x, uint32_t shift, void *fpst) | ||
76 | return float64_to_uint16(do_prescale_fp16(x, shift, fpst), fpst); | ||
77 | } | ||
78 | |||
79 | +uint32_t HELPER(vfp_toslh)(float16 x, uint32_t shift, void *fpst) | ||
80 | +{ | 93 | +{ |
81 | + return float64_to_int32(do_prescale_fp16(x, shift, fpst), fpst); | 94 | + bool carry_in = env->vfp.xregs[ARM_VFP_FPSCR] & FPCR_C; |
95 | + do_vadc(env, vd, vn, vm, -1, carry_in, false); | ||
82 | +} | 96 | +} |
83 | + | 97 | + |
84 | +uint32_t HELPER(vfp_toulh)(float16 x, uint32_t shift, void *fpst) | 98 | + |
99 | +void HELPER(mve_vadci)(CPUARMState *env, void *vd, void *vn, void *vm) | ||
85 | +{ | 100 | +{ |
86 | + return float64_to_uint32(do_prescale_fp16(x, shift, fpst), fpst); | 101 | + do_vadc(env, vd, vn, vm, 0, 0, true); |
87 | +} | 102 | +} |
88 | + | 103 | + |
89 | +uint64_t HELPER(vfp_tosqh)(float16 x, uint32_t shift, void *fpst) | 104 | +void HELPER(mve_vsbci)(CPUARMState *env, void *vd, void *vn, void *vm) |
90 | +{ | 105 | +{ |
91 | + return float64_to_int64(do_prescale_fp16(x, shift, fpst), fpst); | 106 | + do_vadc(env, vd, vn, vm, -1, 1, true); |
92 | +} | 107 | +} |
93 | + | 108 | + |
94 | +uint64_t HELPER(vfp_touqh)(float16 x, uint32_t shift, void *fpst) | 109 | static inline int32_t do_sat_bhw(int64_t val, int64_t min, int64_t max, bool *s) |
110 | { | ||
111 | if (val > max) { | ||
112 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
113 | index XXXXXXX..XXXXXXX 100644 | ||
114 | --- a/target/arm/translate-mve.c | ||
115 | +++ b/target/arm/translate-mve.c | ||
116 | @@ -XXX,XX +XXX,XX @@ static bool trans_VQDMULLT(DisasContext *s, arg_2op *a) | ||
117 | return do_2op(s, a, fns[a->size]); | ||
118 | } | ||
119 | |||
120 | +/* | ||
121 | + * VADC and VSBC: these perform an add-with-carry or subtract-with-carry | ||
122 | + * of the 32-bit elements in each lane of the input vectors, where the | ||
123 | + * carry-out of each add is the carry-in of the next. The initial carry | ||
124 | + * input is either fixed (0 for VADCI, 1 for VSBCI) or is from FPSCR.C | ||
125 | + * (for VADC and VSBC); the carry out at the end is written back to FPSCR.C. | ||
126 | + * These insns are subject to beat-wise execution. Partial execution | ||
127 | + * of an I=1 (initial carry input fixed) insn which does not | ||
128 | + * execute the first beat must start with the current FPSCR.NZCV | ||
129 | + * value, not the fixed constant input. | ||
130 | + */ | ||
131 | +static bool trans_VADC(DisasContext *s, arg_2op *a) | ||
95 | +{ | 132 | +{ |
96 | + return float64_to_uint64(do_prescale_fp16(x, shift, fpst), fpst); | 133 | + return do_2op(s, a, gen_helper_mve_vadc); |
97 | +} | 134 | +} |
98 | + | 135 | + |
99 | /* Set the current fp rounding mode and return the old one. | 136 | +static bool trans_VADCI(DisasContext *s, arg_2op *a) |
100 | * The argument is a softfloat float_round_ value. | 137 | +{ |
101 | */ | 138 | + if (mve_skip_first_beat(s)) { |
102 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 139 | + return trans_VADC(s, a); |
103 | index XXXXXXX..XXXXXXX 100644 | 140 | + } |
104 | --- a/target/arm/translate-a64.c | 141 | + return do_2op(s, a, gen_helper_mve_vadci); |
105 | +++ b/target/arm/translate-a64.c | 142 | +} |
106 | @@ -XXX,XX +XXX,XX @@ static void handle_fpfpcvt(DisasContext *s, int rd, int rn, int opcode, | 143 | + |
107 | bool itof, int rmode, int scale, int sf, int type) | 144 | +static bool trans_VSBC(DisasContext *s, arg_2op *a) |
145 | +{ | ||
146 | + return do_2op(s, a, gen_helper_mve_vsbc); | ||
147 | +} | ||
148 | + | ||
149 | +static bool trans_VSBCI(DisasContext *s, arg_2op *a) | ||
150 | +{ | ||
151 | + if (mve_skip_first_beat(s)) { | ||
152 | + return trans_VSBC(s, a); | ||
153 | + } | ||
154 | + return do_2op(s, a, gen_helper_mve_vsbci); | ||
155 | +} | ||
156 | + | ||
157 | static bool do_2op_scalar(DisasContext *s, arg_2scalar *a, | ||
158 | MVEGenTwoOpScalarFn fn) | ||
108 | { | 159 | { |
109 | bool is_signed = !(opcode & 1); | ||
110 | - bool is_double = type; | ||
111 | TCGv_ptr tcg_fpstatus; | ||
112 | - TCGv_i32 tcg_shift; | ||
113 | + TCGv_i32 tcg_shift, tcg_single; | ||
114 | + TCGv_i64 tcg_double; | ||
115 | |||
116 | - tcg_fpstatus = get_fpstatus_ptr(false); | ||
117 | + tcg_fpstatus = get_fpstatus_ptr(type == 3); | ||
118 | |||
119 | tcg_shift = tcg_const_i32(64 - scale); | ||
120 | |||
121 | @@ -XXX,XX +XXX,XX @@ static void handle_fpfpcvt(DisasContext *s, int rd, int rn, int opcode, | ||
122 | tcg_int = tcg_extend; | ||
123 | } | ||
124 | |||
125 | - if (is_double) { | ||
126 | - TCGv_i64 tcg_double = tcg_temp_new_i64(); | ||
127 | + switch (type) { | ||
128 | + case 1: /* float64 */ | ||
129 | + tcg_double = tcg_temp_new_i64(); | ||
130 | if (is_signed) { | ||
131 | gen_helper_vfp_sqtod(tcg_double, tcg_int, | ||
132 | tcg_shift, tcg_fpstatus); | ||
133 | @@ -XXX,XX +XXX,XX @@ static void handle_fpfpcvt(DisasContext *s, int rd, int rn, int opcode, | ||
134 | } | ||
135 | write_fp_dreg(s, rd, tcg_double); | ||
136 | tcg_temp_free_i64(tcg_double); | ||
137 | - } else { | ||
138 | - TCGv_i32 tcg_single = tcg_temp_new_i32(); | ||
139 | + break; | ||
140 | + | ||
141 | + case 0: /* float32 */ | ||
142 | + tcg_single = tcg_temp_new_i32(); | ||
143 | if (is_signed) { | ||
144 | gen_helper_vfp_sqtos(tcg_single, tcg_int, | ||
145 | tcg_shift, tcg_fpstatus); | ||
146 | @@ -XXX,XX +XXX,XX @@ static void handle_fpfpcvt(DisasContext *s, int rd, int rn, int opcode, | ||
147 | } | ||
148 | write_fp_sreg(s, rd, tcg_single); | ||
149 | tcg_temp_free_i32(tcg_single); | ||
150 | + break; | ||
151 | + | ||
152 | + case 3: /* float16 */ | ||
153 | + tcg_single = tcg_temp_new_i32(); | ||
154 | + if (is_signed) { | ||
155 | + gen_helper_vfp_sqtoh(tcg_single, tcg_int, | ||
156 | + tcg_shift, tcg_fpstatus); | ||
157 | + } else { | ||
158 | + gen_helper_vfp_uqtoh(tcg_single, tcg_int, | ||
159 | + tcg_shift, tcg_fpstatus); | ||
160 | + } | ||
161 | + write_fp_sreg(s, rd, tcg_single); | ||
162 | + tcg_temp_free_i32(tcg_single); | ||
163 | + break; | ||
164 | + | ||
165 | + default: | ||
166 | + g_assert_not_reached(); | ||
167 | } | ||
168 | } else { | ||
169 | TCGv_i64 tcg_int = cpu_reg(s, rd); | ||
170 | @@ -XXX,XX +XXX,XX @@ static void handle_fpfpcvt(DisasContext *s, int rd, int rn, int opcode, | ||
171 | |||
172 | gen_helper_set_rmode(tcg_rmode, tcg_rmode, tcg_fpstatus); | ||
173 | |||
174 | - if (is_double) { | ||
175 | - TCGv_i64 tcg_double = read_fp_dreg(s, rn); | ||
176 | + switch (type) { | ||
177 | + case 1: /* float64 */ | ||
178 | + tcg_double = read_fp_dreg(s, rn); | ||
179 | if (is_signed) { | ||
180 | if (!sf) { | ||
181 | gen_helper_vfp_tosld(tcg_int, tcg_double, | ||
182 | @@ -XXX,XX +XXX,XX @@ static void handle_fpfpcvt(DisasContext *s, int rd, int rn, int opcode, | ||
183 | tcg_shift, tcg_fpstatus); | ||
184 | } | ||
185 | } | ||
186 | + if (!sf) { | ||
187 | + tcg_gen_ext32u_i64(tcg_int, tcg_int); | ||
188 | + } | ||
189 | tcg_temp_free_i64(tcg_double); | ||
190 | - } else { | ||
191 | - TCGv_i32 tcg_single = read_fp_sreg(s, rn); | ||
192 | + break; | ||
193 | + | ||
194 | + case 0: /* float32 */ | ||
195 | + tcg_single = read_fp_sreg(s, rn); | ||
196 | if (sf) { | ||
197 | if (is_signed) { | ||
198 | gen_helper_vfp_tosqs(tcg_int, tcg_single, | ||
199 | @@ -XXX,XX +XXX,XX @@ static void handle_fpfpcvt(DisasContext *s, int rd, int rn, int opcode, | ||
200 | tcg_temp_free_i32(tcg_dest); | ||
201 | } | ||
202 | tcg_temp_free_i32(tcg_single); | ||
203 | + break; | ||
204 | + | ||
205 | + case 3: /* float16 */ | ||
206 | + tcg_single = read_fp_sreg(s, rn); | ||
207 | + if (sf) { | ||
208 | + if (is_signed) { | ||
209 | + gen_helper_vfp_tosqh(tcg_int, tcg_single, | ||
210 | + tcg_shift, tcg_fpstatus); | ||
211 | + } else { | ||
212 | + gen_helper_vfp_touqh(tcg_int, tcg_single, | ||
213 | + tcg_shift, tcg_fpstatus); | ||
214 | + } | ||
215 | + } else { | ||
216 | + TCGv_i32 tcg_dest = tcg_temp_new_i32(); | ||
217 | + if (is_signed) { | ||
218 | + gen_helper_vfp_toslh(tcg_dest, tcg_single, | ||
219 | + tcg_shift, tcg_fpstatus); | ||
220 | + } else { | ||
221 | + gen_helper_vfp_toulh(tcg_dest, tcg_single, | ||
222 | + tcg_shift, tcg_fpstatus); | ||
223 | + } | ||
224 | + tcg_gen_extu_i32_i64(tcg_int, tcg_dest); | ||
225 | + tcg_temp_free_i32(tcg_dest); | ||
226 | + } | ||
227 | + tcg_temp_free_i32(tcg_single); | ||
228 | + break; | ||
229 | + | ||
230 | + default: | ||
231 | + g_assert_not_reached(); | ||
232 | } | ||
233 | |||
234 | gen_helper_set_rmode(tcg_rmode, tcg_rmode, tcg_fpstatus); | ||
235 | tcg_temp_free_i32(tcg_rmode); | ||
236 | - | ||
237 | - if (!sf) { | ||
238 | - tcg_gen_ext32u_i64(tcg_int, tcg_int); | ||
239 | - } | ||
240 | } | ||
241 | |||
242 | tcg_temp_free_ptr(tcg_fpstatus); | ||
243 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_int_conv(DisasContext *s, uint32_t insn) | ||
244 | /* actual FP conversions */ | ||
245 | bool itof = extract32(opcode, 1, 1); | ||
246 | |||
247 | - if (type > 1 || (rmode != 0 && opcode > 1)) { | ||
248 | + if (rmode != 0 && opcode > 1) { | ||
249 | + unallocated_encoding(s); | ||
250 | + return; | ||
251 | + } | ||
252 | + switch (type) { | ||
253 | + case 0: /* float32 */ | ||
254 | + case 1: /* float64 */ | ||
255 | + break; | ||
256 | + case 3: /* float16 */ | ||
257 | + if (arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
258 | + break; | ||
259 | + } | ||
260 | + /* fallthru */ | ||
261 | + default: | ||
262 | unallocated_encoding(s); | ||
263 | return; | ||
264 | } | ||
265 | -- | 160 | -- |
266 | 2.17.0 | 161 | 2.20.1 |
267 | 162 | ||
268 | 163 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | Implement the MVE VCADD insn, which performs a complex add with |
---|---|---|---|
2 | rotate. Note that the size=0b11 encoding is VSBC. | ||
2 | 3 | ||
3 | Per the Physical Layer Simplified Spec. "4.3.10.4 Switch Function Status": | 4 | The architecture grants some leeway for the "destination and Vm |
5 | source overlap" case for the size MO_32 case, but we choose not to | ||
6 | make use of it, instead always calculating all 16 bytes worth of | ||
7 | results before setting the destination register. | ||
4 | 8 | ||
5 | The block length is predefined to 512 bits | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20210617121628.20116-42-peter.maydell@linaro.org | ||
12 | --- | ||
13 | target/arm/helper-mve.h | 8 ++++++++ | ||
14 | target/arm/mve.decode | 9 +++++++-- | ||
15 | target/arm/mve_helper.c | 29 +++++++++++++++++++++++++++++ | ||
16 | target/arm/translate-mve.c | 7 +++++++ | ||
17 | 4 files changed, 51 insertions(+), 2 deletions(-) | ||
6 | 18 | ||
7 | and "4.10.2 SD Status": | 19 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h |
8 | |||
9 | The SD Status contains status bits that are related to the SD Memory Card | ||
10 | proprietary features and may be used for future application-specific usage. | ||
11 | The size of the SD Status is one data block of 512 bit. The content of this | ||
12 | register is transmitted to the Host over the DAT bus along with a 16-bit CRC. | ||
13 | |||
14 | Thus the 16-bit CRC goes at offset 64. | ||
15 | |||
16 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
17 | Message-id: 20180509060104.4458-3-f4bug@amsat.org | ||
18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
20 | --- | ||
21 | hw/sd/sd.c | 2 +- | ||
22 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
23 | |||
24 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | ||
25 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/sd/sd.c | 21 | --- a/target/arm/helper-mve.h |
27 | +++ b/hw/sd/sd.c | 22 | +++ b/target/arm/helper-mve.h |
28 | @@ -XXX,XX +XXX,XX @@ static void sd_function_switch(SDState *sd, uint32_t arg) | 23 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vadci, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
29 | sd->data[14 + (i >> 1)] = new_func << ((i * 4) & 4); | 24 | DEF_HELPER_FLAGS_4(mve_vsbc, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
30 | } | 25 | DEF_HELPER_FLAGS_4(mve_vsbci, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
31 | memset(&sd->data[17], 0, 47); | 26 | |
32 | - stw_be_p(sd->data + 65, sd_crc16(sd->data, 64)); | 27 | +DEF_HELPER_FLAGS_4(mve_vcadd90b, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
33 | + stw_be_p(sd->data + 64, sd_crc16(sd->data, 64)); | 28 | +DEF_HELPER_FLAGS_4(mve_vcadd90h, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
29 | +DEF_HELPER_FLAGS_4(mve_vcadd90w, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
30 | + | ||
31 | +DEF_HELPER_FLAGS_4(mve_vcadd270b, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
32 | +DEF_HELPER_FLAGS_4(mve_vcadd270h, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
33 | +DEF_HELPER_FLAGS_4(mve_vcadd270w, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) | ||
34 | + | ||
35 | DEF_HELPER_FLAGS_4(mve_vadd_scalarb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
36 | DEF_HELPER_FLAGS_4(mve_vadd_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
37 | DEF_HELPER_FLAGS_4(mve_vadd_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
38 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/target/arm/mve.decode | ||
41 | +++ b/target/arm/mve.decode | ||
42 | @@ -XXX,XX +XXX,XX @@ VRHADD_S 111 0 1111 0 . .. ... 0 ... 0 0001 . 1 . 0 ... 0 @2op | ||
43 | VRHADD_U 111 1 1111 0 . .. ... 0 ... 0 0001 . 1 . 0 ... 0 @2op | ||
44 | |||
45 | VADC 1110 1110 0 . 11 ... 0 ... 0 1111 . 0 . 0 ... 0 @2op_nosz | ||
46 | -VSBC 1111 1110 0 . 11 ... 0 ... 0 1111 . 0 . 0 ... 0 @2op_nosz | ||
47 | VADCI 1110 1110 0 . 11 ... 0 ... 1 1111 . 0 . 0 ... 0 @2op_nosz | ||
48 | -VSBCI 1111 1110 0 . 11 ... 0 ... 1 1111 . 0 . 0 ... 0 @2op_nosz | ||
49 | + | ||
50 | +{ | ||
51 | + VSBC 1111 1110 0 . 11 ... 0 ... 0 1111 . 0 . 0 ... 0 @2op_nosz | ||
52 | + VSBCI 1111 1110 0 . 11 ... 0 ... 1 1111 . 0 . 0 ... 0 @2op_nosz | ||
53 | + VCADD90 1111 1110 0 . .. ... 0 ... 0 1111 . 0 . 0 ... 0 @2op | ||
54 | + VCADD270 1111 1110 0 . .. ... 0 ... 1 1111 . 0 . 0 ... 0 @2op | ||
55 | +} | ||
56 | |||
57 | # Vector miscellaneous | ||
58 | |||
59 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
60 | index XXXXXXX..XXXXXXX 100644 | ||
61 | --- a/target/arm/mve_helper.c | ||
62 | +++ b/target/arm/mve_helper.c | ||
63 | @@ -XXX,XX +XXX,XX @@ void HELPER(mve_vsbci)(CPUARMState *env, void *vd, void *vn, void *vm) | ||
64 | do_vadc(env, vd, vn, vm, -1, 1, true); | ||
34 | } | 65 | } |
35 | 66 | ||
36 | static inline bool sd_wp_addr(SDState *sd, uint64_t addr) | 67 | +#define DO_VCADD(OP, ESIZE, TYPE, FN0, FN1) \ |
68 | + void HELPER(glue(mve_, OP))(CPUARMState *env, void *vd, void *vn, void *vm) \ | ||
69 | + { \ | ||
70 | + TYPE *d = vd, *n = vn, *m = vm; \ | ||
71 | + uint16_t mask = mve_element_mask(env); \ | ||
72 | + unsigned e; \ | ||
73 | + TYPE r[16 / ESIZE]; \ | ||
74 | + /* Calculate all results first to avoid overwriting inputs */ \ | ||
75 | + for (e = 0; e < 16 / ESIZE; e++) { \ | ||
76 | + if (!(e & 1)) { \ | ||
77 | + r[e] = FN0(n[H##ESIZE(e)], m[H##ESIZE(e + 1)]); \ | ||
78 | + } else { \ | ||
79 | + r[e] = FN1(n[H##ESIZE(e)], m[H##ESIZE(e - 1)]); \ | ||
80 | + } \ | ||
81 | + } \ | ||
82 | + for (e = 0; e < 16 / ESIZE; e++, mask >>= ESIZE) { \ | ||
83 | + mergemask(&d[H##ESIZE(e)], r[e], mask); \ | ||
84 | + } \ | ||
85 | + mve_advance_vpt(env); \ | ||
86 | + } | ||
87 | + | ||
88 | +#define DO_VCADD_ALL(OP, FN0, FN1) \ | ||
89 | + DO_VCADD(OP##b, 1, int8_t, FN0, FN1) \ | ||
90 | + DO_VCADD(OP##h, 2, int16_t, FN0, FN1) \ | ||
91 | + DO_VCADD(OP##w, 4, int32_t, FN0, FN1) | ||
92 | + | ||
93 | +DO_VCADD_ALL(vcadd90, DO_SUB, DO_ADD) | ||
94 | +DO_VCADD_ALL(vcadd270, DO_ADD, DO_SUB) | ||
95 | + | ||
96 | static inline int32_t do_sat_bhw(int64_t val, int64_t min, int64_t max, bool *s) | ||
97 | { | ||
98 | if (val > max) { | ||
99 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
100 | index XXXXXXX..XXXXXXX 100644 | ||
101 | --- a/target/arm/translate-mve.c | ||
102 | +++ b/target/arm/translate-mve.c | ||
103 | @@ -XXX,XX +XXX,XX @@ DO_2OP(VQRDMLSDH, vqrdmlsdh) | ||
104 | DO_2OP(VQRDMLSDHX, vqrdmlsdhx) | ||
105 | DO_2OP(VRHADD_S, vrhadds) | ||
106 | DO_2OP(VRHADD_U, vrhaddu) | ||
107 | +/* | ||
108 | + * VCADD Qd == Qm at size MO_32 is UNPREDICTABLE; we choose not to diagnose | ||
109 | + * so we can reuse the DO_2OP macro. (Our implementation calculates the | ||
110 | + * "expected" results in this case.) | ||
111 | + */ | ||
112 | +DO_2OP(VCADD90, vcadd90) | ||
113 | +DO_2OP(VCADD270, vcadd270) | ||
114 | |||
115 | static bool trans_VQDMULLB(DisasContext *s, arg_2op *a) | ||
116 | { | ||
37 | -- | 117 | -- |
38 | 2.17.0 | 118 | 2.20.1 |
39 | 119 | ||
40 | 120 | diff view generated by jsdifflib |
1 | In float-to-integer conversion, if the floating point input | 1 | Implement the MVE VHCADD insn, which is similar to VCADD |
---|---|---|---|
2 | converts exactly to the largest or smallest integer that | 2 | but performs a halving step. This one overlaps with VADC. |
3 | fits in to the result type, this is not an overflow. | ||
4 | In this situation we were producing the correct result value, | ||
5 | but were incorrectly setting the Invalid flag. | ||
6 | For example for Arm A64, "FCVTAS w0, d0" on an input of | ||
7 | 0x41dfffffffc00000 should produce 0x7fffffff and set no flags. | ||
8 | 3 | ||
9 | Fix the boundary case to take the right half of the if() | ||
10 | statements. | ||
11 | |||
12 | This fixes a regression from 2.11 introduced by the softfloat | ||
13 | refactoring. | ||
14 | |||
15 | Cc: qemu-stable@nongnu.org | ||
16 | Fixes: ab52f973a50 | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
19 | Message-id: 20180510140141.12120-1-peter.maydell@linaro.org | 6 | Message-id: 20210617121628.20116-43-peter.maydell@linaro.org |
20 | --- | 7 | --- |
21 | fpu/softfloat.c | 4 ++-- | 8 | target/arm/helper-mve.h | 8 ++++++++ |
22 | 1 file changed, 2 insertions(+), 2 deletions(-) | 9 | target/arm/mve.decode | 8 ++++++-- |
10 | target/arm/mve_helper.c | 2 ++ | ||
11 | target/arm/translate-mve.c | 4 +++- | ||
12 | 4 files changed, 19 insertions(+), 3 deletions(-) | ||
23 | 13 | ||
24 | diff --git a/fpu/softfloat.c b/fpu/softfloat.c | 14 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h |
25 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/fpu/softfloat.c | 16 | --- a/target/arm/helper-mve.h |
27 | +++ b/fpu/softfloat.c | 17 | +++ b/target/arm/helper-mve.h |
28 | @@ -XXX,XX +XXX,XX @@ static int64_t round_to_int_and_pack(FloatParts in, int rmode, | 18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vcadd270b, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
29 | r = UINT64_MAX; | 19 | DEF_HELPER_FLAGS_4(mve_vcadd270h, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
30 | } | 20 | DEF_HELPER_FLAGS_4(mve_vcadd270w, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
31 | if (p.sign) { | 21 | |
32 | - if (r < -(uint64_t) min) { | 22 | +DEF_HELPER_FLAGS_4(mve_vhcadd90b, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
33 | + if (r <= -(uint64_t) min) { | 23 | +DEF_HELPER_FLAGS_4(mve_vhcadd90h, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
34 | return -r; | 24 | +DEF_HELPER_FLAGS_4(mve_vhcadd90w, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
35 | } else { | 25 | + |
36 | s->float_exception_flags = orig_flags | float_flag_invalid; | 26 | +DEF_HELPER_FLAGS_4(mve_vhcadd270b, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
37 | return min; | 27 | +DEF_HELPER_FLAGS_4(mve_vhcadd270h, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
38 | } | 28 | +DEF_HELPER_FLAGS_4(mve_vhcadd270w, TCG_CALL_NO_WG, void, env, ptr, ptr, ptr) |
39 | } else { | 29 | + |
40 | - if (r < max) { | 30 | DEF_HELPER_FLAGS_4(mve_vadd_scalarb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
41 | + if (r <= max) { | 31 | DEF_HELPER_FLAGS_4(mve_vadd_scalarh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
42 | return r; | 32 | DEF_HELPER_FLAGS_4(mve_vadd_scalarw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
43 | } else { | 33 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode |
44 | s->float_exception_flags = orig_flags | float_flag_invalid; | 34 | index XXXXXXX..XXXXXXX 100644 |
35 | --- a/target/arm/mve.decode | ||
36 | +++ b/target/arm/mve.decode | ||
37 | @@ -XXX,XX +XXX,XX @@ VQDMULLT 111 . 1110 0 . 11 ... 0 ... 1 1111 . 0 . 0 ... 1 @2op_sz28 | ||
38 | VRHADD_S 111 0 1111 0 . .. ... 0 ... 0 0001 . 1 . 0 ... 0 @2op | ||
39 | VRHADD_U 111 1 1111 0 . .. ... 0 ... 0 0001 . 1 . 0 ... 0 @2op | ||
40 | |||
41 | -VADC 1110 1110 0 . 11 ... 0 ... 0 1111 . 0 . 0 ... 0 @2op_nosz | ||
42 | -VADCI 1110 1110 0 . 11 ... 0 ... 1 1111 . 0 . 0 ... 0 @2op_nosz | ||
43 | +{ | ||
44 | + VADC 1110 1110 0 . 11 ... 0 ... 0 1111 . 0 . 0 ... 0 @2op_nosz | ||
45 | + VADCI 1110 1110 0 . 11 ... 0 ... 1 1111 . 0 . 0 ... 0 @2op_nosz | ||
46 | + VHCADD90 1110 1110 0 . .. ... 0 ... 0 1111 . 0 . 0 ... 0 @2op | ||
47 | + VHCADD270 1110 1110 0 . .. ... 0 ... 1 1111 . 0 . 0 ... 0 @2op | ||
48 | +} | ||
49 | |||
50 | { | ||
51 | VSBC 1111 1110 0 . 11 ... 0 ... 0 1111 . 0 . 0 ... 0 @2op_nosz | ||
52 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/target/arm/mve_helper.c | ||
55 | +++ b/target/arm/mve_helper.c | ||
56 | @@ -XXX,XX +XXX,XX @@ void HELPER(mve_vsbci)(CPUARMState *env, void *vd, void *vn, void *vm) | ||
57 | |||
58 | DO_VCADD_ALL(vcadd90, DO_SUB, DO_ADD) | ||
59 | DO_VCADD_ALL(vcadd270, DO_ADD, DO_SUB) | ||
60 | +DO_VCADD_ALL(vhcadd90, do_vhsub_s, do_vhadd_s) | ||
61 | +DO_VCADD_ALL(vhcadd270, do_vhadd_s, do_vhsub_s) | ||
62 | |||
63 | static inline int32_t do_sat_bhw(int64_t val, int64_t min, int64_t max, bool *s) | ||
64 | { | ||
65 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/target/arm/translate-mve.c | ||
68 | +++ b/target/arm/translate-mve.c | ||
69 | @@ -XXX,XX +XXX,XX @@ DO_2OP(VRHADD_U, vrhaddu) | ||
70 | /* | ||
71 | * VCADD Qd == Qm at size MO_32 is UNPREDICTABLE; we choose not to diagnose | ||
72 | * so we can reuse the DO_2OP macro. (Our implementation calculates the | ||
73 | - * "expected" results in this case.) | ||
74 | + * "expected" results in this case.) Similarly for VHCADD. | ||
75 | */ | ||
76 | DO_2OP(VCADD90, vcadd90) | ||
77 | DO_2OP(VCADD270, vcadd270) | ||
78 | +DO_2OP(VHCADD90, vhcadd90) | ||
79 | +DO_2OP(VHCADD270, vhcadd270) | ||
80 | |||
81 | static bool trans_VQDMULLB(DisasContext *s, arg_2op *a) | ||
82 | { | ||
45 | -- | 83 | -- |
46 | 2.17.0 | 84 | 2.20.1 |
47 | 85 | ||
48 | 86 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Implement the MVE VADDV insn, which performs an addition |
---|---|---|---|
2 | across vector lanes. | ||
2 | 3 | ||
3 | Cc: qemu-stable@nongnu.org | ||
4 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Message-id: 20180512003217.9105-5-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20210617121628.20116-44-peter.maydell@linaro.org | ||
9 | --- | 7 | --- |
10 | target/arm/translate-a64.c | 17 +++++++++++++++-- | 8 | target/arm/helper-mve.h | 7 +++++++ |
11 | 1 file changed, 15 insertions(+), 2 deletions(-) | 9 | target/arm/mve.decode | 2 ++ |
10 | target/arm/mve_helper.c | 24 +++++++++++++++++++++ | ||
11 | target/arm/translate-mve.c | 43 ++++++++++++++++++++++++++++++++++++++ | ||
12 | 4 files changed, 76 insertions(+) | ||
12 | 13 | ||
13 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 14 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h |
14 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate-a64.c | 16 | --- a/target/arm/helper-mve.h |
16 | +++ b/target/arm/translate-a64.c | 17 | +++ b/target/arm/helper-mve.h |
17 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_fixed_conv(DisasContext *s, uint32_t insn) | 18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vrmlaldavhuw, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) |
18 | bool sf = extract32(insn, 31, 1); | 19 | |
19 | bool itof; | 20 | DEF_HELPER_FLAGS_4(mve_vrmlsldavhsw, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) |
20 | 21 | DEF_HELPER_FLAGS_4(mve_vrmlsldavhxsw, TCG_CALL_NO_WG, i64, env, ptr, ptr, i64) | |
21 | - if (sbit || (type > 1) | 22 | + |
22 | - || (!sf && scale < 32)) { | 23 | +DEF_HELPER_FLAGS_3(mve_vaddvsb, TCG_CALL_NO_WG, i32, env, ptr, i32) |
23 | + if (sbit || (!sf && scale < 32)) { | 24 | +DEF_HELPER_FLAGS_3(mve_vaddvub, TCG_CALL_NO_WG, i32, env, ptr, i32) |
24 | + unallocated_encoding(s); | 25 | +DEF_HELPER_FLAGS_3(mve_vaddvsh, TCG_CALL_NO_WG, i32, env, ptr, i32) |
25 | + return; | 26 | +DEF_HELPER_FLAGS_3(mve_vaddvuh, TCG_CALL_NO_WG, i32, env, ptr, i32) |
27 | +DEF_HELPER_FLAGS_3(mve_vaddvsw, TCG_CALL_NO_WG, i32, env, ptr, i32) | ||
28 | +DEF_HELPER_FLAGS_3(mve_vaddvuw, TCG_CALL_NO_WG, i32, env, ptr, i32) | ||
29 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/target/arm/mve.decode | ||
32 | +++ b/target/arm/mve.decode | ||
33 | @@ -XXX,XX +XXX,XX @@ VBRSR 1111 1110 0 . .. ... 1 ... 1 1110 . 110 .... @2scalar | ||
34 | VQDMULH_scalar 1110 1110 0 . .. ... 1 ... 0 1110 . 110 .... @2scalar | ||
35 | VQRDMULH_scalar 1111 1110 0 . .. ... 1 ... 0 1110 . 110 .... @2scalar | ||
36 | |||
37 | +# Vector add across vector | ||
38 | +VADDV 111 u:1 1110 1111 size:2 01 ... 0 1111 0 0 a:1 0 qm:3 0 rda=%rdalo | ||
39 | |||
40 | # Predicate operations | ||
41 | %mask_22_13 22:1 13:3 | ||
42 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/mve_helper.c | ||
45 | +++ b/target/arm/mve_helper.c | ||
46 | @@ -XXX,XX +XXX,XX @@ DO_LDAVH(vrmlaldavhuw, 4, uint32_t, false, int128_add, int128_add, int128_make64 | ||
47 | |||
48 | DO_LDAVH(vrmlsldavhsw, 4, int32_t, false, int128_add, int128_sub, int128_makes64) | ||
49 | DO_LDAVH(vrmlsldavhxsw, 4, int32_t, true, int128_add, int128_sub, int128_makes64) | ||
50 | + | ||
51 | +/* Vector add across vector */ | ||
52 | +#define DO_VADDV(OP, ESIZE, TYPE) \ | ||
53 | + uint32_t HELPER(glue(mve_, OP))(CPUARMState *env, void *vm, \ | ||
54 | + uint32_t ra) \ | ||
55 | + { \ | ||
56 | + uint16_t mask = mve_element_mask(env); \ | ||
57 | + unsigned e; \ | ||
58 | + TYPE *m = vm; \ | ||
59 | + for (e = 0; e < 16 / ESIZE; e++, mask >>= ESIZE) { \ | ||
60 | + if (mask & 1) { \ | ||
61 | + ra += m[H##ESIZE(e)]; \ | ||
62 | + } \ | ||
63 | + } \ | ||
64 | + mve_advance_vpt(env); \ | ||
65 | + return ra; \ | ||
66 | + } \ | ||
67 | + | ||
68 | +DO_VADDV(vaddvsb, 1, uint8_t) | ||
69 | +DO_VADDV(vaddvsh, 2, uint16_t) | ||
70 | +DO_VADDV(vaddvsw, 4, uint32_t) | ||
71 | +DO_VADDV(vaddvub, 1, uint8_t) | ||
72 | +DO_VADDV(vaddvuh, 2, uint16_t) | ||
73 | +DO_VADDV(vaddvuw, 4, uint32_t) | ||
74 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
75 | index XXXXXXX..XXXXXXX 100644 | ||
76 | --- a/target/arm/translate-mve.c | ||
77 | +++ b/target/arm/translate-mve.c | ||
78 | @@ -XXX,XX +XXX,XX @@ typedef void MVEGenOneOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr); | ||
79 | typedef void MVEGenTwoOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_ptr); | ||
80 | typedef void MVEGenTwoOpScalarFn(TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
81 | typedef void MVEGenDualAccOpFn(TCGv_i64, TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i64); | ||
82 | +typedef void MVEGenVADDVFn(TCGv_i32, TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
83 | |||
84 | /* Return the offset of a Qn register (same semantics as aa32_vfp_qreg()) */ | ||
85 | static inline long mve_qreg_offset(unsigned reg) | ||
86 | @@ -XXX,XX +XXX,XX @@ static bool trans_VPST(DisasContext *s, arg_VPST *a) | ||
87 | mve_update_and_store_eci(s); | ||
88 | return true; | ||
89 | } | ||
90 | + | ||
91 | +static bool trans_VADDV(DisasContext *s, arg_VADDV *a) | ||
92 | +{ | ||
93 | + /* VADDV: vector add across vector */ | ||
94 | + static MVEGenVADDVFn * const fns[4][2] = { | ||
95 | + { gen_helper_mve_vaddvsb, gen_helper_mve_vaddvub }, | ||
96 | + { gen_helper_mve_vaddvsh, gen_helper_mve_vaddvuh }, | ||
97 | + { gen_helper_mve_vaddvsw, gen_helper_mve_vaddvuw }, | ||
98 | + { NULL, NULL } | ||
99 | + }; | ||
100 | + TCGv_ptr qm; | ||
101 | + TCGv_i32 rda; | ||
102 | + | ||
103 | + if (!dc_isar_feature(aa32_mve, s) || | ||
104 | + a->size == 3) { | ||
105 | + return false; | ||
106 | + } | ||
107 | + if (!mve_eci_check(s) || !vfp_access_check(s)) { | ||
108 | + return true; | ||
26 | + } | 109 | + } |
27 | + | 110 | + |
28 | + switch (type) { | 111 | + /* |
29 | + case 0: /* float32 */ | 112 | + * This insn is subject to beat-wise execution. Partial execution |
30 | + case 1: /* float64 */ | 113 | + * of an A=0 (no-accumulate) insn which does not execute the first |
31 | + break; | 114 | + * beat must start with the current value of Rda, not zero. |
32 | + case 3: /* float16 */ | 115 | + */ |
33 | + if (arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | 116 | + if (a->a || mve_skip_first_beat(s)) { |
34 | + break; | 117 | + /* Accumulate input from Rda */ |
35 | + } | 118 | + rda = load_reg(s, a->rda); |
36 | + /* fallthru */ | 119 | + } else { |
37 | + default: | 120 | + /* Accumulate starting at zero */ |
38 | unallocated_encoding(s); | 121 | + rda = tcg_const_i32(0); |
39 | return; | 122 | + } |
40 | } | 123 | + |
124 | + qm = mve_qreg_ptr(a->qm); | ||
125 | + fns[a->size][a->u](rda, cpu_env, qm, rda); | ||
126 | + store_reg(s, a->rda, rda); | ||
127 | + tcg_temp_free_ptr(qm); | ||
128 | + | ||
129 | + mve_update_eci(s); | ||
130 | + return true; | ||
131 | +} | ||
41 | -- | 132 | -- |
42 | 2.17.0 | 133 | 2.20.1 |
43 | 134 | ||
44 | 135 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | In a CPU with MVE, the VMOV (vector lane to general-purpose register) |
---|---|---|---|
2 | and VMOV (general-purpose register to vector lane) insns are not | ||
3 | predicated, but they are subject to beatwise execution if they | ||
4 | are not in an IT block. | ||
2 | 5 | ||
3 | These were missed out from the rest of the half-precision work. | 6 | Since our implementation always executes all 4 beats in one tick, |
7 | this means only that we need to handle PSR.ECI: | ||
8 | * we must do the usual check for bad ECI state | ||
9 | * we must advance ECI state if the insn succeeds | ||
10 | * if ECI says we should not be executing the beat corresponding | ||
11 | to the lane of the vector register being accessed then we | ||
12 | should skip performing the move | ||
4 | 13 | ||
5 | Cc: qemu-stable@nongnu.org | 14 | Note that if PSR.ECI is non-zero then we cannot be in an IT block. |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 15 | |
7 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20180512003217.9105-10-richard.henderson@linaro.org | ||
11 | [rth: Fix erroneous check vs type] | ||
12 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
18 | Message-id: 20210617121628.20116-45-peter.maydell@linaro.org | ||
14 | --- | 19 | --- |
15 | target/arm/translate-a64.c | 31 +++++++++++++++++++++++++------ | 20 | target/arm/translate-a32.h | 2 + |
16 | 1 file changed, 25 insertions(+), 6 deletions(-) | 21 | target/arm/translate-mve.c | 4 +- |
22 | target/arm/translate-vfp.c | 77 +++++++++++++++++++++++++++++++++++--- | ||
23 | 3 files changed, 75 insertions(+), 8 deletions(-) | ||
17 | 24 | ||
18 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 25 | diff --git a/target/arm/translate-a32.h b/target/arm/translate-a32.h |
19 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/translate-a64.c | 27 | --- a/target/arm/translate-a32.h |
21 | +++ b/target/arm/translate-a64.c | 28 | +++ b/target/arm/translate-a32.h |
22 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_csel(DisasContext *s, uint32_t insn) | 29 | @@ -XXX,XX +XXX,XX @@ long neon_full_reg_offset(unsigned reg); |
23 | unsigned int mos, type, rm, cond, rn, rd; | 30 | long neon_element_offset(int reg, int element, MemOp memop); |
24 | TCGv_i64 t_true, t_false, t_zero; | 31 | void gen_rev16(TCGv_i32 dest, TCGv_i32 var); |
25 | DisasCompare64 c; | 32 | void clear_eci_state(DisasContext *s); |
26 | + TCGMemOp sz; | 33 | +bool mve_eci_check(DisasContext *s); |
27 | 34 | +void mve_update_and_store_eci(DisasContext *s); | |
28 | mos = extract32(insn, 29, 3); | 35 | |
29 | - type = extract32(insn, 22, 2); /* 0 = single, 1 = double */ | 36 | static inline TCGv_i32 load_cpu_offset(int offset) |
30 | + type = extract32(insn, 22, 2); | 37 | { |
31 | rm = extract32(insn, 16, 5); | 38 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c |
32 | cond = extract32(insn, 12, 4); | 39 | index XXXXXXX..XXXXXXX 100644 |
33 | rn = extract32(insn, 5, 5); | 40 | --- a/target/arm/translate-mve.c |
34 | rd = extract32(insn, 0, 5); | 41 | +++ b/target/arm/translate-mve.c |
35 | 42 | @@ -XXX,XX +XXX,XX @@ static bool mve_check_qreg_bank(DisasContext *s, int qmask) | |
36 | - if (mos || type > 1) { | 43 | return qmask < 8; |
37 | + if (mos) { | 44 | } |
38 | + unallocated_encoding(s); | 45 | |
39 | + return; | 46 | -static bool mve_eci_check(DisasContext *s) |
47 | +bool mve_eci_check(DisasContext *s) | ||
48 | { | ||
49 | /* | ||
50 | * This is a beatwise insn: check that ECI is valid (not a | ||
51 | @@ -XXX,XX +XXX,XX @@ static void mve_update_eci(DisasContext *s) | ||
52 | } | ||
53 | } | ||
54 | |||
55 | -static void mve_update_and_store_eci(DisasContext *s) | ||
56 | +void mve_update_and_store_eci(DisasContext *s) | ||
57 | { | ||
58 | /* | ||
59 | * For insns which don't call a helper function that will call | ||
60 | diff --git a/target/arm/translate-vfp.c b/target/arm/translate-vfp.c | ||
61 | index XXXXXXX..XXXXXXX 100644 | ||
62 | --- a/target/arm/translate-vfp.c | ||
63 | +++ b/target/arm/translate-vfp.c | ||
64 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT(DisasContext *s, arg_VCVT *a) | ||
65 | return true; | ||
66 | } | ||
67 | |||
68 | +static bool mve_skip_vmov(DisasContext *s, int vn, int index, int size) | ||
69 | +{ | ||
70 | + /* | ||
71 | + * In a CPU with MVE, the VMOV (vector lane to general-purpose register) | ||
72 | + * and VMOV (general-purpose register to vector lane) insns are not | ||
73 | + * predicated, but they are subject to beatwise execution if they are | ||
74 | + * not in an IT block. | ||
75 | + * | ||
76 | + * Since our implementation always executes all 4 beats in one tick, | ||
77 | + * this means only that if PSR.ECI says we should not be executing | ||
78 | + * the beat corresponding to the lane of the vector register being | ||
79 | + * accessed then we should skip performing the move, and that we need | ||
80 | + * to do the usual check for bad ECI state and advance of ECI state. | ||
81 | + * | ||
82 | + * Note that if PSR.ECI is non-zero then we cannot be in an IT block. | ||
83 | + * | ||
84 | + * Return true if this VMOV scalar <-> gpreg should be skipped because | ||
85 | + * the MVE PSR.ECI state says we skip the beat where the store happens. | ||
86 | + */ | ||
87 | + | ||
88 | + /* Calculate the byte offset into Qn which we're going to access */ | ||
89 | + int ofs = (index << size) + ((vn & 1) * 8); | ||
90 | + | ||
91 | + if (!dc_isar_feature(aa32_mve, s)) { | ||
92 | + return false; | ||
40 | + } | 93 | + } |
41 | + | 94 | + |
42 | + switch (type) { | 95 | + switch (s->eci) { |
43 | + case 0: | 96 | + case ECI_NONE: |
44 | + sz = MO_32; | 97 | + return false; |
45 | + break; | 98 | + case ECI_A0: |
46 | + case 1: | 99 | + return ofs < 4; |
47 | + sz = MO_64; | 100 | + case ECI_A0A1: |
48 | + break; | 101 | + return ofs < 8; |
49 | + case 3: | 102 | + case ECI_A0A1A2: |
50 | + sz = MO_16; | 103 | + case ECI_A0A1A2B0: |
51 | + if (arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | 104 | + return ofs < 12; |
52 | + break; | 105 | + default: |
106 | + g_assert_not_reached(); | ||
107 | + } | ||
108 | +} | ||
109 | + | ||
110 | static bool trans_VMOV_to_gp(DisasContext *s, arg_VMOV_to_gp *a) | ||
111 | { | ||
112 | /* VMOV scalar to general purpose register */ | ||
113 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_to_gp(DisasContext *s, arg_VMOV_to_gp *a) | ||
114 | return false; | ||
115 | } | ||
116 | |||
117 | + if (dc_isar_feature(aa32_mve, s)) { | ||
118 | + if (!mve_eci_check(s)) { | ||
119 | + return true; | ||
53 | + } | 120 | + } |
54 | + /* fallthru */ | 121 | + } |
55 | + default: | 122 | + |
56 | unallocated_encoding(s); | 123 | if (!vfp_access_check(s)) { |
57 | return; | 124 | return true; |
58 | } | 125 | } |
59 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_csel(DisasContext *s, uint32_t insn) | 126 | |
60 | return; | 127 | - tmp = tcg_temp_new_i32(); |
128 | - read_neon_element32(tmp, a->vn, a->index, a->size | (a->u ? 0 : MO_SIGN)); | ||
129 | - store_reg(s, a->rt, tmp); | ||
130 | + if (!mve_skip_vmov(s, a->vn, a->index, a->size)) { | ||
131 | + tmp = tcg_temp_new_i32(); | ||
132 | + read_neon_element32(tmp, a->vn, a->index, | ||
133 | + a->size | (a->u ? 0 : MO_SIGN)); | ||
134 | + store_reg(s, a->rt, tmp); | ||
135 | + } | ||
136 | |||
137 | + if (dc_isar_feature(aa32_mve, s)) { | ||
138 | + mve_update_and_store_eci(s); | ||
139 | + } | ||
140 | return true; | ||
141 | } | ||
142 | |||
143 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_from_gp(DisasContext *s, arg_VMOV_from_gp *a) | ||
144 | return false; | ||
61 | } | 145 | } |
62 | 146 | ||
63 | - /* Zero extend sreg inputs to 64 bits now. */ | 147 | + if (dc_isar_feature(aa32_mve, s)) { |
64 | + /* Zero extend sreg & hreg inputs to 64 bits now. */ | 148 | + if (!mve_eci_check(s)) { |
65 | t_true = tcg_temp_new_i64(); | 149 | + return true; |
66 | t_false = tcg_temp_new_i64(); | 150 | + } |
67 | - read_vec_element(s, t_true, rn, 0, type ? MO_64 : MO_32); | 151 | + } |
68 | - read_vec_element(s, t_false, rm, 0, type ? MO_64 : MO_32); | 152 | + |
69 | + read_vec_element(s, t_true, rn, 0, sz); | 153 | if (!vfp_access_check(s)) { |
70 | + read_vec_element(s, t_false, rm, 0, sz); | 154 | return true; |
71 | 155 | } | |
72 | a64_test_cc(&c, cond); | 156 | |
73 | t_zero = tcg_const_i64(0); | 157 | - tmp = load_reg(s, a->rt); |
74 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_csel(DisasContext *s, uint32_t insn) | 158 | - write_neon_element32(tmp, a->vn, a->index, a->size); |
75 | tcg_temp_free_i64(t_false); | 159 | - tcg_temp_free_i32(tmp); |
76 | a64_free_cc(&c); | 160 | + if (!mve_skip_vmov(s, a->vn, a->index, a->size)) { |
77 | 161 | + tmp = load_reg(s, a->rt); | |
78 | - /* Note that sregs write back zeros to the high bits, | 162 | + write_neon_element32(tmp, a->vn, a->index, a->size); |
79 | + /* Note that sregs & hregs write back zeros to the high bits, | 163 | + tcg_temp_free_i32(tmp); |
80 | and we've already done the zero-extension. */ | 164 | + } |
81 | write_fp_dreg(s, rd, t_true); | 165 | |
82 | tcg_temp_free_i64(t_true); | 166 | + if (dc_isar_feature(aa32_mve, s)) { |
167 | + mve_update_and_store_eci(s); | ||
168 | + } | ||
169 | return true; | ||
170 | } | ||
171 | |||
83 | -- | 172 | -- |
84 | 2.17.0 | 173 | 2.20.1 |
85 | 174 | ||
86 | 175 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Peter Collingbourne <pcc@google.com> |
---|---|---|---|
2 | 2 | ||
3 | No sense in emitting code after the exception. | 3 | MTE3 introduces an asymmetric tag checking mode, in which loads are |
4 | checked synchronously and stores are checked asynchronously. Add | ||
5 | support for it. | ||
4 | 6 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Peter Collingbourne <pcc@google.com> |
6 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20180512003217.9105-3-richard.henderson@linaro.org | 9 | Message-id: 20210616195614.11785-1-pcc@google.com |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | [PMM: Add line to emulation.rst] |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 12 | --- |
11 | target/arm/translate-a64.c | 2 +- | 13 | docs/system/arm/emulation.rst | 1 + |
12 | 1 file changed, 1 insertion(+), 1 deletion(-) | 14 | target/arm/cpu64.c | 2 +- |
15 | target/arm/mte_helper.c | 82 ++++++++++++++++++++++------------- | ||
16 | 3 files changed, 53 insertions(+), 32 deletions(-) | ||
13 | 17 | ||
14 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 18 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
15 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate-a64.c | 20 | --- a/docs/system/arm/emulation.rst |
17 | +++ b/target/arm/translate-a64.c | 21 | +++ b/docs/system/arm/emulation.rst |
18 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_int_conv(DisasContext *s, uint32_t insn) | 22 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
19 | default: | 23 | - FEAT_LSE (Large System Extensions) |
20 | /* all other sf/type/rmode combinations are invalid */ | 24 | - FEAT_MTE (Memory Tagging Extension) |
21 | unallocated_encoding(s); | 25 | - FEAT_MTE2 (Memory Tagging Extension) |
22 | - break; | 26 | +- FEAT_MTE3 (MTE Asymmetric Fault Handling) |
23 | + return; | 27 | - FEAT_PAN (Privileged access never) |
24 | } | 28 | - FEAT_PAN2 (AT S1E1R and AT S1E1W instruction variants affected by PSTATE.PAN) |
25 | 29 | - FEAT_PAuth (Pointer authentication) | |
26 | if (!fp_access_check(s)) { | 30 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/cpu64.c | ||
33 | +++ b/target/arm/cpu64.c | ||
34 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
35 | * during realize if the board provides no tag memory, much like | ||
36 | * we do for EL2 with the virtualization=on property. | ||
37 | */ | ||
38 | - t = FIELD_DP64(t, ID_AA64PFR1, MTE, 2); | ||
39 | + t = FIELD_DP64(t, ID_AA64PFR1, MTE, 3); | ||
40 | cpu->isar.id_aa64pfr1 = t; | ||
41 | |||
42 | t = cpu->isar.id_aa64mmfr0; | ||
43 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/target/arm/mte_helper.c | ||
46 | +++ b/target/arm/mte_helper.c | ||
47 | @@ -XXX,XX +XXX,XX @@ void HELPER(stzgm_tags)(CPUARMState *env, uint64_t ptr, uint64_t val) | ||
48 | } | ||
49 | } | ||
50 | |||
51 | +static void mte_sync_check_fail(CPUARMState *env, uint32_t desc, | ||
52 | + uint64_t dirty_ptr, uintptr_t ra) | ||
53 | +{ | ||
54 | + int is_write, syn; | ||
55 | + | ||
56 | + env->exception.vaddress = dirty_ptr; | ||
57 | + | ||
58 | + is_write = FIELD_EX32(desc, MTEDESC, WRITE); | ||
59 | + syn = syn_data_abort_no_iss(arm_current_el(env) != 0, 0, 0, 0, 0, is_write, | ||
60 | + 0x11); | ||
61 | + raise_exception_ra(env, EXCP_DATA_ABORT, syn, exception_target_el(env), ra); | ||
62 | + g_assert_not_reached(); | ||
63 | +} | ||
64 | + | ||
65 | +static void mte_async_check_fail(CPUARMState *env, uint64_t dirty_ptr, | ||
66 | + uintptr_t ra, ARMMMUIdx arm_mmu_idx, int el) | ||
67 | +{ | ||
68 | + int select; | ||
69 | + | ||
70 | + if (regime_has_2_ranges(arm_mmu_idx)) { | ||
71 | + select = extract64(dirty_ptr, 55, 1); | ||
72 | + } else { | ||
73 | + select = 0; | ||
74 | + } | ||
75 | + env->cp15.tfsr_el[el] |= 1 << select; | ||
76 | +#ifdef CONFIG_USER_ONLY | ||
77 | + /* | ||
78 | + * Stand in for a timer irq, setting _TIF_MTE_ASYNC_FAULT, | ||
79 | + * which then sends a SIGSEGV when the thread is next scheduled. | ||
80 | + * This cpu will return to the main loop at the end of the TB, | ||
81 | + * which is rather sooner than "normal". But the alternative | ||
82 | + * is waiting until the next syscall. | ||
83 | + */ | ||
84 | + qemu_cpu_kick(env_cpu(env)); | ||
85 | +#endif | ||
86 | +} | ||
87 | + | ||
88 | /* Record a tag check failure. */ | ||
89 | static void mte_check_fail(CPUARMState *env, uint32_t desc, | ||
90 | uint64_t dirty_ptr, uintptr_t ra) | ||
91 | { | ||
92 | int mmu_idx = FIELD_EX32(desc, MTEDESC, MIDX); | ||
93 | ARMMMUIdx arm_mmu_idx = core_to_aa64_mmu_idx(mmu_idx); | ||
94 | - int el, reg_el, tcf, select, is_write, syn; | ||
95 | + int el, reg_el, tcf; | ||
96 | uint64_t sctlr; | ||
97 | |||
98 | reg_el = regime_el(env, arm_mmu_idx); | ||
99 | @@ -XXX,XX +XXX,XX @@ static void mte_check_fail(CPUARMState *env, uint32_t desc, | ||
100 | switch (tcf) { | ||
101 | case 1: | ||
102 | /* Tag check fail causes a synchronous exception. */ | ||
103 | - env->exception.vaddress = dirty_ptr; | ||
104 | - | ||
105 | - is_write = FIELD_EX32(desc, MTEDESC, WRITE); | ||
106 | - syn = syn_data_abort_no_iss(arm_current_el(env) != 0, 0, 0, 0, 0, | ||
107 | - is_write, 0x11); | ||
108 | - raise_exception_ra(env, EXCP_DATA_ABORT, syn, | ||
109 | - exception_target_el(env), ra); | ||
110 | - /* noreturn, but fall through to the assert anyway */ | ||
111 | + mte_sync_check_fail(env, desc, dirty_ptr, ra); | ||
112 | + break; | ||
113 | |||
114 | case 0: | ||
115 | /* | ||
116 | @@ -XXX,XX +XXX,XX @@ static void mte_check_fail(CPUARMState *env, uint32_t desc, | ||
117 | |||
118 | case 2: | ||
119 | /* Tag check fail causes asynchronous flag set. */ | ||
120 | - if (regime_has_2_ranges(arm_mmu_idx)) { | ||
121 | - select = extract64(dirty_ptr, 55, 1); | ||
122 | - } else { | ||
123 | - select = 0; | ||
124 | - } | ||
125 | - env->cp15.tfsr_el[el] |= 1 << select; | ||
126 | -#ifdef CONFIG_USER_ONLY | ||
127 | - /* | ||
128 | - * Stand in for a timer irq, setting _TIF_MTE_ASYNC_FAULT, | ||
129 | - * which then sends a SIGSEGV when the thread is next scheduled. | ||
130 | - * This cpu will return to the main loop at the end of the TB, | ||
131 | - * which is rather sooner than "normal". But the alternative | ||
132 | - * is waiting until the next syscall. | ||
133 | - */ | ||
134 | - qemu_cpu_kick(env_cpu(env)); | ||
135 | -#endif | ||
136 | + mte_async_check_fail(env, dirty_ptr, ra, arm_mmu_idx, el); | ||
137 | break; | ||
138 | |||
139 | - default: | ||
140 | - /* Case 3: Reserved. */ | ||
141 | - qemu_log_mask(LOG_GUEST_ERROR, | ||
142 | - "Tag check failure with SCTLR_EL%d.TCF%s " | ||
143 | - "set to reserved value %d\n", | ||
144 | - reg_el, el ? "" : "0", tcf); | ||
145 | + case 3: | ||
146 | + /* | ||
147 | + * Tag check fail causes asynchronous flag set for stores, or | ||
148 | + * a synchronous exception for loads. | ||
149 | + */ | ||
150 | + if (FIELD_EX32(desc, MTEDESC, WRITE)) { | ||
151 | + mte_async_check_fail(env, dirty_ptr, ra, arm_mmu_idx, el); | ||
152 | + } else { | ||
153 | + mte_sync_check_fail(env, desc, dirty_ptr, ra); | ||
154 | + } | ||
155 | break; | ||
156 | } | ||
157 | } | ||
27 | -- | 158 | -- |
28 | 2.17.0 | 159 | 2.20.1 |
29 | 160 | ||
30 | 161 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | From: Alexandre Iooss <erdnaxe@crans.org> |
---|---|---|---|
2 | 2 | ||
3 | Reported by Coverity (CID1390635). We ensure this for uint_to_float | 3 | This adds the target guide for BBC Micro:bit. |
4 | later on so we might as well mirror that. | ||
5 | 4 | ||
6 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | 5 | Information is taken from https://wiki.qemu.org/Features/MicroBit |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | and from hw/arm/nrf51_soc.c. |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | |
8 | Signed-off-by: Alexandre Iooss <erdnaxe@crans.org> | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Reviewed-by: Joel Stanley <joel@jms.id.au> | ||
11 | Message-id: 20210621075625.540471-1-erdnaxe@crans.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 13 | --- |
11 | fpu/softfloat.c | 2 +- | 14 | docs/system/arm/nrf.rst | 51 ++++++++++++++++++++++++++++++++++++++ |
12 | 1 file changed, 1 insertion(+), 1 deletion(-) | 15 | docs/system/target-arm.rst | 1 + |
16 | MAINTAINERS | 1 + | ||
17 | 3 files changed, 53 insertions(+) | ||
18 | create mode 100644 docs/system/arm/nrf.rst | ||
13 | 19 | ||
14 | diff --git a/fpu/softfloat.c b/fpu/softfloat.c | 20 | diff --git a/docs/system/arm/nrf.rst b/docs/system/arm/nrf.rst |
21 | new file mode 100644 | ||
22 | index XXXXXXX..XXXXXXX | ||
23 | --- /dev/null | ||
24 | +++ b/docs/system/arm/nrf.rst | ||
25 | @@ -XXX,XX +XXX,XX @@ | ||
26 | +Nordic nRF boards (``microbit``) | ||
27 | +================================ | ||
28 | + | ||
29 | +The `Nordic nRF`_ chips are a family of ARM-based System-on-Chip that | ||
30 | +are designed to be used for low-power and short-range wireless solutions. | ||
31 | + | ||
32 | +.. _Nordic nRF: https://www.nordicsemi.com/Products | ||
33 | + | ||
34 | +The nRF51 series is the first series for short range wireless applications. | ||
35 | +It is superseded by the nRF52 series. | ||
36 | +The following machines are based on this chip : | ||
37 | + | ||
38 | +- ``microbit`` BBC micro:bit board with nRF51822 SoC | ||
39 | + | ||
40 | +There are other series such as nRF52, nRF53 and nRF91 which are currently not | ||
41 | +supported by QEMU. | ||
42 | + | ||
43 | +Supported devices | ||
44 | +----------------- | ||
45 | + | ||
46 | + * ARM Cortex-M0 (ARMv6-M) | ||
47 | + * Serial ports (UART) | ||
48 | + * Clock controller | ||
49 | + * Timers | ||
50 | + * Random Number Generator (RNG) | ||
51 | + * GPIO controller | ||
52 | + * NVMC | ||
53 | + * SWI | ||
54 | + | ||
55 | +Missing devices | ||
56 | +--------------- | ||
57 | + | ||
58 | + * Watchdog | ||
59 | + * Real-Time Clock (RTC) controller | ||
60 | + * TWI (i2c) | ||
61 | + * SPI controller | ||
62 | + * Analog to Digital Converter (ADC) | ||
63 | + * Quadrature decoder | ||
64 | + * Radio | ||
65 | + | ||
66 | +Boot options | ||
67 | +------------ | ||
68 | + | ||
69 | +The Micro:bit machine can be started using the ``-device`` option to load a | ||
70 | +firmware in `ihex format`_. Example: | ||
71 | + | ||
72 | +.. _ihex format: https://en.wikipedia.org/wiki/Intel_HEX | ||
73 | + | ||
74 | +.. code-block:: bash | ||
75 | + | ||
76 | + $ qemu-system-arm -M microbit -device loader,file=test.hex | ||
77 | diff --git a/docs/system/target-arm.rst b/docs/system/target-arm.rst | ||
15 | index XXXXXXX..XXXXXXX 100644 | 78 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/fpu/softfloat.c | 79 | --- a/docs/system/target-arm.rst |
17 | +++ b/fpu/softfloat.c | 80 | +++ b/docs/system/target-arm.rst |
18 | @@ -XXX,XX +XXX,XX @@ FLOAT_TO_UINT(64, 64) | 81 | @@ -XXX,XX +XXX,XX @@ undocumented; you can get a complete list by running |
19 | 82 | arm/digic | |
20 | static FloatParts int_to_float(int64_t a, float_status *status) | 83 | arm/musicpal |
21 | { | 84 | arm/gumstix |
22 | - FloatParts r; | 85 | + arm/nrf |
23 | + FloatParts r = {}; | 86 | arm/nseries |
24 | if (a == 0) { | 87 | arm/nuvoton |
25 | r.cls = float_class_zero; | 88 | arm/orangepi |
26 | r.sign = false; | 89 | diff --git a/MAINTAINERS b/MAINTAINERS |
90 | index XXXXXXX..XXXXXXX 100644 | ||
91 | --- a/MAINTAINERS | ||
92 | +++ b/MAINTAINERS | ||
93 | @@ -XXX,XX +XXX,XX @@ F: hw/*/microbit*.c | ||
94 | F: include/hw/*/nrf51*.h | ||
95 | F: include/hw/*/microbit*.h | ||
96 | F: tests/qtest/microbit-test.c | ||
97 | +F: docs/system/arm/nrf.rst | ||
98 | |||
99 | AVR Machines | ||
100 | ------------- | ||
27 | -- | 101 | -- |
28 | 2.17.0 | 102 | 2.20.1 |
29 | 103 | ||
30 | 104 | diff view generated by jsdifflib |