1
Arm patch queue for 2.12 -- a miscellaneous collection
1
target-arm queue for rc1 -- these are all bug fixes.
2
of bug fixes.
3
2
4
thanks
3
thanks
5
-- PMM
4
-- PMM
6
5
6
The following changes since commit b9404bf592e7ba74180e1a54ed7a266ec6ee67f2:
7
7
8
The following changes since commit fb4fe32d5b6290deabe752b51cc1cc2a9e8573db:
8
Merge remote-tracking branch 'remotes/dgilbert/tags/pull-hmp-20190715' into staging (2019-07-15 12:22:07 +0100)
9
10
Merge remote-tracking branch 'remotes/xtensa/tags/20180409-xtensa' into staging (2018-04-10 10:22:45 +0100)
11
9
12
are available in the Git repository at:
10
are available in the Git repository at:
13
11
14
git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20180410
12
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190715
15
13
16
for you to fetch changes up to bd49e6027cbc207c87633c7add3ebd7d3474cd35:
14
for you to fetch changes up to 51c9122e92b776a3f16af0b9282f1dc5012e2a19:
17
15
18
fpu: Fix rounding mode for floatN_to_uintM_round_to_zero (2018-04-10 13:02:26 +0100)
16
target/arm: NS BusFault on vector table fetch escalates to NS HardFault (2019-07-15 14:17:04 +0100)
19
17
20
----------------------------------------------------------------
18
----------------------------------------------------------------
21
target-arm queue:
19
target-arm queue:
22
* fpu: Fix rounding mode for floatN_to_uintM_round_to_zero
20
* report ARMv8-A FP support for AArch32 -cpu max
23
* tcg: Fix guest state corruption when running 64-bit Arm
21
* hw/ssi/xilinx_spips: Avoid AXI writes to the LQSPI linear memory
24
guests on a 32-bit host (especially when using icount)
22
* hw/ssi/xilinx_spips: Avoid out-of-bound access to lqspi_buf[]
25
* linux-user/signal.c: Ensure AArch64 signal frame isn't too small
23
* hw/ssi/mss-spi: Avoid crash when reading empty RX FIFO
26
* cpus.c: ensure running CPU recalculates icount deadlines on timer expiry
24
* hw/display/xlnx_dp: Avoid crash when reading empty RX FIFO
27
* target/arm: Report unsupported MPU region sizes more clearly
25
* hw/arm/virt: Fix non-secure flash mode
28
* hw/arm/fsl-imx: Fix introspection problem with fsl-imx6 and fsl-imx7
26
* pl031: Correctly migrate state when using -rtc clock=host
29
* hw/arm/allwinner-a10: Do not use nd_table in instance_init function
27
* fix regression that meant arm926 and arm1026 lost VFP
30
* hw/sd/bcm2835_sdhost: Don't raise spurious interrupts
28
double-precision support
31
* hw/sd/bcm2835_sdhost: Add tracepoints
29
* v8M: NS BusFault on vector table fetch escalates to NS HardFault
32
* target-arm: Check undefined opcodes for SWP in A32 decoder
33
* hw/arm/integratorcp: Don't do things that could be fatal in the instance_init
34
* hw/arm: Allow manually specified /psci node
35
30
36
----------------------------------------------------------------
31
----------------------------------------------------------------
37
Andrey Smirnov (1):
32
Alex Bennée (1):
38
hw/arm: Allow manually specified /psci node
33
target/arm: report ARMv8-A FP support for AArch32 -cpu max
39
34
40
Onur Sahin (1):
35
David Engraf (1):
41
target-arm: Check undefined opcodes for SWP in A32 decoder
36
hw/arm/virt: Fix non-secure flash mode
42
37
43
Peter Maydell (5):
38
Peter Maydell (3):
44
hw/sd/bcm2835_sdhost: Add tracepoints
39
pl031: Correctly migrate state when using -rtc clock=host
45
hw/sd/bcm2835_sdhost: Don't raise spurious interrupts
40
target/arm: Set VFP-related MVFR0 fields for arm926 and arm1026
46
target/arm: Report unsupported MPU region sizes more clearly
41
target/arm: NS BusFault on vector table fetch escalates to NS HardFault
47
cpus.c: ensure running CPU recalculates icount deadlines on timer expiry
48
linux-user/signal.c: Ensure AArch64 signal frame isn't too small
49
42
50
Richard Henderson (2):
43
Philippe Mathieu-Daudé (5):
51
tcg: Introduce tcg_set_insn_start_param
44
hw/ssi/xilinx_spips: Convert lqspi_read() to read_with_attrs
52
fpu: Fix rounding mode for floatN_to_uintM_round_to_zero
45
hw/ssi/xilinx_spips: Avoid AXI writes to the LQSPI linear memory
46
hw/ssi/xilinx_spips: Avoid out-of-bound access to lqspi_buf[]
47
hw/ssi/mss-spi: Avoid crash when reading empty RX FIFO
48
hw/display/xlnx_dp: Avoid crash when reading empty RX FIFO
53
49
54
Thomas Huth (3):
50
include/hw/timer/pl031.h | 2 ++
55
hw/arm/integratorcp: Don't do things that could be fatal in the instance_init
51
hw/arm/virt.c | 2 +-
56
hw/arm/allwinner-a10: Do not use nd_table in instance_init function
52
hw/core/machine.c | 1 +
57
hw/arm/fsl-imx: Fix introspection problem with fsl-imx6 and fsl-imx7
53
hw/display/xlnx_dp.c | 15 +++++---
54
hw/ssi/mss-spi.c | 8 ++++-
55
hw/ssi/xilinx_spips.c | 43 +++++++++++++++-------
56
hw/timer/pl031.c | 92 +++++++++++++++++++++++++++++++++++++++++++++---
57
target/arm/cpu.c | 16 +++++++++
58
target/arm/m_helper.c | 21 ++++++++---
59
9 files changed, 174 insertions(+), 26 deletions(-)
58
60
59
target/arm/translate.h | 2 +-
60
tcg/tcg.h | 10 ++++++++++
61
cpus.c | 10 +++++++++-
62
fpu/softfloat.c | 4 ++--
63
hw/arm/allwinner-a10.c | 12 +++++------
64
hw/arm/boot.c | 10 ++++++++++
65
hw/arm/fsl-imx6.c | 14 ++++++-------
66
hw/arm/fsl-imx7.c | 13 ++++++------
67
hw/arm/integratorcp.c | 23 +++++++++++++--------
68
hw/sd/bcm2835_sdhost.c | 54 ++++++++++++++++++++++++++++++++------------------
69
linux-user/signal.c | 6 ++++++
70
target/arm/helper.c | 6 +++---
71
target/arm/translate.c | 9 +++++++--
72
hw/sd/trace-events | 6 ++++++
73
14 files changed, 124 insertions(+), 55 deletions(-)
74
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Alex Bennée <alex.bennee@linaro.org>
2
2
3
We incorrectly passed in the current rounding mode
3
When we converted to using feature bits in 602f6e42cfbf we missed out
4
instead of float_round_to_zero.
4
the fact (dp && arm_dc_feature(s, ARM_FEATURE_V8)) was supported for
5
-cpu max configurations. This caused a regression in the GCC test
6
suite. Fix this by setting the appropriate bits in mvfr1.FPHP to
7
report ARMv8-A with FP support (but not ARMv8.2-FP16).
5
8
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
9
Fixes: https://bugs.launchpad.net/qemu/+bug/1836078
7
Message-id: 20180410055912.934-1-richard.henderson@linaro.org
10
Signed-off-by: Alex Bennée <alex.bennee@linaro.org>
8
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
11
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
12
Message-id: 20190711103737.10017-1-alex.bennee@linaro.org
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
14
---
11
fpu/softfloat.c | 4 ++--
15
target/arm/cpu.c | 4 ++++
12
1 file changed, 2 insertions(+), 2 deletions(-)
16
1 file changed, 4 insertions(+)
13
17
14
diff --git a/fpu/softfloat.c b/fpu/softfloat.c
18
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
15
index XXXXXXX..XXXXXXX 100644
19
index XXXXXXX..XXXXXXX 100644
16
--- a/fpu/softfloat.c
20
--- a/target/arm/cpu.c
17
+++ b/fpu/softfloat.c
21
+++ b/target/arm/cpu.c
18
@@ -XXX,XX +XXX,XX @@ uint ## isz ## _t float ## fsz ## _to_uint ## isz ## _round_to_zero \
22
@@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj)
19
(float ## fsz a, float_status *s) \
23
t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1);
20
{ \
24
cpu->isar.id_isar6 = t;
21
FloatParts p = float ## fsz ## _unpack_canonical(a, s); \
25
22
- return round_to_uint_and_pack(p, s->float_rounding_mode, \
26
+ t = cpu->isar.mvfr1;
23
- UINT ## isz ## _MAX, s); \
27
+ t = FIELD_DP32(t, MVFR1, FPHP, 2); /* v8.0 FP support */
24
+ return round_to_uint_and_pack(p, float_round_to_zero, \
28
+ cpu->isar.mvfr1 = t;
25
+ UINT ## isz ## _MAX, s); \
29
+
26
}
30
t = cpu->isar.mvfr2;
27
31
t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */
28
FLOAT_TO_UINT(16, 16)
32
t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */
29
--
33
--
30
2.16.2
34
2.20.1
31
35
32
36
diff view generated by jsdifflib
1
From: Thomas Huth <thuth@redhat.com>
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
2
2
3
An instance_init function must not fail - and might be called multiple times,
3
In the next commit we will implement the write_with_attrs()
4
e.g. during device introspection with the 'device-list-properties' QMP
4
handler. To avoid using different APIs, convert the read()
5
command. Since the integratorcm device ignores this rule, QEMU currently
5
handler first.
6
aborts in this case (though it really should not):
7
6
8
echo "{'execute':'qmp_capabilities'}"\
7
Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com>
9
"{'execute':'device-list-properties',"\
8
Tested-by: Francisco Iglesias <frasse.iglesias@gmail.com>
10
"'arguments':{'typename':'integrator_core'}}" \
9
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
11
| arm-softmmu/qemu-system-arm -M integratorcp,accel=qtest -qmp stdio
12
{"QMP": {"version": {"qemu": {"micro": 91, "minor": 11, "major": 2},
13
"package": "build-all"}, "capabilities": []}}
14
{"return": {}}
15
RAMBlock "integrator.flash" already registered, abort!
16
Aborted (core dumped)
17
18
Move the problematic code to the realize() function instead to fix this
19
problem.
20
21
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
22
Signed-off-by: Thomas Huth <thuth@redhat.com>
23
Message-id: 1522906473-11252-1-git-send-email-thuth@redhat.com
24
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
25
---
11
---
26
hw/arm/integratorcp.c | 23 +++++++++++++++--------
12
hw/ssi/xilinx_spips.c | 23 +++++++++++------------
27
1 file changed, 15 insertions(+), 8 deletions(-)
13
1 file changed, 11 insertions(+), 12 deletions(-)
28
14
29
diff --git a/hw/arm/integratorcp.c b/hw/arm/integratorcp.c
15
diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c
30
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
31
--- a/hw/arm/integratorcp.c
17
--- a/hw/ssi/xilinx_spips.c
32
+++ b/hw/arm/integratorcp.c
18
+++ b/hw/ssi/xilinx_spips.c
33
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps integratorcm_ops = {
19
@@ -XXX,XX +XXX,XX @@ static void lqspi_load_cache(void *opaque, hwaddr addr)
34
static void integratorcm_init(Object *obj)
20
}
21
}
22
23
-static uint64_t
24
-lqspi_read(void *opaque, hwaddr addr, unsigned int size)
25
+static MemTxResult lqspi_read(void *opaque, hwaddr addr, uint64_t *value,
26
+ unsigned size, MemTxAttrs attrs)
35
{
27
{
36
IntegratorCMState *s = INTEGRATOR_CM(obj);
28
- XilinxQSPIPS *q = opaque;
37
- SysBusDevice *dev = SYS_BUS_DEVICE(obj);
29
- uint32_t ret;
38
30
+ XilinxQSPIPS *q = XILINX_QSPIPS(opaque);
39
s->cm_osc = 0x01000048;
31
40
/* ??? What should the high bits of this value be? */
32
if (addr >= q->lqspi_cached_addr &&
41
@@ -XXX,XX +XXX,XX @@ static void integratorcm_init(Object *obj)
33
addr <= q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) {
42
s->cm_init = 0x00000112;
34
uint8_t *retp = &q->lqspi_buf[addr - q->lqspi_cached_addr];
43
s->cm_refcnt_offset = muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), 24,
35
- ret = cpu_to_le32(*(uint32_t *)retp);
44
1000);
36
- DB_PRINT_L(1, "addr: %08x, data: %08x\n", (unsigned)addr,
45
- memory_region_init_ram(&s->flash, obj, "integrator.flash", 0x100000,
37
- (unsigned)ret);
46
- &error_fatal);
38
- return ret;
47
39
- } else {
48
- memory_region_init_io(&s->iomem, obj, &integratorcm_ops, s,
40
- lqspi_load_cache(opaque, addr);
49
- "integratorcm", 0x00800000);
41
- return lqspi_read(opaque, addr, size);
50
- sysbus_init_mmio(dev, &s->iomem);
42
+ *value = cpu_to_le32(*(uint32_t *)retp);
51
-
43
+ DB_PRINT_L(1, "addr: %08" HWADDR_PRIx ", data: %08" PRIx64 "\n",
52
- integratorcm_do_remap(s);
44
+ addr, *value);
53
/* ??? Save/restore. */
45
+ return MEMTX_OK;
46
}
47
+
48
+ lqspi_load_cache(opaque, addr);
49
+ return lqspi_read(opaque, addr, value, size, attrs);
54
}
50
}
55
51
56
static void integratorcm_realize(DeviceState *d, Error **errp)
52
static const MemoryRegionOps lqspi_ops = {
57
{
53
- .read = lqspi_read,
58
IntegratorCMState *s = INTEGRATOR_CM(d);
54
+ .read_with_attrs = lqspi_read,
59
+ SysBusDevice *dev = SYS_BUS_DEVICE(d);
55
.endianness = DEVICE_NATIVE_ENDIAN,
60
+ Error *local_err = NULL;
56
.valid = {
61
+
57
.min_access_size = 1,
62
+ memory_region_init_ram(&s->flash, OBJECT(d), "integrator.flash", 0x100000,
63
+ &local_err);
64
+ if (local_err) {
65
+ error_propagate(errp, local_err);
66
+ return;
67
+ }
68
+
69
+ memory_region_init_io(&s->iomem, OBJECT(d), &integratorcm_ops, s,
70
+ "integratorcm", 0x00800000);
71
+ sysbus_init_mmio(dev, &s->iomem);
72
+
73
+ integratorcm_do_remap(s);
74
75
if (s->memsz >= 256) {
76
integrator_spd[31] = 64;
77
--
58
--
78
2.16.2
59
2.20.1
79
60
80
61
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
2
2
3
The parameters for tcg_gen_insn_start are target_ulong, which may be split
3
Lei Sun found while auditing the code that a CPU write would
4
into two TCGArg parameters for storage in the opcode on 32-bit hosts.
4
trigger a NULL pointer dereference.
5
5
6
Fixes the ARM target and its direct use of tcg_set_insn_param, which would
6
>From UG1085 datasheet [*] AXI writes in this region are ignored
7
set the wrong argument in the 64-on-32 case.
7
and generates an AXI Slave Error (SLVERR).
8
8
9
Cc: qemu-stable@nongnu.org
9
Fix by implementing the write_with_attrs() handler.
10
Reported-by: alarson@ddci.com
10
Return MEMTX_ERROR when the region is accessed (this error maps
11
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
11
to an AXI slave error).
12
Message-id: 20180410003558.2470-1-richard.henderson@linaro.org
12
13
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
13
[*] https://www.xilinx.com/support/documentation/user_guides/ug1085-zynq-ultrascale-trm.pdf
14
15
Reported-by: Lei Sun <slei.casper@gmail.com>
16
Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com>
17
Tested-by: Francisco Iglesias <frasse.iglesias@gmail.com>
18
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
14
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
19
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
15
---
20
---
16
target/arm/translate.h | 2 +-
21
hw/ssi/xilinx_spips.c | 16 ++++++++++++++++
17
tcg/tcg.h | 10 ++++++++++
22
1 file changed, 16 insertions(+)
18
2 files changed, 11 insertions(+), 1 deletion(-)
19
23
20
diff --git a/target/arm/translate.h b/target/arm/translate.h
24
diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c
21
index XXXXXXX..XXXXXXX 100644
25
index XXXXXXX..XXXXXXX 100644
22
--- a/target/arm/translate.h
26
--- a/hw/ssi/xilinx_spips.c
23
+++ b/target/arm/translate.h
27
+++ b/hw/ssi/xilinx_spips.c
24
@@ -XXX,XX +XXX,XX @@ static inline void disas_set_insn_syndrome(DisasContext *s, uint32_t syn)
28
@@ -XXX,XX +XXX,XX @@ static MemTxResult lqspi_read(void *opaque, hwaddr addr, uint64_t *value,
25
29
return lqspi_read(opaque, addr, value, size, attrs);
26
/* We check and clear insn_start_idx to catch multiple updates. */
27
assert(s->insn_start != NULL);
28
- tcg_set_insn_param(s->insn_start, 2, syn);
29
+ tcg_set_insn_start_param(s->insn_start, 2, syn);
30
s->insn_start = NULL;
31
}
30
}
32
31
33
diff --git a/tcg/tcg.h b/tcg/tcg.h
32
+static MemTxResult lqspi_write(void *opaque, hwaddr offset, uint64_t value,
34
index XXXXXXX..XXXXXXX 100644
33
+ unsigned size, MemTxAttrs attrs)
35
--- a/tcg/tcg.h
36
+++ b/tcg/tcg.h
37
@@ -XXX,XX +XXX,XX @@ static inline void tcg_set_insn_param(TCGOp *op, int arg, TCGArg v)
38
op->args[arg] = v;
39
}
40
41
+static inline void tcg_set_insn_start_param(TCGOp *op, int arg, target_ulong v)
42
+{
34
+{
43
+#if TARGET_LONG_BITS <= TCG_TARGET_REG_BITS
35
+ /*
44
+ tcg_set_insn_param(op, arg, v);
36
+ * From UG1085, Chapter 24 (Quad-SPI controllers):
45
+#else
37
+ * - Writes are ignored
46
+ tcg_set_insn_param(op, arg * 2, v);
38
+ * - AXI writes generate an external AXI slave error (SLVERR)
47
+ tcg_set_insn_param(op, arg * 2 + 1, v >> 32);
39
+ */
48
+#endif
40
+ qemu_log_mask(LOG_GUEST_ERROR, "%s Unexpected %u-bit access to 0x%" PRIx64
41
+ " (value: 0x%" PRIx64 "\n",
42
+ __func__, size << 3, offset, value);
43
+
44
+ return MEMTX_ERROR;
49
+}
45
+}
50
+
46
+
51
/* The last op that was emitted. */
47
static const MemoryRegionOps lqspi_ops = {
52
static inline TCGOp *tcg_last_op(void)
48
.read_with_attrs = lqspi_read,
53
{
49
+ .write_with_attrs = lqspi_write,
50
.endianness = DEVICE_NATIVE_ENDIAN,
51
.valid = {
52
.min_access_size = 1,
54
--
53
--
55
2.16.2
54
2.20.1
56
55
57
56
diff view generated by jsdifflib
1
The AArch64 signal frame design was extended for SVE in commit
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
2
8c5931de0ac77388096d79ceb, so that instead of having a fixed setup we
3
now add various records to the frame, with some of them possibly
4
overflowing into an extra space outside the original 4K reserved
5
block in the target_sigcontext. However, we failed to ensure that we
6
always at least allocate the 4K reserved block. This is ABI, and
7
some userspace programs rely on it. In particular the dash shell
8
would segfault if the frame wasn't as big enough.
9
2
10
(Compare the kernel's sigframe_size() function in
3
Both lqspi_read() and lqspi_load_cache() expect a 32-bit
11
arch/arm64/kernel/signal.c.)
4
aligned address.
12
5
13
Reported-by: Richard Henwood <richard.henwood@arm.com>
6
>From UG1085 datasheet [*] chapter on 'Quad-SPI Controller':
14
Reviewed-by: Laurent Vivier <laurent@vivier.eu>
7
15
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Transfer Size Limitations
16
Message-id: 20180409140714.26841-1-peter.maydell@linaro.org
9
17
Fixes: https://bugs.launchpad.net/bugs/1761535
10
Because of the 32-bit wide TX, RX, and generic FIFO, all
18
Fixes: 8c5931de0ac77388096d79ceb
11
APB/AXI transfers must be an integer multiple of 4-bytes.
12
Shorter transfers are not possible.
13
14
Set MemoryRegionOps.impl values to force 32-bit accesses,
15
this way we are sure we do not access the lqspi_buf[] array
16
out of bound.
17
18
[*] https://www.xilinx.com/support/documentation/user_guides/ug1085-zynq-ultrascale-trm.pdf
19
20
Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com>
21
Tested-by: Francisco Iglesias <frasse.iglesias@gmail.com>
22
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
19
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
23
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
20
---
24
---
21
linux-user/signal.c | 6 ++++++
25
hw/ssi/xilinx_spips.c | 4 ++++
22
1 file changed, 6 insertions(+)
26
1 file changed, 4 insertions(+)
23
27
24
diff --git a/linux-user/signal.c b/linux-user/signal.c
28
diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c
25
index XXXXXXX..XXXXXXX 100644
29
index XXXXXXX..XXXXXXX 100644
26
--- a/linux-user/signal.c
30
--- a/hw/ssi/xilinx_spips.c
27
+++ b/linux-user/signal.c
31
+++ b/hw/ssi/xilinx_spips.c
28
@@ -XXX,XX +XXX,XX @@ static void target_setup_frame(int usig, struct target_sigaction *ka,
32
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps lqspi_ops = {
29
fr_ofs = layout.total_size;
33
.read_with_attrs = lqspi_read,
30
layout.total_size += sizeof(struct target_rt_frame_record);
34
.write_with_attrs = lqspi_write,
31
35
.endianness = DEVICE_NATIVE_ENDIAN,
32
+ /* We must always provide at least the standard 4K reserved space,
36
+ .impl = {
33
+ * even if we don't use all of it (this is part of the ABI)
37
+ .min_access_size = 4,
34
+ */
38
+ .max_access_size = 4,
35
+ layout.total_size = MAX(layout.total_size,
39
+ },
36
+ sizeof(struct target_rt_sigframe));
40
.valid = {
37
+
41
.min_access_size = 1,
38
frame_addr = get_sigframe(ka, env, layout.total_size);
42
.max_access_size = 4
39
trace_user_setup_frame(env, frame_addr);
40
if (!lock_user_struct(VERIFY_WRITE, frame, frame_addr, 0)) {
41
--
43
--
42
2.16.2
44
2.20.1
43
45
44
46
diff view generated by jsdifflib
1
From: Thomas Huth <thuth@redhat.com>
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
2
2
3
QEMU currently exits unexpectedly when trying to introspect the fsl-imx6
3
Reading the RX_DATA register when the RX_FIFO is empty triggers
4
and fsl-imx7 devices on systems with many SMP CPUs:
4
an abort. This can be easily reproduced:
5
5
6
$ echo "{'execute':'qmp_capabilities'}"\
6
$ qemu-system-arm -M emcraft-sf2 -monitor stdio -S
7
"{'execute':'device-list-properties',"\
7
QEMU 4.0.50 monitor - type 'help' for more information
8
" 'arguments':{'typename':'fsl,imx6'}}" \
8
(qemu) x 0x40001010
9
| arm-softmmu/qemu-system-arm -M virt,accel=qtest -qmp stdio -smp 8
9
Aborted (core dumped)
10
{"QMP": {"version": {"qemu": {"micro": 91, "minor": 11, "major": 2},
11
"package": "build-all"}, "capabilities": []}}
12
{"return": {}}
13
fsl,imx6: Only 4 CPUs are supported (8 requested)
14
10
15
And:
11
(gdb) bt
12
#1 0x00007f035874f895 in abort () at /lib64/libc.so.6
13
#2 0x00005628686591ff in fifo8_pop (fifo=0x56286a9a4c68) at util/fifo8.c:66
14
#3 0x00005628683e0b8e in fifo32_pop (fifo=0x56286a9a4c68) at include/qemu/fifo32.h:137
15
#4 0x00005628683e0efb in spi_read (opaque=0x56286a9a4850, addr=4, size=4) at hw/ssi/mss-spi.c:168
16
#5 0x0000562867f96801 in memory_region_read_accessor (mr=0x56286a9a4b60, addr=16, value=0x7ffeecb0c5c8, size=4, shift=0, mask=4294967295, attrs=...) at memory.c:439
17
#6 0x0000562867f96cdb in access_with_adjusted_size (addr=16, value=0x7ffeecb0c5c8, size=4, access_size_min=1, access_size_max=4, access_fn=0x562867f967c3 <memory_region_read_accessor>, mr=0x56286a9a4b60, attrs=...) at memory.c:569
18
#7 0x0000562867f99940 in memory_region_dispatch_read1 (mr=0x56286a9a4b60, addr=16, pval=0x7ffeecb0c5c8, size=4, attrs=...) at memory.c:1420
19
#8 0x0000562867f99a08 in memory_region_dispatch_read (mr=0x56286a9a4b60, addr=16, pval=0x7ffeecb0c5c8, size=4, attrs=...) at memory.c:1447
20
#9 0x0000562867f38721 in flatview_read_continue (fv=0x56286aec6360, addr=1073745936, attrs=..., buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4, addr1=16, l=4, mr=0x56286a9a4b60) at exec.c:3385
21
#10 0x0000562867f38874 in flatview_read (fv=0x56286aec6360, addr=1073745936, attrs=..., buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4) at exec.c:3423
22
#11 0x0000562867f388ea in address_space_read_full (as=0x56286aa3e890, addr=1073745936, attrs=..., buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4) at exec.c:3436
23
#12 0x0000562867f389c5 in address_space_rw (as=0x56286aa3e890, addr=1073745936, attrs=..., buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4, is_write=false) at exec.c:3466
24
#13 0x0000562867f3bdd7 in cpu_memory_rw_debug (cpu=0x56286aa19d00, addr=1073745936, buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4, is_write=0) at exec.c:3976
25
#14 0x000056286811ed51 in memory_dump (mon=0x56286a8c32d0, count=1, format=120, wsize=4, addr=1073745936, is_physical=0) at monitor/misc.c:730
26
#15 0x000056286811eff1 in hmp_memory_dump (mon=0x56286a8c32d0, qdict=0x56286b15c400) at monitor/misc.c:785
27
#16 0x00005628684740ee in handle_hmp_command (mon=0x56286a8c32d0, cmdline=0x56286a8caeb2 "0x40001010") at monitor/hmp.c:1082
16
28
17
$ echo "{'execute':'qmp_capabilities'}"\
29
From the datasheet "Actel SmartFusion Microcontroller Subsystem
18
"{'execute':'device-list-properties',"\
30
User's Guide" Rev.1, Table 13-3 "SPI Register Summary", this
19
" 'arguments':{'typename':'fsl,imx7'}}" \
31
register has a reset value of 0.
20
| arm-softmmu/qemu-system-arm -M raspi2,accel=qtest -qmp stdio
21
{"QMP": {"version": {"qemu": {"micro": 91, "minor": 11, "major": 2},
22
"package": "build-all"}, "capabilities": []}}
23
{"return": {}}
24
fsl,imx7: Only 2 CPUs are supported (4 requested)
25
32
26
This happens because these devices are doing an exit() from their
33
Check the FIFO is not empty before accessing it, else log an
27
instance_init function - which should never be done since instance_init
34
error message.
28
can be called at any time for device introspection! Fix it by moving
29
the deadly check into the realize() function instead.
30
35
31
Signed-off-by: Thomas Huth <thuth@redhat.com>
36
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
32
Message-id: 1522908551-14885-1-git-send-email-thuth@redhat.com
37
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
33
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
38
Message-id: 20190709113715.7761-3-philmd@redhat.com
34
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
39
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
35
---
40
---
36
hw/arm/fsl-imx6.c | 14 +++++++-------
41
hw/ssi/mss-spi.c | 8 +++++++-
37
hw/arm/fsl-imx7.c | 13 +++++++------
42
1 file changed, 7 insertions(+), 1 deletion(-)
38
2 files changed, 14 insertions(+), 13 deletions(-)
39
43
40
diff --git a/hw/arm/fsl-imx6.c b/hw/arm/fsl-imx6.c
44
diff --git a/hw/ssi/mss-spi.c b/hw/ssi/mss-spi.c
41
index XXXXXXX..XXXXXXX 100644
45
index XXXXXXX..XXXXXXX 100644
42
--- a/hw/arm/fsl-imx6.c
46
--- a/hw/ssi/mss-spi.c
43
+++ b/hw/arm/fsl-imx6.c
47
+++ b/hw/ssi/mss-spi.c
44
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6_init(Object *obj)
48
@@ -XXX,XX +XXX,XX @@ spi_read(void *opaque, hwaddr addr, unsigned int size)
45
char name[NAME_SIZE];
49
case R_SPI_RX:
46
int i;
50
s->regs[R_SPI_STATUS] &= ~S_RXFIFOFUL;
47
51
s->regs[R_SPI_STATUS] &= ~S_RXCHOVRF;
48
- if (smp_cpus > FSL_IMX6_NUM_CPUS) {
52
- ret = fifo32_pop(&s->rx_fifo);
49
- error_report("%s: Only %d CPUs are supported (%d requested)",
53
+ if (fifo32_is_empty(&s->rx_fifo)) {
50
- TYPE_FSL_IMX6, FSL_IMX6_NUM_CPUS, smp_cpus);
54
+ qemu_log_mask(LOG_GUEST_ERROR,
51
- exit(1);
55
+ "%s: Reading empty RX_FIFO\n",
52
- }
56
+ __func__);
53
-
57
+ } else {
54
- for (i = 0; i < smp_cpus; i++) {
58
+ ret = fifo32_pop(&s->rx_fifo);
55
+ for (i = 0; i < MIN(smp_cpus, FSL_IMX6_NUM_CPUS); i++) {
59
+ }
56
object_initialize(&s->cpu[i], sizeof(s->cpu[i]),
60
if (fifo32_is_empty(&s->rx_fifo)) {
57
"cortex-a9-" TYPE_ARM_CPU);
61
s->regs[R_SPI_STATUS] |= S_RXFIFOEMP;
58
snprintf(name, NAME_SIZE, "cpu%d", i);
62
}
59
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6_realize(DeviceState *dev, Error **errp)
60
uint16_t i;
61
Error *err = NULL;
62
63
+ if (smp_cpus > FSL_IMX6_NUM_CPUS) {
64
+ error_setg(errp, "%s: Only %d CPUs are supported (%d requested)",
65
+ TYPE_FSL_IMX6, FSL_IMX6_NUM_CPUS, smp_cpus);
66
+ return;
67
+ }
68
+
69
for (i = 0; i < smp_cpus; i++) {
70
71
/* On uniprocessor, the CBAR is set to 0 */
72
diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c
73
index XXXXXXX..XXXXXXX 100644
74
--- a/hw/arm/fsl-imx7.c
75
+++ b/hw/arm/fsl-imx7.c
76
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj)
77
char name[NAME_SIZE];
78
int i;
79
80
- if (smp_cpus > FSL_IMX7_NUM_CPUS) {
81
- error_report("%s: Only %d CPUs are supported (%d requested)",
82
- TYPE_FSL_IMX7, FSL_IMX7_NUM_CPUS, smp_cpus);
83
- exit(1);
84
- }
85
86
- for (i = 0; i < smp_cpus; i++) {
87
+ for (i = 0; i < MIN(smp_cpus, FSL_IMX7_NUM_CPUS); i++) {
88
object_initialize(&s->cpu[i], sizeof(s->cpu[i]),
89
ARM_CPU_TYPE_NAME("cortex-a7"));
90
snprintf(name, NAME_SIZE, "cpu%d", i);
91
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp)
92
qemu_irq irq;
93
char name[NAME_SIZE];
94
95
+ if (smp_cpus > FSL_IMX7_NUM_CPUS) {
96
+ error_setg(errp, "%s: Only %d CPUs are supported (%d requested)",
97
+ TYPE_FSL_IMX7, FSL_IMX7_NUM_CPUS, smp_cpus);
98
+ return;
99
+ }
100
+
101
for (i = 0; i < smp_cpus; i++) {
102
o = OBJECT(&s->cpu[i]);
103
104
--
63
--
105
2.16.2
64
2.20.1
106
65
107
66
diff view generated by jsdifflib
1
From: Thomas Huth <thuth@redhat.com>
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
2
2
3
The instance_init function of a device can be called at any time, even
3
In the previous commit we fixed a crash when the guest read a
4
if the device is not going to be used (i.e. not going to be realized).
4
register that pop from an empty FIFO.
5
So a instance_init function must not do things that could cause QEMU
5
By auditing the repository, we found another similar use with
6
to exit, like calling qemu_check_nic_model(&nd_table[0], ...) for example.
6
an easy way to reproduce:
7
But this is what the instance_init function of the allwinner-a10 device
8
is currently doing - and this causes QEMU to quit unexpectedly when
9
you run the 'device-list-properties' QMP command for example:
10
7
11
$ echo "{'execute':'qmp_capabilities'}"\
8
$ qemu-system-aarch64 -M xlnx-zcu102 -monitor stdio -S
12
"{'execute':'device-list-properties',"\
9
QEMU 4.0.50 monitor - type 'help' for more information
13
" 'arguments':{'typename':'allwinner-a10'}}" \
10
(qemu) xp/b 0xfd4a0134
14
| arm-softmmu/qemu-system-arm -M mps2-an505,accel=qtest -qmp stdio
11
Aborted (core dumped)
15
{"QMP": {"version": {"qemu": {"micro": 91, "minor": 11, "major": 2},
16
"package": "build-all"}, "capabilities": []}}
17
{"return": {}}
18
Unsupported NIC model: lan9118
19
12
20
... and QEMU quits after printing the last line (which should not happen
13
(gdb) bt
21
just because of running 'device-list-properties' here).
14
#0 0x00007f6936dea57f in raise () at /lib64/libc.so.6
15
#1 0x00007f6936dd4895 in abort () at /lib64/libc.so.6
16
#2 0x0000561ad32975ec in xlnx_dp_aux_pop_rx_fifo (s=0x7f692babee70) at hw/display/xlnx_dp.c:431
17
#3 0x0000561ad3297dc0 in xlnx_dp_read (opaque=0x7f692babee70, offset=77, size=4) at hw/display/xlnx_dp.c:667
18
#4 0x0000561ad321b896 in memory_region_read_accessor (mr=0x7f692babf620, addr=308, value=0x7ffe05c1db88, size=4, shift=0, mask=4294967295, attrs=...) at memory.c:439
19
#5 0x0000561ad321bd70 in access_with_adjusted_size (addr=308, value=0x7ffe05c1db88, size=1, access_size_min=4, access_size_max=4, access_fn=0x561ad321b858 <memory_region_read_accessor>, mr=0x7f692babf620, attrs=...) at memory.c:569
20
#6 0x0000561ad321e9d5 in memory_region_dispatch_read1 (mr=0x7f692babf620, addr=308, pval=0x7ffe05c1db88, size=1, attrs=...) at memory.c:1420
21
#7 0x0000561ad321ea9d in memory_region_dispatch_read (mr=0x7f692babf620, addr=308, pval=0x7ffe05c1db88, size=1, attrs=...) at memory.c:1447
22
#8 0x0000561ad31bd742 in flatview_read_continue (fv=0x561ad69c04f0, addr=4249485620, attrs=..., buf=0x7ffe05c1dcf0 "\020\335\301\005\376\177", len=1, addr1=308, l=1, mr=0x7f692babf620) at exec.c:3385
23
#9 0x0000561ad31bd895 in flatview_read (fv=0x561ad69c04f0, addr=4249485620, attrs=..., buf=0x7ffe05c1dcf0 "\020\335\301\005\376\177", len=1) at exec.c:3423
24
#10 0x0000561ad31bd90b in address_space_read_full (as=0x561ad5bb3020, addr=4249485620, attrs=..., buf=0x7ffe05c1dcf0 "\020\335\301\005\376\177", len=1) at exec.c:3436
25
#11 0x0000561ad33b1c42 in address_space_read (len=1, buf=0x7ffe05c1dcf0 "\020\335\301\005\376\177", attrs=..., addr=4249485620, as=0x561ad5bb3020) at include/exec/memory.h:2131
26
#12 0x0000561ad33b1c42 in memory_dump (mon=0x561ad59c4530, count=1, format=120, wsize=1, addr=4249485620, is_physical=1) at monitor/misc.c:723
27
#13 0x0000561ad33b1fc1 in hmp_physical_memory_dump (mon=0x561ad59c4530, qdict=0x561ad6c6fd00) at monitor/misc.c:795
28
#14 0x0000561ad37b4a9f in handle_hmp_command (mon=0x561ad59c4530, cmdline=0x561ad59d0f22 "/b 0x00000000fd4a0134") at monitor/hmp.c:1082
22
29
23
And with the cubieboard, this even causes QEMU to abort():
30
Fix by checking the FIFO is not empty before popping from it.
24
31
25
$ echo "{'execute':'qmp_capabilities'}"\
32
The datasheet is not clear about the reset value of this register,
26
"{'execute':'device-list-properties',"\
33
we choose to return '0'.
27
" 'arguments':{'typename':'allwinner-a10'}}" \
28
| arm-softmmu/qemu-system-arm -M cubieboard,accel=qtest -qmp stdio
29
{"QMP": {"version": {"qemu": {"micro": 91, "minor": 11, "major": 2},
30
"package": "build-all"}, "capabilities": []}}
31
{"return": {}}
32
Unexpected error in error_set_from_qdev_prop_error() at hw/core/qdev-properties.c:1095:
33
Property 'allwinner-emac.netdev' can't take value 'hub0port0', it's in use
34
Aborted (core dumped)
35
34
36
To fix the problem we've got to move the offending code to the realize
35
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
37
function instead.
36
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
38
37
Message-id: 20190709113715.7761-4-philmd@redhat.com
39
Signed-off-by: Thomas Huth <thuth@redhat.com>
40
Message-id: 1522862420-7484-1-git-send-email-thuth@redhat.com
41
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
42
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
38
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
43
---
39
---
44
hw/arm/allwinner-a10.c | 12 ++++++------
40
hw/display/xlnx_dp.c | 15 +++++++++++----
45
1 file changed, 6 insertions(+), 6 deletions(-)
41
1 file changed, 11 insertions(+), 4 deletions(-)
46
42
47
diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c
43
diff --git a/hw/display/xlnx_dp.c b/hw/display/xlnx_dp.c
48
index XXXXXXX..XXXXXXX 100644
44
index XXXXXXX..XXXXXXX 100644
49
--- a/hw/arm/allwinner-a10.c
45
--- a/hw/display/xlnx_dp.c
50
+++ b/hw/arm/allwinner-a10.c
46
+++ b/hw/display/xlnx_dp.c
51
@@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj)
47
@@ -XXX,XX +XXX,XX @@ static uint8_t xlnx_dp_aux_pop_rx_fifo(XlnxDPState *s)
52
48
uint8_t ret;
53
object_initialize(&s->emac, sizeof(s->emac), TYPE_AW_EMAC);
49
54
qdev_set_parent_bus(DEVICE(&s->emac), sysbus_get_default());
50
if (fifo8_is_empty(&s->rx_fifo)) {
55
- /* FIXME use qdev NIC properties instead of nd_table[] */
51
- DPRINTF("rx_fifo underflow..\n");
56
- if (nd_table[0].used) {
52
- abort();
57
- qemu_check_nic_model(&nd_table[0], TYPE_AW_EMAC);
53
+ qemu_log_mask(LOG_GUEST_ERROR,
58
- qdev_set_nic_properties(DEVICE(&s->emac), &nd_table[0]);
54
+ "%s: Reading empty RX_FIFO\n",
59
- }
55
+ __func__);
60
56
+ /*
61
object_initialize(&s->sata, sizeof(s->sata), TYPE_ALLWINNER_AHCI);
57
+ * The datasheet is not clear about the reset value, it seems
62
qdev_set_parent_bus(DEVICE(&s->sata), sysbus_get_default());
58
+ * to be unspecified. We choose to return '0'.
63
@@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp)
59
+ */
64
sysbus_connect_irq(sysbusdev, 4, s->irq[67]);
60
+ ret = 0;
65
sysbus_connect_irq(sysbusdev, 5, s->irq[68]);
61
+ } else {
66
62
+ ret = fifo8_pop(&s->rx_fifo);
67
+ /* FIXME use qdev NIC properties instead of nd_table[] */
63
+ DPRINTF("pop 0x%" PRIX8 " from rx_fifo.\n", ret);
68
+ if (nd_table[0].used) {
64
}
69
+ qemu_check_nic_model(&nd_table[0], TYPE_AW_EMAC);
65
- ret = fifo8_pop(&s->rx_fifo);
70
+ qdev_set_nic_properties(DEVICE(&s->emac), &nd_table[0]);
66
- DPRINTF("pop 0x%" PRIX8 " from rx_fifo.\n", ret);
71
+ }
67
return ret;
72
object_property_set_bool(OBJECT(&s->emac), true, "realized", &err);
73
if (err != NULL) {
74
error_propagate(errp, err);
75
@@ -XXX,XX +XXX,XX @@ static void aw_a10_class_init(ObjectClass *oc, void *data)
76
DeviceClass *dc = DEVICE_CLASS(oc);
77
78
dc->realize = aw_a10_realize;
79
- /* Reason: Uses serial_hds in realize and nd_table in instance_init */
80
+ /* Reason: Uses serial_hds and nd_table in realize function */
81
dc->user_creatable = false;
82
}
68
}
83
69
84
--
70
--
85
2.16.2
71
2.20.1
86
72
87
73
diff view generated by jsdifflib
1
From: Andrey Smirnov <andrew.smirnov@gmail.com>
1
From: David Engraf <david.engraf@sysgo.com>
2
2
3
Change the code to avoid exiting QEMU if user provided DTB contains
3
Using the whole 128 MiB flash in non-secure mode is not working because
4
manually specified /psci node and skip any /psci related fixups
4
virt_flash_fdt() expects the same address for secure_sysmem and sysmem.
5
instead.
5
This is not correctly handled by caller because it forwards NULL for
6
secure_sysmem in non-secure flash mode.
6
7
7
Fixes: 4cbca7d9b4 ("hw/arm: Move virt's PSCI DT fixup code to
8
Fixed by using sysmem when secure_sysmem is NULL.
8
arm/boot.c")
9
9
10
Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com>
10
Signed-off-by: David Engraf <david.engraf@sysgo.com>
11
Reported-by: Marc Zyngier <marc.zyngier@arm.com>
11
Message-id: 20190712075002.14326-1-david.engraf@sysgo.com
12
Tested-by: Marc Zyngier <marc.zyngier@arm.com>
13
Message-id: 20180402205654.14572-1-andrew.smirnov@gmail.com
14
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
12
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
---
14
---
17
hw/arm/boot.c | 10 ++++++++++
15
hw/arm/virt.c | 2 +-
18
1 file changed, 10 insertions(+)
16
1 file changed, 1 insertion(+), 1 deletion(-)
19
17
20
diff --git a/hw/arm/boot.c b/hw/arm/boot.c
18
diff --git a/hw/arm/virt.c b/hw/arm/virt.c
21
index XXXXXXX..XXXXXXX 100644
19
index XXXXXXX..XXXXXXX 100644
22
--- a/hw/arm/boot.c
20
--- a/hw/arm/virt.c
23
+++ b/hw/arm/boot.c
21
+++ b/hw/arm/virt.c
24
@@ -XXX,XX +XXX,XX @@ static void fdt_add_psci_node(void *fdt)
22
@@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine)
25
ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(0));
23
&machine->device_memory->mr);
26
const char *psci_method;
27
int64_t psci_conduit;
28
+ int rc;
29
30
psci_conduit = object_property_get_int(OBJECT(armcpu),
31
"psci-conduit",
32
@@ -XXX,XX +XXX,XX @@ static void fdt_add_psci_node(void *fdt)
33
g_assert_not_reached();
34
}
24
}
35
25
36
+ /*
26
- virt_flash_fdt(vms, sysmem, secure_sysmem);
37
+ * If /psci node is present in provided DTB, assume that no fixup
27
+ virt_flash_fdt(vms, sysmem, secure_sysmem ?: sysmem);
38
+ * is necessary and all PSCI configuration should be taken as-is
28
39
+ */
29
create_gic(vms, pic);
40
+ rc = fdt_path_offset(fdt, "/psci");
30
41
+ if (rc >= 0) {
42
+ return;
43
+ }
44
+
45
qemu_fdt_add_subnode(fdt, "/psci");
46
if (armcpu->psci_version == 2) {
47
const char comp[] = "arm,psci-0.2\0arm,psci";
48
--
31
--
49
2.16.2
32
2.20.1
50
33
51
34
diff view generated by jsdifflib
Deleted patch
1
From: Onur Sahin <onursahin08@gmail.com>
2
1
3
Make sure we are not treating architecturally Undefined instructions
4
as a SWP, by verifying the opcodes as per section A8.8.229 of ARMv7-A
5
specification. Bits [21:20] must be zero for this to be a SWP or SWPB.
6
We also choose to UNDEF for the architecturally UNPREDICTABLE case of
7
bits [11:8] not being zero.
8
9
Signed-off-by: Onur Sahin <onursahin08@gmail.com>
10
[PMM: tweaked commit message]
11
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
---
14
target/arm/translate.c | 9 +++++++--
15
1 file changed, 7 insertions(+), 2 deletions(-)
16
17
diff --git a/target/arm/translate.c b/target/arm/translate.c
18
index XXXXXXX..XXXXXXX 100644
19
--- a/target/arm/translate.c
20
+++ b/target/arm/translate.c
21
@@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn)
22
}
23
}
24
tcg_temp_free_i32(addr);
25
- } else {
26
+ } else if ((insn & 0x00300f00) == 0) {
27
+ /* 0bcccc_0001_0x00_xxxx_xxxx_0000_1001_xxxx
28
+ * - SWP, SWPB
29
+ */
30
+
31
TCGv taddr;
32
TCGMemOp opc = s->be_data;
33
34
- /* SWP instruction */
35
rm = (insn) & 0xf;
36
37
if (insn & (1 << 22)) {
38
@@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn)
39
get_mem_index(s), opc);
40
tcg_temp_free(taddr);
41
store_reg(s, rd, tmp);
42
+ } else {
43
+ goto illegal_op;
44
}
45
}
46
} else {
47
--
48
2.16.2
49
50
diff view generated by jsdifflib
1
Add some tracepoints to the bcm2835_sdhost driver, to assist
1
The PL031 RTC tracks the difference between the guest RTC
2
debugging.
2
and the host RTC using a tick_offset field. For migration,
3
3
however, we currently always migrate the offset between
4
the guest and the vm_clock, even if the RTC clock is not
5
the same as the vm_clock; this was an attempt to retain
6
migration backwards compatibility.
7
8
Unfortunately this results in the RTC behaving oddly across
9
a VM state save and restore -- since the VM clock stands still
10
across save-then-restore, regardless of how much real world
11
time has elapsed, the guest RTC ends up out of sync with the
12
host RTC in the restored VM.
13
14
Fix this by migrating the raw tick_offset. To retain migration
15
compatibility as far as possible, we have a new property
16
migrate-tick-offset; by default this is 'true' and we will
17
migrate the true tick offset in a new subsection; if the
18
incoming data has no subsection we fall back to the old
19
vm_clock-based offset information, so old->new migration
20
compatibility is preserved. For complete new->old migration
21
compatibility, the property is set to 'false' for 4.0 and
22
earlier machine types (this will only affect 'virt-4.0'
23
and below, as none of the other pl031-using machines are
24
versioned).
25
26
Reported-by: Russell King <rmk@armlinux.org.uk>
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
27
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
28
Reviewed-by: Dr. David Alan Gilbert <dgilbert@redhat.com>
6
Tested-by: Gerd Hoffmann <kraxel@redhat.com>
29
Message-id: 20190709143912.28905-1-peter.maydell@linaro.org
7
Message-id: 20180319161556.16446-2-peter.maydell@linaro.org
8
---
30
---
9
hw/sd/bcm2835_sdhost.c | 10 ++++++++++
31
include/hw/timer/pl031.h | 2 +
10
hw/sd/trace-events | 6 ++++++
32
hw/core/machine.c | 1 +
11
2 files changed, 16 insertions(+)
33
hw/timer/pl031.c | 92 ++++++++++++++++++++++++++++++++++++++--
12
34
3 files changed, 91 insertions(+), 4 deletions(-)
13
diff --git a/hw/sd/bcm2835_sdhost.c b/hw/sd/bcm2835_sdhost.c
35
36
diff --git a/include/hw/timer/pl031.h b/include/hw/timer/pl031.h
14
index XXXXXXX..XXXXXXX 100644
37
index XXXXXXX..XXXXXXX 100644
15
--- a/hw/sd/bcm2835_sdhost.c
38
--- a/include/hw/timer/pl031.h
16
+++ b/hw/sd/bcm2835_sdhost.c
39
+++ b/include/hw/timer/pl031.h
17
@@ -XXX,XX +XXX,XX @@
40
@@ -XXX,XX +XXX,XX @@ typedef struct PL031State {
18
#include "qemu/log.h"
41
*/
19
#include "sysemu/blockdev.h"
42
uint32_t tick_offset_vmstate;
20
#include "hw/sd/bcm2835_sdhost.h"
43
uint32_t tick_offset;
21
+#include "trace.h"
44
+ bool tick_offset_migrated;
22
45
+ bool migrate_tick_offset;
23
#define TYPE_BCM2835_SDHOST_BUS "bcm2835-sdhost-bus"
46
24
#define BCM2835_SDHOST_BUS(obj) \
47
uint32_t mr;
25
@@ -XXX,XX +XXX,XX @@ static void bcm2835_sdhost_update_irq(BCM2835SDHostState *s)
48
uint32_t lr;
49
diff --git a/hw/core/machine.c b/hw/core/machine.c
50
index XXXXXXX..XXXXXXX 100644
51
--- a/hw/core/machine.c
52
+++ b/hw/core/machine.c
53
@@ -XXX,XX +XXX,XX @@ GlobalProperty hw_compat_4_0[] = {
54
{ "virtio-gpu-pci", "edid", "false" },
55
{ "virtio-device", "use-started", "false" },
56
{ "virtio-balloon-device", "qemu-4-0-config-size", "true" },
57
+ { "pl031", "migrate-tick-offset", "false" },
58
};
59
const size_t hw_compat_4_0_len = G_N_ELEMENTS(hw_compat_4_0);
60
61
diff --git a/hw/timer/pl031.c b/hw/timer/pl031.c
62
index XXXXXXX..XXXXXXX 100644
63
--- a/hw/timer/pl031.c
64
+++ b/hw/timer/pl031.c
65
@@ -XXX,XX +XXX,XX @@ static int pl031_pre_save(void *opaque)
26
{
66
{
27
uint32_t irq = s->status &
67
PL031State *s = opaque;
28
(SDHSTS_BUSY_IRPT | SDHSTS_BLOCK_IRPT | SDHSTS_SDIO_IRPT);
68
29
+ trace_bcm2835_sdhost_update_irq(irq);
69
- /* tick_offset is base_time - rtc_clock base time. Instead, we want to
30
qemu_set_irq(s->irq, !!irq);
70
- * store the base time relative to the QEMU_CLOCK_VIRTUAL for backwards-compatibility. */
71
+ /*
72
+ * The PL031 device model code uses the tick_offset field, which is
73
+ * the offset between what the guest RTC should read and what the
74
+ * QEMU rtc_clock reads:
75
+ * guest_rtc = rtc_clock + tick_offset
76
+ * and so
77
+ * tick_offset = guest_rtc - rtc_clock
78
+ *
79
+ * We want to migrate this offset, which sounds straightforward.
80
+ * Unfortunately older versions of QEMU migrated a conversion of this
81
+ * offset into an offset from the vm_clock. (This was in turn an
82
+ * attempt to be compatible with even older QEMU versions, but it
83
+ * has incorrect behaviour if the rtc_clock is not the same as the
84
+ * vm_clock.) So we put the actual tick_offset into a migration
85
+ * subsection, and the backwards-compatible time-relative-to-vm_clock
86
+ * in the main migration state.
87
+ *
88
+ * Calculate base time relative to QEMU_CLOCK_VIRTUAL:
89
+ */
90
int64_t delta = qemu_clock_get_ns(rtc_clock) - qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
91
s->tick_offset_vmstate = s->tick_offset + delta / NANOSECONDS_PER_SECOND;
92
93
return 0;
31
}
94
}
32
95
33
@@ -XXX,XX +XXX,XX @@ static void bcm2835_sdhost_fifo_run(BCM2835SDHostState *s)
96
+static int pl031_pre_load(void *opaque)
34
97
+{
35
s->edm &= ~0xf;
98
+ PL031State *s = opaque;
36
s->edm |= SDEDM_FSM_DATAMODE;
99
+
37
+ trace_bcm2835_sdhost_edm_change("datacnt 0", s->edm);
100
+ s->tick_offset_migrated = false;
38
101
+ return 0;
39
if (s->config & SDHCFG_DATA_IRPT_EN) {
102
+}
40
s->status |= SDHSTS_SDIO_IRPT;
103
+
41
@@ -XXX,XX +XXX,XX @@ static void bcm2835_sdhost_fifo_run(BCM2835SDHostState *s)
104
static int pl031_post_load(void *opaque, int version_id)
42
105
{
43
s->edm &= ~(0x1f << 4);
106
PL031State *s = opaque;
44
s->edm |= ((s->fifo_len & 0x1f) << 4);
107
45
+ trace_bcm2835_sdhost_edm_change("fifo run", s->edm);
108
- int64_t delta = qemu_clock_get_ns(rtc_clock) - qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
109
- s->tick_offset = s->tick_offset_vmstate - delta / NANOSECONDS_PER_SECOND;
110
+ /*
111
+ * If we got the tick_offset subsection, then we can just use
112
+ * the value in that. Otherwise the source is an older QEMU and
113
+ * has given us the offset from the vm_clock; convert it back to
114
+ * an offset from the rtc_clock. This will cause time to incorrectly
115
+ * go backwards compared to the host RTC, but this is unavoidable.
116
+ */
117
+
118
+ if (!s->tick_offset_migrated) {
119
+ int64_t delta = qemu_clock_get_ns(rtc_clock) -
120
+ qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
121
+ s->tick_offset = s->tick_offset_vmstate -
122
+ delta / NANOSECONDS_PER_SECOND;
123
+ }
124
pl031_set_alarm(s);
125
return 0;
46
}
126
}
47
127
48
static uint64_t bcm2835_sdhost_read(void *opaque, hwaddr offset,
128
+static int pl031_tick_offset_post_load(void *opaque, int version_id)
49
@@ -XXX,XX +XXX,XX @@ static uint64_t bcm2835_sdhost_read(void *opaque, hwaddr offset,
129
+{
50
break;
130
+ PL031State *s = opaque;
131
+
132
+ s->tick_offset_migrated = true;
133
+ return 0;
134
+}
135
+
136
+static bool pl031_tick_offset_needed(void *opaque)
137
+{
138
+ PL031State *s = opaque;
139
+
140
+ return s->migrate_tick_offset;
141
+}
142
+
143
+static const VMStateDescription vmstate_pl031_tick_offset = {
144
+ .name = "pl031/tick-offset",
145
+ .version_id = 1,
146
+ .minimum_version_id = 1,
147
+ .needed = pl031_tick_offset_needed,
148
+ .post_load = pl031_tick_offset_post_load,
149
+ .fields = (VMStateField[]) {
150
+ VMSTATE_UINT32(tick_offset, PL031State),
151
+ VMSTATE_END_OF_LIST()
152
+ }
153
+};
154
+
155
static const VMStateDescription vmstate_pl031 = {
156
.name = "pl031",
157
.version_id = 1,
158
.minimum_version_id = 1,
159
.pre_save = pl031_pre_save,
160
+ .pre_load = pl031_pre_load,
161
.post_load = pl031_post_load,
162
.fields = (VMStateField[]) {
163
VMSTATE_UINT32(tick_offset_vmstate, PL031State),
164
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_pl031 = {
165
VMSTATE_UINT32(im, PL031State),
166
VMSTATE_UINT32(is, PL031State),
167
VMSTATE_END_OF_LIST()
168
+ },
169
+ .subsections = (const VMStateDescription*[]) {
170
+ &vmstate_pl031_tick_offset,
171
+ NULL
51
}
172
}
52
173
};
53
+ trace_bcm2835_sdhost_read(offset, res, size);
174
54
+
175
+static Property pl031_properties[] = {
55
return res;
176
+ /*
177
+ * True to correctly migrate the tick offset of the RTC. False to
178
+ * obtain backward migration compatibility with older QEMU versions,
179
+ * at the expense of the guest RTC going backwards compared with the
180
+ * host RTC when the VM is saved/restored if using -rtc host.
181
+ * (Even if set to 'true' older QEMU can migrate forward to newer QEMU;
182
+ * 'false' also permits newer QEMU to migrate to older QEMU.)
183
+ */
184
+ DEFINE_PROP_BOOL("migrate-tick-offset",
185
+ PL031State, migrate_tick_offset, true),
186
+ DEFINE_PROP_END_OF_LIST()
187
+};
188
+
189
static void pl031_class_init(ObjectClass *klass, void *data)
190
{
191
DeviceClass *dc = DEVICE_CLASS(klass);
192
193
dc->vmsd = &vmstate_pl031;
194
+ dc->props = pl031_properties;
56
}
195
}
57
196
58
@@ -XXX,XX +XXX,XX @@ static void bcm2835_sdhost_write(void *opaque, hwaddr offset,
197
static const TypeInfo pl031_info = {
59
{
60
BCM2835SDHostState *s = (BCM2835SDHostState *)opaque;
61
62
+ trace_bcm2835_sdhost_write(offset, value, size);
63
+
64
switch (offset) {
65
case SDCMD:
66
s->cmd = value;
67
@@ -XXX,XX +XXX,XX @@ static void bcm2835_sdhost_write(void *opaque, hwaddr offset,
68
value &= ~0xf;
69
}
70
s->edm = value;
71
+ trace_bcm2835_sdhost_edm_change("guest register write", s->edm);
72
break;
73
case SDHCFG:
74
s->config = value;
75
@@ -XXX,XX +XXX,XX @@ static void bcm2835_sdhost_reset(DeviceState *dev)
76
s->cmd = 0;
77
s->cmdarg = 0;
78
s->edm = 0x0000c60f;
79
+ trace_bcm2835_sdhost_edm_change("device reset", s->edm);
80
s->config = 0;
81
s->hbct = 0;
82
s->hblc = 0;
83
diff --git a/hw/sd/trace-events b/hw/sd/trace-events
84
index XXXXXXX..XXXXXXX 100644
85
--- a/hw/sd/trace-events
86
+++ b/hw/sd/trace-events
87
@@ -XXX,XX +XXX,XX @@
88
# See docs/devel/tracing.txt for syntax documentation.
89
90
+# hw/sd/bcm2835_sdhost.c
91
+bcm2835_sdhost_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
92
+bcm2835_sdhost_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
93
+bcm2835_sdhost_edm_change(const char *why, uint32_t edm) "(%s) EDM now 0x%x"
94
+bcm2835_sdhost_update_irq(uint32_t irq) "IRQ bits 0x%x\n"
95
+
96
# hw/sd/core.c
97
sdbus_command(const char *bus_name, uint8_t cmd, uint32_t arg, uint8_t crc) "@%s CMD%02d arg 0x%08x crc 0x%02x"
98
sdbus_read(const char *bus_name, uint8_t value) "@%s value 0x%02x"
99
--
198
--
100
2.16.2
199
2.20.1
101
200
102
201
diff view generated by jsdifflib
Deleted patch
1
The Linux bcm2835_sdhost driver doesn't work on QEMU, because our
2
model raises spurious data interrupts. Our function
3
bcm2835_sdhost_fifo_run() will flag an interrupt any time it is
4
called with s->datacnt == 0, even if the host hasn't actually issued
5
a data read or write command yet. This means that the driver gets a
6
spurious data interrupt as soon as it enables IRQs and then does
7
something else that causes us to call the fifo_run routine, like
8
writing to SDHCFG, and before it does the write to SDCMD to issue the
9
read. The driver's IRQ handler then spins forever complaining that
10
there's no data and the SD controller isn't in a state where there's
11
going to be any data:
12
1
13
[ 41.040738] sdhost-bcm2835 3f202000.mmc: fsm 1, hsts 00000000
14
[ 41.042059] sdhost-bcm2835 3f202000.mmc: fsm 1, hsts 00000000
15
(continues forever).
16
17
Move the interrupt flag setting to more plausible places:
18
* for BUSY, raise this as soon as a BUSYWAIT command has executed
19
* for DATA, raise this when the FIFO has any space free (for a write)
20
or any data in it (for a read)
21
* for BLOCK, raise this when the data count is 0 and we've
22
actually done some reading or writing
23
24
This is pure guesswork since the documentation for this hardware is
25
not public, but it is sufficient to get the Linux bcm2835_sdhost
26
driver to work.
27
28
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
29
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
30
Tested-by: Gerd Hoffmann <kraxel@redhat.com>
31
Message-id: 20180319161556.16446-3-peter.maydell@linaro.org
32
---
33
hw/sd/bcm2835_sdhost.c | 46 ++++++++++++++++++++++++++--------------------
34
1 file changed, 26 insertions(+), 20 deletions(-)
35
36
diff --git a/hw/sd/bcm2835_sdhost.c b/hw/sd/bcm2835_sdhost.c
37
index XXXXXXX..XXXXXXX 100644
38
--- a/hw/sd/bcm2835_sdhost.c
39
+++ b/hw/sd/bcm2835_sdhost.c
40
@@ -XXX,XX +XXX,XX @@ static void bcm2835_sdhost_send_command(BCM2835SDHostState *s)
41
}
42
#undef RWORD
43
}
44
+ /* We never really delay commands, so if this was a 'busywait' command
45
+ * then we've completed it now and can raise the interrupt.
46
+ */
47
+ if ((s->cmd & SDCMD_BUSYWAIT) && (s->config & SDHCFG_BUSY_IRPT_EN)) {
48
+ s->status |= SDHSTS_BUSY_IRPT;
49
+ }
50
return;
51
52
error:
53
@@ -XXX,XX +XXX,XX @@ static void bcm2835_sdhost_fifo_run(BCM2835SDHostState *s)
54
n++;
55
if (n == 4) {
56
bcm2835_sdhost_fifo_push(s, value);
57
+ s->status |= SDHSTS_DATA_FLAG;
58
+ if (s->config & SDHCFG_DATA_IRPT_EN) {
59
+ s->status |= SDHSTS_SDIO_IRPT;
60
+ }
61
n = 0;
62
value = 0;
63
}
64
}
65
if (n != 0) {
66
bcm2835_sdhost_fifo_push(s, value);
67
+ s->status |= SDHSTS_DATA_FLAG;
68
}
69
} else { /* write */
70
n = 0;
71
while (s->datacnt > 0 && (s->fifo_len > 0 || n > 0)) {
72
if (n == 0) {
73
value = bcm2835_sdhost_fifo_pop(s);
74
+ s->status |= SDHSTS_DATA_FLAG;
75
+ if (s->config & SDHCFG_DATA_IRPT_EN) {
76
+ s->status |= SDHSTS_SDIO_IRPT;
77
+ }
78
n = 4;
79
}
80
n--;
81
@@ -XXX,XX +XXX,XX @@ static void bcm2835_sdhost_fifo_run(BCM2835SDHostState *s)
82
value >>= 8;
83
}
84
}
85
+ if (s->datacnt == 0) {
86
+ s->edm &= ~SDEDM_FSM_MASK;
87
+ s->edm |= SDEDM_FSM_DATAMODE;
88
+ trace_bcm2835_sdhost_edm_change("datacnt 0", s->edm);
89
+
90
+ if ((s->cmd & SDCMD_WRITE_CMD) &&
91
+ (s->config & SDHCFG_BLOCK_IRPT_EN)) {
92
+ s->status |= SDHSTS_BLOCK_IRPT;
93
+ }
94
+ }
95
}
96
- if (s->datacnt == 0) {
97
- s->status |= SDHSTS_DATA_FLAG;
98
99
- s->edm &= ~0xf;
100
- s->edm |= SDEDM_FSM_DATAMODE;
101
- trace_bcm2835_sdhost_edm_change("datacnt 0", s->edm);
102
-
103
- if (s->config & SDHCFG_DATA_IRPT_EN) {
104
- s->status |= SDHSTS_SDIO_IRPT;
105
- }
106
-
107
- if ((s->cmd & SDCMD_BUSYWAIT) && (s->config & SDHCFG_BUSY_IRPT_EN)) {
108
- s->status |= SDHSTS_BUSY_IRPT;
109
- }
110
-
111
- if ((s->cmd & SDCMD_WRITE_CMD) && (s->config & SDHCFG_BLOCK_IRPT_EN)) {
112
- s->status |= SDHSTS_BLOCK_IRPT;
113
- }
114
-
115
- bcm2835_sdhost_update_irq(s);
116
- }
117
+ bcm2835_sdhost_update_irq(s);
118
119
s->edm &= ~(0x1f << 4);
120
s->edm |= ((s->fifo_len & 0x1f) << 4);
121
--
122
2.16.2
123
124
diff view generated by jsdifflib
1
When we run in TCG icount mode, we calculate the number of instructions
1
The ARMv5 architecture didn't specify detailed per-feature ID
2
to execute using tcg_get_icount_limit(), which ensures that we stop
2
registers. Now that we're using the MVFR0 register fields to
3
execution at the next timer deadline. However there is a bug where
3
gate the existence of VFP instructions, we need to set up
4
currently we do not recalculate that limit if the guest reprograms
4
the correct values in the cpu->isar structure so that we still
5
a timer so that the next deadline moves closer, and so we will
5
provide an FPU to the guest.
6
continue execution until the original limit and fire the timer
7
later than we should.
8
6
9
Fix this bug in qemu_timer_notify_cb(): if we are currently running
7
This fixes a regression in the arm926 and arm1026 CPUs, which
10
a VCPU in icount mode, we simply need to kick it out of the main
8
are the only ones that both have VFP and are ARMv5 or earlier.
11
loop and back to tcg_cpu_exec(), where it will recalculate the
9
This regression was introduced by the VFP refactoring, and more
12
icount limit. If we are not currently running a VCPU, then we
10
specifically by commits 1120827fa182f0e76 and 266bd25c485597c,
13
retain the existing logic for waking up a halted CPU.
11
which accidentally disabled VFP short-vector support and
12
double-precision support on these CPUs.
14
13
15
Cc: qemu-stable@nongnu.org
14
Fixes: 1120827fa182f0e
16
Fixes: https://bugs.launchpad.net/qemu/+bug/1754038
15
Fixes: 266bd25c485597c
16
Fixes: https://bugs.launchpad.net/qemu/+bug/1836192
17
Reported-by: Christophe Lyon <christophe.lyon@linaro.org>
17
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
18
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
18
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
19
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
19
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
20
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
20
Message-id: 20180406123838.21249-1-peter.maydell@linaro.org
21
Tested-by: Christophe Lyon <christophe.lyon@linaro.org>
22
Message-id: 20190711131241.22231-1-peter.maydell@linaro.org
21
---
23
---
22
cpus.c | 10 +++++++++-
24
target/arm/cpu.c | 12 ++++++++++++
23
1 file changed, 9 insertions(+), 1 deletion(-)
25
1 file changed, 12 insertions(+)
24
26
25
diff --git a/cpus.c b/cpus.c
27
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
26
index XXXXXXX..XXXXXXX 100644
28
index XXXXXXX..XXXXXXX 100644
27
--- a/cpus.c
29
--- a/target/arm/cpu.c
28
+++ b/cpus.c
30
+++ b/target/arm/cpu.c
29
@@ -XXX,XX +XXX,XX @@ void qemu_timer_notify_cb(void *opaque, QEMUClockType type)
31
@@ -XXX,XX +XXX,XX @@ static void arm926_initfn(Object *obj)
30
return;
32
* set the field to indicate Jazelle support within QEMU.
31
}
33
*/
32
34
cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1);
33
- if (!qemu_in_vcpu_thread() && first_cpu) {
35
+ /*
34
+ if (qemu_in_vcpu_thread()) {
36
+ * Similarly, we need to set MVFR0 fields to enable double precision
35
+ /* A CPU is currently running; kick it back out to the
37
+ * and short vector support even though ARMv5 doesn't have this register.
36
+ * tcg_cpu_exec() loop so it will recalculate its
38
+ */
37
+ * icount deadline immediately.
39
+ cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1);
38
+ */
40
+ cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPDP, 1);
39
+ qemu_cpu_kick(current_cpu);
41
}
40
+ } else if (first_cpu) {
42
41
/* qemu_cpu_kick is not enough to kick a halted CPU out of
43
static void arm946_initfn(Object *obj)
42
* qemu_tcg_wait_io_event. async_run_on_cpu, instead,
44
@@ -XXX,XX +XXX,XX @@ static void arm1026_initfn(Object *obj)
43
* causes cpu_thread_is_idle to return false. This way,
45
* set the field to indicate Jazelle support within QEMU.
44
* handle_icount_deadline can run.
46
*/
45
+ * If we have no CPUs at all for some reason, we don't
47
cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1);
46
+ * need to do anything.
48
+ /*
47
*/
49
+ * Similarly, we need to set MVFR0 fields to enable double precision
48
async_run_on_cpu(first_cpu, do_nothing, RUN_ON_CPU_NULL);
50
+ * and short vector support even though ARMv5 doesn't have this register.
49
}
51
+ */
52
+ cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1);
53
+ cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPDP, 1);
54
55
{
56
/* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */
50
--
57
--
51
2.16.2
58
2.20.1
52
59
53
60
diff view generated by jsdifflib
1
Currently our PMSAv7 and ARMv7M MPU implementation cannot handle
1
In the M-profile architecture, when we do a vector table fetch and it
2
MPU region sizes smaller than our TARGET_PAGE_SIZE. However we
2
fails, we need to report a HardFault. Whether this is a Secure HF or
3
report that in a slightly confusing way:
3
a NonSecure HF depends on several things. If AIRCR.BFHFNMINS is 0
4
then HF is always Secure, because there is no NonSecure HardFault.
5
Otherwise, the answer depends on whether the 'underlying exception'
6
(MemManage, BusFault, SecureFault) targets Secure or NonSecure. (In
7
the pseudocode, this is handled in the Vector() function: the final
8
exc.isSecure is calculated by looking at the exc.isSecure from the
9
exception returned from the memory access, not the isSecure input
10
argument.)
4
11
5
DRSR[3]: No support for MPU (sub)region alignment of 9 bits. Minimum is 10
12
We weren't doing this correctly, because we were looking at
13
the target security domain of the exception we were trying to
14
load the vector table entry for. This produces errors of two kinds:
15
* a load from the NS vector table which hits the "NS access
16
to S memory" SecureFault should end up as a Secure HardFault,
17
but we were raising an NS HardFault
18
* a load from the S vector table which causes a BusFault
19
should raise an NS HardFault if BFHFNMINS == 1 (because
20
in that case all BusFaults are NonSecure), but we were raising
21
a Secure HardFault
6
22
7
The problem is not the alignment of the region, but its size;
23
Correct the logic.
8
tweak the error message to say so:
24
9
DRSR[3]: No support for MPU (sub)region size of 512 bytes. Minimum is 1024.
25
We also fix a comment error where we claimed that we might
26
be escalating MemManage to HardFault, and forgot about SecureFault.
27
(Vector loads can never hit MPU access faults, because they're
28
always aligned and always use the default address map.)
10
29
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
30
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
31
Message-id: 20190705094823.28905-1-peter.maydell@linaro.org
13
Message-id: 20180405172554.27401-1-peter.maydell@linaro.org
14
---
32
---
15
target/arm/helper.c | 6 +++---
33
target/arm/m_helper.c | 21 +++++++++++++++++----
16
1 file changed, 3 insertions(+), 3 deletions(-)
34
1 file changed, 17 insertions(+), 4 deletions(-)
17
35
18
diff --git a/target/arm/helper.c b/target/arm/helper.c
36
diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c
19
index XXXXXXX..XXXXXXX 100644
37
index XXXXXXX..XXXXXXX 100644
20
--- a/target/arm/helper.c
38
--- a/target/arm/m_helper.c
21
+++ b/target/arm/helper.c
39
+++ b/target/arm/m_helper.c
22
@@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address,
40
@@ -XXX,XX +XXX,XX @@ static bool arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure,
23
}
41
if (sattrs.ns) {
24
if (rsize < TARGET_PAGE_BITS) {
42
attrs.secure = false;
25
qemu_log_mask(LOG_UNIMP,
43
} else if (!targets_secure) {
26
- "DRSR[%d]: No support for MPU (sub)region "
44
- /* NS access to S memory */
27
- "alignment of %" PRIu32 " bits. Minimum is %d\n",
45
+ /*
28
- n, rsize, TARGET_PAGE_BITS);
46
+ * NS access to S memory: the underlying exception which we escalate
29
+ "DRSR[%d]: No support for MPU (sub)region size of"
47
+ * to HardFault is SecureFault, which always targets Secure.
30
+ " %" PRIu32 " bytes. Minimum is %d.\n",
48
+ */
31
+ n, (1 << rsize), TARGET_PAGE_SIZE);
49
+ exc_secure = true;
32
continue;
50
goto load_fail;
33
}
51
}
34
if (srdis) {
52
}
53
@@ -XXX,XX +XXX,XX @@ static bool arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure,
54
vector_entry = address_space_ldl(arm_addressspace(cs, attrs), addr,
55
attrs, &result);
56
if (result != MEMTX_OK) {
57
+ /*
58
+ * Underlying exception is BusFault: its target security state
59
+ * depends on BFHFNMINS.
60
+ */
61
+ exc_secure = !(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK);
62
goto load_fail;
63
}
64
*pvec = vector_entry;
65
@@ -XXX,XX +XXX,XX @@ load_fail:
66
/*
67
* All vector table fetch fails are reported as HardFault, with
68
* HFSR.VECTTBL and .FORCED set. (FORCED is set because
69
- * technically the underlying exception is a MemManage or BusFault
70
+ * technically the underlying exception is a SecureFault or BusFault
71
* that is escalated to HardFault.) This is a terminal exception,
72
* so we will either take the HardFault immediately or else enter
73
* lockup (the latter case is handled in armv7m_nvic_set_pending_derived()).
74
+ * The HardFault is Secure if BFHFNMINS is 0 (meaning that all HFs are
75
+ * secure); otherwise it targets the same security state as the
76
+ * underlying exception.
77
*/
78
- exc_secure = targets_secure ||
79
- !(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK);
80
+ if (!(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) {
81
+ exc_secure = true;
82
+ }
83
env->v7m.hfsr |= R_V7M_HFSR_VECTTBL_MASK | R_V7M_HFSR_FORCED_MASK;
84
armv7m_nvic_set_pending_derived(env->nvic, ARMV7M_EXCP_HARD, exc_secure);
85
return false;
35
--
86
--
36
2.16.2
87
2.20.1
37
88
38
89
diff view generated by jsdifflib