1 | Arm patch queue -- these are all bug fix patches but we might | 1 | The following changes since commit 7993b0f83fe5c3f8555e79781d5d098f99751a94: |
---|---|---|---|
2 | as well put them in to rc0... | ||
3 | 2 | ||
4 | thanks | 3 | Merge remote-tracking branch 'remotes/nvme/tags/nvme-fixes-for-6.0-pull-request' into staging (2021-03-29 18:45:12 +0100) |
5 | -- PMM | ||
6 | |||
7 | The following changes since commit 2c8cfc0b52b5a4d123c26c0b5fdf941be24805be: | ||
8 | |||
9 | Merge remote-tracking branch 'remotes/kevin/tags/for-upstream' into staging (2018-03-19 11:44:26 +0000) | ||
10 | 4 | ||
11 | are available in the Git repository at: | 5 | are available in the Git repository at: |
12 | 6 | ||
13 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20180319 | 7 | https://git.linaro.org/people/pmaydell/qemu-arm.git pull-target-arm-20210330 |
14 | 8 | ||
15 | for you to fetch changes up to ff72cb6b46b95bb530787add5277c211af3d31c6: | 9 | for you to fetch changes up to b9e3f1579a4b06fc63dfa8cdb68df1c58eeb0cf1: |
16 | 10 | ||
17 | hw/arm/raspi: Provide spin-loop code for AArch64 CPUs (2018-03-19 18:23:24 +0000) | 11 | hw/timer/renesas_tmr: Add default-case asserts in read_tcnt() (2021-03-30 14:05:34 +0100) |
18 | 12 | ||
19 | ---------------------------------------------------------------- | 13 | ---------------------------------------------------------------- |
20 | target-arm queue: | 14 | * net/npcm7xx_emc.c: Fix handling of receiving packets when RSDR not set |
21 | * fsl-imx6: Fix incorrect Ethernet interrupt defines | 15 | * hw/display/xlnx_dp: Free FIFOs adding xlnx_dp_finalize() |
22 | * dump: Update correct kdump phys_base field for AArch64 | 16 | * hw/arm/smmuv3: Drop unused CDM_VALID() and is_cd_valid() |
23 | * char: i.MX: Add support for "TX complete" interrupt | 17 | * target/arm: Make number of counters in PMCR follow the CPU |
24 | * bcm2836/raspi: Fix various bugs resulting in panics trying | 18 | * hw/timer/renesas_tmr: Add default-case asserts in read_tcnt() |
25 | to boot a Debian Linux kernel on raspi3 | ||
26 | 19 | ||
27 | ---------------------------------------------------------------- | 20 | ---------------------------------------------------------------- |
28 | Andrey Smirnov (2): | 21 | Doug Evans (1): |
29 | char: i.MX: Simplify imx_update() | 22 | net/npcm7xx_emc.c: Fix handling of receiving packets when RSDR not set |
30 | char: i.MX: Add support for "TX complete" interrupt | ||
31 | 23 | ||
32 | Guenter Roeck (1): | 24 | Peter Maydell (2): |
33 | fsl-imx6: Swap Ethernet interrupt defines | 25 | target/arm: Make number of counters in PMCR follow the CPU |
26 | hw/timer/renesas_tmr: Add default-case asserts in read_tcnt() | ||
34 | 27 | ||
35 | Peter Maydell (9): | 28 | Philippe Mathieu-Daudé (1): |
36 | hw/arm/raspi: Don't do board-setup or secure-boot for raspi3 | 29 | hw/display/xlnx_dp: Free FIFOs adding xlnx_dp_finalize() |
37 | hw/arm/boot: assert that secure_boot and secure_board_setup are false for AArch64 | ||
38 | hw/arm/boot: If booting a kernel in EL2, set SCR_EL3.HCE | ||
39 | hw/arm/bcm2386: Fix parent type of bcm2386 | ||
40 | hw/arm/bcm2836: Rename bcm2836 type/struct to bcm283x | ||
41 | hw/arm/bcm2836: Create proper bcm2837 device | ||
42 | hw/arm/bcm2836: Use correct affinity values for BCM2837 | ||
43 | hw/arm/bcm2836: Hardcode correct CPU type | ||
44 | hw/arm/raspi: Provide spin-loop code for AArch64 CPUs | ||
45 | 30 | ||
46 | Wei Huang (1): | 31 | Zenghui Yu (1): |
47 | dump: Update correct kdump phys_base field for AArch64 | 32 | hw/arm/smmuv3: Drop unused CDM_VALID() and is_cd_valid() |
48 | 33 | ||
49 | include/hw/arm/bcm2836.h | 31 +++++++++++++--- | 34 | hw/arm/smmuv3-internal.h | 7 ------- |
50 | include/hw/arm/fsl-imx6.h | 4 +- | 35 | target/arm/cpu.h | 1 + |
51 | include/hw/char/imx_serial.h | 3 ++ | 36 | hw/display/xlnx_dp.c | 9 +++++++++ |
52 | dump.c | 14 +++++-- | 37 | hw/net/npcm7xx_emc.c | 4 +++- |
53 | hw/arm/bcm2836.c | 87 +++++++++++++++++++++++++++++++------------- | 38 | hw/timer/renesas_tmr.c | 4 ++++ |
54 | hw/arm/boot.c | 12 ++++++ | 39 | target/arm/cpu64.c | 3 +++ |
55 | hw/arm/raspi.c | 77 +++++++++++++++++++++++++++++++-------- | 40 | target/arm/cpu_tcg.c | 5 +++++ |
56 | hw/char/imx_serial.c | 44 ++++++++++++++++------ | 41 | target/arm/helper.c | 29 +++++++++++++++++------------ |
57 | hw/net/imx_fec.c | 28 +++++++++++++- | 42 | target/arm/kvm64.c | 2 ++ |
58 | 9 files changed, 237 insertions(+), 63 deletions(-) | 43 | tests/qtest/npcm7xx_emc-test.c | 30 +++++++++++++++++++++--------- |
44 | 10 files changed, 65 insertions(+), 29 deletions(-) | ||
59 | 45 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Doug Evans <dje@google.com> |
---|---|---|---|
2 | 2 | ||
3 | Add support for "TX complete"/TXDC interrupt generate by real HW since | 3 | Turning REG_MCMDR_RXON is enough to start receiving packets. |
4 | it is needed to support guests other than Linux. | ||
5 | 4 | ||
6 | Based on the patch by Bill Paul as found here: | 5 | Signed-off-by: Doug Evans <dje@google.com> |
7 | https://bugs.launchpad.net/qemu/+bug/1753314 | 6 | Message-id: 20210319195044.741821-1-dje@google.com |
8 | |||
9 | Cc: qemu-devel@nongnu.org | ||
10 | Cc: qemu-arm@nongnu.org | ||
11 | Cc: Bill Paul <wpaul@windriver.com> | ||
12 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Signed-off-by: Bill Paul <wpaul@windriver.com> | ||
14 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
15 | Message-id: 20180315191141.6789-2-andrew.smirnov@gmail.com | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 9 | --- |
19 | include/hw/char/imx_serial.h | 3 +++ | 10 | hw/net/npcm7xx_emc.c | 4 +++- |
20 | hw/char/imx_serial.c | 20 +++++++++++++++++--- | 11 | tests/qtest/npcm7xx_emc-test.c | 30 +++++++++++++++++++++--------- |
21 | 2 files changed, 20 insertions(+), 3 deletions(-) | 12 | 2 files changed, 24 insertions(+), 10 deletions(-) |
22 | 13 | ||
23 | diff --git a/include/hw/char/imx_serial.h b/include/hw/char/imx_serial.h | 14 | diff --git a/hw/net/npcm7xx_emc.c b/hw/net/npcm7xx_emc.c |
24 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/include/hw/char/imx_serial.h | 16 | --- a/hw/net/npcm7xx_emc.c |
26 | +++ b/include/hw/char/imx_serial.h | 17 | +++ b/hw/net/npcm7xx_emc.c |
27 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_emc_write(void *opaque, hwaddr offset, |
28 | #define UCR2_RXEN (1<<1) /* Receiver enable */ | 19 | !(value & REG_MCMDR_RXON)) { |
29 | #define UCR2_SRST (1<<0) /* Reset complete */ | 20 | emc->regs[REG_MGSTA] |= REG_MGSTA_RXHA; |
30 | 21 | } | |
31 | +#define UCR4_TCEN BIT(3) /* TX complete interrupt enable */ | 22 | - if (!(value & REG_MCMDR_RXON)) { |
32 | + | 23 | + if (value & REG_MCMDR_RXON) { |
33 | #define UTS1_TXEMPTY (1<<6) | 24 | + emc->rx_active = true; |
34 | #define UTS1_RXEMPTY (1<<5) | 25 | + } else { |
35 | #define UTS1_TXFULL (1<<4) | 26 | emc_halt_rx(emc, 0); |
36 | @@ -XXX,XX +XXX,XX @@ typedef struct IMXSerialState { | ||
37 | uint32_t ubmr; | ||
38 | uint32_t ubrc; | ||
39 | uint32_t ucr3; | ||
40 | + uint32_t ucr4; | ||
41 | |||
42 | qemu_irq irq; | ||
43 | CharBackend chr; | ||
44 | diff --git a/hw/char/imx_serial.c b/hw/char/imx_serial.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/hw/char/imx_serial.c | ||
47 | +++ b/hw/char/imx_serial.c | ||
48 | @@ -XXX,XX +XXX,XX @@ | ||
49 | |||
50 | static const VMStateDescription vmstate_imx_serial = { | ||
51 | .name = TYPE_IMX_SERIAL, | ||
52 | - .version_id = 1, | ||
53 | - .minimum_version_id = 1, | ||
54 | + .version_id = 2, | ||
55 | + .minimum_version_id = 2, | ||
56 | .fields = (VMStateField[]) { | ||
57 | VMSTATE_INT32(readbuff, IMXSerialState), | ||
58 | VMSTATE_UINT32(usr1, IMXSerialState), | ||
59 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_imx_serial = { | ||
60 | VMSTATE_UINT32(ubmr, IMXSerialState), | ||
61 | VMSTATE_UINT32(ubrc, IMXSerialState), | ||
62 | VMSTATE_UINT32(ucr3, IMXSerialState), | ||
63 | + VMSTATE_UINT32(ucr4, IMXSerialState), | ||
64 | VMSTATE_END_OF_LIST() | ||
65 | }, | ||
66 | }; | ||
67 | @@ -XXX,XX +XXX,XX @@ static void imx_update(IMXSerialState *s) | ||
68 | * unfortunately. | ||
69 | */ | ||
70 | mask = (s->ucr1 & UCR1_TXMPTYEN) ? USR2_TXFE : 0; | ||
71 | + /* | ||
72 | + * TCEN and TXDC are both bit 3 | ||
73 | + */ | ||
74 | + mask |= s->ucr4 & UCR4_TCEN; | ||
75 | + | ||
76 | usr2 = s->usr2 & mask; | ||
77 | |||
78 | qemu_set_irq(s->irq, usr1 || usr2); | ||
79 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx_serial_read(void *opaque, hwaddr offset, | ||
80 | return s->ucr3; | ||
81 | |||
82 | case 0x23: /* UCR4 */ | ||
83 | + return s->ucr4; | ||
84 | + | ||
85 | case 0x29: /* BRM Incremental */ | ||
86 | return 0x0; /* TODO */ | ||
87 | |||
88 | @@ -XXX,XX +XXX,XX @@ static void imx_serial_write(void *opaque, hwaddr offset, | ||
89 | * qemu_chr_fe_write and background I/O callbacks */ | ||
90 | qemu_chr_fe_write_all(&s->chr, &ch, 1); | ||
91 | s->usr1 &= ~USR1_TRDY; | ||
92 | + s->usr2 &= ~USR2_TXDC; | ||
93 | imx_update(s); | ||
94 | s->usr1 |= USR1_TRDY; | ||
95 | + s->usr2 |= USR2_TXDC; | ||
96 | imx_update(s); | ||
97 | } | 27 | } |
98 | break; | 28 | break; |
99 | @@ -XXX,XX +XXX,XX @@ static void imx_serial_write(void *opaque, hwaddr offset, | 29 | diff --git a/tests/qtest/npcm7xx_emc-test.c b/tests/qtest/npcm7xx_emc-test.c |
100 | s->ucr3 = value & 0xffff; | 30 | index XXXXXXX..XXXXXXX 100644 |
101 | break; | 31 | --- a/tests/qtest/npcm7xx_emc-test.c |
102 | 32 | +++ b/tests/qtest/npcm7xx_emc-test.c | |
103 | - case 0x2d: /* UTS1 */ | 33 | @@ -XXX,XX +XXX,XX @@ static void enable_tx(QTestState *qts, const EMCModule *mod, |
104 | case 0x23: /* UCR4 */ | 34 | mcmdr |= REG_MCMDR_TXON; |
105 | + s->ucr4 = value & 0xffff; | 35 | emc_write(qts, mod, REG_MCMDR, mcmdr); |
106 | + imx_update(s); | 36 | } |
107 | + break; | 37 | - |
38 | - /* Prod the device to send the packet. */ | ||
39 | - emc_write(qts, mod, REG_TSDR, 1); | ||
40 | } | ||
41 | |||
42 | static void emc_send_verify1(QTestState *qts, const EMCModule *mod, int fd, | ||
43 | @@ -XXX,XX +XXX,XX @@ static void emc_send_verify(QTestState *qts, const EMCModule *mod, int fd, | ||
44 | enable_tx(qts, mod, &desc[0], NUM_TX_DESCRIPTORS, desc_addr, | ||
45 | with_irq ? REG_MIEN_ENTXINTR : 0); | ||
46 | |||
47 | + /* Prod the device to send the packet. */ | ||
48 | + emc_write(qts, mod, REG_TSDR, 1); | ||
108 | + | 49 | + |
109 | + case 0x2d: /* UTS1 */ | 50 | /* |
110 | qemu_log_mask(LOG_UNIMP, "[%s]%s: Unimplemented reg 0x%" | 51 | * It's problematic to observe the interrupt for each packet. |
111 | HWADDR_PRIx "\n", TYPE_IMX_SERIAL, __func__, offset); | 52 | * Instead just wait until all the packets go out. |
112 | /* TODO */ | 53 | @@ -XXX,XX +XXX,XX @@ static void enable_rx(QTestState *qts, const EMCModule *mod, |
54 | mcmdr |= REG_MCMDR_RXON | mcmdr_flags; | ||
55 | emc_write(qts, mod, REG_MCMDR, mcmdr); | ||
56 | } | ||
57 | - | ||
58 | - /* Prod the device to accept a packet. */ | ||
59 | - emc_write(qts, mod, REG_RSDR, 1); | ||
60 | } | ||
61 | |||
62 | static void emc_recv_verify(QTestState *qts, const EMCModule *mod, int fd, | ||
63 | - bool with_irq) | ||
64 | + bool with_irq, bool pump_rsdr) | ||
65 | { | ||
66 | NPCM7xxEMCRxDesc desc[NUM_RX_DESCRIPTORS]; | ||
67 | uint32_t desc_addr = DESC_ADDR; | ||
68 | @@ -XXX,XX +XXX,XX @@ static void emc_recv_verify(QTestState *qts, const EMCModule *mod, int fd, | ||
69 | enable_rx(qts, mod, &desc[0], NUM_RX_DESCRIPTORS, desc_addr, | ||
70 | with_irq ? REG_MIEN_ENRXINTR : 0, 0); | ||
71 | |||
72 | + /* | ||
73 | + * If requested, prod the device to accept a packet. | ||
74 | + * This isn't necessary, the linux driver doesn't do this. | ||
75 | + * Test doing/not-doing this for robustness. | ||
76 | + */ | ||
77 | + if (pump_rsdr) { | ||
78 | + emc_write(qts, mod, REG_RSDR, 1); | ||
79 | + } | ||
80 | + | ||
81 | /* Send test packet to device's socket. */ | ||
82 | ret = iov_send(fd, iov, 2, 0, sizeof(len) + sizeof(test)); | ||
83 | g_assert_cmpint(ret, == , sizeof(test) + sizeof(len)); | ||
84 | @@ -XXX,XX +XXX,XX @@ static void test_rx(gconstpointer test_data) | ||
85 | |||
86 | qtest_irq_intercept_in(qts, "/machine/soc/a9mpcore/gic"); | ||
87 | |||
88 | - emc_recv_verify(qts, td->module, test_sockets[0], /*with_irq=*/false); | ||
89 | - emc_recv_verify(qts, td->module, test_sockets[0], /*with_irq=*/true); | ||
90 | + emc_recv_verify(qts, td->module, test_sockets[0], /*with_irq=*/false, | ||
91 | + /*pump_rsdr=*/false); | ||
92 | + emc_recv_verify(qts, td->module, test_sockets[0], /*with_irq=*/false, | ||
93 | + /*pump_rsdr=*/true); | ||
94 | + emc_recv_verify(qts, td->module, test_sockets[0], /*with_irq=*/true, | ||
95 | + /*pump_rsdr=*/false); | ||
96 | + emc_recv_verify(qts, td->module, test_sockets[0], /*with_irq=*/true, | ||
97 | + /*pump_rsdr=*/true); | ||
98 | emc_test_ptle(qts, td->module, test_sockets[0]); | ||
99 | |||
100 | qtest_quit(qts); | ||
113 | -- | 101 | -- |
114 | 2.16.2 | 102 | 2.20.1 |
115 | 103 | ||
116 | 104 | diff view generated by jsdifflib |
1 | The raspi3 has AArch64 CPUs, which means that our smpboot | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | code for keeping the secondary CPUs in a pen needs to have | ||
3 | a version for A64 as well as A32. Without this, the | ||
4 | secondary CPUs go into an infinite loop of taking undefined | ||
5 | instruction exceptions. | ||
6 | 2 | ||
3 | When building with --enable-sanitizers we get: | ||
4 | |||
5 | Direct leak of 16 byte(s) in 1 object(s) allocated from: | ||
6 | #0 0x5618479ec7cf in malloc (qemu-system-aarch64+0x233b7cf) | ||
7 | #1 0x7f675745f958 in g_malloc (/lib64/libglib-2.0.so.0+0x58958) | ||
8 | #2 0x561847c2dcc9 in xlnx_dp_init hw/display/xlnx_dp.c:1259:5 | ||
9 | #3 0x56184a5bdab8 in object_init_with_type qom/object.c:375:9 | ||
10 | #4 0x56184a5a2bda in object_initialize_with_type qom/object.c:517:5 | ||
11 | #5 0x56184a5a24d5 in object_initialize qom/object.c:536:5 | ||
12 | #6 0x56184a5a2f6c in object_initialize_child_with_propsv qom/object.c:566:5 | ||
13 | #7 0x56184a5a2e60 in object_initialize_child_with_props qom/object.c:549:10 | ||
14 | #8 0x56184a5a3a1e in object_initialize_child_internal qom/object.c:603:5 | ||
15 | #9 0x5618495aa431 in xlnx_zynqmp_init hw/arm/xlnx-zynqmp.c:273:5 | ||
16 | |||
17 | The RX/TX FIFOs are created in xlnx_dp_init(), add xlnx_dp_finalize() | ||
18 | to destroy them. | ||
19 | |||
20 | Fixes: 58ac482a66d ("introduce xlnx-dp") | ||
21 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
22 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
23 | Message-id: 20210323182958.277654-1-f4bug@amsat.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Message-id: 20180313153458.26822-10-peter.maydell@linaro.org | ||
10 | --- | 25 | --- |
11 | hw/arm/raspi.c | 41 ++++++++++++++++++++++++++++++++++++++++- | 26 | hw/display/xlnx_dp.c | 9 +++++++++ |
12 | 1 file changed, 40 insertions(+), 1 deletion(-) | 27 | 1 file changed, 9 insertions(+) |
13 | 28 | ||
14 | diff --git a/hw/arm/raspi.c b/hw/arm/raspi.c | 29 | diff --git a/hw/display/xlnx_dp.c b/hw/display/xlnx_dp.c |
15 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/raspi.c | 31 | --- a/hw/display/xlnx_dp.c |
17 | +++ b/hw/arm/raspi.c | 32 | +++ b/hw/display/xlnx_dp.c |
18 | @@ -XXX,XX +XXX,XX @@ | 33 | @@ -XXX,XX +XXX,XX @@ static void xlnx_dp_init(Object *obj) |
19 | #define BOARDSETUP_ADDR (MVBAR_ADDR + 0x20) /* board setup code */ | 34 | fifo8_create(&s->tx_fifo, 16); |
20 | #define FIRMWARE_ADDR_2 0x8000 /* Pi 2 loads kernel.img here by default */ | ||
21 | #define FIRMWARE_ADDR_3 0x80000 /* Pi 3 loads kernel.img here by default */ | ||
22 | +#define SPINTABLE_ADDR 0xd8 /* Pi 3 bootloader spintable */ | ||
23 | |||
24 | /* Table of Linux board IDs for different Pi versions */ | ||
25 | static const int raspi_boardid[] = {[1] = 0xc42, [2] = 0xc43, [3] = 0xc44}; | ||
26 | @@ -XXX,XX +XXX,XX @@ static void write_smpboot(ARMCPU *cpu, const struct arm_boot_info *info) | ||
27 | info->smp_loader_start); | ||
28 | } | 35 | } |
29 | 36 | ||
30 | +static void write_smpboot64(ARMCPU *cpu, const struct arm_boot_info *info) | 37 | +static void xlnx_dp_finalize(Object *obj) |
31 | +{ | 38 | +{ |
32 | + /* Unlike the AArch32 version we don't need to call the board setup hook. | 39 | + XlnxDPState *s = XLNX_DP(obj); |
33 | + * The mechanism for doing the spin-table is also entirely different. | ||
34 | + * We must have four 64-bit fields at absolute addresses | ||
35 | + * 0xd8, 0xe0, 0xe8, 0xf0 in RAM, which are the flag variables for | ||
36 | + * our CPUs, and which we must ensure are zero initialized before | ||
37 | + * the primary CPU goes into the kernel. We put these variables inside | ||
38 | + * a rom blob, so that the reset for ROM contents zeroes them for us. | ||
39 | + */ | ||
40 | + static const uint32_t smpboot[] = { | ||
41 | + 0xd2801b05, /* mov x5, 0xd8 */ | ||
42 | + 0xd53800a6, /* mrs x6, mpidr_el1 */ | ||
43 | + 0x924004c6, /* and x6, x6, #0x3 */ | ||
44 | + 0xd503205f, /* spin: wfe */ | ||
45 | + 0xf86678a4, /* ldr x4, [x5,x6,lsl #3] */ | ||
46 | + 0xb4ffffc4, /* cbz x4, spin */ | ||
47 | + 0xd2800000, /* mov x0, #0x0 */ | ||
48 | + 0xd2800001, /* mov x1, #0x0 */ | ||
49 | + 0xd2800002, /* mov x2, #0x0 */ | ||
50 | + 0xd2800003, /* mov x3, #0x0 */ | ||
51 | + 0xd61f0080, /* br x4 */ | ||
52 | + }; | ||
53 | + | 40 | + |
54 | + static const uint64_t spintables[] = { | 41 | + fifo8_destroy(&s->tx_fifo); |
55 | + 0, 0, 0, 0 | 42 | + fifo8_destroy(&s->rx_fifo); |
56 | + }; | ||
57 | + | ||
58 | + rom_add_blob_fixed("raspi_smpboot", smpboot, sizeof(smpboot), | ||
59 | + info->smp_loader_start); | ||
60 | + rom_add_blob_fixed("raspi_spintables", spintables, sizeof(spintables), | ||
61 | + SPINTABLE_ADDR); | ||
62 | +} | 43 | +} |
63 | + | 44 | + |
64 | static void write_board_setup(ARMCPU *cpu, const struct arm_boot_info *info) | 45 | static void xlnx_dp_realize(DeviceState *dev, Error **errp) |
65 | { | 46 | { |
66 | arm_write_secure_board_setup_dummy_smc(cpu, info, MVBAR_ADDR); | 47 | XlnxDPState *s = XLNX_DP(dev); |
67 | @@ -XXX,XX +XXX,XX @@ static void setup_boot(MachineState *machine, int version, size_t ram_size) | 48 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo xlnx_dp_info = { |
68 | /* Pi2 and Pi3 requires SMP setup */ | 49 | .parent = TYPE_SYS_BUS_DEVICE, |
69 | if (version >= 2) { | 50 | .instance_size = sizeof(XlnxDPState), |
70 | binfo.smp_loader_start = SMPBOOT_ADDR; | 51 | .instance_init = xlnx_dp_init, |
71 | - binfo.write_secondary_boot = write_smpboot; | 52 | + .instance_finalize = xlnx_dp_finalize, |
72 | + if (version == 2) { | 53 | .class_init = xlnx_dp_class_init, |
73 | + binfo.write_secondary_boot = write_smpboot; | 54 | }; |
74 | + } else { | ||
75 | + binfo.write_secondary_boot = write_smpboot64; | ||
76 | + } | ||
77 | binfo.secondary_cpu_reset_hook = reset_secondary; | ||
78 | } | ||
79 | 55 | ||
80 | -- | 56 | -- |
81 | 2.16.2 | 57 | 2.20.1 |
82 | 58 | ||
83 | 59 | diff view generated by jsdifflib |
1 | From: Guenter Roeck <linux@roeck-us.net> | 1 | From: Zenghui Yu <yuzenghui@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | The sabrelite machine model used by qemu-system-arm is based on the | 3 | They were introduced in commit 9bde7f0674fe ("hw/arm/smmuv3: Implement |
4 | Freescale/NXP i.MX6Q processor. This SoC has an on-board ethernet | 4 | translate callback") but never actually used. Drop them. |
5 | controller which is supported in QEMU using the imx_fec.c module | ||
6 | (actually called imx.enet for this model.) | ||
7 | 5 | ||
8 | The include/hw/arm/fsm-imx6.h file defines the interrupt vectors for the | 6 | Signed-off-by: Zenghui Yu <yuzenghui@huawei.com> |
9 | imx.enet device like this: | 7 | Acked-by: Eric Auger <eric.auger@redhat.com> |
10 | 8 | Message-id: 20210325142702.790-1-yuzenghui@huawei.com | |
11 | #define FSL_IMX6_ENET_MAC_1588_IRQ 118 | ||
12 | #define FSL_IMX6_ENET_MAC_IRQ 119 | ||
13 | |||
14 | According to https://www.nxp.com/docs/en/reference-manual/IMX6DQRM.pdf, | ||
15 | page 225, in Table 3-1. ARM Cortex A9 domain interrupt summary, | ||
16 | interrupts are as follows. | ||
17 | |||
18 | 150 ENET MAC 0 IRQ | ||
19 | 151 ENET MAC 0 1588 Timer interrupt | ||
20 | |||
21 | where | ||
22 | |||
23 | 150 - 32 == 118 | ||
24 | 151 - 32 == 119 | ||
25 | |||
26 | In other words, the vector definitions in the fsl-imx6.h file are reversed. | ||
27 | |||
28 | Fixing the interrupts alone causes problems with older Linux kernels: | ||
29 | The Ethernet interface will fail to probe with Linux v4.9 and earlier. | ||
30 | Linux v4.1 and earlier will crash due to a bug in Ethernet driver probe | ||
31 | error handling. This is a Linux kernel problem, not a qemu problem: | ||
32 | the Linux kernel only worked by accident since it requested both interrupts. | ||
33 | |||
34 | For backward compatibility, generate the Ethernet interrupt on both interrupt | ||
35 | lines. This was shown to work from all Linux kernel releases starting with | ||
36 | v3.16. | ||
37 | |||
38 | Link: https://bugs.launchpad.net/qemu/+bug/1753309 | ||
39 | Signed-off-by: Guenter Roeck <linux@roeck-us.net> | ||
40 | Message-id: 1520723090-22130-1-git-send-email-linux@roeck-us.net | ||
41 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
42 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
43 | --- | 11 | --- |
44 | include/hw/arm/fsl-imx6.h | 4 ++-- | 12 | hw/arm/smmuv3-internal.h | 7 ------- |
45 | hw/net/imx_fec.c | 28 +++++++++++++++++++++++++++- | 13 | 1 file changed, 7 deletions(-) |
46 | 2 files changed, 29 insertions(+), 3 deletions(-) | ||
47 | 14 | ||
48 | diff --git a/include/hw/arm/fsl-imx6.h b/include/hw/arm/fsl-imx6.h | 15 | diff --git a/hw/arm/smmuv3-internal.h b/hw/arm/smmuv3-internal.h |
49 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
50 | --- a/include/hw/arm/fsl-imx6.h | 17 | --- a/hw/arm/smmuv3-internal.h |
51 | +++ b/include/hw/arm/fsl-imx6.h | 18 | +++ b/hw/arm/smmuv3-internal.h |
52 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX6State { | 19 | @@ -XXX,XX +XXX,XX @@ static inline int pa_range(STE *ste) |
53 | #define FSL_IMX6_HDMI_MASTER_IRQ 115 | 20 | #define CD_A(x) extract32((x)->word[1], 14, 1) |
54 | #define FSL_IMX6_HDMI_CEC_IRQ 116 | 21 | #define CD_AARCH64(x) extract32((x)->word[1], 9 , 1) |
55 | #define FSL_IMX6_MLB150_LOW_IRQ 117 | 22 | |
56 | -#define FSL_IMX6_ENET_MAC_1588_IRQ 118 | 23 | -#define CDM_VALID(x) ((x)->word[0] & 0x1) |
57 | -#define FSL_IMX6_ENET_MAC_IRQ 119 | 24 | - |
58 | +#define FSL_IMX6_ENET_MAC_IRQ 118 | 25 | -static inline int is_cd_valid(SMMUv3State *s, STE *ste, CD *cd) |
59 | +#define FSL_IMX6_ENET_MAC_1588_IRQ 119 | 26 | -{ |
60 | #define FSL_IMX6_PCIE1_IRQ 120 | 27 | - return CD_VALID(cd); |
61 | #define FSL_IMX6_PCIE2_IRQ 121 | 28 | -} |
62 | #define FSL_IMX6_PCIE3_IRQ 122 | 29 | - |
63 | diff --git a/hw/net/imx_fec.c b/hw/net/imx_fec.c | 30 | /** |
64 | index XXXXXXX..XXXXXXX 100644 | 31 | * tg2granule - Decodes the CD translation granule size field according |
65 | --- a/hw/net/imx_fec.c | 32 | * to the ttbr in use |
66 | +++ b/hw/net/imx_fec.c | ||
67 | @@ -XXX,XX +XXX,XX @@ static void imx_enet_write_bd(IMXENETBufDesc *bd, dma_addr_t addr) | ||
68 | |||
69 | static void imx_eth_update(IMXFECState *s) | ||
70 | { | ||
71 | - if (s->regs[ENET_EIR] & s->regs[ENET_EIMR] & ENET_INT_TS_TIMER) { | ||
72 | + /* | ||
73 | + * Previous versions of qemu had the ENET_INT_MAC and ENET_INT_TS_TIMER | ||
74 | + * interrupts swapped. This worked with older versions of Linux (4.14 | ||
75 | + * and older) since Linux associated both interrupt lines with Ethernet | ||
76 | + * MAC interrupts. Specifically, | ||
77 | + * - Linux 4.15 and later have separate interrupt handlers for the MAC and | ||
78 | + * timer interrupts. Those versions of Linux fail with versions of QEMU | ||
79 | + * with swapped interrupt assignments. | ||
80 | + * - In linux 4.14, both interrupt lines were registered with the Ethernet | ||
81 | + * MAC interrupt handler. As a result, all versions of qemu happen to | ||
82 | + * work, though that is accidental. | ||
83 | + * - In Linux 4.9 and older, the timer interrupt was registered directly | ||
84 | + * with the Ethernet MAC interrupt handler. The MAC interrupt was | ||
85 | + * redirected to a GPIO interrupt to work around erratum ERR006687. | ||
86 | + * This was implemented using the SOC's IOMUX block. In qemu, this GPIO | ||
87 | + * interrupt never fired since IOMUX is currently not supported in qemu. | ||
88 | + * Linux instead received MAC interrupts on the timer interrupt. | ||
89 | + * As a result, qemu versions with the swapped interrupt assignment work, | ||
90 | + * albeit accidentally, but qemu versions with the correct interrupt | ||
91 | + * assignment fail. | ||
92 | + * | ||
93 | + * To ensure that all versions of Linux work, generate ENET_INT_MAC | ||
94 | + * interrrupts on both interrupt lines. This should be changed if and when | ||
95 | + * qemu supports IOMUX. | ||
96 | + */ | ||
97 | + if (s->regs[ENET_EIR] & s->regs[ENET_EIMR] & | ||
98 | + (ENET_INT_MAC | ENET_INT_TS_TIMER)) { | ||
99 | qemu_set_irq(s->irq[1], 1); | ||
100 | } else { | ||
101 | qemu_set_irq(s->irq[1], 0); | ||
102 | -- | 33 | -- |
103 | 2.16.2 | 34 | 2.20.1 |
104 | 35 | ||
105 | 36 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Wei Huang <wei@redhat.com> | ||
2 | 1 | ||
3 | For guest kernel that supports KASLR, the load address can change every | ||
4 | time when guest VM runs. To find the physical base address correctly, | ||
5 | current QEMU dump searches VMCOREINFO for the string "NUMBER(phys_base)=". | ||
6 | However this string pattern is only available on x86_64. AArch64 uses a | ||
7 | different field, called "NUMBER(PHYS_OFFSET)=". This patch makes sure | ||
8 | QEMU dump uses the correct string on AArch64. | ||
9 | |||
10 | Signed-off-by: Wei Huang <wei@redhat.com> | ||
11 | Reviewed-by: Marc-André Lureau <marcandre.lureau@redhat.com> | ||
12 | Message-id: 1520615003-20869-1-git-send-email-wei@redhat.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | dump.c | 14 +++++++++++--- | ||
16 | 1 file changed, 11 insertions(+), 3 deletions(-) | ||
17 | |||
18 | diff --git a/dump.c b/dump.c | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/dump.c | ||
21 | +++ b/dump.c | ||
22 | @@ -XXX,XX +XXX,XX @@ static void vmcoreinfo_update_phys_base(DumpState *s) | ||
23 | |||
24 | lines = g_strsplit((char *)vmci, "\n", -1); | ||
25 | for (i = 0; lines[i]; i++) { | ||
26 | - if (g_str_has_prefix(lines[i], "NUMBER(phys_base)=")) { | ||
27 | - if (qemu_strtou64(lines[i] + 18, NULL, 16, | ||
28 | + const char *prefix = NULL; | ||
29 | + | ||
30 | + if (s->dump_info.d_machine == EM_X86_64) { | ||
31 | + prefix = "NUMBER(phys_base)="; | ||
32 | + } else if (s->dump_info.d_machine == EM_AARCH64) { | ||
33 | + prefix = "NUMBER(PHYS_OFFSET)="; | ||
34 | + } | ||
35 | + | ||
36 | + if (prefix && g_str_has_prefix(lines[i], prefix)) { | ||
37 | + if (qemu_strtou64(lines[i] + strlen(prefix), NULL, 16, | ||
38 | &phys_base) < 0) { | ||
39 | - warn_report("Failed to read NUMBER(phys_base)="); | ||
40 | + warn_report("Failed to read %s", prefix); | ||
41 | } else { | ||
42 | s->dump_info.phys_base = phys_base; | ||
43 | } | ||
44 | -- | ||
45 | 2.16.2 | ||
46 | |||
47 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
2 | 1 | ||
3 | Code of imx_update() is slightly confusing since the "flags" variable | ||
4 | doesn't really corespond to anything in real hardware and server as a | ||
5 | kitchensink accumulating events normally reported via USR1 and USR2 | ||
6 | registers. | ||
7 | |||
8 | Change the code to explicitly evaluate state of interrupts reported | ||
9 | via USR1 and USR2 against corresponding masking bits and use the to | ||
10 | detemine if IRQ line should be asserted or not. | ||
11 | |||
12 | NOTE: Check for UTS1_TXEMPTY being set has been dropped for two | ||
13 | reasons: | ||
14 | |||
15 | 1. Emulation code implements a single character FIFO, so this flag | ||
16 | will always be set since characters are trasmitted as a part of | ||
17 | the code emulating "push" into the FIFO | ||
18 | |||
19 | 2. imx_update() is really just a function doing ORing and maksing | ||
20 | of reported events, so checking for UTS1_TXEMPTY should happen, | ||
21 | if it's ever really needed should probably happen outside of | ||
22 | it. | ||
23 | |||
24 | Cc: qemu-devel@nongnu.org | ||
25 | Cc: qemu-arm@nongnu.org | ||
26 | Cc: Bill Paul <wpaul@windriver.com> | ||
27 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
28 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
29 | Message-id: 20180315191141.6789-1-andrew.smirnov@gmail.com | ||
30 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
31 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
32 | --- | ||
33 | hw/char/imx_serial.c | 24 ++++++++++++++++-------- | ||
34 | 1 file changed, 16 insertions(+), 8 deletions(-) | ||
35 | |||
36 | diff --git a/hw/char/imx_serial.c b/hw/char/imx_serial.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/hw/char/imx_serial.c | ||
39 | +++ b/hw/char/imx_serial.c | ||
40 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_imx_serial = { | ||
41 | |||
42 | static void imx_update(IMXSerialState *s) | ||
43 | { | ||
44 | - uint32_t flags; | ||
45 | + uint32_t usr1; | ||
46 | + uint32_t usr2; | ||
47 | + uint32_t mask; | ||
48 | |||
49 | - flags = (s->usr1 & s->ucr1) & (USR1_TRDY|USR1_RRDY); | ||
50 | - if (s->ucr1 & UCR1_TXMPTYEN) { | ||
51 | - flags |= (s->uts1 & UTS1_TXEMPTY); | ||
52 | - } else { | ||
53 | - flags &= ~USR1_TRDY; | ||
54 | - } | ||
55 | + /* | ||
56 | + * Lucky for us TRDY and RRDY has the same offset in both USR1 and | ||
57 | + * UCR1, so we can get away with something as simple as the | ||
58 | + * following: | ||
59 | + */ | ||
60 | + usr1 = s->usr1 & s->ucr1 & (USR1_TRDY | USR1_RRDY); | ||
61 | + /* | ||
62 | + * Bits that we want in USR2 are not as conveniently laid out, | ||
63 | + * unfortunately. | ||
64 | + */ | ||
65 | + mask = (s->ucr1 & UCR1_TXMPTYEN) ? USR2_TXFE : 0; | ||
66 | + usr2 = s->usr2 & mask; | ||
67 | |||
68 | - qemu_set_irq(s->irq, !!flags); | ||
69 | + qemu_set_irq(s->irq, usr1 || usr2); | ||
70 | } | ||
71 | |||
72 | static void imx_serial_reset(IMXSerialState *s) | ||
73 | -- | ||
74 | 2.16.2 | ||
75 | |||
76 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | For the rpi1 and 2 we want to boot the Linux kernel via some | ||
2 | custom setup code that makes sure that the SMC instruction | ||
3 | acts as a no-op, because it's used for cache maintenance. | ||
4 | The rpi3 boots AArch64 kernels, which don't need SMC for | ||
5 | cache maintenance and always expect to be booted non-secure. | ||
6 | Don't fill in the aarch32-specific parts of the binfo struct. | ||
7 | 1 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Andrew Baumann <Andrew.Baumann@microsoft.com> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Message-id: 20180313153458.26822-2-peter.maydell@linaro.org | ||
12 | --- | ||
13 | hw/arm/raspi.c | 17 +++++++++++++---- | ||
14 | 1 file changed, 13 insertions(+), 4 deletions(-) | ||
15 | |||
16 | diff --git a/hw/arm/raspi.c b/hw/arm/raspi.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/hw/arm/raspi.c | ||
19 | +++ b/hw/arm/raspi.c | ||
20 | @@ -XXX,XX +XXX,XX @@ static void setup_boot(MachineState *machine, int version, size_t ram_size) | ||
21 | binfo.board_id = raspi_boardid[version]; | ||
22 | binfo.ram_size = ram_size; | ||
23 | binfo.nb_cpus = smp_cpus; | ||
24 | - binfo.board_setup_addr = BOARDSETUP_ADDR; | ||
25 | - binfo.write_board_setup = write_board_setup; | ||
26 | - binfo.secure_board_setup = true; | ||
27 | - binfo.secure_boot = true; | ||
28 | + | ||
29 | + if (version <= 2) { | ||
30 | + /* The rpi1 and 2 require some custom setup code to run in Secure | ||
31 | + * mode before booting a kernel (to set up the SMC vectors so | ||
32 | + * that we get a no-op SMC; this is used by Linux to call the | ||
33 | + * firmware for some cache maintenance operations. | ||
34 | + * The rpi3 doesn't need this. | ||
35 | + */ | ||
36 | + binfo.board_setup_addr = BOARDSETUP_ADDR; | ||
37 | + binfo.write_board_setup = write_board_setup; | ||
38 | + binfo.secure_board_setup = true; | ||
39 | + binfo.secure_boot = true; | ||
40 | + } | ||
41 | |||
42 | /* Pi2 and Pi3 requires SMP setup */ | ||
43 | if (version >= 2) { | ||
44 | -- | ||
45 | 2.16.2 | ||
46 | |||
47 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Add some assertions that if we're about to boot an AArch64 kernel, | ||
2 | the board code has not mistakenly set either secure_boot or | ||
3 | secure_board_setup. It doesn't make sense to set secure_boot, | ||
4 | because all AArch64 kernels must be booted in non-secure mode. | ||
5 | 1 | ||
6 | It might in theory make sense to set secure_board_setup, but | ||
7 | we don't currently support that, because only the AArch32 | ||
8 | bootloader[] code calls this hook; bootloader_aarch64[] does not. | ||
9 | Since we don't have a current need for this functionality, just | ||
10 | assert that we don't try to use it. If it's needed we'll add | ||
11 | it later. | ||
12 | |||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Message-id: 20180313153458.26822-3-peter.maydell@linaro.org | ||
16 | --- | ||
17 | hw/arm/boot.c | 7 +++++++ | ||
18 | 1 file changed, 7 insertions(+) | ||
19 | |||
20 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/hw/arm/boot.c | ||
23 | +++ b/hw/arm/boot.c | ||
24 | @@ -XXX,XX +XXX,XX @@ static void do_cpu_reset(void *opaque) | ||
25 | } else { | ||
26 | env->pstate = PSTATE_MODE_EL1h; | ||
27 | } | ||
28 | + /* AArch64 kernels never boot in secure mode */ | ||
29 | + assert(!info->secure_boot); | ||
30 | + /* This hook is only supported for AArch32 currently: | ||
31 | + * bootloader_aarch64[] will not call the hook, and | ||
32 | + * the code above has already dropped us into EL2 or EL1. | ||
33 | + */ | ||
34 | + assert(!info->secure_board_setup); | ||
35 | } | ||
36 | |||
37 | /* Set to non-secure if not a secure boot */ | ||
38 | -- | ||
39 | 2.16.2 | ||
40 | |||
41 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | If we're directly booting a Linux kernel and the CPU supports both | ||
2 | EL3 and EL2, we start the kernel in EL2, as it expects. We must also | ||
3 | set the SCR_EL3.HCE bit in this situation, so that the HVC | ||
4 | instruction is enabled rather than UNDEFing. Otherwise at least some | ||
5 | kernels will panic when trying to initialize KVM in the guest. | ||
6 | 1 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Message-id: 20180313153458.26822-4-peter.maydell@linaro.org | ||
9 | --- | ||
10 | hw/arm/boot.c | 5 +++++ | ||
11 | 1 file changed, 5 insertions(+) | ||
12 | |||
13 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/arm/boot.c | ||
16 | +++ b/hw/arm/boot.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static void do_cpu_reset(void *opaque) | ||
18 | assert(!info->secure_board_setup); | ||
19 | } | ||
20 | |||
21 | + if (arm_feature(env, ARM_FEATURE_EL2)) { | ||
22 | + /* If we have EL2 then Linux expects the HVC insn to work */ | ||
23 | + env->cp15.scr_el3 |= SCR_HCE; | ||
24 | + } | ||
25 | + | ||
26 | /* Set to non-secure if not a secure boot */ | ||
27 | if (!info->secure_boot && | ||
28 | (cs != first_cpu || !info->secure_board_setup)) { | ||
29 | -- | ||
30 | 2.16.2 | ||
31 | |||
32 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The TypeInfo and state struct for bcm2386 disagree about what the | ||
2 | parent class is -- the TypeInfo says it's TYPE_SYS_BUS_DEVICE, | ||
3 | but the BCM2386State struct only defines the parent_obj field | ||
4 | as DeviceState. This would have caused problems if anything | ||
5 | actually tried to treat the object as a TYPE_SYS_BUS_DEVICE. | ||
6 | Fix the TypeInfo to use TYPE_DEVICE as the parent, since we don't | ||
7 | need any of the additional functionality TYPE_SYS_BUS_DEVICE | ||
8 | provides. | ||
9 | 1 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Andrew Baumann <Andrew.Baumann@microsoft.com> | ||
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Message-id: 20180313153458.26822-5-peter.maydell@linaro.org | ||
14 | --- | ||
15 | hw/arm/bcm2836.c | 2 +- | ||
16 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
17 | |||
18 | diff --git a/hw/arm/bcm2836.c b/hw/arm/bcm2836.c | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/hw/arm/bcm2836.c | ||
21 | +++ b/hw/arm/bcm2836.c | ||
22 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_class_init(ObjectClass *oc, void *data) | ||
23 | |||
24 | static const TypeInfo bcm2836_type_info = { | ||
25 | .name = TYPE_BCM2836, | ||
26 | - .parent = TYPE_SYS_BUS_DEVICE, | ||
27 | + .parent = TYPE_DEVICE, | ||
28 | .instance_size = sizeof(BCM2836State), | ||
29 | .instance_init = bcm2836_init, | ||
30 | .class_init = bcm2836_class_init, | ||
31 | -- | ||
32 | 2.16.2 | ||
33 | |||
34 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Our BCM2836 type is really a generic one that can be any of | ||
2 | the bcm283x family. Rename it accordingly. We change only | ||
3 | the names which are visible via the header file to the | ||
4 | rest of the QEMU code, leaving private function names | ||
5 | in bcm2836.c as they are. | ||
6 | 1 | ||
7 | This is a preliminary to making bcm283x be an abstract | ||
8 | parent class to specific types for the bcm2836 and bcm2837. | ||
9 | |||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Andrew Baumann <Andrew.Baumann@microsoft.com> | ||
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Message-id: 20180313153458.26822-6-peter.maydell@linaro.org | ||
14 | --- | ||
15 | include/hw/arm/bcm2836.h | 12 ++++++------ | ||
16 | hw/arm/bcm2836.c | 17 +++++++++-------- | ||
17 | hw/arm/raspi.c | 16 ++++++++-------- | ||
18 | 3 files changed, 23 insertions(+), 22 deletions(-) | ||
19 | |||
20 | diff --git a/include/hw/arm/bcm2836.h b/include/hw/arm/bcm2836.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/include/hw/arm/bcm2836.h | ||
23 | +++ b/include/hw/arm/bcm2836.h | ||
24 | @@ -XXX,XX +XXX,XX @@ | ||
25 | #include "hw/arm/bcm2835_peripherals.h" | ||
26 | #include "hw/intc/bcm2836_control.h" | ||
27 | |||
28 | -#define TYPE_BCM2836 "bcm2836" | ||
29 | -#define BCM2836(obj) OBJECT_CHECK(BCM2836State, (obj), TYPE_BCM2836) | ||
30 | +#define TYPE_BCM283X "bcm283x" | ||
31 | +#define BCM283X(obj) OBJECT_CHECK(BCM283XState, (obj), TYPE_BCM283X) | ||
32 | |||
33 | -#define BCM2836_NCPUS 4 | ||
34 | +#define BCM283X_NCPUS 4 | ||
35 | |||
36 | -typedef struct BCM2836State { | ||
37 | +typedef struct BCM283XState { | ||
38 | /*< private >*/ | ||
39 | DeviceState parent_obj; | ||
40 | /*< public >*/ | ||
41 | @@ -XXX,XX +XXX,XX @@ typedef struct BCM2836State { | ||
42 | char *cpu_type; | ||
43 | uint32_t enabled_cpus; | ||
44 | |||
45 | - ARMCPU cpus[BCM2836_NCPUS]; | ||
46 | + ARMCPU cpus[BCM283X_NCPUS]; | ||
47 | BCM2836ControlState control; | ||
48 | BCM2835PeripheralState peripherals; | ||
49 | -} BCM2836State; | ||
50 | +} BCM283XState; | ||
51 | |||
52 | #endif /* BCM2836_H */ | ||
53 | diff --git a/hw/arm/bcm2836.c b/hw/arm/bcm2836.c | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/hw/arm/bcm2836.c | ||
56 | +++ b/hw/arm/bcm2836.c | ||
57 | @@ -XXX,XX +XXX,XX @@ | ||
58 | |||
59 | static void bcm2836_init(Object *obj) | ||
60 | { | ||
61 | - BCM2836State *s = BCM2836(obj); | ||
62 | + BCM283XState *s = BCM283X(obj); | ||
63 | |||
64 | object_initialize(&s->control, sizeof(s->control), TYPE_BCM2836_CONTROL); | ||
65 | object_property_add_child(obj, "control", OBJECT(&s->control), NULL); | ||
66 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_init(Object *obj) | ||
67 | |||
68 | static void bcm2836_realize(DeviceState *dev, Error **errp) | ||
69 | { | ||
70 | - BCM2836State *s = BCM2836(dev); | ||
71 | + BCM283XState *s = BCM283X(dev); | ||
72 | Object *obj; | ||
73 | Error *err = NULL; | ||
74 | int n; | ||
75 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_realize(DeviceState *dev, Error **errp) | ||
76 | /* common peripherals from bcm2835 */ | ||
77 | |||
78 | obj = OBJECT(dev); | ||
79 | - for (n = 0; n < BCM2836_NCPUS; n++) { | ||
80 | + for (n = 0; n < BCM283X_NCPUS; n++) { | ||
81 | object_initialize(&s->cpus[n], sizeof(s->cpus[n]), | ||
82 | s->cpu_type); | ||
83 | object_property_add_child(obj, "cpu[*]", OBJECT(&s->cpus[n]), | ||
84 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_realize(DeviceState *dev, Error **errp) | ||
85 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->peripherals), 1, | ||
86 | qdev_get_gpio_in_named(DEVICE(&s->control), "gpu-fiq", 0)); | ||
87 | |||
88 | - for (n = 0; n < BCM2836_NCPUS; n++) { | ||
89 | + for (n = 0; n < BCM283X_NCPUS; n++) { | ||
90 | /* Mirror bcm2836, which has clusterid set to 0xf | ||
91 | * TODO: this should be converted to a property of ARM_CPU | ||
92 | */ | ||
93 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_realize(DeviceState *dev, Error **errp) | ||
94 | } | ||
95 | |||
96 | static Property bcm2836_props[] = { | ||
97 | - DEFINE_PROP_STRING("cpu-type", BCM2836State, cpu_type), | ||
98 | - DEFINE_PROP_UINT32("enabled-cpus", BCM2836State, enabled_cpus, BCM2836_NCPUS), | ||
99 | + DEFINE_PROP_STRING("cpu-type", BCM283XState, cpu_type), | ||
100 | + DEFINE_PROP_UINT32("enabled-cpus", BCM283XState, enabled_cpus, | ||
101 | + BCM283X_NCPUS), | ||
102 | DEFINE_PROP_END_OF_LIST() | ||
103 | }; | ||
104 | |||
105 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_class_init(ObjectClass *oc, void *data) | ||
106 | } | ||
107 | |||
108 | static const TypeInfo bcm2836_type_info = { | ||
109 | - .name = TYPE_BCM2836, | ||
110 | + .name = TYPE_BCM283X, | ||
111 | .parent = TYPE_DEVICE, | ||
112 | - .instance_size = sizeof(BCM2836State), | ||
113 | + .instance_size = sizeof(BCM283XState), | ||
114 | .instance_init = bcm2836_init, | ||
115 | .class_init = bcm2836_class_init, | ||
116 | }; | ||
117 | diff --git a/hw/arm/raspi.c b/hw/arm/raspi.c | ||
118 | index XXXXXXX..XXXXXXX 100644 | ||
119 | --- a/hw/arm/raspi.c | ||
120 | +++ b/hw/arm/raspi.c | ||
121 | @@ -XXX,XX +XXX,XX @@ | ||
122 | static const int raspi_boardid[] = {[1] = 0xc42, [2] = 0xc43, [3] = 0xc44}; | ||
123 | |||
124 | typedef struct RasPiState { | ||
125 | - BCM2836State soc; | ||
126 | + BCM283XState soc; | ||
127 | MemoryRegion ram; | ||
128 | } RasPiState; | ||
129 | |||
130 | @@ -XXX,XX +XXX,XX @@ static void raspi_init(MachineState *machine, int version) | ||
131 | BusState *bus; | ||
132 | DeviceState *carddev; | ||
133 | |||
134 | - object_initialize(&s->soc, sizeof(s->soc), TYPE_BCM2836); | ||
135 | + object_initialize(&s->soc, sizeof(s->soc), TYPE_BCM283X); | ||
136 | object_property_add_child(OBJECT(machine), "soc", OBJECT(&s->soc), | ||
137 | &error_abort); | ||
138 | |||
139 | @@ -XXX,XX +XXX,XX @@ static void raspi2_machine_init(MachineClass *mc) | ||
140 | mc->no_floppy = 1; | ||
141 | mc->no_cdrom = 1; | ||
142 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a15"); | ||
143 | - mc->max_cpus = BCM2836_NCPUS; | ||
144 | - mc->min_cpus = BCM2836_NCPUS; | ||
145 | - mc->default_cpus = BCM2836_NCPUS; | ||
146 | + mc->max_cpus = BCM283X_NCPUS; | ||
147 | + mc->min_cpus = BCM283X_NCPUS; | ||
148 | + mc->default_cpus = BCM283X_NCPUS; | ||
149 | mc->default_ram_size = 1024 * 1024 * 1024; | ||
150 | mc->ignore_memory_transaction_failures = true; | ||
151 | }; | ||
152 | @@ -XXX,XX +XXX,XX @@ static void raspi3_machine_init(MachineClass *mc) | ||
153 | mc->no_floppy = 1; | ||
154 | mc->no_cdrom = 1; | ||
155 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a53"); | ||
156 | - mc->max_cpus = BCM2836_NCPUS; | ||
157 | - mc->min_cpus = BCM2836_NCPUS; | ||
158 | - mc->default_cpus = BCM2836_NCPUS; | ||
159 | + mc->max_cpus = BCM283X_NCPUS; | ||
160 | + mc->min_cpus = BCM283X_NCPUS; | ||
161 | + mc->default_cpus = BCM283X_NCPUS; | ||
162 | mc->default_ram_size = 1024 * 1024 * 1024; | ||
163 | } | ||
164 | DEFINE_MACHINE("raspi3", raspi3_machine_init) | ||
165 | -- | ||
166 | 2.16.2 | ||
167 | |||
168 | diff view generated by jsdifflib |
1 | Now we have separate types for BCM2386 and BCM2387, we might as well | 1 | Currently we give all the v7-and-up CPUs a PMU with 4 counters. This |
---|---|---|---|
2 | just hard-code the CPU type they use rather than having it passed | 2 | means that we don't provide the 6 counters that are required by the |
3 | through as an object property. This then lets us put the initialization | 3 | Arm BSA (Base System Architecture) specification if the CPU supports |
4 | of the CPU object in init rather than realize. | 4 | the Virtualization extensions. |
5 | 5 | ||
6 | Note that this change means that it's no longer possible on | 6 | Instead of having a single PMCR_NUM_COUNTERS, make each CPU type |
7 | the command line to use -cpu to ask for a different kind of | 7 | specify the PMCR reset value (obtained from the appropriate TRM), and |
8 | CPU than the SoC supports. This was never a supported thing to | 8 | use the 'N' field of that value to define the number of counters |
9 | do anyway; we were just not sanity-checking the command line. | 9 | provided. |
10 | 10 | ||
11 | This does require us to only build the bcm2837 object on | 11 | This means that we now supply 6 counters for Cortex-A53, A57, A72, |
12 | TARGET_AARCH64 configs, since otherwise it won't instantiate | 12 | A15 and A9 as well as '-cpu max'; Cortex-A7 and A8 stay at 4; and |
13 | due to the missing cortex-a53 device and "make check" will fail. | 13 | Cortex-R5 goes down to 3. |
14 | |||
15 | Note that because we now use the PMCR reset value of the specific | ||
16 | implementation, we no longer set the LC bit out of reset. This has | ||
17 | an UNKNOWN value out of reset for all cores with any AArch32 support, | ||
18 | so guest software should be setting it anyway if it wants it. | ||
14 | 19 | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Reviewed-by: Andrew Baumann <Andrew.Baumann@microsoft.com> | 21 | Tested-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> |
17 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 22 | Message-id: 20210311165947.27470-1-peter.maydell@linaro.org |
18 | Message-id: 20180313153458.26822-9-peter.maydell@linaro.org | 23 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
19 | --- | 24 | --- |
20 | hw/arm/bcm2836.c | 24 +++++++++++++++--------- | 25 | target/arm/cpu.h | 1 + |
21 | hw/arm/raspi.c | 2 -- | 26 | target/arm/cpu64.c | 3 +++ |
22 | 2 files changed, 15 insertions(+), 11 deletions(-) | 27 | target/arm/cpu_tcg.c | 5 +++++ |
23 | 28 | target/arm/helper.c | 29 +++++++++++++++++------------ | |
24 | diff --git a/hw/arm/bcm2836.c b/hw/arm/bcm2836.c | 29 | target/arm/kvm64.c | 2 ++ |
25 | index XXXXXXX..XXXXXXX 100644 | 30 | 5 files changed, 28 insertions(+), 12 deletions(-) |
26 | --- a/hw/arm/bcm2836.c | 31 | |
27 | +++ b/hw/arm/bcm2836.c | 32 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/cpu.h | ||
35 | +++ b/target/arm/cpu.h | ||
36 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { | ||
37 | uint64_t id_aa64mmfr2; | ||
38 | uint64_t id_aa64dfr0; | ||
39 | uint64_t id_aa64dfr1; | ||
40 | + uint64_t reset_pmcr_el0; | ||
41 | } isar; | ||
42 | uint64_t midr; | ||
43 | uint32_t revidr; | ||
44 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/target/arm/cpu64.c | ||
47 | +++ b/target/arm/cpu64.c | ||
48 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a57_initfn(Object *obj) | ||
49 | cpu->gic_num_lrs = 4; | ||
50 | cpu->gic_vpribits = 5; | ||
51 | cpu->gic_vprebits = 5; | ||
52 | + cpu->isar.reset_pmcr_el0 = 0x41013000; | ||
53 | define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); | ||
54 | } | ||
55 | |||
56 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a53_initfn(Object *obj) | ||
57 | cpu->gic_num_lrs = 4; | ||
58 | cpu->gic_vpribits = 5; | ||
59 | cpu->gic_vprebits = 5; | ||
60 | + cpu->isar.reset_pmcr_el0 = 0x41033000; | ||
61 | define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); | ||
62 | } | ||
63 | |||
64 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a72_initfn(Object *obj) | ||
65 | cpu->gic_num_lrs = 4; | ||
66 | cpu->gic_vpribits = 5; | ||
67 | cpu->gic_vprebits = 5; | ||
68 | + cpu->isar.reset_pmcr_el0 = 0x41023000; | ||
69 | define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); | ||
70 | } | ||
71 | |||
72 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
73 | index XXXXXXX..XXXXXXX 100644 | ||
74 | --- a/target/arm/cpu_tcg.c | ||
75 | +++ b/target/arm/cpu_tcg.c | ||
76 | @@ -XXX,XX +XXX,XX @@ static void cortex_a8_initfn(Object *obj) | ||
77 | cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */ | ||
78 | cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */ | ||
79 | cpu->reset_auxcr = 2; | ||
80 | + cpu->isar.reset_pmcr_el0 = 0x41002000; | ||
81 | define_arm_cp_regs(cpu, cortexa8_cp_reginfo); | ||
82 | } | ||
83 | |||
84 | @@ -XXX,XX +XXX,XX @@ static void cortex_a9_initfn(Object *obj) | ||
85 | cpu->clidr = (1 << 27) | (1 << 24) | 3; | ||
86 | cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */ | ||
87 | cpu->ccsidr[1] = 0x200fe019; /* 16k L1 icache. */ | ||
88 | + cpu->isar.reset_pmcr_el0 = 0x41093000; | ||
89 | define_arm_cp_regs(cpu, cortexa9_cp_reginfo); | ||
90 | } | ||
91 | |||
92 | @@ -XXX,XX +XXX,XX @@ static void cortex_a7_initfn(Object *obj) | ||
93 | cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */ | ||
94 | cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */ | ||
95 | cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */ | ||
96 | + cpu->isar.reset_pmcr_el0 = 0x41072000; | ||
97 | define_arm_cp_regs(cpu, cortexa15_cp_reginfo); /* Same as A15 */ | ||
98 | } | ||
99 | |||
100 | @@ -XXX,XX +XXX,XX @@ static void cortex_a15_initfn(Object *obj) | ||
101 | cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */ | ||
102 | cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */ | ||
103 | cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */ | ||
104 | + cpu->isar.reset_pmcr_el0 = 0x410F3000; | ||
105 | define_arm_cp_regs(cpu, cortexa15_cp_reginfo); | ||
106 | } | ||
107 | |||
108 | @@ -XXX,XX +XXX,XX @@ static void cortex_r5_initfn(Object *obj) | ||
109 | cpu->isar.id_isar6 = 0x0; | ||
110 | cpu->mp_is_up = true; | ||
111 | cpu->pmsav7_dregion = 16; | ||
112 | + cpu->isar.reset_pmcr_el0 = 0x41151800; | ||
113 | define_arm_cp_regs(cpu, cortexr5_cp_reginfo); | ||
114 | } | ||
115 | |||
116 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
117 | index XXXXXXX..XXXXXXX 100644 | ||
118 | --- a/target/arm/helper.c | ||
119 | +++ b/target/arm/helper.c | ||
28 | @@ -XXX,XX +XXX,XX @@ | 120 | @@ -XXX,XX +XXX,XX @@ |
29 | 121 | #endif | |
30 | struct BCM283XInfo { | 122 | |
31 | const char *name; | 123 | #define ARM_CPU_FREQ 1000000000 /* FIXME: 1 GHz, should be configurable */ |
32 | + const char *cpu_type; | 124 | -#define PMCR_NUM_COUNTERS 4 /* QEMU IMPDEF choice */ |
33 | int clusterid; | 125 | |
34 | }; | 126 | #ifndef CONFIG_USER_ONLY |
35 | 127 | ||
36 | static const BCM283XInfo bcm283x_socs[] = { | 128 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6_cp_reginfo[] = { |
37 | { | 129 | |
38 | .name = TYPE_BCM2836, | 130 | static inline uint32_t pmu_num_counters(CPUARMState *env) |
39 | + .cpu_type = ARM_CPU_TYPE_NAME("cortex-a15"), | ||
40 | .clusterid = 0xf, | ||
41 | }, | ||
42 | +#ifdef TARGET_AARCH64 | ||
43 | { | ||
44 | .name = TYPE_BCM2837, | ||
45 | + .cpu_type = ARM_CPU_TYPE_NAME("cortex-a53"), | ||
46 | .clusterid = 0x0, | ||
47 | }, | ||
48 | +#endif | ||
49 | }; | ||
50 | |||
51 | static void bcm2836_init(Object *obj) | ||
52 | { | 131 | { |
53 | BCM283XState *s = BCM283X(obj); | 132 | - return (env->cp15.c9_pmcr & PMCRN_MASK) >> PMCRN_SHIFT; |
54 | + BCM283XClass *bc = BCM283X_GET_CLASS(obj); | 133 | + ARMCPU *cpu = env_archcpu(env); |
55 | + const BCM283XInfo *info = bc->info; | ||
56 | + int n; | ||
57 | + | 134 | + |
58 | + for (n = 0; n < BCM283X_NCPUS; n++) { | 135 | + return (cpu->isar.reset_pmcr_el0 & PMCRN_MASK) >> PMCRN_SHIFT; |
59 | + object_initialize(&s->cpus[n], sizeof(s->cpus[n]), | 136 | } |
60 | + info->cpu_type); | 137 | |
61 | + object_property_add_child(obj, "cpu[*]", OBJECT(&s->cpus[n]), | 138 | /* Bits allowed to be set/cleared for PMCNTEN* and PMINTEN* */ |
62 | + &error_abort); | 139 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { |
63 | + } | 140 | .resetvalue = 0, |
64 | 141 | .writefn = gt_hyp_ctl_write, .raw_writefn = raw_write }, | |
65 | object_initialize(&s->control, sizeof(s->control), TYPE_BCM2836_CONTROL); | 142 | #endif |
66 | object_property_add_child(obj, "control", OBJECT(&s->control), NULL); | 143 | - /* The only field of MDCR_EL2 that has a defined architectural reset value |
67 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_realize(DeviceState *dev, Error **errp) | 144 | - * is MDCR_EL2.HPMN which should reset to the value of PMCR_EL0.N. |
68 | 145 | - */ | |
69 | /* common peripherals from bcm2835 */ | 146 | - { .name = "MDCR_EL2", .state = ARM_CP_STATE_BOTH, |
70 | 147 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 1, | |
71 | - obj = OBJECT(dev); | 148 | - .access = PL2_RW, .resetvalue = PMCR_NUM_COUNTERS, |
72 | - for (n = 0; n < BCM283X_NCPUS; n++) { | 149 | - .fieldoffset = offsetof(CPUARMState, cp15.mdcr_el2), }, |
73 | - object_initialize(&s->cpus[n], sizeof(s->cpus[n]), | 150 | { .name = "HPFAR", .state = ARM_CP_STATE_AA32, |
74 | - s->cpu_type); | 151 | .cp = 15, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 4, |
75 | - object_property_add_child(obj, "cpu[*]", OBJECT(&s->cpus[n]), | 152 | .access = PL2_RW, .accessfn = access_el3_aa32ns, |
76 | - &error_abort); | 153 | @@ -XXX,XX +XXX,XX @@ static void define_pmu_regs(ARMCPU *cpu) |
77 | - } | 154 | * field as main ID register, and we implement four counters in |
78 | - | 155 | * addition to the cycle count register. |
79 | obj = object_property_get_link(OBJECT(dev), "ram", &err); | 156 | */ |
80 | if (obj == NULL) { | 157 | - unsigned int i, pmcrn = PMCR_NUM_COUNTERS; |
81 | error_setg(errp, "%s: required ram link not found: %s", | 158 | + unsigned int i, pmcrn = pmu_num_counters(&cpu->env); |
82 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_realize(DeviceState *dev, Error **errp) | 159 | ARMCPRegInfo pmcr = { |
83 | } | 160 | .name = "PMCR", .cp = 15, .crn = 9, .crm = 12, .opc1 = 0, .opc2 = 0, |
84 | 161 | .access = PL0_RW, | |
85 | static Property bcm2836_props[] = { | 162 | @@ -XXX,XX +XXX,XX @@ static void define_pmu_regs(ARMCPU *cpu) |
86 | - DEFINE_PROP_STRING("cpu-type", BCM283XState, cpu_type), | 163 | .access = PL0_RW, .accessfn = pmreg_access, |
87 | DEFINE_PROP_UINT32("enabled-cpus", BCM283XState, enabled_cpus, | 164 | .type = ARM_CP_IO, |
88 | BCM283X_NCPUS), | 165 | .fieldoffset = offsetof(CPUARMState, cp15.c9_pmcr), |
89 | DEFINE_PROP_END_OF_LIST() | 166 | - .resetvalue = (cpu->midr & 0xff000000) | (pmcrn << PMCRN_SHIFT) | |
90 | diff --git a/hw/arm/raspi.c b/hw/arm/raspi.c | 167 | - PMCRLC, |
91 | index XXXXXXX..XXXXXXX 100644 | 168 | + .resetvalue = cpu->isar.reset_pmcr_el0, |
92 | --- a/hw/arm/raspi.c | 169 | .writefn = pmcr_write, .raw_writefn = raw_write, |
93 | +++ b/hw/arm/raspi.c | 170 | }; |
94 | @@ -XXX,XX +XXX,XX @@ static void raspi_init(MachineState *machine, int version) | 171 | + |
95 | /* Setup the SOC */ | 172 | define_one_arm_cp_reg(cpu, &pmcr); |
96 | object_property_add_const_link(OBJECT(&s->soc), "ram", OBJECT(&s->ram), | 173 | define_one_arm_cp_reg(cpu, &pmcr64); |
97 | &error_abort); | 174 | for (i = 0; i < pmcrn; i++) { |
98 | - object_property_set_str(OBJECT(&s->soc), machine->cpu_type, "cpu-type", | 175 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
99 | - &error_abort); | 176 | .fieldoffset = offsetof(CPUARMState, cp15.vmpidr_el2) }, |
100 | object_property_set_int(OBJECT(&s->soc), smp_cpus, "enabled-cpus", | 177 | REGINFO_SENTINEL |
101 | &error_abort); | 178 | }; |
102 | int board_rev = version == 3 ? 0xa02082 : 0xa21041; | 179 | + /* |
180 | + * The only field of MDCR_EL2 that has a defined architectural reset | ||
181 | + * value is MDCR_EL2.HPMN which should reset to the value of PMCR_EL0.N. | ||
182 | + */ | ||
183 | + ARMCPRegInfo mdcr_el2 = { | ||
184 | + .name = "MDCR_EL2", .state = ARM_CP_STATE_BOTH, | ||
185 | + .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 1, | ||
186 | + .access = PL2_RW, .resetvalue = pmu_num_counters(env), | ||
187 | + .fieldoffset = offsetof(CPUARMState, cp15.mdcr_el2), | ||
188 | + }; | ||
189 | + define_one_arm_cp_reg(cpu, &mdcr_el2); | ||
190 | define_arm_cp_regs(cpu, vpidr_regs); | ||
191 | define_arm_cp_regs(cpu, el2_cp_reginfo); | ||
192 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
193 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | ||
194 | index XXXXXXX..XXXXXXX 100644 | ||
195 | --- a/target/arm/kvm64.c | ||
196 | +++ b/target/arm/kvm64.c | ||
197 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf) | ||
198 | ARM64_SYS_REG(3, 0, 0, 7, 1)); | ||
199 | err |= read_sys_reg64(fdarray[2], &ahcf->isar.id_aa64mmfr2, | ||
200 | ARM64_SYS_REG(3, 0, 0, 7, 2)); | ||
201 | + err |= read_sys_reg64(fdarray[2], &ahcf->isar.reset_pmcr_el0, | ||
202 | + ARM64_SYS_REG(3, 3, 9, 12, 0)); | ||
203 | |||
204 | /* | ||
205 | * Note that if AArch32 support is not present in the host, | ||
103 | -- | 206 | -- |
104 | 2.16.2 | 207 | 2.20.1 |
105 | 208 | ||
106 | 209 | diff view generated by jsdifflib |
1 | The bcm2837 is pretty similar to the bcm2836, but it does have | 1 | In commit 81b3ddaf8772ec we fixed a use of uninitialized data |
---|---|---|---|
2 | some differences. Notably, the MPIDR affinity aff1 values it | 2 | in read_tcnt(). However this change wasn't enough to placate |
3 | sets for the CPUs are 0x0, rather than the 0xf that the bcm2836 | 3 | Coverity, which is not smart enough to see that if we read a |
4 | uses, and if this is wrong Linux will not boot. | 4 | 2 bit field and then handle cases 0, 1, 2 and 3 then there cannot |
5 | 5 | be a flow of execution through the switch default. Add explicit | |
6 | Rather than trying to have one device with properties that | 6 | default cases which assert that they can't be reached, which |
7 | configure it differently for the two cases, create two | 7 | should help silence Coverity. |
8 | separate QOM devices for the two SoCs. We use the same approach | ||
9 | as hw/arm/aspeed_soc.c and share code and have a data table | ||
10 | that might differ per-SoC. For the moment the two types don't | ||
11 | actually have different behaviour. | ||
12 | 8 | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
15 | Message-id: 20180313153458.26822-7-peter.maydell@linaro.org | 11 | Message-id: 20210319162458.13760-1-peter.maydell@linaro.org |
16 | --- | 12 | --- |
17 | include/hw/arm/bcm2836.h | 19 +++++++++++++++++++ | 13 | hw/timer/renesas_tmr.c | 4 ++++ |
18 | hw/arm/bcm2836.c | 37 ++++++++++++++++++++++++++++++++----- | 14 | 1 file changed, 4 insertions(+) |
19 | hw/arm/raspi.c | 3 ++- | ||
20 | 3 files changed, 53 insertions(+), 6 deletions(-) | ||
21 | 15 | ||
22 | diff --git a/include/hw/arm/bcm2836.h b/include/hw/arm/bcm2836.h | 16 | diff --git a/hw/timer/renesas_tmr.c b/hw/timer/renesas_tmr.c |
23 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/include/hw/arm/bcm2836.h | 18 | --- a/hw/timer/renesas_tmr.c |
25 | +++ b/include/hw/arm/bcm2836.h | 19 | +++ b/hw/timer/renesas_tmr.c |
26 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ static uint16_t read_tcnt(RTMRState *tmr, unsigned size, int ch) |
27 | 21 | case CSS_CASCADING: | |
28 | #define BCM283X_NCPUS 4 | 22 | tcnt[1] = tmr->tcnt[1]; |
29 | 23 | break; | |
30 | +/* These type names are for specific SoCs; other than instantiating | 24 | + default: |
31 | + * them, code using these devices should always handle them via the | 25 | + g_assert_not_reached(); |
32 | + * BCM283x base class, so they have no BCM2836(obj) etc macros. | 26 | } |
33 | + */ | 27 | switch (FIELD_EX8(tmr->tccr[0], TCCR, CSS)) { |
34 | +#define TYPE_BCM2836 "bcm2836" | 28 | case CSS_INTERNAL: |
35 | +#define TYPE_BCM2837 "bcm2837" | 29 | @@ -XXX,XX +XXX,XX @@ static uint16_t read_tcnt(RTMRState *tmr, unsigned size, int ch) |
36 | + | 30 | case CSS_EXTERNAL: /* QEMU doesn't implement this */ |
37 | typedef struct BCM283XState { | 31 | tcnt[0] = tmr->tcnt[0]; |
38 | /*< private >*/ | 32 | break; |
39 | DeviceState parent_obj; | 33 | + default: |
40 | @@ -XXX,XX +XXX,XX @@ typedef struct BCM283XState { | 34 | + g_assert_not_reached(); |
41 | BCM2835PeripheralState peripherals; | 35 | } |
42 | } BCM283XState; | 36 | } else { |
43 | 37 | tcnt[0] = tmr->tcnt[0]; | |
44 | +typedef struct BCM283XInfo BCM283XInfo; | ||
45 | + | ||
46 | +typedef struct BCM283XClass { | ||
47 | + DeviceClass parent_class; | ||
48 | + const BCM283XInfo *info; | ||
49 | +} BCM283XClass; | ||
50 | + | ||
51 | +#define BCM283X_CLASS(klass) \ | ||
52 | + OBJECT_CLASS_CHECK(BCM283XClass, (klass), TYPE_BCM283X) | ||
53 | +#define BCM283X_GET_CLASS(obj) \ | ||
54 | + OBJECT_GET_CLASS(BCM283XClass, (obj), TYPE_BCM283X) | ||
55 | + | ||
56 | #endif /* BCM2836_H */ | ||
57 | diff --git a/hw/arm/bcm2836.c b/hw/arm/bcm2836.c | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/hw/arm/bcm2836.c | ||
60 | +++ b/hw/arm/bcm2836.c | ||
61 | @@ -XXX,XX +XXX,XX @@ | ||
62 | /* "QA7" (Pi2) interrupt controller and mailboxes etc. */ | ||
63 | #define BCM2836_CONTROL_BASE 0x40000000 | ||
64 | |||
65 | +struct BCM283XInfo { | ||
66 | + const char *name; | ||
67 | +}; | ||
68 | + | ||
69 | +static const BCM283XInfo bcm283x_socs[] = { | ||
70 | + { | ||
71 | + .name = TYPE_BCM2836, | ||
72 | + }, | ||
73 | + { | ||
74 | + .name = TYPE_BCM2837, | ||
75 | + }, | ||
76 | +}; | ||
77 | + | ||
78 | static void bcm2836_init(Object *obj) | ||
79 | { | ||
80 | BCM283XState *s = BCM283X(obj); | ||
81 | @@ -XXX,XX +XXX,XX @@ static Property bcm2836_props[] = { | ||
82 | DEFINE_PROP_END_OF_LIST() | ||
83 | }; | ||
84 | |||
85 | -static void bcm2836_class_init(ObjectClass *oc, void *data) | ||
86 | +static void bcm283x_class_init(ObjectClass *oc, void *data) | ||
87 | { | ||
88 | DeviceClass *dc = DEVICE_CLASS(oc); | ||
89 | + BCM283XClass *bc = BCM283X_CLASS(oc); | ||
90 | |||
91 | - dc->props = bcm2836_props; | ||
92 | + bc->info = data; | ||
93 | dc->realize = bcm2836_realize; | ||
94 | + dc->props = bcm2836_props; | ||
95 | } | ||
96 | |||
97 | -static const TypeInfo bcm2836_type_info = { | ||
98 | +static const TypeInfo bcm283x_type_info = { | ||
99 | .name = TYPE_BCM283X, | ||
100 | .parent = TYPE_DEVICE, | ||
101 | .instance_size = sizeof(BCM283XState), | ||
102 | .instance_init = bcm2836_init, | ||
103 | - .class_init = bcm2836_class_init, | ||
104 | + .class_size = sizeof(BCM283XClass), | ||
105 | + .abstract = true, | ||
106 | }; | ||
107 | |||
108 | static void bcm2836_register_types(void) | ||
109 | { | ||
110 | - type_register_static(&bcm2836_type_info); | ||
111 | + int i; | ||
112 | + | ||
113 | + type_register_static(&bcm283x_type_info); | ||
114 | + for (i = 0; i < ARRAY_SIZE(bcm283x_socs); i++) { | ||
115 | + TypeInfo ti = { | ||
116 | + .name = bcm283x_socs[i].name, | ||
117 | + .parent = TYPE_BCM283X, | ||
118 | + .class_init = bcm283x_class_init, | ||
119 | + .class_data = (void *) &bcm283x_socs[i], | ||
120 | + }; | ||
121 | + type_register(&ti); | ||
122 | + } | ||
123 | } | ||
124 | |||
125 | type_init(bcm2836_register_types) | ||
126 | diff --git a/hw/arm/raspi.c b/hw/arm/raspi.c | ||
127 | index XXXXXXX..XXXXXXX 100644 | ||
128 | --- a/hw/arm/raspi.c | ||
129 | +++ b/hw/arm/raspi.c | ||
130 | @@ -XXX,XX +XXX,XX @@ static void raspi_init(MachineState *machine, int version) | ||
131 | BusState *bus; | ||
132 | DeviceState *carddev; | ||
133 | |||
134 | - object_initialize(&s->soc, sizeof(s->soc), TYPE_BCM283X); | ||
135 | + object_initialize(&s->soc, sizeof(s->soc), | ||
136 | + version == 3 ? TYPE_BCM2837 : TYPE_BCM2836); | ||
137 | object_property_add_child(OBJECT(machine), "soc", OBJECT(&s->soc), | ||
138 | &error_abort); | ||
139 | |||
140 | -- | 38 | -- |
141 | 2.16.2 | 39 | 2.20.1 |
142 | 40 | ||
143 | 41 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The BCM2837 sets the Aff1 field of the MPIDR affinity values for the | ||
2 | CPUs to 0, whereas the BCM2836 uses 0xf. Set this correctly, as it | ||
3 | is required for Linux to boot. | ||
4 | 1 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Andrew Baumann <Andrew.Baumann@microsoft.com> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20180313153458.26822-8-peter.maydell@linaro.org | ||
9 | --- | ||
10 | hw/arm/bcm2836.c | 11 +++++++---- | ||
11 | 1 file changed, 7 insertions(+), 4 deletions(-) | ||
12 | |||
13 | diff --git a/hw/arm/bcm2836.c b/hw/arm/bcm2836.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/arm/bcm2836.c | ||
16 | +++ b/hw/arm/bcm2836.c | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | |||
19 | struct BCM283XInfo { | ||
20 | const char *name; | ||
21 | + int clusterid; | ||
22 | }; | ||
23 | |||
24 | static const BCM283XInfo bcm283x_socs[] = { | ||
25 | { | ||
26 | .name = TYPE_BCM2836, | ||
27 | + .clusterid = 0xf, | ||
28 | }, | ||
29 | { | ||
30 | .name = TYPE_BCM2837, | ||
31 | + .clusterid = 0x0, | ||
32 | }, | ||
33 | }; | ||
34 | |||
35 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_init(Object *obj) | ||
36 | static void bcm2836_realize(DeviceState *dev, Error **errp) | ||
37 | { | ||
38 | BCM283XState *s = BCM283X(dev); | ||
39 | + BCM283XClass *bc = BCM283X_GET_CLASS(dev); | ||
40 | + const BCM283XInfo *info = bc->info; | ||
41 | Object *obj; | ||
42 | Error *err = NULL; | ||
43 | int n; | ||
44 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_realize(DeviceState *dev, Error **errp) | ||
45 | qdev_get_gpio_in_named(DEVICE(&s->control), "gpu-fiq", 0)); | ||
46 | |||
47 | for (n = 0; n < BCM283X_NCPUS; n++) { | ||
48 | - /* Mirror bcm2836, which has clusterid set to 0xf | ||
49 | - * TODO: this should be converted to a property of ARM_CPU | ||
50 | - */ | ||
51 | - s->cpus[n].mp_affinity = 0xF00 | n; | ||
52 | + /* TODO: this should be converted to a property of ARM_CPU */ | ||
53 | + s->cpus[n].mp_affinity = (info->clusterid << 8) | n; | ||
54 | |||
55 | /* set periphbase/CBAR value for CPU-local registers */ | ||
56 | object_property_set_int(OBJECT(&s->cpus[n]), | ||
57 | -- | ||
58 | 2.16.2 | ||
59 | |||
60 | diff view generated by jsdifflib |