1 | Second pull request of the week; mostly RTH's support for some | 1 | I might squeeze in another pullreq before softfreeze, but the |
---|---|---|---|
2 | new-in-v8.1/v8.3 instructions, and my v8M board model. | 2 | queue was already big enough that I wanted to send this lot out now. |
3 | 3 | ||
4 | thanks | ||
5 | -- PMM | 4 | -- PMM |
6 | 5 | ||
7 | The following changes since commit 427cbc7e4136a061628cb4315cc8182ea36d772f: | 6 | The following changes since commit 4abf70a661a5df3886ac9d7c19c3617fa92b922a: |
8 | 7 | ||
9 | Merge remote-tracking branch 'remotes/mst/tags/for_upstream' into staging (2018-03-01 18:46:41 +0000) | 8 | Merge remote-tracking branch 'remotes/maxreitz/tags/pull-block-2020-06-24' into staging (2020-07-03 15:34:45 +0100) |
10 | 9 | ||
11 | are available in the Git repository at: | 10 | are available in the Git repository at: |
12 | 11 | ||
13 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20180302 | 12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200703 |
14 | 13 | ||
15 | for you to fetch changes up to e66a67bf28e1b4fce2e3d72a2610dbd48d9d3078: | 14 | for you to fetch changes up to 0f10bf84a9d489259a5b11c6aa1b05c1175b76ea: |
16 | 15 | ||
17 | target/arm: Enable ARM_FEATURE_V8_FCMA (2018-03-02 11:03:45 +0000) | 16 | Deprecate TileGX port (2020-07-03 16:59:46 +0100) |
18 | 17 | ||
19 | ---------------------------------------------------------------- | 18 | ---------------------------------------------------------------- |
20 | target-arm queue: | 19 | target-arm queue: |
21 | * implement FCMA and RDM v8.1 and v8.3 instructions | 20 | * i.MX6UL EVK board: put PHYs in the correct places |
22 | * enable Cortex-M33 v8M core, and provide new mps2-an505 board model | 21 | * hw/arm/virt: Let the virtio-iommu bypass MSIs |
23 | that uses it | 22 | * target/arm: kvm: Handle DABT with no valid ISS |
24 | * decodetree: Propagate return value from translate subroutines | 23 | * hw/arm/virt-acpi-build: Only expose flash on older machine types |
25 | * xlnx-zynqmp: Implement the RTC device | 24 | * target/arm: Fix temp double-free in sve ldr/str |
25 | * hw/display/bcm2835_fb.c: Initialize all fields of struct | ||
26 | * hw/arm/spitz: Code cleanup to fix Coverity-detected memory leak | ||
27 | * Deprecate TileGX port | ||
26 | 28 | ||
27 | ---------------------------------------------------------------- | 29 | ---------------------------------------------------------------- |
28 | Alistair Francis (3): | 30 | Andrew Jones (4): |
29 | xlnx-zynqmp-rtc: Initial commit | 31 | tests/acpi: remove stale allowed tables |
30 | xlnx-zynqmp-rtc: Add basic time support | 32 | tests/acpi: virt: allow DSDT acpi table changes |
31 | xlnx-zynqmp: Connect the RTC device | 33 | hw/arm/virt-acpi-build: Only expose flash on older machine types |
34 | tests/acpi: virt: update golden masters for DSDT | ||
35 | |||
36 | Beata Michalska (2): | ||
37 | target/arm: kvm: Handle DABT with no valid ISS | ||
38 | target/arm: kvm: Handle misconfigured dabt injection | ||
39 | |||
40 | Eric Auger (5): | ||
41 | qdev: Introduce DEFINE_PROP_RESERVED_REGION | ||
42 | virtio-iommu: Implement RESV_MEM probe request | ||
43 | virtio-iommu: Handle reserved regions in the translation process | ||
44 | virtio-iommu-pci: Add array of Interval properties | ||
45 | hw/arm/virt: Let the virtio-iommu bypass MSIs | ||
46 | |||
47 | Jean-Christophe Dubois (3): | ||
48 | Add a phy-num property to the i.MX FEC emulator | ||
49 | Add the ability to select a different PHY for each i.MX6UL FEC interface | ||
50 | Select MDIO device 2 and 1 as PHY devices for i.MX6UL EVK board. | ||
32 | 51 | ||
33 | Peter Maydell (19): | 52 | Peter Maydell (19): |
34 | loader: Add new load_ramdisk_as() | 53 | hw/display/bcm2835_fb.c: Initialize all fields of struct |
35 | hw/arm/boot: Honour CPU's address space for image loads | 54 | hw/arm/spitz: Detabify |
36 | hw/arm/armv7m: Honour CPU's address space for image loads | 55 | hw/arm/spitz: Create SpitzMachineClass abstract base class |
37 | target/arm: Define an IDAU interface | 56 | hw/arm/spitz: Keep pointers to MPU and SSI devices in SpitzMachineState |
38 | armv7m: Forward idau property to CPU object | 57 | hw/arm/spitz: Keep pointers to scp0, scp1 in SpitzMachineState |
39 | target/arm: Define init-svtor property for the reset secure VTOR value | 58 | hw/arm/spitz: Implement inbound GPIO lines for bit5 and power signals |
40 | armv7m: Forward init-svtor property to CPU object | 59 | hw/misc/max111x: provide QOM properties for setting initial values |
41 | target/arm: Add Cortex-M33 | 60 | hw/misc/max111x: Don't use vmstate_register() |
42 | hw/misc/unimp: Move struct to header file | 61 | ssi: Add ssi_realize_and_unref() |
43 | include/hw/or-irq.h: Add missing include guard | 62 | hw/arm/spitz: Use max111x properties to set initial values |
44 | qdev: Add new qdev_init_gpio_in_named_with_opaque() | 63 | hw/misc/max111x: Use GPIO lines rather than max111x_set_input() |
45 | hw/core/split-irq: Device that splits IRQ lines | 64 | hw/misc/max111x: Create header file for documentation, TYPE_ macros |
46 | hw/misc/mps2-fpgaio: FPGA control block for MPS2 AN505 | 65 | hw/arm/spitz: Encapsulate misc GPIO handling in a device |
47 | hw/misc/tz-ppc: Model TrustZone peripheral protection controller | 66 | hw/gpio/zaurus.c: Use LOG_GUEST_ERROR for bad guest register accesses |
48 | hw/misc/iotkit-secctl: Arm IoT Kit security controller initial skeleton | 67 | hw/arm/spitz: Use LOG_GUEST_ERROR for bad guest register accesses |
49 | hw/misc/iotkit-secctl: Add handling for PPCs | 68 | hw/arm/pxa2xx_pic: Use LOG_GUEST_ERROR for bad guest register accesses |
50 | hw/misc/iotkit-secctl: Add remaining simple registers | 69 | hw/arm/spitz: Provide usual QOM macros for corgi-ssp and spitz-lcdtg |
51 | hw/arm/iotkit: Model Arm IOT Kit | 70 | Replace uses of FROM_SSI_SLAVE() macro with QOM casts |
52 | mps2-an505: New board model: MPS2 with AN505 Cortex-M33 FPGA image | 71 | Deprecate TileGX port |
53 | 72 | ||
54 | Richard Henderson (17): | 73 | Richard Henderson (1): |
55 | decodetree: Propagate return value from translate subroutines | 74 | target/arm: Fix temp double-free in sve ldr/str |
56 | target/arm: Add ARM_FEATURE_V8_RDM | ||
57 | target/arm: Refactor disas_simd_indexed decode | ||
58 | target/arm: Refactor disas_simd_indexed size checks | ||
59 | target/arm: Decode aa64 armv8.1 scalar three same extra | ||
60 | target/arm: Decode aa64 armv8.1 three same extra | ||
61 | target/arm: Decode aa64 armv8.1 scalar/vector x indexed element | ||
62 | target/arm: Decode aa32 armv8.1 three same | ||
63 | target/arm: Decode aa32 armv8.1 two reg and a scalar | ||
64 | target/arm: Enable ARM_FEATURE_V8_RDM | ||
65 | target/arm: Add ARM_FEATURE_V8_FCMA | ||
66 | target/arm: Decode aa64 armv8.3 fcadd | ||
67 | target/arm: Decode aa64 armv8.3 fcmla | ||
68 | target/arm: Decode aa32 armv8.3 3-same | ||
69 | target/arm: Decode aa32 armv8.3 2-reg-index | ||
70 | target/arm: Decode t32 simd 3reg and 2reg_scalar extension | ||
71 | target/arm: Enable ARM_FEATURE_V8_FCMA | ||
72 | 75 | ||
73 | hw/arm/Makefile.objs | 2 + | 76 | docs/system/deprecated.rst | 11 + |
74 | hw/core/Makefile.objs | 1 + | 77 | include/exec/memory.h | 6 + |
75 | hw/misc/Makefile.objs | 4 + | 78 | include/hw/arm/fsl-imx6ul.h | 2 + |
76 | hw/timer/Makefile.objs | 1 + | 79 | include/hw/arm/pxa.h | 1 - |
77 | target/arm/Makefile.objs | 2 +- | 80 | include/hw/arm/sharpsl.h | 3 - |
78 | include/hw/arm/armv7m.h | 5 + | 81 | include/hw/arm/virt.h | 8 + |
79 | include/hw/arm/iotkit.h | 109 ++++++ | 82 | include/hw/misc/max111x.h | 56 +++ |
80 | include/hw/arm/xlnx-zynqmp.h | 2 + | 83 | include/hw/net/imx_fec.h | 1 + |
81 | include/hw/core/split-irq.h | 57 +++ | 84 | include/hw/qdev-properties.h | 3 + |
82 | include/hw/irq.h | 4 +- | 85 | include/hw/ssi/ssi.h | 31 +- |
83 | include/hw/loader.h | 12 +- | 86 | include/hw/virtio/virtio-iommu.h | 2 + |
84 | include/hw/misc/iotkit-secctl.h | 103 ++++++ | 87 | include/qemu/typedefs.h | 1 + |
85 | include/hw/misc/mps2-fpgaio.h | 43 +++ | 88 | target/arm/cpu.h | 2 + |
86 | include/hw/misc/tz-ppc.h | 101 ++++++ | 89 | target/arm/kvm_arm.h | 10 + |
87 | include/hw/misc/unimp.h | 10 + | 90 | target/arm/translate-a64.h | 1 + |
88 | include/hw/or-irq.h | 5 + | 91 | tests/qtest/bios-tables-test-allowed-diff.h | 18 - |
89 | include/hw/qdev-core.h | 30 +- | 92 | hw/arm/fsl-imx6ul.c | 10 + |
90 | include/hw/timer/xlnx-zynqmp-rtc.h | 86 +++++ | 93 | hw/arm/mcimx6ul-evk.c | 2 + |
91 | target/arm/cpu.h | 8 + | 94 | hw/arm/pxa2xx_pic.c | 9 +- |
92 | target/arm/helper.h | 31 ++ | 95 | hw/arm/spitz.c | 507 ++++++++++++++++------------ |
93 | target/arm/idau.h | 61 ++++ | 96 | hw/arm/virt-acpi-build.c | 5 +- |
94 | hw/arm/armv7m.c | 35 +- | 97 | hw/arm/virt.c | 33 ++ |
95 | hw/arm/boot.c | 119 ++++--- | 98 | hw/arm/z2.c | 11 +- |
96 | hw/arm/iotkit.c | 598 +++++++++++++++++++++++++++++++ | 99 | hw/core/qdev-properties.c | 89 +++++ |
97 | hw/arm/mps2-tz.c | 503 ++++++++++++++++++++++++++ | 100 | hw/display/ads7846.c | 9 +- |
98 | hw/arm/xlnx-zynqmp.c | 14 + | 101 | hw/display/bcm2835_fb.c | 4 + |
99 | hw/core/loader.c | 8 +- | 102 | hw/display/ssd0323.c | 10 +- |
100 | hw/core/qdev.c | 8 +- | 103 | hw/gpio/zaurus.c | 12 +- |
101 | hw/core/split-irq.c | 89 +++++ | 104 | hw/misc/max111x.c | 86 +++-- |
102 | hw/misc/iotkit-secctl.c | 704 +++++++++++++++++++++++++++++++++++++ | 105 | hw/net/imx_fec.c | 24 +- |
103 | hw/misc/mps2-fpgaio.c | 176 ++++++++++ | 106 | hw/sd/ssi-sd.c | 4 +- |
104 | hw/misc/tz-ppc.c | 302 ++++++++++++++++ | 107 | hw/ssi/ssi.c | 7 +- |
105 | hw/misc/unimp.c | 10 - | 108 | hw/virtio/virtio-iommu-pci.c | 11 + |
106 | hw/timer/xlnx-zynqmp-rtc.c | 272 ++++++++++++++ | 109 | hw/virtio/virtio-iommu.c | 114 ++++++- |
107 | linux-user/elfload.c | 2 + | 110 | target/arm/kvm.c | 80 +++++ |
108 | target/arm/cpu.c | 66 +++- | 111 | target/arm/kvm32.c | 34 ++ |
109 | target/arm/cpu64.c | 2 + | 112 | target/arm/kvm64.c | 49 +++ |
110 | target/arm/helper.c | 28 +- | 113 | target/arm/translate-a64.c | 6 + |
111 | target/arm/translate-a64.c | 514 +++++++++++++++++++++------ | 114 | target/arm/translate-sve.c | 8 +- |
112 | target/arm/translate.c | 275 +++++++++++++-- | 115 | MAINTAINERS | 1 + |
113 | target/arm/vec_helper.c | 429 ++++++++++++++++++++++ | 116 | hw/net/trace-events | 4 +- |
114 | default-configs/arm-softmmu.mak | 5 + | 117 | hw/virtio/trace-events | 1 + |
115 | hw/misc/trace-events | 24 ++ | 118 | tests/data/acpi/virt/DSDT | Bin 5307 -> 5205 bytes |
116 | hw/timer/trace-events | 3 + | 119 | tests/data/acpi/virt/DSDT.memhp | Bin 6668 -> 6566 bytes |
117 | scripts/decodetree.py | 5 +- | 120 | tests/data/acpi/virt/DSDT.numamem | Bin 5307 -> 5205 bytes |
118 | 45 files changed, 4668 insertions(+), 200 deletions(-) | 121 | 45 files changed, 974 insertions(+), 312 deletions(-) |
119 | create mode 100644 include/hw/arm/iotkit.h | 122 | create mode 100644 include/hw/misc/max111x.h |
120 | create mode 100644 include/hw/core/split-irq.h | ||
121 | create mode 100644 include/hw/misc/iotkit-secctl.h | ||
122 | create mode 100644 include/hw/misc/mps2-fpgaio.h | ||
123 | create mode 100644 include/hw/misc/tz-ppc.h | ||
124 | create mode 100644 include/hw/timer/xlnx-zynqmp-rtc.h | ||
125 | create mode 100644 target/arm/idau.h | ||
126 | create mode 100644 hw/arm/iotkit.c | ||
127 | create mode 100644 hw/arm/mps2-tz.c | ||
128 | create mode 100644 hw/core/split-irq.c | ||
129 | create mode 100644 hw/misc/iotkit-secctl.c | ||
130 | create mode 100644 hw/misc/mps2-fpgaio.c | ||
131 | create mode 100644 hw/misc/tz-ppc.c | ||
132 | create mode 100644 hw/timer/xlnx-zynqmp-rtc.c | ||
133 | create mode 100644 target/arm/vec_helper.c | ||
134 | 123 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Alistair Francis <alistair.francis@xilinx.com> | ||
2 | 1 | ||
3 | Initial commit of the ZynqMP RTC device. | ||
4 | |||
5 | Signed-off-by: Alistair Francis <alistair.francis@xilinx.com> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | hw/timer/Makefile.objs | 1 + | ||
10 | include/hw/timer/xlnx-zynqmp-rtc.h | 84 +++++++++++++++ | ||
11 | hw/timer/xlnx-zynqmp-rtc.c | 214 +++++++++++++++++++++++++++++++++++++ | ||
12 | 3 files changed, 299 insertions(+) | ||
13 | create mode 100644 include/hw/timer/xlnx-zynqmp-rtc.h | ||
14 | create mode 100644 hw/timer/xlnx-zynqmp-rtc.c | ||
15 | |||
16 | diff --git a/hw/timer/Makefile.objs b/hw/timer/Makefile.objs | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/hw/timer/Makefile.objs | ||
19 | +++ b/hw/timer/Makefile.objs | ||
20 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_IMX) += imx_epit.o | ||
21 | common-obj-$(CONFIG_IMX) += imx_gpt.o | ||
22 | common-obj-$(CONFIG_LM32) += lm32_timer.o | ||
23 | common-obj-$(CONFIG_MILKYMIST) += milkymist-sysctl.o | ||
24 | +common-obj-$(CONFIG_XLNX_ZYNQMP) += xlnx-zynqmp-rtc.o | ||
25 | |||
26 | obj-$(CONFIG_ALTERA_TIMER) += altera_timer.o | ||
27 | obj-$(CONFIG_EXYNOS4) += exynos4210_mct.o | ||
28 | diff --git a/include/hw/timer/xlnx-zynqmp-rtc.h b/include/hw/timer/xlnx-zynqmp-rtc.h | ||
29 | new file mode 100644 | ||
30 | index XXXXXXX..XXXXXXX | ||
31 | --- /dev/null | ||
32 | +++ b/include/hw/timer/xlnx-zynqmp-rtc.h | ||
33 | @@ -XXX,XX +XXX,XX @@ | ||
34 | +/* | ||
35 | + * QEMU model of the Xilinx ZynqMP Real Time Clock (RTC). | ||
36 | + * | ||
37 | + * Copyright (c) 2017 Xilinx Inc. | ||
38 | + * | ||
39 | + * Written-by: Alistair Francis <alistair.francis@xilinx.com> | ||
40 | + * | ||
41 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
42 | + * of this software and associated documentation files (the "Software"), to deal | ||
43 | + * in the Software without restriction, including without limitation the rights | ||
44 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
45 | + * copies of the Software, and to permit persons to whom the Software is | ||
46 | + * furnished to do so, subject to the following conditions: | ||
47 | + * | ||
48 | + * The above copyright notice and this permission notice shall be included in | ||
49 | + * all copies or substantial portions of the Software. | ||
50 | + * | ||
51 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
52 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
53 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
54 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
55 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
56 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
57 | + * THE SOFTWARE. | ||
58 | + */ | ||
59 | + | ||
60 | +#include "hw/register.h" | ||
61 | + | ||
62 | +#define TYPE_XLNX_ZYNQMP_RTC "xlnx-zynmp.rtc" | ||
63 | + | ||
64 | +#define XLNX_ZYNQMP_RTC(obj) \ | ||
65 | + OBJECT_CHECK(XlnxZynqMPRTC, (obj), TYPE_XLNX_ZYNQMP_RTC) | ||
66 | + | ||
67 | +REG32(SET_TIME_WRITE, 0x0) | ||
68 | +REG32(SET_TIME_READ, 0x4) | ||
69 | +REG32(CALIB_WRITE, 0x8) | ||
70 | + FIELD(CALIB_WRITE, FRACTION_EN, 20, 1) | ||
71 | + FIELD(CALIB_WRITE, FRACTION_DATA, 16, 4) | ||
72 | + FIELD(CALIB_WRITE, MAX_TICK, 0, 16) | ||
73 | +REG32(CALIB_READ, 0xc) | ||
74 | + FIELD(CALIB_READ, FRACTION_EN, 20, 1) | ||
75 | + FIELD(CALIB_READ, FRACTION_DATA, 16, 4) | ||
76 | + FIELD(CALIB_READ, MAX_TICK, 0, 16) | ||
77 | +REG32(CURRENT_TIME, 0x10) | ||
78 | +REG32(CURRENT_TICK, 0x14) | ||
79 | + FIELD(CURRENT_TICK, VALUE, 0, 16) | ||
80 | +REG32(ALARM, 0x18) | ||
81 | +REG32(RTC_INT_STATUS, 0x20) | ||
82 | + FIELD(RTC_INT_STATUS, ALARM, 1, 1) | ||
83 | + FIELD(RTC_INT_STATUS, SECONDS, 0, 1) | ||
84 | +REG32(RTC_INT_MASK, 0x24) | ||
85 | + FIELD(RTC_INT_MASK, ALARM, 1, 1) | ||
86 | + FIELD(RTC_INT_MASK, SECONDS, 0, 1) | ||
87 | +REG32(RTC_INT_EN, 0x28) | ||
88 | + FIELD(RTC_INT_EN, ALARM, 1, 1) | ||
89 | + FIELD(RTC_INT_EN, SECONDS, 0, 1) | ||
90 | +REG32(RTC_INT_DIS, 0x2c) | ||
91 | + FIELD(RTC_INT_DIS, ALARM, 1, 1) | ||
92 | + FIELD(RTC_INT_DIS, SECONDS, 0, 1) | ||
93 | +REG32(ADDR_ERROR, 0x30) | ||
94 | + FIELD(ADDR_ERROR, STATUS, 0, 1) | ||
95 | +REG32(ADDR_ERROR_INT_MASK, 0x34) | ||
96 | + FIELD(ADDR_ERROR_INT_MASK, MASK, 0, 1) | ||
97 | +REG32(ADDR_ERROR_INT_EN, 0x38) | ||
98 | + FIELD(ADDR_ERROR_INT_EN, MASK, 0, 1) | ||
99 | +REG32(ADDR_ERROR_INT_DIS, 0x3c) | ||
100 | + FIELD(ADDR_ERROR_INT_DIS, MASK, 0, 1) | ||
101 | +REG32(CONTROL, 0x40) | ||
102 | + FIELD(CONTROL, BATTERY_DISABLE, 31, 1) | ||
103 | + FIELD(CONTROL, OSC_CNTRL, 24, 4) | ||
104 | + FIELD(CONTROL, SLVERR_ENABLE, 0, 1) | ||
105 | +REG32(SAFETY_CHK, 0x50) | ||
106 | + | ||
107 | +#define XLNX_ZYNQMP_RTC_R_MAX (R_SAFETY_CHK + 1) | ||
108 | + | ||
109 | +typedef struct XlnxZynqMPRTC { | ||
110 | + SysBusDevice parent_obj; | ||
111 | + MemoryRegion iomem; | ||
112 | + qemu_irq irq_rtc_int; | ||
113 | + qemu_irq irq_addr_error_int; | ||
114 | + | ||
115 | + uint32_t regs[XLNX_ZYNQMP_RTC_R_MAX]; | ||
116 | + RegisterInfo regs_info[XLNX_ZYNQMP_RTC_R_MAX]; | ||
117 | +} XlnxZynqMPRTC; | ||
118 | diff --git a/hw/timer/xlnx-zynqmp-rtc.c b/hw/timer/xlnx-zynqmp-rtc.c | ||
119 | new file mode 100644 | ||
120 | index XXXXXXX..XXXXXXX | ||
121 | --- /dev/null | ||
122 | +++ b/hw/timer/xlnx-zynqmp-rtc.c | ||
123 | @@ -XXX,XX +XXX,XX @@ | ||
124 | +/* | ||
125 | + * QEMU model of the Xilinx ZynqMP Real Time Clock (RTC). | ||
126 | + * | ||
127 | + * Copyright (c) 2017 Xilinx Inc. | ||
128 | + * | ||
129 | + * Written-by: Alistair Francis <alistair.francis@xilinx.com> | ||
130 | + * | ||
131 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
132 | + * of this software and associated documentation files (the "Software"), to deal | ||
133 | + * in the Software without restriction, including without limitation the rights | ||
134 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
135 | + * copies of the Software, and to permit persons to whom the Software is | ||
136 | + * furnished to do so, subject to the following conditions: | ||
137 | + * | ||
138 | + * The above copyright notice and this permission notice shall be included in | ||
139 | + * all copies or substantial portions of the Software. | ||
140 | + * | ||
141 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
142 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
143 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
144 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
145 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
146 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
147 | + * THE SOFTWARE. | ||
148 | + */ | ||
149 | + | ||
150 | +#include "qemu/osdep.h" | ||
151 | +#include "hw/sysbus.h" | ||
152 | +#include "hw/register.h" | ||
153 | +#include "qemu/bitops.h" | ||
154 | +#include "qemu/log.h" | ||
155 | +#include "hw/timer/xlnx-zynqmp-rtc.h" | ||
156 | + | ||
157 | +#ifndef XLNX_ZYNQMP_RTC_ERR_DEBUG | ||
158 | +#define XLNX_ZYNQMP_RTC_ERR_DEBUG 0 | ||
159 | +#endif | ||
160 | + | ||
161 | +static void rtc_int_update_irq(XlnxZynqMPRTC *s) | ||
162 | +{ | ||
163 | + bool pending = s->regs[R_RTC_INT_STATUS] & ~s->regs[R_RTC_INT_MASK]; | ||
164 | + qemu_set_irq(s->irq_rtc_int, pending); | ||
165 | +} | ||
166 | + | ||
167 | +static void addr_error_int_update_irq(XlnxZynqMPRTC *s) | ||
168 | +{ | ||
169 | + bool pending = s->regs[R_ADDR_ERROR] & ~s->regs[R_ADDR_ERROR_INT_MASK]; | ||
170 | + qemu_set_irq(s->irq_addr_error_int, pending); | ||
171 | +} | ||
172 | + | ||
173 | +static void rtc_int_status_postw(RegisterInfo *reg, uint64_t val64) | ||
174 | +{ | ||
175 | + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); | ||
176 | + rtc_int_update_irq(s); | ||
177 | +} | ||
178 | + | ||
179 | +static uint64_t rtc_int_en_prew(RegisterInfo *reg, uint64_t val64) | ||
180 | +{ | ||
181 | + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); | ||
182 | + | ||
183 | + s->regs[R_RTC_INT_MASK] &= (uint32_t) ~val64; | ||
184 | + rtc_int_update_irq(s); | ||
185 | + return 0; | ||
186 | +} | ||
187 | + | ||
188 | +static uint64_t rtc_int_dis_prew(RegisterInfo *reg, uint64_t val64) | ||
189 | +{ | ||
190 | + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); | ||
191 | + | ||
192 | + s->regs[R_RTC_INT_MASK] |= (uint32_t) val64; | ||
193 | + rtc_int_update_irq(s); | ||
194 | + return 0; | ||
195 | +} | ||
196 | + | ||
197 | +static void addr_error_postw(RegisterInfo *reg, uint64_t val64) | ||
198 | +{ | ||
199 | + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); | ||
200 | + addr_error_int_update_irq(s); | ||
201 | +} | ||
202 | + | ||
203 | +static uint64_t addr_error_int_en_prew(RegisterInfo *reg, uint64_t val64) | ||
204 | +{ | ||
205 | + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); | ||
206 | + | ||
207 | + s->regs[R_ADDR_ERROR_INT_MASK] &= (uint32_t) ~val64; | ||
208 | + addr_error_int_update_irq(s); | ||
209 | + return 0; | ||
210 | +} | ||
211 | + | ||
212 | +static uint64_t addr_error_int_dis_prew(RegisterInfo *reg, uint64_t val64) | ||
213 | +{ | ||
214 | + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); | ||
215 | + | ||
216 | + s->regs[R_ADDR_ERROR_INT_MASK] |= (uint32_t) val64; | ||
217 | + addr_error_int_update_irq(s); | ||
218 | + return 0; | ||
219 | +} | ||
220 | + | ||
221 | +static const RegisterAccessInfo rtc_regs_info[] = { | ||
222 | + { .name = "SET_TIME_WRITE", .addr = A_SET_TIME_WRITE, | ||
223 | + },{ .name = "SET_TIME_READ", .addr = A_SET_TIME_READ, | ||
224 | + .ro = 0xffffffff, | ||
225 | + },{ .name = "CALIB_WRITE", .addr = A_CALIB_WRITE, | ||
226 | + },{ .name = "CALIB_READ", .addr = A_CALIB_READ, | ||
227 | + .ro = 0x1fffff, | ||
228 | + },{ .name = "CURRENT_TIME", .addr = A_CURRENT_TIME, | ||
229 | + .ro = 0xffffffff, | ||
230 | + },{ .name = "CURRENT_TICK", .addr = A_CURRENT_TICK, | ||
231 | + .ro = 0xffff, | ||
232 | + },{ .name = "ALARM", .addr = A_ALARM, | ||
233 | + },{ .name = "RTC_INT_STATUS", .addr = A_RTC_INT_STATUS, | ||
234 | + .w1c = 0x3, | ||
235 | + .post_write = rtc_int_status_postw, | ||
236 | + },{ .name = "RTC_INT_MASK", .addr = A_RTC_INT_MASK, | ||
237 | + .reset = 0x3, | ||
238 | + .ro = 0x3, | ||
239 | + },{ .name = "RTC_INT_EN", .addr = A_RTC_INT_EN, | ||
240 | + .pre_write = rtc_int_en_prew, | ||
241 | + },{ .name = "RTC_INT_DIS", .addr = A_RTC_INT_DIS, | ||
242 | + .pre_write = rtc_int_dis_prew, | ||
243 | + },{ .name = "ADDR_ERROR", .addr = A_ADDR_ERROR, | ||
244 | + .w1c = 0x1, | ||
245 | + .post_write = addr_error_postw, | ||
246 | + },{ .name = "ADDR_ERROR_INT_MASK", .addr = A_ADDR_ERROR_INT_MASK, | ||
247 | + .reset = 0x1, | ||
248 | + .ro = 0x1, | ||
249 | + },{ .name = "ADDR_ERROR_INT_EN", .addr = A_ADDR_ERROR_INT_EN, | ||
250 | + .pre_write = addr_error_int_en_prew, | ||
251 | + },{ .name = "ADDR_ERROR_INT_DIS", .addr = A_ADDR_ERROR_INT_DIS, | ||
252 | + .pre_write = addr_error_int_dis_prew, | ||
253 | + },{ .name = "CONTROL", .addr = A_CONTROL, | ||
254 | + .reset = 0x1000000, | ||
255 | + .rsvd = 0x70fffffe, | ||
256 | + },{ .name = "SAFETY_CHK", .addr = A_SAFETY_CHK, | ||
257 | + } | ||
258 | +}; | ||
259 | + | ||
260 | +static void rtc_reset(DeviceState *dev) | ||
261 | +{ | ||
262 | + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(dev); | ||
263 | + unsigned int i; | ||
264 | + | ||
265 | + for (i = 0; i < ARRAY_SIZE(s->regs_info); ++i) { | ||
266 | + register_reset(&s->regs_info[i]); | ||
267 | + } | ||
268 | + | ||
269 | + rtc_int_update_irq(s); | ||
270 | + addr_error_int_update_irq(s); | ||
271 | +} | ||
272 | + | ||
273 | +static const MemoryRegionOps rtc_ops = { | ||
274 | + .read = register_read_memory, | ||
275 | + .write = register_write_memory, | ||
276 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
277 | + .valid = { | ||
278 | + .min_access_size = 4, | ||
279 | + .max_access_size = 4, | ||
280 | + }, | ||
281 | +}; | ||
282 | + | ||
283 | +static void rtc_init(Object *obj) | ||
284 | +{ | ||
285 | + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(obj); | ||
286 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
287 | + RegisterInfoArray *reg_array; | ||
288 | + | ||
289 | + memory_region_init(&s->iomem, obj, TYPE_XLNX_ZYNQMP_RTC, | ||
290 | + XLNX_ZYNQMP_RTC_R_MAX * 4); | ||
291 | + reg_array = | ||
292 | + register_init_block32(DEVICE(obj), rtc_regs_info, | ||
293 | + ARRAY_SIZE(rtc_regs_info), | ||
294 | + s->regs_info, s->regs, | ||
295 | + &rtc_ops, | ||
296 | + XLNX_ZYNQMP_RTC_ERR_DEBUG, | ||
297 | + XLNX_ZYNQMP_RTC_R_MAX * 4); | ||
298 | + memory_region_add_subregion(&s->iomem, | ||
299 | + 0x0, | ||
300 | + ®_array->mem); | ||
301 | + sysbus_init_mmio(sbd, &s->iomem); | ||
302 | + sysbus_init_irq(sbd, &s->irq_rtc_int); | ||
303 | + sysbus_init_irq(sbd, &s->irq_addr_error_int); | ||
304 | +} | ||
305 | + | ||
306 | +static const VMStateDescription vmstate_rtc = { | ||
307 | + .name = TYPE_XLNX_ZYNQMP_RTC, | ||
308 | + .version_id = 1, | ||
309 | + .minimum_version_id = 1, | ||
310 | + .fields = (VMStateField[]) { | ||
311 | + VMSTATE_UINT32_ARRAY(regs, XlnxZynqMPRTC, XLNX_ZYNQMP_RTC_R_MAX), | ||
312 | + VMSTATE_END_OF_LIST(), | ||
313 | + } | ||
314 | +}; | ||
315 | + | ||
316 | +static void rtc_class_init(ObjectClass *klass, void *data) | ||
317 | +{ | ||
318 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
319 | + | ||
320 | + dc->reset = rtc_reset; | ||
321 | + dc->vmsd = &vmstate_rtc; | ||
322 | +} | ||
323 | + | ||
324 | +static const TypeInfo rtc_info = { | ||
325 | + .name = TYPE_XLNX_ZYNQMP_RTC, | ||
326 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
327 | + .instance_size = sizeof(XlnxZynqMPRTC), | ||
328 | + .class_init = rtc_class_init, | ||
329 | + .instance_init = rtc_init, | ||
330 | +}; | ||
331 | + | ||
332 | +static void rtc_register_types(void) | ||
333 | +{ | ||
334 | + type_register_static(&rtc_info); | ||
335 | +} | ||
336 | + | ||
337 | +type_init(rtc_register_types) | ||
338 | -- | ||
339 | 2.16.2 | ||
340 | |||
341 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 3 | We need a solution to use an Ethernet PHY that is not the first device |
4 | Message-id: 20180228193125.20577-15-richard.henderson@linaro.org | 4 | on the MDIO bus (device 0 on MDIO bus). |
5 | |||
6 | As an example with the i.MX6UL the NXP SOC has 2 Ethernet devices but | ||
7 | only one MDIO bus on which the 2 related PHY are connected but at unique | ||
8 | addresses. | ||
9 | |||
10 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> | ||
11 | Message-id: a1a5c0e139d1c763194b8020573dcb6025daeefa.1593296112.git.jcd@tribudubois.net | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 14 | --- |
8 | target/arm/translate.c | 61 ++++++++++++++++++++++++++++++++++++++++++++++++++ | 15 | include/hw/net/imx_fec.h | 1 + |
9 | 1 file changed, 61 insertions(+) | 16 | hw/net/imx_fec.c | 24 +++++++++++++++++------- |
17 | hw/net/trace-events | 4 ++-- | ||
18 | 3 files changed, 20 insertions(+), 9 deletions(-) | ||
10 | 19 | ||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 20 | diff --git a/include/hw/net/imx_fec.h b/include/hw/net/imx_fec.h |
12 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate.c | 22 | --- a/include/hw/net/imx_fec.h |
14 | +++ b/target/arm/translate.c | 23 | +++ b/include/hw/net/imx_fec.h |
15 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | 24 | @@ -XXX,XX +XXX,XX @@ typedef struct IMXFECState { |
16 | return 0; | 25 | uint32_t phy_advertise; |
26 | uint32_t phy_int; | ||
27 | uint32_t phy_int_mask; | ||
28 | + uint32_t phy_num; | ||
29 | |||
30 | bool is_fec; | ||
31 | |||
32 | diff --git a/hw/net/imx_fec.c b/hw/net/imx_fec.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/hw/net/imx_fec.c | ||
35 | +++ b/hw/net/imx_fec.c | ||
36 | @@ -XXX,XX +XXX,XX @@ static void imx_phy_reset(IMXFECState *s) | ||
37 | static uint32_t imx_phy_read(IMXFECState *s, int reg) | ||
38 | { | ||
39 | uint32_t val; | ||
40 | + uint32_t phy = reg / 32; | ||
41 | |||
42 | - if (reg > 31) { | ||
43 | - /* we only advertise one phy */ | ||
44 | + if (phy != s->phy_num) { | ||
45 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s.phy]%s: Bad phy num %u\n", | ||
46 | + TYPE_IMX_FEC, __func__, phy); | ||
47 | return 0; | ||
48 | } | ||
49 | |||
50 | + reg %= 32; | ||
51 | + | ||
52 | switch (reg) { | ||
53 | case 0: /* Basic Control */ | ||
54 | val = s->phy_control; | ||
55 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx_phy_read(IMXFECState *s, int reg) | ||
56 | break; | ||
57 | } | ||
58 | |||
59 | - trace_imx_phy_read(val, reg); | ||
60 | + trace_imx_phy_read(val, phy, reg); | ||
61 | |||
62 | return val; | ||
17 | } | 63 | } |
18 | 64 | ||
19 | +/* Advanced SIMD two registers and a scalar extension. | 65 | static void imx_phy_write(IMXFECState *s, int reg, uint32_t val) |
20 | + * 31 24 23 22 20 16 12 11 10 9 8 3 0 | 66 | { |
21 | + * +-----------------+----+---+----+----+----+---+----+---+----+---------+----+ | 67 | - trace_imx_phy_write(val, reg); |
22 | + * | 1 1 1 1 1 1 1 0 | o1 | D | o2 | Vn | Vd | 1 | o3 | 0 | o4 | N Q M U | Vm | | 68 | + uint32_t phy = reg / 32; |
23 | + * +-----------------+----+---+----+----+----+---+----+---+----+---------+----+ | 69 | |
24 | + * | 70 | - if (reg > 31) { |
25 | + */ | 71 | - /* we only advertise one phy */ |
72 | + if (phy != s->phy_num) { | ||
73 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s.phy]%s: Bad phy num %u\n", | ||
74 | + TYPE_IMX_FEC, __func__, phy); | ||
75 | return; | ||
76 | } | ||
77 | |||
78 | + reg %= 32; | ||
26 | + | 79 | + |
27 | +static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | 80 | + trace_imx_phy_write(val, phy, reg); |
28 | +{ | ||
29 | + int rd, rn, rm, rot, size, opr_sz; | ||
30 | + TCGv_ptr fpst; | ||
31 | + bool q; | ||
32 | + | 81 | + |
33 | + q = extract32(insn, 6, 1); | 82 | switch (reg) { |
34 | + VFP_DREG_D(rd, insn); | 83 | case 0: /* Basic Control */ |
35 | + VFP_DREG_N(rn, insn); | 84 | if (val & 0x8000) { |
36 | + VFP_DREG_M(rm, insn); | 85 | @@ -XXX,XX +XXX,XX @@ static void imx_eth_write(void *opaque, hwaddr offset, uint64_t value, |
37 | + if ((rd | rn) & q) { | 86 | extract32(value, |
38 | + return 1; | 87 | 18, 10))); |
39 | + } | 88 | } else { |
40 | + | 89 | - /* This a write operation */ |
41 | + if ((insn & 0xff000f10) == 0xfe000800) { | 90 | + /* This is a write operation */ |
42 | + /* VCMLA (indexed) -- 1111 1110 S.RR .... .... 1000 ...0 .... */ | 91 | imx_phy_write(s, extract32(value, 18, 10), extract32(value, 0, 16)); |
43 | + rot = extract32(insn, 20, 2); | 92 | } |
44 | + size = extract32(insn, 23, 1); | 93 | /* raise the interrupt as the PHY operation is done */ |
45 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_FCMA) | 94 | @@ -XXX,XX +XXX,XX @@ static void imx_eth_realize(DeviceState *dev, Error **errp) |
46 | + || (!size && !arm_dc_feature(s, ARM_FEATURE_V8_FP16))) { | 95 | static Property imx_eth_properties[] = { |
47 | + return 1; | 96 | DEFINE_NIC_PROPERTIES(IMXFECState, conf), |
48 | + } | 97 | DEFINE_PROP_UINT32("tx-ring-num", IMXFECState, tx_ring_num, 1), |
49 | + } else { | 98 | + DEFINE_PROP_UINT32("phy-num", IMXFECState, phy_num, 0), |
50 | + return 1; | 99 | DEFINE_PROP_END_OF_LIST(), |
51 | + } | 100 | }; |
52 | + | 101 | |
53 | + if (s->fp_excp_el) { | 102 | diff --git a/hw/net/trace-events b/hw/net/trace-events |
54 | + gen_exception_insn(s, 4, EXCP_UDEF, | 103 | index XXXXXXX..XXXXXXX 100644 |
55 | + syn_fp_access_trap(1, 0xe, false), s->fp_excp_el); | 104 | --- a/hw/net/trace-events |
56 | + return 0; | 105 | +++ b/hw/net/trace-events |
57 | + } | 106 | @@ -XXX,XX +XXX,XX @@ i82596_set_multicast(uint16_t count) "Added %d multicast entries" |
58 | + if (!s->vfp_enabled) { | 107 | i82596_channel_attention(void *s) "%p: Received CHANNEL ATTENTION" |
59 | + return 1; | 108 | |
60 | + } | 109 | # imx_fec.c |
61 | + | 110 | -imx_phy_read(uint32_t val, int reg) "0x%04"PRIx32" <= reg[%d]" |
62 | + opr_sz = (1 + q) * 8; | 111 | -imx_phy_write(uint32_t val, int reg) "0x%04"PRIx32" => reg[%d]" |
63 | + fpst = get_fpstatus_ptr(1); | 112 | +imx_phy_read(uint32_t val, int phy, int reg) "0x%04"PRIx32" <= phy[%d].reg[%d]" |
64 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), | 113 | +imx_phy_write(uint32_t val, int phy, int reg) "0x%04"PRIx32" => phy[%d].reg[%d]" |
65 | + vfp_reg_offset(1, rn), | 114 | imx_phy_update_link(const char *s) "%s" |
66 | + vfp_reg_offset(1, rm), fpst, | 115 | imx_phy_reset(void) "" |
67 | + opr_sz, opr_sz, rot, | 116 | imx_fec_read_bd(uint64_t addr, int flags, int len, int data) "tx_bd 0x%"PRIx64" flags 0x%04x len %d data 0x%08x" |
68 | + size ? gen_helper_gvec_fcmlas_idx | ||
69 | + : gen_helper_gvec_fcmlah_idx); | ||
70 | + tcg_temp_free_ptr(fpst); | ||
71 | + return 0; | ||
72 | +} | ||
73 | + | ||
74 | static int disas_coproc_insn(DisasContext *s, uint32_t insn) | ||
75 | { | ||
76 | int cpnum, is64, crn, crm, opc1, opc2, isread, rt, rt2; | ||
77 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
78 | goto illegal_op; | ||
79 | } | ||
80 | return; | ||
81 | + } else if ((insn & 0x0f000a00) == 0x0e000800 | ||
82 | + && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
83 | + if (disas_neon_insn_2reg_scalar_ext(s, insn)) { | ||
84 | + goto illegal_op; | ||
85 | + } | ||
86 | + return; | ||
87 | } else if ((insn & 0x0fe00000) == 0x0c400000) { | ||
88 | /* Coprocessor double register transfer. */ | ||
89 | ARCH(5TE); | ||
90 | -- | 117 | -- |
91 | 2.16.2 | 118 | 2.20.1 |
92 | 119 | ||
93 | 120 | diff view generated by jsdifflib |
1 | The MPS2 AN505 FPGA image includes a "FPGA control block" | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | which is a small set of registers handling LEDs, buttons | ||
3 | and some counters. | ||
4 | 2 | ||
3 | Add properties to the i.MX6UL processor to be able to select a | ||
4 | particular PHY on the MDIO bus for each FEC device. | ||
5 | |||
6 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> | ||
7 | Message-id: ea1d604198b6b73ea6521676e45bacfc597aba53.1593296112.git.jcd@tribudubois.net | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20180220180325.29818-14-peter.maydell@linaro.org | ||
8 | --- | 10 | --- |
9 | hw/misc/Makefile.objs | 1 + | 11 | include/hw/arm/fsl-imx6ul.h | 2 ++ |
10 | include/hw/misc/mps2-fpgaio.h | 43 ++++++++++ | 12 | hw/arm/fsl-imx6ul.c | 10 ++++++++++ |
11 | hw/misc/mps2-fpgaio.c | 176 ++++++++++++++++++++++++++++++++++++++++ | 13 | 2 files changed, 12 insertions(+) |
12 | default-configs/arm-softmmu.mak | 1 + | ||
13 | hw/misc/trace-events | 6 ++ | ||
14 | 5 files changed, 227 insertions(+) | ||
15 | create mode 100644 include/hw/misc/mps2-fpgaio.h | ||
16 | create mode 100644 hw/misc/mps2-fpgaio.c | ||
17 | 14 | ||
18 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 15 | diff --git a/include/hw/arm/fsl-imx6ul.h b/include/hw/arm/fsl-imx6ul.h |
19 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/misc/Makefile.objs | 17 | --- a/include/hw/arm/fsl-imx6ul.h |
21 | +++ b/hw/misc/Makefile.objs | 18 | +++ b/include/hw/arm/fsl-imx6ul.h |
22 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_STM32F2XX_SYSCFG) += stm32f2xx_syscfg.o | 19 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX6ULState { |
23 | obj-$(CONFIG_MIPS_CPS) += mips_cmgcr.o | 20 | MemoryRegion caam; |
24 | obj-$(CONFIG_MIPS_CPS) += mips_cpc.o | 21 | MemoryRegion ocram; |
25 | obj-$(CONFIG_MIPS_ITU) += mips_itu.o | 22 | MemoryRegion ocram_alias; |
26 | +obj-$(CONFIG_MPS2_FPGAIO) += mps2-fpgaio.o | ||
27 | obj-$(CONFIG_MPS2_SCC) += mps2-scc.o | ||
28 | |||
29 | obj-$(CONFIG_PVPANIC) += pvpanic.o | ||
30 | diff --git a/include/hw/misc/mps2-fpgaio.h b/include/hw/misc/mps2-fpgaio.h | ||
31 | new file mode 100644 | ||
32 | index XXXXXXX..XXXXXXX | ||
33 | --- /dev/null | ||
34 | +++ b/include/hw/misc/mps2-fpgaio.h | ||
35 | @@ -XXX,XX +XXX,XX @@ | ||
36 | +/* | ||
37 | + * ARM MPS2 FPGAIO emulation | ||
38 | + * | ||
39 | + * Copyright (c) 2018 Linaro Limited | ||
40 | + * Written by Peter Maydell | ||
41 | + * | ||
42 | + * This program is free software; you can redistribute it and/or modify | ||
43 | + * it under the terms of the GNU General Public License version 2 or | ||
44 | + * (at your option) any later version. | ||
45 | + */ | ||
46 | + | 23 | + |
47 | +/* This is a model of the FPGAIO register block in the AN505 | 24 | + uint32_t phy_num[FSL_IMX6UL_NUM_ETHS]; |
48 | + * FPGA image for the MPS2 dev board; it is documented in the | 25 | } FslIMX6ULState; |
49 | + * application note: | 26 | |
50 | + * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html | 27 | enum FslIMX6ULMemoryMap { |
51 | + * | 28 | diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c |
52 | + * QEMU interface: | 29 | index XXXXXXX..XXXXXXX 100644 |
53 | + * + sysbus MMIO region 0: the register bank | 30 | --- a/hw/arm/fsl-imx6ul.c |
54 | + */ | 31 | +++ b/hw/arm/fsl-imx6ul.c |
55 | + | 32 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) |
56 | +#ifndef MPS2_FPGAIO_H | 33 | FSL_IMX6UL_ENET2_TIMER_IRQ, |
57 | +#define MPS2_FPGAIO_H | 34 | }; |
58 | + | 35 | |
59 | +#include "hw/sysbus.h" | 36 | + object_property_set_uint(OBJECT(&s->eth[i]), |
60 | + | 37 | + s->phy_num[i], |
61 | +#define TYPE_MPS2_FPGAIO "mps2-fpgaio" | 38 | + "phy-num", &error_abort); |
62 | +#define MPS2_FPGAIO(obj) OBJECT_CHECK(MPS2FPGAIO, (obj), TYPE_MPS2_FPGAIO) | 39 | object_property_set_uint(OBJECT(&s->eth[i]), |
63 | + | 40 | FSL_IMX6UL_ETH_NUM_TX_RINGS, |
64 | +typedef struct { | 41 | "tx-ring-num", &error_abort); |
65 | + /*< private >*/ | 42 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) |
66 | + SysBusDevice parent_obj; | 43 | FSL_IMX6UL_OCRAM_ALIAS_ADDR, &s->ocram_alias); |
67 | + | 44 | } |
68 | + /*< public >*/ | 45 | |
69 | + MemoryRegion iomem; | 46 | +static Property fsl_imx6ul_properties[] = { |
70 | + | 47 | + DEFINE_PROP_UINT32("fec1-phy-num", FslIMX6ULState, phy_num[0], 0), |
71 | + uint32_t led0; | 48 | + DEFINE_PROP_UINT32("fec2-phy-num", FslIMX6ULState, phy_num[1], 1), |
72 | + uint32_t prescale; | ||
73 | + uint32_t misc; | ||
74 | + | ||
75 | + uint32_t prescale_clk; | ||
76 | +} MPS2FPGAIO; | ||
77 | + | ||
78 | +#endif | ||
79 | diff --git a/hw/misc/mps2-fpgaio.c b/hw/misc/mps2-fpgaio.c | ||
80 | new file mode 100644 | ||
81 | index XXXXXXX..XXXXXXX | ||
82 | --- /dev/null | ||
83 | +++ b/hw/misc/mps2-fpgaio.c | ||
84 | @@ -XXX,XX +XXX,XX @@ | ||
85 | +/* | ||
86 | + * ARM MPS2 AN505 FPGAIO emulation | ||
87 | + * | ||
88 | + * Copyright (c) 2018 Linaro Limited | ||
89 | + * Written by Peter Maydell | ||
90 | + * | ||
91 | + * This program is free software; you can redistribute it and/or modify | ||
92 | + * it under the terms of the GNU General Public License version 2 or | ||
93 | + * (at your option) any later version. | ||
94 | + */ | ||
95 | + | ||
96 | +/* This is a model of the "FPGA system control and I/O" block found | ||
97 | + * in the AN505 FPGA image for the MPS2 devboard. | ||
98 | + * It is documented in AN505: | ||
99 | + * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html | ||
100 | + */ | ||
101 | + | ||
102 | +#include "qemu/osdep.h" | ||
103 | +#include "qemu/log.h" | ||
104 | +#include "qapi/error.h" | ||
105 | +#include "trace.h" | ||
106 | +#include "hw/sysbus.h" | ||
107 | +#include "hw/registerfields.h" | ||
108 | +#include "hw/misc/mps2-fpgaio.h" | ||
109 | + | ||
110 | +REG32(LED0, 0) | ||
111 | +REG32(BUTTON, 8) | ||
112 | +REG32(CLK1HZ, 0x10) | ||
113 | +REG32(CLK100HZ, 0x14) | ||
114 | +REG32(COUNTER, 0x18) | ||
115 | +REG32(PRESCALE, 0x1c) | ||
116 | +REG32(PSCNTR, 0x20) | ||
117 | +REG32(MISC, 0x4c) | ||
118 | + | ||
119 | +static uint64_t mps2_fpgaio_read(void *opaque, hwaddr offset, unsigned size) | ||
120 | +{ | ||
121 | + MPS2FPGAIO *s = MPS2_FPGAIO(opaque); | ||
122 | + uint64_t r; | ||
123 | + | ||
124 | + switch (offset) { | ||
125 | + case A_LED0: | ||
126 | + r = s->led0; | ||
127 | + break; | ||
128 | + case A_BUTTON: | ||
129 | + /* User-pressable board buttons. We don't model that, so just return | ||
130 | + * zeroes. | ||
131 | + */ | ||
132 | + r = 0; | ||
133 | + break; | ||
134 | + case A_PRESCALE: | ||
135 | + r = s->prescale; | ||
136 | + break; | ||
137 | + case A_MISC: | ||
138 | + r = s->misc; | ||
139 | + break; | ||
140 | + case A_CLK1HZ: | ||
141 | + case A_CLK100HZ: | ||
142 | + case A_COUNTER: | ||
143 | + case A_PSCNTR: | ||
144 | + /* These are all upcounters of various frequencies. */ | ||
145 | + qemu_log_mask(LOG_UNIMP, "MPS2 FPGAIO: counters unimplemented\n"); | ||
146 | + r = 0; | ||
147 | + break; | ||
148 | + default: | ||
149 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
150 | + "MPS2 FPGAIO read: bad offset %x\n", (int) offset); | ||
151 | + r = 0; | ||
152 | + break; | ||
153 | + } | ||
154 | + | ||
155 | + trace_mps2_fpgaio_read(offset, r, size); | ||
156 | + return r; | ||
157 | +} | ||
158 | + | ||
159 | +static void mps2_fpgaio_write(void *opaque, hwaddr offset, uint64_t value, | ||
160 | + unsigned size) | ||
161 | +{ | ||
162 | + MPS2FPGAIO *s = MPS2_FPGAIO(opaque); | ||
163 | + | ||
164 | + trace_mps2_fpgaio_write(offset, value, size); | ||
165 | + | ||
166 | + switch (offset) { | ||
167 | + case A_LED0: | ||
168 | + /* LED bits [1:0] control board LEDs. We don't currently have | ||
169 | + * a mechanism for displaying this graphically, so use a trace event. | ||
170 | + */ | ||
171 | + trace_mps2_fpgaio_leds(value & 0x02 ? '*' : '.', | ||
172 | + value & 0x01 ? '*' : '.'); | ||
173 | + s->led0 = value & 0x3; | ||
174 | + break; | ||
175 | + case A_PRESCALE: | ||
176 | + s->prescale = value; | ||
177 | + break; | ||
178 | + case A_MISC: | ||
179 | + /* These are control bits for some of the other devices on the | ||
180 | + * board (SPI, CLCD, etc). We don't implement that yet, so just | ||
181 | + * make the bits read as written. | ||
182 | + */ | ||
183 | + qemu_log_mask(LOG_UNIMP, | ||
184 | + "MPS2 FPGAIO: MISC control bits unimplemented\n"); | ||
185 | + s->misc = value; | ||
186 | + break; | ||
187 | + default: | ||
188 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
189 | + "MPS2 FPGAIO write: bad offset 0x%x\n", (int) offset); | ||
190 | + break; | ||
191 | + } | ||
192 | +} | ||
193 | + | ||
194 | +static const MemoryRegionOps mps2_fpgaio_ops = { | ||
195 | + .read = mps2_fpgaio_read, | ||
196 | + .write = mps2_fpgaio_write, | ||
197 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
198 | +}; | ||
199 | + | ||
200 | +static void mps2_fpgaio_reset(DeviceState *dev) | ||
201 | +{ | ||
202 | + MPS2FPGAIO *s = MPS2_FPGAIO(dev); | ||
203 | + | ||
204 | + trace_mps2_fpgaio_reset(); | ||
205 | + s->led0 = 0; | ||
206 | + s->prescale = 0; | ||
207 | + s->misc = 0; | ||
208 | +} | ||
209 | + | ||
210 | +static void mps2_fpgaio_init(Object *obj) | ||
211 | +{ | ||
212 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
213 | + MPS2FPGAIO *s = MPS2_FPGAIO(obj); | ||
214 | + | ||
215 | + memory_region_init_io(&s->iomem, obj, &mps2_fpgaio_ops, s, | ||
216 | + "mps2-fpgaio", 0x1000); | ||
217 | + sysbus_init_mmio(sbd, &s->iomem); | ||
218 | +} | ||
219 | + | ||
220 | +static const VMStateDescription mps2_fpgaio_vmstate = { | ||
221 | + .name = "mps2-fpgaio", | ||
222 | + .version_id = 1, | ||
223 | + .minimum_version_id = 1, | ||
224 | + .fields = (VMStateField[]) { | ||
225 | + VMSTATE_UINT32(led0, MPS2FPGAIO), | ||
226 | + VMSTATE_UINT32(prescale, MPS2FPGAIO), | ||
227 | + VMSTATE_UINT32(misc, MPS2FPGAIO), | ||
228 | + VMSTATE_END_OF_LIST() | ||
229 | + } | ||
230 | +}; | ||
231 | + | ||
232 | +static Property mps2_fpgaio_properties[] = { | ||
233 | + /* Frequency of the prescale counter */ | ||
234 | + DEFINE_PROP_UINT32("prescale-clk", MPS2FPGAIO, prescale_clk, 20000000), | ||
235 | + DEFINE_PROP_END_OF_LIST(), | 49 | + DEFINE_PROP_END_OF_LIST(), |
236 | +}; | 50 | +}; |
237 | + | 51 | + |
238 | +static void mps2_fpgaio_class_init(ObjectClass *klass, void *data) | 52 | static void fsl_imx6ul_class_init(ObjectClass *oc, void *data) |
239 | +{ | 53 | { |
240 | + DeviceClass *dc = DEVICE_CLASS(klass); | 54 | DeviceClass *dc = DEVICE_CLASS(oc); |
241 | + | 55 | |
242 | + dc->vmsd = &mps2_fpgaio_vmstate; | 56 | + device_class_set_props(dc, fsl_imx6ul_properties); |
243 | + dc->reset = mps2_fpgaio_reset; | 57 | dc->realize = fsl_imx6ul_realize; |
244 | + dc->props = mps2_fpgaio_properties; | 58 | dc->desc = "i.MX6UL SOC"; |
245 | +} | 59 | /* Reason: Uses serial_hds and nd_table in realize() directly */ |
246 | + | ||
247 | +static const TypeInfo mps2_fpgaio_info = { | ||
248 | + .name = TYPE_MPS2_FPGAIO, | ||
249 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
250 | + .instance_size = sizeof(MPS2FPGAIO), | ||
251 | + .instance_init = mps2_fpgaio_init, | ||
252 | + .class_init = mps2_fpgaio_class_init, | ||
253 | +}; | ||
254 | + | ||
255 | +static void mps2_fpgaio_register_types(void) | ||
256 | +{ | ||
257 | + type_register_static(&mps2_fpgaio_info); | ||
258 | +} | ||
259 | + | ||
260 | +type_init(mps2_fpgaio_register_types); | ||
261 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | ||
262 | index XXXXXXX..XXXXXXX 100644 | ||
263 | --- a/default-configs/arm-softmmu.mak | ||
264 | +++ b/default-configs/arm-softmmu.mak | ||
265 | @@ -XXX,XX +XXX,XX @@ CONFIG_STM32F205_SOC=y | ||
266 | CONFIG_CMSDK_APB_TIMER=y | ||
267 | CONFIG_CMSDK_APB_UART=y | ||
268 | |||
269 | +CONFIG_MPS2_FPGAIO=y | ||
270 | CONFIG_MPS2_SCC=y | ||
271 | |||
272 | CONFIG_VERSATILE_PCI=y | ||
273 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
274 | index XXXXXXX..XXXXXXX 100644 | ||
275 | --- a/hw/misc/trace-events | ||
276 | +++ b/hw/misc/trace-events | ||
277 | @@ -XXX,XX +XXX,XX @@ mps2_scc_leds(char led7, char led6, char led5, char led4, char led3, char led2, | ||
278 | mps2_scc_cfg_write(unsigned function, unsigned device, uint32_t value) "MPS2 SCC config write: function %d device %d data 0x%" PRIx32 | ||
279 | mps2_scc_cfg_read(unsigned function, unsigned device, uint32_t value) "MPS2 SCC config read: function %d device %d data 0x%" PRIx32 | ||
280 | |||
281 | +# hw/misc/mps2_fpgaio.c | ||
282 | +mps2_fpgaio_read(uint64_t offset, uint64_t data, unsigned size) "MPS2 FPGAIO read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | ||
283 | +mps2_fpgaio_write(uint64_t offset, uint64_t data, unsigned size) "MPS2 FPGAIO write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | ||
284 | +mps2_fpgaio_reset(void) "MPS2 FPGAIO: reset" | ||
285 | +mps2_fpgaio_leds(char led1, char led0) "MPS2 FPGAIO LEDs: %c%c" | ||
286 | + | ||
287 | # hw/misc/msf2-sysreg.c | ||
288 | msf2_sysreg_write(uint64_t offset, uint32_t val, uint32_t prev) "msf2-sysreg write: addr 0x%08" HWADDR_PRIx " data 0x%" PRIx32 " prev 0x%" PRIx32 | ||
289 | msf2_sysreg_read(uint64_t offset, uint32_t val) "msf2-sysreg read: addr 0x%08" HWADDR_PRIx " data 0x%08" PRIx32 | ||
290 | -- | 60 | -- |
291 | 2.16.2 | 61 | 2.20.1 |
292 | 62 | ||
293 | 63 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | Happily, the bits are in the same places compared to a32. | 3 | The i.MX6UL EVK 14x14 board uses: |
4 | - PHY 2 for FEC 1 | ||
5 | - PHY 1 for FEC 2 | ||
4 | 6 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> |
6 | Message-id: 20180228193125.20577-16-richard.henderson@linaro.org | 8 | Message-id: fb41992126c091a71d76ab3d1898959091f60583.1593296112.git.jcd@tribudubois.net |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 11 | --- |
10 | target/arm/translate.c | 14 +++++++++++++- | 12 | hw/arm/mcimx6ul-evk.c | 2 ++ |
11 | 1 file changed, 13 insertions(+), 1 deletion(-) | 13 | 1 file changed, 2 insertions(+) |
12 | 14 | ||
13 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 15 | diff --git a/hw/arm/mcimx6ul-evk.c b/hw/arm/mcimx6ul-evk.c |
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate.c | 17 | --- a/hw/arm/mcimx6ul-evk.c |
16 | +++ b/target/arm/translate.c | 18 | +++ b/hw/arm/mcimx6ul-evk.c |
17 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | 19 | @@ -XXX,XX +XXX,XX @@ static void mcimx6ul_evk_init(MachineState *machine) |
18 | default_exception_el(s)); | 20 | |
19 | break; | 21 | s = FSL_IMX6UL(object_new(TYPE_FSL_IMX6UL)); |
20 | } | 22 | object_property_add_child(OBJECT(machine), "soc", OBJECT(s)); |
21 | - if (((insn >> 24) & 3) == 3) { | 23 | + object_property_set_uint(OBJECT(s), 2, "fec1-phy-num", &error_fatal); |
22 | + if ((insn & 0xfe000a00) == 0xfc000800 | 24 | + object_property_set_uint(OBJECT(s), 1, "fec2-phy-num", &error_fatal); |
23 | + && arm_dc_feature(s, ARM_FEATURE_V8)) { | 25 | qdev_realize(DEVICE(s), NULL, &error_fatal); |
24 | + /* The Thumb2 and ARM encodings are identical. */ | 26 | |
25 | + if (disas_neon_insn_3same_ext(s, insn)) { | 27 | memory_region_add_subregion(get_system_memory(), FSL_IMX6UL_MMDC_ADDR, |
26 | + goto illegal_op; | ||
27 | + } | ||
28 | + } else if ((insn & 0xff000a00) == 0xfe000800 | ||
29 | + && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
30 | + /* The Thumb2 and ARM encodings are identical. */ | ||
31 | + if (disas_neon_insn_2reg_scalar_ext(s, insn)) { | ||
32 | + goto illegal_op; | ||
33 | + } | ||
34 | + } else if (((insn >> 24) & 3) == 3) { | ||
35 | /* Translate into the equivalent ARM encoding. */ | ||
36 | insn = (insn & 0xe2ffffff) | ((insn & (1 << 28)) >> 4) | (1 << 28); | ||
37 | if (disas_neon_data_insn(s, insn)) { | ||
38 | -- | 28 | -- |
39 | 2.16.2 | 29 | 2.20.1 |
40 | 30 | ||
41 | 31 | diff view generated by jsdifflib |
1 | Model the Arm IoT Kit documented in | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
3 | 2 | ||
4 | The Arm IoT Kit is a subsystem which includes a CPU and some devices, | 3 | Introduce a new property defining a reserved region: |
5 | and is intended be extended by adding extra devices to form a | 4 | <low address>:<high address>:<type>. |
6 | complete system. It is used in the MPS2 board's AN505 image for the | ||
7 | Cortex-M33. | ||
8 | 5 | ||
6 | This will be used to encode reserved IOVA regions. | ||
7 | |||
8 | For instance, in virtio-iommu use case, reserved IOVA regions | ||
9 | will be passed by the machine code to the virtio-iommu-pci | ||
10 | device (an array of those). The type of the reserved region | ||
11 | will match the virtio_iommu_probe_resv_mem subtype value: | ||
12 | - VIRTIO_IOMMU_RESV_MEM_T_RESERVED (0) | ||
13 | - VIRTIO_IOMMU_RESV_MEM_T_MSI (1) | ||
14 | |||
15 | on PC/Q35 machine, this will be used to inform the | ||
16 | virtio-iommu-pci device it should bypass the MSI region. | ||
17 | The reserved region will be: 0xfee00000:0xfeefffff:1. | ||
18 | |||
19 | On ARM, we can declare the ITS MSI doorbell as an MSI | ||
20 | region to prevent MSIs from being mapped on guest side. | ||
21 | |||
22 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
23 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | ||
24 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> | ||
25 | Message-id: 20200629070404.10969-2-eric.auger@redhat.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20180220180325.29818-19-peter.maydell@linaro.org | ||
12 | --- | 27 | --- |
13 | hw/arm/Makefile.objs | 1 + | 28 | include/exec/memory.h | 6 +++ |
14 | include/hw/arm/iotkit.h | 109 ++++++++ | 29 | include/hw/qdev-properties.h | 3 ++ |
15 | hw/arm/iotkit.c | 598 ++++++++++++++++++++++++++++++++++++++++ | 30 | include/qemu/typedefs.h | 1 + |
16 | default-configs/arm-softmmu.mak | 1 + | 31 | hw/core/qdev-properties.c | 89 ++++++++++++++++++++++++++++++++++++ |
17 | 4 files changed, 709 insertions(+) | 32 | 4 files changed, 99 insertions(+) |
18 | create mode 100644 include/hw/arm/iotkit.h | ||
19 | create mode 100644 hw/arm/iotkit.c | ||
20 | 33 | ||
21 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs | 34 | diff --git a/include/exec/memory.h b/include/exec/memory.h |
22 | index XXXXXXX..XXXXXXX 100644 | 35 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/arm/Makefile.objs | 36 | --- a/include/exec/memory.h |
24 | +++ b/hw/arm/Makefile.objs | 37 | +++ b/include/exec/memory.h |
25 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_FSL_IMX6) += fsl-imx6.o sabrelite.o | 38 | @@ -XXX,XX +XXX,XX @@ extern bool global_dirty_log; |
26 | obj-$(CONFIG_ASPEED_SOC) += aspeed_soc.o aspeed.o | 39 | |
27 | obj-$(CONFIG_MPS2) += mps2.o | 40 | typedef struct MemoryRegionOps MemoryRegionOps; |
28 | obj-$(CONFIG_MSF2) += msf2-soc.o msf2-som.o | 41 | |
29 | +obj-$(CONFIG_IOTKIT) += iotkit.o | 42 | +struct ReservedRegion { |
30 | diff --git a/include/hw/arm/iotkit.h b/include/hw/arm/iotkit.h | 43 | + hwaddr low; |
31 | new file mode 100644 | 44 | + hwaddr high; |
32 | index XXXXXXX..XXXXXXX | 45 | + unsigned type; |
33 | --- /dev/null | 46 | +}; |
34 | +++ b/include/hw/arm/iotkit.h | 47 | + |
48 | typedef struct IOMMUTLBEntry IOMMUTLBEntry; | ||
49 | |||
50 | /* See address_space_translate: bit 0 is read, bit 1 is write. */ | ||
51 | diff --git a/include/hw/qdev-properties.h b/include/hw/qdev-properties.h | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/include/hw/qdev-properties.h | ||
54 | +++ b/include/hw/qdev-properties.h | ||
55 | @@ -XXX,XX +XXX,XX @@ extern const PropertyInfo qdev_prop_string; | ||
56 | extern const PropertyInfo qdev_prop_chr; | ||
57 | extern const PropertyInfo qdev_prop_tpm; | ||
58 | extern const PropertyInfo qdev_prop_macaddr; | ||
59 | +extern const PropertyInfo qdev_prop_reserved_region; | ||
60 | extern const PropertyInfo qdev_prop_on_off_auto; | ||
61 | extern const PropertyInfo qdev_prop_multifd_compression; | ||
62 | extern const PropertyInfo qdev_prop_losttickpolicy; | ||
63 | @@ -XXX,XX +XXX,XX @@ extern const PropertyInfo qdev_prop_pcie_link_width; | ||
64 | DEFINE_PROP(_n, _s, _f, qdev_prop_drive_iothread, BlockBackend *) | ||
65 | #define DEFINE_PROP_MACADDR(_n, _s, _f) \ | ||
66 | DEFINE_PROP(_n, _s, _f, qdev_prop_macaddr, MACAddr) | ||
67 | +#define DEFINE_PROP_RESERVED_REGION(_n, _s, _f) \ | ||
68 | + DEFINE_PROP(_n, _s, _f, qdev_prop_reserved_region, ReservedRegion) | ||
69 | #define DEFINE_PROP_ON_OFF_AUTO(_n, _s, _f, _d) \ | ||
70 | DEFINE_PROP_SIGNED(_n, _s, _f, _d, qdev_prop_on_off_auto, OnOffAuto) | ||
71 | #define DEFINE_PROP_MULTIFD_COMPRESSION(_n, _s, _f, _d) \ | ||
72 | diff --git a/include/qemu/typedefs.h b/include/qemu/typedefs.h | ||
73 | index XXXXXXX..XXXXXXX 100644 | ||
74 | --- a/include/qemu/typedefs.h | ||
75 | +++ b/include/qemu/typedefs.h | ||
76 | @@ -XXX,XX +XXX,XX @@ typedef struct ISABus ISABus; | ||
77 | typedef struct ISADevice ISADevice; | ||
78 | typedef struct IsaDma IsaDma; | ||
79 | typedef struct MACAddr MACAddr; | ||
80 | +typedef struct ReservedRegion ReservedRegion; | ||
81 | typedef struct MachineClass MachineClass; | ||
82 | typedef struct MachineState MachineState; | ||
83 | typedef struct MemoryListener MemoryListener; | ||
84 | diff --git a/hw/core/qdev-properties.c b/hw/core/qdev-properties.c | ||
85 | index XXXXXXX..XXXXXXX 100644 | ||
86 | --- a/hw/core/qdev-properties.c | ||
87 | +++ b/hw/core/qdev-properties.c | ||
35 | @@ -XXX,XX +XXX,XX @@ | 88 | @@ -XXX,XX +XXX,XX @@ |
89 | #include "chardev/char.h" | ||
90 | #include "qemu/uuid.h" | ||
91 | #include "qemu/units.h" | ||
92 | +#include "qemu/cutils.h" | ||
93 | |||
94 | void qdev_prop_set_after_realize(DeviceState *dev, const char *name, | ||
95 | Error **errp) | ||
96 | @@ -XXX,XX +XXX,XX @@ const PropertyInfo qdev_prop_macaddr = { | ||
97 | .set = set_mac, | ||
98 | }; | ||
99 | |||
100 | +/* --- Reserved Region --- */ | ||
101 | + | ||
36 | +/* | 102 | +/* |
37 | + * ARM IoT Kit | 103 | + * Accepted syntax: |
38 | + * | 104 | + * <low address>:<high address>:<type> |
39 | + * Copyright (c) 2018 Linaro Limited | 105 | + * where low/high addresses are uint64_t in hexadecimal |
40 | + * Written by Peter Maydell | 106 | + * and type is a non-negative decimal integer |
41 | + * | ||
42 | + * This program is free software; you can redistribute it and/or modify | ||
43 | + * it under the terms of the GNU General Public License version 2 or | ||
44 | + * (at your option) any later version. | ||
45 | + */ | 107 | + */ |
108 | +static void get_reserved_region(Object *obj, Visitor *v, const char *name, | ||
109 | + void *opaque, Error **errp) | ||
110 | +{ | ||
111 | + DeviceState *dev = DEVICE(obj); | ||
112 | + Property *prop = opaque; | ||
113 | + ReservedRegion *rr = qdev_get_prop_ptr(dev, prop); | ||
114 | + char buffer[64]; | ||
115 | + char *p = buffer; | ||
116 | + int rc; | ||
46 | + | 117 | + |
47 | +/* This is a model of the Arm IoT Kit which is documented in | 118 | + rc = snprintf(buffer, sizeof(buffer), "0x%"PRIx64":0x%"PRIx64":%u", |
48 | + * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | 119 | + rr->low, rr->high, rr->type); |
49 | + * It contains: | 120 | + assert(rc < sizeof(buffer)); |
50 | + * a Cortex-M33 | ||
51 | + * the IDAU | ||
52 | + * some timers and watchdogs | ||
53 | + * two peripheral protection controllers | ||
54 | + * a memory protection controller | ||
55 | + * a security controller | ||
56 | + * a bus fabric which arranges that some parts of the address | ||
57 | + * space are secure and non-secure aliases of each other | ||
58 | + * | ||
59 | + * QEMU interface: | ||
60 | + * + QOM property "memory" is a MemoryRegion containing the devices provided | ||
61 | + * by the board model. | ||
62 | + * + QOM property "MAINCLK" is the frequency of the main system clock | ||
63 | + * + QOM property "EXP_NUMIRQ" sets the number of expansion interrupts | ||
64 | + * + Named GPIO inputs "EXP_IRQ" 0..n are the expansion interrupts, which | ||
65 | + * are wired to the NVIC lines 32 .. n+32 | ||
66 | + * Controlling up to 4 AHB expansion PPBs which a system using the IoTKit | ||
67 | + * might provide: | ||
68 | + * + named GPIO outputs apb_ppcexp{0,1,2,3}_nonsec[0..15] | ||
69 | + * + named GPIO outputs apb_ppcexp{0,1,2,3}_ap[0..15] | ||
70 | + * + named GPIO outputs apb_ppcexp{0,1,2,3}_irq_enable | ||
71 | + * + named GPIO outputs apb_ppcexp{0,1,2,3}_irq_clear | ||
72 | + * + named GPIO inputs apb_ppcexp{0,1,2,3}_irq_status | ||
73 | + * Controlling each of the 4 expansion AHB PPCs which a system using the IoTKit | ||
74 | + * might provide: | ||
75 | + * + named GPIO outputs ahb_ppcexp{0,1,2,3}_nonsec[0..15] | ||
76 | + * + named GPIO outputs ahb_ppcexp{0,1,2,3}_ap[0..15] | ||
77 | + * + named GPIO outputs ahb_ppcexp{0,1,2,3}_irq_enable | ||
78 | + * + named GPIO outputs ahb_ppcexp{0,1,2,3}_irq_clear | ||
79 | + * + named GPIO inputs ahb_ppcexp{0,1,2,3}_irq_status | ||
80 | + */ | ||
81 | + | 121 | + |
82 | +#ifndef IOTKIT_H | 122 | + visit_type_str(v, name, &p, errp); |
83 | +#define IOTKIT_H | ||
84 | + | ||
85 | +#include "hw/sysbus.h" | ||
86 | +#include "hw/arm/armv7m.h" | ||
87 | +#include "hw/misc/iotkit-secctl.h" | ||
88 | +#include "hw/misc/tz-ppc.h" | ||
89 | +#include "hw/timer/cmsdk-apb-timer.h" | ||
90 | +#include "hw/misc/unimp.h" | ||
91 | +#include "hw/or-irq.h" | ||
92 | +#include "hw/core/split-irq.h" | ||
93 | + | ||
94 | +#define TYPE_IOTKIT "iotkit" | ||
95 | +#define IOTKIT(obj) OBJECT_CHECK(IoTKit, (obj), TYPE_IOTKIT) | ||
96 | + | ||
97 | +/* We have an IRQ splitter and an OR gate input for each external PPC | ||
98 | + * and the 2 internal PPCs | ||
99 | + */ | ||
100 | +#define NUM_EXTERNAL_PPCS (IOTS_NUM_AHB_EXP_PPC + IOTS_NUM_APB_EXP_PPC) | ||
101 | +#define NUM_PPCS (NUM_EXTERNAL_PPCS + 2) | ||
102 | + | ||
103 | +typedef struct IoTKit { | ||
104 | + /*< private >*/ | ||
105 | + SysBusDevice parent_obj; | ||
106 | + | ||
107 | + /*< public >*/ | ||
108 | + ARMv7MState armv7m; | ||
109 | + IoTKitSecCtl secctl; | ||
110 | + TZPPC apb_ppc0; | ||
111 | + TZPPC apb_ppc1; | ||
112 | + CMSDKAPBTIMER timer0; | ||
113 | + CMSDKAPBTIMER timer1; | ||
114 | + qemu_or_irq ppc_irq_orgate; | ||
115 | + SplitIRQ sec_resp_splitter; | ||
116 | + SplitIRQ ppc_irq_splitter[NUM_PPCS]; | ||
117 | + | ||
118 | + UnimplementedDeviceState dualtimer; | ||
119 | + UnimplementedDeviceState s32ktimer; | ||
120 | + | ||
121 | + MemoryRegion container; | ||
122 | + MemoryRegion alias1; | ||
123 | + MemoryRegion alias2; | ||
124 | + MemoryRegion alias3; | ||
125 | + MemoryRegion sram0; | ||
126 | + | ||
127 | + qemu_irq *exp_irqs; | ||
128 | + qemu_irq ppc0_irq; | ||
129 | + qemu_irq ppc1_irq; | ||
130 | + qemu_irq sec_resp_cfg; | ||
131 | + qemu_irq sec_resp_cfg_in; | ||
132 | + qemu_irq nsc_cfg_in; | ||
133 | + | ||
134 | + qemu_irq irq_status_in[NUM_EXTERNAL_PPCS]; | ||
135 | + | ||
136 | + uint32_t nsccfg; | ||
137 | + | ||
138 | + /* Properties */ | ||
139 | + MemoryRegion *board_memory; | ||
140 | + uint32_t exp_numirq; | ||
141 | + uint32_t mainclk_frq; | ||
142 | +} IoTKit; | ||
143 | + | ||
144 | +#endif | ||
145 | diff --git a/hw/arm/iotkit.c b/hw/arm/iotkit.c | ||
146 | new file mode 100644 | ||
147 | index XXXXXXX..XXXXXXX | ||
148 | --- /dev/null | ||
149 | +++ b/hw/arm/iotkit.c | ||
150 | @@ -XXX,XX +XXX,XX @@ | ||
151 | +/* | ||
152 | + * Arm IoT Kit | ||
153 | + * | ||
154 | + * Copyright (c) 2018 Linaro Limited | ||
155 | + * Written by Peter Maydell | ||
156 | + * | ||
157 | + * This program is free software; you can redistribute it and/or modify | ||
158 | + * it under the terms of the GNU General Public License version 2 or | ||
159 | + * (at your option) any later version. | ||
160 | + */ | ||
161 | + | ||
162 | +#include "qemu/osdep.h" | ||
163 | +#include "qemu/log.h" | ||
164 | +#include "qapi/error.h" | ||
165 | +#include "trace.h" | ||
166 | +#include "hw/sysbus.h" | ||
167 | +#include "hw/registerfields.h" | ||
168 | +#include "hw/arm/iotkit.h" | ||
169 | +#include "hw/misc/unimp.h" | ||
170 | +#include "hw/arm/arm.h" | ||
171 | + | ||
172 | +/* Create an alias region of @size bytes starting at @base | ||
173 | + * which mirrors the memory starting at @orig. | ||
174 | + */ | ||
175 | +static void make_alias(IoTKit *s, MemoryRegion *mr, const char *name, | ||
176 | + hwaddr base, hwaddr size, hwaddr orig) | ||
177 | +{ | ||
178 | + memory_region_init_alias(mr, NULL, name, &s->container, orig, size); | ||
179 | + /* The alias is even lower priority than unimplemented_device regions */ | ||
180 | + memory_region_add_subregion_overlap(&s->container, base, mr, -1500); | ||
181 | +} | 123 | +} |
182 | + | 124 | + |
183 | +static void init_sysbus_child(Object *parent, const char *childname, | 125 | +static void set_reserved_region(Object *obj, Visitor *v, const char *name, |
184 | + void *child, size_t childsize, | 126 | + void *opaque, Error **errp) |
185 | + const char *childtype) | ||
186 | +{ | 127 | +{ |
187 | + object_initialize(child, childsize, childtype); | 128 | + DeviceState *dev = DEVICE(obj); |
188 | + object_property_add_child(parent, childname, OBJECT(child), &error_abort); | 129 | + Property *prop = opaque; |
189 | + qdev_set_parent_bus(DEVICE(child), sysbus_get_default()); | 130 | + ReservedRegion *rr = qdev_get_prop_ptr(dev, prop); |
190 | +} | 131 | + Error *local_err = NULL; |
132 | + const char *endptr; | ||
133 | + char *str; | ||
134 | + int ret; | ||
191 | + | 135 | + |
192 | +static void irq_status_forwarder(void *opaque, int n, int level) | 136 | + if (dev->realized) { |
193 | +{ | 137 | + qdev_prop_set_after_realize(dev, name, errp); |
194 | + qemu_irq destirq = opaque; | ||
195 | + | ||
196 | + qemu_set_irq(destirq, level); | ||
197 | +} | ||
198 | + | ||
199 | +static void nsccfg_handler(void *opaque, int n, int level) | ||
200 | +{ | ||
201 | + IoTKit *s = IOTKIT(opaque); | ||
202 | + | ||
203 | + s->nsccfg = level; | ||
204 | +} | ||
205 | + | ||
206 | +static void iotkit_forward_ppc(IoTKit *s, const char *ppcname, int ppcnum) | ||
207 | +{ | ||
208 | + /* Each of the 4 AHB and 4 APB PPCs that might be present in a | ||
209 | + * system using the IoTKit has a collection of control lines which | ||
210 | + * are provided by the security controller and which we want to | ||
211 | + * expose as control lines on the IoTKit device itself, so the | ||
212 | + * code using the IoTKit can wire them up to the PPCs. | ||
213 | + */ | ||
214 | + SplitIRQ *splitter = &s->ppc_irq_splitter[ppcnum]; | ||
215 | + DeviceState *iotkitdev = DEVICE(s); | ||
216 | + DeviceState *dev_secctl = DEVICE(&s->secctl); | ||
217 | + DeviceState *dev_splitter = DEVICE(splitter); | ||
218 | + char *name; | ||
219 | + | ||
220 | + name = g_strdup_printf("%s_nonsec", ppcname); | ||
221 | + qdev_pass_gpios(dev_secctl, iotkitdev, name); | ||
222 | + g_free(name); | ||
223 | + name = g_strdup_printf("%s_ap", ppcname); | ||
224 | + qdev_pass_gpios(dev_secctl, iotkitdev, name); | ||
225 | + g_free(name); | ||
226 | + name = g_strdup_printf("%s_irq_enable", ppcname); | ||
227 | + qdev_pass_gpios(dev_secctl, iotkitdev, name); | ||
228 | + g_free(name); | ||
229 | + name = g_strdup_printf("%s_irq_clear", ppcname); | ||
230 | + qdev_pass_gpios(dev_secctl, iotkitdev, name); | ||
231 | + g_free(name); | ||
232 | + | ||
233 | + /* irq_status is a little more tricky, because we need to | ||
234 | + * split it so we can send it both to the security controller | ||
235 | + * and to our OR gate for the NVIC interrupt line. | ||
236 | + * Connect up the splitter's outputs, and create a GPIO input | ||
237 | + * which will pass the line state to the input splitter. | ||
238 | + */ | ||
239 | + name = g_strdup_printf("%s_irq_status", ppcname); | ||
240 | + qdev_connect_gpio_out(dev_splitter, 0, | ||
241 | + qdev_get_gpio_in_named(dev_secctl, | ||
242 | + name, 0)); | ||
243 | + qdev_connect_gpio_out(dev_splitter, 1, | ||
244 | + qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), ppcnum)); | ||
245 | + s->irq_status_in[ppcnum] = qdev_get_gpio_in(dev_splitter, 0); | ||
246 | + qdev_init_gpio_in_named_with_opaque(iotkitdev, irq_status_forwarder, | ||
247 | + s->irq_status_in[ppcnum], name, 1); | ||
248 | + g_free(name); | ||
249 | +} | ||
250 | + | ||
251 | +static void iotkit_forward_sec_resp_cfg(IoTKit *s) | ||
252 | +{ | ||
253 | + /* Forward the 3rd output from the splitter device as a | ||
254 | + * named GPIO output of the iotkit object. | ||
255 | + */ | ||
256 | + DeviceState *dev = DEVICE(s); | ||
257 | + DeviceState *dev_splitter = DEVICE(&s->sec_resp_splitter); | ||
258 | + | ||
259 | + qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1); | ||
260 | + s->sec_resp_cfg_in = qemu_allocate_irq(irq_status_forwarder, | ||
261 | + s->sec_resp_cfg, 1); | ||
262 | + qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in); | ||
263 | +} | ||
264 | + | ||
265 | +static void iotkit_init(Object *obj) | ||
266 | +{ | ||
267 | + IoTKit *s = IOTKIT(obj); | ||
268 | + int i; | ||
269 | + | ||
270 | + memory_region_init(&s->container, obj, "iotkit-container", UINT64_MAX); | ||
271 | + | ||
272 | + init_sysbus_child(obj, "armv7m", &s->armv7m, sizeof(s->armv7m), | ||
273 | + TYPE_ARMV7M); | ||
274 | + qdev_prop_set_string(DEVICE(&s->armv7m), "cpu-type", | ||
275 | + ARM_CPU_TYPE_NAME("cortex-m33")); | ||
276 | + | ||
277 | + init_sysbus_child(obj, "secctl", &s->secctl, sizeof(s->secctl), | ||
278 | + TYPE_IOTKIT_SECCTL); | ||
279 | + init_sysbus_child(obj, "apb-ppc0", &s->apb_ppc0, sizeof(s->apb_ppc0), | ||
280 | + TYPE_TZ_PPC); | ||
281 | + init_sysbus_child(obj, "apb-ppc1", &s->apb_ppc1, sizeof(s->apb_ppc1), | ||
282 | + TYPE_TZ_PPC); | ||
283 | + init_sysbus_child(obj, "timer0", &s->timer0, sizeof(s->timer0), | ||
284 | + TYPE_CMSDK_APB_TIMER); | ||
285 | + init_sysbus_child(obj, "timer1", &s->timer1, sizeof(s->timer1), | ||
286 | + TYPE_CMSDK_APB_TIMER); | ||
287 | + init_sysbus_child(obj, "dualtimer", &s->dualtimer, sizeof(s->dualtimer), | ||
288 | + TYPE_UNIMPLEMENTED_DEVICE); | ||
289 | + object_initialize(&s->ppc_irq_orgate, sizeof(s->ppc_irq_orgate), | ||
290 | + TYPE_OR_IRQ); | ||
291 | + object_property_add_child(obj, "ppc-irq-orgate", | ||
292 | + OBJECT(&s->ppc_irq_orgate), &error_abort); | ||
293 | + object_initialize(&s->sec_resp_splitter, sizeof(s->sec_resp_splitter), | ||
294 | + TYPE_SPLIT_IRQ); | ||
295 | + object_property_add_child(obj, "sec-resp-splitter", | ||
296 | + OBJECT(&s->sec_resp_splitter), &error_abort); | ||
297 | + for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { | ||
298 | + char *name = g_strdup_printf("ppc-irq-splitter-%d", i); | ||
299 | + SplitIRQ *splitter = &s->ppc_irq_splitter[i]; | ||
300 | + | ||
301 | + object_initialize(splitter, sizeof(*splitter), TYPE_SPLIT_IRQ); | ||
302 | + object_property_add_child(obj, name, OBJECT(splitter), &error_abort); | ||
303 | + } | ||
304 | + init_sysbus_child(obj, "s32ktimer", &s->s32ktimer, sizeof(s->s32ktimer), | ||
305 | + TYPE_UNIMPLEMENTED_DEVICE); | ||
306 | +} | ||
307 | + | ||
308 | +static void iotkit_exp_irq(void *opaque, int n, int level) | ||
309 | +{ | ||
310 | + IoTKit *s = IOTKIT(opaque); | ||
311 | + | ||
312 | + qemu_set_irq(s->exp_irqs[n], level); | ||
313 | +} | ||
314 | + | ||
315 | +static void iotkit_realize(DeviceState *dev, Error **errp) | ||
316 | +{ | ||
317 | + IoTKit *s = IOTKIT(dev); | ||
318 | + int i; | ||
319 | + MemoryRegion *mr; | ||
320 | + Error *err = NULL; | ||
321 | + SysBusDevice *sbd_apb_ppc0; | ||
322 | + SysBusDevice *sbd_secctl; | ||
323 | + DeviceState *dev_apb_ppc0; | ||
324 | + DeviceState *dev_apb_ppc1; | ||
325 | + DeviceState *dev_secctl; | ||
326 | + DeviceState *dev_splitter; | ||
327 | + | ||
328 | + if (!s->board_memory) { | ||
329 | + error_setg(errp, "memory property was not set"); | ||
330 | + return; | 138 | + return; |
331 | + } | 139 | + } |
332 | + | 140 | + |
333 | + if (!s->mainclk_frq) { | 141 | + visit_type_str(v, name, &str, &local_err); |
334 | + error_setg(errp, "MAINCLK property was not set"); | 142 | + if (local_err) { |
143 | + error_propagate(errp, local_err); | ||
335 | + return; | 144 | + return; |
336 | + } | 145 | + } |
337 | + | 146 | + |
338 | + /* Handling of which devices should be available only to secure | 147 | + ret = qemu_strtou64(str, &endptr, 16, &rr->low); |
339 | + * code is usually done differently for M profile than for A profile. | 148 | + if (ret) { |
340 | + * Instead of putting some devices only into the secure address space, | 149 | + error_setg(errp, "start address of '%s'" |
341 | + * devices exist in both address spaces but with hard-wired security | 150 | + " must be a hexadecimal integer", name); |
342 | + * permissions that will cause the CPU to fault for non-secure accesses. | 151 | + goto out; |
343 | + * | ||
344 | + * The IoTKit has an IDAU (Implementation Defined Access Unit), | ||
345 | + * which specifies hard-wired security permissions for different | ||
346 | + * areas of the physical address space. For the IoTKit IDAU, the | ||
347 | + * top 4 bits of the physical address are the IDAU region ID, and | ||
348 | + * if bit 28 (ie the lowest bit of the ID) is 0 then this is an NS | ||
349 | + * region, otherwise it is an S region. | ||
350 | + * | ||
351 | + * The various devices and RAMs are generally all mapped twice, | ||
352 | + * once into a region that the IDAU defines as secure and once | ||
353 | + * into a non-secure region. They sit behind either a Memory | ||
354 | + * Protection Controller (for RAM) or a Peripheral Protection | ||
355 | + * Controller (for devices), which allow a more fine grained | ||
356 | + * configuration of whether non-secure accesses are permitted. | ||
357 | + * | ||
358 | + * (The other place that guest software can configure security | ||
359 | + * permissions is in the architected SAU (Security Attribution | ||
360 | + * Unit), which is entirely inside the CPU. The IDAU can upgrade | ||
361 | + * the security attributes for a region to more restrictive than | ||
362 | + * the SAU specifies, but cannot downgrade them.) | ||
363 | + * | ||
364 | + * 0x10000000..0x1fffffff alias of 0x00000000..0x0fffffff | ||
365 | + * 0x20000000..0x2007ffff 32KB FPGA block RAM | ||
366 | + * 0x30000000..0x3fffffff alias of 0x20000000..0x2fffffff | ||
367 | + * 0x40000000..0x4000ffff base peripheral region 1 | ||
368 | + * 0x40010000..0x4001ffff CPU peripherals (none for IoTKit) | ||
369 | + * 0x40020000..0x4002ffff system control element peripherals | ||
370 | + * 0x40080000..0x400fffff base peripheral region 2 | ||
371 | + * 0x50000000..0x5fffffff alias of 0x40000000..0x4fffffff | ||
372 | + */ | ||
373 | + | ||
374 | + memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -1); | ||
375 | + | ||
376 | + qdev_prop_set_uint32(DEVICE(&s->armv7m), "num-irq", s->exp_numirq + 32); | ||
377 | + /* In real hardware the initial Secure VTOR is set from the INITSVTOR0 | ||
378 | + * register in the IoT Kit System Control Register block, and the | ||
379 | + * initial value of that is in turn specifiable by the FPGA that | ||
380 | + * instantiates the IoT Kit. In QEMU we don't implement this wrinkle, | ||
381 | + * and simply set the CPU's init-svtor to the IoT Kit default value. | ||
382 | + */ | ||
383 | + qdev_prop_set_uint32(DEVICE(&s->armv7m), "init-svtor", 0x10000000); | ||
384 | + object_property_set_link(OBJECT(&s->armv7m), OBJECT(&s->container), | ||
385 | + "memory", &err); | ||
386 | + if (err) { | ||
387 | + error_propagate(errp, err); | ||
388 | + return; | ||
389 | + } | 152 | + } |
390 | + object_property_set_link(OBJECT(&s->armv7m), OBJECT(s), "idau", &err); | 153 | + if (*endptr != ':') { |
391 | + if (err) { | 154 | + goto separator_error; |
392 | + error_propagate(errp, err); | ||
393 | + return; | ||
394 | + } | ||
395 | + object_property_set_bool(OBJECT(&s->armv7m), true, "realized", &err); | ||
396 | + if (err) { | ||
397 | + error_propagate(errp, err); | ||
398 | + return; | ||
399 | + } | 155 | + } |
400 | + | 156 | + |
401 | + /* Connect our EXP_IRQ GPIOs to the NVIC's lines 32 and up. */ | 157 | + ret = qemu_strtou64(endptr + 1, &endptr, 16, &rr->high); |
402 | + s->exp_irqs = g_new(qemu_irq, s->exp_numirq); | 158 | + if (ret) { |
403 | + for (i = 0; i < s->exp_numirq; i++) { | 159 | + error_setg(errp, "end address of '%s'" |
404 | + s->exp_irqs[i] = qdev_get_gpio_in(DEVICE(&s->armv7m), i + 32); | 160 | + " must be a hexadecimal integer", name); |
161 | + goto out; | ||
405 | + } | 162 | + } |
406 | + qdev_init_gpio_in_named(dev, iotkit_exp_irq, "EXP_IRQ", s->exp_numirq); | 163 | + if (*endptr != ':') { |
407 | + | 164 | + goto separator_error; |
408 | + /* Set up the big aliases first */ | ||
409 | + make_alias(s, &s->alias1, "alias 1", 0x10000000, 0x10000000, 0x00000000); | ||
410 | + make_alias(s, &s->alias2, "alias 2", 0x30000000, 0x10000000, 0x20000000); | ||
411 | + /* The 0x50000000..0x5fffffff region is not a pure alias: it has | ||
412 | + * a few extra devices that only appear there (generally the | ||
413 | + * control interfaces for the protection controllers). | ||
414 | + * We implement this by mapping those devices over the top of this | ||
415 | + * alias MR at a higher priority. | ||
416 | + */ | ||
417 | + make_alias(s, &s->alias3, "alias 3", 0x50000000, 0x10000000, 0x40000000); | ||
418 | + | ||
419 | + /* This RAM should be behind a Memory Protection Controller, but we | ||
420 | + * don't implement that yet. | ||
421 | + */ | ||
422 | + memory_region_init_ram(&s->sram0, NULL, "iotkit.sram0", 0x00008000, &err); | ||
423 | + if (err) { | ||
424 | + error_propagate(errp, err); | ||
425 | + return; | ||
426 | + } | ||
427 | + memory_region_add_subregion(&s->container, 0x20000000, &s->sram0); | ||
428 | + | ||
429 | + /* Security controller */ | ||
430 | + object_property_set_bool(OBJECT(&s->secctl), true, "realized", &err); | ||
431 | + if (err) { | ||
432 | + error_propagate(errp, err); | ||
433 | + return; | ||
434 | + } | ||
435 | + sbd_secctl = SYS_BUS_DEVICE(&s->secctl); | ||
436 | + dev_secctl = DEVICE(&s->secctl); | ||
437 | + sysbus_mmio_map(sbd_secctl, 0, 0x50080000); | ||
438 | + sysbus_mmio_map(sbd_secctl, 1, 0x40080000); | ||
439 | + | ||
440 | + s->nsc_cfg_in = qemu_allocate_irq(nsccfg_handler, s, 1); | ||
441 | + qdev_connect_gpio_out_named(dev_secctl, "nsc_cfg", 0, s->nsc_cfg_in); | ||
442 | + | ||
443 | + /* The sec_resp_cfg output from the security controller must be split into | ||
444 | + * multiple lines, one for each of the PPCs within the IoTKit and one | ||
445 | + * that will be an output from the IoTKit to the system. | ||
446 | + */ | ||
447 | + object_property_set_int(OBJECT(&s->sec_resp_splitter), 3, | ||
448 | + "num-lines", &err); | ||
449 | + if (err) { | ||
450 | + error_propagate(errp, err); | ||
451 | + return; | ||
452 | + } | ||
453 | + object_property_set_bool(OBJECT(&s->sec_resp_splitter), true, | ||
454 | + "realized", &err); | ||
455 | + if (err) { | ||
456 | + error_propagate(errp, err); | ||
457 | + return; | ||
458 | + } | ||
459 | + dev_splitter = DEVICE(&s->sec_resp_splitter); | ||
460 | + qdev_connect_gpio_out_named(dev_secctl, "sec_resp_cfg", 0, | ||
461 | + qdev_get_gpio_in(dev_splitter, 0)); | ||
462 | + | ||
463 | + /* Devices behind APB PPC0: | ||
464 | + * 0x40000000: timer0 | ||
465 | + * 0x40001000: timer1 | ||
466 | + * 0x40002000: dual timer | ||
467 | + * We must configure and realize each downstream device and connect | ||
468 | + * it to the appropriate PPC port; then we can realize the PPC and | ||
469 | + * map its upstream ends to the right place in the container. | ||
470 | + */ | ||
471 | + qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq); | ||
472 | + object_property_set_bool(OBJECT(&s->timer0), true, "realized", &err); | ||
473 | + if (err) { | ||
474 | + error_propagate(errp, err); | ||
475 | + return; | ||
476 | + } | ||
477 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer0), 0, | ||
478 | + qdev_get_gpio_in(DEVICE(&s->armv7m), 3)); | ||
479 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer0), 0); | ||
480 | + object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[0]", &err); | ||
481 | + if (err) { | ||
482 | + error_propagate(errp, err); | ||
483 | + return; | ||
484 | + } | 165 | + } |
485 | + | 166 | + |
486 | + qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq); | 167 | + ret = qemu_strtoui(endptr + 1, &endptr, 10, &rr->type); |
487 | + object_property_set_bool(OBJECT(&s->timer1), true, "realized", &err); | 168 | + if (ret) { |
488 | + if (err) { | 169 | + error_setg(errp, "type of '%s'" |
489 | + error_propagate(errp, err); | 170 | + " must be a non-negative decimal integer", name); |
490 | + return; | ||
491 | + } | 171 | + } |
492 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer1), 0, | 172 | + goto out; |
493 | + qdev_get_gpio_in(DEVICE(&s->armv7m), 3)); | ||
494 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer1), 0); | ||
495 | + object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[1]", &err); | ||
496 | + if (err) { | ||
497 | + error_propagate(errp, err); | ||
498 | + return; | ||
499 | + } | ||
500 | + | 173 | + |
501 | + qdev_prop_set_string(DEVICE(&s->dualtimer), "name", "Dual timer"); | 174 | +separator_error: |
502 | + qdev_prop_set_uint64(DEVICE(&s->dualtimer), "size", 0x1000); | 175 | + error_setg(errp, "reserved region fields must be separated with ':'"); |
503 | + object_property_set_bool(OBJECT(&s->dualtimer), true, "realized", &err); | 176 | +out: |
504 | + if (err) { | 177 | + g_free(str); |
505 | + error_propagate(errp, err); | 178 | + return; |
506 | + return; | ||
507 | + } | ||
508 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->dualtimer), 0); | ||
509 | + object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[2]", &err); | ||
510 | + if (err) { | ||
511 | + error_propagate(errp, err); | ||
512 | + return; | ||
513 | + } | ||
514 | + | ||
515 | + object_property_set_bool(OBJECT(&s->apb_ppc0), true, "realized", &err); | ||
516 | + if (err) { | ||
517 | + error_propagate(errp, err); | ||
518 | + return; | ||
519 | + } | ||
520 | + | ||
521 | + sbd_apb_ppc0 = SYS_BUS_DEVICE(&s->apb_ppc0); | ||
522 | + dev_apb_ppc0 = DEVICE(&s->apb_ppc0); | ||
523 | + | ||
524 | + mr = sysbus_mmio_get_region(sbd_apb_ppc0, 0); | ||
525 | + memory_region_add_subregion(&s->container, 0x40000000, mr); | ||
526 | + mr = sysbus_mmio_get_region(sbd_apb_ppc0, 1); | ||
527 | + memory_region_add_subregion(&s->container, 0x40001000, mr); | ||
528 | + mr = sysbus_mmio_get_region(sbd_apb_ppc0, 2); | ||
529 | + memory_region_add_subregion(&s->container, 0x40002000, mr); | ||
530 | + for (i = 0; i < IOTS_APB_PPC0_NUM_PORTS; i++) { | ||
531 | + qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_nonsec", i, | ||
532 | + qdev_get_gpio_in_named(dev_apb_ppc0, | ||
533 | + "cfg_nonsec", i)); | ||
534 | + qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_ap", i, | ||
535 | + qdev_get_gpio_in_named(dev_apb_ppc0, | ||
536 | + "cfg_ap", i)); | ||
537 | + } | ||
538 | + qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_enable", 0, | ||
539 | + qdev_get_gpio_in_named(dev_apb_ppc0, | ||
540 | + "irq_enable", 0)); | ||
541 | + qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_clear", 0, | ||
542 | + qdev_get_gpio_in_named(dev_apb_ppc0, | ||
543 | + "irq_clear", 0)); | ||
544 | + qdev_connect_gpio_out(dev_splitter, 0, | ||
545 | + qdev_get_gpio_in_named(dev_apb_ppc0, | ||
546 | + "cfg_sec_resp", 0)); | ||
547 | + | ||
548 | + /* All the PPC irq lines (from the 2 internal PPCs and the 8 external | ||
549 | + * ones) are sent individually to the security controller, and also | ||
550 | + * ORed together to give a single combined PPC interrupt to the NVIC. | ||
551 | + */ | ||
552 | + object_property_set_int(OBJECT(&s->ppc_irq_orgate), | ||
553 | + NUM_PPCS, "num-lines", &err); | ||
554 | + if (err) { | ||
555 | + error_propagate(errp, err); | ||
556 | + return; | ||
557 | + } | ||
558 | + object_property_set_bool(OBJECT(&s->ppc_irq_orgate), true, | ||
559 | + "realized", &err); | ||
560 | + if (err) { | ||
561 | + error_propagate(errp, err); | ||
562 | + return; | ||
563 | + } | ||
564 | + qdev_connect_gpio_out(DEVICE(&s->ppc_irq_orgate), 0, | ||
565 | + qdev_get_gpio_in(DEVICE(&s->armv7m), 10)); | ||
566 | + | ||
567 | + /* 0x40010000 .. 0x4001ffff: private CPU region: unused in IoTKit */ | ||
568 | + | ||
569 | + /* 0x40020000 .. 0x4002ffff : IoTKit system control peripheral region */ | ||
570 | + /* Devices behind APB PPC1: | ||
571 | + * 0x4002f000: S32K timer | ||
572 | + */ | ||
573 | + qdev_prop_set_string(DEVICE(&s->s32ktimer), "name", "S32KTIMER"); | ||
574 | + qdev_prop_set_uint64(DEVICE(&s->s32ktimer), "size", 0x1000); | ||
575 | + object_property_set_bool(OBJECT(&s->s32ktimer), true, "realized", &err); | ||
576 | + if (err) { | ||
577 | + error_propagate(errp, err); | ||
578 | + return; | ||
579 | + } | ||
580 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->s32ktimer), 0); | ||
581 | + object_property_set_link(OBJECT(&s->apb_ppc1), OBJECT(mr), "port[0]", &err); | ||
582 | + if (err) { | ||
583 | + error_propagate(errp, err); | ||
584 | + return; | ||
585 | + } | ||
586 | + | ||
587 | + object_property_set_bool(OBJECT(&s->apb_ppc1), true, "realized", &err); | ||
588 | + if (err) { | ||
589 | + error_propagate(errp, err); | ||
590 | + return; | ||
591 | + } | ||
592 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->apb_ppc1), 0); | ||
593 | + memory_region_add_subregion(&s->container, 0x4002f000, mr); | ||
594 | + | ||
595 | + dev_apb_ppc1 = DEVICE(&s->apb_ppc1); | ||
596 | + qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_nonsec", 0, | ||
597 | + qdev_get_gpio_in_named(dev_apb_ppc1, | ||
598 | + "cfg_nonsec", 0)); | ||
599 | + qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_ap", 0, | ||
600 | + qdev_get_gpio_in_named(dev_apb_ppc1, | ||
601 | + "cfg_ap", 0)); | ||
602 | + qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_enable", 0, | ||
603 | + qdev_get_gpio_in_named(dev_apb_ppc1, | ||
604 | + "irq_enable", 0)); | ||
605 | + qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_clear", 0, | ||
606 | + qdev_get_gpio_in_named(dev_apb_ppc1, | ||
607 | + "irq_clear", 0)); | ||
608 | + qdev_connect_gpio_out(dev_splitter, 1, | ||
609 | + qdev_get_gpio_in_named(dev_apb_ppc1, | ||
610 | + "cfg_sec_resp", 0)); | ||
611 | + | ||
612 | + /* Using create_unimplemented_device() maps the stub into the | ||
613 | + * system address space rather than into our container, but the | ||
614 | + * overall effect to the guest is the same. | ||
615 | + */ | ||
616 | + create_unimplemented_device("SYSINFO", 0x40020000, 0x1000); | ||
617 | + | ||
618 | + create_unimplemented_device("SYSCONTROL", 0x50021000, 0x1000); | ||
619 | + create_unimplemented_device("S32KWATCHDOG", 0x5002e000, 0x1000); | ||
620 | + | ||
621 | + /* 0x40080000 .. 0x4008ffff : IoTKit second Base peripheral region */ | ||
622 | + | ||
623 | + create_unimplemented_device("NS watchdog", 0x40081000, 0x1000); | ||
624 | + create_unimplemented_device("S watchdog", 0x50081000, 0x1000); | ||
625 | + | ||
626 | + create_unimplemented_device("SRAM0 MPC", 0x50083000, 0x1000); | ||
627 | + | ||
628 | + for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { | ||
629 | + Object *splitter = OBJECT(&s->ppc_irq_splitter[i]); | ||
630 | + | ||
631 | + object_property_set_int(splitter, 2, "num-lines", &err); | ||
632 | + if (err) { | ||
633 | + error_propagate(errp, err); | ||
634 | + return; | ||
635 | + } | ||
636 | + object_property_set_bool(splitter, true, "realized", &err); | ||
637 | + if (err) { | ||
638 | + error_propagate(errp, err); | ||
639 | + return; | ||
640 | + } | ||
641 | + } | ||
642 | + | ||
643 | + for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) { | ||
644 | + char *ppcname = g_strdup_printf("ahb_ppcexp%d", i); | ||
645 | + | ||
646 | + iotkit_forward_ppc(s, ppcname, i); | ||
647 | + g_free(ppcname); | ||
648 | + } | ||
649 | + | ||
650 | + for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) { | ||
651 | + char *ppcname = g_strdup_printf("apb_ppcexp%d", i); | ||
652 | + | ||
653 | + iotkit_forward_ppc(s, ppcname, i + IOTS_NUM_AHB_EXP_PPC); | ||
654 | + g_free(ppcname); | ||
655 | + } | ||
656 | + | ||
657 | + for (i = NUM_EXTERNAL_PPCS; i < NUM_PPCS; i++) { | ||
658 | + /* Wire up IRQ splitter for internal PPCs */ | ||
659 | + DeviceState *devs = DEVICE(&s->ppc_irq_splitter[i]); | ||
660 | + char *gpioname = g_strdup_printf("apb_ppc%d_irq_status", | ||
661 | + i - NUM_EXTERNAL_PPCS); | ||
662 | + TZPPC *ppc = (i == NUM_EXTERNAL_PPCS) ? &s->apb_ppc0 : &s->apb_ppc1; | ||
663 | + | ||
664 | + qdev_connect_gpio_out(devs, 0, | ||
665 | + qdev_get_gpio_in_named(dev_secctl, gpioname, 0)); | ||
666 | + qdev_connect_gpio_out(devs, 1, | ||
667 | + qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), i)); | ||
668 | + qdev_connect_gpio_out_named(DEVICE(ppc), "irq", 0, | ||
669 | + qdev_get_gpio_in(devs, 0)); | ||
670 | + } | ||
671 | + | ||
672 | + iotkit_forward_sec_resp_cfg(s); | ||
673 | + | ||
674 | + system_clock_scale = NANOSECONDS_PER_SECOND / s->mainclk_frq; | ||
675 | +} | 179 | +} |
676 | + | 180 | + |
677 | +static void iotkit_idau_check(IDAUInterface *ii, uint32_t address, | 181 | +const PropertyInfo qdev_prop_reserved_region = { |
678 | + int *iregion, bool *exempt, bool *ns, bool *nsc) | 182 | + .name = "reserved_region", |
679 | +{ | 183 | + .description = "Reserved Region, example: 0xFEE00000:0xFEEFFFFF:0", |
680 | + /* For IoTKit systems the IDAU responses are simple logical functions | 184 | + .get = get_reserved_region, |
681 | + * of the address bits. The NSC attribute is guest-adjustable via the | 185 | + .set = set_reserved_region, |
682 | + * NSCCFG register in the security controller. | ||
683 | + */ | ||
684 | + IoTKit *s = IOTKIT(ii); | ||
685 | + int region = extract32(address, 28, 4); | ||
686 | + | ||
687 | + *ns = !(region & 1); | ||
688 | + *nsc = (region == 1 && (s->nsccfg & 1)) || (region == 3 && (s->nsccfg & 2)); | ||
689 | + /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */ | ||
690 | + *exempt = (address & 0xeff00000) == 0xe0000000; | ||
691 | + *iregion = region; | ||
692 | +} | ||
693 | + | ||
694 | +static const VMStateDescription iotkit_vmstate = { | ||
695 | + .name = "iotkit", | ||
696 | + .version_id = 1, | ||
697 | + .minimum_version_id = 1, | ||
698 | + .fields = (VMStateField[]) { | ||
699 | + VMSTATE_UINT32(nsccfg, IoTKit), | ||
700 | + VMSTATE_END_OF_LIST() | ||
701 | + } | ||
702 | +}; | 186 | +}; |
703 | + | 187 | + |
704 | +static Property iotkit_properties[] = { | 188 | /* --- on/off/auto --- */ |
705 | + DEFINE_PROP_LINK("memory", IoTKit, board_memory, TYPE_MEMORY_REGION, | 189 | |
706 | + MemoryRegion *), | 190 | const PropertyInfo qdev_prop_on_off_auto = { |
707 | + DEFINE_PROP_UINT32("EXP_NUMIRQ", IoTKit, exp_numirq, 64), | ||
708 | + DEFINE_PROP_UINT32("MAINCLK", IoTKit, mainclk_frq, 0), | ||
709 | + DEFINE_PROP_END_OF_LIST() | ||
710 | +}; | ||
711 | + | ||
712 | +static void iotkit_reset(DeviceState *dev) | ||
713 | +{ | ||
714 | + IoTKit *s = IOTKIT(dev); | ||
715 | + | ||
716 | + s->nsccfg = 0; | ||
717 | +} | ||
718 | + | ||
719 | +static void iotkit_class_init(ObjectClass *klass, void *data) | ||
720 | +{ | ||
721 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
722 | + IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(klass); | ||
723 | + | ||
724 | + dc->realize = iotkit_realize; | ||
725 | + dc->vmsd = &iotkit_vmstate; | ||
726 | + dc->props = iotkit_properties; | ||
727 | + dc->reset = iotkit_reset; | ||
728 | + iic->check = iotkit_idau_check; | ||
729 | +} | ||
730 | + | ||
731 | +static const TypeInfo iotkit_info = { | ||
732 | + .name = TYPE_IOTKIT, | ||
733 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
734 | + .instance_size = sizeof(IoTKit), | ||
735 | + .instance_init = iotkit_init, | ||
736 | + .class_init = iotkit_class_init, | ||
737 | + .interfaces = (InterfaceInfo[]) { | ||
738 | + { TYPE_IDAU_INTERFACE }, | ||
739 | + { } | ||
740 | + } | ||
741 | +}; | ||
742 | + | ||
743 | +static void iotkit_register_types(void) | ||
744 | +{ | ||
745 | + type_register_static(&iotkit_info); | ||
746 | +} | ||
747 | + | ||
748 | +type_init(iotkit_register_types); | ||
749 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | ||
750 | index XXXXXXX..XXXXXXX 100644 | ||
751 | --- a/default-configs/arm-softmmu.mak | ||
752 | +++ b/default-configs/arm-softmmu.mak | ||
753 | @@ -XXX,XX +XXX,XX @@ CONFIG_MPS2_FPGAIO=y | ||
754 | CONFIG_MPS2_SCC=y | ||
755 | |||
756 | CONFIG_TZ_PPC=y | ||
757 | +CONFIG_IOTKIT=y | ||
758 | CONFIG_IOTKIT_SECCTL=y | ||
759 | |||
760 | CONFIG_VERSATILE_PCI=y | ||
761 | -- | 191 | -- |
762 | 2.16.2 | 192 | 2.20.1 |
763 | 193 | ||
764 | 194 | diff view generated by jsdifflib |
1 | From: Alistair Francis <alistair.francis@xilinx.com> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Allow the guest to determine the time set from the QEMU command line. | 3 | This patch implements the PROBE request. At the moment, |
4 | 4 | only THE RESV_MEM property is handled. The first goal is | |
5 | This includes adding a trace event to debug the new time. | 5 | to report iommu wide reserved regions such as the MSI regions |
6 | 6 | set by the machine code. On x86 this will be the IOAPIC MSI | |
7 | Signed-off-by: Alistair Francis <alistair.francis@xilinx.com> | 7 | region, [0xFEE00000 - 0xFEEFFFFF], on ARM this may be the ITS |
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | doorbell. |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | |
10 | In the future we may introduce per device reserved regions. | ||
11 | This will be useful when protecting host assigned devices | ||
12 | which may expose their own reserved regions | ||
13 | |||
14 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
15 | Reviewed-by: Jean-Philippe Brucker <jean-philippe@linaro.org> | ||
16 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> | ||
17 | Message-id: 20200629070404.10969-3-eric.auger@redhat.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 19 | --- |
12 | include/hw/timer/xlnx-zynqmp-rtc.h | 2 ++ | 20 | include/hw/virtio/virtio-iommu.h | 2 + |
13 | hw/timer/xlnx-zynqmp-rtc.c | 58 ++++++++++++++++++++++++++++++++++++++ | 21 | hw/virtio/virtio-iommu.c | 94 ++++++++++++++++++++++++++++++-- |
14 | hw/timer/trace-events | 3 ++ | 22 | hw/virtio/trace-events | 1 + |
15 | 3 files changed, 63 insertions(+) | 23 | 3 files changed, 93 insertions(+), 4 deletions(-) |
16 | 24 | ||
17 | diff --git a/include/hw/timer/xlnx-zynqmp-rtc.h b/include/hw/timer/xlnx-zynqmp-rtc.h | 25 | diff --git a/include/hw/virtio/virtio-iommu.h b/include/hw/virtio/virtio-iommu.h |
18 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/hw/timer/xlnx-zynqmp-rtc.h | 27 | --- a/include/hw/virtio/virtio-iommu.h |
20 | +++ b/include/hw/timer/xlnx-zynqmp-rtc.h | 28 | +++ b/include/hw/virtio/virtio-iommu.h |
21 | @@ -XXX,XX +XXX,XX @@ typedef struct XlnxZynqMPRTC { | 29 | @@ -XXX,XX +XXX,XX @@ typedef struct VirtIOIOMMU { |
22 | qemu_irq irq_rtc_int; | 30 | GHashTable *as_by_busptr; |
23 | qemu_irq irq_addr_error_int; | 31 | IOMMUPciBus *iommu_pcibus_by_bus_num[PCI_BUS_MAX]; |
24 | 32 | PCIBus *primary_bus; | |
25 | + uint32_t tick_offset; | 33 | + ReservedRegion *reserved_regions; |
26 | + | 34 | + uint32_t nb_reserved_regions; |
27 | uint32_t regs[XLNX_ZYNQMP_RTC_R_MAX]; | 35 | GTree *domains; |
28 | RegisterInfo regs_info[XLNX_ZYNQMP_RTC_R_MAX]; | 36 | QemuMutex mutex; |
29 | } XlnxZynqMPRTC; | 37 | GTree *endpoints; |
30 | diff --git a/hw/timer/xlnx-zynqmp-rtc.c b/hw/timer/xlnx-zynqmp-rtc.c | 38 | diff --git a/hw/virtio/virtio-iommu.c b/hw/virtio/virtio-iommu.c |
31 | index XXXXXXX..XXXXXXX 100644 | 39 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/hw/timer/xlnx-zynqmp-rtc.c | 40 | --- a/hw/virtio/virtio-iommu.c |
33 | +++ b/hw/timer/xlnx-zynqmp-rtc.c | 41 | +++ b/hw/virtio/virtio-iommu.c |
34 | @@ -XXX,XX +XXX,XX @@ | 42 | @@ -XXX,XX +XXX,XX @@ |
35 | #include "hw/register.h" | 43 | |
36 | #include "qemu/bitops.h" | 44 | /* Max size */ |
37 | #include "qemu/log.h" | 45 | #define VIOMMU_DEFAULT_QUEUE_SIZE 256 |
38 | +#include "hw/ptimer.h" | 46 | +#define VIOMMU_PROBE_SIZE 512 |
39 | +#include "qemu/cutils.h" | 47 | |
40 | +#include "sysemu/sysemu.h" | 48 | typedef struct VirtIOIOMMUDomain { |
41 | +#include "trace.h" | 49 | uint32_t id; |
42 | #include "hw/timer/xlnx-zynqmp-rtc.h" | 50 | @@ -XXX,XX +XXX,XX @@ static int virtio_iommu_unmap(VirtIOIOMMU *s, |
43 | 51 | return ret; | |
44 | #ifndef XLNX_ZYNQMP_RTC_ERR_DEBUG | ||
45 | @@ -XXX,XX +XXX,XX @@ static void addr_error_int_update_irq(XlnxZynqMPRTC *s) | ||
46 | qemu_set_irq(s->irq_addr_error_int, pending); | ||
47 | } | 52 | } |
48 | 53 | ||
49 | +static uint32_t rtc_get_count(XlnxZynqMPRTC *s) | 54 | +static ssize_t virtio_iommu_fill_resv_mem_prop(VirtIOIOMMU *s, uint32_t ep, |
55 | + uint8_t *buf, size_t free) | ||
50 | +{ | 56 | +{ |
51 | + int64_t now = qemu_clock_get_ns(rtc_clock); | 57 | + struct virtio_iommu_probe_resv_mem prop = {}; |
52 | + return s->tick_offset + now / NANOSECONDS_PER_SECOND; | 58 | + size_t size = sizeof(prop), length = size - sizeof(prop.head), total; |
59 | + int i; | ||
60 | + | ||
61 | + total = size * s->nb_reserved_regions; | ||
62 | + | ||
63 | + if (total > free) { | ||
64 | + return -ENOSPC; | ||
65 | + } | ||
66 | + | ||
67 | + for (i = 0; i < s->nb_reserved_regions; i++) { | ||
68 | + unsigned subtype = s->reserved_regions[i].type; | ||
69 | + | ||
70 | + assert(subtype == VIRTIO_IOMMU_RESV_MEM_T_RESERVED || | ||
71 | + subtype == VIRTIO_IOMMU_RESV_MEM_T_MSI); | ||
72 | + prop.head.type = cpu_to_le16(VIRTIO_IOMMU_PROBE_T_RESV_MEM); | ||
73 | + prop.head.length = cpu_to_le16(length); | ||
74 | + prop.subtype = subtype; | ||
75 | + prop.start = cpu_to_le64(s->reserved_regions[i].low); | ||
76 | + prop.end = cpu_to_le64(s->reserved_regions[i].high); | ||
77 | + | ||
78 | + memcpy(buf, &prop, size); | ||
79 | + | ||
80 | + trace_virtio_iommu_fill_resv_property(ep, prop.subtype, | ||
81 | + prop.start, prop.end); | ||
82 | + buf += size; | ||
83 | + } | ||
84 | + return total; | ||
53 | +} | 85 | +} |
54 | + | 86 | + |
55 | +static uint64_t current_time_postr(RegisterInfo *reg, uint64_t val64) | 87 | +/** |
88 | + * virtio_iommu_probe - Fill the probe request buffer with | ||
89 | + * the properties the device is able to return | ||
90 | + */ | ||
91 | +static int virtio_iommu_probe(VirtIOIOMMU *s, | ||
92 | + struct virtio_iommu_req_probe *req, | ||
93 | + uint8_t *buf) | ||
56 | +{ | 94 | +{ |
57 | + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); | 95 | + uint32_t ep_id = le32_to_cpu(req->endpoint); |
58 | + | 96 | + size_t free = VIOMMU_PROBE_SIZE; |
59 | + return rtc_get_count(s); | 97 | + ssize_t count; |
98 | + | ||
99 | + if (!virtio_iommu_mr(s, ep_id)) { | ||
100 | + return VIRTIO_IOMMU_S_NOENT; | ||
101 | + } | ||
102 | + | ||
103 | + count = virtio_iommu_fill_resv_mem_prop(s, ep_id, buf, free); | ||
104 | + if (count < 0) { | ||
105 | + return VIRTIO_IOMMU_S_INVAL; | ||
106 | + } | ||
107 | + buf += count; | ||
108 | + free -= count; | ||
109 | + | ||
110 | + return VIRTIO_IOMMU_S_OK; | ||
60 | +} | 111 | +} |
61 | + | 112 | + |
62 | static void rtc_int_status_postw(RegisterInfo *reg, uint64_t val64) | 113 | static int virtio_iommu_iov_to_req(struct iovec *iov, |
114 | unsigned int iov_cnt, | ||
115 | void *req, size_t req_sz) | ||
116 | @@ -XXX,XX +XXX,XX @@ virtio_iommu_handle_req(detach) | ||
117 | virtio_iommu_handle_req(map) | ||
118 | virtio_iommu_handle_req(unmap) | ||
119 | |||
120 | +static int virtio_iommu_handle_probe(VirtIOIOMMU *s, | ||
121 | + struct iovec *iov, | ||
122 | + unsigned int iov_cnt, | ||
123 | + uint8_t *buf) | ||
124 | +{ | ||
125 | + struct virtio_iommu_req_probe req; | ||
126 | + int ret = virtio_iommu_iov_to_req(iov, iov_cnt, &req, sizeof(req)); | ||
127 | + | ||
128 | + return ret ? ret : virtio_iommu_probe(s, &req, buf); | ||
129 | +} | ||
130 | + | ||
131 | static void virtio_iommu_handle_command(VirtIODevice *vdev, VirtQueue *vq) | ||
63 | { | 132 | { |
64 | XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); | 133 | VirtIOIOMMU *s = VIRTIO_IOMMU(vdev); |
65 | @@ -XXX,XX +XXX,XX @@ static uint64_t addr_error_int_dis_prew(RegisterInfo *reg, uint64_t val64) | 134 | struct virtio_iommu_req_head head; |
66 | 135 | struct virtio_iommu_req_tail tail = {}; | |
67 | static const RegisterAccessInfo rtc_regs_info[] = { | 136 | + size_t output_size = sizeof(tail), sz; |
68 | { .name = "SET_TIME_WRITE", .addr = A_SET_TIME_WRITE, | 137 | VirtQueueElement *elem; |
69 | + .unimp = MAKE_64BIT_MASK(0, 32), | 138 | unsigned int iov_cnt; |
70 | },{ .name = "SET_TIME_READ", .addr = A_SET_TIME_READ, | 139 | struct iovec *iov; |
71 | .ro = 0xffffffff, | 140 | - size_t sz; |
72 | + .post_read = current_time_postr, | 141 | + void *buf = NULL; |
73 | },{ .name = "CALIB_WRITE", .addr = A_CALIB_WRITE, | 142 | |
74 | + .unimp = MAKE_64BIT_MASK(0, 32), | 143 | for (;;) { |
75 | },{ .name = "CALIB_READ", .addr = A_CALIB_READ, | 144 | elem = virtqueue_pop(vq, sizeof(VirtQueueElement)); |
76 | .ro = 0x1fffff, | 145 | @@ -XXX,XX +XXX,XX @@ static void virtio_iommu_handle_command(VirtIODevice *vdev, VirtQueue *vq) |
77 | },{ .name = "CURRENT_TIME", .addr = A_CURRENT_TIME, | 146 | case VIRTIO_IOMMU_T_UNMAP: |
78 | .ro = 0xffffffff, | 147 | tail.status = virtio_iommu_handle_unmap(s, iov, iov_cnt); |
79 | + .post_read = current_time_postr, | 148 | break; |
80 | },{ .name = "CURRENT_TICK", .addr = A_CURRENT_TICK, | 149 | + case VIRTIO_IOMMU_T_PROBE: |
81 | .ro = 0xffff, | 150 | + { |
82 | },{ .name = "ALARM", .addr = A_ALARM, | 151 | + struct virtio_iommu_req_tail *ptail; |
83 | @@ -XXX,XX +XXX,XX @@ static void rtc_init(Object *obj) | 152 | + |
84 | XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(obj); | 153 | + output_size = s->config.probe_size + sizeof(tail); |
85 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 154 | + buf = g_malloc0(output_size); |
86 | RegisterInfoArray *reg_array; | 155 | + |
87 | + struct tm current_tm; | 156 | + ptail = (struct virtio_iommu_req_tail *) |
88 | 157 | + (buf + s->config.probe_size); | |
89 | memory_region_init(&s->iomem, obj, TYPE_XLNX_ZYNQMP_RTC, | 158 | + ptail->status = virtio_iommu_handle_probe(s, iov, iov_cnt, buf); |
90 | XLNX_ZYNQMP_RTC_R_MAX * 4); | 159 | + } |
91 | @@ -XXX,XX +XXX,XX @@ static void rtc_init(Object *obj) | 160 | default: |
92 | sysbus_init_mmio(sbd, &s->iomem); | 161 | tail.status = VIRTIO_IOMMU_S_UNSUPP; |
93 | sysbus_init_irq(sbd, &s->irq_rtc_int); | 162 | } |
94 | sysbus_init_irq(sbd, &s->irq_addr_error_int); | 163 | @@ -XXX,XX +XXX,XX @@ static void virtio_iommu_handle_command(VirtIODevice *vdev, VirtQueue *vq) |
95 | + | 164 | |
96 | + qemu_get_timedate(¤t_tm, 0); | 165 | out: |
97 | + s->tick_offset = mktimegm(¤t_tm) - | 166 | sz = iov_from_buf(elem->in_sg, elem->in_num, 0, |
98 | + qemu_clock_get_ns(rtc_clock) / NANOSECONDS_PER_SECOND; | 167 | - &tail, sizeof(tail)); |
99 | + | 168 | - assert(sz == sizeof(tail)); |
100 | + trace_xlnx_zynqmp_rtc_gettime(current_tm.tm_year, current_tm.tm_mon, | 169 | + buf ? buf : &tail, output_size); |
101 | + current_tm.tm_mday, current_tm.tm_hour, | 170 | + assert(sz == output_size); |
102 | + current_tm.tm_min, current_tm.tm_sec); | 171 | |
103 | +} | 172 | - virtqueue_push(vq, elem, sizeof(tail)); |
104 | + | 173 | + virtqueue_push(vq, elem, sz); |
105 | +static int rtc_pre_save(void *opaque) | 174 | virtio_notify(vdev, vq); |
106 | +{ | 175 | g_free(elem); |
107 | + XlnxZynqMPRTC *s = opaque; | 176 | + g_free(buf); |
108 | + int64_t now = qemu_clock_get_ns(rtc_clock) / NANOSECONDS_PER_SECOND; | 177 | } |
109 | + | ||
110 | + /* Add the time at migration */ | ||
111 | + s->tick_offset = s->tick_offset + now; | ||
112 | + | ||
113 | + return 0; | ||
114 | +} | ||
115 | + | ||
116 | +static int rtc_post_load(void *opaque, int version_id) | ||
117 | +{ | ||
118 | + XlnxZynqMPRTC *s = opaque; | ||
119 | + int64_t now = qemu_clock_get_ns(rtc_clock) / NANOSECONDS_PER_SECOND; | ||
120 | + | ||
121 | + /* Subtract the time after migration. This combined with the pre_save | ||
122 | + * action results in us having subtracted the time that the guest was | ||
123 | + * stopped to the offset. | ||
124 | + */ | ||
125 | + s->tick_offset = s->tick_offset - now; | ||
126 | + | ||
127 | + return 0; | ||
128 | } | 178 | } |
129 | 179 | ||
130 | static const VMStateDescription vmstate_rtc = { | 180 | @@ -XXX,XX +XXX,XX @@ static void virtio_iommu_device_realize(DeviceState *dev, Error **errp) |
131 | .name = TYPE_XLNX_ZYNQMP_RTC, | 181 | s->config.page_size_mask = TARGET_PAGE_MASK; |
132 | .version_id = 1, | 182 | s->config.input_range.end = -1UL; |
133 | .minimum_version_id = 1, | 183 | s->config.domain_range.end = 32; |
134 | + .pre_save = rtc_pre_save, | 184 | + s->config.probe_size = VIOMMU_PROBE_SIZE; |
135 | + .post_load = rtc_post_load, | 185 | |
136 | .fields = (VMStateField[]) { | 186 | virtio_add_feature(&s->features, VIRTIO_RING_F_EVENT_IDX); |
137 | VMSTATE_UINT32_ARRAY(regs, XlnxZynqMPRTC, XLNX_ZYNQMP_RTC_R_MAX), | 187 | virtio_add_feature(&s->features, VIRTIO_RING_F_INDIRECT_DESC); |
138 | + VMSTATE_UINT32(tick_offset, XlnxZynqMPRTC), | 188 | @@ -XXX,XX +XXX,XX @@ static void virtio_iommu_device_realize(DeviceState *dev, Error **errp) |
139 | VMSTATE_END_OF_LIST(), | 189 | virtio_add_feature(&s->features, VIRTIO_IOMMU_F_MAP_UNMAP); |
140 | } | 190 | virtio_add_feature(&s->features, VIRTIO_IOMMU_F_BYPASS); |
141 | }; | 191 | virtio_add_feature(&s->features, VIRTIO_IOMMU_F_MMIO); |
142 | diff --git a/hw/timer/trace-events b/hw/timer/trace-events | 192 | + virtio_add_feature(&s->features, VIRTIO_IOMMU_F_PROBE); |
193 | |||
194 | qemu_mutex_init(&s->mutex); | ||
195 | |||
196 | diff --git a/hw/virtio/trace-events b/hw/virtio/trace-events | ||
143 | index XXXXXXX..XXXXXXX 100644 | 197 | index XXXXXXX..XXXXXXX 100644 |
144 | --- a/hw/timer/trace-events | 198 | --- a/hw/virtio/trace-events |
145 | +++ b/hw/timer/trace-events | 199 | +++ b/hw/virtio/trace-events |
146 | @@ -XXX,XX +XXX,XX @@ systick_write(uint64_t addr, uint32_t value, unsigned size) "systick write addr | 200 | @@ -XXX,XX +XXX,XX @@ virtio_iommu_get_domain(uint32_t domain_id) "Alloc domain=%d" |
147 | cmsdk_apb_timer_read(uint64_t offset, uint64_t data, unsigned size) "CMSDK APB timer read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | 201 | virtio_iommu_put_domain(uint32_t domain_id) "Free domain=%d" |
148 | cmsdk_apb_timer_write(uint64_t offset, uint64_t data, unsigned size) "CMSDK APB timer write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | 202 | virtio_iommu_translate_out(uint64_t virt_addr, uint64_t phys_addr, uint32_t sid) "0x%"PRIx64" -> 0x%"PRIx64 " for sid=%d" |
149 | cmsdk_apb_timer_reset(void) "CMSDK APB timer: reset" | 203 | virtio_iommu_report_fault(uint8_t reason, uint32_t flags, uint32_t endpoint, uint64_t addr) "FAULT reason=%d flags=%d endpoint=%d address =0x%"PRIx64 |
150 | + | 204 | +virtio_iommu_fill_resv_property(uint32_t devid, uint8_t subtype, uint64_t start, uint64_t end) "dev= %d, type=%d start=0x%"PRIx64" end=0x%"PRIx64 |
151 | +# hw/timer/xlnx-zynqmp-rtc.c | ||
152 | +xlnx_zynqmp_rtc_gettime(int year, int month, int day, int hour, int min, int sec) "Get time from host: %d-%d-%d %2d:%02d:%02d" | ||
153 | -- | 205 | -- |
154 | 2.16.2 | 206 | 2.20.1 |
155 | 207 | ||
156 | 208 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | The integer size check was already outside of the opcode switch; | 3 | When translating an address we need to check if it belongs to |
4 | move the floating-point size check outside as well. Unify the | 4 | a reserved virtual address range. If it does, there are 2 cases: |
5 | size vs index adjustment between fp and integer paths. | ||
6 | 5 | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | - it belongs to a RESERVED region: the guest should neither use |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | this address in a MAP not instruct the end-point to DMA on |
9 | Message-id: 20180228193125.20577-4-richard.henderson@linaro.org | 8 | them. We report an error |
9 | |||
10 | - It belongs to an MSI region: we bypass the translation. | ||
11 | |||
12 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
13 | Reviewed-by: Peter Xu <peterx@redhat.com> | ||
14 | Reviewed-by: Jean-Philippe Brucker <jean-philippe@linaro.org> | ||
15 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> | ||
16 | Message-id: 20200629070404.10969-4-eric.auger@redhat.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 18 | --- |
12 | target/arm/translate-a64.c | 65 +++++++++++++++++++++++----------------------- | 19 | hw/virtio/virtio-iommu.c | 20 ++++++++++++++++++++ |
13 | 1 file changed, 32 insertions(+), 33 deletions(-) | 20 | 1 file changed, 20 insertions(+) |
14 | 21 | ||
15 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 22 | diff --git a/hw/virtio/virtio-iommu.c b/hw/virtio/virtio-iommu.c |
16 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate-a64.c | 24 | --- a/hw/virtio/virtio-iommu.c |
18 | +++ b/target/arm/translate-a64.c | 25 | +++ b/hw/virtio/virtio-iommu.c |
19 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | 26 | @@ -XXX,XX +XXX,XX @@ static IOMMUTLBEntry virtio_iommu_translate(IOMMUMemoryRegion *mr, hwaddr addr, |
20 | case 0x05: /* FMLS */ | 27 | uint32_t sid, flags; |
21 | case 0x09: /* FMUL */ | 28 | bool bypass_allowed; |
22 | case 0x19: /* FMULX */ | 29 | bool found; |
23 | - if (size == 1) { | 30 | + int i; |
24 | - unallocated_encoding(s); | 31 | |
25 | - return; | 32 | interval.low = addr; |
26 | - } | 33 | interval.high = addr + 1; |
27 | is_fp = true; | 34 | @@ -XXX,XX +XXX,XX @@ static IOMMUTLBEntry virtio_iommu_translate(IOMMUMemoryRegion *mr, hwaddr addr, |
28 | break; | 35 | goto unlock; |
29 | default: | 36 | } |
30 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | 37 | |
31 | if (is_fp) { | 38 | + for (i = 0; i < s->nb_reserved_regions; i++) { |
32 | /* convert insn encoded size to TCGMemOp size */ | 39 | + ReservedRegion *reg = &s->reserved_regions[i]; |
33 | switch (size) { | 40 | + |
34 | - case 2: /* single precision */ | 41 | + if (addr >= reg->low && addr <= reg->high) { |
35 | - size = MO_32; | 42 | + switch (reg->type) { |
36 | - index = h << 1 | l; | 43 | + case VIRTIO_IOMMU_RESV_MEM_T_MSI: |
37 | - rm |= (m << 4); | 44 | + entry.perm = flag; |
38 | - break; | 45 | + break; |
39 | - case 3: /* double precision */ | 46 | + case VIRTIO_IOMMU_RESV_MEM_T_RESERVED: |
40 | - size = MO_64; | 47 | + default: |
41 | - if (l || !is_q) { | 48 | + virtio_iommu_report_fault(s, VIRTIO_IOMMU_FAULT_R_MAPPING, |
42 | + case 0: /* half-precision */ | 49 | + VIRTIO_IOMMU_FAULT_F_ADDRESS, |
43 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | 50 | + sid, addr); |
44 | unallocated_encoding(s); | 51 | + break; |
45 | return; | 52 | + } |
46 | } | 53 | + goto unlock; |
47 | - index = h; | ||
48 | - rm |= (m << 4); | ||
49 | - break; | ||
50 | - case 0: /* half precision */ | ||
51 | size = MO_16; | ||
52 | - index = h << 2 | l << 1 | m; | ||
53 | - is_fp16 = true; | ||
54 | - if (arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
55 | - break; | ||
56 | - } | ||
57 | - /* fallthru */ | ||
58 | - default: /* unallocated */ | ||
59 | - unallocated_encoding(s); | ||
60 | - return; | ||
61 | - } | ||
62 | - } else { | ||
63 | - switch (size) { | ||
64 | - case 1: | ||
65 | - index = h << 2 | l << 1 | m; | ||
66 | break; | ||
67 | - case 2: | ||
68 | - index = h << 1 | l; | ||
69 | - rm |= (m << 4); | ||
70 | + case MO_32: /* single precision */ | ||
71 | + case MO_64: /* double precision */ | ||
72 | break; | ||
73 | default: | ||
74 | unallocated_encoding(s); | ||
75 | return; | ||
76 | } | ||
77 | + } else { | ||
78 | + switch (size) { | ||
79 | + case MO_8: | ||
80 | + case MO_64: | ||
81 | + unallocated_encoding(s); | ||
82 | + return; | ||
83 | + } | 54 | + } |
84 | + } | 55 | + } |
85 | + | 56 | + |
86 | + /* Given TCGMemOp size, adjust register and indexing. */ | 57 | if (!ep->domain) { |
87 | + switch (size) { | 58 | if (!bypass_allowed) { |
88 | + case MO_16: | 59 | error_report_once("%s %02x:%02x.%01x not attached to any domain", |
89 | + index = h << 2 | l << 1 | m; | ||
90 | + break; | ||
91 | + case MO_32: | ||
92 | + index = h << 1 | l; | ||
93 | + rm |= m << 4; | ||
94 | + break; | ||
95 | + case MO_64: | ||
96 | + if (l || !is_q) { | ||
97 | + unallocated_encoding(s); | ||
98 | + return; | ||
99 | + } | ||
100 | + index = h; | ||
101 | + rm |= m << 4; | ||
102 | + break; | ||
103 | + default: | ||
104 | + g_assert_not_reached(); | ||
105 | } | ||
106 | |||
107 | if (!fp_access_check(s)) { | ||
108 | -- | 60 | -- |
109 | 2.16.2 | 61 | 2.20.1 |
110 | 62 | ||
111 | 63 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Not enabled anywhere yet. | 3 | The machine may need to pass reserved regions to the |
4 | virtio-iommu-pci device (such as the MSI window on x86 | ||
5 | or the MSI doorbells on ARM). | ||
4 | 6 | ||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 7 | So let's add an array of Interval properties. |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | |
7 | Message-id: 20180228193125.20577-11-richard.henderson@linaro.org | 9 | Note: if some reserved regions are already set by the |
10 | machine code - which should be the case in general -, | ||
11 | the length of the property array is already set and | ||
12 | prevents the end-user from modifying them. For example, | ||
13 | attempting to use: | ||
14 | |||
15 | -device virtio-iommu-pci,\ | ||
16 | len-reserved-regions=1,reserved-regions[0]=0xfee00000:0xfeefffff:1 | ||
17 | |||
18 | would result in the following error message: | ||
19 | |||
20 | qemu-system-aarch64: -device virtio-iommu-pci,addr=0xa, | ||
21 | len-reserved-regions=1,reserved-regions[0]=0xfee00000:0xfeefffff:1: | ||
22 | array size property len-reserved-regions may not be set more than once | ||
23 | |||
24 | Otherwise, for example, adding two reserved regions is achieved | ||
25 | using the following options: | ||
26 | |||
27 | -device virtio-iommu-pci,addr=0xa,len-reserved-regions=2,\ | ||
28 | reserved-regions[0]=0xfee00000:0xfeefffff:1,\ | ||
29 | reserved-regions[1]=0x1000000:100ffff:1 | ||
30 | |||
31 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
32 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> | ||
33 | Reviewed-by: Jean-Philippe Brucker <jean-philippe@linaro.org> | ||
34 | Reviewed-by: Peter Xu <peterx@redhat.com> | ||
35 | Message-id: 20200629070404.10969-5-eric.auger@redhat.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 36 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 37 | --- |
10 | target/arm/cpu.h | 1 + | 38 | hw/virtio/virtio-iommu-pci.c | 11 +++++++++++ |
11 | linux-user/elfload.c | 1 + | 39 | 1 file changed, 11 insertions(+) |
12 | 2 files changed, 2 insertions(+) | ||
13 | 40 | ||
14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 41 | diff --git a/hw/virtio/virtio-iommu-pci.c b/hw/virtio/virtio-iommu-pci.c |
15 | index XXXXXXX..XXXXXXX 100644 | 42 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.h | 43 | --- a/hw/virtio/virtio-iommu-pci.c |
17 | +++ b/target/arm/cpu.h | 44 | +++ b/hw/virtio/virtio-iommu-pci.c |
18 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | 45 | @@ -XXX,XX +XXX,XX @@ struct VirtIOIOMMUPCI { |
19 | ARM_FEATURE_V8_SM4, /* implements SM4 part of v8 Crypto Extensions */ | 46 | |
20 | ARM_FEATURE_V8_RDM, /* implements v8.1 simd round multiply */ | 47 | static Property virtio_iommu_pci_properties[] = { |
21 | ARM_FEATURE_V8_FP16, /* implements v8.2 half-precision float */ | 48 | DEFINE_PROP_UINT32("class", VirtIOPCIProxy, class_code, 0), |
22 | + ARM_FEATURE_V8_FCMA, /* has complex number part of v8.3 extensions. */ | 49 | + DEFINE_PROP_ARRAY("reserved-regions", VirtIOIOMMUPCI, |
50 | + vdev.nb_reserved_regions, vdev.reserved_regions, | ||
51 | + qdev_prop_reserved_region, ReservedRegion), | ||
52 | DEFINE_PROP_END_OF_LIST(), | ||
23 | }; | 53 | }; |
24 | 54 | ||
25 | static inline int arm_feature(CPUARMState *env, int feature) | 55 | @@ -XXX,XX +XXX,XX @@ static void virtio_iommu_pci_realize(VirtIOPCIProxy *vpci_dev, Error **errp) |
26 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | 56 | { |
27 | index XXXXXXX..XXXXXXX 100644 | 57 | VirtIOIOMMUPCI *dev = VIRTIO_IOMMU_PCI(vpci_dev); |
28 | --- a/linux-user/elfload.c | 58 | DeviceState *vdev = DEVICE(&dev->vdev); |
29 | +++ b/linux-user/elfload.c | 59 | + VirtIOIOMMU *s = VIRTIO_IOMMU(vdev); |
30 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap(void) | 60 | |
31 | GET_FEATURE(ARM_FEATURE_V8_FP16, | 61 | if (!qdev_get_machine_hotplug_handler(DEVICE(vpci_dev))) { |
32 | ARM_HWCAP_A64_FPHP | ARM_HWCAP_A64_ASIMDHP); | 62 | MachineClass *mc = MACHINE_GET_CLASS(qdev_get_machine()); |
33 | GET_FEATURE(ARM_FEATURE_V8_RDM, ARM_HWCAP_A64_ASIMDRDM); | 63 | @@ -XXX,XX +XXX,XX @@ static void virtio_iommu_pci_realize(VirtIOPCIProxy *vpci_dev, Error **errp) |
34 | + GET_FEATURE(ARM_FEATURE_V8_FCMA, ARM_HWCAP_A64_FCMA); | 64 | "-no-acpi\n"); |
35 | #undef GET_FEATURE | 65 | return; |
36 | 66 | } | |
37 | return hwcaps; | 67 | + for (int i = 0; i < s->nb_reserved_regions; i++) { |
68 | + if (s->reserved_regions[i].type != VIRTIO_IOMMU_RESV_MEM_T_RESERVED && | ||
69 | + s->reserved_regions[i].type != VIRTIO_IOMMU_RESV_MEM_T_MSI) { | ||
70 | + error_setg(errp, "reserved region %d has an invalid type", i); | ||
71 | + error_append_hint(errp, "Valid values are 0 and 1\n"); | ||
72 | + } | ||
73 | + } | ||
74 | object_property_set_link(OBJECT(dev), | ||
75 | OBJECT(pci_get_bus(&vpci_dev->pci_dev)), | ||
76 | "primary-bus", &error_abort); | ||
38 | -- | 77 | -- |
39 | 2.16.2 | 78 | 2.20.1 |
40 | 79 | ||
41 | 80 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Allow the translate subroutines to return false for invalid insns. | 3 | At the moment the virtio-iommu translates MSI transactions. |
4 | This behavior is inherited from ARM SMMU. The virt machine | ||
5 | code knows where the guest MSI doorbells are so we can easily | ||
6 | declare those regions as VIRTIO_IOMMU_RESV_MEM_T_MSI. With that | ||
7 | setting the guest will not map MSIs through the IOMMU and those | ||
8 | transactions will be simply bypassed. | ||
4 | 9 | ||
5 | At present we can of course invoke an invalid insn exception from within | 10 | Depending on which MSI controller is in use (ITS or GICV2M), |
6 | the translate subroutine, but in the short term this consolidates code. | 11 | we declare either: |
7 | In the long term it would allow the decodetree language to support | 12 | - the ITS interrupt translation space (ITS_base + 0x10000), |
8 | overlapping patterns for ISA extensions. | 13 | containing the GITS_TRANSLATOR or |
14 | - The GICV2M single frame, containing the MSI_SETSP_NS register. | ||
9 | 15 | ||
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 16 | Signed-off-by: Eric Auger <eric.auger@redhat.com> |
11 | Message-id: 20180227232618.2908-1-richard.henderson@linaro.org | 17 | Message-id: 20200629070404.10969-6-eric.auger@redhat.com |
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 20 | --- |
15 | scripts/decodetree.py | 5 ++--- | 21 | include/hw/arm/virt.h | 7 +++++++ |
16 | 1 file changed, 2 insertions(+), 3 deletions(-) | 22 | hw/arm/virt.c | 30 ++++++++++++++++++++++++++++++ |
23 | 2 files changed, 37 insertions(+) | ||
17 | 24 | ||
18 | diff --git a/scripts/decodetree.py b/scripts/decodetree.py | 25 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h |
19 | index XXXXXXX..XXXXXXX 100755 | 26 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/scripts/decodetree.py | 27 | --- a/include/hw/arm/virt.h |
21 | +++ b/scripts/decodetree.py | 28 | +++ b/include/hw/arm/virt.h |
22 | @@ -XXX,XX +XXX,XX @@ class Pattern(General): | 29 | @@ -XXX,XX +XXX,XX @@ typedef enum VirtIOMMUType { |
23 | global translate_prefix | 30 | VIRT_IOMMU_VIRTIO, |
24 | output('typedef ', self.base.base.struct_name(), | 31 | } VirtIOMMUType; |
25 | ' arg_', self.name, ';\n') | 32 | |
26 | - output(translate_scope, 'void ', translate_prefix, '_', self.name, | 33 | +typedef enum VirtMSIControllerType { |
27 | + output(translate_scope, 'bool ', translate_prefix, '_', self.name, | 34 | + VIRT_MSI_CTRL_NONE, |
28 | '(DisasContext *ctx, arg_', self.name, | 35 | + VIRT_MSI_CTRL_GICV2M, |
29 | ' *a, ', insntype, ' insn);\n') | 36 | + VIRT_MSI_CTRL_ITS, |
30 | 37 | +} VirtMSIControllerType; | |
31 | @@ -XXX,XX +XXX,XX @@ class Pattern(General): | 38 | + |
32 | output(ind, self.base.extract_name(), '(&u.f_', arg, ', insn);\n') | 39 | typedef enum VirtGICType { |
33 | for n, f in self.fields.items(): | 40 | VIRT_GIC_VERSION_MAX, |
34 | output(ind, 'u.f_', arg, '.', n, ' = ', f.str_extract(), ';\n') | 41 | VIRT_GIC_VERSION_HOST, |
35 | - output(ind, translate_prefix, '_', self.name, | 42 | @@ -XXX,XX +XXX,XX @@ typedef struct { |
36 | + output(ind, 'return ', translate_prefix, '_', self.name, | 43 | OnOffAuto acpi; |
37 | '(ctx, &u.f_', arg, ', insn);\n') | 44 | VirtGICType gic_version; |
38 | - output(ind, 'return true;\n') | 45 | VirtIOMMUType iommu; |
39 | # end Pattern | 46 | + VirtMSIControllerType msi_controller; |
40 | 47 | uint16_t virtio_iommu_bdf; | |
48 | struct arm_boot_info bootinfo; | ||
49 | MemMapEntry *memmap; | ||
50 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/hw/arm/virt.c | ||
53 | +++ b/hw/arm/virt.c | ||
54 | @@ -XXX,XX +XXX,XX @@ static void create_its(VirtMachineState *vms) | ||
55 | sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, vms->memmap[VIRT_GIC_ITS].base); | ||
56 | |||
57 | fdt_add_its_gic_node(vms); | ||
58 | + vms->msi_controller = VIRT_MSI_CTRL_ITS; | ||
59 | } | ||
60 | |||
61 | static void create_v2m(VirtMachineState *vms) | ||
62 | @@ -XXX,XX +XXX,XX @@ static void create_v2m(VirtMachineState *vms) | ||
63 | } | ||
64 | |||
65 | fdt_add_v2m_gic_node(vms); | ||
66 | + vms->msi_controller = VIRT_MSI_CTRL_GICV2M; | ||
67 | } | ||
68 | |||
69 | static void create_gic(VirtMachineState *vms) | ||
70 | @@ -XXX,XX +XXX,XX @@ out: | ||
71 | static void virt_machine_device_pre_plug_cb(HotplugHandler *hotplug_dev, | ||
72 | DeviceState *dev, Error **errp) | ||
73 | { | ||
74 | + VirtMachineState *vms = VIRT_MACHINE(hotplug_dev); | ||
75 | + | ||
76 | if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) { | ||
77 | virt_memory_pre_plug(hotplug_dev, dev, errp); | ||
78 | + } else if (object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_IOMMU_PCI)) { | ||
79 | + hwaddr db_start = 0, db_end = 0; | ||
80 | + char *resv_prop_str; | ||
81 | + | ||
82 | + switch (vms->msi_controller) { | ||
83 | + case VIRT_MSI_CTRL_NONE: | ||
84 | + return; | ||
85 | + case VIRT_MSI_CTRL_ITS: | ||
86 | + /* GITS_TRANSLATER page */ | ||
87 | + db_start = base_memmap[VIRT_GIC_ITS].base + 0x10000; | ||
88 | + db_end = base_memmap[VIRT_GIC_ITS].base + | ||
89 | + base_memmap[VIRT_GIC_ITS].size - 1; | ||
90 | + break; | ||
91 | + case VIRT_MSI_CTRL_GICV2M: | ||
92 | + /* MSI_SETSPI_NS page */ | ||
93 | + db_start = base_memmap[VIRT_GIC_V2M].base; | ||
94 | + db_end = db_start + base_memmap[VIRT_GIC_V2M].size - 1; | ||
95 | + break; | ||
96 | + } | ||
97 | + resv_prop_str = g_strdup_printf("0x%"PRIx64":0x%"PRIx64":%u", | ||
98 | + db_start, db_end, | ||
99 | + VIRTIO_IOMMU_RESV_MEM_T_MSI); | ||
100 | + | ||
101 | + qdev_prop_set_uint32(dev, "len-reserved-regions", 1); | ||
102 | + qdev_prop_set_string(dev, "reserved-regions[0]", resv_prop_str); | ||
103 | + g_free(resv_prop_str); | ||
104 | } | ||
105 | } | ||
41 | 106 | ||
42 | -- | 107 | -- |
43 | 2.16.2 | 108 | 2.20.1 |
44 | 109 | ||
45 | 110 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Beata Michalska <beata.michalska@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 3 | On ARMv7 & ARMv8 some load/store instructions might trigger a data abort |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | exception with no valid ISS info to be decoded. The lack of decode info |
5 | Message-id: 20180228193125.20577-12-richard.henderson@linaro.org | 5 | makes it at least tricky to emulate those instruction which is one of the |
6 | (many) reasons why KVM will not even try to do so. | ||
7 | |||
8 | Add support for handling those by requesting KVM to inject external | ||
9 | dabt into the quest. | ||
10 | |||
11 | Signed-off-by: Beata Michalska <beata.michalska@linaro.org> | ||
12 | Reviewed-by: Andrew Jones <drjones@redhat.com> | ||
13 | Message-id: 20200629114110.30723-2-beata.michalska@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 15 | --- |
8 | target/arm/helper.h | 7 ++++ | 16 | target/arm/kvm.c | 52 ++++++++++++++++++++++++++++++++++++++++++++++++ |
9 | target/arm/translate-a64.c | 48 ++++++++++++++++++++++- | 17 | 1 file changed, 52 insertions(+) |
10 | target/arm/vec_helper.c | 97 ++++++++++++++++++++++++++++++++++++++++++++++ | ||
11 | 3 files changed, 151 insertions(+), 1 deletion(-) | ||
12 | 18 | ||
13 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 19 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c |
14 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.h | 21 | --- a/target/arm/kvm.c |
16 | +++ b/target/arm/helper.h | 22 | +++ b/target/arm/kvm.c |
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_qrdmlah_s32, TCG_CALL_NO_RWG, | 23 | @@ -XXX,XX +XXX,XX @@ const KVMCapabilityInfo kvm_arch_required_capabilities[] = { |
18 | DEF_HELPER_FLAGS_5(gvec_qrdmlsh_s32, TCG_CALL_NO_RWG, | 24 | |
19 | void, ptr, ptr, ptr, ptr, i32) | 25 | static bool cap_has_mp_state; |
20 | 26 | static bool cap_has_inject_serror_esr; | |
21 | +DEF_HELPER_FLAGS_5(gvec_fcaddh, TCG_CALL_NO_RWG, | 27 | +static bool cap_has_inject_ext_dabt; |
22 | + void, ptr, ptr, ptr, ptr, i32) | 28 | |
23 | +DEF_HELPER_FLAGS_5(gvec_fcadds, TCG_CALL_NO_RWG, | 29 | static ARMHostCPUFeatures arm_host_cpu_features; |
24 | + void, ptr, ptr, ptr, ptr, i32) | 30 | |
25 | +DEF_HELPER_FLAGS_5(gvec_fcaddd, TCG_CALL_NO_RWG, | 31 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_init(MachineState *ms, KVMState *s) |
26 | + void, ptr, ptr, ptr, ptr, i32) | 32 | ret = -EINVAL; |
33 | } | ||
34 | |||
35 | + if (kvm_check_extension(s, KVM_CAP_ARM_NISV_TO_USER)) { | ||
36 | + if (kvm_vm_enable_cap(s, KVM_CAP_ARM_NISV_TO_USER, 0)) { | ||
37 | + error_report("Failed to enable KVM_CAP_ARM_NISV_TO_USER cap"); | ||
38 | + } else { | ||
39 | + /* Set status for supporting the external dabt injection */ | ||
40 | + cap_has_inject_ext_dabt = kvm_check_extension(s, | ||
41 | + KVM_CAP_ARM_INJECT_EXT_DABT); | ||
42 | + } | ||
43 | + } | ||
27 | + | 44 | + |
28 | #ifdef TARGET_AARCH64 | 45 | return ret; |
29 | #include "helper-a64.h" | ||
30 | #endif | ||
31 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/target/arm/translate-a64.c | ||
34 | +++ b/target/arm/translate-a64.c | ||
35 | @@ -XXX,XX +XXX,XX @@ static void gen_gvec_op3_env(DisasContext *s, bool is_q, int rd, | ||
36 | is_q ? 16 : 8, vec_full_reg_size(s), 0, fn); | ||
37 | } | 46 | } |
38 | 47 | ||
39 | +/* Expand a 3-operand + fpstatus pointer + simd data value operation using | 48 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_vm_state_change(void *opaque, int running, RunState state) |
40 | + * an out-of-line helper. | 49 | } |
50 | } | ||
51 | |||
52 | +/** | ||
53 | + * kvm_arm_handle_dabt_nisv: | ||
54 | + * @cs: CPUState | ||
55 | + * @esr_iss: ISS encoding (limited) for the exception from Data Abort | ||
56 | + * ISV bit set to '0b0' -> no valid instruction syndrome | ||
57 | + * @fault_ipa: faulting address for the synchronous data abort | ||
58 | + * | ||
59 | + * Returns: 0 if the exception has been handled, < 0 otherwise | ||
41 | + */ | 60 | + */ |
42 | +static void gen_gvec_op3_fpst(DisasContext *s, bool is_q, int rd, int rn, | 61 | +static int kvm_arm_handle_dabt_nisv(CPUState *cs, uint64_t esr_iss, |
43 | + int rm, bool is_fp16, int data, | 62 | + uint64_t fault_ipa) |
44 | + gen_helper_gvec_3_ptr *fn) | ||
45 | +{ | 63 | +{ |
46 | + TCGv_ptr fpst = get_fpstatus_ptr(is_fp16); | 64 | + /* |
47 | + tcg_gen_gvec_3_ptr(vec_full_reg_offset(s, rd), | 65 | + * Request KVM to inject the external data abort into the guest |
48 | + vec_full_reg_offset(s, rn), | 66 | + */ |
49 | + vec_full_reg_offset(s, rm), fpst, | 67 | + if (cap_has_inject_ext_dabt) { |
50 | + is_q ? 16 : 8, vec_full_reg_size(s), data, fn); | 68 | + struct kvm_vcpu_events events = { }; |
51 | + tcg_temp_free_ptr(fpst); | 69 | + /* |
70 | + * The external data abort event will be handled immediately by KVM | ||
71 | + * using the address fault that triggered the exit on given VCPU. | ||
72 | + * Requesting injection of the external data abort does not rely | ||
73 | + * on any other VCPU state. Therefore, in this particular case, the VCPU | ||
74 | + * synchronization can be exceptionally skipped. | ||
75 | + */ | ||
76 | + events.exception.ext_dabt_pending = 1; | ||
77 | + /* KVM_CAP_ARM_INJECT_EXT_DABT implies KVM_CAP_VCPU_EVENTS */ | ||
78 | + return kvm_vcpu_ioctl(cs, KVM_SET_VCPU_EVENTS, &events); | ||
79 | + } else { | ||
80 | + error_report("Data abort exception triggered by guest memory access " | ||
81 | + "at physical address: 0x" TARGET_FMT_lx, | ||
82 | + (target_ulong)fault_ipa); | ||
83 | + error_printf("KVM unable to emulate faulting instruction.\n"); | ||
84 | + } | ||
85 | + return -1; | ||
52 | +} | 86 | +} |
53 | + | 87 | + |
54 | /* Set ZF and NF based on a 64 bit result. This is alas fiddlier | 88 | int kvm_arch_handle_exit(CPUState *cs, struct kvm_run *run) |
55 | * than the 32 bit equivalent. | 89 | { |
56 | */ | 90 | int ret = 0; |
57 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | 91 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_handle_exit(CPUState *cs, struct kvm_run *run) |
58 | int size = extract32(insn, 22, 2); | 92 | ret = EXCP_DEBUG; |
59 | bool u = extract32(insn, 29, 1); | 93 | } /* otherwise return to guest */ |
60 | bool is_q = extract32(insn, 30, 1); | ||
61 | - int feature; | ||
62 | + int feature, rot; | ||
63 | |||
64 | switch (u * 16 + opcode) { | ||
65 | case 0x10: /* SQRDMLAH (vector) */ | ||
66 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | ||
67 | } | ||
68 | feature = ARM_FEATURE_V8_RDM; | ||
69 | break; | 94 | break; |
70 | + case 0xc: /* FCADD, #90 */ | 95 | + case KVM_EXIT_ARM_NISV: |
71 | + case 0xe: /* FCADD, #270 */ | 96 | + /* External DABT with no valid iss to decode */ |
72 | + if (size == 0 | 97 | + ret = kvm_arm_handle_dabt_nisv(cs, run->arm_nisv.esr_iss, |
73 | + || (size == 1 && !arm_dc_feature(s, ARM_FEATURE_V8_FP16)) | 98 | + run->arm_nisv.fault_ipa); |
74 | + || (size == 3 && !is_q)) { | ||
75 | + unallocated_encoding(s); | ||
76 | + return; | ||
77 | + } | ||
78 | + feature = ARM_FEATURE_V8_FCMA; | ||
79 | + break; | 99 | + break; |
80 | default: | 100 | default: |
81 | unallocated_encoding(s); | 101 | qemu_log_mask(LOG_UNIMP, "%s: un-handled exit reason %d\n", |
82 | return; | 102 | __func__, run->exit_reason); |
83 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | ||
84 | } | ||
85 | return; | ||
86 | |||
87 | + case 0xc: /* FCADD, #90 */ | ||
88 | + case 0xe: /* FCADD, #270 */ | ||
89 | + rot = extract32(opcode, 1, 1); | ||
90 | + switch (size) { | ||
91 | + case 1: | ||
92 | + gen_gvec_op3_fpst(s, is_q, rd, rn, rm, size == 1, rot, | ||
93 | + gen_helper_gvec_fcaddh); | ||
94 | + break; | ||
95 | + case 2: | ||
96 | + gen_gvec_op3_fpst(s, is_q, rd, rn, rm, size == 1, rot, | ||
97 | + gen_helper_gvec_fcadds); | ||
98 | + break; | ||
99 | + case 3: | ||
100 | + gen_gvec_op3_fpst(s, is_q, rd, rn, rm, size == 1, rot, | ||
101 | + gen_helper_gvec_fcaddd); | ||
102 | + break; | ||
103 | + default: | ||
104 | + g_assert_not_reached(); | ||
105 | + } | ||
106 | + return; | ||
107 | + | ||
108 | default: | ||
109 | g_assert_not_reached(); | ||
110 | } | ||
111 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
112 | index XXXXXXX..XXXXXXX 100644 | ||
113 | --- a/target/arm/vec_helper.c | ||
114 | +++ b/target/arm/vec_helper.c | ||
115 | @@ -XXX,XX +XXX,XX @@ | ||
116 | #include "exec/exec-all.h" | ||
117 | #include "exec/helper-proto.h" | ||
118 | #include "tcg/tcg-gvec-desc.h" | ||
119 | +#include "fpu/softfloat.h" | ||
120 | |||
121 | |||
122 | +/* Note that vector data is stored in host-endian 64-bit chunks, | ||
123 | + so addressing units smaller than that needs a host-endian fixup. */ | ||
124 | +#ifdef HOST_WORDS_BIGENDIAN | ||
125 | +#define H1(x) ((x) ^ 7) | ||
126 | +#define H2(x) ((x) ^ 3) | ||
127 | +#define H4(x) ((x) ^ 1) | ||
128 | +#else | ||
129 | +#define H1(x) (x) | ||
130 | +#define H2(x) (x) | ||
131 | +#define H4(x) (x) | ||
132 | +#endif | ||
133 | + | ||
134 | #define SET_QC() env->vfp.xregs[ARM_VFP_FPSCR] |= CPSR_Q | ||
135 | |||
136 | static void clear_tail(void *vd, uintptr_t opr_sz, uintptr_t max_sz) | ||
137 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_qrdmlsh_s32)(void *vd, void *vn, void *vm, | ||
138 | } | ||
139 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
140 | } | ||
141 | + | ||
142 | +void HELPER(gvec_fcaddh)(void *vd, void *vn, void *vm, | ||
143 | + void *vfpst, uint32_t desc) | ||
144 | +{ | ||
145 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
146 | + float16 *d = vd; | ||
147 | + float16 *n = vn; | ||
148 | + float16 *m = vm; | ||
149 | + float_status *fpst = vfpst; | ||
150 | + uint32_t neg_real = extract32(desc, SIMD_DATA_SHIFT, 1); | ||
151 | + uint32_t neg_imag = neg_real ^ 1; | ||
152 | + uintptr_t i; | ||
153 | + | ||
154 | + /* Shift boolean to the sign bit so we can xor to negate. */ | ||
155 | + neg_real <<= 15; | ||
156 | + neg_imag <<= 15; | ||
157 | + | ||
158 | + for (i = 0; i < opr_sz / 2; i += 2) { | ||
159 | + float16 e0 = n[H2(i)]; | ||
160 | + float16 e1 = m[H2(i + 1)] ^ neg_imag; | ||
161 | + float16 e2 = n[H2(i + 1)]; | ||
162 | + float16 e3 = m[H2(i)] ^ neg_real; | ||
163 | + | ||
164 | + d[H2(i)] = float16_add(e0, e1, fpst); | ||
165 | + d[H2(i + 1)] = float16_add(e2, e3, fpst); | ||
166 | + } | ||
167 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
168 | +} | ||
169 | + | ||
170 | +void HELPER(gvec_fcadds)(void *vd, void *vn, void *vm, | ||
171 | + void *vfpst, uint32_t desc) | ||
172 | +{ | ||
173 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
174 | + float32 *d = vd; | ||
175 | + float32 *n = vn; | ||
176 | + float32 *m = vm; | ||
177 | + float_status *fpst = vfpst; | ||
178 | + uint32_t neg_real = extract32(desc, SIMD_DATA_SHIFT, 1); | ||
179 | + uint32_t neg_imag = neg_real ^ 1; | ||
180 | + uintptr_t i; | ||
181 | + | ||
182 | + /* Shift boolean to the sign bit so we can xor to negate. */ | ||
183 | + neg_real <<= 31; | ||
184 | + neg_imag <<= 31; | ||
185 | + | ||
186 | + for (i = 0; i < opr_sz / 4; i += 2) { | ||
187 | + float32 e0 = n[H4(i)]; | ||
188 | + float32 e1 = m[H4(i + 1)] ^ neg_imag; | ||
189 | + float32 e2 = n[H4(i + 1)]; | ||
190 | + float32 e3 = m[H4(i)] ^ neg_real; | ||
191 | + | ||
192 | + d[H4(i)] = float32_add(e0, e1, fpst); | ||
193 | + d[H4(i + 1)] = float32_add(e2, e3, fpst); | ||
194 | + } | ||
195 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
196 | +} | ||
197 | + | ||
198 | +void HELPER(gvec_fcaddd)(void *vd, void *vn, void *vm, | ||
199 | + void *vfpst, uint32_t desc) | ||
200 | +{ | ||
201 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
202 | + float64 *d = vd; | ||
203 | + float64 *n = vn; | ||
204 | + float64 *m = vm; | ||
205 | + float_status *fpst = vfpst; | ||
206 | + uint64_t neg_real = extract64(desc, SIMD_DATA_SHIFT, 1); | ||
207 | + uint64_t neg_imag = neg_real ^ 1; | ||
208 | + uintptr_t i; | ||
209 | + | ||
210 | + /* Shift boolean to the sign bit so we can xor to negate. */ | ||
211 | + neg_real <<= 63; | ||
212 | + neg_imag <<= 63; | ||
213 | + | ||
214 | + for (i = 0; i < opr_sz / 8; i += 2) { | ||
215 | + float64 e0 = n[i]; | ||
216 | + float64 e1 = m[i + 1] ^ neg_imag; | ||
217 | + float64 e2 = n[i + 1]; | ||
218 | + float64 e3 = m[i] ^ neg_real; | ||
219 | + | ||
220 | + d[i] = float64_add(e0, e1, fpst); | ||
221 | + d[i + 1] = float64_add(e2, e3, fpst); | ||
222 | + } | ||
223 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
224 | +} | ||
225 | -- | 103 | -- |
226 | 2.16.2 | 104 | 2.20.1 |
227 | 105 | ||
228 | 106 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Beata Michalska <beata.michalska@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Not enabled anywhere yet. | 3 | Injecting external data abort through KVM might trigger |
4 | 4 | an issue on kernels that do not get updated to include the KVM fix. | |
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 5 | For those and aarch32 guests, the injected abort gets misconfigured |
6 | to be an implementation defined exception. This leads to the guest | ||
7 | repeatedly re-running the faulting instruction. | ||
8 | |||
9 | Add support for handling that case. | ||
10 | |||
11 | [ | ||
12 | Fixed-by: 018f22f95e8a | ||
13 | ('KVM: arm: Fix DFSR setting for non-LPAE aarch32 guests') | ||
14 | Fixed-by: 21aecdbd7f3a | ||
15 | ('KVM: arm: Make inject_abt32() inject an external abort instead') | ||
16 | ] | ||
17 | |||
18 | Signed-off-by: Beata Michalska <beata.michalska@linaro.org> | ||
19 | Acked-by: Andrew Jones <drjones@redhat.com> | ||
20 | Message-id: 20200629114110.30723-3-beata.michalska@linaro.org | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 21 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20180228193125.20577-2-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 22 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 23 | --- |
11 | target/arm/cpu.h | 1 + | 24 | target/arm/cpu.h | 2 ++ |
12 | linux-user/elfload.c | 1 + | 25 | target/arm/kvm_arm.h | 10 +++++++++ |
13 | 2 files changed, 2 insertions(+) | 26 | target/arm/kvm.c | 30 ++++++++++++++++++++++++++- |
27 | target/arm/kvm32.c | 34 ++++++++++++++++++++++++++++++ | ||
28 | target/arm/kvm64.c | 49 ++++++++++++++++++++++++++++++++++++++++++++ | ||
29 | 5 files changed, 124 insertions(+), 1 deletion(-) | ||
14 | 30 | ||
15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 31 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
16 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/cpu.h | 33 | --- a/target/arm/cpu.h |
18 | +++ b/target/arm/cpu.h | 34 | +++ b/target/arm/cpu.h |
19 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | 35 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { |
20 | ARM_FEATURE_V8_SHA3, /* implements SHA3 part of v8 Crypto Extensions */ | 36 | uint64_t esr; |
21 | ARM_FEATURE_V8_SM3, /* implements SM3 part of v8 Crypto Extensions */ | 37 | } serror; |
22 | ARM_FEATURE_V8_SM4, /* implements SM4 part of v8 Crypto Extensions */ | 38 | |
23 | + ARM_FEATURE_V8_RDM, /* implements v8.1 simd round multiply */ | 39 | + uint8_t ext_dabt_raised; /* Tracking/verifying injection of ext DABT */ |
24 | ARM_FEATURE_V8_FP16, /* implements v8.2 half-precision float */ | 40 | + |
25 | }; | 41 | /* State of our input IRQ/FIQ/VIRQ/VFIQ lines */ |
26 | 42 | uint32_t irq_line_state; | |
27 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | 43 | |
28 | index XXXXXXX..XXXXXXX 100644 | 44 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h |
29 | --- a/linux-user/elfload.c | 45 | index XXXXXXX..XXXXXXX 100644 |
30 | +++ b/linux-user/elfload.c | 46 | --- a/target/arm/kvm_arm.h |
31 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap(void) | 47 | +++ b/target/arm/kvm_arm.h |
32 | GET_FEATURE(ARM_FEATURE_V8_SHA512, ARM_HWCAP_A64_SHA512); | 48 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_hw_debug_active(CPUState *cs); |
33 | GET_FEATURE(ARM_FEATURE_V8_FP16, | 49 | struct kvm_guest_debug_arch; |
34 | ARM_HWCAP_A64_FPHP | ARM_HWCAP_A64_ASIMDHP); | 50 | void kvm_arm_copy_hw_debug_data(struct kvm_guest_debug_arch *ptr); |
35 | + GET_FEATURE(ARM_FEATURE_V8_RDM, ARM_HWCAP_A64_ASIMDRDM); | 51 | |
36 | #undef GET_FEATURE | 52 | +/** |
37 | 53 | + * kvm_arm_verify_ext_dabt_pending: | |
38 | return hwcaps; | 54 | + * @cs: CPUState |
55 | + * | ||
56 | + * Verify the fault status code wrt the Ext DABT injection | ||
57 | + * | ||
58 | + * Returns: true if the fault status code is as expected, false otherwise | ||
59 | + */ | ||
60 | +bool kvm_arm_verify_ext_dabt_pending(CPUState *cs); | ||
61 | + | ||
62 | /** | ||
63 | * its_class_name: | ||
64 | * | ||
65 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/target/arm/kvm.c | ||
68 | +++ b/target/arm/kvm.c | ||
69 | @@ -XXX,XX +XXX,XX @@ int kvm_get_vcpu_events(ARMCPU *cpu) | ||
70 | |||
71 | void kvm_arch_pre_run(CPUState *cs, struct kvm_run *run) | ||
72 | { | ||
73 | + ARMCPU *cpu = ARM_CPU(cs); | ||
74 | + CPUARMState *env = &cpu->env; | ||
75 | + | ||
76 | + if (unlikely(env->ext_dabt_raised)) { | ||
77 | + /* | ||
78 | + * Verifying that the ext DABT has been properly injected, | ||
79 | + * otherwise risking indefinitely re-running the faulting instruction | ||
80 | + * Covering a very narrow case for kernels 5.5..5.5.4 | ||
81 | + * when injected abort was misconfigured to be | ||
82 | + * an IMPLEMENTATION DEFINED exception (for 32-bit EL1) | ||
83 | + */ | ||
84 | + if (!arm_feature(env, ARM_FEATURE_AARCH64) && | ||
85 | + unlikely(!kvm_arm_verify_ext_dabt_pending(cs))) { | ||
86 | + | ||
87 | + error_report("Data abort exception with no valid ISS generated by " | ||
88 | + "guest memory access. KVM unable to emulate faulting " | ||
89 | + "instruction. Failed to inject an external data abort " | ||
90 | + "into the guest."); | ||
91 | + abort(); | ||
92 | + } | ||
93 | + /* Clear the status */ | ||
94 | + env->ext_dabt_raised = 0; | ||
95 | + } | ||
96 | } | ||
97 | |||
98 | MemTxAttrs kvm_arch_post_run(CPUState *cs, struct kvm_run *run) | ||
99 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_vm_state_change(void *opaque, int running, RunState state) | ||
100 | static int kvm_arm_handle_dabt_nisv(CPUState *cs, uint64_t esr_iss, | ||
101 | uint64_t fault_ipa) | ||
102 | { | ||
103 | + ARMCPU *cpu = ARM_CPU(cs); | ||
104 | + CPUARMState *env = &cpu->env; | ||
105 | /* | ||
106 | * Request KVM to inject the external data abort into the guest | ||
107 | */ | ||
108 | @@ -XXX,XX +XXX,XX @@ static int kvm_arm_handle_dabt_nisv(CPUState *cs, uint64_t esr_iss, | ||
109 | */ | ||
110 | events.exception.ext_dabt_pending = 1; | ||
111 | /* KVM_CAP_ARM_INJECT_EXT_DABT implies KVM_CAP_VCPU_EVENTS */ | ||
112 | - return kvm_vcpu_ioctl(cs, KVM_SET_VCPU_EVENTS, &events); | ||
113 | + if (!kvm_vcpu_ioctl(cs, KVM_SET_VCPU_EVENTS, &events)) { | ||
114 | + env->ext_dabt_raised = 1; | ||
115 | + return 0; | ||
116 | + } | ||
117 | } else { | ||
118 | error_report("Data abort exception triggered by guest memory access " | ||
119 | "at physical address: 0x" TARGET_FMT_lx, | ||
120 | diff --git a/target/arm/kvm32.c b/target/arm/kvm32.c | ||
121 | index XXXXXXX..XXXXXXX 100644 | ||
122 | --- a/target/arm/kvm32.c | ||
123 | +++ b/target/arm/kvm32.c | ||
124 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_pmu_init(CPUState *cs) | ||
125 | { | ||
126 | qemu_log_mask(LOG_UNIMP, "%s: not implemented\n", __func__); | ||
127 | } | ||
128 | + | ||
129 | +#define ARM_REG_DFSR ARM_CP15_REG32(0, 5, 0, 0) | ||
130 | +#define ARM_REG_TTBCR ARM_CP15_REG32(0, 2, 0, 2) | ||
131 | +/* | ||
132 | + *DFSR: | ||
133 | + * TTBCR.EAE == 0 | ||
134 | + * FS[4] - DFSR[10] | ||
135 | + * FS[3:0] - DFSR[3:0] | ||
136 | + * TTBCR.EAE == 1 | ||
137 | + * FS, bits [5:0] | ||
138 | + */ | ||
139 | +#define DFSR_FSC(lpae, v) \ | ||
140 | + ((lpae) ? ((v) & 0x3F) : (((v) >> 6) | ((v) & 0x1F))) | ||
141 | + | ||
142 | +#define DFSC_EXTABT(lpae) ((lpae) ? 0x10 : 0x08) | ||
143 | + | ||
144 | +bool kvm_arm_verify_ext_dabt_pending(CPUState *cs) | ||
145 | +{ | ||
146 | + uint32_t dfsr_val; | ||
147 | + | ||
148 | + if (!kvm_get_one_reg(cs, ARM_REG_DFSR, &dfsr_val)) { | ||
149 | + ARMCPU *cpu = ARM_CPU(cs); | ||
150 | + CPUARMState *env = &cpu->env; | ||
151 | + uint32_t ttbcr; | ||
152 | + int lpae = 0; | ||
153 | + | ||
154 | + if (!kvm_get_one_reg(cs, ARM_REG_TTBCR, &ttbcr)) { | ||
155 | + lpae = arm_feature(env, ARM_FEATURE_LPAE) && (ttbcr & TTBCR_EAE); | ||
156 | + } | ||
157 | + /* The verification is based on FS filed of the DFSR reg only*/ | ||
158 | + return (DFSR_FSC(lpae, dfsr_val) == DFSC_EXTABT(lpae)); | ||
159 | + } | ||
160 | + return false; | ||
161 | +} | ||
162 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | ||
163 | index XXXXXXX..XXXXXXX 100644 | ||
164 | --- a/target/arm/kvm64.c | ||
165 | +++ b/target/arm/kvm64.c | ||
166 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_handle_debug(CPUState *cs, struct kvm_debug_exit_arch *debug_exit) | ||
167 | |||
168 | return false; | ||
169 | } | ||
170 | + | ||
171 | +#define ARM64_REG_ESR_EL1 ARM64_SYS_REG(3, 0, 5, 2, 0) | ||
172 | +#define ARM64_REG_TCR_EL1 ARM64_SYS_REG(3, 0, 2, 0, 2) | ||
173 | + | ||
174 | +/* | ||
175 | + * ESR_EL1 | ||
176 | + * ISS encoding | ||
177 | + * AARCH64: DFSC, bits [5:0] | ||
178 | + * AARCH32: | ||
179 | + * TTBCR.EAE == 0 | ||
180 | + * FS[4] - DFSR[10] | ||
181 | + * FS[3:0] - DFSR[3:0] | ||
182 | + * TTBCR.EAE == 1 | ||
183 | + * FS, bits [5:0] | ||
184 | + */ | ||
185 | +#define ESR_DFSC(aarch64, lpae, v) \ | ||
186 | + ((aarch64 || (lpae)) ? ((v) & 0x3F) \ | ||
187 | + : (((v) >> 6) | ((v) & 0x1F))) | ||
188 | + | ||
189 | +#define ESR_DFSC_EXTABT(aarch64, lpae) \ | ||
190 | + ((aarch64) ? 0x10 : (lpae) ? 0x10 : 0x8) | ||
191 | + | ||
192 | +bool kvm_arm_verify_ext_dabt_pending(CPUState *cs) | ||
193 | +{ | ||
194 | + uint64_t dfsr_val; | ||
195 | + | ||
196 | + if (!kvm_get_one_reg(cs, ARM64_REG_ESR_EL1, &dfsr_val)) { | ||
197 | + ARMCPU *cpu = ARM_CPU(cs); | ||
198 | + CPUARMState *env = &cpu->env; | ||
199 | + int aarch64_mode = arm_feature(env, ARM_FEATURE_AARCH64); | ||
200 | + int lpae = 0; | ||
201 | + | ||
202 | + if (!aarch64_mode) { | ||
203 | + uint64_t ttbcr; | ||
204 | + | ||
205 | + if (!kvm_get_one_reg(cs, ARM64_REG_TCR_EL1, &ttbcr)) { | ||
206 | + lpae = arm_feature(env, ARM_FEATURE_LPAE) | ||
207 | + && (ttbcr & TTBCR_EAE); | ||
208 | + } | ||
209 | + } | ||
210 | + /* | ||
211 | + * The verification here is based on the DFSC bits | ||
212 | + * of the ESR_EL1 reg only | ||
213 | + */ | ||
214 | + return (ESR_DFSC(aarch64_mode, lpae, dfsr_val) == | ||
215 | + ESR_DFSC_EXTABT(aarch64_mode, lpae)); | ||
216 | + } | ||
217 | + return false; | ||
218 | +} | ||
39 | -- | 219 | -- |
40 | 2.16.2 | 220 | 2.20.1 |
41 | 221 | ||
42 | 222 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Andrew Jones <drjones@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Enable it for the "any" CPU used by *-linux-user. | 3 | Fixes: 93dd625f8bf7 ("tests/acpi: update expected data files") |
4 | 4 | Signed-off-by: Andrew Jones <drjones@redhat.com> | |
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Eric Auger <eric.auger@redhat.com> |
7 | Message-id: 20180228193125.20577-17-richard.henderson@linaro.org | 7 | Message-id: 20200629140938.17566-2-drjones@redhat.com |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 9 | --- |
10 | target/arm/cpu.c | 1 + | 10 | tests/qtest/bios-tables-test-allowed-diff.h | 18 ------------------ |
11 | target/arm/cpu64.c | 1 + | 11 | 1 file changed, 18 deletions(-) |
12 | 2 files changed, 2 insertions(+) | ||
13 | 12 | ||
14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 13 | diff --git a/tests/qtest/bios-tables-test-allowed-diff.h b/tests/qtest/bios-tables-test-allowed-diff.h |
15 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.c | 15 | --- a/tests/qtest/bios-tables-test-allowed-diff.h |
17 | +++ b/target/arm/cpu.c | 16 | +++ b/tests/qtest/bios-tables-test-allowed-diff.h |
18 | @@ -XXX,XX +XXX,XX @@ static void arm_any_initfn(Object *obj) | 17 | @@ -1,19 +1 @@ |
19 | set_feature(&cpu->env, ARM_FEATURE_V8_PMULL); | 18 | /* List of comma-separated changed AML files to ignore */ |
20 | set_feature(&cpu->env, ARM_FEATURE_CRC); | 19 | -"tests/data/acpi/pc/DSDT", |
21 | set_feature(&cpu->env, ARM_FEATURE_V8_RDM); | 20 | -"tests/data/acpi/pc/DSDT.acpihmat", |
22 | + set_feature(&cpu->env, ARM_FEATURE_V8_FCMA); | 21 | -"tests/data/acpi/pc/DSDT.bridge", |
23 | cpu->midr = 0xffffffff; | 22 | -"tests/data/acpi/pc/DSDT.cphp", |
24 | } | 23 | -"tests/data/acpi/pc/DSDT.dimmpxm", |
25 | #endif | 24 | -"tests/data/acpi/pc/DSDT.ipmikcs", |
26 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 25 | -"tests/data/acpi/pc/DSDT.memhp", |
27 | index XXXXXXX..XXXXXXX 100644 | 26 | -"tests/data/acpi/pc/DSDT.numamem", |
28 | --- a/target/arm/cpu64.c | 27 | -"tests/data/acpi/q35/DSDT", |
29 | +++ b/target/arm/cpu64.c | 28 | -"tests/data/acpi/q35/DSDT.acpihmat", |
30 | @@ -XXX,XX +XXX,XX @@ static void aarch64_any_initfn(Object *obj) | 29 | -"tests/data/acpi/q35/DSDT.bridge", |
31 | set_feature(&cpu->env, ARM_FEATURE_CRC); | 30 | -"tests/data/acpi/q35/DSDT.cphp", |
32 | set_feature(&cpu->env, ARM_FEATURE_V8_RDM); | 31 | -"tests/data/acpi/q35/DSDT.dimmpxm", |
33 | set_feature(&cpu->env, ARM_FEATURE_V8_FP16); | 32 | -"tests/data/acpi/q35/DSDT.ipmibt", |
34 | + set_feature(&cpu->env, ARM_FEATURE_V8_FCMA); | 33 | -"tests/data/acpi/q35/DSDT.memhp", |
35 | cpu->ctr = 0x80038003; /* 32 byte I and D cacheline size, VIPT icache */ | 34 | -"tests/data/acpi/q35/DSDT.mmio64", |
36 | cpu->dcz_blocksize = 7; /* 512 bytes */ | 35 | -"tests/data/acpi/q35/DSDT.numamem", |
37 | } | 36 | -"tests/data/acpi/q35/DSDT.tis", |
38 | -- | 37 | -- |
39 | 2.16.2 | 38 | 2.20.1 |
40 | 39 | ||
41 | 40 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Andrew Jones <drjones@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Enable it for the "any" CPU used by *-linux-user. | 3 | Signed-off-by: Andrew Jones <drjones@redhat.com> |
4 | 4 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> | |
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Eric Auger <eric.auger@redhat.com> |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Message-id: 20200629140938.17566-3-drjones@redhat.com |
7 | Message-id: 20180228193125.20577-10-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 8 | --- |
10 | target/arm/cpu.c | 1 + | 9 | tests/qtest/bios-tables-test-allowed-diff.h | 3 +++ |
11 | target/arm/cpu64.c | 1 + | 10 | 1 file changed, 3 insertions(+) |
12 | 2 files changed, 2 insertions(+) | ||
13 | 11 | ||
14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 12 | diff --git a/tests/qtest/bios-tables-test-allowed-diff.h b/tests/qtest/bios-tables-test-allowed-diff.h |
15 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.c | 14 | --- a/tests/qtest/bios-tables-test-allowed-diff.h |
17 | +++ b/target/arm/cpu.c | 15 | +++ b/tests/qtest/bios-tables-test-allowed-diff.h |
18 | @@ -XXX,XX +XXX,XX @@ static void arm_any_initfn(Object *obj) | 16 | @@ -1 +1,4 @@ |
19 | set_feature(&cpu->env, ARM_FEATURE_V8_SHA256); | 17 | /* List of comma-separated changed AML files to ignore */ |
20 | set_feature(&cpu->env, ARM_FEATURE_V8_PMULL); | 18 | +"tests/data/acpi/virt/DSDT", |
21 | set_feature(&cpu->env, ARM_FEATURE_CRC); | 19 | +"tests/data/acpi/virt/DSDT.memhp", |
22 | + set_feature(&cpu->env, ARM_FEATURE_V8_RDM); | 20 | +"tests/data/acpi/virt/DSDT.numamem", |
23 | cpu->midr = 0xffffffff; | ||
24 | } | ||
25 | #endif | ||
26 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/target/arm/cpu64.c | ||
29 | +++ b/target/arm/cpu64.c | ||
30 | @@ -XXX,XX +XXX,XX @@ static void aarch64_any_initfn(Object *obj) | ||
31 | set_feature(&cpu->env, ARM_FEATURE_V8_SM4); | ||
32 | set_feature(&cpu->env, ARM_FEATURE_V8_PMULL); | ||
33 | set_feature(&cpu->env, ARM_FEATURE_CRC); | ||
34 | + set_feature(&cpu->env, ARM_FEATURE_V8_RDM); | ||
35 | set_feature(&cpu->env, ARM_FEATURE_V8_FP16); | ||
36 | cpu->ctr = 0x80038003; /* 32 byte I and D cacheline size, VIPT icache */ | ||
37 | cpu->dcz_blocksize = 7; /* 512 bytes */ | ||
38 | -- | 21 | -- |
39 | 2.16.2 | 22 | 2.20.1 |
40 | 23 | ||
41 | 24 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Andrew Jones <drjones@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | The flash device is exclusively for the host-controlled firmware, so |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | we should not expose it to the OS. Exposing it risks the OS messing |
5 | Message-id: 20180228193125.20577-9-richard.henderson@linaro.org | 5 | with it, which could break firmware runtime services and surprise the |
6 | OS when all its changes disappear after reboot. | ||
7 | |||
8 | As firmware needs the device and uses DT, we leave the device exposed | ||
9 | there. It's up to firmware to remove the nodes from DT before sending | ||
10 | it on to the OS. However, there's no need to force firmware to remove | ||
11 | tables from ACPI (which it doesn't know how to do anyway), so we | ||
12 | simply don't add the tables in the first place. But, as we've been | ||
13 | adding the tables for quite some time and don't want to change the | ||
14 | default hardware exposed to versioned machines, then we only stop | ||
15 | exposing the flash device tables for 5.1 and later machine types. | ||
16 | |||
17 | Suggested-by: Ard Biesheuvel <ard.biesheuvel@arm.com> | ||
18 | Suggested-by: Laszlo Ersek <lersek@redhat.com> | ||
19 | Signed-off-by: Andrew Jones <drjones@redhat.com> | ||
20 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> | ||
21 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
22 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
23 | Reviewed-by: Laszlo Ersek <lersek@redhat.com> | ||
24 | Message-id: 20200629140938.17566-4-drjones@redhat.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 26 | --- |
8 | target/arm/translate.c | 46 ++++++++++++++++++++++++++++++++++++++++++---- | 27 | include/hw/arm/virt.h | 1 + |
9 | 1 file changed, 42 insertions(+), 4 deletions(-) | 28 | hw/arm/virt-acpi-build.c | 5 ++++- |
29 | hw/arm/virt.c | 3 +++ | ||
30 | 3 files changed, 8 insertions(+), 1 deletion(-) | ||
10 | 31 | ||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 32 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h |
12 | index XXXXXXX..XXXXXXX 100644 | 33 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate.c | 34 | --- a/include/hw/arm/virt.h |
14 | +++ b/target/arm/translate.c | 35 | +++ b/include/hw/arm/virt.h |
15 | @@ -XXX,XX +XXX,XX @@ static const char *regnames[] = | 36 | @@ -XXX,XX +XXX,XX @@ typedef struct { |
16 | { "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", | 37 | bool no_highmem_ecam; |
17 | "r8", "r9", "r10", "r11", "r12", "r13", "r14", "pc" }; | 38 | bool no_ged; /* Machines < 4.2 has no support for ACPI GED device */ |
18 | 39 | bool kvm_no_adjvtime; | |
19 | +/* Function prototypes for gen_ functions calling Neon helpers. */ | 40 | + bool acpi_expose_flash; |
20 | +typedef void NeonGenThreeOpEnvFn(TCGv_i32, TCGv_env, TCGv_i32, | 41 | } VirtMachineClass; |
21 | + TCGv_i32, TCGv_i32); | 42 | |
43 | typedef struct { | ||
44 | diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/hw/arm/virt-acpi-build.c | ||
47 | +++ b/hw/arm/virt-acpi-build.c | ||
48 | @@ -XXX,XX +XXX,XX @@ static void build_fadt_rev5(GArray *table_data, BIOSLinker *linker, | ||
49 | static void | ||
50 | build_dsdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
51 | { | ||
52 | + VirtMachineClass *vmc = VIRT_MACHINE_GET_CLASS(vms); | ||
53 | Aml *scope, *dsdt; | ||
54 | MachineState *ms = MACHINE(vms); | ||
55 | const MemMapEntry *memmap = vms->memmap; | ||
56 | @@ -XXX,XX +XXX,XX @@ build_dsdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
57 | acpi_dsdt_add_cpus(scope, vms->smp_cpus); | ||
58 | acpi_dsdt_add_uart(scope, &memmap[VIRT_UART], | ||
59 | (irqmap[VIRT_UART] + ARM_SPI_BASE)); | ||
60 | - acpi_dsdt_add_flash(scope, &memmap[VIRT_FLASH]); | ||
61 | + if (vmc->acpi_expose_flash) { | ||
62 | + acpi_dsdt_add_flash(scope, &memmap[VIRT_FLASH]); | ||
63 | + } | ||
64 | acpi_dsdt_add_fw_cfg(scope, &memmap[VIRT_FW_CFG]); | ||
65 | acpi_dsdt_add_virtio(scope, &memmap[VIRT_MMIO], | ||
66 | (irqmap[VIRT_MMIO] + ARM_SPI_BASE), NUM_VIRTIO_TRANSPORTS); | ||
67 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
68 | index XXXXXXX..XXXXXXX 100644 | ||
69 | --- a/hw/arm/virt.c | ||
70 | +++ b/hw/arm/virt.c | ||
71 | @@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(5, 1) | ||
72 | |||
73 | static void virt_machine_5_0_options(MachineClass *mc) | ||
74 | { | ||
75 | + VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc)); | ||
22 | + | 76 | + |
23 | /* initialize TCG globals. */ | 77 | virt_machine_5_1_options(mc); |
24 | void arm_translate_init(void) | 78 | compat_props_add(mc->compat_props, hw_compat_5_0, hw_compat_5_0_len); |
25 | { | 79 | mc->numa_mem_supported = true; |
26 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 80 | + vmc->acpi_expose_flash = true; |
27 | } | 81 | } |
28 | neon_store_reg64(cpu_V0, rd + pass); | 82 | DEFINE_VIRT_MACHINE(5, 0) |
29 | } | 83 | |
30 | - | ||
31 | - | ||
32 | break; | ||
33 | - default: /* 14 and 15 are RESERVED */ | ||
34 | - return 1; | ||
35 | + case 14: /* VQRDMLAH scalar */ | ||
36 | + case 15: /* VQRDMLSH scalar */ | ||
37 | + { | ||
38 | + NeonGenThreeOpEnvFn *fn; | ||
39 | + | ||
40 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_RDM)) { | ||
41 | + return 1; | ||
42 | + } | ||
43 | + if (u && ((rd | rn) & 1)) { | ||
44 | + return 1; | ||
45 | + } | ||
46 | + if (op == 14) { | ||
47 | + if (size == 1) { | ||
48 | + fn = gen_helper_neon_qrdmlah_s16; | ||
49 | + } else { | ||
50 | + fn = gen_helper_neon_qrdmlah_s32; | ||
51 | + } | ||
52 | + } else { | ||
53 | + if (size == 1) { | ||
54 | + fn = gen_helper_neon_qrdmlsh_s16; | ||
55 | + } else { | ||
56 | + fn = gen_helper_neon_qrdmlsh_s32; | ||
57 | + } | ||
58 | + } | ||
59 | + | ||
60 | + tmp2 = neon_get_scalar(size, rm); | ||
61 | + for (pass = 0; pass < (u ? 4 : 2); pass++) { | ||
62 | + tmp = neon_load_reg(rn, pass); | ||
63 | + tmp3 = neon_load_reg(rd, pass); | ||
64 | + fn(tmp, cpu_env, tmp, tmp2, tmp3); | ||
65 | + tcg_temp_free_i32(tmp3); | ||
66 | + neon_store_reg(rd, pass, tmp); | ||
67 | + } | ||
68 | + tcg_temp_free_i32(tmp2); | ||
69 | + } | ||
70 | + break; | ||
71 | + default: | ||
72 | + g_assert_not_reached(); | ||
73 | } | ||
74 | } | ||
75 | } else { /* size == 3 */ | ||
76 | -- | 84 | -- |
77 | 2.16.2 | 85 | 2.20.1 |
78 | 86 | ||
79 | 87 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Andrew Jones <drjones@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Differences between disassembled ASL files for DSDT: |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | |
5 | Message-id: 20180228193125.20577-8-richard.henderson@linaro.org | 5 | @@ -XXX,XX +XXX,XX @@ |
6 | * | ||
7 | * Disassembling to symbolic ASL+ operators | ||
8 | * | ||
9 | - * Disassembly of a, Mon Jun 29 09:50:01 2020 | ||
10 | + * Disassembly of b, Mon Jun 29 09:50:03 2020 | ||
11 | * | ||
12 | * Original Table Header: | ||
13 | * Signature "DSDT" | ||
14 | - * Length 0x000014BB (5307) | ||
15 | + * Length 0x00001455 (5205) | ||
16 | * Revision 0x02 | ||
17 | - * Checksum 0xD1 | ||
18 | + * Checksum 0xE1 | ||
19 | * OEM ID "BOCHS " | ||
20 | * OEM Table ID "BXPCDSDT" | ||
21 | * OEM Revision 0x00000001 (1) | ||
22 | @@ -XXX,XX +XXX,XX @@ | ||
23 | }) | ||
24 | } | ||
25 | |||
26 | - Device (FLS0) | ||
27 | - { | ||
28 | - Name (_HID, "LNRO0015") // _HID: Hardware ID | ||
29 | - Name (_UID, Zero) // _UID: Unique ID | ||
30 | - Name (_CRS, ResourceTemplate () // _CRS: Current Resource Settings | ||
31 | - { | ||
32 | - Memory32Fixed (ReadWrite, | ||
33 | - 0x00000000, // Address Base | ||
34 | - 0x04000000, // Address Length | ||
35 | - ) | ||
36 | - }) | ||
37 | - } | ||
38 | - | ||
39 | - Device (FLS1) | ||
40 | - { | ||
41 | - Name (_HID, "LNRO0015") // _HID: Hardware ID | ||
42 | - Name (_UID, One) // _UID: Unique ID | ||
43 | - Name (_CRS, ResourceTemplate () // _CRS: Current Resource Settings | ||
44 | - { | ||
45 | - Memory32Fixed (ReadWrite, | ||
46 | - 0x04000000, // Address Base | ||
47 | - 0x04000000, // Address Length | ||
48 | - ) | ||
49 | - }) | ||
50 | - } | ||
51 | - | ||
52 | Device (FWCF) | ||
53 | { | ||
54 | Name (_HID, "QEMU0002") // _HID: Hardware ID | ||
55 | |||
56 | The other two binaries have the same changes (the removal of the | ||
57 | flash devices). | ||
58 | |||
59 | Signed-off-by: Andrew Jones <drjones@redhat.com> | ||
60 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> | ||
61 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
62 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
63 | Reviewed-by: Laszlo Ersek <lersek@redhat.com> | ||
64 | Message-id: 20200629140938.17566-5-drjones@redhat.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 65 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 66 | --- |
8 | target/arm/translate.c | 86 +++++++++++++++++++++++++++++++++++++++----------- | 67 | tests/qtest/bios-tables-test-allowed-diff.h | 3 --- |
9 | 1 file changed, 67 insertions(+), 19 deletions(-) | 68 | tests/data/acpi/virt/DSDT | Bin 5307 -> 5205 bytes |
69 | tests/data/acpi/virt/DSDT.memhp | Bin 6668 -> 6566 bytes | ||
70 | tests/data/acpi/virt/DSDT.numamem | Bin 5307 -> 5205 bytes | ||
71 | 4 files changed, 3 deletions(-) | ||
10 | 72 | ||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 73 | diff --git a/tests/qtest/bios-tables-test-allowed-diff.h b/tests/qtest/bios-tables-test-allowed-diff.h |
12 | index XXXXXXX..XXXXXXX 100644 | 74 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate.c | 75 | --- a/tests/qtest/bios-tables-test-allowed-diff.h |
14 | +++ b/target/arm/translate.c | 76 | +++ b/tests/qtest/bios-tables-test-allowed-diff.h |
15 | @@ -XXX,XX +XXX,XX @@ | 77 | @@ -1,4 +1 @@ |
16 | #include "disas/disas.h" | 78 | /* List of comma-separated changed AML files to ignore */ |
17 | #include "exec/exec-all.h" | 79 | -"tests/data/acpi/virt/DSDT", |
18 | #include "tcg-op.h" | 80 | -"tests/data/acpi/virt/DSDT.memhp", |
19 | +#include "tcg-op-gvec.h" | 81 | -"tests/data/acpi/virt/DSDT.numamem", |
20 | #include "qemu/log.h" | 82 | diff --git a/tests/data/acpi/virt/DSDT b/tests/data/acpi/virt/DSDT |
21 | #include "qemu/bitops.h" | 83 | index XXXXXXX..XXXXXXX 100644 |
22 | #include "arm_ldst.h" | 84 | GIT binary patch |
23 | @@ -XXX,XX +XXX,XX @@ static void gen_neon_narrow_op(int op, int u, int size, | 85 | delta 28 |
24 | #define NEON_3R_VPMAX 20 | 86 | kcmdn3c~yhUCD<h-RD^+n>ET2!X{H9}iRuX(-<}f&0DgxFc>n+a |
25 | #define NEON_3R_VPMIN 21 | 87 | |
26 | #define NEON_3R_VQDMULH_VQRDMULH 22 | 88 | delta 156 |
27 | -#define NEON_3R_VPADD 23 | 89 | zcmcbrv0IbNCD<iow+I6R)5VEg(oAih6V(&y4c&Z#4LIUGJY9Hw{DS-q3=B;fIO0P+ |
28 | +#define NEON_3R_VPADD_VQRDMLAH 23 | 90 | zU4W!>P_UpN7hfAE10w?juv9WcH-WSmV$;Hiu7w4t3#`S$E!^1+q9xGPH`KtuzzAr5 |
29 | #define NEON_3R_SHA 24 /* SHA1C,SHA1P,SHA1M,SHA1SU0,SHA256H{2},SHA256SU1 */ | 91 | LaERl^1zUvy_;n(J |
30 | -#define NEON_3R_VFM 25 /* VFMA, VFMS : float fused multiply-add */ | 92 | |
31 | +#define NEON_3R_VFM_VQRDMLSH 25 /* VFMA, VFMS, VQRDMLSH */ | 93 | diff --git a/tests/data/acpi/virt/DSDT.memhp b/tests/data/acpi/virt/DSDT.memhp |
32 | #define NEON_3R_FLOAT_ARITH 26 /* float VADD, VSUB, VPADD, VABD */ | 94 | index XXXXXXX..XXXXXXX 100644 |
33 | #define NEON_3R_FLOAT_MULTIPLY 27 /* float VMLA, VMLS, VMUL */ | 95 | GIT binary patch |
34 | #define NEON_3R_FLOAT_CMP 28 /* float VCEQ, VCGE, VCGT */ | 96 | delta 28 |
35 | @@ -XXX,XX +XXX,XX @@ static const uint8_t neon_3r_sizes[] = { | 97 | kcmeA%S!T@T66_MPOp<|tiD@F2G*jb@iRuX(-^xn@0CHUjRR910 |
36 | [NEON_3R_VPMAX] = 0x7, | 98 | |
37 | [NEON_3R_VPMIN] = 0x7, | 99 | delta 156 |
38 | [NEON_3R_VQDMULH_VQRDMULH] = 0x6, | 100 | zcmZ2x++)J!66_MfBgMeL^l>7WG*kP$iRuaUhHgH=1|0Doo-VvTenI{Q28N~#9Py!^ |
39 | - [NEON_3R_VPADD] = 0x7, | 101 | zE<n;bC|FRCi?5B7fsp|MSSlH!n?PC&v1wsM*TMqS1=eEW7Vhi@(GuwD8){%+U<5Qj |
40 | + [NEON_3R_VPADD_VQRDMLAH] = 0x7, | 102 | LIK*+|0yaqism~!^ |
41 | [NEON_3R_SHA] = 0xf, /* size field encodes op type */ | 103 | |
42 | - [NEON_3R_VFM] = 0x5, /* size bit 1 encodes op */ | 104 | diff --git a/tests/data/acpi/virt/DSDT.numamem b/tests/data/acpi/virt/DSDT.numamem |
43 | + [NEON_3R_VFM_VQRDMLSH] = 0x7, /* For VFM, size bit 1 encodes op */ | 105 | index XXXXXXX..XXXXXXX 100644 |
44 | [NEON_3R_FLOAT_ARITH] = 0x5, /* size bit 1 encodes op */ | 106 | GIT binary patch |
45 | [NEON_3R_FLOAT_MULTIPLY] = 0x5, /* size bit 1 encodes op */ | 107 | delta 28 |
46 | [NEON_3R_FLOAT_CMP] = 0x5, /* size bit 1 encodes op */ | 108 | kcmdn3c~yhUCD<h-RD^+n>ET2!X{H9}iRuX(-<}f&0DgxFc>n+a |
47 | @@ -XXX,XX +XXX,XX @@ static const uint8_t neon_2rm_sizes[] = { | 109 | |
48 | [NEON_2RM_VCVT_UF] = 0x4, | 110 | delta 156 |
49 | }; | 111 | zcmcbrv0IbNCD<iow+I6R)5VEg(oAih6V(&y4c&Z#4LIUGJY9Hw{DS-q3=B;fIO0P+ |
50 | 112 | zU4W!>P_UpN7hfAE10w?juv9WcH-WSmV$;Hiu7w4t3#`S$E!^1+q9xGPH`KtuzzAr5 | |
51 | + | 113 | LaERl^1zUvy_;n(J |
52 | +/* Expand v8.1 simd helper. */ | 114 | |
53 | +static int do_v81_helper(DisasContext *s, gen_helper_gvec_3_ptr *fn, | ||
54 | + int q, int rd, int rn, int rm) | ||
55 | +{ | ||
56 | + if (arm_dc_feature(s, ARM_FEATURE_V8_RDM)) { | ||
57 | + int opr_sz = (1 + q) * 8; | ||
58 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), | ||
59 | + vfp_reg_offset(1, rn), | ||
60 | + vfp_reg_offset(1, rm), cpu_env, | ||
61 | + opr_sz, opr_sz, 0, fn); | ||
62 | + return 0; | ||
63 | + } | ||
64 | + return 1; | ||
65 | +} | ||
66 | + | ||
67 | /* Translate a NEON data processing instruction. Return nonzero if the | ||
68 | instruction is invalid. | ||
69 | We process data in a mixture of 32-bit and 64-bit chunks. | ||
70 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
71 | if (q && ((rd | rn | rm) & 1)) { | ||
72 | return 1; | ||
73 | } | ||
74 | - /* | ||
75 | - * The SHA-1/SHA-256 3-register instructions require special treatment | ||
76 | - * here, as their size field is overloaded as an op type selector, and | ||
77 | - * they all consume their input in a single pass. | ||
78 | - */ | ||
79 | - if (op == NEON_3R_SHA) { | ||
80 | + switch (op) { | ||
81 | + case NEON_3R_SHA: | ||
82 | + /* The SHA-1/SHA-256 3-register instructions require special | ||
83 | + * treatment here, as their size field is overloaded as an | ||
84 | + * op type selector, and they all consume their input in a | ||
85 | + * single pass. | ||
86 | + */ | ||
87 | if (!q) { | ||
88 | return 1; | ||
89 | } | ||
90 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
91 | tcg_temp_free_ptr(ptr2); | ||
92 | tcg_temp_free_ptr(ptr3); | ||
93 | return 0; | ||
94 | + | ||
95 | + case NEON_3R_VPADD_VQRDMLAH: | ||
96 | + if (!u) { | ||
97 | + break; /* VPADD */ | ||
98 | + } | ||
99 | + /* VQRDMLAH */ | ||
100 | + switch (size) { | ||
101 | + case 1: | ||
102 | + return do_v81_helper(s, gen_helper_gvec_qrdmlah_s16, | ||
103 | + q, rd, rn, rm); | ||
104 | + case 2: | ||
105 | + return do_v81_helper(s, gen_helper_gvec_qrdmlah_s32, | ||
106 | + q, rd, rn, rm); | ||
107 | + } | ||
108 | + return 1; | ||
109 | + | ||
110 | + case NEON_3R_VFM_VQRDMLSH: | ||
111 | + if (!u) { | ||
112 | + /* VFM, VFMS */ | ||
113 | + if (size == 1) { | ||
114 | + return 1; | ||
115 | + } | ||
116 | + break; | ||
117 | + } | ||
118 | + /* VQRDMLSH */ | ||
119 | + switch (size) { | ||
120 | + case 1: | ||
121 | + return do_v81_helper(s, gen_helper_gvec_qrdmlsh_s16, | ||
122 | + q, rd, rn, rm); | ||
123 | + case 2: | ||
124 | + return do_v81_helper(s, gen_helper_gvec_qrdmlsh_s32, | ||
125 | + q, rd, rn, rm); | ||
126 | + } | ||
127 | + return 1; | ||
128 | } | ||
129 | if (size == 3 && op != NEON_3R_LOGIC) { | ||
130 | /* 64-bit element instructions. */ | ||
131 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
132 | rm = rtmp; | ||
133 | } | ||
134 | break; | ||
135 | - case NEON_3R_VPADD: | ||
136 | - if (u) { | ||
137 | - return 1; | ||
138 | - } | ||
139 | - /* Fall through */ | ||
140 | + case NEON_3R_VPADD_VQRDMLAH: | ||
141 | case NEON_3R_VPMAX: | ||
142 | case NEON_3R_VPMIN: | ||
143 | pairwise = 1; | ||
144 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
145 | return 1; | ||
146 | } | ||
147 | break; | ||
148 | - case NEON_3R_VFM: | ||
149 | - if (!arm_dc_feature(s, ARM_FEATURE_VFP4) || u) { | ||
150 | + case NEON_3R_VFM_VQRDMLSH: | ||
151 | + if (!arm_dc_feature(s, ARM_FEATURE_VFP4)) { | ||
152 | return 1; | ||
153 | } | ||
154 | break; | ||
155 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
156 | } | ||
157 | } | ||
158 | break; | ||
159 | - case NEON_3R_VPADD: | ||
160 | + case NEON_3R_VPADD_VQRDMLAH: | ||
161 | switch (size) { | ||
162 | case 0: gen_helper_neon_padd_u8(tmp, tmp, tmp2); break; | ||
163 | case 1: gen_helper_neon_padd_u16(tmp, tmp, tmp2); break; | ||
164 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
165 | } | ||
166 | } | ||
167 | break; | ||
168 | - case NEON_3R_VFM: | ||
169 | + case NEON_3R_VFM_VQRDMLSH: | ||
170 | { | ||
171 | /* VFMA, VFMS: fused multiply-add */ | ||
172 | TCGv_ptr fpstatus = get_fpstatus_ptr(1); | ||
173 | -- | 115 | -- |
174 | 2.16.2 | 116 | 2.20.1 |
175 | 117 | ||
176 | 118 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 3 | The temp that gets assigned to clean_addr has been allocated with |
4 | new_tmp_a64, which means that it will be freed at the end of the | ||
5 | instruction. Freeing it earlier leads to assertion failure. | ||
6 | |||
7 | The loop creates a complication, in which we allocate a new local | ||
8 | temp, which does need freeing, and the final code path is shared | ||
9 | between the loop and non-loop. | ||
10 | |||
11 | Fix this complication by adding new_tmp_a64_local so that the new | ||
12 | local temp is freed at the end, and can be treated exactly like | ||
13 | the non-loop path. | ||
14 | |||
15 | Fixes: bba87d0a0f4 | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 16 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20180228193125.20577-6-richard.henderson@linaro.org | 17 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
18 | Message-id: 20200702175605.1987125-1-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 20 | --- |
8 | target/arm/helper.h | 9 +++++ | 21 | target/arm/translate-a64.h | 1 + |
9 | target/arm/translate-a64.c | 83 ++++++++++++++++++++++++++++++++++++++++++++++ | 22 | target/arm/translate-a64.c | 6 ++++++ |
10 | target/arm/vec_helper.c | 74 +++++++++++++++++++++++++++++++++++++++++ | 23 | target/arm/translate-sve.c | 8 ++------ |
11 | 3 files changed, 166 insertions(+) | 24 | 3 files changed, 9 insertions(+), 6 deletions(-) |
12 | 25 | ||
13 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 26 | diff --git a/target/arm/translate-a64.h b/target/arm/translate-a64.h |
14 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.h | 28 | --- a/target/arm/translate-a64.h |
16 | +++ b/target/arm/helper.h | 29 | +++ b/target/arm/translate-a64.h |
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_2(dc_zva, void, env, i64) | 30 | @@ -XXX,XX +XXX,XX @@ void unallocated_encoding(DisasContext *s); |
18 | DEF_HELPER_FLAGS_2(neon_pmull_64_lo, TCG_CALL_NO_RWG_SE, i64, i64, i64) | 31 | } while (0) |
19 | DEF_HELPER_FLAGS_2(neon_pmull_64_hi, TCG_CALL_NO_RWG_SE, i64, i64, i64) | 32 | |
20 | 33 | TCGv_i64 new_tmp_a64(DisasContext *s); | |
21 | +DEF_HELPER_FLAGS_5(gvec_qrdmlah_s16, TCG_CALL_NO_RWG, | 34 | +TCGv_i64 new_tmp_a64_local(DisasContext *s); |
22 | + void, ptr, ptr, ptr, ptr, i32) | 35 | TCGv_i64 new_tmp_a64_zero(DisasContext *s); |
23 | +DEF_HELPER_FLAGS_5(gvec_qrdmlsh_s16, TCG_CALL_NO_RWG, | 36 | TCGv_i64 cpu_reg(DisasContext *s, int reg); |
24 | + void, ptr, ptr, ptr, ptr, i32) | 37 | TCGv_i64 cpu_reg_sp(DisasContext *s, int reg); |
25 | +DEF_HELPER_FLAGS_5(gvec_qrdmlah_s32, TCG_CALL_NO_RWG, | ||
26 | + void, ptr, ptr, ptr, ptr, i32) | ||
27 | +DEF_HELPER_FLAGS_5(gvec_qrdmlsh_s32, TCG_CALL_NO_RWG, | ||
28 | + void, ptr, ptr, ptr, ptr, i32) | ||
29 | + | ||
30 | #ifdef TARGET_AARCH64 | ||
31 | #include "helper-a64.h" | ||
32 | #endif | ||
33 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 38 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
34 | index XXXXXXX..XXXXXXX 100644 | 39 | index XXXXXXX..XXXXXXX 100644 |
35 | --- a/target/arm/translate-a64.c | 40 | --- a/target/arm/translate-a64.c |
36 | +++ b/target/arm/translate-a64.c | 41 | +++ b/target/arm/translate-a64.c |
37 | @@ -XXX,XX +XXX,XX @@ static void gen_gvec_op3(DisasContext *s, bool is_q, int rd, | 42 | @@ -XXX,XX +XXX,XX @@ TCGv_i64 new_tmp_a64(DisasContext *s) |
38 | vec_full_reg_size(s), gvec_op); | 43 | return s->tmp_a64[s->tmp_a64_count++] = tcg_temp_new_i64(); |
39 | } | 44 | } |
40 | 45 | ||
41 | +/* Expand a 3-operand + env pointer operation using | 46 | +TCGv_i64 new_tmp_a64_local(DisasContext *s) |
42 | + * an out-of-line helper. | ||
43 | + */ | ||
44 | +static void gen_gvec_op3_env(DisasContext *s, bool is_q, int rd, | ||
45 | + int rn, int rm, gen_helper_gvec_3_ptr *fn) | ||
46 | +{ | 47 | +{ |
47 | + tcg_gen_gvec_3_ptr(vec_full_reg_offset(s, rd), | 48 | + assert(s->tmp_a64_count < TMP_A64_MAX); |
48 | + vec_full_reg_offset(s, rn), | 49 | + return s->tmp_a64[s->tmp_a64_count++] = tcg_temp_local_new_i64(); |
49 | + vec_full_reg_offset(s, rm), cpu_env, | ||
50 | + is_q ? 16 : 8, vec_full_reg_size(s), 0, fn); | ||
51 | +} | 50 | +} |
52 | + | 51 | + |
53 | /* Set ZF and NF based on a 64 bit result. This is alas fiddlier | 52 | TCGv_i64 new_tmp_a64_zero(DisasContext *s) |
54 | * than the 32 bit equivalent. | 53 | { |
55 | */ | 54 | TCGv_i64 t = new_tmp_a64(s); |
56 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_fp16(DisasContext *s, uint32_t insn) | 55 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
57 | clear_vec_high(s, is_q, rd); | 56 | index XXXXXXX..XXXXXXX 100644 |
57 | --- a/target/arm/translate-sve.c | ||
58 | +++ b/target/arm/translate-sve.c | ||
59 | @@ -XXX,XX +XXX,XX @@ static void do_ldr(DisasContext *s, uint32_t vofs, int len, int rn, int imm) | ||
60 | |||
61 | /* Copy the clean address into a local temp, live across the loop. */ | ||
62 | t0 = clean_addr; | ||
63 | - clean_addr = tcg_temp_local_new_i64(); | ||
64 | + clean_addr = new_tmp_a64_local(s); | ||
65 | tcg_gen_mov_i64(clean_addr, t0); | ||
66 | - tcg_temp_free_i64(t0); | ||
67 | |||
68 | gen_set_label(loop); | ||
69 | |||
70 | @@ -XXX,XX +XXX,XX @@ static void do_ldr(DisasContext *s, uint32_t vofs, int len, int rn, int imm) | ||
71 | tcg_gen_st_i64(t0, cpu_env, vofs + len_align); | ||
72 | tcg_temp_free_i64(t0); | ||
73 | } | ||
74 | - tcg_temp_free_i64(clean_addr); | ||
58 | } | 75 | } |
59 | 76 | ||
60 | +/* AdvSIMD three same extra | 77 | /* Similarly for stores. */ |
61 | + * 31 30 29 28 24 23 22 21 20 16 15 14 11 10 9 5 4 0 | 78 | @@ -XXX,XX +XXX,XX @@ static void do_str(DisasContext *s, uint32_t vofs, int len, int rn, int imm) |
62 | + * +---+---+---+-----------+------+---+------+---+--------+---+----+----+ | 79 | |
63 | + * | 0 | Q | U | 0 1 1 1 0 | size | 0 | Rm | 1 | opcode | 1 | Rn | Rd | | 80 | /* Copy the clean address into a local temp, live across the loop. */ |
64 | + * +---+---+---+-----------+------+---+------+---+--------+---+----+----+ | 81 | t0 = clean_addr; |
65 | + */ | 82 | - clean_addr = tcg_temp_local_new_i64(); |
66 | +static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | 83 | + clean_addr = new_tmp_a64_local(s); |
67 | +{ | 84 | tcg_gen_mov_i64(clean_addr, t0); |
68 | + int rd = extract32(insn, 0, 5); | 85 | - tcg_temp_free_i64(t0); |
69 | + int rn = extract32(insn, 5, 5); | 86 | |
70 | + int opcode = extract32(insn, 11, 4); | 87 | gen_set_label(loop); |
71 | + int rm = extract32(insn, 16, 5); | 88 | |
72 | + int size = extract32(insn, 22, 2); | 89 | @@ -XXX,XX +XXX,XX @@ static void do_str(DisasContext *s, uint32_t vofs, int len, int rn, int imm) |
73 | + bool u = extract32(insn, 29, 1); | 90 | } |
74 | + bool is_q = extract32(insn, 30, 1); | 91 | tcg_temp_free_i64(t0); |
75 | + int feature; | 92 | } |
76 | + | 93 | - tcg_temp_free_i64(clean_addr); |
77 | + switch (u * 16 + opcode) { | ||
78 | + case 0x10: /* SQRDMLAH (vector) */ | ||
79 | + case 0x11: /* SQRDMLSH (vector) */ | ||
80 | + if (size != 1 && size != 2) { | ||
81 | + unallocated_encoding(s); | ||
82 | + return; | ||
83 | + } | ||
84 | + feature = ARM_FEATURE_V8_RDM; | ||
85 | + break; | ||
86 | + default: | ||
87 | + unallocated_encoding(s); | ||
88 | + return; | ||
89 | + } | ||
90 | + if (!arm_dc_feature(s, feature)) { | ||
91 | + unallocated_encoding(s); | ||
92 | + return; | ||
93 | + } | ||
94 | + if (!fp_access_check(s)) { | ||
95 | + return; | ||
96 | + } | ||
97 | + | ||
98 | + switch (opcode) { | ||
99 | + case 0x0: /* SQRDMLAH (vector) */ | ||
100 | + switch (size) { | ||
101 | + case 1: | ||
102 | + gen_gvec_op3_env(s, is_q, rd, rn, rm, gen_helper_gvec_qrdmlah_s16); | ||
103 | + break; | ||
104 | + case 2: | ||
105 | + gen_gvec_op3_env(s, is_q, rd, rn, rm, gen_helper_gvec_qrdmlah_s32); | ||
106 | + break; | ||
107 | + default: | ||
108 | + g_assert_not_reached(); | ||
109 | + } | ||
110 | + return; | ||
111 | + | ||
112 | + case 0x1: /* SQRDMLSH (vector) */ | ||
113 | + switch (size) { | ||
114 | + case 1: | ||
115 | + gen_gvec_op3_env(s, is_q, rd, rn, rm, gen_helper_gvec_qrdmlsh_s16); | ||
116 | + break; | ||
117 | + case 2: | ||
118 | + gen_gvec_op3_env(s, is_q, rd, rn, rm, gen_helper_gvec_qrdmlsh_s32); | ||
119 | + break; | ||
120 | + default: | ||
121 | + g_assert_not_reached(); | ||
122 | + } | ||
123 | + return; | ||
124 | + | ||
125 | + default: | ||
126 | + g_assert_not_reached(); | ||
127 | + } | ||
128 | +} | ||
129 | + | ||
130 | static void handle_2misc_widening(DisasContext *s, int opcode, bool is_q, | ||
131 | int size, int rn, int rd) | ||
132 | { | ||
133 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_imm2(DisasContext *s, uint32_t insn) | ||
134 | static const AArch64DecodeTable data_proc_simd[] = { | ||
135 | /* pattern , mask , fn */ | ||
136 | { 0x0e200400, 0x9f200400, disas_simd_three_reg_same }, | ||
137 | + { 0x0e008400, 0x9f208400, disas_simd_three_reg_same_extra }, | ||
138 | { 0x0e200000, 0x9f200c00, disas_simd_three_reg_diff }, | ||
139 | { 0x0e200800, 0x9f3e0c00, disas_simd_two_reg_misc }, | ||
140 | { 0x0e300800, 0x9f3e0c00, disas_simd_across_lanes }, | ||
141 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
142 | index XXXXXXX..XXXXXXX 100644 | ||
143 | --- a/target/arm/vec_helper.c | ||
144 | +++ b/target/arm/vec_helper.c | ||
145 | @@ -XXX,XX +XXX,XX @@ | ||
146 | |||
147 | #define SET_QC() env->vfp.xregs[ARM_VFP_FPSCR] |= CPSR_Q | ||
148 | |||
149 | +static void clear_tail(void *vd, uintptr_t opr_sz, uintptr_t max_sz) | ||
150 | +{ | ||
151 | + uint64_t *d = vd + opr_sz; | ||
152 | + uintptr_t i; | ||
153 | + | ||
154 | + for (i = opr_sz; i < max_sz; i += 8) { | ||
155 | + *d++ = 0; | ||
156 | + } | ||
157 | +} | ||
158 | + | ||
159 | /* Signed saturating rounding doubling multiply-accumulate high half, 16-bit */ | ||
160 | static uint16_t inl_qrdmlah_s16(CPUARMState *env, int16_t src1, | ||
161 | int16_t src2, int16_t src3) | ||
162 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(neon_qrdmlah_s16)(CPUARMState *env, uint32_t src1, | ||
163 | return deposit32(e1, 16, 16, e2); | ||
164 | } | 94 | } |
165 | 95 | ||
166 | +void HELPER(gvec_qrdmlah_s16)(void *vd, void *vn, void *vm, | 96 | static bool trans_LDR_zri(DisasContext *s, arg_rri *a) |
167 | + void *ve, uint32_t desc) | ||
168 | +{ | ||
169 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
170 | + int16_t *d = vd; | ||
171 | + int16_t *n = vn; | ||
172 | + int16_t *m = vm; | ||
173 | + CPUARMState *env = ve; | ||
174 | + uintptr_t i; | ||
175 | + | ||
176 | + for (i = 0; i < opr_sz / 2; ++i) { | ||
177 | + d[i] = inl_qrdmlah_s16(env, n[i], m[i], d[i]); | ||
178 | + } | ||
179 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
180 | +} | ||
181 | + | ||
182 | /* Signed saturating rounding doubling multiply-subtract high half, 16-bit */ | ||
183 | static uint16_t inl_qrdmlsh_s16(CPUARMState *env, int16_t src1, | ||
184 | int16_t src2, int16_t src3) | ||
185 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(neon_qrdmlsh_s16)(CPUARMState *env, uint32_t src1, | ||
186 | return deposit32(e1, 16, 16, e2); | ||
187 | } | ||
188 | |||
189 | +void HELPER(gvec_qrdmlsh_s16)(void *vd, void *vn, void *vm, | ||
190 | + void *ve, uint32_t desc) | ||
191 | +{ | ||
192 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
193 | + int16_t *d = vd; | ||
194 | + int16_t *n = vn; | ||
195 | + int16_t *m = vm; | ||
196 | + CPUARMState *env = ve; | ||
197 | + uintptr_t i; | ||
198 | + | ||
199 | + for (i = 0; i < opr_sz / 2; ++i) { | ||
200 | + d[i] = inl_qrdmlsh_s16(env, n[i], m[i], d[i]); | ||
201 | + } | ||
202 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
203 | +} | ||
204 | + | ||
205 | /* Signed saturating rounding doubling multiply-accumulate high half, 32-bit */ | ||
206 | uint32_t HELPER(neon_qrdmlah_s32)(CPUARMState *env, int32_t src1, | ||
207 | int32_t src2, int32_t src3) | ||
208 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(neon_qrdmlah_s32)(CPUARMState *env, int32_t src1, | ||
209 | return ret; | ||
210 | } | ||
211 | |||
212 | +void HELPER(gvec_qrdmlah_s32)(void *vd, void *vn, void *vm, | ||
213 | + void *ve, uint32_t desc) | ||
214 | +{ | ||
215 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
216 | + int32_t *d = vd; | ||
217 | + int32_t *n = vn; | ||
218 | + int32_t *m = vm; | ||
219 | + CPUARMState *env = ve; | ||
220 | + uintptr_t i; | ||
221 | + | ||
222 | + for (i = 0; i < opr_sz / 4; ++i) { | ||
223 | + d[i] = helper_neon_qrdmlah_s32(env, n[i], m[i], d[i]); | ||
224 | + } | ||
225 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
226 | +} | ||
227 | + | ||
228 | /* Signed saturating rounding doubling multiply-subtract high half, 32-bit */ | ||
229 | uint32_t HELPER(neon_qrdmlsh_s32)(CPUARMState *env, int32_t src1, | ||
230 | int32_t src2, int32_t src3) | ||
231 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(neon_qrdmlsh_s32)(CPUARMState *env, int32_t src1, | ||
232 | } | ||
233 | return ret; | ||
234 | } | ||
235 | + | ||
236 | +void HELPER(gvec_qrdmlsh_s32)(void *vd, void *vn, void *vm, | ||
237 | + void *ve, uint32_t desc) | ||
238 | +{ | ||
239 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
240 | + int32_t *d = vd; | ||
241 | + int32_t *n = vn; | ||
242 | + int32_t *m = vm; | ||
243 | + CPUARMState *env = ve; | ||
244 | + uintptr_t i; | ||
245 | + | ||
246 | + for (i = 0; i < opr_sz / 4; ++i) { | ||
247 | + d[i] = helper_neon_qrdmlsh_s32(env, n[i], m[i], d[i]); | ||
248 | + } | ||
249 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
250 | +} | ||
251 | -- | 97 | -- |
252 | 2.16.2 | 98 | 2.20.1 |
253 | 99 | ||
254 | 100 | diff view generated by jsdifflib |
1 | Move the definition of the struct for the unimplemented-device | 1 | In bcm2835_fb_mbox_push(), Coverity complains (CID 1429989) that we |
---|---|---|---|
2 | from unimp.c to unimp.h, so that users can embed the struct | 2 | pass a pointer to a local struct to another function without |
3 | in their own device structs if they prefer. | 3 | initializing all its fields. This is a real bug: |
4 | bcm2835_fb_reconfigure() copies the whole of our new BCM2385FBConfig | ||
5 | struct into s->config, so any fields we don't initialize will corrupt | ||
6 | the state of the device. | ||
4 | 7 | ||
8 | Copy the two fields which we don't want to update (pixo and alpha) | ||
9 | from the existing config so we don't accidentally change them. | ||
10 | |||
11 | Fixes: cfb7ba983857e40e88 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 13 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 14 | Message-id: 20200628195436.27582-1-peter.maydell@linaro.org |
8 | Message-id: 20180220180325.29818-10-peter.maydell@linaro.org | ||
9 | --- | 15 | --- |
10 | include/hw/misc/unimp.h | 10 ++++++++++ | 16 | hw/display/bcm2835_fb.c | 4 ++++ |
11 | hw/misc/unimp.c | 10 ---------- | 17 | 1 file changed, 4 insertions(+) |
12 | 2 files changed, 10 insertions(+), 10 deletions(-) | ||
13 | 18 | ||
14 | diff --git a/include/hw/misc/unimp.h b/include/hw/misc/unimp.h | 19 | diff --git a/hw/display/bcm2835_fb.c b/hw/display/bcm2835_fb.c |
15 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/hw/misc/unimp.h | 21 | --- a/hw/display/bcm2835_fb.c |
17 | +++ b/include/hw/misc/unimp.h | 22 | +++ b/hw/display/bcm2835_fb.c |
18 | @@ -XXX,XX +XXX,XX @@ | 23 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_fb_mbox_push(BCM2835FBState *s, uint32_t value) |
19 | 24 | newconf.base = s->vcram_base | (value & 0xc0000000); | |
20 | #define TYPE_UNIMPLEMENTED_DEVICE "unimplemented-device" | 25 | newconf.base += BCM2835_FB_OFFSET; |
21 | 26 | ||
22 | +#define UNIMPLEMENTED_DEVICE(obj) \ | 27 | + /* Copy fields which we don't want to change from the existing config */ |
23 | + OBJECT_CHECK(UnimplementedDeviceState, (obj), TYPE_UNIMPLEMENTED_DEVICE) | 28 | + newconf.pixo = s->config.pixo; |
29 | + newconf.alpha = s->config.alpha; | ||
24 | + | 30 | + |
25 | +typedef struct { | 31 | bcm2835_fb_validate_config(&newconf); |
26 | + SysBusDevice parent_obj; | 32 | |
27 | + MemoryRegion iomem; | 33 | pitch = bcm2835_fb_get_pitch(&newconf); |
28 | + char *name; | ||
29 | + uint64_t size; | ||
30 | +} UnimplementedDeviceState; | ||
31 | + | ||
32 | /** | ||
33 | * create_unimplemented_device: create and map a dummy device | ||
34 | * @name: name of the device for debug logging | ||
35 | diff --git a/hw/misc/unimp.c b/hw/misc/unimp.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/hw/misc/unimp.c | ||
38 | +++ b/hw/misc/unimp.c | ||
39 | @@ -XXX,XX +XXX,XX @@ | ||
40 | #include "qemu/log.h" | ||
41 | #include "qapi/error.h" | ||
42 | |||
43 | -#define UNIMPLEMENTED_DEVICE(obj) \ | ||
44 | - OBJECT_CHECK(UnimplementedDeviceState, (obj), TYPE_UNIMPLEMENTED_DEVICE) | ||
45 | - | ||
46 | -typedef struct { | ||
47 | - SysBusDevice parent_obj; | ||
48 | - MemoryRegion iomem; | ||
49 | - char *name; | ||
50 | - uint64_t size; | ||
51 | -} UnimplementedDeviceState; | ||
52 | - | ||
53 | static uint64_t unimp_read(void *opaque, hwaddr offset, unsigned size) | ||
54 | { | ||
55 | UnimplementedDeviceState *s = UNIMPLEMENTED_DEVICE(opaque); | ||
56 | -- | 34 | -- |
57 | 2.16.2 | 35 | 2.20.1 |
58 | 36 | ||
59 | 37 | diff view generated by jsdifflib |
1 | The IoTKit Security Controller includes various registers | 1 | The spitz board has been around a long time, and still has a fair number |
---|---|---|---|
2 | that expose to software the controls for the Peripheral | 2 | of hard-coded tab characters in it. We're about to do some work on |
3 | Protection Controllers in the system. Implement these. | 3 | this source file, so start out by expanding out the tabs. |
4 | |||
5 | This commit is a pure whitespace only change. | ||
4 | 6 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
7 | Message-id: 20180220180325.29818-17-peter.maydell@linaro.org | 9 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
10 | Message-id: 20200628142429.17111-2-peter.maydell@linaro.org | ||
8 | --- | 11 | --- |
9 | include/hw/misc/iotkit-secctl.h | 64 +++++++++- | 12 | hw/arm/spitz.c | 156 ++++++++++++++++++++++++------------------------- |
10 | hw/misc/iotkit-secctl.c | 270 +++++++++++++++++++++++++++++++++++++--- | 13 | 1 file changed, 78 insertions(+), 78 deletions(-) |
11 | 2 files changed, 315 insertions(+), 19 deletions(-) | 14 | |
12 | 15 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c | |
13 | diff --git a/include/hw/misc/iotkit-secctl.h b/include/hw/misc/iotkit-secctl.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/include/hw/misc/iotkit-secctl.h | 17 | --- a/hw/arm/spitz.c |
16 | +++ b/include/hw/misc/iotkit-secctl.h | 18 | +++ b/hw/arm/spitz.c |
17 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ |
18 | * QEMU interface: | 20 | #include "cpu.h" |
19 | * + sysbus MMIO region 0 is the "secure privilege control block" registers | 21 | |
20 | * + sysbus MMIO region 1 is the "non-secure privilege control block" registers | 22 | #undef REG_FMT |
21 | + * + named GPIO output "sec_resp_cfg" indicating whether blocked accesses | 23 | -#define REG_FMT "0x%02lx" |
22 | + * should RAZ/WI or bus error | 24 | +#define REG_FMT "0x%02lx" |
23 | + * Controlling the 2 APB PPCs in the IoTKit: | 25 | |
24 | + * + named GPIO outputs apb_ppc0_nonsec[0..2] and apb_ppc1_nonsec | 26 | /* Spitz Flash */ |
25 | + * + named GPIO outputs apb_ppc0_ap[0..2] and apb_ppc1_ap | 27 | -#define FLASH_BASE 0x0c000000 |
26 | + * + named GPIO outputs apb_ppc{0,1}_irq_enable | 28 | -#define FLASH_ECCLPLB 0x00 /* Line parity 7 - 0 bit */ |
27 | + * + named GPIO outputs apb_ppc{0,1}_irq_clear | 29 | -#define FLASH_ECCLPUB 0x04 /* Line parity 15 - 8 bit */ |
28 | + * + named GPIO inputs apb_ppc{0,1}_irq_status | 30 | -#define FLASH_ECCCP 0x08 /* Column parity 5 - 0 bit */ |
29 | + * Controlling each of the 4 expansion APB PPCs which a system using the IoTKit | 31 | -#define FLASH_ECCCNTR 0x0c /* ECC byte counter */ |
30 | + * might provide: | 32 | -#define FLASH_ECCCLRR 0x10 /* Clear ECC */ |
31 | + * + named GPIO outputs apb_ppcexp{0,1,2,3}_nonsec[0..15] | 33 | -#define FLASH_FLASHIO 0x14 /* Flash I/O */ |
32 | + * + named GPIO outputs apb_ppcexp{0,1,2,3}_ap[0..15] | 34 | -#define FLASH_FLASHCTL 0x18 /* Flash Control */ |
33 | + * + named GPIO outputs apb_ppcexp{0,1,2,3}_irq_enable | 35 | +#define FLASH_BASE 0x0c000000 |
34 | + * + named GPIO outputs apb_ppcexp{0,1,2,3}_irq_clear | 36 | +#define FLASH_ECCLPLB 0x00 /* Line parity 7 - 0 bit */ |
35 | + * + named GPIO inputs apb_ppcexp{0,1,2,3}_irq_status | 37 | +#define FLASH_ECCLPUB 0x04 /* Line parity 15 - 8 bit */ |
36 | + * Controlling each of the 4 expansion AHB PPCs which a system using the IoTKit | 38 | +#define FLASH_ECCCP 0x08 /* Column parity 5 - 0 bit */ |
37 | + * might provide: | 39 | +#define FLASH_ECCCNTR 0x0c /* ECC byte counter */ |
38 | + * + named GPIO outputs ahb_ppcexp{0,1,2,3}_nonsec[0..15] | 40 | +#define FLASH_ECCCLRR 0x10 /* Clear ECC */ |
39 | + * + named GPIO outputs ahb_ppcexp{0,1,2,3}_ap[0..15] | 41 | +#define FLASH_FLASHIO 0x14 /* Flash I/O */ |
40 | + * + named GPIO outputs ahb_ppcexp{0,1,2,3}_irq_enable | 42 | +#define FLASH_FLASHCTL 0x18 /* Flash Control */ |
41 | + * + named GPIO outputs ahb_ppcexp{0,1,2,3}_irq_clear | 43 | |
42 | + * + named GPIO inputs ahb_ppcexp{0,1,2,3}_irq_status | 44 | -#define FLASHCTL_CE0 (1 << 0) |
43 | */ | 45 | -#define FLASHCTL_CLE (1 << 1) |
44 | 46 | -#define FLASHCTL_ALE (1 << 2) | |
45 | #ifndef IOTKIT_SECCTL_H | 47 | -#define FLASHCTL_WP (1 << 3) |
46 | @@ -XXX,XX +XXX,XX @@ | 48 | -#define FLASHCTL_CE1 (1 << 4) |
47 | #define TYPE_IOTKIT_SECCTL "iotkit-secctl" | 49 | -#define FLASHCTL_RYBY (1 << 5) |
48 | #define IOTKIT_SECCTL(obj) OBJECT_CHECK(IoTKitSecCtl, (obj), TYPE_IOTKIT_SECCTL) | 50 | -#define FLASHCTL_NCE (FLASHCTL_CE0 | FLASHCTL_CE1) |
49 | 51 | +#define FLASHCTL_CE0 (1 << 0) | |
50 | -typedef struct IoTKitSecCtl { | 52 | +#define FLASHCTL_CLE (1 << 1) |
51 | +#define IOTS_APB_PPC0_NUM_PORTS 3 | 53 | +#define FLASHCTL_ALE (1 << 2) |
52 | +#define IOTS_APB_PPC1_NUM_PORTS 1 | 54 | +#define FLASHCTL_WP (1 << 3) |
53 | +#define IOTS_PPC_NUM_PORTS 16 | 55 | +#define FLASHCTL_CE1 (1 << 4) |
54 | +#define IOTS_NUM_APB_PPC 2 | 56 | +#define FLASHCTL_RYBY (1 << 5) |
55 | +#define IOTS_NUM_APB_EXP_PPC 4 | 57 | +#define FLASHCTL_NCE (FLASHCTL_CE0 | FLASHCTL_CE1) |
56 | +#define IOTS_NUM_AHB_EXP_PPC 4 | 58 | |
57 | + | 59 | #define TYPE_SL_NAND "sl-nand" |
58 | +typedef struct IoTKitSecCtl IoTKitSecCtl; | 60 | #define SL_NAND(obj) OBJECT_CHECK(SLNANDState, (obj), TYPE_SL_NAND) |
59 | + | 61 | @@ -XXX,XX +XXX,XX @@ static uint64_t sl_read(void *opaque, hwaddr addr, unsigned size) |
60 | +/* State and IRQ lines relating to a PPC. For the | 62 | int ryby; |
61 | + * PPCs in the IoTKit not all the IRQ lines are used. | 63 | |
62 | + */ | 64 | switch (addr) { |
63 | +typedef struct IoTKitSecCtlPPC { | 65 | -#define BSHR(byte, from, to) ((s->ecc.lp[byte] >> (from - to)) & (1 << to)) |
64 | + qemu_irq nonsec[IOTS_PPC_NUM_PORTS]; | 66 | +#define BSHR(byte, from, to) ((s->ecc.lp[byte] >> (from - to)) & (1 << to)) |
65 | + qemu_irq ap[IOTS_PPC_NUM_PORTS]; | 67 | case FLASH_ECCLPLB: |
66 | + qemu_irq irq_enable; | 68 | return BSHR(0, 4, 0) | BSHR(0, 5, 2) | BSHR(0, 6, 4) | BSHR(0, 7, 6) | |
67 | + qemu_irq irq_clear; | 69 | BSHR(1, 4, 1) | BSHR(1, 5, 3) | BSHR(1, 6, 5) | BSHR(1, 7, 7); |
68 | + | 70 | |
69 | + uint32_t ns; | 71 | -#define BSHL(byte, from, to) ((s->ecc.lp[byte] << (to - from)) & (1 << to)) |
70 | + uint32_t sp; | 72 | +#define BSHL(byte, from, to) ((s->ecc.lp[byte] << (to - from)) & (1 << to)) |
71 | + uint32_t nsp; | 73 | case FLASH_ECCLPUB: |
72 | + | 74 | return BSHL(0, 0, 0) | BSHL(0, 1, 2) | BSHL(0, 2, 4) | BSHL(0, 3, 6) | |
73 | + /* Number of ports actually present */ | 75 | BSHL(1, 0, 1) | BSHL(1, 1, 3) | BSHL(1, 2, 5) | BSHL(1, 3, 7); |
74 | + int numports; | 76 | @@ -XXX,XX +XXX,XX @@ static void sl_nand_realize(DeviceState *dev, Error **errp) |
75 | + /* Offset of this PPC's interrupt bits in SECPPCINTSTAT */ | 77 | |
76 | + int irq_bit_offset; | 78 | /* Spitz Keyboard */ |
77 | + IoTKitSecCtl *parent; | 79 | |
78 | +} IoTKitSecCtlPPC; | 80 | -#define SPITZ_KEY_STROBE_NUM 11 |
79 | + | 81 | -#define SPITZ_KEY_SENSE_NUM 7 |
80 | +struct IoTKitSecCtl { | 82 | +#define SPITZ_KEY_STROBE_NUM 11 |
81 | /*< private >*/ | 83 | +#define SPITZ_KEY_SENSE_NUM 7 |
82 | SysBusDevice parent_obj; | 84 | |
83 | 85 | static const int spitz_gpio_key_sense[SPITZ_KEY_SENSE_NUM] = { | |
84 | /*< public >*/ | 86 | 12, 17, 91, 34, 36, 38, 39 |
85 | + qemu_irq sec_resp_cfg; | 87 | @@ -XXX,XX +XXX,XX @@ static int spitz_keymap[SPITZ_KEY_SENSE_NUM + 1][SPITZ_KEY_STROBE_NUM] = { |
86 | 88 | { 0x52, 0x43, 0x01, 0x47, 0x49, -1 , -1 , -1 , -1 , -1 , -1 }, | |
87 | MemoryRegion s_regs; | ||
88 | MemoryRegion ns_regs; | ||
89 | -} IoTKitSecCtl; | ||
90 | + | ||
91 | + uint32_t secppcintstat; | ||
92 | + uint32_t secppcinten; | ||
93 | + uint32_t secrespcfg; | ||
94 | + | ||
95 | + IoTKitSecCtlPPC apb[IOTS_NUM_APB_PPC]; | ||
96 | + IoTKitSecCtlPPC apbexp[IOTS_NUM_APB_EXP_PPC]; | ||
97 | + IoTKitSecCtlPPC ahbexp[IOTS_NUM_APB_EXP_PPC]; | ||
98 | +}; | ||
99 | |||
100 | #endif | ||
101 | diff --git a/hw/misc/iotkit-secctl.c b/hw/misc/iotkit-secctl.c | ||
102 | index XXXXXXX..XXXXXXX 100644 | ||
103 | --- a/hw/misc/iotkit-secctl.c | ||
104 | +++ b/hw/misc/iotkit-secctl.c | ||
105 | @@ -XXX,XX +XXX,XX @@ static const uint8_t iotkit_secctl_ns_idregs[] = { | ||
106 | 0x0d, 0xf0, 0x05, 0xb1, | ||
107 | }; | 89 | }; |
108 | 90 | ||
109 | +/* The register sets for the various PPCs (AHB internal, APB internal, | 91 | -#define SPITZ_GPIO_AK_INT 13 /* Remote control */ |
110 | + * AHB expansion, APB expansion) are all set up so that they are | 92 | -#define SPITZ_GPIO_SYNC 16 /* Sync button */ |
111 | + * in 16-aligned blocks so offsets 0xN0, 0xN4, 0xN8, 0xNC are PPCs | 93 | -#define SPITZ_GPIO_ON_KEY 95 /* Power button */ |
112 | + * 0, 1, 2, 3 of that type, so we can convert a register address offset | 94 | -#define SPITZ_GPIO_SWA 97 /* Lid */ |
113 | + * into an an index into a PPC array easily. | 95 | -#define SPITZ_GPIO_SWB 96 /* Tablet mode */ |
114 | + */ | 96 | +#define SPITZ_GPIO_AK_INT 13 /* Remote control */ |
115 | +static inline int offset_to_ppc_idx(uint32_t offset) | 97 | +#define SPITZ_GPIO_SYNC 16 /* Sync button */ |
116 | +{ | 98 | +#define SPITZ_GPIO_ON_KEY 95 /* Power button */ |
117 | + return extract32(offset, 2, 2); | 99 | +#define SPITZ_GPIO_SWA 97 /* Lid */ |
118 | +} | 100 | +#define SPITZ_GPIO_SWB 96 /* Tablet mode */ |
119 | + | 101 | |
120 | +typedef void PerPPCFunction(IoTKitSecCtlPPC *ppc); | 102 | /* The special buttons are mapped to unused keys */ |
121 | + | 103 | static const int spitz_gpiomap[5] = { |
122 | +static void foreach_ppc(IoTKitSecCtl *s, PerPPCFunction *fn) | 104 | @@ -XXX,XX +XXX,XX @@ static void spitz_keyboard_keydown(SpitzKeyboardState *s, int keycode) |
123 | +{ | 105 | #define SPITZ_MOD_CTRL (1 << 8) |
124 | + int i; | 106 | #define SPITZ_MOD_FN (1 << 9) |
125 | + | 107 | |
126 | + for (i = 0; i < IOTS_NUM_APB_PPC; i++) { | 108 | -#define QUEUE_KEY(c) s->fifo[(s->fifopos + s->fifolen ++) & 0xf] = c |
127 | + fn(&s->apb[i]); | 109 | +#define QUEUE_KEY(c) s->fifo[(s->fifopos + s->fifolen ++) & 0xf] = c |
128 | + } | 110 | |
129 | + for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) { | 111 | static void spitz_keyboard_handler(void *opaque, int keycode) |
130 | + fn(&s->apbexp[i]); | ||
131 | + } | ||
132 | + for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) { | ||
133 | + fn(&s->ahbexp[i]); | ||
134 | + } | ||
135 | +} | ||
136 | + | ||
137 | static MemTxResult iotkit_secctl_s_read(void *opaque, hwaddr addr, | ||
138 | uint64_t *pdata, | ||
139 | unsigned size, MemTxAttrs attrs) | ||
140 | { | 112 | { |
141 | uint64_t r; | 113 | @@ -XXX,XX +XXX,XX @@ static void spitz_keyboard_handler(void *opaque, int keycode) |
142 | uint32_t offset = addr & ~0x3; | 114 | uint16_t code; |
143 | + IoTKitSecCtl *s = IOTKIT_SECCTL(opaque); | 115 | int mapcode; |
144 | 116 | switch (keycode) { | |
145 | switch (offset) { | 117 | - case 0x2a: /* Left Shift */ |
146 | case A_AHBNSPPC0: | 118 | + case 0x2a: /* Left Shift */ |
147 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_s_read(void *opaque, hwaddr addr, | 119 | s->modifiers |= 1; |
148 | r = 0; | 120 | break; |
149 | break; | 121 | case 0xaa: |
150 | case A_SECRESPCFG: | 122 | s->modifiers &= ~1; |
151 | - case A_NSCCFG: | 123 | break; |
152 | - case A_SECMPCINTSTATUS: | 124 | - case 0x36: /* Right Shift */ |
153 | + r = s->secrespcfg; | 125 | + case 0x36: /* Right Shift */ |
154 | + break; | 126 | s->modifiers |= 2; |
155 | case A_SECPPCINTSTAT: | 127 | break; |
156 | + r = s->secppcintstat; | 128 | case 0xb6: |
157 | + break; | 129 | s->modifiers &= ~2; |
158 | case A_SECPPCINTEN: | 130 | break; |
159 | - case A_SECMSCINTSTAT: | 131 | - case 0x1d: /* Control */ |
160 | - case A_SECMSCINTEN: | 132 | + case 0x1d: /* Control */ |
161 | - case A_BRGINTSTAT: | 133 | s->modifiers |= 4; |
162 | - case A_BRGINTEN: | 134 | break; |
163 | + r = s->secppcinten; | 135 | case 0x9d: |
164 | + break; | 136 | s->modifiers &= ~4; |
165 | case A_AHBNSPPCEXP0: | 137 | break; |
166 | case A_AHBNSPPCEXP1: | 138 | - case 0x38: /* Alt */ |
167 | case A_AHBNSPPCEXP2: | 139 | + case 0x38: /* Alt */ |
168 | case A_AHBNSPPCEXP3: | 140 | s->modifiers |= 8; |
169 | + r = s->ahbexp[offset_to_ppc_idx(offset)].ns; | 141 | break; |
170 | + break; | 142 | case 0xb8: |
171 | case A_APBNSPPC0: | 143 | @@ -XXX,XX +XXX,XX @@ static void spitz_keyboard_realize(DeviceState *dev, Error **errp) |
172 | case A_APBNSPPC1: | 144 | |
173 | + r = s->apb[offset_to_ppc_idx(offset)].ns; | 145 | /* LCD backlight controller */ |
174 | + break; | 146 | |
175 | case A_APBNSPPCEXP0: | 147 | -#define LCDTG_RESCTL 0x00 |
176 | case A_APBNSPPCEXP1: | 148 | -#define LCDTG_PHACTRL 0x01 |
177 | case A_APBNSPPCEXP2: | 149 | -#define LCDTG_DUTYCTRL 0x02 |
178 | case A_APBNSPPCEXP3: | 150 | -#define LCDTG_POWERREG0 0x03 |
179 | + r = s->apbexp[offset_to_ppc_idx(offset)].ns; | 151 | -#define LCDTG_POWERREG1 0x04 |
180 | + break; | 152 | -#define LCDTG_GPOR3 0x05 |
181 | case A_AHBSPPPCEXP0: | 153 | -#define LCDTG_PICTRL 0x06 |
182 | case A_AHBSPPPCEXP1: | 154 | -#define LCDTG_POLCTRL 0x07 |
183 | case A_AHBSPPPCEXP2: | 155 | +#define LCDTG_RESCTL 0x00 |
184 | case A_AHBSPPPCEXP3: | 156 | +#define LCDTG_PHACTRL 0x01 |
185 | + r = s->apbexp[offset_to_ppc_idx(offset)].sp; | 157 | +#define LCDTG_DUTYCTRL 0x02 |
186 | + break; | 158 | +#define LCDTG_POWERREG0 0x03 |
187 | case A_APBSPPPC0: | 159 | +#define LCDTG_POWERREG1 0x04 |
188 | case A_APBSPPPC1: | 160 | +#define LCDTG_GPOR3 0x05 |
189 | + r = s->apb[offset_to_ppc_idx(offset)].sp; | 161 | +#define LCDTG_PICTRL 0x06 |
190 | + break; | 162 | +#define LCDTG_POLCTRL 0x07 |
191 | case A_APBSPPPCEXP0: | 163 | |
192 | case A_APBSPPPCEXP1: | 164 | typedef struct { |
193 | case A_APBSPPPCEXP2: | 165 | SSISlave ssidev; |
194 | case A_APBSPPPCEXP3: | 166 | @@ -XXX,XX +XXX,XX @@ static void spitz_lcdtg_realize(SSISlave *dev, Error **errp) |
195 | + r = s->apbexp[offset_to_ppc_idx(offset)].sp; | 167 | |
196 | + break; | 168 | /* SSP devices */ |
197 | + case A_NSCCFG: | 169 | |
198 | + case A_SECMPCINTSTATUS: | 170 | -#define CORGI_SSP_PORT 2 |
199 | + case A_SECMSCINTSTAT: | 171 | +#define CORGI_SSP_PORT 2 |
200 | + case A_SECMSCINTEN: | 172 | |
201 | + case A_BRGINTSTAT: | 173 | -#define SPITZ_GPIO_LCDCON_CS 53 |
202 | + case A_BRGINTEN: | 174 | -#define SPITZ_GPIO_ADS7846_CS 14 |
203 | case A_NSMSCEXP: | 175 | -#define SPITZ_GPIO_MAX1111_CS 20 |
204 | qemu_log_mask(LOG_UNIMP, | 176 | -#define SPITZ_GPIO_TP_INT 11 |
205 | "IoTKit SecCtl S block read: " | 177 | +#define SPITZ_GPIO_LCDCON_CS 53 |
206 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_s_read(void *opaque, hwaddr addr, | 178 | +#define SPITZ_GPIO_ADS7846_CS 14 |
207 | return MEMTX_OK; | 179 | +#define SPITZ_GPIO_MAX1111_CS 20 |
180 | +#define SPITZ_GPIO_TP_INT 11 | ||
181 | |||
182 | static DeviceState *max1111; | ||
183 | |||
184 | @@ -XXX,XX +XXX,XX @@ static void corgi_ssp_gpio_cs(void *opaque, int line, int level) | ||
185 | s->enable[line] = !level; | ||
208 | } | 186 | } |
209 | 187 | ||
210 | +static void iotkit_secctl_update_ppc_ap(IoTKitSecCtlPPC *ppc) | 188 | -#define MAX1111_BATT_VOLT 1 |
211 | +{ | 189 | -#define MAX1111_BATT_TEMP 2 |
212 | + int i; | 190 | -#define MAX1111_ACIN_VOLT 3 |
213 | + | 191 | +#define MAX1111_BATT_VOLT 1 |
214 | + for (i = 0; i < ppc->numports; i++) { | 192 | +#define MAX1111_BATT_TEMP 2 |
215 | + bool v; | 193 | +#define MAX1111_ACIN_VOLT 3 |
216 | + | 194 | |
217 | + if (extract32(ppc->ns, i, 1)) { | 195 | -#define SPITZ_BATTERY_TEMP 0xe0 /* About 2.9V */ |
218 | + v = extract32(ppc->nsp, i, 1); | 196 | -#define SPITZ_BATTERY_VOLT 0xd0 /* About 4.0V */ |
219 | + } else { | 197 | -#define SPITZ_CHARGEON_ACIN 0x80 /* About 5.0V */ |
220 | + v = extract32(ppc->sp, i, 1); | 198 | +#define SPITZ_BATTERY_TEMP 0xe0 /* About 2.9V */ |
221 | + } | 199 | +#define SPITZ_BATTERY_VOLT 0xd0 /* About 4.0V */ |
222 | + qemu_set_irq(ppc->ap[i], v); | 200 | +#define SPITZ_CHARGEON_ACIN 0x80 /* About 5.0V */ |
223 | + } | 201 | |
224 | +} | 202 | static void spitz_adc_temp_on(void *opaque, int line, int level) |
225 | + | ||
226 | +static void iotkit_secctl_ppc_ns_write(IoTKitSecCtlPPC *ppc, uint32_t value) | ||
227 | +{ | ||
228 | + int i; | ||
229 | + | ||
230 | + ppc->ns = value & MAKE_64BIT_MASK(0, ppc->numports); | ||
231 | + for (i = 0; i < ppc->numports; i++) { | ||
232 | + qemu_set_irq(ppc->nonsec[i], extract32(ppc->ns, i, 1)); | ||
233 | + } | ||
234 | + iotkit_secctl_update_ppc_ap(ppc); | ||
235 | +} | ||
236 | + | ||
237 | +static void iotkit_secctl_ppc_sp_write(IoTKitSecCtlPPC *ppc, uint32_t value) | ||
238 | +{ | ||
239 | + ppc->sp = value & MAKE_64BIT_MASK(0, ppc->numports); | ||
240 | + iotkit_secctl_update_ppc_ap(ppc); | ||
241 | +} | ||
242 | + | ||
243 | +static void iotkit_secctl_ppc_nsp_write(IoTKitSecCtlPPC *ppc, uint32_t value) | ||
244 | +{ | ||
245 | + ppc->nsp = value & MAKE_64BIT_MASK(0, ppc->numports); | ||
246 | + iotkit_secctl_update_ppc_ap(ppc); | ||
247 | +} | ||
248 | + | ||
249 | +static void iotkit_secctl_ppc_update_irq_clear(IoTKitSecCtlPPC *ppc) | ||
250 | +{ | ||
251 | + uint32_t value = ppc->parent->secppcintstat; | ||
252 | + | ||
253 | + qemu_set_irq(ppc->irq_clear, extract32(value, ppc->irq_bit_offset, 1)); | ||
254 | +} | ||
255 | + | ||
256 | +static void iotkit_secctl_ppc_update_irq_enable(IoTKitSecCtlPPC *ppc) | ||
257 | +{ | ||
258 | + uint32_t value = ppc->parent->secppcinten; | ||
259 | + | ||
260 | + qemu_set_irq(ppc->irq_enable, extract32(value, ppc->irq_bit_offset, 1)); | ||
261 | +} | ||
262 | + | ||
263 | static MemTxResult iotkit_secctl_s_write(void *opaque, hwaddr addr, | ||
264 | uint64_t value, | ||
265 | unsigned size, MemTxAttrs attrs) | ||
266 | { | 203 | { |
267 | + IoTKitSecCtl *s = IOTKIT_SECCTL(opaque); | 204 | @@ -XXX,XX +XXX,XX @@ static void spitz_microdrive_attach(PXA2xxState *cpu, int slot) |
268 | uint32_t offset = addr; | 205 | |
269 | + IoTKitSecCtlPPC *ppc; | 206 | /* Wm8750 and Max7310 on I2C */ |
270 | 207 | ||
271 | trace_iotkit_secctl_s_write(offset, value, size); | 208 | -#define AKITA_MAX_ADDR 0x18 |
272 | 209 | -#define SPITZ_WM_ADDRL 0x1b | |
273 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_s_write(void *opaque, hwaddr addr, | 210 | -#define SPITZ_WM_ADDRH 0x1a |
274 | 211 | +#define AKITA_MAX_ADDR 0x18 | |
275 | switch (offset) { | 212 | +#define SPITZ_WM_ADDRL 0x1b |
276 | case A_SECRESPCFG: | 213 | +#define SPITZ_WM_ADDRH 0x1a |
277 | - case A_NSCCFG: | 214 | |
278 | + value &= 1; | 215 | -#define SPITZ_GPIO_WM 5 |
279 | + s->secrespcfg = value; | 216 | +#define SPITZ_GPIO_WM 5 |
280 | + qemu_set_irq(s->sec_resp_cfg, s->secrespcfg); | 217 | |
281 | + break; | 218 | static void spitz_wm8750_addr(void *opaque, int line, int level) |
282 | case A_SECPPCINTCLR: | ||
283 | + value &= 0x00f000f3; | ||
284 | + foreach_ppc(s, iotkit_secctl_ppc_update_irq_clear); | ||
285 | + break; | ||
286 | case A_SECPPCINTEN: | ||
287 | - case A_SECMSCINTCLR: | ||
288 | - case A_SECMSCINTEN: | ||
289 | - case A_BRGINTCLR: | ||
290 | - case A_BRGINTEN: | ||
291 | + s->secppcinten = value & 0x00f000f3; | ||
292 | + foreach_ppc(s, iotkit_secctl_ppc_update_irq_enable); | ||
293 | + break; | ||
294 | case A_AHBNSPPCEXP0: | ||
295 | case A_AHBNSPPCEXP1: | ||
296 | case A_AHBNSPPCEXP2: | ||
297 | case A_AHBNSPPCEXP3: | ||
298 | + ppc = &s->ahbexp[offset_to_ppc_idx(offset)]; | ||
299 | + iotkit_secctl_ppc_ns_write(ppc, value); | ||
300 | + break; | ||
301 | case A_APBNSPPC0: | ||
302 | case A_APBNSPPC1: | ||
303 | + ppc = &s->apb[offset_to_ppc_idx(offset)]; | ||
304 | + iotkit_secctl_ppc_ns_write(ppc, value); | ||
305 | + break; | ||
306 | case A_APBNSPPCEXP0: | ||
307 | case A_APBNSPPCEXP1: | ||
308 | case A_APBNSPPCEXP2: | ||
309 | case A_APBNSPPCEXP3: | ||
310 | + ppc = &s->apbexp[offset_to_ppc_idx(offset)]; | ||
311 | + iotkit_secctl_ppc_ns_write(ppc, value); | ||
312 | + break; | ||
313 | case A_AHBSPPPCEXP0: | ||
314 | case A_AHBSPPPCEXP1: | ||
315 | case A_AHBSPPPCEXP2: | ||
316 | case A_AHBSPPPCEXP3: | ||
317 | + ppc = &s->ahbexp[offset_to_ppc_idx(offset)]; | ||
318 | + iotkit_secctl_ppc_sp_write(ppc, value); | ||
319 | + break; | ||
320 | case A_APBSPPPC0: | ||
321 | case A_APBSPPPC1: | ||
322 | + ppc = &s->apb[offset_to_ppc_idx(offset)]; | ||
323 | + iotkit_secctl_ppc_sp_write(ppc, value); | ||
324 | + break; | ||
325 | case A_APBSPPPCEXP0: | ||
326 | case A_APBSPPPCEXP1: | ||
327 | case A_APBSPPPCEXP2: | ||
328 | case A_APBSPPPCEXP3: | ||
329 | + ppc = &s->apbexp[offset_to_ppc_idx(offset)]; | ||
330 | + iotkit_secctl_ppc_sp_write(ppc, value); | ||
331 | + break; | ||
332 | + case A_NSCCFG: | ||
333 | + case A_SECMSCINTCLR: | ||
334 | + case A_SECMSCINTEN: | ||
335 | + case A_BRGINTCLR: | ||
336 | + case A_BRGINTEN: | ||
337 | qemu_log_mask(LOG_UNIMP, | ||
338 | "IoTKit SecCtl S block write: " | ||
339 | "unimplemented offset 0x%x\n", offset); | ||
340 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_ns_read(void *opaque, hwaddr addr, | ||
341 | uint64_t *pdata, | ||
342 | unsigned size, MemTxAttrs attrs) | ||
343 | { | 219 | { |
344 | + IoTKitSecCtl *s = IOTKIT_SECCTL(opaque); | 220 | @@ -XXX,XX +XXX,XX @@ static void spitz_out_switch(void *opaque, int line, int level) |
345 | uint64_t r; | 221 | } |
346 | uint32_t offset = addr & ~0x3; | ||
347 | |||
348 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_ns_read(void *opaque, hwaddr addr, | ||
349 | case A_AHBNSPPPCEXP1: | ||
350 | case A_AHBNSPPPCEXP2: | ||
351 | case A_AHBNSPPPCEXP3: | ||
352 | + r = s->ahbexp[offset_to_ppc_idx(offset)].nsp; | ||
353 | + break; | ||
354 | case A_APBNSPPPC0: | ||
355 | case A_APBNSPPPC1: | ||
356 | + r = s->apb[offset_to_ppc_idx(offset)].nsp; | ||
357 | + break; | ||
358 | case A_APBNSPPPCEXP0: | ||
359 | case A_APBNSPPPCEXP1: | ||
360 | case A_APBNSPPPCEXP2: | ||
361 | case A_APBNSPPPCEXP3: | ||
362 | - qemu_log_mask(LOG_UNIMP, | ||
363 | - "IoTKit SecCtl NS block read: " | ||
364 | - "unimplemented offset 0x%x\n", offset); | ||
365 | + r = s->apbexp[offset_to_ppc_idx(offset)].nsp; | ||
366 | break; | ||
367 | case A_PID4: | ||
368 | case A_PID5: | ||
369 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_ns_write(void *opaque, hwaddr addr, | ||
370 | uint64_t value, | ||
371 | unsigned size, MemTxAttrs attrs) | ||
372 | { | ||
373 | + IoTKitSecCtl *s = IOTKIT_SECCTL(opaque); | ||
374 | uint32_t offset = addr; | ||
375 | + IoTKitSecCtlPPC *ppc; | ||
376 | |||
377 | trace_iotkit_secctl_ns_write(offset, value, size); | ||
378 | |||
379 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_ns_write(void *opaque, hwaddr addr, | ||
380 | case A_AHBNSPPPCEXP1: | ||
381 | case A_AHBNSPPPCEXP2: | ||
382 | case A_AHBNSPPPCEXP3: | ||
383 | + ppc = &s->ahbexp[offset_to_ppc_idx(offset)]; | ||
384 | + iotkit_secctl_ppc_nsp_write(ppc, value); | ||
385 | + break; | ||
386 | case A_APBNSPPPC0: | ||
387 | case A_APBNSPPPC1: | ||
388 | + ppc = &s->apb[offset_to_ppc_idx(offset)]; | ||
389 | + iotkit_secctl_ppc_nsp_write(ppc, value); | ||
390 | + break; | ||
391 | case A_APBNSPPPCEXP0: | ||
392 | case A_APBNSPPPCEXP1: | ||
393 | case A_APBNSPPPCEXP2: | ||
394 | case A_APBNSPPPCEXP3: | ||
395 | - qemu_log_mask(LOG_UNIMP, | ||
396 | - "IoTKit SecCtl NS block write: " | ||
397 | - "unimplemented offset 0x%x\n", offset); | ||
398 | + ppc = &s->apbexp[offset_to_ppc_idx(offset)]; | ||
399 | + iotkit_secctl_ppc_nsp_write(ppc, value); | ||
400 | break; | ||
401 | case A_AHBNSPPPC0: | ||
402 | case A_PID4: | ||
403 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps iotkit_secctl_ns_ops = { | ||
404 | .impl.max_access_size = 4, | ||
405 | }; | ||
406 | |||
407 | +static void iotkit_secctl_reset_ppc(IoTKitSecCtlPPC *ppc) | ||
408 | +{ | ||
409 | + ppc->ns = 0; | ||
410 | + ppc->sp = 0; | ||
411 | + ppc->nsp = 0; | ||
412 | +} | ||
413 | + | ||
414 | static void iotkit_secctl_reset(DeviceState *dev) | ||
415 | { | ||
416 | + IoTKitSecCtl *s = IOTKIT_SECCTL(dev); | ||
417 | |||
418 | + s->secppcintstat = 0; | ||
419 | + s->secppcinten = 0; | ||
420 | + s->secrespcfg = 0; | ||
421 | + | ||
422 | + foreach_ppc(s, iotkit_secctl_reset_ppc); | ||
423 | +} | ||
424 | + | ||
425 | +static void iotkit_secctl_ppc_irqstatus(void *opaque, int n, int level) | ||
426 | +{ | ||
427 | + IoTKitSecCtlPPC *ppc = opaque; | ||
428 | + IoTKitSecCtl *s = IOTKIT_SECCTL(ppc->parent); | ||
429 | + int irqbit = ppc->irq_bit_offset + n; | ||
430 | + | ||
431 | + s->secppcintstat = deposit32(s->secppcintstat, irqbit, 1, level); | ||
432 | +} | ||
433 | + | ||
434 | +static void iotkit_secctl_init_ppc(IoTKitSecCtl *s, | ||
435 | + IoTKitSecCtlPPC *ppc, | ||
436 | + const char *name, | ||
437 | + int numports, | ||
438 | + int irq_bit_offset) | ||
439 | +{ | ||
440 | + char *gpioname; | ||
441 | + DeviceState *dev = DEVICE(s); | ||
442 | + | ||
443 | + ppc->numports = numports; | ||
444 | + ppc->irq_bit_offset = irq_bit_offset; | ||
445 | + ppc->parent = s; | ||
446 | + | ||
447 | + gpioname = g_strdup_printf("%s_nonsec", name); | ||
448 | + qdev_init_gpio_out_named(dev, ppc->nonsec, gpioname, numports); | ||
449 | + g_free(gpioname); | ||
450 | + gpioname = g_strdup_printf("%s_ap", name); | ||
451 | + qdev_init_gpio_out_named(dev, ppc->ap, gpioname, numports); | ||
452 | + g_free(gpioname); | ||
453 | + gpioname = g_strdup_printf("%s_irq_enable", name); | ||
454 | + qdev_init_gpio_out_named(dev, &ppc->irq_enable, gpioname, 1); | ||
455 | + g_free(gpioname); | ||
456 | + gpioname = g_strdup_printf("%s_irq_clear", name); | ||
457 | + qdev_init_gpio_out_named(dev, &ppc->irq_clear, gpioname, 1); | ||
458 | + g_free(gpioname); | ||
459 | + gpioname = g_strdup_printf("%s_irq_status", name); | ||
460 | + qdev_init_gpio_in_named_with_opaque(dev, iotkit_secctl_ppc_irqstatus, | ||
461 | + ppc, gpioname, 1); | ||
462 | + g_free(gpioname); | ||
463 | } | 222 | } |
464 | 223 | ||
465 | static void iotkit_secctl_init(Object *obj) | 224 | -#define SPITZ_SCP_LED_GREEN 1 |
466 | { | 225 | -#define SPITZ_SCP_JK_B 2 |
467 | IoTKitSecCtl *s = IOTKIT_SECCTL(obj); | 226 | -#define SPITZ_SCP_CHRG_ON 3 |
468 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 227 | -#define SPITZ_SCP_MUTE_L 4 |
469 | + DeviceState *dev = DEVICE(obj); | 228 | -#define SPITZ_SCP_MUTE_R 5 |
470 | + int i; | 229 | -#define SPITZ_SCP_CF_POWER 6 |
471 | + | 230 | -#define SPITZ_SCP_LED_ORANGE 7 |
472 | + iotkit_secctl_init_ppc(s, &s->apb[0], "apb_ppc0", | 231 | -#define SPITZ_SCP_JK_A 8 |
473 | + IOTS_APB_PPC0_NUM_PORTS, 0); | 232 | -#define SPITZ_SCP_ADC_TEMP_ON 9 |
474 | + iotkit_secctl_init_ppc(s, &s->apb[1], "apb_ppc1", | 233 | -#define SPITZ_SCP2_IR_ON 1 |
475 | + IOTS_APB_PPC1_NUM_PORTS, 1); | 234 | -#define SPITZ_SCP2_AKIN_PULLUP 2 |
476 | + | 235 | -#define SPITZ_SCP2_BACKLIGHT_CONT 7 |
477 | + for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) { | 236 | -#define SPITZ_SCP2_BACKLIGHT_ON 8 |
478 | + IoTKitSecCtlPPC *ppc = &s->apbexp[i]; | 237 | -#define SPITZ_SCP2_MIC_BIAS 9 |
479 | + char *ppcname = g_strdup_printf("apb_ppcexp%d", i); | 238 | +#define SPITZ_SCP_LED_GREEN 1 |
480 | + iotkit_secctl_init_ppc(s, ppc, ppcname, IOTS_PPC_NUM_PORTS, 4 + i); | 239 | +#define SPITZ_SCP_JK_B 2 |
481 | + g_free(ppcname); | 240 | +#define SPITZ_SCP_CHRG_ON 3 |
482 | + } | 241 | +#define SPITZ_SCP_MUTE_L 4 |
483 | + for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) { | 242 | +#define SPITZ_SCP_MUTE_R 5 |
484 | + IoTKitSecCtlPPC *ppc = &s->ahbexp[i]; | 243 | +#define SPITZ_SCP_CF_POWER 6 |
485 | + char *ppcname = g_strdup_printf("ahb_ppcexp%d", i); | 244 | +#define SPITZ_SCP_LED_ORANGE 7 |
486 | + iotkit_secctl_init_ppc(s, ppc, ppcname, IOTS_PPC_NUM_PORTS, 20 + i); | 245 | +#define SPITZ_SCP_JK_A 8 |
487 | + g_free(ppcname); | 246 | +#define SPITZ_SCP_ADC_TEMP_ON 9 |
488 | + } | 247 | +#define SPITZ_SCP2_IR_ON 1 |
489 | + | 248 | +#define SPITZ_SCP2_AKIN_PULLUP 2 |
490 | + qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1); | 249 | +#define SPITZ_SCP2_BACKLIGHT_CONT 7 |
491 | 250 | +#define SPITZ_SCP2_BACKLIGHT_ON 8 | |
492 | memory_region_init_io(&s->s_regs, obj, &iotkit_secctl_s_ops, | 251 | +#define SPITZ_SCP2_MIC_BIAS 9 |
493 | s, "iotkit-secctl-s-regs", 0x1000); | 252 | |
494 | @@ -XXX,XX +XXX,XX @@ static void iotkit_secctl_init(Object *obj) | 253 | static void spitz_scoop_gpio_setup(PXA2xxState *cpu, |
495 | sysbus_init_mmio(sbd, &s->ns_regs); | 254 | DeviceState *scp0, DeviceState *scp1) |
255 | @@ -XXX,XX +XXX,XX @@ static void spitz_scoop_gpio_setup(PXA2xxState *cpu, | ||
256 | qdev_connect_gpio_out(scp0, SPITZ_SCP_ADC_TEMP_ON, outsignals[6]); | ||
496 | } | 257 | } |
497 | 258 | ||
498 | +static const VMStateDescription iotkit_secctl_ppc_vmstate = { | 259 | -#define SPITZ_GPIO_HSYNC 22 |
499 | + .name = "iotkit-secctl-ppc", | 260 | -#define SPITZ_GPIO_SD_DETECT 9 |
500 | + .version_id = 1, | 261 | -#define SPITZ_GPIO_SD_WP 81 |
501 | + .minimum_version_id = 1, | 262 | -#define SPITZ_GPIO_ON_RESET 89 |
502 | + .fields = (VMStateField[]) { | 263 | -#define SPITZ_GPIO_BAT_COVER 90 |
503 | + VMSTATE_UINT32(ns, IoTKitSecCtlPPC), | 264 | -#define SPITZ_GPIO_CF1_IRQ 105 |
504 | + VMSTATE_UINT32(sp, IoTKitSecCtlPPC), | 265 | -#define SPITZ_GPIO_CF1_CD 94 |
505 | + VMSTATE_UINT32(nsp, IoTKitSecCtlPPC), | 266 | -#define SPITZ_GPIO_CF2_IRQ 106 |
506 | + VMSTATE_END_OF_LIST() | 267 | -#define SPITZ_GPIO_CF2_CD 93 |
507 | + } | 268 | +#define SPITZ_GPIO_HSYNC 22 |
508 | +}; | 269 | +#define SPITZ_GPIO_SD_DETECT 9 |
509 | + | 270 | +#define SPITZ_GPIO_SD_WP 81 |
510 | static const VMStateDescription iotkit_secctl_vmstate = { | 271 | +#define SPITZ_GPIO_ON_RESET 89 |
511 | .name = "iotkit-secctl", | 272 | +#define SPITZ_GPIO_BAT_COVER 90 |
512 | .version_id = 1, | 273 | +#define SPITZ_GPIO_CF1_IRQ 105 |
513 | .minimum_version_id = 1, | 274 | +#define SPITZ_GPIO_CF1_CD 94 |
514 | .fields = (VMStateField[]) { | 275 | +#define SPITZ_GPIO_CF2_IRQ 106 |
515 | + VMSTATE_UINT32(secppcintstat, IoTKitSecCtl), | 276 | +#define SPITZ_GPIO_CF2_CD 93 |
516 | + VMSTATE_UINT32(secppcinten, IoTKitSecCtl), | 277 | |
517 | + VMSTATE_UINT32(secrespcfg, IoTKitSecCtl), | 278 | static int spitz_hsync; |
518 | + VMSTATE_STRUCT_ARRAY(apb, IoTKitSecCtl, IOTS_NUM_APB_PPC, 1, | 279 | |
519 | + iotkit_secctl_ppc_vmstate, IoTKitSecCtlPPC), | 280 | @@ -XXX,XX +XXX,XX @@ static void spitz_gpio_setup(PXA2xxState *cpu, int slots) |
520 | + VMSTATE_STRUCT_ARRAY(apbexp, IoTKitSecCtl, IOTS_NUM_APB_EXP_PPC, 1, | 281 | /* Board init. */ |
521 | + iotkit_secctl_ppc_vmstate, IoTKitSecCtlPPC), | 282 | enum spitz_model_e { spitz, akita, borzoi, terrier }; |
522 | + VMSTATE_STRUCT_ARRAY(ahbexp, IoTKitSecCtl, IOTS_NUM_AHB_EXP_PPC, 1, | 283 | |
523 | + iotkit_secctl_ppc_vmstate, IoTKitSecCtlPPC), | 284 | -#define SPITZ_RAM 0x04000000 |
524 | VMSTATE_END_OF_LIST() | 285 | -#define SPITZ_ROM 0x00800000 |
525 | } | 286 | +#define SPITZ_RAM 0x04000000 |
526 | }; | 287 | +#define SPITZ_ROM 0x00800000 |
288 | |||
289 | static struct arm_boot_info spitz_binfo = { | ||
290 | .loader_start = PXA2XX_SDRAM_BASE, | ||
527 | -- | 291 | -- |
528 | 2.16.2 | 292 | 2.20.1 |
529 | 293 | ||
530 | 294 | diff view generated by jsdifflib |
1 | Define a new board model for the MPS2 with an AN505 FPGA image | 1 | For the four Spitz-family machines (akita, borzoi, spitz, terrier) |
---|---|---|---|
2 | containing a Cortex-M33. Since the FPGA images for TrustZone | 2 | create a proper abstract class SpitzMachineClass which encapsulates |
3 | cores (AN505, and the similar AN519 for Cortex-M23) have a | 3 | the common behaviour, rather than having them all derive directly |
4 | significantly different layout of devices to the non-TrustZone | 4 | from TYPE_MACHINE: |
5 | images, we use a new source file rather than shoehorning them | 5 | * instead of each machine class setting mc->init to a wrapper |
6 | into the existing mps2.c. | 6 | function which calls spitz_common_init() with parameters, |
7 | put that data in the SpitzMachineClass and make spitz_common_init | ||
8 | the SpitzMachineClass machine-init function | ||
9 | * move the settings of mc->block_default_type and | ||
10 | mc->ignore_memory_transaction_failures into the SpitzMachineClass | ||
11 | class init rather than repeating them in each machine's class init | ||
12 | |||
13 | (The motivation is that we're going to want to keep some state in | ||
14 | the SpitzMachineState so we can connect GPIOs between devices created | ||
15 | in one sub-function of the machine init to devices created in a | ||
16 | different sub-function.) | ||
7 | 17 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 19 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
10 | Message-id: 20180220180325.29818-20-peter.maydell@linaro.org | 20 | Message-id: 20200628142429.17111-3-peter.maydell@linaro.org |
11 | --- | 21 | --- |
12 | hw/arm/Makefile.objs | 1 + | 22 | hw/arm/spitz.c | 91 ++++++++++++++++++++++++++++++-------------------- |
13 | hw/arm/mps2-tz.c | 503 +++++++++++++++++++++++++++++++++++++++++++++++++++ | 23 | 1 file changed, 55 insertions(+), 36 deletions(-) |
14 | 2 files changed, 504 insertions(+) | 24 | |
15 | create mode 100644 hw/arm/mps2-tz.c | 25 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c |
16 | |||
17 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs | ||
18 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/Makefile.objs | 27 | --- a/hw/arm/spitz.c |
20 | +++ b/hw/arm/Makefile.objs | 28 | +++ b/hw/arm/spitz.c |
21 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_FSL_IMX31) += fsl-imx31.o kzm.o | ||
22 | obj-$(CONFIG_FSL_IMX6) += fsl-imx6.o sabrelite.o | ||
23 | obj-$(CONFIG_ASPEED_SOC) += aspeed_soc.o aspeed.o | ||
24 | obj-$(CONFIG_MPS2) += mps2.o | ||
25 | +obj-$(CONFIG_MPS2) += mps2-tz.o | ||
26 | obj-$(CONFIG_MSF2) += msf2-soc.o msf2-som.o | ||
27 | obj-$(CONFIG_IOTKIT) += iotkit.o | ||
28 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
29 | new file mode 100644 | ||
30 | index XXXXXXX..XXXXXXX | ||
31 | --- /dev/null | ||
32 | +++ b/hw/arm/mps2-tz.c | ||
33 | @@ -XXX,XX +XXX,XX @@ | 29 | @@ -XXX,XX +XXX,XX @@ |
34 | +/* | 30 | #include "exec/address-spaces.h" |
35 | + * ARM V2M MPS2 board emulation, trustzone aware FPGA images | 31 | #include "cpu.h" |
36 | + * | 32 | |
37 | + * Copyright (c) 2017 Linaro Limited | 33 | +enum spitz_model_e { spitz, akita, borzoi, terrier }; |
38 | + * Written by Peter Maydell | ||
39 | + * | ||
40 | + * This program is free software; you can redistribute it and/or modify | ||
41 | + * it under the terms of the GNU General Public License version 2 or | ||
42 | + * (at your option) any later version. | ||
43 | + */ | ||
44 | + | ||
45 | +/* The MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger | ||
46 | + * FPGA but is otherwise the same as the 2). Since the CPU itself | ||
47 | + * and most of the devices are in the FPGA, the details of the board | ||
48 | + * as seen by the guest depend significantly on the FPGA image. | ||
49 | + * This source file covers the following FPGA images, for TrustZone cores: | ||
50 | + * "mps2-an505" -- Cortex-M33 as documented in ARM Application Note AN505 | ||
51 | + * | ||
52 | + * Links to the TRM for the board itself and to the various Application | ||
53 | + * Notes which document the FPGA images can be found here: | ||
54 | + * https://developer.arm.com/products/system-design/development-boards/fpga-prototyping-boards/mps2 | ||
55 | + * | ||
56 | + * Board TRM: | ||
57 | + * http://infocenter.arm.com/help/topic/com.arm.doc.100112_0200_06_en/versatile_express_cortex_m_prototyping_systems_v2m_mps2_and_v2m_mps2plus_technical_reference_100112_0200_06_en.pdf | ||
58 | + * Application Note AN505: | ||
59 | + * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html | ||
60 | + * | ||
61 | + * The AN505 defers to the Cortex-M33 processor ARMv8M IoT Kit FVP User Guide | ||
62 | + * (ARM ECM0601256) for the details of some of the device layout: | ||
63 | + * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
64 | + */ | ||
65 | + | ||
66 | +#include "qemu/osdep.h" | ||
67 | +#include "qapi/error.h" | ||
68 | +#include "qemu/error-report.h" | ||
69 | +#include "hw/arm/arm.h" | ||
70 | +#include "hw/arm/armv7m.h" | ||
71 | +#include "hw/or-irq.h" | ||
72 | +#include "hw/boards.h" | ||
73 | +#include "exec/address-spaces.h" | ||
74 | +#include "sysemu/sysemu.h" | ||
75 | +#include "hw/misc/unimp.h" | ||
76 | +#include "hw/char/cmsdk-apb-uart.h" | ||
77 | +#include "hw/timer/cmsdk-apb-timer.h" | ||
78 | +#include "hw/misc/mps2-scc.h" | ||
79 | +#include "hw/misc/mps2-fpgaio.h" | ||
80 | +#include "hw/arm/iotkit.h" | ||
81 | +#include "hw/devices.h" | ||
82 | +#include "net/net.h" | ||
83 | +#include "hw/core/split-irq.h" | ||
84 | + | ||
85 | +typedef enum MPS2TZFPGAType { | ||
86 | + FPGA_AN505, | ||
87 | +} MPS2TZFPGAType; | ||
88 | + | 34 | + |
89 | +typedef struct { | 35 | +typedef struct { |
90 | + MachineClass parent; | 36 | + MachineClass parent; |
91 | + MPS2TZFPGAType fpga_type; | 37 | + enum spitz_model_e model; |
92 | + uint32_t scc_id; | 38 | + int arm_id; |
93 | +} MPS2TZMachineClass; | 39 | +} SpitzMachineClass; |
94 | + | 40 | + |
95 | +typedef struct { | 41 | +typedef struct { |
96 | + MachineState parent; | 42 | + MachineState parent; |
97 | + | 43 | +} SpitzMachineState; |
98 | + IoTKit iotkit; | 44 | + |
99 | + MemoryRegion psram; | 45 | +#define TYPE_SPITZ_MACHINE "spitz-common" |
100 | + MemoryRegion ssram1; | 46 | +#define SPITZ_MACHINE(obj) \ |
101 | + MemoryRegion ssram1_m; | 47 | + OBJECT_CHECK(SpitzMachineState, obj, TYPE_SPITZ_MACHINE) |
102 | + MemoryRegion ssram23; | 48 | +#define SPITZ_MACHINE_GET_CLASS(obj) \ |
103 | + MPS2SCC scc; | 49 | + OBJECT_GET_CLASS(SpitzMachineClass, obj, TYPE_SPITZ_MACHINE) |
104 | + MPS2FPGAIO fpgaio; | 50 | +#define SPITZ_MACHINE_CLASS(klass) \ |
105 | + TZPPC ppc[5]; | 51 | + OBJECT_CLASS_CHECK(SpitzMachineClass, klass, TYPE_SPITZ_MACHINE) |
106 | + UnimplementedDeviceState ssram_mpc[3]; | 52 | + |
107 | + UnimplementedDeviceState spi[5]; | 53 | #undef REG_FMT |
108 | + UnimplementedDeviceState i2c[4]; | 54 | #define REG_FMT "0x%02lx" |
109 | + UnimplementedDeviceState i2s_audio; | 55 | |
110 | + UnimplementedDeviceState gpio[5]; | 56 | @@ -XXX,XX +XXX,XX @@ static void spitz_gpio_setup(PXA2xxState *cpu, int slots) |
111 | + UnimplementedDeviceState dma[4]; | 57 | } |
112 | + UnimplementedDeviceState gfx; | 58 | |
113 | + CMSDKAPBUART uart[5]; | 59 | /* Board init. */ |
114 | + SplitIRQ sec_resp_splitter; | 60 | -enum spitz_model_e { spitz, akita, borzoi, terrier }; |
115 | + qemu_or_irq uart_irq_orgate; | 61 | - |
116 | +} MPS2TZMachineState; | 62 | #define SPITZ_RAM 0x04000000 |
117 | + | 63 | #define SPITZ_ROM 0x00800000 |
118 | +#define TYPE_MPS2TZ_MACHINE "mps2tz" | 64 | |
119 | +#define TYPE_MPS2TZ_AN505_MACHINE MACHINE_TYPE_NAME("mps2-an505") | 65 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info spitz_binfo = { |
120 | + | 66 | .ram_size = 0x04000000, |
121 | +#define MPS2TZ_MACHINE(obj) \ | 67 | }; |
122 | + OBJECT_CHECK(MPS2TZMachineState, obj, TYPE_MPS2TZ_MACHINE) | 68 | |
123 | +#define MPS2TZ_MACHINE_GET_CLASS(obj) \ | 69 | -static void spitz_common_init(MachineState *machine, |
124 | + OBJECT_GET_CLASS(MPS2TZMachineClass, obj, TYPE_MPS2TZ_MACHINE) | 70 | - enum spitz_model_e model, int arm_id) |
125 | +#define MPS2TZ_MACHINE_CLASS(klass) \ | 71 | +static void spitz_common_init(MachineState *machine) |
126 | + OBJECT_CLASS_CHECK(MPS2TZMachineClass, klass, TYPE_MPS2TZ_MACHINE) | 72 | { |
127 | + | 73 | + SpitzMachineClass *smc = SPITZ_MACHINE_GET_CLASS(machine); |
128 | +/* Main SYSCLK frequency in Hz */ | 74 | + enum spitz_model_e model = smc->model; |
129 | +#define SYSCLK_FRQ 20000000 | 75 | PXA2xxState *mpu; |
130 | + | 76 | DeviceState *scp0, *scp1 = NULL; |
131 | +/* Initialize the auxiliary RAM region @mr and map it into | 77 | MemoryRegion *address_space_mem = get_system_memory(); |
132 | + * the memory map at @base. | 78 | @@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine, |
133 | + */ | 79 | /* A 4.0 GB microdrive is permanently sitting in CF slot 0. */ |
134 | +static void make_ram(MemoryRegion *mr, const char *name, | 80 | spitz_microdrive_attach(mpu, 0); |
135 | + hwaddr base, hwaddr size) | 81 | |
136 | +{ | 82 | - spitz_binfo.board_id = arm_id; |
137 | + memory_region_init_ram(mr, NULL, name, size, &error_fatal); | 83 | + spitz_binfo.board_id = smc->arm_id; |
138 | + memory_region_add_subregion(get_system_memory(), base, mr); | 84 | arm_load_kernel(mpu->cpu, machine, &spitz_binfo); |
139 | +} | 85 | sl_bootparam_write(SL_PXA_PARAM_BASE); |
140 | + | 86 | } |
141 | +/* Create an alias of an entire original MemoryRegion @orig | 87 | |
142 | + * located at @base in the memory map. | 88 | -static void spitz_init(MachineState *machine) |
143 | + */ | 89 | +static void spitz_common_class_init(ObjectClass *oc, void *data) |
144 | +static void make_ram_alias(MemoryRegion *mr, const char *name, | 90 | { |
145 | + MemoryRegion *orig, hwaddr base) | 91 | - spitz_common_init(machine, spitz, 0x2c9); |
146 | +{ | ||
147 | + memory_region_init_alias(mr, NULL, name, orig, 0, | ||
148 | + memory_region_size(orig)); | ||
149 | + memory_region_add_subregion(get_system_memory(), base, mr); | ||
150 | +} | ||
151 | + | ||
152 | +static void init_sysbus_child(Object *parent, const char *childname, | ||
153 | + void *child, size_t childsize, | ||
154 | + const char *childtype) | ||
155 | +{ | ||
156 | + object_initialize(child, childsize, childtype); | ||
157 | + object_property_add_child(parent, childname, OBJECT(child), &error_abort); | ||
158 | + qdev_set_parent_bus(DEVICE(child), sysbus_get_default()); | ||
159 | + | ||
160 | +} | ||
161 | + | ||
162 | +/* Most of the devices in the AN505 FPGA image sit behind | ||
163 | + * Peripheral Protection Controllers. These data structures | ||
164 | + * define the layout of which devices sit behind which PPCs. | ||
165 | + * The devfn for each port is a function which creates, configures | ||
166 | + * and initializes the device, returning the MemoryRegion which | ||
167 | + * needs to be plugged into the downstream end of the PPC port. | ||
168 | + */ | ||
169 | +typedef MemoryRegion *MakeDevFn(MPS2TZMachineState *mms, void *opaque, | ||
170 | + const char *name, hwaddr size); | ||
171 | + | ||
172 | +typedef struct PPCPortInfo { | ||
173 | + const char *name; | ||
174 | + MakeDevFn *devfn; | ||
175 | + void *opaque; | ||
176 | + hwaddr addr; | ||
177 | + hwaddr size; | ||
178 | +} PPCPortInfo; | ||
179 | + | ||
180 | +typedef struct PPCInfo { | ||
181 | + const char *name; | ||
182 | + PPCPortInfo ports[TZ_NUM_PORTS]; | ||
183 | +} PPCInfo; | ||
184 | + | ||
185 | +static MemoryRegion *make_unimp_dev(MPS2TZMachineState *mms, | ||
186 | + void *opaque, | ||
187 | + const char *name, hwaddr size) | ||
188 | +{ | ||
189 | + /* Initialize, configure and realize a TYPE_UNIMPLEMENTED_DEVICE, | ||
190 | + * and return a pointer to its MemoryRegion. | ||
191 | + */ | ||
192 | + UnimplementedDeviceState *uds = opaque; | ||
193 | + | ||
194 | + init_sysbus_child(OBJECT(mms), name, uds, | ||
195 | + sizeof(UnimplementedDeviceState), | ||
196 | + TYPE_UNIMPLEMENTED_DEVICE); | ||
197 | + qdev_prop_set_string(DEVICE(uds), "name", name); | ||
198 | + qdev_prop_set_uint64(DEVICE(uds), "size", size); | ||
199 | + object_property_set_bool(OBJECT(uds), true, "realized", &error_fatal); | ||
200 | + return sysbus_mmio_get_region(SYS_BUS_DEVICE(uds), 0); | ||
201 | +} | ||
202 | + | ||
203 | +static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | ||
204 | + const char *name, hwaddr size) | ||
205 | +{ | ||
206 | + CMSDKAPBUART *uart = opaque; | ||
207 | + int i = uart - &mms->uart[0]; | ||
208 | + Chardev *uartchr = i < MAX_SERIAL_PORTS ? serial_hds[i] : NULL; | ||
209 | + int rxirqno = i * 2; | ||
210 | + int txirqno = i * 2 + 1; | ||
211 | + int combirqno = i + 10; | ||
212 | + SysBusDevice *s; | ||
213 | + DeviceState *iotkitdev = DEVICE(&mms->iotkit); | ||
214 | + DeviceState *orgate_dev = DEVICE(&mms->uart_irq_orgate); | ||
215 | + | ||
216 | + init_sysbus_child(OBJECT(mms), name, uart, | ||
217 | + sizeof(mms->uart[0]), TYPE_CMSDK_APB_UART); | ||
218 | + qdev_prop_set_chr(DEVICE(uart), "chardev", uartchr); | ||
219 | + qdev_prop_set_uint32(DEVICE(uart), "pclk-frq", SYSCLK_FRQ); | ||
220 | + object_property_set_bool(OBJECT(uart), true, "realized", &error_fatal); | ||
221 | + s = SYS_BUS_DEVICE(uart); | ||
222 | + sysbus_connect_irq(s, 0, qdev_get_gpio_in_named(iotkitdev, | ||
223 | + "EXP_IRQ", txirqno)); | ||
224 | + sysbus_connect_irq(s, 1, qdev_get_gpio_in_named(iotkitdev, | ||
225 | + "EXP_IRQ", rxirqno)); | ||
226 | + sysbus_connect_irq(s, 2, qdev_get_gpio_in(orgate_dev, i * 2)); | ||
227 | + sysbus_connect_irq(s, 3, qdev_get_gpio_in(orgate_dev, i * 2 + 1)); | ||
228 | + sysbus_connect_irq(s, 4, qdev_get_gpio_in_named(iotkitdev, | ||
229 | + "EXP_IRQ", combirqno)); | ||
230 | + return sysbus_mmio_get_region(SYS_BUS_DEVICE(uart), 0); | ||
231 | +} | ||
232 | + | ||
233 | +static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, | ||
234 | + const char *name, hwaddr size) | ||
235 | +{ | ||
236 | + MPS2SCC *scc = opaque; | ||
237 | + DeviceState *sccdev; | ||
238 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
239 | + | ||
240 | + object_initialize(scc, sizeof(mms->scc), TYPE_MPS2_SCC); | ||
241 | + sccdev = DEVICE(scc); | ||
242 | + qdev_set_parent_bus(sccdev, sysbus_get_default()); | ||
243 | + qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2); | ||
244 | + qdev_prop_set_uint32(sccdev, "scc-aid", 0x02000008); | ||
245 | + qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); | ||
246 | + object_property_set_bool(OBJECT(scc), true, "realized", &error_fatal); | ||
247 | + return sysbus_mmio_get_region(SYS_BUS_DEVICE(sccdev), 0); | ||
248 | +} | ||
249 | + | ||
250 | +static MemoryRegion *make_fpgaio(MPS2TZMachineState *mms, void *opaque, | ||
251 | + const char *name, hwaddr size) | ||
252 | +{ | ||
253 | + MPS2FPGAIO *fpgaio = opaque; | ||
254 | + | ||
255 | + object_initialize(fpgaio, sizeof(mms->fpgaio), TYPE_MPS2_FPGAIO); | ||
256 | + qdev_set_parent_bus(DEVICE(fpgaio), sysbus_get_default()); | ||
257 | + object_property_set_bool(OBJECT(fpgaio), true, "realized", &error_fatal); | ||
258 | + return sysbus_mmio_get_region(SYS_BUS_DEVICE(fpgaio), 0); | ||
259 | +} | ||
260 | + | ||
261 | +static void mps2tz_common_init(MachineState *machine) | ||
262 | +{ | ||
263 | + MPS2TZMachineState *mms = MPS2TZ_MACHINE(machine); | ||
264 | + MachineClass *mc = MACHINE_GET_CLASS(machine); | ||
265 | + MemoryRegion *system_memory = get_system_memory(); | ||
266 | + DeviceState *iotkitdev; | ||
267 | + DeviceState *dev_splitter; | ||
268 | + int i; | ||
269 | + | ||
270 | + if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) { | ||
271 | + error_report("This board can only be used with CPU %s", | ||
272 | + mc->default_cpu_type); | ||
273 | + exit(1); | ||
274 | + } | ||
275 | + | ||
276 | + init_sysbus_child(OBJECT(machine), "iotkit", &mms->iotkit, | ||
277 | + sizeof(mms->iotkit), TYPE_IOTKIT); | ||
278 | + iotkitdev = DEVICE(&mms->iotkit); | ||
279 | + object_property_set_link(OBJECT(&mms->iotkit), OBJECT(system_memory), | ||
280 | + "memory", &error_abort); | ||
281 | + qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", 92); | ||
282 | + qdev_prop_set_uint32(iotkitdev, "MAINCLK", SYSCLK_FRQ); | ||
283 | + object_property_set_bool(OBJECT(&mms->iotkit), true, "realized", | ||
284 | + &error_fatal); | ||
285 | + | ||
286 | + /* The sec_resp_cfg output from the IoTKit must be split into multiple | ||
287 | + * lines, one for each of the PPCs we create here. | ||
288 | + */ | ||
289 | + object_initialize(&mms->sec_resp_splitter, sizeof(mms->sec_resp_splitter), | ||
290 | + TYPE_SPLIT_IRQ); | ||
291 | + object_property_add_child(OBJECT(machine), "sec-resp-splitter", | ||
292 | + OBJECT(&mms->sec_resp_splitter), &error_abort); | ||
293 | + object_property_set_int(OBJECT(&mms->sec_resp_splitter), 5, | ||
294 | + "num-lines", &error_fatal); | ||
295 | + object_property_set_bool(OBJECT(&mms->sec_resp_splitter), true, | ||
296 | + "realized", &error_fatal); | ||
297 | + dev_splitter = DEVICE(&mms->sec_resp_splitter); | ||
298 | + qdev_connect_gpio_out_named(iotkitdev, "sec_resp_cfg", 0, | ||
299 | + qdev_get_gpio_in(dev_splitter, 0)); | ||
300 | + | ||
301 | + /* The IoTKit sets up much of the memory layout, including | ||
302 | + * the aliases between secure and non-secure regions in the | ||
303 | + * address space. The FPGA itself contains: | ||
304 | + * | ||
305 | + * 0x00000000..0x003fffff SSRAM1 | ||
306 | + * 0x00400000..0x007fffff alias of SSRAM1 | ||
307 | + * 0x28000000..0x283fffff 4MB SSRAM2 + SSRAM3 | ||
308 | + * 0x40100000..0x4fffffff AHB Master Expansion 1 interface devices | ||
309 | + * 0x80000000..0x80ffffff 16MB PSRAM | ||
310 | + */ | ||
311 | + | ||
312 | + /* The FPGA images have an odd combination of different RAMs, | ||
313 | + * because in hardware they are different implementations and | ||
314 | + * connected to different buses, giving varying performance/size | ||
315 | + * tradeoffs. For QEMU they're all just RAM, though. We arbitrarily | ||
316 | + * call the 16MB our "system memory", as it's the largest lump. | ||
317 | + */ | ||
318 | + memory_region_allocate_system_memory(&mms->psram, | ||
319 | + NULL, "mps.ram", 0x01000000); | ||
320 | + memory_region_add_subregion(system_memory, 0x80000000, &mms->psram); | ||
321 | + | ||
322 | + /* The SSRAM memories should all be behind Memory Protection Controllers, | ||
323 | + * but we don't implement that yet. | ||
324 | + */ | ||
325 | + make_ram(&mms->ssram1, "mps.ssram1", 0x00000000, 0x00400000); | ||
326 | + make_ram_alias(&mms->ssram1_m, "mps.ssram1_m", &mms->ssram1, 0x00400000); | ||
327 | + | ||
328 | + make_ram(&mms->ssram23, "mps.ssram23", 0x28000000, 0x00400000); | ||
329 | + | ||
330 | + /* The overflow IRQs for all UARTs are ORed together. | ||
331 | + * Tx, Rx and "combined" IRQs are sent to the NVIC separately. | ||
332 | + * Create the OR gate for this. | ||
333 | + */ | ||
334 | + object_initialize(&mms->uart_irq_orgate, sizeof(mms->uart_irq_orgate), | ||
335 | + TYPE_OR_IRQ); | ||
336 | + object_property_add_child(OBJECT(mms), "uart-irq-orgate", | ||
337 | + OBJECT(&mms->uart_irq_orgate), &error_abort); | ||
338 | + object_property_set_int(OBJECT(&mms->uart_irq_orgate), 10, "num-lines", | ||
339 | + &error_fatal); | ||
340 | + object_property_set_bool(OBJECT(&mms->uart_irq_orgate), true, | ||
341 | + "realized", &error_fatal); | ||
342 | + qdev_connect_gpio_out(DEVICE(&mms->uart_irq_orgate), 0, | ||
343 | + qdev_get_gpio_in_named(iotkitdev, "EXP_IRQ", 15)); | ||
344 | + | ||
345 | + /* Most of the devices in the FPGA are behind Peripheral Protection | ||
346 | + * Controllers. The required order for initializing things is: | ||
347 | + * + initialize the PPC | ||
348 | + * + initialize, configure and realize downstream devices | ||
349 | + * + connect downstream device MemoryRegions to the PPC | ||
350 | + * + realize the PPC | ||
351 | + * + map the PPC's MemoryRegions to the places in the address map | ||
352 | + * where the downstream devices should appear | ||
353 | + * + wire up the PPC's control lines to the IoTKit object | ||
354 | + */ | ||
355 | + | ||
356 | + const PPCInfo ppcs[] = { { | ||
357 | + .name = "apb_ppcexp0", | ||
358 | + .ports = { | ||
359 | + { "ssram-mpc0", make_unimp_dev, &mms->ssram_mpc[0], | ||
360 | + 0x58007000, 0x1000 }, | ||
361 | + { "ssram-mpc1", make_unimp_dev, &mms->ssram_mpc[1], | ||
362 | + 0x58008000, 0x1000 }, | ||
363 | + { "ssram-mpc2", make_unimp_dev, &mms->ssram_mpc[2], | ||
364 | + 0x58009000, 0x1000 }, | ||
365 | + }, | ||
366 | + }, { | ||
367 | + .name = "apb_ppcexp1", | ||
368 | + .ports = { | ||
369 | + { "spi0", make_unimp_dev, &mms->spi[0], 0x40205000, 0x1000 }, | ||
370 | + { "spi1", make_unimp_dev, &mms->spi[1], 0x40206000, 0x1000 }, | ||
371 | + { "spi2", make_unimp_dev, &mms->spi[2], 0x40209000, 0x1000 }, | ||
372 | + { "spi3", make_unimp_dev, &mms->spi[3], 0x4020a000, 0x1000 }, | ||
373 | + { "spi4", make_unimp_dev, &mms->spi[4], 0x4020b000, 0x1000 }, | ||
374 | + { "uart0", make_uart, &mms->uart[0], 0x40200000, 0x1000 }, | ||
375 | + { "uart1", make_uart, &mms->uart[1], 0x40201000, 0x1000 }, | ||
376 | + { "uart2", make_uart, &mms->uart[2], 0x40202000, 0x1000 }, | ||
377 | + { "uart3", make_uart, &mms->uart[3], 0x40203000, 0x1000 }, | ||
378 | + { "uart4", make_uart, &mms->uart[4], 0x40204000, 0x1000 }, | ||
379 | + { "i2c0", make_unimp_dev, &mms->i2c[0], 0x40207000, 0x1000 }, | ||
380 | + { "i2c1", make_unimp_dev, &mms->i2c[1], 0x40208000, 0x1000 }, | ||
381 | + { "i2c2", make_unimp_dev, &mms->i2c[2], 0x4020c000, 0x1000 }, | ||
382 | + { "i2c3", make_unimp_dev, &mms->i2c[3], 0x4020d000, 0x1000 }, | ||
383 | + }, | ||
384 | + }, { | ||
385 | + .name = "apb_ppcexp2", | ||
386 | + .ports = { | ||
387 | + { "scc", make_scc, &mms->scc, 0x40300000, 0x1000 }, | ||
388 | + { "i2s-audio", make_unimp_dev, &mms->i2s_audio, | ||
389 | + 0x40301000, 0x1000 }, | ||
390 | + { "fpgaio", make_fpgaio, &mms->fpgaio, 0x40302000, 0x1000 }, | ||
391 | + }, | ||
392 | + }, { | ||
393 | + .name = "ahb_ppcexp0", | ||
394 | + .ports = { | ||
395 | + { "gfx", make_unimp_dev, &mms->gfx, 0x41000000, 0x140000 }, | ||
396 | + { "gpio0", make_unimp_dev, &mms->gpio[0], 0x40100000, 0x1000 }, | ||
397 | + { "gpio1", make_unimp_dev, &mms->gpio[1], 0x40101000, 0x1000 }, | ||
398 | + { "gpio2", make_unimp_dev, &mms->gpio[2], 0x40102000, 0x1000 }, | ||
399 | + { "gpio3", make_unimp_dev, &mms->gpio[3], 0x40103000, 0x1000 }, | ||
400 | + { "gpio4", make_unimp_dev, &mms->gpio[4], 0x40104000, 0x1000 }, | ||
401 | + }, | ||
402 | + }, { | ||
403 | + .name = "ahb_ppcexp1", | ||
404 | + .ports = { | ||
405 | + { "dma0", make_unimp_dev, &mms->dma[0], 0x40110000, 0x1000 }, | ||
406 | + { "dma1", make_unimp_dev, &mms->dma[1], 0x40111000, 0x1000 }, | ||
407 | + { "dma2", make_unimp_dev, &mms->dma[2], 0x40112000, 0x1000 }, | ||
408 | + { "dma3", make_unimp_dev, &mms->dma[3], 0x40113000, 0x1000 }, | ||
409 | + }, | ||
410 | + }, | ||
411 | + }; | ||
412 | + | ||
413 | + for (i = 0; i < ARRAY_SIZE(ppcs); i++) { | ||
414 | + const PPCInfo *ppcinfo = &ppcs[i]; | ||
415 | + TZPPC *ppc = &mms->ppc[i]; | ||
416 | + DeviceState *ppcdev; | ||
417 | + int port; | ||
418 | + char *gpioname; | ||
419 | + | ||
420 | + init_sysbus_child(OBJECT(machine), ppcinfo->name, ppc, | ||
421 | + sizeof(TZPPC), TYPE_TZ_PPC); | ||
422 | + ppcdev = DEVICE(ppc); | ||
423 | + | ||
424 | + for (port = 0; port < TZ_NUM_PORTS; port++) { | ||
425 | + const PPCPortInfo *pinfo = &ppcinfo->ports[port]; | ||
426 | + MemoryRegion *mr; | ||
427 | + char *portname; | ||
428 | + | ||
429 | + if (!pinfo->devfn) { | ||
430 | + continue; | ||
431 | + } | ||
432 | + | ||
433 | + mr = pinfo->devfn(mms, pinfo->opaque, pinfo->name, pinfo->size); | ||
434 | + portname = g_strdup_printf("port[%d]", port); | ||
435 | + object_property_set_link(OBJECT(ppc), OBJECT(mr), | ||
436 | + portname, &error_fatal); | ||
437 | + g_free(portname); | ||
438 | + } | ||
439 | + | ||
440 | + object_property_set_bool(OBJECT(ppc), true, "realized", &error_fatal); | ||
441 | + | ||
442 | + for (port = 0; port < TZ_NUM_PORTS; port++) { | ||
443 | + const PPCPortInfo *pinfo = &ppcinfo->ports[port]; | ||
444 | + | ||
445 | + if (!pinfo->devfn) { | ||
446 | + continue; | ||
447 | + } | ||
448 | + sysbus_mmio_map(SYS_BUS_DEVICE(ppc), port, pinfo->addr); | ||
449 | + | ||
450 | + gpioname = g_strdup_printf("%s_nonsec", ppcinfo->name); | ||
451 | + qdev_connect_gpio_out_named(iotkitdev, gpioname, port, | ||
452 | + qdev_get_gpio_in_named(ppcdev, | ||
453 | + "cfg_nonsec", | ||
454 | + port)); | ||
455 | + g_free(gpioname); | ||
456 | + gpioname = g_strdup_printf("%s_ap", ppcinfo->name); | ||
457 | + qdev_connect_gpio_out_named(iotkitdev, gpioname, port, | ||
458 | + qdev_get_gpio_in_named(ppcdev, | ||
459 | + "cfg_ap", port)); | ||
460 | + g_free(gpioname); | ||
461 | + } | ||
462 | + | ||
463 | + gpioname = g_strdup_printf("%s_irq_enable", ppcinfo->name); | ||
464 | + qdev_connect_gpio_out_named(iotkitdev, gpioname, 0, | ||
465 | + qdev_get_gpio_in_named(ppcdev, | ||
466 | + "irq_enable", 0)); | ||
467 | + g_free(gpioname); | ||
468 | + gpioname = g_strdup_printf("%s_irq_clear", ppcinfo->name); | ||
469 | + qdev_connect_gpio_out_named(iotkitdev, gpioname, 0, | ||
470 | + qdev_get_gpio_in_named(ppcdev, | ||
471 | + "irq_clear", 0)); | ||
472 | + g_free(gpioname); | ||
473 | + gpioname = g_strdup_printf("%s_irq_status", ppcinfo->name); | ||
474 | + qdev_connect_gpio_out_named(ppcdev, "irq", 0, | ||
475 | + qdev_get_gpio_in_named(iotkitdev, | ||
476 | + gpioname, 0)); | ||
477 | + g_free(gpioname); | ||
478 | + | ||
479 | + qdev_connect_gpio_out(dev_splitter, i, | ||
480 | + qdev_get_gpio_in_named(ppcdev, | ||
481 | + "cfg_sec_resp", 0)); | ||
482 | + } | ||
483 | + | ||
484 | + /* In hardware this is a LAN9220; the LAN9118 is software compatible | ||
485 | + * except that it doesn't support the checksum-offload feature. | ||
486 | + * The ethernet controller is not behind a PPC. | ||
487 | + */ | ||
488 | + lan9118_init(&nd_table[0], 0x42000000, | ||
489 | + qdev_get_gpio_in_named(iotkitdev, "EXP_IRQ", 16)); | ||
490 | + | ||
491 | + create_unimplemented_device("FPGA NS PC", 0x48007000, 0x1000); | ||
492 | + | ||
493 | + armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, 0x400000); | ||
494 | +} | ||
495 | + | ||
496 | +static void mps2tz_class_init(ObjectClass *oc, void *data) | ||
497 | +{ | ||
498 | + MachineClass *mc = MACHINE_CLASS(oc); | 92 | + MachineClass *mc = MACHINE_CLASS(oc); |
499 | + | 93 | + |
500 | + mc->init = mps2tz_common_init; | 94 | + mc->block_default_type = IF_IDE; |
501 | + mc->max_cpus = 1; | 95 | + mc->ignore_memory_transaction_failures = true; |
502 | +} | 96 | + mc->init = spitz_common_init; |
503 | + | 97 | } |
504 | +static void mps2tz_an505_class_init(ObjectClass *oc, void *data) | 98 | |
505 | +{ | 99 | -static void borzoi_init(MachineState *machine) |
506 | + MachineClass *mc = MACHINE_CLASS(oc); | 100 | -{ |
507 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc); | 101 | - spitz_common_init(machine, borzoi, 0x33f); |
508 | + | 102 | -} |
509 | + mc->desc = "ARM MPS2 with AN505 FPGA image for Cortex-M33"; | 103 | - |
510 | + mmc->fpga_type = FPGA_AN505; | 104 | -static void akita_init(MachineState *machine) |
511 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); | 105 | -{ |
512 | + mmc->scc_id = 0x41040000 | (505 << 4); | 106 | - spitz_common_init(machine, akita, 0x2e8); |
513 | +} | 107 | -} |
514 | + | 108 | - |
515 | +static const TypeInfo mps2tz_info = { | 109 | -static void terrier_init(MachineState *machine) |
516 | + .name = TYPE_MPS2TZ_MACHINE, | 110 | -{ |
111 | - spitz_common_init(machine, terrier, 0x33f); | ||
112 | -} | ||
113 | +static const TypeInfo spitz_common_info = { | ||
114 | + .name = TYPE_SPITZ_MACHINE, | ||
517 | + .parent = TYPE_MACHINE, | 115 | + .parent = TYPE_MACHINE, |
518 | + .abstract = true, | 116 | + .abstract = true, |
519 | + .instance_size = sizeof(MPS2TZMachineState), | 117 | + .instance_size = sizeof(SpitzMachineState), |
520 | + .class_size = sizeof(MPS2TZMachineClass), | 118 | + .class_size = sizeof(SpitzMachineClass), |
521 | + .class_init = mps2tz_class_init, | 119 | + .class_init = spitz_common_class_init, |
522 | +}; | 120 | +}; |
523 | + | 121 | |
524 | +static const TypeInfo mps2tz_an505_info = { | 122 | static void akitapda_class_init(ObjectClass *oc, void *data) |
525 | + .name = TYPE_MPS2TZ_AN505_MACHINE, | 123 | { |
526 | + .parent = TYPE_MPS2TZ_MACHINE, | 124 | MachineClass *mc = MACHINE_CLASS(oc); |
527 | + .class_init = mps2tz_an505_class_init, | 125 | + SpitzMachineClass *smc = SPITZ_MACHINE_CLASS(oc); |
528 | +}; | 126 | |
529 | + | 127 | mc->desc = "Sharp SL-C1000 (Akita) PDA (PXA270)"; |
530 | +static void mps2tz_machine_init(void) | 128 | - mc->init = akita_init; |
531 | +{ | 129 | - mc->ignore_memory_transaction_failures = true; |
532 | + type_register_static(&mps2tz_info); | 130 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c0"); |
533 | + type_register_static(&mps2tz_an505_info); | 131 | + smc->model = akita; |
534 | +} | 132 | + smc->arm_id = 0x2e8; |
535 | + | 133 | } |
536 | +type_init(mps2tz_machine_init); | 134 | |
135 | static const TypeInfo akitapda_type = { | ||
136 | .name = MACHINE_TYPE_NAME("akita"), | ||
137 | - .parent = TYPE_MACHINE, | ||
138 | + .parent = TYPE_SPITZ_MACHINE, | ||
139 | .class_init = akitapda_class_init, | ||
140 | }; | ||
141 | |||
142 | static void spitzpda_class_init(ObjectClass *oc, void *data) | ||
143 | { | ||
144 | MachineClass *mc = MACHINE_CLASS(oc); | ||
145 | + SpitzMachineClass *smc = SPITZ_MACHINE_CLASS(oc); | ||
146 | |||
147 | mc->desc = "Sharp SL-C3000 (Spitz) PDA (PXA270)"; | ||
148 | - mc->init = spitz_init; | ||
149 | - mc->block_default_type = IF_IDE; | ||
150 | - mc->ignore_memory_transaction_failures = true; | ||
151 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c0"); | ||
152 | + smc->model = spitz; | ||
153 | + smc->arm_id = 0x2c9; | ||
154 | } | ||
155 | |||
156 | static const TypeInfo spitzpda_type = { | ||
157 | .name = MACHINE_TYPE_NAME("spitz"), | ||
158 | - .parent = TYPE_MACHINE, | ||
159 | + .parent = TYPE_SPITZ_MACHINE, | ||
160 | .class_init = spitzpda_class_init, | ||
161 | }; | ||
162 | |||
163 | static void borzoipda_class_init(ObjectClass *oc, void *data) | ||
164 | { | ||
165 | MachineClass *mc = MACHINE_CLASS(oc); | ||
166 | + SpitzMachineClass *smc = SPITZ_MACHINE_CLASS(oc); | ||
167 | |||
168 | mc->desc = "Sharp SL-C3100 (Borzoi) PDA (PXA270)"; | ||
169 | - mc->init = borzoi_init; | ||
170 | - mc->block_default_type = IF_IDE; | ||
171 | - mc->ignore_memory_transaction_failures = true; | ||
172 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c0"); | ||
173 | + smc->model = borzoi; | ||
174 | + smc->arm_id = 0x33f; | ||
175 | } | ||
176 | |||
177 | static const TypeInfo borzoipda_type = { | ||
178 | .name = MACHINE_TYPE_NAME("borzoi"), | ||
179 | - .parent = TYPE_MACHINE, | ||
180 | + .parent = TYPE_SPITZ_MACHINE, | ||
181 | .class_init = borzoipda_class_init, | ||
182 | }; | ||
183 | |||
184 | static void terrierpda_class_init(ObjectClass *oc, void *data) | ||
185 | { | ||
186 | MachineClass *mc = MACHINE_CLASS(oc); | ||
187 | + SpitzMachineClass *smc = SPITZ_MACHINE_CLASS(oc); | ||
188 | |||
189 | mc->desc = "Sharp SL-C3200 (Terrier) PDA (PXA270)"; | ||
190 | - mc->init = terrier_init; | ||
191 | - mc->block_default_type = IF_IDE; | ||
192 | - mc->ignore_memory_transaction_failures = true; | ||
193 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c5"); | ||
194 | + smc->model = terrier; | ||
195 | + smc->arm_id = 0x33f; | ||
196 | } | ||
197 | |||
198 | static const TypeInfo terrierpda_type = { | ||
199 | .name = MACHINE_TYPE_NAME("terrier"), | ||
200 | - .parent = TYPE_MACHINE, | ||
201 | + .parent = TYPE_SPITZ_MACHINE, | ||
202 | .class_init = terrierpda_class_init, | ||
203 | }; | ||
204 | |||
205 | static void spitz_machine_init(void) | ||
206 | { | ||
207 | + type_register_static(&spitz_common_info); | ||
208 | type_register_static(&akitapda_type); | ||
209 | type_register_static(&spitzpda_type); | ||
210 | type_register_static(&borzoipda_type); | ||
537 | -- | 211 | -- |
538 | 2.16.2 | 212 | 2.20.1 |
539 | 213 | ||
540 | 214 | diff view generated by jsdifflib |
1 | From: Alistair Francis <alistair.francis@xilinx.com> | 1 | Keep pointers to the MPU and the SSI devices in SpitzMachineState. |
---|---|---|---|
2 | We're going to want to make GPIO connections between some of the | ||
3 | SSI devices and the SCPs, so we want to keep hold of a pointer to | ||
4 | those; putting the MPU into the struct allows us to pass just | ||
5 | one thing to spitz_ssp_attach() rather than two. | ||
2 | 6 | ||
3 | Signed-off-by: Alistair Francis <alistair.francis@xilinx.com> | 7 | We have to retain the setting of the global "max1111" variable |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | for the moment as it is used in spitz_adc_temp_on(); later in |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | this series of commits we will be able to remove it. |
10 | |||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
13 | Message-id: 20200628142429.17111-4-peter.maydell@linaro.org | ||
7 | --- | 14 | --- |
8 | include/hw/arm/xlnx-zynqmp.h | 2 ++ | 15 | hw/arm/spitz.c | 50 ++++++++++++++++++++++++++++---------------------- |
9 | hw/arm/xlnx-zynqmp.c | 14 ++++++++++++++ | 16 | 1 file changed, 28 insertions(+), 22 deletions(-) |
10 | 2 files changed, 16 insertions(+) | ||
11 | 17 | ||
12 | diff --git a/include/hw/arm/xlnx-zynqmp.h b/include/hw/arm/xlnx-zynqmp.h | 18 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c |
13 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/include/hw/arm/xlnx-zynqmp.h | 20 | --- a/hw/arm/spitz.c |
15 | +++ b/include/hw/arm/xlnx-zynqmp.h | 21 | +++ b/hw/arm/spitz.c |
16 | @@ -XXX,XX +XXX,XX @@ | 22 | @@ -XXX,XX +XXX,XX @@ typedef struct { |
17 | #include "hw/dma/xlnx_dpdma.h" | 23 | |
18 | #include "hw/display/xlnx_dp.h" | 24 | typedef struct { |
19 | #include "hw/intc/xlnx-zynqmp-ipi.h" | 25 | MachineState parent; |
20 | +#include "hw/timer/xlnx-zynqmp-rtc.h" | 26 | + PXA2xxState *mpu; |
21 | 27 | + DeviceState *mux; | |
22 | #define TYPE_XLNX_ZYNQMP "xlnx,zynqmp" | 28 | + DeviceState *lcdtg; |
23 | #define XLNX_ZYNQMP(obj) OBJECT_CHECK(XlnxZynqMPState, (obj), \ | 29 | + DeviceState *ads7846; |
24 | @@ -XXX,XX +XXX,XX @@ typedef struct XlnxZynqMPState { | 30 | + DeviceState *max1111; |
25 | XlnxDPState dp; | 31 | } SpitzMachineState; |
26 | XlnxDPDMAState dpdma; | 32 | |
27 | XlnxZynqMPIPI ipi; | 33 | #define TYPE_SPITZ_MACHINE "spitz-common" |
28 | + XlnxZynqMPRTC rtc; | 34 | @@ -XXX,XX +XXX,XX @@ static void corgi_ssp_realize(SSISlave *d, Error **errp) |
29 | 35 | s->bus[2] = ssi_create_bus(dev, "ssi2"); | |
30 | char *boot_cpu; | ||
31 | ARMCPU *boot_cpu_ptr; | ||
32 | diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/hw/arm/xlnx-zynqmp.c | ||
35 | +++ b/hw/arm/xlnx-zynqmp.c | ||
36 | @@ -XXX,XX +XXX,XX @@ | ||
37 | #define IPI_ADDR 0xFF300000 | ||
38 | #define IPI_IRQ 64 | ||
39 | |||
40 | +#define RTC_ADDR 0xffa60000 | ||
41 | +#define RTC_IRQ 26 | ||
42 | + | ||
43 | #define SDHCI_CAPABILITIES 0x280737ec6481 /* Datasheet: UG1085 (v1.7) */ | ||
44 | |||
45 | static const uint64_t gem_addr[XLNX_ZYNQMP_NUM_GEMS] = { | ||
46 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_init(Object *obj) | ||
47 | |||
48 | object_initialize(&s->ipi, sizeof(s->ipi), TYPE_XLNX_ZYNQMP_IPI); | ||
49 | qdev_set_parent_bus(DEVICE(&s->ipi), sysbus_get_default()); | ||
50 | + | ||
51 | + object_initialize(&s->rtc, sizeof(s->rtc), TYPE_XLNX_ZYNQMP_RTC); | ||
52 | + qdev_set_parent_bus(DEVICE(&s->rtc), sysbus_get_default()); | ||
53 | } | 36 | } |
54 | 37 | ||
55 | static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) | 38 | -static void spitz_ssp_attach(PXA2xxState *cpu) |
56 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) | 39 | +static void spitz_ssp_attach(SpitzMachineState *sms) |
57 | } | 40 | { |
58 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->ipi), 0, IPI_ADDR); | 41 | - DeviceState *mux; |
59 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->ipi), 0, gic_spi[IPI_IRQ]); | 42 | - DeviceState *dev; |
60 | + | 43 | void *bus; |
61 | + object_property_set_bool(OBJECT(&s->rtc), true, "realized", &err); | 44 | |
62 | + if (err) { | 45 | - mux = ssi_create_slave(cpu->ssp[CORGI_SSP_PORT - 1], "corgi-ssp"); |
63 | + error_propagate(errp, err); | 46 | + sms->mux = ssi_create_slave(sms->mpu->ssp[CORGI_SSP_PORT - 1], "corgi-ssp"); |
64 | + return; | 47 | |
65 | + } | 48 | - bus = qdev_get_child_bus(mux, "ssi0"); |
66 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, RTC_ADDR); | 49 | - ssi_create_slave(bus, "spitz-lcdtg"); |
67 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0, gic_spi[RTC_IRQ]); | 50 | + bus = qdev_get_child_bus(sms->mux, "ssi0"); |
51 | + sms->lcdtg = ssi_create_slave(bus, "spitz-lcdtg"); | ||
52 | |||
53 | - bus = qdev_get_child_bus(mux, "ssi1"); | ||
54 | - dev = ssi_create_slave(bus, "ads7846"); | ||
55 | - qdev_connect_gpio_out(dev, 0, | ||
56 | - qdev_get_gpio_in(cpu->gpio, SPITZ_GPIO_TP_INT)); | ||
57 | + bus = qdev_get_child_bus(sms->mux, "ssi1"); | ||
58 | + sms->ads7846 = ssi_create_slave(bus, "ads7846"); | ||
59 | + qdev_connect_gpio_out(sms->ads7846, 0, | ||
60 | + qdev_get_gpio_in(sms->mpu->gpio, SPITZ_GPIO_TP_INT)); | ||
61 | |||
62 | - bus = qdev_get_child_bus(mux, "ssi2"); | ||
63 | - max1111 = ssi_create_slave(bus, "max1111"); | ||
64 | - max111x_set_input(max1111, MAX1111_BATT_VOLT, SPITZ_BATTERY_VOLT); | ||
65 | - max111x_set_input(max1111, MAX1111_BATT_TEMP, 0); | ||
66 | - max111x_set_input(max1111, MAX1111_ACIN_VOLT, SPITZ_CHARGEON_ACIN); | ||
67 | + bus = qdev_get_child_bus(sms->mux, "ssi2"); | ||
68 | + sms->max1111 = ssi_create_slave(bus, "max1111"); | ||
69 | + max1111 = sms->max1111; | ||
70 | + max111x_set_input(sms->max1111, MAX1111_BATT_VOLT, SPITZ_BATTERY_VOLT); | ||
71 | + max111x_set_input(sms->max1111, MAX1111_BATT_TEMP, 0); | ||
72 | + max111x_set_input(sms->max1111, MAX1111_ACIN_VOLT, SPITZ_CHARGEON_ACIN); | ||
73 | |||
74 | - qdev_connect_gpio_out(cpu->gpio, SPITZ_GPIO_LCDCON_CS, | ||
75 | - qdev_get_gpio_in(mux, 0)); | ||
76 | - qdev_connect_gpio_out(cpu->gpio, SPITZ_GPIO_ADS7846_CS, | ||
77 | - qdev_get_gpio_in(mux, 1)); | ||
78 | - qdev_connect_gpio_out(cpu->gpio, SPITZ_GPIO_MAX1111_CS, | ||
79 | - qdev_get_gpio_in(mux, 2)); | ||
80 | + qdev_connect_gpio_out(sms->mpu->gpio, SPITZ_GPIO_LCDCON_CS, | ||
81 | + qdev_get_gpio_in(sms->mux, 0)); | ||
82 | + qdev_connect_gpio_out(sms->mpu->gpio, SPITZ_GPIO_ADS7846_CS, | ||
83 | + qdev_get_gpio_in(sms->mux, 1)); | ||
84 | + qdev_connect_gpio_out(sms->mpu->gpio, SPITZ_GPIO_MAX1111_CS, | ||
85 | + qdev_get_gpio_in(sms->mux, 2)); | ||
68 | } | 86 | } |
69 | 87 | ||
70 | static Property xlnx_zynqmp_props[] = { | 88 | /* CF Microdrive */ |
89 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info spitz_binfo = { | ||
90 | static void spitz_common_init(MachineState *machine) | ||
91 | { | ||
92 | SpitzMachineClass *smc = SPITZ_MACHINE_GET_CLASS(machine); | ||
93 | + SpitzMachineState *sms = SPITZ_MACHINE(machine); | ||
94 | enum spitz_model_e model = smc->model; | ||
95 | PXA2xxState *mpu; | ||
96 | DeviceState *scp0, *scp1 = NULL; | ||
97 | @@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine) | ||
98 | /* Setup CPU & memory */ | ||
99 | mpu = pxa270_init(address_space_mem, spitz_binfo.ram_size, | ||
100 | machine->cpu_type); | ||
101 | + sms->mpu = mpu; | ||
102 | |||
103 | sl_flash_register(mpu, (model == spitz) ? FLASH_128M : FLASH_1024M); | ||
104 | |||
105 | @@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine) | ||
106 | /* Setup peripherals */ | ||
107 | spitz_keyboard_register(mpu); | ||
108 | |||
109 | - spitz_ssp_attach(mpu); | ||
110 | + spitz_ssp_attach(sms); | ||
111 | |||
112 | scp0 = sysbus_create_simple("scoop", 0x10800000, NULL); | ||
113 | if (model != akita) { | ||
71 | -- | 114 | -- |
72 | 2.16.2 | 115 | 2.20.1 |
73 | 116 | ||
74 | 117 | diff view generated by jsdifflib |
1 | Add remaining easy registers to iotkit-secctl: | 1 | Keep pointers to scp0, scp1 in SpitzMachineState, and just pass |
---|---|---|---|
2 | * NSCCFG just routes its two bits out to external GPIO lines | 2 | that to spitz_scoop_gpio_setup(). |
3 | * BRGINSTAT/BRGINTCLR/BRGINTEN can be dummies, because QEMU's | 3 | |
4 | bus fabric can never report errors | 4 | (We'll want to use some of the other fields in SpitzMachineState |
5 | in that function in the next commit.) | ||
5 | 6 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Message-id: 20180220180325.29818-18-peter.maydell@linaro.org | 8 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
9 | Message-id: 20200628142429.17111-5-peter.maydell@linaro.org | ||
8 | --- | 10 | --- |
9 | include/hw/misc/iotkit-secctl.h | 4 ++++ | 11 | hw/arm/spitz.c | 34 +++++++++++++++++++--------------- |
10 | hw/misc/iotkit-secctl.c | 32 ++++++++++++++++++++++++++------ | 12 | 1 file changed, 19 insertions(+), 15 deletions(-) |
11 | 2 files changed, 30 insertions(+), 6 deletions(-) | ||
12 | 13 | ||
13 | diff --git a/include/hw/misc/iotkit-secctl.h b/include/hw/misc/iotkit-secctl.h | 14 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c |
14 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/include/hw/misc/iotkit-secctl.h | 16 | --- a/hw/arm/spitz.c |
16 | +++ b/include/hw/misc/iotkit-secctl.h | 17 | +++ b/hw/arm/spitz.c |
17 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ typedef struct { |
18 | * + sysbus MMIO region 1 is the "non-secure privilege control block" registers | 19 | DeviceState *lcdtg; |
19 | * + named GPIO output "sec_resp_cfg" indicating whether blocked accesses | 20 | DeviceState *ads7846; |
20 | * should RAZ/WI or bus error | 21 | DeviceState *max1111; |
21 | + * + named GPIO output "nsc_cfg" whose value tracks the NSCCFG register value | 22 | + DeviceState *scp0; |
22 | * Controlling the 2 APB PPCs in the IoTKit: | 23 | + DeviceState *scp1; |
23 | * + named GPIO outputs apb_ppc0_nonsec[0..2] and apb_ppc1_nonsec | 24 | } SpitzMachineState; |
24 | * + named GPIO outputs apb_ppc0_ap[0..2] and apb_ppc1_ap | 25 | |
25 | @@ -XXX,XX +XXX,XX @@ struct IoTKitSecCtl { | 26 | #define TYPE_SPITZ_MACHINE "spitz-common" |
26 | 27 | @@ -XXX,XX +XXX,XX @@ static void spitz_out_switch(void *opaque, int line, int level) | |
27 | /*< public >*/ | 28 | #define SPITZ_SCP2_BACKLIGHT_ON 8 |
28 | qemu_irq sec_resp_cfg; | 29 | #define SPITZ_SCP2_MIC_BIAS 9 |
29 | + qemu_irq nsc_cfg_irq; | 30 | |
30 | 31 | -static void spitz_scoop_gpio_setup(PXA2xxState *cpu, | |
31 | MemoryRegion s_regs; | 32 | - DeviceState *scp0, DeviceState *scp1) |
32 | MemoryRegion ns_regs; | 33 | +static void spitz_scoop_gpio_setup(SpitzMachineState *sms) |
33 | @@ -XXX,XX +XXX,XX @@ struct IoTKitSecCtl { | 34 | { |
34 | uint32_t secppcintstat; | 35 | - qemu_irq *outsignals = qemu_allocate_irqs(spitz_out_switch, cpu, 8); |
35 | uint32_t secppcinten; | 36 | + qemu_irq *outsignals = qemu_allocate_irqs(spitz_out_switch, sms->mpu, 8); |
36 | uint32_t secrespcfg; | 37 | |
37 | + uint32_t nsccfg; | 38 | - qdev_connect_gpio_out(scp0, SPITZ_SCP_CHRG_ON, outsignals[0]); |
38 | + uint32_t brginten; | 39 | - qdev_connect_gpio_out(scp0, SPITZ_SCP_JK_B, outsignals[1]); |
39 | 40 | - qdev_connect_gpio_out(scp0, SPITZ_SCP_LED_GREEN, outsignals[2]); | |
40 | IoTKitSecCtlPPC apb[IOTS_NUM_APB_PPC]; | 41 | - qdev_connect_gpio_out(scp0, SPITZ_SCP_LED_ORANGE, outsignals[3]); |
41 | IoTKitSecCtlPPC apbexp[IOTS_NUM_APB_EXP_PPC]; | 42 | + qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_CHRG_ON, outsignals[0]); |
42 | diff --git a/hw/misc/iotkit-secctl.c b/hw/misc/iotkit-secctl.c | 43 | + qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_JK_B, outsignals[1]); |
43 | index XXXXXXX..XXXXXXX 100644 | 44 | + qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_LED_GREEN, outsignals[2]); |
44 | --- a/hw/misc/iotkit-secctl.c | 45 | + qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_LED_ORANGE, outsignals[3]); |
45 | +++ b/hw/misc/iotkit-secctl.c | 46 | |
46 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_s_read(void *opaque, hwaddr addr, | 47 | - if (scp1) { |
47 | case A_SECRESPCFG: | 48 | - qdev_connect_gpio_out(scp1, SPITZ_SCP2_BACKLIGHT_CONT, outsignals[4]); |
48 | r = s->secrespcfg; | 49 | - qdev_connect_gpio_out(scp1, SPITZ_SCP2_BACKLIGHT_ON, outsignals[5]); |
49 | break; | 50 | + if (sms->scp1) { |
50 | + case A_NSCCFG: | 51 | + qdev_connect_gpio_out(sms->scp1, SPITZ_SCP2_BACKLIGHT_CONT, |
51 | + r = s->nsccfg; | 52 | + outsignals[4]); |
52 | + break; | 53 | + qdev_connect_gpio_out(sms->scp1, SPITZ_SCP2_BACKLIGHT_ON, |
53 | case A_SECPPCINTSTAT: | 54 | + outsignals[5]); |
54 | r = s->secppcintstat; | ||
55 | break; | ||
56 | case A_SECPPCINTEN: | ||
57 | r = s->secppcinten; | ||
58 | break; | ||
59 | + case A_BRGINTSTAT: | ||
60 | + /* QEMU's bus fabric can never report errors as it doesn't buffer | ||
61 | + * writes, so we never report bridge interrupts. | ||
62 | + */ | ||
63 | + r = 0; | ||
64 | + break; | ||
65 | + case A_BRGINTEN: | ||
66 | + r = s->brginten; | ||
67 | + break; | ||
68 | case A_AHBNSPPCEXP0: | ||
69 | case A_AHBNSPPCEXP1: | ||
70 | case A_AHBNSPPCEXP2: | ||
71 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_s_read(void *opaque, hwaddr addr, | ||
72 | case A_APBSPPPCEXP3: | ||
73 | r = s->apbexp[offset_to_ppc_idx(offset)].sp; | ||
74 | break; | ||
75 | - case A_NSCCFG: | ||
76 | case A_SECMPCINTSTATUS: | ||
77 | case A_SECMSCINTSTAT: | ||
78 | case A_SECMSCINTEN: | ||
79 | - case A_BRGINTSTAT: | ||
80 | - case A_BRGINTEN: | ||
81 | case A_NSMSCEXP: | ||
82 | qemu_log_mask(LOG_UNIMP, | ||
83 | "IoTKit SecCtl S block read: " | ||
84 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_s_write(void *opaque, hwaddr addr, | ||
85 | } | 55 | } |
86 | 56 | ||
87 | switch (offset) { | 57 | - qdev_connect_gpio_out(scp0, SPITZ_SCP_ADC_TEMP_ON, outsignals[6]); |
88 | + case A_NSCCFG: | 58 | + qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_ADC_TEMP_ON, outsignals[6]); |
89 | + s->nsccfg = value & 3; | ||
90 | + qemu_set_irq(s->nsc_cfg_irq, s->nsccfg); | ||
91 | + break; | ||
92 | case A_SECRESPCFG: | ||
93 | value &= 1; | ||
94 | s->secrespcfg = value; | ||
95 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_s_write(void *opaque, hwaddr addr, | ||
96 | s->secppcinten = value & 0x00f000f3; | ||
97 | foreach_ppc(s, iotkit_secctl_ppc_update_irq_enable); | ||
98 | break; | ||
99 | + case A_BRGINTCLR: | ||
100 | + break; | ||
101 | + case A_BRGINTEN: | ||
102 | + s->brginten = value & 0xffff0000; | ||
103 | + break; | ||
104 | case A_AHBNSPPCEXP0: | ||
105 | case A_AHBNSPPCEXP1: | ||
106 | case A_AHBNSPPCEXP2: | ||
107 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_s_write(void *opaque, hwaddr addr, | ||
108 | ppc = &s->apbexp[offset_to_ppc_idx(offset)]; | ||
109 | iotkit_secctl_ppc_sp_write(ppc, value); | ||
110 | break; | ||
111 | - case A_NSCCFG: | ||
112 | case A_SECMSCINTCLR: | ||
113 | case A_SECMSCINTEN: | ||
114 | - case A_BRGINTCLR: | ||
115 | - case A_BRGINTEN: | ||
116 | qemu_log_mask(LOG_UNIMP, | ||
117 | "IoTKit SecCtl S block write: " | ||
118 | "unimplemented offset 0x%x\n", offset); | ||
119 | @@ -XXX,XX +XXX,XX @@ static void iotkit_secctl_reset(DeviceState *dev) | ||
120 | s->secppcintstat = 0; | ||
121 | s->secppcinten = 0; | ||
122 | s->secrespcfg = 0; | ||
123 | + s->nsccfg = 0; | ||
124 | + s->brginten = 0; | ||
125 | |||
126 | foreach_ppc(s, iotkit_secctl_reset_ppc); | ||
127 | } | 59 | } |
128 | @@ -XXX,XX +XXX,XX @@ static void iotkit_secctl_init(Object *obj) | 60 | |
61 | #define SPITZ_GPIO_HSYNC 22 | ||
62 | @@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine) | ||
63 | SpitzMachineState *sms = SPITZ_MACHINE(machine); | ||
64 | enum spitz_model_e model = smc->model; | ||
65 | PXA2xxState *mpu; | ||
66 | - DeviceState *scp0, *scp1 = NULL; | ||
67 | MemoryRegion *address_space_mem = get_system_memory(); | ||
68 | MemoryRegion *rom = g_new(MemoryRegion, 1); | ||
69 | |||
70 | @@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine) | ||
71 | |||
72 | spitz_ssp_attach(sms); | ||
73 | |||
74 | - scp0 = sysbus_create_simple("scoop", 0x10800000, NULL); | ||
75 | + sms->scp0 = sysbus_create_simple("scoop", 0x10800000, NULL); | ||
76 | if (model != akita) { | ||
77 | - scp1 = sysbus_create_simple("scoop", 0x08800040, NULL); | ||
78 | + sms->scp1 = sysbus_create_simple("scoop", 0x08800040, NULL); | ||
79 | + } else { | ||
80 | + sms->scp1 = NULL; | ||
129 | } | 81 | } |
130 | 82 | ||
131 | qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1); | 83 | - spitz_scoop_gpio_setup(mpu, scp0, scp1); |
132 | + qdev_init_gpio_out_named(dev, &s->nsc_cfg_irq, "nsc_cfg", 1); | 84 | + spitz_scoop_gpio_setup(sms); |
133 | 85 | ||
134 | memory_region_init_io(&s->s_regs, obj, &iotkit_secctl_s_ops, | 86 | spitz_gpio_setup(mpu, (model == akita) ? 1 : 2); |
135 | s, "iotkit-secctl-s-regs", 0x1000); | 87 | |
136 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription iotkit_secctl_vmstate = { | ||
137 | VMSTATE_UINT32(secppcintstat, IoTKitSecCtl), | ||
138 | VMSTATE_UINT32(secppcinten, IoTKitSecCtl), | ||
139 | VMSTATE_UINT32(secrespcfg, IoTKitSecCtl), | ||
140 | + VMSTATE_UINT32(nsccfg, IoTKitSecCtl), | ||
141 | + VMSTATE_UINT32(brginten, IoTKitSecCtl), | ||
142 | VMSTATE_STRUCT_ARRAY(apb, IoTKitSecCtl, IOTS_NUM_APB_PPC, 1, | ||
143 | iotkit_secctl_ppc_vmstate, IoTKitSecCtlPPC), | ||
144 | VMSTATE_STRUCT_ARRAY(apbexp, IoTKitSecCtl, IOTS_NUM_APB_EXP_PPC, 1, | ||
145 | -- | 88 | -- |
146 | 2.16.2 | 89 | 2.20.1 |
147 | 90 | ||
148 | 91 | diff view generated by jsdifflib |
1 | Add a model of the TrustZone peripheral protection controller (PPC), | 1 | Currently the Spitz board uses a nasty hack for the GPIO lines |
---|---|---|---|
2 | which is used to gate transactions to non-TZ-aware peripherals so | 2 | that pass "bit5" and "power" information to the LCD controller: |
3 | that secure software can configure them to not be accessible to | 3 | the lcdtg realize function sets a global variable to point to |
4 | non-secure software. | 4 | the instance it just realized, and then the functions spitz_bl_power() |
5 | and spitz_bl_bit5() use that to find the device they are changing | ||
6 | the internal state of. There is a comment reading: | ||
7 | FIXME: Implement GPIO properly and remove this hack. | ||
8 | which was added in 2009. | ||
9 | |||
10 | Implement GPIO properly and remove this hack. | ||
5 | 11 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 13 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
8 | Message-id: 20180220180325.29818-15-peter.maydell@linaro.org | 14 | Message-id: 20200628142429.17111-6-peter.maydell@linaro.org |
9 | --- | 15 | --- |
10 | hw/misc/Makefile.objs | 2 + | 16 | hw/arm/spitz.c | 28 ++++++++++++---------------- |
11 | include/hw/misc/tz-ppc.h | 101 ++++++++++++++ | 17 | 1 file changed, 12 insertions(+), 16 deletions(-) |
12 | hw/misc/tz-ppc.c | 302 ++++++++++++++++++++++++++++++++++++++++ | ||
13 | default-configs/arm-softmmu.mak | 2 + | ||
14 | hw/misc/trace-events | 11 ++ | ||
15 | 5 files changed, 418 insertions(+) | ||
16 | create mode 100644 include/hw/misc/tz-ppc.h | ||
17 | create mode 100644 hw/misc/tz-ppc.c | ||
18 | 18 | ||
19 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 19 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c |
20 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/misc/Makefile.objs | 21 | --- a/hw/arm/spitz.c |
22 | +++ b/hw/misc/Makefile.objs | 22 | +++ b/hw/arm/spitz.c |
23 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_MIPS_ITU) += mips_itu.o | 23 | @@ -XXX,XX +XXX,XX @@ static void spitz_bl_update(SpitzLCDTG *s) |
24 | obj-$(CONFIG_MPS2_FPGAIO) += mps2-fpgaio.o | 24 | zaurus_printf("LCD Backlight now off\n"); |
25 | obj-$(CONFIG_MPS2_SCC) += mps2-scc.o | 25 | } |
26 | 26 | ||
27 | +obj-$(CONFIG_TZ_PPC) += tz-ppc.o | 27 | -/* FIXME: Implement GPIO properly and remove this hack. */ |
28 | -static SpitzLCDTG *spitz_lcdtg; | ||
29 | - | ||
30 | static inline void spitz_bl_bit5(void *opaque, int line, int level) | ||
31 | { | ||
32 | - SpitzLCDTG *s = spitz_lcdtg; | ||
33 | + SpitzLCDTG *s = opaque; | ||
34 | int prev = s->bl_intensity; | ||
35 | |||
36 | if (level) | ||
37 | @@ -XXX,XX +XXX,XX @@ static inline void spitz_bl_bit5(void *opaque, int line, int level) | ||
38 | |||
39 | static inline void spitz_bl_power(void *opaque, int line, int level) | ||
40 | { | ||
41 | - SpitzLCDTG *s = spitz_lcdtg; | ||
42 | + SpitzLCDTG *s = opaque; | ||
43 | s->bl_power = !!level; | ||
44 | spitz_bl_update(s); | ||
45 | } | ||
46 | @@ -XXX,XX +XXX,XX @@ static uint32_t spitz_lcdtg_transfer(SSISlave *dev, uint32_t value) | ||
47 | return 0; | ||
48 | } | ||
49 | |||
50 | -static void spitz_lcdtg_realize(SSISlave *dev, Error **errp) | ||
51 | +static void spitz_lcdtg_realize(SSISlave *ssi, Error **errp) | ||
52 | { | ||
53 | - SpitzLCDTG *s = FROM_SSI_SLAVE(SpitzLCDTG, dev); | ||
54 | + SpitzLCDTG *s = FROM_SSI_SLAVE(SpitzLCDTG, ssi); | ||
55 | + DeviceState *dev = DEVICE(s); | ||
56 | |||
57 | - spitz_lcdtg = s; | ||
58 | s->bl_power = 0; | ||
59 | s->bl_intensity = 0x20; | ||
28 | + | 60 | + |
29 | obj-$(CONFIG_PVPANIC) += pvpanic.o | 61 | + qdev_init_gpio_in_named(dev, spitz_bl_bit5, "bl_bit5", 1); |
30 | obj-$(CONFIG_HYPERV_TESTDEV) += hyperv_testdev.o | 62 | + qdev_init_gpio_in_named(dev, spitz_bl_power, "bl_power", 1); |
31 | obj-$(CONFIG_AUX) += auxbus.o | 63 | } |
32 | diff --git a/include/hw/misc/tz-ppc.h b/include/hw/misc/tz-ppc.h | 64 | |
33 | new file mode 100644 | 65 | /* SSP devices */ |
34 | index XXXXXXX..XXXXXXX | 66 | @@ -XXX,XX +XXX,XX @@ static void spitz_out_switch(void *opaque, int line, int level) |
35 | --- /dev/null | 67 | case 3: |
36 | +++ b/include/hw/misc/tz-ppc.h | 68 | zaurus_printf("Orange LED %s.\n", level ? "on" : "off"); |
37 | @@ -XXX,XX +XXX,XX @@ | 69 | break; |
38 | +/* | 70 | - case 4: |
39 | + * ARM TrustZone peripheral protection controller emulation | 71 | - spitz_bl_bit5(opaque, line, level); |
40 | + * | 72 | - break; |
41 | + * Copyright (c) 2018 Linaro Limited | 73 | - case 5: |
42 | + * Written by Peter Maydell | 74 | - spitz_bl_power(opaque, line, level); |
43 | + * | 75 | - break; |
44 | + * This program is free software; you can redistribute it and/or modify | 76 | case 6: |
45 | + * it under the terms of the GNU General Public License version 2 or | 77 | spitz_adc_temp_on(opaque, line, level); |
46 | + * (at your option) any later version. | 78 | break; |
47 | + */ | ||
48 | + | ||
49 | +/* This is a model of the TrustZone peripheral protection controller (PPC). | ||
50 | + * It is documented in the ARM CoreLink SIE-200 System IP for Embedded TRM | ||
51 | + * (DDI 0571G): | ||
52 | + * https://developer.arm.com/products/architecture/m-profile/docs/ddi0571/g | ||
53 | + * | ||
54 | + * The PPC sits in front of peripherals and allows secure software to | ||
55 | + * configure it to either pass through or reject transactions. | ||
56 | + * Rejected transactions may be configured to either be aborted, or to | ||
57 | + * behave as RAZ/WI. An interrupt can be signalled for a rejected transaction. | ||
58 | + * | ||
59 | + * The PPC has no register interface -- it is configured purely by a | ||
60 | + * collection of input signals from other hardware in the system. Typically | ||
61 | + * they are either hardwired or exposed in an ad-hoc register interface by | ||
62 | + * the SoC that uses the PPC. | ||
63 | + * | ||
64 | + * This QEMU model can be used to model either the AHB5 or APB4 TZ PPC, | ||
65 | + * since the only difference between them is that the AHB version has a | ||
66 | + * "default" port which has no security checks applied. In QEMU the default | ||
67 | + * port can be emulated simply by wiring its downstream devices directly | ||
68 | + * into the parent address space, since the PPC does not need to intercept | ||
69 | + * transactions there. | ||
70 | + * | ||
71 | + * In the hardware, selection of which downstream port to use is done by | ||
72 | + * the user's decode logic asserting one of the hsel[] signals. In QEMU, | ||
73 | + * we provide 16 MMIO regions, one per port, and the user maps these into | ||
74 | + * the desired addresses to implement the address decode. | ||
75 | + * | ||
76 | + * QEMU interface: | ||
77 | + * + sysbus MMIO regions 0..15: MemoryRegions defining the upstream end | ||
78 | + * of each of the 16 ports of the PPC | ||
79 | + * + Property "port[0..15]": MemoryRegion defining the downstream device(s) | ||
80 | + * for each of the 16 ports of the PPC | ||
81 | + * + Named GPIO inputs "cfg_nonsec[0..15]": set to 1 if the port should be | ||
82 | + * accessible to NonSecure transactions | ||
83 | + * + Named GPIO inputs "cfg_ap[0..15]": set to 1 if the port should be | ||
84 | + * accessible to non-privileged transactions | ||
85 | + * + Named GPIO input "cfg_sec_resp": set to 1 if a rejected transaction should | ||
86 | + * result in a transaction error, or 0 for the transaction to RAZ/WI | ||
87 | + * + Named GPIO input "irq_enable": set to 1 to enable interrupts | ||
88 | + * + Named GPIO input "irq_clear": set to 1 to clear a pending interrupt | ||
89 | + * + Named GPIO output "irq": set for a transaction-failed interrupt | ||
90 | + * + Property "NONSEC_MASK": if a bit is set in this mask then accesses to | ||
91 | + * the associated port do not have the TZ security check performed. (This | ||
92 | + * corresponds to the hardware allowing this to be set as a Verilog | ||
93 | + * parameter.) | ||
94 | + */ | ||
95 | + | ||
96 | +#ifndef TZ_PPC_H | ||
97 | +#define TZ_PPC_H | ||
98 | + | ||
99 | +#include "hw/sysbus.h" | ||
100 | + | ||
101 | +#define TYPE_TZ_PPC "tz-ppc" | ||
102 | +#define TZ_PPC(obj) OBJECT_CHECK(TZPPC, (obj), TYPE_TZ_PPC) | ||
103 | + | ||
104 | +#define TZ_NUM_PORTS 16 | ||
105 | + | ||
106 | +typedef struct TZPPC TZPPC; | ||
107 | + | ||
108 | +typedef struct TZPPCPort { | ||
109 | + TZPPC *ppc; | ||
110 | + MemoryRegion upstream; | ||
111 | + AddressSpace downstream_as; | ||
112 | + MemoryRegion *downstream; | ||
113 | +} TZPPCPort; | ||
114 | + | ||
115 | +struct TZPPC { | ||
116 | + /*< private >*/ | ||
117 | + SysBusDevice parent_obj; | ||
118 | + | ||
119 | + /*< public >*/ | ||
120 | + | ||
121 | + /* State: these just track the values of our input signals */ | ||
122 | + bool cfg_nonsec[TZ_NUM_PORTS]; | ||
123 | + bool cfg_ap[TZ_NUM_PORTS]; | ||
124 | + bool cfg_sec_resp; | ||
125 | + bool irq_enable; | ||
126 | + bool irq_clear; | ||
127 | + /* State: are we asserting irq ? */ | ||
128 | + bool irq_status; | ||
129 | + | ||
130 | + qemu_irq irq; | ||
131 | + | ||
132 | + /* Properties */ | ||
133 | + uint32_t nonsec_mask; | ||
134 | + | ||
135 | + TZPPCPort port[TZ_NUM_PORTS]; | ||
136 | +}; | ||
137 | + | ||
138 | +#endif | ||
139 | diff --git a/hw/misc/tz-ppc.c b/hw/misc/tz-ppc.c | ||
140 | new file mode 100644 | ||
141 | index XXXXXXX..XXXXXXX | ||
142 | --- /dev/null | ||
143 | +++ b/hw/misc/tz-ppc.c | ||
144 | @@ -XXX,XX +XXX,XX @@ | ||
145 | +/* | ||
146 | + * ARM TrustZone peripheral protection controller emulation | ||
147 | + * | ||
148 | + * Copyright (c) 2018 Linaro Limited | ||
149 | + * Written by Peter Maydell | ||
150 | + * | ||
151 | + * This program is free software; you can redistribute it and/or modify | ||
152 | + * it under the terms of the GNU General Public License version 2 or | ||
153 | + * (at your option) any later version. | ||
154 | + */ | ||
155 | + | ||
156 | +#include "qemu/osdep.h" | ||
157 | +#include "qemu/log.h" | ||
158 | +#include "qapi/error.h" | ||
159 | +#include "trace.h" | ||
160 | +#include "hw/sysbus.h" | ||
161 | +#include "hw/registerfields.h" | ||
162 | +#include "hw/misc/tz-ppc.h" | ||
163 | + | ||
164 | +static void tz_ppc_update_irq(TZPPC *s) | ||
165 | +{ | ||
166 | + bool level = s->irq_status && s->irq_enable; | ||
167 | + | ||
168 | + trace_tz_ppc_update_irq(level); | ||
169 | + qemu_set_irq(s->irq, level); | ||
170 | +} | ||
171 | + | ||
172 | +static void tz_ppc_cfg_nonsec(void *opaque, int n, int level) | ||
173 | +{ | ||
174 | + TZPPC *s = TZ_PPC(opaque); | ||
175 | + | ||
176 | + assert(n < TZ_NUM_PORTS); | ||
177 | + trace_tz_ppc_cfg_nonsec(n, level); | ||
178 | + s->cfg_nonsec[n] = level; | ||
179 | +} | ||
180 | + | ||
181 | +static void tz_ppc_cfg_ap(void *opaque, int n, int level) | ||
182 | +{ | ||
183 | + TZPPC *s = TZ_PPC(opaque); | ||
184 | + | ||
185 | + assert(n < TZ_NUM_PORTS); | ||
186 | + trace_tz_ppc_cfg_ap(n, level); | ||
187 | + s->cfg_ap[n] = level; | ||
188 | +} | ||
189 | + | ||
190 | +static void tz_ppc_cfg_sec_resp(void *opaque, int n, int level) | ||
191 | +{ | ||
192 | + TZPPC *s = TZ_PPC(opaque); | ||
193 | + | ||
194 | + trace_tz_ppc_cfg_sec_resp(level); | ||
195 | + s->cfg_sec_resp = level; | ||
196 | +} | ||
197 | + | ||
198 | +static void tz_ppc_irq_enable(void *opaque, int n, int level) | ||
199 | +{ | ||
200 | + TZPPC *s = TZ_PPC(opaque); | ||
201 | + | ||
202 | + trace_tz_ppc_irq_enable(level); | ||
203 | + s->irq_enable = level; | ||
204 | + tz_ppc_update_irq(s); | ||
205 | +} | ||
206 | + | ||
207 | +static void tz_ppc_irq_clear(void *opaque, int n, int level) | ||
208 | +{ | ||
209 | + TZPPC *s = TZ_PPC(opaque); | ||
210 | + | ||
211 | + trace_tz_ppc_irq_clear(level); | ||
212 | + | ||
213 | + s->irq_clear = level; | ||
214 | + if (level) { | ||
215 | + s->irq_status = false; | ||
216 | + tz_ppc_update_irq(s); | ||
217 | + } | ||
218 | +} | ||
219 | + | ||
220 | +static bool tz_ppc_check(TZPPC *s, int n, MemTxAttrs attrs) | ||
221 | +{ | ||
222 | + /* Check whether to allow an access to port n; return true if | ||
223 | + * the check passes, and false if the transaction must be blocked. | ||
224 | + * If the latter, the caller must check cfg_sec_resp to determine | ||
225 | + * whether to abort or RAZ/WI the transaction. | ||
226 | + * The checks are: | ||
227 | + * + nonsec_mask suppresses any check of the secure attribute | ||
228 | + * + otherwise, block if cfg_nonsec is 1 and transaction is secure, | ||
229 | + * or if cfg_nonsec is 0 and transaction is non-secure | ||
230 | + * + block if transaction is usermode and cfg_ap is 0 | ||
231 | + */ | ||
232 | + if ((attrs.secure == s->cfg_nonsec[n] && !(s->nonsec_mask & (1 << n))) || | ||
233 | + (attrs.user && !s->cfg_ap[n])) { | ||
234 | + /* Block the transaction. */ | ||
235 | + if (!s->irq_clear) { | ||
236 | + /* Note that holding irq_clear high suppresses interrupts */ | ||
237 | + s->irq_status = true; | ||
238 | + tz_ppc_update_irq(s); | ||
239 | + } | ||
240 | + return false; | ||
241 | + } | ||
242 | + return true; | ||
243 | +} | ||
244 | + | ||
245 | +static MemTxResult tz_ppc_read(void *opaque, hwaddr addr, uint64_t *pdata, | ||
246 | + unsigned size, MemTxAttrs attrs) | ||
247 | +{ | ||
248 | + TZPPCPort *p = opaque; | ||
249 | + TZPPC *s = p->ppc; | ||
250 | + int n = p - s->port; | ||
251 | + AddressSpace *as = &p->downstream_as; | ||
252 | + uint64_t data; | ||
253 | + MemTxResult res; | ||
254 | + | ||
255 | + if (!tz_ppc_check(s, n, attrs)) { | ||
256 | + trace_tz_ppc_read_blocked(n, addr, attrs.secure, attrs.user); | ||
257 | + if (s->cfg_sec_resp) { | ||
258 | + return MEMTX_ERROR; | ||
259 | + } else { | ||
260 | + *pdata = 0; | ||
261 | + return MEMTX_OK; | ||
262 | + } | ||
263 | + } | ||
264 | + | ||
265 | + switch (size) { | ||
266 | + case 1: | ||
267 | + data = address_space_ldub(as, addr, attrs, &res); | ||
268 | + break; | ||
269 | + case 2: | ||
270 | + data = address_space_lduw_le(as, addr, attrs, &res); | ||
271 | + break; | ||
272 | + case 4: | ||
273 | + data = address_space_ldl_le(as, addr, attrs, &res); | ||
274 | + break; | ||
275 | + case 8: | ||
276 | + data = address_space_ldq_le(as, addr, attrs, &res); | ||
277 | + break; | ||
278 | + default: | 79 | + default: |
279 | + g_assert_not_reached(); | 80 | + g_assert_not_reached(); |
280 | + } | 81 | } |
281 | + *pdata = data; | 82 | } |
282 | + return res; | 83 | |
283 | +} | 84 | @@ -XXX,XX +XXX,XX @@ static void spitz_scoop_gpio_setup(SpitzMachineState *sms) |
284 | + | 85 | |
285 | +static MemTxResult tz_ppc_write(void *opaque, hwaddr addr, uint64_t val, | 86 | if (sms->scp1) { |
286 | + unsigned size, MemTxAttrs attrs) | 87 | qdev_connect_gpio_out(sms->scp1, SPITZ_SCP2_BACKLIGHT_CONT, |
287 | +{ | 88 | - outsignals[4]); |
288 | + TZPPCPort *p = opaque; | 89 | + qdev_get_gpio_in_named(sms->lcdtg, "bl_bit5", 0)); |
289 | + TZPPC *s = p->ppc; | 90 | qdev_connect_gpio_out(sms->scp1, SPITZ_SCP2_BACKLIGHT_ON, |
290 | + AddressSpace *as = &p->downstream_as; | 91 | - outsignals[5]); |
291 | + int n = p - s->port; | 92 | + qdev_get_gpio_in_named(sms->lcdtg, "bl_power", 0)); |
292 | + MemTxResult res; | 93 | } |
293 | + | 94 | |
294 | + if (!tz_ppc_check(s, n, attrs)) { | 95 | qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_ADC_TEMP_ON, outsignals[6]); |
295 | + trace_tz_ppc_write_blocked(n, addr, attrs.secure, attrs.user); | ||
296 | + if (s->cfg_sec_resp) { | ||
297 | + return MEMTX_ERROR; | ||
298 | + } else { | ||
299 | + return MEMTX_OK; | ||
300 | + } | ||
301 | + } | ||
302 | + | ||
303 | + switch (size) { | ||
304 | + case 1: | ||
305 | + address_space_stb(as, addr, val, attrs, &res); | ||
306 | + break; | ||
307 | + case 2: | ||
308 | + address_space_stw_le(as, addr, val, attrs, &res); | ||
309 | + break; | ||
310 | + case 4: | ||
311 | + address_space_stl_le(as, addr, val, attrs, &res); | ||
312 | + break; | ||
313 | + case 8: | ||
314 | + address_space_stq_le(as, addr, val, attrs, &res); | ||
315 | + break; | ||
316 | + default: | ||
317 | + g_assert_not_reached(); | ||
318 | + } | ||
319 | + return res; | ||
320 | +} | ||
321 | + | ||
322 | +static const MemoryRegionOps tz_ppc_ops = { | ||
323 | + .read_with_attrs = tz_ppc_read, | ||
324 | + .write_with_attrs = tz_ppc_write, | ||
325 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
326 | +}; | ||
327 | + | ||
328 | +static void tz_ppc_reset(DeviceState *dev) | ||
329 | +{ | ||
330 | + TZPPC *s = TZ_PPC(dev); | ||
331 | + | ||
332 | + trace_tz_ppc_reset(); | ||
333 | + s->cfg_sec_resp = false; | ||
334 | + memset(s->cfg_nonsec, 0, sizeof(s->cfg_nonsec)); | ||
335 | + memset(s->cfg_ap, 0, sizeof(s->cfg_ap)); | ||
336 | +} | ||
337 | + | ||
338 | +static void tz_ppc_init(Object *obj) | ||
339 | +{ | ||
340 | + DeviceState *dev = DEVICE(obj); | ||
341 | + TZPPC *s = TZ_PPC(obj); | ||
342 | + | ||
343 | + qdev_init_gpio_in_named(dev, tz_ppc_cfg_nonsec, "cfg_nonsec", TZ_NUM_PORTS); | ||
344 | + qdev_init_gpio_in_named(dev, tz_ppc_cfg_ap, "cfg_ap", TZ_NUM_PORTS); | ||
345 | + qdev_init_gpio_in_named(dev, tz_ppc_cfg_sec_resp, "cfg_sec_resp", 1); | ||
346 | + qdev_init_gpio_in_named(dev, tz_ppc_irq_enable, "irq_enable", 1); | ||
347 | + qdev_init_gpio_in_named(dev, tz_ppc_irq_clear, "irq_clear", 1); | ||
348 | + qdev_init_gpio_out_named(dev, &s->irq, "irq", 1); | ||
349 | +} | ||
350 | + | ||
351 | +static void tz_ppc_realize(DeviceState *dev, Error **errp) | ||
352 | +{ | ||
353 | + Object *obj = OBJECT(dev); | ||
354 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
355 | + TZPPC *s = TZ_PPC(dev); | ||
356 | + int i; | ||
357 | + | ||
358 | + /* We can't create the upstream end of the port until realize, | ||
359 | + * as we don't know the size of the MR used as the downstream until then. | ||
360 | + */ | ||
361 | + for (i = 0; i < TZ_NUM_PORTS; i++) { | ||
362 | + TZPPCPort *port = &s->port[i]; | ||
363 | + char *name; | ||
364 | + uint64_t size; | ||
365 | + | ||
366 | + if (!port->downstream) { | ||
367 | + continue; | ||
368 | + } | ||
369 | + | ||
370 | + name = g_strdup_printf("tz-ppc-port[%d]", i); | ||
371 | + | ||
372 | + port->ppc = s; | ||
373 | + address_space_init(&port->downstream_as, port->downstream, name); | ||
374 | + | ||
375 | + size = memory_region_size(port->downstream); | ||
376 | + memory_region_init_io(&port->upstream, obj, &tz_ppc_ops, | ||
377 | + port, name, size); | ||
378 | + sysbus_init_mmio(sbd, &port->upstream); | ||
379 | + g_free(name); | ||
380 | + } | ||
381 | +} | ||
382 | + | ||
383 | +static const VMStateDescription tz_ppc_vmstate = { | ||
384 | + .name = "tz-ppc", | ||
385 | + .version_id = 1, | ||
386 | + .minimum_version_id = 1, | ||
387 | + .fields = (VMStateField[]) { | ||
388 | + VMSTATE_BOOL_ARRAY(cfg_nonsec, TZPPC, 16), | ||
389 | + VMSTATE_BOOL_ARRAY(cfg_ap, TZPPC, 16), | ||
390 | + VMSTATE_BOOL(cfg_sec_resp, TZPPC), | ||
391 | + VMSTATE_BOOL(irq_enable, TZPPC), | ||
392 | + VMSTATE_BOOL(irq_clear, TZPPC), | ||
393 | + VMSTATE_BOOL(irq_status, TZPPC), | ||
394 | + VMSTATE_END_OF_LIST() | ||
395 | + } | ||
396 | +}; | ||
397 | + | ||
398 | +#define DEFINE_PORT(N) \ | ||
399 | + DEFINE_PROP_LINK("port[" #N "]", TZPPC, port[N].downstream, \ | ||
400 | + TYPE_MEMORY_REGION, MemoryRegion *) | ||
401 | + | ||
402 | +static Property tz_ppc_properties[] = { | ||
403 | + DEFINE_PROP_UINT32("NONSEC_MASK", TZPPC, nonsec_mask, 0), | ||
404 | + DEFINE_PORT(0), | ||
405 | + DEFINE_PORT(1), | ||
406 | + DEFINE_PORT(2), | ||
407 | + DEFINE_PORT(3), | ||
408 | + DEFINE_PORT(4), | ||
409 | + DEFINE_PORT(5), | ||
410 | + DEFINE_PORT(6), | ||
411 | + DEFINE_PORT(7), | ||
412 | + DEFINE_PORT(8), | ||
413 | + DEFINE_PORT(9), | ||
414 | + DEFINE_PORT(10), | ||
415 | + DEFINE_PORT(11), | ||
416 | + DEFINE_PORT(12), | ||
417 | + DEFINE_PORT(13), | ||
418 | + DEFINE_PORT(14), | ||
419 | + DEFINE_PORT(15), | ||
420 | + DEFINE_PROP_END_OF_LIST(), | ||
421 | +}; | ||
422 | + | ||
423 | +static void tz_ppc_class_init(ObjectClass *klass, void *data) | ||
424 | +{ | ||
425 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
426 | + | ||
427 | + dc->realize = tz_ppc_realize; | ||
428 | + dc->vmsd = &tz_ppc_vmstate; | ||
429 | + dc->reset = tz_ppc_reset; | ||
430 | + dc->props = tz_ppc_properties; | ||
431 | +} | ||
432 | + | ||
433 | +static const TypeInfo tz_ppc_info = { | ||
434 | + .name = TYPE_TZ_PPC, | ||
435 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
436 | + .instance_size = sizeof(TZPPC), | ||
437 | + .instance_init = tz_ppc_init, | ||
438 | + .class_init = tz_ppc_class_init, | ||
439 | +}; | ||
440 | + | ||
441 | +static void tz_ppc_register_types(void) | ||
442 | +{ | ||
443 | + type_register_static(&tz_ppc_info); | ||
444 | +} | ||
445 | + | ||
446 | +type_init(tz_ppc_register_types); | ||
447 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | ||
448 | index XXXXXXX..XXXXXXX 100644 | ||
449 | --- a/default-configs/arm-softmmu.mak | ||
450 | +++ b/default-configs/arm-softmmu.mak | ||
451 | @@ -XXX,XX +XXX,XX @@ CONFIG_CMSDK_APB_UART=y | ||
452 | CONFIG_MPS2_FPGAIO=y | ||
453 | CONFIG_MPS2_SCC=y | ||
454 | |||
455 | +CONFIG_TZ_PPC=y | ||
456 | + | ||
457 | CONFIG_VERSATILE_PCI=y | ||
458 | CONFIG_VERSATILE_I2C=y | ||
459 | |||
460 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
461 | index XXXXXXX..XXXXXXX 100644 | ||
462 | --- a/hw/misc/trace-events | ||
463 | +++ b/hw/misc/trace-events | ||
464 | @@ -XXX,XX +XXX,XX @@ mos6522_get_next_irq_time(uint16_t latch, int64_t d, int64_t delta) "latch=%d co | ||
465 | mos6522_set_sr_int(void) "set sr_int" | ||
466 | mos6522_write(uint64_t addr, uint64_t val) "reg=0x%"PRIx64 " val=0x%"PRIx64 | ||
467 | mos6522_read(uint64_t addr, unsigned val) "reg=0x%"PRIx64 " val=0x%x" | ||
468 | + | ||
469 | +# hw/misc/tz-ppc.c | ||
470 | +tz_ppc_reset(void) "TZ PPC: reset" | ||
471 | +tz_ppc_cfg_nonsec(int n, int level) "TZ PPC: cfg_nonsec[%d] = %d" | ||
472 | +tz_ppc_cfg_ap(int n, int level) "TZ PPC: cfg_ap[%d] = %d" | ||
473 | +tz_ppc_cfg_sec_resp(int level) "TZ PPC: cfg_sec_resp = %d" | ||
474 | +tz_ppc_irq_enable(int level) "TZ PPC: int_enable = %d" | ||
475 | +tz_ppc_irq_clear(int level) "TZ PPC: int_clear = %d" | ||
476 | +tz_ppc_update_irq(int level) "TZ PPC: setting irq line to %d" | ||
477 | +tz_ppc_read_blocked(int n, hwaddr offset, bool secure, bool user) "TZ PPC: port %d offset 0x%" HWADDR_PRIx " read (secure %d user %d) blocked" | ||
478 | +tz_ppc_write_blocked(int n, hwaddr offset, bool secure, bool user) "TZ PPC: port %d offset 0x%" HWADDR_PRIx " write (secure %d user %d) blocked" | ||
479 | -- | 96 | -- |
480 | 2.16.2 | 97 | 2.20.1 |
481 | 98 | ||
482 | 99 | diff view generated by jsdifflib |
1 | In some board or SoC models it is necessary to split a qemu_irq line | 1 | Add some QOM properties to the max111x ADC device to allow the |
---|---|---|---|
2 | so that one input can feed multiple outputs. We currently have | 2 | initial values to be configured. Currently this is done by |
3 | qemu_irq_split() for this, but that has several deficiencies: | 3 | board code calling max111x_set_input() after it creates the |
4 | * it can only handle splitting a line into two | 4 | device, which doesn't work on system reset. |
5 | * it unavoidably leaks memory, so it can't be used | ||
6 | in a device that can be deleted | ||
7 | 5 | ||
8 | Implement a qdev device that encapsulates splitting of IRQs, with a | 6 | This requires us to implement a reset method for this device, |
9 | configurable number of outputs. (This is in some ways the inverse of | 7 | so while we're doing that make sure we reset the other parts |
10 | the TYPE_OR_IRQ device.) | 8 | of the device state. |
11 | 9 | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 11 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
14 | Message-id: 20180220180325.29818-13-peter.maydell@linaro.org | 12 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
13 | Message-id: 20200628142429.17111-7-peter.maydell@linaro.org | ||
15 | --- | 14 | --- |
16 | hw/core/Makefile.objs | 1 + | 15 | hw/misc/max111x.c | 57 ++++++++++++++++++++++++++++++++++++++--------- |
17 | include/hw/core/split-irq.h | 57 +++++++++++++++++++++++++++++ | 16 | 1 file changed, 47 insertions(+), 10 deletions(-) |
18 | include/hw/irq.h | 4 +- | ||
19 | hw/core/split-irq.c | 89 +++++++++++++++++++++++++++++++++++++++++++++ | ||
20 | 4 files changed, 150 insertions(+), 1 deletion(-) | ||
21 | create mode 100644 include/hw/core/split-irq.h | ||
22 | create mode 100644 hw/core/split-irq.c | ||
23 | 17 | ||
24 | diff --git a/hw/core/Makefile.objs b/hw/core/Makefile.objs | 18 | diff --git a/hw/misc/max111x.c b/hw/misc/max111x.c |
25 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/core/Makefile.objs | 20 | --- a/hw/misc/max111x.c |
27 | +++ b/hw/core/Makefile.objs | 21 | +++ b/hw/misc/max111x.c |
28 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_FITLOADER) += loader-fit.o | ||
29 | common-obj-$(CONFIG_SOFTMMU) += qdev-properties-system.o | ||
30 | common-obj-$(CONFIG_SOFTMMU) += register.o | ||
31 | common-obj-$(CONFIG_SOFTMMU) += or-irq.o | ||
32 | +common-obj-$(CONFIG_SOFTMMU) += split-irq.o | ||
33 | common-obj-$(CONFIG_PLATFORM_BUS) += platform-bus.o | ||
34 | |||
35 | obj-$(CONFIG_SOFTMMU) += generic-loader.o | ||
36 | diff --git a/include/hw/core/split-irq.h b/include/hw/core/split-irq.h | ||
37 | new file mode 100644 | ||
38 | index XXXXXXX..XXXXXXX | ||
39 | --- /dev/null | ||
40 | +++ b/include/hw/core/split-irq.h | ||
41 | @@ -XXX,XX +XXX,XX @@ | 22 | @@ -XXX,XX +XXX,XX @@ |
42 | +/* | 23 | #include "hw/ssi/ssi.h" |
43 | + * IRQ splitter device. | 24 | #include "migration/vmstate.h" |
44 | + * | 25 | #include "qemu/module.h" |
45 | + * Copyright (c) 2018 Linaro Limited. | 26 | +#include "hw/qdev-properties.h" |
46 | + * Written by Peter Maydell | 27 | |
47 | + * | 28 | typedef struct { |
48 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 29 | SSISlave parent_obj; |
49 | + * of this software and associated documentation files (the "Software"), to deal | 30 | |
50 | + * in the Software without restriction, including without limitation the rights | 31 | qemu_irq interrupt; |
51 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 32 | + /* Values of inputs at system reset (settable by QOM property) */ |
52 | + * copies of the Software, and to permit persons to whom the Software is | 33 | + uint8_t reset_input[8]; |
53 | + * furnished to do so, subject to the following conditions: | ||
54 | + * | ||
55 | + * The above copyright notice and this permission notice shall be included in | ||
56 | + * all copies or substantial portions of the Software. | ||
57 | + * | ||
58 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
59 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
60 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
61 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
62 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
63 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
64 | + * THE SOFTWARE. | ||
65 | + */ | ||
66 | + | 34 | + |
67 | +/* This is a simple device which has one GPIO input line and multiple | 35 | uint8_t tb1, rb2, rb3; |
68 | + * GPIO output lines. Any change on the input line is forwarded to all | 36 | int cycle; |
69 | + * of the outputs. | 37 | |
70 | + * | 38 | @@ -XXX,XX +XXX,XX @@ static int max111x_init(SSISlave *d, int inputs) |
71 | + * QEMU interface: | 39 | qdev_init_gpio_out(dev, &s->interrupt, 1); |
72 | + * + one unnamed GPIO input: the input line | 40 | |
73 | + * + N unnamed GPIO outputs: the output lines | 41 | s->inputs = inputs; |
74 | + * + QOM property "num-lines": sets the number of output lines | 42 | - /* TODO: add a user interface for setting these */ |
75 | + */ | 43 | - s->input[0] = 0xf0; |
76 | +#ifndef HW_SPLIT_IRQ_H | 44 | - s->input[1] = 0xe0; |
77 | +#define HW_SPLIT_IRQ_H | 45 | - s->input[2] = 0xd0; |
78 | + | 46 | - s->input[3] = 0xc0; |
79 | +#include "hw/irq.h" | 47 | - s->input[4] = 0xb0; |
80 | +#include "hw/sysbus.h" | 48 | - s->input[5] = 0xa0; |
81 | +#include "qom/object.h" | 49 | - s->input[6] = 0x90; |
82 | + | 50 | - s->input[7] = 0x80; |
83 | +#define TYPE_SPLIT_IRQ "split-irq" | 51 | - s->com = 0; |
84 | + | 52 | |
85 | +#define MAX_SPLIT_LINES 16 | 53 | vmstate_register(VMSTATE_IF(dev), VMSTATE_INSTANCE_ID_ANY, |
86 | + | 54 | &vmstate_max111x, s); |
87 | +typedef struct SplitIRQ SplitIRQ; | 55 | @@ -XXX,XX +XXX,XX @@ void max111x_set_input(DeviceState *dev, int line, uint8_t value) |
88 | + | 56 | s->input[line] = value; |
89 | +#define SPLIT_IRQ(obj) OBJECT_CHECK(SplitIRQ, (obj), TYPE_SPLIT_IRQ) | 57 | } |
90 | + | 58 | |
91 | +struct SplitIRQ { | 59 | +static void max111x_reset(DeviceState *dev) |
92 | + DeviceState parent_obj; | ||
93 | + | ||
94 | + qemu_irq out_irq[MAX_SPLIT_LINES]; | ||
95 | + uint16_t num_lines; | ||
96 | +}; | ||
97 | + | ||
98 | +#endif | ||
99 | diff --git a/include/hw/irq.h b/include/hw/irq.h | ||
100 | index XXXXXXX..XXXXXXX 100644 | ||
101 | --- a/include/hw/irq.h | ||
102 | +++ b/include/hw/irq.h | ||
103 | @@ -XXX,XX +XXX,XX @@ void qemu_free_irq(qemu_irq irq); | ||
104 | /* Returns a new IRQ with opposite polarity. */ | ||
105 | qemu_irq qemu_irq_invert(qemu_irq irq); | ||
106 | |||
107 | -/* Returns a new IRQ which feeds into both the passed IRQs */ | ||
108 | +/* Returns a new IRQ which feeds into both the passed IRQs. | ||
109 | + * It's probably better to use the TYPE_SPLIT_IRQ device instead. | ||
110 | + */ | ||
111 | qemu_irq qemu_irq_split(qemu_irq irq1, qemu_irq irq2); | ||
112 | |||
113 | /* Returns a new IRQ set which connects 1:1 to another IRQ set, which | ||
114 | diff --git a/hw/core/split-irq.c b/hw/core/split-irq.c | ||
115 | new file mode 100644 | ||
116 | index XXXXXXX..XXXXXXX | ||
117 | --- /dev/null | ||
118 | +++ b/hw/core/split-irq.c | ||
119 | @@ -XXX,XX +XXX,XX @@ | ||
120 | +/* | ||
121 | + * IRQ splitter device. | ||
122 | + * | ||
123 | + * Copyright (c) 2018 Linaro Limited. | ||
124 | + * Written by Peter Maydell | ||
125 | + * | ||
126 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
127 | + * of this software and associated documentation files (the "Software"), to deal | ||
128 | + * in the Software without restriction, including without limitation the rights | ||
129 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
130 | + * copies of the Software, and to permit persons to whom the Software is | ||
131 | + * furnished to do so, subject to the following conditions: | ||
132 | + * | ||
133 | + * The above copyright notice and this permission notice shall be included in | ||
134 | + * all copies or substantial portions of the Software. | ||
135 | + * | ||
136 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
137 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
138 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
139 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
140 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
141 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
142 | + * THE SOFTWARE. | ||
143 | + */ | ||
144 | + | ||
145 | +#include "qemu/osdep.h" | ||
146 | +#include "hw/core/split-irq.h" | ||
147 | +#include "qapi/error.h" | ||
148 | + | ||
149 | +static void split_irq_handler(void *opaque, int n, int level) | ||
150 | +{ | 60 | +{ |
151 | + SplitIRQ *s = SPLIT_IRQ(opaque); | 61 | + MAX111xState *s = MAX_111X(dev); |
152 | + int i; | 62 | + int i; |
153 | + | 63 | + |
154 | + for (i = 0; i < s->num_lines; i++) { | 64 | + for (i = 0; i < s->inputs; i++) { |
155 | + qemu_set_irq(s->out_irq[i], level); | 65 | + s->input[i] = s->reset_input[i]; |
156 | + } | 66 | + } |
67 | + s->com = 0; | ||
68 | + s->tb1 = 0; | ||
69 | + s->rb2 = 0; | ||
70 | + s->rb3 = 0; | ||
71 | + s->cycle = 0; | ||
157 | +} | 72 | +} |
158 | + | 73 | + |
159 | +static void split_irq_init(Object *obj) | 74 | +static Property max1110_properties[] = { |
160 | +{ | 75 | + /* Reset values for ADC inputs */ |
161 | + qdev_init_gpio_in(DEVICE(obj), split_irq_handler, 1); | 76 | + DEFINE_PROP_UINT8("input0", MAX111xState, reset_input[0], 0xf0), |
162 | +} | 77 | + DEFINE_PROP_UINT8("input1", MAX111xState, reset_input[1], 0xe0), |
163 | + | 78 | + DEFINE_PROP_UINT8("input2", MAX111xState, reset_input[2], 0xd0), |
164 | +static void split_irq_realize(DeviceState *dev, Error **errp) | 79 | + DEFINE_PROP_UINT8("input3", MAX111xState, reset_input[3], 0xc0), |
165 | +{ | ||
166 | + SplitIRQ *s = SPLIT_IRQ(dev); | ||
167 | + | ||
168 | + if (s->num_lines < 1 || s->num_lines >= MAX_SPLIT_LINES) { | ||
169 | + error_setg(errp, | ||
170 | + "IRQ splitter number of lines %d is not between 1 and %d", | ||
171 | + s->num_lines, MAX_SPLIT_LINES); | ||
172 | + return; | ||
173 | + } | ||
174 | + | ||
175 | + qdev_init_gpio_out(dev, s->out_irq, s->num_lines); | ||
176 | +} | ||
177 | + | ||
178 | +static Property split_irq_properties[] = { | ||
179 | + DEFINE_PROP_UINT16("num-lines", SplitIRQ, num_lines, 1), | ||
180 | + DEFINE_PROP_END_OF_LIST(), | 80 | + DEFINE_PROP_END_OF_LIST(), |
181 | +}; | 81 | +}; |
182 | + | 82 | + |
183 | +static void split_irq_class_init(ObjectClass *klass, void *data) | 83 | +static Property max1111_properties[] = { |
184 | +{ | 84 | + /* Reset values for ADC inputs */ |
185 | + DeviceClass *dc = DEVICE_CLASS(klass); | 85 | + DEFINE_PROP_UINT8("input0", MAX111xState, reset_input[0], 0xf0), |
186 | + | 86 | + DEFINE_PROP_UINT8("input1", MAX111xState, reset_input[1], 0xe0), |
187 | + /* No state to reset or migrate */ | 87 | + DEFINE_PROP_UINT8("input2", MAX111xState, reset_input[2], 0xd0), |
188 | + dc->props = split_irq_properties; | 88 | + DEFINE_PROP_UINT8("input3", MAX111xState, reset_input[3], 0xc0), |
189 | + dc->realize = split_irq_realize; | 89 | + DEFINE_PROP_UINT8("input4", MAX111xState, reset_input[4], 0xb0), |
190 | + | 90 | + DEFINE_PROP_UINT8("input5", MAX111xState, reset_input[5], 0xa0), |
191 | + /* Reason: Needs to be wired up to work */ | 91 | + DEFINE_PROP_UINT8("input6", MAX111xState, reset_input[6], 0x90), |
192 | + dc->user_creatable = false; | 92 | + DEFINE_PROP_UINT8("input7", MAX111xState, reset_input[7], 0x80), |
193 | +} | 93 | + DEFINE_PROP_END_OF_LIST(), |
194 | + | ||
195 | +static const TypeInfo split_irq_type_info = { | ||
196 | + .name = TYPE_SPLIT_IRQ, | ||
197 | + .parent = TYPE_DEVICE, | ||
198 | + .instance_size = sizeof(SplitIRQ), | ||
199 | + .instance_init = split_irq_init, | ||
200 | + .class_init = split_irq_class_init, | ||
201 | +}; | 94 | +}; |
202 | + | 95 | + |
203 | +static void split_irq_register_types(void) | 96 | static void max111x_class_init(ObjectClass *klass, void *data) |
204 | +{ | 97 | { |
205 | + type_register_static(&split_irq_type_info); | 98 | SSISlaveClass *k = SSI_SLAVE_CLASS(klass); |
206 | +} | 99 | + DeviceClass *dc = DEVICE_CLASS(klass); |
207 | + | 100 | |
208 | +type_init(split_irq_register_types) | 101 | k->transfer = max111x_transfer; |
102 | + dc->reset = max111x_reset; | ||
103 | } | ||
104 | |||
105 | static const TypeInfo max111x_info = { | ||
106 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo max111x_info = { | ||
107 | static void max1110_class_init(ObjectClass *klass, void *data) | ||
108 | { | ||
109 | SSISlaveClass *k = SSI_SLAVE_CLASS(klass); | ||
110 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
111 | |||
112 | k->realize = max1110_realize; | ||
113 | + device_class_set_props(dc, max1110_properties); | ||
114 | } | ||
115 | |||
116 | static const TypeInfo max1110_info = { | ||
117 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo max1110_info = { | ||
118 | static void max1111_class_init(ObjectClass *klass, void *data) | ||
119 | { | ||
120 | SSISlaveClass *k = SSI_SLAVE_CLASS(klass); | ||
121 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
122 | |||
123 | k->realize = max1111_realize; | ||
124 | + device_class_set_props(dc, max1111_properties); | ||
125 | } | ||
126 | |||
127 | static const TypeInfo max1111_info = { | ||
209 | -- | 128 | -- |
210 | 2.16.2 | 129 | 2.20.1 |
211 | 130 | ||
212 | 131 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | The max111x is a proper qdev device; we can use dc->vmsd rather than |
---|---|---|---|
2 | directly calling vmstate_register(). | ||
2 | 3 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | It's possible that this is a migration compat break, but the only |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | boards that use this device are the spitz-family ('akita', 'borzoi', |
5 | Message-id: 20180228193125.20577-14-richard.henderson@linaro.org | 6 | 'spitz', 'terrier'). |
7 | |||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
11 | Message-id: 20200628142429.17111-8-peter.maydell@linaro.org | ||
7 | --- | 12 | --- |
8 | target/arm/translate.c | 68 ++++++++++++++++++++++++++++++++++++++++++++++++++ | 13 | hw/misc/max111x.c | 3 +-- |
9 | 1 file changed, 68 insertions(+) | 14 | 1 file changed, 1 insertion(+), 2 deletions(-) |
10 | 15 | ||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 16 | diff --git a/hw/misc/max111x.c b/hw/misc/max111x.c |
12 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate.c | 18 | --- a/hw/misc/max111x.c |
14 | +++ b/target/arm/translate.c | 19 | +++ b/hw/misc/max111x.c |
15 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 20 | @@ -XXX,XX +XXX,XX @@ static int max111x_init(SSISlave *d, int inputs) |
21 | |||
22 | s->inputs = inputs; | ||
23 | |||
24 | - vmstate_register(VMSTATE_IF(dev), VMSTATE_INSTANCE_ID_ANY, | ||
25 | - &vmstate_max111x, s); | ||
16 | return 0; | 26 | return 0; |
17 | } | 27 | } |
18 | 28 | ||
19 | +/* Advanced SIMD three registers of the same length extension. | 29 | @@ -XXX,XX +XXX,XX @@ static void max111x_class_init(ObjectClass *klass, void *data) |
20 | + * 31 25 23 22 20 16 12 11 10 9 8 3 0 | 30 | |
21 | + * +---------------+-----+---+-----+----+----+---+----+---+----+---------+----+ | 31 | k->transfer = max111x_transfer; |
22 | + * | 1 1 1 1 1 1 0 | op1 | D | op2 | Vn | Vd | 1 | o3 | 0 | o4 | N Q M U | Vm | | 32 | dc->reset = max111x_reset; |
23 | + * +---------------+-----+---+-----+----+----+---+----+---+----+---------+----+ | 33 | + dc->vmsd = &vmstate_max111x; |
24 | + */ | 34 | } |
25 | +static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | 35 | |
26 | +{ | 36 | static const TypeInfo max111x_info = { |
27 | + gen_helper_gvec_3_ptr *fn_gvec_ptr; | ||
28 | + int rd, rn, rm, rot, size, opr_sz; | ||
29 | + TCGv_ptr fpst; | ||
30 | + bool q; | ||
31 | + | ||
32 | + q = extract32(insn, 6, 1); | ||
33 | + VFP_DREG_D(rd, insn); | ||
34 | + VFP_DREG_N(rn, insn); | ||
35 | + VFP_DREG_M(rm, insn); | ||
36 | + if ((rd | rn | rm) & q) { | ||
37 | + return 1; | ||
38 | + } | ||
39 | + | ||
40 | + if ((insn & 0xfe200f10) == 0xfc200800) { | ||
41 | + /* VCMLA -- 1111 110R R.1S .... .... 1000 ...0 .... */ | ||
42 | + size = extract32(insn, 20, 1); | ||
43 | + rot = extract32(insn, 23, 2); | ||
44 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_FCMA) | ||
45 | + || (!size && !arm_dc_feature(s, ARM_FEATURE_V8_FP16))) { | ||
46 | + return 1; | ||
47 | + } | ||
48 | + fn_gvec_ptr = size ? gen_helper_gvec_fcmlas : gen_helper_gvec_fcmlah; | ||
49 | + } else if ((insn & 0xfea00f10) == 0xfc800800) { | ||
50 | + /* VCADD -- 1111 110R 1.0S .... .... 1000 ...0 .... */ | ||
51 | + size = extract32(insn, 20, 1); | ||
52 | + rot = extract32(insn, 24, 1); | ||
53 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_FCMA) | ||
54 | + || (!size && !arm_dc_feature(s, ARM_FEATURE_V8_FP16))) { | ||
55 | + return 1; | ||
56 | + } | ||
57 | + fn_gvec_ptr = size ? gen_helper_gvec_fcadds : gen_helper_gvec_fcaddh; | ||
58 | + } else { | ||
59 | + return 1; | ||
60 | + } | ||
61 | + | ||
62 | + if (s->fp_excp_el) { | ||
63 | + gen_exception_insn(s, 4, EXCP_UDEF, | ||
64 | + syn_fp_access_trap(1, 0xe, false), s->fp_excp_el); | ||
65 | + return 0; | ||
66 | + } | ||
67 | + if (!s->vfp_enabled) { | ||
68 | + return 1; | ||
69 | + } | ||
70 | + | ||
71 | + opr_sz = (1 + q) * 8; | ||
72 | + fpst = get_fpstatus_ptr(1); | ||
73 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), | ||
74 | + vfp_reg_offset(1, rn), | ||
75 | + vfp_reg_offset(1, rm), fpst, | ||
76 | + opr_sz, opr_sz, rot, fn_gvec_ptr); | ||
77 | + tcg_temp_free_ptr(fpst); | ||
78 | + return 0; | ||
79 | +} | ||
80 | + | ||
81 | static int disas_coproc_insn(DisasContext *s, uint32_t insn) | ||
82 | { | ||
83 | int cpnum, is64, crn, crm, opc1, opc2, isread, rt, rt2; | ||
84 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
85 | } | ||
86 | } | ||
87 | } | ||
88 | + } else if ((insn & 0x0e000a00) == 0x0c000800 | ||
89 | + && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
90 | + if (disas_neon_insn_3same_ext(s, insn)) { | ||
91 | + goto illegal_op; | ||
92 | + } | ||
93 | + return; | ||
94 | } else if ((insn & 0x0fe00000) == 0x0c400000) { | ||
95 | /* Coprocessor double register transfer. */ | ||
96 | ARCH(5TE); | ||
97 | -- | 37 | -- |
98 | 2.16.2 | 38 | 2.20.1 |
99 | 39 | ||
100 | 40 | diff view generated by jsdifflib |
1 | Add a function load_ramdisk_as() which behaves like the existing | 1 | Add an ssi_realize_and_unref(), for the benefit of callers |
---|---|---|---|
2 | load_ramdisk() but allows the caller to specify the AddressSpace | 2 | who want to be able to create an SSI device, set QOM properties |
3 | to use. This matches the pattern we have already for various | 3 | on it, and then do the realize-and-unref afterwards. |
4 | other loader functions. | 4 | |
5 | The API works on the same principle as the recently added | ||
6 | qdev_realize_and_undef(), sysbus_realize_and_undef(), etc. | ||
5 | 7 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
9 | Message-id: 20180220180325.29818-2-peter.maydell@linaro.org | 11 | Message-id: 20200628142429.17111-9-peter.maydell@linaro.org |
10 | --- | 12 | --- |
11 | include/hw/loader.h | 12 +++++++++++- | 13 | include/hw/ssi/ssi.h | 26 ++++++++++++++++++++++++++ |
12 | hw/core/loader.c | 8 +++++++- | 14 | hw/ssi/ssi.c | 7 ++++++- |
13 | 2 files changed, 18 insertions(+), 2 deletions(-) | 15 | 2 files changed, 32 insertions(+), 1 deletion(-) |
14 | 16 | ||
15 | diff --git a/include/hw/loader.h b/include/hw/loader.h | 17 | diff --git a/include/hw/ssi/ssi.h b/include/hw/ssi/ssi.h |
16 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/loader.h | 19 | --- a/include/hw/ssi/ssi.h |
18 | +++ b/include/hw/loader.h | 20 | +++ b/include/hw/ssi/ssi.h |
19 | @@ -XXX,XX +XXX,XX @@ int load_uimage(const char *filename, hwaddr *ep, | 21 | @@ -XXX,XX +XXX,XX @@ extern const VMStateDescription vmstate_ssi_slave; |
20 | void *translate_opaque); | 22 | } |
21 | 23 | ||
22 | /** | 24 | DeviceState *ssi_create_slave(SSIBus *bus, const char *name); |
23 | - * load_ramdisk: | ||
24 | + * load_ramdisk_as: | ||
25 | * @filename: Path to the ramdisk image | ||
26 | * @addr: Memory address to load the ramdisk to | ||
27 | * @max_sz: Maximum allowed ramdisk size (for non-u-boot ramdisks) | ||
28 | + * @as: The AddressSpace to load the ELF to. The value of address_space_memory | ||
29 | + * is used if nothing is supplied here. | ||
30 | * | ||
31 | * Load a ramdisk image with U-Boot header to the specified memory | ||
32 | * address. | ||
33 | * | ||
34 | * Returns the size of the loaded image on success, -1 otherwise. | ||
35 | */ | ||
36 | +int load_ramdisk_as(const char *filename, hwaddr addr, uint64_t max_sz, | ||
37 | + AddressSpace *as); | ||
38 | + | ||
39 | +/** | 25 | +/** |
40 | + * load_ramdisk: | 26 | + * ssi_realize_and_unref: realize and unref an SSI slave device |
41 | + * Same as load_ramdisk_as(), but doesn't allow the caller to specify | 27 | + * @dev: SSI slave device to realize |
42 | + * an AddressSpace. | 28 | + * @bus: SSI bus to put it on |
29 | + * @errp: error pointer | ||
30 | + * | ||
31 | + * Call 'realize' on @dev, put it on the specified @bus, and drop the | ||
32 | + * reference to it. Errors are reported via @errp and by returning | ||
33 | + * false. | ||
34 | + * | ||
35 | + * This function is useful if you have created @dev via qdev_new() | ||
36 | + * (which takes a reference to the device it returns to you), so that | ||
37 | + * you can set properties on it before realizing it. If you don't need | ||
38 | + * to set properties then ssi_create_slave() is probably better (as it | ||
39 | + * does the create, init and realize in one step). | ||
40 | + * | ||
41 | + * If you are embedding the SSI slave into another QOM device and | ||
42 | + * initialized it via some variant on object_initialize_child() then | ||
43 | + * do not use this function, because that family of functions arrange | ||
44 | + * for the only reference to the child device to be held by the parent | ||
45 | + * via the child<> property, and so the reference-count-drop done here | ||
46 | + * would be incorrect. (Instead you would want ssi_realize(), which | ||
47 | + * doesn't currently exist but would be trivial to create if we had | ||
48 | + * any code that wanted it.) | ||
43 | + */ | 49 | + */ |
44 | int load_ramdisk(const char *filename, hwaddr addr, uint64_t max_sz); | 50 | +bool ssi_realize_and_unref(DeviceState *dev, SSIBus *bus, Error **errp); |
45 | 51 | ||
46 | ssize_t gunzip(void *dst, size_t dstlen, uint8_t *src, size_t srclen); | 52 | /* Master interface. */ |
47 | diff --git a/hw/core/loader.c b/hw/core/loader.c | 53 | SSIBus *ssi_create_bus(DeviceState *parent, const char *name); |
54 | diff --git a/hw/ssi/ssi.c b/hw/ssi/ssi.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | 55 | index XXXXXXX..XXXXXXX 100644 |
49 | --- a/hw/core/loader.c | 56 | --- a/hw/ssi/ssi.c |
50 | +++ b/hw/core/loader.c | 57 | +++ b/hw/ssi/ssi.c |
51 | @@ -XXX,XX +XXX,XX @@ int load_uimage_as(const char *filename, hwaddr *ep, hwaddr *loadaddr, | 58 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo ssi_slave_info = { |
52 | 59 | .abstract = true, | |
53 | /* Load a ramdisk. */ | 60 | }; |
54 | int load_ramdisk(const char *filename, hwaddr addr, uint64_t max_sz) | 61 | |
62 | +bool ssi_realize_and_unref(DeviceState *dev, SSIBus *bus, Error **errp) | ||
55 | +{ | 63 | +{ |
56 | + return load_ramdisk_as(filename, addr, max_sz, NULL); | 64 | + return qdev_realize_and_unref(dev, &bus->parent_obj, errp); |
57 | +} | 65 | +} |
58 | + | 66 | + |
59 | +int load_ramdisk_as(const char *filename, hwaddr addr, uint64_t max_sz, | 67 | DeviceState *ssi_create_slave(SSIBus *bus, const char *name) |
60 | + AddressSpace *as) | ||
61 | { | 68 | { |
62 | return load_uboot_image(filename, NULL, &addr, NULL, IH_TYPE_RAMDISK, | 69 | DeviceState *dev = qdev_new(name); |
63 | - NULL, NULL, NULL); | 70 | |
64 | + NULL, NULL, as); | 71 | - qdev_realize_and_unref(dev, &bus->parent_obj, &error_fatal); |
72 | + ssi_realize_and_unref(dev, bus, &error_fatal); | ||
73 | return dev; | ||
65 | } | 74 | } |
66 | 75 | ||
67 | /* Load a gzip-compressed kernel to a dynamically allocated buffer. */ | ||
68 | -- | 76 | -- |
69 | 2.16.2 | 77 | 2.20.1 |
70 | 78 | ||
71 | 79 | diff view generated by jsdifflib |
1 | The or-irq.h header file is missing the customary guard against | 1 | Use the new max111x qdev properties to set the initial input |
---|---|---|---|
2 | multiple inclusion, which means compilation fails if it gets | 2 | values rather than calling max111x_set_input(); this means that |
3 | included twice. Fix the omission. | 3 | on system reset the inputs will correctly return to their initial |
4 | values. | ||
4 | 5 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Message-id: 20200628142429.17111-10-peter.maydell@linaro.org |
8 | Message-id: 20180220180325.29818-11-peter.maydell@linaro.org | ||
9 | --- | 9 | --- |
10 | include/hw/or-irq.h | 5 +++++ | 10 | hw/arm/spitz.c | 11 +++++++---- |
11 | 1 file changed, 5 insertions(+) | 11 | 1 file changed, 7 insertions(+), 4 deletions(-) |
12 | 12 | ||
13 | diff --git a/include/hw/or-irq.h b/include/hw/or-irq.h | 13 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c |
14 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/include/hw/or-irq.h | 15 | --- a/hw/arm/spitz.c |
16 | +++ b/include/hw/or-irq.h | 16 | +++ b/hw/arm/spitz.c |
17 | @@ -XXX,XX +XXX,XX @@ | 17 | @@ -XXX,XX +XXX,XX @@ static void spitz_ssp_attach(SpitzMachineState *sms) |
18 | * THE SOFTWARE. | 18 | qdev_get_gpio_in(sms->mpu->gpio, SPITZ_GPIO_TP_INT)); |
19 | */ | 19 | |
20 | 20 | bus = qdev_get_child_bus(sms->mux, "ssi2"); | |
21 | +#ifndef HW_OR_IRQ_H | 21 | - sms->max1111 = ssi_create_slave(bus, "max1111"); |
22 | +#define HW_OR_IRQ_H | 22 | + sms->max1111 = qdev_new("max1111"); |
23 | + | 23 | max1111 = sms->max1111; |
24 | #include "hw/irq.h" | 24 | - max111x_set_input(sms->max1111, MAX1111_BATT_VOLT, SPITZ_BATTERY_VOLT); |
25 | #include "hw/sysbus.h" | 25 | - max111x_set_input(sms->max1111, MAX1111_BATT_TEMP, 0); |
26 | #include "qom/object.h" | 26 | - max111x_set_input(sms->max1111, MAX1111_ACIN_VOLT, SPITZ_CHARGEON_ACIN); |
27 | @@ -XXX,XX +XXX,XX @@ struct OrIRQState { | 27 | + qdev_prop_set_uint8(sms->max1111, "input1" /* BATT_VOLT */, |
28 | bool levels[MAX_OR_LINES]; | 28 | + SPITZ_BATTERY_VOLT); |
29 | uint16_t num_lines; | 29 | + qdev_prop_set_uint8(sms->max1111, "input2" /* BATT_TEMP */, 0); |
30 | }; | 30 | + qdev_prop_set_uint8(sms->max1111, "input3" /* ACIN_VOLT */, |
31 | + | 31 | + SPITZ_CHARGEON_ACIN); |
32 | +#endif | 32 | + ssi_realize_and_unref(sms->max1111, bus, &error_fatal); |
33 | |||
34 | qdev_connect_gpio_out(sms->mpu->gpio, SPITZ_GPIO_LCDCON_CS, | ||
35 | qdev_get_gpio_in(sms->mux, 0)); | ||
33 | -- | 36 | -- |
34 | 2.16.2 | 37 | 2.20.1 |
35 | 38 | ||
36 | 39 | diff view generated by jsdifflib |
1 | Add a Cortex-M33 definition. The M33 is an M profile CPU | 1 | The max111x ADC device model allows other code to set the level on |
---|---|---|---|
2 | which implements the ARM v8M architecture, including the | 2 | the 8 ADC inputs using the max111x_set_input() function. Replace |
3 | M profile Security Extension. | 3 | this with generic qdev GPIO inputs, which also allow inputs to be set |
4 | to arbitrary values. | ||
5 | |||
6 | Using GPIO lines will make it easier for board code to wire things | ||
7 | up, so that if device A wants to set the ADC input it doesn't need to | ||
8 | have a direct pointer to the max111x but can just set that value on | ||
9 | its output GPIO, which is then wired up by the board to the | ||
10 | appropriate max111x input. | ||
4 | 11 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 13 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
7 | Message-id: 20180220180325.29818-9-peter.maydell@linaro.org | 14 | Message-id: 20200628142429.17111-11-peter.maydell@linaro.org |
8 | --- | 15 | --- |
9 | target/arm/cpu.c | 31 +++++++++++++++++++++++++++++++ | 16 | include/hw/ssi/ssi.h | 3 --- |
10 | 1 file changed, 31 insertions(+) | 17 | hw/arm/spitz.c | 9 +++++---- |
18 | hw/misc/max111x.c | 16 +++++++++------- | ||
19 | 3 files changed, 14 insertions(+), 14 deletions(-) | ||
11 | 20 | ||
12 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 21 | diff --git a/include/hw/ssi/ssi.h b/include/hw/ssi/ssi.h |
13 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/cpu.c | 23 | --- a/include/hw/ssi/ssi.h |
15 | +++ b/target/arm/cpu.c | 24 | +++ b/include/hw/ssi/ssi.h |
16 | @@ -XXX,XX +XXX,XX @@ static void cortex_m4_initfn(Object *obj) | 25 | @@ -XXX,XX +XXX,XX @@ SSIBus *ssi_create_bus(DeviceState *parent, const char *name); |
17 | cpu->id_isar5 = 0x00000000; | 26 | |
27 | uint32_t ssi_transfer(SSIBus *bus, uint32_t val); | ||
28 | |||
29 | -/* max111x.c */ | ||
30 | -void max111x_set_input(DeviceState *dev, int line, uint8_t value); | ||
31 | - | ||
32 | #endif | ||
33 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/hw/arm/spitz.c | ||
36 | +++ b/hw/arm/spitz.c | ||
37 | @@ -XXX,XX +XXX,XX @@ static void corgi_ssp_gpio_cs(void *opaque, int line, int level) | ||
38 | |||
39 | static void spitz_adc_temp_on(void *opaque, int line, int level) | ||
40 | { | ||
41 | + int batt_temp; | ||
42 | + | ||
43 | if (!max1111) | ||
44 | return; | ||
45 | |||
46 | - if (level) | ||
47 | - max111x_set_input(max1111, MAX1111_BATT_TEMP, SPITZ_BATTERY_TEMP); | ||
48 | - else | ||
49 | - max111x_set_input(max1111, MAX1111_BATT_TEMP, 0); | ||
50 | + batt_temp = level ? SPITZ_BATTERY_TEMP : 0; | ||
51 | + | ||
52 | + qemu_set_irq(qdev_get_gpio_in(max1111, MAX1111_BATT_TEMP), batt_temp); | ||
18 | } | 53 | } |
19 | 54 | ||
20 | +static void cortex_m33_initfn(Object *obj) | 55 | static void corgi_ssp_realize(SSISlave *d, Error **errp) |
56 | diff --git a/hw/misc/max111x.c b/hw/misc/max111x.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/hw/misc/max111x.c | ||
59 | +++ b/hw/misc/max111x.c | ||
60 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_max111x = { | ||
61 | } | ||
62 | }; | ||
63 | |||
64 | +static void max111x_input_set(void *opaque, int line, int value) | ||
21 | +{ | 65 | +{ |
22 | + ARMCPU *cpu = ARM_CPU(obj); | 66 | + MAX111xState *s = MAX_111X(opaque); |
23 | + | 67 | + |
24 | + set_feature(&cpu->env, ARM_FEATURE_V8); | 68 | + assert(line >= 0 && line < s->inputs); |
25 | + set_feature(&cpu->env, ARM_FEATURE_M); | 69 | + s->input[line] = value; |
26 | + set_feature(&cpu->env, ARM_FEATURE_M_SECURITY); | ||
27 | + set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); | ||
28 | + cpu->midr = 0x410fd213; /* r0p3 */ | ||
29 | + cpu->pmsav7_dregion = 16; | ||
30 | + cpu->sau_sregion = 8; | ||
31 | + cpu->id_pfr0 = 0x00000030; | ||
32 | + cpu->id_pfr1 = 0x00000210; | ||
33 | + cpu->id_dfr0 = 0x00200000; | ||
34 | + cpu->id_afr0 = 0x00000000; | ||
35 | + cpu->id_mmfr0 = 0x00101F40; | ||
36 | + cpu->id_mmfr1 = 0x00000000; | ||
37 | + cpu->id_mmfr2 = 0x01000000; | ||
38 | + cpu->id_mmfr3 = 0x00000000; | ||
39 | + cpu->id_isar0 = 0x01101110; | ||
40 | + cpu->id_isar1 = 0x02212000; | ||
41 | + cpu->id_isar2 = 0x20232232; | ||
42 | + cpu->id_isar3 = 0x01111131; | ||
43 | + cpu->id_isar4 = 0x01310132; | ||
44 | + cpu->id_isar5 = 0x00000000; | ||
45 | + cpu->clidr = 0x00000000; | ||
46 | + cpu->ctr = 0x8000c000; | ||
47 | +} | 70 | +} |
48 | + | 71 | + |
49 | static void arm_v7m_class_init(ObjectClass *oc, void *data) | 72 | static int max111x_init(SSISlave *d, int inputs) |
50 | { | 73 | { |
51 | CPUClass *cc = CPU_CLASS(oc); | 74 | DeviceState *dev = DEVICE(d); |
52 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_cpus[] = { | 75 | MAX111xState *s = MAX_111X(dev); |
53 | .class_init = arm_v7m_class_init }, | 76 | |
54 | { .name = "cortex-m4", .initfn = cortex_m4_initfn, | 77 | qdev_init_gpio_out(dev, &s->interrupt, 1); |
55 | .class_init = arm_v7m_class_init }, | 78 | + qdev_init_gpio_in(dev, max111x_input_set, inputs); |
56 | + { .name = "cortex-m33", .initfn = cortex_m33_initfn, | 79 | |
57 | + .class_init = arm_v7m_class_init }, | 80 | s->inputs = inputs; |
58 | { .name = "cortex-r5", .initfn = cortex_r5_initfn }, | 81 | |
59 | { .name = "cortex-a7", .initfn = cortex_a7_initfn }, | 82 | @@ -XXX,XX +XXX,XX @@ static void max1111_realize(SSISlave *dev, Error **errp) |
60 | { .name = "cortex-a8", .initfn = cortex_a8_initfn }, | 83 | max111x_init(dev, 4); |
84 | } | ||
85 | |||
86 | -void max111x_set_input(DeviceState *dev, int line, uint8_t value) | ||
87 | -{ | ||
88 | - MAX111xState *s = MAX_111X(dev); | ||
89 | - assert(line >= 0 && line < s->inputs); | ||
90 | - s->input[line] = value; | ||
91 | -} | ||
92 | - | ||
93 | static void max111x_reset(DeviceState *dev) | ||
94 | { | ||
95 | MAX111xState *s = MAX_111X(dev); | ||
61 | -- | 96 | -- |
62 | 2.16.2 | 97 | 2.20.1 |
63 | 98 | ||
64 | 99 | diff view generated by jsdifflib |
1 | In v8M, the Implementation Defined Attribution Unit (IDAU) is | 1 | Create a header file for the hw/misc/max111x device, in the |
---|---|---|---|
2 | a small piece of hardware typically implemented in the SoC | 2 | usual modern style for QOM devices: |
3 | which provides board or SoC specific security attribution | 3 | * definition of the TYPE_ constants and macros |
4 | information for each address that the CPU performs MPU/SAU | 4 | * definition of the device's state struct so that it can |
5 | checks on. For QEMU, we model this with a QOM interface which | 5 | be embedded in other structs if desired |
6 | is implemented by the board or SoC object and connected to | 6 | * documentation of the interface |
7 | the CPU using a link property. | ||
8 | 7 | ||
9 | This commit defines the new interface class, adds the link | 8 | This allows us to use TYPE_MAX_1111 in the spitz.c code rather |
10 | property to the CPU object, and makes the SAU checking | 9 | than the string "max1111". |
11 | code call the IDAU interface if one is present. | ||
12 | 10 | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
15 | Message-id: 20180220180325.29818-5-peter.maydell@linaro.org | 13 | Message-id: 20200628142429.17111-12-peter.maydell@linaro.org |
16 | --- | 14 | --- |
17 | target/arm/cpu.h | 3 +++ | 15 | include/hw/misc/max111x.h | 56 +++++++++++++++++++++++++++++++++++++++ |
18 | target/arm/idau.h | 61 +++++++++++++++++++++++++++++++++++++++++++++++++++++ | 16 | hw/arm/spitz.c | 3 ++- |
19 | target/arm/cpu.c | 15 +++++++++++++ | 17 | hw/misc/max111x.c | 24 +---------------- |
20 | target/arm/helper.c | 28 +++++++++++++++++++++--- | 18 | MAINTAINERS | 1 + |
21 | 4 files changed, 104 insertions(+), 3 deletions(-) | 19 | 4 files changed, 60 insertions(+), 24 deletions(-) |
22 | create mode 100644 target/arm/idau.h | 20 | create mode 100644 include/hw/misc/max111x.h |
23 | 21 | ||
24 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 22 | diff --git a/include/hw/misc/max111x.h b/include/hw/misc/max111x.h |
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/target/arm/cpu.h | ||
27 | +++ b/target/arm/cpu.h | ||
28 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { | ||
29 | /* MemoryRegion to use for secure physical accesses */ | ||
30 | MemoryRegion *secure_memory; | ||
31 | |||
32 | + /* For v8M, pointer to the IDAU interface provided by board/SoC */ | ||
33 | + Object *idau; | ||
34 | + | ||
35 | /* 'compatible' string for this CPU for Linux device trees */ | ||
36 | const char *dtb_compatible; | ||
37 | |||
38 | diff --git a/target/arm/idau.h b/target/arm/idau.h | ||
39 | new file mode 100644 | 23 | new file mode 100644 |
40 | index XXXXXXX..XXXXXXX | 24 | index XXXXXXX..XXXXXXX |
41 | --- /dev/null | 25 | --- /dev/null |
42 | +++ b/target/arm/idau.h | 26 | +++ b/include/hw/misc/max111x.h |
43 | @@ -XXX,XX +XXX,XX @@ | 27 | @@ -XXX,XX +XXX,XX @@ |
44 | +/* | 28 | +/* |
45 | + * QEMU ARM CPU -- interface for the Arm v8M IDAU | 29 | + * Maxim MAX1110/1111 ADC chip emulation. |
46 | + * | 30 | + * |
47 | + * Copyright (c) 2018 Linaro Ltd | 31 | + * Copyright (c) 2006 Openedhand Ltd. |
32 | + * Written by Andrzej Zaborowski <balrog@zabor.org> | ||
48 | + * | 33 | + * |
49 | + * This program is free software; you can redistribute it and/or | 34 | + * This code is licensed under the GNU GPLv2. |
50 | + * modify it under the terms of the GNU General Public License | ||
51 | + * as published by the Free Software Foundation; either version 2 | ||
52 | + * of the License, or (at your option) any later version. | ||
53 | + * | 35 | + * |
54 | + * This program is distributed in the hope that it will be useful, | 36 | + * Contributions after 2012-01-13 are licensed under the terms of the |
55 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | 37 | + * GNU GPL, version 2 or (at your option) any later version. |
56 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
57 | + * GNU General Public License for more details. | ||
58 | + * | ||
59 | + * You should have received a copy of the GNU General Public License | ||
60 | + * along with this program; if not, see | ||
61 | + * <http://www.gnu.org/licenses/gpl-2.0.html> | ||
62 | + * | ||
63 | + * In the v8M architecture, the IDAU is a small piece of hardware | ||
64 | + * typically implemented in the SoC which provides board or SoC | ||
65 | + * specific security attribution information for each address that | ||
66 | + * the CPU performs MPU/SAU checks on. For QEMU, we model this with a | ||
67 | + * QOM interface which is implemented by the board or SoC object and | ||
68 | + * connected to the CPU using a link property. | ||
69 | + */ | 38 | + */ |
70 | + | 39 | + |
71 | +#ifndef TARGET_ARM_IDAU_H | 40 | +#ifndef HW_MISC_MAX111X_H |
72 | +#define TARGET_ARM_IDAU_H | 41 | +#define HW_MISC_MAX111X_H |
73 | + | 42 | + |
74 | +#include "qom/object.h" | 43 | +#include "hw/ssi/ssi.h" |
75 | + | 44 | + |
76 | +#define TYPE_IDAU_INTERFACE "idau-interface" | 45 | +/* |
77 | +#define IDAU_INTERFACE(obj) \ | 46 | + * This is a model of the Maxim MAX1110/1111 ADC chip, which for QEMU |
78 | + INTERFACE_CHECK(IDAUInterface, (obj), TYPE_IDAU_INTERFACE) | 47 | + * is an SSI slave device. It has either 4 (max1110) or 8 (max1111) |
79 | +#define IDAU_INTERFACE_CLASS(class) \ | 48 | + * 8-bit ADC channels. |
80 | + OBJECT_CLASS_CHECK(IDAUInterfaceClass, (class), TYPE_IDAU_INTERFACE) | 49 | + * |
81 | +#define IDAU_INTERFACE_GET_CLASS(obj) \ | 50 | + * QEMU interface: |
82 | + OBJECT_GET_CLASS(IDAUInterfaceClass, (obj), TYPE_IDAU_INTERFACE) | 51 | + * + GPIO inputs 0..3 (for max1110) or 0..7 (for max1111): set the value |
52 | + * of each ADC input, as an unsigned 8-bit value | ||
53 | + * + GPIO output 0: interrupt line | ||
54 | + * + Properties "input0" to "input3" (max1110) or "input0" to "input7" | ||
55 | + * (max1111): initial reset values for ADC inputs. | ||
56 | + * | ||
57 | + * Known bugs: | ||
58 | + * + the interrupt line is not correctly implemented, and will never | ||
59 | + * be lowered once it has been asserted. | ||
60 | + */ | ||
61 | +typedef struct { | ||
62 | + SSISlave parent_obj; | ||
83 | + | 63 | + |
84 | +typedef struct IDAUInterface { | 64 | + qemu_irq interrupt; |
85 | + Object parent; | 65 | + /* Values of inputs at system reset (settable by QOM property) */ |
86 | +} IDAUInterface; | 66 | + uint8_t reset_input[8]; |
87 | + | 67 | + |
88 | +#define IREGION_NOTVALID -1 | 68 | + uint8_t tb1, rb2, rb3; |
69 | + int cycle; | ||
89 | + | 70 | + |
90 | +typedef struct IDAUInterfaceClass { | 71 | + uint8_t input[8]; |
91 | + InterfaceClass parent; | 72 | + int inputs, com; |
73 | +} MAX111xState; | ||
92 | + | 74 | + |
93 | + /* Check the specified address and return the IDAU security information | 75 | +#define TYPE_MAX_111X "max111x" |
94 | + * for it by filling in iregion, exempt, ns and nsc: | 76 | + |
95 | + * iregion: IDAU region number, or IREGION_NOTVALID if not valid | 77 | +#define MAX_111X(obj) \ |
96 | + * exempt: true if address is exempt from security attribution | 78 | + OBJECT_CHECK(MAX111xState, (obj), TYPE_MAX_111X) |
97 | + * ns: true if the address is NonSecure | 79 | + |
98 | + * nsc: true if the address is NonSecure-callable | 80 | +#define TYPE_MAX_1110 "max1110" |
99 | + */ | 81 | +#define TYPE_MAX_1111 "max1111" |
100 | + void (*check)(IDAUInterface *ii, uint32_t address, int *iregion, | ||
101 | + bool *exempt, bool *ns, bool *nsc); | ||
102 | +} IDAUInterfaceClass; | ||
103 | + | 82 | + |
104 | +#endif | 83 | +#endif |
105 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 84 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c |
106 | index XXXXXXX..XXXXXXX 100644 | 85 | index XXXXXXX..XXXXXXX 100644 |
107 | --- a/target/arm/cpu.c | 86 | --- a/hw/arm/spitz.c |
108 | +++ b/target/arm/cpu.c | 87 | +++ b/hw/arm/spitz.c |
88 | @@ -XXX,XX +XXX,XX @@ | ||
89 | #include "audio/audio.h" | ||
90 | #include "hw/boards.h" | ||
91 | #include "hw/sysbus.h" | ||
92 | +#include "hw/misc/max111x.h" | ||
93 | #include "migration/vmstate.h" | ||
94 | #include "exec/address-spaces.h" | ||
95 | #include "cpu.h" | ||
96 | @@ -XXX,XX +XXX,XX @@ static void spitz_ssp_attach(SpitzMachineState *sms) | ||
97 | qdev_get_gpio_in(sms->mpu->gpio, SPITZ_GPIO_TP_INT)); | ||
98 | |||
99 | bus = qdev_get_child_bus(sms->mux, "ssi2"); | ||
100 | - sms->max1111 = qdev_new("max1111"); | ||
101 | + sms->max1111 = qdev_new(TYPE_MAX_1111); | ||
102 | max1111 = sms->max1111; | ||
103 | qdev_prop_set_uint8(sms->max1111, "input1" /* BATT_VOLT */, | ||
104 | SPITZ_BATTERY_VOLT); | ||
105 | diff --git a/hw/misc/max111x.c b/hw/misc/max111x.c | ||
106 | index XXXXXXX..XXXXXXX 100644 | ||
107 | --- a/hw/misc/max111x.c | ||
108 | +++ b/hw/misc/max111x.c | ||
109 | @@ -XXX,XX +XXX,XX @@ | 109 | @@ -XXX,XX +XXX,XX @@ |
110 | */ | 110 | */ |
111 | 111 | ||
112 | #include "qemu/osdep.h" | 112 | #include "qemu/osdep.h" |
113 | +#include "target/arm/idau.h" | 113 | +#include "hw/misc/max111x.h" |
114 | #include "qemu/error-report.h" | 114 | #include "hw/irq.h" |
115 | #include "qapi/error.h" | 115 | -#include "hw/ssi/ssi.h" |
116 | #include "cpu.h" | 116 | #include "migration/vmstate.h" |
117 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_post_init(Object *obj) | 117 | #include "qemu/module.h" |
118 | } | 118 | #include "hw/qdev-properties.h" |
119 | } | 119 | |
120 | 120 | -typedef struct { | |
121 | + if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) { | 121 | - SSISlave parent_obj; |
122 | + object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau, | 122 | - |
123 | + qdev_prop_allow_set_link_before_realize, | 123 | - qemu_irq interrupt; |
124 | + OBJ_PROP_LINK_UNREF_ON_RELEASE, | 124 | - /* Values of inputs at system reset (settable by QOM property) */ |
125 | + &error_abort); | 125 | - uint8_t reset_input[8]; |
126 | + } | 126 | - |
127 | + | 127 | - uint8_t tb1, rb2, rb3; |
128 | qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property, | 128 | - int cycle; |
129 | &error_abort); | 129 | - |
130 | } | 130 | - uint8_t input[8]; |
131 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo arm_cpu_type_info = { | 131 | - int inputs, com; |
132 | .class_init = arm_cpu_class_init, | 132 | -} MAX111xState; |
133 | }; | 133 | - |
134 | 134 | -#define TYPE_MAX_111X "max111x" | |
135 | +static const TypeInfo idau_interface_type_info = { | 135 | - |
136 | + .name = TYPE_IDAU_INTERFACE, | 136 | -#define MAX_111X(obj) \ |
137 | + .parent = TYPE_INTERFACE, | 137 | - OBJECT_CHECK(MAX111xState, (obj), TYPE_MAX_111X) |
138 | + .class_size = sizeof(IDAUInterfaceClass), | 138 | - |
139 | +}; | 139 | -#define TYPE_MAX_1110 "max1110" |
140 | + | 140 | -#define TYPE_MAX_1111 "max1111" |
141 | static void arm_cpu_register_types(void) | 141 | - |
142 | { | 142 | /* Control-byte bitfields */ |
143 | const ARMCPUInfo *info = arm_cpus; | 143 | #define CB_PD0 (1 << 0) |
144 | 144 | #define CB_PD1 (1 << 1) | |
145 | type_register_static(&arm_cpu_type_info); | 145 | diff --git a/MAINTAINERS b/MAINTAINERS |
146 | + type_register_static(&idau_interface_type_info); | ||
147 | |||
148 | while (info->name) { | ||
149 | cpu_register(info); | ||
150 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
151 | index XXXXXXX..XXXXXXX 100644 | 146 | index XXXXXXX..XXXXXXX 100644 |
152 | --- a/target/arm/helper.c | 147 | --- a/MAINTAINERS |
153 | +++ b/target/arm/helper.c | 148 | +++ b/MAINTAINERS |
154 | @@ -XXX,XX +XXX,XX @@ | 149 | @@ -XXX,XX +XXX,XX @@ F: hw/gpio/max7310.c |
155 | #include "qemu/osdep.h" | 150 | F: hw/gpio/zaurus.c |
156 | +#include "target/arm/idau.h" | 151 | F: hw/misc/mst_fpga.c |
157 | #include "trace.h" | 152 | F: hw/misc/max111x.c |
158 | #include "cpu.h" | 153 | +F: include/hw/misc/max111x.h |
159 | #include "internals.h" | 154 | F: include/hw/arm/pxa.h |
160 | @@ -XXX,XX +XXX,XX @@ static void v8m_security_lookup(CPUARMState *env, uint32_t address, | 155 | F: include/hw/arm/sharpsl.h |
161 | */ | 156 | F: include/hw/display/tc6393xb.h |
162 | ARMCPU *cpu = arm_env_get_cpu(env); | ||
163 | int r; | ||
164 | + bool idau_exempt = false, idau_ns = true, idau_nsc = true; | ||
165 | + int idau_region = IREGION_NOTVALID; | ||
166 | |||
167 | - /* TODO: implement IDAU */ | ||
168 | + if (cpu->idau) { | ||
169 | + IDAUInterfaceClass *iic = IDAU_INTERFACE_GET_CLASS(cpu->idau); | ||
170 | + IDAUInterface *ii = IDAU_INTERFACE(cpu->idau); | ||
171 | + | ||
172 | + iic->check(ii, address, &idau_region, &idau_exempt, &idau_ns, | ||
173 | + &idau_nsc); | ||
174 | + } | ||
175 | |||
176 | if (access_type == MMU_INST_FETCH && extract32(address, 28, 4) == 0xf) { | ||
177 | /* 0xf0000000..0xffffffff is always S for insn fetches */ | ||
178 | return; | ||
179 | } | ||
180 | |||
181 | - if (v8m_is_sau_exempt(env, address, access_type)) { | ||
182 | + if (idau_exempt || v8m_is_sau_exempt(env, address, access_type)) { | ||
183 | sattrs->ns = !regime_is_secure(env, mmu_idx); | ||
184 | return; | ||
185 | } | ||
186 | |||
187 | + if (idau_region != IREGION_NOTVALID) { | ||
188 | + sattrs->irvalid = true; | ||
189 | + sattrs->iregion = idau_region; | ||
190 | + } | ||
191 | + | ||
192 | switch (env->sau.ctrl & 3) { | ||
193 | case 0: /* SAU.ENABLE == 0, SAU.ALLNS == 0 */ | ||
194 | break; | ||
195 | @@ -XXX,XX +XXX,XX @@ static void v8m_security_lookup(CPUARMState *env, uint32_t address, | ||
196 | } | ||
197 | } | ||
198 | |||
199 | - /* TODO when we support the IDAU then it may override the result here */ | ||
200 | + /* The IDAU will override the SAU lookup results if it specifies | ||
201 | + * higher security than the SAU does. | ||
202 | + */ | ||
203 | + if (!idau_ns) { | ||
204 | + if (sattrs->ns || (!idau_nsc && sattrs->nsc)) { | ||
205 | + sattrs->ns = false; | ||
206 | + sattrs->nsc = idau_nsc; | ||
207 | + } | ||
208 | + } | ||
209 | break; | ||
210 | } | ||
211 | } | ||
212 | -- | 157 | -- |
213 | 2.16.2 | 158 | 2.20.1 |
214 | 159 | ||
215 | 160 | diff view generated by jsdifflib |
1 | The Arm IoT Kit includes a "security controller" which is largely a | 1 | Currently we have a free-floating set of IRQs and a function |
---|---|---|---|
2 | collection of registers for controlling the PPCs and other bits of | 2 | spitz_out_switch() which handle some miscellaneous GPIO lines for the |
3 | glue in the system. This commit provides the initial skeleton of the | 3 | spitz board. Encapsulate this behaviour in a simple QOM device. |
4 | device, implementing just the ID registers, and a couple of read-only | 4 | |
5 | read-as-zero registers. | 5 | At this point we can finally remove the 'max1111' global, because the |
6 | ADC battery-temperature value is now handled by the misc-gpio device | ||
7 | writing the value to its outbound "adc-temp" GPIO, which the board | ||
8 | code wires up to the appropriate inbound GPIO line on the max1111. | ||
9 | |||
10 | This commit also fixes Coverity issue CID 1421913 (which pointed out | ||
11 | that the 'outsignals' in spitz_scoop_gpio_setup() were leaked), | ||
12 | because it removes the use of the qemu_allocate_irqs() API from this | ||
13 | code entirely. | ||
6 | 14 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 16 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
9 | Message-id: 20180220180325.29818-16-peter.maydell@linaro.org | 17 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
18 | Message-id: 20200628142429.17111-13-peter.maydell@linaro.org | ||
10 | --- | 19 | --- |
11 | hw/misc/Makefile.objs | 1 + | 20 | hw/arm/spitz.c | 129 +++++++++++++++++++++++++++++++++---------------- |
12 | include/hw/misc/iotkit-secctl.h | 39 ++++ | 21 | 1 file changed, 87 insertions(+), 42 deletions(-) |
13 | hw/misc/iotkit-secctl.c | 448 ++++++++++++++++++++++++++++++++++++++++ | 22 | |
14 | default-configs/arm-softmmu.mak | 1 + | 23 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c |
15 | hw/misc/trace-events | 7 + | ||
16 | 5 files changed, 496 insertions(+) | ||
17 | create mode 100644 include/hw/misc/iotkit-secctl.h | ||
18 | create mode 100644 hw/misc/iotkit-secctl.c | ||
19 | |||
20 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | ||
21 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/misc/Makefile.objs | 25 | --- a/hw/arm/spitz.c |
23 | +++ b/hw/misc/Makefile.objs | 26 | +++ b/hw/arm/spitz.c |
24 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_MPS2_FPGAIO) += mps2-fpgaio.o | 27 | @@ -XXX,XX +XXX,XX @@ typedef struct { |
25 | obj-$(CONFIG_MPS2_SCC) += mps2-scc.o | 28 | DeviceState *max1111; |
26 | 29 | DeviceState *scp0; | |
27 | obj-$(CONFIG_TZ_PPC) += tz-ppc.o | 30 | DeviceState *scp1; |
28 | +obj-$(CONFIG_IOTKIT_SECCTL) += iotkit-secctl.o | 31 | + DeviceState *misc_gpio; |
29 | 32 | } SpitzMachineState; | |
30 | obj-$(CONFIG_PVPANIC) += pvpanic.o | 33 | |
31 | obj-$(CONFIG_HYPERV_TESTDEV) += hyperv_testdev.o | 34 | #define TYPE_SPITZ_MACHINE "spitz-common" |
32 | diff --git a/include/hw/misc/iotkit-secctl.h b/include/hw/misc/iotkit-secctl.h | 35 | @@ -XXX,XX +XXX,XX @@ static void spitz_lcdtg_realize(SSISlave *ssi, Error **errp) |
33 | new file mode 100644 | 36 | #define SPITZ_GPIO_MAX1111_CS 20 |
34 | index XXXXXXX..XXXXXXX | 37 | #define SPITZ_GPIO_TP_INT 11 |
35 | --- /dev/null | 38 | |
36 | +++ b/include/hw/misc/iotkit-secctl.h | 39 | -static DeviceState *max1111; |
37 | @@ -XXX,XX +XXX,XX @@ | 40 | - |
41 | /* "Demux" the signal based on current chipselect */ | ||
42 | typedef struct { | ||
43 | SSISlave ssidev; | ||
44 | @@ -XXX,XX +XXX,XX @@ static void corgi_ssp_gpio_cs(void *opaque, int line, int level) | ||
45 | #define SPITZ_BATTERY_VOLT 0xd0 /* About 4.0V */ | ||
46 | #define SPITZ_CHARGEON_ACIN 0x80 /* About 5.0V */ | ||
47 | |||
48 | -static void spitz_adc_temp_on(void *opaque, int line, int level) | ||
49 | -{ | ||
50 | - int batt_temp; | ||
51 | - | ||
52 | - if (!max1111) | ||
53 | - return; | ||
54 | - | ||
55 | - batt_temp = level ? SPITZ_BATTERY_TEMP : 0; | ||
56 | - | ||
57 | - qemu_set_irq(qdev_get_gpio_in(max1111, MAX1111_BATT_TEMP), batt_temp); | ||
58 | -} | ||
59 | - | ||
60 | static void corgi_ssp_realize(SSISlave *d, Error **errp) | ||
61 | { | ||
62 | DeviceState *dev = DEVICE(d); | ||
63 | @@ -XXX,XX +XXX,XX @@ static void spitz_ssp_attach(SpitzMachineState *sms) | ||
64 | |||
65 | bus = qdev_get_child_bus(sms->mux, "ssi2"); | ||
66 | sms->max1111 = qdev_new(TYPE_MAX_1111); | ||
67 | - max1111 = sms->max1111; | ||
68 | qdev_prop_set_uint8(sms->max1111, "input1" /* BATT_VOLT */, | ||
69 | SPITZ_BATTERY_VOLT); | ||
70 | qdev_prop_set_uint8(sms->max1111, "input2" /* BATT_TEMP */, 0); | ||
71 | @@ -XXX,XX +XXX,XX @@ static void spitz_akita_i2c_setup(PXA2xxState *cpu) | ||
72 | |||
73 | /* Other peripherals */ | ||
74 | |||
75 | -static void spitz_out_switch(void *opaque, int line, int level) | ||
38 | +/* | 76 | +/* |
39 | + * ARM IoT Kit security controller | 77 | + * Encapsulation of some miscellaneous GPIO line behaviour for the Spitz boards. |
40 | + * | ||
41 | + * Copyright (c) 2018 Linaro Limited | ||
42 | + * Written by Peter Maydell | ||
43 | + * | ||
44 | + * This program is free software; you can redistribute it and/or modify | ||
45 | + * it under the terms of the GNU General Public License version 2 or | ||
46 | + * (at your option) any later version. | ||
47 | + */ | ||
48 | + | ||
49 | +/* This is a model of the security controller which is part of the | ||
50 | + * Arm IoT Kit and documented in | ||
51 | + * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
52 | + * | 78 | + * |
53 | + * QEMU interface: | 79 | + * QEMU interface: |
54 | + * + sysbus MMIO region 0 is the "secure privilege control block" registers | 80 | + * + named GPIO inputs "green-led", "orange-led", "charging", "discharging": |
55 | + * + sysbus MMIO region 1 is the "non-secure privilege control block" registers | 81 | + * these currently just print messages that the line has been signalled |
82 | + * + named GPIO input "adc-temp-on": set to cause the battery-temperature | ||
83 | + * value to be passed to the max111x ADC | ||
84 | + * + named GPIO output "adc-temp": the ADC value, to be wired up to the max111x | ||
56 | + */ | 85 | + */ |
57 | + | 86 | +#define TYPE_SPITZ_MISC_GPIO "spitz-misc-gpio" |
58 | +#ifndef IOTKIT_SECCTL_H | 87 | +#define SPITZ_MISC_GPIO(obj) \ |
59 | +#define IOTKIT_SECCTL_H | 88 | + OBJECT_CHECK(SpitzMiscGPIOState, (obj), TYPE_SPITZ_MISC_GPIO) |
60 | + | 89 | + |
61 | +#include "hw/sysbus.h" | 90 | +typedef struct SpitzMiscGPIOState { |
62 | + | ||
63 | +#define TYPE_IOTKIT_SECCTL "iotkit-secctl" | ||
64 | +#define IOTKIT_SECCTL(obj) OBJECT_CHECK(IoTKitSecCtl, (obj), TYPE_IOTKIT_SECCTL) | ||
65 | + | ||
66 | +typedef struct IoTKitSecCtl { | ||
67 | + /*< private >*/ | ||
68 | + SysBusDevice parent_obj; | 91 | + SysBusDevice parent_obj; |
69 | + | 92 | + |
70 | + /*< public >*/ | 93 | + qemu_irq adc_value; |
71 | + | 94 | +} SpitzMiscGPIOState; |
72 | + MemoryRegion s_regs; | 95 | + |
73 | + MemoryRegion ns_regs; | 96 | +static void spitz_misc_charging(void *opaque, int n, int level) |
74 | +} IoTKitSecCtl; | 97 | { |
75 | + | 98 | - switch (line) { |
76 | +#endif | 99 | - case 0: |
77 | diff --git a/hw/misc/iotkit-secctl.c b/hw/misc/iotkit-secctl.c | 100 | - zaurus_printf("Charging %s.\n", level ? "off" : "on"); |
78 | new file mode 100644 | 101 | - break; |
79 | index XXXXXXX..XXXXXXX | 102 | - case 1: |
80 | --- /dev/null | 103 | - zaurus_printf("Discharging %s.\n", level ? "on" : "off"); |
81 | +++ b/hw/misc/iotkit-secctl.c | 104 | - break; |
82 | @@ -XXX,XX +XXX,XX @@ | 105 | - case 2: |
83 | +/* | 106 | - zaurus_printf("Green LED %s.\n", level ? "on" : "off"); |
84 | + * Arm IoT Kit security controller | 107 | - break; |
85 | + * | 108 | - case 3: |
86 | + * Copyright (c) 2018 Linaro Limited | 109 | - zaurus_printf("Orange LED %s.\n", level ? "on" : "off"); |
87 | + * Written by Peter Maydell | 110 | - break; |
88 | + * | 111 | - case 6: |
89 | + * This program is free software; you can redistribute it and/or modify | 112 | - spitz_adc_temp_on(opaque, line, level); |
90 | + * it under the terms of the GNU General Public License version 2 or | 113 | - break; |
91 | + * (at your option) any later version. | 114 | - default: |
92 | + */ | 115 | - g_assert_not_reached(); |
93 | + | 116 | - } |
94 | +#include "qemu/osdep.h" | 117 | + zaurus_printf("Charging %s.\n", level ? "off" : "on"); |
95 | +#include "qemu/log.h" | 118 | +} |
96 | +#include "qapi/error.h" | 119 | + |
97 | +#include "trace.h" | 120 | +static void spitz_misc_discharging(void *opaque, int n, int level) |
98 | +#include "hw/sysbus.h" | 121 | +{ |
99 | +#include "hw/registerfields.h" | 122 | + zaurus_printf("Discharging %s.\n", level ? "off" : "on"); |
100 | +#include "hw/misc/iotkit-secctl.h" | 123 | +} |
101 | + | 124 | + |
102 | +/* Registers in the secure privilege control block */ | 125 | +static void spitz_misc_green_led(void *opaque, int n, int level) |
103 | +REG32(SECRESPCFG, 0x10) | 126 | +{ |
104 | +REG32(NSCCFG, 0x14) | 127 | + zaurus_printf("Green LED %s.\n", level ? "off" : "on"); |
105 | +REG32(SECMPCINTSTATUS, 0x1c) | 128 | +} |
106 | +REG32(SECPPCINTSTAT, 0x20) | 129 | + |
107 | +REG32(SECPPCINTCLR, 0x24) | 130 | +static void spitz_misc_orange_led(void *opaque, int n, int level) |
108 | +REG32(SECPPCINTEN, 0x28) | 131 | +{ |
109 | +REG32(SECMSCINTSTAT, 0x30) | 132 | + zaurus_printf("Orange LED %s.\n", level ? "off" : "on"); |
110 | +REG32(SECMSCINTCLR, 0x34) | 133 | +} |
111 | +REG32(SECMSCINTEN, 0x38) | 134 | + |
112 | +REG32(BRGINTSTAT, 0x40) | 135 | +static void spitz_misc_adc_temp(void *opaque, int n, int level) |
113 | +REG32(BRGINTCLR, 0x44) | 136 | +{ |
114 | +REG32(BRGINTEN, 0x48) | 137 | + SpitzMiscGPIOState *s = SPITZ_MISC_GPIO(opaque); |
115 | +REG32(AHBNSPPC0, 0x50) | 138 | + int batt_temp = level ? SPITZ_BATTERY_TEMP : 0; |
116 | +REG32(AHBNSPPCEXP0, 0x60) | 139 | + |
117 | +REG32(AHBNSPPCEXP1, 0x64) | 140 | + qemu_set_irq(s->adc_value, batt_temp); |
118 | +REG32(AHBNSPPCEXP2, 0x68) | 141 | +} |
119 | +REG32(AHBNSPPCEXP3, 0x6c) | 142 | + |
120 | +REG32(APBNSPPC0, 0x70) | 143 | +static void spitz_misc_gpio_init(Object *obj) |
121 | +REG32(APBNSPPC1, 0x74) | 144 | +{ |
122 | +REG32(APBNSPPCEXP0, 0x80) | 145 | + SpitzMiscGPIOState *s = SPITZ_MISC_GPIO(obj); |
123 | +REG32(APBNSPPCEXP1, 0x84) | 146 | + DeviceState *dev = DEVICE(obj); |
124 | +REG32(APBNSPPCEXP2, 0x88) | 147 | + |
125 | +REG32(APBNSPPCEXP3, 0x8c) | 148 | + qdev_init_gpio_in_named(dev, spitz_misc_charging, "charging", 1); |
126 | +REG32(AHBSPPPC0, 0x90) | 149 | + qdev_init_gpio_in_named(dev, spitz_misc_discharging, "discharging", 1); |
127 | +REG32(AHBSPPPCEXP0, 0xa0) | 150 | + qdev_init_gpio_in_named(dev, spitz_misc_green_led, "green-led", 1); |
128 | +REG32(AHBSPPPCEXP1, 0xa4) | 151 | + qdev_init_gpio_in_named(dev, spitz_misc_orange_led, "orange-led", 1); |
129 | +REG32(AHBSPPPCEXP2, 0xa8) | 152 | + qdev_init_gpio_in_named(dev, spitz_misc_adc_temp, "adc-temp-on", 1); |
130 | +REG32(AHBSPPPCEXP3, 0xac) | 153 | + |
131 | +REG32(APBSPPPC0, 0xb0) | 154 | + qdev_init_gpio_out_named(dev, &s->adc_value, "adc-temp", 1); |
132 | +REG32(APBSPPPC1, 0xb4) | 155 | } |
133 | +REG32(APBSPPPCEXP0, 0xc0) | 156 | |
134 | +REG32(APBSPPPCEXP1, 0xc4) | 157 | #define SPITZ_SCP_LED_GREEN 1 |
135 | +REG32(APBSPPPCEXP2, 0xc8) | 158 | @@ -XXX,XX +XXX,XX @@ static void spitz_out_switch(void *opaque, int line, int level) |
136 | +REG32(APBSPPPCEXP3, 0xcc) | 159 | |
137 | +REG32(NSMSCEXP, 0xd0) | 160 | static void spitz_scoop_gpio_setup(SpitzMachineState *sms) |
138 | +REG32(PID4, 0xfd0) | 161 | { |
139 | +REG32(PID5, 0xfd4) | 162 | - qemu_irq *outsignals = qemu_allocate_irqs(spitz_out_switch, sms->mpu, 8); |
140 | +REG32(PID6, 0xfd8) | 163 | + DeviceState *miscdev = sysbus_create_simple(TYPE_SPITZ_MISC_GPIO, -1, NULL); |
141 | +REG32(PID7, 0xfdc) | 164 | |
142 | +REG32(PID0, 0xfe0) | 165 | - qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_CHRG_ON, outsignals[0]); |
143 | +REG32(PID1, 0xfe4) | 166 | - qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_JK_B, outsignals[1]); |
144 | +REG32(PID2, 0xfe8) | 167 | - qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_LED_GREEN, outsignals[2]); |
145 | +REG32(PID3, 0xfec) | 168 | - qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_LED_ORANGE, outsignals[3]); |
146 | +REG32(CID0, 0xff0) | 169 | + sms->misc_gpio = miscdev; |
147 | +REG32(CID1, 0xff4) | 170 | + |
148 | +REG32(CID2, 0xff8) | 171 | + qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_CHRG_ON, |
149 | +REG32(CID3, 0xffc) | 172 | + qdev_get_gpio_in_named(miscdev, "charging", 0)); |
150 | + | 173 | + qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_JK_B, |
151 | +/* Registers in the non-secure privilege control block */ | 174 | + qdev_get_gpio_in_named(miscdev, "discharging", 0)); |
152 | +REG32(AHBNSPPPC0, 0x90) | 175 | + qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_LED_GREEN, |
153 | +REG32(AHBNSPPPCEXP0, 0xa0) | 176 | + qdev_get_gpio_in_named(miscdev, "green-led", 0)); |
154 | +REG32(AHBNSPPPCEXP1, 0xa4) | 177 | + qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_LED_ORANGE, |
155 | +REG32(AHBNSPPPCEXP2, 0xa8) | 178 | + qdev_get_gpio_in_named(miscdev, "orange-led", 0)); |
156 | +REG32(AHBNSPPPCEXP3, 0xac) | 179 | + qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_ADC_TEMP_ON, |
157 | +REG32(APBNSPPPC0, 0xb0) | 180 | + qdev_get_gpio_in_named(miscdev, "adc-temp-on", 0)); |
158 | +REG32(APBNSPPPC1, 0xb4) | 181 | + qdev_connect_gpio_out_named(miscdev, "adc-temp", 0, |
159 | +REG32(APBNSPPPCEXP0, 0xc0) | 182 | + qdev_get_gpio_in(sms->max1111, MAX1111_BATT_TEMP)); |
160 | +REG32(APBNSPPPCEXP1, 0xc4) | 183 | |
161 | +REG32(APBNSPPPCEXP2, 0xc8) | 184 | if (sms->scp1) { |
162 | +REG32(APBNSPPPCEXP3, 0xcc) | 185 | qdev_connect_gpio_out(sms->scp1, SPITZ_SCP2_BACKLIGHT_CONT, |
163 | +/* PID and CID registers are also present in the NS block */ | 186 | @@ -XXX,XX +XXX,XX @@ static void spitz_scoop_gpio_setup(SpitzMachineState *sms) |
164 | + | 187 | qdev_connect_gpio_out(sms->scp1, SPITZ_SCP2_BACKLIGHT_ON, |
165 | +static const uint8_t iotkit_secctl_s_idregs[] = { | 188 | qdev_get_gpio_in_named(sms->lcdtg, "bl_power", 0)); |
166 | + 0x04, 0x00, 0x00, 0x00, | 189 | } |
167 | + 0x52, 0xb8, 0x0b, 0x00, | 190 | - |
168 | + 0x0d, 0xf0, 0x05, 0xb1, | 191 | - qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_ADC_TEMP_ON, outsignals[6]); |
192 | } | ||
193 | |||
194 | #define SPITZ_GPIO_HSYNC 22 | ||
195 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo spitz_lcdtg_info = { | ||
196 | .class_init = spitz_lcdtg_class_init, | ||
197 | }; | ||
198 | |||
199 | +static const TypeInfo spitz_misc_gpio_info = { | ||
200 | + .name = TYPE_SPITZ_MISC_GPIO, | ||
201 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
202 | + .instance_size = sizeof(SpitzMiscGPIOState), | ||
203 | + .instance_init = spitz_misc_gpio_init, | ||
204 | + /* | ||
205 | + * No class_init required: device has no internal state so does not | ||
206 | + * need to set up reset or vmstate, and does not have a realize method. | ||
207 | + */ | ||
169 | +}; | 208 | +}; |
170 | + | 209 | + |
171 | +static const uint8_t iotkit_secctl_ns_idregs[] = { | 210 | static void spitz_register_types(void) |
172 | + 0x04, 0x00, 0x00, 0x00, | 211 | { |
173 | + 0x53, 0xb8, 0x0b, 0x00, | 212 | type_register_static(&corgi_ssp_info); |
174 | + 0x0d, 0xf0, 0x05, 0xb1, | 213 | type_register_static(&spitz_lcdtg_info); |
175 | +}; | 214 | type_register_static(&spitz_keyboard_info); |
176 | + | 215 | type_register_static(&sl_nand_info); |
177 | +static MemTxResult iotkit_secctl_s_read(void *opaque, hwaddr addr, | 216 | + type_register_static(&spitz_misc_gpio_info); |
178 | + uint64_t *pdata, | 217 | } |
179 | + unsigned size, MemTxAttrs attrs) | 218 | |
180 | +{ | 219 | type_init(spitz_register_types) |
181 | + uint64_t r; | ||
182 | + uint32_t offset = addr & ~0x3; | ||
183 | + | ||
184 | + switch (offset) { | ||
185 | + case A_AHBNSPPC0: | ||
186 | + case A_AHBSPPPC0: | ||
187 | + r = 0; | ||
188 | + break; | ||
189 | + case A_SECRESPCFG: | ||
190 | + case A_NSCCFG: | ||
191 | + case A_SECMPCINTSTATUS: | ||
192 | + case A_SECPPCINTSTAT: | ||
193 | + case A_SECPPCINTEN: | ||
194 | + case A_SECMSCINTSTAT: | ||
195 | + case A_SECMSCINTEN: | ||
196 | + case A_BRGINTSTAT: | ||
197 | + case A_BRGINTEN: | ||
198 | + case A_AHBNSPPCEXP0: | ||
199 | + case A_AHBNSPPCEXP1: | ||
200 | + case A_AHBNSPPCEXP2: | ||
201 | + case A_AHBNSPPCEXP3: | ||
202 | + case A_APBNSPPC0: | ||
203 | + case A_APBNSPPC1: | ||
204 | + case A_APBNSPPCEXP0: | ||
205 | + case A_APBNSPPCEXP1: | ||
206 | + case A_APBNSPPCEXP2: | ||
207 | + case A_APBNSPPCEXP3: | ||
208 | + case A_AHBSPPPCEXP0: | ||
209 | + case A_AHBSPPPCEXP1: | ||
210 | + case A_AHBSPPPCEXP2: | ||
211 | + case A_AHBSPPPCEXP3: | ||
212 | + case A_APBSPPPC0: | ||
213 | + case A_APBSPPPC1: | ||
214 | + case A_APBSPPPCEXP0: | ||
215 | + case A_APBSPPPCEXP1: | ||
216 | + case A_APBSPPPCEXP2: | ||
217 | + case A_APBSPPPCEXP3: | ||
218 | + case A_NSMSCEXP: | ||
219 | + qemu_log_mask(LOG_UNIMP, | ||
220 | + "IoTKit SecCtl S block read: " | ||
221 | + "unimplemented offset 0x%x\n", offset); | ||
222 | + r = 0; | ||
223 | + break; | ||
224 | + case A_PID4: | ||
225 | + case A_PID5: | ||
226 | + case A_PID6: | ||
227 | + case A_PID7: | ||
228 | + case A_PID0: | ||
229 | + case A_PID1: | ||
230 | + case A_PID2: | ||
231 | + case A_PID3: | ||
232 | + case A_CID0: | ||
233 | + case A_CID1: | ||
234 | + case A_CID2: | ||
235 | + case A_CID3: | ||
236 | + r = iotkit_secctl_s_idregs[(offset - A_PID4) / 4]; | ||
237 | + break; | ||
238 | + case A_SECPPCINTCLR: | ||
239 | + case A_SECMSCINTCLR: | ||
240 | + case A_BRGINTCLR: | ||
241 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
242 | + "IotKit SecCtl S block read: write-only offset 0x%x\n", | ||
243 | + offset); | ||
244 | + r = 0; | ||
245 | + break; | ||
246 | + default: | ||
247 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
248 | + "IotKit SecCtl S block read: bad offset 0x%x\n", offset); | ||
249 | + r = 0; | ||
250 | + break; | ||
251 | + } | ||
252 | + | ||
253 | + if (size != 4) { | ||
254 | + /* None of our registers are access-sensitive, so just pull the right | ||
255 | + * byte out of the word read result. | ||
256 | + */ | ||
257 | + r = extract32(r, (addr & 3) * 8, size * 8); | ||
258 | + } | ||
259 | + | ||
260 | + trace_iotkit_secctl_s_read(offset, r, size); | ||
261 | + *pdata = r; | ||
262 | + return MEMTX_OK; | ||
263 | +} | ||
264 | + | ||
265 | +static MemTxResult iotkit_secctl_s_write(void *opaque, hwaddr addr, | ||
266 | + uint64_t value, | ||
267 | + unsigned size, MemTxAttrs attrs) | ||
268 | +{ | ||
269 | + uint32_t offset = addr; | ||
270 | + | ||
271 | + trace_iotkit_secctl_s_write(offset, value, size); | ||
272 | + | ||
273 | + if (size != 4) { | ||
274 | + /* Byte and halfword writes are ignored */ | ||
275 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
276 | + "IotKit SecCtl S block write: bad size, ignored\n"); | ||
277 | + return MEMTX_OK; | ||
278 | + } | ||
279 | + | ||
280 | + switch (offset) { | ||
281 | + case A_SECRESPCFG: | ||
282 | + case A_NSCCFG: | ||
283 | + case A_SECPPCINTCLR: | ||
284 | + case A_SECPPCINTEN: | ||
285 | + case A_SECMSCINTCLR: | ||
286 | + case A_SECMSCINTEN: | ||
287 | + case A_BRGINTCLR: | ||
288 | + case A_BRGINTEN: | ||
289 | + case A_AHBNSPPCEXP0: | ||
290 | + case A_AHBNSPPCEXP1: | ||
291 | + case A_AHBNSPPCEXP2: | ||
292 | + case A_AHBNSPPCEXP3: | ||
293 | + case A_APBNSPPC0: | ||
294 | + case A_APBNSPPC1: | ||
295 | + case A_APBNSPPCEXP0: | ||
296 | + case A_APBNSPPCEXP1: | ||
297 | + case A_APBNSPPCEXP2: | ||
298 | + case A_APBNSPPCEXP3: | ||
299 | + case A_AHBSPPPCEXP0: | ||
300 | + case A_AHBSPPPCEXP1: | ||
301 | + case A_AHBSPPPCEXP2: | ||
302 | + case A_AHBSPPPCEXP3: | ||
303 | + case A_APBSPPPC0: | ||
304 | + case A_APBSPPPC1: | ||
305 | + case A_APBSPPPCEXP0: | ||
306 | + case A_APBSPPPCEXP1: | ||
307 | + case A_APBSPPPCEXP2: | ||
308 | + case A_APBSPPPCEXP3: | ||
309 | + qemu_log_mask(LOG_UNIMP, | ||
310 | + "IoTKit SecCtl S block write: " | ||
311 | + "unimplemented offset 0x%x\n", offset); | ||
312 | + break; | ||
313 | + case A_SECMPCINTSTATUS: | ||
314 | + case A_SECPPCINTSTAT: | ||
315 | + case A_SECMSCINTSTAT: | ||
316 | + case A_BRGINTSTAT: | ||
317 | + case A_AHBNSPPC0: | ||
318 | + case A_AHBSPPPC0: | ||
319 | + case A_NSMSCEXP: | ||
320 | + case A_PID4: | ||
321 | + case A_PID5: | ||
322 | + case A_PID6: | ||
323 | + case A_PID7: | ||
324 | + case A_PID0: | ||
325 | + case A_PID1: | ||
326 | + case A_PID2: | ||
327 | + case A_PID3: | ||
328 | + case A_CID0: | ||
329 | + case A_CID1: | ||
330 | + case A_CID2: | ||
331 | + case A_CID3: | ||
332 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
333 | + "IoTKit SecCtl S block write: " | ||
334 | + "read-only offset 0x%x\n", offset); | ||
335 | + break; | ||
336 | + default: | ||
337 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
338 | + "IotKit SecCtl S block write: bad offset 0x%x\n", | ||
339 | + offset); | ||
340 | + break; | ||
341 | + } | ||
342 | + | ||
343 | + return MEMTX_OK; | ||
344 | +} | ||
345 | + | ||
346 | +static MemTxResult iotkit_secctl_ns_read(void *opaque, hwaddr addr, | ||
347 | + uint64_t *pdata, | ||
348 | + unsigned size, MemTxAttrs attrs) | ||
349 | +{ | ||
350 | + uint64_t r; | ||
351 | + uint32_t offset = addr & ~0x3; | ||
352 | + | ||
353 | + switch (offset) { | ||
354 | + case A_AHBNSPPPC0: | ||
355 | + r = 0; | ||
356 | + break; | ||
357 | + case A_AHBNSPPPCEXP0: | ||
358 | + case A_AHBNSPPPCEXP1: | ||
359 | + case A_AHBNSPPPCEXP2: | ||
360 | + case A_AHBNSPPPCEXP3: | ||
361 | + case A_APBNSPPPC0: | ||
362 | + case A_APBNSPPPC1: | ||
363 | + case A_APBNSPPPCEXP0: | ||
364 | + case A_APBNSPPPCEXP1: | ||
365 | + case A_APBNSPPPCEXP2: | ||
366 | + case A_APBNSPPPCEXP3: | ||
367 | + qemu_log_mask(LOG_UNIMP, | ||
368 | + "IoTKit SecCtl NS block read: " | ||
369 | + "unimplemented offset 0x%x\n", offset); | ||
370 | + break; | ||
371 | + case A_PID4: | ||
372 | + case A_PID5: | ||
373 | + case A_PID6: | ||
374 | + case A_PID7: | ||
375 | + case A_PID0: | ||
376 | + case A_PID1: | ||
377 | + case A_PID2: | ||
378 | + case A_PID3: | ||
379 | + case A_CID0: | ||
380 | + case A_CID1: | ||
381 | + case A_CID2: | ||
382 | + case A_CID3: | ||
383 | + r = iotkit_secctl_ns_idregs[(offset - A_PID4) / 4]; | ||
384 | + break; | ||
385 | + default: | ||
386 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
387 | + "IotKit SecCtl NS block write: bad offset 0x%x\n", | ||
388 | + offset); | ||
389 | + r = 0; | ||
390 | + break; | ||
391 | + } | ||
392 | + | ||
393 | + if (size != 4) { | ||
394 | + /* None of our registers are access-sensitive, so just pull the right | ||
395 | + * byte out of the word read result. | ||
396 | + */ | ||
397 | + r = extract32(r, (addr & 3) * 8, size * 8); | ||
398 | + } | ||
399 | + | ||
400 | + trace_iotkit_secctl_ns_read(offset, r, size); | ||
401 | + *pdata = r; | ||
402 | + return MEMTX_OK; | ||
403 | +} | ||
404 | + | ||
405 | +static MemTxResult iotkit_secctl_ns_write(void *opaque, hwaddr addr, | ||
406 | + uint64_t value, | ||
407 | + unsigned size, MemTxAttrs attrs) | ||
408 | +{ | ||
409 | + uint32_t offset = addr; | ||
410 | + | ||
411 | + trace_iotkit_secctl_ns_write(offset, value, size); | ||
412 | + | ||
413 | + if (size != 4) { | ||
414 | + /* Byte and halfword writes are ignored */ | ||
415 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
416 | + "IotKit SecCtl NS block write: bad size, ignored\n"); | ||
417 | + return MEMTX_OK; | ||
418 | + } | ||
419 | + | ||
420 | + switch (offset) { | ||
421 | + case A_AHBNSPPPCEXP0: | ||
422 | + case A_AHBNSPPPCEXP1: | ||
423 | + case A_AHBNSPPPCEXP2: | ||
424 | + case A_AHBNSPPPCEXP3: | ||
425 | + case A_APBNSPPPC0: | ||
426 | + case A_APBNSPPPC1: | ||
427 | + case A_APBNSPPPCEXP0: | ||
428 | + case A_APBNSPPPCEXP1: | ||
429 | + case A_APBNSPPPCEXP2: | ||
430 | + case A_APBNSPPPCEXP3: | ||
431 | + qemu_log_mask(LOG_UNIMP, | ||
432 | + "IoTKit SecCtl NS block write: " | ||
433 | + "unimplemented offset 0x%x\n", offset); | ||
434 | + break; | ||
435 | + case A_AHBNSPPPC0: | ||
436 | + case A_PID4: | ||
437 | + case A_PID5: | ||
438 | + case A_PID6: | ||
439 | + case A_PID7: | ||
440 | + case A_PID0: | ||
441 | + case A_PID1: | ||
442 | + case A_PID2: | ||
443 | + case A_PID3: | ||
444 | + case A_CID0: | ||
445 | + case A_CID1: | ||
446 | + case A_CID2: | ||
447 | + case A_CID3: | ||
448 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
449 | + "IoTKit SecCtl NS block write: " | ||
450 | + "read-only offset 0x%x\n", offset); | ||
451 | + break; | ||
452 | + default: | ||
453 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
454 | + "IotKit SecCtl NS block write: bad offset 0x%x\n", | ||
455 | + offset); | ||
456 | + break; | ||
457 | + } | ||
458 | + | ||
459 | + return MEMTX_OK; | ||
460 | +} | ||
461 | + | ||
462 | +static const MemoryRegionOps iotkit_secctl_s_ops = { | ||
463 | + .read_with_attrs = iotkit_secctl_s_read, | ||
464 | + .write_with_attrs = iotkit_secctl_s_write, | ||
465 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
466 | + .valid.min_access_size = 1, | ||
467 | + .valid.max_access_size = 4, | ||
468 | + .impl.min_access_size = 1, | ||
469 | + .impl.max_access_size = 4, | ||
470 | +}; | ||
471 | + | ||
472 | +static const MemoryRegionOps iotkit_secctl_ns_ops = { | ||
473 | + .read_with_attrs = iotkit_secctl_ns_read, | ||
474 | + .write_with_attrs = iotkit_secctl_ns_write, | ||
475 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
476 | + .valid.min_access_size = 1, | ||
477 | + .valid.max_access_size = 4, | ||
478 | + .impl.min_access_size = 1, | ||
479 | + .impl.max_access_size = 4, | ||
480 | +}; | ||
481 | + | ||
482 | +static void iotkit_secctl_reset(DeviceState *dev) | ||
483 | +{ | ||
484 | + | ||
485 | +} | ||
486 | + | ||
487 | +static void iotkit_secctl_init(Object *obj) | ||
488 | +{ | ||
489 | + IoTKitSecCtl *s = IOTKIT_SECCTL(obj); | ||
490 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
491 | + | ||
492 | + memory_region_init_io(&s->s_regs, obj, &iotkit_secctl_s_ops, | ||
493 | + s, "iotkit-secctl-s-regs", 0x1000); | ||
494 | + memory_region_init_io(&s->ns_regs, obj, &iotkit_secctl_ns_ops, | ||
495 | + s, "iotkit-secctl-ns-regs", 0x1000); | ||
496 | + sysbus_init_mmio(sbd, &s->s_regs); | ||
497 | + sysbus_init_mmio(sbd, &s->ns_regs); | ||
498 | +} | ||
499 | + | ||
500 | +static const VMStateDescription iotkit_secctl_vmstate = { | ||
501 | + .name = "iotkit-secctl", | ||
502 | + .version_id = 1, | ||
503 | + .minimum_version_id = 1, | ||
504 | + .fields = (VMStateField[]) { | ||
505 | + VMSTATE_END_OF_LIST() | ||
506 | + } | ||
507 | +}; | ||
508 | + | ||
509 | +static void iotkit_secctl_class_init(ObjectClass *klass, void *data) | ||
510 | +{ | ||
511 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
512 | + | ||
513 | + dc->vmsd = &iotkit_secctl_vmstate; | ||
514 | + dc->reset = iotkit_secctl_reset; | ||
515 | +} | ||
516 | + | ||
517 | +static const TypeInfo iotkit_secctl_info = { | ||
518 | + .name = TYPE_IOTKIT_SECCTL, | ||
519 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
520 | + .instance_size = sizeof(IoTKitSecCtl), | ||
521 | + .instance_init = iotkit_secctl_init, | ||
522 | + .class_init = iotkit_secctl_class_init, | ||
523 | +}; | ||
524 | + | ||
525 | +static void iotkit_secctl_register_types(void) | ||
526 | +{ | ||
527 | + type_register_static(&iotkit_secctl_info); | ||
528 | +} | ||
529 | + | ||
530 | +type_init(iotkit_secctl_register_types); | ||
531 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | ||
532 | index XXXXXXX..XXXXXXX 100644 | ||
533 | --- a/default-configs/arm-softmmu.mak | ||
534 | +++ b/default-configs/arm-softmmu.mak | ||
535 | @@ -XXX,XX +XXX,XX @@ CONFIG_MPS2_FPGAIO=y | ||
536 | CONFIG_MPS2_SCC=y | ||
537 | |||
538 | CONFIG_TZ_PPC=y | ||
539 | +CONFIG_IOTKIT_SECCTL=y | ||
540 | |||
541 | CONFIG_VERSATILE_PCI=y | ||
542 | CONFIG_VERSATILE_I2C=y | ||
543 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
544 | index XXXXXXX..XXXXXXX 100644 | ||
545 | --- a/hw/misc/trace-events | ||
546 | +++ b/hw/misc/trace-events | ||
547 | @@ -XXX,XX +XXX,XX @@ tz_ppc_irq_clear(int level) "TZ PPC: int_clear = %d" | ||
548 | tz_ppc_update_irq(int level) "TZ PPC: setting irq line to %d" | ||
549 | tz_ppc_read_blocked(int n, hwaddr offset, bool secure, bool user) "TZ PPC: port %d offset 0x%" HWADDR_PRIx " read (secure %d user %d) blocked" | ||
550 | tz_ppc_write_blocked(int n, hwaddr offset, bool secure, bool user) "TZ PPC: port %d offset 0x%" HWADDR_PRIx " write (secure %d user %d) blocked" | ||
551 | + | ||
552 | +# hw/misc/iotkit-secctl.c | ||
553 | +iotkit_secctl_s_read(uint32_t offset, uint64_t data, unsigned size) "IoTKit SecCtl S regs read: offset 0x%x data 0x%" PRIx64 " size %u" | ||
554 | +iotkit_secctl_s_write(uint32_t offset, uint64_t data, unsigned size) "IoTKit SecCtl S regs write: offset 0x%x data 0x%" PRIx64 " size %u" | ||
555 | +iotkit_secctl_ns_read(uint32_t offset, uint64_t data, unsigned size) "IoTKit SecCtl NS regs read: offset 0x%x data 0x%" PRIx64 " size %u" | ||
556 | +iotkit_secctl_ns_write(uint32_t offset, uint64_t data, unsigned size) "IoTKit SecCtl NS regs write: offset 0x%x data 0x%" PRIx64 " size %u" | ||
557 | +iotkit_secctl_reset(void) "IoTKit SecCtl: reset" | ||
558 | -- | 220 | -- |
559 | 2.16.2 | 221 | 2.20.1 |
560 | 222 | ||
561 | 223 | diff view generated by jsdifflib |
1 | Create an "idau" property on the armv7m container object which | 1 | Instead of logging guest accesses to invalid register offsets in this |
---|---|---|---|
2 | we can forward to the CPU object. Annoyingly, we can't use | 2 | device using zaurus_printf() (which just prints to stderr), use the |
3 | object_property_add_alias() because the CPU object we want to | 3 | usual qemu_log_mask(LOG_GUEST_ERROR,...). |
4 | forward to doesn't exist until the armv7m container is realized. | 4 | |
5 | Since this was the only use of the zaurus_printf() macro outside | ||
6 | spitz.c, we can move the definition of that macro from sharpsl.h | ||
7 | to spitz.c. | ||
5 | 8 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
8 | Message-id: 20180220180325.29818-6-peter.maydell@linaro.org | 11 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
12 | Message-id: 20200628142429.17111-14-peter.maydell@linaro.org | ||
9 | --- | 13 | --- |
10 | include/hw/arm/armv7m.h | 3 +++ | 14 | include/hw/arm/sharpsl.h | 3 --- |
11 | hw/arm/armv7m.c | 9 +++++++++ | 15 | hw/arm/spitz.c | 3 +++ |
12 | 2 files changed, 12 insertions(+) | 16 | hw/gpio/zaurus.c | 12 +++++++----- |
17 | 3 files changed, 10 insertions(+), 8 deletions(-) | ||
13 | 18 | ||
14 | diff --git a/include/hw/arm/armv7m.h b/include/hw/arm/armv7m.h | 19 | diff --git a/include/hw/arm/sharpsl.h b/include/hw/arm/sharpsl.h |
15 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/hw/arm/armv7m.h | 21 | --- a/include/hw/arm/sharpsl.h |
17 | +++ b/include/hw/arm/armv7m.h | 22 | +++ b/include/hw/arm/sharpsl.h |
18 | @@ -XXX,XX +XXX,XX @@ | 23 | @@ -XXX,XX +XXX,XX @@ |
19 | 24 | ||
25 | #include "exec/hwaddr.h" | ||
26 | |||
27 | -#define zaurus_printf(format, ...) \ | ||
28 | - fprintf(stderr, "%s: " format, __func__, ##__VA_ARGS__) | ||
29 | - | ||
30 | /* zaurus.c */ | ||
31 | |||
32 | #define SL_PXA_PARAM_BASE 0xa0000a00 | ||
33 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/hw/arm/spitz.c | ||
36 | +++ b/hw/arm/spitz.c | ||
37 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
38 | #define SPITZ_MACHINE_CLASS(klass) \ | ||
39 | OBJECT_CLASS_CHECK(SpitzMachineClass, klass, TYPE_SPITZ_MACHINE) | ||
40 | |||
41 | +#define zaurus_printf(format, ...) \ | ||
42 | + fprintf(stderr, "%s: " format, __func__, ##__VA_ARGS__) | ||
43 | + | ||
44 | #undef REG_FMT | ||
45 | #define REG_FMT "0x%02lx" | ||
46 | |||
47 | diff --git a/hw/gpio/zaurus.c b/hw/gpio/zaurus.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/hw/gpio/zaurus.c | ||
50 | +++ b/hw/gpio/zaurus.c | ||
51 | @@ -XXX,XX +XXX,XX @@ | ||
20 | #include "hw/sysbus.h" | 52 | #include "hw/sysbus.h" |
21 | #include "hw/intc/armv7m_nvic.h" | 53 | #include "migration/vmstate.h" |
22 | +#include "target/arm/idau.h" | 54 | #include "qemu/module.h" |
23 | 55 | - | |
24 | #define TYPE_BITBAND "ARM,bitband-memory" | 56 | -#undef REG_FMT |
25 | #define BITBAND(obj) OBJECT_CHECK(BitBandState, (obj), TYPE_BITBAND) | 57 | -#define REG_FMT "0x%02lx" |
26 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 58 | +#include "qemu/log.h" |
27 | * + Property "memory": MemoryRegion defining the physical address space | 59 | |
28 | * that CPU accesses see. (The NVIC, bitbanding and other CPU-internal | 60 | /* SCOOP devices */ |
29 | * devices will be automatically layered on top of this view.) | 61 | |
30 | + * + Property "idau": IDAU interface (forwarded to CPU object) | 62 | @@ -XXX,XX +XXX,XX @@ static uint64_t scoop_read(void *opaque, hwaddr addr, |
31 | */ | 63 | case SCOOP_GPRR: |
32 | typedef struct ARMv7MState { | 64 | return s->gpio_level; |
33 | /*< private >*/ | 65 | default: |
34 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMv7MState { | 66 | - zaurus_printf("Bad register offset " REG_FMT "\n", (unsigned long)addr); |
35 | char *cpu_type; | 67 | + qemu_log_mask(LOG_GUEST_ERROR, |
36 | /* MemoryRegion the board provides to us (with its devices, RAM, etc) */ | 68 | + "scoop_read: bad register offset 0x%02" HWADDR_PRIx "\n", |
37 | MemoryRegion *board_memory; | 69 | + addr); |
38 | + Object *idau; | 70 | } |
39 | } ARMv7MState; | 71 | |
40 | 72 | return 0; | |
41 | #endif | 73 | @@ -XXX,XX +XXX,XX @@ static void scoop_write(void *opaque, hwaddr addr, |
42 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | 74 | scoop_gpio_handler_update(s); |
43 | index XXXXXXX..XXXXXXX 100644 | 75 | break; |
44 | --- a/hw/arm/armv7m.c | 76 | default: |
45 | +++ b/hw/arm/armv7m.c | 77 | - zaurus_printf("Bad register offset " REG_FMT "\n", (unsigned long)addr); |
46 | @@ -XXX,XX +XXX,XX @@ | 78 | + qemu_log_mask(LOG_GUEST_ERROR, |
47 | #include "sysemu/qtest.h" | 79 | + "scoop_write: bad register offset 0x%02" HWADDR_PRIx "\n", |
48 | #include "qemu/error-report.h" | 80 | + addr); |
49 | #include "exec/address-spaces.h" | 81 | } |
50 | +#include "target/arm/idau.h" | 82 | } |
51 | |||
52 | /* Bitbanded IO. Each word corresponds to a single bit. */ | ||
53 | |||
54 | @@ -XXX,XX +XXX,XX @@ static void armv7m_realize(DeviceState *dev, Error **errp) | ||
55 | |||
56 | object_property_set_link(OBJECT(s->cpu), OBJECT(&s->container), "memory", | ||
57 | &error_abort); | ||
58 | + if (object_property_find(OBJECT(s->cpu), "idau", NULL)) { | ||
59 | + object_property_set_link(OBJECT(s->cpu), s->idau, "idau", &err); | ||
60 | + if (err != NULL) { | ||
61 | + error_propagate(errp, err); | ||
62 | + return; | ||
63 | + } | ||
64 | + } | ||
65 | object_property_set_bool(OBJECT(s->cpu), true, "realized", &err); | ||
66 | if (err != NULL) { | ||
67 | error_propagate(errp, err); | ||
68 | @@ -XXX,XX +XXX,XX @@ static Property armv7m_properties[] = { | ||
69 | DEFINE_PROP_STRING("cpu-type", ARMv7MState, cpu_type), | ||
70 | DEFINE_PROP_LINK("memory", ARMv7MState, board_memory, TYPE_MEMORY_REGION, | ||
71 | MemoryRegion *), | ||
72 | + DEFINE_PROP_LINK("idau", ARMv7MState, idau, TYPE_IDAU_INTERFACE, Object *), | ||
73 | DEFINE_PROP_END_OF_LIST(), | ||
74 | }; | ||
75 | 83 | ||
76 | -- | 84 | -- |
77 | 2.16.2 | 85 | 2.20.1 |
78 | 86 | ||
79 | 87 | diff view generated by jsdifflib |
1 | Instead of loading kernels, device trees, and the like to | 1 | Instead of logging guest accesses to invalid register offsets in the |
---|---|---|---|
2 | the system address space, use the CPU's address space. This | 2 | Spitz flash device with zaurus_printf() (which just prints to stderr), |
3 | is important if we're trying to load the file to memory or | 3 | use the usual qemu_log_mask(LOG_GUEST_ERROR,...). |
4 | via an alias memory region that is provided by an SoC | ||
5 | object and thus not mapped into the system address space. | ||
6 | 4 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
10 | Message-id: 20180220180325.29818-3-peter.maydell@linaro.org | 8 | Message-id: 20200628142429.17111-15-peter.maydell@linaro.org |
11 | --- | 9 | --- |
12 | hw/arm/boot.c | 119 +++++++++++++++++++++++++++++++++++++--------------------- | 10 | hw/arm/spitz.c | 12 +++++++----- |
13 | 1 file changed, 76 insertions(+), 43 deletions(-) | 11 | 1 file changed, 7 insertions(+), 5 deletions(-) |
14 | 12 | ||
15 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | 13 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c |
16 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/boot.c | 15 | --- a/hw/arm/spitz.c |
18 | +++ b/hw/arm/boot.c | 16 | +++ b/hw/arm/spitz.c |
19 | @@ -XXX,XX +XXX,XX @@ | 17 | @@ -XXX,XX +XXX,XX @@ |
20 | #define ARM64_TEXT_OFFSET_OFFSET 8 | 18 | #include "hw/ssi/ssi.h" |
21 | #define ARM64_MAGIC_OFFSET 56 | 19 | #include "hw/block/flash.h" |
22 | 20 | #include "qemu/timer.h" | |
23 | +static AddressSpace *arm_boot_address_space(ARMCPU *cpu, | 21 | +#include "qemu/log.h" |
24 | + const struct arm_boot_info *info) | 22 | #include "hw/arm/sharpsl.h" |
25 | +{ | 23 | #include "ui/console.h" |
26 | + /* Return the address space to use for bootloader reads and writes. | 24 | #include "hw/audio/wm8750.h" |
27 | + * We prefer the secure address space if the CPU has it and we're | 25 | @@ -XXX,XX +XXX,XX @@ typedef struct { |
28 | + * going to boot the guest into it. | 26 | #define zaurus_printf(format, ...) \ |
29 | + */ | 27 | fprintf(stderr, "%s: " format, __func__, ##__VA_ARGS__) |
30 | + int asidx; | 28 | |
31 | + CPUState *cs = CPU(cpu); | 29 | -#undef REG_FMT |
32 | + | 30 | -#define REG_FMT "0x%02lx" |
33 | + if (arm_feature(&cpu->env, ARM_FEATURE_EL3) && info->secure_boot) { | 31 | - |
34 | + asidx = ARMASIdx_S; | 32 | /* Spitz Flash */ |
35 | + } else { | 33 | #define FLASH_BASE 0x0c000000 |
36 | + asidx = ARMASIdx_NS; | 34 | #define FLASH_ECCLPLB 0x00 /* Line parity 7 - 0 bit */ |
37 | + } | 35 | @@ -XXX,XX +XXX,XX @@ static uint64_t sl_read(void *opaque, hwaddr addr, unsigned size) |
38 | + | 36 | return ecc_digest(&s->ecc, nand_getio(s->nand)); |
39 | + return cpu_get_address_space(cs, asidx); | 37 | |
40 | +} | 38 | default: |
41 | + | 39 | - zaurus_printf("Bad register offset " REG_FMT "\n", (unsigned long)addr); |
42 | typedef enum { | 40 | + qemu_log_mask(LOG_GUEST_ERROR, |
43 | FIXUP_NONE = 0, /* do nothing */ | 41 | + "sl_read: bad register offset 0x%02" HWADDR_PRIx "\n", |
44 | FIXUP_TERMINATOR, /* end of insns */ | 42 | + addr); |
45 | @@ -XXX,XX +XXX,XX @@ static const ARMInsnFixup smpboot[] = { | ||
46 | }; | ||
47 | |||
48 | static void write_bootloader(const char *name, hwaddr addr, | ||
49 | - const ARMInsnFixup *insns, uint32_t *fixupcontext) | ||
50 | + const ARMInsnFixup *insns, uint32_t *fixupcontext, | ||
51 | + AddressSpace *as) | ||
52 | { | ||
53 | /* Fix up the specified bootloader fragment and write it into | ||
54 | * guest memory using rom_add_blob_fixed(). fixupcontext is | ||
55 | @@ -XXX,XX +XXX,XX @@ static void write_bootloader(const char *name, hwaddr addr, | ||
56 | code[i] = tswap32(insn); | ||
57 | } | 43 | } |
58 | 44 | return 0; | |
59 | - rom_add_blob_fixed(name, code, len * sizeof(uint32_t), addr); | ||
60 | + rom_add_blob_fixed_as(name, code, len * sizeof(uint32_t), addr, as); | ||
61 | |||
62 | g_free(code); | ||
63 | } | 45 | } |
64 | @@ -XXX,XX +XXX,XX @@ static void default_write_secondary(ARMCPU *cpu, | 46 | @@ -XXX,XX +XXX,XX @@ static void sl_write(void *opaque, hwaddr addr, |
65 | const struct arm_boot_info *info) | 47 | break; |
66 | { | 48 | |
67 | uint32_t fixupcontext[FIXUP_MAX]; | 49 | default: |
68 | + AddressSpace *as = arm_boot_address_space(cpu, info); | 50 | - zaurus_printf("Bad register offset " REG_FMT "\n", (unsigned long)addr); |
69 | 51 | + qemu_log_mask(LOG_GUEST_ERROR, | |
70 | fixupcontext[FIXUP_GIC_CPU_IF] = info->gic_cpu_if_addr; | 52 | + "sl_write: bad register offset 0x%02" HWADDR_PRIx "\n", |
71 | fixupcontext[FIXUP_BOOTREG] = info->smp_bootreg_addr; | 53 | + addr); |
72 | @@ -XXX,XX +XXX,XX @@ static void default_write_secondary(ARMCPU *cpu, | ||
73 | } | 54 | } |
74 | |||
75 | write_bootloader("smpboot", info->smp_loader_start, | ||
76 | - smpboot, fixupcontext); | ||
77 | + smpboot, fixupcontext, as); | ||
78 | } | 55 | } |
79 | 56 | ||
80 | void arm_write_secure_board_setup_dummy_smc(ARMCPU *cpu, | ||
81 | const struct arm_boot_info *info, | ||
82 | hwaddr mvbar_addr) | ||
83 | { | ||
84 | + AddressSpace *as = arm_boot_address_space(cpu, info); | ||
85 | int n; | ||
86 | uint32_t mvbar_blob[] = { | ||
87 | /* mvbar_addr: secure monitor vectors | ||
88 | @@ -XXX,XX +XXX,XX @@ void arm_write_secure_board_setup_dummy_smc(ARMCPU *cpu, | ||
89 | for (n = 0; n < ARRAY_SIZE(mvbar_blob); n++) { | ||
90 | mvbar_blob[n] = tswap32(mvbar_blob[n]); | ||
91 | } | ||
92 | - rom_add_blob_fixed("board-setup-mvbar", mvbar_blob, sizeof(mvbar_blob), | ||
93 | - mvbar_addr); | ||
94 | + rom_add_blob_fixed_as("board-setup-mvbar", mvbar_blob, sizeof(mvbar_blob), | ||
95 | + mvbar_addr, as); | ||
96 | |||
97 | for (n = 0; n < ARRAY_SIZE(board_setup_blob); n++) { | ||
98 | board_setup_blob[n] = tswap32(board_setup_blob[n]); | ||
99 | } | ||
100 | - rom_add_blob_fixed("board-setup", board_setup_blob, | ||
101 | - sizeof(board_setup_blob), info->board_setup_addr); | ||
102 | + rom_add_blob_fixed_as("board-setup", board_setup_blob, | ||
103 | + sizeof(board_setup_blob), info->board_setup_addr, as); | ||
104 | } | ||
105 | |||
106 | static void default_reset_secondary(ARMCPU *cpu, | ||
107 | const struct arm_boot_info *info) | ||
108 | { | ||
109 | + AddressSpace *as = arm_boot_address_space(cpu, info); | ||
110 | CPUState *cs = CPU(cpu); | ||
111 | |||
112 | - address_space_stl_notdirty(&address_space_memory, info->smp_bootreg_addr, | ||
113 | + address_space_stl_notdirty(as, info->smp_bootreg_addr, | ||
114 | 0, MEMTXATTRS_UNSPECIFIED, NULL); | ||
115 | cpu_set_pc(cs, info->smp_loader_start); | ||
116 | } | ||
117 | @@ -XXX,XX +XXX,XX @@ static inline bool have_dtb(const struct arm_boot_info *info) | ||
118 | } | ||
119 | |||
120 | #define WRITE_WORD(p, value) do { \ | ||
121 | - address_space_stl_notdirty(&address_space_memory, p, value, \ | ||
122 | + address_space_stl_notdirty(as, p, value, \ | ||
123 | MEMTXATTRS_UNSPECIFIED, NULL); \ | ||
124 | p += 4; \ | ||
125 | } while (0) | ||
126 | |||
127 | -static void set_kernel_args(const struct arm_boot_info *info) | ||
128 | +static void set_kernel_args(const struct arm_boot_info *info, AddressSpace *as) | ||
129 | { | ||
130 | int initrd_size = info->initrd_size; | ||
131 | hwaddr base = info->loader_start; | ||
132 | @@ -XXX,XX +XXX,XX @@ static void set_kernel_args(const struct arm_boot_info *info) | ||
133 | int cmdline_size; | ||
134 | |||
135 | cmdline_size = strlen(info->kernel_cmdline); | ||
136 | - cpu_physical_memory_write(p + 8, info->kernel_cmdline, | ||
137 | - cmdline_size + 1); | ||
138 | + address_space_write(as, p + 8, MEMTXATTRS_UNSPECIFIED, | ||
139 | + (const uint8_t *)info->kernel_cmdline, | ||
140 | + cmdline_size + 1); | ||
141 | cmdline_size = (cmdline_size >> 2) + 1; | ||
142 | WRITE_WORD(p, cmdline_size + 2); | ||
143 | WRITE_WORD(p, 0x54410009); | ||
144 | @@ -XXX,XX +XXX,XX @@ static void set_kernel_args(const struct arm_boot_info *info) | ||
145 | atag_board_len = (info->atag_board(info, atag_board_buf) + 3) & ~3; | ||
146 | WRITE_WORD(p, (atag_board_len + 8) >> 2); | ||
147 | WRITE_WORD(p, 0x414f4d50); | ||
148 | - cpu_physical_memory_write(p, atag_board_buf, atag_board_len); | ||
149 | + address_space_write(as, p, MEMTXATTRS_UNSPECIFIED, | ||
150 | + atag_board_buf, atag_board_len); | ||
151 | p += atag_board_len; | ||
152 | } | ||
153 | /* ATAG_END */ | ||
154 | @@ -XXX,XX +XXX,XX @@ static void set_kernel_args(const struct arm_boot_info *info) | ||
155 | WRITE_WORD(p, 0); | ||
156 | } | ||
157 | |||
158 | -static void set_kernel_args_old(const struct arm_boot_info *info) | ||
159 | +static void set_kernel_args_old(const struct arm_boot_info *info, | ||
160 | + AddressSpace *as) | ||
161 | { | ||
162 | hwaddr p; | ||
163 | const char *s; | ||
164 | @@ -XXX,XX +XXX,XX @@ static void set_kernel_args_old(const struct arm_boot_info *info) | ||
165 | } | ||
166 | s = info->kernel_cmdline; | ||
167 | if (s) { | ||
168 | - cpu_physical_memory_write(p, s, strlen(s) + 1); | ||
169 | + address_space_write(as, p, MEMTXATTRS_UNSPECIFIED, | ||
170 | + (const uint8_t *)s, strlen(s) + 1); | ||
171 | } else { | ||
172 | WRITE_WORD(p, 0); | ||
173 | } | ||
174 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_psci_node(void *fdt) | ||
175 | * @addr: the address to load the image at | ||
176 | * @binfo: struct describing the boot environment | ||
177 | * @addr_limit: upper limit of the available memory area at @addr | ||
178 | + * @as: address space to load image to | ||
179 | * | ||
180 | * Load a device tree supplied by the machine or by the user with the | ||
181 | * '-dtb' command line option, and put it at offset @addr in target | ||
182 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_psci_node(void *fdt) | ||
183 | * Note: Must not be called unless have_dtb(binfo) is true. | ||
184 | */ | ||
185 | static int load_dtb(hwaddr addr, const struct arm_boot_info *binfo, | ||
186 | - hwaddr addr_limit) | ||
187 | + hwaddr addr_limit, AddressSpace *as) | ||
188 | { | ||
189 | void *fdt = NULL; | ||
190 | int size, rc; | ||
191 | @@ -XXX,XX +XXX,XX @@ static int load_dtb(hwaddr addr, const struct arm_boot_info *binfo, | ||
192 | /* Put the DTB into the memory map as a ROM image: this will ensure | ||
193 | * the DTB is copied again upon reset, even if addr points into RAM. | ||
194 | */ | ||
195 | - rom_add_blob_fixed("dtb", fdt, size, addr); | ||
196 | + rom_add_blob_fixed_as("dtb", fdt, size, addr, as); | ||
197 | |||
198 | g_free(fdt); | ||
199 | |||
200 | @@ -XXX,XX +XXX,XX @@ static void do_cpu_reset(void *opaque) | ||
201 | } | ||
202 | |||
203 | if (cs == first_cpu) { | ||
204 | + AddressSpace *as = arm_boot_address_space(cpu, info); | ||
205 | + | ||
206 | cpu_set_pc(cs, info->loader_start); | ||
207 | |||
208 | if (!have_dtb(info)) { | ||
209 | if (old_param) { | ||
210 | - set_kernel_args_old(info); | ||
211 | + set_kernel_args_old(info, as); | ||
212 | } else { | ||
213 | - set_kernel_args(info); | ||
214 | + set_kernel_args(info, as); | ||
215 | } | ||
216 | } | ||
217 | } else { | ||
218 | @@ -XXX,XX +XXX,XX @@ static int do_arm_linux_init(Object *obj, void *opaque) | ||
219 | |||
220 | static uint64_t arm_load_elf(struct arm_boot_info *info, uint64_t *pentry, | ||
221 | uint64_t *lowaddr, uint64_t *highaddr, | ||
222 | - int elf_machine) | ||
223 | + int elf_machine, AddressSpace *as) | ||
224 | { | ||
225 | bool elf_is64; | ||
226 | union { | ||
227 | @@ -XXX,XX +XXX,XX @@ static uint64_t arm_load_elf(struct arm_boot_info *info, uint64_t *pentry, | ||
228 | } | ||
229 | } | ||
230 | |||
231 | - ret = load_elf(info->kernel_filename, NULL, NULL, | ||
232 | - pentry, lowaddr, highaddr, big_endian, elf_machine, | ||
233 | - 1, data_swab); | ||
234 | + ret = load_elf_as(info->kernel_filename, NULL, NULL, | ||
235 | + pentry, lowaddr, highaddr, big_endian, elf_machine, | ||
236 | + 1, data_swab, as); | ||
237 | if (ret <= 0) { | ||
238 | /* The header loaded but the image didn't */ | ||
239 | exit(1); | ||
240 | @@ -XXX,XX +XXX,XX @@ static uint64_t arm_load_elf(struct arm_boot_info *info, uint64_t *pentry, | ||
241 | } | ||
242 | |||
243 | static uint64_t load_aarch64_image(const char *filename, hwaddr mem_base, | ||
244 | - hwaddr *entry) | ||
245 | + hwaddr *entry, AddressSpace *as) | ||
246 | { | ||
247 | hwaddr kernel_load_offset = KERNEL64_LOAD_ADDR; | ||
248 | uint8_t *buffer; | ||
249 | @@ -XXX,XX +XXX,XX @@ static uint64_t load_aarch64_image(const char *filename, hwaddr mem_base, | ||
250 | } | ||
251 | |||
252 | *entry = mem_base + kernel_load_offset; | ||
253 | - rom_add_blob_fixed(filename, buffer, size, *entry); | ||
254 | + rom_add_blob_fixed_as(filename, buffer, size, *entry, as); | ||
255 | |||
256 | g_free(buffer); | ||
257 | |||
258 | @@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data) | ||
259 | ARMCPU *cpu = n->cpu; | ||
260 | struct arm_boot_info *info = | ||
261 | container_of(n, struct arm_boot_info, load_kernel_notifier); | ||
262 | + AddressSpace *as = arm_boot_address_space(cpu, info); | ||
263 | |||
264 | /* The board code is not supposed to set secure_board_setup unless | ||
265 | * running its code in secure mode is actually possible, and KVM | ||
266 | @@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data) | ||
267 | * the kernel is supposed to be loaded by the bootloader), copy the | ||
268 | * DTB to the base of RAM for the bootloader to pick up. | ||
269 | */ | ||
270 | - if (load_dtb(info->loader_start, info, 0) < 0) { | ||
271 | + if (load_dtb(info->loader_start, info, 0, as) < 0) { | ||
272 | exit(1); | ||
273 | } | ||
274 | } | ||
275 | @@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data) | ||
276 | |||
277 | /* Assume that raw images are linux kernels, and ELF images are not. */ | ||
278 | kernel_size = arm_load_elf(info, &elf_entry, &elf_low_addr, | ||
279 | - &elf_high_addr, elf_machine); | ||
280 | + &elf_high_addr, elf_machine, as); | ||
281 | if (kernel_size > 0 && have_dtb(info)) { | ||
282 | /* If there is still some room left at the base of RAM, try and put | ||
283 | * the DTB there like we do for images loaded with -bios or -pflash. | ||
284 | @@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data) | ||
285 | if (elf_low_addr < info->loader_start) { | ||
286 | elf_low_addr = 0; | ||
287 | } | ||
288 | - if (load_dtb(info->loader_start, info, elf_low_addr) < 0) { | ||
289 | + if (load_dtb(info->loader_start, info, elf_low_addr, as) < 0) { | ||
290 | exit(1); | ||
291 | } | ||
292 | } | ||
293 | } | ||
294 | entry = elf_entry; | ||
295 | if (kernel_size < 0) { | ||
296 | - kernel_size = load_uimage(info->kernel_filename, &entry, NULL, | ||
297 | - &is_linux, NULL, NULL); | ||
298 | + kernel_size = load_uimage_as(info->kernel_filename, &entry, NULL, | ||
299 | + &is_linux, NULL, NULL, as); | ||
300 | } | ||
301 | if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) && kernel_size < 0) { | ||
302 | kernel_size = load_aarch64_image(info->kernel_filename, | ||
303 | - info->loader_start, &entry); | ||
304 | + info->loader_start, &entry, as); | ||
305 | is_linux = 1; | ||
306 | } else if (kernel_size < 0) { | ||
307 | /* 32-bit ARM */ | ||
308 | entry = info->loader_start + KERNEL_LOAD_ADDR; | ||
309 | - kernel_size = load_image_targphys(info->kernel_filename, entry, | ||
310 | - info->ram_size - KERNEL_LOAD_ADDR); | ||
311 | + kernel_size = load_image_targphys_as(info->kernel_filename, entry, | ||
312 | + info->ram_size - KERNEL_LOAD_ADDR, | ||
313 | + as); | ||
314 | is_linux = 1; | ||
315 | } | ||
316 | if (kernel_size < 0) { | ||
317 | @@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data) | ||
318 | uint32_t fixupcontext[FIXUP_MAX]; | ||
319 | |||
320 | if (info->initrd_filename) { | ||
321 | - initrd_size = load_ramdisk(info->initrd_filename, | ||
322 | - info->initrd_start, | ||
323 | - info->ram_size - | ||
324 | - info->initrd_start); | ||
325 | + initrd_size = load_ramdisk_as(info->initrd_filename, | ||
326 | + info->initrd_start, | ||
327 | + info->ram_size - info->initrd_start, | ||
328 | + as); | ||
329 | if (initrd_size < 0) { | ||
330 | - initrd_size = load_image_targphys(info->initrd_filename, | ||
331 | - info->initrd_start, | ||
332 | - info->ram_size - | ||
333 | - info->initrd_start); | ||
334 | + initrd_size = load_image_targphys_as(info->initrd_filename, | ||
335 | + info->initrd_start, | ||
336 | + info->ram_size - | ||
337 | + info->initrd_start, | ||
338 | + as); | ||
339 | } | ||
340 | if (initrd_size < 0) { | ||
341 | error_report("could not load initrd '%s'", | ||
342 | @@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data) | ||
343 | |||
344 | /* Place the DTB after the initrd in memory with alignment. */ | ||
345 | dtb_start = QEMU_ALIGN_UP(info->initrd_start + initrd_size, align); | ||
346 | - if (load_dtb(dtb_start, info, 0) < 0) { | ||
347 | + if (load_dtb(dtb_start, info, 0, as) < 0) { | ||
348 | exit(1); | ||
349 | } | ||
350 | fixupcontext[FIXUP_ARGPTR] = dtb_start; | ||
351 | @@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data) | ||
352 | fixupcontext[FIXUP_ENTRYPOINT] = entry; | ||
353 | |||
354 | write_bootloader("bootloader", info->loader_start, | ||
355 | - primary_loader, fixupcontext); | ||
356 | + primary_loader, fixupcontext, as); | ||
357 | |||
358 | if (info->nb_cpus > 1) { | ||
359 | info->write_secondary_boot(cpu, info); | ||
360 | -- | 57 | -- |
361 | 2.16.2 | 58 | 2.20.1 |
362 | 59 | ||
363 | 60 | diff view generated by jsdifflib |
1 | Instead of loading guest images to the system address space, use the | 1 | Instead of using printf() for logging guest accesses to invalid |
---|---|---|---|
2 | CPU's address space. This is important if we're trying to load the | 2 | register offsets in the pxa2xx PIC device, use the usual |
3 | file to memory or via an alias memory region that is provided by an | 3 | qemu_log_mask(LOG_GUEST_ERROR,...). |
4 | SoC object and thus not mapped into the system address space. | 4 | |
5 | This was the only user of the REG_FMT macro in pxa.h, so we can | ||
6 | remove that. | ||
5 | 7 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
9 | Message-id: 20180220180325.29818-4-peter.maydell@linaro.org | 11 | Message-id: 20200628142429.17111-16-peter.maydell@linaro.org |
10 | --- | 12 | --- |
11 | hw/arm/armv7m.c | 17 ++++++++++++++--- | 13 | include/hw/arm/pxa.h | 1 - |
12 | 1 file changed, 14 insertions(+), 3 deletions(-) | 14 | hw/arm/pxa2xx_pic.c | 9 +++++++-- |
15 | 2 files changed, 7 insertions(+), 3 deletions(-) | ||
13 | 16 | ||
14 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | 17 | diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h |
15 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/armv7m.c | 19 | --- a/include/hw/arm/pxa.h |
17 | +++ b/hw/arm/armv7m.c | 20 | +++ b/include/hw/arm/pxa.h |
18 | @@ -XXX,XX +XXX,XX @@ void armv7m_load_kernel(ARMCPU *cpu, const char *kernel_filename, int mem_size) | 21 | @@ -XXX,XX +XXX,XX @@ struct PXA2xxI2SState { |
19 | uint64_t entry; | 22 | }; |
20 | uint64_t lowaddr; | 23 | |
21 | int big_endian; | 24 | # define PA_FMT "0x%08lx" |
22 | + AddressSpace *as; | 25 | -# define REG_FMT "0x" TARGET_FMT_plx |
23 | + int asidx; | 26 | |
24 | + CPUState *cs = CPU(cpu); | 27 | PXA2xxState *pxa270_init(MemoryRegion *address_space, unsigned int sdram_size, |
25 | 28 | const char *revision); | |
26 | #ifdef TARGET_WORDS_BIGENDIAN | 29 | diff --git a/hw/arm/pxa2xx_pic.c b/hw/arm/pxa2xx_pic.c |
27 | big_endian = 1; | 30 | index XXXXXXX..XXXXXXX 100644 |
28 | @@ -XXX,XX +XXX,XX @@ void armv7m_load_kernel(ARMCPU *cpu, const char *kernel_filename, int mem_size) | 31 | --- a/hw/arm/pxa2xx_pic.c |
29 | exit(1); | 32 | +++ b/hw/arm/pxa2xx_pic.c |
33 | @@ -XXX,XX +XXX,XX @@ | ||
34 | #include "qemu/osdep.h" | ||
35 | #include "qapi/error.h" | ||
36 | #include "qemu/module.h" | ||
37 | +#include "qemu/log.h" | ||
38 | #include "cpu.h" | ||
39 | #include "hw/arm/pxa.h" | ||
40 | #include "hw/sysbus.h" | ||
41 | @@ -XXX,XX +XXX,XX @@ static uint64_t pxa2xx_pic_mem_read(void *opaque, hwaddr offset, | ||
42 | case ICHP: /* Highest Priority register */ | ||
43 | return pxa2xx_pic_highest(s); | ||
44 | default: | ||
45 | - printf("%s: Bad register offset " REG_FMT "\n", __func__, offset); | ||
46 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
47 | + "pxa2xx_pic_mem_read: bad register offset 0x%" HWADDR_PRIx | ||
48 | + "\n", offset); | ||
49 | return 0; | ||
30 | } | 50 | } |
31 | 51 | } | |
32 | + if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { | 52 | @@ -XXX,XX +XXX,XX @@ static void pxa2xx_pic_mem_write(void *opaque, hwaddr offset, |
33 | + asidx = ARMASIdx_S; | 53 | s->priority[32 + ((offset - IPR32) >> 2)] = value & 0x8000003f; |
34 | + } else { | 54 | break; |
35 | + asidx = ARMASIdx_NS; | 55 | default: |
36 | + } | 56 | - printf("%s: Bad register offset " REG_FMT "\n", __func__, offset); |
37 | + as = cpu_get_address_space(cs, asidx); | 57 | + qemu_log_mask(LOG_GUEST_ERROR, |
38 | + | 58 | + "pxa2xx_pic_mem_write: bad register offset 0x%" |
39 | if (kernel_filename) { | 59 | + HWADDR_PRIx "\n", offset); |
40 | - image_size = load_elf(kernel_filename, NULL, NULL, &entry, &lowaddr, | 60 | return; |
41 | - NULL, big_endian, EM_ARM, 1, 0); | 61 | } |
42 | + image_size = load_elf_as(kernel_filename, NULL, NULL, &entry, &lowaddr, | 62 | pxa2xx_pic_update(opaque); |
43 | + NULL, big_endian, EM_ARM, 1, 0, as); | ||
44 | if (image_size < 0) { | ||
45 | - image_size = load_image_targphys(kernel_filename, 0, mem_size); | ||
46 | + image_size = load_image_targphys_as(kernel_filename, 0, | ||
47 | + mem_size, as); | ||
48 | lowaddr = 0; | ||
49 | } | ||
50 | if (image_size < 0) { | ||
51 | -- | 63 | -- |
52 | 2.16.2 | 64 | 2.20.1 |
53 | 65 | ||
54 | 66 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The Cortex-M33 allows the system to specify the reset value of the | ||
2 | secure Vector Table Offset Register (VTOR) by asserting config | ||
3 | signals. In particular, guest images for the MPS2 AN505 board rely | ||
4 | on the MPS2's initial VTOR being correct for that board. | ||
5 | Implement a QEMU property so board and SoC code can set the reset | ||
6 | value to the correct value. | ||
7 | 1 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20180220180325.29818-7-peter.maydell@linaro.org | ||
11 | --- | ||
12 | target/arm/cpu.h | 3 +++ | ||
13 | target/arm/cpu.c | 18 ++++++++++++++---- | ||
14 | 2 files changed, 17 insertions(+), 4 deletions(-) | ||
15 | |||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/cpu.h | ||
19 | +++ b/target/arm/cpu.h | ||
20 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { | ||
21 | */ | ||
22 | uint32_t psci_conduit; | ||
23 | |||
24 | + /* For v8M, initial value of the Secure VTOR */ | ||
25 | + uint32_t init_svtor; | ||
26 | + | ||
27 | /* [QEMU_]KVM_ARM_TARGET_* constant for this CPU, or | ||
28 | * QEMU_KVM_ARM_TARGET_NONE if the kernel doesn't support this CPU type. | ||
29 | */ | ||
30 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/cpu.c | ||
33 | +++ b/target/arm/cpu.c | ||
34 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | ||
35 | uint32_t initial_msp; /* Loaded from 0x0 */ | ||
36 | uint32_t initial_pc; /* Loaded from 0x4 */ | ||
37 | uint8_t *rom; | ||
38 | + uint32_t vecbase; | ||
39 | |||
40 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
41 | env->v7m.secure = true; | ||
42 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | ||
43 | /* Unlike A/R profile, M profile defines the reset LR value */ | ||
44 | env->regs[14] = 0xffffffff; | ||
45 | |||
46 | - /* Load the initial SP and PC from the vector table at address 0 */ | ||
47 | - rom = rom_ptr(0); | ||
48 | + env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80; | ||
49 | + | ||
50 | + /* Load the initial SP and PC from offset 0 and 4 in the vector table */ | ||
51 | + vecbase = env->v7m.vecbase[env->v7m.secure]; | ||
52 | + rom = rom_ptr(vecbase); | ||
53 | if (rom) { | ||
54 | /* Address zero is covered by ROM which hasn't yet been | ||
55 | * copied into physical memory. | ||
56 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | ||
57 | * it got copied into memory. In the latter case, rom_ptr | ||
58 | * will return a NULL pointer and we should use ldl_phys instead. | ||
59 | */ | ||
60 | - initial_msp = ldl_phys(s->as, 0); | ||
61 | - initial_pc = ldl_phys(s->as, 4); | ||
62 | + initial_msp = ldl_phys(s->as, vecbase); | ||
63 | + initial_pc = ldl_phys(s->as, vecbase + 4); | ||
64 | } | ||
65 | |||
66 | env->regs[13] = initial_msp & 0xFFFFFFFC; | ||
67 | @@ -XXX,XX +XXX,XX @@ static Property arm_cpu_pmsav7_dregion_property = | ||
68 | pmsav7_dregion, | ||
69 | qdev_prop_uint32, uint32_t); | ||
70 | |||
71 | +/* M profile: initial value of the Secure VTOR */ | ||
72 | +static Property arm_cpu_initsvtor_property = | ||
73 | + DEFINE_PROP_UINT32("init-svtor", ARMCPU, init_svtor, 0); | ||
74 | + | ||
75 | static void arm_cpu_post_init(Object *obj) | ||
76 | { | ||
77 | ARMCPU *cpu = ARM_CPU(obj); | ||
78 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_post_init(Object *obj) | ||
79 | qdev_prop_allow_set_link_before_realize, | ||
80 | OBJ_PROP_LINK_UNREF_ON_RELEASE, | ||
81 | &error_abort); | ||
82 | + qdev_property_add_static(DEVICE(obj), &arm_cpu_initsvtor_property, | ||
83 | + &error_abort); | ||
84 | } | ||
85 | |||
86 | qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property, | ||
87 | -- | ||
88 | 2.16.2 | ||
89 | |||
90 | diff view generated by jsdifflib |
1 | The function qdev_init_gpio_in_named() passes the DeviceState pointer | 1 | The QOM types "spitz-lcdtg" and "corgi-ssp" are missing the |
---|---|---|---|
2 | as the opaque data pointor for the irq handler function. Usually | 2 | usual QOM TYPE and casting macros; provide and use them. |
3 | this is what you want, but in some cases it would be helpful to use | ||
4 | some other data pointer. | ||
5 | 3 | ||
6 | Add a new function qdev_init_gpio_in_named_with_opaque() which allows | 4 | In particular, we can safely use the QOM cast macros instead of |
7 | the caller to specify the data pointer they want. | 5 | FROM_SSI_SLAVE() because in both cases the 'ssidev' field of |
6 | the instance state struct is the first field in it. | ||
8 | 7 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
12 | Message-id: 20180220180325.29818-12-peter.maydell@linaro.org | 11 | Message-id: 20200628142429.17111-17-peter.maydell@linaro.org |
13 | --- | 12 | --- |
14 | include/hw/qdev-core.h | 30 ++++++++++++++++++++++++++++-- | 13 | hw/arm/spitz.c | 23 +++++++++++++++-------- |
15 | hw/core/qdev.c | 8 +++++--- | 14 | 1 file changed, 15 insertions(+), 8 deletions(-) |
16 | 2 files changed, 33 insertions(+), 5 deletions(-) | ||
17 | 15 | ||
18 | diff --git a/include/hw/qdev-core.h b/include/hw/qdev-core.h | 16 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c |
19 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/include/hw/qdev-core.h | 18 | --- a/hw/arm/spitz.c |
21 | +++ b/include/hw/qdev-core.h | 19 | +++ b/hw/arm/spitz.c |
22 | @@ -XXX,XX +XXX,XX @@ BusState *qdev_get_child_bus(DeviceState *dev, const char *name); | 20 | @@ -XXX,XX +XXX,XX @@ static void spitz_keyboard_realize(DeviceState *dev, Error **errp) |
23 | /* GPIO inputs also double as IRQ sinks. */ | 21 | #define LCDTG_PICTRL 0x06 |
24 | void qdev_init_gpio_in(DeviceState *dev, qemu_irq_handler handler, int n); | 22 | #define LCDTG_POLCTRL 0x07 |
25 | void qdev_init_gpio_out(DeviceState *dev, qemu_irq *pins, int n); | 23 | |
26 | -void qdev_init_gpio_in_named(DeviceState *dev, qemu_irq_handler handler, | 24 | +#define TYPE_SPITZ_LCDTG "spitz-lcdtg" |
27 | - const char *name, int n); | 25 | +#define SPITZ_LCDTG(obj) OBJECT_CHECK(SpitzLCDTG, (obj), TYPE_SPITZ_LCDTG) |
28 | void qdev_init_gpio_out_named(DeviceState *dev, qemu_irq *pins, | ||
29 | const char *name, int n); | ||
30 | +/** | ||
31 | + * qdev_init_gpio_in_named_with_opaque: create an array of input GPIO lines | ||
32 | + * for the specified device | ||
33 | + * | ||
34 | + * @dev: Device to create input GPIOs for | ||
35 | + * @handler: Function to call when GPIO line value is set | ||
36 | + * @opaque: Opaque data pointer to pass to @handler | ||
37 | + * @name: Name of the GPIO input (must be unique for this device) | ||
38 | + * @n: Number of GPIO lines in this input set | ||
39 | + */ | ||
40 | +void qdev_init_gpio_in_named_with_opaque(DeviceState *dev, | ||
41 | + qemu_irq_handler handler, | ||
42 | + void *opaque, | ||
43 | + const char *name, int n); | ||
44 | + | 26 | + |
45 | +/** | 27 | typedef struct { |
46 | + * qdev_init_gpio_in_named: create an array of input GPIO lines | 28 | SSISlave ssidev; |
47 | + * for the specified device | 29 | uint32_t bl_intensity; |
48 | + * | 30 | @@ -XXX,XX +XXX,XX @@ static inline void spitz_bl_power(void *opaque, int line, int level) |
49 | + * Like qdev_init_gpio_in_named_with_opaque(), but the opaque pointer | 31 | |
50 | + * passed to the handler is @dev (which is the most commonly desired behaviour). | 32 | static uint32_t spitz_lcdtg_transfer(SSISlave *dev, uint32_t value) |
51 | + */ | 33 | { |
52 | +static inline void qdev_init_gpio_in_named(DeviceState *dev, | 34 | - SpitzLCDTG *s = FROM_SSI_SLAVE(SpitzLCDTG, dev); |
53 | + qemu_irq_handler handler, | 35 | + SpitzLCDTG *s = SPITZ_LCDTG(dev); |
54 | + const char *name, int n) | 36 | int addr; |
55 | +{ | 37 | addr = value >> 5; |
56 | + qdev_init_gpio_in_named_with_opaque(dev, handler, dev, name, n); | 38 | value &= 0x1f; |
57 | +} | 39 | @@ -XXX,XX +XXX,XX @@ static uint32_t spitz_lcdtg_transfer(SSISlave *dev, uint32_t value) |
58 | 40 | ||
59 | void qdev_pass_gpios(DeviceState *dev, DeviceState *container, | 41 | static void spitz_lcdtg_realize(SSISlave *ssi, Error **errp) |
60 | const char *name); | 42 | { |
61 | diff --git a/hw/core/qdev.c b/hw/core/qdev.c | 43 | - SpitzLCDTG *s = FROM_SSI_SLAVE(SpitzLCDTG, ssi); |
62 | index XXXXXXX..XXXXXXX 100644 | 44 | + SpitzLCDTG *s = SPITZ_LCDTG(ssi); |
63 | --- a/hw/core/qdev.c | 45 | DeviceState *dev = DEVICE(s); |
64 | +++ b/hw/core/qdev.c | 46 | |
65 | @@ -XXX,XX +XXX,XX @@ static NamedGPIOList *qdev_get_named_gpio_list(DeviceState *dev, | 47 | s->bl_power = 0; |
66 | return ngl; | 48 | @@ -XXX,XX +XXX,XX @@ static void spitz_lcdtg_realize(SSISlave *ssi, Error **errp) |
49 | #define SPITZ_GPIO_MAX1111_CS 20 | ||
50 | #define SPITZ_GPIO_TP_INT 11 | ||
51 | |||
52 | +#define TYPE_CORGI_SSP "corgi-ssp" | ||
53 | +#define CORGI_SSP(obj) OBJECT_CHECK(CorgiSSPState, (obj), TYPE_CORGI_SSP) | ||
54 | + | ||
55 | /* "Demux" the signal based on current chipselect */ | ||
56 | typedef struct { | ||
57 | SSISlave ssidev; | ||
58 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
59 | |||
60 | static uint32_t corgi_ssp_transfer(SSISlave *dev, uint32_t value) | ||
61 | { | ||
62 | - CorgiSSPState *s = FROM_SSI_SLAVE(CorgiSSPState, dev); | ||
63 | + CorgiSSPState *s = CORGI_SSP(dev); | ||
64 | int i; | ||
65 | |||
66 | for (i = 0; i < 3; i++) { | ||
67 | @@ -XXX,XX +XXX,XX @@ static void corgi_ssp_gpio_cs(void *opaque, int line, int level) | ||
68 | static void corgi_ssp_realize(SSISlave *d, Error **errp) | ||
69 | { | ||
70 | DeviceState *dev = DEVICE(d); | ||
71 | - CorgiSSPState *s = FROM_SSI_SLAVE(CorgiSSPState, d); | ||
72 | + CorgiSSPState *s = CORGI_SSP(d); | ||
73 | |||
74 | qdev_init_gpio_in(dev, corgi_ssp_gpio_cs, 3); | ||
75 | s->bus[0] = ssi_create_bus(dev, "ssi0"); | ||
76 | @@ -XXX,XX +XXX,XX @@ static void spitz_ssp_attach(SpitzMachineState *sms) | ||
77 | { | ||
78 | void *bus; | ||
79 | |||
80 | - sms->mux = ssi_create_slave(sms->mpu->ssp[CORGI_SSP_PORT - 1], "corgi-ssp"); | ||
81 | + sms->mux = ssi_create_slave(sms->mpu->ssp[CORGI_SSP_PORT - 1], | ||
82 | + TYPE_CORGI_SSP); | ||
83 | |||
84 | bus = qdev_get_child_bus(sms->mux, "ssi0"); | ||
85 | - sms->lcdtg = ssi_create_slave(bus, "spitz-lcdtg"); | ||
86 | + sms->lcdtg = ssi_create_slave(bus, TYPE_SPITZ_LCDTG); | ||
87 | |||
88 | bus = qdev_get_child_bus(sms->mux, "ssi1"); | ||
89 | sms->ads7846 = ssi_create_slave(bus, "ads7846"); | ||
90 | @@ -XXX,XX +XXX,XX @@ static void corgi_ssp_class_init(ObjectClass *klass, void *data) | ||
67 | } | 91 | } |
68 | 92 | ||
69 | -void qdev_init_gpio_in_named(DeviceState *dev, qemu_irq_handler handler, | 93 | static const TypeInfo corgi_ssp_info = { |
70 | - const char *name, int n) | 94 | - .name = "corgi-ssp", |
71 | +void qdev_init_gpio_in_named_with_opaque(DeviceState *dev, | 95 | + .name = TYPE_CORGI_SSP, |
72 | + qemu_irq_handler handler, | 96 | .parent = TYPE_SSI_SLAVE, |
73 | + void *opaque, | 97 | .instance_size = sizeof(CorgiSSPState), |
74 | + const char *name, int n) | 98 | .class_init = corgi_ssp_class_init, |
75 | { | 99 | @@ -XXX,XX +XXX,XX @@ static void spitz_lcdtg_class_init(ObjectClass *klass, void *data) |
76 | int i; | 100 | } |
77 | NamedGPIOList *gpio_list = qdev_get_named_gpio_list(dev, name); | 101 | |
78 | 102 | static const TypeInfo spitz_lcdtg_info = { | |
79 | assert(gpio_list->num_out == 0 || !name); | 103 | - .name = "spitz-lcdtg", |
80 | gpio_list->in = qemu_extend_irqs(gpio_list->in, gpio_list->num_in, handler, | 104 | + .name = TYPE_SPITZ_LCDTG, |
81 | - dev, n); | 105 | .parent = TYPE_SSI_SLAVE, |
82 | + opaque, n); | 106 | .instance_size = sizeof(SpitzLCDTG), |
83 | 107 | .class_init = spitz_lcdtg_class_init, | |
84 | if (!name) { | ||
85 | name = "unnamed-gpio-in"; | ||
86 | -- | 108 | -- |
87 | 2.16.2 | 109 | 2.20.1 |
88 | 110 | ||
89 | 111 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | The FROM_SSI_SLAVE() macro predates QOM and is used as a typesafe way |
---|---|---|---|
2 | to cast from an SSISlave* to the instance struct of a subtype of | ||
3 | TYPE_SSI_SLAVE. Switch to using the QOM cast macros instead, which | ||
4 | have the same effect (by writing the QOM macros if the types were | ||
5 | previously missing them.) | ||
2 | 6 | ||
3 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 7 | (The FROM_SSI_SLAVE() macro allows the SSISlave member of the |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | subtype's struct to be anywhere as long as it is named "ssidev", |
5 | Message-id: 20180228193125.20577-5-richard.henderson@linaro.org | 9 | whereas a QOM cast macro insists that it is the first thing in the |
10 | subtype's struct. This is true for all the types we convert here.) | ||
11 | |||
12 | This removes all the uses of FROM_SSI_SLAVE() so we can delete the | ||
13 | definition. | ||
14 | |||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
17 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
18 | Message-id: 20200628142429.17111-18-peter.maydell@linaro.org | ||
7 | --- | 19 | --- |
8 | target/arm/Makefile.objs | 2 +- | 20 | include/hw/ssi/ssi.h | 2 -- |
9 | target/arm/helper.h | 4 ++ | 21 | hw/arm/z2.c | 11 +++++++---- |
10 | target/arm/translate-a64.c | 84 ++++++++++++++++++++++++++++++++++ | 22 | hw/display/ads7846.c | 9 ++++++--- |
11 | target/arm/vec_helper.c | 109 +++++++++++++++++++++++++++++++++++++++++++++ | 23 | hw/display/ssd0323.c | 10 +++++++--- |
12 | 4 files changed, 198 insertions(+), 1 deletion(-) | 24 | hw/sd/ssi-sd.c | 4 ++-- |
13 | create mode 100644 target/arm/vec_helper.c | 25 | 5 files changed, 22 insertions(+), 14 deletions(-) |
14 | 26 | ||
15 | diff --git a/target/arm/Makefile.objs b/target/arm/Makefile.objs | 27 | diff --git a/include/hw/ssi/ssi.h b/include/hw/ssi/ssi.h |
16 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/Makefile.objs | 29 | --- a/include/hw/ssi/ssi.h |
18 | +++ b/target/arm/Makefile.objs | 30 | +++ b/include/hw/ssi/ssi.h |
19 | @@ -XXX,XX +XXX,XX @@ obj-$(call land,$(CONFIG_KVM),$(call lnot,$(TARGET_AARCH64))) += kvm32.o | 31 | @@ -XXX,XX +XXX,XX @@ struct SSISlave { |
20 | obj-$(call land,$(CONFIG_KVM),$(TARGET_AARCH64)) += kvm64.o | 32 | bool cs; |
21 | obj-$(call lnot,$(CONFIG_KVM)) += kvm-stub.o | 33 | }; |
22 | obj-y += translate.o op_helper.o helper.o cpu.o | 34 | |
23 | -obj-y += neon_helper.o iwmmxt_helper.o | 35 | -#define FROM_SSI_SLAVE(type, dev) DO_UPCAST(type, ssidev, dev) |
24 | +obj-y += neon_helper.o iwmmxt_helper.o vec_helper.o | 36 | - |
25 | obj-y += gdbstub.o | 37 | extern const VMStateDescription vmstate_ssi_slave; |
26 | obj-$(TARGET_AARCH64) += cpu64.o translate-a64.o helper-a64.o gdbstub64.o | 38 | |
27 | obj-y += crypto_helper.o | 39 | #define VMSTATE_SSI_SLAVE(_field, _state) { \ |
28 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 40 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c |
29 | index XXXXXXX..XXXXXXX 100644 | 41 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/target/arm/helper.h | 42 | --- a/hw/arm/z2.c |
31 | +++ b/target/arm/helper.h | 43 | +++ b/hw/arm/z2.c |
32 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_1(neon_rbit_u8, TCG_CALL_NO_RWG_SE, i32, i32) | 44 | @@ -XXX,XX +XXX,XX @@ typedef struct { |
33 | 45 | int pos; | |
34 | DEF_HELPER_3(neon_qdmulh_s16, i32, env, i32, i32) | 46 | } ZipitLCD; |
35 | DEF_HELPER_3(neon_qrdmulh_s16, i32, env, i32, i32) | 47 | |
36 | +DEF_HELPER_4(neon_qrdmlah_s16, i32, env, i32, i32, i32) | 48 | +#define TYPE_ZIPIT_LCD "zipit-lcd" |
37 | +DEF_HELPER_4(neon_qrdmlsh_s16, i32, env, i32, i32, i32) | 49 | +#define ZIPIT_LCD(obj) OBJECT_CHECK(ZipitLCD, (obj), TYPE_ZIPIT_LCD) |
38 | DEF_HELPER_3(neon_qdmulh_s32, i32, env, i32, i32) | 50 | + |
39 | DEF_HELPER_3(neon_qrdmulh_s32, i32, env, i32, i32) | 51 | static uint32_t zipit_lcd_transfer(SSISlave *dev, uint32_t value) |
40 | +DEF_HELPER_4(neon_qrdmlah_s32, i32, env, s32, s32, s32) | 52 | { |
41 | +DEF_HELPER_4(neon_qrdmlsh_s32, i32, env, s32, s32, s32) | 53 | - ZipitLCD *z = FROM_SSI_SLAVE(ZipitLCD, dev); |
42 | 54 | + ZipitLCD *z = ZIPIT_LCD(dev); | |
43 | DEF_HELPER_1(neon_narrow_u8, i32, i64) | 55 | uint16_t val; |
44 | DEF_HELPER_1(neon_narrow_u16, i32, i64) | 56 | if (z->selected) { |
45 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 57 | z->buf[z->pos] = value & 0xff; |
58 | @@ -XXX,XX +XXX,XX @@ static void z2_lcd_cs(void *opaque, int line, int level) | ||
59 | |||
60 | static void zipit_lcd_realize(SSISlave *dev, Error **errp) | ||
61 | { | ||
62 | - ZipitLCD *z = FROM_SSI_SLAVE(ZipitLCD, dev); | ||
63 | + ZipitLCD *z = ZIPIT_LCD(dev); | ||
64 | z->selected = 0; | ||
65 | z->enabled = 0; | ||
66 | z->pos = 0; | ||
67 | @@ -XXX,XX +XXX,XX @@ static void zipit_lcd_class_init(ObjectClass *klass, void *data) | ||
68 | } | ||
69 | |||
70 | static const TypeInfo zipit_lcd_info = { | ||
71 | - .name = "zipit-lcd", | ||
72 | + .name = TYPE_ZIPIT_LCD, | ||
73 | .parent = TYPE_SSI_SLAVE, | ||
74 | .instance_size = sizeof(ZipitLCD), | ||
75 | .class_init = zipit_lcd_class_init, | ||
76 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) | ||
77 | |||
78 | type_register_static(&zipit_lcd_info); | ||
79 | type_register_static(&aer915_info); | ||
80 | - z2_lcd = ssi_create_slave(mpu->ssp[1], "zipit-lcd"); | ||
81 | + z2_lcd = ssi_create_slave(mpu->ssp[1], TYPE_ZIPIT_LCD); | ||
82 | bus = pxa2xx_i2c_bus(mpu->i2c[0]); | ||
83 | i2c_create_slave(bus, TYPE_AER915, 0x55); | ||
84 | wm = i2c_create_slave(bus, TYPE_WM8750, 0x1b); | ||
85 | diff --git a/hw/display/ads7846.c b/hw/display/ads7846.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | 86 | index XXXXXXX..XXXXXXX 100644 |
47 | --- a/target/arm/translate-a64.c | 87 | --- a/hw/display/ads7846.c |
48 | +++ b/target/arm/translate-a64.c | 88 | +++ b/hw/display/ads7846.c |
49 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_three_reg_same_fp16(DisasContext *s, | 89 | @@ -XXX,XX +XXX,XX @@ typedef struct { |
50 | tcg_temp_free_ptr(fpst); | 90 | int output; |
91 | } ADS7846State; | ||
92 | |||
93 | +#define TYPE_ADS7846 "ads7846" | ||
94 | +#define ADS7846(obj) OBJECT_CHECK(ADS7846State, (obj), TYPE_ADS7846) | ||
95 | + | ||
96 | /* Control-byte bitfields */ | ||
97 | #define CB_PD0 (1 << 0) | ||
98 | #define CB_PD1 (1 << 1) | ||
99 | @@ -XXX,XX +XXX,XX @@ static void ads7846_int_update(ADS7846State *s) | ||
100 | |||
101 | static uint32_t ads7846_transfer(SSISlave *dev, uint32_t value) | ||
102 | { | ||
103 | - ADS7846State *s = FROM_SSI_SLAVE(ADS7846State, dev); | ||
104 | + ADS7846State *s = ADS7846(dev); | ||
105 | |||
106 | switch (s->cycle ++) { | ||
107 | case 0: | ||
108 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_ads7846 = { | ||
109 | static void ads7846_realize(SSISlave *d, Error **errp) | ||
110 | { | ||
111 | DeviceState *dev = DEVICE(d); | ||
112 | - ADS7846State *s = FROM_SSI_SLAVE(ADS7846State, d); | ||
113 | + ADS7846State *s = ADS7846(d); | ||
114 | |||
115 | qdev_init_gpio_out(dev, &s->interrupt, 1); | ||
116 | |||
117 | @@ -XXX,XX +XXX,XX @@ static void ads7846_class_init(ObjectClass *klass, void *data) | ||
51 | } | 118 | } |
52 | 119 | ||
53 | +/* AdvSIMD scalar three same extra | 120 | static const TypeInfo ads7846_info = { |
54 | + * 31 30 29 28 24 23 22 21 20 16 15 14 11 10 9 5 4 0 | 121 | - .name = "ads7846", |
55 | + * +-----+---+-----------+------+---+------+---+--------+---+----+----+ | 122 | + .name = TYPE_ADS7846, |
56 | + * | 0 1 | U | 1 1 1 1 0 | size | 0 | Rm | 1 | opcode | 1 | Rn | Rd | | 123 | .parent = TYPE_SSI_SLAVE, |
57 | + * +-----+---+-----------+------+---+------+---+--------+---+----+----+ | 124 | .instance_size = sizeof(ADS7846State), |
58 | + */ | 125 | .class_init = ads7846_class_init, |
59 | +static void disas_simd_scalar_three_reg_same_extra(DisasContext *s, | 126 | diff --git a/hw/display/ssd0323.c b/hw/display/ssd0323.c |
60 | + uint32_t insn) | 127 | index XXXXXXX..XXXXXXX 100644 |
61 | +{ | 128 | --- a/hw/display/ssd0323.c |
62 | + int rd = extract32(insn, 0, 5); | 129 | +++ b/hw/display/ssd0323.c |
63 | + int rn = extract32(insn, 5, 5); | 130 | @@ -XXX,XX +XXX,XX @@ typedef struct { |
64 | + int opcode = extract32(insn, 11, 4); | 131 | uint8_t framebuffer[128 * 80 / 2]; |
65 | + int rm = extract32(insn, 16, 5); | 132 | } ssd0323_state; |
66 | + int size = extract32(insn, 22, 2); | 133 | |
67 | + bool u = extract32(insn, 29, 1); | 134 | +#define TYPE_SSD0323 "ssd0323" |
68 | + TCGv_i32 ele1, ele2, ele3; | 135 | +#define SSD0323(obj) OBJECT_CHECK(ssd0323_state, (obj), TYPE_SSD0323) |
69 | + TCGv_i64 res; | ||
70 | + int feature; | ||
71 | + | ||
72 | + switch (u * 16 + opcode) { | ||
73 | + case 0x10: /* SQRDMLAH (vector) */ | ||
74 | + case 0x11: /* SQRDMLSH (vector) */ | ||
75 | + if (size != 1 && size != 2) { | ||
76 | + unallocated_encoding(s); | ||
77 | + return; | ||
78 | + } | ||
79 | + feature = ARM_FEATURE_V8_RDM; | ||
80 | + break; | ||
81 | + default: | ||
82 | + unallocated_encoding(s); | ||
83 | + return; | ||
84 | + } | ||
85 | + if (!arm_dc_feature(s, feature)) { | ||
86 | + unallocated_encoding(s); | ||
87 | + return; | ||
88 | + } | ||
89 | + if (!fp_access_check(s)) { | ||
90 | + return; | ||
91 | + } | ||
92 | + | ||
93 | + /* Do a single operation on the lowest element in the vector. | ||
94 | + * We use the standard Neon helpers and rely on 0 OP 0 == 0 | ||
95 | + * with no side effects for all these operations. | ||
96 | + * OPTME: special-purpose helpers would avoid doing some | ||
97 | + * unnecessary work in the helper for the 16 bit cases. | ||
98 | + */ | ||
99 | + ele1 = tcg_temp_new_i32(); | ||
100 | + ele2 = tcg_temp_new_i32(); | ||
101 | + ele3 = tcg_temp_new_i32(); | ||
102 | + | ||
103 | + read_vec_element_i32(s, ele1, rn, 0, size); | ||
104 | + read_vec_element_i32(s, ele2, rm, 0, size); | ||
105 | + read_vec_element_i32(s, ele3, rd, 0, size); | ||
106 | + | ||
107 | + switch (opcode) { | ||
108 | + case 0x0: /* SQRDMLAH */ | ||
109 | + if (size == 1) { | ||
110 | + gen_helper_neon_qrdmlah_s16(ele3, cpu_env, ele1, ele2, ele3); | ||
111 | + } else { | ||
112 | + gen_helper_neon_qrdmlah_s32(ele3, cpu_env, ele1, ele2, ele3); | ||
113 | + } | ||
114 | + break; | ||
115 | + case 0x1: /* SQRDMLSH */ | ||
116 | + if (size == 1) { | ||
117 | + gen_helper_neon_qrdmlsh_s16(ele3, cpu_env, ele1, ele2, ele3); | ||
118 | + } else { | ||
119 | + gen_helper_neon_qrdmlsh_s32(ele3, cpu_env, ele1, ele2, ele3); | ||
120 | + } | ||
121 | + break; | ||
122 | + default: | ||
123 | + g_assert_not_reached(); | ||
124 | + } | ||
125 | + tcg_temp_free_i32(ele1); | ||
126 | + tcg_temp_free_i32(ele2); | ||
127 | + | ||
128 | + res = tcg_temp_new_i64(); | ||
129 | + tcg_gen_extu_i32_i64(res, ele3); | ||
130 | + tcg_temp_free_i32(ele3); | ||
131 | + | ||
132 | + write_fp_dreg(s, rd, res); | ||
133 | + tcg_temp_free_i64(res); | ||
134 | +} | ||
135 | + | ||
136 | static void handle_2misc_64(DisasContext *s, int opcode, bool u, | ||
137 | TCGv_i64 tcg_rd, TCGv_i64 tcg_rn, | ||
138 | TCGv_i32 tcg_rmode, TCGv_ptr tcg_fpstatus) | ||
139 | @@ -XXX,XX +XXX,XX @@ static const AArch64DecodeTable data_proc_simd[] = { | ||
140 | { 0x0e000800, 0xbf208c00, disas_simd_zip_trn }, | ||
141 | { 0x2e000000, 0xbf208400, disas_simd_ext }, | ||
142 | { 0x5e200400, 0xdf200400, disas_simd_scalar_three_reg_same }, | ||
143 | + { 0x5e008400, 0xdf208400, disas_simd_scalar_three_reg_same_extra }, | ||
144 | { 0x5e200000, 0xdf200c00, disas_simd_scalar_three_reg_diff }, | ||
145 | { 0x5e200800, 0xdf3e0c00, disas_simd_scalar_two_reg_misc }, | ||
146 | { 0x5e300800, 0xdf3e0c00, disas_simd_scalar_pairwise }, | ||
147 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
148 | new file mode 100644 | ||
149 | index XXXXXXX..XXXXXXX | ||
150 | --- /dev/null | ||
151 | +++ b/target/arm/vec_helper.c | ||
152 | @@ -XXX,XX +XXX,XX @@ | ||
153 | +/* | ||
154 | + * ARM AdvSIMD / SVE Vector Operations | ||
155 | + * | ||
156 | + * Copyright (c) 2018 Linaro | ||
157 | + * | ||
158 | + * This library is free software; you can redistribute it and/or | ||
159 | + * modify it under the terms of the GNU Lesser General Public | ||
160 | + * License as published by the Free Software Foundation; either | ||
161 | + * version 2 of the License, or (at your option) any later version. | ||
162 | + * | ||
163 | + * This library is distributed in the hope that it will be useful, | ||
164 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
165 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
166 | + * Lesser General Public License for more details. | ||
167 | + * | ||
168 | + * You should have received a copy of the GNU Lesser General Public | ||
169 | + * License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
170 | + */ | ||
171 | + | ||
172 | +#include "qemu/osdep.h" | ||
173 | +#include "cpu.h" | ||
174 | +#include "exec/exec-all.h" | ||
175 | +#include "exec/helper-proto.h" | ||
176 | +#include "tcg/tcg-gvec-desc.h" | ||
177 | + | 136 | + |
178 | + | 137 | + |
179 | +#define SET_QC() env->vfp.xregs[ARM_VFP_FPSCR] |= CPSR_Q | 138 | static uint32_t ssd0323_transfer(SSISlave *dev, uint32_t data) |
180 | + | 139 | { |
181 | +/* Signed saturating rounding doubling multiply-accumulate high half, 16-bit */ | 140 | - ssd0323_state *s = FROM_SSI_SLAVE(ssd0323_state, dev); |
182 | +static uint16_t inl_qrdmlah_s16(CPUARMState *env, int16_t src1, | 141 | + ssd0323_state *s = SSD0323(dev); |
183 | + int16_t src2, int16_t src3) | 142 | |
184 | +{ | 143 | switch (s->mode) { |
185 | + /* Simplify: | 144 | case SSD0323_DATA: |
186 | + * = ((a3 << 16) + ((e1 * e2) << 1) + (1 << 15)) >> 16 | 145 | @@ -XXX,XX +XXX,XX @@ static const GraphicHwOps ssd0323_ops = { |
187 | + * = ((a3 << 15) + (e1 * e2) + (1 << 14)) >> 15 | 146 | static void ssd0323_realize(SSISlave *d, Error **errp) |
188 | + */ | 147 | { |
189 | + int32_t ret = (int32_t)src1 * src2; | 148 | DeviceState *dev = DEVICE(d); |
190 | + ret = ((int32_t)src3 << 15) + ret + (1 << 14); | 149 | - ssd0323_state *s = FROM_SSI_SLAVE(ssd0323_state, d); |
191 | + ret >>= 15; | 150 | + ssd0323_state *s = SSD0323(d); |
192 | + if (ret != (int16_t)ret) { | 151 | |
193 | + SET_QC(); | 152 | s->col_end = 63; |
194 | + ret = (ret < 0 ? -0x8000 : 0x7fff); | 153 | s->row_end = 79; |
195 | + } | 154 | @@ -XXX,XX +XXX,XX @@ static void ssd0323_class_init(ObjectClass *klass, void *data) |
196 | + return ret; | 155 | } |
197 | +} | 156 | |
198 | + | 157 | static const TypeInfo ssd0323_info = { |
199 | +uint32_t HELPER(neon_qrdmlah_s16)(CPUARMState *env, uint32_t src1, | 158 | - .name = "ssd0323", |
200 | + uint32_t src2, uint32_t src3) | 159 | + .name = TYPE_SSD0323, |
201 | +{ | 160 | .parent = TYPE_SSI_SLAVE, |
202 | + uint16_t e1 = inl_qrdmlah_s16(env, src1, src2, src3); | 161 | .instance_size = sizeof(ssd0323_state), |
203 | + uint16_t e2 = inl_qrdmlah_s16(env, src1 >> 16, src2 >> 16, src3 >> 16); | 162 | .class_init = ssd0323_class_init, |
204 | + return deposit32(e1, 16, 16, e2); | 163 | diff --git a/hw/sd/ssi-sd.c b/hw/sd/ssi-sd.c |
205 | +} | 164 | index XXXXXXX..XXXXXXX 100644 |
206 | + | 165 | --- a/hw/sd/ssi-sd.c |
207 | +/* Signed saturating rounding doubling multiply-subtract high half, 16-bit */ | 166 | +++ b/hw/sd/ssi-sd.c |
208 | +static uint16_t inl_qrdmlsh_s16(CPUARMState *env, int16_t src1, | 167 | @@ -XXX,XX +XXX,XX @@ typedef struct { |
209 | + int16_t src2, int16_t src3) | 168 | |
210 | +{ | 169 | static uint32_t ssi_sd_transfer(SSISlave *dev, uint32_t val) |
211 | + /* Similarly, using subtraction: | 170 | { |
212 | + * = ((a3 << 16) - ((e1 * e2) << 1) + (1 << 15)) >> 16 | 171 | - ssi_sd_state *s = FROM_SSI_SLAVE(ssi_sd_state, dev); |
213 | + * = ((a3 << 15) - (e1 * e2) + (1 << 14)) >> 15 | 172 | + ssi_sd_state *s = SSI_SD(dev); |
214 | + */ | 173 | |
215 | + int32_t ret = (int32_t)src1 * src2; | 174 | /* Special case: allow CMD12 (STOP TRANSMISSION) while reading data. */ |
216 | + ret = ((int32_t)src3 << 15) - ret + (1 << 14); | 175 | if (s->mode == SSI_SD_DATA_READ && val == 0x4d) { |
217 | + ret >>= 15; | 176 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_ssi_sd = { |
218 | + if (ret != (int16_t)ret) { | 177 | |
219 | + SET_QC(); | 178 | static void ssi_sd_realize(SSISlave *d, Error **errp) |
220 | + ret = (ret < 0 ? -0x8000 : 0x7fff); | 179 | { |
221 | + } | 180 | - ssi_sd_state *s = FROM_SSI_SLAVE(ssi_sd_state, d); |
222 | + return ret; | 181 | + ssi_sd_state *s = SSI_SD(d); |
223 | +} | 182 | DeviceState *carddev; |
224 | + | 183 | DriveInfo *dinfo; |
225 | +uint32_t HELPER(neon_qrdmlsh_s16)(CPUARMState *env, uint32_t src1, | 184 | Error *err = NULL; |
226 | + uint32_t src2, uint32_t src3) | ||
227 | +{ | ||
228 | + uint16_t e1 = inl_qrdmlsh_s16(env, src1, src2, src3); | ||
229 | + uint16_t e2 = inl_qrdmlsh_s16(env, src1 >> 16, src2 >> 16, src3 >> 16); | ||
230 | + return deposit32(e1, 16, 16, e2); | ||
231 | +} | ||
232 | + | ||
233 | +/* Signed saturating rounding doubling multiply-accumulate high half, 32-bit */ | ||
234 | +uint32_t HELPER(neon_qrdmlah_s32)(CPUARMState *env, int32_t src1, | ||
235 | + int32_t src2, int32_t src3) | ||
236 | +{ | ||
237 | + /* Simplify similarly to int_qrdmlah_s16 above. */ | ||
238 | + int64_t ret = (int64_t)src1 * src2; | ||
239 | + ret = ((int64_t)src3 << 31) + ret + (1 << 30); | ||
240 | + ret >>= 31; | ||
241 | + if (ret != (int32_t)ret) { | ||
242 | + SET_QC(); | ||
243 | + ret = (ret < 0 ? INT32_MIN : INT32_MAX); | ||
244 | + } | ||
245 | + return ret; | ||
246 | +} | ||
247 | + | ||
248 | +/* Signed saturating rounding doubling multiply-subtract high half, 32-bit */ | ||
249 | +uint32_t HELPER(neon_qrdmlsh_s32)(CPUARMState *env, int32_t src1, | ||
250 | + int32_t src2, int32_t src3) | ||
251 | +{ | ||
252 | + /* Simplify similarly to int_qrdmlsh_s16 above. */ | ||
253 | + int64_t ret = (int64_t)src1 * src2; | ||
254 | + ret = ((int64_t)src3 << 31) - ret + (1 << 30); | ||
255 | + ret >>= 31; | ||
256 | + if (ret != (int32_t)ret) { | ||
257 | + SET_QC(); | ||
258 | + ret = (ret < 0 ? INT32_MIN : INT32_MAX); | ||
259 | + } | ||
260 | + return ret; | ||
261 | +} | ||
262 | -- | 185 | -- |
263 | 2.16.2 | 186 | 2.20.1 |
264 | 187 | ||
265 | 188 | diff view generated by jsdifflib |
1 | Create an "init-svtor" property on the armv7m container | 1 | Deprecate our TileGX target support: |
---|---|---|---|
2 | object which we can forward to the CPU object. | 2 | * we have no active maintainer for it |
3 | * it has had essentially no contributions (other than tree-wide cleanups | ||
4 | and similar) since it was first added | ||
5 | * the Linux kernel dropped support in 2018, as has glibc | ||
6 | |||
7 | Note the deprecation in the manual, but don't try to print a warning | ||
8 | when QEMU runs -- printing unsuppressable messages is more obtrusive | ||
9 | for linux-user mode than it would be for system-emulation mode, and | ||
10 | it doesn't seem worth trying to invent a new suppressible-error | ||
11 | system for linux-user just for this. | ||
3 | 12 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 14 | Reviewed-by: Daniel P. Berrangé <berrange@redhat.com> |
6 | Message-id: 20180220180325.29818-8-peter.maydell@linaro.org | 15 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
16 | Reviewed-by: Thomas Huth <thuth@redhat.com> | ||
17 | Message-id: 20200619154831.26319-1-peter.maydell@linaro.org | ||
7 | --- | 18 | --- |
8 | include/hw/arm/armv7m.h | 2 ++ | 19 | docs/system/deprecated.rst | 11 +++++++++++ |
9 | hw/arm/armv7m.c | 9 +++++++++ | 20 | 1 file changed, 11 insertions(+) |
10 | 2 files changed, 11 insertions(+) | ||
11 | 21 | ||
12 | diff --git a/include/hw/arm/armv7m.h b/include/hw/arm/armv7m.h | 22 | diff --git a/docs/system/deprecated.rst b/docs/system/deprecated.rst |
13 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/include/hw/arm/armv7m.h | 24 | --- a/docs/system/deprecated.rst |
15 | +++ b/include/hw/arm/armv7m.h | 25 | +++ b/docs/system/deprecated.rst |
16 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 26 | @@ -XXX,XX +XXX,XX @@ The above, converted to the current supported format:: |
17 | * that CPU accesses see. (The NVIC, bitbanding and other CPU-internal | 27 | |
18 | * devices will be automatically layered on top of this view.) | 28 | json:{"file.driver":"rbd", "file.pool":"rbd", "file.image":"name"} |
19 | * + Property "idau": IDAU interface (forwarded to CPU object) | 29 | |
20 | + * + Property "init-svtor": secure VTOR reset value (forwarded to CPU object) | 30 | +linux-user mode CPUs |
21 | */ | 31 | +-------------------- |
22 | typedef struct ARMv7MState { | 32 | + |
23 | /*< private >*/ | 33 | +``tilegx`` CPUs (since 5.1.0) |
24 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMv7MState { | 34 | +''''''''''''''''''''''''''''' |
25 | /* MemoryRegion the board provides to us (with its devices, RAM, etc) */ | 35 | + |
26 | MemoryRegion *board_memory; | 36 | +The ``tilegx`` guest CPU support (which was only implemented in |
27 | Object *idau; | 37 | +linux-user mode) is deprecated and will be removed in a future version |
28 | + uint32_t init_svtor; | 38 | +of QEMU. Support for this CPU was removed from the upstream Linux |
29 | } ARMv7MState; | 39 | +kernel in 2018, and has also been dropped from glibc. |
30 | 40 | + | |
31 | #endif | 41 | Related binaries |
32 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | 42 | ---------------- |
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/hw/arm/armv7m.c | ||
35 | +++ b/hw/arm/armv7m.c | ||
36 | @@ -XXX,XX +XXX,XX @@ static void armv7m_realize(DeviceState *dev, Error **errp) | ||
37 | return; | ||
38 | } | ||
39 | } | ||
40 | + if (object_property_find(OBJECT(s->cpu), "init-svtor", NULL)) { | ||
41 | + object_property_set_uint(OBJECT(s->cpu), s->init_svtor, | ||
42 | + "init-svtor", &err); | ||
43 | + if (err != NULL) { | ||
44 | + error_propagate(errp, err); | ||
45 | + return; | ||
46 | + } | ||
47 | + } | ||
48 | object_property_set_bool(OBJECT(s->cpu), true, "realized", &err); | ||
49 | if (err != NULL) { | ||
50 | error_propagate(errp, err); | ||
51 | @@ -XXX,XX +XXX,XX @@ static Property armv7m_properties[] = { | ||
52 | DEFINE_PROP_LINK("memory", ARMv7MState, board_memory, TYPE_MEMORY_REGION, | ||
53 | MemoryRegion *), | ||
54 | DEFINE_PROP_LINK("idau", ARMv7MState, idau, TYPE_IDAU_INTERFACE, Object *), | ||
55 | + DEFINE_PROP_UINT32("init-svtor", ARMv7MState, init_svtor, 0), | ||
56 | DEFINE_PROP_END_OF_LIST(), | ||
57 | }; | ||
58 | 43 | ||
59 | -- | 44 | -- |
60 | 2.16.2 | 45 | 2.20.1 |
61 | 46 | ||
62 | 47 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Include the U bit in the switches rather than testing separately. | ||
4 | |||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Message-id: 20180228193125.20577-3-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/translate-a64.c | 129 +++++++++++++++++++++------------------------ | ||
11 | 1 file changed, 61 insertions(+), 68 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/translate-a64.c | ||
16 | +++ b/target/arm/translate-a64.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
18 | int index; | ||
19 | TCGv_ptr fpst; | ||
20 | |||
21 | - switch (opcode) { | ||
22 | - case 0x0: /* MLA */ | ||
23 | - case 0x4: /* MLS */ | ||
24 | - if (!u || is_scalar) { | ||
25 | + switch (16 * u + opcode) { | ||
26 | + case 0x08: /* MUL */ | ||
27 | + case 0x10: /* MLA */ | ||
28 | + case 0x14: /* MLS */ | ||
29 | + if (is_scalar) { | ||
30 | unallocated_encoding(s); | ||
31 | return; | ||
32 | } | ||
33 | break; | ||
34 | - case 0x2: /* SMLAL, SMLAL2, UMLAL, UMLAL2 */ | ||
35 | - case 0x6: /* SMLSL, SMLSL2, UMLSL, UMLSL2 */ | ||
36 | - case 0xa: /* SMULL, SMULL2, UMULL, UMULL2 */ | ||
37 | + case 0x02: /* SMLAL, SMLAL2 */ | ||
38 | + case 0x12: /* UMLAL, UMLAL2 */ | ||
39 | + case 0x06: /* SMLSL, SMLSL2 */ | ||
40 | + case 0x16: /* UMLSL, UMLSL2 */ | ||
41 | + case 0x0a: /* SMULL, SMULL2 */ | ||
42 | + case 0x1a: /* UMULL, UMULL2 */ | ||
43 | if (is_scalar) { | ||
44 | unallocated_encoding(s); | ||
45 | return; | ||
46 | } | ||
47 | is_long = true; | ||
48 | break; | ||
49 | - case 0x3: /* SQDMLAL, SQDMLAL2 */ | ||
50 | - case 0x7: /* SQDMLSL, SQDMLSL2 */ | ||
51 | - case 0xb: /* SQDMULL, SQDMULL2 */ | ||
52 | + case 0x03: /* SQDMLAL, SQDMLAL2 */ | ||
53 | + case 0x07: /* SQDMLSL, SQDMLSL2 */ | ||
54 | + case 0x0b: /* SQDMULL, SQDMULL2 */ | ||
55 | is_long = true; | ||
56 | - /* fall through */ | ||
57 | - case 0xc: /* SQDMULH */ | ||
58 | - case 0xd: /* SQRDMULH */ | ||
59 | - if (u) { | ||
60 | - unallocated_encoding(s); | ||
61 | - return; | ||
62 | - } | ||
63 | break; | ||
64 | - case 0x8: /* MUL */ | ||
65 | - if (u || is_scalar) { | ||
66 | - unallocated_encoding(s); | ||
67 | - return; | ||
68 | - } | ||
69 | + case 0x0c: /* SQDMULH */ | ||
70 | + case 0x0d: /* SQRDMULH */ | ||
71 | break; | ||
72 | - case 0x1: /* FMLA */ | ||
73 | - case 0x5: /* FMLS */ | ||
74 | - if (u) { | ||
75 | - unallocated_encoding(s); | ||
76 | - return; | ||
77 | - } | ||
78 | - /* fall through */ | ||
79 | - case 0x9: /* FMUL, FMULX */ | ||
80 | + case 0x01: /* FMLA */ | ||
81 | + case 0x05: /* FMLS */ | ||
82 | + case 0x09: /* FMUL */ | ||
83 | + case 0x19: /* FMULX */ | ||
84 | if (size == 1) { | ||
85 | unallocated_encoding(s); | ||
86 | return; | ||
87 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
88 | |||
89 | read_vec_element(s, tcg_op, rn, pass, MO_64); | ||
90 | |||
91 | - switch (opcode) { | ||
92 | - case 0x5: /* FMLS */ | ||
93 | + switch (16 * u + opcode) { | ||
94 | + case 0x05: /* FMLS */ | ||
95 | /* As usual for ARM, separate negation for fused multiply-add */ | ||
96 | gen_helper_vfp_negd(tcg_op, tcg_op); | ||
97 | /* fall through */ | ||
98 | - case 0x1: /* FMLA */ | ||
99 | + case 0x01: /* FMLA */ | ||
100 | read_vec_element(s, tcg_res, rd, pass, MO_64); | ||
101 | gen_helper_vfp_muladdd(tcg_res, tcg_op, tcg_idx, tcg_res, fpst); | ||
102 | break; | ||
103 | - case 0x9: /* FMUL, FMULX */ | ||
104 | - if (u) { | ||
105 | - gen_helper_vfp_mulxd(tcg_res, tcg_op, tcg_idx, fpst); | ||
106 | - } else { | ||
107 | - gen_helper_vfp_muld(tcg_res, tcg_op, tcg_idx, fpst); | ||
108 | - } | ||
109 | + case 0x09: /* FMUL */ | ||
110 | + gen_helper_vfp_muld(tcg_res, tcg_op, tcg_idx, fpst); | ||
111 | + break; | ||
112 | + case 0x19: /* FMULX */ | ||
113 | + gen_helper_vfp_mulxd(tcg_res, tcg_op, tcg_idx, fpst); | ||
114 | break; | ||
115 | default: | ||
116 | g_assert_not_reached(); | ||
117 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
118 | |||
119 | read_vec_element_i32(s, tcg_op, rn, pass, is_scalar ? size : MO_32); | ||
120 | |||
121 | - switch (opcode) { | ||
122 | - case 0x0: /* MLA */ | ||
123 | - case 0x4: /* MLS */ | ||
124 | - case 0x8: /* MUL */ | ||
125 | + switch (16 * u + opcode) { | ||
126 | + case 0x08: /* MUL */ | ||
127 | + case 0x10: /* MLA */ | ||
128 | + case 0x14: /* MLS */ | ||
129 | { | ||
130 | static NeonGenTwoOpFn * const fns[2][2] = { | ||
131 | { gen_helper_neon_add_u16, gen_helper_neon_sub_u16 }, | ||
132 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
133 | genfn(tcg_res, tcg_op, tcg_res); | ||
134 | break; | ||
135 | } | ||
136 | - case 0x5: /* FMLS */ | ||
137 | - case 0x1: /* FMLA */ | ||
138 | + case 0x05: /* FMLS */ | ||
139 | + case 0x01: /* FMLA */ | ||
140 | read_vec_element_i32(s, tcg_res, rd, pass, | ||
141 | is_scalar ? size : MO_32); | ||
142 | switch (size) { | ||
143 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
144 | g_assert_not_reached(); | ||
145 | } | ||
146 | break; | ||
147 | - case 0x9: /* FMUL, FMULX */ | ||
148 | + case 0x09: /* FMUL */ | ||
149 | switch (size) { | ||
150 | case 1: | ||
151 | - if (u) { | ||
152 | - if (is_scalar) { | ||
153 | - gen_helper_advsimd_mulxh(tcg_res, tcg_op, | ||
154 | - tcg_idx, fpst); | ||
155 | - } else { | ||
156 | - gen_helper_advsimd_mulx2h(tcg_res, tcg_op, | ||
157 | - tcg_idx, fpst); | ||
158 | - } | ||
159 | + if (is_scalar) { | ||
160 | + gen_helper_advsimd_mulh(tcg_res, tcg_op, | ||
161 | + tcg_idx, fpst); | ||
162 | } else { | ||
163 | - if (is_scalar) { | ||
164 | - gen_helper_advsimd_mulh(tcg_res, tcg_op, | ||
165 | - tcg_idx, fpst); | ||
166 | - } else { | ||
167 | - gen_helper_advsimd_mul2h(tcg_res, tcg_op, | ||
168 | - tcg_idx, fpst); | ||
169 | - } | ||
170 | + gen_helper_advsimd_mul2h(tcg_res, tcg_op, | ||
171 | + tcg_idx, fpst); | ||
172 | } | ||
173 | break; | ||
174 | case 2: | ||
175 | - if (u) { | ||
176 | - gen_helper_vfp_mulxs(tcg_res, tcg_op, tcg_idx, fpst); | ||
177 | - } else { | ||
178 | - gen_helper_vfp_muls(tcg_res, tcg_op, tcg_idx, fpst); | ||
179 | - } | ||
180 | + gen_helper_vfp_muls(tcg_res, tcg_op, tcg_idx, fpst); | ||
181 | break; | ||
182 | default: | ||
183 | g_assert_not_reached(); | ||
184 | } | ||
185 | break; | ||
186 | - case 0xc: /* SQDMULH */ | ||
187 | + case 0x19: /* FMULX */ | ||
188 | + switch (size) { | ||
189 | + case 1: | ||
190 | + if (is_scalar) { | ||
191 | + gen_helper_advsimd_mulxh(tcg_res, tcg_op, | ||
192 | + tcg_idx, fpst); | ||
193 | + } else { | ||
194 | + gen_helper_advsimd_mulx2h(tcg_res, tcg_op, | ||
195 | + tcg_idx, fpst); | ||
196 | + } | ||
197 | + break; | ||
198 | + case 2: | ||
199 | + gen_helper_vfp_mulxs(tcg_res, tcg_op, tcg_idx, fpst); | ||
200 | + break; | ||
201 | + default: | ||
202 | + g_assert_not_reached(); | ||
203 | + } | ||
204 | + break; | ||
205 | + case 0x0c: /* SQDMULH */ | ||
206 | if (size == 1) { | ||
207 | gen_helper_neon_qdmulh_s16(tcg_res, cpu_env, | ||
208 | tcg_op, tcg_idx); | ||
209 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
210 | tcg_op, tcg_idx); | ||
211 | } | ||
212 | break; | ||
213 | - case 0xd: /* SQRDMULH */ | ||
214 | + case 0x0d: /* SQRDMULH */ | ||
215 | if (size == 1) { | ||
216 | gen_helper_neon_qrdmulh_s16(tcg_res, cpu_env, | ||
217 | tcg_op, tcg_idx); | ||
218 | -- | ||
219 | 2.16.2 | ||
220 | |||
221 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20180228193125.20577-7-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 29 +++++++++++++++++++++++++++++ | ||
9 | 1 file changed, 29 insertions(+) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
16 | case 0x19: /* FMULX */ | ||
17 | is_fp = true; | ||
18 | break; | ||
19 | + case 0x1d: /* SQRDMLAH */ | ||
20 | + case 0x1f: /* SQRDMLSH */ | ||
21 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_RDM)) { | ||
22 | + unallocated_encoding(s); | ||
23 | + return; | ||
24 | + } | ||
25 | + break; | ||
26 | default: | ||
27 | unallocated_encoding(s); | ||
28 | return; | ||
29 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
30 | tcg_op, tcg_idx); | ||
31 | } | ||
32 | break; | ||
33 | + case 0x1d: /* SQRDMLAH */ | ||
34 | + read_vec_element_i32(s, tcg_res, rd, pass, | ||
35 | + is_scalar ? size : MO_32); | ||
36 | + if (size == 1) { | ||
37 | + gen_helper_neon_qrdmlah_s16(tcg_res, cpu_env, | ||
38 | + tcg_op, tcg_idx, tcg_res); | ||
39 | + } else { | ||
40 | + gen_helper_neon_qrdmlah_s32(tcg_res, cpu_env, | ||
41 | + tcg_op, tcg_idx, tcg_res); | ||
42 | + } | ||
43 | + break; | ||
44 | + case 0x1f: /* SQRDMLSH */ | ||
45 | + read_vec_element_i32(s, tcg_res, rd, pass, | ||
46 | + is_scalar ? size : MO_32); | ||
47 | + if (size == 1) { | ||
48 | + gen_helper_neon_qrdmlsh_s16(tcg_res, cpu_env, | ||
49 | + tcg_op, tcg_idx, tcg_res); | ||
50 | + } else { | ||
51 | + gen_helper_neon_qrdmlsh_s32(tcg_res, cpu_env, | ||
52 | + tcg_op, tcg_idx, tcg_res); | ||
53 | + } | ||
54 | + break; | ||
55 | default: | ||
56 | g_assert_not_reached(); | ||
57 | } | ||
58 | -- | ||
59 | 2.16.2 | ||
60 | |||
61 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Message-id: 20180228193125.20577-13-richard.henderson@linaro.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | [PMM: renamed e1/e2/e3/e4 to use the same naming as the version | ||
7 | of the pseudocode in the Arm ARM] | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/helper.h | 11 ++++ | ||
11 | target/arm/translate-a64.c | 94 +++++++++++++++++++++++++--- | ||
12 | target/arm/vec_helper.c | 149 +++++++++++++++++++++++++++++++++++++++++++++ | ||
13 | 3 files changed, 246 insertions(+), 8 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/helper.h | ||
18 | +++ b/target/arm/helper.h | ||
19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_fcadds, TCG_CALL_NO_RWG, | ||
20 | DEF_HELPER_FLAGS_5(gvec_fcaddd, TCG_CALL_NO_RWG, | ||
21 | void, ptr, ptr, ptr, ptr, i32) | ||
22 | |||
23 | +DEF_HELPER_FLAGS_5(gvec_fcmlah, TCG_CALL_NO_RWG, | ||
24 | + void, ptr, ptr, ptr, ptr, i32) | ||
25 | +DEF_HELPER_FLAGS_5(gvec_fcmlah_idx, TCG_CALL_NO_RWG, | ||
26 | + void, ptr, ptr, ptr, ptr, i32) | ||
27 | +DEF_HELPER_FLAGS_5(gvec_fcmlas, TCG_CALL_NO_RWG, | ||
28 | + void, ptr, ptr, ptr, ptr, i32) | ||
29 | +DEF_HELPER_FLAGS_5(gvec_fcmlas_idx, TCG_CALL_NO_RWG, | ||
30 | + void, ptr, ptr, ptr, ptr, i32) | ||
31 | +DEF_HELPER_FLAGS_5(gvec_fcmlad, TCG_CALL_NO_RWG, | ||
32 | + void, ptr, ptr, ptr, ptr, i32) | ||
33 | + | ||
34 | #ifdef TARGET_AARCH64 | ||
35 | #include "helper-a64.h" | ||
36 | #endif | ||
37 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/target/arm/translate-a64.c | ||
40 | +++ b/target/arm/translate-a64.c | ||
41 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | ||
42 | } | ||
43 | feature = ARM_FEATURE_V8_RDM; | ||
44 | break; | ||
45 | + case 0x8: /* FCMLA, #0 */ | ||
46 | + case 0x9: /* FCMLA, #90 */ | ||
47 | + case 0xa: /* FCMLA, #180 */ | ||
48 | + case 0xb: /* FCMLA, #270 */ | ||
49 | case 0xc: /* FCADD, #90 */ | ||
50 | case 0xe: /* FCADD, #270 */ | ||
51 | if (size == 0 | ||
52 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | ||
53 | } | ||
54 | return; | ||
55 | |||
56 | + case 0x8: /* FCMLA, #0 */ | ||
57 | + case 0x9: /* FCMLA, #90 */ | ||
58 | + case 0xa: /* FCMLA, #180 */ | ||
59 | + case 0xb: /* FCMLA, #270 */ | ||
60 | + rot = extract32(opcode, 0, 2); | ||
61 | + switch (size) { | ||
62 | + case 1: | ||
63 | + gen_gvec_op3_fpst(s, is_q, rd, rn, rm, true, rot, | ||
64 | + gen_helper_gvec_fcmlah); | ||
65 | + break; | ||
66 | + case 2: | ||
67 | + gen_gvec_op3_fpst(s, is_q, rd, rn, rm, false, rot, | ||
68 | + gen_helper_gvec_fcmlas); | ||
69 | + break; | ||
70 | + case 3: | ||
71 | + gen_gvec_op3_fpst(s, is_q, rd, rn, rm, false, rot, | ||
72 | + gen_helper_gvec_fcmlad); | ||
73 | + break; | ||
74 | + default: | ||
75 | + g_assert_not_reached(); | ||
76 | + } | ||
77 | + return; | ||
78 | + | ||
79 | case 0xc: /* FCADD, #90 */ | ||
80 | case 0xe: /* FCADD, #270 */ | ||
81 | rot = extract32(opcode, 1, 1); | ||
82 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
83 | int rn = extract32(insn, 5, 5); | ||
84 | int rd = extract32(insn, 0, 5); | ||
85 | bool is_long = false; | ||
86 | - bool is_fp = false; | ||
87 | + int is_fp = 0; | ||
88 | bool is_fp16 = false; | ||
89 | int index; | ||
90 | TCGv_ptr fpst; | ||
91 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
92 | case 0x05: /* FMLS */ | ||
93 | case 0x09: /* FMUL */ | ||
94 | case 0x19: /* FMULX */ | ||
95 | - is_fp = true; | ||
96 | + is_fp = 1; | ||
97 | break; | ||
98 | case 0x1d: /* SQRDMLAH */ | ||
99 | case 0x1f: /* SQRDMLSH */ | ||
100 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
101 | return; | ||
102 | } | ||
103 | break; | ||
104 | + case 0x11: /* FCMLA #0 */ | ||
105 | + case 0x13: /* FCMLA #90 */ | ||
106 | + case 0x15: /* FCMLA #180 */ | ||
107 | + case 0x17: /* FCMLA #270 */ | ||
108 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_FCMA)) { | ||
109 | + unallocated_encoding(s); | ||
110 | + return; | ||
111 | + } | ||
112 | + is_fp = 2; | ||
113 | + break; | ||
114 | default: | ||
115 | unallocated_encoding(s); | ||
116 | return; | ||
117 | } | ||
118 | |||
119 | - if (is_fp) { | ||
120 | + switch (is_fp) { | ||
121 | + case 1: /* normal fp */ | ||
122 | /* convert insn encoded size to TCGMemOp size */ | ||
123 | switch (size) { | ||
124 | case 0: /* half-precision */ | ||
125 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
126 | - unallocated_encoding(s); | ||
127 | - return; | ||
128 | - } | ||
129 | size = MO_16; | ||
130 | + is_fp16 = true; | ||
131 | break; | ||
132 | case MO_32: /* single precision */ | ||
133 | case MO_64: /* double precision */ | ||
134 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
135 | unallocated_encoding(s); | ||
136 | return; | ||
137 | } | ||
138 | - } else { | ||
139 | + break; | ||
140 | + | ||
141 | + case 2: /* complex fp */ | ||
142 | + /* Each indexable element is a complex pair. */ | ||
143 | + size <<= 1; | ||
144 | + switch (size) { | ||
145 | + case MO_32: | ||
146 | + if (h && !is_q) { | ||
147 | + unallocated_encoding(s); | ||
148 | + return; | ||
149 | + } | ||
150 | + is_fp16 = true; | ||
151 | + break; | ||
152 | + case MO_64: | ||
153 | + break; | ||
154 | + default: | ||
155 | + unallocated_encoding(s); | ||
156 | + return; | ||
157 | + } | ||
158 | + break; | ||
159 | + | ||
160 | + default: /* integer */ | ||
161 | switch (size) { | ||
162 | case MO_8: | ||
163 | case MO_64: | ||
164 | unallocated_encoding(s); | ||
165 | return; | ||
166 | } | ||
167 | + break; | ||
168 | + } | ||
169 | + if (is_fp16 && !arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
170 | + unallocated_encoding(s); | ||
171 | + return; | ||
172 | } | ||
173 | |||
174 | /* Given TCGMemOp size, adjust register and indexing. */ | ||
175 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
176 | fpst = NULL; | ||
177 | } | ||
178 | |||
179 | + switch (16 * u + opcode) { | ||
180 | + case 0x11: /* FCMLA #0 */ | ||
181 | + case 0x13: /* FCMLA #90 */ | ||
182 | + case 0x15: /* FCMLA #180 */ | ||
183 | + case 0x17: /* FCMLA #270 */ | ||
184 | + tcg_gen_gvec_3_ptr(vec_full_reg_offset(s, rd), | ||
185 | + vec_full_reg_offset(s, rn), | ||
186 | + vec_reg_offset(s, rm, index, size), fpst, | ||
187 | + is_q ? 16 : 8, vec_full_reg_size(s), | ||
188 | + extract32(insn, 13, 2), /* rot */ | ||
189 | + size == MO_64 | ||
190 | + ? gen_helper_gvec_fcmlas_idx | ||
191 | + : gen_helper_gvec_fcmlah_idx); | ||
192 | + tcg_temp_free_ptr(fpst); | ||
193 | + return; | ||
194 | + } | ||
195 | + | ||
196 | if (size == 3) { | ||
197 | TCGv_i64 tcg_idx = tcg_temp_new_i64(); | ||
198 | int pass; | ||
199 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
200 | index XXXXXXX..XXXXXXX 100644 | ||
201 | --- a/target/arm/vec_helper.c | ||
202 | +++ b/target/arm/vec_helper.c | ||
203 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_fcaddd)(void *vd, void *vn, void *vm, | ||
204 | } | ||
205 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
206 | } | ||
207 | + | ||
208 | +void HELPER(gvec_fcmlah)(void *vd, void *vn, void *vm, | ||
209 | + void *vfpst, uint32_t desc) | ||
210 | +{ | ||
211 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
212 | + float16 *d = vd; | ||
213 | + float16 *n = vn; | ||
214 | + float16 *m = vm; | ||
215 | + float_status *fpst = vfpst; | ||
216 | + intptr_t flip = extract32(desc, SIMD_DATA_SHIFT, 1); | ||
217 | + uint32_t neg_imag = extract32(desc, SIMD_DATA_SHIFT + 1, 1); | ||
218 | + uint32_t neg_real = flip ^ neg_imag; | ||
219 | + uintptr_t i; | ||
220 | + | ||
221 | + /* Shift boolean to the sign bit so we can xor to negate. */ | ||
222 | + neg_real <<= 15; | ||
223 | + neg_imag <<= 15; | ||
224 | + | ||
225 | + for (i = 0; i < opr_sz / 2; i += 2) { | ||
226 | + float16 e2 = n[H2(i + flip)]; | ||
227 | + float16 e1 = m[H2(i + flip)] ^ neg_real; | ||
228 | + float16 e4 = e2; | ||
229 | + float16 e3 = m[H2(i + 1 - flip)] ^ neg_imag; | ||
230 | + | ||
231 | + d[H2(i)] = float16_muladd(e2, e1, d[H2(i)], 0, fpst); | ||
232 | + d[H2(i + 1)] = float16_muladd(e4, e3, d[H2(i + 1)], 0, fpst); | ||
233 | + } | ||
234 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
235 | +} | ||
236 | + | ||
237 | +void HELPER(gvec_fcmlah_idx)(void *vd, void *vn, void *vm, | ||
238 | + void *vfpst, uint32_t desc) | ||
239 | +{ | ||
240 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
241 | + float16 *d = vd; | ||
242 | + float16 *n = vn; | ||
243 | + float16 *m = vm; | ||
244 | + float_status *fpst = vfpst; | ||
245 | + intptr_t flip = extract32(desc, SIMD_DATA_SHIFT, 1); | ||
246 | + uint32_t neg_imag = extract32(desc, SIMD_DATA_SHIFT + 1, 1); | ||
247 | + uint32_t neg_real = flip ^ neg_imag; | ||
248 | + uintptr_t i; | ||
249 | + float16 e1 = m[H2(flip)]; | ||
250 | + float16 e3 = m[H2(1 - flip)]; | ||
251 | + | ||
252 | + /* Shift boolean to the sign bit so we can xor to negate. */ | ||
253 | + neg_real <<= 15; | ||
254 | + neg_imag <<= 15; | ||
255 | + e1 ^= neg_real; | ||
256 | + e3 ^= neg_imag; | ||
257 | + | ||
258 | + for (i = 0; i < opr_sz / 2; i += 2) { | ||
259 | + float16 e2 = n[H2(i + flip)]; | ||
260 | + float16 e4 = e2; | ||
261 | + | ||
262 | + d[H2(i)] = float16_muladd(e2, e1, d[H2(i)], 0, fpst); | ||
263 | + d[H2(i + 1)] = float16_muladd(e4, e3, d[H2(i + 1)], 0, fpst); | ||
264 | + } | ||
265 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
266 | +} | ||
267 | + | ||
268 | +void HELPER(gvec_fcmlas)(void *vd, void *vn, void *vm, | ||
269 | + void *vfpst, uint32_t desc) | ||
270 | +{ | ||
271 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
272 | + float32 *d = vd; | ||
273 | + float32 *n = vn; | ||
274 | + float32 *m = vm; | ||
275 | + float_status *fpst = vfpst; | ||
276 | + intptr_t flip = extract32(desc, SIMD_DATA_SHIFT, 1); | ||
277 | + uint32_t neg_imag = extract32(desc, SIMD_DATA_SHIFT + 1, 1); | ||
278 | + uint32_t neg_real = flip ^ neg_imag; | ||
279 | + uintptr_t i; | ||
280 | + | ||
281 | + /* Shift boolean to the sign bit so we can xor to negate. */ | ||
282 | + neg_real <<= 31; | ||
283 | + neg_imag <<= 31; | ||
284 | + | ||
285 | + for (i = 0; i < opr_sz / 4; i += 2) { | ||
286 | + float32 e2 = n[H4(i + flip)]; | ||
287 | + float32 e1 = m[H4(i + flip)] ^ neg_real; | ||
288 | + float32 e4 = e2; | ||
289 | + float32 e3 = m[H4(i + 1 - flip)] ^ neg_imag; | ||
290 | + | ||
291 | + d[H4(i)] = float32_muladd(e2, e1, d[H4(i)], 0, fpst); | ||
292 | + d[H4(i + 1)] = float32_muladd(e4, e3, d[H4(i + 1)], 0, fpst); | ||
293 | + } | ||
294 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
295 | +} | ||
296 | + | ||
297 | +void HELPER(gvec_fcmlas_idx)(void *vd, void *vn, void *vm, | ||
298 | + void *vfpst, uint32_t desc) | ||
299 | +{ | ||
300 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
301 | + float32 *d = vd; | ||
302 | + float32 *n = vn; | ||
303 | + float32 *m = vm; | ||
304 | + float_status *fpst = vfpst; | ||
305 | + intptr_t flip = extract32(desc, SIMD_DATA_SHIFT, 1); | ||
306 | + uint32_t neg_imag = extract32(desc, SIMD_DATA_SHIFT + 1, 1); | ||
307 | + uint32_t neg_real = flip ^ neg_imag; | ||
308 | + uintptr_t i; | ||
309 | + float32 e1 = m[H4(flip)]; | ||
310 | + float32 e3 = m[H4(1 - flip)]; | ||
311 | + | ||
312 | + /* Shift boolean to the sign bit so we can xor to negate. */ | ||
313 | + neg_real <<= 31; | ||
314 | + neg_imag <<= 31; | ||
315 | + e1 ^= neg_real; | ||
316 | + e3 ^= neg_imag; | ||
317 | + | ||
318 | + for (i = 0; i < opr_sz / 4; i += 2) { | ||
319 | + float32 e2 = n[H4(i + flip)]; | ||
320 | + float32 e4 = e2; | ||
321 | + | ||
322 | + d[H4(i)] = float32_muladd(e2, e1, d[H4(i)], 0, fpst); | ||
323 | + d[H4(i + 1)] = float32_muladd(e4, e3, d[H4(i + 1)], 0, fpst); | ||
324 | + } | ||
325 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
326 | +} | ||
327 | + | ||
328 | +void HELPER(gvec_fcmlad)(void *vd, void *vn, void *vm, | ||
329 | + void *vfpst, uint32_t desc) | ||
330 | +{ | ||
331 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
332 | + float64 *d = vd; | ||
333 | + float64 *n = vn; | ||
334 | + float64 *m = vm; | ||
335 | + float_status *fpst = vfpst; | ||
336 | + intptr_t flip = extract32(desc, SIMD_DATA_SHIFT, 1); | ||
337 | + uint64_t neg_imag = extract32(desc, SIMD_DATA_SHIFT + 1, 1); | ||
338 | + uint64_t neg_real = flip ^ neg_imag; | ||
339 | + uintptr_t i; | ||
340 | + | ||
341 | + /* Shift boolean to the sign bit so we can xor to negate. */ | ||
342 | + neg_real <<= 63; | ||
343 | + neg_imag <<= 63; | ||
344 | + | ||
345 | + for (i = 0; i < opr_sz / 8; i += 2) { | ||
346 | + float64 e2 = n[i + flip]; | ||
347 | + float64 e1 = m[i + flip] ^ neg_real; | ||
348 | + float64 e4 = e2; | ||
349 | + float64 e3 = m[i + 1 - flip] ^ neg_imag; | ||
350 | + | ||
351 | + d[i] = float64_muladd(e2, e1, d[i], 0, fpst); | ||
352 | + d[i + 1] = float64_muladd(e4, e3, d[i + 1], 0, fpst); | ||
353 | + } | ||
354 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
355 | +} | ||
356 | -- | ||
357 | 2.16.2 | ||
358 | |||
359 | diff view generated by jsdifflib |