1 | Second pull request of the week; mostly RTH's support for some | 1 | Mostly this is RTH's memtag series, but there are also some cleanups |
---|---|---|---|
2 | new-in-v8.1/v8.3 instructions, and my v8M board model. | 2 | from Philippe. |
3 | 3 | ||
4 | thanks | 4 | thanks |
5 | -- PMM | 5 | -- PMM |
6 | 6 | ||
7 | The following changes since commit 427cbc7e4136a061628cb4315cc8182ea36d772f: | 7 | The following changes since commit 10f7ffabf9c507fc02382b89912003b1c43c3231: |
8 | 8 | ||
9 | Merge remote-tracking branch 'remotes/mst/tags/for_upstream' into staging (2018-03-01 18:46:41 +0000) | 9 | Merge remote-tracking branch 'remotes/mcayland/tags/qemu-macppc-20200626' into staging (2020-06-26 12:14:18 +0100) |
10 | 10 | ||
11 | are available in the Git repository at: | 11 | are available in the Git repository at: |
12 | 12 | ||
13 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20180302 | 13 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200626 |
14 | 14 | ||
15 | for you to fetch changes up to e66a67bf28e1b4fce2e3d72a2610dbd48d9d3078: | 15 | for you to fetch changes up to c7459633baa71d1781fde4a245d6ec9ce2f008cf: |
16 | 16 | ||
17 | target/arm: Enable ARM_FEATURE_V8_FCMA (2018-03-02 11:03:45 +0000) | 17 | target/arm: Enable MTE (2020-06-26 14:32:24 +0100) |
18 | 18 | ||
19 | ---------------------------------------------------------------- | 19 | ---------------------------------------------------------------- |
20 | target-arm queue: | 20 | target-arm queue: |
21 | * implement FCMA and RDM v8.1 and v8.3 instructions | 21 | * hw/arm/aspeed: improve QOM usage |
22 | * enable Cortex-M33 v8M core, and provide new mps2-an505 board model | 22 | * hw/misc/pca9552: trace GPIO change events |
23 | that uses it | 23 | * target/arm: Implement ARMv8.5-MemTag for system emulation |
24 | * decodetree: Propagate return value from translate subroutines | ||
25 | * xlnx-zynqmp: Implement the RTC device | ||
26 | 24 | ||
27 | ---------------------------------------------------------------- | 25 | ---------------------------------------------------------------- |
28 | Alistair Francis (3): | 26 | Philippe Mathieu-Daudé (12): |
29 | xlnx-zynqmp-rtc: Initial commit | 27 | hw/arm/aspeed: Remove extraneous MemoryRegion object owner |
30 | xlnx-zynqmp-rtc: Add basic time support | 28 | hw/arm/aspeed: Rename AspeedBoardState as AspeedMachineState |
31 | xlnx-zynqmp: Connect the RTC device | 29 | hw/arm/aspeed: QOM'ify AspeedMachineState |
30 | hw/i2c/core: Add i2c_try_create_slave() and i2c_realize_and_unref() | ||
31 | hw/misc/pca9552: Rename 'nr_leds' as 'pin_count' | ||
32 | hw/misc/pca9552: Rename generic code as pca955x | ||
33 | hw/misc/pca9552: Add generic PCA955xClass, parent of TYPE_PCA9552 | ||
34 | hw/misc/pca9552: Add a 'description' property for debugging purpose | ||
35 | hw/misc/pca9552: Trace GPIO High/Low events | ||
36 | hw/arm/aspeed: Describe each PCA9552 device | ||
37 | hw/misc/pca9552: Trace GPIO change events | ||
38 | hw/misc/pca9552: Model qdev output GPIOs | ||
32 | 39 | ||
33 | Peter Maydell (19): | 40 | Richard Henderson (45): |
34 | loader: Add new load_ramdisk_as() | 41 | target/arm: Add isar tests for mte |
35 | hw/arm/boot: Honour CPU's address space for image loads | 42 | target/arm: Improve masking of SCR RES0 bits |
36 | hw/arm/armv7m: Honour CPU's address space for image loads | 43 | target/arm: Add support for MTE to SCTLR_ELx |
37 | target/arm: Define an IDAU interface | 44 | target/arm: Add support for MTE to HCR_EL2 and SCR_EL3 |
38 | armv7m: Forward idau property to CPU object | 45 | target/arm: Rename DISAS_UPDATE to DISAS_UPDATE_EXIT |
39 | target/arm: Define init-svtor property for the reset secure VTOR value | 46 | target/arm: Add DISAS_UPDATE_NOCHAIN |
40 | armv7m: Forward init-svtor property to CPU object | 47 | target/arm: Add MTE system registers |
41 | target/arm: Add Cortex-M33 | 48 | target/arm: Add MTE bits to tb_flags |
42 | hw/misc/unimp: Move struct to header file | 49 | target/arm: Implement the IRG instruction |
43 | include/hw/or-irq.h: Add missing include guard | 50 | target/arm: Revise decoding for disas_add_sub_imm |
44 | qdev: Add new qdev_init_gpio_in_named_with_opaque() | 51 | target/arm: Implement the ADDG, SUBG instructions |
45 | hw/core/split-irq: Device that splits IRQ lines | 52 | target/arm: Implement the GMI instruction |
46 | hw/misc/mps2-fpgaio: FPGA control block for MPS2 AN505 | 53 | target/arm: Implement the SUBP instruction |
47 | hw/misc/tz-ppc: Model TrustZone peripheral protection controller | 54 | target/arm: Define arm_cpu_do_unaligned_access for user-only |
48 | hw/misc/iotkit-secctl: Arm IoT Kit security controller initial skeleton | 55 | target/arm: Implement LDG, STG, ST2G instructions |
49 | hw/misc/iotkit-secctl: Add handling for PPCs | 56 | target/arm: Implement the STGP instruction |
50 | hw/misc/iotkit-secctl: Add remaining simple registers | 57 | target/arm: Restrict the values of DCZID.BS under TCG |
51 | hw/arm/iotkit: Model Arm IOT Kit | 58 | target/arm: Simplify DC_ZVA |
52 | mps2-an505: New board model: MPS2 with AN505 Cortex-M33 FPGA image | 59 | target/arm: Implement the LDGM, STGM, STZGM instructions |
60 | target/arm: Implement the access tag cache flushes | ||
61 | target/arm: Move regime_el to internals.h | ||
62 | target/arm: Move regime_tcr to internals.h | ||
63 | target/arm: Add gen_mte_check1 | ||
64 | target/arm: Add gen_mte_checkN | ||
65 | target/arm: Implement helper_mte_check1 | ||
66 | target/arm: Implement helper_mte_checkN | ||
67 | target/arm: Add helper_mte_check_zva | ||
68 | target/arm: Use mte_checkN for sve unpredicated loads | ||
69 | target/arm: Use mte_checkN for sve unpredicated stores | ||
70 | target/arm: Use mte_check1 for sve LD1R | ||
71 | target/arm: Tidy trans_LD1R_zpri | ||
72 | target/arm: Add arm_tlb_bti_gp | ||
73 | target/arm: Add mte helpers for sve scalar + int loads | ||
74 | target/arm: Add mte helpers for sve scalar + int stores | ||
75 | target/arm: Add mte helpers for sve scalar + int ff/nf loads | ||
76 | target/arm: Handle TBI for sve scalar + int memory ops | ||
77 | target/arm: Add mte helpers for sve scatter/gather memory ops | ||
78 | target/arm: Complete TBI clearing for user-only for SVE | ||
79 | target/arm: Implement data cache set allocation tags | ||
80 | target/arm: Set PSTATE.TCO on exception entry | ||
81 | target/arm: Always pass cacheattr to get_phys_addr | ||
82 | target/arm: Cache the Tagged bit for a page in MemTxAttrs | ||
83 | target/arm: Create tagged ram when MTE is enabled | ||
84 | target/arm: Add allocation tag storage for system mode | ||
85 | target/arm: Enable MTE | ||
53 | 86 | ||
54 | Richard Henderson (17): | 87 | include/hw/arm/aspeed.h | 12 +- |
55 | decodetree: Propagate return value from translate subroutines | 88 | include/hw/i2c/i2c.h | 2 + |
56 | target/arm: Add ARM_FEATURE_V8_RDM | 89 | include/hw/misc/pca9552.h | 16 +- |
57 | target/arm: Refactor disas_simd_indexed decode | 90 | target/arm/cpu.h | 50 +- |
58 | target/arm: Refactor disas_simd_indexed size checks | 91 | target/arm/helper-a64.h | 16 + |
59 | target/arm: Decode aa64 armv8.1 scalar three same extra | 92 | target/arm/helper-sve.h | 488 ++++++++++++++ |
60 | target/arm: Decode aa64 armv8.1 three same extra | 93 | target/arm/helper.h | 2 + |
61 | target/arm: Decode aa64 armv8.1 scalar/vector x indexed element | 94 | target/arm/internals.h | 153 ++++- |
62 | target/arm: Decode aa32 armv8.1 three same | 95 | target/arm/translate-a64.h | 5 + |
63 | target/arm: Decode aa32 armv8.1 two reg and a scalar | 96 | target/arm/translate.h | 23 +- |
64 | target/arm: Enable ARM_FEATURE_V8_RDM | 97 | hw/arm/aspeed.c | 46 +- |
65 | target/arm: Add ARM_FEATURE_V8_FCMA | 98 | hw/arm/virt.c | 55 +- |
66 | target/arm: Decode aa64 armv8.3 fcadd | 99 | hw/i2c/core.c | 18 +- |
67 | target/arm: Decode aa64 armv8.3 fcmla | 100 | hw/misc/pca9552.c | 216 +++++-- |
68 | target/arm: Decode aa32 armv8.3 3-same | 101 | target/arm/cpu.c | 81 ++- |
69 | target/arm: Decode aa32 armv8.3 2-reg-index | 102 | target/arm/cpu64.c | 5 + |
70 | target/arm: Decode t32 simd 3reg and 2reg_scalar extension | 103 | target/arm/helper-a64.c | 94 +-- |
71 | target/arm: Enable ARM_FEATURE_V8_FCMA | 104 | target/arm/helper.c | 423 ++++++++++--- |
105 | target/arm/m_helper.c | 11 +- | ||
106 | target/arm/mte_helper.c | 906 ++++++++++++++++++++++++++ | ||
107 | target/arm/op_helper.c | 16 + | ||
108 | target/arm/sve_helper.c | 616 ++++++++++++++---- | ||
109 | target/arm/tlb_helper.c | 13 +- | ||
110 | target/arm/translate-a64.c | 657 ++++++++++++++++--- | ||
111 | target/arm/translate-sve.c | 1366 ++++++++++++++++++++++++++-------------- | ||
112 | target/arm/translate-vfp.inc.c | 4 +- | ||
113 | target/arm/translate.c | 16 +- | ||
114 | hw/misc/trace-events | 4 + | ||
115 | target/arm/Makefile.objs | 1 + | ||
116 | 29 files changed, 4391 insertions(+), 924 deletions(-) | ||
117 | create mode 100644 target/arm/mte_helper.c | ||
72 | 118 | ||
73 | hw/arm/Makefile.objs | 2 + | ||
74 | hw/core/Makefile.objs | 1 + | ||
75 | hw/misc/Makefile.objs | 4 + | ||
76 | hw/timer/Makefile.objs | 1 + | ||
77 | target/arm/Makefile.objs | 2 +- | ||
78 | include/hw/arm/armv7m.h | 5 + | ||
79 | include/hw/arm/iotkit.h | 109 ++++++ | ||
80 | include/hw/arm/xlnx-zynqmp.h | 2 + | ||
81 | include/hw/core/split-irq.h | 57 +++ | ||
82 | include/hw/irq.h | 4 +- | ||
83 | include/hw/loader.h | 12 +- | ||
84 | include/hw/misc/iotkit-secctl.h | 103 ++++++ | ||
85 | include/hw/misc/mps2-fpgaio.h | 43 +++ | ||
86 | include/hw/misc/tz-ppc.h | 101 ++++++ | ||
87 | include/hw/misc/unimp.h | 10 + | ||
88 | include/hw/or-irq.h | 5 + | ||
89 | include/hw/qdev-core.h | 30 +- | ||
90 | include/hw/timer/xlnx-zynqmp-rtc.h | 86 +++++ | ||
91 | target/arm/cpu.h | 8 + | ||
92 | target/arm/helper.h | 31 ++ | ||
93 | target/arm/idau.h | 61 ++++ | ||
94 | hw/arm/armv7m.c | 35 +- | ||
95 | hw/arm/boot.c | 119 ++++--- | ||
96 | hw/arm/iotkit.c | 598 +++++++++++++++++++++++++++++++ | ||
97 | hw/arm/mps2-tz.c | 503 ++++++++++++++++++++++++++ | ||
98 | hw/arm/xlnx-zynqmp.c | 14 + | ||
99 | hw/core/loader.c | 8 +- | ||
100 | hw/core/qdev.c | 8 +- | ||
101 | hw/core/split-irq.c | 89 +++++ | ||
102 | hw/misc/iotkit-secctl.c | 704 +++++++++++++++++++++++++++++++++++++ | ||
103 | hw/misc/mps2-fpgaio.c | 176 ++++++++++ | ||
104 | hw/misc/tz-ppc.c | 302 ++++++++++++++++ | ||
105 | hw/misc/unimp.c | 10 - | ||
106 | hw/timer/xlnx-zynqmp-rtc.c | 272 ++++++++++++++ | ||
107 | linux-user/elfload.c | 2 + | ||
108 | target/arm/cpu.c | 66 +++- | ||
109 | target/arm/cpu64.c | 2 + | ||
110 | target/arm/helper.c | 28 +- | ||
111 | target/arm/translate-a64.c | 514 +++++++++++++++++++++------ | ||
112 | target/arm/translate.c | 275 +++++++++++++-- | ||
113 | target/arm/vec_helper.c | 429 ++++++++++++++++++++++ | ||
114 | default-configs/arm-softmmu.mak | 5 + | ||
115 | hw/misc/trace-events | 24 ++ | ||
116 | hw/timer/trace-events | 3 + | ||
117 | scripts/decodetree.py | 5 +- | ||
118 | 45 files changed, 4668 insertions(+), 200 deletions(-) | ||
119 | create mode 100644 include/hw/arm/iotkit.h | ||
120 | create mode 100644 include/hw/core/split-irq.h | ||
121 | create mode 100644 include/hw/misc/iotkit-secctl.h | ||
122 | create mode 100644 include/hw/misc/mps2-fpgaio.h | ||
123 | create mode 100644 include/hw/misc/tz-ppc.h | ||
124 | create mode 100644 include/hw/timer/xlnx-zynqmp-rtc.h | ||
125 | create mode 100644 target/arm/idau.h | ||
126 | create mode 100644 hw/arm/iotkit.c | ||
127 | create mode 100644 hw/arm/mps2-tz.c | ||
128 | create mode 100644 hw/core/split-irq.c | ||
129 | create mode 100644 hw/misc/iotkit-secctl.c | ||
130 | create mode 100644 hw/misc/mps2-fpgaio.c | ||
131 | create mode 100644 hw/misc/tz-ppc.c | ||
132 | create mode 100644 hw/timer/xlnx-zynqmp-rtc.c | ||
133 | create mode 100644 target/arm/vec_helper.c | ||
134 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
1 | 2 | ||
3 | I'm confused by this code, 'bmc' is created as: | ||
4 | |||
5 | bmc = g_new0(AspeedBoardState, 1); | ||
6 | |||
7 | Then we use it as QOM owner for different MemoryRegion objects. | ||
8 | But looking at memory_region_init_ram (similarly for ROM): | ||
9 | |||
10 | void memory_region_init_ram(MemoryRegion *mr, | ||
11 | struct Object *owner, | ||
12 | const char *name, | ||
13 | uint64_t size, | ||
14 | Error **errp) | ||
15 | { | ||
16 | DeviceState *owner_dev; | ||
17 | Error *err = NULL; | ||
18 | |||
19 | memory_region_init_ram_nomigrate(mr, owner, name, size, &err); | ||
20 | if (err) { | ||
21 | error_propagate(errp, err); | ||
22 | return; | ||
23 | } | ||
24 | /* This will assert if owner is neither NULL nor a DeviceState. | ||
25 | * We only want the owner here for the purposes of defining a | ||
26 | * unique name for migration. TODO: Ideally we should implement | ||
27 | * a naming scheme for Objects which are not DeviceStates, in | ||
28 | * which case we can relax this restriction. | ||
29 | */ | ||
30 | owner_dev = DEVICE(owner); | ||
31 | vmstate_register_ram(mr, owner_dev); | ||
32 | } | ||
33 | |||
34 | The expected assertion is not triggered ('bmc' is not NULL neither | ||
35 | a DeviceState). | ||
36 | |||
37 | 'bmc' structure is defined as: | ||
38 | |||
39 | struct AspeedBoardState { | ||
40 | AspeedSoCState soc; | ||
41 | MemoryRegion ram_container; | ||
42 | MemoryRegion max_ram; | ||
43 | }; | ||
44 | |||
45 | What happens is when using 'OBJECT(bmc)', the QOM macros cast the | ||
46 | memory pointed by bmc, which first member is 'soc', which is | ||
47 | initialized ...: | ||
48 | |||
49 | object_initialize_child(OBJECT(machine), "soc", | ||
50 | &bmc->soc, amc->soc_name); | ||
51 | |||
52 | The 'soc' object is indeed a DeviceState, so the assertion passes. | ||
53 | |||
54 | Since this is fragile and only happens to work by luck, remove the | ||
55 | dangerous OBJECT(bmc) owner argument. | ||
56 | |||
57 | Note, this probably breaks migration for this machine. | ||
58 | |||
59 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
60 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
61 | Message-id: 20200623072132.2868-2-f4bug@amsat.org | ||
62 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
63 | --- | ||
64 | hw/arm/aspeed.c | 6 +++--- | ||
65 | 1 file changed, 3 insertions(+), 3 deletions(-) | ||
66 | |||
67 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
68 | index XXXXXXX..XXXXXXX 100644 | ||
69 | --- a/hw/arm/aspeed.c | ||
70 | +++ b/hw/arm/aspeed.c | ||
71 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_init(MachineState *machine) | ||
72 | * needed by the flash modules of the Aspeed machines. | ||
73 | */ | ||
74 | if (ASPEED_MACHINE(machine)->mmio_exec) { | ||
75 | - memory_region_init_alias(boot_rom, OBJECT(bmc), "aspeed.boot_rom", | ||
76 | + memory_region_init_alias(boot_rom, NULL, "aspeed.boot_rom", | ||
77 | &fl->mmio, 0, fl->size); | ||
78 | memory_region_add_subregion(get_system_memory(), FIRMWARE_ADDR, | ||
79 | boot_rom); | ||
80 | } else { | ||
81 | - memory_region_init_rom(boot_rom, OBJECT(bmc), "aspeed.boot_rom", | ||
82 | + memory_region_init_rom(boot_rom, NULL, "aspeed.boot_rom", | ||
83 | fl->size, &error_abort); | ||
84 | memory_region_add_subregion(get_system_memory(), FIRMWARE_ADDR, | ||
85 | boot_rom); | ||
86 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_init(MachineState *machine) | ||
87 | if (machine->kernel_filename && sc->num_cpus > 1) { | ||
88 | /* With no u-boot we must set up a boot stub for the secondary CPU */ | ||
89 | MemoryRegion *smpboot = g_new(MemoryRegion, 1); | ||
90 | - memory_region_init_ram(smpboot, OBJECT(bmc), "aspeed.smpboot", | ||
91 | + memory_region_init_ram(smpboot, NULL, "aspeed.smpboot", | ||
92 | 0x80, &error_abort); | ||
93 | memory_region_add_subregion(get_system_memory(), | ||
94 | AST_SMP_MAILBOX_BASE, smpboot); | ||
95 | -- | ||
96 | 2.20.1 | ||
97 | |||
98 | diff view generated by jsdifflib |
1 | Move the definition of the struct for the unimplemented-device | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | from unimp.c to unimp.h, so that users can embed the struct | ||
3 | in their own device structs if they prefer. | ||
4 | 2 | ||
3 | To have a more consistent naming, rename AspeedBoardState | ||
4 | as AspeedMachineState. | ||
5 | |||
6 | Suggested-by: Cédric Le Goater <clg@kaod.org> | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
9 | Message-id: 20200623072132.2868-3-f4bug@amsat.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20180220180325.29818-10-peter.maydell@linaro.org | ||
9 | --- | 11 | --- |
10 | include/hw/misc/unimp.h | 10 ++++++++++ | 12 | include/hw/arm/aspeed.h | 4 ++-- |
11 | hw/misc/unimp.c | 10 ---------- | 13 | hw/arm/aspeed.c | 20 ++++++++++---------- |
12 | 2 files changed, 10 insertions(+), 10 deletions(-) | 14 | 2 files changed, 12 insertions(+), 12 deletions(-) |
13 | 15 | ||
14 | diff --git a/include/hw/misc/unimp.h b/include/hw/misc/unimp.h | 16 | diff --git a/include/hw/arm/aspeed.h b/include/hw/arm/aspeed.h |
15 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/hw/misc/unimp.h | 18 | --- a/include/hw/arm/aspeed.h |
17 | +++ b/include/hw/misc/unimp.h | 19 | +++ b/include/hw/arm/aspeed.h |
18 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ |
19 | 21 | ||
20 | #define TYPE_UNIMPLEMENTED_DEVICE "unimplemented-device" | 22 | #include "hw/boards.h" |
21 | 23 | ||
22 | +#define UNIMPLEMENTED_DEVICE(obj) \ | 24 | -typedef struct AspeedBoardState AspeedBoardState; |
23 | + OBJECT_CHECK(UnimplementedDeviceState, (obj), TYPE_UNIMPLEMENTED_DEVICE) | 25 | +typedef struct AspeedMachineState AspeedMachineState; |
24 | + | 26 | |
25 | +typedef struct { | 27 | #define TYPE_ASPEED_MACHINE MACHINE_TYPE_NAME("aspeed") |
26 | + SysBusDevice parent_obj; | 28 | #define ASPEED_MACHINE(obj) \ |
27 | + MemoryRegion iomem; | 29 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedMachineClass { |
28 | + char *name; | 30 | const char *spi_model; |
29 | + uint64_t size; | 31 | uint32_t num_cs; |
30 | +} UnimplementedDeviceState; | 32 | uint32_t macs_mask; |
31 | + | 33 | - void (*i2c_init)(AspeedBoardState *bmc); |
32 | /** | 34 | + void (*i2c_init)(AspeedMachineState *bmc); |
33 | * create_unimplemented_device: create and map a dummy device | 35 | } AspeedMachineClass; |
34 | * @name: name of the device for debug logging | 36 | |
35 | diff --git a/hw/misc/unimp.c b/hw/misc/unimp.c | 37 | |
38 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | 39 | index XXXXXXX..XXXXXXX 100644 |
37 | --- a/hw/misc/unimp.c | 40 | --- a/hw/arm/aspeed.c |
38 | +++ b/hw/misc/unimp.c | 41 | +++ b/hw/arm/aspeed.c |
39 | @@ -XXX,XX +XXX,XX @@ | 42 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info aspeed_board_binfo = { |
40 | #include "qemu/log.h" | 43 | .board_id = -1, /* device-tree-only board */ |
41 | #include "qapi/error.h" | 44 | }; |
42 | 45 | ||
43 | -#define UNIMPLEMENTED_DEVICE(obj) \ | 46 | -struct AspeedBoardState { |
44 | - OBJECT_CHECK(UnimplementedDeviceState, (obj), TYPE_UNIMPLEMENTED_DEVICE) | 47 | +struct AspeedMachineState { |
45 | - | 48 | AspeedSoCState soc; |
46 | -typedef struct { | 49 | MemoryRegion ram_container; |
47 | - SysBusDevice parent_obj; | 50 | MemoryRegion max_ram; |
48 | - MemoryRegion iomem; | 51 | @@ -XXX,XX +XXX,XX @@ static void sdhci_attach_drive(SDHCIState *sdhci, DriveInfo *dinfo) |
49 | - char *name; | 52 | |
50 | - uint64_t size; | 53 | static void aspeed_machine_init(MachineState *machine) |
51 | -} UnimplementedDeviceState; | ||
52 | - | ||
53 | static uint64_t unimp_read(void *opaque, hwaddr offset, unsigned size) | ||
54 | { | 54 | { |
55 | UnimplementedDeviceState *s = UNIMPLEMENTED_DEVICE(opaque); | 55 | - AspeedBoardState *bmc; |
56 | + AspeedMachineState *bmc; | ||
57 | AspeedMachineClass *amc = ASPEED_MACHINE_GET_CLASS(machine); | ||
58 | AspeedSoCClass *sc; | ||
59 | DriveInfo *drive0 = drive_get(IF_MTD, 0, 0); | ||
60 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_init(MachineState *machine) | ||
61 | int i; | ||
62 | NICInfo *nd = &nd_table[0]; | ||
63 | |||
64 | - bmc = g_new0(AspeedBoardState, 1); | ||
65 | + bmc = g_new0(AspeedMachineState, 1); | ||
66 | |||
67 | memory_region_init(&bmc->ram_container, NULL, "aspeed-ram-container", | ||
68 | 4 * GiB); | ||
69 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_init(MachineState *machine) | ||
70 | arm_load_kernel(ARM_CPU(first_cpu), machine, &aspeed_board_binfo); | ||
71 | } | ||
72 | |||
73 | -static void palmetto_bmc_i2c_init(AspeedBoardState *bmc) | ||
74 | +static void palmetto_bmc_i2c_init(AspeedMachineState *bmc) | ||
75 | { | ||
76 | AspeedSoCState *soc = &bmc->soc; | ||
77 | DeviceState *dev; | ||
78 | @@ -XXX,XX +XXX,XX @@ static void palmetto_bmc_i2c_init(AspeedBoardState *bmc) | ||
79 | object_property_set_int(OBJECT(dev), 110000, "temperature3", &error_abort); | ||
80 | } | ||
81 | |||
82 | -static void ast2500_evb_i2c_init(AspeedBoardState *bmc) | ||
83 | +static void ast2500_evb_i2c_init(AspeedMachineState *bmc) | ||
84 | { | ||
85 | AspeedSoCState *soc = &bmc->soc; | ||
86 | uint8_t *eeprom_buf = g_malloc0(8 * 1024); | ||
87 | @@ -XXX,XX +XXX,XX @@ static void ast2500_evb_i2c_init(AspeedBoardState *bmc) | ||
88 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "ds1338", 0x32); | ||
89 | } | ||
90 | |||
91 | -static void ast2600_evb_i2c_init(AspeedBoardState *bmc) | ||
92 | +static void ast2600_evb_i2c_init(AspeedMachineState *bmc) | ||
93 | { | ||
94 | /* Start with some devices on our I2C busses */ | ||
95 | ast2500_evb_i2c_init(bmc); | ||
96 | } | ||
97 | |||
98 | -static void romulus_bmc_i2c_init(AspeedBoardState *bmc) | ||
99 | +static void romulus_bmc_i2c_init(AspeedMachineState *bmc) | ||
100 | { | ||
101 | AspeedSoCState *soc = &bmc->soc; | ||
102 | |||
103 | @@ -XXX,XX +XXX,XX @@ static void romulus_bmc_i2c_init(AspeedBoardState *bmc) | ||
104 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "ds1338", 0x32); | ||
105 | } | ||
106 | |||
107 | -static void swift_bmc_i2c_init(AspeedBoardState *bmc) | ||
108 | +static void swift_bmc_i2c_init(AspeedMachineState *bmc) | ||
109 | { | ||
110 | AspeedSoCState *soc = &bmc->soc; | ||
111 | |||
112 | @@ -XXX,XX +XXX,XX @@ static void swift_bmc_i2c_init(AspeedBoardState *bmc) | ||
113 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 12), "tmp105", 0x4a); | ||
114 | } | ||
115 | |||
116 | -static void sonorapass_bmc_i2c_init(AspeedBoardState *bmc) | ||
117 | +static void sonorapass_bmc_i2c_init(AspeedMachineState *bmc) | ||
118 | { | ||
119 | AspeedSoCState *soc = &bmc->soc; | ||
120 | |||
121 | @@ -XXX,XX +XXX,XX @@ static void sonorapass_bmc_i2c_init(AspeedBoardState *bmc) | ||
122 | |||
123 | } | ||
124 | |||
125 | -static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | ||
126 | +static void witherspoon_bmc_i2c_init(AspeedMachineState *bmc) | ||
127 | { | ||
128 | AspeedSoCState *soc = &bmc->soc; | ||
129 | uint8_t *eeprom_buf = g_malloc0(8 * 1024); | ||
56 | -- | 130 | -- |
57 | 2.16.2 | 131 | 2.20.1 |
58 | 132 | ||
59 | 133 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
1 | 2 | ||
3 | AspeedMachineState seems crippled. We use incorrectly 2 | ||
4 | different structures to do the same thing. Merge them | ||
5 | altogether: | ||
6 | - Move AspeedMachine fields to AspeedMachineState | ||
7 | - AspeedMachineState is now QOM | ||
8 | - Remove unused AspeedMachine structure | ||
9 | |||
10 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
12 | Message-id: 20200623072132.2868-4-f4bug@amsat.org | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | include/hw/arm/aspeed.h | 8 +------- | ||
16 | hw/arm/aspeed.c | 11 +++++++---- | ||
17 | 2 files changed, 8 insertions(+), 11 deletions(-) | ||
18 | |||
19 | diff --git a/include/hw/arm/aspeed.h b/include/hw/arm/aspeed.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/include/hw/arm/aspeed.h | ||
22 | +++ b/include/hw/arm/aspeed.h | ||
23 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedMachineState AspeedMachineState; | ||
24 | |||
25 | #define TYPE_ASPEED_MACHINE MACHINE_TYPE_NAME("aspeed") | ||
26 | #define ASPEED_MACHINE(obj) \ | ||
27 | - OBJECT_CHECK(AspeedMachine, (obj), TYPE_ASPEED_MACHINE) | ||
28 | - | ||
29 | -typedef struct AspeedMachine { | ||
30 | - MachineState parent_obj; | ||
31 | - | ||
32 | - bool mmio_exec; | ||
33 | -} AspeedMachine; | ||
34 | + OBJECT_CHECK(AspeedMachineState, (obj), TYPE_ASPEED_MACHINE) | ||
35 | |||
36 | #define ASPEED_MAC0_ON (1 << 0) | ||
37 | #define ASPEED_MAC1_ON (1 << 1) | ||
38 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/hw/arm/aspeed.c | ||
41 | +++ b/hw/arm/aspeed.c | ||
42 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info aspeed_board_binfo = { | ||
43 | }; | ||
44 | |||
45 | struct AspeedMachineState { | ||
46 | + /* Private */ | ||
47 | + MachineState parent_obj; | ||
48 | + /* Public */ | ||
49 | + | ||
50 | AspeedSoCState soc; | ||
51 | MemoryRegion ram_container; | ||
52 | MemoryRegion max_ram; | ||
53 | + bool mmio_exec; | ||
54 | }; | ||
55 | |||
56 | /* Palmetto hardware value: 0x120CE416 */ | ||
57 | @@ -XXX,XX +XXX,XX @@ static void sdhci_attach_drive(SDHCIState *sdhci, DriveInfo *dinfo) | ||
58 | |||
59 | static void aspeed_machine_init(MachineState *machine) | ||
60 | { | ||
61 | - AspeedMachineState *bmc; | ||
62 | + AspeedMachineState *bmc = ASPEED_MACHINE(machine); | ||
63 | AspeedMachineClass *amc = ASPEED_MACHINE_GET_CLASS(machine); | ||
64 | AspeedSoCClass *sc; | ||
65 | DriveInfo *drive0 = drive_get(IF_MTD, 0, 0); | ||
66 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_init(MachineState *machine) | ||
67 | int i; | ||
68 | NICInfo *nd = &nd_table[0]; | ||
69 | |||
70 | - bmc = g_new0(AspeedMachineState, 1); | ||
71 | - | ||
72 | memory_region_init(&bmc->ram_container, NULL, "aspeed-ram-container", | ||
73 | 4 * GiB); | ||
74 | memory_region_add_subregion(&bmc->ram_container, 0, machine->ram); | ||
75 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_machine_types[] = { | ||
76 | }, { | ||
77 | .name = TYPE_ASPEED_MACHINE, | ||
78 | .parent = TYPE_MACHINE, | ||
79 | - .instance_size = sizeof(AspeedMachine), | ||
80 | + .instance_size = sizeof(AspeedMachineState), | ||
81 | .instance_init = aspeed_machine_instance_init, | ||
82 | .class_size = sizeof(AspeedMachineClass), | ||
83 | .class_init = aspeed_machine_class_init, | ||
84 | -- | ||
85 | 2.20.1 | ||
86 | |||
87 | diff view generated by jsdifflib |
1 | Add a function load_ramdisk_as() which behaves like the existing | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | load_ramdisk() but allows the caller to specify the AddressSpace | ||
3 | to use. This matches the pattern we have already for various | ||
4 | other loader functions. | ||
5 | 2 | ||
3 | Extract i2c_try_create_slave() and i2c_realize_and_unref() | ||
4 | from i2c_create_slave(). | ||
5 | We can now set properties on a I2CSlave before it is realized. | ||
6 | |||
7 | This is in line with the recent qdev/QOM changes merged | ||
8 | in commit 6675a653d2e. | ||
9 | |||
10 | Reviewed-by: Corey Minyard <cminyard@mvista.com> | ||
11 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
12 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | ||
14 | Tested-by: Cédric Le Goater <clg@kaod.org> | ||
15 | Message-id: 20200623072723.6324-2-f4bug@amsat.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20180220180325.29818-2-peter.maydell@linaro.org | ||
10 | --- | 17 | --- |
11 | include/hw/loader.h | 12 +++++++++++- | 18 | include/hw/i2c/i2c.h | 2 ++ |
12 | hw/core/loader.c | 8 +++++++- | 19 | hw/i2c/core.c | 18 ++++++++++++++++-- |
13 | 2 files changed, 18 insertions(+), 2 deletions(-) | 20 | 2 files changed, 18 insertions(+), 2 deletions(-) |
14 | 21 | ||
15 | diff --git a/include/hw/loader.h b/include/hw/loader.h | 22 | diff --git a/include/hw/i2c/i2c.h b/include/hw/i2c/i2c.h |
16 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/loader.h | 24 | --- a/include/hw/i2c/i2c.h |
18 | +++ b/include/hw/loader.h | 25 | +++ b/include/hw/i2c/i2c.h |
19 | @@ -XXX,XX +XXX,XX @@ int load_uimage(const char *filename, hwaddr *ep, | 26 | @@ -XXX,XX +XXX,XX @@ int i2c_send(I2CBus *bus, uint8_t data); |
20 | void *translate_opaque); | 27 | uint8_t i2c_recv(I2CBus *bus); |
21 | 28 | ||
22 | /** | 29 | DeviceState *i2c_create_slave(I2CBus *bus, const char *name, uint8_t addr); |
23 | - * load_ramdisk: | 30 | +DeviceState *i2c_try_create_slave(const char *name, uint8_t addr); |
24 | + * load_ramdisk_as: | 31 | +bool i2c_realize_and_unref(DeviceState *dev, I2CBus *bus, Error **errp); |
25 | * @filename: Path to the ramdisk image | 32 | |
26 | * @addr: Memory address to load the ramdisk to | 33 | /* lm832x.c */ |
27 | * @max_sz: Maximum allowed ramdisk size (for non-u-boot ramdisks) | 34 | void lm832x_key_event(DeviceState *dev, int key, int state); |
28 | + * @as: The AddressSpace to load the ELF to. The value of address_space_memory | 35 | diff --git a/hw/i2c/core.c b/hw/i2c/core.c |
29 | + * is used if nothing is supplied here. | ||
30 | * | ||
31 | * Load a ramdisk image with U-Boot header to the specified memory | ||
32 | * address. | ||
33 | * | ||
34 | * Returns the size of the loaded image on success, -1 otherwise. | ||
35 | */ | ||
36 | +int load_ramdisk_as(const char *filename, hwaddr addr, uint64_t max_sz, | ||
37 | + AddressSpace *as); | ||
38 | + | ||
39 | +/** | ||
40 | + * load_ramdisk: | ||
41 | + * Same as load_ramdisk_as(), but doesn't allow the caller to specify | ||
42 | + * an AddressSpace. | ||
43 | + */ | ||
44 | int load_ramdisk(const char *filename, hwaddr addr, uint64_t max_sz); | ||
45 | |||
46 | ssize_t gunzip(void *dst, size_t dstlen, uint8_t *src, size_t srclen); | ||
47 | diff --git a/hw/core/loader.c b/hw/core/loader.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | 36 | index XXXXXXX..XXXXXXX 100644 |
49 | --- a/hw/core/loader.c | 37 | --- a/hw/i2c/core.c |
50 | +++ b/hw/core/loader.c | 38 | +++ b/hw/i2c/core.c |
51 | @@ -XXX,XX +XXX,XX @@ int load_uimage_as(const char *filename, hwaddr *ep, hwaddr *loadaddr, | 39 | @@ -XXX,XX +XXX,XX @@ const VMStateDescription vmstate_i2c_slave = { |
52 | 40 | } | |
53 | /* Load a ramdisk. */ | 41 | }; |
54 | int load_ramdisk(const char *filename, hwaddr addr, uint64_t max_sz) | 42 | |
55 | +{ | 43 | -DeviceState *i2c_create_slave(I2CBus *bus, const char *name, uint8_t addr) |
56 | + return load_ramdisk_as(filename, addr, max_sz, NULL); | 44 | +DeviceState *i2c_try_create_slave(const char *name, uint8_t addr) |
45 | { | ||
46 | DeviceState *dev; | ||
47 | |||
48 | dev = qdev_new(name); | ||
49 | qdev_prop_set_uint8(dev, "address", addr); | ||
50 | - qdev_realize_and_unref(dev, &bus->qbus, &error_fatal); | ||
51 | + return dev; | ||
57 | +} | 52 | +} |
58 | + | 53 | + |
59 | +int load_ramdisk_as(const char *filename, hwaddr addr, uint64_t max_sz, | 54 | +bool i2c_realize_and_unref(DeviceState *dev, I2CBus *bus, Error **errp) |
60 | + AddressSpace *as) | 55 | +{ |
61 | { | 56 | + return qdev_realize_and_unref(dev, &bus->qbus, errp); |
62 | return load_uboot_image(filename, NULL, &addr, NULL, IH_TYPE_RAMDISK, | 57 | +} |
63 | - NULL, NULL, NULL); | 58 | + |
64 | + NULL, NULL, as); | 59 | +DeviceState *i2c_create_slave(I2CBus *bus, const char *name, uint8_t addr) |
60 | +{ | ||
61 | + DeviceState *dev; | ||
62 | + | ||
63 | + dev = i2c_try_create_slave(name, addr); | ||
64 | + i2c_realize_and_unref(dev, bus, &error_fatal); | ||
65 | + | ||
66 | return dev; | ||
65 | } | 67 | } |
66 | 68 | ||
67 | /* Load a gzip-compressed kernel to a dynamically allocated buffer. */ | ||
68 | -- | 69 | -- |
69 | 2.16.2 | 70 | 2.20.1 |
70 | 71 | ||
71 | 72 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
1 | 2 | ||
3 | The PCA9552 device does not expose LEDs, but simple pins | ||
4 | to connnect LEDs to. To be clearer with the device model, | ||
5 | rename 'nr_leds' as 'pin_count'. | ||
6 | |||
7 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
8 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Tested-by: Cédric Le Goater <clg@kaod.org> | ||
10 | Message-id: 20200623072723.6324-3-f4bug@amsat.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/misc/pca9552.h | 2 +- | ||
14 | hw/misc/pca9552.c | 10 +++++----- | ||
15 | 2 files changed, 6 insertions(+), 6 deletions(-) | ||
16 | |||
17 | diff --git a/include/hw/misc/pca9552.h b/include/hw/misc/pca9552.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/misc/pca9552.h | ||
20 | +++ b/include/hw/misc/pca9552.h | ||
21 | @@ -XXX,XX +XXX,XX @@ typedef struct PCA9552State { | ||
22 | |||
23 | uint8_t regs[PCA9552_NR_REGS]; | ||
24 | uint8_t max_reg; | ||
25 | - uint8_t nr_leds; | ||
26 | + uint8_t pin_count; | ||
27 | } PCA9552State; | ||
28 | |||
29 | #endif | ||
30 | diff --git a/hw/misc/pca9552.c b/hw/misc/pca9552.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/hw/misc/pca9552.c | ||
33 | +++ b/hw/misc/pca9552.c | ||
34 | @@ -XXX,XX +XXX,XX @@ static void pca9552_update_pin_input(PCA9552State *s) | ||
35 | { | ||
36 | int i; | ||
37 | |||
38 | - for (i = 0; i < s->nr_leds; i++) { | ||
39 | + for (i = 0; i < s->pin_count; i++) { | ||
40 | uint8_t input_reg = PCA9552_INPUT0 + (i / 8); | ||
41 | uint8_t input_shift = (i % 8); | ||
42 | uint8_t config = pca9552_pin_get_config(s, i); | ||
43 | @@ -XXX,XX +XXX,XX @@ static void pca9552_get_led(Object *obj, Visitor *v, const char *name, | ||
44 | error_setg(errp, "%s: error reading %s", __func__, name); | ||
45 | return; | ||
46 | } | ||
47 | - if (led < 0 || led > s->nr_leds) { | ||
48 | + if (led < 0 || led > s->pin_count) { | ||
49 | error_setg(errp, "%s invalid led %s", __func__, name); | ||
50 | return; | ||
51 | } | ||
52 | @@ -XXX,XX +XXX,XX @@ static void pca9552_set_led(Object *obj, Visitor *v, const char *name, | ||
53 | error_setg(errp, "%s: error reading %s", __func__, name); | ||
54 | return; | ||
55 | } | ||
56 | - if (led < 0 || led > s->nr_leds) { | ||
57 | + if (led < 0 || led > s->pin_count) { | ||
58 | error_setg(errp, "%s invalid led %s", __func__, name); | ||
59 | return; | ||
60 | } | ||
61 | @@ -XXX,XX +XXX,XX @@ static void pca9552_initfn(Object *obj) | ||
62 | * PCA955X device | ||
63 | */ | ||
64 | s->max_reg = PCA9552_LS3; | ||
65 | - s->nr_leds = 16; | ||
66 | + s->pin_count = 16; | ||
67 | |||
68 | - for (led = 0; led < s->nr_leds; led++) { | ||
69 | + for (led = 0; led < s->pin_count; led++) { | ||
70 | char *name; | ||
71 | |||
72 | name = g_strdup_printf("led%d", led); | ||
73 | -- | ||
74 | 2.20.1 | ||
75 | |||
76 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | |
2 | |||
3 | Various code from the PCA9552 device model is generic to the | ||
4 | PCA955X family. We'll split the generic code in a base class | ||
5 | in the next commit. To ease review, first do a dumb renaming. | ||
6 | |||
7 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
8 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Tested-by: Cédric Le Goater <clg@kaod.org> | ||
10 | Message-id: 20200623072723.6324-4-f4bug@amsat.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/misc/pca9552.h | 10 ++--- | ||
14 | hw/misc/pca9552.c | 80 +++++++++++++++++++-------------------- | ||
15 | 2 files changed, 45 insertions(+), 45 deletions(-) | ||
16 | |||
17 | diff --git a/include/hw/misc/pca9552.h b/include/hw/misc/pca9552.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/misc/pca9552.h | ||
20 | +++ b/include/hw/misc/pca9552.h | ||
21 | @@ -XXX,XX +XXX,XX @@ | ||
22 | #include "hw/i2c/i2c.h" | ||
23 | |||
24 | #define TYPE_PCA9552 "pca9552" | ||
25 | -#define PCA9552(obj) OBJECT_CHECK(PCA9552State, (obj), TYPE_PCA9552) | ||
26 | +#define PCA955X(obj) OBJECT_CHECK(PCA955xState, (obj), TYPE_PCA9552) | ||
27 | |||
28 | -#define PCA9552_NR_REGS 10 | ||
29 | +#define PCA955X_NR_REGS 10 | ||
30 | |||
31 | -typedef struct PCA9552State { | ||
32 | +typedef struct PCA955xState { | ||
33 | /*< private >*/ | ||
34 | I2CSlave i2c; | ||
35 | /*< public >*/ | ||
36 | @@ -XXX,XX +XXX,XX @@ typedef struct PCA9552State { | ||
37 | uint8_t len; | ||
38 | uint8_t pointer; | ||
39 | |||
40 | - uint8_t regs[PCA9552_NR_REGS]; | ||
41 | + uint8_t regs[PCA955X_NR_REGS]; | ||
42 | uint8_t max_reg; | ||
43 | uint8_t pin_count; | ||
44 | -} PCA9552State; | ||
45 | +} PCA955xState; | ||
46 | |||
47 | #endif | ||
48 | diff --git a/hw/misc/pca9552.c b/hw/misc/pca9552.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/hw/misc/pca9552.c | ||
51 | +++ b/hw/misc/pca9552.c | ||
52 | @@ -XXX,XX +XXX,XX @@ | ||
53 | |||
54 | static const char *led_state[] = {"on", "off", "pwm0", "pwm1"}; | ||
55 | |||
56 | -static uint8_t pca9552_pin_get_config(PCA9552State *s, int pin) | ||
57 | +static uint8_t pca955x_pin_get_config(PCA955xState *s, int pin) | ||
58 | { | ||
59 | uint8_t reg = PCA9552_LS0 + (pin / 4); | ||
60 | uint8_t shift = (pin % 4) << 1; | ||
61 | @@ -XXX,XX +XXX,XX @@ static uint8_t pca9552_pin_get_config(PCA9552State *s, int pin) | ||
62 | return extract32(s->regs[reg], shift, 2); | ||
63 | } | ||
64 | |||
65 | -static void pca9552_update_pin_input(PCA9552State *s) | ||
66 | +static void pca955x_update_pin_input(PCA955xState *s) | ||
67 | { | ||
68 | int i; | ||
69 | |||
70 | for (i = 0; i < s->pin_count; i++) { | ||
71 | uint8_t input_reg = PCA9552_INPUT0 + (i / 8); | ||
72 | uint8_t input_shift = (i % 8); | ||
73 | - uint8_t config = pca9552_pin_get_config(s, i); | ||
74 | + uint8_t config = pca955x_pin_get_config(s, i); | ||
75 | |||
76 | switch (config) { | ||
77 | case PCA9552_LED_ON: | ||
78 | @@ -XXX,XX +XXX,XX @@ static void pca9552_update_pin_input(PCA9552State *s) | ||
79 | } | ||
80 | } | ||
81 | |||
82 | -static uint8_t pca9552_read(PCA9552State *s, uint8_t reg) | ||
83 | +static uint8_t pca955x_read(PCA955xState *s, uint8_t reg) | ||
84 | { | ||
85 | switch (reg) { | ||
86 | case PCA9552_INPUT0: | ||
87 | @@ -XXX,XX +XXX,XX @@ static uint8_t pca9552_read(PCA9552State *s, uint8_t reg) | ||
88 | } | ||
89 | } | ||
90 | |||
91 | -static void pca9552_write(PCA9552State *s, uint8_t reg, uint8_t data) | ||
92 | +static void pca955x_write(PCA955xState *s, uint8_t reg, uint8_t data) | ||
93 | { | ||
94 | switch (reg) { | ||
95 | case PCA9552_PSC0: | ||
96 | @@ -XXX,XX +XXX,XX @@ static void pca9552_write(PCA9552State *s, uint8_t reg, uint8_t data) | ||
97 | case PCA9552_LS2: | ||
98 | case PCA9552_LS3: | ||
99 | s->regs[reg] = data; | ||
100 | - pca9552_update_pin_input(s); | ||
101 | + pca955x_update_pin_input(s); | ||
102 | break; | ||
103 | |||
104 | case PCA9552_INPUT0: | ||
105 | @@ -XXX,XX +XXX,XX @@ static void pca9552_write(PCA9552State *s, uint8_t reg, uint8_t data) | ||
106 | * after each byte is sent to or received by the device. The index | ||
107 | * rollovers to 0 when the maximum register address is reached. | ||
108 | */ | ||
109 | -static void pca9552_autoinc(PCA9552State *s) | ||
110 | +static void pca955x_autoinc(PCA955xState *s) | ||
111 | { | ||
112 | if (s->pointer != 0xFF && s->pointer & PCA9552_AUTOINC) { | ||
113 | uint8_t reg = s->pointer & 0xf; | ||
114 | @@ -XXX,XX +XXX,XX @@ static void pca9552_autoinc(PCA9552State *s) | ||
115 | } | ||
116 | } | ||
117 | |||
118 | -static uint8_t pca9552_recv(I2CSlave *i2c) | ||
119 | +static uint8_t pca955x_recv(I2CSlave *i2c) | ||
120 | { | ||
121 | - PCA9552State *s = PCA9552(i2c); | ||
122 | + PCA955xState *s = PCA955X(i2c); | ||
123 | uint8_t ret; | ||
124 | |||
125 | - ret = pca9552_read(s, s->pointer & 0xf); | ||
126 | + ret = pca955x_read(s, s->pointer & 0xf); | ||
127 | |||
128 | /* | ||
129 | * From the Specs: | ||
130 | @@ -XXX,XX +XXX,XX @@ static uint8_t pca9552_recv(I2CSlave *i2c) | ||
131 | __func__); | ||
132 | } | ||
133 | |||
134 | - pca9552_autoinc(s); | ||
135 | + pca955x_autoinc(s); | ||
136 | |||
137 | return ret; | ||
138 | } | ||
139 | |||
140 | -static int pca9552_send(I2CSlave *i2c, uint8_t data) | ||
141 | +static int pca955x_send(I2CSlave *i2c, uint8_t data) | ||
142 | { | ||
143 | - PCA9552State *s = PCA9552(i2c); | ||
144 | + PCA955xState *s = PCA955X(i2c); | ||
145 | |||
146 | /* First byte sent by is the register address */ | ||
147 | if (s->len == 0) { | ||
148 | s->pointer = data; | ||
149 | s->len++; | ||
150 | } else { | ||
151 | - pca9552_write(s, s->pointer & 0xf, data); | ||
152 | + pca955x_write(s, s->pointer & 0xf, data); | ||
153 | |||
154 | - pca9552_autoinc(s); | ||
155 | + pca955x_autoinc(s); | ||
156 | } | ||
157 | |||
158 | return 0; | ||
159 | } | ||
160 | |||
161 | -static int pca9552_event(I2CSlave *i2c, enum i2c_event event) | ||
162 | +static int pca955x_event(I2CSlave *i2c, enum i2c_event event) | ||
163 | { | ||
164 | - PCA9552State *s = PCA9552(i2c); | ||
165 | + PCA955xState *s = PCA955X(i2c); | ||
166 | |||
167 | s->len = 0; | ||
168 | return 0; | ||
169 | } | ||
170 | |||
171 | -static void pca9552_get_led(Object *obj, Visitor *v, const char *name, | ||
172 | +static void pca955x_get_led(Object *obj, Visitor *v, const char *name, | ||
173 | void *opaque, Error **errp) | ||
174 | { | ||
175 | - PCA9552State *s = PCA9552(obj); | ||
176 | + PCA955xState *s = PCA955X(obj); | ||
177 | int led, rc, reg; | ||
178 | uint8_t state; | ||
179 | |||
180 | @@ -XXX,XX +XXX,XX @@ static void pca9552_get_led(Object *obj, Visitor *v, const char *name, | ||
181 | * reading the INPUTx reg | ||
182 | */ | ||
183 | reg = PCA9552_LS0 + led / 4; | ||
184 | - state = (pca9552_read(s, reg) >> (led % 8)) & 0x3; | ||
185 | + state = (pca955x_read(s, reg) >> (led % 8)) & 0x3; | ||
186 | visit_type_str(v, name, (char **)&led_state[state], errp); | ||
187 | } | ||
188 | |||
189 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t pca955x_ledsel(uint8_t oldval, int led_num, int state) | ||
190 | ((state & 0x3) << (led_num << 1)); | ||
191 | } | ||
192 | |||
193 | -static void pca9552_set_led(Object *obj, Visitor *v, const char *name, | ||
194 | +static void pca955x_set_led(Object *obj, Visitor *v, const char *name, | ||
195 | void *opaque, Error **errp) | ||
196 | { | ||
197 | - PCA9552State *s = PCA9552(obj); | ||
198 | + PCA955xState *s = PCA955X(obj); | ||
199 | Error *local_err = NULL; | ||
200 | int led, rc, reg, val; | ||
201 | uint8_t state; | ||
202 | @@ -XXX,XX +XXX,XX @@ static void pca9552_set_led(Object *obj, Visitor *v, const char *name, | ||
203 | } | ||
204 | |||
205 | reg = PCA9552_LS0 + led / 4; | ||
206 | - val = pca9552_read(s, reg); | ||
207 | + val = pca955x_read(s, reg); | ||
208 | val = pca955x_ledsel(val, led % 4, state); | ||
209 | - pca9552_write(s, reg, val); | ||
210 | + pca955x_write(s, reg, val); | ||
211 | } | ||
212 | |||
213 | static const VMStateDescription pca9552_vmstate = { | ||
214 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription pca9552_vmstate = { | ||
215 | .version_id = 0, | ||
216 | .minimum_version_id = 0, | ||
217 | .fields = (VMStateField[]) { | ||
218 | - VMSTATE_UINT8(len, PCA9552State), | ||
219 | - VMSTATE_UINT8(pointer, PCA9552State), | ||
220 | - VMSTATE_UINT8_ARRAY(regs, PCA9552State, PCA9552_NR_REGS), | ||
221 | - VMSTATE_I2C_SLAVE(i2c, PCA9552State), | ||
222 | + VMSTATE_UINT8(len, PCA955xState), | ||
223 | + VMSTATE_UINT8(pointer, PCA955xState), | ||
224 | + VMSTATE_UINT8_ARRAY(regs, PCA955xState, PCA955X_NR_REGS), | ||
225 | + VMSTATE_I2C_SLAVE(i2c, PCA955xState), | ||
226 | VMSTATE_END_OF_LIST() | ||
227 | } | ||
228 | }; | ||
229 | |||
230 | static void pca9552_reset(DeviceState *dev) | ||
231 | { | ||
232 | - PCA9552State *s = PCA9552(dev); | ||
233 | + PCA955xState *s = PCA955X(dev); | ||
234 | |||
235 | s->regs[PCA9552_PSC0] = 0xFF; | ||
236 | s->regs[PCA9552_PWM0] = 0x80; | ||
237 | @@ -XXX,XX +XXX,XX @@ static void pca9552_reset(DeviceState *dev) | ||
238 | s->regs[PCA9552_LS2] = 0x55; | ||
239 | s->regs[PCA9552_LS3] = 0x55; | ||
240 | |||
241 | - pca9552_update_pin_input(s); | ||
242 | + pca955x_update_pin_input(s); | ||
243 | |||
244 | s->pointer = 0xFF; | ||
245 | s->len = 0; | ||
246 | } | ||
247 | |||
248 | -static void pca9552_initfn(Object *obj) | ||
249 | +static void pca955x_initfn(Object *obj) | ||
250 | { | ||
251 | - PCA9552State *s = PCA9552(obj); | ||
252 | + PCA955xState *s = PCA955X(obj); | ||
253 | int led; | ||
254 | |||
255 | /* If support for the other PCA955X devices are implemented, these | ||
256 | @@ -XXX,XX +XXX,XX @@ static void pca9552_initfn(Object *obj) | ||
257 | char *name; | ||
258 | |||
259 | name = g_strdup_printf("led%d", led); | ||
260 | - object_property_add(obj, name, "bool", pca9552_get_led, pca9552_set_led, | ||
261 | + object_property_add(obj, name, "bool", pca955x_get_led, pca955x_set_led, | ||
262 | NULL, NULL); | ||
263 | g_free(name); | ||
264 | } | ||
265 | @@ -XXX,XX +XXX,XX @@ static void pca9552_class_init(ObjectClass *klass, void *data) | ||
266 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
267 | I2CSlaveClass *k = I2C_SLAVE_CLASS(klass); | ||
268 | |||
269 | - k->event = pca9552_event; | ||
270 | - k->recv = pca9552_recv; | ||
271 | - k->send = pca9552_send; | ||
272 | + k->event = pca955x_event; | ||
273 | + k->recv = pca955x_recv; | ||
274 | + k->send = pca955x_send; | ||
275 | dc->reset = pca9552_reset; | ||
276 | dc->vmsd = &pca9552_vmstate; | ||
277 | } | ||
278 | @@ -XXX,XX +XXX,XX @@ static void pca9552_class_init(ObjectClass *klass, void *data) | ||
279 | static const TypeInfo pca9552_info = { | ||
280 | .name = TYPE_PCA9552, | ||
281 | .parent = TYPE_I2C_SLAVE, | ||
282 | - .instance_init = pca9552_initfn, | ||
283 | - .instance_size = sizeof(PCA9552State), | ||
284 | + .instance_init = pca955x_initfn, | ||
285 | + .instance_size = sizeof(PCA955xState), | ||
286 | .class_init = pca9552_class_init, | ||
287 | }; | ||
288 | |||
289 | -static void pca9552_register_types(void) | ||
290 | +static void pca955x_register_types(void) | ||
291 | { | ||
292 | type_register_static(&pca9552_info); | ||
293 | } | ||
294 | |||
295 | -type_init(pca9552_register_types) | ||
296 | +type_init(pca955x_register_types) | ||
297 | -- | ||
298 | 2.20.1 | ||
299 | |||
300 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | |
2 | |||
3 | Extract the code common to the PCA955x family in PCA955xClass, | ||
4 | keeping the PCA9552 specific parts into pca9552_class_init(). | ||
5 | Remove the 'TODO' comment added in commit 5141d4158cf. | ||
6 | |||
7 | Suggested-by: Cédric Le Goater <clg@kaod.org> | ||
8 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
9 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Tested-by: Cédric Le Goater <clg@kaod.org> | ||
11 | Message-id: 20200623072723.6324-5-f4bug@amsat.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | include/hw/misc/pca9552.h | 6 ++-- | ||
15 | hw/misc/pca9552.c | 66 ++++++++++++++++++++++++++++----------- | ||
16 | 2 files changed, 51 insertions(+), 21 deletions(-) | ||
17 | |||
18 | diff --git a/include/hw/misc/pca9552.h b/include/hw/misc/pca9552.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/include/hw/misc/pca9552.h | ||
21 | +++ b/include/hw/misc/pca9552.h | ||
22 | @@ -XXX,XX +XXX,XX @@ | ||
23 | #include "hw/i2c/i2c.h" | ||
24 | |||
25 | #define TYPE_PCA9552 "pca9552" | ||
26 | -#define PCA955X(obj) OBJECT_CHECK(PCA955xState, (obj), TYPE_PCA9552) | ||
27 | +#define TYPE_PCA955X "pca955x" | ||
28 | +#define PCA955X(obj) OBJECT_CHECK(PCA955xState, (obj), TYPE_PCA955X) | ||
29 | |||
30 | #define PCA955X_NR_REGS 10 | ||
31 | +#define PCA955X_PIN_COUNT_MAX 16 | ||
32 | |||
33 | typedef struct PCA955xState { | ||
34 | /*< private >*/ | ||
35 | @@ -XXX,XX +XXX,XX @@ typedef struct PCA955xState { | ||
36 | uint8_t pointer; | ||
37 | |||
38 | uint8_t regs[PCA955X_NR_REGS]; | ||
39 | - uint8_t max_reg; | ||
40 | - uint8_t pin_count; | ||
41 | } PCA955xState; | ||
42 | |||
43 | #endif | ||
44 | diff --git a/hw/misc/pca9552.c b/hw/misc/pca9552.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/hw/misc/pca9552.c | ||
47 | +++ b/hw/misc/pca9552.c | ||
48 | @@ -XXX,XX +XXX,XX @@ | ||
49 | * https://www.nxp.com/docs/en/application-note/AN264.pdf | ||
50 | * | ||
51 | * Copyright (c) 2017-2018, IBM Corporation. | ||
52 | + * Copyright (c) 2020 Philippe Mathieu-Daudé | ||
53 | * | ||
54 | * This work is licensed under the terms of the GNU GPL, version 2 or | ||
55 | * later. See the COPYING file in the top-level directory. | ||
56 | @@ -XXX,XX +XXX,XX @@ | ||
57 | #include "qapi/error.h" | ||
58 | #include "qapi/visitor.h" | ||
59 | |||
60 | +typedef struct PCA955xClass { | ||
61 | + /*< private >*/ | ||
62 | + I2CSlaveClass parent_class; | ||
63 | + /*< public >*/ | ||
64 | + | ||
65 | + uint8_t pin_count; | ||
66 | + uint8_t max_reg; | ||
67 | +} PCA955xClass; | ||
68 | + | ||
69 | +#define PCA955X_CLASS(klass) \ | ||
70 | + OBJECT_CLASS_CHECK(PCA955xClass, (klass), TYPE_PCA955X) | ||
71 | +#define PCA955X_GET_CLASS(obj) \ | ||
72 | + OBJECT_GET_CLASS(PCA955xClass, (obj), TYPE_PCA955X) | ||
73 | + | ||
74 | #define PCA9552_LED_ON 0x0 | ||
75 | #define PCA9552_LED_OFF 0x1 | ||
76 | #define PCA9552_LED_PWM0 0x2 | ||
77 | @@ -XXX,XX +XXX,XX @@ static uint8_t pca955x_pin_get_config(PCA955xState *s, int pin) | ||
78 | |||
79 | static void pca955x_update_pin_input(PCA955xState *s) | ||
80 | { | ||
81 | + PCA955xClass *k = PCA955X_GET_CLASS(s); | ||
82 | int i; | ||
83 | |||
84 | - for (i = 0; i < s->pin_count; i++) { | ||
85 | + for (i = 0; i < k->pin_count; i++) { | ||
86 | uint8_t input_reg = PCA9552_INPUT0 + (i / 8); | ||
87 | uint8_t input_shift = (i % 8); | ||
88 | uint8_t config = pca955x_pin_get_config(s, i); | ||
89 | @@ -XXX,XX +XXX,XX @@ static void pca955x_write(PCA955xState *s, uint8_t reg, uint8_t data) | ||
90 | */ | ||
91 | static void pca955x_autoinc(PCA955xState *s) | ||
92 | { | ||
93 | + PCA955xClass *k = PCA955X_GET_CLASS(s); | ||
94 | + | ||
95 | if (s->pointer != 0xFF && s->pointer & PCA9552_AUTOINC) { | ||
96 | uint8_t reg = s->pointer & 0xf; | ||
97 | |||
98 | - reg = (reg + 1) % (s->max_reg + 1); | ||
99 | + reg = (reg + 1) % (k->max_reg + 1); | ||
100 | s->pointer = reg | PCA9552_AUTOINC; | ||
101 | } | ||
102 | } | ||
103 | @@ -XXX,XX +XXX,XX @@ static int pca955x_event(I2CSlave *i2c, enum i2c_event event) | ||
104 | static void pca955x_get_led(Object *obj, Visitor *v, const char *name, | ||
105 | void *opaque, Error **errp) | ||
106 | { | ||
107 | + PCA955xClass *k = PCA955X_GET_CLASS(obj); | ||
108 | PCA955xState *s = PCA955X(obj); | ||
109 | int led, rc, reg; | ||
110 | uint8_t state; | ||
111 | @@ -XXX,XX +XXX,XX @@ static void pca955x_get_led(Object *obj, Visitor *v, const char *name, | ||
112 | error_setg(errp, "%s: error reading %s", __func__, name); | ||
113 | return; | ||
114 | } | ||
115 | - if (led < 0 || led > s->pin_count) { | ||
116 | + if (led < 0 || led > k->pin_count) { | ||
117 | error_setg(errp, "%s invalid led %s", __func__, name); | ||
118 | return; | ||
119 | } | ||
120 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t pca955x_ledsel(uint8_t oldval, int led_num, int state) | ||
121 | static void pca955x_set_led(Object *obj, Visitor *v, const char *name, | ||
122 | void *opaque, Error **errp) | ||
123 | { | ||
124 | + PCA955xClass *k = PCA955X_GET_CLASS(obj); | ||
125 | PCA955xState *s = PCA955X(obj); | ||
126 | Error *local_err = NULL; | ||
127 | int led, rc, reg, val; | ||
128 | @@ -XXX,XX +XXX,XX @@ static void pca955x_set_led(Object *obj, Visitor *v, const char *name, | ||
129 | error_setg(errp, "%s: error reading %s", __func__, name); | ||
130 | return; | ||
131 | } | ||
132 | - if (led < 0 || led > s->pin_count) { | ||
133 | + if (led < 0 || led > k->pin_count) { | ||
134 | error_setg(errp, "%s invalid led %s", __func__, name); | ||
135 | return; | ||
136 | } | ||
137 | @@ -XXX,XX +XXX,XX @@ static void pca9552_reset(DeviceState *dev) | ||
138 | |||
139 | static void pca955x_initfn(Object *obj) | ||
140 | { | ||
141 | - PCA955xState *s = PCA955X(obj); | ||
142 | + PCA955xClass *k = PCA955X_GET_CLASS(obj); | ||
143 | int led; | ||
144 | |||
145 | - /* If support for the other PCA955X devices are implemented, these | ||
146 | - * constant values might be part of class structure describing the | ||
147 | - * PCA955X device | ||
148 | - */ | ||
149 | - s->max_reg = PCA9552_LS3; | ||
150 | - s->pin_count = 16; | ||
151 | - | ||
152 | - for (led = 0; led < s->pin_count; led++) { | ||
153 | + assert(k->pin_count <= PCA955X_PIN_COUNT_MAX); | ||
154 | + for (led = 0; led < k->pin_count; led++) { | ||
155 | char *name; | ||
156 | |||
157 | name = g_strdup_printf("led%d", led); | ||
158 | @@ -XXX,XX +XXX,XX @@ static void pca955x_initfn(Object *obj) | ||
159 | } | ||
160 | } | ||
161 | |||
162 | -static void pca9552_class_init(ObjectClass *klass, void *data) | ||
163 | +static void pca955x_class_init(ObjectClass *klass, void *data) | ||
164 | { | ||
165 | - DeviceClass *dc = DEVICE_CLASS(klass); | ||
166 | I2CSlaveClass *k = I2C_SLAVE_CLASS(klass); | ||
167 | |||
168 | k->event = pca955x_event; | ||
169 | k->recv = pca955x_recv; | ||
170 | k->send = pca955x_send; | ||
171 | +} | ||
172 | + | ||
173 | +static const TypeInfo pca955x_info = { | ||
174 | + .name = TYPE_PCA955X, | ||
175 | + .parent = TYPE_I2C_SLAVE, | ||
176 | + .instance_init = pca955x_initfn, | ||
177 | + .instance_size = sizeof(PCA955xState), | ||
178 | + .class_init = pca955x_class_init, | ||
179 | + .abstract = true, | ||
180 | +}; | ||
181 | + | ||
182 | +static void pca9552_class_init(ObjectClass *oc, void *data) | ||
183 | +{ | ||
184 | + DeviceClass *dc = DEVICE_CLASS(oc); | ||
185 | + PCA955xClass *pc = PCA955X_CLASS(oc); | ||
186 | + | ||
187 | dc->reset = pca9552_reset; | ||
188 | dc->vmsd = &pca9552_vmstate; | ||
189 | + pc->max_reg = PCA9552_LS3; | ||
190 | + pc->pin_count = 16; | ||
191 | } | ||
192 | |||
193 | static const TypeInfo pca9552_info = { | ||
194 | .name = TYPE_PCA9552, | ||
195 | - .parent = TYPE_I2C_SLAVE, | ||
196 | - .instance_init = pca955x_initfn, | ||
197 | - .instance_size = sizeof(PCA955xState), | ||
198 | + .parent = TYPE_PCA955X, | ||
199 | .class_init = pca9552_class_init, | ||
200 | }; | ||
201 | |||
202 | static void pca955x_register_types(void) | ||
203 | { | ||
204 | + type_register_static(&pca955x_info); | ||
205 | type_register_static(&pca9552_info); | ||
206 | } | ||
207 | |||
208 | -- | ||
209 | 2.20.1 | ||
210 | |||
211 | diff view generated by jsdifflib |
1 | In some board or SoC models it is necessary to split a qemu_irq line | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | so that one input can feed multiple outputs. We currently have | ||
3 | qemu_irq_split() for this, but that has several deficiencies: | ||
4 | * it can only handle splitting a line into two | ||
5 | * it unavoidably leaks memory, so it can't be used | ||
6 | in a device that can be deleted | ||
7 | 2 | ||
8 | Implement a qdev device that encapsulates splitting of IRQs, with a | 3 | Add a description field to distinguish between multiple devices. |
9 | configurable number of outputs. (This is in some ways the inverse of | ||
10 | the TYPE_OR_IRQ device.) | ||
11 | 4 | ||
5 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
6 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Tested-by: Cédric Le Goater <clg@kaod.org> | ||
8 | Message-id: 20200623072723.6324-6-f4bug@amsat.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20180220180325.29818-13-peter.maydell@linaro.org | ||
15 | --- | 10 | --- |
16 | hw/core/Makefile.objs | 1 + | 11 | include/hw/misc/pca9552.h | 1 + |
17 | include/hw/core/split-irq.h | 57 +++++++++++++++++++++++++++++ | 12 | hw/misc/pca9552.c | 18 ++++++++++++++++++ |
18 | include/hw/irq.h | 4 +- | 13 | 2 files changed, 19 insertions(+) |
19 | hw/core/split-irq.c | 89 +++++++++++++++++++++++++++++++++++++++++++++ | ||
20 | 4 files changed, 150 insertions(+), 1 deletion(-) | ||
21 | create mode 100644 include/hw/core/split-irq.h | ||
22 | create mode 100644 hw/core/split-irq.c | ||
23 | 14 | ||
24 | diff --git a/hw/core/Makefile.objs b/hw/core/Makefile.objs | 15 | diff --git a/include/hw/misc/pca9552.h b/include/hw/misc/pca9552.h |
25 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/core/Makefile.objs | 17 | --- a/include/hw/misc/pca9552.h |
27 | +++ b/hw/core/Makefile.objs | 18 | +++ b/include/hw/misc/pca9552.h |
28 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_FITLOADER) += loader-fit.o | 19 | @@ -XXX,XX +XXX,XX @@ typedef struct PCA955xState { |
29 | common-obj-$(CONFIG_SOFTMMU) += qdev-properties-system.o | 20 | uint8_t pointer; |
30 | common-obj-$(CONFIG_SOFTMMU) += register.o | 21 | |
31 | common-obj-$(CONFIG_SOFTMMU) += or-irq.o | 22 | uint8_t regs[PCA955X_NR_REGS]; |
32 | +common-obj-$(CONFIG_SOFTMMU) += split-irq.o | 23 | + char *description; /* For debugging purpose only */ |
33 | common-obj-$(CONFIG_PLATFORM_BUS) += platform-bus.o | 24 | } PCA955xState; |
34 | 25 | ||
35 | obj-$(CONFIG_SOFTMMU) += generic-loader.o | 26 | #endif |
36 | diff --git a/include/hw/core/split-irq.h b/include/hw/core/split-irq.h | 27 | diff --git a/hw/misc/pca9552.c b/hw/misc/pca9552.c |
37 | new file mode 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
38 | index XXXXXXX..XXXXXXX | 29 | --- a/hw/misc/pca9552.c |
39 | --- /dev/null | 30 | +++ b/hw/misc/pca9552.c |
40 | +++ b/include/hw/core/split-irq.h | ||
41 | @@ -XXX,XX +XXX,XX @@ | 31 | @@ -XXX,XX +XXX,XX @@ |
42 | +/* | 32 | #include "qemu/osdep.h" |
43 | + * IRQ splitter device. | 33 | #include "qemu/log.h" |
44 | + * | 34 | #include "qemu/module.h" |
45 | + * Copyright (c) 2018 Linaro Limited. | 35 | +#include "hw/qdev-properties.h" |
46 | + * Written by Peter Maydell | 36 | #include "hw/misc/pca9552.h" |
47 | + * | 37 | #include "hw/misc/pca9552_regs.h" |
48 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 38 | #include "migration/vmstate.h" |
49 | + * of this software and associated documentation files (the "Software"), to deal | 39 | @@ -XXX,XX +XXX,XX @@ static void pca955x_initfn(Object *obj) |
50 | + * in the Software without restriction, including without limitation the rights | 40 | } |
51 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 41 | } |
52 | + * copies of the Software, and to permit persons to whom the Software is | 42 | |
53 | + * furnished to do so, subject to the following conditions: | 43 | +static void pca955x_realize(DeviceState *dev, Error **errp) |
54 | + * | 44 | +{ |
55 | + * The above copyright notice and this permission notice shall be included in | 45 | + PCA955xState *s = PCA955X(dev); |
56 | + * all copies or substantial portions of the Software. | ||
57 | + * | ||
58 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
59 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
60 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
61 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
62 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
63 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
64 | + * THE SOFTWARE. | ||
65 | + */ | ||
66 | + | 46 | + |
67 | +/* This is a simple device which has one GPIO input line and multiple | 47 | + if (!s->description) { |
68 | + * GPIO output lines. Any change on the input line is forwarded to all | 48 | + s->description = g_strdup("pca-unspecified"); |
69 | + * of the outputs. | ||
70 | + * | ||
71 | + * QEMU interface: | ||
72 | + * + one unnamed GPIO input: the input line | ||
73 | + * + N unnamed GPIO outputs: the output lines | ||
74 | + * + QOM property "num-lines": sets the number of output lines | ||
75 | + */ | ||
76 | +#ifndef HW_SPLIT_IRQ_H | ||
77 | +#define HW_SPLIT_IRQ_H | ||
78 | + | ||
79 | +#include "hw/irq.h" | ||
80 | +#include "hw/sysbus.h" | ||
81 | +#include "qom/object.h" | ||
82 | + | ||
83 | +#define TYPE_SPLIT_IRQ "split-irq" | ||
84 | + | ||
85 | +#define MAX_SPLIT_LINES 16 | ||
86 | + | ||
87 | +typedef struct SplitIRQ SplitIRQ; | ||
88 | + | ||
89 | +#define SPLIT_IRQ(obj) OBJECT_CHECK(SplitIRQ, (obj), TYPE_SPLIT_IRQ) | ||
90 | + | ||
91 | +struct SplitIRQ { | ||
92 | + DeviceState parent_obj; | ||
93 | + | ||
94 | + qemu_irq out_irq[MAX_SPLIT_LINES]; | ||
95 | + uint16_t num_lines; | ||
96 | +}; | ||
97 | + | ||
98 | +#endif | ||
99 | diff --git a/include/hw/irq.h b/include/hw/irq.h | ||
100 | index XXXXXXX..XXXXXXX 100644 | ||
101 | --- a/include/hw/irq.h | ||
102 | +++ b/include/hw/irq.h | ||
103 | @@ -XXX,XX +XXX,XX @@ void qemu_free_irq(qemu_irq irq); | ||
104 | /* Returns a new IRQ with opposite polarity. */ | ||
105 | qemu_irq qemu_irq_invert(qemu_irq irq); | ||
106 | |||
107 | -/* Returns a new IRQ which feeds into both the passed IRQs */ | ||
108 | +/* Returns a new IRQ which feeds into both the passed IRQs. | ||
109 | + * It's probably better to use the TYPE_SPLIT_IRQ device instead. | ||
110 | + */ | ||
111 | qemu_irq qemu_irq_split(qemu_irq irq1, qemu_irq irq2); | ||
112 | |||
113 | /* Returns a new IRQ set which connects 1:1 to another IRQ set, which | ||
114 | diff --git a/hw/core/split-irq.c b/hw/core/split-irq.c | ||
115 | new file mode 100644 | ||
116 | index XXXXXXX..XXXXXXX | ||
117 | --- /dev/null | ||
118 | +++ b/hw/core/split-irq.c | ||
119 | @@ -XXX,XX +XXX,XX @@ | ||
120 | +/* | ||
121 | + * IRQ splitter device. | ||
122 | + * | ||
123 | + * Copyright (c) 2018 Linaro Limited. | ||
124 | + * Written by Peter Maydell | ||
125 | + * | ||
126 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
127 | + * of this software and associated documentation files (the "Software"), to deal | ||
128 | + * in the Software without restriction, including without limitation the rights | ||
129 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
130 | + * copies of the Software, and to permit persons to whom the Software is | ||
131 | + * furnished to do so, subject to the following conditions: | ||
132 | + * | ||
133 | + * The above copyright notice and this permission notice shall be included in | ||
134 | + * all copies or substantial portions of the Software. | ||
135 | + * | ||
136 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
137 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
138 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
139 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
140 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
141 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
142 | + * THE SOFTWARE. | ||
143 | + */ | ||
144 | + | ||
145 | +#include "qemu/osdep.h" | ||
146 | +#include "hw/core/split-irq.h" | ||
147 | +#include "qapi/error.h" | ||
148 | + | ||
149 | +static void split_irq_handler(void *opaque, int n, int level) | ||
150 | +{ | ||
151 | + SplitIRQ *s = SPLIT_IRQ(opaque); | ||
152 | + int i; | ||
153 | + | ||
154 | + for (i = 0; i < s->num_lines; i++) { | ||
155 | + qemu_set_irq(s->out_irq[i], level); | ||
156 | + } | 49 | + } |
157 | +} | 50 | +} |
158 | + | 51 | + |
159 | +static void split_irq_init(Object *obj) | 52 | +static Property pca955x_properties[] = { |
160 | +{ | 53 | + DEFINE_PROP_STRING("description", PCA955xState, description), |
161 | + qdev_init_gpio_in(DEVICE(obj), split_irq_handler, 1); | ||
162 | +} | ||
163 | + | ||
164 | +static void split_irq_realize(DeviceState *dev, Error **errp) | ||
165 | +{ | ||
166 | + SplitIRQ *s = SPLIT_IRQ(dev); | ||
167 | + | ||
168 | + if (s->num_lines < 1 || s->num_lines >= MAX_SPLIT_LINES) { | ||
169 | + error_setg(errp, | ||
170 | + "IRQ splitter number of lines %d is not between 1 and %d", | ||
171 | + s->num_lines, MAX_SPLIT_LINES); | ||
172 | + return; | ||
173 | + } | ||
174 | + | ||
175 | + qdev_init_gpio_out(dev, s->out_irq, s->num_lines); | ||
176 | +} | ||
177 | + | ||
178 | +static Property split_irq_properties[] = { | ||
179 | + DEFINE_PROP_UINT16("num-lines", SplitIRQ, num_lines, 1), | ||
180 | + DEFINE_PROP_END_OF_LIST(), | 54 | + DEFINE_PROP_END_OF_LIST(), |
181 | +}; | 55 | +}; |
182 | + | 56 | + |
183 | +static void split_irq_class_init(ObjectClass *klass, void *data) | 57 | static void pca955x_class_init(ObjectClass *klass, void *data) |
184 | +{ | 58 | { |
185 | + DeviceClass *dc = DEVICE_CLASS(klass); | 59 | + DeviceClass *dc = DEVICE_CLASS(klass); |
186 | + | 60 | I2CSlaveClass *k = I2C_SLAVE_CLASS(klass); |
187 | + /* No state to reset or migrate */ | 61 | |
188 | + dc->props = split_irq_properties; | 62 | k->event = pca955x_event; |
189 | + dc->realize = split_irq_realize; | 63 | k->recv = pca955x_recv; |
190 | + | 64 | k->send = pca955x_send; |
191 | + /* Reason: Needs to be wired up to work */ | 65 | + dc->realize = pca955x_realize; |
192 | + dc->user_creatable = false; | 66 | + device_class_set_props(dc, pca955x_properties); |
193 | +} | 67 | } |
194 | + | 68 | |
195 | +static const TypeInfo split_irq_type_info = { | 69 | static const TypeInfo pca955x_info = { |
196 | + .name = TYPE_SPLIT_IRQ, | ||
197 | + .parent = TYPE_DEVICE, | ||
198 | + .instance_size = sizeof(SplitIRQ), | ||
199 | + .instance_init = split_irq_init, | ||
200 | + .class_init = split_irq_class_init, | ||
201 | +}; | ||
202 | + | ||
203 | +static void split_irq_register_types(void) | ||
204 | +{ | ||
205 | + type_register_static(&split_irq_type_info); | ||
206 | +} | ||
207 | + | ||
208 | +type_init(split_irq_register_types) | ||
209 | -- | 70 | -- |
210 | 2.16.2 | 71 | 2.20.1 |
211 | 72 | ||
212 | 73 | diff view generated by jsdifflib |
1 | The MPS2 AN505 FPGA image includes a "FPGA control block" | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | which is a small set of registers handling LEDs, buttons | ||
3 | and some counters. | ||
4 | 2 | ||
3 | Add a trivial representation of the PCA9552 GPIOs. | ||
4 | |||
5 | Example booting obmc-phosphor-image: | ||
6 | |||
7 | $ qemu-system-arm -M witherspoon-bmc -trace pca955x_gpio_status | ||
8 | 1592689902.327837:pca955x_gpio_status pca-unspecified GPIOs 0-15 [*...............] | ||
9 | 1592689902.329934:pca955x_gpio_status pca-unspecified GPIOs 0-15 [**..............] | ||
10 | 1592689902.330717:pca955x_gpio_status pca-unspecified GPIOs 0-15 [***.............] | ||
11 | 1592689902.331431:pca955x_gpio_status pca-unspecified GPIOs 0-15 [****............] | ||
12 | 1592689902.332163:pca955x_gpio_status pca-unspecified GPIOs 0-15 [****.........*..] | ||
13 | 1592689902.332888:pca955x_gpio_status pca-unspecified GPIOs 0-15 [****.........**.] | ||
14 | 1592689902.333629:pca955x_gpio_status pca-unspecified GPIOs 0-15 [****.........***] | ||
15 | 1592690032.793289:pca955x_gpio_status pca-unspecified GPIOs 0-15 [****.........*.*] | ||
16 | 1592690033.303163:pca955x_gpio_status pca-unspecified GPIOs 0-15 [****.........***] | ||
17 | 1592690033.812962:pca955x_gpio_status pca-unspecified GPIOs 0-15 [****.........*.*] | ||
18 | 1592690034.323234:pca955x_gpio_status pca-unspecified GPIOs 0-15 [****.........***] | ||
19 | 1592690034.832922:pca955x_gpio_status pca-unspecified GPIOs 0-15 [****.........*.*] | ||
20 | |||
21 | We notice the GPIO #14 (front-power LED) starts to blink. | ||
22 | |||
23 | This LED is described in the witherspoon device-tree [*]: | ||
24 | |||
25 | front-power { | ||
26 | retain-state-shutdown; | ||
27 | default-state = "keep"; | ||
28 | gpios = <&pca0 14 GPIO_ACTIVE_LOW>; | ||
29 | }; | ||
30 | |||
31 | [*] https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/tree/arch/arm/boot/dts/aspeed-bmc-opp-witherspoon.dts?id=b1f9be9392f0#n140 | ||
32 | |||
33 | Suggested-by: Cédric Le Goater <clg@kaod.org> | ||
34 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
35 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
36 | Tested-by: Cédric Le Goater <clg@kaod.org> | ||
37 | Message-id: 20200623072723.6324-7-f4bug@amsat.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 38 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20180220180325.29818-14-peter.maydell@linaro.org | ||
8 | --- | 39 | --- |
9 | hw/misc/Makefile.objs | 1 + | 40 | hw/misc/pca9552.c | 39 +++++++++++++++++++++++++++++++++++++++ |
10 | include/hw/misc/mps2-fpgaio.h | 43 ++++++++++ | 41 | hw/misc/trace-events | 3 +++ |
11 | hw/misc/mps2-fpgaio.c | 176 ++++++++++++++++++++++++++++++++++++++++ | 42 | 2 files changed, 42 insertions(+) |
12 | default-configs/arm-softmmu.mak | 1 + | ||
13 | hw/misc/trace-events | 6 ++ | ||
14 | 5 files changed, 227 insertions(+) | ||
15 | create mode 100644 include/hw/misc/mps2-fpgaio.h | ||
16 | create mode 100644 hw/misc/mps2-fpgaio.c | ||
17 | 43 | ||
18 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 44 | diff --git a/hw/misc/pca9552.c b/hw/misc/pca9552.c |
19 | index XXXXXXX..XXXXXXX 100644 | 45 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/misc/Makefile.objs | 46 | --- a/hw/misc/pca9552.c |
21 | +++ b/hw/misc/Makefile.objs | 47 | +++ b/hw/misc/pca9552.c |
22 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_STM32F2XX_SYSCFG) += stm32f2xx_syscfg.o | ||
23 | obj-$(CONFIG_MIPS_CPS) += mips_cmgcr.o | ||
24 | obj-$(CONFIG_MIPS_CPS) += mips_cpc.o | ||
25 | obj-$(CONFIG_MIPS_ITU) += mips_itu.o | ||
26 | +obj-$(CONFIG_MPS2_FPGAIO) += mps2-fpgaio.o | ||
27 | obj-$(CONFIG_MPS2_SCC) += mps2-scc.o | ||
28 | |||
29 | obj-$(CONFIG_PVPANIC) += pvpanic.o | ||
30 | diff --git a/include/hw/misc/mps2-fpgaio.h b/include/hw/misc/mps2-fpgaio.h | ||
31 | new file mode 100644 | ||
32 | index XXXXXXX..XXXXXXX | ||
33 | --- /dev/null | ||
34 | +++ b/include/hw/misc/mps2-fpgaio.h | ||
35 | @@ -XXX,XX +XXX,XX @@ | 48 | @@ -XXX,XX +XXX,XX @@ |
36 | +/* | 49 | #include "qemu/osdep.h" |
37 | + * ARM MPS2 FPGAIO emulation | 50 | #include "qemu/log.h" |
38 | + * | 51 | #include "qemu/module.h" |
39 | + * Copyright (c) 2018 Linaro Limited | 52 | +#include "qemu/bitops.h" |
40 | + * Written by Peter Maydell | 53 | #include "hw/qdev-properties.h" |
41 | + * | 54 | #include "hw/misc/pca9552.h" |
42 | + * This program is free software; you can redistribute it and/or modify | 55 | #include "hw/misc/pca9552_regs.h" |
43 | + * it under the terms of the GNU General Public License version 2 or | 56 | #include "migration/vmstate.h" |
44 | + * (at your option) any later version. | 57 | #include "qapi/error.h" |
45 | + */ | 58 | #include "qapi/visitor.h" |
46 | + | ||
47 | +/* This is a model of the FPGAIO register block in the AN505 | ||
48 | + * FPGA image for the MPS2 dev board; it is documented in the | ||
49 | + * application note: | ||
50 | + * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html | ||
51 | + * | ||
52 | + * QEMU interface: | ||
53 | + * + sysbus MMIO region 0: the register bank | ||
54 | + */ | ||
55 | + | ||
56 | +#ifndef MPS2_FPGAIO_H | ||
57 | +#define MPS2_FPGAIO_H | ||
58 | + | ||
59 | +#include "hw/sysbus.h" | ||
60 | + | ||
61 | +#define TYPE_MPS2_FPGAIO "mps2-fpgaio" | ||
62 | +#define MPS2_FPGAIO(obj) OBJECT_CHECK(MPS2FPGAIO, (obj), TYPE_MPS2_FPGAIO) | ||
63 | + | ||
64 | +typedef struct { | ||
65 | + /*< private >*/ | ||
66 | + SysBusDevice parent_obj; | ||
67 | + | ||
68 | + /*< public >*/ | ||
69 | + MemoryRegion iomem; | ||
70 | + | ||
71 | + uint32_t led0; | ||
72 | + uint32_t prescale; | ||
73 | + uint32_t misc; | ||
74 | + | ||
75 | + uint32_t prescale_clk; | ||
76 | +} MPS2FPGAIO; | ||
77 | + | ||
78 | +#endif | ||
79 | diff --git a/hw/misc/mps2-fpgaio.c b/hw/misc/mps2-fpgaio.c | ||
80 | new file mode 100644 | ||
81 | index XXXXXXX..XXXXXXX | ||
82 | --- /dev/null | ||
83 | +++ b/hw/misc/mps2-fpgaio.c | ||
84 | @@ -XXX,XX +XXX,XX @@ | ||
85 | +/* | ||
86 | + * ARM MPS2 AN505 FPGAIO emulation | ||
87 | + * | ||
88 | + * Copyright (c) 2018 Linaro Limited | ||
89 | + * Written by Peter Maydell | ||
90 | + * | ||
91 | + * This program is free software; you can redistribute it and/or modify | ||
92 | + * it under the terms of the GNU General Public License version 2 or | ||
93 | + * (at your option) any later version. | ||
94 | + */ | ||
95 | + | ||
96 | +/* This is a model of the "FPGA system control and I/O" block found | ||
97 | + * in the AN505 FPGA image for the MPS2 devboard. | ||
98 | + * It is documented in AN505: | ||
99 | + * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html | ||
100 | + */ | ||
101 | + | ||
102 | +#include "qemu/osdep.h" | ||
103 | +#include "qemu/log.h" | ||
104 | +#include "qapi/error.h" | ||
105 | +#include "trace.h" | 59 | +#include "trace.h" |
106 | +#include "hw/sysbus.h" | 60 | |
107 | +#include "hw/registerfields.h" | 61 | typedef struct PCA955xClass { |
108 | +#include "hw/misc/mps2-fpgaio.h" | 62 | /*< private >*/ |
109 | + | 63 | @@ -XXX,XX +XXX,XX @@ static uint8_t pca955x_pin_get_config(PCA955xState *s, int pin) |
110 | +REG32(LED0, 0) | 64 | return extract32(s->regs[reg], shift, 2); |
111 | +REG32(BUTTON, 8) | 65 | } |
112 | +REG32(CLK1HZ, 0x10) | 66 | |
113 | +REG32(CLK100HZ, 0x14) | 67 | +/* Return INPUT status (bit #N belongs to GPIO #N) */ |
114 | +REG32(COUNTER, 0x18) | 68 | +static uint16_t pca955x_pins_get_status(PCA955xState *s) |
115 | +REG32(PRESCALE, 0x1c) | ||
116 | +REG32(PSCNTR, 0x20) | ||
117 | +REG32(MISC, 0x4c) | ||
118 | + | ||
119 | +static uint64_t mps2_fpgaio_read(void *opaque, hwaddr offset, unsigned size) | ||
120 | +{ | 69 | +{ |
121 | + MPS2FPGAIO *s = MPS2_FPGAIO(opaque); | 70 | + return (s->regs[PCA9552_INPUT1] << 8) | s->regs[PCA9552_INPUT0]; |
122 | + uint64_t r; | ||
123 | + | ||
124 | + switch (offset) { | ||
125 | + case A_LED0: | ||
126 | + r = s->led0; | ||
127 | + break; | ||
128 | + case A_BUTTON: | ||
129 | + /* User-pressable board buttons. We don't model that, so just return | ||
130 | + * zeroes. | ||
131 | + */ | ||
132 | + r = 0; | ||
133 | + break; | ||
134 | + case A_PRESCALE: | ||
135 | + r = s->prescale; | ||
136 | + break; | ||
137 | + case A_MISC: | ||
138 | + r = s->misc; | ||
139 | + break; | ||
140 | + case A_CLK1HZ: | ||
141 | + case A_CLK100HZ: | ||
142 | + case A_COUNTER: | ||
143 | + case A_PSCNTR: | ||
144 | + /* These are all upcounters of various frequencies. */ | ||
145 | + qemu_log_mask(LOG_UNIMP, "MPS2 FPGAIO: counters unimplemented\n"); | ||
146 | + r = 0; | ||
147 | + break; | ||
148 | + default: | ||
149 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
150 | + "MPS2 FPGAIO read: bad offset %x\n", (int) offset); | ||
151 | + r = 0; | ||
152 | + break; | ||
153 | + } | ||
154 | + | ||
155 | + trace_mps2_fpgaio_read(offset, r, size); | ||
156 | + return r; | ||
157 | +} | 71 | +} |
158 | + | 72 | + |
159 | +static void mps2_fpgaio_write(void *opaque, hwaddr offset, uint64_t value, | 73 | +static void pca955x_display_pins_status(PCA955xState *s, |
160 | + unsigned size) | 74 | + uint16_t previous_pins_status) |
161 | +{ | 75 | +{ |
162 | + MPS2FPGAIO *s = MPS2_FPGAIO(opaque); | 76 | + PCA955xClass *k = PCA955X_GET_CLASS(s); |
77 | + uint16_t pins_status, pins_changed; | ||
78 | + int i; | ||
163 | + | 79 | + |
164 | + trace_mps2_fpgaio_write(offset, value, size); | 80 | + pins_status = pca955x_pins_get_status(s); |
81 | + pins_changed = previous_pins_status ^ pins_status; | ||
82 | + if (!pins_changed) { | ||
83 | + return; | ||
84 | + } | ||
85 | + if (trace_event_get_state_backends(TRACE_PCA955X_GPIO_STATUS)) { | ||
86 | + char *buf = g_newa(char, k->pin_count + 1); | ||
165 | + | 87 | + |
166 | + switch (offset) { | 88 | + for (i = 0; i < k->pin_count; i++) { |
167 | + case A_LED0: | 89 | + if (extract32(pins_status, i, 1)) { |
168 | + /* LED bits [1:0] control board LEDs. We don't currently have | 90 | + buf[i] = '*'; |
169 | + * a mechanism for displaying this graphically, so use a trace event. | 91 | + } else { |
170 | + */ | 92 | + buf[i] = '.'; |
171 | + trace_mps2_fpgaio_leds(value & 0x02 ? '*' : '.', | 93 | + } |
172 | + value & 0x01 ? '*' : '.'); | 94 | + } |
173 | + s->led0 = value & 0x3; | 95 | + buf[i] = '\0'; |
174 | + break; | 96 | + trace_pca955x_gpio_status(s->description, buf); |
175 | + case A_PRESCALE: | ||
176 | + s->prescale = value; | ||
177 | + break; | ||
178 | + case A_MISC: | ||
179 | + /* These are control bits for some of the other devices on the | ||
180 | + * board (SPI, CLCD, etc). We don't implement that yet, so just | ||
181 | + * make the bits read as written. | ||
182 | + */ | ||
183 | + qemu_log_mask(LOG_UNIMP, | ||
184 | + "MPS2 FPGAIO: MISC control bits unimplemented\n"); | ||
185 | + s->misc = value; | ||
186 | + break; | ||
187 | + default: | ||
188 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
189 | + "MPS2 FPGAIO write: bad offset 0x%x\n", (int) offset); | ||
190 | + break; | ||
191 | + } | 97 | + } |
192 | +} | 98 | +} |
193 | + | 99 | + |
194 | +static const MemoryRegionOps mps2_fpgaio_ops = { | 100 | static void pca955x_update_pin_input(PCA955xState *s) |
195 | + .read = mps2_fpgaio_read, | 101 | { |
196 | + .write = mps2_fpgaio_write, | 102 | PCA955xClass *k = PCA955X_GET_CLASS(s); |
197 | + .endianness = DEVICE_LITTLE_ENDIAN, | 103 | @@ -XXX,XX +XXX,XX @@ static uint8_t pca955x_read(PCA955xState *s, uint8_t reg) |
198 | +}; | 104 | |
105 | static void pca955x_write(PCA955xState *s, uint8_t reg, uint8_t data) | ||
106 | { | ||
107 | + uint16_t pins_status; | ||
199 | + | 108 | + |
200 | +static void mps2_fpgaio_reset(DeviceState *dev) | 109 | switch (reg) { |
201 | +{ | 110 | case PCA9552_PSC0: |
202 | + MPS2FPGAIO *s = MPS2_FPGAIO(dev); | 111 | case PCA9552_PWM0: |
203 | + | 112 | @@ -XXX,XX +XXX,XX @@ static void pca955x_write(PCA955xState *s, uint8_t reg, uint8_t data) |
204 | + trace_mps2_fpgaio_reset(); | 113 | case PCA9552_LS1: |
205 | + s->led0 = 0; | 114 | case PCA9552_LS2: |
206 | + s->prescale = 0; | 115 | case PCA9552_LS3: |
207 | + s->misc = 0; | 116 | + pins_status = pca955x_pins_get_status(s); |
208 | +} | 117 | s->regs[reg] = data; |
209 | + | 118 | pca955x_update_pin_input(s); |
210 | +static void mps2_fpgaio_init(Object *obj) | 119 | + pca955x_display_pins_status(s, pins_status); |
211 | +{ | 120 | break; |
212 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 121 | |
213 | + MPS2FPGAIO *s = MPS2_FPGAIO(obj); | 122 | case PCA9552_INPUT0: |
214 | + | ||
215 | + memory_region_init_io(&s->iomem, obj, &mps2_fpgaio_ops, s, | ||
216 | + "mps2-fpgaio", 0x1000); | ||
217 | + sysbus_init_mmio(sbd, &s->iomem); | ||
218 | +} | ||
219 | + | ||
220 | +static const VMStateDescription mps2_fpgaio_vmstate = { | ||
221 | + .name = "mps2-fpgaio", | ||
222 | + .version_id = 1, | ||
223 | + .minimum_version_id = 1, | ||
224 | + .fields = (VMStateField[]) { | ||
225 | + VMSTATE_UINT32(led0, MPS2FPGAIO), | ||
226 | + VMSTATE_UINT32(prescale, MPS2FPGAIO), | ||
227 | + VMSTATE_UINT32(misc, MPS2FPGAIO), | ||
228 | + VMSTATE_END_OF_LIST() | ||
229 | + } | ||
230 | +}; | ||
231 | + | ||
232 | +static Property mps2_fpgaio_properties[] = { | ||
233 | + /* Frequency of the prescale counter */ | ||
234 | + DEFINE_PROP_UINT32("prescale-clk", MPS2FPGAIO, prescale_clk, 20000000), | ||
235 | + DEFINE_PROP_END_OF_LIST(), | ||
236 | +}; | ||
237 | + | ||
238 | +static void mps2_fpgaio_class_init(ObjectClass *klass, void *data) | ||
239 | +{ | ||
240 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
241 | + | ||
242 | + dc->vmsd = &mps2_fpgaio_vmstate; | ||
243 | + dc->reset = mps2_fpgaio_reset; | ||
244 | + dc->props = mps2_fpgaio_properties; | ||
245 | +} | ||
246 | + | ||
247 | +static const TypeInfo mps2_fpgaio_info = { | ||
248 | + .name = TYPE_MPS2_FPGAIO, | ||
249 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
250 | + .instance_size = sizeof(MPS2FPGAIO), | ||
251 | + .instance_init = mps2_fpgaio_init, | ||
252 | + .class_init = mps2_fpgaio_class_init, | ||
253 | +}; | ||
254 | + | ||
255 | +static void mps2_fpgaio_register_types(void) | ||
256 | +{ | ||
257 | + type_register_static(&mps2_fpgaio_info); | ||
258 | +} | ||
259 | + | ||
260 | +type_init(mps2_fpgaio_register_types); | ||
261 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | ||
262 | index XXXXXXX..XXXXXXX 100644 | ||
263 | --- a/default-configs/arm-softmmu.mak | ||
264 | +++ b/default-configs/arm-softmmu.mak | ||
265 | @@ -XXX,XX +XXX,XX @@ CONFIG_STM32F205_SOC=y | ||
266 | CONFIG_CMSDK_APB_TIMER=y | ||
267 | CONFIG_CMSDK_APB_UART=y | ||
268 | |||
269 | +CONFIG_MPS2_FPGAIO=y | ||
270 | CONFIG_MPS2_SCC=y | ||
271 | |||
272 | CONFIG_VERSATILE_PCI=y | ||
273 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | 123 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events |
274 | index XXXXXXX..XXXXXXX 100644 | 124 | index XXXXXXX..XXXXXXX 100644 |
275 | --- a/hw/misc/trace-events | 125 | --- a/hw/misc/trace-events |
276 | +++ b/hw/misc/trace-events | 126 | +++ b/hw/misc/trace-events |
277 | @@ -XXX,XX +XXX,XX @@ mps2_scc_leds(char led7, char led6, char led5, char led4, char led3, char led2, | 127 | @@ -XXX,XX +XXX,XX @@ via1_adb_poll(uint8_t data, const char *vadbint, int status, int index, int size |
278 | mps2_scc_cfg_write(unsigned function, unsigned device, uint32_t value) "MPS2 SCC config write: function %d device %d data 0x%" PRIx32 | 128 | # grlib_ahb_apb_pnp.c |
279 | mps2_scc_cfg_read(unsigned function, unsigned device, uint32_t value) "MPS2 SCC config read: function %d device %d data 0x%" PRIx32 | 129 | grlib_ahb_pnp_read(uint64_t addr, uint32_t value) "AHB PnP read addr:0x%03"PRIx64" data:0x%08x" |
280 | 130 | grlib_apb_pnp_read(uint64_t addr, uint32_t value) "APB PnP read addr:0x%03"PRIx64" data:0x%08x" | |
281 | +# hw/misc/mps2_fpgaio.c | ||
282 | +mps2_fpgaio_read(uint64_t offset, uint64_t data, unsigned size) "MPS2 FPGAIO read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | ||
283 | +mps2_fpgaio_write(uint64_t offset, uint64_t data, unsigned size) "MPS2 FPGAIO write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | ||
284 | +mps2_fpgaio_reset(void) "MPS2 FPGAIO: reset" | ||
285 | +mps2_fpgaio_leds(char led1, char led0) "MPS2 FPGAIO LEDs: %c%c" | ||
286 | + | 131 | + |
287 | # hw/misc/msf2-sysreg.c | 132 | +# pca9552.c |
288 | msf2_sysreg_write(uint64_t offset, uint32_t val, uint32_t prev) "msf2-sysreg write: addr 0x%08" HWADDR_PRIx " data 0x%" PRIx32 " prev 0x%" PRIx32 | 133 | +pca955x_gpio_status(const char *description, const char *buf) "%s GPIOs 0-15 [%s]" |
289 | msf2_sysreg_read(uint64_t offset, uint32_t val) "msf2-sysreg read: addr 0x%08" HWADDR_PRIx " data 0x%08" PRIx32 | ||
290 | -- | 134 | -- |
291 | 2.16.2 | 135 | 2.20.1 |
292 | 136 | ||
293 | 137 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
1 | 2 | ||
3 | We have 2 distinct PCA9552 devices. Set their description | ||
4 | to distinguish them when looking at the trace events. | ||
5 | |||
6 | Description name taken from: | ||
7 | https://github.com/open-power/witherspoon-xml/blob/master/witherspoon.xml | ||
8 | |||
9 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
10 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Reviewed-by: Corey Minyard <cminyard@mvista.com> | ||
12 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | ||
13 | Tested-by: Cédric Le Goater <clg@kaod.org> | ||
14 | Message-id: 20200623072723.6324-8-f4bug@amsat.org | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | --- | ||
17 | hw/arm/aspeed.c | 13 +++++++++---- | ||
18 | 1 file changed, 9 insertions(+), 4 deletions(-) | ||
19 | |||
20 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/hw/arm/aspeed.c | ||
23 | +++ b/hw/arm/aspeed.c | ||
24 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedMachineState *bmc) | ||
25 | { | ||
26 | AspeedSoCState *soc = &bmc->soc; | ||
27 | uint8_t *eeprom_buf = g_malloc0(8 * 1024); | ||
28 | + DeviceState *dev; | ||
29 | |||
30 | /* Bus 3: TODO bmp280@77 */ | ||
31 | /* Bus 3: TODO max31785@52 */ | ||
32 | /* Bus 3: TODO dps310@76 */ | ||
33 | - i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 3), TYPE_PCA9552, | ||
34 | - 0x60); | ||
35 | + dev = i2c_try_create_slave(TYPE_PCA9552, 0x60); | ||
36 | + qdev_prop_set_string(dev, "description", "pca1"); | ||
37 | + i2c_realize_and_unref(dev, aspeed_i2c_get_bus(DEVICE(&soc->i2c), 3), | ||
38 | + &error_fatal); | ||
39 | |||
40 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 4), "tmp423", 0x4c); | ||
41 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 5), "tmp423", 0x4c); | ||
42 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedMachineState *bmc) | ||
43 | |||
44 | smbus_eeprom_init_one(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), 0x51, | ||
45 | eeprom_buf); | ||
46 | - i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), TYPE_PCA9552, | ||
47 | - 0x60); | ||
48 | + dev = i2c_try_create_slave(TYPE_PCA9552, 0x60); | ||
49 | + qdev_prop_set_string(dev, "description", "pca0"); | ||
50 | + i2c_realize_and_unref(dev, aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), | ||
51 | + &error_fatal); | ||
52 | /* Bus 11: TODO ucd90160@64 */ | ||
53 | } | ||
54 | |||
55 | -- | ||
56 | 2.20.1 | ||
57 | |||
58 | diff view generated by jsdifflib |
1 | Add a model of the TrustZone peripheral protection controller (PPC), | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | which is used to gate transactions to non-TZ-aware peripherals so | ||
3 | that secure software can configure them to not be accessible to | ||
4 | non-secure software. | ||
5 | 2 | ||
3 | Emit a trace event when a GPIO change its state. | ||
4 | |||
5 | Example booting obmc-phosphor-image: | ||
6 | |||
7 | $ qemu-system-arm -M witherspoon-bmc -trace pca955x_gpio_change | ||
8 | 1592690552.687372:pca955x_gpio_change pca1 GPIO id:0 status: 0 -> 1 | ||
9 | 1592690552.690169:pca955x_gpio_change pca1 GPIO id:1 status: 0 -> 1 | ||
10 | 1592690552.691673:pca955x_gpio_change pca1 GPIO id:2 status: 0 -> 1 | ||
11 | 1592690552.696886:pca955x_gpio_change pca1 GPIO id:3 status: 0 -> 1 | ||
12 | 1592690552.698614:pca955x_gpio_change pca1 GPIO id:13 status: 0 -> 1 | ||
13 | 1592690552.699833:pca955x_gpio_change pca1 GPIO id:14 status: 0 -> 1 | ||
14 | 1592690552.700842:pca955x_gpio_change pca1 GPIO id:15 status: 0 -> 1 | ||
15 | 1592690683.841921:pca955x_gpio_change pca1 GPIO id:14 status: 1 -> 0 | ||
16 | 1592690683.861660:pca955x_gpio_change pca1 GPIO id:14 status: 0 -> 1 | ||
17 | 1592690684.371460:pca955x_gpio_change pca1 GPIO id:14 status: 1 -> 0 | ||
18 | 1592690684.882115:pca955x_gpio_change pca1 GPIO id:14 status: 0 -> 1 | ||
19 | 1592690685.391411:pca955x_gpio_change pca1 GPIO id:14 status: 1 -> 0 | ||
20 | 1592690685.901391:pca955x_gpio_change pca1 GPIO id:14 status: 0 -> 1 | ||
21 | 1592690686.411678:pca955x_gpio_change pca1 GPIO id:14 status: 1 -> 0 | ||
22 | 1592690686.921279:pca955x_gpio_change pca1 GPIO id:14 status: 0 -> 1 | ||
23 | |||
24 | We notice the GPIO #14 (front-power LED) starts to blink. | ||
25 | |||
26 | This LED is described in the witherspoon device-tree [*]: | ||
27 | |||
28 | front-power { | ||
29 | retain-state-shutdown; | ||
30 | default-state = "keep"; | ||
31 | gpios = <&pca0 14 GPIO_ACTIVE_LOW>; | ||
32 | }; | ||
33 | |||
34 | [*] https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/tree/arch/arm/boot/dts/aspeed-bmc-opp-witherspoon.dts?id=b1f9be9392f0#n140 | ||
35 | |||
36 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
37 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
38 | Tested-by: Cédric Le Goater <clg@kaod.org> | ||
39 | Message-id: 20200623072723.6324-9-f4bug@amsat.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 40 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20180220180325.29818-15-peter.maydell@linaro.org | ||
9 | --- | 41 | --- |
10 | hw/misc/Makefile.objs | 2 + | 42 | hw/misc/pca9552.c | 15 +++++++++++++++ |
11 | include/hw/misc/tz-ppc.h | 101 ++++++++++++++ | 43 | hw/misc/trace-events | 1 + |
12 | hw/misc/tz-ppc.c | 302 ++++++++++++++++++++++++++++++++++++++++ | 44 | 2 files changed, 16 insertions(+) |
13 | default-configs/arm-softmmu.mak | 2 + | ||
14 | hw/misc/trace-events | 11 ++ | ||
15 | 5 files changed, 418 insertions(+) | ||
16 | create mode 100644 include/hw/misc/tz-ppc.h | ||
17 | create mode 100644 hw/misc/tz-ppc.c | ||
18 | 45 | ||
19 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 46 | diff --git a/hw/misc/pca9552.c b/hw/misc/pca9552.c |
20 | index XXXXXXX..XXXXXXX 100644 | 47 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/misc/Makefile.objs | 48 | --- a/hw/misc/pca9552.c |
22 | +++ b/hw/misc/Makefile.objs | 49 | +++ b/hw/misc/pca9552.c |
23 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_MIPS_ITU) += mips_itu.o | 50 | @@ -XXX,XX +XXX,XX @@ static void pca955x_display_pins_status(PCA955xState *s, |
24 | obj-$(CONFIG_MPS2_FPGAIO) += mps2-fpgaio.o | 51 | buf[i] = '\0'; |
25 | obj-$(CONFIG_MPS2_SCC) += mps2-scc.o | 52 | trace_pca955x_gpio_status(s->description, buf); |
26 | 53 | } | |
27 | +obj-$(CONFIG_TZ_PPC) += tz-ppc.o | 54 | + if (trace_event_get_state_backends(TRACE_PCA955X_GPIO_CHANGE)) { |
55 | + for (i = 0; i < k->pin_count; i++) { | ||
56 | + if (extract32(pins_changed, i, 1)) { | ||
57 | + unsigned new_state = extract32(pins_status, i, 1); | ||
28 | + | 58 | + |
29 | obj-$(CONFIG_PVPANIC) += pvpanic.o | 59 | + /* |
30 | obj-$(CONFIG_HYPERV_TESTDEV) += hyperv_testdev.o | 60 | + * We display the state using the PCA logic ("active-high"). |
31 | obj-$(CONFIG_AUX) += auxbus.o | 61 | + * This is not the state of the LED, which signal might be |
32 | diff --git a/include/hw/misc/tz-ppc.h b/include/hw/misc/tz-ppc.h | 62 | + * wired "active-low" on the board. |
33 | new file mode 100644 | 63 | + */ |
34 | index XXXXXXX..XXXXXXX | 64 | + trace_pca955x_gpio_change(s->description, i, |
35 | --- /dev/null | 65 | + !new_state, new_state); |
36 | +++ b/include/hw/misc/tz-ppc.h | 66 | + } |
37 | @@ -XXX,XX +XXX,XX @@ | ||
38 | +/* | ||
39 | + * ARM TrustZone peripheral protection controller emulation | ||
40 | + * | ||
41 | + * Copyright (c) 2018 Linaro Limited | ||
42 | + * Written by Peter Maydell | ||
43 | + * | ||
44 | + * This program is free software; you can redistribute it and/or modify | ||
45 | + * it under the terms of the GNU General Public License version 2 or | ||
46 | + * (at your option) any later version. | ||
47 | + */ | ||
48 | + | ||
49 | +/* This is a model of the TrustZone peripheral protection controller (PPC). | ||
50 | + * It is documented in the ARM CoreLink SIE-200 System IP for Embedded TRM | ||
51 | + * (DDI 0571G): | ||
52 | + * https://developer.arm.com/products/architecture/m-profile/docs/ddi0571/g | ||
53 | + * | ||
54 | + * The PPC sits in front of peripherals and allows secure software to | ||
55 | + * configure it to either pass through or reject transactions. | ||
56 | + * Rejected transactions may be configured to either be aborted, or to | ||
57 | + * behave as RAZ/WI. An interrupt can be signalled for a rejected transaction. | ||
58 | + * | ||
59 | + * The PPC has no register interface -- it is configured purely by a | ||
60 | + * collection of input signals from other hardware in the system. Typically | ||
61 | + * they are either hardwired or exposed in an ad-hoc register interface by | ||
62 | + * the SoC that uses the PPC. | ||
63 | + * | ||
64 | + * This QEMU model can be used to model either the AHB5 or APB4 TZ PPC, | ||
65 | + * since the only difference between them is that the AHB version has a | ||
66 | + * "default" port which has no security checks applied. In QEMU the default | ||
67 | + * port can be emulated simply by wiring its downstream devices directly | ||
68 | + * into the parent address space, since the PPC does not need to intercept | ||
69 | + * transactions there. | ||
70 | + * | ||
71 | + * In the hardware, selection of which downstream port to use is done by | ||
72 | + * the user's decode logic asserting one of the hsel[] signals. In QEMU, | ||
73 | + * we provide 16 MMIO regions, one per port, and the user maps these into | ||
74 | + * the desired addresses to implement the address decode. | ||
75 | + * | ||
76 | + * QEMU interface: | ||
77 | + * + sysbus MMIO regions 0..15: MemoryRegions defining the upstream end | ||
78 | + * of each of the 16 ports of the PPC | ||
79 | + * + Property "port[0..15]": MemoryRegion defining the downstream device(s) | ||
80 | + * for each of the 16 ports of the PPC | ||
81 | + * + Named GPIO inputs "cfg_nonsec[0..15]": set to 1 if the port should be | ||
82 | + * accessible to NonSecure transactions | ||
83 | + * + Named GPIO inputs "cfg_ap[0..15]": set to 1 if the port should be | ||
84 | + * accessible to non-privileged transactions | ||
85 | + * + Named GPIO input "cfg_sec_resp": set to 1 if a rejected transaction should | ||
86 | + * result in a transaction error, or 0 for the transaction to RAZ/WI | ||
87 | + * + Named GPIO input "irq_enable": set to 1 to enable interrupts | ||
88 | + * + Named GPIO input "irq_clear": set to 1 to clear a pending interrupt | ||
89 | + * + Named GPIO output "irq": set for a transaction-failed interrupt | ||
90 | + * + Property "NONSEC_MASK": if a bit is set in this mask then accesses to | ||
91 | + * the associated port do not have the TZ security check performed. (This | ||
92 | + * corresponds to the hardware allowing this to be set as a Verilog | ||
93 | + * parameter.) | ||
94 | + */ | ||
95 | + | ||
96 | +#ifndef TZ_PPC_H | ||
97 | +#define TZ_PPC_H | ||
98 | + | ||
99 | +#include "hw/sysbus.h" | ||
100 | + | ||
101 | +#define TYPE_TZ_PPC "tz-ppc" | ||
102 | +#define TZ_PPC(obj) OBJECT_CHECK(TZPPC, (obj), TYPE_TZ_PPC) | ||
103 | + | ||
104 | +#define TZ_NUM_PORTS 16 | ||
105 | + | ||
106 | +typedef struct TZPPC TZPPC; | ||
107 | + | ||
108 | +typedef struct TZPPCPort { | ||
109 | + TZPPC *ppc; | ||
110 | + MemoryRegion upstream; | ||
111 | + AddressSpace downstream_as; | ||
112 | + MemoryRegion *downstream; | ||
113 | +} TZPPCPort; | ||
114 | + | ||
115 | +struct TZPPC { | ||
116 | + /*< private >*/ | ||
117 | + SysBusDevice parent_obj; | ||
118 | + | ||
119 | + /*< public >*/ | ||
120 | + | ||
121 | + /* State: these just track the values of our input signals */ | ||
122 | + bool cfg_nonsec[TZ_NUM_PORTS]; | ||
123 | + bool cfg_ap[TZ_NUM_PORTS]; | ||
124 | + bool cfg_sec_resp; | ||
125 | + bool irq_enable; | ||
126 | + bool irq_clear; | ||
127 | + /* State: are we asserting irq ? */ | ||
128 | + bool irq_status; | ||
129 | + | ||
130 | + qemu_irq irq; | ||
131 | + | ||
132 | + /* Properties */ | ||
133 | + uint32_t nonsec_mask; | ||
134 | + | ||
135 | + TZPPCPort port[TZ_NUM_PORTS]; | ||
136 | +}; | ||
137 | + | ||
138 | +#endif | ||
139 | diff --git a/hw/misc/tz-ppc.c b/hw/misc/tz-ppc.c | ||
140 | new file mode 100644 | ||
141 | index XXXXXXX..XXXXXXX | ||
142 | --- /dev/null | ||
143 | +++ b/hw/misc/tz-ppc.c | ||
144 | @@ -XXX,XX +XXX,XX @@ | ||
145 | +/* | ||
146 | + * ARM TrustZone peripheral protection controller emulation | ||
147 | + * | ||
148 | + * Copyright (c) 2018 Linaro Limited | ||
149 | + * Written by Peter Maydell | ||
150 | + * | ||
151 | + * This program is free software; you can redistribute it and/or modify | ||
152 | + * it under the terms of the GNU General Public License version 2 or | ||
153 | + * (at your option) any later version. | ||
154 | + */ | ||
155 | + | ||
156 | +#include "qemu/osdep.h" | ||
157 | +#include "qemu/log.h" | ||
158 | +#include "qapi/error.h" | ||
159 | +#include "trace.h" | ||
160 | +#include "hw/sysbus.h" | ||
161 | +#include "hw/registerfields.h" | ||
162 | +#include "hw/misc/tz-ppc.h" | ||
163 | + | ||
164 | +static void tz_ppc_update_irq(TZPPC *s) | ||
165 | +{ | ||
166 | + bool level = s->irq_status && s->irq_enable; | ||
167 | + | ||
168 | + trace_tz_ppc_update_irq(level); | ||
169 | + qemu_set_irq(s->irq, level); | ||
170 | +} | ||
171 | + | ||
172 | +static void tz_ppc_cfg_nonsec(void *opaque, int n, int level) | ||
173 | +{ | ||
174 | + TZPPC *s = TZ_PPC(opaque); | ||
175 | + | ||
176 | + assert(n < TZ_NUM_PORTS); | ||
177 | + trace_tz_ppc_cfg_nonsec(n, level); | ||
178 | + s->cfg_nonsec[n] = level; | ||
179 | +} | ||
180 | + | ||
181 | +static void tz_ppc_cfg_ap(void *opaque, int n, int level) | ||
182 | +{ | ||
183 | + TZPPC *s = TZ_PPC(opaque); | ||
184 | + | ||
185 | + assert(n < TZ_NUM_PORTS); | ||
186 | + trace_tz_ppc_cfg_ap(n, level); | ||
187 | + s->cfg_ap[n] = level; | ||
188 | +} | ||
189 | + | ||
190 | +static void tz_ppc_cfg_sec_resp(void *opaque, int n, int level) | ||
191 | +{ | ||
192 | + TZPPC *s = TZ_PPC(opaque); | ||
193 | + | ||
194 | + trace_tz_ppc_cfg_sec_resp(level); | ||
195 | + s->cfg_sec_resp = level; | ||
196 | +} | ||
197 | + | ||
198 | +static void tz_ppc_irq_enable(void *opaque, int n, int level) | ||
199 | +{ | ||
200 | + TZPPC *s = TZ_PPC(opaque); | ||
201 | + | ||
202 | + trace_tz_ppc_irq_enable(level); | ||
203 | + s->irq_enable = level; | ||
204 | + tz_ppc_update_irq(s); | ||
205 | +} | ||
206 | + | ||
207 | +static void tz_ppc_irq_clear(void *opaque, int n, int level) | ||
208 | +{ | ||
209 | + TZPPC *s = TZ_PPC(opaque); | ||
210 | + | ||
211 | + trace_tz_ppc_irq_clear(level); | ||
212 | + | ||
213 | + s->irq_clear = level; | ||
214 | + if (level) { | ||
215 | + s->irq_status = false; | ||
216 | + tz_ppc_update_irq(s); | ||
217 | + } | ||
218 | +} | ||
219 | + | ||
220 | +static bool tz_ppc_check(TZPPC *s, int n, MemTxAttrs attrs) | ||
221 | +{ | ||
222 | + /* Check whether to allow an access to port n; return true if | ||
223 | + * the check passes, and false if the transaction must be blocked. | ||
224 | + * If the latter, the caller must check cfg_sec_resp to determine | ||
225 | + * whether to abort or RAZ/WI the transaction. | ||
226 | + * The checks are: | ||
227 | + * + nonsec_mask suppresses any check of the secure attribute | ||
228 | + * + otherwise, block if cfg_nonsec is 1 and transaction is secure, | ||
229 | + * or if cfg_nonsec is 0 and transaction is non-secure | ||
230 | + * + block if transaction is usermode and cfg_ap is 0 | ||
231 | + */ | ||
232 | + if ((attrs.secure == s->cfg_nonsec[n] && !(s->nonsec_mask & (1 << n))) || | ||
233 | + (attrs.user && !s->cfg_ap[n])) { | ||
234 | + /* Block the transaction. */ | ||
235 | + if (!s->irq_clear) { | ||
236 | + /* Note that holding irq_clear high suppresses interrupts */ | ||
237 | + s->irq_status = true; | ||
238 | + tz_ppc_update_irq(s); | ||
239 | + } | ||
240 | + return false; | ||
241 | + } | ||
242 | + return true; | ||
243 | +} | ||
244 | + | ||
245 | +static MemTxResult tz_ppc_read(void *opaque, hwaddr addr, uint64_t *pdata, | ||
246 | + unsigned size, MemTxAttrs attrs) | ||
247 | +{ | ||
248 | + TZPPCPort *p = opaque; | ||
249 | + TZPPC *s = p->ppc; | ||
250 | + int n = p - s->port; | ||
251 | + AddressSpace *as = &p->downstream_as; | ||
252 | + uint64_t data; | ||
253 | + MemTxResult res; | ||
254 | + | ||
255 | + if (!tz_ppc_check(s, n, attrs)) { | ||
256 | + trace_tz_ppc_read_blocked(n, addr, attrs.secure, attrs.user); | ||
257 | + if (s->cfg_sec_resp) { | ||
258 | + return MEMTX_ERROR; | ||
259 | + } else { | ||
260 | + *pdata = 0; | ||
261 | + return MEMTX_OK; | ||
262 | + } | 67 | + } |
263 | + } | 68 | + } |
264 | + | 69 | } |
265 | + switch (size) { | 70 | |
266 | + case 1: | 71 | static void pca955x_update_pin_input(PCA955xState *s) |
267 | + data = address_space_ldub(as, addr, attrs, &res); | ||
268 | + break; | ||
269 | + case 2: | ||
270 | + data = address_space_lduw_le(as, addr, attrs, &res); | ||
271 | + break; | ||
272 | + case 4: | ||
273 | + data = address_space_ldl_le(as, addr, attrs, &res); | ||
274 | + break; | ||
275 | + case 8: | ||
276 | + data = address_space_ldq_le(as, addr, attrs, &res); | ||
277 | + break; | ||
278 | + default: | ||
279 | + g_assert_not_reached(); | ||
280 | + } | ||
281 | + *pdata = data; | ||
282 | + return res; | ||
283 | +} | ||
284 | + | ||
285 | +static MemTxResult tz_ppc_write(void *opaque, hwaddr addr, uint64_t val, | ||
286 | + unsigned size, MemTxAttrs attrs) | ||
287 | +{ | ||
288 | + TZPPCPort *p = opaque; | ||
289 | + TZPPC *s = p->ppc; | ||
290 | + AddressSpace *as = &p->downstream_as; | ||
291 | + int n = p - s->port; | ||
292 | + MemTxResult res; | ||
293 | + | ||
294 | + if (!tz_ppc_check(s, n, attrs)) { | ||
295 | + trace_tz_ppc_write_blocked(n, addr, attrs.secure, attrs.user); | ||
296 | + if (s->cfg_sec_resp) { | ||
297 | + return MEMTX_ERROR; | ||
298 | + } else { | ||
299 | + return MEMTX_OK; | ||
300 | + } | ||
301 | + } | ||
302 | + | ||
303 | + switch (size) { | ||
304 | + case 1: | ||
305 | + address_space_stb(as, addr, val, attrs, &res); | ||
306 | + break; | ||
307 | + case 2: | ||
308 | + address_space_stw_le(as, addr, val, attrs, &res); | ||
309 | + break; | ||
310 | + case 4: | ||
311 | + address_space_stl_le(as, addr, val, attrs, &res); | ||
312 | + break; | ||
313 | + case 8: | ||
314 | + address_space_stq_le(as, addr, val, attrs, &res); | ||
315 | + break; | ||
316 | + default: | ||
317 | + g_assert_not_reached(); | ||
318 | + } | ||
319 | + return res; | ||
320 | +} | ||
321 | + | ||
322 | +static const MemoryRegionOps tz_ppc_ops = { | ||
323 | + .read_with_attrs = tz_ppc_read, | ||
324 | + .write_with_attrs = tz_ppc_write, | ||
325 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
326 | +}; | ||
327 | + | ||
328 | +static void tz_ppc_reset(DeviceState *dev) | ||
329 | +{ | ||
330 | + TZPPC *s = TZ_PPC(dev); | ||
331 | + | ||
332 | + trace_tz_ppc_reset(); | ||
333 | + s->cfg_sec_resp = false; | ||
334 | + memset(s->cfg_nonsec, 0, sizeof(s->cfg_nonsec)); | ||
335 | + memset(s->cfg_ap, 0, sizeof(s->cfg_ap)); | ||
336 | +} | ||
337 | + | ||
338 | +static void tz_ppc_init(Object *obj) | ||
339 | +{ | ||
340 | + DeviceState *dev = DEVICE(obj); | ||
341 | + TZPPC *s = TZ_PPC(obj); | ||
342 | + | ||
343 | + qdev_init_gpio_in_named(dev, tz_ppc_cfg_nonsec, "cfg_nonsec", TZ_NUM_PORTS); | ||
344 | + qdev_init_gpio_in_named(dev, tz_ppc_cfg_ap, "cfg_ap", TZ_NUM_PORTS); | ||
345 | + qdev_init_gpio_in_named(dev, tz_ppc_cfg_sec_resp, "cfg_sec_resp", 1); | ||
346 | + qdev_init_gpio_in_named(dev, tz_ppc_irq_enable, "irq_enable", 1); | ||
347 | + qdev_init_gpio_in_named(dev, tz_ppc_irq_clear, "irq_clear", 1); | ||
348 | + qdev_init_gpio_out_named(dev, &s->irq, "irq", 1); | ||
349 | +} | ||
350 | + | ||
351 | +static void tz_ppc_realize(DeviceState *dev, Error **errp) | ||
352 | +{ | ||
353 | + Object *obj = OBJECT(dev); | ||
354 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
355 | + TZPPC *s = TZ_PPC(dev); | ||
356 | + int i; | ||
357 | + | ||
358 | + /* We can't create the upstream end of the port until realize, | ||
359 | + * as we don't know the size of the MR used as the downstream until then. | ||
360 | + */ | ||
361 | + for (i = 0; i < TZ_NUM_PORTS; i++) { | ||
362 | + TZPPCPort *port = &s->port[i]; | ||
363 | + char *name; | ||
364 | + uint64_t size; | ||
365 | + | ||
366 | + if (!port->downstream) { | ||
367 | + continue; | ||
368 | + } | ||
369 | + | ||
370 | + name = g_strdup_printf("tz-ppc-port[%d]", i); | ||
371 | + | ||
372 | + port->ppc = s; | ||
373 | + address_space_init(&port->downstream_as, port->downstream, name); | ||
374 | + | ||
375 | + size = memory_region_size(port->downstream); | ||
376 | + memory_region_init_io(&port->upstream, obj, &tz_ppc_ops, | ||
377 | + port, name, size); | ||
378 | + sysbus_init_mmio(sbd, &port->upstream); | ||
379 | + g_free(name); | ||
380 | + } | ||
381 | +} | ||
382 | + | ||
383 | +static const VMStateDescription tz_ppc_vmstate = { | ||
384 | + .name = "tz-ppc", | ||
385 | + .version_id = 1, | ||
386 | + .minimum_version_id = 1, | ||
387 | + .fields = (VMStateField[]) { | ||
388 | + VMSTATE_BOOL_ARRAY(cfg_nonsec, TZPPC, 16), | ||
389 | + VMSTATE_BOOL_ARRAY(cfg_ap, TZPPC, 16), | ||
390 | + VMSTATE_BOOL(cfg_sec_resp, TZPPC), | ||
391 | + VMSTATE_BOOL(irq_enable, TZPPC), | ||
392 | + VMSTATE_BOOL(irq_clear, TZPPC), | ||
393 | + VMSTATE_BOOL(irq_status, TZPPC), | ||
394 | + VMSTATE_END_OF_LIST() | ||
395 | + } | ||
396 | +}; | ||
397 | + | ||
398 | +#define DEFINE_PORT(N) \ | ||
399 | + DEFINE_PROP_LINK("port[" #N "]", TZPPC, port[N].downstream, \ | ||
400 | + TYPE_MEMORY_REGION, MemoryRegion *) | ||
401 | + | ||
402 | +static Property tz_ppc_properties[] = { | ||
403 | + DEFINE_PROP_UINT32("NONSEC_MASK", TZPPC, nonsec_mask, 0), | ||
404 | + DEFINE_PORT(0), | ||
405 | + DEFINE_PORT(1), | ||
406 | + DEFINE_PORT(2), | ||
407 | + DEFINE_PORT(3), | ||
408 | + DEFINE_PORT(4), | ||
409 | + DEFINE_PORT(5), | ||
410 | + DEFINE_PORT(6), | ||
411 | + DEFINE_PORT(7), | ||
412 | + DEFINE_PORT(8), | ||
413 | + DEFINE_PORT(9), | ||
414 | + DEFINE_PORT(10), | ||
415 | + DEFINE_PORT(11), | ||
416 | + DEFINE_PORT(12), | ||
417 | + DEFINE_PORT(13), | ||
418 | + DEFINE_PORT(14), | ||
419 | + DEFINE_PORT(15), | ||
420 | + DEFINE_PROP_END_OF_LIST(), | ||
421 | +}; | ||
422 | + | ||
423 | +static void tz_ppc_class_init(ObjectClass *klass, void *data) | ||
424 | +{ | ||
425 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
426 | + | ||
427 | + dc->realize = tz_ppc_realize; | ||
428 | + dc->vmsd = &tz_ppc_vmstate; | ||
429 | + dc->reset = tz_ppc_reset; | ||
430 | + dc->props = tz_ppc_properties; | ||
431 | +} | ||
432 | + | ||
433 | +static const TypeInfo tz_ppc_info = { | ||
434 | + .name = TYPE_TZ_PPC, | ||
435 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
436 | + .instance_size = sizeof(TZPPC), | ||
437 | + .instance_init = tz_ppc_init, | ||
438 | + .class_init = tz_ppc_class_init, | ||
439 | +}; | ||
440 | + | ||
441 | +static void tz_ppc_register_types(void) | ||
442 | +{ | ||
443 | + type_register_static(&tz_ppc_info); | ||
444 | +} | ||
445 | + | ||
446 | +type_init(tz_ppc_register_types); | ||
447 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | ||
448 | index XXXXXXX..XXXXXXX 100644 | ||
449 | --- a/default-configs/arm-softmmu.mak | ||
450 | +++ b/default-configs/arm-softmmu.mak | ||
451 | @@ -XXX,XX +XXX,XX @@ CONFIG_CMSDK_APB_UART=y | ||
452 | CONFIG_MPS2_FPGAIO=y | ||
453 | CONFIG_MPS2_SCC=y | ||
454 | |||
455 | +CONFIG_TZ_PPC=y | ||
456 | + | ||
457 | CONFIG_VERSATILE_PCI=y | ||
458 | CONFIG_VERSATILE_I2C=y | ||
459 | |||
460 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | 72 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events |
461 | index XXXXXXX..XXXXXXX 100644 | 73 | index XXXXXXX..XXXXXXX 100644 |
462 | --- a/hw/misc/trace-events | 74 | --- a/hw/misc/trace-events |
463 | +++ b/hw/misc/trace-events | 75 | +++ b/hw/misc/trace-events |
464 | @@ -XXX,XX +XXX,XX @@ mos6522_get_next_irq_time(uint16_t latch, int64_t d, int64_t delta) "latch=%d co | 76 | @@ -XXX,XX +XXX,XX @@ grlib_apb_pnp_read(uint64_t addr, uint32_t value) "APB PnP read addr:0x%03"PRIx6 |
465 | mos6522_set_sr_int(void) "set sr_int" | 77 | |
466 | mos6522_write(uint64_t addr, uint64_t val) "reg=0x%"PRIx64 " val=0x%"PRIx64 | 78 | # pca9552.c |
467 | mos6522_read(uint64_t addr, unsigned val) "reg=0x%"PRIx64 " val=0x%x" | 79 | pca955x_gpio_status(const char *description, const char *buf) "%s GPIOs 0-15 [%s]" |
468 | + | 80 | +pca955x_gpio_change(const char *description, unsigned id, unsigned prev_state, unsigned current_state) "%s GPIO id:%u status: %u -> %u" |
469 | +# hw/misc/tz-ppc.c | ||
470 | +tz_ppc_reset(void) "TZ PPC: reset" | ||
471 | +tz_ppc_cfg_nonsec(int n, int level) "TZ PPC: cfg_nonsec[%d] = %d" | ||
472 | +tz_ppc_cfg_ap(int n, int level) "TZ PPC: cfg_ap[%d] = %d" | ||
473 | +tz_ppc_cfg_sec_resp(int level) "TZ PPC: cfg_sec_resp = %d" | ||
474 | +tz_ppc_irq_enable(int level) "TZ PPC: int_enable = %d" | ||
475 | +tz_ppc_irq_clear(int level) "TZ PPC: int_clear = %d" | ||
476 | +tz_ppc_update_irq(int level) "TZ PPC: setting irq line to %d" | ||
477 | +tz_ppc_read_blocked(int n, hwaddr offset, bool secure, bool user) "TZ PPC: port %d offset 0x%" HWADDR_PRIx " read (secure %d user %d) blocked" | ||
478 | +tz_ppc_write_blocked(int n, hwaddr offset, bool secure, bool user) "TZ PPC: port %d offset 0x%" HWADDR_PRIx " write (secure %d user %d) blocked" | ||
479 | -- | 81 | -- |
480 | 2.16.2 | 82 | 2.20.1 |
481 | 83 | ||
482 | 84 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
1 | 2 | ||
3 | The PCA9552 has 16 GPIOs which can be used as input, | ||
4 | output or PWM mode. QEMU models the output GPIO with | ||
5 | the qemu_irq type. Let the device expose the 16 GPIOs | ||
6 | to allow us to later connect LEDs to these outputs. | ||
7 | |||
8 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
9 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Tested-by: Cédric Le Goater <clg@kaod.org> | ||
11 | Message-id: 20200623072723.6324-10-f4bug@amsat.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | include/hw/misc/pca9552.h | 1 + | ||
15 | hw/misc/pca9552.c | 6 ++++++ | ||
16 | 2 files changed, 7 insertions(+) | ||
17 | |||
18 | diff --git a/include/hw/misc/pca9552.h b/include/hw/misc/pca9552.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/include/hw/misc/pca9552.h | ||
21 | +++ b/include/hw/misc/pca9552.h | ||
22 | @@ -XXX,XX +XXX,XX @@ typedef struct PCA955xState { | ||
23 | uint8_t pointer; | ||
24 | |||
25 | uint8_t regs[PCA955X_NR_REGS]; | ||
26 | + qemu_irq gpio[PCA955X_PIN_COUNT_MAX]; | ||
27 | char *description; /* For debugging purpose only */ | ||
28 | } PCA955xState; | ||
29 | |||
30 | diff --git a/hw/misc/pca9552.c b/hw/misc/pca9552.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/hw/misc/pca9552.c | ||
33 | +++ b/hw/misc/pca9552.c | ||
34 | @@ -XXX,XX +XXX,XX @@ | ||
35 | #include "hw/qdev-properties.h" | ||
36 | #include "hw/misc/pca9552.h" | ||
37 | #include "hw/misc/pca9552_regs.h" | ||
38 | +#include "hw/irq.h" | ||
39 | #include "migration/vmstate.h" | ||
40 | #include "qapi/error.h" | ||
41 | #include "qapi/visitor.h" | ||
42 | @@ -XXX,XX +XXX,XX @@ static void pca955x_update_pin_input(PCA955xState *s) | ||
43 | |||
44 | switch (config) { | ||
45 | case PCA9552_LED_ON: | ||
46 | + qemu_set_irq(s->gpio[i], 1); | ||
47 | s->regs[input_reg] |= 1 << input_shift; | ||
48 | break; | ||
49 | case PCA9552_LED_OFF: | ||
50 | + qemu_set_irq(s->gpio[i], 0); | ||
51 | s->regs[input_reg] &= ~(1 << input_shift); | ||
52 | break; | ||
53 | case PCA9552_LED_PWM0: | ||
54 | @@ -XXX,XX +XXX,XX @@ static void pca955x_initfn(Object *obj) | ||
55 | |||
56 | static void pca955x_realize(DeviceState *dev, Error **errp) | ||
57 | { | ||
58 | + PCA955xClass *k = PCA955X_GET_CLASS(dev); | ||
59 | PCA955xState *s = PCA955X(dev); | ||
60 | |||
61 | if (!s->description) { | ||
62 | s->description = g_strdup("pca-unspecified"); | ||
63 | } | ||
64 | + | ||
65 | + qdev_init_gpio_out(dev, s->gpio, k->pin_count); | ||
66 | } | ||
67 | |||
68 | static Property pca955x_properties[] = { | ||
69 | -- | ||
70 | 2.20.1 | ||
71 | |||
72 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Not enabled anywhere yet. | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
4 | |||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20180228193125.20577-11-richard.henderson@linaro.org | 5 | Message-id: 20200626033144.790098-2-richard.henderson@linaro.org |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 7 | --- |
10 | target/arm/cpu.h | 1 + | 8 | target/arm/cpu.h | 10 ++++++++++ |
11 | linux-user/elfload.c | 1 + | 9 | 1 file changed, 10 insertions(+) |
12 | 2 files changed, 2 insertions(+) | ||
13 | 10 | ||
14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 11 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
15 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.h | 13 | --- a/target/arm/cpu.h |
17 | +++ b/target/arm/cpu.h | 14 | +++ b/target/arm/cpu.h |
18 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | 15 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_bti(const ARMISARegisters *id) |
19 | ARM_FEATURE_V8_SM4, /* implements SM4 part of v8 Crypto Extensions */ | 16 | return FIELD_EX64(id->id_aa64pfr1, ID_AA64PFR1, BT) != 0; |
20 | ARM_FEATURE_V8_RDM, /* implements v8.1 simd round multiply */ | 17 | } |
21 | ARM_FEATURE_V8_FP16, /* implements v8.2 half-precision float */ | 18 | |
22 | + ARM_FEATURE_V8_FCMA, /* has complex number part of v8.3 extensions. */ | 19 | +static inline bool isar_feature_aa64_mte_insn_reg(const ARMISARegisters *id) |
23 | }; | 20 | +{ |
24 | 21 | + return FIELD_EX64(id->id_aa64pfr1, ID_AA64PFR1, MTE) != 0; | |
25 | static inline int arm_feature(CPUARMState *env, int feature) | 22 | +} |
26 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | 23 | + |
27 | index XXXXXXX..XXXXXXX 100644 | 24 | +static inline bool isar_feature_aa64_mte(const ARMISARegisters *id) |
28 | --- a/linux-user/elfload.c | 25 | +{ |
29 | +++ b/linux-user/elfload.c | 26 | + return FIELD_EX64(id->id_aa64pfr1, ID_AA64PFR1, MTE) >= 2; |
30 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap(void) | 27 | +} |
31 | GET_FEATURE(ARM_FEATURE_V8_FP16, | 28 | + |
32 | ARM_HWCAP_A64_FPHP | ARM_HWCAP_A64_ASIMDHP); | 29 | static inline bool isar_feature_aa64_pmu_8_1(const ARMISARegisters *id) |
33 | GET_FEATURE(ARM_FEATURE_V8_RDM, ARM_HWCAP_A64_ASIMDRDM); | 30 | { |
34 | + GET_FEATURE(ARM_FEATURE_V8_FCMA, ARM_HWCAP_A64_FCMA); | 31 | return FIELD_EX64(id->id_aa64dfr0, ID_AA64DFR0, PMUVER) >= 4 && |
35 | #undef GET_FEATURE | ||
36 | |||
37 | return hwcaps; | ||
38 | -- | 32 | -- |
39 | 2.16.2 | 33 | 2.20.1 |
40 | 34 | ||
41 | 35 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Protect reads of aa64 id registers with ARM_CP_STATE_AA64. | ||
4 | Use this as a simpler test than arm_el_is_aa64, since EL3 | ||
5 | cannot change mode. | ||
6 | |||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20200626033144.790098-3-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/helper.c | 15 ++++++++------- | ||
13 | 1 file changed, 8 insertions(+), 7 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/helper.c | ||
18 | +++ b/target/arm/helper.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
20 | uint32_t valid_mask = 0x3fff; | ||
21 | ARMCPU *cpu = env_archcpu(env); | ||
22 | |||
23 | - if (arm_el_is_aa64(env, 3)) { | ||
24 | + if (ri->state == ARM_CP_STATE_AA64) { | ||
25 | value |= SCR_FW | SCR_AW; /* these two bits are RES1. */ | ||
26 | valid_mask &= ~SCR_NET; | ||
27 | + | ||
28 | + if (cpu_isar_feature(aa64_lor, cpu)) { | ||
29 | + valid_mask |= SCR_TLOR; | ||
30 | + } | ||
31 | + if (cpu_isar_feature(aa64_pauth, cpu)) { | ||
32 | + valid_mask |= SCR_API | SCR_APK; | ||
33 | + } | ||
34 | } else { | ||
35 | valid_mask &= ~(SCR_RW | SCR_ST); | ||
36 | } | ||
37 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
38 | valid_mask &= ~SCR_SMD; | ||
39 | } | ||
40 | } | ||
41 | - if (cpu_isar_feature(aa64_lor, cpu)) { | ||
42 | - valid_mask |= SCR_TLOR; | ||
43 | - } | ||
44 | - if (cpu_isar_feature(aa64_pauth, cpu)) { | ||
45 | - valid_mask |= SCR_API | SCR_APK; | ||
46 | - } | ||
47 | |||
48 | /* Clear all-context RES0 bits. */ | ||
49 | value &= valid_mask; | ||
50 | -- | ||
51 | 2.20.1 | ||
52 | |||
53 | diff view generated by jsdifflib |
1 | Create an "idau" property on the armv7m container object which | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | we can forward to the CPU object. Annoyingly, we can't use | ||
3 | object_property_add_alias() because the CPU object we want to | ||
4 | forward to doesn't exist until the armv7m container is realized. | ||
5 | 2 | ||
3 | This does not attempt to rectify all of the res0 bits, but does | ||
4 | clear the mte bits when not enabled. Since there is no high-part | ||
5 | mapping of SCTLR, aa32 mode cannot write to these bits. | ||
6 | |||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20200626033144.790098-4-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20180220180325.29818-6-peter.maydell@linaro.org | ||
9 | --- | 11 | --- |
10 | include/hw/arm/armv7m.h | 3 +++ | 12 | target/arm/helper.c | 23 +++++++++++++++++------ |
11 | hw/arm/armv7m.c | 9 +++++++++ | 13 | 1 file changed, 17 insertions(+), 6 deletions(-) |
12 | 2 files changed, 12 insertions(+) | ||
13 | 14 | ||
14 | diff --git a/include/hw/arm/armv7m.h b/include/hw/arm/armv7m.h | 15 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/hw/arm/armv7m.h | 17 | --- a/target/arm/helper.c |
17 | +++ b/include/hw/arm/armv7m.h | 18 | +++ b/target/arm/helper.c |
18 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ static void sctlr_write(CPUARMState *env, const ARMCPRegInfo *ri, |
19 | 20 | { | |
20 | #include "hw/sysbus.h" | 21 | ARMCPU *cpu = env_archcpu(env); |
21 | #include "hw/intc/armv7m_nvic.h" | 22 | |
22 | +#include "target/arm/idau.h" | 23 | + if (arm_feature(env, ARM_FEATURE_PMSA) && !cpu->has_mpu) { |
23 | 24 | + /* M bit is RAZ/WI for PMSA with no MPU implemented */ | |
24 | #define TYPE_BITBAND "ARM,bitband-memory" | 25 | + value &= ~SCTLR_M; |
25 | #define BITBAND(obj) OBJECT_CHECK(BitBandState, (obj), TYPE_BITBAND) | 26 | + } |
26 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 27 | + |
27 | * + Property "memory": MemoryRegion defining the physical address space | 28 | + /* ??? Lots of these bits are not implemented. */ |
28 | * that CPU accesses see. (The NVIC, bitbanding and other CPU-internal | 29 | + |
29 | * devices will be automatically layered on top of this view.) | 30 | + if (ri->state == ARM_CP_STATE_AA64 && !cpu_isar_feature(aa64_mte, cpu)) { |
30 | + * + Property "idau": IDAU interface (forwarded to CPU object) | 31 | + if (ri->opc1 == 6) { /* SCTLR_EL3 */ |
31 | */ | 32 | + value &= ~(SCTLR_ITFSB | SCTLR_TCF | SCTLR_ATA); |
32 | typedef struct ARMv7MState { | 33 | + } else { |
33 | /*< private >*/ | 34 | + value &= ~(SCTLR_ITFSB | SCTLR_TCF0 | SCTLR_TCF | |
34 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMv7MState { | 35 | + SCTLR_ATA0 | SCTLR_ATA); |
35 | char *cpu_type; | ||
36 | /* MemoryRegion the board provides to us (with its devices, RAM, etc) */ | ||
37 | MemoryRegion *board_memory; | ||
38 | + Object *idau; | ||
39 | } ARMv7MState; | ||
40 | |||
41 | #endif | ||
42 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/hw/arm/armv7m.c | ||
45 | +++ b/hw/arm/armv7m.c | ||
46 | @@ -XXX,XX +XXX,XX @@ | ||
47 | #include "sysemu/qtest.h" | ||
48 | #include "qemu/error-report.h" | ||
49 | #include "exec/address-spaces.h" | ||
50 | +#include "target/arm/idau.h" | ||
51 | |||
52 | /* Bitbanded IO. Each word corresponds to a single bit. */ | ||
53 | |||
54 | @@ -XXX,XX +XXX,XX @@ static void armv7m_realize(DeviceState *dev, Error **errp) | ||
55 | |||
56 | object_property_set_link(OBJECT(s->cpu), OBJECT(&s->container), "memory", | ||
57 | &error_abort); | ||
58 | + if (object_property_find(OBJECT(s->cpu), "idau", NULL)) { | ||
59 | + object_property_set_link(OBJECT(s->cpu), s->idau, "idau", &err); | ||
60 | + if (err != NULL) { | ||
61 | + error_propagate(errp, err); | ||
62 | + return; | ||
63 | + } | 36 | + } |
64 | + } | 37 | + } |
65 | object_property_set_bool(OBJECT(s->cpu), true, "realized", &err); | 38 | + |
66 | if (err != NULL) { | 39 | if (raw_read(env, ri) == value) { |
67 | error_propagate(errp, err); | 40 | /* Skip the TLB flush if nothing actually changed; Linux likes |
68 | @@ -XXX,XX +XXX,XX @@ static Property armv7m_properties[] = { | 41 | * to do a lot of pointless SCTLR writes. |
69 | DEFINE_PROP_STRING("cpu-type", ARMv7MState, cpu_type), | 42 | @@ -XXX,XX +XXX,XX @@ static void sctlr_write(CPUARMState *env, const ARMCPRegInfo *ri, |
70 | DEFINE_PROP_LINK("memory", ARMv7MState, board_memory, TYPE_MEMORY_REGION, | 43 | return; |
71 | MemoryRegion *), | 44 | } |
72 | + DEFINE_PROP_LINK("idau", ARMv7MState, idau, TYPE_IDAU_INTERFACE, Object *), | 45 | |
73 | DEFINE_PROP_END_OF_LIST(), | 46 | - if (arm_feature(env, ARM_FEATURE_PMSA) && !cpu->has_mpu) { |
74 | }; | 47 | - /* M bit is RAZ/WI for PMSA with no MPU implemented */ |
48 | - value &= ~SCTLR_M; | ||
49 | - } | ||
50 | - | ||
51 | raw_write(env, ri, value); | ||
52 | - /* ??? Lots of these bits are not implemented. */ | ||
53 | + | ||
54 | /* This may enable/disable the MMU, so do a TLB flush. */ | ||
55 | tlb_flush(CPU(cpu)); | ||
75 | 56 | ||
76 | -- | 57 | -- |
77 | 2.16.2 | 58 | 2.20.1 |
78 | 59 | ||
79 | 60 | diff view generated by jsdifflib |
1 | Add remaining easy registers to iotkit-secctl: | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | * NSCCFG just routes its two bits out to external GPIO lines | ||
3 | * BRGINSTAT/BRGINTCLR/BRGINTEN can be dummies, because QEMU's | ||
4 | bus fabric can never report errors | ||
5 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200626033144.790098-5-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Message-id: 20180220180325.29818-18-peter.maydell@linaro.org | ||
8 | --- | 7 | --- |
9 | include/hw/misc/iotkit-secctl.h | 4 ++++ | 8 | target/arm/helper.c | 14 +++++++++++--- |
10 | hw/misc/iotkit-secctl.c | 32 ++++++++++++++++++++++++++------ | 9 | 1 file changed, 11 insertions(+), 3 deletions(-) |
11 | 2 files changed, 30 insertions(+), 6 deletions(-) | ||
12 | 10 | ||
13 | diff --git a/include/hw/misc/iotkit-secctl.h b/include/hw/misc/iotkit-secctl.h | 11 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
14 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/include/hw/misc/iotkit-secctl.h | 13 | --- a/target/arm/helper.c |
16 | +++ b/include/hw/misc/iotkit-secctl.h | 14 | +++ b/target/arm/helper.c |
17 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) |
18 | * + sysbus MMIO region 1 is the "non-secure privilege control block" registers | 16 | if (cpu_isar_feature(aa64_pauth, cpu)) { |
19 | * + named GPIO output "sec_resp_cfg" indicating whether blocked accesses | 17 | valid_mask |= SCR_API | SCR_APK; |
20 | * should RAZ/WI or bus error | 18 | } |
21 | + * + named GPIO output "nsc_cfg" whose value tracks the NSCCFG register value | 19 | + if (cpu_isar_feature(aa64_mte, cpu)) { |
22 | * Controlling the 2 APB PPCs in the IoTKit: | 20 | + valid_mask |= SCR_ATA; |
23 | * + named GPIO outputs apb_ppc0_nonsec[0..2] and apb_ppc1_nonsec | 21 | + } |
24 | * + named GPIO outputs apb_ppc0_ap[0..2] and apb_ppc1_ap | 22 | } else { |
25 | @@ -XXX,XX +XXX,XX @@ struct IoTKitSecCtl { | 23 | valid_mask &= ~(SCR_RW | SCR_ST); |
26 | |||
27 | /*< public >*/ | ||
28 | qemu_irq sec_resp_cfg; | ||
29 | + qemu_irq nsc_cfg_irq; | ||
30 | |||
31 | MemoryRegion s_regs; | ||
32 | MemoryRegion ns_regs; | ||
33 | @@ -XXX,XX +XXX,XX @@ struct IoTKitSecCtl { | ||
34 | uint32_t secppcintstat; | ||
35 | uint32_t secppcinten; | ||
36 | uint32_t secrespcfg; | ||
37 | + uint32_t nsccfg; | ||
38 | + uint32_t brginten; | ||
39 | |||
40 | IoTKitSecCtlPPC apb[IOTS_NUM_APB_PPC]; | ||
41 | IoTKitSecCtlPPC apbexp[IOTS_NUM_APB_EXP_PPC]; | ||
42 | diff --git a/hw/misc/iotkit-secctl.c b/hw/misc/iotkit-secctl.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/hw/misc/iotkit-secctl.c | ||
45 | +++ b/hw/misc/iotkit-secctl.c | ||
46 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_s_read(void *opaque, hwaddr addr, | ||
47 | case A_SECRESPCFG: | ||
48 | r = s->secrespcfg; | ||
49 | break; | ||
50 | + case A_NSCCFG: | ||
51 | + r = s->nsccfg; | ||
52 | + break; | ||
53 | case A_SECPPCINTSTAT: | ||
54 | r = s->secppcintstat; | ||
55 | break; | ||
56 | case A_SECPPCINTEN: | ||
57 | r = s->secppcinten; | ||
58 | break; | ||
59 | + case A_BRGINTSTAT: | ||
60 | + /* QEMU's bus fabric can never report errors as it doesn't buffer | ||
61 | + * writes, so we never report bridge interrupts. | ||
62 | + */ | ||
63 | + r = 0; | ||
64 | + break; | ||
65 | + case A_BRGINTEN: | ||
66 | + r = s->brginten; | ||
67 | + break; | ||
68 | case A_AHBNSPPCEXP0: | ||
69 | case A_AHBNSPPCEXP1: | ||
70 | case A_AHBNSPPCEXP2: | ||
71 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_s_read(void *opaque, hwaddr addr, | ||
72 | case A_APBSPPPCEXP3: | ||
73 | r = s->apbexp[offset_to_ppc_idx(offset)].sp; | ||
74 | break; | ||
75 | - case A_NSCCFG: | ||
76 | case A_SECMPCINTSTATUS: | ||
77 | case A_SECMSCINTSTAT: | ||
78 | case A_SECMSCINTEN: | ||
79 | - case A_BRGINTSTAT: | ||
80 | - case A_BRGINTEN: | ||
81 | case A_NSMSCEXP: | ||
82 | qemu_log_mask(LOG_UNIMP, | ||
83 | "IoTKit SecCtl S block read: " | ||
84 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_s_write(void *opaque, hwaddr addr, | ||
85 | } | 24 | } |
86 | 25 | @@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) | |
87 | switch (offset) { | 26 | if (cpu_isar_feature(aa64_pauth, cpu)) { |
88 | + case A_NSCCFG: | 27 | valid_mask |= HCR_API | HCR_APK; |
89 | + s->nsccfg = value & 3; | 28 | } |
90 | + qemu_set_irq(s->nsc_cfg_irq, s->nsccfg); | 29 | + if (cpu_isar_feature(aa64_mte, cpu)) { |
91 | + break; | 30 | + valid_mask |= HCR_ATA | HCR_DCT | HCR_TID5; |
92 | case A_SECRESPCFG: | 31 | + } |
93 | value &= 1; | ||
94 | s->secrespcfg = value; | ||
95 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_s_write(void *opaque, hwaddr addr, | ||
96 | s->secppcinten = value & 0x00f000f3; | ||
97 | foreach_ppc(s, iotkit_secctl_ppc_update_irq_enable); | ||
98 | break; | ||
99 | + case A_BRGINTCLR: | ||
100 | + break; | ||
101 | + case A_BRGINTEN: | ||
102 | + s->brginten = value & 0xffff0000; | ||
103 | + break; | ||
104 | case A_AHBNSPPCEXP0: | ||
105 | case A_AHBNSPPCEXP1: | ||
106 | case A_AHBNSPPCEXP2: | ||
107 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_s_write(void *opaque, hwaddr addr, | ||
108 | ppc = &s->apbexp[offset_to_ppc_idx(offset)]; | ||
109 | iotkit_secctl_ppc_sp_write(ppc, value); | ||
110 | break; | ||
111 | - case A_NSCCFG: | ||
112 | case A_SECMSCINTCLR: | ||
113 | case A_SECMSCINTEN: | ||
114 | - case A_BRGINTCLR: | ||
115 | - case A_BRGINTEN: | ||
116 | qemu_log_mask(LOG_UNIMP, | ||
117 | "IoTKit SecCtl S block write: " | ||
118 | "unimplemented offset 0x%x\n", offset); | ||
119 | @@ -XXX,XX +XXX,XX @@ static void iotkit_secctl_reset(DeviceState *dev) | ||
120 | s->secppcintstat = 0; | ||
121 | s->secppcinten = 0; | ||
122 | s->secrespcfg = 0; | ||
123 | + s->nsccfg = 0; | ||
124 | + s->brginten = 0; | ||
125 | |||
126 | foreach_ppc(s, iotkit_secctl_reset_ppc); | ||
127 | } | ||
128 | @@ -XXX,XX +XXX,XX @@ static void iotkit_secctl_init(Object *obj) | ||
129 | } | 32 | } |
130 | 33 | ||
131 | qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1); | 34 | /* Clear RES0 bits. */ |
132 | + qdev_init_gpio_out_named(dev, &s->nsc_cfg_irq, "nsc_cfg", 1); | 35 | value &= valid_mask; |
133 | 36 | ||
134 | memory_region_init_io(&s->s_regs, obj, &iotkit_secctl_s_ops, | 37 | - /* These bits change the MMU setup: |
135 | s, "iotkit-secctl-s-regs", 0x1000); | 38 | + /* |
136 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription iotkit_secctl_vmstate = { | 39 | + * These bits change the MMU setup: |
137 | VMSTATE_UINT32(secppcintstat, IoTKitSecCtl), | 40 | * HCR_VM enables stage 2 translation |
138 | VMSTATE_UINT32(secppcinten, IoTKitSecCtl), | 41 | * HCR_PTW forbids certain page-table setups |
139 | VMSTATE_UINT32(secrespcfg, IoTKitSecCtl), | 42 | - * HCR_DC Disables stage1 and enables stage2 translation |
140 | + VMSTATE_UINT32(nsccfg, IoTKitSecCtl), | 43 | + * HCR_DC disables stage1 and enables stage2 translation |
141 | + VMSTATE_UINT32(brginten, IoTKitSecCtl), | 44 | + * HCR_DCT enables tagging on (disabled) stage1 translation |
142 | VMSTATE_STRUCT_ARRAY(apb, IoTKitSecCtl, IOTS_NUM_APB_PPC, 1, | 45 | */ |
143 | iotkit_secctl_ppc_vmstate, IoTKitSecCtlPPC), | 46 | - if ((env->cp15.hcr_el2 ^ value) & (HCR_VM | HCR_PTW | HCR_DC)) { |
144 | VMSTATE_STRUCT_ARRAY(apbexp, IoTKitSecCtl, IOTS_NUM_APB_EXP_PPC, 1, | 47 | + if ((env->cp15.hcr_el2 ^ value) & (HCR_VM | HCR_PTW | HCR_DC | HCR_DCT)) { |
48 | tlb_flush(CPU(cpu)); | ||
49 | } | ||
50 | env->cp15.hcr_el2 = value; | ||
145 | -- | 51 | -- |
146 | 2.16.2 | 52 | 2.20.1 |
147 | 53 | ||
148 | 54 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Emphasize that the is_jmp option exits to the main loop. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Message-id: 20200626033144.790098-6-richard.henderson@linaro.org |
5 | Message-id: 20180228193125.20577-14-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 9 | --- |
8 | target/arm/translate.c | 68 ++++++++++++++++++++++++++++++++++++++++++++++++++ | 10 | target/arm/translate.h | 14 ++++++++------ |
9 | 1 file changed, 68 insertions(+) | 11 | target/arm/translate-a64.c | 8 ++++---- |
12 | target/arm/translate-vfp.inc.c | 4 ++-- | ||
13 | target/arm/translate.c | 12 ++++++------ | ||
14 | 4 files changed, 20 insertions(+), 18 deletions(-) | ||
10 | 15 | ||
16 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/translate.h | ||
19 | +++ b/target/arm/translate.h | ||
20 | @@ -XXX,XX +XXX,XX @@ static inline void disas_set_insn_syndrome(DisasContext *s, uint32_t syn) | ||
21 | |||
22 | /* is_jmp field values */ | ||
23 | #define DISAS_JUMP DISAS_TARGET_0 /* only pc was modified dynamically */ | ||
24 | -#define DISAS_UPDATE DISAS_TARGET_1 /* cpu state was modified dynamically */ | ||
25 | +/* CPU state was modified dynamically; exit to main loop for interrupts. */ | ||
26 | +#define DISAS_UPDATE_EXIT DISAS_TARGET_1 | ||
27 | /* These instructions trap after executing, so the A32/T32 decoder must | ||
28 | * defer them until after the conditional execution state has been updated. | ||
29 | * WFI also needs special handling when single-stepping. | ||
30 | @@ -XXX,XX +XXX,XX @@ static inline void disas_set_insn_syndrome(DisasContext *s, uint32_t syn) | ||
31 | * custom end-of-TB code) | ||
32 | */ | ||
33 | #define DISAS_BX_EXCRET DISAS_TARGET_8 | ||
34 | -/* For instructions which want an immediate exit to the main loop, | ||
35 | - * as opposed to attempting to use lookup_and_goto_ptr. Unlike | ||
36 | - * DISAS_UPDATE this doesn't write the PC on exiting the translation | ||
37 | - * loop so you need to ensure something (gen_a64_set_pc_im or runtime | ||
38 | - * helper) has done so before we reach return from cpu_tb_exec. | ||
39 | +/* | ||
40 | + * For instructions which want an immediate exit to the main loop, as opposed | ||
41 | + * to attempting to use lookup_and_goto_ptr. Unlike DISAS_UPDATE_EXIT, this | ||
42 | + * doesn't write the PC on exiting the translation loop so you need to ensure | ||
43 | + * something (gen_a64_set_pc_im or runtime helper) has done so before we reach | ||
44 | + * return from cpu_tb_exec. | ||
45 | */ | ||
46 | #define DISAS_EXIT DISAS_TARGET_9 | ||
47 | |||
48 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/target/arm/translate-a64.c | ||
51 | +++ b/target/arm/translate-a64.c | ||
52 | @@ -XXX,XX +XXX,XX @@ static void handle_msr_i(DisasContext *s, uint32_t insn, | ||
53 | gen_helper_msr_i_daifclear(cpu_env, t1); | ||
54 | tcg_temp_free_i32(t1); | ||
55 | /* For DAIFClear, exit the cpu loop to re-evaluate pending IRQs. */ | ||
56 | - s->base.is_jmp = DISAS_UPDATE; | ||
57 | + s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
58 | break; | ||
59 | |||
60 | default: | ||
61 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
62 | |||
63 | if ((tb_cflags(s->base.tb) & CF_USE_ICOUNT) && (ri->type & ARM_CP_IO)) { | ||
64 | /* I/O operations must end the TB here (whether read or write) */ | ||
65 | - s->base.is_jmp = DISAS_UPDATE; | ||
66 | + s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
67 | } | ||
68 | if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) { | ||
69 | /* | ||
70 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
71 | * but allow this to be suppressed by the register definition | ||
72 | * (usually only necessary to work around guest bugs). | ||
73 | */ | ||
74 | - s->base.is_jmp = DISAS_UPDATE; | ||
75 | + s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
76 | } | ||
77 | } | ||
78 | |||
79 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) | ||
80 | gen_goto_tb(dc, 1, dc->base.pc_next); | ||
81 | break; | ||
82 | default: | ||
83 | - case DISAS_UPDATE: | ||
84 | + case DISAS_UPDATE_EXIT: | ||
85 | gen_a64_set_pc_im(dc->base.pc_next); | ||
86 | /* fall through */ | ||
87 | case DISAS_EXIT: | ||
88 | diff --git a/target/arm/translate-vfp.inc.c b/target/arm/translate-vfp.inc.c | ||
89 | index XXXXXXX..XXXXXXX 100644 | ||
90 | --- a/target/arm/translate-vfp.inc.c | ||
91 | +++ b/target/arm/translate-vfp.inc.c | ||
92 | @@ -XXX,XX +XXX,XX @@ static bool full_vfp_access_check(DisasContext *s, bool ignore_vfp_enabled) | ||
93 | * this to be the last insn in the TB). | ||
94 | */ | ||
95 | if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) { | ||
96 | - s->base.is_jmp = DISAS_UPDATE; | ||
97 | + s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
98 | gen_io_start(); | ||
99 | } | ||
100 | gen_helper_v7m_preserve_fp_state(cpu_env); | ||
101 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLLDM_VLSTM(DisasContext *s, arg_VLLDM_VLSTM *a) | ||
102 | tcg_temp_free_i32(fptr); | ||
103 | |||
104 | /* End the TB, because we have updated FP control bits */ | ||
105 | - s->base.is_jmp = DISAS_UPDATE; | ||
106 | + s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
107 | return true; | ||
108 | } | ||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 109 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
12 | index XXXXXXX..XXXXXXX 100644 | 110 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate.c | 111 | --- a/target/arm/translate.c |
14 | +++ b/target/arm/translate.c | 112 | +++ b/target/arm/translate.c |
15 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 113 | @@ -XXX,XX +XXX,XX @@ static void gen_msr_banked(DisasContext *s, int r, int sysm, int rn) |
16 | return 0; | 114 | tcg_temp_free_i32(tcg_tgtmode); |
115 | tcg_temp_free_i32(tcg_regno); | ||
116 | tcg_temp_free_i32(tcg_reg); | ||
117 | - s->base.is_jmp = DISAS_UPDATE; | ||
118 | + s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
17 | } | 119 | } |
18 | 120 | ||
19 | +/* Advanced SIMD three registers of the same length extension. | 121 | static void gen_mrs_banked(DisasContext *s, int r, int sysm, int rn) |
20 | + * 31 25 23 22 20 16 12 11 10 9 8 3 0 | 122 | @@ -XXX,XX +XXX,XX @@ static void gen_mrs_banked(DisasContext *s, int r, int sysm, int rn) |
21 | + * +---------------+-----+---+-----+----+----+---+----+---+----+---------+----+ | 123 | tcg_temp_free_i32(tcg_tgtmode); |
22 | + * | 1 1 1 1 1 1 0 | op1 | D | op2 | Vn | Vd | 1 | o3 | 0 | o4 | N Q M U | Vm | | 124 | tcg_temp_free_i32(tcg_regno); |
23 | + * +---------------+-----+---+-----+----+----+---+----+---+----+---------+----+ | 125 | store_reg(s, rn, tcg_reg); |
24 | + */ | 126 | - s->base.is_jmp = DISAS_UPDATE; |
25 | +static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | 127 | + s->base.is_jmp = DISAS_UPDATE_EXIT; |
26 | +{ | 128 | } |
27 | + gen_helper_gvec_3_ptr *fn_gvec_ptr; | 129 | |
28 | + int rd, rn, rm, rot, size, opr_sz; | 130 | /* Store value to PC as for an exception return (ie don't |
29 | + TCGv_ptr fpst; | 131 | @@ -XXX,XX +XXX,XX @@ static void gen_srs(DisasContext *s, |
30 | + bool q; | 132 | tcg_temp_free_i32(tmp); |
31 | + | 133 | } |
32 | + q = extract32(insn, 6, 1); | 134 | tcg_temp_free_i32(addr); |
33 | + VFP_DREG_D(rd, insn); | 135 | - s->base.is_jmp = DISAS_UPDATE; |
34 | + VFP_DREG_N(rn, insn); | 136 | + s->base.is_jmp = DISAS_UPDATE_EXIT; |
35 | + VFP_DREG_M(rm, insn); | 137 | } |
36 | + if ((rd | rn | rm) & q) { | 138 | |
37 | + return 1; | 139 | /* Generate a label used for skipping this instruction */ |
38 | + } | 140 | @@ -XXX,XX +XXX,XX @@ static bool trans_SETEND(DisasContext *s, arg_SETEND *a) |
39 | + | 141 | } |
40 | + if ((insn & 0xfe200f10) == 0xfc200800) { | 142 | if (a->E != (s->be_data == MO_BE)) { |
41 | + /* VCMLA -- 1111 110R R.1S .... .... 1000 ...0 .... */ | 143 | gen_helper_setend(cpu_env); |
42 | + size = extract32(insn, 20, 1); | 144 | - s->base.is_jmp = DISAS_UPDATE; |
43 | + rot = extract32(insn, 23, 2); | 145 | + s->base.is_jmp = DISAS_UPDATE_EXIT; |
44 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_FCMA) | 146 | } |
45 | + || (!size && !arm_dc_feature(s, ARM_FEATURE_V8_FP16))) { | 147 | return true; |
46 | + return 1; | 148 | } |
47 | + } | 149 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) |
48 | + fn_gvec_ptr = size ? gen_helper_gvec_fcmlas : gen_helper_gvec_fcmlah; | 150 | break; |
49 | + } else if ((insn & 0xfea00f10) == 0xfc800800) { | 151 | case DISAS_NEXT: |
50 | + /* VCADD -- 1111 110R 1.0S .... .... 1000 ...0 .... */ | 152 | case DISAS_TOO_MANY: |
51 | + size = extract32(insn, 20, 1); | 153 | - case DISAS_UPDATE: |
52 | + rot = extract32(insn, 24, 1); | 154 | + case DISAS_UPDATE_EXIT: |
53 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_FCMA) | 155 | gen_set_pc_im(dc, dc->base.pc_next); |
54 | + || (!size && !arm_dc_feature(s, ARM_FEATURE_V8_FP16))) { | 156 | /* fall through */ |
55 | + return 1; | 157 | default: |
56 | + } | 158 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) |
57 | + fn_gvec_ptr = size ? gen_helper_gvec_fcadds : gen_helper_gvec_fcaddh; | 159 | case DISAS_JUMP: |
58 | + } else { | 160 | gen_goto_ptr(); |
59 | + return 1; | 161 | break; |
60 | + } | 162 | - case DISAS_UPDATE: |
61 | + | 163 | + case DISAS_UPDATE_EXIT: |
62 | + if (s->fp_excp_el) { | 164 | gen_set_pc_im(dc, dc->base.pc_next); |
63 | + gen_exception_insn(s, 4, EXCP_UDEF, | 165 | /* fall through */ |
64 | + syn_fp_access_trap(1, 0xe, false), s->fp_excp_el); | 166 | default: |
65 | + return 0; | ||
66 | + } | ||
67 | + if (!s->vfp_enabled) { | ||
68 | + return 1; | ||
69 | + } | ||
70 | + | ||
71 | + opr_sz = (1 + q) * 8; | ||
72 | + fpst = get_fpstatus_ptr(1); | ||
73 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), | ||
74 | + vfp_reg_offset(1, rn), | ||
75 | + vfp_reg_offset(1, rm), fpst, | ||
76 | + opr_sz, opr_sz, rot, fn_gvec_ptr); | ||
77 | + tcg_temp_free_ptr(fpst); | ||
78 | + return 0; | ||
79 | +} | ||
80 | + | ||
81 | static int disas_coproc_insn(DisasContext *s, uint32_t insn) | ||
82 | { | ||
83 | int cpnum, is64, crn, crm, opc1, opc2, isread, rt, rt2; | ||
84 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
85 | } | ||
86 | } | ||
87 | } | ||
88 | + } else if ((insn & 0x0e000a00) == 0x0c000800 | ||
89 | + && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
90 | + if (disas_neon_insn_3same_ext(s, insn)) { | ||
91 | + goto illegal_op; | ||
92 | + } | ||
93 | + return; | ||
94 | } else if ((insn & 0x0fe00000) == 0x0c400000) { | ||
95 | /* Coprocessor double register transfer. */ | ||
96 | ARCH(5TE); | ||
97 | -- | 167 | -- |
98 | 2.16.2 | 168 | 2.20.1 |
99 | 169 | ||
100 | 170 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | Add an option that writes back the PC, like DISAS_UPDATE_EXIT, |
4 | but does not exit back to the main loop. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20180228193125.20577-9-richard.henderson@linaro.org | 8 | Message-id: 20200626033144.790098-7-richard.henderson@linaro.org |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | target/arm/translate.c | 46 ++++++++++++++++++++++++++++++++++++++++++---- | 11 | target/arm/translate.h | 2 ++ |
9 | 1 file changed, 42 insertions(+), 4 deletions(-) | 12 | target/arm/translate-a64.c | 3 +++ |
13 | target/arm/translate.c | 4 ++++ | ||
14 | 3 files changed, 9 insertions(+) | ||
10 | 15 | ||
16 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/translate.h | ||
19 | +++ b/target/arm/translate.h | ||
20 | @@ -XXX,XX +XXX,XX @@ static inline void disas_set_insn_syndrome(DisasContext *s, uint32_t syn) | ||
21 | * return from cpu_tb_exec. | ||
22 | */ | ||
23 | #define DISAS_EXIT DISAS_TARGET_9 | ||
24 | +/* CPU state was modified dynamically; no need to exit, but do not chain. */ | ||
25 | +#define DISAS_UPDATE_NOCHAIN DISAS_TARGET_10 | ||
26 | |||
27 | #ifdef TARGET_AARCH64 | ||
28 | void a64_translate_init(void); | ||
29 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/target/arm/translate-a64.c | ||
32 | +++ b/target/arm/translate-a64.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) | ||
34 | case DISAS_EXIT: | ||
35 | tcg_gen_exit_tb(NULL, 0); | ||
36 | break; | ||
37 | + case DISAS_UPDATE_NOCHAIN: | ||
38 | + gen_a64_set_pc_im(dc->base.pc_next); | ||
39 | + /* fall through */ | ||
40 | case DISAS_JUMP: | ||
41 | tcg_gen_lookup_and_goto_ptr(); | ||
42 | break; | ||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 43 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
12 | index XXXXXXX..XXXXXXX 100644 | 44 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate.c | 45 | --- a/target/arm/translate.c |
14 | +++ b/target/arm/translate.c | 46 | +++ b/target/arm/translate.c |
15 | @@ -XXX,XX +XXX,XX @@ static const char *regnames[] = | 47 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) |
16 | { "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", | 48 | case DISAS_NEXT: |
17 | "r8", "r9", "r10", "r11", "r12", "r13", "r14", "pc" }; | 49 | case DISAS_TOO_MANY: |
18 | 50 | case DISAS_UPDATE_EXIT: | |
19 | +/* Function prototypes for gen_ functions calling Neon helpers. */ | 51 | + case DISAS_UPDATE_NOCHAIN: |
20 | +typedef void NeonGenThreeOpEnvFn(TCGv_i32, TCGv_env, TCGv_i32, | 52 | gen_set_pc_im(dc, dc->base.pc_next); |
21 | + TCGv_i32, TCGv_i32); | 53 | /* fall through */ |
22 | + | 54 | default: |
23 | /* initialize TCG globals. */ | 55 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) |
24 | void arm_translate_init(void) | 56 | case DISAS_TOO_MANY: |
25 | { | 57 | gen_goto_tb(dc, 1, dc->base.pc_next); |
26 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 58 | break; |
27 | } | 59 | + case DISAS_UPDATE_NOCHAIN: |
28 | neon_store_reg64(cpu_V0, rd + pass); | 60 | + gen_set_pc_im(dc, dc->base.pc_next); |
29 | } | 61 | + /* fall through */ |
30 | - | 62 | case DISAS_JUMP: |
31 | - | 63 | gen_goto_ptr(); |
32 | break; | 64 | break; |
33 | - default: /* 14 and 15 are RESERVED */ | ||
34 | - return 1; | ||
35 | + case 14: /* VQRDMLAH scalar */ | ||
36 | + case 15: /* VQRDMLSH scalar */ | ||
37 | + { | ||
38 | + NeonGenThreeOpEnvFn *fn; | ||
39 | + | ||
40 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_RDM)) { | ||
41 | + return 1; | ||
42 | + } | ||
43 | + if (u && ((rd | rn) & 1)) { | ||
44 | + return 1; | ||
45 | + } | ||
46 | + if (op == 14) { | ||
47 | + if (size == 1) { | ||
48 | + fn = gen_helper_neon_qrdmlah_s16; | ||
49 | + } else { | ||
50 | + fn = gen_helper_neon_qrdmlah_s32; | ||
51 | + } | ||
52 | + } else { | ||
53 | + if (size == 1) { | ||
54 | + fn = gen_helper_neon_qrdmlsh_s16; | ||
55 | + } else { | ||
56 | + fn = gen_helper_neon_qrdmlsh_s32; | ||
57 | + } | ||
58 | + } | ||
59 | + | ||
60 | + tmp2 = neon_get_scalar(size, rm); | ||
61 | + for (pass = 0; pass < (u ? 4 : 2); pass++) { | ||
62 | + tmp = neon_load_reg(rn, pass); | ||
63 | + tmp3 = neon_load_reg(rd, pass); | ||
64 | + fn(tmp, cpu_env, tmp, tmp2, tmp3); | ||
65 | + tcg_temp_free_i32(tmp3); | ||
66 | + neon_store_reg(rd, pass, tmp); | ||
67 | + } | ||
68 | + tcg_temp_free_i32(tmp2); | ||
69 | + } | ||
70 | + break; | ||
71 | + default: | ||
72 | + g_assert_not_reached(); | ||
73 | } | ||
74 | } | ||
75 | } else { /* size == 3 */ | ||
76 | -- | 65 | -- |
77 | 2.16.2 | 66 | 2.20.1 |
78 | 67 | ||
79 | 68 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Richard Henderson <richard.henderson@linaro.org> | |
2 | |||
3 | This is TFSRE0_EL1, TFSR_EL1, TFSR_EL2, TFSR_EL3, | ||
4 | RGSR_EL1, GCR_EL1, GMID_EL1, and PSTATE.TCO. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200626033144.790098-8-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/cpu.h | 4 ++ | ||
12 | target/arm/internals.h | 9 ++++ | ||
13 | target/arm/helper.c | 94 ++++++++++++++++++++++++++++++++++++++ | ||
14 | target/arm/translate-a64.c | 21 +++++++++ | ||
15 | 4 files changed, 128 insertions(+) | ||
16 | |||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/cpu.h | ||
20 | +++ b/target/arm/cpu.h | ||
21 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | ||
22 | uint64_t pmccfiltr_el0; /* Performance Monitor Filter Register */ | ||
23 | uint64_t vpidr_el2; /* Virtualization Processor ID Register */ | ||
24 | uint64_t vmpidr_el2; /* Virtualization Multiprocessor ID Register */ | ||
25 | + uint64_t tfsr_el[4]; /* tfsre0_el1 is index 0. */ | ||
26 | + uint64_t gcr_el1; | ||
27 | + uint64_t rgsr_el1; | ||
28 | } cp15; | ||
29 | |||
30 | struct { | ||
31 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); | ||
32 | #define PSTATE_SS (1U << 21) | ||
33 | #define PSTATE_PAN (1U << 22) | ||
34 | #define PSTATE_UAO (1U << 23) | ||
35 | +#define PSTATE_TCO (1U << 25) | ||
36 | #define PSTATE_V (1U << 28) | ||
37 | #define PSTATE_C (1U << 29) | ||
38 | #define PSTATE_Z (1U << 30) | ||
39 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/target/arm/internals.h | ||
42 | +++ b/target/arm/internals.h | ||
43 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t aarch64_pstate_valid_mask(const ARMISARegisters *id) | ||
44 | if (isar_feature_aa64_uao(id)) { | ||
45 | valid |= PSTATE_UAO; | ||
46 | } | ||
47 | + if (isar_feature_aa64_mte(id)) { | ||
48 | + valid |= PSTATE_TCO; | ||
49 | + } | ||
50 | |||
51 | return valid; | ||
52 | } | ||
53 | @@ -XXX,XX +XXX,XX @@ void arm_log_exception(int idx); | ||
54 | |||
55 | #endif /* !CONFIG_USER_ONLY */ | ||
56 | |||
57 | +/* | ||
58 | + * The log2 of the words in the tag block, for GMID_EL1.BS. | ||
59 | + * The is the maximum, 256 bytes, which manipulates 64-bits of tags. | ||
60 | + */ | ||
61 | +#define GMID_EL1_BS 6 | ||
62 | + | ||
63 | #endif | ||
64 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/target/arm/helper.c | ||
67 | +++ b/target/arm/helper.c | ||
68 | @@ -XXX,XX +XXX,XX @@ static void define_arm_vh_e2h_redirects_aliases(ARMCPU *cpu) | ||
69 | { K(3, 0, 1, 2, 0), K(3, 4, 1, 2, 0), K(3, 5, 1, 2, 0), | ||
70 | "ZCR_EL1", "ZCR_EL2", "ZCR_EL12", isar_feature_aa64_sve }, | ||
71 | |||
72 | + { K(3, 0, 5, 6, 0), K(3, 4, 5, 6, 0), K(3, 5, 5, 6, 0), | ||
73 | + "TFSR_EL1", "TFSR_EL2", "TFSR_EL12", isar_feature_aa64_mte }, | ||
74 | + | ||
75 | /* TODO: ARMv8.2-SPE -- PMSCR_EL2 */ | ||
76 | /* TODO: ARMv8.4-Trace -- TRFCR_EL2 */ | ||
77 | }; | ||
78 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo dcpodp_reg[] = { | ||
79 | }; | ||
80 | #endif /*CONFIG_USER_ONLY*/ | ||
81 | |||
82 | +static CPAccessResult access_aa64_tid5(CPUARMState *env, const ARMCPRegInfo *ri, | ||
83 | + bool isread) | ||
84 | +{ | ||
85 | + if ((arm_current_el(env) < 2) && (arm_hcr_el2_eff(env) & HCR_TID5)) { | ||
86 | + return CP_ACCESS_TRAP_EL2; | ||
87 | + } | ||
88 | + | ||
89 | + return CP_ACCESS_OK; | ||
90 | +} | ||
91 | + | ||
92 | +static CPAccessResult access_mte(CPUARMState *env, const ARMCPRegInfo *ri, | ||
93 | + bool isread) | ||
94 | +{ | ||
95 | + int el = arm_current_el(env); | ||
96 | + | ||
97 | + if (el < 2 && | ||
98 | + arm_feature(env, ARM_FEATURE_EL2) && | ||
99 | + !(arm_hcr_el2_eff(env) & HCR_ATA)) { | ||
100 | + return CP_ACCESS_TRAP_EL2; | ||
101 | + } | ||
102 | + if (el < 3 && | ||
103 | + arm_feature(env, ARM_FEATURE_EL3) && | ||
104 | + !(env->cp15.scr_el3 & SCR_ATA)) { | ||
105 | + return CP_ACCESS_TRAP_EL3; | ||
106 | + } | ||
107 | + return CP_ACCESS_OK; | ||
108 | +} | ||
109 | + | ||
110 | +static uint64_t tco_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
111 | +{ | ||
112 | + return env->pstate & PSTATE_TCO; | ||
113 | +} | ||
114 | + | ||
115 | +static void tco_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t val) | ||
116 | +{ | ||
117 | + env->pstate = (env->pstate & ~PSTATE_TCO) | (val & PSTATE_TCO); | ||
118 | +} | ||
119 | + | ||
120 | +static const ARMCPRegInfo mte_reginfo[] = { | ||
121 | + { .name = "TFSRE0_EL1", .state = ARM_CP_STATE_AA64, | ||
122 | + .opc0 = 3, .opc1 = 0, .crn = 5, .crm = 6, .opc2 = 1, | ||
123 | + .access = PL1_RW, .accessfn = access_mte, | ||
124 | + .fieldoffset = offsetof(CPUARMState, cp15.tfsr_el[0]) }, | ||
125 | + { .name = "TFSR_EL1", .state = ARM_CP_STATE_AA64, | ||
126 | + .opc0 = 3, .opc1 = 0, .crn = 5, .crm = 6, .opc2 = 0, | ||
127 | + .access = PL1_RW, .accessfn = access_mte, | ||
128 | + .fieldoffset = offsetof(CPUARMState, cp15.tfsr_el[1]) }, | ||
129 | + { .name = "TFSR_EL2", .state = ARM_CP_STATE_AA64, | ||
130 | + .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 6, .opc2 = 0, | ||
131 | + .access = PL2_RW, .accessfn = access_mte, | ||
132 | + .fieldoffset = offsetof(CPUARMState, cp15.tfsr_el[2]) }, | ||
133 | + { .name = "TFSR_EL3", .state = ARM_CP_STATE_AA64, | ||
134 | + .opc0 = 3, .opc1 = 6, .crn = 5, .crm = 6, .opc2 = 0, | ||
135 | + .access = PL3_RW, | ||
136 | + .fieldoffset = offsetof(CPUARMState, cp15.tfsr_el[3]) }, | ||
137 | + { .name = "RGSR_EL1", .state = ARM_CP_STATE_AA64, | ||
138 | + .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 5, | ||
139 | + .access = PL1_RW, .accessfn = access_mte, | ||
140 | + .fieldoffset = offsetof(CPUARMState, cp15.rgsr_el1) }, | ||
141 | + { .name = "GCR_EL1", .state = ARM_CP_STATE_AA64, | ||
142 | + .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 6, | ||
143 | + .access = PL1_RW, .accessfn = access_mte, | ||
144 | + .fieldoffset = offsetof(CPUARMState, cp15.gcr_el1) }, | ||
145 | + { .name = "GMID_EL1", .state = ARM_CP_STATE_AA64, | ||
146 | + .opc0 = 3, .opc1 = 1, .crn = 0, .crm = 0, .opc2 = 4, | ||
147 | + .access = PL1_R, .accessfn = access_aa64_tid5, | ||
148 | + .type = ARM_CP_CONST, .resetvalue = GMID_EL1_BS }, | ||
149 | + { .name = "TCO", .state = ARM_CP_STATE_AA64, | ||
150 | + .opc0 = 3, .opc1 = 3, .crn = 4, .crm = 2, .opc2 = 7, | ||
151 | + .type = ARM_CP_NO_RAW, | ||
152 | + .access = PL0_RW, .readfn = tco_read, .writefn = tco_write }, | ||
153 | + REGINFO_SENTINEL | ||
154 | +}; | ||
155 | + | ||
156 | +static const ARMCPRegInfo mte_tco_ro_reginfo[] = { | ||
157 | + { .name = "TCO", .state = ARM_CP_STATE_AA64, | ||
158 | + .opc0 = 3, .opc1 = 3, .crn = 4, .crm = 2, .opc2 = 7, | ||
159 | + .type = ARM_CP_CONST, .access = PL0_RW, }, | ||
160 | + REGINFO_SENTINEL | ||
161 | +}; | ||
162 | #endif | ||
163 | |||
164 | static CPAccessResult access_predinv(CPUARMState *env, const ARMCPRegInfo *ri, | ||
165 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
166 | } | ||
167 | } | ||
168 | #endif /*CONFIG_USER_ONLY*/ | ||
169 | + | ||
170 | + /* | ||
171 | + * If full MTE is enabled, add all of the system registers. | ||
172 | + * If only "instructions available at EL0" are enabled, | ||
173 | + * then define only a RAZ/WI version of PSTATE.TCO. | ||
174 | + */ | ||
175 | + if (cpu_isar_feature(aa64_mte, cpu)) { | ||
176 | + define_arm_cp_regs(cpu, mte_reginfo); | ||
177 | + } else if (cpu_isar_feature(aa64_mte_insn_reg, cpu)) { | ||
178 | + define_arm_cp_regs(cpu, mte_tco_ro_reginfo); | ||
179 | + } | ||
180 | #endif | ||
181 | |||
182 | if (cpu_isar_feature(any_predinv, cpu)) { | ||
183 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
184 | index XXXXXXX..XXXXXXX 100644 | ||
185 | --- a/target/arm/translate-a64.c | ||
186 | +++ b/target/arm/translate-a64.c | ||
187 | @@ -XXX,XX +XXX,XX @@ static void handle_msr_i(DisasContext *s, uint32_t insn, | ||
188 | s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
189 | break; | ||
190 | |||
191 | + case 0x1c: /* TCO */ | ||
192 | + if (dc_isar_feature(aa64_mte, s)) { | ||
193 | + /* Full MTE is enabled -- set the TCO bit as directed. */ | ||
194 | + if (crm & 1) { | ||
195 | + set_pstate_bits(PSTATE_TCO); | ||
196 | + } else { | ||
197 | + clear_pstate_bits(PSTATE_TCO); | ||
198 | + } | ||
199 | + t1 = tcg_const_i32(s->current_el); | ||
200 | + gen_helper_rebuild_hflags_a64(cpu_env, t1); | ||
201 | + tcg_temp_free_i32(t1); | ||
202 | + /* Many factors, including TCO, go into MTE_ACTIVE. */ | ||
203 | + s->base.is_jmp = DISAS_UPDATE_NOCHAIN; | ||
204 | + } else if (dc_isar_feature(aa64_mte_insn_reg, s)) { | ||
205 | + /* Only "instructions accessible at EL0" -- PSTATE.TCO is WI. */ | ||
206 | + s->base.is_jmp = DISAS_NEXT; | ||
207 | + } else { | ||
208 | + goto do_unallocated; | ||
209 | + } | ||
210 | + break; | ||
211 | + | ||
212 | default: | ||
213 | do_unallocated: | ||
214 | unallocated_encoding(s); | ||
215 | -- | ||
216 | 2.20.1 | ||
217 | |||
218 | diff view generated by jsdifflib |
1 | The IoTKit Security Controller includes various registers | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | that expose to software the controls for the Peripheral | ||
3 | Protection Controllers in the system. Implement these. | ||
4 | 2 | ||
3 | Cache the composite ATA setting. | ||
4 | |||
5 | Cache when MTE is fully enabled, i.e. access to tags are enabled | ||
6 | and tag checks affect the PE. Do this for both the normal context | ||
7 | and the UNPRIV context. | ||
8 | |||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20200626033144.790098-9-richard.henderson@linaro.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20180220180325.29818-17-peter.maydell@linaro.org | ||
8 | --- | 13 | --- |
9 | include/hw/misc/iotkit-secctl.h | 64 +++++++++- | 14 | target/arm/cpu.h | 12 ++++++++---- |
10 | hw/misc/iotkit-secctl.c | 270 +++++++++++++++++++++++++++++++++++++--- | 15 | target/arm/internals.h | 18 +++++++++++++++++ |
11 | 2 files changed, 315 insertions(+), 19 deletions(-) | 16 | target/arm/translate.h | 5 +++++ |
17 | target/arm/helper.c | 40 ++++++++++++++++++++++++++++++++++++++ | ||
18 | target/arm/translate-a64.c | 4 ++++ | ||
19 | 5 files changed, 75 insertions(+), 4 deletions(-) | ||
12 | 20 | ||
13 | diff --git a/include/hw/misc/iotkit-secctl.h b/include/hw/misc/iotkit-secctl.h | 21 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
14 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/include/hw/misc/iotkit-secctl.h | 23 | --- a/target/arm/cpu.h |
16 | +++ b/include/hw/misc/iotkit-secctl.h | 24 | +++ b/target/arm/cpu.h |
17 | @@ -XXX,XX +XXX,XX @@ | 25 | @@ -XXX,XX +XXX,XX @@ typedef ARMCPU ArchCPU; |
18 | * QEMU interface: | 26 | * | | | TBFLAG_A32 | | |
19 | * + sysbus MMIO region 0 is the "secure privilege control block" registers | 27 | * | | +-----+----------+ TBFLAG_AM32 | |
20 | * + sysbus MMIO region 1 is the "non-secure privilege control block" registers | 28 | * | TBFLAG_ANY | |TBFLAG_M32| | |
21 | + * + named GPIO output "sec_resp_cfg" indicating whether blocked accesses | 29 | - * | | +-+----------+--------------| |
22 | + * should RAZ/WI or bus error | 30 | - * | | | TBFLAG_A64 | |
23 | + * Controlling the 2 APB PPCs in the IoTKit: | 31 | - * +--------------+---------+---------------------------+ |
24 | + * + named GPIO outputs apb_ppc0_nonsec[0..2] and apb_ppc1_nonsec | 32 | - * 31 20 15 0 |
25 | + * + named GPIO outputs apb_ppc0_ap[0..2] and apb_ppc1_ap | 33 | + * | +-----------+----------+--------------| |
26 | + * + named GPIO outputs apb_ppc{0,1}_irq_enable | 34 | + * | | TBFLAG_A64 | |
27 | + * + named GPIO outputs apb_ppc{0,1}_irq_clear | 35 | + * +--------------+-------------------------------------+ |
28 | + * + named GPIO inputs apb_ppc{0,1}_irq_status | 36 | + * 31 20 0 |
29 | + * Controlling each of the 4 expansion APB PPCs which a system using the IoTKit | 37 | * |
30 | + * might provide: | 38 | * Unless otherwise noted, these bits are cached in env->hflags. |
31 | + * + named GPIO outputs apb_ppcexp{0,1,2,3}_nonsec[0..15] | ||
32 | + * + named GPIO outputs apb_ppcexp{0,1,2,3}_ap[0..15] | ||
33 | + * + named GPIO outputs apb_ppcexp{0,1,2,3}_irq_enable | ||
34 | + * + named GPIO outputs apb_ppcexp{0,1,2,3}_irq_clear | ||
35 | + * + named GPIO inputs apb_ppcexp{0,1,2,3}_irq_status | ||
36 | + * Controlling each of the 4 expansion AHB PPCs which a system using the IoTKit | ||
37 | + * might provide: | ||
38 | + * + named GPIO outputs ahb_ppcexp{0,1,2,3}_nonsec[0..15] | ||
39 | + * + named GPIO outputs ahb_ppcexp{0,1,2,3}_ap[0..15] | ||
40 | + * + named GPIO outputs ahb_ppcexp{0,1,2,3}_irq_enable | ||
41 | + * + named GPIO outputs ahb_ppcexp{0,1,2,3}_irq_clear | ||
42 | + * + named GPIO inputs ahb_ppcexp{0,1,2,3}_irq_status | ||
43 | */ | 39 | */ |
44 | 40 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A64, BT, 9, 1) | |
45 | #ifndef IOTKIT_SECCTL_H | 41 | FIELD(TBFLAG_A64, BTYPE, 10, 2) /* Not cached. */ |
46 | @@ -XXX,XX +XXX,XX @@ | 42 | FIELD(TBFLAG_A64, TBID, 12, 2) |
47 | #define TYPE_IOTKIT_SECCTL "iotkit-secctl" | 43 | FIELD(TBFLAG_A64, UNPRIV, 14, 1) |
48 | #define IOTKIT_SECCTL(obj) OBJECT_CHECK(IoTKitSecCtl, (obj), TYPE_IOTKIT_SECCTL) | 44 | +FIELD(TBFLAG_A64, ATA, 15, 1) |
49 | 45 | +FIELD(TBFLAG_A64, TCMA, 16, 2) | |
50 | -typedef struct IoTKitSecCtl { | 46 | +FIELD(TBFLAG_A64, MTE_ACTIVE, 18, 1) |
51 | +#define IOTS_APB_PPC0_NUM_PORTS 3 | 47 | +FIELD(TBFLAG_A64, MTE0_ACTIVE, 19, 1) |
52 | +#define IOTS_APB_PPC1_NUM_PORTS 1 | 48 | |
53 | +#define IOTS_PPC_NUM_PORTS 16 | 49 | /** |
54 | +#define IOTS_NUM_APB_PPC 2 | 50 | * cpu_mmu_index: |
55 | +#define IOTS_NUM_APB_EXP_PPC 4 | 51 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
56 | +#define IOTS_NUM_AHB_EXP_PPC 4 | ||
57 | + | ||
58 | +typedef struct IoTKitSecCtl IoTKitSecCtl; | ||
59 | + | ||
60 | +/* State and IRQ lines relating to a PPC. For the | ||
61 | + * PPCs in the IoTKit not all the IRQ lines are used. | ||
62 | + */ | ||
63 | +typedef struct IoTKitSecCtlPPC { | ||
64 | + qemu_irq nonsec[IOTS_PPC_NUM_PORTS]; | ||
65 | + qemu_irq ap[IOTS_PPC_NUM_PORTS]; | ||
66 | + qemu_irq irq_enable; | ||
67 | + qemu_irq irq_clear; | ||
68 | + | ||
69 | + uint32_t ns; | ||
70 | + uint32_t sp; | ||
71 | + uint32_t nsp; | ||
72 | + | ||
73 | + /* Number of ports actually present */ | ||
74 | + int numports; | ||
75 | + /* Offset of this PPC's interrupt bits in SECPPCINTSTAT */ | ||
76 | + int irq_bit_offset; | ||
77 | + IoTKitSecCtl *parent; | ||
78 | +} IoTKitSecCtlPPC; | ||
79 | + | ||
80 | +struct IoTKitSecCtl { | ||
81 | /*< private >*/ | ||
82 | SysBusDevice parent_obj; | ||
83 | |||
84 | /*< public >*/ | ||
85 | + qemu_irq sec_resp_cfg; | ||
86 | |||
87 | MemoryRegion s_regs; | ||
88 | MemoryRegion ns_regs; | ||
89 | -} IoTKitSecCtl; | ||
90 | + | ||
91 | + uint32_t secppcintstat; | ||
92 | + uint32_t secppcinten; | ||
93 | + uint32_t secrespcfg; | ||
94 | + | ||
95 | + IoTKitSecCtlPPC apb[IOTS_NUM_APB_PPC]; | ||
96 | + IoTKitSecCtlPPC apbexp[IOTS_NUM_APB_EXP_PPC]; | ||
97 | + IoTKitSecCtlPPC ahbexp[IOTS_NUM_APB_EXP_PPC]; | ||
98 | +}; | ||
99 | |||
100 | #endif | ||
101 | diff --git a/hw/misc/iotkit-secctl.c b/hw/misc/iotkit-secctl.c | ||
102 | index XXXXXXX..XXXXXXX 100644 | 52 | index XXXXXXX..XXXXXXX 100644 |
103 | --- a/hw/misc/iotkit-secctl.c | 53 | --- a/target/arm/internals.h |
104 | +++ b/hw/misc/iotkit-secctl.c | 54 | +++ b/target/arm/internals.h |
105 | @@ -XXX,XX +XXX,XX @@ static const uint8_t iotkit_secctl_ns_idregs[] = { | 55 | @@ -XXX,XX +XXX,XX @@ static inline int exception_target_el(CPUARMState *env) |
106 | 0x0d, 0xf0, 0x05, 0xb1, | 56 | return target_el; |
107 | }; | 57 | } |
108 | 58 | ||
109 | +/* The register sets for the various PPCs (AHB internal, APB internal, | 59 | +/* Determine if allocation tags are available. */ |
110 | + * AHB expansion, APB expansion) are all set up so that they are | 60 | +static inline bool allocation_tag_access_enabled(CPUARMState *env, int el, |
111 | + * in 16-aligned blocks so offsets 0xN0, 0xN4, 0xN8, 0xNC are PPCs | 61 | + uint64_t sctlr) |
112 | + * 0, 1, 2, 3 of that type, so we can convert a register address offset | ||
113 | + * into an an index into a PPC array easily. | ||
114 | + */ | ||
115 | +static inline int offset_to_ppc_idx(uint32_t offset) | ||
116 | +{ | 62 | +{ |
117 | + return extract32(offset, 2, 2); | 63 | + if (el < 3 |
64 | + && arm_feature(env, ARM_FEATURE_EL3) | ||
65 | + && !(env->cp15.scr_el3 & SCR_ATA)) { | ||
66 | + return false; | ||
67 | + } | ||
68 | + if (el < 2 | ||
69 | + && arm_feature(env, ARM_FEATURE_EL2) | ||
70 | + && !(arm_hcr_el2_eff(env) & HCR_ATA)) { | ||
71 | + return false; | ||
72 | + } | ||
73 | + sctlr &= (el == 0 ? SCTLR_ATA0 : SCTLR_ATA); | ||
74 | + return sctlr != 0; | ||
118 | +} | 75 | +} |
119 | + | 76 | + |
120 | +typedef void PerPPCFunction(IoTKitSecCtlPPC *ppc); | 77 | #ifndef CONFIG_USER_ONLY |
121 | + | 78 | |
122 | +static void foreach_ppc(IoTKitSecCtl *s, PerPPCFunction *fn) | 79 | /* Security attributes for an address, as returned by v8m_security_lookup. */ |
80 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
81 | index XXXXXXX..XXXXXXX 100644 | ||
82 | --- a/target/arm/translate.h | ||
83 | +++ b/target/arm/translate.h | ||
84 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | ||
85 | ARMMMUIdx mmu_idx; /* MMU index to use for normal loads/stores */ | ||
86 | uint8_t tbii; /* TBI1|TBI0 for insns */ | ||
87 | uint8_t tbid; /* TBI1|TBI0 for data */ | ||
88 | + uint8_t tcma; /* TCMA1|TCMA0 for MTE */ | ||
89 | bool ns; /* Use non-secure CPREG bank on access */ | ||
90 | int fp_excp_el; /* FP exception EL or 0 if enabled */ | ||
91 | int sve_excp_el; /* SVE exception EL or 0 if enabled */ | ||
92 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | ||
93 | bool unpriv; | ||
94 | /* True if v8.3-PAuth is active. */ | ||
95 | bool pauth_active; | ||
96 | + /* True if v8.5-MTE access to tags is enabled. */ | ||
97 | + bool ata; | ||
98 | + /* True if v8.5-MTE tag checks affect the PE; index with is_unpriv. */ | ||
99 | + bool mte_active[2]; | ||
100 | /* True with v8.5-BTI and SCTLR_ELx.BT* set. */ | ||
101 | bool bt; | ||
102 | /* True if any CP15 access is trapped by HSTR_EL2 */ | ||
103 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
104 | index XXXXXXX..XXXXXXX 100644 | ||
105 | --- a/target/arm/helper.c | ||
106 | +++ b/target/arm/helper.c | ||
107 | @@ -XXX,XX +XXX,XX @@ static int aa64_va_parameter_tbid(uint64_t tcr, ARMMMUIdx mmu_idx) | ||
108 | } | ||
109 | } | ||
110 | |||
111 | +static int aa64_va_parameter_tcma(uint64_t tcr, ARMMMUIdx mmu_idx) | ||
123 | +{ | 112 | +{ |
124 | + int i; | 113 | + if (regime_has_2_ranges(mmu_idx)) { |
125 | + | 114 | + return extract64(tcr, 57, 2); |
126 | + for (i = 0; i < IOTS_NUM_APB_PPC; i++) { | 115 | + } else { |
127 | + fn(&s->apb[i]); | 116 | + /* Replicate the single TCMA bit so we always have 2 bits. */ |
128 | + } | 117 | + return extract32(tcr, 30, 1) * 3; |
129 | + for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) { | ||
130 | + fn(&s->apbexp[i]); | ||
131 | + } | ||
132 | + for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) { | ||
133 | + fn(&s->ahbexp[i]); | ||
134 | + } | 118 | + } |
135 | +} | 119 | +} |
136 | + | 120 | + |
137 | static MemTxResult iotkit_secctl_s_read(void *opaque, hwaddr addr, | 121 | ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, |
138 | uint64_t *pdata, | 122 | ARMMMUIdx mmu_idx, bool data) |
139 | unsigned size, MemTxAttrs attrs) | ||
140 | { | 123 | { |
141 | uint64_t r; | 124 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, |
142 | uint32_t offset = addr & ~0x3; | 125 | } |
143 | + IoTKitSecCtl *s = IOTKIT_SECCTL(opaque); | 126 | } |
144 | 127 | ||
145 | switch (offset) { | 128 | + if (cpu_isar_feature(aa64_mte, env_archcpu(env))) { |
146 | case A_AHBNSPPC0: | 129 | + /* |
147 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_s_read(void *opaque, hwaddr addr, | 130 | + * Set MTE_ACTIVE if any access may be Checked, and leave clear |
148 | r = 0; | 131 | + * if all accesses must be Unchecked: |
149 | break; | 132 | + * 1) If no TBI, then there are no tags in the address to check, |
150 | case A_SECRESPCFG: | 133 | + * 2) If Tag Check Override, then all accesses are Unchecked, |
151 | - case A_NSCCFG: | 134 | + * 3) If Tag Check Fail == 0, then Checked access have no effect, |
152 | - case A_SECMPCINTSTATUS: | 135 | + * 4) If no Allocation Tag Access, then all accesses are Unchecked. |
153 | + r = s->secrespcfg; | 136 | + */ |
154 | + break; | 137 | + if (allocation_tag_access_enabled(env, el, sctlr)) { |
155 | case A_SECPPCINTSTAT: | 138 | + flags = FIELD_DP32(flags, TBFLAG_A64, ATA, 1); |
156 | + r = s->secppcintstat; | 139 | + if (tbid |
157 | + break; | 140 | + && !(env->pstate & PSTATE_TCO) |
158 | case A_SECPPCINTEN: | 141 | + && (sctlr & (el == 0 ? SCTLR_TCF0 : SCTLR_TCF))) { |
159 | - case A_SECMSCINTSTAT: | 142 | + flags = FIELD_DP32(flags, TBFLAG_A64, MTE_ACTIVE, 1); |
160 | - case A_SECMSCINTEN: | 143 | + } |
161 | - case A_BRGINTSTAT: | ||
162 | - case A_BRGINTEN: | ||
163 | + r = s->secppcinten; | ||
164 | + break; | ||
165 | case A_AHBNSPPCEXP0: | ||
166 | case A_AHBNSPPCEXP1: | ||
167 | case A_AHBNSPPCEXP2: | ||
168 | case A_AHBNSPPCEXP3: | ||
169 | + r = s->ahbexp[offset_to_ppc_idx(offset)].ns; | ||
170 | + break; | ||
171 | case A_APBNSPPC0: | ||
172 | case A_APBNSPPC1: | ||
173 | + r = s->apb[offset_to_ppc_idx(offset)].ns; | ||
174 | + break; | ||
175 | case A_APBNSPPCEXP0: | ||
176 | case A_APBNSPPCEXP1: | ||
177 | case A_APBNSPPCEXP2: | ||
178 | case A_APBNSPPCEXP3: | ||
179 | + r = s->apbexp[offset_to_ppc_idx(offset)].ns; | ||
180 | + break; | ||
181 | case A_AHBSPPPCEXP0: | ||
182 | case A_AHBSPPPCEXP1: | ||
183 | case A_AHBSPPPCEXP2: | ||
184 | case A_AHBSPPPCEXP3: | ||
185 | + r = s->apbexp[offset_to_ppc_idx(offset)].sp; | ||
186 | + break; | ||
187 | case A_APBSPPPC0: | ||
188 | case A_APBSPPPC1: | ||
189 | + r = s->apb[offset_to_ppc_idx(offset)].sp; | ||
190 | + break; | ||
191 | case A_APBSPPPCEXP0: | ||
192 | case A_APBSPPPCEXP1: | ||
193 | case A_APBSPPPCEXP2: | ||
194 | case A_APBSPPPCEXP3: | ||
195 | + r = s->apbexp[offset_to_ppc_idx(offset)].sp; | ||
196 | + break; | ||
197 | + case A_NSCCFG: | ||
198 | + case A_SECMPCINTSTATUS: | ||
199 | + case A_SECMSCINTSTAT: | ||
200 | + case A_SECMSCINTEN: | ||
201 | + case A_BRGINTSTAT: | ||
202 | + case A_BRGINTEN: | ||
203 | case A_NSMSCEXP: | ||
204 | qemu_log_mask(LOG_UNIMP, | ||
205 | "IoTKit SecCtl S block read: " | ||
206 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_s_read(void *opaque, hwaddr addr, | ||
207 | return MEMTX_OK; | ||
208 | } | ||
209 | |||
210 | +static void iotkit_secctl_update_ppc_ap(IoTKitSecCtlPPC *ppc) | ||
211 | +{ | ||
212 | + int i; | ||
213 | + | ||
214 | + for (i = 0; i < ppc->numports; i++) { | ||
215 | + bool v; | ||
216 | + | ||
217 | + if (extract32(ppc->ns, i, 1)) { | ||
218 | + v = extract32(ppc->nsp, i, 1); | ||
219 | + } else { | ||
220 | + v = extract32(ppc->sp, i, 1); | ||
221 | + } | 144 | + } |
222 | + qemu_set_irq(ppc->ap[i], v); | 145 | + /* And again for unprivileged accesses, if required. */ |
223 | + } | 146 | + if (FIELD_EX32(flags, TBFLAG_A64, UNPRIV) |
224 | +} | 147 | + && tbid |
225 | + | 148 | + && !(env->pstate & PSTATE_TCO) |
226 | +static void iotkit_secctl_ppc_ns_write(IoTKitSecCtlPPC *ppc, uint32_t value) | 149 | + && (sctlr & SCTLR_TCF0) |
227 | +{ | 150 | + && allocation_tag_access_enabled(env, 0, sctlr)) { |
228 | + int i; | 151 | + flags = FIELD_DP32(flags, TBFLAG_A64, MTE0_ACTIVE, 1); |
229 | + | 152 | + } |
230 | + ppc->ns = value & MAKE_64BIT_MASK(0, ppc->numports); | 153 | + /* Cache TCMA as well as TBI. */ |
231 | + for (i = 0; i < ppc->numports; i++) { | 154 | + flags = FIELD_DP32(flags, TBFLAG_A64, TCMA, |
232 | + qemu_set_irq(ppc->nonsec[i], extract32(ppc->ns, i, 1)); | 155 | + aa64_va_parameter_tcma(tcr, mmu_idx)); |
233 | + } | ||
234 | + iotkit_secctl_update_ppc_ap(ppc); | ||
235 | +} | ||
236 | + | ||
237 | +static void iotkit_secctl_ppc_sp_write(IoTKitSecCtlPPC *ppc, uint32_t value) | ||
238 | +{ | ||
239 | + ppc->sp = value & MAKE_64BIT_MASK(0, ppc->numports); | ||
240 | + iotkit_secctl_update_ppc_ap(ppc); | ||
241 | +} | ||
242 | + | ||
243 | +static void iotkit_secctl_ppc_nsp_write(IoTKitSecCtlPPC *ppc, uint32_t value) | ||
244 | +{ | ||
245 | + ppc->nsp = value & MAKE_64BIT_MASK(0, ppc->numports); | ||
246 | + iotkit_secctl_update_ppc_ap(ppc); | ||
247 | +} | ||
248 | + | ||
249 | +static void iotkit_secctl_ppc_update_irq_clear(IoTKitSecCtlPPC *ppc) | ||
250 | +{ | ||
251 | + uint32_t value = ppc->parent->secppcintstat; | ||
252 | + | ||
253 | + qemu_set_irq(ppc->irq_clear, extract32(value, ppc->irq_bit_offset, 1)); | ||
254 | +} | ||
255 | + | ||
256 | +static void iotkit_secctl_ppc_update_irq_enable(IoTKitSecCtlPPC *ppc) | ||
257 | +{ | ||
258 | + uint32_t value = ppc->parent->secppcinten; | ||
259 | + | ||
260 | + qemu_set_irq(ppc->irq_enable, extract32(value, ppc->irq_bit_offset, 1)); | ||
261 | +} | ||
262 | + | ||
263 | static MemTxResult iotkit_secctl_s_write(void *opaque, hwaddr addr, | ||
264 | uint64_t value, | ||
265 | unsigned size, MemTxAttrs attrs) | ||
266 | { | ||
267 | + IoTKitSecCtl *s = IOTKIT_SECCTL(opaque); | ||
268 | uint32_t offset = addr; | ||
269 | + IoTKitSecCtlPPC *ppc; | ||
270 | |||
271 | trace_iotkit_secctl_s_write(offset, value, size); | ||
272 | |||
273 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_s_write(void *opaque, hwaddr addr, | ||
274 | |||
275 | switch (offset) { | ||
276 | case A_SECRESPCFG: | ||
277 | - case A_NSCCFG: | ||
278 | + value &= 1; | ||
279 | + s->secrespcfg = value; | ||
280 | + qemu_set_irq(s->sec_resp_cfg, s->secrespcfg); | ||
281 | + break; | ||
282 | case A_SECPPCINTCLR: | ||
283 | + value &= 0x00f000f3; | ||
284 | + foreach_ppc(s, iotkit_secctl_ppc_update_irq_clear); | ||
285 | + break; | ||
286 | case A_SECPPCINTEN: | ||
287 | - case A_SECMSCINTCLR: | ||
288 | - case A_SECMSCINTEN: | ||
289 | - case A_BRGINTCLR: | ||
290 | - case A_BRGINTEN: | ||
291 | + s->secppcinten = value & 0x00f000f3; | ||
292 | + foreach_ppc(s, iotkit_secctl_ppc_update_irq_enable); | ||
293 | + break; | ||
294 | case A_AHBNSPPCEXP0: | ||
295 | case A_AHBNSPPCEXP1: | ||
296 | case A_AHBNSPPCEXP2: | ||
297 | case A_AHBNSPPCEXP3: | ||
298 | + ppc = &s->ahbexp[offset_to_ppc_idx(offset)]; | ||
299 | + iotkit_secctl_ppc_ns_write(ppc, value); | ||
300 | + break; | ||
301 | case A_APBNSPPC0: | ||
302 | case A_APBNSPPC1: | ||
303 | + ppc = &s->apb[offset_to_ppc_idx(offset)]; | ||
304 | + iotkit_secctl_ppc_ns_write(ppc, value); | ||
305 | + break; | ||
306 | case A_APBNSPPCEXP0: | ||
307 | case A_APBNSPPCEXP1: | ||
308 | case A_APBNSPPCEXP2: | ||
309 | case A_APBNSPPCEXP3: | ||
310 | + ppc = &s->apbexp[offset_to_ppc_idx(offset)]; | ||
311 | + iotkit_secctl_ppc_ns_write(ppc, value); | ||
312 | + break; | ||
313 | case A_AHBSPPPCEXP0: | ||
314 | case A_AHBSPPPCEXP1: | ||
315 | case A_AHBSPPPCEXP2: | ||
316 | case A_AHBSPPPCEXP3: | ||
317 | + ppc = &s->ahbexp[offset_to_ppc_idx(offset)]; | ||
318 | + iotkit_secctl_ppc_sp_write(ppc, value); | ||
319 | + break; | ||
320 | case A_APBSPPPC0: | ||
321 | case A_APBSPPPC1: | ||
322 | + ppc = &s->apb[offset_to_ppc_idx(offset)]; | ||
323 | + iotkit_secctl_ppc_sp_write(ppc, value); | ||
324 | + break; | ||
325 | case A_APBSPPPCEXP0: | ||
326 | case A_APBSPPPCEXP1: | ||
327 | case A_APBSPPPCEXP2: | ||
328 | case A_APBSPPPCEXP3: | ||
329 | + ppc = &s->apbexp[offset_to_ppc_idx(offset)]; | ||
330 | + iotkit_secctl_ppc_sp_write(ppc, value); | ||
331 | + break; | ||
332 | + case A_NSCCFG: | ||
333 | + case A_SECMSCINTCLR: | ||
334 | + case A_SECMSCINTEN: | ||
335 | + case A_BRGINTCLR: | ||
336 | + case A_BRGINTEN: | ||
337 | qemu_log_mask(LOG_UNIMP, | ||
338 | "IoTKit SecCtl S block write: " | ||
339 | "unimplemented offset 0x%x\n", offset); | ||
340 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_ns_read(void *opaque, hwaddr addr, | ||
341 | uint64_t *pdata, | ||
342 | unsigned size, MemTxAttrs attrs) | ||
343 | { | ||
344 | + IoTKitSecCtl *s = IOTKIT_SECCTL(opaque); | ||
345 | uint64_t r; | ||
346 | uint32_t offset = addr & ~0x3; | ||
347 | |||
348 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_ns_read(void *opaque, hwaddr addr, | ||
349 | case A_AHBNSPPPCEXP1: | ||
350 | case A_AHBNSPPPCEXP2: | ||
351 | case A_AHBNSPPPCEXP3: | ||
352 | + r = s->ahbexp[offset_to_ppc_idx(offset)].nsp; | ||
353 | + break; | ||
354 | case A_APBNSPPPC0: | ||
355 | case A_APBNSPPPC1: | ||
356 | + r = s->apb[offset_to_ppc_idx(offset)].nsp; | ||
357 | + break; | ||
358 | case A_APBNSPPPCEXP0: | ||
359 | case A_APBNSPPPCEXP1: | ||
360 | case A_APBNSPPPCEXP2: | ||
361 | case A_APBNSPPPCEXP3: | ||
362 | - qemu_log_mask(LOG_UNIMP, | ||
363 | - "IoTKit SecCtl NS block read: " | ||
364 | - "unimplemented offset 0x%x\n", offset); | ||
365 | + r = s->apbexp[offset_to_ppc_idx(offset)].nsp; | ||
366 | break; | ||
367 | case A_PID4: | ||
368 | case A_PID5: | ||
369 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_ns_write(void *opaque, hwaddr addr, | ||
370 | uint64_t value, | ||
371 | unsigned size, MemTxAttrs attrs) | ||
372 | { | ||
373 | + IoTKitSecCtl *s = IOTKIT_SECCTL(opaque); | ||
374 | uint32_t offset = addr; | ||
375 | + IoTKitSecCtlPPC *ppc; | ||
376 | |||
377 | trace_iotkit_secctl_ns_write(offset, value, size); | ||
378 | |||
379 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_ns_write(void *opaque, hwaddr addr, | ||
380 | case A_AHBNSPPPCEXP1: | ||
381 | case A_AHBNSPPPCEXP2: | ||
382 | case A_AHBNSPPPCEXP3: | ||
383 | + ppc = &s->ahbexp[offset_to_ppc_idx(offset)]; | ||
384 | + iotkit_secctl_ppc_nsp_write(ppc, value); | ||
385 | + break; | ||
386 | case A_APBNSPPPC0: | ||
387 | case A_APBNSPPPC1: | ||
388 | + ppc = &s->apb[offset_to_ppc_idx(offset)]; | ||
389 | + iotkit_secctl_ppc_nsp_write(ppc, value); | ||
390 | + break; | ||
391 | case A_APBNSPPPCEXP0: | ||
392 | case A_APBNSPPPCEXP1: | ||
393 | case A_APBNSPPPCEXP2: | ||
394 | case A_APBNSPPPCEXP3: | ||
395 | - qemu_log_mask(LOG_UNIMP, | ||
396 | - "IoTKit SecCtl NS block write: " | ||
397 | - "unimplemented offset 0x%x\n", offset); | ||
398 | + ppc = &s->apbexp[offset_to_ppc_idx(offset)]; | ||
399 | + iotkit_secctl_ppc_nsp_write(ppc, value); | ||
400 | break; | ||
401 | case A_AHBNSPPPC0: | ||
402 | case A_PID4: | ||
403 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps iotkit_secctl_ns_ops = { | ||
404 | .impl.max_access_size = 4, | ||
405 | }; | ||
406 | |||
407 | +static void iotkit_secctl_reset_ppc(IoTKitSecCtlPPC *ppc) | ||
408 | +{ | ||
409 | + ppc->ns = 0; | ||
410 | + ppc->sp = 0; | ||
411 | + ppc->nsp = 0; | ||
412 | +} | ||
413 | + | ||
414 | static void iotkit_secctl_reset(DeviceState *dev) | ||
415 | { | ||
416 | + IoTKitSecCtl *s = IOTKIT_SECCTL(dev); | ||
417 | |||
418 | + s->secppcintstat = 0; | ||
419 | + s->secppcinten = 0; | ||
420 | + s->secrespcfg = 0; | ||
421 | + | ||
422 | + foreach_ppc(s, iotkit_secctl_reset_ppc); | ||
423 | +} | ||
424 | + | ||
425 | +static void iotkit_secctl_ppc_irqstatus(void *opaque, int n, int level) | ||
426 | +{ | ||
427 | + IoTKitSecCtlPPC *ppc = opaque; | ||
428 | + IoTKitSecCtl *s = IOTKIT_SECCTL(ppc->parent); | ||
429 | + int irqbit = ppc->irq_bit_offset + n; | ||
430 | + | ||
431 | + s->secppcintstat = deposit32(s->secppcintstat, irqbit, 1, level); | ||
432 | +} | ||
433 | + | ||
434 | +static void iotkit_secctl_init_ppc(IoTKitSecCtl *s, | ||
435 | + IoTKitSecCtlPPC *ppc, | ||
436 | + const char *name, | ||
437 | + int numports, | ||
438 | + int irq_bit_offset) | ||
439 | +{ | ||
440 | + char *gpioname; | ||
441 | + DeviceState *dev = DEVICE(s); | ||
442 | + | ||
443 | + ppc->numports = numports; | ||
444 | + ppc->irq_bit_offset = irq_bit_offset; | ||
445 | + ppc->parent = s; | ||
446 | + | ||
447 | + gpioname = g_strdup_printf("%s_nonsec", name); | ||
448 | + qdev_init_gpio_out_named(dev, ppc->nonsec, gpioname, numports); | ||
449 | + g_free(gpioname); | ||
450 | + gpioname = g_strdup_printf("%s_ap", name); | ||
451 | + qdev_init_gpio_out_named(dev, ppc->ap, gpioname, numports); | ||
452 | + g_free(gpioname); | ||
453 | + gpioname = g_strdup_printf("%s_irq_enable", name); | ||
454 | + qdev_init_gpio_out_named(dev, &ppc->irq_enable, gpioname, 1); | ||
455 | + g_free(gpioname); | ||
456 | + gpioname = g_strdup_printf("%s_irq_clear", name); | ||
457 | + qdev_init_gpio_out_named(dev, &ppc->irq_clear, gpioname, 1); | ||
458 | + g_free(gpioname); | ||
459 | + gpioname = g_strdup_printf("%s_irq_status", name); | ||
460 | + qdev_init_gpio_in_named_with_opaque(dev, iotkit_secctl_ppc_irqstatus, | ||
461 | + ppc, gpioname, 1); | ||
462 | + g_free(gpioname); | ||
463 | } | ||
464 | |||
465 | static void iotkit_secctl_init(Object *obj) | ||
466 | { | ||
467 | IoTKitSecCtl *s = IOTKIT_SECCTL(obj); | ||
468 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
469 | + DeviceState *dev = DEVICE(obj); | ||
470 | + int i; | ||
471 | + | ||
472 | + iotkit_secctl_init_ppc(s, &s->apb[0], "apb_ppc0", | ||
473 | + IOTS_APB_PPC0_NUM_PORTS, 0); | ||
474 | + iotkit_secctl_init_ppc(s, &s->apb[1], "apb_ppc1", | ||
475 | + IOTS_APB_PPC1_NUM_PORTS, 1); | ||
476 | + | ||
477 | + for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) { | ||
478 | + IoTKitSecCtlPPC *ppc = &s->apbexp[i]; | ||
479 | + char *ppcname = g_strdup_printf("apb_ppcexp%d", i); | ||
480 | + iotkit_secctl_init_ppc(s, ppc, ppcname, IOTS_PPC_NUM_PORTS, 4 + i); | ||
481 | + g_free(ppcname); | ||
482 | + } | ||
483 | + for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) { | ||
484 | + IoTKitSecCtlPPC *ppc = &s->ahbexp[i]; | ||
485 | + char *ppcname = g_strdup_printf("ahb_ppcexp%d", i); | ||
486 | + iotkit_secctl_init_ppc(s, ppc, ppcname, IOTS_PPC_NUM_PORTS, 20 + i); | ||
487 | + g_free(ppcname); | ||
488 | + } | 156 | + } |
489 | + | 157 | + |
490 | + qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1); | 158 | return rebuild_hflags_common(env, fp_el, mmu_idx, flags); |
491 | |||
492 | memory_region_init_io(&s->s_regs, obj, &iotkit_secctl_s_ops, | ||
493 | s, "iotkit-secctl-s-regs", 0x1000); | ||
494 | @@ -XXX,XX +XXX,XX @@ static void iotkit_secctl_init(Object *obj) | ||
495 | sysbus_init_mmio(sbd, &s->ns_regs); | ||
496 | } | 159 | } |
497 | 160 | ||
498 | +static const VMStateDescription iotkit_secctl_ppc_vmstate = { | 161 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
499 | + .name = "iotkit-secctl-ppc", | 162 | index XXXXXXX..XXXXXXX 100644 |
500 | + .version_id = 1, | 163 | --- a/target/arm/translate-a64.c |
501 | + .minimum_version_id = 1, | 164 | +++ b/target/arm/translate-a64.c |
502 | + .fields = (VMStateField[]) { | 165 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, |
503 | + VMSTATE_UINT32(ns, IoTKitSecCtlPPC), | 166 | dc->mmu_idx = core_to_aa64_mmu_idx(core_mmu_idx); |
504 | + VMSTATE_UINT32(sp, IoTKitSecCtlPPC), | 167 | dc->tbii = FIELD_EX32(tb_flags, TBFLAG_A64, TBII); |
505 | + VMSTATE_UINT32(nsp, IoTKitSecCtlPPC), | 168 | dc->tbid = FIELD_EX32(tb_flags, TBFLAG_A64, TBID); |
506 | + VMSTATE_END_OF_LIST() | 169 | + dc->tcma = FIELD_EX32(tb_flags, TBFLAG_A64, TCMA); |
507 | + } | 170 | dc->current_el = arm_mmu_idx_to_el(dc->mmu_idx); |
508 | +}; | 171 | #if !defined(CONFIG_USER_ONLY) |
509 | + | 172 | dc->user = (dc->current_el == 0); |
510 | static const VMStateDescription iotkit_secctl_vmstate = { | 173 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, |
511 | .name = "iotkit-secctl", | 174 | dc->bt = FIELD_EX32(tb_flags, TBFLAG_A64, BT); |
512 | .version_id = 1, | 175 | dc->btype = FIELD_EX32(tb_flags, TBFLAG_A64, BTYPE); |
513 | .minimum_version_id = 1, | 176 | dc->unpriv = FIELD_EX32(tb_flags, TBFLAG_A64, UNPRIV); |
514 | .fields = (VMStateField[]) { | 177 | + dc->ata = FIELD_EX32(tb_flags, TBFLAG_A64, ATA); |
515 | + VMSTATE_UINT32(secppcintstat, IoTKitSecCtl), | 178 | + dc->mte_active[0] = FIELD_EX32(tb_flags, TBFLAG_A64, MTE_ACTIVE); |
516 | + VMSTATE_UINT32(secppcinten, IoTKitSecCtl), | 179 | + dc->mte_active[1] = FIELD_EX32(tb_flags, TBFLAG_A64, MTE0_ACTIVE); |
517 | + VMSTATE_UINT32(secrespcfg, IoTKitSecCtl), | 180 | dc->vec_len = 0; |
518 | + VMSTATE_STRUCT_ARRAY(apb, IoTKitSecCtl, IOTS_NUM_APB_PPC, 1, | 181 | dc->vec_stride = 0; |
519 | + iotkit_secctl_ppc_vmstate, IoTKitSecCtlPPC), | 182 | dc->cp_regs = arm_cpu->cp_regs; |
520 | + VMSTATE_STRUCT_ARRAY(apbexp, IoTKitSecCtl, IOTS_NUM_APB_EXP_PPC, 1, | ||
521 | + iotkit_secctl_ppc_vmstate, IoTKitSecCtlPPC), | ||
522 | + VMSTATE_STRUCT_ARRAY(ahbexp, IoTKitSecCtl, IOTS_NUM_AHB_EXP_PPC, 1, | ||
523 | + iotkit_secctl_ppc_vmstate, IoTKitSecCtlPPC), | ||
524 | VMSTATE_END_OF_LIST() | ||
525 | } | ||
526 | }; | ||
527 | -- | 183 | -- |
528 | 2.16.2 | 184 | 2.20.1 |
529 | 185 | ||
530 | 186 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20180228193125.20577-5-richard.henderson@linaro.org | 5 | Message-id: 20200626033144.790098-10-richard.henderson@linaro.org |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 7 | --- |
8 | target/arm/Makefile.objs | 2 +- | 8 | target/arm/helper-a64.h | 2 ++ |
9 | target/arm/helper.h | 4 ++ | 9 | target/arm/internals.h | 5 +++ |
10 | target/arm/translate-a64.c | 84 ++++++++++++++++++++++++++++++++++ | 10 | target/arm/mte_helper.c | 72 ++++++++++++++++++++++++++++++++++++++ |
11 | target/arm/vec_helper.c | 109 +++++++++++++++++++++++++++++++++++++++++++++ | 11 | target/arm/translate-a64.c | 18 ++++++++++ |
12 | 4 files changed, 198 insertions(+), 1 deletion(-) | 12 | target/arm/Makefile.objs | 1 + |
13 | create mode 100644 target/arm/vec_helper.c | 13 | 5 files changed, 98 insertions(+) |
14 | create mode 100644 target/arm/mte_helper.c | ||
14 | 15 | ||
15 | diff --git a/target/arm/Makefile.objs b/target/arm/Makefile.objs | 16 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/Makefile.objs | 18 | --- a/target/arm/helper-a64.h |
18 | +++ b/target/arm/Makefile.objs | 19 | +++ b/target/arm/helper-a64.h |
19 | @@ -XXX,XX +XXX,XX @@ obj-$(call land,$(CONFIG_KVM),$(call lnot,$(TARGET_AARCH64))) += kvm32.o | 20 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(autda, TCG_CALL_NO_WG, i64, env, i64, i64) |
20 | obj-$(call land,$(CONFIG_KVM),$(TARGET_AARCH64)) += kvm64.o | 21 | DEF_HELPER_FLAGS_3(autdb, TCG_CALL_NO_WG, i64, env, i64, i64) |
21 | obj-$(call lnot,$(CONFIG_KVM)) += kvm-stub.o | 22 | DEF_HELPER_FLAGS_2(xpaci, TCG_CALL_NO_RWG_SE, i64, env, i64) |
22 | obj-y += translate.o op_helper.o helper.o cpu.o | 23 | DEF_HELPER_FLAGS_2(xpacd, TCG_CALL_NO_RWG_SE, i64, env, i64) |
23 | -obj-y += neon_helper.o iwmmxt_helper.o | 24 | + |
24 | +obj-y += neon_helper.o iwmmxt_helper.o vec_helper.o | 25 | +DEF_HELPER_FLAGS_3(irg, TCG_CALL_NO_RWG, i64, env, i64, i64) |
25 | obj-y += gdbstub.o | 26 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
26 | obj-$(TARGET_AARCH64) += cpu64.o translate-a64.o helper-a64.o gdbstub64.o | ||
27 | obj-y += crypto_helper.o | ||
28 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
29 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/target/arm/helper.h | 28 | --- a/target/arm/internals.h |
31 | +++ b/target/arm/helper.h | 29 | +++ b/target/arm/internals.h |
32 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_1(neon_rbit_u8, TCG_CALL_NO_RWG_SE, i32, i32) | 30 | @@ -XXX,XX +XXX,XX @@ void arm_log_exception(int idx); |
33 | 31 | */ | |
34 | DEF_HELPER_3(neon_qdmulh_s16, i32, env, i32, i32) | 32 | #define GMID_EL1_BS 6 |
35 | DEF_HELPER_3(neon_qrdmulh_s16, i32, env, i32, i32) | 33 | |
36 | +DEF_HELPER_4(neon_qrdmlah_s16, i32, env, i32, i32, i32) | 34 | +static inline uint64_t address_with_allocation_tag(uint64_t ptr, int rtag) |
37 | +DEF_HELPER_4(neon_qrdmlsh_s16, i32, env, i32, i32, i32) | ||
38 | DEF_HELPER_3(neon_qdmulh_s32, i32, env, i32, i32) | ||
39 | DEF_HELPER_3(neon_qrdmulh_s32, i32, env, i32, i32) | ||
40 | +DEF_HELPER_4(neon_qrdmlah_s32, i32, env, s32, s32, s32) | ||
41 | +DEF_HELPER_4(neon_qrdmlsh_s32, i32, env, s32, s32, s32) | ||
42 | |||
43 | DEF_HELPER_1(neon_narrow_u8, i32, i64) | ||
44 | DEF_HELPER_1(neon_narrow_u16, i32, i64) | ||
45 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/target/arm/translate-a64.c | ||
48 | +++ b/target/arm/translate-a64.c | ||
49 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_three_reg_same_fp16(DisasContext *s, | ||
50 | tcg_temp_free_ptr(fpst); | ||
51 | } | ||
52 | |||
53 | +/* AdvSIMD scalar three same extra | ||
54 | + * 31 30 29 28 24 23 22 21 20 16 15 14 11 10 9 5 4 0 | ||
55 | + * +-----+---+-----------+------+---+------+---+--------+---+----+----+ | ||
56 | + * | 0 1 | U | 1 1 1 1 0 | size | 0 | Rm | 1 | opcode | 1 | Rn | Rd | | ||
57 | + * +-----+---+-----------+------+---+------+---+--------+---+----+----+ | ||
58 | + */ | ||
59 | +static void disas_simd_scalar_three_reg_same_extra(DisasContext *s, | ||
60 | + uint32_t insn) | ||
61 | +{ | 35 | +{ |
62 | + int rd = extract32(insn, 0, 5); | 36 | + return deposit64(ptr, 56, 4, rtag); |
63 | + int rn = extract32(insn, 5, 5); | ||
64 | + int opcode = extract32(insn, 11, 4); | ||
65 | + int rm = extract32(insn, 16, 5); | ||
66 | + int size = extract32(insn, 22, 2); | ||
67 | + bool u = extract32(insn, 29, 1); | ||
68 | + TCGv_i32 ele1, ele2, ele3; | ||
69 | + TCGv_i64 res; | ||
70 | + int feature; | ||
71 | + | ||
72 | + switch (u * 16 + opcode) { | ||
73 | + case 0x10: /* SQRDMLAH (vector) */ | ||
74 | + case 0x11: /* SQRDMLSH (vector) */ | ||
75 | + if (size != 1 && size != 2) { | ||
76 | + unallocated_encoding(s); | ||
77 | + return; | ||
78 | + } | ||
79 | + feature = ARM_FEATURE_V8_RDM; | ||
80 | + break; | ||
81 | + default: | ||
82 | + unallocated_encoding(s); | ||
83 | + return; | ||
84 | + } | ||
85 | + if (!arm_dc_feature(s, feature)) { | ||
86 | + unallocated_encoding(s); | ||
87 | + return; | ||
88 | + } | ||
89 | + if (!fp_access_check(s)) { | ||
90 | + return; | ||
91 | + } | ||
92 | + | ||
93 | + /* Do a single operation on the lowest element in the vector. | ||
94 | + * We use the standard Neon helpers and rely on 0 OP 0 == 0 | ||
95 | + * with no side effects for all these operations. | ||
96 | + * OPTME: special-purpose helpers would avoid doing some | ||
97 | + * unnecessary work in the helper for the 16 bit cases. | ||
98 | + */ | ||
99 | + ele1 = tcg_temp_new_i32(); | ||
100 | + ele2 = tcg_temp_new_i32(); | ||
101 | + ele3 = tcg_temp_new_i32(); | ||
102 | + | ||
103 | + read_vec_element_i32(s, ele1, rn, 0, size); | ||
104 | + read_vec_element_i32(s, ele2, rm, 0, size); | ||
105 | + read_vec_element_i32(s, ele3, rd, 0, size); | ||
106 | + | ||
107 | + switch (opcode) { | ||
108 | + case 0x0: /* SQRDMLAH */ | ||
109 | + if (size == 1) { | ||
110 | + gen_helper_neon_qrdmlah_s16(ele3, cpu_env, ele1, ele2, ele3); | ||
111 | + } else { | ||
112 | + gen_helper_neon_qrdmlah_s32(ele3, cpu_env, ele1, ele2, ele3); | ||
113 | + } | ||
114 | + break; | ||
115 | + case 0x1: /* SQRDMLSH */ | ||
116 | + if (size == 1) { | ||
117 | + gen_helper_neon_qrdmlsh_s16(ele3, cpu_env, ele1, ele2, ele3); | ||
118 | + } else { | ||
119 | + gen_helper_neon_qrdmlsh_s32(ele3, cpu_env, ele1, ele2, ele3); | ||
120 | + } | ||
121 | + break; | ||
122 | + default: | ||
123 | + g_assert_not_reached(); | ||
124 | + } | ||
125 | + tcg_temp_free_i32(ele1); | ||
126 | + tcg_temp_free_i32(ele2); | ||
127 | + | ||
128 | + res = tcg_temp_new_i64(); | ||
129 | + tcg_gen_extu_i32_i64(res, ele3); | ||
130 | + tcg_temp_free_i32(ele3); | ||
131 | + | ||
132 | + write_fp_dreg(s, rd, res); | ||
133 | + tcg_temp_free_i64(res); | ||
134 | +} | 37 | +} |
135 | + | 38 | + |
136 | static void handle_2misc_64(DisasContext *s, int opcode, bool u, | 39 | #endif |
137 | TCGv_i64 tcg_rd, TCGv_i64 tcg_rn, | 40 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c |
138 | TCGv_i32 tcg_rmode, TCGv_ptr tcg_fpstatus) | ||
139 | @@ -XXX,XX +XXX,XX @@ static const AArch64DecodeTable data_proc_simd[] = { | ||
140 | { 0x0e000800, 0xbf208c00, disas_simd_zip_trn }, | ||
141 | { 0x2e000000, 0xbf208400, disas_simd_ext }, | ||
142 | { 0x5e200400, 0xdf200400, disas_simd_scalar_three_reg_same }, | ||
143 | + { 0x5e008400, 0xdf208400, disas_simd_scalar_three_reg_same_extra }, | ||
144 | { 0x5e200000, 0xdf200c00, disas_simd_scalar_three_reg_diff }, | ||
145 | { 0x5e200800, 0xdf3e0c00, disas_simd_scalar_two_reg_misc }, | ||
146 | { 0x5e300800, 0xdf3e0c00, disas_simd_scalar_pairwise }, | ||
147 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
148 | new file mode 100644 | 41 | new file mode 100644 |
149 | index XXXXXXX..XXXXXXX | 42 | index XXXXXXX..XXXXXXX |
150 | --- /dev/null | 43 | --- /dev/null |
151 | +++ b/target/arm/vec_helper.c | 44 | +++ b/target/arm/mte_helper.c |
152 | @@ -XXX,XX +XXX,XX @@ | 45 | @@ -XXX,XX +XXX,XX @@ |
153 | +/* | 46 | +/* |
154 | + * ARM AdvSIMD / SVE Vector Operations | 47 | + * ARM v8.5-MemTag Operations |
155 | + * | 48 | + * |
156 | + * Copyright (c) 2018 Linaro | 49 | + * Copyright (c) 2020 Linaro, Ltd. |
157 | + * | 50 | + * |
158 | + * This library is free software; you can redistribute it and/or | 51 | + * This library is free software; you can redistribute it and/or |
159 | + * modify it under the terms of the GNU Lesser General Public | 52 | + * modify it under the terms of the GNU Lesser General Public |
160 | + * License as published by the Free Software Foundation; either | 53 | + * License as published by the Free Software Foundation; either |
161 | + * version 2 of the License, or (at your option) any later version. | 54 | + * version 2.1 of the License, or (at your option) any later version. |
162 | + * | 55 | + * |
163 | + * This library is distributed in the hope that it will be useful, | 56 | + * This library is distributed in the hope that it will be useful, |
164 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | 57 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
165 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | 58 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
166 | + * Lesser General Public License for more details. | 59 | + * Lesser General Public License for more details. |
... | ... | ||
169 | + * License along with this library; if not, see <http://www.gnu.org/licenses/>. | 62 | + * License along with this library; if not, see <http://www.gnu.org/licenses/>. |
170 | + */ | 63 | + */ |
171 | + | 64 | + |
172 | +#include "qemu/osdep.h" | 65 | +#include "qemu/osdep.h" |
173 | +#include "cpu.h" | 66 | +#include "cpu.h" |
67 | +#include "internals.h" | ||
174 | +#include "exec/exec-all.h" | 68 | +#include "exec/exec-all.h" |
69 | +#include "exec/cpu_ldst.h" | ||
175 | +#include "exec/helper-proto.h" | 70 | +#include "exec/helper-proto.h" |
176 | +#include "tcg/tcg-gvec-desc.h" | ||
177 | + | 71 | + |
178 | + | 72 | + |
179 | +#define SET_QC() env->vfp.xregs[ARM_VFP_FPSCR] |= CPSR_Q | 73 | +static int choose_nonexcluded_tag(int tag, int offset, uint16_t exclude) |
180 | + | ||
181 | +/* Signed saturating rounding doubling multiply-accumulate high half, 16-bit */ | ||
182 | +static uint16_t inl_qrdmlah_s16(CPUARMState *env, int16_t src1, | ||
183 | + int16_t src2, int16_t src3) | ||
184 | +{ | 74 | +{ |
185 | + /* Simplify: | 75 | + if (exclude == 0xffff) { |
186 | + * = ((a3 << 16) + ((e1 * e2) << 1) + (1 << 15)) >> 16 | 76 | + return 0; |
187 | + * = ((a3 << 15) + (e1 * e2) + (1 << 14)) >> 15 | ||
188 | + */ | ||
189 | + int32_t ret = (int32_t)src1 * src2; | ||
190 | + ret = ((int32_t)src3 << 15) + ret + (1 << 14); | ||
191 | + ret >>= 15; | ||
192 | + if (ret != (int16_t)ret) { | ||
193 | + SET_QC(); | ||
194 | + ret = (ret < 0 ? -0x8000 : 0x7fff); | ||
195 | + } | 77 | + } |
196 | + return ret; | 78 | + if (offset == 0) { |
79 | + while (exclude & (1 << tag)) { | ||
80 | + tag = (tag + 1) & 15; | ||
81 | + } | ||
82 | + } else { | ||
83 | + do { | ||
84 | + do { | ||
85 | + tag = (tag + 1) & 15; | ||
86 | + } while (exclude & (1 << tag)); | ||
87 | + } while (--offset > 0); | ||
88 | + } | ||
89 | + return tag; | ||
197 | +} | 90 | +} |
198 | + | 91 | + |
199 | +uint32_t HELPER(neon_qrdmlah_s16)(CPUARMState *env, uint32_t src1, | 92 | +uint64_t HELPER(irg)(CPUARMState *env, uint64_t rn, uint64_t rm) |
200 | + uint32_t src2, uint32_t src3) | ||
201 | +{ | 93 | +{ |
202 | + uint16_t e1 = inl_qrdmlah_s16(env, src1, src2, src3); | 94 | + int rtag; |
203 | + uint16_t e2 = inl_qrdmlah_s16(env, src1 >> 16, src2 >> 16, src3 >> 16); | 95 | + |
204 | + return deposit32(e1, 16, 16, e2); | 96 | + /* |
97 | + * Our IMPDEF choice for GCR_EL1.RRND==1 is to behave as if | ||
98 | + * GCR_EL1.RRND==0, always producing deterministic results. | ||
99 | + */ | ||
100 | + uint16_t exclude = extract32(rm | env->cp15.gcr_el1, 0, 16); | ||
101 | + int start = extract32(env->cp15.rgsr_el1, 0, 4); | ||
102 | + int seed = extract32(env->cp15.rgsr_el1, 8, 16); | ||
103 | + int offset, i; | ||
104 | + | ||
105 | + /* RandomTag */ | ||
106 | + for (i = offset = 0; i < 4; ++i) { | ||
107 | + /* NextRandomTagBit */ | ||
108 | + int top = (extract32(seed, 5, 1) ^ extract32(seed, 3, 1) ^ | ||
109 | + extract32(seed, 2, 1) ^ extract32(seed, 0, 1)); | ||
110 | + seed = (top << 15) | (seed >> 1); | ||
111 | + offset |= top << i; | ||
112 | + } | ||
113 | + rtag = choose_nonexcluded_tag(start, offset, exclude); | ||
114 | + env->cp15.rgsr_el1 = rtag | (seed << 8); | ||
115 | + | ||
116 | + return address_with_allocation_tag(rn, rtag); | ||
117 | +} | ||
118 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
119 | index XXXXXXX..XXXXXXX 100644 | ||
120 | --- a/target/arm/translate-a64.c | ||
121 | +++ b/target/arm/translate-a64.c | ||
122 | @@ -XXX,XX +XXX,XX @@ static TCGv_i64 clean_data_tbi(DisasContext *s, TCGv_i64 addr) | ||
123 | return clean; | ||
124 | } | ||
125 | |||
126 | +/* Insert a zero tag into src, with the result at dst. */ | ||
127 | +static void gen_address_with_allocation_tag0(TCGv_i64 dst, TCGv_i64 src) | ||
128 | +{ | ||
129 | + tcg_gen_andi_i64(dst, src, ~MAKE_64BIT_MASK(56, 4)); | ||
205 | +} | 130 | +} |
206 | + | 131 | + |
207 | +/* Signed saturating rounding doubling multiply-subtract high half, 16-bit */ | 132 | typedef struct DisasCompare64 { |
208 | +static uint16_t inl_qrdmlsh_s16(CPUARMState *env, int16_t src1, | 133 | TCGCond cond; |
209 | + int16_t src2, int16_t src3) | 134 | TCGv_i64 value; |
210 | +{ | 135 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_2src(DisasContext *s, uint32_t insn) |
211 | + /* Similarly, using subtraction: | 136 | case 3: /* SDIV */ |
212 | + * = ((a3 << 16) - ((e1 * e2) << 1) + (1 << 15)) >> 16 | 137 | handle_div(s, true, sf, rm, rn, rd); |
213 | + * = ((a3 << 15) - (e1 * e2) + (1 << 14)) >> 15 | 138 | break; |
214 | + */ | 139 | + case 4: /* IRG */ |
215 | + int32_t ret = (int32_t)src1 * src2; | 140 | + if (sf == 0 || !dc_isar_feature(aa64_mte_insn_reg, s)) { |
216 | + ret = ((int32_t)src3 << 15) - ret + (1 << 14); | 141 | + goto do_unallocated; |
217 | + ret >>= 15; | 142 | + } |
218 | + if (ret != (int16_t)ret) { | 143 | + if (s->ata) { |
219 | + SET_QC(); | 144 | + gen_helper_irg(cpu_reg_sp(s, rd), cpu_env, |
220 | + ret = (ret < 0 ? -0x8000 : 0x7fff); | 145 | + cpu_reg_sp(s, rn), cpu_reg(s, rm)); |
221 | + } | 146 | + } else { |
222 | + return ret; | 147 | + gen_address_with_allocation_tag0(cpu_reg_sp(s, rd), |
223 | +} | 148 | + cpu_reg_sp(s, rn)); |
224 | + | 149 | + } |
225 | +uint32_t HELPER(neon_qrdmlsh_s16)(CPUARMState *env, uint32_t src1, | 150 | + break; |
226 | + uint32_t src2, uint32_t src3) | 151 | case 8: /* LSLV */ |
227 | +{ | 152 | handle_shift_reg(s, A64_SHIFT_TYPE_LSL, sf, rm, rn, rd); |
228 | + uint16_t e1 = inl_qrdmlsh_s16(env, src1, src2, src3); | 153 | break; |
229 | + uint16_t e2 = inl_qrdmlsh_s16(env, src1 >> 16, src2 >> 16, src3 >> 16); | 154 | diff --git a/target/arm/Makefile.objs b/target/arm/Makefile.objs |
230 | + return deposit32(e1, 16, 16, e2); | 155 | index XXXXXXX..XXXXXXX 100644 |
231 | +} | 156 | --- a/target/arm/Makefile.objs |
232 | + | 157 | +++ b/target/arm/Makefile.objs |
233 | +/* Signed saturating rounding doubling multiply-accumulate high half, 32-bit */ | 158 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_SOFTMMU) += psci.o |
234 | +uint32_t HELPER(neon_qrdmlah_s32)(CPUARMState *env, int32_t src1, | 159 | obj-$(TARGET_AARCH64) += translate-a64.o helper-a64.o |
235 | + int32_t src2, int32_t src3) | 160 | obj-$(TARGET_AARCH64) += translate-sve.o sve_helper.o |
236 | +{ | 161 | obj-$(TARGET_AARCH64) += pauth_helper.o |
237 | + /* Simplify similarly to int_qrdmlah_s16 above. */ | 162 | +obj-$(TARGET_AARCH64) += mte_helper.o |
238 | + int64_t ret = (int64_t)src1 * src2; | ||
239 | + ret = ((int64_t)src3 << 31) + ret + (1 << 30); | ||
240 | + ret >>= 31; | ||
241 | + if (ret != (int32_t)ret) { | ||
242 | + SET_QC(); | ||
243 | + ret = (ret < 0 ? INT32_MIN : INT32_MAX); | ||
244 | + } | ||
245 | + return ret; | ||
246 | +} | ||
247 | + | ||
248 | +/* Signed saturating rounding doubling multiply-subtract high half, 32-bit */ | ||
249 | +uint32_t HELPER(neon_qrdmlsh_s32)(CPUARMState *env, int32_t src1, | ||
250 | + int32_t src2, int32_t src3) | ||
251 | +{ | ||
252 | + /* Simplify similarly to int_qrdmlsh_s16 above. */ | ||
253 | + int64_t ret = (int64_t)src1 * src2; | ||
254 | + ret = ((int64_t)src3 << 31) - ret + (1 << 30); | ||
255 | + ret >>= 31; | ||
256 | + if (ret != (int32_t)ret) { | ||
257 | + SET_QC(); | ||
258 | + ret = (ret < 0 ? INT32_MIN : INT32_MAX); | ||
259 | + } | ||
260 | + return ret; | ||
261 | +} | ||
262 | -- | 163 | -- |
263 | 2.16.2 | 164 | 2.20.1 |
264 | 165 | ||
265 | 166 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Include the U bit in the switches rather than testing separately. | 3 | The current Arm ARM has adjusted the official decode of |
4 | "Add/subtract (immediate)" so that the shift field is only bit 22, | ||
5 | and bit 23 is part of the op1 field of the parent category | ||
6 | "Data processing - immediate". | ||
4 | 7 | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Message-id: 20200626033144.790098-11-richard.henderson@linaro.org |
7 | Message-id: 20180228193125.20577-3-richard.henderson@linaro.org | 11 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 14 | --- |
10 | target/arm/translate-a64.c | 129 +++++++++++++++++++++------------------------ | 15 | target/arm/translate-a64.c | 23 ++++++++--------------- |
11 | 1 file changed, 61 insertions(+), 68 deletions(-) | 16 | 1 file changed, 8 insertions(+), 15 deletions(-) |
12 | 17 | ||
13 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 18 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
14 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate-a64.c | 20 | --- a/target/arm/translate-a64.c |
16 | +++ b/target/arm/translate-a64.c | 21 | +++ b/target/arm/translate-a64.c |
17 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | 22 | @@ -XXX,XX +XXX,XX @@ static void disas_pc_rel_adr(DisasContext *s, uint32_t insn) |
18 | int index; | 23 | /* |
19 | TCGv_ptr fpst; | 24 | * Add/subtract (immediate) |
20 | 25 | * | |
21 | - switch (opcode) { | 26 | - * 31 30 29 28 24 23 22 21 10 9 5 4 0 |
22 | - case 0x0: /* MLA */ | 27 | - * +--+--+--+-----------+-----+-------------+-----+-----+ |
23 | - case 0x4: /* MLS */ | 28 | - * |sf|op| S| 1 0 0 0 1 |shift| imm12 | Rn | Rd | |
24 | - if (!u || is_scalar) { | 29 | - * +--+--+--+-----------+-----+-------------+-----+-----+ |
25 | + switch (16 * u + opcode) { | 30 | + * 31 30 29 28 23 22 21 10 9 5 4 0 |
26 | + case 0x08: /* MUL */ | 31 | + * +--+--+--+-------------+--+-------------+-----+-----+ |
27 | + case 0x10: /* MLA */ | 32 | + * |sf|op| S| 1 0 0 0 1 0 |sh| imm12 | Rn | Rd | |
28 | + case 0x14: /* MLS */ | 33 | + * +--+--+--+-------------+--+-------------+-----+-----+ |
29 | + if (is_scalar) { | 34 | * |
30 | unallocated_encoding(s); | 35 | * sf: 0 -> 32bit, 1 -> 64bit |
31 | return; | 36 | * op: 0 -> add , 1 -> sub |
32 | } | 37 | * S: 1 -> set flags |
38 | - * shift: 00 -> LSL imm by 0, 01 -> LSL imm by 12 | ||
39 | + * sh: 1 -> LSL imm by 12 | ||
40 | */ | ||
41 | static void disas_add_sub_imm(DisasContext *s, uint32_t insn) | ||
42 | { | ||
43 | int rd = extract32(insn, 0, 5); | ||
44 | int rn = extract32(insn, 5, 5); | ||
45 | uint64_t imm = extract32(insn, 10, 12); | ||
46 | - int shift = extract32(insn, 22, 2); | ||
47 | + bool shift = extract32(insn, 22, 1); | ||
48 | bool setflags = extract32(insn, 29, 1); | ||
49 | bool sub_op = extract32(insn, 30, 1); | ||
50 | bool is_64bit = extract32(insn, 31, 1); | ||
51 | @@ -XXX,XX +XXX,XX @@ static void disas_add_sub_imm(DisasContext *s, uint32_t insn) | ||
52 | TCGv_i64 tcg_rd = setflags ? cpu_reg(s, rd) : cpu_reg_sp(s, rd); | ||
53 | TCGv_i64 tcg_result; | ||
54 | |||
55 | - switch (shift) { | ||
56 | - case 0x0: | ||
57 | - break; | ||
58 | - case 0x1: | ||
59 | + if (shift) { | ||
60 | imm <<= 12; | ||
61 | - break; | ||
62 | - default: | ||
63 | - unallocated_encoding(s); | ||
64 | - return; | ||
65 | } | ||
66 | |||
67 | tcg_result = tcg_temp_new_i64(); | ||
68 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_imm(DisasContext *s, uint32_t insn) | ||
69 | case 0x20: case 0x21: /* PC-rel. addressing */ | ||
70 | disas_pc_rel_adr(s, insn); | ||
33 | break; | 71 | break; |
34 | - case 0x2: /* SMLAL, SMLAL2, UMLAL, UMLAL2 */ | 72 | - case 0x22: case 0x23: /* Add/subtract (immediate) */ |
35 | - case 0x6: /* SMLSL, SMLSL2, UMLSL, UMLSL2 */ | 73 | + case 0x22: /* Add/subtract (immediate) */ |
36 | - case 0xa: /* SMULL, SMULL2, UMULL, UMULL2 */ | 74 | disas_add_sub_imm(s, insn); |
37 | + case 0x02: /* SMLAL, SMLAL2 */ | ||
38 | + case 0x12: /* UMLAL, UMLAL2 */ | ||
39 | + case 0x06: /* SMLSL, SMLSL2 */ | ||
40 | + case 0x16: /* UMLSL, UMLSL2 */ | ||
41 | + case 0x0a: /* SMULL, SMULL2 */ | ||
42 | + case 0x1a: /* UMULL, UMULL2 */ | ||
43 | if (is_scalar) { | ||
44 | unallocated_encoding(s); | ||
45 | return; | ||
46 | } | ||
47 | is_long = true; | ||
48 | break; | 75 | break; |
49 | - case 0x3: /* SQDMLAL, SQDMLAL2 */ | 76 | case 0x24: /* Logical (immediate) */ |
50 | - case 0x7: /* SQDMLSL, SQDMLSL2 */ | ||
51 | - case 0xb: /* SQDMULL, SQDMULL2 */ | ||
52 | + case 0x03: /* SQDMLAL, SQDMLAL2 */ | ||
53 | + case 0x07: /* SQDMLSL, SQDMLSL2 */ | ||
54 | + case 0x0b: /* SQDMULL, SQDMULL2 */ | ||
55 | is_long = true; | ||
56 | - /* fall through */ | ||
57 | - case 0xc: /* SQDMULH */ | ||
58 | - case 0xd: /* SQRDMULH */ | ||
59 | - if (u) { | ||
60 | - unallocated_encoding(s); | ||
61 | - return; | ||
62 | - } | ||
63 | break; | ||
64 | - case 0x8: /* MUL */ | ||
65 | - if (u || is_scalar) { | ||
66 | - unallocated_encoding(s); | ||
67 | - return; | ||
68 | - } | ||
69 | + case 0x0c: /* SQDMULH */ | ||
70 | + case 0x0d: /* SQRDMULH */ | ||
71 | break; | ||
72 | - case 0x1: /* FMLA */ | ||
73 | - case 0x5: /* FMLS */ | ||
74 | - if (u) { | ||
75 | - unallocated_encoding(s); | ||
76 | - return; | ||
77 | - } | ||
78 | - /* fall through */ | ||
79 | - case 0x9: /* FMUL, FMULX */ | ||
80 | + case 0x01: /* FMLA */ | ||
81 | + case 0x05: /* FMLS */ | ||
82 | + case 0x09: /* FMUL */ | ||
83 | + case 0x19: /* FMULX */ | ||
84 | if (size == 1) { | ||
85 | unallocated_encoding(s); | ||
86 | return; | ||
87 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
88 | |||
89 | read_vec_element(s, tcg_op, rn, pass, MO_64); | ||
90 | |||
91 | - switch (opcode) { | ||
92 | - case 0x5: /* FMLS */ | ||
93 | + switch (16 * u + opcode) { | ||
94 | + case 0x05: /* FMLS */ | ||
95 | /* As usual for ARM, separate negation for fused multiply-add */ | ||
96 | gen_helper_vfp_negd(tcg_op, tcg_op); | ||
97 | /* fall through */ | ||
98 | - case 0x1: /* FMLA */ | ||
99 | + case 0x01: /* FMLA */ | ||
100 | read_vec_element(s, tcg_res, rd, pass, MO_64); | ||
101 | gen_helper_vfp_muladdd(tcg_res, tcg_op, tcg_idx, tcg_res, fpst); | ||
102 | break; | ||
103 | - case 0x9: /* FMUL, FMULX */ | ||
104 | - if (u) { | ||
105 | - gen_helper_vfp_mulxd(tcg_res, tcg_op, tcg_idx, fpst); | ||
106 | - } else { | ||
107 | - gen_helper_vfp_muld(tcg_res, tcg_op, tcg_idx, fpst); | ||
108 | - } | ||
109 | + case 0x09: /* FMUL */ | ||
110 | + gen_helper_vfp_muld(tcg_res, tcg_op, tcg_idx, fpst); | ||
111 | + break; | ||
112 | + case 0x19: /* FMULX */ | ||
113 | + gen_helper_vfp_mulxd(tcg_res, tcg_op, tcg_idx, fpst); | ||
114 | break; | ||
115 | default: | ||
116 | g_assert_not_reached(); | ||
117 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
118 | |||
119 | read_vec_element_i32(s, tcg_op, rn, pass, is_scalar ? size : MO_32); | ||
120 | |||
121 | - switch (opcode) { | ||
122 | - case 0x0: /* MLA */ | ||
123 | - case 0x4: /* MLS */ | ||
124 | - case 0x8: /* MUL */ | ||
125 | + switch (16 * u + opcode) { | ||
126 | + case 0x08: /* MUL */ | ||
127 | + case 0x10: /* MLA */ | ||
128 | + case 0x14: /* MLS */ | ||
129 | { | ||
130 | static NeonGenTwoOpFn * const fns[2][2] = { | ||
131 | { gen_helper_neon_add_u16, gen_helper_neon_sub_u16 }, | ||
132 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
133 | genfn(tcg_res, tcg_op, tcg_res); | ||
134 | break; | ||
135 | } | ||
136 | - case 0x5: /* FMLS */ | ||
137 | - case 0x1: /* FMLA */ | ||
138 | + case 0x05: /* FMLS */ | ||
139 | + case 0x01: /* FMLA */ | ||
140 | read_vec_element_i32(s, tcg_res, rd, pass, | ||
141 | is_scalar ? size : MO_32); | ||
142 | switch (size) { | ||
143 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
144 | g_assert_not_reached(); | ||
145 | } | ||
146 | break; | ||
147 | - case 0x9: /* FMUL, FMULX */ | ||
148 | + case 0x09: /* FMUL */ | ||
149 | switch (size) { | ||
150 | case 1: | ||
151 | - if (u) { | ||
152 | - if (is_scalar) { | ||
153 | - gen_helper_advsimd_mulxh(tcg_res, tcg_op, | ||
154 | - tcg_idx, fpst); | ||
155 | - } else { | ||
156 | - gen_helper_advsimd_mulx2h(tcg_res, tcg_op, | ||
157 | - tcg_idx, fpst); | ||
158 | - } | ||
159 | + if (is_scalar) { | ||
160 | + gen_helper_advsimd_mulh(tcg_res, tcg_op, | ||
161 | + tcg_idx, fpst); | ||
162 | } else { | ||
163 | - if (is_scalar) { | ||
164 | - gen_helper_advsimd_mulh(tcg_res, tcg_op, | ||
165 | - tcg_idx, fpst); | ||
166 | - } else { | ||
167 | - gen_helper_advsimd_mul2h(tcg_res, tcg_op, | ||
168 | - tcg_idx, fpst); | ||
169 | - } | ||
170 | + gen_helper_advsimd_mul2h(tcg_res, tcg_op, | ||
171 | + tcg_idx, fpst); | ||
172 | } | ||
173 | break; | ||
174 | case 2: | ||
175 | - if (u) { | ||
176 | - gen_helper_vfp_mulxs(tcg_res, tcg_op, tcg_idx, fpst); | ||
177 | - } else { | ||
178 | - gen_helper_vfp_muls(tcg_res, tcg_op, tcg_idx, fpst); | ||
179 | - } | ||
180 | + gen_helper_vfp_muls(tcg_res, tcg_op, tcg_idx, fpst); | ||
181 | break; | ||
182 | default: | ||
183 | g_assert_not_reached(); | ||
184 | } | ||
185 | break; | ||
186 | - case 0xc: /* SQDMULH */ | ||
187 | + case 0x19: /* FMULX */ | ||
188 | + switch (size) { | ||
189 | + case 1: | ||
190 | + if (is_scalar) { | ||
191 | + gen_helper_advsimd_mulxh(tcg_res, tcg_op, | ||
192 | + tcg_idx, fpst); | ||
193 | + } else { | ||
194 | + gen_helper_advsimd_mulx2h(tcg_res, tcg_op, | ||
195 | + tcg_idx, fpst); | ||
196 | + } | ||
197 | + break; | ||
198 | + case 2: | ||
199 | + gen_helper_vfp_mulxs(tcg_res, tcg_op, tcg_idx, fpst); | ||
200 | + break; | ||
201 | + default: | ||
202 | + g_assert_not_reached(); | ||
203 | + } | ||
204 | + break; | ||
205 | + case 0x0c: /* SQDMULH */ | ||
206 | if (size == 1) { | ||
207 | gen_helper_neon_qdmulh_s16(tcg_res, cpu_env, | ||
208 | tcg_op, tcg_idx); | ||
209 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
210 | tcg_op, tcg_idx); | ||
211 | } | ||
212 | break; | ||
213 | - case 0xd: /* SQRDMULH */ | ||
214 | + case 0x0d: /* SQRDMULH */ | ||
215 | if (size == 1) { | ||
216 | gen_helper_neon_qrdmulh_s16(tcg_res, cpu_env, | ||
217 | tcg_op, tcg_idx); | ||
218 | -- | 77 | -- |
219 | 2.16.2 | 78 | 2.20.1 |
220 | 79 | ||
221 | 80 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20180228193125.20577-6-richard.henderson@linaro.org | 5 | Message-id: 20200626033144.790098-12-richard.henderson@linaro.org |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 7 | --- |
8 | target/arm/helper.h | 9 +++++ | 8 | target/arm/helper-a64.h | 1 + |
9 | target/arm/translate-a64.c | 83 ++++++++++++++++++++++++++++++++++++++++++++++ | 9 | target/arm/internals.h | 9 +++++++ |
10 | target/arm/vec_helper.c | 74 +++++++++++++++++++++++++++++++++++++++++ | 10 | target/arm/mte_helper.c | 10 ++++++++ |
11 | 3 files changed, 166 insertions(+) | 11 | target/arm/translate-a64.c | 51 ++++++++++++++++++++++++++++++++++++++ |
12 | 4 files changed, 71 insertions(+) | ||
12 | 13 | ||
13 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 14 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h |
14 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.h | 16 | --- a/target/arm/helper-a64.h |
16 | +++ b/target/arm/helper.h | 17 | +++ b/target/arm/helper-a64.h |
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_2(dc_zva, void, env, i64) | 18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_2(xpaci, TCG_CALL_NO_RWG_SE, i64, env, i64) |
18 | DEF_HELPER_FLAGS_2(neon_pmull_64_lo, TCG_CALL_NO_RWG_SE, i64, i64, i64) | 19 | DEF_HELPER_FLAGS_2(xpacd, TCG_CALL_NO_RWG_SE, i64, env, i64) |
19 | DEF_HELPER_FLAGS_2(neon_pmull_64_hi, TCG_CALL_NO_RWG_SE, i64, i64, i64) | 20 | |
20 | 21 | DEF_HELPER_FLAGS_3(irg, TCG_CALL_NO_RWG, i64, env, i64, i64) | |
21 | +DEF_HELPER_FLAGS_5(gvec_qrdmlah_s16, TCG_CALL_NO_RWG, | 22 | +DEF_HELPER_FLAGS_4(addsubg, TCG_CALL_NO_RWG_SE, i64, env, i64, s32, i32) |
22 | + void, ptr, ptr, ptr, ptr, i32) | 23 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
23 | +DEF_HELPER_FLAGS_5(gvec_qrdmlsh_s16, TCG_CALL_NO_RWG, | 24 | index XXXXXXX..XXXXXXX 100644 |
24 | + void, ptr, ptr, ptr, ptr, i32) | 25 | --- a/target/arm/internals.h |
25 | +DEF_HELPER_FLAGS_5(gvec_qrdmlah_s32, TCG_CALL_NO_RWG, | 26 | +++ b/target/arm/internals.h |
26 | + void, ptr, ptr, ptr, ptr, i32) | 27 | @@ -XXX,XX +XXX,XX @@ void arm_log_exception(int idx); |
27 | +DEF_HELPER_FLAGS_5(gvec_qrdmlsh_s32, TCG_CALL_NO_RWG, | 28 | */ |
28 | + void, ptr, ptr, ptr, ptr, i32) | 29 | #define GMID_EL1_BS 6 |
30 | |||
31 | +/* We associate one allocation tag per 16 bytes, the minimum. */ | ||
32 | +#define LOG2_TAG_GRANULE 4 | ||
33 | +#define TAG_GRANULE (1 << LOG2_TAG_GRANULE) | ||
29 | + | 34 | + |
30 | #ifdef TARGET_AARCH64 | 35 | +static inline int allocation_tag_from_addr(uint64_t ptr) |
31 | #include "helper-a64.h" | 36 | +{ |
32 | #endif | 37 | + return extract64(ptr, 56, 4); |
38 | +} | ||
39 | + | ||
40 | static inline uint64_t address_with_allocation_tag(uint64_t ptr, int rtag) | ||
41 | { | ||
42 | return deposit64(ptr, 56, 4, rtag); | ||
43 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/target/arm/mte_helper.c | ||
46 | +++ b/target/arm/mte_helper.c | ||
47 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(irg)(CPUARMState *env, uint64_t rn, uint64_t rm) | ||
48 | |||
49 | return address_with_allocation_tag(rn, rtag); | ||
50 | } | ||
51 | + | ||
52 | +uint64_t HELPER(addsubg)(CPUARMState *env, uint64_t ptr, | ||
53 | + int32_t offset, uint32_t tag_offset) | ||
54 | +{ | ||
55 | + int start_tag = allocation_tag_from_addr(ptr); | ||
56 | + uint16_t exclude = extract32(env->cp15.gcr_el1, 0, 16); | ||
57 | + int rtag = choose_nonexcluded_tag(start_tag, tag_offset, exclude); | ||
58 | + | ||
59 | + return address_with_allocation_tag(ptr + offset, rtag); | ||
60 | +} | ||
33 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 61 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
34 | index XXXXXXX..XXXXXXX 100644 | 62 | index XXXXXXX..XXXXXXX 100644 |
35 | --- a/target/arm/translate-a64.c | 63 | --- a/target/arm/translate-a64.c |
36 | +++ b/target/arm/translate-a64.c | 64 | +++ b/target/arm/translate-a64.c |
37 | @@ -XXX,XX +XXX,XX @@ static void gen_gvec_op3(DisasContext *s, bool is_q, int rd, | 65 | @@ -XXX,XX +XXX,XX @@ static void disas_add_sub_imm(DisasContext *s, uint32_t insn) |
38 | vec_full_reg_size(s), gvec_op); | 66 | tcg_temp_free_i64(tcg_result); |
39 | } | 67 | } |
40 | 68 | ||
41 | +/* Expand a 3-operand + env pointer operation using | 69 | +/* |
42 | + * an out-of-line helper. | 70 | + * Add/subtract (immediate, with tags) |
71 | + * | ||
72 | + * 31 30 29 28 23 22 21 16 14 10 9 5 4 0 | ||
73 | + * +--+--+--+-------------+--+---------+--+-------+-----+-----+ | ||
74 | + * |sf|op| S| 1 0 0 0 1 1 |o2| uimm6 |o3| uimm4 | Rn | Rd | | ||
75 | + * +--+--+--+-------------+--+---------+--+-------+-----+-----+ | ||
76 | + * | ||
77 | + * op: 0 -> add, 1 -> sub | ||
43 | + */ | 78 | + */ |
44 | +static void gen_gvec_op3_env(DisasContext *s, bool is_q, int rd, | 79 | +static void disas_add_sub_imm_with_tags(DisasContext *s, uint32_t insn) |
45 | + int rn, int rm, gen_helper_gvec_3_ptr *fn) | ||
46 | +{ | ||
47 | + tcg_gen_gvec_3_ptr(vec_full_reg_offset(s, rd), | ||
48 | + vec_full_reg_offset(s, rn), | ||
49 | + vec_full_reg_offset(s, rm), cpu_env, | ||
50 | + is_q ? 16 : 8, vec_full_reg_size(s), 0, fn); | ||
51 | +} | ||
52 | + | ||
53 | /* Set ZF and NF based on a 64 bit result. This is alas fiddlier | ||
54 | * than the 32 bit equivalent. | ||
55 | */ | ||
56 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_fp16(DisasContext *s, uint32_t insn) | ||
57 | clear_vec_high(s, is_q, rd); | ||
58 | } | ||
59 | |||
60 | +/* AdvSIMD three same extra | ||
61 | + * 31 30 29 28 24 23 22 21 20 16 15 14 11 10 9 5 4 0 | ||
62 | + * +---+---+---+-----------+------+---+------+---+--------+---+----+----+ | ||
63 | + * | 0 | Q | U | 0 1 1 1 0 | size | 0 | Rm | 1 | opcode | 1 | Rn | Rd | | ||
64 | + * +---+---+---+-----------+------+---+------+---+--------+---+----+----+ | ||
65 | + */ | ||
66 | +static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | ||
67 | +{ | 80 | +{ |
68 | + int rd = extract32(insn, 0, 5); | 81 | + int rd = extract32(insn, 0, 5); |
69 | + int rn = extract32(insn, 5, 5); | 82 | + int rn = extract32(insn, 5, 5); |
70 | + int opcode = extract32(insn, 11, 4); | 83 | + int uimm4 = extract32(insn, 10, 4); |
71 | + int rm = extract32(insn, 16, 5); | 84 | + int uimm6 = extract32(insn, 16, 6); |
72 | + int size = extract32(insn, 22, 2); | 85 | + bool sub_op = extract32(insn, 30, 1); |
73 | + bool u = extract32(insn, 29, 1); | 86 | + TCGv_i64 tcg_rn, tcg_rd; |
74 | + bool is_q = extract32(insn, 30, 1); | 87 | + int imm; |
75 | + int feature; | ||
76 | + | 88 | + |
77 | + switch (u * 16 + opcode) { | 89 | + /* Test all of sf=1, S=0, o2=0, o3=0. */ |
78 | + case 0x10: /* SQRDMLAH (vector) */ | 90 | + if ((insn & 0xa040c000u) != 0x80000000u || |
79 | + case 0x11: /* SQRDMLSH (vector) */ | 91 | + !dc_isar_feature(aa64_mte_insn_reg, s)) { |
80 | + if (size != 1 && size != 2) { | ||
81 | + unallocated_encoding(s); | ||
82 | + return; | ||
83 | + } | ||
84 | + feature = ARM_FEATURE_V8_RDM; | ||
85 | + break; | ||
86 | + default: | ||
87 | + unallocated_encoding(s); | 92 | + unallocated_encoding(s); |
88 | + return; | 93 | + return; |
89 | + } | 94 | + } |
90 | + if (!arm_dc_feature(s, feature)) { | 95 | + |
91 | + unallocated_encoding(s); | 96 | + imm = uimm6 << LOG2_TAG_GRANULE; |
92 | + return; | 97 | + if (sub_op) { |
93 | + } | 98 | + imm = -imm; |
94 | + if (!fp_access_check(s)) { | ||
95 | + return; | ||
96 | + } | 99 | + } |
97 | + | 100 | + |
98 | + switch (opcode) { | 101 | + tcg_rn = cpu_reg_sp(s, rn); |
99 | + case 0x0: /* SQRDMLAH (vector) */ | 102 | + tcg_rd = cpu_reg_sp(s, rd); |
100 | + switch (size) { | ||
101 | + case 1: | ||
102 | + gen_gvec_op3_env(s, is_q, rd, rn, rm, gen_helper_gvec_qrdmlah_s16); | ||
103 | + break; | ||
104 | + case 2: | ||
105 | + gen_gvec_op3_env(s, is_q, rd, rn, rm, gen_helper_gvec_qrdmlah_s32); | ||
106 | + break; | ||
107 | + default: | ||
108 | + g_assert_not_reached(); | ||
109 | + } | ||
110 | + return; | ||
111 | + | 103 | + |
112 | + case 0x1: /* SQRDMLSH (vector) */ | 104 | + if (s->ata) { |
113 | + switch (size) { | 105 | + TCGv_i32 offset = tcg_const_i32(imm); |
114 | + case 1: | 106 | + TCGv_i32 tag_offset = tcg_const_i32(uimm4); |
115 | + gen_gvec_op3_env(s, is_q, rd, rn, rm, gen_helper_gvec_qrdmlsh_s16); | ||
116 | + break; | ||
117 | + case 2: | ||
118 | + gen_gvec_op3_env(s, is_q, rd, rn, rm, gen_helper_gvec_qrdmlsh_s32); | ||
119 | + break; | ||
120 | + default: | ||
121 | + g_assert_not_reached(); | ||
122 | + } | ||
123 | + return; | ||
124 | + | 107 | + |
125 | + default: | 108 | + gen_helper_addsubg(tcg_rd, cpu_env, tcg_rn, offset, tag_offset); |
126 | + g_assert_not_reached(); | 109 | + tcg_temp_free_i32(tag_offset); |
110 | + tcg_temp_free_i32(offset); | ||
111 | + } else { | ||
112 | + tcg_gen_addi_i64(tcg_rd, tcg_rn, imm); | ||
113 | + gen_address_with_allocation_tag0(tcg_rd, tcg_rd); | ||
127 | + } | 114 | + } |
128 | +} | 115 | +} |
129 | + | 116 | + |
130 | static void handle_2misc_widening(DisasContext *s, int opcode, bool is_q, | 117 | /* The input should be a value in the bottom e bits (with higher |
131 | int size, int rn, int rd) | 118 | * bits zero); returns that value replicated into every element |
132 | { | 119 | * of size e in a 64 bit integer. |
133 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_imm2(DisasContext *s, uint32_t insn) | 120 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_imm(DisasContext *s, uint32_t insn) |
134 | static const AArch64DecodeTable data_proc_simd[] = { | 121 | case 0x22: /* Add/subtract (immediate) */ |
135 | /* pattern , mask , fn */ | 122 | disas_add_sub_imm(s, insn); |
136 | { 0x0e200400, 0x9f200400, disas_simd_three_reg_same }, | 123 | break; |
137 | + { 0x0e008400, 0x9f208400, disas_simd_three_reg_same_extra }, | 124 | + case 0x23: /* Add/subtract (immediate, with tags) */ |
138 | { 0x0e200000, 0x9f200c00, disas_simd_three_reg_diff }, | 125 | + disas_add_sub_imm_with_tags(s, insn); |
139 | { 0x0e200800, 0x9f3e0c00, disas_simd_two_reg_misc }, | 126 | + break; |
140 | { 0x0e300800, 0x9f3e0c00, disas_simd_across_lanes }, | 127 | case 0x24: /* Logical (immediate) */ |
141 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | 128 | disas_logic_imm(s, insn); |
142 | index XXXXXXX..XXXXXXX 100644 | 129 | break; |
143 | --- a/target/arm/vec_helper.c | ||
144 | +++ b/target/arm/vec_helper.c | ||
145 | @@ -XXX,XX +XXX,XX @@ | ||
146 | |||
147 | #define SET_QC() env->vfp.xregs[ARM_VFP_FPSCR] |= CPSR_Q | ||
148 | |||
149 | +static void clear_tail(void *vd, uintptr_t opr_sz, uintptr_t max_sz) | ||
150 | +{ | ||
151 | + uint64_t *d = vd + opr_sz; | ||
152 | + uintptr_t i; | ||
153 | + | ||
154 | + for (i = opr_sz; i < max_sz; i += 8) { | ||
155 | + *d++ = 0; | ||
156 | + } | ||
157 | +} | ||
158 | + | ||
159 | /* Signed saturating rounding doubling multiply-accumulate high half, 16-bit */ | ||
160 | static uint16_t inl_qrdmlah_s16(CPUARMState *env, int16_t src1, | ||
161 | int16_t src2, int16_t src3) | ||
162 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(neon_qrdmlah_s16)(CPUARMState *env, uint32_t src1, | ||
163 | return deposit32(e1, 16, 16, e2); | ||
164 | } | ||
165 | |||
166 | +void HELPER(gvec_qrdmlah_s16)(void *vd, void *vn, void *vm, | ||
167 | + void *ve, uint32_t desc) | ||
168 | +{ | ||
169 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
170 | + int16_t *d = vd; | ||
171 | + int16_t *n = vn; | ||
172 | + int16_t *m = vm; | ||
173 | + CPUARMState *env = ve; | ||
174 | + uintptr_t i; | ||
175 | + | ||
176 | + for (i = 0; i < opr_sz / 2; ++i) { | ||
177 | + d[i] = inl_qrdmlah_s16(env, n[i], m[i], d[i]); | ||
178 | + } | ||
179 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
180 | +} | ||
181 | + | ||
182 | /* Signed saturating rounding doubling multiply-subtract high half, 16-bit */ | ||
183 | static uint16_t inl_qrdmlsh_s16(CPUARMState *env, int16_t src1, | ||
184 | int16_t src2, int16_t src3) | ||
185 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(neon_qrdmlsh_s16)(CPUARMState *env, uint32_t src1, | ||
186 | return deposit32(e1, 16, 16, e2); | ||
187 | } | ||
188 | |||
189 | +void HELPER(gvec_qrdmlsh_s16)(void *vd, void *vn, void *vm, | ||
190 | + void *ve, uint32_t desc) | ||
191 | +{ | ||
192 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
193 | + int16_t *d = vd; | ||
194 | + int16_t *n = vn; | ||
195 | + int16_t *m = vm; | ||
196 | + CPUARMState *env = ve; | ||
197 | + uintptr_t i; | ||
198 | + | ||
199 | + for (i = 0; i < opr_sz / 2; ++i) { | ||
200 | + d[i] = inl_qrdmlsh_s16(env, n[i], m[i], d[i]); | ||
201 | + } | ||
202 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
203 | +} | ||
204 | + | ||
205 | /* Signed saturating rounding doubling multiply-accumulate high half, 32-bit */ | ||
206 | uint32_t HELPER(neon_qrdmlah_s32)(CPUARMState *env, int32_t src1, | ||
207 | int32_t src2, int32_t src3) | ||
208 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(neon_qrdmlah_s32)(CPUARMState *env, int32_t src1, | ||
209 | return ret; | ||
210 | } | ||
211 | |||
212 | +void HELPER(gvec_qrdmlah_s32)(void *vd, void *vn, void *vm, | ||
213 | + void *ve, uint32_t desc) | ||
214 | +{ | ||
215 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
216 | + int32_t *d = vd; | ||
217 | + int32_t *n = vn; | ||
218 | + int32_t *m = vm; | ||
219 | + CPUARMState *env = ve; | ||
220 | + uintptr_t i; | ||
221 | + | ||
222 | + for (i = 0; i < opr_sz / 4; ++i) { | ||
223 | + d[i] = helper_neon_qrdmlah_s32(env, n[i], m[i], d[i]); | ||
224 | + } | ||
225 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
226 | +} | ||
227 | + | ||
228 | /* Signed saturating rounding doubling multiply-subtract high half, 32-bit */ | ||
229 | uint32_t HELPER(neon_qrdmlsh_s32)(CPUARMState *env, int32_t src1, | ||
230 | int32_t src2, int32_t src3) | ||
231 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(neon_qrdmlsh_s32)(CPUARMState *env, int32_t src1, | ||
232 | } | ||
233 | return ret; | ||
234 | } | ||
235 | + | ||
236 | +void HELPER(gvec_qrdmlsh_s32)(void *vd, void *vn, void *vm, | ||
237 | + void *ve, uint32_t desc) | ||
238 | +{ | ||
239 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
240 | + int32_t *d = vd; | ||
241 | + int32_t *n = vn; | ||
242 | + int32_t *m = vm; | ||
243 | + CPUARMState *env = ve; | ||
244 | + uintptr_t i; | ||
245 | + | ||
246 | + for (i = 0; i < opr_sz / 4; ++i) { | ||
247 | + d[i] = helper_neon_qrdmlsh_s32(env, n[i], m[i], d[i]); | ||
248 | + } | ||
249 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
250 | +} | ||
251 | -- | 130 | -- |
252 | 2.16.2 | 131 | 2.20.1 |
253 | 132 | ||
254 | 133 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20180228193125.20577-7-richard.henderson@linaro.org | 5 | Message-id: 20200626033144.790098-13-richard.henderson@linaro.org |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 7 | --- |
8 | target/arm/translate-a64.c | 29 +++++++++++++++++++++++++++++ | 8 | target/arm/translate-a64.c | 15 +++++++++++++++ |
9 | 1 file changed, 29 insertions(+) | 9 | 1 file changed, 15 insertions(+) |
10 | 10 | ||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
12 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-a64.c | 13 | --- a/target/arm/translate-a64.c |
14 | +++ b/target/arm/translate-a64.c | 14 | +++ b/target/arm/translate-a64.c |
15 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | 15 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_2src(DisasContext *s, uint32_t insn) |
16 | case 0x19: /* FMULX */ | 16 | cpu_reg_sp(s, rn)); |
17 | is_fp = true; | 17 | } |
18 | break; | 18 | break; |
19 | + case 0x1d: /* SQRDMLAH */ | 19 | + case 5: /* GMI */ |
20 | + case 0x1f: /* SQRDMLSH */ | 20 | + if (sf == 0 || !dc_isar_feature(aa64_mte_insn_reg, s)) { |
21 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_RDM)) { | 21 | + goto do_unallocated; |
22 | + unallocated_encoding(s); | 22 | + } else { |
23 | + return; | 23 | + TCGv_i64 t1 = tcg_const_i64(1); |
24 | + TCGv_i64 t2 = tcg_temp_new_i64(); | ||
25 | + | ||
26 | + tcg_gen_extract_i64(t2, cpu_reg_sp(s, rn), 56, 4); | ||
27 | + tcg_gen_shl_i64(t1, t1, t2); | ||
28 | + tcg_gen_or_i64(cpu_reg(s, rd), cpu_reg(s, rm), t1); | ||
29 | + | ||
30 | + tcg_temp_free_i64(t1); | ||
31 | + tcg_temp_free_i64(t2); | ||
24 | + } | 32 | + } |
25 | + break; | 33 | + break; |
26 | default: | 34 | case 8: /* LSLV */ |
27 | unallocated_encoding(s); | 35 | handle_shift_reg(s, A64_SHIFT_TYPE_LSL, sf, rm, rn, rd); |
28 | return; | 36 | break; |
29 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
30 | tcg_op, tcg_idx); | ||
31 | } | ||
32 | break; | ||
33 | + case 0x1d: /* SQRDMLAH */ | ||
34 | + read_vec_element_i32(s, tcg_res, rd, pass, | ||
35 | + is_scalar ? size : MO_32); | ||
36 | + if (size == 1) { | ||
37 | + gen_helper_neon_qrdmlah_s16(tcg_res, cpu_env, | ||
38 | + tcg_op, tcg_idx, tcg_res); | ||
39 | + } else { | ||
40 | + gen_helper_neon_qrdmlah_s32(tcg_res, cpu_env, | ||
41 | + tcg_op, tcg_idx, tcg_res); | ||
42 | + } | ||
43 | + break; | ||
44 | + case 0x1f: /* SQRDMLSH */ | ||
45 | + read_vec_element_i32(s, tcg_res, rd, pass, | ||
46 | + is_scalar ? size : MO_32); | ||
47 | + if (size == 1) { | ||
48 | + gen_helper_neon_qrdmlsh_s16(tcg_res, cpu_env, | ||
49 | + tcg_op, tcg_idx, tcg_res); | ||
50 | + } else { | ||
51 | + gen_helper_neon_qrdmlsh_s32(tcg_res, cpu_env, | ||
52 | + tcg_op, tcg_idx, tcg_res); | ||
53 | + } | ||
54 | + break; | ||
55 | default: | ||
56 | g_assert_not_reached(); | ||
57 | } | ||
58 | -- | 37 | -- |
59 | 2.16.2 | 38 | 2.20.1 |
60 | 39 | ||
61 | 40 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Message-id: 20180228193125.20577-13-richard.henderson@linaro.org | 5 | Message-id: 20200626033144.790098-14-richard.henderson@linaro.org |
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | [PMM: renamed e1/e2/e3/e4 to use the same naming as the version | ||
7 | of the pseudocode in the Arm ARM] | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | 7 | --- |
10 | target/arm/helper.h | 11 ++++ | 8 | target/arm/translate-a64.c | 24 ++++++++++++++++++++++-- |
11 | target/arm/translate-a64.c | 94 +++++++++++++++++++++++++--- | 9 | 1 file changed, 22 insertions(+), 2 deletions(-) |
12 | target/arm/vec_helper.c | 149 +++++++++++++++++++++++++++++++++++++++++++++ | ||
13 | 3 files changed, 246 insertions(+), 8 deletions(-) | ||
14 | 10 | ||
15 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/helper.h | ||
18 | +++ b/target/arm/helper.h | ||
19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_fcadds, TCG_CALL_NO_RWG, | ||
20 | DEF_HELPER_FLAGS_5(gvec_fcaddd, TCG_CALL_NO_RWG, | ||
21 | void, ptr, ptr, ptr, ptr, i32) | ||
22 | |||
23 | +DEF_HELPER_FLAGS_5(gvec_fcmlah, TCG_CALL_NO_RWG, | ||
24 | + void, ptr, ptr, ptr, ptr, i32) | ||
25 | +DEF_HELPER_FLAGS_5(gvec_fcmlah_idx, TCG_CALL_NO_RWG, | ||
26 | + void, ptr, ptr, ptr, ptr, i32) | ||
27 | +DEF_HELPER_FLAGS_5(gvec_fcmlas, TCG_CALL_NO_RWG, | ||
28 | + void, ptr, ptr, ptr, ptr, i32) | ||
29 | +DEF_HELPER_FLAGS_5(gvec_fcmlas_idx, TCG_CALL_NO_RWG, | ||
30 | + void, ptr, ptr, ptr, ptr, i32) | ||
31 | +DEF_HELPER_FLAGS_5(gvec_fcmlad, TCG_CALL_NO_RWG, | ||
32 | + void, ptr, ptr, ptr, ptr, i32) | ||
33 | + | ||
34 | #ifdef TARGET_AARCH64 | ||
35 | #include "helper-a64.h" | ||
36 | #endif | ||
37 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
38 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
39 | --- a/target/arm/translate-a64.c | 13 | --- a/target/arm/translate-a64.c |
40 | +++ b/target/arm/translate-a64.c | 14 | +++ b/target/arm/translate-a64.c |
41 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | 15 | @@ -XXX,XX +XXX,XX @@ static void handle_crc32(DisasContext *s, |
42 | } | 16 | */ |
43 | feature = ARM_FEATURE_V8_RDM; | 17 | static void disas_data_proc_2src(DisasContext *s, uint32_t insn) |
44 | break; | 18 | { |
45 | + case 0x8: /* FCMLA, #0 */ | 19 | - unsigned int sf, rm, opcode, rn, rd; |
46 | + case 0x9: /* FCMLA, #90 */ | 20 | + unsigned int sf, rm, opcode, rn, rd, setflag; |
47 | + case 0xa: /* FCMLA, #180 */ | 21 | sf = extract32(insn, 31, 1); |
48 | + case 0xb: /* FCMLA, #270 */ | 22 | + setflag = extract32(insn, 29, 1); |
49 | case 0xc: /* FCADD, #90 */ | 23 | rm = extract32(insn, 16, 5); |
50 | case 0xe: /* FCADD, #270 */ | 24 | opcode = extract32(insn, 10, 6); |
51 | if (size == 0 | 25 | rn = extract32(insn, 5, 5); |
52 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | 26 | rd = extract32(insn, 0, 5); |
53 | } | 27 | |
54 | return; | 28 | - if (extract32(insn, 29, 1)) { |
55 | 29 | + if (setflag && opcode != 0) { | |
56 | + case 0x8: /* FCMLA, #0 */ | ||
57 | + case 0x9: /* FCMLA, #90 */ | ||
58 | + case 0xa: /* FCMLA, #180 */ | ||
59 | + case 0xb: /* FCMLA, #270 */ | ||
60 | + rot = extract32(opcode, 0, 2); | ||
61 | + switch (size) { | ||
62 | + case 1: | ||
63 | + gen_gvec_op3_fpst(s, is_q, rd, rn, rm, true, rot, | ||
64 | + gen_helper_gvec_fcmlah); | ||
65 | + break; | ||
66 | + case 2: | ||
67 | + gen_gvec_op3_fpst(s, is_q, rd, rn, rm, false, rot, | ||
68 | + gen_helper_gvec_fcmlas); | ||
69 | + break; | ||
70 | + case 3: | ||
71 | + gen_gvec_op3_fpst(s, is_q, rd, rn, rm, false, rot, | ||
72 | + gen_helper_gvec_fcmlad); | ||
73 | + break; | ||
74 | + default: | ||
75 | + g_assert_not_reached(); | ||
76 | + } | ||
77 | + return; | ||
78 | + | ||
79 | case 0xc: /* FCADD, #90 */ | ||
80 | case 0xe: /* FCADD, #270 */ | ||
81 | rot = extract32(opcode, 1, 1); | ||
82 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
83 | int rn = extract32(insn, 5, 5); | ||
84 | int rd = extract32(insn, 0, 5); | ||
85 | bool is_long = false; | ||
86 | - bool is_fp = false; | ||
87 | + int is_fp = 0; | ||
88 | bool is_fp16 = false; | ||
89 | int index; | ||
90 | TCGv_ptr fpst; | ||
91 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
92 | case 0x05: /* FMLS */ | ||
93 | case 0x09: /* FMUL */ | ||
94 | case 0x19: /* FMULX */ | ||
95 | - is_fp = true; | ||
96 | + is_fp = 1; | ||
97 | break; | ||
98 | case 0x1d: /* SQRDMLAH */ | ||
99 | case 0x1f: /* SQRDMLSH */ | ||
100 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
101 | return; | ||
102 | } | ||
103 | break; | ||
104 | + case 0x11: /* FCMLA #0 */ | ||
105 | + case 0x13: /* FCMLA #90 */ | ||
106 | + case 0x15: /* FCMLA #180 */ | ||
107 | + case 0x17: /* FCMLA #270 */ | ||
108 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_FCMA)) { | ||
109 | + unallocated_encoding(s); | ||
110 | + return; | ||
111 | + } | ||
112 | + is_fp = 2; | ||
113 | + break; | ||
114 | default: | ||
115 | unallocated_encoding(s); | 30 | unallocated_encoding(s); |
116 | return; | 31 | return; |
117 | } | 32 | } |
118 | 33 | ||
119 | - if (is_fp) { | 34 | switch (opcode) { |
120 | + switch (is_fp) { | 35 | + case 0: /* SUBP(S) */ |
121 | + case 1: /* normal fp */ | 36 | + if (sf == 0 || !dc_isar_feature(aa64_mte_insn_reg, s)) { |
122 | /* convert insn encoded size to TCGMemOp size */ | 37 | + goto do_unallocated; |
123 | switch (size) { | 38 | + } else { |
124 | case 0: /* half-precision */ | 39 | + TCGv_i64 tcg_n, tcg_m, tcg_d; |
125 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
126 | - unallocated_encoding(s); | ||
127 | - return; | ||
128 | - } | ||
129 | size = MO_16; | ||
130 | + is_fp16 = true; | ||
131 | break; | ||
132 | case MO_32: /* single precision */ | ||
133 | case MO_64: /* double precision */ | ||
134 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
135 | unallocated_encoding(s); | ||
136 | return; | ||
137 | } | ||
138 | - } else { | ||
139 | + break; | ||
140 | + | 40 | + |
141 | + case 2: /* complex fp */ | 41 | + tcg_n = read_cpu_reg_sp(s, rn, true); |
142 | + /* Each indexable element is a complex pair. */ | 42 | + tcg_m = read_cpu_reg_sp(s, rm, true); |
143 | + size <<= 1; | 43 | + tcg_gen_sextract_i64(tcg_n, tcg_n, 0, 56); |
144 | + switch (size) { | 44 | + tcg_gen_sextract_i64(tcg_m, tcg_m, 0, 56); |
145 | + case MO_32: | 45 | + tcg_d = cpu_reg(s, rd); |
146 | + if (h && !is_q) { | 46 | + |
147 | + unallocated_encoding(s); | 47 | + if (setflag) { |
148 | + return; | 48 | + gen_sub_CC(true, tcg_d, tcg_n, tcg_m); |
49 | + } else { | ||
50 | + tcg_gen_sub_i64(tcg_d, tcg_n, tcg_m); | ||
149 | + } | 51 | + } |
150 | + is_fp16 = true; | ||
151 | + break; | ||
152 | + case MO_64: | ||
153 | + break; | ||
154 | + default: | ||
155 | + unallocated_encoding(s); | ||
156 | + return; | ||
157 | + } | 52 | + } |
158 | + break; | 53 | + break; |
159 | + | 54 | case 2: /* UDIV */ |
160 | + default: /* integer */ | 55 | handle_div(s, false, sf, rm, rn, rd); |
161 | switch (size) { | 56 | break; |
162 | case MO_8: | ||
163 | case MO_64: | ||
164 | unallocated_encoding(s); | ||
165 | return; | ||
166 | } | ||
167 | + break; | ||
168 | + } | ||
169 | + if (is_fp16 && !arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
170 | + unallocated_encoding(s); | ||
171 | + return; | ||
172 | } | ||
173 | |||
174 | /* Given TCGMemOp size, adjust register and indexing. */ | ||
175 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
176 | fpst = NULL; | ||
177 | } | ||
178 | |||
179 | + switch (16 * u + opcode) { | ||
180 | + case 0x11: /* FCMLA #0 */ | ||
181 | + case 0x13: /* FCMLA #90 */ | ||
182 | + case 0x15: /* FCMLA #180 */ | ||
183 | + case 0x17: /* FCMLA #270 */ | ||
184 | + tcg_gen_gvec_3_ptr(vec_full_reg_offset(s, rd), | ||
185 | + vec_full_reg_offset(s, rn), | ||
186 | + vec_reg_offset(s, rm, index, size), fpst, | ||
187 | + is_q ? 16 : 8, vec_full_reg_size(s), | ||
188 | + extract32(insn, 13, 2), /* rot */ | ||
189 | + size == MO_64 | ||
190 | + ? gen_helper_gvec_fcmlas_idx | ||
191 | + : gen_helper_gvec_fcmlah_idx); | ||
192 | + tcg_temp_free_ptr(fpst); | ||
193 | + return; | ||
194 | + } | ||
195 | + | ||
196 | if (size == 3) { | ||
197 | TCGv_i64 tcg_idx = tcg_temp_new_i64(); | ||
198 | int pass; | ||
199 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
200 | index XXXXXXX..XXXXXXX 100644 | ||
201 | --- a/target/arm/vec_helper.c | ||
202 | +++ b/target/arm/vec_helper.c | ||
203 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_fcaddd)(void *vd, void *vn, void *vm, | ||
204 | } | ||
205 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
206 | } | ||
207 | + | ||
208 | +void HELPER(gvec_fcmlah)(void *vd, void *vn, void *vm, | ||
209 | + void *vfpst, uint32_t desc) | ||
210 | +{ | ||
211 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
212 | + float16 *d = vd; | ||
213 | + float16 *n = vn; | ||
214 | + float16 *m = vm; | ||
215 | + float_status *fpst = vfpst; | ||
216 | + intptr_t flip = extract32(desc, SIMD_DATA_SHIFT, 1); | ||
217 | + uint32_t neg_imag = extract32(desc, SIMD_DATA_SHIFT + 1, 1); | ||
218 | + uint32_t neg_real = flip ^ neg_imag; | ||
219 | + uintptr_t i; | ||
220 | + | ||
221 | + /* Shift boolean to the sign bit so we can xor to negate. */ | ||
222 | + neg_real <<= 15; | ||
223 | + neg_imag <<= 15; | ||
224 | + | ||
225 | + for (i = 0; i < opr_sz / 2; i += 2) { | ||
226 | + float16 e2 = n[H2(i + flip)]; | ||
227 | + float16 e1 = m[H2(i + flip)] ^ neg_real; | ||
228 | + float16 e4 = e2; | ||
229 | + float16 e3 = m[H2(i + 1 - flip)] ^ neg_imag; | ||
230 | + | ||
231 | + d[H2(i)] = float16_muladd(e2, e1, d[H2(i)], 0, fpst); | ||
232 | + d[H2(i + 1)] = float16_muladd(e4, e3, d[H2(i + 1)], 0, fpst); | ||
233 | + } | ||
234 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
235 | +} | ||
236 | + | ||
237 | +void HELPER(gvec_fcmlah_idx)(void *vd, void *vn, void *vm, | ||
238 | + void *vfpst, uint32_t desc) | ||
239 | +{ | ||
240 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
241 | + float16 *d = vd; | ||
242 | + float16 *n = vn; | ||
243 | + float16 *m = vm; | ||
244 | + float_status *fpst = vfpst; | ||
245 | + intptr_t flip = extract32(desc, SIMD_DATA_SHIFT, 1); | ||
246 | + uint32_t neg_imag = extract32(desc, SIMD_DATA_SHIFT + 1, 1); | ||
247 | + uint32_t neg_real = flip ^ neg_imag; | ||
248 | + uintptr_t i; | ||
249 | + float16 e1 = m[H2(flip)]; | ||
250 | + float16 e3 = m[H2(1 - flip)]; | ||
251 | + | ||
252 | + /* Shift boolean to the sign bit so we can xor to negate. */ | ||
253 | + neg_real <<= 15; | ||
254 | + neg_imag <<= 15; | ||
255 | + e1 ^= neg_real; | ||
256 | + e3 ^= neg_imag; | ||
257 | + | ||
258 | + for (i = 0; i < opr_sz / 2; i += 2) { | ||
259 | + float16 e2 = n[H2(i + flip)]; | ||
260 | + float16 e4 = e2; | ||
261 | + | ||
262 | + d[H2(i)] = float16_muladd(e2, e1, d[H2(i)], 0, fpst); | ||
263 | + d[H2(i + 1)] = float16_muladd(e4, e3, d[H2(i + 1)], 0, fpst); | ||
264 | + } | ||
265 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
266 | +} | ||
267 | + | ||
268 | +void HELPER(gvec_fcmlas)(void *vd, void *vn, void *vm, | ||
269 | + void *vfpst, uint32_t desc) | ||
270 | +{ | ||
271 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
272 | + float32 *d = vd; | ||
273 | + float32 *n = vn; | ||
274 | + float32 *m = vm; | ||
275 | + float_status *fpst = vfpst; | ||
276 | + intptr_t flip = extract32(desc, SIMD_DATA_SHIFT, 1); | ||
277 | + uint32_t neg_imag = extract32(desc, SIMD_DATA_SHIFT + 1, 1); | ||
278 | + uint32_t neg_real = flip ^ neg_imag; | ||
279 | + uintptr_t i; | ||
280 | + | ||
281 | + /* Shift boolean to the sign bit so we can xor to negate. */ | ||
282 | + neg_real <<= 31; | ||
283 | + neg_imag <<= 31; | ||
284 | + | ||
285 | + for (i = 0; i < opr_sz / 4; i += 2) { | ||
286 | + float32 e2 = n[H4(i + flip)]; | ||
287 | + float32 e1 = m[H4(i + flip)] ^ neg_real; | ||
288 | + float32 e4 = e2; | ||
289 | + float32 e3 = m[H4(i + 1 - flip)] ^ neg_imag; | ||
290 | + | ||
291 | + d[H4(i)] = float32_muladd(e2, e1, d[H4(i)], 0, fpst); | ||
292 | + d[H4(i + 1)] = float32_muladd(e4, e3, d[H4(i + 1)], 0, fpst); | ||
293 | + } | ||
294 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
295 | +} | ||
296 | + | ||
297 | +void HELPER(gvec_fcmlas_idx)(void *vd, void *vn, void *vm, | ||
298 | + void *vfpst, uint32_t desc) | ||
299 | +{ | ||
300 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
301 | + float32 *d = vd; | ||
302 | + float32 *n = vn; | ||
303 | + float32 *m = vm; | ||
304 | + float_status *fpst = vfpst; | ||
305 | + intptr_t flip = extract32(desc, SIMD_DATA_SHIFT, 1); | ||
306 | + uint32_t neg_imag = extract32(desc, SIMD_DATA_SHIFT + 1, 1); | ||
307 | + uint32_t neg_real = flip ^ neg_imag; | ||
308 | + uintptr_t i; | ||
309 | + float32 e1 = m[H4(flip)]; | ||
310 | + float32 e3 = m[H4(1 - flip)]; | ||
311 | + | ||
312 | + /* Shift boolean to the sign bit so we can xor to negate. */ | ||
313 | + neg_real <<= 31; | ||
314 | + neg_imag <<= 31; | ||
315 | + e1 ^= neg_real; | ||
316 | + e3 ^= neg_imag; | ||
317 | + | ||
318 | + for (i = 0; i < opr_sz / 4; i += 2) { | ||
319 | + float32 e2 = n[H4(i + flip)]; | ||
320 | + float32 e4 = e2; | ||
321 | + | ||
322 | + d[H4(i)] = float32_muladd(e2, e1, d[H4(i)], 0, fpst); | ||
323 | + d[H4(i + 1)] = float32_muladd(e4, e3, d[H4(i + 1)], 0, fpst); | ||
324 | + } | ||
325 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
326 | +} | ||
327 | + | ||
328 | +void HELPER(gvec_fcmlad)(void *vd, void *vn, void *vm, | ||
329 | + void *vfpst, uint32_t desc) | ||
330 | +{ | ||
331 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
332 | + float64 *d = vd; | ||
333 | + float64 *n = vn; | ||
334 | + float64 *m = vm; | ||
335 | + float_status *fpst = vfpst; | ||
336 | + intptr_t flip = extract32(desc, SIMD_DATA_SHIFT, 1); | ||
337 | + uint64_t neg_imag = extract32(desc, SIMD_DATA_SHIFT + 1, 1); | ||
338 | + uint64_t neg_real = flip ^ neg_imag; | ||
339 | + uintptr_t i; | ||
340 | + | ||
341 | + /* Shift boolean to the sign bit so we can xor to negate. */ | ||
342 | + neg_real <<= 63; | ||
343 | + neg_imag <<= 63; | ||
344 | + | ||
345 | + for (i = 0; i < opr_sz / 8; i += 2) { | ||
346 | + float64 e2 = n[i + flip]; | ||
347 | + float64 e1 = m[i + flip] ^ neg_real; | ||
348 | + float64 e4 = e2; | ||
349 | + float64 e3 = m[i + 1 - flip] ^ neg_imag; | ||
350 | + | ||
351 | + d[i] = float64_muladd(e2, e1, d[i], 0, fpst); | ||
352 | + d[i + 1] = float64_muladd(e4, e3, d[i + 1], 0, fpst); | ||
353 | + } | ||
354 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
355 | +} | ||
356 | -- | 57 | -- |
357 | 2.16.2 | 58 | 2.20.1 |
358 | 59 | ||
359 | 60 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Enable it for the "any" CPU used by *-linux-user. | 3 | Use the same code as system mode, so that we generate the same |
4 | exception + syndrome for the unaligned access. | ||
4 | 5 | ||
6 | For the moment, if MTE is enabled so that this path is reachable, | ||
7 | this would generate a SIGSEGV in the user-only cpu_loop. Decoding | ||
8 | the syndrome to produce the proper SIGBUS will be done later. | ||
9 | |||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Message-id: 20200626033144.790098-15-richard.henderson@linaro.org |
7 | Message-id: 20180228193125.20577-17-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 14 | --- |
10 | target/arm/cpu.c | 1 + | 15 | target/arm/cpu.c | 2 +- |
11 | target/arm/cpu64.c | 1 + | 16 | target/arm/tlb_helper.c | 4 ++-- |
12 | 2 files changed, 2 insertions(+) | 17 | 2 files changed, 3 insertions(+), 3 deletions(-) |
13 | 18 | ||
14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 19 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
15 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.c | 21 | --- a/target/arm/cpu.c |
17 | +++ b/target/arm/cpu.c | 22 | +++ b/target/arm/cpu.c |
18 | @@ -XXX,XX +XXX,XX @@ static void arm_any_initfn(Object *obj) | 23 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_class_init(ObjectClass *oc, void *data) |
19 | set_feature(&cpu->env, ARM_FEATURE_V8_PMULL); | 24 | cc->tlb_fill = arm_cpu_tlb_fill; |
20 | set_feature(&cpu->env, ARM_FEATURE_CRC); | 25 | cc->debug_excp_handler = arm_debug_excp_handler; |
21 | set_feature(&cpu->env, ARM_FEATURE_V8_RDM); | 26 | cc->debug_check_watchpoint = arm_debug_check_watchpoint; |
22 | + set_feature(&cpu->env, ARM_FEATURE_V8_FCMA); | 27 | -#if !defined(CONFIG_USER_ONLY) |
23 | cpu->midr = 0xffffffff; | 28 | cc->do_unaligned_access = arm_cpu_do_unaligned_access; |
29 | +#if !defined(CONFIG_USER_ONLY) | ||
30 | cc->do_transaction_failed = arm_cpu_do_transaction_failed; | ||
31 | cc->adjust_watchpoint_address = arm_adjust_watchpoint_address; | ||
32 | #endif /* CONFIG_TCG && !CONFIG_USER_ONLY */ | ||
33 | diff --git a/target/arm/tlb_helper.c b/target/arm/tlb_helper.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/arm/tlb_helper.c | ||
36 | +++ b/target/arm/tlb_helper.c | ||
37 | @@ -XXX,XX +XXX,XX @@ | ||
38 | #include "internals.h" | ||
39 | #include "exec/exec-all.h" | ||
40 | |||
41 | -#if !defined(CONFIG_USER_ONLY) | ||
42 | - | ||
43 | static inline uint32_t merge_syn_data_abort(uint32_t template_syn, | ||
44 | unsigned int target_el, | ||
45 | bool same_el, bool ea, | ||
46 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr, | ||
47 | arm_deliver_fault(cpu, vaddr, access_type, mmu_idx, &fi); | ||
24 | } | 48 | } |
25 | #endif | 49 | |
26 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 50 | +#if !defined(CONFIG_USER_ONLY) |
27 | index XXXXXXX..XXXXXXX 100644 | 51 | + |
28 | --- a/target/arm/cpu64.c | 52 | /* |
29 | +++ b/target/arm/cpu64.c | 53 | * arm_cpu_do_transaction_failed: handle a memory system error response |
30 | @@ -XXX,XX +XXX,XX @@ static void aarch64_any_initfn(Object *obj) | 54 | * (eg "no device/memory present at address") by raising an external abort |
31 | set_feature(&cpu->env, ARM_FEATURE_CRC); | ||
32 | set_feature(&cpu->env, ARM_FEATURE_V8_RDM); | ||
33 | set_feature(&cpu->env, ARM_FEATURE_V8_FP16); | ||
34 | + set_feature(&cpu->env, ARM_FEATURE_V8_FCMA); | ||
35 | cpu->ctr = 0x80038003; /* 32 byte I and D cacheline size, VIPT icache */ | ||
36 | cpu->dcz_blocksize = 7; /* 512 bytes */ | ||
37 | } | ||
38 | -- | 55 | -- |
39 | 2.16.2 | 56 | 2.20.1 |
40 | 57 | ||
41 | 58 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20180228193125.20577-12-richard.henderson@linaro.org | 5 | Message-id: 20200626033144.790098-16-richard.henderson@linaro.org |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 7 | --- |
8 | target/arm/helper.h | 7 ++++ | 8 | target/arm/helper-a64.h | 7 ++ |
9 | target/arm/translate-a64.c | 48 ++++++++++++++++++++++- | 9 | target/arm/helper.h | 2 + |
10 | target/arm/vec_helper.c | 97 ++++++++++++++++++++++++++++++++++++++++++++++ | 10 | target/arm/mte_helper.c | 194 +++++++++++++++++++++++++++++++++++++ |
11 | 3 files changed, 151 insertions(+), 1 deletion(-) | 11 | target/arm/op_helper.c | 16 +++ |
12 | target/arm/translate-a64.c | 172 +++++++++++++++++++++++++++++++- | ||
13 | 5 files changed, 386 insertions(+), 5 deletions(-) | ||
12 | 14 | ||
15 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/helper-a64.h | ||
18 | +++ b/target/arm/helper-a64.h | ||
19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_2(xpacd, TCG_CALL_NO_RWG_SE, i64, env, i64) | ||
20 | |||
21 | DEF_HELPER_FLAGS_3(irg, TCG_CALL_NO_RWG, i64, env, i64, i64) | ||
22 | DEF_HELPER_FLAGS_4(addsubg, TCG_CALL_NO_RWG_SE, i64, env, i64, s32, i32) | ||
23 | +DEF_HELPER_FLAGS_3(ldg, TCG_CALL_NO_WG, i64, env, i64, i64) | ||
24 | +DEF_HELPER_FLAGS_3(stg, TCG_CALL_NO_WG, void, env, i64, i64) | ||
25 | +DEF_HELPER_FLAGS_3(stg_parallel, TCG_CALL_NO_WG, void, env, i64, i64) | ||
26 | +DEF_HELPER_FLAGS_2(stg_stub, TCG_CALL_NO_WG, void, env, i64) | ||
27 | +DEF_HELPER_FLAGS_3(st2g, TCG_CALL_NO_WG, void, env, i64, i64) | ||
28 | +DEF_HELPER_FLAGS_3(st2g_parallel, TCG_CALL_NO_WG, void, env, i64, i64) | ||
29 | +DEF_HELPER_FLAGS_2(st2g_stub, TCG_CALL_NO_WG, void, env, i64) | ||
13 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 30 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
14 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.h | 32 | --- a/target/arm/helper.h |
16 | +++ b/target/arm/helper.h | 33 | +++ b/target/arm/helper.h |
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_qrdmlah_s32, TCG_CALL_NO_RWG, | 34 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_1(rebuild_hflags_a32_newel, TCG_CALL_NO_RWG, void, env) |
18 | DEF_HELPER_FLAGS_5(gvec_qrdmlsh_s32, TCG_CALL_NO_RWG, | 35 | DEF_HELPER_FLAGS_2(rebuild_hflags_a32, TCG_CALL_NO_RWG, void, env, int) |
19 | void, ptr, ptr, ptr, ptr, i32) | 36 | DEF_HELPER_FLAGS_2(rebuild_hflags_a64, TCG_CALL_NO_RWG, void, env, int) |
20 | 37 | ||
21 | +DEF_HELPER_FLAGS_5(gvec_fcaddh, TCG_CALL_NO_RWG, | 38 | +DEF_HELPER_FLAGS_5(probe_access, TCG_CALL_NO_WG, void, env, tl, i32, i32, i32) |
22 | + void, ptr, ptr, ptr, ptr, i32) | 39 | + |
23 | +DEF_HELPER_FLAGS_5(gvec_fcadds, TCG_CALL_NO_RWG, | 40 | DEF_HELPER_1(vfp_get_fpscr, i32, env) |
24 | + void, ptr, ptr, ptr, ptr, i32) | 41 | DEF_HELPER_2(vfp_set_fpscr, void, env, i32) |
25 | +DEF_HELPER_FLAGS_5(gvec_fcaddd, TCG_CALL_NO_RWG, | 42 | |
26 | + void, ptr, ptr, ptr, ptr, i32) | 43 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c |
27 | + | 44 | index XXXXXXX..XXXXXXX 100644 |
28 | #ifdef TARGET_AARCH64 | 45 | --- a/target/arm/mte_helper.c |
29 | #include "helper-a64.h" | 46 | +++ b/target/arm/mte_helper.c |
30 | #endif | 47 | @@ -XXX,XX +XXX,XX @@ static int choose_nonexcluded_tag(int tag, int offset, uint16_t exclude) |
48 | return tag; | ||
49 | } | ||
50 | |||
51 | +/** | ||
52 | + * allocation_tag_mem: | ||
53 | + * @env: the cpu environment | ||
54 | + * @ptr_mmu_idx: the addressing regime to use for the virtual address | ||
55 | + * @ptr: the virtual address for which to look up tag memory | ||
56 | + * @ptr_access: the access to use for the virtual address | ||
57 | + * @ptr_size: the number of bytes in the normal memory access | ||
58 | + * @tag_access: the access to use for the tag memory | ||
59 | + * @tag_size: the number of bytes in the tag memory access | ||
60 | + * @ra: the return address for exception handling | ||
61 | + * | ||
62 | + * Our tag memory is formatted as a sequence of little-endian nibbles. | ||
63 | + * That is, the byte at (addr >> (LOG2_TAG_GRANULE + 1)) contains two | ||
64 | + * tags, with the tag at [3:0] for the lower addr and the tag at [7:4] | ||
65 | + * for the higher addr. | ||
66 | + * | ||
67 | + * Here, resolve the physical address from the virtual address, and return | ||
68 | + * a pointer to the corresponding tag byte. Exit with exception if the | ||
69 | + * virtual address is not accessible for @ptr_access. | ||
70 | + * | ||
71 | + * The @ptr_size and @tag_size values may not have an obvious relation | ||
72 | + * due to the alignment of @ptr, and the number of tag checks required. | ||
73 | + * | ||
74 | + * If there is no tag storage corresponding to @ptr, return NULL. | ||
75 | + */ | ||
76 | +static uint8_t *allocation_tag_mem(CPUARMState *env, int ptr_mmu_idx, | ||
77 | + uint64_t ptr, MMUAccessType ptr_access, | ||
78 | + int ptr_size, MMUAccessType tag_access, | ||
79 | + int tag_size, uintptr_t ra) | ||
80 | +{ | ||
81 | + /* Tag storage not implemented. */ | ||
82 | + return NULL; | ||
83 | +} | ||
84 | + | ||
85 | uint64_t HELPER(irg)(CPUARMState *env, uint64_t rn, uint64_t rm) | ||
86 | { | ||
87 | int rtag; | ||
88 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(addsubg)(CPUARMState *env, uint64_t ptr, | ||
89 | |||
90 | return address_with_allocation_tag(ptr + offset, rtag); | ||
91 | } | ||
92 | + | ||
93 | +static int load_tag1(uint64_t ptr, uint8_t *mem) | ||
94 | +{ | ||
95 | + int ofs = extract32(ptr, LOG2_TAG_GRANULE, 1) * 4; | ||
96 | + return extract32(*mem, ofs, 4); | ||
97 | +} | ||
98 | + | ||
99 | +uint64_t HELPER(ldg)(CPUARMState *env, uint64_t ptr, uint64_t xt) | ||
100 | +{ | ||
101 | + int mmu_idx = cpu_mmu_index(env, false); | ||
102 | + uint8_t *mem; | ||
103 | + int rtag = 0; | ||
104 | + | ||
105 | + /* Trap if accessing an invalid page. */ | ||
106 | + mem = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_LOAD, 1, | ||
107 | + MMU_DATA_LOAD, 1, GETPC()); | ||
108 | + | ||
109 | + /* Load if page supports tags. */ | ||
110 | + if (mem) { | ||
111 | + rtag = load_tag1(ptr, mem); | ||
112 | + } | ||
113 | + | ||
114 | + return address_with_allocation_tag(xt, rtag); | ||
115 | +} | ||
116 | + | ||
117 | +static void check_tag_aligned(CPUARMState *env, uint64_t ptr, uintptr_t ra) | ||
118 | +{ | ||
119 | + if (unlikely(!QEMU_IS_ALIGNED(ptr, TAG_GRANULE))) { | ||
120 | + arm_cpu_do_unaligned_access(env_cpu(env), ptr, MMU_DATA_STORE, | ||
121 | + cpu_mmu_index(env, false), ra); | ||
122 | + g_assert_not_reached(); | ||
123 | + } | ||
124 | +} | ||
125 | + | ||
126 | +/* For use in a non-parallel context, store to the given nibble. */ | ||
127 | +static void store_tag1(uint64_t ptr, uint8_t *mem, int tag) | ||
128 | +{ | ||
129 | + int ofs = extract32(ptr, LOG2_TAG_GRANULE, 1) * 4; | ||
130 | + *mem = deposit32(*mem, ofs, 4, tag); | ||
131 | +} | ||
132 | + | ||
133 | +/* For use in a parallel context, atomically store to the given nibble. */ | ||
134 | +static void store_tag1_parallel(uint64_t ptr, uint8_t *mem, int tag) | ||
135 | +{ | ||
136 | + int ofs = extract32(ptr, LOG2_TAG_GRANULE, 1) * 4; | ||
137 | + uint8_t old = atomic_read(mem); | ||
138 | + | ||
139 | + while (1) { | ||
140 | + uint8_t new = deposit32(old, ofs, 4, tag); | ||
141 | + uint8_t cmp = atomic_cmpxchg(mem, old, new); | ||
142 | + if (likely(cmp == old)) { | ||
143 | + return; | ||
144 | + } | ||
145 | + old = cmp; | ||
146 | + } | ||
147 | +} | ||
148 | + | ||
149 | +typedef void stg_store1(uint64_t, uint8_t *, int); | ||
150 | + | ||
151 | +static inline void do_stg(CPUARMState *env, uint64_t ptr, uint64_t xt, | ||
152 | + uintptr_t ra, stg_store1 store1) | ||
153 | +{ | ||
154 | + int mmu_idx = cpu_mmu_index(env, false); | ||
155 | + uint8_t *mem; | ||
156 | + | ||
157 | + check_tag_aligned(env, ptr, ra); | ||
158 | + | ||
159 | + /* Trap if accessing an invalid page. */ | ||
160 | + mem = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_STORE, TAG_GRANULE, | ||
161 | + MMU_DATA_STORE, 1, ra); | ||
162 | + | ||
163 | + /* Store if page supports tags. */ | ||
164 | + if (mem) { | ||
165 | + store1(ptr, mem, allocation_tag_from_addr(xt)); | ||
166 | + } | ||
167 | +} | ||
168 | + | ||
169 | +void HELPER(stg)(CPUARMState *env, uint64_t ptr, uint64_t xt) | ||
170 | +{ | ||
171 | + do_stg(env, ptr, xt, GETPC(), store_tag1); | ||
172 | +} | ||
173 | + | ||
174 | +void HELPER(stg_parallel)(CPUARMState *env, uint64_t ptr, uint64_t xt) | ||
175 | +{ | ||
176 | + do_stg(env, ptr, xt, GETPC(), store_tag1_parallel); | ||
177 | +} | ||
178 | + | ||
179 | +void HELPER(stg_stub)(CPUARMState *env, uint64_t ptr) | ||
180 | +{ | ||
181 | + int mmu_idx = cpu_mmu_index(env, false); | ||
182 | + uintptr_t ra = GETPC(); | ||
183 | + | ||
184 | + check_tag_aligned(env, ptr, ra); | ||
185 | + probe_write(env, ptr, TAG_GRANULE, mmu_idx, ra); | ||
186 | +} | ||
187 | + | ||
188 | +static inline void do_st2g(CPUARMState *env, uint64_t ptr, uint64_t xt, | ||
189 | + uintptr_t ra, stg_store1 store1) | ||
190 | +{ | ||
191 | + int mmu_idx = cpu_mmu_index(env, false); | ||
192 | + int tag = allocation_tag_from_addr(xt); | ||
193 | + uint8_t *mem1, *mem2; | ||
194 | + | ||
195 | + check_tag_aligned(env, ptr, ra); | ||
196 | + | ||
197 | + /* | ||
198 | + * Trap if accessing an invalid page(s). | ||
199 | + * This takes priority over !allocation_tag_access_enabled. | ||
200 | + */ | ||
201 | + if (ptr & TAG_GRANULE) { | ||
202 | + /* Two stores unaligned mod TAG_GRANULE*2 -- modify two bytes. */ | ||
203 | + mem1 = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_STORE, | ||
204 | + TAG_GRANULE, MMU_DATA_STORE, 1, ra); | ||
205 | + mem2 = allocation_tag_mem(env, mmu_idx, ptr + TAG_GRANULE, | ||
206 | + MMU_DATA_STORE, TAG_GRANULE, | ||
207 | + MMU_DATA_STORE, 1, ra); | ||
208 | + | ||
209 | + /* Store if page(s) support tags. */ | ||
210 | + if (mem1) { | ||
211 | + store1(TAG_GRANULE, mem1, tag); | ||
212 | + } | ||
213 | + if (mem2) { | ||
214 | + store1(0, mem2, tag); | ||
215 | + } | ||
216 | + } else { | ||
217 | + /* Two stores aligned mod TAG_GRANULE*2 -- modify one byte. */ | ||
218 | + mem1 = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_STORE, | ||
219 | + 2 * TAG_GRANULE, MMU_DATA_STORE, 1, ra); | ||
220 | + if (mem1) { | ||
221 | + tag |= tag << 4; | ||
222 | + atomic_set(mem1, tag); | ||
223 | + } | ||
224 | + } | ||
225 | +} | ||
226 | + | ||
227 | +void HELPER(st2g)(CPUARMState *env, uint64_t ptr, uint64_t xt) | ||
228 | +{ | ||
229 | + do_st2g(env, ptr, xt, GETPC(), store_tag1); | ||
230 | +} | ||
231 | + | ||
232 | +void HELPER(st2g_parallel)(CPUARMState *env, uint64_t ptr, uint64_t xt) | ||
233 | +{ | ||
234 | + do_st2g(env, ptr, xt, GETPC(), store_tag1_parallel); | ||
235 | +} | ||
236 | + | ||
237 | +void HELPER(st2g_stub)(CPUARMState *env, uint64_t ptr) | ||
238 | +{ | ||
239 | + int mmu_idx = cpu_mmu_index(env, false); | ||
240 | + uintptr_t ra = GETPC(); | ||
241 | + int in_page = -(ptr | TARGET_PAGE_MASK); | ||
242 | + | ||
243 | + check_tag_aligned(env, ptr, ra); | ||
244 | + | ||
245 | + if (likely(in_page >= 2 * TAG_GRANULE)) { | ||
246 | + probe_write(env, ptr, 2 * TAG_GRANULE, mmu_idx, ra); | ||
247 | + } else { | ||
248 | + probe_write(env, ptr, TAG_GRANULE, mmu_idx, ra); | ||
249 | + probe_write(env, ptr + TAG_GRANULE, TAG_GRANULE, mmu_idx, ra); | ||
250 | + } | ||
251 | +} | ||
252 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
253 | index XXXXXXX..XXXXXXX 100644 | ||
254 | --- a/target/arm/op_helper.c | ||
255 | +++ b/target/arm/op_helper.c | ||
256 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(ror_cc)(CPUARMState *env, uint32_t x, uint32_t i) | ||
257 | return ((uint32_t)x >> shift) | (x << (32 - shift)); | ||
258 | } | ||
259 | } | ||
260 | + | ||
261 | +void HELPER(probe_access)(CPUARMState *env, target_ulong ptr, | ||
262 | + uint32_t access_type, uint32_t mmu_idx, | ||
263 | + uint32_t size) | ||
264 | +{ | ||
265 | + uint32_t in_page = -((uint32_t)ptr | TARGET_PAGE_SIZE); | ||
266 | + uintptr_t ra = GETPC(); | ||
267 | + | ||
268 | + if (likely(size <= in_page)) { | ||
269 | + probe_access(env, ptr, size, access_type, mmu_idx, ra); | ||
270 | + } else { | ||
271 | + probe_access(env, ptr, in_page, access_type, mmu_idx, ra); | ||
272 | + probe_access(env, ptr + in_page, size - in_page, | ||
273 | + access_type, mmu_idx, ra); | ||
274 | + } | ||
275 | +} | ||
31 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 276 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
32 | index XXXXXXX..XXXXXXX 100644 | 277 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/target/arm/translate-a64.c | 278 | --- a/target/arm/translate-a64.c |
34 | +++ b/target/arm/translate-a64.c | 279 | +++ b/target/arm/translate-a64.c |
35 | @@ -XXX,XX +XXX,XX @@ static void gen_gvec_op3_env(DisasContext *s, bool is_q, int rd, | 280 | @@ -XXX,XX +XXX,XX @@ static void gen_address_with_allocation_tag0(TCGv_i64 dst, TCGv_i64 src) |
36 | is_q ? 16 : 8, vec_full_reg_size(s), 0, fn); | 281 | tcg_gen_andi_i64(dst, src, ~MAKE_64BIT_MASK(56, 4)); |
37 | } | 282 | } |
38 | 283 | ||
39 | +/* Expand a 3-operand + fpstatus pointer + simd data value operation using | 284 | +static void gen_probe_access(DisasContext *s, TCGv_i64 ptr, |
40 | + * an out-of-line helper. | 285 | + MMUAccessType acc, int log2_size) |
286 | +{ | ||
287 | + TCGv_i32 t_acc = tcg_const_i32(acc); | ||
288 | + TCGv_i32 t_idx = tcg_const_i32(get_mem_index(s)); | ||
289 | + TCGv_i32 t_size = tcg_const_i32(1 << log2_size); | ||
290 | + | ||
291 | + gen_helper_probe_access(cpu_env, ptr, t_acc, t_idx, t_size); | ||
292 | + tcg_temp_free_i32(t_acc); | ||
293 | + tcg_temp_free_i32(t_idx); | ||
294 | + tcg_temp_free_i32(t_size); | ||
295 | +} | ||
296 | + | ||
297 | typedef struct DisasCompare64 { | ||
298 | TCGCond cond; | ||
299 | TCGv_i64 value; | ||
300 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | ||
301 | } | ||
302 | } | ||
303 | |||
304 | +/* | ||
305 | + * Load/Store memory tags | ||
306 | + * | ||
307 | + * 31 30 29 24 22 21 12 10 5 0 | ||
308 | + * +-----+-------------+-----+---+------+-----+------+------+ | ||
309 | + * | 1 1 | 0 1 1 0 0 1 | op1 | 1 | imm9 | op2 | Rn | Rt | | ||
310 | + * +-----+-------------+-----+---+------+-----+------+------+ | ||
41 | + */ | 311 | + */ |
42 | +static void gen_gvec_op3_fpst(DisasContext *s, bool is_q, int rd, int rn, | 312 | +static void disas_ldst_tag(DisasContext *s, uint32_t insn) |
43 | + int rm, bool is_fp16, int data, | 313 | +{ |
44 | + gen_helper_gvec_3_ptr *fn) | 314 | + int rt = extract32(insn, 0, 5); |
45 | +{ | 315 | + int rn = extract32(insn, 5, 5); |
46 | + TCGv_ptr fpst = get_fpstatus_ptr(is_fp16); | 316 | + uint64_t offset = sextract64(insn, 12, 9) << LOG2_TAG_GRANULE; |
47 | + tcg_gen_gvec_3_ptr(vec_full_reg_offset(s, rd), | 317 | + int op2 = extract32(insn, 10, 2); |
48 | + vec_full_reg_offset(s, rn), | 318 | + int op1 = extract32(insn, 22, 2); |
49 | + vec_full_reg_offset(s, rm), fpst, | 319 | + bool is_load = false, is_pair = false, is_zero = false; |
50 | + is_q ? 16 : 8, vec_full_reg_size(s), data, fn); | 320 | + int index = 0; |
51 | + tcg_temp_free_ptr(fpst); | 321 | + TCGv_i64 addr, clean_addr, tcg_rt; |
52 | +} | 322 | + |
53 | + | 323 | + /* We checked insn bits [29:24,21] in the caller. */ |
54 | /* Set ZF and NF based on a 64 bit result. This is alas fiddlier | 324 | + if (extract32(insn, 30, 2) != 3) { |
55 | * than the 32 bit equivalent. | 325 | + goto do_unallocated; |
56 | */ | 326 | + } |
57 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | 327 | + |
58 | int size = extract32(insn, 22, 2); | 328 | + /* |
59 | bool u = extract32(insn, 29, 1); | 329 | + * @index is a tri-state variable which has 3 states: |
60 | bool is_q = extract32(insn, 30, 1); | 330 | + * < 0 : post-index, writeback |
61 | - int feature; | 331 | + * = 0 : signed offset |
62 | + int feature, rot; | 332 | + * > 0 : pre-index, writeback |
63 | 333 | + */ | |
64 | switch (u * 16 + opcode) { | 334 | + switch (op1) { |
65 | case 0x10: /* SQRDMLAH (vector) */ | 335 | + case 0: |
66 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | 336 | + if (op2 != 0) { |
337 | + /* STG */ | ||
338 | + index = op2 - 2; | ||
339 | + break; | ||
340 | + } | ||
341 | + goto do_unallocated; | ||
342 | + case 1: | ||
343 | + if (op2 != 0) { | ||
344 | + /* STZG */ | ||
345 | + is_zero = true; | ||
346 | + index = op2 - 2; | ||
347 | + } else { | ||
348 | + /* LDG */ | ||
349 | + is_load = true; | ||
350 | + } | ||
351 | + break; | ||
352 | + case 2: | ||
353 | + if (op2 != 0) { | ||
354 | + /* ST2G */ | ||
355 | + is_pair = true; | ||
356 | + index = op2 - 2; | ||
357 | + break; | ||
358 | + } | ||
359 | + goto do_unallocated; | ||
360 | + case 3: | ||
361 | + if (op2 != 0) { | ||
362 | + /* STZ2G */ | ||
363 | + is_pair = is_zero = true; | ||
364 | + index = op2 - 2; | ||
365 | + break; | ||
366 | + } | ||
367 | + goto do_unallocated; | ||
368 | + | ||
369 | + default: | ||
370 | + do_unallocated: | ||
371 | + unallocated_encoding(s); | ||
372 | + return; | ||
373 | + } | ||
374 | + | ||
375 | + if (!dc_isar_feature(aa64_mte_insn_reg, s)) { | ||
376 | + goto do_unallocated; | ||
377 | + } | ||
378 | + | ||
379 | + if (rn == 31) { | ||
380 | + gen_check_sp_alignment(s); | ||
381 | + } | ||
382 | + | ||
383 | + addr = read_cpu_reg_sp(s, rn, true); | ||
384 | + if (index >= 0) { | ||
385 | + /* pre-index or signed offset */ | ||
386 | + tcg_gen_addi_i64(addr, addr, offset); | ||
387 | + } | ||
388 | + | ||
389 | + if (is_load) { | ||
390 | + tcg_gen_andi_i64(addr, addr, -TAG_GRANULE); | ||
391 | + tcg_rt = cpu_reg(s, rt); | ||
392 | + if (s->ata) { | ||
393 | + gen_helper_ldg(tcg_rt, cpu_env, addr, tcg_rt); | ||
394 | + } else { | ||
395 | + clean_addr = clean_data_tbi(s, addr); | ||
396 | + gen_probe_access(s, clean_addr, MMU_DATA_LOAD, MO_8); | ||
397 | + gen_address_with_allocation_tag0(tcg_rt, addr); | ||
398 | + } | ||
399 | + } else { | ||
400 | + tcg_rt = cpu_reg_sp(s, rt); | ||
401 | + if (!s->ata) { | ||
402 | + /* | ||
403 | + * For STG and ST2G, we need to check alignment and probe memory. | ||
404 | + * TODO: For STZG and STZ2G, we could rely on the stores below, | ||
405 | + * at least for system mode; user-only won't enforce alignment. | ||
406 | + */ | ||
407 | + if (is_pair) { | ||
408 | + gen_helper_st2g_stub(cpu_env, addr); | ||
409 | + } else { | ||
410 | + gen_helper_stg_stub(cpu_env, addr); | ||
411 | + } | ||
412 | + } else if (tb_cflags(s->base.tb) & CF_PARALLEL) { | ||
413 | + if (is_pair) { | ||
414 | + gen_helper_st2g_parallel(cpu_env, addr, tcg_rt); | ||
415 | + } else { | ||
416 | + gen_helper_stg_parallel(cpu_env, addr, tcg_rt); | ||
417 | + } | ||
418 | + } else { | ||
419 | + if (is_pair) { | ||
420 | + gen_helper_st2g(cpu_env, addr, tcg_rt); | ||
421 | + } else { | ||
422 | + gen_helper_stg(cpu_env, addr, tcg_rt); | ||
423 | + } | ||
424 | + } | ||
425 | + } | ||
426 | + | ||
427 | + if (is_zero) { | ||
428 | + TCGv_i64 clean_addr = clean_data_tbi(s, addr); | ||
429 | + TCGv_i64 tcg_zero = tcg_const_i64(0); | ||
430 | + int mem_index = get_mem_index(s); | ||
431 | + int i, n = (1 + is_pair) << LOG2_TAG_GRANULE; | ||
432 | + | ||
433 | + tcg_gen_qemu_st_i64(tcg_zero, clean_addr, mem_index, | ||
434 | + MO_Q | MO_ALIGN_16); | ||
435 | + for (i = 8; i < n; i += 8) { | ||
436 | + tcg_gen_addi_i64(clean_addr, clean_addr, 8); | ||
437 | + tcg_gen_qemu_st_i64(tcg_zero, clean_addr, mem_index, MO_Q); | ||
438 | + } | ||
439 | + tcg_temp_free_i64(tcg_zero); | ||
440 | + } | ||
441 | + | ||
442 | + if (index != 0) { | ||
443 | + /* pre-index or post-index */ | ||
444 | + if (index < 0) { | ||
445 | + /* post-index */ | ||
446 | + tcg_gen_addi_i64(addr, addr, offset); | ||
447 | + } | ||
448 | + tcg_gen_mov_i64(cpu_reg_sp(s, rn), addr); | ||
449 | + } | ||
450 | +} | ||
451 | + | ||
452 | /* Loads and stores */ | ||
453 | static void disas_ldst(DisasContext *s, uint32_t insn) | ||
454 | { | ||
455 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst(DisasContext *s, uint32_t insn) | ||
456 | case 0x0d: /* AdvSIMD load/store single structure */ | ||
457 | disas_ldst_single_struct(s, insn); | ||
458 | break; | ||
459 | - case 0x19: /* LDAPR/STLR (unscaled immediate) */ | ||
460 | - if (extract32(insn, 10, 2) != 0 || | ||
461 | - extract32(insn, 21, 1) != 0) { | ||
462 | + case 0x19: | ||
463 | + if (extract32(insn, 21, 1) != 0) { | ||
464 | + disas_ldst_tag(s, insn); | ||
465 | + } else if (extract32(insn, 10, 2) == 0) { | ||
466 | + disas_ldst_ldapr_stlr(s, insn); | ||
467 | + } else { | ||
468 | unallocated_encoding(s); | ||
469 | - break; | ||
67 | } | 470 | } |
68 | feature = ARM_FEATURE_V8_RDM; | 471 | - disas_ldst_ldapr_stlr(s, insn); |
69 | break; | 472 | break; |
70 | + case 0xc: /* FCADD, #90 */ | ||
71 | + case 0xe: /* FCADD, #270 */ | ||
72 | + if (size == 0 | ||
73 | + || (size == 1 && !arm_dc_feature(s, ARM_FEATURE_V8_FP16)) | ||
74 | + || (size == 3 && !is_q)) { | ||
75 | + unallocated_encoding(s); | ||
76 | + return; | ||
77 | + } | ||
78 | + feature = ARM_FEATURE_V8_FCMA; | ||
79 | + break; | ||
80 | default: | 473 | default: |
81 | unallocated_encoding(s); | 474 | unallocated_encoding(s); |
82 | return; | ||
83 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | ||
84 | } | ||
85 | return; | ||
86 | |||
87 | + case 0xc: /* FCADD, #90 */ | ||
88 | + case 0xe: /* FCADD, #270 */ | ||
89 | + rot = extract32(opcode, 1, 1); | ||
90 | + switch (size) { | ||
91 | + case 1: | ||
92 | + gen_gvec_op3_fpst(s, is_q, rd, rn, rm, size == 1, rot, | ||
93 | + gen_helper_gvec_fcaddh); | ||
94 | + break; | ||
95 | + case 2: | ||
96 | + gen_gvec_op3_fpst(s, is_q, rd, rn, rm, size == 1, rot, | ||
97 | + gen_helper_gvec_fcadds); | ||
98 | + break; | ||
99 | + case 3: | ||
100 | + gen_gvec_op3_fpst(s, is_q, rd, rn, rm, size == 1, rot, | ||
101 | + gen_helper_gvec_fcaddd); | ||
102 | + break; | ||
103 | + default: | ||
104 | + g_assert_not_reached(); | ||
105 | + } | ||
106 | + return; | ||
107 | + | ||
108 | default: | ||
109 | g_assert_not_reached(); | ||
110 | } | ||
111 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
112 | index XXXXXXX..XXXXXXX 100644 | ||
113 | --- a/target/arm/vec_helper.c | ||
114 | +++ b/target/arm/vec_helper.c | ||
115 | @@ -XXX,XX +XXX,XX @@ | ||
116 | #include "exec/exec-all.h" | ||
117 | #include "exec/helper-proto.h" | ||
118 | #include "tcg/tcg-gvec-desc.h" | ||
119 | +#include "fpu/softfloat.h" | ||
120 | |||
121 | |||
122 | +/* Note that vector data is stored in host-endian 64-bit chunks, | ||
123 | + so addressing units smaller than that needs a host-endian fixup. */ | ||
124 | +#ifdef HOST_WORDS_BIGENDIAN | ||
125 | +#define H1(x) ((x) ^ 7) | ||
126 | +#define H2(x) ((x) ^ 3) | ||
127 | +#define H4(x) ((x) ^ 1) | ||
128 | +#else | ||
129 | +#define H1(x) (x) | ||
130 | +#define H2(x) (x) | ||
131 | +#define H4(x) (x) | ||
132 | +#endif | ||
133 | + | ||
134 | #define SET_QC() env->vfp.xregs[ARM_VFP_FPSCR] |= CPSR_Q | ||
135 | |||
136 | static void clear_tail(void *vd, uintptr_t opr_sz, uintptr_t max_sz) | ||
137 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_qrdmlsh_s32)(void *vd, void *vn, void *vm, | ||
138 | } | ||
139 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
140 | } | ||
141 | + | ||
142 | +void HELPER(gvec_fcaddh)(void *vd, void *vn, void *vm, | ||
143 | + void *vfpst, uint32_t desc) | ||
144 | +{ | ||
145 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
146 | + float16 *d = vd; | ||
147 | + float16 *n = vn; | ||
148 | + float16 *m = vm; | ||
149 | + float_status *fpst = vfpst; | ||
150 | + uint32_t neg_real = extract32(desc, SIMD_DATA_SHIFT, 1); | ||
151 | + uint32_t neg_imag = neg_real ^ 1; | ||
152 | + uintptr_t i; | ||
153 | + | ||
154 | + /* Shift boolean to the sign bit so we can xor to negate. */ | ||
155 | + neg_real <<= 15; | ||
156 | + neg_imag <<= 15; | ||
157 | + | ||
158 | + for (i = 0; i < opr_sz / 2; i += 2) { | ||
159 | + float16 e0 = n[H2(i)]; | ||
160 | + float16 e1 = m[H2(i + 1)] ^ neg_imag; | ||
161 | + float16 e2 = n[H2(i + 1)]; | ||
162 | + float16 e3 = m[H2(i)] ^ neg_real; | ||
163 | + | ||
164 | + d[H2(i)] = float16_add(e0, e1, fpst); | ||
165 | + d[H2(i + 1)] = float16_add(e2, e3, fpst); | ||
166 | + } | ||
167 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
168 | +} | ||
169 | + | ||
170 | +void HELPER(gvec_fcadds)(void *vd, void *vn, void *vm, | ||
171 | + void *vfpst, uint32_t desc) | ||
172 | +{ | ||
173 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
174 | + float32 *d = vd; | ||
175 | + float32 *n = vn; | ||
176 | + float32 *m = vm; | ||
177 | + float_status *fpst = vfpst; | ||
178 | + uint32_t neg_real = extract32(desc, SIMD_DATA_SHIFT, 1); | ||
179 | + uint32_t neg_imag = neg_real ^ 1; | ||
180 | + uintptr_t i; | ||
181 | + | ||
182 | + /* Shift boolean to the sign bit so we can xor to negate. */ | ||
183 | + neg_real <<= 31; | ||
184 | + neg_imag <<= 31; | ||
185 | + | ||
186 | + for (i = 0; i < opr_sz / 4; i += 2) { | ||
187 | + float32 e0 = n[H4(i)]; | ||
188 | + float32 e1 = m[H4(i + 1)] ^ neg_imag; | ||
189 | + float32 e2 = n[H4(i + 1)]; | ||
190 | + float32 e3 = m[H4(i)] ^ neg_real; | ||
191 | + | ||
192 | + d[H4(i)] = float32_add(e0, e1, fpst); | ||
193 | + d[H4(i + 1)] = float32_add(e2, e3, fpst); | ||
194 | + } | ||
195 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
196 | +} | ||
197 | + | ||
198 | +void HELPER(gvec_fcaddd)(void *vd, void *vn, void *vm, | ||
199 | + void *vfpst, uint32_t desc) | ||
200 | +{ | ||
201 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
202 | + float64 *d = vd; | ||
203 | + float64 *n = vn; | ||
204 | + float64 *m = vm; | ||
205 | + float_status *fpst = vfpst; | ||
206 | + uint64_t neg_real = extract64(desc, SIMD_DATA_SHIFT, 1); | ||
207 | + uint64_t neg_imag = neg_real ^ 1; | ||
208 | + uintptr_t i; | ||
209 | + | ||
210 | + /* Shift boolean to the sign bit so we can xor to negate. */ | ||
211 | + neg_real <<= 63; | ||
212 | + neg_imag <<= 63; | ||
213 | + | ||
214 | + for (i = 0; i < opr_sz / 8; i += 2) { | ||
215 | + float64 e0 = n[i]; | ||
216 | + float64 e1 = m[i + 1] ^ neg_imag; | ||
217 | + float64 e2 = n[i + 1]; | ||
218 | + float64 e3 = m[i] ^ neg_real; | ||
219 | + | ||
220 | + d[i] = float64_add(e0, e1, fpst); | ||
221 | + d[i + 1] = float64_add(e2, e3, fpst); | ||
222 | + } | ||
223 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
224 | +} | ||
225 | -- | 475 | -- |
226 | 2.16.2 | 476 | 2.20.1 |
227 | 477 | ||
228 | 478 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The integer size check was already outside of the opcode switch; | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
4 | move the floating-point size check outside as well. Unify the | ||
5 | size vs index adjustment between fp and integer paths. | ||
6 | |||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Message-id: 20200626033144.790098-17-richard.henderson@linaro.org |
9 | Message-id: 20180228193125.20577-4-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 7 | --- |
12 | target/arm/translate-a64.c | 65 +++++++++++++++++++++++----------------------- | 8 | target/arm/translate-a64.c | 29 ++++++++++++++++++++++++++--- |
13 | 1 file changed, 32 insertions(+), 33 deletions(-) | 9 | 1 file changed, 26 insertions(+), 3 deletions(-) |
14 | 10 | ||
15 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
16 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate-a64.c | 13 | --- a/target/arm/translate-a64.c |
18 | +++ b/target/arm/translate-a64.c | 14 | +++ b/target/arm/translate-a64.c |
19 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | 15 | @@ -XXX,XX +XXX,XX @@ static void disas_ld_lit(DisasContext *s, uint32_t insn) |
20 | case 0x05: /* FMLS */ | 16 | * +-----+-------+---+---+-------+---+-------+-------+------+------+ |
21 | case 0x09: /* FMUL */ | 17 | * |
22 | case 0x19: /* FMULX */ | 18 | * opc: LDP/STP/LDNP/STNP 00 -> 32 bit, 10 -> 64 bit |
23 | - if (size == 1) { | 19 | - * LDPSW 01 |
24 | - unallocated_encoding(s); | 20 | + * LDPSW/STGP 01 |
25 | - return; | 21 | * LDP/STP/LDNP/STNP (SIMD) 00 -> 32 bit, 01 -> 64 bit, 10 -> 128 bit |
26 | - } | 22 | * V: 0 -> GPR, 1 -> Vector |
27 | is_fp = true; | 23 | * idx: 00 -> signed offset with non-temporal hint, 01 -> post-index, |
28 | break; | 24 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pair(DisasContext *s, uint32_t insn) |
29 | default: | 25 | bool is_signed = false; |
30 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | 26 | bool postindex = false; |
31 | if (is_fp) { | 27 | bool wback = false; |
32 | /* convert insn encoded size to TCGMemOp size */ | 28 | + bool set_tag = false; |
33 | switch (size) { | 29 | |
34 | - case 2: /* single precision */ | 30 | TCGv_i64 clean_addr, dirty_addr; |
35 | - size = MO_32; | 31 | |
36 | - index = h << 1 | l; | 32 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pair(DisasContext *s, uint32_t insn) |
37 | - rm |= (m << 4); | 33 | |
38 | - break; | 34 | if (is_vector) { |
39 | - case 3: /* double precision */ | 35 | size = 2 + opc; |
40 | - size = MO_64; | 36 | + } else if (opc == 1 && !is_load) { |
41 | - if (l || !is_q) { | 37 | + /* STGP */ |
42 | + case 0: /* half-precision */ | 38 | + if (!dc_isar_feature(aa64_mte_insn_reg, s) || index == 0) { |
43 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
44 | unallocated_encoding(s); | ||
45 | return; | ||
46 | } | ||
47 | - index = h; | ||
48 | - rm |= (m << 4); | ||
49 | - break; | ||
50 | - case 0: /* half precision */ | ||
51 | size = MO_16; | ||
52 | - index = h << 2 | l << 1 | m; | ||
53 | - is_fp16 = true; | ||
54 | - if (arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
55 | - break; | ||
56 | - } | ||
57 | - /* fallthru */ | ||
58 | - default: /* unallocated */ | ||
59 | - unallocated_encoding(s); | ||
60 | - return; | ||
61 | - } | ||
62 | - } else { | ||
63 | - switch (size) { | ||
64 | - case 1: | ||
65 | - index = h << 2 | l << 1 | m; | ||
66 | break; | ||
67 | - case 2: | ||
68 | - index = h << 1 | l; | ||
69 | - rm |= (m << 4); | ||
70 | + case MO_32: /* single precision */ | ||
71 | + case MO_64: /* double precision */ | ||
72 | break; | ||
73 | default: | ||
74 | unallocated_encoding(s); | ||
75 | return; | ||
76 | } | ||
77 | + } else { | ||
78 | + switch (size) { | ||
79 | + case MO_8: | ||
80 | + case MO_64: | ||
81 | + unallocated_encoding(s); | 39 | + unallocated_encoding(s); |
82 | + return; | 40 | + return; |
83 | + } | 41 | + } |
42 | + size = 3; | ||
43 | + set_tag = true; | ||
44 | } else { | ||
45 | size = 2 + extract32(opc, 1, 1); | ||
46 | is_signed = extract32(opc, 0, 1); | ||
47 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pair(DisasContext *s, uint32_t insn) | ||
48 | return; | ||
49 | } | ||
50 | |||
51 | - offset <<= size; | ||
52 | + offset <<= (set_tag ? LOG2_TAG_GRANULE : size); | ||
53 | |||
54 | if (rn == 31) { | ||
55 | gen_check_sp_alignment(s); | ||
56 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pair(DisasContext *s, uint32_t insn) | ||
57 | if (!postindex) { | ||
58 | tcg_gen_addi_i64(dirty_addr, dirty_addr, offset); | ||
59 | } | ||
60 | - clean_addr = clean_data_tbi(s, dirty_addr); | ||
61 | |||
62 | + if (set_tag) { | ||
63 | + if (!s->ata) { | ||
64 | + /* | ||
65 | + * TODO: We could rely on the stores below, at least for | ||
66 | + * system mode, if we arrange to add MO_ALIGN_16. | ||
67 | + */ | ||
68 | + gen_helper_stg_stub(cpu_env, dirty_addr); | ||
69 | + } else if (tb_cflags(s->base.tb) & CF_PARALLEL) { | ||
70 | + gen_helper_stg_parallel(cpu_env, dirty_addr, dirty_addr); | ||
71 | + } else { | ||
72 | + gen_helper_stg(cpu_env, dirty_addr, dirty_addr); | ||
73 | + } | ||
84 | + } | 74 | + } |
85 | + | 75 | + |
86 | + /* Given TCGMemOp size, adjust register and indexing. */ | 76 | + clean_addr = clean_data_tbi(s, dirty_addr); |
87 | + switch (size) { | 77 | if (is_vector) { |
88 | + case MO_16: | 78 | if (is_load) { |
89 | + index = h << 2 | l << 1 | m; | 79 | do_fp_ld(s, rt, clean_addr, size); |
90 | + break; | ||
91 | + case MO_32: | ||
92 | + index = h << 1 | l; | ||
93 | + rm |= m << 4; | ||
94 | + break; | ||
95 | + case MO_64: | ||
96 | + if (l || !is_q) { | ||
97 | + unallocated_encoding(s); | ||
98 | + return; | ||
99 | + } | ||
100 | + index = h; | ||
101 | + rm |= m << 4; | ||
102 | + break; | ||
103 | + default: | ||
104 | + g_assert_not_reached(); | ||
105 | } | ||
106 | |||
107 | if (!fp_access_check(s)) { | ||
108 | -- | 80 | -- |
109 | 2.16.2 | 81 | 2.20.1 |
110 | 82 | ||
111 | 83 | diff view generated by jsdifflib |
1 | Create an "init-svtor" property on the armv7m container | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | object which we can forward to the CPU object. | ||
3 | 2 | ||
3 | We can simplify our DC_ZVA if we recognize that the largest BS | ||
4 | that we actually use in system mode is 64. Let us just assert | ||
5 | that it fits within TARGET_PAGE_SIZE. | ||
6 | |||
7 | For DC_GVA and STZGM, we want to be able to write whole bytes | ||
8 | of tag memory, so assert that BS is >= 2 * TAG_GRANULE, or 32. | ||
9 | |||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20200626033144.790098-18-richard.henderson@linaro.org | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20180220180325.29818-8-peter.maydell@linaro.org | ||
7 | --- | 14 | --- |
8 | include/hw/arm/armv7m.h | 2 ++ | 15 | target/arm/cpu.c | 24 ++++++++++++++++++++++++ |
9 | hw/arm/armv7m.c | 9 +++++++++ | 16 | 1 file changed, 24 insertions(+) |
10 | 2 files changed, 11 insertions(+) | ||
11 | 17 | ||
12 | diff --git a/include/hw/arm/armv7m.h b/include/hw/arm/armv7m.h | 18 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
13 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/include/hw/arm/armv7m.h | 20 | --- a/target/arm/cpu.c |
15 | +++ b/include/hw/arm/armv7m.h | 21 | +++ b/target/arm/cpu.c |
16 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 22 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
17 | * that CPU accesses see. (The NVIC, bitbanding and other CPU-internal | 23 | } |
18 | * devices will be automatically layered on top of this view.) | ||
19 | * + Property "idau": IDAU interface (forwarded to CPU object) | ||
20 | + * + Property "init-svtor": secure VTOR reset value (forwarded to CPU object) | ||
21 | */ | ||
22 | typedef struct ARMv7MState { | ||
23 | /*< private >*/ | ||
24 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMv7MState { | ||
25 | /* MemoryRegion the board provides to us (with its devices, RAM, etc) */ | ||
26 | MemoryRegion *board_memory; | ||
27 | Object *idau; | ||
28 | + uint32_t init_svtor; | ||
29 | } ARMv7MState; | ||
30 | |||
31 | #endif | 24 | #endif |
32 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | 25 | |
33 | index XXXXXXX..XXXXXXX 100644 | 26 | + if (tcg_enabled()) { |
34 | --- a/hw/arm/armv7m.c | 27 | + int dcz_blocklen = 4 << cpu->dcz_blocksize; |
35 | +++ b/hw/arm/armv7m.c | 28 | + |
36 | @@ -XXX,XX +XXX,XX @@ static void armv7m_realize(DeviceState *dev, Error **errp) | 29 | + /* |
37 | return; | 30 | + * We only support DCZ blocklen that fits on one page. |
38 | } | 31 | + * |
39 | } | 32 | + * Architectually this is always true. However TARGET_PAGE_SIZE |
40 | + if (object_property_find(OBJECT(s->cpu), "init-svtor", NULL)) { | 33 | + * is variable and, for compatibility with -machine virt-2.7, |
41 | + object_property_set_uint(OBJECT(s->cpu), s->init_svtor, | 34 | + * is only 1KiB, as an artifact of legacy ARMv5 subpage support. |
42 | + "init-svtor", &err); | 35 | + * But even then, while the largest architectural DCZ blocklen |
43 | + if (err != NULL) { | 36 | + * is 2KiB, no cpu actually uses such a large blocklen. |
44 | + error_propagate(errp, err); | 37 | + */ |
45 | + return; | 38 | + assert(dcz_blocklen <= TARGET_PAGE_SIZE); |
39 | + | ||
40 | + /* | ||
41 | + * We only support DCZ blocksize >= 2*TAG_GRANULE, which is to say | ||
42 | + * both nibbles of each byte storing tag data may be written at once. | ||
43 | + * Since TAG_GRANULE is 16, this means that blocklen must be >= 32. | ||
44 | + */ | ||
45 | + if (cpu_isar_feature(aa64_mte, cpu)) { | ||
46 | + assert(dcz_blocklen >= 2 * TAG_GRANULE); | ||
46 | + } | 47 | + } |
47 | + } | 48 | + } |
48 | object_property_set_bool(OBJECT(s->cpu), true, "realized", &err); | 49 | + |
49 | if (err != NULL) { | 50 | qemu_init_vcpu(cs); |
50 | error_propagate(errp, err); | 51 | cpu_reset(cs); |
51 | @@ -XXX,XX +XXX,XX @@ static Property armv7m_properties[] = { | ||
52 | DEFINE_PROP_LINK("memory", ARMv7MState, board_memory, TYPE_MEMORY_REGION, | ||
53 | MemoryRegion *), | ||
54 | DEFINE_PROP_LINK("idau", ARMv7MState, idau, TYPE_IDAU_INTERFACE, Object *), | ||
55 | + DEFINE_PROP_UINT32("init-svtor", ARMv7MState, init_svtor, 0), | ||
56 | DEFINE_PROP_END_OF_LIST(), | ||
57 | }; | ||
58 | 52 | ||
59 | -- | 53 | -- |
60 | 2.16.2 | 54 | 2.20.1 |
61 | 55 | ||
62 | 56 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Now that we know that the operation is on a single page, | ||
4 | we need not loop over pages while probing. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200626033144.790098-19-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/helper-a64.c | 94 +++++++++++------------------------------ | ||
12 | 1 file changed, 25 insertions(+), 69 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper-a64.c | ||
17 | +++ b/target/arm/helper-a64.c | ||
18 | @@ -XXX,XX +XXX,XX @@ void HELPER(dc_zva)(CPUARMState *env, uint64_t vaddr_in) | ||
19 | * (which matches the usual QEMU behaviour of not implementing either | ||
20 | * alignment faults or any memory attribute handling). | ||
21 | */ | ||
22 | - | ||
23 | - ARMCPU *cpu = env_archcpu(env); | ||
24 | - uint64_t blocklen = 4 << cpu->dcz_blocksize; | ||
25 | + int blocklen = 4 << env_archcpu(env)->dcz_blocksize; | ||
26 | uint64_t vaddr = vaddr_in & ~(blocklen - 1); | ||
27 | + int mmu_idx = cpu_mmu_index(env, false); | ||
28 | + void *mem; | ||
29 | + | ||
30 | + /* | ||
31 | + * Trapless lookup. In addition to actual invalid page, may | ||
32 | + * return NULL for I/O, watchpoints, clean pages, etc. | ||
33 | + */ | ||
34 | + mem = tlb_vaddr_to_host(env, vaddr, MMU_DATA_STORE, mmu_idx); | ||
35 | |||
36 | #ifndef CONFIG_USER_ONLY | ||
37 | - { | ||
38 | + if (unlikely(!mem)) { | ||
39 | + uintptr_t ra = GETPC(); | ||
40 | + | ||
41 | /* | ||
42 | - * Slightly awkwardly, QEMU's TARGET_PAGE_SIZE may be less than | ||
43 | - * the block size so we might have to do more than one TLB lookup. | ||
44 | - * We know that in fact for any v8 CPU the page size is at least 4K | ||
45 | - * and the block size must be 2K or less, but TARGET_PAGE_SIZE is only | ||
46 | - * 1K as an artefact of legacy v5 subpage support being present in the | ||
47 | - * same QEMU executable. So in practice the hostaddr[] array has | ||
48 | - * two entries, given the current setting of TARGET_PAGE_BITS_MIN. | ||
49 | + * Trap if accessing an invalid page. DC_ZVA requires that we supply | ||
50 | + * the original pointer for an invalid page. But watchpoints require | ||
51 | + * that we probe the actual space. So do both. | ||
52 | */ | ||
53 | - int maxidx = DIV_ROUND_UP(blocklen, TARGET_PAGE_SIZE); | ||
54 | - void *hostaddr[DIV_ROUND_UP(2 * KiB, 1 << TARGET_PAGE_BITS_MIN)]; | ||
55 | - int try, i; | ||
56 | - unsigned mmu_idx = cpu_mmu_index(env, false); | ||
57 | - TCGMemOpIdx oi = make_memop_idx(MO_UB, mmu_idx); | ||
58 | + (void) probe_write(env, vaddr_in, 1, mmu_idx, ra); | ||
59 | + mem = probe_write(env, vaddr, blocklen, mmu_idx, ra); | ||
60 | |||
61 | - assert(maxidx <= ARRAY_SIZE(hostaddr)); | ||
62 | - | ||
63 | - for (try = 0; try < 2; try++) { | ||
64 | - | ||
65 | - for (i = 0; i < maxidx; i++) { | ||
66 | - hostaddr[i] = tlb_vaddr_to_host(env, | ||
67 | - vaddr + TARGET_PAGE_SIZE * i, | ||
68 | - 1, mmu_idx); | ||
69 | - if (!hostaddr[i]) { | ||
70 | - break; | ||
71 | - } | ||
72 | - } | ||
73 | - if (i == maxidx) { | ||
74 | - /* | ||
75 | - * If it's all in the TLB it's fair game for just writing to; | ||
76 | - * we know we don't need to update dirty status, etc. | ||
77 | - */ | ||
78 | - for (i = 0; i < maxidx - 1; i++) { | ||
79 | - memset(hostaddr[i], 0, TARGET_PAGE_SIZE); | ||
80 | - } | ||
81 | - memset(hostaddr[i], 0, blocklen - (i * TARGET_PAGE_SIZE)); | ||
82 | - return; | ||
83 | - } | ||
84 | + if (unlikely(!mem)) { | ||
85 | /* | ||
86 | - * OK, try a store and see if we can populate the tlb. This | ||
87 | - * might cause an exception if the memory isn't writable, | ||
88 | - * in which case we will longjmp out of here. We must for | ||
89 | - * this purpose use the actual register value passed to us | ||
90 | - * so that we get the fault address right. | ||
91 | + * The only remaining reason for mem == NULL is I/O. | ||
92 | + * Just do a series of byte writes as the architecture demands. | ||
93 | */ | ||
94 | - helper_ret_stb_mmu(env, vaddr_in, 0, oi, GETPC()); | ||
95 | - /* Now we can populate the other TLB entries, if any */ | ||
96 | - for (i = 0; i < maxidx; i++) { | ||
97 | - uint64_t va = vaddr + TARGET_PAGE_SIZE * i; | ||
98 | - if (va != (vaddr_in & TARGET_PAGE_MASK)) { | ||
99 | - helper_ret_stb_mmu(env, va, 0, oi, GETPC()); | ||
100 | - } | ||
101 | + for (int i = 0; i < blocklen; i++) { | ||
102 | + cpu_stb_mmuidx_ra(env, vaddr + i, 0, mmu_idx, ra); | ||
103 | } | ||
104 | - } | ||
105 | - | ||
106 | - /* | ||
107 | - * Slow path (probably attempt to do this to an I/O device or | ||
108 | - * similar, or clearing of a block of code we have translations | ||
109 | - * cached for). Just do a series of byte writes as the architecture | ||
110 | - * demands. It's not worth trying to use a cpu_physical_memory_map(), | ||
111 | - * memset(), unmap() sequence here because: | ||
112 | - * + we'd need to account for the blocksize being larger than a page | ||
113 | - * + the direct-RAM access case is almost always going to be dealt | ||
114 | - * with in the fastpath code above, so there's no speed benefit | ||
115 | - * + we would have to deal with the map returning NULL because the | ||
116 | - * bounce buffer was in use | ||
117 | - */ | ||
118 | - for (i = 0; i < blocklen; i++) { | ||
119 | - helper_ret_stb_mmu(env, vaddr + i, 0, oi, GETPC()); | ||
120 | + return; | ||
121 | } | ||
122 | } | ||
123 | -#else | ||
124 | - memset(g2h(vaddr), 0, blocklen); | ||
125 | #endif | ||
126 | + | ||
127 | + memset(mem, 0, blocklen); | ||
128 | } | ||
129 | -- | ||
130 | 2.20.1 | ||
131 | |||
132 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Richard Henderson <richard.henderson@linaro.org> | |
2 | |||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200626033144.790098-20-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/helper-a64.h | 3 ++ | ||
9 | target/arm/translate.h | 2 + | ||
10 | target/arm/mte_helper.c | 84 ++++++++++++++++++++++++++++++++++++++ | ||
11 | target/arm/translate-a64.c | 72 ++++++++++++++++++++++++++++---- | ||
12 | 4 files changed, 153 insertions(+), 8 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper-a64.h | ||
17 | +++ b/target/arm/helper-a64.h | ||
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_2(stg_stub, TCG_CALL_NO_WG, void, env, i64) | ||
19 | DEF_HELPER_FLAGS_3(st2g, TCG_CALL_NO_WG, void, env, i64, i64) | ||
20 | DEF_HELPER_FLAGS_3(st2g_parallel, TCG_CALL_NO_WG, void, env, i64, i64) | ||
21 | DEF_HELPER_FLAGS_2(st2g_stub, TCG_CALL_NO_WG, void, env, i64) | ||
22 | +DEF_HELPER_FLAGS_2(ldgm, TCG_CALL_NO_WG, i64, env, i64) | ||
23 | +DEF_HELPER_FLAGS_3(stgm, TCG_CALL_NO_WG, void, env, i64, i64) | ||
24 | +DEF_HELPER_FLAGS_3(stzgm_tags, TCG_CALL_NO_WG, void, env, i64, i64) | ||
25 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/target/arm/translate.h | ||
28 | +++ b/target/arm/translate.h | ||
29 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | ||
30 | * < 0, set by the current instruction. | ||
31 | */ | ||
32 | int8_t btype; | ||
33 | + /* A copy of cpu->dcz_blocksize. */ | ||
34 | + uint8_t dcz_blocksize; | ||
35 | /* True if this page is guarded. */ | ||
36 | bool guarded_page; | ||
37 | /* Bottom two bits of XScale c15_cpar coprocessor access control reg */ | ||
38 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/target/arm/mte_helper.c | ||
41 | +++ b/target/arm/mte_helper.c | ||
42 | @@ -XXX,XX +XXX,XX @@ void HELPER(st2g_stub)(CPUARMState *env, uint64_t ptr) | ||
43 | probe_write(env, ptr + TAG_GRANULE, TAG_GRANULE, mmu_idx, ra); | ||
44 | } | ||
45 | } | ||
46 | + | ||
47 | +#define LDGM_STGM_SIZE (4 << GMID_EL1_BS) | ||
48 | + | ||
49 | +uint64_t HELPER(ldgm)(CPUARMState *env, uint64_t ptr) | ||
50 | +{ | ||
51 | + int mmu_idx = cpu_mmu_index(env, false); | ||
52 | + uintptr_t ra = GETPC(); | ||
53 | + void *tag_mem; | ||
54 | + | ||
55 | + ptr = QEMU_ALIGN_DOWN(ptr, LDGM_STGM_SIZE); | ||
56 | + | ||
57 | + /* Trap if accessing an invalid page. */ | ||
58 | + tag_mem = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_LOAD, | ||
59 | + LDGM_STGM_SIZE, MMU_DATA_LOAD, | ||
60 | + LDGM_STGM_SIZE / (2 * TAG_GRANULE), ra); | ||
61 | + | ||
62 | + /* The tag is squashed to zero if the page does not support tags. */ | ||
63 | + if (!tag_mem) { | ||
64 | + return 0; | ||
65 | + } | ||
66 | + | ||
67 | + QEMU_BUILD_BUG_ON(GMID_EL1_BS != 6); | ||
68 | + /* | ||
69 | + * We are loading 64-bits worth of tags. The ordering of elements | ||
70 | + * within the word corresponds to a 64-bit little-endian operation. | ||
71 | + */ | ||
72 | + return ldq_le_p(tag_mem); | ||
73 | +} | ||
74 | + | ||
75 | +void HELPER(stgm)(CPUARMState *env, uint64_t ptr, uint64_t val) | ||
76 | +{ | ||
77 | + int mmu_idx = cpu_mmu_index(env, false); | ||
78 | + uintptr_t ra = GETPC(); | ||
79 | + void *tag_mem; | ||
80 | + | ||
81 | + ptr = QEMU_ALIGN_DOWN(ptr, LDGM_STGM_SIZE); | ||
82 | + | ||
83 | + /* Trap if accessing an invalid page. */ | ||
84 | + tag_mem = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_STORE, | ||
85 | + LDGM_STGM_SIZE, MMU_DATA_LOAD, | ||
86 | + LDGM_STGM_SIZE / (2 * TAG_GRANULE), ra); | ||
87 | + | ||
88 | + /* | ||
89 | + * Tag store only happens if the page support tags, | ||
90 | + * and if the OS has enabled access to the tags. | ||
91 | + */ | ||
92 | + if (!tag_mem) { | ||
93 | + return; | ||
94 | + } | ||
95 | + | ||
96 | + QEMU_BUILD_BUG_ON(GMID_EL1_BS != 6); | ||
97 | + /* | ||
98 | + * We are storing 64-bits worth of tags. The ordering of elements | ||
99 | + * within the word corresponds to a 64-bit little-endian operation. | ||
100 | + */ | ||
101 | + stq_le_p(tag_mem, val); | ||
102 | +} | ||
103 | + | ||
104 | +void HELPER(stzgm_tags)(CPUARMState *env, uint64_t ptr, uint64_t val) | ||
105 | +{ | ||
106 | + uintptr_t ra = GETPC(); | ||
107 | + int mmu_idx = cpu_mmu_index(env, false); | ||
108 | + int log2_dcz_bytes, log2_tag_bytes; | ||
109 | + intptr_t dcz_bytes, tag_bytes; | ||
110 | + uint8_t *mem; | ||
111 | + | ||
112 | + /* | ||
113 | + * In arm_cpu_realizefn, we assert that dcz > LOG2_TAG_GRANULE+1, | ||
114 | + * i.e. 32 bytes, which is an unreasonably small dcz anyway, | ||
115 | + * to make sure that we can access one complete tag byte here. | ||
116 | + */ | ||
117 | + log2_dcz_bytes = env_archcpu(env)->dcz_blocksize + 2; | ||
118 | + log2_tag_bytes = log2_dcz_bytes - (LOG2_TAG_GRANULE + 1); | ||
119 | + dcz_bytes = (intptr_t)1 << log2_dcz_bytes; | ||
120 | + tag_bytes = (intptr_t)1 << log2_tag_bytes; | ||
121 | + ptr &= -dcz_bytes; | ||
122 | + | ||
123 | + mem = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_STORE, dcz_bytes, | ||
124 | + MMU_DATA_STORE, tag_bytes, ra); | ||
125 | + if (mem) { | ||
126 | + int tag_pair = (val & 0xf) * 0x11; | ||
127 | + memset(mem, tag_pair, tag_bytes); | ||
128 | + } | ||
129 | +} | ||
130 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
131 | index XXXXXXX..XXXXXXX 100644 | ||
132 | --- a/target/arm/translate-a64.c | ||
133 | +++ b/target/arm/translate-a64.c | ||
134 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_tag(DisasContext *s, uint32_t insn) | ||
135 | uint64_t offset = sextract64(insn, 12, 9) << LOG2_TAG_GRANULE; | ||
136 | int op2 = extract32(insn, 10, 2); | ||
137 | int op1 = extract32(insn, 22, 2); | ||
138 | - bool is_load = false, is_pair = false, is_zero = false; | ||
139 | + bool is_load = false, is_pair = false, is_zero = false, is_mult = false; | ||
140 | int index = 0; | ||
141 | TCGv_i64 addr, clean_addr, tcg_rt; | ||
142 | |||
143 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_tag(DisasContext *s, uint32_t insn) | ||
144 | if (op2 != 0) { | ||
145 | /* STG */ | ||
146 | index = op2 - 2; | ||
147 | - break; | ||
148 | + } else { | ||
149 | + /* STZGM */ | ||
150 | + if (s->current_el == 0 || offset != 0) { | ||
151 | + goto do_unallocated; | ||
152 | + } | ||
153 | + is_mult = is_zero = true; | ||
154 | } | ||
155 | - goto do_unallocated; | ||
156 | + break; | ||
157 | case 1: | ||
158 | if (op2 != 0) { | ||
159 | /* STZG */ | ||
160 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_tag(DisasContext *s, uint32_t insn) | ||
161 | /* ST2G */ | ||
162 | is_pair = true; | ||
163 | index = op2 - 2; | ||
164 | - break; | ||
165 | + } else { | ||
166 | + /* STGM */ | ||
167 | + if (s->current_el == 0 || offset != 0) { | ||
168 | + goto do_unallocated; | ||
169 | + } | ||
170 | + is_mult = true; | ||
171 | } | ||
172 | - goto do_unallocated; | ||
173 | + break; | ||
174 | case 3: | ||
175 | if (op2 != 0) { | ||
176 | /* STZ2G */ | ||
177 | is_pair = is_zero = true; | ||
178 | index = op2 - 2; | ||
179 | - break; | ||
180 | + } else { | ||
181 | + /* LDGM */ | ||
182 | + if (s->current_el == 0 || offset != 0) { | ||
183 | + goto do_unallocated; | ||
184 | + } | ||
185 | + is_mult = is_load = true; | ||
186 | } | ||
187 | - goto do_unallocated; | ||
188 | + break; | ||
189 | |||
190 | default: | ||
191 | do_unallocated: | ||
192 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_tag(DisasContext *s, uint32_t insn) | ||
193 | return; | ||
194 | } | ||
195 | |||
196 | - if (!dc_isar_feature(aa64_mte_insn_reg, s)) { | ||
197 | + if (is_mult | ||
198 | + ? !dc_isar_feature(aa64_mte, s) | ||
199 | + : !dc_isar_feature(aa64_mte_insn_reg, s)) { | ||
200 | goto do_unallocated; | ||
201 | } | ||
202 | |||
203 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_tag(DisasContext *s, uint32_t insn) | ||
204 | tcg_gen_addi_i64(addr, addr, offset); | ||
205 | } | ||
206 | |||
207 | + if (is_mult) { | ||
208 | + tcg_rt = cpu_reg(s, rt); | ||
209 | + | ||
210 | + if (is_zero) { | ||
211 | + int size = 4 << s->dcz_blocksize; | ||
212 | + | ||
213 | + if (s->ata) { | ||
214 | + gen_helper_stzgm_tags(cpu_env, addr, tcg_rt); | ||
215 | + } | ||
216 | + /* | ||
217 | + * The non-tags portion of STZGM is mostly like DC_ZVA, | ||
218 | + * except the alignment happens before the access. | ||
219 | + */ | ||
220 | + clean_addr = clean_data_tbi(s, addr); | ||
221 | + tcg_gen_andi_i64(clean_addr, clean_addr, -size); | ||
222 | + gen_helper_dc_zva(cpu_env, clean_addr); | ||
223 | + } else if (s->ata) { | ||
224 | + if (is_load) { | ||
225 | + gen_helper_ldgm(tcg_rt, cpu_env, addr); | ||
226 | + } else { | ||
227 | + gen_helper_stgm(cpu_env, addr, tcg_rt); | ||
228 | + } | ||
229 | + } else { | ||
230 | + MMUAccessType acc = is_load ? MMU_DATA_LOAD : MMU_DATA_STORE; | ||
231 | + int size = 4 << GMID_EL1_BS; | ||
232 | + | ||
233 | + clean_addr = clean_data_tbi(s, addr); | ||
234 | + tcg_gen_andi_i64(clean_addr, clean_addr, -size); | ||
235 | + gen_probe_access(s, clean_addr, acc, size); | ||
236 | + | ||
237 | + if (is_load) { | ||
238 | + /* The result tags are zeros. */ | ||
239 | + tcg_gen_movi_i64(tcg_rt, 0); | ||
240 | + } | ||
241 | + } | ||
242 | + return; | ||
243 | + } | ||
244 | + | ||
245 | if (is_load) { | ||
246 | tcg_gen_andi_i64(addr, addr, -TAG_GRANULE); | ||
247 | tcg_rt = cpu_reg(s, rt); | ||
248 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, | ||
249 | dc->vec_stride = 0; | ||
250 | dc->cp_regs = arm_cpu->cp_regs; | ||
251 | dc->features = env->features; | ||
252 | + dc->dcz_blocksize = arm_cpu->dcz_blocksize; | ||
253 | |||
254 | /* Single step state. The code-generation logic here is: | ||
255 | * SS_ACTIVE == 0: | ||
256 | -- | ||
257 | 2.20.1 | ||
258 | |||
259 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Allow the translate subroutines to return false for invalid insns. | 3 | Like the regular data cache flushes, these are nops within qemu. |
4 | 4 | ||
5 | At present we can of course invoke an invalid insn exception from within | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | the translate subroutine, but in the short term this consolidates code. | ||
7 | In the long term it would allow the decodetree language to support | ||
8 | overlapping patterns for ISA extensions. | ||
9 | |||
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Message-id: 20180227232618.2908-1-richard.henderson@linaro.org | 7 | Message-id: 20200626033144.790098-21-richard.henderson@linaro.org |
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 9 | --- |
15 | scripts/decodetree.py | 5 ++--- | 10 | target/arm/helper.c | 65 +++++++++++++++++++++++++++++++++++++++++++++ |
16 | 1 file changed, 2 insertions(+), 3 deletions(-) | 11 | 1 file changed, 65 insertions(+) |
17 | 12 | ||
18 | diff --git a/scripts/decodetree.py b/scripts/decodetree.py | 13 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
19 | index XXXXXXX..XXXXXXX 100755 | 14 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/scripts/decodetree.py | 15 | --- a/target/arm/helper.c |
21 | +++ b/scripts/decodetree.py | 16 | +++ b/target/arm/helper.c |
22 | @@ -XXX,XX +XXX,XX @@ class Pattern(General): | 17 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo mte_reginfo[] = { |
23 | global translate_prefix | 18 | .opc0 = 3, .opc1 = 3, .crn = 4, .crm = 2, .opc2 = 7, |
24 | output('typedef ', self.base.base.struct_name(), | 19 | .type = ARM_CP_NO_RAW, |
25 | ' arg_', self.name, ';\n') | 20 | .access = PL0_RW, .readfn = tco_read, .writefn = tco_write }, |
26 | - output(translate_scope, 'void ', translate_prefix, '_', self.name, | 21 | + { .name = "DC_IGVAC", .state = ARM_CP_STATE_AA64, |
27 | + output(translate_scope, 'bool ', translate_prefix, '_', self.name, | 22 | + .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 3, |
28 | '(DisasContext *ctx, arg_', self.name, | 23 | + .type = ARM_CP_NOP, .access = PL1_W, |
29 | ' *a, ', insntype, ' insn);\n') | 24 | + .accessfn = aa64_cacheop_poc_access }, |
30 | 25 | + { .name = "DC_IGSW", .state = ARM_CP_STATE_AA64, | |
31 | @@ -XXX,XX +XXX,XX @@ class Pattern(General): | 26 | + .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 4, |
32 | output(ind, self.base.extract_name(), '(&u.f_', arg, ', insn);\n') | 27 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, |
33 | for n, f in self.fields.items(): | 28 | + { .name = "DC_IGDVAC", .state = ARM_CP_STATE_AA64, |
34 | output(ind, 'u.f_', arg, '.', n, ' = ', f.str_extract(), ';\n') | 29 | + .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 5, |
35 | - output(ind, translate_prefix, '_', self.name, | 30 | + .type = ARM_CP_NOP, .access = PL1_W, |
36 | + output(ind, 'return ', translate_prefix, '_', self.name, | 31 | + .accessfn = aa64_cacheop_poc_access }, |
37 | '(ctx, &u.f_', arg, ', insn);\n') | 32 | + { .name = "DC_IGDSW", .state = ARM_CP_STATE_AA64, |
38 | - output(ind, 'return true;\n') | 33 | + .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 6, |
39 | # end Pattern | 34 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, |
40 | 35 | + { .name = "DC_CGSW", .state = ARM_CP_STATE_AA64, | |
36 | + .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 4, | ||
37 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, | ||
38 | + { .name = "DC_CGDSW", .state = ARM_CP_STATE_AA64, | ||
39 | + .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 6, | ||
40 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, | ||
41 | + { .name = "DC_CIGSW", .state = ARM_CP_STATE_AA64, | ||
42 | + .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 4, | ||
43 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, | ||
44 | + { .name = "DC_CIGDSW", .state = ARM_CP_STATE_AA64, | ||
45 | + .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 6, | ||
46 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, | ||
47 | REGINFO_SENTINEL | ||
48 | }; | ||
49 | |||
50 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo mte_tco_ro_reginfo[] = { | ||
51 | .type = ARM_CP_CONST, .access = PL0_RW, }, | ||
52 | REGINFO_SENTINEL | ||
53 | }; | ||
54 | + | ||
55 | +static const ARMCPRegInfo mte_el0_cacheop_reginfo[] = { | ||
56 | + { .name = "DC_CGVAC", .state = ARM_CP_STATE_AA64, | ||
57 | + .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 10, .opc2 = 3, | ||
58 | + .type = ARM_CP_NOP, .access = PL0_W, | ||
59 | + .accessfn = aa64_cacheop_poc_access }, | ||
60 | + { .name = "DC_CGDVAC", .state = ARM_CP_STATE_AA64, | ||
61 | + .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 10, .opc2 = 5, | ||
62 | + .type = ARM_CP_NOP, .access = PL0_W, | ||
63 | + .accessfn = aa64_cacheop_poc_access }, | ||
64 | + { .name = "DC_CGVAP", .state = ARM_CP_STATE_AA64, | ||
65 | + .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 12, .opc2 = 3, | ||
66 | + .type = ARM_CP_NOP, .access = PL0_W, | ||
67 | + .accessfn = aa64_cacheop_poc_access }, | ||
68 | + { .name = "DC_CGDVAP", .state = ARM_CP_STATE_AA64, | ||
69 | + .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 12, .opc2 = 5, | ||
70 | + .type = ARM_CP_NOP, .access = PL0_W, | ||
71 | + .accessfn = aa64_cacheop_poc_access }, | ||
72 | + { .name = "DC_CGVADP", .state = ARM_CP_STATE_AA64, | ||
73 | + .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 13, .opc2 = 3, | ||
74 | + .type = ARM_CP_NOP, .access = PL0_W, | ||
75 | + .accessfn = aa64_cacheop_poc_access }, | ||
76 | + { .name = "DC_CGDVADP", .state = ARM_CP_STATE_AA64, | ||
77 | + .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 13, .opc2 = 5, | ||
78 | + .type = ARM_CP_NOP, .access = PL0_W, | ||
79 | + .accessfn = aa64_cacheop_poc_access }, | ||
80 | + { .name = "DC_CIGVAC", .state = ARM_CP_STATE_AA64, | ||
81 | + .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 14, .opc2 = 3, | ||
82 | + .type = ARM_CP_NOP, .access = PL0_W, | ||
83 | + .accessfn = aa64_cacheop_poc_access }, | ||
84 | + { .name = "DC_CIGDVAC", .state = ARM_CP_STATE_AA64, | ||
85 | + .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 14, .opc2 = 5, | ||
86 | + .type = ARM_CP_NOP, .access = PL0_W, | ||
87 | + .accessfn = aa64_cacheop_poc_access }, | ||
88 | + REGINFO_SENTINEL | ||
89 | +}; | ||
90 | + | ||
91 | #endif | ||
92 | |||
93 | static CPAccessResult access_predinv(CPUARMState *env, const ARMCPRegInfo *ri, | ||
94 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
95 | */ | ||
96 | if (cpu_isar_feature(aa64_mte, cpu)) { | ||
97 | define_arm_cp_regs(cpu, mte_reginfo); | ||
98 | + define_arm_cp_regs(cpu, mte_el0_cacheop_reginfo); | ||
99 | } else if (cpu_isar_feature(aa64_mte_insn_reg, cpu)) { | ||
100 | define_arm_cp_regs(cpu, mte_tco_ro_reginfo); | ||
101 | + define_arm_cp_regs(cpu, mte_el0_cacheop_reginfo); | ||
102 | } | ||
103 | #endif | ||
41 | 104 | ||
42 | -- | 105 | -- |
43 | 2.16.2 | 106 | 2.20.1 |
44 | 107 | ||
45 | 108 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | We will shortly need this in mte_helper.c as well. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20200626033144.790098-22-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/internals.h | 36 ++++++++++++++++++++++++++++++++++++ | ||
11 | target/arm/helper.c | 36 ------------------------------------ | ||
12 | 2 files changed, 36 insertions(+), 36 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/internals.h | ||
17 | +++ b/target/arm/internals.h | ||
18 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_is_pan(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
19 | } | ||
20 | } | ||
21 | |||
22 | +/* Return the exception level which controls this address translation regime */ | ||
23 | +static inline uint32_t regime_el(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
24 | +{ | ||
25 | + switch (mmu_idx) { | ||
26 | + case ARMMMUIdx_E20_0: | ||
27 | + case ARMMMUIdx_E20_2: | ||
28 | + case ARMMMUIdx_E20_2_PAN: | ||
29 | + case ARMMMUIdx_Stage2: | ||
30 | + case ARMMMUIdx_E2: | ||
31 | + return 2; | ||
32 | + case ARMMMUIdx_SE3: | ||
33 | + return 3; | ||
34 | + case ARMMMUIdx_SE10_0: | ||
35 | + return arm_el_is_aa64(env, 3) ? 1 : 3; | ||
36 | + case ARMMMUIdx_SE10_1: | ||
37 | + case ARMMMUIdx_SE10_1_PAN: | ||
38 | + case ARMMMUIdx_Stage1_E0: | ||
39 | + case ARMMMUIdx_Stage1_E1: | ||
40 | + case ARMMMUIdx_Stage1_E1_PAN: | ||
41 | + case ARMMMUIdx_E10_0: | ||
42 | + case ARMMMUIdx_E10_1: | ||
43 | + case ARMMMUIdx_E10_1_PAN: | ||
44 | + case ARMMMUIdx_MPrivNegPri: | ||
45 | + case ARMMMUIdx_MUserNegPri: | ||
46 | + case ARMMMUIdx_MPriv: | ||
47 | + case ARMMMUIdx_MUser: | ||
48 | + case ARMMMUIdx_MSPrivNegPri: | ||
49 | + case ARMMMUIdx_MSUserNegPri: | ||
50 | + case ARMMMUIdx_MSPriv: | ||
51 | + case ARMMMUIdx_MSUser: | ||
52 | + return 1; | ||
53 | + default: | ||
54 | + g_assert_not_reached(); | ||
55 | + } | ||
56 | +} | ||
57 | + | ||
58 | /* Return the FSR value for a debug exception (watchpoint, hardware | ||
59 | * breakpoint or BKPT insn) targeting the specified exception level. | ||
60 | */ | ||
61 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/target/arm/helper.c | ||
64 | +++ b/target/arm/helper.c | ||
65 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_interrupt(CPUState *cs) | ||
66 | } | ||
67 | #endif /* !CONFIG_USER_ONLY */ | ||
68 | |||
69 | -/* Return the exception level which controls this address translation regime */ | ||
70 | -static uint32_t regime_el(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
71 | -{ | ||
72 | - switch (mmu_idx) { | ||
73 | - case ARMMMUIdx_E20_0: | ||
74 | - case ARMMMUIdx_E20_2: | ||
75 | - case ARMMMUIdx_E20_2_PAN: | ||
76 | - case ARMMMUIdx_Stage2: | ||
77 | - case ARMMMUIdx_E2: | ||
78 | - return 2; | ||
79 | - case ARMMMUIdx_SE3: | ||
80 | - return 3; | ||
81 | - case ARMMMUIdx_SE10_0: | ||
82 | - return arm_el_is_aa64(env, 3) ? 1 : 3; | ||
83 | - case ARMMMUIdx_SE10_1: | ||
84 | - case ARMMMUIdx_SE10_1_PAN: | ||
85 | - case ARMMMUIdx_Stage1_E0: | ||
86 | - case ARMMMUIdx_Stage1_E1: | ||
87 | - case ARMMMUIdx_Stage1_E1_PAN: | ||
88 | - case ARMMMUIdx_E10_0: | ||
89 | - case ARMMMUIdx_E10_1: | ||
90 | - case ARMMMUIdx_E10_1_PAN: | ||
91 | - case ARMMMUIdx_MPrivNegPri: | ||
92 | - case ARMMMUIdx_MUserNegPri: | ||
93 | - case ARMMMUIdx_MPriv: | ||
94 | - case ARMMMUIdx_MUser: | ||
95 | - case ARMMMUIdx_MSPrivNegPri: | ||
96 | - case ARMMMUIdx_MSUserNegPri: | ||
97 | - case ARMMMUIdx_MSPriv: | ||
98 | - case ARMMMUIdx_MSUser: | ||
99 | - return 1; | ||
100 | - default: | ||
101 | - g_assert_not_reached(); | ||
102 | - } | ||
103 | -} | ||
104 | - | ||
105 | uint64_t arm_sctlr(CPUARMState *env, int el) | ||
106 | { | ||
107 | /* Only EL0 needs to be adjusted for EL1&0 or EL2&0. */ | ||
108 | -- | ||
109 | 2.20.1 | ||
110 | |||
111 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | We will shortly need this in mte_helper.c as well. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Message-id: 20180228193125.20577-15-richard.henderson@linaro.org | 7 | Message-id: 20200626033144.790098-23-richard.henderson@linaro.org |
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 9 | --- |
8 | target/arm/translate.c | 61 ++++++++++++++++++++++++++++++++++++++++++++++++++ | 10 | target/arm/internals.h | 9 +++++++++ |
9 | 1 file changed, 61 insertions(+) | 11 | target/arm/helper.c | 9 --------- |
12 | 2 files changed, 9 insertions(+), 9 deletions(-) | ||
10 | 13 | ||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 14 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
12 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate.c | 16 | --- a/target/arm/internals.h |
14 | +++ b/target/arm/translate.c | 17 | +++ b/target/arm/internals.h |
15 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | 18 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t regime_el(CPUARMState *env, ARMMMUIdx mmu_idx) |
16 | return 0; | 19 | } |
17 | } | 20 | } |
18 | 21 | ||
19 | +/* Advanced SIMD two registers and a scalar extension. | 22 | +/* Return the TCR controlling this translation regime */ |
20 | + * 31 24 23 22 20 16 12 11 10 9 8 3 0 | 23 | +static inline TCR *regime_tcr(CPUARMState *env, ARMMMUIdx mmu_idx) |
21 | + * +-----------------+----+---+----+----+----+---+----+---+----+---------+----+ | ||
22 | + * | 1 1 1 1 1 1 1 0 | o1 | D | o2 | Vn | Vd | 1 | o3 | 0 | o4 | N Q M U | Vm | | ||
23 | + * +-----------------+----+---+----+----+----+---+----+---+----+---------+----+ | ||
24 | + * | ||
25 | + */ | ||
26 | + | ||
27 | +static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | ||
28 | +{ | 24 | +{ |
29 | + int rd, rn, rm, rot, size, opr_sz; | 25 | + if (mmu_idx == ARMMMUIdx_Stage2) { |
30 | + TCGv_ptr fpst; | 26 | + return &env->cp15.vtcr_el2; |
31 | + bool q; | ||
32 | + | ||
33 | + q = extract32(insn, 6, 1); | ||
34 | + VFP_DREG_D(rd, insn); | ||
35 | + VFP_DREG_N(rn, insn); | ||
36 | + VFP_DREG_M(rm, insn); | ||
37 | + if ((rd | rn) & q) { | ||
38 | + return 1; | ||
39 | + } | 27 | + } |
40 | + | 28 | + return &env->cp15.tcr_el[regime_el(env, mmu_idx)]; |
41 | + if ((insn & 0xff000f10) == 0xfe000800) { | ||
42 | + /* VCMLA (indexed) -- 1111 1110 S.RR .... .... 1000 ...0 .... */ | ||
43 | + rot = extract32(insn, 20, 2); | ||
44 | + size = extract32(insn, 23, 1); | ||
45 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_FCMA) | ||
46 | + || (!size && !arm_dc_feature(s, ARM_FEATURE_V8_FP16))) { | ||
47 | + return 1; | ||
48 | + } | ||
49 | + } else { | ||
50 | + return 1; | ||
51 | + } | ||
52 | + | ||
53 | + if (s->fp_excp_el) { | ||
54 | + gen_exception_insn(s, 4, EXCP_UDEF, | ||
55 | + syn_fp_access_trap(1, 0xe, false), s->fp_excp_el); | ||
56 | + return 0; | ||
57 | + } | ||
58 | + if (!s->vfp_enabled) { | ||
59 | + return 1; | ||
60 | + } | ||
61 | + | ||
62 | + opr_sz = (1 + q) * 8; | ||
63 | + fpst = get_fpstatus_ptr(1); | ||
64 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), | ||
65 | + vfp_reg_offset(1, rn), | ||
66 | + vfp_reg_offset(1, rm), fpst, | ||
67 | + opr_sz, opr_sz, rot, | ||
68 | + size ? gen_helper_gvec_fcmlas_idx | ||
69 | + : gen_helper_gvec_fcmlah_idx); | ||
70 | + tcg_temp_free_ptr(fpst); | ||
71 | + return 0; | ||
72 | +} | 29 | +} |
73 | + | 30 | + |
74 | static int disas_coproc_insn(DisasContext *s, uint32_t insn) | 31 | /* Return the FSR value for a debug exception (watchpoint, hardware |
75 | { | 32 | * breakpoint or BKPT insn) targeting the specified exception level. |
76 | int cpnum, is64, crn, crm, opc1, opc2, isread, rt, rt2; | 33 | */ |
77 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | 34 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
78 | goto illegal_op; | 35 | index XXXXXXX..XXXXXXX 100644 |
79 | } | 36 | --- a/target/arm/helper.c |
80 | return; | 37 | +++ b/target/arm/helper.c |
81 | + } else if ((insn & 0x0f000a00) == 0x0e000800 | 38 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t regime_ttbr(CPUARMState *env, ARMMMUIdx mmu_idx, |
82 | + && arm_dc_feature(s, ARM_FEATURE_V8)) { | 39 | |
83 | + if (disas_neon_insn_2reg_scalar_ext(s, insn)) { | 40 | #endif /* !CONFIG_USER_ONLY */ |
84 | + goto illegal_op; | 41 | |
85 | + } | 42 | -/* Return the TCR controlling this translation regime */ |
86 | + return; | 43 | -static inline TCR *regime_tcr(CPUARMState *env, ARMMMUIdx mmu_idx) |
87 | } else if ((insn & 0x0fe00000) == 0x0c400000) { | 44 | -{ |
88 | /* Coprocessor double register transfer. */ | 45 | - if (mmu_idx == ARMMMUIdx_Stage2) { |
89 | ARCH(5TE); | 46 | - return &env->cp15.vtcr_el2; |
47 | - } | ||
48 | - return &env->cp15.tcr_el[regime_el(env, mmu_idx)]; | ||
49 | -} | ||
50 | - | ||
51 | /* Convert a possible stage1+2 MMU index into the appropriate | ||
52 | * stage 1 MMU index | ||
53 | */ | ||
90 | -- | 54 | -- |
91 | 2.16.2 | 55 | 2.20.1 |
92 | 56 | ||
93 | 57 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Richard Henderson <richard.henderson@linaro.org> | |
2 | |||
3 | Replace existing uses of check_data_tbi in translate-a64.c that | ||
4 | perform a single logical memory access. Leave the helper blank | ||
5 | for now to reduce the patch size. | ||
6 | |||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20200626033144.790098-24-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/helper-a64.h | 1 + | ||
13 | target/arm/internals.h | 8 +++ | ||
14 | target/arm/translate-a64.h | 2 + | ||
15 | target/arm/mte_helper.c | 8 +++ | ||
16 | target/arm/translate-a64.c | 100 ++++++++++++++++++++++++++++--------- | ||
17 | 5 files changed, 95 insertions(+), 24 deletions(-) | ||
18 | |||
19 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/helper-a64.h | ||
22 | +++ b/target/arm/helper-a64.h | ||
23 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(autdb, TCG_CALL_NO_WG, i64, env, i64, i64) | ||
24 | DEF_HELPER_FLAGS_2(xpaci, TCG_CALL_NO_RWG_SE, i64, env, i64) | ||
25 | DEF_HELPER_FLAGS_2(xpacd, TCG_CALL_NO_RWG_SE, i64, env, i64) | ||
26 | |||
27 | +DEF_HELPER_FLAGS_3(mte_check1, TCG_CALL_NO_WG, i64, env, i32, i64) | ||
28 | DEF_HELPER_FLAGS_3(irg, TCG_CALL_NO_RWG, i64, env, i64, i64) | ||
29 | DEF_HELPER_FLAGS_4(addsubg, TCG_CALL_NO_RWG_SE, i64, env, i64, s32, i32) | ||
30 | DEF_HELPER_FLAGS_3(ldg, TCG_CALL_NO_WG, i64, env, i64, i64) | ||
31 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/target/arm/internals.h | ||
34 | +++ b/target/arm/internals.h | ||
35 | @@ -XXX,XX +XXX,XX @@ void arm_log_exception(int idx); | ||
36 | #define LOG2_TAG_GRANULE 4 | ||
37 | #define TAG_GRANULE (1 << LOG2_TAG_GRANULE) | ||
38 | |||
39 | +/* Bits within a descriptor passed to the helper_mte_check* functions. */ | ||
40 | +FIELD(MTEDESC, MIDX, 0, 4) | ||
41 | +FIELD(MTEDESC, TBI, 4, 2) | ||
42 | +FIELD(MTEDESC, TCMA, 6, 2) | ||
43 | +FIELD(MTEDESC, WRITE, 8, 1) | ||
44 | +FIELD(MTEDESC, ESIZE, 9, 5) | ||
45 | +FIELD(MTEDESC, TSIZE, 14, 10) /* mte_checkN only */ | ||
46 | + | ||
47 | static inline int allocation_tag_from_addr(uint64_t ptr) | ||
48 | { | ||
49 | return extract64(ptr, 56, 4); | ||
50 | diff --git a/target/arm/translate-a64.h b/target/arm/translate-a64.h | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/target/arm/translate-a64.h | ||
53 | +++ b/target/arm/translate-a64.h | ||
54 | @@ -XXX,XX +XXX,XX @@ TCGv_ptr get_fpstatus_ptr(bool); | ||
55 | bool logic_imm_decode_wmask(uint64_t *result, unsigned int immn, | ||
56 | unsigned int imms, unsigned int immr); | ||
57 | bool sve_access_check(DisasContext *s); | ||
58 | +TCGv_i64 gen_mte_check1(DisasContext *s, TCGv_i64 addr, bool is_write, | ||
59 | + bool tag_checked, int log2_size); | ||
60 | |||
61 | /* We should have at some point before trying to access an FP register | ||
62 | * done the necessary access check, so assert that | ||
63 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/target/arm/mte_helper.c | ||
66 | +++ b/target/arm/mte_helper.c | ||
67 | @@ -XXX,XX +XXX,XX @@ void HELPER(stzgm_tags)(CPUARMState *env, uint64_t ptr, uint64_t val) | ||
68 | memset(mem, tag_pair, tag_bytes); | ||
69 | } | ||
70 | } | ||
71 | + | ||
72 | +/* | ||
73 | + * Perform an MTE checked access for a single logical or atomic access. | ||
74 | + */ | ||
75 | +uint64_t HELPER(mte_check1)(CPUARMState *env, uint32_t desc, uint64_t ptr) | ||
76 | +{ | ||
77 | + return ptr; | ||
78 | +} | ||
79 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
80 | index XXXXXXX..XXXXXXX 100644 | ||
81 | --- a/target/arm/translate-a64.c | ||
82 | +++ b/target/arm/translate-a64.c | ||
83 | @@ -XXX,XX +XXX,XX @@ static void gen_a64_set_pc(DisasContext *s, TCGv_i64 src) | ||
84 | } | ||
85 | |||
86 | /* | ||
87 | - * Return a "clean" address for ADDR according to TBID. | ||
88 | - * This is always a fresh temporary, as we need to be able to | ||
89 | - * increment this independently of a dirty write-back address. | ||
90 | + * Handle MTE and/or TBI. | ||
91 | + * | ||
92 | + * For TBI, ideally, we would do nothing. Proper behaviour on fault is | ||
93 | + * for the tag to be present in the FAR_ELx register. But for user-only | ||
94 | + * mode we do not have a TLB with which to implement this, so we must | ||
95 | + * remove the top byte now. | ||
96 | + * | ||
97 | + * Always return a fresh temporary that we can increment independently | ||
98 | + * of the write-back address. | ||
99 | */ | ||
100 | + | ||
101 | static TCGv_i64 clean_data_tbi(DisasContext *s, TCGv_i64 addr) | ||
102 | { | ||
103 | TCGv_i64 clean = new_tmp_a64(s); | ||
104 | - /* | ||
105 | - * In order to get the correct value in the FAR_ELx register, | ||
106 | - * we must present the memory subsystem with the "dirty" address | ||
107 | - * including the TBI. In system mode we can make this work via | ||
108 | - * the TLB, dropping the TBI during translation. But for user-only | ||
109 | - * mode we don't have that option, and must remove the top byte now. | ||
110 | - */ | ||
111 | #ifdef CONFIG_USER_ONLY | ||
112 | gen_top_byte_ignore(s, clean, addr, s->tbid); | ||
113 | #else | ||
114 | @@ -XXX,XX +XXX,XX @@ static void gen_probe_access(DisasContext *s, TCGv_i64 ptr, | ||
115 | tcg_temp_free_i32(t_size); | ||
116 | } | ||
117 | |||
118 | +/* | ||
119 | + * For MTE, check a single logical or atomic access. This probes a single | ||
120 | + * address, the exact one specified. The size and alignment of the access | ||
121 | + * is not relevant to MTE, per se, but watchpoints do require the size, | ||
122 | + * and we want to recognize those before making any other changes to state. | ||
123 | + */ | ||
124 | +static TCGv_i64 gen_mte_check1_mmuidx(DisasContext *s, TCGv_i64 addr, | ||
125 | + bool is_write, bool tag_checked, | ||
126 | + int log2_size, bool is_unpriv, | ||
127 | + int core_idx) | ||
128 | +{ | ||
129 | + if (tag_checked && s->mte_active[is_unpriv]) { | ||
130 | + TCGv_i32 tcg_desc; | ||
131 | + TCGv_i64 ret; | ||
132 | + int desc = 0; | ||
133 | + | ||
134 | + desc = FIELD_DP32(desc, MTEDESC, MIDX, core_idx); | ||
135 | + desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); | ||
136 | + desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
137 | + desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); | ||
138 | + desc = FIELD_DP32(desc, MTEDESC, ESIZE, 1 << log2_size); | ||
139 | + tcg_desc = tcg_const_i32(desc); | ||
140 | + | ||
141 | + ret = new_tmp_a64(s); | ||
142 | + gen_helper_mte_check1(ret, cpu_env, tcg_desc, addr); | ||
143 | + tcg_temp_free_i32(tcg_desc); | ||
144 | + | ||
145 | + return ret; | ||
146 | + } | ||
147 | + return clean_data_tbi(s, addr); | ||
148 | +} | ||
149 | + | ||
150 | +TCGv_i64 gen_mte_check1(DisasContext *s, TCGv_i64 addr, bool is_write, | ||
151 | + bool tag_checked, int log2_size) | ||
152 | +{ | ||
153 | + return gen_mte_check1_mmuidx(s, addr, is_write, tag_checked, log2_size, | ||
154 | + false, get_mem_index(s)); | ||
155 | +} | ||
156 | + | ||
157 | typedef struct DisasCompare64 { | ||
158 | TCGCond cond; | ||
159 | TCGv_i64 value; | ||
160 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap(DisasContext *s, int rs, int rt, | ||
161 | if (rn == 31) { | ||
162 | gen_check_sp_alignment(s); | ||
163 | } | ||
164 | - clean_addr = clean_data_tbi(s, cpu_reg_sp(s, rn)); | ||
165 | + clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), true, rn != 31, size); | ||
166 | tcg_gen_atomic_cmpxchg_i64(tcg_rs, clean_addr, tcg_rs, tcg_rt, memidx, | ||
167 | size | MO_ALIGN | s->be_data); | ||
168 | } | ||
169 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap_pair(DisasContext *s, int rs, int rt, | ||
170 | if (rn == 31) { | ||
171 | gen_check_sp_alignment(s); | ||
172 | } | ||
173 | - clean_addr = clean_data_tbi(s, cpu_reg_sp(s, rn)); | ||
174 | + | ||
175 | + /* This is a single atomic access, despite the "pair". */ | ||
176 | + clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), true, rn != 31, size + 1); | ||
177 | |||
178 | if (size == 2) { | ||
179 | TCGv_i64 cmp = tcg_temp_new_i64(); | ||
180 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
181 | if (is_lasr) { | ||
182 | tcg_gen_mb(TCG_MO_ALL | TCG_BAR_STRL); | ||
183 | } | ||
184 | - clean_addr = clean_data_tbi(s, cpu_reg_sp(s, rn)); | ||
185 | + clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), | ||
186 | + true, rn != 31, size); | ||
187 | gen_store_exclusive(s, rs, rt, rt2, clean_addr, size, false); | ||
188 | return; | ||
189 | |||
190 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
191 | if (rn == 31) { | ||
192 | gen_check_sp_alignment(s); | ||
193 | } | ||
194 | - clean_addr = clean_data_tbi(s, cpu_reg_sp(s, rn)); | ||
195 | + clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), | ||
196 | + false, rn != 31, size); | ||
197 | s->is_ldex = true; | ||
198 | gen_load_exclusive(s, rt, rt2, clean_addr, size, false); | ||
199 | if (is_lasr) { | ||
200 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
201 | gen_check_sp_alignment(s); | ||
202 | } | ||
203 | tcg_gen_mb(TCG_MO_ALL | TCG_BAR_STRL); | ||
204 | - clean_addr = clean_data_tbi(s, cpu_reg_sp(s, rn)); | ||
205 | + clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), | ||
206 | + true, rn != 31, size); | ||
207 | do_gpr_st(s, cpu_reg(s, rt), clean_addr, size, true, rt, | ||
208 | disas_ldst_compute_iss_sf(size, false, 0), is_lasr); | ||
209 | return; | ||
210 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
211 | if (rn == 31) { | ||
212 | gen_check_sp_alignment(s); | ||
213 | } | ||
214 | - clean_addr = clean_data_tbi(s, cpu_reg_sp(s, rn)); | ||
215 | + clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), | ||
216 | + false, rn != 31, size); | ||
217 | do_gpr_ld(s, cpu_reg(s, rt), clean_addr, size, false, false, true, rt, | ||
218 | disas_ldst_compute_iss_sf(size, false, 0), is_lasr); | ||
219 | tcg_gen_mb(TCG_MO_ALL | TCG_BAR_LDAQ); | ||
220 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
221 | if (is_lasr) { | ||
222 | tcg_gen_mb(TCG_MO_ALL | TCG_BAR_STRL); | ||
223 | } | ||
224 | - clean_addr = clean_data_tbi(s, cpu_reg_sp(s, rn)); | ||
225 | + clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), | ||
226 | + true, rn != 31, size); | ||
227 | gen_store_exclusive(s, rs, rt, rt2, clean_addr, size, true); | ||
228 | return; | ||
229 | } | ||
230 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
231 | if (rn == 31) { | ||
232 | gen_check_sp_alignment(s); | ||
233 | } | ||
234 | - clean_addr = clean_data_tbi(s, cpu_reg_sp(s, rn)); | ||
235 | + clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), | ||
236 | + false, rn != 31, size); | ||
237 | s->is_ldex = true; | ||
238 | gen_load_exclusive(s, rt, rt2, clean_addr, size, true); | ||
239 | if (is_lasr) { | ||
240 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_imm9(DisasContext *s, uint32_t insn, | ||
241 | bool iss_valid = !is_vector; | ||
242 | bool post_index; | ||
243 | bool writeback; | ||
244 | + int memidx; | ||
245 | |||
246 | TCGv_i64 clean_addr, dirty_addr; | ||
247 | |||
248 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_imm9(DisasContext *s, uint32_t insn, | ||
249 | if (!post_index) { | ||
250 | tcg_gen_addi_i64(dirty_addr, dirty_addr, imm9); | ||
251 | } | ||
252 | - clean_addr = clean_data_tbi(s, dirty_addr); | ||
253 | + | ||
254 | + memidx = is_unpriv ? get_a64_user_mem_index(s) : get_mem_index(s); | ||
255 | + clean_addr = gen_mte_check1_mmuidx(s, dirty_addr, is_store, | ||
256 | + writeback || rn != 31, | ||
257 | + size, is_unpriv, memidx); | ||
258 | |||
259 | if (is_vector) { | ||
260 | if (is_store) { | ||
261 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_imm9(DisasContext *s, uint32_t insn, | ||
262 | } | ||
263 | } else { | ||
264 | TCGv_i64 tcg_rt = cpu_reg(s, rt); | ||
265 | - int memidx = is_unpriv ? get_a64_user_mem_index(s) : get_mem_index(s); | ||
266 | bool iss_sf = disas_ldst_compute_iss_sf(size, is_signed, opc); | ||
267 | |||
268 | if (is_store) { | ||
269 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_roffset(DisasContext *s, uint32_t insn, | ||
270 | ext_and_shift_reg(tcg_rm, tcg_rm, opt, shift ? size : 0); | ||
271 | |||
272 | tcg_gen_add_i64(dirty_addr, dirty_addr, tcg_rm); | ||
273 | - clean_addr = clean_data_tbi(s, dirty_addr); | ||
274 | + clean_addr = gen_mte_check1(s, dirty_addr, is_store, true, size); | ||
275 | |||
276 | if (is_vector) { | ||
277 | if (is_store) { | ||
278 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_unsigned_imm(DisasContext *s, uint32_t insn, | ||
279 | dirty_addr = read_cpu_reg_sp(s, rn, 1); | ||
280 | offset = imm12 << size; | ||
281 | tcg_gen_addi_i64(dirty_addr, dirty_addr, offset); | ||
282 | - clean_addr = clean_data_tbi(s, dirty_addr); | ||
283 | + clean_addr = gen_mte_check1(s, dirty_addr, is_store, rn != 31, size); | ||
284 | |||
285 | if (is_vector) { | ||
286 | if (is_store) { | ||
287 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_atomic(DisasContext *s, uint32_t insn, | ||
288 | if (rn == 31) { | ||
289 | gen_check_sp_alignment(s); | ||
290 | } | ||
291 | - clean_addr = clean_data_tbi(s, cpu_reg_sp(s, rn)); | ||
292 | + clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), false, rn != 31, size); | ||
293 | |||
294 | if (o3_opc == 014) { | ||
295 | /* | ||
296 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pac(DisasContext *s, uint32_t insn, | ||
297 | tcg_gen_addi_i64(dirty_addr, dirty_addr, offset); | ||
298 | |||
299 | /* Note that "clean" and "dirty" here refer to TBI not PAC. */ | ||
300 | - clean_addr = clean_data_tbi(s, dirty_addr); | ||
301 | + clean_addr = gen_mte_check1(s, dirty_addr, false, | ||
302 | + is_wback || rn != 31, size); | ||
303 | |||
304 | tcg_rt = cpu_reg(s, rt); | ||
305 | do_gpr_ld(s, tcg_rt, clean_addr, size, /* is_signed */ false, | ||
306 | -- | ||
307 | 2.20.1 | ||
308 | |||
309 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Richard Henderson <richard.henderson@linaro.org> | |
2 | |||
3 | Replace existing uses of check_data_tbi in translate-a64.c that | ||
4 | perform multiple logical memory access. Leave the helper blank | ||
5 | for now to reduce the patch size. | ||
6 | |||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20200626033144.790098-25-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/helper-a64.h | 1 + | ||
13 | target/arm/translate-a64.h | 2 ++ | ||
14 | target/arm/mte_helper.c | 8 +++++ | ||
15 | target/arm/translate-a64.c | 71 +++++++++++++++++++++++++++++--------- | ||
16 | 4 files changed, 66 insertions(+), 16 deletions(-) | ||
17 | |||
18 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/helper-a64.h | ||
21 | +++ b/target/arm/helper-a64.h | ||
22 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_2(xpaci, TCG_CALL_NO_RWG_SE, i64, env, i64) | ||
23 | DEF_HELPER_FLAGS_2(xpacd, TCG_CALL_NO_RWG_SE, i64, env, i64) | ||
24 | |||
25 | DEF_HELPER_FLAGS_3(mte_check1, TCG_CALL_NO_WG, i64, env, i32, i64) | ||
26 | +DEF_HELPER_FLAGS_3(mte_checkN, TCG_CALL_NO_WG, i64, env, i32, i64) | ||
27 | DEF_HELPER_FLAGS_3(irg, TCG_CALL_NO_RWG, i64, env, i64, i64) | ||
28 | DEF_HELPER_FLAGS_4(addsubg, TCG_CALL_NO_RWG_SE, i64, env, i64, s32, i32) | ||
29 | DEF_HELPER_FLAGS_3(ldg, TCG_CALL_NO_WG, i64, env, i64, i64) | ||
30 | diff --git a/target/arm/translate-a64.h b/target/arm/translate-a64.h | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/translate-a64.h | ||
33 | +++ b/target/arm/translate-a64.h | ||
34 | @@ -XXX,XX +XXX,XX @@ bool logic_imm_decode_wmask(uint64_t *result, unsigned int immn, | ||
35 | bool sve_access_check(DisasContext *s); | ||
36 | TCGv_i64 gen_mte_check1(DisasContext *s, TCGv_i64 addr, bool is_write, | ||
37 | bool tag_checked, int log2_size); | ||
38 | +TCGv_i64 gen_mte_checkN(DisasContext *s, TCGv_i64 addr, bool is_write, | ||
39 | + bool tag_checked, int count, int log2_esize); | ||
40 | |||
41 | /* We should have at some point before trying to access an FP register | ||
42 | * done the necessary access check, so assert that | ||
43 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/target/arm/mte_helper.c | ||
46 | +++ b/target/arm/mte_helper.c | ||
47 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(mte_check1)(CPUARMState *env, uint32_t desc, uint64_t ptr) | ||
48 | { | ||
49 | return ptr; | ||
50 | } | ||
51 | + | ||
52 | +/* | ||
53 | + * Perform an MTE checked access for multiple logical accesses. | ||
54 | + */ | ||
55 | +uint64_t HELPER(mte_checkN)(CPUARMState *env, uint32_t desc, uint64_t ptr) | ||
56 | +{ | ||
57 | + return ptr; | ||
58 | +} | ||
59 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
60 | index XXXXXXX..XXXXXXX 100644 | ||
61 | --- a/target/arm/translate-a64.c | ||
62 | +++ b/target/arm/translate-a64.c | ||
63 | @@ -XXX,XX +XXX,XX @@ TCGv_i64 gen_mte_check1(DisasContext *s, TCGv_i64 addr, bool is_write, | ||
64 | false, get_mem_index(s)); | ||
65 | } | ||
66 | |||
67 | +/* | ||
68 | + * For MTE, check multiple logical sequential accesses. | ||
69 | + */ | ||
70 | +TCGv_i64 gen_mte_checkN(DisasContext *s, TCGv_i64 addr, bool is_write, | ||
71 | + bool tag_checked, int log2_esize, int total_size) | ||
72 | +{ | ||
73 | + if (tag_checked && s->mte_active[0] && total_size != (1 << log2_esize)) { | ||
74 | + TCGv_i32 tcg_desc; | ||
75 | + TCGv_i64 ret; | ||
76 | + int desc = 0; | ||
77 | + | ||
78 | + desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); | ||
79 | + desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); | ||
80 | + desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
81 | + desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); | ||
82 | + desc = FIELD_DP32(desc, MTEDESC, ESIZE, 1 << log2_esize); | ||
83 | + desc = FIELD_DP32(desc, MTEDESC, TSIZE, total_size); | ||
84 | + tcg_desc = tcg_const_i32(desc); | ||
85 | + | ||
86 | + ret = new_tmp_a64(s); | ||
87 | + gen_helper_mte_checkN(ret, cpu_env, tcg_desc, addr); | ||
88 | + tcg_temp_free_i32(tcg_desc); | ||
89 | + | ||
90 | + return ret; | ||
91 | + } | ||
92 | + return gen_mte_check1(s, addr, is_write, tag_checked, log2_esize); | ||
93 | +} | ||
94 | + | ||
95 | typedef struct DisasCompare64 { | ||
96 | TCGCond cond; | ||
97 | TCGv_i64 value; | ||
98 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pair(DisasContext *s, uint32_t insn) | ||
99 | } | ||
100 | } | ||
101 | |||
102 | - clean_addr = clean_data_tbi(s, dirty_addr); | ||
103 | + clean_addr = gen_mte_checkN(s, dirty_addr, !is_load, | ||
104 | + (wback || rn != 31) && !set_tag, | ||
105 | + size, 2 << size); | ||
106 | + | ||
107 | if (is_vector) { | ||
108 | if (is_load) { | ||
109 | do_fp_ld(s, rt, clean_addr, size); | ||
110 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) | ||
111 | TCGv_i64 clean_addr, tcg_rn, tcg_ebytes; | ||
112 | MemOp endian = s->be_data; | ||
113 | |||
114 | - int ebytes; /* bytes per element */ | ||
115 | + int total; /* total bytes */ | ||
116 | int elements; /* elements per vector */ | ||
117 | int rpt; /* num iterations */ | ||
118 | int selem; /* structure elements */ | ||
119 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) | ||
120 | endian = MO_LE; | ||
121 | } | ||
122 | |||
123 | - /* Consecutive little-endian elements from a single register | ||
124 | + total = rpt * selem * (is_q ? 16 : 8); | ||
125 | + tcg_rn = cpu_reg_sp(s, rn); | ||
126 | + | ||
127 | + /* | ||
128 | + * Issue the MTE check vs the logical repeat count, before we | ||
129 | + * promote consecutive little-endian elements below. | ||
130 | + */ | ||
131 | + clean_addr = gen_mte_checkN(s, tcg_rn, is_store, is_postidx || rn != 31, | ||
132 | + size, total); | ||
133 | + | ||
134 | + /* | ||
135 | + * Consecutive little-endian elements from a single register | ||
136 | * can be promoted to a larger little-endian operation. | ||
137 | */ | ||
138 | if (selem == 1 && endian == MO_LE) { | ||
139 | size = 3; | ||
140 | } | ||
141 | - ebytes = 1 << size; | ||
142 | - elements = (is_q ? 16 : 8) / ebytes; | ||
143 | - | ||
144 | - tcg_rn = cpu_reg_sp(s, rn); | ||
145 | - clean_addr = clean_data_tbi(s, tcg_rn); | ||
146 | - tcg_ebytes = tcg_const_i64(ebytes); | ||
147 | + elements = (is_q ? 16 : 8) >> size; | ||
148 | |||
149 | + tcg_ebytes = tcg_const_i64(1 << size); | ||
150 | for (r = 0; r < rpt; r++) { | ||
151 | int e; | ||
152 | for (e = 0; e < elements; e++) { | ||
153 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) | ||
154 | |||
155 | if (is_postidx) { | ||
156 | if (rm == 31) { | ||
157 | - tcg_gen_addi_i64(tcg_rn, tcg_rn, rpt * elements * selem * ebytes); | ||
158 | + tcg_gen_addi_i64(tcg_rn, tcg_rn, total); | ||
159 | } else { | ||
160 | tcg_gen_add_i64(tcg_rn, tcg_rn, cpu_reg(s, rm)); | ||
161 | } | ||
162 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | ||
163 | int selem = (extract32(opc, 0, 1) << 1 | R) + 1; | ||
164 | bool replicate = false; | ||
165 | int index = is_q << 3 | S << 2 | size; | ||
166 | - int ebytes, xs; | ||
167 | + int xs, total; | ||
168 | TCGv_i64 clean_addr, tcg_rn, tcg_ebytes; | ||
169 | |||
170 | if (extract32(insn, 31, 1)) { | ||
171 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | ||
172 | return; | ||
173 | } | ||
174 | |||
175 | - ebytes = 1 << scale; | ||
176 | - | ||
177 | if (rn == 31) { | ||
178 | gen_check_sp_alignment(s); | ||
179 | } | ||
180 | |||
181 | + total = selem << scale; | ||
182 | tcg_rn = cpu_reg_sp(s, rn); | ||
183 | - clean_addr = clean_data_tbi(s, tcg_rn); | ||
184 | - tcg_ebytes = tcg_const_i64(ebytes); | ||
185 | |||
186 | + clean_addr = gen_mte_checkN(s, tcg_rn, !is_load, is_postidx || rn != 31, | ||
187 | + scale, total); | ||
188 | + | ||
189 | + tcg_ebytes = tcg_const_i64(1 << scale); | ||
190 | for (xs = 0; xs < selem; xs++) { | ||
191 | if (replicate) { | ||
192 | /* Load and replicate to all elements */ | ||
193 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | ||
194 | |||
195 | if (is_postidx) { | ||
196 | if (rm == 31) { | ||
197 | - tcg_gen_addi_i64(tcg_rn, tcg_rn, selem * ebytes); | ||
198 | + tcg_gen_addi_i64(tcg_rn, tcg_rn, total); | ||
199 | } else { | ||
200 | tcg_gen_add_i64(tcg_rn, tcg_rn, cpu_reg(s, rm)); | ||
201 | } | ||
202 | -- | ||
203 | 2.20.1 | ||
204 | |||
205 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Richard Henderson <richard.henderson@linaro.org> | |
2 | |||
3 | Fill out the stub that was added earlier. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20200626033144.790098-26-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/internals.h | 48 +++++++++++++++ | ||
11 | target/arm/mte_helper.c | 132 +++++++++++++++++++++++++++++++++++++++- | ||
12 | 2 files changed, 179 insertions(+), 1 deletion(-) | ||
13 | |||
14 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/internals.h | ||
17 | +++ b/target/arm/internals.h | ||
18 | @@ -XXX,XX +XXX,XX @@ FIELD(MTEDESC, WRITE, 8, 1) | ||
19 | FIELD(MTEDESC, ESIZE, 9, 5) | ||
20 | FIELD(MTEDESC, TSIZE, 14, 10) /* mte_checkN only */ | ||
21 | |||
22 | +bool mte_probe1(CPUARMState *env, uint32_t desc, uint64_t ptr); | ||
23 | +uint64_t mte_check1(CPUARMState *env, uint32_t desc, | ||
24 | + uint64_t ptr, uintptr_t ra); | ||
25 | + | ||
26 | static inline int allocation_tag_from_addr(uint64_t ptr) | ||
27 | { | ||
28 | return extract64(ptr, 56, 4); | ||
29 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t address_with_allocation_tag(uint64_t ptr, int rtag) | ||
30 | return deposit64(ptr, 56, 4, rtag); | ||
31 | } | ||
32 | |||
33 | +/* Return true if tbi bits mean that the access is checked. */ | ||
34 | +static inline bool tbi_check(uint32_t desc, int bit55) | ||
35 | +{ | ||
36 | + return (desc >> (R_MTEDESC_TBI_SHIFT + bit55)) & 1; | ||
37 | +} | ||
38 | + | ||
39 | +/* Return true if tcma bits mean that the access is unchecked. */ | ||
40 | +static inline bool tcma_check(uint32_t desc, int bit55, int ptr_tag) | ||
41 | +{ | ||
42 | + /* | ||
43 | + * We had extracted bit55 and ptr_tag for other reasons, so fold | ||
44 | + * (ptr<59:55> == 00000 || ptr<59:55> == 11111) into a single test. | ||
45 | + */ | ||
46 | + bool match = ((ptr_tag + bit55) & 0xf) == 0; | ||
47 | + bool tcma = (desc >> (R_MTEDESC_TCMA_SHIFT + bit55)) & 1; | ||
48 | + return tcma && match; | ||
49 | +} | ||
50 | + | ||
51 | +/* | ||
52 | + * For TBI, ideally, we would do nothing. Proper behaviour on fault is | ||
53 | + * for the tag to be present in the FAR_ELx register. But for user-only | ||
54 | + * mode, we do not have a TLB with which to implement this, so we must | ||
55 | + * remove the top byte. | ||
56 | + */ | ||
57 | +static inline uint64_t useronly_clean_ptr(uint64_t ptr) | ||
58 | +{ | ||
59 | + /* TBI is known to be enabled. */ | ||
60 | +#ifdef CONFIG_USER_ONLY | ||
61 | + ptr = sextract64(ptr, 0, 56); | ||
62 | +#endif | ||
63 | + return ptr; | ||
64 | +} | ||
65 | + | ||
66 | +static inline uint64_t useronly_maybe_clean_ptr(uint32_t desc, uint64_t ptr) | ||
67 | +{ | ||
68 | +#ifdef CONFIG_USER_ONLY | ||
69 | + int64_t clean_ptr = sextract64(ptr, 0, 56); | ||
70 | + if (tbi_check(desc, clean_ptr < 0)) { | ||
71 | + ptr = clean_ptr; | ||
72 | + } | ||
73 | +#endif | ||
74 | + return ptr; | ||
75 | +} | ||
76 | + | ||
77 | #endif | ||
78 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c | ||
79 | index XXXXXXX..XXXXXXX 100644 | ||
80 | --- a/target/arm/mte_helper.c | ||
81 | +++ b/target/arm/mte_helper.c | ||
82 | @@ -XXX,XX +XXX,XX @@ void HELPER(stzgm_tags)(CPUARMState *env, uint64_t ptr, uint64_t val) | ||
83 | } | ||
84 | } | ||
85 | |||
86 | +/* Record a tag check failure. */ | ||
87 | +static void mte_check_fail(CPUARMState *env, int mmu_idx, | ||
88 | + uint64_t dirty_ptr, uintptr_t ra) | ||
89 | +{ | ||
90 | + ARMMMUIdx arm_mmu_idx = core_to_aa64_mmu_idx(mmu_idx); | ||
91 | + int el, reg_el, tcf, select; | ||
92 | + uint64_t sctlr; | ||
93 | + | ||
94 | + reg_el = regime_el(env, arm_mmu_idx); | ||
95 | + sctlr = env->cp15.sctlr_el[reg_el]; | ||
96 | + | ||
97 | + switch (arm_mmu_idx) { | ||
98 | + case ARMMMUIdx_E10_0: | ||
99 | + case ARMMMUIdx_E20_0: | ||
100 | + el = 0; | ||
101 | + tcf = extract64(sctlr, 38, 2); | ||
102 | + break; | ||
103 | + default: | ||
104 | + el = reg_el; | ||
105 | + tcf = extract64(sctlr, 40, 2); | ||
106 | + } | ||
107 | + | ||
108 | + switch (tcf) { | ||
109 | + case 1: | ||
110 | + /* | ||
111 | + * Tag check fail causes a synchronous exception. | ||
112 | + * | ||
113 | + * In restore_state_to_opc, we set the exception syndrome | ||
114 | + * for the load or store operation. Unwind first so we | ||
115 | + * may overwrite that with the syndrome for the tag check. | ||
116 | + */ | ||
117 | + cpu_restore_state(env_cpu(env), ra, true); | ||
118 | + env->exception.vaddress = dirty_ptr; | ||
119 | + raise_exception(env, EXCP_DATA_ABORT, | ||
120 | + syn_data_abort_no_iss(el != 0, 0, 0, 0, 0, 0, 0x11), | ||
121 | + exception_target_el(env)); | ||
122 | + /* noreturn, but fall through to the assert anyway */ | ||
123 | + | ||
124 | + case 0: | ||
125 | + /* | ||
126 | + * Tag check fail does not affect the PE. | ||
127 | + * We eliminate this case by not setting MTE_ACTIVE | ||
128 | + * in tb_flags, so that we never make this runtime call. | ||
129 | + */ | ||
130 | + g_assert_not_reached(); | ||
131 | + | ||
132 | + case 2: | ||
133 | + /* Tag check fail causes asynchronous flag set. */ | ||
134 | + mmu_idx = arm_mmu_idx_el(env, el); | ||
135 | + if (regime_has_2_ranges(mmu_idx)) { | ||
136 | + select = extract64(dirty_ptr, 55, 1); | ||
137 | + } else { | ||
138 | + select = 0; | ||
139 | + } | ||
140 | + env->cp15.tfsr_el[el] |= 1 << select; | ||
141 | + break; | ||
142 | + | ||
143 | + default: | ||
144 | + /* Case 3: Reserved. */ | ||
145 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
146 | + "Tag check failure with SCTLR_EL%d.TCF%s " | ||
147 | + "set to reserved value %d\n", | ||
148 | + reg_el, el ? "" : "0", tcf); | ||
149 | + break; | ||
150 | + } | ||
151 | +} | ||
152 | + | ||
153 | /* | ||
154 | * Perform an MTE checked access for a single logical or atomic access. | ||
155 | */ | ||
156 | +static bool mte_probe1_int(CPUARMState *env, uint32_t desc, uint64_t ptr, | ||
157 | + uintptr_t ra, int bit55) | ||
158 | +{ | ||
159 | + int mem_tag, mmu_idx, ptr_tag, size; | ||
160 | + MMUAccessType type; | ||
161 | + uint8_t *mem; | ||
162 | + | ||
163 | + ptr_tag = allocation_tag_from_addr(ptr); | ||
164 | + | ||
165 | + if (tcma_check(desc, bit55, ptr_tag)) { | ||
166 | + return true; | ||
167 | + } | ||
168 | + | ||
169 | + mmu_idx = FIELD_EX32(desc, MTEDESC, MIDX); | ||
170 | + type = FIELD_EX32(desc, MTEDESC, WRITE) ? MMU_DATA_STORE : MMU_DATA_LOAD; | ||
171 | + size = FIELD_EX32(desc, MTEDESC, ESIZE); | ||
172 | + | ||
173 | + mem = allocation_tag_mem(env, mmu_idx, ptr, type, size, | ||
174 | + MMU_DATA_LOAD, 1, ra); | ||
175 | + if (!mem) { | ||
176 | + return true; | ||
177 | + } | ||
178 | + | ||
179 | + mem_tag = load_tag1(ptr, mem); | ||
180 | + return ptr_tag == mem_tag; | ||
181 | +} | ||
182 | + | ||
183 | +/* | ||
184 | + * No-fault version of mte_check1, to be used by SVE for MemSingleNF. | ||
185 | + * Returns false if the access is Checked and the check failed. This | ||
186 | + * is only intended to probe the tag -- the validity of the page must | ||
187 | + * be checked beforehand. | ||
188 | + */ | ||
189 | +bool mte_probe1(CPUARMState *env, uint32_t desc, uint64_t ptr) | ||
190 | +{ | ||
191 | + int bit55 = extract64(ptr, 55, 1); | ||
192 | + | ||
193 | + /* If TBI is disabled, the access is unchecked. */ | ||
194 | + if (unlikely(!tbi_check(desc, bit55))) { | ||
195 | + return true; | ||
196 | + } | ||
197 | + | ||
198 | + return mte_probe1_int(env, desc, ptr, 0, bit55); | ||
199 | +} | ||
200 | + | ||
201 | +uint64_t mte_check1(CPUARMState *env, uint32_t desc, | ||
202 | + uint64_t ptr, uintptr_t ra) | ||
203 | +{ | ||
204 | + int bit55 = extract64(ptr, 55, 1); | ||
205 | + | ||
206 | + /* If TBI is disabled, the access is unchecked, and ptr is not dirty. */ | ||
207 | + if (unlikely(!tbi_check(desc, bit55))) { | ||
208 | + return ptr; | ||
209 | + } | ||
210 | + | ||
211 | + if (unlikely(!mte_probe1_int(env, desc, ptr, ra, bit55))) { | ||
212 | + int mmu_idx = FIELD_EX32(desc, MTEDESC, MIDX); | ||
213 | + mte_check_fail(env, mmu_idx, ptr, ra); | ||
214 | + } | ||
215 | + | ||
216 | + return useronly_clean_ptr(ptr); | ||
217 | +} | ||
218 | + | ||
219 | uint64_t HELPER(mte_check1)(CPUARMState *env, uint32_t desc, uint64_t ptr) | ||
220 | { | ||
221 | - return ptr; | ||
222 | + return mte_check1(env, desc, ptr, GETPC()); | ||
223 | } | ||
224 | |||
225 | /* | ||
226 | -- | ||
227 | 2.20.1 | ||
228 | |||
229 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Richard Henderson <richard.henderson@linaro.org> | |
2 | |||
3 | Fill out the stub that was added earlier. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20200626033144.790098-27-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/internals.h | 2 + | ||
11 | target/arm/mte_helper.c | 165 +++++++++++++++++++++++++++++++++++++++- | ||
12 | 2 files changed, 166 insertions(+), 1 deletion(-) | ||
13 | |||
14 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/internals.h | ||
17 | +++ b/target/arm/internals.h | ||
18 | @@ -XXX,XX +XXX,XX @@ FIELD(MTEDESC, TSIZE, 14, 10) /* mte_checkN only */ | ||
19 | bool mte_probe1(CPUARMState *env, uint32_t desc, uint64_t ptr); | ||
20 | uint64_t mte_check1(CPUARMState *env, uint32_t desc, | ||
21 | uint64_t ptr, uintptr_t ra); | ||
22 | +uint64_t mte_checkN(CPUARMState *env, uint32_t desc, | ||
23 | + uint64_t ptr, uintptr_t ra); | ||
24 | |||
25 | static inline int allocation_tag_from_addr(uint64_t ptr) | ||
26 | { | ||
27 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/mte_helper.c | ||
30 | +++ b/target/arm/mte_helper.c | ||
31 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(mte_check1)(CPUARMState *env, uint32_t desc, uint64_t ptr) | ||
32 | /* | ||
33 | * Perform an MTE checked access for multiple logical accesses. | ||
34 | */ | ||
35 | + | ||
36 | +/** | ||
37 | + * checkN: | ||
38 | + * @tag: tag memory to test | ||
39 | + * @odd: true to begin testing at tags at odd nibble | ||
40 | + * @cmp: the tag to compare against | ||
41 | + * @count: number of tags to test | ||
42 | + * | ||
43 | + * Return the number of successful tests. | ||
44 | + * Thus a return value < @count indicates a failure. | ||
45 | + * | ||
46 | + * A note about sizes: count is expected to be small. | ||
47 | + * | ||
48 | + * The most common use will be LDP/STP of two integer registers, | ||
49 | + * which means 16 bytes of memory touching at most 2 tags, but | ||
50 | + * often the access is aligned and thus just 1 tag. | ||
51 | + * | ||
52 | + * Using AdvSIMD LD/ST (multiple), one can access 64 bytes of memory, | ||
53 | + * touching at most 5 tags. SVE LDR/STR (vector) with the default | ||
54 | + * vector length is also 64 bytes; the maximum architectural length | ||
55 | + * is 256 bytes touching at most 9 tags. | ||
56 | + * | ||
57 | + * The loop below uses 7 logical operations and 1 memory operation | ||
58 | + * per tag pair. An implementation that loads an aligned word and | ||
59 | + * uses masking to ignore adjacent tags requires 18 logical operations | ||
60 | + * and thus does not begin to pay off until 6 tags. | ||
61 | + * Which, according to the survey above, is unlikely to be common. | ||
62 | + */ | ||
63 | +static int checkN(uint8_t *mem, int odd, int cmp, int count) | ||
64 | +{ | ||
65 | + int n = 0, diff; | ||
66 | + | ||
67 | + /* Replicate the test tag and compare. */ | ||
68 | + cmp *= 0x11; | ||
69 | + diff = *mem++ ^ cmp; | ||
70 | + | ||
71 | + if (odd) { | ||
72 | + goto start_odd; | ||
73 | + } | ||
74 | + | ||
75 | + while (1) { | ||
76 | + /* Test even tag. */ | ||
77 | + if (unlikely((diff) & 0x0f)) { | ||
78 | + break; | ||
79 | + } | ||
80 | + if (++n == count) { | ||
81 | + break; | ||
82 | + } | ||
83 | + | ||
84 | + start_odd: | ||
85 | + /* Test odd tag. */ | ||
86 | + if (unlikely((diff) & 0xf0)) { | ||
87 | + break; | ||
88 | + } | ||
89 | + if (++n == count) { | ||
90 | + break; | ||
91 | + } | ||
92 | + | ||
93 | + diff = *mem++ ^ cmp; | ||
94 | + } | ||
95 | + return n; | ||
96 | +} | ||
97 | + | ||
98 | +uint64_t mte_checkN(CPUARMState *env, uint32_t desc, | ||
99 | + uint64_t ptr, uintptr_t ra) | ||
100 | +{ | ||
101 | + int mmu_idx, ptr_tag, bit55; | ||
102 | + uint64_t ptr_last, ptr_end, prev_page, next_page; | ||
103 | + uint64_t tag_first, tag_end; | ||
104 | + uint64_t tag_byte_first, tag_byte_end; | ||
105 | + uint32_t esize, total, tag_count, tag_size, n, c; | ||
106 | + uint8_t *mem1, *mem2; | ||
107 | + MMUAccessType type; | ||
108 | + | ||
109 | + bit55 = extract64(ptr, 55, 1); | ||
110 | + | ||
111 | + /* If TBI is disabled, the access is unchecked, and ptr is not dirty. */ | ||
112 | + if (unlikely(!tbi_check(desc, bit55))) { | ||
113 | + return ptr; | ||
114 | + } | ||
115 | + | ||
116 | + ptr_tag = allocation_tag_from_addr(ptr); | ||
117 | + | ||
118 | + if (tcma_check(desc, bit55, ptr_tag)) { | ||
119 | + goto done; | ||
120 | + } | ||
121 | + | ||
122 | + mmu_idx = FIELD_EX32(desc, MTEDESC, MIDX); | ||
123 | + type = FIELD_EX32(desc, MTEDESC, WRITE) ? MMU_DATA_STORE : MMU_DATA_LOAD; | ||
124 | + esize = FIELD_EX32(desc, MTEDESC, ESIZE); | ||
125 | + total = FIELD_EX32(desc, MTEDESC, TSIZE); | ||
126 | + | ||
127 | + /* Find the addr of the end of the access, and of the last element. */ | ||
128 | + ptr_end = ptr + total; | ||
129 | + ptr_last = ptr_end - esize; | ||
130 | + | ||
131 | + /* Round the bounds to the tag granule, and compute the number of tags. */ | ||
132 | + tag_first = QEMU_ALIGN_DOWN(ptr, TAG_GRANULE); | ||
133 | + tag_end = QEMU_ALIGN_UP(ptr_last, TAG_GRANULE); | ||
134 | + tag_count = (tag_end - tag_first) / TAG_GRANULE; | ||
135 | + | ||
136 | + /* Round the bounds to twice the tag granule, and compute the bytes. */ | ||
137 | + tag_byte_first = QEMU_ALIGN_DOWN(ptr, 2 * TAG_GRANULE); | ||
138 | + tag_byte_end = QEMU_ALIGN_UP(ptr_last, 2 * TAG_GRANULE); | ||
139 | + | ||
140 | + /* Locate the page boundaries. */ | ||
141 | + prev_page = ptr & TARGET_PAGE_MASK; | ||
142 | + next_page = prev_page + TARGET_PAGE_SIZE; | ||
143 | + | ||
144 | + if (likely(tag_end - prev_page <= TARGET_PAGE_SIZE)) { | ||
145 | + /* Memory access stays on one page. */ | ||
146 | + tag_size = (tag_byte_end - tag_byte_first) / (2 * TAG_GRANULE); | ||
147 | + mem1 = allocation_tag_mem(env, mmu_idx, ptr, type, total, | ||
148 | + MMU_DATA_LOAD, tag_size, ra); | ||
149 | + if (!mem1) { | ||
150 | + goto done; | ||
151 | + } | ||
152 | + /* Perform all of the comparisons. */ | ||
153 | + n = checkN(mem1, ptr & TAG_GRANULE, ptr_tag, tag_count); | ||
154 | + } else { | ||
155 | + /* Memory access crosses to next page. */ | ||
156 | + tag_size = (next_page - tag_byte_first) / (2 * TAG_GRANULE); | ||
157 | + mem1 = allocation_tag_mem(env, mmu_idx, ptr, type, next_page - ptr, | ||
158 | + MMU_DATA_LOAD, tag_size, ra); | ||
159 | + | ||
160 | + tag_size = (tag_byte_end - next_page) / (2 * TAG_GRANULE); | ||
161 | + mem2 = allocation_tag_mem(env, mmu_idx, next_page, type, | ||
162 | + ptr_end - next_page, | ||
163 | + MMU_DATA_LOAD, tag_size, ra); | ||
164 | + | ||
165 | + /* | ||
166 | + * Perform all of the comparisons. | ||
167 | + * Note the possible but unlikely case of the operation spanning | ||
168 | + * two pages that do not both have tagging enabled. | ||
169 | + */ | ||
170 | + n = c = (next_page - tag_first) / TAG_GRANULE; | ||
171 | + if (mem1) { | ||
172 | + n = checkN(mem1, ptr & TAG_GRANULE, ptr_tag, c); | ||
173 | + } | ||
174 | + if (n == c) { | ||
175 | + if (!mem2) { | ||
176 | + goto done; | ||
177 | + } | ||
178 | + n += checkN(mem2, 0, ptr_tag, tag_count - c); | ||
179 | + } | ||
180 | + } | ||
181 | + | ||
182 | + /* | ||
183 | + * If we failed, we know which granule. Compute the element that | ||
184 | + * is first in that granule, and signal failure on that element. | ||
185 | + */ | ||
186 | + if (unlikely(n < tag_count)) { | ||
187 | + uint64_t fail_ofs; | ||
188 | + | ||
189 | + fail_ofs = tag_first + n * TAG_GRANULE - ptr; | ||
190 | + fail_ofs = ROUND_UP(fail_ofs, esize); | ||
191 | + mte_check_fail(env, mmu_idx, ptr + fail_ofs, ra); | ||
192 | + } | ||
193 | + | ||
194 | + done: | ||
195 | + return useronly_clean_ptr(ptr); | ||
196 | +} | ||
197 | + | ||
198 | uint64_t HELPER(mte_checkN)(CPUARMState *env, uint32_t desc, uint64_t ptr) | ||
199 | { | ||
200 | - return ptr; | ||
201 | + return mte_checkN(env, desc, ptr, GETPC()); | ||
202 | } | ||
203 | -- | ||
204 | 2.20.1 | ||
205 | |||
206 | diff view generated by jsdifflib |
1 | Model the Arm IoT Kit documented in | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
3 | 2 | ||
4 | The Arm IoT Kit is a subsystem which includes a CPU and some devices, | 3 | Use a special helper for DC_ZVA, rather than the more |
5 | and is intended be extended by adding extra devices to form a | 4 | general mte_checkN. |
6 | complete system. It is used in the MPS2 board's AN505 image for the | ||
7 | Cortex-M33. | ||
8 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200626033144.790098-28-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20180220180325.29818-19-peter.maydell@linaro.org | ||
12 | --- | 10 | --- |
13 | hw/arm/Makefile.objs | 1 + | 11 | target/arm/helper-a64.h | 1 + |
14 | include/hw/arm/iotkit.h | 109 ++++++++ | 12 | target/arm/mte_helper.c | 106 +++++++++++++++++++++++++++++++++++++ |
15 | hw/arm/iotkit.c | 598 ++++++++++++++++++++++++++++++++++++++++ | 13 | target/arm/translate-a64.c | 16 +++++- |
16 | default-configs/arm-softmmu.mak | 1 + | 14 | 3 files changed, 122 insertions(+), 1 deletion(-) |
17 | 4 files changed, 709 insertions(+) | ||
18 | create mode 100644 include/hw/arm/iotkit.h | ||
19 | create mode 100644 hw/arm/iotkit.c | ||
20 | 15 | ||
21 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs | 16 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h |
22 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/arm/Makefile.objs | 18 | --- a/target/arm/helper-a64.h |
24 | +++ b/hw/arm/Makefile.objs | 19 | +++ b/target/arm/helper-a64.h |
25 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_FSL_IMX6) += fsl-imx6.o sabrelite.o | 20 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_2(xpacd, TCG_CALL_NO_RWG_SE, i64, env, i64) |
26 | obj-$(CONFIG_ASPEED_SOC) += aspeed_soc.o aspeed.o | 21 | |
27 | obj-$(CONFIG_MPS2) += mps2.o | 22 | DEF_HELPER_FLAGS_3(mte_check1, TCG_CALL_NO_WG, i64, env, i32, i64) |
28 | obj-$(CONFIG_MSF2) += msf2-soc.o msf2-som.o | 23 | DEF_HELPER_FLAGS_3(mte_checkN, TCG_CALL_NO_WG, i64, env, i32, i64) |
29 | +obj-$(CONFIG_IOTKIT) += iotkit.o | 24 | +DEF_HELPER_FLAGS_3(mte_check_zva, TCG_CALL_NO_WG, i64, env, i32, i64) |
30 | diff --git a/include/hw/arm/iotkit.h b/include/hw/arm/iotkit.h | 25 | DEF_HELPER_FLAGS_3(irg, TCG_CALL_NO_RWG, i64, env, i64, i64) |
31 | new file mode 100644 | 26 | DEF_HELPER_FLAGS_4(addsubg, TCG_CALL_NO_RWG_SE, i64, env, i64, s32, i32) |
32 | index XXXXXXX..XXXXXXX | 27 | DEF_HELPER_FLAGS_3(ldg, TCG_CALL_NO_WG, i64, env, i64, i64) |
33 | --- /dev/null | 28 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c |
34 | +++ b/include/hw/arm/iotkit.h | 29 | index XXXXXXX..XXXXXXX 100644 |
35 | @@ -XXX,XX +XXX,XX @@ | 30 | --- a/target/arm/mte_helper.c |
31 | +++ b/target/arm/mte_helper.c | ||
32 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(mte_checkN)(CPUARMState *env, uint32_t desc, uint64_t ptr) | ||
33 | { | ||
34 | return mte_checkN(env, desc, ptr, GETPC()); | ||
35 | } | ||
36 | + | ||
36 | +/* | 37 | +/* |
37 | + * ARM IoT Kit | 38 | + * Perform an MTE checked access for DC_ZVA. |
38 | + * | ||
39 | + * Copyright (c) 2018 Linaro Limited | ||
40 | + * Written by Peter Maydell | ||
41 | + * | ||
42 | + * This program is free software; you can redistribute it and/or modify | ||
43 | + * it under the terms of the GNU General Public License version 2 or | ||
44 | + * (at your option) any later version. | ||
45 | + */ | 39 | + */ |
40 | +uint64_t HELPER(mte_check_zva)(CPUARMState *env, uint32_t desc, uint64_t ptr) | ||
41 | +{ | ||
42 | + uintptr_t ra = GETPC(); | ||
43 | + int log2_dcz_bytes, log2_tag_bytes; | ||
44 | + int mmu_idx, bit55; | ||
45 | + intptr_t dcz_bytes, tag_bytes, i; | ||
46 | + void *mem; | ||
47 | + uint64_t ptr_tag, mem_tag, align_ptr; | ||
46 | + | 48 | + |
47 | +/* This is a model of the Arm IoT Kit which is documented in | 49 | + bit55 = extract64(ptr, 55, 1); |
48 | + * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
49 | + * It contains: | ||
50 | + * a Cortex-M33 | ||
51 | + * the IDAU | ||
52 | + * some timers and watchdogs | ||
53 | + * two peripheral protection controllers | ||
54 | + * a memory protection controller | ||
55 | + * a security controller | ||
56 | + * a bus fabric which arranges that some parts of the address | ||
57 | + * space are secure and non-secure aliases of each other | ||
58 | + * | ||
59 | + * QEMU interface: | ||
60 | + * + QOM property "memory" is a MemoryRegion containing the devices provided | ||
61 | + * by the board model. | ||
62 | + * + QOM property "MAINCLK" is the frequency of the main system clock | ||
63 | + * + QOM property "EXP_NUMIRQ" sets the number of expansion interrupts | ||
64 | + * + Named GPIO inputs "EXP_IRQ" 0..n are the expansion interrupts, which | ||
65 | + * are wired to the NVIC lines 32 .. n+32 | ||
66 | + * Controlling up to 4 AHB expansion PPBs which a system using the IoTKit | ||
67 | + * might provide: | ||
68 | + * + named GPIO outputs apb_ppcexp{0,1,2,3}_nonsec[0..15] | ||
69 | + * + named GPIO outputs apb_ppcexp{0,1,2,3}_ap[0..15] | ||
70 | + * + named GPIO outputs apb_ppcexp{0,1,2,3}_irq_enable | ||
71 | + * + named GPIO outputs apb_ppcexp{0,1,2,3}_irq_clear | ||
72 | + * + named GPIO inputs apb_ppcexp{0,1,2,3}_irq_status | ||
73 | + * Controlling each of the 4 expansion AHB PPCs which a system using the IoTKit | ||
74 | + * might provide: | ||
75 | + * + named GPIO outputs ahb_ppcexp{0,1,2,3}_nonsec[0..15] | ||
76 | + * + named GPIO outputs ahb_ppcexp{0,1,2,3}_ap[0..15] | ||
77 | + * + named GPIO outputs ahb_ppcexp{0,1,2,3}_irq_enable | ||
78 | + * + named GPIO outputs ahb_ppcexp{0,1,2,3}_irq_clear | ||
79 | + * + named GPIO inputs ahb_ppcexp{0,1,2,3}_irq_status | ||
80 | + */ | ||
81 | + | 50 | + |
82 | +#ifndef IOTKIT_H | 51 | + /* If TBI is disabled, the access is unchecked, and ptr is not dirty. */ |
83 | +#define IOTKIT_H | 52 | + if (unlikely(!tbi_check(desc, bit55))) { |
84 | + | 53 | + return ptr; |
85 | +#include "hw/sysbus.h" | ||
86 | +#include "hw/arm/armv7m.h" | ||
87 | +#include "hw/misc/iotkit-secctl.h" | ||
88 | +#include "hw/misc/tz-ppc.h" | ||
89 | +#include "hw/timer/cmsdk-apb-timer.h" | ||
90 | +#include "hw/misc/unimp.h" | ||
91 | +#include "hw/or-irq.h" | ||
92 | +#include "hw/core/split-irq.h" | ||
93 | + | ||
94 | +#define TYPE_IOTKIT "iotkit" | ||
95 | +#define IOTKIT(obj) OBJECT_CHECK(IoTKit, (obj), TYPE_IOTKIT) | ||
96 | + | ||
97 | +/* We have an IRQ splitter and an OR gate input for each external PPC | ||
98 | + * and the 2 internal PPCs | ||
99 | + */ | ||
100 | +#define NUM_EXTERNAL_PPCS (IOTS_NUM_AHB_EXP_PPC + IOTS_NUM_APB_EXP_PPC) | ||
101 | +#define NUM_PPCS (NUM_EXTERNAL_PPCS + 2) | ||
102 | + | ||
103 | +typedef struct IoTKit { | ||
104 | + /*< private >*/ | ||
105 | + SysBusDevice parent_obj; | ||
106 | + | ||
107 | + /*< public >*/ | ||
108 | + ARMv7MState armv7m; | ||
109 | + IoTKitSecCtl secctl; | ||
110 | + TZPPC apb_ppc0; | ||
111 | + TZPPC apb_ppc1; | ||
112 | + CMSDKAPBTIMER timer0; | ||
113 | + CMSDKAPBTIMER timer1; | ||
114 | + qemu_or_irq ppc_irq_orgate; | ||
115 | + SplitIRQ sec_resp_splitter; | ||
116 | + SplitIRQ ppc_irq_splitter[NUM_PPCS]; | ||
117 | + | ||
118 | + UnimplementedDeviceState dualtimer; | ||
119 | + UnimplementedDeviceState s32ktimer; | ||
120 | + | ||
121 | + MemoryRegion container; | ||
122 | + MemoryRegion alias1; | ||
123 | + MemoryRegion alias2; | ||
124 | + MemoryRegion alias3; | ||
125 | + MemoryRegion sram0; | ||
126 | + | ||
127 | + qemu_irq *exp_irqs; | ||
128 | + qemu_irq ppc0_irq; | ||
129 | + qemu_irq ppc1_irq; | ||
130 | + qemu_irq sec_resp_cfg; | ||
131 | + qemu_irq sec_resp_cfg_in; | ||
132 | + qemu_irq nsc_cfg_in; | ||
133 | + | ||
134 | + qemu_irq irq_status_in[NUM_EXTERNAL_PPCS]; | ||
135 | + | ||
136 | + uint32_t nsccfg; | ||
137 | + | ||
138 | + /* Properties */ | ||
139 | + MemoryRegion *board_memory; | ||
140 | + uint32_t exp_numirq; | ||
141 | + uint32_t mainclk_frq; | ||
142 | +} IoTKit; | ||
143 | + | ||
144 | +#endif | ||
145 | diff --git a/hw/arm/iotkit.c b/hw/arm/iotkit.c | ||
146 | new file mode 100644 | ||
147 | index XXXXXXX..XXXXXXX | ||
148 | --- /dev/null | ||
149 | +++ b/hw/arm/iotkit.c | ||
150 | @@ -XXX,XX +XXX,XX @@ | ||
151 | +/* | ||
152 | + * Arm IoT Kit | ||
153 | + * | ||
154 | + * Copyright (c) 2018 Linaro Limited | ||
155 | + * Written by Peter Maydell | ||
156 | + * | ||
157 | + * This program is free software; you can redistribute it and/or modify | ||
158 | + * it under the terms of the GNU General Public License version 2 or | ||
159 | + * (at your option) any later version. | ||
160 | + */ | ||
161 | + | ||
162 | +#include "qemu/osdep.h" | ||
163 | +#include "qemu/log.h" | ||
164 | +#include "qapi/error.h" | ||
165 | +#include "trace.h" | ||
166 | +#include "hw/sysbus.h" | ||
167 | +#include "hw/registerfields.h" | ||
168 | +#include "hw/arm/iotkit.h" | ||
169 | +#include "hw/misc/unimp.h" | ||
170 | +#include "hw/arm/arm.h" | ||
171 | + | ||
172 | +/* Create an alias region of @size bytes starting at @base | ||
173 | + * which mirrors the memory starting at @orig. | ||
174 | + */ | ||
175 | +static void make_alias(IoTKit *s, MemoryRegion *mr, const char *name, | ||
176 | + hwaddr base, hwaddr size, hwaddr orig) | ||
177 | +{ | ||
178 | + memory_region_init_alias(mr, NULL, name, &s->container, orig, size); | ||
179 | + /* The alias is even lower priority than unimplemented_device regions */ | ||
180 | + memory_region_add_subregion_overlap(&s->container, base, mr, -1500); | ||
181 | +} | ||
182 | + | ||
183 | +static void init_sysbus_child(Object *parent, const char *childname, | ||
184 | + void *child, size_t childsize, | ||
185 | + const char *childtype) | ||
186 | +{ | ||
187 | + object_initialize(child, childsize, childtype); | ||
188 | + object_property_add_child(parent, childname, OBJECT(child), &error_abort); | ||
189 | + qdev_set_parent_bus(DEVICE(child), sysbus_get_default()); | ||
190 | +} | ||
191 | + | ||
192 | +static void irq_status_forwarder(void *opaque, int n, int level) | ||
193 | +{ | ||
194 | + qemu_irq destirq = opaque; | ||
195 | + | ||
196 | + qemu_set_irq(destirq, level); | ||
197 | +} | ||
198 | + | ||
199 | +static void nsccfg_handler(void *opaque, int n, int level) | ||
200 | +{ | ||
201 | + IoTKit *s = IOTKIT(opaque); | ||
202 | + | ||
203 | + s->nsccfg = level; | ||
204 | +} | ||
205 | + | ||
206 | +static void iotkit_forward_ppc(IoTKit *s, const char *ppcname, int ppcnum) | ||
207 | +{ | ||
208 | + /* Each of the 4 AHB and 4 APB PPCs that might be present in a | ||
209 | + * system using the IoTKit has a collection of control lines which | ||
210 | + * are provided by the security controller and which we want to | ||
211 | + * expose as control lines on the IoTKit device itself, so the | ||
212 | + * code using the IoTKit can wire them up to the PPCs. | ||
213 | + */ | ||
214 | + SplitIRQ *splitter = &s->ppc_irq_splitter[ppcnum]; | ||
215 | + DeviceState *iotkitdev = DEVICE(s); | ||
216 | + DeviceState *dev_secctl = DEVICE(&s->secctl); | ||
217 | + DeviceState *dev_splitter = DEVICE(splitter); | ||
218 | + char *name; | ||
219 | + | ||
220 | + name = g_strdup_printf("%s_nonsec", ppcname); | ||
221 | + qdev_pass_gpios(dev_secctl, iotkitdev, name); | ||
222 | + g_free(name); | ||
223 | + name = g_strdup_printf("%s_ap", ppcname); | ||
224 | + qdev_pass_gpios(dev_secctl, iotkitdev, name); | ||
225 | + g_free(name); | ||
226 | + name = g_strdup_printf("%s_irq_enable", ppcname); | ||
227 | + qdev_pass_gpios(dev_secctl, iotkitdev, name); | ||
228 | + g_free(name); | ||
229 | + name = g_strdup_printf("%s_irq_clear", ppcname); | ||
230 | + qdev_pass_gpios(dev_secctl, iotkitdev, name); | ||
231 | + g_free(name); | ||
232 | + | ||
233 | + /* irq_status is a little more tricky, because we need to | ||
234 | + * split it so we can send it both to the security controller | ||
235 | + * and to our OR gate for the NVIC interrupt line. | ||
236 | + * Connect up the splitter's outputs, and create a GPIO input | ||
237 | + * which will pass the line state to the input splitter. | ||
238 | + */ | ||
239 | + name = g_strdup_printf("%s_irq_status", ppcname); | ||
240 | + qdev_connect_gpio_out(dev_splitter, 0, | ||
241 | + qdev_get_gpio_in_named(dev_secctl, | ||
242 | + name, 0)); | ||
243 | + qdev_connect_gpio_out(dev_splitter, 1, | ||
244 | + qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), ppcnum)); | ||
245 | + s->irq_status_in[ppcnum] = qdev_get_gpio_in(dev_splitter, 0); | ||
246 | + qdev_init_gpio_in_named_with_opaque(iotkitdev, irq_status_forwarder, | ||
247 | + s->irq_status_in[ppcnum], name, 1); | ||
248 | + g_free(name); | ||
249 | +} | ||
250 | + | ||
251 | +static void iotkit_forward_sec_resp_cfg(IoTKit *s) | ||
252 | +{ | ||
253 | + /* Forward the 3rd output from the splitter device as a | ||
254 | + * named GPIO output of the iotkit object. | ||
255 | + */ | ||
256 | + DeviceState *dev = DEVICE(s); | ||
257 | + DeviceState *dev_splitter = DEVICE(&s->sec_resp_splitter); | ||
258 | + | ||
259 | + qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1); | ||
260 | + s->sec_resp_cfg_in = qemu_allocate_irq(irq_status_forwarder, | ||
261 | + s->sec_resp_cfg, 1); | ||
262 | + qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in); | ||
263 | +} | ||
264 | + | ||
265 | +static void iotkit_init(Object *obj) | ||
266 | +{ | ||
267 | + IoTKit *s = IOTKIT(obj); | ||
268 | + int i; | ||
269 | + | ||
270 | + memory_region_init(&s->container, obj, "iotkit-container", UINT64_MAX); | ||
271 | + | ||
272 | + init_sysbus_child(obj, "armv7m", &s->armv7m, sizeof(s->armv7m), | ||
273 | + TYPE_ARMV7M); | ||
274 | + qdev_prop_set_string(DEVICE(&s->armv7m), "cpu-type", | ||
275 | + ARM_CPU_TYPE_NAME("cortex-m33")); | ||
276 | + | ||
277 | + init_sysbus_child(obj, "secctl", &s->secctl, sizeof(s->secctl), | ||
278 | + TYPE_IOTKIT_SECCTL); | ||
279 | + init_sysbus_child(obj, "apb-ppc0", &s->apb_ppc0, sizeof(s->apb_ppc0), | ||
280 | + TYPE_TZ_PPC); | ||
281 | + init_sysbus_child(obj, "apb-ppc1", &s->apb_ppc1, sizeof(s->apb_ppc1), | ||
282 | + TYPE_TZ_PPC); | ||
283 | + init_sysbus_child(obj, "timer0", &s->timer0, sizeof(s->timer0), | ||
284 | + TYPE_CMSDK_APB_TIMER); | ||
285 | + init_sysbus_child(obj, "timer1", &s->timer1, sizeof(s->timer1), | ||
286 | + TYPE_CMSDK_APB_TIMER); | ||
287 | + init_sysbus_child(obj, "dualtimer", &s->dualtimer, sizeof(s->dualtimer), | ||
288 | + TYPE_UNIMPLEMENTED_DEVICE); | ||
289 | + object_initialize(&s->ppc_irq_orgate, sizeof(s->ppc_irq_orgate), | ||
290 | + TYPE_OR_IRQ); | ||
291 | + object_property_add_child(obj, "ppc-irq-orgate", | ||
292 | + OBJECT(&s->ppc_irq_orgate), &error_abort); | ||
293 | + object_initialize(&s->sec_resp_splitter, sizeof(s->sec_resp_splitter), | ||
294 | + TYPE_SPLIT_IRQ); | ||
295 | + object_property_add_child(obj, "sec-resp-splitter", | ||
296 | + OBJECT(&s->sec_resp_splitter), &error_abort); | ||
297 | + for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { | ||
298 | + char *name = g_strdup_printf("ppc-irq-splitter-%d", i); | ||
299 | + SplitIRQ *splitter = &s->ppc_irq_splitter[i]; | ||
300 | + | ||
301 | + object_initialize(splitter, sizeof(*splitter), TYPE_SPLIT_IRQ); | ||
302 | + object_property_add_child(obj, name, OBJECT(splitter), &error_abort); | ||
303 | + } | ||
304 | + init_sysbus_child(obj, "s32ktimer", &s->s32ktimer, sizeof(s->s32ktimer), | ||
305 | + TYPE_UNIMPLEMENTED_DEVICE); | ||
306 | +} | ||
307 | + | ||
308 | +static void iotkit_exp_irq(void *opaque, int n, int level) | ||
309 | +{ | ||
310 | + IoTKit *s = IOTKIT(opaque); | ||
311 | + | ||
312 | + qemu_set_irq(s->exp_irqs[n], level); | ||
313 | +} | ||
314 | + | ||
315 | +static void iotkit_realize(DeviceState *dev, Error **errp) | ||
316 | +{ | ||
317 | + IoTKit *s = IOTKIT(dev); | ||
318 | + int i; | ||
319 | + MemoryRegion *mr; | ||
320 | + Error *err = NULL; | ||
321 | + SysBusDevice *sbd_apb_ppc0; | ||
322 | + SysBusDevice *sbd_secctl; | ||
323 | + DeviceState *dev_apb_ppc0; | ||
324 | + DeviceState *dev_apb_ppc1; | ||
325 | + DeviceState *dev_secctl; | ||
326 | + DeviceState *dev_splitter; | ||
327 | + | ||
328 | + if (!s->board_memory) { | ||
329 | + error_setg(errp, "memory property was not set"); | ||
330 | + return; | ||
331 | + } | 54 | + } |
332 | + | 55 | + |
333 | + if (!s->mainclk_frq) { | 56 | + ptr_tag = allocation_tag_from_addr(ptr); |
334 | + error_setg(errp, "MAINCLK property was not set"); | 57 | + |
335 | + return; | 58 | + if (tcma_check(desc, bit55, ptr_tag)) { |
59 | + goto done; | ||
336 | + } | 60 | + } |
337 | + | 61 | + |
338 | + /* Handling of which devices should be available only to secure | 62 | + /* |
339 | + * code is usually done differently for M profile than for A profile. | 63 | + * In arm_cpu_realizefn, we asserted that dcz > LOG2_TAG_GRANULE+1, |
340 | + * Instead of putting some devices only into the secure address space, | 64 | + * i.e. 32 bytes, which is an unreasonably small dcz anyway, to make |
341 | + * devices exist in both address spaces but with hard-wired security | 65 | + * sure that we can access one complete tag byte here. |
342 | + * permissions that will cause the CPU to fault for non-secure accesses. | ||
343 | + * | ||
344 | + * The IoTKit has an IDAU (Implementation Defined Access Unit), | ||
345 | + * which specifies hard-wired security permissions for different | ||
346 | + * areas of the physical address space. For the IoTKit IDAU, the | ||
347 | + * top 4 bits of the physical address are the IDAU region ID, and | ||
348 | + * if bit 28 (ie the lowest bit of the ID) is 0 then this is an NS | ||
349 | + * region, otherwise it is an S region. | ||
350 | + * | ||
351 | + * The various devices and RAMs are generally all mapped twice, | ||
352 | + * once into a region that the IDAU defines as secure and once | ||
353 | + * into a non-secure region. They sit behind either a Memory | ||
354 | + * Protection Controller (for RAM) or a Peripheral Protection | ||
355 | + * Controller (for devices), which allow a more fine grained | ||
356 | + * configuration of whether non-secure accesses are permitted. | ||
357 | + * | ||
358 | + * (The other place that guest software can configure security | ||
359 | + * permissions is in the architected SAU (Security Attribution | ||
360 | + * Unit), which is entirely inside the CPU. The IDAU can upgrade | ||
361 | + * the security attributes for a region to more restrictive than | ||
362 | + * the SAU specifies, but cannot downgrade them.) | ||
363 | + * | ||
364 | + * 0x10000000..0x1fffffff alias of 0x00000000..0x0fffffff | ||
365 | + * 0x20000000..0x2007ffff 32KB FPGA block RAM | ||
366 | + * 0x30000000..0x3fffffff alias of 0x20000000..0x2fffffff | ||
367 | + * 0x40000000..0x4000ffff base peripheral region 1 | ||
368 | + * 0x40010000..0x4001ffff CPU peripherals (none for IoTKit) | ||
369 | + * 0x40020000..0x4002ffff system control element peripherals | ||
370 | + * 0x40080000..0x400fffff base peripheral region 2 | ||
371 | + * 0x50000000..0x5fffffff alias of 0x40000000..0x4fffffff | ||
372 | + */ | 66 | + */ |
67 | + log2_dcz_bytes = env_archcpu(env)->dcz_blocksize + 2; | ||
68 | + log2_tag_bytes = log2_dcz_bytes - (LOG2_TAG_GRANULE + 1); | ||
69 | + dcz_bytes = (intptr_t)1 << log2_dcz_bytes; | ||
70 | + tag_bytes = (intptr_t)1 << log2_tag_bytes; | ||
71 | + align_ptr = ptr & -dcz_bytes; | ||
373 | + | 72 | + |
374 | + memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -1); | 73 | + /* |
375 | + | 74 | + * Trap if accessing an invalid page. DC_ZVA requires that we supply |
376 | + qdev_prop_set_uint32(DEVICE(&s->armv7m), "num-irq", s->exp_numirq + 32); | 75 | + * the original pointer for an invalid page. But watchpoints require |
377 | + /* In real hardware the initial Secure VTOR is set from the INITSVTOR0 | 76 | + * that we probe the actual space. So do both. |
378 | + * register in the IoT Kit System Control Register block, and the | ||
379 | + * initial value of that is in turn specifiable by the FPGA that | ||
380 | + * instantiates the IoT Kit. In QEMU we don't implement this wrinkle, | ||
381 | + * and simply set the CPU's init-svtor to the IoT Kit default value. | ||
382 | + */ | 77 | + */ |
383 | + qdev_prop_set_uint32(DEVICE(&s->armv7m), "init-svtor", 0x10000000); | 78 | + mmu_idx = FIELD_EX32(desc, MTEDESC, MIDX); |
384 | + object_property_set_link(OBJECT(&s->armv7m), OBJECT(&s->container), | 79 | + (void) probe_write(env, ptr, 1, mmu_idx, ra); |
385 | + "memory", &err); | 80 | + mem = allocation_tag_mem(env, mmu_idx, align_ptr, MMU_DATA_STORE, |
386 | + if (err) { | 81 | + dcz_bytes, MMU_DATA_LOAD, tag_bytes, ra); |
387 | + error_propagate(errp, err); | 82 | + if (!mem) { |
388 | + return; | 83 | + goto done; |
389 | + } | ||
390 | + object_property_set_link(OBJECT(&s->armv7m), OBJECT(s), "idau", &err); | ||
391 | + if (err) { | ||
392 | + error_propagate(errp, err); | ||
393 | + return; | ||
394 | + } | ||
395 | + object_property_set_bool(OBJECT(&s->armv7m), true, "realized", &err); | ||
396 | + if (err) { | ||
397 | + error_propagate(errp, err); | ||
398 | + return; | ||
399 | + } | 84 | + } |
400 | + | 85 | + |
401 | + /* Connect our EXP_IRQ GPIOs to the NVIC's lines 32 and up. */ | 86 | + /* |
402 | + s->exp_irqs = g_new(qemu_irq, s->exp_numirq); | 87 | + * Unlike the reasoning for checkN, DC_ZVA is always aligned, and thus |
403 | + for (i = 0; i < s->exp_numirq; i++) { | 88 | + * it is quite easy to perform all of the comparisons at once without |
404 | + s->exp_irqs[i] = qdev_get_gpio_in(DEVICE(&s->armv7m), i + 32); | 89 | + * any extra masking. |
405 | + } | 90 | + * |
406 | + qdev_init_gpio_in_named(dev, iotkit_exp_irq, "EXP_IRQ", s->exp_numirq); | 91 | + * The most common zva block size is 64; some of the thunderx cpus use |
92 | + * a block size of 128. For user-only, aarch64_max_initfn will set the | ||
93 | + * block size to 512. Fill out the other cases for future-proofing. | ||
94 | + * | ||
95 | + * In order to be able to find the first miscompare later, we want the | ||
96 | + * tag bytes to be in little-endian order. | ||
97 | + */ | ||
98 | + switch (log2_tag_bytes) { | ||
99 | + case 0: /* zva_blocksize 32 */ | ||
100 | + mem_tag = *(uint8_t *)mem; | ||
101 | + ptr_tag *= 0x11u; | ||
102 | + break; | ||
103 | + case 1: /* zva_blocksize 64 */ | ||
104 | + mem_tag = cpu_to_le16(*(uint16_t *)mem); | ||
105 | + ptr_tag *= 0x1111u; | ||
106 | + break; | ||
107 | + case 2: /* zva_blocksize 128 */ | ||
108 | + mem_tag = cpu_to_le32(*(uint32_t *)mem); | ||
109 | + ptr_tag *= 0x11111111u; | ||
110 | + break; | ||
111 | + case 3: /* zva_blocksize 256 */ | ||
112 | + mem_tag = cpu_to_le64(*(uint64_t *)mem); | ||
113 | + ptr_tag *= 0x1111111111111111ull; | ||
114 | + break; | ||
407 | + | 115 | + |
408 | + /* Set up the big aliases first */ | 116 | + default: /* zva_blocksize 512, 1024, 2048 */ |
409 | + make_alias(s, &s->alias1, "alias 1", 0x10000000, 0x10000000, 0x00000000); | 117 | + ptr_tag *= 0x1111111111111111ull; |
410 | + make_alias(s, &s->alias2, "alias 2", 0x30000000, 0x10000000, 0x20000000); | 118 | + i = 0; |
411 | + /* The 0x50000000..0x5fffffff region is not a pure alias: it has | 119 | + do { |
412 | + * a few extra devices that only appear there (generally the | 120 | + mem_tag = cpu_to_le64(*(uint64_t *)(mem + i)); |
413 | + * control interfaces for the protection controllers). | 121 | + if (unlikely(mem_tag != ptr_tag)) { |
414 | + * We implement this by mapping those devices over the top of this | 122 | + goto fail; |
415 | + * alias MR at a higher priority. | 123 | + } |
416 | + */ | 124 | + i += 8; |
417 | + make_alias(s, &s->alias3, "alias 3", 0x50000000, 0x10000000, 0x40000000); | 125 | + align_ptr += 16 * TAG_GRANULE; |
418 | + | 126 | + } while (i < tag_bytes); |
419 | + /* This RAM should be behind a Memory Protection Controller, but we | 127 | + goto done; |
420 | + * don't implement that yet. | ||
421 | + */ | ||
422 | + memory_region_init_ram(&s->sram0, NULL, "iotkit.sram0", 0x00008000, &err); | ||
423 | + if (err) { | ||
424 | + error_propagate(errp, err); | ||
425 | + return; | ||
426 | + } | ||
427 | + memory_region_add_subregion(&s->container, 0x20000000, &s->sram0); | ||
428 | + | ||
429 | + /* Security controller */ | ||
430 | + object_property_set_bool(OBJECT(&s->secctl), true, "realized", &err); | ||
431 | + if (err) { | ||
432 | + error_propagate(errp, err); | ||
433 | + return; | ||
434 | + } | ||
435 | + sbd_secctl = SYS_BUS_DEVICE(&s->secctl); | ||
436 | + dev_secctl = DEVICE(&s->secctl); | ||
437 | + sysbus_mmio_map(sbd_secctl, 0, 0x50080000); | ||
438 | + sysbus_mmio_map(sbd_secctl, 1, 0x40080000); | ||
439 | + | ||
440 | + s->nsc_cfg_in = qemu_allocate_irq(nsccfg_handler, s, 1); | ||
441 | + qdev_connect_gpio_out_named(dev_secctl, "nsc_cfg", 0, s->nsc_cfg_in); | ||
442 | + | ||
443 | + /* The sec_resp_cfg output from the security controller must be split into | ||
444 | + * multiple lines, one for each of the PPCs within the IoTKit and one | ||
445 | + * that will be an output from the IoTKit to the system. | ||
446 | + */ | ||
447 | + object_property_set_int(OBJECT(&s->sec_resp_splitter), 3, | ||
448 | + "num-lines", &err); | ||
449 | + if (err) { | ||
450 | + error_propagate(errp, err); | ||
451 | + return; | ||
452 | + } | ||
453 | + object_property_set_bool(OBJECT(&s->sec_resp_splitter), true, | ||
454 | + "realized", &err); | ||
455 | + if (err) { | ||
456 | + error_propagate(errp, err); | ||
457 | + return; | ||
458 | + } | ||
459 | + dev_splitter = DEVICE(&s->sec_resp_splitter); | ||
460 | + qdev_connect_gpio_out_named(dev_secctl, "sec_resp_cfg", 0, | ||
461 | + qdev_get_gpio_in(dev_splitter, 0)); | ||
462 | + | ||
463 | + /* Devices behind APB PPC0: | ||
464 | + * 0x40000000: timer0 | ||
465 | + * 0x40001000: timer1 | ||
466 | + * 0x40002000: dual timer | ||
467 | + * We must configure and realize each downstream device and connect | ||
468 | + * it to the appropriate PPC port; then we can realize the PPC and | ||
469 | + * map its upstream ends to the right place in the container. | ||
470 | + */ | ||
471 | + qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq); | ||
472 | + object_property_set_bool(OBJECT(&s->timer0), true, "realized", &err); | ||
473 | + if (err) { | ||
474 | + error_propagate(errp, err); | ||
475 | + return; | ||
476 | + } | ||
477 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer0), 0, | ||
478 | + qdev_get_gpio_in(DEVICE(&s->armv7m), 3)); | ||
479 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer0), 0); | ||
480 | + object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[0]", &err); | ||
481 | + if (err) { | ||
482 | + error_propagate(errp, err); | ||
483 | + return; | ||
484 | + } | 128 | + } |
485 | + | 129 | + |
486 | + qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq); | 130 | + if (likely(mem_tag == ptr_tag)) { |
487 | + object_property_set_bool(OBJECT(&s->timer1), true, "realized", &err); | 131 | + goto done; |
488 | + if (err) { | ||
489 | + error_propagate(errp, err); | ||
490 | + return; | ||
491 | + } | ||
492 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer1), 0, | ||
493 | + qdev_get_gpio_in(DEVICE(&s->armv7m), 3)); | ||
494 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer1), 0); | ||
495 | + object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[1]", &err); | ||
496 | + if (err) { | ||
497 | + error_propagate(errp, err); | ||
498 | + return; | ||
499 | + } | 132 | + } |
500 | + | 133 | + |
501 | + qdev_prop_set_string(DEVICE(&s->dualtimer), "name", "Dual timer"); | 134 | + fail: |
502 | + qdev_prop_set_uint64(DEVICE(&s->dualtimer), "size", 0x1000); | 135 | + /* Locate the first nibble that differs. */ |
503 | + object_property_set_bool(OBJECT(&s->dualtimer), true, "realized", &err); | 136 | + i = ctz64(mem_tag ^ ptr_tag) >> 4; |
504 | + if (err) { | 137 | + mte_check_fail(env, mmu_idx, align_ptr + i * TAG_GRANULE, ra); |
505 | + error_propagate(errp, err); | ||
506 | + return; | ||
507 | + } | ||
508 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->dualtimer), 0); | ||
509 | + object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[2]", &err); | ||
510 | + if (err) { | ||
511 | + error_propagate(errp, err); | ||
512 | + return; | ||
513 | + } | ||
514 | + | 138 | + |
515 | + object_property_set_bool(OBJECT(&s->apb_ppc0), true, "realized", &err); | 139 | + done: |
516 | + if (err) { | 140 | + return useronly_clean_ptr(ptr); |
517 | + error_propagate(errp, err); | 141 | +} |
518 | + return; | 142 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
519 | + } | 143 | index XXXXXXX..XXXXXXX 100644 |
144 | --- a/target/arm/translate-a64.c | ||
145 | +++ b/target/arm/translate-a64.c | ||
146 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
147 | return; | ||
148 | case ARM_CP_DC_ZVA: | ||
149 | /* Writes clear the aligned block of memory which rt points into. */ | ||
150 | - tcg_rt = clean_data_tbi(s, cpu_reg(s, rt)); | ||
151 | + if (s->mte_active[0]) { | ||
152 | + TCGv_i32 t_desc; | ||
153 | + int desc = 0; | ||
520 | + | 154 | + |
521 | + sbd_apb_ppc0 = SYS_BUS_DEVICE(&s->apb_ppc0); | 155 | + desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); |
522 | + dev_apb_ppc0 = DEVICE(&s->apb_ppc0); | 156 | + desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); |
157 | + desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
158 | + t_desc = tcg_const_i32(desc); | ||
523 | + | 159 | + |
524 | + mr = sysbus_mmio_get_region(sbd_apb_ppc0, 0); | 160 | + tcg_rt = new_tmp_a64(s); |
525 | + memory_region_add_subregion(&s->container, 0x40000000, mr); | 161 | + gen_helper_mte_check_zva(tcg_rt, cpu_env, t_desc, cpu_reg(s, rt)); |
526 | + mr = sysbus_mmio_get_region(sbd_apb_ppc0, 1); | 162 | + tcg_temp_free_i32(t_desc); |
527 | + memory_region_add_subregion(&s->container, 0x40001000, mr); | 163 | + } else { |
528 | + mr = sysbus_mmio_get_region(sbd_apb_ppc0, 2); | 164 | + tcg_rt = clean_data_tbi(s, cpu_reg(s, rt)); |
529 | + memory_region_add_subregion(&s->container, 0x40002000, mr); | ||
530 | + for (i = 0; i < IOTS_APB_PPC0_NUM_PORTS; i++) { | ||
531 | + qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_nonsec", i, | ||
532 | + qdev_get_gpio_in_named(dev_apb_ppc0, | ||
533 | + "cfg_nonsec", i)); | ||
534 | + qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_ap", i, | ||
535 | + qdev_get_gpio_in_named(dev_apb_ppc0, | ||
536 | + "cfg_ap", i)); | ||
537 | + } | ||
538 | + qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_enable", 0, | ||
539 | + qdev_get_gpio_in_named(dev_apb_ppc0, | ||
540 | + "irq_enable", 0)); | ||
541 | + qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_clear", 0, | ||
542 | + qdev_get_gpio_in_named(dev_apb_ppc0, | ||
543 | + "irq_clear", 0)); | ||
544 | + qdev_connect_gpio_out(dev_splitter, 0, | ||
545 | + qdev_get_gpio_in_named(dev_apb_ppc0, | ||
546 | + "cfg_sec_resp", 0)); | ||
547 | + | ||
548 | + /* All the PPC irq lines (from the 2 internal PPCs and the 8 external | ||
549 | + * ones) are sent individually to the security controller, and also | ||
550 | + * ORed together to give a single combined PPC interrupt to the NVIC. | ||
551 | + */ | ||
552 | + object_property_set_int(OBJECT(&s->ppc_irq_orgate), | ||
553 | + NUM_PPCS, "num-lines", &err); | ||
554 | + if (err) { | ||
555 | + error_propagate(errp, err); | ||
556 | + return; | ||
557 | + } | ||
558 | + object_property_set_bool(OBJECT(&s->ppc_irq_orgate), true, | ||
559 | + "realized", &err); | ||
560 | + if (err) { | ||
561 | + error_propagate(errp, err); | ||
562 | + return; | ||
563 | + } | ||
564 | + qdev_connect_gpio_out(DEVICE(&s->ppc_irq_orgate), 0, | ||
565 | + qdev_get_gpio_in(DEVICE(&s->armv7m), 10)); | ||
566 | + | ||
567 | + /* 0x40010000 .. 0x4001ffff: private CPU region: unused in IoTKit */ | ||
568 | + | ||
569 | + /* 0x40020000 .. 0x4002ffff : IoTKit system control peripheral region */ | ||
570 | + /* Devices behind APB PPC1: | ||
571 | + * 0x4002f000: S32K timer | ||
572 | + */ | ||
573 | + qdev_prop_set_string(DEVICE(&s->s32ktimer), "name", "S32KTIMER"); | ||
574 | + qdev_prop_set_uint64(DEVICE(&s->s32ktimer), "size", 0x1000); | ||
575 | + object_property_set_bool(OBJECT(&s->s32ktimer), true, "realized", &err); | ||
576 | + if (err) { | ||
577 | + error_propagate(errp, err); | ||
578 | + return; | ||
579 | + } | ||
580 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->s32ktimer), 0); | ||
581 | + object_property_set_link(OBJECT(&s->apb_ppc1), OBJECT(mr), "port[0]", &err); | ||
582 | + if (err) { | ||
583 | + error_propagate(errp, err); | ||
584 | + return; | ||
585 | + } | ||
586 | + | ||
587 | + object_property_set_bool(OBJECT(&s->apb_ppc1), true, "realized", &err); | ||
588 | + if (err) { | ||
589 | + error_propagate(errp, err); | ||
590 | + return; | ||
591 | + } | ||
592 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->apb_ppc1), 0); | ||
593 | + memory_region_add_subregion(&s->container, 0x4002f000, mr); | ||
594 | + | ||
595 | + dev_apb_ppc1 = DEVICE(&s->apb_ppc1); | ||
596 | + qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_nonsec", 0, | ||
597 | + qdev_get_gpio_in_named(dev_apb_ppc1, | ||
598 | + "cfg_nonsec", 0)); | ||
599 | + qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_ap", 0, | ||
600 | + qdev_get_gpio_in_named(dev_apb_ppc1, | ||
601 | + "cfg_ap", 0)); | ||
602 | + qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_enable", 0, | ||
603 | + qdev_get_gpio_in_named(dev_apb_ppc1, | ||
604 | + "irq_enable", 0)); | ||
605 | + qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_clear", 0, | ||
606 | + qdev_get_gpio_in_named(dev_apb_ppc1, | ||
607 | + "irq_clear", 0)); | ||
608 | + qdev_connect_gpio_out(dev_splitter, 1, | ||
609 | + qdev_get_gpio_in_named(dev_apb_ppc1, | ||
610 | + "cfg_sec_resp", 0)); | ||
611 | + | ||
612 | + /* Using create_unimplemented_device() maps the stub into the | ||
613 | + * system address space rather than into our container, but the | ||
614 | + * overall effect to the guest is the same. | ||
615 | + */ | ||
616 | + create_unimplemented_device("SYSINFO", 0x40020000, 0x1000); | ||
617 | + | ||
618 | + create_unimplemented_device("SYSCONTROL", 0x50021000, 0x1000); | ||
619 | + create_unimplemented_device("S32KWATCHDOG", 0x5002e000, 0x1000); | ||
620 | + | ||
621 | + /* 0x40080000 .. 0x4008ffff : IoTKit second Base peripheral region */ | ||
622 | + | ||
623 | + create_unimplemented_device("NS watchdog", 0x40081000, 0x1000); | ||
624 | + create_unimplemented_device("S watchdog", 0x50081000, 0x1000); | ||
625 | + | ||
626 | + create_unimplemented_device("SRAM0 MPC", 0x50083000, 0x1000); | ||
627 | + | ||
628 | + for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { | ||
629 | + Object *splitter = OBJECT(&s->ppc_irq_splitter[i]); | ||
630 | + | ||
631 | + object_property_set_int(splitter, 2, "num-lines", &err); | ||
632 | + if (err) { | ||
633 | + error_propagate(errp, err); | ||
634 | + return; | ||
635 | + } | 165 | + } |
636 | + object_property_set_bool(splitter, true, "realized", &err); | 166 | gen_helper_dc_zva(cpu_env, tcg_rt); |
637 | + if (err) { | 167 | return; |
638 | + error_propagate(errp, err); | 168 | default: |
639 | + return; | ||
640 | + } | ||
641 | + } | ||
642 | + | ||
643 | + for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) { | ||
644 | + char *ppcname = g_strdup_printf("ahb_ppcexp%d", i); | ||
645 | + | ||
646 | + iotkit_forward_ppc(s, ppcname, i); | ||
647 | + g_free(ppcname); | ||
648 | + } | ||
649 | + | ||
650 | + for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) { | ||
651 | + char *ppcname = g_strdup_printf("apb_ppcexp%d", i); | ||
652 | + | ||
653 | + iotkit_forward_ppc(s, ppcname, i + IOTS_NUM_AHB_EXP_PPC); | ||
654 | + g_free(ppcname); | ||
655 | + } | ||
656 | + | ||
657 | + for (i = NUM_EXTERNAL_PPCS; i < NUM_PPCS; i++) { | ||
658 | + /* Wire up IRQ splitter for internal PPCs */ | ||
659 | + DeviceState *devs = DEVICE(&s->ppc_irq_splitter[i]); | ||
660 | + char *gpioname = g_strdup_printf("apb_ppc%d_irq_status", | ||
661 | + i - NUM_EXTERNAL_PPCS); | ||
662 | + TZPPC *ppc = (i == NUM_EXTERNAL_PPCS) ? &s->apb_ppc0 : &s->apb_ppc1; | ||
663 | + | ||
664 | + qdev_connect_gpio_out(devs, 0, | ||
665 | + qdev_get_gpio_in_named(dev_secctl, gpioname, 0)); | ||
666 | + qdev_connect_gpio_out(devs, 1, | ||
667 | + qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), i)); | ||
668 | + qdev_connect_gpio_out_named(DEVICE(ppc), "irq", 0, | ||
669 | + qdev_get_gpio_in(devs, 0)); | ||
670 | + } | ||
671 | + | ||
672 | + iotkit_forward_sec_resp_cfg(s); | ||
673 | + | ||
674 | + system_clock_scale = NANOSECONDS_PER_SECOND / s->mainclk_frq; | ||
675 | +} | ||
676 | + | ||
677 | +static void iotkit_idau_check(IDAUInterface *ii, uint32_t address, | ||
678 | + int *iregion, bool *exempt, bool *ns, bool *nsc) | ||
679 | +{ | ||
680 | + /* For IoTKit systems the IDAU responses are simple logical functions | ||
681 | + * of the address bits. The NSC attribute is guest-adjustable via the | ||
682 | + * NSCCFG register in the security controller. | ||
683 | + */ | ||
684 | + IoTKit *s = IOTKIT(ii); | ||
685 | + int region = extract32(address, 28, 4); | ||
686 | + | ||
687 | + *ns = !(region & 1); | ||
688 | + *nsc = (region == 1 && (s->nsccfg & 1)) || (region == 3 && (s->nsccfg & 2)); | ||
689 | + /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */ | ||
690 | + *exempt = (address & 0xeff00000) == 0xe0000000; | ||
691 | + *iregion = region; | ||
692 | +} | ||
693 | + | ||
694 | +static const VMStateDescription iotkit_vmstate = { | ||
695 | + .name = "iotkit", | ||
696 | + .version_id = 1, | ||
697 | + .minimum_version_id = 1, | ||
698 | + .fields = (VMStateField[]) { | ||
699 | + VMSTATE_UINT32(nsccfg, IoTKit), | ||
700 | + VMSTATE_END_OF_LIST() | ||
701 | + } | ||
702 | +}; | ||
703 | + | ||
704 | +static Property iotkit_properties[] = { | ||
705 | + DEFINE_PROP_LINK("memory", IoTKit, board_memory, TYPE_MEMORY_REGION, | ||
706 | + MemoryRegion *), | ||
707 | + DEFINE_PROP_UINT32("EXP_NUMIRQ", IoTKit, exp_numirq, 64), | ||
708 | + DEFINE_PROP_UINT32("MAINCLK", IoTKit, mainclk_frq, 0), | ||
709 | + DEFINE_PROP_END_OF_LIST() | ||
710 | +}; | ||
711 | + | ||
712 | +static void iotkit_reset(DeviceState *dev) | ||
713 | +{ | ||
714 | + IoTKit *s = IOTKIT(dev); | ||
715 | + | ||
716 | + s->nsccfg = 0; | ||
717 | +} | ||
718 | + | ||
719 | +static void iotkit_class_init(ObjectClass *klass, void *data) | ||
720 | +{ | ||
721 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
722 | + IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(klass); | ||
723 | + | ||
724 | + dc->realize = iotkit_realize; | ||
725 | + dc->vmsd = &iotkit_vmstate; | ||
726 | + dc->props = iotkit_properties; | ||
727 | + dc->reset = iotkit_reset; | ||
728 | + iic->check = iotkit_idau_check; | ||
729 | +} | ||
730 | + | ||
731 | +static const TypeInfo iotkit_info = { | ||
732 | + .name = TYPE_IOTKIT, | ||
733 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
734 | + .instance_size = sizeof(IoTKit), | ||
735 | + .instance_init = iotkit_init, | ||
736 | + .class_init = iotkit_class_init, | ||
737 | + .interfaces = (InterfaceInfo[]) { | ||
738 | + { TYPE_IDAU_INTERFACE }, | ||
739 | + { } | ||
740 | + } | ||
741 | +}; | ||
742 | + | ||
743 | +static void iotkit_register_types(void) | ||
744 | +{ | ||
745 | + type_register_static(&iotkit_info); | ||
746 | +} | ||
747 | + | ||
748 | +type_init(iotkit_register_types); | ||
749 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | ||
750 | index XXXXXXX..XXXXXXX 100644 | ||
751 | --- a/default-configs/arm-softmmu.mak | ||
752 | +++ b/default-configs/arm-softmmu.mak | ||
753 | @@ -XXX,XX +XXX,XX @@ CONFIG_MPS2_FPGAIO=y | ||
754 | CONFIG_MPS2_SCC=y | ||
755 | |||
756 | CONFIG_TZ_PPC=y | ||
757 | +CONFIG_IOTKIT=y | ||
758 | CONFIG_IOTKIT_SECCTL=y | ||
759 | |||
760 | CONFIG_VERSATILE_PCI=y | ||
761 | -- | 169 | -- |
762 | 2.16.2 | 170 | 2.20.1 |
763 | 171 | ||
764 | 172 | diff view generated by jsdifflib |
1 | Instead of loading guest images to the system address space, use the | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | CPU's address space. This is important if we're trying to load the | ||
3 | file to memory or via an alias memory region that is provided by an | ||
4 | SoC object and thus not mapped into the system address space. | ||
5 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200626033144.790098-29-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20180220180325.29818-4-peter.maydell@linaro.org | ||
10 | --- | 7 | --- |
11 | hw/arm/armv7m.c | 17 ++++++++++++++--- | 8 | target/arm/translate-sve.c | 61 +++++++++++++++++++++----------------- |
12 | 1 file changed, 14 insertions(+), 3 deletions(-) | 9 | 1 file changed, 33 insertions(+), 28 deletions(-) |
13 | 10 | ||
14 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | 11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
15 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/armv7m.c | 13 | --- a/target/arm/translate-sve.c |
17 | +++ b/hw/arm/armv7m.c | 14 | +++ b/target/arm/translate-sve.c |
18 | @@ -XXX,XX +XXX,XX @@ void armv7m_load_kernel(ARMCPU *cpu, const char *kernel_filename, int mem_size) | 15 | @@ -XXX,XX +XXX,XX @@ static void do_ldr(DisasContext *s, uint32_t vofs, int len, int rn, int imm) |
19 | uint64_t entry; | 16 | int len_remain = len % 8; |
20 | uint64_t lowaddr; | 17 | int nparts = len / 8 + ctpop8(len_remain); |
21 | int big_endian; | 18 | int midx = get_mem_index(s); |
22 | + AddressSpace *as; | 19 | - TCGv_i64 addr, t0, t1; |
23 | + int asidx; | 20 | + TCGv_i64 dirty_addr, clean_addr, t0, t1; |
24 | + CPUState *cs = CPU(cpu); | 21 | |
25 | 22 | - addr = tcg_temp_new_i64(); | |
26 | #ifdef TARGET_WORDS_BIGENDIAN | 23 | - t0 = tcg_temp_new_i64(); |
27 | big_endian = 1; | 24 | + dirty_addr = tcg_temp_new_i64(); |
28 | @@ -XXX,XX +XXX,XX @@ void armv7m_load_kernel(ARMCPU *cpu, const char *kernel_filename, int mem_size) | 25 | + tcg_gen_addi_i64(dirty_addr, cpu_reg_sp(s, rn), imm); |
29 | exit(1); | 26 | + clean_addr = gen_mte_checkN(s, dirty_addr, false, rn != 31, len, MO_8); |
27 | + tcg_temp_free_i64(dirty_addr); | ||
28 | |||
29 | - /* Note that unpredicated load/store of vector/predicate registers | ||
30 | + /* | ||
31 | + * Note that unpredicated load/store of vector/predicate registers | ||
32 | * are defined as a stream of bytes, which equates to little-endian | ||
33 | - * operations on larger quantities. There is no nice way to force | ||
34 | - * a little-endian load for aarch64_be-linux-user out of line. | ||
35 | - * | ||
36 | + * operations on larger quantities. | ||
37 | * Attempt to keep code expansion to a minimum by limiting the | ||
38 | * amount of unrolling done. | ||
39 | */ | ||
40 | if (nparts <= 4) { | ||
41 | int i; | ||
42 | |||
43 | + t0 = tcg_temp_new_i64(); | ||
44 | for (i = 0; i < len_align; i += 8) { | ||
45 | - tcg_gen_addi_i64(addr, cpu_reg_sp(s, rn), imm + i); | ||
46 | - tcg_gen_qemu_ld_i64(t0, addr, midx, MO_LEQ); | ||
47 | + tcg_gen_qemu_ld_i64(t0, clean_addr, midx, MO_LEQ); | ||
48 | tcg_gen_st_i64(t0, cpu_env, vofs + i); | ||
49 | + tcg_gen_addi_i64(clean_addr, cpu_reg_sp(s, rn), 8); | ||
50 | } | ||
51 | + tcg_temp_free_i64(t0); | ||
52 | } else { | ||
53 | TCGLabel *loop = gen_new_label(); | ||
54 | TCGv_ptr tp, i = tcg_const_local_ptr(0); | ||
55 | |||
56 | + /* Copy the clean address into a local temp, live across the loop. */ | ||
57 | + t0 = clean_addr; | ||
58 | + clean_addr = tcg_temp_local_new_i64(); | ||
59 | + tcg_gen_mov_i64(clean_addr, t0); | ||
60 | + tcg_temp_free_i64(t0); | ||
61 | + | ||
62 | gen_set_label(loop); | ||
63 | |||
64 | - /* Minimize the number of local temps that must be re-read from | ||
65 | - * the stack each iteration. Instead, re-compute values other | ||
66 | - * than the loop counter. | ||
67 | - */ | ||
68 | + t0 = tcg_temp_new_i64(); | ||
69 | + tcg_gen_qemu_ld_i64(t0, clean_addr, midx, MO_LEQ); | ||
70 | + tcg_gen_addi_i64(clean_addr, clean_addr, 8); | ||
71 | + | ||
72 | tp = tcg_temp_new_ptr(); | ||
73 | - tcg_gen_addi_ptr(tp, i, imm); | ||
74 | - tcg_gen_extu_ptr_i64(addr, tp); | ||
75 | - tcg_gen_add_i64(addr, addr, cpu_reg_sp(s, rn)); | ||
76 | - | ||
77 | - tcg_gen_qemu_ld_i64(t0, addr, midx, MO_LEQ); | ||
78 | - | ||
79 | tcg_gen_add_ptr(tp, cpu_env, i); | ||
80 | tcg_gen_addi_ptr(i, i, 8); | ||
81 | tcg_gen_st_i64(t0, tp, vofs); | ||
82 | tcg_temp_free_ptr(tp); | ||
83 | + tcg_temp_free_i64(t0); | ||
84 | |||
85 | tcg_gen_brcondi_ptr(TCG_COND_LTU, i, len_align, loop); | ||
86 | tcg_temp_free_ptr(i); | ||
30 | } | 87 | } |
31 | 88 | ||
32 | + if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { | 89 | - /* Predicate register loads can be any multiple of 2. |
33 | + asidx = ARMASIdx_S; | 90 | + /* |
34 | + } else { | 91 | + * Predicate register loads can be any multiple of 2. |
35 | + asidx = ARMASIdx_NS; | 92 | * Note that we still store the entire 64-bit unit into cpu_env. |
36 | + } | 93 | */ |
37 | + as = cpu_get_address_space(cs, asidx); | 94 | if (len_remain) { |
38 | + | 95 | - tcg_gen_addi_i64(addr, cpu_reg_sp(s, rn), imm + len_align); |
39 | if (kernel_filename) { | 96 | - |
40 | - image_size = load_elf(kernel_filename, NULL, NULL, &entry, &lowaddr, | 97 | + t0 = tcg_temp_new_i64(); |
41 | - NULL, big_endian, EM_ARM, 1, 0); | 98 | switch (len_remain) { |
42 | + image_size = load_elf_as(kernel_filename, NULL, NULL, &entry, &lowaddr, | 99 | case 2: |
43 | + NULL, big_endian, EM_ARM, 1, 0, as); | 100 | case 4: |
44 | if (image_size < 0) { | 101 | case 8: |
45 | - image_size = load_image_targphys(kernel_filename, 0, mem_size); | 102 | - tcg_gen_qemu_ld_i64(t0, addr, midx, MO_LE | ctz32(len_remain)); |
46 | + image_size = load_image_targphys_as(kernel_filename, 0, | 103 | + tcg_gen_qemu_ld_i64(t0, clean_addr, midx, |
47 | + mem_size, as); | 104 | + MO_LE | ctz32(len_remain)); |
48 | lowaddr = 0; | 105 | break; |
106 | |||
107 | case 6: | ||
108 | t1 = tcg_temp_new_i64(); | ||
109 | - tcg_gen_qemu_ld_i64(t0, addr, midx, MO_LEUL); | ||
110 | - tcg_gen_addi_i64(addr, addr, 4); | ||
111 | - tcg_gen_qemu_ld_i64(t1, addr, midx, MO_LEUW); | ||
112 | + tcg_gen_qemu_ld_i64(t0, clean_addr, midx, MO_LEUL); | ||
113 | + tcg_gen_addi_i64(clean_addr, clean_addr, 4); | ||
114 | + tcg_gen_qemu_ld_i64(t1, clean_addr, midx, MO_LEUW); | ||
115 | tcg_gen_deposit_i64(t0, t0, t1, 32, 32); | ||
116 | tcg_temp_free_i64(t1); | ||
117 | break; | ||
118 | @@ -XXX,XX +XXX,XX @@ static void do_ldr(DisasContext *s, uint32_t vofs, int len, int rn, int imm) | ||
119 | g_assert_not_reached(); | ||
49 | } | 120 | } |
50 | if (image_size < 0) { | 121 | tcg_gen_st_i64(t0, cpu_env, vofs + len_align); |
122 | + tcg_temp_free_i64(t0); | ||
123 | } | ||
124 | - tcg_temp_free_i64(addr); | ||
125 | - tcg_temp_free_i64(t0); | ||
126 | + tcg_temp_free_i64(clean_addr); | ||
127 | } | ||
128 | |||
129 | /* Similarly for stores. */ | ||
51 | -- | 130 | -- |
52 | 2.16.2 | 131 | 2.20.1 |
53 | 132 | ||
54 | 133 | diff view generated by jsdifflib |
1 | The function qdev_init_gpio_in_named() passes the DeviceState pointer | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | as the opaque data pointor for the irq handler function. Usually | ||
3 | this is what you want, but in some cases it would be helpful to use | ||
4 | some other data pointer. | ||
5 | 2 | ||
6 | Add a new function qdev_init_gpio_in_named_with_opaque() which allows | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | the caller to specify the data pointer they want. | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20200626033144.790098-30-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-sve.c | 61 +++++++++++++++++++++----------------- | ||
9 | 1 file changed, 33 insertions(+), 28 deletions(-) | ||
8 | 10 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20180220180325.29818-12-peter.maydell@linaro.org | ||
13 | --- | ||
14 | include/hw/qdev-core.h | 30 ++++++++++++++++++++++++++++-- | ||
15 | hw/core/qdev.c | 8 +++++--- | ||
16 | 2 files changed, 33 insertions(+), 5 deletions(-) | ||
17 | |||
18 | diff --git a/include/hw/qdev-core.h b/include/hw/qdev-core.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/include/hw/qdev-core.h | 13 | --- a/target/arm/translate-sve.c |
21 | +++ b/include/hw/qdev-core.h | 14 | +++ b/target/arm/translate-sve.c |
22 | @@ -XXX,XX +XXX,XX @@ BusState *qdev_get_child_bus(DeviceState *dev, const char *name); | 15 | @@ -XXX,XX +XXX,XX @@ static void do_str(DisasContext *s, uint32_t vofs, int len, int rn, int imm) |
23 | /* GPIO inputs also double as IRQ sinks. */ | 16 | int len_remain = len % 8; |
24 | void qdev_init_gpio_in(DeviceState *dev, qemu_irq_handler handler, int n); | 17 | int nparts = len / 8 + ctpop8(len_remain); |
25 | void qdev_init_gpio_out(DeviceState *dev, qemu_irq *pins, int n); | 18 | int midx = get_mem_index(s); |
26 | -void qdev_init_gpio_in_named(DeviceState *dev, qemu_irq_handler handler, | 19 | - TCGv_i64 addr, t0; |
27 | - const char *name, int n); | 20 | + TCGv_i64 dirty_addr, clean_addr, t0; |
28 | void qdev_init_gpio_out_named(DeviceState *dev, qemu_irq *pins, | 21 | |
29 | const char *name, int n); | 22 | - addr = tcg_temp_new_i64(); |
30 | +/** | 23 | - t0 = tcg_temp_new_i64(); |
31 | + * qdev_init_gpio_in_named_with_opaque: create an array of input GPIO lines | 24 | + dirty_addr = tcg_temp_new_i64(); |
32 | + * for the specified device | 25 | + tcg_gen_addi_i64(dirty_addr, cpu_reg_sp(s, rn), imm); |
33 | + * | 26 | + clean_addr = gen_mte_checkN(s, dirty_addr, false, rn != 31, len, MO_8); |
34 | + * @dev: Device to create input GPIOs for | 27 | + tcg_temp_free_i64(dirty_addr); |
35 | + * @handler: Function to call when GPIO line value is set | 28 | |
36 | + * @opaque: Opaque data pointer to pass to @handler | 29 | /* Note that unpredicated load/store of vector/predicate registers |
37 | + * @name: Name of the GPIO input (must be unique for this device) | 30 | * are defined as a stream of bytes, which equates to little-endian |
38 | + * @n: Number of GPIO lines in this input set | 31 | @@ -XXX,XX +XXX,XX @@ static void do_str(DisasContext *s, uint32_t vofs, int len, int rn, int imm) |
39 | + */ | 32 | if (nparts <= 4) { |
40 | +void qdev_init_gpio_in_named_with_opaque(DeviceState *dev, | 33 | int i; |
41 | + qemu_irq_handler handler, | 34 | |
42 | + void *opaque, | 35 | + t0 = tcg_temp_new_i64(); |
43 | + const char *name, int n); | 36 | for (i = 0; i < len_align; i += 8) { |
37 | tcg_gen_ld_i64(t0, cpu_env, vofs + i); | ||
38 | - tcg_gen_addi_i64(addr, cpu_reg_sp(s, rn), imm + i); | ||
39 | - tcg_gen_qemu_st_i64(t0, addr, midx, MO_LEQ); | ||
40 | + tcg_gen_qemu_st_i64(t0, clean_addr, midx, MO_LEQ); | ||
41 | + tcg_gen_addi_i64(clean_addr, cpu_reg_sp(s, rn), 8); | ||
42 | } | ||
43 | + tcg_temp_free_i64(t0); | ||
44 | } else { | ||
45 | TCGLabel *loop = gen_new_label(); | ||
46 | - TCGv_ptr t2, i = tcg_const_local_ptr(0); | ||
47 | + TCGv_ptr tp, i = tcg_const_local_ptr(0); | ||
44 | + | 48 | + |
45 | +/** | 49 | + /* Copy the clean address into a local temp, live across the loop. */ |
46 | + * qdev_init_gpio_in_named: create an array of input GPIO lines | 50 | + t0 = clean_addr; |
47 | + * for the specified device | 51 | + clean_addr = tcg_temp_local_new_i64(); |
48 | + * | 52 | + tcg_gen_mov_i64(clean_addr, t0); |
49 | + * Like qdev_init_gpio_in_named_with_opaque(), but the opaque pointer | 53 | + tcg_temp_free_i64(t0); |
50 | + * passed to the handler is @dev (which is the most commonly desired behaviour). | 54 | |
51 | + */ | 55 | gen_set_label(loop); |
52 | +static inline void qdev_init_gpio_in_named(DeviceState *dev, | 56 | |
53 | + qemu_irq_handler handler, | 57 | - t2 = tcg_temp_new_ptr(); |
54 | + const char *name, int n) | 58 | - tcg_gen_add_ptr(t2, cpu_env, i); |
55 | +{ | 59 | - tcg_gen_ld_i64(t0, t2, vofs); |
56 | + qdev_init_gpio_in_named_with_opaque(dev, handler, dev, name, n); | 60 | - |
57 | +} | 61 | - /* Minimize the number of local temps that must be re-read from |
58 | 62 | - * the stack each iteration. Instead, re-compute values other | |
59 | void qdev_pass_gpios(DeviceState *dev, DeviceState *container, | 63 | - * than the loop counter. |
60 | const char *name); | 64 | - */ |
61 | diff --git a/hw/core/qdev.c b/hw/core/qdev.c | 65 | - tcg_gen_addi_ptr(t2, i, imm); |
62 | index XXXXXXX..XXXXXXX 100644 | 66 | - tcg_gen_extu_ptr_i64(addr, t2); |
63 | --- a/hw/core/qdev.c | 67 | - tcg_gen_add_i64(addr, addr, cpu_reg_sp(s, rn)); |
64 | +++ b/hw/core/qdev.c | 68 | - tcg_temp_free_ptr(t2); |
65 | @@ -XXX,XX +XXX,XX @@ static NamedGPIOList *qdev_get_named_gpio_list(DeviceState *dev, | 69 | - |
66 | return ngl; | 70 | - tcg_gen_qemu_st_i64(t0, addr, midx, MO_LEQ); |
71 | - | ||
72 | + t0 = tcg_temp_new_i64(); | ||
73 | + tp = tcg_temp_new_ptr(); | ||
74 | + tcg_gen_add_ptr(tp, cpu_env, i); | ||
75 | + tcg_gen_ld_i64(t0, tp, vofs); | ||
76 | tcg_gen_addi_ptr(i, i, 8); | ||
77 | + tcg_temp_free_ptr(tp); | ||
78 | + | ||
79 | + tcg_gen_qemu_st_i64(t0, clean_addr, midx, MO_LEQ); | ||
80 | + tcg_gen_addi_i64(clean_addr, clean_addr, 8); | ||
81 | + tcg_temp_free_i64(t0); | ||
82 | |||
83 | tcg_gen_brcondi_ptr(TCG_COND_LTU, i, len_align, loop); | ||
84 | tcg_temp_free_ptr(i); | ||
85 | @@ -XXX,XX +XXX,XX @@ static void do_str(DisasContext *s, uint32_t vofs, int len, int rn, int imm) | ||
86 | |||
87 | /* Predicate register stores can be any multiple of 2. */ | ||
88 | if (len_remain) { | ||
89 | + t0 = tcg_temp_new_i64(); | ||
90 | tcg_gen_ld_i64(t0, cpu_env, vofs + len_align); | ||
91 | - tcg_gen_addi_i64(addr, cpu_reg_sp(s, rn), imm + len_align); | ||
92 | |||
93 | switch (len_remain) { | ||
94 | case 2: | ||
95 | case 4: | ||
96 | case 8: | ||
97 | - tcg_gen_qemu_st_i64(t0, addr, midx, MO_LE | ctz32(len_remain)); | ||
98 | + tcg_gen_qemu_st_i64(t0, clean_addr, midx, | ||
99 | + MO_LE | ctz32(len_remain)); | ||
100 | break; | ||
101 | |||
102 | case 6: | ||
103 | - tcg_gen_qemu_st_i64(t0, addr, midx, MO_LEUL); | ||
104 | - tcg_gen_addi_i64(addr, addr, 4); | ||
105 | + tcg_gen_qemu_st_i64(t0, clean_addr, midx, MO_LEUL); | ||
106 | + tcg_gen_addi_i64(clean_addr, clean_addr, 4); | ||
107 | tcg_gen_shri_i64(t0, t0, 32); | ||
108 | - tcg_gen_qemu_st_i64(t0, addr, midx, MO_LEUW); | ||
109 | + tcg_gen_qemu_st_i64(t0, clean_addr, midx, MO_LEUW); | ||
110 | break; | ||
111 | |||
112 | default: | ||
113 | g_assert_not_reached(); | ||
114 | } | ||
115 | + tcg_temp_free_i64(t0); | ||
116 | } | ||
117 | - tcg_temp_free_i64(addr); | ||
118 | - tcg_temp_free_i64(t0); | ||
119 | + tcg_temp_free_i64(clean_addr); | ||
67 | } | 120 | } |
68 | 121 | ||
69 | -void qdev_init_gpio_in_named(DeviceState *dev, qemu_irq_handler handler, | 122 | static bool trans_LDR_zri(DisasContext *s, arg_rri *a) |
70 | - const char *name, int n) | ||
71 | +void qdev_init_gpio_in_named_with_opaque(DeviceState *dev, | ||
72 | + qemu_irq_handler handler, | ||
73 | + void *opaque, | ||
74 | + const char *name, int n) | ||
75 | { | ||
76 | int i; | ||
77 | NamedGPIOList *gpio_list = qdev_get_named_gpio_list(dev, name); | ||
78 | |||
79 | assert(gpio_list->num_out == 0 || !name); | ||
80 | gpio_list->in = qemu_extend_irqs(gpio_list->in, gpio_list->num_in, handler, | ||
81 | - dev, n); | ||
82 | + opaque, n); | ||
83 | |||
84 | if (!name) { | ||
85 | name = "unnamed-gpio-in"; | ||
86 | -- | 123 | -- |
87 | 2.16.2 | 124 | 2.20.1 |
88 | 125 | ||
89 | 126 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20180228193125.20577-8-richard.henderson@linaro.org | 5 | Message-id: 20200626033144.790098-31-richard.henderson@linaro.org |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 7 | --- |
8 | target/arm/translate.c | 86 +++++++++++++++++++++++++++++++++++++++----------- | 8 | target/arm/translate-sve.c | 6 ++++-- |
9 | 1 file changed, 67 insertions(+), 19 deletions(-) | 9 | 1 file changed, 4 insertions(+), 2 deletions(-) |
10 | 10 | ||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
12 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate.c | 13 | --- a/target/arm/translate-sve.c |
14 | +++ b/target/arm/translate.c | 14 | +++ b/target/arm/translate-sve.c |
15 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1R_zpri(DisasContext *s, arg_rpri_load *a) |
16 | #include "disas/disas.h" | 16 | unsigned esz = dtype_esz[a->dtype]; |
17 | #include "exec/exec-all.h" | 17 | unsigned msz = dtype_msz(a->dtype); |
18 | #include "tcg-op.h" | 18 | TCGLabel *over = gen_new_label(); |
19 | +#include "tcg-op-gvec.h" | 19 | - TCGv_i64 temp; |
20 | #include "qemu/log.h" | 20 | + TCGv_i64 temp, clean_addr; |
21 | #include "qemu/bitops.h" | 21 | |
22 | #include "arm_ldst.h" | 22 | /* If the guarding predicate has no bits set, no load occurs. */ |
23 | @@ -XXX,XX +XXX,XX @@ static void gen_neon_narrow_op(int op, int u, int size, | 23 | if (psz <= 8) { |
24 | #define NEON_3R_VPMAX 20 | 24 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1R_zpri(DisasContext *s, arg_rpri_load *a) |
25 | #define NEON_3R_VPMIN 21 | 25 | /* Load the data. */ |
26 | #define NEON_3R_VQDMULH_VQRDMULH 22 | 26 | temp = tcg_temp_new_i64(); |
27 | -#define NEON_3R_VPADD 23 | 27 | tcg_gen_addi_i64(temp, cpu_reg_sp(s, a->rn), a->imm << msz); |
28 | +#define NEON_3R_VPADD_VQRDMLAH 23 | 28 | - tcg_gen_qemu_ld_i64(temp, temp, get_mem_index(s), |
29 | #define NEON_3R_SHA 24 /* SHA1C,SHA1P,SHA1M,SHA1SU0,SHA256H{2},SHA256SU1 */ | 29 | + clean_addr = gen_mte_check1(s, temp, false, true, msz); |
30 | -#define NEON_3R_VFM 25 /* VFMA, VFMS : float fused multiply-add */ | ||
31 | +#define NEON_3R_VFM_VQRDMLSH 25 /* VFMA, VFMS, VQRDMLSH */ | ||
32 | #define NEON_3R_FLOAT_ARITH 26 /* float VADD, VSUB, VPADD, VABD */ | ||
33 | #define NEON_3R_FLOAT_MULTIPLY 27 /* float VMLA, VMLS, VMUL */ | ||
34 | #define NEON_3R_FLOAT_CMP 28 /* float VCEQ, VCGE, VCGT */ | ||
35 | @@ -XXX,XX +XXX,XX @@ static const uint8_t neon_3r_sizes[] = { | ||
36 | [NEON_3R_VPMAX] = 0x7, | ||
37 | [NEON_3R_VPMIN] = 0x7, | ||
38 | [NEON_3R_VQDMULH_VQRDMULH] = 0x6, | ||
39 | - [NEON_3R_VPADD] = 0x7, | ||
40 | + [NEON_3R_VPADD_VQRDMLAH] = 0x7, | ||
41 | [NEON_3R_SHA] = 0xf, /* size field encodes op type */ | ||
42 | - [NEON_3R_VFM] = 0x5, /* size bit 1 encodes op */ | ||
43 | + [NEON_3R_VFM_VQRDMLSH] = 0x7, /* For VFM, size bit 1 encodes op */ | ||
44 | [NEON_3R_FLOAT_ARITH] = 0x5, /* size bit 1 encodes op */ | ||
45 | [NEON_3R_FLOAT_MULTIPLY] = 0x5, /* size bit 1 encodes op */ | ||
46 | [NEON_3R_FLOAT_CMP] = 0x5, /* size bit 1 encodes op */ | ||
47 | @@ -XXX,XX +XXX,XX @@ static const uint8_t neon_2rm_sizes[] = { | ||
48 | [NEON_2RM_VCVT_UF] = 0x4, | ||
49 | }; | ||
50 | |||
51 | + | 30 | + |
52 | +/* Expand v8.1 simd helper. */ | 31 | + tcg_gen_qemu_ld_i64(temp, clean_addr, get_mem_index(s), |
53 | +static int do_v81_helper(DisasContext *s, gen_helper_gvec_3_ptr *fn, | 32 | s->be_data | dtype_mop[a->dtype]); |
54 | + int q, int rd, int rn, int rm) | 33 | |
55 | +{ | 34 | /* Broadcast to *all* elements. */ |
56 | + if (arm_dc_feature(s, ARM_FEATURE_V8_RDM)) { | ||
57 | + int opr_sz = (1 + q) * 8; | ||
58 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), | ||
59 | + vfp_reg_offset(1, rn), | ||
60 | + vfp_reg_offset(1, rm), cpu_env, | ||
61 | + opr_sz, opr_sz, 0, fn); | ||
62 | + return 0; | ||
63 | + } | ||
64 | + return 1; | ||
65 | +} | ||
66 | + | ||
67 | /* Translate a NEON data processing instruction. Return nonzero if the | ||
68 | instruction is invalid. | ||
69 | We process data in a mixture of 32-bit and 64-bit chunks. | ||
70 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
71 | if (q && ((rd | rn | rm) & 1)) { | ||
72 | return 1; | ||
73 | } | ||
74 | - /* | ||
75 | - * The SHA-1/SHA-256 3-register instructions require special treatment | ||
76 | - * here, as their size field is overloaded as an op type selector, and | ||
77 | - * they all consume their input in a single pass. | ||
78 | - */ | ||
79 | - if (op == NEON_3R_SHA) { | ||
80 | + switch (op) { | ||
81 | + case NEON_3R_SHA: | ||
82 | + /* The SHA-1/SHA-256 3-register instructions require special | ||
83 | + * treatment here, as their size field is overloaded as an | ||
84 | + * op type selector, and they all consume their input in a | ||
85 | + * single pass. | ||
86 | + */ | ||
87 | if (!q) { | ||
88 | return 1; | ||
89 | } | ||
90 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
91 | tcg_temp_free_ptr(ptr2); | ||
92 | tcg_temp_free_ptr(ptr3); | ||
93 | return 0; | ||
94 | + | ||
95 | + case NEON_3R_VPADD_VQRDMLAH: | ||
96 | + if (!u) { | ||
97 | + break; /* VPADD */ | ||
98 | + } | ||
99 | + /* VQRDMLAH */ | ||
100 | + switch (size) { | ||
101 | + case 1: | ||
102 | + return do_v81_helper(s, gen_helper_gvec_qrdmlah_s16, | ||
103 | + q, rd, rn, rm); | ||
104 | + case 2: | ||
105 | + return do_v81_helper(s, gen_helper_gvec_qrdmlah_s32, | ||
106 | + q, rd, rn, rm); | ||
107 | + } | ||
108 | + return 1; | ||
109 | + | ||
110 | + case NEON_3R_VFM_VQRDMLSH: | ||
111 | + if (!u) { | ||
112 | + /* VFM, VFMS */ | ||
113 | + if (size == 1) { | ||
114 | + return 1; | ||
115 | + } | ||
116 | + break; | ||
117 | + } | ||
118 | + /* VQRDMLSH */ | ||
119 | + switch (size) { | ||
120 | + case 1: | ||
121 | + return do_v81_helper(s, gen_helper_gvec_qrdmlsh_s16, | ||
122 | + q, rd, rn, rm); | ||
123 | + case 2: | ||
124 | + return do_v81_helper(s, gen_helper_gvec_qrdmlsh_s32, | ||
125 | + q, rd, rn, rm); | ||
126 | + } | ||
127 | + return 1; | ||
128 | } | ||
129 | if (size == 3 && op != NEON_3R_LOGIC) { | ||
130 | /* 64-bit element instructions. */ | ||
131 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
132 | rm = rtmp; | ||
133 | } | ||
134 | break; | ||
135 | - case NEON_3R_VPADD: | ||
136 | - if (u) { | ||
137 | - return 1; | ||
138 | - } | ||
139 | - /* Fall through */ | ||
140 | + case NEON_3R_VPADD_VQRDMLAH: | ||
141 | case NEON_3R_VPMAX: | ||
142 | case NEON_3R_VPMIN: | ||
143 | pairwise = 1; | ||
144 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
145 | return 1; | ||
146 | } | ||
147 | break; | ||
148 | - case NEON_3R_VFM: | ||
149 | - if (!arm_dc_feature(s, ARM_FEATURE_VFP4) || u) { | ||
150 | + case NEON_3R_VFM_VQRDMLSH: | ||
151 | + if (!arm_dc_feature(s, ARM_FEATURE_VFP4)) { | ||
152 | return 1; | ||
153 | } | ||
154 | break; | ||
155 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
156 | } | ||
157 | } | ||
158 | break; | ||
159 | - case NEON_3R_VPADD: | ||
160 | + case NEON_3R_VPADD_VQRDMLAH: | ||
161 | switch (size) { | ||
162 | case 0: gen_helper_neon_padd_u8(tmp, tmp, tmp2); break; | ||
163 | case 1: gen_helper_neon_padd_u16(tmp, tmp, tmp2); break; | ||
164 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
165 | } | ||
166 | } | ||
167 | break; | ||
168 | - case NEON_3R_VFM: | ||
169 | + case NEON_3R_VFM_VQRDMLSH: | ||
170 | { | ||
171 | /* VFMA, VFMS: fused multiply-add */ | ||
172 | TCGv_ptr fpstatus = get_fpstatus_ptr(1); | ||
173 | -- | 35 | -- |
174 | 2.16.2 | 36 | 2.20.1 |
175 | 37 | ||
176 | 38 | diff view generated by jsdifflib |
1 | Define a new board model for the MPS2 with an AN505 FPGA image | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | containing a Cortex-M33. Since the FPGA images for TrustZone | ||
3 | cores (AN505, and the similar AN519 for Cortex-M23) have a | ||
4 | significantly different layout of devices to the non-TrustZone | ||
5 | images, we use a new source file rather than shoehorning them | ||
6 | into the existing mps2.c. | ||
7 | 2 | ||
3 | Move the variable declarations to the top of the function, | ||
4 | but do not create a new label before sve_access_check. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200626033144.790098-32-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20180220180325.29818-20-peter.maydell@linaro.org | ||
11 | --- | 10 | --- |
12 | hw/arm/Makefile.objs | 1 + | 11 | target/arm/translate-sve.c | 12 +++++++----- |
13 | hw/arm/mps2-tz.c | 503 +++++++++++++++++++++++++++++++++++++++++++++++++++ | 12 | 1 file changed, 7 insertions(+), 5 deletions(-) |
14 | 2 files changed, 504 insertions(+) | ||
15 | create mode 100644 hw/arm/mps2-tz.c | ||
16 | 13 | ||
17 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs | 14 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
18 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/Makefile.objs | 16 | --- a/target/arm/translate-sve.c |
20 | +++ b/hw/arm/Makefile.objs | 17 | +++ b/target/arm/translate-sve.c |
21 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_FSL_IMX31) += fsl-imx31.o kzm.o | 18 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1RQ_zpri(DisasContext *s, arg_rpri_load *a) |
22 | obj-$(CONFIG_FSL_IMX6) += fsl-imx6.o sabrelite.o | 19 | /* Load and broadcast element. */ |
23 | obj-$(CONFIG_ASPEED_SOC) += aspeed_soc.o aspeed.o | 20 | static bool trans_LD1R_zpri(DisasContext *s, arg_rpri_load *a) |
24 | obj-$(CONFIG_MPS2) += mps2.o | 21 | { |
25 | +obj-$(CONFIG_MPS2) += mps2-tz.o | 22 | - if (!sve_access_check(s)) { |
26 | obj-$(CONFIG_MSF2) += msf2-soc.o msf2-som.o | 23 | - return true; |
27 | obj-$(CONFIG_IOTKIT) += iotkit.o | 24 | - } |
28 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 25 | - |
29 | new file mode 100644 | 26 | unsigned vsz = vec_full_reg_size(s); |
30 | index XXXXXXX..XXXXXXX | 27 | unsigned psz = pred_full_reg_size(s); |
31 | --- /dev/null | 28 | unsigned esz = dtype_esz[a->dtype]; |
32 | +++ b/hw/arm/mps2-tz.c | 29 | unsigned msz = dtype_msz(a->dtype); |
33 | @@ -XXX,XX +XXX,XX @@ | 30 | - TCGLabel *over = gen_new_label(); |
34 | +/* | 31 | + TCGLabel *over; |
35 | + * ARM V2M MPS2 board emulation, trustzone aware FPGA images | 32 | TCGv_i64 temp, clean_addr; |
36 | + * | 33 | |
37 | + * Copyright (c) 2017 Linaro Limited | 34 | + if (!sve_access_check(s)) { |
38 | + * Written by Peter Maydell | 35 | + return true; |
39 | + * | ||
40 | + * This program is free software; you can redistribute it and/or modify | ||
41 | + * it under the terms of the GNU General Public License version 2 or | ||
42 | + * (at your option) any later version. | ||
43 | + */ | ||
44 | + | ||
45 | +/* The MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger | ||
46 | + * FPGA but is otherwise the same as the 2). Since the CPU itself | ||
47 | + * and most of the devices are in the FPGA, the details of the board | ||
48 | + * as seen by the guest depend significantly on the FPGA image. | ||
49 | + * This source file covers the following FPGA images, for TrustZone cores: | ||
50 | + * "mps2-an505" -- Cortex-M33 as documented in ARM Application Note AN505 | ||
51 | + * | ||
52 | + * Links to the TRM for the board itself and to the various Application | ||
53 | + * Notes which document the FPGA images can be found here: | ||
54 | + * https://developer.arm.com/products/system-design/development-boards/fpga-prototyping-boards/mps2 | ||
55 | + * | ||
56 | + * Board TRM: | ||
57 | + * http://infocenter.arm.com/help/topic/com.arm.doc.100112_0200_06_en/versatile_express_cortex_m_prototyping_systems_v2m_mps2_and_v2m_mps2plus_technical_reference_100112_0200_06_en.pdf | ||
58 | + * Application Note AN505: | ||
59 | + * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html | ||
60 | + * | ||
61 | + * The AN505 defers to the Cortex-M33 processor ARMv8M IoT Kit FVP User Guide | ||
62 | + * (ARM ECM0601256) for the details of some of the device layout: | ||
63 | + * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
64 | + */ | ||
65 | + | ||
66 | +#include "qemu/osdep.h" | ||
67 | +#include "qapi/error.h" | ||
68 | +#include "qemu/error-report.h" | ||
69 | +#include "hw/arm/arm.h" | ||
70 | +#include "hw/arm/armv7m.h" | ||
71 | +#include "hw/or-irq.h" | ||
72 | +#include "hw/boards.h" | ||
73 | +#include "exec/address-spaces.h" | ||
74 | +#include "sysemu/sysemu.h" | ||
75 | +#include "hw/misc/unimp.h" | ||
76 | +#include "hw/char/cmsdk-apb-uart.h" | ||
77 | +#include "hw/timer/cmsdk-apb-timer.h" | ||
78 | +#include "hw/misc/mps2-scc.h" | ||
79 | +#include "hw/misc/mps2-fpgaio.h" | ||
80 | +#include "hw/arm/iotkit.h" | ||
81 | +#include "hw/devices.h" | ||
82 | +#include "net/net.h" | ||
83 | +#include "hw/core/split-irq.h" | ||
84 | + | ||
85 | +typedef enum MPS2TZFPGAType { | ||
86 | + FPGA_AN505, | ||
87 | +} MPS2TZFPGAType; | ||
88 | + | ||
89 | +typedef struct { | ||
90 | + MachineClass parent; | ||
91 | + MPS2TZFPGAType fpga_type; | ||
92 | + uint32_t scc_id; | ||
93 | +} MPS2TZMachineClass; | ||
94 | + | ||
95 | +typedef struct { | ||
96 | + MachineState parent; | ||
97 | + | ||
98 | + IoTKit iotkit; | ||
99 | + MemoryRegion psram; | ||
100 | + MemoryRegion ssram1; | ||
101 | + MemoryRegion ssram1_m; | ||
102 | + MemoryRegion ssram23; | ||
103 | + MPS2SCC scc; | ||
104 | + MPS2FPGAIO fpgaio; | ||
105 | + TZPPC ppc[5]; | ||
106 | + UnimplementedDeviceState ssram_mpc[3]; | ||
107 | + UnimplementedDeviceState spi[5]; | ||
108 | + UnimplementedDeviceState i2c[4]; | ||
109 | + UnimplementedDeviceState i2s_audio; | ||
110 | + UnimplementedDeviceState gpio[5]; | ||
111 | + UnimplementedDeviceState dma[4]; | ||
112 | + UnimplementedDeviceState gfx; | ||
113 | + CMSDKAPBUART uart[5]; | ||
114 | + SplitIRQ sec_resp_splitter; | ||
115 | + qemu_or_irq uart_irq_orgate; | ||
116 | +} MPS2TZMachineState; | ||
117 | + | ||
118 | +#define TYPE_MPS2TZ_MACHINE "mps2tz" | ||
119 | +#define TYPE_MPS2TZ_AN505_MACHINE MACHINE_TYPE_NAME("mps2-an505") | ||
120 | + | ||
121 | +#define MPS2TZ_MACHINE(obj) \ | ||
122 | + OBJECT_CHECK(MPS2TZMachineState, obj, TYPE_MPS2TZ_MACHINE) | ||
123 | +#define MPS2TZ_MACHINE_GET_CLASS(obj) \ | ||
124 | + OBJECT_GET_CLASS(MPS2TZMachineClass, obj, TYPE_MPS2TZ_MACHINE) | ||
125 | +#define MPS2TZ_MACHINE_CLASS(klass) \ | ||
126 | + OBJECT_CLASS_CHECK(MPS2TZMachineClass, klass, TYPE_MPS2TZ_MACHINE) | ||
127 | + | ||
128 | +/* Main SYSCLK frequency in Hz */ | ||
129 | +#define SYSCLK_FRQ 20000000 | ||
130 | + | ||
131 | +/* Initialize the auxiliary RAM region @mr and map it into | ||
132 | + * the memory map at @base. | ||
133 | + */ | ||
134 | +static void make_ram(MemoryRegion *mr, const char *name, | ||
135 | + hwaddr base, hwaddr size) | ||
136 | +{ | ||
137 | + memory_region_init_ram(mr, NULL, name, size, &error_fatal); | ||
138 | + memory_region_add_subregion(get_system_memory(), base, mr); | ||
139 | +} | ||
140 | + | ||
141 | +/* Create an alias of an entire original MemoryRegion @orig | ||
142 | + * located at @base in the memory map. | ||
143 | + */ | ||
144 | +static void make_ram_alias(MemoryRegion *mr, const char *name, | ||
145 | + MemoryRegion *orig, hwaddr base) | ||
146 | +{ | ||
147 | + memory_region_init_alias(mr, NULL, name, orig, 0, | ||
148 | + memory_region_size(orig)); | ||
149 | + memory_region_add_subregion(get_system_memory(), base, mr); | ||
150 | +} | ||
151 | + | ||
152 | +static void init_sysbus_child(Object *parent, const char *childname, | ||
153 | + void *child, size_t childsize, | ||
154 | + const char *childtype) | ||
155 | +{ | ||
156 | + object_initialize(child, childsize, childtype); | ||
157 | + object_property_add_child(parent, childname, OBJECT(child), &error_abort); | ||
158 | + qdev_set_parent_bus(DEVICE(child), sysbus_get_default()); | ||
159 | + | ||
160 | +} | ||
161 | + | ||
162 | +/* Most of the devices in the AN505 FPGA image sit behind | ||
163 | + * Peripheral Protection Controllers. These data structures | ||
164 | + * define the layout of which devices sit behind which PPCs. | ||
165 | + * The devfn for each port is a function which creates, configures | ||
166 | + * and initializes the device, returning the MemoryRegion which | ||
167 | + * needs to be plugged into the downstream end of the PPC port. | ||
168 | + */ | ||
169 | +typedef MemoryRegion *MakeDevFn(MPS2TZMachineState *mms, void *opaque, | ||
170 | + const char *name, hwaddr size); | ||
171 | + | ||
172 | +typedef struct PPCPortInfo { | ||
173 | + const char *name; | ||
174 | + MakeDevFn *devfn; | ||
175 | + void *opaque; | ||
176 | + hwaddr addr; | ||
177 | + hwaddr size; | ||
178 | +} PPCPortInfo; | ||
179 | + | ||
180 | +typedef struct PPCInfo { | ||
181 | + const char *name; | ||
182 | + PPCPortInfo ports[TZ_NUM_PORTS]; | ||
183 | +} PPCInfo; | ||
184 | + | ||
185 | +static MemoryRegion *make_unimp_dev(MPS2TZMachineState *mms, | ||
186 | + void *opaque, | ||
187 | + const char *name, hwaddr size) | ||
188 | +{ | ||
189 | + /* Initialize, configure and realize a TYPE_UNIMPLEMENTED_DEVICE, | ||
190 | + * and return a pointer to its MemoryRegion. | ||
191 | + */ | ||
192 | + UnimplementedDeviceState *uds = opaque; | ||
193 | + | ||
194 | + init_sysbus_child(OBJECT(mms), name, uds, | ||
195 | + sizeof(UnimplementedDeviceState), | ||
196 | + TYPE_UNIMPLEMENTED_DEVICE); | ||
197 | + qdev_prop_set_string(DEVICE(uds), "name", name); | ||
198 | + qdev_prop_set_uint64(DEVICE(uds), "size", size); | ||
199 | + object_property_set_bool(OBJECT(uds), true, "realized", &error_fatal); | ||
200 | + return sysbus_mmio_get_region(SYS_BUS_DEVICE(uds), 0); | ||
201 | +} | ||
202 | + | ||
203 | +static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | ||
204 | + const char *name, hwaddr size) | ||
205 | +{ | ||
206 | + CMSDKAPBUART *uart = opaque; | ||
207 | + int i = uart - &mms->uart[0]; | ||
208 | + Chardev *uartchr = i < MAX_SERIAL_PORTS ? serial_hds[i] : NULL; | ||
209 | + int rxirqno = i * 2; | ||
210 | + int txirqno = i * 2 + 1; | ||
211 | + int combirqno = i + 10; | ||
212 | + SysBusDevice *s; | ||
213 | + DeviceState *iotkitdev = DEVICE(&mms->iotkit); | ||
214 | + DeviceState *orgate_dev = DEVICE(&mms->uart_irq_orgate); | ||
215 | + | ||
216 | + init_sysbus_child(OBJECT(mms), name, uart, | ||
217 | + sizeof(mms->uart[0]), TYPE_CMSDK_APB_UART); | ||
218 | + qdev_prop_set_chr(DEVICE(uart), "chardev", uartchr); | ||
219 | + qdev_prop_set_uint32(DEVICE(uart), "pclk-frq", SYSCLK_FRQ); | ||
220 | + object_property_set_bool(OBJECT(uart), true, "realized", &error_fatal); | ||
221 | + s = SYS_BUS_DEVICE(uart); | ||
222 | + sysbus_connect_irq(s, 0, qdev_get_gpio_in_named(iotkitdev, | ||
223 | + "EXP_IRQ", txirqno)); | ||
224 | + sysbus_connect_irq(s, 1, qdev_get_gpio_in_named(iotkitdev, | ||
225 | + "EXP_IRQ", rxirqno)); | ||
226 | + sysbus_connect_irq(s, 2, qdev_get_gpio_in(orgate_dev, i * 2)); | ||
227 | + sysbus_connect_irq(s, 3, qdev_get_gpio_in(orgate_dev, i * 2 + 1)); | ||
228 | + sysbus_connect_irq(s, 4, qdev_get_gpio_in_named(iotkitdev, | ||
229 | + "EXP_IRQ", combirqno)); | ||
230 | + return sysbus_mmio_get_region(SYS_BUS_DEVICE(uart), 0); | ||
231 | +} | ||
232 | + | ||
233 | +static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, | ||
234 | + const char *name, hwaddr size) | ||
235 | +{ | ||
236 | + MPS2SCC *scc = opaque; | ||
237 | + DeviceState *sccdev; | ||
238 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
239 | + | ||
240 | + object_initialize(scc, sizeof(mms->scc), TYPE_MPS2_SCC); | ||
241 | + sccdev = DEVICE(scc); | ||
242 | + qdev_set_parent_bus(sccdev, sysbus_get_default()); | ||
243 | + qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2); | ||
244 | + qdev_prop_set_uint32(sccdev, "scc-aid", 0x02000008); | ||
245 | + qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); | ||
246 | + object_property_set_bool(OBJECT(scc), true, "realized", &error_fatal); | ||
247 | + return sysbus_mmio_get_region(SYS_BUS_DEVICE(sccdev), 0); | ||
248 | +} | ||
249 | + | ||
250 | +static MemoryRegion *make_fpgaio(MPS2TZMachineState *mms, void *opaque, | ||
251 | + const char *name, hwaddr size) | ||
252 | +{ | ||
253 | + MPS2FPGAIO *fpgaio = opaque; | ||
254 | + | ||
255 | + object_initialize(fpgaio, sizeof(mms->fpgaio), TYPE_MPS2_FPGAIO); | ||
256 | + qdev_set_parent_bus(DEVICE(fpgaio), sysbus_get_default()); | ||
257 | + object_property_set_bool(OBJECT(fpgaio), true, "realized", &error_fatal); | ||
258 | + return sysbus_mmio_get_region(SYS_BUS_DEVICE(fpgaio), 0); | ||
259 | +} | ||
260 | + | ||
261 | +static void mps2tz_common_init(MachineState *machine) | ||
262 | +{ | ||
263 | + MPS2TZMachineState *mms = MPS2TZ_MACHINE(machine); | ||
264 | + MachineClass *mc = MACHINE_GET_CLASS(machine); | ||
265 | + MemoryRegion *system_memory = get_system_memory(); | ||
266 | + DeviceState *iotkitdev; | ||
267 | + DeviceState *dev_splitter; | ||
268 | + int i; | ||
269 | + | ||
270 | + if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) { | ||
271 | + error_report("This board can only be used with CPU %s", | ||
272 | + mc->default_cpu_type); | ||
273 | + exit(1); | ||
274 | + } | 36 | + } |
275 | + | 37 | + |
276 | + init_sysbus_child(OBJECT(machine), "iotkit", &mms->iotkit, | 38 | + over = gen_new_label(); |
277 | + sizeof(mms->iotkit), TYPE_IOTKIT); | ||
278 | + iotkitdev = DEVICE(&mms->iotkit); | ||
279 | + object_property_set_link(OBJECT(&mms->iotkit), OBJECT(system_memory), | ||
280 | + "memory", &error_abort); | ||
281 | + qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", 92); | ||
282 | + qdev_prop_set_uint32(iotkitdev, "MAINCLK", SYSCLK_FRQ); | ||
283 | + object_property_set_bool(OBJECT(&mms->iotkit), true, "realized", | ||
284 | + &error_fatal); | ||
285 | + | 39 | + |
286 | + /* The sec_resp_cfg output from the IoTKit must be split into multiple | 40 | /* If the guarding predicate has no bits set, no load occurs. */ |
287 | + * lines, one for each of the PPCs we create here. | 41 | if (psz <= 8) { |
288 | + */ | 42 | /* Reduce the pred_esz_masks value simply to reduce the |
289 | + object_initialize(&mms->sec_resp_splitter, sizeof(mms->sec_resp_splitter), | ||
290 | + TYPE_SPLIT_IRQ); | ||
291 | + object_property_add_child(OBJECT(machine), "sec-resp-splitter", | ||
292 | + OBJECT(&mms->sec_resp_splitter), &error_abort); | ||
293 | + object_property_set_int(OBJECT(&mms->sec_resp_splitter), 5, | ||
294 | + "num-lines", &error_fatal); | ||
295 | + object_property_set_bool(OBJECT(&mms->sec_resp_splitter), true, | ||
296 | + "realized", &error_fatal); | ||
297 | + dev_splitter = DEVICE(&mms->sec_resp_splitter); | ||
298 | + qdev_connect_gpio_out_named(iotkitdev, "sec_resp_cfg", 0, | ||
299 | + qdev_get_gpio_in(dev_splitter, 0)); | ||
300 | + | ||
301 | + /* The IoTKit sets up much of the memory layout, including | ||
302 | + * the aliases between secure and non-secure regions in the | ||
303 | + * address space. The FPGA itself contains: | ||
304 | + * | ||
305 | + * 0x00000000..0x003fffff SSRAM1 | ||
306 | + * 0x00400000..0x007fffff alias of SSRAM1 | ||
307 | + * 0x28000000..0x283fffff 4MB SSRAM2 + SSRAM3 | ||
308 | + * 0x40100000..0x4fffffff AHB Master Expansion 1 interface devices | ||
309 | + * 0x80000000..0x80ffffff 16MB PSRAM | ||
310 | + */ | ||
311 | + | ||
312 | + /* The FPGA images have an odd combination of different RAMs, | ||
313 | + * because in hardware they are different implementations and | ||
314 | + * connected to different buses, giving varying performance/size | ||
315 | + * tradeoffs. For QEMU they're all just RAM, though. We arbitrarily | ||
316 | + * call the 16MB our "system memory", as it's the largest lump. | ||
317 | + */ | ||
318 | + memory_region_allocate_system_memory(&mms->psram, | ||
319 | + NULL, "mps.ram", 0x01000000); | ||
320 | + memory_region_add_subregion(system_memory, 0x80000000, &mms->psram); | ||
321 | + | ||
322 | + /* The SSRAM memories should all be behind Memory Protection Controllers, | ||
323 | + * but we don't implement that yet. | ||
324 | + */ | ||
325 | + make_ram(&mms->ssram1, "mps.ssram1", 0x00000000, 0x00400000); | ||
326 | + make_ram_alias(&mms->ssram1_m, "mps.ssram1_m", &mms->ssram1, 0x00400000); | ||
327 | + | ||
328 | + make_ram(&mms->ssram23, "mps.ssram23", 0x28000000, 0x00400000); | ||
329 | + | ||
330 | + /* The overflow IRQs for all UARTs are ORed together. | ||
331 | + * Tx, Rx and "combined" IRQs are sent to the NVIC separately. | ||
332 | + * Create the OR gate for this. | ||
333 | + */ | ||
334 | + object_initialize(&mms->uart_irq_orgate, sizeof(mms->uart_irq_orgate), | ||
335 | + TYPE_OR_IRQ); | ||
336 | + object_property_add_child(OBJECT(mms), "uart-irq-orgate", | ||
337 | + OBJECT(&mms->uart_irq_orgate), &error_abort); | ||
338 | + object_property_set_int(OBJECT(&mms->uart_irq_orgate), 10, "num-lines", | ||
339 | + &error_fatal); | ||
340 | + object_property_set_bool(OBJECT(&mms->uart_irq_orgate), true, | ||
341 | + "realized", &error_fatal); | ||
342 | + qdev_connect_gpio_out(DEVICE(&mms->uart_irq_orgate), 0, | ||
343 | + qdev_get_gpio_in_named(iotkitdev, "EXP_IRQ", 15)); | ||
344 | + | ||
345 | + /* Most of the devices in the FPGA are behind Peripheral Protection | ||
346 | + * Controllers. The required order for initializing things is: | ||
347 | + * + initialize the PPC | ||
348 | + * + initialize, configure and realize downstream devices | ||
349 | + * + connect downstream device MemoryRegions to the PPC | ||
350 | + * + realize the PPC | ||
351 | + * + map the PPC's MemoryRegions to the places in the address map | ||
352 | + * where the downstream devices should appear | ||
353 | + * + wire up the PPC's control lines to the IoTKit object | ||
354 | + */ | ||
355 | + | ||
356 | + const PPCInfo ppcs[] = { { | ||
357 | + .name = "apb_ppcexp0", | ||
358 | + .ports = { | ||
359 | + { "ssram-mpc0", make_unimp_dev, &mms->ssram_mpc[0], | ||
360 | + 0x58007000, 0x1000 }, | ||
361 | + { "ssram-mpc1", make_unimp_dev, &mms->ssram_mpc[1], | ||
362 | + 0x58008000, 0x1000 }, | ||
363 | + { "ssram-mpc2", make_unimp_dev, &mms->ssram_mpc[2], | ||
364 | + 0x58009000, 0x1000 }, | ||
365 | + }, | ||
366 | + }, { | ||
367 | + .name = "apb_ppcexp1", | ||
368 | + .ports = { | ||
369 | + { "spi0", make_unimp_dev, &mms->spi[0], 0x40205000, 0x1000 }, | ||
370 | + { "spi1", make_unimp_dev, &mms->spi[1], 0x40206000, 0x1000 }, | ||
371 | + { "spi2", make_unimp_dev, &mms->spi[2], 0x40209000, 0x1000 }, | ||
372 | + { "spi3", make_unimp_dev, &mms->spi[3], 0x4020a000, 0x1000 }, | ||
373 | + { "spi4", make_unimp_dev, &mms->spi[4], 0x4020b000, 0x1000 }, | ||
374 | + { "uart0", make_uart, &mms->uart[0], 0x40200000, 0x1000 }, | ||
375 | + { "uart1", make_uart, &mms->uart[1], 0x40201000, 0x1000 }, | ||
376 | + { "uart2", make_uart, &mms->uart[2], 0x40202000, 0x1000 }, | ||
377 | + { "uart3", make_uart, &mms->uart[3], 0x40203000, 0x1000 }, | ||
378 | + { "uart4", make_uart, &mms->uart[4], 0x40204000, 0x1000 }, | ||
379 | + { "i2c0", make_unimp_dev, &mms->i2c[0], 0x40207000, 0x1000 }, | ||
380 | + { "i2c1", make_unimp_dev, &mms->i2c[1], 0x40208000, 0x1000 }, | ||
381 | + { "i2c2", make_unimp_dev, &mms->i2c[2], 0x4020c000, 0x1000 }, | ||
382 | + { "i2c3", make_unimp_dev, &mms->i2c[3], 0x4020d000, 0x1000 }, | ||
383 | + }, | ||
384 | + }, { | ||
385 | + .name = "apb_ppcexp2", | ||
386 | + .ports = { | ||
387 | + { "scc", make_scc, &mms->scc, 0x40300000, 0x1000 }, | ||
388 | + { "i2s-audio", make_unimp_dev, &mms->i2s_audio, | ||
389 | + 0x40301000, 0x1000 }, | ||
390 | + { "fpgaio", make_fpgaio, &mms->fpgaio, 0x40302000, 0x1000 }, | ||
391 | + }, | ||
392 | + }, { | ||
393 | + .name = "ahb_ppcexp0", | ||
394 | + .ports = { | ||
395 | + { "gfx", make_unimp_dev, &mms->gfx, 0x41000000, 0x140000 }, | ||
396 | + { "gpio0", make_unimp_dev, &mms->gpio[0], 0x40100000, 0x1000 }, | ||
397 | + { "gpio1", make_unimp_dev, &mms->gpio[1], 0x40101000, 0x1000 }, | ||
398 | + { "gpio2", make_unimp_dev, &mms->gpio[2], 0x40102000, 0x1000 }, | ||
399 | + { "gpio3", make_unimp_dev, &mms->gpio[3], 0x40103000, 0x1000 }, | ||
400 | + { "gpio4", make_unimp_dev, &mms->gpio[4], 0x40104000, 0x1000 }, | ||
401 | + }, | ||
402 | + }, { | ||
403 | + .name = "ahb_ppcexp1", | ||
404 | + .ports = { | ||
405 | + { "dma0", make_unimp_dev, &mms->dma[0], 0x40110000, 0x1000 }, | ||
406 | + { "dma1", make_unimp_dev, &mms->dma[1], 0x40111000, 0x1000 }, | ||
407 | + { "dma2", make_unimp_dev, &mms->dma[2], 0x40112000, 0x1000 }, | ||
408 | + { "dma3", make_unimp_dev, &mms->dma[3], 0x40113000, 0x1000 }, | ||
409 | + }, | ||
410 | + }, | ||
411 | + }; | ||
412 | + | ||
413 | + for (i = 0; i < ARRAY_SIZE(ppcs); i++) { | ||
414 | + const PPCInfo *ppcinfo = &ppcs[i]; | ||
415 | + TZPPC *ppc = &mms->ppc[i]; | ||
416 | + DeviceState *ppcdev; | ||
417 | + int port; | ||
418 | + char *gpioname; | ||
419 | + | ||
420 | + init_sysbus_child(OBJECT(machine), ppcinfo->name, ppc, | ||
421 | + sizeof(TZPPC), TYPE_TZ_PPC); | ||
422 | + ppcdev = DEVICE(ppc); | ||
423 | + | ||
424 | + for (port = 0; port < TZ_NUM_PORTS; port++) { | ||
425 | + const PPCPortInfo *pinfo = &ppcinfo->ports[port]; | ||
426 | + MemoryRegion *mr; | ||
427 | + char *portname; | ||
428 | + | ||
429 | + if (!pinfo->devfn) { | ||
430 | + continue; | ||
431 | + } | ||
432 | + | ||
433 | + mr = pinfo->devfn(mms, pinfo->opaque, pinfo->name, pinfo->size); | ||
434 | + portname = g_strdup_printf("port[%d]", port); | ||
435 | + object_property_set_link(OBJECT(ppc), OBJECT(mr), | ||
436 | + portname, &error_fatal); | ||
437 | + g_free(portname); | ||
438 | + } | ||
439 | + | ||
440 | + object_property_set_bool(OBJECT(ppc), true, "realized", &error_fatal); | ||
441 | + | ||
442 | + for (port = 0; port < TZ_NUM_PORTS; port++) { | ||
443 | + const PPCPortInfo *pinfo = &ppcinfo->ports[port]; | ||
444 | + | ||
445 | + if (!pinfo->devfn) { | ||
446 | + continue; | ||
447 | + } | ||
448 | + sysbus_mmio_map(SYS_BUS_DEVICE(ppc), port, pinfo->addr); | ||
449 | + | ||
450 | + gpioname = g_strdup_printf("%s_nonsec", ppcinfo->name); | ||
451 | + qdev_connect_gpio_out_named(iotkitdev, gpioname, port, | ||
452 | + qdev_get_gpio_in_named(ppcdev, | ||
453 | + "cfg_nonsec", | ||
454 | + port)); | ||
455 | + g_free(gpioname); | ||
456 | + gpioname = g_strdup_printf("%s_ap", ppcinfo->name); | ||
457 | + qdev_connect_gpio_out_named(iotkitdev, gpioname, port, | ||
458 | + qdev_get_gpio_in_named(ppcdev, | ||
459 | + "cfg_ap", port)); | ||
460 | + g_free(gpioname); | ||
461 | + } | ||
462 | + | ||
463 | + gpioname = g_strdup_printf("%s_irq_enable", ppcinfo->name); | ||
464 | + qdev_connect_gpio_out_named(iotkitdev, gpioname, 0, | ||
465 | + qdev_get_gpio_in_named(ppcdev, | ||
466 | + "irq_enable", 0)); | ||
467 | + g_free(gpioname); | ||
468 | + gpioname = g_strdup_printf("%s_irq_clear", ppcinfo->name); | ||
469 | + qdev_connect_gpio_out_named(iotkitdev, gpioname, 0, | ||
470 | + qdev_get_gpio_in_named(ppcdev, | ||
471 | + "irq_clear", 0)); | ||
472 | + g_free(gpioname); | ||
473 | + gpioname = g_strdup_printf("%s_irq_status", ppcinfo->name); | ||
474 | + qdev_connect_gpio_out_named(ppcdev, "irq", 0, | ||
475 | + qdev_get_gpio_in_named(iotkitdev, | ||
476 | + gpioname, 0)); | ||
477 | + g_free(gpioname); | ||
478 | + | ||
479 | + qdev_connect_gpio_out(dev_splitter, i, | ||
480 | + qdev_get_gpio_in_named(ppcdev, | ||
481 | + "cfg_sec_resp", 0)); | ||
482 | + } | ||
483 | + | ||
484 | + /* In hardware this is a LAN9220; the LAN9118 is software compatible | ||
485 | + * except that it doesn't support the checksum-offload feature. | ||
486 | + * The ethernet controller is not behind a PPC. | ||
487 | + */ | ||
488 | + lan9118_init(&nd_table[0], 0x42000000, | ||
489 | + qdev_get_gpio_in_named(iotkitdev, "EXP_IRQ", 16)); | ||
490 | + | ||
491 | + create_unimplemented_device("FPGA NS PC", 0x48007000, 0x1000); | ||
492 | + | ||
493 | + armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, 0x400000); | ||
494 | +} | ||
495 | + | ||
496 | +static void mps2tz_class_init(ObjectClass *oc, void *data) | ||
497 | +{ | ||
498 | + MachineClass *mc = MACHINE_CLASS(oc); | ||
499 | + | ||
500 | + mc->init = mps2tz_common_init; | ||
501 | + mc->max_cpus = 1; | ||
502 | +} | ||
503 | + | ||
504 | +static void mps2tz_an505_class_init(ObjectClass *oc, void *data) | ||
505 | +{ | ||
506 | + MachineClass *mc = MACHINE_CLASS(oc); | ||
507 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc); | ||
508 | + | ||
509 | + mc->desc = "ARM MPS2 with AN505 FPGA image for Cortex-M33"; | ||
510 | + mmc->fpga_type = FPGA_AN505; | ||
511 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); | ||
512 | + mmc->scc_id = 0x41040000 | (505 << 4); | ||
513 | +} | ||
514 | + | ||
515 | +static const TypeInfo mps2tz_info = { | ||
516 | + .name = TYPE_MPS2TZ_MACHINE, | ||
517 | + .parent = TYPE_MACHINE, | ||
518 | + .abstract = true, | ||
519 | + .instance_size = sizeof(MPS2TZMachineState), | ||
520 | + .class_size = sizeof(MPS2TZMachineClass), | ||
521 | + .class_init = mps2tz_class_init, | ||
522 | +}; | ||
523 | + | ||
524 | +static const TypeInfo mps2tz_an505_info = { | ||
525 | + .name = TYPE_MPS2TZ_AN505_MACHINE, | ||
526 | + .parent = TYPE_MPS2TZ_MACHINE, | ||
527 | + .class_init = mps2tz_an505_class_init, | ||
528 | +}; | ||
529 | + | ||
530 | +static void mps2tz_machine_init(void) | ||
531 | +{ | ||
532 | + type_register_static(&mps2tz_info); | ||
533 | + type_register_static(&mps2tz_an505_info); | ||
534 | +} | ||
535 | + | ||
536 | +type_init(mps2tz_machine_init); | ||
537 | -- | 43 | -- |
538 | 2.16.2 | 44 | 2.20.1 |
539 | 45 | ||
540 | 46 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Not enabled anywhere yet. | 3 | Introduce an lvalue macro to wrap target_tlb_bit0. |
4 | 4 | ||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20180228193125.20577-2-richard.henderson@linaro.org | 7 | Message-id: 20200626033144.790098-33-richard.henderson@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 9 | --- |
11 | target/arm/cpu.h | 1 + | 10 | target/arm/cpu.h | 13 +++++++++++++ |
12 | linux-user/elfload.c | 1 + | 11 | target/arm/helper.c | 2 +- |
13 | 2 files changed, 2 insertions(+) | 12 | target/arm/translate-a64.c | 2 +- |
13 | 3 files changed, 15 insertions(+), 2 deletions(-) | ||
14 | 14 | ||
15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
16 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/cpu.h | 17 | --- a/target/arm/cpu.h |
18 | +++ b/target/arm/cpu.h | 18 | +++ b/target/arm/cpu.h |
19 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | 19 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t *aa64_vfp_qreg(CPUARMState *env, unsigned regno) |
20 | ARM_FEATURE_V8_SHA3, /* implements SHA3 part of v8 Crypto Extensions */ | 20 | /* Shared between translate-sve.c and sve_helper.c. */ |
21 | ARM_FEATURE_V8_SM3, /* implements SM3 part of v8 Crypto Extensions */ | 21 | extern const uint64_t pred_esz_masks[4]; |
22 | ARM_FEATURE_V8_SM4, /* implements SM4 part of v8 Crypto Extensions */ | 22 | |
23 | + ARM_FEATURE_V8_RDM, /* implements v8.1 simd round multiply */ | 23 | +/* Helper for the macros below, validating the argument type. */ |
24 | ARM_FEATURE_V8_FP16, /* implements v8.2 half-precision float */ | 24 | +static inline MemTxAttrs *typecheck_memtxattrs(MemTxAttrs *x) |
25 | }; | 25 | +{ |
26 | 26 | + return x; | |
27 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | 27 | +} |
28 | + | ||
29 | +/* | ||
30 | + * Lvalue macros for ARM TLB bits that we must cache in the TCG TLB. | ||
31 | + * Using these should be a bit more self-documenting than using the | ||
32 | + * generic target bits directly. | ||
33 | + */ | ||
34 | +#define arm_tlb_bti_gp(x) (typecheck_memtxattrs(x)->target_tlb_bit0) | ||
35 | + | ||
36 | /* | ||
37 | * Naming convention for isar_feature functions: | ||
38 | * Functions which test 32-bit ID registers should have _aa32_ in | ||
39 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | 40 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/linux-user/elfload.c | 41 | --- a/target/arm/helper.c |
30 | +++ b/linux-user/elfload.c | 42 | +++ b/target/arm/helper.c |
31 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap(void) | 43 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, |
32 | GET_FEATURE(ARM_FEATURE_V8_SHA512, ARM_HWCAP_A64_SHA512); | 44 | } |
33 | GET_FEATURE(ARM_FEATURE_V8_FP16, | 45 | /* When in aarch64 mode, and BTI is enabled, remember GP in the IOTLB. */ |
34 | ARM_HWCAP_A64_FPHP | ARM_HWCAP_A64_ASIMDHP); | 46 | if (aarch64 && guarded && cpu_isar_feature(aa64_bti, cpu)) { |
35 | + GET_FEATURE(ARM_FEATURE_V8_RDM, ARM_HWCAP_A64_ASIMDRDM); | 47 | - txattrs->target_tlb_bit0 = true; |
36 | #undef GET_FEATURE | 48 | + arm_tlb_bti_gp(txattrs) = true; |
37 | 49 | } | |
38 | return hwcaps; | 50 | |
51 | if (cacheattrs != NULL) { | ||
52 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/target/arm/translate-a64.c | ||
55 | +++ b/target/arm/translate-a64.c | ||
56 | @@ -XXX,XX +XXX,XX @@ static bool is_guarded_page(CPUARMState *env, DisasContext *s) | ||
57 | * table entry even for that case. | ||
58 | */ | ||
59 | return (tlb_hit(entry->addr_code, addr) && | ||
60 | - env_tlb(env)->d[mmu_idx].iotlb[index].attrs.target_tlb_bit0); | ||
61 | + arm_tlb_bti_gp(&env_tlb(env)->d[mmu_idx].iotlb[index].attrs)); | ||
62 | #endif | ||
63 | } | ||
64 | |||
39 | -- | 65 | -- |
40 | 2.16.2 | 66 | 2.20.1 |
41 | 67 | ||
42 | 68 | diff view generated by jsdifflib |
1 | From: Alistair Francis <alistair.francis@xilinx.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Initial commit of the ZynqMP RTC device. | 3 | Because the elements are sequential, we can eliminate many tests all |
4 | at once when the tag hits TCMA, or if the page(s) are not Tagged. | ||
4 | 5 | ||
5 | Signed-off-by: Alistair Francis <alistair.francis@xilinx.com> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20200626033144.790098-34-richard.henderson@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 10 | --- |
9 | hw/timer/Makefile.objs | 1 + | 11 | target/arm/cpu.h | 1 + |
10 | include/hw/timer/xlnx-zynqmp-rtc.h | 84 +++++++++++++++ | 12 | target/arm/helper-sve.h | 58 ++++++++++ |
11 | hw/timer/xlnx-zynqmp-rtc.c | 214 +++++++++++++++++++++++++++++++++++++ | 13 | target/arm/internals.h | 6 + |
12 | 3 files changed, 299 insertions(+) | 14 | target/arm/sve_helper.c | 218 ++++++++++++++++++++++++++++++------- |
13 | create mode 100644 include/hw/timer/xlnx-zynqmp-rtc.h | 15 | target/arm/translate-sve.c | 186 ++++++++++++++++++++++--------- |
14 | create mode 100644 hw/timer/xlnx-zynqmp-rtc.c | 16 | 5 files changed, 378 insertions(+), 91 deletions(-) |
15 | 17 | ||
16 | diff --git a/hw/timer/Makefile.objs b/hw/timer/Makefile.objs | 18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
17 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/timer/Makefile.objs | 20 | --- a/target/arm/cpu.h |
19 | +++ b/hw/timer/Makefile.objs | 21 | +++ b/target/arm/cpu.h |
20 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_IMX) += imx_epit.o | 22 | @@ -XXX,XX +XXX,XX @@ static inline MemTxAttrs *typecheck_memtxattrs(MemTxAttrs *x) |
21 | common-obj-$(CONFIG_IMX) += imx_gpt.o | 23 | * generic target bits directly. |
22 | common-obj-$(CONFIG_LM32) += lm32_timer.o | 24 | */ |
23 | common-obj-$(CONFIG_MILKYMIST) += milkymist-sysctl.o | 25 | #define arm_tlb_bti_gp(x) (typecheck_memtxattrs(x)->target_tlb_bit0) |
24 | +common-obj-$(CONFIG_XLNX_ZYNQMP) += xlnx-zynqmp-rtc.o | 26 | +#define arm_tlb_mte_tagged(x) (typecheck_memtxattrs(x)->target_tlb_bit1) |
25 | 27 | ||
26 | obj-$(CONFIG_ALTERA_TIMER) += altera_timer.o | 28 | /* |
27 | obj-$(CONFIG_EXYNOS4) += exynos4210_mct.o | 29 | * Naming convention for isar_feature functions: |
28 | diff --git a/include/hw/timer/xlnx-zynqmp-rtc.h b/include/hw/timer/xlnx-zynqmp-rtc.h | 30 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h |
29 | new file mode 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
30 | index XXXXXXX..XXXXXXX | 32 | --- a/target/arm/helper-sve.h |
31 | --- /dev/null | 33 | +++ b/target/arm/helper-sve.h |
32 | +++ b/include/hw/timer/xlnx-zynqmp-rtc.h | 34 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(sve_ld1sds_le_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
33 | @@ -XXX,XX +XXX,XX @@ | 35 | DEF_HELPER_FLAGS_4(sve_ld1sdu_be_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
36 | DEF_HELPER_FLAGS_4(sve_ld1sds_be_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
37 | |||
38 | +DEF_HELPER_FLAGS_4(sve_ld1bb_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
39 | +DEF_HELPER_FLAGS_4(sve_ld2bb_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
40 | +DEF_HELPER_FLAGS_4(sve_ld3bb_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
41 | +DEF_HELPER_FLAGS_4(sve_ld4bb_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
42 | + | ||
43 | +DEF_HELPER_FLAGS_4(sve_ld1hh_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
44 | +DEF_HELPER_FLAGS_4(sve_ld2hh_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
45 | +DEF_HELPER_FLAGS_4(sve_ld3hh_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
46 | +DEF_HELPER_FLAGS_4(sve_ld4hh_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
47 | + | ||
48 | +DEF_HELPER_FLAGS_4(sve_ld1hh_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
49 | +DEF_HELPER_FLAGS_4(sve_ld2hh_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
50 | +DEF_HELPER_FLAGS_4(sve_ld3hh_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
51 | +DEF_HELPER_FLAGS_4(sve_ld4hh_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
52 | + | ||
53 | +DEF_HELPER_FLAGS_4(sve_ld1ss_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
54 | +DEF_HELPER_FLAGS_4(sve_ld2ss_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
55 | +DEF_HELPER_FLAGS_4(sve_ld3ss_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
56 | +DEF_HELPER_FLAGS_4(sve_ld4ss_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
57 | + | ||
58 | +DEF_HELPER_FLAGS_4(sve_ld1ss_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
59 | +DEF_HELPER_FLAGS_4(sve_ld2ss_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
60 | +DEF_HELPER_FLAGS_4(sve_ld3ss_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
61 | +DEF_HELPER_FLAGS_4(sve_ld4ss_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
62 | + | ||
63 | +DEF_HELPER_FLAGS_4(sve_ld1dd_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
64 | +DEF_HELPER_FLAGS_4(sve_ld2dd_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
65 | +DEF_HELPER_FLAGS_4(sve_ld3dd_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
66 | +DEF_HELPER_FLAGS_4(sve_ld4dd_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
67 | + | ||
68 | +DEF_HELPER_FLAGS_4(sve_ld1dd_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
69 | +DEF_HELPER_FLAGS_4(sve_ld2dd_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
70 | +DEF_HELPER_FLAGS_4(sve_ld3dd_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
71 | +DEF_HELPER_FLAGS_4(sve_ld4dd_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
72 | + | ||
73 | +DEF_HELPER_FLAGS_4(sve_ld1bhu_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
74 | +DEF_HELPER_FLAGS_4(sve_ld1bsu_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
75 | +DEF_HELPER_FLAGS_4(sve_ld1bdu_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
76 | +DEF_HELPER_FLAGS_4(sve_ld1bhs_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
77 | +DEF_HELPER_FLAGS_4(sve_ld1bss_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
78 | +DEF_HELPER_FLAGS_4(sve_ld1bds_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
79 | + | ||
80 | +DEF_HELPER_FLAGS_4(sve_ld1hsu_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
81 | +DEF_HELPER_FLAGS_4(sve_ld1hdu_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
82 | +DEF_HELPER_FLAGS_4(sve_ld1hss_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
83 | +DEF_HELPER_FLAGS_4(sve_ld1hds_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
84 | + | ||
85 | +DEF_HELPER_FLAGS_4(sve_ld1hsu_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
86 | +DEF_HELPER_FLAGS_4(sve_ld1hdu_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
87 | +DEF_HELPER_FLAGS_4(sve_ld1hss_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
88 | +DEF_HELPER_FLAGS_4(sve_ld1hds_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
89 | + | ||
90 | +DEF_HELPER_FLAGS_4(sve_ld1sdu_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
91 | +DEF_HELPER_FLAGS_4(sve_ld1sds_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
92 | + | ||
93 | +DEF_HELPER_FLAGS_4(sve_ld1sdu_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
94 | +DEF_HELPER_FLAGS_4(sve_ld1sds_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
95 | + | ||
96 | DEF_HELPER_FLAGS_4(sve_ldff1bb_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
97 | DEF_HELPER_FLAGS_4(sve_ldff1bhu_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
98 | DEF_HELPER_FLAGS_4(sve_ldff1bsu_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
99 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
100 | index XXXXXXX..XXXXXXX 100644 | ||
101 | --- a/target/arm/internals.h | ||
102 | +++ b/target/arm/internals.h | ||
103 | @@ -XXX,XX +XXX,XX @@ void arm_log_exception(int idx); | ||
104 | #define LOG2_TAG_GRANULE 4 | ||
105 | #define TAG_GRANULE (1 << LOG2_TAG_GRANULE) | ||
106 | |||
34 | +/* | 107 | +/* |
35 | + * QEMU model of the Xilinx ZynqMP Real Time Clock (RTC). | 108 | + * The SVE simd_data field, for memory ops, contains either |
36 | + * | 109 | + * rd (5 bits) or a shift count (2 bits). |
37 | + * Copyright (c) 2017 Xilinx Inc. | ||
38 | + * | ||
39 | + * Written-by: Alistair Francis <alistair.francis@xilinx.com> | ||
40 | + * | ||
41 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
42 | + * of this software and associated documentation files (the "Software"), to deal | ||
43 | + * in the Software without restriction, including without limitation the rights | ||
44 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
45 | + * copies of the Software, and to permit persons to whom the Software is | ||
46 | + * furnished to do so, subject to the following conditions: | ||
47 | + * | ||
48 | + * The above copyright notice and this permission notice shall be included in | ||
49 | + * all copies or substantial portions of the Software. | ||
50 | + * | ||
51 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
52 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
53 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
54 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
55 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
56 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
57 | + * THE SOFTWARE. | ||
58 | + */ | 110 | + */ |
59 | + | 111 | +#define SVE_MTEDESC_SHIFT 5 |
60 | +#include "hw/register.h" | 112 | + |
61 | + | 113 | /* Bits within a descriptor passed to the helper_mte_check* functions. */ |
62 | +#define TYPE_XLNX_ZYNQMP_RTC "xlnx-zynmp.rtc" | 114 | FIELD(MTEDESC, MIDX, 0, 4) |
63 | + | 115 | FIELD(MTEDESC, TBI, 4, 2) |
64 | +#define XLNX_ZYNQMP_RTC(obj) \ | 116 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c |
65 | + OBJECT_CHECK(XlnxZynqMPRTC, (obj), TYPE_XLNX_ZYNQMP_RTC) | 117 | index XXXXXXX..XXXXXXX 100644 |
66 | + | 118 | --- a/target/arm/sve_helper.c |
67 | +REG32(SET_TIME_WRITE, 0x0) | 119 | +++ b/target/arm/sve_helper.c |
68 | +REG32(SET_TIME_READ, 0x4) | 120 | @@ -XXX,XX +XXX,XX @@ static void sve_cont_ldst_watchpoints(SVEContLdSt *info, CPUARMState *env, |
69 | +REG32(CALIB_WRITE, 0x8) | 121 | #endif |
70 | + FIELD(CALIB_WRITE, FRACTION_EN, 20, 1) | 122 | } |
71 | + FIELD(CALIB_WRITE, FRACTION_DATA, 16, 4) | 123 | |
72 | + FIELD(CALIB_WRITE, MAX_TICK, 0, 16) | 124 | +typedef uint64_t mte_check_fn(CPUARMState *, uint32_t, uint64_t, uintptr_t); |
73 | +REG32(CALIB_READ, 0xc) | 125 | + |
74 | + FIELD(CALIB_READ, FRACTION_EN, 20, 1) | 126 | +static inline QEMU_ALWAYS_INLINE |
75 | + FIELD(CALIB_READ, FRACTION_DATA, 16, 4) | 127 | +void sve_cont_ldst_mte_check_int(SVEContLdSt *info, CPUARMState *env, |
76 | + FIELD(CALIB_READ, MAX_TICK, 0, 16) | 128 | + uint64_t *vg, target_ulong addr, int esize, |
77 | +REG32(CURRENT_TIME, 0x10) | 129 | + int msize, uint32_t mtedesc, uintptr_t ra, |
78 | +REG32(CURRENT_TICK, 0x14) | 130 | + mte_check_fn *check) |
79 | + FIELD(CURRENT_TICK, VALUE, 0, 16) | ||
80 | +REG32(ALARM, 0x18) | ||
81 | +REG32(RTC_INT_STATUS, 0x20) | ||
82 | + FIELD(RTC_INT_STATUS, ALARM, 1, 1) | ||
83 | + FIELD(RTC_INT_STATUS, SECONDS, 0, 1) | ||
84 | +REG32(RTC_INT_MASK, 0x24) | ||
85 | + FIELD(RTC_INT_MASK, ALARM, 1, 1) | ||
86 | + FIELD(RTC_INT_MASK, SECONDS, 0, 1) | ||
87 | +REG32(RTC_INT_EN, 0x28) | ||
88 | + FIELD(RTC_INT_EN, ALARM, 1, 1) | ||
89 | + FIELD(RTC_INT_EN, SECONDS, 0, 1) | ||
90 | +REG32(RTC_INT_DIS, 0x2c) | ||
91 | + FIELD(RTC_INT_DIS, ALARM, 1, 1) | ||
92 | + FIELD(RTC_INT_DIS, SECONDS, 0, 1) | ||
93 | +REG32(ADDR_ERROR, 0x30) | ||
94 | + FIELD(ADDR_ERROR, STATUS, 0, 1) | ||
95 | +REG32(ADDR_ERROR_INT_MASK, 0x34) | ||
96 | + FIELD(ADDR_ERROR_INT_MASK, MASK, 0, 1) | ||
97 | +REG32(ADDR_ERROR_INT_EN, 0x38) | ||
98 | + FIELD(ADDR_ERROR_INT_EN, MASK, 0, 1) | ||
99 | +REG32(ADDR_ERROR_INT_DIS, 0x3c) | ||
100 | + FIELD(ADDR_ERROR_INT_DIS, MASK, 0, 1) | ||
101 | +REG32(CONTROL, 0x40) | ||
102 | + FIELD(CONTROL, BATTERY_DISABLE, 31, 1) | ||
103 | + FIELD(CONTROL, OSC_CNTRL, 24, 4) | ||
104 | + FIELD(CONTROL, SLVERR_ENABLE, 0, 1) | ||
105 | +REG32(SAFETY_CHK, 0x50) | ||
106 | + | ||
107 | +#define XLNX_ZYNQMP_RTC_R_MAX (R_SAFETY_CHK + 1) | ||
108 | + | ||
109 | +typedef struct XlnxZynqMPRTC { | ||
110 | + SysBusDevice parent_obj; | ||
111 | + MemoryRegion iomem; | ||
112 | + qemu_irq irq_rtc_int; | ||
113 | + qemu_irq irq_addr_error_int; | ||
114 | + | ||
115 | + uint32_t regs[XLNX_ZYNQMP_RTC_R_MAX]; | ||
116 | + RegisterInfo regs_info[XLNX_ZYNQMP_RTC_R_MAX]; | ||
117 | +} XlnxZynqMPRTC; | ||
118 | diff --git a/hw/timer/xlnx-zynqmp-rtc.c b/hw/timer/xlnx-zynqmp-rtc.c | ||
119 | new file mode 100644 | ||
120 | index XXXXXXX..XXXXXXX | ||
121 | --- /dev/null | ||
122 | +++ b/hw/timer/xlnx-zynqmp-rtc.c | ||
123 | @@ -XXX,XX +XXX,XX @@ | ||
124 | +/* | ||
125 | + * QEMU model of the Xilinx ZynqMP Real Time Clock (RTC). | ||
126 | + * | ||
127 | + * Copyright (c) 2017 Xilinx Inc. | ||
128 | + * | ||
129 | + * Written-by: Alistair Francis <alistair.francis@xilinx.com> | ||
130 | + * | ||
131 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
132 | + * of this software and associated documentation files (the "Software"), to deal | ||
133 | + * in the Software without restriction, including without limitation the rights | ||
134 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
135 | + * copies of the Software, and to permit persons to whom the Software is | ||
136 | + * furnished to do so, subject to the following conditions: | ||
137 | + * | ||
138 | + * The above copyright notice and this permission notice shall be included in | ||
139 | + * all copies or substantial portions of the Software. | ||
140 | + * | ||
141 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
142 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
143 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
144 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
145 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
146 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
147 | + * THE SOFTWARE. | ||
148 | + */ | ||
149 | + | ||
150 | +#include "qemu/osdep.h" | ||
151 | +#include "hw/sysbus.h" | ||
152 | +#include "hw/register.h" | ||
153 | +#include "qemu/bitops.h" | ||
154 | +#include "qemu/log.h" | ||
155 | +#include "hw/timer/xlnx-zynqmp-rtc.h" | ||
156 | + | ||
157 | +#ifndef XLNX_ZYNQMP_RTC_ERR_DEBUG | ||
158 | +#define XLNX_ZYNQMP_RTC_ERR_DEBUG 0 | ||
159 | +#endif | ||
160 | + | ||
161 | +static void rtc_int_update_irq(XlnxZynqMPRTC *s) | ||
162 | +{ | 131 | +{ |
163 | + bool pending = s->regs[R_RTC_INT_STATUS] & ~s->regs[R_RTC_INT_MASK]; | 132 | + intptr_t mem_off, reg_off, reg_last; |
164 | + qemu_set_irq(s->irq_rtc_int, pending); | 133 | + |
134 | + /* Process the page only if MemAttr == Tagged. */ | ||
135 | + if (arm_tlb_mte_tagged(&info->page[0].attrs)) { | ||
136 | + mem_off = info->mem_off_first[0]; | ||
137 | + reg_off = info->reg_off_first[0]; | ||
138 | + reg_last = info->reg_off_split; | ||
139 | + if (reg_last < 0) { | ||
140 | + reg_last = info->reg_off_last[0]; | ||
141 | + } | ||
142 | + | ||
143 | + do { | ||
144 | + uint64_t pg = vg[reg_off >> 6]; | ||
145 | + do { | ||
146 | + if ((pg >> (reg_off & 63)) & 1) { | ||
147 | + check(env, mtedesc, addr, ra); | ||
148 | + } | ||
149 | + reg_off += esize; | ||
150 | + mem_off += msize; | ||
151 | + } while (reg_off <= reg_last && (reg_off & 63)); | ||
152 | + } while (reg_off <= reg_last); | ||
153 | + } | ||
154 | + | ||
155 | + mem_off = info->mem_off_first[1]; | ||
156 | + if (mem_off >= 0 && arm_tlb_mte_tagged(&info->page[1].attrs)) { | ||
157 | + reg_off = info->reg_off_first[1]; | ||
158 | + reg_last = info->reg_off_last[1]; | ||
159 | + | ||
160 | + do { | ||
161 | + uint64_t pg = vg[reg_off >> 6]; | ||
162 | + do { | ||
163 | + if ((pg >> (reg_off & 63)) & 1) { | ||
164 | + check(env, mtedesc, addr, ra); | ||
165 | + } | ||
166 | + reg_off += esize; | ||
167 | + mem_off += msize; | ||
168 | + } while (reg_off & 63); | ||
169 | + } while (reg_off <= reg_last); | ||
170 | + } | ||
165 | +} | 171 | +} |
166 | + | 172 | + |
167 | +static void addr_error_int_update_irq(XlnxZynqMPRTC *s) | 173 | +typedef void sve_cont_ldst_mte_check_fn(SVEContLdSt *info, CPUARMState *env, |
174 | + uint64_t *vg, target_ulong addr, | ||
175 | + int esize, int msize, uint32_t mtedesc, | ||
176 | + uintptr_t ra); | ||
177 | + | ||
178 | +static void sve_cont_ldst_mte_check1(SVEContLdSt *info, CPUARMState *env, | ||
179 | + uint64_t *vg, target_ulong addr, | ||
180 | + int esize, int msize, uint32_t mtedesc, | ||
181 | + uintptr_t ra) | ||
168 | +{ | 182 | +{ |
169 | + bool pending = s->regs[R_ADDR_ERROR] & ~s->regs[R_ADDR_ERROR_INT_MASK]; | 183 | + sve_cont_ldst_mte_check_int(info, env, vg, addr, esize, msize, |
170 | + qemu_set_irq(s->irq_addr_error_int, pending); | 184 | + mtedesc, ra, mte_check1); |
171 | +} | 185 | +} |
172 | + | 186 | + |
173 | +static void rtc_int_status_postw(RegisterInfo *reg, uint64_t val64) | 187 | +static void sve_cont_ldst_mte_checkN(SVEContLdSt *info, CPUARMState *env, |
188 | + uint64_t *vg, target_ulong addr, | ||
189 | + int esize, int msize, uint32_t mtedesc, | ||
190 | + uintptr_t ra) | ||
174 | +{ | 191 | +{ |
175 | + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); | 192 | + sve_cont_ldst_mte_check_int(info, env, vg, addr, esize, msize, |
176 | + rtc_int_update_irq(s); | 193 | + mtedesc, ra, mte_checkN); |
177 | +} | 194 | +} |
178 | + | 195 | + |
179 | +static uint64_t rtc_int_en_prew(RegisterInfo *reg, uint64_t val64) | 196 | + |
197 | /* | ||
198 | * Common helper for all contiguous 1,2,3,4-register predicated stores. | ||
199 | */ | ||
200 | static inline QEMU_ALWAYS_INLINE | ||
201 | void sve_ldN_r(CPUARMState *env, uint64_t *vg, const target_ulong addr, | ||
202 | uint32_t desc, const uintptr_t retaddr, | ||
203 | - const int esz, const int msz, const int N, | ||
204 | + const int esz, const int msz, const int N, uint32_t mtedesc, | ||
205 | sve_ldst1_host_fn *host_fn, | ||
206 | - sve_ldst1_tlb_fn *tlb_fn) | ||
207 | + sve_ldst1_tlb_fn *tlb_fn, | ||
208 | + sve_cont_ldst_mte_check_fn *mte_check_fn) | ||
209 | { | ||
210 | const unsigned rd = simd_data(desc); | ||
211 | const intptr_t reg_max = simd_oprsz(desc); | ||
212 | @@ -XXX,XX +XXX,XX @@ void sve_ldN_r(CPUARMState *env, uint64_t *vg, const target_ulong addr, | ||
213 | sve_cont_ldst_watchpoints(&info, env, vg, addr, 1 << esz, N << msz, | ||
214 | BP_MEM_READ, retaddr); | ||
215 | |||
216 | - /* TODO: MTE check. */ | ||
217 | + /* | ||
218 | + * Handle mte checks for all active elements. | ||
219 | + * Since TBI must be set for MTE, !mtedesc => !mte_active. | ||
220 | + */ | ||
221 | + if (mte_check_fn && mtedesc) { | ||
222 | + mte_check_fn(&info, env, vg, addr, 1 << esz, N << msz, | ||
223 | + mtedesc, retaddr); | ||
224 | + } | ||
225 | |||
226 | flags = info.page[0].flags | info.page[1].flags; | ||
227 | if (unlikely(flags != 0)) { | ||
228 | @@ -XXX,XX +XXX,XX @@ void sve_ldN_r(CPUARMState *env, uint64_t *vg, const target_ulong addr, | ||
229 | } | ||
230 | } | ||
231 | |||
232 | -#define DO_LD1_1(NAME, ESZ) \ | ||
233 | -void HELPER(sve_##NAME##_r)(CPUARMState *env, void *vg, \ | ||
234 | - target_ulong addr, uint32_t desc) \ | ||
235 | -{ \ | ||
236 | - sve_ldN_r(env, vg, addr, desc, GETPC(), ESZ, MO_8, 1, \ | ||
237 | - sve_##NAME##_host, sve_##NAME##_tlb); \ | ||
238 | +static inline QEMU_ALWAYS_INLINE | ||
239 | +void sve_ldN_r_mte(CPUARMState *env, uint64_t *vg, target_ulong addr, | ||
240 | + uint32_t desc, const uintptr_t ra, | ||
241 | + const int esz, const int msz, const int N, | ||
242 | + sve_ldst1_host_fn *host_fn, | ||
243 | + sve_ldst1_tlb_fn *tlb_fn) | ||
180 | +{ | 244 | +{ |
181 | + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); | 245 | + uint32_t mtedesc = desc >> (SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); |
182 | + | 246 | + int bit55 = extract64(addr, 55, 1); |
183 | + s->regs[R_RTC_INT_MASK] &= (uint32_t) ~val64; | 247 | + |
184 | + rtc_int_update_irq(s); | 248 | + /* Remove mtedesc from the normal sve descriptor. */ |
185 | + return 0; | 249 | + desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); |
250 | + | ||
251 | + /* Perform gross MTE suppression early. */ | ||
252 | + if (!tbi_check(desc, bit55) || | ||
253 | + tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { | ||
254 | + mtedesc = 0; | ||
255 | + } | ||
256 | + | ||
257 | + sve_ldN_r(env, vg, addr, desc, ra, esz, msz, N, mtedesc, host_fn, tlb_fn, | ||
258 | + N == 1 ? sve_cont_ldst_mte_check1 : sve_cont_ldst_mte_checkN); | ||
259 | } | ||
260 | |||
261 | -#define DO_LD1_2(NAME, ESZ, MSZ) \ | ||
262 | -void HELPER(sve_##NAME##_le_r)(CPUARMState *env, void *vg, \ | ||
263 | - target_ulong addr, uint32_t desc) \ | ||
264 | -{ \ | ||
265 | - sve_ldN_r(env, vg, addr, desc, GETPC(), ESZ, MSZ, 1, \ | ||
266 | - sve_##NAME##_le_host, sve_##NAME##_le_tlb); \ | ||
267 | -} \ | ||
268 | -void HELPER(sve_##NAME##_be_r)(CPUARMState *env, void *vg, \ | ||
269 | - target_ulong addr, uint32_t desc) \ | ||
270 | -{ \ | ||
271 | - sve_ldN_r(env, vg, addr, desc, GETPC(), ESZ, MSZ, 1, \ | ||
272 | - sve_##NAME##_be_host, sve_##NAME##_be_tlb); \ | ||
273 | +#define DO_LD1_1(NAME, ESZ) \ | ||
274 | +void HELPER(sve_##NAME##_r)(CPUARMState *env, void *vg, \ | ||
275 | + target_ulong addr, uint32_t desc) \ | ||
276 | +{ \ | ||
277 | + sve_ldN_r(env, vg, addr, desc, GETPC(), ESZ, MO_8, 1, 0, \ | ||
278 | + sve_##NAME##_host, sve_##NAME##_tlb, NULL); \ | ||
279 | +} \ | ||
280 | +void HELPER(sve_##NAME##_r_mte)(CPUARMState *env, void *vg, \ | ||
281 | + target_ulong addr, uint32_t desc) \ | ||
282 | +{ \ | ||
283 | + sve_ldN_r_mte(env, vg, addr, desc, GETPC(), ESZ, MO_8, 1, \ | ||
284 | + sve_##NAME##_host, sve_##NAME##_tlb); \ | ||
186 | +} | 285 | +} |
187 | + | 286 | + |
188 | +static uint64_t rtc_int_dis_prew(RegisterInfo *reg, uint64_t val64) | 287 | +#define DO_LD1_2(NAME, ESZ, MSZ) \ |
189 | +{ | 288 | +void HELPER(sve_##NAME##_le_r)(CPUARMState *env, void *vg, \ |
190 | + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); | 289 | + target_ulong addr, uint32_t desc) \ |
191 | + | 290 | +{ \ |
192 | + s->regs[R_RTC_INT_MASK] |= (uint32_t) val64; | 291 | + sve_ldN_r(env, vg, addr, desc, GETPC(), ESZ, MSZ, 1, 0, \ |
193 | + rtc_int_update_irq(s); | 292 | + sve_##NAME##_le_host, sve_##NAME##_le_tlb, NULL); \ |
194 | + return 0; | 293 | +} \ |
195 | +} | 294 | +void HELPER(sve_##NAME##_be_r)(CPUARMState *env, void *vg, \ |
196 | + | 295 | + target_ulong addr, uint32_t desc) \ |
197 | +static void addr_error_postw(RegisterInfo *reg, uint64_t val64) | 296 | +{ \ |
198 | +{ | 297 | + sve_ldN_r(env, vg, addr, desc, GETPC(), ESZ, MSZ, 1, 0, \ |
199 | + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); | 298 | + sve_##NAME##_be_host, sve_##NAME##_be_tlb, NULL); \ |
200 | + addr_error_int_update_irq(s); | 299 | +} \ |
201 | +} | 300 | +void HELPER(sve_##NAME##_le_r_mte)(CPUARMState *env, void *vg, \ |
202 | + | 301 | + target_ulong addr, uint32_t desc) \ |
203 | +static uint64_t addr_error_int_en_prew(RegisterInfo *reg, uint64_t val64) | 302 | +{ \ |
204 | +{ | 303 | + sve_ldN_r_mte(env, vg, addr, desc, GETPC(), ESZ, MSZ, 1, \ |
205 | + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); | 304 | + sve_##NAME##_le_host, sve_##NAME##_le_tlb); \ |
206 | + | 305 | +} \ |
207 | + s->regs[R_ADDR_ERROR_INT_MASK] &= (uint32_t) ~val64; | 306 | +void HELPER(sve_##NAME##_be_r_mte)(CPUARMState *env, void *vg, \ |
208 | + addr_error_int_update_irq(s); | 307 | + target_ulong addr, uint32_t desc) \ |
209 | + return 0; | 308 | +{ \ |
210 | +} | 309 | + sve_ldN_r_mte(env, vg, addr, desc, GETPC(), ESZ, MSZ, 1, \ |
211 | + | 310 | + sve_##NAME##_be_host, sve_##NAME##_be_tlb); \ |
212 | +static uint64_t addr_error_int_dis_prew(RegisterInfo *reg, uint64_t val64) | 311 | } |
213 | +{ | 312 | |
214 | + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); | 313 | DO_LD1_1(ld1bb, MO_8) |
215 | + | 314 | @@ -XXX,XX +XXX,XX @@ DO_LD1_2(ld1dd, MO_64, MO_64) |
216 | + s->regs[R_ADDR_ERROR_INT_MASK] |= (uint32_t) val64; | 315 | #undef DO_LD1_1 |
217 | + addr_error_int_update_irq(s); | 316 | #undef DO_LD1_2 |
218 | + return 0; | 317 | |
219 | +} | 318 | -#define DO_LDN_1(N) \ |
220 | + | 319 | -void HELPER(sve_ld##N##bb_r)(CPUARMState *env, void *vg, \ |
221 | +static const RegisterAccessInfo rtc_regs_info[] = { | 320 | - target_ulong addr, uint32_t desc) \ |
222 | + { .name = "SET_TIME_WRITE", .addr = A_SET_TIME_WRITE, | 321 | -{ \ |
223 | + },{ .name = "SET_TIME_READ", .addr = A_SET_TIME_READ, | 322 | - sve_ldN_r(env, vg, addr, desc, GETPC(), MO_8, MO_8, N, \ |
224 | + .ro = 0xffffffff, | 323 | - sve_ld1bb_host, sve_ld1bb_tlb); \ |
225 | + },{ .name = "CALIB_WRITE", .addr = A_CALIB_WRITE, | 324 | +#define DO_LDN_1(N) \ |
226 | + },{ .name = "CALIB_READ", .addr = A_CALIB_READ, | 325 | +void HELPER(sve_ld##N##bb_r)(CPUARMState *env, void *vg, \ |
227 | + .ro = 0x1fffff, | 326 | + target_ulong addr, uint32_t desc) \ |
228 | + },{ .name = "CURRENT_TIME", .addr = A_CURRENT_TIME, | 327 | +{ \ |
229 | + .ro = 0xffffffff, | 328 | + sve_ldN_r(env, vg, addr, desc, GETPC(), MO_8, MO_8, N, 0, \ |
230 | + },{ .name = "CURRENT_TICK", .addr = A_CURRENT_TICK, | 329 | + sve_ld1bb_host, sve_ld1bb_tlb, NULL); \ |
231 | + .ro = 0xffff, | 330 | +} \ |
232 | + },{ .name = "ALARM", .addr = A_ALARM, | 331 | +void HELPER(sve_ld##N##bb_r_mte)(CPUARMState *env, void *vg, \ |
233 | + },{ .name = "RTC_INT_STATUS", .addr = A_RTC_INT_STATUS, | 332 | + target_ulong addr, uint32_t desc) \ |
234 | + .w1c = 0x3, | 333 | +{ \ |
235 | + .post_write = rtc_int_status_postw, | 334 | + sve_ldN_r_mte(env, vg, addr, desc, GETPC(), MO_8, MO_8, N, \ |
236 | + },{ .name = "RTC_INT_MASK", .addr = A_RTC_INT_MASK, | 335 | + sve_ld1bb_host, sve_ld1bb_tlb); \ |
237 | + .reset = 0x3, | 336 | } |
238 | + .ro = 0x3, | 337 | |
239 | + },{ .name = "RTC_INT_EN", .addr = A_RTC_INT_EN, | 338 | -#define DO_LDN_2(N, SUFF, ESZ) \ |
240 | + .pre_write = rtc_int_en_prew, | 339 | -void HELPER(sve_ld##N##SUFF##_le_r)(CPUARMState *env, void *vg, \ |
241 | + },{ .name = "RTC_INT_DIS", .addr = A_RTC_INT_DIS, | 340 | - target_ulong addr, uint32_t desc) \ |
242 | + .pre_write = rtc_int_dis_prew, | 341 | -{ \ |
243 | + },{ .name = "ADDR_ERROR", .addr = A_ADDR_ERROR, | 342 | - sve_ldN_r(env, vg, addr, desc, GETPC(), ESZ, ESZ, N, \ |
244 | + .w1c = 0x1, | 343 | - sve_ld1##SUFF##_le_host, sve_ld1##SUFF##_le_tlb); \ |
245 | + .post_write = addr_error_postw, | 344 | -} \ |
246 | + },{ .name = "ADDR_ERROR_INT_MASK", .addr = A_ADDR_ERROR_INT_MASK, | 345 | -void HELPER(sve_ld##N##SUFF##_be_r)(CPUARMState *env, void *vg, \ |
247 | + .reset = 0x1, | 346 | - target_ulong addr, uint32_t desc) \ |
248 | + .ro = 0x1, | 347 | -{ \ |
249 | + },{ .name = "ADDR_ERROR_INT_EN", .addr = A_ADDR_ERROR_INT_EN, | 348 | - sve_ldN_r(env, vg, addr, desc, GETPC(), ESZ, ESZ, N, \ |
250 | + .pre_write = addr_error_int_en_prew, | 349 | - sve_ld1##SUFF##_be_host, sve_ld1##SUFF##_be_tlb); \ |
251 | + },{ .name = "ADDR_ERROR_INT_DIS", .addr = A_ADDR_ERROR_INT_DIS, | 350 | +#define DO_LDN_2(N, SUFF, ESZ) \ |
252 | + .pre_write = addr_error_int_dis_prew, | 351 | +void HELPER(sve_ld##N##SUFF##_le_r)(CPUARMState *env, void *vg, \ |
253 | + },{ .name = "CONTROL", .addr = A_CONTROL, | 352 | + target_ulong addr, uint32_t desc) \ |
254 | + .reset = 0x1000000, | 353 | +{ \ |
255 | + .rsvd = 0x70fffffe, | 354 | + sve_ldN_r(env, vg, addr, desc, GETPC(), ESZ, ESZ, N, 0, \ |
256 | + },{ .name = "SAFETY_CHK", .addr = A_SAFETY_CHK, | 355 | + sve_ld1##SUFF##_le_host, sve_ld1##SUFF##_le_tlb, NULL); \ |
356 | +} \ | ||
357 | +void HELPER(sve_ld##N##SUFF##_be_r)(CPUARMState *env, void *vg, \ | ||
358 | + target_ulong addr, uint32_t desc) \ | ||
359 | +{ \ | ||
360 | + sve_ldN_r(env, vg, addr, desc, GETPC(), ESZ, ESZ, N, 0, \ | ||
361 | + sve_ld1##SUFF##_be_host, sve_ld1##SUFF##_be_tlb, NULL); \ | ||
362 | +} \ | ||
363 | +void HELPER(sve_ld##N##SUFF##_le_r_mte)(CPUARMState *env, void *vg, \ | ||
364 | + target_ulong addr, uint32_t desc) \ | ||
365 | +{ \ | ||
366 | + sve_ldN_r_mte(env, vg, addr, desc, GETPC(), ESZ, ESZ, N, \ | ||
367 | + sve_ld1##SUFF##_le_host, sve_ld1##SUFF##_le_tlb); \ | ||
368 | +} \ | ||
369 | +void HELPER(sve_ld##N##SUFF##_be_r_mte)(CPUARMState *env, void *vg, \ | ||
370 | + target_ulong addr, uint32_t desc) \ | ||
371 | +{ \ | ||
372 | + sve_ldN_r_mte(env, vg, addr, desc, GETPC(), ESZ, ESZ, N, \ | ||
373 | + sve_ld1##SUFF##_be_host, sve_ld1##SUFF##_be_tlb); \ | ||
374 | } | ||
375 | |||
376 | DO_LDN_1(2) | ||
377 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
378 | index XXXXXXX..XXXXXXX 100644 | ||
379 | --- a/target/arm/translate-sve.c | ||
380 | +++ b/target/arm/translate-sve.c | ||
381 | @@ -XXX,XX +XXX,XX @@ static const uint8_t dtype_esz[16] = { | ||
382 | }; | ||
383 | |||
384 | static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
385 | - int dtype, gen_helper_gvec_mem *fn) | ||
386 | + int dtype, uint32_t mte_n, bool is_write, | ||
387 | + gen_helper_gvec_mem *fn) | ||
388 | { | ||
389 | unsigned vsz = vec_full_reg_size(s); | ||
390 | TCGv_ptr t_pg; | ||
391 | TCGv_i32 t_desc; | ||
392 | - int desc; | ||
393 | + int desc = 0; | ||
394 | |||
395 | - /* For e.g. LD4, there are not enough arguments to pass all 4 | ||
396 | + /* | ||
397 | + * For e.g. LD4, there are not enough arguments to pass all 4 | ||
398 | * registers as pointers, so encode the regno into the data field. | ||
399 | * For consistency, do this even for LD1. | ||
400 | + * TODO: mte_n check here while callers are updated. | ||
401 | */ | ||
402 | - desc = simd_desc(vsz, vsz, zt); | ||
403 | + if (mte_n && s->mte_active[0]) { | ||
404 | + int msz = dtype_msz(dtype); | ||
405 | + | ||
406 | + desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); | ||
407 | + desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); | ||
408 | + desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
409 | + desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); | ||
410 | + desc = FIELD_DP32(desc, MTEDESC, ESIZE, 1 << msz); | ||
411 | + desc = FIELD_DP32(desc, MTEDESC, TSIZE, mte_n << msz); | ||
412 | + desc <<= SVE_MTEDESC_SHIFT; | ||
257 | + } | 413 | + } |
258 | +}; | 414 | + desc = simd_desc(vsz, vsz, zt | desc); |
259 | + | 415 | t_desc = tcg_const_i32(desc); |
260 | +static void rtc_reset(DeviceState *dev) | 416 | t_pg = tcg_temp_new_ptr(); |
261 | +{ | 417 | |
262 | + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(dev); | 418 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, |
263 | + unsigned int i; | 419 | static void do_ld_zpa(DisasContext *s, int zt, int pg, |
264 | + | 420 | TCGv_i64 addr, int dtype, int nreg) |
265 | + for (i = 0; i < ARRAY_SIZE(s->regs_info); ++i) { | 421 | { |
266 | + register_reset(&s->regs_info[i]); | 422 | - static gen_helper_gvec_mem * const fns[2][16][4] = { |
267 | + } | 423 | - /* Little-endian */ |
268 | + | 424 | - { { gen_helper_sve_ld1bb_r, gen_helper_sve_ld2bb_r, |
269 | + rtc_int_update_irq(s); | 425 | + static gen_helper_gvec_mem * const fns[2][2][16][4] = { |
270 | + addr_error_int_update_irq(s); | 426 | + { /* mte inactive, little-endian */ |
271 | +} | 427 | + { { gen_helper_sve_ld1bb_r, gen_helper_sve_ld2bb_r, |
272 | + | 428 | gen_helper_sve_ld3bb_r, gen_helper_sve_ld4bb_r }, |
273 | +static const MemoryRegionOps rtc_ops = { | 429 | - { gen_helper_sve_ld1bhu_r, NULL, NULL, NULL }, |
274 | + .read = register_read_memory, | 430 | - { gen_helper_sve_ld1bsu_r, NULL, NULL, NULL }, |
275 | + .write = register_write_memory, | 431 | - { gen_helper_sve_ld1bdu_r, NULL, NULL, NULL }, |
276 | + .endianness = DEVICE_LITTLE_ENDIAN, | 432 | + { gen_helper_sve_ld1bhu_r, NULL, NULL, NULL }, |
277 | + .valid = { | 433 | + { gen_helper_sve_ld1bsu_r, NULL, NULL, NULL }, |
278 | + .min_access_size = 4, | 434 | + { gen_helper_sve_ld1bdu_r, NULL, NULL, NULL }, |
279 | + .max_access_size = 4, | 435 | |
280 | + }, | 436 | - { gen_helper_sve_ld1sds_le_r, NULL, NULL, NULL }, |
281 | +}; | 437 | - { gen_helper_sve_ld1hh_le_r, gen_helper_sve_ld2hh_le_r, |
282 | + | 438 | - gen_helper_sve_ld3hh_le_r, gen_helper_sve_ld4hh_le_r }, |
283 | +static void rtc_init(Object *obj) | 439 | - { gen_helper_sve_ld1hsu_le_r, NULL, NULL, NULL }, |
284 | +{ | 440 | - { gen_helper_sve_ld1hdu_le_r, NULL, NULL, NULL }, |
285 | + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(obj); | 441 | + { gen_helper_sve_ld1sds_le_r, NULL, NULL, NULL }, |
286 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 442 | + { gen_helper_sve_ld1hh_le_r, gen_helper_sve_ld2hh_le_r, |
287 | + RegisterInfoArray *reg_array; | 443 | + gen_helper_sve_ld3hh_le_r, gen_helper_sve_ld4hh_le_r }, |
288 | + | 444 | + { gen_helper_sve_ld1hsu_le_r, NULL, NULL, NULL }, |
289 | + memory_region_init(&s->iomem, obj, TYPE_XLNX_ZYNQMP_RTC, | 445 | + { gen_helper_sve_ld1hdu_le_r, NULL, NULL, NULL }, |
290 | + XLNX_ZYNQMP_RTC_R_MAX * 4); | 446 | |
291 | + reg_array = | 447 | - { gen_helper_sve_ld1hds_le_r, NULL, NULL, NULL }, |
292 | + register_init_block32(DEVICE(obj), rtc_regs_info, | 448 | - { gen_helper_sve_ld1hss_le_r, NULL, NULL, NULL }, |
293 | + ARRAY_SIZE(rtc_regs_info), | 449 | - { gen_helper_sve_ld1ss_le_r, gen_helper_sve_ld2ss_le_r, |
294 | + s->regs_info, s->regs, | 450 | - gen_helper_sve_ld3ss_le_r, gen_helper_sve_ld4ss_le_r }, |
295 | + &rtc_ops, | 451 | - { gen_helper_sve_ld1sdu_le_r, NULL, NULL, NULL }, |
296 | + XLNX_ZYNQMP_RTC_ERR_DEBUG, | 452 | + { gen_helper_sve_ld1hds_le_r, NULL, NULL, NULL }, |
297 | + XLNX_ZYNQMP_RTC_R_MAX * 4); | 453 | + { gen_helper_sve_ld1hss_le_r, NULL, NULL, NULL }, |
298 | + memory_region_add_subregion(&s->iomem, | 454 | + { gen_helper_sve_ld1ss_le_r, gen_helper_sve_ld2ss_le_r, |
299 | + 0x0, | 455 | + gen_helper_sve_ld3ss_le_r, gen_helper_sve_ld4ss_le_r }, |
300 | + ®_array->mem); | 456 | + { gen_helper_sve_ld1sdu_le_r, NULL, NULL, NULL }, |
301 | + sysbus_init_mmio(sbd, &s->iomem); | 457 | |
302 | + sysbus_init_irq(sbd, &s->irq_rtc_int); | 458 | - { gen_helper_sve_ld1bds_r, NULL, NULL, NULL }, |
303 | + sysbus_init_irq(sbd, &s->irq_addr_error_int); | 459 | - { gen_helper_sve_ld1bss_r, NULL, NULL, NULL }, |
304 | +} | 460 | - { gen_helper_sve_ld1bhs_r, NULL, NULL, NULL }, |
305 | + | 461 | - { gen_helper_sve_ld1dd_le_r, gen_helper_sve_ld2dd_le_r, |
306 | +static const VMStateDescription vmstate_rtc = { | 462 | - gen_helper_sve_ld3dd_le_r, gen_helper_sve_ld4dd_le_r } }, |
307 | + .name = TYPE_XLNX_ZYNQMP_RTC, | 463 | + { gen_helper_sve_ld1bds_r, NULL, NULL, NULL }, |
308 | + .version_id = 1, | 464 | + { gen_helper_sve_ld1bss_r, NULL, NULL, NULL }, |
309 | + .minimum_version_id = 1, | 465 | + { gen_helper_sve_ld1bhs_r, NULL, NULL, NULL }, |
310 | + .fields = (VMStateField[]) { | 466 | + { gen_helper_sve_ld1dd_le_r, gen_helper_sve_ld2dd_le_r, |
311 | + VMSTATE_UINT32_ARRAY(regs, XlnxZynqMPRTC, XLNX_ZYNQMP_RTC_R_MAX), | 467 | + gen_helper_sve_ld3dd_le_r, gen_helper_sve_ld4dd_le_r } }, |
312 | + VMSTATE_END_OF_LIST(), | 468 | |
313 | + } | 469 | - /* Big-endian */ |
314 | +}; | 470 | - { { gen_helper_sve_ld1bb_r, gen_helper_sve_ld2bb_r, |
315 | + | 471 | - gen_helper_sve_ld3bb_r, gen_helper_sve_ld4bb_r }, |
316 | +static void rtc_class_init(ObjectClass *klass, void *data) | 472 | - { gen_helper_sve_ld1bhu_r, NULL, NULL, NULL }, |
317 | +{ | 473 | - { gen_helper_sve_ld1bsu_r, NULL, NULL, NULL }, |
318 | + DeviceClass *dc = DEVICE_CLASS(klass); | 474 | - { gen_helper_sve_ld1bdu_r, NULL, NULL, NULL }, |
319 | + | 475 | + /* mte inactive, big-endian */ |
320 | + dc->reset = rtc_reset; | 476 | + { { gen_helper_sve_ld1bb_r, gen_helper_sve_ld2bb_r, |
321 | + dc->vmsd = &vmstate_rtc; | 477 | + gen_helper_sve_ld3bb_r, gen_helper_sve_ld4bb_r }, |
322 | +} | 478 | + { gen_helper_sve_ld1bhu_r, NULL, NULL, NULL }, |
323 | + | 479 | + { gen_helper_sve_ld1bsu_r, NULL, NULL, NULL }, |
324 | +static const TypeInfo rtc_info = { | 480 | + { gen_helper_sve_ld1bdu_r, NULL, NULL, NULL }, |
325 | + .name = TYPE_XLNX_ZYNQMP_RTC, | 481 | |
326 | + .parent = TYPE_SYS_BUS_DEVICE, | 482 | - { gen_helper_sve_ld1sds_be_r, NULL, NULL, NULL }, |
327 | + .instance_size = sizeof(XlnxZynqMPRTC), | 483 | - { gen_helper_sve_ld1hh_be_r, gen_helper_sve_ld2hh_be_r, |
328 | + .class_init = rtc_class_init, | 484 | - gen_helper_sve_ld3hh_be_r, gen_helper_sve_ld4hh_be_r }, |
329 | + .instance_init = rtc_init, | 485 | - { gen_helper_sve_ld1hsu_be_r, NULL, NULL, NULL }, |
330 | +}; | 486 | - { gen_helper_sve_ld1hdu_be_r, NULL, NULL, NULL }, |
331 | + | 487 | + { gen_helper_sve_ld1sds_be_r, NULL, NULL, NULL }, |
332 | +static void rtc_register_types(void) | 488 | + { gen_helper_sve_ld1hh_be_r, gen_helper_sve_ld2hh_be_r, |
333 | +{ | 489 | + gen_helper_sve_ld3hh_be_r, gen_helper_sve_ld4hh_be_r }, |
334 | + type_register_static(&rtc_info); | 490 | + { gen_helper_sve_ld1hsu_be_r, NULL, NULL, NULL }, |
335 | +} | 491 | + { gen_helper_sve_ld1hdu_be_r, NULL, NULL, NULL }, |
336 | + | 492 | |
337 | +type_init(rtc_register_types) | 493 | - { gen_helper_sve_ld1hds_be_r, NULL, NULL, NULL }, |
494 | - { gen_helper_sve_ld1hss_be_r, NULL, NULL, NULL }, | ||
495 | - { gen_helper_sve_ld1ss_be_r, gen_helper_sve_ld2ss_be_r, | ||
496 | - gen_helper_sve_ld3ss_be_r, gen_helper_sve_ld4ss_be_r }, | ||
497 | - { gen_helper_sve_ld1sdu_be_r, NULL, NULL, NULL }, | ||
498 | + { gen_helper_sve_ld1hds_be_r, NULL, NULL, NULL }, | ||
499 | + { gen_helper_sve_ld1hss_be_r, NULL, NULL, NULL }, | ||
500 | + { gen_helper_sve_ld1ss_be_r, gen_helper_sve_ld2ss_be_r, | ||
501 | + gen_helper_sve_ld3ss_be_r, gen_helper_sve_ld4ss_be_r }, | ||
502 | + { gen_helper_sve_ld1sdu_be_r, NULL, NULL, NULL }, | ||
503 | |||
504 | - { gen_helper_sve_ld1bds_r, NULL, NULL, NULL }, | ||
505 | - { gen_helper_sve_ld1bss_r, NULL, NULL, NULL }, | ||
506 | - { gen_helper_sve_ld1bhs_r, NULL, NULL, NULL }, | ||
507 | - { gen_helper_sve_ld1dd_be_r, gen_helper_sve_ld2dd_be_r, | ||
508 | - gen_helper_sve_ld3dd_be_r, gen_helper_sve_ld4dd_be_r } } | ||
509 | + { gen_helper_sve_ld1bds_r, NULL, NULL, NULL }, | ||
510 | + { gen_helper_sve_ld1bss_r, NULL, NULL, NULL }, | ||
511 | + { gen_helper_sve_ld1bhs_r, NULL, NULL, NULL }, | ||
512 | + { gen_helper_sve_ld1dd_be_r, gen_helper_sve_ld2dd_be_r, | ||
513 | + gen_helper_sve_ld3dd_be_r, gen_helper_sve_ld4dd_be_r } } }, | ||
514 | + | ||
515 | + { /* mte active, little-endian */ | ||
516 | + { { gen_helper_sve_ld1bb_r_mte, | ||
517 | + gen_helper_sve_ld2bb_r_mte, | ||
518 | + gen_helper_sve_ld3bb_r_mte, | ||
519 | + gen_helper_sve_ld4bb_r_mte }, | ||
520 | + { gen_helper_sve_ld1bhu_r_mte, NULL, NULL, NULL }, | ||
521 | + { gen_helper_sve_ld1bsu_r_mte, NULL, NULL, NULL }, | ||
522 | + { gen_helper_sve_ld1bdu_r_mte, NULL, NULL, NULL }, | ||
523 | + | ||
524 | + { gen_helper_sve_ld1sds_le_r_mte, NULL, NULL, NULL }, | ||
525 | + { gen_helper_sve_ld1hh_le_r_mte, | ||
526 | + gen_helper_sve_ld2hh_le_r_mte, | ||
527 | + gen_helper_sve_ld3hh_le_r_mte, | ||
528 | + gen_helper_sve_ld4hh_le_r_mte }, | ||
529 | + { gen_helper_sve_ld1hsu_le_r_mte, NULL, NULL, NULL }, | ||
530 | + { gen_helper_sve_ld1hdu_le_r_mte, NULL, NULL, NULL }, | ||
531 | + | ||
532 | + { gen_helper_sve_ld1hds_le_r_mte, NULL, NULL, NULL }, | ||
533 | + { gen_helper_sve_ld1hss_le_r_mte, NULL, NULL, NULL }, | ||
534 | + { gen_helper_sve_ld1ss_le_r_mte, | ||
535 | + gen_helper_sve_ld2ss_le_r_mte, | ||
536 | + gen_helper_sve_ld3ss_le_r_mte, | ||
537 | + gen_helper_sve_ld4ss_le_r_mte }, | ||
538 | + { gen_helper_sve_ld1sdu_le_r_mte, NULL, NULL, NULL }, | ||
539 | + | ||
540 | + { gen_helper_sve_ld1bds_r_mte, NULL, NULL, NULL }, | ||
541 | + { gen_helper_sve_ld1bss_r_mte, NULL, NULL, NULL }, | ||
542 | + { gen_helper_sve_ld1bhs_r_mte, NULL, NULL, NULL }, | ||
543 | + { gen_helper_sve_ld1dd_le_r_mte, | ||
544 | + gen_helper_sve_ld2dd_le_r_mte, | ||
545 | + gen_helper_sve_ld3dd_le_r_mte, | ||
546 | + gen_helper_sve_ld4dd_le_r_mte } }, | ||
547 | + | ||
548 | + /* mte active, big-endian */ | ||
549 | + { { gen_helper_sve_ld1bb_r_mte, | ||
550 | + gen_helper_sve_ld2bb_r_mte, | ||
551 | + gen_helper_sve_ld3bb_r_mte, | ||
552 | + gen_helper_sve_ld4bb_r_mte }, | ||
553 | + { gen_helper_sve_ld1bhu_r_mte, NULL, NULL, NULL }, | ||
554 | + { gen_helper_sve_ld1bsu_r_mte, NULL, NULL, NULL }, | ||
555 | + { gen_helper_sve_ld1bdu_r_mte, NULL, NULL, NULL }, | ||
556 | + | ||
557 | + { gen_helper_sve_ld1sds_be_r_mte, NULL, NULL, NULL }, | ||
558 | + { gen_helper_sve_ld1hh_be_r_mte, | ||
559 | + gen_helper_sve_ld2hh_be_r_mte, | ||
560 | + gen_helper_sve_ld3hh_be_r_mte, | ||
561 | + gen_helper_sve_ld4hh_be_r_mte }, | ||
562 | + { gen_helper_sve_ld1hsu_be_r_mte, NULL, NULL, NULL }, | ||
563 | + { gen_helper_sve_ld1hdu_be_r_mte, NULL, NULL, NULL }, | ||
564 | + | ||
565 | + { gen_helper_sve_ld1hds_be_r_mte, NULL, NULL, NULL }, | ||
566 | + { gen_helper_sve_ld1hss_be_r_mte, NULL, NULL, NULL }, | ||
567 | + { gen_helper_sve_ld1ss_be_r_mte, | ||
568 | + gen_helper_sve_ld2ss_be_r_mte, | ||
569 | + gen_helper_sve_ld3ss_be_r_mte, | ||
570 | + gen_helper_sve_ld4ss_be_r_mte }, | ||
571 | + { gen_helper_sve_ld1sdu_be_r_mte, NULL, NULL, NULL }, | ||
572 | + | ||
573 | + { gen_helper_sve_ld1bds_r_mte, NULL, NULL, NULL }, | ||
574 | + { gen_helper_sve_ld1bss_r_mte, NULL, NULL, NULL }, | ||
575 | + { gen_helper_sve_ld1bhs_r_mte, NULL, NULL, NULL }, | ||
576 | + { gen_helper_sve_ld1dd_be_r_mte, | ||
577 | + gen_helper_sve_ld2dd_be_r_mte, | ||
578 | + gen_helper_sve_ld3dd_be_r_mte, | ||
579 | + gen_helper_sve_ld4dd_be_r_mte } } }, | ||
580 | }; | ||
581 | - gen_helper_gvec_mem *fn = fns[s->be_data == MO_BE][dtype][nreg]; | ||
582 | + gen_helper_gvec_mem *fn | ||
583 | + = fns[s->mte_active[0]][s->be_data == MO_BE][dtype][nreg]; | ||
584 | |||
585 | - /* While there are holes in the table, they are not | ||
586 | + /* | ||
587 | + * While there are holes in the table, they are not | ||
588 | * accessible via the instruction encoding. | ||
589 | */ | ||
590 | assert(fn != NULL); | ||
591 | - do_mem_zpa(s, zt, pg, addr, dtype, fn); | ||
592 | + do_mem_zpa(s, zt, pg, addr, dtype, nreg, false, fn); | ||
593 | } | ||
594 | |||
595 | static bool trans_LD_zprr(DisasContext *s, arg_rprr_load *a) | ||
596 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDFF1_zprr(DisasContext *s, arg_rprr_load *a) | ||
597 | TCGv_i64 addr = new_tmp_a64(s); | ||
598 | tcg_gen_shli_i64(addr, cpu_reg(s, a->rm), dtype_msz(a->dtype)); | ||
599 | tcg_gen_add_i64(addr, addr, cpu_reg_sp(s, a->rn)); | ||
600 | - do_mem_zpa(s, a->rd, a->pg, addr, a->dtype, | ||
601 | + do_mem_zpa(s, a->rd, a->pg, addr, a->dtype, 0, false, | ||
602 | fns[s->be_data == MO_BE][a->dtype]); | ||
603 | } | ||
604 | return true; | ||
605 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDNF1_zpri(DisasContext *s, arg_rpri_load *a) | ||
606 | TCGv_i64 addr = new_tmp_a64(s); | ||
607 | |||
608 | tcg_gen_addi_i64(addr, cpu_reg_sp(s, a->rn), off); | ||
609 | - do_mem_zpa(s, a->rd, a->pg, addr, a->dtype, | ||
610 | + do_mem_zpa(s, a->rd, a->pg, addr, a->dtype, 0, false, | ||
611 | fns[s->be_data == MO_BE][a->dtype]); | ||
612 | } | ||
613 | return true; | ||
614 | @@ -XXX,XX +XXX,XX @@ static void do_st_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
615 | fn = fn_multiple[be][nreg - 1][msz]; | ||
616 | } | ||
617 | assert(fn != NULL); | ||
618 | - do_mem_zpa(s, zt, pg, addr, msz_dtype(s, msz), fn); | ||
619 | + do_mem_zpa(s, zt, pg, addr, msz_dtype(s, msz), 0, true, fn); | ||
620 | } | ||
621 | |||
622 | static bool trans_ST_zprr(DisasContext *s, arg_rprr_store *a) | ||
338 | -- | 623 | -- |
339 | 2.16.2 | 624 | 2.20.1 |
340 | 625 | ||
341 | 626 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Richard Henderson <richard.henderson@linaro.org> | |
2 | |||
3 | Because the elements are sequential, we can eliminate many tests all | ||
4 | at once when the tag hits TCMA, or if the page(s) are not Tagged. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200626033144.790098-35-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/helper-sve.h | 47 +++++++++++ | ||
12 | target/arm/sve_helper.c | 95 ++++++++++++++++------ | ||
13 | target/arm/translate-sve.c | 162 ++++++++++++++++++++++++------------- | ||
14 | 3 files changed, 226 insertions(+), 78 deletions(-) | ||
15 | |||
16 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/helper-sve.h | ||
19 | +++ b/target/arm/helper-sve.h | ||
20 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(sve_st1hd_be_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
21 | DEF_HELPER_FLAGS_4(sve_st1sd_le_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
22 | DEF_HELPER_FLAGS_4(sve_st1sd_be_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
23 | |||
24 | +DEF_HELPER_FLAGS_4(sve_st1bb_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
25 | +DEF_HELPER_FLAGS_4(sve_st2bb_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
26 | +DEF_HELPER_FLAGS_4(sve_st3bb_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
27 | +DEF_HELPER_FLAGS_4(sve_st4bb_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
28 | + | ||
29 | +DEF_HELPER_FLAGS_4(sve_st1hh_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
30 | +DEF_HELPER_FLAGS_4(sve_st2hh_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
31 | +DEF_HELPER_FLAGS_4(sve_st3hh_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
32 | +DEF_HELPER_FLAGS_4(sve_st4hh_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
33 | + | ||
34 | +DEF_HELPER_FLAGS_4(sve_st1hh_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
35 | +DEF_HELPER_FLAGS_4(sve_st2hh_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
36 | +DEF_HELPER_FLAGS_4(sve_st3hh_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
37 | +DEF_HELPER_FLAGS_4(sve_st4hh_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
38 | + | ||
39 | +DEF_HELPER_FLAGS_4(sve_st1ss_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
40 | +DEF_HELPER_FLAGS_4(sve_st2ss_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
41 | +DEF_HELPER_FLAGS_4(sve_st3ss_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
42 | +DEF_HELPER_FLAGS_4(sve_st4ss_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
43 | + | ||
44 | +DEF_HELPER_FLAGS_4(sve_st1ss_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
45 | +DEF_HELPER_FLAGS_4(sve_st2ss_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
46 | +DEF_HELPER_FLAGS_4(sve_st3ss_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
47 | +DEF_HELPER_FLAGS_4(sve_st4ss_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
48 | + | ||
49 | +DEF_HELPER_FLAGS_4(sve_st1dd_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
50 | +DEF_HELPER_FLAGS_4(sve_st2dd_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
51 | +DEF_HELPER_FLAGS_4(sve_st3dd_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
52 | +DEF_HELPER_FLAGS_4(sve_st4dd_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
53 | + | ||
54 | +DEF_HELPER_FLAGS_4(sve_st1dd_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
55 | +DEF_HELPER_FLAGS_4(sve_st2dd_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
56 | +DEF_HELPER_FLAGS_4(sve_st3dd_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
57 | +DEF_HELPER_FLAGS_4(sve_st4dd_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
58 | + | ||
59 | +DEF_HELPER_FLAGS_4(sve_st1bh_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
60 | +DEF_HELPER_FLAGS_4(sve_st1bs_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
61 | +DEF_HELPER_FLAGS_4(sve_st1bd_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
62 | + | ||
63 | +DEF_HELPER_FLAGS_4(sve_st1hs_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
64 | +DEF_HELPER_FLAGS_4(sve_st1hd_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
65 | +DEF_HELPER_FLAGS_4(sve_st1hs_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
66 | +DEF_HELPER_FLAGS_4(sve_st1hd_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
67 | + | ||
68 | +DEF_HELPER_FLAGS_4(sve_st1sd_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
69 | +DEF_HELPER_FLAGS_4(sve_st1sd_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
70 | + | ||
71 | DEF_HELPER_FLAGS_6(sve_ldbsu_zsu, TCG_CALL_NO_WG, | ||
72 | void, env, ptr, ptr, ptr, tl, i32) | ||
73 | DEF_HELPER_FLAGS_6(sve_ldhsu_le_zsu, TCG_CALL_NO_WG, | ||
74 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
75 | index XXXXXXX..XXXXXXX 100644 | ||
76 | --- a/target/arm/sve_helper.c | ||
77 | +++ b/target/arm/sve_helper.c | ||
78 | @@ -XXX,XX +XXX,XX @@ DO_LDFF1_LDNF1_2(dd, MO_64, MO_64) | ||
79 | */ | ||
80 | |||
81 | static inline QEMU_ALWAYS_INLINE | ||
82 | -void sve_stN_r(CPUARMState *env, uint64_t *vg, target_ulong addr, uint32_t desc, | ||
83 | - const uintptr_t retaddr, const int esz, | ||
84 | - const int msz, const int N, | ||
85 | +void sve_stN_r(CPUARMState *env, uint64_t *vg, target_ulong addr, | ||
86 | + uint32_t desc, const uintptr_t retaddr, | ||
87 | + const int esz, const int msz, const int N, uint32_t mtedesc, | ||
88 | sve_ldst1_host_fn *host_fn, | ||
89 | - sve_ldst1_tlb_fn *tlb_fn) | ||
90 | + sve_ldst1_tlb_fn *tlb_fn, | ||
91 | + sve_cont_ldst_mte_check_fn *mte_check_fn) | ||
92 | { | ||
93 | const unsigned rd = simd_data(desc); | ||
94 | const intptr_t reg_max = simd_oprsz(desc); | ||
95 | @@ -XXX,XX +XXX,XX @@ void sve_stN_r(CPUARMState *env, uint64_t *vg, target_ulong addr, uint32_t desc, | ||
96 | sve_cont_ldst_watchpoints(&info, env, vg, addr, 1 << esz, N << msz, | ||
97 | BP_MEM_WRITE, retaddr); | ||
98 | |||
99 | - /* TODO: MTE check. */ | ||
100 | + /* | ||
101 | + * Handle mte checks for all active elements. | ||
102 | + * Since TBI must be set for MTE, !mtedesc => !mte_active. | ||
103 | + */ | ||
104 | + if (mte_check_fn && mtedesc) { | ||
105 | + mte_check_fn(&info, env, vg, addr, 1 << esz, N << msz, | ||
106 | + mtedesc, retaddr); | ||
107 | + } | ||
108 | |||
109 | flags = info.page[0].flags | info.page[1].flags; | ||
110 | if (unlikely(flags != 0)) { | ||
111 | @@ -XXX,XX +XXX,XX @@ void sve_stN_r(CPUARMState *env, uint64_t *vg, target_ulong addr, uint32_t desc, | ||
112 | } | ||
113 | } | ||
114 | |||
115 | -#define DO_STN_1(N, NAME, ESZ) \ | ||
116 | -void HELPER(sve_st##N##NAME##_r)(CPUARMState *env, void *vg, \ | ||
117 | - target_ulong addr, uint32_t desc) \ | ||
118 | -{ \ | ||
119 | - sve_stN_r(env, vg, addr, desc, GETPC(), ESZ, MO_8, N, \ | ||
120 | - sve_st1##NAME##_host, sve_st1##NAME##_tlb); \ | ||
121 | +static inline QEMU_ALWAYS_INLINE | ||
122 | +void sve_stN_r_mte(CPUARMState *env, uint64_t *vg, target_ulong addr, | ||
123 | + uint32_t desc, const uintptr_t ra, | ||
124 | + const int esz, const int msz, const int N, | ||
125 | + sve_ldst1_host_fn *host_fn, | ||
126 | + sve_ldst1_tlb_fn *tlb_fn) | ||
127 | +{ | ||
128 | + uint32_t mtedesc = desc >> (SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); | ||
129 | + int bit55 = extract64(addr, 55, 1); | ||
130 | + | ||
131 | + /* Remove mtedesc from the normal sve descriptor. */ | ||
132 | + desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); | ||
133 | + | ||
134 | + /* Perform gross MTE suppression early. */ | ||
135 | + if (!tbi_check(desc, bit55) || | ||
136 | + tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { | ||
137 | + mtedesc = 0; | ||
138 | + } | ||
139 | + | ||
140 | + sve_stN_r(env, vg, addr, desc, ra, esz, msz, N, mtedesc, host_fn, tlb_fn, | ||
141 | + N == 1 ? sve_cont_ldst_mte_check1 : sve_cont_ldst_mte_checkN); | ||
142 | } | ||
143 | |||
144 | -#define DO_STN_2(N, NAME, ESZ, MSZ) \ | ||
145 | -void HELPER(sve_st##N##NAME##_le_r)(CPUARMState *env, void *vg, \ | ||
146 | - target_ulong addr, uint32_t desc) \ | ||
147 | -{ \ | ||
148 | - sve_stN_r(env, vg, addr, desc, GETPC(), ESZ, MSZ, N, \ | ||
149 | - sve_st1##NAME##_le_host, sve_st1##NAME##_le_tlb); \ | ||
150 | -} \ | ||
151 | -void HELPER(sve_st##N##NAME##_be_r)(CPUARMState *env, void *vg, \ | ||
152 | - target_ulong addr, uint32_t desc) \ | ||
153 | -{ \ | ||
154 | - sve_stN_r(env, vg, addr, desc, GETPC(), ESZ, MSZ, N, \ | ||
155 | - sve_st1##NAME##_be_host, sve_st1##NAME##_be_tlb); \ | ||
156 | +#define DO_STN_1(N, NAME, ESZ) \ | ||
157 | +void HELPER(sve_st##N##NAME##_r)(CPUARMState *env, void *vg, \ | ||
158 | + target_ulong addr, uint32_t desc) \ | ||
159 | +{ \ | ||
160 | + sve_stN_r(env, vg, addr, desc, GETPC(), ESZ, MO_8, N, 0, \ | ||
161 | + sve_st1##NAME##_host, sve_st1##NAME##_tlb, NULL); \ | ||
162 | +} \ | ||
163 | +void HELPER(sve_st##N##NAME##_r_mte)(CPUARMState *env, void *vg, \ | ||
164 | + target_ulong addr, uint32_t desc) \ | ||
165 | +{ \ | ||
166 | + sve_stN_r_mte(env, vg, addr, desc, GETPC(), ESZ, MO_8, N, \ | ||
167 | + sve_st1##NAME##_host, sve_st1##NAME##_tlb); \ | ||
168 | +} | ||
169 | + | ||
170 | +#define DO_STN_2(N, NAME, ESZ, MSZ) \ | ||
171 | +void HELPER(sve_st##N##NAME##_le_r)(CPUARMState *env, void *vg, \ | ||
172 | + target_ulong addr, uint32_t desc) \ | ||
173 | +{ \ | ||
174 | + sve_stN_r(env, vg, addr, desc, GETPC(), ESZ, MSZ, N, 0, \ | ||
175 | + sve_st1##NAME##_le_host, sve_st1##NAME##_le_tlb, NULL); \ | ||
176 | +} \ | ||
177 | +void HELPER(sve_st##N##NAME##_be_r)(CPUARMState *env, void *vg, \ | ||
178 | + target_ulong addr, uint32_t desc) \ | ||
179 | +{ \ | ||
180 | + sve_stN_r(env, vg, addr, desc, GETPC(), ESZ, MSZ, N, 0, \ | ||
181 | + sve_st1##NAME##_be_host, sve_st1##NAME##_be_tlb, NULL); \ | ||
182 | +} \ | ||
183 | +void HELPER(sve_st##N##NAME##_le_r_mte)(CPUARMState *env, void *vg, \ | ||
184 | + target_ulong addr, uint32_t desc) \ | ||
185 | +{ \ | ||
186 | + sve_stN_r_mte(env, vg, addr, desc, GETPC(), ESZ, MSZ, N, \ | ||
187 | + sve_st1##NAME##_le_host, sve_st1##NAME##_le_tlb); \ | ||
188 | +} \ | ||
189 | +void HELPER(sve_st##N##NAME##_be_r_mte)(CPUARMState *env, void *vg, \ | ||
190 | + target_ulong addr, uint32_t desc) \ | ||
191 | +{ \ | ||
192 | + sve_stN_r_mte(env, vg, addr, desc, GETPC(), ESZ, MSZ, N, \ | ||
193 | + sve_st1##NAME##_be_host, sve_st1##NAME##_be_tlb); \ | ||
194 | } | ||
195 | |||
196 | DO_STN_1(1, bb, MO_8) | ||
197 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
198 | index XXXXXXX..XXXXXXX 100644 | ||
199 | --- a/target/arm/translate-sve.c | ||
200 | +++ b/target/arm/translate-sve.c | ||
201 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1R_zpri(DisasContext *s, arg_rpri_load *a) | ||
202 | static void do_st_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
203 | int msz, int esz, int nreg) | ||
204 | { | ||
205 | - static gen_helper_gvec_mem * const fn_single[2][4][4] = { | ||
206 | - { { gen_helper_sve_st1bb_r, | ||
207 | - gen_helper_sve_st1bh_r, | ||
208 | - gen_helper_sve_st1bs_r, | ||
209 | - gen_helper_sve_st1bd_r }, | ||
210 | - { NULL, | ||
211 | - gen_helper_sve_st1hh_le_r, | ||
212 | - gen_helper_sve_st1hs_le_r, | ||
213 | - gen_helper_sve_st1hd_le_r }, | ||
214 | - { NULL, NULL, | ||
215 | - gen_helper_sve_st1ss_le_r, | ||
216 | - gen_helper_sve_st1sd_le_r }, | ||
217 | - { NULL, NULL, NULL, | ||
218 | - gen_helper_sve_st1dd_le_r } }, | ||
219 | - { { gen_helper_sve_st1bb_r, | ||
220 | - gen_helper_sve_st1bh_r, | ||
221 | - gen_helper_sve_st1bs_r, | ||
222 | - gen_helper_sve_st1bd_r }, | ||
223 | - { NULL, | ||
224 | - gen_helper_sve_st1hh_be_r, | ||
225 | - gen_helper_sve_st1hs_be_r, | ||
226 | - gen_helper_sve_st1hd_be_r }, | ||
227 | - { NULL, NULL, | ||
228 | - gen_helper_sve_st1ss_be_r, | ||
229 | - gen_helper_sve_st1sd_be_r }, | ||
230 | - { NULL, NULL, NULL, | ||
231 | - gen_helper_sve_st1dd_be_r } }, | ||
232 | + static gen_helper_gvec_mem * const fn_single[2][2][4][4] = { | ||
233 | + { { { gen_helper_sve_st1bb_r, | ||
234 | + gen_helper_sve_st1bh_r, | ||
235 | + gen_helper_sve_st1bs_r, | ||
236 | + gen_helper_sve_st1bd_r }, | ||
237 | + { NULL, | ||
238 | + gen_helper_sve_st1hh_le_r, | ||
239 | + gen_helper_sve_st1hs_le_r, | ||
240 | + gen_helper_sve_st1hd_le_r }, | ||
241 | + { NULL, NULL, | ||
242 | + gen_helper_sve_st1ss_le_r, | ||
243 | + gen_helper_sve_st1sd_le_r }, | ||
244 | + { NULL, NULL, NULL, | ||
245 | + gen_helper_sve_st1dd_le_r } }, | ||
246 | + { { gen_helper_sve_st1bb_r, | ||
247 | + gen_helper_sve_st1bh_r, | ||
248 | + gen_helper_sve_st1bs_r, | ||
249 | + gen_helper_sve_st1bd_r }, | ||
250 | + { NULL, | ||
251 | + gen_helper_sve_st1hh_be_r, | ||
252 | + gen_helper_sve_st1hs_be_r, | ||
253 | + gen_helper_sve_st1hd_be_r }, | ||
254 | + { NULL, NULL, | ||
255 | + gen_helper_sve_st1ss_be_r, | ||
256 | + gen_helper_sve_st1sd_be_r }, | ||
257 | + { NULL, NULL, NULL, | ||
258 | + gen_helper_sve_st1dd_be_r } } }, | ||
259 | + | ||
260 | + { { { gen_helper_sve_st1bb_r_mte, | ||
261 | + gen_helper_sve_st1bh_r_mte, | ||
262 | + gen_helper_sve_st1bs_r_mte, | ||
263 | + gen_helper_sve_st1bd_r_mte }, | ||
264 | + { NULL, | ||
265 | + gen_helper_sve_st1hh_le_r_mte, | ||
266 | + gen_helper_sve_st1hs_le_r_mte, | ||
267 | + gen_helper_sve_st1hd_le_r_mte }, | ||
268 | + { NULL, NULL, | ||
269 | + gen_helper_sve_st1ss_le_r_mte, | ||
270 | + gen_helper_sve_st1sd_le_r_mte }, | ||
271 | + { NULL, NULL, NULL, | ||
272 | + gen_helper_sve_st1dd_le_r_mte } }, | ||
273 | + { { gen_helper_sve_st1bb_r_mte, | ||
274 | + gen_helper_sve_st1bh_r_mte, | ||
275 | + gen_helper_sve_st1bs_r_mte, | ||
276 | + gen_helper_sve_st1bd_r_mte }, | ||
277 | + { NULL, | ||
278 | + gen_helper_sve_st1hh_be_r_mte, | ||
279 | + gen_helper_sve_st1hs_be_r_mte, | ||
280 | + gen_helper_sve_st1hd_be_r_mte }, | ||
281 | + { NULL, NULL, | ||
282 | + gen_helper_sve_st1ss_be_r_mte, | ||
283 | + gen_helper_sve_st1sd_be_r_mte }, | ||
284 | + { NULL, NULL, NULL, | ||
285 | + gen_helper_sve_st1dd_be_r_mte } } }, | ||
286 | }; | ||
287 | - static gen_helper_gvec_mem * const fn_multiple[2][3][4] = { | ||
288 | - { { gen_helper_sve_st2bb_r, | ||
289 | - gen_helper_sve_st2hh_le_r, | ||
290 | - gen_helper_sve_st2ss_le_r, | ||
291 | - gen_helper_sve_st2dd_le_r }, | ||
292 | - { gen_helper_sve_st3bb_r, | ||
293 | - gen_helper_sve_st3hh_le_r, | ||
294 | - gen_helper_sve_st3ss_le_r, | ||
295 | - gen_helper_sve_st3dd_le_r }, | ||
296 | - { gen_helper_sve_st4bb_r, | ||
297 | - gen_helper_sve_st4hh_le_r, | ||
298 | - gen_helper_sve_st4ss_le_r, | ||
299 | - gen_helper_sve_st4dd_le_r } }, | ||
300 | - { { gen_helper_sve_st2bb_r, | ||
301 | - gen_helper_sve_st2hh_be_r, | ||
302 | - gen_helper_sve_st2ss_be_r, | ||
303 | - gen_helper_sve_st2dd_be_r }, | ||
304 | - { gen_helper_sve_st3bb_r, | ||
305 | - gen_helper_sve_st3hh_be_r, | ||
306 | - gen_helper_sve_st3ss_be_r, | ||
307 | - gen_helper_sve_st3dd_be_r }, | ||
308 | - { gen_helper_sve_st4bb_r, | ||
309 | - gen_helper_sve_st4hh_be_r, | ||
310 | - gen_helper_sve_st4ss_be_r, | ||
311 | - gen_helper_sve_st4dd_be_r } }, | ||
312 | + static gen_helper_gvec_mem * const fn_multiple[2][2][3][4] = { | ||
313 | + { { { gen_helper_sve_st2bb_r, | ||
314 | + gen_helper_sve_st2hh_le_r, | ||
315 | + gen_helper_sve_st2ss_le_r, | ||
316 | + gen_helper_sve_st2dd_le_r }, | ||
317 | + { gen_helper_sve_st3bb_r, | ||
318 | + gen_helper_sve_st3hh_le_r, | ||
319 | + gen_helper_sve_st3ss_le_r, | ||
320 | + gen_helper_sve_st3dd_le_r }, | ||
321 | + { gen_helper_sve_st4bb_r, | ||
322 | + gen_helper_sve_st4hh_le_r, | ||
323 | + gen_helper_sve_st4ss_le_r, | ||
324 | + gen_helper_sve_st4dd_le_r } }, | ||
325 | + { { gen_helper_sve_st2bb_r, | ||
326 | + gen_helper_sve_st2hh_be_r, | ||
327 | + gen_helper_sve_st2ss_be_r, | ||
328 | + gen_helper_sve_st2dd_be_r }, | ||
329 | + { gen_helper_sve_st3bb_r, | ||
330 | + gen_helper_sve_st3hh_be_r, | ||
331 | + gen_helper_sve_st3ss_be_r, | ||
332 | + gen_helper_sve_st3dd_be_r }, | ||
333 | + { gen_helper_sve_st4bb_r, | ||
334 | + gen_helper_sve_st4hh_be_r, | ||
335 | + gen_helper_sve_st4ss_be_r, | ||
336 | + gen_helper_sve_st4dd_be_r } } }, | ||
337 | + { { { gen_helper_sve_st2bb_r_mte, | ||
338 | + gen_helper_sve_st2hh_le_r_mte, | ||
339 | + gen_helper_sve_st2ss_le_r_mte, | ||
340 | + gen_helper_sve_st2dd_le_r_mte }, | ||
341 | + { gen_helper_sve_st3bb_r_mte, | ||
342 | + gen_helper_sve_st3hh_le_r_mte, | ||
343 | + gen_helper_sve_st3ss_le_r_mte, | ||
344 | + gen_helper_sve_st3dd_le_r_mte }, | ||
345 | + { gen_helper_sve_st4bb_r_mte, | ||
346 | + gen_helper_sve_st4hh_le_r_mte, | ||
347 | + gen_helper_sve_st4ss_le_r_mte, | ||
348 | + gen_helper_sve_st4dd_le_r_mte } }, | ||
349 | + { { gen_helper_sve_st2bb_r_mte, | ||
350 | + gen_helper_sve_st2hh_be_r_mte, | ||
351 | + gen_helper_sve_st2ss_be_r_mte, | ||
352 | + gen_helper_sve_st2dd_be_r_mte }, | ||
353 | + { gen_helper_sve_st3bb_r_mte, | ||
354 | + gen_helper_sve_st3hh_be_r_mte, | ||
355 | + gen_helper_sve_st3ss_be_r_mte, | ||
356 | + gen_helper_sve_st3dd_be_r_mte }, | ||
357 | + { gen_helper_sve_st4bb_r_mte, | ||
358 | + gen_helper_sve_st4hh_be_r_mte, | ||
359 | + gen_helper_sve_st4ss_be_r_mte, | ||
360 | + gen_helper_sve_st4dd_be_r_mte } } }, | ||
361 | }; | ||
362 | gen_helper_gvec_mem *fn; | ||
363 | int be = s->be_data == MO_BE; | ||
364 | |||
365 | if (nreg == 0) { | ||
366 | /* ST1 */ | ||
367 | - fn = fn_single[be][msz][esz]; | ||
368 | + fn = fn_single[s->mte_active[0]][be][msz][esz]; | ||
369 | + nreg = 1; | ||
370 | } else { | ||
371 | /* ST2, ST3, ST4 -- msz == esz, enforced by encoding */ | ||
372 | assert(msz == esz); | ||
373 | - fn = fn_multiple[be][nreg - 1][msz]; | ||
374 | + fn = fn_multiple[s->mte_active[0]][be][nreg - 1][msz]; | ||
375 | } | ||
376 | assert(fn != NULL); | ||
377 | - do_mem_zpa(s, zt, pg, addr, msz_dtype(s, msz), 0, true, fn); | ||
378 | + do_mem_zpa(s, zt, pg, addr, msz_dtype(s, msz), nreg, true, fn); | ||
379 | } | ||
380 | |||
381 | static bool trans_ST_zprr(DisasContext *s, arg_rprr_store *a) | ||
382 | -- | ||
383 | 2.20.1 | ||
384 | |||
385 | diff view generated by jsdifflib |
1 | From: Alistair Francis <alistair.francis@xilinx.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Alistair Francis <alistair.francis@xilinx.com> | 3 | Because the elements are sequential, we can eliminate many tests all |
4 | at once when the tag hits TCMA, or if the page(s) are not Tagged. | ||
5 | |||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20200626033144.790098-36-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | include/hw/arm/xlnx-zynqmp.h | 2 ++ | 11 | target/arm/helper-sve.h | 98 ++++++++++++++++ |
9 | hw/arm/xlnx-zynqmp.c | 14 ++++++++++++++ | 12 | target/arm/sve_helper.c | 99 ++++++++++++++-- |
10 | 2 files changed, 16 insertions(+) | 13 | target/arm/translate-sve.c | 232 +++++++++++++++++++++++++------------ |
14 | 3 files changed, 343 insertions(+), 86 deletions(-) | ||
11 | 15 | ||
12 | diff --git a/include/hw/arm/xlnx-zynqmp.h b/include/hw/arm/xlnx-zynqmp.h | 16 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h |
13 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/include/hw/arm/xlnx-zynqmp.h | 18 | --- a/target/arm/helper-sve.h |
15 | +++ b/include/hw/arm/xlnx-zynqmp.h | 19 | +++ b/target/arm/helper-sve.h |
16 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(sve_ldff1sds_be_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
17 | #include "hw/dma/xlnx_dpdma.h" | 21 | DEF_HELPER_FLAGS_4(sve_ldff1dd_le_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
18 | #include "hw/display/xlnx_dp.h" | 22 | DEF_HELPER_FLAGS_4(sve_ldff1dd_be_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
19 | #include "hw/intc/xlnx-zynqmp-ipi.h" | 23 | |
20 | +#include "hw/timer/xlnx-zynqmp-rtc.h" | 24 | +DEF_HELPER_FLAGS_4(sve_ldff1bb_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
21 | 25 | +DEF_HELPER_FLAGS_4(sve_ldff1bhu_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | |
22 | #define TYPE_XLNX_ZYNQMP "xlnx,zynqmp" | 26 | +DEF_HELPER_FLAGS_4(sve_ldff1bsu_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
23 | #define XLNX_ZYNQMP(obj) OBJECT_CHECK(XlnxZynqMPState, (obj), \ | 27 | +DEF_HELPER_FLAGS_4(sve_ldff1bdu_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
24 | @@ -XXX,XX +XXX,XX @@ typedef struct XlnxZynqMPState { | 28 | +DEF_HELPER_FLAGS_4(sve_ldff1bhs_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
25 | XlnxDPState dp; | 29 | +DEF_HELPER_FLAGS_4(sve_ldff1bss_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
26 | XlnxDPDMAState dpdma; | 30 | +DEF_HELPER_FLAGS_4(sve_ldff1bds_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
27 | XlnxZynqMPIPI ipi; | 31 | + |
28 | + XlnxZynqMPRTC rtc; | 32 | +DEF_HELPER_FLAGS_4(sve_ldff1hh_le_r_mte, TCG_CALL_NO_WG, |
29 | 33 | + void, env, ptr, tl, i32) | |
30 | char *boot_cpu; | 34 | +DEF_HELPER_FLAGS_4(sve_ldff1hsu_le_r_mte, TCG_CALL_NO_WG, |
31 | ARMCPU *boot_cpu_ptr; | 35 | + void, env, ptr, tl, i32) |
32 | diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c | 36 | +DEF_HELPER_FLAGS_4(sve_ldff1hdu_le_r_mte, TCG_CALL_NO_WG, |
37 | + void, env, ptr, tl, i32) | ||
38 | +DEF_HELPER_FLAGS_4(sve_ldff1hss_le_r_mte, TCG_CALL_NO_WG, | ||
39 | + void, env, ptr, tl, i32) | ||
40 | +DEF_HELPER_FLAGS_4(sve_ldff1hds_le_r_mte, TCG_CALL_NO_WG, | ||
41 | + void, env, ptr, tl, i32) | ||
42 | + | ||
43 | +DEF_HELPER_FLAGS_4(sve_ldff1hh_be_r_mte, TCG_CALL_NO_WG, | ||
44 | + void, env, ptr, tl, i32) | ||
45 | +DEF_HELPER_FLAGS_4(sve_ldff1hsu_be_r_mte, TCG_CALL_NO_WG, | ||
46 | + void, env, ptr, tl, i32) | ||
47 | +DEF_HELPER_FLAGS_4(sve_ldff1hdu_be_r_mte, TCG_CALL_NO_WG, | ||
48 | + void, env, ptr, tl, i32) | ||
49 | +DEF_HELPER_FLAGS_4(sve_ldff1hss_be_r_mte, TCG_CALL_NO_WG, | ||
50 | + void, env, ptr, tl, i32) | ||
51 | +DEF_HELPER_FLAGS_4(sve_ldff1hds_be_r_mte, TCG_CALL_NO_WG, | ||
52 | + void, env, ptr, tl, i32) | ||
53 | + | ||
54 | +DEF_HELPER_FLAGS_4(sve_ldff1ss_le_r_mte, TCG_CALL_NO_WG, | ||
55 | + void, env, ptr, tl, i32) | ||
56 | +DEF_HELPER_FLAGS_4(sve_ldff1sdu_le_r_mte, TCG_CALL_NO_WG, | ||
57 | + void, env, ptr, tl, i32) | ||
58 | +DEF_HELPER_FLAGS_4(sve_ldff1sds_le_r_mte, TCG_CALL_NO_WG, | ||
59 | + void, env, ptr, tl, i32) | ||
60 | + | ||
61 | +DEF_HELPER_FLAGS_4(sve_ldff1ss_be_r_mte, TCG_CALL_NO_WG, | ||
62 | + void, env, ptr, tl, i32) | ||
63 | +DEF_HELPER_FLAGS_4(sve_ldff1sdu_be_r_mte, TCG_CALL_NO_WG, | ||
64 | + void, env, ptr, tl, i32) | ||
65 | +DEF_HELPER_FLAGS_4(sve_ldff1sds_be_r_mte, TCG_CALL_NO_WG, | ||
66 | + void, env, ptr, tl, i32) | ||
67 | + | ||
68 | +DEF_HELPER_FLAGS_4(sve_ldff1dd_le_r_mte, TCG_CALL_NO_WG, | ||
69 | + void, env, ptr, tl, i32) | ||
70 | +DEF_HELPER_FLAGS_4(sve_ldff1dd_be_r_mte, TCG_CALL_NO_WG, | ||
71 | + void, env, ptr, tl, i32) | ||
72 | + | ||
73 | DEF_HELPER_FLAGS_4(sve_ldnf1bb_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
74 | DEF_HELPER_FLAGS_4(sve_ldnf1bhu_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
75 | DEF_HELPER_FLAGS_4(sve_ldnf1bsu_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
76 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(sve_ldnf1sds_be_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
77 | DEF_HELPER_FLAGS_4(sve_ldnf1dd_le_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
78 | DEF_HELPER_FLAGS_4(sve_ldnf1dd_be_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
79 | |||
80 | +DEF_HELPER_FLAGS_4(sve_ldnf1bb_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
81 | +DEF_HELPER_FLAGS_4(sve_ldnf1bhu_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
82 | +DEF_HELPER_FLAGS_4(sve_ldnf1bsu_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
83 | +DEF_HELPER_FLAGS_4(sve_ldnf1bdu_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
84 | +DEF_HELPER_FLAGS_4(sve_ldnf1bhs_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
85 | +DEF_HELPER_FLAGS_4(sve_ldnf1bss_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
86 | +DEF_HELPER_FLAGS_4(sve_ldnf1bds_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
87 | + | ||
88 | +DEF_HELPER_FLAGS_4(sve_ldnf1hh_le_r_mte, TCG_CALL_NO_WG, | ||
89 | + void, env, ptr, tl, i32) | ||
90 | +DEF_HELPER_FLAGS_4(sve_ldnf1hsu_le_r_mte, TCG_CALL_NO_WG, | ||
91 | + void, env, ptr, tl, i32) | ||
92 | +DEF_HELPER_FLAGS_4(sve_ldnf1hdu_le_r_mte, TCG_CALL_NO_WG, | ||
93 | + void, env, ptr, tl, i32) | ||
94 | +DEF_HELPER_FLAGS_4(sve_ldnf1hss_le_r_mte, TCG_CALL_NO_WG, | ||
95 | + void, env, ptr, tl, i32) | ||
96 | +DEF_HELPER_FLAGS_4(sve_ldnf1hds_le_r_mte, TCG_CALL_NO_WG, | ||
97 | + void, env, ptr, tl, i32) | ||
98 | + | ||
99 | +DEF_HELPER_FLAGS_4(sve_ldnf1hh_be_r_mte, TCG_CALL_NO_WG, | ||
100 | + void, env, ptr, tl, i32) | ||
101 | +DEF_HELPER_FLAGS_4(sve_ldnf1hsu_be_r_mte, TCG_CALL_NO_WG, | ||
102 | + void, env, ptr, tl, i32) | ||
103 | +DEF_HELPER_FLAGS_4(sve_ldnf1hdu_be_r_mte, TCG_CALL_NO_WG, | ||
104 | + void, env, ptr, tl, i32) | ||
105 | +DEF_HELPER_FLAGS_4(sve_ldnf1hss_be_r_mte, TCG_CALL_NO_WG, | ||
106 | + void, env, ptr, tl, i32) | ||
107 | +DEF_HELPER_FLAGS_4(sve_ldnf1hds_be_r_mte, TCG_CALL_NO_WG, | ||
108 | + void, env, ptr, tl, i32) | ||
109 | + | ||
110 | +DEF_HELPER_FLAGS_4(sve_ldnf1ss_le_r_mte, TCG_CALL_NO_WG, | ||
111 | + void, env, ptr, tl, i32) | ||
112 | +DEF_HELPER_FLAGS_4(sve_ldnf1sdu_le_r_mte, TCG_CALL_NO_WG, | ||
113 | + void, env, ptr, tl, i32) | ||
114 | +DEF_HELPER_FLAGS_4(sve_ldnf1sds_le_r_mte, TCG_CALL_NO_WG, | ||
115 | + void, env, ptr, tl, i32) | ||
116 | + | ||
117 | +DEF_HELPER_FLAGS_4(sve_ldnf1ss_be_r_mte, TCG_CALL_NO_WG, | ||
118 | + void, env, ptr, tl, i32) | ||
119 | +DEF_HELPER_FLAGS_4(sve_ldnf1sdu_be_r_mte, TCG_CALL_NO_WG, | ||
120 | + void, env, ptr, tl, i32) | ||
121 | +DEF_HELPER_FLAGS_4(sve_ldnf1sds_be_r_mte, TCG_CALL_NO_WG, | ||
122 | + void, env, ptr, tl, i32) | ||
123 | + | ||
124 | +DEF_HELPER_FLAGS_4(sve_ldnf1dd_le_r_mte, TCG_CALL_NO_WG, | ||
125 | + void, env, ptr, tl, i32) | ||
126 | +DEF_HELPER_FLAGS_4(sve_ldnf1dd_be_r_mte, TCG_CALL_NO_WG, | ||
127 | + void, env, ptr, tl, i32) | ||
128 | + | ||
129 | DEF_HELPER_FLAGS_4(sve_st1bb_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
130 | DEF_HELPER_FLAGS_4(sve_st2bb_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
131 | DEF_HELPER_FLAGS_4(sve_st3bb_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
132 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | 133 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/hw/arm/xlnx-zynqmp.c | 134 | --- a/target/arm/sve_helper.c |
35 | +++ b/hw/arm/xlnx-zynqmp.c | 135 | +++ b/target/arm/sve_helper.c |
36 | @@ -XXX,XX +XXX,XX @@ | 136 | @@ -XXX,XX +XXX,XX @@ static void record_fault(CPUARMState *env, uintptr_t i, uintptr_t oprsz) |
37 | #define IPI_ADDR 0xFF300000 | 137 | */ |
38 | #define IPI_IRQ 64 | 138 | static inline QEMU_ALWAYS_INLINE |
39 | 139 | void sve_ldnfff1_r(CPUARMState *env, void *vg, const target_ulong addr, | |
40 | +#define RTC_ADDR 0xffa60000 | 140 | - uint32_t desc, const uintptr_t retaddr, |
41 | +#define RTC_IRQ 26 | 141 | + uint32_t desc, const uintptr_t retaddr, uint32_t mtedesc, |
42 | + | 142 | const int esz, const int msz, const SVEContFault fault, |
43 | #define SDHCI_CAPABILITIES 0x280737ec6481 /* Datasheet: UG1085 (v1.7) */ | 143 | sve_ldst1_host_fn *host_fn, |
44 | 144 | sve_ldst1_tlb_fn *tlb_fn) | |
45 | static const uint64_t gem_addr[XLNX_ZYNQMP_NUM_GEMS] = { | 145 | @@ -XXX,XX +XXX,XX @@ void sve_ldnfff1_r(CPUARMState *env, void *vg, const target_ulong addr, |
46 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_init(Object *obj) | 146 | mem_off = info.mem_off_first[0]; |
47 | 147 | flags = info.page[0].flags; | |
48 | object_initialize(&s->ipi, sizeof(s->ipi), TYPE_XLNX_ZYNQMP_IPI); | 148 | |
49 | qdev_set_parent_bus(DEVICE(&s->ipi), sysbus_get_default()); | 149 | + /* |
50 | + | 150 | + * Disable MTE checking if the Tagged bit is not set. Since TBI must |
51 | + object_initialize(&s->rtc, sizeof(s->rtc), TYPE_XLNX_ZYNQMP_RTC); | 151 | + * be set within MTEDESC for MTE, !mtedesc => !mte_active. |
52 | + qdev_set_parent_bus(DEVICE(&s->rtc), sysbus_get_default()); | 152 | + */ |
153 | + if (arm_tlb_mte_tagged(&info.page[0].attrs)) { | ||
154 | + mtedesc = 0; | ||
155 | + } | ||
156 | + | ||
157 | if (fault == FAULT_FIRST) { | ||
158 | + /* Trapping mte check for the first-fault element. */ | ||
159 | + if (mtedesc) { | ||
160 | + mte_check1(env, mtedesc, addr + mem_off, retaddr); | ||
161 | + } | ||
162 | + | ||
163 | /* | ||
164 | * Special handling of the first active element, | ||
165 | * if it crosses a page boundary or is MMIO. | ||
166 | */ | ||
167 | bool is_split = mem_off == info.mem_off_split; | ||
168 | - /* TODO: MTE check. */ | ||
169 | if (unlikely(flags != 0) || unlikely(is_split)) { | ||
170 | /* | ||
171 | * Use the slow path for cross-page handling. | ||
172 | @@ -XXX,XX +XXX,XX @@ void sve_ldnfff1_r(CPUARMState *env, void *vg, const target_ulong addr, | ||
173 | /* Watchpoint hit, see below. */ | ||
174 | goto do_fault; | ||
175 | } | ||
176 | - /* TODO: MTE check. */ | ||
177 | + if (mtedesc && !mte_probe1(env, mtedesc, addr + mem_off)) { | ||
178 | + goto do_fault; | ||
179 | + } | ||
180 | /* | ||
181 | * Use the slow path for cross-page handling. | ||
182 | * This is RAM, without a watchpoint, and will not trap. | ||
183 | @@ -XXX,XX +XXX,XX @@ void sve_ldnfff1_r(CPUARMState *env, void *vg, const target_ulong addr, | ||
184 | & BP_MEM_READ)) { | ||
185 | goto do_fault; | ||
186 | } | ||
187 | - /* TODO: MTE check. */ | ||
188 | + if (mtedesc && !mte_probe1(env, mtedesc, addr + mem_off)) { | ||
189 | + goto do_fault; | ||
190 | + } | ||
191 | host_fn(vd, reg_off, host + mem_off); | ||
192 | } | ||
193 | reg_off += 1 << esz; | ||
194 | @@ -XXX,XX +XXX,XX @@ void sve_ldnfff1_r(CPUARMState *env, void *vg, const target_ulong addr, | ||
195 | record_fault(env, reg_off, reg_max); | ||
53 | } | 196 | } |
54 | 197 | ||
55 | static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) | 198 | -#define DO_LDFF1_LDNF1_1(PART, ESZ) \ |
56 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) | 199 | +static inline QEMU_ALWAYS_INLINE |
200 | +void sve_ldnfff1_r_mte(CPUARMState *env, void *vg, target_ulong addr, | ||
201 | + uint32_t desc, const uintptr_t retaddr, | ||
202 | + const int esz, const int msz, const SVEContFault fault, | ||
203 | + sve_ldst1_host_fn *host_fn, | ||
204 | + sve_ldst1_tlb_fn *tlb_fn) | ||
205 | +{ | ||
206 | + uint32_t mtedesc = desc >> (SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); | ||
207 | + int bit55 = extract64(addr, 55, 1); | ||
208 | + | ||
209 | + /* Remove mtedesc from the normal sve descriptor. */ | ||
210 | + desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); | ||
211 | + | ||
212 | + /* Perform gross MTE suppression early. */ | ||
213 | + if (!tbi_check(desc, bit55) || | ||
214 | + tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { | ||
215 | + mtedesc = 0; | ||
216 | + } | ||
217 | + | ||
218 | + sve_ldnfff1_r(env, vg, addr, desc, retaddr, mtedesc, | ||
219 | + esz, msz, fault, host_fn, tlb_fn); | ||
220 | +} | ||
221 | + | ||
222 | +#define DO_LDFF1_LDNF1_1(PART, ESZ) \ | ||
223 | void HELPER(sve_ldff1##PART##_r)(CPUARMState *env, void *vg, \ | ||
224 | target_ulong addr, uint32_t desc) \ | ||
225 | { \ | ||
226 | - sve_ldnfff1_r(env, vg, addr, desc, GETPC(), ESZ, MO_8, FAULT_FIRST, \ | ||
227 | + sve_ldnfff1_r(env, vg, addr, desc, GETPC(), 0, ESZ, MO_8, FAULT_FIRST, \ | ||
228 | sve_ld1##PART##_host, sve_ld1##PART##_tlb); \ | ||
229 | } \ | ||
230 | void HELPER(sve_ldnf1##PART##_r)(CPUARMState *env, void *vg, \ | ||
231 | target_ulong addr, uint32_t desc) \ | ||
232 | { \ | ||
233 | - sve_ldnfff1_r(env, vg, addr, desc, GETPC(), ESZ, MO_8, FAULT_NO, \ | ||
234 | + sve_ldnfff1_r(env, vg, addr, desc, GETPC(), 0, ESZ, MO_8, FAULT_NO, \ | ||
235 | + sve_ld1##PART##_host, sve_ld1##PART##_tlb); \ | ||
236 | +} \ | ||
237 | +void HELPER(sve_ldff1##PART##_r_mte)(CPUARMState *env, void *vg, \ | ||
238 | + target_ulong addr, uint32_t desc) \ | ||
239 | +{ \ | ||
240 | + sve_ldnfff1_r_mte(env, vg, addr, desc, GETPC(), ESZ, MO_8, FAULT_FIRST, \ | ||
241 | + sve_ld1##PART##_host, sve_ld1##PART##_tlb); \ | ||
242 | +} \ | ||
243 | +void HELPER(sve_ldnf1##PART##_r_mte)(CPUARMState *env, void *vg, \ | ||
244 | + target_ulong addr, uint32_t desc) \ | ||
245 | +{ \ | ||
246 | + sve_ldnfff1_r_mte(env, vg, addr, desc, GETPC(), ESZ, MO_8, FAULT_NO, \ | ||
247 | sve_ld1##PART##_host, sve_ld1##PART##_tlb); \ | ||
248 | } | ||
249 | |||
250 | -#define DO_LDFF1_LDNF1_2(PART, ESZ, MSZ) \ | ||
251 | +#define DO_LDFF1_LDNF1_2(PART, ESZ, MSZ) \ | ||
252 | void HELPER(sve_ldff1##PART##_le_r)(CPUARMState *env, void *vg, \ | ||
253 | target_ulong addr, uint32_t desc) \ | ||
254 | { \ | ||
255 | - sve_ldnfff1_r(env, vg, addr, desc, GETPC(), ESZ, MSZ, FAULT_FIRST, \ | ||
256 | + sve_ldnfff1_r(env, vg, addr, desc, GETPC(), 0, ESZ, MSZ, FAULT_FIRST, \ | ||
257 | sve_ld1##PART##_le_host, sve_ld1##PART##_le_tlb); \ | ||
258 | } \ | ||
259 | void HELPER(sve_ldnf1##PART##_le_r)(CPUARMState *env, void *vg, \ | ||
260 | target_ulong addr, uint32_t desc) \ | ||
261 | { \ | ||
262 | - sve_ldnfff1_r(env, vg, addr, desc, GETPC(), ESZ, MSZ, FAULT_NO, \ | ||
263 | + sve_ldnfff1_r(env, vg, addr, desc, GETPC(), 0, ESZ, MSZ, FAULT_NO, \ | ||
264 | sve_ld1##PART##_le_host, sve_ld1##PART##_le_tlb); \ | ||
265 | } \ | ||
266 | void HELPER(sve_ldff1##PART##_be_r)(CPUARMState *env, void *vg, \ | ||
267 | target_ulong addr, uint32_t desc) \ | ||
268 | { \ | ||
269 | - sve_ldnfff1_r(env, vg, addr, desc, GETPC(), ESZ, MSZ, FAULT_FIRST, \ | ||
270 | + sve_ldnfff1_r(env, vg, addr, desc, GETPC(), 0, ESZ, MSZ, FAULT_FIRST, \ | ||
271 | sve_ld1##PART##_be_host, sve_ld1##PART##_be_tlb); \ | ||
272 | } \ | ||
273 | void HELPER(sve_ldnf1##PART##_be_r)(CPUARMState *env, void *vg, \ | ||
274 | target_ulong addr, uint32_t desc) \ | ||
275 | { \ | ||
276 | - sve_ldnfff1_r(env, vg, addr, desc, GETPC(), ESZ, MSZ, FAULT_NO, \ | ||
277 | + sve_ldnfff1_r(env, vg, addr, desc, GETPC(), 0, ESZ, MSZ, FAULT_NO, \ | ||
278 | sve_ld1##PART##_be_host, sve_ld1##PART##_be_tlb); \ | ||
279 | +} \ | ||
280 | +void HELPER(sve_ldff1##PART##_le_r_mte)(CPUARMState *env, void *vg, \ | ||
281 | + target_ulong addr, uint32_t desc) \ | ||
282 | +{ \ | ||
283 | + sve_ldnfff1_r_mte(env, vg, addr, desc, GETPC(), ESZ, MSZ, FAULT_FIRST, \ | ||
284 | + sve_ld1##PART##_le_host, sve_ld1##PART##_le_tlb); \ | ||
285 | +} \ | ||
286 | +void HELPER(sve_ldnf1##PART##_le_r_mte)(CPUARMState *env, void *vg, \ | ||
287 | + target_ulong addr, uint32_t desc) \ | ||
288 | +{ \ | ||
289 | + sve_ldnfff1_r_mte(env, vg, addr, desc, GETPC(), ESZ, MSZ, FAULT_NO, \ | ||
290 | + sve_ld1##PART##_le_host, sve_ld1##PART##_le_tlb); \ | ||
291 | +} \ | ||
292 | +void HELPER(sve_ldff1##PART##_be_r_mte)(CPUARMState *env, void *vg, \ | ||
293 | + target_ulong addr, uint32_t desc) \ | ||
294 | +{ \ | ||
295 | + sve_ldnfff1_r_mte(env, vg, addr, desc, GETPC(), ESZ, MSZ, FAULT_FIRST, \ | ||
296 | + sve_ld1##PART##_be_host, sve_ld1##PART##_be_tlb); \ | ||
297 | +} \ | ||
298 | +void HELPER(sve_ldnf1##PART##_be_r_mte)(CPUARMState *env, void *vg, \ | ||
299 | + target_ulong addr, uint32_t desc) \ | ||
300 | +{ \ | ||
301 | + sve_ldnfff1_r_mte(env, vg, addr, desc, GETPC(), ESZ, MSZ, FAULT_NO, \ | ||
302 | + sve_ld1##PART##_be_host, sve_ld1##PART##_be_tlb); \ | ||
303 | } | ||
304 | |||
305 | DO_LDFF1_LDNF1_1(bb, MO_8) | ||
306 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
307 | index XXXXXXX..XXXXXXX 100644 | ||
308 | --- a/target/arm/translate-sve.c | ||
309 | +++ b/target/arm/translate-sve.c | ||
310 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD_zpri(DisasContext *s, arg_rpri_load *a) | ||
311 | |||
312 | static bool trans_LDFF1_zprr(DisasContext *s, arg_rprr_load *a) | ||
313 | { | ||
314 | - static gen_helper_gvec_mem * const fns[2][16] = { | ||
315 | - /* Little-endian */ | ||
316 | - { gen_helper_sve_ldff1bb_r, | ||
317 | - gen_helper_sve_ldff1bhu_r, | ||
318 | - gen_helper_sve_ldff1bsu_r, | ||
319 | - gen_helper_sve_ldff1bdu_r, | ||
320 | + static gen_helper_gvec_mem * const fns[2][2][16] = { | ||
321 | + { /* mte inactive, little-endian */ | ||
322 | + { gen_helper_sve_ldff1bb_r, | ||
323 | + gen_helper_sve_ldff1bhu_r, | ||
324 | + gen_helper_sve_ldff1bsu_r, | ||
325 | + gen_helper_sve_ldff1bdu_r, | ||
326 | |||
327 | - gen_helper_sve_ldff1sds_le_r, | ||
328 | - gen_helper_sve_ldff1hh_le_r, | ||
329 | - gen_helper_sve_ldff1hsu_le_r, | ||
330 | - gen_helper_sve_ldff1hdu_le_r, | ||
331 | + gen_helper_sve_ldff1sds_le_r, | ||
332 | + gen_helper_sve_ldff1hh_le_r, | ||
333 | + gen_helper_sve_ldff1hsu_le_r, | ||
334 | + gen_helper_sve_ldff1hdu_le_r, | ||
335 | |||
336 | - gen_helper_sve_ldff1hds_le_r, | ||
337 | - gen_helper_sve_ldff1hss_le_r, | ||
338 | - gen_helper_sve_ldff1ss_le_r, | ||
339 | - gen_helper_sve_ldff1sdu_le_r, | ||
340 | + gen_helper_sve_ldff1hds_le_r, | ||
341 | + gen_helper_sve_ldff1hss_le_r, | ||
342 | + gen_helper_sve_ldff1ss_le_r, | ||
343 | + gen_helper_sve_ldff1sdu_le_r, | ||
344 | |||
345 | - gen_helper_sve_ldff1bds_r, | ||
346 | - gen_helper_sve_ldff1bss_r, | ||
347 | - gen_helper_sve_ldff1bhs_r, | ||
348 | - gen_helper_sve_ldff1dd_le_r }, | ||
349 | + gen_helper_sve_ldff1bds_r, | ||
350 | + gen_helper_sve_ldff1bss_r, | ||
351 | + gen_helper_sve_ldff1bhs_r, | ||
352 | + gen_helper_sve_ldff1dd_le_r }, | ||
353 | |||
354 | - /* Big-endian */ | ||
355 | - { gen_helper_sve_ldff1bb_r, | ||
356 | - gen_helper_sve_ldff1bhu_r, | ||
357 | - gen_helper_sve_ldff1bsu_r, | ||
358 | - gen_helper_sve_ldff1bdu_r, | ||
359 | + /* mte inactive, big-endian */ | ||
360 | + { gen_helper_sve_ldff1bb_r, | ||
361 | + gen_helper_sve_ldff1bhu_r, | ||
362 | + gen_helper_sve_ldff1bsu_r, | ||
363 | + gen_helper_sve_ldff1bdu_r, | ||
364 | |||
365 | - gen_helper_sve_ldff1sds_be_r, | ||
366 | - gen_helper_sve_ldff1hh_be_r, | ||
367 | - gen_helper_sve_ldff1hsu_be_r, | ||
368 | - gen_helper_sve_ldff1hdu_be_r, | ||
369 | + gen_helper_sve_ldff1sds_be_r, | ||
370 | + gen_helper_sve_ldff1hh_be_r, | ||
371 | + gen_helper_sve_ldff1hsu_be_r, | ||
372 | + gen_helper_sve_ldff1hdu_be_r, | ||
373 | |||
374 | - gen_helper_sve_ldff1hds_be_r, | ||
375 | - gen_helper_sve_ldff1hss_be_r, | ||
376 | - gen_helper_sve_ldff1ss_be_r, | ||
377 | - gen_helper_sve_ldff1sdu_be_r, | ||
378 | + gen_helper_sve_ldff1hds_be_r, | ||
379 | + gen_helper_sve_ldff1hss_be_r, | ||
380 | + gen_helper_sve_ldff1ss_be_r, | ||
381 | + gen_helper_sve_ldff1sdu_be_r, | ||
382 | |||
383 | - gen_helper_sve_ldff1bds_r, | ||
384 | - gen_helper_sve_ldff1bss_r, | ||
385 | - gen_helper_sve_ldff1bhs_r, | ||
386 | - gen_helper_sve_ldff1dd_be_r }, | ||
387 | + gen_helper_sve_ldff1bds_r, | ||
388 | + gen_helper_sve_ldff1bss_r, | ||
389 | + gen_helper_sve_ldff1bhs_r, | ||
390 | + gen_helper_sve_ldff1dd_be_r } }, | ||
391 | + | ||
392 | + { /* mte active, little-endian */ | ||
393 | + { gen_helper_sve_ldff1bb_r_mte, | ||
394 | + gen_helper_sve_ldff1bhu_r_mte, | ||
395 | + gen_helper_sve_ldff1bsu_r_mte, | ||
396 | + gen_helper_sve_ldff1bdu_r_mte, | ||
397 | + | ||
398 | + gen_helper_sve_ldff1sds_le_r_mte, | ||
399 | + gen_helper_sve_ldff1hh_le_r_mte, | ||
400 | + gen_helper_sve_ldff1hsu_le_r_mte, | ||
401 | + gen_helper_sve_ldff1hdu_le_r_mte, | ||
402 | + | ||
403 | + gen_helper_sve_ldff1hds_le_r_mte, | ||
404 | + gen_helper_sve_ldff1hss_le_r_mte, | ||
405 | + gen_helper_sve_ldff1ss_le_r_mte, | ||
406 | + gen_helper_sve_ldff1sdu_le_r_mte, | ||
407 | + | ||
408 | + gen_helper_sve_ldff1bds_r_mte, | ||
409 | + gen_helper_sve_ldff1bss_r_mte, | ||
410 | + gen_helper_sve_ldff1bhs_r_mte, | ||
411 | + gen_helper_sve_ldff1dd_le_r_mte }, | ||
412 | + | ||
413 | + /* mte active, big-endian */ | ||
414 | + { gen_helper_sve_ldff1bb_r_mte, | ||
415 | + gen_helper_sve_ldff1bhu_r_mte, | ||
416 | + gen_helper_sve_ldff1bsu_r_mte, | ||
417 | + gen_helper_sve_ldff1bdu_r_mte, | ||
418 | + | ||
419 | + gen_helper_sve_ldff1sds_be_r_mte, | ||
420 | + gen_helper_sve_ldff1hh_be_r_mte, | ||
421 | + gen_helper_sve_ldff1hsu_be_r_mte, | ||
422 | + gen_helper_sve_ldff1hdu_be_r_mte, | ||
423 | + | ||
424 | + gen_helper_sve_ldff1hds_be_r_mte, | ||
425 | + gen_helper_sve_ldff1hss_be_r_mte, | ||
426 | + gen_helper_sve_ldff1ss_be_r_mte, | ||
427 | + gen_helper_sve_ldff1sdu_be_r_mte, | ||
428 | + | ||
429 | + gen_helper_sve_ldff1bds_r_mte, | ||
430 | + gen_helper_sve_ldff1bss_r_mte, | ||
431 | + gen_helper_sve_ldff1bhs_r_mte, | ||
432 | + gen_helper_sve_ldff1dd_be_r_mte } }, | ||
433 | }; | ||
434 | |||
435 | if (sve_access_check(s)) { | ||
436 | TCGv_i64 addr = new_tmp_a64(s); | ||
437 | tcg_gen_shli_i64(addr, cpu_reg(s, a->rm), dtype_msz(a->dtype)); | ||
438 | tcg_gen_add_i64(addr, addr, cpu_reg_sp(s, a->rn)); | ||
439 | - do_mem_zpa(s, a->rd, a->pg, addr, a->dtype, 0, false, | ||
440 | - fns[s->be_data == MO_BE][a->dtype]); | ||
441 | + do_mem_zpa(s, a->rd, a->pg, addr, a->dtype, 1, false, | ||
442 | + fns[s->mte_active[0]][s->be_data == MO_BE][a->dtype]); | ||
57 | } | 443 | } |
58 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->ipi), 0, IPI_ADDR); | 444 | return true; |
59 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->ipi), 0, gic_spi[IPI_IRQ]); | ||
60 | + | ||
61 | + object_property_set_bool(OBJECT(&s->rtc), true, "realized", &err); | ||
62 | + if (err) { | ||
63 | + error_propagate(errp, err); | ||
64 | + return; | ||
65 | + } | ||
66 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, RTC_ADDR); | ||
67 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0, gic_spi[RTC_IRQ]); | ||
68 | } | 445 | } |
69 | 446 | ||
70 | static Property xlnx_zynqmp_props[] = { | 447 | static bool trans_LDNF1_zpri(DisasContext *s, arg_rpri_load *a) |
448 | { | ||
449 | - static gen_helper_gvec_mem * const fns[2][16] = { | ||
450 | - /* Little-endian */ | ||
451 | - { gen_helper_sve_ldnf1bb_r, | ||
452 | - gen_helper_sve_ldnf1bhu_r, | ||
453 | - gen_helper_sve_ldnf1bsu_r, | ||
454 | - gen_helper_sve_ldnf1bdu_r, | ||
455 | + static gen_helper_gvec_mem * const fns[2][2][16] = { | ||
456 | + { /* mte inactive, little-endian */ | ||
457 | + { gen_helper_sve_ldnf1bb_r, | ||
458 | + gen_helper_sve_ldnf1bhu_r, | ||
459 | + gen_helper_sve_ldnf1bsu_r, | ||
460 | + gen_helper_sve_ldnf1bdu_r, | ||
461 | |||
462 | - gen_helper_sve_ldnf1sds_le_r, | ||
463 | - gen_helper_sve_ldnf1hh_le_r, | ||
464 | - gen_helper_sve_ldnf1hsu_le_r, | ||
465 | - gen_helper_sve_ldnf1hdu_le_r, | ||
466 | + gen_helper_sve_ldnf1sds_le_r, | ||
467 | + gen_helper_sve_ldnf1hh_le_r, | ||
468 | + gen_helper_sve_ldnf1hsu_le_r, | ||
469 | + gen_helper_sve_ldnf1hdu_le_r, | ||
470 | |||
471 | - gen_helper_sve_ldnf1hds_le_r, | ||
472 | - gen_helper_sve_ldnf1hss_le_r, | ||
473 | - gen_helper_sve_ldnf1ss_le_r, | ||
474 | - gen_helper_sve_ldnf1sdu_le_r, | ||
475 | + gen_helper_sve_ldnf1hds_le_r, | ||
476 | + gen_helper_sve_ldnf1hss_le_r, | ||
477 | + gen_helper_sve_ldnf1ss_le_r, | ||
478 | + gen_helper_sve_ldnf1sdu_le_r, | ||
479 | |||
480 | - gen_helper_sve_ldnf1bds_r, | ||
481 | - gen_helper_sve_ldnf1bss_r, | ||
482 | - gen_helper_sve_ldnf1bhs_r, | ||
483 | - gen_helper_sve_ldnf1dd_le_r }, | ||
484 | + gen_helper_sve_ldnf1bds_r, | ||
485 | + gen_helper_sve_ldnf1bss_r, | ||
486 | + gen_helper_sve_ldnf1bhs_r, | ||
487 | + gen_helper_sve_ldnf1dd_le_r }, | ||
488 | |||
489 | - /* Big-endian */ | ||
490 | - { gen_helper_sve_ldnf1bb_r, | ||
491 | - gen_helper_sve_ldnf1bhu_r, | ||
492 | - gen_helper_sve_ldnf1bsu_r, | ||
493 | - gen_helper_sve_ldnf1bdu_r, | ||
494 | + /* mte inactive, big-endian */ | ||
495 | + { gen_helper_sve_ldnf1bb_r, | ||
496 | + gen_helper_sve_ldnf1bhu_r, | ||
497 | + gen_helper_sve_ldnf1bsu_r, | ||
498 | + gen_helper_sve_ldnf1bdu_r, | ||
499 | |||
500 | - gen_helper_sve_ldnf1sds_be_r, | ||
501 | - gen_helper_sve_ldnf1hh_be_r, | ||
502 | - gen_helper_sve_ldnf1hsu_be_r, | ||
503 | - gen_helper_sve_ldnf1hdu_be_r, | ||
504 | + gen_helper_sve_ldnf1sds_be_r, | ||
505 | + gen_helper_sve_ldnf1hh_be_r, | ||
506 | + gen_helper_sve_ldnf1hsu_be_r, | ||
507 | + gen_helper_sve_ldnf1hdu_be_r, | ||
508 | |||
509 | - gen_helper_sve_ldnf1hds_be_r, | ||
510 | - gen_helper_sve_ldnf1hss_be_r, | ||
511 | - gen_helper_sve_ldnf1ss_be_r, | ||
512 | - gen_helper_sve_ldnf1sdu_be_r, | ||
513 | + gen_helper_sve_ldnf1hds_be_r, | ||
514 | + gen_helper_sve_ldnf1hss_be_r, | ||
515 | + gen_helper_sve_ldnf1ss_be_r, | ||
516 | + gen_helper_sve_ldnf1sdu_be_r, | ||
517 | |||
518 | - gen_helper_sve_ldnf1bds_r, | ||
519 | - gen_helper_sve_ldnf1bss_r, | ||
520 | - gen_helper_sve_ldnf1bhs_r, | ||
521 | - gen_helper_sve_ldnf1dd_be_r }, | ||
522 | + gen_helper_sve_ldnf1bds_r, | ||
523 | + gen_helper_sve_ldnf1bss_r, | ||
524 | + gen_helper_sve_ldnf1bhs_r, | ||
525 | + gen_helper_sve_ldnf1dd_be_r } }, | ||
526 | + | ||
527 | + { /* mte inactive, little-endian */ | ||
528 | + { gen_helper_sve_ldnf1bb_r_mte, | ||
529 | + gen_helper_sve_ldnf1bhu_r_mte, | ||
530 | + gen_helper_sve_ldnf1bsu_r_mte, | ||
531 | + gen_helper_sve_ldnf1bdu_r_mte, | ||
532 | + | ||
533 | + gen_helper_sve_ldnf1sds_le_r_mte, | ||
534 | + gen_helper_sve_ldnf1hh_le_r_mte, | ||
535 | + gen_helper_sve_ldnf1hsu_le_r_mte, | ||
536 | + gen_helper_sve_ldnf1hdu_le_r_mte, | ||
537 | + | ||
538 | + gen_helper_sve_ldnf1hds_le_r_mte, | ||
539 | + gen_helper_sve_ldnf1hss_le_r_mte, | ||
540 | + gen_helper_sve_ldnf1ss_le_r_mte, | ||
541 | + gen_helper_sve_ldnf1sdu_le_r_mte, | ||
542 | + | ||
543 | + gen_helper_sve_ldnf1bds_r_mte, | ||
544 | + gen_helper_sve_ldnf1bss_r_mte, | ||
545 | + gen_helper_sve_ldnf1bhs_r_mte, | ||
546 | + gen_helper_sve_ldnf1dd_le_r_mte }, | ||
547 | + | ||
548 | + /* mte inactive, big-endian */ | ||
549 | + { gen_helper_sve_ldnf1bb_r_mte, | ||
550 | + gen_helper_sve_ldnf1bhu_r_mte, | ||
551 | + gen_helper_sve_ldnf1bsu_r_mte, | ||
552 | + gen_helper_sve_ldnf1bdu_r_mte, | ||
553 | + | ||
554 | + gen_helper_sve_ldnf1sds_be_r_mte, | ||
555 | + gen_helper_sve_ldnf1hh_be_r_mte, | ||
556 | + gen_helper_sve_ldnf1hsu_be_r_mte, | ||
557 | + gen_helper_sve_ldnf1hdu_be_r_mte, | ||
558 | + | ||
559 | + gen_helper_sve_ldnf1hds_be_r_mte, | ||
560 | + gen_helper_sve_ldnf1hss_be_r_mte, | ||
561 | + gen_helper_sve_ldnf1ss_be_r_mte, | ||
562 | + gen_helper_sve_ldnf1sdu_be_r_mte, | ||
563 | + | ||
564 | + gen_helper_sve_ldnf1bds_r_mte, | ||
565 | + gen_helper_sve_ldnf1bss_r_mte, | ||
566 | + gen_helper_sve_ldnf1bhs_r_mte, | ||
567 | + gen_helper_sve_ldnf1dd_be_r_mte } }, | ||
568 | }; | ||
569 | |||
570 | if (sve_access_check(s)) { | ||
571 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDNF1_zpri(DisasContext *s, arg_rpri_load *a) | ||
572 | TCGv_i64 addr = new_tmp_a64(s); | ||
573 | |||
574 | tcg_gen_addi_i64(addr, cpu_reg_sp(s, a->rn), off); | ||
575 | - do_mem_zpa(s, a->rd, a->pg, addr, a->dtype, 0, false, | ||
576 | - fns[s->be_data == MO_BE][a->dtype]); | ||
577 | + do_mem_zpa(s, a->rd, a->pg, addr, a->dtype, 1, false, | ||
578 | + fns[s->mte_active[0]][s->be_data == MO_BE][a->dtype]); | ||
579 | } | ||
580 | return true; | ||
581 | } | ||
71 | -- | 582 | -- |
72 | 2.16.2 | 583 | 2.20.1 |
73 | 584 | ||
74 | 585 | diff view generated by jsdifflib |
1 | The or-irq.h header file is missing the customary guard against | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | multiple inclusion, which means compilation fails if it gets | ||
3 | included twice. Fix the omission. | ||
4 | 2 | ||
3 | We still need to handle tbi for user-only when mte is inactive. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20200626033144.790098-37-richard.henderson@linaro.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20180220180325.29818-11-peter.maydell@linaro.org | ||
9 | --- | 9 | --- |
10 | include/hw/or-irq.h | 5 +++++ | 10 | target/arm/translate-a64.h | 1 + |
11 | 1 file changed, 5 insertions(+) | 11 | target/arm/translate-a64.c | 2 +- |
12 | target/arm/translate-sve.c | 6 ++++-- | ||
13 | 3 files changed, 6 insertions(+), 3 deletions(-) | ||
12 | 14 | ||
13 | diff --git a/include/hw/or-irq.h b/include/hw/or-irq.h | 15 | diff --git a/target/arm/translate-a64.h b/target/arm/translate-a64.h |
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/include/hw/or-irq.h | 17 | --- a/target/arm/translate-a64.h |
16 | +++ b/include/hw/or-irq.h | 18 | +++ b/target/arm/translate-a64.h |
17 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ TCGv_ptr get_fpstatus_ptr(bool); |
18 | * THE SOFTWARE. | 20 | bool logic_imm_decode_wmask(uint64_t *result, unsigned int immn, |
21 | unsigned int imms, unsigned int immr); | ||
22 | bool sve_access_check(DisasContext *s); | ||
23 | +TCGv_i64 clean_data_tbi(DisasContext *s, TCGv_i64 addr); | ||
24 | TCGv_i64 gen_mte_check1(DisasContext *s, TCGv_i64 addr, bool is_write, | ||
25 | bool tag_checked, int log2_size); | ||
26 | TCGv_i64 gen_mte_checkN(DisasContext *s, TCGv_i64 addr, bool is_write, | ||
27 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/translate-a64.c | ||
30 | +++ b/target/arm/translate-a64.c | ||
31 | @@ -XXX,XX +XXX,XX @@ static void gen_a64_set_pc(DisasContext *s, TCGv_i64 src) | ||
32 | * of the write-back address. | ||
19 | */ | 33 | */ |
20 | 34 | ||
21 | +#ifndef HW_OR_IRQ_H | 35 | -static TCGv_i64 clean_data_tbi(DisasContext *s, TCGv_i64 addr) |
22 | +#define HW_OR_IRQ_H | 36 | +TCGv_i64 clean_data_tbi(DisasContext *s, TCGv_i64 addr) |
37 | { | ||
38 | TCGv_i64 clean = new_tmp_a64(s); | ||
39 | #ifdef CONFIG_USER_ONLY | ||
40 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/translate-sve.c | ||
43 | +++ b/target/arm/translate-sve.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
45 | * For e.g. LD4, there are not enough arguments to pass all 4 | ||
46 | * registers as pointers, so encode the regno into the data field. | ||
47 | * For consistency, do this even for LD1. | ||
48 | - * TODO: mte_n check here while callers are updated. | ||
49 | */ | ||
50 | - if (mte_n && s->mte_active[0]) { | ||
51 | + if (s->mte_active[0]) { | ||
52 | int msz = dtype_msz(dtype); | ||
53 | |||
54 | desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); | ||
55 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
56 | desc = FIELD_DP32(desc, MTEDESC, ESIZE, 1 << msz); | ||
57 | desc = FIELD_DP32(desc, MTEDESC, TSIZE, mte_n << msz); | ||
58 | desc <<= SVE_MTEDESC_SHIFT; | ||
59 | + } else { | ||
60 | + addr = clean_data_tbi(s, addr); | ||
61 | } | ||
23 | + | 62 | + |
24 | #include "hw/irq.h" | 63 | desc = simd_desc(vsz, vsz, zt | desc); |
25 | #include "hw/sysbus.h" | 64 | t_desc = tcg_const_i32(desc); |
26 | #include "qom/object.h" | 65 | t_pg = tcg_temp_new_ptr(); |
27 | @@ -XXX,XX +XXX,XX @@ struct OrIRQState { | ||
28 | bool levels[MAX_OR_LINES]; | ||
29 | uint16_t num_lines; | ||
30 | }; | ||
31 | + | ||
32 | +#endif | ||
33 | -- | 66 | -- |
34 | 2.16.2 | 67 | 2.20.1 |
35 | 68 | ||
36 | 69 | diff view generated by jsdifflib |
1 | From: Alistair Francis <alistair.francis@xilinx.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Allow the guest to determine the time set from the QEMU command line. | 3 | Because the elements are non-sequential, we cannot eliminate many |
4 | tests straight away like we can for sequential operations. But | ||
5 | we often have the PTE details handy, so we can test for Tagged. | ||
4 | 6 | ||
5 | This includes adding a trace event to debug the new time. | ||
6 | |||
7 | Signed-off-by: Alistair Francis <alistair.francis@xilinx.com> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20200626033144.790098-38-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | include/hw/timer/xlnx-zynqmp-rtc.h | 2 ++ | 12 | target/arm/helper-sve.h | 285 ++++++++++++++++ |
13 | hw/timer/xlnx-zynqmp-rtc.c | 58 ++++++++++++++++++++++++++++++++++++++ | 13 | target/arm/sve_helper.c | 185 +++++++++-- |
14 | hw/timer/trace-events | 3 ++ | 14 | target/arm/translate-sve.c | 650 +++++++++++++++++++++++++------------ |
15 | 3 files changed, 63 insertions(+) | 15 | 3 files changed, 872 insertions(+), 248 deletions(-) |
16 | 16 | ||
17 | diff --git a/include/hw/timer/xlnx-zynqmp-rtc.h b/include/hw/timer/xlnx-zynqmp-rtc.h | 17 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h |
18 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/hw/timer/xlnx-zynqmp-rtc.h | 19 | --- a/target/arm/helper-sve.h |
20 | +++ b/include/hw/timer/xlnx-zynqmp-rtc.h | 20 | +++ b/target/arm/helper-sve.h |
21 | @@ -XXX,XX +XXX,XX @@ typedef struct XlnxZynqMPRTC { | 21 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_6(sve_ldsds_le_zd, TCG_CALL_NO_WG, |
22 | qemu_irq irq_rtc_int; | 22 | DEF_HELPER_FLAGS_6(sve_ldsds_be_zd, TCG_CALL_NO_WG, |
23 | qemu_irq irq_addr_error_int; | 23 | void, env, ptr, ptr, ptr, tl, i32) |
24 | 24 | ||
25 | + uint32_t tick_offset; | 25 | +DEF_HELPER_FLAGS_6(sve_ldbsu_zsu_mte, TCG_CALL_NO_WG, |
26 | + | 26 | + void, env, ptr, ptr, ptr, tl, i32) |
27 | uint32_t regs[XLNX_ZYNQMP_RTC_R_MAX]; | 27 | +DEF_HELPER_FLAGS_6(sve_ldhsu_le_zsu_mte, TCG_CALL_NO_WG, |
28 | RegisterInfo regs_info[XLNX_ZYNQMP_RTC_R_MAX]; | 28 | + void, env, ptr, ptr, ptr, tl, i32) |
29 | } XlnxZynqMPRTC; | 29 | +DEF_HELPER_FLAGS_6(sve_ldhsu_be_zsu_mte, TCG_CALL_NO_WG, |
30 | diff --git a/hw/timer/xlnx-zynqmp-rtc.c b/hw/timer/xlnx-zynqmp-rtc.c | 30 | + void, env, ptr, ptr, ptr, tl, i32) |
31 | +DEF_HELPER_FLAGS_6(sve_ldss_le_zsu_mte, TCG_CALL_NO_WG, | ||
32 | + void, env, ptr, ptr, ptr, tl, i32) | ||
33 | +DEF_HELPER_FLAGS_6(sve_ldss_be_zsu_mte, TCG_CALL_NO_WG, | ||
34 | + void, env, ptr, ptr, ptr, tl, i32) | ||
35 | +DEF_HELPER_FLAGS_6(sve_ldbss_zsu_mte, TCG_CALL_NO_WG, | ||
36 | + void, env, ptr, ptr, ptr, tl, i32) | ||
37 | +DEF_HELPER_FLAGS_6(sve_ldhss_le_zsu_mte, TCG_CALL_NO_WG, | ||
38 | + void, env, ptr, ptr, ptr, tl, i32) | ||
39 | +DEF_HELPER_FLAGS_6(sve_ldhss_be_zsu_mte, TCG_CALL_NO_WG, | ||
40 | + void, env, ptr, ptr, ptr, tl, i32) | ||
41 | + | ||
42 | +DEF_HELPER_FLAGS_6(sve_ldbsu_zss_mte, TCG_CALL_NO_WG, | ||
43 | + void, env, ptr, ptr, ptr, tl, i32) | ||
44 | +DEF_HELPER_FLAGS_6(sve_ldhsu_le_zss_mte, TCG_CALL_NO_WG, | ||
45 | + void, env, ptr, ptr, ptr, tl, i32) | ||
46 | +DEF_HELPER_FLAGS_6(sve_ldhsu_be_zss_mte, TCG_CALL_NO_WG, | ||
47 | + void, env, ptr, ptr, ptr, tl, i32) | ||
48 | +DEF_HELPER_FLAGS_6(sve_ldss_le_zss_mte, TCG_CALL_NO_WG, | ||
49 | + void, env, ptr, ptr, ptr, tl, i32) | ||
50 | +DEF_HELPER_FLAGS_6(sve_ldss_be_zss_mte, TCG_CALL_NO_WG, | ||
51 | + void, env, ptr, ptr, ptr, tl, i32) | ||
52 | +DEF_HELPER_FLAGS_6(sve_ldbss_zss_mte, TCG_CALL_NO_WG, | ||
53 | + void, env, ptr, ptr, ptr, tl, i32) | ||
54 | +DEF_HELPER_FLAGS_6(sve_ldhss_le_zss_mte, TCG_CALL_NO_WG, | ||
55 | + void, env, ptr, ptr, ptr, tl, i32) | ||
56 | +DEF_HELPER_FLAGS_6(sve_ldhss_be_zss_mte, TCG_CALL_NO_WG, | ||
57 | + void, env, ptr, ptr, ptr, tl, i32) | ||
58 | + | ||
59 | +DEF_HELPER_FLAGS_6(sve_ldbdu_zsu_mte, TCG_CALL_NO_WG, | ||
60 | + void, env, ptr, ptr, ptr, tl, i32) | ||
61 | +DEF_HELPER_FLAGS_6(sve_ldhdu_le_zsu_mte, TCG_CALL_NO_WG, | ||
62 | + void, env, ptr, ptr, ptr, tl, i32) | ||
63 | +DEF_HELPER_FLAGS_6(sve_ldhdu_be_zsu_mte, TCG_CALL_NO_WG, | ||
64 | + void, env, ptr, ptr, ptr, tl, i32) | ||
65 | +DEF_HELPER_FLAGS_6(sve_ldsdu_le_zsu_mte, TCG_CALL_NO_WG, | ||
66 | + void, env, ptr, ptr, ptr, tl, i32) | ||
67 | +DEF_HELPER_FLAGS_6(sve_ldsdu_be_zsu_mte, TCG_CALL_NO_WG, | ||
68 | + void, env, ptr, ptr, ptr, tl, i32) | ||
69 | +DEF_HELPER_FLAGS_6(sve_lddd_le_zsu_mte, TCG_CALL_NO_WG, | ||
70 | + void, env, ptr, ptr, ptr, tl, i32) | ||
71 | +DEF_HELPER_FLAGS_6(sve_lddd_be_zsu_mte, TCG_CALL_NO_WG, | ||
72 | + void, env, ptr, ptr, ptr, tl, i32) | ||
73 | +DEF_HELPER_FLAGS_6(sve_ldbds_zsu_mte, TCG_CALL_NO_WG, | ||
74 | + void, env, ptr, ptr, ptr, tl, i32) | ||
75 | +DEF_HELPER_FLAGS_6(sve_ldhds_le_zsu_mte, TCG_CALL_NO_WG, | ||
76 | + void, env, ptr, ptr, ptr, tl, i32) | ||
77 | +DEF_HELPER_FLAGS_6(sve_ldhds_be_zsu_mte, TCG_CALL_NO_WG, | ||
78 | + void, env, ptr, ptr, ptr, tl, i32) | ||
79 | +DEF_HELPER_FLAGS_6(sve_ldsds_le_zsu_mte, TCG_CALL_NO_WG, | ||
80 | + void, env, ptr, ptr, ptr, tl, i32) | ||
81 | +DEF_HELPER_FLAGS_6(sve_ldsds_be_zsu_mte, TCG_CALL_NO_WG, | ||
82 | + void, env, ptr, ptr, ptr, tl, i32) | ||
83 | + | ||
84 | +DEF_HELPER_FLAGS_6(sve_ldbdu_zss_mte, TCG_CALL_NO_WG, | ||
85 | + void, env, ptr, ptr, ptr, tl, i32) | ||
86 | +DEF_HELPER_FLAGS_6(sve_ldhdu_le_zss_mte, TCG_CALL_NO_WG, | ||
87 | + void, env, ptr, ptr, ptr, tl, i32) | ||
88 | +DEF_HELPER_FLAGS_6(sve_ldhdu_be_zss_mte, TCG_CALL_NO_WG, | ||
89 | + void, env, ptr, ptr, ptr, tl, i32) | ||
90 | +DEF_HELPER_FLAGS_6(sve_ldsdu_le_zss_mte, TCG_CALL_NO_WG, | ||
91 | + void, env, ptr, ptr, ptr, tl, i32) | ||
92 | +DEF_HELPER_FLAGS_6(sve_ldsdu_be_zss_mte, TCG_CALL_NO_WG, | ||
93 | + void, env, ptr, ptr, ptr, tl, i32) | ||
94 | +DEF_HELPER_FLAGS_6(sve_lddd_le_zss_mte, TCG_CALL_NO_WG, | ||
95 | + void, env, ptr, ptr, ptr, tl, i32) | ||
96 | +DEF_HELPER_FLAGS_6(sve_lddd_be_zss_mte, TCG_CALL_NO_WG, | ||
97 | + void, env, ptr, ptr, ptr, tl, i32) | ||
98 | +DEF_HELPER_FLAGS_6(sve_ldbds_zss_mte, TCG_CALL_NO_WG, | ||
99 | + void, env, ptr, ptr, ptr, tl, i32) | ||
100 | +DEF_HELPER_FLAGS_6(sve_ldhds_le_zss_mte, TCG_CALL_NO_WG, | ||
101 | + void, env, ptr, ptr, ptr, tl, i32) | ||
102 | +DEF_HELPER_FLAGS_6(sve_ldhds_be_zss_mte, TCG_CALL_NO_WG, | ||
103 | + void, env, ptr, ptr, ptr, tl, i32) | ||
104 | +DEF_HELPER_FLAGS_6(sve_ldsds_le_zss_mte, TCG_CALL_NO_WG, | ||
105 | + void, env, ptr, ptr, ptr, tl, i32) | ||
106 | +DEF_HELPER_FLAGS_6(sve_ldsds_be_zss_mte, TCG_CALL_NO_WG, | ||
107 | + void, env, ptr, ptr, ptr, tl, i32) | ||
108 | + | ||
109 | +DEF_HELPER_FLAGS_6(sve_ldbdu_zd_mte, TCG_CALL_NO_WG, | ||
110 | + void, env, ptr, ptr, ptr, tl, i32) | ||
111 | +DEF_HELPER_FLAGS_6(sve_ldhdu_le_zd_mte, TCG_CALL_NO_WG, | ||
112 | + void, env, ptr, ptr, ptr, tl, i32) | ||
113 | +DEF_HELPER_FLAGS_6(sve_ldhdu_be_zd_mte, TCG_CALL_NO_WG, | ||
114 | + void, env, ptr, ptr, ptr, tl, i32) | ||
115 | +DEF_HELPER_FLAGS_6(sve_ldsdu_le_zd_mte, TCG_CALL_NO_WG, | ||
116 | + void, env, ptr, ptr, ptr, tl, i32) | ||
117 | +DEF_HELPER_FLAGS_6(sve_ldsdu_be_zd_mte, TCG_CALL_NO_WG, | ||
118 | + void, env, ptr, ptr, ptr, tl, i32) | ||
119 | +DEF_HELPER_FLAGS_6(sve_lddd_le_zd_mte, TCG_CALL_NO_WG, | ||
120 | + void, env, ptr, ptr, ptr, tl, i32) | ||
121 | +DEF_HELPER_FLAGS_6(sve_lddd_be_zd_mte, TCG_CALL_NO_WG, | ||
122 | + void, env, ptr, ptr, ptr, tl, i32) | ||
123 | +DEF_HELPER_FLAGS_6(sve_ldbds_zd_mte, TCG_CALL_NO_WG, | ||
124 | + void, env, ptr, ptr, ptr, tl, i32) | ||
125 | +DEF_HELPER_FLAGS_6(sve_ldhds_le_zd_mte, TCG_CALL_NO_WG, | ||
126 | + void, env, ptr, ptr, ptr, tl, i32) | ||
127 | +DEF_HELPER_FLAGS_6(sve_ldhds_be_zd_mte, TCG_CALL_NO_WG, | ||
128 | + void, env, ptr, ptr, ptr, tl, i32) | ||
129 | +DEF_HELPER_FLAGS_6(sve_ldsds_le_zd_mte, TCG_CALL_NO_WG, | ||
130 | + void, env, ptr, ptr, ptr, tl, i32) | ||
131 | +DEF_HELPER_FLAGS_6(sve_ldsds_be_zd_mte, TCG_CALL_NO_WG, | ||
132 | + void, env, ptr, ptr, ptr, tl, i32) | ||
133 | + | ||
134 | DEF_HELPER_FLAGS_6(sve_ldffbsu_zsu, TCG_CALL_NO_WG, | ||
135 | void, env, ptr, ptr, ptr, tl, i32) | ||
136 | DEF_HELPER_FLAGS_6(sve_ldffhsu_le_zsu, TCG_CALL_NO_WG, | ||
137 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_6(sve_ldffsds_le_zd, TCG_CALL_NO_WG, | ||
138 | DEF_HELPER_FLAGS_6(sve_ldffsds_be_zd, TCG_CALL_NO_WG, | ||
139 | void, env, ptr, ptr, ptr, tl, i32) | ||
140 | |||
141 | +DEF_HELPER_FLAGS_6(sve_ldffbsu_zsu_mte, TCG_CALL_NO_WG, | ||
142 | + void, env, ptr, ptr, ptr, tl, i32) | ||
143 | +DEF_HELPER_FLAGS_6(sve_ldffhsu_le_zsu_mte, TCG_CALL_NO_WG, | ||
144 | + void, env, ptr, ptr, ptr, tl, i32) | ||
145 | +DEF_HELPER_FLAGS_6(sve_ldffhsu_be_zsu_mte, TCG_CALL_NO_WG, | ||
146 | + void, env, ptr, ptr, ptr, tl, i32) | ||
147 | +DEF_HELPER_FLAGS_6(sve_ldffss_le_zsu_mte, TCG_CALL_NO_WG, | ||
148 | + void, env, ptr, ptr, ptr, tl, i32) | ||
149 | +DEF_HELPER_FLAGS_6(sve_ldffss_be_zsu_mte, TCG_CALL_NO_WG, | ||
150 | + void, env, ptr, ptr, ptr, tl, i32) | ||
151 | +DEF_HELPER_FLAGS_6(sve_ldffbss_zsu_mte, TCG_CALL_NO_WG, | ||
152 | + void, env, ptr, ptr, ptr, tl, i32) | ||
153 | +DEF_HELPER_FLAGS_6(sve_ldffhss_le_zsu_mte, TCG_CALL_NO_WG, | ||
154 | + void, env, ptr, ptr, ptr, tl, i32) | ||
155 | +DEF_HELPER_FLAGS_6(sve_ldffhss_be_zsu_mte, TCG_CALL_NO_WG, | ||
156 | + void, env, ptr, ptr, ptr, tl, i32) | ||
157 | + | ||
158 | +DEF_HELPER_FLAGS_6(sve_ldffbsu_zss_mte, TCG_CALL_NO_WG, | ||
159 | + void, env, ptr, ptr, ptr, tl, i32) | ||
160 | +DEF_HELPER_FLAGS_6(sve_ldffhsu_le_zss_mte, TCG_CALL_NO_WG, | ||
161 | + void, env, ptr, ptr, ptr, tl, i32) | ||
162 | +DEF_HELPER_FLAGS_6(sve_ldffhsu_be_zss_mte, TCG_CALL_NO_WG, | ||
163 | + void, env, ptr, ptr, ptr, tl, i32) | ||
164 | +DEF_HELPER_FLAGS_6(sve_ldffss_le_zss_mte, TCG_CALL_NO_WG, | ||
165 | + void, env, ptr, ptr, ptr, tl, i32) | ||
166 | +DEF_HELPER_FLAGS_6(sve_ldffss_be_zss_mte, TCG_CALL_NO_WG, | ||
167 | + void, env, ptr, ptr, ptr, tl, i32) | ||
168 | +DEF_HELPER_FLAGS_6(sve_ldffbss_zss_mte, TCG_CALL_NO_WG, | ||
169 | + void, env, ptr, ptr, ptr, tl, i32) | ||
170 | +DEF_HELPER_FLAGS_6(sve_ldffhss_le_zss_mte, TCG_CALL_NO_WG, | ||
171 | + void, env, ptr, ptr, ptr, tl, i32) | ||
172 | +DEF_HELPER_FLAGS_6(sve_ldffhss_be_zss_mte, TCG_CALL_NO_WG, | ||
173 | + void, env, ptr, ptr, ptr, tl, i32) | ||
174 | + | ||
175 | +DEF_HELPER_FLAGS_6(sve_ldffbdu_zsu_mte, TCG_CALL_NO_WG, | ||
176 | + void, env, ptr, ptr, ptr, tl, i32) | ||
177 | +DEF_HELPER_FLAGS_6(sve_ldffhdu_le_zsu_mte, TCG_CALL_NO_WG, | ||
178 | + void, env, ptr, ptr, ptr, tl, i32) | ||
179 | +DEF_HELPER_FLAGS_6(sve_ldffhdu_be_zsu_mte, TCG_CALL_NO_WG, | ||
180 | + void, env, ptr, ptr, ptr, tl, i32) | ||
181 | +DEF_HELPER_FLAGS_6(sve_ldffsdu_le_zsu_mte, TCG_CALL_NO_WG, | ||
182 | + void, env, ptr, ptr, ptr, tl, i32) | ||
183 | +DEF_HELPER_FLAGS_6(sve_ldffsdu_be_zsu_mte, TCG_CALL_NO_WG, | ||
184 | + void, env, ptr, ptr, ptr, tl, i32) | ||
185 | +DEF_HELPER_FLAGS_6(sve_ldffdd_le_zsu_mte, TCG_CALL_NO_WG, | ||
186 | + void, env, ptr, ptr, ptr, tl, i32) | ||
187 | +DEF_HELPER_FLAGS_6(sve_ldffdd_be_zsu_mte, TCG_CALL_NO_WG, | ||
188 | + void, env, ptr, ptr, ptr, tl, i32) | ||
189 | +DEF_HELPER_FLAGS_6(sve_ldffbds_zsu_mte, TCG_CALL_NO_WG, | ||
190 | + void, env, ptr, ptr, ptr, tl, i32) | ||
191 | +DEF_HELPER_FLAGS_6(sve_ldffhds_le_zsu_mte, TCG_CALL_NO_WG, | ||
192 | + void, env, ptr, ptr, ptr, tl, i32) | ||
193 | +DEF_HELPER_FLAGS_6(sve_ldffhds_be_zsu_mte, TCG_CALL_NO_WG, | ||
194 | + void, env, ptr, ptr, ptr, tl, i32) | ||
195 | +DEF_HELPER_FLAGS_6(sve_ldffsds_le_zsu_mte, TCG_CALL_NO_WG, | ||
196 | + void, env, ptr, ptr, ptr, tl, i32) | ||
197 | +DEF_HELPER_FLAGS_6(sve_ldffsds_be_zsu_mte, TCG_CALL_NO_WG, | ||
198 | + void, env, ptr, ptr, ptr, tl, i32) | ||
199 | + | ||
200 | +DEF_HELPER_FLAGS_6(sve_ldffbdu_zss_mte, TCG_CALL_NO_WG, | ||
201 | + void, env, ptr, ptr, ptr, tl, i32) | ||
202 | +DEF_HELPER_FLAGS_6(sve_ldffhdu_le_zss_mte, TCG_CALL_NO_WG, | ||
203 | + void, env, ptr, ptr, ptr, tl, i32) | ||
204 | +DEF_HELPER_FLAGS_6(sve_ldffhdu_be_zss_mte, TCG_CALL_NO_WG, | ||
205 | + void, env, ptr, ptr, ptr, tl, i32) | ||
206 | +DEF_HELPER_FLAGS_6(sve_ldffsdu_le_zss_mte, TCG_CALL_NO_WG, | ||
207 | + void, env, ptr, ptr, ptr, tl, i32) | ||
208 | +DEF_HELPER_FLAGS_6(sve_ldffsdu_be_zss_mte, TCG_CALL_NO_WG, | ||
209 | + void, env, ptr, ptr, ptr, tl, i32) | ||
210 | +DEF_HELPER_FLAGS_6(sve_ldffdd_le_zss_mte, TCG_CALL_NO_WG, | ||
211 | + void, env, ptr, ptr, ptr, tl, i32) | ||
212 | +DEF_HELPER_FLAGS_6(sve_ldffdd_be_zss_mte, TCG_CALL_NO_WG, | ||
213 | + void, env, ptr, ptr, ptr, tl, i32) | ||
214 | +DEF_HELPER_FLAGS_6(sve_ldffbds_zss_mte, TCG_CALL_NO_WG, | ||
215 | + void, env, ptr, ptr, ptr, tl, i32) | ||
216 | +DEF_HELPER_FLAGS_6(sve_ldffhds_le_zss_mte, TCG_CALL_NO_WG, | ||
217 | + void, env, ptr, ptr, ptr, tl, i32) | ||
218 | +DEF_HELPER_FLAGS_6(sve_ldffhds_be_zss_mte, TCG_CALL_NO_WG, | ||
219 | + void, env, ptr, ptr, ptr, tl, i32) | ||
220 | +DEF_HELPER_FLAGS_6(sve_ldffsds_le_zss_mte, TCG_CALL_NO_WG, | ||
221 | + void, env, ptr, ptr, ptr, tl, i32) | ||
222 | +DEF_HELPER_FLAGS_6(sve_ldffsds_be_zss_mte, TCG_CALL_NO_WG, | ||
223 | + void, env, ptr, ptr, ptr, tl, i32) | ||
224 | + | ||
225 | +DEF_HELPER_FLAGS_6(sve_ldffbdu_zd_mte, TCG_CALL_NO_WG, | ||
226 | + void, env, ptr, ptr, ptr, tl, i32) | ||
227 | +DEF_HELPER_FLAGS_6(sve_ldffhdu_le_zd_mte, TCG_CALL_NO_WG, | ||
228 | + void, env, ptr, ptr, ptr, tl, i32) | ||
229 | +DEF_HELPER_FLAGS_6(sve_ldffhdu_be_zd_mte, TCG_CALL_NO_WG, | ||
230 | + void, env, ptr, ptr, ptr, tl, i32) | ||
231 | +DEF_HELPER_FLAGS_6(sve_ldffsdu_le_zd_mte, TCG_CALL_NO_WG, | ||
232 | + void, env, ptr, ptr, ptr, tl, i32) | ||
233 | +DEF_HELPER_FLAGS_6(sve_ldffsdu_be_zd_mte, TCG_CALL_NO_WG, | ||
234 | + void, env, ptr, ptr, ptr, tl, i32) | ||
235 | +DEF_HELPER_FLAGS_6(sve_ldffdd_le_zd_mte, TCG_CALL_NO_WG, | ||
236 | + void, env, ptr, ptr, ptr, tl, i32) | ||
237 | +DEF_HELPER_FLAGS_6(sve_ldffdd_be_zd_mte, TCG_CALL_NO_WG, | ||
238 | + void, env, ptr, ptr, ptr, tl, i32) | ||
239 | +DEF_HELPER_FLAGS_6(sve_ldffbds_zd_mte, TCG_CALL_NO_WG, | ||
240 | + void, env, ptr, ptr, ptr, tl, i32) | ||
241 | +DEF_HELPER_FLAGS_6(sve_ldffhds_le_zd_mte, TCG_CALL_NO_WG, | ||
242 | + void, env, ptr, ptr, ptr, tl, i32) | ||
243 | +DEF_HELPER_FLAGS_6(sve_ldffhds_be_zd_mte, TCG_CALL_NO_WG, | ||
244 | + void, env, ptr, ptr, ptr, tl, i32) | ||
245 | +DEF_HELPER_FLAGS_6(sve_ldffsds_le_zd_mte, TCG_CALL_NO_WG, | ||
246 | + void, env, ptr, ptr, ptr, tl, i32) | ||
247 | +DEF_HELPER_FLAGS_6(sve_ldffsds_be_zd_mte, TCG_CALL_NO_WG, | ||
248 | + void, env, ptr, ptr, ptr, tl, i32) | ||
249 | + | ||
250 | DEF_HELPER_FLAGS_6(sve_stbs_zsu, TCG_CALL_NO_WG, | ||
251 | void, env, ptr, ptr, ptr, tl, i32) | ||
252 | DEF_HELPER_FLAGS_6(sve_sths_le_zsu, TCG_CALL_NO_WG, | ||
253 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_6(sve_stdd_le_zd, TCG_CALL_NO_WG, | ||
254 | DEF_HELPER_FLAGS_6(sve_stdd_be_zd, TCG_CALL_NO_WG, | ||
255 | void, env, ptr, ptr, ptr, tl, i32) | ||
256 | |||
257 | +DEF_HELPER_FLAGS_6(sve_stbs_zsu_mte, TCG_CALL_NO_WG, | ||
258 | + void, env, ptr, ptr, ptr, tl, i32) | ||
259 | +DEF_HELPER_FLAGS_6(sve_sths_le_zsu_mte, TCG_CALL_NO_WG, | ||
260 | + void, env, ptr, ptr, ptr, tl, i32) | ||
261 | +DEF_HELPER_FLAGS_6(sve_sths_be_zsu_mte, TCG_CALL_NO_WG, | ||
262 | + void, env, ptr, ptr, ptr, tl, i32) | ||
263 | +DEF_HELPER_FLAGS_6(sve_stss_le_zsu_mte, TCG_CALL_NO_WG, | ||
264 | + void, env, ptr, ptr, ptr, tl, i32) | ||
265 | +DEF_HELPER_FLAGS_6(sve_stss_be_zsu_mte, TCG_CALL_NO_WG, | ||
266 | + void, env, ptr, ptr, ptr, tl, i32) | ||
267 | + | ||
268 | +DEF_HELPER_FLAGS_6(sve_stbs_zss_mte, TCG_CALL_NO_WG, | ||
269 | + void, env, ptr, ptr, ptr, tl, i32) | ||
270 | +DEF_HELPER_FLAGS_6(sve_sths_le_zss_mte, TCG_CALL_NO_WG, | ||
271 | + void, env, ptr, ptr, ptr, tl, i32) | ||
272 | +DEF_HELPER_FLAGS_6(sve_sths_be_zss_mte, TCG_CALL_NO_WG, | ||
273 | + void, env, ptr, ptr, ptr, tl, i32) | ||
274 | +DEF_HELPER_FLAGS_6(sve_stss_le_zss_mte, TCG_CALL_NO_WG, | ||
275 | + void, env, ptr, ptr, ptr, tl, i32) | ||
276 | +DEF_HELPER_FLAGS_6(sve_stss_be_zss_mte, TCG_CALL_NO_WG, | ||
277 | + void, env, ptr, ptr, ptr, tl, i32) | ||
278 | + | ||
279 | +DEF_HELPER_FLAGS_6(sve_stbd_zsu_mte, TCG_CALL_NO_WG, | ||
280 | + void, env, ptr, ptr, ptr, tl, i32) | ||
281 | +DEF_HELPER_FLAGS_6(sve_sthd_le_zsu_mte, TCG_CALL_NO_WG, | ||
282 | + void, env, ptr, ptr, ptr, tl, i32) | ||
283 | +DEF_HELPER_FLAGS_6(sve_sthd_be_zsu_mte, TCG_CALL_NO_WG, | ||
284 | + void, env, ptr, ptr, ptr, tl, i32) | ||
285 | +DEF_HELPER_FLAGS_6(sve_stsd_le_zsu_mte, TCG_CALL_NO_WG, | ||
286 | + void, env, ptr, ptr, ptr, tl, i32) | ||
287 | +DEF_HELPER_FLAGS_6(sve_stsd_be_zsu_mte, TCG_CALL_NO_WG, | ||
288 | + void, env, ptr, ptr, ptr, tl, i32) | ||
289 | +DEF_HELPER_FLAGS_6(sve_stdd_le_zsu_mte, TCG_CALL_NO_WG, | ||
290 | + void, env, ptr, ptr, ptr, tl, i32) | ||
291 | +DEF_HELPER_FLAGS_6(sve_stdd_be_zsu_mte, TCG_CALL_NO_WG, | ||
292 | + void, env, ptr, ptr, ptr, tl, i32) | ||
293 | + | ||
294 | +DEF_HELPER_FLAGS_6(sve_stbd_zss_mte, TCG_CALL_NO_WG, | ||
295 | + void, env, ptr, ptr, ptr, tl, i32) | ||
296 | +DEF_HELPER_FLAGS_6(sve_sthd_le_zss_mte, TCG_CALL_NO_WG, | ||
297 | + void, env, ptr, ptr, ptr, tl, i32) | ||
298 | +DEF_HELPER_FLAGS_6(sve_sthd_be_zss_mte, TCG_CALL_NO_WG, | ||
299 | + void, env, ptr, ptr, ptr, tl, i32) | ||
300 | +DEF_HELPER_FLAGS_6(sve_stsd_le_zss_mte, TCG_CALL_NO_WG, | ||
301 | + void, env, ptr, ptr, ptr, tl, i32) | ||
302 | +DEF_HELPER_FLAGS_6(sve_stsd_be_zss_mte, TCG_CALL_NO_WG, | ||
303 | + void, env, ptr, ptr, ptr, tl, i32) | ||
304 | +DEF_HELPER_FLAGS_6(sve_stdd_le_zss_mte, TCG_CALL_NO_WG, | ||
305 | + void, env, ptr, ptr, ptr, tl, i32) | ||
306 | +DEF_HELPER_FLAGS_6(sve_stdd_be_zss_mte, TCG_CALL_NO_WG, | ||
307 | + void, env, ptr, ptr, ptr, tl, i32) | ||
308 | + | ||
309 | +DEF_HELPER_FLAGS_6(sve_stbd_zd_mte, TCG_CALL_NO_WG, | ||
310 | + void, env, ptr, ptr, ptr, tl, i32) | ||
311 | +DEF_HELPER_FLAGS_6(sve_sthd_le_zd_mte, TCG_CALL_NO_WG, | ||
312 | + void, env, ptr, ptr, ptr, tl, i32) | ||
313 | +DEF_HELPER_FLAGS_6(sve_sthd_be_zd_mte, TCG_CALL_NO_WG, | ||
314 | + void, env, ptr, ptr, ptr, tl, i32) | ||
315 | +DEF_HELPER_FLAGS_6(sve_stsd_le_zd_mte, TCG_CALL_NO_WG, | ||
316 | + void, env, ptr, ptr, ptr, tl, i32) | ||
317 | +DEF_HELPER_FLAGS_6(sve_stsd_be_zd_mte, TCG_CALL_NO_WG, | ||
318 | + void, env, ptr, ptr, ptr, tl, i32) | ||
319 | +DEF_HELPER_FLAGS_6(sve_stdd_le_zd_mte, TCG_CALL_NO_WG, | ||
320 | + void, env, ptr, ptr, ptr, tl, i32) | ||
321 | +DEF_HELPER_FLAGS_6(sve_stdd_be_zd_mte, TCG_CALL_NO_WG, | ||
322 | + void, env, ptr, ptr, ptr, tl, i32) | ||
323 | + | ||
324 | DEF_HELPER_FLAGS_4(sve2_pmull_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
325 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | 326 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/hw/timer/xlnx-zynqmp-rtc.c | 327 | --- a/target/arm/sve_helper.c |
33 | +++ b/hw/timer/xlnx-zynqmp-rtc.c | 328 | +++ b/target/arm/sve_helper.c |
34 | @@ -XXX,XX +XXX,XX @@ | 329 | @@ -XXX,XX +XXX,XX @@ static target_ulong off_zd_d(void *reg, intptr_t reg_ofs) |
35 | #include "hw/register.h" | 330 | static inline QEMU_ALWAYS_INLINE |
36 | #include "qemu/bitops.h" | 331 | void sve_ld1_z(CPUARMState *env, void *vd, uint64_t *vg, void *vm, |
37 | #include "qemu/log.h" | 332 | target_ulong base, uint32_t desc, uintptr_t retaddr, |
38 | +#include "hw/ptimer.h" | 333 | - int esize, int msize, zreg_off_fn *off_fn, |
39 | +#include "qemu/cutils.h" | 334 | + uint32_t mtedesc, int esize, int msize, |
40 | +#include "sysemu/sysemu.h" | 335 | + zreg_off_fn *off_fn, |
41 | +#include "trace.h" | 336 | sve_ldst1_host_fn *host_fn, |
42 | #include "hw/timer/xlnx-zynqmp-rtc.h" | 337 | sve_ldst1_tlb_fn *tlb_fn) |
43 | 338 | { | |
44 | #ifndef XLNX_ZYNQMP_RTC_ERR_DEBUG | 339 | @@ -XXX,XX +XXX,XX @@ void sve_ld1_z(CPUARMState *env, void *vd, uint64_t *vg, void *vm, |
45 | @@ -XXX,XX +XXX,XX @@ static void addr_error_int_update_irq(XlnxZynqMPRTC *s) | 340 | cpu_check_watchpoint(env_cpu(env), addr, msize, |
46 | qemu_set_irq(s->irq_addr_error_int, pending); | 341 | info.attrs, BP_MEM_READ, retaddr); |
342 | } | ||
343 | - /* TODO: MTE check */ | ||
344 | + if (mtedesc && arm_tlb_mte_tagged(&info.attrs)) { | ||
345 | + mte_check1(env, mtedesc, addr, retaddr); | ||
346 | + } | ||
347 | host_fn(&scratch, reg_off, info.host); | ||
348 | } else { | ||
349 | /* Element crosses the page boundary. */ | ||
350 | @@ -XXX,XX +XXX,XX @@ void sve_ld1_z(CPUARMState *env, void *vd, uint64_t *vg, void *vm, | ||
351 | msize, info.attrs, | ||
352 | BP_MEM_READ, retaddr); | ||
353 | } | ||
354 | - /* TODO: MTE check */ | ||
355 | + if (mtedesc && arm_tlb_mte_tagged(&info.attrs)) { | ||
356 | + mte_check1(env, mtedesc, addr, retaddr); | ||
357 | + } | ||
358 | tlb_fn(env, &scratch, reg_off, addr, retaddr); | ||
359 | } | ||
360 | } | ||
361 | @@ -XXX,XX +XXX,XX @@ void sve_ld1_z(CPUARMState *env, void *vd, uint64_t *vg, void *vm, | ||
362 | memcpy(vd, &scratch, reg_max); | ||
47 | } | 363 | } |
48 | 364 | ||
49 | +static uint32_t rtc_get_count(XlnxZynqMPRTC *s) | 365 | +static inline QEMU_ALWAYS_INLINE |
366 | +void sve_ld1_z_mte(CPUARMState *env, void *vd, uint64_t *vg, void *vm, | ||
367 | + target_ulong base, uint32_t desc, uintptr_t retaddr, | ||
368 | + int esize, int msize, zreg_off_fn *off_fn, | ||
369 | + sve_ldst1_host_fn *host_fn, | ||
370 | + sve_ldst1_tlb_fn *tlb_fn) | ||
50 | +{ | 371 | +{ |
51 | + int64_t now = qemu_clock_get_ns(rtc_clock); | 372 | + uint32_t mtedesc = desc >> (SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); |
52 | + return s->tick_offset + now / NANOSECONDS_PER_SECOND; | 373 | + /* Remove mtedesc from the normal sve descriptor. */ |
374 | + desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); | ||
375 | + | ||
376 | + /* | ||
377 | + * ??? TODO: For the 32-bit offset extractions, base + ofs cannot | ||
378 | + * offset base entirely over the address space hole to change the | ||
379 | + * pointer tag, or change the bit55 selector. So we could here | ||
380 | + * examine TBI + TCMA like we do for sve_ldN_r_mte(). | ||
381 | + */ | ||
382 | + sve_ld1_z(env, vd, vg, vm, base, desc, retaddr, mtedesc, | ||
383 | + esize, msize, off_fn, host_fn, tlb_fn); | ||
53 | +} | 384 | +} |
54 | + | 385 | + |
55 | +static uint64_t current_time_postr(RegisterInfo *reg, uint64_t val64) | 386 | #define DO_LD1_ZPZ_S(MEM, OFS, MSZ) \ |
387 | void HELPER(sve_ld##MEM##_##OFS)(CPUARMState *env, void *vd, void *vg, \ | ||
388 | void *vm, target_ulong base, uint32_t desc) \ | ||
389 | { \ | ||
390 | - sve_ld1_z(env, vd, vg, vm, base, desc, GETPC(), 4, 1 << MSZ, \ | ||
391 | + sve_ld1_z(env, vd, vg, vm, base, desc, GETPC(), 0, 4, 1 << MSZ, \ | ||
392 | off_##OFS##_s, sve_ld1##MEM##_host, sve_ld1##MEM##_tlb); \ | ||
393 | +} \ | ||
394 | +void HELPER(sve_ld##MEM##_##OFS##_mte)(CPUARMState *env, void *vd, void *vg, \ | ||
395 | + void *vm, target_ulong base, uint32_t desc) \ | ||
396 | +{ \ | ||
397 | + sve_ld1_z_mte(env, vd, vg, vm, base, desc, GETPC(), 4, 1 << MSZ, \ | ||
398 | + off_##OFS##_s, sve_ld1##MEM##_host, sve_ld1##MEM##_tlb); \ | ||
399 | } | ||
400 | |||
401 | #define DO_LD1_ZPZ_D(MEM, OFS, MSZ) \ | ||
402 | void HELPER(sve_ld##MEM##_##OFS)(CPUARMState *env, void *vd, void *vg, \ | ||
403 | void *vm, target_ulong base, uint32_t desc) \ | ||
404 | { \ | ||
405 | - sve_ld1_z(env, vd, vg, vm, base, desc, GETPC(), 8, 1 << MSZ, \ | ||
406 | + sve_ld1_z(env, vd, vg, vm, base, desc, GETPC(), 0, 8, 1 << MSZ, \ | ||
407 | off_##OFS##_d, sve_ld1##MEM##_host, sve_ld1##MEM##_tlb); \ | ||
408 | +} \ | ||
409 | +void HELPER(sve_ld##MEM##_##OFS##_mte)(CPUARMState *env, void *vd, void *vg, \ | ||
410 | + void *vm, target_ulong base, uint32_t desc) \ | ||
411 | +{ \ | ||
412 | + sve_ld1_z_mte(env, vd, vg, vm, base, desc, GETPC(), 8, 1 << MSZ, \ | ||
413 | + off_##OFS##_d, sve_ld1##MEM##_host, sve_ld1##MEM##_tlb); \ | ||
414 | } | ||
415 | |||
416 | DO_LD1_ZPZ_S(bsu, zsu, MO_8) | ||
417 | @@ -XXX,XX +XXX,XX @@ DO_LD1_ZPZ_D(dd_be, zd, MO_64) | ||
418 | static inline QEMU_ALWAYS_INLINE | ||
419 | void sve_ldff1_z(CPUARMState *env, void *vd, uint64_t *vg, void *vm, | ||
420 | target_ulong base, uint32_t desc, uintptr_t retaddr, | ||
421 | - const int esz, const int msz, zreg_off_fn *off_fn, | ||
422 | + uint32_t mtedesc, const int esz, const int msz, | ||
423 | + zreg_off_fn *off_fn, | ||
424 | sve_ldst1_host_fn *host_fn, | ||
425 | sve_ldst1_tlb_fn *tlb_fn) | ||
426 | { | ||
427 | @@ -XXX,XX +XXX,XX @@ void sve_ldff1_z(CPUARMState *env, void *vd, uint64_t *vg, void *vm, | ||
428 | * Probe the first element, allowing faults. | ||
429 | */ | ||
430 | addr = base + (off_fn(vm, reg_off) << scale); | ||
431 | + if (mtedesc) { | ||
432 | + mte_check1(env, mtedesc, addr, retaddr); | ||
433 | + } | ||
434 | tlb_fn(env, vd, reg_off, addr, retaddr); | ||
435 | |||
436 | /* After any fault, zero the other elements. */ | ||
437 | @@ -XXX,XX +XXX,XX @@ void sve_ldff1_z(CPUARMState *env, void *vd, uint64_t *vg, void *vm, | ||
438 | (env_cpu(env), addr, msize) & BP_MEM_READ)) { | ||
439 | goto fault; | ||
440 | } | ||
441 | - /* TODO: MTE check. */ | ||
442 | + if (mtedesc && | ||
443 | + arm_tlb_mte_tagged(&info.attrs) && | ||
444 | + !mte_probe1(env, mtedesc, addr)) { | ||
445 | + goto fault; | ||
446 | + } | ||
447 | |||
448 | host_fn(vd, reg_off, info.host); | ||
449 | } | ||
450 | @@ -XXX,XX +XXX,XX @@ void sve_ldff1_z(CPUARMState *env, void *vd, uint64_t *vg, void *vm, | ||
451 | record_fault(env, reg_off, reg_max); | ||
452 | } | ||
453 | |||
454 | -#define DO_LDFF1_ZPZ_S(MEM, OFS, MSZ) \ | ||
455 | -void HELPER(sve_ldff##MEM##_##OFS)(CPUARMState *env, void *vd, void *vg, \ | ||
456 | - void *vm, target_ulong base, uint32_t desc) \ | ||
457 | -{ \ | ||
458 | - sve_ldff1_z(env, vd, vg, vm, base, desc, GETPC(), MO_32, MSZ, \ | ||
459 | - off_##OFS##_s, sve_ld1##MEM##_host, sve_ld1##MEM##_tlb); \ | ||
460 | +static inline QEMU_ALWAYS_INLINE | ||
461 | +void sve_ldff1_z_mte(CPUARMState *env, void *vd, uint64_t *vg, void *vm, | ||
462 | + target_ulong base, uint32_t desc, uintptr_t retaddr, | ||
463 | + const int esz, const int msz, | ||
464 | + zreg_off_fn *off_fn, | ||
465 | + sve_ldst1_host_fn *host_fn, | ||
466 | + sve_ldst1_tlb_fn *tlb_fn) | ||
56 | +{ | 467 | +{ |
57 | + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); | 468 | + uint32_t mtedesc = desc >> (SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); |
58 | + | 469 | + /* Remove mtedesc from the normal sve descriptor. */ |
59 | + return rtc_get_count(s); | 470 | + desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); |
471 | + | ||
472 | + /* | ||
473 | + * ??? TODO: For the 32-bit offset extractions, base + ofs cannot | ||
474 | + * offset base entirely over the address space hole to change the | ||
475 | + * pointer tag, or change the bit55 selector. So we could here | ||
476 | + * examine TBI + TCMA like we do for sve_ldN_r_mte(). | ||
477 | + */ | ||
478 | + sve_ldff1_z(env, vd, vg, vm, base, desc, retaddr, mtedesc, | ||
479 | + esz, msz, off_fn, host_fn, tlb_fn); | ||
480 | } | ||
481 | |||
482 | -#define DO_LDFF1_ZPZ_D(MEM, OFS, MSZ) \ | ||
483 | -void HELPER(sve_ldff##MEM##_##OFS)(CPUARMState *env, void *vd, void *vg, \ | ||
484 | - void *vm, target_ulong base, uint32_t desc) \ | ||
485 | -{ \ | ||
486 | - sve_ldff1_z(env, vd, vg, vm, base, desc, GETPC(), MO_64, MSZ, \ | ||
487 | - off_##OFS##_d, sve_ld1##MEM##_host, sve_ld1##MEM##_tlb); \ | ||
488 | +#define DO_LDFF1_ZPZ_S(MEM, OFS, MSZ) \ | ||
489 | +void HELPER(sve_ldff##MEM##_##OFS) \ | ||
490 | + (CPUARMState *env, void *vd, void *vg, \ | ||
491 | + void *vm, target_ulong base, uint32_t desc) \ | ||
492 | +{ \ | ||
493 | + sve_ldff1_z(env, vd, vg, vm, base, desc, GETPC(), 0, MO_32, MSZ, \ | ||
494 | + off_##OFS##_s, sve_ld1##MEM##_host, sve_ld1##MEM##_tlb); \ | ||
495 | +} \ | ||
496 | +void HELPER(sve_ldff##MEM##_##OFS##_mte) \ | ||
497 | + (CPUARMState *env, void *vd, void *vg, \ | ||
498 | + void *vm, target_ulong base, uint32_t desc) \ | ||
499 | +{ \ | ||
500 | + sve_ldff1_z_mte(env, vd, vg, vm, base, desc, GETPC(), MO_32, MSZ, \ | ||
501 | + off_##OFS##_s, sve_ld1##MEM##_host, sve_ld1##MEM##_tlb); \ | ||
60 | +} | 502 | +} |
61 | + | 503 | + |
62 | static void rtc_int_status_postw(RegisterInfo *reg, uint64_t val64) | 504 | +#define DO_LDFF1_ZPZ_D(MEM, OFS, MSZ) \ |
505 | +void HELPER(sve_ldff##MEM##_##OFS) \ | ||
506 | + (CPUARMState *env, void *vd, void *vg, \ | ||
507 | + void *vm, target_ulong base, uint32_t desc) \ | ||
508 | +{ \ | ||
509 | + sve_ldff1_z(env, vd, vg, vm, base, desc, GETPC(), 0, MO_64, MSZ, \ | ||
510 | + off_##OFS##_d, sve_ld1##MEM##_host, sve_ld1##MEM##_tlb); \ | ||
511 | +} \ | ||
512 | +void HELPER(sve_ldff##MEM##_##OFS##_mte) \ | ||
513 | + (CPUARMState *env, void *vd, void *vg, \ | ||
514 | + void *vm, target_ulong base, uint32_t desc) \ | ||
515 | +{ \ | ||
516 | + sve_ldff1_z_mte(env, vd, vg, vm, base, desc, GETPC(), MO_64, MSZ, \ | ||
517 | + off_##OFS##_d, sve_ld1##MEM##_host, sve_ld1##MEM##_tlb); \ | ||
518 | } | ||
519 | |||
520 | DO_LDFF1_ZPZ_S(bsu, zsu, MO_8) | ||
521 | @@ -XXX,XX +XXX,XX @@ DO_LDFF1_ZPZ_D(dd_be, zd, MO_64) | ||
522 | static inline QEMU_ALWAYS_INLINE | ||
523 | void sve_st1_z(CPUARMState *env, void *vd, uint64_t *vg, void *vm, | ||
524 | target_ulong base, uint32_t desc, uintptr_t retaddr, | ||
525 | - int esize, int msize, zreg_off_fn *off_fn, | ||
526 | + uint32_t mtedesc, int esize, int msize, | ||
527 | + zreg_off_fn *off_fn, | ||
528 | sve_ldst1_host_fn *host_fn, | ||
529 | sve_ldst1_tlb_fn *tlb_fn) | ||
63 | { | 530 | { |
64 | XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); | 531 | @@ -XXX,XX +XXX,XX @@ void sve_st1_z(CPUARMState *env, void *vd, uint64_t *vg, void *vm, |
65 | @@ -XXX,XX +XXX,XX @@ static uint64_t addr_error_int_dis_prew(RegisterInfo *reg, uint64_t val64) | 532 | cpu_check_watchpoint(env_cpu(env), addr, msize, |
66 | 533 | info.attrs, BP_MEM_WRITE, retaddr); | |
67 | static const RegisterAccessInfo rtc_regs_info[] = { | 534 | } |
68 | { .name = "SET_TIME_WRITE", .addr = A_SET_TIME_WRITE, | 535 | - /* TODO: MTE check. */ |
69 | + .unimp = MAKE_64BIT_MASK(0, 32), | 536 | + |
70 | },{ .name = "SET_TIME_READ", .addr = A_SET_TIME_READ, | 537 | + if (mtedesc && arm_tlb_mte_tagged(&info.attrs)) { |
71 | .ro = 0xffffffff, | 538 | + mte_check1(env, mtedesc, addr, retaddr); |
72 | + .post_read = current_time_postr, | 539 | + } |
73 | },{ .name = "CALIB_WRITE", .addr = A_CALIB_WRITE, | 540 | } |
74 | + .unimp = MAKE_64BIT_MASK(0, 32), | 541 | i += 1; |
75 | },{ .name = "CALIB_READ", .addr = A_CALIB_READ, | 542 | reg_off += esize; |
76 | .ro = 0x1fffff, | 543 | @@ -XXX,XX +XXX,XX @@ void sve_st1_z(CPUARMState *env, void *vd, uint64_t *vg, void *vm, |
77 | },{ .name = "CURRENT_TIME", .addr = A_CURRENT_TIME, | 544 | } while (reg_off < reg_max); |
78 | .ro = 0xffffffff, | 545 | } |
79 | + .post_read = current_time_postr, | 546 | |
80 | },{ .name = "CURRENT_TICK", .addr = A_CURRENT_TICK, | 547 | -#define DO_ST1_ZPZ_S(MEM, OFS, MSZ) \ |
81 | .ro = 0xffff, | 548 | -void HELPER(sve_st##MEM##_##OFS)(CPUARMState *env, void *vd, void *vg, \ |
82 | },{ .name = "ALARM", .addr = A_ALARM, | 549 | - void *vm, target_ulong base, uint32_t desc) \ |
83 | @@ -XXX,XX +XXX,XX @@ static void rtc_init(Object *obj) | 550 | -{ \ |
84 | XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(obj); | 551 | - sve_st1_z(env, vd, vg, vm, base, desc, GETPC(), 4, 1 << MSZ, \ |
85 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 552 | - off_##OFS##_s, sve_st1##MEM##_host, sve_st1##MEM##_tlb); \ |
86 | RegisterInfoArray *reg_array; | 553 | +static inline QEMU_ALWAYS_INLINE |
87 | + struct tm current_tm; | 554 | +void sve_st1_z_mte(CPUARMState *env, void *vd, uint64_t *vg, void *vm, |
88 | 555 | + target_ulong base, uint32_t desc, uintptr_t retaddr, | |
89 | memory_region_init(&s->iomem, obj, TYPE_XLNX_ZYNQMP_RTC, | 556 | + int esize, int msize, zreg_off_fn *off_fn, |
90 | XLNX_ZYNQMP_RTC_R_MAX * 4); | 557 | + sve_ldst1_host_fn *host_fn, |
91 | @@ -XXX,XX +XXX,XX @@ static void rtc_init(Object *obj) | 558 | + sve_ldst1_tlb_fn *tlb_fn) |
92 | sysbus_init_mmio(sbd, &s->iomem); | 559 | +{ |
93 | sysbus_init_irq(sbd, &s->irq_rtc_int); | 560 | + uint32_t mtedesc = desc >> (SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); |
94 | sysbus_init_irq(sbd, &s->irq_addr_error_int); | 561 | + /* Remove mtedesc from the normal sve descriptor. */ |
95 | + | 562 | + desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); |
96 | + qemu_get_timedate(¤t_tm, 0); | 563 | + |
97 | + s->tick_offset = mktimegm(¤t_tm) - | 564 | + /* |
98 | + qemu_clock_get_ns(rtc_clock) / NANOSECONDS_PER_SECOND; | 565 | + * ??? TODO: For the 32-bit offset extractions, base + ofs cannot |
99 | + | 566 | + * offset base entirely over the address space hole to change the |
100 | + trace_xlnx_zynqmp_rtc_gettime(current_tm.tm_year, current_tm.tm_mon, | 567 | + * pointer tag, or change the bit55 selector. So we could here |
101 | + current_tm.tm_mday, current_tm.tm_hour, | 568 | + * examine TBI + TCMA like we do for sve_ldN_r_mte(). |
102 | + current_tm.tm_min, current_tm.tm_sec); | 569 | + */ |
570 | + sve_st1_z(env, vd, vg, vm, base, desc, retaddr, mtedesc, | ||
571 | + esize, msize, off_fn, host_fn, tlb_fn); | ||
572 | } | ||
573 | |||
574 | -#define DO_ST1_ZPZ_D(MEM, OFS, MSZ) \ | ||
575 | -void HELPER(sve_st##MEM##_##OFS)(CPUARMState *env, void *vd, void *vg, \ | ||
576 | +#define DO_ST1_ZPZ_S(MEM, OFS, MSZ) \ | ||
577 | +void HELPER(sve_st##MEM##_##OFS)(CPUARMState *env, void *vd, void *vg, \ | ||
578 | void *vm, target_ulong base, uint32_t desc) \ | ||
579 | -{ \ | ||
580 | - sve_st1_z(env, vd, vg, vm, base, desc, GETPC(), 8, 1 << MSZ, \ | ||
581 | - off_##OFS##_d, sve_st1##MEM##_host, sve_st1##MEM##_tlb); \ | ||
582 | +{ \ | ||
583 | + sve_st1_z(env, vd, vg, vm, base, desc, GETPC(), 0, 4, 1 << MSZ, \ | ||
584 | + off_##OFS##_s, sve_st1##MEM##_host, sve_st1##MEM##_tlb); \ | ||
585 | +} \ | ||
586 | +void HELPER(sve_st##MEM##_##OFS##_mte)(CPUARMState *env, void *vd, void *vg, \ | ||
587 | + void *vm, target_ulong base, uint32_t desc) \ | ||
588 | +{ \ | ||
589 | + sve_st1_z_mte(env, vd, vg, vm, base, desc, GETPC(), 4, 1 << MSZ, \ | ||
590 | + off_##OFS##_s, sve_st1##MEM##_host, sve_st1##MEM##_tlb); \ | ||
103 | +} | 591 | +} |
104 | + | 592 | + |
105 | +static int rtc_pre_save(void *opaque) | 593 | +#define DO_ST1_ZPZ_D(MEM, OFS, MSZ) \ |
106 | +{ | 594 | +void HELPER(sve_st##MEM##_##OFS)(CPUARMState *env, void *vd, void *vg, \ |
107 | + XlnxZynqMPRTC *s = opaque; | 595 | + void *vm, target_ulong base, uint32_t desc) \ |
108 | + int64_t now = qemu_clock_get_ns(rtc_clock) / NANOSECONDS_PER_SECOND; | 596 | +{ \ |
109 | + | 597 | + sve_st1_z(env, vd, vg, vm, base, desc, GETPC(), 0, 8, 1 << MSZ, \ |
110 | + /* Add the time at migration */ | 598 | + off_##OFS##_d, sve_st1##MEM##_host, sve_st1##MEM##_tlb); \ |
111 | + s->tick_offset = s->tick_offset + now; | 599 | +} \ |
112 | + | 600 | +void HELPER(sve_st##MEM##_##OFS##_mte)(CPUARMState *env, void *vd, void *vg, \ |
113 | + return 0; | 601 | + void *vm, target_ulong base, uint32_t desc) \ |
114 | +} | 602 | +{ \ |
115 | + | 603 | + sve_st1_z_mte(env, vd, vg, vm, base, desc, GETPC(), 8, 1 << MSZ, \ |
116 | +static int rtc_post_load(void *opaque, int version_id) | 604 | + off_##OFS##_d, sve_st1##MEM##_host, sve_st1##MEM##_tlb); \ |
117 | +{ | ||
118 | + XlnxZynqMPRTC *s = opaque; | ||
119 | + int64_t now = qemu_clock_get_ns(rtc_clock) / NANOSECONDS_PER_SECOND; | ||
120 | + | ||
121 | + /* Subtract the time after migration. This combined with the pre_save | ||
122 | + * action results in us having subtracted the time that the guest was | ||
123 | + * stopped to the offset. | ||
124 | + */ | ||
125 | + s->tick_offset = s->tick_offset - now; | ||
126 | + | ||
127 | + return 0; | ||
128 | } | 605 | } |
129 | 606 | ||
130 | static const VMStateDescription vmstate_rtc = { | 607 | DO_ST1_ZPZ_S(bs, zsu, MO_8) |
131 | .name = TYPE_XLNX_ZYNQMP_RTC, | 608 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
132 | .version_id = 1, | 609 | index XXXXXXX..XXXXXXX 100644 |
133 | .minimum_version_id = 1, | 610 | --- a/target/arm/translate-sve.c |
134 | + .pre_save = rtc_pre_save, | 611 | +++ b/target/arm/translate-sve.c |
135 | + .post_load = rtc_post_load, | 612 | @@ -XXX,XX +XXX,XX @@ static bool trans_ST_zpri(DisasContext *s, arg_rpri_store *a) |
136 | .fields = (VMStateField[]) { | 613 | */ |
137 | VMSTATE_UINT32_ARRAY(regs, XlnxZynqMPRTC, XLNX_ZYNQMP_RTC_R_MAX), | 614 | |
138 | + VMSTATE_UINT32(tick_offset, XlnxZynqMPRTC), | 615 | static void do_mem_zpz(DisasContext *s, int zt, int pg, int zm, |
139 | VMSTATE_END_OF_LIST(), | 616 | - int scale, TCGv_i64 scalar, int msz, |
617 | + int scale, TCGv_i64 scalar, int msz, bool is_write, | ||
618 | gen_helper_gvec_mem_scatter *fn) | ||
619 | { | ||
620 | unsigned vsz = vec_full_reg_size(s); | ||
621 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpz(DisasContext *s, int zt, int pg, int zm, | ||
622 | TCGv_ptr t_pg = tcg_temp_new_ptr(); | ||
623 | TCGv_ptr t_zt = tcg_temp_new_ptr(); | ||
624 | TCGv_i32 t_desc; | ||
625 | - int desc; | ||
626 | + int desc = 0; | ||
627 | |||
628 | + if (s->mte_active[0]) { | ||
629 | + desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); | ||
630 | + desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); | ||
631 | + desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
632 | + desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); | ||
633 | + desc = FIELD_DP32(desc, MTEDESC, ESIZE, 1 << msz); | ||
634 | + desc <<= SVE_MTEDESC_SHIFT; | ||
635 | + } | ||
636 | desc = simd_desc(vsz, vsz, scale); | ||
637 | t_desc = tcg_const_i32(desc); | ||
638 | |||
639 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpz(DisasContext *s, int zt, int pg, int zm, | ||
640 | tcg_temp_free_i32(t_desc); | ||
641 | } | ||
642 | |||
643 | -/* Indexed by [be][ff][xs][u][msz]. */ | ||
644 | -static gen_helper_gvec_mem_scatter * const gather_load_fn32[2][2][2][2][3] = { | ||
645 | - /* Little-endian */ | ||
646 | - { { { { gen_helper_sve_ldbss_zsu, | ||
647 | - gen_helper_sve_ldhss_le_zsu, | ||
648 | - NULL, }, | ||
649 | - { gen_helper_sve_ldbsu_zsu, | ||
650 | - gen_helper_sve_ldhsu_le_zsu, | ||
651 | - gen_helper_sve_ldss_le_zsu, } }, | ||
652 | - { { gen_helper_sve_ldbss_zss, | ||
653 | - gen_helper_sve_ldhss_le_zss, | ||
654 | - NULL, }, | ||
655 | - { gen_helper_sve_ldbsu_zss, | ||
656 | - gen_helper_sve_ldhsu_le_zss, | ||
657 | - gen_helper_sve_ldss_le_zss, } } }, | ||
658 | +/* Indexed by [mte][be][ff][xs][u][msz]. */ | ||
659 | +static gen_helper_gvec_mem_scatter * const | ||
660 | +gather_load_fn32[2][2][2][2][2][3] = { | ||
661 | + { /* MTE Inactive */ | ||
662 | + { /* Little-endian */ | ||
663 | + { { { gen_helper_sve_ldbss_zsu, | ||
664 | + gen_helper_sve_ldhss_le_zsu, | ||
665 | + NULL, }, | ||
666 | + { gen_helper_sve_ldbsu_zsu, | ||
667 | + gen_helper_sve_ldhsu_le_zsu, | ||
668 | + gen_helper_sve_ldss_le_zsu, } }, | ||
669 | + { { gen_helper_sve_ldbss_zss, | ||
670 | + gen_helper_sve_ldhss_le_zss, | ||
671 | + NULL, }, | ||
672 | + { gen_helper_sve_ldbsu_zss, | ||
673 | + gen_helper_sve_ldhsu_le_zss, | ||
674 | + gen_helper_sve_ldss_le_zss, } } }, | ||
675 | |||
676 | - /* First-fault */ | ||
677 | - { { { gen_helper_sve_ldffbss_zsu, | ||
678 | - gen_helper_sve_ldffhss_le_zsu, | ||
679 | - NULL, }, | ||
680 | - { gen_helper_sve_ldffbsu_zsu, | ||
681 | - gen_helper_sve_ldffhsu_le_zsu, | ||
682 | - gen_helper_sve_ldffss_le_zsu, } }, | ||
683 | - { { gen_helper_sve_ldffbss_zss, | ||
684 | - gen_helper_sve_ldffhss_le_zss, | ||
685 | - NULL, }, | ||
686 | - { gen_helper_sve_ldffbsu_zss, | ||
687 | - gen_helper_sve_ldffhsu_le_zss, | ||
688 | - gen_helper_sve_ldffss_le_zss, } } } }, | ||
689 | + /* First-fault */ | ||
690 | + { { { gen_helper_sve_ldffbss_zsu, | ||
691 | + gen_helper_sve_ldffhss_le_zsu, | ||
692 | + NULL, }, | ||
693 | + { gen_helper_sve_ldffbsu_zsu, | ||
694 | + gen_helper_sve_ldffhsu_le_zsu, | ||
695 | + gen_helper_sve_ldffss_le_zsu, } }, | ||
696 | + { { gen_helper_sve_ldffbss_zss, | ||
697 | + gen_helper_sve_ldffhss_le_zss, | ||
698 | + NULL, }, | ||
699 | + { gen_helper_sve_ldffbsu_zss, | ||
700 | + gen_helper_sve_ldffhsu_le_zss, | ||
701 | + gen_helper_sve_ldffss_le_zss, } } } }, | ||
702 | |||
703 | - /* Big-endian */ | ||
704 | - { { { { gen_helper_sve_ldbss_zsu, | ||
705 | - gen_helper_sve_ldhss_be_zsu, | ||
706 | - NULL, }, | ||
707 | - { gen_helper_sve_ldbsu_zsu, | ||
708 | - gen_helper_sve_ldhsu_be_zsu, | ||
709 | - gen_helper_sve_ldss_be_zsu, } }, | ||
710 | - { { gen_helper_sve_ldbss_zss, | ||
711 | - gen_helper_sve_ldhss_be_zss, | ||
712 | - NULL, }, | ||
713 | - { gen_helper_sve_ldbsu_zss, | ||
714 | - gen_helper_sve_ldhsu_be_zss, | ||
715 | - gen_helper_sve_ldss_be_zss, } } }, | ||
716 | + { /* Big-endian */ | ||
717 | + { { { gen_helper_sve_ldbss_zsu, | ||
718 | + gen_helper_sve_ldhss_be_zsu, | ||
719 | + NULL, }, | ||
720 | + { gen_helper_sve_ldbsu_zsu, | ||
721 | + gen_helper_sve_ldhsu_be_zsu, | ||
722 | + gen_helper_sve_ldss_be_zsu, } }, | ||
723 | + { { gen_helper_sve_ldbss_zss, | ||
724 | + gen_helper_sve_ldhss_be_zss, | ||
725 | + NULL, }, | ||
726 | + { gen_helper_sve_ldbsu_zss, | ||
727 | + gen_helper_sve_ldhsu_be_zss, | ||
728 | + gen_helper_sve_ldss_be_zss, } } }, | ||
729 | |||
730 | - /* First-fault */ | ||
731 | - { { { gen_helper_sve_ldffbss_zsu, | ||
732 | - gen_helper_sve_ldffhss_be_zsu, | ||
733 | - NULL, }, | ||
734 | - { gen_helper_sve_ldffbsu_zsu, | ||
735 | - gen_helper_sve_ldffhsu_be_zsu, | ||
736 | - gen_helper_sve_ldffss_be_zsu, } }, | ||
737 | - { { gen_helper_sve_ldffbss_zss, | ||
738 | - gen_helper_sve_ldffhss_be_zss, | ||
739 | - NULL, }, | ||
740 | - { gen_helper_sve_ldffbsu_zss, | ||
741 | - gen_helper_sve_ldffhsu_be_zss, | ||
742 | - gen_helper_sve_ldffss_be_zss, } } } }, | ||
743 | + /* First-fault */ | ||
744 | + { { { gen_helper_sve_ldffbss_zsu, | ||
745 | + gen_helper_sve_ldffhss_be_zsu, | ||
746 | + NULL, }, | ||
747 | + { gen_helper_sve_ldffbsu_zsu, | ||
748 | + gen_helper_sve_ldffhsu_be_zsu, | ||
749 | + gen_helper_sve_ldffss_be_zsu, } }, | ||
750 | + { { gen_helper_sve_ldffbss_zss, | ||
751 | + gen_helper_sve_ldffhss_be_zss, | ||
752 | + NULL, }, | ||
753 | + { gen_helper_sve_ldffbsu_zss, | ||
754 | + gen_helper_sve_ldffhsu_be_zss, | ||
755 | + gen_helper_sve_ldffss_be_zss, } } } } }, | ||
756 | + { /* MTE Active */ | ||
757 | + { /* Little-endian */ | ||
758 | + { { { gen_helper_sve_ldbss_zsu_mte, | ||
759 | + gen_helper_sve_ldhss_le_zsu_mte, | ||
760 | + NULL, }, | ||
761 | + { gen_helper_sve_ldbsu_zsu_mte, | ||
762 | + gen_helper_sve_ldhsu_le_zsu_mte, | ||
763 | + gen_helper_sve_ldss_le_zsu_mte, } }, | ||
764 | + { { gen_helper_sve_ldbss_zss_mte, | ||
765 | + gen_helper_sve_ldhss_le_zss_mte, | ||
766 | + NULL, }, | ||
767 | + { gen_helper_sve_ldbsu_zss_mte, | ||
768 | + gen_helper_sve_ldhsu_le_zss_mte, | ||
769 | + gen_helper_sve_ldss_le_zss_mte, } } }, | ||
770 | + | ||
771 | + /* First-fault */ | ||
772 | + { { { gen_helper_sve_ldffbss_zsu_mte, | ||
773 | + gen_helper_sve_ldffhss_le_zsu_mte, | ||
774 | + NULL, }, | ||
775 | + { gen_helper_sve_ldffbsu_zsu_mte, | ||
776 | + gen_helper_sve_ldffhsu_le_zsu_mte, | ||
777 | + gen_helper_sve_ldffss_le_zsu_mte, } }, | ||
778 | + { { gen_helper_sve_ldffbss_zss_mte, | ||
779 | + gen_helper_sve_ldffhss_le_zss_mte, | ||
780 | + NULL, }, | ||
781 | + { gen_helper_sve_ldffbsu_zss_mte, | ||
782 | + gen_helper_sve_ldffhsu_le_zss_mte, | ||
783 | + gen_helper_sve_ldffss_le_zss_mte, } } } }, | ||
784 | + | ||
785 | + { /* Big-endian */ | ||
786 | + { { { gen_helper_sve_ldbss_zsu_mte, | ||
787 | + gen_helper_sve_ldhss_be_zsu_mte, | ||
788 | + NULL, }, | ||
789 | + { gen_helper_sve_ldbsu_zsu_mte, | ||
790 | + gen_helper_sve_ldhsu_be_zsu_mte, | ||
791 | + gen_helper_sve_ldss_be_zsu_mte, } }, | ||
792 | + { { gen_helper_sve_ldbss_zss_mte, | ||
793 | + gen_helper_sve_ldhss_be_zss_mte, | ||
794 | + NULL, }, | ||
795 | + { gen_helper_sve_ldbsu_zss_mte, | ||
796 | + gen_helper_sve_ldhsu_be_zss_mte, | ||
797 | + gen_helper_sve_ldss_be_zss_mte, } } }, | ||
798 | + | ||
799 | + /* First-fault */ | ||
800 | + { { { gen_helper_sve_ldffbss_zsu_mte, | ||
801 | + gen_helper_sve_ldffhss_be_zsu_mte, | ||
802 | + NULL, }, | ||
803 | + { gen_helper_sve_ldffbsu_zsu_mte, | ||
804 | + gen_helper_sve_ldffhsu_be_zsu_mte, | ||
805 | + gen_helper_sve_ldffss_be_zsu_mte, } }, | ||
806 | + { { gen_helper_sve_ldffbss_zss_mte, | ||
807 | + gen_helper_sve_ldffhss_be_zss_mte, | ||
808 | + NULL, }, | ||
809 | + { gen_helper_sve_ldffbsu_zss_mte, | ||
810 | + gen_helper_sve_ldffhsu_be_zss_mte, | ||
811 | + gen_helper_sve_ldffss_be_zss_mte, } } } } }, | ||
812 | }; | ||
813 | |||
814 | /* Note that we overload xs=2 to indicate 64-bit offset. */ | ||
815 | -static gen_helper_gvec_mem_scatter * const gather_load_fn64[2][2][3][2][4] = { | ||
816 | - /* Little-endian */ | ||
817 | - { { { { gen_helper_sve_ldbds_zsu, | ||
818 | - gen_helper_sve_ldhds_le_zsu, | ||
819 | - gen_helper_sve_ldsds_le_zsu, | ||
820 | - NULL, }, | ||
821 | - { gen_helper_sve_ldbdu_zsu, | ||
822 | - gen_helper_sve_ldhdu_le_zsu, | ||
823 | - gen_helper_sve_ldsdu_le_zsu, | ||
824 | - gen_helper_sve_lddd_le_zsu, } }, | ||
825 | - { { gen_helper_sve_ldbds_zss, | ||
826 | - gen_helper_sve_ldhds_le_zss, | ||
827 | - gen_helper_sve_ldsds_le_zss, | ||
828 | - NULL, }, | ||
829 | - { gen_helper_sve_ldbdu_zss, | ||
830 | - gen_helper_sve_ldhdu_le_zss, | ||
831 | - gen_helper_sve_ldsdu_le_zss, | ||
832 | - gen_helper_sve_lddd_le_zss, } }, | ||
833 | - { { gen_helper_sve_ldbds_zd, | ||
834 | - gen_helper_sve_ldhds_le_zd, | ||
835 | - gen_helper_sve_ldsds_le_zd, | ||
836 | - NULL, }, | ||
837 | - { gen_helper_sve_ldbdu_zd, | ||
838 | - gen_helper_sve_ldhdu_le_zd, | ||
839 | - gen_helper_sve_ldsdu_le_zd, | ||
840 | - gen_helper_sve_lddd_le_zd, } } }, | ||
841 | +static gen_helper_gvec_mem_scatter * const | ||
842 | +gather_load_fn64[2][2][2][3][2][4] = { | ||
843 | + { /* MTE Inactive */ | ||
844 | + { /* Little-endian */ | ||
845 | + { { { gen_helper_sve_ldbds_zsu, | ||
846 | + gen_helper_sve_ldhds_le_zsu, | ||
847 | + gen_helper_sve_ldsds_le_zsu, | ||
848 | + NULL, }, | ||
849 | + { gen_helper_sve_ldbdu_zsu, | ||
850 | + gen_helper_sve_ldhdu_le_zsu, | ||
851 | + gen_helper_sve_ldsdu_le_zsu, | ||
852 | + gen_helper_sve_lddd_le_zsu, } }, | ||
853 | + { { gen_helper_sve_ldbds_zss, | ||
854 | + gen_helper_sve_ldhds_le_zss, | ||
855 | + gen_helper_sve_ldsds_le_zss, | ||
856 | + NULL, }, | ||
857 | + { gen_helper_sve_ldbdu_zss, | ||
858 | + gen_helper_sve_ldhdu_le_zss, | ||
859 | + gen_helper_sve_ldsdu_le_zss, | ||
860 | + gen_helper_sve_lddd_le_zss, } }, | ||
861 | + { { gen_helper_sve_ldbds_zd, | ||
862 | + gen_helper_sve_ldhds_le_zd, | ||
863 | + gen_helper_sve_ldsds_le_zd, | ||
864 | + NULL, }, | ||
865 | + { gen_helper_sve_ldbdu_zd, | ||
866 | + gen_helper_sve_ldhdu_le_zd, | ||
867 | + gen_helper_sve_ldsdu_le_zd, | ||
868 | + gen_helper_sve_lddd_le_zd, } } }, | ||
869 | |||
870 | - /* First-fault */ | ||
871 | - { { { gen_helper_sve_ldffbds_zsu, | ||
872 | - gen_helper_sve_ldffhds_le_zsu, | ||
873 | - gen_helper_sve_ldffsds_le_zsu, | ||
874 | - NULL, }, | ||
875 | - { gen_helper_sve_ldffbdu_zsu, | ||
876 | - gen_helper_sve_ldffhdu_le_zsu, | ||
877 | - gen_helper_sve_ldffsdu_le_zsu, | ||
878 | - gen_helper_sve_ldffdd_le_zsu, } }, | ||
879 | - { { gen_helper_sve_ldffbds_zss, | ||
880 | - gen_helper_sve_ldffhds_le_zss, | ||
881 | - gen_helper_sve_ldffsds_le_zss, | ||
882 | - NULL, }, | ||
883 | - { gen_helper_sve_ldffbdu_zss, | ||
884 | - gen_helper_sve_ldffhdu_le_zss, | ||
885 | - gen_helper_sve_ldffsdu_le_zss, | ||
886 | - gen_helper_sve_ldffdd_le_zss, } }, | ||
887 | - { { gen_helper_sve_ldffbds_zd, | ||
888 | - gen_helper_sve_ldffhds_le_zd, | ||
889 | - gen_helper_sve_ldffsds_le_zd, | ||
890 | - NULL, }, | ||
891 | - { gen_helper_sve_ldffbdu_zd, | ||
892 | - gen_helper_sve_ldffhdu_le_zd, | ||
893 | - gen_helper_sve_ldffsdu_le_zd, | ||
894 | - gen_helper_sve_ldffdd_le_zd, } } } }, | ||
895 | + /* First-fault */ | ||
896 | + { { { gen_helper_sve_ldffbds_zsu, | ||
897 | + gen_helper_sve_ldffhds_le_zsu, | ||
898 | + gen_helper_sve_ldffsds_le_zsu, | ||
899 | + NULL, }, | ||
900 | + { gen_helper_sve_ldffbdu_zsu, | ||
901 | + gen_helper_sve_ldffhdu_le_zsu, | ||
902 | + gen_helper_sve_ldffsdu_le_zsu, | ||
903 | + gen_helper_sve_ldffdd_le_zsu, } }, | ||
904 | + { { gen_helper_sve_ldffbds_zss, | ||
905 | + gen_helper_sve_ldffhds_le_zss, | ||
906 | + gen_helper_sve_ldffsds_le_zss, | ||
907 | + NULL, }, | ||
908 | + { gen_helper_sve_ldffbdu_zss, | ||
909 | + gen_helper_sve_ldffhdu_le_zss, | ||
910 | + gen_helper_sve_ldffsdu_le_zss, | ||
911 | + gen_helper_sve_ldffdd_le_zss, } }, | ||
912 | + { { gen_helper_sve_ldffbds_zd, | ||
913 | + gen_helper_sve_ldffhds_le_zd, | ||
914 | + gen_helper_sve_ldffsds_le_zd, | ||
915 | + NULL, }, | ||
916 | + { gen_helper_sve_ldffbdu_zd, | ||
917 | + gen_helper_sve_ldffhdu_le_zd, | ||
918 | + gen_helper_sve_ldffsdu_le_zd, | ||
919 | + gen_helper_sve_ldffdd_le_zd, } } } }, | ||
920 | + { /* Big-endian */ | ||
921 | + { { { gen_helper_sve_ldbds_zsu, | ||
922 | + gen_helper_sve_ldhds_be_zsu, | ||
923 | + gen_helper_sve_ldsds_be_zsu, | ||
924 | + NULL, }, | ||
925 | + { gen_helper_sve_ldbdu_zsu, | ||
926 | + gen_helper_sve_ldhdu_be_zsu, | ||
927 | + gen_helper_sve_ldsdu_be_zsu, | ||
928 | + gen_helper_sve_lddd_be_zsu, } }, | ||
929 | + { { gen_helper_sve_ldbds_zss, | ||
930 | + gen_helper_sve_ldhds_be_zss, | ||
931 | + gen_helper_sve_ldsds_be_zss, | ||
932 | + NULL, }, | ||
933 | + { gen_helper_sve_ldbdu_zss, | ||
934 | + gen_helper_sve_ldhdu_be_zss, | ||
935 | + gen_helper_sve_ldsdu_be_zss, | ||
936 | + gen_helper_sve_lddd_be_zss, } }, | ||
937 | + { { gen_helper_sve_ldbds_zd, | ||
938 | + gen_helper_sve_ldhds_be_zd, | ||
939 | + gen_helper_sve_ldsds_be_zd, | ||
940 | + NULL, }, | ||
941 | + { gen_helper_sve_ldbdu_zd, | ||
942 | + gen_helper_sve_ldhdu_be_zd, | ||
943 | + gen_helper_sve_ldsdu_be_zd, | ||
944 | + gen_helper_sve_lddd_be_zd, } } }, | ||
945 | |||
946 | - /* Big-endian */ | ||
947 | - { { { { gen_helper_sve_ldbds_zsu, | ||
948 | - gen_helper_sve_ldhds_be_zsu, | ||
949 | - gen_helper_sve_ldsds_be_zsu, | ||
950 | - NULL, }, | ||
951 | - { gen_helper_sve_ldbdu_zsu, | ||
952 | - gen_helper_sve_ldhdu_be_zsu, | ||
953 | - gen_helper_sve_ldsdu_be_zsu, | ||
954 | - gen_helper_sve_lddd_be_zsu, } }, | ||
955 | - { { gen_helper_sve_ldbds_zss, | ||
956 | - gen_helper_sve_ldhds_be_zss, | ||
957 | - gen_helper_sve_ldsds_be_zss, | ||
958 | - NULL, }, | ||
959 | - { gen_helper_sve_ldbdu_zss, | ||
960 | - gen_helper_sve_ldhdu_be_zss, | ||
961 | - gen_helper_sve_ldsdu_be_zss, | ||
962 | - gen_helper_sve_lddd_be_zss, } }, | ||
963 | - { { gen_helper_sve_ldbds_zd, | ||
964 | - gen_helper_sve_ldhds_be_zd, | ||
965 | - gen_helper_sve_ldsds_be_zd, | ||
966 | - NULL, }, | ||
967 | - { gen_helper_sve_ldbdu_zd, | ||
968 | - gen_helper_sve_ldhdu_be_zd, | ||
969 | - gen_helper_sve_ldsdu_be_zd, | ||
970 | - gen_helper_sve_lddd_be_zd, } } }, | ||
971 | + /* First-fault */ | ||
972 | + { { { gen_helper_sve_ldffbds_zsu, | ||
973 | + gen_helper_sve_ldffhds_be_zsu, | ||
974 | + gen_helper_sve_ldffsds_be_zsu, | ||
975 | + NULL, }, | ||
976 | + { gen_helper_sve_ldffbdu_zsu, | ||
977 | + gen_helper_sve_ldffhdu_be_zsu, | ||
978 | + gen_helper_sve_ldffsdu_be_zsu, | ||
979 | + gen_helper_sve_ldffdd_be_zsu, } }, | ||
980 | + { { gen_helper_sve_ldffbds_zss, | ||
981 | + gen_helper_sve_ldffhds_be_zss, | ||
982 | + gen_helper_sve_ldffsds_be_zss, | ||
983 | + NULL, }, | ||
984 | + { gen_helper_sve_ldffbdu_zss, | ||
985 | + gen_helper_sve_ldffhdu_be_zss, | ||
986 | + gen_helper_sve_ldffsdu_be_zss, | ||
987 | + gen_helper_sve_ldffdd_be_zss, } }, | ||
988 | + { { gen_helper_sve_ldffbds_zd, | ||
989 | + gen_helper_sve_ldffhds_be_zd, | ||
990 | + gen_helper_sve_ldffsds_be_zd, | ||
991 | + NULL, }, | ||
992 | + { gen_helper_sve_ldffbdu_zd, | ||
993 | + gen_helper_sve_ldffhdu_be_zd, | ||
994 | + gen_helper_sve_ldffsdu_be_zd, | ||
995 | + gen_helper_sve_ldffdd_be_zd, } } } } }, | ||
996 | + { /* MTE Active */ | ||
997 | + { /* Little-endian */ | ||
998 | + { { { gen_helper_sve_ldbds_zsu_mte, | ||
999 | + gen_helper_sve_ldhds_le_zsu_mte, | ||
1000 | + gen_helper_sve_ldsds_le_zsu_mte, | ||
1001 | + NULL, }, | ||
1002 | + { gen_helper_sve_ldbdu_zsu_mte, | ||
1003 | + gen_helper_sve_ldhdu_le_zsu_mte, | ||
1004 | + gen_helper_sve_ldsdu_le_zsu_mte, | ||
1005 | + gen_helper_sve_lddd_le_zsu_mte, } }, | ||
1006 | + { { gen_helper_sve_ldbds_zss_mte, | ||
1007 | + gen_helper_sve_ldhds_le_zss_mte, | ||
1008 | + gen_helper_sve_ldsds_le_zss_mte, | ||
1009 | + NULL, }, | ||
1010 | + { gen_helper_sve_ldbdu_zss_mte, | ||
1011 | + gen_helper_sve_ldhdu_le_zss_mte, | ||
1012 | + gen_helper_sve_ldsdu_le_zss_mte, | ||
1013 | + gen_helper_sve_lddd_le_zss_mte, } }, | ||
1014 | + { { gen_helper_sve_ldbds_zd_mte, | ||
1015 | + gen_helper_sve_ldhds_le_zd_mte, | ||
1016 | + gen_helper_sve_ldsds_le_zd_mte, | ||
1017 | + NULL, }, | ||
1018 | + { gen_helper_sve_ldbdu_zd_mte, | ||
1019 | + gen_helper_sve_ldhdu_le_zd_mte, | ||
1020 | + gen_helper_sve_ldsdu_le_zd_mte, | ||
1021 | + gen_helper_sve_lddd_le_zd_mte, } } }, | ||
1022 | |||
1023 | - /* First-fault */ | ||
1024 | - { { { gen_helper_sve_ldffbds_zsu, | ||
1025 | - gen_helper_sve_ldffhds_be_zsu, | ||
1026 | - gen_helper_sve_ldffsds_be_zsu, | ||
1027 | - NULL, }, | ||
1028 | - { gen_helper_sve_ldffbdu_zsu, | ||
1029 | - gen_helper_sve_ldffhdu_be_zsu, | ||
1030 | - gen_helper_sve_ldffsdu_be_zsu, | ||
1031 | - gen_helper_sve_ldffdd_be_zsu, } }, | ||
1032 | - { { gen_helper_sve_ldffbds_zss, | ||
1033 | - gen_helper_sve_ldffhds_be_zss, | ||
1034 | - gen_helper_sve_ldffsds_be_zss, | ||
1035 | - NULL, }, | ||
1036 | - { gen_helper_sve_ldffbdu_zss, | ||
1037 | - gen_helper_sve_ldffhdu_be_zss, | ||
1038 | - gen_helper_sve_ldffsdu_be_zss, | ||
1039 | - gen_helper_sve_ldffdd_be_zss, } }, | ||
1040 | - { { gen_helper_sve_ldffbds_zd, | ||
1041 | - gen_helper_sve_ldffhds_be_zd, | ||
1042 | - gen_helper_sve_ldffsds_be_zd, | ||
1043 | - NULL, }, | ||
1044 | - { gen_helper_sve_ldffbdu_zd, | ||
1045 | - gen_helper_sve_ldffhdu_be_zd, | ||
1046 | - gen_helper_sve_ldffsdu_be_zd, | ||
1047 | - gen_helper_sve_ldffdd_be_zd, } } } }, | ||
1048 | + /* First-fault */ | ||
1049 | + { { { gen_helper_sve_ldffbds_zsu_mte, | ||
1050 | + gen_helper_sve_ldffhds_le_zsu_mte, | ||
1051 | + gen_helper_sve_ldffsds_le_zsu_mte, | ||
1052 | + NULL, }, | ||
1053 | + { gen_helper_sve_ldffbdu_zsu_mte, | ||
1054 | + gen_helper_sve_ldffhdu_le_zsu_mte, | ||
1055 | + gen_helper_sve_ldffsdu_le_zsu_mte, | ||
1056 | + gen_helper_sve_ldffdd_le_zsu_mte, } }, | ||
1057 | + { { gen_helper_sve_ldffbds_zss_mte, | ||
1058 | + gen_helper_sve_ldffhds_le_zss_mte, | ||
1059 | + gen_helper_sve_ldffsds_le_zss_mte, | ||
1060 | + NULL, }, | ||
1061 | + { gen_helper_sve_ldffbdu_zss_mte, | ||
1062 | + gen_helper_sve_ldffhdu_le_zss_mte, | ||
1063 | + gen_helper_sve_ldffsdu_le_zss_mte, | ||
1064 | + gen_helper_sve_ldffdd_le_zss_mte, } }, | ||
1065 | + { { gen_helper_sve_ldffbds_zd_mte, | ||
1066 | + gen_helper_sve_ldffhds_le_zd_mte, | ||
1067 | + gen_helper_sve_ldffsds_le_zd_mte, | ||
1068 | + NULL, }, | ||
1069 | + { gen_helper_sve_ldffbdu_zd_mte, | ||
1070 | + gen_helper_sve_ldffhdu_le_zd_mte, | ||
1071 | + gen_helper_sve_ldffsdu_le_zd_mte, | ||
1072 | + gen_helper_sve_ldffdd_le_zd_mte, } } } }, | ||
1073 | + { /* Big-endian */ | ||
1074 | + { { { gen_helper_sve_ldbds_zsu_mte, | ||
1075 | + gen_helper_sve_ldhds_be_zsu_mte, | ||
1076 | + gen_helper_sve_ldsds_be_zsu_mte, | ||
1077 | + NULL, }, | ||
1078 | + { gen_helper_sve_ldbdu_zsu_mte, | ||
1079 | + gen_helper_sve_ldhdu_be_zsu_mte, | ||
1080 | + gen_helper_sve_ldsdu_be_zsu_mte, | ||
1081 | + gen_helper_sve_lddd_be_zsu_mte, } }, | ||
1082 | + { { gen_helper_sve_ldbds_zss_mte, | ||
1083 | + gen_helper_sve_ldhds_be_zss_mte, | ||
1084 | + gen_helper_sve_ldsds_be_zss_mte, | ||
1085 | + NULL, }, | ||
1086 | + { gen_helper_sve_ldbdu_zss_mte, | ||
1087 | + gen_helper_sve_ldhdu_be_zss_mte, | ||
1088 | + gen_helper_sve_ldsdu_be_zss_mte, | ||
1089 | + gen_helper_sve_lddd_be_zss_mte, } }, | ||
1090 | + { { gen_helper_sve_ldbds_zd_mte, | ||
1091 | + gen_helper_sve_ldhds_be_zd_mte, | ||
1092 | + gen_helper_sve_ldsds_be_zd_mte, | ||
1093 | + NULL, }, | ||
1094 | + { gen_helper_sve_ldbdu_zd_mte, | ||
1095 | + gen_helper_sve_ldhdu_be_zd_mte, | ||
1096 | + gen_helper_sve_ldsdu_be_zd_mte, | ||
1097 | + gen_helper_sve_lddd_be_zd_mte, } } }, | ||
1098 | + | ||
1099 | + /* First-fault */ | ||
1100 | + { { { gen_helper_sve_ldffbds_zsu_mte, | ||
1101 | + gen_helper_sve_ldffhds_be_zsu_mte, | ||
1102 | + gen_helper_sve_ldffsds_be_zsu_mte, | ||
1103 | + NULL, }, | ||
1104 | + { gen_helper_sve_ldffbdu_zsu_mte, | ||
1105 | + gen_helper_sve_ldffhdu_be_zsu_mte, | ||
1106 | + gen_helper_sve_ldffsdu_be_zsu_mte, | ||
1107 | + gen_helper_sve_ldffdd_be_zsu_mte, } }, | ||
1108 | + { { gen_helper_sve_ldffbds_zss_mte, | ||
1109 | + gen_helper_sve_ldffhds_be_zss_mte, | ||
1110 | + gen_helper_sve_ldffsds_be_zss_mte, | ||
1111 | + NULL, }, | ||
1112 | + { gen_helper_sve_ldffbdu_zss_mte, | ||
1113 | + gen_helper_sve_ldffhdu_be_zss_mte, | ||
1114 | + gen_helper_sve_ldffsdu_be_zss_mte, | ||
1115 | + gen_helper_sve_ldffdd_be_zss_mte, } }, | ||
1116 | + { { gen_helper_sve_ldffbds_zd_mte, | ||
1117 | + gen_helper_sve_ldffhds_be_zd_mte, | ||
1118 | + gen_helper_sve_ldffsds_be_zd_mte, | ||
1119 | + NULL, }, | ||
1120 | + { gen_helper_sve_ldffbdu_zd_mte, | ||
1121 | + gen_helper_sve_ldffhdu_be_zd_mte, | ||
1122 | + gen_helper_sve_ldffsdu_be_zd_mte, | ||
1123 | + gen_helper_sve_ldffdd_be_zd_mte, } } } } }, | ||
1124 | }; | ||
1125 | |||
1126 | static bool trans_LD1_zprz(DisasContext *s, arg_LD1_zprz *a) | ||
1127 | { | ||
1128 | gen_helper_gvec_mem_scatter *fn = NULL; | ||
1129 | - int be = s->be_data == MO_BE; | ||
1130 | + bool be = s->be_data == MO_BE; | ||
1131 | + bool mte = s->mte_active[0]; | ||
1132 | |||
1133 | if (!sve_access_check(s)) { | ||
1134 | return true; | ||
1135 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1_zprz(DisasContext *s, arg_LD1_zprz *a) | ||
1136 | |||
1137 | switch (a->esz) { | ||
1138 | case MO_32: | ||
1139 | - fn = gather_load_fn32[be][a->ff][a->xs][a->u][a->msz]; | ||
1140 | + fn = gather_load_fn32[mte][be][a->ff][a->xs][a->u][a->msz]; | ||
1141 | break; | ||
1142 | case MO_64: | ||
1143 | - fn = gather_load_fn64[be][a->ff][a->xs][a->u][a->msz]; | ||
1144 | + fn = gather_load_fn64[mte][be][a->ff][a->xs][a->u][a->msz]; | ||
1145 | break; | ||
140 | } | 1146 | } |
1147 | assert(fn != NULL); | ||
1148 | |||
1149 | do_mem_zpz(s, a->rd, a->pg, a->rm, a->scale * a->msz, | ||
1150 | - cpu_reg_sp(s, a->rn), a->msz, fn); | ||
1151 | + cpu_reg_sp(s, a->rn), a->msz, false, fn); | ||
1152 | return true; | ||
1153 | } | ||
1154 | |||
1155 | static bool trans_LD1_zpiz(DisasContext *s, arg_LD1_zpiz *a) | ||
1156 | { | ||
1157 | gen_helper_gvec_mem_scatter *fn = NULL; | ||
1158 | - int be = s->be_data == MO_BE; | ||
1159 | + bool be = s->be_data == MO_BE; | ||
1160 | + bool mte = s->mte_active[0]; | ||
1161 | TCGv_i64 imm; | ||
1162 | |||
1163 | if (a->esz < a->msz || (a->esz == a->msz && !a->u)) { | ||
1164 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1_zpiz(DisasContext *s, arg_LD1_zpiz *a) | ||
1165 | |||
1166 | switch (a->esz) { | ||
1167 | case MO_32: | ||
1168 | - fn = gather_load_fn32[be][a->ff][0][a->u][a->msz]; | ||
1169 | + fn = gather_load_fn32[mte][be][a->ff][0][a->u][a->msz]; | ||
1170 | break; | ||
1171 | case MO_64: | ||
1172 | - fn = gather_load_fn64[be][a->ff][2][a->u][a->msz]; | ||
1173 | + fn = gather_load_fn64[mte][be][a->ff][2][a->u][a->msz]; | ||
1174 | break; | ||
1175 | } | ||
1176 | assert(fn != NULL); | ||
1177 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1_zpiz(DisasContext *s, arg_LD1_zpiz *a) | ||
1178 | * by loading the immediate into the scalar parameter. | ||
1179 | */ | ||
1180 | imm = tcg_const_i64(a->imm << a->msz); | ||
1181 | - do_mem_zpz(s, a->rd, a->pg, a->rn, 0, imm, a->msz, fn); | ||
1182 | + do_mem_zpz(s, a->rd, a->pg, a->rn, 0, imm, a->msz, false, fn); | ||
1183 | tcg_temp_free_i64(imm); | ||
1184 | return true; | ||
1185 | } | ||
1186 | |||
1187 | -/* Indexed by [be][xs][msz]. */ | ||
1188 | -static gen_helper_gvec_mem_scatter * const scatter_store_fn32[2][2][3] = { | ||
1189 | - /* Little-endian */ | ||
1190 | - { { gen_helper_sve_stbs_zsu, | ||
1191 | - gen_helper_sve_sths_le_zsu, | ||
1192 | - gen_helper_sve_stss_le_zsu, }, | ||
1193 | - { gen_helper_sve_stbs_zss, | ||
1194 | - gen_helper_sve_sths_le_zss, | ||
1195 | - gen_helper_sve_stss_le_zss, } }, | ||
1196 | - /* Big-endian */ | ||
1197 | - { { gen_helper_sve_stbs_zsu, | ||
1198 | - gen_helper_sve_sths_be_zsu, | ||
1199 | - gen_helper_sve_stss_be_zsu, }, | ||
1200 | - { gen_helper_sve_stbs_zss, | ||
1201 | - gen_helper_sve_sths_be_zss, | ||
1202 | - gen_helper_sve_stss_be_zss, } }, | ||
1203 | +/* Indexed by [mte][be][xs][msz]. */ | ||
1204 | +static gen_helper_gvec_mem_scatter * const scatter_store_fn32[2][2][2][3] = { | ||
1205 | + { /* MTE Inactive */ | ||
1206 | + { /* Little-endian */ | ||
1207 | + { gen_helper_sve_stbs_zsu, | ||
1208 | + gen_helper_sve_sths_le_zsu, | ||
1209 | + gen_helper_sve_stss_le_zsu, }, | ||
1210 | + { gen_helper_sve_stbs_zss, | ||
1211 | + gen_helper_sve_sths_le_zss, | ||
1212 | + gen_helper_sve_stss_le_zss, } }, | ||
1213 | + { /* Big-endian */ | ||
1214 | + { gen_helper_sve_stbs_zsu, | ||
1215 | + gen_helper_sve_sths_be_zsu, | ||
1216 | + gen_helper_sve_stss_be_zsu, }, | ||
1217 | + { gen_helper_sve_stbs_zss, | ||
1218 | + gen_helper_sve_sths_be_zss, | ||
1219 | + gen_helper_sve_stss_be_zss, } } }, | ||
1220 | + { /* MTE Active */ | ||
1221 | + { /* Little-endian */ | ||
1222 | + { gen_helper_sve_stbs_zsu_mte, | ||
1223 | + gen_helper_sve_sths_le_zsu_mte, | ||
1224 | + gen_helper_sve_stss_le_zsu_mte, }, | ||
1225 | + { gen_helper_sve_stbs_zss_mte, | ||
1226 | + gen_helper_sve_sths_le_zss_mte, | ||
1227 | + gen_helper_sve_stss_le_zss_mte, } }, | ||
1228 | + { /* Big-endian */ | ||
1229 | + { gen_helper_sve_stbs_zsu_mte, | ||
1230 | + gen_helper_sve_sths_be_zsu_mte, | ||
1231 | + gen_helper_sve_stss_be_zsu_mte, }, | ||
1232 | + { gen_helper_sve_stbs_zss_mte, | ||
1233 | + gen_helper_sve_sths_be_zss_mte, | ||
1234 | + gen_helper_sve_stss_be_zss_mte, } } }, | ||
141 | }; | 1235 | }; |
142 | diff --git a/hw/timer/trace-events b/hw/timer/trace-events | 1236 | |
143 | index XXXXXXX..XXXXXXX 100644 | 1237 | /* Note that we overload xs=2 to indicate 64-bit offset. */ |
144 | --- a/hw/timer/trace-events | 1238 | -static gen_helper_gvec_mem_scatter * const scatter_store_fn64[2][3][4] = { |
145 | +++ b/hw/timer/trace-events | 1239 | - /* Little-endian */ |
146 | @@ -XXX,XX +XXX,XX @@ systick_write(uint64_t addr, uint32_t value, unsigned size) "systick write addr | 1240 | - { { gen_helper_sve_stbd_zsu, |
147 | cmsdk_apb_timer_read(uint64_t offset, uint64_t data, unsigned size) "CMSDK APB timer read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | 1241 | - gen_helper_sve_sthd_le_zsu, |
148 | cmsdk_apb_timer_write(uint64_t offset, uint64_t data, unsigned size) "CMSDK APB timer write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | 1242 | - gen_helper_sve_stsd_le_zsu, |
149 | cmsdk_apb_timer_reset(void) "CMSDK APB timer: reset" | 1243 | - gen_helper_sve_stdd_le_zsu, }, |
150 | + | 1244 | - { gen_helper_sve_stbd_zss, |
151 | +# hw/timer/xlnx-zynqmp-rtc.c | 1245 | - gen_helper_sve_sthd_le_zss, |
152 | +xlnx_zynqmp_rtc_gettime(int year, int month, int day, int hour, int min, int sec) "Get time from host: %d-%d-%d %2d:%02d:%02d" | 1246 | - gen_helper_sve_stsd_le_zss, |
1247 | - gen_helper_sve_stdd_le_zss, }, | ||
1248 | - { gen_helper_sve_stbd_zd, | ||
1249 | - gen_helper_sve_sthd_le_zd, | ||
1250 | - gen_helper_sve_stsd_le_zd, | ||
1251 | - gen_helper_sve_stdd_le_zd, } }, | ||
1252 | - /* Big-endian */ | ||
1253 | - { { gen_helper_sve_stbd_zsu, | ||
1254 | - gen_helper_sve_sthd_be_zsu, | ||
1255 | - gen_helper_sve_stsd_be_zsu, | ||
1256 | - gen_helper_sve_stdd_be_zsu, }, | ||
1257 | - { gen_helper_sve_stbd_zss, | ||
1258 | - gen_helper_sve_sthd_be_zss, | ||
1259 | - gen_helper_sve_stsd_be_zss, | ||
1260 | - gen_helper_sve_stdd_be_zss, }, | ||
1261 | - { gen_helper_sve_stbd_zd, | ||
1262 | - gen_helper_sve_sthd_be_zd, | ||
1263 | - gen_helper_sve_stsd_be_zd, | ||
1264 | - gen_helper_sve_stdd_be_zd, } }, | ||
1265 | +static gen_helper_gvec_mem_scatter * const scatter_store_fn64[2][2][3][4] = { | ||
1266 | + { /* MTE Inactive */ | ||
1267 | + { /* Little-endian */ | ||
1268 | + { gen_helper_sve_stbd_zsu, | ||
1269 | + gen_helper_sve_sthd_le_zsu, | ||
1270 | + gen_helper_sve_stsd_le_zsu, | ||
1271 | + gen_helper_sve_stdd_le_zsu, }, | ||
1272 | + { gen_helper_sve_stbd_zss, | ||
1273 | + gen_helper_sve_sthd_le_zss, | ||
1274 | + gen_helper_sve_stsd_le_zss, | ||
1275 | + gen_helper_sve_stdd_le_zss, }, | ||
1276 | + { gen_helper_sve_stbd_zd, | ||
1277 | + gen_helper_sve_sthd_le_zd, | ||
1278 | + gen_helper_sve_stsd_le_zd, | ||
1279 | + gen_helper_sve_stdd_le_zd, } }, | ||
1280 | + { /* Big-endian */ | ||
1281 | + { gen_helper_sve_stbd_zsu, | ||
1282 | + gen_helper_sve_sthd_be_zsu, | ||
1283 | + gen_helper_sve_stsd_be_zsu, | ||
1284 | + gen_helper_sve_stdd_be_zsu, }, | ||
1285 | + { gen_helper_sve_stbd_zss, | ||
1286 | + gen_helper_sve_sthd_be_zss, | ||
1287 | + gen_helper_sve_stsd_be_zss, | ||
1288 | + gen_helper_sve_stdd_be_zss, }, | ||
1289 | + { gen_helper_sve_stbd_zd, | ||
1290 | + gen_helper_sve_sthd_be_zd, | ||
1291 | + gen_helper_sve_stsd_be_zd, | ||
1292 | + gen_helper_sve_stdd_be_zd, } } }, | ||
1293 | + { /* MTE Inactive */ | ||
1294 | + { /* Little-endian */ | ||
1295 | + { gen_helper_sve_stbd_zsu_mte, | ||
1296 | + gen_helper_sve_sthd_le_zsu_mte, | ||
1297 | + gen_helper_sve_stsd_le_zsu_mte, | ||
1298 | + gen_helper_sve_stdd_le_zsu_mte, }, | ||
1299 | + { gen_helper_sve_stbd_zss_mte, | ||
1300 | + gen_helper_sve_sthd_le_zss_mte, | ||
1301 | + gen_helper_sve_stsd_le_zss_mte, | ||
1302 | + gen_helper_sve_stdd_le_zss_mte, }, | ||
1303 | + { gen_helper_sve_stbd_zd_mte, | ||
1304 | + gen_helper_sve_sthd_le_zd_mte, | ||
1305 | + gen_helper_sve_stsd_le_zd_mte, | ||
1306 | + gen_helper_sve_stdd_le_zd_mte, } }, | ||
1307 | + { /* Big-endian */ | ||
1308 | + { gen_helper_sve_stbd_zsu_mte, | ||
1309 | + gen_helper_sve_sthd_be_zsu_mte, | ||
1310 | + gen_helper_sve_stsd_be_zsu_mte, | ||
1311 | + gen_helper_sve_stdd_be_zsu_mte, }, | ||
1312 | + { gen_helper_sve_stbd_zss_mte, | ||
1313 | + gen_helper_sve_sthd_be_zss_mte, | ||
1314 | + gen_helper_sve_stsd_be_zss_mte, | ||
1315 | + gen_helper_sve_stdd_be_zss_mte, }, | ||
1316 | + { gen_helper_sve_stbd_zd_mte, | ||
1317 | + gen_helper_sve_sthd_be_zd_mte, | ||
1318 | + gen_helper_sve_stsd_be_zd_mte, | ||
1319 | + gen_helper_sve_stdd_be_zd_mte, } } }, | ||
1320 | }; | ||
1321 | |||
1322 | static bool trans_ST1_zprz(DisasContext *s, arg_ST1_zprz *a) | ||
1323 | { | ||
1324 | gen_helper_gvec_mem_scatter *fn; | ||
1325 | - int be = s->be_data == MO_BE; | ||
1326 | + bool be = s->be_data == MO_BE; | ||
1327 | + bool mte = s->mte_active[0]; | ||
1328 | |||
1329 | if (a->esz < a->msz || (a->msz == 0 && a->scale)) { | ||
1330 | return false; | ||
1331 | @@ -XXX,XX +XXX,XX @@ static bool trans_ST1_zprz(DisasContext *s, arg_ST1_zprz *a) | ||
1332 | } | ||
1333 | switch (a->esz) { | ||
1334 | case MO_32: | ||
1335 | - fn = scatter_store_fn32[be][a->xs][a->msz]; | ||
1336 | + fn = scatter_store_fn32[mte][be][a->xs][a->msz]; | ||
1337 | break; | ||
1338 | case MO_64: | ||
1339 | - fn = scatter_store_fn64[be][a->xs][a->msz]; | ||
1340 | + fn = scatter_store_fn64[mte][be][a->xs][a->msz]; | ||
1341 | break; | ||
1342 | default: | ||
1343 | g_assert_not_reached(); | ||
1344 | } | ||
1345 | do_mem_zpz(s, a->rd, a->pg, a->rm, a->scale * a->msz, | ||
1346 | - cpu_reg_sp(s, a->rn), a->msz, fn); | ||
1347 | + cpu_reg_sp(s, a->rn), a->msz, true, fn); | ||
1348 | return true; | ||
1349 | } | ||
1350 | |||
1351 | static bool trans_ST1_zpiz(DisasContext *s, arg_ST1_zpiz *a) | ||
1352 | { | ||
1353 | gen_helper_gvec_mem_scatter *fn = NULL; | ||
1354 | - int be = s->be_data == MO_BE; | ||
1355 | + bool be = s->be_data == MO_BE; | ||
1356 | + bool mte = s->mte_active[0]; | ||
1357 | TCGv_i64 imm; | ||
1358 | |||
1359 | if (a->esz < a->msz) { | ||
1360 | @@ -XXX,XX +XXX,XX @@ static bool trans_ST1_zpiz(DisasContext *s, arg_ST1_zpiz *a) | ||
1361 | |||
1362 | switch (a->esz) { | ||
1363 | case MO_32: | ||
1364 | - fn = scatter_store_fn32[be][0][a->msz]; | ||
1365 | + fn = scatter_store_fn32[mte][be][0][a->msz]; | ||
1366 | break; | ||
1367 | case MO_64: | ||
1368 | - fn = scatter_store_fn64[be][2][a->msz]; | ||
1369 | + fn = scatter_store_fn64[mte][be][2][a->msz]; | ||
1370 | break; | ||
1371 | } | ||
1372 | assert(fn != NULL); | ||
1373 | @@ -XXX,XX +XXX,XX @@ static bool trans_ST1_zpiz(DisasContext *s, arg_ST1_zpiz *a) | ||
1374 | * by loading the immediate into the scalar parameter. | ||
1375 | */ | ||
1376 | imm = tcg_const_i64(a->imm << a->msz); | ||
1377 | - do_mem_zpz(s, a->rd, a->pg, a->rn, 0, imm, a->msz, fn); | ||
1378 | + do_mem_zpz(s, a->rd, a->pg, a->rn, 0, imm, a->msz, true, fn); | ||
1379 | tcg_temp_free_i64(imm); | ||
1380 | return true; | ||
1381 | } | ||
153 | -- | 1382 | -- |
154 | 2.16.2 | 1383 | 2.20.1 |
155 | 1384 | ||
156 | 1385 | diff view generated by jsdifflib |
1 | Add a Cortex-M33 definition. The M33 is an M profile CPU | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | which implements the ARM v8M architecture, including the | ||
3 | M profile Security Extension. | ||
4 | 2 | ||
3 | There are a number of paths by which the TBI is still intact | ||
4 | for user-only in the SVE helpers. | ||
5 | |||
6 | Because we currently always set TBI for user-only, we do not | ||
7 | need to pass down the actual TBI setting from above, and we | ||
8 | can remove the top byte in the inner-most primitives, so that | ||
9 | none are forgotten. Moreover, this keeps the "dirty" pointer | ||
10 | around at the higher levels, where we need it for any MTE checking. | ||
11 | |||
12 | Since the normal case, especially for user-only, goes through | ||
13 | RAM, this clearing merely adds two insns per page lookup, which | ||
14 | will be completely in the noise. | ||
15 | |||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
18 | Message-id: 20200626033144.790098-39-richard.henderson@linaro.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20180220180325.29818-9-peter.maydell@linaro.org | ||
8 | --- | 20 | --- |
9 | target/arm/cpu.c | 31 +++++++++++++++++++++++++++++++ | 21 | target/arm/cpu.c | 3 +++ |
10 | 1 file changed, 31 insertions(+) | 22 | target/arm/sve_helper.c | 19 +++++++++++++++++-- |
23 | target/arm/translate-a64.c | 5 +++++ | ||
24 | 3 files changed, 25 insertions(+), 2 deletions(-) | ||
11 | 25 | ||
12 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 26 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
13 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/cpu.c | 28 | --- a/target/arm/cpu.c |
15 | +++ b/target/arm/cpu.c | 29 | +++ b/target/arm/cpu.c |
16 | @@ -XXX,XX +XXX,XX @@ static void cortex_m4_initfn(Object *obj) | 30 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) |
17 | cpu->id_isar5 = 0x00000000; | 31 | * Enable TBI0 and TBI1. While the real kernel only enables TBI0, |
32 | * turning on both here will produce smaller code and otherwise | ||
33 | * make no difference to the user-level emulation. | ||
34 | + * | ||
35 | + * In sve_probe_page, we assume that this is set. | ||
36 | + * Do not modify this without other changes. | ||
37 | */ | ||
38 | env->cp15.tcr_el[1].raw_tcr = (3ULL << 37); | ||
39 | #else | ||
40 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/sve_helper.c | ||
43 | +++ b/target/arm/sve_helper.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static void sve_##NAME##_host(void *vd, intptr_t reg_off, void *host) \ | ||
45 | static void sve_##NAME##_tlb(CPUARMState *env, void *vd, intptr_t reg_off, \ | ||
46 | target_ulong addr, uintptr_t ra) \ | ||
47 | { \ | ||
48 | - *(TYPEE *)(vd + H(reg_off)) = (TYPEM)TLB(env, addr, ra); \ | ||
49 | + *(TYPEE *)(vd + H(reg_off)) = \ | ||
50 | + (TYPEM)TLB(env, useronly_clean_ptr(addr), ra); \ | ||
18 | } | 51 | } |
19 | 52 | ||
20 | +static void cortex_m33_initfn(Object *obj) | 53 | #define DO_ST_TLB(NAME, H, TYPEE, TYPEM, TLB) \ |
21 | +{ | 54 | static void sve_##NAME##_tlb(CPUARMState *env, void *vd, intptr_t reg_off, \ |
22 | + ARMCPU *cpu = ARM_CPU(obj); | 55 | target_ulong addr, uintptr_t ra) \ |
56 | { \ | ||
57 | - TLB(env, addr, (TYPEM)*(TYPEE *)(vd + H(reg_off)), ra); \ | ||
58 | + TLB(env, useronly_clean_ptr(addr), \ | ||
59 | + (TYPEM)*(TYPEE *)(vd + H(reg_off)), ra); \ | ||
60 | } | ||
61 | |||
62 | #define DO_LD_PRIM_1(NAME, H, TE, TM) \ | ||
63 | @@ -XXX,XX +XXX,XX @@ static bool sve_probe_page(SVEHostPage *info, bool nofault, | ||
64 | int flags; | ||
65 | |||
66 | addr += mem_off; | ||
23 | + | 67 | + |
24 | + set_feature(&cpu->env, ARM_FEATURE_V8); | 68 | + /* |
25 | + set_feature(&cpu->env, ARM_FEATURE_M); | 69 | + * User-only currently always issues with TBI. See the comment |
26 | + set_feature(&cpu->env, ARM_FEATURE_M_SECURITY); | 70 | + * above useronly_clean_ptr. Usually we clean this top byte away |
27 | + set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); | 71 | + * during translation, but we can't do that for e.g. vector + imm |
28 | + cpu->midr = 0x410fd213; /* r0p3 */ | 72 | + * addressing modes. |
29 | + cpu->pmsav7_dregion = 16; | 73 | + * |
30 | + cpu->sau_sregion = 8; | 74 | + * We currently always enable TBI for user-only, and do not provide |
31 | + cpu->id_pfr0 = 0x00000030; | 75 | + * a way to turn it off. So clean the pointer unconditionally here, |
32 | + cpu->id_pfr1 = 0x00000210; | 76 | + * rather than look it up here, or pass it down from above. |
33 | + cpu->id_dfr0 = 0x00200000; | 77 | + */ |
34 | + cpu->id_afr0 = 0x00000000; | 78 | + addr = useronly_clean_ptr(addr); |
35 | + cpu->id_mmfr0 = 0x00101F40; | ||
36 | + cpu->id_mmfr1 = 0x00000000; | ||
37 | + cpu->id_mmfr2 = 0x01000000; | ||
38 | + cpu->id_mmfr3 = 0x00000000; | ||
39 | + cpu->id_isar0 = 0x01101110; | ||
40 | + cpu->id_isar1 = 0x02212000; | ||
41 | + cpu->id_isar2 = 0x20232232; | ||
42 | + cpu->id_isar3 = 0x01111131; | ||
43 | + cpu->id_isar4 = 0x01310132; | ||
44 | + cpu->id_isar5 = 0x00000000; | ||
45 | + cpu->clidr = 0x00000000; | ||
46 | + cpu->ctr = 0x8000c000; | ||
47 | +} | ||
48 | + | 79 | + |
49 | static void arm_v7m_class_init(ObjectClass *oc, void *data) | 80 | flags = probe_access_flags(env, addr, access_type, mmu_idx, nofault, |
50 | { | 81 | &info->host, retaddr); |
51 | CPUClass *cc = CPU_CLASS(oc); | 82 | info->flags = flags; |
52 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_cpus[] = { | 83 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
53 | .class_init = arm_v7m_class_init }, | 84 | index XXXXXXX..XXXXXXX 100644 |
54 | { .name = "cortex-m4", .initfn = cortex_m4_initfn, | 85 | --- a/target/arm/translate-a64.c |
55 | .class_init = arm_v7m_class_init }, | 86 | +++ b/target/arm/translate-a64.c |
56 | + { .name = "cortex-m33", .initfn = cortex_m33_initfn, | 87 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, |
57 | + .class_init = arm_v7m_class_init }, | 88 | dc->features = env->features; |
58 | { .name = "cortex-r5", .initfn = cortex_r5_initfn }, | 89 | dc->dcz_blocksize = arm_cpu->dcz_blocksize; |
59 | { .name = "cortex-a7", .initfn = cortex_a7_initfn }, | 90 | |
60 | { .name = "cortex-a8", .initfn = cortex_a8_initfn }, | 91 | +#ifdef CONFIG_USER_ONLY |
92 | + /* In sve_probe_page, we assume TBI is enabled. */ | ||
93 | + tcg_debug_assert(dc->tbid & 1); | ||
94 | +#endif | ||
95 | + | ||
96 | /* Single step state. The code-generation logic here is: | ||
97 | * SS_ACTIVE == 0: | ||
98 | * generate code with no special handling for single-stepping (except | ||
61 | -- | 99 | -- |
62 | 2.16.2 | 100 | 2.20.1 |
63 | 101 | ||
64 | 102 | diff view generated by jsdifflib |
1 | In v8M, the Implementation Defined Attribution Unit (IDAU) is | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | a small piece of hardware typically implemented in the SoC | ||
3 | which provides board or SoC specific security attribution | ||
4 | information for each address that the CPU performs MPU/SAU | ||
5 | checks on. For QEMU, we model this with a QOM interface which | ||
6 | is implemented by the board or SoC object and connected to | ||
7 | the CPU using a link property. | ||
8 | 2 | ||
9 | This commit defines the new interface class, adds the link | 3 | This is DC GVA and DC GZVA, and the tag check for DC ZVA. |
10 | property to the CPU object, and makes the SAU checking | ||
11 | code call the IDAU interface if one is present. | ||
12 | 4 | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20200626033144.790098-40-richard.henderson@linaro.org | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20180220180325.29818-5-peter.maydell@linaro.org | ||
16 | --- | 9 | --- |
17 | target/arm/cpu.h | 3 +++ | 10 | target/arm/cpu.h | 4 +++- |
18 | target/arm/idau.h | 61 +++++++++++++++++++++++++++++++++++++++++++++++++++++ | 11 | target/arm/helper.c | 16 ++++++++++++++++ |
19 | target/arm/cpu.c | 15 +++++++++++++ | 12 | target/arm/translate-a64.c | 39 ++++++++++++++++++++++++++++++++++++++ |
20 | target/arm/helper.c | 28 +++++++++++++++++++++--- | 13 | 3 files changed, 58 insertions(+), 1 deletion(-) |
21 | 4 files changed, 104 insertions(+), 3 deletions(-) | ||
22 | create mode 100644 target/arm/idau.h | ||
23 | 14 | ||
24 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
25 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/target/arm/cpu.h | 17 | --- a/target/arm/cpu.h |
27 | +++ b/target/arm/cpu.h | 18 | +++ b/target/arm/cpu.h |
28 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { | 19 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t cpreg_to_kvm_id(uint32_t cpregid) |
29 | /* MemoryRegion to use for secure physical accesses */ | 20 | #define ARM_CP_NZCV (ARM_CP_SPECIAL | 0x0300) |
30 | MemoryRegion *secure_memory; | 21 | #define ARM_CP_CURRENTEL (ARM_CP_SPECIAL | 0x0400) |
31 | 22 | #define ARM_CP_DC_ZVA (ARM_CP_SPECIAL | 0x0500) | |
32 | + /* For v8M, pointer to the IDAU interface provided by board/SoC */ | 23 | -#define ARM_LAST_SPECIAL ARM_CP_DC_ZVA |
33 | + Object *idau; | 24 | +#define ARM_CP_DC_GVA (ARM_CP_SPECIAL | 0x0600) |
34 | + | 25 | +#define ARM_CP_DC_GZVA (ARM_CP_SPECIAL | 0x0700) |
35 | /* 'compatible' string for this CPU for Linux device trees */ | 26 | +#define ARM_LAST_SPECIAL ARM_CP_DC_GZVA |
36 | const char *dtb_compatible; | 27 | #define ARM_CP_FPU 0x1000 |
37 | 28 | #define ARM_CP_SVE 0x2000 | |
38 | diff --git a/target/arm/idau.h b/target/arm/idau.h | 29 | #define ARM_CP_NO_GDB 0x4000 |
39 | new file mode 100644 | ||
40 | index XXXXXXX..XXXXXXX | ||
41 | --- /dev/null | ||
42 | +++ b/target/arm/idau.h | ||
43 | @@ -XXX,XX +XXX,XX @@ | ||
44 | +/* | ||
45 | + * QEMU ARM CPU -- interface for the Arm v8M IDAU | ||
46 | + * | ||
47 | + * Copyright (c) 2018 Linaro Ltd | ||
48 | + * | ||
49 | + * This program is free software; you can redistribute it and/or | ||
50 | + * modify it under the terms of the GNU General Public License | ||
51 | + * as published by the Free Software Foundation; either version 2 | ||
52 | + * of the License, or (at your option) any later version. | ||
53 | + * | ||
54 | + * This program is distributed in the hope that it will be useful, | ||
55 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
56 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
57 | + * GNU General Public License for more details. | ||
58 | + * | ||
59 | + * You should have received a copy of the GNU General Public License | ||
60 | + * along with this program; if not, see | ||
61 | + * <http://www.gnu.org/licenses/gpl-2.0.html> | ||
62 | + * | ||
63 | + * In the v8M architecture, the IDAU is a small piece of hardware | ||
64 | + * typically implemented in the SoC which provides board or SoC | ||
65 | + * specific security attribution information for each address that | ||
66 | + * the CPU performs MPU/SAU checks on. For QEMU, we model this with a | ||
67 | + * QOM interface which is implemented by the board or SoC object and | ||
68 | + * connected to the CPU using a link property. | ||
69 | + */ | ||
70 | + | ||
71 | +#ifndef TARGET_ARM_IDAU_H | ||
72 | +#define TARGET_ARM_IDAU_H | ||
73 | + | ||
74 | +#include "qom/object.h" | ||
75 | + | ||
76 | +#define TYPE_IDAU_INTERFACE "idau-interface" | ||
77 | +#define IDAU_INTERFACE(obj) \ | ||
78 | + INTERFACE_CHECK(IDAUInterface, (obj), TYPE_IDAU_INTERFACE) | ||
79 | +#define IDAU_INTERFACE_CLASS(class) \ | ||
80 | + OBJECT_CLASS_CHECK(IDAUInterfaceClass, (class), TYPE_IDAU_INTERFACE) | ||
81 | +#define IDAU_INTERFACE_GET_CLASS(obj) \ | ||
82 | + OBJECT_GET_CLASS(IDAUInterfaceClass, (obj), TYPE_IDAU_INTERFACE) | ||
83 | + | ||
84 | +typedef struct IDAUInterface { | ||
85 | + Object parent; | ||
86 | +} IDAUInterface; | ||
87 | + | ||
88 | +#define IREGION_NOTVALID -1 | ||
89 | + | ||
90 | +typedef struct IDAUInterfaceClass { | ||
91 | + InterfaceClass parent; | ||
92 | + | ||
93 | + /* Check the specified address and return the IDAU security information | ||
94 | + * for it by filling in iregion, exempt, ns and nsc: | ||
95 | + * iregion: IDAU region number, or IREGION_NOTVALID if not valid | ||
96 | + * exempt: true if address is exempt from security attribution | ||
97 | + * ns: true if the address is NonSecure | ||
98 | + * nsc: true if the address is NonSecure-callable | ||
99 | + */ | ||
100 | + void (*check)(IDAUInterface *ii, uint32_t address, int *iregion, | ||
101 | + bool *exempt, bool *ns, bool *nsc); | ||
102 | +} IDAUInterfaceClass; | ||
103 | + | ||
104 | +#endif | ||
105 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
106 | index XXXXXXX..XXXXXXX 100644 | ||
107 | --- a/target/arm/cpu.c | ||
108 | +++ b/target/arm/cpu.c | ||
109 | @@ -XXX,XX +XXX,XX @@ | ||
110 | */ | ||
111 | |||
112 | #include "qemu/osdep.h" | ||
113 | +#include "target/arm/idau.h" | ||
114 | #include "qemu/error-report.h" | ||
115 | #include "qapi/error.h" | ||
116 | #include "cpu.h" | ||
117 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_post_init(Object *obj) | ||
118 | } | ||
119 | } | ||
120 | |||
121 | + if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) { | ||
122 | + object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau, | ||
123 | + qdev_prop_allow_set_link_before_realize, | ||
124 | + OBJ_PROP_LINK_UNREF_ON_RELEASE, | ||
125 | + &error_abort); | ||
126 | + } | ||
127 | + | ||
128 | qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property, | ||
129 | &error_abort); | ||
130 | } | ||
131 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo arm_cpu_type_info = { | ||
132 | .class_init = arm_cpu_class_init, | ||
133 | }; | ||
134 | |||
135 | +static const TypeInfo idau_interface_type_info = { | ||
136 | + .name = TYPE_IDAU_INTERFACE, | ||
137 | + .parent = TYPE_INTERFACE, | ||
138 | + .class_size = sizeof(IDAUInterfaceClass), | ||
139 | +}; | ||
140 | + | ||
141 | static void arm_cpu_register_types(void) | ||
142 | { | ||
143 | const ARMCPUInfo *info = arm_cpus; | ||
144 | |||
145 | type_register_static(&arm_cpu_type_info); | ||
146 | + type_register_static(&idau_interface_type_info); | ||
147 | |||
148 | while (info->name) { | ||
149 | cpu_register(info); | ||
150 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 30 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
151 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
152 | --- a/target/arm/helper.c | 32 | --- a/target/arm/helper.c |
153 | +++ b/target/arm/helper.c | 33 | +++ b/target/arm/helper.c |
154 | @@ -XXX,XX +XXX,XX @@ | 34 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo mte_el0_cacheop_reginfo[] = { |
155 | #include "qemu/osdep.h" | 35 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 14, .opc2 = 5, |
156 | +#include "target/arm/idau.h" | 36 | .type = ARM_CP_NOP, .access = PL0_W, |
157 | #include "trace.h" | 37 | .accessfn = aa64_cacheop_poc_access }, |
158 | #include "cpu.h" | 38 | + { .name = "DC_GVA", .state = ARM_CP_STATE_AA64, |
159 | #include "internals.h" | 39 | + .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 4, .opc2 = 3, |
160 | @@ -XXX,XX +XXX,XX @@ static void v8m_security_lookup(CPUARMState *env, uint32_t address, | 40 | + .access = PL0_W, .type = ARM_CP_DC_GVA, |
161 | */ | 41 | +#ifndef CONFIG_USER_ONLY |
162 | ARMCPU *cpu = arm_env_get_cpu(env); | 42 | + /* Avoid overhead of an access check that always passes in user-mode */ |
163 | int r; | 43 | + .accessfn = aa64_zva_access, |
164 | + bool idau_exempt = false, idau_ns = true, idau_nsc = true; | 44 | +#endif |
165 | + int idau_region = IREGION_NOTVALID; | 45 | + }, |
166 | 46 | + { .name = "DC_GZVA", .state = ARM_CP_STATE_AA64, | |
167 | - /* TODO: implement IDAU */ | 47 | + .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 4, .opc2 = 4, |
168 | + if (cpu->idau) { | 48 | + .access = PL0_W, .type = ARM_CP_DC_GZVA, |
169 | + IDAUInterfaceClass *iic = IDAU_INTERFACE_GET_CLASS(cpu->idau); | 49 | +#ifndef CONFIG_USER_ONLY |
170 | + IDAUInterface *ii = IDAU_INTERFACE(cpu->idau); | 50 | + /* Avoid overhead of an access check that always passes in user-mode */ |
51 | + .accessfn = aa64_zva_access, | ||
52 | +#endif | ||
53 | + }, | ||
54 | REGINFO_SENTINEL | ||
55 | }; | ||
56 | |||
57 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/target/arm/translate-a64.c | ||
60 | +++ b/target/arm/translate-a64.c | ||
61 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
62 | } | ||
63 | gen_helper_dc_zva(cpu_env, tcg_rt); | ||
64 | return; | ||
65 | + case ARM_CP_DC_GVA: | ||
66 | + { | ||
67 | + TCGv_i64 clean_addr, tag; | ||
171 | + | 68 | + |
172 | + iic->check(ii, address, &idau_region, &idau_exempt, &idau_ns, | 69 | + /* |
173 | + &idau_nsc); | 70 | + * DC_GVA, like DC_ZVA, requires that we supply the original |
174 | + } | 71 | + * pointer for an invalid page. Probe that address first. |
175 | 72 | + */ | |
176 | if (access_type == MMU_INST_FETCH && extract32(address, 28, 4) == 0xf) { | 73 | + tcg_rt = cpu_reg(s, rt); |
177 | /* 0xf0000000..0xffffffff is always S for insn fetches */ | 74 | + clean_addr = clean_data_tbi(s, tcg_rt); |
178 | return; | 75 | + gen_probe_access(s, clean_addr, MMU_DATA_STORE, MO_8); |
179 | } | ||
180 | |||
181 | - if (v8m_is_sau_exempt(env, address, access_type)) { | ||
182 | + if (idau_exempt || v8m_is_sau_exempt(env, address, access_type)) { | ||
183 | sattrs->ns = !regime_is_secure(env, mmu_idx); | ||
184 | return; | ||
185 | } | ||
186 | |||
187 | + if (idau_region != IREGION_NOTVALID) { | ||
188 | + sattrs->irvalid = true; | ||
189 | + sattrs->iregion = idau_region; | ||
190 | + } | ||
191 | + | 76 | + |
192 | switch (env->sau.ctrl & 3) { | 77 | + if (s->ata) { |
193 | case 0: /* SAU.ENABLE == 0, SAU.ALLNS == 0 */ | 78 | + /* Extract the tag from the register to match STZGM. */ |
194 | break; | 79 | + tag = tcg_temp_new_i64(); |
195 | @@ -XXX,XX +XXX,XX @@ static void v8m_security_lookup(CPUARMState *env, uint32_t address, | 80 | + tcg_gen_shri_i64(tag, tcg_rt, 56); |
196 | } | 81 | + gen_helper_stzgm_tags(cpu_env, clean_addr, tag); |
197 | } | 82 | + tcg_temp_free_i64(tag); |
198 | |||
199 | - /* TODO when we support the IDAU then it may override the result here */ | ||
200 | + /* The IDAU will override the SAU lookup results if it specifies | ||
201 | + * higher security than the SAU does. | ||
202 | + */ | ||
203 | + if (!idau_ns) { | ||
204 | + if (sattrs->ns || (!idau_nsc && sattrs->nsc)) { | ||
205 | + sattrs->ns = false; | ||
206 | + sattrs->nsc = idau_nsc; | ||
207 | + } | 83 | + } |
208 | + } | 84 | + } |
85 | + return; | ||
86 | + case ARM_CP_DC_GZVA: | ||
87 | + { | ||
88 | + TCGv_i64 clean_addr, tag; | ||
89 | + | ||
90 | + /* For DC_GZVA, we can rely on DC_ZVA for the proper fault. */ | ||
91 | + tcg_rt = cpu_reg(s, rt); | ||
92 | + clean_addr = clean_data_tbi(s, tcg_rt); | ||
93 | + gen_helper_dc_zva(cpu_env, clean_addr); | ||
94 | + | ||
95 | + if (s->ata) { | ||
96 | + /* Extract the tag from the register to match STZGM. */ | ||
97 | + tag = tcg_temp_new_i64(); | ||
98 | + tcg_gen_shri_i64(tag, tcg_rt, 56); | ||
99 | + gen_helper_stzgm_tags(cpu_env, clean_addr, tag); | ||
100 | + tcg_temp_free_i64(tag); | ||
101 | + } | ||
102 | + } | ||
103 | + return; | ||
104 | default: | ||
209 | break; | 105 | break; |
210 | } | 106 | } |
211 | } | ||
212 | -- | 107 | -- |
213 | 2.16.2 | 108 | 2.20.1 |
214 | 109 | ||
215 | 110 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Happily, the bits are in the same places compared to a32. | 3 | D1.10 specifies that exception handlers begin with tag checks overridden. |
4 | 4 | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20180228193125.20577-16-richard.henderson@linaro.org | 7 | Message-id: 20200626033144.790098-41-richard.henderson@linaro.org |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 9 | --- |
10 | target/arm/translate.c | 14 +++++++++++++- | 10 | target/arm/helper.c | 3 +++ |
11 | 1 file changed, 13 insertions(+), 1 deletion(-) | 11 | 1 file changed, 3 insertions(+) |
12 | 12 | ||
13 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 13 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
14 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate.c | 15 | --- a/target/arm/helper.c |
16 | +++ b/target/arm/translate.c | 16 | +++ b/target/arm/helper.c |
17 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | 17 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) |
18 | default_exception_el(s)); | ||
19 | break; | 18 | break; |
20 | } | 19 | } |
21 | - if (((insn >> 24) & 3) == 3) { | 20 | } |
22 | + if ((insn & 0xfe000a00) == 0xfc000800 | 21 | + if (cpu_isar_feature(aa64_mte, cpu)) { |
23 | + && arm_dc_feature(s, ARM_FEATURE_V8)) { | 22 | + new_mode |= PSTATE_TCO; |
24 | + /* The Thumb2 and ARM encodings are identical. */ | 23 | + } |
25 | + if (disas_neon_insn_3same_ext(s, insn)) { | 24 | |
26 | + goto illegal_op; | 25 | pstate_write(env, PSTATE_DAIF | new_mode); |
27 | + } | 26 | env->aarch64 = 1; |
28 | + } else if ((insn & 0xff000a00) == 0xfe000800 | ||
29 | + && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
30 | + /* The Thumb2 and ARM encodings are identical. */ | ||
31 | + if (disas_neon_insn_2reg_scalar_ext(s, insn)) { | ||
32 | + goto illegal_op; | ||
33 | + } | ||
34 | + } else if (((insn >> 24) & 3) == 3) { | ||
35 | /* Translate into the equivalent ARM encoding. */ | ||
36 | insn = (insn & 0xe2ffffff) | ((insn & (1 << 28)) >> 4) | (1 << 28); | ||
37 | if (disas_neon_data_insn(s, insn)) { | ||
38 | -- | 27 | -- |
39 | 2.16.2 | 28 | 2.20.1 |
40 | 29 | ||
41 | 30 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Richard Henderson <richard.henderson@linaro.org> | |
2 | |||
3 | We need to check the memattr of a page in order to determine | ||
4 | whether it is Tagged for MTE. Between Stage1 and Stage2, | ||
5 | this becomes simpler if we always collect this data, instead | ||
6 | of occasionally being presented with NULL. | ||
7 | |||
8 | Use the nonnull attribute to allow the compiler to check that | ||
9 | all pointer arguments are non-null. | ||
10 | |||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20200626033144.790098-42-richard.henderson@linaro.org | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | --- | ||
16 | target/arm/internals.h | 3 ++- | ||
17 | target/arm/helper.c | 60 ++++++++++++++++++++--------------------- | ||
18 | target/arm/m_helper.c | 11 +++++--- | ||
19 | target/arm/tlb_helper.c | 4 ++- | ||
20 | 4 files changed, 42 insertions(+), 36 deletions(-) | ||
21 | |||
22 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
23 | index XXXXXXX..XXXXXXX 100644 | ||
24 | --- a/target/arm/internals.h | ||
25 | +++ b/target/arm/internals.h | ||
26 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
27 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
28 | hwaddr *phys_ptr, MemTxAttrs *attrs, int *prot, | ||
29 | target_ulong *page_size, | ||
30 | - ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs); | ||
31 | + ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs) | ||
32 | + __attribute__((nonnull)); | ||
33 | |||
34 | void arm_log_exception(int idx); | ||
35 | |||
36 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/helper.c | ||
39 | +++ b/target/arm/helper.c | ||
40 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | ||
41 | bool s1_is_el0, | ||
42 | hwaddr *phys_ptr, MemTxAttrs *txattrs, int *prot, | ||
43 | target_ulong *page_size_ptr, | ||
44 | - ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs); | ||
45 | + ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs) | ||
46 | + __attribute__((nonnull)); | ||
47 | #endif | ||
48 | |||
49 | static void switch_mode(CPUARMState *env, int mode); | ||
50 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | ||
51 | arm_tlb_bti_gp(txattrs) = true; | ||
52 | } | ||
53 | |||
54 | - if (cacheattrs != NULL) { | ||
55 | - if (mmu_idx == ARMMMUIdx_Stage2) { | ||
56 | - cacheattrs->attrs = convert_stage2_attrs(env, | ||
57 | - extract32(attrs, 0, 4)); | ||
58 | - } else { | ||
59 | - /* Index into MAIR registers for cache attributes */ | ||
60 | - uint8_t attrindx = extract32(attrs, 0, 3); | ||
61 | - uint64_t mair = env->cp15.mair_el[regime_el(env, mmu_idx)]; | ||
62 | - assert(attrindx <= 7); | ||
63 | - cacheattrs->attrs = extract64(mair, attrindx * 8, 8); | ||
64 | - } | ||
65 | - cacheattrs->shareability = extract32(attrs, 6, 2); | ||
66 | + if (mmu_idx == ARMMMUIdx_Stage2) { | ||
67 | + cacheattrs->attrs = convert_stage2_attrs(env, extract32(attrs, 0, 4)); | ||
68 | + } else { | ||
69 | + /* Index into MAIR registers for cache attributes */ | ||
70 | + uint8_t attrindx = extract32(attrs, 0, 3); | ||
71 | + uint64_t mair = env->cp15.mair_el[regime_el(env, mmu_idx)]; | ||
72 | + assert(attrindx <= 7); | ||
73 | + cacheattrs->attrs = extract64(mair, attrindx * 8, 8); | ||
74 | } | ||
75 | + cacheattrs->shareability = extract32(attrs, 6, 2); | ||
76 | |||
77 | *phys_ptr = descaddr; | ||
78 | *page_size_ptr = page_size; | ||
79 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
80 | ret = get_phys_addr_lpae(env, ipa, access_type, ARMMMUIdx_Stage2, | ||
81 | mmu_idx == ARMMMUIdx_E10_0, | ||
82 | phys_ptr, attrs, &s2_prot, | ||
83 | - page_size, fi, | ||
84 | - cacheattrs != NULL ? &cacheattrs2 : NULL); | ||
85 | + page_size, fi, &cacheattrs2); | ||
86 | fi->s2addr = ipa; | ||
87 | /* Combine the S1 and S2 perms. */ | ||
88 | *prot &= s2_prot; | ||
89 | |||
90 | - /* Combine the S1 and S2 cache attributes, if needed */ | ||
91 | - if (!ret && cacheattrs != NULL) { | ||
92 | - if (env->cp15.hcr_el2 & HCR_DC) { | ||
93 | - /* | ||
94 | - * HCR.DC forces the first stage attributes to | ||
95 | - * Normal Non-Shareable, | ||
96 | - * Inner Write-Back Read-Allocate Write-Allocate, | ||
97 | - * Outer Write-Back Read-Allocate Write-Allocate. | ||
98 | - */ | ||
99 | - cacheattrs->attrs = 0xff; | ||
100 | - cacheattrs->shareability = 0; | ||
101 | - } | ||
102 | - *cacheattrs = combine_cacheattrs(*cacheattrs, cacheattrs2); | ||
103 | + /* If S2 fails, return early. */ | ||
104 | + if (ret) { | ||
105 | + return ret; | ||
106 | } | ||
107 | |||
108 | - return ret; | ||
109 | + /* Combine the S1 and S2 cache attributes. */ | ||
110 | + if (env->cp15.hcr_el2 & HCR_DC) { | ||
111 | + /* | ||
112 | + * HCR.DC forces the first stage attributes to | ||
113 | + * Normal Non-Shareable, | ||
114 | + * Inner Write-Back Read-Allocate Write-Allocate, | ||
115 | + * Outer Write-Back Read-Allocate Write-Allocate. | ||
116 | + */ | ||
117 | + cacheattrs->attrs = 0xff; | ||
118 | + cacheattrs->shareability = 0; | ||
119 | + } | ||
120 | + *cacheattrs = combine_cacheattrs(*cacheattrs, cacheattrs2); | ||
121 | + return 0; | ||
122 | } else { | ||
123 | /* | ||
124 | * For non-EL2 CPUs a stage1+stage2 translation is just stage 1. | ||
125 | @@ -XXX,XX +XXX,XX @@ hwaddr arm_cpu_get_phys_page_attrs_debug(CPUState *cs, vaddr addr, | ||
126 | bool ret; | ||
127 | ARMMMUFaultInfo fi = {}; | ||
128 | ARMMMUIdx mmu_idx = arm_mmu_idx(env); | ||
129 | + ARMCacheAttrs cacheattrs = {}; | ||
130 | |||
131 | *attrs = (MemTxAttrs) {}; | ||
132 | |||
133 | ret = get_phys_addr(env, addr, 0, mmu_idx, &phys_addr, | ||
134 | - attrs, &prot, &page_size, &fi, NULL); | ||
135 | + attrs, &prot, &page_size, &fi, &cacheattrs); | ||
136 | |||
137 | if (ret) { | ||
138 | return -1; | ||
139 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | ||
140 | index XXXXXXX..XXXXXXX 100644 | ||
141 | --- a/target/arm/m_helper.c | ||
142 | +++ b/target/arm/m_helper.c | ||
143 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | ||
144 | hwaddr physaddr; | ||
145 | int prot; | ||
146 | ARMMMUFaultInfo fi = {}; | ||
147 | + ARMCacheAttrs cacheattrs = {}; | ||
148 | bool secure = mmu_idx & ARM_MMU_IDX_M_S; | ||
149 | int exc; | ||
150 | bool exc_secure; | ||
151 | |||
152 | if (get_phys_addr(env, addr, MMU_DATA_STORE, mmu_idx, &physaddr, | ||
153 | - &attrs, &prot, &page_size, &fi, NULL)) { | ||
154 | + &attrs, &prot, &page_size, &fi, &cacheattrs)) { | ||
155 | /* MPU/SAU lookup failed */ | ||
156 | if (fi.type == ARMFault_QEMU_SFault) { | ||
157 | if (mode == STACK_LAZYFP) { | ||
158 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_read(ARMCPU *cpu, uint32_t *dest, uint32_t addr, | ||
159 | hwaddr physaddr; | ||
160 | int prot; | ||
161 | ARMMMUFaultInfo fi = {}; | ||
162 | + ARMCacheAttrs cacheattrs = {}; | ||
163 | bool secure = mmu_idx & ARM_MMU_IDX_M_S; | ||
164 | int exc; | ||
165 | bool exc_secure; | ||
166 | uint32_t value; | ||
167 | |||
168 | if (get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &physaddr, | ||
169 | - &attrs, &prot, &page_size, &fi, NULL)) { | ||
170 | + &attrs, &prot, &page_size, &fi, &cacheattrs)) { | ||
171 | /* MPU/SAU lookup failed */ | ||
172 | if (fi.type == ARMFault_QEMU_SFault) { | ||
173 | qemu_log_mask(CPU_LOG_INT, | ||
174 | @@ -XXX,XX +XXX,XX @@ static bool v7m_read_half_insn(ARMCPU *cpu, ARMMMUIdx mmu_idx, | ||
175 | V8M_SAttributes sattrs = {}; | ||
176 | MemTxAttrs attrs = {}; | ||
177 | ARMMMUFaultInfo fi = {}; | ||
178 | + ARMCacheAttrs cacheattrs = {}; | ||
179 | MemTxResult txres; | ||
180 | target_ulong page_size; | ||
181 | hwaddr physaddr; | ||
182 | @@ -XXX,XX +XXX,XX @@ static bool v7m_read_half_insn(ARMCPU *cpu, ARMMMUIdx mmu_idx, | ||
183 | "...really SecureFault with SFSR.INVEP\n"); | ||
184 | return false; | ||
185 | } | ||
186 | - if (get_phys_addr(env, addr, MMU_INST_FETCH, mmu_idx, | ||
187 | - &physaddr, &attrs, &prot, &page_size, &fi, NULL)) { | ||
188 | + if (get_phys_addr(env, addr, MMU_INST_FETCH, mmu_idx, &physaddr, | ||
189 | + &attrs, &prot, &page_size, &fi, &cacheattrs)) { | ||
190 | /* the MPU lookup failed */ | ||
191 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_IACCVIOL_MASK; | ||
192 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_MEM, env->v7m.secure); | ||
193 | diff --git a/target/arm/tlb_helper.c b/target/arm/tlb_helper.c | ||
194 | index XXXXXXX..XXXXXXX 100644 | ||
195 | --- a/target/arm/tlb_helper.c | ||
196 | +++ b/target/arm/tlb_helper.c | ||
197 | @@ -XXX,XX +XXX,XX @@ bool arm_cpu_tlb_fill(CPUState *cs, vaddr address, int size, | ||
198 | int prot, ret; | ||
199 | MemTxAttrs attrs = {}; | ||
200 | ARMMMUFaultInfo fi = {}; | ||
201 | + ARMCacheAttrs cacheattrs = {}; | ||
202 | |||
203 | /* | ||
204 | * Walk the page table and (if the mapping exists) add the page | ||
205 | @@ -XXX,XX +XXX,XX @@ bool arm_cpu_tlb_fill(CPUState *cs, vaddr address, int size, | ||
206 | */ | ||
207 | ret = get_phys_addr(&cpu->env, address, access_type, | ||
208 | core_to_arm_mmu_idx(&cpu->env, mmu_idx), | ||
209 | - &phys_addr, &attrs, &prot, &page_size, &fi, NULL); | ||
210 | + &phys_addr, &attrs, &prot, &page_size, | ||
211 | + &fi, &cacheattrs); | ||
212 | if (likely(!ret)) { | ||
213 | /* | ||
214 | * Map a single [sub]page. Regions smaller than our declared | ||
215 | -- | ||
216 | 2.20.1 | ||
217 | |||
218 | diff view generated by jsdifflib |
1 | Instead of loading kernels, device trees, and the like to | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | the system address space, use the CPU's address space. This | ||
3 | is important if we're trying to load the file to memory or | ||
4 | via an alias memory region that is provided by an SoC | ||
5 | object and thus not mapped into the system address space. | ||
6 | 2 | ||
3 | This "bit" is a particular value of the page's MemAttr. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20200626033144.790098-43-richard.henderson@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20180220180325.29818-3-peter.maydell@linaro.org | ||
11 | --- | 9 | --- |
12 | hw/arm/boot.c | 119 +++++++++++++++++++++++++++++++++++++--------------------- | 10 | target/arm/helper.c | 48 ++++++++++++++++++++++++++++++++++++++--- |
13 | 1 file changed, 76 insertions(+), 43 deletions(-) | 11 | target/arm/tlb_helper.c | 5 +++++ |
12 | 2 files changed, 50 insertions(+), 3 deletions(-) | ||
14 | 13 | ||
15 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | 14 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
16 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/boot.c | 16 | --- a/target/arm/helper.c |
18 | +++ b/hw/arm/boot.c | 17 | +++ b/target/arm/helper.c |
19 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ static uint8_t combine_cacheattr_nibble(uint8_t s1, uint8_t s2) |
20 | #define ARM64_TEXT_OFFSET_OFFSET 8 | 19 | */ |
21 | #define ARM64_MAGIC_OFFSET 56 | 20 | static ARMCacheAttrs combine_cacheattrs(ARMCacheAttrs s1, ARMCacheAttrs s2) |
22 | 21 | { | |
23 | +static AddressSpace *arm_boot_address_space(ARMCPU *cpu, | 22 | - uint8_t s1lo = extract32(s1.attrs, 0, 4), s2lo = extract32(s2.attrs, 0, 4); |
24 | + const struct arm_boot_info *info) | 23 | - uint8_t s1hi = extract32(s1.attrs, 4, 4), s2hi = extract32(s2.attrs, 4, 4); |
25 | +{ | 24 | + uint8_t s1lo, s2lo, s1hi, s2hi; |
26 | + /* Return the address space to use for bootloader reads and writes. | 25 | ARMCacheAttrs ret; |
27 | + * We prefer the secure address space if the CPU has it and we're | 26 | + bool tagged = false; |
28 | + * going to boot the guest into it. | ||
29 | + */ | ||
30 | + int asidx; | ||
31 | + CPUState *cs = CPU(cpu); | ||
32 | + | 27 | + |
33 | + if (arm_feature(&cpu->env, ARM_FEATURE_EL3) && info->secure_boot) { | 28 | + if (s1.attrs == 0xf0) { |
34 | + asidx = ARMASIdx_S; | 29 | + tagged = true; |
35 | + } else { | 30 | + s1.attrs = 0xff; |
36 | + asidx = ARMASIdx_NS; | ||
37 | + } | 31 | + } |
38 | + | 32 | + |
39 | + return cpu_get_address_space(cs, asidx); | 33 | + s1lo = extract32(s1.attrs, 0, 4); |
40 | +} | 34 | + s2lo = extract32(s2.attrs, 0, 4); |
41 | + | 35 | + s1hi = extract32(s1.attrs, 4, 4); |
42 | typedef enum { | 36 | + s2hi = extract32(s2.attrs, 4, 4); |
43 | FIXUP_NONE = 0, /* do nothing */ | 37 | |
44 | FIXUP_TERMINATOR, /* end of insns */ | 38 | /* Combine shareability attributes (table D4-43) */ |
45 | @@ -XXX,XX +XXX,XX @@ static const ARMInsnFixup smpboot[] = { | 39 | if (s1.shareability == 2 || s2.shareability == 2) { |
46 | }; | 40 | @@ -XXX,XX +XXX,XX @@ static ARMCacheAttrs combine_cacheattrs(ARMCacheAttrs s1, ARMCacheAttrs s2) |
47 | |||
48 | static void write_bootloader(const char *name, hwaddr addr, | ||
49 | - const ARMInsnFixup *insns, uint32_t *fixupcontext) | ||
50 | + const ARMInsnFixup *insns, uint32_t *fixupcontext, | ||
51 | + AddressSpace *as) | ||
52 | { | ||
53 | /* Fix up the specified bootloader fragment and write it into | ||
54 | * guest memory using rom_add_blob_fixed(). fixupcontext is | ||
55 | @@ -XXX,XX +XXX,XX @@ static void write_bootloader(const char *name, hwaddr addr, | ||
56 | code[i] = tswap32(insn); | ||
57 | } | ||
58 | |||
59 | - rom_add_blob_fixed(name, code, len * sizeof(uint32_t), addr); | ||
60 | + rom_add_blob_fixed_as(name, code, len * sizeof(uint32_t), addr, as); | ||
61 | |||
62 | g_free(code); | ||
63 | } | ||
64 | @@ -XXX,XX +XXX,XX @@ static void default_write_secondary(ARMCPU *cpu, | ||
65 | const struct arm_boot_info *info) | ||
66 | { | ||
67 | uint32_t fixupcontext[FIXUP_MAX]; | ||
68 | + AddressSpace *as = arm_boot_address_space(cpu, info); | ||
69 | |||
70 | fixupcontext[FIXUP_GIC_CPU_IF] = info->gic_cpu_if_addr; | ||
71 | fixupcontext[FIXUP_BOOTREG] = info->smp_bootreg_addr; | ||
72 | @@ -XXX,XX +XXX,XX @@ static void default_write_secondary(ARMCPU *cpu, | ||
73 | } | ||
74 | |||
75 | write_bootloader("smpboot", info->smp_loader_start, | ||
76 | - smpboot, fixupcontext); | ||
77 | + smpboot, fixupcontext, as); | ||
78 | } | ||
79 | |||
80 | void arm_write_secure_board_setup_dummy_smc(ARMCPU *cpu, | ||
81 | const struct arm_boot_info *info, | ||
82 | hwaddr mvbar_addr) | ||
83 | { | ||
84 | + AddressSpace *as = arm_boot_address_space(cpu, info); | ||
85 | int n; | ||
86 | uint32_t mvbar_blob[] = { | ||
87 | /* mvbar_addr: secure monitor vectors | ||
88 | @@ -XXX,XX +XXX,XX @@ void arm_write_secure_board_setup_dummy_smc(ARMCPU *cpu, | ||
89 | for (n = 0; n < ARRAY_SIZE(mvbar_blob); n++) { | ||
90 | mvbar_blob[n] = tswap32(mvbar_blob[n]); | ||
91 | } | ||
92 | - rom_add_blob_fixed("board-setup-mvbar", mvbar_blob, sizeof(mvbar_blob), | ||
93 | - mvbar_addr); | ||
94 | + rom_add_blob_fixed_as("board-setup-mvbar", mvbar_blob, sizeof(mvbar_blob), | ||
95 | + mvbar_addr, as); | ||
96 | |||
97 | for (n = 0; n < ARRAY_SIZE(board_setup_blob); n++) { | ||
98 | board_setup_blob[n] = tswap32(board_setup_blob[n]); | ||
99 | } | ||
100 | - rom_add_blob_fixed("board-setup", board_setup_blob, | ||
101 | - sizeof(board_setup_blob), info->board_setup_addr); | ||
102 | + rom_add_blob_fixed_as("board-setup", board_setup_blob, | ||
103 | + sizeof(board_setup_blob), info->board_setup_addr, as); | ||
104 | } | ||
105 | |||
106 | static void default_reset_secondary(ARMCPU *cpu, | ||
107 | const struct arm_boot_info *info) | ||
108 | { | ||
109 | + AddressSpace *as = arm_boot_address_space(cpu, info); | ||
110 | CPUState *cs = CPU(cpu); | ||
111 | |||
112 | - address_space_stl_notdirty(&address_space_memory, info->smp_bootreg_addr, | ||
113 | + address_space_stl_notdirty(as, info->smp_bootreg_addr, | ||
114 | 0, MEMTXATTRS_UNSPECIFIED, NULL); | ||
115 | cpu_set_pc(cs, info->smp_loader_start); | ||
116 | } | ||
117 | @@ -XXX,XX +XXX,XX @@ static inline bool have_dtb(const struct arm_boot_info *info) | ||
118 | } | ||
119 | |||
120 | #define WRITE_WORD(p, value) do { \ | ||
121 | - address_space_stl_notdirty(&address_space_memory, p, value, \ | ||
122 | + address_space_stl_notdirty(as, p, value, \ | ||
123 | MEMTXATTRS_UNSPECIFIED, NULL); \ | ||
124 | p += 4; \ | ||
125 | } while (0) | ||
126 | |||
127 | -static void set_kernel_args(const struct arm_boot_info *info) | ||
128 | +static void set_kernel_args(const struct arm_boot_info *info, AddressSpace *as) | ||
129 | { | ||
130 | int initrd_size = info->initrd_size; | ||
131 | hwaddr base = info->loader_start; | ||
132 | @@ -XXX,XX +XXX,XX @@ static void set_kernel_args(const struct arm_boot_info *info) | ||
133 | int cmdline_size; | ||
134 | |||
135 | cmdline_size = strlen(info->kernel_cmdline); | ||
136 | - cpu_physical_memory_write(p + 8, info->kernel_cmdline, | ||
137 | - cmdline_size + 1); | ||
138 | + address_space_write(as, p + 8, MEMTXATTRS_UNSPECIFIED, | ||
139 | + (const uint8_t *)info->kernel_cmdline, | ||
140 | + cmdline_size + 1); | ||
141 | cmdline_size = (cmdline_size >> 2) + 1; | ||
142 | WRITE_WORD(p, cmdline_size + 2); | ||
143 | WRITE_WORD(p, 0x54410009); | ||
144 | @@ -XXX,XX +XXX,XX @@ static void set_kernel_args(const struct arm_boot_info *info) | ||
145 | atag_board_len = (info->atag_board(info, atag_board_buf) + 3) & ~3; | ||
146 | WRITE_WORD(p, (atag_board_len + 8) >> 2); | ||
147 | WRITE_WORD(p, 0x414f4d50); | ||
148 | - cpu_physical_memory_write(p, atag_board_buf, atag_board_len); | ||
149 | + address_space_write(as, p, MEMTXATTRS_UNSPECIFIED, | ||
150 | + atag_board_buf, atag_board_len); | ||
151 | p += atag_board_len; | ||
152 | } | ||
153 | /* ATAG_END */ | ||
154 | @@ -XXX,XX +XXX,XX @@ static void set_kernel_args(const struct arm_boot_info *info) | ||
155 | WRITE_WORD(p, 0); | ||
156 | } | ||
157 | |||
158 | -static void set_kernel_args_old(const struct arm_boot_info *info) | ||
159 | +static void set_kernel_args_old(const struct arm_boot_info *info, | ||
160 | + AddressSpace *as) | ||
161 | { | ||
162 | hwaddr p; | ||
163 | const char *s; | ||
164 | @@ -XXX,XX +XXX,XX @@ static void set_kernel_args_old(const struct arm_boot_info *info) | ||
165 | } | ||
166 | s = info->kernel_cmdline; | ||
167 | if (s) { | ||
168 | - cpu_physical_memory_write(p, s, strlen(s) + 1); | ||
169 | + address_space_write(as, p, MEMTXATTRS_UNSPECIFIED, | ||
170 | + (const uint8_t *)s, strlen(s) + 1); | ||
171 | } else { | ||
172 | WRITE_WORD(p, 0); | ||
173 | } | ||
174 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_psci_node(void *fdt) | ||
175 | * @addr: the address to load the image at | ||
176 | * @binfo: struct describing the boot environment | ||
177 | * @addr_limit: upper limit of the available memory area at @addr | ||
178 | + * @as: address space to load image to | ||
179 | * | ||
180 | * Load a device tree supplied by the machine or by the user with the | ||
181 | * '-dtb' command line option, and put it at offset @addr in target | ||
182 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_psci_node(void *fdt) | ||
183 | * Note: Must not be called unless have_dtb(binfo) is true. | ||
184 | */ | ||
185 | static int load_dtb(hwaddr addr, const struct arm_boot_info *binfo, | ||
186 | - hwaddr addr_limit) | ||
187 | + hwaddr addr_limit, AddressSpace *as) | ||
188 | { | ||
189 | void *fdt = NULL; | ||
190 | int size, rc; | ||
191 | @@ -XXX,XX +XXX,XX @@ static int load_dtb(hwaddr addr, const struct arm_boot_info *binfo, | ||
192 | /* Put the DTB into the memory map as a ROM image: this will ensure | ||
193 | * the DTB is copied again upon reset, even if addr points into RAM. | ||
194 | */ | ||
195 | - rom_add_blob_fixed("dtb", fdt, size, addr); | ||
196 | + rom_add_blob_fixed_as("dtb", fdt, size, addr, as); | ||
197 | |||
198 | g_free(fdt); | ||
199 | |||
200 | @@ -XXX,XX +XXX,XX @@ static void do_cpu_reset(void *opaque) | ||
201 | } | ||
202 | |||
203 | if (cs == first_cpu) { | ||
204 | + AddressSpace *as = arm_boot_address_space(cpu, info); | ||
205 | + | ||
206 | cpu_set_pc(cs, info->loader_start); | ||
207 | |||
208 | if (!have_dtb(info)) { | ||
209 | if (old_param) { | ||
210 | - set_kernel_args_old(info); | ||
211 | + set_kernel_args_old(info, as); | ||
212 | } else { | ||
213 | - set_kernel_args(info); | ||
214 | + set_kernel_args(info, as); | ||
215 | } | ||
216 | } | ||
217 | } else { | ||
218 | @@ -XXX,XX +XXX,XX @@ static int do_arm_linux_init(Object *obj, void *opaque) | ||
219 | |||
220 | static uint64_t arm_load_elf(struct arm_boot_info *info, uint64_t *pentry, | ||
221 | uint64_t *lowaddr, uint64_t *highaddr, | ||
222 | - int elf_machine) | ||
223 | + int elf_machine, AddressSpace *as) | ||
224 | { | ||
225 | bool elf_is64; | ||
226 | union { | ||
227 | @@ -XXX,XX +XXX,XX @@ static uint64_t arm_load_elf(struct arm_boot_info *info, uint64_t *pentry, | ||
228 | } | 41 | } |
229 | } | 42 | } |
230 | 43 | ||
231 | - ret = load_elf(info->kernel_filename, NULL, NULL, | 44 | + /* TODO: CombineS1S2Desc does not consider transient, only WB, RWA. */ |
232 | - pentry, lowaddr, highaddr, big_endian, elf_machine, | 45 | + if (tagged && ret.attrs == 0xff) { |
233 | - 1, data_swab); | 46 | + ret.attrs = 0xf0; |
234 | + ret = load_elf_as(info->kernel_filename, NULL, NULL, | 47 | + } |
235 | + pentry, lowaddr, highaddr, big_endian, elf_machine, | 48 | + |
236 | + 1, data_swab, as); | 49 | return ret; |
237 | if (ret <= 0) { | ||
238 | /* The header loaded but the image didn't */ | ||
239 | exit(1); | ||
240 | @@ -XXX,XX +XXX,XX @@ static uint64_t arm_load_elf(struct arm_boot_info *info, uint64_t *pentry, | ||
241 | } | 50 | } |
242 | 51 | ||
243 | static uint64_t load_aarch64_image(const char *filename, hwaddr mem_base, | 52 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, |
244 | - hwaddr *entry) | 53 | * Normal Non-Shareable, |
245 | + hwaddr *entry, AddressSpace *as) | 54 | * Inner Write-Back Read-Allocate Write-Allocate, |
246 | { | 55 | * Outer Write-Back Read-Allocate Write-Allocate. |
247 | hwaddr kernel_load_offset = KERNEL64_LOAD_ADDR; | 56 | + * Do not overwrite Tagged within attrs. |
248 | uint8_t *buffer; | 57 | */ |
249 | @@ -XXX,XX +XXX,XX @@ static uint64_t load_aarch64_image(const char *filename, hwaddr mem_base, | 58 | - cacheattrs->attrs = 0xff; |
59 | + if (cacheattrs->attrs != 0xf0) { | ||
60 | + cacheattrs->attrs = 0xff; | ||
61 | + } | ||
62 | cacheattrs->shareability = 0; | ||
63 | } | ||
64 | *cacheattrs = combine_cacheattrs(*cacheattrs, cacheattrs2); | ||
65 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
66 | /* Definitely a real MMU, not an MPU */ | ||
67 | |||
68 | if (regime_translation_disabled(env, mmu_idx)) { | ||
69 | + uint64_t hcr; | ||
70 | + uint8_t memattr; | ||
71 | + | ||
72 | /* | ||
73 | * MMU disabled. S1 addresses within aa64 translation regimes are | ||
74 | * still checked for bounds -- see AArch64.TranslateAddressS1Off. | ||
75 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
76 | *phys_ptr = address; | ||
77 | *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; | ||
78 | *page_size = TARGET_PAGE_SIZE; | ||
79 | + | ||
80 | + /* Fill in cacheattr a-la AArch64.TranslateAddressS1Off. */ | ||
81 | + hcr = arm_hcr_el2_eff(env); | ||
82 | + cacheattrs->shareability = 0; | ||
83 | + if (hcr & HCR_DC) { | ||
84 | + if (hcr & HCR_DCT) { | ||
85 | + memattr = 0xf0; /* Tagged, Normal, WB, RWA */ | ||
86 | + } else { | ||
87 | + memattr = 0xff; /* Normal, WB, RWA */ | ||
88 | + } | ||
89 | + } else if (access_type == MMU_INST_FETCH) { | ||
90 | + if (regime_sctlr(env, mmu_idx) & SCTLR_I) { | ||
91 | + memattr = 0xee; /* Normal, WT, RA, NT */ | ||
92 | + } else { | ||
93 | + memattr = 0x44; /* Normal, NC, No */ | ||
94 | + } | ||
95 | + cacheattrs->shareability = 2; /* outer sharable */ | ||
96 | + } else { | ||
97 | + memattr = 0x00; /* Device, nGnRnE */ | ||
98 | + } | ||
99 | + cacheattrs->attrs = memattr; | ||
100 | return 0; | ||
250 | } | 101 | } |
251 | 102 | ||
252 | *entry = mem_base + kernel_load_offset; | 103 | diff --git a/target/arm/tlb_helper.c b/target/arm/tlb_helper.c |
253 | - rom_add_blob_fixed(filename, buffer, size, *entry); | 104 | index XXXXXXX..XXXXXXX 100644 |
254 | + rom_add_blob_fixed_as(filename, buffer, size, *entry, as); | 105 | --- a/target/arm/tlb_helper.c |
255 | 106 | +++ b/target/arm/tlb_helper.c | |
256 | g_free(buffer); | 107 | @@ -XXX,XX +XXX,XX @@ bool arm_cpu_tlb_fill(CPUState *cs, vaddr address, int size, |
257 | 108 | phys_addr &= TARGET_PAGE_MASK; | |
258 | @@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data) | 109 | address &= TARGET_PAGE_MASK; |
259 | ARMCPU *cpu = n->cpu; | ||
260 | struct arm_boot_info *info = | ||
261 | container_of(n, struct arm_boot_info, load_kernel_notifier); | ||
262 | + AddressSpace *as = arm_boot_address_space(cpu, info); | ||
263 | |||
264 | /* The board code is not supposed to set secure_board_setup unless | ||
265 | * running its code in secure mode is actually possible, and KVM | ||
266 | @@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data) | ||
267 | * the kernel is supposed to be loaded by the bootloader), copy the | ||
268 | * DTB to the base of RAM for the bootloader to pick up. | ||
269 | */ | ||
270 | - if (load_dtb(info->loader_start, info, 0) < 0) { | ||
271 | + if (load_dtb(info->loader_start, info, 0, as) < 0) { | ||
272 | exit(1); | ||
273 | } | ||
274 | } | 110 | } |
275 | @@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data) | 111 | + /* Notice and record tagged memory. */ |
276 | 112 | + if (cpu_isar_feature(aa64_mte, cpu) && cacheattrs.attrs == 0xf0) { | |
277 | /* Assume that raw images are linux kernels, and ELF images are not. */ | 113 | + arm_tlb_mte_tagged(&attrs) = true; |
278 | kernel_size = arm_load_elf(info, &elf_entry, &elf_low_addr, | 114 | + } |
279 | - &elf_high_addr, elf_machine); | 115 | + |
280 | + &elf_high_addr, elf_machine, as); | 116 | tlb_set_page_with_attrs(cs, address, phys_addr, attrs, |
281 | if (kernel_size > 0 && have_dtb(info)) { | 117 | prot, mmu_idx, page_size); |
282 | /* If there is still some room left at the base of RAM, try and put | 118 | return true; |
283 | * the DTB there like we do for images loaded with -bios or -pflash. | ||
284 | @@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data) | ||
285 | if (elf_low_addr < info->loader_start) { | ||
286 | elf_low_addr = 0; | ||
287 | } | ||
288 | - if (load_dtb(info->loader_start, info, elf_low_addr) < 0) { | ||
289 | + if (load_dtb(info->loader_start, info, elf_low_addr, as) < 0) { | ||
290 | exit(1); | ||
291 | } | ||
292 | } | ||
293 | } | ||
294 | entry = elf_entry; | ||
295 | if (kernel_size < 0) { | ||
296 | - kernel_size = load_uimage(info->kernel_filename, &entry, NULL, | ||
297 | - &is_linux, NULL, NULL); | ||
298 | + kernel_size = load_uimage_as(info->kernel_filename, &entry, NULL, | ||
299 | + &is_linux, NULL, NULL, as); | ||
300 | } | ||
301 | if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) && kernel_size < 0) { | ||
302 | kernel_size = load_aarch64_image(info->kernel_filename, | ||
303 | - info->loader_start, &entry); | ||
304 | + info->loader_start, &entry, as); | ||
305 | is_linux = 1; | ||
306 | } else if (kernel_size < 0) { | ||
307 | /* 32-bit ARM */ | ||
308 | entry = info->loader_start + KERNEL_LOAD_ADDR; | ||
309 | - kernel_size = load_image_targphys(info->kernel_filename, entry, | ||
310 | - info->ram_size - KERNEL_LOAD_ADDR); | ||
311 | + kernel_size = load_image_targphys_as(info->kernel_filename, entry, | ||
312 | + info->ram_size - KERNEL_LOAD_ADDR, | ||
313 | + as); | ||
314 | is_linux = 1; | ||
315 | } | ||
316 | if (kernel_size < 0) { | ||
317 | @@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data) | ||
318 | uint32_t fixupcontext[FIXUP_MAX]; | ||
319 | |||
320 | if (info->initrd_filename) { | ||
321 | - initrd_size = load_ramdisk(info->initrd_filename, | ||
322 | - info->initrd_start, | ||
323 | - info->ram_size - | ||
324 | - info->initrd_start); | ||
325 | + initrd_size = load_ramdisk_as(info->initrd_filename, | ||
326 | + info->initrd_start, | ||
327 | + info->ram_size - info->initrd_start, | ||
328 | + as); | ||
329 | if (initrd_size < 0) { | ||
330 | - initrd_size = load_image_targphys(info->initrd_filename, | ||
331 | - info->initrd_start, | ||
332 | - info->ram_size - | ||
333 | - info->initrd_start); | ||
334 | + initrd_size = load_image_targphys_as(info->initrd_filename, | ||
335 | + info->initrd_start, | ||
336 | + info->ram_size - | ||
337 | + info->initrd_start, | ||
338 | + as); | ||
339 | } | ||
340 | if (initrd_size < 0) { | ||
341 | error_report("could not load initrd '%s'", | ||
342 | @@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data) | ||
343 | |||
344 | /* Place the DTB after the initrd in memory with alignment. */ | ||
345 | dtb_start = QEMU_ALIGN_UP(info->initrd_start + initrd_size, align); | ||
346 | - if (load_dtb(dtb_start, info, 0) < 0) { | ||
347 | + if (load_dtb(dtb_start, info, 0, as) < 0) { | ||
348 | exit(1); | ||
349 | } | ||
350 | fixupcontext[FIXUP_ARGPTR] = dtb_start; | ||
351 | @@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data) | ||
352 | fixupcontext[FIXUP_ENTRYPOINT] = entry; | ||
353 | |||
354 | write_bootloader("bootloader", info->loader_start, | ||
355 | - primary_loader, fixupcontext); | ||
356 | + primary_loader, fixupcontext, as); | ||
357 | |||
358 | if (info->nb_cpus > 1) { | ||
359 | info->write_secondary_boot(cpu, info); | ||
360 | -- | 119 | -- |
361 | 2.16.2 | 120 | 2.20.1 |
362 | 121 | ||
363 | 122 | diff view generated by jsdifflib |
1 | The Cortex-M33 allows the system to specify the reset value of the | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | secure Vector Table Offset Register (VTOR) by asserting config | 2 | |
3 | signals. In particular, guest images for the MPS2 AN505 board rely | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | on the MPS2's initial VTOR being correct for that board. | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Implement a QEMU property so board and SoC code can set the reset | 5 | Message-id: 20200626033144.790098-44-richard.henderson@linaro.org |
6 | value to the correct value. | ||
7 | |||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20180220180325.29818-7-peter.maydell@linaro.org | ||
11 | --- | 7 | --- |
12 | target/arm/cpu.h | 3 +++ | 8 | target/arm/cpu.h | 6 ++++++ |
13 | target/arm/cpu.c | 18 ++++++++++++++---- | 9 | hw/arm/virt.c | 55 ++++++++++++++++++++++++++++++++++++++++++++++-- |
14 | 2 files changed, 17 insertions(+), 4 deletions(-) | 10 | target/arm/cpu.c | 52 +++++++++++++++++++++++++++++++++++++++++---- |
11 | 3 files changed, 107 insertions(+), 6 deletions(-) | ||
15 | 12 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 13 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
17 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 15 | --- a/target/arm/cpu.h |
19 | +++ b/target/arm/cpu.h | 16 | +++ b/target/arm/cpu.h |
20 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { | 17 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { |
21 | */ | 18 | /* MemoryRegion to use for secure physical accesses */ |
22 | uint32_t psci_conduit; | 19 | MemoryRegion *secure_memory; |
23 | 20 | ||
24 | + /* For v8M, initial value of the Secure VTOR */ | 21 | + /* MemoryRegion to use for allocation tag accesses */ |
25 | + uint32_t init_svtor; | 22 | + MemoryRegion *tag_memory; |
26 | + | 23 | + MemoryRegion *secure_tag_memory; |
27 | /* [QEMU_]KVM_ARM_TARGET_* constant for this CPU, or | 24 | + |
28 | * QEMU_KVM_ARM_TARGET_NONE if the kernel doesn't support this CPU type. | 25 | /* For v8M, pointer to the IDAU interface provided by board/SoC */ |
29 | */ | 26 | Object *idau; |
27 | |||
28 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdxBit { | ||
29 | typedef enum ARMASIdx { | ||
30 | ARMASIdx_NS = 0, | ||
31 | ARMASIdx_S = 1, | ||
32 | + ARMASIdx_TagNS = 2, | ||
33 | + ARMASIdx_TagS = 3, | ||
34 | } ARMASIdx; | ||
35 | |||
36 | /* Return the Exception Level targeted by debug exceptions. */ | ||
37 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/hw/arm/virt.c | ||
40 | +++ b/hw/arm/virt.c | ||
41 | @@ -XXX,XX +XXX,XX @@ static void create_platform_bus(VirtMachineState *vms) | ||
42 | sysbus_mmio_get_region(s, 0)); | ||
43 | } | ||
44 | |||
45 | +static void create_tag_ram(MemoryRegion *tag_sysmem, | ||
46 | + hwaddr base, hwaddr size, | ||
47 | + const char *name) | ||
48 | +{ | ||
49 | + MemoryRegion *tagram = g_new(MemoryRegion, 1); | ||
50 | + | ||
51 | + memory_region_init_ram(tagram, NULL, name, size / 32, &error_fatal); | ||
52 | + memory_region_add_subregion(tag_sysmem, base / 32, tagram); | ||
53 | +} | ||
54 | + | ||
55 | static void create_secure_ram(VirtMachineState *vms, | ||
56 | - MemoryRegion *secure_sysmem) | ||
57 | + MemoryRegion *secure_sysmem, | ||
58 | + MemoryRegion *secure_tag_sysmem) | ||
59 | { | ||
60 | MemoryRegion *secram = g_new(MemoryRegion, 1); | ||
61 | char *nodename; | ||
62 | @@ -XXX,XX +XXX,XX @@ static void create_secure_ram(VirtMachineState *vms, | ||
63 | qemu_fdt_setprop_string(vms->fdt, nodename, "status", "disabled"); | ||
64 | qemu_fdt_setprop_string(vms->fdt, nodename, "secure-status", "okay"); | ||
65 | |||
66 | + if (secure_tag_sysmem) { | ||
67 | + create_tag_ram(secure_tag_sysmem, base, size, "mach-virt.secure-tag"); | ||
68 | + } | ||
69 | + | ||
70 | g_free(nodename); | ||
71 | } | ||
72 | |||
73 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
74 | const CPUArchIdList *possible_cpus; | ||
75 | MemoryRegion *sysmem = get_system_memory(); | ||
76 | MemoryRegion *secure_sysmem = NULL; | ||
77 | + MemoryRegion *tag_sysmem = NULL; | ||
78 | + MemoryRegion *secure_tag_sysmem = NULL; | ||
79 | int n, virt_max_cpus; | ||
80 | bool firmware_loaded; | ||
81 | bool aarch64 = true; | ||
82 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
83 | "secure-memory", &error_abort); | ||
84 | } | ||
85 | |||
86 | + /* | ||
87 | + * The cpu adds the property if and only if MemTag is supported. | ||
88 | + * If it is, we must allocate the ram to back that up. | ||
89 | + */ | ||
90 | + if (object_property_find(cpuobj, "tag-memory", NULL)) { | ||
91 | + if (!tag_sysmem) { | ||
92 | + tag_sysmem = g_new(MemoryRegion, 1); | ||
93 | + memory_region_init(tag_sysmem, OBJECT(machine), | ||
94 | + "tag-memory", UINT64_MAX / 32); | ||
95 | + | ||
96 | + if (vms->secure) { | ||
97 | + secure_tag_sysmem = g_new(MemoryRegion, 1); | ||
98 | + memory_region_init(secure_tag_sysmem, OBJECT(machine), | ||
99 | + "secure-tag-memory", UINT64_MAX / 32); | ||
100 | + | ||
101 | + /* As with ram, secure-tag takes precedence over tag. */ | ||
102 | + memory_region_add_subregion_overlap(secure_tag_sysmem, 0, | ||
103 | + tag_sysmem, -1); | ||
104 | + } | ||
105 | + } | ||
106 | + | ||
107 | + object_property_set_link(cpuobj, OBJECT(tag_sysmem), | ||
108 | + "tag-memory", &error_abort); | ||
109 | + if (vms->secure) { | ||
110 | + object_property_set_link(cpuobj, OBJECT(secure_tag_sysmem), | ||
111 | + "secure-tag-memory", &error_abort); | ||
112 | + } | ||
113 | + } | ||
114 | + | ||
115 | qdev_realize(DEVICE(cpuobj), NULL, &error_fatal); | ||
116 | object_unref(cpuobj); | ||
117 | } | ||
118 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
119 | create_uart(vms, VIRT_UART, sysmem, serial_hd(0)); | ||
120 | |||
121 | if (vms->secure) { | ||
122 | - create_secure_ram(vms, secure_sysmem); | ||
123 | + create_secure_ram(vms, secure_sysmem, secure_tag_sysmem); | ||
124 | create_uart(vms, VIRT_SECURE_UART, secure_sysmem, serial_hd(1)); | ||
125 | } | ||
126 | |||
127 | + if (tag_sysmem) { | ||
128 | + create_tag_ram(tag_sysmem, vms->memmap[VIRT_MEM].base, | ||
129 | + machine->ram_size, "mach-virt.tag"); | ||
130 | + } | ||
131 | + | ||
132 | vms->highmem_ecam &= vms->highmem && (!firmware_loaded || aarch64); | ||
133 | |||
134 | create_rtc(vms); | ||
30 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 135 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
31 | index XXXXXXX..XXXXXXX 100644 | 136 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/target/arm/cpu.c | 137 | --- a/target/arm/cpu.c |
33 | +++ b/target/arm/cpu.c | 138 | +++ b/target/arm/cpu.c |
34 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | 139 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_post_init(Object *obj) |
35 | uint32_t initial_msp; /* Loaded from 0x0 */ | 140 | if (kvm_enabled()) { |
36 | uint32_t initial_pc; /* Loaded from 0x4 */ | 141 | kvm_arm_add_vcpu_properties(obj); |
37 | uint8_t *rom; | 142 | } |
38 | + uint32_t vecbase; | 143 | + |
39 | 144 | +#ifndef CONFIG_USER_ONLY | |
40 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | 145 | + if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) && |
41 | env->v7m.secure = true; | 146 | + cpu_isar_feature(aa64_mte, cpu)) { |
42 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | 147 | + object_property_add_link(obj, "tag-memory", |
43 | /* Unlike A/R profile, M profile defines the reset LR value */ | 148 | + TYPE_MEMORY_REGION, |
44 | env->regs[14] = 0xffffffff; | 149 | + (Object **)&cpu->tag_memory, |
45 | 150 | + qdev_prop_allow_set_link_before_realize, | |
46 | - /* Load the initial SP and PC from the vector table at address 0 */ | 151 | + OBJ_PROP_LINK_STRONG); |
47 | - rom = rom_ptr(0); | 152 | + |
48 | + env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80; | 153 | + if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { |
49 | + | 154 | + object_property_add_link(obj, "secure-tag-memory", |
50 | + /* Load the initial SP and PC from offset 0 and 4 in the vector table */ | 155 | + TYPE_MEMORY_REGION, |
51 | + vecbase = env->v7m.vecbase[env->v7m.secure]; | 156 | + (Object **)&cpu->secure_tag_memory, |
52 | + rom = rom_ptr(vecbase); | 157 | + qdev_prop_allow_set_link_before_realize, |
53 | if (rom) { | 158 | + OBJ_PROP_LINK_STRONG); |
54 | /* Address zero is covered by ROM which hasn't yet been | 159 | + } |
55 | * copied into physical memory. | 160 | + } |
56 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | 161 | +#endif |
57 | * it got copied into memory. In the latter case, rom_ptr | 162 | } |
58 | * will return a NULL pointer and we should use ldl_phys instead. | 163 | |
59 | */ | 164 | static void arm_cpu_finalizefn(Object *obj) |
60 | - initial_msp = ldl_phys(s->as, 0); | 165 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
61 | - initial_pc = ldl_phys(s->as, 4); | 166 | #ifndef CONFIG_USER_ONLY |
62 | + initial_msp = ldl_phys(s->as, vecbase); | 167 | MachineState *ms = MACHINE(qdev_get_machine()); |
63 | + initial_pc = ldl_phys(s->as, vecbase + 4); | 168 | unsigned int smp_cpus = ms->smp.cpus; |
169 | + bool has_secure = cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY); | ||
170 | |||
171 | - if (cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
172 | - cs->num_ases = 2; | ||
173 | + /* | ||
174 | + * We must set cs->num_ases to the final value before | ||
175 | + * the first call to cpu_address_space_init. | ||
176 | + */ | ||
177 | + if (cpu->tag_memory != NULL) { | ||
178 | + cs->num_ases = 3 + has_secure; | ||
179 | + } else { | ||
180 | + cs->num_ases = 1 + has_secure; | ||
181 | + } | ||
182 | |||
183 | + if (has_secure) { | ||
184 | if (!cpu->secure_memory) { | ||
185 | cpu->secure_memory = cs->memory; | ||
64 | } | 186 | } |
65 | 187 | cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory", | |
66 | env->regs[13] = initial_msp & 0xFFFFFFFC; | 188 | cpu->secure_memory); |
67 | @@ -XXX,XX +XXX,XX @@ static Property arm_cpu_pmsav7_dregion_property = | 189 | - } else { |
68 | pmsav7_dregion, | 190 | - cs->num_ases = 1; |
69 | qdev_prop_uint32, uint32_t); | 191 | } |
70 | 192 | + | |
71 | +/* M profile: initial value of the Secure VTOR */ | 193 | + if (cpu->tag_memory != NULL) { |
72 | +static Property arm_cpu_initsvtor_property = | 194 | + cpu_address_space_init(cs, ARMASIdx_TagNS, "cpu-tag-memory", |
73 | + DEFINE_PROP_UINT32("init-svtor", ARMCPU, init_svtor, 0); | 195 | + cpu->tag_memory); |
74 | + | 196 | + if (has_secure) { |
75 | static void arm_cpu_post_init(Object *obj) | 197 | + cpu_address_space_init(cs, ARMASIdx_TagS, "cpu-tag-memory", |
76 | { | 198 | + cpu->secure_tag_memory); |
77 | ARMCPU *cpu = ARM_CPU(obj); | 199 | + } |
78 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_post_init(Object *obj) | 200 | + } else if (cpu_isar_feature(aa64_mte, cpu)) { |
79 | qdev_prop_allow_set_link_before_realize, | 201 | + /* |
80 | OBJ_PROP_LINK_UNREF_ON_RELEASE, | 202 | + * Since there is no tag memory, we can't meaningfully support MTE |
81 | &error_abort); | 203 | + * to its fullest. To avoid problems later, when we would come to |
82 | + qdev_property_add_static(DEVICE(obj), &arm_cpu_initsvtor_property, | 204 | + * use the tag memory, downgrade support to insns only. |
83 | + &error_abort); | 205 | + */ |
84 | } | 206 | + cpu->isar.id_aa64pfr1 = |
85 | 207 | + FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 1); | |
86 | qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property, | 208 | + } |
209 | + | ||
210 | cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory); | ||
211 | |||
212 | /* No core_count specified, default to smp_cpus. */ | ||
87 | -- | 213 | -- |
88 | 2.16.2 | 214 | 2.20.1 |
89 | 215 | ||
90 | 216 | diff view generated by jsdifflib |
1 | The Arm IoT Kit includes a "security controller" which is largely a | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | collection of registers for controlling the PPCs and other bits of | ||
3 | glue in the system. This commit provides the initial skeleton of the | ||
4 | device, implementing just the ID registers, and a couple of read-only | ||
5 | read-as-zero registers. | ||
6 | 2 | ||
3 | Look up the physical address for the given virtual address, | ||
4 | convert that to a tag physical address, and finally return | ||
5 | the host address that backs it. | ||
6 | |||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200626033144.790098-45-richard.henderson@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20180220180325.29818-16-peter.maydell@linaro.org | ||
10 | --- | 11 | --- |
11 | hw/misc/Makefile.objs | 1 + | 12 | target/arm/mte_helper.c | 131 ++++++++++++++++++++++++++++++++++++++++ |
12 | include/hw/misc/iotkit-secctl.h | 39 ++++ | 13 | 1 file changed, 131 insertions(+) |
13 | hw/misc/iotkit-secctl.c | 448 ++++++++++++++++++++++++++++++++++++++++ | ||
14 | default-configs/arm-softmmu.mak | 1 + | ||
15 | hw/misc/trace-events | 7 + | ||
16 | 5 files changed, 496 insertions(+) | ||
17 | create mode 100644 include/hw/misc/iotkit-secctl.h | ||
18 | create mode 100644 hw/misc/iotkit-secctl.c | ||
19 | 14 | ||
20 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 15 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c |
21 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/misc/Makefile.objs | 17 | --- a/target/arm/mte_helper.c |
23 | +++ b/hw/misc/Makefile.objs | 18 | +++ b/target/arm/mte_helper.c |
24 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_MPS2_FPGAIO) += mps2-fpgaio.o | ||
25 | obj-$(CONFIG_MPS2_SCC) += mps2-scc.o | ||
26 | |||
27 | obj-$(CONFIG_TZ_PPC) += tz-ppc.o | ||
28 | +obj-$(CONFIG_IOTKIT_SECCTL) += iotkit-secctl.o | ||
29 | |||
30 | obj-$(CONFIG_PVPANIC) += pvpanic.o | ||
31 | obj-$(CONFIG_HYPERV_TESTDEV) += hyperv_testdev.o | ||
32 | diff --git a/include/hw/misc/iotkit-secctl.h b/include/hw/misc/iotkit-secctl.h | ||
33 | new file mode 100644 | ||
34 | index XXXXXXX..XXXXXXX | ||
35 | --- /dev/null | ||
36 | +++ b/include/hw/misc/iotkit-secctl.h | ||
37 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ |
38 | +/* | 20 | #include "cpu.h" |
39 | + * ARM IoT Kit security controller | 21 | #include "internals.h" |
40 | + * | 22 | #include "exec/exec-all.h" |
41 | + * Copyright (c) 2018 Linaro Limited | 23 | +#include "exec/ram_addr.h" |
42 | + * Written by Peter Maydell | 24 | #include "exec/cpu_ldst.h" |
43 | + * | 25 | #include "exec/helper-proto.h" |
44 | + * This program is free software; you can redistribute it and/or modify | 26 | |
45 | + * it under the terms of the GNU General Public License version 2 or | 27 | @@ -XXX,XX +XXX,XX @@ static uint8_t *allocation_tag_mem(CPUARMState *env, int ptr_mmu_idx, |
46 | + * (at your option) any later version. | 28 | int ptr_size, MMUAccessType tag_access, |
47 | + */ | 29 | int tag_size, uintptr_t ra) |
30 | { | ||
31 | +#ifdef CONFIG_USER_ONLY | ||
32 | /* Tag storage not implemented. */ | ||
33 | return NULL; | ||
34 | +#else | ||
35 | + uintptr_t index; | ||
36 | + CPUIOTLBEntry *iotlbentry; | ||
37 | + int in_page, flags; | ||
38 | + ram_addr_t ptr_ra; | ||
39 | + hwaddr ptr_paddr, tag_paddr, xlat; | ||
40 | + MemoryRegion *mr; | ||
41 | + ARMASIdx tag_asi; | ||
42 | + AddressSpace *tag_as; | ||
43 | + void *host; | ||
48 | + | 44 | + |
49 | +/* This is a model of the security controller which is part of the | 45 | + /* |
50 | + * Arm IoT Kit and documented in | 46 | + * Probe the first byte of the virtual address. This raises an |
51 | + * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | 47 | + * exception for inaccessible pages, and resolves the virtual address |
52 | + * | 48 | + * into the softmmu tlb. |
53 | + * QEMU interface: | 49 | + * |
54 | + * + sysbus MMIO region 0 is the "secure privilege control block" registers | 50 | + * When RA == 0, this is for mte_probe1. The page is expected to be |
55 | + * + sysbus MMIO region 1 is the "non-secure privilege control block" registers | 51 | + * valid. Indicate to probe_access_flags no-fault, then assert that |
56 | + */ | 52 | + * we received a valid page. |
53 | + */ | ||
54 | + flags = probe_access_flags(env, ptr, ptr_access, ptr_mmu_idx, | ||
55 | + ra == 0, &host, ra); | ||
56 | + assert(!(flags & TLB_INVALID_MASK)); | ||
57 | + | 57 | + |
58 | +#ifndef IOTKIT_SECCTL_H | 58 | + /* |
59 | +#define IOTKIT_SECCTL_H | 59 | + * Find the iotlbentry for ptr. This *must* be present in the TLB |
60 | + * because we just found the mapping. | ||
61 | + * TODO: Perhaps there should be a cputlb helper that returns a | ||
62 | + * matching tlb entry + iotlb entry. | ||
63 | + */ | ||
64 | + index = tlb_index(env, ptr_mmu_idx, ptr); | ||
65 | +# ifdef CONFIG_DEBUG_TCG | ||
66 | + { | ||
67 | + CPUTLBEntry *entry = tlb_entry(env, ptr_mmu_idx, ptr); | ||
68 | + target_ulong comparator = (ptr_access == MMU_DATA_LOAD | ||
69 | + ? entry->addr_read | ||
70 | + : tlb_addr_write(entry)); | ||
71 | + g_assert(tlb_hit(comparator, ptr)); | ||
72 | + } | ||
73 | +# endif | ||
74 | + iotlbentry = &env_tlb(env)->d[ptr_mmu_idx].iotlb[index]; | ||
60 | + | 75 | + |
61 | +#include "hw/sysbus.h" | 76 | + /* If the virtual page MemAttr != Tagged, access unchecked. */ |
62 | + | 77 | + if (!arm_tlb_mte_tagged(&iotlbentry->attrs)) { |
63 | +#define TYPE_IOTKIT_SECCTL "iotkit-secctl" | 78 | + return NULL; |
64 | +#define IOTKIT_SECCTL(obj) OBJECT_CHECK(IoTKitSecCtl, (obj), TYPE_IOTKIT_SECCTL) | ||
65 | + | ||
66 | +typedef struct IoTKitSecCtl { | ||
67 | + /*< private >*/ | ||
68 | + SysBusDevice parent_obj; | ||
69 | + | ||
70 | + /*< public >*/ | ||
71 | + | ||
72 | + MemoryRegion s_regs; | ||
73 | + MemoryRegion ns_regs; | ||
74 | +} IoTKitSecCtl; | ||
75 | + | ||
76 | +#endif | ||
77 | diff --git a/hw/misc/iotkit-secctl.c b/hw/misc/iotkit-secctl.c | ||
78 | new file mode 100644 | ||
79 | index XXXXXXX..XXXXXXX | ||
80 | --- /dev/null | ||
81 | +++ b/hw/misc/iotkit-secctl.c | ||
82 | @@ -XXX,XX +XXX,XX @@ | ||
83 | +/* | ||
84 | + * Arm IoT Kit security controller | ||
85 | + * | ||
86 | + * Copyright (c) 2018 Linaro Limited | ||
87 | + * Written by Peter Maydell | ||
88 | + * | ||
89 | + * This program is free software; you can redistribute it and/or modify | ||
90 | + * it under the terms of the GNU General Public License version 2 or | ||
91 | + * (at your option) any later version. | ||
92 | + */ | ||
93 | + | ||
94 | +#include "qemu/osdep.h" | ||
95 | +#include "qemu/log.h" | ||
96 | +#include "qapi/error.h" | ||
97 | +#include "trace.h" | ||
98 | +#include "hw/sysbus.h" | ||
99 | +#include "hw/registerfields.h" | ||
100 | +#include "hw/misc/iotkit-secctl.h" | ||
101 | + | ||
102 | +/* Registers in the secure privilege control block */ | ||
103 | +REG32(SECRESPCFG, 0x10) | ||
104 | +REG32(NSCCFG, 0x14) | ||
105 | +REG32(SECMPCINTSTATUS, 0x1c) | ||
106 | +REG32(SECPPCINTSTAT, 0x20) | ||
107 | +REG32(SECPPCINTCLR, 0x24) | ||
108 | +REG32(SECPPCINTEN, 0x28) | ||
109 | +REG32(SECMSCINTSTAT, 0x30) | ||
110 | +REG32(SECMSCINTCLR, 0x34) | ||
111 | +REG32(SECMSCINTEN, 0x38) | ||
112 | +REG32(BRGINTSTAT, 0x40) | ||
113 | +REG32(BRGINTCLR, 0x44) | ||
114 | +REG32(BRGINTEN, 0x48) | ||
115 | +REG32(AHBNSPPC0, 0x50) | ||
116 | +REG32(AHBNSPPCEXP0, 0x60) | ||
117 | +REG32(AHBNSPPCEXP1, 0x64) | ||
118 | +REG32(AHBNSPPCEXP2, 0x68) | ||
119 | +REG32(AHBNSPPCEXP3, 0x6c) | ||
120 | +REG32(APBNSPPC0, 0x70) | ||
121 | +REG32(APBNSPPC1, 0x74) | ||
122 | +REG32(APBNSPPCEXP0, 0x80) | ||
123 | +REG32(APBNSPPCEXP1, 0x84) | ||
124 | +REG32(APBNSPPCEXP2, 0x88) | ||
125 | +REG32(APBNSPPCEXP3, 0x8c) | ||
126 | +REG32(AHBSPPPC0, 0x90) | ||
127 | +REG32(AHBSPPPCEXP0, 0xa0) | ||
128 | +REG32(AHBSPPPCEXP1, 0xa4) | ||
129 | +REG32(AHBSPPPCEXP2, 0xa8) | ||
130 | +REG32(AHBSPPPCEXP3, 0xac) | ||
131 | +REG32(APBSPPPC0, 0xb0) | ||
132 | +REG32(APBSPPPC1, 0xb4) | ||
133 | +REG32(APBSPPPCEXP0, 0xc0) | ||
134 | +REG32(APBSPPPCEXP1, 0xc4) | ||
135 | +REG32(APBSPPPCEXP2, 0xc8) | ||
136 | +REG32(APBSPPPCEXP3, 0xcc) | ||
137 | +REG32(NSMSCEXP, 0xd0) | ||
138 | +REG32(PID4, 0xfd0) | ||
139 | +REG32(PID5, 0xfd4) | ||
140 | +REG32(PID6, 0xfd8) | ||
141 | +REG32(PID7, 0xfdc) | ||
142 | +REG32(PID0, 0xfe0) | ||
143 | +REG32(PID1, 0xfe4) | ||
144 | +REG32(PID2, 0xfe8) | ||
145 | +REG32(PID3, 0xfec) | ||
146 | +REG32(CID0, 0xff0) | ||
147 | +REG32(CID1, 0xff4) | ||
148 | +REG32(CID2, 0xff8) | ||
149 | +REG32(CID3, 0xffc) | ||
150 | + | ||
151 | +/* Registers in the non-secure privilege control block */ | ||
152 | +REG32(AHBNSPPPC0, 0x90) | ||
153 | +REG32(AHBNSPPPCEXP0, 0xa0) | ||
154 | +REG32(AHBNSPPPCEXP1, 0xa4) | ||
155 | +REG32(AHBNSPPPCEXP2, 0xa8) | ||
156 | +REG32(AHBNSPPPCEXP3, 0xac) | ||
157 | +REG32(APBNSPPPC0, 0xb0) | ||
158 | +REG32(APBNSPPPC1, 0xb4) | ||
159 | +REG32(APBNSPPPCEXP0, 0xc0) | ||
160 | +REG32(APBNSPPPCEXP1, 0xc4) | ||
161 | +REG32(APBNSPPPCEXP2, 0xc8) | ||
162 | +REG32(APBNSPPPCEXP3, 0xcc) | ||
163 | +/* PID and CID registers are also present in the NS block */ | ||
164 | + | ||
165 | +static const uint8_t iotkit_secctl_s_idregs[] = { | ||
166 | + 0x04, 0x00, 0x00, 0x00, | ||
167 | + 0x52, 0xb8, 0x0b, 0x00, | ||
168 | + 0x0d, 0xf0, 0x05, 0xb1, | ||
169 | +}; | ||
170 | + | ||
171 | +static const uint8_t iotkit_secctl_ns_idregs[] = { | ||
172 | + 0x04, 0x00, 0x00, 0x00, | ||
173 | + 0x53, 0xb8, 0x0b, 0x00, | ||
174 | + 0x0d, 0xf0, 0x05, 0xb1, | ||
175 | +}; | ||
176 | + | ||
177 | +static MemTxResult iotkit_secctl_s_read(void *opaque, hwaddr addr, | ||
178 | + uint64_t *pdata, | ||
179 | + unsigned size, MemTxAttrs attrs) | ||
180 | +{ | ||
181 | + uint64_t r; | ||
182 | + uint32_t offset = addr & ~0x3; | ||
183 | + | ||
184 | + switch (offset) { | ||
185 | + case A_AHBNSPPC0: | ||
186 | + case A_AHBSPPPC0: | ||
187 | + r = 0; | ||
188 | + break; | ||
189 | + case A_SECRESPCFG: | ||
190 | + case A_NSCCFG: | ||
191 | + case A_SECMPCINTSTATUS: | ||
192 | + case A_SECPPCINTSTAT: | ||
193 | + case A_SECPPCINTEN: | ||
194 | + case A_SECMSCINTSTAT: | ||
195 | + case A_SECMSCINTEN: | ||
196 | + case A_BRGINTSTAT: | ||
197 | + case A_BRGINTEN: | ||
198 | + case A_AHBNSPPCEXP0: | ||
199 | + case A_AHBNSPPCEXP1: | ||
200 | + case A_AHBNSPPCEXP2: | ||
201 | + case A_AHBNSPPCEXP3: | ||
202 | + case A_APBNSPPC0: | ||
203 | + case A_APBNSPPC1: | ||
204 | + case A_APBNSPPCEXP0: | ||
205 | + case A_APBNSPPCEXP1: | ||
206 | + case A_APBNSPPCEXP2: | ||
207 | + case A_APBNSPPCEXP3: | ||
208 | + case A_AHBSPPPCEXP0: | ||
209 | + case A_AHBSPPPCEXP1: | ||
210 | + case A_AHBSPPPCEXP2: | ||
211 | + case A_AHBSPPPCEXP3: | ||
212 | + case A_APBSPPPC0: | ||
213 | + case A_APBSPPPC1: | ||
214 | + case A_APBSPPPCEXP0: | ||
215 | + case A_APBSPPPCEXP1: | ||
216 | + case A_APBSPPPCEXP2: | ||
217 | + case A_APBSPPPCEXP3: | ||
218 | + case A_NSMSCEXP: | ||
219 | + qemu_log_mask(LOG_UNIMP, | ||
220 | + "IoTKit SecCtl S block read: " | ||
221 | + "unimplemented offset 0x%x\n", offset); | ||
222 | + r = 0; | ||
223 | + break; | ||
224 | + case A_PID4: | ||
225 | + case A_PID5: | ||
226 | + case A_PID6: | ||
227 | + case A_PID7: | ||
228 | + case A_PID0: | ||
229 | + case A_PID1: | ||
230 | + case A_PID2: | ||
231 | + case A_PID3: | ||
232 | + case A_CID0: | ||
233 | + case A_CID1: | ||
234 | + case A_CID2: | ||
235 | + case A_CID3: | ||
236 | + r = iotkit_secctl_s_idregs[(offset - A_PID4) / 4]; | ||
237 | + break; | ||
238 | + case A_SECPPCINTCLR: | ||
239 | + case A_SECMSCINTCLR: | ||
240 | + case A_BRGINTCLR: | ||
241 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
242 | + "IotKit SecCtl S block read: write-only offset 0x%x\n", | ||
243 | + offset); | ||
244 | + r = 0; | ||
245 | + break; | ||
246 | + default: | ||
247 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
248 | + "IotKit SecCtl S block read: bad offset 0x%x\n", offset); | ||
249 | + r = 0; | ||
250 | + break; | ||
251 | + } | 79 | + } |
252 | + | 80 | + |
253 | + if (size != 4) { | 81 | + /* |
254 | + /* None of our registers are access-sensitive, so just pull the right | 82 | + * If not backed by host ram, there is no tag storage: access unchecked. |
255 | + * byte out of the word read result. | 83 | + * This is probably a guest os bug though, so log it. |
256 | + */ | 84 | + */ |
257 | + r = extract32(r, (addr & 3) * 8, size * 8); | 85 | + if (unlikely(flags & TLB_MMIO)) { |
86 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
87 | + "Page @ 0x%" PRIx64 " indicates Tagged Normal memory " | ||
88 | + "but is not backed by host ram\n", ptr); | ||
89 | + return NULL; | ||
258 | + } | 90 | + } |
259 | + | 91 | + |
260 | + trace_iotkit_secctl_s_read(offset, r, size); | 92 | + /* |
261 | + *pdata = r; | 93 | + * The Normal memory access can extend to the next page. E.g. a single |
262 | + return MEMTX_OK; | 94 | + * 8-byte access to the last byte of a page will check only the last |
263 | +} | 95 | + * tag on the first page. |
264 | + | 96 | + * Any page access exception has priority over tag check exception. |
265 | +static MemTxResult iotkit_secctl_s_write(void *opaque, hwaddr addr, | 97 | + */ |
266 | + uint64_t value, | 98 | + in_page = -(ptr | TARGET_PAGE_MASK); |
267 | + unsigned size, MemTxAttrs attrs) | 99 | + if (unlikely(ptr_size > in_page)) { |
268 | +{ | 100 | + void *ignore; |
269 | + uint32_t offset = addr; | 101 | + flags |= probe_access_flags(env, ptr + in_page, ptr_access, |
270 | + | 102 | + ptr_mmu_idx, ra == 0, &ignore, ra); |
271 | + trace_iotkit_secctl_s_write(offset, value, size); | 103 | + assert(!(flags & TLB_INVALID_MASK)); |
272 | + | ||
273 | + if (size != 4) { | ||
274 | + /* Byte and halfword writes are ignored */ | ||
275 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
276 | + "IotKit SecCtl S block write: bad size, ignored\n"); | ||
277 | + return MEMTX_OK; | ||
278 | + } | 104 | + } |
279 | + | 105 | + |
280 | + switch (offset) { | 106 | + /* Any debug exception has priority over a tag check exception. */ |
281 | + case A_SECRESPCFG: | 107 | + if (unlikely(flags & TLB_WATCHPOINT)) { |
282 | + case A_NSCCFG: | 108 | + int wp = ptr_access == MMU_DATA_LOAD ? BP_MEM_READ : BP_MEM_WRITE; |
283 | + case A_SECPPCINTCLR: | 109 | + assert(ra != 0); |
284 | + case A_SECPPCINTEN: | 110 | + cpu_check_watchpoint(env_cpu(env), ptr, ptr_size, |
285 | + case A_SECMSCINTCLR: | 111 | + iotlbentry->attrs, wp, ra); |
286 | + case A_SECMSCINTEN: | ||
287 | + case A_BRGINTCLR: | ||
288 | + case A_BRGINTEN: | ||
289 | + case A_AHBNSPPCEXP0: | ||
290 | + case A_AHBNSPPCEXP1: | ||
291 | + case A_AHBNSPPCEXP2: | ||
292 | + case A_AHBNSPPCEXP3: | ||
293 | + case A_APBNSPPC0: | ||
294 | + case A_APBNSPPC1: | ||
295 | + case A_APBNSPPCEXP0: | ||
296 | + case A_APBNSPPCEXP1: | ||
297 | + case A_APBNSPPCEXP2: | ||
298 | + case A_APBNSPPCEXP3: | ||
299 | + case A_AHBSPPPCEXP0: | ||
300 | + case A_AHBSPPPCEXP1: | ||
301 | + case A_AHBSPPPCEXP2: | ||
302 | + case A_AHBSPPPCEXP3: | ||
303 | + case A_APBSPPPC0: | ||
304 | + case A_APBSPPPC1: | ||
305 | + case A_APBSPPPCEXP0: | ||
306 | + case A_APBSPPPCEXP1: | ||
307 | + case A_APBSPPPCEXP2: | ||
308 | + case A_APBSPPPCEXP3: | ||
309 | + qemu_log_mask(LOG_UNIMP, | ||
310 | + "IoTKit SecCtl S block write: " | ||
311 | + "unimplemented offset 0x%x\n", offset); | ||
312 | + break; | ||
313 | + case A_SECMPCINTSTATUS: | ||
314 | + case A_SECPPCINTSTAT: | ||
315 | + case A_SECMSCINTSTAT: | ||
316 | + case A_BRGINTSTAT: | ||
317 | + case A_AHBNSPPC0: | ||
318 | + case A_AHBSPPPC0: | ||
319 | + case A_NSMSCEXP: | ||
320 | + case A_PID4: | ||
321 | + case A_PID5: | ||
322 | + case A_PID6: | ||
323 | + case A_PID7: | ||
324 | + case A_PID0: | ||
325 | + case A_PID1: | ||
326 | + case A_PID2: | ||
327 | + case A_PID3: | ||
328 | + case A_CID0: | ||
329 | + case A_CID1: | ||
330 | + case A_CID2: | ||
331 | + case A_CID3: | ||
332 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
333 | + "IoTKit SecCtl S block write: " | ||
334 | + "read-only offset 0x%x\n", offset); | ||
335 | + break; | ||
336 | + default: | ||
337 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
338 | + "IotKit SecCtl S block write: bad offset 0x%x\n", | ||
339 | + offset); | ||
340 | + break; | ||
341 | + } | 112 | + } |
342 | + | 113 | + |
343 | + return MEMTX_OK; | 114 | + /* |
344 | +} | 115 | + * Find the physical address within the normal mem space. |
116 | + * The memory region lookup must succeed because TLB_MMIO was | ||
117 | + * not set in the cputlb lookup above. | ||
118 | + */ | ||
119 | + mr = memory_region_from_host(host, &ptr_ra); | ||
120 | + tcg_debug_assert(mr != NULL); | ||
121 | + tcg_debug_assert(memory_region_is_ram(mr)); | ||
122 | + ptr_paddr = ptr_ra; | ||
123 | + do { | ||
124 | + ptr_paddr += mr->addr; | ||
125 | + mr = mr->container; | ||
126 | + } while (mr); | ||
345 | + | 127 | + |
346 | +static MemTxResult iotkit_secctl_ns_read(void *opaque, hwaddr addr, | 128 | + /* Convert to the physical address in tag space. */ |
347 | + uint64_t *pdata, | 129 | + tag_paddr = ptr_paddr >> (LOG2_TAG_GRANULE + 1); |
348 | + unsigned size, MemTxAttrs attrs) | ||
349 | +{ | ||
350 | + uint64_t r; | ||
351 | + uint32_t offset = addr & ~0x3; | ||
352 | + | 130 | + |
353 | + switch (offset) { | 131 | + /* Look up the address in tag space. */ |
354 | + case A_AHBNSPPPC0: | 132 | + tag_asi = iotlbentry->attrs.secure ? ARMASIdx_TagS : ARMASIdx_TagNS; |
355 | + r = 0; | 133 | + tag_as = cpu_get_address_space(env_cpu(env), tag_asi); |
356 | + break; | 134 | + mr = address_space_translate(tag_as, tag_paddr, &xlat, NULL, |
357 | + case A_AHBNSPPPCEXP0: | 135 | + tag_access == MMU_DATA_STORE, |
358 | + case A_AHBNSPPPCEXP1: | 136 | + iotlbentry->attrs); |
359 | + case A_AHBNSPPPCEXP2: | 137 | + |
360 | + case A_AHBNSPPPCEXP3: | 138 | + /* |
361 | + case A_APBNSPPPC0: | 139 | + * Note that @mr will never be NULL. If there is nothing in the address |
362 | + case A_APBNSPPPC1: | 140 | + * space at @tag_paddr, the translation will return the unallocated memory |
363 | + case A_APBNSPPPCEXP0: | 141 | + * region. For our purposes, the result must be ram. |
364 | + case A_APBNSPPPCEXP1: | 142 | + */ |
365 | + case A_APBNSPPPCEXP2: | 143 | + if (unlikely(!memory_region_is_ram(mr))) { |
366 | + case A_APBNSPPPCEXP3: | 144 | + /* ??? Failure is a board configuration error. */ |
367 | + qemu_log_mask(LOG_UNIMP, | 145 | + qemu_log_mask(LOG_UNIMP, |
368 | + "IoTKit SecCtl NS block read: " | 146 | + "Tag Memory @ 0x%" HWADDR_PRIx " not found for " |
369 | + "unimplemented offset 0x%x\n", offset); | 147 | + "Normal Memory @ 0x%" HWADDR_PRIx "\n", |
370 | + break; | 148 | + tag_paddr, ptr_paddr); |
371 | + case A_PID4: | 149 | + return NULL; |
372 | + case A_PID5: | ||
373 | + case A_PID6: | ||
374 | + case A_PID7: | ||
375 | + case A_PID0: | ||
376 | + case A_PID1: | ||
377 | + case A_PID2: | ||
378 | + case A_PID3: | ||
379 | + case A_CID0: | ||
380 | + case A_CID1: | ||
381 | + case A_CID2: | ||
382 | + case A_CID3: | ||
383 | + r = iotkit_secctl_ns_idregs[(offset - A_PID4) / 4]; | ||
384 | + break; | ||
385 | + default: | ||
386 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
387 | + "IotKit SecCtl NS block write: bad offset 0x%x\n", | ||
388 | + offset); | ||
389 | + r = 0; | ||
390 | + break; | ||
391 | + } | 150 | + } |
392 | + | 151 | + |
393 | + if (size != 4) { | 152 | + /* |
394 | + /* None of our registers are access-sensitive, so just pull the right | 153 | + * Ensure the tag memory is dirty on write, for migration. |
395 | + * byte out of the word read result. | 154 | + * Tag memory can never contain code or display memory (vga). |
396 | + */ | 155 | + */ |
397 | + r = extract32(r, (addr & 3) * 8, size * 8); | 156 | + if (tag_access == MMU_DATA_STORE) { |
157 | + ram_addr_t tag_ra = memory_region_get_ram_addr(mr) + xlat; | ||
158 | + cpu_physical_memory_set_dirty_flag(tag_ra, DIRTY_MEMORY_MIGRATION); | ||
398 | + } | 159 | + } |
399 | + | 160 | + |
400 | + trace_iotkit_secctl_ns_read(offset, r, size); | 161 | + return memory_region_get_ram_ptr(mr) + xlat; |
401 | + *pdata = r; | 162 | +#endif |
402 | + return MEMTX_OK; | 163 | } |
403 | +} | 164 | |
404 | + | 165 | uint64_t HELPER(irg)(CPUARMState *env, uint64_t rn, uint64_t rm) |
405 | +static MemTxResult iotkit_secctl_ns_write(void *opaque, hwaddr addr, | ||
406 | + uint64_t value, | ||
407 | + unsigned size, MemTxAttrs attrs) | ||
408 | +{ | ||
409 | + uint32_t offset = addr; | ||
410 | + | ||
411 | + trace_iotkit_secctl_ns_write(offset, value, size); | ||
412 | + | ||
413 | + if (size != 4) { | ||
414 | + /* Byte and halfword writes are ignored */ | ||
415 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
416 | + "IotKit SecCtl NS block write: bad size, ignored\n"); | ||
417 | + return MEMTX_OK; | ||
418 | + } | ||
419 | + | ||
420 | + switch (offset) { | ||
421 | + case A_AHBNSPPPCEXP0: | ||
422 | + case A_AHBNSPPPCEXP1: | ||
423 | + case A_AHBNSPPPCEXP2: | ||
424 | + case A_AHBNSPPPCEXP3: | ||
425 | + case A_APBNSPPPC0: | ||
426 | + case A_APBNSPPPC1: | ||
427 | + case A_APBNSPPPCEXP0: | ||
428 | + case A_APBNSPPPCEXP1: | ||
429 | + case A_APBNSPPPCEXP2: | ||
430 | + case A_APBNSPPPCEXP3: | ||
431 | + qemu_log_mask(LOG_UNIMP, | ||
432 | + "IoTKit SecCtl NS block write: " | ||
433 | + "unimplemented offset 0x%x\n", offset); | ||
434 | + break; | ||
435 | + case A_AHBNSPPPC0: | ||
436 | + case A_PID4: | ||
437 | + case A_PID5: | ||
438 | + case A_PID6: | ||
439 | + case A_PID7: | ||
440 | + case A_PID0: | ||
441 | + case A_PID1: | ||
442 | + case A_PID2: | ||
443 | + case A_PID3: | ||
444 | + case A_CID0: | ||
445 | + case A_CID1: | ||
446 | + case A_CID2: | ||
447 | + case A_CID3: | ||
448 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
449 | + "IoTKit SecCtl NS block write: " | ||
450 | + "read-only offset 0x%x\n", offset); | ||
451 | + break; | ||
452 | + default: | ||
453 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
454 | + "IotKit SecCtl NS block write: bad offset 0x%x\n", | ||
455 | + offset); | ||
456 | + break; | ||
457 | + } | ||
458 | + | ||
459 | + return MEMTX_OK; | ||
460 | +} | ||
461 | + | ||
462 | +static const MemoryRegionOps iotkit_secctl_s_ops = { | ||
463 | + .read_with_attrs = iotkit_secctl_s_read, | ||
464 | + .write_with_attrs = iotkit_secctl_s_write, | ||
465 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
466 | + .valid.min_access_size = 1, | ||
467 | + .valid.max_access_size = 4, | ||
468 | + .impl.min_access_size = 1, | ||
469 | + .impl.max_access_size = 4, | ||
470 | +}; | ||
471 | + | ||
472 | +static const MemoryRegionOps iotkit_secctl_ns_ops = { | ||
473 | + .read_with_attrs = iotkit_secctl_ns_read, | ||
474 | + .write_with_attrs = iotkit_secctl_ns_write, | ||
475 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
476 | + .valid.min_access_size = 1, | ||
477 | + .valid.max_access_size = 4, | ||
478 | + .impl.min_access_size = 1, | ||
479 | + .impl.max_access_size = 4, | ||
480 | +}; | ||
481 | + | ||
482 | +static void iotkit_secctl_reset(DeviceState *dev) | ||
483 | +{ | ||
484 | + | ||
485 | +} | ||
486 | + | ||
487 | +static void iotkit_secctl_init(Object *obj) | ||
488 | +{ | ||
489 | + IoTKitSecCtl *s = IOTKIT_SECCTL(obj); | ||
490 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
491 | + | ||
492 | + memory_region_init_io(&s->s_regs, obj, &iotkit_secctl_s_ops, | ||
493 | + s, "iotkit-secctl-s-regs", 0x1000); | ||
494 | + memory_region_init_io(&s->ns_regs, obj, &iotkit_secctl_ns_ops, | ||
495 | + s, "iotkit-secctl-ns-regs", 0x1000); | ||
496 | + sysbus_init_mmio(sbd, &s->s_regs); | ||
497 | + sysbus_init_mmio(sbd, &s->ns_regs); | ||
498 | +} | ||
499 | + | ||
500 | +static const VMStateDescription iotkit_secctl_vmstate = { | ||
501 | + .name = "iotkit-secctl", | ||
502 | + .version_id = 1, | ||
503 | + .minimum_version_id = 1, | ||
504 | + .fields = (VMStateField[]) { | ||
505 | + VMSTATE_END_OF_LIST() | ||
506 | + } | ||
507 | +}; | ||
508 | + | ||
509 | +static void iotkit_secctl_class_init(ObjectClass *klass, void *data) | ||
510 | +{ | ||
511 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
512 | + | ||
513 | + dc->vmsd = &iotkit_secctl_vmstate; | ||
514 | + dc->reset = iotkit_secctl_reset; | ||
515 | +} | ||
516 | + | ||
517 | +static const TypeInfo iotkit_secctl_info = { | ||
518 | + .name = TYPE_IOTKIT_SECCTL, | ||
519 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
520 | + .instance_size = sizeof(IoTKitSecCtl), | ||
521 | + .instance_init = iotkit_secctl_init, | ||
522 | + .class_init = iotkit_secctl_class_init, | ||
523 | +}; | ||
524 | + | ||
525 | +static void iotkit_secctl_register_types(void) | ||
526 | +{ | ||
527 | + type_register_static(&iotkit_secctl_info); | ||
528 | +} | ||
529 | + | ||
530 | +type_init(iotkit_secctl_register_types); | ||
531 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | ||
532 | index XXXXXXX..XXXXXXX 100644 | ||
533 | --- a/default-configs/arm-softmmu.mak | ||
534 | +++ b/default-configs/arm-softmmu.mak | ||
535 | @@ -XXX,XX +XXX,XX @@ CONFIG_MPS2_FPGAIO=y | ||
536 | CONFIG_MPS2_SCC=y | ||
537 | |||
538 | CONFIG_TZ_PPC=y | ||
539 | +CONFIG_IOTKIT_SECCTL=y | ||
540 | |||
541 | CONFIG_VERSATILE_PCI=y | ||
542 | CONFIG_VERSATILE_I2C=y | ||
543 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
544 | index XXXXXXX..XXXXXXX 100644 | ||
545 | --- a/hw/misc/trace-events | ||
546 | +++ b/hw/misc/trace-events | ||
547 | @@ -XXX,XX +XXX,XX @@ tz_ppc_irq_clear(int level) "TZ PPC: int_clear = %d" | ||
548 | tz_ppc_update_irq(int level) "TZ PPC: setting irq line to %d" | ||
549 | tz_ppc_read_blocked(int n, hwaddr offset, bool secure, bool user) "TZ PPC: port %d offset 0x%" HWADDR_PRIx " read (secure %d user %d) blocked" | ||
550 | tz_ppc_write_blocked(int n, hwaddr offset, bool secure, bool user) "TZ PPC: port %d offset 0x%" HWADDR_PRIx " write (secure %d user %d) blocked" | ||
551 | + | ||
552 | +# hw/misc/iotkit-secctl.c | ||
553 | +iotkit_secctl_s_read(uint32_t offset, uint64_t data, unsigned size) "IoTKit SecCtl S regs read: offset 0x%x data 0x%" PRIx64 " size %u" | ||
554 | +iotkit_secctl_s_write(uint32_t offset, uint64_t data, unsigned size) "IoTKit SecCtl S regs write: offset 0x%x data 0x%" PRIx64 " size %u" | ||
555 | +iotkit_secctl_ns_read(uint32_t offset, uint64_t data, unsigned size) "IoTKit SecCtl NS regs read: offset 0x%x data 0x%" PRIx64 " size %u" | ||
556 | +iotkit_secctl_ns_write(uint32_t offset, uint64_t data, unsigned size) "IoTKit SecCtl NS regs write: offset 0x%x data 0x%" PRIx64 " size %u" | ||
557 | +iotkit_secctl_reset(void) "IoTKit SecCtl: reset" | ||
558 | -- | 166 | -- |
559 | 2.16.2 | 167 | 2.20.1 |
560 | 168 | ||
561 | 169 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Enable it for the "any" CPU used by *-linux-user. | 3 | We now implement all of the components of MTE, without actually |
4 | supporting any tagged memory. All MTE instructions will work, | ||
5 | trivially, so we can enable support. | ||
4 | 6 | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Message-id: 20200626033144.790098-46-richard.henderson@linaro.org |
7 | Message-id: 20180228193125.20577-10-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 11 | --- |
10 | target/arm/cpu.c | 1 + | 12 | target/arm/cpu64.c | 5 +++++ |
11 | target/arm/cpu64.c | 1 + | 13 | 1 file changed, 5 insertions(+) |
12 | 2 files changed, 2 insertions(+) | ||
13 | 14 | ||
14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/cpu.c | ||
17 | +++ b/target/arm/cpu.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static void arm_any_initfn(Object *obj) | ||
19 | set_feature(&cpu->env, ARM_FEATURE_V8_SHA256); | ||
20 | set_feature(&cpu->env, ARM_FEATURE_V8_PMULL); | ||
21 | set_feature(&cpu->env, ARM_FEATURE_CRC); | ||
22 | + set_feature(&cpu->env, ARM_FEATURE_V8_RDM); | ||
23 | cpu->midr = 0xffffffff; | ||
24 | } | ||
25 | #endif | ||
26 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 15 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
27 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/target/arm/cpu64.c | 17 | --- a/target/arm/cpu64.c |
29 | +++ b/target/arm/cpu64.c | 18 | +++ b/target/arm/cpu64.c |
30 | @@ -XXX,XX +XXX,XX @@ static void aarch64_any_initfn(Object *obj) | 19 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
31 | set_feature(&cpu->env, ARM_FEATURE_V8_SM4); | 20 | |
32 | set_feature(&cpu->env, ARM_FEATURE_V8_PMULL); | 21 | t = cpu->isar.id_aa64pfr1; |
33 | set_feature(&cpu->env, ARM_FEATURE_CRC); | 22 | t = FIELD_DP64(t, ID_AA64PFR1, BT, 1); |
34 | + set_feature(&cpu->env, ARM_FEATURE_V8_RDM); | 23 | + /* |
35 | set_feature(&cpu->env, ARM_FEATURE_V8_FP16); | 24 | + * Begin with full support for MTE; will be downgraded to MTE=1 |
36 | cpu->ctr = 0x80038003; /* 32 byte I and D cacheline size, VIPT icache */ | 25 | + * during realize if the board provides no tag memory. |
37 | cpu->dcz_blocksize = 7; /* 512 bytes */ | 26 | + */ |
27 | + t = FIELD_DP64(t, ID_AA64PFR1, MTE, 2); | ||
28 | cpu->isar.id_aa64pfr1 = t; | ||
29 | |||
30 | t = cpu->isar.id_aa64mmfr1; | ||
38 | -- | 31 | -- |
39 | 2.16.2 | 32 | 2.20.1 |
40 | 33 | ||
41 | 34 | diff view generated by jsdifflib |