1 | Second pull request of the week; mostly RTH's support for some | 1 | arm queue; dunno if this will be the last before softfreeze |
---|---|---|---|
2 | new-in-v8.1/v8.3 instructions, and my v8M board model. | 2 | or not, but anyway probably the last large one. New orangepi-pc |
3 | board model is the big item here. | ||
3 | 4 | ||
4 | thanks | 5 | thanks |
5 | -- PMM | 6 | -- PMM |
6 | 7 | ||
7 | The following changes since commit 427cbc7e4136a061628cb4315cc8182ea36d772f: | 8 | The following changes since commit 67d9ef7d541c3d21a25796c51c26da096a433565: |
8 | 9 | ||
9 | Merge remote-tracking branch 'remotes/mst/tags/for_upstream' into staging (2018-03-01 18:46:41 +0000) | 10 | Merge remote-tracking branch 'remotes/pmaydell/tags/pull-docs-20200312' into staging (2020-03-12 15:20:52 +0000) |
10 | 11 | ||
11 | are available in the Git repository at: | 12 | are available in the Git repository at: |
12 | 13 | ||
13 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20180302 | 14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200312 |
14 | 15 | ||
15 | for you to fetch changes up to e66a67bf28e1b4fce2e3d72a2610dbd48d9d3078: | 16 | for you to fetch changes up to aca53be34ac3e7cac5f39396a51a338860a5a837: |
16 | 17 | ||
17 | target/arm: Enable ARM_FEATURE_V8_FCMA (2018-03-02 11:03:45 +0000) | 18 | target/arm: kvm: Inject events at the last stage of sync (2020-03-12 16:31:10 +0000) |
18 | 19 | ||
19 | ---------------------------------------------------------------- | 20 | ---------------------------------------------------------------- |
20 | target-arm queue: | 21 | target-arm queue: |
21 | * implement FCMA and RDM v8.1 and v8.3 instructions | 22 | * Fix various bugs that might result in an assert() due to |
22 | * enable Cortex-M33 v8M core, and provide new mps2-an505 board model | 23 | incorrect hflags for M-profile CPUs |
23 | that uses it | 24 | * Fix Aspeed SMC Controller user-mode select handling |
24 | * decodetree: Propagate return value from translate subroutines | 25 | * Report correct (with-tag) address in fault address register |
25 | * xlnx-zynqmp: Implement the RTC device | 26 | when TBI is enabled |
27 | * cubieboard: make sure SOC object isn't leaked | ||
28 | * fsl-imx25: Wire up eSDHC controllers | ||
29 | * fsl-imx25: Wire up USB controllers | ||
30 | * New board model: orangepi-pc (OrangePi PC) | ||
31 | * ARM/KVM: if user doesn't select GIC version and the | ||
32 | host kernel can only provide GICv3, use that, rather | ||
33 | than defaulting to "fail because GICv2 isn't possible" | ||
34 | * kvm: Only do KVM_SET_VCPU_EVENTS at the last stage of sync | ||
26 | 35 | ||
27 | ---------------------------------------------------------------- | 36 | ---------------------------------------------------------------- |
28 | Alistair Francis (3): | 37 | Beata Michalska (1): |
29 | xlnx-zynqmp-rtc: Initial commit | 38 | target/arm: kvm: Inject events at the last stage of sync |
30 | xlnx-zynqmp-rtc: Add basic time support | ||
31 | xlnx-zynqmp: Connect the RTC device | ||
32 | 39 | ||
33 | Peter Maydell (19): | 40 | Cédric Le Goater (2): |
34 | loader: Add new load_ramdisk_as() | 41 | aspeed/smc: Add some tracing |
35 | hw/arm/boot: Honour CPU's address space for image loads | 42 | aspeed/smc: Fix User mode select/unselect scheme |
36 | hw/arm/armv7m: Honour CPU's address space for image loads | ||
37 | target/arm: Define an IDAU interface | ||
38 | armv7m: Forward idau property to CPU object | ||
39 | target/arm: Define init-svtor property for the reset secure VTOR value | ||
40 | armv7m: Forward init-svtor property to CPU object | ||
41 | target/arm: Add Cortex-M33 | ||
42 | hw/misc/unimp: Move struct to header file | ||
43 | include/hw/or-irq.h: Add missing include guard | ||
44 | qdev: Add new qdev_init_gpio_in_named_with_opaque() | ||
45 | hw/core/split-irq: Device that splits IRQ lines | ||
46 | hw/misc/mps2-fpgaio: FPGA control block for MPS2 AN505 | ||
47 | hw/misc/tz-ppc: Model TrustZone peripheral protection controller | ||
48 | hw/misc/iotkit-secctl: Arm IoT Kit security controller initial skeleton | ||
49 | hw/misc/iotkit-secctl: Add handling for PPCs | ||
50 | hw/misc/iotkit-secctl: Add remaining simple registers | ||
51 | hw/arm/iotkit: Model Arm IOT Kit | ||
52 | mps2-an505: New board model: MPS2 with AN505 Cortex-M33 FPGA image | ||
53 | 43 | ||
54 | Richard Henderson (17): | 44 | Eric Auger (6): |
55 | decodetree: Propagate return value from translate subroutines | 45 | hw/arm/virt: Document 'max' value in gic-version property description |
56 | target/arm: Add ARM_FEATURE_V8_RDM | 46 | hw/arm/virt: Introduce VirtGICType enum type |
57 | target/arm: Refactor disas_simd_indexed decode | 47 | hw/arm/virt: Introduce finalize_gic_version() |
58 | target/arm: Refactor disas_simd_indexed size checks | 48 | target/arm/kvm: Let kvm_arm_vgic_probe() return a bitmap |
59 | target/arm: Decode aa64 armv8.1 scalar three same extra | 49 | hw/arm/virt: kvm: Restructure finalize_gic_version() |
60 | target/arm: Decode aa64 armv8.1 three same extra | 50 | hw/arm/virt: kvm: allow gicv3 by default if v2 cannot work |
61 | target/arm: Decode aa64 armv8.1 scalar/vector x indexed element | ||
62 | target/arm: Decode aa32 armv8.1 three same | ||
63 | target/arm: Decode aa32 armv8.1 two reg and a scalar | ||
64 | target/arm: Enable ARM_FEATURE_V8_RDM | ||
65 | target/arm: Add ARM_FEATURE_V8_FCMA | ||
66 | target/arm: Decode aa64 armv8.3 fcadd | ||
67 | target/arm: Decode aa64 armv8.3 fcmla | ||
68 | target/arm: Decode aa32 armv8.3 3-same | ||
69 | target/arm: Decode aa32 armv8.3 2-reg-index | ||
70 | target/arm: Decode t32 simd 3reg and 2reg_scalar extension | ||
71 | target/arm: Enable ARM_FEATURE_V8_FCMA | ||
72 | 51 | ||
73 | hw/arm/Makefile.objs | 2 + | 52 | Guenter Roeck (2): |
74 | hw/core/Makefile.objs | 1 + | 53 | hw/arm/fsl-imx25: Wire up eSDHC controllers |
75 | hw/misc/Makefile.objs | 4 + | 54 | hw/arm/fsl-imx25: Wire up USB controllers |
76 | hw/timer/Makefile.objs | 1 + | ||
77 | target/arm/Makefile.objs | 2 +- | ||
78 | include/hw/arm/armv7m.h | 5 + | ||
79 | include/hw/arm/iotkit.h | 109 ++++++ | ||
80 | include/hw/arm/xlnx-zynqmp.h | 2 + | ||
81 | include/hw/core/split-irq.h | 57 +++ | ||
82 | include/hw/irq.h | 4 +- | ||
83 | include/hw/loader.h | 12 +- | ||
84 | include/hw/misc/iotkit-secctl.h | 103 ++++++ | ||
85 | include/hw/misc/mps2-fpgaio.h | 43 +++ | ||
86 | include/hw/misc/tz-ppc.h | 101 ++++++ | ||
87 | include/hw/misc/unimp.h | 10 + | ||
88 | include/hw/or-irq.h | 5 + | ||
89 | include/hw/qdev-core.h | 30 +- | ||
90 | include/hw/timer/xlnx-zynqmp-rtc.h | 86 +++++ | ||
91 | target/arm/cpu.h | 8 + | ||
92 | target/arm/helper.h | 31 ++ | ||
93 | target/arm/idau.h | 61 ++++ | ||
94 | hw/arm/armv7m.c | 35 +- | ||
95 | hw/arm/boot.c | 119 ++++--- | ||
96 | hw/arm/iotkit.c | 598 +++++++++++++++++++++++++++++++ | ||
97 | hw/arm/mps2-tz.c | 503 ++++++++++++++++++++++++++ | ||
98 | hw/arm/xlnx-zynqmp.c | 14 + | ||
99 | hw/core/loader.c | 8 +- | ||
100 | hw/core/qdev.c | 8 +- | ||
101 | hw/core/split-irq.c | 89 +++++ | ||
102 | hw/misc/iotkit-secctl.c | 704 +++++++++++++++++++++++++++++++++++++ | ||
103 | hw/misc/mps2-fpgaio.c | 176 ++++++++++ | ||
104 | hw/misc/tz-ppc.c | 302 ++++++++++++++++ | ||
105 | hw/misc/unimp.c | 10 - | ||
106 | hw/timer/xlnx-zynqmp-rtc.c | 272 ++++++++++++++ | ||
107 | linux-user/elfload.c | 2 + | ||
108 | target/arm/cpu.c | 66 +++- | ||
109 | target/arm/cpu64.c | 2 + | ||
110 | target/arm/helper.c | 28 +- | ||
111 | target/arm/translate-a64.c | 514 +++++++++++++++++++++------ | ||
112 | target/arm/translate.c | 275 +++++++++++++-- | ||
113 | target/arm/vec_helper.c | 429 ++++++++++++++++++++++ | ||
114 | default-configs/arm-softmmu.mak | 5 + | ||
115 | hw/misc/trace-events | 24 ++ | ||
116 | hw/timer/trace-events | 3 + | ||
117 | scripts/decodetree.py | 5 +- | ||
118 | 45 files changed, 4668 insertions(+), 200 deletions(-) | ||
119 | create mode 100644 include/hw/arm/iotkit.h | ||
120 | create mode 100644 include/hw/core/split-irq.h | ||
121 | create mode 100644 include/hw/misc/iotkit-secctl.h | ||
122 | create mode 100644 include/hw/misc/mps2-fpgaio.h | ||
123 | create mode 100644 include/hw/misc/tz-ppc.h | ||
124 | create mode 100644 include/hw/timer/xlnx-zynqmp-rtc.h | ||
125 | create mode 100644 target/arm/idau.h | ||
126 | create mode 100644 hw/arm/iotkit.c | ||
127 | create mode 100644 hw/arm/mps2-tz.c | ||
128 | create mode 100644 hw/core/split-irq.c | ||
129 | create mode 100644 hw/misc/iotkit-secctl.c | ||
130 | create mode 100644 hw/misc/mps2-fpgaio.c | ||
131 | create mode 100644 hw/misc/tz-ppc.c | ||
132 | create mode 100644 hw/timer/xlnx-zynqmp-rtc.c | ||
133 | create mode 100644 target/arm/vec_helper.c | ||
134 | 55 | ||
56 | Igor Mammedov (1): | ||
57 | hw/arm/cubieboard: make sure SOC object isn't leaked | ||
58 | |||
59 | Niek Linnenbank (13): | ||
60 | hw/arm: add Allwinner H3 System-on-Chip | ||
61 | hw/arm: add Xunlong Orange Pi PC machine | ||
62 | hw/arm/allwinner-h3: add Clock Control Unit | ||
63 | hw/arm/allwinner-h3: add USB host controller | ||
64 | hw/arm/allwinner-h3: add System Control module | ||
65 | hw/arm/allwinner: add CPU Configuration module | ||
66 | hw/arm/allwinner: add Security Identifier device | ||
67 | hw/arm/allwinner: add SD/MMC host controller | ||
68 | hw/arm/allwinner-h3: add EMAC ethernet device | ||
69 | hw/arm/allwinner-h3: add Boot ROM support | ||
70 | hw/arm/allwinner-h3: add SDRAM controller device | ||
71 | hw/arm/allwinner: add RTC device support | ||
72 | docs: add Orange Pi PC document | ||
73 | |||
74 | Peter Maydell (4): | ||
75 | hw/intc/armv7m_nvic: Rebuild hflags on reset | ||
76 | target/arm: Update hflags in trans_CPS_v7m() | ||
77 | target/arm: Recalculate hflags correctly after writes to CONTROL | ||
78 | target/arm: Fix some comment typos | ||
79 | |||
80 | Philippe Mathieu-Daudé (5): | ||
81 | tests/boot_linux_console: Add a quick test for the OrangePi PC board | ||
82 | tests/boot_linux_console: Add initrd test for the Orange Pi PC board | ||
83 | tests/boot_linux_console: Add a SD card test for the OrangePi PC board | ||
84 | tests/boot_linux_console: Add a SLOW test booting Ubuntu on OrangePi PC | ||
85 | tests/boot_linux_console: Test booting NetBSD via U-Boot on OrangePi PC | ||
86 | |||
87 | Richard Henderson (2): | ||
88 | target/arm: Check addresses for disabled regimes | ||
89 | target/arm: Disable clean_data_tbi for system mode | ||
90 | |||
91 | Makefile.objs | 1 + | ||
92 | hw/arm/Makefile.objs | 1 + | ||
93 | hw/misc/Makefile.objs | 5 + | ||
94 | hw/net/Makefile.objs | 1 + | ||
95 | hw/rtc/Makefile.objs | 1 + | ||
96 | hw/sd/Makefile.objs | 1 + | ||
97 | hw/usb/hcd-ehci.h | 1 + | ||
98 | include/hw/arm/allwinner-a10.h | 4 + | ||
99 | include/hw/arm/allwinner-h3.h | 161 ++++++ | ||
100 | include/hw/arm/fsl-imx25.h | 18 + | ||
101 | include/hw/arm/virt.h | 12 +- | ||
102 | include/hw/misc/allwinner-cpucfg.h | 52 ++ | ||
103 | include/hw/misc/allwinner-h3-ccu.h | 66 +++ | ||
104 | include/hw/misc/allwinner-h3-dramc.h | 106 ++++ | ||
105 | include/hw/misc/allwinner-h3-sysctrl.h | 67 +++ | ||
106 | include/hw/misc/allwinner-sid.h | 60 +++ | ||
107 | include/hw/net/allwinner-sun8i-emac.h | 99 ++++ | ||
108 | include/hw/rtc/allwinner-rtc.h | 134 +++++ | ||
109 | include/hw/sd/allwinner-sdhost.h | 135 +++++ | ||
110 | target/arm/helper.h | 1 + | ||
111 | target/arm/kvm_arm.h | 3 + | ||
112 | hw/arm/allwinner-a10.c | 19 + | ||
113 | hw/arm/allwinner-h3.c | 465 ++++++++++++++++++ | ||
114 | hw/arm/cubieboard.c | 18 + | ||
115 | hw/arm/fsl-imx25.c | 56 +++ | ||
116 | hw/arm/imx25_pdk.c | 16 + | ||
117 | hw/arm/orangepi.c | 130 +++++ | ||
118 | hw/arm/virt.c | 145 ++++-- | ||
119 | hw/intc/armv7m_nvic.c | 6 + | ||
120 | hw/misc/allwinner-cpucfg.c | 282 +++++++++++ | ||
121 | hw/misc/allwinner-h3-ccu.c | 242 +++++++++ | ||
122 | hw/misc/allwinner-h3-dramc.c | 358 ++++++++++++++ | ||
123 | hw/misc/allwinner-h3-sysctrl.c | 140 ++++++ | ||
124 | hw/misc/allwinner-sid.c | 168 +++++++ | ||
125 | hw/net/allwinner-sun8i-emac.c | 871 +++++++++++++++++++++++++++++++++ | ||
126 | hw/rtc/allwinner-rtc.c | 411 ++++++++++++++++ | ||
127 | hw/sd/allwinner-sdhost.c | 854 ++++++++++++++++++++++++++++++++ | ||
128 | hw/ssi/aspeed_smc.c | 56 ++- | ||
129 | hw/usb/hcd-ehci-sysbus.c | 17 + | ||
130 | target/arm/helper.c | 49 +- | ||
131 | target/arm/kvm.c | 14 +- | ||
132 | target/arm/kvm32.c | 15 +- | ||
133 | target/arm/kvm64.c | 15 +- | ||
134 | target/arm/translate-a64.c | 11 + | ||
135 | target/arm/translate.c | 14 +- | ||
136 | MAINTAINERS | 9 + | ||
137 | default-configs/arm-softmmu.mak | 1 + | ||
138 | docs/system/arm/orangepi.rst | 253 ++++++++++ | ||
139 | docs/system/target-arm.rst | 2 + | ||
140 | hw/arm/Kconfig | 12 + | ||
141 | hw/misc/trace-events | 19 + | ||
142 | hw/net/Kconfig | 3 + | ||
143 | hw/net/trace-events | 10 + | ||
144 | hw/rtc/trace-events | 4 + | ||
145 | hw/sd/trace-events | 7 + | ||
146 | hw/ssi/trace-events | 10 + | ||
147 | tests/acceptance/boot_linux_console.py | 230 +++++++++ | ||
148 | 57 files changed, 5787 insertions(+), 74 deletions(-) | ||
149 | create mode 100644 include/hw/arm/allwinner-h3.h | ||
150 | create mode 100644 include/hw/misc/allwinner-cpucfg.h | ||
151 | create mode 100644 include/hw/misc/allwinner-h3-ccu.h | ||
152 | create mode 100644 include/hw/misc/allwinner-h3-dramc.h | ||
153 | create mode 100644 include/hw/misc/allwinner-h3-sysctrl.h | ||
154 | create mode 100644 include/hw/misc/allwinner-sid.h | ||
155 | create mode 100644 include/hw/net/allwinner-sun8i-emac.h | ||
156 | create mode 100644 include/hw/rtc/allwinner-rtc.h | ||
157 | create mode 100644 include/hw/sd/allwinner-sdhost.h | ||
158 | create mode 100644 hw/arm/allwinner-h3.c | ||
159 | create mode 100644 hw/arm/orangepi.c | ||
160 | create mode 100644 hw/misc/allwinner-cpucfg.c | ||
161 | create mode 100644 hw/misc/allwinner-h3-ccu.c | ||
162 | create mode 100644 hw/misc/allwinner-h3-dramc.c | ||
163 | create mode 100644 hw/misc/allwinner-h3-sysctrl.c | ||
164 | create mode 100644 hw/misc/allwinner-sid.c | ||
165 | create mode 100644 hw/net/allwinner-sun8i-emac.c | ||
166 | create mode 100644 hw/rtc/allwinner-rtc.c | ||
167 | create mode 100644 hw/sd/allwinner-sdhost.c | ||
168 | create mode 100644 docs/system/arm/orangepi.rst | ||
169 | create mode 100644 hw/ssi/trace-events | ||
170 | diff view generated by jsdifflib |
1 | Create an "init-svtor" property on the armv7m container | 1 | Some of an M-profile CPU's cached hflags state depends on state that's |
---|---|---|---|
2 | object which we can forward to the CPU object. | 2 | in our NVIC object. We already do an hflags rebuild when the NVIC |
3 | registers are written, but we also need to do this on NVIC reset, | ||
4 | because there's no guarantee that this will happen before the | ||
5 | CPU reset. | ||
6 | |||
7 | This fixes an assertion due to mismatched hflags which happens if | ||
8 | the CPU is reset from inside a HardFault handler. | ||
3 | 9 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20180220180325.29818-8-peter.maydell@linaro.org | 12 | Message-id: 20200303174950.3298-2-peter.maydell@linaro.org |
7 | --- | 13 | --- |
8 | include/hw/arm/armv7m.h | 2 ++ | 14 | hw/intc/armv7m_nvic.c | 6 ++++++ |
9 | hw/arm/armv7m.c | 9 +++++++++ | 15 | 1 file changed, 6 insertions(+) |
10 | 2 files changed, 11 insertions(+) | ||
11 | 16 | ||
12 | diff --git a/include/hw/arm/armv7m.h b/include/hw/arm/armv7m.h | 17 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c |
13 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/include/hw/arm/armv7m.h | 19 | --- a/hw/intc/armv7m_nvic.c |
15 | +++ b/include/hw/arm/armv7m.h | 20 | +++ b/hw/intc/armv7m_nvic.c |
16 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 21 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) |
17 | * that CPU accesses see. (The NVIC, bitbanding and other CPU-internal | 22 | s->itns[i] = true; |
18 | * devices will be automatically layered on top of this view.) | ||
19 | * + Property "idau": IDAU interface (forwarded to CPU object) | ||
20 | + * + Property "init-svtor": secure VTOR reset value (forwarded to CPU object) | ||
21 | */ | ||
22 | typedef struct ARMv7MState { | ||
23 | /*< private >*/ | ||
24 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMv7MState { | ||
25 | /* MemoryRegion the board provides to us (with its devices, RAM, etc) */ | ||
26 | MemoryRegion *board_memory; | ||
27 | Object *idau; | ||
28 | + uint32_t init_svtor; | ||
29 | } ARMv7MState; | ||
30 | |||
31 | #endif | ||
32 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/hw/arm/armv7m.c | ||
35 | +++ b/hw/arm/armv7m.c | ||
36 | @@ -XXX,XX +XXX,XX @@ static void armv7m_realize(DeviceState *dev, Error **errp) | ||
37 | return; | ||
38 | } | 23 | } |
39 | } | 24 | } |
40 | + if (object_property_find(OBJECT(s->cpu), "init-svtor", NULL)) { | 25 | + |
41 | + object_property_set_uint(OBJECT(s->cpu), s->init_svtor, | 26 | + /* |
42 | + "init-svtor", &err); | 27 | + * We updated state that affects the CPU's MMUidx and thus its hflags; |
43 | + if (err != NULL) { | 28 | + * and we can't guarantee that we run before the CPU reset function. |
44 | + error_propagate(errp, err); | 29 | + */ |
45 | + return; | 30 | + arm_rebuild_hflags(&s->cpu->env); |
46 | + } | 31 | } |
47 | + } | 32 | |
48 | object_property_set_bool(OBJECT(s->cpu), true, "realized", &err); | 33 | static void nvic_systick_trigger(void *opaque, int n, int level) |
49 | if (err != NULL) { | ||
50 | error_propagate(errp, err); | ||
51 | @@ -XXX,XX +XXX,XX @@ static Property armv7m_properties[] = { | ||
52 | DEFINE_PROP_LINK("memory", ARMv7MState, board_memory, TYPE_MEMORY_REGION, | ||
53 | MemoryRegion *), | ||
54 | DEFINE_PROP_LINK("idau", ARMv7MState, idau, TYPE_IDAU_INTERFACE, Object *), | ||
55 | + DEFINE_PROP_UINT32("init-svtor", ARMv7MState, init_svtor, 0), | ||
56 | DEFINE_PROP_END_OF_LIST(), | ||
57 | }; | ||
58 | |||
59 | -- | 34 | -- |
60 | 2.16.2 | 35 | 2.20.1 |
61 | 36 | ||
62 | 37 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | For M-profile CPUs, the FAULTMASK value affects the CPU's MMU index |
---|---|---|---|
2 | (it changes the NegPri bit). We update the hflags after calls | ||
3 | to the v7m_msr helper in trans_MSR_v7m() but forgot to do so | ||
4 | in trans_CPS_v7m(). | ||
2 | 5 | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20180228193125.20577-9-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200303174950.3298-3-peter.maydell@linaro.org | ||
7 | --- | 9 | --- |
8 | target/arm/translate.c | 46 ++++++++++++++++++++++++++++++++++++++++++---- | 10 | target/arm/translate.c | 5 ++++- |
9 | 1 file changed, 42 insertions(+), 4 deletions(-) | 11 | 1 file changed, 4 insertions(+), 1 deletion(-) |
10 | 12 | ||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 13 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
12 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate.c | 15 | --- a/target/arm/translate.c |
14 | +++ b/target/arm/translate.c | 16 | +++ b/target/arm/translate.c |
15 | @@ -XXX,XX +XXX,XX @@ static const char *regnames[] = | 17 | @@ -XXX,XX +XXX,XX @@ static bool trans_CPS(DisasContext *s, arg_CPS *a) |
16 | { "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", | 18 | |
17 | "r8", "r9", "r10", "r11", "r12", "r13", "r14", "pc" }; | 19 | static bool trans_CPS_v7m(DisasContext *s, arg_CPS_v7m *a) |
18 | |||
19 | +/* Function prototypes for gen_ functions calling Neon helpers. */ | ||
20 | +typedef void NeonGenThreeOpEnvFn(TCGv_i32, TCGv_env, TCGv_i32, | ||
21 | + TCGv_i32, TCGv_i32); | ||
22 | + | ||
23 | /* initialize TCG globals. */ | ||
24 | void arm_translate_init(void) | ||
25 | { | 20 | { |
26 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 21 | - TCGv_i32 tmp, addr; |
27 | } | 22 | + TCGv_i32 tmp, addr, el; |
28 | neon_store_reg64(cpu_V0, rd + pass); | 23 | |
29 | } | 24 | if (!arm_dc_feature(s, ARM_FEATURE_M)) { |
30 | - | 25 | return false; |
31 | - | 26 | @@ -XXX,XX +XXX,XX @@ static bool trans_CPS_v7m(DisasContext *s, arg_CPS_v7m *a) |
32 | break; | 27 | gen_helper_v7m_msr(cpu_env, addr, tmp); |
33 | - default: /* 14 and 15 are RESERVED */ | 28 | tcg_temp_free_i32(addr); |
34 | - return 1; | 29 | } |
35 | + case 14: /* VQRDMLAH scalar */ | 30 | + el = tcg_const_i32(s->current_el); |
36 | + case 15: /* VQRDMLSH scalar */ | 31 | + gen_helper_rebuild_hflags_m32(cpu_env, el); |
37 | + { | 32 | + tcg_temp_free_i32(el); |
38 | + NeonGenThreeOpEnvFn *fn; | 33 | tcg_temp_free_i32(tmp); |
39 | + | 34 | gen_lookup_tb(s); |
40 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_RDM)) { | 35 | return true; |
41 | + return 1; | ||
42 | + } | ||
43 | + if (u && ((rd | rn) & 1)) { | ||
44 | + return 1; | ||
45 | + } | ||
46 | + if (op == 14) { | ||
47 | + if (size == 1) { | ||
48 | + fn = gen_helper_neon_qrdmlah_s16; | ||
49 | + } else { | ||
50 | + fn = gen_helper_neon_qrdmlah_s32; | ||
51 | + } | ||
52 | + } else { | ||
53 | + if (size == 1) { | ||
54 | + fn = gen_helper_neon_qrdmlsh_s16; | ||
55 | + } else { | ||
56 | + fn = gen_helper_neon_qrdmlsh_s32; | ||
57 | + } | ||
58 | + } | ||
59 | + | ||
60 | + tmp2 = neon_get_scalar(size, rm); | ||
61 | + for (pass = 0; pass < (u ? 4 : 2); pass++) { | ||
62 | + tmp = neon_load_reg(rn, pass); | ||
63 | + tmp3 = neon_load_reg(rd, pass); | ||
64 | + fn(tmp, cpu_env, tmp, tmp2, tmp3); | ||
65 | + tcg_temp_free_i32(tmp3); | ||
66 | + neon_store_reg(rd, pass, tmp); | ||
67 | + } | ||
68 | + tcg_temp_free_i32(tmp2); | ||
69 | + } | ||
70 | + break; | ||
71 | + default: | ||
72 | + g_assert_not_reached(); | ||
73 | } | ||
74 | } | ||
75 | } else { /* size == 3 */ | ||
76 | -- | 36 | -- |
77 | 2.16.2 | 37 | 2.20.1 |
78 | 38 | ||
79 | 39 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | A write to the CONTROL register can change our current EL (by |
---|---|---|---|
2 | writing to the nPRIV bit). That means that we can't assume | ||
3 | that s->current_el is still valid in trans_MSR_v7m() when | ||
4 | we try to rebuild the hflags. | ||
2 | 5 | ||
3 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 6 | Add a new helper rebuild_hflags_m32_newel() which, like the |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | existing rebuild_hflags_a32_newel(), recalculates the current |
5 | Message-id: 20180228193125.20577-12-richard.henderson@linaro.org | 8 | EL from scratch, and use it in trans_MSR_v7m(). |
9 | |||
10 | This fixes an assertion about an hflags mismatch when the | ||
11 | guest changes privilege by writing to CONTROL. | ||
12 | |||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20200303174950.3298-4-peter.maydell@linaro.org | ||
7 | --- | 16 | --- |
8 | target/arm/helper.h | 7 ++++ | 17 | target/arm/helper.h | 1 + |
9 | target/arm/translate-a64.c | 48 ++++++++++++++++++++++- | 18 | target/arm/helper.c | 12 ++++++++++++ |
10 | target/arm/vec_helper.c | 97 ++++++++++++++++++++++++++++++++++++++++++++++ | 19 | target/arm/translate.c | 7 +++---- |
11 | 3 files changed, 151 insertions(+), 1 deletion(-) | 20 | 3 files changed, 16 insertions(+), 4 deletions(-) |
12 | 21 | ||
13 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 22 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
14 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.h | 24 | --- a/target/arm/helper.h |
16 | +++ b/target/arm/helper.h | 25 | +++ b/target/arm/helper.h |
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_qrdmlah_s32, TCG_CALL_NO_RWG, | 26 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_4(msr_banked, void, env, i32, i32, i32) |
18 | DEF_HELPER_FLAGS_5(gvec_qrdmlsh_s32, TCG_CALL_NO_RWG, | 27 | DEF_HELPER_2(get_user_reg, i32, env, i32) |
19 | void, ptr, ptr, ptr, ptr, i32) | 28 | DEF_HELPER_3(set_user_reg, void, env, i32, i32) |
20 | 29 | ||
21 | +DEF_HELPER_FLAGS_5(gvec_fcaddh, TCG_CALL_NO_RWG, | 30 | +DEF_HELPER_FLAGS_1(rebuild_hflags_m32_newel, TCG_CALL_NO_RWG, void, env) |
22 | + void, ptr, ptr, ptr, ptr, i32) | 31 | DEF_HELPER_FLAGS_2(rebuild_hflags_m32, TCG_CALL_NO_RWG, void, env, int) |
23 | +DEF_HELPER_FLAGS_5(gvec_fcadds, TCG_CALL_NO_RWG, | 32 | DEF_HELPER_FLAGS_1(rebuild_hflags_a32_newel, TCG_CALL_NO_RWG, void, env) |
24 | + void, ptr, ptr, ptr, ptr, i32) | 33 | DEF_HELPER_FLAGS_2(rebuild_hflags_a32, TCG_CALL_NO_RWG, void, env, int) |
25 | +DEF_HELPER_FLAGS_5(gvec_fcaddd, TCG_CALL_NO_RWG, | 34 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
26 | + void, ptr, ptr, ptr, ptr, i32) | ||
27 | + | ||
28 | #ifdef TARGET_AARCH64 | ||
29 | #include "helper-a64.h" | ||
30 | #endif | ||
31 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | 35 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/target/arm/translate-a64.c | 36 | --- a/target/arm/helper.c |
34 | +++ b/target/arm/translate-a64.c | 37 | +++ b/target/arm/helper.c |
35 | @@ -XXX,XX +XXX,XX @@ static void gen_gvec_op3_env(DisasContext *s, bool is_q, int rd, | 38 | @@ -XXX,XX +XXX,XX @@ void arm_rebuild_hflags(CPUARMState *env) |
36 | is_q ? 16 : 8, vec_full_reg_size(s), 0, fn); | 39 | env->hflags = rebuild_hflags_internal(env); |
37 | } | 40 | } |
38 | 41 | ||
39 | +/* Expand a 3-operand + fpstatus pointer + simd data value operation using | 42 | +/* |
40 | + * an out-of-line helper. | 43 | + * If we have triggered a EL state change we can't rely on the |
44 | + * translator having passed it to us, we need to recompute. | ||
41 | + */ | 45 | + */ |
42 | +static void gen_gvec_op3_fpst(DisasContext *s, bool is_q, int rd, int rn, | 46 | +void HELPER(rebuild_hflags_m32_newel)(CPUARMState *env) |
43 | + int rm, bool is_fp16, int data, | ||
44 | + gen_helper_gvec_3_ptr *fn) | ||
45 | +{ | 47 | +{ |
46 | + TCGv_ptr fpst = get_fpstatus_ptr(is_fp16); | 48 | + int el = arm_current_el(env); |
47 | + tcg_gen_gvec_3_ptr(vec_full_reg_offset(s, rd), | 49 | + int fp_el = fp_exception_el(env, el); |
48 | + vec_full_reg_offset(s, rn), | 50 | + ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); |
49 | + vec_full_reg_offset(s, rm), fpst, | 51 | + env->hflags = rebuild_hflags_m32(env, fp_el, mmu_idx); |
50 | + is_q ? 16 : 8, vec_full_reg_size(s), data, fn); | ||
51 | + tcg_temp_free_ptr(fpst); | ||
52 | +} | 52 | +} |
53 | + | 53 | + |
54 | /* Set ZF and NF based on a 64 bit result. This is alas fiddlier | 54 | void HELPER(rebuild_hflags_m32)(CPUARMState *env, int el) |
55 | * than the 32 bit equivalent. | 55 | { |
56 | */ | 56 | int fp_el = fp_exception_el(env, el); |
57 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | 57 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
58 | int size = extract32(insn, 22, 2); | ||
59 | bool u = extract32(insn, 29, 1); | ||
60 | bool is_q = extract32(insn, 30, 1); | ||
61 | - int feature; | ||
62 | + int feature, rot; | ||
63 | |||
64 | switch (u * 16 + opcode) { | ||
65 | case 0x10: /* SQRDMLAH (vector) */ | ||
66 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | ||
67 | } | ||
68 | feature = ARM_FEATURE_V8_RDM; | ||
69 | break; | ||
70 | + case 0xc: /* FCADD, #90 */ | ||
71 | + case 0xe: /* FCADD, #270 */ | ||
72 | + if (size == 0 | ||
73 | + || (size == 1 && !arm_dc_feature(s, ARM_FEATURE_V8_FP16)) | ||
74 | + || (size == 3 && !is_q)) { | ||
75 | + unallocated_encoding(s); | ||
76 | + return; | ||
77 | + } | ||
78 | + feature = ARM_FEATURE_V8_FCMA; | ||
79 | + break; | ||
80 | default: | ||
81 | unallocated_encoding(s); | ||
82 | return; | ||
83 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | ||
84 | } | ||
85 | return; | ||
86 | |||
87 | + case 0xc: /* FCADD, #90 */ | ||
88 | + case 0xe: /* FCADD, #270 */ | ||
89 | + rot = extract32(opcode, 1, 1); | ||
90 | + switch (size) { | ||
91 | + case 1: | ||
92 | + gen_gvec_op3_fpst(s, is_q, rd, rn, rm, size == 1, rot, | ||
93 | + gen_helper_gvec_fcaddh); | ||
94 | + break; | ||
95 | + case 2: | ||
96 | + gen_gvec_op3_fpst(s, is_q, rd, rn, rm, size == 1, rot, | ||
97 | + gen_helper_gvec_fcadds); | ||
98 | + break; | ||
99 | + case 3: | ||
100 | + gen_gvec_op3_fpst(s, is_q, rd, rn, rm, size == 1, rot, | ||
101 | + gen_helper_gvec_fcaddd); | ||
102 | + break; | ||
103 | + default: | ||
104 | + g_assert_not_reached(); | ||
105 | + } | ||
106 | + return; | ||
107 | + | ||
108 | default: | ||
109 | g_assert_not_reached(); | ||
110 | } | ||
111 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
112 | index XXXXXXX..XXXXXXX 100644 | 58 | index XXXXXXX..XXXXXXX 100644 |
113 | --- a/target/arm/vec_helper.c | 59 | --- a/target/arm/translate.c |
114 | +++ b/target/arm/vec_helper.c | 60 | +++ b/target/arm/translate.c |
115 | @@ -XXX,XX +XXX,XX @@ | 61 | @@ -XXX,XX +XXX,XX @@ static bool trans_MRS_v7m(DisasContext *s, arg_MRS_v7m *a) |
116 | #include "exec/exec-all.h" | 62 | |
117 | #include "exec/helper-proto.h" | 63 | static bool trans_MSR_v7m(DisasContext *s, arg_MSR_v7m *a) |
118 | #include "tcg/tcg-gvec-desc.h" | 64 | { |
119 | +#include "fpu/softfloat.h" | 65 | - TCGv_i32 addr, reg, el; |
120 | 66 | + TCGv_i32 addr, reg; | |
121 | 67 | ||
122 | +/* Note that vector data is stored in host-endian 64-bit chunks, | 68 | if (!arm_dc_feature(s, ARM_FEATURE_M)) { |
123 | + so addressing units smaller than that needs a host-endian fixup. */ | 69 | return false; |
124 | +#ifdef HOST_WORDS_BIGENDIAN | 70 | @@ -XXX,XX +XXX,XX @@ static bool trans_MSR_v7m(DisasContext *s, arg_MSR_v7m *a) |
125 | +#define H1(x) ((x) ^ 7) | 71 | gen_helper_v7m_msr(cpu_env, addr, reg); |
126 | +#define H2(x) ((x) ^ 3) | 72 | tcg_temp_free_i32(addr); |
127 | +#define H4(x) ((x) ^ 1) | 73 | tcg_temp_free_i32(reg); |
128 | +#else | 74 | - el = tcg_const_i32(s->current_el); |
129 | +#define H1(x) (x) | 75 | - gen_helper_rebuild_hflags_m32(cpu_env, el); |
130 | +#define H2(x) (x) | 76 | - tcg_temp_free_i32(el); |
131 | +#define H4(x) (x) | 77 | + /* If we wrote to CONTROL, the EL might have changed */ |
132 | +#endif | 78 | + gen_helper_rebuild_hflags_m32_newel(cpu_env); |
133 | + | 79 | gen_lookup_tb(s); |
134 | #define SET_QC() env->vfp.xregs[ARM_VFP_FPSCR] |= CPSR_Q | 80 | return true; |
135 | |||
136 | static void clear_tail(void *vd, uintptr_t opr_sz, uintptr_t max_sz) | ||
137 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_qrdmlsh_s32)(void *vd, void *vn, void *vm, | ||
138 | } | ||
139 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
140 | } | 81 | } |
141 | + | ||
142 | +void HELPER(gvec_fcaddh)(void *vd, void *vn, void *vm, | ||
143 | + void *vfpst, uint32_t desc) | ||
144 | +{ | ||
145 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
146 | + float16 *d = vd; | ||
147 | + float16 *n = vn; | ||
148 | + float16 *m = vm; | ||
149 | + float_status *fpst = vfpst; | ||
150 | + uint32_t neg_real = extract32(desc, SIMD_DATA_SHIFT, 1); | ||
151 | + uint32_t neg_imag = neg_real ^ 1; | ||
152 | + uintptr_t i; | ||
153 | + | ||
154 | + /* Shift boolean to the sign bit so we can xor to negate. */ | ||
155 | + neg_real <<= 15; | ||
156 | + neg_imag <<= 15; | ||
157 | + | ||
158 | + for (i = 0; i < opr_sz / 2; i += 2) { | ||
159 | + float16 e0 = n[H2(i)]; | ||
160 | + float16 e1 = m[H2(i + 1)] ^ neg_imag; | ||
161 | + float16 e2 = n[H2(i + 1)]; | ||
162 | + float16 e3 = m[H2(i)] ^ neg_real; | ||
163 | + | ||
164 | + d[H2(i)] = float16_add(e0, e1, fpst); | ||
165 | + d[H2(i + 1)] = float16_add(e2, e3, fpst); | ||
166 | + } | ||
167 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
168 | +} | ||
169 | + | ||
170 | +void HELPER(gvec_fcadds)(void *vd, void *vn, void *vm, | ||
171 | + void *vfpst, uint32_t desc) | ||
172 | +{ | ||
173 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
174 | + float32 *d = vd; | ||
175 | + float32 *n = vn; | ||
176 | + float32 *m = vm; | ||
177 | + float_status *fpst = vfpst; | ||
178 | + uint32_t neg_real = extract32(desc, SIMD_DATA_SHIFT, 1); | ||
179 | + uint32_t neg_imag = neg_real ^ 1; | ||
180 | + uintptr_t i; | ||
181 | + | ||
182 | + /* Shift boolean to the sign bit so we can xor to negate. */ | ||
183 | + neg_real <<= 31; | ||
184 | + neg_imag <<= 31; | ||
185 | + | ||
186 | + for (i = 0; i < opr_sz / 4; i += 2) { | ||
187 | + float32 e0 = n[H4(i)]; | ||
188 | + float32 e1 = m[H4(i + 1)] ^ neg_imag; | ||
189 | + float32 e2 = n[H4(i + 1)]; | ||
190 | + float32 e3 = m[H4(i)] ^ neg_real; | ||
191 | + | ||
192 | + d[H4(i)] = float32_add(e0, e1, fpst); | ||
193 | + d[H4(i + 1)] = float32_add(e2, e3, fpst); | ||
194 | + } | ||
195 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
196 | +} | ||
197 | + | ||
198 | +void HELPER(gvec_fcaddd)(void *vd, void *vn, void *vm, | ||
199 | + void *vfpst, uint32_t desc) | ||
200 | +{ | ||
201 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
202 | + float64 *d = vd; | ||
203 | + float64 *n = vn; | ||
204 | + float64 *m = vm; | ||
205 | + float_status *fpst = vfpst; | ||
206 | + uint64_t neg_real = extract64(desc, SIMD_DATA_SHIFT, 1); | ||
207 | + uint64_t neg_imag = neg_real ^ 1; | ||
208 | + uintptr_t i; | ||
209 | + | ||
210 | + /* Shift boolean to the sign bit so we can xor to negate. */ | ||
211 | + neg_real <<= 63; | ||
212 | + neg_imag <<= 63; | ||
213 | + | ||
214 | + for (i = 0; i < opr_sz / 8; i += 2) { | ||
215 | + float64 e0 = n[i]; | ||
216 | + float64 e1 = m[i + 1] ^ neg_imag; | ||
217 | + float64 e2 = n[i + 1]; | ||
218 | + float64 e3 = m[i] ^ neg_real; | ||
219 | + | ||
220 | + d[i] = float64_add(e0, e1, fpst); | ||
221 | + d[i + 1] = float64_add(e2, e3, fpst); | ||
222 | + } | ||
223 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
224 | +} | ||
225 | -- | 82 | -- |
226 | 2.16.2 | 83 | 2.20.1 |
227 | 84 | ||
228 | 85 | diff view generated by jsdifflib |
1 | Create an "idau" property on the armv7m container object which | 1 | Fix a couple of comment typos. |
---|---|---|---|
2 | we can forward to the CPU object. Annoyingly, we can't use | ||
3 | object_property_add_alias() because the CPU object we want to | ||
4 | forward to doesn't exist until the armv7m container is realized. | ||
5 | 2 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20180220180325.29818-6-peter.maydell@linaro.org | 5 | Message-id: 20200303174950.3298-5-peter.maydell@linaro.org |
9 | --- | 6 | --- |
10 | include/hw/arm/armv7m.h | 3 +++ | 7 | target/arm/helper.c | 2 +- |
11 | hw/arm/armv7m.c | 9 +++++++++ | 8 | target/arm/translate.c | 2 +- |
12 | 2 files changed, 12 insertions(+) | 9 | 2 files changed, 2 insertions(+), 2 deletions(-) |
13 | 10 | ||
14 | diff --git a/include/hw/arm/armv7m.h b/include/hw/arm/armv7m.h | 11 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
15 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/hw/arm/armv7m.h | 13 | --- a/target/arm/helper.c |
17 | +++ b/include/hw/arm/armv7m.h | 14 | +++ b/target/arm/helper.c |
18 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ void HELPER(rebuild_hflags_m32)(CPUARMState *env, int el) |
19 | 16 | ||
20 | #include "hw/sysbus.h" | 17 | /* |
21 | #include "hw/intc/armv7m_nvic.h" | 18 | * If we have triggered a EL state change we can't rely on the |
22 | +#include "target/arm/idau.h" | 19 | - * translator having passed it too us, we need to recompute. |
23 | 20 | + * translator having passed it to us, we need to recompute. | |
24 | #define TYPE_BITBAND "ARM,bitband-memory" | ||
25 | #define BITBAND(obj) OBJECT_CHECK(BitBandState, (obj), TYPE_BITBAND) | ||
26 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
27 | * + Property "memory": MemoryRegion defining the physical address space | ||
28 | * that CPU accesses see. (The NVIC, bitbanding and other CPU-internal | ||
29 | * devices will be automatically layered on top of this view.) | ||
30 | + * + Property "idau": IDAU interface (forwarded to CPU object) | ||
31 | */ | 21 | */ |
32 | typedef struct ARMv7MState { | 22 | void HELPER(rebuild_hflags_a32_newel)(CPUARMState *env) |
33 | /*< private >*/ | 23 | { |
34 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMv7MState { | 24 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
35 | char *cpu_type; | ||
36 | /* MemoryRegion the board provides to us (with its devices, RAM, etc) */ | ||
37 | MemoryRegion *board_memory; | ||
38 | + Object *idau; | ||
39 | } ARMv7MState; | ||
40 | |||
41 | #endif | ||
42 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
44 | --- a/hw/arm/armv7m.c | 26 | --- a/target/arm/translate.c |
45 | +++ b/hw/arm/armv7m.c | 27 | +++ b/target/arm/translate.c |
46 | @@ -XXX,XX +XXX,XX @@ | 28 | @@ -XXX,XX +XXX,XX @@ static int disas_coproc_insn(DisasContext *s, uint32_t insn) |
47 | #include "sysemu/qtest.h" | 29 | |
48 | #include "qemu/error-report.h" | 30 | if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) { |
49 | #include "exec/address-spaces.h" | 31 | /* |
50 | +#include "target/arm/idau.h" | 32 | - * A write to any coprocessor regiser that ends a TB |
51 | 33 | + * A write to any coprocessor register that ends a TB | |
52 | /* Bitbanded IO. Each word corresponds to a single bit. */ | 34 | * must rebuild the hflags for the next TB. |
53 | 35 | */ | |
54 | @@ -XXX,XX +XXX,XX @@ static void armv7m_realize(DeviceState *dev, Error **errp) | 36 | TCGv_i32 tcg_el = tcg_const_i32(s->current_el); |
55 | |||
56 | object_property_set_link(OBJECT(s->cpu), OBJECT(&s->container), "memory", | ||
57 | &error_abort); | ||
58 | + if (object_property_find(OBJECT(s->cpu), "idau", NULL)) { | ||
59 | + object_property_set_link(OBJECT(s->cpu), s->idau, "idau", &err); | ||
60 | + if (err != NULL) { | ||
61 | + error_propagate(errp, err); | ||
62 | + return; | ||
63 | + } | ||
64 | + } | ||
65 | object_property_set_bool(OBJECT(s->cpu), true, "realized", &err); | ||
66 | if (err != NULL) { | ||
67 | error_propagate(errp, err); | ||
68 | @@ -XXX,XX +XXX,XX @@ static Property armv7m_properties[] = { | ||
69 | DEFINE_PROP_STRING("cpu-type", ARMv7MState, cpu_type), | ||
70 | DEFINE_PROP_LINK("memory", ARMv7MState, board_memory, TYPE_MEMORY_REGION, | ||
71 | MemoryRegion *), | ||
72 | + DEFINE_PROP_LINK("idau", ARMv7MState, idau, TYPE_IDAU_INTERFACE, Object *), | ||
73 | DEFINE_PROP_END_OF_LIST(), | ||
74 | }; | ||
75 | |||
76 | -- | 37 | -- |
77 | 2.16.2 | 38 | 2.20.1 |
78 | 39 | ||
79 | 40 | diff view generated by jsdifflib |
1 | Add remaining easy registers to iotkit-secctl: | 1 | From: Cédric Le Goater <clg@kaod.org> |
---|---|---|---|
2 | * NSCCFG just routes its two bits out to external GPIO lines | ||
3 | * BRGINSTAT/BRGINTCLR/BRGINTEN can be dummies, because QEMU's | ||
4 | bus fabric can never report errors | ||
5 | 2 | ||
3 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
4 | Reviewed-by: Andrew Jeffery <andrew@aj.id.au> | ||
5 | Reviewed-by: Joel Stanley <joel@jms.id.au> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
7 | Message-id: 20200206112645.21275-2-clg@kaod.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Message-id: 20180220180325.29818-18-peter.maydell@linaro.org | ||
8 | --- | 9 | --- |
9 | include/hw/misc/iotkit-secctl.h | 4 ++++ | 10 | Makefile.objs | 1 + |
10 | hw/misc/iotkit-secctl.c | 32 ++++++++++++++++++++++++++------ | 11 | hw/ssi/aspeed_smc.c | 17 +++++++++++++++++ |
11 | 2 files changed, 30 insertions(+), 6 deletions(-) | 12 | hw/ssi/trace-events | 9 +++++++++ |
13 | 3 files changed, 27 insertions(+) | ||
14 | create mode 100644 hw/ssi/trace-events | ||
12 | 15 | ||
13 | diff --git a/include/hw/misc/iotkit-secctl.h b/include/hw/misc/iotkit-secctl.h | 16 | diff --git a/Makefile.objs b/Makefile.objs |
14 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/include/hw/misc/iotkit-secctl.h | 18 | --- a/Makefile.objs |
16 | +++ b/include/hw/misc/iotkit-secctl.h | 19 | +++ b/Makefile.objs |
20 | @@ -XXX,XX +XXX,XX @@ trace-events-subdirs += hw/scsi | ||
21 | trace-events-subdirs += hw/sd | ||
22 | trace-events-subdirs += hw/sparc | ||
23 | trace-events-subdirs += hw/sparc64 | ||
24 | +trace-events-subdirs += hw/ssi | ||
25 | trace-events-subdirs += hw/timer | ||
26 | trace-events-subdirs += hw/tpm | ||
27 | trace-events-subdirs += hw/usb | ||
28 | diff --git a/hw/ssi/aspeed_smc.c b/hw/ssi/aspeed_smc.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/hw/ssi/aspeed_smc.c | ||
31 | +++ b/hw/ssi/aspeed_smc.c | ||
17 | @@ -XXX,XX +XXX,XX @@ | 32 | @@ -XXX,XX +XXX,XX @@ |
18 | * + sysbus MMIO region 1 is the "non-secure privilege control block" registers | 33 | #include "qapi/error.h" |
19 | * + named GPIO output "sec_resp_cfg" indicating whether blocked accesses | 34 | #include "exec/address-spaces.h" |
20 | * should RAZ/WI or bus error | 35 | #include "qemu/units.h" |
21 | + * + named GPIO output "nsc_cfg" whose value tracks the NSCCFG register value | 36 | +#include "trace.h" |
22 | * Controlling the 2 APB PPCs in the IoTKit: | 37 | |
23 | * + named GPIO outputs apb_ppc0_nonsec[0..2] and apb_ppc1_nonsec | 38 | #include "hw/irq.h" |
24 | * + named GPIO outputs apb_ppc0_ap[0..2] and apb_ppc1_ap | 39 | #include "hw/qdev-properties.h" |
25 | @@ -XXX,XX +XXX,XX @@ struct IoTKitSecCtl { | 40 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_flash_set_segment(AspeedSMCState *s, int cs, |
26 | 41 | ||
27 | /*< public >*/ | 42 | s->ctrl->reg_to_segment(s, new, &seg); |
28 | qemu_irq sec_resp_cfg; | 43 | |
29 | + qemu_irq nsc_cfg_irq; | 44 | + trace_aspeed_smc_flash_set_segment(cs, new, seg.addr, seg.addr + seg.size); |
30 | 45 | + | |
31 | MemoryRegion s_regs; | 46 | /* The start address of CS0 is read-only */ |
32 | MemoryRegion ns_regs; | 47 | if (cs == 0 && seg.addr != s->ctrl->flash_window_base) { |
33 | @@ -XXX,XX +XXX,XX @@ struct IoTKitSecCtl { | 48 | qemu_log_mask(LOG_GUEST_ERROR, |
34 | uint32_t secppcintstat; | 49 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_smc_flash_read(void *opaque, hwaddr addr, unsigned size) |
35 | uint32_t secppcinten; | 50 | __func__, aspeed_smc_flash_mode(fl)); |
36 | uint32_t secrespcfg; | ||
37 | + uint32_t nsccfg; | ||
38 | + uint32_t brginten; | ||
39 | |||
40 | IoTKitSecCtlPPC apb[IOTS_NUM_APB_PPC]; | ||
41 | IoTKitSecCtlPPC apbexp[IOTS_NUM_APB_EXP_PPC]; | ||
42 | diff --git a/hw/misc/iotkit-secctl.c b/hw/misc/iotkit-secctl.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/hw/misc/iotkit-secctl.c | ||
45 | +++ b/hw/misc/iotkit-secctl.c | ||
46 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_s_read(void *opaque, hwaddr addr, | ||
47 | case A_SECRESPCFG: | ||
48 | r = s->secrespcfg; | ||
49 | break; | ||
50 | + case A_NSCCFG: | ||
51 | + r = s->nsccfg; | ||
52 | + break; | ||
53 | case A_SECPPCINTSTAT: | ||
54 | r = s->secppcintstat; | ||
55 | break; | ||
56 | case A_SECPPCINTEN: | ||
57 | r = s->secppcinten; | ||
58 | break; | ||
59 | + case A_BRGINTSTAT: | ||
60 | + /* QEMU's bus fabric can never report errors as it doesn't buffer | ||
61 | + * writes, so we never report bridge interrupts. | ||
62 | + */ | ||
63 | + r = 0; | ||
64 | + break; | ||
65 | + case A_BRGINTEN: | ||
66 | + r = s->brginten; | ||
67 | + break; | ||
68 | case A_AHBNSPPCEXP0: | ||
69 | case A_AHBNSPPCEXP1: | ||
70 | case A_AHBNSPPCEXP2: | ||
71 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_s_read(void *opaque, hwaddr addr, | ||
72 | case A_APBSPPPCEXP3: | ||
73 | r = s->apbexp[offset_to_ppc_idx(offset)].sp; | ||
74 | break; | ||
75 | - case A_NSCCFG: | ||
76 | case A_SECMPCINTSTATUS: | ||
77 | case A_SECMSCINTSTAT: | ||
78 | case A_SECMSCINTEN: | ||
79 | - case A_BRGINTSTAT: | ||
80 | - case A_BRGINTEN: | ||
81 | case A_NSMSCEXP: | ||
82 | qemu_log_mask(LOG_UNIMP, | ||
83 | "IoTKit SecCtl S block read: " | ||
84 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_s_write(void *opaque, hwaddr addr, | ||
85 | } | 51 | } |
86 | 52 | ||
87 | switch (offset) { | 53 | + trace_aspeed_smc_flash_read(fl->id, addr, size, ret, |
88 | + case A_NSCCFG: | 54 | + aspeed_smc_flash_mode(fl)); |
89 | + s->nsccfg = value & 3; | 55 | return ret; |
90 | + qemu_set_irq(s->nsc_cfg_irq, s->nsccfg); | ||
91 | + break; | ||
92 | case A_SECRESPCFG: | ||
93 | value &= 1; | ||
94 | s->secrespcfg = value; | ||
95 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_s_write(void *opaque, hwaddr addr, | ||
96 | s->secppcinten = value & 0x00f000f3; | ||
97 | foreach_ppc(s, iotkit_secctl_ppc_update_irq_enable); | ||
98 | break; | ||
99 | + case A_BRGINTCLR: | ||
100 | + break; | ||
101 | + case A_BRGINTEN: | ||
102 | + s->brginten = value & 0xffff0000; | ||
103 | + break; | ||
104 | case A_AHBNSPPCEXP0: | ||
105 | case A_AHBNSPPCEXP1: | ||
106 | case A_AHBNSPPCEXP2: | ||
107 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_s_write(void *opaque, hwaddr addr, | ||
108 | ppc = &s->apbexp[offset_to_ppc_idx(offset)]; | ||
109 | iotkit_secctl_ppc_sp_write(ppc, value); | ||
110 | break; | ||
111 | - case A_NSCCFG: | ||
112 | case A_SECMSCINTCLR: | ||
113 | case A_SECMSCINTEN: | ||
114 | - case A_BRGINTCLR: | ||
115 | - case A_BRGINTEN: | ||
116 | qemu_log_mask(LOG_UNIMP, | ||
117 | "IoTKit SecCtl S block write: " | ||
118 | "unimplemented offset 0x%x\n", offset); | ||
119 | @@ -XXX,XX +XXX,XX @@ static void iotkit_secctl_reset(DeviceState *dev) | ||
120 | s->secppcintstat = 0; | ||
121 | s->secppcinten = 0; | ||
122 | s->secrespcfg = 0; | ||
123 | + s->nsccfg = 0; | ||
124 | + s->brginten = 0; | ||
125 | |||
126 | foreach_ppc(s, iotkit_secctl_reset_ppc); | ||
127 | } | 56 | } |
128 | @@ -XXX,XX +XXX,XX @@ static void iotkit_secctl_init(Object *obj) | 57 | |
129 | } | 58 | @@ -XXX,XX +XXX,XX @@ static bool aspeed_smc_do_snoop(AspeedSMCFlash *fl, uint64_t data, |
130 | 59 | AspeedSMCState *s = fl->controller; | |
131 | qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1); | 60 | uint8_t addr_width = aspeed_smc_flash_is_4byte(fl) ? 4 : 3; |
132 | + qdev_init_gpio_out_named(dev, &s->nsc_cfg_irq, "nsc_cfg", 1); | 61 | |
133 | 62 | + trace_aspeed_smc_do_snoop(fl->id, s->snoop_index, s->snoop_dummies, | |
134 | memory_region_init_io(&s->s_regs, obj, &iotkit_secctl_s_ops, | 63 | + (uint8_t) data & 0xff); |
135 | s, "iotkit-secctl-s-regs", 0x1000); | 64 | + |
136 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription iotkit_secctl_vmstate = { | 65 | if (s->snoop_index == SNOOP_OFF) { |
137 | VMSTATE_UINT32(secppcintstat, IoTKitSecCtl), | 66 | return false; /* Do nothing */ |
138 | VMSTATE_UINT32(secppcinten, IoTKitSecCtl), | 67 | |
139 | VMSTATE_UINT32(secrespcfg, IoTKitSecCtl), | 68 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_flash_write(void *opaque, hwaddr addr, uint64_t data, |
140 | + VMSTATE_UINT32(nsccfg, IoTKitSecCtl), | 69 | AspeedSMCState *s = fl->controller; |
141 | + VMSTATE_UINT32(brginten, IoTKitSecCtl), | 70 | int i; |
142 | VMSTATE_STRUCT_ARRAY(apb, IoTKitSecCtl, IOTS_NUM_APB_PPC, 1, | 71 | |
143 | iotkit_secctl_ppc_vmstate, IoTKitSecCtlPPC), | 72 | + trace_aspeed_smc_flash_write(fl->id, addr, size, data, |
144 | VMSTATE_STRUCT_ARRAY(apbexp, IoTKitSecCtl, IOTS_NUM_APB_EXP_PPC, 1, | 73 | + aspeed_smc_flash_mode(fl)); |
74 | + | ||
75 | if (!aspeed_smc_is_writable(fl)) { | ||
76 | qemu_log_mask(LOG_GUEST_ERROR, "%s: flash is not writable at 0x%" | ||
77 | HWADDR_PRIx "\n", __func__, addr); | ||
78 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_smc_read(void *opaque, hwaddr addr, unsigned int size) | ||
79 | (s->ctrl->has_dma && addr == R_DMA_CHECKSUM) || | ||
80 | (addr >= R_SEG_ADDR0 && addr < R_SEG_ADDR0 + s->ctrl->max_slaves) || | ||
81 | (addr >= s->r_ctrl0 && addr < s->r_ctrl0 + s->ctrl->max_slaves)) { | ||
82 | + | ||
83 | + trace_aspeed_smc_read(addr, size, s->regs[addr]); | ||
84 | + | ||
85 | return s->regs[addr]; | ||
86 | } else { | ||
87 | qemu_log_mask(LOG_UNIMP, "%s: not implemented: 0x%" HWADDR_PRIx "\n", | ||
88 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_dma_checksum(AspeedSMCState *s) | ||
89 | __func__, s->regs[R_DMA_FLASH_ADDR]); | ||
90 | return; | ||
91 | } | ||
92 | + trace_aspeed_smc_dma_checksum(s->regs[R_DMA_FLASH_ADDR], data); | ||
93 | |||
94 | /* | ||
95 | * When the DMA is on-going, the DMA registers are updated | ||
96 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_write(void *opaque, hwaddr addr, uint64_t data, | ||
97 | |||
98 | addr >>= 2; | ||
99 | |||
100 | + trace_aspeed_smc_write(addr, size, data); | ||
101 | + | ||
102 | if (addr == s->r_conf || | ||
103 | (addr >= s->r_timings && | ||
104 | addr < s->r_timings + s->ctrl->nregs_timings) || | ||
105 | diff --git a/hw/ssi/trace-events b/hw/ssi/trace-events | ||
106 | new file mode 100644 | ||
107 | index XXXXXXX..XXXXXXX | ||
108 | --- /dev/null | ||
109 | +++ b/hw/ssi/trace-events | ||
110 | @@ -XXX,XX +XXX,XX @@ | ||
111 | +# aspeed_smc.c | ||
112 | + | ||
113 | +aspeed_smc_flash_set_segment(int cs, uint64_t reg, uint64_t start, uint64_t end) "CS%d segreg=0x%"PRIx64" [ 0x%"PRIx64" - 0x%"PRIx64" ]" | ||
114 | +aspeed_smc_flash_read(int cs, uint64_t addr, uint32_t size, uint64_t data, int mode) "CS%d @0x%" PRIx64 " size %u: 0x%" PRIx64" mode:%d" | ||
115 | +aspeed_smc_do_snoop(int cs, int index, int dummies, int data) "CS%d index:0x%x dummies:%d data:0x%x" | ||
116 | +aspeed_smc_flash_write(int cs, uint64_t addr, uint32_t size, uint64_t data, int mode) "CS%d @0x%" PRIx64 " size %u: 0x%" PRIx64" mode:%d" | ||
117 | +aspeed_smc_read(uint64_t addr, uint32_t size, uint64_t data) "@0x%" PRIx64 " size %u: 0x%" PRIx64 | ||
118 | +aspeed_smc_dma_checksum(uint32_t addr, uint32_t data) "0x%08x: 0x%08x" | ||
119 | +aspeed_smc_write(uint64_t addr, uint32_t size, uint64_t data) "@0x%" PRIx64 " size %u: 0x%" PRIx64 | ||
145 | -- | 120 | -- |
146 | 2.16.2 | 121 | 2.20.1 |
147 | 122 | ||
148 | 123 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Cédric Le Goater <clg@kaod.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 3 | The Aspeed SMC Controller can operate in different modes : Read, Fast |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Read, Write and User modes. When the User mode is configured, it |
5 | Message-id: 20180228193125.20577-6-richard.henderson@linaro.org | 5 | selects automatically the SPI slave device until the CE_STOP_ACTIVE |
6 | bit is set to 1. When any other modes are configured the device is | ||
7 | unselected. The HW logic handles the chip select automatically when | ||
8 | the flash is accessed through its AHB window. | ||
9 | |||
10 | When configuring the CEx Control Register, the User mode logic to | ||
11 | select and unselect the slave is incorrect and data corruption can be | ||
12 | seen on machines using two chips, witherspoon and romulus. | ||
13 | |||
14 | Rework the handler setting the CEx Control Register to fix this issue. | ||
15 | |||
16 | Fixes: 7c1c69bca43c ("ast2400: add SMC controllers (FMC and SPI)") | ||
17 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
18 | Reviewed-by: Andrew Jeffery <andrew@aj.id.au> | ||
19 | Message-id: 20200206112645.21275-3-clg@kaod.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 21 | --- |
8 | target/arm/helper.h | 9 +++++ | 22 | hw/ssi/aspeed_smc.c | 39 +++++++++++++++++++++++---------------- |
9 | target/arm/translate-a64.c | 83 ++++++++++++++++++++++++++++++++++++++++++++++ | 23 | hw/ssi/trace-events | 1 + |
10 | target/arm/vec_helper.c | 74 +++++++++++++++++++++++++++++++++++++++++ | 24 | 2 files changed, 24 insertions(+), 16 deletions(-) |
11 | 3 files changed, 166 insertions(+) | ||
12 | 25 | ||
13 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 26 | diff --git a/hw/ssi/aspeed_smc.c b/hw/ssi/aspeed_smc.c |
14 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.h | 28 | --- a/hw/ssi/aspeed_smc.c |
16 | +++ b/target/arm/helper.h | 29 | +++ b/hw/ssi/aspeed_smc.c |
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_2(dc_zva, void, env, i64) | 30 | @@ -XXX,XX +XXX,XX @@ static inline int aspeed_smc_flash_is_4byte(const AspeedSMCFlash *fl) |
18 | DEF_HELPER_FLAGS_2(neon_pmull_64_lo, TCG_CALL_NO_RWG_SE, i64, i64, i64) | 31 | } |
19 | DEF_HELPER_FLAGS_2(neon_pmull_64_hi, TCG_CALL_NO_RWG_SE, i64, i64, i64) | 32 | } |
20 | 33 | ||
21 | +DEF_HELPER_FLAGS_5(gvec_qrdmlah_s16, TCG_CALL_NO_RWG, | 34 | -static inline bool aspeed_smc_is_ce_stop_active(const AspeedSMCFlash *fl) |
22 | + void, ptr, ptr, ptr, ptr, i32) | 35 | +static void aspeed_smc_flash_do_select(AspeedSMCFlash *fl, bool unselect) |
23 | +DEF_HELPER_FLAGS_5(gvec_qrdmlsh_s16, TCG_CALL_NO_RWG, | 36 | { |
24 | + void, ptr, ptr, ptr, ptr, i32) | 37 | - const AspeedSMCState *s = fl->controller; |
25 | +DEF_HELPER_FLAGS_5(gvec_qrdmlah_s32, TCG_CALL_NO_RWG, | 38 | + AspeedSMCState *s = fl->controller; |
26 | + void, ptr, ptr, ptr, ptr, i32) | 39 | |
27 | +DEF_HELPER_FLAGS_5(gvec_qrdmlsh_s32, TCG_CALL_NO_RWG, | 40 | - return s->regs[s->r_ctrl0 + fl->id] & CTRL_CE_STOP_ACTIVE; |
28 | + void, ptr, ptr, ptr, ptr, i32) | 41 | + trace_aspeed_smc_flash_select(fl->id, unselect ? "un" : ""); |
29 | + | 42 | + |
30 | #ifdef TARGET_AARCH64 | 43 | + qemu_set_irq(s->cs_lines[fl->id], unselect); |
31 | #include "helper-a64.h" | ||
32 | #endif | ||
33 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/arm/translate-a64.c | ||
36 | +++ b/target/arm/translate-a64.c | ||
37 | @@ -XXX,XX +XXX,XX @@ static void gen_gvec_op3(DisasContext *s, bool is_q, int rd, | ||
38 | vec_full_reg_size(s), gvec_op); | ||
39 | } | 44 | } |
40 | 45 | ||
41 | +/* Expand a 3-operand + env pointer operation using | 46 | static void aspeed_smc_flash_select(AspeedSMCFlash *fl) |
42 | + * an out-of-line helper. | 47 | { |
43 | + */ | 48 | - AspeedSMCState *s = fl->controller; |
44 | +static void gen_gvec_op3_env(DisasContext *s, bool is_q, int rd, | 49 | - |
45 | + int rn, int rm, gen_helper_gvec_3_ptr *fn) | 50 | - s->regs[s->r_ctrl0 + fl->id] &= ~CTRL_CE_STOP_ACTIVE; |
46 | +{ | 51 | - qemu_set_irq(s->cs_lines[fl->id], aspeed_smc_is_ce_stop_active(fl)); |
47 | + tcg_gen_gvec_3_ptr(vec_full_reg_offset(s, rd), | 52 | + aspeed_smc_flash_do_select(fl, false); |
48 | + vec_full_reg_offset(s, rn), | ||
49 | + vec_full_reg_offset(s, rm), cpu_env, | ||
50 | + is_q ? 16 : 8, vec_full_reg_size(s), 0, fn); | ||
51 | +} | ||
52 | + | ||
53 | /* Set ZF and NF based on a 64 bit result. This is alas fiddlier | ||
54 | * than the 32 bit equivalent. | ||
55 | */ | ||
56 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_fp16(DisasContext *s, uint32_t insn) | ||
57 | clear_vec_high(s, is_q, rd); | ||
58 | } | 53 | } |
59 | 54 | ||
60 | +/* AdvSIMD three same extra | 55 | static void aspeed_smc_flash_unselect(AspeedSMCFlash *fl) |
61 | + * 31 30 29 28 24 23 22 21 20 16 15 14 11 10 9 5 4 0 | 56 | { |
62 | + * +---+---+---+-----------+------+---+------+---+--------+---+----+----+ | 57 | - AspeedSMCState *s = fl->controller; |
63 | + * | 0 | Q | U | 0 1 1 1 0 | size | 0 | Rm | 1 | opcode | 1 | Rn | Rd | | 58 | - |
64 | + * +---+---+---+-----------+------+---+------+---+--------+---+----+----+ | 59 | - s->regs[s->r_ctrl0 + fl->id] |= CTRL_CE_STOP_ACTIVE; |
65 | + */ | 60 | - qemu_set_irq(s->cs_lines[fl->id], aspeed_smc_is_ce_stop_active(fl)); |
66 | +static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | 61 | + aspeed_smc_flash_do_select(fl, true); |
67 | +{ | 62 | } |
68 | + int rd = extract32(insn, 0, 5); | 63 | |
69 | + int rn = extract32(insn, 5, 5); | 64 | static uint32_t aspeed_smc_check_segment_addr(const AspeedSMCFlash *fl, |
70 | + int opcode = extract32(insn, 11, 4); | 65 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps aspeed_smc_flash_ops = { |
71 | + int rm = extract32(insn, 16, 5); | 66 | }, |
72 | + int size = extract32(insn, 22, 2); | 67 | }; |
73 | + bool u = extract32(insn, 29, 1); | 68 | |
74 | + bool is_q = extract32(insn, 30, 1); | 69 | -static void aspeed_smc_flash_update_cs(AspeedSMCFlash *fl) |
75 | + int feature; | 70 | +static void aspeed_smc_flash_update_ctrl(AspeedSMCFlash *fl, uint32_t value) |
76 | + | 71 | { |
77 | + switch (u * 16 + opcode) { | 72 | AspeedSMCState *s = fl->controller; |
78 | + case 0x10: /* SQRDMLAH (vector) */ | 73 | + bool unselect; |
79 | + case 0x11: /* SQRDMLSH (vector) */ | 74 | |
80 | + if (size != 1 && size != 2) { | 75 | - s->snoop_index = aspeed_smc_is_ce_stop_active(fl) ? SNOOP_OFF : SNOOP_START; |
81 | + unallocated_encoding(s); | 76 | + /* User mode selects the CS, other modes unselect */ |
82 | + return; | 77 | + unselect = (value & CTRL_CMD_MODE_MASK) != CTRL_USERMODE; |
83 | + } | 78 | |
84 | + feature = ARM_FEATURE_V8_RDM; | 79 | - qemu_set_irq(s->cs_lines[fl->id], aspeed_smc_is_ce_stop_active(fl)); |
85 | + break; | 80 | + /* A change of CTRL_CE_STOP_ACTIVE from 0 to 1, unselects the CS */ |
86 | + default: | 81 | + if (!(s->regs[s->r_ctrl0 + fl->id] & CTRL_CE_STOP_ACTIVE) && |
87 | + unallocated_encoding(s); | 82 | + value & CTRL_CE_STOP_ACTIVE) { |
88 | + return; | 83 | + unselect = true; |
89 | + } | ||
90 | + if (!arm_dc_feature(s, feature)) { | ||
91 | + unallocated_encoding(s); | ||
92 | + return; | ||
93 | + } | ||
94 | + if (!fp_access_check(s)) { | ||
95 | + return; | ||
96 | + } | 84 | + } |
97 | + | 85 | + |
98 | + switch (opcode) { | 86 | + s->regs[s->r_ctrl0 + fl->id] = value; |
99 | + case 0x0: /* SQRDMLAH (vector) */ | ||
100 | + switch (size) { | ||
101 | + case 1: | ||
102 | + gen_gvec_op3_env(s, is_q, rd, rn, rm, gen_helper_gvec_qrdmlah_s16); | ||
103 | + break; | ||
104 | + case 2: | ||
105 | + gen_gvec_op3_env(s, is_q, rd, rn, rm, gen_helper_gvec_qrdmlah_s32); | ||
106 | + break; | ||
107 | + default: | ||
108 | + g_assert_not_reached(); | ||
109 | + } | ||
110 | + return; | ||
111 | + | 87 | + |
112 | + case 0x1: /* SQRDMLSH (vector) */ | 88 | + s->snoop_index = unselect ? SNOOP_OFF : SNOOP_START; |
113 | + switch (size) { | ||
114 | + case 1: | ||
115 | + gen_gvec_op3_env(s, is_q, rd, rn, rm, gen_helper_gvec_qrdmlsh_s16); | ||
116 | + break; | ||
117 | + case 2: | ||
118 | + gen_gvec_op3_env(s, is_q, rd, rn, rm, gen_helper_gvec_qrdmlsh_s32); | ||
119 | + break; | ||
120 | + default: | ||
121 | + g_assert_not_reached(); | ||
122 | + } | ||
123 | + return; | ||
124 | + | 89 | + |
125 | + default: | 90 | + aspeed_smc_flash_do_select(fl, unselect); |
126 | + g_assert_not_reached(); | 91 | } |
127 | + } | 92 | |
128 | +} | 93 | static void aspeed_smc_reset(DeviceState *d) |
129 | + | 94 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_write(void *opaque, hwaddr addr, uint64_t data, |
130 | static void handle_2misc_widening(DisasContext *s, int opcode, bool is_q, | 95 | s->regs[addr] = value; |
131 | int size, int rn, int rd) | 96 | } else if (addr >= s->r_ctrl0 && addr < s->r_ctrl0 + s->num_cs) { |
132 | { | 97 | int cs = addr - s->r_ctrl0; |
133 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_imm2(DisasContext *s, uint32_t insn) | 98 | - s->regs[addr] = value; |
134 | static const AArch64DecodeTable data_proc_simd[] = { | 99 | - aspeed_smc_flash_update_cs(&s->flashes[cs]); |
135 | /* pattern , mask , fn */ | 100 | + aspeed_smc_flash_update_ctrl(&s->flashes[cs], value); |
136 | { 0x0e200400, 0x9f200400, disas_simd_three_reg_same }, | 101 | } else if (addr >= R_SEG_ADDR0 && |
137 | + { 0x0e008400, 0x9f208400, disas_simd_three_reg_same_extra }, | 102 | addr < R_SEG_ADDR0 + s->ctrl->max_slaves) { |
138 | { 0x0e200000, 0x9f200c00, disas_simd_three_reg_diff }, | 103 | int cs = addr - R_SEG_ADDR0; |
139 | { 0x0e200800, 0x9f3e0c00, disas_simd_two_reg_misc }, | 104 | diff --git a/hw/ssi/trace-events b/hw/ssi/trace-events |
140 | { 0x0e300800, 0x9f3e0c00, disas_simd_across_lanes }, | ||
141 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
142 | index XXXXXXX..XXXXXXX 100644 | 105 | index XXXXXXX..XXXXXXX 100644 |
143 | --- a/target/arm/vec_helper.c | 106 | --- a/hw/ssi/trace-events |
144 | +++ b/target/arm/vec_helper.c | 107 | +++ b/hw/ssi/trace-events |
145 | @@ -XXX,XX +XXX,XX @@ | 108 | @@ -XXX,XX +XXX,XX @@ aspeed_smc_flash_write(int cs, uint64_t addr, uint32_t size, uint64_t data, int |
146 | 109 | aspeed_smc_read(uint64_t addr, uint32_t size, uint64_t data) "@0x%" PRIx64 " size %u: 0x%" PRIx64 | |
147 | #define SET_QC() env->vfp.xregs[ARM_VFP_FPSCR] |= CPSR_Q | 110 | aspeed_smc_dma_checksum(uint32_t addr, uint32_t data) "0x%08x: 0x%08x" |
148 | 111 | aspeed_smc_write(uint64_t addr, uint32_t size, uint64_t data) "@0x%" PRIx64 " size %u: 0x%" PRIx64 | |
149 | +static void clear_tail(void *vd, uintptr_t opr_sz, uintptr_t max_sz) | 112 | +aspeed_smc_flash_select(int cs, const char *prefix) "CS%d %sselect" |
150 | +{ | ||
151 | + uint64_t *d = vd + opr_sz; | ||
152 | + uintptr_t i; | ||
153 | + | ||
154 | + for (i = opr_sz; i < max_sz; i += 8) { | ||
155 | + *d++ = 0; | ||
156 | + } | ||
157 | +} | ||
158 | + | ||
159 | /* Signed saturating rounding doubling multiply-accumulate high half, 16-bit */ | ||
160 | static uint16_t inl_qrdmlah_s16(CPUARMState *env, int16_t src1, | ||
161 | int16_t src2, int16_t src3) | ||
162 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(neon_qrdmlah_s16)(CPUARMState *env, uint32_t src1, | ||
163 | return deposit32(e1, 16, 16, e2); | ||
164 | } | ||
165 | |||
166 | +void HELPER(gvec_qrdmlah_s16)(void *vd, void *vn, void *vm, | ||
167 | + void *ve, uint32_t desc) | ||
168 | +{ | ||
169 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
170 | + int16_t *d = vd; | ||
171 | + int16_t *n = vn; | ||
172 | + int16_t *m = vm; | ||
173 | + CPUARMState *env = ve; | ||
174 | + uintptr_t i; | ||
175 | + | ||
176 | + for (i = 0; i < opr_sz / 2; ++i) { | ||
177 | + d[i] = inl_qrdmlah_s16(env, n[i], m[i], d[i]); | ||
178 | + } | ||
179 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
180 | +} | ||
181 | + | ||
182 | /* Signed saturating rounding doubling multiply-subtract high half, 16-bit */ | ||
183 | static uint16_t inl_qrdmlsh_s16(CPUARMState *env, int16_t src1, | ||
184 | int16_t src2, int16_t src3) | ||
185 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(neon_qrdmlsh_s16)(CPUARMState *env, uint32_t src1, | ||
186 | return deposit32(e1, 16, 16, e2); | ||
187 | } | ||
188 | |||
189 | +void HELPER(gvec_qrdmlsh_s16)(void *vd, void *vn, void *vm, | ||
190 | + void *ve, uint32_t desc) | ||
191 | +{ | ||
192 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
193 | + int16_t *d = vd; | ||
194 | + int16_t *n = vn; | ||
195 | + int16_t *m = vm; | ||
196 | + CPUARMState *env = ve; | ||
197 | + uintptr_t i; | ||
198 | + | ||
199 | + for (i = 0; i < opr_sz / 2; ++i) { | ||
200 | + d[i] = inl_qrdmlsh_s16(env, n[i], m[i], d[i]); | ||
201 | + } | ||
202 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
203 | +} | ||
204 | + | ||
205 | /* Signed saturating rounding doubling multiply-accumulate high half, 32-bit */ | ||
206 | uint32_t HELPER(neon_qrdmlah_s32)(CPUARMState *env, int32_t src1, | ||
207 | int32_t src2, int32_t src3) | ||
208 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(neon_qrdmlah_s32)(CPUARMState *env, int32_t src1, | ||
209 | return ret; | ||
210 | } | ||
211 | |||
212 | +void HELPER(gvec_qrdmlah_s32)(void *vd, void *vn, void *vm, | ||
213 | + void *ve, uint32_t desc) | ||
214 | +{ | ||
215 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
216 | + int32_t *d = vd; | ||
217 | + int32_t *n = vn; | ||
218 | + int32_t *m = vm; | ||
219 | + CPUARMState *env = ve; | ||
220 | + uintptr_t i; | ||
221 | + | ||
222 | + for (i = 0; i < opr_sz / 4; ++i) { | ||
223 | + d[i] = helper_neon_qrdmlah_s32(env, n[i], m[i], d[i]); | ||
224 | + } | ||
225 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
226 | +} | ||
227 | + | ||
228 | /* Signed saturating rounding doubling multiply-subtract high half, 32-bit */ | ||
229 | uint32_t HELPER(neon_qrdmlsh_s32)(CPUARMState *env, int32_t src1, | ||
230 | int32_t src2, int32_t src3) | ||
231 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(neon_qrdmlsh_s32)(CPUARMState *env, int32_t src1, | ||
232 | } | ||
233 | return ret; | ||
234 | } | ||
235 | + | ||
236 | +void HELPER(gvec_qrdmlsh_s32)(void *vd, void *vn, void *vm, | ||
237 | + void *ve, uint32_t desc) | ||
238 | +{ | ||
239 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
240 | + int32_t *d = vd; | ||
241 | + int32_t *n = vn; | ||
242 | + int32_t *m = vm; | ||
243 | + CPUARMState *env = ve; | ||
244 | + uintptr_t i; | ||
245 | + | ||
246 | + for (i = 0; i < opr_sz / 4; ++i) { | ||
247 | + d[i] = helper_neon_qrdmlsh_s32(env, n[i], m[i], d[i]); | ||
248 | + } | ||
249 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
250 | +} | ||
251 | -- | 113 | -- |
252 | 2.16.2 | 114 | 2.20.1 |
253 | 115 | ||
254 | 116 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Happily, the bits are in the same places compared to a32. | 3 | We fail to validate the upper bits of a virtual address on a |
4 | translation disabled regime, as per AArch64.TranslateAddressS1Off. | ||
4 | 5 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20180228193125.20577-16-richard.henderson@linaro.org | 7 | Message-id: 20200308012946.16303-2-richard.henderson@linaro.org |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 10 | --- |
10 | target/arm/translate.c | 14 +++++++++++++- | 11 | target/arm/helper.c | 35 ++++++++++++++++++++++++++++++++++- |
11 | 1 file changed, 13 insertions(+), 1 deletion(-) | 12 | 1 file changed, 34 insertions(+), 1 deletion(-) |
12 | 13 | ||
13 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 14 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
14 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate.c | 16 | --- a/target/arm/helper.c |
16 | +++ b/target/arm/translate.c | 17 | +++ b/target/arm/helper.c |
17 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | 18 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, |
18 | default_exception_el(s)); | 19 | /* Definitely a real MMU, not an MPU */ |
19 | break; | 20 | |
20 | } | 21 | if (regime_translation_disabled(env, mmu_idx)) { |
21 | - if (((insn >> 24) & 3) == 3) { | 22 | - /* MMU disabled. */ |
22 | + if ((insn & 0xfe000a00) == 0xfc000800 | 23 | + /* |
23 | + && arm_dc_feature(s, ARM_FEATURE_V8)) { | 24 | + * MMU disabled. S1 addresses within aa64 translation regimes are |
24 | + /* The Thumb2 and ARM encodings are identical. */ | 25 | + * still checked for bounds -- see AArch64.TranslateAddressS1Off. |
25 | + if (disas_neon_insn_3same_ext(s, insn)) { | 26 | + */ |
26 | + goto illegal_op; | 27 | + if (mmu_idx != ARMMMUIdx_Stage2) { |
28 | + int r_el = regime_el(env, mmu_idx); | ||
29 | + if (arm_el_is_aa64(env, r_el)) { | ||
30 | + int pamax = arm_pamax(env_archcpu(env)); | ||
31 | + uint64_t tcr = env->cp15.tcr_el[r_el].raw_tcr; | ||
32 | + int addrtop, tbi; | ||
33 | + | ||
34 | + tbi = aa64_va_parameter_tbi(tcr, mmu_idx); | ||
35 | + if (access_type == MMU_INST_FETCH) { | ||
36 | + tbi &= ~aa64_va_parameter_tbid(tcr, mmu_idx); | ||
37 | + } | ||
38 | + tbi = (tbi >> extract64(address, 55, 1)) & 1; | ||
39 | + addrtop = (tbi ? 55 : 63); | ||
40 | + | ||
41 | + if (extract64(address, pamax, addrtop - pamax + 1) != 0) { | ||
42 | + fi->type = ARMFault_AddressSize; | ||
43 | + fi->level = 0; | ||
44 | + fi->stage2 = false; | ||
45 | + return 1; | ||
46 | + } | ||
47 | + | ||
48 | + /* | ||
49 | + * When TBI is disabled, we've just validated that all of the | ||
50 | + * bits above PAMax are zero, so logically we only need to | ||
51 | + * clear the top byte for TBI. But it's clearer to follow | ||
52 | + * the pseudocode set of addrdesc.paddress. | ||
53 | + */ | ||
54 | + address = extract64(address, 0, 52); | ||
27 | + } | 55 | + } |
28 | + } else if ((insn & 0xff000a00) == 0xfe000800 | 56 | + } |
29 | + && arm_dc_feature(s, ARM_FEATURE_V8)) { | 57 | *phys_ptr = address; |
30 | + /* The Thumb2 and ARM encodings are identical. */ | 58 | *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; |
31 | + if (disas_neon_insn_2reg_scalar_ext(s, insn)) { | 59 | *page_size = TARGET_PAGE_SIZE; |
32 | + goto illegal_op; | ||
33 | + } | ||
34 | + } else if (((insn >> 24) & 3) == 3) { | ||
35 | /* Translate into the equivalent ARM encoding. */ | ||
36 | insn = (insn & 0xe2ffffff) | ((insn & (1 << 28)) >> 4) | (1 << 28); | ||
37 | if (disas_neon_data_insn(s, insn)) { | ||
38 | -- | 60 | -- |
39 | 2.16.2 | 61 | 2.20.1 |
40 | 62 | ||
41 | 63 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 3 | We must include the tag in the FAR_ELx register when raising |
4 | an addressing exception. Which means that we should not clear | ||
5 | out the tag during translation. | ||
6 | |||
7 | We cannot at present comply with this for user mode, so we | ||
8 | retain the clean_data_tbi function for the moment, though it | ||
9 | no longer does what it says on the tin for system mode. This | ||
10 | function is to be replaced with MTE, so don't worry about the | ||
11 | slight misnaming. | ||
12 | |||
13 | Buglink: https://bugs.launchpad.net/qemu/+bug/1867072 | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 14 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20180228193125.20577-7-richard.henderson@linaro.org | 15 | Message-id: 20200308012946.16303-3-richard.henderson@linaro.org |
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 18 | --- |
8 | target/arm/translate-a64.c | 29 +++++++++++++++++++++++++++++ | 19 | target/arm/translate-a64.c | 11 +++++++++++ |
9 | 1 file changed, 29 insertions(+) | 20 | 1 file changed, 11 insertions(+) |
10 | 21 | ||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 22 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
12 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-a64.c | 24 | --- a/target/arm/translate-a64.c |
14 | +++ b/target/arm/translate-a64.c | 25 | +++ b/target/arm/translate-a64.c |
15 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | 26 | @@ -XXX,XX +XXX,XX @@ static void gen_a64_set_pc(DisasContext *s, TCGv_i64 src) |
16 | case 0x19: /* FMULX */ | 27 | static TCGv_i64 clean_data_tbi(DisasContext *s, TCGv_i64 addr) |
17 | is_fp = true; | 28 | { |
18 | break; | 29 | TCGv_i64 clean = new_tmp_a64(s); |
19 | + case 0x1d: /* SQRDMLAH */ | 30 | + /* |
20 | + case 0x1f: /* SQRDMLSH */ | 31 | + * In order to get the correct value in the FAR_ELx register, |
21 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_RDM)) { | 32 | + * we must present the memory subsystem with the "dirty" address |
22 | + unallocated_encoding(s); | 33 | + * including the TBI. In system mode we can make this work via |
23 | + return; | 34 | + * the TLB, dropping the TBI during translation. But for user-only |
24 | + } | 35 | + * mode we don't have that option, and must remove the top byte now. |
25 | + break; | 36 | + */ |
26 | default: | 37 | +#ifdef CONFIG_USER_ONLY |
27 | unallocated_encoding(s); | 38 | gen_top_byte_ignore(s, clean, addr, s->tbid); |
28 | return; | 39 | +#else |
29 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | 40 | + tcg_gen_mov_i64(clean, addr); |
30 | tcg_op, tcg_idx); | 41 | +#endif |
31 | } | 42 | return clean; |
32 | break; | 43 | } |
33 | + case 0x1d: /* SQRDMLAH */ | 44 | |
34 | + read_vec_element_i32(s, tcg_res, rd, pass, | ||
35 | + is_scalar ? size : MO_32); | ||
36 | + if (size == 1) { | ||
37 | + gen_helper_neon_qrdmlah_s16(tcg_res, cpu_env, | ||
38 | + tcg_op, tcg_idx, tcg_res); | ||
39 | + } else { | ||
40 | + gen_helper_neon_qrdmlah_s32(tcg_res, cpu_env, | ||
41 | + tcg_op, tcg_idx, tcg_res); | ||
42 | + } | ||
43 | + break; | ||
44 | + case 0x1f: /* SQRDMLSH */ | ||
45 | + read_vec_element_i32(s, tcg_res, rd, pass, | ||
46 | + is_scalar ? size : MO_32); | ||
47 | + if (size == 1) { | ||
48 | + gen_helper_neon_qrdmlsh_s16(tcg_res, cpu_env, | ||
49 | + tcg_op, tcg_idx, tcg_res); | ||
50 | + } else { | ||
51 | + gen_helper_neon_qrdmlsh_s32(tcg_res, cpu_env, | ||
52 | + tcg_op, tcg_idx, tcg_res); | ||
53 | + } | ||
54 | + break; | ||
55 | default: | ||
56 | g_assert_not_reached(); | ||
57 | } | ||
58 | -- | 45 | -- |
59 | 2.16.2 | 46 | 2.20.1 |
60 | 47 | ||
61 | 48 | diff view generated by jsdifflib |
1 | The Cortex-M33 allows the system to specify the reset value of the | 1 | From: Igor Mammedov <imammedo@redhat.com> |
---|---|---|---|
2 | secure Vector Table Offset Register (VTOR) by asserting config | ||
3 | signals. In particular, guest images for the MPS2 AN505 board rely | ||
4 | on the MPS2's initial VTOR being correct for that board. | ||
5 | Implement a QEMU property so board and SoC code can set the reset | ||
6 | value to the correct value. | ||
7 | 2 | ||
3 | SOC object returned by object_new() is leaked in current code. | ||
4 | Set SOC parent explicitly to board and then unref to SOC object | ||
5 | to make sure that refererence returned by object_new() is taken | ||
6 | care of. | ||
7 | |||
8 | The SOC object will be kept alive by its parent (machine) and | ||
9 | will be automatically freed when MachineState is destroyed. | ||
10 | |||
11 | Signed-off-by: Igor Mammedov <imammedo@redhat.com> | ||
12 | Reported-by: Andrew Jones <drjones@redhat.com> | ||
13 | Tested-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
14 | Message-id: 20200303091254.22373-1-imammedo@redhat.com | ||
15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20180220180325.29818-7-peter.maydell@linaro.org | ||
11 | --- | 17 | --- |
12 | target/arm/cpu.h | 3 +++ | 18 | hw/arm/cubieboard.c | 3 +++ |
13 | target/arm/cpu.c | 18 ++++++++++++++---- | 19 | 1 file changed, 3 insertions(+) |
14 | 2 files changed, 17 insertions(+), 4 deletions(-) | ||
15 | 20 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 21 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c |
17 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 23 | --- a/hw/arm/cubieboard.c |
19 | +++ b/target/arm/cpu.h | 24 | +++ b/hw/arm/cubieboard.c |
20 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { | 25 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) |
21 | */ | ||
22 | uint32_t psci_conduit; | ||
23 | |||
24 | + /* For v8M, initial value of the Secure VTOR */ | ||
25 | + uint32_t init_svtor; | ||
26 | + | ||
27 | /* [QEMU_]KVM_ARM_TARGET_* constant for this CPU, or | ||
28 | * QEMU_KVM_ARM_TARGET_NONE if the kernel doesn't support this CPU type. | ||
29 | */ | ||
30 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/cpu.c | ||
33 | +++ b/target/arm/cpu.c | ||
34 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | ||
35 | uint32_t initial_msp; /* Loaded from 0x0 */ | ||
36 | uint32_t initial_pc; /* Loaded from 0x4 */ | ||
37 | uint8_t *rom; | ||
38 | + uint32_t vecbase; | ||
39 | |||
40 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
41 | env->v7m.secure = true; | ||
42 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | ||
43 | /* Unlike A/R profile, M profile defines the reset LR value */ | ||
44 | env->regs[14] = 0xffffffff; | ||
45 | |||
46 | - /* Load the initial SP and PC from the vector table at address 0 */ | ||
47 | - rom = rom_ptr(0); | ||
48 | + env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80; | ||
49 | + | ||
50 | + /* Load the initial SP and PC from offset 0 and 4 in the vector table */ | ||
51 | + vecbase = env->v7m.vecbase[env->v7m.secure]; | ||
52 | + rom = rom_ptr(vecbase); | ||
53 | if (rom) { | ||
54 | /* Address zero is covered by ROM which hasn't yet been | ||
55 | * copied into physical memory. | ||
56 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | ||
57 | * it got copied into memory. In the latter case, rom_ptr | ||
58 | * will return a NULL pointer and we should use ldl_phys instead. | ||
59 | */ | ||
60 | - initial_msp = ldl_phys(s->as, 0); | ||
61 | - initial_pc = ldl_phys(s->as, 4); | ||
62 | + initial_msp = ldl_phys(s->as, vecbase); | ||
63 | + initial_pc = ldl_phys(s->as, vecbase + 4); | ||
64 | } | ||
65 | |||
66 | env->regs[13] = initial_msp & 0xFFFFFFFC; | ||
67 | @@ -XXX,XX +XXX,XX @@ static Property arm_cpu_pmsav7_dregion_property = | ||
68 | pmsav7_dregion, | ||
69 | qdev_prop_uint32, uint32_t); | ||
70 | |||
71 | +/* M profile: initial value of the Secure VTOR */ | ||
72 | +static Property arm_cpu_initsvtor_property = | ||
73 | + DEFINE_PROP_UINT32("init-svtor", ARMCPU, init_svtor, 0); | ||
74 | + | ||
75 | static void arm_cpu_post_init(Object *obj) | ||
76 | { | ||
77 | ARMCPU *cpu = ARM_CPU(obj); | ||
78 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_post_init(Object *obj) | ||
79 | qdev_prop_allow_set_link_before_realize, | ||
80 | OBJ_PROP_LINK_UNREF_ON_RELEASE, | ||
81 | &error_abort); | ||
82 | + qdev_property_add_static(DEVICE(obj), &arm_cpu_initsvtor_property, | ||
83 | + &error_abort); | ||
84 | } | 26 | } |
85 | 27 | ||
86 | qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property, | 28 | a10 = AW_A10(object_new(TYPE_AW_A10)); |
29 | + object_property_add_child(OBJECT(machine), "soc", OBJECT(a10), | ||
30 | + &error_abort); | ||
31 | + object_unref(OBJECT(a10)); | ||
32 | |||
33 | object_property_set_int(OBJECT(&a10->emac), 1, "phy-addr", &err); | ||
34 | if (err != NULL) { | ||
87 | -- | 35 | -- |
88 | 2.16.2 | 36 | 2.20.1 |
89 | 37 | ||
90 | 38 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Guenter Roeck <linux@roeck-us.net> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 3 | Wire up eSDHC controllers in fsl-imx25. For imx25-pdk, connect drives |
4 | provided on the command line to available eSDHC controllers. | ||
5 | |||
6 | This patch enables booting the imx25-pdk emulation from SD card. | ||
7 | |||
8 | Signed-off-by: Guenter Roeck <linux@roeck-us.net> | ||
9 | Message-id: 20200310215146.19688-2-linux@roeck-us.net | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Message-id: 20180228193125.20577-14-richard.henderson@linaro.org | 11 | [PMM: made commit subject consistent with other patch] |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 13 | --- |
8 | target/arm/translate.c | 68 ++++++++++++++++++++++++++++++++++++++++++++++++++ | 14 | include/hw/arm/fsl-imx25.h | 9 +++++++++ |
9 | 1 file changed, 68 insertions(+) | 15 | hw/arm/fsl-imx25.c | 32 ++++++++++++++++++++++++++++++++ |
16 | hw/arm/imx25_pdk.c | 16 ++++++++++++++++ | ||
17 | 3 files changed, 57 insertions(+) | ||
10 | 18 | ||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 19 | diff --git a/include/hw/arm/fsl-imx25.h b/include/hw/arm/fsl-imx25.h |
12 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate.c | 21 | --- a/include/hw/arm/fsl-imx25.h |
14 | +++ b/target/arm/translate.c | 22 | +++ b/include/hw/arm/fsl-imx25.h |
15 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 23 | @@ -XXX,XX +XXX,XX @@ |
16 | return 0; | 24 | #include "hw/misc/imx_rngc.h" |
25 | #include "hw/i2c/imx_i2c.h" | ||
26 | #include "hw/gpio/imx_gpio.h" | ||
27 | +#include "hw/sd/sdhci.h" | ||
28 | #include "exec/memory.h" | ||
29 | #include "target/arm/cpu.h" | ||
30 | |||
31 | @@ -XXX,XX +XXX,XX @@ | ||
32 | #define FSL_IMX25_NUM_EPITS 2 | ||
33 | #define FSL_IMX25_NUM_I2CS 3 | ||
34 | #define FSL_IMX25_NUM_GPIOS 4 | ||
35 | +#define FSL_IMX25_NUM_ESDHCS 2 | ||
36 | |||
37 | typedef struct FslIMX25State { | ||
38 | /*< private >*/ | ||
39 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | ||
40 | IMXRNGCState rngc; | ||
41 | IMXI2CState i2c[FSL_IMX25_NUM_I2CS]; | ||
42 | IMXGPIOState gpio[FSL_IMX25_NUM_GPIOS]; | ||
43 | + SDHCIState esdhc[FSL_IMX25_NUM_ESDHCS]; | ||
44 | MemoryRegion rom[2]; | ||
45 | MemoryRegion iram; | ||
46 | MemoryRegion iram_alias; | ||
47 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | ||
48 | #define FSL_IMX25_GPIO3_SIZE 0x4000 | ||
49 | #define FSL_IMX25_RNGC_ADDR 0x53FB0000 | ||
50 | #define FSL_IMX25_RNGC_SIZE 0x4000 | ||
51 | +#define FSL_IMX25_ESDHC1_ADDR 0x53FB4000 | ||
52 | +#define FSL_IMX25_ESDHC1_SIZE 0x4000 | ||
53 | +#define FSL_IMX25_ESDHC2_ADDR 0x53FB8000 | ||
54 | +#define FSL_IMX25_ESDHC2_SIZE 0x4000 | ||
55 | #define FSL_IMX25_GPIO1_ADDR 0x53FCC000 | ||
56 | #define FSL_IMX25_GPIO1_SIZE 0x4000 | ||
57 | #define FSL_IMX25_GPIO2_ADDR 0x53FD0000 | ||
58 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | ||
59 | #define FSL_IMX25_GPIO2_IRQ 51 | ||
60 | #define FSL_IMX25_GPIO3_IRQ 16 | ||
61 | #define FSL_IMX25_GPIO4_IRQ 23 | ||
62 | +#define FSL_IMX25_ESDHC1_IRQ 9 | ||
63 | +#define FSL_IMX25_ESDHC2_IRQ 8 | ||
64 | |||
65 | #endif /* FSL_IMX25_H */ | ||
66 | diff --git a/hw/arm/fsl-imx25.c b/hw/arm/fsl-imx25.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/hw/arm/fsl-imx25.c | ||
69 | +++ b/hw/arm/fsl-imx25.c | ||
70 | @@ -XXX,XX +XXX,XX @@ | ||
71 | #include "hw/qdev-properties.h" | ||
72 | #include "chardev/char.h" | ||
73 | |||
74 | +#define IMX25_ESDHC_CAPABILITIES 0x07e20000 | ||
75 | + | ||
76 | static void fsl_imx25_init(Object *obj) | ||
77 | { | ||
78 | FslIMX25State *s = FSL_IMX25(obj); | ||
79 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx25_init(Object *obj) | ||
80 | sysbus_init_child_obj(obj, "gpio[*]", &s->gpio[i], sizeof(s->gpio[i]), | ||
81 | TYPE_IMX_GPIO); | ||
82 | } | ||
83 | + | ||
84 | + for (i = 0; i < FSL_IMX25_NUM_ESDHCS; i++) { | ||
85 | + sysbus_init_child_obj(obj, "sdhc[*]", &s->esdhc[i], sizeof(s->esdhc[i]), | ||
86 | + TYPE_IMX_USDHC); | ||
87 | + } | ||
17 | } | 88 | } |
18 | 89 | ||
19 | +/* Advanced SIMD three registers of the same length extension. | 90 | static void fsl_imx25_realize(DeviceState *dev, Error **errp) |
20 | + * 31 25 23 22 20 16 12 11 10 9 8 3 0 | 91 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx25_realize(DeviceState *dev, Error **errp) |
21 | + * +---------------+-----+---+-----+----+----+---+----+---+----+---------+----+ | 92 | gpio_table[i].irq)); |
22 | + * | 1 1 1 1 1 1 0 | op1 | D | op2 | Vn | Vd | 1 | o3 | 0 | o4 | N Q M U | Vm | | 93 | } |
23 | + * +---------------+-----+---+-----+----+----+---+----+---+----+---------+----+ | 94 | |
24 | + */ | 95 | + /* Initialize all SDHC */ |
25 | +static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | 96 | + for (i = 0; i < FSL_IMX25_NUM_ESDHCS; i++) { |
26 | +{ | 97 | + static const struct { |
27 | + gen_helper_gvec_3_ptr *fn_gvec_ptr; | 98 | + hwaddr addr; |
28 | + int rd, rn, rm, rot, size, opr_sz; | 99 | + unsigned int irq; |
29 | + TCGv_ptr fpst; | 100 | + } esdhc_table[FSL_IMX25_NUM_ESDHCS] = { |
30 | + bool q; | 101 | + { FSL_IMX25_ESDHC1_ADDR, FSL_IMX25_ESDHC1_IRQ }, |
102 | + { FSL_IMX25_ESDHC2_ADDR, FSL_IMX25_ESDHC2_IRQ }, | ||
103 | + }; | ||
31 | + | 104 | + |
32 | + q = extract32(insn, 6, 1); | 105 | + object_property_set_uint(OBJECT(&s->esdhc[i]), 2, "sd-spec-version", |
33 | + VFP_DREG_D(rd, insn); | 106 | + &err); |
34 | + VFP_DREG_N(rn, insn); | 107 | + object_property_set_uint(OBJECT(&s->esdhc[i]), IMX25_ESDHC_CAPABILITIES, |
35 | + VFP_DREG_M(rm, insn); | 108 | + "capareg", &err); |
36 | + if ((rd | rn | rm) & q) { | 109 | + object_property_set_bool(OBJECT(&s->esdhc[i]), true, "realized", &err); |
37 | + return 1; | 110 | + if (err) { |
111 | + error_propagate(errp, err); | ||
112 | + return; | ||
113 | + } | ||
114 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->esdhc[i]), 0, esdhc_table[i].addr); | ||
115 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->esdhc[i]), 0, | ||
116 | + qdev_get_gpio_in(DEVICE(&s->avic), | ||
117 | + esdhc_table[i].irq)); | ||
38 | + } | 118 | + } |
39 | + | 119 | + |
40 | + if ((insn & 0xfe200f10) == 0xfc200800) { | 120 | /* initialize 2 x 16 KB ROM */ |
41 | + /* VCMLA -- 1111 110R R.1S .... .... 1000 ...0 .... */ | 121 | memory_region_init_rom(&s->rom[0], NULL, |
42 | + size = extract32(insn, 20, 1); | 122 | "imx25.rom0", FSL_IMX25_ROM0_SIZE, &err); |
43 | + rot = extract32(insn, 23, 2); | 123 | diff --git a/hw/arm/imx25_pdk.c b/hw/arm/imx25_pdk.c |
44 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_FCMA) | 124 | index XXXXXXX..XXXXXXX 100644 |
45 | + || (!size && !arm_dc_feature(s, ARM_FEATURE_V8_FP16))) { | 125 | --- a/hw/arm/imx25_pdk.c |
46 | + return 1; | 126 | +++ b/hw/arm/imx25_pdk.c |
47 | + } | 127 | @@ -XXX,XX +XXX,XX @@ |
48 | + fn_gvec_ptr = size ? gen_helper_gvec_fcmlas : gen_helper_gvec_fcmlah; | 128 | #include "qemu/osdep.h" |
49 | + } else if ((insn & 0xfea00f10) == 0xfc800800) { | 129 | #include "qapi/error.h" |
50 | + /* VCADD -- 1111 110R 1.0S .... .... 1000 ...0 .... */ | 130 | #include "cpu.h" |
51 | + size = extract32(insn, 20, 1); | 131 | +#include "hw/qdev-properties.h" |
52 | + rot = extract32(insn, 24, 1); | 132 | #include "hw/arm/fsl-imx25.h" |
53 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_FCMA) | 133 | #include "hw/boards.h" |
54 | + || (!size && !arm_dc_feature(s, ARM_FEATURE_V8_FP16))) { | 134 | #include "qemu/error-report.h" |
55 | + return 1; | 135 | @@ -XXX,XX +XXX,XX @@ static void imx25_pdk_init(MachineState *machine) |
56 | + } | 136 | imx25_pdk_binfo.board_id = 1771, |
57 | + fn_gvec_ptr = size ? gen_helper_gvec_fcadds : gen_helper_gvec_fcaddh; | 137 | imx25_pdk_binfo.nb_cpus = 1; |
58 | + } else { | 138 | |
59 | + return 1; | 139 | + for (i = 0; i < FSL_IMX25_NUM_ESDHCS; i++) { |
140 | + BusState *bus; | ||
141 | + DeviceState *carddev; | ||
142 | + DriveInfo *di; | ||
143 | + BlockBackend *blk; | ||
144 | + | ||
145 | + di = drive_get_next(IF_SD); | ||
146 | + blk = di ? blk_by_legacy_dinfo(di) : NULL; | ||
147 | + bus = qdev_get_child_bus(DEVICE(&s->soc.esdhc[i]), "sd-bus"); | ||
148 | + carddev = qdev_create(bus, TYPE_SD_CARD); | ||
149 | + qdev_prop_set_drive(carddev, "drive", blk, &error_fatal); | ||
150 | + object_property_set_bool(OBJECT(carddev), true, | ||
151 | + "realized", &error_fatal); | ||
60 | + } | 152 | + } |
61 | + | 153 | + |
62 | + if (s->fp_excp_el) { | 154 | /* |
63 | + gen_exception_insn(s, 4, EXCP_UDEF, | 155 | * We test explicitly for qtest here as it is not done (yet?) in |
64 | + syn_fp_access_trap(1, 0xe, false), s->fp_excp_el); | 156 | * arm_load_kernel(). Without this the "make check" command would |
65 | + return 0; | ||
66 | + } | ||
67 | + if (!s->vfp_enabled) { | ||
68 | + return 1; | ||
69 | + } | ||
70 | + | ||
71 | + opr_sz = (1 + q) * 8; | ||
72 | + fpst = get_fpstatus_ptr(1); | ||
73 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), | ||
74 | + vfp_reg_offset(1, rn), | ||
75 | + vfp_reg_offset(1, rm), fpst, | ||
76 | + opr_sz, opr_sz, rot, fn_gvec_ptr); | ||
77 | + tcg_temp_free_ptr(fpst); | ||
78 | + return 0; | ||
79 | +} | ||
80 | + | ||
81 | static int disas_coproc_insn(DisasContext *s, uint32_t insn) | ||
82 | { | ||
83 | int cpnum, is64, crn, crm, opc1, opc2, isread, rt, rt2; | ||
84 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
85 | } | ||
86 | } | ||
87 | } | ||
88 | + } else if ((insn & 0x0e000a00) == 0x0c000800 | ||
89 | + && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
90 | + if (disas_neon_insn_3same_ext(s, insn)) { | ||
91 | + goto illegal_op; | ||
92 | + } | ||
93 | + return; | ||
94 | } else if ((insn & 0x0fe00000) == 0x0c400000) { | ||
95 | /* Coprocessor double register transfer. */ | ||
96 | ARCH(5TE); | ||
97 | -- | 157 | -- |
98 | 2.16.2 | 158 | 2.20.1 |
99 | 159 | ||
100 | 160 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Guenter Roeck <linux@roeck-us.net> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 3 | i.MX25 supports two USB controllers. Let's wire them up. |
4 | Message-id: 20180228193125.20577-15-richard.henderson@linaro.org | 4 | |
5 | With this patch, imx25-pdk can boot from both USB ports. | ||
6 | |||
7 | Signed-off-by: Guenter Roeck <linux@roeck-us.net> | ||
8 | Message-id: 20200310215146.19688-3-linux@roeck-us.net | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 11 | --- |
8 | target/arm/translate.c | 61 ++++++++++++++++++++++++++++++++++++++++++++++++++ | 12 | include/hw/arm/fsl-imx25.h | 9 +++++++++ |
9 | 1 file changed, 61 insertions(+) | 13 | hw/arm/fsl-imx25.c | 24 ++++++++++++++++++++++++ |
14 | 2 files changed, 33 insertions(+) | ||
10 | 15 | ||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 16 | diff --git a/include/hw/arm/fsl-imx25.h b/include/hw/arm/fsl-imx25.h |
12 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate.c | 18 | --- a/include/hw/arm/fsl-imx25.h |
14 | +++ b/target/arm/translate.c | 19 | +++ b/include/hw/arm/fsl-imx25.h |
15 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | 20 | @@ -XXX,XX +XXX,XX @@ |
16 | return 0; | 21 | #include "hw/i2c/imx_i2c.h" |
17 | } | 22 | #include "hw/gpio/imx_gpio.h" |
18 | 23 | #include "hw/sd/sdhci.h" | |
19 | +/* Advanced SIMD two registers and a scalar extension. | 24 | +#include "hw/usb/chipidea.h" |
20 | + * 31 24 23 22 20 16 12 11 10 9 8 3 0 | 25 | #include "exec/memory.h" |
21 | + * +-----------------+----+---+----+----+----+---+----+---+----+---------+----+ | 26 | #include "target/arm/cpu.h" |
22 | + * | 1 1 1 1 1 1 1 0 | o1 | D | o2 | Vn | Vd | 1 | o3 | 0 | o4 | N Q M U | Vm | | 27 | |
23 | + * +-----------------+----+---+----+----+----+---+----+---+----+---------+----+ | 28 | @@ -XXX,XX +XXX,XX @@ |
24 | + * | 29 | #define FSL_IMX25_NUM_I2CS 3 |
25 | + */ | 30 | #define FSL_IMX25_NUM_GPIOS 4 |
31 | #define FSL_IMX25_NUM_ESDHCS 2 | ||
32 | +#define FSL_IMX25_NUM_USBS 2 | ||
33 | |||
34 | typedef struct FslIMX25State { | ||
35 | /*< private >*/ | ||
36 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | ||
37 | IMXI2CState i2c[FSL_IMX25_NUM_I2CS]; | ||
38 | IMXGPIOState gpio[FSL_IMX25_NUM_GPIOS]; | ||
39 | SDHCIState esdhc[FSL_IMX25_NUM_ESDHCS]; | ||
40 | + ChipideaState usb[FSL_IMX25_NUM_USBS]; | ||
41 | MemoryRegion rom[2]; | ||
42 | MemoryRegion iram; | ||
43 | MemoryRegion iram_alias; | ||
44 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | ||
45 | #define FSL_IMX25_GPIO1_SIZE 0x4000 | ||
46 | #define FSL_IMX25_GPIO2_ADDR 0x53FD0000 | ||
47 | #define FSL_IMX25_GPIO2_SIZE 0x4000 | ||
48 | +#define FSL_IMX25_USB1_ADDR 0x53FF4000 | ||
49 | +#define FSL_IMX25_USB1_SIZE 0x0200 | ||
50 | +#define FSL_IMX25_USB2_ADDR 0x53FF4400 | ||
51 | +#define FSL_IMX25_USB2_SIZE 0x0200 | ||
52 | #define FSL_IMX25_AVIC_ADDR 0x68000000 | ||
53 | #define FSL_IMX25_AVIC_SIZE 0x4000 | ||
54 | #define FSL_IMX25_IRAM_ADDR 0x78000000 | ||
55 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | ||
56 | #define FSL_IMX25_GPIO4_IRQ 23 | ||
57 | #define FSL_IMX25_ESDHC1_IRQ 9 | ||
58 | #define FSL_IMX25_ESDHC2_IRQ 8 | ||
59 | +#define FSL_IMX25_USB1_IRQ 37 | ||
60 | +#define FSL_IMX25_USB2_IRQ 35 | ||
61 | |||
62 | #endif /* FSL_IMX25_H */ | ||
63 | diff --git a/hw/arm/fsl-imx25.c b/hw/arm/fsl-imx25.c | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/hw/arm/fsl-imx25.c | ||
66 | +++ b/hw/arm/fsl-imx25.c | ||
67 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx25_init(Object *obj) | ||
68 | sysbus_init_child_obj(obj, "sdhc[*]", &s->esdhc[i], sizeof(s->esdhc[i]), | ||
69 | TYPE_IMX_USDHC); | ||
70 | } | ||
26 | + | 71 | + |
27 | +static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | 72 | + for (i = 0; i < FSL_IMX25_NUM_USBS; i++) { |
28 | +{ | 73 | + sysbus_init_child_obj(obj, "usb[*]", &s->usb[i], sizeof(s->usb[i]), |
29 | + int rd, rn, rm, rot, size, opr_sz; | 74 | + TYPE_CHIPIDEA); |
30 | + TCGv_ptr fpst; | ||
31 | + bool q; | ||
32 | + | ||
33 | + q = extract32(insn, 6, 1); | ||
34 | + VFP_DREG_D(rd, insn); | ||
35 | + VFP_DREG_N(rn, insn); | ||
36 | + VFP_DREG_M(rm, insn); | ||
37 | + if ((rd | rn) & q) { | ||
38 | + return 1; | ||
39 | + } | 75 | + } |
40 | + | 76 | + |
41 | + if ((insn & 0xff000f10) == 0xfe000800) { | 77 | } |
42 | + /* VCMLA (indexed) -- 1111 1110 S.RR .... .... 1000 ...0 .... */ | 78 | |
43 | + rot = extract32(insn, 20, 2); | 79 | static void fsl_imx25_realize(DeviceState *dev, Error **errp) |
44 | + size = extract32(insn, 23, 1); | 80 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx25_realize(DeviceState *dev, Error **errp) |
45 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_FCMA) | 81 | esdhc_table[i].irq)); |
46 | + || (!size && !arm_dc_feature(s, ARM_FEATURE_V8_FP16))) { | 82 | } |
47 | + return 1; | 83 | |
48 | + } | 84 | + /* USB */ |
49 | + } else { | 85 | + for (i = 0; i < FSL_IMX25_NUM_USBS; i++) { |
50 | + return 1; | 86 | + static const struct { |
87 | + hwaddr addr; | ||
88 | + unsigned int irq; | ||
89 | + } usb_table[FSL_IMX25_NUM_USBS] = { | ||
90 | + { FSL_IMX25_USB1_ADDR, FSL_IMX25_USB1_IRQ }, | ||
91 | + { FSL_IMX25_USB2_ADDR, FSL_IMX25_USB2_IRQ }, | ||
92 | + }; | ||
93 | + | ||
94 | + object_property_set_bool(OBJECT(&s->usb[i]), true, "realized", | ||
95 | + &error_abort); | ||
96 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->usb[i]), 0, usb_table[i].addr); | ||
97 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i]), 0, | ||
98 | + qdev_get_gpio_in(DEVICE(&s->avic), | ||
99 | + usb_table[i].irq)); | ||
51 | + } | 100 | + } |
52 | + | 101 | + |
53 | + if (s->fp_excp_el) { | 102 | /* initialize 2 x 16 KB ROM */ |
54 | + gen_exception_insn(s, 4, EXCP_UDEF, | 103 | memory_region_init_rom(&s->rom[0], NULL, |
55 | + syn_fp_access_trap(1, 0xe, false), s->fp_excp_el); | 104 | "imx25.rom0", FSL_IMX25_ROM0_SIZE, &err); |
56 | + return 0; | ||
57 | + } | ||
58 | + if (!s->vfp_enabled) { | ||
59 | + return 1; | ||
60 | + } | ||
61 | + | ||
62 | + opr_sz = (1 + q) * 8; | ||
63 | + fpst = get_fpstatus_ptr(1); | ||
64 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), | ||
65 | + vfp_reg_offset(1, rn), | ||
66 | + vfp_reg_offset(1, rm), fpst, | ||
67 | + opr_sz, opr_sz, rot, | ||
68 | + size ? gen_helper_gvec_fcmlas_idx | ||
69 | + : gen_helper_gvec_fcmlah_idx); | ||
70 | + tcg_temp_free_ptr(fpst); | ||
71 | + return 0; | ||
72 | +} | ||
73 | + | ||
74 | static int disas_coproc_insn(DisasContext *s, uint32_t insn) | ||
75 | { | ||
76 | int cpnum, is64, crn, crm, opc1, opc2, isread, rt, rt2; | ||
77 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
78 | goto illegal_op; | ||
79 | } | ||
80 | return; | ||
81 | + } else if ((insn & 0x0f000a00) == 0x0e000800 | ||
82 | + && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
83 | + if (disas_neon_insn_2reg_scalar_ext(s, insn)) { | ||
84 | + goto illegal_op; | ||
85 | + } | ||
86 | + return; | ||
87 | } else if ((insn & 0x0fe00000) == 0x0c400000) { | ||
88 | /* Coprocessor double register transfer. */ | ||
89 | ARCH(5TE); | ||
90 | -- | 105 | -- |
91 | 2.16.2 | 106 | 2.20.1 |
92 | 107 | ||
93 | 108 | diff view generated by jsdifflib |
1 | Model the Arm IoT Kit documented in | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
3 | 2 | ||
4 | The Arm IoT Kit is a subsystem which includes a CPU and some devices, | 3 | The Allwinner H3 is a System on Chip containing four ARM Cortex A7 |
5 | and is intended be extended by adding extra devices to form a | 4 | processor cores. Features and specifications include DDR2/DDR3 memory, |
6 | complete system. It is used in the MPS2 board's AN505 image for the | 5 | SD/MMC storage cards, 10/100/1000Mbit Ethernet, USB 2.0, HDMI and |
7 | Cortex-M33. | 6 | various I/O modules. This commit adds support for the Allwinner H3 |
7 | System on Chip. | ||
8 | 8 | ||
9 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
11 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
12 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
13 | Message-id: 20200311221854.30370-2-nieklinnenbank@gmail.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20180220180325.29818-19-peter.maydell@linaro.org | ||
12 | --- | 15 | --- |
13 | hw/arm/Makefile.objs | 1 + | 16 | hw/arm/Makefile.objs | 1 + |
14 | include/hw/arm/iotkit.h | 109 ++++++++ | 17 | include/hw/arm/allwinner-h3.h | 106 +++++++++++ |
15 | hw/arm/iotkit.c | 598 ++++++++++++++++++++++++++++++++++++++++ | 18 | hw/arm/allwinner-h3.c | 327 ++++++++++++++++++++++++++++++++ |
19 | MAINTAINERS | 7 + | ||
16 | default-configs/arm-softmmu.mak | 1 + | 20 | default-configs/arm-softmmu.mak | 1 + |
17 | 4 files changed, 709 insertions(+) | 21 | hw/arm/Kconfig | 8 + |
18 | create mode 100644 include/hw/arm/iotkit.h | 22 | 6 files changed, 450 insertions(+) |
19 | create mode 100644 hw/arm/iotkit.c | 23 | create mode 100644 include/hw/arm/allwinner-h3.h |
24 | create mode 100644 hw/arm/allwinner-h3.c | ||
20 | 25 | ||
21 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs | 26 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs |
22 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/arm/Makefile.objs | 28 | --- a/hw/arm/Makefile.objs |
24 | +++ b/hw/arm/Makefile.objs | 29 | +++ b/hw/arm/Makefile.objs |
25 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_FSL_IMX6) += fsl-imx6.o sabrelite.o | 30 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_DIGIC) += digic.o |
26 | obj-$(CONFIG_ASPEED_SOC) += aspeed_soc.o aspeed.o | 31 | obj-$(CONFIG_OMAP) += omap1.o omap2.o |
27 | obj-$(CONFIG_MPS2) += mps2.o | 32 | obj-$(CONFIG_STRONGARM) += strongarm.o |
28 | obj-$(CONFIG_MSF2) += msf2-soc.o msf2-som.o | 33 | obj-$(CONFIG_ALLWINNER_A10) += allwinner-a10.o cubieboard.o |
29 | +obj-$(CONFIG_IOTKIT) += iotkit.o | 34 | +obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3.o |
30 | diff --git a/include/hw/arm/iotkit.h b/include/hw/arm/iotkit.h | 35 | obj-$(CONFIG_RASPI) += bcm2835_peripherals.o bcm2836.o raspi.o |
36 | obj-$(CONFIG_STM32F205_SOC) += stm32f205_soc.o | ||
37 | obj-$(CONFIG_STM32F405_SOC) += stm32f405_soc.o | ||
38 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
31 | new file mode 100644 | 39 | new file mode 100644 |
32 | index XXXXXXX..XXXXXXX | 40 | index XXXXXXX..XXXXXXX |
33 | --- /dev/null | 41 | --- /dev/null |
34 | +++ b/include/hw/arm/iotkit.h | 42 | +++ b/include/hw/arm/allwinner-h3.h |
35 | @@ -XXX,XX +XXX,XX @@ | 43 | @@ -XXX,XX +XXX,XX @@ |
36 | +/* | 44 | +/* |
37 | + * ARM IoT Kit | 45 | + * Allwinner H3 System on Chip emulation |
38 | + * | 46 | + * |
39 | + * Copyright (c) 2018 Linaro Limited | 47 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> |
40 | + * Written by Peter Maydell | 48 | + * |
41 | + * | 49 | + * This program is free software: you can redistribute it and/or modify |
42 | + * This program is free software; you can redistribute it and/or modify | 50 | + * it under the terms of the GNU General Public License as published by |
43 | + * it under the terms of the GNU General Public License version 2 or | 51 | + * the Free Software Foundation, either version 2 of the License, or |
44 | + * (at your option) any later version. | 52 | + * (at your option) any later version. |
53 | + * | ||
54 | + * This program is distributed in the hope that it will be useful, | ||
55 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
56 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
57 | + * GNU General Public License for more details. | ||
58 | + * | ||
59 | + * You should have received a copy of the GNU General Public License | ||
60 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
45 | + */ | 61 | + */ |
46 | + | 62 | + |
47 | +/* This is a model of the Arm IoT Kit which is documented in | 63 | +/* |
48 | + * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | 64 | + * The Allwinner H3 is a System on Chip containing four ARM Cortex A7 |
49 | + * It contains: | 65 | + * processor cores. Features and specifications include DDR2/DDR3 memory, |
50 | + * a Cortex-M33 | 66 | + * SD/MMC storage cards, 10/100/1000Mbit Ethernet, USB 2.0, HDMI and |
51 | + * the IDAU | 67 | + * various I/O modules. |
52 | + * some timers and watchdogs | 68 | + * |
53 | + * two peripheral protection controllers | 69 | + * This implementation is based on the following datasheet: |
54 | + * a memory protection controller | 70 | + * |
55 | + * a security controller | 71 | + * https://linux-sunxi.org/File:Allwinner_H3_Datasheet_V1.2.pdf |
56 | + * a bus fabric which arranges that some parts of the address | 72 | + * |
57 | + * space are secure and non-secure aliases of each other | 73 | + * The latest datasheet and more info can be found on the Linux Sunxi wiki: |
58 | + * | 74 | + * |
59 | + * QEMU interface: | 75 | + * https://linux-sunxi.org/H3 |
60 | + * + QOM property "memory" is a MemoryRegion containing the devices provided | ||
61 | + * by the board model. | ||
62 | + * + QOM property "MAINCLK" is the frequency of the main system clock | ||
63 | + * + QOM property "EXP_NUMIRQ" sets the number of expansion interrupts | ||
64 | + * + Named GPIO inputs "EXP_IRQ" 0..n are the expansion interrupts, which | ||
65 | + * are wired to the NVIC lines 32 .. n+32 | ||
66 | + * Controlling up to 4 AHB expansion PPBs which a system using the IoTKit | ||
67 | + * might provide: | ||
68 | + * + named GPIO outputs apb_ppcexp{0,1,2,3}_nonsec[0..15] | ||
69 | + * + named GPIO outputs apb_ppcexp{0,1,2,3}_ap[0..15] | ||
70 | + * + named GPIO outputs apb_ppcexp{0,1,2,3}_irq_enable | ||
71 | + * + named GPIO outputs apb_ppcexp{0,1,2,3}_irq_clear | ||
72 | + * + named GPIO inputs apb_ppcexp{0,1,2,3}_irq_status | ||
73 | + * Controlling each of the 4 expansion AHB PPCs which a system using the IoTKit | ||
74 | + * might provide: | ||
75 | + * + named GPIO outputs ahb_ppcexp{0,1,2,3}_nonsec[0..15] | ||
76 | + * + named GPIO outputs ahb_ppcexp{0,1,2,3}_ap[0..15] | ||
77 | + * + named GPIO outputs ahb_ppcexp{0,1,2,3}_irq_enable | ||
78 | + * + named GPIO outputs ahb_ppcexp{0,1,2,3}_irq_clear | ||
79 | + * + named GPIO inputs ahb_ppcexp{0,1,2,3}_irq_status | ||
80 | + */ | 76 | + */ |
81 | + | 77 | + |
82 | +#ifndef IOTKIT_H | 78 | +#ifndef HW_ARM_ALLWINNER_H3_H |
83 | +#define IOTKIT_H | 79 | +#define HW_ARM_ALLWINNER_H3_H |
84 | + | 80 | + |
85 | +#include "hw/sysbus.h" | 81 | +#include "qom/object.h" |
86 | +#include "hw/arm/armv7m.h" | 82 | +#include "hw/arm/boot.h" |
87 | +#include "hw/misc/iotkit-secctl.h" | 83 | +#include "hw/timer/allwinner-a10-pit.h" |
88 | +#include "hw/misc/tz-ppc.h" | 84 | +#include "hw/intc/arm_gic.h" |
89 | +#include "hw/timer/cmsdk-apb-timer.h" | 85 | +#include "target/arm/cpu.h" |
90 | +#include "hw/misc/unimp.h" | 86 | + |
91 | +#include "hw/or-irq.h" | 87 | +/** |
92 | +#include "hw/core/split-irq.h" | 88 | + * Allwinner H3 device list |
93 | + | 89 | + * |
94 | +#define TYPE_IOTKIT "iotkit" | 90 | + * This enumeration is can be used refer to a particular device in the |
95 | +#define IOTKIT(obj) OBJECT_CHECK(IoTKit, (obj), TYPE_IOTKIT) | 91 | + * Allwinner H3 SoC. For example, the physical memory base address for |
96 | + | 92 | + * each device can be found in the AwH3State object in the memmap member |
97 | +/* We have an IRQ splitter and an OR gate input for each external PPC | 93 | + * using the device enum value as index. |
98 | + * and the 2 internal PPCs | 94 | + * |
95 | + * @see AwH3State | ||
99 | + */ | 96 | + */ |
100 | +#define NUM_EXTERNAL_PPCS (IOTS_NUM_AHB_EXP_PPC + IOTS_NUM_APB_EXP_PPC) | 97 | +enum { |
101 | +#define NUM_PPCS (NUM_EXTERNAL_PPCS + 2) | 98 | + AW_H3_SRAM_A1, |
102 | + | 99 | + AW_H3_SRAM_A2, |
103 | +typedef struct IoTKit { | 100 | + AW_H3_SRAM_C, |
101 | + AW_H3_PIT, | ||
102 | + AW_H3_UART0, | ||
103 | + AW_H3_UART1, | ||
104 | + AW_H3_UART2, | ||
105 | + AW_H3_UART3, | ||
106 | + AW_H3_GIC_DIST, | ||
107 | + AW_H3_GIC_CPU, | ||
108 | + AW_H3_GIC_HYP, | ||
109 | + AW_H3_GIC_VCPU, | ||
110 | + AW_H3_SDRAM | ||
111 | +}; | ||
112 | + | ||
113 | +/** Total number of CPU cores in the H3 SoC */ | ||
114 | +#define AW_H3_NUM_CPUS (4) | ||
115 | + | ||
116 | +/** | ||
117 | + * Allwinner H3 object model | ||
118 | + * @{ | ||
119 | + */ | ||
120 | + | ||
121 | +/** Object type for the Allwinner H3 SoC */ | ||
122 | +#define TYPE_AW_H3 "allwinner-h3" | ||
123 | + | ||
124 | +/** Convert input object to Allwinner H3 state object */ | ||
125 | +#define AW_H3(obj) OBJECT_CHECK(AwH3State, (obj), TYPE_AW_H3) | ||
126 | + | ||
127 | +/** @} */ | ||
128 | + | ||
129 | +/** | ||
130 | + * Allwinner H3 object | ||
131 | + * | ||
132 | + * This struct contains the state of all the devices | ||
133 | + * which are currently emulated by the H3 SoC code. | ||
134 | + */ | ||
135 | +typedef struct AwH3State { | ||
104 | + /*< private >*/ | 136 | + /*< private >*/ |
105 | + SysBusDevice parent_obj; | 137 | + DeviceState parent_obj; |
106 | + | ||
107 | + /*< public >*/ | 138 | + /*< public >*/ |
108 | + ARMv7MState armv7m; | 139 | + |
109 | + IoTKitSecCtl secctl; | 140 | + ARMCPU cpus[AW_H3_NUM_CPUS]; |
110 | + TZPPC apb_ppc0; | 141 | + const hwaddr *memmap; |
111 | + TZPPC apb_ppc1; | 142 | + AwA10PITState timer; |
112 | + CMSDKAPBTIMER timer0; | 143 | + GICState gic; |
113 | + CMSDKAPBTIMER timer1; | 144 | + MemoryRegion sram_a1; |
114 | + qemu_or_irq ppc_irq_orgate; | 145 | + MemoryRegion sram_a2; |
115 | + SplitIRQ sec_resp_splitter; | 146 | + MemoryRegion sram_c; |
116 | + SplitIRQ ppc_irq_splitter[NUM_PPCS]; | 147 | +} AwH3State; |
117 | + | 148 | + |
118 | + UnimplementedDeviceState dualtimer; | 149 | +#endif /* HW_ARM_ALLWINNER_H3_H */ |
119 | + UnimplementedDeviceState s32ktimer; | 150 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c |
120 | + | ||
121 | + MemoryRegion container; | ||
122 | + MemoryRegion alias1; | ||
123 | + MemoryRegion alias2; | ||
124 | + MemoryRegion alias3; | ||
125 | + MemoryRegion sram0; | ||
126 | + | ||
127 | + qemu_irq *exp_irqs; | ||
128 | + qemu_irq ppc0_irq; | ||
129 | + qemu_irq ppc1_irq; | ||
130 | + qemu_irq sec_resp_cfg; | ||
131 | + qemu_irq sec_resp_cfg_in; | ||
132 | + qemu_irq nsc_cfg_in; | ||
133 | + | ||
134 | + qemu_irq irq_status_in[NUM_EXTERNAL_PPCS]; | ||
135 | + | ||
136 | + uint32_t nsccfg; | ||
137 | + | ||
138 | + /* Properties */ | ||
139 | + MemoryRegion *board_memory; | ||
140 | + uint32_t exp_numirq; | ||
141 | + uint32_t mainclk_frq; | ||
142 | +} IoTKit; | ||
143 | + | ||
144 | +#endif | ||
145 | diff --git a/hw/arm/iotkit.c b/hw/arm/iotkit.c | ||
146 | new file mode 100644 | 151 | new file mode 100644 |
147 | index XXXXXXX..XXXXXXX | 152 | index XXXXXXX..XXXXXXX |
148 | --- /dev/null | 153 | --- /dev/null |
149 | +++ b/hw/arm/iotkit.c | 154 | +++ b/hw/arm/allwinner-h3.c |
150 | @@ -XXX,XX +XXX,XX @@ | 155 | @@ -XXX,XX +XXX,XX @@ |
151 | +/* | 156 | +/* |
152 | + * Arm IoT Kit | 157 | + * Allwinner H3 System on Chip emulation |
153 | + * | 158 | + * |
154 | + * Copyright (c) 2018 Linaro Limited | 159 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> |
155 | + * Written by Peter Maydell | 160 | + * |
156 | + * | 161 | + * This program is free software: you can redistribute it and/or modify |
157 | + * This program is free software; you can redistribute it and/or modify | 162 | + * it under the terms of the GNU General Public License as published by |
158 | + * it under the terms of the GNU General Public License version 2 or | 163 | + * the Free Software Foundation, either version 2 of the License, or |
159 | + * (at your option) any later version. | 164 | + * (at your option) any later version. |
165 | + * | ||
166 | + * This program is distributed in the hope that it will be useful, | ||
167 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
168 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
169 | + * GNU General Public License for more details. | ||
170 | + * | ||
171 | + * You should have received a copy of the GNU General Public License | ||
172 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
160 | + */ | 173 | + */ |
161 | + | 174 | + |
162 | +#include "qemu/osdep.h" | 175 | +#include "qemu/osdep.h" |
163 | +#include "qemu/log.h" | 176 | +#include "exec/address-spaces.h" |
164 | +#include "qapi/error.h" | 177 | +#include "qapi/error.h" |
165 | +#include "trace.h" | 178 | +#include "qemu/error-report.h" |
179 | +#include "qemu/module.h" | ||
180 | +#include "qemu/units.h" | ||
181 | +#include "hw/qdev-core.h" | ||
182 | +#include "cpu.h" | ||
166 | +#include "hw/sysbus.h" | 183 | +#include "hw/sysbus.h" |
167 | +#include "hw/registerfields.h" | 184 | +#include "hw/char/serial.h" |
168 | +#include "hw/arm/iotkit.h" | ||
169 | +#include "hw/misc/unimp.h" | 185 | +#include "hw/misc/unimp.h" |
170 | +#include "hw/arm/arm.h" | 186 | +#include "sysemu/sysemu.h" |
171 | + | 187 | +#include "hw/arm/allwinner-h3.h" |
172 | +/* Create an alias region of @size bytes starting at @base | 188 | + |
173 | + * which mirrors the memory starting at @orig. | 189 | +/* Memory map */ |
174 | + */ | 190 | +const hwaddr allwinner_h3_memmap[] = { |
175 | +static void make_alias(IoTKit *s, MemoryRegion *mr, const char *name, | 191 | + [AW_H3_SRAM_A1] = 0x00000000, |
176 | + hwaddr base, hwaddr size, hwaddr orig) | 192 | + [AW_H3_SRAM_A2] = 0x00044000, |
193 | + [AW_H3_SRAM_C] = 0x00010000, | ||
194 | + [AW_H3_PIT] = 0x01c20c00, | ||
195 | + [AW_H3_UART0] = 0x01c28000, | ||
196 | + [AW_H3_UART1] = 0x01c28400, | ||
197 | + [AW_H3_UART2] = 0x01c28800, | ||
198 | + [AW_H3_UART3] = 0x01c28c00, | ||
199 | + [AW_H3_GIC_DIST] = 0x01c81000, | ||
200 | + [AW_H3_GIC_CPU] = 0x01c82000, | ||
201 | + [AW_H3_GIC_HYP] = 0x01c84000, | ||
202 | + [AW_H3_GIC_VCPU] = 0x01c86000, | ||
203 | + [AW_H3_SDRAM] = 0x40000000 | ||
204 | +}; | ||
205 | + | ||
206 | +/* List of unimplemented devices */ | ||
207 | +struct AwH3Unimplemented { | ||
208 | + const char *device_name; | ||
209 | + hwaddr base; | ||
210 | + hwaddr size; | ||
211 | +} unimplemented[] = { | ||
212 | + { "d-engine", 0x01000000, 4 * MiB }, | ||
213 | + { "d-inter", 0x01400000, 128 * KiB }, | ||
214 | + { "syscon", 0x01c00000, 4 * KiB }, | ||
215 | + { "dma", 0x01c02000, 4 * KiB }, | ||
216 | + { "nfdc", 0x01c03000, 4 * KiB }, | ||
217 | + { "ts", 0x01c06000, 4 * KiB }, | ||
218 | + { "keymem", 0x01c0b000, 4 * KiB }, | ||
219 | + { "lcd0", 0x01c0c000, 4 * KiB }, | ||
220 | + { "lcd1", 0x01c0d000, 4 * KiB }, | ||
221 | + { "ve", 0x01c0e000, 4 * KiB }, | ||
222 | + { "mmc0", 0x01c0f000, 4 * KiB }, | ||
223 | + { "mmc1", 0x01c10000, 4 * KiB }, | ||
224 | + { "mmc2", 0x01c11000, 4 * KiB }, | ||
225 | + { "sid", 0x01c14000, 1 * KiB }, | ||
226 | + { "crypto", 0x01c15000, 4 * KiB }, | ||
227 | + { "msgbox", 0x01c17000, 4 * KiB }, | ||
228 | + { "spinlock", 0x01c18000, 4 * KiB }, | ||
229 | + { "usb0-otg", 0x01c19000, 4 * KiB }, | ||
230 | + { "usb0-phy", 0x01c1a000, 4 * KiB }, | ||
231 | + { "usb1-phy", 0x01c1b000, 4 * KiB }, | ||
232 | + { "usb2-phy", 0x01c1c000, 4 * KiB }, | ||
233 | + { "usb3-phy", 0x01c1d000, 4 * KiB }, | ||
234 | + { "smc", 0x01c1e000, 4 * KiB }, | ||
235 | + { "ccu", 0x01c20000, 1 * KiB }, | ||
236 | + { "pio", 0x01c20800, 1 * KiB }, | ||
237 | + { "owa", 0x01c21000, 1 * KiB }, | ||
238 | + { "pwm", 0x01c21400, 1 * KiB }, | ||
239 | + { "keyadc", 0x01c21800, 1 * KiB }, | ||
240 | + { "pcm0", 0x01c22000, 1 * KiB }, | ||
241 | + { "pcm1", 0x01c22400, 1 * KiB }, | ||
242 | + { "pcm2", 0x01c22800, 1 * KiB }, | ||
243 | + { "audio", 0x01c22c00, 2 * KiB }, | ||
244 | + { "smta", 0x01c23400, 1 * KiB }, | ||
245 | + { "ths", 0x01c25000, 1 * KiB }, | ||
246 | + { "uart0", 0x01c28000, 1 * KiB }, | ||
247 | + { "uart1", 0x01c28400, 1 * KiB }, | ||
248 | + { "uart2", 0x01c28800, 1 * KiB }, | ||
249 | + { "uart3", 0x01c28c00, 1 * KiB }, | ||
250 | + { "twi0", 0x01c2ac00, 1 * KiB }, | ||
251 | + { "twi1", 0x01c2b000, 1 * KiB }, | ||
252 | + { "twi2", 0x01c2b400, 1 * KiB }, | ||
253 | + { "scr", 0x01c2c400, 1 * KiB }, | ||
254 | + { "emac", 0x01c30000, 64 * KiB }, | ||
255 | + { "gpu", 0x01c40000, 64 * KiB }, | ||
256 | + { "hstmr", 0x01c60000, 4 * KiB }, | ||
257 | + { "dramcom", 0x01c62000, 4 * KiB }, | ||
258 | + { "dramctl0", 0x01c63000, 4 * KiB }, | ||
259 | + { "dramphy0", 0x01c65000, 4 * KiB }, | ||
260 | + { "spi0", 0x01c68000, 4 * KiB }, | ||
261 | + { "spi1", 0x01c69000, 4 * KiB }, | ||
262 | + { "csi", 0x01cb0000, 320 * KiB }, | ||
263 | + { "tve", 0x01e00000, 64 * KiB }, | ||
264 | + { "hdmi", 0x01ee0000, 128 * KiB }, | ||
265 | + { "rtc", 0x01f00000, 1 * KiB }, | ||
266 | + { "r_timer", 0x01f00800, 1 * KiB }, | ||
267 | + { "r_intc", 0x01f00c00, 1 * KiB }, | ||
268 | + { "r_wdog", 0x01f01000, 1 * KiB }, | ||
269 | + { "r_prcm", 0x01f01400, 1 * KiB }, | ||
270 | + { "r_twd", 0x01f01800, 1 * KiB }, | ||
271 | + { "r_cpucfg", 0x01f01c00, 1 * KiB }, | ||
272 | + { "r_cir-rx", 0x01f02000, 1 * KiB }, | ||
273 | + { "r_twi", 0x01f02400, 1 * KiB }, | ||
274 | + { "r_uart", 0x01f02800, 1 * KiB }, | ||
275 | + { "r_pio", 0x01f02c00, 1 * KiB }, | ||
276 | + { "r_pwm", 0x01f03800, 1 * KiB }, | ||
277 | + { "core-dbg", 0x3f500000, 128 * KiB }, | ||
278 | + { "tsgen-ro", 0x3f506000, 4 * KiB }, | ||
279 | + { "tsgen-ctl", 0x3f507000, 4 * KiB }, | ||
280 | + { "ddr-mem", 0x40000000, 2 * GiB }, | ||
281 | + { "n-brom", 0xffff0000, 32 * KiB }, | ||
282 | + { "s-brom", 0xffff0000, 64 * KiB } | ||
283 | +}; | ||
284 | + | ||
285 | +/* Per Processor Interrupts */ | ||
286 | +enum { | ||
287 | + AW_H3_GIC_PPI_MAINT = 9, | ||
288 | + AW_H3_GIC_PPI_HYPTIMER = 10, | ||
289 | + AW_H3_GIC_PPI_VIRTTIMER = 11, | ||
290 | + AW_H3_GIC_PPI_SECTIMER = 13, | ||
291 | + AW_H3_GIC_PPI_PHYSTIMER = 14 | ||
292 | +}; | ||
293 | + | ||
294 | +/* Shared Processor Interrupts */ | ||
295 | +enum { | ||
296 | + AW_H3_GIC_SPI_UART0 = 0, | ||
297 | + AW_H3_GIC_SPI_UART1 = 1, | ||
298 | + AW_H3_GIC_SPI_UART2 = 2, | ||
299 | + AW_H3_GIC_SPI_UART3 = 3, | ||
300 | + AW_H3_GIC_SPI_TIMER0 = 18, | ||
301 | + AW_H3_GIC_SPI_TIMER1 = 19, | ||
302 | +}; | ||
303 | + | ||
304 | +/* Allwinner H3 general constants */ | ||
305 | +enum { | ||
306 | + AW_H3_GIC_NUM_SPI = 128 | ||
307 | +}; | ||
308 | + | ||
309 | +static void allwinner_h3_init(Object *obj) | ||
177 | +{ | 310 | +{ |
178 | + memory_region_init_alias(mr, NULL, name, &s->container, orig, size); | 311 | + AwH3State *s = AW_H3(obj); |
179 | + /* The alias is even lower priority than unimplemented_device regions */ | 312 | + |
180 | + memory_region_add_subregion_overlap(&s->container, base, mr, -1500); | 313 | + s->memmap = allwinner_h3_memmap; |
314 | + | ||
315 | + for (int i = 0; i < AW_H3_NUM_CPUS; i++) { | ||
316 | + object_initialize_child(obj, "cpu[*]", &s->cpus[i], sizeof(s->cpus[i]), | ||
317 | + ARM_CPU_TYPE_NAME("cortex-a7"), | ||
318 | + &error_abort, NULL); | ||
319 | + } | ||
320 | + | ||
321 | + sysbus_init_child_obj(obj, "gic", &s->gic, sizeof(s->gic), | ||
322 | + TYPE_ARM_GIC); | ||
323 | + | ||
324 | + sysbus_init_child_obj(obj, "timer", &s->timer, sizeof(s->timer), | ||
325 | + TYPE_AW_A10_PIT); | ||
326 | + object_property_add_alias(obj, "clk0-freq", OBJECT(&s->timer), | ||
327 | + "clk0-freq", &error_abort); | ||
328 | + object_property_add_alias(obj, "clk1-freq", OBJECT(&s->timer), | ||
329 | + "clk1-freq", &error_abort); | ||
181 | +} | 330 | +} |
182 | + | 331 | + |
183 | +static void init_sysbus_child(Object *parent, const char *childname, | 332 | +static void allwinner_h3_realize(DeviceState *dev, Error **errp) |
184 | + void *child, size_t childsize, | ||
185 | + const char *childtype) | ||
186 | +{ | 333 | +{ |
187 | + object_initialize(child, childsize, childtype); | 334 | + AwH3State *s = AW_H3(dev); |
188 | + object_property_add_child(parent, childname, OBJECT(child), &error_abort); | 335 | + unsigned i; |
189 | + qdev_set_parent_bus(DEVICE(child), sysbus_get_default()); | 336 | + |
337 | + /* CPUs */ | ||
338 | + for (i = 0; i < AW_H3_NUM_CPUS; i++) { | ||
339 | + | ||
340 | + /* Provide Power State Coordination Interface */ | ||
341 | + qdev_prop_set_int32(DEVICE(&s->cpus[i]), "psci-conduit", | ||
342 | + QEMU_PSCI_CONDUIT_HVC); | ||
343 | + | ||
344 | + /* Disable secondary CPUs */ | ||
345 | + qdev_prop_set_bit(DEVICE(&s->cpus[i]), "start-powered-off", | ||
346 | + i > 0); | ||
347 | + | ||
348 | + /* All exception levels required */ | ||
349 | + qdev_prop_set_bit(DEVICE(&s->cpus[i]), "has_el3", true); | ||
350 | + qdev_prop_set_bit(DEVICE(&s->cpus[i]), "has_el2", true); | ||
351 | + | ||
352 | + /* Mark realized */ | ||
353 | + qdev_init_nofail(DEVICE(&s->cpus[i])); | ||
354 | + } | ||
355 | + | ||
356 | + /* Generic Interrupt Controller */ | ||
357 | + qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", AW_H3_GIC_NUM_SPI + | ||
358 | + GIC_INTERNAL); | ||
359 | + qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2); | ||
360 | + qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", AW_H3_NUM_CPUS); | ||
361 | + qdev_prop_set_bit(DEVICE(&s->gic), "has-security-extensions", false); | ||
362 | + qdev_prop_set_bit(DEVICE(&s->gic), "has-virtualization-extensions", true); | ||
363 | + qdev_init_nofail(DEVICE(&s->gic)); | ||
364 | + | ||
365 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 0, s->memmap[AW_H3_GIC_DIST]); | ||
366 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 1, s->memmap[AW_H3_GIC_CPU]); | ||
367 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 2, s->memmap[AW_H3_GIC_HYP]); | ||
368 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 3, s->memmap[AW_H3_GIC_VCPU]); | ||
369 | + | ||
370 | + /* | ||
371 | + * Wire the outputs from each CPU's generic timer and the GICv3 | ||
372 | + * maintenance interrupt signal to the appropriate GIC PPI inputs, | ||
373 | + * and the GIC's IRQ/FIQ/VIRQ/VFIQ interrupt outputs to the CPU's inputs. | ||
374 | + */ | ||
375 | + for (i = 0; i < AW_H3_NUM_CPUS; i++) { | ||
376 | + DeviceState *cpudev = DEVICE(&s->cpus[i]); | ||
377 | + int ppibase = AW_H3_GIC_NUM_SPI + i * GIC_INTERNAL + GIC_NR_SGIS; | ||
378 | + int irq; | ||
379 | + /* | ||
380 | + * Mapping from the output timer irq lines from the CPU to the | ||
381 | + * GIC PPI inputs used for this board. | ||
382 | + */ | ||
383 | + const int timer_irq[] = { | ||
384 | + [GTIMER_PHYS] = AW_H3_GIC_PPI_PHYSTIMER, | ||
385 | + [GTIMER_VIRT] = AW_H3_GIC_PPI_VIRTTIMER, | ||
386 | + [GTIMER_HYP] = AW_H3_GIC_PPI_HYPTIMER, | ||
387 | + [GTIMER_SEC] = AW_H3_GIC_PPI_SECTIMER, | ||
388 | + }; | ||
389 | + | ||
390 | + /* Connect CPU timer outputs to GIC PPI inputs */ | ||
391 | + for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) { | ||
392 | + qdev_connect_gpio_out(cpudev, irq, | ||
393 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
394 | + ppibase + timer_irq[irq])); | ||
395 | + } | ||
396 | + | ||
397 | + /* Connect GIC outputs to CPU interrupt inputs */ | ||
398 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i, | ||
399 | + qdev_get_gpio_in(cpudev, ARM_CPU_IRQ)); | ||
400 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + AW_H3_NUM_CPUS, | ||
401 | + qdev_get_gpio_in(cpudev, ARM_CPU_FIQ)); | ||
402 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (2 * AW_H3_NUM_CPUS), | ||
403 | + qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ)); | ||
404 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (3 * AW_H3_NUM_CPUS), | ||
405 | + qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ)); | ||
406 | + | ||
407 | + /* GIC maintenance signal */ | ||
408 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (4 * AW_H3_NUM_CPUS), | ||
409 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
410 | + ppibase + AW_H3_GIC_PPI_MAINT)); | ||
411 | + } | ||
412 | + | ||
413 | + /* Timer */ | ||
414 | + qdev_init_nofail(DEVICE(&s->timer)); | ||
415 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->timer), 0, s->memmap[AW_H3_PIT]); | ||
416 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer), 0, | ||
417 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TIMER0)); | ||
418 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer), 1, | ||
419 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TIMER1)); | ||
420 | + | ||
421 | + /* SRAM */ | ||
422 | + memory_region_init_ram(&s->sram_a1, OBJECT(dev), "sram A1", | ||
423 | + 64 * KiB, &error_abort); | ||
424 | + memory_region_init_ram(&s->sram_a2, OBJECT(dev), "sram A2", | ||
425 | + 32 * KiB, &error_abort); | ||
426 | + memory_region_init_ram(&s->sram_c, OBJECT(dev), "sram C", | ||
427 | + 44 * KiB, &error_abort); | ||
428 | + memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_SRAM_A1], | ||
429 | + &s->sram_a1); | ||
430 | + memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_SRAM_A2], | ||
431 | + &s->sram_a2); | ||
432 | + memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_SRAM_C], | ||
433 | + &s->sram_c); | ||
434 | + | ||
435 | + /* UART0. For future clocktree API: All UARTS are connected to APB2_CLK. */ | ||
436 | + serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART0], 2, | ||
437 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART0), | ||
438 | + 115200, serial_hd(0), DEVICE_NATIVE_ENDIAN); | ||
439 | + /* UART1 */ | ||
440 | + serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART1], 2, | ||
441 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART1), | ||
442 | + 115200, serial_hd(1), DEVICE_NATIVE_ENDIAN); | ||
443 | + /* UART2 */ | ||
444 | + serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART2], 2, | ||
445 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART2), | ||
446 | + 115200, serial_hd(2), DEVICE_NATIVE_ENDIAN); | ||
447 | + /* UART3 */ | ||
448 | + serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART3], 2, | ||
449 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART3), | ||
450 | + 115200, serial_hd(3), DEVICE_NATIVE_ENDIAN); | ||
451 | + | ||
452 | + /* Unimplemented devices */ | ||
453 | + for (i = 0; i < ARRAY_SIZE(unimplemented); i++) { | ||
454 | + create_unimplemented_device(unimplemented[i].device_name, | ||
455 | + unimplemented[i].base, | ||
456 | + unimplemented[i].size); | ||
457 | + } | ||
190 | +} | 458 | +} |
191 | + | 459 | + |
192 | +static void irq_status_forwarder(void *opaque, int n, int level) | 460 | +static void allwinner_h3_class_init(ObjectClass *oc, void *data) |
193 | +{ | 461 | +{ |
194 | + qemu_irq destirq = opaque; | 462 | + DeviceClass *dc = DEVICE_CLASS(oc); |
195 | + | 463 | + |
196 | + qemu_set_irq(destirq, level); | 464 | + dc->realize = allwinner_h3_realize; |
465 | + /* Reason: uses serial_hd() in realize function */ | ||
466 | + dc->user_creatable = false; | ||
197 | +} | 467 | +} |
198 | + | 468 | + |
199 | +static void nsccfg_handler(void *opaque, int n, int level) | 469 | +static const TypeInfo allwinner_h3_type_info = { |
470 | + .name = TYPE_AW_H3, | ||
471 | + .parent = TYPE_DEVICE, | ||
472 | + .instance_size = sizeof(AwH3State), | ||
473 | + .instance_init = allwinner_h3_init, | ||
474 | + .class_init = allwinner_h3_class_init, | ||
475 | +}; | ||
476 | + | ||
477 | +static void allwinner_h3_register_types(void) | ||
200 | +{ | 478 | +{ |
201 | + IoTKit *s = IOTKIT(opaque); | 479 | + type_register_static(&allwinner_h3_type_info); |
202 | + | ||
203 | + s->nsccfg = level; | ||
204 | +} | 480 | +} |
205 | + | 481 | + |
206 | +static void iotkit_forward_ppc(IoTKit *s, const char *ppcname, int ppcnum) | 482 | +type_init(allwinner_h3_register_types) |
207 | +{ | 483 | diff --git a/MAINTAINERS b/MAINTAINERS |
208 | + /* Each of the 4 AHB and 4 APB PPCs that might be present in a | 484 | index XXXXXXX..XXXXXXX 100644 |
209 | + * system using the IoTKit has a collection of control lines which | 485 | --- a/MAINTAINERS |
210 | + * are provided by the security controller and which we want to | 486 | +++ b/MAINTAINERS |
211 | + * expose as control lines on the IoTKit device itself, so the | 487 | @@ -XXX,XX +XXX,XX @@ F: hw/*/allwinner* |
212 | + * code using the IoTKit can wire them up to the PPCs. | 488 | F: include/hw/*/allwinner* |
213 | + */ | 489 | F: hw/arm/cubieboard.c |
214 | + SplitIRQ *splitter = &s->ppc_irq_splitter[ppcnum]; | 490 | |
215 | + DeviceState *iotkitdev = DEVICE(s); | 491 | +Allwinner-h3 |
216 | + DeviceState *dev_secctl = DEVICE(&s->secctl); | 492 | +M: Niek Linnenbank <nieklinnenbank@gmail.com> |
217 | + DeviceState *dev_splitter = DEVICE(splitter); | 493 | +L: qemu-arm@nongnu.org |
218 | + char *name; | 494 | +S: Maintained |
219 | + | 495 | +F: hw/*/allwinner-h3* |
220 | + name = g_strdup_printf("%s_nonsec", ppcname); | 496 | +F: include/hw/*/allwinner-h3* |
221 | + qdev_pass_gpios(dev_secctl, iotkitdev, name); | 497 | + |
222 | + g_free(name); | 498 | ARM PrimeCell and CMSDK devices |
223 | + name = g_strdup_printf("%s_ap", ppcname); | 499 | M: Peter Maydell <peter.maydell@linaro.org> |
224 | + qdev_pass_gpios(dev_secctl, iotkitdev, name); | 500 | L: qemu-arm@nongnu.org |
225 | + g_free(name); | ||
226 | + name = g_strdup_printf("%s_irq_enable", ppcname); | ||
227 | + qdev_pass_gpios(dev_secctl, iotkitdev, name); | ||
228 | + g_free(name); | ||
229 | + name = g_strdup_printf("%s_irq_clear", ppcname); | ||
230 | + qdev_pass_gpios(dev_secctl, iotkitdev, name); | ||
231 | + g_free(name); | ||
232 | + | ||
233 | + /* irq_status is a little more tricky, because we need to | ||
234 | + * split it so we can send it both to the security controller | ||
235 | + * and to our OR gate for the NVIC interrupt line. | ||
236 | + * Connect up the splitter's outputs, and create a GPIO input | ||
237 | + * which will pass the line state to the input splitter. | ||
238 | + */ | ||
239 | + name = g_strdup_printf("%s_irq_status", ppcname); | ||
240 | + qdev_connect_gpio_out(dev_splitter, 0, | ||
241 | + qdev_get_gpio_in_named(dev_secctl, | ||
242 | + name, 0)); | ||
243 | + qdev_connect_gpio_out(dev_splitter, 1, | ||
244 | + qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), ppcnum)); | ||
245 | + s->irq_status_in[ppcnum] = qdev_get_gpio_in(dev_splitter, 0); | ||
246 | + qdev_init_gpio_in_named_with_opaque(iotkitdev, irq_status_forwarder, | ||
247 | + s->irq_status_in[ppcnum], name, 1); | ||
248 | + g_free(name); | ||
249 | +} | ||
250 | + | ||
251 | +static void iotkit_forward_sec_resp_cfg(IoTKit *s) | ||
252 | +{ | ||
253 | + /* Forward the 3rd output from the splitter device as a | ||
254 | + * named GPIO output of the iotkit object. | ||
255 | + */ | ||
256 | + DeviceState *dev = DEVICE(s); | ||
257 | + DeviceState *dev_splitter = DEVICE(&s->sec_resp_splitter); | ||
258 | + | ||
259 | + qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1); | ||
260 | + s->sec_resp_cfg_in = qemu_allocate_irq(irq_status_forwarder, | ||
261 | + s->sec_resp_cfg, 1); | ||
262 | + qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in); | ||
263 | +} | ||
264 | + | ||
265 | +static void iotkit_init(Object *obj) | ||
266 | +{ | ||
267 | + IoTKit *s = IOTKIT(obj); | ||
268 | + int i; | ||
269 | + | ||
270 | + memory_region_init(&s->container, obj, "iotkit-container", UINT64_MAX); | ||
271 | + | ||
272 | + init_sysbus_child(obj, "armv7m", &s->armv7m, sizeof(s->armv7m), | ||
273 | + TYPE_ARMV7M); | ||
274 | + qdev_prop_set_string(DEVICE(&s->armv7m), "cpu-type", | ||
275 | + ARM_CPU_TYPE_NAME("cortex-m33")); | ||
276 | + | ||
277 | + init_sysbus_child(obj, "secctl", &s->secctl, sizeof(s->secctl), | ||
278 | + TYPE_IOTKIT_SECCTL); | ||
279 | + init_sysbus_child(obj, "apb-ppc0", &s->apb_ppc0, sizeof(s->apb_ppc0), | ||
280 | + TYPE_TZ_PPC); | ||
281 | + init_sysbus_child(obj, "apb-ppc1", &s->apb_ppc1, sizeof(s->apb_ppc1), | ||
282 | + TYPE_TZ_PPC); | ||
283 | + init_sysbus_child(obj, "timer0", &s->timer0, sizeof(s->timer0), | ||
284 | + TYPE_CMSDK_APB_TIMER); | ||
285 | + init_sysbus_child(obj, "timer1", &s->timer1, sizeof(s->timer1), | ||
286 | + TYPE_CMSDK_APB_TIMER); | ||
287 | + init_sysbus_child(obj, "dualtimer", &s->dualtimer, sizeof(s->dualtimer), | ||
288 | + TYPE_UNIMPLEMENTED_DEVICE); | ||
289 | + object_initialize(&s->ppc_irq_orgate, sizeof(s->ppc_irq_orgate), | ||
290 | + TYPE_OR_IRQ); | ||
291 | + object_property_add_child(obj, "ppc-irq-orgate", | ||
292 | + OBJECT(&s->ppc_irq_orgate), &error_abort); | ||
293 | + object_initialize(&s->sec_resp_splitter, sizeof(s->sec_resp_splitter), | ||
294 | + TYPE_SPLIT_IRQ); | ||
295 | + object_property_add_child(obj, "sec-resp-splitter", | ||
296 | + OBJECT(&s->sec_resp_splitter), &error_abort); | ||
297 | + for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { | ||
298 | + char *name = g_strdup_printf("ppc-irq-splitter-%d", i); | ||
299 | + SplitIRQ *splitter = &s->ppc_irq_splitter[i]; | ||
300 | + | ||
301 | + object_initialize(splitter, sizeof(*splitter), TYPE_SPLIT_IRQ); | ||
302 | + object_property_add_child(obj, name, OBJECT(splitter), &error_abort); | ||
303 | + } | ||
304 | + init_sysbus_child(obj, "s32ktimer", &s->s32ktimer, sizeof(s->s32ktimer), | ||
305 | + TYPE_UNIMPLEMENTED_DEVICE); | ||
306 | +} | ||
307 | + | ||
308 | +static void iotkit_exp_irq(void *opaque, int n, int level) | ||
309 | +{ | ||
310 | + IoTKit *s = IOTKIT(opaque); | ||
311 | + | ||
312 | + qemu_set_irq(s->exp_irqs[n], level); | ||
313 | +} | ||
314 | + | ||
315 | +static void iotkit_realize(DeviceState *dev, Error **errp) | ||
316 | +{ | ||
317 | + IoTKit *s = IOTKIT(dev); | ||
318 | + int i; | ||
319 | + MemoryRegion *mr; | ||
320 | + Error *err = NULL; | ||
321 | + SysBusDevice *sbd_apb_ppc0; | ||
322 | + SysBusDevice *sbd_secctl; | ||
323 | + DeviceState *dev_apb_ppc0; | ||
324 | + DeviceState *dev_apb_ppc1; | ||
325 | + DeviceState *dev_secctl; | ||
326 | + DeviceState *dev_splitter; | ||
327 | + | ||
328 | + if (!s->board_memory) { | ||
329 | + error_setg(errp, "memory property was not set"); | ||
330 | + return; | ||
331 | + } | ||
332 | + | ||
333 | + if (!s->mainclk_frq) { | ||
334 | + error_setg(errp, "MAINCLK property was not set"); | ||
335 | + return; | ||
336 | + } | ||
337 | + | ||
338 | + /* Handling of which devices should be available only to secure | ||
339 | + * code is usually done differently for M profile than for A profile. | ||
340 | + * Instead of putting some devices only into the secure address space, | ||
341 | + * devices exist in both address spaces but with hard-wired security | ||
342 | + * permissions that will cause the CPU to fault for non-secure accesses. | ||
343 | + * | ||
344 | + * The IoTKit has an IDAU (Implementation Defined Access Unit), | ||
345 | + * which specifies hard-wired security permissions for different | ||
346 | + * areas of the physical address space. For the IoTKit IDAU, the | ||
347 | + * top 4 bits of the physical address are the IDAU region ID, and | ||
348 | + * if bit 28 (ie the lowest bit of the ID) is 0 then this is an NS | ||
349 | + * region, otherwise it is an S region. | ||
350 | + * | ||
351 | + * The various devices and RAMs are generally all mapped twice, | ||
352 | + * once into a region that the IDAU defines as secure and once | ||
353 | + * into a non-secure region. They sit behind either a Memory | ||
354 | + * Protection Controller (for RAM) or a Peripheral Protection | ||
355 | + * Controller (for devices), which allow a more fine grained | ||
356 | + * configuration of whether non-secure accesses are permitted. | ||
357 | + * | ||
358 | + * (The other place that guest software can configure security | ||
359 | + * permissions is in the architected SAU (Security Attribution | ||
360 | + * Unit), which is entirely inside the CPU. The IDAU can upgrade | ||
361 | + * the security attributes for a region to more restrictive than | ||
362 | + * the SAU specifies, but cannot downgrade them.) | ||
363 | + * | ||
364 | + * 0x10000000..0x1fffffff alias of 0x00000000..0x0fffffff | ||
365 | + * 0x20000000..0x2007ffff 32KB FPGA block RAM | ||
366 | + * 0x30000000..0x3fffffff alias of 0x20000000..0x2fffffff | ||
367 | + * 0x40000000..0x4000ffff base peripheral region 1 | ||
368 | + * 0x40010000..0x4001ffff CPU peripherals (none for IoTKit) | ||
369 | + * 0x40020000..0x4002ffff system control element peripherals | ||
370 | + * 0x40080000..0x400fffff base peripheral region 2 | ||
371 | + * 0x50000000..0x5fffffff alias of 0x40000000..0x4fffffff | ||
372 | + */ | ||
373 | + | ||
374 | + memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -1); | ||
375 | + | ||
376 | + qdev_prop_set_uint32(DEVICE(&s->armv7m), "num-irq", s->exp_numirq + 32); | ||
377 | + /* In real hardware the initial Secure VTOR is set from the INITSVTOR0 | ||
378 | + * register in the IoT Kit System Control Register block, and the | ||
379 | + * initial value of that is in turn specifiable by the FPGA that | ||
380 | + * instantiates the IoT Kit. In QEMU we don't implement this wrinkle, | ||
381 | + * and simply set the CPU's init-svtor to the IoT Kit default value. | ||
382 | + */ | ||
383 | + qdev_prop_set_uint32(DEVICE(&s->armv7m), "init-svtor", 0x10000000); | ||
384 | + object_property_set_link(OBJECT(&s->armv7m), OBJECT(&s->container), | ||
385 | + "memory", &err); | ||
386 | + if (err) { | ||
387 | + error_propagate(errp, err); | ||
388 | + return; | ||
389 | + } | ||
390 | + object_property_set_link(OBJECT(&s->armv7m), OBJECT(s), "idau", &err); | ||
391 | + if (err) { | ||
392 | + error_propagate(errp, err); | ||
393 | + return; | ||
394 | + } | ||
395 | + object_property_set_bool(OBJECT(&s->armv7m), true, "realized", &err); | ||
396 | + if (err) { | ||
397 | + error_propagate(errp, err); | ||
398 | + return; | ||
399 | + } | ||
400 | + | ||
401 | + /* Connect our EXP_IRQ GPIOs to the NVIC's lines 32 and up. */ | ||
402 | + s->exp_irqs = g_new(qemu_irq, s->exp_numirq); | ||
403 | + for (i = 0; i < s->exp_numirq; i++) { | ||
404 | + s->exp_irqs[i] = qdev_get_gpio_in(DEVICE(&s->armv7m), i + 32); | ||
405 | + } | ||
406 | + qdev_init_gpio_in_named(dev, iotkit_exp_irq, "EXP_IRQ", s->exp_numirq); | ||
407 | + | ||
408 | + /* Set up the big aliases first */ | ||
409 | + make_alias(s, &s->alias1, "alias 1", 0x10000000, 0x10000000, 0x00000000); | ||
410 | + make_alias(s, &s->alias2, "alias 2", 0x30000000, 0x10000000, 0x20000000); | ||
411 | + /* The 0x50000000..0x5fffffff region is not a pure alias: it has | ||
412 | + * a few extra devices that only appear there (generally the | ||
413 | + * control interfaces for the protection controllers). | ||
414 | + * We implement this by mapping those devices over the top of this | ||
415 | + * alias MR at a higher priority. | ||
416 | + */ | ||
417 | + make_alias(s, &s->alias3, "alias 3", 0x50000000, 0x10000000, 0x40000000); | ||
418 | + | ||
419 | + /* This RAM should be behind a Memory Protection Controller, but we | ||
420 | + * don't implement that yet. | ||
421 | + */ | ||
422 | + memory_region_init_ram(&s->sram0, NULL, "iotkit.sram0", 0x00008000, &err); | ||
423 | + if (err) { | ||
424 | + error_propagate(errp, err); | ||
425 | + return; | ||
426 | + } | ||
427 | + memory_region_add_subregion(&s->container, 0x20000000, &s->sram0); | ||
428 | + | ||
429 | + /* Security controller */ | ||
430 | + object_property_set_bool(OBJECT(&s->secctl), true, "realized", &err); | ||
431 | + if (err) { | ||
432 | + error_propagate(errp, err); | ||
433 | + return; | ||
434 | + } | ||
435 | + sbd_secctl = SYS_BUS_DEVICE(&s->secctl); | ||
436 | + dev_secctl = DEVICE(&s->secctl); | ||
437 | + sysbus_mmio_map(sbd_secctl, 0, 0x50080000); | ||
438 | + sysbus_mmio_map(sbd_secctl, 1, 0x40080000); | ||
439 | + | ||
440 | + s->nsc_cfg_in = qemu_allocate_irq(nsccfg_handler, s, 1); | ||
441 | + qdev_connect_gpio_out_named(dev_secctl, "nsc_cfg", 0, s->nsc_cfg_in); | ||
442 | + | ||
443 | + /* The sec_resp_cfg output from the security controller must be split into | ||
444 | + * multiple lines, one for each of the PPCs within the IoTKit and one | ||
445 | + * that will be an output from the IoTKit to the system. | ||
446 | + */ | ||
447 | + object_property_set_int(OBJECT(&s->sec_resp_splitter), 3, | ||
448 | + "num-lines", &err); | ||
449 | + if (err) { | ||
450 | + error_propagate(errp, err); | ||
451 | + return; | ||
452 | + } | ||
453 | + object_property_set_bool(OBJECT(&s->sec_resp_splitter), true, | ||
454 | + "realized", &err); | ||
455 | + if (err) { | ||
456 | + error_propagate(errp, err); | ||
457 | + return; | ||
458 | + } | ||
459 | + dev_splitter = DEVICE(&s->sec_resp_splitter); | ||
460 | + qdev_connect_gpio_out_named(dev_secctl, "sec_resp_cfg", 0, | ||
461 | + qdev_get_gpio_in(dev_splitter, 0)); | ||
462 | + | ||
463 | + /* Devices behind APB PPC0: | ||
464 | + * 0x40000000: timer0 | ||
465 | + * 0x40001000: timer1 | ||
466 | + * 0x40002000: dual timer | ||
467 | + * We must configure and realize each downstream device and connect | ||
468 | + * it to the appropriate PPC port; then we can realize the PPC and | ||
469 | + * map its upstream ends to the right place in the container. | ||
470 | + */ | ||
471 | + qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq); | ||
472 | + object_property_set_bool(OBJECT(&s->timer0), true, "realized", &err); | ||
473 | + if (err) { | ||
474 | + error_propagate(errp, err); | ||
475 | + return; | ||
476 | + } | ||
477 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer0), 0, | ||
478 | + qdev_get_gpio_in(DEVICE(&s->armv7m), 3)); | ||
479 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer0), 0); | ||
480 | + object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[0]", &err); | ||
481 | + if (err) { | ||
482 | + error_propagate(errp, err); | ||
483 | + return; | ||
484 | + } | ||
485 | + | ||
486 | + qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq); | ||
487 | + object_property_set_bool(OBJECT(&s->timer1), true, "realized", &err); | ||
488 | + if (err) { | ||
489 | + error_propagate(errp, err); | ||
490 | + return; | ||
491 | + } | ||
492 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer1), 0, | ||
493 | + qdev_get_gpio_in(DEVICE(&s->armv7m), 3)); | ||
494 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer1), 0); | ||
495 | + object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[1]", &err); | ||
496 | + if (err) { | ||
497 | + error_propagate(errp, err); | ||
498 | + return; | ||
499 | + } | ||
500 | + | ||
501 | + qdev_prop_set_string(DEVICE(&s->dualtimer), "name", "Dual timer"); | ||
502 | + qdev_prop_set_uint64(DEVICE(&s->dualtimer), "size", 0x1000); | ||
503 | + object_property_set_bool(OBJECT(&s->dualtimer), true, "realized", &err); | ||
504 | + if (err) { | ||
505 | + error_propagate(errp, err); | ||
506 | + return; | ||
507 | + } | ||
508 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->dualtimer), 0); | ||
509 | + object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[2]", &err); | ||
510 | + if (err) { | ||
511 | + error_propagate(errp, err); | ||
512 | + return; | ||
513 | + } | ||
514 | + | ||
515 | + object_property_set_bool(OBJECT(&s->apb_ppc0), true, "realized", &err); | ||
516 | + if (err) { | ||
517 | + error_propagate(errp, err); | ||
518 | + return; | ||
519 | + } | ||
520 | + | ||
521 | + sbd_apb_ppc0 = SYS_BUS_DEVICE(&s->apb_ppc0); | ||
522 | + dev_apb_ppc0 = DEVICE(&s->apb_ppc0); | ||
523 | + | ||
524 | + mr = sysbus_mmio_get_region(sbd_apb_ppc0, 0); | ||
525 | + memory_region_add_subregion(&s->container, 0x40000000, mr); | ||
526 | + mr = sysbus_mmio_get_region(sbd_apb_ppc0, 1); | ||
527 | + memory_region_add_subregion(&s->container, 0x40001000, mr); | ||
528 | + mr = sysbus_mmio_get_region(sbd_apb_ppc0, 2); | ||
529 | + memory_region_add_subregion(&s->container, 0x40002000, mr); | ||
530 | + for (i = 0; i < IOTS_APB_PPC0_NUM_PORTS; i++) { | ||
531 | + qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_nonsec", i, | ||
532 | + qdev_get_gpio_in_named(dev_apb_ppc0, | ||
533 | + "cfg_nonsec", i)); | ||
534 | + qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_ap", i, | ||
535 | + qdev_get_gpio_in_named(dev_apb_ppc0, | ||
536 | + "cfg_ap", i)); | ||
537 | + } | ||
538 | + qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_enable", 0, | ||
539 | + qdev_get_gpio_in_named(dev_apb_ppc0, | ||
540 | + "irq_enable", 0)); | ||
541 | + qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_clear", 0, | ||
542 | + qdev_get_gpio_in_named(dev_apb_ppc0, | ||
543 | + "irq_clear", 0)); | ||
544 | + qdev_connect_gpio_out(dev_splitter, 0, | ||
545 | + qdev_get_gpio_in_named(dev_apb_ppc0, | ||
546 | + "cfg_sec_resp", 0)); | ||
547 | + | ||
548 | + /* All the PPC irq lines (from the 2 internal PPCs and the 8 external | ||
549 | + * ones) are sent individually to the security controller, and also | ||
550 | + * ORed together to give a single combined PPC interrupt to the NVIC. | ||
551 | + */ | ||
552 | + object_property_set_int(OBJECT(&s->ppc_irq_orgate), | ||
553 | + NUM_PPCS, "num-lines", &err); | ||
554 | + if (err) { | ||
555 | + error_propagate(errp, err); | ||
556 | + return; | ||
557 | + } | ||
558 | + object_property_set_bool(OBJECT(&s->ppc_irq_orgate), true, | ||
559 | + "realized", &err); | ||
560 | + if (err) { | ||
561 | + error_propagate(errp, err); | ||
562 | + return; | ||
563 | + } | ||
564 | + qdev_connect_gpio_out(DEVICE(&s->ppc_irq_orgate), 0, | ||
565 | + qdev_get_gpio_in(DEVICE(&s->armv7m), 10)); | ||
566 | + | ||
567 | + /* 0x40010000 .. 0x4001ffff: private CPU region: unused in IoTKit */ | ||
568 | + | ||
569 | + /* 0x40020000 .. 0x4002ffff : IoTKit system control peripheral region */ | ||
570 | + /* Devices behind APB PPC1: | ||
571 | + * 0x4002f000: S32K timer | ||
572 | + */ | ||
573 | + qdev_prop_set_string(DEVICE(&s->s32ktimer), "name", "S32KTIMER"); | ||
574 | + qdev_prop_set_uint64(DEVICE(&s->s32ktimer), "size", 0x1000); | ||
575 | + object_property_set_bool(OBJECT(&s->s32ktimer), true, "realized", &err); | ||
576 | + if (err) { | ||
577 | + error_propagate(errp, err); | ||
578 | + return; | ||
579 | + } | ||
580 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->s32ktimer), 0); | ||
581 | + object_property_set_link(OBJECT(&s->apb_ppc1), OBJECT(mr), "port[0]", &err); | ||
582 | + if (err) { | ||
583 | + error_propagate(errp, err); | ||
584 | + return; | ||
585 | + } | ||
586 | + | ||
587 | + object_property_set_bool(OBJECT(&s->apb_ppc1), true, "realized", &err); | ||
588 | + if (err) { | ||
589 | + error_propagate(errp, err); | ||
590 | + return; | ||
591 | + } | ||
592 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->apb_ppc1), 0); | ||
593 | + memory_region_add_subregion(&s->container, 0x4002f000, mr); | ||
594 | + | ||
595 | + dev_apb_ppc1 = DEVICE(&s->apb_ppc1); | ||
596 | + qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_nonsec", 0, | ||
597 | + qdev_get_gpio_in_named(dev_apb_ppc1, | ||
598 | + "cfg_nonsec", 0)); | ||
599 | + qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_ap", 0, | ||
600 | + qdev_get_gpio_in_named(dev_apb_ppc1, | ||
601 | + "cfg_ap", 0)); | ||
602 | + qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_enable", 0, | ||
603 | + qdev_get_gpio_in_named(dev_apb_ppc1, | ||
604 | + "irq_enable", 0)); | ||
605 | + qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_clear", 0, | ||
606 | + qdev_get_gpio_in_named(dev_apb_ppc1, | ||
607 | + "irq_clear", 0)); | ||
608 | + qdev_connect_gpio_out(dev_splitter, 1, | ||
609 | + qdev_get_gpio_in_named(dev_apb_ppc1, | ||
610 | + "cfg_sec_resp", 0)); | ||
611 | + | ||
612 | + /* Using create_unimplemented_device() maps the stub into the | ||
613 | + * system address space rather than into our container, but the | ||
614 | + * overall effect to the guest is the same. | ||
615 | + */ | ||
616 | + create_unimplemented_device("SYSINFO", 0x40020000, 0x1000); | ||
617 | + | ||
618 | + create_unimplemented_device("SYSCONTROL", 0x50021000, 0x1000); | ||
619 | + create_unimplemented_device("S32KWATCHDOG", 0x5002e000, 0x1000); | ||
620 | + | ||
621 | + /* 0x40080000 .. 0x4008ffff : IoTKit second Base peripheral region */ | ||
622 | + | ||
623 | + create_unimplemented_device("NS watchdog", 0x40081000, 0x1000); | ||
624 | + create_unimplemented_device("S watchdog", 0x50081000, 0x1000); | ||
625 | + | ||
626 | + create_unimplemented_device("SRAM0 MPC", 0x50083000, 0x1000); | ||
627 | + | ||
628 | + for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { | ||
629 | + Object *splitter = OBJECT(&s->ppc_irq_splitter[i]); | ||
630 | + | ||
631 | + object_property_set_int(splitter, 2, "num-lines", &err); | ||
632 | + if (err) { | ||
633 | + error_propagate(errp, err); | ||
634 | + return; | ||
635 | + } | ||
636 | + object_property_set_bool(splitter, true, "realized", &err); | ||
637 | + if (err) { | ||
638 | + error_propagate(errp, err); | ||
639 | + return; | ||
640 | + } | ||
641 | + } | ||
642 | + | ||
643 | + for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) { | ||
644 | + char *ppcname = g_strdup_printf("ahb_ppcexp%d", i); | ||
645 | + | ||
646 | + iotkit_forward_ppc(s, ppcname, i); | ||
647 | + g_free(ppcname); | ||
648 | + } | ||
649 | + | ||
650 | + for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) { | ||
651 | + char *ppcname = g_strdup_printf("apb_ppcexp%d", i); | ||
652 | + | ||
653 | + iotkit_forward_ppc(s, ppcname, i + IOTS_NUM_AHB_EXP_PPC); | ||
654 | + g_free(ppcname); | ||
655 | + } | ||
656 | + | ||
657 | + for (i = NUM_EXTERNAL_PPCS; i < NUM_PPCS; i++) { | ||
658 | + /* Wire up IRQ splitter for internal PPCs */ | ||
659 | + DeviceState *devs = DEVICE(&s->ppc_irq_splitter[i]); | ||
660 | + char *gpioname = g_strdup_printf("apb_ppc%d_irq_status", | ||
661 | + i - NUM_EXTERNAL_PPCS); | ||
662 | + TZPPC *ppc = (i == NUM_EXTERNAL_PPCS) ? &s->apb_ppc0 : &s->apb_ppc1; | ||
663 | + | ||
664 | + qdev_connect_gpio_out(devs, 0, | ||
665 | + qdev_get_gpio_in_named(dev_secctl, gpioname, 0)); | ||
666 | + qdev_connect_gpio_out(devs, 1, | ||
667 | + qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), i)); | ||
668 | + qdev_connect_gpio_out_named(DEVICE(ppc), "irq", 0, | ||
669 | + qdev_get_gpio_in(devs, 0)); | ||
670 | + } | ||
671 | + | ||
672 | + iotkit_forward_sec_resp_cfg(s); | ||
673 | + | ||
674 | + system_clock_scale = NANOSECONDS_PER_SECOND / s->mainclk_frq; | ||
675 | +} | ||
676 | + | ||
677 | +static void iotkit_idau_check(IDAUInterface *ii, uint32_t address, | ||
678 | + int *iregion, bool *exempt, bool *ns, bool *nsc) | ||
679 | +{ | ||
680 | + /* For IoTKit systems the IDAU responses are simple logical functions | ||
681 | + * of the address bits. The NSC attribute is guest-adjustable via the | ||
682 | + * NSCCFG register in the security controller. | ||
683 | + */ | ||
684 | + IoTKit *s = IOTKIT(ii); | ||
685 | + int region = extract32(address, 28, 4); | ||
686 | + | ||
687 | + *ns = !(region & 1); | ||
688 | + *nsc = (region == 1 && (s->nsccfg & 1)) || (region == 3 && (s->nsccfg & 2)); | ||
689 | + /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */ | ||
690 | + *exempt = (address & 0xeff00000) == 0xe0000000; | ||
691 | + *iregion = region; | ||
692 | +} | ||
693 | + | ||
694 | +static const VMStateDescription iotkit_vmstate = { | ||
695 | + .name = "iotkit", | ||
696 | + .version_id = 1, | ||
697 | + .minimum_version_id = 1, | ||
698 | + .fields = (VMStateField[]) { | ||
699 | + VMSTATE_UINT32(nsccfg, IoTKit), | ||
700 | + VMSTATE_END_OF_LIST() | ||
701 | + } | ||
702 | +}; | ||
703 | + | ||
704 | +static Property iotkit_properties[] = { | ||
705 | + DEFINE_PROP_LINK("memory", IoTKit, board_memory, TYPE_MEMORY_REGION, | ||
706 | + MemoryRegion *), | ||
707 | + DEFINE_PROP_UINT32("EXP_NUMIRQ", IoTKit, exp_numirq, 64), | ||
708 | + DEFINE_PROP_UINT32("MAINCLK", IoTKit, mainclk_frq, 0), | ||
709 | + DEFINE_PROP_END_OF_LIST() | ||
710 | +}; | ||
711 | + | ||
712 | +static void iotkit_reset(DeviceState *dev) | ||
713 | +{ | ||
714 | + IoTKit *s = IOTKIT(dev); | ||
715 | + | ||
716 | + s->nsccfg = 0; | ||
717 | +} | ||
718 | + | ||
719 | +static void iotkit_class_init(ObjectClass *klass, void *data) | ||
720 | +{ | ||
721 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
722 | + IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(klass); | ||
723 | + | ||
724 | + dc->realize = iotkit_realize; | ||
725 | + dc->vmsd = &iotkit_vmstate; | ||
726 | + dc->props = iotkit_properties; | ||
727 | + dc->reset = iotkit_reset; | ||
728 | + iic->check = iotkit_idau_check; | ||
729 | +} | ||
730 | + | ||
731 | +static const TypeInfo iotkit_info = { | ||
732 | + .name = TYPE_IOTKIT, | ||
733 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
734 | + .instance_size = sizeof(IoTKit), | ||
735 | + .instance_init = iotkit_init, | ||
736 | + .class_init = iotkit_class_init, | ||
737 | + .interfaces = (InterfaceInfo[]) { | ||
738 | + { TYPE_IDAU_INTERFACE }, | ||
739 | + { } | ||
740 | + } | ||
741 | +}; | ||
742 | + | ||
743 | +static void iotkit_register_types(void) | ||
744 | +{ | ||
745 | + type_register_static(&iotkit_info); | ||
746 | +} | ||
747 | + | ||
748 | +type_init(iotkit_register_types); | ||
749 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | 501 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak |
750 | index XXXXXXX..XXXXXXX 100644 | 502 | index XXXXXXX..XXXXXXX 100644 |
751 | --- a/default-configs/arm-softmmu.mak | 503 | --- a/default-configs/arm-softmmu.mak |
752 | +++ b/default-configs/arm-softmmu.mak | 504 | +++ b/default-configs/arm-softmmu.mak |
753 | @@ -XXX,XX +XXX,XX @@ CONFIG_MPS2_FPGAIO=y | 505 | @@ -XXX,XX +XXX,XX @@ CONFIG_FSL_IMX25=y |
754 | CONFIG_MPS2_SCC=y | 506 | CONFIG_FSL_IMX7=y |
755 | 507 | CONFIG_FSL_IMX6UL=y | |
756 | CONFIG_TZ_PPC=y | 508 | CONFIG_SEMIHOSTING=y |
757 | +CONFIG_IOTKIT=y | 509 | +CONFIG_ALLWINNER_H3=y |
758 | CONFIG_IOTKIT_SECCTL=y | 510 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
759 | 511 | index XXXXXXX..XXXXXXX 100644 | |
760 | CONFIG_VERSATILE_PCI=y | 512 | --- a/hw/arm/Kconfig |
513 | +++ b/hw/arm/Kconfig | ||
514 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
515 | select SERIAL | ||
516 | select UNIMP | ||
517 | |||
518 | +config ALLWINNER_H3 | ||
519 | + bool | ||
520 | + select ALLWINNER_A10_PIT | ||
521 | + select SERIAL | ||
522 | + select ARM_TIMER | ||
523 | + select ARM_GIC | ||
524 | + select UNIMP | ||
525 | + | ||
526 | config RASPI | ||
527 | bool | ||
528 | select FRAMEBUFFER | ||
761 | -- | 529 | -- |
762 | 2.16.2 | 530 | 2.20.1 |
763 | 531 | ||
764 | 532 | diff view generated by jsdifflib |
1 | Define a new board model for the MPS2 with an AN505 FPGA image | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | containing a Cortex-M33. Since the FPGA images for TrustZone | ||
3 | cores (AN505, and the similar AN519 for Cortex-M23) have a | ||
4 | significantly different layout of devices to the non-TrustZone | ||
5 | images, we use a new source file rather than shoehorning them | ||
6 | into the existing mps2.c. | ||
7 | 2 | ||
3 | The Xunlong Orange Pi PC is an Allwinner H3 System on Chip | ||
4 | based embedded computer with mainline support in both U-Boot | ||
5 | and Linux. The board comes with a Quad Core Cortex A7 @ 1.3GHz, | ||
6 | 1GiB RAM, 100Mbit ethernet, USB, SD/MMC, USB, HDMI and | ||
7 | various other I/O. This commit add support for the Xunlong | ||
8 | Orange Pi PC machine. | ||
9 | |||
10 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
11 | Tested-by: KONRAD Frederic <frederic.konrad@adacore.com> | ||
12 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
13 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
14 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
15 | Acked-by: Igor Mammedov <imammedo@redhat.com> | ||
16 | Message-id: 20200311221854.30370-3-nieklinnenbank@gmail.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20180220180325.29818-20-peter.maydell@linaro.org | ||
11 | --- | 18 | --- |
12 | hw/arm/Makefile.objs | 1 + | 19 | hw/arm/Makefile.objs | 2 +- |
13 | hw/arm/mps2-tz.c | 503 +++++++++++++++++++++++++++++++++++++++++++++++++++ | 20 | hw/arm/orangepi.c | 92 ++++++++++++++++++++++++++++++++++++++++++++ |
14 | 2 files changed, 504 insertions(+) | 21 | MAINTAINERS | 1 + |
15 | create mode 100644 hw/arm/mps2-tz.c | 22 | 3 files changed, 94 insertions(+), 1 deletion(-) |
23 | create mode 100644 hw/arm/orangepi.c | ||
16 | 24 | ||
17 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs | 25 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs |
18 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/Makefile.objs | 27 | --- a/hw/arm/Makefile.objs |
20 | +++ b/hw/arm/Makefile.objs | 28 | +++ b/hw/arm/Makefile.objs |
21 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_FSL_IMX31) += fsl-imx31.o kzm.o | 29 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_DIGIC) += digic.o |
22 | obj-$(CONFIG_FSL_IMX6) += fsl-imx6.o sabrelite.o | 30 | obj-$(CONFIG_OMAP) += omap1.o omap2.o |
23 | obj-$(CONFIG_ASPEED_SOC) += aspeed_soc.o aspeed.o | 31 | obj-$(CONFIG_STRONGARM) += strongarm.o |
24 | obj-$(CONFIG_MPS2) += mps2.o | 32 | obj-$(CONFIG_ALLWINNER_A10) += allwinner-a10.o cubieboard.o |
25 | +obj-$(CONFIG_MPS2) += mps2-tz.o | 33 | -obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3.o |
26 | obj-$(CONFIG_MSF2) += msf2-soc.o msf2-som.o | 34 | +obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3.o orangepi.o |
27 | obj-$(CONFIG_IOTKIT) += iotkit.o | 35 | obj-$(CONFIG_RASPI) += bcm2835_peripherals.o bcm2836.o raspi.o |
28 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 36 | obj-$(CONFIG_STM32F205_SOC) += stm32f205_soc.o |
37 | obj-$(CONFIG_STM32F405_SOC) += stm32f405_soc.o | ||
38 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c | ||
29 | new file mode 100644 | 39 | new file mode 100644 |
30 | index XXXXXXX..XXXXXXX | 40 | index XXXXXXX..XXXXXXX |
31 | --- /dev/null | 41 | --- /dev/null |
32 | +++ b/hw/arm/mps2-tz.c | 42 | +++ b/hw/arm/orangepi.c |
33 | @@ -XXX,XX +XXX,XX @@ | 43 | @@ -XXX,XX +XXX,XX @@ |
34 | +/* | 44 | +/* |
35 | + * ARM V2M MPS2 board emulation, trustzone aware FPGA images | 45 | + * Orange Pi emulation |
36 | + * | 46 | + * |
37 | + * Copyright (c) 2017 Linaro Limited | 47 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> |
38 | + * Written by Peter Maydell | ||
39 | + * | 48 | + * |
40 | + * This program is free software; you can redistribute it and/or modify | 49 | + * This program is free software: you can redistribute it and/or modify |
41 | + * it under the terms of the GNU General Public License version 2 or | 50 | + * it under the terms of the GNU General Public License as published by |
42 | + * (at your option) any later version. | 51 | + * the Free Software Foundation, either version 2 of the License, or |
43 | + */ | 52 | + * (at your option) any later version. |
44 | + | ||
45 | +/* The MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger | ||
46 | + * FPGA but is otherwise the same as the 2). Since the CPU itself | ||
47 | + * and most of the devices are in the FPGA, the details of the board | ||
48 | + * as seen by the guest depend significantly on the FPGA image. | ||
49 | + * This source file covers the following FPGA images, for TrustZone cores: | ||
50 | + * "mps2-an505" -- Cortex-M33 as documented in ARM Application Note AN505 | ||
51 | + * | 53 | + * |
52 | + * Links to the TRM for the board itself and to the various Application | 54 | + * This program is distributed in the hope that it will be useful, |
53 | + * Notes which document the FPGA images can be found here: | 55 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
54 | + * https://developer.arm.com/products/system-design/development-boards/fpga-prototyping-boards/mps2 | 56 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
57 | + * GNU General Public License for more details. | ||
55 | + * | 58 | + * |
56 | + * Board TRM: | 59 | + * You should have received a copy of the GNU General Public License |
57 | + * http://infocenter.arm.com/help/topic/com.arm.doc.100112_0200_06_en/versatile_express_cortex_m_prototyping_systems_v2m_mps2_and_v2m_mps2plus_technical_reference_100112_0200_06_en.pdf | 60 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. |
58 | + * Application Note AN505: | ||
59 | + * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html | ||
60 | + * | ||
61 | + * The AN505 defers to the Cortex-M33 processor ARMv8M IoT Kit FVP User Guide | ||
62 | + * (ARM ECM0601256) for the details of some of the device layout: | ||
63 | + * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
64 | + */ | 61 | + */ |
65 | + | 62 | + |
66 | +#include "qemu/osdep.h" | 63 | +#include "qemu/osdep.h" |
64 | +#include "qemu/units.h" | ||
65 | +#include "exec/address-spaces.h" | ||
67 | +#include "qapi/error.h" | 66 | +#include "qapi/error.h" |
68 | +#include "qemu/error-report.h" | 67 | +#include "cpu.h" |
69 | +#include "hw/arm/arm.h" | 68 | +#include "hw/sysbus.h" |
70 | +#include "hw/arm/armv7m.h" | ||
71 | +#include "hw/or-irq.h" | ||
72 | +#include "hw/boards.h" | 69 | +#include "hw/boards.h" |
73 | +#include "exec/address-spaces.h" | 70 | +#include "hw/qdev-properties.h" |
71 | +#include "hw/arm/allwinner-h3.h" | ||
74 | +#include "sysemu/sysemu.h" | 72 | +#include "sysemu/sysemu.h" |
75 | +#include "hw/misc/unimp.h" | ||
76 | +#include "hw/char/cmsdk-apb-uart.h" | ||
77 | +#include "hw/timer/cmsdk-apb-timer.h" | ||
78 | +#include "hw/misc/mps2-scc.h" | ||
79 | +#include "hw/misc/mps2-fpgaio.h" | ||
80 | +#include "hw/arm/iotkit.h" | ||
81 | +#include "hw/devices.h" | ||
82 | +#include "net/net.h" | ||
83 | +#include "hw/core/split-irq.h" | ||
84 | + | 73 | + |
85 | +typedef enum MPS2TZFPGAType { | 74 | +static struct arm_boot_info orangepi_binfo = { |
86 | + FPGA_AN505, | 75 | + .nb_cpus = AW_H3_NUM_CPUS, |
87 | +} MPS2TZFPGAType; | 76 | +}; |
88 | + | 77 | + |
89 | +typedef struct { | 78 | +static void orangepi_init(MachineState *machine) |
90 | + MachineClass parent; | 79 | +{ |
91 | + MPS2TZFPGAType fpga_type; | 80 | + AwH3State *h3; |
92 | + uint32_t scc_id; | ||
93 | +} MPS2TZMachineClass; | ||
94 | + | 81 | + |
95 | +typedef struct { | 82 | + /* BIOS is not supported by this board */ |
96 | + MachineState parent; | 83 | + if (bios_name) { |
97 | + | 84 | + error_report("BIOS not supported for this machine"); |
98 | + IoTKit iotkit; | ||
99 | + MemoryRegion psram; | ||
100 | + MemoryRegion ssram1; | ||
101 | + MemoryRegion ssram1_m; | ||
102 | + MemoryRegion ssram23; | ||
103 | + MPS2SCC scc; | ||
104 | + MPS2FPGAIO fpgaio; | ||
105 | + TZPPC ppc[5]; | ||
106 | + UnimplementedDeviceState ssram_mpc[3]; | ||
107 | + UnimplementedDeviceState spi[5]; | ||
108 | + UnimplementedDeviceState i2c[4]; | ||
109 | + UnimplementedDeviceState i2s_audio; | ||
110 | + UnimplementedDeviceState gpio[5]; | ||
111 | + UnimplementedDeviceState dma[4]; | ||
112 | + UnimplementedDeviceState gfx; | ||
113 | + CMSDKAPBUART uart[5]; | ||
114 | + SplitIRQ sec_resp_splitter; | ||
115 | + qemu_or_irq uart_irq_orgate; | ||
116 | +} MPS2TZMachineState; | ||
117 | + | ||
118 | +#define TYPE_MPS2TZ_MACHINE "mps2tz" | ||
119 | +#define TYPE_MPS2TZ_AN505_MACHINE MACHINE_TYPE_NAME("mps2-an505") | ||
120 | + | ||
121 | +#define MPS2TZ_MACHINE(obj) \ | ||
122 | + OBJECT_CHECK(MPS2TZMachineState, obj, TYPE_MPS2TZ_MACHINE) | ||
123 | +#define MPS2TZ_MACHINE_GET_CLASS(obj) \ | ||
124 | + OBJECT_GET_CLASS(MPS2TZMachineClass, obj, TYPE_MPS2TZ_MACHINE) | ||
125 | +#define MPS2TZ_MACHINE_CLASS(klass) \ | ||
126 | + OBJECT_CLASS_CHECK(MPS2TZMachineClass, klass, TYPE_MPS2TZ_MACHINE) | ||
127 | + | ||
128 | +/* Main SYSCLK frequency in Hz */ | ||
129 | +#define SYSCLK_FRQ 20000000 | ||
130 | + | ||
131 | +/* Initialize the auxiliary RAM region @mr and map it into | ||
132 | + * the memory map at @base. | ||
133 | + */ | ||
134 | +static void make_ram(MemoryRegion *mr, const char *name, | ||
135 | + hwaddr base, hwaddr size) | ||
136 | +{ | ||
137 | + memory_region_init_ram(mr, NULL, name, size, &error_fatal); | ||
138 | + memory_region_add_subregion(get_system_memory(), base, mr); | ||
139 | +} | ||
140 | + | ||
141 | +/* Create an alias of an entire original MemoryRegion @orig | ||
142 | + * located at @base in the memory map. | ||
143 | + */ | ||
144 | +static void make_ram_alias(MemoryRegion *mr, const char *name, | ||
145 | + MemoryRegion *orig, hwaddr base) | ||
146 | +{ | ||
147 | + memory_region_init_alias(mr, NULL, name, orig, 0, | ||
148 | + memory_region_size(orig)); | ||
149 | + memory_region_add_subregion(get_system_memory(), base, mr); | ||
150 | +} | ||
151 | + | ||
152 | +static void init_sysbus_child(Object *parent, const char *childname, | ||
153 | + void *child, size_t childsize, | ||
154 | + const char *childtype) | ||
155 | +{ | ||
156 | + object_initialize(child, childsize, childtype); | ||
157 | + object_property_add_child(parent, childname, OBJECT(child), &error_abort); | ||
158 | + qdev_set_parent_bus(DEVICE(child), sysbus_get_default()); | ||
159 | + | ||
160 | +} | ||
161 | + | ||
162 | +/* Most of the devices in the AN505 FPGA image sit behind | ||
163 | + * Peripheral Protection Controllers. These data structures | ||
164 | + * define the layout of which devices sit behind which PPCs. | ||
165 | + * The devfn for each port is a function which creates, configures | ||
166 | + * and initializes the device, returning the MemoryRegion which | ||
167 | + * needs to be plugged into the downstream end of the PPC port. | ||
168 | + */ | ||
169 | +typedef MemoryRegion *MakeDevFn(MPS2TZMachineState *mms, void *opaque, | ||
170 | + const char *name, hwaddr size); | ||
171 | + | ||
172 | +typedef struct PPCPortInfo { | ||
173 | + const char *name; | ||
174 | + MakeDevFn *devfn; | ||
175 | + void *opaque; | ||
176 | + hwaddr addr; | ||
177 | + hwaddr size; | ||
178 | +} PPCPortInfo; | ||
179 | + | ||
180 | +typedef struct PPCInfo { | ||
181 | + const char *name; | ||
182 | + PPCPortInfo ports[TZ_NUM_PORTS]; | ||
183 | +} PPCInfo; | ||
184 | + | ||
185 | +static MemoryRegion *make_unimp_dev(MPS2TZMachineState *mms, | ||
186 | + void *opaque, | ||
187 | + const char *name, hwaddr size) | ||
188 | +{ | ||
189 | + /* Initialize, configure and realize a TYPE_UNIMPLEMENTED_DEVICE, | ||
190 | + * and return a pointer to its MemoryRegion. | ||
191 | + */ | ||
192 | + UnimplementedDeviceState *uds = opaque; | ||
193 | + | ||
194 | + init_sysbus_child(OBJECT(mms), name, uds, | ||
195 | + sizeof(UnimplementedDeviceState), | ||
196 | + TYPE_UNIMPLEMENTED_DEVICE); | ||
197 | + qdev_prop_set_string(DEVICE(uds), "name", name); | ||
198 | + qdev_prop_set_uint64(DEVICE(uds), "size", size); | ||
199 | + object_property_set_bool(OBJECT(uds), true, "realized", &error_fatal); | ||
200 | + return sysbus_mmio_get_region(SYS_BUS_DEVICE(uds), 0); | ||
201 | +} | ||
202 | + | ||
203 | +static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | ||
204 | + const char *name, hwaddr size) | ||
205 | +{ | ||
206 | + CMSDKAPBUART *uart = opaque; | ||
207 | + int i = uart - &mms->uart[0]; | ||
208 | + Chardev *uartchr = i < MAX_SERIAL_PORTS ? serial_hds[i] : NULL; | ||
209 | + int rxirqno = i * 2; | ||
210 | + int txirqno = i * 2 + 1; | ||
211 | + int combirqno = i + 10; | ||
212 | + SysBusDevice *s; | ||
213 | + DeviceState *iotkitdev = DEVICE(&mms->iotkit); | ||
214 | + DeviceState *orgate_dev = DEVICE(&mms->uart_irq_orgate); | ||
215 | + | ||
216 | + init_sysbus_child(OBJECT(mms), name, uart, | ||
217 | + sizeof(mms->uart[0]), TYPE_CMSDK_APB_UART); | ||
218 | + qdev_prop_set_chr(DEVICE(uart), "chardev", uartchr); | ||
219 | + qdev_prop_set_uint32(DEVICE(uart), "pclk-frq", SYSCLK_FRQ); | ||
220 | + object_property_set_bool(OBJECT(uart), true, "realized", &error_fatal); | ||
221 | + s = SYS_BUS_DEVICE(uart); | ||
222 | + sysbus_connect_irq(s, 0, qdev_get_gpio_in_named(iotkitdev, | ||
223 | + "EXP_IRQ", txirqno)); | ||
224 | + sysbus_connect_irq(s, 1, qdev_get_gpio_in_named(iotkitdev, | ||
225 | + "EXP_IRQ", rxirqno)); | ||
226 | + sysbus_connect_irq(s, 2, qdev_get_gpio_in(orgate_dev, i * 2)); | ||
227 | + sysbus_connect_irq(s, 3, qdev_get_gpio_in(orgate_dev, i * 2 + 1)); | ||
228 | + sysbus_connect_irq(s, 4, qdev_get_gpio_in_named(iotkitdev, | ||
229 | + "EXP_IRQ", combirqno)); | ||
230 | + return sysbus_mmio_get_region(SYS_BUS_DEVICE(uart), 0); | ||
231 | +} | ||
232 | + | ||
233 | +static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, | ||
234 | + const char *name, hwaddr size) | ||
235 | +{ | ||
236 | + MPS2SCC *scc = opaque; | ||
237 | + DeviceState *sccdev; | ||
238 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
239 | + | ||
240 | + object_initialize(scc, sizeof(mms->scc), TYPE_MPS2_SCC); | ||
241 | + sccdev = DEVICE(scc); | ||
242 | + qdev_set_parent_bus(sccdev, sysbus_get_default()); | ||
243 | + qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2); | ||
244 | + qdev_prop_set_uint32(sccdev, "scc-aid", 0x02000008); | ||
245 | + qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); | ||
246 | + object_property_set_bool(OBJECT(scc), true, "realized", &error_fatal); | ||
247 | + return sysbus_mmio_get_region(SYS_BUS_DEVICE(sccdev), 0); | ||
248 | +} | ||
249 | + | ||
250 | +static MemoryRegion *make_fpgaio(MPS2TZMachineState *mms, void *opaque, | ||
251 | + const char *name, hwaddr size) | ||
252 | +{ | ||
253 | + MPS2FPGAIO *fpgaio = opaque; | ||
254 | + | ||
255 | + object_initialize(fpgaio, sizeof(mms->fpgaio), TYPE_MPS2_FPGAIO); | ||
256 | + qdev_set_parent_bus(DEVICE(fpgaio), sysbus_get_default()); | ||
257 | + object_property_set_bool(OBJECT(fpgaio), true, "realized", &error_fatal); | ||
258 | + return sysbus_mmio_get_region(SYS_BUS_DEVICE(fpgaio), 0); | ||
259 | +} | ||
260 | + | ||
261 | +static void mps2tz_common_init(MachineState *machine) | ||
262 | +{ | ||
263 | + MPS2TZMachineState *mms = MPS2TZ_MACHINE(machine); | ||
264 | + MachineClass *mc = MACHINE_GET_CLASS(machine); | ||
265 | + MemoryRegion *system_memory = get_system_memory(); | ||
266 | + DeviceState *iotkitdev; | ||
267 | + DeviceState *dev_splitter; | ||
268 | + int i; | ||
269 | + | ||
270 | + if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) { | ||
271 | + error_report("This board can only be used with CPU %s", | ||
272 | + mc->default_cpu_type); | ||
273 | + exit(1); | 85 | + exit(1); |
274 | + } | 86 | + } |
275 | + | 87 | + |
276 | + init_sysbus_child(OBJECT(machine), "iotkit", &mms->iotkit, | 88 | + /* This board has fixed size RAM */ |
277 | + sizeof(mms->iotkit), TYPE_IOTKIT); | 89 | + if (machine->ram_size != 1 * GiB) { |
278 | + iotkitdev = DEVICE(&mms->iotkit); | 90 | + error_report("This machine can only be used with 1GiB of RAM"); |
279 | + object_property_set_link(OBJECT(&mms->iotkit), OBJECT(system_memory), | 91 | + exit(1); |
280 | + "memory", &error_abort); | ||
281 | + qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", 92); | ||
282 | + qdev_prop_set_uint32(iotkitdev, "MAINCLK", SYSCLK_FRQ); | ||
283 | + object_property_set_bool(OBJECT(&mms->iotkit), true, "realized", | ||
284 | + &error_fatal); | ||
285 | + | ||
286 | + /* The sec_resp_cfg output from the IoTKit must be split into multiple | ||
287 | + * lines, one for each of the PPCs we create here. | ||
288 | + */ | ||
289 | + object_initialize(&mms->sec_resp_splitter, sizeof(mms->sec_resp_splitter), | ||
290 | + TYPE_SPLIT_IRQ); | ||
291 | + object_property_add_child(OBJECT(machine), "sec-resp-splitter", | ||
292 | + OBJECT(&mms->sec_resp_splitter), &error_abort); | ||
293 | + object_property_set_int(OBJECT(&mms->sec_resp_splitter), 5, | ||
294 | + "num-lines", &error_fatal); | ||
295 | + object_property_set_bool(OBJECT(&mms->sec_resp_splitter), true, | ||
296 | + "realized", &error_fatal); | ||
297 | + dev_splitter = DEVICE(&mms->sec_resp_splitter); | ||
298 | + qdev_connect_gpio_out_named(iotkitdev, "sec_resp_cfg", 0, | ||
299 | + qdev_get_gpio_in(dev_splitter, 0)); | ||
300 | + | ||
301 | + /* The IoTKit sets up much of the memory layout, including | ||
302 | + * the aliases between secure and non-secure regions in the | ||
303 | + * address space. The FPGA itself contains: | ||
304 | + * | ||
305 | + * 0x00000000..0x003fffff SSRAM1 | ||
306 | + * 0x00400000..0x007fffff alias of SSRAM1 | ||
307 | + * 0x28000000..0x283fffff 4MB SSRAM2 + SSRAM3 | ||
308 | + * 0x40100000..0x4fffffff AHB Master Expansion 1 interface devices | ||
309 | + * 0x80000000..0x80ffffff 16MB PSRAM | ||
310 | + */ | ||
311 | + | ||
312 | + /* The FPGA images have an odd combination of different RAMs, | ||
313 | + * because in hardware they are different implementations and | ||
314 | + * connected to different buses, giving varying performance/size | ||
315 | + * tradeoffs. For QEMU they're all just RAM, though. We arbitrarily | ||
316 | + * call the 16MB our "system memory", as it's the largest lump. | ||
317 | + */ | ||
318 | + memory_region_allocate_system_memory(&mms->psram, | ||
319 | + NULL, "mps.ram", 0x01000000); | ||
320 | + memory_region_add_subregion(system_memory, 0x80000000, &mms->psram); | ||
321 | + | ||
322 | + /* The SSRAM memories should all be behind Memory Protection Controllers, | ||
323 | + * but we don't implement that yet. | ||
324 | + */ | ||
325 | + make_ram(&mms->ssram1, "mps.ssram1", 0x00000000, 0x00400000); | ||
326 | + make_ram_alias(&mms->ssram1_m, "mps.ssram1_m", &mms->ssram1, 0x00400000); | ||
327 | + | ||
328 | + make_ram(&mms->ssram23, "mps.ssram23", 0x28000000, 0x00400000); | ||
329 | + | ||
330 | + /* The overflow IRQs for all UARTs are ORed together. | ||
331 | + * Tx, Rx and "combined" IRQs are sent to the NVIC separately. | ||
332 | + * Create the OR gate for this. | ||
333 | + */ | ||
334 | + object_initialize(&mms->uart_irq_orgate, sizeof(mms->uart_irq_orgate), | ||
335 | + TYPE_OR_IRQ); | ||
336 | + object_property_add_child(OBJECT(mms), "uart-irq-orgate", | ||
337 | + OBJECT(&mms->uart_irq_orgate), &error_abort); | ||
338 | + object_property_set_int(OBJECT(&mms->uart_irq_orgate), 10, "num-lines", | ||
339 | + &error_fatal); | ||
340 | + object_property_set_bool(OBJECT(&mms->uart_irq_orgate), true, | ||
341 | + "realized", &error_fatal); | ||
342 | + qdev_connect_gpio_out(DEVICE(&mms->uart_irq_orgate), 0, | ||
343 | + qdev_get_gpio_in_named(iotkitdev, "EXP_IRQ", 15)); | ||
344 | + | ||
345 | + /* Most of the devices in the FPGA are behind Peripheral Protection | ||
346 | + * Controllers. The required order for initializing things is: | ||
347 | + * + initialize the PPC | ||
348 | + * + initialize, configure and realize downstream devices | ||
349 | + * + connect downstream device MemoryRegions to the PPC | ||
350 | + * + realize the PPC | ||
351 | + * + map the PPC's MemoryRegions to the places in the address map | ||
352 | + * where the downstream devices should appear | ||
353 | + * + wire up the PPC's control lines to the IoTKit object | ||
354 | + */ | ||
355 | + | ||
356 | + const PPCInfo ppcs[] = { { | ||
357 | + .name = "apb_ppcexp0", | ||
358 | + .ports = { | ||
359 | + { "ssram-mpc0", make_unimp_dev, &mms->ssram_mpc[0], | ||
360 | + 0x58007000, 0x1000 }, | ||
361 | + { "ssram-mpc1", make_unimp_dev, &mms->ssram_mpc[1], | ||
362 | + 0x58008000, 0x1000 }, | ||
363 | + { "ssram-mpc2", make_unimp_dev, &mms->ssram_mpc[2], | ||
364 | + 0x58009000, 0x1000 }, | ||
365 | + }, | ||
366 | + }, { | ||
367 | + .name = "apb_ppcexp1", | ||
368 | + .ports = { | ||
369 | + { "spi0", make_unimp_dev, &mms->spi[0], 0x40205000, 0x1000 }, | ||
370 | + { "spi1", make_unimp_dev, &mms->spi[1], 0x40206000, 0x1000 }, | ||
371 | + { "spi2", make_unimp_dev, &mms->spi[2], 0x40209000, 0x1000 }, | ||
372 | + { "spi3", make_unimp_dev, &mms->spi[3], 0x4020a000, 0x1000 }, | ||
373 | + { "spi4", make_unimp_dev, &mms->spi[4], 0x4020b000, 0x1000 }, | ||
374 | + { "uart0", make_uart, &mms->uart[0], 0x40200000, 0x1000 }, | ||
375 | + { "uart1", make_uart, &mms->uart[1], 0x40201000, 0x1000 }, | ||
376 | + { "uart2", make_uart, &mms->uart[2], 0x40202000, 0x1000 }, | ||
377 | + { "uart3", make_uart, &mms->uart[3], 0x40203000, 0x1000 }, | ||
378 | + { "uart4", make_uart, &mms->uart[4], 0x40204000, 0x1000 }, | ||
379 | + { "i2c0", make_unimp_dev, &mms->i2c[0], 0x40207000, 0x1000 }, | ||
380 | + { "i2c1", make_unimp_dev, &mms->i2c[1], 0x40208000, 0x1000 }, | ||
381 | + { "i2c2", make_unimp_dev, &mms->i2c[2], 0x4020c000, 0x1000 }, | ||
382 | + { "i2c3", make_unimp_dev, &mms->i2c[3], 0x4020d000, 0x1000 }, | ||
383 | + }, | ||
384 | + }, { | ||
385 | + .name = "apb_ppcexp2", | ||
386 | + .ports = { | ||
387 | + { "scc", make_scc, &mms->scc, 0x40300000, 0x1000 }, | ||
388 | + { "i2s-audio", make_unimp_dev, &mms->i2s_audio, | ||
389 | + 0x40301000, 0x1000 }, | ||
390 | + { "fpgaio", make_fpgaio, &mms->fpgaio, 0x40302000, 0x1000 }, | ||
391 | + }, | ||
392 | + }, { | ||
393 | + .name = "ahb_ppcexp0", | ||
394 | + .ports = { | ||
395 | + { "gfx", make_unimp_dev, &mms->gfx, 0x41000000, 0x140000 }, | ||
396 | + { "gpio0", make_unimp_dev, &mms->gpio[0], 0x40100000, 0x1000 }, | ||
397 | + { "gpio1", make_unimp_dev, &mms->gpio[1], 0x40101000, 0x1000 }, | ||
398 | + { "gpio2", make_unimp_dev, &mms->gpio[2], 0x40102000, 0x1000 }, | ||
399 | + { "gpio3", make_unimp_dev, &mms->gpio[3], 0x40103000, 0x1000 }, | ||
400 | + { "gpio4", make_unimp_dev, &mms->gpio[4], 0x40104000, 0x1000 }, | ||
401 | + }, | ||
402 | + }, { | ||
403 | + .name = "ahb_ppcexp1", | ||
404 | + .ports = { | ||
405 | + { "dma0", make_unimp_dev, &mms->dma[0], 0x40110000, 0x1000 }, | ||
406 | + { "dma1", make_unimp_dev, &mms->dma[1], 0x40111000, 0x1000 }, | ||
407 | + { "dma2", make_unimp_dev, &mms->dma[2], 0x40112000, 0x1000 }, | ||
408 | + { "dma3", make_unimp_dev, &mms->dma[3], 0x40113000, 0x1000 }, | ||
409 | + }, | ||
410 | + }, | ||
411 | + }; | ||
412 | + | ||
413 | + for (i = 0; i < ARRAY_SIZE(ppcs); i++) { | ||
414 | + const PPCInfo *ppcinfo = &ppcs[i]; | ||
415 | + TZPPC *ppc = &mms->ppc[i]; | ||
416 | + DeviceState *ppcdev; | ||
417 | + int port; | ||
418 | + char *gpioname; | ||
419 | + | ||
420 | + init_sysbus_child(OBJECT(machine), ppcinfo->name, ppc, | ||
421 | + sizeof(TZPPC), TYPE_TZ_PPC); | ||
422 | + ppcdev = DEVICE(ppc); | ||
423 | + | ||
424 | + for (port = 0; port < TZ_NUM_PORTS; port++) { | ||
425 | + const PPCPortInfo *pinfo = &ppcinfo->ports[port]; | ||
426 | + MemoryRegion *mr; | ||
427 | + char *portname; | ||
428 | + | ||
429 | + if (!pinfo->devfn) { | ||
430 | + continue; | ||
431 | + } | ||
432 | + | ||
433 | + mr = pinfo->devfn(mms, pinfo->opaque, pinfo->name, pinfo->size); | ||
434 | + portname = g_strdup_printf("port[%d]", port); | ||
435 | + object_property_set_link(OBJECT(ppc), OBJECT(mr), | ||
436 | + portname, &error_fatal); | ||
437 | + g_free(portname); | ||
438 | + } | ||
439 | + | ||
440 | + object_property_set_bool(OBJECT(ppc), true, "realized", &error_fatal); | ||
441 | + | ||
442 | + for (port = 0; port < TZ_NUM_PORTS; port++) { | ||
443 | + const PPCPortInfo *pinfo = &ppcinfo->ports[port]; | ||
444 | + | ||
445 | + if (!pinfo->devfn) { | ||
446 | + continue; | ||
447 | + } | ||
448 | + sysbus_mmio_map(SYS_BUS_DEVICE(ppc), port, pinfo->addr); | ||
449 | + | ||
450 | + gpioname = g_strdup_printf("%s_nonsec", ppcinfo->name); | ||
451 | + qdev_connect_gpio_out_named(iotkitdev, gpioname, port, | ||
452 | + qdev_get_gpio_in_named(ppcdev, | ||
453 | + "cfg_nonsec", | ||
454 | + port)); | ||
455 | + g_free(gpioname); | ||
456 | + gpioname = g_strdup_printf("%s_ap", ppcinfo->name); | ||
457 | + qdev_connect_gpio_out_named(iotkitdev, gpioname, port, | ||
458 | + qdev_get_gpio_in_named(ppcdev, | ||
459 | + "cfg_ap", port)); | ||
460 | + g_free(gpioname); | ||
461 | + } | ||
462 | + | ||
463 | + gpioname = g_strdup_printf("%s_irq_enable", ppcinfo->name); | ||
464 | + qdev_connect_gpio_out_named(iotkitdev, gpioname, 0, | ||
465 | + qdev_get_gpio_in_named(ppcdev, | ||
466 | + "irq_enable", 0)); | ||
467 | + g_free(gpioname); | ||
468 | + gpioname = g_strdup_printf("%s_irq_clear", ppcinfo->name); | ||
469 | + qdev_connect_gpio_out_named(iotkitdev, gpioname, 0, | ||
470 | + qdev_get_gpio_in_named(ppcdev, | ||
471 | + "irq_clear", 0)); | ||
472 | + g_free(gpioname); | ||
473 | + gpioname = g_strdup_printf("%s_irq_status", ppcinfo->name); | ||
474 | + qdev_connect_gpio_out_named(ppcdev, "irq", 0, | ||
475 | + qdev_get_gpio_in_named(iotkitdev, | ||
476 | + gpioname, 0)); | ||
477 | + g_free(gpioname); | ||
478 | + | ||
479 | + qdev_connect_gpio_out(dev_splitter, i, | ||
480 | + qdev_get_gpio_in_named(ppcdev, | ||
481 | + "cfg_sec_resp", 0)); | ||
482 | + } | 92 | + } |
483 | + | 93 | + |
484 | + /* In hardware this is a LAN9220; the LAN9118 is software compatible | 94 | + /* Only allow Cortex-A7 for this board */ |
485 | + * except that it doesn't support the checksum-offload feature. | 95 | + if (strcmp(machine->cpu_type, ARM_CPU_TYPE_NAME("cortex-a7")) != 0) { |
486 | + * The ethernet controller is not behind a PPC. | 96 | + error_report("This board can only be used with cortex-a7 CPU"); |
487 | + */ | 97 | + exit(1); |
488 | + lan9118_init(&nd_table[0], 0x42000000, | 98 | + } |
489 | + qdev_get_gpio_in_named(iotkitdev, "EXP_IRQ", 16)); | ||
490 | + | 99 | + |
491 | + create_unimplemented_device("FPGA NS PC", 0x48007000, 0x1000); | 100 | + h3 = AW_H3(object_new(TYPE_AW_H3)); |
101 | + object_property_add_child(OBJECT(machine), "soc", OBJECT(h3), | ||
102 | + &error_abort); | ||
103 | + object_unref(OBJECT(h3)); | ||
492 | + | 104 | + |
493 | + armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, 0x400000); | 105 | + /* Setup timer properties */ |
106 | + object_property_set_int(OBJECT(h3), 32768, "clk0-freq", | ||
107 | + &error_abort); | ||
108 | + object_property_set_int(OBJECT(h3), 24 * 1000 * 1000, "clk1-freq", | ||
109 | + &error_abort); | ||
110 | + | ||
111 | + /* Mark H3 object realized */ | ||
112 | + object_property_set_bool(OBJECT(h3), true, "realized", &error_abort); | ||
113 | + | ||
114 | + /* SDRAM */ | ||
115 | + memory_region_add_subregion(get_system_memory(), h3->memmap[AW_H3_SDRAM], | ||
116 | + machine->ram); | ||
117 | + | ||
118 | + orangepi_binfo.loader_start = h3->memmap[AW_H3_SDRAM]; | ||
119 | + orangepi_binfo.ram_size = machine->ram_size; | ||
120 | + arm_load_kernel(ARM_CPU(first_cpu), machine, &orangepi_binfo); | ||
494 | +} | 121 | +} |
495 | + | 122 | + |
496 | +static void mps2tz_class_init(ObjectClass *oc, void *data) | 123 | +static void orangepi_machine_init(MachineClass *mc) |
497 | +{ | 124 | +{ |
498 | + MachineClass *mc = MACHINE_CLASS(oc); | 125 | + mc->desc = "Orange Pi PC"; |
499 | + | 126 | + mc->init = orangepi_init; |
500 | + mc->init = mps2tz_common_init; | 127 | + mc->min_cpus = AW_H3_NUM_CPUS; |
501 | + mc->max_cpus = 1; | 128 | + mc->max_cpus = AW_H3_NUM_CPUS; |
129 | + mc->default_cpus = AW_H3_NUM_CPUS; | ||
130 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a7"); | ||
131 | + mc->default_ram_size = 1 * GiB; | ||
132 | + mc->default_ram_id = "orangepi.ram"; | ||
502 | +} | 133 | +} |
503 | + | 134 | + |
504 | +static void mps2tz_an505_class_init(ObjectClass *oc, void *data) | 135 | +DEFINE_MACHINE("orangepi-pc", orangepi_machine_init) |
505 | +{ | 136 | diff --git a/MAINTAINERS b/MAINTAINERS |
506 | + MachineClass *mc = MACHINE_CLASS(oc); | 137 | index XXXXXXX..XXXXXXX 100644 |
507 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc); | 138 | --- a/MAINTAINERS |
508 | + | 139 | +++ b/MAINTAINERS |
509 | + mc->desc = "ARM MPS2 with AN505 FPGA image for Cortex-M33"; | 140 | @@ -XXX,XX +XXX,XX @@ L: qemu-arm@nongnu.org |
510 | + mmc->fpga_type = FPGA_AN505; | 141 | S: Maintained |
511 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); | 142 | F: hw/*/allwinner-h3* |
512 | + mmc->scc_id = 0x41040000 | (505 << 4); | 143 | F: include/hw/*/allwinner-h3* |
513 | +} | 144 | +F: hw/arm/orangepi.c |
514 | + | 145 | |
515 | +static const TypeInfo mps2tz_info = { | 146 | ARM PrimeCell and CMSDK devices |
516 | + .name = TYPE_MPS2TZ_MACHINE, | 147 | M: Peter Maydell <peter.maydell@linaro.org> |
517 | + .parent = TYPE_MACHINE, | ||
518 | + .abstract = true, | ||
519 | + .instance_size = sizeof(MPS2TZMachineState), | ||
520 | + .class_size = sizeof(MPS2TZMachineClass), | ||
521 | + .class_init = mps2tz_class_init, | ||
522 | +}; | ||
523 | + | ||
524 | +static const TypeInfo mps2tz_an505_info = { | ||
525 | + .name = TYPE_MPS2TZ_AN505_MACHINE, | ||
526 | + .parent = TYPE_MPS2TZ_MACHINE, | ||
527 | + .class_init = mps2tz_an505_class_init, | ||
528 | +}; | ||
529 | + | ||
530 | +static void mps2tz_machine_init(void) | ||
531 | +{ | ||
532 | + type_register_static(&mps2tz_info); | ||
533 | + type_register_static(&mps2tz_an505_info); | ||
534 | +} | ||
535 | + | ||
536 | +type_init(mps2tz_machine_init); | ||
537 | -- | 148 | -- |
538 | 2.16.2 | 149 | 2.20.1 |
539 | 150 | ||
540 | 151 | diff view generated by jsdifflib |
1 | In v8M, the Implementation Defined Attribution Unit (IDAU) is | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | a small piece of hardware typically implemented in the SoC | ||
3 | which provides board or SoC specific security attribution | ||
4 | information for each address that the CPU performs MPU/SAU | ||
5 | checks on. For QEMU, we model this with a QOM interface which | ||
6 | is implemented by the board or SoC object and connected to | ||
7 | the CPU using a link property. | ||
8 | 2 | ||
9 | This commit defines the new interface class, adds the link | 3 | The Clock Control Unit is responsible for clock signal generation, |
10 | property to the CPU object, and makes the SAU checking | 4 | configuration and distribution in the Allwinner H3 System on Chip. |
11 | code call the IDAU interface if one is present. | 5 | This commit adds support for the Clock Control Unit which emulates |
6 | a simple read/write register interface. | ||
12 | 7 | ||
8 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
11 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
12 | Message-id: 20200311221854.30370-4-nieklinnenbank@gmail.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20180220180325.29818-5-peter.maydell@linaro.org | ||
16 | --- | 14 | --- |
17 | target/arm/cpu.h | 3 +++ | 15 | hw/misc/Makefile.objs | 1 + |
18 | target/arm/idau.h | 61 +++++++++++++++++++++++++++++++++++++++++++++++++++++ | 16 | include/hw/arm/allwinner-h3.h | 3 + |
19 | target/arm/cpu.c | 15 +++++++++++++ | 17 | include/hw/misc/allwinner-h3-ccu.h | 66 ++++++++ |
20 | target/arm/helper.c | 28 +++++++++++++++++++++--- | 18 | hw/arm/allwinner-h3.c | 9 +- |
21 | 4 files changed, 104 insertions(+), 3 deletions(-) | 19 | hw/misc/allwinner-h3-ccu.c | 242 +++++++++++++++++++++++++++++ |
22 | create mode 100644 target/arm/idau.h | 20 | 5 files changed, 320 insertions(+), 1 deletion(-) |
21 | create mode 100644 include/hw/misc/allwinner-h3-ccu.h | ||
22 | create mode 100644 hw/misc/allwinner-h3-ccu.c | ||
23 | 23 | ||
24 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 24 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs |
25 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/target/arm/cpu.h | 26 | --- a/hw/misc/Makefile.objs |
27 | +++ b/target/arm/cpu.h | 27 | +++ b/hw/misc/Makefile.objs |
28 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { | 28 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_MACIO) += macio/ |
29 | /* MemoryRegion to use for secure physical accesses */ | 29 | |
30 | MemoryRegion *secure_memory; | 30 | common-obj-$(CONFIG_IVSHMEM_DEVICE) += ivshmem.o |
31 | 31 | ||
32 | + /* For v8M, pointer to the IDAU interface provided by board/SoC */ | 32 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-ccu.o |
33 | + Object *idau; | 33 | common-obj-$(CONFIG_REALVIEW) += arm_sysctl.o |
34 | + | 34 | common-obj-$(CONFIG_NSERIES) += cbus.o |
35 | /* 'compatible' string for this CPU for Linux device trees */ | 35 | common-obj-$(CONFIG_ECCMEMCTL) += eccmemctl.o |
36 | const char *dtb_compatible; | 36 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h |
37 | 37 | index XXXXXXX..XXXXXXX 100644 | |
38 | diff --git a/target/arm/idau.h b/target/arm/idau.h | 38 | --- a/include/hw/arm/allwinner-h3.h |
39 | +++ b/include/hw/arm/allwinner-h3.h | ||
40 | @@ -XXX,XX +XXX,XX @@ | ||
41 | #include "hw/arm/boot.h" | ||
42 | #include "hw/timer/allwinner-a10-pit.h" | ||
43 | #include "hw/intc/arm_gic.h" | ||
44 | +#include "hw/misc/allwinner-h3-ccu.h" | ||
45 | #include "target/arm/cpu.h" | ||
46 | |||
47 | /** | ||
48 | @@ -XXX,XX +XXX,XX @@ enum { | ||
49 | AW_H3_SRAM_A1, | ||
50 | AW_H3_SRAM_A2, | ||
51 | AW_H3_SRAM_C, | ||
52 | + AW_H3_CCU, | ||
53 | AW_H3_PIT, | ||
54 | AW_H3_UART0, | ||
55 | AW_H3_UART1, | ||
56 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
57 | ARMCPU cpus[AW_H3_NUM_CPUS]; | ||
58 | const hwaddr *memmap; | ||
59 | AwA10PITState timer; | ||
60 | + AwH3ClockCtlState ccu; | ||
61 | GICState gic; | ||
62 | MemoryRegion sram_a1; | ||
63 | MemoryRegion sram_a2; | ||
64 | diff --git a/include/hw/misc/allwinner-h3-ccu.h b/include/hw/misc/allwinner-h3-ccu.h | ||
39 | new file mode 100644 | 65 | new file mode 100644 |
40 | index XXXXXXX..XXXXXXX | 66 | index XXXXXXX..XXXXXXX |
41 | --- /dev/null | 67 | --- /dev/null |
42 | +++ b/target/arm/idau.h | 68 | +++ b/include/hw/misc/allwinner-h3-ccu.h |
43 | @@ -XXX,XX +XXX,XX @@ | 69 | @@ -XXX,XX +XXX,XX @@ |
44 | +/* | 70 | +/* |
45 | + * QEMU ARM CPU -- interface for the Arm v8M IDAU | 71 | + * Allwinner H3 Clock Control Unit emulation |
46 | + * | 72 | + * |
47 | + * Copyright (c) 2018 Linaro Ltd | 73 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> |
48 | + * | 74 | + * |
49 | + * This program is free software; you can redistribute it and/or | 75 | + * This program is free software: you can redistribute it and/or modify |
50 | + * modify it under the terms of the GNU General Public License | 76 | + * it under the terms of the GNU General Public License as published by |
51 | + * as published by the Free Software Foundation; either version 2 | 77 | + * the Free Software Foundation, either version 2 of the License, or |
52 | + * of the License, or (at your option) any later version. | 78 | + * (at your option) any later version. |
53 | + * | 79 | + * |
54 | + * This program is distributed in the hope that it will be useful, | 80 | + * This program is distributed in the hope that it will be useful, |
55 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | 81 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
56 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | 82 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
57 | + * GNU General Public License for more details. | 83 | + * GNU General Public License for more details. |
58 | + * | 84 | + * |
59 | + * You should have received a copy of the GNU General Public License | 85 | + * You should have received a copy of the GNU General Public License |
60 | + * along with this program; if not, see | 86 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. |
61 | + * <http://www.gnu.org/licenses/gpl-2.0.html> | ||
62 | + * | ||
63 | + * In the v8M architecture, the IDAU is a small piece of hardware | ||
64 | + * typically implemented in the SoC which provides board or SoC | ||
65 | + * specific security attribution information for each address that | ||
66 | + * the CPU performs MPU/SAU checks on. For QEMU, we model this with a | ||
67 | + * QOM interface which is implemented by the board or SoC object and | ||
68 | + * connected to the CPU using a link property. | ||
69 | + */ | 87 | + */ |
70 | + | 88 | + |
71 | +#ifndef TARGET_ARM_IDAU_H | 89 | +#ifndef HW_MISC_ALLWINNER_H3_CCU_H |
72 | +#define TARGET_ARM_IDAU_H | 90 | +#define HW_MISC_ALLWINNER_H3_CCU_H |
73 | + | 91 | + |
74 | +#include "qom/object.h" | 92 | +#include "qom/object.h" |
75 | + | 93 | +#include "hw/sysbus.h" |
76 | +#define TYPE_IDAU_INTERFACE "idau-interface" | 94 | + |
77 | +#define IDAU_INTERFACE(obj) \ | 95 | +/** |
78 | + INTERFACE_CHECK(IDAUInterface, (obj), TYPE_IDAU_INTERFACE) | 96 | + * @name Constants |
79 | +#define IDAU_INTERFACE_CLASS(class) \ | 97 | + * @{ |
80 | + OBJECT_CLASS_CHECK(IDAUInterfaceClass, (class), TYPE_IDAU_INTERFACE) | 98 | + */ |
81 | +#define IDAU_INTERFACE_GET_CLASS(obj) \ | 99 | + |
82 | + OBJECT_GET_CLASS(IDAUInterfaceClass, (obj), TYPE_IDAU_INTERFACE) | 100 | +/** Size of register I/O address space used by CCU device */ |
83 | + | 101 | +#define AW_H3_CCU_IOSIZE (0x400) |
84 | +typedef struct IDAUInterface { | 102 | + |
85 | + Object parent; | 103 | +/** Total number of known registers */ |
86 | +} IDAUInterface; | 104 | +#define AW_H3_CCU_REGS_NUM (AW_H3_CCU_IOSIZE / sizeof(uint32_t)) |
87 | + | 105 | + |
88 | +#define IREGION_NOTVALID -1 | 106 | +/** @} */ |
89 | + | 107 | + |
90 | +typedef struct IDAUInterfaceClass { | 108 | +/** |
91 | + InterfaceClass parent; | 109 | + * @name Object model |
92 | + | 110 | + * @{ |
93 | + /* Check the specified address and return the IDAU security information | 111 | + */ |
94 | + * for it by filling in iregion, exempt, ns and nsc: | 112 | + |
95 | + * iregion: IDAU region number, or IREGION_NOTVALID if not valid | 113 | +#define TYPE_AW_H3_CCU "allwinner-h3-ccu" |
96 | + * exempt: true if address is exempt from security attribution | 114 | +#define AW_H3_CCU(obj) \ |
97 | + * ns: true if the address is NonSecure | 115 | + OBJECT_CHECK(AwH3ClockCtlState, (obj), TYPE_AW_H3_CCU) |
98 | + * nsc: true if the address is NonSecure-callable | 116 | + |
99 | + */ | 117 | +/** @} */ |
100 | + void (*check)(IDAUInterface *ii, uint32_t address, int *iregion, | 118 | + |
101 | + bool *exempt, bool *ns, bool *nsc); | 119 | +/** |
102 | +} IDAUInterfaceClass; | 120 | + * Allwinner H3 CCU object instance state. |
103 | + | 121 | + */ |
104 | +#endif | 122 | +typedef struct AwH3ClockCtlState { |
105 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 123 | + /*< private >*/ |
124 | + SysBusDevice parent_obj; | ||
125 | + /*< public >*/ | ||
126 | + | ||
127 | + /** Maps I/O registers in physical memory */ | ||
128 | + MemoryRegion iomem; | ||
129 | + | ||
130 | + /** Array of hardware registers */ | ||
131 | + uint32_t regs[AW_H3_CCU_REGS_NUM]; | ||
132 | + | ||
133 | +} AwH3ClockCtlState; | ||
134 | + | ||
135 | +#endif /* HW_MISC_ALLWINNER_H3_CCU_H */ | ||
136 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
106 | index XXXXXXX..XXXXXXX 100644 | 137 | index XXXXXXX..XXXXXXX 100644 |
107 | --- a/target/arm/cpu.c | 138 | --- a/hw/arm/allwinner-h3.c |
108 | +++ b/target/arm/cpu.c | 139 | +++ b/hw/arm/allwinner-h3.c |
140 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
141 | [AW_H3_SRAM_A1] = 0x00000000, | ||
142 | [AW_H3_SRAM_A2] = 0x00044000, | ||
143 | [AW_H3_SRAM_C] = 0x00010000, | ||
144 | + [AW_H3_CCU] = 0x01c20000, | ||
145 | [AW_H3_PIT] = 0x01c20c00, | ||
146 | [AW_H3_UART0] = 0x01c28000, | ||
147 | [AW_H3_UART1] = 0x01c28400, | ||
148 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
149 | { "usb2-phy", 0x01c1c000, 4 * KiB }, | ||
150 | { "usb3-phy", 0x01c1d000, 4 * KiB }, | ||
151 | { "smc", 0x01c1e000, 4 * KiB }, | ||
152 | - { "ccu", 0x01c20000, 1 * KiB }, | ||
153 | { "pio", 0x01c20800, 1 * KiB }, | ||
154 | { "owa", 0x01c21000, 1 * KiB }, | ||
155 | { "pwm", 0x01c21400, 1 * KiB }, | ||
156 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
157 | "clk0-freq", &error_abort); | ||
158 | object_property_add_alias(obj, "clk1-freq", OBJECT(&s->timer), | ||
159 | "clk1-freq", &error_abort); | ||
160 | + | ||
161 | + sysbus_init_child_obj(obj, "ccu", &s->ccu, sizeof(s->ccu), | ||
162 | + TYPE_AW_H3_CCU); | ||
163 | } | ||
164 | |||
165 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
166 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
167 | memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_SRAM_C], | ||
168 | &s->sram_c); | ||
169 | |||
170 | + /* Clock Control Unit */ | ||
171 | + qdev_init_nofail(DEVICE(&s->ccu)); | ||
172 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccu), 0, s->memmap[AW_H3_CCU]); | ||
173 | + | ||
174 | /* UART0. For future clocktree API: All UARTS are connected to APB2_CLK. */ | ||
175 | serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART0], 2, | ||
176 | qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART0), | ||
177 | diff --git a/hw/misc/allwinner-h3-ccu.c b/hw/misc/allwinner-h3-ccu.c | ||
178 | new file mode 100644 | ||
179 | index XXXXXXX..XXXXXXX | ||
180 | --- /dev/null | ||
181 | +++ b/hw/misc/allwinner-h3-ccu.c | ||
109 | @@ -XXX,XX +XXX,XX @@ | 182 | @@ -XXX,XX +XXX,XX @@ |
110 | */ | 183 | +/* |
111 | 184 | + * Allwinner H3 Clock Control Unit emulation | |
112 | #include "qemu/osdep.h" | 185 | + * |
113 | +#include "target/arm/idau.h" | 186 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> |
114 | #include "qemu/error-report.h" | 187 | + * |
115 | #include "qapi/error.h" | 188 | + * This program is free software: you can redistribute it and/or modify |
116 | #include "cpu.h" | 189 | + * it under the terms of the GNU General Public License as published by |
117 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_post_init(Object *obj) | 190 | + * the Free Software Foundation, either version 2 of the License, or |
118 | } | 191 | + * (at your option) any later version. |
119 | } | 192 | + * |
120 | 193 | + * This program is distributed in the hope that it will be useful, | |
121 | + if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) { | 194 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
122 | + object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau, | 195 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
123 | + qdev_prop_allow_set_link_before_realize, | 196 | + * GNU General Public License for more details. |
124 | + OBJ_PROP_LINK_UNREF_ON_RELEASE, | 197 | + * |
125 | + &error_abort); | 198 | + * You should have received a copy of the GNU General Public License |
199 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
200 | + */ | ||
201 | + | ||
202 | +#include "qemu/osdep.h" | ||
203 | +#include "qemu/units.h" | ||
204 | +#include "hw/sysbus.h" | ||
205 | +#include "migration/vmstate.h" | ||
206 | +#include "qemu/log.h" | ||
207 | +#include "qemu/module.h" | ||
208 | +#include "hw/misc/allwinner-h3-ccu.h" | ||
209 | + | ||
210 | +/* CCU register offsets */ | ||
211 | +enum { | ||
212 | + REG_PLL_CPUX = 0x0000, /* PLL CPUX Control */ | ||
213 | + REG_PLL_AUDIO = 0x0008, /* PLL Audio Control */ | ||
214 | + REG_PLL_VIDEO = 0x0010, /* PLL Video Control */ | ||
215 | + REG_PLL_VE = 0x0018, /* PLL VE Control */ | ||
216 | + REG_PLL_DDR = 0x0020, /* PLL DDR Control */ | ||
217 | + REG_PLL_PERIPH0 = 0x0028, /* PLL Peripherals 0 Control */ | ||
218 | + REG_PLL_GPU = 0x0038, /* PLL GPU Control */ | ||
219 | + REG_PLL_PERIPH1 = 0x0044, /* PLL Peripherals 1 Control */ | ||
220 | + REG_PLL_DE = 0x0048, /* PLL Display Engine Control */ | ||
221 | + REG_CPUX_AXI = 0x0050, /* CPUX/AXI Configuration */ | ||
222 | + REG_APB1 = 0x0054, /* ARM Peripheral Bus 1 Config */ | ||
223 | + REG_APB2 = 0x0058, /* ARM Peripheral Bus 2 Config */ | ||
224 | + REG_DRAM_CFG = 0x00F4, /* DRAM Configuration */ | ||
225 | + REG_MBUS = 0x00FC, /* MBUS Reset */ | ||
226 | + REG_PLL_TIME0 = 0x0200, /* PLL Stable Time 0 */ | ||
227 | + REG_PLL_TIME1 = 0x0204, /* PLL Stable Time 1 */ | ||
228 | + REG_PLL_CPUX_BIAS = 0x0220, /* PLL CPUX Bias */ | ||
229 | + REG_PLL_AUDIO_BIAS = 0x0224, /* PLL Audio Bias */ | ||
230 | + REG_PLL_VIDEO_BIAS = 0x0228, /* PLL Video Bias */ | ||
231 | + REG_PLL_VE_BIAS = 0x022C, /* PLL VE Bias */ | ||
232 | + REG_PLL_DDR_BIAS = 0x0230, /* PLL DDR Bias */ | ||
233 | + REG_PLL_PERIPH0_BIAS = 0x0234, /* PLL Peripherals 0 Bias */ | ||
234 | + REG_PLL_GPU_BIAS = 0x023C, /* PLL GPU Bias */ | ||
235 | + REG_PLL_PERIPH1_BIAS = 0x0244, /* PLL Peripherals 1 Bias */ | ||
236 | + REG_PLL_DE_BIAS = 0x0248, /* PLL Display Engine Bias */ | ||
237 | + REG_PLL_CPUX_TUNING = 0x0250, /* PLL CPUX Tuning */ | ||
238 | + REG_PLL_DDR_TUNING = 0x0260, /* PLL DDR Tuning */ | ||
239 | +}; | ||
240 | + | ||
241 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) | ||
242 | + | ||
243 | +/* CCU register flags */ | ||
244 | +enum { | ||
245 | + REG_DRAM_CFG_UPDATE = (1 << 16), | ||
246 | +}; | ||
247 | + | ||
248 | +enum { | ||
249 | + REG_PLL_ENABLE = (1 << 31), | ||
250 | + REG_PLL_LOCK = (1 << 28), | ||
251 | +}; | ||
252 | + | ||
253 | + | ||
254 | +/* CCU register reset values */ | ||
255 | +enum { | ||
256 | + REG_PLL_CPUX_RST = 0x00001000, | ||
257 | + REG_PLL_AUDIO_RST = 0x00035514, | ||
258 | + REG_PLL_VIDEO_RST = 0x03006207, | ||
259 | + REG_PLL_VE_RST = 0x03006207, | ||
260 | + REG_PLL_DDR_RST = 0x00001000, | ||
261 | + REG_PLL_PERIPH0_RST = 0x00041811, | ||
262 | + REG_PLL_GPU_RST = 0x03006207, | ||
263 | + REG_PLL_PERIPH1_RST = 0x00041811, | ||
264 | + REG_PLL_DE_RST = 0x03006207, | ||
265 | + REG_CPUX_AXI_RST = 0x00010000, | ||
266 | + REG_APB1_RST = 0x00001010, | ||
267 | + REG_APB2_RST = 0x01000000, | ||
268 | + REG_DRAM_CFG_RST = 0x00000000, | ||
269 | + REG_MBUS_RST = 0x80000000, | ||
270 | + REG_PLL_TIME0_RST = 0x000000FF, | ||
271 | + REG_PLL_TIME1_RST = 0x000000FF, | ||
272 | + REG_PLL_CPUX_BIAS_RST = 0x08100200, | ||
273 | + REG_PLL_AUDIO_BIAS_RST = 0x10100000, | ||
274 | + REG_PLL_VIDEO_BIAS_RST = 0x10100000, | ||
275 | + REG_PLL_VE_BIAS_RST = 0x10100000, | ||
276 | + REG_PLL_DDR_BIAS_RST = 0x81104000, | ||
277 | + REG_PLL_PERIPH0_BIAS_RST = 0x10100010, | ||
278 | + REG_PLL_GPU_BIAS_RST = 0x10100000, | ||
279 | + REG_PLL_PERIPH1_BIAS_RST = 0x10100010, | ||
280 | + REG_PLL_DE_BIAS_RST = 0x10100000, | ||
281 | + REG_PLL_CPUX_TUNING_RST = 0x0A101000, | ||
282 | + REG_PLL_DDR_TUNING_RST = 0x14880000, | ||
283 | +}; | ||
284 | + | ||
285 | +static uint64_t allwinner_h3_ccu_read(void *opaque, hwaddr offset, | ||
286 | + unsigned size) | ||
287 | +{ | ||
288 | + const AwH3ClockCtlState *s = AW_H3_CCU(opaque); | ||
289 | + const uint32_t idx = REG_INDEX(offset); | ||
290 | + | ||
291 | + switch (offset) { | ||
292 | + case 0x308 ... AW_H3_CCU_IOSIZE: | ||
293 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
294 | + __func__, (uint32_t)offset); | ||
295 | + return 0; | ||
126 | + } | 296 | + } |
127 | + | 297 | + |
128 | qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property, | 298 | + return s->regs[idx]; |
129 | &error_abort); | 299 | +} |
130 | } | 300 | + |
131 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo arm_cpu_type_info = { | 301 | +static void allwinner_h3_ccu_write(void *opaque, hwaddr offset, |
132 | .class_init = arm_cpu_class_init, | 302 | + uint64_t val, unsigned size) |
133 | }; | 303 | +{ |
134 | 304 | + AwH3ClockCtlState *s = AW_H3_CCU(opaque); | |
135 | +static const TypeInfo idau_interface_type_info = { | 305 | + const uint32_t idx = REG_INDEX(offset); |
136 | + .name = TYPE_IDAU_INTERFACE, | 306 | + |
137 | + .parent = TYPE_INTERFACE, | 307 | + switch (offset) { |
138 | + .class_size = sizeof(IDAUInterfaceClass), | 308 | + case REG_DRAM_CFG: /* DRAM Configuration */ |
139 | +}; | 309 | + val &= ~REG_DRAM_CFG_UPDATE; |
140 | + | 310 | + break; |
141 | static void arm_cpu_register_types(void) | 311 | + case REG_PLL_CPUX: /* PLL CPUX Control */ |
142 | { | 312 | + case REG_PLL_AUDIO: /* PLL Audio Control */ |
143 | const ARMCPUInfo *info = arm_cpus; | 313 | + case REG_PLL_VIDEO: /* PLL Video Control */ |
144 | 314 | + case REG_PLL_VE: /* PLL VE Control */ | |
145 | type_register_static(&arm_cpu_type_info); | 315 | + case REG_PLL_DDR: /* PLL DDR Control */ |
146 | + type_register_static(&idau_interface_type_info); | 316 | + case REG_PLL_PERIPH0: /* PLL Peripherals 0 Control */ |
147 | 317 | + case REG_PLL_GPU: /* PLL GPU Control */ | |
148 | while (info->name) { | 318 | + case REG_PLL_PERIPH1: /* PLL Peripherals 1 Control */ |
149 | cpu_register(info); | 319 | + case REG_PLL_DE: /* PLL Display Engine Control */ |
150 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 320 | + if (val & REG_PLL_ENABLE) { |
151 | index XXXXXXX..XXXXXXX 100644 | 321 | + val |= REG_PLL_LOCK; |
152 | --- a/target/arm/helper.c | 322 | + } |
153 | +++ b/target/arm/helper.c | 323 | + break; |
154 | @@ -XXX,XX +XXX,XX @@ | 324 | + case 0x308 ... AW_H3_CCU_IOSIZE: |
155 | #include "qemu/osdep.h" | 325 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", |
156 | +#include "target/arm/idau.h" | 326 | + __func__, (uint32_t)offset); |
157 | #include "trace.h" | 327 | + break; |
158 | #include "cpu.h" | 328 | + default: |
159 | #include "internals.h" | 329 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented write offset 0x%04x\n", |
160 | @@ -XXX,XX +XXX,XX @@ static void v8m_security_lookup(CPUARMState *env, uint32_t address, | 330 | + __func__, (uint32_t)offset); |
161 | */ | 331 | + break; |
162 | ARMCPU *cpu = arm_env_get_cpu(env); | ||
163 | int r; | ||
164 | + bool idau_exempt = false, idau_ns = true, idau_nsc = true; | ||
165 | + int idau_region = IREGION_NOTVALID; | ||
166 | |||
167 | - /* TODO: implement IDAU */ | ||
168 | + if (cpu->idau) { | ||
169 | + IDAUInterfaceClass *iic = IDAU_INTERFACE_GET_CLASS(cpu->idau); | ||
170 | + IDAUInterface *ii = IDAU_INTERFACE(cpu->idau); | ||
171 | + | ||
172 | + iic->check(ii, address, &idau_region, &idau_exempt, &idau_ns, | ||
173 | + &idau_nsc); | ||
174 | + } | 332 | + } |
175 | 333 | + | |
176 | if (access_type == MMU_INST_FETCH && extract32(address, 28, 4) == 0xf) { | 334 | + s->regs[idx] = (uint32_t) val; |
177 | /* 0xf0000000..0xffffffff is always S for insn fetches */ | 335 | +} |
178 | return; | 336 | + |
179 | } | 337 | +static const MemoryRegionOps allwinner_h3_ccu_ops = { |
180 | 338 | + .read = allwinner_h3_ccu_read, | |
181 | - if (v8m_is_sau_exempt(env, address, access_type)) { | 339 | + .write = allwinner_h3_ccu_write, |
182 | + if (idau_exempt || v8m_is_sau_exempt(env, address, access_type)) { | 340 | + .endianness = DEVICE_NATIVE_ENDIAN, |
183 | sattrs->ns = !regime_is_secure(env, mmu_idx); | 341 | + .valid = { |
184 | return; | 342 | + .min_access_size = 4, |
185 | } | 343 | + .max_access_size = 4, |
186 | 344 | + }, | |
187 | + if (idau_region != IREGION_NOTVALID) { | 345 | + .impl.min_access_size = 4, |
188 | + sattrs->irvalid = true; | 346 | +}; |
189 | + sattrs->iregion = idau_region; | 347 | + |
348 | +static void allwinner_h3_ccu_reset(DeviceState *dev) | ||
349 | +{ | ||
350 | + AwH3ClockCtlState *s = AW_H3_CCU(dev); | ||
351 | + | ||
352 | + /* Set default values for registers */ | ||
353 | + s->regs[REG_INDEX(REG_PLL_CPUX)] = REG_PLL_CPUX_RST; | ||
354 | + s->regs[REG_INDEX(REG_PLL_AUDIO)] = REG_PLL_AUDIO_RST; | ||
355 | + s->regs[REG_INDEX(REG_PLL_VIDEO)] = REG_PLL_VIDEO_RST; | ||
356 | + s->regs[REG_INDEX(REG_PLL_VE)] = REG_PLL_VE_RST; | ||
357 | + s->regs[REG_INDEX(REG_PLL_DDR)] = REG_PLL_DDR_RST; | ||
358 | + s->regs[REG_INDEX(REG_PLL_PERIPH0)] = REG_PLL_PERIPH0_RST; | ||
359 | + s->regs[REG_INDEX(REG_PLL_GPU)] = REG_PLL_GPU_RST; | ||
360 | + s->regs[REG_INDEX(REG_PLL_PERIPH1)] = REG_PLL_PERIPH1_RST; | ||
361 | + s->regs[REG_INDEX(REG_PLL_DE)] = REG_PLL_DE_RST; | ||
362 | + s->regs[REG_INDEX(REG_CPUX_AXI)] = REG_CPUX_AXI_RST; | ||
363 | + s->regs[REG_INDEX(REG_APB1)] = REG_APB1_RST; | ||
364 | + s->regs[REG_INDEX(REG_APB2)] = REG_APB2_RST; | ||
365 | + s->regs[REG_INDEX(REG_DRAM_CFG)] = REG_DRAM_CFG_RST; | ||
366 | + s->regs[REG_INDEX(REG_MBUS)] = REG_MBUS_RST; | ||
367 | + s->regs[REG_INDEX(REG_PLL_TIME0)] = REG_PLL_TIME0_RST; | ||
368 | + s->regs[REG_INDEX(REG_PLL_TIME1)] = REG_PLL_TIME1_RST; | ||
369 | + s->regs[REG_INDEX(REG_PLL_CPUX_BIAS)] = REG_PLL_CPUX_BIAS_RST; | ||
370 | + s->regs[REG_INDEX(REG_PLL_AUDIO_BIAS)] = REG_PLL_AUDIO_BIAS_RST; | ||
371 | + s->regs[REG_INDEX(REG_PLL_VIDEO_BIAS)] = REG_PLL_VIDEO_BIAS_RST; | ||
372 | + s->regs[REG_INDEX(REG_PLL_VE_BIAS)] = REG_PLL_VE_BIAS_RST; | ||
373 | + s->regs[REG_INDEX(REG_PLL_DDR_BIAS)] = REG_PLL_DDR_BIAS_RST; | ||
374 | + s->regs[REG_INDEX(REG_PLL_PERIPH0_BIAS)] = REG_PLL_PERIPH0_BIAS_RST; | ||
375 | + s->regs[REG_INDEX(REG_PLL_GPU_BIAS)] = REG_PLL_GPU_BIAS_RST; | ||
376 | + s->regs[REG_INDEX(REG_PLL_PERIPH1_BIAS)] = REG_PLL_PERIPH1_BIAS_RST; | ||
377 | + s->regs[REG_INDEX(REG_PLL_DE_BIAS)] = REG_PLL_DE_BIAS_RST; | ||
378 | + s->regs[REG_INDEX(REG_PLL_CPUX_TUNING)] = REG_PLL_CPUX_TUNING_RST; | ||
379 | + s->regs[REG_INDEX(REG_PLL_DDR_TUNING)] = REG_PLL_DDR_TUNING_RST; | ||
380 | +} | ||
381 | + | ||
382 | +static void allwinner_h3_ccu_init(Object *obj) | ||
383 | +{ | ||
384 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
385 | + AwH3ClockCtlState *s = AW_H3_CCU(obj); | ||
386 | + | ||
387 | + /* Memory mapping */ | ||
388 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_h3_ccu_ops, s, | ||
389 | + TYPE_AW_H3_CCU, AW_H3_CCU_IOSIZE); | ||
390 | + sysbus_init_mmio(sbd, &s->iomem); | ||
391 | +} | ||
392 | + | ||
393 | +static const VMStateDescription allwinner_h3_ccu_vmstate = { | ||
394 | + .name = "allwinner-h3-ccu", | ||
395 | + .version_id = 1, | ||
396 | + .minimum_version_id = 1, | ||
397 | + .fields = (VMStateField[]) { | ||
398 | + VMSTATE_UINT32_ARRAY(regs, AwH3ClockCtlState, AW_H3_CCU_REGS_NUM), | ||
399 | + VMSTATE_END_OF_LIST() | ||
190 | + } | 400 | + } |
191 | + | 401 | +}; |
192 | switch (env->sau.ctrl & 3) { | 402 | + |
193 | case 0: /* SAU.ENABLE == 0, SAU.ALLNS == 0 */ | 403 | +static void allwinner_h3_ccu_class_init(ObjectClass *klass, void *data) |
194 | break; | 404 | +{ |
195 | @@ -XXX,XX +XXX,XX @@ static void v8m_security_lookup(CPUARMState *env, uint32_t address, | 405 | + DeviceClass *dc = DEVICE_CLASS(klass); |
196 | } | 406 | + |
197 | } | 407 | + dc->reset = allwinner_h3_ccu_reset; |
198 | 408 | + dc->vmsd = &allwinner_h3_ccu_vmstate; | |
199 | - /* TODO when we support the IDAU then it may override the result here */ | 409 | +} |
200 | + /* The IDAU will override the SAU lookup results if it specifies | 410 | + |
201 | + * higher security than the SAU does. | 411 | +static const TypeInfo allwinner_h3_ccu_info = { |
202 | + */ | 412 | + .name = TYPE_AW_H3_CCU, |
203 | + if (!idau_ns) { | 413 | + .parent = TYPE_SYS_BUS_DEVICE, |
204 | + if (sattrs->ns || (!idau_nsc && sattrs->nsc)) { | 414 | + .instance_init = allwinner_h3_ccu_init, |
205 | + sattrs->ns = false; | 415 | + .instance_size = sizeof(AwH3ClockCtlState), |
206 | + sattrs->nsc = idau_nsc; | 416 | + .class_init = allwinner_h3_ccu_class_init, |
207 | + } | 417 | +}; |
208 | + } | 418 | + |
209 | break; | 419 | +static void allwinner_h3_ccu_register(void) |
210 | } | 420 | +{ |
211 | } | 421 | + type_register_static(&allwinner_h3_ccu_info); |
422 | +} | ||
423 | + | ||
424 | +type_init(allwinner_h3_ccu_register) | ||
212 | -- | 425 | -- |
213 | 2.16.2 | 426 | 2.20.1 |
214 | 427 | ||
215 | 428 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 3 | The Allwinner H3 System on Chip contains multiple USB 2.0 bus |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | connections which provide software access using the Enhanced |
5 | Message-id: 20180228193125.20577-8-richard.henderson@linaro.org | 5 | Host Controller Interface (EHCI) and Open Host Controller |
6 | Interface (OHCI) interfaces. This commit adds support for | ||
7 | both interfaces in the Allwinner H3 System on Chip. | ||
8 | |||
9 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
10 | Reviewed-by: Gerd Hoffmann <kraxel@redhat.com> | ||
11 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
12 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
13 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
14 | Message-id: 20200311221854.30370-5-nieklinnenbank@gmail.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 16 | --- |
8 | target/arm/translate.c | 86 +++++++++++++++++++++++++++++++++++++++----------- | 17 | hw/usb/hcd-ehci.h | 1 + |
9 | 1 file changed, 67 insertions(+), 19 deletions(-) | 18 | include/hw/arm/allwinner-h3.h | 8 +++++++ |
19 | hw/arm/allwinner-h3.c | 44 +++++++++++++++++++++++++++++++++++ | ||
20 | hw/usb/hcd-ehci-sysbus.c | 17 ++++++++++++++ | ||
21 | hw/arm/Kconfig | 2 ++ | ||
22 | 5 files changed, 72 insertions(+) | ||
10 | 23 | ||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 24 | diff --git a/hw/usb/hcd-ehci.h b/hw/usb/hcd-ehci.h |
12 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate.c | 26 | --- a/hw/usb/hcd-ehci.h |
14 | +++ b/target/arm/translate.c | 27 | +++ b/hw/usb/hcd-ehci.h |
28 | @@ -XXX,XX +XXX,XX @@ typedef struct EHCIPCIState { | ||
29 | #define TYPE_SYS_BUS_EHCI "sysbus-ehci-usb" | ||
30 | #define TYPE_PLATFORM_EHCI "platform-ehci-usb" | ||
31 | #define TYPE_EXYNOS4210_EHCI "exynos4210-ehci-usb" | ||
32 | +#define TYPE_AW_H3_EHCI "aw-h3-ehci-usb" | ||
33 | #define TYPE_TEGRA2_EHCI "tegra2-ehci-usb" | ||
34 | #define TYPE_PPC4xx_EHCI "ppc4xx-ehci-usb" | ||
35 | #define TYPE_FUSBH200_EHCI "fusbh200-ehci-usb" | ||
36 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/include/hw/arm/allwinner-h3.h | ||
39 | +++ b/include/hw/arm/allwinner-h3.h | ||
40 | @@ -XXX,XX +XXX,XX @@ enum { | ||
41 | AW_H3_SRAM_A1, | ||
42 | AW_H3_SRAM_A2, | ||
43 | AW_H3_SRAM_C, | ||
44 | + AW_H3_EHCI0, | ||
45 | + AW_H3_OHCI0, | ||
46 | + AW_H3_EHCI1, | ||
47 | + AW_H3_OHCI1, | ||
48 | + AW_H3_EHCI2, | ||
49 | + AW_H3_OHCI2, | ||
50 | + AW_H3_EHCI3, | ||
51 | + AW_H3_OHCI3, | ||
52 | AW_H3_CCU, | ||
53 | AW_H3_PIT, | ||
54 | AW_H3_UART0, | ||
55 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/hw/arm/allwinner-h3.c | ||
58 | +++ b/hw/arm/allwinner-h3.c | ||
15 | @@ -XXX,XX +XXX,XX @@ | 59 | @@ -XXX,XX +XXX,XX @@ |
16 | #include "disas/disas.h" | 60 | #include "hw/sysbus.h" |
17 | #include "exec/exec-all.h" | 61 | #include "hw/char/serial.h" |
18 | #include "tcg-op.h" | 62 | #include "hw/misc/unimp.h" |
19 | +#include "tcg-op-gvec.h" | 63 | +#include "hw/usb/hcd-ehci.h" |
20 | #include "qemu/log.h" | 64 | #include "sysemu/sysemu.h" |
21 | #include "qemu/bitops.h" | 65 | #include "hw/arm/allwinner-h3.h" |
22 | #include "arm_ldst.h" | 66 | |
23 | @@ -XXX,XX +XXX,XX @@ static void gen_neon_narrow_op(int op, int u, int size, | 67 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { |
24 | #define NEON_3R_VPMAX 20 | 68 | [AW_H3_SRAM_A1] = 0x00000000, |
25 | #define NEON_3R_VPMIN 21 | 69 | [AW_H3_SRAM_A2] = 0x00044000, |
26 | #define NEON_3R_VQDMULH_VQRDMULH 22 | 70 | [AW_H3_SRAM_C] = 0x00010000, |
27 | -#define NEON_3R_VPADD 23 | 71 | + [AW_H3_EHCI0] = 0x01c1a000, |
28 | +#define NEON_3R_VPADD_VQRDMLAH 23 | 72 | + [AW_H3_OHCI0] = 0x01c1a400, |
29 | #define NEON_3R_SHA 24 /* SHA1C,SHA1P,SHA1M,SHA1SU0,SHA256H{2},SHA256SU1 */ | 73 | + [AW_H3_EHCI1] = 0x01c1b000, |
30 | -#define NEON_3R_VFM 25 /* VFMA, VFMS : float fused multiply-add */ | 74 | + [AW_H3_OHCI1] = 0x01c1b400, |
31 | +#define NEON_3R_VFM_VQRDMLSH 25 /* VFMA, VFMS, VQRDMLSH */ | 75 | + [AW_H3_EHCI2] = 0x01c1c000, |
32 | #define NEON_3R_FLOAT_ARITH 26 /* float VADD, VSUB, VPADD, VABD */ | 76 | + [AW_H3_OHCI2] = 0x01c1c400, |
33 | #define NEON_3R_FLOAT_MULTIPLY 27 /* float VMLA, VMLS, VMUL */ | 77 | + [AW_H3_EHCI3] = 0x01c1d000, |
34 | #define NEON_3R_FLOAT_CMP 28 /* float VCEQ, VCGE, VCGT */ | 78 | + [AW_H3_OHCI3] = 0x01c1d400, |
35 | @@ -XXX,XX +XXX,XX @@ static const uint8_t neon_3r_sizes[] = { | 79 | [AW_H3_CCU] = 0x01c20000, |
36 | [NEON_3R_VPMAX] = 0x7, | 80 | [AW_H3_PIT] = 0x01c20c00, |
37 | [NEON_3R_VPMIN] = 0x7, | 81 | [AW_H3_UART0] = 0x01c28000, |
38 | [NEON_3R_VQDMULH_VQRDMULH] = 0x6, | 82 | @@ -XXX,XX +XXX,XX @@ enum { |
39 | - [NEON_3R_VPADD] = 0x7, | 83 | AW_H3_GIC_SPI_UART3 = 3, |
40 | + [NEON_3R_VPADD_VQRDMLAH] = 0x7, | 84 | AW_H3_GIC_SPI_TIMER0 = 18, |
41 | [NEON_3R_SHA] = 0xf, /* size field encodes op type */ | 85 | AW_H3_GIC_SPI_TIMER1 = 19, |
42 | - [NEON_3R_VFM] = 0x5, /* size bit 1 encodes op */ | 86 | + AW_H3_GIC_SPI_EHCI0 = 72, |
43 | + [NEON_3R_VFM_VQRDMLSH] = 0x7, /* For VFM, size bit 1 encodes op */ | 87 | + AW_H3_GIC_SPI_OHCI0 = 73, |
44 | [NEON_3R_FLOAT_ARITH] = 0x5, /* size bit 1 encodes op */ | 88 | + AW_H3_GIC_SPI_EHCI1 = 74, |
45 | [NEON_3R_FLOAT_MULTIPLY] = 0x5, /* size bit 1 encodes op */ | 89 | + AW_H3_GIC_SPI_OHCI1 = 75, |
46 | [NEON_3R_FLOAT_CMP] = 0x5, /* size bit 1 encodes op */ | 90 | + AW_H3_GIC_SPI_EHCI2 = 76, |
47 | @@ -XXX,XX +XXX,XX @@ static const uint8_t neon_2rm_sizes[] = { | 91 | + AW_H3_GIC_SPI_OHCI2 = 77, |
48 | [NEON_2RM_VCVT_UF] = 0x4, | 92 | + AW_H3_GIC_SPI_EHCI3 = 78, |
93 | + AW_H3_GIC_SPI_OHCI3 = 79, | ||
49 | }; | 94 | }; |
50 | 95 | ||
96 | /* Allwinner H3 general constants */ | ||
97 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
98 | qdev_init_nofail(DEVICE(&s->ccu)); | ||
99 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccu), 0, s->memmap[AW_H3_CCU]); | ||
100 | |||
101 | + /* Universal Serial Bus */ | ||
102 | + sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], | ||
103 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
104 | + AW_H3_GIC_SPI_EHCI0)); | ||
105 | + sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI1], | ||
106 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
107 | + AW_H3_GIC_SPI_EHCI1)); | ||
108 | + sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI2], | ||
109 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
110 | + AW_H3_GIC_SPI_EHCI2)); | ||
111 | + sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI3], | ||
112 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
113 | + AW_H3_GIC_SPI_EHCI3)); | ||
51 | + | 114 | + |
52 | +/* Expand v8.1 simd helper. */ | 115 | + sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_OHCI0], |
53 | +static int do_v81_helper(DisasContext *s, gen_helper_gvec_3_ptr *fn, | 116 | + qdev_get_gpio_in(DEVICE(&s->gic), |
54 | + int q, int rd, int rn, int rm) | 117 | + AW_H3_GIC_SPI_OHCI0)); |
118 | + sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_OHCI1], | ||
119 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
120 | + AW_H3_GIC_SPI_OHCI1)); | ||
121 | + sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_OHCI2], | ||
122 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
123 | + AW_H3_GIC_SPI_OHCI2)); | ||
124 | + sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_OHCI3], | ||
125 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
126 | + AW_H3_GIC_SPI_OHCI3)); | ||
127 | + | ||
128 | /* UART0. For future clocktree API: All UARTS are connected to APB2_CLK. */ | ||
129 | serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART0], 2, | ||
130 | qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART0), | ||
131 | diff --git a/hw/usb/hcd-ehci-sysbus.c b/hw/usb/hcd-ehci-sysbus.c | ||
132 | index XXXXXXX..XXXXXXX 100644 | ||
133 | --- a/hw/usb/hcd-ehci-sysbus.c | ||
134 | +++ b/hw/usb/hcd-ehci-sysbus.c | ||
135 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo ehci_exynos4210_type_info = { | ||
136 | .class_init = ehci_exynos4210_class_init, | ||
137 | }; | ||
138 | |||
139 | +static void ehci_aw_h3_class_init(ObjectClass *oc, void *data) | ||
55 | +{ | 140 | +{ |
56 | + if (arm_dc_feature(s, ARM_FEATURE_V8_RDM)) { | 141 | + SysBusEHCIClass *sec = SYS_BUS_EHCI_CLASS(oc); |
57 | + int opr_sz = (1 + q) * 8; | 142 | + DeviceClass *dc = DEVICE_CLASS(oc); |
58 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), | 143 | + |
59 | + vfp_reg_offset(1, rn), | 144 | + sec->capsbase = 0x0; |
60 | + vfp_reg_offset(1, rm), cpu_env, | 145 | + sec->opregbase = 0x10; |
61 | + opr_sz, opr_sz, 0, fn); | 146 | + set_bit(DEVICE_CATEGORY_USB, dc->categories); |
62 | + return 0; | ||
63 | + } | ||
64 | + return 1; | ||
65 | +} | 147 | +} |
66 | + | 148 | + |
67 | /* Translate a NEON data processing instruction. Return nonzero if the | 149 | +static const TypeInfo ehci_aw_h3_type_info = { |
68 | instruction is invalid. | 150 | + .name = TYPE_AW_H3_EHCI, |
69 | We process data in a mixture of 32-bit and 64-bit chunks. | 151 | + .parent = TYPE_SYS_BUS_EHCI, |
70 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 152 | + .class_init = ehci_aw_h3_class_init, |
71 | if (q && ((rd | rn | rm) & 1)) { | 153 | +}; |
72 | return 1; | ||
73 | } | ||
74 | - /* | ||
75 | - * The SHA-1/SHA-256 3-register instructions require special treatment | ||
76 | - * here, as their size field is overloaded as an op type selector, and | ||
77 | - * they all consume their input in a single pass. | ||
78 | - */ | ||
79 | - if (op == NEON_3R_SHA) { | ||
80 | + switch (op) { | ||
81 | + case NEON_3R_SHA: | ||
82 | + /* The SHA-1/SHA-256 3-register instructions require special | ||
83 | + * treatment here, as their size field is overloaded as an | ||
84 | + * op type selector, and they all consume their input in a | ||
85 | + * single pass. | ||
86 | + */ | ||
87 | if (!q) { | ||
88 | return 1; | ||
89 | } | ||
90 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
91 | tcg_temp_free_ptr(ptr2); | ||
92 | tcg_temp_free_ptr(ptr3); | ||
93 | return 0; | ||
94 | + | 154 | + |
95 | + case NEON_3R_VPADD_VQRDMLAH: | 155 | static void ehci_tegra2_class_init(ObjectClass *oc, void *data) |
96 | + if (!u) { | 156 | { |
97 | + break; /* VPADD */ | 157 | SysBusEHCIClass *sec = SYS_BUS_EHCI_CLASS(oc); |
98 | + } | 158 | @@ -XXX,XX +XXX,XX @@ static void ehci_sysbus_register_types(void) |
99 | + /* VQRDMLAH */ | 159 | type_register_static(&ehci_type_info); |
100 | + switch (size) { | 160 | type_register_static(&ehci_platform_type_info); |
101 | + case 1: | 161 | type_register_static(&ehci_exynos4210_type_info); |
102 | + return do_v81_helper(s, gen_helper_gvec_qrdmlah_s16, | 162 | + type_register_static(&ehci_aw_h3_type_info); |
103 | + q, rd, rn, rm); | 163 | type_register_static(&ehci_tegra2_type_info); |
104 | + case 2: | 164 | type_register_static(&ehci_ppc4xx_type_info); |
105 | + return do_v81_helper(s, gen_helper_gvec_qrdmlah_s32, | 165 | type_register_static(&ehci_fusbh200_type_info); |
106 | + q, rd, rn, rm); | 166 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
107 | + } | 167 | index XXXXXXX..XXXXXXX 100644 |
108 | + return 1; | 168 | --- a/hw/arm/Kconfig |
109 | + | 169 | +++ b/hw/arm/Kconfig |
110 | + case NEON_3R_VFM_VQRDMLSH: | 170 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_H3 |
111 | + if (!u) { | 171 | select ARM_TIMER |
112 | + /* VFM, VFMS */ | 172 | select ARM_GIC |
113 | + if (size == 1) { | 173 | select UNIMP |
114 | + return 1; | 174 | + select USB_OHCI |
115 | + } | 175 | + select USB_EHCI_SYSBUS |
116 | + break; | 176 | |
117 | + } | 177 | config RASPI |
118 | + /* VQRDMLSH */ | 178 | bool |
119 | + switch (size) { | ||
120 | + case 1: | ||
121 | + return do_v81_helper(s, gen_helper_gvec_qrdmlsh_s16, | ||
122 | + q, rd, rn, rm); | ||
123 | + case 2: | ||
124 | + return do_v81_helper(s, gen_helper_gvec_qrdmlsh_s32, | ||
125 | + q, rd, rn, rm); | ||
126 | + } | ||
127 | + return 1; | ||
128 | } | ||
129 | if (size == 3 && op != NEON_3R_LOGIC) { | ||
130 | /* 64-bit element instructions. */ | ||
131 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
132 | rm = rtmp; | ||
133 | } | ||
134 | break; | ||
135 | - case NEON_3R_VPADD: | ||
136 | - if (u) { | ||
137 | - return 1; | ||
138 | - } | ||
139 | - /* Fall through */ | ||
140 | + case NEON_3R_VPADD_VQRDMLAH: | ||
141 | case NEON_3R_VPMAX: | ||
142 | case NEON_3R_VPMIN: | ||
143 | pairwise = 1; | ||
144 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
145 | return 1; | ||
146 | } | ||
147 | break; | ||
148 | - case NEON_3R_VFM: | ||
149 | - if (!arm_dc_feature(s, ARM_FEATURE_VFP4) || u) { | ||
150 | + case NEON_3R_VFM_VQRDMLSH: | ||
151 | + if (!arm_dc_feature(s, ARM_FEATURE_VFP4)) { | ||
152 | return 1; | ||
153 | } | ||
154 | break; | ||
155 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
156 | } | ||
157 | } | ||
158 | break; | ||
159 | - case NEON_3R_VPADD: | ||
160 | + case NEON_3R_VPADD_VQRDMLAH: | ||
161 | switch (size) { | ||
162 | case 0: gen_helper_neon_padd_u8(tmp, tmp, tmp2); break; | ||
163 | case 1: gen_helper_neon_padd_u16(tmp, tmp, tmp2); break; | ||
164 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
165 | } | ||
166 | } | ||
167 | break; | ||
168 | - case NEON_3R_VFM: | ||
169 | + case NEON_3R_VFM_VQRDMLSH: | ||
170 | { | ||
171 | /* VFMA, VFMS: fused multiply-add */ | ||
172 | TCGv_ptr fpstatus = get_fpstatus_ptr(1); | ||
173 | -- | 179 | -- |
174 | 2.16.2 | 180 | 2.20.1 |
175 | 181 | ||
176 | 182 | diff view generated by jsdifflib |
1 | The IoTKit Security Controller includes various registers | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | that expose to software the controls for the Peripheral | 2 | |
3 | Protection Controllers in the system. Implement these. | 3 | The Allwinner H3 System on Chip has an System Control |
4 | 4 | module that provides system wide generic controls and | |
5 | device information. This commit adds support for the | ||
6 | Allwinner H3 System Control module. | ||
7 | |||
8 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
11 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
12 | Message-id: 20200311221854.30370-6-nieklinnenbank@gmail.com | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20180220180325.29818-17-peter.maydell@linaro.org | ||
8 | --- | 14 | --- |
9 | include/hw/misc/iotkit-secctl.h | 64 +++++++++- | 15 | hw/misc/Makefile.objs | 1 + |
10 | hw/misc/iotkit-secctl.c | 270 +++++++++++++++++++++++++++++++++++++--- | 16 | include/hw/arm/allwinner-h3.h | 3 + |
11 | 2 files changed, 315 insertions(+), 19 deletions(-) | 17 | include/hw/misc/allwinner-h3-sysctrl.h | 67 ++++++++++++ |
12 | 18 | hw/arm/allwinner-h3.c | 9 +- | |
13 | diff --git a/include/hw/misc/iotkit-secctl.h b/include/hw/misc/iotkit-secctl.h | 19 | hw/misc/allwinner-h3-sysctrl.c | 140 +++++++++++++++++++++++++ |
20 | 5 files changed, 219 insertions(+), 1 deletion(-) | ||
21 | create mode 100644 include/hw/misc/allwinner-h3-sysctrl.h | ||
22 | create mode 100644 hw/misc/allwinner-h3-sysctrl.c | ||
23 | |||
24 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | ||
14 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/include/hw/misc/iotkit-secctl.h | 26 | --- a/hw/misc/Makefile.objs |
16 | +++ b/include/hw/misc/iotkit-secctl.h | 27 | +++ b/hw/misc/Makefile.objs |
28 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_MACIO) += macio/ | ||
29 | common-obj-$(CONFIG_IVSHMEM_DEVICE) += ivshmem.o | ||
30 | |||
31 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-ccu.o | ||
32 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-sysctrl.o | ||
33 | common-obj-$(CONFIG_REALVIEW) += arm_sysctl.o | ||
34 | common-obj-$(CONFIG_NSERIES) += cbus.o | ||
35 | common-obj-$(CONFIG_ECCMEMCTL) += eccmemctl.o | ||
36 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/include/hw/arm/allwinner-h3.h | ||
39 | +++ b/include/hw/arm/allwinner-h3.h | ||
17 | @@ -XXX,XX +XXX,XX @@ | 40 | @@ -XXX,XX +XXX,XX @@ |
18 | * QEMU interface: | 41 | #include "hw/timer/allwinner-a10-pit.h" |
19 | * + sysbus MMIO region 0 is the "secure privilege control block" registers | 42 | #include "hw/intc/arm_gic.h" |
20 | * + sysbus MMIO region 1 is the "non-secure privilege control block" registers | 43 | #include "hw/misc/allwinner-h3-ccu.h" |
21 | + * + named GPIO output "sec_resp_cfg" indicating whether blocked accesses | 44 | +#include "hw/misc/allwinner-h3-sysctrl.h" |
22 | + * should RAZ/WI or bus error | 45 | #include "target/arm/cpu.h" |
23 | + * Controlling the 2 APB PPCs in the IoTKit: | 46 | |
24 | + * + named GPIO outputs apb_ppc0_nonsec[0..2] and apb_ppc1_nonsec | 47 | /** |
25 | + * + named GPIO outputs apb_ppc0_ap[0..2] and apb_ppc1_ap | 48 | @@ -XXX,XX +XXX,XX @@ enum { |
26 | + * + named GPIO outputs apb_ppc{0,1}_irq_enable | 49 | AW_H3_SRAM_A1, |
27 | + * + named GPIO outputs apb_ppc{0,1}_irq_clear | 50 | AW_H3_SRAM_A2, |
28 | + * + named GPIO inputs apb_ppc{0,1}_irq_status | 51 | AW_H3_SRAM_C, |
29 | + * Controlling each of the 4 expansion APB PPCs which a system using the IoTKit | 52 | + AW_H3_SYSCTRL, |
30 | + * might provide: | 53 | AW_H3_EHCI0, |
31 | + * + named GPIO outputs apb_ppcexp{0,1,2,3}_nonsec[0..15] | 54 | AW_H3_OHCI0, |
32 | + * + named GPIO outputs apb_ppcexp{0,1,2,3}_ap[0..15] | 55 | AW_H3_EHCI1, |
33 | + * + named GPIO outputs apb_ppcexp{0,1,2,3}_irq_enable | 56 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { |
34 | + * + named GPIO outputs apb_ppcexp{0,1,2,3}_irq_clear | 57 | const hwaddr *memmap; |
35 | + * + named GPIO inputs apb_ppcexp{0,1,2,3}_irq_status | 58 | AwA10PITState timer; |
36 | + * Controlling each of the 4 expansion AHB PPCs which a system using the IoTKit | 59 | AwH3ClockCtlState ccu; |
37 | + * might provide: | 60 | + AwH3SysCtrlState sysctrl; |
38 | + * + named GPIO outputs ahb_ppcexp{0,1,2,3}_nonsec[0..15] | 61 | GICState gic; |
39 | + * + named GPIO outputs ahb_ppcexp{0,1,2,3}_ap[0..15] | 62 | MemoryRegion sram_a1; |
40 | + * + named GPIO outputs ahb_ppcexp{0,1,2,3}_irq_enable | 63 | MemoryRegion sram_a2; |
41 | + * + named GPIO outputs ahb_ppcexp{0,1,2,3}_irq_clear | 64 | diff --git a/include/hw/misc/allwinner-h3-sysctrl.h b/include/hw/misc/allwinner-h3-sysctrl.h |
42 | + * + named GPIO inputs ahb_ppcexp{0,1,2,3}_irq_status | 65 | new file mode 100644 |
43 | */ | 66 | index XXXXXXX..XXXXXXX |
44 | 67 | --- /dev/null | |
45 | #ifndef IOTKIT_SECCTL_H | 68 | +++ b/include/hw/misc/allwinner-h3-sysctrl.h |
46 | @@ -XXX,XX +XXX,XX @@ | 69 | @@ -XXX,XX +XXX,XX @@ |
47 | #define TYPE_IOTKIT_SECCTL "iotkit-secctl" | 70 | +/* |
48 | #define IOTKIT_SECCTL(obj) OBJECT_CHECK(IoTKitSecCtl, (obj), TYPE_IOTKIT_SECCTL) | 71 | + * Allwinner H3 System Control emulation |
49 | 72 | + * | |
50 | -typedef struct IoTKitSecCtl { | 73 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> |
51 | +#define IOTS_APB_PPC0_NUM_PORTS 3 | 74 | + * |
52 | +#define IOTS_APB_PPC1_NUM_PORTS 1 | 75 | + * This program is free software: you can redistribute it and/or modify |
53 | +#define IOTS_PPC_NUM_PORTS 16 | 76 | + * it under the terms of the GNU General Public License as published by |
54 | +#define IOTS_NUM_APB_PPC 2 | 77 | + * the Free Software Foundation, either version 2 of the License, or |
55 | +#define IOTS_NUM_APB_EXP_PPC 4 | 78 | + * (at your option) any later version. |
56 | +#define IOTS_NUM_AHB_EXP_PPC 4 | 79 | + * |
57 | + | 80 | + * This program is distributed in the hope that it will be useful, |
58 | +typedef struct IoTKitSecCtl IoTKitSecCtl; | 81 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
59 | + | 82 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
60 | +/* State and IRQ lines relating to a PPC. For the | 83 | + * GNU General Public License for more details. |
61 | + * PPCs in the IoTKit not all the IRQ lines are used. | 84 | + * |
62 | + */ | 85 | + * You should have received a copy of the GNU General Public License |
63 | +typedef struct IoTKitSecCtlPPC { | 86 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. |
64 | + qemu_irq nonsec[IOTS_PPC_NUM_PORTS]; | 87 | + */ |
65 | + qemu_irq ap[IOTS_PPC_NUM_PORTS]; | 88 | + |
66 | + qemu_irq irq_enable; | 89 | +#ifndef HW_MISC_ALLWINNER_H3_SYSCTRL_H |
67 | + qemu_irq irq_clear; | 90 | +#define HW_MISC_ALLWINNER_H3_SYSCTRL_H |
68 | + | 91 | + |
69 | + uint32_t ns; | 92 | +#include "qom/object.h" |
70 | + uint32_t sp; | 93 | +#include "hw/sysbus.h" |
71 | + uint32_t nsp; | 94 | + |
72 | + | 95 | +/** |
73 | + /* Number of ports actually present */ | 96 | + * @name Constants |
74 | + int numports; | 97 | + * @{ |
75 | + /* Offset of this PPC's interrupt bits in SECPPCINTSTAT */ | 98 | + */ |
76 | + int irq_bit_offset; | 99 | + |
77 | + IoTKitSecCtl *parent; | 100 | +/** Highest register address used by System Control device */ |
78 | +} IoTKitSecCtlPPC; | 101 | +#define AW_H3_SYSCTRL_REGS_MAXADDR (0x30) |
79 | + | 102 | + |
80 | +struct IoTKitSecCtl { | 103 | +/** Total number of known registers */ |
81 | /*< private >*/ | 104 | +#define AW_H3_SYSCTRL_REGS_NUM ((AW_H3_SYSCTRL_REGS_MAXADDR / \ |
82 | SysBusDevice parent_obj; | 105 | + sizeof(uint32_t)) + 1) |
83 | 106 | + | |
84 | /*< public >*/ | 107 | +/** @} */ |
85 | + qemu_irq sec_resp_cfg; | 108 | + |
86 | 109 | +/** | |
87 | MemoryRegion s_regs; | 110 | + * @name Object model |
88 | MemoryRegion ns_regs; | 111 | + * @{ |
89 | -} IoTKitSecCtl; | 112 | + */ |
90 | + | 113 | + |
91 | + uint32_t secppcintstat; | 114 | +#define TYPE_AW_H3_SYSCTRL "allwinner-h3-sysctrl" |
92 | + uint32_t secppcinten; | 115 | +#define AW_H3_SYSCTRL(obj) \ |
93 | + uint32_t secrespcfg; | 116 | + OBJECT_CHECK(AwH3SysCtrlState, (obj), TYPE_AW_H3_SYSCTRL) |
94 | + | 117 | + |
95 | + IoTKitSecCtlPPC apb[IOTS_NUM_APB_PPC]; | 118 | +/** @} */ |
96 | + IoTKitSecCtlPPC apbexp[IOTS_NUM_APB_EXP_PPC]; | 119 | + |
97 | + IoTKitSecCtlPPC ahbexp[IOTS_NUM_APB_EXP_PPC]; | 120 | +/** |
98 | +}; | 121 | + * Allwinner H3 System Control object instance state |
99 | 122 | + */ | |
100 | #endif | 123 | +typedef struct AwH3SysCtrlState { |
101 | diff --git a/hw/misc/iotkit-secctl.c b/hw/misc/iotkit-secctl.c | 124 | + /*< private >*/ |
125 | + SysBusDevice parent_obj; | ||
126 | + /*< public >*/ | ||
127 | + | ||
128 | + /** Maps I/O registers in physical memory */ | ||
129 | + MemoryRegion iomem; | ||
130 | + | ||
131 | + /** Array of hardware registers */ | ||
132 | + uint32_t regs[AW_H3_SYSCTRL_REGS_NUM]; | ||
133 | + | ||
134 | +} AwH3SysCtrlState; | ||
135 | + | ||
136 | +#endif /* HW_MISC_ALLWINNER_H3_SYSCTRL_H */ | ||
137 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
102 | index XXXXXXX..XXXXXXX 100644 | 138 | index XXXXXXX..XXXXXXX 100644 |
103 | --- a/hw/misc/iotkit-secctl.c | 139 | --- a/hw/arm/allwinner-h3.c |
104 | +++ b/hw/misc/iotkit-secctl.c | 140 | +++ b/hw/arm/allwinner-h3.c |
105 | @@ -XXX,XX +XXX,XX @@ static const uint8_t iotkit_secctl_ns_idregs[] = { | 141 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { |
106 | 0x0d, 0xf0, 0x05, 0xb1, | 142 | [AW_H3_SRAM_A1] = 0x00000000, |
107 | }; | 143 | [AW_H3_SRAM_A2] = 0x00044000, |
108 | 144 | [AW_H3_SRAM_C] = 0x00010000, | |
109 | +/* The register sets for the various PPCs (AHB internal, APB internal, | 145 | + [AW_H3_SYSCTRL] = 0x01c00000, |
110 | + * AHB expansion, APB expansion) are all set up so that they are | 146 | [AW_H3_EHCI0] = 0x01c1a000, |
111 | + * in 16-aligned blocks so offsets 0xN0, 0xN4, 0xN8, 0xNC are PPCs | 147 | [AW_H3_OHCI0] = 0x01c1a400, |
112 | + * 0, 1, 2, 3 of that type, so we can convert a register address offset | 148 | [AW_H3_EHCI1] = 0x01c1b000, |
113 | + * into an an index into a PPC array easily. | 149 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { |
114 | + */ | 150 | } unimplemented[] = { |
115 | +static inline int offset_to_ppc_idx(uint32_t offset) | 151 | { "d-engine", 0x01000000, 4 * MiB }, |
116 | +{ | 152 | { "d-inter", 0x01400000, 128 * KiB }, |
117 | + return extract32(offset, 2, 2); | 153 | - { "syscon", 0x01c00000, 4 * KiB }, |
118 | +} | 154 | { "dma", 0x01c02000, 4 * KiB }, |
119 | + | 155 | { "nfdc", 0x01c03000, 4 * KiB }, |
120 | +typedef void PerPPCFunction(IoTKitSecCtlPPC *ppc); | 156 | { "ts", 0x01c06000, 4 * KiB }, |
121 | + | 157 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) |
122 | +static void foreach_ppc(IoTKitSecCtl *s, PerPPCFunction *fn) | 158 | |
123 | +{ | 159 | sysbus_init_child_obj(obj, "ccu", &s->ccu, sizeof(s->ccu), |
124 | + int i; | 160 | TYPE_AW_H3_CCU); |
125 | + | 161 | + |
126 | + for (i = 0; i < IOTS_NUM_APB_PPC; i++) { | 162 | + sysbus_init_child_obj(obj, "sysctrl", &s->sysctrl, sizeof(s->sysctrl), |
127 | + fn(&s->apb[i]); | 163 | + TYPE_AW_H3_SYSCTRL); |
164 | } | ||
165 | |||
166 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
167 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
168 | qdev_init_nofail(DEVICE(&s->ccu)); | ||
169 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccu), 0, s->memmap[AW_H3_CCU]); | ||
170 | |||
171 | + /* System Control */ | ||
172 | + qdev_init_nofail(DEVICE(&s->sysctrl)); | ||
173 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysctrl), 0, s->memmap[AW_H3_SYSCTRL]); | ||
174 | + | ||
175 | /* Universal Serial Bus */ | ||
176 | sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], | ||
177 | qdev_get_gpio_in(DEVICE(&s->gic), | ||
178 | diff --git a/hw/misc/allwinner-h3-sysctrl.c b/hw/misc/allwinner-h3-sysctrl.c | ||
179 | new file mode 100644 | ||
180 | index XXXXXXX..XXXXXXX | ||
181 | --- /dev/null | ||
182 | +++ b/hw/misc/allwinner-h3-sysctrl.c | ||
183 | @@ -XXX,XX +XXX,XX @@ | ||
184 | +/* | ||
185 | + * Allwinner H3 System Control emulation | ||
186 | + * | ||
187 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
188 | + * | ||
189 | + * This program is free software: you can redistribute it and/or modify | ||
190 | + * it under the terms of the GNU General Public License as published by | ||
191 | + * the Free Software Foundation, either version 2 of the License, or | ||
192 | + * (at your option) any later version. | ||
193 | + * | ||
194 | + * This program is distributed in the hope that it will be useful, | ||
195 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
196 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
197 | + * GNU General Public License for more details. | ||
198 | + * | ||
199 | + * You should have received a copy of the GNU General Public License | ||
200 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
201 | + */ | ||
202 | + | ||
203 | +#include "qemu/osdep.h" | ||
204 | +#include "qemu/units.h" | ||
205 | +#include "hw/sysbus.h" | ||
206 | +#include "migration/vmstate.h" | ||
207 | +#include "qemu/log.h" | ||
208 | +#include "qemu/module.h" | ||
209 | +#include "hw/misc/allwinner-h3-sysctrl.h" | ||
210 | + | ||
211 | +/* System Control register offsets */ | ||
212 | +enum { | ||
213 | + REG_VER = 0x24, /* Version */ | ||
214 | + REG_EMAC_PHY_CLK = 0x30, /* EMAC PHY Clock */ | ||
215 | +}; | ||
216 | + | ||
217 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) | ||
218 | + | ||
219 | +/* System Control register reset values */ | ||
220 | +enum { | ||
221 | + REG_VER_RST = 0x0, | ||
222 | + REG_EMAC_PHY_CLK_RST = 0x58000, | ||
223 | +}; | ||
224 | + | ||
225 | +static uint64_t allwinner_h3_sysctrl_read(void *opaque, hwaddr offset, | ||
226 | + unsigned size) | ||
227 | +{ | ||
228 | + const AwH3SysCtrlState *s = AW_H3_SYSCTRL(opaque); | ||
229 | + const uint32_t idx = REG_INDEX(offset); | ||
230 | + | ||
231 | + if (idx >= AW_H3_SYSCTRL_REGS_NUM) { | ||
232 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
233 | + __func__, (uint32_t)offset); | ||
234 | + return 0; | ||
128 | + } | 235 | + } |
129 | + for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) { | 236 | + |
130 | + fn(&s->apbexp[i]); | 237 | + return s->regs[idx]; |
238 | +} | ||
239 | + | ||
240 | +static void allwinner_h3_sysctrl_write(void *opaque, hwaddr offset, | ||
241 | + uint64_t val, unsigned size) | ||
242 | +{ | ||
243 | + AwH3SysCtrlState *s = AW_H3_SYSCTRL(opaque); | ||
244 | + const uint32_t idx = REG_INDEX(offset); | ||
245 | + | ||
246 | + if (idx >= AW_H3_SYSCTRL_REGS_NUM) { | ||
247 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
248 | + __func__, (uint32_t)offset); | ||
249 | + return; | ||
131 | + } | 250 | + } |
132 | + for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) { | 251 | + |
133 | + fn(&s->ahbexp[i]); | 252 | + switch (offset) { |
253 | + case REG_VER: /* Version */ | ||
254 | + break; | ||
255 | + default: | ||
256 | + s->regs[idx] = (uint32_t) val; | ||
257 | + break; | ||
134 | + } | 258 | + } |
135 | +} | 259 | +} |
136 | + | 260 | + |
137 | static MemTxResult iotkit_secctl_s_read(void *opaque, hwaddr addr, | 261 | +static const MemoryRegionOps allwinner_h3_sysctrl_ops = { |
138 | uint64_t *pdata, | 262 | + .read = allwinner_h3_sysctrl_read, |
139 | unsigned size, MemTxAttrs attrs) | 263 | + .write = allwinner_h3_sysctrl_write, |
140 | { | 264 | + .endianness = DEVICE_NATIVE_ENDIAN, |
141 | uint64_t r; | 265 | + .valid = { |
142 | uint32_t offset = addr & ~0x3; | 266 | + .min_access_size = 4, |
143 | + IoTKitSecCtl *s = IOTKIT_SECCTL(opaque); | 267 | + .max_access_size = 4, |
144 | 268 | + }, | |
145 | switch (offset) { | 269 | + .impl.min_access_size = 4, |
146 | case A_AHBNSPPC0: | 270 | +}; |
147 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_s_read(void *opaque, hwaddr addr, | 271 | + |
148 | r = 0; | 272 | +static void allwinner_h3_sysctrl_reset(DeviceState *dev) |
149 | break; | 273 | +{ |
150 | case A_SECRESPCFG: | 274 | + AwH3SysCtrlState *s = AW_H3_SYSCTRL(dev); |
151 | - case A_NSCCFG: | 275 | + |
152 | - case A_SECMPCINTSTATUS: | 276 | + /* Set default values for registers */ |
153 | + r = s->secrespcfg; | 277 | + s->regs[REG_INDEX(REG_VER)] = REG_VER_RST; |
154 | + break; | 278 | + s->regs[REG_INDEX(REG_EMAC_PHY_CLK)] = REG_EMAC_PHY_CLK_RST; |
155 | case A_SECPPCINTSTAT: | 279 | +} |
156 | + r = s->secppcintstat; | 280 | + |
157 | + break; | 281 | +static void allwinner_h3_sysctrl_init(Object *obj) |
158 | case A_SECPPCINTEN: | 282 | +{ |
159 | - case A_SECMSCINTSTAT: | 283 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
160 | - case A_SECMSCINTEN: | 284 | + AwH3SysCtrlState *s = AW_H3_SYSCTRL(obj); |
161 | - case A_BRGINTSTAT: | 285 | + |
162 | - case A_BRGINTEN: | 286 | + /* Memory mapping */ |
163 | + r = s->secppcinten; | 287 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_h3_sysctrl_ops, s, |
164 | + break; | 288 | + TYPE_AW_H3_SYSCTRL, 4 * KiB); |
165 | case A_AHBNSPPCEXP0: | 289 | + sysbus_init_mmio(sbd, &s->iomem); |
166 | case A_AHBNSPPCEXP1: | 290 | +} |
167 | case A_AHBNSPPCEXP2: | 291 | + |
168 | case A_AHBNSPPCEXP3: | 292 | +static const VMStateDescription allwinner_h3_sysctrl_vmstate = { |
169 | + r = s->ahbexp[offset_to_ppc_idx(offset)].ns; | 293 | + .name = "allwinner-h3-sysctrl", |
170 | + break; | ||
171 | case A_APBNSPPC0: | ||
172 | case A_APBNSPPC1: | ||
173 | + r = s->apb[offset_to_ppc_idx(offset)].ns; | ||
174 | + break; | ||
175 | case A_APBNSPPCEXP0: | ||
176 | case A_APBNSPPCEXP1: | ||
177 | case A_APBNSPPCEXP2: | ||
178 | case A_APBNSPPCEXP3: | ||
179 | + r = s->apbexp[offset_to_ppc_idx(offset)].ns; | ||
180 | + break; | ||
181 | case A_AHBSPPPCEXP0: | ||
182 | case A_AHBSPPPCEXP1: | ||
183 | case A_AHBSPPPCEXP2: | ||
184 | case A_AHBSPPPCEXP3: | ||
185 | + r = s->apbexp[offset_to_ppc_idx(offset)].sp; | ||
186 | + break; | ||
187 | case A_APBSPPPC0: | ||
188 | case A_APBSPPPC1: | ||
189 | + r = s->apb[offset_to_ppc_idx(offset)].sp; | ||
190 | + break; | ||
191 | case A_APBSPPPCEXP0: | ||
192 | case A_APBSPPPCEXP1: | ||
193 | case A_APBSPPPCEXP2: | ||
194 | case A_APBSPPPCEXP3: | ||
195 | + r = s->apbexp[offset_to_ppc_idx(offset)].sp; | ||
196 | + break; | ||
197 | + case A_NSCCFG: | ||
198 | + case A_SECMPCINTSTATUS: | ||
199 | + case A_SECMSCINTSTAT: | ||
200 | + case A_SECMSCINTEN: | ||
201 | + case A_BRGINTSTAT: | ||
202 | + case A_BRGINTEN: | ||
203 | case A_NSMSCEXP: | ||
204 | qemu_log_mask(LOG_UNIMP, | ||
205 | "IoTKit SecCtl S block read: " | ||
206 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_s_read(void *opaque, hwaddr addr, | ||
207 | return MEMTX_OK; | ||
208 | } | ||
209 | |||
210 | +static void iotkit_secctl_update_ppc_ap(IoTKitSecCtlPPC *ppc) | ||
211 | +{ | ||
212 | + int i; | ||
213 | + | ||
214 | + for (i = 0; i < ppc->numports; i++) { | ||
215 | + bool v; | ||
216 | + | ||
217 | + if (extract32(ppc->ns, i, 1)) { | ||
218 | + v = extract32(ppc->nsp, i, 1); | ||
219 | + } else { | ||
220 | + v = extract32(ppc->sp, i, 1); | ||
221 | + } | ||
222 | + qemu_set_irq(ppc->ap[i], v); | ||
223 | + } | ||
224 | +} | ||
225 | + | ||
226 | +static void iotkit_secctl_ppc_ns_write(IoTKitSecCtlPPC *ppc, uint32_t value) | ||
227 | +{ | ||
228 | + int i; | ||
229 | + | ||
230 | + ppc->ns = value & MAKE_64BIT_MASK(0, ppc->numports); | ||
231 | + for (i = 0; i < ppc->numports; i++) { | ||
232 | + qemu_set_irq(ppc->nonsec[i], extract32(ppc->ns, i, 1)); | ||
233 | + } | ||
234 | + iotkit_secctl_update_ppc_ap(ppc); | ||
235 | +} | ||
236 | + | ||
237 | +static void iotkit_secctl_ppc_sp_write(IoTKitSecCtlPPC *ppc, uint32_t value) | ||
238 | +{ | ||
239 | + ppc->sp = value & MAKE_64BIT_MASK(0, ppc->numports); | ||
240 | + iotkit_secctl_update_ppc_ap(ppc); | ||
241 | +} | ||
242 | + | ||
243 | +static void iotkit_secctl_ppc_nsp_write(IoTKitSecCtlPPC *ppc, uint32_t value) | ||
244 | +{ | ||
245 | + ppc->nsp = value & MAKE_64BIT_MASK(0, ppc->numports); | ||
246 | + iotkit_secctl_update_ppc_ap(ppc); | ||
247 | +} | ||
248 | + | ||
249 | +static void iotkit_secctl_ppc_update_irq_clear(IoTKitSecCtlPPC *ppc) | ||
250 | +{ | ||
251 | + uint32_t value = ppc->parent->secppcintstat; | ||
252 | + | ||
253 | + qemu_set_irq(ppc->irq_clear, extract32(value, ppc->irq_bit_offset, 1)); | ||
254 | +} | ||
255 | + | ||
256 | +static void iotkit_secctl_ppc_update_irq_enable(IoTKitSecCtlPPC *ppc) | ||
257 | +{ | ||
258 | + uint32_t value = ppc->parent->secppcinten; | ||
259 | + | ||
260 | + qemu_set_irq(ppc->irq_enable, extract32(value, ppc->irq_bit_offset, 1)); | ||
261 | +} | ||
262 | + | ||
263 | static MemTxResult iotkit_secctl_s_write(void *opaque, hwaddr addr, | ||
264 | uint64_t value, | ||
265 | unsigned size, MemTxAttrs attrs) | ||
266 | { | ||
267 | + IoTKitSecCtl *s = IOTKIT_SECCTL(opaque); | ||
268 | uint32_t offset = addr; | ||
269 | + IoTKitSecCtlPPC *ppc; | ||
270 | |||
271 | trace_iotkit_secctl_s_write(offset, value, size); | ||
272 | |||
273 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_s_write(void *opaque, hwaddr addr, | ||
274 | |||
275 | switch (offset) { | ||
276 | case A_SECRESPCFG: | ||
277 | - case A_NSCCFG: | ||
278 | + value &= 1; | ||
279 | + s->secrespcfg = value; | ||
280 | + qemu_set_irq(s->sec_resp_cfg, s->secrespcfg); | ||
281 | + break; | ||
282 | case A_SECPPCINTCLR: | ||
283 | + value &= 0x00f000f3; | ||
284 | + foreach_ppc(s, iotkit_secctl_ppc_update_irq_clear); | ||
285 | + break; | ||
286 | case A_SECPPCINTEN: | ||
287 | - case A_SECMSCINTCLR: | ||
288 | - case A_SECMSCINTEN: | ||
289 | - case A_BRGINTCLR: | ||
290 | - case A_BRGINTEN: | ||
291 | + s->secppcinten = value & 0x00f000f3; | ||
292 | + foreach_ppc(s, iotkit_secctl_ppc_update_irq_enable); | ||
293 | + break; | ||
294 | case A_AHBNSPPCEXP0: | ||
295 | case A_AHBNSPPCEXP1: | ||
296 | case A_AHBNSPPCEXP2: | ||
297 | case A_AHBNSPPCEXP3: | ||
298 | + ppc = &s->ahbexp[offset_to_ppc_idx(offset)]; | ||
299 | + iotkit_secctl_ppc_ns_write(ppc, value); | ||
300 | + break; | ||
301 | case A_APBNSPPC0: | ||
302 | case A_APBNSPPC1: | ||
303 | + ppc = &s->apb[offset_to_ppc_idx(offset)]; | ||
304 | + iotkit_secctl_ppc_ns_write(ppc, value); | ||
305 | + break; | ||
306 | case A_APBNSPPCEXP0: | ||
307 | case A_APBNSPPCEXP1: | ||
308 | case A_APBNSPPCEXP2: | ||
309 | case A_APBNSPPCEXP3: | ||
310 | + ppc = &s->apbexp[offset_to_ppc_idx(offset)]; | ||
311 | + iotkit_secctl_ppc_ns_write(ppc, value); | ||
312 | + break; | ||
313 | case A_AHBSPPPCEXP0: | ||
314 | case A_AHBSPPPCEXP1: | ||
315 | case A_AHBSPPPCEXP2: | ||
316 | case A_AHBSPPPCEXP3: | ||
317 | + ppc = &s->ahbexp[offset_to_ppc_idx(offset)]; | ||
318 | + iotkit_secctl_ppc_sp_write(ppc, value); | ||
319 | + break; | ||
320 | case A_APBSPPPC0: | ||
321 | case A_APBSPPPC1: | ||
322 | + ppc = &s->apb[offset_to_ppc_idx(offset)]; | ||
323 | + iotkit_secctl_ppc_sp_write(ppc, value); | ||
324 | + break; | ||
325 | case A_APBSPPPCEXP0: | ||
326 | case A_APBSPPPCEXP1: | ||
327 | case A_APBSPPPCEXP2: | ||
328 | case A_APBSPPPCEXP3: | ||
329 | + ppc = &s->apbexp[offset_to_ppc_idx(offset)]; | ||
330 | + iotkit_secctl_ppc_sp_write(ppc, value); | ||
331 | + break; | ||
332 | + case A_NSCCFG: | ||
333 | + case A_SECMSCINTCLR: | ||
334 | + case A_SECMSCINTEN: | ||
335 | + case A_BRGINTCLR: | ||
336 | + case A_BRGINTEN: | ||
337 | qemu_log_mask(LOG_UNIMP, | ||
338 | "IoTKit SecCtl S block write: " | ||
339 | "unimplemented offset 0x%x\n", offset); | ||
340 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_ns_read(void *opaque, hwaddr addr, | ||
341 | uint64_t *pdata, | ||
342 | unsigned size, MemTxAttrs attrs) | ||
343 | { | ||
344 | + IoTKitSecCtl *s = IOTKIT_SECCTL(opaque); | ||
345 | uint64_t r; | ||
346 | uint32_t offset = addr & ~0x3; | ||
347 | |||
348 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_ns_read(void *opaque, hwaddr addr, | ||
349 | case A_AHBNSPPPCEXP1: | ||
350 | case A_AHBNSPPPCEXP2: | ||
351 | case A_AHBNSPPPCEXP3: | ||
352 | + r = s->ahbexp[offset_to_ppc_idx(offset)].nsp; | ||
353 | + break; | ||
354 | case A_APBNSPPPC0: | ||
355 | case A_APBNSPPPC1: | ||
356 | + r = s->apb[offset_to_ppc_idx(offset)].nsp; | ||
357 | + break; | ||
358 | case A_APBNSPPPCEXP0: | ||
359 | case A_APBNSPPPCEXP1: | ||
360 | case A_APBNSPPPCEXP2: | ||
361 | case A_APBNSPPPCEXP3: | ||
362 | - qemu_log_mask(LOG_UNIMP, | ||
363 | - "IoTKit SecCtl NS block read: " | ||
364 | - "unimplemented offset 0x%x\n", offset); | ||
365 | + r = s->apbexp[offset_to_ppc_idx(offset)].nsp; | ||
366 | break; | ||
367 | case A_PID4: | ||
368 | case A_PID5: | ||
369 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_ns_write(void *opaque, hwaddr addr, | ||
370 | uint64_t value, | ||
371 | unsigned size, MemTxAttrs attrs) | ||
372 | { | ||
373 | + IoTKitSecCtl *s = IOTKIT_SECCTL(opaque); | ||
374 | uint32_t offset = addr; | ||
375 | + IoTKitSecCtlPPC *ppc; | ||
376 | |||
377 | trace_iotkit_secctl_ns_write(offset, value, size); | ||
378 | |||
379 | @@ -XXX,XX +XXX,XX @@ static MemTxResult iotkit_secctl_ns_write(void *opaque, hwaddr addr, | ||
380 | case A_AHBNSPPPCEXP1: | ||
381 | case A_AHBNSPPPCEXP2: | ||
382 | case A_AHBNSPPPCEXP3: | ||
383 | + ppc = &s->ahbexp[offset_to_ppc_idx(offset)]; | ||
384 | + iotkit_secctl_ppc_nsp_write(ppc, value); | ||
385 | + break; | ||
386 | case A_APBNSPPPC0: | ||
387 | case A_APBNSPPPC1: | ||
388 | + ppc = &s->apb[offset_to_ppc_idx(offset)]; | ||
389 | + iotkit_secctl_ppc_nsp_write(ppc, value); | ||
390 | + break; | ||
391 | case A_APBNSPPPCEXP0: | ||
392 | case A_APBNSPPPCEXP1: | ||
393 | case A_APBNSPPPCEXP2: | ||
394 | case A_APBNSPPPCEXP3: | ||
395 | - qemu_log_mask(LOG_UNIMP, | ||
396 | - "IoTKit SecCtl NS block write: " | ||
397 | - "unimplemented offset 0x%x\n", offset); | ||
398 | + ppc = &s->apbexp[offset_to_ppc_idx(offset)]; | ||
399 | + iotkit_secctl_ppc_nsp_write(ppc, value); | ||
400 | break; | ||
401 | case A_AHBNSPPPC0: | ||
402 | case A_PID4: | ||
403 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps iotkit_secctl_ns_ops = { | ||
404 | .impl.max_access_size = 4, | ||
405 | }; | ||
406 | |||
407 | +static void iotkit_secctl_reset_ppc(IoTKitSecCtlPPC *ppc) | ||
408 | +{ | ||
409 | + ppc->ns = 0; | ||
410 | + ppc->sp = 0; | ||
411 | + ppc->nsp = 0; | ||
412 | +} | ||
413 | + | ||
414 | static void iotkit_secctl_reset(DeviceState *dev) | ||
415 | { | ||
416 | + IoTKitSecCtl *s = IOTKIT_SECCTL(dev); | ||
417 | |||
418 | + s->secppcintstat = 0; | ||
419 | + s->secppcinten = 0; | ||
420 | + s->secrespcfg = 0; | ||
421 | + | ||
422 | + foreach_ppc(s, iotkit_secctl_reset_ppc); | ||
423 | +} | ||
424 | + | ||
425 | +static void iotkit_secctl_ppc_irqstatus(void *opaque, int n, int level) | ||
426 | +{ | ||
427 | + IoTKitSecCtlPPC *ppc = opaque; | ||
428 | + IoTKitSecCtl *s = IOTKIT_SECCTL(ppc->parent); | ||
429 | + int irqbit = ppc->irq_bit_offset + n; | ||
430 | + | ||
431 | + s->secppcintstat = deposit32(s->secppcintstat, irqbit, 1, level); | ||
432 | +} | ||
433 | + | ||
434 | +static void iotkit_secctl_init_ppc(IoTKitSecCtl *s, | ||
435 | + IoTKitSecCtlPPC *ppc, | ||
436 | + const char *name, | ||
437 | + int numports, | ||
438 | + int irq_bit_offset) | ||
439 | +{ | ||
440 | + char *gpioname; | ||
441 | + DeviceState *dev = DEVICE(s); | ||
442 | + | ||
443 | + ppc->numports = numports; | ||
444 | + ppc->irq_bit_offset = irq_bit_offset; | ||
445 | + ppc->parent = s; | ||
446 | + | ||
447 | + gpioname = g_strdup_printf("%s_nonsec", name); | ||
448 | + qdev_init_gpio_out_named(dev, ppc->nonsec, gpioname, numports); | ||
449 | + g_free(gpioname); | ||
450 | + gpioname = g_strdup_printf("%s_ap", name); | ||
451 | + qdev_init_gpio_out_named(dev, ppc->ap, gpioname, numports); | ||
452 | + g_free(gpioname); | ||
453 | + gpioname = g_strdup_printf("%s_irq_enable", name); | ||
454 | + qdev_init_gpio_out_named(dev, &ppc->irq_enable, gpioname, 1); | ||
455 | + g_free(gpioname); | ||
456 | + gpioname = g_strdup_printf("%s_irq_clear", name); | ||
457 | + qdev_init_gpio_out_named(dev, &ppc->irq_clear, gpioname, 1); | ||
458 | + g_free(gpioname); | ||
459 | + gpioname = g_strdup_printf("%s_irq_status", name); | ||
460 | + qdev_init_gpio_in_named_with_opaque(dev, iotkit_secctl_ppc_irqstatus, | ||
461 | + ppc, gpioname, 1); | ||
462 | + g_free(gpioname); | ||
463 | } | ||
464 | |||
465 | static void iotkit_secctl_init(Object *obj) | ||
466 | { | ||
467 | IoTKitSecCtl *s = IOTKIT_SECCTL(obj); | ||
468 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
469 | + DeviceState *dev = DEVICE(obj); | ||
470 | + int i; | ||
471 | + | ||
472 | + iotkit_secctl_init_ppc(s, &s->apb[0], "apb_ppc0", | ||
473 | + IOTS_APB_PPC0_NUM_PORTS, 0); | ||
474 | + iotkit_secctl_init_ppc(s, &s->apb[1], "apb_ppc1", | ||
475 | + IOTS_APB_PPC1_NUM_PORTS, 1); | ||
476 | + | ||
477 | + for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) { | ||
478 | + IoTKitSecCtlPPC *ppc = &s->apbexp[i]; | ||
479 | + char *ppcname = g_strdup_printf("apb_ppcexp%d", i); | ||
480 | + iotkit_secctl_init_ppc(s, ppc, ppcname, IOTS_PPC_NUM_PORTS, 4 + i); | ||
481 | + g_free(ppcname); | ||
482 | + } | ||
483 | + for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) { | ||
484 | + IoTKitSecCtlPPC *ppc = &s->ahbexp[i]; | ||
485 | + char *ppcname = g_strdup_printf("ahb_ppcexp%d", i); | ||
486 | + iotkit_secctl_init_ppc(s, ppc, ppcname, IOTS_PPC_NUM_PORTS, 20 + i); | ||
487 | + g_free(ppcname); | ||
488 | + } | ||
489 | + | ||
490 | + qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1); | ||
491 | |||
492 | memory_region_init_io(&s->s_regs, obj, &iotkit_secctl_s_ops, | ||
493 | s, "iotkit-secctl-s-regs", 0x1000); | ||
494 | @@ -XXX,XX +XXX,XX @@ static void iotkit_secctl_init(Object *obj) | ||
495 | sysbus_init_mmio(sbd, &s->ns_regs); | ||
496 | } | ||
497 | |||
498 | +static const VMStateDescription iotkit_secctl_ppc_vmstate = { | ||
499 | + .name = "iotkit-secctl-ppc", | ||
500 | + .version_id = 1, | 294 | + .version_id = 1, |
501 | + .minimum_version_id = 1, | 295 | + .minimum_version_id = 1, |
502 | + .fields = (VMStateField[]) { | 296 | + .fields = (VMStateField[]) { |
503 | + VMSTATE_UINT32(ns, IoTKitSecCtlPPC), | 297 | + VMSTATE_UINT32_ARRAY(regs, AwH3SysCtrlState, AW_H3_SYSCTRL_REGS_NUM), |
504 | + VMSTATE_UINT32(sp, IoTKitSecCtlPPC), | ||
505 | + VMSTATE_UINT32(nsp, IoTKitSecCtlPPC), | ||
506 | + VMSTATE_END_OF_LIST() | 298 | + VMSTATE_END_OF_LIST() |
507 | + } | 299 | + } |
508 | +}; | 300 | +}; |
509 | + | 301 | + |
510 | static const VMStateDescription iotkit_secctl_vmstate = { | 302 | +static void allwinner_h3_sysctrl_class_init(ObjectClass *klass, void *data) |
511 | .name = "iotkit-secctl", | 303 | +{ |
512 | .version_id = 1, | 304 | + DeviceClass *dc = DEVICE_CLASS(klass); |
513 | .minimum_version_id = 1, | 305 | + |
514 | .fields = (VMStateField[]) { | 306 | + dc->reset = allwinner_h3_sysctrl_reset; |
515 | + VMSTATE_UINT32(secppcintstat, IoTKitSecCtl), | 307 | + dc->vmsd = &allwinner_h3_sysctrl_vmstate; |
516 | + VMSTATE_UINT32(secppcinten, IoTKitSecCtl), | 308 | +} |
517 | + VMSTATE_UINT32(secrespcfg, IoTKitSecCtl), | 309 | + |
518 | + VMSTATE_STRUCT_ARRAY(apb, IoTKitSecCtl, IOTS_NUM_APB_PPC, 1, | 310 | +static const TypeInfo allwinner_h3_sysctrl_info = { |
519 | + iotkit_secctl_ppc_vmstate, IoTKitSecCtlPPC), | 311 | + .name = TYPE_AW_H3_SYSCTRL, |
520 | + VMSTATE_STRUCT_ARRAY(apbexp, IoTKitSecCtl, IOTS_NUM_APB_EXP_PPC, 1, | 312 | + .parent = TYPE_SYS_BUS_DEVICE, |
521 | + iotkit_secctl_ppc_vmstate, IoTKitSecCtlPPC), | 313 | + .instance_init = allwinner_h3_sysctrl_init, |
522 | + VMSTATE_STRUCT_ARRAY(ahbexp, IoTKitSecCtl, IOTS_NUM_AHB_EXP_PPC, 1, | 314 | + .instance_size = sizeof(AwH3SysCtrlState), |
523 | + iotkit_secctl_ppc_vmstate, IoTKitSecCtlPPC), | 315 | + .class_init = allwinner_h3_sysctrl_class_init, |
524 | VMSTATE_END_OF_LIST() | 316 | +}; |
525 | } | 317 | + |
526 | }; | 318 | +static void allwinner_h3_sysctrl_register(void) |
319 | +{ | ||
320 | + type_register_static(&allwinner_h3_sysctrl_info); | ||
321 | +} | ||
322 | + | ||
323 | +type_init(allwinner_h3_sysctrl_register) | ||
527 | -- | 324 | -- |
528 | 2.16.2 | 325 | 2.20.1 |
529 | 326 | ||
530 | 327 | diff view generated by jsdifflib |
1 | Add a model of the TrustZone peripheral protection controller (PPC), | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | which is used to gate transactions to non-TZ-aware peripherals so | 2 | |
3 | that secure software can configure them to not be accessible to | 3 | Various Allwinner System on Chip designs contain multiple processors |
4 | non-secure software. | 4 | that can be configured and reset using the generic CPU Configuration |
5 | 5 | module interface. This commit adds support for the Allwinner CPU | |
6 | configuration interface which emulates the following features: | ||
7 | |||
8 | * CPU reset | ||
9 | * CPU status | ||
10 | |||
11 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
12 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
13 | Message-id: 20200311221854.30370-7-nieklinnenbank@gmail.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20180220180325.29818-15-peter.maydell@linaro.org | ||
9 | --- | 15 | --- |
10 | hw/misc/Makefile.objs | 2 + | 16 | hw/misc/Makefile.objs | 1 + |
11 | include/hw/misc/tz-ppc.h | 101 ++++++++++++++ | 17 | include/hw/arm/allwinner-h3.h | 3 + |
12 | hw/misc/tz-ppc.c | 302 ++++++++++++++++++++++++++++++++++++++++ | 18 | include/hw/misc/allwinner-cpucfg.h | 52 ++++++ |
13 | default-configs/arm-softmmu.mak | 2 + | 19 | hw/arm/allwinner-h3.c | 9 +- |
14 | hw/misc/trace-events | 11 ++ | 20 | hw/misc/allwinner-cpucfg.c | 282 +++++++++++++++++++++++++++++ |
15 | 5 files changed, 418 insertions(+) | 21 | hw/misc/trace-events | 5 + |
16 | create mode 100644 include/hw/misc/tz-ppc.h | 22 | 6 files changed, 351 insertions(+), 1 deletion(-) |
17 | create mode 100644 hw/misc/tz-ppc.c | 23 | create mode 100644 include/hw/misc/allwinner-cpucfg.h |
24 | create mode 100644 hw/misc/allwinner-cpucfg.c | ||
18 | 25 | ||
19 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 26 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs |
20 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/misc/Makefile.objs | 28 | --- a/hw/misc/Makefile.objs |
22 | +++ b/hw/misc/Makefile.objs | 29 | +++ b/hw/misc/Makefile.objs |
23 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_MIPS_ITU) += mips_itu.o | 30 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_MACIO) += macio/ |
24 | obj-$(CONFIG_MPS2_FPGAIO) += mps2-fpgaio.o | 31 | common-obj-$(CONFIG_IVSHMEM_DEVICE) += ivshmem.o |
25 | obj-$(CONFIG_MPS2_SCC) += mps2-scc.o | 32 | |
26 | 33 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-ccu.o | |
27 | +obj-$(CONFIG_TZ_PPC) += tz-ppc.o | 34 | +obj-$(CONFIG_ALLWINNER_H3) += allwinner-cpucfg.o |
28 | + | 35 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-sysctrl.o |
29 | obj-$(CONFIG_PVPANIC) += pvpanic.o | 36 | common-obj-$(CONFIG_REALVIEW) += arm_sysctl.o |
30 | obj-$(CONFIG_HYPERV_TESTDEV) += hyperv_testdev.o | 37 | common-obj-$(CONFIG_NSERIES) += cbus.o |
31 | obj-$(CONFIG_AUX) += auxbus.o | 38 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h |
32 | diff --git a/include/hw/misc/tz-ppc.h b/include/hw/misc/tz-ppc.h | 39 | index XXXXXXX..XXXXXXX 100644 |
40 | --- a/include/hw/arm/allwinner-h3.h | ||
41 | +++ b/include/hw/arm/allwinner-h3.h | ||
42 | @@ -XXX,XX +XXX,XX @@ | ||
43 | #include "hw/timer/allwinner-a10-pit.h" | ||
44 | #include "hw/intc/arm_gic.h" | ||
45 | #include "hw/misc/allwinner-h3-ccu.h" | ||
46 | +#include "hw/misc/allwinner-cpucfg.h" | ||
47 | #include "hw/misc/allwinner-h3-sysctrl.h" | ||
48 | #include "target/arm/cpu.h" | ||
49 | |||
50 | @@ -XXX,XX +XXX,XX @@ enum { | ||
51 | AW_H3_GIC_CPU, | ||
52 | AW_H3_GIC_HYP, | ||
53 | AW_H3_GIC_VCPU, | ||
54 | + AW_H3_CPUCFG, | ||
55 | AW_H3_SDRAM | ||
56 | }; | ||
57 | |||
58 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
59 | const hwaddr *memmap; | ||
60 | AwA10PITState timer; | ||
61 | AwH3ClockCtlState ccu; | ||
62 | + AwCpuCfgState cpucfg; | ||
63 | AwH3SysCtrlState sysctrl; | ||
64 | GICState gic; | ||
65 | MemoryRegion sram_a1; | ||
66 | diff --git a/include/hw/misc/allwinner-cpucfg.h b/include/hw/misc/allwinner-cpucfg.h | ||
33 | new file mode 100644 | 67 | new file mode 100644 |
34 | index XXXXXXX..XXXXXXX | 68 | index XXXXXXX..XXXXXXX |
35 | --- /dev/null | 69 | --- /dev/null |
36 | +++ b/include/hw/misc/tz-ppc.h | 70 | +++ b/include/hw/misc/allwinner-cpucfg.h |
37 | @@ -XXX,XX +XXX,XX @@ | 71 | @@ -XXX,XX +XXX,XX @@ |
38 | +/* | 72 | +/* |
39 | + * ARM TrustZone peripheral protection controller emulation | 73 | + * Allwinner CPU Configuration Module emulation |
40 | + * | 74 | + * |
41 | + * Copyright (c) 2018 Linaro Limited | 75 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> |
42 | + * Written by Peter Maydell | 76 | + * |
43 | + * | 77 | + * This program is free software: you can redistribute it and/or modify |
44 | + * This program is free software; you can redistribute it and/or modify | 78 | + * it under the terms of the GNU General Public License as published by |
45 | + * it under the terms of the GNU General Public License version 2 or | 79 | + * the Free Software Foundation, either version 2 of the License, or |
46 | + * (at your option) any later version. | 80 | + * (at your option) any later version. |
81 | + * | ||
82 | + * This program is distributed in the hope that it will be useful, | ||
83 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
84 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
85 | + * GNU General Public License for more details. | ||
86 | + * | ||
87 | + * You should have received a copy of the GNU General Public License | ||
88 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
47 | + */ | 89 | + */ |
48 | + | 90 | + |
49 | +/* This is a model of the TrustZone peripheral protection controller (PPC). | 91 | +#ifndef HW_MISC_ALLWINNER_CPUCFG_H |
50 | + * It is documented in the ARM CoreLink SIE-200 System IP for Embedded TRM | 92 | +#define HW_MISC_ALLWINNER_CPUCFG_H |
51 | + * (DDI 0571G): | 93 | + |
52 | + * https://developer.arm.com/products/architecture/m-profile/docs/ddi0571/g | 94 | +#include "qom/object.h" |
53 | + * | 95 | +#include "hw/sysbus.h" |
54 | + * The PPC sits in front of peripherals and allows secure software to | 96 | + |
55 | + * configure it to either pass through or reject transactions. | 97 | +/** |
56 | + * Rejected transactions may be configured to either be aborted, or to | 98 | + * Object model |
57 | + * behave as RAZ/WI. An interrupt can be signalled for a rejected transaction. | 99 | + * @{ |
58 | + * | ||
59 | + * The PPC has no register interface -- it is configured purely by a | ||
60 | + * collection of input signals from other hardware in the system. Typically | ||
61 | + * they are either hardwired or exposed in an ad-hoc register interface by | ||
62 | + * the SoC that uses the PPC. | ||
63 | + * | ||
64 | + * This QEMU model can be used to model either the AHB5 or APB4 TZ PPC, | ||
65 | + * since the only difference between them is that the AHB version has a | ||
66 | + * "default" port which has no security checks applied. In QEMU the default | ||
67 | + * port can be emulated simply by wiring its downstream devices directly | ||
68 | + * into the parent address space, since the PPC does not need to intercept | ||
69 | + * transactions there. | ||
70 | + * | ||
71 | + * In the hardware, selection of which downstream port to use is done by | ||
72 | + * the user's decode logic asserting one of the hsel[] signals. In QEMU, | ||
73 | + * we provide 16 MMIO regions, one per port, and the user maps these into | ||
74 | + * the desired addresses to implement the address decode. | ||
75 | + * | ||
76 | + * QEMU interface: | ||
77 | + * + sysbus MMIO regions 0..15: MemoryRegions defining the upstream end | ||
78 | + * of each of the 16 ports of the PPC | ||
79 | + * + Property "port[0..15]": MemoryRegion defining the downstream device(s) | ||
80 | + * for each of the 16 ports of the PPC | ||
81 | + * + Named GPIO inputs "cfg_nonsec[0..15]": set to 1 if the port should be | ||
82 | + * accessible to NonSecure transactions | ||
83 | + * + Named GPIO inputs "cfg_ap[0..15]": set to 1 if the port should be | ||
84 | + * accessible to non-privileged transactions | ||
85 | + * + Named GPIO input "cfg_sec_resp": set to 1 if a rejected transaction should | ||
86 | + * result in a transaction error, or 0 for the transaction to RAZ/WI | ||
87 | + * + Named GPIO input "irq_enable": set to 1 to enable interrupts | ||
88 | + * + Named GPIO input "irq_clear": set to 1 to clear a pending interrupt | ||
89 | + * + Named GPIO output "irq": set for a transaction-failed interrupt | ||
90 | + * + Property "NONSEC_MASK": if a bit is set in this mask then accesses to | ||
91 | + * the associated port do not have the TZ security check performed. (This | ||
92 | + * corresponds to the hardware allowing this to be set as a Verilog | ||
93 | + * parameter.) | ||
94 | + */ | 100 | + */ |
95 | + | 101 | + |
96 | +#ifndef TZ_PPC_H | 102 | +#define TYPE_AW_CPUCFG "allwinner-cpucfg" |
97 | +#define TZ_PPC_H | 103 | +#define AW_CPUCFG(obj) \ |
98 | + | 104 | + OBJECT_CHECK(AwCpuCfgState, (obj), TYPE_AW_CPUCFG) |
99 | +#include "hw/sysbus.h" | 105 | + |
100 | + | 106 | +/** @} */ |
101 | +#define TYPE_TZ_PPC "tz-ppc" | 107 | + |
102 | +#define TZ_PPC(obj) OBJECT_CHECK(TZPPC, (obj), TYPE_TZ_PPC) | 108 | +/** |
103 | + | 109 | + * Allwinner CPU Configuration Module instance state |
104 | +#define TZ_NUM_PORTS 16 | 110 | + */ |
105 | + | 111 | +typedef struct AwCpuCfgState { |
106 | +typedef struct TZPPC TZPPC; | ||
107 | + | ||
108 | +typedef struct TZPPCPort { | ||
109 | + TZPPC *ppc; | ||
110 | + MemoryRegion upstream; | ||
111 | + AddressSpace downstream_as; | ||
112 | + MemoryRegion *downstream; | ||
113 | +} TZPPCPort; | ||
114 | + | ||
115 | +struct TZPPC { | ||
116 | + /*< private >*/ | 112 | + /*< private >*/ |
117 | + SysBusDevice parent_obj; | 113 | + SysBusDevice parent_obj; |
118 | + | ||
119 | + /*< public >*/ | 114 | + /*< public >*/ |
120 | + | 115 | + |
121 | + /* State: these just track the values of our input signals */ | 116 | + MemoryRegion iomem; |
122 | + bool cfg_nonsec[TZ_NUM_PORTS]; | 117 | + uint32_t gen_ctrl; |
123 | + bool cfg_ap[TZ_NUM_PORTS]; | 118 | + uint32_t super_standby; |
124 | + bool cfg_sec_resp; | 119 | + uint32_t entry_addr; |
125 | + bool irq_enable; | 120 | + |
126 | + bool irq_clear; | 121 | +} AwCpuCfgState; |
127 | + /* State: are we asserting irq ? */ | 122 | + |
128 | + bool irq_status; | 123 | +#endif /* HW_MISC_ALLWINNER_CPUCFG_H */ |
129 | + | 124 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c |
130 | + qemu_irq irq; | 125 | index XXXXXXX..XXXXXXX 100644 |
131 | + | 126 | --- a/hw/arm/allwinner-h3.c |
132 | + /* Properties */ | 127 | +++ b/hw/arm/allwinner-h3.c |
133 | + uint32_t nonsec_mask; | 128 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { |
134 | + | 129 | [AW_H3_GIC_CPU] = 0x01c82000, |
135 | + TZPPCPort port[TZ_NUM_PORTS]; | 130 | [AW_H3_GIC_HYP] = 0x01c84000, |
136 | +}; | 131 | [AW_H3_GIC_VCPU] = 0x01c86000, |
137 | + | 132 | + [AW_H3_CPUCFG] = 0x01f01c00, |
138 | +#endif | 133 | [AW_H3_SDRAM] = 0x40000000 |
139 | diff --git a/hw/misc/tz-ppc.c b/hw/misc/tz-ppc.c | 134 | }; |
135 | |||
136 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
137 | { "r_wdog", 0x01f01000, 1 * KiB }, | ||
138 | { "r_prcm", 0x01f01400, 1 * KiB }, | ||
139 | { "r_twd", 0x01f01800, 1 * KiB }, | ||
140 | - { "r_cpucfg", 0x01f01c00, 1 * KiB }, | ||
141 | { "r_cir-rx", 0x01f02000, 1 * KiB }, | ||
142 | { "r_twi", 0x01f02400, 1 * KiB }, | ||
143 | { "r_uart", 0x01f02800, 1 * KiB }, | ||
144 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
145 | |||
146 | sysbus_init_child_obj(obj, "sysctrl", &s->sysctrl, sizeof(s->sysctrl), | ||
147 | TYPE_AW_H3_SYSCTRL); | ||
148 | + | ||
149 | + sysbus_init_child_obj(obj, "cpucfg", &s->cpucfg, sizeof(s->cpucfg), | ||
150 | + TYPE_AW_CPUCFG); | ||
151 | } | ||
152 | |||
153 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
154 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
155 | qdev_init_nofail(DEVICE(&s->sysctrl)); | ||
156 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysctrl), 0, s->memmap[AW_H3_SYSCTRL]); | ||
157 | |||
158 | + /* CPU Configuration */ | ||
159 | + qdev_init_nofail(DEVICE(&s->cpucfg)); | ||
160 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->cpucfg), 0, s->memmap[AW_H3_CPUCFG]); | ||
161 | + | ||
162 | /* Universal Serial Bus */ | ||
163 | sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], | ||
164 | qdev_get_gpio_in(DEVICE(&s->gic), | ||
165 | diff --git a/hw/misc/allwinner-cpucfg.c b/hw/misc/allwinner-cpucfg.c | ||
140 | new file mode 100644 | 166 | new file mode 100644 |
141 | index XXXXXXX..XXXXXXX | 167 | index XXXXXXX..XXXXXXX |
142 | --- /dev/null | 168 | --- /dev/null |
143 | +++ b/hw/misc/tz-ppc.c | 169 | +++ b/hw/misc/allwinner-cpucfg.c |
144 | @@ -XXX,XX +XXX,XX @@ | 170 | @@ -XXX,XX +XXX,XX @@ |
145 | +/* | 171 | +/* |
146 | + * ARM TrustZone peripheral protection controller emulation | 172 | + * Allwinner CPU Configuration Module emulation |
147 | + * | 173 | + * |
148 | + * Copyright (c) 2018 Linaro Limited | 174 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> |
149 | + * Written by Peter Maydell | 175 | + * |
150 | + * | 176 | + * This program is free software: you can redistribute it and/or modify |
151 | + * This program is free software; you can redistribute it and/or modify | 177 | + * it under the terms of the GNU General Public License as published by |
152 | + * it under the terms of the GNU General Public License version 2 or | 178 | + * the Free Software Foundation, either version 2 of the License, or |
153 | + * (at your option) any later version. | 179 | + * (at your option) any later version. |
180 | + * | ||
181 | + * This program is distributed in the hope that it will be useful, | ||
182 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
183 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
184 | + * GNU General Public License for more details. | ||
185 | + * | ||
186 | + * You should have received a copy of the GNU General Public License | ||
187 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
154 | + */ | 188 | + */ |
155 | + | 189 | + |
156 | +#include "qemu/osdep.h" | 190 | +#include "qemu/osdep.h" |
191 | +#include "qemu/units.h" | ||
192 | +#include "hw/sysbus.h" | ||
193 | +#include "migration/vmstate.h" | ||
157 | +#include "qemu/log.h" | 194 | +#include "qemu/log.h" |
158 | +#include "qapi/error.h" | 195 | +#include "qemu/module.h" |
196 | +#include "qemu/error-report.h" | ||
197 | +#include "qemu/timer.h" | ||
198 | +#include "hw/core/cpu.h" | ||
199 | +#include "target/arm/arm-powerctl.h" | ||
200 | +#include "target/arm/cpu.h" | ||
201 | +#include "hw/misc/allwinner-cpucfg.h" | ||
159 | +#include "trace.h" | 202 | +#include "trace.h" |
160 | +#include "hw/sysbus.h" | 203 | + |
161 | +#include "hw/registerfields.h" | 204 | +/* CPUCFG register offsets */ |
162 | +#include "hw/misc/tz-ppc.h" | 205 | +enum { |
163 | + | 206 | + REG_CPUS_RST_CTRL = 0x0000, /* CPUs Reset Control */ |
164 | +static void tz_ppc_update_irq(TZPPC *s) | 207 | + REG_CPU0_RST_CTRL = 0x0040, /* CPU#0 Reset Control */ |
165 | +{ | 208 | + REG_CPU0_CTRL = 0x0044, /* CPU#0 Control */ |
166 | + bool level = s->irq_status && s->irq_enable; | 209 | + REG_CPU0_STATUS = 0x0048, /* CPU#0 Status */ |
167 | + | 210 | + REG_CPU1_RST_CTRL = 0x0080, /* CPU#1 Reset Control */ |
168 | + trace_tz_ppc_update_irq(level); | 211 | + REG_CPU1_CTRL = 0x0084, /* CPU#1 Control */ |
169 | + qemu_set_irq(s->irq, level); | 212 | + REG_CPU1_STATUS = 0x0088, /* CPU#1 Status */ |
170 | +} | 213 | + REG_CPU2_RST_CTRL = 0x00C0, /* CPU#2 Reset Control */ |
171 | + | 214 | + REG_CPU2_CTRL = 0x00C4, /* CPU#2 Control */ |
172 | +static void tz_ppc_cfg_nonsec(void *opaque, int n, int level) | 215 | + REG_CPU2_STATUS = 0x00C8, /* CPU#2 Status */ |
173 | +{ | 216 | + REG_CPU3_RST_CTRL = 0x0100, /* CPU#3 Reset Control */ |
174 | + TZPPC *s = TZ_PPC(opaque); | 217 | + REG_CPU3_CTRL = 0x0104, /* CPU#3 Control */ |
175 | + | 218 | + REG_CPU3_STATUS = 0x0108, /* CPU#3 Status */ |
176 | + assert(n < TZ_NUM_PORTS); | 219 | + REG_CPU_SYS_RST = 0x0140, /* CPU System Reset */ |
177 | + trace_tz_ppc_cfg_nonsec(n, level); | 220 | + REG_CLK_GATING = 0x0144, /* CPU Clock Gating */ |
178 | + s->cfg_nonsec[n] = level; | 221 | + REG_GEN_CTRL = 0x0184, /* General Control */ |
179 | +} | 222 | + REG_SUPER_STANDBY = 0x01A0, /* Super Standby Flag */ |
180 | + | 223 | + REG_ENTRY_ADDR = 0x01A4, /* Reset Entry Address */ |
181 | +static void tz_ppc_cfg_ap(void *opaque, int n, int level) | 224 | + REG_DBG_EXTERN = 0x01E4, /* Debug External */ |
182 | +{ | 225 | + REG_CNT64_CTRL = 0x0280, /* 64-bit Counter Control */ |
183 | + TZPPC *s = TZ_PPC(opaque); | 226 | + REG_CNT64_LOW = 0x0284, /* 64-bit Counter Low */ |
184 | + | 227 | + REG_CNT64_HIGH = 0x0288, /* 64-bit Counter High */ |
185 | + assert(n < TZ_NUM_PORTS); | 228 | +}; |
186 | + trace_tz_ppc_cfg_ap(n, level); | 229 | + |
187 | + s->cfg_ap[n] = level; | 230 | +/* CPUCFG register flags */ |
188 | +} | 231 | +enum { |
189 | + | 232 | + CPUX_RESET_RELEASED = ((1 << 1) | (1 << 0)), |
190 | +static void tz_ppc_cfg_sec_resp(void *opaque, int n, int level) | 233 | + CPUX_STATUS_SMP = (1 << 0), |
191 | +{ | 234 | + CPU_SYS_RESET_RELEASED = (1 << 0), |
192 | + TZPPC *s = TZ_PPC(opaque); | 235 | + CLK_GATING_ENABLE = ((1 << 8) | 0xF), |
193 | + | 236 | +}; |
194 | + trace_tz_ppc_cfg_sec_resp(level); | 237 | + |
195 | + s->cfg_sec_resp = level; | 238 | +/* CPUCFG register reset values */ |
196 | +} | 239 | +enum { |
197 | + | 240 | + REG_CLK_GATING_RST = 0x0000010F, |
198 | +static void tz_ppc_irq_enable(void *opaque, int n, int level) | 241 | + REG_GEN_CTRL_RST = 0x00000020, |
199 | +{ | 242 | + REG_SUPER_STANDBY_RST = 0x0, |
200 | + TZPPC *s = TZ_PPC(opaque); | 243 | + REG_CNT64_CTRL_RST = 0x0, |
201 | + | 244 | +}; |
202 | + trace_tz_ppc_irq_enable(level); | 245 | + |
203 | + s->irq_enable = level; | 246 | +/* CPUCFG constants */ |
204 | + tz_ppc_update_irq(s); | 247 | +enum { |
205 | +} | 248 | + CPU_EXCEPTION_LEVEL_ON_RESET = 3, /* EL3 */ |
206 | + | 249 | +}; |
207 | +static void tz_ppc_irq_clear(void *opaque, int n, int level) | 250 | + |
208 | +{ | 251 | +static void allwinner_cpucfg_cpu_reset(AwCpuCfgState *s, uint8_t cpu_id) |
209 | + TZPPC *s = TZ_PPC(opaque); | 252 | +{ |
210 | + | 253 | + int ret; |
211 | + trace_tz_ppc_irq_clear(level); | 254 | + |
212 | + | 255 | + trace_allwinner_cpucfg_cpu_reset(cpu_id, s->entry_addr); |
213 | + s->irq_clear = level; | 256 | + |
214 | + if (level) { | 257 | + ARMCPU *target_cpu = ARM_CPU(arm_get_cpu_by_id(cpu_id)); |
215 | + s->irq_status = false; | 258 | + if (!target_cpu) { |
216 | + tz_ppc_update_irq(s); | 259 | + /* |
260 | + * Called with a bogus value for cpu_id. Guest error will | ||
261 | + * already have been logged, we can simply return here. | ||
262 | + */ | ||
263 | + return; | ||
217 | + } | 264 | + } |
218 | +} | 265 | + bool target_aa64 = arm_feature(&target_cpu->env, ARM_FEATURE_AARCH64); |
219 | + | 266 | + |
220 | +static bool tz_ppc_check(TZPPC *s, int n, MemTxAttrs attrs) | 267 | + ret = arm_set_cpu_on(cpu_id, s->entry_addr, 0, |
221 | +{ | 268 | + CPU_EXCEPTION_LEVEL_ON_RESET, target_aa64); |
222 | + /* Check whether to allow an access to port n; return true if | 269 | + if (ret != QEMU_ARM_POWERCTL_RET_SUCCESS) { |
223 | + * the check passes, and false if the transaction must be blocked. | 270 | + error_report("%s: failed to bring up CPU %d: err %d", |
224 | + * If the latter, the caller must check cfg_sec_resp to determine | 271 | + __func__, cpu_id, ret); |
225 | + * whether to abort or RAZ/WI the transaction. | 272 | + return; |
226 | + * The checks are: | 273 | + } |
227 | + * + nonsec_mask suppresses any check of the secure attribute | 274 | +} |
228 | + * + otherwise, block if cfg_nonsec is 1 and transaction is secure, | 275 | + |
229 | + * or if cfg_nonsec is 0 and transaction is non-secure | 276 | +static uint64_t allwinner_cpucfg_read(void *opaque, hwaddr offset, |
230 | + * + block if transaction is usermode and cfg_ap is 0 | 277 | + unsigned size) |
231 | + */ | 278 | +{ |
232 | + if ((attrs.secure == s->cfg_nonsec[n] && !(s->nonsec_mask & (1 << n))) || | 279 | + const AwCpuCfgState *s = AW_CPUCFG(opaque); |
233 | + (attrs.user && !s->cfg_ap[n])) { | 280 | + uint64_t val = 0; |
234 | + /* Block the transaction. */ | 281 | + |
235 | + if (!s->irq_clear) { | 282 | + switch (offset) { |
236 | + /* Note that holding irq_clear high suppresses interrupts */ | 283 | + case REG_CPUS_RST_CTRL: /* CPUs Reset Control */ |
237 | + s->irq_status = true; | 284 | + case REG_CPU_SYS_RST: /* CPU System Reset */ |
238 | + tz_ppc_update_irq(s); | 285 | + val = CPU_SYS_RESET_RELEASED; |
286 | + break; | ||
287 | + case REG_CPU0_RST_CTRL: /* CPU#0 Reset Control */ | ||
288 | + case REG_CPU1_RST_CTRL: /* CPU#1 Reset Control */ | ||
289 | + case REG_CPU2_RST_CTRL: /* CPU#2 Reset Control */ | ||
290 | + case REG_CPU3_RST_CTRL: /* CPU#3 Reset Control */ | ||
291 | + val = CPUX_RESET_RELEASED; | ||
292 | + break; | ||
293 | + case REG_CPU0_CTRL: /* CPU#0 Control */ | ||
294 | + case REG_CPU1_CTRL: /* CPU#1 Control */ | ||
295 | + case REG_CPU2_CTRL: /* CPU#2 Control */ | ||
296 | + case REG_CPU3_CTRL: /* CPU#3 Control */ | ||
297 | + val = 0; | ||
298 | + break; | ||
299 | + case REG_CPU0_STATUS: /* CPU#0 Status */ | ||
300 | + case REG_CPU1_STATUS: /* CPU#1 Status */ | ||
301 | + case REG_CPU2_STATUS: /* CPU#2 Status */ | ||
302 | + case REG_CPU3_STATUS: /* CPU#3 Status */ | ||
303 | + val = CPUX_STATUS_SMP; | ||
304 | + break; | ||
305 | + case REG_CLK_GATING: /* CPU Clock Gating */ | ||
306 | + val = CLK_GATING_ENABLE; | ||
307 | + break; | ||
308 | + case REG_GEN_CTRL: /* General Control */ | ||
309 | + val = s->gen_ctrl; | ||
310 | + break; | ||
311 | + case REG_SUPER_STANDBY: /* Super Standby Flag */ | ||
312 | + val = s->super_standby; | ||
313 | + break; | ||
314 | + case REG_ENTRY_ADDR: /* Reset Entry Address */ | ||
315 | + val = s->entry_addr; | ||
316 | + break; | ||
317 | + case REG_DBG_EXTERN: /* Debug External */ | ||
318 | + case REG_CNT64_CTRL: /* 64-bit Counter Control */ | ||
319 | + case REG_CNT64_LOW: /* 64-bit Counter Low */ | ||
320 | + case REG_CNT64_HIGH: /* 64-bit Counter High */ | ||
321 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented register at 0x%04x\n", | ||
322 | + __func__, (uint32_t)offset); | ||
323 | + break; | ||
324 | + default: | ||
325 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
326 | + __func__, (uint32_t)offset); | ||
327 | + break; | ||
328 | + } | ||
329 | + | ||
330 | + trace_allwinner_cpucfg_read(offset, val, size); | ||
331 | + | ||
332 | + return val; | ||
333 | +} | ||
334 | + | ||
335 | +static void allwinner_cpucfg_write(void *opaque, hwaddr offset, | ||
336 | + uint64_t val, unsigned size) | ||
337 | +{ | ||
338 | + AwCpuCfgState *s = AW_CPUCFG(opaque); | ||
339 | + | ||
340 | + trace_allwinner_cpucfg_write(offset, val, size); | ||
341 | + | ||
342 | + switch (offset) { | ||
343 | + case REG_CPUS_RST_CTRL: /* CPUs Reset Control */ | ||
344 | + case REG_CPU_SYS_RST: /* CPU System Reset */ | ||
345 | + break; | ||
346 | + case REG_CPU0_RST_CTRL: /* CPU#0 Reset Control */ | ||
347 | + case REG_CPU1_RST_CTRL: /* CPU#1 Reset Control */ | ||
348 | + case REG_CPU2_RST_CTRL: /* CPU#2 Reset Control */ | ||
349 | + case REG_CPU3_RST_CTRL: /* CPU#3 Reset Control */ | ||
350 | + if (val) { | ||
351 | + allwinner_cpucfg_cpu_reset(s, (offset - REG_CPU0_RST_CTRL) >> 6); | ||
239 | + } | 352 | + } |
240 | + return false; | 353 | + break; |
354 | + case REG_CPU0_CTRL: /* CPU#0 Control */ | ||
355 | + case REG_CPU1_CTRL: /* CPU#1 Control */ | ||
356 | + case REG_CPU2_CTRL: /* CPU#2 Control */ | ||
357 | + case REG_CPU3_CTRL: /* CPU#3 Control */ | ||
358 | + case REG_CPU0_STATUS: /* CPU#0 Status */ | ||
359 | + case REG_CPU1_STATUS: /* CPU#1 Status */ | ||
360 | + case REG_CPU2_STATUS: /* CPU#2 Status */ | ||
361 | + case REG_CPU3_STATUS: /* CPU#3 Status */ | ||
362 | + case REG_CLK_GATING: /* CPU Clock Gating */ | ||
363 | + break; | ||
364 | + case REG_GEN_CTRL: /* General Control */ | ||
365 | + s->gen_ctrl = val; | ||
366 | + break; | ||
367 | + case REG_SUPER_STANDBY: /* Super Standby Flag */ | ||
368 | + s->super_standby = val; | ||
369 | + break; | ||
370 | + case REG_ENTRY_ADDR: /* Reset Entry Address */ | ||
371 | + s->entry_addr = val; | ||
372 | + break; | ||
373 | + case REG_DBG_EXTERN: /* Debug External */ | ||
374 | + case REG_CNT64_CTRL: /* 64-bit Counter Control */ | ||
375 | + case REG_CNT64_LOW: /* 64-bit Counter Low */ | ||
376 | + case REG_CNT64_HIGH: /* 64-bit Counter High */ | ||
377 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented register at 0x%04x\n", | ||
378 | + __func__, (uint32_t)offset); | ||
379 | + break; | ||
380 | + default: | ||
381 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
382 | + __func__, (uint32_t)offset); | ||
383 | + break; | ||
241 | + } | 384 | + } |
242 | + return true; | 385 | +} |
243 | +} | 386 | + |
244 | + | 387 | +static const MemoryRegionOps allwinner_cpucfg_ops = { |
245 | +static MemTxResult tz_ppc_read(void *opaque, hwaddr addr, uint64_t *pdata, | 388 | + .read = allwinner_cpucfg_read, |
246 | + unsigned size, MemTxAttrs attrs) | 389 | + .write = allwinner_cpucfg_write, |
247 | +{ | 390 | + .endianness = DEVICE_NATIVE_ENDIAN, |
248 | + TZPPCPort *p = opaque; | 391 | + .valid = { |
249 | + TZPPC *s = p->ppc; | 392 | + .min_access_size = 4, |
250 | + int n = p - s->port; | 393 | + .max_access_size = 4, |
251 | + AddressSpace *as = &p->downstream_as; | 394 | + }, |
252 | + uint64_t data; | 395 | + .impl.min_access_size = 4, |
253 | + MemTxResult res; | 396 | +}; |
254 | + | 397 | + |
255 | + if (!tz_ppc_check(s, n, attrs)) { | 398 | +static void allwinner_cpucfg_reset(DeviceState *dev) |
256 | + trace_tz_ppc_read_blocked(n, addr, attrs.secure, attrs.user); | 399 | +{ |
257 | + if (s->cfg_sec_resp) { | 400 | + AwCpuCfgState *s = AW_CPUCFG(dev); |
258 | + return MEMTX_ERROR; | 401 | + |
259 | + } else { | 402 | + /* Set default values for registers */ |
260 | + *pdata = 0; | 403 | + s->gen_ctrl = REG_GEN_CTRL_RST; |
261 | + return MEMTX_OK; | 404 | + s->super_standby = REG_SUPER_STANDBY_RST; |
262 | + } | 405 | + s->entry_addr = 0; |
263 | + } | 406 | +} |
264 | + | 407 | + |
265 | + switch (size) { | 408 | +static void allwinner_cpucfg_init(Object *obj) |
266 | + case 1: | 409 | +{ |
267 | + data = address_space_ldub(as, addr, attrs, &res); | 410 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
268 | + break; | 411 | + AwCpuCfgState *s = AW_CPUCFG(obj); |
269 | + case 2: | 412 | + |
270 | + data = address_space_lduw_le(as, addr, attrs, &res); | 413 | + /* Memory mapping */ |
271 | + break; | 414 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_cpucfg_ops, s, |
272 | + case 4: | 415 | + TYPE_AW_CPUCFG, 1 * KiB); |
273 | + data = address_space_ldl_le(as, addr, attrs, &res); | 416 | + sysbus_init_mmio(sbd, &s->iomem); |
274 | + break; | 417 | +} |
275 | + case 8: | 418 | + |
276 | + data = address_space_ldq_le(as, addr, attrs, &res); | 419 | +static const VMStateDescription allwinner_cpucfg_vmstate = { |
277 | + break; | 420 | + .name = "allwinner-cpucfg", |
278 | + default: | ||
279 | + g_assert_not_reached(); | ||
280 | + } | ||
281 | + *pdata = data; | ||
282 | + return res; | ||
283 | +} | ||
284 | + | ||
285 | +static MemTxResult tz_ppc_write(void *opaque, hwaddr addr, uint64_t val, | ||
286 | + unsigned size, MemTxAttrs attrs) | ||
287 | +{ | ||
288 | + TZPPCPort *p = opaque; | ||
289 | + TZPPC *s = p->ppc; | ||
290 | + AddressSpace *as = &p->downstream_as; | ||
291 | + int n = p - s->port; | ||
292 | + MemTxResult res; | ||
293 | + | ||
294 | + if (!tz_ppc_check(s, n, attrs)) { | ||
295 | + trace_tz_ppc_write_blocked(n, addr, attrs.secure, attrs.user); | ||
296 | + if (s->cfg_sec_resp) { | ||
297 | + return MEMTX_ERROR; | ||
298 | + } else { | ||
299 | + return MEMTX_OK; | ||
300 | + } | ||
301 | + } | ||
302 | + | ||
303 | + switch (size) { | ||
304 | + case 1: | ||
305 | + address_space_stb(as, addr, val, attrs, &res); | ||
306 | + break; | ||
307 | + case 2: | ||
308 | + address_space_stw_le(as, addr, val, attrs, &res); | ||
309 | + break; | ||
310 | + case 4: | ||
311 | + address_space_stl_le(as, addr, val, attrs, &res); | ||
312 | + break; | ||
313 | + case 8: | ||
314 | + address_space_stq_le(as, addr, val, attrs, &res); | ||
315 | + break; | ||
316 | + default: | ||
317 | + g_assert_not_reached(); | ||
318 | + } | ||
319 | + return res; | ||
320 | +} | ||
321 | + | ||
322 | +static const MemoryRegionOps tz_ppc_ops = { | ||
323 | + .read_with_attrs = tz_ppc_read, | ||
324 | + .write_with_attrs = tz_ppc_write, | ||
325 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
326 | +}; | ||
327 | + | ||
328 | +static void tz_ppc_reset(DeviceState *dev) | ||
329 | +{ | ||
330 | + TZPPC *s = TZ_PPC(dev); | ||
331 | + | ||
332 | + trace_tz_ppc_reset(); | ||
333 | + s->cfg_sec_resp = false; | ||
334 | + memset(s->cfg_nonsec, 0, sizeof(s->cfg_nonsec)); | ||
335 | + memset(s->cfg_ap, 0, sizeof(s->cfg_ap)); | ||
336 | +} | ||
337 | + | ||
338 | +static void tz_ppc_init(Object *obj) | ||
339 | +{ | ||
340 | + DeviceState *dev = DEVICE(obj); | ||
341 | + TZPPC *s = TZ_PPC(obj); | ||
342 | + | ||
343 | + qdev_init_gpio_in_named(dev, tz_ppc_cfg_nonsec, "cfg_nonsec", TZ_NUM_PORTS); | ||
344 | + qdev_init_gpio_in_named(dev, tz_ppc_cfg_ap, "cfg_ap", TZ_NUM_PORTS); | ||
345 | + qdev_init_gpio_in_named(dev, tz_ppc_cfg_sec_resp, "cfg_sec_resp", 1); | ||
346 | + qdev_init_gpio_in_named(dev, tz_ppc_irq_enable, "irq_enable", 1); | ||
347 | + qdev_init_gpio_in_named(dev, tz_ppc_irq_clear, "irq_clear", 1); | ||
348 | + qdev_init_gpio_out_named(dev, &s->irq, "irq", 1); | ||
349 | +} | ||
350 | + | ||
351 | +static void tz_ppc_realize(DeviceState *dev, Error **errp) | ||
352 | +{ | ||
353 | + Object *obj = OBJECT(dev); | ||
354 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
355 | + TZPPC *s = TZ_PPC(dev); | ||
356 | + int i; | ||
357 | + | ||
358 | + /* We can't create the upstream end of the port until realize, | ||
359 | + * as we don't know the size of the MR used as the downstream until then. | ||
360 | + */ | ||
361 | + for (i = 0; i < TZ_NUM_PORTS; i++) { | ||
362 | + TZPPCPort *port = &s->port[i]; | ||
363 | + char *name; | ||
364 | + uint64_t size; | ||
365 | + | ||
366 | + if (!port->downstream) { | ||
367 | + continue; | ||
368 | + } | ||
369 | + | ||
370 | + name = g_strdup_printf("tz-ppc-port[%d]", i); | ||
371 | + | ||
372 | + port->ppc = s; | ||
373 | + address_space_init(&port->downstream_as, port->downstream, name); | ||
374 | + | ||
375 | + size = memory_region_size(port->downstream); | ||
376 | + memory_region_init_io(&port->upstream, obj, &tz_ppc_ops, | ||
377 | + port, name, size); | ||
378 | + sysbus_init_mmio(sbd, &port->upstream); | ||
379 | + g_free(name); | ||
380 | + } | ||
381 | +} | ||
382 | + | ||
383 | +static const VMStateDescription tz_ppc_vmstate = { | ||
384 | + .name = "tz-ppc", | ||
385 | + .version_id = 1, | 421 | + .version_id = 1, |
386 | + .minimum_version_id = 1, | 422 | + .minimum_version_id = 1, |
387 | + .fields = (VMStateField[]) { | 423 | + .fields = (VMStateField[]) { |
388 | + VMSTATE_BOOL_ARRAY(cfg_nonsec, TZPPC, 16), | 424 | + VMSTATE_UINT32(gen_ctrl, AwCpuCfgState), |
389 | + VMSTATE_BOOL_ARRAY(cfg_ap, TZPPC, 16), | 425 | + VMSTATE_UINT32(super_standby, AwCpuCfgState), |
390 | + VMSTATE_BOOL(cfg_sec_resp, TZPPC), | 426 | + VMSTATE_UINT32(entry_addr, AwCpuCfgState), |
391 | + VMSTATE_BOOL(irq_enable, TZPPC), | ||
392 | + VMSTATE_BOOL(irq_clear, TZPPC), | ||
393 | + VMSTATE_BOOL(irq_status, TZPPC), | ||
394 | + VMSTATE_END_OF_LIST() | 427 | + VMSTATE_END_OF_LIST() |
395 | + } | 428 | + } |
396 | +}; | 429 | +}; |
397 | + | 430 | + |
398 | +#define DEFINE_PORT(N) \ | 431 | +static void allwinner_cpucfg_class_init(ObjectClass *klass, void *data) |
399 | + DEFINE_PROP_LINK("port[" #N "]", TZPPC, port[N].downstream, \ | ||
400 | + TYPE_MEMORY_REGION, MemoryRegion *) | ||
401 | + | ||
402 | +static Property tz_ppc_properties[] = { | ||
403 | + DEFINE_PROP_UINT32("NONSEC_MASK", TZPPC, nonsec_mask, 0), | ||
404 | + DEFINE_PORT(0), | ||
405 | + DEFINE_PORT(1), | ||
406 | + DEFINE_PORT(2), | ||
407 | + DEFINE_PORT(3), | ||
408 | + DEFINE_PORT(4), | ||
409 | + DEFINE_PORT(5), | ||
410 | + DEFINE_PORT(6), | ||
411 | + DEFINE_PORT(7), | ||
412 | + DEFINE_PORT(8), | ||
413 | + DEFINE_PORT(9), | ||
414 | + DEFINE_PORT(10), | ||
415 | + DEFINE_PORT(11), | ||
416 | + DEFINE_PORT(12), | ||
417 | + DEFINE_PORT(13), | ||
418 | + DEFINE_PORT(14), | ||
419 | + DEFINE_PORT(15), | ||
420 | + DEFINE_PROP_END_OF_LIST(), | ||
421 | +}; | ||
422 | + | ||
423 | +static void tz_ppc_class_init(ObjectClass *klass, void *data) | ||
424 | +{ | 432 | +{ |
425 | + DeviceClass *dc = DEVICE_CLASS(klass); | 433 | + DeviceClass *dc = DEVICE_CLASS(klass); |
426 | + | 434 | + |
427 | + dc->realize = tz_ppc_realize; | 435 | + dc->reset = allwinner_cpucfg_reset; |
428 | + dc->vmsd = &tz_ppc_vmstate; | 436 | + dc->vmsd = &allwinner_cpucfg_vmstate; |
429 | + dc->reset = tz_ppc_reset; | 437 | +} |
430 | + dc->props = tz_ppc_properties; | 438 | + |
431 | +} | 439 | +static const TypeInfo allwinner_cpucfg_info = { |
432 | + | 440 | + .name = TYPE_AW_CPUCFG, |
433 | +static const TypeInfo tz_ppc_info = { | 441 | + .parent = TYPE_SYS_BUS_DEVICE, |
434 | + .name = TYPE_TZ_PPC, | 442 | + .instance_init = allwinner_cpucfg_init, |
435 | + .parent = TYPE_SYS_BUS_DEVICE, | 443 | + .instance_size = sizeof(AwCpuCfgState), |
436 | + .instance_size = sizeof(TZPPC), | 444 | + .class_init = allwinner_cpucfg_class_init, |
437 | + .instance_init = tz_ppc_init, | 445 | +}; |
438 | + .class_init = tz_ppc_class_init, | 446 | + |
439 | +}; | 447 | +static void allwinner_cpucfg_register(void) |
440 | + | 448 | +{ |
441 | +static void tz_ppc_register_types(void) | 449 | + type_register_static(&allwinner_cpucfg_info); |
442 | +{ | 450 | +} |
443 | + type_register_static(&tz_ppc_info); | 451 | + |
444 | +} | 452 | +type_init(allwinner_cpucfg_register) |
445 | + | ||
446 | +type_init(tz_ppc_register_types); | ||
447 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | ||
448 | index XXXXXXX..XXXXXXX 100644 | ||
449 | --- a/default-configs/arm-softmmu.mak | ||
450 | +++ b/default-configs/arm-softmmu.mak | ||
451 | @@ -XXX,XX +XXX,XX @@ CONFIG_CMSDK_APB_UART=y | ||
452 | CONFIG_MPS2_FPGAIO=y | ||
453 | CONFIG_MPS2_SCC=y | ||
454 | |||
455 | +CONFIG_TZ_PPC=y | ||
456 | + | ||
457 | CONFIG_VERSATILE_PCI=y | ||
458 | CONFIG_VERSATILE_I2C=y | ||
459 | |||
460 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | 453 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events |
461 | index XXXXXXX..XXXXXXX 100644 | 454 | index XXXXXXX..XXXXXXX 100644 |
462 | --- a/hw/misc/trace-events | 455 | --- a/hw/misc/trace-events |
463 | +++ b/hw/misc/trace-events | 456 | +++ b/hw/misc/trace-events |
464 | @@ -XXX,XX +XXX,XX @@ mos6522_get_next_irq_time(uint16_t latch, int64_t d, int64_t delta) "latch=%d co | 457 | @@ -XXX,XX +XXX,XX @@ |
465 | mos6522_set_sr_int(void) "set sr_int" | 458 | # See docs/devel/tracing.txt for syntax documentation. |
466 | mos6522_write(uint64_t addr, uint64_t val) "reg=0x%"PRIx64 " val=0x%"PRIx64 | 459 | |
467 | mos6522_read(uint64_t addr, unsigned val) "reg=0x%"PRIx64 " val=0x%x" | 460 | +# allwinner-cpucfg.c |
468 | + | 461 | +allwinner_cpucfg_cpu_reset(uint8_t cpu_id, uint32_t reset_addr) "id %u, reset_addr 0x%" PRIu32 |
469 | +# hw/misc/tz-ppc.c | 462 | +allwinner_cpucfg_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
470 | +tz_ppc_reset(void) "TZ PPC: reset" | 463 | +allwinner_cpucfg_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
471 | +tz_ppc_cfg_nonsec(int n, int level) "TZ PPC: cfg_nonsec[%d] = %d" | 464 | + |
472 | +tz_ppc_cfg_ap(int n, int level) "TZ PPC: cfg_ap[%d] = %d" | 465 | # eccmemctl.c |
473 | +tz_ppc_cfg_sec_resp(int level) "TZ PPC: cfg_sec_resp = %d" | 466 | ecc_mem_writel_mer(uint32_t val) "Write memory enable 0x%08x" |
474 | +tz_ppc_irq_enable(int level) "TZ PPC: int_enable = %d" | 467 | ecc_mem_writel_mdr(uint32_t val) "Write memory delay 0x%08x" |
475 | +tz_ppc_irq_clear(int level) "TZ PPC: int_clear = %d" | ||
476 | +tz_ppc_update_irq(int level) "TZ PPC: setting irq line to %d" | ||
477 | +tz_ppc_read_blocked(int n, hwaddr offset, bool secure, bool user) "TZ PPC: port %d offset 0x%" HWADDR_PRIx " read (secure %d user %d) blocked" | ||
478 | +tz_ppc_write_blocked(int n, hwaddr offset, bool secure, bool user) "TZ PPC: port %d offset 0x%" HWADDR_PRIx " write (secure %d user %d) blocked" | ||
479 | -- | 468 | -- |
480 | 2.16.2 | 469 | 2.20.1 |
481 | 470 | ||
482 | 471 | diff view generated by jsdifflib |
1 | The MPS2 AN505 FPGA image includes a "FPGA control block" | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | which is a small set of registers handling LEDs, buttons | 2 | |
3 | and some counters. | 3 | The Security Identifier device found in various Allwinner System on Chip |
4 | 4 | designs gives applications a per-board unique identifier. This commit | |
5 | adds support for the Allwinner Security Identifier using a 128-bit | ||
6 | UUID value as input. | ||
7 | |||
8 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
9 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
10 | Message-id: 20200311221854.30370-8-nieklinnenbank@gmail.com | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20180220180325.29818-14-peter.maydell@linaro.org | ||
8 | --- | 12 | --- |
9 | hw/misc/Makefile.objs | 1 + | 13 | hw/misc/Makefile.objs | 1 + |
10 | include/hw/misc/mps2-fpgaio.h | 43 ++++++++++ | 14 | include/hw/arm/allwinner-h3.h | 3 + |
11 | hw/misc/mps2-fpgaio.c | 176 ++++++++++++++++++++++++++++++++++++++++ | 15 | include/hw/misc/allwinner-sid.h | 60 ++++++++++++ |
12 | default-configs/arm-softmmu.mak | 1 + | 16 | hw/arm/allwinner-h3.c | 11 ++- |
13 | hw/misc/trace-events | 6 ++ | 17 | hw/arm/orangepi.c | 8 ++ |
14 | 5 files changed, 227 insertions(+) | 18 | hw/misc/allwinner-sid.c | 168 ++++++++++++++++++++++++++++++++ |
15 | create mode 100644 include/hw/misc/mps2-fpgaio.h | 19 | hw/misc/trace-events | 4 + |
16 | create mode 100644 hw/misc/mps2-fpgaio.c | 20 | 7 files changed, 254 insertions(+), 1 deletion(-) |
21 | create mode 100644 include/hw/misc/allwinner-sid.h | ||
22 | create mode 100644 hw/misc/allwinner-sid.c | ||
17 | 23 | ||
18 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 24 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs |
19 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/misc/Makefile.objs | 26 | --- a/hw/misc/Makefile.objs |
21 | +++ b/hw/misc/Makefile.objs | 27 | +++ b/hw/misc/Makefile.objs |
22 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_STM32F2XX_SYSCFG) += stm32f2xx_syscfg.o | 28 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_IVSHMEM_DEVICE) += ivshmem.o |
23 | obj-$(CONFIG_MIPS_CPS) += mips_cmgcr.o | 29 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-ccu.o |
24 | obj-$(CONFIG_MIPS_CPS) += mips_cpc.o | 30 | obj-$(CONFIG_ALLWINNER_H3) += allwinner-cpucfg.o |
25 | obj-$(CONFIG_MIPS_ITU) += mips_itu.o | 31 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-sysctrl.o |
26 | +obj-$(CONFIG_MPS2_FPGAIO) += mps2-fpgaio.o | 32 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-sid.o |
27 | obj-$(CONFIG_MPS2_SCC) += mps2-scc.o | 33 | common-obj-$(CONFIG_REALVIEW) += arm_sysctl.o |
28 | 34 | common-obj-$(CONFIG_NSERIES) += cbus.o | |
29 | obj-$(CONFIG_PVPANIC) += pvpanic.o | 35 | common-obj-$(CONFIG_ECCMEMCTL) += eccmemctl.o |
30 | diff --git a/include/hw/misc/mps2-fpgaio.h b/include/hw/misc/mps2-fpgaio.h | 36 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h |
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/include/hw/arm/allwinner-h3.h | ||
39 | +++ b/include/hw/arm/allwinner-h3.h | ||
40 | @@ -XXX,XX +XXX,XX @@ | ||
41 | #include "hw/misc/allwinner-h3-ccu.h" | ||
42 | #include "hw/misc/allwinner-cpucfg.h" | ||
43 | #include "hw/misc/allwinner-h3-sysctrl.h" | ||
44 | +#include "hw/misc/allwinner-sid.h" | ||
45 | #include "target/arm/cpu.h" | ||
46 | |||
47 | /** | ||
48 | @@ -XXX,XX +XXX,XX @@ enum { | ||
49 | AW_H3_SRAM_A2, | ||
50 | AW_H3_SRAM_C, | ||
51 | AW_H3_SYSCTRL, | ||
52 | + AW_H3_SID, | ||
53 | AW_H3_EHCI0, | ||
54 | AW_H3_OHCI0, | ||
55 | AW_H3_EHCI1, | ||
56 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
57 | AwH3ClockCtlState ccu; | ||
58 | AwCpuCfgState cpucfg; | ||
59 | AwH3SysCtrlState sysctrl; | ||
60 | + AwSidState sid; | ||
61 | GICState gic; | ||
62 | MemoryRegion sram_a1; | ||
63 | MemoryRegion sram_a2; | ||
64 | diff --git a/include/hw/misc/allwinner-sid.h b/include/hw/misc/allwinner-sid.h | ||
31 | new file mode 100644 | 65 | new file mode 100644 |
32 | index XXXXXXX..XXXXXXX | 66 | index XXXXXXX..XXXXXXX |
33 | --- /dev/null | 67 | --- /dev/null |
34 | +++ b/include/hw/misc/mps2-fpgaio.h | 68 | +++ b/include/hw/misc/allwinner-sid.h |
35 | @@ -XXX,XX +XXX,XX @@ | 69 | @@ -XXX,XX +XXX,XX @@ |
36 | +/* | 70 | +/* |
37 | + * ARM MPS2 FPGAIO emulation | 71 | + * Allwinner Security ID emulation |
38 | + * | 72 | + * |
39 | + * Copyright (c) 2018 Linaro Limited | 73 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> |
40 | + * Written by Peter Maydell | 74 | + * |
41 | + * | 75 | + * This program is free software: you can redistribute it and/or modify |
42 | + * This program is free software; you can redistribute it and/or modify | 76 | + * it under the terms of the GNU General Public License as published by |
43 | + * it under the terms of the GNU General Public License version 2 or | 77 | + * the Free Software Foundation, either version 2 of the License, or |
44 | + * (at your option) any later version. | 78 | + * (at your option) any later version. |
79 | + * | ||
80 | + * This program is distributed in the hope that it will be useful, | ||
81 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
82 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
83 | + * GNU General Public License for more details. | ||
84 | + * | ||
85 | + * You should have received a copy of the GNU General Public License | ||
86 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
45 | + */ | 87 | + */ |
46 | + | 88 | + |
47 | +/* This is a model of the FPGAIO register block in the AN505 | 89 | +#ifndef HW_MISC_ALLWINNER_SID_H |
48 | + * FPGA image for the MPS2 dev board; it is documented in the | 90 | +#define HW_MISC_ALLWINNER_SID_H |
49 | + * application note: | 91 | + |
50 | + * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html | 92 | +#include "qom/object.h" |
51 | + * | 93 | +#include "hw/sysbus.h" |
52 | + * QEMU interface: | 94 | +#include "qemu/uuid.h" |
53 | + * + sysbus MMIO region 0: the register bank | 95 | + |
96 | +/** | ||
97 | + * Object model | ||
98 | + * @{ | ||
54 | + */ | 99 | + */ |
55 | + | 100 | + |
56 | +#ifndef MPS2_FPGAIO_H | 101 | +#define TYPE_AW_SID "allwinner-sid" |
57 | +#define MPS2_FPGAIO_H | 102 | +#define AW_SID(obj) \ |
58 | + | 103 | + OBJECT_CHECK(AwSidState, (obj), TYPE_AW_SID) |
59 | +#include "hw/sysbus.h" | 104 | + |
60 | + | 105 | +/** @} */ |
61 | +#define TYPE_MPS2_FPGAIO "mps2-fpgaio" | 106 | + |
62 | +#define MPS2_FPGAIO(obj) OBJECT_CHECK(MPS2FPGAIO, (obj), TYPE_MPS2_FPGAIO) | 107 | +/** |
63 | + | 108 | + * Allwinner Security ID object instance state |
64 | +typedef struct { | 109 | + */ |
110 | +typedef struct AwSidState { | ||
65 | + /*< private >*/ | 111 | + /*< private >*/ |
66 | + SysBusDevice parent_obj; | 112 | + SysBusDevice parent_obj; |
67 | + | ||
68 | + /*< public >*/ | 113 | + /*< public >*/ |
114 | + | ||
115 | + /** Maps I/O registers in physical memory */ | ||
69 | + MemoryRegion iomem; | 116 | + MemoryRegion iomem; |
70 | + | 117 | + |
71 | + uint32_t led0; | 118 | + /** Control register defines how and what to read */ |
72 | + uint32_t prescale; | 119 | + uint32_t control; |
73 | + uint32_t misc; | 120 | + |
74 | + | 121 | + /** RdKey register contains the data retrieved by the device */ |
75 | + uint32_t prescale_clk; | 122 | + uint32_t rdkey; |
76 | +} MPS2FPGAIO; | 123 | + |
77 | + | 124 | + /** Stores the emulated device identifier */ |
78 | +#endif | 125 | + QemuUUID identifier; |
79 | diff --git a/hw/misc/mps2-fpgaio.c b/hw/misc/mps2-fpgaio.c | 126 | + |
127 | +} AwSidState; | ||
128 | + | ||
129 | +#endif /* HW_MISC_ALLWINNER_SID_H */ | ||
130 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
131 | index XXXXXXX..XXXXXXX 100644 | ||
132 | --- a/hw/arm/allwinner-h3.c | ||
133 | +++ b/hw/arm/allwinner-h3.c | ||
134 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
135 | [AW_H3_SRAM_A2] = 0x00044000, | ||
136 | [AW_H3_SRAM_C] = 0x00010000, | ||
137 | [AW_H3_SYSCTRL] = 0x01c00000, | ||
138 | + [AW_H3_SID] = 0x01c14000, | ||
139 | [AW_H3_EHCI0] = 0x01c1a000, | ||
140 | [AW_H3_OHCI0] = 0x01c1a400, | ||
141 | [AW_H3_EHCI1] = 0x01c1b000, | ||
142 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
143 | { "mmc0", 0x01c0f000, 4 * KiB }, | ||
144 | { "mmc1", 0x01c10000, 4 * KiB }, | ||
145 | { "mmc2", 0x01c11000, 4 * KiB }, | ||
146 | - { "sid", 0x01c14000, 1 * KiB }, | ||
147 | { "crypto", 0x01c15000, 4 * KiB }, | ||
148 | { "msgbox", 0x01c17000, 4 * KiB }, | ||
149 | { "spinlock", 0x01c18000, 4 * KiB }, | ||
150 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
151 | |||
152 | sysbus_init_child_obj(obj, "cpucfg", &s->cpucfg, sizeof(s->cpucfg), | ||
153 | TYPE_AW_CPUCFG); | ||
154 | + | ||
155 | + sysbus_init_child_obj(obj, "sid", &s->sid, sizeof(s->sid), | ||
156 | + TYPE_AW_SID); | ||
157 | + object_property_add_alias(obj, "identifier", OBJECT(&s->sid), | ||
158 | + "identifier", &error_abort); | ||
159 | } | ||
160 | |||
161 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
162 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
163 | qdev_init_nofail(DEVICE(&s->cpucfg)); | ||
164 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->cpucfg), 0, s->memmap[AW_H3_CPUCFG]); | ||
165 | |||
166 | + /* Security Identifier */ | ||
167 | + qdev_init_nofail(DEVICE(&s->sid)); | ||
168 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->sid), 0, s->memmap[AW_H3_SID]); | ||
169 | + | ||
170 | /* Universal Serial Bus */ | ||
171 | sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], | ||
172 | qdev_get_gpio_in(DEVICE(&s->gic), | ||
173 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c | ||
174 | index XXXXXXX..XXXXXXX 100644 | ||
175 | --- a/hw/arm/orangepi.c | ||
176 | +++ b/hw/arm/orangepi.c | ||
177 | @@ -XXX,XX +XXX,XX @@ static void orangepi_init(MachineState *machine) | ||
178 | object_property_set_int(OBJECT(h3), 24 * 1000 * 1000, "clk1-freq", | ||
179 | &error_abort); | ||
180 | |||
181 | + /* Setup SID properties. Currently using a default fixed SID identifier. */ | ||
182 | + if (qemu_uuid_is_null(&h3->sid.identifier)) { | ||
183 | + qdev_prop_set_string(DEVICE(h3), "identifier", | ||
184 | + "02c00081-1111-2222-3333-000044556677"); | ||
185 | + } else if (ldl_be_p(&h3->sid.identifier.data[0]) != 0x02c00081) { | ||
186 | + warn_report("Security Identifier value does not include H3 prefix"); | ||
187 | + } | ||
188 | + | ||
189 | /* Mark H3 object realized */ | ||
190 | object_property_set_bool(OBJECT(h3), true, "realized", &error_abort); | ||
191 | |||
192 | diff --git a/hw/misc/allwinner-sid.c b/hw/misc/allwinner-sid.c | ||
80 | new file mode 100644 | 193 | new file mode 100644 |
81 | index XXXXXXX..XXXXXXX | 194 | index XXXXXXX..XXXXXXX |
82 | --- /dev/null | 195 | --- /dev/null |
83 | +++ b/hw/misc/mps2-fpgaio.c | 196 | +++ b/hw/misc/allwinner-sid.c |
84 | @@ -XXX,XX +XXX,XX @@ | 197 | @@ -XXX,XX +XXX,XX @@ |
85 | +/* | 198 | +/* |
86 | + * ARM MPS2 AN505 FPGAIO emulation | 199 | + * Allwinner Security ID emulation |
87 | + * | 200 | + * |
88 | + * Copyright (c) 2018 Linaro Limited | 201 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> |
89 | + * Written by Peter Maydell | 202 | + * |
90 | + * | 203 | + * This program is free software: you can redistribute it and/or modify |
91 | + * This program is free software; you can redistribute it and/or modify | 204 | + * it under the terms of the GNU General Public License as published by |
92 | + * it under the terms of the GNU General Public License version 2 or | 205 | + * the Free Software Foundation, either version 2 of the License, or |
93 | + * (at your option) any later version. | 206 | + * (at your option) any later version. |
207 | + * | ||
208 | + * This program is distributed in the hope that it will be useful, | ||
209 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
210 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
211 | + * GNU General Public License for more details. | ||
212 | + * | ||
213 | + * You should have received a copy of the GNU General Public License | ||
214 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
94 | + */ | 215 | + */ |
95 | + | 216 | + |
96 | +/* This is a model of the "FPGA system control and I/O" block found | ||
97 | + * in the AN505 FPGA image for the MPS2 devboard. | ||
98 | + * It is documented in AN505: | ||
99 | + * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html | ||
100 | + */ | ||
101 | + | ||
102 | +#include "qemu/osdep.h" | 217 | +#include "qemu/osdep.h" |
218 | +#include "qemu/units.h" | ||
219 | +#include "hw/sysbus.h" | ||
220 | +#include "migration/vmstate.h" | ||
103 | +#include "qemu/log.h" | 221 | +#include "qemu/log.h" |
222 | +#include "qemu/module.h" | ||
223 | +#include "qemu/guest-random.h" | ||
104 | +#include "qapi/error.h" | 224 | +#include "qapi/error.h" |
225 | +#include "hw/qdev-properties.h" | ||
226 | +#include "hw/misc/allwinner-sid.h" | ||
105 | +#include "trace.h" | 227 | +#include "trace.h" |
106 | +#include "hw/sysbus.h" | 228 | + |
107 | +#include "hw/registerfields.h" | 229 | +/* SID register offsets */ |
108 | +#include "hw/misc/mps2-fpgaio.h" | 230 | +enum { |
109 | + | 231 | + REG_PRCTL = 0x40, /* Control */ |
110 | +REG32(LED0, 0) | 232 | + REG_RDKEY = 0x60, /* Read Key */ |
111 | +REG32(BUTTON, 8) | 233 | +}; |
112 | +REG32(CLK1HZ, 0x10) | 234 | + |
113 | +REG32(CLK100HZ, 0x14) | 235 | +/* SID register flags */ |
114 | +REG32(COUNTER, 0x18) | 236 | +enum { |
115 | +REG32(PRESCALE, 0x1c) | 237 | + REG_PRCTL_WRITE = 0x0002, /* Unknown write flag */ |
116 | +REG32(PSCNTR, 0x20) | 238 | + REG_PRCTL_OP_LOCK = 0xAC00, /* Lock operation */ |
117 | +REG32(MISC, 0x4c) | 239 | +}; |
118 | + | 240 | + |
119 | +static uint64_t mps2_fpgaio_read(void *opaque, hwaddr offset, unsigned size) | 241 | +static uint64_t allwinner_sid_read(void *opaque, hwaddr offset, |
120 | +{ | 242 | + unsigned size) |
121 | + MPS2FPGAIO *s = MPS2_FPGAIO(opaque); | 243 | +{ |
122 | + uint64_t r; | 244 | + const AwSidState *s = AW_SID(opaque); |
245 | + uint64_t val = 0; | ||
123 | + | 246 | + |
124 | + switch (offset) { | 247 | + switch (offset) { |
125 | + case A_LED0: | 248 | + case REG_PRCTL: /* Control */ |
126 | + r = s->led0; | 249 | + val = s->control; |
127 | + break; | 250 | + break; |
128 | + case A_BUTTON: | 251 | + case REG_RDKEY: /* Read Key */ |
129 | + /* User-pressable board buttons. We don't model that, so just return | 252 | + val = s->rdkey; |
130 | + * zeroes. | ||
131 | + */ | ||
132 | + r = 0; | ||
133 | + break; | ||
134 | + case A_PRESCALE: | ||
135 | + r = s->prescale; | ||
136 | + break; | ||
137 | + case A_MISC: | ||
138 | + r = s->misc; | ||
139 | + break; | ||
140 | + case A_CLK1HZ: | ||
141 | + case A_CLK100HZ: | ||
142 | + case A_COUNTER: | ||
143 | + case A_PSCNTR: | ||
144 | + /* These are all upcounters of various frequencies. */ | ||
145 | + qemu_log_mask(LOG_UNIMP, "MPS2 FPGAIO: counters unimplemented\n"); | ||
146 | + r = 0; | ||
147 | + break; | 253 | + break; |
148 | + default: | 254 | + default: |
149 | + qemu_log_mask(LOG_GUEST_ERROR, | 255 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", |
150 | + "MPS2 FPGAIO read: bad offset %x\n", (int) offset); | 256 | + __func__, (uint32_t)offset); |
151 | + r = 0; | 257 | + return 0; |
152 | + break; | ||
153 | + } | 258 | + } |
154 | + | 259 | + |
155 | + trace_mps2_fpgaio_read(offset, r, size); | 260 | + trace_allwinner_sid_read(offset, val, size); |
156 | + return r; | 261 | + |
157 | +} | 262 | + return val; |
158 | + | 263 | +} |
159 | +static void mps2_fpgaio_write(void *opaque, hwaddr offset, uint64_t value, | 264 | + |
160 | + unsigned size) | 265 | +static void allwinner_sid_write(void *opaque, hwaddr offset, |
161 | +{ | 266 | + uint64_t val, unsigned size) |
162 | + MPS2FPGAIO *s = MPS2_FPGAIO(opaque); | 267 | +{ |
163 | + | 268 | + AwSidState *s = AW_SID(opaque); |
164 | + trace_mps2_fpgaio_write(offset, value, size); | 269 | + |
270 | + trace_allwinner_sid_write(offset, val, size); | ||
165 | + | 271 | + |
166 | + switch (offset) { | 272 | + switch (offset) { |
167 | + case A_LED0: | 273 | + case REG_PRCTL: /* Control */ |
168 | + /* LED bits [1:0] control board LEDs. We don't currently have | 274 | + s->control = val; |
169 | + * a mechanism for displaying this graphically, so use a trace event. | 275 | + |
170 | + */ | 276 | + if ((s->control & REG_PRCTL_OP_LOCK) && |
171 | + trace_mps2_fpgaio_leds(value & 0x02 ? '*' : '.', | 277 | + (s->control & REG_PRCTL_WRITE)) { |
172 | + value & 0x01 ? '*' : '.'); | 278 | + uint32_t id = s->control >> 16; |
173 | + s->led0 = value & 0x3; | 279 | + |
174 | + break; | 280 | + if (id <= sizeof(QemuUUID) - sizeof(s->rdkey)) { |
175 | + case A_PRESCALE: | 281 | + s->rdkey = ldl_be_p(&s->identifier.data[id]); |
176 | + s->prescale = value; | 282 | + } |
177 | + break; | 283 | + } |
178 | + case A_MISC: | 284 | + s->control &= ~REG_PRCTL_WRITE; |
179 | + /* These are control bits for some of the other devices on the | 285 | + break; |
180 | + * board (SPI, CLCD, etc). We don't implement that yet, so just | 286 | + case REG_RDKEY: /* Read Key */ |
181 | + * make the bits read as written. | ||
182 | + */ | ||
183 | + qemu_log_mask(LOG_UNIMP, | ||
184 | + "MPS2 FPGAIO: MISC control bits unimplemented\n"); | ||
185 | + s->misc = value; | ||
186 | + break; | 287 | + break; |
187 | + default: | 288 | + default: |
188 | + qemu_log_mask(LOG_GUEST_ERROR, | 289 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", |
189 | + "MPS2 FPGAIO write: bad offset 0x%x\n", (int) offset); | 290 | + __func__, (uint32_t)offset); |
190 | + break; | 291 | + break; |
191 | + } | 292 | + } |
192 | +} | 293 | +} |
193 | + | 294 | + |
194 | +static const MemoryRegionOps mps2_fpgaio_ops = { | 295 | +static const MemoryRegionOps allwinner_sid_ops = { |
195 | + .read = mps2_fpgaio_read, | 296 | + .read = allwinner_sid_read, |
196 | + .write = mps2_fpgaio_write, | 297 | + .write = allwinner_sid_write, |
197 | + .endianness = DEVICE_LITTLE_ENDIAN, | 298 | + .endianness = DEVICE_NATIVE_ENDIAN, |
198 | +}; | 299 | + .valid = { |
199 | + | 300 | + .min_access_size = 4, |
200 | +static void mps2_fpgaio_reset(DeviceState *dev) | 301 | + .max_access_size = 4, |
201 | +{ | 302 | + }, |
202 | + MPS2FPGAIO *s = MPS2_FPGAIO(dev); | 303 | + .impl.min_access_size = 4, |
203 | + | 304 | +}; |
204 | + trace_mps2_fpgaio_reset(); | 305 | + |
205 | + s->led0 = 0; | 306 | +static void allwinner_sid_reset(DeviceState *dev) |
206 | + s->prescale = 0; | 307 | +{ |
207 | + s->misc = 0; | 308 | + AwSidState *s = AW_SID(dev); |
208 | +} | 309 | + |
209 | + | 310 | + /* Set default values for registers */ |
210 | +static void mps2_fpgaio_init(Object *obj) | 311 | + s->control = 0; |
312 | + s->rdkey = 0; | ||
313 | +} | ||
314 | + | ||
315 | +static void allwinner_sid_init(Object *obj) | ||
211 | +{ | 316 | +{ |
212 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 317 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
213 | + MPS2FPGAIO *s = MPS2_FPGAIO(obj); | 318 | + AwSidState *s = AW_SID(obj); |
214 | + | 319 | + |
215 | + memory_region_init_io(&s->iomem, obj, &mps2_fpgaio_ops, s, | 320 | + /* Memory mapping */ |
216 | + "mps2-fpgaio", 0x1000); | 321 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_sid_ops, s, |
322 | + TYPE_AW_SID, 1 * KiB); | ||
217 | + sysbus_init_mmio(sbd, &s->iomem); | 323 | + sysbus_init_mmio(sbd, &s->iomem); |
218 | +} | 324 | +} |
219 | + | 325 | + |
220 | +static const VMStateDescription mps2_fpgaio_vmstate = { | 326 | +static Property allwinner_sid_properties[] = { |
221 | + .name = "mps2-fpgaio", | 327 | + DEFINE_PROP_UUID_NODEFAULT("identifier", AwSidState, identifier), |
328 | + DEFINE_PROP_END_OF_LIST() | ||
329 | +}; | ||
330 | + | ||
331 | +static const VMStateDescription allwinner_sid_vmstate = { | ||
332 | + .name = "allwinner-sid", | ||
222 | + .version_id = 1, | 333 | + .version_id = 1, |
223 | + .minimum_version_id = 1, | 334 | + .minimum_version_id = 1, |
224 | + .fields = (VMStateField[]) { | 335 | + .fields = (VMStateField[]) { |
225 | + VMSTATE_UINT32(led0, MPS2FPGAIO), | 336 | + VMSTATE_UINT32(control, AwSidState), |
226 | + VMSTATE_UINT32(prescale, MPS2FPGAIO), | 337 | + VMSTATE_UINT32(rdkey, AwSidState), |
227 | + VMSTATE_UINT32(misc, MPS2FPGAIO), | 338 | + VMSTATE_UINT8_ARRAY_V(identifier.data, AwSidState, sizeof(QemuUUID), 1), |
228 | + VMSTATE_END_OF_LIST() | 339 | + VMSTATE_END_OF_LIST() |
229 | + } | 340 | + } |
230 | +}; | 341 | +}; |
231 | + | 342 | + |
232 | +static Property mps2_fpgaio_properties[] = { | 343 | +static void allwinner_sid_class_init(ObjectClass *klass, void *data) |
233 | + /* Frequency of the prescale counter */ | ||
234 | + DEFINE_PROP_UINT32("prescale-clk", MPS2FPGAIO, prescale_clk, 20000000), | ||
235 | + DEFINE_PROP_END_OF_LIST(), | ||
236 | +}; | ||
237 | + | ||
238 | +static void mps2_fpgaio_class_init(ObjectClass *klass, void *data) | ||
239 | +{ | 344 | +{ |
240 | + DeviceClass *dc = DEVICE_CLASS(klass); | 345 | + DeviceClass *dc = DEVICE_CLASS(klass); |
241 | + | 346 | + |
242 | + dc->vmsd = &mps2_fpgaio_vmstate; | 347 | + dc->reset = allwinner_sid_reset; |
243 | + dc->reset = mps2_fpgaio_reset; | 348 | + dc->vmsd = &allwinner_sid_vmstate; |
244 | + dc->props = mps2_fpgaio_properties; | 349 | + device_class_set_props(dc, allwinner_sid_properties); |
245 | +} | 350 | +} |
246 | + | 351 | + |
247 | +static const TypeInfo mps2_fpgaio_info = { | 352 | +static const TypeInfo allwinner_sid_info = { |
248 | + .name = TYPE_MPS2_FPGAIO, | 353 | + .name = TYPE_AW_SID, |
249 | + .parent = TYPE_SYS_BUS_DEVICE, | 354 | + .parent = TYPE_SYS_BUS_DEVICE, |
250 | + .instance_size = sizeof(MPS2FPGAIO), | 355 | + .instance_init = allwinner_sid_init, |
251 | + .instance_init = mps2_fpgaio_init, | 356 | + .instance_size = sizeof(AwSidState), |
252 | + .class_init = mps2_fpgaio_class_init, | 357 | + .class_init = allwinner_sid_class_init, |
253 | +}; | 358 | +}; |
254 | + | 359 | + |
255 | +static void mps2_fpgaio_register_types(void) | 360 | +static void allwinner_sid_register(void) |
256 | +{ | 361 | +{ |
257 | + type_register_static(&mps2_fpgaio_info); | 362 | + type_register_static(&allwinner_sid_info); |
258 | +} | 363 | +} |
259 | + | 364 | + |
260 | +type_init(mps2_fpgaio_register_types); | 365 | +type_init(allwinner_sid_register) |
261 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | ||
262 | index XXXXXXX..XXXXXXX 100644 | ||
263 | --- a/default-configs/arm-softmmu.mak | ||
264 | +++ b/default-configs/arm-softmmu.mak | ||
265 | @@ -XXX,XX +XXX,XX @@ CONFIG_STM32F205_SOC=y | ||
266 | CONFIG_CMSDK_APB_TIMER=y | ||
267 | CONFIG_CMSDK_APB_UART=y | ||
268 | |||
269 | +CONFIG_MPS2_FPGAIO=y | ||
270 | CONFIG_MPS2_SCC=y | ||
271 | |||
272 | CONFIG_VERSATILE_PCI=y | ||
273 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | 366 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events |
274 | index XXXXXXX..XXXXXXX 100644 | 367 | index XXXXXXX..XXXXXXX 100644 |
275 | --- a/hw/misc/trace-events | 368 | --- a/hw/misc/trace-events |
276 | +++ b/hw/misc/trace-events | 369 | +++ b/hw/misc/trace-events |
277 | @@ -XXX,XX +XXX,XX @@ mps2_scc_leds(char led7, char led6, char led5, char led4, char led3, char led2, | 370 | @@ -XXX,XX +XXX,XX @@ allwinner_cpucfg_cpu_reset(uint8_t cpu_id, uint32_t reset_addr) "id %u, reset_ad |
278 | mps2_scc_cfg_write(unsigned function, unsigned device, uint32_t value) "MPS2 SCC config write: function %d device %d data 0x%" PRIx32 | 371 | allwinner_cpucfg_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
279 | mps2_scc_cfg_read(unsigned function, unsigned device, uint32_t value) "MPS2 SCC config read: function %d device %d data 0x%" PRIx32 | 372 | allwinner_cpucfg_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
280 | 373 | ||
281 | +# hw/misc/mps2_fpgaio.c | 374 | +# allwinner-sid.c |
282 | +mps2_fpgaio_read(uint64_t offset, uint64_t data, unsigned size) "MPS2 FPGAIO read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | 375 | +allwinner_sid_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
283 | +mps2_fpgaio_write(uint64_t offset, uint64_t data, unsigned size) "MPS2 FPGAIO write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | 376 | +allwinner_sid_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
284 | +mps2_fpgaio_reset(void) "MPS2 FPGAIO: reset" | 377 | + |
285 | +mps2_fpgaio_leds(char led1, char led0) "MPS2 FPGAIO LEDs: %c%c" | 378 | # eccmemctl.c |
286 | + | 379 | ecc_mem_writel_mer(uint32_t val) "Write memory enable 0x%08x" |
287 | # hw/misc/msf2-sysreg.c | 380 | ecc_mem_writel_mdr(uint32_t val) "Write memory delay 0x%08x" |
288 | msf2_sysreg_write(uint64_t offset, uint32_t val, uint32_t prev) "msf2-sysreg write: addr 0x%08" HWADDR_PRIx " data 0x%" PRIx32 " prev 0x%" PRIx32 | ||
289 | msf2_sysreg_read(uint64_t offset, uint32_t val) "msf2-sysreg read: addr 0x%08" HWADDR_PRIx " data 0x%08" PRIx32 | ||
290 | -- | 381 | -- |
291 | 2.16.2 | 382 | 2.20.1 |
292 | 383 | ||
293 | 384 | diff view generated by jsdifflib |
1 | From: Alistair Francis <alistair.francis@xilinx.com> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Initial commit of the ZynqMP RTC device. | 3 | The Allwinner System on Chip families sun4i and above contain |
4 | an integrated storage controller for Secure Digital (SD) and | ||
5 | Multi Media Card (MMC) interfaces. This commit adds support | ||
6 | for the Allwinner SD/MMC storage controller with the following | ||
7 | emulated features: | ||
4 | 8 | ||
5 | Signed-off-by: Alistair Francis <alistair.francis@xilinx.com> | 9 | * DMA transfers |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 10 | * Direct FIFO I/O |
11 | * Short/Long format command responses | ||
12 | * Auto-Stop command (CMD12) | ||
13 | * Insert & remove card detection | ||
14 | |||
15 | The following boards are extended with the SD host controller: | ||
16 | |||
17 | * Cubieboard (hw/arm/cubieboard.c) | ||
18 | * Orange Pi PC (hw/arm/orangepi.c) | ||
19 | |||
20 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
21 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
22 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
23 | Message-id: 20200311221854.30370-9-nieklinnenbank@gmail.com | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 25 | --- |
9 | hw/timer/Makefile.objs | 1 + | 26 | hw/sd/Makefile.objs | 1 + |
10 | include/hw/timer/xlnx-zynqmp-rtc.h | 84 +++++++++++++++ | 27 | include/hw/arm/allwinner-a10.h | 2 + |
11 | hw/timer/xlnx-zynqmp-rtc.c | 214 +++++++++++++++++++++++++++++++++++++ | 28 | include/hw/arm/allwinner-h3.h | 3 + |
12 | 3 files changed, 299 insertions(+) | 29 | include/hw/sd/allwinner-sdhost.h | 135 +++++ |
13 | create mode 100644 include/hw/timer/xlnx-zynqmp-rtc.h | 30 | hw/arm/allwinner-a10.c | 11 + |
14 | create mode 100644 hw/timer/xlnx-zynqmp-rtc.c | 31 | hw/arm/allwinner-h3.c | 15 +- |
32 | hw/arm/cubieboard.c | 15 + | ||
33 | hw/arm/orangepi.c | 16 + | ||
34 | hw/sd/allwinner-sdhost.c | 854 +++++++++++++++++++++++++++++++ | ||
35 | hw/arm/Kconfig | 1 + | ||
36 | hw/sd/trace-events | 7 + | ||
37 | 11 files changed, 1059 insertions(+), 1 deletion(-) | ||
38 | create mode 100644 include/hw/sd/allwinner-sdhost.h | ||
39 | create mode 100644 hw/sd/allwinner-sdhost.c | ||
15 | 40 | ||
16 | diff --git a/hw/timer/Makefile.objs b/hw/timer/Makefile.objs | 41 | diff --git a/hw/sd/Makefile.objs b/hw/sd/Makefile.objs |
17 | index XXXXXXX..XXXXXXX 100644 | 42 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/timer/Makefile.objs | 43 | --- a/hw/sd/Makefile.objs |
19 | +++ b/hw/timer/Makefile.objs | 44 | +++ b/hw/sd/Makefile.objs |
20 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_IMX) += imx_epit.o | 45 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_SD) += sd.o core.o sdmmc-internal.o |
21 | common-obj-$(CONFIG_IMX) += imx_gpt.o | 46 | common-obj-$(CONFIG_SDHCI) += sdhci.o |
22 | common-obj-$(CONFIG_LM32) += lm32_timer.o | 47 | common-obj-$(CONFIG_SDHCI_PCI) += sdhci-pci.o |
23 | common-obj-$(CONFIG_MILKYMIST) += milkymist-sysctl.o | 48 | |
24 | +common-obj-$(CONFIG_XLNX_ZYNQMP) += xlnx-zynqmp-rtc.o | 49 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-sdhost.o |
25 | 50 | common-obj-$(CONFIG_MILKYMIST) += milkymist-memcard.o | |
26 | obj-$(CONFIG_ALTERA_TIMER) += altera_timer.o | 51 | common-obj-$(CONFIG_OMAP) += omap_mmc.o |
27 | obj-$(CONFIG_EXYNOS4) += exynos4210_mct.o | 52 | common-obj-$(CONFIG_PXA2XX) += pxa2xx_mmci.o |
28 | diff --git a/include/hw/timer/xlnx-zynqmp-rtc.h b/include/hw/timer/xlnx-zynqmp-rtc.h | 53 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h |
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/include/hw/arm/allwinner-a10.h | ||
56 | +++ b/include/hw/arm/allwinner-a10.h | ||
57 | @@ -XXX,XX +XXX,XX @@ | ||
58 | #include "hw/timer/allwinner-a10-pit.h" | ||
59 | #include "hw/intc/allwinner-a10-pic.h" | ||
60 | #include "hw/net/allwinner_emac.h" | ||
61 | +#include "hw/sd/allwinner-sdhost.h" | ||
62 | #include "hw/ide/ahci.h" | ||
63 | #include "hw/usb/hcd-ohci.h" | ||
64 | #include "hw/usb/hcd-ehci.h" | ||
65 | @@ -XXX,XX +XXX,XX @@ typedef struct AwA10State { | ||
66 | AwA10PICState intc; | ||
67 | AwEmacState emac; | ||
68 | AllwinnerAHCIState sata; | ||
69 | + AwSdHostState mmc0; | ||
70 | MemoryRegion sram_a; | ||
71 | EHCISysBusState ehci[AW_A10_NUM_USB]; | ||
72 | OHCISysBusState ohci[AW_A10_NUM_USB]; | ||
73 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
74 | index XXXXXXX..XXXXXXX 100644 | ||
75 | --- a/include/hw/arm/allwinner-h3.h | ||
76 | +++ b/include/hw/arm/allwinner-h3.h | ||
77 | @@ -XXX,XX +XXX,XX @@ | ||
78 | #include "hw/misc/allwinner-cpucfg.h" | ||
79 | #include "hw/misc/allwinner-h3-sysctrl.h" | ||
80 | #include "hw/misc/allwinner-sid.h" | ||
81 | +#include "hw/sd/allwinner-sdhost.h" | ||
82 | #include "target/arm/cpu.h" | ||
83 | |||
84 | /** | ||
85 | @@ -XXX,XX +XXX,XX @@ enum { | ||
86 | AW_H3_SRAM_A2, | ||
87 | AW_H3_SRAM_C, | ||
88 | AW_H3_SYSCTRL, | ||
89 | + AW_H3_MMC0, | ||
90 | AW_H3_SID, | ||
91 | AW_H3_EHCI0, | ||
92 | AW_H3_OHCI0, | ||
93 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
94 | AwCpuCfgState cpucfg; | ||
95 | AwH3SysCtrlState sysctrl; | ||
96 | AwSidState sid; | ||
97 | + AwSdHostState mmc0; | ||
98 | GICState gic; | ||
99 | MemoryRegion sram_a1; | ||
100 | MemoryRegion sram_a2; | ||
101 | diff --git a/include/hw/sd/allwinner-sdhost.h b/include/hw/sd/allwinner-sdhost.h | ||
29 | new file mode 100644 | 102 | new file mode 100644 |
30 | index XXXXXXX..XXXXXXX | 103 | index XXXXXXX..XXXXXXX |
31 | --- /dev/null | 104 | --- /dev/null |
32 | +++ b/include/hw/timer/xlnx-zynqmp-rtc.h | 105 | +++ b/include/hw/sd/allwinner-sdhost.h |
33 | @@ -XXX,XX +XXX,XX @@ | 106 | @@ -XXX,XX +XXX,XX @@ |
34 | +/* | 107 | +/* |
35 | + * QEMU model of the Xilinx ZynqMP Real Time Clock (RTC). | 108 | + * Allwinner (sun4i and above) SD Host Controller emulation |
36 | + * | 109 | + * |
37 | + * Copyright (c) 2017 Xilinx Inc. | 110 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> |
38 | + * | 111 | + * |
39 | + * Written-by: Alistair Francis <alistair.francis@xilinx.com> | 112 | + * This program is free software: you can redistribute it and/or modify |
113 | + * it under the terms of the GNU General Public License as published by | ||
114 | + * the Free Software Foundation, either version 2 of the License, or | ||
115 | + * (at your option) any later version. | ||
40 | + * | 116 | + * |
41 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 117 | + * This program is distributed in the hope that it will be useful, |
42 | + * of this software and associated documentation files (the "Software"), to deal | 118 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
43 | + * in the Software without restriction, including without limitation the rights | 119 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
44 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 120 | + * GNU General Public License for more details. |
45 | + * copies of the Software, and to permit persons to whom the Software is | ||
46 | + * furnished to do so, subject to the following conditions: | ||
47 | + * | 121 | + * |
48 | + * The above copyright notice and this permission notice shall be included in | 122 | + * You should have received a copy of the GNU General Public License |
49 | + * all copies or substantial portions of the Software. | 123 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. |
124 | + */ | ||
125 | + | ||
126 | +#ifndef HW_SD_ALLWINNER_SDHOST_H | ||
127 | +#define HW_SD_ALLWINNER_SDHOST_H | ||
128 | + | ||
129 | +#include "qom/object.h" | ||
130 | +#include "hw/sysbus.h" | ||
131 | +#include "hw/sd/sd.h" | ||
132 | + | ||
133 | +/** | ||
134 | + * Object model types | ||
135 | + * @{ | ||
136 | + */ | ||
137 | + | ||
138 | +/** Generic Allwinner SD Host Controller (abstract) */ | ||
139 | +#define TYPE_AW_SDHOST "allwinner-sdhost" | ||
140 | + | ||
141 | +/** Allwinner sun4i family (A10, A12) */ | ||
142 | +#define TYPE_AW_SDHOST_SUN4I TYPE_AW_SDHOST "-sun4i" | ||
143 | + | ||
144 | +/** Allwinner sun5i family and newer (A13, H2+, H3, etc) */ | ||
145 | +#define TYPE_AW_SDHOST_SUN5I TYPE_AW_SDHOST "-sun5i" | ||
146 | + | ||
147 | +/** @} */ | ||
148 | + | ||
149 | +/** | ||
150 | + * Object model macros | ||
151 | + * @{ | ||
152 | + */ | ||
153 | + | ||
154 | +#define AW_SDHOST(obj) \ | ||
155 | + OBJECT_CHECK(AwSdHostState, (obj), TYPE_AW_SDHOST) | ||
156 | +#define AW_SDHOST_CLASS(klass) \ | ||
157 | + OBJECT_CLASS_CHECK(AwSdHostClass, (klass), TYPE_AW_SDHOST) | ||
158 | +#define AW_SDHOST_GET_CLASS(obj) \ | ||
159 | + OBJECT_GET_CLASS(AwSdHostClass, (obj), TYPE_AW_SDHOST) | ||
160 | + | ||
161 | +/** @} */ | ||
162 | + | ||
163 | +/** | ||
164 | + * Allwinner SD Host Controller object instance state. | ||
165 | + */ | ||
166 | +typedef struct AwSdHostState { | ||
167 | + /*< private >*/ | ||
168 | + SysBusDevice busdev; | ||
169 | + /*< public >*/ | ||
170 | + | ||
171 | + /** Secure Digital (SD) bus, which connects to SD card (if present) */ | ||
172 | + SDBus sdbus; | ||
173 | + | ||
174 | + /** Maps I/O registers in physical memory */ | ||
175 | + MemoryRegion iomem; | ||
176 | + | ||
177 | + /** Interrupt output signal to notify CPU */ | ||
178 | + qemu_irq irq; | ||
179 | + | ||
180 | + /** Number of bytes left in current DMA transfer */ | ||
181 | + uint32_t transfer_cnt; | ||
182 | + | ||
183 | + /** | ||
184 | + * @name Hardware Registers | ||
185 | + * @{ | ||
186 | + */ | ||
187 | + | ||
188 | + uint32_t global_ctl; /**< Global Control */ | ||
189 | + uint32_t clock_ctl; /**< Clock Control */ | ||
190 | + uint32_t timeout; /**< Timeout */ | ||
191 | + uint32_t bus_width; /**< Bus Width */ | ||
192 | + uint32_t block_size; /**< Block Size */ | ||
193 | + uint32_t byte_count; /**< Byte Count */ | ||
194 | + | ||
195 | + uint32_t command; /**< Command */ | ||
196 | + uint32_t command_arg; /**< Command Argument */ | ||
197 | + uint32_t response[4]; /**< Command Response */ | ||
198 | + | ||
199 | + uint32_t irq_mask; /**< Interrupt Mask */ | ||
200 | + uint32_t irq_status; /**< Raw Interrupt Status */ | ||
201 | + uint32_t status; /**< Status */ | ||
202 | + | ||
203 | + uint32_t fifo_wlevel; /**< FIFO Water Level */ | ||
204 | + uint32_t fifo_func_sel; /**< FIFO Function Select */ | ||
205 | + uint32_t debug_enable; /**< Debug Enable */ | ||
206 | + uint32_t auto12_arg; /**< Auto Command 12 Argument */ | ||
207 | + uint32_t newtiming_set; /**< SD New Timing Set */ | ||
208 | + uint32_t newtiming_debug; /**< SD New Timing Debug */ | ||
209 | + uint32_t hardware_rst; /**< Hardware Reset */ | ||
210 | + uint32_t dmac; /**< Internal DMA Controller Control */ | ||
211 | + uint32_t desc_base; /**< Descriptor List Base Address */ | ||
212 | + uint32_t dmac_status; /**< Internal DMA Controller Status */ | ||
213 | + uint32_t dmac_irq; /**< Internal DMA Controller IRQ Enable */ | ||
214 | + uint32_t card_threshold; /**< Card Threshold Control */ | ||
215 | + uint32_t startbit_detect; /**< eMMC DDR Start Bit Detection Control */ | ||
216 | + uint32_t response_crc; /**< Response CRC */ | ||
217 | + uint32_t data_crc[8]; /**< Data CRC */ | ||
218 | + uint32_t status_crc; /**< Status CRC */ | ||
219 | + | ||
220 | + /** @} */ | ||
221 | + | ||
222 | +} AwSdHostState; | ||
223 | + | ||
224 | +/** | ||
225 | + * Allwinner SD Host Controller class-level struct. | ||
50 | + * | 226 | + * |
51 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 227 | + * This struct is filled by each sunxi device specific code |
52 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 228 | + * such that the generic code can use this struct to support |
53 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | 229 | + * all devices. |
54 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
55 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
56 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
57 | + * THE SOFTWARE. | ||
58 | + */ | 230 | + */ |
59 | + | 231 | +typedef struct AwSdHostClass { |
60 | +#include "hw/register.h" | 232 | + /*< private >*/ |
61 | + | 233 | + SysBusDeviceClass parent_class; |
62 | +#define TYPE_XLNX_ZYNQMP_RTC "xlnx-zynmp.rtc" | 234 | + /*< public >*/ |
63 | + | 235 | + |
64 | +#define XLNX_ZYNQMP_RTC(obj) \ | 236 | + /** Maximum buffer size in bytes per DMA descriptor */ |
65 | + OBJECT_CHECK(XlnxZynqMPRTC, (obj), TYPE_XLNX_ZYNQMP_RTC) | 237 | + size_t max_desc_size; |
66 | + | 238 | + |
67 | +REG32(SET_TIME_WRITE, 0x0) | 239 | +} AwSdHostClass; |
68 | +REG32(SET_TIME_READ, 0x4) | 240 | + |
69 | +REG32(CALIB_WRITE, 0x8) | 241 | +#endif /* HW_SD_ALLWINNER_SDHOST_H */ |
70 | + FIELD(CALIB_WRITE, FRACTION_EN, 20, 1) | 242 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c |
71 | + FIELD(CALIB_WRITE, FRACTION_DATA, 16, 4) | 243 | index XXXXXXX..XXXXXXX 100644 |
72 | + FIELD(CALIB_WRITE, MAX_TICK, 0, 16) | 244 | --- a/hw/arm/allwinner-a10.c |
73 | +REG32(CALIB_READ, 0xc) | 245 | +++ b/hw/arm/allwinner-a10.c |
74 | + FIELD(CALIB_READ, FRACTION_EN, 20, 1) | 246 | @@ -XXX,XX +XXX,XX @@ |
75 | + FIELD(CALIB_READ, FRACTION_DATA, 16, 4) | 247 | #include "hw/boards.h" |
76 | + FIELD(CALIB_READ, MAX_TICK, 0, 16) | 248 | #include "hw/usb/hcd-ohci.h" |
77 | +REG32(CURRENT_TIME, 0x10) | 249 | |
78 | +REG32(CURRENT_TICK, 0x14) | 250 | +#define AW_A10_MMC0_BASE 0x01c0f000 |
79 | + FIELD(CURRENT_TICK, VALUE, 0, 16) | 251 | #define AW_A10_PIC_REG_BASE 0x01c20400 |
80 | +REG32(ALARM, 0x18) | 252 | #define AW_A10_PIT_REG_BASE 0x01c20c00 |
81 | +REG32(RTC_INT_STATUS, 0x20) | 253 | #define AW_A10_UART0_REG_BASE 0x01c28000 |
82 | + FIELD(RTC_INT_STATUS, ALARM, 1, 1) | 254 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) |
83 | + FIELD(RTC_INT_STATUS, SECONDS, 0, 1) | 255 | sizeof(s->ohci[i]), TYPE_SYSBUS_OHCI); |
84 | +REG32(RTC_INT_MASK, 0x24) | 256 | } |
85 | + FIELD(RTC_INT_MASK, ALARM, 1, 1) | 257 | } |
86 | + FIELD(RTC_INT_MASK, SECONDS, 0, 1) | 258 | + |
87 | +REG32(RTC_INT_EN, 0x28) | 259 | + sysbus_init_child_obj(obj, "mmc0", &s->mmc0, sizeof(s->mmc0), |
88 | + FIELD(RTC_INT_EN, ALARM, 1, 1) | 260 | + TYPE_AW_SDHOST_SUN4I); |
89 | + FIELD(RTC_INT_EN, SECONDS, 0, 1) | 261 | } |
90 | +REG32(RTC_INT_DIS, 0x2c) | 262 | |
91 | + FIELD(RTC_INT_DIS, ALARM, 1, 1) | 263 | static void aw_a10_realize(DeviceState *dev, Error **errp) |
92 | + FIELD(RTC_INT_DIS, SECONDS, 0, 1) | 264 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) |
93 | +REG32(ADDR_ERROR, 0x30) | 265 | qdev_get_gpio_in(dev, 64 + i)); |
94 | + FIELD(ADDR_ERROR, STATUS, 0, 1) | 266 | } |
95 | +REG32(ADDR_ERROR_INT_MASK, 0x34) | 267 | } |
96 | + FIELD(ADDR_ERROR_INT_MASK, MASK, 0, 1) | 268 | + |
97 | +REG32(ADDR_ERROR_INT_EN, 0x38) | 269 | + /* SD/MMC */ |
98 | + FIELD(ADDR_ERROR_INT_EN, MASK, 0, 1) | 270 | + qdev_init_nofail(DEVICE(&s->mmc0)); |
99 | +REG32(ADDR_ERROR_INT_DIS, 0x3c) | 271 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->mmc0), 0, AW_A10_MMC0_BASE); |
100 | + FIELD(ADDR_ERROR_INT_DIS, MASK, 0, 1) | 272 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc0), 0, qdev_get_gpio_in(dev, 32)); |
101 | +REG32(CONTROL, 0x40) | 273 | + object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0), |
102 | + FIELD(CONTROL, BATTERY_DISABLE, 31, 1) | 274 | + "sd-bus", &error_abort); |
103 | + FIELD(CONTROL, OSC_CNTRL, 24, 4) | 275 | } |
104 | + FIELD(CONTROL, SLVERR_ENABLE, 0, 1) | 276 | |
105 | +REG32(SAFETY_CHK, 0x50) | 277 | static void aw_a10_class_init(ObjectClass *oc, void *data) |
106 | + | 278 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c |
107 | +#define XLNX_ZYNQMP_RTC_R_MAX (R_SAFETY_CHK + 1) | 279 | index XXXXXXX..XXXXXXX 100644 |
108 | + | 280 | --- a/hw/arm/allwinner-h3.c |
109 | +typedef struct XlnxZynqMPRTC { | 281 | +++ b/hw/arm/allwinner-h3.c |
110 | + SysBusDevice parent_obj; | 282 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { |
111 | + MemoryRegion iomem; | 283 | [AW_H3_SRAM_A2] = 0x00044000, |
112 | + qemu_irq irq_rtc_int; | 284 | [AW_H3_SRAM_C] = 0x00010000, |
113 | + qemu_irq irq_addr_error_int; | 285 | [AW_H3_SYSCTRL] = 0x01c00000, |
114 | + | 286 | + [AW_H3_MMC0] = 0x01c0f000, |
115 | + uint32_t regs[XLNX_ZYNQMP_RTC_R_MAX]; | 287 | [AW_H3_SID] = 0x01c14000, |
116 | + RegisterInfo regs_info[XLNX_ZYNQMP_RTC_R_MAX]; | 288 | [AW_H3_EHCI0] = 0x01c1a000, |
117 | +} XlnxZynqMPRTC; | 289 | [AW_H3_OHCI0] = 0x01c1a400, |
118 | diff --git a/hw/timer/xlnx-zynqmp-rtc.c b/hw/timer/xlnx-zynqmp-rtc.c | 290 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { |
291 | { "lcd0", 0x01c0c000, 4 * KiB }, | ||
292 | { "lcd1", 0x01c0d000, 4 * KiB }, | ||
293 | { "ve", 0x01c0e000, 4 * KiB }, | ||
294 | - { "mmc0", 0x01c0f000, 4 * KiB }, | ||
295 | { "mmc1", 0x01c10000, 4 * KiB }, | ||
296 | { "mmc2", 0x01c11000, 4 * KiB }, | ||
297 | { "crypto", 0x01c15000, 4 * KiB }, | ||
298 | @@ -XXX,XX +XXX,XX @@ enum { | ||
299 | AW_H3_GIC_SPI_UART3 = 3, | ||
300 | AW_H3_GIC_SPI_TIMER0 = 18, | ||
301 | AW_H3_GIC_SPI_TIMER1 = 19, | ||
302 | + AW_H3_GIC_SPI_MMC0 = 60, | ||
303 | AW_H3_GIC_SPI_EHCI0 = 72, | ||
304 | AW_H3_GIC_SPI_OHCI0 = 73, | ||
305 | AW_H3_GIC_SPI_EHCI1 = 74, | ||
306 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
307 | TYPE_AW_SID); | ||
308 | object_property_add_alias(obj, "identifier", OBJECT(&s->sid), | ||
309 | "identifier", &error_abort); | ||
310 | + | ||
311 | + sysbus_init_child_obj(obj, "mmc0", &s->mmc0, sizeof(s->mmc0), | ||
312 | + TYPE_AW_SDHOST_SUN5I); | ||
313 | } | ||
314 | |||
315 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
316 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
317 | qdev_init_nofail(DEVICE(&s->sid)); | ||
318 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->sid), 0, s->memmap[AW_H3_SID]); | ||
319 | |||
320 | + /* SD/MMC */ | ||
321 | + qdev_init_nofail(DEVICE(&s->mmc0)); | ||
322 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->mmc0), 0, s->memmap[AW_H3_MMC0]); | ||
323 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc0), 0, | ||
324 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_MMC0)); | ||
325 | + | ||
326 | + object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0), | ||
327 | + "sd-bus", &error_abort); | ||
328 | + | ||
329 | /* Universal Serial Bus */ | ||
330 | sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], | ||
331 | qdev_get_gpio_in(DEVICE(&s->gic), | ||
332 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c | ||
333 | index XXXXXXX..XXXXXXX 100644 | ||
334 | --- a/hw/arm/cubieboard.c | ||
335 | +++ b/hw/arm/cubieboard.c | ||
336 | @@ -XXX,XX +XXX,XX @@ | ||
337 | #include "sysemu/sysemu.h" | ||
338 | #include "hw/sysbus.h" | ||
339 | #include "hw/boards.h" | ||
340 | +#include "hw/qdev-properties.h" | ||
341 | #include "hw/arm/allwinner-a10.h" | ||
342 | |||
343 | static struct arm_boot_info cubieboard_binfo = { | ||
344 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | ||
345 | { | ||
346 | AwA10State *a10; | ||
347 | Error *err = NULL; | ||
348 | + DriveInfo *di; | ||
349 | + BlockBackend *blk; | ||
350 | + BusState *bus; | ||
351 | + DeviceState *carddev; | ||
352 | |||
353 | /* BIOS is not supported by this board */ | ||
354 | if (bios_name) { | ||
355 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | ||
356 | exit(1); | ||
357 | } | ||
358 | |||
359 | + /* Retrieve SD bus */ | ||
360 | + di = drive_get_next(IF_SD); | ||
361 | + blk = di ? blk_by_legacy_dinfo(di) : NULL; | ||
362 | + bus = qdev_get_child_bus(DEVICE(a10), "sd-bus"); | ||
363 | + | ||
364 | + /* Plug in SD card */ | ||
365 | + carddev = qdev_create(bus, TYPE_SD_CARD); | ||
366 | + qdev_prop_set_drive(carddev, "drive", blk, &error_fatal); | ||
367 | + object_property_set_bool(OBJECT(carddev), true, "realized", &error_fatal); | ||
368 | + | ||
369 | memory_region_add_subregion(get_system_memory(), AW_A10_SDRAM_BASE, | ||
370 | machine->ram); | ||
371 | |||
372 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c | ||
373 | index XXXXXXX..XXXXXXX 100644 | ||
374 | --- a/hw/arm/orangepi.c | ||
375 | +++ b/hw/arm/orangepi.c | ||
376 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info orangepi_binfo = { | ||
377 | static void orangepi_init(MachineState *machine) | ||
378 | { | ||
379 | AwH3State *h3; | ||
380 | + DriveInfo *di; | ||
381 | + BlockBackend *blk; | ||
382 | + BusState *bus; | ||
383 | + DeviceState *carddev; | ||
384 | |||
385 | /* BIOS is not supported by this board */ | ||
386 | if (bios_name) { | ||
387 | @@ -XXX,XX +XXX,XX @@ static void orangepi_init(MachineState *machine) | ||
388 | /* Mark H3 object realized */ | ||
389 | object_property_set_bool(OBJECT(h3), true, "realized", &error_abort); | ||
390 | |||
391 | + /* Retrieve SD bus */ | ||
392 | + di = drive_get_next(IF_SD); | ||
393 | + blk = di ? blk_by_legacy_dinfo(di) : NULL; | ||
394 | + bus = qdev_get_child_bus(DEVICE(h3), "sd-bus"); | ||
395 | + | ||
396 | + /* Plug in SD card */ | ||
397 | + carddev = qdev_create(bus, TYPE_SD_CARD); | ||
398 | + qdev_prop_set_drive(carddev, "drive", blk, &error_fatal); | ||
399 | + object_property_set_bool(OBJECT(carddev), true, "realized", &error_fatal); | ||
400 | + | ||
401 | /* SDRAM */ | ||
402 | memory_region_add_subregion(get_system_memory(), h3->memmap[AW_H3_SDRAM], | ||
403 | machine->ram); | ||
404 | @@ -XXX,XX +XXX,XX @@ static void orangepi_machine_init(MachineClass *mc) | ||
405 | { | ||
406 | mc->desc = "Orange Pi PC"; | ||
407 | mc->init = orangepi_init; | ||
408 | + mc->block_default_type = IF_SD; | ||
409 | + mc->units_per_default_bus = 1; | ||
410 | mc->min_cpus = AW_H3_NUM_CPUS; | ||
411 | mc->max_cpus = AW_H3_NUM_CPUS; | ||
412 | mc->default_cpus = AW_H3_NUM_CPUS; | ||
413 | diff --git a/hw/sd/allwinner-sdhost.c b/hw/sd/allwinner-sdhost.c | ||
119 | new file mode 100644 | 414 | new file mode 100644 |
120 | index XXXXXXX..XXXXXXX | 415 | index XXXXXXX..XXXXXXX |
121 | --- /dev/null | 416 | --- /dev/null |
122 | +++ b/hw/timer/xlnx-zynqmp-rtc.c | 417 | +++ b/hw/sd/allwinner-sdhost.c |
123 | @@ -XXX,XX +XXX,XX @@ | 418 | @@ -XXX,XX +XXX,XX @@ |
124 | +/* | 419 | +/* |
125 | + * QEMU model of the Xilinx ZynqMP Real Time Clock (RTC). | 420 | + * Allwinner (sun4i and above) SD Host Controller emulation |
126 | + * | 421 | + * |
127 | + * Copyright (c) 2017 Xilinx Inc. | 422 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> |
128 | + * | 423 | + * |
129 | + * Written-by: Alistair Francis <alistair.francis@xilinx.com> | 424 | + * This program is free software: you can redistribute it and/or modify |
425 | + * it under the terms of the GNU General Public License as published by | ||
426 | + * the Free Software Foundation, either version 2 of the License, or | ||
427 | + * (at your option) any later version. | ||
130 | + * | 428 | + * |
131 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 429 | + * This program is distributed in the hope that it will be useful, |
132 | + * of this software and associated documentation files (the "Software"), to deal | 430 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
133 | + * in the Software without restriction, including without limitation the rights | 431 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
134 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 432 | + * GNU General Public License for more details. |
135 | + * copies of the Software, and to permit persons to whom the Software is | ||
136 | + * furnished to do so, subject to the following conditions: | ||
137 | + * | 433 | + * |
138 | + * The above copyright notice and this permission notice shall be included in | 434 | + * You should have received a copy of the GNU General Public License |
139 | + * all copies or substantial portions of the Software. | 435 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. |
140 | + * | ||
141 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
142 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
143 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
144 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
145 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
146 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
147 | + * THE SOFTWARE. | ||
148 | + */ | 436 | + */ |
149 | + | 437 | + |
150 | +#include "qemu/osdep.h" | 438 | +#include "qemu/osdep.h" |
151 | +#include "hw/sysbus.h" | ||
152 | +#include "hw/register.h" | ||
153 | +#include "qemu/bitops.h" | ||
154 | +#include "qemu/log.h" | 439 | +#include "qemu/log.h" |
155 | +#include "hw/timer/xlnx-zynqmp-rtc.h" | 440 | +#include "qemu/module.h" |
156 | + | 441 | +#include "qemu/units.h" |
157 | +#ifndef XLNX_ZYNQMP_RTC_ERR_DEBUG | 442 | +#include "sysemu/blockdev.h" |
158 | +#define XLNX_ZYNQMP_RTC_ERR_DEBUG 0 | 443 | +#include "hw/irq.h" |
159 | +#endif | 444 | +#include "hw/sd/allwinner-sdhost.h" |
160 | + | 445 | +#include "migration/vmstate.h" |
161 | +static void rtc_int_update_irq(XlnxZynqMPRTC *s) | 446 | +#include "trace.h" |
162 | +{ | 447 | + |
163 | + bool pending = s->regs[R_RTC_INT_STATUS] & ~s->regs[R_RTC_INT_MASK]; | 448 | +#define TYPE_AW_SDHOST_BUS "allwinner-sdhost-bus" |
164 | + qemu_set_irq(s->irq_rtc_int, pending); | 449 | +#define AW_SDHOST_BUS(obj) \ |
165 | +} | 450 | + OBJECT_CHECK(SDBus, (obj), TYPE_AW_SDHOST_BUS) |
166 | + | 451 | + |
167 | +static void addr_error_int_update_irq(XlnxZynqMPRTC *s) | 452 | +/* SD Host register offsets */ |
168 | +{ | 453 | +enum { |
169 | + bool pending = s->regs[R_ADDR_ERROR] & ~s->regs[R_ADDR_ERROR_INT_MASK]; | 454 | + REG_SD_GCTL = 0x00, /* Global Control */ |
170 | + qemu_set_irq(s->irq_addr_error_int, pending); | 455 | + REG_SD_CKCR = 0x04, /* Clock Control */ |
171 | +} | 456 | + REG_SD_TMOR = 0x08, /* Timeout */ |
172 | + | 457 | + REG_SD_BWDR = 0x0C, /* Bus Width */ |
173 | +static void rtc_int_status_postw(RegisterInfo *reg, uint64_t val64) | 458 | + REG_SD_BKSR = 0x10, /* Block Size */ |
174 | +{ | 459 | + REG_SD_BYCR = 0x14, /* Byte Count */ |
175 | + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); | 460 | + REG_SD_CMDR = 0x18, /* Command */ |
176 | + rtc_int_update_irq(s); | 461 | + REG_SD_CAGR = 0x1C, /* Command Argument */ |
177 | +} | 462 | + REG_SD_RESP0 = 0x20, /* Response Zero */ |
178 | + | 463 | + REG_SD_RESP1 = 0x24, /* Response One */ |
179 | +static uint64_t rtc_int_en_prew(RegisterInfo *reg, uint64_t val64) | 464 | + REG_SD_RESP2 = 0x28, /* Response Two */ |
180 | +{ | 465 | + REG_SD_RESP3 = 0x2C, /* Response Three */ |
181 | + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); | 466 | + REG_SD_IMKR = 0x30, /* Interrupt Mask */ |
182 | + | 467 | + REG_SD_MISR = 0x34, /* Masked Interrupt Status */ |
183 | + s->regs[R_RTC_INT_MASK] &= (uint32_t) ~val64; | 468 | + REG_SD_RISR = 0x38, /* Raw Interrupt Status */ |
184 | + rtc_int_update_irq(s); | 469 | + REG_SD_STAR = 0x3C, /* Status */ |
185 | + return 0; | 470 | + REG_SD_FWLR = 0x40, /* FIFO Water Level */ |
186 | +} | 471 | + REG_SD_FUNS = 0x44, /* FIFO Function Select */ |
187 | + | 472 | + REG_SD_DBGC = 0x50, /* Debug Enable */ |
188 | +static uint64_t rtc_int_dis_prew(RegisterInfo *reg, uint64_t val64) | 473 | + REG_SD_A12A = 0x58, /* Auto command 12 argument */ |
189 | +{ | 474 | + REG_SD_NTSR = 0x5C, /* SD NewTiming Set */ |
190 | + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); | 475 | + REG_SD_SDBG = 0x60, /* SD newTiming Set Debug */ |
191 | + | 476 | + REG_SD_HWRST = 0x78, /* Hardware Reset Register */ |
192 | + s->regs[R_RTC_INT_MASK] |= (uint32_t) val64; | 477 | + REG_SD_DMAC = 0x80, /* Internal DMA Controller Control */ |
193 | + rtc_int_update_irq(s); | 478 | + REG_SD_DLBA = 0x84, /* Descriptor List Base Address */ |
194 | + return 0; | 479 | + REG_SD_IDST = 0x88, /* Internal DMA Controller Status */ |
195 | +} | 480 | + REG_SD_IDIE = 0x8C, /* Internal DMA Controller IRQ Enable */ |
196 | + | 481 | + REG_SD_THLDC = 0x100, /* Card Threshold Control */ |
197 | +static void addr_error_postw(RegisterInfo *reg, uint64_t val64) | 482 | + REG_SD_DSBD = 0x10C, /* eMMC DDR Start Bit Detection Control */ |
198 | +{ | 483 | + REG_SD_RES_CRC = 0x110, /* Response CRC from card/eMMC */ |
199 | + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); | 484 | + REG_SD_DATA7_CRC = 0x114, /* CRC Data 7 from card/eMMC */ |
200 | + addr_error_int_update_irq(s); | 485 | + REG_SD_DATA6_CRC = 0x118, /* CRC Data 6 from card/eMMC */ |
201 | +} | 486 | + REG_SD_DATA5_CRC = 0x11C, /* CRC Data 5 from card/eMMC */ |
202 | + | 487 | + REG_SD_DATA4_CRC = 0x120, /* CRC Data 4 from card/eMMC */ |
203 | +static uint64_t addr_error_int_en_prew(RegisterInfo *reg, uint64_t val64) | 488 | + REG_SD_DATA3_CRC = 0x124, /* CRC Data 3 from card/eMMC */ |
204 | +{ | 489 | + REG_SD_DATA2_CRC = 0x128, /* CRC Data 2 from card/eMMC */ |
205 | + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); | 490 | + REG_SD_DATA1_CRC = 0x12C, /* CRC Data 1 from card/eMMC */ |
206 | + | 491 | + REG_SD_DATA0_CRC = 0x130, /* CRC Data 0 from card/eMMC */ |
207 | + s->regs[R_ADDR_ERROR_INT_MASK] &= (uint32_t) ~val64; | 492 | + REG_SD_CRC_STA = 0x134, /* CRC status from card/eMMC during write */ |
208 | + addr_error_int_update_irq(s); | 493 | + REG_SD_FIFO = 0x200, /* Read/Write FIFO */ |
209 | + return 0; | ||
210 | +} | ||
211 | + | ||
212 | +static uint64_t addr_error_int_dis_prew(RegisterInfo *reg, uint64_t val64) | ||
213 | +{ | ||
214 | + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); | ||
215 | + | ||
216 | + s->regs[R_ADDR_ERROR_INT_MASK] |= (uint32_t) val64; | ||
217 | + addr_error_int_update_irq(s); | ||
218 | + return 0; | ||
219 | +} | ||
220 | + | ||
221 | +static const RegisterAccessInfo rtc_regs_info[] = { | ||
222 | + { .name = "SET_TIME_WRITE", .addr = A_SET_TIME_WRITE, | ||
223 | + },{ .name = "SET_TIME_READ", .addr = A_SET_TIME_READ, | ||
224 | + .ro = 0xffffffff, | ||
225 | + },{ .name = "CALIB_WRITE", .addr = A_CALIB_WRITE, | ||
226 | + },{ .name = "CALIB_READ", .addr = A_CALIB_READ, | ||
227 | + .ro = 0x1fffff, | ||
228 | + },{ .name = "CURRENT_TIME", .addr = A_CURRENT_TIME, | ||
229 | + .ro = 0xffffffff, | ||
230 | + },{ .name = "CURRENT_TICK", .addr = A_CURRENT_TICK, | ||
231 | + .ro = 0xffff, | ||
232 | + },{ .name = "ALARM", .addr = A_ALARM, | ||
233 | + },{ .name = "RTC_INT_STATUS", .addr = A_RTC_INT_STATUS, | ||
234 | + .w1c = 0x3, | ||
235 | + .post_write = rtc_int_status_postw, | ||
236 | + },{ .name = "RTC_INT_MASK", .addr = A_RTC_INT_MASK, | ||
237 | + .reset = 0x3, | ||
238 | + .ro = 0x3, | ||
239 | + },{ .name = "RTC_INT_EN", .addr = A_RTC_INT_EN, | ||
240 | + .pre_write = rtc_int_en_prew, | ||
241 | + },{ .name = "RTC_INT_DIS", .addr = A_RTC_INT_DIS, | ||
242 | + .pre_write = rtc_int_dis_prew, | ||
243 | + },{ .name = "ADDR_ERROR", .addr = A_ADDR_ERROR, | ||
244 | + .w1c = 0x1, | ||
245 | + .post_write = addr_error_postw, | ||
246 | + },{ .name = "ADDR_ERROR_INT_MASK", .addr = A_ADDR_ERROR_INT_MASK, | ||
247 | + .reset = 0x1, | ||
248 | + .ro = 0x1, | ||
249 | + },{ .name = "ADDR_ERROR_INT_EN", .addr = A_ADDR_ERROR_INT_EN, | ||
250 | + .pre_write = addr_error_int_en_prew, | ||
251 | + },{ .name = "ADDR_ERROR_INT_DIS", .addr = A_ADDR_ERROR_INT_DIS, | ||
252 | + .pre_write = addr_error_int_dis_prew, | ||
253 | + },{ .name = "CONTROL", .addr = A_CONTROL, | ||
254 | + .reset = 0x1000000, | ||
255 | + .rsvd = 0x70fffffe, | ||
256 | + },{ .name = "SAFETY_CHK", .addr = A_SAFETY_CHK, | ||
257 | + } | ||
258 | +}; | 494 | +}; |
259 | + | 495 | + |
260 | +static void rtc_reset(DeviceState *dev) | 496 | +/* SD Host register flags */ |
261 | +{ | 497 | +enum { |
262 | + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(dev); | 498 | + SD_GCTL_FIFO_AC_MOD = (1 << 31), |
263 | + unsigned int i; | 499 | + SD_GCTL_DDR_MOD_SEL = (1 << 10), |
264 | + | 500 | + SD_GCTL_CD_DBC_ENB = (1 << 8), |
265 | + for (i = 0; i < ARRAY_SIZE(s->regs_info); ++i) { | 501 | + SD_GCTL_DMA_ENB = (1 << 5), |
266 | + register_reset(&s->regs_info[i]); | 502 | + SD_GCTL_INT_ENB = (1 << 4), |
267 | + } | 503 | + SD_GCTL_DMA_RST = (1 << 2), |
268 | + | 504 | + SD_GCTL_FIFO_RST = (1 << 1), |
269 | + rtc_int_update_irq(s); | 505 | + SD_GCTL_SOFT_RST = (1 << 0), |
270 | + addr_error_int_update_irq(s); | 506 | +}; |
271 | +} | 507 | + |
272 | + | 508 | +enum { |
273 | +static const MemoryRegionOps rtc_ops = { | 509 | + SD_CMDR_LOAD = (1 << 31), |
274 | + .read = register_read_memory, | 510 | + SD_CMDR_CLKCHANGE = (1 << 21), |
275 | + .write = register_write_memory, | 511 | + SD_CMDR_WRITE = (1 << 10), |
276 | + .endianness = DEVICE_LITTLE_ENDIAN, | 512 | + SD_CMDR_AUTOSTOP = (1 << 12), |
513 | + SD_CMDR_DATA = (1 << 9), | ||
514 | + SD_CMDR_RESPONSE_LONG = (1 << 7), | ||
515 | + SD_CMDR_RESPONSE = (1 << 6), | ||
516 | + SD_CMDR_CMDID_MASK = (0x3f), | ||
517 | +}; | ||
518 | + | ||
519 | +enum { | ||
520 | + SD_RISR_CARD_REMOVE = (1 << 31), | ||
521 | + SD_RISR_CARD_INSERT = (1 << 30), | ||
522 | + SD_RISR_SDIO_INTR = (1 << 16), | ||
523 | + SD_RISR_AUTOCMD_DONE = (1 << 14), | ||
524 | + SD_RISR_DATA_COMPLETE = (1 << 3), | ||
525 | + SD_RISR_CMD_COMPLETE = (1 << 2), | ||
526 | + SD_RISR_NO_RESPONSE = (1 << 1), | ||
527 | +}; | ||
528 | + | ||
529 | +enum { | ||
530 | + SD_STAR_CARD_PRESENT = (1 << 8), | ||
531 | +}; | ||
532 | + | ||
533 | +enum { | ||
534 | + SD_IDST_INT_SUMMARY = (1 << 8), | ||
535 | + SD_IDST_RECEIVE_IRQ = (1 << 1), | ||
536 | + SD_IDST_TRANSMIT_IRQ = (1 << 0), | ||
537 | + SD_IDST_IRQ_MASK = (1 << 1) | (1 << 0) | (1 << 8), | ||
538 | + SD_IDST_WR_MASK = (0x3ff), | ||
539 | +}; | ||
540 | + | ||
541 | +/* SD Host register reset values */ | ||
542 | +enum { | ||
543 | + REG_SD_GCTL_RST = 0x00000300, | ||
544 | + REG_SD_CKCR_RST = 0x0, | ||
545 | + REG_SD_TMOR_RST = 0xFFFFFF40, | ||
546 | + REG_SD_BWDR_RST = 0x0, | ||
547 | + REG_SD_BKSR_RST = 0x00000200, | ||
548 | + REG_SD_BYCR_RST = 0x00000200, | ||
549 | + REG_SD_CMDR_RST = 0x0, | ||
550 | + REG_SD_CAGR_RST = 0x0, | ||
551 | + REG_SD_RESP_RST = 0x0, | ||
552 | + REG_SD_IMKR_RST = 0x0, | ||
553 | + REG_SD_MISR_RST = 0x0, | ||
554 | + REG_SD_RISR_RST = 0x0, | ||
555 | + REG_SD_STAR_RST = 0x00000100, | ||
556 | + REG_SD_FWLR_RST = 0x000F0000, | ||
557 | + REG_SD_FUNS_RST = 0x0, | ||
558 | + REG_SD_DBGC_RST = 0x0, | ||
559 | + REG_SD_A12A_RST = 0x0000FFFF, | ||
560 | + REG_SD_NTSR_RST = 0x00000001, | ||
561 | + REG_SD_SDBG_RST = 0x0, | ||
562 | + REG_SD_HWRST_RST = 0x00000001, | ||
563 | + REG_SD_DMAC_RST = 0x0, | ||
564 | + REG_SD_DLBA_RST = 0x0, | ||
565 | + REG_SD_IDST_RST = 0x0, | ||
566 | + REG_SD_IDIE_RST = 0x0, | ||
567 | + REG_SD_THLDC_RST = 0x0, | ||
568 | + REG_SD_DSBD_RST = 0x0, | ||
569 | + REG_SD_RES_CRC_RST = 0x0, | ||
570 | + REG_SD_DATA_CRC_RST = 0x0, | ||
571 | + REG_SD_CRC_STA_RST = 0x0, | ||
572 | + REG_SD_FIFO_RST = 0x0, | ||
573 | +}; | ||
574 | + | ||
575 | +/* Data transfer descriptor for DMA */ | ||
576 | +typedef struct TransferDescriptor { | ||
577 | + uint32_t status; /* Status flags */ | ||
578 | + uint32_t size; /* Data buffer size */ | ||
579 | + uint32_t addr; /* Data buffer address */ | ||
580 | + uint32_t next; /* Physical address of next descriptor */ | ||
581 | +} TransferDescriptor; | ||
582 | + | ||
583 | +/* Data transfer descriptor flags */ | ||
584 | +enum { | ||
585 | + DESC_STATUS_HOLD = (1 << 31), /* Set when descriptor is in use by DMA */ | ||
586 | + DESC_STATUS_ERROR = (1 << 30), /* Set when DMA transfer error occurred */ | ||
587 | + DESC_STATUS_CHAIN = (1 << 4), /* Indicates chained descriptor. */ | ||
588 | + DESC_STATUS_FIRST = (1 << 3), /* Set on the first descriptor */ | ||
589 | + DESC_STATUS_LAST = (1 << 2), /* Set on the last descriptor */ | ||
590 | + DESC_STATUS_NOIRQ = (1 << 1), /* Skip raising interrupt after transfer */ | ||
591 | + DESC_SIZE_MASK = (0xfffffffc) | ||
592 | +}; | ||
593 | + | ||
594 | +static void allwinner_sdhost_update_irq(AwSdHostState *s) | ||
595 | +{ | ||
596 | + uint32_t irq; | ||
597 | + | ||
598 | + if (s->global_ctl & SD_GCTL_INT_ENB) { | ||
599 | + irq = s->irq_status & s->irq_mask; | ||
600 | + } else { | ||
601 | + irq = 0; | ||
602 | + } | ||
603 | + | ||
604 | + trace_allwinner_sdhost_update_irq(irq); | ||
605 | + qemu_set_irq(s->irq, irq); | ||
606 | +} | ||
607 | + | ||
608 | +static void allwinner_sdhost_update_transfer_cnt(AwSdHostState *s, | ||
609 | + uint32_t bytes) | ||
610 | +{ | ||
611 | + if (s->transfer_cnt > bytes) { | ||
612 | + s->transfer_cnt -= bytes; | ||
613 | + } else { | ||
614 | + s->transfer_cnt = 0; | ||
615 | + } | ||
616 | + | ||
617 | + if (!s->transfer_cnt) { | ||
618 | + s->irq_status |= SD_RISR_DATA_COMPLETE; | ||
619 | + } | ||
620 | +} | ||
621 | + | ||
622 | +static void allwinner_sdhost_set_inserted(DeviceState *dev, bool inserted) | ||
623 | +{ | ||
624 | + AwSdHostState *s = AW_SDHOST(dev); | ||
625 | + | ||
626 | + trace_allwinner_sdhost_set_inserted(inserted); | ||
627 | + | ||
628 | + if (inserted) { | ||
629 | + s->irq_status |= SD_RISR_CARD_INSERT; | ||
630 | + s->irq_status &= ~SD_RISR_CARD_REMOVE; | ||
631 | + s->status |= SD_STAR_CARD_PRESENT; | ||
632 | + } else { | ||
633 | + s->irq_status &= ~SD_RISR_CARD_INSERT; | ||
634 | + s->irq_status |= SD_RISR_CARD_REMOVE; | ||
635 | + s->status &= ~SD_STAR_CARD_PRESENT; | ||
636 | + } | ||
637 | + | ||
638 | + allwinner_sdhost_update_irq(s); | ||
639 | +} | ||
640 | + | ||
641 | +static void allwinner_sdhost_send_command(AwSdHostState *s) | ||
642 | +{ | ||
643 | + SDRequest request; | ||
644 | + uint8_t resp[16]; | ||
645 | + int rlen; | ||
646 | + | ||
647 | + /* Auto clear load flag */ | ||
648 | + s->command &= ~SD_CMDR_LOAD; | ||
649 | + | ||
650 | + /* Clock change does not actually interact with the SD bus */ | ||
651 | + if (!(s->command & SD_CMDR_CLKCHANGE)) { | ||
652 | + | ||
653 | + /* Prepare request */ | ||
654 | + request.cmd = s->command & SD_CMDR_CMDID_MASK; | ||
655 | + request.arg = s->command_arg; | ||
656 | + | ||
657 | + /* Send request to SD bus */ | ||
658 | + rlen = sdbus_do_command(&s->sdbus, &request, resp); | ||
659 | + if (rlen < 0) { | ||
660 | + goto error; | ||
661 | + } | ||
662 | + | ||
663 | + /* If the command has a response, store it in the response registers */ | ||
664 | + if ((s->command & SD_CMDR_RESPONSE)) { | ||
665 | + if (rlen == 4 && !(s->command & SD_CMDR_RESPONSE_LONG)) { | ||
666 | + s->response[0] = ldl_be_p(&resp[0]); | ||
667 | + s->response[1] = s->response[2] = s->response[3] = 0; | ||
668 | + | ||
669 | + } else if (rlen == 16 && (s->command & SD_CMDR_RESPONSE_LONG)) { | ||
670 | + s->response[0] = ldl_be_p(&resp[12]); | ||
671 | + s->response[1] = ldl_be_p(&resp[8]); | ||
672 | + s->response[2] = ldl_be_p(&resp[4]); | ||
673 | + s->response[3] = ldl_be_p(&resp[0]); | ||
674 | + } else { | ||
675 | + goto error; | ||
676 | + } | ||
677 | + } | ||
678 | + } | ||
679 | + | ||
680 | + /* Set interrupt status bits */ | ||
681 | + s->irq_status |= SD_RISR_CMD_COMPLETE; | ||
682 | + return; | ||
683 | + | ||
684 | +error: | ||
685 | + s->irq_status |= SD_RISR_NO_RESPONSE; | ||
686 | +} | ||
687 | + | ||
688 | +static void allwinner_sdhost_auto_stop(AwSdHostState *s) | ||
689 | +{ | ||
690 | + /* | ||
691 | + * The stop command (CMD12) ensures the SD bus | ||
692 | + * returns to the transfer state. | ||
693 | + */ | ||
694 | + if ((s->command & SD_CMDR_AUTOSTOP) && (s->transfer_cnt == 0)) { | ||
695 | + /* First save current command registers */ | ||
696 | + uint32_t saved_cmd = s->command; | ||
697 | + uint32_t saved_arg = s->command_arg; | ||
698 | + | ||
699 | + /* Prepare stop command (CMD12) */ | ||
700 | + s->command &= ~SD_CMDR_CMDID_MASK; | ||
701 | + s->command |= 12; /* CMD12 */ | ||
702 | + s->command_arg = 0; | ||
703 | + | ||
704 | + /* Put the command on SD bus */ | ||
705 | + allwinner_sdhost_send_command(s); | ||
706 | + | ||
707 | + /* Restore command values */ | ||
708 | + s->command = saved_cmd; | ||
709 | + s->command_arg = saved_arg; | ||
710 | + | ||
711 | + /* Set IRQ status bit for automatic stop done */ | ||
712 | + s->irq_status |= SD_RISR_AUTOCMD_DONE; | ||
713 | + } | ||
714 | +} | ||
715 | + | ||
716 | +static uint32_t allwinner_sdhost_process_desc(AwSdHostState *s, | ||
717 | + hwaddr desc_addr, | ||
718 | + TransferDescriptor *desc, | ||
719 | + bool is_write, uint32_t max_bytes) | ||
720 | +{ | ||
721 | + AwSdHostClass *klass = AW_SDHOST_GET_CLASS(s); | ||
722 | + uint32_t num_done = 0; | ||
723 | + uint32_t num_bytes = max_bytes; | ||
724 | + uint8_t buf[1024]; | ||
725 | + | ||
726 | + /* Read descriptor */ | ||
727 | + cpu_physical_memory_read(desc_addr, desc, sizeof(*desc)); | ||
728 | + if (desc->size == 0) { | ||
729 | + desc->size = klass->max_desc_size; | ||
730 | + } else if (desc->size > klass->max_desc_size) { | ||
731 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: DMA descriptor buffer size " | ||
732 | + " is out-of-bounds: %" PRIu32 " > %zu", | ||
733 | + __func__, desc->size, klass->max_desc_size); | ||
734 | + desc->size = klass->max_desc_size; | ||
735 | + } | ||
736 | + if (desc->size < num_bytes) { | ||
737 | + num_bytes = desc->size; | ||
738 | + } | ||
739 | + | ||
740 | + trace_allwinner_sdhost_process_desc(desc_addr, desc->size, | ||
741 | + is_write, max_bytes); | ||
742 | + | ||
743 | + while (num_done < num_bytes) { | ||
744 | + /* Try to completely fill the local buffer */ | ||
745 | + uint32_t buf_bytes = num_bytes - num_done; | ||
746 | + if (buf_bytes > sizeof(buf)) { | ||
747 | + buf_bytes = sizeof(buf); | ||
748 | + } | ||
749 | + | ||
750 | + /* Write to SD bus */ | ||
751 | + if (is_write) { | ||
752 | + cpu_physical_memory_read((desc->addr & DESC_SIZE_MASK) + num_done, | ||
753 | + buf, buf_bytes); | ||
754 | + | ||
755 | + for (uint32_t i = 0; i < buf_bytes; i++) { | ||
756 | + sdbus_write_data(&s->sdbus, buf[i]); | ||
757 | + } | ||
758 | + | ||
759 | + /* Read from SD bus */ | ||
760 | + } else { | ||
761 | + for (uint32_t i = 0; i < buf_bytes; i++) { | ||
762 | + buf[i] = sdbus_read_data(&s->sdbus); | ||
763 | + } | ||
764 | + cpu_physical_memory_write((desc->addr & DESC_SIZE_MASK) + num_done, | ||
765 | + buf, buf_bytes); | ||
766 | + } | ||
767 | + num_done += buf_bytes; | ||
768 | + } | ||
769 | + | ||
770 | + /* Clear hold flag and flush descriptor */ | ||
771 | + desc->status &= ~DESC_STATUS_HOLD; | ||
772 | + cpu_physical_memory_write(desc_addr, desc, sizeof(*desc)); | ||
773 | + | ||
774 | + return num_done; | ||
775 | +} | ||
776 | + | ||
777 | +static void allwinner_sdhost_dma(AwSdHostState *s) | ||
778 | +{ | ||
779 | + TransferDescriptor desc; | ||
780 | + hwaddr desc_addr = s->desc_base; | ||
781 | + bool is_write = (s->command & SD_CMDR_WRITE); | ||
782 | + uint32_t bytes_done = 0; | ||
783 | + | ||
784 | + /* Check if DMA can be performed */ | ||
785 | + if (s->byte_count == 0 || s->block_size == 0 || | ||
786 | + !(s->global_ctl & SD_GCTL_DMA_ENB)) { | ||
787 | + return; | ||
788 | + } | ||
789 | + | ||
790 | + /* | ||
791 | + * For read operations, data must be available on the SD bus | ||
792 | + * If not, it is an error and we should not act at all | ||
793 | + */ | ||
794 | + if (!is_write && !sdbus_data_ready(&s->sdbus)) { | ||
795 | + return; | ||
796 | + } | ||
797 | + | ||
798 | + /* Process the DMA descriptors until all data is copied */ | ||
799 | + while (s->byte_count > 0) { | ||
800 | + bytes_done = allwinner_sdhost_process_desc(s, desc_addr, &desc, | ||
801 | + is_write, s->byte_count); | ||
802 | + allwinner_sdhost_update_transfer_cnt(s, bytes_done); | ||
803 | + | ||
804 | + if (bytes_done <= s->byte_count) { | ||
805 | + s->byte_count -= bytes_done; | ||
806 | + } else { | ||
807 | + s->byte_count = 0; | ||
808 | + } | ||
809 | + | ||
810 | + if (desc.status & DESC_STATUS_LAST) { | ||
811 | + break; | ||
812 | + } else { | ||
813 | + desc_addr = desc.next; | ||
814 | + } | ||
815 | + } | ||
816 | + | ||
817 | + /* Raise IRQ to signal DMA is completed */ | ||
818 | + s->irq_status |= SD_RISR_DATA_COMPLETE | SD_RISR_SDIO_INTR; | ||
819 | + | ||
820 | + /* Update DMAC bits */ | ||
821 | + s->dmac_status |= SD_IDST_INT_SUMMARY; | ||
822 | + | ||
823 | + if (is_write) { | ||
824 | + s->dmac_status |= SD_IDST_TRANSMIT_IRQ; | ||
825 | + } else { | ||
826 | + s->dmac_status |= SD_IDST_RECEIVE_IRQ; | ||
827 | + } | ||
828 | +} | ||
829 | + | ||
830 | +static uint64_t allwinner_sdhost_read(void *opaque, hwaddr offset, | ||
831 | + unsigned size) | ||
832 | +{ | ||
833 | + AwSdHostState *s = AW_SDHOST(opaque); | ||
834 | + uint32_t res = 0; | ||
835 | + | ||
836 | + switch (offset) { | ||
837 | + case REG_SD_GCTL: /* Global Control */ | ||
838 | + res = s->global_ctl; | ||
839 | + break; | ||
840 | + case REG_SD_CKCR: /* Clock Control */ | ||
841 | + res = s->clock_ctl; | ||
842 | + break; | ||
843 | + case REG_SD_TMOR: /* Timeout */ | ||
844 | + res = s->timeout; | ||
845 | + break; | ||
846 | + case REG_SD_BWDR: /* Bus Width */ | ||
847 | + res = s->bus_width; | ||
848 | + break; | ||
849 | + case REG_SD_BKSR: /* Block Size */ | ||
850 | + res = s->block_size; | ||
851 | + break; | ||
852 | + case REG_SD_BYCR: /* Byte Count */ | ||
853 | + res = s->byte_count; | ||
854 | + break; | ||
855 | + case REG_SD_CMDR: /* Command */ | ||
856 | + res = s->command; | ||
857 | + break; | ||
858 | + case REG_SD_CAGR: /* Command Argument */ | ||
859 | + res = s->command_arg; | ||
860 | + break; | ||
861 | + case REG_SD_RESP0: /* Response Zero */ | ||
862 | + res = s->response[0]; | ||
863 | + break; | ||
864 | + case REG_SD_RESP1: /* Response One */ | ||
865 | + res = s->response[1]; | ||
866 | + break; | ||
867 | + case REG_SD_RESP2: /* Response Two */ | ||
868 | + res = s->response[2]; | ||
869 | + break; | ||
870 | + case REG_SD_RESP3: /* Response Three */ | ||
871 | + res = s->response[3]; | ||
872 | + break; | ||
873 | + case REG_SD_IMKR: /* Interrupt Mask */ | ||
874 | + res = s->irq_mask; | ||
875 | + break; | ||
876 | + case REG_SD_MISR: /* Masked Interrupt Status */ | ||
877 | + res = s->irq_status & s->irq_mask; | ||
878 | + break; | ||
879 | + case REG_SD_RISR: /* Raw Interrupt Status */ | ||
880 | + res = s->irq_status; | ||
881 | + break; | ||
882 | + case REG_SD_STAR: /* Status */ | ||
883 | + res = s->status; | ||
884 | + break; | ||
885 | + case REG_SD_FWLR: /* FIFO Water Level */ | ||
886 | + res = s->fifo_wlevel; | ||
887 | + break; | ||
888 | + case REG_SD_FUNS: /* FIFO Function Select */ | ||
889 | + res = s->fifo_func_sel; | ||
890 | + break; | ||
891 | + case REG_SD_DBGC: /* Debug Enable */ | ||
892 | + res = s->debug_enable; | ||
893 | + break; | ||
894 | + case REG_SD_A12A: /* Auto command 12 argument */ | ||
895 | + res = s->auto12_arg; | ||
896 | + break; | ||
897 | + case REG_SD_NTSR: /* SD NewTiming Set */ | ||
898 | + res = s->newtiming_set; | ||
899 | + break; | ||
900 | + case REG_SD_SDBG: /* SD newTiming Set Debug */ | ||
901 | + res = s->newtiming_debug; | ||
902 | + break; | ||
903 | + case REG_SD_HWRST: /* Hardware Reset Register */ | ||
904 | + res = s->hardware_rst; | ||
905 | + break; | ||
906 | + case REG_SD_DMAC: /* Internal DMA Controller Control */ | ||
907 | + res = s->dmac; | ||
908 | + break; | ||
909 | + case REG_SD_DLBA: /* Descriptor List Base Address */ | ||
910 | + res = s->desc_base; | ||
911 | + break; | ||
912 | + case REG_SD_IDST: /* Internal DMA Controller Status */ | ||
913 | + res = s->dmac_status; | ||
914 | + break; | ||
915 | + case REG_SD_IDIE: /* Internal DMA Controller Interrupt Enable */ | ||
916 | + res = s->dmac_irq; | ||
917 | + break; | ||
918 | + case REG_SD_THLDC: /* Card Threshold Control */ | ||
919 | + res = s->card_threshold; | ||
920 | + break; | ||
921 | + case REG_SD_DSBD: /* eMMC DDR Start Bit Detection Control */ | ||
922 | + res = s->startbit_detect; | ||
923 | + break; | ||
924 | + case REG_SD_RES_CRC: /* Response CRC from card/eMMC */ | ||
925 | + res = s->response_crc; | ||
926 | + break; | ||
927 | + case REG_SD_DATA7_CRC: /* CRC Data 7 from card/eMMC */ | ||
928 | + case REG_SD_DATA6_CRC: /* CRC Data 6 from card/eMMC */ | ||
929 | + case REG_SD_DATA5_CRC: /* CRC Data 5 from card/eMMC */ | ||
930 | + case REG_SD_DATA4_CRC: /* CRC Data 4 from card/eMMC */ | ||
931 | + case REG_SD_DATA3_CRC: /* CRC Data 3 from card/eMMC */ | ||
932 | + case REG_SD_DATA2_CRC: /* CRC Data 2 from card/eMMC */ | ||
933 | + case REG_SD_DATA1_CRC: /* CRC Data 1 from card/eMMC */ | ||
934 | + case REG_SD_DATA0_CRC: /* CRC Data 0 from card/eMMC */ | ||
935 | + res = s->data_crc[((offset - REG_SD_DATA7_CRC) / sizeof(uint32_t))]; | ||
936 | + break; | ||
937 | + case REG_SD_CRC_STA: /* CRC status from card/eMMC in write operation */ | ||
938 | + res = s->status_crc; | ||
939 | + break; | ||
940 | + case REG_SD_FIFO: /* Read/Write FIFO */ | ||
941 | + if (sdbus_data_ready(&s->sdbus)) { | ||
942 | + res = sdbus_read_data(&s->sdbus); | ||
943 | + res |= sdbus_read_data(&s->sdbus) << 8; | ||
944 | + res |= sdbus_read_data(&s->sdbus) << 16; | ||
945 | + res |= sdbus_read_data(&s->sdbus) << 24; | ||
946 | + allwinner_sdhost_update_transfer_cnt(s, sizeof(uint32_t)); | ||
947 | + allwinner_sdhost_auto_stop(s); | ||
948 | + allwinner_sdhost_update_irq(s); | ||
949 | + } else { | ||
950 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: no data ready on SD bus\n", | ||
951 | + __func__); | ||
952 | + } | ||
953 | + break; | ||
954 | + default: | ||
955 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset %" | ||
956 | + HWADDR_PRIx"\n", __func__, offset); | ||
957 | + res = 0; | ||
958 | + break; | ||
959 | + } | ||
960 | + | ||
961 | + trace_allwinner_sdhost_read(offset, res, size); | ||
962 | + return res; | ||
963 | +} | ||
964 | + | ||
965 | +static void allwinner_sdhost_write(void *opaque, hwaddr offset, | ||
966 | + uint64_t value, unsigned size) | ||
967 | +{ | ||
968 | + AwSdHostState *s = AW_SDHOST(opaque); | ||
969 | + | ||
970 | + trace_allwinner_sdhost_write(offset, value, size); | ||
971 | + | ||
972 | + switch (offset) { | ||
973 | + case REG_SD_GCTL: /* Global Control */ | ||
974 | + s->global_ctl = value; | ||
975 | + s->global_ctl &= ~(SD_GCTL_DMA_RST | SD_GCTL_FIFO_RST | | ||
976 | + SD_GCTL_SOFT_RST); | ||
977 | + allwinner_sdhost_update_irq(s); | ||
978 | + break; | ||
979 | + case REG_SD_CKCR: /* Clock Control */ | ||
980 | + s->clock_ctl = value; | ||
981 | + break; | ||
982 | + case REG_SD_TMOR: /* Timeout */ | ||
983 | + s->timeout = value; | ||
984 | + break; | ||
985 | + case REG_SD_BWDR: /* Bus Width */ | ||
986 | + s->bus_width = value; | ||
987 | + break; | ||
988 | + case REG_SD_BKSR: /* Block Size */ | ||
989 | + s->block_size = value; | ||
990 | + break; | ||
991 | + case REG_SD_BYCR: /* Byte Count */ | ||
992 | + s->byte_count = value; | ||
993 | + s->transfer_cnt = value; | ||
994 | + break; | ||
995 | + case REG_SD_CMDR: /* Command */ | ||
996 | + s->command = value; | ||
997 | + if (value & SD_CMDR_LOAD) { | ||
998 | + allwinner_sdhost_send_command(s); | ||
999 | + allwinner_sdhost_dma(s); | ||
1000 | + allwinner_sdhost_auto_stop(s); | ||
1001 | + } | ||
1002 | + allwinner_sdhost_update_irq(s); | ||
1003 | + break; | ||
1004 | + case REG_SD_CAGR: /* Command Argument */ | ||
1005 | + s->command_arg = value; | ||
1006 | + break; | ||
1007 | + case REG_SD_RESP0: /* Response Zero */ | ||
1008 | + s->response[0] = value; | ||
1009 | + break; | ||
1010 | + case REG_SD_RESP1: /* Response One */ | ||
1011 | + s->response[1] = value; | ||
1012 | + break; | ||
1013 | + case REG_SD_RESP2: /* Response Two */ | ||
1014 | + s->response[2] = value; | ||
1015 | + break; | ||
1016 | + case REG_SD_RESP3: /* Response Three */ | ||
1017 | + s->response[3] = value; | ||
1018 | + break; | ||
1019 | + case REG_SD_IMKR: /* Interrupt Mask */ | ||
1020 | + s->irq_mask = value; | ||
1021 | + allwinner_sdhost_update_irq(s); | ||
1022 | + break; | ||
1023 | + case REG_SD_MISR: /* Masked Interrupt Status */ | ||
1024 | + case REG_SD_RISR: /* Raw Interrupt Status */ | ||
1025 | + s->irq_status &= ~value; | ||
1026 | + allwinner_sdhost_update_irq(s); | ||
1027 | + break; | ||
1028 | + case REG_SD_STAR: /* Status */ | ||
1029 | + s->status &= ~value; | ||
1030 | + allwinner_sdhost_update_irq(s); | ||
1031 | + break; | ||
1032 | + case REG_SD_FWLR: /* FIFO Water Level */ | ||
1033 | + s->fifo_wlevel = value; | ||
1034 | + break; | ||
1035 | + case REG_SD_FUNS: /* FIFO Function Select */ | ||
1036 | + s->fifo_func_sel = value; | ||
1037 | + break; | ||
1038 | + case REG_SD_DBGC: /* Debug Enable */ | ||
1039 | + s->debug_enable = value; | ||
1040 | + break; | ||
1041 | + case REG_SD_A12A: /* Auto command 12 argument */ | ||
1042 | + s->auto12_arg = value; | ||
1043 | + break; | ||
1044 | + case REG_SD_NTSR: /* SD NewTiming Set */ | ||
1045 | + s->newtiming_set = value; | ||
1046 | + break; | ||
1047 | + case REG_SD_SDBG: /* SD newTiming Set Debug */ | ||
1048 | + s->newtiming_debug = value; | ||
1049 | + break; | ||
1050 | + case REG_SD_HWRST: /* Hardware Reset Register */ | ||
1051 | + s->hardware_rst = value; | ||
1052 | + break; | ||
1053 | + case REG_SD_DMAC: /* Internal DMA Controller Control */ | ||
1054 | + s->dmac = value; | ||
1055 | + allwinner_sdhost_update_irq(s); | ||
1056 | + break; | ||
1057 | + case REG_SD_DLBA: /* Descriptor List Base Address */ | ||
1058 | + s->desc_base = value; | ||
1059 | + break; | ||
1060 | + case REG_SD_IDST: /* Internal DMA Controller Status */ | ||
1061 | + s->dmac_status &= (~SD_IDST_WR_MASK) | (~value & SD_IDST_WR_MASK); | ||
1062 | + allwinner_sdhost_update_irq(s); | ||
1063 | + break; | ||
1064 | + case REG_SD_IDIE: /* Internal DMA Controller Interrupt Enable */ | ||
1065 | + s->dmac_irq = value; | ||
1066 | + allwinner_sdhost_update_irq(s); | ||
1067 | + break; | ||
1068 | + case REG_SD_THLDC: /* Card Threshold Control */ | ||
1069 | + s->card_threshold = value; | ||
1070 | + break; | ||
1071 | + case REG_SD_DSBD: /* eMMC DDR Start Bit Detection Control */ | ||
1072 | + s->startbit_detect = value; | ||
1073 | + break; | ||
1074 | + case REG_SD_FIFO: /* Read/Write FIFO */ | ||
1075 | + sdbus_write_data(&s->sdbus, value & 0xff); | ||
1076 | + sdbus_write_data(&s->sdbus, (value >> 8) & 0xff); | ||
1077 | + sdbus_write_data(&s->sdbus, (value >> 16) & 0xff); | ||
1078 | + sdbus_write_data(&s->sdbus, (value >> 24) & 0xff); | ||
1079 | + allwinner_sdhost_update_transfer_cnt(s, sizeof(uint32_t)); | ||
1080 | + allwinner_sdhost_auto_stop(s); | ||
1081 | + allwinner_sdhost_update_irq(s); | ||
1082 | + break; | ||
1083 | + case REG_SD_RES_CRC: /* Response CRC from card/eMMC */ | ||
1084 | + case REG_SD_DATA7_CRC: /* CRC Data 7 from card/eMMC */ | ||
1085 | + case REG_SD_DATA6_CRC: /* CRC Data 6 from card/eMMC */ | ||
1086 | + case REG_SD_DATA5_CRC: /* CRC Data 5 from card/eMMC */ | ||
1087 | + case REG_SD_DATA4_CRC: /* CRC Data 4 from card/eMMC */ | ||
1088 | + case REG_SD_DATA3_CRC: /* CRC Data 3 from card/eMMC */ | ||
1089 | + case REG_SD_DATA2_CRC: /* CRC Data 2 from card/eMMC */ | ||
1090 | + case REG_SD_DATA1_CRC: /* CRC Data 1 from card/eMMC */ | ||
1091 | + case REG_SD_DATA0_CRC: /* CRC Data 0 from card/eMMC */ | ||
1092 | + case REG_SD_CRC_STA: /* CRC status from card/eMMC in write operation */ | ||
1093 | + break; | ||
1094 | + default: | ||
1095 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset %" | ||
1096 | + HWADDR_PRIx"\n", __func__, offset); | ||
1097 | + break; | ||
1098 | + } | ||
1099 | +} | ||
1100 | + | ||
1101 | +static const MemoryRegionOps allwinner_sdhost_ops = { | ||
1102 | + .read = allwinner_sdhost_read, | ||
1103 | + .write = allwinner_sdhost_write, | ||
1104 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
277 | + .valid = { | 1105 | + .valid = { |
278 | + .min_access_size = 4, | 1106 | + .min_access_size = 4, |
279 | + .max_access_size = 4, | 1107 | + .max_access_size = 4, |
280 | + }, | 1108 | + }, |
1109 | + .impl.min_access_size = 4, | ||
281 | +}; | 1110 | +}; |
282 | + | 1111 | + |
283 | +static void rtc_init(Object *obj) | 1112 | +static const VMStateDescription vmstate_allwinner_sdhost = { |
284 | +{ | 1113 | + .name = "allwinner-sdhost", |
285 | + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(obj); | ||
286 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
287 | + RegisterInfoArray *reg_array; | ||
288 | + | ||
289 | + memory_region_init(&s->iomem, obj, TYPE_XLNX_ZYNQMP_RTC, | ||
290 | + XLNX_ZYNQMP_RTC_R_MAX * 4); | ||
291 | + reg_array = | ||
292 | + register_init_block32(DEVICE(obj), rtc_regs_info, | ||
293 | + ARRAY_SIZE(rtc_regs_info), | ||
294 | + s->regs_info, s->regs, | ||
295 | + &rtc_ops, | ||
296 | + XLNX_ZYNQMP_RTC_ERR_DEBUG, | ||
297 | + XLNX_ZYNQMP_RTC_R_MAX * 4); | ||
298 | + memory_region_add_subregion(&s->iomem, | ||
299 | + 0x0, | ||
300 | + ®_array->mem); | ||
301 | + sysbus_init_mmio(sbd, &s->iomem); | ||
302 | + sysbus_init_irq(sbd, &s->irq_rtc_int); | ||
303 | + sysbus_init_irq(sbd, &s->irq_addr_error_int); | ||
304 | +} | ||
305 | + | ||
306 | +static const VMStateDescription vmstate_rtc = { | ||
307 | + .name = TYPE_XLNX_ZYNQMP_RTC, | ||
308 | + .version_id = 1, | 1114 | + .version_id = 1, |
309 | + .minimum_version_id = 1, | 1115 | + .minimum_version_id = 1, |
310 | + .fields = (VMStateField[]) { | 1116 | + .fields = (VMStateField[]) { |
311 | + VMSTATE_UINT32_ARRAY(regs, XlnxZynqMPRTC, XLNX_ZYNQMP_RTC_R_MAX), | 1117 | + VMSTATE_UINT32(global_ctl, AwSdHostState), |
312 | + VMSTATE_END_OF_LIST(), | 1118 | + VMSTATE_UINT32(clock_ctl, AwSdHostState), |
1119 | + VMSTATE_UINT32(timeout, AwSdHostState), | ||
1120 | + VMSTATE_UINT32(bus_width, AwSdHostState), | ||
1121 | + VMSTATE_UINT32(block_size, AwSdHostState), | ||
1122 | + VMSTATE_UINT32(byte_count, AwSdHostState), | ||
1123 | + VMSTATE_UINT32(transfer_cnt, AwSdHostState), | ||
1124 | + VMSTATE_UINT32(command, AwSdHostState), | ||
1125 | + VMSTATE_UINT32(command_arg, AwSdHostState), | ||
1126 | + VMSTATE_UINT32_ARRAY(response, AwSdHostState, 4), | ||
1127 | + VMSTATE_UINT32(irq_mask, AwSdHostState), | ||
1128 | + VMSTATE_UINT32(irq_status, AwSdHostState), | ||
1129 | + VMSTATE_UINT32(status, AwSdHostState), | ||
1130 | + VMSTATE_UINT32(fifo_wlevel, AwSdHostState), | ||
1131 | + VMSTATE_UINT32(fifo_func_sel, AwSdHostState), | ||
1132 | + VMSTATE_UINT32(debug_enable, AwSdHostState), | ||
1133 | + VMSTATE_UINT32(auto12_arg, AwSdHostState), | ||
1134 | + VMSTATE_UINT32(newtiming_set, AwSdHostState), | ||
1135 | + VMSTATE_UINT32(newtiming_debug, AwSdHostState), | ||
1136 | + VMSTATE_UINT32(hardware_rst, AwSdHostState), | ||
1137 | + VMSTATE_UINT32(dmac, AwSdHostState), | ||
1138 | + VMSTATE_UINT32(desc_base, AwSdHostState), | ||
1139 | + VMSTATE_UINT32(dmac_status, AwSdHostState), | ||
1140 | + VMSTATE_UINT32(dmac_irq, AwSdHostState), | ||
1141 | + VMSTATE_UINT32(card_threshold, AwSdHostState), | ||
1142 | + VMSTATE_UINT32(startbit_detect, AwSdHostState), | ||
1143 | + VMSTATE_UINT32(response_crc, AwSdHostState), | ||
1144 | + VMSTATE_UINT32_ARRAY(data_crc, AwSdHostState, 8), | ||
1145 | + VMSTATE_UINT32(status_crc, AwSdHostState), | ||
1146 | + VMSTATE_END_OF_LIST() | ||
313 | + } | 1147 | + } |
314 | +}; | 1148 | +}; |
315 | + | 1149 | + |
316 | +static void rtc_class_init(ObjectClass *klass, void *data) | 1150 | +static void allwinner_sdhost_init(Object *obj) |
1151 | +{ | ||
1152 | + AwSdHostState *s = AW_SDHOST(obj); | ||
1153 | + | ||
1154 | + qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), | ||
1155 | + TYPE_AW_SDHOST_BUS, DEVICE(s), "sd-bus"); | ||
1156 | + | ||
1157 | + memory_region_init_io(&s->iomem, obj, &allwinner_sdhost_ops, s, | ||
1158 | + TYPE_AW_SDHOST, 4 * KiB); | ||
1159 | + sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->iomem); | ||
1160 | + sysbus_init_irq(SYS_BUS_DEVICE(s), &s->irq); | ||
1161 | +} | ||
1162 | + | ||
1163 | +static void allwinner_sdhost_reset(DeviceState *dev) | ||
1164 | +{ | ||
1165 | + AwSdHostState *s = AW_SDHOST(dev); | ||
1166 | + | ||
1167 | + s->global_ctl = REG_SD_GCTL_RST; | ||
1168 | + s->clock_ctl = REG_SD_CKCR_RST; | ||
1169 | + s->timeout = REG_SD_TMOR_RST; | ||
1170 | + s->bus_width = REG_SD_BWDR_RST; | ||
1171 | + s->block_size = REG_SD_BKSR_RST; | ||
1172 | + s->byte_count = REG_SD_BYCR_RST; | ||
1173 | + s->transfer_cnt = 0; | ||
1174 | + | ||
1175 | + s->command = REG_SD_CMDR_RST; | ||
1176 | + s->command_arg = REG_SD_CAGR_RST; | ||
1177 | + | ||
1178 | + for (int i = 0; i < ARRAY_SIZE(s->response); i++) { | ||
1179 | + s->response[i] = REG_SD_RESP_RST; | ||
1180 | + } | ||
1181 | + | ||
1182 | + s->irq_mask = REG_SD_IMKR_RST; | ||
1183 | + s->irq_status = REG_SD_RISR_RST; | ||
1184 | + s->status = REG_SD_STAR_RST; | ||
1185 | + | ||
1186 | + s->fifo_wlevel = REG_SD_FWLR_RST; | ||
1187 | + s->fifo_func_sel = REG_SD_FUNS_RST; | ||
1188 | + s->debug_enable = REG_SD_DBGC_RST; | ||
1189 | + s->auto12_arg = REG_SD_A12A_RST; | ||
1190 | + s->newtiming_set = REG_SD_NTSR_RST; | ||
1191 | + s->newtiming_debug = REG_SD_SDBG_RST; | ||
1192 | + s->hardware_rst = REG_SD_HWRST_RST; | ||
1193 | + s->dmac = REG_SD_DMAC_RST; | ||
1194 | + s->desc_base = REG_SD_DLBA_RST; | ||
1195 | + s->dmac_status = REG_SD_IDST_RST; | ||
1196 | + s->dmac_irq = REG_SD_IDIE_RST; | ||
1197 | + s->card_threshold = REG_SD_THLDC_RST; | ||
1198 | + s->startbit_detect = REG_SD_DSBD_RST; | ||
1199 | + s->response_crc = REG_SD_RES_CRC_RST; | ||
1200 | + | ||
1201 | + for (int i = 0; i < ARRAY_SIZE(s->data_crc); i++) { | ||
1202 | + s->data_crc[i] = REG_SD_DATA_CRC_RST; | ||
1203 | + } | ||
1204 | + | ||
1205 | + s->status_crc = REG_SD_CRC_STA_RST; | ||
1206 | +} | ||
1207 | + | ||
1208 | +static void allwinner_sdhost_bus_class_init(ObjectClass *klass, void *data) | ||
1209 | +{ | ||
1210 | + SDBusClass *sbc = SD_BUS_CLASS(klass); | ||
1211 | + | ||
1212 | + sbc->set_inserted = allwinner_sdhost_set_inserted; | ||
1213 | +} | ||
1214 | + | ||
1215 | +static void allwinner_sdhost_class_init(ObjectClass *klass, void *data) | ||
317 | +{ | 1216 | +{ |
318 | + DeviceClass *dc = DEVICE_CLASS(klass); | 1217 | + DeviceClass *dc = DEVICE_CLASS(klass); |
319 | + | 1218 | + |
320 | + dc->reset = rtc_reset; | 1219 | + dc->reset = allwinner_sdhost_reset; |
321 | + dc->vmsd = &vmstate_rtc; | 1220 | + dc->vmsd = &vmstate_allwinner_sdhost; |
322 | +} | 1221 | +} |
323 | + | 1222 | + |
324 | +static const TypeInfo rtc_info = { | 1223 | +static void allwinner_sdhost_sun4i_class_init(ObjectClass *klass, void *data) |
325 | + .name = TYPE_XLNX_ZYNQMP_RTC, | 1224 | +{ |
1225 | + AwSdHostClass *sc = AW_SDHOST_CLASS(klass); | ||
1226 | + sc->max_desc_size = 8 * KiB; | ||
1227 | +} | ||
1228 | + | ||
1229 | +static void allwinner_sdhost_sun5i_class_init(ObjectClass *klass, void *data) | ||
1230 | +{ | ||
1231 | + AwSdHostClass *sc = AW_SDHOST_CLASS(klass); | ||
1232 | + sc->max_desc_size = 64 * KiB; | ||
1233 | +} | ||
1234 | + | ||
1235 | +static TypeInfo allwinner_sdhost_info = { | ||
1236 | + .name = TYPE_AW_SDHOST, | ||
326 | + .parent = TYPE_SYS_BUS_DEVICE, | 1237 | + .parent = TYPE_SYS_BUS_DEVICE, |
327 | + .instance_size = sizeof(XlnxZynqMPRTC), | 1238 | + .instance_init = allwinner_sdhost_init, |
328 | + .class_init = rtc_class_init, | 1239 | + .instance_size = sizeof(AwSdHostState), |
329 | + .instance_init = rtc_init, | 1240 | + .class_init = allwinner_sdhost_class_init, |
1241 | + .class_size = sizeof(AwSdHostClass), | ||
1242 | + .abstract = true, | ||
330 | +}; | 1243 | +}; |
331 | + | 1244 | + |
332 | +static void rtc_register_types(void) | 1245 | +static const TypeInfo allwinner_sdhost_sun4i_info = { |
333 | +{ | 1246 | + .name = TYPE_AW_SDHOST_SUN4I, |
334 | + type_register_static(&rtc_info); | 1247 | + .parent = TYPE_AW_SDHOST, |
335 | +} | 1248 | + .class_init = allwinner_sdhost_sun4i_class_init, |
336 | + | 1249 | +}; |
337 | +type_init(rtc_register_types) | 1250 | + |
1251 | +static const TypeInfo allwinner_sdhost_sun5i_info = { | ||
1252 | + .name = TYPE_AW_SDHOST_SUN5I, | ||
1253 | + .parent = TYPE_AW_SDHOST, | ||
1254 | + .class_init = allwinner_sdhost_sun5i_class_init, | ||
1255 | +}; | ||
1256 | + | ||
1257 | +static const TypeInfo allwinner_sdhost_bus_info = { | ||
1258 | + .name = TYPE_AW_SDHOST_BUS, | ||
1259 | + .parent = TYPE_SD_BUS, | ||
1260 | + .instance_size = sizeof(SDBus), | ||
1261 | + .class_init = allwinner_sdhost_bus_class_init, | ||
1262 | +}; | ||
1263 | + | ||
1264 | +static void allwinner_sdhost_register_types(void) | ||
1265 | +{ | ||
1266 | + type_register_static(&allwinner_sdhost_info); | ||
1267 | + type_register_static(&allwinner_sdhost_sun4i_info); | ||
1268 | + type_register_static(&allwinner_sdhost_sun5i_info); | ||
1269 | + type_register_static(&allwinner_sdhost_bus_info); | ||
1270 | +} | ||
1271 | + | ||
1272 | +type_init(allwinner_sdhost_register_types) | ||
1273 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
1274 | index XXXXXXX..XXXXXXX 100644 | ||
1275 | --- a/hw/arm/Kconfig | ||
1276 | +++ b/hw/arm/Kconfig | ||
1277 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_H3 | ||
1278 | select UNIMP | ||
1279 | select USB_OHCI | ||
1280 | select USB_EHCI_SYSBUS | ||
1281 | + select SD | ||
1282 | |||
1283 | config RASPI | ||
1284 | bool | ||
1285 | diff --git a/hw/sd/trace-events b/hw/sd/trace-events | ||
1286 | index XXXXXXX..XXXXXXX 100644 | ||
1287 | --- a/hw/sd/trace-events | ||
1288 | +++ b/hw/sd/trace-events | ||
1289 | @@ -XXX,XX +XXX,XX @@ | ||
1290 | # See docs/devel/tracing.txt for syntax documentation. | ||
1291 | |||
1292 | +# allwinner-sdhost.c | ||
1293 | +allwinner_sdhost_set_inserted(bool inserted) "inserted %u" | ||
1294 | +allwinner_sdhost_process_desc(uint64_t desc_addr, uint32_t desc_size, bool is_write, uint32_t max_bytes) "desc_addr 0x%" PRIx64 " desc_size %" PRIu32 " is_write %u max_bytes %" PRIu32 | ||
1295 | +allwinner_sdhost_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
1296 | +allwinner_sdhost_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
1297 | +allwinner_sdhost_update_irq(uint32_t irq) "IRQ bits 0x%" PRIx32 | ||
1298 | + | ||
1299 | # bcm2835_sdhost.c | ||
1300 | bcm2835_sdhost_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | ||
1301 | bcm2835_sdhost_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | ||
338 | -- | 1302 | -- |
339 | 2.16.2 | 1303 | 2.20.1 |
340 | 1304 | ||
341 | 1305 | diff view generated by jsdifflib |
1 | From: Alistair Francis <alistair.francis@xilinx.com> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Allow the guest to determine the time set from the QEMU command line. | 3 | The Allwinner Sun8i System on Chip family includes an Ethernet MAC (EMAC) |
4 | which provides 10M/100M/1000M Ethernet connectivity. This commit | ||
5 | adds support for the Allwinner EMAC from the Sun8i family (H2+, H3, A33, etc), | ||
6 | including emulation for the following functionality: | ||
4 | 7 | ||
5 | This includes adding a trace event to debug the new time. | 8 | * DMA transfers |
9 | * MII interface | ||
10 | * Transmit CRC calculation | ||
6 | 11 | ||
7 | Signed-off-by: Alistair Francis <alistair.francis@xilinx.com> | 12 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> |
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 13 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Message-id: 20200311221854.30370-10-nieklinnenbank@gmail.com |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 16 | --- |
12 | include/hw/timer/xlnx-zynqmp-rtc.h | 2 ++ | 17 | hw/net/Makefile.objs | 1 + |
13 | hw/timer/xlnx-zynqmp-rtc.c | 58 ++++++++++++++++++++++++++++++++++++++ | 18 | include/hw/arm/allwinner-h3.h | 3 + |
14 | hw/timer/trace-events | 3 ++ | 19 | include/hw/net/allwinner-sun8i-emac.h | 99 +++ |
15 | 3 files changed, 63 insertions(+) | 20 | hw/arm/allwinner-h3.c | 16 +- |
21 | hw/arm/orangepi.c | 3 + | ||
22 | hw/net/allwinner-sun8i-emac.c | 871 ++++++++++++++++++++++++++ | ||
23 | hw/arm/Kconfig | 1 + | ||
24 | hw/net/Kconfig | 3 + | ||
25 | hw/net/trace-events | 10 + | ||
26 | 9 files changed, 1006 insertions(+), 1 deletion(-) | ||
27 | create mode 100644 include/hw/net/allwinner-sun8i-emac.h | ||
28 | create mode 100644 hw/net/allwinner-sun8i-emac.c | ||
16 | 29 | ||
17 | diff --git a/include/hw/timer/xlnx-zynqmp-rtc.h b/include/hw/timer/xlnx-zynqmp-rtc.h | 30 | diff --git a/hw/net/Makefile.objs b/hw/net/Makefile.objs |
18 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/hw/timer/xlnx-zynqmp-rtc.h | 32 | --- a/hw/net/Makefile.objs |
20 | +++ b/include/hw/timer/xlnx-zynqmp-rtc.h | 33 | +++ b/hw/net/Makefile.objs |
21 | @@ -XXX,XX +XXX,XX @@ typedef struct XlnxZynqMPRTC { | 34 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_XGMAC) += xgmac.o |
22 | qemu_irq irq_rtc_int; | 35 | common-obj-$(CONFIG_MIPSNET) += mipsnet.o |
23 | qemu_irq irq_addr_error_int; | 36 | common-obj-$(CONFIG_XILINX_AXI) += xilinx_axienet.o |
24 | 37 | common-obj-$(CONFIG_ALLWINNER_EMAC) += allwinner_emac.o | |
25 | + uint32_t tick_offset; | 38 | +common-obj-$(CONFIG_ALLWINNER_SUN8I_EMAC) += allwinner-sun8i-emac.o |
26 | + | 39 | common-obj-$(CONFIG_IMX_FEC) += imx_fec.o |
27 | uint32_t regs[XLNX_ZYNQMP_RTC_R_MAX]; | 40 | |
28 | RegisterInfo regs_info[XLNX_ZYNQMP_RTC_R_MAX]; | 41 | common-obj-$(CONFIG_CADENCE) += cadence_gem.o |
29 | } XlnxZynqMPRTC; | 42 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h |
30 | diff --git a/hw/timer/xlnx-zynqmp-rtc.c b/hw/timer/xlnx-zynqmp-rtc.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | 43 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/hw/timer/xlnx-zynqmp-rtc.c | 44 | --- a/include/hw/arm/allwinner-h3.h |
33 | +++ b/hw/timer/xlnx-zynqmp-rtc.c | 45 | +++ b/include/hw/arm/allwinner-h3.h |
34 | @@ -XXX,XX +XXX,XX @@ | 46 | @@ -XXX,XX +XXX,XX @@ |
35 | #include "hw/register.h" | 47 | #include "hw/misc/allwinner-h3-sysctrl.h" |
36 | #include "qemu/bitops.h" | 48 | #include "hw/misc/allwinner-sid.h" |
37 | #include "qemu/log.h" | 49 | #include "hw/sd/allwinner-sdhost.h" |
38 | +#include "hw/ptimer.h" | 50 | +#include "hw/net/allwinner-sun8i-emac.h" |
39 | +#include "qemu/cutils.h" | 51 | #include "target/arm/cpu.h" |
40 | +#include "sysemu/sysemu.h" | 52 | |
53 | /** | ||
54 | @@ -XXX,XX +XXX,XX @@ enum { | ||
55 | AW_H3_UART1, | ||
56 | AW_H3_UART2, | ||
57 | AW_H3_UART3, | ||
58 | + AW_H3_EMAC, | ||
59 | AW_H3_GIC_DIST, | ||
60 | AW_H3_GIC_CPU, | ||
61 | AW_H3_GIC_HYP, | ||
62 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
63 | AwH3SysCtrlState sysctrl; | ||
64 | AwSidState sid; | ||
65 | AwSdHostState mmc0; | ||
66 | + AwSun8iEmacState emac; | ||
67 | GICState gic; | ||
68 | MemoryRegion sram_a1; | ||
69 | MemoryRegion sram_a2; | ||
70 | diff --git a/include/hw/net/allwinner-sun8i-emac.h b/include/hw/net/allwinner-sun8i-emac.h | ||
71 | new file mode 100644 | ||
72 | index XXXXXXX..XXXXXXX | ||
73 | --- /dev/null | ||
74 | +++ b/include/hw/net/allwinner-sun8i-emac.h | ||
75 | @@ -XXX,XX +XXX,XX @@ | ||
76 | +/* | ||
77 | + * Allwinner Sun8i Ethernet MAC emulation | ||
78 | + * | ||
79 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
80 | + * | ||
81 | + * This program is free software: you can redistribute it and/or modify | ||
82 | + * it under the terms of the GNU General Public License as published by | ||
83 | + * the Free Software Foundation, either version 2 of the License, or | ||
84 | + * (at your option) any later version. | ||
85 | + * | ||
86 | + * This program is distributed in the hope that it will be useful, | ||
87 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
88 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
89 | + * GNU General Public License for more details. | ||
90 | + * | ||
91 | + * You should have received a copy of the GNU General Public License | ||
92 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
93 | + */ | ||
94 | + | ||
95 | +#ifndef HW_NET_ALLWINNER_SUN8I_EMAC_H | ||
96 | +#define HW_NET_ALLWINNER_SUN8I_EMAC_H | ||
97 | + | ||
98 | +#include "qom/object.h" | ||
99 | +#include "net/net.h" | ||
100 | +#include "hw/sysbus.h" | ||
101 | + | ||
102 | +/** | ||
103 | + * Object model | ||
104 | + * @{ | ||
105 | + */ | ||
106 | + | ||
107 | +#define TYPE_AW_SUN8I_EMAC "allwinner-sun8i-emac" | ||
108 | +#define AW_SUN8I_EMAC(obj) \ | ||
109 | + OBJECT_CHECK(AwSun8iEmacState, (obj), TYPE_AW_SUN8I_EMAC) | ||
110 | + | ||
111 | +/** @} */ | ||
112 | + | ||
113 | +/** | ||
114 | + * Allwinner Sun8i EMAC object instance state | ||
115 | + */ | ||
116 | +typedef struct AwSun8iEmacState { | ||
117 | + /*< private >*/ | ||
118 | + SysBusDevice parent_obj; | ||
119 | + /*< public >*/ | ||
120 | + | ||
121 | + /** Maps I/O registers in physical memory */ | ||
122 | + MemoryRegion iomem; | ||
123 | + | ||
124 | + /** Interrupt output signal to notify CPU */ | ||
125 | + qemu_irq irq; | ||
126 | + | ||
127 | + /** Generic Network Interface Controller (NIC) for networking API */ | ||
128 | + NICState *nic; | ||
129 | + | ||
130 | + /** Generic Network Interface Controller (NIC) configuration */ | ||
131 | + NICConf conf; | ||
132 | + | ||
133 | + /** | ||
134 | + * @name Media Independent Interface (MII) | ||
135 | + * @{ | ||
136 | + */ | ||
137 | + | ||
138 | + uint8_t mii_phy_addr; /**< PHY address */ | ||
139 | + uint32_t mii_cr; /**< Control */ | ||
140 | + uint32_t mii_st; /**< Status */ | ||
141 | + uint32_t mii_adv; /**< Advertised Abilities */ | ||
142 | + | ||
143 | + /** @} */ | ||
144 | + | ||
145 | + /** | ||
146 | + * @name Hardware Registers | ||
147 | + * @{ | ||
148 | + */ | ||
149 | + | ||
150 | + uint32_t basic_ctl0; /**< Basic Control 0 */ | ||
151 | + uint32_t basic_ctl1; /**< Basic Control 1 */ | ||
152 | + uint32_t int_en; /**< Interrupt Enable */ | ||
153 | + uint32_t int_sta; /**< Interrupt Status */ | ||
154 | + uint32_t frm_flt; /**< Receive Frame Filter */ | ||
155 | + | ||
156 | + uint32_t rx_ctl0; /**< Receive Control 0 */ | ||
157 | + uint32_t rx_ctl1; /**< Receive Control 1 */ | ||
158 | + uint32_t rx_desc_head; /**< Receive Descriptor List Address */ | ||
159 | + uint32_t rx_desc_curr; /**< Current Receive Descriptor Address */ | ||
160 | + | ||
161 | + uint32_t tx_ctl0; /**< Transmit Control 0 */ | ||
162 | + uint32_t tx_ctl1; /**< Transmit Control 1 */ | ||
163 | + uint32_t tx_desc_head; /**< Transmit Descriptor List Address */ | ||
164 | + uint32_t tx_desc_curr; /**< Current Transmit Descriptor Address */ | ||
165 | + uint32_t tx_flowctl; /**< Transmit Flow Control */ | ||
166 | + | ||
167 | + uint32_t mii_cmd; /**< Management Interface Command */ | ||
168 | + uint32_t mii_data; /**< Management Interface Data */ | ||
169 | + | ||
170 | + /** @} */ | ||
171 | + | ||
172 | +} AwSun8iEmacState; | ||
173 | + | ||
174 | +#endif /* HW_NET_ALLWINNER_SUN8I_H */ | ||
175 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
176 | index XXXXXXX..XXXXXXX 100644 | ||
177 | --- a/hw/arm/allwinner-h3.c | ||
178 | +++ b/hw/arm/allwinner-h3.c | ||
179 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
180 | [AW_H3_UART1] = 0x01c28400, | ||
181 | [AW_H3_UART2] = 0x01c28800, | ||
182 | [AW_H3_UART3] = 0x01c28c00, | ||
183 | + [AW_H3_EMAC] = 0x01c30000, | ||
184 | [AW_H3_GIC_DIST] = 0x01c81000, | ||
185 | [AW_H3_GIC_CPU] = 0x01c82000, | ||
186 | [AW_H3_GIC_HYP] = 0x01c84000, | ||
187 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
188 | { "twi1", 0x01c2b000, 1 * KiB }, | ||
189 | { "twi2", 0x01c2b400, 1 * KiB }, | ||
190 | { "scr", 0x01c2c400, 1 * KiB }, | ||
191 | - { "emac", 0x01c30000, 64 * KiB }, | ||
192 | { "gpu", 0x01c40000, 64 * KiB }, | ||
193 | { "hstmr", 0x01c60000, 4 * KiB }, | ||
194 | { "dramcom", 0x01c62000, 4 * KiB }, | ||
195 | @@ -XXX,XX +XXX,XX @@ enum { | ||
196 | AW_H3_GIC_SPI_OHCI2 = 77, | ||
197 | AW_H3_GIC_SPI_EHCI3 = 78, | ||
198 | AW_H3_GIC_SPI_OHCI3 = 79, | ||
199 | + AW_H3_GIC_SPI_EMAC = 82 | ||
200 | }; | ||
201 | |||
202 | /* Allwinner H3 general constants */ | ||
203 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
204 | |||
205 | sysbus_init_child_obj(obj, "mmc0", &s->mmc0, sizeof(s->mmc0), | ||
206 | TYPE_AW_SDHOST_SUN5I); | ||
207 | + | ||
208 | + sysbus_init_child_obj(obj, "emac", &s->emac, sizeof(s->emac), | ||
209 | + TYPE_AW_SUN8I_EMAC); | ||
210 | } | ||
211 | |||
212 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
213 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
214 | object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0), | ||
215 | "sd-bus", &error_abort); | ||
216 | |||
217 | + /* EMAC */ | ||
218 | + if (nd_table[0].used) { | ||
219 | + qemu_check_nic_model(&nd_table[0], TYPE_AW_SUN8I_EMAC); | ||
220 | + qdev_set_nic_properties(DEVICE(&s->emac), &nd_table[0]); | ||
221 | + } | ||
222 | + qdev_init_nofail(DEVICE(&s->emac)); | ||
223 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->emac), 0, s->memmap[AW_H3_EMAC]); | ||
224 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->emac), 0, | ||
225 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_EMAC)); | ||
226 | + | ||
227 | /* Universal Serial Bus */ | ||
228 | sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], | ||
229 | qdev_get_gpio_in(DEVICE(&s->gic), | ||
230 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c | ||
231 | index XXXXXXX..XXXXXXX 100644 | ||
232 | --- a/hw/arm/orangepi.c | ||
233 | +++ b/hw/arm/orangepi.c | ||
234 | @@ -XXX,XX +XXX,XX @@ static void orangepi_init(MachineState *machine) | ||
235 | warn_report("Security Identifier value does not include H3 prefix"); | ||
236 | } | ||
237 | |||
238 | + /* Setup EMAC properties */ | ||
239 | + object_property_set_int(OBJECT(&h3->emac), 1, "phy-addr", &error_abort); | ||
240 | + | ||
241 | /* Mark H3 object realized */ | ||
242 | object_property_set_bool(OBJECT(h3), true, "realized", &error_abort); | ||
243 | |||
244 | diff --git a/hw/net/allwinner-sun8i-emac.c b/hw/net/allwinner-sun8i-emac.c | ||
245 | new file mode 100644 | ||
246 | index XXXXXXX..XXXXXXX | ||
247 | --- /dev/null | ||
248 | +++ b/hw/net/allwinner-sun8i-emac.c | ||
249 | @@ -XXX,XX +XXX,XX @@ | ||
250 | +/* | ||
251 | + * Allwinner Sun8i Ethernet MAC emulation | ||
252 | + * | ||
253 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
254 | + * | ||
255 | + * This program is free software: you can redistribute it and/or modify | ||
256 | + * it under the terms of the GNU General Public License as published by | ||
257 | + * the Free Software Foundation, either version 2 of the License, or | ||
258 | + * (at your option) any later version. | ||
259 | + * | ||
260 | + * This program is distributed in the hope that it will be useful, | ||
261 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
262 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
263 | + * GNU General Public License for more details. | ||
264 | + * | ||
265 | + * You should have received a copy of the GNU General Public License | ||
266 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
267 | + */ | ||
268 | + | ||
269 | +#include "qemu/osdep.h" | ||
270 | +#include "qemu/units.h" | ||
271 | +#include "hw/sysbus.h" | ||
272 | +#include "migration/vmstate.h" | ||
273 | +#include "net/net.h" | ||
274 | +#include "hw/irq.h" | ||
275 | +#include "hw/qdev-properties.h" | ||
276 | +#include "qemu/log.h" | ||
41 | +#include "trace.h" | 277 | +#include "trace.h" |
42 | #include "hw/timer/xlnx-zynqmp-rtc.h" | 278 | +#include "net/checksum.h" |
43 | 279 | +#include "qemu/module.h" | |
44 | #ifndef XLNX_ZYNQMP_RTC_ERR_DEBUG | 280 | +#include "exec/cpu-common.h" |
45 | @@ -XXX,XX +XXX,XX @@ static void addr_error_int_update_irq(XlnxZynqMPRTC *s) | 281 | +#include "hw/net/allwinner-sun8i-emac.h" |
46 | qemu_set_irq(s->irq_addr_error_int, pending); | 282 | + |
47 | } | 283 | +/* EMAC register offsets */ |
48 | 284 | +enum { | |
49 | +static uint32_t rtc_get_count(XlnxZynqMPRTC *s) | 285 | + REG_BASIC_CTL_0 = 0x0000, /* Basic Control 0 */ |
50 | +{ | 286 | + REG_BASIC_CTL_1 = 0x0004, /* Basic Control 1 */ |
51 | + int64_t now = qemu_clock_get_ns(rtc_clock); | 287 | + REG_INT_STA = 0x0008, /* Interrupt Status */ |
52 | + return s->tick_offset + now / NANOSECONDS_PER_SECOND; | 288 | + REG_INT_EN = 0x000C, /* Interrupt Enable */ |
53 | +} | 289 | + REG_TX_CTL_0 = 0x0010, /* Transmit Control 0 */ |
54 | + | 290 | + REG_TX_CTL_1 = 0x0014, /* Transmit Control 1 */ |
55 | +static uint64_t current_time_postr(RegisterInfo *reg, uint64_t val64) | 291 | + REG_TX_FLOW_CTL = 0x001C, /* Transmit Flow Control */ |
56 | +{ | 292 | + REG_TX_DMA_DESC_LIST = 0x0020, /* Transmit Descriptor List Address */ |
57 | + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); | 293 | + REG_RX_CTL_0 = 0x0024, /* Receive Control 0 */ |
58 | + | 294 | + REG_RX_CTL_1 = 0x0028, /* Receive Control 1 */ |
59 | + return rtc_get_count(s); | 295 | + REG_RX_DMA_DESC_LIST = 0x0034, /* Receive Descriptor List Address */ |
60 | +} | 296 | + REG_FRM_FLT = 0x0038, /* Receive Frame Filter */ |
61 | + | 297 | + REG_RX_HASH_0 = 0x0040, /* Receive Hash Table 0 */ |
62 | static void rtc_int_status_postw(RegisterInfo *reg, uint64_t val64) | 298 | + REG_RX_HASH_1 = 0x0044, /* Receive Hash Table 1 */ |
63 | { | 299 | + REG_MII_CMD = 0x0048, /* Management Interface Command */ |
64 | XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); | 300 | + REG_MII_DATA = 0x004C, /* Management Interface Data */ |
65 | @@ -XXX,XX +XXX,XX @@ static uint64_t addr_error_int_dis_prew(RegisterInfo *reg, uint64_t val64) | 301 | + REG_ADDR_HIGH = 0x0050, /* MAC Address High */ |
66 | 302 | + REG_ADDR_LOW = 0x0054, /* MAC Address Low */ | |
67 | static const RegisterAccessInfo rtc_regs_info[] = { | 303 | + REG_TX_DMA_STA = 0x00B0, /* Transmit DMA Status */ |
68 | { .name = "SET_TIME_WRITE", .addr = A_SET_TIME_WRITE, | 304 | + REG_TX_CUR_DESC = 0x00B4, /* Transmit Current Descriptor */ |
69 | + .unimp = MAKE_64BIT_MASK(0, 32), | 305 | + REG_TX_CUR_BUF = 0x00B8, /* Transmit Current Buffer */ |
70 | },{ .name = "SET_TIME_READ", .addr = A_SET_TIME_READ, | 306 | + REG_RX_DMA_STA = 0x00C0, /* Receive DMA Status */ |
71 | .ro = 0xffffffff, | 307 | + REG_RX_CUR_DESC = 0x00C4, /* Receive Current Descriptor */ |
72 | + .post_read = current_time_postr, | 308 | + REG_RX_CUR_BUF = 0x00C8, /* Receive Current Buffer */ |
73 | },{ .name = "CALIB_WRITE", .addr = A_CALIB_WRITE, | 309 | + REG_RGMII_STA = 0x00D0, /* RGMII Status */ |
74 | + .unimp = MAKE_64BIT_MASK(0, 32), | 310 | +}; |
75 | },{ .name = "CALIB_READ", .addr = A_CALIB_READ, | 311 | + |
76 | .ro = 0x1fffff, | 312 | +/* EMAC register flags */ |
77 | },{ .name = "CURRENT_TIME", .addr = A_CURRENT_TIME, | 313 | +enum { |
78 | .ro = 0xffffffff, | 314 | + BASIC_CTL0_100Mbps = (0b11 << 2), |
79 | + .post_read = current_time_postr, | 315 | + BASIC_CTL0_FD = (1 << 0), |
80 | },{ .name = "CURRENT_TICK", .addr = A_CURRENT_TICK, | 316 | + BASIC_CTL1_SOFTRST = (1 << 0), |
81 | .ro = 0xffff, | 317 | +}; |
82 | },{ .name = "ALARM", .addr = A_ALARM, | 318 | + |
83 | @@ -XXX,XX +XXX,XX @@ static void rtc_init(Object *obj) | 319 | +enum { |
84 | XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(obj); | 320 | + INT_STA_RGMII_LINK = (1 << 16), |
85 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 321 | + INT_STA_RX_EARLY = (1 << 13), |
86 | RegisterInfoArray *reg_array; | 322 | + INT_STA_RX_OVERFLOW = (1 << 12), |
87 | + struct tm current_tm; | 323 | + INT_STA_RX_TIMEOUT = (1 << 11), |
88 | 324 | + INT_STA_RX_DMA_STOP = (1 << 10), | |
89 | memory_region_init(&s->iomem, obj, TYPE_XLNX_ZYNQMP_RTC, | 325 | + INT_STA_RX_BUF_UA = (1 << 9), |
90 | XLNX_ZYNQMP_RTC_R_MAX * 4); | 326 | + INT_STA_RX = (1 << 8), |
91 | @@ -XXX,XX +XXX,XX @@ static void rtc_init(Object *obj) | 327 | + INT_STA_TX_EARLY = (1 << 5), |
92 | sysbus_init_mmio(sbd, &s->iomem); | 328 | + INT_STA_TX_UNDERFLOW = (1 << 4), |
93 | sysbus_init_irq(sbd, &s->irq_rtc_int); | 329 | + INT_STA_TX_TIMEOUT = (1 << 3), |
94 | sysbus_init_irq(sbd, &s->irq_addr_error_int); | 330 | + INT_STA_TX_BUF_UA = (1 << 2), |
95 | + | 331 | + INT_STA_TX_DMA_STOP = (1 << 1), |
96 | + qemu_get_timedate(¤t_tm, 0); | 332 | + INT_STA_TX = (1 << 0), |
97 | + s->tick_offset = mktimegm(¤t_tm) - | 333 | +}; |
98 | + qemu_clock_get_ns(rtc_clock) / NANOSECONDS_PER_SECOND; | 334 | + |
99 | + | 335 | +enum { |
100 | + trace_xlnx_zynqmp_rtc_gettime(current_tm.tm_year, current_tm.tm_mon, | 336 | + INT_EN_RX_EARLY = (1 << 13), |
101 | + current_tm.tm_mday, current_tm.tm_hour, | 337 | + INT_EN_RX_OVERFLOW = (1 << 12), |
102 | + current_tm.tm_min, current_tm.tm_sec); | 338 | + INT_EN_RX_TIMEOUT = (1 << 11), |
103 | +} | 339 | + INT_EN_RX_DMA_STOP = (1 << 10), |
104 | + | 340 | + INT_EN_RX_BUF_UA = (1 << 9), |
105 | +static int rtc_pre_save(void *opaque) | 341 | + INT_EN_RX = (1 << 8), |
106 | +{ | 342 | + INT_EN_TX_EARLY = (1 << 5), |
107 | + XlnxZynqMPRTC *s = opaque; | 343 | + INT_EN_TX_UNDERFLOW = (1 << 4), |
108 | + int64_t now = qemu_clock_get_ns(rtc_clock) / NANOSECONDS_PER_SECOND; | 344 | + INT_EN_TX_TIMEOUT = (1 << 3), |
109 | + | 345 | + INT_EN_TX_BUF_UA = (1 << 2), |
110 | + /* Add the time at migration */ | 346 | + INT_EN_TX_DMA_STOP = (1 << 1), |
111 | + s->tick_offset = s->tick_offset + now; | 347 | + INT_EN_TX = (1 << 0), |
348 | +}; | ||
349 | + | ||
350 | +enum { | ||
351 | + TX_CTL0_TX_EN = (1 << 31), | ||
352 | + TX_CTL1_TX_DMA_START = (1 << 31), | ||
353 | + TX_CTL1_TX_DMA_EN = (1 << 30), | ||
354 | + TX_CTL1_TX_FLUSH = (1 << 0), | ||
355 | +}; | ||
356 | + | ||
357 | +enum { | ||
358 | + RX_CTL0_RX_EN = (1 << 31), | ||
359 | + RX_CTL0_STRIP_FCS = (1 << 28), | ||
360 | + RX_CTL0_CRC_IPV4 = (1 << 27), | ||
361 | +}; | ||
362 | + | ||
363 | +enum { | ||
364 | + RX_CTL1_RX_DMA_START = (1 << 31), | ||
365 | + RX_CTL1_RX_DMA_EN = (1 << 30), | ||
366 | + RX_CTL1_RX_MD = (1 << 1), | ||
367 | +}; | ||
368 | + | ||
369 | +enum { | ||
370 | + RX_FRM_FLT_DIS_ADDR = (1 << 31), | ||
371 | +}; | ||
372 | + | ||
373 | +enum { | ||
374 | + MII_CMD_PHY_ADDR_SHIFT = (12), | ||
375 | + MII_CMD_PHY_ADDR_MASK = (0xf000), | ||
376 | + MII_CMD_PHY_REG_SHIFT = (4), | ||
377 | + MII_CMD_PHY_REG_MASK = (0xf0), | ||
378 | + MII_CMD_PHY_RW = (1 << 1), | ||
379 | + MII_CMD_PHY_BUSY = (1 << 0), | ||
380 | +}; | ||
381 | + | ||
382 | +enum { | ||
383 | + TX_DMA_STA_STOP = (0b000), | ||
384 | + TX_DMA_STA_RUN_FETCH = (0b001), | ||
385 | + TX_DMA_STA_WAIT_STA = (0b010), | ||
386 | +}; | ||
387 | + | ||
388 | +enum { | ||
389 | + RX_DMA_STA_STOP = (0b000), | ||
390 | + RX_DMA_STA_RUN_FETCH = (0b001), | ||
391 | + RX_DMA_STA_WAIT_FRM = (0b011), | ||
392 | +}; | ||
393 | + | ||
394 | +/* EMAC register reset values */ | ||
395 | +enum { | ||
396 | + REG_BASIC_CTL_1_RST = 0x08000000, | ||
397 | +}; | ||
398 | + | ||
399 | +/* EMAC constants */ | ||
400 | +enum { | ||
401 | + AW_SUN8I_EMAC_MIN_PKT_SZ = 64 | ||
402 | +}; | ||
403 | + | ||
404 | +/* Transmit/receive frame descriptor */ | ||
405 | +typedef struct FrameDescriptor { | ||
406 | + uint32_t status; | ||
407 | + uint32_t status2; | ||
408 | + uint32_t addr; | ||
409 | + uint32_t next; | ||
410 | +} FrameDescriptor; | ||
411 | + | ||
412 | +/* Frame descriptor flags */ | ||
413 | +enum { | ||
414 | + DESC_STATUS_CTL = (1 << 31), | ||
415 | + DESC_STATUS2_BUF_SIZE_MASK = (0x7ff), | ||
416 | +}; | ||
417 | + | ||
418 | +/* Transmit frame descriptor flags */ | ||
419 | +enum { | ||
420 | + TX_DESC_STATUS_LENGTH_ERR = (1 << 14), | ||
421 | + TX_DESC_STATUS2_FIRST_DESC = (1 << 29), | ||
422 | + TX_DESC_STATUS2_LAST_DESC = (1 << 30), | ||
423 | + TX_DESC_STATUS2_CHECKSUM_MASK = (0x3 << 27), | ||
424 | +}; | ||
425 | + | ||
426 | +/* Receive frame descriptor flags */ | ||
427 | +enum { | ||
428 | + RX_DESC_STATUS_FIRST_DESC = (1 << 9), | ||
429 | + RX_DESC_STATUS_LAST_DESC = (1 << 8), | ||
430 | + RX_DESC_STATUS_FRM_LEN_MASK = (0x3fff0000), | ||
431 | + RX_DESC_STATUS_FRM_LEN_SHIFT = (16), | ||
432 | + RX_DESC_STATUS_NO_BUF = (1 << 14), | ||
433 | + RX_DESC_STATUS_HEADER_ERR = (1 << 7), | ||
434 | + RX_DESC_STATUS_LENGTH_ERR = (1 << 4), | ||
435 | + RX_DESC_STATUS_CRC_ERR = (1 << 1), | ||
436 | + RX_DESC_STATUS_PAYLOAD_ERR = (1 << 0), | ||
437 | + RX_DESC_STATUS2_RX_INT_CTL = (1 << 31), | ||
438 | +}; | ||
439 | + | ||
440 | +/* MII register offsets */ | ||
441 | +enum { | ||
442 | + MII_REG_CR = (0x0), /* Control */ | ||
443 | + MII_REG_ST = (0x1), /* Status */ | ||
444 | + MII_REG_ID_HIGH = (0x2), /* Identifier High */ | ||
445 | + MII_REG_ID_LOW = (0x3), /* Identifier Low */ | ||
446 | + MII_REG_ADV = (0x4), /* Advertised abilities */ | ||
447 | + MII_REG_LPA = (0x5), /* Link partner abilities */ | ||
448 | +}; | ||
449 | + | ||
450 | +/* MII register flags */ | ||
451 | +enum { | ||
452 | + MII_REG_CR_RESET = (1 << 15), | ||
453 | + MII_REG_CR_POWERDOWN = (1 << 11), | ||
454 | + MII_REG_CR_10Mbit = (0), | ||
455 | + MII_REG_CR_100Mbit = (1 << 13), | ||
456 | + MII_REG_CR_1000Mbit = (1 << 6), | ||
457 | + MII_REG_CR_AUTO_NEG = (1 << 12), | ||
458 | + MII_REG_CR_AUTO_NEG_RESTART = (1 << 9), | ||
459 | + MII_REG_CR_FULLDUPLEX = (1 << 8), | ||
460 | +}; | ||
461 | + | ||
462 | +enum { | ||
463 | + MII_REG_ST_100BASE_T4 = (1 << 15), | ||
464 | + MII_REG_ST_100BASE_X_FD = (1 << 14), | ||
465 | + MII_REG_ST_100BASE_X_HD = (1 << 13), | ||
466 | + MII_REG_ST_10_FD = (1 << 12), | ||
467 | + MII_REG_ST_10_HD = (1 << 11), | ||
468 | + MII_REG_ST_100BASE_T2_FD = (1 << 10), | ||
469 | + MII_REG_ST_100BASE_T2_HD = (1 << 9), | ||
470 | + MII_REG_ST_AUTONEG_COMPLETE = (1 << 5), | ||
471 | + MII_REG_ST_AUTONEG_AVAIL = (1 << 3), | ||
472 | + MII_REG_ST_LINK_UP = (1 << 2), | ||
473 | +}; | ||
474 | + | ||
475 | +enum { | ||
476 | + MII_REG_LPA_10_HD = (1 << 5), | ||
477 | + MII_REG_LPA_10_FD = (1 << 6), | ||
478 | + MII_REG_LPA_100_HD = (1 << 7), | ||
479 | + MII_REG_LPA_100_FD = (1 << 8), | ||
480 | + MII_REG_LPA_PAUSE = (1 << 10), | ||
481 | + MII_REG_LPA_ASYMPAUSE = (1 << 11), | ||
482 | +}; | ||
483 | + | ||
484 | +/* MII constants */ | ||
485 | +enum { | ||
486 | + MII_PHY_ID_HIGH = 0x0044, | ||
487 | + MII_PHY_ID_LOW = 0x1400, | ||
488 | +}; | ||
489 | + | ||
490 | +static void allwinner_sun8i_emac_mii_set_link(AwSun8iEmacState *s, | ||
491 | + bool link_active) | ||
492 | +{ | ||
493 | + if (link_active) { | ||
494 | + s->mii_st |= MII_REG_ST_LINK_UP; | ||
495 | + } else { | ||
496 | + s->mii_st &= ~MII_REG_ST_LINK_UP; | ||
497 | + } | ||
498 | +} | ||
499 | + | ||
500 | +static void allwinner_sun8i_emac_mii_reset(AwSun8iEmacState *s, | ||
501 | + bool link_active) | ||
502 | +{ | ||
503 | + s->mii_cr = MII_REG_CR_100Mbit | MII_REG_CR_AUTO_NEG | | ||
504 | + MII_REG_CR_FULLDUPLEX; | ||
505 | + s->mii_st = MII_REG_ST_100BASE_T4 | MII_REG_ST_100BASE_X_FD | | ||
506 | + MII_REG_ST_100BASE_X_HD | MII_REG_ST_10_FD | MII_REG_ST_10_HD | | ||
507 | + MII_REG_ST_100BASE_T2_FD | MII_REG_ST_100BASE_T2_HD | | ||
508 | + MII_REG_ST_AUTONEG_COMPLETE | MII_REG_ST_AUTONEG_AVAIL; | ||
509 | + s->mii_adv = 0; | ||
510 | + | ||
511 | + allwinner_sun8i_emac_mii_set_link(s, link_active); | ||
512 | +} | ||
513 | + | ||
514 | +static void allwinner_sun8i_emac_mii_cmd(AwSun8iEmacState *s) | ||
515 | +{ | ||
516 | + uint8_t addr, reg; | ||
517 | + | ||
518 | + addr = (s->mii_cmd & MII_CMD_PHY_ADDR_MASK) >> MII_CMD_PHY_ADDR_SHIFT; | ||
519 | + reg = (s->mii_cmd & MII_CMD_PHY_REG_MASK) >> MII_CMD_PHY_REG_SHIFT; | ||
520 | + | ||
521 | + if (addr != s->mii_phy_addr) { | ||
522 | + return; | ||
523 | + } | ||
524 | + | ||
525 | + /* Read or write a PHY register? */ | ||
526 | + if (s->mii_cmd & MII_CMD_PHY_RW) { | ||
527 | + trace_allwinner_sun8i_emac_mii_write_reg(reg, s->mii_data); | ||
528 | + | ||
529 | + switch (reg) { | ||
530 | + case MII_REG_CR: | ||
531 | + if (s->mii_data & MII_REG_CR_RESET) { | ||
532 | + allwinner_sun8i_emac_mii_reset(s, s->mii_st & | ||
533 | + MII_REG_ST_LINK_UP); | ||
534 | + } else { | ||
535 | + s->mii_cr = s->mii_data & ~(MII_REG_CR_RESET | | ||
536 | + MII_REG_CR_AUTO_NEG_RESTART); | ||
537 | + } | ||
538 | + break; | ||
539 | + case MII_REG_ADV: | ||
540 | + s->mii_adv = s->mii_data; | ||
541 | + break; | ||
542 | + case MII_REG_ID_HIGH: | ||
543 | + case MII_REG_ID_LOW: | ||
544 | + case MII_REG_LPA: | ||
545 | + break; | ||
546 | + default: | ||
547 | + qemu_log_mask(LOG_UNIMP, "allwinner-h3-emac: write access to " | ||
548 | + "unknown MII register 0x%x\n", reg); | ||
549 | + break; | ||
550 | + } | ||
551 | + } else { | ||
552 | + switch (reg) { | ||
553 | + case MII_REG_CR: | ||
554 | + s->mii_data = s->mii_cr; | ||
555 | + break; | ||
556 | + case MII_REG_ST: | ||
557 | + s->mii_data = s->mii_st; | ||
558 | + break; | ||
559 | + case MII_REG_ID_HIGH: | ||
560 | + s->mii_data = MII_PHY_ID_HIGH; | ||
561 | + break; | ||
562 | + case MII_REG_ID_LOW: | ||
563 | + s->mii_data = MII_PHY_ID_LOW; | ||
564 | + break; | ||
565 | + case MII_REG_ADV: | ||
566 | + s->mii_data = s->mii_adv; | ||
567 | + break; | ||
568 | + case MII_REG_LPA: | ||
569 | + s->mii_data = MII_REG_LPA_10_HD | MII_REG_LPA_10_FD | | ||
570 | + MII_REG_LPA_100_HD | MII_REG_LPA_100_FD | | ||
571 | + MII_REG_LPA_PAUSE | MII_REG_LPA_ASYMPAUSE; | ||
572 | + break; | ||
573 | + default: | ||
574 | + qemu_log_mask(LOG_UNIMP, "allwinner-h3-emac: read access to " | ||
575 | + "unknown MII register 0x%x\n", reg); | ||
576 | + s->mii_data = 0; | ||
577 | + break; | ||
578 | + } | ||
579 | + | ||
580 | + trace_allwinner_sun8i_emac_mii_read_reg(reg, s->mii_data); | ||
581 | + } | ||
582 | +} | ||
583 | + | ||
584 | +static void allwinner_sun8i_emac_update_irq(AwSun8iEmacState *s) | ||
585 | +{ | ||
586 | + qemu_set_irq(s->irq, (s->int_sta & s->int_en) != 0); | ||
587 | +} | ||
588 | + | ||
589 | +static uint32_t allwinner_sun8i_emac_next_desc(FrameDescriptor *desc, | ||
590 | + size_t min_size) | ||
591 | +{ | ||
592 | + uint32_t paddr = desc->next; | ||
593 | + | ||
594 | + cpu_physical_memory_read(paddr, desc, sizeof(*desc)); | ||
595 | + | ||
596 | + if ((desc->status & DESC_STATUS_CTL) && | ||
597 | + (desc->status2 & DESC_STATUS2_BUF_SIZE_MASK) >= min_size) { | ||
598 | + return paddr; | ||
599 | + } else { | ||
600 | + return 0; | ||
601 | + } | ||
602 | +} | ||
603 | + | ||
604 | +static uint32_t allwinner_sun8i_emac_get_desc(FrameDescriptor *desc, | ||
605 | + uint32_t start_addr, | ||
606 | + size_t min_size) | ||
607 | +{ | ||
608 | + uint32_t desc_addr = start_addr; | ||
609 | + | ||
610 | + /* Note that the list is a cycle. Last entry points back to the head. */ | ||
611 | + while (desc_addr != 0) { | ||
612 | + cpu_physical_memory_read(desc_addr, desc, sizeof(*desc)); | ||
613 | + | ||
614 | + if ((desc->status & DESC_STATUS_CTL) && | ||
615 | + (desc->status2 & DESC_STATUS2_BUF_SIZE_MASK) >= min_size) { | ||
616 | + return desc_addr; | ||
617 | + } else if (desc->next == start_addr) { | ||
618 | + break; | ||
619 | + } else { | ||
620 | + desc_addr = desc->next; | ||
621 | + } | ||
622 | + } | ||
112 | + | 623 | + |
113 | + return 0; | 624 | + return 0; |
114 | +} | 625 | +} |
115 | + | 626 | + |
116 | +static int rtc_post_load(void *opaque, int version_id) | 627 | +static uint32_t allwinner_sun8i_emac_rx_desc(AwSun8iEmacState *s, |
117 | +{ | 628 | + FrameDescriptor *desc, |
118 | + XlnxZynqMPRTC *s = opaque; | 629 | + size_t min_size) |
119 | + int64_t now = qemu_clock_get_ns(rtc_clock) / NANOSECONDS_PER_SECOND; | 630 | +{ |
120 | + | 631 | + return allwinner_sun8i_emac_get_desc(desc, s->rx_desc_curr, min_size); |
121 | + /* Subtract the time after migration. This combined with the pre_save | 632 | +} |
122 | + * action results in us having subtracted the time that the guest was | 633 | + |
123 | + * stopped to the offset. | 634 | +static uint32_t allwinner_sun8i_emac_tx_desc(AwSun8iEmacState *s, |
124 | + */ | 635 | + FrameDescriptor *desc, |
125 | + s->tick_offset = s->tick_offset - now; | 636 | + size_t min_size) |
637 | +{ | ||
638 | + return allwinner_sun8i_emac_get_desc(desc, s->tx_desc_head, min_size); | ||
639 | +} | ||
640 | + | ||
641 | +static void allwinner_sun8i_emac_flush_desc(FrameDescriptor *desc, | ||
642 | + uint32_t phys_addr) | ||
643 | +{ | ||
644 | + cpu_physical_memory_write(phys_addr, desc, sizeof(*desc)); | ||
645 | +} | ||
646 | + | ||
647 | +static int allwinner_sun8i_emac_can_receive(NetClientState *nc) | ||
648 | +{ | ||
649 | + AwSun8iEmacState *s = qemu_get_nic_opaque(nc); | ||
650 | + FrameDescriptor desc; | ||
651 | + | ||
652 | + return (s->rx_ctl0 & RX_CTL0_RX_EN) && | ||
653 | + (allwinner_sun8i_emac_rx_desc(s, &desc, 0) != 0); | ||
654 | +} | ||
655 | + | ||
656 | +static ssize_t allwinner_sun8i_emac_receive(NetClientState *nc, | ||
657 | + const uint8_t *buf, | ||
658 | + size_t size) | ||
659 | +{ | ||
660 | + AwSun8iEmacState *s = qemu_get_nic_opaque(nc); | ||
661 | + FrameDescriptor desc; | ||
662 | + size_t bytes_left = size; | ||
663 | + size_t desc_bytes = 0; | ||
664 | + size_t pad_fcs_size = 4; | ||
665 | + size_t padding = 0; | ||
666 | + | ||
667 | + if (!(s->rx_ctl0 & RX_CTL0_RX_EN)) { | ||
668 | + return -1; | ||
669 | + } | ||
670 | + | ||
671 | + s->rx_desc_curr = allwinner_sun8i_emac_rx_desc(s, &desc, | ||
672 | + AW_SUN8I_EMAC_MIN_PKT_SZ); | ||
673 | + if (!s->rx_desc_curr) { | ||
674 | + s->int_sta |= INT_STA_RX_BUF_UA; | ||
675 | + } | ||
676 | + | ||
677 | + /* Keep filling RX descriptors until the whole frame is written */ | ||
678 | + while (s->rx_desc_curr && bytes_left > 0) { | ||
679 | + desc.status &= ~DESC_STATUS_CTL; | ||
680 | + desc.status &= ~RX_DESC_STATUS_FRM_LEN_MASK; | ||
681 | + | ||
682 | + if (bytes_left == size) { | ||
683 | + desc.status |= RX_DESC_STATUS_FIRST_DESC; | ||
684 | + } | ||
685 | + | ||
686 | + if ((desc.status2 & DESC_STATUS2_BUF_SIZE_MASK) < | ||
687 | + (bytes_left + pad_fcs_size)) { | ||
688 | + desc_bytes = desc.status2 & DESC_STATUS2_BUF_SIZE_MASK; | ||
689 | + desc.status |= desc_bytes << RX_DESC_STATUS_FRM_LEN_SHIFT; | ||
690 | + } else { | ||
691 | + padding = pad_fcs_size; | ||
692 | + if (bytes_left < AW_SUN8I_EMAC_MIN_PKT_SZ) { | ||
693 | + padding += (AW_SUN8I_EMAC_MIN_PKT_SZ - bytes_left); | ||
694 | + } | ||
695 | + | ||
696 | + desc_bytes = (bytes_left); | ||
697 | + desc.status |= RX_DESC_STATUS_LAST_DESC; | ||
698 | + desc.status |= (bytes_left + padding) | ||
699 | + << RX_DESC_STATUS_FRM_LEN_SHIFT; | ||
700 | + } | ||
701 | + | ||
702 | + cpu_physical_memory_write(desc.addr, buf, desc_bytes); | ||
703 | + allwinner_sun8i_emac_flush_desc(&desc, s->rx_desc_curr); | ||
704 | + trace_allwinner_sun8i_emac_receive(s->rx_desc_curr, desc.addr, | ||
705 | + desc_bytes); | ||
706 | + | ||
707 | + /* Check if frame needs to raise the receive interrupt */ | ||
708 | + if (!(desc.status2 & RX_DESC_STATUS2_RX_INT_CTL)) { | ||
709 | + s->int_sta |= INT_STA_RX; | ||
710 | + } | ||
711 | + | ||
712 | + /* Increment variables */ | ||
713 | + buf += desc_bytes; | ||
714 | + bytes_left -= desc_bytes; | ||
715 | + | ||
716 | + /* Move to the next descriptor */ | ||
717 | + s->rx_desc_curr = allwinner_sun8i_emac_next_desc(&desc, 64); | ||
718 | + if (!s->rx_desc_curr) { | ||
719 | + /* Not enough buffer space available */ | ||
720 | + s->int_sta |= INT_STA_RX_BUF_UA; | ||
721 | + s->rx_desc_curr = s->rx_desc_head; | ||
722 | + break; | ||
723 | + } | ||
724 | + } | ||
725 | + | ||
726 | + /* Report receive DMA is finished */ | ||
727 | + s->rx_ctl1 &= ~RX_CTL1_RX_DMA_START; | ||
728 | + allwinner_sun8i_emac_update_irq(s); | ||
729 | + | ||
730 | + return size; | ||
731 | +} | ||
732 | + | ||
733 | +static void allwinner_sun8i_emac_transmit(AwSun8iEmacState *s) | ||
734 | +{ | ||
735 | + NetClientState *nc = qemu_get_queue(s->nic); | ||
736 | + FrameDescriptor desc; | ||
737 | + size_t bytes = 0; | ||
738 | + size_t packet_bytes = 0; | ||
739 | + size_t transmitted = 0; | ||
740 | + static uint8_t packet_buf[2048]; | ||
741 | + | ||
742 | + s->tx_desc_curr = allwinner_sun8i_emac_tx_desc(s, &desc, 0); | ||
743 | + | ||
744 | + /* Read all transmit descriptors */ | ||
745 | + while (s->tx_desc_curr != 0) { | ||
746 | + | ||
747 | + /* Read from physical memory into packet buffer */ | ||
748 | + bytes = desc.status2 & DESC_STATUS2_BUF_SIZE_MASK; | ||
749 | + if (bytes + packet_bytes > sizeof(packet_buf)) { | ||
750 | + desc.status |= TX_DESC_STATUS_LENGTH_ERR; | ||
751 | + break; | ||
752 | + } | ||
753 | + cpu_physical_memory_read(desc.addr, packet_buf + packet_bytes, bytes); | ||
754 | + packet_bytes += bytes; | ||
755 | + desc.status &= ~DESC_STATUS_CTL; | ||
756 | + allwinner_sun8i_emac_flush_desc(&desc, s->tx_desc_curr); | ||
757 | + | ||
758 | + /* After the last descriptor, send the packet */ | ||
759 | + if (desc.status2 & TX_DESC_STATUS2_LAST_DESC) { | ||
760 | + if (desc.status2 & TX_DESC_STATUS2_CHECKSUM_MASK) { | ||
761 | + net_checksum_calculate(packet_buf, packet_bytes); | ||
762 | + } | ||
763 | + | ||
764 | + qemu_send_packet(nc, packet_buf, packet_bytes); | ||
765 | + trace_allwinner_sun8i_emac_transmit(s->tx_desc_curr, desc.addr, | ||
766 | + bytes); | ||
767 | + | ||
768 | + packet_bytes = 0; | ||
769 | + transmitted++; | ||
770 | + } | ||
771 | + s->tx_desc_curr = allwinner_sun8i_emac_next_desc(&desc, 0); | ||
772 | + } | ||
773 | + | ||
774 | + /* Raise transmit completed interrupt */ | ||
775 | + if (transmitted > 0) { | ||
776 | + s->int_sta |= INT_STA_TX; | ||
777 | + s->tx_ctl1 &= ~TX_CTL1_TX_DMA_START; | ||
778 | + allwinner_sun8i_emac_update_irq(s); | ||
779 | + } | ||
780 | +} | ||
781 | + | ||
782 | +static void allwinner_sun8i_emac_reset(DeviceState *dev) | ||
783 | +{ | ||
784 | + AwSun8iEmacState *s = AW_SUN8I_EMAC(dev); | ||
785 | + NetClientState *nc = qemu_get_queue(s->nic); | ||
786 | + | ||
787 | + trace_allwinner_sun8i_emac_reset(); | ||
788 | + | ||
789 | + s->mii_cmd = 0; | ||
790 | + s->mii_data = 0; | ||
791 | + s->basic_ctl0 = 0; | ||
792 | + s->basic_ctl1 = REG_BASIC_CTL_1_RST; | ||
793 | + s->int_en = 0; | ||
794 | + s->int_sta = 0; | ||
795 | + s->frm_flt = 0; | ||
796 | + s->rx_ctl0 = 0; | ||
797 | + s->rx_ctl1 = RX_CTL1_RX_MD; | ||
798 | + s->rx_desc_head = 0; | ||
799 | + s->rx_desc_curr = 0; | ||
800 | + s->tx_ctl0 = 0; | ||
801 | + s->tx_ctl1 = 0; | ||
802 | + s->tx_desc_head = 0; | ||
803 | + s->tx_desc_curr = 0; | ||
804 | + s->tx_flowctl = 0; | ||
805 | + | ||
806 | + allwinner_sun8i_emac_mii_reset(s, !nc->link_down); | ||
807 | +} | ||
808 | + | ||
809 | +static uint64_t allwinner_sun8i_emac_read(void *opaque, hwaddr offset, | ||
810 | + unsigned size) | ||
811 | +{ | ||
812 | + AwSun8iEmacState *s = AW_SUN8I_EMAC(opaque); | ||
813 | + uint64_t value = 0; | ||
814 | + FrameDescriptor desc; | ||
815 | + | ||
816 | + switch (offset) { | ||
817 | + case REG_BASIC_CTL_0: /* Basic Control 0 */ | ||
818 | + value = s->basic_ctl0; | ||
819 | + break; | ||
820 | + case REG_BASIC_CTL_1: /* Basic Control 1 */ | ||
821 | + value = s->basic_ctl1; | ||
822 | + break; | ||
823 | + case REG_INT_STA: /* Interrupt Status */ | ||
824 | + value = s->int_sta; | ||
825 | + break; | ||
826 | + case REG_INT_EN: /* Interupt Enable */ | ||
827 | + value = s->int_en; | ||
828 | + break; | ||
829 | + case REG_TX_CTL_0: /* Transmit Control 0 */ | ||
830 | + value = s->tx_ctl0; | ||
831 | + break; | ||
832 | + case REG_TX_CTL_1: /* Transmit Control 1 */ | ||
833 | + value = s->tx_ctl1; | ||
834 | + break; | ||
835 | + case REG_TX_FLOW_CTL: /* Transmit Flow Control */ | ||
836 | + value = s->tx_flowctl; | ||
837 | + break; | ||
838 | + case REG_TX_DMA_DESC_LIST: /* Transmit Descriptor List Address */ | ||
839 | + value = s->tx_desc_head; | ||
840 | + break; | ||
841 | + case REG_RX_CTL_0: /* Receive Control 0 */ | ||
842 | + value = s->rx_ctl0; | ||
843 | + break; | ||
844 | + case REG_RX_CTL_1: /* Receive Control 1 */ | ||
845 | + value = s->rx_ctl1; | ||
846 | + break; | ||
847 | + case REG_RX_DMA_DESC_LIST: /* Receive Descriptor List Address */ | ||
848 | + value = s->rx_desc_head; | ||
849 | + break; | ||
850 | + case REG_FRM_FLT: /* Receive Frame Filter */ | ||
851 | + value = s->frm_flt; | ||
852 | + break; | ||
853 | + case REG_RX_HASH_0: /* Receive Hash Table 0 */ | ||
854 | + case REG_RX_HASH_1: /* Receive Hash Table 1 */ | ||
855 | + break; | ||
856 | + case REG_MII_CMD: /* Management Interface Command */ | ||
857 | + value = s->mii_cmd; | ||
858 | + break; | ||
859 | + case REG_MII_DATA: /* Management Interface Data */ | ||
860 | + value = s->mii_data; | ||
861 | + break; | ||
862 | + case REG_ADDR_HIGH: /* MAC Address High */ | ||
863 | + value = *(((uint32_t *) (s->conf.macaddr.a)) + 1); | ||
864 | + break; | ||
865 | + case REG_ADDR_LOW: /* MAC Address Low */ | ||
866 | + value = *(uint32_t *) (s->conf.macaddr.a); | ||
867 | + break; | ||
868 | + case REG_TX_DMA_STA: /* Transmit DMA Status */ | ||
869 | + break; | ||
870 | + case REG_TX_CUR_DESC: /* Transmit Current Descriptor */ | ||
871 | + value = s->tx_desc_curr; | ||
872 | + break; | ||
873 | + case REG_TX_CUR_BUF: /* Transmit Current Buffer */ | ||
874 | + if (s->tx_desc_curr != 0) { | ||
875 | + cpu_physical_memory_read(s->tx_desc_curr, &desc, sizeof(desc)); | ||
876 | + value = desc.addr; | ||
877 | + } else { | ||
878 | + value = 0; | ||
879 | + } | ||
880 | + break; | ||
881 | + case REG_RX_DMA_STA: /* Receive DMA Status */ | ||
882 | + break; | ||
883 | + case REG_RX_CUR_DESC: /* Receive Current Descriptor */ | ||
884 | + value = s->rx_desc_curr; | ||
885 | + break; | ||
886 | + case REG_RX_CUR_BUF: /* Receive Current Buffer */ | ||
887 | + if (s->rx_desc_curr != 0) { | ||
888 | + cpu_physical_memory_read(s->rx_desc_curr, &desc, sizeof(desc)); | ||
889 | + value = desc.addr; | ||
890 | + } else { | ||
891 | + value = 0; | ||
892 | + } | ||
893 | + break; | ||
894 | + case REG_RGMII_STA: /* RGMII Status */ | ||
895 | + break; | ||
896 | + default: | ||
897 | + qemu_log_mask(LOG_UNIMP, "allwinner-h3-emac: read access to unknown " | ||
898 | + "EMAC register 0x" TARGET_FMT_plx "\n", | ||
899 | + offset); | ||
900 | + } | ||
901 | + | ||
902 | + trace_allwinner_sun8i_emac_read(offset, value); | ||
903 | + return value; | ||
904 | +} | ||
905 | + | ||
906 | +static void allwinner_sun8i_emac_write(void *opaque, hwaddr offset, | ||
907 | + uint64_t value, unsigned size) | ||
908 | +{ | ||
909 | + AwSun8iEmacState *s = AW_SUN8I_EMAC(opaque); | ||
910 | + NetClientState *nc = qemu_get_queue(s->nic); | ||
911 | + | ||
912 | + trace_allwinner_sun8i_emac_write(offset, value); | ||
913 | + | ||
914 | + switch (offset) { | ||
915 | + case REG_BASIC_CTL_0: /* Basic Control 0 */ | ||
916 | + s->basic_ctl0 = value; | ||
917 | + break; | ||
918 | + case REG_BASIC_CTL_1: /* Basic Control 1 */ | ||
919 | + if (value & BASIC_CTL1_SOFTRST) { | ||
920 | + allwinner_sun8i_emac_reset(DEVICE(s)); | ||
921 | + value &= ~BASIC_CTL1_SOFTRST; | ||
922 | + } | ||
923 | + s->basic_ctl1 = value; | ||
924 | + if (allwinner_sun8i_emac_can_receive(nc)) { | ||
925 | + qemu_flush_queued_packets(nc); | ||
926 | + } | ||
927 | + break; | ||
928 | + case REG_INT_STA: /* Interrupt Status */ | ||
929 | + s->int_sta &= ~value; | ||
930 | + allwinner_sun8i_emac_update_irq(s); | ||
931 | + break; | ||
932 | + case REG_INT_EN: /* Interrupt Enable */ | ||
933 | + s->int_en = value; | ||
934 | + allwinner_sun8i_emac_update_irq(s); | ||
935 | + break; | ||
936 | + case REG_TX_CTL_0: /* Transmit Control 0 */ | ||
937 | + s->tx_ctl0 = value; | ||
938 | + break; | ||
939 | + case REG_TX_CTL_1: /* Transmit Control 1 */ | ||
940 | + s->tx_ctl1 = value; | ||
941 | + if (value & TX_CTL1_TX_DMA_EN) { | ||
942 | + allwinner_sun8i_emac_transmit(s); | ||
943 | + } | ||
944 | + break; | ||
945 | + case REG_TX_FLOW_CTL: /* Transmit Flow Control */ | ||
946 | + s->tx_flowctl = value; | ||
947 | + break; | ||
948 | + case REG_TX_DMA_DESC_LIST: /* Transmit Descriptor List Address */ | ||
949 | + s->tx_desc_head = value; | ||
950 | + s->tx_desc_curr = value; | ||
951 | + break; | ||
952 | + case REG_RX_CTL_0: /* Receive Control 0 */ | ||
953 | + s->rx_ctl0 = value; | ||
954 | + break; | ||
955 | + case REG_RX_CTL_1: /* Receive Control 1 */ | ||
956 | + s->rx_ctl1 = value | RX_CTL1_RX_MD; | ||
957 | + if ((value & RX_CTL1_RX_DMA_EN) && | ||
958 | + allwinner_sun8i_emac_can_receive(nc)) { | ||
959 | + qemu_flush_queued_packets(nc); | ||
960 | + } | ||
961 | + break; | ||
962 | + case REG_RX_DMA_DESC_LIST: /* Receive Descriptor List Address */ | ||
963 | + s->rx_desc_head = value; | ||
964 | + s->rx_desc_curr = value; | ||
965 | + break; | ||
966 | + case REG_FRM_FLT: /* Receive Frame Filter */ | ||
967 | + s->frm_flt = value; | ||
968 | + break; | ||
969 | + case REG_RX_HASH_0: /* Receive Hash Table 0 */ | ||
970 | + case REG_RX_HASH_1: /* Receive Hash Table 1 */ | ||
971 | + break; | ||
972 | + case REG_MII_CMD: /* Management Interface Command */ | ||
973 | + s->mii_cmd = value & ~MII_CMD_PHY_BUSY; | ||
974 | + allwinner_sun8i_emac_mii_cmd(s); | ||
975 | + break; | ||
976 | + case REG_MII_DATA: /* Management Interface Data */ | ||
977 | + s->mii_data = value; | ||
978 | + break; | ||
979 | + case REG_ADDR_HIGH: /* MAC Address High */ | ||
980 | + s->conf.macaddr.a[4] = (value & 0xff); | ||
981 | + s->conf.macaddr.a[5] = (value & 0xff00) >> 8; | ||
982 | + break; | ||
983 | + case REG_ADDR_LOW: /* MAC Address Low */ | ||
984 | + s->conf.macaddr.a[0] = (value & 0xff); | ||
985 | + s->conf.macaddr.a[1] = (value & 0xff00) >> 8; | ||
986 | + s->conf.macaddr.a[2] = (value & 0xff0000) >> 16; | ||
987 | + s->conf.macaddr.a[3] = (value & 0xff000000) >> 24; | ||
988 | + break; | ||
989 | + case REG_TX_DMA_STA: /* Transmit DMA Status */ | ||
990 | + case REG_TX_CUR_DESC: /* Transmit Current Descriptor */ | ||
991 | + case REG_TX_CUR_BUF: /* Transmit Current Buffer */ | ||
992 | + case REG_RX_DMA_STA: /* Receive DMA Status */ | ||
993 | + case REG_RX_CUR_DESC: /* Receive Current Descriptor */ | ||
994 | + case REG_RX_CUR_BUF: /* Receive Current Buffer */ | ||
995 | + case REG_RGMII_STA: /* RGMII Status */ | ||
996 | + break; | ||
997 | + default: | ||
998 | + qemu_log_mask(LOG_UNIMP, "allwinner-h3-emac: write access to unknown " | ||
999 | + "EMAC register 0x" TARGET_FMT_plx "\n", | ||
1000 | + offset); | ||
1001 | + } | ||
1002 | +} | ||
1003 | + | ||
1004 | +static void allwinner_sun8i_emac_set_link(NetClientState *nc) | ||
1005 | +{ | ||
1006 | + AwSun8iEmacState *s = qemu_get_nic_opaque(nc); | ||
1007 | + | ||
1008 | + trace_allwinner_sun8i_emac_set_link(!nc->link_down); | ||
1009 | + allwinner_sun8i_emac_mii_set_link(s, !nc->link_down); | ||
1010 | +} | ||
1011 | + | ||
1012 | +static const MemoryRegionOps allwinner_sun8i_emac_mem_ops = { | ||
1013 | + .read = allwinner_sun8i_emac_read, | ||
1014 | + .write = allwinner_sun8i_emac_write, | ||
1015 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
1016 | + .valid = { | ||
1017 | + .min_access_size = 4, | ||
1018 | + .max_access_size = 4, | ||
1019 | + }, | ||
1020 | + .impl.min_access_size = 4, | ||
1021 | +}; | ||
1022 | + | ||
1023 | +static NetClientInfo net_allwinner_sun8i_emac_info = { | ||
1024 | + .type = NET_CLIENT_DRIVER_NIC, | ||
1025 | + .size = sizeof(NICState), | ||
1026 | + .can_receive = allwinner_sun8i_emac_can_receive, | ||
1027 | + .receive = allwinner_sun8i_emac_receive, | ||
1028 | + .link_status_changed = allwinner_sun8i_emac_set_link, | ||
1029 | +}; | ||
1030 | + | ||
1031 | +static void allwinner_sun8i_emac_init(Object *obj) | ||
1032 | +{ | ||
1033 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
1034 | + AwSun8iEmacState *s = AW_SUN8I_EMAC(obj); | ||
1035 | + | ||
1036 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_sun8i_emac_mem_ops, | ||
1037 | + s, TYPE_AW_SUN8I_EMAC, 64 * KiB); | ||
1038 | + sysbus_init_mmio(sbd, &s->iomem); | ||
1039 | + sysbus_init_irq(sbd, &s->irq); | ||
1040 | +} | ||
1041 | + | ||
1042 | +static void allwinner_sun8i_emac_realize(DeviceState *dev, Error **errp) | ||
1043 | +{ | ||
1044 | + AwSun8iEmacState *s = AW_SUN8I_EMAC(dev); | ||
1045 | + | ||
1046 | + qemu_macaddr_default_if_unset(&s->conf.macaddr); | ||
1047 | + s->nic = qemu_new_nic(&net_allwinner_sun8i_emac_info, &s->conf, | ||
1048 | + object_get_typename(OBJECT(dev)), dev->id, s); | ||
1049 | + qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a); | ||
1050 | +} | ||
1051 | + | ||
1052 | +static Property allwinner_sun8i_emac_properties[] = { | ||
1053 | + DEFINE_NIC_PROPERTIES(AwSun8iEmacState, conf), | ||
1054 | + DEFINE_PROP_UINT8("phy-addr", AwSun8iEmacState, mii_phy_addr, 0), | ||
1055 | + DEFINE_PROP_END_OF_LIST(), | ||
1056 | +}; | ||
1057 | + | ||
1058 | +static int allwinner_sun8i_emac_post_load(void *opaque, int version_id) | ||
1059 | +{ | ||
1060 | + AwSun8iEmacState *s = opaque; | ||
1061 | + | ||
1062 | + allwinner_sun8i_emac_set_link(qemu_get_queue(s->nic)); | ||
126 | + | 1063 | + |
127 | + return 0; | 1064 | + return 0; |
128 | } | 1065 | +} |
129 | 1066 | + | |
130 | static const VMStateDescription vmstate_rtc = { | 1067 | +static const VMStateDescription vmstate_aw_emac = { |
131 | .name = TYPE_XLNX_ZYNQMP_RTC, | 1068 | + .name = "allwinner-sun8i-emac", |
132 | .version_id = 1, | 1069 | + .version_id = 1, |
133 | .minimum_version_id = 1, | 1070 | + .minimum_version_id = 1, |
134 | + .pre_save = rtc_pre_save, | 1071 | + .post_load = allwinner_sun8i_emac_post_load, |
135 | + .post_load = rtc_post_load, | 1072 | + .fields = (VMStateField[]) { |
136 | .fields = (VMStateField[]) { | 1073 | + VMSTATE_UINT8(mii_phy_addr, AwSun8iEmacState), |
137 | VMSTATE_UINT32_ARRAY(regs, XlnxZynqMPRTC, XLNX_ZYNQMP_RTC_R_MAX), | 1074 | + VMSTATE_UINT32(mii_cmd, AwSun8iEmacState), |
138 | + VMSTATE_UINT32(tick_offset, XlnxZynqMPRTC), | 1075 | + VMSTATE_UINT32(mii_data, AwSun8iEmacState), |
139 | VMSTATE_END_OF_LIST(), | 1076 | + VMSTATE_UINT32(mii_cr, AwSun8iEmacState), |
140 | } | 1077 | + VMSTATE_UINT32(mii_st, AwSun8iEmacState), |
141 | }; | 1078 | + VMSTATE_UINT32(mii_adv, AwSun8iEmacState), |
142 | diff --git a/hw/timer/trace-events b/hw/timer/trace-events | 1079 | + VMSTATE_UINT32(basic_ctl0, AwSun8iEmacState), |
1080 | + VMSTATE_UINT32(basic_ctl1, AwSun8iEmacState), | ||
1081 | + VMSTATE_UINT32(int_en, AwSun8iEmacState), | ||
1082 | + VMSTATE_UINT32(int_sta, AwSun8iEmacState), | ||
1083 | + VMSTATE_UINT32(frm_flt, AwSun8iEmacState), | ||
1084 | + VMSTATE_UINT32(rx_ctl0, AwSun8iEmacState), | ||
1085 | + VMSTATE_UINT32(rx_ctl1, AwSun8iEmacState), | ||
1086 | + VMSTATE_UINT32(rx_desc_head, AwSun8iEmacState), | ||
1087 | + VMSTATE_UINT32(rx_desc_curr, AwSun8iEmacState), | ||
1088 | + VMSTATE_UINT32(tx_ctl0, AwSun8iEmacState), | ||
1089 | + VMSTATE_UINT32(tx_ctl1, AwSun8iEmacState), | ||
1090 | + VMSTATE_UINT32(tx_desc_head, AwSun8iEmacState), | ||
1091 | + VMSTATE_UINT32(tx_desc_curr, AwSun8iEmacState), | ||
1092 | + VMSTATE_UINT32(tx_flowctl, AwSun8iEmacState), | ||
1093 | + VMSTATE_END_OF_LIST() | ||
1094 | + } | ||
1095 | +}; | ||
1096 | + | ||
1097 | +static void allwinner_sun8i_emac_class_init(ObjectClass *klass, void *data) | ||
1098 | +{ | ||
1099 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
1100 | + | ||
1101 | + dc->realize = allwinner_sun8i_emac_realize; | ||
1102 | + dc->reset = allwinner_sun8i_emac_reset; | ||
1103 | + dc->vmsd = &vmstate_aw_emac; | ||
1104 | + device_class_set_props(dc, allwinner_sun8i_emac_properties); | ||
1105 | +} | ||
1106 | + | ||
1107 | +static const TypeInfo allwinner_sun8i_emac_info = { | ||
1108 | + .name = TYPE_AW_SUN8I_EMAC, | ||
1109 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
1110 | + .instance_size = sizeof(AwSun8iEmacState), | ||
1111 | + .instance_init = allwinner_sun8i_emac_init, | ||
1112 | + .class_init = allwinner_sun8i_emac_class_init, | ||
1113 | +}; | ||
1114 | + | ||
1115 | +static void allwinner_sun8i_emac_register_types(void) | ||
1116 | +{ | ||
1117 | + type_register_static(&allwinner_sun8i_emac_info); | ||
1118 | +} | ||
1119 | + | ||
1120 | +type_init(allwinner_sun8i_emac_register_types) | ||
1121 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
143 | index XXXXXXX..XXXXXXX 100644 | 1122 | index XXXXXXX..XXXXXXX 100644 |
144 | --- a/hw/timer/trace-events | 1123 | --- a/hw/arm/Kconfig |
145 | +++ b/hw/timer/trace-events | 1124 | +++ b/hw/arm/Kconfig |
146 | @@ -XXX,XX +XXX,XX @@ systick_write(uint64_t addr, uint32_t value, unsigned size) "systick write addr | 1125 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 |
147 | cmsdk_apb_timer_read(uint64_t offset, uint64_t data, unsigned size) "CMSDK APB timer read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | 1126 | config ALLWINNER_H3 |
148 | cmsdk_apb_timer_write(uint64_t offset, uint64_t data, unsigned size) "CMSDK APB timer write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | 1127 | bool |
149 | cmsdk_apb_timer_reset(void) "CMSDK APB timer: reset" | 1128 | select ALLWINNER_A10_PIT |
150 | + | 1129 | + select ALLWINNER_SUN8I_EMAC |
151 | +# hw/timer/xlnx-zynqmp-rtc.c | 1130 | select SERIAL |
152 | +xlnx_zynqmp_rtc_gettime(int year, int month, int day, int hour, int min, int sec) "Get time from host: %d-%d-%d %2d:%02d:%02d" | 1131 | select ARM_TIMER |
1132 | select ARM_GIC | ||
1133 | diff --git a/hw/net/Kconfig b/hw/net/Kconfig | ||
1134 | index XXXXXXX..XXXXXXX 100644 | ||
1135 | --- a/hw/net/Kconfig | ||
1136 | +++ b/hw/net/Kconfig | ||
1137 | @@ -XXX,XX +XXX,XX @@ config MIPSNET | ||
1138 | config ALLWINNER_EMAC | ||
1139 | bool | ||
1140 | |||
1141 | +config ALLWINNER_SUN8I_EMAC | ||
1142 | + bool | ||
1143 | + | ||
1144 | config IMX_FEC | ||
1145 | bool | ||
1146 | |||
1147 | diff --git a/hw/net/trace-events b/hw/net/trace-events | ||
1148 | index XXXXXXX..XXXXXXX 100644 | ||
1149 | --- a/hw/net/trace-events | ||
1150 | +++ b/hw/net/trace-events | ||
1151 | @@ -XXX,XX +XXX,XX @@ | ||
1152 | # See docs/devel/tracing.txt for syntax documentation. | ||
1153 | |||
1154 | +# allwinner-sun8i-emac.c | ||
1155 | +allwinner_sun8i_emac_mii_write_reg(uint32_t reg, uint32_t value) "MII write: reg=0x%" PRIx32 " value=0x%" PRIx32 | ||
1156 | +allwinner_sun8i_emac_mii_read_reg(uint32_t reg, uint32_t value) "MII read: reg=0x%" PRIx32 " value=0x%" PRIx32 | ||
1157 | +allwinner_sun8i_emac_receive(uint32_t desc, uint32_t paddr, uint32_t bytes) "RX packet: desc=0x%" PRIx32 " paddr=0x%" PRIx32 " bytes=%" PRIu32 | ||
1158 | +allwinner_sun8i_emac_transmit(uint32_t desc, uint32_t paddr, uint32_t bytes) "TX packet: desc=0x%" PRIx32 " paddr=0x%" PRIx32 " bytes=%" PRIu32 | ||
1159 | +allwinner_sun8i_emac_reset(void) "HW reset" | ||
1160 | +allwinner_sun8i_emac_set_link(bool active) "Set link: active=%u" | ||
1161 | +allwinner_sun8i_emac_read(uint64_t offset, uint64_t val) "MMIO read: offset=0x%" PRIx64 " value=0x%" PRIx64 | ||
1162 | +allwinner_sun8i_emac_write(uint64_t offset, uint64_t val) "MMIO write: offset=0x%" PRIx64 " value=0x%" PRIx64 | ||
1163 | + | ||
1164 | # etraxfs_eth.c | ||
1165 | mdio_phy_read(int regnum, uint16_t value) "read phy_reg:%d value:0x%04x" | ||
1166 | mdio_phy_write(int regnum, uint16_t value) "write phy_reg:%d value:0x%04x" | ||
153 | -- | 1167 | -- |
154 | 2.16.2 | 1168 | 2.20.1 |
155 | 1169 | ||
156 | 1170 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 3 | A real Allwinner H3 SoC contains a Boot ROM which is the |
4 | Message-id: 20180228193125.20577-13-richard.henderson@linaro.org | 4 | first code that runs right after the SoC is powered on. |
5 | The Boot ROM is responsible for loading user code (e.g. a bootloader) | ||
6 | from any of the supported external devices and writing the downloaded | ||
7 | code to internal SRAM. After loading the SoC begins executing the code | ||
8 | written to SRAM. | ||
9 | |||
10 | This commits adds emulation of the Boot ROM firmware setup functionality | ||
11 | by loading user code from SD card in the A1 SRAM. While the A1 SRAM is | ||
12 | 64KiB, we limit the size to 32KiB because the real H3 Boot ROM also rejects | ||
13 | sizes larger than 32KiB. For reference, this behaviour is documented | ||
14 | by the Linux Sunxi project wiki at: | ||
15 | |||
16 | https://linux-sunxi.org/BROM#U-Boot_SPL_limitations | ||
17 | |||
18 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
19 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
20 | Message-id: 20200311221854.30370-11-nieklinnenbank@gmail.com | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | [PMM: renamed e1/e2/e3/e4 to use the same naming as the version | ||
7 | of the pseudocode in the Arm ARM] | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | 22 | --- |
10 | target/arm/helper.h | 11 ++++ | 23 | include/hw/arm/allwinner-h3.h | 21 +++++++++++++++++++++ |
11 | target/arm/translate-a64.c | 94 +++++++++++++++++++++++++--- | 24 | hw/arm/allwinner-h3.c | 17 +++++++++++++++++ |
12 | target/arm/vec_helper.c | 149 +++++++++++++++++++++++++++++++++++++++++++++ | 25 | hw/arm/orangepi.c | 5 +++++ |
13 | 3 files changed, 246 insertions(+), 8 deletions(-) | 26 | 3 files changed, 43 insertions(+) |
14 | 27 | ||
15 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 28 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h |
16 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.h | 30 | --- a/include/hw/arm/allwinner-h3.h |
18 | +++ b/target/arm/helper.h | 31 | +++ b/include/hw/arm/allwinner-h3.h |
19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_fcadds, TCG_CALL_NO_RWG, | 32 | @@ -XXX,XX +XXX,XX @@ |
20 | DEF_HELPER_FLAGS_5(gvec_fcaddd, TCG_CALL_NO_RWG, | 33 | #include "hw/sd/allwinner-sdhost.h" |
21 | void, ptr, ptr, ptr, ptr, i32) | 34 | #include "hw/net/allwinner-sun8i-emac.h" |
22 | 35 | #include "target/arm/cpu.h" | |
23 | +DEF_HELPER_FLAGS_5(gvec_fcmlah, TCG_CALL_NO_RWG, | 36 | +#include "sysemu/block-backend.h" |
24 | + void, ptr, ptr, ptr, ptr, i32) | 37 | |
25 | +DEF_HELPER_FLAGS_5(gvec_fcmlah_idx, TCG_CALL_NO_RWG, | 38 | /** |
26 | + void, ptr, ptr, ptr, ptr, i32) | 39 | * Allwinner H3 device list |
27 | +DEF_HELPER_FLAGS_5(gvec_fcmlas, TCG_CALL_NO_RWG, | 40 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { |
28 | + void, ptr, ptr, ptr, ptr, i32) | 41 | MemoryRegion sram_c; |
29 | +DEF_HELPER_FLAGS_5(gvec_fcmlas_idx, TCG_CALL_NO_RWG, | 42 | } AwH3State; |
30 | + void, ptr, ptr, ptr, ptr, i32) | 43 | |
31 | +DEF_HELPER_FLAGS_5(gvec_fcmlad, TCG_CALL_NO_RWG, | 44 | +/** |
32 | + void, ptr, ptr, ptr, ptr, i32) | 45 | + * Emulate Boot ROM firmware setup functionality. |
46 | + * | ||
47 | + * A real Allwinner H3 SoC contains a Boot ROM | ||
48 | + * which is the first code that runs right after | ||
49 | + * the SoC is powered on. The Boot ROM is responsible | ||
50 | + * for loading user code (e.g. a bootloader) from any | ||
51 | + * of the supported external devices and writing the | ||
52 | + * downloaded code to internal SRAM. After loading the SoC | ||
53 | + * begins executing the code written to SRAM. | ||
54 | + * | ||
55 | + * This function emulates the Boot ROM by copying 32 KiB | ||
56 | + * of data from the given block device and writes it to | ||
57 | + * the start of the first internal SRAM memory. | ||
58 | + * | ||
59 | + * @s: Allwinner H3 state object pointer | ||
60 | + * @blk: Block backend device object pointer | ||
61 | + */ | ||
62 | +void allwinner_h3_bootrom_setup(AwH3State *s, BlockBackend *blk); | ||
33 | + | 63 | + |
34 | #ifdef TARGET_AARCH64 | 64 | #endif /* HW_ARM_ALLWINNER_H3_H */ |
35 | #include "helper-a64.h" | 65 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c |
36 | #endif | ||
37 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | 66 | index XXXXXXX..XXXXXXX 100644 |
39 | --- a/target/arm/translate-a64.c | 67 | --- a/hw/arm/allwinner-h3.c |
40 | +++ b/target/arm/translate-a64.c | 68 | +++ b/hw/arm/allwinner-h3.c |
41 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | 69 | @@ -XXX,XX +XXX,XX @@ |
42 | } | 70 | #include "hw/char/serial.h" |
43 | feature = ARM_FEATURE_V8_RDM; | 71 | #include "hw/misc/unimp.h" |
44 | break; | 72 | #include "hw/usb/hcd-ehci.h" |
45 | + case 0x8: /* FCMLA, #0 */ | 73 | +#include "hw/loader.h" |
46 | + case 0x9: /* FCMLA, #90 */ | 74 | #include "sysemu/sysemu.h" |
47 | + case 0xa: /* FCMLA, #180 */ | 75 | #include "hw/arm/allwinner-h3.h" |
48 | + case 0xb: /* FCMLA, #270 */ | 76 | |
49 | case 0xc: /* FCADD, #90 */ | 77 | @@ -XXX,XX +XXX,XX @@ enum { |
50 | case 0xe: /* FCADD, #270 */ | 78 | AW_H3_GIC_NUM_SPI = 128 |
51 | if (size == 0 | 79 | }; |
52 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | 80 | |
53 | } | 81 | +void allwinner_h3_bootrom_setup(AwH3State *s, BlockBackend *blk) |
54 | return; | 82 | +{ |
55 | 83 | + const int64_t rom_size = 32 * KiB; | |
56 | + case 0x8: /* FCMLA, #0 */ | 84 | + g_autofree uint8_t *buffer = g_new0(uint8_t, rom_size); |
57 | + case 0x9: /* FCMLA, #90 */ | ||
58 | + case 0xa: /* FCMLA, #180 */ | ||
59 | + case 0xb: /* FCMLA, #270 */ | ||
60 | + rot = extract32(opcode, 0, 2); | ||
61 | + switch (size) { | ||
62 | + case 1: | ||
63 | + gen_gvec_op3_fpst(s, is_q, rd, rn, rm, true, rot, | ||
64 | + gen_helper_gvec_fcmlah); | ||
65 | + break; | ||
66 | + case 2: | ||
67 | + gen_gvec_op3_fpst(s, is_q, rd, rn, rm, false, rot, | ||
68 | + gen_helper_gvec_fcmlas); | ||
69 | + break; | ||
70 | + case 3: | ||
71 | + gen_gvec_op3_fpst(s, is_q, rd, rn, rm, false, rot, | ||
72 | + gen_helper_gvec_fcmlad); | ||
73 | + break; | ||
74 | + default: | ||
75 | + g_assert_not_reached(); | ||
76 | + } | ||
77 | + return; | ||
78 | + | 85 | + |
79 | case 0xc: /* FCADD, #90 */ | 86 | + if (blk_pread(blk, 8 * KiB, buffer, rom_size) < 0) { |
80 | case 0xe: /* FCADD, #270 */ | 87 | + error_setg(&error_fatal, "%s: failed to read BlockBackend data", |
81 | rot = extract32(opcode, 1, 1); | 88 | + __func__); |
82 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
83 | int rn = extract32(insn, 5, 5); | ||
84 | int rd = extract32(insn, 0, 5); | ||
85 | bool is_long = false; | ||
86 | - bool is_fp = false; | ||
87 | + int is_fp = 0; | ||
88 | bool is_fp16 = false; | ||
89 | int index; | ||
90 | TCGv_ptr fpst; | ||
91 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
92 | case 0x05: /* FMLS */ | ||
93 | case 0x09: /* FMUL */ | ||
94 | case 0x19: /* FMULX */ | ||
95 | - is_fp = true; | ||
96 | + is_fp = 1; | ||
97 | break; | ||
98 | case 0x1d: /* SQRDMLAH */ | ||
99 | case 0x1f: /* SQRDMLSH */ | ||
100 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
101 | return; | ||
102 | } | ||
103 | break; | ||
104 | + case 0x11: /* FCMLA #0 */ | ||
105 | + case 0x13: /* FCMLA #90 */ | ||
106 | + case 0x15: /* FCMLA #180 */ | ||
107 | + case 0x17: /* FCMLA #270 */ | ||
108 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_FCMA)) { | ||
109 | + unallocated_encoding(s); | ||
110 | + return; | ||
111 | + } | ||
112 | + is_fp = 2; | ||
113 | + break; | ||
114 | default: | ||
115 | unallocated_encoding(s); | ||
116 | return; | ||
117 | } | ||
118 | |||
119 | - if (is_fp) { | ||
120 | + switch (is_fp) { | ||
121 | + case 1: /* normal fp */ | ||
122 | /* convert insn encoded size to TCGMemOp size */ | ||
123 | switch (size) { | ||
124 | case 0: /* half-precision */ | ||
125 | - if (!arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
126 | - unallocated_encoding(s); | ||
127 | - return; | ||
128 | - } | ||
129 | size = MO_16; | ||
130 | + is_fp16 = true; | ||
131 | break; | ||
132 | case MO_32: /* single precision */ | ||
133 | case MO_64: /* double precision */ | ||
134 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
135 | unallocated_encoding(s); | ||
136 | return; | ||
137 | } | ||
138 | - } else { | ||
139 | + break; | ||
140 | + | ||
141 | + case 2: /* complex fp */ | ||
142 | + /* Each indexable element is a complex pair. */ | ||
143 | + size <<= 1; | ||
144 | + switch (size) { | ||
145 | + case MO_32: | ||
146 | + if (h && !is_q) { | ||
147 | + unallocated_encoding(s); | ||
148 | + return; | ||
149 | + } | ||
150 | + is_fp16 = true; | ||
151 | + break; | ||
152 | + case MO_64: | ||
153 | + break; | ||
154 | + default: | ||
155 | + unallocated_encoding(s); | ||
156 | + return; | ||
157 | + } | ||
158 | + break; | ||
159 | + | ||
160 | + default: /* integer */ | ||
161 | switch (size) { | ||
162 | case MO_8: | ||
163 | case MO_64: | ||
164 | unallocated_encoding(s); | ||
165 | return; | ||
166 | } | ||
167 | + break; | ||
168 | + } | ||
169 | + if (is_fp16 && !arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
170 | + unallocated_encoding(s); | ||
171 | + return; | ||
172 | } | ||
173 | |||
174 | /* Given TCGMemOp size, adjust register and indexing. */ | ||
175 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
176 | fpst = NULL; | ||
177 | } | ||
178 | |||
179 | + switch (16 * u + opcode) { | ||
180 | + case 0x11: /* FCMLA #0 */ | ||
181 | + case 0x13: /* FCMLA #90 */ | ||
182 | + case 0x15: /* FCMLA #180 */ | ||
183 | + case 0x17: /* FCMLA #270 */ | ||
184 | + tcg_gen_gvec_3_ptr(vec_full_reg_offset(s, rd), | ||
185 | + vec_full_reg_offset(s, rn), | ||
186 | + vec_reg_offset(s, rm, index, size), fpst, | ||
187 | + is_q ? 16 : 8, vec_full_reg_size(s), | ||
188 | + extract32(insn, 13, 2), /* rot */ | ||
189 | + size == MO_64 | ||
190 | + ? gen_helper_gvec_fcmlas_idx | ||
191 | + : gen_helper_gvec_fcmlah_idx); | ||
192 | + tcg_temp_free_ptr(fpst); | ||
193 | + return; | 89 | + return; |
194 | + } | 90 | + } |
195 | + | 91 | + |
196 | if (size == 3) { | 92 | + rom_add_blob("allwinner-h3.bootrom", buffer, rom_size, |
197 | TCGv_i64 tcg_idx = tcg_temp_new_i64(); | 93 | + rom_size, s->memmap[AW_H3_SRAM_A1], |
198 | int pass; | 94 | + NULL, NULL, NULL, NULL, false); |
199 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
200 | index XXXXXXX..XXXXXXX 100644 | ||
201 | --- a/target/arm/vec_helper.c | ||
202 | +++ b/target/arm/vec_helper.c | ||
203 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_fcaddd)(void *vd, void *vn, void *vm, | ||
204 | } | ||
205 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
206 | } | ||
207 | + | ||
208 | +void HELPER(gvec_fcmlah)(void *vd, void *vn, void *vm, | ||
209 | + void *vfpst, uint32_t desc) | ||
210 | +{ | ||
211 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
212 | + float16 *d = vd; | ||
213 | + float16 *n = vn; | ||
214 | + float16 *m = vm; | ||
215 | + float_status *fpst = vfpst; | ||
216 | + intptr_t flip = extract32(desc, SIMD_DATA_SHIFT, 1); | ||
217 | + uint32_t neg_imag = extract32(desc, SIMD_DATA_SHIFT + 1, 1); | ||
218 | + uint32_t neg_real = flip ^ neg_imag; | ||
219 | + uintptr_t i; | ||
220 | + | ||
221 | + /* Shift boolean to the sign bit so we can xor to negate. */ | ||
222 | + neg_real <<= 15; | ||
223 | + neg_imag <<= 15; | ||
224 | + | ||
225 | + for (i = 0; i < opr_sz / 2; i += 2) { | ||
226 | + float16 e2 = n[H2(i + flip)]; | ||
227 | + float16 e1 = m[H2(i + flip)] ^ neg_real; | ||
228 | + float16 e4 = e2; | ||
229 | + float16 e3 = m[H2(i + 1 - flip)] ^ neg_imag; | ||
230 | + | ||
231 | + d[H2(i)] = float16_muladd(e2, e1, d[H2(i)], 0, fpst); | ||
232 | + d[H2(i + 1)] = float16_muladd(e4, e3, d[H2(i + 1)], 0, fpst); | ||
233 | + } | ||
234 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
235 | +} | 95 | +} |
236 | + | 96 | + |
237 | +void HELPER(gvec_fcmlah_idx)(void *vd, void *vn, void *vm, | 97 | static void allwinner_h3_init(Object *obj) |
238 | + void *vfpst, uint32_t desc) | 98 | { |
239 | +{ | 99 | AwH3State *s = AW_H3(obj); |
240 | + uintptr_t opr_sz = simd_oprsz(desc); | 100 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c |
241 | + float16 *d = vd; | 101 | index XXXXXXX..XXXXXXX 100644 |
242 | + float16 *n = vn; | 102 | --- a/hw/arm/orangepi.c |
243 | + float16 *m = vm; | 103 | +++ b/hw/arm/orangepi.c |
244 | + float_status *fpst = vfpst; | 104 | @@ -XXX,XX +XXX,XX @@ static void orangepi_init(MachineState *machine) |
245 | + intptr_t flip = extract32(desc, SIMD_DATA_SHIFT, 1); | 105 | memory_region_add_subregion(get_system_memory(), h3->memmap[AW_H3_SDRAM], |
246 | + uint32_t neg_imag = extract32(desc, SIMD_DATA_SHIFT + 1, 1); | 106 | machine->ram); |
247 | + uint32_t neg_real = flip ^ neg_imag; | 107 | |
248 | + uintptr_t i; | 108 | + /* Load target kernel or start using BootROM */ |
249 | + float16 e1 = m[H2(flip)]; | 109 | + if (!machine->kernel_filename && blk_is_available(blk)) { |
250 | + float16 e3 = m[H2(1 - flip)]; | 110 | + /* Use Boot ROM to copy data from SD card to SRAM */ |
251 | + | 111 | + allwinner_h3_bootrom_setup(h3, blk); |
252 | + /* Shift boolean to the sign bit so we can xor to negate. */ | ||
253 | + neg_real <<= 15; | ||
254 | + neg_imag <<= 15; | ||
255 | + e1 ^= neg_real; | ||
256 | + e3 ^= neg_imag; | ||
257 | + | ||
258 | + for (i = 0; i < opr_sz / 2; i += 2) { | ||
259 | + float16 e2 = n[H2(i + flip)]; | ||
260 | + float16 e4 = e2; | ||
261 | + | ||
262 | + d[H2(i)] = float16_muladd(e2, e1, d[H2(i)], 0, fpst); | ||
263 | + d[H2(i + 1)] = float16_muladd(e4, e3, d[H2(i + 1)], 0, fpst); | ||
264 | + } | 112 | + } |
265 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | 113 | orangepi_binfo.loader_start = h3->memmap[AW_H3_SDRAM]; |
266 | +} | 114 | orangepi_binfo.ram_size = machine->ram_size; |
267 | + | 115 | arm_load_kernel(ARM_CPU(first_cpu), machine, &orangepi_binfo); |
268 | +void HELPER(gvec_fcmlas)(void *vd, void *vn, void *vm, | ||
269 | + void *vfpst, uint32_t desc) | ||
270 | +{ | ||
271 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
272 | + float32 *d = vd; | ||
273 | + float32 *n = vn; | ||
274 | + float32 *m = vm; | ||
275 | + float_status *fpst = vfpst; | ||
276 | + intptr_t flip = extract32(desc, SIMD_DATA_SHIFT, 1); | ||
277 | + uint32_t neg_imag = extract32(desc, SIMD_DATA_SHIFT + 1, 1); | ||
278 | + uint32_t neg_real = flip ^ neg_imag; | ||
279 | + uintptr_t i; | ||
280 | + | ||
281 | + /* Shift boolean to the sign bit so we can xor to negate. */ | ||
282 | + neg_real <<= 31; | ||
283 | + neg_imag <<= 31; | ||
284 | + | ||
285 | + for (i = 0; i < opr_sz / 4; i += 2) { | ||
286 | + float32 e2 = n[H4(i + flip)]; | ||
287 | + float32 e1 = m[H4(i + flip)] ^ neg_real; | ||
288 | + float32 e4 = e2; | ||
289 | + float32 e3 = m[H4(i + 1 - flip)] ^ neg_imag; | ||
290 | + | ||
291 | + d[H4(i)] = float32_muladd(e2, e1, d[H4(i)], 0, fpst); | ||
292 | + d[H4(i + 1)] = float32_muladd(e4, e3, d[H4(i + 1)], 0, fpst); | ||
293 | + } | ||
294 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
295 | +} | ||
296 | + | ||
297 | +void HELPER(gvec_fcmlas_idx)(void *vd, void *vn, void *vm, | ||
298 | + void *vfpst, uint32_t desc) | ||
299 | +{ | ||
300 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
301 | + float32 *d = vd; | ||
302 | + float32 *n = vn; | ||
303 | + float32 *m = vm; | ||
304 | + float_status *fpst = vfpst; | ||
305 | + intptr_t flip = extract32(desc, SIMD_DATA_SHIFT, 1); | ||
306 | + uint32_t neg_imag = extract32(desc, SIMD_DATA_SHIFT + 1, 1); | ||
307 | + uint32_t neg_real = flip ^ neg_imag; | ||
308 | + uintptr_t i; | ||
309 | + float32 e1 = m[H4(flip)]; | ||
310 | + float32 e3 = m[H4(1 - flip)]; | ||
311 | + | ||
312 | + /* Shift boolean to the sign bit so we can xor to negate. */ | ||
313 | + neg_real <<= 31; | ||
314 | + neg_imag <<= 31; | ||
315 | + e1 ^= neg_real; | ||
316 | + e3 ^= neg_imag; | ||
317 | + | ||
318 | + for (i = 0; i < opr_sz / 4; i += 2) { | ||
319 | + float32 e2 = n[H4(i + flip)]; | ||
320 | + float32 e4 = e2; | ||
321 | + | ||
322 | + d[H4(i)] = float32_muladd(e2, e1, d[H4(i)], 0, fpst); | ||
323 | + d[H4(i + 1)] = float32_muladd(e4, e3, d[H4(i + 1)], 0, fpst); | ||
324 | + } | ||
325 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
326 | +} | ||
327 | + | ||
328 | +void HELPER(gvec_fcmlad)(void *vd, void *vn, void *vm, | ||
329 | + void *vfpst, uint32_t desc) | ||
330 | +{ | ||
331 | + uintptr_t opr_sz = simd_oprsz(desc); | ||
332 | + float64 *d = vd; | ||
333 | + float64 *n = vn; | ||
334 | + float64 *m = vm; | ||
335 | + float_status *fpst = vfpst; | ||
336 | + intptr_t flip = extract32(desc, SIMD_DATA_SHIFT, 1); | ||
337 | + uint64_t neg_imag = extract32(desc, SIMD_DATA_SHIFT + 1, 1); | ||
338 | + uint64_t neg_real = flip ^ neg_imag; | ||
339 | + uintptr_t i; | ||
340 | + | ||
341 | + /* Shift boolean to the sign bit so we can xor to negate. */ | ||
342 | + neg_real <<= 63; | ||
343 | + neg_imag <<= 63; | ||
344 | + | ||
345 | + for (i = 0; i < opr_sz / 8; i += 2) { | ||
346 | + float64 e2 = n[i + flip]; | ||
347 | + float64 e1 = m[i + flip] ^ neg_real; | ||
348 | + float64 e4 = e2; | ||
349 | + float64 e3 = m[i + 1 - flip] ^ neg_imag; | ||
350 | + | ||
351 | + d[i] = float64_muladd(e2, e1, d[i], 0, fpst); | ||
352 | + d[i + 1] = float64_muladd(e4, e3, d[i + 1], 0, fpst); | ||
353 | + } | ||
354 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
355 | +} | ||
356 | -- | 116 | -- |
357 | 2.16.2 | 117 | 2.20.1 |
358 | 118 | ||
359 | 119 | diff view generated by jsdifflib |
1 | The Arm IoT Kit includes a "security controller" which is largely a | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | collection of registers for controlling the PPCs and other bits of | ||
3 | glue in the system. This commit provides the initial skeleton of the | ||
4 | device, implementing just the ID registers, and a couple of read-only | ||
5 | read-as-zero registers. | ||
6 | 2 | ||
3 | In the Allwinner H3 SoC the SDRAM controller is responsible | ||
4 | for interfacing with the external Synchronous Dynamic Random | ||
5 | Access Memory (SDRAM). Types of memory that the SDRAM controller | ||
6 | supports are DDR2/DDR3 and capacities of up to 2GiB. This commit | ||
7 | adds emulation support of the Allwinner H3 SDRAM controller. | ||
8 | |||
9 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
11 | Message-id: 20200311221854.30370-12-nieklinnenbank@gmail.com | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20180220180325.29818-16-peter.maydell@linaro.org | ||
10 | --- | 13 | --- |
11 | hw/misc/Makefile.objs | 1 + | 14 | hw/misc/Makefile.objs | 1 + |
12 | include/hw/misc/iotkit-secctl.h | 39 ++++ | 15 | include/hw/arm/allwinner-h3.h | 5 + |
13 | hw/misc/iotkit-secctl.c | 448 ++++++++++++++++++++++++++++++++++++++++ | 16 | include/hw/misc/allwinner-h3-dramc.h | 106 ++++++++ |
14 | default-configs/arm-softmmu.mak | 1 + | 17 | hw/arm/allwinner-h3.c | 19 +- |
15 | hw/misc/trace-events | 7 + | 18 | hw/arm/orangepi.c | 6 + |
16 | 5 files changed, 496 insertions(+) | 19 | hw/misc/allwinner-h3-dramc.c | 358 +++++++++++++++++++++++++++ |
17 | create mode 100644 include/hw/misc/iotkit-secctl.h | 20 | hw/misc/trace-events | 10 + |
18 | create mode 100644 hw/misc/iotkit-secctl.c | 21 | 7 files changed, 502 insertions(+), 3 deletions(-) |
22 | create mode 100644 include/hw/misc/allwinner-h3-dramc.h | ||
23 | create mode 100644 hw/misc/allwinner-h3-dramc.c | ||
19 | 24 | ||
20 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 25 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs |
21 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/misc/Makefile.objs | 27 | --- a/hw/misc/Makefile.objs |
23 | +++ b/hw/misc/Makefile.objs | 28 | +++ b/hw/misc/Makefile.objs |
24 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_MPS2_FPGAIO) += mps2-fpgaio.o | 29 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_IVSHMEM_DEVICE) += ivshmem.o |
25 | obj-$(CONFIG_MPS2_SCC) += mps2-scc.o | 30 | |
26 | 31 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-ccu.o | |
27 | obj-$(CONFIG_TZ_PPC) += tz-ppc.o | 32 | obj-$(CONFIG_ALLWINNER_H3) += allwinner-cpucfg.o |
28 | +obj-$(CONFIG_IOTKIT_SECCTL) += iotkit-secctl.o | 33 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-dramc.o |
29 | 34 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-sysctrl.o | |
30 | obj-$(CONFIG_PVPANIC) += pvpanic.o | 35 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-sid.o |
31 | obj-$(CONFIG_HYPERV_TESTDEV) += hyperv_testdev.o | 36 | common-obj-$(CONFIG_REALVIEW) += arm_sysctl.o |
32 | diff --git a/include/hw/misc/iotkit-secctl.h b/include/hw/misc/iotkit-secctl.h | 37 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h |
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/include/hw/arm/allwinner-h3.h | ||
40 | +++ b/include/hw/arm/allwinner-h3.h | ||
41 | @@ -XXX,XX +XXX,XX @@ | ||
42 | #include "hw/intc/arm_gic.h" | ||
43 | #include "hw/misc/allwinner-h3-ccu.h" | ||
44 | #include "hw/misc/allwinner-cpucfg.h" | ||
45 | +#include "hw/misc/allwinner-h3-dramc.h" | ||
46 | #include "hw/misc/allwinner-h3-sysctrl.h" | ||
47 | #include "hw/misc/allwinner-sid.h" | ||
48 | #include "hw/sd/allwinner-sdhost.h" | ||
49 | @@ -XXX,XX +XXX,XX @@ enum { | ||
50 | AW_H3_UART2, | ||
51 | AW_H3_UART3, | ||
52 | AW_H3_EMAC, | ||
53 | + AW_H3_DRAMCOM, | ||
54 | + AW_H3_DRAMCTL, | ||
55 | + AW_H3_DRAMPHY, | ||
56 | AW_H3_GIC_DIST, | ||
57 | AW_H3_GIC_CPU, | ||
58 | AW_H3_GIC_HYP, | ||
59 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
60 | AwA10PITState timer; | ||
61 | AwH3ClockCtlState ccu; | ||
62 | AwCpuCfgState cpucfg; | ||
63 | + AwH3DramCtlState dramc; | ||
64 | AwH3SysCtrlState sysctrl; | ||
65 | AwSidState sid; | ||
66 | AwSdHostState mmc0; | ||
67 | diff --git a/include/hw/misc/allwinner-h3-dramc.h b/include/hw/misc/allwinner-h3-dramc.h | ||
33 | new file mode 100644 | 68 | new file mode 100644 |
34 | index XXXXXXX..XXXXXXX | 69 | index XXXXXXX..XXXXXXX |
35 | --- /dev/null | 70 | --- /dev/null |
36 | +++ b/include/hw/misc/iotkit-secctl.h | 71 | +++ b/include/hw/misc/allwinner-h3-dramc.h |
37 | @@ -XXX,XX +XXX,XX @@ | 72 | @@ -XXX,XX +XXX,XX @@ |
38 | +/* | 73 | +/* |
39 | + * ARM IoT Kit security controller | 74 | + * Allwinner H3 SDRAM Controller emulation |
40 | + * | 75 | + * |
41 | + * Copyright (c) 2018 Linaro Limited | 76 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> |
42 | + * Written by Peter Maydell | 77 | + * |
43 | + * | 78 | + * This program is free software: you can redistribute it and/or modify |
44 | + * This program is free software; you can redistribute it and/or modify | 79 | + * it under the terms of the GNU General Public License as published by |
45 | + * it under the terms of the GNU General Public License version 2 or | 80 | + * the Free Software Foundation, either version 2 of the License, or |
46 | + * (at your option) any later version. | 81 | + * (at your option) any later version. |
82 | + * | ||
83 | + * This program is distributed in the hope that it will be useful, | ||
84 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
85 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
86 | + * GNU General Public License for more details. | ||
87 | + * | ||
88 | + * You should have received a copy of the GNU General Public License | ||
89 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
47 | + */ | 90 | + */ |
48 | + | 91 | + |
49 | +/* This is a model of the security controller which is part of the | 92 | +#ifndef HW_MISC_ALLWINNER_H3_DRAMC_H |
50 | + * Arm IoT Kit and documented in | 93 | +#define HW_MISC_ALLWINNER_H3_DRAMC_H |
51 | + * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | 94 | + |
52 | + * | 95 | +#include "qom/object.h" |
53 | + * QEMU interface: | 96 | +#include "hw/sysbus.h" |
54 | + * + sysbus MMIO region 0 is the "secure privilege control block" registers | 97 | +#include "exec/hwaddr.h" |
55 | + * + sysbus MMIO region 1 is the "non-secure privilege control block" registers | 98 | + |
99 | +/** | ||
100 | + * Constants | ||
101 | + * @{ | ||
56 | + */ | 102 | + */ |
57 | + | 103 | + |
58 | +#ifndef IOTKIT_SECCTL_H | 104 | +/** Highest register address used by DRAMCOM module */ |
59 | +#define IOTKIT_SECCTL_H | 105 | +#define AW_H3_DRAMCOM_REGS_MAXADDR (0x804) |
60 | + | 106 | + |
61 | +#include "hw/sysbus.h" | 107 | +/** Total number of known DRAMCOM registers */ |
62 | + | 108 | +#define AW_H3_DRAMCOM_REGS_NUM (AW_H3_DRAMCOM_REGS_MAXADDR / \ |
63 | +#define TYPE_IOTKIT_SECCTL "iotkit-secctl" | 109 | + sizeof(uint32_t)) |
64 | +#define IOTKIT_SECCTL(obj) OBJECT_CHECK(IoTKitSecCtl, (obj), TYPE_IOTKIT_SECCTL) | 110 | + |
65 | + | 111 | +/** Highest register address used by DRAMCTL module */ |
66 | +typedef struct IoTKitSecCtl { | 112 | +#define AW_H3_DRAMCTL_REGS_MAXADDR (0x88c) |
113 | + | ||
114 | +/** Total number of known DRAMCTL registers */ | ||
115 | +#define AW_H3_DRAMCTL_REGS_NUM (AW_H3_DRAMCTL_REGS_MAXADDR / \ | ||
116 | + sizeof(uint32_t)) | ||
117 | + | ||
118 | +/** Highest register address used by DRAMPHY module */ | ||
119 | +#define AW_H3_DRAMPHY_REGS_MAXADDR (0x4) | ||
120 | + | ||
121 | +/** Total number of known DRAMPHY registers */ | ||
122 | +#define AW_H3_DRAMPHY_REGS_NUM (AW_H3_DRAMPHY_REGS_MAXADDR / \ | ||
123 | + sizeof(uint32_t)) | ||
124 | + | ||
125 | +/** @} */ | ||
126 | + | ||
127 | +/** | ||
128 | + * Object model | ||
129 | + * @{ | ||
130 | + */ | ||
131 | + | ||
132 | +#define TYPE_AW_H3_DRAMC "allwinner-h3-dramc" | ||
133 | +#define AW_H3_DRAMC(obj) \ | ||
134 | + OBJECT_CHECK(AwH3DramCtlState, (obj), TYPE_AW_H3_DRAMC) | ||
135 | + | ||
136 | +/** @} */ | ||
137 | + | ||
138 | +/** | ||
139 | + * Allwinner H3 SDRAM Controller object instance state. | ||
140 | + */ | ||
141 | +typedef struct AwH3DramCtlState { | ||
67 | + /*< private >*/ | 142 | + /*< private >*/ |
68 | + SysBusDevice parent_obj; | 143 | + SysBusDevice parent_obj; |
69 | + | ||
70 | + /*< public >*/ | 144 | + /*< public >*/ |
71 | + | 145 | + |
72 | + MemoryRegion s_regs; | 146 | + /** Physical base address for start of RAM */ |
73 | + MemoryRegion ns_regs; | 147 | + hwaddr ram_addr; |
74 | +} IoTKitSecCtl; | 148 | + |
75 | + | 149 | + /** Total RAM size in megabytes */ |
76 | +#endif | 150 | + uint32_t ram_size; |
77 | diff --git a/hw/misc/iotkit-secctl.c b/hw/misc/iotkit-secctl.c | 151 | + |
152 | + /** | ||
153 | + * @name Memory Regions | ||
154 | + * @{ | ||
155 | + */ | ||
156 | + | ||
157 | + MemoryRegion row_mirror; /**< Simulates rows for RAM size detection */ | ||
158 | + MemoryRegion row_mirror_alias; /**< Alias of the row which is mirrored */ | ||
159 | + MemoryRegion dramcom_iomem; /**< DRAMCOM module I/O registers */ | ||
160 | + MemoryRegion dramctl_iomem; /**< DRAMCTL module I/O registers */ | ||
161 | + MemoryRegion dramphy_iomem; /**< DRAMPHY module I/O registers */ | ||
162 | + | ||
163 | + /** @} */ | ||
164 | + | ||
165 | + /** | ||
166 | + * @name Hardware Registers | ||
167 | + * @{ | ||
168 | + */ | ||
169 | + | ||
170 | + uint32_t dramcom[AW_H3_DRAMCOM_REGS_NUM]; /**< Array of DRAMCOM registers */ | ||
171 | + uint32_t dramctl[AW_H3_DRAMCTL_REGS_NUM]; /**< Array of DRAMCTL registers */ | ||
172 | + uint32_t dramphy[AW_H3_DRAMPHY_REGS_NUM] ;/**< Array of DRAMPHY registers */ | ||
173 | + | ||
174 | + /** @} */ | ||
175 | + | ||
176 | +} AwH3DramCtlState; | ||
177 | + | ||
178 | +#endif /* HW_MISC_ALLWINNER_H3_DRAMC_H */ | ||
179 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
180 | index XXXXXXX..XXXXXXX 100644 | ||
181 | --- a/hw/arm/allwinner-h3.c | ||
182 | +++ b/hw/arm/allwinner-h3.c | ||
183 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
184 | [AW_H3_UART2] = 0x01c28800, | ||
185 | [AW_H3_UART3] = 0x01c28c00, | ||
186 | [AW_H3_EMAC] = 0x01c30000, | ||
187 | + [AW_H3_DRAMCOM] = 0x01c62000, | ||
188 | + [AW_H3_DRAMCTL] = 0x01c63000, | ||
189 | + [AW_H3_DRAMPHY] = 0x01c65000, | ||
190 | [AW_H3_GIC_DIST] = 0x01c81000, | ||
191 | [AW_H3_GIC_CPU] = 0x01c82000, | ||
192 | [AW_H3_GIC_HYP] = 0x01c84000, | ||
193 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
194 | { "scr", 0x01c2c400, 1 * KiB }, | ||
195 | { "gpu", 0x01c40000, 64 * KiB }, | ||
196 | { "hstmr", 0x01c60000, 4 * KiB }, | ||
197 | - { "dramcom", 0x01c62000, 4 * KiB }, | ||
198 | - { "dramctl0", 0x01c63000, 4 * KiB }, | ||
199 | - { "dramphy0", 0x01c65000, 4 * KiB }, | ||
200 | { "spi0", 0x01c68000, 4 * KiB }, | ||
201 | { "spi1", 0x01c69000, 4 * KiB }, | ||
202 | { "csi", 0x01cb0000, 320 * KiB }, | ||
203 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
204 | |||
205 | sysbus_init_child_obj(obj, "emac", &s->emac, sizeof(s->emac), | ||
206 | TYPE_AW_SUN8I_EMAC); | ||
207 | + | ||
208 | + sysbus_init_child_obj(obj, "dramc", &s->dramc, sizeof(s->dramc), | ||
209 | + TYPE_AW_H3_DRAMC); | ||
210 | + object_property_add_alias(obj, "ram-addr", OBJECT(&s->dramc), | ||
211 | + "ram-addr", &error_abort); | ||
212 | + object_property_add_alias(obj, "ram-size", OBJECT(&s->dramc), | ||
213 | + "ram-size", &error_abort); | ||
214 | } | ||
215 | |||
216 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
217 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
218 | qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART3), | ||
219 | 115200, serial_hd(3), DEVICE_NATIVE_ENDIAN); | ||
220 | |||
221 | + /* DRAMC */ | ||
222 | + qdev_init_nofail(DEVICE(&s->dramc)); | ||
223 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 0, s->memmap[AW_H3_DRAMCOM]); | ||
224 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 1, s->memmap[AW_H3_DRAMCTL]); | ||
225 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 2, s->memmap[AW_H3_DRAMPHY]); | ||
226 | + | ||
227 | /* Unimplemented devices */ | ||
228 | for (i = 0; i < ARRAY_SIZE(unimplemented); i++) { | ||
229 | create_unimplemented_device(unimplemented[i].device_name, | ||
230 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c | ||
231 | index XXXXXXX..XXXXXXX 100644 | ||
232 | --- a/hw/arm/orangepi.c | ||
233 | +++ b/hw/arm/orangepi.c | ||
234 | @@ -XXX,XX +XXX,XX @@ static void orangepi_init(MachineState *machine) | ||
235 | /* Setup EMAC properties */ | ||
236 | object_property_set_int(OBJECT(&h3->emac), 1, "phy-addr", &error_abort); | ||
237 | |||
238 | + /* DRAMC */ | ||
239 | + object_property_set_uint(OBJECT(h3), h3->memmap[AW_H3_SDRAM], | ||
240 | + "ram-addr", &error_abort); | ||
241 | + object_property_set_int(OBJECT(h3), machine->ram_size / MiB, "ram-size", | ||
242 | + &error_abort); | ||
243 | + | ||
244 | /* Mark H3 object realized */ | ||
245 | object_property_set_bool(OBJECT(h3), true, "realized", &error_abort); | ||
246 | |||
247 | diff --git a/hw/misc/allwinner-h3-dramc.c b/hw/misc/allwinner-h3-dramc.c | ||
78 | new file mode 100644 | 248 | new file mode 100644 |
79 | index XXXXXXX..XXXXXXX | 249 | index XXXXXXX..XXXXXXX |
80 | --- /dev/null | 250 | --- /dev/null |
81 | +++ b/hw/misc/iotkit-secctl.c | 251 | +++ b/hw/misc/allwinner-h3-dramc.c |
82 | @@ -XXX,XX +XXX,XX @@ | 252 | @@ -XXX,XX +XXX,XX @@ |
83 | +/* | 253 | +/* |
84 | + * Arm IoT Kit security controller | 254 | + * Allwinner H3 SDRAM Controller emulation |
85 | + * | 255 | + * |
86 | + * Copyright (c) 2018 Linaro Limited | 256 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> |
87 | + * Written by Peter Maydell | 257 | + * |
88 | + * | 258 | + * This program is free software: you can redistribute it and/or modify |
89 | + * This program is free software; you can redistribute it and/or modify | 259 | + * it under the terms of the GNU General Public License as published by |
90 | + * it under the terms of the GNU General Public License version 2 or | 260 | + * the Free Software Foundation, either version 2 of the License, or |
91 | + * (at your option) any later version. | 261 | + * (at your option) any later version. |
262 | + * | ||
263 | + * This program is distributed in the hope that it will be useful, | ||
264 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
265 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
266 | + * GNU General Public License for more details. | ||
267 | + * | ||
268 | + * You should have received a copy of the GNU General Public License | ||
269 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
92 | + */ | 270 | + */ |
93 | + | 271 | + |
94 | +#include "qemu/osdep.h" | 272 | +#include "qemu/osdep.h" |
273 | +#include "qemu/units.h" | ||
274 | +#include "qemu/error-report.h" | ||
275 | +#include "hw/sysbus.h" | ||
276 | +#include "migration/vmstate.h" | ||
95 | +#include "qemu/log.h" | 277 | +#include "qemu/log.h" |
278 | +#include "qemu/module.h" | ||
279 | +#include "exec/address-spaces.h" | ||
280 | +#include "hw/qdev-properties.h" | ||
96 | +#include "qapi/error.h" | 281 | +#include "qapi/error.h" |
282 | +#include "hw/misc/allwinner-h3-dramc.h" | ||
97 | +#include "trace.h" | 283 | +#include "trace.h" |
98 | +#include "hw/sysbus.h" | 284 | + |
99 | +#include "hw/registerfields.h" | 285 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) |
100 | +#include "hw/misc/iotkit-secctl.h" | 286 | + |
101 | + | 287 | +/* DRAMCOM register offsets */ |
102 | +/* Registers in the secure privilege control block */ | 288 | +enum { |
103 | +REG32(SECRESPCFG, 0x10) | 289 | + REG_DRAMCOM_CR = 0x0000, /* Control Register */ |
104 | +REG32(NSCCFG, 0x14) | 290 | +}; |
105 | +REG32(SECMPCINTSTATUS, 0x1c) | 291 | + |
106 | +REG32(SECPPCINTSTAT, 0x20) | 292 | +/* DRAMCTL register offsets */ |
107 | +REG32(SECPPCINTCLR, 0x24) | 293 | +enum { |
108 | +REG32(SECPPCINTEN, 0x28) | 294 | + REG_DRAMCTL_PIR = 0x0000, /* PHY Initialization Register */ |
109 | +REG32(SECMSCINTSTAT, 0x30) | 295 | + REG_DRAMCTL_PGSR = 0x0010, /* PHY General Status Register */ |
110 | +REG32(SECMSCINTCLR, 0x34) | 296 | + REG_DRAMCTL_STATR = 0x0018, /* Status Register */ |
111 | +REG32(SECMSCINTEN, 0x38) | 297 | +}; |
112 | +REG32(BRGINTSTAT, 0x40) | 298 | + |
113 | +REG32(BRGINTCLR, 0x44) | 299 | +/* DRAMCTL register flags */ |
114 | +REG32(BRGINTEN, 0x48) | 300 | +enum { |
115 | +REG32(AHBNSPPC0, 0x50) | 301 | + REG_DRAMCTL_PGSR_INITDONE = (1 << 0), |
116 | +REG32(AHBNSPPCEXP0, 0x60) | 302 | +}; |
117 | +REG32(AHBNSPPCEXP1, 0x64) | 303 | + |
118 | +REG32(AHBNSPPCEXP2, 0x68) | 304 | +enum { |
119 | +REG32(AHBNSPPCEXP3, 0x6c) | 305 | + REG_DRAMCTL_STATR_ACTIVE = (1 << 0), |
120 | +REG32(APBNSPPC0, 0x70) | 306 | +}; |
121 | +REG32(APBNSPPC1, 0x74) | 307 | + |
122 | +REG32(APBNSPPCEXP0, 0x80) | 308 | +static void allwinner_h3_dramc_map_rows(AwH3DramCtlState *s, uint8_t row_bits, |
123 | +REG32(APBNSPPCEXP1, 0x84) | 309 | + uint8_t bank_bits, uint16_t page_size) |
124 | +REG32(APBNSPPCEXP2, 0x88) | 310 | +{ |
125 | +REG32(APBNSPPCEXP3, 0x8c) | 311 | + /* |
126 | +REG32(AHBSPPPC0, 0x90) | 312 | + * This function simulates row addressing behavior when bootloader |
127 | +REG32(AHBSPPPCEXP0, 0xa0) | 313 | + * software attempts to detect the amount of available SDRAM. In U-Boot |
128 | +REG32(AHBSPPPCEXP1, 0xa4) | 314 | + * the controller is configured with the widest row addressing available. |
129 | +REG32(AHBSPPPCEXP2, 0xa8) | 315 | + * Then a pattern is written to RAM at an offset on the row boundary size. |
130 | +REG32(AHBSPPPCEXP3, 0xac) | 316 | + * If the value read back equals the value read back from the |
131 | +REG32(APBSPPPC0, 0xb0) | 317 | + * start of RAM, the bootloader knows the amount of row bits. |
132 | +REG32(APBSPPPC1, 0xb4) | 318 | + * |
133 | +REG32(APBSPPPCEXP0, 0xc0) | 319 | + * This function inserts a mirrored memory region when the configured row |
134 | +REG32(APBSPPPCEXP1, 0xc4) | 320 | + * bits are not matching the actual emulated memory, to simulate the |
135 | +REG32(APBSPPPCEXP2, 0xc8) | 321 | + * same behavior on hardware as expected by the bootloader. |
136 | +REG32(APBSPPPCEXP3, 0xcc) | 322 | + */ |
137 | +REG32(NSMSCEXP, 0xd0) | 323 | + uint8_t row_bits_actual = 0; |
138 | +REG32(PID4, 0xfd0) | 324 | + |
139 | +REG32(PID5, 0xfd4) | 325 | + /* Calculate the actual row bits using the ram_size property */ |
140 | +REG32(PID6, 0xfd8) | 326 | + for (uint8_t i = 8; i < 12; i++) { |
141 | +REG32(PID7, 0xfdc) | 327 | + if (1 << i == s->ram_size) { |
142 | +REG32(PID0, 0xfe0) | 328 | + row_bits_actual = i + 3; |
143 | +REG32(PID1, 0xfe4) | 329 | + break; |
144 | +REG32(PID2, 0xfe8) | 330 | + } |
145 | +REG32(PID3, 0xfec) | 331 | + } |
146 | +REG32(CID0, 0xff0) | 332 | + |
147 | +REG32(CID1, 0xff4) | 333 | + if (s->ram_size == (1 << (row_bits - 3))) { |
148 | +REG32(CID2, 0xff8) | 334 | + /* When row bits is the expected value, remove the mirror */ |
149 | +REG32(CID3, 0xffc) | 335 | + memory_region_set_enabled(&s->row_mirror_alias, false); |
150 | + | 336 | + trace_allwinner_h3_dramc_rowmirror_disable(); |
151 | +/* Registers in the non-secure privilege control block */ | 337 | + |
152 | +REG32(AHBNSPPPC0, 0x90) | 338 | + } else if (row_bits_actual) { |
153 | +REG32(AHBNSPPPCEXP0, 0xa0) | 339 | + /* Row bits not matching ram_size, install the rows mirror */ |
154 | +REG32(AHBNSPPPCEXP1, 0xa4) | 340 | + hwaddr row_mirror = s->ram_addr + ((1 << (row_bits_actual + |
155 | +REG32(AHBNSPPPCEXP2, 0xa8) | 341 | + bank_bits)) * page_size); |
156 | +REG32(AHBNSPPPCEXP3, 0xac) | 342 | + |
157 | +REG32(APBNSPPPC0, 0xb0) | 343 | + memory_region_set_enabled(&s->row_mirror_alias, true); |
158 | +REG32(APBNSPPPC1, 0xb4) | 344 | + memory_region_set_address(&s->row_mirror_alias, row_mirror); |
159 | +REG32(APBNSPPPCEXP0, 0xc0) | 345 | + |
160 | +REG32(APBNSPPPCEXP1, 0xc4) | 346 | + trace_allwinner_h3_dramc_rowmirror_enable(row_mirror); |
161 | +REG32(APBNSPPPCEXP2, 0xc8) | 347 | + } |
162 | +REG32(APBNSPPPCEXP3, 0xcc) | 348 | +} |
163 | +/* PID and CID registers are also present in the NS block */ | 349 | + |
164 | + | 350 | +static uint64_t allwinner_h3_dramcom_read(void *opaque, hwaddr offset, |
165 | +static const uint8_t iotkit_secctl_s_idregs[] = { | 351 | + unsigned size) |
166 | + 0x04, 0x00, 0x00, 0x00, | 352 | +{ |
167 | + 0x52, 0xb8, 0x0b, 0x00, | 353 | + const AwH3DramCtlState *s = AW_H3_DRAMC(opaque); |
168 | + 0x0d, 0xf0, 0x05, 0xb1, | 354 | + const uint32_t idx = REG_INDEX(offset); |
169 | +}; | 355 | + |
170 | + | 356 | + if (idx >= AW_H3_DRAMCOM_REGS_NUM) { |
171 | +static const uint8_t iotkit_secctl_ns_idregs[] = { | 357 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", |
172 | + 0x04, 0x00, 0x00, 0x00, | 358 | + __func__, (uint32_t)offset); |
173 | + 0x53, 0xb8, 0x0b, 0x00, | 359 | + return 0; |
174 | + 0x0d, 0xf0, 0x05, 0xb1, | 360 | + } |
175 | +}; | 361 | + |
176 | + | 362 | + trace_allwinner_h3_dramcom_read(offset, s->dramcom[idx], size); |
177 | +static MemTxResult iotkit_secctl_s_read(void *opaque, hwaddr addr, | 363 | + |
178 | + uint64_t *pdata, | 364 | + return s->dramcom[idx]; |
179 | + unsigned size, MemTxAttrs attrs) | 365 | +} |
180 | +{ | 366 | + |
181 | + uint64_t r; | 367 | +static void allwinner_h3_dramcom_write(void *opaque, hwaddr offset, |
182 | + uint32_t offset = addr & ~0x3; | 368 | + uint64_t val, unsigned size) |
369 | +{ | ||
370 | + AwH3DramCtlState *s = AW_H3_DRAMC(opaque); | ||
371 | + const uint32_t idx = REG_INDEX(offset); | ||
372 | + | ||
373 | + trace_allwinner_h3_dramcom_write(offset, val, size); | ||
374 | + | ||
375 | + if (idx >= AW_H3_DRAMCOM_REGS_NUM) { | ||
376 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
377 | + __func__, (uint32_t)offset); | ||
378 | + return; | ||
379 | + } | ||
183 | + | 380 | + |
184 | + switch (offset) { | 381 | + switch (offset) { |
185 | + case A_AHBNSPPC0: | 382 | + case REG_DRAMCOM_CR: /* Control Register */ |
186 | + case A_AHBSPPPC0: | 383 | + allwinner_h3_dramc_map_rows(s, ((val >> 4) & 0xf) + 1, |
187 | + r = 0; | 384 | + ((val >> 2) & 0x1) + 2, |
188 | + break; | 385 | + 1 << (((val >> 8) & 0xf) + 3)); |
189 | + case A_SECRESPCFG: | ||
190 | + case A_NSCCFG: | ||
191 | + case A_SECMPCINTSTATUS: | ||
192 | + case A_SECPPCINTSTAT: | ||
193 | + case A_SECPPCINTEN: | ||
194 | + case A_SECMSCINTSTAT: | ||
195 | + case A_SECMSCINTEN: | ||
196 | + case A_BRGINTSTAT: | ||
197 | + case A_BRGINTEN: | ||
198 | + case A_AHBNSPPCEXP0: | ||
199 | + case A_AHBNSPPCEXP1: | ||
200 | + case A_AHBNSPPCEXP2: | ||
201 | + case A_AHBNSPPCEXP3: | ||
202 | + case A_APBNSPPC0: | ||
203 | + case A_APBNSPPC1: | ||
204 | + case A_APBNSPPCEXP0: | ||
205 | + case A_APBNSPPCEXP1: | ||
206 | + case A_APBNSPPCEXP2: | ||
207 | + case A_APBNSPPCEXP3: | ||
208 | + case A_AHBSPPPCEXP0: | ||
209 | + case A_AHBSPPPCEXP1: | ||
210 | + case A_AHBSPPPCEXP2: | ||
211 | + case A_AHBSPPPCEXP3: | ||
212 | + case A_APBSPPPC0: | ||
213 | + case A_APBSPPPC1: | ||
214 | + case A_APBSPPPCEXP0: | ||
215 | + case A_APBSPPPCEXP1: | ||
216 | + case A_APBSPPPCEXP2: | ||
217 | + case A_APBSPPPCEXP3: | ||
218 | + case A_NSMSCEXP: | ||
219 | + qemu_log_mask(LOG_UNIMP, | ||
220 | + "IoTKit SecCtl S block read: " | ||
221 | + "unimplemented offset 0x%x\n", offset); | ||
222 | + r = 0; | ||
223 | + break; | ||
224 | + case A_PID4: | ||
225 | + case A_PID5: | ||
226 | + case A_PID6: | ||
227 | + case A_PID7: | ||
228 | + case A_PID0: | ||
229 | + case A_PID1: | ||
230 | + case A_PID2: | ||
231 | + case A_PID3: | ||
232 | + case A_CID0: | ||
233 | + case A_CID1: | ||
234 | + case A_CID2: | ||
235 | + case A_CID3: | ||
236 | + r = iotkit_secctl_s_idregs[(offset - A_PID4) / 4]; | ||
237 | + break; | ||
238 | + case A_SECPPCINTCLR: | ||
239 | + case A_SECMSCINTCLR: | ||
240 | + case A_BRGINTCLR: | ||
241 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
242 | + "IotKit SecCtl S block read: write-only offset 0x%x\n", | ||
243 | + offset); | ||
244 | + r = 0; | ||
245 | + break; | 386 | + break; |
246 | + default: | 387 | + default: |
247 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
248 | + "IotKit SecCtl S block read: bad offset 0x%x\n", offset); | ||
249 | + r = 0; | ||
250 | + break; | 388 | + break; |
251 | + } | 389 | + }; |
252 | + | 390 | + |
253 | + if (size != 4) { | 391 | + s->dramcom[idx] = (uint32_t) val; |
254 | + /* None of our registers are access-sensitive, so just pull the right | 392 | +} |
255 | + * byte out of the word read result. | 393 | + |
256 | + */ | 394 | +static uint64_t allwinner_h3_dramctl_read(void *opaque, hwaddr offset, |
257 | + r = extract32(r, (addr & 3) * 8, size * 8); | 395 | + unsigned size) |
258 | + } | 396 | +{ |
259 | + | 397 | + const AwH3DramCtlState *s = AW_H3_DRAMC(opaque); |
260 | + trace_iotkit_secctl_s_read(offset, r, size); | 398 | + const uint32_t idx = REG_INDEX(offset); |
261 | + *pdata = r; | 399 | + |
262 | + return MEMTX_OK; | 400 | + if (idx >= AW_H3_DRAMCTL_REGS_NUM) { |
263 | +} | 401 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", |
264 | + | 402 | + __func__, (uint32_t)offset); |
265 | +static MemTxResult iotkit_secctl_s_write(void *opaque, hwaddr addr, | 403 | + return 0; |
266 | + uint64_t value, | 404 | + } |
267 | + unsigned size, MemTxAttrs attrs) | 405 | + |
268 | +{ | 406 | + trace_allwinner_h3_dramctl_read(offset, s->dramctl[idx], size); |
269 | + uint32_t offset = addr; | 407 | + |
270 | + | 408 | + return s->dramctl[idx]; |
271 | + trace_iotkit_secctl_s_write(offset, value, size); | 409 | +} |
272 | + | 410 | + |
273 | + if (size != 4) { | 411 | +static void allwinner_h3_dramctl_write(void *opaque, hwaddr offset, |
274 | + /* Byte and halfword writes are ignored */ | 412 | + uint64_t val, unsigned size) |
275 | + qemu_log_mask(LOG_GUEST_ERROR, | 413 | +{ |
276 | + "IotKit SecCtl S block write: bad size, ignored\n"); | 414 | + AwH3DramCtlState *s = AW_H3_DRAMC(opaque); |
277 | + return MEMTX_OK; | 415 | + const uint32_t idx = REG_INDEX(offset); |
416 | + | ||
417 | + trace_allwinner_h3_dramctl_write(offset, val, size); | ||
418 | + | ||
419 | + if (idx >= AW_H3_DRAMCTL_REGS_NUM) { | ||
420 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
421 | + __func__, (uint32_t)offset); | ||
422 | + return; | ||
278 | + } | 423 | + } |
279 | + | 424 | + |
280 | + switch (offset) { | 425 | + switch (offset) { |
281 | + case A_SECRESPCFG: | 426 | + case REG_DRAMCTL_PIR: /* PHY Initialization Register */ |
282 | + case A_NSCCFG: | 427 | + s->dramctl[REG_INDEX(REG_DRAMCTL_PGSR)] |= REG_DRAMCTL_PGSR_INITDONE; |
283 | + case A_SECPPCINTCLR: | 428 | + s->dramctl[REG_INDEX(REG_DRAMCTL_STATR)] |= REG_DRAMCTL_STATR_ACTIVE; |
284 | + case A_SECPPCINTEN: | ||
285 | + case A_SECMSCINTCLR: | ||
286 | + case A_SECMSCINTEN: | ||
287 | + case A_BRGINTCLR: | ||
288 | + case A_BRGINTEN: | ||
289 | + case A_AHBNSPPCEXP0: | ||
290 | + case A_AHBNSPPCEXP1: | ||
291 | + case A_AHBNSPPCEXP2: | ||
292 | + case A_AHBNSPPCEXP3: | ||
293 | + case A_APBNSPPC0: | ||
294 | + case A_APBNSPPC1: | ||
295 | + case A_APBNSPPCEXP0: | ||
296 | + case A_APBNSPPCEXP1: | ||
297 | + case A_APBNSPPCEXP2: | ||
298 | + case A_APBNSPPCEXP3: | ||
299 | + case A_AHBSPPPCEXP0: | ||
300 | + case A_AHBSPPPCEXP1: | ||
301 | + case A_AHBSPPPCEXP2: | ||
302 | + case A_AHBSPPPCEXP3: | ||
303 | + case A_APBSPPPC0: | ||
304 | + case A_APBSPPPC1: | ||
305 | + case A_APBSPPPCEXP0: | ||
306 | + case A_APBSPPPCEXP1: | ||
307 | + case A_APBSPPPCEXP2: | ||
308 | + case A_APBSPPPCEXP3: | ||
309 | + qemu_log_mask(LOG_UNIMP, | ||
310 | + "IoTKit SecCtl S block write: " | ||
311 | + "unimplemented offset 0x%x\n", offset); | ||
312 | + break; | ||
313 | + case A_SECMPCINTSTATUS: | ||
314 | + case A_SECPPCINTSTAT: | ||
315 | + case A_SECMSCINTSTAT: | ||
316 | + case A_BRGINTSTAT: | ||
317 | + case A_AHBNSPPC0: | ||
318 | + case A_AHBSPPPC0: | ||
319 | + case A_NSMSCEXP: | ||
320 | + case A_PID4: | ||
321 | + case A_PID5: | ||
322 | + case A_PID6: | ||
323 | + case A_PID7: | ||
324 | + case A_PID0: | ||
325 | + case A_PID1: | ||
326 | + case A_PID2: | ||
327 | + case A_PID3: | ||
328 | + case A_CID0: | ||
329 | + case A_CID1: | ||
330 | + case A_CID2: | ||
331 | + case A_CID3: | ||
332 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
333 | + "IoTKit SecCtl S block write: " | ||
334 | + "read-only offset 0x%x\n", offset); | ||
335 | + break; | 429 | + break; |
336 | + default: | 430 | + default: |
337 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
338 | + "IotKit SecCtl S block write: bad offset 0x%x\n", | ||
339 | + offset); | ||
340 | + break; | 431 | + break; |
341 | + } | 432 | + } |
342 | + | 433 | + |
343 | + return MEMTX_OK; | 434 | + s->dramctl[idx] = (uint32_t) val; |
344 | +} | 435 | +} |
345 | + | 436 | + |
346 | +static MemTxResult iotkit_secctl_ns_read(void *opaque, hwaddr addr, | 437 | +static uint64_t allwinner_h3_dramphy_read(void *opaque, hwaddr offset, |
347 | + uint64_t *pdata, | 438 | + unsigned size) |
348 | + unsigned size, MemTxAttrs attrs) | 439 | +{ |
349 | +{ | 440 | + const AwH3DramCtlState *s = AW_H3_DRAMC(opaque); |
350 | + uint64_t r; | 441 | + const uint32_t idx = REG_INDEX(offset); |
351 | + uint32_t offset = addr & ~0x3; | 442 | + |
352 | + | 443 | + if (idx >= AW_H3_DRAMPHY_REGS_NUM) { |
353 | + switch (offset) { | 444 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", |
354 | + case A_AHBNSPPPC0: | 445 | + __func__, (uint32_t)offset); |
355 | + r = 0; | 446 | + return 0; |
356 | + break; | 447 | + } |
357 | + case A_AHBNSPPPCEXP0: | 448 | + |
358 | + case A_AHBNSPPPCEXP1: | 449 | + trace_allwinner_h3_dramphy_read(offset, s->dramphy[idx], size); |
359 | + case A_AHBNSPPPCEXP2: | 450 | + |
360 | + case A_AHBNSPPPCEXP3: | 451 | + return s->dramphy[idx]; |
361 | + case A_APBNSPPPC0: | 452 | +} |
362 | + case A_APBNSPPPC1: | 453 | + |
363 | + case A_APBNSPPPCEXP0: | 454 | +static void allwinner_h3_dramphy_write(void *opaque, hwaddr offset, |
364 | + case A_APBNSPPPCEXP1: | 455 | + uint64_t val, unsigned size) |
365 | + case A_APBNSPPPCEXP2: | 456 | +{ |
366 | + case A_APBNSPPPCEXP3: | 457 | + AwH3DramCtlState *s = AW_H3_DRAMC(opaque); |
367 | + qemu_log_mask(LOG_UNIMP, | 458 | + const uint32_t idx = REG_INDEX(offset); |
368 | + "IoTKit SecCtl NS block read: " | 459 | + |
369 | + "unimplemented offset 0x%x\n", offset); | 460 | + trace_allwinner_h3_dramphy_write(offset, val, size); |
370 | + break; | 461 | + |
371 | + case A_PID4: | 462 | + if (idx >= AW_H3_DRAMPHY_REGS_NUM) { |
372 | + case A_PID5: | 463 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", |
373 | + case A_PID6: | 464 | + __func__, (uint32_t)offset); |
374 | + case A_PID7: | 465 | + return; |
375 | + case A_PID0: | 466 | + } |
376 | + case A_PID1: | 467 | + |
377 | + case A_PID2: | 468 | + s->dramphy[idx] = (uint32_t) val; |
378 | + case A_PID3: | 469 | +} |
379 | + case A_CID0: | 470 | + |
380 | + case A_CID1: | 471 | +static const MemoryRegionOps allwinner_h3_dramcom_ops = { |
381 | + case A_CID2: | 472 | + .read = allwinner_h3_dramcom_read, |
382 | + case A_CID3: | 473 | + .write = allwinner_h3_dramcom_write, |
383 | + r = iotkit_secctl_ns_idregs[(offset - A_PID4) / 4]; | 474 | + .endianness = DEVICE_NATIVE_ENDIAN, |
384 | + break; | 475 | + .valid = { |
385 | + default: | 476 | + .min_access_size = 4, |
386 | + qemu_log_mask(LOG_GUEST_ERROR, | 477 | + .max_access_size = 4, |
387 | + "IotKit SecCtl NS block write: bad offset 0x%x\n", | 478 | + }, |
388 | + offset); | 479 | + .impl.min_access_size = 4, |
389 | + r = 0; | 480 | +}; |
390 | + break; | 481 | + |
391 | + } | 482 | +static const MemoryRegionOps allwinner_h3_dramctl_ops = { |
392 | + | 483 | + .read = allwinner_h3_dramctl_read, |
393 | + if (size != 4) { | 484 | + .write = allwinner_h3_dramctl_write, |
394 | + /* None of our registers are access-sensitive, so just pull the right | 485 | + .endianness = DEVICE_NATIVE_ENDIAN, |
395 | + * byte out of the word read result. | 486 | + .valid = { |
396 | + */ | 487 | + .min_access_size = 4, |
397 | + r = extract32(r, (addr & 3) * 8, size * 8); | 488 | + .max_access_size = 4, |
398 | + } | 489 | + }, |
399 | + | 490 | + .impl.min_access_size = 4, |
400 | + trace_iotkit_secctl_ns_read(offset, r, size); | 491 | +}; |
401 | + *pdata = r; | 492 | + |
402 | + return MEMTX_OK; | 493 | +static const MemoryRegionOps allwinner_h3_dramphy_ops = { |
403 | +} | 494 | + .read = allwinner_h3_dramphy_read, |
404 | + | 495 | + .write = allwinner_h3_dramphy_write, |
405 | +static MemTxResult iotkit_secctl_ns_write(void *opaque, hwaddr addr, | 496 | + .endianness = DEVICE_NATIVE_ENDIAN, |
406 | + uint64_t value, | 497 | + .valid = { |
407 | + unsigned size, MemTxAttrs attrs) | 498 | + .min_access_size = 4, |
408 | +{ | 499 | + .max_access_size = 4, |
409 | + uint32_t offset = addr; | 500 | + }, |
410 | + | 501 | + .impl.min_access_size = 4, |
411 | + trace_iotkit_secctl_ns_write(offset, value, size); | 502 | +}; |
412 | + | 503 | + |
413 | + if (size != 4) { | 504 | +static void allwinner_h3_dramc_reset(DeviceState *dev) |
414 | + /* Byte and halfword writes are ignored */ | 505 | +{ |
415 | + qemu_log_mask(LOG_GUEST_ERROR, | 506 | + AwH3DramCtlState *s = AW_H3_DRAMC(dev); |
416 | + "IotKit SecCtl NS block write: bad size, ignored\n"); | 507 | + |
417 | + return MEMTX_OK; | 508 | + /* Set default values for registers */ |
418 | + } | 509 | + memset(&s->dramcom, 0, sizeof(s->dramcom)); |
419 | + | 510 | + memset(&s->dramctl, 0, sizeof(s->dramctl)); |
420 | + switch (offset) { | 511 | + memset(&s->dramphy, 0, sizeof(s->dramphy)); |
421 | + case A_AHBNSPPPCEXP0: | 512 | +} |
422 | + case A_AHBNSPPPCEXP1: | 513 | + |
423 | + case A_AHBNSPPPCEXP2: | 514 | +static void allwinner_h3_dramc_realize(DeviceState *dev, Error **errp) |
424 | + case A_AHBNSPPPCEXP3: | 515 | +{ |
425 | + case A_APBNSPPPC0: | 516 | + AwH3DramCtlState *s = AW_H3_DRAMC(dev); |
426 | + case A_APBNSPPPC1: | 517 | + |
427 | + case A_APBNSPPPCEXP0: | 518 | + /* Only power of 2 RAM sizes from 256MiB up to 2048MiB are supported */ |
428 | + case A_APBNSPPPCEXP1: | 519 | + for (uint8_t i = 8; i < 13; i++) { |
429 | + case A_APBNSPPPCEXP2: | 520 | + if (1 << i == s->ram_size) { |
430 | + case A_APBNSPPPCEXP3: | 521 | + break; |
431 | + qemu_log_mask(LOG_UNIMP, | 522 | + } else if (i == 12) { |
432 | + "IoTKit SecCtl NS block write: " | 523 | + error_report("%s: ram-size %u MiB is not supported", |
433 | + "unimplemented offset 0x%x\n", offset); | 524 | + __func__, s->ram_size); |
434 | + break; | 525 | + exit(1); |
435 | + case A_AHBNSPPPC0: | 526 | + } |
436 | + case A_PID4: | 527 | + } |
437 | + case A_PID5: | 528 | + |
438 | + case A_PID6: | 529 | + /* Setup row mirror mappings */ |
439 | + case A_PID7: | 530 | + memory_region_init_ram(&s->row_mirror, OBJECT(s), |
440 | + case A_PID0: | 531 | + "allwinner-h3-dramc.row-mirror", |
441 | + case A_PID1: | 532 | + 4 * KiB, &error_abort); |
442 | + case A_PID2: | 533 | + memory_region_add_subregion_overlap(get_system_memory(), s->ram_addr, |
443 | + case A_PID3: | 534 | + &s->row_mirror, 10); |
444 | + case A_CID0: | 535 | + |
445 | + case A_CID1: | 536 | + memory_region_init_alias(&s->row_mirror_alias, OBJECT(s), |
446 | + case A_CID2: | 537 | + "allwinner-h3-dramc.row-mirror-alias", |
447 | + case A_CID3: | 538 | + &s->row_mirror, 0, 4 * KiB); |
448 | + qemu_log_mask(LOG_GUEST_ERROR, | 539 | + memory_region_add_subregion_overlap(get_system_memory(), |
449 | + "IoTKit SecCtl NS block write: " | 540 | + s->ram_addr + 1 * MiB, |
450 | + "read-only offset 0x%x\n", offset); | 541 | + &s->row_mirror_alias, 10); |
451 | + break; | 542 | + memory_region_set_enabled(&s->row_mirror_alias, false); |
452 | + default: | 543 | +} |
453 | + qemu_log_mask(LOG_GUEST_ERROR, | 544 | + |
454 | + "IotKit SecCtl NS block write: bad offset 0x%x\n", | 545 | +static void allwinner_h3_dramc_init(Object *obj) |
455 | + offset); | 546 | +{ |
456 | + break; | ||
457 | + } | ||
458 | + | ||
459 | + return MEMTX_OK; | ||
460 | +} | ||
461 | + | ||
462 | +static const MemoryRegionOps iotkit_secctl_s_ops = { | ||
463 | + .read_with_attrs = iotkit_secctl_s_read, | ||
464 | + .write_with_attrs = iotkit_secctl_s_write, | ||
465 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
466 | + .valid.min_access_size = 1, | ||
467 | + .valid.max_access_size = 4, | ||
468 | + .impl.min_access_size = 1, | ||
469 | + .impl.max_access_size = 4, | ||
470 | +}; | ||
471 | + | ||
472 | +static const MemoryRegionOps iotkit_secctl_ns_ops = { | ||
473 | + .read_with_attrs = iotkit_secctl_ns_read, | ||
474 | + .write_with_attrs = iotkit_secctl_ns_write, | ||
475 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
476 | + .valid.min_access_size = 1, | ||
477 | + .valid.max_access_size = 4, | ||
478 | + .impl.min_access_size = 1, | ||
479 | + .impl.max_access_size = 4, | ||
480 | +}; | ||
481 | + | ||
482 | +static void iotkit_secctl_reset(DeviceState *dev) | ||
483 | +{ | ||
484 | + | ||
485 | +} | ||
486 | + | ||
487 | +static void iotkit_secctl_init(Object *obj) | ||
488 | +{ | ||
489 | + IoTKitSecCtl *s = IOTKIT_SECCTL(obj); | ||
490 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 547 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
491 | + | 548 | + AwH3DramCtlState *s = AW_H3_DRAMC(obj); |
492 | + memory_region_init_io(&s->s_regs, obj, &iotkit_secctl_s_ops, | 549 | + |
493 | + s, "iotkit-secctl-s-regs", 0x1000); | 550 | + /* DRAMCOM registers */ |
494 | + memory_region_init_io(&s->ns_regs, obj, &iotkit_secctl_ns_ops, | 551 | + memory_region_init_io(&s->dramcom_iomem, OBJECT(s), |
495 | + s, "iotkit-secctl-ns-regs", 0x1000); | 552 | + &allwinner_h3_dramcom_ops, s, |
496 | + sysbus_init_mmio(sbd, &s->s_regs); | 553 | + TYPE_AW_H3_DRAMC, 4 * KiB); |
497 | + sysbus_init_mmio(sbd, &s->ns_regs); | 554 | + sysbus_init_mmio(sbd, &s->dramcom_iomem); |
498 | +} | 555 | + |
499 | + | 556 | + /* DRAMCTL registers */ |
500 | +static const VMStateDescription iotkit_secctl_vmstate = { | 557 | + memory_region_init_io(&s->dramctl_iomem, OBJECT(s), |
501 | + .name = "iotkit-secctl", | 558 | + &allwinner_h3_dramctl_ops, s, |
559 | + TYPE_AW_H3_DRAMC, 4 * KiB); | ||
560 | + sysbus_init_mmio(sbd, &s->dramctl_iomem); | ||
561 | + | ||
562 | + /* DRAMPHY registers */ | ||
563 | + memory_region_init_io(&s->dramphy_iomem, OBJECT(s), | ||
564 | + &allwinner_h3_dramphy_ops, s, | ||
565 | + TYPE_AW_H3_DRAMC, 4 * KiB); | ||
566 | + sysbus_init_mmio(sbd, &s->dramphy_iomem); | ||
567 | +} | ||
568 | + | ||
569 | +static Property allwinner_h3_dramc_properties[] = { | ||
570 | + DEFINE_PROP_UINT64("ram-addr", AwH3DramCtlState, ram_addr, 0x0), | ||
571 | + DEFINE_PROP_UINT32("ram-size", AwH3DramCtlState, ram_size, 256 * MiB), | ||
572 | + DEFINE_PROP_END_OF_LIST() | ||
573 | +}; | ||
574 | + | ||
575 | +static const VMStateDescription allwinner_h3_dramc_vmstate = { | ||
576 | + .name = "allwinner-h3-dramc", | ||
502 | + .version_id = 1, | 577 | + .version_id = 1, |
503 | + .minimum_version_id = 1, | 578 | + .minimum_version_id = 1, |
504 | + .fields = (VMStateField[]) { | 579 | + .fields = (VMStateField[]) { |
580 | + VMSTATE_UINT32_ARRAY(dramcom, AwH3DramCtlState, AW_H3_DRAMCOM_REGS_NUM), | ||
581 | + VMSTATE_UINT32_ARRAY(dramctl, AwH3DramCtlState, AW_H3_DRAMCTL_REGS_NUM), | ||
582 | + VMSTATE_UINT32_ARRAY(dramphy, AwH3DramCtlState, AW_H3_DRAMPHY_REGS_NUM), | ||
505 | + VMSTATE_END_OF_LIST() | 583 | + VMSTATE_END_OF_LIST() |
506 | + } | 584 | + } |
507 | +}; | 585 | +}; |
508 | + | 586 | + |
509 | +static void iotkit_secctl_class_init(ObjectClass *klass, void *data) | 587 | +static void allwinner_h3_dramc_class_init(ObjectClass *klass, void *data) |
510 | +{ | 588 | +{ |
511 | + DeviceClass *dc = DEVICE_CLASS(klass); | 589 | + DeviceClass *dc = DEVICE_CLASS(klass); |
512 | + | 590 | + |
513 | + dc->vmsd = &iotkit_secctl_vmstate; | 591 | + dc->reset = allwinner_h3_dramc_reset; |
514 | + dc->reset = iotkit_secctl_reset; | 592 | + dc->vmsd = &allwinner_h3_dramc_vmstate; |
515 | +} | 593 | + dc->realize = allwinner_h3_dramc_realize; |
516 | + | 594 | + device_class_set_props(dc, allwinner_h3_dramc_properties); |
517 | +static const TypeInfo iotkit_secctl_info = { | 595 | +} |
518 | + .name = TYPE_IOTKIT_SECCTL, | 596 | + |
519 | + .parent = TYPE_SYS_BUS_DEVICE, | 597 | +static const TypeInfo allwinner_h3_dramc_info = { |
520 | + .instance_size = sizeof(IoTKitSecCtl), | 598 | + .name = TYPE_AW_H3_DRAMC, |
521 | + .instance_init = iotkit_secctl_init, | 599 | + .parent = TYPE_SYS_BUS_DEVICE, |
522 | + .class_init = iotkit_secctl_class_init, | 600 | + .instance_init = allwinner_h3_dramc_init, |
523 | +}; | 601 | + .instance_size = sizeof(AwH3DramCtlState), |
524 | + | 602 | + .class_init = allwinner_h3_dramc_class_init, |
525 | +static void iotkit_secctl_register_types(void) | 603 | +}; |
526 | +{ | 604 | + |
527 | + type_register_static(&iotkit_secctl_info); | 605 | +static void allwinner_h3_dramc_register(void) |
528 | +} | 606 | +{ |
529 | + | 607 | + type_register_static(&allwinner_h3_dramc_info); |
530 | +type_init(iotkit_secctl_register_types); | 608 | +} |
531 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | 609 | + |
532 | index XXXXXXX..XXXXXXX 100644 | 610 | +type_init(allwinner_h3_dramc_register) |
533 | --- a/default-configs/arm-softmmu.mak | ||
534 | +++ b/default-configs/arm-softmmu.mak | ||
535 | @@ -XXX,XX +XXX,XX @@ CONFIG_MPS2_FPGAIO=y | ||
536 | CONFIG_MPS2_SCC=y | ||
537 | |||
538 | CONFIG_TZ_PPC=y | ||
539 | +CONFIG_IOTKIT_SECCTL=y | ||
540 | |||
541 | CONFIG_VERSATILE_PCI=y | ||
542 | CONFIG_VERSATILE_I2C=y | ||
543 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | 611 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events |
544 | index XXXXXXX..XXXXXXX 100644 | 612 | index XXXXXXX..XXXXXXX 100644 |
545 | --- a/hw/misc/trace-events | 613 | --- a/hw/misc/trace-events |
546 | +++ b/hw/misc/trace-events | 614 | +++ b/hw/misc/trace-events |
547 | @@ -XXX,XX +XXX,XX @@ tz_ppc_irq_clear(int level) "TZ PPC: int_clear = %d" | 615 | @@ -XXX,XX +XXX,XX @@ allwinner_cpucfg_cpu_reset(uint8_t cpu_id, uint32_t reset_addr) "id %u, reset_ad |
548 | tz_ppc_update_irq(int level) "TZ PPC: setting irq line to %d" | 616 | allwinner_cpucfg_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
549 | tz_ppc_read_blocked(int n, hwaddr offset, bool secure, bool user) "TZ PPC: port %d offset 0x%" HWADDR_PRIx " read (secure %d user %d) blocked" | 617 | allwinner_cpucfg_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
550 | tz_ppc_write_blocked(int n, hwaddr offset, bool secure, bool user) "TZ PPC: port %d offset 0x%" HWADDR_PRIx " write (secure %d user %d) blocked" | 618 | |
551 | + | 619 | +# allwinner-h3-dramc.c |
552 | +# hw/misc/iotkit-secctl.c | 620 | +allwinner_h3_dramc_rowmirror_disable(void) "Disable row mirror" |
553 | +iotkit_secctl_s_read(uint32_t offset, uint64_t data, unsigned size) "IoTKit SecCtl S regs read: offset 0x%x data 0x%" PRIx64 " size %u" | 621 | +allwinner_h3_dramc_rowmirror_enable(uint64_t addr) "Enable row mirror: addr 0x%" PRIx64 |
554 | +iotkit_secctl_s_write(uint32_t offset, uint64_t data, unsigned size) "IoTKit SecCtl S regs write: offset 0x%x data 0x%" PRIx64 " size %u" | 622 | +allwinner_h3_dramcom_read(uint64_t offset, uint64_t data, unsigned size) "Read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
555 | +iotkit_secctl_ns_read(uint32_t offset, uint64_t data, unsigned size) "IoTKit SecCtl NS regs read: offset 0x%x data 0x%" PRIx64 " size %u" | 623 | +allwinner_h3_dramcom_write(uint64_t offset, uint64_t data, unsigned size) "Write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
556 | +iotkit_secctl_ns_write(uint32_t offset, uint64_t data, unsigned size) "IoTKit SecCtl NS regs write: offset 0x%x data 0x%" PRIx64 " size %u" | 624 | +allwinner_h3_dramctl_read(uint64_t offset, uint64_t data, unsigned size) "Read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
557 | +iotkit_secctl_reset(void) "IoTKit SecCtl: reset" | 625 | +allwinner_h3_dramctl_write(uint64_t offset, uint64_t data, unsigned size) "Write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
626 | +allwinner_h3_dramphy_read(uint64_t offset, uint64_t data, unsigned size) "Read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
627 | +allwinner_h3_dramphy_write(uint64_t offset, uint64_t data, unsigned size) "write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
628 | + | ||
629 | # allwinner-sid.c | ||
630 | allwinner_sid_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
631 | allwinner_sid_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
558 | -- | 632 | -- |
559 | 2.16.2 | 633 | 2.20.1 |
560 | 634 | ||
561 | 635 | diff view generated by jsdifflib |
1 | In some board or SoC models it is necessary to split a qemu_irq line | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | so that one input can feed multiple outputs. We currently have | ||
3 | qemu_irq_split() for this, but that has several deficiencies: | ||
4 | * it can only handle splitting a line into two | ||
5 | * it unavoidably leaks memory, so it can't be used | ||
6 | in a device that can be deleted | ||
7 | 2 | ||
8 | Implement a qdev device that encapsulates splitting of IRQs, with a | 3 | Allwinner System-on-Chips usually contain a Real Time Clock (RTC) |
9 | configurable number of outputs. (This is in some ways the inverse of | 4 | for non-volatile system date and time keeping. This commit adds a generic |
10 | the TYPE_OR_IRQ device.) | 5 | Allwinner RTC device that supports the RTC devices found in Allwinner SoC |
6 | family sun4i (A10), sun7i (A20) and sun6i and newer (A31, H2+, H3, etc). | ||
7 | The following RTC functionality and features are implemented: | ||
11 | 8 | ||
9 | * Year-Month-Day read/write | ||
10 | * Hour-Minute-Second read/write | ||
11 | * General Purpose storage | ||
12 | |||
13 | The following boards are extended with the RTC device: | ||
14 | |||
15 | * Cubieboard (hw/arm/cubieboard.c) | ||
16 | * Orange Pi PC (hw/arm/orangepi.c) | ||
17 | |||
18 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
19 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
20 | Message-id: 20200311221854.30370-13-nieklinnenbank@gmail.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20180220180325.29818-13-peter.maydell@linaro.org | ||
15 | --- | 22 | --- |
16 | hw/core/Makefile.objs | 1 + | 23 | hw/rtc/Makefile.objs | 1 + |
17 | include/hw/core/split-irq.h | 57 +++++++++++++++++++++++++++++ | 24 | include/hw/arm/allwinner-a10.h | 2 + |
18 | include/hw/irq.h | 4 +- | 25 | include/hw/arm/allwinner-h3.h | 3 + |
19 | hw/core/split-irq.c | 89 +++++++++++++++++++++++++++++++++++++++++++++ | 26 | include/hw/rtc/allwinner-rtc.h | 134 +++++++++++ |
20 | 4 files changed, 150 insertions(+), 1 deletion(-) | 27 | hw/arm/allwinner-a10.c | 8 + |
21 | create mode 100644 include/hw/core/split-irq.h | 28 | hw/arm/allwinner-h3.c | 9 +- |
22 | create mode 100644 hw/core/split-irq.c | 29 | hw/rtc/allwinner-rtc.c | 411 +++++++++++++++++++++++++++++++++ |
30 | hw/rtc/trace-events | 4 + | ||
31 | 8 files changed, 571 insertions(+), 1 deletion(-) | ||
32 | create mode 100644 include/hw/rtc/allwinner-rtc.h | ||
33 | create mode 100644 hw/rtc/allwinner-rtc.c | ||
23 | 34 | ||
24 | diff --git a/hw/core/Makefile.objs b/hw/core/Makefile.objs | 35 | diff --git a/hw/rtc/Makefile.objs b/hw/rtc/Makefile.objs |
25 | index XXXXXXX..XXXXXXX 100644 | 36 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/core/Makefile.objs | 37 | --- a/hw/rtc/Makefile.objs |
27 | +++ b/hw/core/Makefile.objs | 38 | +++ b/hw/rtc/Makefile.objs |
28 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_FITLOADER) += loader-fit.o | 39 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_MC146818RTC) += mc146818rtc.o |
29 | common-obj-$(CONFIG_SOFTMMU) += qdev-properties-system.o | 40 | common-obj-$(CONFIG_SUN4V_RTC) += sun4v-rtc.o |
30 | common-obj-$(CONFIG_SOFTMMU) += register.o | 41 | common-obj-$(CONFIG_ASPEED_SOC) += aspeed_rtc.o |
31 | common-obj-$(CONFIG_SOFTMMU) += or-irq.o | 42 | common-obj-$(CONFIG_GOLDFISH_RTC) += goldfish_rtc.o |
32 | +common-obj-$(CONFIG_SOFTMMU) += split-irq.o | 43 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-rtc.o |
33 | common-obj-$(CONFIG_PLATFORM_BUS) += platform-bus.o | 44 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h |
34 | 45 | index XXXXXXX..XXXXXXX 100644 | |
35 | obj-$(CONFIG_SOFTMMU) += generic-loader.o | 46 | --- a/include/hw/arm/allwinner-a10.h |
36 | diff --git a/include/hw/core/split-irq.h b/include/hw/core/split-irq.h | 47 | +++ b/include/hw/arm/allwinner-a10.h |
48 | @@ -XXX,XX +XXX,XX @@ | ||
49 | #include "hw/ide/ahci.h" | ||
50 | #include "hw/usb/hcd-ohci.h" | ||
51 | #include "hw/usb/hcd-ehci.h" | ||
52 | +#include "hw/rtc/allwinner-rtc.h" | ||
53 | |||
54 | #include "target/arm/cpu.h" | ||
55 | |||
56 | @@ -XXX,XX +XXX,XX @@ typedef struct AwA10State { | ||
57 | AwEmacState emac; | ||
58 | AllwinnerAHCIState sata; | ||
59 | AwSdHostState mmc0; | ||
60 | + AwRtcState rtc; | ||
61 | MemoryRegion sram_a; | ||
62 | EHCISysBusState ehci[AW_A10_NUM_USB]; | ||
63 | OHCISysBusState ohci[AW_A10_NUM_USB]; | ||
64 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/include/hw/arm/allwinner-h3.h | ||
67 | +++ b/include/hw/arm/allwinner-h3.h | ||
68 | @@ -XXX,XX +XXX,XX @@ | ||
69 | #include "hw/misc/allwinner-sid.h" | ||
70 | #include "hw/sd/allwinner-sdhost.h" | ||
71 | #include "hw/net/allwinner-sun8i-emac.h" | ||
72 | +#include "hw/rtc/allwinner-rtc.h" | ||
73 | #include "target/arm/cpu.h" | ||
74 | #include "sysemu/block-backend.h" | ||
75 | |||
76 | @@ -XXX,XX +XXX,XX @@ enum { | ||
77 | AW_H3_GIC_CPU, | ||
78 | AW_H3_GIC_HYP, | ||
79 | AW_H3_GIC_VCPU, | ||
80 | + AW_H3_RTC, | ||
81 | AW_H3_CPUCFG, | ||
82 | AW_H3_SDRAM | ||
83 | }; | ||
84 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
85 | AwSidState sid; | ||
86 | AwSdHostState mmc0; | ||
87 | AwSun8iEmacState emac; | ||
88 | + AwRtcState rtc; | ||
89 | GICState gic; | ||
90 | MemoryRegion sram_a1; | ||
91 | MemoryRegion sram_a2; | ||
92 | diff --git a/include/hw/rtc/allwinner-rtc.h b/include/hw/rtc/allwinner-rtc.h | ||
37 | new file mode 100644 | 93 | new file mode 100644 |
38 | index XXXXXXX..XXXXXXX | 94 | index XXXXXXX..XXXXXXX |
39 | --- /dev/null | 95 | --- /dev/null |
40 | +++ b/include/hw/core/split-irq.h | 96 | +++ b/include/hw/rtc/allwinner-rtc.h |
41 | @@ -XXX,XX +XXX,XX @@ | 97 | @@ -XXX,XX +XXX,XX @@ |
42 | +/* | 98 | +/* |
43 | + * IRQ splitter device. | 99 | + * Allwinner Real Time Clock emulation |
44 | + * | 100 | + * |
45 | + * Copyright (c) 2018 Linaro Limited. | 101 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> |
46 | + * Written by Peter Maydell | 102 | + * |
47 | + * | 103 | + * This program is free software: you can redistribute it and/or modify |
48 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 104 | + * it under the terms of the GNU General Public License as published by |
49 | + * of this software and associated documentation files (the "Software"), to deal | 105 | + * the Free Software Foundation, either version 2 of the License, or |
50 | + * in the Software without restriction, including without limitation the rights | 106 | + * (at your option) any later version. |
51 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 107 | + * |
52 | + * copies of the Software, and to permit persons to whom the Software is | 108 | + * This program is distributed in the hope that it will be useful, |
53 | + * furnished to do so, subject to the following conditions: | 109 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
54 | + * | 110 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
55 | + * The above copyright notice and this permission notice shall be included in | 111 | + * GNU General Public License for more details. |
56 | + * all copies or substantial portions of the Software. | 112 | + * |
57 | + * | 113 | + * You should have received a copy of the GNU General Public License |
58 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 114 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. |
59 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
60 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
61 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
62 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
63 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
64 | + * THE SOFTWARE. | ||
65 | + */ | 115 | + */ |
66 | + | 116 | + |
67 | +/* This is a simple device which has one GPIO input line and multiple | 117 | +#ifndef HW_MISC_ALLWINNER_RTC_H |
68 | + * GPIO output lines. Any change on the input line is forwarded to all | 118 | +#define HW_MISC_ALLWINNER_RTC_H |
69 | + * of the outputs. | 119 | + |
70 | + * | 120 | +#include "qom/object.h" |
71 | + * QEMU interface: | 121 | +#include "hw/sysbus.h" |
72 | + * + one unnamed GPIO input: the input line | 122 | + |
73 | + * + N unnamed GPIO outputs: the output lines | 123 | +/** |
74 | + * + QOM property "num-lines": sets the number of output lines | 124 | + * Constants |
125 | + * @{ | ||
75 | + */ | 126 | + */ |
76 | +#ifndef HW_SPLIT_IRQ_H | 127 | + |
77 | +#define HW_SPLIT_IRQ_H | 128 | +/** Highest register address used by RTC device */ |
78 | + | 129 | +#define AW_RTC_REGS_MAXADDR (0x200) |
79 | +#include "hw/irq.h" | 130 | + |
80 | +#include "hw/sysbus.h" | 131 | +/** Total number of known registers */ |
81 | +#include "qom/object.h" | 132 | +#define AW_RTC_REGS_NUM (AW_RTC_REGS_MAXADDR / sizeof(uint32_t)) |
82 | + | 133 | + |
83 | +#define TYPE_SPLIT_IRQ "split-irq" | 134 | +/** @} */ |
84 | + | 135 | + |
85 | +#define MAX_SPLIT_LINES 16 | 136 | +/** |
86 | + | 137 | + * Object model types |
87 | +typedef struct SplitIRQ SplitIRQ; | 138 | + * @{ |
88 | + | 139 | + */ |
89 | +#define SPLIT_IRQ(obj) OBJECT_CHECK(SplitIRQ, (obj), TYPE_SPLIT_IRQ) | 140 | + |
90 | + | 141 | +/** Generic Allwinner RTC device (abstract) */ |
91 | +struct SplitIRQ { | 142 | +#define TYPE_AW_RTC "allwinner-rtc" |
92 | + DeviceState parent_obj; | 143 | + |
93 | + | 144 | +/** Allwinner RTC sun4i family (A10, A12) */ |
94 | + qemu_irq out_irq[MAX_SPLIT_LINES]; | 145 | +#define TYPE_AW_RTC_SUN4I TYPE_AW_RTC "-sun4i" |
95 | + uint16_t num_lines; | 146 | + |
96 | +}; | 147 | +/** Allwinner RTC sun6i family and newer (A31, H2+, H3, etc) */ |
97 | + | 148 | +#define TYPE_AW_RTC_SUN6I TYPE_AW_RTC "-sun6i" |
98 | +#endif | 149 | + |
99 | diff --git a/include/hw/irq.h b/include/hw/irq.h | 150 | +/** Allwinner RTC sun7i family (A20) */ |
151 | +#define TYPE_AW_RTC_SUN7I TYPE_AW_RTC "-sun7i" | ||
152 | + | ||
153 | +/** @} */ | ||
154 | + | ||
155 | +/** | ||
156 | + * Object model macros | ||
157 | + * @{ | ||
158 | + */ | ||
159 | + | ||
160 | +#define AW_RTC(obj) \ | ||
161 | + OBJECT_CHECK(AwRtcState, (obj), TYPE_AW_RTC) | ||
162 | +#define AW_RTC_CLASS(klass) \ | ||
163 | + OBJECT_CLASS_CHECK(AwRtcClass, (klass), TYPE_AW_RTC) | ||
164 | +#define AW_RTC_GET_CLASS(obj) \ | ||
165 | + OBJECT_GET_CLASS(AwRtcClass, (obj), TYPE_AW_RTC) | ||
166 | + | ||
167 | +/** @} */ | ||
168 | + | ||
169 | +/** | ||
170 | + * Allwinner RTC per-object instance state. | ||
171 | + */ | ||
172 | +typedef struct AwRtcState { | ||
173 | + /*< private >*/ | ||
174 | + SysBusDevice parent_obj; | ||
175 | + /*< public >*/ | ||
176 | + | ||
177 | + /** | ||
178 | + * Actual year represented by the device when year counter is zero | ||
179 | + * | ||
180 | + * Can be overridden by the user using the corresponding 'base-year' | ||
181 | + * property. The base year used by the target OS driver can vary, for | ||
182 | + * example the Linux driver for sun6i uses 1970 while NetBSD uses 2000. | ||
183 | + */ | ||
184 | + int base_year; | ||
185 | + | ||
186 | + /** Maps I/O registers in physical memory */ | ||
187 | + MemoryRegion iomem; | ||
188 | + | ||
189 | + /** Array of hardware registers */ | ||
190 | + uint32_t regs[AW_RTC_REGS_NUM]; | ||
191 | + | ||
192 | +} AwRtcState; | ||
193 | + | ||
194 | +/** | ||
195 | + * Allwinner RTC class-level struct. | ||
196 | + * | ||
197 | + * This struct is filled by each sunxi device specific code | ||
198 | + * such that the generic code can use this struct to support | ||
199 | + * all devices. | ||
200 | + */ | ||
201 | +typedef struct AwRtcClass { | ||
202 | + /*< private >*/ | ||
203 | + SysBusDeviceClass parent_class; | ||
204 | + /*< public >*/ | ||
205 | + | ||
206 | + /** Defines device specific register map */ | ||
207 | + const uint8_t *regmap; | ||
208 | + | ||
209 | + /** Size of the regmap in bytes */ | ||
210 | + size_t regmap_size; | ||
211 | + | ||
212 | + /** | ||
213 | + * Read device specific register | ||
214 | + * | ||
215 | + * @offset: register offset to read | ||
216 | + * @return true if register read successful, false otherwise | ||
217 | + */ | ||
218 | + bool (*read)(AwRtcState *s, uint32_t offset); | ||
219 | + | ||
220 | + /** | ||
221 | + * Write device specific register | ||
222 | + * | ||
223 | + * @offset: register offset to write | ||
224 | + * @data: value to set in register | ||
225 | + * @return true if register write successful, false otherwise | ||
226 | + */ | ||
227 | + bool (*write)(AwRtcState *s, uint32_t offset, uint32_t data); | ||
228 | + | ||
229 | +} AwRtcClass; | ||
230 | + | ||
231 | +#endif /* HW_MISC_ALLWINNER_RTC_H */ | ||
232 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
100 | index XXXXXXX..XXXXXXX 100644 | 233 | index XXXXXXX..XXXXXXX 100644 |
101 | --- a/include/hw/irq.h | 234 | --- a/hw/arm/allwinner-a10.c |
102 | +++ b/include/hw/irq.h | 235 | +++ b/hw/arm/allwinner-a10.c |
103 | @@ -XXX,XX +XXX,XX @@ void qemu_free_irq(qemu_irq irq); | 236 | @@ -XXX,XX +XXX,XX @@ |
104 | /* Returns a new IRQ with opposite polarity. */ | 237 | #define AW_A10_EHCI_BASE 0x01c14000 |
105 | qemu_irq qemu_irq_invert(qemu_irq irq); | 238 | #define AW_A10_OHCI_BASE 0x01c14400 |
106 | 239 | #define AW_A10_SATA_BASE 0x01c18000 | |
107 | -/* Returns a new IRQ which feeds into both the passed IRQs */ | 240 | +#define AW_A10_RTC_BASE 0x01c20d00 |
108 | +/* Returns a new IRQ which feeds into both the passed IRQs. | 241 | |
109 | + * It's probably better to use the TYPE_SPLIT_IRQ device instead. | 242 | static void aw_a10_init(Object *obj) |
110 | + */ | 243 | { |
111 | qemu_irq qemu_irq_split(qemu_irq irq1, qemu_irq irq2); | 244 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) |
112 | 245 | ||
113 | /* Returns a new IRQ set which connects 1:1 to another IRQ set, which | 246 | sysbus_init_child_obj(obj, "mmc0", &s->mmc0, sizeof(s->mmc0), |
114 | diff --git a/hw/core/split-irq.c b/hw/core/split-irq.c | 247 | TYPE_AW_SDHOST_SUN4I); |
248 | + | ||
249 | + sysbus_init_child_obj(obj, "rtc", &s->rtc, sizeof(s->rtc), | ||
250 | + TYPE_AW_RTC_SUN4I); | ||
251 | } | ||
252 | |||
253 | static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
254 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
255 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc0), 0, qdev_get_gpio_in(dev, 32)); | ||
256 | object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0), | ||
257 | "sd-bus", &error_abort); | ||
258 | + | ||
259 | + /* RTC */ | ||
260 | + qdev_init_nofail(DEVICE(&s->rtc)); | ||
261 | + sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->rtc), 0, AW_A10_RTC_BASE, 10); | ||
262 | } | ||
263 | |||
264 | static void aw_a10_class_init(ObjectClass *oc, void *data) | ||
265 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
266 | index XXXXXXX..XXXXXXX 100644 | ||
267 | --- a/hw/arm/allwinner-h3.c | ||
268 | +++ b/hw/arm/allwinner-h3.c | ||
269 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
270 | [AW_H3_GIC_CPU] = 0x01c82000, | ||
271 | [AW_H3_GIC_HYP] = 0x01c84000, | ||
272 | [AW_H3_GIC_VCPU] = 0x01c86000, | ||
273 | + [AW_H3_RTC] = 0x01f00000, | ||
274 | [AW_H3_CPUCFG] = 0x01f01c00, | ||
275 | [AW_H3_SDRAM] = 0x40000000 | ||
276 | }; | ||
277 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
278 | { "csi", 0x01cb0000, 320 * KiB }, | ||
279 | { "tve", 0x01e00000, 64 * KiB }, | ||
280 | { "hdmi", 0x01ee0000, 128 * KiB }, | ||
281 | - { "rtc", 0x01f00000, 1 * KiB }, | ||
282 | { "r_timer", 0x01f00800, 1 * KiB }, | ||
283 | { "r_intc", 0x01f00c00, 1 * KiB }, | ||
284 | { "r_wdog", 0x01f01000, 1 * KiB }, | ||
285 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
286 | "ram-addr", &error_abort); | ||
287 | object_property_add_alias(obj, "ram-size", OBJECT(&s->dramc), | ||
288 | "ram-size", &error_abort); | ||
289 | + | ||
290 | + sysbus_init_child_obj(obj, "rtc", &s->rtc, sizeof(s->rtc), | ||
291 | + TYPE_AW_RTC_SUN6I); | ||
292 | } | ||
293 | |||
294 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
295 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
296 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 1, s->memmap[AW_H3_DRAMCTL]); | ||
297 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 2, s->memmap[AW_H3_DRAMPHY]); | ||
298 | |||
299 | + /* RTC */ | ||
300 | + qdev_init_nofail(DEVICE(&s->rtc)); | ||
301 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, s->memmap[AW_H3_RTC]); | ||
302 | + | ||
303 | /* Unimplemented devices */ | ||
304 | for (i = 0; i < ARRAY_SIZE(unimplemented); i++) { | ||
305 | create_unimplemented_device(unimplemented[i].device_name, | ||
306 | diff --git a/hw/rtc/allwinner-rtc.c b/hw/rtc/allwinner-rtc.c | ||
115 | new file mode 100644 | 307 | new file mode 100644 |
116 | index XXXXXXX..XXXXXXX | 308 | index XXXXXXX..XXXXXXX |
117 | --- /dev/null | 309 | --- /dev/null |
118 | +++ b/hw/core/split-irq.c | 310 | +++ b/hw/rtc/allwinner-rtc.c |
119 | @@ -XXX,XX +XXX,XX @@ | 311 | @@ -XXX,XX +XXX,XX @@ |
120 | +/* | 312 | +/* |
121 | + * IRQ splitter device. | 313 | + * Allwinner Real Time Clock emulation |
122 | + * | 314 | + * |
123 | + * Copyright (c) 2018 Linaro Limited. | 315 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> |
124 | + * Written by Peter Maydell | 316 | + * |
125 | + * | 317 | + * This program is free software: you can redistribute it and/or modify |
126 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 318 | + * it under the terms of the GNU General Public License as published by |
127 | + * of this software and associated documentation files (the "Software"), to deal | 319 | + * the Free Software Foundation, either version 2 of the License, or |
128 | + * in the Software without restriction, including without limitation the rights | 320 | + * (at your option) any later version. |
129 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 321 | + * |
130 | + * copies of the Software, and to permit persons to whom the Software is | 322 | + * This program is distributed in the hope that it will be useful, |
131 | + * furnished to do so, subject to the following conditions: | 323 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
132 | + * | 324 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
133 | + * The above copyright notice and this permission notice shall be included in | 325 | + * GNU General Public License for more details. |
134 | + * all copies or substantial portions of the Software. | 326 | + * |
135 | + * | 327 | + * You should have received a copy of the GNU General Public License |
136 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 328 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. |
137 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
138 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
139 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
140 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
141 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
142 | + * THE SOFTWARE. | ||
143 | + */ | 329 | + */ |
144 | + | 330 | + |
145 | +#include "qemu/osdep.h" | 331 | +#include "qemu/osdep.h" |
146 | +#include "hw/core/split-irq.h" | 332 | +#include "qemu/units.h" |
147 | +#include "qapi/error.h" | 333 | +#include "hw/sysbus.h" |
148 | + | 334 | +#include "migration/vmstate.h" |
149 | +static void split_irq_handler(void *opaque, int n, int level) | 335 | +#include "qemu/log.h" |
150 | +{ | 336 | +#include "qemu/module.h" |
151 | + SplitIRQ *s = SPLIT_IRQ(opaque); | 337 | +#include "qemu-common.h" |
152 | + int i; | 338 | +#include "hw/qdev-properties.h" |
153 | + | 339 | +#include "hw/rtc/allwinner-rtc.h" |
154 | + for (i = 0; i < s->num_lines; i++) { | 340 | +#include "trace.h" |
155 | + qemu_set_irq(s->out_irq[i], level); | 341 | + |
156 | + } | 342 | +/* RTC registers */ |
157 | +} | 343 | +enum { |
158 | + | 344 | + REG_LOSC = 1, /* Low Oscillator Control */ |
159 | +static void split_irq_init(Object *obj) | 345 | + REG_YYMMDD, /* RTC Year-Month-Day */ |
160 | +{ | 346 | + REG_HHMMSS, /* RTC Hour-Minute-Second */ |
161 | + qdev_init_gpio_in(DEVICE(obj), split_irq_handler, 1); | 347 | + REG_ALARM1_WKHHMMSS, /* Alarm1 Week Hour-Minute-Second */ |
162 | +} | 348 | + REG_ALARM1_EN, /* Alarm1 Enable */ |
163 | + | 349 | + REG_ALARM1_IRQ_EN, /* Alarm1 IRQ Enable */ |
164 | +static void split_irq_realize(DeviceState *dev, Error **errp) | 350 | + REG_ALARM1_IRQ_STA, /* Alarm1 IRQ Status */ |
165 | +{ | 351 | + REG_GP0, /* General Purpose Register 0 */ |
166 | + SplitIRQ *s = SPLIT_IRQ(dev); | 352 | + REG_GP1, /* General Purpose Register 1 */ |
167 | + | 353 | + REG_GP2, /* General Purpose Register 2 */ |
168 | + if (s->num_lines < 1 || s->num_lines >= MAX_SPLIT_LINES) { | 354 | + REG_GP3, /* General Purpose Register 3 */ |
169 | + error_setg(errp, | 355 | + |
170 | + "IRQ splitter number of lines %d is not between 1 and %d", | 356 | + /* sun4i registers */ |
171 | + s->num_lines, MAX_SPLIT_LINES); | 357 | + REG_ALARM1_DDHHMMSS, /* Alarm1 Day Hour-Minute-Second */ |
358 | + REG_CPUCFG, /* CPU Configuration Register */ | ||
359 | + | ||
360 | + /* sun6i registers */ | ||
361 | + REG_LOSC_AUTOSTA, /* LOSC Auto Switch Status */ | ||
362 | + REG_INT_OSC_PRE, /* Internal OSC Clock Prescaler */ | ||
363 | + REG_ALARM0_COUNTER, /* Alarm0 Counter */ | ||
364 | + REG_ALARM0_CUR_VLU, /* Alarm0 Counter Current Value */ | ||
365 | + REG_ALARM0_ENABLE, /* Alarm0 Enable */ | ||
366 | + REG_ALARM0_IRQ_EN, /* Alarm0 IRQ Enable */ | ||
367 | + REG_ALARM0_IRQ_STA, /* Alarm0 IRQ Status */ | ||
368 | + REG_ALARM_CONFIG, /* Alarm Config */ | ||
369 | + REG_LOSC_OUT_GATING, /* LOSC Output Gating Register */ | ||
370 | + REG_GP4, /* General Purpose Register 4 */ | ||
371 | + REG_GP5, /* General Purpose Register 5 */ | ||
372 | + REG_GP6, /* General Purpose Register 6 */ | ||
373 | + REG_GP7, /* General Purpose Register 7 */ | ||
374 | + REG_RTC_DBG, /* RTC Debug Register */ | ||
375 | + REG_GPL_HOLD_OUT, /* GPL Hold Output Register */ | ||
376 | + REG_VDD_RTC, /* VDD RTC Regulate Register */ | ||
377 | + REG_IC_CHARA, /* IC Characteristics Register */ | ||
378 | +}; | ||
379 | + | ||
380 | +/* RTC register flags */ | ||
381 | +enum { | ||
382 | + REG_LOSC_YMD = (1 << 7), | ||
383 | + REG_LOSC_HMS = (1 << 8), | ||
384 | +}; | ||
385 | + | ||
386 | +/* RTC sun4i register map (offset to name) */ | ||
387 | +const uint8_t allwinner_rtc_sun4i_regmap[] = { | ||
388 | + [0x0000] = REG_LOSC, | ||
389 | + [0x0004] = REG_YYMMDD, | ||
390 | + [0x0008] = REG_HHMMSS, | ||
391 | + [0x000C] = REG_ALARM1_DDHHMMSS, | ||
392 | + [0x0010] = REG_ALARM1_WKHHMMSS, | ||
393 | + [0x0014] = REG_ALARM1_EN, | ||
394 | + [0x0018] = REG_ALARM1_IRQ_EN, | ||
395 | + [0x001C] = REG_ALARM1_IRQ_STA, | ||
396 | + [0x0020] = REG_GP0, | ||
397 | + [0x0024] = REG_GP1, | ||
398 | + [0x0028] = REG_GP2, | ||
399 | + [0x002C] = REG_GP3, | ||
400 | + [0x003C] = REG_CPUCFG, | ||
401 | +}; | ||
402 | + | ||
403 | +/* RTC sun6i register map (offset to name) */ | ||
404 | +const uint8_t allwinner_rtc_sun6i_regmap[] = { | ||
405 | + [0x0000] = REG_LOSC, | ||
406 | + [0x0004] = REG_LOSC_AUTOSTA, | ||
407 | + [0x0008] = REG_INT_OSC_PRE, | ||
408 | + [0x0010] = REG_YYMMDD, | ||
409 | + [0x0014] = REG_HHMMSS, | ||
410 | + [0x0020] = REG_ALARM0_COUNTER, | ||
411 | + [0x0024] = REG_ALARM0_CUR_VLU, | ||
412 | + [0x0028] = REG_ALARM0_ENABLE, | ||
413 | + [0x002C] = REG_ALARM0_IRQ_EN, | ||
414 | + [0x0030] = REG_ALARM0_IRQ_STA, | ||
415 | + [0x0040] = REG_ALARM1_WKHHMMSS, | ||
416 | + [0x0044] = REG_ALARM1_EN, | ||
417 | + [0x0048] = REG_ALARM1_IRQ_EN, | ||
418 | + [0x004C] = REG_ALARM1_IRQ_STA, | ||
419 | + [0x0050] = REG_ALARM_CONFIG, | ||
420 | + [0x0060] = REG_LOSC_OUT_GATING, | ||
421 | + [0x0100] = REG_GP0, | ||
422 | + [0x0104] = REG_GP1, | ||
423 | + [0x0108] = REG_GP2, | ||
424 | + [0x010C] = REG_GP3, | ||
425 | + [0x0110] = REG_GP4, | ||
426 | + [0x0114] = REG_GP5, | ||
427 | + [0x0118] = REG_GP6, | ||
428 | + [0x011C] = REG_GP7, | ||
429 | + [0x0170] = REG_RTC_DBG, | ||
430 | + [0x0180] = REG_GPL_HOLD_OUT, | ||
431 | + [0x0190] = REG_VDD_RTC, | ||
432 | + [0x01F0] = REG_IC_CHARA, | ||
433 | +}; | ||
434 | + | ||
435 | +static bool allwinner_rtc_sun4i_read(AwRtcState *s, uint32_t offset) | ||
436 | +{ | ||
437 | + /* no sun4i specific registers currently implemented */ | ||
438 | + return false; | ||
439 | +} | ||
440 | + | ||
441 | +static bool allwinner_rtc_sun4i_write(AwRtcState *s, uint32_t offset, | ||
442 | + uint32_t data) | ||
443 | +{ | ||
444 | + /* no sun4i specific registers currently implemented */ | ||
445 | + return false; | ||
446 | +} | ||
447 | + | ||
448 | +static bool allwinner_rtc_sun6i_read(AwRtcState *s, uint32_t offset) | ||
449 | +{ | ||
450 | + const AwRtcClass *c = AW_RTC_GET_CLASS(s); | ||
451 | + | ||
452 | + switch (c->regmap[offset]) { | ||
453 | + case REG_GP4: /* General Purpose Register 4 */ | ||
454 | + case REG_GP5: /* General Purpose Register 5 */ | ||
455 | + case REG_GP6: /* General Purpose Register 6 */ | ||
456 | + case REG_GP7: /* General Purpose Register 7 */ | ||
457 | + return true; | ||
458 | + default: | ||
459 | + break; | ||
460 | + } | ||
461 | + return false; | ||
462 | +} | ||
463 | + | ||
464 | +static bool allwinner_rtc_sun6i_write(AwRtcState *s, uint32_t offset, | ||
465 | + uint32_t data) | ||
466 | +{ | ||
467 | + const AwRtcClass *c = AW_RTC_GET_CLASS(s); | ||
468 | + | ||
469 | + switch (c->regmap[offset]) { | ||
470 | + case REG_GP4: /* General Purpose Register 4 */ | ||
471 | + case REG_GP5: /* General Purpose Register 5 */ | ||
472 | + case REG_GP6: /* General Purpose Register 6 */ | ||
473 | + case REG_GP7: /* General Purpose Register 7 */ | ||
474 | + return true; | ||
475 | + default: | ||
476 | + break; | ||
477 | + } | ||
478 | + return false; | ||
479 | +} | ||
480 | + | ||
481 | +static uint64_t allwinner_rtc_read(void *opaque, hwaddr offset, | ||
482 | + unsigned size) | ||
483 | +{ | ||
484 | + AwRtcState *s = AW_RTC(opaque); | ||
485 | + const AwRtcClass *c = AW_RTC_GET_CLASS(s); | ||
486 | + uint64_t val = 0; | ||
487 | + | ||
488 | + if (offset >= c->regmap_size) { | ||
489 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
490 | + __func__, (uint32_t)offset); | ||
491 | + return 0; | ||
492 | + } | ||
493 | + | ||
494 | + if (!c->regmap[offset]) { | ||
495 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid register 0x%04x\n", | ||
496 | + __func__, (uint32_t)offset); | ||
497 | + return 0; | ||
498 | + } | ||
499 | + | ||
500 | + switch (c->regmap[offset]) { | ||
501 | + case REG_LOSC: /* Low Oscillator Control */ | ||
502 | + val = s->regs[REG_LOSC]; | ||
503 | + s->regs[REG_LOSC] &= ~(REG_LOSC_YMD | REG_LOSC_HMS); | ||
504 | + break; | ||
505 | + case REG_YYMMDD: /* RTC Year-Month-Day */ | ||
506 | + case REG_HHMMSS: /* RTC Hour-Minute-Second */ | ||
507 | + case REG_GP0: /* General Purpose Register 0 */ | ||
508 | + case REG_GP1: /* General Purpose Register 1 */ | ||
509 | + case REG_GP2: /* General Purpose Register 2 */ | ||
510 | + case REG_GP3: /* General Purpose Register 3 */ | ||
511 | + val = s->regs[c->regmap[offset]]; | ||
512 | + break; | ||
513 | + default: | ||
514 | + if (!c->read(s, offset)) { | ||
515 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented register 0x%04x\n", | ||
516 | + __func__, (uint32_t)offset); | ||
517 | + } | ||
518 | + val = s->regs[c->regmap[offset]]; | ||
519 | + break; | ||
520 | + } | ||
521 | + | ||
522 | + trace_allwinner_rtc_read(offset, val); | ||
523 | + return val; | ||
524 | +} | ||
525 | + | ||
526 | +static void allwinner_rtc_write(void *opaque, hwaddr offset, | ||
527 | + uint64_t val, unsigned size) | ||
528 | +{ | ||
529 | + AwRtcState *s = AW_RTC(opaque); | ||
530 | + const AwRtcClass *c = AW_RTC_GET_CLASS(s); | ||
531 | + | ||
532 | + if (offset >= c->regmap_size) { | ||
533 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
534 | + __func__, (uint32_t)offset); | ||
172 | + return; | 535 | + return; |
173 | + } | 536 | + } |
174 | + | 537 | + |
175 | + qdev_init_gpio_out(dev, s->out_irq, s->num_lines); | 538 | + if (!c->regmap[offset]) { |
176 | +} | 539 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid register 0x%04x\n", |
177 | + | 540 | + __func__, (uint32_t)offset); |
178 | +static Property split_irq_properties[] = { | 541 | + return; |
179 | + DEFINE_PROP_UINT16("num-lines", SplitIRQ, num_lines, 1), | 542 | + } |
543 | + | ||
544 | + trace_allwinner_rtc_write(offset, val); | ||
545 | + | ||
546 | + switch (c->regmap[offset]) { | ||
547 | + case REG_YYMMDD: /* RTC Year-Month-Day */ | ||
548 | + s->regs[REG_YYMMDD] = val; | ||
549 | + s->regs[REG_LOSC] |= REG_LOSC_YMD; | ||
550 | + break; | ||
551 | + case REG_HHMMSS: /* RTC Hour-Minute-Second */ | ||
552 | + s->regs[REG_HHMMSS] = val; | ||
553 | + s->regs[REG_LOSC] |= REG_LOSC_HMS; | ||
554 | + break; | ||
555 | + case REG_GP0: /* General Purpose Register 0 */ | ||
556 | + case REG_GP1: /* General Purpose Register 1 */ | ||
557 | + case REG_GP2: /* General Purpose Register 2 */ | ||
558 | + case REG_GP3: /* General Purpose Register 3 */ | ||
559 | + s->regs[c->regmap[offset]] = val; | ||
560 | + break; | ||
561 | + default: | ||
562 | + if (!c->write(s, offset, val)) { | ||
563 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented register 0x%04x\n", | ||
564 | + __func__, (uint32_t)offset); | ||
565 | + } | ||
566 | + break; | ||
567 | + } | ||
568 | +} | ||
569 | + | ||
570 | +static const MemoryRegionOps allwinner_rtc_ops = { | ||
571 | + .read = allwinner_rtc_read, | ||
572 | + .write = allwinner_rtc_write, | ||
573 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
574 | + .valid = { | ||
575 | + .min_access_size = 4, | ||
576 | + .max_access_size = 4, | ||
577 | + }, | ||
578 | + .impl.min_access_size = 4, | ||
579 | +}; | ||
580 | + | ||
581 | +static void allwinner_rtc_reset(DeviceState *dev) | ||
582 | +{ | ||
583 | + AwRtcState *s = AW_RTC(dev); | ||
584 | + struct tm now; | ||
585 | + | ||
586 | + /* Clear registers */ | ||
587 | + memset(s->regs, 0, sizeof(s->regs)); | ||
588 | + | ||
589 | + /* Get current datetime */ | ||
590 | + qemu_get_timedate(&now, 0); | ||
591 | + | ||
592 | + /* Set RTC with current datetime */ | ||
593 | + if (s->base_year > 1900) { | ||
594 | + s->regs[REG_YYMMDD] = ((now.tm_year + 1900 - s->base_year) << 16) | | ||
595 | + ((now.tm_mon + 1) << 8) | | ||
596 | + now.tm_mday; | ||
597 | + s->regs[REG_HHMMSS] = (((now.tm_wday + 6) % 7) << 29) | | ||
598 | + (now.tm_hour << 16) | | ||
599 | + (now.tm_min << 8) | | ||
600 | + now.tm_sec; | ||
601 | + } | ||
602 | +} | ||
603 | + | ||
604 | +static void allwinner_rtc_init(Object *obj) | ||
605 | +{ | ||
606 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
607 | + AwRtcState *s = AW_RTC(obj); | ||
608 | + | ||
609 | + /* Memory mapping */ | ||
610 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_rtc_ops, s, | ||
611 | + TYPE_AW_RTC, 1 * KiB); | ||
612 | + sysbus_init_mmio(sbd, &s->iomem); | ||
613 | +} | ||
614 | + | ||
615 | +static const VMStateDescription allwinner_rtc_vmstate = { | ||
616 | + .name = "allwinner-rtc", | ||
617 | + .version_id = 1, | ||
618 | + .minimum_version_id = 1, | ||
619 | + .fields = (VMStateField[]) { | ||
620 | + VMSTATE_UINT32_ARRAY(regs, AwRtcState, AW_RTC_REGS_NUM), | ||
621 | + VMSTATE_END_OF_LIST() | ||
622 | + } | ||
623 | +}; | ||
624 | + | ||
625 | +static Property allwinner_rtc_properties[] = { | ||
626 | + DEFINE_PROP_INT32("base-year", AwRtcState, base_year, 0), | ||
180 | + DEFINE_PROP_END_OF_LIST(), | 627 | + DEFINE_PROP_END_OF_LIST(), |
181 | +}; | 628 | +}; |
182 | + | 629 | + |
183 | +static void split_irq_class_init(ObjectClass *klass, void *data) | 630 | +static void allwinner_rtc_class_init(ObjectClass *klass, void *data) |
184 | +{ | 631 | +{ |
185 | + DeviceClass *dc = DEVICE_CLASS(klass); | 632 | + DeviceClass *dc = DEVICE_CLASS(klass); |
186 | + | 633 | + |
187 | + /* No state to reset or migrate */ | 634 | + dc->reset = allwinner_rtc_reset; |
188 | + dc->props = split_irq_properties; | 635 | + dc->vmsd = &allwinner_rtc_vmstate; |
189 | + dc->realize = split_irq_realize; | 636 | + device_class_set_props(dc, allwinner_rtc_properties); |
190 | + | 637 | +} |
191 | + /* Reason: Needs to be wired up to work */ | 638 | + |
192 | + dc->user_creatable = false; | 639 | +static void allwinner_rtc_sun4i_init(Object *obj) |
193 | +} | 640 | +{ |
194 | + | 641 | + AwRtcState *s = AW_RTC(obj); |
195 | +static const TypeInfo split_irq_type_info = { | 642 | + s->base_year = 2010; |
196 | + .name = TYPE_SPLIT_IRQ, | 643 | +} |
197 | + .parent = TYPE_DEVICE, | 644 | + |
198 | + .instance_size = sizeof(SplitIRQ), | 645 | +static void allwinner_rtc_sun4i_class_init(ObjectClass *klass, void *data) |
199 | + .instance_init = split_irq_init, | 646 | +{ |
200 | + .class_init = split_irq_class_init, | 647 | + AwRtcClass *arc = AW_RTC_CLASS(klass); |
201 | +}; | 648 | + |
202 | + | 649 | + arc->regmap = allwinner_rtc_sun4i_regmap; |
203 | +static void split_irq_register_types(void) | 650 | + arc->regmap_size = sizeof(allwinner_rtc_sun4i_regmap); |
204 | +{ | 651 | + arc->read = allwinner_rtc_sun4i_read; |
205 | + type_register_static(&split_irq_type_info); | 652 | + arc->write = allwinner_rtc_sun4i_write; |
206 | +} | 653 | +} |
207 | + | 654 | + |
208 | +type_init(split_irq_register_types) | 655 | +static void allwinner_rtc_sun6i_init(Object *obj) |
656 | +{ | ||
657 | + AwRtcState *s = AW_RTC(obj); | ||
658 | + s->base_year = 1970; | ||
659 | +} | ||
660 | + | ||
661 | +static void allwinner_rtc_sun6i_class_init(ObjectClass *klass, void *data) | ||
662 | +{ | ||
663 | + AwRtcClass *arc = AW_RTC_CLASS(klass); | ||
664 | + | ||
665 | + arc->regmap = allwinner_rtc_sun6i_regmap; | ||
666 | + arc->regmap_size = sizeof(allwinner_rtc_sun6i_regmap); | ||
667 | + arc->read = allwinner_rtc_sun6i_read; | ||
668 | + arc->write = allwinner_rtc_sun6i_write; | ||
669 | +} | ||
670 | + | ||
671 | +static void allwinner_rtc_sun7i_init(Object *obj) | ||
672 | +{ | ||
673 | + AwRtcState *s = AW_RTC(obj); | ||
674 | + s->base_year = 1970; | ||
675 | +} | ||
676 | + | ||
677 | +static void allwinner_rtc_sun7i_class_init(ObjectClass *klass, void *data) | ||
678 | +{ | ||
679 | + AwRtcClass *arc = AW_RTC_CLASS(klass); | ||
680 | + allwinner_rtc_sun4i_class_init(klass, arc); | ||
681 | +} | ||
682 | + | ||
683 | +static const TypeInfo allwinner_rtc_info = { | ||
684 | + .name = TYPE_AW_RTC, | ||
685 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
686 | + .instance_init = allwinner_rtc_init, | ||
687 | + .instance_size = sizeof(AwRtcState), | ||
688 | + .class_init = allwinner_rtc_class_init, | ||
689 | + .class_size = sizeof(AwRtcClass), | ||
690 | + .abstract = true, | ||
691 | +}; | ||
692 | + | ||
693 | +static const TypeInfo allwinner_rtc_sun4i_info = { | ||
694 | + .name = TYPE_AW_RTC_SUN4I, | ||
695 | + .parent = TYPE_AW_RTC, | ||
696 | + .class_init = allwinner_rtc_sun4i_class_init, | ||
697 | + .instance_init = allwinner_rtc_sun4i_init, | ||
698 | +}; | ||
699 | + | ||
700 | +static const TypeInfo allwinner_rtc_sun6i_info = { | ||
701 | + .name = TYPE_AW_RTC_SUN6I, | ||
702 | + .parent = TYPE_AW_RTC, | ||
703 | + .class_init = allwinner_rtc_sun6i_class_init, | ||
704 | + .instance_init = allwinner_rtc_sun6i_init, | ||
705 | +}; | ||
706 | + | ||
707 | +static const TypeInfo allwinner_rtc_sun7i_info = { | ||
708 | + .name = TYPE_AW_RTC_SUN7I, | ||
709 | + .parent = TYPE_AW_RTC, | ||
710 | + .class_init = allwinner_rtc_sun7i_class_init, | ||
711 | + .instance_init = allwinner_rtc_sun7i_init, | ||
712 | +}; | ||
713 | + | ||
714 | +static void allwinner_rtc_register(void) | ||
715 | +{ | ||
716 | + type_register_static(&allwinner_rtc_info); | ||
717 | + type_register_static(&allwinner_rtc_sun4i_info); | ||
718 | + type_register_static(&allwinner_rtc_sun6i_info); | ||
719 | + type_register_static(&allwinner_rtc_sun7i_info); | ||
720 | +} | ||
721 | + | ||
722 | +type_init(allwinner_rtc_register) | ||
723 | diff --git a/hw/rtc/trace-events b/hw/rtc/trace-events | ||
724 | index XXXXXXX..XXXXXXX 100644 | ||
725 | --- a/hw/rtc/trace-events | ||
726 | +++ b/hw/rtc/trace-events | ||
727 | @@ -XXX,XX +XXX,XX @@ | ||
728 | # See docs/devel/tracing.txt for syntax documentation. | ||
729 | |||
730 | +# allwinner-rtc.c | ||
731 | +allwinner_rtc_read(uint64_t addr, uint64_t value) "addr 0x%" PRIx64 " value 0x%" PRIx64 | ||
732 | +allwinner_rtc_write(uint64_t addr, uint64_t value) "addr 0x%" PRIx64 " value 0x%" PRIx64 | ||
733 | + | ||
734 | # sun4v-rtc.c | ||
735 | sun4v_rtc_read(uint64_t addr, uint64_t value) "read: addr 0x%" PRIx64 " value 0x%" PRIx64 | ||
736 | sun4v_rtc_write(uint64_t addr, uint64_t value) "write: addr 0x%" PRIx64 " value 0x%" PRIx64 | ||
209 | -- | 737 | -- |
210 | 2.16.2 | 738 | 2.20.1 |
211 | 739 | ||
212 | 740 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | Enable it for the "any" CPU used by *-linux-user. | 3 | This test boots a Linux kernel on a OrangePi PC board and verify |
4 | the serial output is working. | ||
4 | 5 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | The kernel image and DeviceTree blob are built by the Armbian |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | project (based on Debian): |
7 | Message-id: 20180228193125.20577-17-richard.henderson@linaro.org | 8 | https://www.armbian.com/orange-pi-pc/ |
9 | |||
10 | If ARM is a target being built, "make check-acceptance" will | ||
11 | automatically include this test by the use of the "arch:arm" tags. | ||
12 | |||
13 | Alternatively, this test can be run using: | ||
14 | |||
15 | $ make check-venv | ||
16 | $ ./tests/venv/bin/avocado --show=console,app run -t machine:orangepi-pc tests/acceptance/boot_linux_console.py | ||
17 | JOB ID : 2e4d15eceb13c33672af406f08171e6e9de1414a | ||
18 | JOB LOG : ~/job-results/job-2019-12-17T05.46-2e4d15e/job.log | ||
19 | (1/1) tests/acceptance/boot_linux_console.py:BootLinuxConsole.test_arm_orangepi: | ||
20 | console: Uncompressing Linux... done, booting the kernel. | ||
21 | console: Booting Linux on physical CPU 0x0 | ||
22 | console: Linux version 4.20.7-sunxi (root@armbian.com) (gcc version 7.2.1 20171011 (Linaro GCC 7.2-2017.11)) #5.75 SMP Fri Feb 8 09:02:10 CET 2019 | ||
23 | console: CPU: ARMv7 Processor [410fc075] revision 5 (ARMv7), cr=50c5387d | ||
24 | console: CPU: div instructions available: patching division code | ||
25 | console: CPU: PIPT / VIPT nonaliasing data cache, VIPT aliasing instruction cache | ||
26 | console: OF: fdt: Machine model: Xunlong Orange Pi PC | ||
27 | console: Memory policy: Data cache writealloc | ||
28 | console: OF: reserved mem: failed to allocate memory for node 'cma@4a000000' | ||
29 | console: cma: Failed to reserve 128 MiB | ||
30 | console: psci: probing for conduit method from DT. | ||
31 | console: psci: PSCIv0.2 detected in firmware. | ||
32 | console: psci: Using standard PSCI v0.2 function IDs | ||
33 | console: psci: Trusted OS migration not required | ||
34 | console: random: get_random_bytes called from start_kernel+0x8d/0x3c2 with crng_init=0 | ||
35 | console: percpu: Embedded 18 pages/cpu @(ptrval) s41228 r8192 d24308 u73728 | ||
36 | console: Built 1 zonelists, mobility grouping on. Total pages: 32480 | ||
37 | console: Kernel command line: printk.time=0 console=ttyS0,115200 | ||
38 | PASS (8.59 s) | ||
39 | JOB TIME : 8.81 s | ||
40 | |||
41 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
42 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
43 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
44 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
45 | Message-id: 20200311221854.30370-14-nieklinnenbank@gmail.com | ||
46 | [NL: rename in commit message Raspbian to Armbian, remove vm.set_machine()] | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 47 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 48 | --- |
10 | target/arm/cpu.c | 1 + | 49 | tests/acceptance/boot_linux_console.py | 25 +++++++++++++++++++++++++ |
11 | target/arm/cpu64.c | 1 + | 50 | 1 file changed, 25 insertions(+) |
12 | 2 files changed, 2 insertions(+) | ||
13 | 51 | ||
14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 52 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py |
15 | index XXXXXXX..XXXXXXX 100644 | 53 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.c | 54 | --- a/tests/acceptance/boot_linux_console.py |
17 | +++ b/target/arm/cpu.c | 55 | +++ b/tests/acceptance/boot_linux_console.py |
18 | @@ -XXX,XX +XXX,XX @@ static void arm_any_initfn(Object *obj) | 56 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test): |
19 | set_feature(&cpu->env, ARM_FEATURE_V8_PMULL); | 57 | exec_command_and_wait_for_pattern(self, 'reboot', |
20 | set_feature(&cpu->env, ARM_FEATURE_CRC); | 58 | 'reboot: Restarting system') |
21 | set_feature(&cpu->env, ARM_FEATURE_V8_RDM); | 59 | |
22 | + set_feature(&cpu->env, ARM_FEATURE_V8_FCMA); | 60 | + def test_arm_orangepi(self): |
23 | cpu->midr = 0xffffffff; | 61 | + """ |
24 | } | 62 | + :avocado: tags=arch:arm |
25 | #endif | 63 | + :avocado: tags=machine:orangepi-pc |
26 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 64 | + """ |
27 | index XXXXXXX..XXXXXXX 100644 | 65 | + deb_url = ('https://apt.armbian.com/pool/main/l/' |
28 | --- a/target/arm/cpu64.c | 66 | + 'linux-4.20.7-sunxi/linux-image-dev-sunxi_5.75_armhf.deb') |
29 | +++ b/target/arm/cpu64.c | 67 | + deb_hash = '1334c29c44d984ffa05ed10de8c3361f33d78315' |
30 | @@ -XXX,XX +XXX,XX @@ static void aarch64_any_initfn(Object *obj) | 68 | + deb_path = self.fetch_asset(deb_url, asset_hash=deb_hash) |
31 | set_feature(&cpu->env, ARM_FEATURE_CRC); | 69 | + kernel_path = self.extract_from_deb(deb_path, |
32 | set_feature(&cpu->env, ARM_FEATURE_V8_RDM); | 70 | + '/boot/vmlinuz-4.20.7-sunxi') |
33 | set_feature(&cpu->env, ARM_FEATURE_V8_FP16); | 71 | + dtb_path = '/usr/lib/linux-image-dev-sunxi/sun8i-h3-orangepi-pc.dtb' |
34 | + set_feature(&cpu->env, ARM_FEATURE_V8_FCMA); | 72 | + dtb_path = self.extract_from_deb(deb_path, dtb_path) |
35 | cpu->ctr = 0x80038003; /* 32 byte I and D cacheline size, VIPT icache */ | 73 | + |
36 | cpu->dcz_blocksize = 7; /* 512 bytes */ | 74 | + self.vm.set_console() |
37 | } | 75 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + |
76 | + 'console=ttyS0,115200n8 ' | ||
77 | + 'earlycon=uart,mmio32,0x1c28000') | ||
78 | + self.vm.add_args('-kernel', kernel_path, | ||
79 | + '-dtb', dtb_path, | ||
80 | + '-append', kernel_command_line) | ||
81 | + self.vm.launch() | ||
82 | + console_pattern = 'Kernel command line: %s' % kernel_command_line | ||
83 | + self.wait_for_console_pattern(console_pattern) | ||
84 | + | ||
85 | def test_s390x_s390_ccw_virtio(self): | ||
86 | """ | ||
87 | :avocado: tags=arch:s390x | ||
38 | -- | 88 | -- |
39 | 2.16.2 | 89 | 2.20.1 |
40 | 90 | ||
41 | 91 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | Not enabled anywhere yet. | 3 | This test boots a Linux kernel on a OrangePi PC board and verify |
4 | the serial output is working. | ||
4 | 5 | ||
6 | The kernel image and DeviceTree blob are built by the Armbian | ||
7 | project (based on Debian): | ||
8 | https://www.armbian.com/orange-pi-pc/ | ||
9 | |||
10 | The cpio image used comes from the linux-build-test project: | ||
11 | https://github.com/groeck/linux-build-test | ||
12 | |||
13 | If ARM is a target being built, "make check-acceptance" will | ||
14 | automatically include this test by the use of the "arch:arm" tags. | ||
15 | |||
16 | Alternatively, this test can be run using: | ||
17 | |||
18 | $ avocado --show=console run -t machine:orangepi-pc tests/acceptance/boot_linux_console.py | ||
19 | console: Uncompressing Linux... done, booting the kernel. | ||
20 | console: Booting Linux on physical CPU 0x0 | ||
21 | console: Linux version 4.20.7-sunxi (root@armbian.com) (gcc version 7.2.1 20171011 (Linaro GCC 7.2-2017.11)) #5.75 SMP Fri Feb 8 09:02:10 CET 2019 | ||
22 | console: CPU: ARMv7 Processor [410fc075] revision 5 (ARMv7), cr=50c5387d | ||
23 | console: CPU: div instructions available: patching division code | ||
24 | console: CPU: PIPT / VIPT nonaliasing data cache, VIPT aliasing instruction cache | ||
25 | console: OF: fdt: Machine model: Xunlong Orange Pi PC | ||
26 | [...] | ||
27 | console: Trying to unpack rootfs image as initramfs... | ||
28 | console: Freeing initrd memory: 3256K | ||
29 | console: Freeing unused kernel memory: 1024K | ||
30 | console: Run /init as init process | ||
31 | console: mount: mounting devtmpfs on /dev failed: Device or resource busy | ||
32 | console: Starting logging: OK | ||
33 | console: Initializing random number generator... random: dd: uninitialized urandom read (512 bytes read) | ||
34 | console: done. | ||
35 | console: Starting network: OK | ||
36 | console: Found console ttyS0 | ||
37 | console: Linux version 4.20.7-sunxi (root@armbian.com) (gcc version 7.2.1 20171011 (Linaro GCC 7.2-2017.11)) #5.75 SMP Fri Feb 8 09:02:10 CET 2019 | ||
38 | console: Boot successful. | ||
39 | console: cat /proc/cpuinfo | ||
40 | console: / # cat /proc/cpuinfo | ||
41 | console: processor : 0 | ||
42 | console: model name : ARMv7 Processor rev 5 (v7l) | ||
43 | console: BogoMIPS : 125.00 | ||
44 | console: Features : half thumb fastmult vfp edsp neon vfpv3 tls vfpv4 idiva idivt vfpd32 lpae evtstrm | ||
45 | console: CPU implementer : 0x41 | ||
46 | console: CPU architecture: 7 | ||
47 | console: CPU variant : 0x0 | ||
48 | console: CPU part : 0xc07 | ||
49 | console: CPU revision : 5 | ||
50 | [...] | ||
51 | console: processor : 3 | ||
52 | console: model name : ARMv7 Processor rev 5 (v7l) | ||
53 | console: BogoMIPS : 125.00 | ||
54 | console: Features : half thumb fastmult vfp edsp neon vfpv3 tls vfpv4 idiva idivt vfpd32 lpae evtstrm | ||
55 | console: CPU implementer : 0x41 | ||
56 | console: CPU architecture: 7 | ||
57 | console: CPU variant : 0x0 | ||
58 | console: CPU part : 0xc07 | ||
59 | console: CPU revision : 5 | ||
60 | console: Hardware : Allwinner sun8i Family | ||
61 | console: Revision : 0000 | ||
62 | console: Serial : 0000000000000000 | ||
63 | console: cat /proc/iomem | ||
64 | console: / # cat /proc/iomem | ||
65 | console: 01000000-010fffff : clock@1000000 | ||
66 | console: 01c00000-01c00fff : system-control@1c00000 | ||
67 | console: 01c02000-01c02fff : dma-controller@1c02000 | ||
68 | [...] | ||
69 | console: reboot | ||
70 | console: / # reboot | ||
71 | console: / # Found console ttyS0 | ||
72 | console: Stopping network: OK | ||
73 | console: hrtimer: interrupt took 21852064 ns | ||
74 | console: Saving random seed... random: dd: uninitialized urandom read (512 bytes read) | ||
75 | console: done. | ||
76 | console: Stopping logging: OK | ||
77 | console: umount: devtmpfs busy - remounted read-only | ||
78 | console: umount: can't unmount /: Invalid argument | ||
79 | console: The system is going down NOW! | ||
80 | console: Sent SIGTERM to all processes | ||
81 | console: Sent SIGKILL to all processes | ||
82 | console: Requesting system reboot | ||
83 | console: reboot: Restarting system | ||
84 | PASS (48.32 s) | ||
85 | JOB TIME : 49.16 s | ||
86 | |||
87 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
88 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 89 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 90 | Tested-by: Alex Bennée <alex.bennee@linaro.org> |
7 | Message-id: 20180228193125.20577-11-richard.henderson@linaro.org | 91 | Message-id: 20200311221854.30370-15-nieklinnenbank@gmail.com |
92 | [NL: rename in commit message Raspbian to Armbian, remove vm.set_machine()] | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 93 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 94 | --- |
10 | target/arm/cpu.h | 1 + | 95 | tests/acceptance/boot_linux_console.py | 40 ++++++++++++++++++++++++++ |
11 | linux-user/elfload.c | 1 + | 96 | 1 file changed, 40 insertions(+) |
12 | 2 files changed, 2 insertions(+) | ||
13 | 97 | ||
14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 98 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py |
15 | index XXXXXXX..XXXXXXX 100644 | 99 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.h | 100 | --- a/tests/acceptance/boot_linux_console.py |
17 | +++ b/target/arm/cpu.h | 101 | +++ b/tests/acceptance/boot_linux_console.py |
18 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | 102 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test): |
19 | ARM_FEATURE_V8_SM4, /* implements SM4 part of v8 Crypto Extensions */ | 103 | console_pattern = 'Kernel command line: %s' % kernel_command_line |
20 | ARM_FEATURE_V8_RDM, /* implements v8.1 simd round multiply */ | 104 | self.wait_for_console_pattern(console_pattern) |
21 | ARM_FEATURE_V8_FP16, /* implements v8.2 half-precision float */ | 105 | |
22 | + ARM_FEATURE_V8_FCMA, /* has complex number part of v8.3 extensions. */ | 106 | + def test_arm_orangepi_initrd(self): |
23 | }; | 107 | + """ |
24 | 108 | + :avocado: tags=arch:arm | |
25 | static inline int arm_feature(CPUARMState *env, int feature) | 109 | + :avocado: tags=machine:orangepi-pc |
26 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | 110 | + """ |
27 | index XXXXXXX..XXXXXXX 100644 | 111 | + deb_url = ('https://apt.armbian.com/pool/main/l/' |
28 | --- a/linux-user/elfload.c | 112 | + 'linux-4.20.7-sunxi/linux-image-dev-sunxi_5.75_armhf.deb') |
29 | +++ b/linux-user/elfload.c | 113 | + deb_hash = '1334c29c44d984ffa05ed10de8c3361f33d78315' |
30 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap(void) | 114 | + deb_path = self.fetch_asset(deb_url, asset_hash=deb_hash) |
31 | GET_FEATURE(ARM_FEATURE_V8_FP16, | 115 | + kernel_path = self.extract_from_deb(deb_path, |
32 | ARM_HWCAP_A64_FPHP | ARM_HWCAP_A64_ASIMDHP); | 116 | + '/boot/vmlinuz-4.20.7-sunxi') |
33 | GET_FEATURE(ARM_FEATURE_V8_RDM, ARM_HWCAP_A64_ASIMDRDM); | 117 | + dtb_path = '/usr/lib/linux-image-dev-sunxi/sun8i-h3-orangepi-pc.dtb' |
34 | + GET_FEATURE(ARM_FEATURE_V8_FCMA, ARM_HWCAP_A64_FCMA); | 118 | + dtb_path = self.extract_from_deb(deb_path, dtb_path) |
35 | #undef GET_FEATURE | 119 | + initrd_url = ('https://github.com/groeck/linux-build-test/raw/' |
36 | 120 | + '2eb0a73b5d5a28df3170c546ddaaa9757e1e0848/rootfs/' | |
37 | return hwcaps; | 121 | + 'arm/rootfs-armv7a.cpio.gz') |
122 | + initrd_hash = '604b2e45cdf35045846b8bbfbf2129b1891bdc9c' | ||
123 | + initrd_path_gz = self.fetch_asset(initrd_url, asset_hash=initrd_hash) | ||
124 | + initrd_path = os.path.join(self.workdir, 'rootfs.cpio') | ||
125 | + archive.gzip_uncompress(initrd_path_gz, initrd_path) | ||
126 | + | ||
127 | + self.vm.set_console() | ||
128 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | ||
129 | + 'console=ttyS0,115200 ' | ||
130 | + 'panic=-1 noreboot') | ||
131 | + self.vm.add_args('-kernel', kernel_path, | ||
132 | + '-dtb', dtb_path, | ||
133 | + '-initrd', initrd_path, | ||
134 | + '-append', kernel_command_line, | ||
135 | + '-no-reboot') | ||
136 | + self.vm.launch() | ||
137 | + self.wait_for_console_pattern('Boot successful.') | ||
138 | + | ||
139 | + exec_command_and_wait_for_pattern(self, 'cat /proc/cpuinfo', | ||
140 | + 'Allwinner sun8i Family') | ||
141 | + exec_command_and_wait_for_pattern(self, 'cat /proc/iomem', | ||
142 | + 'system-control@1c00000') | ||
143 | + exec_command_and_wait_for_pattern(self, 'reboot', | ||
144 | + 'reboot: Restarting system') | ||
145 | + | ||
146 | def test_s390x_s390_ccw_virtio(self): | ||
147 | """ | ||
148 | :avocado: tags=arch:s390x | ||
38 | -- | 149 | -- |
39 | 2.16.2 | 150 | 2.20.1 |
40 | 151 | ||
41 | 152 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | Enable it for the "any" CPU used by *-linux-user. | 3 | The kernel image and DeviceTree blob are built by the Armbian |
4 | project (based on Debian): | ||
5 | https://www.armbian.com/orange-pi-pc/ | ||
4 | 6 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | The SD image is from the kernelci.org project: |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | https://kernelci.org/faq/#the-code |
7 | Message-id: 20180228193125.20577-10-richard.henderson@linaro.org | 9 | |
10 | If ARM is a target being built, "make check-acceptance" will | ||
11 | automatically include this test by the use of the "arch:arm" tags. | ||
12 | |||
13 | Alternatively, this test can be run using: | ||
14 | |||
15 | $ avocado --show=console run -t machine:orangepi-pc tests/acceptance/boot_linux_console.py | ||
16 | console: Uncompressing Linux... done, booting the kernel. | ||
17 | console: Booting Linux on physical CPU 0x0 | ||
18 | console: Linux version 4.20.7-sunxi (root@armbian.com) (gcc version 7.2.1 20171011 (Linaro GCC 7.2-2017.11)) #5.75 SMP Fri Feb 8 09:02:10 CET 2019 | ||
19 | console: CPU: ARMv7 Processor [410fc075] revision 5 (ARMv7), cr=50c5387d | ||
20 | [...] | ||
21 | console: sunxi-wdt 1c20ca0.watchdog: Watchdog enabled (timeout=16 sec, nowayout=0) | ||
22 | console: sunxi-mmc 1c0f000.mmc: Linked as a consumer to regulator.2 | ||
23 | console: sunxi-mmc 1c0f000.mmc: Got CD GPIO | ||
24 | console: ledtrig-cpu: registered to indicate activity on CPUs | ||
25 | console: hidraw: raw HID events driver (C) Jiri Kosina | ||
26 | console: usbcore: registered new interface driver usbhid | ||
27 | console: usbhid: USB HID core driver | ||
28 | console: Initializing XFRM netlink socket | ||
29 | console: sunxi-mmc 1c0f000.mmc: initialized, max. request size: 16384 KB | ||
30 | console: NET: Registered protocol family 10 | ||
31 | console: mmc0: host does not support reading read-only switch, assuming write-enable | ||
32 | console: mmc0: Problem switching card into high-speed mode! | ||
33 | console: mmc0: new SD card at address 4567 | ||
34 | console: mmcblk0: mmc0:4567 QEMU! 60.0 MiB | ||
35 | [...] | ||
36 | console: EXT4-fs (mmcblk0): mounting ext2 file system using the ext4 subsystem | ||
37 | console: EXT4-fs (mmcblk0): mounted filesystem without journal. Opts: (null) | ||
38 | console: VFS: Mounted root (ext2 filesystem) on device 179:0. | ||
39 | console: Run /sbin/init as init process | ||
40 | console: EXT4-fs (mmcblk0): re-mounted. Opts: block_validity,barrier,user_xattr,acl | ||
41 | console: Starting syslogd: OK | ||
42 | console: Starting klogd: OK | ||
43 | console: Populating /dev using udev: udevd[203]: starting version 3.2.7 | ||
44 | console: /bin/sh: can't access tty; job control turned off | ||
45 | console: cat /proc/partitions | ||
46 | console: / # cat /proc/partitions | ||
47 | console: major minor #blocks name | ||
48 | console: 1 0 4096 ram0 | ||
49 | console: 1 1 4096 ram1 | ||
50 | console: 1 2 4096 ram2 | ||
51 | console: 1 3 4096 ram3 | ||
52 | console: 179 0 61440 mmcblk0 | ||
53 | console: reboot | ||
54 | console: / # reboot | ||
55 | console: umount: devtmpfs busy - remounted read-only | ||
56 | console: EXT4-fs (mmcblk0): re-mounted. Opts: (null) | ||
57 | console: The system is going down NOW! | ||
58 | console: Sent SIGTERM to all processes | ||
59 | console: Sent SIGKILL to all processes | ||
60 | console: Requesting system reboot | ||
61 | console: reboot: Restarting system | ||
62 | JOB TIME : 68.64 s | ||
63 | |||
64 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
65 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
66 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
67 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
68 | Message-id: 20200311221854.30370-16-nieklinnenbank@gmail.com | ||
69 | [NL: rename in commit message Raspbian to Armbian, remove vm.set_machine()] | ||
70 | [NL: extend test with ethernet device checks] | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 71 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 72 | --- |
10 | target/arm/cpu.c | 1 + | 73 | tests/acceptance/boot_linux_console.py | 47 ++++++++++++++++++++++++++ |
11 | target/arm/cpu64.c | 1 + | 74 | 1 file changed, 47 insertions(+) |
12 | 2 files changed, 2 insertions(+) | ||
13 | 75 | ||
14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 76 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py |
15 | index XXXXXXX..XXXXXXX 100644 | 77 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.c | 78 | --- a/tests/acceptance/boot_linux_console.py |
17 | +++ b/target/arm/cpu.c | 79 | +++ b/tests/acceptance/boot_linux_console.py |
18 | @@ -XXX,XX +XXX,XX @@ static void arm_any_initfn(Object *obj) | 80 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test): |
19 | set_feature(&cpu->env, ARM_FEATURE_V8_SHA256); | 81 | exec_command_and_wait_for_pattern(self, 'reboot', |
20 | set_feature(&cpu->env, ARM_FEATURE_V8_PMULL); | 82 | 'reboot: Restarting system') |
21 | set_feature(&cpu->env, ARM_FEATURE_CRC); | 83 | |
22 | + set_feature(&cpu->env, ARM_FEATURE_V8_RDM); | 84 | + def test_arm_orangepi_sd(self): |
23 | cpu->midr = 0xffffffff; | 85 | + """ |
24 | } | 86 | + :avocado: tags=arch:arm |
25 | #endif | 87 | + :avocado: tags=machine:orangepi-pc |
26 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 88 | + """ |
27 | index XXXXXXX..XXXXXXX 100644 | 89 | + deb_url = ('https://apt.armbian.com/pool/main/l/' |
28 | --- a/target/arm/cpu64.c | 90 | + 'linux-4.20.7-sunxi/linux-image-dev-sunxi_5.75_armhf.deb') |
29 | +++ b/target/arm/cpu64.c | 91 | + deb_hash = '1334c29c44d984ffa05ed10de8c3361f33d78315' |
30 | @@ -XXX,XX +XXX,XX @@ static void aarch64_any_initfn(Object *obj) | 92 | + deb_path = self.fetch_asset(deb_url, asset_hash=deb_hash) |
31 | set_feature(&cpu->env, ARM_FEATURE_V8_SM4); | 93 | + kernel_path = self.extract_from_deb(deb_path, |
32 | set_feature(&cpu->env, ARM_FEATURE_V8_PMULL); | 94 | + '/boot/vmlinuz-4.20.7-sunxi') |
33 | set_feature(&cpu->env, ARM_FEATURE_CRC); | 95 | + dtb_path = '/usr/lib/linux-image-dev-sunxi/sun8i-h3-orangepi-pc.dtb' |
34 | + set_feature(&cpu->env, ARM_FEATURE_V8_RDM); | 96 | + dtb_path = self.extract_from_deb(deb_path, dtb_path) |
35 | set_feature(&cpu->env, ARM_FEATURE_V8_FP16); | 97 | + rootfs_url = ('http://storage.kernelci.org/images/rootfs/buildroot/' |
36 | cpu->ctr = 0x80038003; /* 32 byte I and D cacheline size, VIPT icache */ | 98 | + 'kci-2019.02/armel/base/rootfs.ext2.xz') |
37 | cpu->dcz_blocksize = 7; /* 512 bytes */ | 99 | + rootfs_hash = '692510cb625efda31640d1de0a8d60e26040f061' |
100 | + rootfs_path_xz = self.fetch_asset(rootfs_url, asset_hash=rootfs_hash) | ||
101 | + rootfs_path = os.path.join(self.workdir, 'rootfs.cpio') | ||
102 | + archive.lzma_uncompress(rootfs_path_xz, rootfs_path) | ||
103 | + | ||
104 | + self.vm.set_console() | ||
105 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | ||
106 | + 'console=ttyS0,115200 ' | ||
107 | + 'root=/dev/mmcblk0 rootwait rw ' | ||
108 | + 'panic=-1 noreboot') | ||
109 | + self.vm.add_args('-kernel', kernel_path, | ||
110 | + '-dtb', dtb_path, | ||
111 | + '-drive', 'file=' + rootfs_path + ',if=sd,format=raw', | ||
112 | + '-append', kernel_command_line, | ||
113 | + '-no-reboot') | ||
114 | + self.vm.launch() | ||
115 | + shell_ready = "/bin/sh: can't access tty; job control turned off" | ||
116 | + self.wait_for_console_pattern(shell_ready) | ||
117 | + | ||
118 | + exec_command_and_wait_for_pattern(self, 'cat /proc/cpuinfo', | ||
119 | + 'Allwinner sun8i Family') | ||
120 | + exec_command_and_wait_for_pattern(self, 'cat /proc/partitions', | ||
121 | + 'mmcblk0') | ||
122 | + exec_command_and_wait_for_pattern(self, 'ifconfig eth0 up', | ||
123 | + 'eth0: Link is Up') | ||
124 | + exec_command_and_wait_for_pattern(self, 'udhcpc eth0', | ||
125 | + 'udhcpc: lease of 10.0.2.15 obtained') | ||
126 | + exec_command_and_wait_for_pattern(self, 'ping -c 3 10.0.2.2', | ||
127 | + '3 packets transmitted, 3 packets received, 0% packet loss') | ||
128 | + exec_command_and_wait_for_pattern(self, 'reboot', | ||
129 | + 'reboot: Restarting system') | ||
130 | + | ||
131 | def test_s390x_s390_ccw_virtio(self): | ||
132 | """ | ||
133 | :avocado: tags=arch:s390x | ||
38 | -- | 134 | -- |
39 | 2.16.2 | 135 | 2.20.1 |
40 | 136 | ||
41 | 137 | diff view generated by jsdifflib |
1 | The function qdev_init_gpio_in_named() passes the DeviceState pointer | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | as the opaque data pointor for the irq handler function. Usually | ||
3 | this is what you want, but in some cases it would be helpful to use | ||
4 | some other data pointer. | ||
5 | 2 | ||
6 | Add a new function qdev_init_gpio_in_named_with_opaque() which allows | 3 | This test boots Ubuntu Bionic on a OrangePi PC board. |
7 | the caller to specify the data pointer they want. | ||
8 | 4 | ||
5 | As it requires 1GB of storage, and is slow, this test is disabled | ||
6 | on automatic CI testing. | ||
7 | |||
8 | It is useful for workstation testing. Currently Avocado timeouts too | ||
9 | quickly, so we can't run userland commands. | ||
10 | |||
11 | The kernel image and DeviceTree blob are built by the Armbian | ||
12 | project (based on Debian): | ||
13 | https://www.armbian.com/orange-pi-pc/ | ||
14 | |||
15 | The Ubuntu image is downloaded from: | ||
16 | https://dl.armbian.com/orangepipc/Bionic_current | ||
17 | |||
18 | This test can be run using: | ||
19 | |||
20 | $ AVOCADO_ALLOW_LARGE_STORAGE=yes \ | ||
21 | avocado --show=app,console run -t machine:orangepi-pc \ | ||
22 | tests/acceptance/boot_linux_console.py | ||
23 | console: U-Boot SPL 2019.04-armbian (Nov 18 2019 - 23:08:35 +0100) | ||
24 | console: DRAM: 1024 MiB | ||
25 | console: Failed to set core voltage! Can't set CPU frequency | ||
26 | console: Trying to boot from MMC1 | ||
27 | console: U-Boot 2019.04-armbian (Nov 18 2019 - 23:08:35 +0100) Allwinner Technology | ||
28 | console: CPU: Allwinner H3 (SUN8I 0000) | ||
29 | console: Model: Xunlong Orange Pi PC | ||
30 | console: DRAM: 1 GiB | ||
31 | console: MMC: mmc@1c0f000: 0 | ||
32 | [...] | ||
33 | console: Uncompressing Linux... done, booting the kernel. | ||
34 | console: Booting Linux on physical CPU 0x0 | ||
35 | console: Linux version 5.3.9-sunxi (root@builder) (gcc version 8.3.0 (GNU Toolchain for the A-profile Architecture 8.3-2019.03 (arm-rel-8.36))) #19.11.3 SMP Mon Nov 18 18:49:43 CET 2019 | ||
36 | console: CPU: ARMv7 Processor [410fc075] revision 5 (ARMv7), cr=50c5387d | ||
37 | console: CPU: div instructions available: patching division code | ||
38 | console: CPU: PIPT / VIPT nonaliasing data cache, VIPT aliasing instruction cache | ||
39 | console: OF: fdt: Machine model: Xunlong Orange Pi PC | ||
40 | [...] | ||
41 | console: EXT4-fs (mmcblk0p1): mounted filesystem with writeback data mode. Opts: (null) | ||
42 | console: done. | ||
43 | console: Begin: Running /scripts/local-bottom ... done. | ||
44 | console: Begin: Running /scripts/init-bottom ... done. | ||
45 | console: systemd[1]: systemd 237 running in system mode. (...) | ||
46 | console: systemd[1]: Detected architecture arm. | ||
47 | console: Welcome to Ubuntu 18.04.3 LTS! | ||
48 | console: systemd[1]: Set hostname to <orangepipc>. | ||
49 | |||
50 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
51 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
52 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
53 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
54 | Message-id: 20200311221854.30370-17-nieklinnenbank@gmail.com | ||
55 | [NL: rename in commit message Raspbian to Armbian, remove vm.set_machine()] | ||
56 | [NL: changed test to boot from SD card via BootROM, added check for 7z] | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 57 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20180220180325.29818-12-peter.maydell@linaro.org | ||
13 | --- | 58 | --- |
14 | include/hw/qdev-core.h | 30 ++++++++++++++++++++++++++++-- | 59 | tests/acceptance/boot_linux_console.py | 48 ++++++++++++++++++++++++++ |
15 | hw/core/qdev.c | 8 +++++--- | 60 | 1 file changed, 48 insertions(+) |
16 | 2 files changed, 33 insertions(+), 5 deletions(-) | ||
17 | 61 | ||
18 | diff --git a/include/hw/qdev-core.h b/include/hw/qdev-core.h | 62 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py |
19 | index XXXXXXX..XXXXXXX 100644 | 63 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/include/hw/qdev-core.h | 64 | --- a/tests/acceptance/boot_linux_console.py |
21 | +++ b/include/hw/qdev-core.h | 65 | +++ b/tests/acceptance/boot_linux_console.py |
22 | @@ -XXX,XX +XXX,XX @@ BusState *qdev_get_child_bus(DeviceState *dev, const char *name); | 66 | @@ -XXX,XX +XXX,XX @@ from avocado_qemu import exec_command_and_wait_for_pattern |
23 | /* GPIO inputs also double as IRQ sinks. */ | 67 | from avocado_qemu import wait_for_console_pattern |
24 | void qdev_init_gpio_in(DeviceState *dev, qemu_irq_handler handler, int n); | 68 | from avocado.utils import process |
25 | void qdev_init_gpio_out(DeviceState *dev, qemu_irq *pins, int n); | 69 | from avocado.utils import archive |
26 | -void qdev_init_gpio_in_named(DeviceState *dev, qemu_irq_handler handler, | 70 | +from avocado.utils.path import find_command, CmdNotFoundError |
27 | - const char *name, int n); | 71 | |
28 | void qdev_init_gpio_out_named(DeviceState *dev, qemu_irq *pins, | 72 | +P7ZIP_AVAILABLE = True |
29 | const char *name, int n); | 73 | +try: |
30 | +/** | 74 | + find_command('7z') |
31 | + * qdev_init_gpio_in_named_with_opaque: create an array of input GPIO lines | 75 | +except CmdNotFoundError: |
32 | + * for the specified device | 76 | + P7ZIP_AVAILABLE = False |
33 | + * | 77 | |
34 | + * @dev: Device to create input GPIOs for | 78 | class BootLinuxConsole(Test): |
35 | + * @handler: Function to call when GPIO line value is set | 79 | """ |
36 | + * @opaque: Opaque data pointer to pass to @handler | 80 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test): |
37 | + * @name: Name of the GPIO input (must be unique for this device) | 81 | exec_command_and_wait_for_pattern(self, 'reboot', |
38 | + * @n: Number of GPIO lines in this input set | 82 | 'reboot: Restarting system') |
39 | + */ | 83 | |
40 | +void qdev_init_gpio_in_named_with_opaque(DeviceState *dev, | 84 | + @skipUnless(os.getenv('AVOCADO_ALLOW_LARGE_STORAGE'), 'storage limited') |
41 | + qemu_irq_handler handler, | 85 | + @skipUnless(P7ZIP_AVAILABLE, '7z not installed') |
42 | + void *opaque, | 86 | + def test_arm_orangepi_bionic(self): |
43 | + const char *name, int n); | 87 | + """ |
88 | + :avocado: tags=arch:arm | ||
89 | + :avocado: tags=machine:orangepi-pc | ||
90 | + """ | ||
44 | + | 91 | + |
45 | +/** | 92 | + # This test download a 196MB compressed image and expand it to 932MB... |
46 | + * qdev_init_gpio_in_named: create an array of input GPIO lines | 93 | + image_url = ('https://dl.armbian.com/orangepipc/archive/' |
47 | + * for the specified device | 94 | + 'Armbian_19.11.3_Orangepipc_bionic_current_5.3.9.7z') |
48 | + * | 95 | + image_hash = '196a8ffb72b0123d92cea4a070894813d305c71e' |
49 | + * Like qdev_init_gpio_in_named_with_opaque(), but the opaque pointer | 96 | + image_path_7z = self.fetch_asset(image_url, asset_hash=image_hash) |
50 | + * passed to the handler is @dev (which is the most commonly desired behaviour). | 97 | + image_name = 'Armbian_19.11.3_Orangepipc_bionic_current_5.3.9.img' |
51 | + */ | 98 | + image_path = os.path.join(self.workdir, image_name) |
52 | +static inline void qdev_init_gpio_in_named(DeviceState *dev, | 99 | + process.run("7z e -o%s %s" % (self.workdir, image_path_7z)) |
53 | + qemu_irq_handler handler, | 100 | + |
54 | + const char *name, int n) | 101 | + self.vm.set_console() |
55 | +{ | 102 | + self.vm.add_args('-drive', 'file=' + image_path + ',if=sd,format=raw', |
56 | + qdev_init_gpio_in_named_with_opaque(dev, handler, dev, name, n); | 103 | + '-nic', 'user', |
57 | +} | 104 | + '-no-reboot') |
58 | 105 | + self.vm.launch() | |
59 | void qdev_pass_gpios(DeviceState *dev, DeviceState *container, | 106 | + |
60 | const char *name); | 107 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + |
61 | diff --git a/hw/core/qdev.c b/hw/core/qdev.c | 108 | + 'console=ttyS0,115200 ' |
62 | index XXXXXXX..XXXXXXX 100644 | 109 | + 'loglevel=7 ' |
63 | --- a/hw/core/qdev.c | 110 | + 'nosmp ' |
64 | +++ b/hw/core/qdev.c | 111 | + 'systemd.default_timeout_start_sec=9000 ' |
65 | @@ -XXX,XX +XXX,XX @@ static NamedGPIOList *qdev_get_named_gpio_list(DeviceState *dev, | 112 | + 'systemd.mask=armbian-zram-config.service ' |
66 | return ngl; | 113 | + 'systemd.mask=armbian-ramlog.service') |
67 | } | 114 | + |
68 | 115 | + self.wait_for_console_pattern('U-Boot SPL') | |
69 | -void qdev_init_gpio_in_named(DeviceState *dev, qemu_irq_handler handler, | 116 | + self.wait_for_console_pattern('Autoboot in ') |
70 | - const char *name, int n) | 117 | + exec_command_and_wait_for_pattern(self, ' ', '=>') |
71 | +void qdev_init_gpio_in_named_with_opaque(DeviceState *dev, | 118 | + exec_command_and_wait_for_pattern(self, "setenv extraargs '" + |
72 | + qemu_irq_handler handler, | 119 | + kernel_command_line + "'", '=>') |
73 | + void *opaque, | 120 | + exec_command_and_wait_for_pattern(self, 'boot', 'Starting kernel ...'); |
74 | + const char *name, int n) | 121 | + |
75 | { | 122 | + self.wait_for_console_pattern('systemd[1]: Set hostname ' + |
76 | int i; | 123 | + 'to <orangepipc>') |
77 | NamedGPIOList *gpio_list = qdev_get_named_gpio_list(dev, name); | 124 | + self.wait_for_console_pattern('Starting Load Kernel Modules...') |
78 | 125 | + | |
79 | assert(gpio_list->num_out == 0 || !name); | 126 | def test_s390x_s390_ccw_virtio(self): |
80 | gpio_list->in = qemu_extend_irqs(gpio_list->in, gpio_list->num_in, handler, | 127 | """ |
81 | - dev, n); | 128 | :avocado: tags=arch:s390x |
82 | + opaque, n); | ||
83 | |||
84 | if (!name) { | ||
85 | name = "unnamed-gpio-in"; | ||
86 | -- | 129 | -- |
87 | 2.16.2 | 130 | 2.20.1 |
88 | 131 | ||
89 | 132 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | Include the U bit in the switches rather than testing separately. | 3 | This test boots U-Boot then NetBSD (stored on a SD card) on |
4 | a OrangePi PC board. | ||
4 | 5 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | As it requires ~1.3GB of storage, it is disabled by default. |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | |
7 | Message-id: 20180228193125.20577-3-richard.henderson@linaro.org | 8 | U-Boot is built by the Debian project [1], and the SD card image |
9 | is provided by the NetBSD organization [2]. | ||
10 | |||
11 | Once the compressed SD card image is downloaded (304MB) and | ||
12 | extracted, this test is fast: | ||
13 | |||
14 | $ AVOCADO_ALLOW_LARGE_STORAGE=yes \ | ||
15 | avocado --show=app,console run -t machine:orangepi-pc \ | ||
16 | tests/acceptance/boot_linux_console.py | ||
17 | console: U-Boot SPL 2020.01+dfsg-1 (Jan 08 2020 - 08:19:44 +0000) | ||
18 | console: DRAM: 1024 MiB | ||
19 | console: U-Boot 2020.01+dfsg-1 (Jan 08 2020 - 08:19:44 +0000) Allwinner Technology | ||
20 | console: CPU: Allwinner H3 (SUN8I 0000) | ||
21 | console: scanning bus usb@1c1b000 for devices... 1 USB Device(s) found | ||
22 | console: scanning bus usb@1c1d000 for devices... 1 USB Device(s) found | ||
23 | console: scanning usb for storage devices... 0 Storage Device(s) found | ||
24 | console: Hit any key to stop autoboot: 0 | ||
25 | console: => setenv bootargs root=ld0a | ||
26 | console: => setenv kernel netbsd-GENERIC.ub | ||
27 | console: => setenv fdtfile dtb/sun8i-h3-orangepi-pc.dtb | ||
28 | console: => boot | ||
29 | console: ## Booting kernel from Legacy Image at 42000000 ... | ||
30 | console: Image Name: NetBSD/earmv7hf 9.0_RC1 | ||
31 | console: Image Type: ARM Linux Kernel Image (no loading done) (uncompressed) | ||
32 | console: XIP Kernel Image (no loading done) | ||
33 | console: Loading Device Tree to 49ff6000, end 49fffe01 ... OK | ||
34 | console: Starting kernel ... | ||
35 | console: [ 1.0000000] NetBSD/evbarm (fdt) booting ... | ||
36 | console: [ 1.0000000] NetBSD 9.0 (GENERIC) #0: Fri Feb 14 00:06:28 UTC 2020 | ||
37 | console: [ 1.0000000] mkrepro@mkrepro.NetBSD.org:/usr/src/sys/arch/evbarm/compile/GENERIC | ||
38 | console: [ 1.0000000] total memory = 1024 MB | ||
39 | console: [ 1.0000000] avail memory = 1003 MB | ||
40 | console: [ 1.0000000] armfdt0 (root) | ||
41 | console: [ 1.0000000] simplebus0 at armfdt0: Xunlong Orange Pi PC | ||
42 | console: [ 1.0000000] cpu0 at cpus0: Cortex-A7 r0p5 (Cortex V7A core) | ||
43 | console: [ 1.0000000] cpu0: DC enabled IC enabled WB enabled LABT branch prediction enabled | ||
44 | console: [ 1.0000000] cpu0: 32KB/64B 2-way L1 VIPT Instruction cache | ||
45 | console: [ 1.0000000] cpu0: 32KB/64B 2-way write-back-locking-C L1 PIPT Data cache | ||
46 | console: [ 1.0000000] cpu0: 2304KB/64B 16-way write-through L2 PIPT Unified cache | ||
47 | console: [ 1.0000000] vfp0 at cpu0: NEON MPE (VFP 3.0+), rounding, NaN propagation, denormals | ||
48 | ... | ||
49 | console: [ 2.3812082] sdmmc0: SD card status: 4-bit, C0 | ||
50 | console: [ 2.3812082] ld0 at sdmmc0: <0xaa:0x5859:QEMU!:0x01:0xdeadbeef:0x062> | ||
51 | console: [ 2.4012856] ld0: 1226 MB, 622 cyl, 64 head, 63 sec, 512 bytes/sect x 2511872 sectors | ||
52 | console: [ 2.5321222] ld0: 4-bit width, High-Speed/SDR25, 50.000 MHz | ||
53 | console: [ 3.1068718] WARNING: 4 errors while detecting hardware; check system log. | ||
54 | console: [ 3.1179868] boot device: ld0 | ||
55 | console: [ 3.1470623] root on ld0a dumps on ld0b | ||
56 | console: [ 3.2464436] root file system type: ffs | ||
57 | console: [ 3.2897123] kern.module.path=/stand/evbarm/9.0/modules | ||
58 | console: Mon Feb 17 20:33:35 UTC 2020 | ||
59 | console: Starting root file system check: | ||
60 | PASS (35.96 s) | ||
61 | RESULTS : PASS 1 | ERROR 0 | FAIL 0 | SKIP 0 | WARN 0 | INTERRUPT 0 | CANCEL 0 | ||
62 | JOB TIME : 36.09 s | ||
63 | |||
64 | Note, this test only took ~65 seconds to run on Travis-CI, see: [3]. | ||
65 | |||
66 | This test is based on a description from Niek Linnenbank from [4]. | ||
67 | |||
68 | [1] https://wiki.debian.org/InstallingDebianOn/Allwinner#Creating_a_bootable_SD_Card_with_u-boot | ||
69 | [2] https://wiki.netbsd.org/ports/evbarm/allwinner/ | ||
70 | [3] https://travis-ci.org/philmd/qemu/jobs/638823612#L3778 | ||
71 | [4] https://www.mail-archive.com/qemu-devel@nongnu.org/msg669347.html | ||
72 | |||
73 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
74 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
75 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
76 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
77 | Message-id: 20200311221854.30370-18-nieklinnenbank@gmail.com | ||
78 | [NL: changed test to use NetBSD 9.0 final release and -global allwinner-rtc.base-year] | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 79 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 80 | --- |
10 | target/arm/translate-a64.c | 129 +++++++++++++++++++++------------------------ | 81 | tests/acceptance/boot_linux_console.py | 70 ++++++++++++++++++++++++++ |
11 | 1 file changed, 61 insertions(+), 68 deletions(-) | 82 | 1 file changed, 70 insertions(+) |
12 | 83 | ||
13 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 84 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py |
14 | index XXXXXXX..XXXXXXX 100644 | 85 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate-a64.c | 86 | --- a/tests/acceptance/boot_linux_console.py |
16 | +++ b/target/arm/translate-a64.c | 87 | +++ b/tests/acceptance/boot_linux_console.py |
17 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | 88 | @@ -XXX,XX +XXX,XX @@ import shutil |
18 | int index; | 89 | from avocado import skipUnless |
19 | TCGv_ptr fpst; | 90 | from avocado_qemu import Test |
20 | 91 | from avocado_qemu import exec_command_and_wait_for_pattern | |
21 | - switch (opcode) { | 92 | +from avocado_qemu import interrupt_interactive_console_until_pattern |
22 | - case 0x0: /* MLA */ | 93 | from avocado_qemu import wait_for_console_pattern |
23 | - case 0x4: /* MLS */ | 94 | from avocado.utils import process |
24 | - if (!u || is_scalar) { | 95 | from avocado.utils import archive |
25 | + switch (16 * u + opcode) { | 96 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test): |
26 | + case 0x08: /* MUL */ | 97 | 'to <orangepipc>') |
27 | + case 0x10: /* MLA */ | 98 | self.wait_for_console_pattern('Starting Load Kernel Modules...') |
28 | + case 0x14: /* MLS */ | 99 | |
29 | + if (is_scalar) { | 100 | + @skipUnless(os.getenv('AVOCADO_ALLOW_LARGE_STORAGE'), 'storage limited') |
30 | unallocated_encoding(s); | 101 | + def test_arm_orangepi_uboot_netbsd9(self): |
31 | return; | 102 | + """ |
32 | } | 103 | + :avocado: tags=arch:arm |
33 | break; | 104 | + :avocado: tags=machine:orangepi-pc |
34 | - case 0x2: /* SMLAL, SMLAL2, UMLAL, UMLAL2 */ | 105 | + """ |
35 | - case 0x6: /* SMLSL, SMLSL2, UMLSL, UMLSL2 */ | 106 | + # This test download a 304MB compressed image and expand it to 1.3GB... |
36 | - case 0xa: /* SMULL, SMULL2, UMULL, UMULL2 */ | 107 | + deb_url = ('http://snapshot.debian.org/archive/debian/' |
37 | + case 0x02: /* SMLAL, SMLAL2 */ | 108 | + '20200108T145233Z/pool/main/u/u-boot/' |
38 | + case 0x12: /* UMLAL, UMLAL2 */ | 109 | + 'u-boot-sunxi_2020.01%2Bdfsg-1_armhf.deb') |
39 | + case 0x06: /* SMLSL, SMLSL2 */ | 110 | + deb_hash = 'f67f404a80753ca3d1258f13e38f2b060e13db99' |
40 | + case 0x16: /* UMLSL, UMLSL2 */ | 111 | + deb_path = self.fetch_asset(deb_url, asset_hash=deb_hash) |
41 | + case 0x0a: /* SMULL, SMULL2 */ | 112 | + # We use the common OrangePi PC 'plus' build of U-Boot for our secondary |
42 | + case 0x1a: /* UMULL, UMULL2 */ | 113 | + # program loader (SPL). We will then set the path to the more specific |
43 | if (is_scalar) { | 114 | + # OrangePi "PC" device tree blob with 'setenv fdtfile' in U-Boot prompt, |
44 | unallocated_encoding(s); | 115 | + # before to boot NetBSD. |
45 | return; | 116 | + uboot_path = '/usr/lib/u-boot/orangepi_plus/u-boot-sunxi-with-spl.bin' |
46 | } | 117 | + uboot_path = self.extract_from_deb(deb_path, uboot_path) |
47 | is_long = true; | 118 | + image_url = ('https://cdn.netbsd.org/pub/NetBSD/NetBSD-9.0/' |
48 | break; | 119 | + 'evbarm-earmv7hf/binary/gzimg/armv7.img.gz') |
49 | - case 0x3: /* SQDMLAL, SQDMLAL2 */ | 120 | + image_hash = '2babb29d36d8360adcb39c09e31060945259917a' |
50 | - case 0x7: /* SQDMLSL, SQDMLSL2 */ | 121 | + image_path_gz = self.fetch_asset(image_url, asset_hash=image_hash) |
51 | - case 0xb: /* SQDMULL, SQDMULL2 */ | 122 | + image_path = os.path.join(self.workdir, 'armv7.img') |
52 | + case 0x03: /* SQDMLAL, SQDMLAL2 */ | 123 | + image_drive_args = 'if=sd,format=raw,snapshot=on,file=' + image_path |
53 | + case 0x07: /* SQDMLSL, SQDMLSL2 */ | 124 | + archive.gzip_uncompress(image_path_gz, image_path) |
54 | + case 0x0b: /* SQDMULL, SQDMULL2 */ | 125 | + |
55 | is_long = true; | 126 | + # dd if=u-boot-sunxi-with-spl.bin of=armv7.img bs=1K seek=8 conv=notrunc |
56 | - /* fall through */ | 127 | + with open(uboot_path, 'rb') as f_in: |
57 | - case 0xc: /* SQDMULH */ | 128 | + with open(image_path, 'r+b') as f_out: |
58 | - case 0xd: /* SQRDMULH */ | 129 | + f_out.seek(8 * 1024) |
59 | - if (u) { | 130 | + shutil.copyfileobj(f_in, f_out) |
60 | - unallocated_encoding(s); | 131 | + |
61 | - return; | 132 | + # Extend image, to avoid that NetBSD thinks the partition |
62 | - } | 133 | + # inside the image is larger than device size itself |
63 | break; | 134 | + f_out.seek(0, 2) |
64 | - case 0x8: /* MUL */ | 135 | + f_out.seek(64 * 1024 * 1024, 1) |
65 | - if (u || is_scalar) { | 136 | + f_out.write(bytearray([0x00])) |
66 | - unallocated_encoding(s); | 137 | + |
67 | - return; | 138 | + self.vm.set_console() |
68 | - } | 139 | + self.vm.add_args('-nic', 'user', |
69 | + case 0x0c: /* SQDMULH */ | 140 | + '-drive', image_drive_args, |
70 | + case 0x0d: /* SQRDMULH */ | 141 | + '-global', 'allwinner-rtc.base-year=2000', |
71 | break; | 142 | + '-no-reboot') |
72 | - case 0x1: /* FMLA */ | 143 | + self.vm.launch() |
73 | - case 0x5: /* FMLS */ | 144 | + wait_for_console_pattern(self, 'U-Boot 2020.01+dfsg-1') |
74 | - if (u) { | 145 | + interrupt_interactive_console_until_pattern(self, |
75 | - unallocated_encoding(s); | 146 | + 'Hit any key to stop autoboot:', |
76 | - return; | 147 | + 'switch to partitions #0, OK') |
77 | - } | 148 | + |
78 | - /* fall through */ | 149 | + exec_command_and_wait_for_pattern(self, '', '=>') |
79 | - case 0x9: /* FMUL, FMULX */ | 150 | + cmd = 'setenv bootargs root=ld0a' |
80 | + case 0x01: /* FMLA */ | 151 | + exec_command_and_wait_for_pattern(self, cmd, '=>') |
81 | + case 0x05: /* FMLS */ | 152 | + cmd = 'setenv kernel netbsd-GENERIC.ub' |
82 | + case 0x09: /* FMUL */ | 153 | + exec_command_and_wait_for_pattern(self, cmd, '=>') |
83 | + case 0x19: /* FMULX */ | 154 | + cmd = 'setenv fdtfile dtb/sun8i-h3-orangepi-pc.dtb' |
84 | if (size == 1) { | 155 | + exec_command_and_wait_for_pattern(self, cmd, '=>') |
85 | unallocated_encoding(s); | 156 | + cmd = ("setenv bootcmd 'fatload mmc 0:1 ${kernel_addr_r} ${kernel}; " |
86 | return; | 157 | + "fatload mmc 0:1 ${fdt_addr_r} ${fdtfile}; " |
87 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | 158 | + "fdt addr ${fdt_addr_r}; " |
88 | 159 | + "bootm ${kernel_addr_r} - ${fdt_addr_r}'") | |
89 | read_vec_element(s, tcg_op, rn, pass, MO_64); | 160 | + exec_command_and_wait_for_pattern(self, cmd, '=>') |
90 | 161 | + | |
91 | - switch (opcode) { | 162 | + exec_command_and_wait_for_pattern(self, 'boot', |
92 | - case 0x5: /* FMLS */ | 163 | + 'Booting kernel from Legacy Image') |
93 | + switch (16 * u + opcode) { | 164 | + wait_for_console_pattern(self, 'Starting kernel ...') |
94 | + case 0x05: /* FMLS */ | 165 | + wait_for_console_pattern(self, 'NetBSD 9.0 (GENERIC)') |
95 | /* As usual for ARM, separate negation for fused multiply-add */ | 166 | + # Wait for user-space |
96 | gen_helper_vfp_negd(tcg_op, tcg_op); | 167 | + wait_for_console_pattern(self, 'Starting root file system check') |
97 | /* fall through */ | 168 | + |
98 | - case 0x1: /* FMLA */ | 169 | def test_s390x_s390_ccw_virtio(self): |
99 | + case 0x01: /* FMLA */ | 170 | """ |
100 | read_vec_element(s, tcg_res, rd, pass, MO_64); | 171 | :avocado: tags=arch:s390x |
101 | gen_helper_vfp_muladdd(tcg_res, tcg_op, tcg_idx, tcg_res, fpst); | ||
102 | break; | ||
103 | - case 0x9: /* FMUL, FMULX */ | ||
104 | - if (u) { | ||
105 | - gen_helper_vfp_mulxd(tcg_res, tcg_op, tcg_idx, fpst); | ||
106 | - } else { | ||
107 | - gen_helper_vfp_muld(tcg_res, tcg_op, tcg_idx, fpst); | ||
108 | - } | ||
109 | + case 0x09: /* FMUL */ | ||
110 | + gen_helper_vfp_muld(tcg_res, tcg_op, tcg_idx, fpst); | ||
111 | + break; | ||
112 | + case 0x19: /* FMULX */ | ||
113 | + gen_helper_vfp_mulxd(tcg_res, tcg_op, tcg_idx, fpst); | ||
114 | break; | ||
115 | default: | ||
116 | g_assert_not_reached(); | ||
117 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
118 | |||
119 | read_vec_element_i32(s, tcg_op, rn, pass, is_scalar ? size : MO_32); | ||
120 | |||
121 | - switch (opcode) { | ||
122 | - case 0x0: /* MLA */ | ||
123 | - case 0x4: /* MLS */ | ||
124 | - case 0x8: /* MUL */ | ||
125 | + switch (16 * u + opcode) { | ||
126 | + case 0x08: /* MUL */ | ||
127 | + case 0x10: /* MLA */ | ||
128 | + case 0x14: /* MLS */ | ||
129 | { | ||
130 | static NeonGenTwoOpFn * const fns[2][2] = { | ||
131 | { gen_helper_neon_add_u16, gen_helper_neon_sub_u16 }, | ||
132 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
133 | genfn(tcg_res, tcg_op, tcg_res); | ||
134 | break; | ||
135 | } | ||
136 | - case 0x5: /* FMLS */ | ||
137 | - case 0x1: /* FMLA */ | ||
138 | + case 0x05: /* FMLS */ | ||
139 | + case 0x01: /* FMLA */ | ||
140 | read_vec_element_i32(s, tcg_res, rd, pass, | ||
141 | is_scalar ? size : MO_32); | ||
142 | switch (size) { | ||
143 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
144 | g_assert_not_reached(); | ||
145 | } | ||
146 | break; | ||
147 | - case 0x9: /* FMUL, FMULX */ | ||
148 | + case 0x09: /* FMUL */ | ||
149 | switch (size) { | ||
150 | case 1: | ||
151 | - if (u) { | ||
152 | - if (is_scalar) { | ||
153 | - gen_helper_advsimd_mulxh(tcg_res, tcg_op, | ||
154 | - tcg_idx, fpst); | ||
155 | - } else { | ||
156 | - gen_helper_advsimd_mulx2h(tcg_res, tcg_op, | ||
157 | - tcg_idx, fpst); | ||
158 | - } | ||
159 | + if (is_scalar) { | ||
160 | + gen_helper_advsimd_mulh(tcg_res, tcg_op, | ||
161 | + tcg_idx, fpst); | ||
162 | } else { | ||
163 | - if (is_scalar) { | ||
164 | - gen_helper_advsimd_mulh(tcg_res, tcg_op, | ||
165 | - tcg_idx, fpst); | ||
166 | - } else { | ||
167 | - gen_helper_advsimd_mul2h(tcg_res, tcg_op, | ||
168 | - tcg_idx, fpst); | ||
169 | - } | ||
170 | + gen_helper_advsimd_mul2h(tcg_res, tcg_op, | ||
171 | + tcg_idx, fpst); | ||
172 | } | ||
173 | break; | ||
174 | case 2: | ||
175 | - if (u) { | ||
176 | - gen_helper_vfp_mulxs(tcg_res, tcg_op, tcg_idx, fpst); | ||
177 | - } else { | ||
178 | - gen_helper_vfp_muls(tcg_res, tcg_op, tcg_idx, fpst); | ||
179 | - } | ||
180 | + gen_helper_vfp_muls(tcg_res, tcg_op, tcg_idx, fpst); | ||
181 | break; | ||
182 | default: | ||
183 | g_assert_not_reached(); | ||
184 | } | ||
185 | break; | ||
186 | - case 0xc: /* SQDMULH */ | ||
187 | + case 0x19: /* FMULX */ | ||
188 | + switch (size) { | ||
189 | + case 1: | ||
190 | + if (is_scalar) { | ||
191 | + gen_helper_advsimd_mulxh(tcg_res, tcg_op, | ||
192 | + tcg_idx, fpst); | ||
193 | + } else { | ||
194 | + gen_helper_advsimd_mulx2h(tcg_res, tcg_op, | ||
195 | + tcg_idx, fpst); | ||
196 | + } | ||
197 | + break; | ||
198 | + case 2: | ||
199 | + gen_helper_vfp_mulxs(tcg_res, tcg_op, tcg_idx, fpst); | ||
200 | + break; | ||
201 | + default: | ||
202 | + g_assert_not_reached(); | ||
203 | + } | ||
204 | + break; | ||
205 | + case 0x0c: /* SQDMULH */ | ||
206 | if (size == 1) { | ||
207 | gen_helper_neon_qdmulh_s16(tcg_res, cpu_env, | ||
208 | tcg_op, tcg_idx); | ||
209 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
210 | tcg_op, tcg_idx); | ||
211 | } | ||
212 | break; | ||
213 | - case 0xd: /* SQRDMULH */ | ||
214 | + case 0x0d: /* SQRDMULH */ | ||
215 | if (size == 1) { | ||
216 | gen_helper_neon_qrdmulh_s16(tcg_res, cpu_env, | ||
217 | tcg_op, tcg_idx); | ||
218 | -- | 172 | -- |
219 | 2.16.2 | 173 | 2.20.1 |
220 | 174 | ||
221 | 175 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | The Xunlong Orange Pi PC machine is a functional ARM machine | ||
4 | based on the Allwinner H3 System-on-Chip. It supports mainline | ||
5 | Linux, U-Boot, NetBSD and is covered by acceptance tests. | ||
6 | |||
7 | This commit adds a documentation text file with a description | ||
8 | of the machine and instructions for the user. | ||
9 | |||
10 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
3 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 11 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 12 | Message-id: 20200311221854.30370-19-nieklinnenbank@gmail.com |
5 | Message-id: 20180228193125.20577-5-richard.henderson@linaro.org | 13 | [PMM: moved file into docs/system/arm to match the reorg |
14 | of the arm target part of the docs; tweaked heading to | ||
15 | match other boards] | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 17 | --- |
8 | target/arm/Makefile.objs | 2 +- | 18 | MAINTAINERS | 1 + |
9 | target/arm/helper.h | 4 ++ | 19 | docs/system/arm/orangepi.rst | 253 +++++++++++++++++++++++++++++++++++ |
10 | target/arm/translate-a64.c | 84 ++++++++++++++++++++++++++++++++++ | 20 | docs/system/target-arm.rst | 2 + |
11 | target/arm/vec_helper.c | 109 +++++++++++++++++++++++++++++++++++++++++++++ | 21 | 3 files changed, 256 insertions(+) |
12 | 4 files changed, 198 insertions(+), 1 deletion(-) | 22 | create mode 100644 docs/system/arm/orangepi.rst |
13 | create mode 100644 target/arm/vec_helper.c | 23 | |
14 | 24 | diff --git a/MAINTAINERS b/MAINTAINERS | |
15 | diff --git a/target/arm/Makefile.objs b/target/arm/Makefile.objs | ||
16 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/Makefile.objs | 26 | --- a/MAINTAINERS |
18 | +++ b/target/arm/Makefile.objs | 27 | +++ b/MAINTAINERS |
19 | @@ -XXX,XX +XXX,XX @@ obj-$(call land,$(CONFIG_KVM),$(call lnot,$(TARGET_AARCH64))) += kvm32.o | 28 | @@ -XXX,XX +XXX,XX @@ S: Maintained |
20 | obj-$(call land,$(CONFIG_KVM),$(TARGET_AARCH64)) += kvm64.o | 29 | F: hw/*/allwinner-h3* |
21 | obj-$(call lnot,$(CONFIG_KVM)) += kvm-stub.o | 30 | F: include/hw/*/allwinner-h3* |
22 | obj-y += translate.o op_helper.o helper.o cpu.o | 31 | F: hw/arm/orangepi.c |
23 | -obj-y += neon_helper.o iwmmxt_helper.o | 32 | +F: docs/system/orangepi.rst |
24 | +obj-y += neon_helper.o iwmmxt_helper.o vec_helper.o | 33 | |
25 | obj-y += gdbstub.o | 34 | ARM PrimeCell and CMSDK devices |
26 | obj-$(TARGET_AARCH64) += cpu64.o translate-a64.o helper-a64.o gdbstub64.o | 35 | M: Peter Maydell <peter.maydell@linaro.org> |
27 | obj-y += crypto_helper.o | 36 | diff --git a/docs/system/arm/orangepi.rst b/docs/system/arm/orangepi.rst |
28 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/target/arm/helper.h | ||
31 | +++ b/target/arm/helper.h | ||
32 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_1(neon_rbit_u8, TCG_CALL_NO_RWG_SE, i32, i32) | ||
33 | |||
34 | DEF_HELPER_3(neon_qdmulh_s16, i32, env, i32, i32) | ||
35 | DEF_HELPER_3(neon_qrdmulh_s16, i32, env, i32, i32) | ||
36 | +DEF_HELPER_4(neon_qrdmlah_s16, i32, env, i32, i32, i32) | ||
37 | +DEF_HELPER_4(neon_qrdmlsh_s16, i32, env, i32, i32, i32) | ||
38 | DEF_HELPER_3(neon_qdmulh_s32, i32, env, i32, i32) | ||
39 | DEF_HELPER_3(neon_qrdmulh_s32, i32, env, i32, i32) | ||
40 | +DEF_HELPER_4(neon_qrdmlah_s32, i32, env, s32, s32, s32) | ||
41 | +DEF_HELPER_4(neon_qrdmlsh_s32, i32, env, s32, s32, s32) | ||
42 | |||
43 | DEF_HELPER_1(neon_narrow_u8, i32, i64) | ||
44 | DEF_HELPER_1(neon_narrow_u16, i32, i64) | ||
45 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/target/arm/translate-a64.c | ||
48 | +++ b/target/arm/translate-a64.c | ||
49 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_three_reg_same_fp16(DisasContext *s, | ||
50 | tcg_temp_free_ptr(fpst); | ||
51 | } | ||
52 | |||
53 | +/* AdvSIMD scalar three same extra | ||
54 | + * 31 30 29 28 24 23 22 21 20 16 15 14 11 10 9 5 4 0 | ||
55 | + * +-----+---+-----------+------+---+------+---+--------+---+----+----+ | ||
56 | + * | 0 1 | U | 1 1 1 1 0 | size | 0 | Rm | 1 | opcode | 1 | Rn | Rd | | ||
57 | + * +-----+---+-----------+------+---+------+---+--------+---+----+----+ | ||
58 | + */ | ||
59 | +static void disas_simd_scalar_three_reg_same_extra(DisasContext *s, | ||
60 | + uint32_t insn) | ||
61 | +{ | ||
62 | + int rd = extract32(insn, 0, 5); | ||
63 | + int rn = extract32(insn, 5, 5); | ||
64 | + int opcode = extract32(insn, 11, 4); | ||
65 | + int rm = extract32(insn, 16, 5); | ||
66 | + int size = extract32(insn, 22, 2); | ||
67 | + bool u = extract32(insn, 29, 1); | ||
68 | + TCGv_i32 ele1, ele2, ele3; | ||
69 | + TCGv_i64 res; | ||
70 | + int feature; | ||
71 | + | ||
72 | + switch (u * 16 + opcode) { | ||
73 | + case 0x10: /* SQRDMLAH (vector) */ | ||
74 | + case 0x11: /* SQRDMLSH (vector) */ | ||
75 | + if (size != 1 && size != 2) { | ||
76 | + unallocated_encoding(s); | ||
77 | + return; | ||
78 | + } | ||
79 | + feature = ARM_FEATURE_V8_RDM; | ||
80 | + break; | ||
81 | + default: | ||
82 | + unallocated_encoding(s); | ||
83 | + return; | ||
84 | + } | ||
85 | + if (!arm_dc_feature(s, feature)) { | ||
86 | + unallocated_encoding(s); | ||
87 | + return; | ||
88 | + } | ||
89 | + if (!fp_access_check(s)) { | ||
90 | + return; | ||
91 | + } | ||
92 | + | ||
93 | + /* Do a single operation on the lowest element in the vector. | ||
94 | + * We use the standard Neon helpers and rely on 0 OP 0 == 0 | ||
95 | + * with no side effects for all these operations. | ||
96 | + * OPTME: special-purpose helpers would avoid doing some | ||
97 | + * unnecessary work in the helper for the 16 bit cases. | ||
98 | + */ | ||
99 | + ele1 = tcg_temp_new_i32(); | ||
100 | + ele2 = tcg_temp_new_i32(); | ||
101 | + ele3 = tcg_temp_new_i32(); | ||
102 | + | ||
103 | + read_vec_element_i32(s, ele1, rn, 0, size); | ||
104 | + read_vec_element_i32(s, ele2, rm, 0, size); | ||
105 | + read_vec_element_i32(s, ele3, rd, 0, size); | ||
106 | + | ||
107 | + switch (opcode) { | ||
108 | + case 0x0: /* SQRDMLAH */ | ||
109 | + if (size == 1) { | ||
110 | + gen_helper_neon_qrdmlah_s16(ele3, cpu_env, ele1, ele2, ele3); | ||
111 | + } else { | ||
112 | + gen_helper_neon_qrdmlah_s32(ele3, cpu_env, ele1, ele2, ele3); | ||
113 | + } | ||
114 | + break; | ||
115 | + case 0x1: /* SQRDMLSH */ | ||
116 | + if (size == 1) { | ||
117 | + gen_helper_neon_qrdmlsh_s16(ele3, cpu_env, ele1, ele2, ele3); | ||
118 | + } else { | ||
119 | + gen_helper_neon_qrdmlsh_s32(ele3, cpu_env, ele1, ele2, ele3); | ||
120 | + } | ||
121 | + break; | ||
122 | + default: | ||
123 | + g_assert_not_reached(); | ||
124 | + } | ||
125 | + tcg_temp_free_i32(ele1); | ||
126 | + tcg_temp_free_i32(ele2); | ||
127 | + | ||
128 | + res = tcg_temp_new_i64(); | ||
129 | + tcg_gen_extu_i32_i64(res, ele3); | ||
130 | + tcg_temp_free_i32(ele3); | ||
131 | + | ||
132 | + write_fp_dreg(s, rd, res); | ||
133 | + tcg_temp_free_i64(res); | ||
134 | +} | ||
135 | + | ||
136 | static void handle_2misc_64(DisasContext *s, int opcode, bool u, | ||
137 | TCGv_i64 tcg_rd, TCGv_i64 tcg_rn, | ||
138 | TCGv_i32 tcg_rmode, TCGv_ptr tcg_fpstatus) | ||
139 | @@ -XXX,XX +XXX,XX @@ static const AArch64DecodeTable data_proc_simd[] = { | ||
140 | { 0x0e000800, 0xbf208c00, disas_simd_zip_trn }, | ||
141 | { 0x2e000000, 0xbf208400, disas_simd_ext }, | ||
142 | { 0x5e200400, 0xdf200400, disas_simd_scalar_three_reg_same }, | ||
143 | + { 0x5e008400, 0xdf208400, disas_simd_scalar_three_reg_same_extra }, | ||
144 | { 0x5e200000, 0xdf200c00, disas_simd_scalar_three_reg_diff }, | ||
145 | { 0x5e200800, 0xdf3e0c00, disas_simd_scalar_two_reg_misc }, | ||
146 | { 0x5e300800, 0xdf3e0c00, disas_simd_scalar_pairwise }, | ||
147 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
148 | new file mode 100644 | 37 | new file mode 100644 |
149 | index XXXXXXX..XXXXXXX | 38 | index XXXXXXX..XXXXXXX |
150 | --- /dev/null | 39 | --- /dev/null |
151 | +++ b/target/arm/vec_helper.c | 40 | +++ b/docs/system/arm/orangepi.rst |
152 | @@ -XXX,XX +XXX,XX @@ | 41 | @@ -XXX,XX +XXX,XX @@ |
153 | +/* | 42 | +Orange Pi PC (``orangepi-pc``) |
154 | + * ARM AdvSIMD / SVE Vector Operations | 43 | +^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ |
155 | + * | 44 | + |
156 | + * Copyright (c) 2018 Linaro | 45 | +The Xunlong Orange Pi PC is an Allwinner H3 System on Chip |
157 | + * | 46 | +based embedded computer with mainline support in both U-Boot |
158 | + * This library is free software; you can redistribute it and/or | 47 | +and Linux. The board comes with a Quad Core Cortex-A7 @ 1.3GHz, |
159 | + * modify it under the terms of the GNU Lesser General Public | 48 | +1GiB RAM, 100Mbit ethernet, USB, SD/MMC, USB, HDMI and |
160 | + * License as published by the Free Software Foundation; either | 49 | +various other I/O. |
161 | + * version 2 of the License, or (at your option) any later version. | 50 | + |
162 | + * | 51 | +Supported devices |
163 | + * This library is distributed in the hope that it will be useful, | 52 | +""""""""""""""""" |
164 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | 53 | + |
165 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | 54 | +The Orange Pi PC machine supports the following devices: |
166 | + * Lesser General Public License for more details. | 55 | + |
167 | + * | 56 | + * SMP (Quad Core Cortex-A7) |
168 | + * You should have received a copy of the GNU Lesser General Public | 57 | + * Generic Interrupt Controller configuration |
169 | + * License along with this library; if not, see <http://www.gnu.org/licenses/>. | 58 | + * SRAM mappings |
170 | + */ | 59 | + * SDRAM controller |
171 | + | 60 | + * Real Time Clock |
172 | +#include "qemu/osdep.h" | 61 | + * Timer device (re-used from Allwinner A10) |
173 | +#include "cpu.h" | 62 | + * UART |
174 | +#include "exec/exec-all.h" | 63 | + * SD/MMC storage controller |
175 | +#include "exec/helper-proto.h" | 64 | + * EMAC ethernet |
176 | +#include "tcg/tcg-gvec-desc.h" | 65 | + * USB 2.0 interfaces |
177 | + | 66 | + * Clock Control Unit |
178 | + | 67 | + * System Control module |
179 | +#define SET_QC() env->vfp.xregs[ARM_VFP_FPSCR] |= CPSR_Q | 68 | + * Security Identifier device |
180 | + | 69 | + |
181 | +/* Signed saturating rounding doubling multiply-accumulate high half, 16-bit */ | 70 | +Limitations |
182 | +static uint16_t inl_qrdmlah_s16(CPUARMState *env, int16_t src1, | 71 | +""""""""""" |
183 | + int16_t src2, int16_t src3) | 72 | + |
184 | +{ | 73 | +Currently, Orange Pi PC does *not* support the following features: |
185 | + /* Simplify: | 74 | + |
186 | + * = ((a3 << 16) + ((e1 * e2) << 1) + (1 << 15)) >> 16 | 75 | +- Graphical output via HDMI, GPU and/or the Display Engine |
187 | + * = ((a3 << 15) + (e1 * e2) + (1 << 14)) >> 15 | 76 | +- Audio output |
188 | + */ | 77 | +- Hardware Watchdog |
189 | + int32_t ret = (int32_t)src1 * src2; | 78 | + |
190 | + ret = ((int32_t)src3 << 15) + ret + (1 << 14); | 79 | +Also see the 'unimplemented' array in the Allwinner H3 SoC module |
191 | + ret >>= 15; | 80 | +for a complete list of unimplemented I/O devices: ``./hw/arm/allwinner-h3.c`` |
192 | + if (ret != (int16_t)ret) { | 81 | + |
193 | + SET_QC(); | 82 | +Boot options |
194 | + ret = (ret < 0 ? -0x8000 : 0x7fff); | 83 | +"""""""""""" |
195 | + } | 84 | + |
196 | + return ret; | 85 | +The Orange Pi PC machine can start using the standard -kernel functionality |
197 | +} | 86 | +for loading a Linux kernel or ELF executable. Additionally, the Orange Pi PC |
198 | + | 87 | +machine can also emulate the BootROM which is present on an actual Allwinner H3 |
199 | +uint32_t HELPER(neon_qrdmlah_s16)(CPUARMState *env, uint32_t src1, | 88 | +based SoC, which loads the bootloader from a SD card, specified via the -sd argument |
200 | + uint32_t src2, uint32_t src3) | 89 | +to qemu-system-arm. |
201 | +{ | 90 | + |
202 | + uint16_t e1 = inl_qrdmlah_s16(env, src1, src2, src3); | 91 | +Machine-specific options |
203 | + uint16_t e2 = inl_qrdmlah_s16(env, src1 >> 16, src2 >> 16, src3 >> 16); | 92 | +"""""""""""""""""""""""" |
204 | + return deposit32(e1, 16, 16, e2); | 93 | + |
205 | +} | 94 | +The following machine-specific options are supported: |
206 | + | 95 | + |
207 | +/* Signed saturating rounding doubling multiply-subtract high half, 16-bit */ | 96 | +- allwinner-rtc.base-year=YYYY |
208 | +static uint16_t inl_qrdmlsh_s16(CPUARMState *env, int16_t src1, | 97 | + |
209 | + int16_t src2, int16_t src3) | 98 | + The Allwinner RTC device is automatically created by the Orange Pi PC machine |
210 | +{ | 99 | + and uses a default base year value which can be overridden using the 'base-year' property. |
211 | + /* Similarly, using subtraction: | 100 | + The base year is the actual represented year when the RTC year value is zero. |
212 | + * = ((a3 << 16) - ((e1 * e2) << 1) + (1 << 15)) >> 16 | 101 | + This option can be used in case the target operating system driver uses a different |
213 | + * = ((a3 << 15) - (e1 * e2) + (1 << 14)) >> 15 | 102 | + base year value. The minimum value for the base year is 1900. |
214 | + */ | 103 | + |
215 | + int32_t ret = (int32_t)src1 * src2; | 104 | +- allwinner-sid.identifier=abcd1122-a000-b000-c000-12345678ffff |
216 | + ret = ((int32_t)src3 << 15) - ret + (1 << 14); | 105 | + |
217 | + ret >>= 15; | 106 | + The Security Identifier value can be read by the guest. |
218 | + if (ret != (int16_t)ret) { | 107 | + For example, U-Boot uses it to determine a unique MAC address. |
219 | + SET_QC(); | 108 | + |
220 | + ret = (ret < 0 ? -0x8000 : 0x7fff); | 109 | +The above machine-specific options can be specified in qemu-system-arm |
221 | + } | 110 | +via the '-global' argument, for example: |
222 | + return ret; | 111 | + |
223 | +} | 112 | +.. code-block:: bash |
224 | + | 113 | + |
225 | +uint32_t HELPER(neon_qrdmlsh_s16)(CPUARMState *env, uint32_t src1, | 114 | + $ qemu-system-arm -M orangepi-pc -sd mycard.img \ |
226 | + uint32_t src2, uint32_t src3) | 115 | + -global allwinner-rtc.base-year=2000 |
227 | +{ | 116 | + |
228 | + uint16_t e1 = inl_qrdmlsh_s16(env, src1, src2, src3); | 117 | +Running mainline Linux |
229 | + uint16_t e2 = inl_qrdmlsh_s16(env, src1 >> 16, src2 >> 16, src3 >> 16); | 118 | +"""""""""""""""""""""" |
230 | + return deposit32(e1, 16, 16, e2); | 119 | + |
231 | +} | 120 | +Mainline Linux kernels from 4.19 up to latest master are known to work. |
232 | + | 121 | +To build a Linux mainline kernel that can be booted by the Orange Pi PC machine, |
233 | +/* Signed saturating rounding doubling multiply-accumulate high half, 32-bit */ | 122 | +simply configure the kernel using the sunxi_defconfig configuration: |
234 | +uint32_t HELPER(neon_qrdmlah_s32)(CPUARMState *env, int32_t src1, | 123 | + |
235 | + int32_t src2, int32_t src3) | 124 | +.. code-block:: bash |
236 | +{ | 125 | + |
237 | + /* Simplify similarly to int_qrdmlah_s16 above. */ | 126 | + $ ARCH=arm CROSS_COMPILE=arm-linux-gnueabi- make mrproper |
238 | + int64_t ret = (int64_t)src1 * src2; | 127 | + $ ARCH=arm CROSS_COMPILE=arm-linux-gnueabi- make sunxi_defconfig |
239 | + ret = ((int64_t)src3 << 31) + ret + (1 << 30); | 128 | + |
240 | + ret >>= 31; | 129 | +To be able to use USB storage, you need to manually enable the corresponding |
241 | + if (ret != (int32_t)ret) { | 130 | +configuration item. Start the kconfig configuration tool: |
242 | + SET_QC(); | 131 | + |
243 | + ret = (ret < 0 ? INT32_MIN : INT32_MAX); | 132 | +.. code-block:: bash |
244 | + } | 133 | + |
245 | + return ret; | 134 | + $ ARCH=arm CROSS_COMPILE=arm-linux-gnueabi- make menuconfig |
246 | +} | 135 | + |
247 | + | 136 | +Navigate to the following item, enable it and save your configuration: |
248 | +/* Signed saturating rounding doubling multiply-subtract high half, 32-bit */ | 137 | + |
249 | +uint32_t HELPER(neon_qrdmlsh_s32)(CPUARMState *env, int32_t src1, | 138 | + Device Drivers > USB support > USB Mass Storage support |
250 | + int32_t src2, int32_t src3) | 139 | + |
251 | +{ | 140 | +Build the Linux kernel with: |
252 | + /* Simplify similarly to int_qrdmlsh_s16 above. */ | 141 | + |
253 | + int64_t ret = (int64_t)src1 * src2; | 142 | +.. code-block:: bash |
254 | + ret = ((int64_t)src3 << 31) - ret + (1 << 30); | 143 | + |
255 | + ret >>= 31; | 144 | + $ ARCH=arm CROSS_COMPILE=arm-linux-gnueabi- make |
256 | + if (ret != (int32_t)ret) { | 145 | + |
257 | + SET_QC(); | 146 | +To boot the newly build linux kernel in QEMU with the Orange Pi PC machine, use: |
258 | + ret = (ret < 0 ? INT32_MIN : INT32_MAX); | 147 | + |
259 | + } | 148 | +.. code-block:: bash |
260 | + return ret; | 149 | + |
261 | +} | 150 | + $ qemu-system-arm -M orangepi-pc -nic user -nographic \ |
151 | + -kernel /path/to/linux/arch/arm/boot/zImage \ | ||
152 | + -append 'console=ttyS0,115200' \ | ||
153 | + -dtb /path/to/linux/arch/arm/boot/dts/sun8i-h3-orangepi-pc.dtb | ||
154 | + | ||
155 | +Orange Pi PC images | ||
156 | +""""""""""""""""""" | ||
157 | + | ||
158 | +Note that the mainline kernel does not have a root filesystem. You may provide it | ||
159 | +with an official Orange Pi PC image from the official website: | ||
160 | + | ||
161 | + http://www.orangepi.org/downloadresources/ | ||
162 | + | ||
163 | +Another possibility is to run an Armbian image for Orange Pi PC which | ||
164 | +can be downloaded from: | ||
165 | + | ||
166 | + https://www.armbian.com/orange-pi-pc/ | ||
167 | + | ||
168 | +Alternatively, you can also choose to build you own image with buildroot | ||
169 | +using the orangepi_pc_defconfig. Also see https://buildroot.org for more information. | ||
170 | + | ||
171 | +You can choose to attach the selected image either as an SD card or as USB mass storage. | ||
172 | +For example, to boot using the Orange Pi PC Debian image on SD card, simply add the -sd | ||
173 | +argument and provide the proper root= kernel parameter: | ||
174 | + | ||
175 | +.. code-block:: bash | ||
176 | + | ||
177 | + $ qemu-system-arm -M orangepi-pc -nic user -nographic \ | ||
178 | + -kernel /path/to/linux/arch/arm/boot/zImage \ | ||
179 | + -append 'console=ttyS0,115200 root=/dev/mmcblk0p2' \ | ||
180 | + -dtb /path/to/linux/arch/arm/boot/dts/sun8i-h3-orangepi-pc.dtb \ | ||
181 | + -sd OrangePi_pc_debian_stretch_server_linux5.3.5_v1.0.img | ||
182 | + | ||
183 | +To attach the image as an USB mass storage device to the machine, | ||
184 | +simply append to the command: | ||
185 | + | ||
186 | +.. code-block:: bash | ||
187 | + | ||
188 | + -drive if=none,id=stick,file=myimage.img \ | ||
189 | + -device usb-storage,bus=usb-bus.0,drive=stick | ||
190 | + | ||
191 | +Instead of providing a custom Linux kernel via the -kernel command you may also | ||
192 | +choose to let the Orange Pi PC machine load the bootloader from SD card, just like | ||
193 | +a real board would do using the BootROM. Simply pass the selected image via the -sd | ||
194 | +argument and remove the -kernel, -append, -dbt and -initrd arguments: | ||
195 | + | ||
196 | +.. code-block:: bash | ||
197 | + | ||
198 | + $ qemu-system-arm -M orangepi-pc -nic user -nographic \ | ||
199 | + -sd Armbian_19.11.3_Orangepipc_buster_current_5.3.9.img | ||
200 | + | ||
201 | +Note that both the official Orange Pi PC images and Armbian images start | ||
202 | +a lot of userland programs via systemd. Depending on the host hardware and OS, | ||
203 | +they may be slow to emulate, especially due to emulating the 4 cores. | ||
204 | +To help reduce the performance slow down due to emulating the 4 cores, you can | ||
205 | +give the following kernel parameters via U-Boot (or via -append): | ||
206 | + | ||
207 | +.. code-block:: bash | ||
208 | + | ||
209 | + => setenv extraargs 'systemd.default_timeout_start_sec=9000 loglevel=7 nosmp console=ttyS0,115200' | ||
210 | + | ||
211 | +Running U-Boot | ||
212 | +"""""""""""""" | ||
213 | + | ||
214 | +U-Boot mainline can be build and configured using the orangepi_pc_defconfig | ||
215 | +using similar commands as describe above for Linux. Note that it is recommended | ||
216 | +for development/testing to select the following configuration setting in U-Boot: | ||
217 | + | ||
218 | + Device Tree Control > Provider for DTB for DT Control > Embedded DTB | ||
219 | + | ||
220 | +To start U-Boot using the Orange Pi PC machine, provide the | ||
221 | +u-boot binary to the -kernel argument: | ||
222 | + | ||
223 | +.. code-block:: bash | ||
224 | + | ||
225 | + $ qemu-system-arm -M orangepi-pc -nic user -nographic \ | ||
226 | + -kernel /path/to/uboot/u-boot -sd disk.img | ||
227 | + | ||
228 | +Use the following U-boot commands to load and boot a Linux kernel from SD card: | ||
229 | + | ||
230 | +.. code-block:: bash | ||
231 | + | ||
232 | + => setenv bootargs console=ttyS0,115200 | ||
233 | + => ext2load mmc 0 0x42000000 zImage | ||
234 | + => ext2load mmc 0 0x43000000 sun8i-h3-orangepi-pc.dtb | ||
235 | + => bootz 0x42000000 - 0x43000000 | ||
236 | + | ||
237 | +Running NetBSD | ||
238 | +"""""""""""""" | ||
239 | + | ||
240 | +The NetBSD operating system also includes support for Allwinner H3 based boards, | ||
241 | +including the Orange Pi PC. NetBSD 9.0 is known to work best for the Orange Pi PC | ||
242 | +board and provides a fully working system with serial console, networking and storage. | ||
243 | +For the Orange Pi PC machine, get the 'evbarm-earmv7hf' based image from: | ||
244 | + | ||
245 | + https://cdn.netbsd.org/pub/NetBSD/NetBSD-9.0/evbarm-earmv7hf/binary/gzimg/armv7.img.gz | ||
246 | + | ||
247 | +The image requires manually installing U-Boot in the image. Build U-Boot with | ||
248 | +the orangepi_pc_defconfig configuration as described in the previous section. | ||
249 | +Next, unzip the NetBSD image and write the U-Boot binary including SPL using: | ||
250 | + | ||
251 | +.. code-block:: bash | ||
252 | + | ||
253 | + $ gunzip armv7.img.gz | ||
254 | + $ dd if=/path/to/u-boot-sunxi-with-spl.bin of=armv7.img bs=1024 seek=8 conv=notrunc | ||
255 | + | ||
256 | +Finally, before starting the machine the SD image must be extended such | ||
257 | +that the NetBSD kernel will not conclude the NetBSD partition is larger than | ||
258 | +the emulated SD card: | ||
259 | + | ||
260 | +.. code-block:: bash | ||
261 | + | ||
262 | + $ dd if=/dev/zero bs=1M count=64 >> armv7.img | ||
263 | + | ||
264 | +Start the machine using the following command: | ||
265 | + | ||
266 | +.. code-block:: bash | ||
267 | + | ||
268 | + $ qemu-system-arm -M orangepi-pc -nic user -nographic \ | ||
269 | + -sd armv7.img -global allwinner-rtc.base-year=2000 | ||
270 | + | ||
271 | +At the U-Boot stage, interrupt the automatic boot process by pressing a key | ||
272 | +and set the following environment variables before booting: | ||
273 | + | ||
274 | +.. code-block:: bash | ||
275 | + | ||
276 | + => setenv bootargs root=ld0a | ||
277 | + => setenv kernel netbsd-GENERIC.ub | ||
278 | + => setenv fdtfile dtb/sun8i-h3-orangepi-pc.dtb | ||
279 | + => setenv bootcmd 'fatload mmc 0:1 ${kernel_addr_r} ${kernel}; fatload mmc 0:1 ${fdt_addr_r} ${fdtfile}; fdt addr ${fdt_addr_r}; bootm ${kernel_addr_r} - ${fdt_addr_r}' | ||
280 | + | ||
281 | +Optionally you may save the environment variables to SD card with 'saveenv'. | ||
282 | +To continue booting simply give the 'boot' command and NetBSD boots. | ||
283 | + | ||
284 | +Orange Pi PC acceptance tests | ||
285 | +""""""""""""""""""""""""""""" | ||
286 | + | ||
287 | +The Orange Pi PC machine has several acceptance tests included. | ||
288 | +To run the whole set of tests, build QEMU from source and simply | ||
289 | +provide the following command: | ||
290 | + | ||
291 | +.. code-block:: bash | ||
292 | + | ||
293 | + $ AVOCADO_ALLOW_LARGE_STORAGE=yes avocado --show=app,console run \ | ||
294 | + -t machine:orangepi-pc tests/acceptance/boot_linux_console.py | ||
295 | diff --git a/docs/system/target-arm.rst b/docs/system/target-arm.rst | ||
296 | index XXXXXXX..XXXXXXX 100644 | ||
297 | --- a/docs/system/target-arm.rst | ||
298 | +++ b/docs/system/target-arm.rst | ||
299 | @@ -XXX,XX +XXX,XX @@ undocumented; you can get a complete list by running | ||
300 | ``qemu-system-aarch64 --machine help``. | ||
301 | |||
302 | .. toctree:: | ||
303 | + :maxdepth: 1 | ||
304 | |||
305 | arm/integratorcp | ||
306 | arm/versatile | ||
307 | @@ -XXX,XX +XXX,XX @@ undocumented; you can get a complete list by running | ||
308 | arm/stellaris | ||
309 | arm/musicpal | ||
310 | arm/sx1 | ||
311 | + arm/orangepi | ||
312 | |||
313 | Arm CPU features | ||
314 | ================ | ||
262 | -- | 315 | -- |
263 | 2.16.2 | 316 | 2.20.1 |
264 | 317 | ||
265 | 318 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Allow the translate subroutines to return false for invalid insns. | 3 | Mention 'max' value in the gic-version property description. |
4 | 4 | ||
5 | At present we can of course invoke an invalid insn exception from within | 5 | Signed-off-by: Eric Auger <eric.auger@redhat.com> |
6 | the translate subroutine, but in the short term this consolidates code. | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | In the long term it would allow the decodetree language to support | 7 | Reviewed-by: Andrew Jones <drjones@redhat.com> |
8 | overlapping patterns for ISA extensions. | 8 | Message-id: 20200311131618.7187-2-eric.auger@redhat.com |
9 | |||
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20180227232618.2908-1-richard.henderson@linaro.org | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 10 | --- |
15 | scripts/decodetree.py | 5 ++--- | 11 | hw/arm/virt.c | 3 ++- |
16 | 1 file changed, 2 insertions(+), 3 deletions(-) | 12 | 1 file changed, 2 insertions(+), 1 deletion(-) |
17 | 13 | ||
18 | diff --git a/scripts/decodetree.py b/scripts/decodetree.py | 14 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
19 | index XXXXXXX..XXXXXXX 100755 | 15 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/scripts/decodetree.py | 16 | --- a/hw/arm/virt.c |
21 | +++ b/scripts/decodetree.py | 17 | +++ b/hw/arm/virt.c |
22 | @@ -XXX,XX +XXX,XX @@ class Pattern(General): | 18 | @@ -XXX,XX +XXX,XX @@ static void virt_instance_init(Object *obj) |
23 | global translate_prefix | 19 | virt_set_gic_version, NULL); |
24 | output('typedef ', self.base.base.struct_name(), | 20 | object_property_set_description(obj, "gic-version", |
25 | ' arg_', self.name, ';\n') | 21 | "Set GIC version. " |
26 | - output(translate_scope, 'void ', translate_prefix, '_', self.name, | 22 | - "Valid values are 2, 3 and host", NULL); |
27 | + output(translate_scope, 'bool ', translate_prefix, '_', self.name, | 23 | + "Valid values are 2, 3, host and max", |
28 | '(DisasContext *ctx, arg_', self.name, | 24 | + NULL); |
29 | ' *a, ', insntype, ' insn);\n') | 25 | |
30 | 26 | vms->highmem_ecam = !vmc->no_highmem_ecam; | |
31 | @@ -XXX,XX +XXX,XX @@ class Pattern(General): | ||
32 | output(ind, self.base.extract_name(), '(&u.f_', arg, ', insn);\n') | ||
33 | for n, f in self.fields.items(): | ||
34 | output(ind, 'u.f_', arg, '.', n, ' = ', f.str_extract(), ';\n') | ||
35 | - output(ind, translate_prefix, '_', self.name, | ||
36 | + output(ind, 'return ', translate_prefix, '_', self.name, | ||
37 | '(ctx, &u.f_', arg, ', insn);\n') | ||
38 | - output(ind, 'return true;\n') | ||
39 | # end Pattern | ||
40 | |||
41 | 27 | ||
42 | -- | 28 | -- |
43 | 2.16.2 | 29 | 2.20.1 |
44 | 30 | ||
45 | 31 | diff view generated by jsdifflib |
1 | Instead of loading kernels, device trees, and the like to | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | the system address space, use the CPU's address space. This | ||
3 | is important if we're trying to load the file to memory or | ||
4 | via an alias memory region that is provided by an SoC | ||
5 | object and thus not mapped into the system address space. | ||
6 | 2 | ||
3 | We plan to introduce yet another value for the gic version (nosel). | ||
4 | As we already use exotic values such as 0 and -1, let's introduce | ||
5 | a dedicated enum type and let vms->gic_version take this | ||
6 | type. | ||
7 | |||
8 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
11 | Reviewed-by: Andrew Jones <drjones@redhat.com> | ||
12 | Message-id: 20200311131618.7187-3-eric.auger@redhat.com | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20180220180325.29818-3-peter.maydell@linaro.org | ||
11 | --- | 14 | --- |
12 | hw/arm/boot.c | 119 +++++++++++++++++++++++++++++++++++++--------------------- | 15 | include/hw/arm/virt.h | 11 +++++++++-- |
13 | 1 file changed, 76 insertions(+), 43 deletions(-) | 16 | hw/arm/virt.c | 30 +++++++++++++++--------------- |
17 | 2 files changed, 24 insertions(+), 17 deletions(-) | ||
14 | 18 | ||
15 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | 19 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h |
16 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/boot.c | 21 | --- a/include/hw/arm/virt.h |
18 | +++ b/hw/arm/boot.c | 22 | +++ b/include/hw/arm/virt.h |
19 | @@ -XXX,XX +XXX,XX @@ | 23 | @@ -XXX,XX +XXX,XX @@ typedef enum VirtIOMMUType { |
20 | #define ARM64_TEXT_OFFSET_OFFSET 8 | 24 | VIRT_IOMMU_VIRTIO, |
21 | #define ARM64_MAGIC_OFFSET 56 | 25 | } VirtIOMMUType; |
22 | 26 | ||
23 | +static AddressSpace *arm_boot_address_space(ARMCPU *cpu, | 27 | +typedef enum VirtGICType { |
24 | + const struct arm_boot_info *info) | 28 | + VIRT_GIC_VERSION_MAX, |
25 | +{ | 29 | + VIRT_GIC_VERSION_HOST, |
26 | + /* Return the address space to use for bootloader reads and writes. | 30 | + VIRT_GIC_VERSION_2, |
27 | + * We prefer the secure address space if the CPU has it and we're | 31 | + VIRT_GIC_VERSION_3, |
28 | + * going to boot the guest into it. | 32 | +} VirtGICType; |
29 | + */ | ||
30 | + int asidx; | ||
31 | + CPUState *cs = CPU(cpu); | ||
32 | + | 33 | + |
33 | + if (arm_feature(&cpu->env, ARM_FEATURE_EL3) && info->secure_boot) { | 34 | typedef struct MemMapEntry { |
34 | + asidx = ARMASIdx_S; | 35 | hwaddr base; |
35 | + } else { | 36 | hwaddr size; |
36 | + asidx = ARMASIdx_NS; | 37 | @@ -XXX,XX +XXX,XX @@ typedef struct { |
37 | + } | 38 | bool highmem_ecam; |
38 | + | 39 | bool its; |
39 | + return cpu_get_address_space(cs, asidx); | 40 | bool virt; |
40 | +} | 41 | - int32_t gic_version; |
41 | + | 42 | + VirtGICType gic_version; |
42 | typedef enum { | 43 | VirtIOMMUType iommu; |
43 | FIXUP_NONE = 0, /* do nothing */ | 44 | uint16_t virtio_iommu_bdf; |
44 | FIXUP_TERMINATOR, /* end of insns */ | 45 | struct arm_boot_info bootinfo; |
45 | @@ -XXX,XX +XXX,XX @@ static const ARMInsnFixup smpboot[] = { | 46 | @@ -XXX,XX +XXX,XX @@ static inline int virt_gicv3_redist_region_count(VirtMachineState *vms) |
46 | }; | 47 | uint32_t redist0_capacity = |
47 | 48 | vms->memmap[VIRT_GIC_REDIST].size / GICV3_REDIST_SIZE; | |
48 | static void write_bootloader(const char *name, hwaddr addr, | 49 | |
49 | - const ARMInsnFixup *insns, uint32_t *fixupcontext) | 50 | - assert(vms->gic_version == 3); |
50 | + const ARMInsnFixup *insns, uint32_t *fixupcontext, | 51 | + assert(vms->gic_version == VIRT_GIC_VERSION_3); |
51 | + AddressSpace *as) | 52 | |
52 | { | 53 | return vms->smp_cpus > redist0_capacity ? 2 : 1; |
53 | /* Fix up the specified bootloader fragment and write it into | 54 | } |
54 | * guest memory using rom_add_blob_fixed(). fixupcontext is | 55 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
55 | @@ -XXX,XX +XXX,XX @@ static void write_bootloader(const char *name, hwaddr addr, | 56 | index XXXXXXX..XXXXXXX 100644 |
56 | code[i] = tswap32(insn); | 57 | --- a/hw/arm/virt.c |
58 | +++ b/hw/arm/virt.c | ||
59 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_timer_nodes(const VirtMachineState *vms) | ||
60 | irqflags = GIC_FDT_IRQ_FLAGS_EDGE_LO_HI; | ||
57 | } | 61 | } |
58 | 62 | ||
59 | - rom_add_blob_fixed(name, code, len * sizeof(uint32_t), addr); | 63 | - if (vms->gic_version == 2) { |
60 | + rom_add_blob_fixed_as(name, code, len * sizeof(uint32_t), addr, as); | 64 | + if (vms->gic_version == VIRT_GIC_VERSION_2) { |
61 | 65 | irqflags = deposit32(irqflags, GIC_FDT_IRQ_PPI_CPU_START, | |
62 | g_free(code); | 66 | GIC_FDT_IRQ_PPI_CPU_WIDTH, |
63 | } | 67 | (1 << vms->smp_cpus) - 1); |
64 | @@ -XXX,XX +XXX,XX @@ static void default_write_secondary(ARMCPU *cpu, | 68 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_gic_node(VirtMachineState *vms) |
65 | const struct arm_boot_info *info) | 69 | qemu_fdt_setprop_cell(vms->fdt, nodename, "#address-cells", 0x2); |
66 | { | 70 | qemu_fdt_setprop_cell(vms->fdt, nodename, "#size-cells", 0x2); |
67 | uint32_t fixupcontext[FIXUP_MAX]; | 71 | qemu_fdt_setprop(vms->fdt, nodename, "ranges", NULL, 0); |
68 | + AddressSpace *as = arm_boot_address_space(cpu, info); | 72 | - if (vms->gic_version == 3) { |
69 | 73 | + if (vms->gic_version == VIRT_GIC_VERSION_3) { | |
70 | fixupcontext[FIXUP_GIC_CPU_IF] = info->gic_cpu_if_addr; | 74 | int nb_redist_regions = virt_gicv3_redist_region_count(vms); |
71 | fixupcontext[FIXUP_BOOTREG] = info->smp_bootreg_addr; | 75 | |
72 | @@ -XXX,XX +XXX,XX @@ static void default_write_secondary(ARMCPU *cpu, | 76 | qemu_fdt_setprop_string(vms->fdt, nodename, "compatible", |
73 | } | 77 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_pmu_nodes(const VirtMachineState *vms) |
74 | |||
75 | write_bootloader("smpboot", info->smp_loader_start, | ||
76 | - smpboot, fixupcontext); | ||
77 | + smpboot, fixupcontext, as); | ||
78 | } | ||
79 | |||
80 | void arm_write_secure_board_setup_dummy_smc(ARMCPU *cpu, | ||
81 | const struct arm_boot_info *info, | ||
82 | hwaddr mvbar_addr) | ||
83 | { | ||
84 | + AddressSpace *as = arm_boot_address_space(cpu, info); | ||
85 | int n; | ||
86 | uint32_t mvbar_blob[] = { | ||
87 | /* mvbar_addr: secure monitor vectors | ||
88 | @@ -XXX,XX +XXX,XX @@ void arm_write_secure_board_setup_dummy_smc(ARMCPU *cpu, | ||
89 | for (n = 0; n < ARRAY_SIZE(mvbar_blob); n++) { | ||
90 | mvbar_blob[n] = tswap32(mvbar_blob[n]); | ||
91 | } | ||
92 | - rom_add_blob_fixed("board-setup-mvbar", mvbar_blob, sizeof(mvbar_blob), | ||
93 | - mvbar_addr); | ||
94 | + rom_add_blob_fixed_as("board-setup-mvbar", mvbar_blob, sizeof(mvbar_blob), | ||
95 | + mvbar_addr, as); | ||
96 | |||
97 | for (n = 0; n < ARRAY_SIZE(board_setup_blob); n++) { | ||
98 | board_setup_blob[n] = tswap32(board_setup_blob[n]); | ||
99 | } | ||
100 | - rom_add_blob_fixed("board-setup", board_setup_blob, | ||
101 | - sizeof(board_setup_blob), info->board_setup_addr); | ||
102 | + rom_add_blob_fixed_as("board-setup", board_setup_blob, | ||
103 | + sizeof(board_setup_blob), info->board_setup_addr, as); | ||
104 | } | ||
105 | |||
106 | static void default_reset_secondary(ARMCPU *cpu, | ||
107 | const struct arm_boot_info *info) | ||
108 | { | ||
109 | + AddressSpace *as = arm_boot_address_space(cpu, info); | ||
110 | CPUState *cs = CPU(cpu); | ||
111 | |||
112 | - address_space_stl_notdirty(&address_space_memory, info->smp_bootreg_addr, | ||
113 | + address_space_stl_notdirty(as, info->smp_bootreg_addr, | ||
114 | 0, MEMTXATTRS_UNSPECIFIED, NULL); | ||
115 | cpu_set_pc(cs, info->smp_loader_start); | ||
116 | } | ||
117 | @@ -XXX,XX +XXX,XX @@ static inline bool have_dtb(const struct arm_boot_info *info) | ||
118 | } | ||
119 | |||
120 | #define WRITE_WORD(p, value) do { \ | ||
121 | - address_space_stl_notdirty(&address_space_memory, p, value, \ | ||
122 | + address_space_stl_notdirty(as, p, value, \ | ||
123 | MEMTXATTRS_UNSPECIFIED, NULL); \ | ||
124 | p += 4; \ | ||
125 | } while (0) | ||
126 | |||
127 | -static void set_kernel_args(const struct arm_boot_info *info) | ||
128 | +static void set_kernel_args(const struct arm_boot_info *info, AddressSpace *as) | ||
129 | { | ||
130 | int initrd_size = info->initrd_size; | ||
131 | hwaddr base = info->loader_start; | ||
132 | @@ -XXX,XX +XXX,XX @@ static void set_kernel_args(const struct arm_boot_info *info) | ||
133 | int cmdline_size; | ||
134 | |||
135 | cmdline_size = strlen(info->kernel_cmdline); | ||
136 | - cpu_physical_memory_write(p + 8, info->kernel_cmdline, | ||
137 | - cmdline_size + 1); | ||
138 | + address_space_write(as, p + 8, MEMTXATTRS_UNSPECIFIED, | ||
139 | + (const uint8_t *)info->kernel_cmdline, | ||
140 | + cmdline_size + 1); | ||
141 | cmdline_size = (cmdline_size >> 2) + 1; | ||
142 | WRITE_WORD(p, cmdline_size + 2); | ||
143 | WRITE_WORD(p, 0x54410009); | ||
144 | @@ -XXX,XX +XXX,XX @@ static void set_kernel_args(const struct arm_boot_info *info) | ||
145 | atag_board_len = (info->atag_board(info, atag_board_buf) + 3) & ~3; | ||
146 | WRITE_WORD(p, (atag_board_len + 8) >> 2); | ||
147 | WRITE_WORD(p, 0x414f4d50); | ||
148 | - cpu_physical_memory_write(p, atag_board_buf, atag_board_len); | ||
149 | + address_space_write(as, p, MEMTXATTRS_UNSPECIFIED, | ||
150 | + atag_board_buf, atag_board_len); | ||
151 | p += atag_board_len; | ||
152 | } | ||
153 | /* ATAG_END */ | ||
154 | @@ -XXX,XX +XXX,XX @@ static void set_kernel_args(const struct arm_boot_info *info) | ||
155 | WRITE_WORD(p, 0); | ||
156 | } | ||
157 | |||
158 | -static void set_kernel_args_old(const struct arm_boot_info *info) | ||
159 | +static void set_kernel_args_old(const struct arm_boot_info *info, | ||
160 | + AddressSpace *as) | ||
161 | { | ||
162 | hwaddr p; | ||
163 | const char *s; | ||
164 | @@ -XXX,XX +XXX,XX @@ static void set_kernel_args_old(const struct arm_boot_info *info) | ||
165 | } | ||
166 | s = info->kernel_cmdline; | ||
167 | if (s) { | ||
168 | - cpu_physical_memory_write(p, s, strlen(s) + 1); | ||
169 | + address_space_write(as, p, MEMTXATTRS_UNSPECIFIED, | ||
170 | + (const uint8_t *)s, strlen(s) + 1); | ||
171 | } else { | ||
172 | WRITE_WORD(p, 0); | ||
173 | } | ||
174 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_psci_node(void *fdt) | ||
175 | * @addr: the address to load the image at | ||
176 | * @binfo: struct describing the boot environment | ||
177 | * @addr_limit: upper limit of the available memory area at @addr | ||
178 | + * @as: address space to load image to | ||
179 | * | ||
180 | * Load a device tree supplied by the machine or by the user with the | ||
181 | * '-dtb' command line option, and put it at offset @addr in target | ||
182 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_psci_node(void *fdt) | ||
183 | * Note: Must not be called unless have_dtb(binfo) is true. | ||
184 | */ | ||
185 | static int load_dtb(hwaddr addr, const struct arm_boot_info *binfo, | ||
186 | - hwaddr addr_limit) | ||
187 | + hwaddr addr_limit, AddressSpace *as) | ||
188 | { | ||
189 | void *fdt = NULL; | ||
190 | int size, rc; | ||
191 | @@ -XXX,XX +XXX,XX @@ static int load_dtb(hwaddr addr, const struct arm_boot_info *binfo, | ||
192 | /* Put the DTB into the memory map as a ROM image: this will ensure | ||
193 | * the DTB is copied again upon reset, even if addr points into RAM. | ||
194 | */ | ||
195 | - rom_add_blob_fixed("dtb", fdt, size, addr); | ||
196 | + rom_add_blob_fixed_as("dtb", fdt, size, addr, as); | ||
197 | |||
198 | g_free(fdt); | ||
199 | |||
200 | @@ -XXX,XX +XXX,XX @@ static void do_cpu_reset(void *opaque) | ||
201 | } | ||
202 | |||
203 | if (cs == first_cpu) { | ||
204 | + AddressSpace *as = arm_boot_address_space(cpu, info); | ||
205 | + | ||
206 | cpu_set_pc(cs, info->loader_start); | ||
207 | |||
208 | if (!have_dtb(info)) { | ||
209 | if (old_param) { | ||
210 | - set_kernel_args_old(info); | ||
211 | + set_kernel_args_old(info, as); | ||
212 | } else { | ||
213 | - set_kernel_args(info); | ||
214 | + set_kernel_args(info, as); | ||
215 | } | ||
216 | } | ||
217 | } else { | ||
218 | @@ -XXX,XX +XXX,XX @@ static int do_arm_linux_init(Object *obj, void *opaque) | ||
219 | |||
220 | static uint64_t arm_load_elf(struct arm_boot_info *info, uint64_t *pentry, | ||
221 | uint64_t *lowaddr, uint64_t *highaddr, | ||
222 | - int elf_machine) | ||
223 | + int elf_machine, AddressSpace *as) | ||
224 | { | ||
225 | bool elf_is64; | ||
226 | union { | ||
227 | @@ -XXX,XX +XXX,XX @@ static uint64_t arm_load_elf(struct arm_boot_info *info, uint64_t *pentry, | ||
228 | } | 78 | } |
229 | } | 79 | } |
230 | 80 | ||
231 | - ret = load_elf(info->kernel_filename, NULL, NULL, | 81 | - if (vms->gic_version == 2) { |
232 | - pentry, lowaddr, highaddr, big_endian, elf_machine, | 82 | + if (vms->gic_version == VIRT_GIC_VERSION_2) { |
233 | - 1, data_swab); | 83 | irqflags = deposit32(irqflags, GIC_FDT_IRQ_PPI_CPU_START, |
234 | + ret = load_elf_as(info->kernel_filename, NULL, NULL, | 84 | GIC_FDT_IRQ_PPI_CPU_WIDTH, |
235 | + pentry, lowaddr, highaddr, big_endian, elf_machine, | 85 | (1 << vms->smp_cpus) - 1); |
236 | + 1, data_swab, as); | 86 | @@ -XXX,XX +XXX,XX @@ static uint64_t virt_cpu_mp_affinity(VirtMachineState *vms, int idx) |
237 | if (ret <= 0) { | 87 | * purposes are to make TCG consistent (with 64-bit KVM hosts) |
238 | /* The header loaded but the image didn't */ | 88 | * and to improve SGI efficiency. |
239 | exit(1); | 89 | */ |
240 | @@ -XXX,XX +XXX,XX @@ static uint64_t arm_load_elf(struct arm_boot_info *info, uint64_t *pentry, | 90 | - if (vms->gic_version == 3) { |
91 | + if (vms->gic_version == VIRT_GIC_VERSION_3) { | ||
92 | clustersz = GICV3_TARGETLIST_BITS; | ||
93 | } else { | ||
94 | clustersz = GIC_TARGETLIST_BITS; | ||
95 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
96 | /* We can probe only here because during property set | ||
97 | * KVM is not available yet | ||
98 | */ | ||
99 | - if (vms->gic_version <= 0) { | ||
100 | - /* "host" or "max" */ | ||
101 | + if (vms->gic_version == VIRT_GIC_VERSION_HOST || | ||
102 | + vms->gic_version == VIRT_GIC_VERSION_MAX) { | ||
103 | if (!kvm_enabled()) { | ||
104 | - if (vms->gic_version == 0) { | ||
105 | + if (vms->gic_version == VIRT_GIC_VERSION_HOST) { | ||
106 | error_report("gic-version=host requires KVM"); | ||
107 | exit(1); | ||
108 | } else { | ||
109 | /* "max": currently means 3 for TCG */ | ||
110 | - vms->gic_version = 3; | ||
111 | + vms->gic_version = VIRT_GIC_VERSION_3; | ||
112 | } | ||
113 | } else { | ||
114 | vms->gic_version = kvm_arm_vgic_probe(); | ||
115 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
116 | /* The maximum number of CPUs depends on the GIC version, or on how | ||
117 | * many redistributors we can fit into the memory map. | ||
118 | */ | ||
119 | - if (vms->gic_version == 3) { | ||
120 | + if (vms->gic_version == VIRT_GIC_VERSION_3) { | ||
121 | virt_max_cpus = | ||
122 | vms->memmap[VIRT_GIC_REDIST].size / GICV3_REDIST_SIZE; | ||
123 | virt_max_cpus += | ||
124 | @@ -XXX,XX +XXX,XX @@ static void virt_set_its(Object *obj, bool value, Error **errp) | ||
125 | static char *virt_get_gic_version(Object *obj, Error **errp) | ||
126 | { | ||
127 | VirtMachineState *vms = VIRT_MACHINE(obj); | ||
128 | - const char *val = vms->gic_version == 3 ? "3" : "2"; | ||
129 | + const char *val = vms->gic_version == VIRT_GIC_VERSION_3 ? "3" : "2"; | ||
130 | |||
131 | return g_strdup(val); | ||
241 | } | 132 | } |
242 | 133 | @@ -XXX,XX +XXX,XX @@ static void virt_set_gic_version(Object *obj, const char *value, Error **errp) | |
243 | static uint64_t load_aarch64_image(const char *filename, hwaddr mem_base, | 134 | VirtMachineState *vms = VIRT_MACHINE(obj); |
244 | - hwaddr *entry) | 135 | |
245 | + hwaddr *entry, AddressSpace *as) | 136 | if (!strcmp(value, "3")) { |
246 | { | 137 | - vms->gic_version = 3; |
247 | hwaddr kernel_load_offset = KERNEL64_LOAD_ADDR; | 138 | + vms->gic_version = VIRT_GIC_VERSION_3; |
248 | uint8_t *buffer; | 139 | } else if (!strcmp(value, "2")) { |
249 | @@ -XXX,XX +XXX,XX @@ static uint64_t load_aarch64_image(const char *filename, hwaddr mem_base, | 140 | - vms->gic_version = 2; |
250 | } | 141 | + vms->gic_version = VIRT_GIC_VERSION_2; |
251 | 142 | } else if (!strcmp(value, "host")) { | |
252 | *entry = mem_base + kernel_load_offset; | 143 | - vms->gic_version = 0; /* Will probe later */ |
253 | - rom_add_blob_fixed(filename, buffer, size, *entry); | 144 | + vms->gic_version = VIRT_GIC_VERSION_HOST; /* Will probe later */ |
254 | + rom_add_blob_fixed_as(filename, buffer, size, *entry, as); | 145 | } else if (!strcmp(value, "max")) { |
255 | 146 | - vms->gic_version = -1; /* Will probe later */ | |
256 | g_free(buffer); | 147 | + vms->gic_version = VIRT_GIC_VERSION_MAX; /* Will probe later */ |
257 | 148 | } else { | |
258 | @@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data) | 149 | error_setg(errp, "Invalid gic-version value"); |
259 | ARMCPU *cpu = n->cpu; | 150 | error_append_hint(errp, "Valid values are 3, 2, host, max.\n"); |
260 | struct arm_boot_info *info = | 151 | @@ -XXX,XX +XXX,XX @@ static void virt_instance_init(Object *obj) |
261 | container_of(n, struct arm_boot_info, load_kernel_notifier); | 152 | "physical address space above 32 bits", |
262 | + AddressSpace *as = arm_boot_address_space(cpu, info); | 153 | NULL); |
263 | 154 | /* Default GIC type is v2 */ | |
264 | /* The board code is not supposed to set secure_board_setup unless | 155 | - vms->gic_version = 2; |
265 | * running its code in secure mode is actually possible, and KVM | 156 | + vms->gic_version = VIRT_GIC_VERSION_2; |
266 | @@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data) | 157 | object_property_add_str(obj, "gic-version", virt_get_gic_version, |
267 | * the kernel is supposed to be loaded by the bootloader), copy the | 158 | virt_set_gic_version, NULL); |
268 | * DTB to the base of RAM for the bootloader to pick up. | 159 | object_property_set_description(obj, "gic-version", |
269 | */ | ||
270 | - if (load_dtb(info->loader_start, info, 0) < 0) { | ||
271 | + if (load_dtb(info->loader_start, info, 0, as) < 0) { | ||
272 | exit(1); | ||
273 | } | ||
274 | } | ||
275 | @@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data) | ||
276 | |||
277 | /* Assume that raw images are linux kernels, and ELF images are not. */ | ||
278 | kernel_size = arm_load_elf(info, &elf_entry, &elf_low_addr, | ||
279 | - &elf_high_addr, elf_machine); | ||
280 | + &elf_high_addr, elf_machine, as); | ||
281 | if (kernel_size > 0 && have_dtb(info)) { | ||
282 | /* If there is still some room left at the base of RAM, try and put | ||
283 | * the DTB there like we do for images loaded with -bios or -pflash. | ||
284 | @@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data) | ||
285 | if (elf_low_addr < info->loader_start) { | ||
286 | elf_low_addr = 0; | ||
287 | } | ||
288 | - if (load_dtb(info->loader_start, info, elf_low_addr) < 0) { | ||
289 | + if (load_dtb(info->loader_start, info, elf_low_addr, as) < 0) { | ||
290 | exit(1); | ||
291 | } | ||
292 | } | ||
293 | } | ||
294 | entry = elf_entry; | ||
295 | if (kernel_size < 0) { | ||
296 | - kernel_size = load_uimage(info->kernel_filename, &entry, NULL, | ||
297 | - &is_linux, NULL, NULL); | ||
298 | + kernel_size = load_uimage_as(info->kernel_filename, &entry, NULL, | ||
299 | + &is_linux, NULL, NULL, as); | ||
300 | } | ||
301 | if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) && kernel_size < 0) { | ||
302 | kernel_size = load_aarch64_image(info->kernel_filename, | ||
303 | - info->loader_start, &entry); | ||
304 | + info->loader_start, &entry, as); | ||
305 | is_linux = 1; | ||
306 | } else if (kernel_size < 0) { | ||
307 | /* 32-bit ARM */ | ||
308 | entry = info->loader_start + KERNEL_LOAD_ADDR; | ||
309 | - kernel_size = load_image_targphys(info->kernel_filename, entry, | ||
310 | - info->ram_size - KERNEL_LOAD_ADDR); | ||
311 | + kernel_size = load_image_targphys_as(info->kernel_filename, entry, | ||
312 | + info->ram_size - KERNEL_LOAD_ADDR, | ||
313 | + as); | ||
314 | is_linux = 1; | ||
315 | } | ||
316 | if (kernel_size < 0) { | ||
317 | @@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data) | ||
318 | uint32_t fixupcontext[FIXUP_MAX]; | ||
319 | |||
320 | if (info->initrd_filename) { | ||
321 | - initrd_size = load_ramdisk(info->initrd_filename, | ||
322 | - info->initrd_start, | ||
323 | - info->ram_size - | ||
324 | - info->initrd_start); | ||
325 | + initrd_size = load_ramdisk_as(info->initrd_filename, | ||
326 | + info->initrd_start, | ||
327 | + info->ram_size - info->initrd_start, | ||
328 | + as); | ||
329 | if (initrd_size < 0) { | ||
330 | - initrd_size = load_image_targphys(info->initrd_filename, | ||
331 | - info->initrd_start, | ||
332 | - info->ram_size - | ||
333 | - info->initrd_start); | ||
334 | + initrd_size = load_image_targphys_as(info->initrd_filename, | ||
335 | + info->initrd_start, | ||
336 | + info->ram_size - | ||
337 | + info->initrd_start, | ||
338 | + as); | ||
339 | } | ||
340 | if (initrd_size < 0) { | ||
341 | error_report("could not load initrd '%s'", | ||
342 | @@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data) | ||
343 | |||
344 | /* Place the DTB after the initrd in memory with alignment. */ | ||
345 | dtb_start = QEMU_ALIGN_UP(info->initrd_start + initrd_size, align); | ||
346 | - if (load_dtb(dtb_start, info, 0) < 0) { | ||
347 | + if (load_dtb(dtb_start, info, 0, as) < 0) { | ||
348 | exit(1); | ||
349 | } | ||
350 | fixupcontext[FIXUP_ARGPTR] = dtb_start; | ||
351 | @@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data) | ||
352 | fixupcontext[FIXUP_ENTRYPOINT] = entry; | ||
353 | |||
354 | write_bootloader("bootloader", info->loader_start, | ||
355 | - primary_loader, fixupcontext); | ||
356 | + primary_loader, fixupcontext, as); | ||
357 | |||
358 | if (info->nb_cpus > 1) { | ||
359 | info->write_secondary_boot(cpu, info); | ||
360 | -- | 160 | -- |
361 | 2.16.2 | 161 | 2.20.1 |
362 | 162 | ||
363 | 163 | diff view generated by jsdifflib |
1 | Add a Cortex-M33 definition. The M33 is an M profile CPU | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | which implements the ARM v8M architecture, including the | ||
3 | M profile Security Extension. | ||
4 | 2 | ||
3 | Let's move the code which freezes which gic-version to | ||
4 | be applied in a dedicated function. We also now set by | ||
5 | default the VIRT_GIC_VERSION_NO_SET. This eventually | ||
6 | turns into the legacy v2 choice in the finalize() function. | ||
7 | |||
8 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Reviewed-by: Andrew Jones <drjones@redhat.com> | ||
11 | Message-id: 20200311131618.7187-4-eric.auger@redhat.com | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20180220180325.29818-9-peter.maydell@linaro.org | ||
8 | --- | 13 | --- |
9 | target/arm/cpu.c | 31 +++++++++++++++++++++++++++++++ | 14 | include/hw/arm/virt.h | 1 + |
10 | 1 file changed, 31 insertions(+) | 15 | hw/arm/virt.c | 54 ++++++++++++++++++++++++++----------------- |
16 | 2 files changed, 34 insertions(+), 21 deletions(-) | ||
11 | 17 | ||
12 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 18 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h |
13 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/cpu.c | 20 | --- a/include/hw/arm/virt.h |
15 | +++ b/target/arm/cpu.c | 21 | +++ b/include/hw/arm/virt.h |
16 | @@ -XXX,XX +XXX,XX @@ static void cortex_m4_initfn(Object *obj) | 22 | @@ -XXX,XX +XXX,XX @@ typedef enum VirtGICType { |
17 | cpu->id_isar5 = 0x00000000; | 23 | VIRT_GIC_VERSION_HOST, |
24 | VIRT_GIC_VERSION_2, | ||
25 | VIRT_GIC_VERSION_3, | ||
26 | + VIRT_GIC_VERSION_NOSEL, | ||
27 | } VirtGICType; | ||
28 | |||
29 | typedef struct MemMapEntry { | ||
30 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/hw/arm/virt.c | ||
33 | +++ b/hw/arm/virt.c | ||
34 | @@ -XXX,XX +XXX,XX @@ static void virt_set_memmap(VirtMachineState *vms) | ||
35 | } | ||
18 | } | 36 | } |
19 | 37 | ||
20 | +static void cortex_m33_initfn(Object *obj) | 38 | +/* |
39 | + * finalize_gic_version - Determines the final gic_version | ||
40 | + * according to the gic-version property | ||
41 | + * | ||
42 | + * Default GIC type is v2 | ||
43 | + */ | ||
44 | +static void finalize_gic_version(VirtMachineState *vms) | ||
21 | +{ | 45 | +{ |
22 | + ARMCPU *cpu = ARM_CPU(obj); | 46 | + if (vms->gic_version == VIRT_GIC_VERSION_HOST || |
23 | + | 47 | + vms->gic_version == VIRT_GIC_VERSION_MAX) { |
24 | + set_feature(&cpu->env, ARM_FEATURE_V8); | 48 | + if (!kvm_enabled()) { |
25 | + set_feature(&cpu->env, ARM_FEATURE_M); | 49 | + if (vms->gic_version == VIRT_GIC_VERSION_HOST) { |
26 | + set_feature(&cpu->env, ARM_FEATURE_M_SECURITY); | 50 | + error_report("gic-version=host requires KVM"); |
27 | + set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); | 51 | + exit(1); |
28 | + cpu->midr = 0x410fd213; /* r0p3 */ | 52 | + } else { |
29 | + cpu->pmsav7_dregion = 16; | 53 | + /* "max": currently means 3 for TCG */ |
30 | + cpu->sau_sregion = 8; | 54 | + vms->gic_version = VIRT_GIC_VERSION_3; |
31 | + cpu->id_pfr0 = 0x00000030; | 55 | + } |
32 | + cpu->id_pfr1 = 0x00000210; | 56 | + } else { |
33 | + cpu->id_dfr0 = 0x00200000; | 57 | + vms->gic_version = kvm_arm_vgic_probe(); |
34 | + cpu->id_afr0 = 0x00000000; | 58 | + if (!vms->gic_version) { |
35 | + cpu->id_mmfr0 = 0x00101F40; | 59 | + error_report( |
36 | + cpu->id_mmfr1 = 0x00000000; | 60 | + "Unable to determine GIC version supported by host"); |
37 | + cpu->id_mmfr2 = 0x01000000; | 61 | + exit(1); |
38 | + cpu->id_mmfr3 = 0x00000000; | 62 | + } |
39 | + cpu->id_isar0 = 0x01101110; | 63 | + } |
40 | + cpu->id_isar1 = 0x02212000; | 64 | + } else if (vms->gic_version == VIRT_GIC_VERSION_NOSEL) { |
41 | + cpu->id_isar2 = 0x20232232; | 65 | + vms->gic_version = VIRT_GIC_VERSION_2; |
42 | + cpu->id_isar3 = 0x01111131; | 66 | + } |
43 | + cpu->id_isar4 = 0x01310132; | ||
44 | + cpu->id_isar5 = 0x00000000; | ||
45 | + cpu->clidr = 0x00000000; | ||
46 | + cpu->ctr = 0x8000c000; | ||
47 | +} | 67 | +} |
48 | + | 68 | + |
49 | static void arm_v7m_class_init(ObjectClass *oc, void *data) | 69 | static void machvirt_init(MachineState *machine) |
50 | { | 70 | { |
51 | CPUClass *cc = CPU_CLASS(oc); | 71 | VirtMachineState *vms = VIRT_MACHINE(machine); |
52 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_cpus[] = { | 72 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) |
53 | .class_init = arm_v7m_class_init }, | 73 | /* We can probe only here because during property set |
54 | { .name = "cortex-m4", .initfn = cortex_m4_initfn, | 74 | * KVM is not available yet |
55 | .class_init = arm_v7m_class_init }, | 75 | */ |
56 | + { .name = "cortex-m33", .initfn = cortex_m33_initfn, | 76 | - if (vms->gic_version == VIRT_GIC_VERSION_HOST || |
57 | + .class_init = arm_v7m_class_init }, | 77 | - vms->gic_version == VIRT_GIC_VERSION_MAX) { |
58 | { .name = "cortex-r5", .initfn = cortex_r5_initfn }, | 78 | - if (!kvm_enabled()) { |
59 | { .name = "cortex-a7", .initfn = cortex_a7_initfn }, | 79 | - if (vms->gic_version == VIRT_GIC_VERSION_HOST) { |
60 | { .name = "cortex-a8", .initfn = cortex_a8_initfn }, | 80 | - error_report("gic-version=host requires KVM"); |
81 | - exit(1); | ||
82 | - } else { | ||
83 | - /* "max": currently means 3 for TCG */ | ||
84 | - vms->gic_version = VIRT_GIC_VERSION_3; | ||
85 | - } | ||
86 | - } else { | ||
87 | - vms->gic_version = kvm_arm_vgic_probe(); | ||
88 | - if (!vms->gic_version) { | ||
89 | - error_report( | ||
90 | - "Unable to determine GIC version supported by host"); | ||
91 | - exit(1); | ||
92 | - } | ||
93 | - } | ||
94 | - } | ||
95 | + finalize_gic_version(vms); | ||
96 | |||
97 | if (!cpu_type_valid(machine->cpu_type)) { | ||
98 | error_report("mach-virt: CPU type %s not supported", machine->cpu_type); | ||
99 | @@ -XXX,XX +XXX,XX @@ static void virt_instance_init(Object *obj) | ||
100 | "Set on/off to enable/disable using " | ||
101 | "physical address space above 32 bits", | ||
102 | NULL); | ||
103 | - /* Default GIC type is v2 */ | ||
104 | - vms->gic_version = VIRT_GIC_VERSION_2; | ||
105 | + vms->gic_version = VIRT_GIC_VERSION_NOSEL; | ||
106 | object_property_add_str(obj, "gic-version", virt_get_gic_version, | ||
107 | virt_set_gic_version, NULL); | ||
108 | object_property_set_description(obj, "gic-version", | ||
61 | -- | 109 | -- |
62 | 2.16.2 | 110 | 2.20.1 |
63 | 111 | ||
64 | 112 | diff view generated by jsdifflib |
1 | Move the definition of the struct for the unimplemented-device | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | from unimp.c to unimp.h, so that users can embed the struct | ||
3 | in their own device structs if they prefer. | ||
4 | 2 | ||
3 | Convert kvm_arm_vgic_probe() so that it returns a | ||
4 | bitmap of supported in-kernel emulation VGIC versions instead | ||
5 | of the max version: at the moment values can be v2 and v3. | ||
6 | This allows to expose the case where the host GICv3 also | ||
7 | supports GICv2 emulation. This will be useful to choose the | ||
8 | default version in KVM accelerated mode. | ||
9 | |||
10 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
11 | Reviewed-by: Andrew Jones <drjones@redhat.com> | ||
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20200311131618.7187-5-eric.auger@redhat.com | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20180220180325.29818-10-peter.maydell@linaro.org | ||
9 | --- | 15 | --- |
10 | include/hw/misc/unimp.h | 10 ++++++++++ | 16 | target/arm/kvm_arm.h | 3 +++ |
11 | hw/misc/unimp.c | 10 ---------- | 17 | hw/arm/virt.c | 11 +++++++++-- |
12 | 2 files changed, 10 insertions(+), 10 deletions(-) | 18 | target/arm/kvm.c | 14 ++++++++------ |
19 | 3 files changed, 20 insertions(+), 8 deletions(-) | ||
13 | 20 | ||
14 | diff --git a/include/hw/misc/unimp.h b/include/hw/misc/unimp.h | 21 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h |
15 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/hw/misc/unimp.h | 23 | --- a/target/arm/kvm_arm.h |
17 | +++ b/include/hw/misc/unimp.h | 24 | +++ b/target/arm/kvm_arm.h |
18 | @@ -XXX,XX +XXX,XX @@ | 25 | @@ -XXX,XX +XXX,XX @@ |
19 | 26 | #include "exec/memory.h" | |
20 | #define TYPE_UNIMPLEMENTED_DEVICE "unimplemented-device" | 27 | #include "qemu/error-report.h" |
21 | 28 | ||
22 | +#define UNIMPLEMENTED_DEVICE(obj) \ | 29 | +#define KVM_ARM_VGIC_V2 (1 << 0) |
23 | + OBJECT_CHECK(UnimplementedDeviceState, (obj), TYPE_UNIMPLEMENTED_DEVICE) | 30 | +#define KVM_ARM_VGIC_V3 (1 << 1) |
24 | + | ||
25 | +typedef struct { | ||
26 | + SysBusDevice parent_obj; | ||
27 | + MemoryRegion iomem; | ||
28 | + char *name; | ||
29 | + uint64_t size; | ||
30 | +} UnimplementedDeviceState; | ||
31 | + | 31 | + |
32 | /** | 32 | /** |
33 | * create_unimplemented_device: create and map a dummy device | 33 | * kvm_arm_vcpu_init: |
34 | * @name: name of the device for debug logging | 34 | * @cs: CPUState |
35 | diff --git a/hw/misc/unimp.c b/hw/misc/unimp.c | 35 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
36 | index XXXXXXX..XXXXXXX 100644 | 36 | index XXXXXXX..XXXXXXX 100644 |
37 | --- a/hw/misc/unimp.c | 37 | --- a/hw/arm/virt.c |
38 | +++ b/hw/misc/unimp.c | 38 | +++ b/hw/arm/virt.c |
39 | @@ -XXX,XX +XXX,XX @@ | 39 | @@ -XXX,XX +XXX,XX @@ static void finalize_gic_version(VirtMachineState *vms) |
40 | #include "qemu/log.h" | 40 | vms->gic_version = VIRT_GIC_VERSION_3; |
41 | #include "qapi/error.h" | 41 | } |
42 | 42 | } else { | |
43 | -#define UNIMPLEMENTED_DEVICE(obj) \ | 43 | - vms->gic_version = kvm_arm_vgic_probe(); |
44 | - OBJECT_CHECK(UnimplementedDeviceState, (obj), TYPE_UNIMPLEMENTED_DEVICE) | 44 | - if (!vms->gic_version) { |
45 | - | 45 | + int probe_bitmap = kvm_arm_vgic_probe(); |
46 | -typedef struct { | 46 | + |
47 | - SysBusDevice parent_obj; | 47 | + if (!probe_bitmap) { |
48 | - MemoryRegion iomem; | 48 | error_report( |
49 | - char *name; | 49 | "Unable to determine GIC version supported by host"); |
50 | - uint64_t size; | 50 | exit(1); |
51 | -} UnimplementedDeviceState; | 51 | + } else { |
52 | - | 52 | + if (probe_bitmap & KVM_ARM_VGIC_V3) { |
53 | static uint64_t unimp_read(void *opaque, hwaddr offset, unsigned size) | 53 | + vms->gic_version = VIRT_GIC_VERSION_3; |
54 | + } else { | ||
55 | + vms->gic_version = VIRT_GIC_VERSION_2; | ||
56 | + } | ||
57 | } | ||
58 | } | ||
59 | } else if (vms->gic_version == VIRT_GIC_VERSION_NOSEL) { | ||
60 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c | ||
61 | index XXXXXXX..XXXXXXX 100644 | ||
62 | --- a/target/arm/kvm.c | ||
63 | +++ b/target/arm/kvm.c | ||
64 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_irqchip_create(KVMState *s) | ||
65 | |||
66 | int kvm_arm_vgic_probe(void) | ||
54 | { | 67 | { |
55 | UnimplementedDeviceState *s = UNIMPLEMENTED_DEVICE(opaque); | 68 | + int val = 0; |
69 | + | ||
70 | if (kvm_create_device(kvm_state, | ||
71 | KVM_DEV_TYPE_ARM_VGIC_V3, true) == 0) { | ||
72 | - return 3; | ||
73 | - } else if (kvm_create_device(kvm_state, | ||
74 | - KVM_DEV_TYPE_ARM_VGIC_V2, true) == 0) { | ||
75 | - return 2; | ||
76 | - } else { | ||
77 | - return 0; | ||
78 | + val |= KVM_ARM_VGIC_V3; | ||
79 | } | ||
80 | + if (kvm_create_device(kvm_state, | ||
81 | + KVM_DEV_TYPE_ARM_VGIC_V2, true) == 0) { | ||
82 | + val |= KVM_ARM_VGIC_V2; | ||
83 | + } | ||
84 | + return val; | ||
85 | } | ||
86 | |||
87 | int kvm_arm_set_irq(int cpu, int irqtype, int irq, int level) | ||
56 | -- | 88 | -- |
57 | 2.16.2 | 89 | 2.20.1 |
58 | 90 | ||
59 | 91 | diff view generated by jsdifflib |
1 | From: Alistair Francis <alistair.francis@xilinx.com> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Alistair Francis <alistair.francis@xilinx.com> | 3 | Restructure the finalize_gic_version with switch cases and |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | clearly separate the following cases: |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 5 | |
6 | - KVM mode / in-kernel irqchip | ||
7 | - KVM mode / userspace irqchip | ||
8 | - TCG mode | ||
9 | |||
10 | In KVM mode / in-kernel irqchip , we explictly check whether | ||
11 | the chosen version is supported by the host. If the end-user | ||
12 | explicitly sets v2/v3 and this is not supported by the host, | ||
13 | then the user gets an explicit error message. Note that for | ||
14 | old kernels where the CREATE_DEVICE ioctl doesn't exist then | ||
15 | we will now fail if the user specifically asked for gicv2, | ||
16 | where previously we (probably) would have succeeded. | ||
17 | |||
18 | In KVM mode / userspace irqchip we immediatly output an error | ||
19 | in case the end-user explicitly selected v3. Also we warn the | ||
20 | end-user about the unexpected usage of gic-version=host in | ||
21 | that case as only userspace GICv2 is supported. | ||
22 | |||
23 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
24 | Reviewed-by: Andrew Jones <drjones@redhat.com> | ||
25 | Message-id: 20200311131618.7187-6-eric.auger@redhat.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 27 | --- |
8 | include/hw/arm/xlnx-zynqmp.h | 2 ++ | 28 | hw/arm/virt.c | 88 +++++++++++++++++++++++++++++++++++++++------------ |
9 | hw/arm/xlnx-zynqmp.c | 14 ++++++++++++++ | 29 | 1 file changed, 67 insertions(+), 21 deletions(-) |
10 | 2 files changed, 16 insertions(+) | ||
11 | 30 | ||
12 | diff --git a/include/hw/arm/xlnx-zynqmp.h b/include/hw/arm/xlnx-zynqmp.h | 31 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
13 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/include/hw/arm/xlnx-zynqmp.h | 33 | --- a/hw/arm/virt.c |
15 | +++ b/include/hw/arm/xlnx-zynqmp.h | 34 | +++ b/hw/arm/virt.c |
16 | @@ -XXX,XX +XXX,XX @@ | 35 | @@ -XXX,XX +XXX,XX @@ static void virt_set_memmap(VirtMachineState *vms) |
17 | #include "hw/dma/xlnx_dpdma.h" | 36 | */ |
18 | #include "hw/display/xlnx_dp.h" | 37 | static void finalize_gic_version(VirtMachineState *vms) |
19 | #include "hw/intc/xlnx-zynqmp-ipi.h" | 38 | { |
20 | +#include "hw/timer/xlnx-zynqmp-rtc.h" | 39 | - if (vms->gic_version == VIRT_GIC_VERSION_HOST || |
21 | 40 | - vms->gic_version == VIRT_GIC_VERSION_MAX) { | |
22 | #define TYPE_XLNX_ZYNQMP "xlnx,zynqmp" | 41 | - if (!kvm_enabled()) { |
23 | #define XLNX_ZYNQMP(obj) OBJECT_CHECK(XlnxZynqMPState, (obj), \ | 42 | - if (vms->gic_version == VIRT_GIC_VERSION_HOST) { |
24 | @@ -XXX,XX +XXX,XX @@ typedef struct XlnxZynqMPState { | 43 | - error_report("gic-version=host requires KVM"); |
25 | XlnxDPState dp; | 44 | - exit(1); |
26 | XlnxDPDMAState dpdma; | 45 | - } else { |
27 | XlnxZynqMPIPI ipi; | 46 | - /* "max": currently means 3 for TCG */ |
28 | + XlnxZynqMPRTC rtc; | 47 | - vms->gic_version = VIRT_GIC_VERSION_3; |
29 | 48 | - } | |
30 | char *boot_cpu; | 49 | - } else { |
31 | ARMCPU *boot_cpu_ptr; | 50 | - int probe_bitmap = kvm_arm_vgic_probe(); |
32 | diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c | 51 | + if (kvm_enabled()) { |
33 | index XXXXXXX..XXXXXXX 100644 | 52 | + int probe_bitmap; |
34 | --- a/hw/arm/xlnx-zynqmp.c | 53 | |
35 | +++ b/hw/arm/xlnx-zynqmp.c | 54 | - if (!probe_bitmap) { |
36 | @@ -XXX,XX +XXX,XX @@ | 55 | + if (!kvm_irqchip_in_kernel()) { |
37 | #define IPI_ADDR 0xFF300000 | 56 | + switch (vms->gic_version) { |
38 | #define IPI_IRQ 64 | 57 | + case VIRT_GIC_VERSION_HOST: |
39 | 58 | + warn_report( | |
40 | +#define RTC_ADDR 0xffa60000 | 59 | + "gic-version=host not relevant with kernel-irqchip=off " |
41 | +#define RTC_IRQ 26 | 60 | + "as only userspace GICv2 is supported. Using v2 ..."); |
61 | + return; | ||
62 | + case VIRT_GIC_VERSION_MAX: | ||
63 | + case VIRT_GIC_VERSION_NOSEL: | ||
64 | + vms->gic_version = VIRT_GIC_VERSION_2; | ||
65 | + return; | ||
66 | + case VIRT_GIC_VERSION_2: | ||
67 | + return; | ||
68 | + case VIRT_GIC_VERSION_3: | ||
69 | error_report( | ||
70 | - "Unable to determine GIC version supported by host"); | ||
71 | + "gic-version=3 is not supported with kernel-irqchip=off"); | ||
72 | exit(1); | ||
73 | - } else { | ||
74 | - if (probe_bitmap & KVM_ARM_VGIC_V3) { | ||
75 | - vms->gic_version = VIRT_GIC_VERSION_3; | ||
76 | - } else { | ||
77 | - vms->gic_version = VIRT_GIC_VERSION_2; | ||
78 | - } | ||
79 | } | ||
80 | } | ||
81 | - } else if (vms->gic_version == VIRT_GIC_VERSION_NOSEL) { | ||
42 | + | 82 | + |
43 | #define SDHCI_CAPABILITIES 0x280737ec6481 /* Datasheet: UG1085 (v1.7) */ | 83 | + probe_bitmap = kvm_arm_vgic_probe(); |
44 | 84 | + if (!probe_bitmap) { | |
45 | static const uint64_t gem_addr[XLNX_ZYNQMP_NUM_GEMS] = { | 85 | + error_report("Unable to determine GIC version supported by host"); |
46 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_init(Object *obj) | 86 | + exit(1); |
47 | 87 | + } | |
48 | object_initialize(&s->ipi, sizeof(s->ipi), TYPE_XLNX_ZYNQMP_IPI); | ||
49 | qdev_set_parent_bus(DEVICE(&s->ipi), sysbus_get_default()); | ||
50 | + | 88 | + |
51 | + object_initialize(&s->rtc, sizeof(s->rtc), TYPE_XLNX_ZYNQMP_RTC); | 89 | + switch (vms->gic_version) { |
52 | + qdev_set_parent_bus(DEVICE(&s->rtc), sysbus_get_default()); | 90 | + case VIRT_GIC_VERSION_HOST: |
53 | } | 91 | + case VIRT_GIC_VERSION_MAX: |
54 | 92 | + if (probe_bitmap & KVM_ARM_VGIC_V3) { | |
55 | static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) | 93 | + vms->gic_version = VIRT_GIC_VERSION_3; |
56 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) | 94 | + } else { |
57 | } | 95 | + vms->gic_version = VIRT_GIC_VERSION_2; |
58 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->ipi), 0, IPI_ADDR); | 96 | + } |
59 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->ipi), 0, gic_spi[IPI_IRQ]); | 97 | + return; |
98 | + case VIRT_GIC_VERSION_NOSEL: | ||
99 | + vms->gic_version = VIRT_GIC_VERSION_2; | ||
100 | + break; | ||
101 | + case VIRT_GIC_VERSION_2: | ||
102 | + case VIRT_GIC_VERSION_3: | ||
103 | + break; | ||
104 | + } | ||
60 | + | 105 | + |
61 | + object_property_set_bool(OBJECT(&s->rtc), true, "realized", &err); | 106 | + /* Check chosen version is effectively supported by the host */ |
62 | + if (err) { | 107 | + if (vms->gic_version == VIRT_GIC_VERSION_2 && |
63 | + error_propagate(errp, err); | 108 | + !(probe_bitmap & KVM_ARM_VGIC_V2)) { |
109 | + error_report("host does not support in-kernel GICv2 emulation"); | ||
110 | + exit(1); | ||
111 | + } else if (vms->gic_version == VIRT_GIC_VERSION_3 && | ||
112 | + !(probe_bitmap & KVM_ARM_VGIC_V3)) { | ||
113 | + error_report("host does not support in-kernel GICv3 emulation"); | ||
114 | + exit(1); | ||
115 | + } | ||
64 | + return; | 116 | + return; |
65 | + } | 117 | + } |
66 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, RTC_ADDR); | 118 | + |
67 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0, gic_spi[RTC_IRQ]); | 119 | + /* TCG mode */ |
120 | + switch (vms->gic_version) { | ||
121 | + case VIRT_GIC_VERSION_NOSEL: | ||
122 | vms->gic_version = VIRT_GIC_VERSION_2; | ||
123 | + break; | ||
124 | + case VIRT_GIC_VERSION_MAX: | ||
125 | + vms->gic_version = VIRT_GIC_VERSION_3; | ||
126 | + break; | ||
127 | + case VIRT_GIC_VERSION_HOST: | ||
128 | + error_report("gic-version=host requires KVM"); | ||
129 | + exit(1); | ||
130 | + case VIRT_GIC_VERSION_2: | ||
131 | + case VIRT_GIC_VERSION_3: | ||
132 | + break; | ||
133 | } | ||
68 | } | 134 | } |
69 | 135 | ||
70 | static Property xlnx_zynqmp_props[] = { | ||
71 | -- | 136 | -- |
72 | 2.16.2 | 137 | 2.20.1 |
73 | 138 | ||
74 | 139 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Add a function load_ramdisk_as() which behaves like the existing | ||
2 | load_ramdisk() but allows the caller to specify the AddressSpace | ||
3 | to use. This matches the pattern we have already for various | ||
4 | other loader functions. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20180220180325.29818-2-peter.maydell@linaro.org | ||
10 | --- | ||
11 | include/hw/loader.h | 12 +++++++++++- | ||
12 | hw/core/loader.c | 8 +++++++- | ||
13 | 2 files changed, 18 insertions(+), 2 deletions(-) | ||
14 | |||
15 | diff --git a/include/hw/loader.h b/include/hw/loader.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/include/hw/loader.h | ||
18 | +++ b/include/hw/loader.h | ||
19 | @@ -XXX,XX +XXX,XX @@ int load_uimage(const char *filename, hwaddr *ep, | ||
20 | void *translate_opaque); | ||
21 | |||
22 | /** | ||
23 | - * load_ramdisk: | ||
24 | + * load_ramdisk_as: | ||
25 | * @filename: Path to the ramdisk image | ||
26 | * @addr: Memory address to load the ramdisk to | ||
27 | * @max_sz: Maximum allowed ramdisk size (for non-u-boot ramdisks) | ||
28 | + * @as: The AddressSpace to load the ELF to. The value of address_space_memory | ||
29 | + * is used if nothing is supplied here. | ||
30 | * | ||
31 | * Load a ramdisk image with U-Boot header to the specified memory | ||
32 | * address. | ||
33 | * | ||
34 | * Returns the size of the loaded image on success, -1 otherwise. | ||
35 | */ | ||
36 | +int load_ramdisk_as(const char *filename, hwaddr addr, uint64_t max_sz, | ||
37 | + AddressSpace *as); | ||
38 | + | ||
39 | +/** | ||
40 | + * load_ramdisk: | ||
41 | + * Same as load_ramdisk_as(), but doesn't allow the caller to specify | ||
42 | + * an AddressSpace. | ||
43 | + */ | ||
44 | int load_ramdisk(const char *filename, hwaddr addr, uint64_t max_sz); | ||
45 | |||
46 | ssize_t gunzip(void *dst, size_t dstlen, uint8_t *src, size_t srclen); | ||
47 | diff --git a/hw/core/loader.c b/hw/core/loader.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/hw/core/loader.c | ||
50 | +++ b/hw/core/loader.c | ||
51 | @@ -XXX,XX +XXX,XX @@ int load_uimage_as(const char *filename, hwaddr *ep, hwaddr *loadaddr, | ||
52 | |||
53 | /* Load a ramdisk. */ | ||
54 | int load_ramdisk(const char *filename, hwaddr addr, uint64_t max_sz) | ||
55 | +{ | ||
56 | + return load_ramdisk_as(filename, addr, max_sz, NULL); | ||
57 | +} | ||
58 | + | ||
59 | +int load_ramdisk_as(const char *filename, hwaddr addr, uint64_t max_sz, | ||
60 | + AddressSpace *as) | ||
61 | { | ||
62 | return load_uboot_image(filename, NULL, &addr, NULL, IH_TYPE_RAMDISK, | ||
63 | - NULL, NULL, NULL); | ||
64 | + NULL, NULL, as); | ||
65 | } | ||
66 | |||
67 | /* Load a gzip-compressed kernel to a dynamically allocated buffer. */ | ||
68 | -- | ||
69 | 2.16.2 | ||
70 | |||
71 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Instead of loading guest images to the system address space, use the | ||
2 | CPU's address space. This is important if we're trying to load the | ||
3 | file to memory or via an alias memory region that is provided by an | ||
4 | SoC object and thus not mapped into the system address space. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20180220180325.29818-4-peter.maydell@linaro.org | ||
10 | --- | ||
11 | hw/arm/armv7m.c | 17 ++++++++++++++--- | ||
12 | 1 file changed, 14 insertions(+), 3 deletions(-) | ||
13 | |||
14 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/arm/armv7m.c | ||
17 | +++ b/hw/arm/armv7m.c | ||
18 | @@ -XXX,XX +XXX,XX @@ void armv7m_load_kernel(ARMCPU *cpu, const char *kernel_filename, int mem_size) | ||
19 | uint64_t entry; | ||
20 | uint64_t lowaddr; | ||
21 | int big_endian; | ||
22 | + AddressSpace *as; | ||
23 | + int asidx; | ||
24 | + CPUState *cs = CPU(cpu); | ||
25 | |||
26 | #ifdef TARGET_WORDS_BIGENDIAN | ||
27 | big_endian = 1; | ||
28 | @@ -XXX,XX +XXX,XX @@ void armv7m_load_kernel(ARMCPU *cpu, const char *kernel_filename, int mem_size) | ||
29 | exit(1); | ||
30 | } | ||
31 | |||
32 | + if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { | ||
33 | + asidx = ARMASIdx_S; | ||
34 | + } else { | ||
35 | + asidx = ARMASIdx_NS; | ||
36 | + } | ||
37 | + as = cpu_get_address_space(cs, asidx); | ||
38 | + | ||
39 | if (kernel_filename) { | ||
40 | - image_size = load_elf(kernel_filename, NULL, NULL, &entry, &lowaddr, | ||
41 | - NULL, big_endian, EM_ARM, 1, 0); | ||
42 | + image_size = load_elf_as(kernel_filename, NULL, NULL, &entry, &lowaddr, | ||
43 | + NULL, big_endian, EM_ARM, 1, 0, as); | ||
44 | if (image_size < 0) { | ||
45 | - image_size = load_image_targphys(kernel_filename, 0, mem_size); | ||
46 | + image_size = load_image_targphys_as(kernel_filename, 0, | ||
47 | + mem_size, as); | ||
48 | lowaddr = 0; | ||
49 | } | ||
50 | if (image_size < 0) { | ||
51 | -- | ||
52 | 2.16.2 | ||
53 | |||
54 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The or-irq.h header file is missing the customary guard against | ||
2 | multiple inclusion, which means compilation fails if it gets | ||
3 | included twice. Fix the omission. | ||
4 | 1 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20180220180325.29818-11-peter.maydell@linaro.org | ||
9 | --- | ||
10 | include/hw/or-irq.h | 5 +++++ | ||
11 | 1 file changed, 5 insertions(+) | ||
12 | |||
13 | diff --git a/include/hw/or-irq.h b/include/hw/or-irq.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/include/hw/or-irq.h | ||
16 | +++ b/include/hw/or-irq.h | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | * THE SOFTWARE. | ||
19 | */ | ||
20 | |||
21 | +#ifndef HW_OR_IRQ_H | ||
22 | +#define HW_OR_IRQ_H | ||
23 | + | ||
24 | #include "hw/irq.h" | ||
25 | #include "hw/sysbus.h" | ||
26 | #include "qom/object.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ struct OrIRQState { | ||
28 | bool levels[MAX_OR_LINES]; | ||
29 | uint16_t num_lines; | ||
30 | }; | ||
31 | + | ||
32 | +#endif | ||
33 | -- | ||
34 | 2.16.2 | ||
35 | |||
36 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Not enabled anywhere yet. | 3 | At the moment if the end-user does not specify the gic-version along |
4 | with KVM acceleration, v2 is set by default. However most of the | ||
5 | systems now have GICv3 and sometimes they do not support GICv2 | ||
6 | compatibility. | ||
4 | 7 | ||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 8 | This patch keeps the default v2 selection in all cases except |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | in the KVM accelerated mode when either |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 10 | - the host does not support GICv2 in-kernel emulation or |
8 | Message-id: 20180228193125.20577-2-richard.henderson@linaro.org | 11 | - number of VCPUS exceeds 8. |
12 | |||
13 | Those cases did not work anyway so we do not break any compatibility. | ||
14 | Now we get v3 selected in such a case. | ||
15 | |||
16 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
17 | Reported-by: Dr. David Alan Gilbert <dgilbert@redhat.com> | ||
18 | Reviewed-by: Andrew Jones <drjones@redhat.com> | ||
19 | Message-id: 20200311131618.7187-7-eric.auger@redhat.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 21 | --- |
11 | target/arm/cpu.h | 1 + | 22 | hw/arm/virt.c | 17 ++++++++++++++++- |
12 | linux-user/elfload.c | 1 + | 23 | 1 file changed, 16 insertions(+), 1 deletion(-) |
13 | 2 files changed, 2 insertions(+) | ||
14 | 24 | ||
15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 25 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
16 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/cpu.h | 27 | --- a/hw/arm/virt.c |
18 | +++ b/target/arm/cpu.h | 28 | +++ b/hw/arm/virt.c |
19 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | 29 | @@ -XXX,XX +XXX,XX @@ static void virt_set_memmap(VirtMachineState *vms) |
20 | ARM_FEATURE_V8_SHA3, /* implements SHA3 part of v8 Crypto Extensions */ | 30 | */ |
21 | ARM_FEATURE_V8_SM3, /* implements SM3 part of v8 Crypto Extensions */ | 31 | static void finalize_gic_version(VirtMachineState *vms) |
22 | ARM_FEATURE_V8_SM4, /* implements SM4 part of v8 Crypto Extensions */ | 32 | { |
23 | + ARM_FEATURE_V8_RDM, /* implements v8.1 simd round multiply */ | 33 | + unsigned int max_cpus = MACHINE(vms)->smp.max_cpus; |
24 | ARM_FEATURE_V8_FP16, /* implements v8.2 half-precision float */ | 34 | + |
25 | }; | 35 | if (kvm_enabled()) { |
26 | 36 | int probe_bitmap; | |
27 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | 37 | |
28 | index XXXXXXX..XXXXXXX 100644 | 38 | @@ -XXX,XX +XXX,XX @@ static void finalize_gic_version(VirtMachineState *vms) |
29 | --- a/linux-user/elfload.c | 39 | } |
30 | +++ b/linux-user/elfload.c | 40 | return; |
31 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap(void) | 41 | case VIRT_GIC_VERSION_NOSEL: |
32 | GET_FEATURE(ARM_FEATURE_V8_SHA512, ARM_HWCAP_A64_SHA512); | 42 | - vms->gic_version = VIRT_GIC_VERSION_2; |
33 | GET_FEATURE(ARM_FEATURE_V8_FP16, | 43 | + if ((probe_bitmap & KVM_ARM_VGIC_V2) && max_cpus <= GIC_NCPU) { |
34 | ARM_HWCAP_A64_FPHP | ARM_HWCAP_A64_ASIMDHP); | 44 | + vms->gic_version = VIRT_GIC_VERSION_2; |
35 | + GET_FEATURE(ARM_FEATURE_V8_RDM, ARM_HWCAP_A64_ASIMDRDM); | 45 | + } else if (probe_bitmap & KVM_ARM_VGIC_V3) { |
36 | #undef GET_FEATURE | 46 | + /* |
37 | 47 | + * in case the host does not support v2 in-kernel emulation or | |
38 | return hwcaps; | 48 | + * the end-user requested more than 8 VCPUs we now default |
49 | + * to v3. In any case defaulting to v2 would be broken. | ||
50 | + */ | ||
51 | + vms->gic_version = VIRT_GIC_VERSION_3; | ||
52 | + } else if (max_cpus > GIC_NCPU) { | ||
53 | + error_report("host only supports in-kernel GICv2 emulation " | ||
54 | + "but more than 8 vcpus are requested"); | ||
55 | + exit(1); | ||
56 | + } | ||
57 | break; | ||
58 | case VIRT_GIC_VERSION_2: | ||
59 | case VIRT_GIC_VERSION_3: | ||
39 | -- | 60 | -- |
40 | 2.16.2 | 61 | 2.20.1 |
41 | 62 | ||
42 | 63 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Beata Michalska <beata.michalska@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The integer size check was already outside of the opcode switch; | 3 | KVM_SET_VCPU_EVENTS might actually lead to vcpu registers being modified. |
4 | move the floating-point size check outside as well. Unify the | 4 | As such this should be the last step of sync to avoid potential overwriting |
5 | size vs index adjustment between fp and integer paths. | 5 | of whatever changes KVM might have done. |
6 | 6 | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Beata Michalska <beata.michalska@linaro.org> |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Andrew Jones <drjones@redhat.com> |
9 | Message-id: 20180228193125.20577-4-richard.henderson@linaro.org | 9 | Message-id: 20200312003401.29017-2-beata.michalska@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | target/arm/translate-a64.c | 65 +++++++++++++++++++++++----------------------- | 12 | target/arm/kvm32.c | 15 ++++++++++----- |
13 | 1 file changed, 32 insertions(+), 33 deletions(-) | 13 | target/arm/kvm64.c | 15 ++++++++++----- |
14 | 2 files changed, 20 insertions(+), 10 deletions(-) | ||
14 | 15 | ||
15 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 16 | diff --git a/target/arm/kvm32.c b/target/arm/kvm32.c |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate-a64.c | 18 | --- a/target/arm/kvm32.c |
18 | +++ b/target/arm/translate-a64.c | 19 | +++ b/target/arm/kvm32.c |
19 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | 20 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_put_registers(CPUState *cs, int level) |
20 | case 0x05: /* FMLS */ | 21 | return ret; |
21 | case 0x09: /* FMUL */ | 22 | } |
22 | case 0x19: /* FMULX */ | 23 | |
23 | - if (size == 1) { | 24 | - ret = kvm_put_vcpu_events(cpu); |
24 | - unallocated_encoding(s); | 25 | - if (ret) { |
25 | - return; | 26 | - return ret; |
26 | - } | 27 | - } |
27 | is_fp = true; | 28 | - |
28 | break; | 29 | write_cpustate_to_list(cpu, true); |
29 | default: | 30 | |
30 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | 31 | if (!write_list_to_kvmstate(cpu, level)) { |
31 | if (is_fp) { | 32 | return EINVAL; |
32 | /* convert insn encoded size to TCGMemOp size */ | 33 | } |
33 | switch (size) { | 34 | |
34 | - case 2: /* single precision */ | 35 | + /* |
35 | - size = MO_32; | 36 | + * Setting VCPU events should be triggered after syncing the registers |
36 | - index = h << 1 | l; | 37 | + * to avoid overwriting potential changes made by KVM upon calling |
37 | - rm |= (m << 4); | 38 | + * KVM_SET_VCPU_EVENTS ioctl |
38 | - break; | 39 | + */ |
39 | - case 3: /* double precision */ | 40 | + ret = kvm_put_vcpu_events(cpu); |
40 | - size = MO_64; | 41 | + if (ret) { |
41 | - if (l || !is_q) { | 42 | + return ret; |
42 | + case 0: /* half-precision */ | ||
43 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
44 | unallocated_encoding(s); | ||
45 | return; | ||
46 | } | ||
47 | - index = h; | ||
48 | - rm |= (m << 4); | ||
49 | - break; | ||
50 | - case 0: /* half precision */ | ||
51 | size = MO_16; | ||
52 | - index = h << 2 | l << 1 | m; | ||
53 | - is_fp16 = true; | ||
54 | - if (arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
55 | - break; | ||
56 | - } | ||
57 | - /* fallthru */ | ||
58 | - default: /* unallocated */ | ||
59 | - unallocated_encoding(s); | ||
60 | - return; | ||
61 | - } | ||
62 | - } else { | ||
63 | - switch (size) { | ||
64 | - case 1: | ||
65 | - index = h << 2 | l << 1 | m; | ||
66 | break; | ||
67 | - case 2: | ||
68 | - index = h << 1 | l; | ||
69 | - rm |= (m << 4); | ||
70 | + case MO_32: /* single precision */ | ||
71 | + case MO_64: /* double precision */ | ||
72 | break; | ||
73 | default: | ||
74 | unallocated_encoding(s); | ||
75 | return; | ||
76 | } | ||
77 | + } else { | ||
78 | + switch (size) { | ||
79 | + case MO_8: | ||
80 | + case MO_64: | ||
81 | + unallocated_encoding(s); | ||
82 | + return; | ||
83 | + } | ||
84 | + } | 43 | + } |
85 | + | 44 | + |
86 | + /* Given TCGMemOp size, adjust register and indexing. */ | 45 | kvm_arm_sync_mpstate_to_kvm(cpu); |
87 | + switch (size) { | 46 | |
88 | + case MO_16: | 47 | return ret; |
89 | + index = h << 2 | l << 1 | m; | 48 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c |
90 | + break; | 49 | index XXXXXXX..XXXXXXX 100644 |
91 | + case MO_32: | 50 | --- a/target/arm/kvm64.c |
92 | + index = h << 1 | l; | 51 | +++ b/target/arm/kvm64.c |
93 | + rm |= m << 4; | 52 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_put_registers(CPUState *cs, int level) |
94 | + break; | 53 | return ret; |
95 | + case MO_64: | ||
96 | + if (l || !is_q) { | ||
97 | + unallocated_encoding(s); | ||
98 | + return; | ||
99 | + } | ||
100 | + index = h; | ||
101 | + rm |= m << 4; | ||
102 | + break; | ||
103 | + default: | ||
104 | + g_assert_not_reached(); | ||
105 | } | 54 | } |
106 | 55 | ||
107 | if (!fp_access_check(s)) { | 56 | - ret = kvm_put_vcpu_events(cpu); |
57 | - if (ret) { | ||
58 | - return ret; | ||
59 | - } | ||
60 | - | ||
61 | write_cpustate_to_list(cpu, true); | ||
62 | |||
63 | if (!write_list_to_kvmstate(cpu, level)) { | ||
64 | return -EINVAL; | ||
65 | } | ||
66 | |||
67 | + /* | ||
68 | + * Setting VCPU events should be triggered after syncing the registers | ||
69 | + * to avoid overwriting potential changes made by KVM upon calling | ||
70 | + * KVM_SET_VCPU_EVENTS ioctl | ||
71 | + */ | ||
72 | + ret = kvm_put_vcpu_events(cpu); | ||
73 | + if (ret) { | ||
74 | + return ret; | ||
75 | + } | ||
76 | + | ||
77 | kvm_arm_sync_mpstate_to_kvm(cpu); | ||
78 | |||
79 | return ret; | ||
108 | -- | 80 | -- |
109 | 2.16.2 | 81 | 2.20.1 |
110 | 82 | ||
111 | 83 | diff view generated by jsdifflib |