1 | Arm queue -- I have more stuff pending but I prefer to push | 1 | target-arm queue. This has the "plumb txattrs through various |
---|---|---|---|
2 | this first lot out and keep the pull below 50 patches. | 2 | bits of exec.c" patches, and a collection of bug fixes from |
3 | Most of this is Alex's FP16 support work. | 3 | various people. |
4 | 4 | ||
5 | thanks | ||
5 | -- PMM | 6 | -- PMM |
6 | 7 | ||
7 | 8 | ||
8 | The following changes since commit 6697439794f72b3501ee16bb95d16854f9981421: | ||
9 | 9 | ||
10 | Merge remote-tracking branch 'remotes/kraxel/tags/usb-20180227-pull-request' into staging (2018-02-27 17:50:46 +0000) | 10 | The following changes since commit a3ac12fba028df90f7b3dbec924995c126c41022: |
11 | |||
12 | Merge remote-tracking branch 'remotes/ehabkost/tags/numa-next-pull-request' into staging (2018-05-31 11:12:36 +0100) | ||
11 | 13 | ||
12 | are available in the Git repository at: | 14 | are available in the Git repository at: |
13 | 15 | ||
14 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20180301 | 16 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20180531 |
15 | 17 | ||
16 | for you to fetch changes up to c22e580c2ad1cccef582e1490e732f254d4ac064: | 18 | for you to fetch changes up to 49d1dca0520ea71bc21867fab6647f474fcf857b: |
17 | 19 | ||
18 | MAINTAINERS: Update my email address (2018-03-01 11:13:59 +0000) | 20 | KVM: GIC: Fix memory leak due to calling kvm_init_irq_routing twice (2018-05-31 14:52:53 +0100) |
19 | 21 | ||
20 | ---------------------------------------------------------------- | 22 | ---------------------------------------------------------------- |
21 | target-arm queue: | 23 | target-arm queue: |
22 | * update MAINTAINERS for Alistair's new email address | 24 | * target/arm: Honour FPCR.FZ in FRECPX |
23 | * add Arm v8.2 FP16 arithmetic extension for linux-user | 25 | * MAINTAINERS: Add entries for newer MPS2 boards and devices |
24 | * implement display connector emulation for vexpress board | 26 | * hw/intc/arm_gicv3: Fix APxR<n> register dispatching |
25 | * xilinx_spips: Enable only two slaves when reading/writing with stripe | 27 | * arm_gicv3_kvm: fix bug in writing zero bits back to the in-kernel |
26 | * xilinx_spips: Use 8 dummy cycles with the QIOR/QIOR4 commands | 28 | GIC state |
27 | * hw: register: Run post_write hook on reset | 29 | * tcg: Fix helper function vs host abi for float16 |
30 | * arm: fix qemu crash on startup with -bios option | ||
31 | * arm: fix malloc type mismatch | ||
32 | * xlnx-zdma: Correct mem leaks and memset to zero on desc unaligned errors | ||
33 | * Correct CPACR reset value for v7 cores | ||
34 | * memory.h: Improve IOMMU related documentation | ||
35 | * exec: Plumb transaction attributes through various functions in | ||
36 | preparation for allowing IOMMUs to see them | ||
37 | * vmstate.h: Provide VMSTATE_BOOL_SUB_ARRAY | ||
38 | * ARM: ACPI: Fix use-after-free due to memory realloc | ||
39 | * KVM: GIC: Fix memory leak due to calling kvm_init_irq_routing twice | ||
28 | 40 | ||
29 | ---------------------------------------------------------------- | 41 | ---------------------------------------------------------------- |
30 | Alex Bennée (31): | 42 | Francisco Iglesias (1): |
31 | include/exec/helper-head.h: support f16 in helper calls | 43 | xlnx-zdma: Correct mem leaks and memset to zero on desc unaligned errors |
32 | target/arm/cpu64: introduce ARM_V8_FP16 feature bit | ||
33 | target/arm/cpu.h: update comment for half-precision values | ||
34 | target/arm/cpu.h: add additional float_status flags | ||
35 | target/arm/helper: pass explicit fpst to set_rmode | ||
36 | arm/translate-a64: implement half-precision F(MIN|MAX)(V|NMV) | ||
37 | arm/translate-a64: handle_3same_64 comment fix | ||
38 | arm/translate-a64: initial decode for simd_three_reg_same_fp16 | ||
39 | arm/translate-a64: add FP16 FADD/FABD/FSUB/FMUL/FDIV to simd_three_reg_same_fp16 | ||
40 | arm/translate-a64: add FP16 F[A]C[EQ/GE/GT] to simd_three_reg_same_fp16 | ||
41 | arm/translate-a64: add FP16 FMULA/X/S to simd_three_reg_same_fp16 | ||
42 | arm/translate-a64: add FP16 FR[ECP/SQRT]S to simd_three_reg_same_fp16 | ||
43 | arm/translate-a64: add FP16 pairwise ops simd_three_reg_same_fp16 | ||
44 | arm/translate-a64: add FP16 FMULX/MLS/FMLA to simd_indexed | ||
45 | arm/translate-a64: add FP16 x2 ops for simd_indexed | ||
46 | arm/translate-a64: initial decode for simd_two_reg_misc_fp16 | ||
47 | arm/translate-a64: add FP16 FPRINTx to simd_two_reg_misc_fp16 | ||
48 | arm/translate-a64: add FCVTxx to simd_two_reg_misc_fp16 | ||
49 | arm/translate-a64: add FP16 FCMxx (zero) to simd_two_reg_misc_fp16 | ||
50 | arm/translate-a64: add FP16 SCVTF/UCVFT to simd_two_reg_misc_fp16 | ||
51 | arm/translate-a64: add FP16 FNEG/FABS to simd_two_reg_misc_fp16 | ||
52 | arm/helper.c: re-factor recpe and add recepe_f16 | ||
53 | arm/translate-a64: add FP16 FRECPE | ||
54 | arm/translate-a64: add FP16 FRCPX to simd_two_reg_misc_fp16 | ||
55 | arm/translate-a64: add FP16 FSQRT to simd_two_reg_misc_fp16 | ||
56 | arm/helper.c: re-factor rsqrte and add rsqrte_f16 | ||
57 | arm/translate-a64: add FP16 FRSQRTE to simd_two_reg_misc_fp16 | ||
58 | arm/translate-a64: add FP16 FMOV to simd_mod_imm | ||
59 | arm/translate-a64: add all FP16 ops in simd_scalar_pairwise | ||
60 | arm/translate-a64: implement simd_scalar_three_reg_same_fp16 | ||
61 | arm/translate-a64: add all single op FP16 to handle_fp_1src_half | ||
62 | 44 | ||
63 | Alistair Francis (2): | 45 | Igor Mammedov (1): |
64 | hw: register: Run post_write hook on reset | 46 | arm: fix qemu crash on startup with -bios option |
65 | MAINTAINERS: Update my email address | ||
66 | 47 | ||
67 | Corey Minyard (2): | 48 | Jan Kiszka (1): |
68 | i2c: Fix some brace style issues | 49 | hw/intc/arm_gicv3: Fix APxR<n> register dispatching |
69 | i2c: Move the bus class to i2c.h | ||
70 | 50 | ||
71 | Francisco Iglesias (2): | 51 | Paolo Bonzini (1): |
72 | xilinx_spips: Enable only two slaves when reading/writing with stripe | 52 | arm: fix malloc type mismatch |
73 | xilinx_spips: Use 8 dummy cycles with the QIOR/QIOR4 commands | ||
74 | 53 | ||
75 | Linus Walleij (3): | 54 | Peter Maydell (17): |
76 | hw/i2c-ddc: Do not fail writes | 55 | target/arm: Honour FPCR.FZ in FRECPX |
77 | hw/sii9022: Add support for Silicon Image SII9022 | 56 | MAINTAINERS: Add entries for newer MPS2 boards and devices |
78 | arm/vexpress: Add proper display connector emulation | 57 | Correct CPACR reset value for v7 cores |
58 | memory.h: Improve IOMMU related documentation | ||
59 | Make tb_invalidate_phys_addr() take a MemTxAttrs argument | ||
60 | Make address_space_translate{, _cached}() take a MemTxAttrs argument | ||
61 | Make address_space_map() take a MemTxAttrs argument | ||
62 | Make address_space_access_valid() take a MemTxAttrs argument | ||
63 | Make flatview_extend_translation() take a MemTxAttrs argument | ||
64 | Make memory_region_access_valid() take a MemTxAttrs argument | ||
65 | Make MemoryRegion valid.accepts callback take a MemTxAttrs argument | ||
66 | Make flatview_access_valid() take a MemTxAttrs argument | ||
67 | Make flatview_translate() take a MemTxAttrs argument | ||
68 | Make address_space_get_iotlb_entry() take a MemTxAttrs argument | ||
69 | Make flatview_do_translate() take a MemTxAttrs argument | ||
70 | Make address_space_translate_iommu take a MemTxAttrs argument | ||
71 | vmstate.h: Provide VMSTATE_BOOL_SUB_ARRAY | ||
79 | 72 | ||
80 | Peter Maydell (2): | 73 | Richard Henderson (1): |
81 | target/arm: Enable ARM_V8_FP16 feature bit for the AArch64 "any" CPU | 74 | tcg: Fix helper function vs host abi for float16 |
82 | linux-user: Report AArch64 FP16 support via hwcap bits | ||
83 | 75 | ||
84 | hw/display/Makefile.objs | 1 + | 76 | Shannon Zhao (3): |
85 | include/exec/helper-head.h | 3 + | 77 | arm_gicv3_kvm: increase clroffset accordingly |
86 | include/fpu/softfloat.h | 18 +- | 78 | ARM: ACPI: Fix use-after-free due to memory realloc |
87 | include/hw/i2c/i2c.h | 23 +- | 79 | KVM: GIC: Fix memory leak due to calling kvm_init_irq_routing twice |
88 | include/hw/register.h | 6 +- | ||
89 | target/arm/cpu.h | 34 +- | ||
90 | target/arm/helper-a64.h | 33 + | ||
91 | target/arm/helper.h | 14 +- | ||
92 | hw/arm/vexpress.c | 6 +- | ||
93 | hw/core/register.c | 8 + | ||
94 | hw/display/sii9022.c | 191 ++++++ | ||
95 | hw/i2c/core.c | 18 - | ||
96 | hw/i2c/i2c-ddc.c | 4 +- | ||
97 | hw/ssi/xilinx_spips.c | 43 +- | ||
98 | linux-user/elfload.c | 2 + | ||
99 | target/arm/cpu64.c | 1 + | ||
100 | target/arm/helper-a64.c | 269 +++++++++ | ||
101 | target/arm/helper.c | 481 ++++++++------- | ||
102 | target/arm/translate-a64.c | 1266 +++++++++++++++++++++++++++++++++------ | ||
103 | target/arm/translate.c | 12 +- | ||
104 | MAINTAINERS | 12 +- | ||
105 | default-configs/arm-softmmu.mak | 2 + | ||
106 | hw/display/trace-events | 5 + | ||
107 | 23 files changed, 1981 insertions(+), 471 deletions(-) | ||
108 | create mode 100644 hw/display/sii9022.c | ||
109 | 80 | ||
81 | include/exec/exec-all.h | 5 +- | ||
82 | include/exec/helper-head.h | 2 +- | ||
83 | include/exec/memory-internal.h | 3 +- | ||
84 | include/exec/memory.h | 128 +++++++++++++++++++++++++++++++++++------ | ||
85 | include/migration/vmstate.h | 3 + | ||
86 | include/sysemu/dma.h | 6 +- | ||
87 | accel/tcg/translate-all.c | 4 +- | ||
88 | exec.c | 95 ++++++++++++++++++------------ | ||
89 | hw/arm/boot.c | 18 +++--- | ||
90 | hw/arm/virt-acpi-build.c | 20 +++++-- | ||
91 | hw/dma/xlnx-zdma.c | 10 +++- | ||
92 | hw/hppa/dino.c | 3 +- | ||
93 | hw/intc/arm_gic_kvm.c | 1 - | ||
94 | hw/intc/arm_gicv3_cpuif.c | 12 ++-- | ||
95 | hw/intc/arm_gicv3_kvm.c | 2 +- | ||
96 | hw/nvram/fw_cfg.c | 12 ++-- | ||
97 | hw/s390x/s390-pci-inst.c | 3 +- | ||
98 | hw/scsi/esp.c | 3 +- | ||
99 | hw/vfio/common.c | 3 +- | ||
100 | hw/virtio/vhost.c | 3 +- | ||
101 | hw/xen/xen_pt_msi.c | 3 +- | ||
102 | memory.c | 12 ++-- | ||
103 | memory_ldst.inc.c | 18 +++--- | ||
104 | target/arm/gdbstub.c | 3 +- | ||
105 | target/arm/helper-a64.c | 41 +++++++------ | ||
106 | target/arm/helper.c | 90 ++++++++++++++++------------- | ||
107 | target/ppc/mmu-hash64.c | 3 +- | ||
108 | target/riscv/helper.c | 2 +- | ||
109 | target/s390x/diag.c | 6 +- | ||
110 | target/s390x/excp_helper.c | 3 +- | ||
111 | target/s390x/mmu_helper.c | 3 +- | ||
112 | target/s390x/sigp.c | 3 +- | ||
113 | target/xtensa/op_helper.c | 3 +- | ||
114 | MAINTAINERS | 9 ++- | ||
115 | 34 files changed, 353 insertions(+), 182 deletions(-) | ||
116 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Alistair Francis <alistair.francis@xilinx.com> | ||
2 | 1 | ||
3 | Ensure that the post write hook is called during reset. This allows us | ||
4 | to rely on the post write functions instead of having to call them from | ||
5 | the reset() function. | ||
6 | |||
7 | Signed-off-by: Alistair Francis <alistair.francis@xilinx.com> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Message-id: d131e24b911653a945e46ca2d8f90f572469e1dd.1517856214.git.alistair.francis@xilinx.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | include/hw/register.h | 6 +++--- | ||
13 | hw/core/register.c | 8 ++++++++ | ||
14 | 2 files changed, 11 insertions(+), 3 deletions(-) | ||
15 | |||
16 | diff --git a/include/hw/register.h b/include/hw/register.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/include/hw/register.h | ||
19 | +++ b/include/hw/register.h | ||
20 | @@ -XXX,XX +XXX,XX @@ typedef struct RegisterInfoArray RegisterInfoArray; | ||
21 | * immediately before the actual write. The returned value is what is written, | ||
22 | * giving the handler a chance to modify the written value. | ||
23 | * @post_write: Post write callback. Passed the written value. Most write side | ||
24 | - * effects should be implemented here. | ||
25 | + * effects should be implemented here. This is called during device reset. | ||
26 | * | ||
27 | * @post_read: Post read callback. Passes the value that is about to be returned | ||
28 | * for a read. The return value from this function is what is ultimately read, | ||
29 | @@ -XXX,XX +XXX,XX @@ uint64_t register_read(RegisterInfo *reg, uint64_t re, const char* prefix, | ||
30 | bool debug); | ||
31 | |||
32 | /** | ||
33 | - * reset a register | ||
34 | - * @reg: register to reset | ||
35 | + * Resets a register. This will also call the post_write hook if it exists. | ||
36 | + * @reg: The register to reset. | ||
37 | */ | ||
38 | |||
39 | void register_reset(RegisterInfo *reg); | ||
40 | diff --git a/hw/core/register.c b/hw/core/register.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/core/register.c | ||
43 | +++ b/hw/core/register.c | ||
44 | @@ -XXX,XX +XXX,XX @@ uint64_t register_read(RegisterInfo *reg, uint64_t re, const char* prefix, | ||
45 | |||
46 | void register_reset(RegisterInfo *reg) | ||
47 | { | ||
48 | + const RegisterAccessInfo *ac; | ||
49 | + | ||
50 | g_assert(reg); | ||
51 | |||
52 | if (!reg->data || !reg->access) { | ||
53 | return; | ||
54 | } | ||
55 | |||
56 | + ac = reg->access; | ||
57 | + | ||
58 | register_write_val(reg, reg->access->reset); | ||
59 | + | ||
60 | + if (ac->post_write) { | ||
61 | + ac->post_write(reg, reg->access->reset); | ||
62 | + } | ||
63 | } | ||
64 | |||
65 | void register_init(RegisterInfo *reg) | ||
66 | -- | ||
67 | 2.16.2 | ||
68 | |||
69 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
2 | 1 | ||
3 | Assert only the lower cs on bus 0 and upper cs on bus 1 when both buses and | ||
4 | chip selects are enabled (e.g reading/writing with stripe). | ||
5 | |||
6 | Signed-off-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
8 | Tested-by: Alistair Francis <alistair.francis@xilinx.com> | ||
9 | Message-id: 20180223232233.31482-2-frasse.iglesias@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/ssi/xilinx_spips.c | 41 +++++++++++++++++++++++++++++++++++++---- | ||
13 | 1 file changed, 37 insertions(+), 4 deletions(-) | ||
14 | |||
15 | diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/ssi/xilinx_spips.c | ||
18 | +++ b/hw/ssi/xilinx_spips.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void xilinx_spips_update_cs(XilinxSPIPS *s, int field) | ||
20 | { | ||
21 | int i; | ||
22 | |||
23 | - for (i = 0; i < s->num_cs; i++) { | ||
24 | + for (i = 0; i < s->num_cs * s->num_busses; i++) { | ||
25 | bool old_state = s->cs_lines_state[i]; | ||
26 | bool new_state = field & (1 << i); | ||
27 | |||
28 | @@ -XXX,XX +XXX,XX @@ static void xilinx_spips_update_cs(XilinxSPIPS *s, int field) | ||
29 | } | ||
30 | qemu_set_irq(s->cs_lines[i], !new_state); | ||
31 | } | ||
32 | - if (!(field & ((1 << s->num_cs) - 1))) { | ||
33 | + if (!(field & ((1 << (s->num_cs * s->num_busses)) - 1))) { | ||
34 | s->snoop_state = SNOOP_CHECKING; | ||
35 | s->cmd_dummies = 0; | ||
36 | s->link_state = 1; | ||
37 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_qspips_update_cs_lines(XlnxZynqMPQSPIPS *s) | ||
38 | { | ||
39 | if (s->regs[R_GQSPI_GF_SNAPSHOT]) { | ||
40 | int field = ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, CHIP_SELECT); | ||
41 | - xilinx_spips_update_cs(XILINX_SPIPS(s), field); | ||
42 | + bool upper_cs_sel = field & (1 << 1); | ||
43 | + bool lower_cs_sel = field & 1; | ||
44 | + bool bus0_enabled; | ||
45 | + bool bus1_enabled; | ||
46 | + uint8_t buses; | ||
47 | + int cs = 0; | ||
48 | + | ||
49 | + buses = ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, DATA_BUS_SELECT); | ||
50 | + bus0_enabled = buses & 1; | ||
51 | + bus1_enabled = buses & (1 << 1); | ||
52 | + | ||
53 | + if (bus0_enabled && bus1_enabled) { | ||
54 | + if (lower_cs_sel) { | ||
55 | + cs |= 1; | ||
56 | + } | ||
57 | + if (upper_cs_sel) { | ||
58 | + cs |= 1 << 3; | ||
59 | + } | ||
60 | + } else if (bus0_enabled) { | ||
61 | + if (lower_cs_sel) { | ||
62 | + cs |= 1; | ||
63 | + } | ||
64 | + if (upper_cs_sel) { | ||
65 | + cs |= 1 << 1; | ||
66 | + } | ||
67 | + } else if (bus1_enabled) { | ||
68 | + if (lower_cs_sel) { | ||
69 | + cs |= 1 << 2; | ||
70 | + } | ||
71 | + if (upper_cs_sel) { | ||
72 | + cs |= 1 << 3; | ||
73 | + } | ||
74 | + } | ||
75 | + xilinx_spips_update_cs(XILINX_SPIPS(s), cs); | ||
76 | } | ||
77 | } | ||
78 | |||
79 | @@ -XXX,XX +XXX,XX @@ static void xilinx_spips_update_cs_lines(XilinxSPIPS *s) | ||
80 | if (num_effective_busses(s) == 2) { | ||
81 | /* Single bit chip-select for qspi */ | ||
82 | field &= 0x1; | ||
83 | - field |= field << 1; | ||
84 | + field |= field << 3; | ||
85 | /* Dual stack U-Page */ | ||
86 | } else if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_TWO_MEM && | ||
87 | s->regs[R_LQSPI_STS] & LQSPI_CFG_U_PAGE) { | ||
88 | -- | ||
89 | 2.16.2 | ||
90 | |||
91 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | The FRECPX instructions should (like most other floating point operations) |
---|---|---|---|
2 | honour the FPCR.FZ bit which specifies whether input denormals should | ||
3 | be flushed to zero (or FZ16 for the half-precision version). | ||
4 | We forgot to implement this, which doesn't affect the results (since | ||
5 | the calculation doesn't actually care about the mantissa bits) but did | ||
6 | mean we were failing to set the FPSR.IDC bit. | ||
2 | 7 | ||
3 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20180227143852.11175-26-alex.bennee@linaro.org | 10 | Message-id: 20180521172712.19930-1-peter.maydell@linaro.org |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | 11 | --- |
8 | target/arm/helper-a64.h | 1 + | 12 | target/arm/helper-a64.c | 6 ++++++ |
9 | target/arm/helper-a64.c | 13 +++++++++++++ | 13 | 1 file changed, 6 insertions(+) |
10 | target/arm/translate-a64.c | 5 +++++ | ||
11 | 3 files changed, 19 insertions(+) | ||
12 | 14 | ||
13 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper-a64.h | ||
16 | +++ b/target/arm/helper-a64.h | ||
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_2(advsimd_rinth_exact, f16, f16, ptr) | ||
18 | DEF_HELPER_2(advsimd_rinth, f16, f16, ptr) | ||
19 | DEF_HELPER_2(advsimd_f16tosinth, i32, f16, ptr) | ||
20 | DEF_HELPER_2(advsimd_f16touinth, i32, f16, ptr) | ||
21 | +DEF_HELPER_2(sqrt_f16, f16, f16, ptr) | ||
22 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | 15 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c |
23 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/arm/helper-a64.c | 17 | --- a/target/arm/helper-a64.c |
25 | +++ b/target/arm/helper-a64.c | 18 | +++ b/target/arm/helper-a64.c |
26 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_f16touinth)(float16 a, void *fpstp) | 19 | @@ -XXX,XX +XXX,XX @@ float16 HELPER(frecpx_f16)(float16 a, void *fpstp) |
20 | return nan; | ||
27 | } | 21 | } |
28 | return float16_to_uint16(a, fpst); | 22 | |
29 | } | 23 | + a = float16_squash_input_denormal(a, fpst); |
30 | + | 24 | + |
31 | +/* | 25 | val16 = float16_val(a); |
32 | + * Square Root and Reciprocal square root | 26 | sbit = 0x8000 & val16; |
33 | + */ | 27 | exp = extract32(val16, 10, 5); |
28 | @@ -XXX,XX +XXX,XX @@ float32 HELPER(frecpx_f32)(float32 a, void *fpstp) | ||
29 | return nan; | ||
30 | } | ||
31 | |||
32 | + a = float32_squash_input_denormal(a, fpst); | ||
34 | + | 33 | + |
35 | +float16 HELPER(sqrt_f16)(float16 a, void *fpstp) | 34 | val32 = float32_val(a); |
36 | +{ | 35 | sbit = 0x80000000ULL & val32; |
37 | + float_status *s = fpstp; | 36 | exp = extract32(val32, 23, 8); |
37 | @@ -XXX,XX +XXX,XX @@ float64 HELPER(frecpx_f64)(float64 a, void *fpstp) | ||
38 | return nan; | ||
39 | } | ||
40 | |||
41 | + a = float64_squash_input_denormal(a, fpst); | ||
38 | + | 42 | + |
39 | + return float16_sqrt(a, s); | 43 | val64 = float64_val(a); |
40 | +} | 44 | sbit = 0x8000000000000000ULL & val64; |
41 | + | 45 | exp = extract64(float64_val(a), 52, 11); |
42 | + | ||
43 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/target/arm/translate-a64.c | ||
46 | +++ b/target/arm/translate-a64.c | ||
47 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc_fp16(DisasContext *s, uint32_t insn) | ||
48 | case 0x6f: /* FNEG */ | ||
49 | need_fpst = false; | ||
50 | break; | ||
51 | + case 0x7f: /* FSQRT (vector) */ | ||
52 | + break; | ||
53 | default: | ||
54 | fprintf(stderr, "%s: insn %#04x fpop %#2x\n", __func__, insn, fpop); | ||
55 | g_assert_not_reached(); | ||
56 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc_fp16(DisasContext *s, uint32_t insn) | ||
57 | case 0x6f: /* FNEG */ | ||
58 | tcg_gen_xori_i32(tcg_res, tcg_op, 0x8000); | ||
59 | break; | ||
60 | + case 0x7f: /* FSQRT */ | ||
61 | + gen_helper_sqrt_f16(tcg_res, tcg_op, tcg_fpstatus); | ||
62 | + break; | ||
63 | default: | ||
64 | g_assert_not_reached(); | ||
65 | } | ||
66 | -- | 46 | -- |
67 | 2.16.2 | 47 | 2.17.1 |
68 | 48 | ||
69 | 49 | diff view generated by jsdifflib |
1 | From: Alistair Francis <alistair.francis@xilinx.com> | 1 | Add entries to MAINTAINERS to cover the newer MPS2 boards and |
---|---|---|---|
2 | the new devices they use. | ||
2 | 3 | ||
3 | I am leaving Xilinx, so to avoid having an email address that bounces | ||
4 | update my maintainer address to point to my personal email address. | ||
5 | |||
6 | Signed-off-by: Alistair Francis <alistair.francis@xilinx.com> | ||
7 | Signed-off-by: Alistair Francis <alistair@alistair23.me> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Message-id: 7bb690382e3370aa1c1e047a84e36603c787ec0e.1519749987.git.alistair.francis@xilinx.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Message-id: 20180518153157.14899-1-peter.maydell@linaro.org | ||
11 | --- | 6 | --- |
12 | MAINTAINERS | 12 ++++++------ | 7 | MAINTAINERS | 9 +++++++-- |
13 | 1 file changed, 6 insertions(+), 6 deletions(-) | 8 | 1 file changed, 7 insertions(+), 2 deletions(-) |
14 | 9 | ||
15 | diff --git a/MAINTAINERS b/MAINTAINERS | 10 | diff --git a/MAINTAINERS b/MAINTAINERS |
16 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/MAINTAINERS | 12 | --- a/MAINTAINERS |
18 | +++ b/MAINTAINERS | 13 | +++ b/MAINTAINERS |
19 | @@ -XXX,XX +XXX,XX @@ F: hw/misc/arm_sysctl.c | 14 | @@ -XXX,XX +XXX,XX @@ F: hw/timer/cmsdk-apb-timer.c |
20 | 15 | F: include/hw/timer/cmsdk-apb-timer.h | |
21 | Xilinx Zynq | 16 | F: hw/char/cmsdk-apb-uart.c |
22 | M: Edgar E. Iglesias <edgar.iglesias@gmail.com> | 17 | F: include/hw/char/cmsdk-apb-uart.h |
23 | -M: Alistair Francis <alistair.francis@xilinx.com> | 18 | +F: hw/misc/tz-ppc.c |
24 | +M: Alistair Francis <alistair@alistair23.me> | 19 | +F: include/hw/misc/tz-ppc.h |
20 | |||
21 | ARM cores | ||
22 | M: Peter Maydell <peter.maydell@linaro.org> | ||
23 | @@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org> | ||
25 | L: qemu-arm@nongnu.org | 24 | L: qemu-arm@nongnu.org |
26 | S: Maintained | 25 | S: Maintained |
27 | F: hw/*/xilinx_* | 26 | F: hw/arm/mps2.c |
28 | @@ -XXX,XX +XXX,XX @@ F: include/hw/misc/zynq* | 27 | -F: hw/misc/mps2-scc.c |
29 | X: hw/ssi/xilinx_* | 28 | -F: include/hw/misc/mps2-scc.h |
30 | 29 | +F: hw/arm/mps2-tz.c | |
31 | Xilinx ZynqMP | 30 | +F: hw/misc/mps2-*.c |
32 | -M: Alistair Francis <alistair.francis@xilinx.com> | 31 | +F: include/hw/misc/mps2-*.h |
33 | +M: Alistair Francis <alistair@alistair23.me> | 32 | +F: hw/arm/iotkit.c |
34 | M: Edgar E. Iglesias <edgar.iglesias@gmail.com> | 33 | +F: include/hw/arm/iotkit.h |
35 | L: qemu-arm@nongnu.org | 34 | |
36 | S: Maintained | 35 | Musicpal |
37 | @@ -XXX,XX +XXX,XX @@ T: git git://github.com/bonzini/qemu.git scsi-next | 36 | M: Jan Kiszka <jan.kiszka@web.de> |
38 | |||
39 | SSI | ||
40 | M: Peter Crosthwaite <crosthwaite.peter@gmail.com> | ||
41 | -M: Alistair Francis <alistair.francis@xilinx.com> | ||
42 | +M: Alistair Francis <alistair@alistair23.me> | ||
43 | S: Maintained | ||
44 | F: hw/ssi/* | ||
45 | F: hw/block/m25p80.c | ||
46 | @@ -XXX,XX +XXX,XX @@ X: hw/ssi/xilinx_* | ||
47 | F: tests/m25p80-test.c | ||
48 | |||
49 | Xilinx SPI | ||
50 | -M: Alistair Francis <alistair.francis@xilinx.com> | ||
51 | +M: Alistair Francis <alistair@alistair23.me> | ||
52 | M: Peter Crosthwaite <crosthwaite.peter@gmail.com> | ||
53 | S: Maintained | ||
54 | F: hw/ssi/xilinx_* | ||
55 | @@ -XXX,XX +XXX,XX @@ S: Maintained | ||
56 | F: hw/net/eepro100.c | ||
57 | |||
58 | Generic Loader | ||
59 | -M: Alistair Francis <alistair.francis@xilinx.com> | ||
60 | +M: Alistair Francis <alistair@alistair23.me> | ||
61 | S: Maintained | ||
62 | F: hw/core/generic-loader.c | ||
63 | F: include/hw/core/generic-loader.h | ||
64 | @@ -XXX,XX +XXX,XX @@ F: tests/qmp-test.c | ||
65 | T: git git://repo.or.cz/qemu/armbru.git qapi-next | ||
66 | |||
67 | Register API | ||
68 | -M: Alistair Francis <alistair.francis@xilinx.com> | ||
69 | +M: Alistair Francis <alistair@alistair23.me> | ||
70 | S: Maintained | ||
71 | F: hw/core/register.c | ||
72 | F: include/hw/register.h | ||
73 | -- | 37 | -- |
74 | 2.16.2 | 38 | 2.17.1 |
75 | 39 | ||
76 | 40 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | From: Jan Kiszka <jan.kiszka@siemens.com> |
---|---|---|---|
2 | 2 | ||
3 | This covers the encoding group: | 3 | There was a nasty flip in identifying which register group an access is |
4 | targeting. The issue caused spuriously raised priorities of the guest | ||
5 | when handing CPUs over in the Jailhouse hypervisor. | ||
4 | 6 | ||
5 | Advanced SIMD scalar three same FP16 | 7 | Cc: qemu-stable@nongnu.org |
6 | 8 | Signed-off-by: Jan Kiszka <jan.kiszka@siemens.com> | |
7 | As all the helpers are already there it is simply a case of calling the | 9 | Message-id: 28b927d3-da58-bce4-cc13-bfec7f9b1cb9@siemens.com |
8 | existing helpers in the scalar context. | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | |||
10 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20180227143852.11175-31-alex.bennee@linaro.org | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 12 | --- |
15 | target/arm/translate-a64.c | 99 ++++++++++++++++++++++++++++++++++++++++++++++ | 13 | hw/intc/arm_gicv3_cpuif.c | 12 ++++++------ |
16 | 1 file changed, 99 insertions(+) | 14 | 1 file changed, 6 insertions(+), 6 deletions(-) |
17 | 15 | ||
18 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 16 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c |
19 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/translate-a64.c | 18 | --- a/hw/intc/arm_gicv3_cpuif.c |
21 | +++ b/target/arm/translate-a64.c | 19 | +++ b/hw/intc/arm_gicv3_cpuif.c |
22 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_three_reg_same(DisasContext *s, uint32_t insn) | 20 | @@ -XXX,XX +XXX,XX @@ static uint64_t icv_ap_read(CPUARMState *env, const ARMCPRegInfo *ri) |
23 | tcg_temp_free_i64(tcg_rd); | 21 | { |
24 | } | 22 | GICv3CPUState *cs = icc_cs_from_env(env); |
25 | 23 | int regno = ri->opc2 & 3; | |
26 | +/* AdvSIMD scalar three same FP16 | 24 | - int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1NS; |
27 | + * 31 30 29 28 24 23 22 21 20 16 15 14 13 11 10 9 5 4 0 | 25 | + int grp = (ri->crm & 1) ? GICV3_G1NS : GICV3_G0; |
28 | + * +-----+---+-----------+---+-----+------+-----+--------+---+----+----+ | 26 | uint64_t value = cs->ich_apr[grp][regno]; |
29 | + * | 0 1 | U | 1 1 1 1 0 | a | 1 0 | Rm | 0 0 | opcode | 1 | Rn | Rd | | 27 | |
30 | + * +-----+---+-----------+---+-----+------+-----+--------+---+----+----+ | 28 | trace_gicv3_icv_ap_read(ri->crm & 1, regno, gicv3_redist_affid(cs), value); |
31 | + * v: 0101 1110 0100 0000 0000 0100 0000 0000 => 5e400400 | 29 | @@ -XXX,XX +XXX,XX @@ static void icv_ap_write(CPUARMState *env, const ARMCPRegInfo *ri, |
32 | + * m: 1101 1111 0110 0000 1100 0100 0000 0000 => df60c400 | 30 | { |
33 | + */ | 31 | GICv3CPUState *cs = icc_cs_from_env(env); |
34 | +static void disas_simd_scalar_three_reg_same_fp16(DisasContext *s, | 32 | int regno = ri->opc2 & 3; |
35 | + uint32_t insn) | 33 | - int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1NS; |
36 | +{ | 34 | + int grp = (ri->crm & 1) ? GICV3_G1NS : GICV3_G0; |
37 | + int rd = extract32(insn, 0, 5); | 35 | |
38 | + int rn = extract32(insn, 5, 5); | 36 | trace_gicv3_icv_ap_write(ri->crm & 1, regno, gicv3_redist_affid(cs), value); |
39 | + int opcode = extract32(insn, 11, 3); | 37 | |
40 | + int rm = extract32(insn, 16, 5); | 38 | @@ -XXX,XX +XXX,XX @@ static uint64_t icc_ap_read(CPUARMState *env, const ARMCPRegInfo *ri) |
41 | + bool u = extract32(insn, 29, 1); | 39 | uint64_t value; |
42 | + bool a = extract32(insn, 23, 1); | 40 | |
43 | + int fpopcode = opcode | (a << 3) | (u << 4); | 41 | int regno = ri->opc2 & 3; |
44 | + TCGv_ptr fpst; | 42 | - int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1; |
45 | + TCGv_i32 tcg_op1; | 43 | + int grp = (ri->crm & 1) ? GICV3_G1 : GICV3_G0; |
46 | + TCGv_i32 tcg_op2; | 44 | |
47 | + TCGv_i32 tcg_res; | 45 | if (icv_access(env, grp == GICV3_G0 ? HCR_FMO : HCR_IMO)) { |
48 | + | 46 | return icv_ap_read(env, ri); |
49 | + switch (fpopcode) { | 47 | @@ -XXX,XX +XXX,XX @@ static void icc_ap_write(CPUARMState *env, const ARMCPRegInfo *ri, |
50 | + case 0x03: /* FMULX */ | 48 | GICv3CPUState *cs = icc_cs_from_env(env); |
51 | + case 0x04: /* FCMEQ (reg) */ | 49 | |
52 | + case 0x07: /* FRECPS */ | 50 | int regno = ri->opc2 & 3; |
53 | + case 0x0f: /* FRSQRTS */ | 51 | - int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1; |
54 | + case 0x14: /* FCMGE (reg) */ | 52 | + int grp = (ri->crm & 1) ? GICV3_G1 : GICV3_G0; |
55 | + case 0x15: /* FACGE */ | 53 | |
56 | + case 0x1a: /* FABD */ | 54 | if (icv_access(env, grp == GICV3_G0 ? HCR_FMO : HCR_IMO)) { |
57 | + case 0x1c: /* FCMGT (reg) */ | 55 | icv_ap_write(env, ri, value); |
58 | + case 0x1d: /* FACGT */ | 56 | @@ -XXX,XX +XXX,XX @@ static uint64_t ich_ap_read(CPUARMState *env, const ARMCPRegInfo *ri) |
59 | + break; | 57 | { |
60 | + default: | 58 | GICv3CPUState *cs = icc_cs_from_env(env); |
61 | + unallocated_encoding(s); | 59 | int regno = ri->opc2 & 3; |
62 | + return; | 60 | - int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1NS; |
63 | + } | 61 | + int grp = (ri->crm & 1) ? GICV3_G1NS : GICV3_G0; |
64 | + | 62 | uint64_t value; |
65 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | 63 | |
66 | + unallocated_encoding(s); | 64 | value = cs->ich_apr[grp][regno]; |
67 | + } | 65 | @@ -XXX,XX +XXX,XX @@ static void ich_ap_write(CPUARMState *env, const ARMCPRegInfo *ri, |
68 | + | 66 | { |
69 | + if (!fp_access_check(s)) { | 67 | GICv3CPUState *cs = icc_cs_from_env(env); |
70 | + return; | 68 | int regno = ri->opc2 & 3; |
71 | + } | 69 | - int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1NS; |
72 | + | 70 | + int grp = (ri->crm & 1) ? GICV3_G1NS : GICV3_G0; |
73 | + fpst = get_fpstatus_ptr(true); | 71 | |
74 | + | 72 | trace_gicv3_ich_ap_write(ri->crm & 1, regno, gicv3_redist_affid(cs), value); |
75 | + tcg_op1 = tcg_temp_new_i32(); | ||
76 | + tcg_op2 = tcg_temp_new_i32(); | ||
77 | + tcg_res = tcg_temp_new_i32(); | ||
78 | + | ||
79 | + read_vec_element_i32(s, tcg_op1, rn, 0, MO_16); | ||
80 | + read_vec_element_i32(s, tcg_op2, rm, 0, MO_16); | ||
81 | + | ||
82 | + switch (fpopcode) { | ||
83 | + case 0x03: /* FMULX */ | ||
84 | + gen_helper_advsimd_mulxh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
85 | + break; | ||
86 | + case 0x04: /* FCMEQ (reg) */ | ||
87 | + gen_helper_advsimd_ceq_f16(tcg_res, tcg_op1, tcg_op2, fpst); | ||
88 | + break; | ||
89 | + case 0x07: /* FRECPS */ | ||
90 | + gen_helper_recpsf_f16(tcg_res, tcg_op1, tcg_op2, fpst); | ||
91 | + break; | ||
92 | + case 0x0f: /* FRSQRTS */ | ||
93 | + gen_helper_rsqrtsf_f16(tcg_res, tcg_op1, tcg_op2, fpst); | ||
94 | + break; | ||
95 | + case 0x14: /* FCMGE (reg) */ | ||
96 | + gen_helper_advsimd_cge_f16(tcg_res, tcg_op1, tcg_op2, fpst); | ||
97 | + break; | ||
98 | + case 0x15: /* FACGE */ | ||
99 | + gen_helper_advsimd_acge_f16(tcg_res, tcg_op1, tcg_op2, fpst); | ||
100 | + break; | ||
101 | + case 0x1a: /* FABD */ | ||
102 | + gen_helper_advsimd_subh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
103 | + tcg_gen_andi_i32(tcg_res, tcg_res, 0x7fff); | ||
104 | + break; | ||
105 | + case 0x1c: /* FCMGT (reg) */ | ||
106 | + gen_helper_advsimd_cgt_f16(tcg_res, tcg_op1, tcg_op2, fpst); | ||
107 | + break; | ||
108 | + case 0x1d: /* FACGT */ | ||
109 | + gen_helper_advsimd_acgt_f16(tcg_res, tcg_op1, tcg_op2, fpst); | ||
110 | + break; | ||
111 | + default: | ||
112 | + g_assert_not_reached(); | ||
113 | + } | ||
114 | + | ||
115 | + write_fp_sreg(s, rd, tcg_res); | ||
116 | + | ||
117 | + | ||
118 | + tcg_temp_free_i32(tcg_res); | ||
119 | + tcg_temp_free_i32(tcg_op1); | ||
120 | + tcg_temp_free_i32(tcg_op2); | ||
121 | + tcg_temp_free_ptr(fpst); | ||
122 | +} | ||
123 | + | ||
124 | static void handle_2misc_64(DisasContext *s, int opcode, bool u, | ||
125 | TCGv_i64 tcg_rd, TCGv_i64 tcg_rn, | ||
126 | TCGv_i32 tcg_rmode, TCGv_ptr tcg_fpstatus) | ||
127 | @@ -XXX,XX +XXX,XX @@ static const AArch64DecodeTable data_proc_simd[] = { | ||
128 | { 0xce408000, 0xffe0c000, disas_crypto_three_reg_imm2 }, | ||
129 | { 0x0e400400, 0x9f60c400, disas_simd_three_reg_same_fp16 }, | ||
130 | { 0x0e780800, 0x8f7e0c00, disas_simd_two_reg_misc_fp16 }, | ||
131 | + { 0x5e400400, 0xdf60c400, disas_simd_scalar_three_reg_same_fp16 }, | ||
132 | { 0x00000000, 0x00000000, NULL } | ||
133 | }; | ||
134 | 73 | ||
135 | -- | 74 | -- |
136 | 2.16.2 | 75 | 2.17.1 |
137 | 76 | ||
138 | 77 | diff view generated by jsdifflib |
1 | Now we have implemented FP16 we can enable it for the "any" CPU. | 1 | From: Shannon Zhao <zhaoshenglong@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | 3 | It forgot to increase clroffset during the loop. So it only clear the |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 4 | first 4 bytes. |
5 | [PMM: split out from an earlier patch in the series] | 5 | |
6 | Fixes: 367b9f527becdd20ddf116e17a3c0c2bbc486920 | ||
7 | Cc: qemu-stable@nongnu.org | ||
8 | Signed-off-by: Shannon Zhao <zhaoshenglong@huawei.com> | ||
9 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
10 | Message-id: 1527047633-12368-1-git-send-email-zhaoshenglong@huawei.com | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 13 | --- |
8 | target/arm/cpu64.c | 1 + | 14 | hw/intc/arm_gicv3_kvm.c | 1 + |
9 | 1 file changed, 1 insertion(+) | 15 | 1 file changed, 1 insertion(+) |
10 | 16 | ||
11 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 17 | diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c |
12 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/cpu64.c | 19 | --- a/hw/intc/arm_gicv3_kvm.c |
14 | +++ b/target/arm/cpu64.c | 20 | +++ b/hw/intc/arm_gicv3_kvm.c |
15 | @@ -XXX,XX +XXX,XX @@ static void aarch64_any_initfn(Object *obj) | 21 | @@ -XXX,XX +XXX,XX @@ static void kvm_dist_putbmp(GICv3State *s, uint32_t offset, |
16 | set_feature(&cpu->env, ARM_FEATURE_V8_SM4); | 22 | if (clroffset != 0) { |
17 | set_feature(&cpu->env, ARM_FEATURE_V8_PMULL); | 23 | reg = 0; |
18 | set_feature(&cpu->env, ARM_FEATURE_CRC); | 24 | kvm_gicd_access(s, clroffset, ®, true); |
19 | + set_feature(&cpu->env, ARM_FEATURE_V8_FP16); | 25 | + clroffset += 4; |
20 | cpu->ctr = 0x80038003; /* 32 byte I and D cacheline size, VIPT icache */ | 26 | } |
21 | cpu->dcz_blocksize = 7; /* 512 bytes */ | 27 | reg = *gic_bmp_ptr32(bmp, irq); |
22 | } | 28 | kvm_gicd_access(s, offset, ®, true); |
23 | -- | 29 | -- |
24 | 2.16.2 | 30 | 2.17.1 |
25 | 31 | ||
26 | 32 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This allows us to explicitly pass float16 to helpers rather than | 3 | Depending on the host abi, float16, aka uint16_t, values are |
4 | assuming uint32_t and dealing with the result. Of course they will be | 4 | passed and returned either zero-extended in the host register |
5 | passed in i32 sized registers by default. | 5 | or with garbage at the top of the host register. |
6 | 6 | ||
7 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | 7 | The tcg code generator has so far been assuming garbage, as that |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | matches the x86 abi, but this is incorrect for other host abis. |
9 | Message-id: 20180227143852.11175-2-alex.bennee@linaro.org | 9 | Further, target/arm has so far been assuming zero-extended results, |
10 | so that it may store the 16-bit value into a 32-bit slot with the | ||
11 | high 16-bits already clear. | ||
12 | |||
13 | Rectify both problems by mapping "f16" in the helper definition | ||
14 | to uint32_t instead of (a typedef for) uint16_t. This forces | ||
15 | the host compiler to assume garbage in the upper 16 bits on input | ||
16 | and to zero-extend the result on output. | ||
17 | |||
18 | Cc: qemu-stable@nongnu.org | ||
19 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
20 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
21 | Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
22 | Message-id: 20180522175629.24932-1-richard.henderson@linaro.org | ||
23 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 25 | --- |
12 | include/exec/helper-head.h | 3 +++ | 26 | include/exec/helper-head.h | 2 +- |
13 | 1 file changed, 3 insertions(+) | 27 | target/arm/helper-a64.c | 35 +++++++++-------- |
28 | target/arm/helper.c | 80 +++++++++++++++++++------------------- | ||
29 | 3 files changed, 59 insertions(+), 58 deletions(-) | ||
14 | 30 | ||
15 | diff --git a/include/exec/helper-head.h b/include/exec/helper-head.h | 31 | diff --git a/include/exec/helper-head.h b/include/exec/helper-head.h |
16 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/exec/helper-head.h | 33 | --- a/include/exec/helper-head.h |
18 | +++ b/include/exec/helper-head.h | 34 | +++ b/include/exec/helper-head.h |
19 | @@ -XXX,XX +XXX,XX @@ | 35 | @@ -XXX,XX +XXX,XX @@ |
20 | #define dh_alias_int i32 | ||
21 | #define dh_alias_i64 i64 | ||
22 | #define dh_alias_s64 i64 | ||
23 | +#define dh_alias_f16 i32 | ||
24 | #define dh_alias_f32 i32 | ||
25 | #define dh_alias_f64 i64 | ||
26 | #define dh_alias_ptr ptr | ||
27 | @@ -XXX,XX +XXX,XX @@ | ||
28 | #define dh_ctype_int int | 36 | #define dh_ctype_int int |
29 | #define dh_ctype_i64 uint64_t | 37 | #define dh_ctype_i64 uint64_t |
30 | #define dh_ctype_s64 int64_t | 38 | #define dh_ctype_s64 int64_t |
31 | +#define dh_ctype_f16 float16 | 39 | -#define dh_ctype_f16 float16 |
40 | +#define dh_ctype_f16 uint32_t | ||
32 | #define dh_ctype_f32 float32 | 41 | #define dh_ctype_f32 float32 |
33 | #define dh_ctype_f64 float64 | 42 | #define dh_ctype_f64 float64 |
34 | #define dh_ctype_ptr void * | 43 | #define dh_ctype_ptr void * |
35 | @@ -XXX,XX +XXX,XX @@ | 44 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c |
36 | #define dh_is_signed_s32 1 | 45 | index XXXXXXX..XXXXXXX 100644 |
37 | #define dh_is_signed_i64 0 | 46 | --- a/target/arm/helper-a64.c |
38 | #define dh_is_signed_s64 1 | 47 | +++ b/target/arm/helper-a64.c |
39 | +#define dh_is_signed_f16 0 | 48 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t float_rel_to_flags(int res) |
40 | #define dh_is_signed_f32 0 | 49 | return flags; |
41 | #define dh_is_signed_f64 0 | 50 | } |
42 | #define dh_is_signed_tl 0 | 51 | |
52 | -uint64_t HELPER(vfp_cmph_a64)(float16 x, float16 y, void *fp_status) | ||
53 | +uint64_t HELPER(vfp_cmph_a64)(uint32_t x, uint32_t y, void *fp_status) | ||
54 | { | ||
55 | return float_rel_to_flags(float16_compare_quiet(x, y, fp_status)); | ||
56 | } | ||
57 | |||
58 | -uint64_t HELPER(vfp_cmpeh_a64)(float16 x, float16 y, void *fp_status) | ||
59 | +uint64_t HELPER(vfp_cmpeh_a64)(uint32_t x, uint32_t y, void *fp_status) | ||
60 | { | ||
61 | return float_rel_to_flags(float16_compare(x, y, fp_status)); | ||
62 | } | ||
63 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(neon_cgt_f64)(float64 a, float64 b, void *fpstp) | ||
64 | #define float64_three make_float64(0x4008000000000000ULL) | ||
65 | #define float64_one_point_five make_float64(0x3FF8000000000000ULL) | ||
66 | |||
67 | -float16 HELPER(recpsf_f16)(float16 a, float16 b, void *fpstp) | ||
68 | +uint32_t HELPER(recpsf_f16)(uint32_t a, uint32_t b, void *fpstp) | ||
69 | { | ||
70 | float_status *fpst = fpstp; | ||
71 | |||
72 | @@ -XXX,XX +XXX,XX @@ float64 HELPER(recpsf_f64)(float64 a, float64 b, void *fpstp) | ||
73 | return float64_muladd(a, b, float64_two, 0, fpst); | ||
74 | } | ||
75 | |||
76 | -float16 HELPER(rsqrtsf_f16)(float16 a, float16 b, void *fpstp) | ||
77 | +uint32_t HELPER(rsqrtsf_f16)(uint32_t a, uint32_t b, void *fpstp) | ||
78 | { | ||
79 | float_status *fpst = fpstp; | ||
80 | |||
81 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(neon_addlp_u16)(uint64_t a) | ||
82 | } | ||
83 | |||
84 | /* Floating-point reciprocal exponent - see FPRecpX in ARM ARM */ | ||
85 | -float16 HELPER(frecpx_f16)(float16 a, void *fpstp) | ||
86 | +uint32_t HELPER(frecpx_f16)(uint32_t a, void *fpstp) | ||
87 | { | ||
88 | float_status *fpst = fpstp; | ||
89 | uint16_t val16, sbit; | ||
90 | @@ -XXX,XX +XXX,XX @@ void HELPER(casp_be_parallel)(CPUARMState *env, uint32_t rs, uint64_t addr, | ||
91 | #define ADVSIMD_HELPER(name, suffix) HELPER(glue(glue(advsimd_, name), suffix)) | ||
92 | |||
93 | #define ADVSIMD_HALFOP(name) \ | ||
94 | -float16 ADVSIMD_HELPER(name, h)(float16 a, float16 b, void *fpstp) \ | ||
95 | +uint32_t ADVSIMD_HELPER(name, h)(uint32_t a, uint32_t b, void *fpstp) \ | ||
96 | { \ | ||
97 | float_status *fpst = fpstp; \ | ||
98 | return float16_ ## name(a, b, fpst); \ | ||
99 | @@ -XXX,XX +XXX,XX @@ ADVSIMD_HALFOP(mulx) | ||
100 | ADVSIMD_TWOHALFOP(mulx) | ||
101 | |||
102 | /* fused multiply-accumulate */ | ||
103 | -float16 HELPER(advsimd_muladdh)(float16 a, float16 b, float16 c, void *fpstp) | ||
104 | +uint32_t HELPER(advsimd_muladdh)(uint32_t a, uint32_t b, uint32_t c, | ||
105 | + void *fpstp) | ||
106 | { | ||
107 | float_status *fpst = fpstp; | ||
108 | return float16_muladd(a, b, c, 0, fpst); | ||
109 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_muladd2h)(uint32_t two_a, uint32_t two_b, | ||
110 | |||
111 | #define ADVSIMD_CMPRES(test) (test) ? 0xffff : 0 | ||
112 | |||
113 | -uint32_t HELPER(advsimd_ceq_f16)(float16 a, float16 b, void *fpstp) | ||
114 | +uint32_t HELPER(advsimd_ceq_f16)(uint32_t a, uint32_t b, void *fpstp) | ||
115 | { | ||
116 | float_status *fpst = fpstp; | ||
117 | int compare = float16_compare_quiet(a, b, fpst); | ||
118 | return ADVSIMD_CMPRES(compare == float_relation_equal); | ||
119 | } | ||
120 | |||
121 | -uint32_t HELPER(advsimd_cge_f16)(float16 a, float16 b, void *fpstp) | ||
122 | +uint32_t HELPER(advsimd_cge_f16)(uint32_t a, uint32_t b, void *fpstp) | ||
123 | { | ||
124 | float_status *fpst = fpstp; | ||
125 | int compare = float16_compare(a, b, fpst); | ||
126 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_cge_f16)(float16 a, float16 b, void *fpstp) | ||
127 | compare == float_relation_equal); | ||
128 | } | ||
129 | |||
130 | -uint32_t HELPER(advsimd_cgt_f16)(float16 a, float16 b, void *fpstp) | ||
131 | +uint32_t HELPER(advsimd_cgt_f16)(uint32_t a, uint32_t b, void *fpstp) | ||
132 | { | ||
133 | float_status *fpst = fpstp; | ||
134 | int compare = float16_compare(a, b, fpst); | ||
135 | return ADVSIMD_CMPRES(compare == float_relation_greater); | ||
136 | } | ||
137 | |||
138 | -uint32_t HELPER(advsimd_acge_f16)(float16 a, float16 b, void *fpstp) | ||
139 | +uint32_t HELPER(advsimd_acge_f16)(uint32_t a, uint32_t b, void *fpstp) | ||
140 | { | ||
141 | float_status *fpst = fpstp; | ||
142 | float16 f0 = float16_abs(a); | ||
143 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_acge_f16)(float16 a, float16 b, void *fpstp) | ||
144 | compare == float_relation_equal); | ||
145 | } | ||
146 | |||
147 | -uint32_t HELPER(advsimd_acgt_f16)(float16 a, float16 b, void *fpstp) | ||
148 | +uint32_t HELPER(advsimd_acgt_f16)(uint32_t a, uint32_t b, void *fpstp) | ||
149 | { | ||
150 | float_status *fpst = fpstp; | ||
151 | float16 f0 = float16_abs(a); | ||
152 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_acgt_f16)(float16 a, float16 b, void *fpstp) | ||
153 | } | ||
154 | |||
155 | /* round to integral */ | ||
156 | -float16 HELPER(advsimd_rinth_exact)(float16 x, void *fp_status) | ||
157 | +uint32_t HELPER(advsimd_rinth_exact)(uint32_t x, void *fp_status) | ||
158 | { | ||
159 | return float16_round_to_int(x, fp_status); | ||
160 | } | ||
161 | |||
162 | -float16 HELPER(advsimd_rinth)(float16 x, void *fp_status) | ||
163 | +uint32_t HELPER(advsimd_rinth)(uint32_t x, void *fp_status) | ||
164 | { | ||
165 | int old_flags = get_float_exception_flags(fp_status), new_flags; | ||
166 | float16 ret; | ||
167 | @@ -XXX,XX +XXX,XX @@ float16 HELPER(advsimd_rinth)(float16 x, void *fp_status) | ||
168 | * setting the mode appropriately before calling the helper. | ||
169 | */ | ||
170 | |||
171 | -uint32_t HELPER(advsimd_f16tosinth)(float16 a, void *fpstp) | ||
172 | +uint32_t HELPER(advsimd_f16tosinth)(uint32_t a, void *fpstp) | ||
173 | { | ||
174 | float_status *fpst = fpstp; | ||
175 | |||
176 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_f16tosinth)(float16 a, void *fpstp) | ||
177 | return float16_to_int16(a, fpst); | ||
178 | } | ||
179 | |||
180 | -uint32_t HELPER(advsimd_f16touinth)(float16 a, void *fpstp) | ||
181 | +uint32_t HELPER(advsimd_f16touinth)(uint32_t a, void *fpstp) | ||
182 | { | ||
183 | float_status *fpst = fpstp; | ||
184 | |||
185 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_f16touinth)(float16 a, void *fpstp) | ||
186 | * Square Root and Reciprocal square root | ||
187 | */ | ||
188 | |||
189 | -float16 HELPER(sqrt_f16)(float16 a, void *fpstp) | ||
190 | +uint32_t HELPER(sqrt_f16)(uint32_t a, void *fpstp) | ||
191 | { | ||
192 | float_status *s = fpstp; | ||
193 | |||
194 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
195 | index XXXXXXX..XXXXXXX 100644 | ||
196 | --- a/target/arm/helper.c | ||
197 | +++ b/target/arm/helper.c | ||
198 | @@ -XXX,XX +XXX,XX @@ DO_VFP_cmp(d, float64) | ||
199 | |||
200 | /* Integer to float and float to integer conversions */ | ||
201 | |||
202 | -#define CONV_ITOF(name, fsz, sign) \ | ||
203 | - float##fsz HELPER(name)(uint32_t x, void *fpstp) \ | ||
204 | -{ \ | ||
205 | - float_status *fpst = fpstp; \ | ||
206 | - return sign##int32_to_##float##fsz((sign##int32_t)x, fpst); \ | ||
207 | +#define CONV_ITOF(name, ftype, fsz, sign) \ | ||
208 | +ftype HELPER(name)(uint32_t x, void *fpstp) \ | ||
209 | +{ \ | ||
210 | + float_status *fpst = fpstp; \ | ||
211 | + return sign##int32_to_##float##fsz((sign##int32_t)x, fpst); \ | ||
212 | } | ||
213 | |||
214 | -#define CONV_FTOI(name, fsz, sign, round) \ | ||
215 | -uint32_t HELPER(name)(float##fsz x, void *fpstp) \ | ||
216 | -{ \ | ||
217 | - float_status *fpst = fpstp; \ | ||
218 | - if (float##fsz##_is_any_nan(x)) { \ | ||
219 | - float_raise(float_flag_invalid, fpst); \ | ||
220 | - return 0; \ | ||
221 | - } \ | ||
222 | - return float##fsz##_to_##sign##int32##round(x, fpst); \ | ||
223 | +#define CONV_FTOI(name, ftype, fsz, sign, round) \ | ||
224 | +uint32_t HELPER(name)(ftype x, void *fpstp) \ | ||
225 | +{ \ | ||
226 | + float_status *fpst = fpstp; \ | ||
227 | + if (float##fsz##_is_any_nan(x)) { \ | ||
228 | + float_raise(float_flag_invalid, fpst); \ | ||
229 | + return 0; \ | ||
230 | + } \ | ||
231 | + return float##fsz##_to_##sign##int32##round(x, fpst); \ | ||
232 | } | ||
233 | |||
234 | -#define FLOAT_CONVS(name, p, fsz, sign) \ | ||
235 | -CONV_ITOF(vfp_##name##to##p, fsz, sign) \ | ||
236 | -CONV_FTOI(vfp_to##name##p, fsz, sign, ) \ | ||
237 | -CONV_FTOI(vfp_to##name##z##p, fsz, sign, _round_to_zero) | ||
238 | +#define FLOAT_CONVS(name, p, ftype, fsz, sign) \ | ||
239 | + CONV_ITOF(vfp_##name##to##p, ftype, fsz, sign) \ | ||
240 | + CONV_FTOI(vfp_to##name##p, ftype, fsz, sign, ) \ | ||
241 | + CONV_FTOI(vfp_to##name##z##p, ftype, fsz, sign, _round_to_zero) | ||
242 | |||
243 | -FLOAT_CONVS(si, h, 16, ) | ||
244 | -FLOAT_CONVS(si, s, 32, ) | ||
245 | -FLOAT_CONVS(si, d, 64, ) | ||
246 | -FLOAT_CONVS(ui, h, 16, u) | ||
247 | -FLOAT_CONVS(ui, s, 32, u) | ||
248 | -FLOAT_CONVS(ui, d, 64, u) | ||
249 | +FLOAT_CONVS(si, h, uint32_t, 16, ) | ||
250 | +FLOAT_CONVS(si, s, float32, 32, ) | ||
251 | +FLOAT_CONVS(si, d, float64, 64, ) | ||
252 | +FLOAT_CONVS(ui, h, uint32_t, 16, u) | ||
253 | +FLOAT_CONVS(ui, s, float32, 32, u) | ||
254 | +FLOAT_CONVS(ui, d, float64, 64, u) | ||
255 | |||
256 | #undef CONV_ITOF | ||
257 | #undef CONV_FTOI | ||
258 | @@ -XXX,XX +XXX,XX @@ static float16 do_postscale_fp16(float64 f, int shift, float_status *fpst) | ||
259 | return float64_to_float16(float64_scalbn(f, -shift, fpst), true, fpst); | ||
260 | } | ||
261 | |||
262 | -float16 HELPER(vfp_sltoh)(uint32_t x, uint32_t shift, void *fpst) | ||
263 | +uint32_t HELPER(vfp_sltoh)(uint32_t x, uint32_t shift, void *fpst) | ||
264 | { | ||
265 | return do_postscale_fp16(int32_to_float64(x, fpst), shift, fpst); | ||
266 | } | ||
267 | |||
268 | -float16 HELPER(vfp_ultoh)(uint32_t x, uint32_t shift, void *fpst) | ||
269 | +uint32_t HELPER(vfp_ultoh)(uint32_t x, uint32_t shift, void *fpst) | ||
270 | { | ||
271 | return do_postscale_fp16(uint32_to_float64(x, fpst), shift, fpst); | ||
272 | } | ||
273 | |||
274 | -float16 HELPER(vfp_sqtoh)(uint64_t x, uint32_t shift, void *fpst) | ||
275 | +uint32_t HELPER(vfp_sqtoh)(uint64_t x, uint32_t shift, void *fpst) | ||
276 | { | ||
277 | return do_postscale_fp16(int64_to_float64(x, fpst), shift, fpst); | ||
278 | } | ||
279 | |||
280 | -float16 HELPER(vfp_uqtoh)(uint64_t x, uint32_t shift, void *fpst) | ||
281 | +uint32_t HELPER(vfp_uqtoh)(uint64_t x, uint32_t shift, void *fpst) | ||
282 | { | ||
283 | return do_postscale_fp16(uint64_to_float64(x, fpst), shift, fpst); | ||
284 | } | ||
285 | @@ -XXX,XX +XXX,XX @@ static float64 do_prescale_fp16(float16 f, int shift, float_status *fpst) | ||
286 | } | ||
287 | } | ||
288 | |||
289 | -uint32_t HELPER(vfp_toshh)(float16 x, uint32_t shift, void *fpst) | ||
290 | +uint32_t HELPER(vfp_toshh)(uint32_t x, uint32_t shift, void *fpst) | ||
291 | { | ||
292 | return float64_to_int16(do_prescale_fp16(x, shift, fpst), fpst); | ||
293 | } | ||
294 | |||
295 | -uint32_t HELPER(vfp_touhh)(float16 x, uint32_t shift, void *fpst) | ||
296 | +uint32_t HELPER(vfp_touhh)(uint32_t x, uint32_t shift, void *fpst) | ||
297 | { | ||
298 | return float64_to_uint16(do_prescale_fp16(x, shift, fpst), fpst); | ||
299 | } | ||
300 | |||
301 | -uint32_t HELPER(vfp_toslh)(float16 x, uint32_t shift, void *fpst) | ||
302 | +uint32_t HELPER(vfp_toslh)(uint32_t x, uint32_t shift, void *fpst) | ||
303 | { | ||
304 | return float64_to_int32(do_prescale_fp16(x, shift, fpst), fpst); | ||
305 | } | ||
306 | |||
307 | -uint32_t HELPER(vfp_toulh)(float16 x, uint32_t shift, void *fpst) | ||
308 | +uint32_t HELPER(vfp_toulh)(uint32_t x, uint32_t shift, void *fpst) | ||
309 | { | ||
310 | return float64_to_uint32(do_prescale_fp16(x, shift, fpst), fpst); | ||
311 | } | ||
312 | |||
313 | -uint64_t HELPER(vfp_tosqh)(float16 x, uint32_t shift, void *fpst) | ||
314 | +uint64_t HELPER(vfp_tosqh)(uint32_t x, uint32_t shift, void *fpst) | ||
315 | { | ||
316 | return float64_to_int64(do_prescale_fp16(x, shift, fpst), fpst); | ||
317 | } | ||
318 | |||
319 | -uint64_t HELPER(vfp_touqh)(float16 x, uint32_t shift, void *fpst) | ||
320 | +uint64_t HELPER(vfp_touqh)(uint32_t x, uint32_t shift, void *fpst) | ||
321 | { | ||
322 | return float64_to_uint64(do_prescale_fp16(x, shift, fpst), fpst); | ||
323 | } | ||
324 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(set_neon_rmode)(uint32_t rmode, CPUARMState *env) | ||
325 | } | ||
326 | |||
327 | /* Half precision conversions. */ | ||
328 | -float32 HELPER(vfp_fcvt_f16_to_f32)(float16 a, void *fpstp, uint32_t ahp_mode) | ||
329 | +float32 HELPER(vfp_fcvt_f16_to_f32)(uint32_t a, void *fpstp, uint32_t ahp_mode) | ||
330 | { | ||
331 | /* Squash FZ16 to 0 for the duration of conversion. In this case, | ||
332 | * it would affect flushing input denormals. | ||
333 | @@ -XXX,XX +XXX,XX @@ float32 HELPER(vfp_fcvt_f16_to_f32)(float16 a, void *fpstp, uint32_t ahp_mode) | ||
334 | return r; | ||
335 | } | ||
336 | |||
337 | -float16 HELPER(vfp_fcvt_f32_to_f16)(float32 a, void *fpstp, uint32_t ahp_mode) | ||
338 | +uint32_t HELPER(vfp_fcvt_f32_to_f16)(float32 a, void *fpstp, uint32_t ahp_mode) | ||
339 | { | ||
340 | /* Squash FZ16 to 0 for the duration of conversion. In this case, | ||
341 | * it would affect flushing output denormals. | ||
342 | @@ -XXX,XX +XXX,XX @@ float16 HELPER(vfp_fcvt_f32_to_f16)(float32 a, void *fpstp, uint32_t ahp_mode) | ||
343 | return r; | ||
344 | } | ||
345 | |||
346 | -float64 HELPER(vfp_fcvt_f16_to_f64)(float16 a, void *fpstp, uint32_t ahp_mode) | ||
347 | +float64 HELPER(vfp_fcvt_f16_to_f64)(uint32_t a, void *fpstp, uint32_t ahp_mode) | ||
348 | { | ||
349 | /* Squash FZ16 to 0 for the duration of conversion. In this case, | ||
350 | * it would affect flushing input denormals. | ||
351 | @@ -XXX,XX +XXX,XX @@ float64 HELPER(vfp_fcvt_f16_to_f64)(float16 a, void *fpstp, uint32_t ahp_mode) | ||
352 | return r; | ||
353 | } | ||
354 | |||
355 | -float16 HELPER(vfp_fcvt_f64_to_f16)(float64 a, void *fpstp, uint32_t ahp_mode) | ||
356 | +uint32_t HELPER(vfp_fcvt_f64_to_f16)(float64 a, void *fpstp, uint32_t ahp_mode) | ||
357 | { | ||
358 | /* Squash FZ16 to 0 for the duration of conversion. In this case, | ||
359 | * it would affect flushing output denormals. | ||
360 | @@ -XXX,XX +XXX,XX @@ static bool round_to_inf(float_status *fpst, bool sign_bit) | ||
361 | g_assert_not_reached(); | ||
362 | } | ||
363 | |||
364 | -float16 HELPER(recpe_f16)(float16 input, void *fpstp) | ||
365 | +uint32_t HELPER(recpe_f16)(uint32_t input, void *fpstp) | ||
366 | { | ||
367 | float_status *fpst = fpstp; | ||
368 | float16 f16 = float16_squash_input_denormal(input, fpst); | ||
369 | @@ -XXX,XX +XXX,XX @@ static uint64_t recip_sqrt_estimate(int *exp , int exp_off, uint64_t frac) | ||
370 | return extract64(estimate, 0, 8) << 44; | ||
371 | } | ||
372 | |||
373 | -float16 HELPER(rsqrte_f16)(float16 input, void *fpstp) | ||
374 | +uint32_t HELPER(rsqrte_f16)(uint32_t input, void *fpstp) | ||
375 | { | ||
376 | float_status *s = fpstp; | ||
377 | float16 f16 = float16_squash_input_denormal(input, s); | ||
43 | -- | 378 | -- |
44 | 2.16.2 | 379 | 2.17.1 |
45 | 380 | ||
46 | 381 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | From: Igor Mammedov <imammedo@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Much like recpe the ARM ARM has simplified the pseudo code for the | 3 | When QEMU is started with following CLI |
4 | calculation which is done on a fixed point 9 bit integer maths. So | 4 | -machine virt,gic-version=3,accel=kvm -cpu host -bios AAVMF_CODE.fd |
5 | while adding f16 we can also clean this up to be a little less heavy | 5 | it crashes with abort at |
6 | on the floating point and just return the fractional part and leave | 6 | accel/kvm/kvm-all.c:2164: |
7 | the calle's to do the final packing of the result. | 7 | KVM_SET_DEVICE_ATTR failed: Group 6 attr 0x000000000000c665: Invalid argument |
8 | 8 | ||
9 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | 9 | Which is caused by implicit dependency of kvm_arm_gicv3_reset() on |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | arm_gicv3_icc_reset() where the later is called by CPU reset |
11 | Message-id: 20180227143852.11175-27-alex.bennee@linaro.org | 11 | reset callback. |
12 | |||
13 | However commit: | ||
14 | 3b77f6c arm/boot: split load_dtb() from arm_load_kernel() | ||
15 | broke CPU reset callback registration in case | ||
16 | |||
17 | arm_load_kernel() | ||
18 | ... | ||
19 | if (!info->kernel_filename || info->firmware_loaded) | ||
20 | |||
21 | branch is taken, i.e. it's sufficient to provide a firmware | ||
22 | or do not provide kernel on CLI to skip cpu reset callback | ||
23 | registration, where before offending commit the callback | ||
24 | has been registered unconditionally. | ||
25 | |||
26 | Fix it by registering the callback right at the beginning of | ||
27 | arm_load_kernel() unconditionally instead of doing it at the end. | ||
28 | |||
29 | NOTE: | ||
30 | we probably should eliminate that dependency anyways as well as | ||
31 | separate arch CPU reset parts from arm_load_kernel() into CPU | ||
32 | itself, but that refactoring that I probably would have to do | ||
33 | anyways later for CPU hotplug to work. | ||
34 | |||
35 | Reported-by: Auger Eric <eric.auger@redhat.com> | ||
36 | Signed-off-by: Igor Mammedov <imammedo@redhat.com> | ||
37 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
38 | Tested-by: Eric Auger <eric.auger@redhat.com> | ||
39 | Message-id: 1527070950-208350-1-git-send-email-imammedo@redhat.com | ||
40 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 41 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 42 | --- |
14 | target/arm/helper.h | 1 + | 43 | hw/arm/boot.c | 18 +++++++++--------- |
15 | target/arm/helper.c | 221 ++++++++++++++++++++++++---------------------------- | 44 | 1 file changed, 9 insertions(+), 9 deletions(-) |
16 | 2 files changed, 104 insertions(+), 118 deletions(-) | ||
17 | 45 | ||
18 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 46 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c |
19 | index XXXXXXX..XXXXXXX 100644 | 47 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/helper.h | 48 | --- a/hw/arm/boot.c |
21 | +++ b/target/arm/helper.h | 49 | +++ b/hw/arm/boot.c |
22 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(rsqrts_f32, f32, f32, f32, env) | 50 | @@ -XXX,XX +XXX,XX @@ void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info) |
23 | DEF_HELPER_FLAGS_2(recpe_f16, TCG_CALL_NO_RWG, f16, f16, ptr) | 51 | static const ARMInsnFixup *primary_loader; |
24 | DEF_HELPER_FLAGS_2(recpe_f32, TCG_CALL_NO_RWG, f32, f32, ptr) | 52 | AddressSpace *as = arm_boot_address_space(cpu, info); |
25 | DEF_HELPER_FLAGS_2(recpe_f64, TCG_CALL_NO_RWG, f64, f64, ptr) | 53 | |
26 | +DEF_HELPER_FLAGS_2(rsqrte_f16, TCG_CALL_NO_RWG, f16, f16, ptr) | 54 | + /* CPU objects (unlike devices) are not automatically reset on system |
27 | DEF_HELPER_FLAGS_2(rsqrte_f32, TCG_CALL_NO_RWG, f32, f32, ptr) | 55 | + * reset, so we must always register a handler to do so. If we're |
28 | DEF_HELPER_FLAGS_2(rsqrte_f64, TCG_CALL_NO_RWG, f64, f64, ptr) | 56 | + * actually loading a kernel, the handler is also responsible for |
29 | DEF_HELPER_2(recpe_u32, i32, i32, ptr) | 57 | + * arranging that we start it correctly. |
30 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 58 | + */ |
31 | index XXXXXXX..XXXXXXX 100644 | 59 | + for (cs = first_cpu; cs; cs = CPU_NEXT(cs)) { |
32 | --- a/target/arm/helper.c | 60 | + qemu_register_reset(do_cpu_reset, ARM_CPU(cs)); |
33 | +++ b/target/arm/helper.c | ||
34 | @@ -XXX,XX +XXX,XX @@ float64 HELPER(recpe_f64)(float64 input, void *fpstp) | ||
35 | /* The algorithm that must be used to calculate the estimate | ||
36 | * is specified by the ARM ARM. | ||
37 | */ | ||
38 | -static float64 recip_sqrt_estimate(float64 a, float_status *real_fp_status) | ||
39 | + | ||
40 | +static int do_recip_sqrt_estimate(int a) | ||
41 | { | ||
42 | - /* These calculations mustn't set any fp exception flags, | ||
43 | - * so we use a local copy of the fp_status. | ||
44 | - */ | ||
45 | - float_status dummy_status = *real_fp_status; | ||
46 | - float_status *s = &dummy_status; | ||
47 | - float64 q; | ||
48 | - int64_t q_int; | ||
49 | + int b, estimate; | ||
50 | |||
51 | - if (float64_lt(a, float64_half, s)) { | ||
52 | - /* range 0.25 <= a < 0.5 */ | ||
53 | - | ||
54 | - /* a in units of 1/512 rounded down */ | ||
55 | - /* q0 = (int)(a * 512.0); */ | ||
56 | - q = float64_mul(float64_512, a, s); | ||
57 | - q_int = float64_to_int64_round_to_zero(q, s); | ||
58 | - | ||
59 | - /* reciprocal root r */ | ||
60 | - /* r = 1.0 / sqrt(((double)q0 + 0.5) / 512.0); */ | ||
61 | - q = int64_to_float64(q_int, s); | ||
62 | - q = float64_add(q, float64_half, s); | ||
63 | - q = float64_div(q, float64_512, s); | ||
64 | - q = float64_sqrt(q, s); | ||
65 | - q = float64_div(float64_one, q, s); | ||
66 | + assert(128 <= a && a < 512); | ||
67 | + if (a < 256) { | ||
68 | + a = a * 2 + 1; | ||
69 | } else { | ||
70 | - /* range 0.5 <= a < 1.0 */ | ||
71 | - | ||
72 | - /* a in units of 1/256 rounded down */ | ||
73 | - /* q1 = (int)(a * 256.0); */ | ||
74 | - q = float64_mul(float64_256, a, s); | ||
75 | - int64_t q_int = float64_to_int64_round_to_zero(q, s); | ||
76 | - | ||
77 | - /* reciprocal root r */ | ||
78 | - /* r = 1.0 /sqrt(((double)q1 + 0.5) / 256); */ | ||
79 | - q = int64_to_float64(q_int, s); | ||
80 | - q = float64_add(q, float64_half, s); | ||
81 | - q = float64_div(q, float64_256, s); | ||
82 | - q = float64_sqrt(q, s); | ||
83 | - q = float64_div(float64_one, q, s); | ||
84 | + a = (a >> 1) << 1; | ||
85 | + a = (a + 1) * 2; | ||
86 | } | ||
87 | - /* r in units of 1/256 rounded to nearest */ | ||
88 | - /* s = (int)(256.0 * r + 0.5); */ | ||
89 | + b = 512; | ||
90 | + while (a * (b + 1) * (b + 1) < (1 << 28)) { | ||
91 | + b += 1; | ||
92 | + } | ||
93 | + estimate = (b + 1) / 2; | ||
94 | + assert(256 <= estimate && estimate < 512); | ||
95 | |||
96 | - q = float64_mul(q, float64_256,s ); | ||
97 | - q = float64_add(q, float64_half, s); | ||
98 | - q_int = float64_to_int64_round_to_zero(q, s); | ||
99 | + return estimate; | ||
100 | +} | ||
101 | |||
102 | - /* return (double)s / 256.0;*/ | ||
103 | - return float64_div(int64_to_float64(q_int, s), float64_256, s); | ||
104 | + | ||
105 | +static uint64_t recip_sqrt_estimate(int *exp , int exp_off, uint64_t frac) | ||
106 | +{ | ||
107 | + int estimate; | ||
108 | + uint32_t scaled; | ||
109 | + | ||
110 | + if (*exp == 0) { | ||
111 | + while (extract64(frac, 51, 1) == 0) { | ||
112 | + frac = frac << 1; | ||
113 | + *exp -= 1; | ||
114 | + } | ||
115 | + frac = extract64(frac, 0, 51) << 1; | ||
116 | + } | 61 | + } |
117 | + | 62 | + |
118 | + if (*exp & 1) { | 63 | /* The board code is not supposed to set secure_board_setup unless |
119 | + /* scaled = UInt('01':fraction<51:45>) */ | 64 | * running its code in secure mode is actually possible, and KVM |
120 | + scaled = deposit32(1 << 7, 0, 7, extract64(frac, 45, 7)); | 65 | * doesn't support secure. |
121 | + } else { | 66 | @@ -XXX,XX +XXX,XX @@ void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info) |
122 | + /* scaled = UInt('1':fraction<51:44>) */ | 67 | ARM_CPU(cs)->env.boot_info = info; |
123 | + scaled = deposit32(1 << 8, 0, 8, extract64(frac, 44, 8)); | ||
124 | + } | ||
125 | + estimate = do_recip_sqrt_estimate(scaled); | ||
126 | + | ||
127 | + *exp = (exp_off - *exp) / 2; | ||
128 | + return extract64(estimate, 0, 8) << 44; | ||
129 | +} | ||
130 | + | ||
131 | +float16 HELPER(rsqrte_f16)(float16 input, void *fpstp) | ||
132 | +{ | ||
133 | + float_status *s = fpstp; | ||
134 | + float16 f16 = float16_squash_input_denormal(input, s); | ||
135 | + uint16_t val = float16_val(f16); | ||
136 | + bool f16_sign = float16_is_neg(f16); | ||
137 | + int f16_exp = extract32(val, 10, 5); | ||
138 | + uint16_t f16_frac = extract32(val, 0, 10); | ||
139 | + uint64_t f64_frac; | ||
140 | + | ||
141 | + if (float16_is_any_nan(f16)) { | ||
142 | + float16 nan = f16; | ||
143 | + if (float16_is_signaling_nan(f16, s)) { | ||
144 | + float_raise(float_flag_invalid, s); | ||
145 | + nan = float16_maybe_silence_nan(f16, s); | ||
146 | + } | ||
147 | + if (s->default_nan_mode) { | ||
148 | + nan = float16_default_nan(s); | ||
149 | + } | ||
150 | + return nan; | ||
151 | + } else if (float16_is_zero(f16)) { | ||
152 | + float_raise(float_flag_divbyzero, s); | ||
153 | + return float16_set_sign(float16_infinity, f16_sign); | ||
154 | + } else if (f16_sign) { | ||
155 | + float_raise(float_flag_invalid, s); | ||
156 | + return float16_default_nan(s); | ||
157 | + } else if (float16_is_infinity(f16)) { | ||
158 | + return float16_zero; | ||
159 | + } | ||
160 | + | ||
161 | + /* Scale and normalize to a double-precision value between 0.25 and 1.0, | ||
162 | + * preserving the parity of the exponent. */ | ||
163 | + | ||
164 | + f64_frac = ((uint64_t) f16_frac) << (52 - 10); | ||
165 | + | ||
166 | + f64_frac = recip_sqrt_estimate(&f16_exp, 44, f64_frac); | ||
167 | + | ||
168 | + /* result = sign : result_exp<4:0> : estimate<7:0> : Zeros(2) */ | ||
169 | + val = deposit32(0, 15, 1, f16_sign); | ||
170 | + val = deposit32(val, 10, 5, f16_exp); | ||
171 | + val = deposit32(val, 2, 8, extract64(f64_frac, 52 - 8, 8)); | ||
172 | + return make_float16(val); | ||
173 | } | ||
174 | |||
175 | float32 HELPER(rsqrte_f32)(float32 input, void *fpstp) | ||
176 | @@ -XXX,XX +XXX,XX @@ float32 HELPER(rsqrte_f32)(float32 input, void *fpstp) | ||
177 | float_status *s = fpstp; | ||
178 | float32 f32 = float32_squash_input_denormal(input, s); | ||
179 | uint32_t val = float32_val(f32); | ||
180 | - uint32_t f32_sbit = 0x80000000 & val; | ||
181 | - int32_t f32_exp = extract32(val, 23, 8); | ||
182 | + uint32_t f32_sign = float32_is_neg(f32); | ||
183 | + int f32_exp = extract32(val, 23, 8); | ||
184 | uint32_t f32_frac = extract32(val, 0, 23); | ||
185 | uint64_t f64_frac; | ||
186 | - uint64_t val64; | ||
187 | - int result_exp; | ||
188 | - float64 f64; | ||
189 | |||
190 | if (float32_is_any_nan(f32)) { | ||
191 | float32 nan = f32; | ||
192 | @@ -XXX,XX +XXX,XX @@ float32 HELPER(rsqrte_f32)(float32 input, void *fpstp) | ||
193 | * preserving the parity of the exponent. */ | ||
194 | |||
195 | f64_frac = ((uint64_t) f32_frac) << 29; | ||
196 | - if (f32_exp == 0) { | ||
197 | - while (extract64(f64_frac, 51, 1) == 0) { | ||
198 | - f64_frac = f64_frac << 1; | ||
199 | - f32_exp = f32_exp-1; | ||
200 | - } | ||
201 | - f64_frac = extract64(f64_frac, 0, 51) << 1; | ||
202 | - } | ||
203 | |||
204 | - if (extract64(f32_exp, 0, 1) == 0) { | ||
205 | - f64 = make_float64(((uint64_t) f32_sbit) << 32 | ||
206 | - | (0x3feULL << 52) | ||
207 | - | f64_frac); | ||
208 | - } else { | ||
209 | - f64 = make_float64(((uint64_t) f32_sbit) << 32 | ||
210 | - | (0x3fdULL << 52) | ||
211 | - | f64_frac); | ||
212 | - } | ||
213 | + f64_frac = recip_sqrt_estimate(&f32_exp, 380, f64_frac); | ||
214 | |||
215 | - result_exp = (380 - f32_exp) / 2; | ||
216 | - | ||
217 | - f64 = recip_sqrt_estimate(f64, s); | ||
218 | - | ||
219 | - val64 = float64_val(f64); | ||
220 | - | ||
221 | - val = ((result_exp & 0xff) << 23) | ||
222 | - | ((val64 >> 29) & 0x7fffff); | ||
223 | + /* result = sign : result_exp<4:0> : estimate<7:0> : Zeros(15) */ | ||
224 | + val = deposit32(0, 31, 1, f32_sign); | ||
225 | + val = deposit32(val, 23, 8, f32_exp); | ||
226 | + val = deposit32(val, 15, 8, extract64(f64_frac, 52 - 8, 8)); | ||
227 | return make_float32(val); | ||
228 | } | ||
229 | |||
230 | @@ -XXX,XX +XXX,XX @@ float64 HELPER(rsqrte_f64)(float64 input, void *fpstp) | ||
231 | float_status *s = fpstp; | ||
232 | float64 f64 = float64_squash_input_denormal(input, s); | ||
233 | uint64_t val = float64_val(f64); | ||
234 | - uint64_t f64_sbit = 0x8000000000000000ULL & val; | ||
235 | - int64_t f64_exp = extract64(val, 52, 11); | ||
236 | + bool f64_sign = float64_is_neg(f64); | ||
237 | + int f64_exp = extract64(val, 52, 11); | ||
238 | uint64_t f64_frac = extract64(val, 0, 52); | ||
239 | - int64_t result_exp; | ||
240 | - uint64_t result_frac; | ||
241 | |||
242 | if (float64_is_any_nan(f64)) { | ||
243 | float64 nan = f64; | ||
244 | @@ -XXX,XX +XXX,XX @@ float64 HELPER(rsqrte_f64)(float64 input, void *fpstp) | ||
245 | return float64_zero; | ||
246 | } | 68 | } |
247 | 69 | ||
248 | - /* Scale and normalize to a double-precision value between 0.25 and 1.0, | 70 | - /* CPU objects (unlike devices) are not automatically reset on system |
249 | - * preserving the parity of the exponent. */ | 71 | - * reset, so we must always register a handler to do so. If we're |
250 | + f64_frac = recip_sqrt_estimate(&f64_exp, 3068, f64_frac); | 72 | - * actually loading a kernel, the handler is also responsible for |
251 | 73 | - * arranging that we start it correctly. | |
252 | - if (f64_exp == 0) { | 74 | - */ |
253 | - while (extract64(f64_frac, 51, 1) == 0) { | 75 | - for (cs = first_cpu; cs; cs = CPU_NEXT(cs)) { |
254 | - f64_frac = f64_frac << 1; | 76 | - qemu_register_reset(do_cpu_reset, ARM_CPU(cs)); |
255 | - f64_exp = f64_exp - 1; | ||
256 | - } | ||
257 | - f64_frac = extract64(f64_frac, 0, 51) << 1; | ||
258 | - } | 77 | - } |
259 | - | 78 | - |
260 | - if (extract64(f64_exp, 0, 1) == 0) { | 79 | if (!info->skip_dtb_autoload && have_dtb(info)) { |
261 | - f64 = make_float64(f64_sbit | 80 | if (arm_load_dtb(info->dtb_start, info, info->dtb_limit, as) < 0) { |
262 | - | (0x3feULL << 52) | 81 | exit(1); |
263 | - | f64_frac); | ||
264 | - } else { | ||
265 | - f64 = make_float64(f64_sbit | ||
266 | - | (0x3fdULL << 52) | ||
267 | - | f64_frac); | ||
268 | - } | ||
269 | - | ||
270 | - result_exp = (3068 - f64_exp) / 2; | ||
271 | - | ||
272 | - f64 = recip_sqrt_estimate(f64, s); | ||
273 | - | ||
274 | - result_frac = extract64(float64_val(f64), 0, 52); | ||
275 | - | ||
276 | - return make_float64(f64_sbit | | ||
277 | - ((result_exp & 0x7ff) << 52) | | ||
278 | - result_frac); | ||
279 | + /* result = sign : result_exp<4:0> : estimate<7:0> : Zeros(44) */ | ||
280 | + val = deposit64(0, 61, 1, f64_sign); | ||
281 | + val = deposit64(val, 52, 11, f64_exp); | ||
282 | + val = deposit64(val, 44, 8, extract64(f64_frac, 52 - 8, 8)); | ||
283 | + return make_float64(val); | ||
284 | } | ||
285 | |||
286 | uint32_t HELPER(recpe_u32)(uint32_t a, void *fpstp) | ||
287 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(recpe_u32)(uint32_t a, void *fpstp) | ||
288 | |||
289 | uint32_t HELPER(rsqrte_u32)(uint32_t a, void *fpstp) | ||
290 | { | ||
291 | - float_status *fpst = fpstp; | ||
292 | - float64 f64; | ||
293 | + int estimate; | ||
294 | |||
295 | if ((a & 0xc0000000) == 0) { | ||
296 | return 0xffffffff; | ||
297 | } | ||
298 | |||
299 | - if (a & 0x80000000) { | ||
300 | - f64 = make_float64((0x3feULL << 52) | ||
301 | - | ((uint64_t)(a & 0x7fffffff) << 21)); | ||
302 | - } else { /* bits 31-30 == '01' */ | ||
303 | - f64 = make_float64((0x3fdULL << 52) | ||
304 | - | ((uint64_t)(a & 0x3fffffff) << 22)); | ||
305 | - } | ||
306 | + estimate = do_recip_sqrt_estimate(extract32(a, 23, 9)); | ||
307 | |||
308 | - f64 = recip_sqrt_estimate(f64, fpst); | ||
309 | - | ||
310 | - return 0x80000000 | ((float64_val(f64) >> 21) & 0x7fffffff); | ||
311 | + return deposit32(0, 23, 9, estimate); | ||
312 | } | ||
313 | |||
314 | /* VFPv4 fused multiply-accumulate */ | ||
315 | -- | 82 | -- |
316 | 2.16.2 | 83 | 2.17.1 |
317 | 84 | ||
318 | 85 | diff view generated by jsdifflib |
1 | From: Linus Walleij <linus.walleij@linaro.org> | 1 | From: Paolo Bonzini <pbonzini@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | This adds the SiI9022 (and implicitly EDID I2C) device to the ARM | 3 | cpregs_keys is an uint32_t* so the allocation should use uint32_t. |
4 | Versatile Express machine, and selects the two I2C devices necessary | 4 | g_new is even better because it is type-safe. |
5 | in the arm-softmmu.mak configuration so everything will build | ||
6 | smoothly. | ||
7 | 5 | ||
8 | I am implementing proper handling of the graphics in the Linux | 6 | Signed-off-by: Paolo Bonzini <pbonzini@redhat.com> |
9 | kernel and adding proper emulation of SiI9022 and EDID makes the | ||
10 | driver probe as nicely as before, retrieving the resolutions | ||
11 | supported by the "QEMU monitor" and overall just working nice. | ||
12 | |||
13 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Signed-off-by: Linus Walleij <linus.walleij@linaro.org> | ||
15 | Message-id: 20180227104903.21353-6-linus.walleij@linaro.org | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
17 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | --- | 10 | --- |
20 | hw/arm/vexpress.c | 6 +++++- | 11 | target/arm/gdbstub.c | 3 +-- |
21 | default-configs/arm-softmmu.mak | 2 ++ | 12 | 1 file changed, 1 insertion(+), 2 deletions(-) |
22 | 2 files changed, 7 insertions(+), 1 deletion(-) | ||
23 | 13 | ||
24 | diff --git a/hw/arm/vexpress.c b/hw/arm/vexpress.c | 14 | diff --git a/target/arm/gdbstub.c b/target/arm/gdbstub.c |
25 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/arm/vexpress.c | 16 | --- a/target/arm/gdbstub.c |
27 | +++ b/hw/arm/vexpress.c | 17 | +++ b/target/arm/gdbstub.c |
28 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ int arm_gen_dynamic_xml(CPUState *cs) |
29 | #include "hw/arm/arm.h" | 19 | RegisterSysregXmlParam param = {cs, s}; |
30 | #include "hw/arm/primecell.h" | 20 | |
31 | #include "hw/devices.h" | 21 | cpu->dyn_xml.num_cpregs = 0; |
32 | +#include "hw/i2c/i2c.h" | 22 | - cpu->dyn_xml.cpregs_keys = g_malloc(sizeof(uint32_t *) * |
33 | #include "net/net.h" | 23 | - g_hash_table_size(cpu->cp_regs)); |
34 | #include "sysemu/sysemu.h" | 24 | + cpu->dyn_xml.cpregs_keys = g_new(uint32_t, g_hash_table_size(cpu->cp_regs)); |
35 | #include "hw/boards.h" | 25 | g_string_printf(s, "<?xml version=\"1.0\"?>"); |
36 | @@ -XXX,XX +XXX,XX @@ static void vexpress_common_init(MachineState *machine) | 26 | g_string_append_printf(s, "<!DOCTYPE target SYSTEM \"gdb-target.dtd\">"); |
37 | uint32_t sys_id; | 27 | g_string_append_printf(s, "<feature name=\"org.qemu.gdb.arm.sys.regs\">"); |
38 | DriveInfo *dinfo; | ||
39 | pflash_t *pflash0; | ||
40 | + I2CBus *i2c; | ||
41 | ram_addr_t vram_size, sram_size; | ||
42 | MemoryRegion *sysmem = get_system_memory(); | ||
43 | MemoryRegion *vram = g_new(MemoryRegion, 1); | ||
44 | @@ -XXX,XX +XXX,XX @@ static void vexpress_common_init(MachineState *machine) | ||
45 | sysbus_create_simple("sp804", map[VE_TIMER01], pic[2]); | ||
46 | sysbus_create_simple("sp804", map[VE_TIMER23], pic[3]); | ||
47 | |||
48 | - /* VE_SERIALDVI: not modelled */ | ||
49 | + dev = sysbus_create_simple("versatile_i2c", map[VE_SERIALDVI], NULL); | ||
50 | + i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c"); | ||
51 | + i2c_create_slave(i2c, "sii9022", 0x39); | ||
52 | |||
53 | sysbus_create_simple("pl031", map[VE_RTC], pic[4]); /* RTC */ | ||
54 | |||
55 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/default-configs/arm-softmmu.mak | ||
58 | +++ b/default-configs/arm-softmmu.mak | ||
59 | @@ -XXX,XX +XXX,XX @@ CONFIG_STELLARIS_INPUT=y | ||
60 | CONFIG_STELLARIS_ENET=y | ||
61 | CONFIG_SSD0303=y | ||
62 | CONFIG_SSD0323=y | ||
63 | +CONFIG_DDC=y | ||
64 | +CONFIG_SII9022=y | ||
65 | CONFIG_ADS7846=y | ||
66 | CONFIG_MAX111X=y | ||
67 | CONFIG_SSI=y | ||
68 | -- | 28 | -- |
69 | 2.16.2 | 29 | 2.17.1 |
70 | 30 | ||
71 | 31 | diff view generated by jsdifflib |
1 | From: Francisco Iglesias <frasse.iglesias@gmail.com> | 1 | From: Francisco Iglesias <frasse.iglesias@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Use 8 dummy cycles (4 dummy bytes) with the QIOR/QIOR4 commands in legacy mode | 3 | Coverity found that the string return by 'object_get_canonical_path' was not |
4 | for matching what is expected by Micron (Numonyx) flashes (the default target | 4 | being freed at two locations in the model (CID 1391294 and CID 1391293) and |
5 | flash type of the QSPI). | 5 | also that a memset was being called with a value greater than the max of a byte |
6 | on the second argument (CID 1391286). This patch corrects this by adding the | ||
7 | freeing of the strings and also changing to memset to zero instead on | ||
8 | descriptor unaligned errors. | ||
6 | 9 | ||
7 | Signed-off-by: Francisco Iglesias <frasse.iglesias@gmail.com> | 10 | Signed-off-by: Francisco Iglesias <frasse.iglesias@gmail.com> |
8 | Tested-by: Alistair Francis <alistair.francis@xilinx.com> | 11 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
9 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
10 | Message-id: 20180223232233.31482-3-frasse.iglesias@gmail.com | 13 | Message-id: 20180528184859.3530-1-frasse.iglesias@gmail.com |
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 16 | --- |
13 | hw/ssi/xilinx_spips.c | 2 +- | 17 | hw/dma/xlnx-zdma.c | 10 +++++++--- |
14 | 1 file changed, 1 insertion(+), 1 deletion(-) | 18 | 1 file changed, 7 insertions(+), 3 deletions(-) |
15 | 19 | ||
16 | diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c | 20 | diff --git a/hw/dma/xlnx-zdma.c b/hw/dma/xlnx-zdma.c |
17 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/ssi/xilinx_spips.c | 22 | --- a/hw/dma/xlnx-zdma.c |
19 | +++ b/hw/ssi/xilinx_spips.c | 23 | +++ b/hw/dma/xlnx-zdma.c |
20 | @@ -XXX,XX +XXX,XX @@ static int xilinx_spips_num_dummies(XilinxQSPIPS *qs, uint8_t command) | 24 | @@ -XXX,XX +XXX,XX @@ static bool zdma_load_descriptor(XlnxZDMA *s, uint64_t addr, void *buf) |
21 | return 2; | 25 | qemu_log_mask(LOG_GUEST_ERROR, |
22 | case QIOR: | 26 | "zdma: unaligned descriptor at %" PRIx64, |
23 | case QIOR_4: | 27 | addr); |
24 | - return 5; | 28 | - memset(buf, 0xdeadbeef, sizeof(XlnxZDMADescr)); |
25 | + return 4; | 29 | + memset(buf, 0x0, sizeof(XlnxZDMADescr)); |
26 | default: | 30 | s->error = true; |
27 | return -1; | 31 | return false; |
28 | } | 32 | } |
33 | @@ -XXX,XX +XXX,XX @@ static uint64_t zdma_read(void *opaque, hwaddr addr, unsigned size) | ||
34 | RegisterInfo *r = &s->regs_info[addr / 4]; | ||
35 | |||
36 | if (!r->data) { | ||
37 | + gchar *path = object_get_canonical_path(OBJECT(s)); | ||
38 | qemu_log("%s: Decode error: read from %" HWADDR_PRIx "\n", | ||
39 | - object_get_canonical_path(OBJECT(s)), | ||
40 | + path, | ||
41 | addr); | ||
42 | + g_free(path); | ||
43 | ARRAY_FIELD_DP32(s->regs, ZDMA_CH_ISR, INV_APB, true); | ||
44 | zdma_ch_imr_update_irq(s); | ||
45 | return 0; | ||
46 | @@ -XXX,XX +XXX,XX @@ static void zdma_write(void *opaque, hwaddr addr, uint64_t value, | ||
47 | RegisterInfo *r = &s->regs_info[addr / 4]; | ||
48 | |||
49 | if (!r->data) { | ||
50 | + gchar *path = object_get_canonical_path(OBJECT(s)); | ||
51 | qemu_log("%s: Decode error: write to %" HWADDR_PRIx "=%" PRIx64 "\n", | ||
52 | - object_get_canonical_path(OBJECT(s)), | ||
53 | + path, | ||
54 | addr, value); | ||
55 | + g_free(path); | ||
56 | ARRAY_FIELD_DP32(s->regs, ZDMA_CH_ISR, INV_APB, true); | ||
57 | zdma_ch_imr_update_irq(s); | ||
58 | return; | ||
29 | -- | 59 | -- |
30 | 2.16.2 | 60 | 2.17.1 |
31 | 61 | ||
32 | 62 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Corey Minyard <cminyard@mvista.com> | ||
2 | 1 | ||
3 | Signed-off-by: Corey Minyard <cminyard@mvista.com> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Signed-off-by: Linus Walleij <linus.walleij@linaro.org> | ||
6 | Message-id: 20180227104903.21353-2-linus.walleij@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | include/hw/i2c/i2c.h | 6 ++---- | ||
10 | hw/i2c/core.c | 3 +-- | ||
11 | 2 files changed, 3 insertions(+), 6 deletions(-) | ||
12 | |||
13 | diff --git a/include/hw/i2c/i2c.h b/include/hw/i2c/i2c.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/include/hw/i2c/i2c.h | ||
16 | +++ b/include/hw/i2c/i2c.h | ||
17 | @@ -XXX,XX +XXX,XX @@ typedef struct I2CSlave I2CSlave; | ||
18 | #define I2C_SLAVE_GET_CLASS(obj) \ | ||
19 | OBJECT_GET_CLASS(I2CSlaveClass, (obj), TYPE_I2C_SLAVE) | ||
20 | |||
21 | -typedef struct I2CSlaveClass | ||
22 | -{ | ||
23 | +typedef struct I2CSlaveClass { | ||
24 | DeviceClass parent_class; | ||
25 | |||
26 | /* Callbacks provided by the device. */ | ||
27 | @@ -XXX,XX +XXX,XX @@ typedef struct I2CSlaveClass | ||
28 | int (*event)(I2CSlave *s, enum i2c_event event); | ||
29 | } I2CSlaveClass; | ||
30 | |||
31 | -struct I2CSlave | ||
32 | -{ | ||
33 | +struct I2CSlave { | ||
34 | DeviceState qdev; | ||
35 | |||
36 | /* Remaining fields for internal use by the I2C code. */ | ||
37 | diff --git a/hw/i2c/core.c b/hw/i2c/core.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/hw/i2c/core.c | ||
40 | +++ b/hw/i2c/core.c | ||
41 | @@ -XXX,XX +XXX,XX @@ struct I2CNode { | ||
42 | |||
43 | #define I2C_BROADCAST 0x00 | ||
44 | |||
45 | -struct I2CBus | ||
46 | -{ | ||
47 | +struct I2CBus { | ||
48 | BusState qbus; | ||
49 | QLIST_HEAD(, I2CNode) current_devs; | ||
50 | uint8_t saved_address; | ||
51 | -- | ||
52 | 2.16.2 | ||
53 | |||
54 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | In commit f0aff255700 we made cpacr_write() enforce that some CPACR |
---|---|---|---|
2 | bits are RAZ/WI and some are RAO/WI for ARMv7 cores. Unfortunately | ||
3 | we forgot to also update the register's reset value. The effect | ||
4 | was that (a) a guest that read CPACR on reset would not see ones in | ||
5 | the RAO bits, and (b) if you did a migration before the guest did | ||
6 | a write to the CPACR then the migration would fail because the | ||
7 | destination would enforce the RAO bits and then complain that they | ||
8 | didn't match the zero value from the source. | ||
2 | 9 | ||
3 | It looks like the ARM ARM has simplified the pseudo code for the | 10 | Implement reset for the CPACR using a custom reset function |
4 | calculation which is done on a fixed point 9 bit integer maths. So | 11 | that just calls cpacr_write(), to avoid having to duplicate |
5 | while adding f16 we can also clean this up to be a little less heavy | 12 | the logic for which bits are RAO. |
6 | on the floating point and just return the fractional part and leave | ||
7 | the calle's to do the final packing of the result. | ||
8 | 13 | ||
9 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | 14 | This bug would affect migration for TCG CPUs which are ARMv7 |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 15 | with VFP but without one of Neon or VFPv3. |
11 | Message-id: 20180227143852.11175-23-alex.bennee@linaro.org | 16 | |
17 | Reported-by: Cédric Le Goater <clg@kaod.org> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | Tested-by: Cédric Le Goater <clg@kaod.org> | ||
20 | Message-id: 20180522173713.26282-1-peter.maydell@linaro.org | ||
13 | --- | 21 | --- |
14 | target/arm/helper.h | 1 + | 22 | target/arm/helper.c | 10 +++++++++- |
15 | target/arm/helper.c | 226 +++++++++++++++++++++++++++++----------------------- | 23 | 1 file changed, 9 insertions(+), 1 deletion(-) |
16 | 2 files changed, 129 insertions(+), 98 deletions(-) | ||
17 | 24 | ||
18 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/helper.h | ||
21 | +++ b/target/arm/helper.h | ||
22 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_4(vfp_muladds, f32, f32, f32, f32, ptr) | ||
23 | |||
24 | DEF_HELPER_3(recps_f32, f32, f32, f32, env) | ||
25 | DEF_HELPER_3(rsqrts_f32, f32, f32, f32, env) | ||
26 | +DEF_HELPER_FLAGS_2(recpe_f16, TCG_CALL_NO_RWG, f16, f16, ptr) | ||
27 | DEF_HELPER_FLAGS_2(recpe_f32, TCG_CALL_NO_RWG, f32, f32, ptr) | ||
28 | DEF_HELPER_FLAGS_2(recpe_f64, TCG_CALL_NO_RWG, f64, f64, ptr) | ||
29 | DEF_HELPER_FLAGS_2(rsqrte_f32, TCG_CALL_NO_RWG, f32, f32, ptr) | ||
30 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 25 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
31 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/target/arm/helper.c | 27 | --- a/target/arm/helper.c |
33 | +++ b/target/arm/helper.c | 28 | +++ b/target/arm/helper.c |
34 | @@ -XXX,XX +XXX,XX @@ float32 HELPER(rsqrts_f32)(float32 a, float32 b, CPUARMState *env) | 29 | @@ -XXX,XX +XXX,XX @@ static void cpacr_write(CPUARMState *env, const ARMCPRegInfo *ri, |
35 | * int->float conversions at run-time. */ | 30 | env->cp15.cpacr_el1 = value; |
36 | #define float64_256 make_float64(0x4070000000000000LL) | ||
37 | #define float64_512 make_float64(0x4080000000000000LL) | ||
38 | +#define float16_maxnorm make_float16(0x7bff) | ||
39 | #define float32_maxnorm make_float32(0x7f7fffff) | ||
40 | #define float64_maxnorm make_float64(0x7fefffffffffffffLL) | ||
41 | |||
42 | /* Reciprocal functions | ||
43 | * | ||
44 | * The algorithm that must be used to calculate the estimate | ||
45 | - * is specified by the ARM ARM, see FPRecipEstimate() | ||
46 | + * is specified by the ARM ARM, see FPRecipEstimate()/RecipEstimate | ||
47 | */ | ||
48 | |||
49 | -static float64 recip_estimate(float64 a, float_status *real_fp_status) | ||
50 | +/* See RecipEstimate() | ||
51 | + * | ||
52 | + * input is a 9 bit fixed point number | ||
53 | + * input range 256 .. 511 for a number from 0.5 <= x < 1.0. | ||
54 | + * result range 256 .. 511 for a number from 1.0 to 511/256. | ||
55 | + */ | ||
56 | + | ||
57 | +static int recip_estimate(int input) | ||
58 | { | ||
59 | - /* These calculations mustn't set any fp exception flags, | ||
60 | - * so we use a local copy of the fp_status. | ||
61 | - */ | ||
62 | - float_status dummy_status = *real_fp_status; | ||
63 | - float_status *s = &dummy_status; | ||
64 | - /* q = (int)(a * 512.0) */ | ||
65 | - float64 q = float64_mul(float64_512, a, s); | ||
66 | - int64_t q_int = float64_to_int64_round_to_zero(q, s); | ||
67 | - | ||
68 | - /* r = 1.0 / (((double)q + 0.5) / 512.0) */ | ||
69 | - q = int64_to_float64(q_int, s); | ||
70 | - q = float64_add(q, float64_half, s); | ||
71 | - q = float64_div(q, float64_512, s); | ||
72 | - q = float64_div(float64_one, q, s); | ||
73 | - | ||
74 | - /* s = (int)(256.0 * r + 0.5) */ | ||
75 | - q = float64_mul(q, float64_256, s); | ||
76 | - q = float64_add(q, float64_half, s); | ||
77 | - q_int = float64_to_int64_round_to_zero(q, s); | ||
78 | - | ||
79 | - /* return (double)s / 256.0 */ | ||
80 | - return float64_div(int64_to_float64(q_int, s), float64_256, s); | ||
81 | + int a, b, r; | ||
82 | + assert(256 <= input && input < 512); | ||
83 | + a = (input * 2) + 1; | ||
84 | + b = (1 << 19) / a; | ||
85 | + r = (b + 1) >> 1; | ||
86 | + assert(256 <= r && r < 512); | ||
87 | + return r; | ||
88 | } | 31 | } |
89 | 32 | ||
90 | -/* Common wrapper to call recip_estimate */ | 33 | +static void cpacr_reset(CPUARMState *env, const ARMCPRegInfo *ri) |
91 | -static float64 call_recip_estimate(float64 num, int off, float_status *fpst) | ||
92 | -{ | ||
93 | - uint64_t val64 = float64_val(num); | ||
94 | - uint64_t frac = extract64(val64, 0, 52); | ||
95 | - int64_t exp = extract64(val64, 52, 11); | ||
96 | - uint64_t sbit; | ||
97 | - float64 scaled, estimate; | ||
98 | +/* | ||
99 | + * Common wrapper to call recip_estimate | ||
100 | + * | ||
101 | + * The parameters are exponent and 64 bit fraction (without implicit | ||
102 | + * bit) where the binary point is nominally at bit 52. Returns a | ||
103 | + * float64 which can then be rounded to the appropriate size by the | ||
104 | + * callee. | ||
105 | + */ | ||
106 | |||
107 | - /* Generate the scaled number for the estimate function */ | ||
108 | - if (exp == 0) { | ||
109 | +static uint64_t call_recip_estimate(int *exp, int exp_off, uint64_t frac) | ||
110 | +{ | 34 | +{ |
111 | + uint32_t scaled, estimate; | 35 | + /* Call cpacr_write() so that we reset with the correct RAO bits set |
112 | + uint64_t result_frac; | 36 | + * for our CPU features. |
113 | + int result_exp; | 37 | + */ |
114 | + | 38 | + cpacr_write(env, ri, 0); |
115 | + /* Handle sub-normals */ | ||
116 | + if (*exp == 0) { | ||
117 | if (extract64(frac, 51, 1) == 0) { | ||
118 | - exp = -1; | ||
119 | - frac = extract64(frac, 0, 50) << 2; | ||
120 | + *exp = -1; | ||
121 | + frac <<= 2; | ||
122 | } else { | ||
123 | - frac = extract64(frac, 0, 51) << 1; | ||
124 | + frac <<= 1; | ||
125 | } | ||
126 | } | ||
127 | |||
128 | - /* scaled = '0' : '01111111110' : fraction<51:44> : Zeros(44); */ | ||
129 | - scaled = make_float64((0x3feULL << 52) | ||
130 | - | extract64(frac, 44, 8) << 44); | ||
131 | + /* scaled = UInt('1':fraction<51:44>) */ | ||
132 | + scaled = deposit32(1 << 8, 0, 8, extract64(frac, 44, 8)); | ||
133 | + estimate = recip_estimate(scaled); | ||
134 | |||
135 | - estimate = recip_estimate(scaled, fpst); | ||
136 | - | ||
137 | - /* Build new result */ | ||
138 | - val64 = float64_val(estimate); | ||
139 | - sbit = 0x8000000000000000ULL & val64; | ||
140 | - exp = off - exp; | ||
141 | - frac = extract64(val64, 0, 52); | ||
142 | - | ||
143 | - if (exp == 0) { | ||
144 | - frac = 1ULL << 51 | extract64(frac, 1, 51); | ||
145 | - } else if (exp == -1) { | ||
146 | - frac = 1ULL << 50 | extract64(frac, 2, 50); | ||
147 | - exp = 0; | ||
148 | + result_exp = exp_off - *exp; | ||
149 | + result_frac = deposit64(0, 44, 8, estimate); | ||
150 | + if (result_exp == 0) { | ||
151 | + result_frac = deposit64(result_frac >> 1, 51, 1, 1); | ||
152 | + } else if (result_exp == -1) { | ||
153 | + result_frac = deposit64(result_frac >> 2, 50, 2, 1); | ||
154 | + result_exp = 0; | ||
155 | } | ||
156 | |||
157 | - return make_float64(sbit | (exp << 52) | frac); | ||
158 | + *exp = result_exp; | ||
159 | + | ||
160 | + return result_frac; | ||
161 | } | ||
162 | |||
163 | static bool round_to_inf(float_status *fpst, bool sign_bit) | ||
164 | @@ -XXX,XX +XXX,XX @@ static bool round_to_inf(float_status *fpst, bool sign_bit) | ||
165 | g_assert_not_reached(); | ||
166 | } | ||
167 | |||
168 | +float16 HELPER(recpe_f16)(float16 input, void *fpstp) | ||
169 | +{ | ||
170 | + float_status *fpst = fpstp; | ||
171 | + float16 f16 = float16_squash_input_denormal(input, fpst); | ||
172 | + uint32_t f16_val = float16_val(f16); | ||
173 | + uint32_t f16_sign = float16_is_neg(f16); | ||
174 | + int f16_exp = extract32(f16_val, 10, 5); | ||
175 | + uint32_t f16_frac = extract32(f16_val, 0, 10); | ||
176 | + uint64_t f64_frac; | ||
177 | + | ||
178 | + if (float16_is_any_nan(f16)) { | ||
179 | + float16 nan = f16; | ||
180 | + if (float16_is_signaling_nan(f16, fpst)) { | ||
181 | + float_raise(float_flag_invalid, fpst); | ||
182 | + nan = float16_maybe_silence_nan(f16, fpst); | ||
183 | + } | ||
184 | + if (fpst->default_nan_mode) { | ||
185 | + nan = float16_default_nan(fpst); | ||
186 | + } | ||
187 | + return nan; | ||
188 | + } else if (float16_is_infinity(f16)) { | ||
189 | + return float16_set_sign(float16_zero, float16_is_neg(f16)); | ||
190 | + } else if (float16_is_zero(f16)) { | ||
191 | + float_raise(float_flag_divbyzero, fpst); | ||
192 | + return float16_set_sign(float16_infinity, float16_is_neg(f16)); | ||
193 | + } else if (float16_abs(f16) < (1 << 8)) { | ||
194 | + /* Abs(value) < 2.0^-16 */ | ||
195 | + float_raise(float_flag_overflow | float_flag_inexact, fpst); | ||
196 | + if (round_to_inf(fpst, f16_sign)) { | ||
197 | + return float16_set_sign(float16_infinity, f16_sign); | ||
198 | + } else { | ||
199 | + return float16_set_sign(float16_maxnorm, f16_sign); | ||
200 | + } | ||
201 | + } else if (f16_exp >= 29 && fpst->flush_to_zero) { | ||
202 | + float_raise(float_flag_underflow, fpst); | ||
203 | + return float16_set_sign(float16_zero, float16_is_neg(f16)); | ||
204 | + } | ||
205 | + | ||
206 | + f64_frac = call_recip_estimate(&f16_exp, 29, | ||
207 | + ((uint64_t) f16_frac) << (52 - 10)); | ||
208 | + | ||
209 | + /* result = sign : result_exp<4:0> : fraction<51:42> */ | ||
210 | + f16_val = deposit32(0, 15, 1, f16_sign); | ||
211 | + f16_val = deposit32(f16_val, 10, 5, f16_exp); | ||
212 | + f16_val = deposit32(f16_val, 0, 10, extract64(f64_frac, 52 - 10, 10)); | ||
213 | + return make_float16(f16_val); | ||
214 | +} | 39 | +} |
215 | + | 40 | + |
216 | float32 HELPER(recpe_f32)(float32 input, void *fpstp) | 41 | static CPAccessResult cpacr_access(CPUARMState *env, const ARMCPRegInfo *ri, |
42 | bool isread) | ||
217 | { | 43 | { |
218 | float_status *fpst = fpstp; | 44 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6_cp_reginfo[] = { |
219 | float32 f32 = float32_squash_input_denormal(input, fpst); | 45 | { .name = "CPACR", .state = ARM_CP_STATE_BOTH, .opc0 = 3, |
220 | uint32_t f32_val = float32_val(f32); | 46 | .crn = 1, .crm = 0, .opc1 = 0, .opc2 = 2, .accessfn = cpacr_access, |
221 | - uint32_t f32_sbit = 0x80000000ULL & f32_val; | 47 | .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.cpacr_el1), |
222 | - int32_t f32_exp = extract32(f32_val, 23, 8); | 48 | - .resetvalue = 0, .writefn = cpacr_write }, |
223 | + bool f32_sign = float32_is_neg(f32); | 49 | + .resetfn = cpacr_reset, .writefn = cpacr_write }, |
224 | + int f32_exp = extract32(f32_val, 23, 8); | 50 | REGINFO_SENTINEL |
225 | uint32_t f32_frac = extract32(f32_val, 0, 23); | 51 | }; |
226 | - float64 f64, r64; | 52 | |
227 | - uint64_t r64_val; | ||
228 | - int64_t r64_exp; | ||
229 | - uint64_t r64_frac; | ||
230 | + uint64_t f64_frac; | ||
231 | |||
232 | if (float32_is_any_nan(f32)) { | ||
233 | float32 nan = f32; | ||
234 | @@ -XXX,XX +XXX,XX @@ float32 HELPER(recpe_f32)(float32 input, void *fpstp) | ||
235 | } else if (float32_is_zero(f32)) { | ||
236 | float_raise(float_flag_divbyzero, fpst); | ||
237 | return float32_set_sign(float32_infinity, float32_is_neg(f32)); | ||
238 | - } else if ((f32_val & ~(1ULL << 31)) < (1ULL << 21)) { | ||
239 | + } else if (float32_abs(f32) < (1ULL << 21)) { | ||
240 | /* Abs(value) < 2.0^-128 */ | ||
241 | float_raise(float_flag_overflow | float_flag_inexact, fpst); | ||
242 | - if (round_to_inf(fpst, f32_sbit)) { | ||
243 | - return float32_set_sign(float32_infinity, float32_is_neg(f32)); | ||
244 | + if (round_to_inf(fpst, f32_sign)) { | ||
245 | + return float32_set_sign(float32_infinity, f32_sign); | ||
246 | } else { | ||
247 | - return float32_set_sign(float32_maxnorm, float32_is_neg(f32)); | ||
248 | + return float32_set_sign(float32_maxnorm, f32_sign); | ||
249 | } | ||
250 | } else if (f32_exp >= 253 && fpst->flush_to_zero) { | ||
251 | float_raise(float_flag_underflow, fpst); | ||
252 | return float32_set_sign(float32_zero, float32_is_neg(f32)); | ||
253 | } | ||
254 | |||
255 | + f64_frac = call_recip_estimate(&f32_exp, 253, | ||
256 | + ((uint64_t) f32_frac) << (52 - 23)); | ||
257 | |||
258 | - f64 = make_float64(((int64_t)(f32_exp) << 52) | (int64_t)(f32_frac) << 29); | ||
259 | - r64 = call_recip_estimate(f64, 253, fpst); | ||
260 | - r64_val = float64_val(r64); | ||
261 | - r64_exp = extract64(r64_val, 52, 11); | ||
262 | - r64_frac = extract64(r64_val, 0, 52); | ||
263 | - | ||
264 | - /* result = sign : result_exp<7:0> : fraction<51:29>; */ | ||
265 | - return make_float32(f32_sbit | | ||
266 | - (r64_exp & 0xff) << 23 | | ||
267 | - extract64(r64_frac, 29, 24)); | ||
268 | + /* result = sign : result_exp<7:0> : fraction<51:29> */ | ||
269 | + f32_val = deposit32(0, 31, 1, f32_sign); | ||
270 | + f32_val = deposit32(f32_val, 23, 8, f32_exp); | ||
271 | + f32_val = deposit32(f32_val, 0, 23, extract64(f64_frac, 52 - 23, 23)); | ||
272 | + return make_float32(f32_val); | ||
273 | } | ||
274 | |||
275 | float64 HELPER(recpe_f64)(float64 input, void *fpstp) | ||
276 | @@ -XXX,XX +XXX,XX @@ float64 HELPER(recpe_f64)(float64 input, void *fpstp) | ||
277 | float_status *fpst = fpstp; | ||
278 | float64 f64 = float64_squash_input_denormal(input, fpst); | ||
279 | uint64_t f64_val = float64_val(f64); | ||
280 | - uint64_t f64_sbit = 0x8000000000000000ULL & f64_val; | ||
281 | - int64_t f64_exp = extract64(f64_val, 52, 11); | ||
282 | - float64 r64; | ||
283 | - uint64_t r64_val; | ||
284 | - int64_t r64_exp; | ||
285 | - uint64_t r64_frac; | ||
286 | + bool f64_sign = float64_is_neg(f64); | ||
287 | + int f64_exp = extract64(f64_val, 52, 11); | ||
288 | + uint64_t f64_frac = extract64(f64_val, 0, 52); | ||
289 | |||
290 | /* Deal with any special cases */ | ||
291 | if (float64_is_any_nan(f64)) { | ||
292 | @@ -XXX,XX +XXX,XX @@ float64 HELPER(recpe_f64)(float64 input, void *fpstp) | ||
293 | } else if ((f64_val & ~(1ULL << 63)) < (1ULL << 50)) { | ||
294 | /* Abs(value) < 2.0^-1024 */ | ||
295 | float_raise(float_flag_overflow | float_flag_inexact, fpst); | ||
296 | - if (round_to_inf(fpst, f64_sbit)) { | ||
297 | - return float64_set_sign(float64_infinity, float64_is_neg(f64)); | ||
298 | + if (round_to_inf(fpst, f64_sign)) { | ||
299 | + return float64_set_sign(float64_infinity, f64_sign); | ||
300 | } else { | ||
301 | - return float64_set_sign(float64_maxnorm, float64_is_neg(f64)); | ||
302 | + return float64_set_sign(float64_maxnorm, f64_sign); | ||
303 | } | ||
304 | } else if (f64_exp >= 2045 && fpst->flush_to_zero) { | ||
305 | float_raise(float_flag_underflow, fpst); | ||
306 | return float64_set_sign(float64_zero, float64_is_neg(f64)); | ||
307 | } | ||
308 | |||
309 | - r64 = call_recip_estimate(f64, 2045, fpst); | ||
310 | - r64_val = float64_val(r64); | ||
311 | - r64_exp = extract64(r64_val, 52, 11); | ||
312 | - r64_frac = extract64(r64_val, 0, 52); | ||
313 | + f64_frac = call_recip_estimate(&f64_exp, 2045, f64_frac); | ||
314 | |||
315 | - /* result = sign : result_exp<10:0> : fraction<51:0> */ | ||
316 | - return make_float64(f64_sbit | | ||
317 | - ((r64_exp & 0x7ff) << 52) | | ||
318 | - r64_frac); | ||
319 | + /* result = sign : result_exp<10:0> : fraction<51:0>; */ | ||
320 | + f64_val = deposit64(0, 63, 1, f64_sign); | ||
321 | + f64_val = deposit64(f64_val, 52, 11, f64_exp); | ||
322 | + f64_val = deposit64(f64_val, 0, 52, f64_frac); | ||
323 | + return make_float64(f64_val); | ||
324 | } | ||
325 | |||
326 | /* The algorithm that must be used to calculate the estimate | ||
327 | @@ -XXX,XX +XXX,XX @@ float64 HELPER(rsqrte_f64)(float64 input, void *fpstp) | ||
328 | |||
329 | uint32_t HELPER(recpe_u32)(uint32_t a, void *fpstp) | ||
330 | { | ||
331 | - float_status *s = fpstp; | ||
332 | - float64 f64; | ||
333 | + /* float_status *s = fpstp; */ | ||
334 | + int input, estimate; | ||
335 | |||
336 | if ((a & 0x80000000) == 0) { | ||
337 | return 0xffffffff; | ||
338 | } | ||
339 | |||
340 | - f64 = make_float64((0x3feULL << 52) | ||
341 | - | ((int64_t)(a & 0x7fffffff) << 21)); | ||
342 | + input = extract32(a, 23, 9); | ||
343 | + estimate = recip_estimate(input); | ||
344 | |||
345 | - f64 = recip_estimate(f64, s); | ||
346 | - | ||
347 | - return 0x80000000 | ((float64_val(f64) >> 21) & 0x7fffffff); | ||
348 | + return deposit32(0, (32 - 9), 9, estimate); | ||
349 | } | ||
350 | |||
351 | uint32_t HELPER(rsqrte_u32)(uint32_t a, void *fpstp) | ||
352 | -- | 53 | -- |
353 | 2.16.2 | 54 | 2.17.1 |
354 | 55 | ||
355 | 56 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | Add more detail to the documentation for memory_region_init_iommu() |
---|---|---|---|
2 | and other IOMMU-related functions and data structures. | ||
2 | 3 | ||
3 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20180227143852.11175-3-alex.bennee@linaro.org | 6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
6 | [PMM: postpone actually enabling feature until end of the | 7 | Reviewed-by: Eric Auger <eric.auger@redhat.com> |
7 | patch series] | 8 | Message-id: 20180521140402.23318-2-peter.maydell@linaro.org |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | 9 | --- |
10 | target/arm/cpu.h | 1 + | 10 | include/exec/memory.h | 105 ++++++++++++++++++++++++++++++++++++++---- |
11 | 1 file changed, 1 insertion(+) | 11 | 1 file changed, 95 insertions(+), 10 deletions(-) |
12 | 12 | ||
13 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 13 | diff --git a/include/exec/memory.h b/include/exec/memory.h |
14 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/cpu.h | 15 | --- a/include/exec/memory.h |
16 | +++ b/target/arm/cpu.h | 16 | +++ b/include/exec/memory.h |
17 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | 17 | @@ -XXX,XX +XXX,XX @@ enum IOMMUMemoryRegionAttr { |
18 | ARM_FEATURE_V8_SHA3, /* implements SHA3 part of v8 Crypto Extensions */ | 18 | IOMMU_ATTR_SPAPR_TCE_FD |
19 | ARM_FEATURE_V8_SM3, /* implements SM3 part of v8 Crypto Extensions */ | ||
20 | ARM_FEATURE_V8_SM4, /* implements SM4 part of v8 Crypto Extensions */ | ||
21 | + ARM_FEATURE_V8_FP16, /* implements v8.2 half-precision float */ | ||
22 | }; | 19 | }; |
23 | 20 | ||
24 | static inline int arm_feature(CPUARMState *env, int feature) | 21 | +/** |
22 | + * IOMMUMemoryRegionClass: | ||
23 | + * | ||
24 | + * All IOMMU implementations need to subclass TYPE_IOMMU_MEMORY_REGION | ||
25 | + * and provide an implementation of at least the @translate method here | ||
26 | + * to handle requests to the memory region. Other methods are optional. | ||
27 | + * | ||
28 | + * The IOMMU implementation must use the IOMMU notifier infrastructure | ||
29 | + * to report whenever mappings are changed, by calling | ||
30 | + * memory_region_notify_iommu() (or, if necessary, by calling | ||
31 | + * memory_region_notify_one() for each registered notifier). | ||
32 | + */ | ||
33 | typedef struct IOMMUMemoryRegionClass { | ||
34 | /* private */ | ||
35 | struct DeviceClass parent_class; | ||
36 | |||
37 | /* | ||
38 | - * Return a TLB entry that contains a given address. Flag should | ||
39 | - * be the access permission of this translation operation. We can | ||
40 | - * set flag to IOMMU_NONE to mean that we don't need any | ||
41 | - * read/write permission checks, like, when for region replay. | ||
42 | + * Return a TLB entry that contains a given address. | ||
43 | + * | ||
44 | + * The IOMMUAccessFlags indicated via @flag are optional and may | ||
45 | + * be specified as IOMMU_NONE to indicate that the caller needs | ||
46 | + * the full translation information for both reads and writes. If | ||
47 | + * the access flags are specified then the IOMMU implementation | ||
48 | + * may use this as an optimization, to stop doing a page table | ||
49 | + * walk as soon as it knows that the requested permissions are not | ||
50 | + * allowed. If IOMMU_NONE is passed then the IOMMU must do the | ||
51 | + * full page table walk and report the permissions in the returned | ||
52 | + * IOMMUTLBEntry. (Note that this implies that an IOMMU may not | ||
53 | + * return different mappings for reads and writes.) | ||
54 | + * | ||
55 | + * The returned information remains valid while the caller is | ||
56 | + * holding the big QEMU lock or is inside an RCU critical section; | ||
57 | + * if the caller wishes to cache the mapping beyond that it must | ||
58 | + * register an IOMMU notifier so it can invalidate its cached | ||
59 | + * information when the IOMMU mapping changes. | ||
60 | + * | ||
61 | + * @iommu: the IOMMUMemoryRegion | ||
62 | + * @hwaddr: address to be translated within the memory region | ||
63 | + * @flag: requested access permissions | ||
64 | */ | ||
65 | IOMMUTLBEntry (*translate)(IOMMUMemoryRegion *iommu, hwaddr addr, | ||
66 | IOMMUAccessFlags flag); | ||
67 | - /* Returns minimum supported page size */ | ||
68 | + /* Returns minimum supported page size in bytes. | ||
69 | + * If this method is not provided then the minimum is assumed to | ||
70 | + * be TARGET_PAGE_SIZE. | ||
71 | + * | ||
72 | + * @iommu: the IOMMUMemoryRegion | ||
73 | + */ | ||
74 | uint64_t (*get_min_page_size)(IOMMUMemoryRegion *iommu); | ||
75 | - /* Called when IOMMU Notifier flag changed */ | ||
76 | + /* Called when IOMMU Notifier flag changes (ie when the set of | ||
77 | + * events which IOMMU users are requesting notification for changes). | ||
78 | + * Optional method -- need not be provided if the IOMMU does not | ||
79 | + * need to know exactly which events must be notified. | ||
80 | + * | ||
81 | + * @iommu: the IOMMUMemoryRegion | ||
82 | + * @old_flags: events which previously needed to be notified | ||
83 | + * @new_flags: events which now need to be notified | ||
84 | + */ | ||
85 | void (*notify_flag_changed)(IOMMUMemoryRegion *iommu, | ||
86 | IOMMUNotifierFlag old_flags, | ||
87 | IOMMUNotifierFlag new_flags); | ||
88 | - /* Set this up to provide customized IOMMU replay function */ | ||
89 | + /* Called to handle memory_region_iommu_replay(). | ||
90 | + * | ||
91 | + * The default implementation of memory_region_iommu_replay() is to | ||
92 | + * call the IOMMU translate method for every page in the address space | ||
93 | + * with flag == IOMMU_NONE and then call the notifier if translate | ||
94 | + * returns a valid mapping. If this method is implemented then it | ||
95 | + * overrides the default behaviour, and must provide the full semantics | ||
96 | + * of memory_region_iommu_replay(), by calling @notifier for every | ||
97 | + * translation present in the IOMMU. | ||
98 | + * | ||
99 | + * Optional method -- an IOMMU only needs to provide this method | ||
100 | + * if the default is inefficient or produces undesirable side effects. | ||
101 | + * | ||
102 | + * Note: this is not related to record-and-replay functionality. | ||
103 | + */ | ||
104 | void (*replay)(IOMMUMemoryRegion *iommu, IOMMUNotifier *notifier); | ||
105 | |||
106 | - /* Get IOMMU misc attributes */ | ||
107 | - int (*get_attr)(IOMMUMemoryRegion *iommu, enum IOMMUMemoryRegionAttr, | ||
108 | + /* Get IOMMU misc attributes. This is an optional method that | ||
109 | + * can be used to allow users of the IOMMU to get implementation-specific | ||
110 | + * information. The IOMMU implements this method to handle calls | ||
111 | + * by IOMMU users to memory_region_iommu_get_attr() by filling in | ||
112 | + * the arbitrary data pointer for any IOMMUMemoryRegionAttr values that | ||
113 | + * the IOMMU supports. If the method is unimplemented then | ||
114 | + * memory_region_iommu_get_attr() will always return -EINVAL. | ||
115 | + * | ||
116 | + * @iommu: the IOMMUMemoryRegion | ||
117 | + * @attr: attribute being queried | ||
118 | + * @data: memory to fill in with the attribute data | ||
119 | + * | ||
120 | + * Returns 0 on success, or a negative errno; in particular | ||
121 | + * returns -EINVAL for unrecognized or unimplemented attribute types. | ||
122 | + */ | ||
123 | + int (*get_attr)(IOMMUMemoryRegion *iommu, enum IOMMUMemoryRegionAttr attr, | ||
124 | void *data); | ||
125 | } IOMMUMemoryRegionClass; | ||
126 | |||
127 | @@ -XXX,XX +XXX,XX @@ static inline void memory_region_init_reservation(MemoryRegion *mr, | ||
128 | * An IOMMU region translates addresses and forwards accesses to a target | ||
129 | * memory region. | ||
130 | * | ||
131 | + * The IOMMU implementation must define a subclass of TYPE_IOMMU_MEMORY_REGION. | ||
132 | + * @_iommu_mr should be a pointer to enough memory for an instance of | ||
133 | + * that subclass, @instance_size is the size of that subclass, and | ||
134 | + * @mrtypename is its name. This function will initialize @_iommu_mr as an | ||
135 | + * instance of the subclass, and its methods will then be called to handle | ||
136 | + * accesses to the memory region. See the documentation of | ||
137 | + * #IOMMUMemoryRegionClass for further details. | ||
138 | + * | ||
139 | * @_iommu_mr: the #IOMMUMemoryRegion to be initialized | ||
140 | * @instance_size: the IOMMUMemoryRegion subclass instance size | ||
141 | * @mrtypename: the type name of the #IOMMUMemoryRegion | ||
142 | @@ -XXX,XX +XXX,XX @@ void memory_region_register_iommu_notifier(MemoryRegion *mr, | ||
143 | * a notifier with the minimum page granularity returned by | ||
144 | * mr->iommu_ops->get_page_size(). | ||
145 | * | ||
146 | + * Note: this is not related to record-and-replay functionality. | ||
147 | + * | ||
148 | * @iommu_mr: the memory region to observe | ||
149 | * @n: the notifier to which to replay iommu mappings | ||
150 | */ | ||
151 | @@ -XXX,XX +XXX,XX @@ void memory_region_iommu_replay(IOMMUMemoryRegion *iommu_mr, IOMMUNotifier *n); | ||
152 | * memory_region_iommu_replay_all: replay existing IOMMU translations | ||
153 | * to all the notifiers registered. | ||
154 | * | ||
155 | + * Note: this is not related to record-and-replay functionality. | ||
156 | + * | ||
157 | * @iommu_mr: the memory region to observe | ||
158 | */ | ||
159 | void memory_region_iommu_replay_all(IOMMUMemoryRegion *iommu_mr); | ||
160 | @@ -XXX,XX +XXX,XX @@ void memory_region_unregister_iommu_notifier(MemoryRegion *mr, | ||
161 | * memory_region_iommu_get_attr: return an IOMMU attr if get_attr() is | ||
162 | * defined on the IOMMU. | ||
163 | * | ||
164 | - * Returns 0 if succeded, error code otherwise. | ||
165 | + * Returns 0 on success, or a negative errno otherwise. In particular, | ||
166 | + * -EINVAL indicates that the IOMMU does not support the requested | ||
167 | + * attribute. | ||
168 | * | ||
169 | * @iommu_mr: the memory region | ||
170 | * @attr: the requested attribute | ||
25 | -- | 171 | -- |
26 | 2.16.2 | 172 | 2.17.1 |
27 | 173 | ||
28 | 174 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, |
---|---|---|---|
2 | add MemTxAttrs as an argument to tb_invalidate_phys_addr(). | ||
3 | Its callers either have an attrs value to hand, or don't care | ||
4 | and can use MEMTXATTRS_UNSPECIFIED. | ||
2 | 5 | ||
3 | This actually covers two different sections of the encoding table: | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Message-id: 20180521140402.23318-3-peter.maydell@linaro.org | ||
10 | --- | ||
11 | include/exec/exec-all.h | 5 +++-- | ||
12 | accel/tcg/translate-all.c | 2 +- | ||
13 | exec.c | 2 +- | ||
14 | target/xtensa/op_helper.c | 3 ++- | ||
15 | 4 files changed, 7 insertions(+), 5 deletions(-) | ||
4 | 16 | ||
5 | Advanced SIMD scalar two-register miscellaneous FP16 | 17 | diff --git a/include/exec/exec-all.h b/include/exec/exec-all.h |
6 | Advanced SIMD two-register miscellaneous (FP16) | ||
7 | |||
8 | The difference between the two is covered by a combination of Q (bit | ||
9 | 30) and S (bit 28). Notably the FRINTx instructions are only | ||
10 | available in the vector form. | ||
11 | |||
12 | This is just the decode skeleton which will be filled out by later | ||
13 | patches. | ||
14 | |||
15 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
17 | Message-id: 20180227143852.11175-17-alex.bennee@linaro.org | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | --- | ||
20 | target/arm/translate-a64.c | 40 ++++++++++++++++++++++++++++++++++++++++ | ||
21 | 1 file changed, 40 insertions(+) | ||
22 | |||
23 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
24 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/target/arm/translate-a64.c | 19 | --- a/include/exec/exec-all.h |
26 | +++ b/target/arm/translate-a64.c | 20 | +++ b/include/exec/exec-all.h |
27 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | 21 | @@ -XXX,XX +XXX,XX @@ void tlb_set_page_with_attrs(CPUState *cpu, target_ulong vaddr, |
22 | void tlb_set_page(CPUState *cpu, target_ulong vaddr, | ||
23 | hwaddr paddr, int prot, | ||
24 | int mmu_idx, target_ulong size); | ||
25 | -void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr); | ||
26 | +void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs); | ||
27 | void probe_write(CPUArchState *env, target_ulong addr, int size, int mmu_idx, | ||
28 | uintptr_t retaddr); | ||
29 | #else | ||
30 | @@ -XXX,XX +XXX,XX @@ static inline void tlb_flush_by_mmuidx_all_cpus_synced(CPUState *cpu, | ||
31 | uint16_t idxmap) | ||
32 | { | ||
33 | } | ||
34 | -static inline void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr) | ||
35 | +static inline void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, | ||
36 | + MemTxAttrs attrs) | ||
37 | { | ||
38 | } | ||
39 | #endif | ||
40 | diff --git a/accel/tcg/translate-all.c b/accel/tcg/translate-all.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/accel/tcg/translate-all.c | ||
43 | +++ b/accel/tcg/translate-all.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static TranslationBlock *tb_find_pc(uintptr_t tc_ptr) | ||
45 | } | ||
46 | |||
47 | #if !defined(CONFIG_USER_ONLY) | ||
48 | -void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr) | ||
49 | +void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs) | ||
50 | { | ||
51 | ram_addr_t ram_addr; | ||
52 | MemoryRegion *mr; | ||
53 | diff --git a/exec.c b/exec.c | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/exec.c | ||
56 | +++ b/exec.c | ||
57 | @@ -XXX,XX +XXX,XX @@ static void breakpoint_invalidate(CPUState *cpu, target_ulong pc) | ||
58 | if (phys != -1) { | ||
59 | /* Locks grabbed by tb_invalidate_phys_addr */ | ||
60 | tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as, | ||
61 | - phys | (pc & ~TARGET_PAGE_MASK)); | ||
62 | + phys | (pc & ~TARGET_PAGE_MASK), attrs); | ||
28 | } | 63 | } |
29 | } | 64 | } |
30 | 65 | #endif | |
31 | +/* AdvSIMD [scalar] two register miscellaneous (FP16) | 66 | diff --git a/target/xtensa/op_helper.c b/target/xtensa/op_helper.c |
32 | + * | 67 | index XXXXXXX..XXXXXXX 100644 |
33 | + * 31 30 29 28 27 24 23 22 21 17 16 12 11 10 9 5 4 0 | 68 | --- a/target/xtensa/op_helper.c |
34 | + * +---+---+---+---+---------+---+-------------+--------+-----+------+------+ | 69 | +++ b/target/xtensa/op_helper.c |
35 | + * | 0 | Q | U | S | 1 1 1 0 | a | 1 1 1 1 0 0 | opcode | 1 0 | Rn | Rd | | 70 | @@ -XXX,XX +XXX,XX @@ static void tb_invalidate_virtual_addr(CPUXtensaState *env, uint32_t vaddr) |
36 | + * +---+---+---+---+---------+---+-------------+--------+-----+------+------+ | 71 | int ret = xtensa_get_physical_addr(env, false, vaddr, 2, 0, |
37 | + * mask: 1000 1111 0111 1110 0000 1100 0000 0000 0x8f7e 0c00 | 72 | &paddr, &page_size, &access); |
38 | + * val: 0000 1110 0111 1000 0000 1000 0000 0000 0x0e78 0800 | 73 | if (ret == 0) { |
39 | + * | 74 | - tb_invalidate_phys_addr(&address_space_memory, paddr); |
40 | + * This actually covers two groups where scalar access is governed by | 75 | + tb_invalidate_phys_addr(&address_space_memory, paddr, |
41 | + * bit 28. A bunch of the instructions (float to integral) only exist | 76 | + MEMTXATTRS_UNSPECIFIED); |
42 | + * in the vector form and are un-allocated for the scalar decode. Also | 77 | } |
43 | + * in the scalar decode Q is always 1. | 78 | } |
44 | + */ | ||
45 | +static void disas_simd_two_reg_misc_fp16(DisasContext *s, uint32_t insn) | ||
46 | +{ | ||
47 | + int fpop, opcode, a; | ||
48 | + | ||
49 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
50 | + unallocated_encoding(s); | ||
51 | + return; | ||
52 | + } | ||
53 | + | ||
54 | + if (!fp_access_check(s)) { | ||
55 | + return; | ||
56 | + } | ||
57 | + | ||
58 | + opcode = extract32(insn, 12, 4); | ||
59 | + a = extract32(insn, 23, 1); | ||
60 | + fpop = deposit32(opcode, 5, 1, a); | ||
61 | + | ||
62 | + switch (fpop) { | ||
63 | + default: | ||
64 | + fprintf(stderr, "%s: insn %#04x fpop %#2x\n", __func__, insn, fpop); | ||
65 | + g_assert_not_reached(); | ||
66 | + } | ||
67 | + | ||
68 | +} | ||
69 | + | ||
70 | /* AdvSIMD scalar x indexed element | ||
71 | * 31 30 29 28 24 23 22 21 20 19 16 15 12 11 10 9 5 4 0 | ||
72 | * +-----+---+-----------+------+---+---+------+-----+---+---+------+------+ | ||
73 | @@ -XXX,XX +XXX,XX @@ static const AArch64DecodeTable data_proc_simd[] = { | ||
74 | { 0xce800000, 0xffe00000, disas_crypto_xar }, | ||
75 | { 0xce408000, 0xffe0c000, disas_crypto_three_reg_imm2 }, | ||
76 | { 0x0e400400, 0x9f60c400, disas_simd_three_reg_same_fp16 }, | ||
77 | + { 0x0e780800, 0x8f7e0c00, disas_simd_two_reg_misc_fp16 }, | ||
78 | { 0x00000000, 0x00000000, NULL } | ||
79 | }; | ||
80 | 79 | ||
81 | -- | 80 | -- |
82 | 2.16.2 | 81 | 2.17.1 |
83 | 82 | ||
84 | 83 | diff view generated by jsdifflib |
1 | From: Corey Minyard <cminyard@mvista.com> | 1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, |
---|---|---|---|
2 | 2 | add MemTxAttrs as an argument to address_space_translate() | |
3 | Some devices need access to it. | 3 | and address_space_translate_cached(). Callers either have an |
4 | 4 | attrs value to hand, or don't care and can use MEMTXATTRS_UNSPECIFIED. | |
5 | Signed-off-by: Corey Minyard <cminyard@mvista.com> | 5 | |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Linus Walleij <linus.walleij@linaro.org> | ||
8 | Message-id: 20180227104903.21353-3-linus.walleij@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20180521140402.23318-4-peter.maydell@linaro.org | ||
10 | --- | 10 | --- |
11 | include/hw/i2c/i2c.h | 17 +++++++++++++++++ | 11 | include/exec/memory.h | 4 +++- |
12 | hw/i2c/core.c | 17 ----------------- | 12 | accel/tcg/translate-all.c | 2 +- |
13 | 2 files changed, 17 insertions(+), 17 deletions(-) | 13 | exec.c | 14 +++++++++----- |
14 | 14 | hw/vfio/common.c | 3 ++- | |
15 | diff --git a/include/hw/i2c/i2c.h b/include/hw/i2c/i2c.h | 15 | memory_ldst.inc.c | 18 +++++++++--------- |
16 | index XXXXXXX..XXXXXXX 100644 | 16 | target/riscv/helper.c | 2 +- |
17 | --- a/include/hw/i2c/i2c.h | 17 | 6 files changed, 25 insertions(+), 18 deletions(-) |
18 | +++ b/include/hw/i2c/i2c.h | 18 | |
19 | @@ -XXX,XX +XXX,XX @@ struct I2CSlave { | 19 | diff --git a/include/exec/memory.h b/include/exec/memory.h |
20 | uint8_t address; | 20 | index XXXXXXX..XXXXXXX 100644 |
21 | }; | 21 | --- a/include/exec/memory.h |
22 | 22 | +++ b/include/exec/memory.h | |
23 | +#define TYPE_I2C_BUS "i2c-bus" | 23 | @@ -XXX,XX +XXX,XX @@ IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr, |
24 | +#define I2C_BUS(obj) OBJECT_CHECK(I2CBus, (obj), TYPE_I2C_BUS) | 24 | * #MemoryRegion. |
25 | + | 25 | * @len: pointer to length |
26 | +typedef struct I2CNode I2CNode; | 26 | * @is_write: indicates the transfer direction |
27 | + | 27 | + * @attrs: memory attributes |
28 | +struct I2CNode { | 28 | */ |
29 | + I2CSlave *elt; | 29 | MemoryRegion *flatview_translate(FlatView *fv, |
30 | + QLIST_ENTRY(I2CNode) next; | 30 | hwaddr addr, hwaddr *xlat, |
31 | +}; | 31 | @@ -XXX,XX +XXX,XX @@ MemoryRegion *flatview_translate(FlatView *fv, |
32 | + | 32 | |
33 | +struct I2CBus { | 33 | static inline MemoryRegion *address_space_translate(AddressSpace *as, |
34 | + BusState qbus; | 34 | hwaddr addr, hwaddr *xlat, |
35 | + QLIST_HEAD(, I2CNode) current_devs; | 35 | - hwaddr *len, bool is_write) |
36 | + uint8_t saved_address; | 36 | + hwaddr *len, bool is_write, |
37 | + bool broadcast; | 37 | + MemTxAttrs attrs) |
38 | +}; | 38 | { |
39 | + | 39 | return flatview_translate(address_space_to_flatview(as), |
40 | I2CBus *i2c_init_bus(DeviceState *parent, const char *name); | 40 | addr, xlat, len, is_write); |
41 | void i2c_set_slave_address(I2CSlave *dev, uint8_t address); | 41 | diff --git a/accel/tcg/translate-all.c b/accel/tcg/translate-all.c |
42 | int i2c_bus_busy(I2CBus *bus); | 42 | index XXXXXXX..XXXXXXX 100644 |
43 | diff --git a/hw/i2c/core.c b/hw/i2c/core.c | 43 | --- a/accel/tcg/translate-all.c |
44 | index XXXXXXX..XXXXXXX 100644 | 44 | +++ b/accel/tcg/translate-all.c |
45 | --- a/hw/i2c/core.c | 45 | @@ -XXX,XX +XXX,XX @@ void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs) |
46 | +++ b/hw/i2c/core.c | 46 | hwaddr l = 1; |
47 | @@ -XXX,XX +XXX,XX @@ | 47 | |
48 | #include "qemu/osdep.h" | 48 | rcu_read_lock(); |
49 | #include "hw/i2c/i2c.h" | 49 | - mr = address_space_translate(as, addr, &addr, &l, false); |
50 | 50 | + mr = address_space_translate(as, addr, &addr, &l, false, attrs); | |
51 | -typedef struct I2CNode I2CNode; | 51 | if (!(memory_region_is_ram(mr) |
52 | - | 52 | || memory_region_is_romd(mr))) { |
53 | -struct I2CNode { | 53 | rcu_read_unlock(); |
54 | - I2CSlave *elt; | 54 | diff --git a/exec.c b/exec.c |
55 | - QLIST_ENTRY(I2CNode) next; | 55 | index XXXXXXX..XXXXXXX 100644 |
56 | -}; | 56 | --- a/exec.c |
57 | - | 57 | +++ b/exec.c |
58 | #define I2C_BROADCAST 0x00 | 58 | @@ -XXX,XX +XXX,XX @@ static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as, |
59 | 59 | rcu_read_lock(); | |
60 | -struct I2CBus { | 60 | while (len > 0) { |
61 | - BusState qbus; | 61 | l = len; |
62 | - QLIST_HEAD(, I2CNode) current_devs; | 62 | - mr = address_space_translate(as, addr, &addr1, &l, true); |
63 | - uint8_t saved_address; | 63 | + mr = address_space_translate(as, addr, &addr1, &l, true, |
64 | - bool broadcast; | 64 | + MEMTXATTRS_UNSPECIFIED); |
65 | -}; | 65 | |
66 | - | 66 | if (!(memory_region_is_ram(mr) || |
67 | static Property i2c_props[] = { | 67 | memory_region_is_romd(mr))) { |
68 | DEFINE_PROP_UINT8("address", struct I2CSlave, address, 0), | 68 | @@ -XXX,XX +XXX,XX @@ void address_space_cache_destroy(MemoryRegionCache *cache) |
69 | DEFINE_PROP_END_OF_LIST(), | 69 | */ |
70 | }; | 70 | static inline MemoryRegion *address_space_translate_cached( |
71 | 71 | MemoryRegionCache *cache, hwaddr addr, hwaddr *xlat, | |
72 | -#define TYPE_I2C_BUS "i2c-bus" | 72 | - hwaddr *plen, bool is_write) |
73 | -#define I2C_BUS(obj) OBJECT_CHECK(I2CBus, (obj), TYPE_I2C_BUS) | 73 | + hwaddr *plen, bool is_write, MemTxAttrs attrs) |
74 | - | 74 | { |
75 | static const TypeInfo i2c_bus_info = { | 75 | MemoryRegionSection section; |
76 | .name = TYPE_I2C_BUS, | 76 | MemoryRegion *mr; |
77 | .parent = TYPE_BUS, | 77 | @@ -XXX,XX +XXX,XX @@ address_space_read_cached_slow(MemoryRegionCache *cache, hwaddr addr, |
78 | MemoryRegion *mr; | ||
79 | |||
80 | l = len; | ||
81 | - mr = address_space_translate_cached(cache, addr, &addr1, &l, false); | ||
82 | + mr = address_space_translate_cached(cache, addr, &addr1, &l, false, | ||
83 | + MEMTXATTRS_UNSPECIFIED); | ||
84 | flatview_read_continue(cache->fv, | ||
85 | addr, MEMTXATTRS_UNSPECIFIED, buf, len, | ||
86 | addr1, l, mr); | ||
87 | @@ -XXX,XX +XXX,XX @@ address_space_write_cached_slow(MemoryRegionCache *cache, hwaddr addr, | ||
88 | MemoryRegion *mr; | ||
89 | |||
90 | l = len; | ||
91 | - mr = address_space_translate_cached(cache, addr, &addr1, &l, true); | ||
92 | + mr = address_space_translate_cached(cache, addr, &addr1, &l, true, | ||
93 | + MEMTXATTRS_UNSPECIFIED); | ||
94 | flatview_write_continue(cache->fv, | ||
95 | addr, MEMTXATTRS_UNSPECIFIED, buf, len, | ||
96 | addr1, l, mr); | ||
97 | @@ -XXX,XX +XXX,XX @@ bool cpu_physical_memory_is_io(hwaddr phys_addr) | ||
98 | |||
99 | rcu_read_lock(); | ||
100 | mr = address_space_translate(&address_space_memory, | ||
101 | - phys_addr, &phys_addr, &l, false); | ||
102 | + phys_addr, &phys_addr, &l, false, | ||
103 | + MEMTXATTRS_UNSPECIFIED); | ||
104 | |||
105 | res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr)); | ||
106 | rcu_read_unlock(); | ||
107 | diff --git a/hw/vfio/common.c b/hw/vfio/common.c | ||
108 | index XXXXXXX..XXXXXXX 100644 | ||
109 | --- a/hw/vfio/common.c | ||
110 | +++ b/hw/vfio/common.c | ||
111 | @@ -XXX,XX +XXX,XX @@ static bool vfio_get_vaddr(IOMMUTLBEntry *iotlb, void **vaddr, | ||
112 | */ | ||
113 | mr = address_space_translate(&address_space_memory, | ||
114 | iotlb->translated_addr, | ||
115 | - &xlat, &len, writable); | ||
116 | + &xlat, &len, writable, | ||
117 | + MEMTXATTRS_UNSPECIFIED); | ||
118 | if (!memory_region_is_ram(mr)) { | ||
119 | error_report("iommu map to non memory area %"HWADDR_PRIx"", | ||
120 | xlat); | ||
121 | diff --git a/memory_ldst.inc.c b/memory_ldst.inc.c | ||
122 | index XXXXXXX..XXXXXXX 100644 | ||
123 | --- a/memory_ldst.inc.c | ||
124 | +++ b/memory_ldst.inc.c | ||
125 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t glue(address_space_ldl_internal, SUFFIX)(ARG1_DECL, | ||
126 | bool release_lock = false; | ||
127 | |||
128 | RCU_READ_LOCK(); | ||
129 | - mr = TRANSLATE(addr, &addr1, &l, false); | ||
130 | + mr = TRANSLATE(addr, &addr1, &l, false, attrs); | ||
131 | if (l < 4 || !IS_DIRECT(mr, false)) { | ||
132 | release_lock |= prepare_mmio_access(mr); | ||
133 | |||
134 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t glue(address_space_ldq_internal, SUFFIX)(ARG1_DECL, | ||
135 | bool release_lock = false; | ||
136 | |||
137 | RCU_READ_LOCK(); | ||
138 | - mr = TRANSLATE(addr, &addr1, &l, false); | ||
139 | + mr = TRANSLATE(addr, &addr1, &l, false, attrs); | ||
140 | if (l < 8 || !IS_DIRECT(mr, false)) { | ||
141 | release_lock |= prepare_mmio_access(mr); | ||
142 | |||
143 | @@ -XXX,XX +XXX,XX @@ uint32_t glue(address_space_ldub, SUFFIX)(ARG1_DECL, | ||
144 | bool release_lock = false; | ||
145 | |||
146 | RCU_READ_LOCK(); | ||
147 | - mr = TRANSLATE(addr, &addr1, &l, false); | ||
148 | + mr = TRANSLATE(addr, &addr1, &l, false, attrs); | ||
149 | if (!IS_DIRECT(mr, false)) { | ||
150 | release_lock |= prepare_mmio_access(mr); | ||
151 | |||
152 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t glue(address_space_lduw_internal, SUFFIX)(ARG1_DECL, | ||
153 | bool release_lock = false; | ||
154 | |||
155 | RCU_READ_LOCK(); | ||
156 | - mr = TRANSLATE(addr, &addr1, &l, false); | ||
157 | + mr = TRANSLATE(addr, &addr1, &l, false, attrs); | ||
158 | if (l < 2 || !IS_DIRECT(mr, false)) { | ||
159 | release_lock |= prepare_mmio_access(mr); | ||
160 | |||
161 | @@ -XXX,XX +XXX,XX @@ void glue(address_space_stl_notdirty, SUFFIX)(ARG1_DECL, | ||
162 | bool release_lock = false; | ||
163 | |||
164 | RCU_READ_LOCK(); | ||
165 | - mr = TRANSLATE(addr, &addr1, &l, true); | ||
166 | + mr = TRANSLATE(addr, &addr1, &l, true, attrs); | ||
167 | if (l < 4 || !IS_DIRECT(mr, true)) { | ||
168 | release_lock |= prepare_mmio_access(mr); | ||
169 | |||
170 | @@ -XXX,XX +XXX,XX @@ static inline void glue(address_space_stl_internal, SUFFIX)(ARG1_DECL, | ||
171 | bool release_lock = false; | ||
172 | |||
173 | RCU_READ_LOCK(); | ||
174 | - mr = TRANSLATE(addr, &addr1, &l, true); | ||
175 | + mr = TRANSLATE(addr, &addr1, &l, true, attrs); | ||
176 | if (l < 4 || !IS_DIRECT(mr, true)) { | ||
177 | release_lock |= prepare_mmio_access(mr); | ||
178 | |||
179 | @@ -XXX,XX +XXX,XX @@ void glue(address_space_stb, SUFFIX)(ARG1_DECL, | ||
180 | bool release_lock = false; | ||
181 | |||
182 | RCU_READ_LOCK(); | ||
183 | - mr = TRANSLATE(addr, &addr1, &l, true); | ||
184 | + mr = TRANSLATE(addr, &addr1, &l, true, attrs); | ||
185 | if (!IS_DIRECT(mr, true)) { | ||
186 | release_lock |= prepare_mmio_access(mr); | ||
187 | r = memory_region_dispatch_write(mr, addr1, val, 1, attrs); | ||
188 | @@ -XXX,XX +XXX,XX @@ static inline void glue(address_space_stw_internal, SUFFIX)(ARG1_DECL, | ||
189 | bool release_lock = false; | ||
190 | |||
191 | RCU_READ_LOCK(); | ||
192 | - mr = TRANSLATE(addr, &addr1, &l, true); | ||
193 | + mr = TRANSLATE(addr, &addr1, &l, true, attrs); | ||
194 | if (l < 2 || !IS_DIRECT(mr, true)) { | ||
195 | release_lock |= prepare_mmio_access(mr); | ||
196 | |||
197 | @@ -XXX,XX +XXX,XX @@ static void glue(address_space_stq_internal, SUFFIX)(ARG1_DECL, | ||
198 | bool release_lock = false; | ||
199 | |||
200 | RCU_READ_LOCK(); | ||
201 | - mr = TRANSLATE(addr, &addr1, &l, true); | ||
202 | + mr = TRANSLATE(addr, &addr1, &l, true, attrs); | ||
203 | if (l < 8 || !IS_DIRECT(mr, true)) { | ||
204 | release_lock |= prepare_mmio_access(mr); | ||
205 | |||
206 | diff --git a/target/riscv/helper.c b/target/riscv/helper.c | ||
207 | index XXXXXXX..XXXXXXX 100644 | ||
208 | --- a/target/riscv/helper.c | ||
209 | +++ b/target/riscv/helper.c | ||
210 | @@ -XXX,XX +XXX,XX @@ restart: | ||
211 | MemoryRegion *mr; | ||
212 | hwaddr l = sizeof(target_ulong), addr1; | ||
213 | mr = address_space_translate(cs->as, pte_addr, | ||
214 | - &addr1, &l, false); | ||
215 | + &addr1, &l, false, MEMTXATTRS_UNSPECIFIED); | ||
216 | if (memory_access_is_direct(mr, true)) { | ||
217 | target_ulong *pte_pa = | ||
218 | qemu_map_ram_ptr(mr->ram_block, addr1); | ||
78 | -- | 219 | -- |
79 | 2.16.2 | 220 | 2.17.1 |
80 | 221 | ||
81 | 222 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, |
---|---|---|---|
2 | add MemTxAttrs as an argument to address_space_map(). | ||
3 | Its callers either have an attrs value to hand, or don't care | ||
4 | and can use MEMTXATTRS_UNSPECIFIED. | ||
2 | 5 | ||
3 | Only one half-precision instruction has been added to this group. | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20180521140402.23318-5-peter.maydell@linaro.org | ||
10 | --- | ||
11 | include/exec/memory.h | 3 ++- | ||
12 | include/sysemu/dma.h | 3 ++- | ||
13 | exec.c | 6 ++++-- | ||
14 | target/ppc/mmu-hash64.c | 3 ++- | ||
15 | 4 files changed, 10 insertions(+), 5 deletions(-) | ||
4 | 16 | ||
5 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | 17 | diff --git a/include/exec/memory.h b/include/exec/memory.h |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20180227143852.11175-29-alex.bennee@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/translate-a64.c | 35 +++++++++++++++++++++++++---------- | ||
11 | 1 file changed, 25 insertions(+), 10 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate-a64.c | 19 | --- a/include/exec/memory.h |
16 | +++ b/target/arm/translate-a64.c | 20 | +++ b/include/exec/memory.h |
17 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_copy(DisasContext *s, uint32_t insn) | 21 | @@ -XXX,XX +XXX,XX @@ bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_ |
18 | * MVNI - move inverted (shifted) imm into register | 22 | * @addr: address within that address space |
19 | * ORR - bitwise OR of (shifted) imm with register | 23 | * @plen: pointer to length of buffer; updated on return |
20 | * BIC - bitwise clear of (shifted) imm with register | 24 | * @is_write: indicates the transfer direction |
21 | + * With ARMv8.2 we also have: | 25 | + * @attrs: memory attributes |
22 | + * FMOV half-precision | ||
23 | */ | 26 | */ |
24 | static void disas_simd_mod_imm(DisasContext *s, uint32_t insn) | 27 | void *address_space_map(AddressSpace *as, hwaddr addr, |
28 | - hwaddr *plen, bool is_write); | ||
29 | + hwaddr *plen, bool is_write, MemTxAttrs attrs); | ||
30 | |||
31 | /* address_space_unmap: Unmaps a memory region previously mapped by address_space_map() | ||
32 | * | ||
33 | diff --git a/include/sysemu/dma.h b/include/sysemu/dma.h | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/include/sysemu/dma.h | ||
36 | +++ b/include/sysemu/dma.h | ||
37 | @@ -XXX,XX +XXX,XX @@ static inline void *dma_memory_map(AddressSpace *as, | ||
38 | hwaddr xlen = *len; | ||
39 | void *p; | ||
40 | |||
41 | - p = address_space_map(as, addr, &xlen, dir == DMA_DIRECTION_FROM_DEVICE); | ||
42 | + p = address_space_map(as, addr, &xlen, dir == DMA_DIRECTION_FROM_DEVICE, | ||
43 | + MEMTXATTRS_UNSPECIFIED); | ||
44 | *len = xlen; | ||
45 | return p; | ||
46 | } | ||
47 | diff --git a/exec.c b/exec.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/exec.c | ||
50 | +++ b/exec.c | ||
51 | @@ -XXX,XX +XXX,XX @@ flatview_extend_translation(FlatView *fv, hwaddr addr, | ||
52 | void *address_space_map(AddressSpace *as, | ||
53 | hwaddr addr, | ||
54 | hwaddr *plen, | ||
55 | - bool is_write) | ||
56 | + bool is_write, | ||
57 | + MemTxAttrs attrs) | ||
25 | { | 58 | { |
26 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_mod_imm(DisasContext *s, uint32_t insn) | 59 | hwaddr len = *plen; |
27 | uint64_t imm = 0; | 60 | hwaddr l, xlat; |
28 | 61 | @@ -XXX,XX +XXX,XX @@ void *cpu_physical_memory_map(hwaddr addr, | |
29 | if (o2 != 0 || ((cmode == 0xf) && is_neg && !is_q)) { | 62 | hwaddr *plen, |
30 | - unallocated_encoding(s); | 63 | int is_write) |
31 | - return; | 64 | { |
32 | + /* Check for FMOV (vector, immediate) - half-precision */ | 65 | - return address_space_map(&address_space_memory, addr, plen, is_write); |
33 | + if (!(arm_dc_feature(s, ARM_FEATURE_V8_FP16) && o2 && cmode == 0xf)) { | 66 | + return address_space_map(&address_space_memory, addr, plen, is_write, |
34 | + unallocated_encoding(s); | 67 | + MEMTXATTRS_UNSPECIFIED); |
35 | + return; | 68 | } |
36 | + } | 69 | |
70 | void cpu_physical_memory_unmap(void *buffer, hwaddr len, | ||
71 | diff --git a/target/ppc/mmu-hash64.c b/target/ppc/mmu-hash64.c | ||
72 | index XXXXXXX..XXXXXXX 100644 | ||
73 | --- a/target/ppc/mmu-hash64.c | ||
74 | +++ b/target/ppc/mmu-hash64.c | ||
75 | @@ -XXX,XX +XXX,XX @@ const ppc_hash_pte64_t *ppc_hash64_map_hptes(PowerPCCPU *cpu, | ||
76 | return NULL; | ||
37 | } | 77 | } |
38 | 78 | ||
39 | if (!fp_access_check(s)) { | 79 | - hptes = address_space_map(CPU(cpu)->as, base + pte_offset, &plen, false); |
40 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_mod_imm(DisasContext *s, uint32_t insn) | 80 | + hptes = address_space_map(CPU(cpu)->as, base + pte_offset, &plen, false, |
41 | imm |= 0x4000000000000000ULL; | 81 | + MEMTXATTRS_UNSPECIFIED); |
42 | } | 82 | if (plen < (n * HASH_PTE_SIZE_64)) { |
43 | } else { | 83 | hw_error("%s: Unable to map all requested HPTEs\n", __func__); |
44 | - imm = (abcdefgh & 0x3f) << 19; | ||
45 | - if (abcdefgh & 0x80) { | ||
46 | - imm |= 0x80000000; | ||
47 | - } | ||
48 | - if (abcdefgh & 0x40) { | ||
49 | - imm |= 0x3e000000; | ||
50 | + if (o2) { | ||
51 | + /* FMOV (vector, immediate) - half-precision */ | ||
52 | + imm = vfp_expand_imm(MO_16, abcdefgh); | ||
53 | + /* now duplicate across the lanes */ | ||
54 | + imm = bitfield_replicate(imm, 16); | ||
55 | } else { | ||
56 | - imm |= 0x40000000; | ||
57 | + imm = (abcdefgh & 0x3f) << 19; | ||
58 | + if (abcdefgh & 0x80) { | ||
59 | + imm |= 0x80000000; | ||
60 | + } | ||
61 | + if (abcdefgh & 0x40) { | ||
62 | + imm |= 0x3e000000; | ||
63 | + } else { | ||
64 | + imm |= 0x40000000; | ||
65 | + } | ||
66 | + imm |= (imm << 32); | ||
67 | } | ||
68 | - imm |= (imm << 32); | ||
69 | } | ||
70 | } | ||
71 | break; | ||
72 | + default: | ||
73 | + fprintf(stderr, "%s: cmode_3_1: %x\n", __func__, cmode_3_1); | ||
74 | + g_assert_not_reached(); | ||
75 | } | 84 | } |
76 | |||
77 | if (cmode_3_1 != 7 && is_neg) { | ||
78 | -- | 85 | -- |
79 | 2.16.2 | 86 | 2.17.1 |
80 | 87 | ||
81 | 88 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, |
---|---|---|---|
2 | add MemTxAttrs as an argument to address_space_access_valid(). | ||
3 | Its callers either have an attrs value to hand, or don't care | ||
4 | and can use MEMTXATTRS_UNSPECIFIED. | ||
2 | 5 | ||
3 | I only needed to do a little light re-factoring to support the | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | half-precision helpers. | 7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20180521140402.23318-6-peter.maydell@linaro.org | ||
10 | --- | ||
11 | include/exec/memory.h | 4 +++- | ||
12 | include/sysemu/dma.h | 3 ++- | ||
13 | exec.c | 3 ++- | ||
14 | target/s390x/diag.c | 6 ++++-- | ||
15 | target/s390x/excp_helper.c | 3 ++- | ||
16 | target/s390x/mmu_helper.c | 3 ++- | ||
17 | target/s390x/sigp.c | 3 ++- | ||
18 | 7 files changed, 17 insertions(+), 8 deletions(-) | ||
5 | 19 | ||
6 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | 20 | diff --git a/include/exec/memory.h b/include/exec/memory.h |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20180227143852.11175-30-alex.bennee@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/translate-a64.c | 80 +++++++++++++++++++++++++++++++--------------- | ||
12 | 1 file changed, 54 insertions(+), 26 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate-a64.c | 22 | --- a/include/exec/memory.h |
17 | +++ b/target/arm/translate-a64.c | 23 | +++ b/include/exec/memory.h |
18 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_pairwise(DisasContext *s, uint32_t insn) | 24 | @@ -XXX,XX +XXX,XX @@ static inline MemoryRegion *address_space_translate(AddressSpace *as, |
19 | case 0xf: /* FMAXP */ | 25 | * @addr: address within that address space |
20 | case 0x2c: /* FMINNMP */ | 26 | * @len: length of the area to be checked |
21 | case 0x2f: /* FMINP */ | 27 | * @is_write: indicates the transfer direction |
22 | - /* FP op, size[0] is 32 or 64 bit */ | 28 | + * @attrs: memory attributes |
23 | + /* FP op, size[0] is 32 or 64 bit*/ | 29 | */ |
24 | if (!u) { | 30 | -bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write); |
25 | - unallocated_encoding(s); | 31 | +bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, |
26 | - return; | 32 | + bool is_write, MemTxAttrs attrs); |
27 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | 33 | |
28 | + unallocated_encoding(s); | 34 | /* address_space_map: map a physical memory region into a host virtual address |
29 | + return; | 35 | * |
30 | + } else { | 36 | diff --git a/include/sysemu/dma.h b/include/sysemu/dma.h |
31 | + size = MO_16; | 37 | index XXXXXXX..XXXXXXX 100644 |
32 | + } | 38 | --- a/include/sysemu/dma.h |
33 | + } else { | 39 | +++ b/include/sysemu/dma.h |
34 | + size = extract32(size, 0, 1) ? MO_64 : MO_32; | 40 | @@ -XXX,XX +XXX,XX @@ static inline bool dma_memory_valid(AddressSpace *as, |
35 | } | 41 | DMADirection dir) |
36 | + | 42 | { |
37 | if (!fp_access_check(s)) { | 43 | return address_space_access_valid(as, addr, len, |
44 | - dir == DMA_DIRECTION_FROM_DEVICE); | ||
45 | + dir == DMA_DIRECTION_FROM_DEVICE, | ||
46 | + MEMTXATTRS_UNSPECIFIED); | ||
47 | } | ||
48 | |||
49 | static inline int dma_memory_rw_relaxed(AddressSpace *as, dma_addr_t addr, | ||
50 | diff --git a/exec.c b/exec.c | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/exec.c | ||
53 | +++ b/exec.c | ||
54 | @@ -XXX,XX +XXX,XX @@ static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len, | ||
55 | } | ||
56 | |||
57 | bool address_space_access_valid(AddressSpace *as, hwaddr addr, | ||
58 | - int len, bool is_write) | ||
59 | + int len, bool is_write, | ||
60 | + MemTxAttrs attrs) | ||
61 | { | ||
62 | FlatView *fv; | ||
63 | bool result; | ||
64 | diff --git a/target/s390x/diag.c b/target/s390x/diag.c | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/target/s390x/diag.c | ||
67 | +++ b/target/s390x/diag.c | ||
68 | @@ -XXX,XX +XXX,XX @@ void handle_diag_308(CPUS390XState *env, uint64_t r1, uint64_t r3, uintptr_t ra) | ||
38 | return; | 69 | return; |
39 | } | 70 | } |
40 | 71 | if (!address_space_access_valid(&address_space_memory, addr, | |
41 | - size = extract32(size, 0, 1) ? 3 : 2; | 72 | - sizeof(IplParameterBlock), false)) { |
42 | - fpst = get_fpstatus_ptr(false); | 73 | + sizeof(IplParameterBlock), false, |
43 | + fpst = get_fpstatus_ptr(size == MO_16); | 74 | + MEMTXATTRS_UNSPECIFIED)) { |
44 | break; | 75 | s390_program_interrupt(env, PGM_ADDRESSING, ILEN_AUTO, ra); |
45 | default: | 76 | return; |
46 | unallocated_encoding(s); | 77 | } |
78 | @@ -XXX,XX +XXX,XX @@ out: | ||
79 | return; | ||
80 | } | ||
81 | if (!address_space_access_valid(&address_space_memory, addr, | ||
82 | - sizeof(IplParameterBlock), true)) { | ||
83 | + sizeof(IplParameterBlock), true, | ||
84 | + MEMTXATTRS_UNSPECIFIED)) { | ||
85 | s390_program_interrupt(env, PGM_ADDRESSING, ILEN_AUTO, ra); | ||
86 | return; | ||
87 | } | ||
88 | diff --git a/target/s390x/excp_helper.c b/target/s390x/excp_helper.c | ||
89 | index XXXXXXX..XXXXXXX 100644 | ||
90 | --- a/target/s390x/excp_helper.c | ||
91 | +++ b/target/s390x/excp_helper.c | ||
92 | @@ -XXX,XX +XXX,XX @@ int s390_cpu_handle_mmu_fault(CPUState *cs, vaddr orig_vaddr, int size, | ||
93 | |||
94 | /* check out of RAM access */ | ||
95 | if (!address_space_access_valid(&address_space_memory, raddr, | ||
96 | - TARGET_PAGE_SIZE, rw)) { | ||
97 | + TARGET_PAGE_SIZE, rw, | ||
98 | + MEMTXATTRS_UNSPECIFIED)) { | ||
99 | DPRINTF("%s: raddr %" PRIx64 " > ram_size %" PRIx64 "\n", __func__, | ||
100 | (uint64_t)raddr, (uint64_t)ram_size); | ||
101 | trigger_pgm_exception(env, PGM_ADDRESSING, ILEN_AUTO); | ||
102 | diff --git a/target/s390x/mmu_helper.c b/target/s390x/mmu_helper.c | ||
103 | index XXXXXXX..XXXXXXX 100644 | ||
104 | --- a/target/s390x/mmu_helper.c | ||
105 | +++ b/target/s390x/mmu_helper.c | ||
106 | @@ -XXX,XX +XXX,XX @@ static int translate_pages(S390CPU *cpu, vaddr addr, int nr_pages, | ||
107 | return ret; | ||
108 | } | ||
109 | if (!address_space_access_valid(&address_space_memory, pages[i], | ||
110 | - TARGET_PAGE_SIZE, is_write)) { | ||
111 | + TARGET_PAGE_SIZE, is_write, | ||
112 | + MEMTXATTRS_UNSPECIFIED)) { | ||
113 | trigger_access_exception(env, PGM_ADDRESSING, ILEN_AUTO, 0); | ||
114 | return -EFAULT; | ||
115 | } | ||
116 | diff --git a/target/s390x/sigp.c b/target/s390x/sigp.c | ||
117 | index XXXXXXX..XXXXXXX 100644 | ||
118 | --- a/target/s390x/sigp.c | ||
119 | +++ b/target/s390x/sigp.c | ||
120 | @@ -XXX,XX +XXX,XX @@ static void sigp_set_prefix(CPUState *cs, run_on_cpu_data arg) | ||
121 | cpu_synchronize_state(cs); | ||
122 | |||
123 | if (!address_space_access_valid(&address_space_memory, addr, | ||
124 | - sizeof(struct LowCore), false)) { | ||
125 | + sizeof(struct LowCore), false, | ||
126 | + MEMTXATTRS_UNSPECIFIED)) { | ||
127 | set_sigp_status(si, SIGP_STAT_INVALID_PARAMETER); | ||
47 | return; | 128 | return; |
48 | } | 129 | } |
49 | |||
50 | - if (size == 3) { | ||
51 | + if (size == MO_64) { | ||
52 | TCGv_i64 tcg_op1 = tcg_temp_new_i64(); | ||
53 | TCGv_i64 tcg_op2 = tcg_temp_new_i64(); | ||
54 | TCGv_i64 tcg_res = tcg_temp_new_i64(); | ||
55 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_pairwise(DisasContext *s, uint32_t insn) | ||
56 | TCGv_i32 tcg_op2 = tcg_temp_new_i32(); | ||
57 | TCGv_i32 tcg_res = tcg_temp_new_i32(); | ||
58 | |||
59 | - read_vec_element_i32(s, tcg_op1, rn, 0, MO_32); | ||
60 | - read_vec_element_i32(s, tcg_op2, rn, 1, MO_32); | ||
61 | + read_vec_element_i32(s, tcg_op1, rn, 0, size); | ||
62 | + read_vec_element_i32(s, tcg_op2, rn, 1, size); | ||
63 | |||
64 | - switch (opcode) { | ||
65 | - case 0xc: /* FMAXNMP */ | ||
66 | - gen_helper_vfp_maxnums(tcg_res, tcg_op1, tcg_op2, fpst); | ||
67 | - break; | ||
68 | - case 0xd: /* FADDP */ | ||
69 | - gen_helper_vfp_adds(tcg_res, tcg_op1, tcg_op2, fpst); | ||
70 | - break; | ||
71 | - case 0xf: /* FMAXP */ | ||
72 | - gen_helper_vfp_maxs(tcg_res, tcg_op1, tcg_op2, fpst); | ||
73 | - break; | ||
74 | - case 0x2c: /* FMINNMP */ | ||
75 | - gen_helper_vfp_minnums(tcg_res, tcg_op1, tcg_op2, fpst); | ||
76 | - break; | ||
77 | - case 0x2f: /* FMINP */ | ||
78 | - gen_helper_vfp_mins(tcg_res, tcg_op1, tcg_op2, fpst); | ||
79 | - break; | ||
80 | - default: | ||
81 | - g_assert_not_reached(); | ||
82 | + if (size == MO_16) { | ||
83 | + switch (opcode) { | ||
84 | + case 0xc: /* FMAXNMP */ | ||
85 | + gen_helper_advsimd_maxnumh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
86 | + break; | ||
87 | + case 0xd: /* FADDP */ | ||
88 | + gen_helper_advsimd_addh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
89 | + break; | ||
90 | + case 0xf: /* FMAXP */ | ||
91 | + gen_helper_advsimd_maxh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
92 | + break; | ||
93 | + case 0x2c: /* FMINNMP */ | ||
94 | + gen_helper_advsimd_minnumh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
95 | + break; | ||
96 | + case 0x2f: /* FMINP */ | ||
97 | + gen_helper_advsimd_minh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
98 | + break; | ||
99 | + default: | ||
100 | + g_assert_not_reached(); | ||
101 | + } | ||
102 | + } else { | ||
103 | + switch (opcode) { | ||
104 | + case 0xc: /* FMAXNMP */ | ||
105 | + gen_helper_vfp_maxnums(tcg_res, tcg_op1, tcg_op2, fpst); | ||
106 | + break; | ||
107 | + case 0xd: /* FADDP */ | ||
108 | + gen_helper_vfp_adds(tcg_res, tcg_op1, tcg_op2, fpst); | ||
109 | + break; | ||
110 | + case 0xf: /* FMAXP */ | ||
111 | + gen_helper_vfp_maxs(tcg_res, tcg_op1, tcg_op2, fpst); | ||
112 | + break; | ||
113 | + case 0x2c: /* FMINNMP */ | ||
114 | + gen_helper_vfp_minnums(tcg_res, tcg_op1, tcg_op2, fpst); | ||
115 | + break; | ||
116 | + case 0x2f: /* FMINP */ | ||
117 | + gen_helper_vfp_mins(tcg_res, tcg_op1, tcg_op2, fpst); | ||
118 | + break; | ||
119 | + default: | ||
120 | + g_assert_not_reached(); | ||
121 | + } | ||
122 | } | ||
123 | |||
124 | write_fp_sreg(s, rd, tcg_res); | ||
125 | -- | 130 | -- |
126 | 2.16.2 | 131 | 2.17.1 |
127 | 132 | ||
128 | 133 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, |
---|---|---|---|
2 | add MemTxAttrs as an argument to flatview_extend_translation(). | ||
3 | Its callers either have an attrs value to hand, or don't care | ||
4 | and can use MEMTXATTRS_UNSPECIFIED. | ||
2 | 5 | ||
3 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20180227143852.11175-28-alex.bennee@linaro.org | 9 | Message-id: 20180521140402.23318-7-peter.maydell@linaro.org |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | 10 | --- |
8 | target/arm/translate-a64.c | 7 +++++++ | 11 | exec.c | 15 ++++++++++----- |
9 | 1 file changed, 7 insertions(+) | 12 | 1 file changed, 10 insertions(+), 5 deletions(-) |
10 | 13 | ||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 14 | diff --git a/exec.c b/exec.c |
12 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-a64.c | 16 | --- a/exec.c |
14 | +++ b/target/arm/translate-a64.c | 17 | +++ b/exec.c |
15 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc_fp16(DisasContext *s, uint32_t insn) | 18 | @@ -XXX,XX +XXX,XX @@ bool address_space_access_valid(AddressSpace *as, hwaddr addr, |
16 | case 0x6f: /* FNEG */ | 19 | |
17 | need_fpst = false; | 20 | static hwaddr |
18 | break; | 21 | flatview_extend_translation(FlatView *fv, hwaddr addr, |
19 | + case 0x7d: /* FRSQRTE */ | 22 | - hwaddr target_len, |
20 | case 0x7f: /* FSQRT (vector) */ | 23 | - MemoryRegion *mr, hwaddr base, hwaddr len, |
21 | break; | 24 | - bool is_write) |
22 | default: | 25 | + hwaddr target_len, |
23 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc_fp16(DisasContext *s, uint32_t insn) | 26 | + MemoryRegion *mr, hwaddr base, hwaddr len, |
24 | case 0x6f: /* FNEG */ | 27 | + bool is_write, MemTxAttrs attrs) |
25 | tcg_gen_xori_i32(tcg_res, tcg_op, 0x8000); | 28 | { |
26 | break; | 29 | hwaddr done = 0; |
27 | + case 0x7d: /* FRSQRTE */ | 30 | hwaddr xlat; |
28 | + gen_helper_rsqrte_f16(tcg_res, tcg_op, tcg_fpstatus); | 31 | @@ -XXX,XX +XXX,XX @@ void *address_space_map(AddressSpace *as, |
29 | + break; | 32 | |
30 | default: | 33 | memory_region_ref(mr); |
31 | g_assert_not_reached(); | 34 | *plen = flatview_extend_translation(fv, addr, len, mr, xlat, |
32 | } | 35 | - l, is_write); |
33 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc_fp16(DisasContext *s, uint32_t insn) | 36 | + l, is_write, attrs); |
34 | case 0x6f: /* FNEG */ | 37 | ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true); |
35 | tcg_gen_xori_i32(tcg_res, tcg_op, 0x8000); | 38 | rcu_read_unlock(); |
36 | break; | 39 | |
37 | + case 0x7d: /* FRSQRTE */ | 40 | @@ -XXX,XX +XXX,XX @@ int64_t address_space_cache_init(MemoryRegionCache *cache, |
38 | + gen_helper_rsqrte_f16(tcg_res, tcg_op, tcg_fpstatus); | 41 | mr = cache->mrs.mr; |
39 | + break; | 42 | memory_region_ref(mr); |
40 | case 0x7f: /* FSQRT */ | 43 | if (memory_access_is_direct(mr, is_write)) { |
41 | gen_helper_sqrt_f16(tcg_res, tcg_op, tcg_fpstatus); | 44 | + /* We don't care about the memory attributes here as we're only |
42 | break; | 45 | + * doing this if we found actual RAM, which behaves the same |
46 | + * regardless of attributes; so UNSPECIFIED is fine. | ||
47 | + */ | ||
48 | l = flatview_extend_translation(cache->fv, addr, len, mr, | ||
49 | - cache->xlat, l, is_write); | ||
50 | + cache->xlat, l, is_write, | ||
51 | + MEMTXATTRS_UNSPECIFIED); | ||
52 | cache->ptr = qemu_ram_ptr_length(mr->ram_block, cache->xlat, &l, true); | ||
53 | } else { | ||
54 | cache->ptr = NULL; | ||
43 | -- | 55 | -- |
44 | 2.16.2 | 56 | 2.17.1 |
45 | 57 | ||
46 | 58 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, |
---|---|---|---|
2 | add MemTxAttrs as an argument to memory_region_access_valid(). | ||
3 | Its callers either have an attrs value to hand, or don't care | ||
4 | and can use MEMTXATTRS_UNSPECIFIED. | ||
2 | 5 | ||
3 | I re-use the existing handle_2misc_fcmp_zero handler and tweak it | 6 | The callsite in flatview_access_valid() is part of a recursive |
4 | slightly to deal with the half-precision case. | 7 | loop flatview_access_valid() -> memory_region_access_valid() -> |
8 | subpage_accepts() -> flatview_access_valid(); we make it pass | ||
9 | MEMTXATTRS_UNSPECIFIED for now, until the next several commits | ||
10 | have plumbed an attrs parameter through the rest of the loop | ||
11 | and we can add an attrs parameter to flatview_access_valid(). | ||
5 | 12 | ||
6 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 15 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20180227143852.11175-20-alex.bennee@linaro.org | 16 | Message-id: 20180521140402.23318-8-peter.maydell@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | 17 | --- |
11 | target/arm/translate-a64.c | 80 +++++++++++++++++++++++++++++++++------------- | 18 | include/exec/memory-internal.h | 3 ++- |
12 | 1 file changed, 57 insertions(+), 23 deletions(-) | 19 | exec.c | 4 +++- |
20 | hw/s390x/s390-pci-inst.c | 3 ++- | ||
21 | memory.c | 7 ++++--- | ||
22 | 4 files changed, 11 insertions(+), 6 deletions(-) | ||
13 | 23 | ||
14 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 24 | diff --git a/include/exec/memory-internal.h b/include/exec/memory-internal.h |
15 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate-a64.c | 26 | --- a/include/exec/memory-internal.h |
17 | +++ b/target/arm/translate-a64.c | 27 | +++ b/include/exec/memory-internal.h |
18 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_fcmp_zero(DisasContext *s, int opcode, | 28 | @@ -XXX,XX +XXX,XX @@ void flatview_unref(FlatView *view); |
19 | bool is_scalar, bool is_u, bool is_q, | 29 | extern const MemoryRegionOps unassigned_mem_ops; |
20 | int size, int rn, int rd) | 30 | |
21 | { | 31 | bool memory_region_access_valid(MemoryRegion *mr, hwaddr addr, |
22 | - bool is_double = (size == 3); | 32 | - unsigned size, bool is_write); |
23 | + bool is_double = (size == MO_64); | 33 | + unsigned size, bool is_write, |
24 | TCGv_ptr fpst; | 34 | + MemTxAttrs attrs); |
25 | 35 | ||
26 | if (!fp_access_check(s)) { | 36 | void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section); |
27 | return; | 37 | AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv); |
28 | } | 38 | diff --git a/exec.c b/exec.c |
29 | 39 | index XXXXXXX..XXXXXXX 100644 | |
30 | - fpst = get_fpstatus_ptr(false); | 40 | --- a/exec.c |
31 | + fpst = get_fpstatus_ptr(size == MO_16); | 41 | +++ b/exec.c |
32 | 42 | @@ -XXX,XX +XXX,XX @@ static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len, | |
33 | if (is_double) { | 43 | mr = flatview_translate(fv, addr, &xlat, &l, is_write); |
34 | TCGv_i64 tcg_op = tcg_temp_new_i64(); | 44 | if (!memory_access_is_direct(mr, is_write)) { |
35 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_fcmp_zero(DisasContext *s, int opcode, | 45 | l = memory_access_size(mr, l, addr); |
36 | bool swap = false; | 46 | - if (!memory_region_access_valid(mr, xlat, l, is_write)) { |
37 | int pass, maxpasses; | 47 | + /* When our callers all have attrs we'll pass them through here */ |
38 | 48 | + if (!memory_region_access_valid(mr, xlat, l, is_write, | |
39 | - switch (opcode) { | 49 | + MEMTXATTRS_UNSPECIFIED)) { |
40 | - case 0x2e: /* FCMLT (zero) */ | 50 | return false; |
41 | - swap = true; | ||
42 | - /* fall through */ | ||
43 | - case 0x2c: /* FCMGT (zero) */ | ||
44 | - genfn = gen_helper_neon_cgt_f32; | ||
45 | - break; | ||
46 | - case 0x2d: /* FCMEQ (zero) */ | ||
47 | - genfn = gen_helper_neon_ceq_f32; | ||
48 | - break; | ||
49 | - case 0x6d: /* FCMLE (zero) */ | ||
50 | - swap = true; | ||
51 | - /* fall through */ | ||
52 | - case 0x6c: /* FCMGE (zero) */ | ||
53 | - genfn = gen_helper_neon_cge_f32; | ||
54 | - break; | ||
55 | - default: | ||
56 | - g_assert_not_reached(); | ||
57 | + if (size == MO_16) { | ||
58 | + switch (opcode) { | ||
59 | + case 0x2e: /* FCMLT (zero) */ | ||
60 | + swap = true; | ||
61 | + /* fall through */ | ||
62 | + case 0x2c: /* FCMGT (zero) */ | ||
63 | + genfn = gen_helper_advsimd_cgt_f16; | ||
64 | + break; | ||
65 | + case 0x2d: /* FCMEQ (zero) */ | ||
66 | + genfn = gen_helper_advsimd_ceq_f16; | ||
67 | + break; | ||
68 | + case 0x6d: /* FCMLE (zero) */ | ||
69 | + swap = true; | ||
70 | + /* fall through */ | ||
71 | + case 0x6c: /* FCMGE (zero) */ | ||
72 | + genfn = gen_helper_advsimd_cge_f16; | ||
73 | + break; | ||
74 | + default: | ||
75 | + g_assert_not_reached(); | ||
76 | + } | ||
77 | + } else { | ||
78 | + switch (opcode) { | ||
79 | + case 0x2e: /* FCMLT (zero) */ | ||
80 | + swap = true; | ||
81 | + /* fall through */ | ||
82 | + case 0x2c: /* FCMGT (zero) */ | ||
83 | + genfn = gen_helper_neon_cgt_f32; | ||
84 | + break; | ||
85 | + case 0x2d: /* FCMEQ (zero) */ | ||
86 | + genfn = gen_helper_neon_ceq_f32; | ||
87 | + break; | ||
88 | + case 0x6d: /* FCMLE (zero) */ | ||
89 | + swap = true; | ||
90 | + /* fall through */ | ||
91 | + case 0x6c: /* FCMGE (zero) */ | ||
92 | + genfn = gen_helper_neon_cge_f32; | ||
93 | + break; | ||
94 | + default: | ||
95 | + g_assert_not_reached(); | ||
96 | + } | ||
97 | } | ||
98 | |||
99 | if (is_scalar) { | ||
100 | maxpasses = 1; | ||
101 | } else { | ||
102 | - maxpasses = is_q ? 4 : 2; | ||
103 | + int vector_size = 8 << is_q; | ||
104 | + maxpasses = vector_size >> size; | ||
105 | } | ||
106 | |||
107 | for (pass = 0; pass < maxpasses; pass++) { | ||
108 | - read_vec_element_i32(s, tcg_op, rn, pass, MO_32); | ||
109 | + read_vec_element_i32(s, tcg_op, rn, pass, size); | ||
110 | if (swap) { | ||
111 | genfn(tcg_res, tcg_zero, tcg_op, fpst); | ||
112 | } else { | ||
113 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_fcmp_zero(DisasContext *s, int opcode, | ||
114 | if (is_scalar) { | ||
115 | write_fp_sreg(s, rd, tcg_res); | ||
116 | } else { | ||
117 | - write_vec_element_i32(s, tcg_res, rd, pass, MO_32); | ||
118 | + write_vec_element_i32(s, tcg_res, rd, pass, size); | ||
119 | } | 51 | } |
120 | } | 52 | } |
121 | tcg_temp_free_i32(tcg_res); | 53 | diff --git a/hw/s390x/s390-pci-inst.c b/hw/s390x/s390-pci-inst.c |
122 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc_fp16(DisasContext *s, uint32_t insn) | 54 | index XXXXXXX..XXXXXXX 100644 |
123 | fpop = deposit32(opcode, 5, 1, a); | 55 | --- a/hw/s390x/s390-pci-inst.c |
124 | fpop = deposit32(fpop, 6, 1, u); | 56 | +++ b/hw/s390x/s390-pci-inst.c |
125 | 57 | @@ -XXX,XX +XXX,XX @@ int pcistb_service_call(S390CPU *cpu, uint8_t r1, uint8_t r3, uint64_t gaddr, | |
126 | + rd = extract32(insn, 0, 5); | 58 | mr = s390_get_subregion(mr, offset, len); |
127 | + rn = extract32(insn, 5, 5); | 59 | offset -= mr->addr; |
128 | + | 60 | |
129 | switch (fpop) { | 61 | - if (!memory_region_access_valid(mr, offset, len, true)) { |
130 | + break; | 62 | + if (!memory_region_access_valid(mr, offset, len, true, |
131 | + case 0x2c: /* FCMGT (zero) */ | 63 | + MEMTXATTRS_UNSPECIFIED)) { |
132 | + case 0x2d: /* FCMEQ (zero) */ | 64 | s390_program_interrupt(env, PGM_OPERAND, 6, ra); |
133 | + case 0x2e: /* FCMLT (zero) */ | 65 | return 0; |
134 | + case 0x6c: /* FCMGE (zero) */ | 66 | } |
135 | + case 0x6d: /* FCMLE (zero) */ | 67 | diff --git a/memory.c b/memory.c |
136 | + handle_2misc_fcmp_zero(s, fpop, is_scalar, 0, is_q, MO_16, rn, rd); | 68 | index XXXXXXX..XXXXXXX 100644 |
137 | + return; | 69 | --- a/memory.c |
138 | case 0x18: /* FRINTN */ | 70 | +++ b/memory.c |
139 | need_rmode = true; | 71 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps ram_device_mem_ops = { |
140 | only_in_vector = true; | 72 | bool memory_region_access_valid(MemoryRegion *mr, |
73 | hwaddr addr, | ||
74 | unsigned size, | ||
75 | - bool is_write) | ||
76 | + bool is_write, | ||
77 | + MemTxAttrs attrs) | ||
78 | { | ||
79 | int access_size_min, access_size_max; | ||
80 | int access_size, i; | ||
81 | @@ -XXX,XX +XXX,XX @@ MemTxResult memory_region_dispatch_read(MemoryRegion *mr, | ||
82 | { | ||
83 | MemTxResult r; | ||
84 | |||
85 | - if (!memory_region_access_valid(mr, addr, size, false)) { | ||
86 | + if (!memory_region_access_valid(mr, addr, size, false, attrs)) { | ||
87 | *pval = unassigned_mem_read(mr, addr, size); | ||
88 | return MEMTX_DECODE_ERROR; | ||
89 | } | ||
90 | @@ -XXX,XX +XXX,XX @@ MemTxResult memory_region_dispatch_write(MemoryRegion *mr, | ||
91 | unsigned size, | ||
92 | MemTxAttrs attrs) | ||
93 | { | ||
94 | - if (!memory_region_access_valid(mr, addr, size, true)) { | ||
95 | + if (!memory_region_access_valid(mr, addr, size, true, attrs)) { | ||
96 | unassigned_mem_write(mr, addr, data, size); | ||
97 | return MEMTX_DECODE_ERROR; | ||
98 | } | ||
141 | -- | 99 | -- |
142 | 2.16.2 | 100 | 2.17.1 |
143 | 101 | ||
144 | 102 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, |
---|---|---|---|
2 | add MemTxAttrs as an argument to the MemoryRegion valid.accepts | ||
3 | callback. We'll need this for subpage_accepts(). | ||
2 | 4 | ||
3 | As some of the constants here will also be needed | 5 | We could take the approach we used with the read and write |
4 | elsewhere (specifically for the upcoming SVE support) we move them out | 6 | callbacks and add new a new _with_attrs version, but since there |
5 | to softfloat.h. | 7 | are so few implementations of the accepts hook we just change |
8 | them all. | ||
6 | 9 | ||
7 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20180227143852.11175-13-alex.bennee@linaro.org | 13 | Message-id: 20180521140402.23318-9-peter.maydell@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | 14 | --- |
12 | include/fpu/softfloat.h | 18 +++++++++++++----- | 15 | include/exec/memory.h | 3 ++- |
13 | target/arm/helper-a64.h | 2 ++ | 16 | exec.c | 9 ++++++--- |
14 | target/arm/helper-a64.c | 34 ++++++++++++++++++++++++++++++++++ | 17 | hw/hppa/dino.c | 3 ++- |
15 | target/arm/translate-a64.c | 6 ++++++ | 18 | hw/nvram/fw_cfg.c | 12 ++++++++---- |
16 | 4 files changed, 55 insertions(+), 5 deletions(-) | 19 | hw/scsi/esp.c | 3 ++- |
20 | hw/xen/xen_pt_msi.c | 3 ++- | ||
21 | memory.c | 5 +++-- | ||
22 | 7 files changed, 25 insertions(+), 13 deletions(-) | ||
17 | 23 | ||
18 | diff --git a/include/fpu/softfloat.h b/include/fpu/softfloat.h | 24 | diff --git a/include/exec/memory.h b/include/exec/memory.h |
19 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/include/fpu/softfloat.h | 26 | --- a/include/exec/memory.h |
21 | +++ b/include/fpu/softfloat.h | 27 | +++ b/include/exec/memory.h |
22 | @@ -XXX,XX +XXX,XX @@ static inline float16 float16_set_sign(float16 a, int sign) | 28 | @@ -XXX,XX +XXX,XX @@ struct MemoryRegionOps { |
29 | * as a machine check exception). | ||
30 | */ | ||
31 | bool (*accepts)(void *opaque, hwaddr addr, | ||
32 | - unsigned size, bool is_write); | ||
33 | + unsigned size, bool is_write, | ||
34 | + MemTxAttrs attrs); | ||
35 | } valid; | ||
36 | /* Internal implementation constraints: */ | ||
37 | struct { | ||
38 | diff --git a/exec.c b/exec.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/exec.c | ||
41 | +++ b/exec.c | ||
42 | @@ -XXX,XX +XXX,XX @@ static void notdirty_mem_write(void *opaque, hwaddr ram_addr, | ||
23 | } | 43 | } |
24 | 44 | ||
25 | #define float16_zero make_float16(0) | 45 | static bool notdirty_mem_accepts(void *opaque, hwaddr addr, |
26 | -#define float16_one make_float16(0x3c00) | 46 | - unsigned size, bool is_write) |
27 | #define float16_half make_float16(0x3800) | 47 | + unsigned size, bool is_write, |
28 | +#define float16_one make_float16(0x3c00) | 48 | + MemTxAttrs attrs) |
29 | +#define float16_one_point_five make_float16(0x3e00) | 49 | { |
30 | +#define float16_two make_float16(0x4000) | 50 | return is_write; |
31 | +#define float16_three make_float16(0x4200) | ||
32 | #define float16_infinity make_float16(0x7c00) | ||
33 | |||
34 | /*---------------------------------------------------------------------------- | ||
35 | @@ -XXX,XX +XXX,XX @@ static inline float32 float32_set_sign(float32 a, int sign) | ||
36 | } | 51 | } |
37 | 52 | @@ -XXX,XX +XXX,XX @@ static MemTxResult subpage_write(void *opaque, hwaddr addr, | |
38 | #define float32_zero make_float32(0) | ||
39 | -#define float32_one make_float32(0x3f800000) | ||
40 | #define float32_half make_float32(0x3f000000) | ||
41 | +#define float32_one make_float32(0x3f800000) | ||
42 | +#define float32_one_point_five make_float32(0x3fc00000) | ||
43 | +#define float32_two make_float32(0x40000000) | ||
44 | +#define float32_three make_float32(0x40400000) | ||
45 | #define float32_infinity make_float32(0x7f800000) | ||
46 | |||
47 | - | ||
48 | /*---------------------------------------------------------------------------- | ||
49 | | The pattern for a default generated single-precision NaN. | ||
50 | *----------------------------------------------------------------------------*/ | ||
51 | @@ -XXX,XX +XXX,XX @@ static inline float64 float64_set_sign(float64 a, int sign) | ||
52 | } | 53 | } |
53 | 54 | ||
54 | #define float64_zero make_float64(0) | 55 | static bool subpage_accepts(void *opaque, hwaddr addr, |
55 | -#define float64_one make_float64(0x3ff0000000000000LL) | 56 | - unsigned len, bool is_write) |
56 | -#define float64_ln2 make_float64(0x3fe62e42fefa39efLL) | 57 | + unsigned len, bool is_write, |
57 | #define float64_half make_float64(0x3fe0000000000000LL) | 58 | + MemTxAttrs attrs) |
58 | +#define float64_one make_float64(0x3ff0000000000000LL) | 59 | { |
59 | +#define float64_one_point_five make_float64(0x3FF8000000000000ULL) | 60 | subpage_t *subpage = opaque; |
60 | +#define float64_two make_float64(0x4000000000000000ULL) | 61 | #if defined(DEBUG_SUBPAGE) |
61 | +#define float64_three make_float64(0x4008000000000000ULL) | 62 | @@ -XXX,XX +XXX,XX @@ static void readonly_mem_write(void *opaque, hwaddr addr, |
62 | +#define float64_ln2 make_float64(0x3fe62e42fefa39efLL) | 63 | } |
63 | #define float64_infinity make_float64(0x7ff0000000000000LL) | 64 | |
64 | 65 | static bool readonly_mem_accepts(void *opaque, hwaddr addr, | |
65 | /*---------------------------------------------------------------------------- | 66 | - unsigned size, bool is_write) |
66 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h | 67 | + unsigned size, bool is_write, |
68 | + MemTxAttrs attrs) | ||
69 | { | ||
70 | return is_write; | ||
71 | } | ||
72 | diff --git a/hw/hppa/dino.c b/hw/hppa/dino.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | 73 | index XXXXXXX..XXXXXXX 100644 |
68 | --- a/target/arm/helper-a64.h | 74 | --- a/hw/hppa/dino.c |
69 | +++ b/target/arm/helper-a64.h | 75 | +++ b/hw/hppa/dino.c |
70 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(vfp_mulxd, TCG_CALL_NO_RWG, f64, f64, f64, ptr) | 76 | @@ -XXX,XX +XXX,XX @@ static void gsc_to_pci_forwarding(DinoState *s) |
71 | DEF_HELPER_FLAGS_3(neon_ceq_f64, TCG_CALL_NO_RWG, i64, i64, i64, ptr) | 77 | } |
72 | DEF_HELPER_FLAGS_3(neon_cge_f64, TCG_CALL_NO_RWG, i64, i64, i64, ptr) | 78 | |
73 | DEF_HELPER_FLAGS_3(neon_cgt_f64, TCG_CALL_NO_RWG, i64, i64, i64, ptr) | 79 | static bool dino_chip_mem_valid(void *opaque, hwaddr addr, |
74 | +DEF_HELPER_FLAGS_3(recpsf_f16, TCG_CALL_NO_RWG, f16, f16, f16, ptr) | 80 | - unsigned size, bool is_write) |
75 | DEF_HELPER_FLAGS_3(recpsf_f32, TCG_CALL_NO_RWG, f32, f32, f32, ptr) | 81 | + unsigned size, bool is_write, |
76 | DEF_HELPER_FLAGS_3(recpsf_f64, TCG_CALL_NO_RWG, f64, f64, f64, ptr) | 82 | + MemTxAttrs attrs) |
77 | +DEF_HELPER_FLAGS_3(rsqrtsf_f16, TCG_CALL_NO_RWG, f16, f16, f16, ptr) | 83 | { |
78 | DEF_HELPER_FLAGS_3(rsqrtsf_f32, TCG_CALL_NO_RWG, f32, f32, f32, ptr) | 84 | switch (addr) { |
79 | DEF_HELPER_FLAGS_3(rsqrtsf_f64, TCG_CALL_NO_RWG, f64, f64, f64, ptr) | 85 | case DINO_IAR0: |
80 | DEF_HELPER_FLAGS_1(neon_addlp_s8, TCG_CALL_NO_RWG_SE, i64, i64) | 86 | diff --git a/hw/nvram/fw_cfg.c b/hw/nvram/fw_cfg.c |
81 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | ||
82 | index XXXXXXX..XXXXXXX 100644 | 87 | index XXXXXXX..XXXXXXX 100644 |
83 | --- a/target/arm/helper-a64.c | 88 | --- a/hw/nvram/fw_cfg.c |
84 | +++ b/target/arm/helper-a64.c | 89 | +++ b/hw/nvram/fw_cfg.c |
85 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(neon_cgt_f64)(float64 a, float64 b, void *fpstp) | 90 | @@ -XXX,XX +XXX,XX @@ static void fw_cfg_dma_mem_write(void *opaque, hwaddr addr, |
86 | * versions, these do a fully fused multiply-add or | 91 | } |
87 | * multiply-add-and-halve. | 92 | |
88 | */ | 93 | static bool fw_cfg_dma_mem_valid(void *opaque, hwaddr addr, |
89 | +#define float16_two make_float16(0x4000) | 94 | - unsigned size, bool is_write) |
90 | +#define float16_three make_float16(0x4200) | 95 | + unsigned size, bool is_write, |
91 | +#define float16_one_point_five make_float16(0x3e00) | 96 | + MemTxAttrs attrs) |
92 | + | ||
93 | #define float32_two make_float32(0x40000000) | ||
94 | #define float32_three make_float32(0x40400000) | ||
95 | #define float32_one_point_five make_float32(0x3fc00000) | ||
96 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(neon_cgt_f64)(float64 a, float64 b, void *fpstp) | ||
97 | #define float64_three make_float64(0x4008000000000000ULL) | ||
98 | #define float64_one_point_five make_float64(0x3FF8000000000000ULL) | ||
99 | |||
100 | +float16 HELPER(recpsf_f16)(float16 a, float16 b, void *fpstp) | ||
101 | +{ | ||
102 | + float_status *fpst = fpstp; | ||
103 | + | ||
104 | + a = float16_squash_input_denormal(a, fpst); | ||
105 | + b = float16_squash_input_denormal(b, fpst); | ||
106 | + | ||
107 | + a = float16_chs(a); | ||
108 | + if ((float16_is_infinity(a) && float16_is_zero(b)) || | ||
109 | + (float16_is_infinity(b) && float16_is_zero(a))) { | ||
110 | + return float16_two; | ||
111 | + } | ||
112 | + return float16_muladd(a, b, float16_two, 0, fpst); | ||
113 | +} | ||
114 | + | ||
115 | float32 HELPER(recpsf_f32)(float32 a, float32 b, void *fpstp) | ||
116 | { | 97 | { |
117 | float_status *fpst = fpstp; | 98 | return !is_write || ((size == 4 && (addr == 0 || addr == 4)) || |
118 | @@ -XXX,XX +XXX,XX @@ float64 HELPER(recpsf_f64)(float64 a, float64 b, void *fpstp) | 99 | (size == 8 && addr == 0)); |
119 | return float64_muladd(a, b, float64_two, 0, fpst); | ||
120 | } | 100 | } |
121 | 101 | ||
122 | +float16 HELPER(rsqrtsf_f16)(float16 a, float16 b, void *fpstp) | 102 | static bool fw_cfg_data_mem_valid(void *opaque, hwaddr addr, |
123 | +{ | 103 | - unsigned size, bool is_write) |
124 | + float_status *fpst = fpstp; | 104 | + unsigned size, bool is_write, |
125 | + | 105 | + MemTxAttrs attrs) |
126 | + a = float16_squash_input_denormal(a, fpst); | ||
127 | + b = float16_squash_input_denormal(b, fpst); | ||
128 | + | ||
129 | + a = float16_chs(a); | ||
130 | + if ((float16_is_infinity(a) && float16_is_zero(b)) || | ||
131 | + (float16_is_infinity(b) && float16_is_zero(a))) { | ||
132 | + return float16_one_point_five; | ||
133 | + } | ||
134 | + return float16_muladd(a, b, float16_three, float_muladd_halve_result, fpst); | ||
135 | +} | ||
136 | + | ||
137 | float32 HELPER(rsqrtsf_f32)(float32 a, float32 b, void *fpstp) | ||
138 | { | 106 | { |
139 | float_status *fpst = fpstp; | 107 | return addr == 0; |
140 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 108 | } |
109 | @@ -XXX,XX +XXX,XX @@ static void fw_cfg_ctl_mem_write(void *opaque, hwaddr addr, | ||
110 | } | ||
111 | |||
112 | static bool fw_cfg_ctl_mem_valid(void *opaque, hwaddr addr, | ||
113 | - unsigned size, bool is_write) | ||
114 | + unsigned size, bool is_write, | ||
115 | + MemTxAttrs attrs) | ||
116 | { | ||
117 | return is_write && size == 2; | ||
118 | } | ||
119 | @@ -XXX,XX +XXX,XX @@ static void fw_cfg_comb_write(void *opaque, hwaddr addr, | ||
120 | } | ||
121 | |||
122 | static bool fw_cfg_comb_valid(void *opaque, hwaddr addr, | ||
123 | - unsigned size, bool is_write) | ||
124 | + unsigned size, bool is_write, | ||
125 | + MemTxAttrs attrs) | ||
126 | { | ||
127 | return (size == 1) || (is_write && size == 2); | ||
128 | } | ||
129 | diff --git a/hw/scsi/esp.c b/hw/scsi/esp.c | ||
141 | index XXXXXXX..XXXXXXX 100644 | 130 | index XXXXXXX..XXXXXXX 100644 |
142 | --- a/target/arm/translate-a64.c | 131 | --- a/hw/scsi/esp.c |
143 | +++ b/target/arm/translate-a64.c | 132 | +++ b/hw/scsi/esp.c |
144 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_fp16(DisasContext *s, uint32_t insn) | 133 | @@ -XXX,XX +XXX,XX @@ void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val) |
145 | case 0x6: /* FMAX */ | 134 | } |
146 | gen_helper_advsimd_maxh(tcg_res, tcg_op1, tcg_op2, fpst); | 135 | |
147 | break; | 136 | static bool esp_mem_accepts(void *opaque, hwaddr addr, |
148 | + case 0x7: /* FRECPS */ | 137 | - unsigned size, bool is_write) |
149 | + gen_helper_recpsf_f16(tcg_res, tcg_op1, tcg_op2, fpst); | 138 | + unsigned size, bool is_write, |
150 | + break; | 139 | + MemTxAttrs attrs) |
151 | case 0x8: /* FMINNM */ | 140 | { |
152 | gen_helper_advsimd_minnumh(tcg_res, tcg_op1, tcg_op2, fpst); | 141 | return (size == 1) || (is_write && size == 4); |
153 | break; | 142 | } |
154 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_fp16(DisasContext *s, uint32_t insn) | 143 | diff --git a/hw/xen/xen_pt_msi.c b/hw/xen/xen_pt_msi.c |
155 | case 0xe: /* FMIN */ | 144 | index XXXXXXX..XXXXXXX 100644 |
156 | gen_helper_advsimd_minh(tcg_res, tcg_op1, tcg_op2, fpst); | 145 | --- a/hw/xen/xen_pt_msi.c |
157 | break; | 146 | +++ b/hw/xen/xen_pt_msi.c |
158 | + case 0xf: /* FRSQRTS */ | 147 | @@ -XXX,XX +XXX,XX @@ static uint64_t pci_msix_read(void *opaque, hwaddr addr, |
159 | + gen_helper_rsqrtsf_f16(tcg_res, tcg_op1, tcg_op2, fpst); | 148 | } |
160 | + break; | 149 | |
161 | case 0x13: /* FMUL */ | 150 | static bool pci_msix_accepts(void *opaque, hwaddr addr, |
162 | gen_helper_advsimd_mulh(tcg_res, tcg_op1, tcg_op2, fpst); | 151 | - unsigned size, bool is_write) |
163 | break; | 152 | + unsigned size, bool is_write, |
153 | + MemTxAttrs attrs) | ||
154 | { | ||
155 | return !(addr & (size - 1)); | ||
156 | } | ||
157 | diff --git a/memory.c b/memory.c | ||
158 | index XXXXXXX..XXXXXXX 100644 | ||
159 | --- a/memory.c | ||
160 | +++ b/memory.c | ||
161 | @@ -XXX,XX +XXX,XX @@ static void unassigned_mem_write(void *opaque, hwaddr addr, | ||
162 | } | ||
163 | |||
164 | static bool unassigned_mem_accepts(void *opaque, hwaddr addr, | ||
165 | - unsigned size, bool is_write) | ||
166 | + unsigned size, bool is_write, | ||
167 | + MemTxAttrs attrs) | ||
168 | { | ||
169 | return false; | ||
170 | } | ||
171 | @@ -XXX,XX +XXX,XX @@ bool memory_region_access_valid(MemoryRegion *mr, | ||
172 | access_size = MAX(MIN(size, access_size_max), access_size_min); | ||
173 | for (i = 0; i < size; i += access_size) { | ||
174 | if (!mr->ops->valid.accepts(mr->opaque, addr + i, access_size, | ||
175 | - is_write)) { | ||
176 | + is_write, attrs)) { | ||
177 | return false; | ||
178 | } | ||
179 | } | ||
164 | -- | 180 | -- |
165 | 2.16.2 | 181 | 2.17.1 |
166 | 182 | ||
167 | 183 | diff view generated by jsdifflib |
1 | From: Linus Walleij <linus.walleij@linaro.org> | 1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, |
---|---|---|---|
2 | add MemTxAttrs as an argument to flatview_access_valid(). | ||
3 | Its callers now all have an attrs value to hand, so we can | ||
4 | correct our earlier temporary use of MEMTXATTRS_UNSPECIFIED. | ||
2 | 5 | ||
3 | The tx function of the DDC I2C slave emulation was returning 1 | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | on all writes resulting in NACK in the I2C bus. Changing it to | 7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
5 | 0 makes the DDC I2C work fine with bit-banged I2C such as the | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | versatile I2C. | 9 | Message-id: 20180521140402.23318-10-peter.maydell@linaro.org |
10 | --- | ||
11 | exec.c | 12 +++++------- | ||
12 | 1 file changed, 5 insertions(+), 7 deletions(-) | ||
7 | 13 | ||
8 | I guess it was not affecting whatever I2C controller this was | 14 | diff --git a/exec.c b/exec.c |
9 | used with until now, but with the Versatile I2C it surely | ||
10 | does not work. | ||
11 | |||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Signed-off-by: Linus Walleij <linus.walleij@linaro.org> | ||
14 | Message-id: 20180227104903.21353-4-linus.walleij@linaro.org | ||
15 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | --- | ||
18 | hw/i2c/i2c-ddc.c | 4 ++-- | ||
19 | 1 file changed, 2 insertions(+), 2 deletions(-) | ||
20 | |||
21 | diff --git a/hw/i2c/i2c-ddc.c b/hw/i2c/i2c-ddc.c | ||
22 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/i2c/i2c-ddc.c | 16 | --- a/exec.c |
24 | +++ b/hw/i2c/i2c-ddc.c | 17 | +++ b/exec.c |
25 | @@ -XXX,XX +XXX,XX @@ static int i2c_ddc_tx(I2CSlave *i2c, uint8_t data) | 18 | @@ -XXX,XX +XXX,XX @@ static MemTxResult flatview_read(FlatView *fv, hwaddr addr, |
26 | s->reg = data; | 19 | static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs, |
27 | s->firstbyte = false; | 20 | const uint8_t *buf, int len); |
28 | DPRINTF("[EDID] Written new pointer: %u\n", data); | 21 | static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len, |
29 | - return 1; | 22 | - bool is_write); |
30 | + return 0; | 23 | + bool is_write, MemTxAttrs attrs); |
31 | } | 24 | |
32 | 25 | static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data, | |
33 | /* Ignore all writes */ | 26 | unsigned len, MemTxAttrs attrs) |
34 | s->reg++; | 27 | @@ -XXX,XX +XXX,XX @@ static bool subpage_accepts(void *opaque, hwaddr addr, |
35 | - return 1; | 28 | #endif |
36 | + return 0; | 29 | |
30 | return flatview_access_valid(subpage->fv, addr + subpage->base, | ||
31 | - len, is_write); | ||
32 | + len, is_write, attrs); | ||
37 | } | 33 | } |
38 | 34 | ||
39 | static void i2c_ddc_init(Object *obj) | 35 | static const MemoryRegionOps subpage_ops = { |
36 | @@ -XXX,XX +XXX,XX @@ static void cpu_notify_map_clients(void) | ||
37 | } | ||
38 | |||
39 | static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len, | ||
40 | - bool is_write) | ||
41 | + bool is_write, MemTxAttrs attrs) | ||
42 | { | ||
43 | MemoryRegion *mr; | ||
44 | hwaddr l, xlat; | ||
45 | @@ -XXX,XX +XXX,XX @@ static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len, | ||
46 | mr = flatview_translate(fv, addr, &xlat, &l, is_write); | ||
47 | if (!memory_access_is_direct(mr, is_write)) { | ||
48 | l = memory_access_size(mr, l, addr); | ||
49 | - /* When our callers all have attrs we'll pass them through here */ | ||
50 | - if (!memory_region_access_valid(mr, xlat, l, is_write, | ||
51 | - MEMTXATTRS_UNSPECIFIED)) { | ||
52 | + if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) { | ||
53 | return false; | ||
54 | } | ||
55 | } | ||
56 | @@ -XXX,XX +XXX,XX @@ bool address_space_access_valid(AddressSpace *as, hwaddr addr, | ||
57 | |||
58 | rcu_read_lock(); | ||
59 | fv = address_space_to_flatview(as); | ||
60 | - result = flatview_access_valid(fv, addr, len, is_write); | ||
61 | + result = flatview_access_valid(fv, addr, len, is_write, attrs); | ||
62 | rcu_read_unlock(); | ||
63 | return result; | ||
64 | } | ||
40 | -- | 65 | -- |
41 | 2.16.2 | 66 | 2.17.1 |
42 | 67 | ||
43 | 68 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Linus Walleij <linus.walleij@linaro.org> | ||
2 | 1 | ||
3 | This adds support for emulating the Silicon Image SII9022 DVI/HDMI | ||
4 | bridge. It's not very clever right now, it just acknowledges | ||
5 | the switch into DDC I2C mode and back. Combining this with the | ||
6 | existing DDC I2C emulation gives the right behavior on the Versatile | ||
7 | Express emulation passing through the QEMU EDID to the emulated | ||
8 | platform. | ||
9 | |||
10 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Linus Walleij <linus.walleij@linaro.org> | ||
12 | Message-id: 20180227104903.21353-5-linus.walleij@linaro.org | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | [PMM: explictly reset ddc_req/ddc_skip_finish/ddc] | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | --- | ||
17 | hw/display/Makefile.objs | 1 + | ||
18 | hw/display/sii9022.c | 191 +++++++++++++++++++++++++++++++++++++++++++++++ | ||
19 | hw/display/trace-events | 5 ++ | ||
20 | 3 files changed, 197 insertions(+) | ||
21 | create mode 100644 hw/display/sii9022.c | ||
22 | |||
23 | diff --git a/hw/display/Makefile.objs b/hw/display/Makefile.objs | ||
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/hw/display/Makefile.objs | ||
26 | +++ b/hw/display/Makefile.objs | ||
27 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_VGA_CIRRUS) += cirrus_vga.o | ||
28 | common-obj-$(CONFIG_G364FB) += g364fb.o | ||
29 | common-obj-$(CONFIG_JAZZ_LED) += jazz_led.o | ||
30 | common-obj-$(CONFIG_PL110) += pl110.o | ||
31 | +common-obj-$(CONFIG_SII9022) += sii9022.o | ||
32 | common-obj-$(CONFIG_SSD0303) += ssd0303.o | ||
33 | common-obj-$(CONFIG_SSD0323) += ssd0323.o | ||
34 | common-obj-$(CONFIG_XEN) += xenfb.o | ||
35 | diff --git a/hw/display/sii9022.c b/hw/display/sii9022.c | ||
36 | new file mode 100644 | ||
37 | index XXXXXXX..XXXXXXX | ||
38 | --- /dev/null | ||
39 | +++ b/hw/display/sii9022.c | ||
40 | @@ -XXX,XX +XXX,XX @@ | ||
41 | +/* | ||
42 | + * Silicon Image SiI9022 | ||
43 | + * | ||
44 | + * This is a pretty hollow emulation: all we do is acknowledge that we | ||
45 | + * exist (chip ID) and confirm that we get switched over into DDC mode | ||
46 | + * so the emulated host can proceed to read out EDID data. All subsequent | ||
47 | + * set-up of connectors etc will be acknowledged and ignored. | ||
48 | + * | ||
49 | + * Copyright (C) 2018 Linus Walleij | ||
50 | + * | ||
51 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
52 | + * See the COPYING file in the top-level directory. | ||
53 | + * SPDX-License-Identifier: GPL-2.0-or-later | ||
54 | + */ | ||
55 | + | ||
56 | +#include "qemu/osdep.h" | ||
57 | +#include "qemu-common.h" | ||
58 | +#include "hw/i2c/i2c.h" | ||
59 | +#include "hw/i2c/i2c-ddc.h" | ||
60 | +#include "trace.h" | ||
61 | + | ||
62 | +#define SII9022_SYS_CTRL_DATA 0x1a | ||
63 | +#define SII9022_SYS_CTRL_PWR_DWN 0x10 | ||
64 | +#define SII9022_SYS_CTRL_AV_MUTE 0x08 | ||
65 | +#define SII9022_SYS_CTRL_DDC_BUS_REQ 0x04 | ||
66 | +#define SII9022_SYS_CTRL_DDC_BUS_GRTD 0x02 | ||
67 | +#define SII9022_SYS_CTRL_OUTPUT_MODE 0x01 | ||
68 | +#define SII9022_SYS_CTRL_OUTPUT_HDMI 1 | ||
69 | +#define SII9022_SYS_CTRL_OUTPUT_DVI 0 | ||
70 | +#define SII9022_REG_CHIPID 0x1b | ||
71 | +#define SII9022_INT_ENABLE 0x3c | ||
72 | +#define SII9022_INT_STATUS 0x3d | ||
73 | +#define SII9022_INT_STATUS_HOTPLUG 0x01; | ||
74 | +#define SII9022_INT_STATUS_PLUGGED 0x04; | ||
75 | + | ||
76 | +#define TYPE_SII9022 "sii9022" | ||
77 | +#define SII9022(obj) OBJECT_CHECK(sii9022_state, (obj), TYPE_SII9022) | ||
78 | + | ||
79 | +typedef struct sii9022_state { | ||
80 | + I2CSlave parent_obj; | ||
81 | + uint8_t ptr; | ||
82 | + bool addr_byte; | ||
83 | + bool ddc_req; | ||
84 | + bool ddc_skip_finish; | ||
85 | + bool ddc; | ||
86 | +} sii9022_state; | ||
87 | + | ||
88 | +static const VMStateDescription vmstate_sii9022 = { | ||
89 | + .name = "sii9022", | ||
90 | + .version_id = 1, | ||
91 | + .minimum_version_id = 1, | ||
92 | + .fields = (VMStateField[]) { | ||
93 | + VMSTATE_I2C_SLAVE(parent_obj, sii9022_state), | ||
94 | + VMSTATE_UINT8(ptr, sii9022_state), | ||
95 | + VMSTATE_BOOL(addr_byte, sii9022_state), | ||
96 | + VMSTATE_BOOL(ddc_req, sii9022_state), | ||
97 | + VMSTATE_BOOL(ddc_skip_finish, sii9022_state), | ||
98 | + VMSTATE_BOOL(ddc, sii9022_state), | ||
99 | + VMSTATE_END_OF_LIST() | ||
100 | + } | ||
101 | +}; | ||
102 | + | ||
103 | +static int sii9022_event(I2CSlave *i2c, enum i2c_event event) | ||
104 | +{ | ||
105 | + sii9022_state *s = SII9022(i2c); | ||
106 | + | ||
107 | + switch (event) { | ||
108 | + case I2C_START_SEND: | ||
109 | + s->addr_byte = true; | ||
110 | + break; | ||
111 | + case I2C_START_RECV: | ||
112 | + break; | ||
113 | + case I2C_FINISH: | ||
114 | + break; | ||
115 | + case I2C_NACK: | ||
116 | + break; | ||
117 | + } | ||
118 | + | ||
119 | + return 0; | ||
120 | +} | ||
121 | + | ||
122 | +static int sii9022_rx(I2CSlave *i2c) | ||
123 | +{ | ||
124 | + sii9022_state *s = SII9022(i2c); | ||
125 | + uint8_t res = 0x00; | ||
126 | + | ||
127 | + switch (s->ptr) { | ||
128 | + case SII9022_SYS_CTRL_DATA: | ||
129 | + if (s->ddc_req) { | ||
130 | + /* Acknowledge DDC bus request */ | ||
131 | + res = SII9022_SYS_CTRL_DDC_BUS_GRTD | SII9022_SYS_CTRL_DDC_BUS_REQ; | ||
132 | + } | ||
133 | + break; | ||
134 | + case SII9022_REG_CHIPID: | ||
135 | + res = 0xb0; | ||
136 | + break; | ||
137 | + case SII9022_INT_STATUS: | ||
138 | + /* Something is cold-plugged in, no interrupts */ | ||
139 | + res = SII9022_INT_STATUS_PLUGGED; | ||
140 | + break; | ||
141 | + default: | ||
142 | + break; | ||
143 | + } | ||
144 | + | ||
145 | + trace_sii9022_read_reg(s->ptr, res); | ||
146 | + s->ptr++; | ||
147 | + | ||
148 | + return res; | ||
149 | +} | ||
150 | + | ||
151 | +static int sii9022_tx(I2CSlave *i2c, uint8_t data) | ||
152 | +{ | ||
153 | + sii9022_state *s = SII9022(i2c); | ||
154 | + | ||
155 | + if (s->addr_byte) { | ||
156 | + s->ptr = data; | ||
157 | + s->addr_byte = false; | ||
158 | + return 0; | ||
159 | + } | ||
160 | + | ||
161 | + switch (s->ptr) { | ||
162 | + case SII9022_SYS_CTRL_DATA: | ||
163 | + if (data & SII9022_SYS_CTRL_DDC_BUS_REQ) { | ||
164 | + s->ddc_req = true; | ||
165 | + if (data & SII9022_SYS_CTRL_DDC_BUS_GRTD) { | ||
166 | + s->ddc = true; | ||
167 | + /* Skip this finish since we just switched to DDC */ | ||
168 | + s->ddc_skip_finish = true; | ||
169 | + trace_sii9022_switch_mode("DDC"); | ||
170 | + } | ||
171 | + } else { | ||
172 | + s->ddc_req = false; | ||
173 | + s->ddc = false; | ||
174 | + trace_sii9022_switch_mode("normal"); | ||
175 | + } | ||
176 | + break; | ||
177 | + default: | ||
178 | + break; | ||
179 | + } | ||
180 | + | ||
181 | + trace_sii9022_write_reg(s->ptr, data); | ||
182 | + s->ptr++; | ||
183 | + | ||
184 | + return 0; | ||
185 | +} | ||
186 | + | ||
187 | +static void sii9022_reset(DeviceState *dev) | ||
188 | +{ | ||
189 | + sii9022_state *s = SII9022(dev); | ||
190 | + | ||
191 | + s->ptr = 0; | ||
192 | + s->addr_byte = false; | ||
193 | + s->ddc_req = false; | ||
194 | + s->ddc_skip_finish = false; | ||
195 | + s->ddc = false; | ||
196 | +} | ||
197 | + | ||
198 | +static void sii9022_realize(DeviceState *dev, Error **errp) | ||
199 | +{ | ||
200 | + I2CBus *bus; | ||
201 | + | ||
202 | + bus = I2C_BUS(qdev_get_parent_bus(dev)); | ||
203 | + i2c_create_slave(bus, TYPE_I2CDDC, 0x50); | ||
204 | +} | ||
205 | + | ||
206 | +static void sii9022_class_init(ObjectClass *klass, void *data) | ||
207 | +{ | ||
208 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
209 | + I2CSlaveClass *k = I2C_SLAVE_CLASS(klass); | ||
210 | + | ||
211 | + k->event = sii9022_event; | ||
212 | + k->recv = sii9022_rx; | ||
213 | + k->send = sii9022_tx; | ||
214 | + dc->reset = sii9022_reset; | ||
215 | + dc->realize = sii9022_realize; | ||
216 | + dc->vmsd = &vmstate_sii9022; | ||
217 | +} | ||
218 | + | ||
219 | +static const TypeInfo sii9022_info = { | ||
220 | + .name = TYPE_SII9022, | ||
221 | + .parent = TYPE_I2C_SLAVE, | ||
222 | + .instance_size = sizeof(sii9022_state), | ||
223 | + .class_init = sii9022_class_init, | ||
224 | +}; | ||
225 | + | ||
226 | +static void sii9022_register_types(void) | ||
227 | +{ | ||
228 | + type_register_static(&sii9022_info); | ||
229 | +} | ||
230 | + | ||
231 | +type_init(sii9022_register_types) | ||
232 | diff --git a/hw/display/trace-events b/hw/display/trace-events | ||
233 | index XXXXXXX..XXXXXXX 100644 | ||
234 | --- a/hw/display/trace-events | ||
235 | +++ b/hw/display/trace-events | ||
236 | @@ -XXX,XX +XXX,XX @@ vga_cirrus_read_io(uint32_t addr, uint32_t val) "addr 0x%x, val 0x%x" | ||
237 | vga_cirrus_write_io(uint32_t addr, uint32_t val) "addr 0x%x, val 0x%x" | ||
238 | vga_cirrus_read_blt(uint32_t offset, uint32_t val) "offset 0x%x, val 0x%x" | ||
239 | vga_cirrus_write_blt(uint32_t offset, uint32_t val) "offset 0x%x, val 0x%x" | ||
240 | + | ||
241 | +# hw/display/sii9022.c | ||
242 | +sii9022_read_reg(uint8_t addr, uint8_t val) "addr 0x%02x, val 0x%02x" | ||
243 | +sii9022_write_reg(uint8_t addr, uint8_t val) "addr 0x%02x, val 0x%02x" | ||
244 | +sii9022_switch_mode(const char *mode) "mode: %s" | ||
245 | -- | ||
246 | 2.16.2 | ||
247 | |||
248 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Alex Bennée <alex.bennee@linaro.org> | ||
2 | 1 | ||
3 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20180227143852.11175-4-alex.bennee@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/cpu.h | 1 + | ||
9 | 1 file changed, 1 insertion(+) | ||
10 | |||
11 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/cpu.h | ||
14 | +++ b/target/arm/cpu.h | ||
15 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
16 | * Qn = regs[n].d[1]:regs[n].d[0] | ||
17 | * Dn = regs[n].d[0] | ||
18 | * Sn = regs[n].d[0] bits 31..0 | ||
19 | + * Hn = regs[n].d[0] bits 15..0 | ||
20 | * | ||
21 | * This corresponds to the architecturally defined mapping between | ||
22 | * the two execution states, and means we do not need to explicitly | ||
23 | -- | ||
24 | 2.16.2 | ||
25 | |||
26 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Alex Bennée <alex.bennee@linaro.org> | ||
2 | 1 | ||
3 | Half-precision flush to zero behaviour is controlled by a separate | ||
4 | FZ16 bit in the FPCR. To handle this we pass a pointer to | ||
5 | fp_status_fp16 when working on half-precision operations. The value of | ||
6 | the presented FPCR is calculated from an amalgam of the two when read. | ||
7 | |||
8 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20180227143852.11175-5-alex.bennee@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | target/arm/cpu.h | 32 ++++++++++++++++++++++------ | ||
14 | target/arm/helper.c | 26 ++++++++++++++++++----- | ||
15 | target/arm/translate-a64.c | 53 +++++++++++++++++++++++++--------------------- | ||
16 | 3 files changed, 75 insertions(+), 36 deletions(-) | ||
17 | |||
18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/cpu.h | ||
21 | +++ b/target/arm/cpu.h | ||
22 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | ||
23 | /* scratch space when Tn are not sufficient. */ | ||
24 | uint32_t scratch[8]; | ||
25 | |||
26 | - /* fp_status is the "normal" fp status. standard_fp_status retains | ||
27 | - * values corresponding to the ARM "Standard FPSCR Value", ie | ||
28 | - * default-NaN, flush-to-zero, round-to-nearest and is used by | ||
29 | - * any operations (generally Neon) which the architecture defines | ||
30 | - * as controlled by the standard FPSCR value rather than the FPSCR. | ||
31 | + /* There are a number of distinct float control structures: | ||
32 | + * | ||
33 | + * fp_status: is the "normal" fp status. | ||
34 | + * fp_status_fp16: used for half-precision calculations | ||
35 | + * standard_fp_status : the ARM "Standard FPSCR Value" | ||
36 | + * | ||
37 | + * Half-precision operations are governed by a separate | ||
38 | + * flush-to-zero control bit in FPSCR:FZ16. We pass a separate | ||
39 | + * status structure to control this. | ||
40 | + * | ||
41 | + * The "Standard FPSCR", ie default-NaN, flush-to-zero, | ||
42 | + * round-to-nearest and is used by any operations (generally | ||
43 | + * Neon) which the architecture defines as controlled by the | ||
44 | + * standard FPSCR value rather than the FPSCR. | ||
45 | * | ||
46 | * To avoid having to transfer exception bits around, we simply | ||
47 | * say that the FPSCR cumulative exception flags are the logical | ||
48 | - * OR of the flags in the two fp statuses. This relies on the | ||
49 | + * OR of the flags in the three fp statuses. This relies on the | ||
50 | * only thing which needs to read the exception flags being | ||
51 | * an explicit FPSCR read. | ||
52 | */ | ||
53 | float_status fp_status; | ||
54 | + float_status fp_status_f16; | ||
55 | float_status standard_fp_status; | ||
56 | |||
57 | /* ZCR_EL[1-3] */ | ||
58 | @@ -XXX,XX +XXX,XX @@ static inline void xpsr_write(CPUARMState *env, uint32_t val, uint32_t mask) | ||
59 | uint32_t vfp_get_fpscr(CPUARMState *env); | ||
60 | void vfp_set_fpscr(CPUARMState *env, uint32_t val); | ||
61 | |||
62 | -/* For A64 the FPSCR is split into two logically distinct registers, | ||
63 | +/* FPCR, Floating Point Control Register | ||
64 | + * FPSR, Floating Poiht Status Register | ||
65 | + * | ||
66 | + * For A64 the FPSCR is split into two logically distinct registers, | ||
67 | * FPCR and FPSR. However since they still use non-overlapping bits | ||
68 | * we store the underlying state in fpscr and just mask on read/write. | ||
69 | */ | ||
70 | #define FPSR_MASK 0xf800009f | ||
71 | #define FPCR_MASK 0x07f79f00 | ||
72 | + | ||
73 | +#define FPCR_FZ16 (1 << 19) /* ARMv8.2+, FP16 flush-to-zero */ | ||
74 | +#define FPCR_FZ (1 << 24) /* Flush-to-zero enable bit */ | ||
75 | +#define FPCR_DN (1 << 25) /* Default NaN enable bit */ | ||
76 | + | ||
77 | static inline uint32_t vfp_get_fpsr(CPUARMState *env) | ||
78 | { | ||
79 | return vfp_get_fpscr(env) & FPSR_MASK; | ||
80 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
81 | index XXXXXXX..XXXXXXX 100644 | ||
82 | --- a/target/arm/helper.c | ||
83 | +++ b/target/arm/helper.c | ||
84 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(vfp_get_fpscr)(CPUARMState *env) | ||
85 | | (env->vfp.vec_stride << 20); | ||
86 | i = get_float_exception_flags(&env->vfp.fp_status); | ||
87 | i |= get_float_exception_flags(&env->vfp.standard_fp_status); | ||
88 | + i |= get_float_exception_flags(&env->vfp.fp_status_f16); | ||
89 | fpscr |= vfp_exceptbits_from_host(i); | ||
90 | return fpscr; | ||
91 | } | ||
92 | @@ -XXX,XX +XXX,XX @@ void HELPER(vfp_set_fpscr)(CPUARMState *env, uint32_t val) | ||
93 | break; | ||
94 | } | ||
95 | set_float_rounding_mode(i, &env->vfp.fp_status); | ||
96 | + set_float_rounding_mode(i, &env->vfp.fp_status_f16); | ||
97 | } | ||
98 | - if (changed & (1 << 24)) { | ||
99 | - set_flush_to_zero((val & (1 << 24)) != 0, &env->vfp.fp_status); | ||
100 | - set_flush_inputs_to_zero((val & (1 << 24)) != 0, &env->vfp.fp_status); | ||
101 | + if (changed & FPCR_FZ16) { | ||
102 | + bool ftz_enabled = val & FPCR_FZ16; | ||
103 | + set_flush_to_zero(ftz_enabled, &env->vfp.fp_status_f16); | ||
104 | + set_flush_inputs_to_zero(ftz_enabled, &env->vfp.fp_status_f16); | ||
105 | + } | ||
106 | + if (changed & FPCR_FZ) { | ||
107 | + bool ftz_enabled = val & FPCR_FZ; | ||
108 | + set_flush_to_zero(ftz_enabled, &env->vfp.fp_status); | ||
109 | + set_flush_inputs_to_zero(ftz_enabled, &env->vfp.fp_status); | ||
110 | + } | ||
111 | + if (changed & FPCR_DN) { | ||
112 | + bool dnan_enabled = val & FPCR_DN; | ||
113 | + set_default_nan_mode(dnan_enabled, &env->vfp.fp_status); | ||
114 | + set_default_nan_mode(dnan_enabled, &env->vfp.fp_status_f16); | ||
115 | } | ||
116 | - if (changed & (1 << 25)) | ||
117 | - set_default_nan_mode((val & (1 << 25)) != 0, &env->vfp.fp_status); | ||
118 | |||
119 | + /* The exception flags are ORed together when we read fpscr so we | ||
120 | + * only need to preserve the current state in one of our | ||
121 | + * float_status values. | ||
122 | + */ | ||
123 | i = vfp_exceptbits_to_host(val); | ||
124 | set_float_exception_flags(i, &env->vfp.fp_status); | ||
125 | + set_float_exception_flags(0, &env->vfp.fp_status_f16); | ||
126 | set_float_exception_flags(0, &env->vfp.standard_fp_status); | ||
127 | } | ||
128 | |||
129 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
130 | index XXXXXXX..XXXXXXX 100644 | ||
131 | --- a/target/arm/translate-a64.c | ||
132 | +++ b/target/arm/translate-a64.c | ||
133 | @@ -XXX,XX +XXX,XX @@ static void write_fp_sreg(DisasContext *s, int reg, TCGv_i32 v) | ||
134 | tcg_temp_free_i64(tmp); | ||
135 | } | ||
136 | |||
137 | -static TCGv_ptr get_fpstatus_ptr(void) | ||
138 | +static TCGv_ptr get_fpstatus_ptr(bool is_f16) | ||
139 | { | ||
140 | TCGv_ptr statusptr = tcg_temp_new_ptr(); | ||
141 | int offset; | ||
142 | |||
143 | - /* In A64 all instructions (both FP and Neon) use the FPCR; | ||
144 | - * there is no equivalent of the A32 Neon "standard FPSCR value" | ||
145 | - * and all operations use vfp.fp_status. | ||
146 | + /* In A64 all instructions (both FP and Neon) use the FPCR; there | ||
147 | + * is no equivalent of the A32 Neon "standard FPSCR value". | ||
148 | + * However half-precision operations operate under a different | ||
149 | + * FZ16 flag and use vfp.fp_status_f16 instead of vfp.fp_status. | ||
150 | */ | ||
151 | - offset = offsetof(CPUARMState, vfp.fp_status); | ||
152 | + if (is_f16) { | ||
153 | + offset = offsetof(CPUARMState, vfp.fp_status_f16); | ||
154 | + } else { | ||
155 | + offset = offsetof(CPUARMState, vfp.fp_status); | ||
156 | + } | ||
157 | tcg_gen_addi_ptr(statusptr, cpu_env, offset); | ||
158 | return statusptr; | ||
159 | } | ||
160 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_compare(DisasContext *s, bool is_double, | ||
161 | bool cmp_with_zero, bool signal_all_nans) | ||
162 | { | ||
163 | TCGv_i64 tcg_flags = tcg_temp_new_i64(); | ||
164 | - TCGv_ptr fpst = get_fpstatus_ptr(); | ||
165 | + TCGv_ptr fpst = get_fpstatus_ptr(false); | ||
166 | |||
167 | if (is_double) { | ||
168 | TCGv_i64 tcg_vn, tcg_vm; | ||
169 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_1src_single(DisasContext *s, int opcode, int rd, int rn) | ||
170 | TCGv_i32 tcg_op; | ||
171 | TCGv_i32 tcg_res; | ||
172 | |||
173 | - fpst = get_fpstatus_ptr(); | ||
174 | + fpst = get_fpstatus_ptr(false); | ||
175 | tcg_op = read_fp_sreg(s, rn); | ||
176 | tcg_res = tcg_temp_new_i32(); | ||
177 | |||
178 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_1src_double(DisasContext *s, int opcode, int rd, int rn) | ||
179 | return; | ||
180 | } | ||
181 | |||
182 | - fpst = get_fpstatus_ptr(); | ||
183 | + fpst = get_fpstatus_ptr(false); | ||
184 | tcg_op = read_fp_dreg(s, rn); | ||
185 | tcg_res = tcg_temp_new_i64(); | ||
186 | |||
187 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_2src_single(DisasContext *s, int opcode, | ||
188 | TCGv_ptr fpst; | ||
189 | |||
190 | tcg_res = tcg_temp_new_i32(); | ||
191 | - fpst = get_fpstatus_ptr(); | ||
192 | + fpst = get_fpstatus_ptr(false); | ||
193 | tcg_op1 = read_fp_sreg(s, rn); | ||
194 | tcg_op2 = read_fp_sreg(s, rm); | ||
195 | |||
196 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_2src_double(DisasContext *s, int opcode, | ||
197 | TCGv_ptr fpst; | ||
198 | |||
199 | tcg_res = tcg_temp_new_i64(); | ||
200 | - fpst = get_fpstatus_ptr(); | ||
201 | + fpst = get_fpstatus_ptr(false); | ||
202 | tcg_op1 = read_fp_dreg(s, rn); | ||
203 | tcg_op2 = read_fp_dreg(s, rm); | ||
204 | |||
205 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_3src_single(DisasContext *s, bool o0, bool o1, | ||
206 | { | ||
207 | TCGv_i32 tcg_op1, tcg_op2, tcg_op3; | ||
208 | TCGv_i32 tcg_res = tcg_temp_new_i32(); | ||
209 | - TCGv_ptr fpst = get_fpstatus_ptr(); | ||
210 | + TCGv_ptr fpst = get_fpstatus_ptr(false); | ||
211 | |||
212 | tcg_op1 = read_fp_sreg(s, rn); | ||
213 | tcg_op2 = read_fp_sreg(s, rm); | ||
214 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_3src_double(DisasContext *s, bool o0, bool o1, | ||
215 | { | ||
216 | TCGv_i64 tcg_op1, tcg_op2, tcg_op3; | ||
217 | TCGv_i64 tcg_res = tcg_temp_new_i64(); | ||
218 | - TCGv_ptr fpst = get_fpstatus_ptr(); | ||
219 | + TCGv_ptr fpst = get_fpstatus_ptr(false); | ||
220 | |||
221 | tcg_op1 = read_fp_dreg(s, rn); | ||
222 | tcg_op2 = read_fp_dreg(s, rm); | ||
223 | @@ -XXX,XX +XXX,XX @@ static void handle_fpfpcvt(DisasContext *s, int rd, int rn, int opcode, | ||
224 | TCGv_ptr tcg_fpstatus; | ||
225 | TCGv_i32 tcg_shift; | ||
226 | |||
227 | - tcg_fpstatus = get_fpstatus_ptr(); | ||
228 | + tcg_fpstatus = get_fpstatus_ptr(false); | ||
229 | |||
230 | tcg_shift = tcg_const_i32(64 - scale); | ||
231 | |||
232 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_across_lanes(DisasContext *s, uint32_t insn) | ||
233 | TCGv_i32 tcg_elt1 = tcg_temp_new_i32(); | ||
234 | TCGv_i32 tcg_elt2 = tcg_temp_new_i32(); | ||
235 | TCGv_i32 tcg_elt3 = tcg_temp_new_i32(); | ||
236 | - TCGv_ptr fpst = get_fpstatus_ptr(); | ||
237 | + TCGv_ptr fpst = get_fpstatus_ptr(false); | ||
238 | |||
239 | assert(esize == 32); | ||
240 | assert(elements == 4); | ||
241 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_pairwise(DisasContext *s, uint32_t insn) | ||
242 | } | ||
243 | |||
244 | size = extract32(size, 0, 1) ? 3 : 2; | ||
245 | - fpst = get_fpstatus_ptr(); | ||
246 | + fpst = get_fpstatus_ptr(false); | ||
247 | break; | ||
248 | default: | ||
249 | unallocated_encoding(s); | ||
250 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_intfp_conv(DisasContext *s, int rd, int rn, | ||
251 | int fracbits, int size) | ||
252 | { | ||
253 | bool is_double = size == 3 ? true : false; | ||
254 | - TCGv_ptr tcg_fpst = get_fpstatus_ptr(); | ||
255 | + TCGv_ptr tcg_fpst = get_fpstatus_ptr(false); | ||
256 | TCGv_i32 tcg_shift = tcg_const_i32(fracbits); | ||
257 | TCGv_i64 tcg_int = tcg_temp_new_i64(); | ||
258 | TCGMemOp mop = size | (is_signed ? MO_SIGN : 0); | ||
259 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_shift_fpint_conv(DisasContext *s, bool is_scalar, | ||
260 | |||
261 | tcg_rmode = tcg_const_i32(arm_rmode_to_sf(FPROUNDING_ZERO)); | ||
262 | gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env); | ||
263 | - tcg_fpstatus = get_fpstatus_ptr(); | ||
264 | + tcg_fpstatus = get_fpstatus_ptr(false); | ||
265 | tcg_shift = tcg_const_i32(fracbits); | ||
266 | |||
267 | if (is_double) { | ||
268 | @@ -XXX,XX +XXX,XX @@ static void handle_3same_float(DisasContext *s, int size, int elements, | ||
269 | int fpopcode, int rd, int rn, int rm) | ||
270 | { | ||
271 | int pass; | ||
272 | - TCGv_ptr fpst = get_fpstatus_ptr(); | ||
273 | + TCGv_ptr fpst = get_fpstatus_ptr(false); | ||
274 | |||
275 | for (pass = 0; pass < elements; pass++) { | ||
276 | if (size) { | ||
277 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_fcmp_zero(DisasContext *s, int opcode, | ||
278 | return; | ||
279 | } | ||
280 | |||
281 | - fpst = get_fpstatus_ptr(); | ||
282 | + fpst = get_fpstatus_ptr(false); | ||
283 | |||
284 | if (is_double) { | ||
285 | TCGv_i64 tcg_op = tcg_temp_new_i64(); | ||
286 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_reciprocal(DisasContext *s, int opcode, | ||
287 | int size, int rn, int rd) | ||
288 | { | ||
289 | bool is_double = (size == 3); | ||
290 | - TCGv_ptr fpst = get_fpstatus_ptr(); | ||
291 | + TCGv_ptr fpst = get_fpstatus_ptr(false); | ||
292 | |||
293 | if (is_double) { | ||
294 | TCGv_i64 tcg_op = tcg_temp_new_i64(); | ||
295 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_two_reg_misc(DisasContext *s, uint32_t insn) | ||
296 | if (is_fcvt) { | ||
297 | tcg_rmode = tcg_const_i32(arm_rmode_to_sf(rmode)); | ||
298 | gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env); | ||
299 | - tcg_fpstatus = get_fpstatus_ptr(); | ||
300 | + tcg_fpstatus = get_fpstatus_ptr(false); | ||
301 | } else { | ||
302 | tcg_rmode = NULL; | ||
303 | tcg_fpstatus = NULL; | ||
304 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_3same_pair(DisasContext *s, int is_q, int u, int opcode, | ||
305 | |||
306 | /* Floating point operations need fpst */ | ||
307 | if (opcode >= 0x58) { | ||
308 | - fpst = get_fpstatus_ptr(); | ||
309 | + fpst = get_fpstatus_ptr(false); | ||
310 | } else { | ||
311 | fpst = NULL; | ||
312 | } | ||
313 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | ||
314 | } | ||
315 | |||
316 | if (need_fpstatus) { | ||
317 | - tcg_fpstatus = get_fpstatus_ptr(); | ||
318 | + tcg_fpstatus = get_fpstatus_ptr(false); | ||
319 | } else { | ||
320 | tcg_fpstatus = NULL; | ||
321 | } | ||
322 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
323 | } | ||
324 | |||
325 | if (is_fp) { | ||
326 | - fpst = get_fpstatus_ptr(); | ||
327 | + fpst = get_fpstatus_ptr(false); | ||
328 | } else { | ||
329 | fpst = NULL; | ||
330 | } | ||
331 | -- | ||
332 | 2.16.2 | ||
333 | |||
334 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Alex Bennée <alex.bennee@linaro.org> | ||
2 | 1 | ||
3 | As the rounding mode is now split between FP16 and the rest of | ||
4 | floating point we need to be explicit when tweaking it. Instead of | ||
5 | passing the CPU env we now pass the appropriate fpst pointer directly. | ||
6 | |||
7 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20180227143852.11175-6-alex.bennee@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/helper.h | 2 +- | ||
13 | target/arm/helper.c | 4 ++-- | ||
14 | target/arm/translate-a64.c | 26 +++++++++++++------------- | ||
15 | target/arm/translate.c | 12 ++++++------ | ||
16 | 4 files changed, 22 insertions(+), 22 deletions(-) | ||
17 | |||
18 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/helper.h | ||
21 | +++ b/target/arm/helper.h | ||
22 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(vfp_uhtod, f64, i64, i32, ptr) | ||
23 | DEF_HELPER_3(vfp_ultod, f64, i64, i32, ptr) | ||
24 | DEF_HELPER_3(vfp_uqtod, f64, i64, i32, ptr) | ||
25 | |||
26 | -DEF_HELPER_FLAGS_2(set_rmode, TCG_CALL_NO_RWG, i32, i32, env) | ||
27 | +DEF_HELPER_FLAGS_2(set_rmode, TCG_CALL_NO_RWG, i32, i32, ptr) | ||
28 | DEF_HELPER_FLAGS_2(set_neon_rmode, TCG_CALL_NO_RWG, i32, i32, env) | ||
29 | |||
30 | DEF_HELPER_2(vfp_fcvt_f16_to_f32, f32, i32, env) | ||
31 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/target/arm/helper.c | ||
34 | +++ b/target/arm/helper.c | ||
35 | @@ -XXX,XX +XXX,XX @@ VFP_CONV_FIX_A64(uq, s, 32, 64, uint64) | ||
36 | /* Set the current fp rounding mode and return the old one. | ||
37 | * The argument is a softfloat float_round_ value. | ||
38 | */ | ||
39 | -uint32_t HELPER(set_rmode)(uint32_t rmode, CPUARMState *env) | ||
40 | +uint32_t HELPER(set_rmode)(uint32_t rmode, void *fpstp) | ||
41 | { | ||
42 | - float_status *fp_status = &env->vfp.fp_status; | ||
43 | + float_status *fp_status = fpstp; | ||
44 | |||
45 | uint32_t prev_rmode = get_float_rounding_mode(fp_status); | ||
46 | set_float_rounding_mode(rmode, fp_status); | ||
47 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/target/arm/translate-a64.c | ||
50 | +++ b/target/arm/translate-a64.c | ||
51 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_1src_single(DisasContext *s, int opcode, int rd, int rn) | ||
52 | { | ||
53 | TCGv_i32 tcg_rmode = tcg_const_i32(arm_rmode_to_sf(opcode & 7)); | ||
54 | |||
55 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env); | ||
56 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
57 | gen_helper_rints(tcg_res, tcg_op, fpst); | ||
58 | |||
59 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env); | ||
60 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
61 | tcg_temp_free_i32(tcg_rmode); | ||
62 | break; | ||
63 | } | ||
64 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_1src_double(DisasContext *s, int opcode, int rd, int rn) | ||
65 | { | ||
66 | TCGv_i32 tcg_rmode = tcg_const_i32(arm_rmode_to_sf(opcode & 7)); | ||
67 | |||
68 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env); | ||
69 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
70 | gen_helper_rintd(tcg_res, tcg_op, fpst); | ||
71 | |||
72 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env); | ||
73 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
74 | tcg_temp_free_i32(tcg_rmode); | ||
75 | break; | ||
76 | } | ||
77 | @@ -XXX,XX +XXX,XX @@ static void handle_fpfpcvt(DisasContext *s, int rd, int rn, int opcode, | ||
78 | |||
79 | tcg_rmode = tcg_const_i32(arm_rmode_to_sf(rmode)); | ||
80 | |||
81 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env); | ||
82 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, tcg_fpstatus); | ||
83 | |||
84 | if (is_double) { | ||
85 | TCGv_i64 tcg_double = read_fp_dreg(s, rn); | ||
86 | @@ -XXX,XX +XXX,XX @@ static void handle_fpfpcvt(DisasContext *s, int rd, int rn, int opcode, | ||
87 | tcg_temp_free_i32(tcg_single); | ||
88 | } | ||
89 | |||
90 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env); | ||
91 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, tcg_fpstatus); | ||
92 | tcg_temp_free_i32(tcg_rmode); | ||
93 | |||
94 | if (!sf) { | ||
95 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_shift_fpint_conv(DisasContext *s, bool is_scalar, | ||
96 | assert(!(is_scalar && is_q)); | ||
97 | |||
98 | tcg_rmode = tcg_const_i32(arm_rmode_to_sf(FPROUNDING_ZERO)); | ||
99 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env); | ||
100 | tcg_fpstatus = get_fpstatus_ptr(false); | ||
101 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, tcg_fpstatus); | ||
102 | tcg_shift = tcg_const_i32(fracbits); | ||
103 | |||
104 | if (is_double) { | ||
105 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_shift_fpint_conv(DisasContext *s, bool is_scalar, | ||
106 | |||
107 | tcg_temp_free_ptr(tcg_fpstatus); | ||
108 | tcg_temp_free_i32(tcg_shift); | ||
109 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env); | ||
110 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, tcg_fpstatus); | ||
111 | tcg_temp_free_i32(tcg_rmode); | ||
112 | } | ||
113 | |||
114 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_two_reg_misc(DisasContext *s, uint32_t insn) | ||
115 | |||
116 | if (is_fcvt) { | ||
117 | tcg_rmode = tcg_const_i32(arm_rmode_to_sf(rmode)); | ||
118 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env); | ||
119 | tcg_fpstatus = get_fpstatus_ptr(false); | ||
120 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, tcg_fpstatus); | ||
121 | } else { | ||
122 | tcg_rmode = NULL; | ||
123 | tcg_fpstatus = NULL; | ||
124 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_two_reg_misc(DisasContext *s, uint32_t insn) | ||
125 | } | ||
126 | |||
127 | if (is_fcvt) { | ||
128 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env); | ||
129 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, tcg_fpstatus); | ||
130 | tcg_temp_free_i32(tcg_rmode); | ||
131 | tcg_temp_free_ptr(tcg_fpstatus); | ||
132 | } | ||
133 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | ||
134 | return; | ||
135 | } | ||
136 | |||
137 | - if (need_fpstatus) { | ||
138 | + if (need_fpstatus || need_rmode) { | ||
139 | tcg_fpstatus = get_fpstatus_ptr(false); | ||
140 | } else { | ||
141 | tcg_fpstatus = NULL; | ||
142 | } | ||
143 | if (need_rmode) { | ||
144 | tcg_rmode = tcg_const_i32(arm_rmode_to_sf(rmode)); | ||
145 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env); | ||
146 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, tcg_fpstatus); | ||
147 | } else { | ||
148 | tcg_rmode = NULL; | ||
149 | } | ||
150 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | ||
151 | clear_vec_high(s, is_q, rd); | ||
152 | |||
153 | if (need_rmode) { | ||
154 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env); | ||
155 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, tcg_fpstatus); | ||
156 | tcg_temp_free_i32(tcg_rmode); | ||
157 | } | ||
158 | if (need_fpstatus) { | ||
159 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
160 | index XXXXXXX..XXXXXXX 100644 | ||
161 | --- a/target/arm/translate.c | ||
162 | +++ b/target/arm/translate.c | ||
163 | @@ -XXX,XX +XXX,XX @@ static int handle_vrint(uint32_t insn, uint32_t rd, uint32_t rm, uint32_t dp, | ||
164 | TCGv_i32 tcg_rmode; | ||
165 | |||
166 | tcg_rmode = tcg_const_i32(arm_rmode_to_sf(rounding)); | ||
167 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env); | ||
168 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
169 | |||
170 | if (dp) { | ||
171 | TCGv_i64 tcg_op; | ||
172 | @@ -XXX,XX +XXX,XX @@ static int handle_vrint(uint32_t insn, uint32_t rd, uint32_t rm, uint32_t dp, | ||
173 | tcg_temp_free_i32(tcg_res); | ||
174 | } | ||
175 | |||
176 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env); | ||
177 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
178 | tcg_temp_free_i32(tcg_rmode); | ||
179 | |||
180 | tcg_temp_free_ptr(fpst); | ||
181 | @@ -XXX,XX +XXX,XX @@ static int handle_vcvt(uint32_t insn, uint32_t rd, uint32_t rm, uint32_t dp, | ||
182 | tcg_shift = tcg_const_i32(0); | ||
183 | |||
184 | tcg_rmode = tcg_const_i32(arm_rmode_to_sf(rounding)); | ||
185 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env); | ||
186 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
187 | |||
188 | if (dp) { | ||
189 | TCGv_i64 tcg_double, tcg_res; | ||
190 | @@ -XXX,XX +XXX,XX @@ static int handle_vcvt(uint32_t insn, uint32_t rd, uint32_t rm, uint32_t dp, | ||
191 | tcg_temp_free_i32(tcg_single); | ||
192 | } | ||
193 | |||
194 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env); | ||
195 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
196 | tcg_temp_free_i32(tcg_rmode); | ||
197 | |||
198 | tcg_temp_free_i32(tcg_shift); | ||
199 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | ||
200 | TCGv_ptr fpst = get_fpstatus_ptr(0); | ||
201 | TCGv_i32 tcg_rmode; | ||
202 | tcg_rmode = tcg_const_i32(float_round_to_zero); | ||
203 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env); | ||
204 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
205 | if (dp) { | ||
206 | gen_helper_rintd(cpu_F0d, cpu_F0d, fpst); | ||
207 | } else { | ||
208 | gen_helper_rints(cpu_F0s, cpu_F0s, fpst); | ||
209 | } | ||
210 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env); | ||
211 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
212 | tcg_temp_free_i32(tcg_rmode); | ||
213 | tcg_temp_free_ptr(fpst); | ||
214 | break; | ||
215 | -- | ||
216 | 2.16.2 | ||
217 | |||
218 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, |
---|---|---|---|
2 | add MemTxAttrs as an argument to flatview_translate(); all its | ||
3 | callers now have attrs available. | ||
2 | 4 | ||
3 | Neither of these operations alter the floating point status registers | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | so we can do a pure bitwise operation, either squashing any sign | 6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
5 | bit (ABS) or inverting it (NEG). | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20180521140402.23318-11-peter.maydell@linaro.org | ||
9 | --- | ||
10 | include/exec/memory.h | 7 ++++--- | ||
11 | exec.c | 17 +++++++++-------- | ||
12 | 2 files changed, 13 insertions(+), 11 deletions(-) | ||
6 | 13 | ||
7 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | 14 | diff --git a/include/exec/memory.h b/include/exec/memory.h |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20180227143852.11175-22-alex.bennee@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/translate-a64.c | 16 +++++++++++++++- | ||
13 | 1 file changed, 15 insertions(+), 1 deletion(-) | ||
14 | |||
15 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate-a64.c | 16 | --- a/include/exec/memory.h |
18 | +++ b/target/arm/translate-a64.c | 17 | +++ b/include/exec/memory.h |
19 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc_fp16(DisasContext *s, uint32_t insn) | 18 | @@ -XXX,XX +XXX,XX @@ IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr, |
20 | TCGv_i32 tcg_rmode = NULL; | 19 | */ |
21 | TCGv_ptr tcg_fpstatus = NULL; | 20 | MemoryRegion *flatview_translate(FlatView *fv, |
22 | bool need_rmode = false; | 21 | hwaddr addr, hwaddr *xlat, |
23 | + bool need_fpst = true; | 22 | - hwaddr *len, bool is_write); |
24 | int rmode; | 23 | + hwaddr *len, bool is_write, |
25 | 24 | + MemTxAttrs attrs); | |
26 | if (!arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | 25 | |
27 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc_fp16(DisasContext *s, uint32_t insn) | 26 | static inline MemoryRegion *address_space_translate(AddressSpace *as, |
28 | need_rmode = true; | 27 | hwaddr addr, hwaddr *xlat, |
29 | rmode = FPROUNDING_ZERO; | 28 | @@ -XXX,XX +XXX,XX @@ static inline MemoryRegion *address_space_translate(AddressSpace *as, |
30 | break; | 29 | MemTxAttrs attrs) |
31 | + case 0x2f: /* FABS */ | 30 | { |
32 | + case 0x6f: /* FNEG */ | 31 | return flatview_translate(address_space_to_flatview(as), |
33 | + need_fpst = false; | 32 | - addr, xlat, len, is_write); |
34 | + break; | 33 | + addr, xlat, len, is_write, attrs); |
35 | default: | 34 | } |
36 | fprintf(stderr, "%s: insn %#04x fpop %#2x\n", __func__, insn, fpop); | 35 | |
37 | g_assert_not_reached(); | 36 | /* address_space_access_valid: check for validity of accessing an address |
38 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc_fp16(DisasContext *s, uint32_t insn) | 37 | @@ -XXX,XX +XXX,XX @@ MemTxResult address_space_read(AddressSpace *as, hwaddr addr, |
39 | return; | 38 | rcu_read_lock(); |
39 | fv = address_space_to_flatview(as); | ||
40 | l = len; | ||
41 | - mr = flatview_translate(fv, addr, &addr1, &l, false); | ||
42 | + mr = flatview_translate(fv, addr, &addr1, &l, false, attrs); | ||
43 | if (len == l && memory_access_is_direct(mr, false)) { | ||
44 | ptr = qemu_map_ram_ptr(mr->ram_block, addr1); | ||
45 | memcpy(buf, ptr, len); | ||
46 | diff --git a/exec.c b/exec.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/exec.c | ||
49 | +++ b/exec.c | ||
50 | @@ -XXX,XX +XXX,XX @@ iotlb_fail: | ||
51 | |||
52 | /* Called from RCU critical section */ | ||
53 | MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat, | ||
54 | - hwaddr *plen, bool is_write) | ||
55 | + hwaddr *plen, bool is_write, | ||
56 | + MemTxAttrs attrs) | ||
57 | { | ||
58 | MemoryRegion *mr; | ||
59 | MemoryRegionSection section; | ||
60 | @@ -XXX,XX +XXX,XX @@ static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr, | ||
61 | } | ||
62 | |||
63 | l = len; | ||
64 | - mr = flatview_translate(fv, addr, &addr1, &l, true); | ||
65 | + mr = flatview_translate(fv, addr, &addr1, &l, true, attrs); | ||
40 | } | 66 | } |
41 | 67 | ||
42 | - if (need_rmode) { | 68 | return result; |
43 | + if (need_rmode || need_fpst) { | 69 | @@ -XXX,XX +XXX,XX @@ static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs, |
44 | tcg_fpstatus = get_fpstatus_ptr(true); | 70 | MemTxResult result = MEMTX_OK; |
71 | |||
72 | l = len; | ||
73 | - mr = flatview_translate(fv, addr, &addr1, &l, true); | ||
74 | + mr = flatview_translate(fv, addr, &addr1, &l, true, attrs); | ||
75 | result = flatview_write_continue(fv, addr, attrs, buf, len, | ||
76 | addr1, l, mr); | ||
77 | |||
78 | @@ -XXX,XX +XXX,XX @@ MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr, | ||
79 | } | ||
80 | |||
81 | l = len; | ||
82 | - mr = flatview_translate(fv, addr, &addr1, &l, false); | ||
83 | + mr = flatview_translate(fv, addr, &addr1, &l, false, attrs); | ||
45 | } | 84 | } |
46 | 85 | ||
47 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc_fp16(DisasContext *s, uint32_t insn) | 86 | return result; |
48 | case 0x7b: /* FCVTZU */ | 87 | @@ -XXX,XX +XXX,XX @@ static MemTxResult flatview_read(FlatView *fv, hwaddr addr, |
49 | gen_helper_advsimd_f16touinth(tcg_res, tcg_op, tcg_fpstatus); | 88 | MemoryRegion *mr; |
50 | break; | 89 | |
51 | + case 0x6f: /* FNEG */ | 90 | l = len; |
52 | + tcg_gen_xori_i32(tcg_res, tcg_op, 0x8000); | 91 | - mr = flatview_translate(fv, addr, &addr1, &l, false); |
53 | + break; | 92 | + mr = flatview_translate(fv, addr, &addr1, &l, false, attrs); |
54 | default: | 93 | return flatview_read_continue(fv, addr, attrs, buf, len, |
55 | g_assert_not_reached(); | 94 | addr1, l, mr); |
95 | } | ||
96 | @@ -XXX,XX +XXX,XX @@ static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len, | ||
97 | |||
98 | while (len > 0) { | ||
99 | l = len; | ||
100 | - mr = flatview_translate(fv, addr, &xlat, &l, is_write); | ||
101 | + mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs); | ||
102 | if (!memory_access_is_direct(mr, is_write)) { | ||
103 | l = memory_access_size(mr, l, addr); | ||
104 | if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) { | ||
105 | @@ -XXX,XX +XXX,XX @@ flatview_extend_translation(FlatView *fv, hwaddr addr, | ||
106 | |||
107 | len = target_len; | ||
108 | this_mr = flatview_translate(fv, addr, &xlat, | ||
109 | - &len, is_write); | ||
110 | + &len, is_write, attrs); | ||
111 | if (this_mr != mr || xlat != base + done) { | ||
112 | return done; | ||
56 | } | 113 | } |
57 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc_fp16(DisasContext *s, uint32_t insn) | 114 | @@ -XXX,XX +XXX,XX @@ void *address_space_map(AddressSpace *as, |
58 | case 0x59: /* FRINTX */ | 115 | l = len; |
59 | gen_helper_advsimd_rinth_exact(tcg_res, tcg_op, tcg_fpstatus); | 116 | rcu_read_lock(); |
60 | break; | 117 | fv = address_space_to_flatview(as); |
61 | + case 0x2f: /* FABS */ | 118 | - mr = flatview_translate(fv, addr, &xlat, &l, is_write); |
62 | + tcg_gen_andi_i32(tcg_res, tcg_op, 0x7fff); | 119 | + mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs); |
63 | + break; | 120 | |
64 | + case 0x6f: /* FNEG */ | 121 | if (!memory_access_is_direct(mr, is_write)) { |
65 | + tcg_gen_xori_i32(tcg_res, tcg_op, 0x8000); | 122 | if (atomic_xchg(&bounce.in_use, true)) { |
66 | + break; | ||
67 | default: | ||
68 | g_assert_not_reached(); | ||
69 | } | ||
70 | -- | 123 | -- |
71 | 2.16.2 | 124 | 2.17.1 |
72 | 125 | ||
73 | 126 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, |
---|---|---|---|
2 | add MemTxAttrs as an argument to address_space_get_iotlb_entry(). | ||
2 | 3 | ||
3 | We go with the localised helper. | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20180521140402.23318-12-peter.maydell@linaro.org | ||
8 | --- | ||
9 | include/exec/memory.h | 2 +- | ||
10 | exec.c | 2 +- | ||
11 | hw/virtio/vhost.c | 3 ++- | ||
12 | 3 files changed, 4 insertions(+), 3 deletions(-) | ||
4 | 13 | ||
5 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | 14 | diff --git a/include/exec/memory.h b/include/exec/memory.h |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20180227143852.11175-25-alex.bennee@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/helper-a64.h | 1 + | ||
11 | target/arm/helper-a64.c | 29 +++++++++++++++++++++++++++++ | ||
12 | target/arm/translate-a64.c | 4 ++++ | ||
13 | 3 files changed, 34 insertions(+) | ||
14 | |||
15 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper-a64.h | 16 | --- a/include/exec/memory.h |
18 | +++ b/target/arm/helper-a64.h | 17 | +++ b/include/exec/memory.h |
19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_1(neon_addlp_s16, TCG_CALL_NO_RWG_SE, i64, i64) | 18 | @@ -XXX,XX +XXX,XX @@ void address_space_cache_destroy(MemoryRegionCache *cache); |
20 | DEF_HELPER_FLAGS_1(neon_addlp_u16, TCG_CALL_NO_RWG_SE, i64, i64) | 19 | * entry. Should be called from an RCU critical section. |
21 | DEF_HELPER_FLAGS_2(frecpx_f64, TCG_CALL_NO_RWG, f64, f64, ptr) | 20 | */ |
22 | DEF_HELPER_FLAGS_2(frecpx_f32, TCG_CALL_NO_RWG, f32, f32, ptr) | 21 | IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr, |
23 | +DEF_HELPER_FLAGS_2(frecpx_f16, TCG_CALL_NO_RWG, f16, f16, ptr) | 22 | - bool is_write); |
24 | DEF_HELPER_FLAGS_2(fcvtx_f64_to_f32, TCG_CALL_NO_RWG, f32, f64, env) | 23 | + bool is_write, MemTxAttrs attrs); |
25 | DEF_HELPER_FLAGS_3(crc32_64, TCG_CALL_NO_RWG_SE, i64, i64, i64, i32) | 24 | |
26 | DEF_HELPER_FLAGS_3(crc32c_64, TCG_CALL_NO_RWG_SE, i64, i64, i64, i32) | 25 | /* address_space_translate: translate an address range into an address space |
27 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | 26 | * into a MemoryRegion and an address range into that section. Should be |
27 | diff --git a/exec.c b/exec.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/target/arm/helper-a64.c | 29 | --- a/exec.c |
30 | +++ b/target/arm/helper-a64.c | 30 | +++ b/exec.c |
31 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(neon_addlp_u16)(uint64_t a) | 31 | @@ -XXX,XX +XXX,XX @@ static MemoryRegionSection flatview_do_translate(FlatView *fv, |
32 | } | 32 | |
33 | 33 | /* Called from RCU critical section */ | |
34 | /* Floating-point reciprocal exponent - see FPRecpX in ARM ARM */ | 34 | IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr, |
35 | +float16 HELPER(frecpx_f16)(float16 a, void *fpstp) | 35 | - bool is_write) |
36 | +{ | 36 | + bool is_write, MemTxAttrs attrs) |
37 | + float_status *fpst = fpstp; | ||
38 | + uint16_t val16, sbit; | ||
39 | + int16_t exp; | ||
40 | + | ||
41 | + if (float16_is_any_nan(a)) { | ||
42 | + float16 nan = a; | ||
43 | + if (float16_is_signaling_nan(a, fpst)) { | ||
44 | + float_raise(float_flag_invalid, fpst); | ||
45 | + nan = float16_maybe_silence_nan(a, fpst); | ||
46 | + } | ||
47 | + if (fpst->default_nan_mode) { | ||
48 | + nan = float16_default_nan(fpst); | ||
49 | + } | ||
50 | + return nan; | ||
51 | + } | ||
52 | + | ||
53 | + val16 = float16_val(a); | ||
54 | + sbit = 0x8000 & val16; | ||
55 | + exp = extract32(val16, 10, 5); | ||
56 | + | ||
57 | + if (exp == 0) { | ||
58 | + return make_float16(deposit32(sbit, 10, 5, 0x1e)); | ||
59 | + } else { | ||
60 | + return make_float16(deposit32(sbit, 10, 5, ~exp)); | ||
61 | + } | ||
62 | +} | ||
63 | + | ||
64 | float32 HELPER(frecpx_f32)(float32 a, void *fpstp) | ||
65 | { | 37 | { |
66 | float_status *fpst = fpstp; | 38 | MemoryRegionSection section; |
67 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 39 | hwaddr xlat, page_mask; |
40 | diff --git a/hw/virtio/vhost.c b/hw/virtio/vhost.c | ||
68 | index XXXXXXX..XXXXXXX 100644 | 41 | index XXXXXXX..XXXXXXX 100644 |
69 | --- a/target/arm/translate-a64.c | 42 | --- a/hw/virtio/vhost.c |
70 | +++ b/target/arm/translate-a64.c | 43 | +++ b/hw/virtio/vhost.c |
71 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc_fp16(DisasContext *s, uint32_t insn) | 44 | @@ -XXX,XX +XXX,XX @@ int vhost_device_iotlb_miss(struct vhost_dev *dev, uint64_t iova, int write) |
72 | handle_2misc_fcmp_zero(s, fpop, is_scalar, 0, is_q, MO_16, rn, rd); | 45 | trace_vhost_iotlb_miss(dev, 1); |
73 | return; | 46 | |
74 | case 0x3d: /* FRECPE */ | 47 | iotlb = address_space_get_iotlb_entry(dev->vdev->dma_as, |
75 | + case 0x3f: /* FRECPX */ | 48 | - iova, write); |
76 | break; | 49 | + iova, write, |
77 | case 0x18: /* FRINTN */ | 50 | + MEMTXATTRS_UNSPECIFIED); |
78 | need_rmode = true; | 51 | if (iotlb.target_as != NULL) { |
79 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc_fp16(DisasContext *s, uint32_t insn) | 52 | ret = vhost_memory_region_lookup(dev, iotlb.translated_addr, |
80 | case 0x3d: /* FRECPE */ | 53 | &uaddr, &len); |
81 | gen_helper_recpe_f16(tcg_res, tcg_op, tcg_fpstatus); | ||
82 | break; | ||
83 | + case 0x3f: /* FRECPX */ | ||
84 | + gen_helper_frecpx_f16(tcg_res, tcg_op, tcg_fpstatus); | ||
85 | + break; | ||
86 | case 0x5a: /* FCVTNU */ | ||
87 | case 0x5b: /* FCVTMU */ | ||
88 | case 0x5c: /* FCVTAU */ | ||
89 | -- | 54 | -- |
90 | 2.16.2 | 55 | 2.17.1 |
91 | 56 | ||
92 | 57 | diff view generated by jsdifflib |
1 | Set the appropriate Linux hwcap bits to tell the guest binary if we | 1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, |
---|---|---|---|
2 | have implemented half-precision floating point support. | 2 | add MemTxAttrs as an argument to flatview_do_translate(). |
3 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20180521140402.23318-13-peter.maydell@linaro.org | ||
6 | --- | 8 | --- |
7 | linux-user/elfload.c | 2 ++ | 9 | exec.c | 9 ++++++--- |
8 | 1 file changed, 2 insertions(+) | 10 | 1 file changed, 6 insertions(+), 3 deletions(-) |
9 | 11 | ||
10 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | 12 | diff --git a/exec.c b/exec.c |
11 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/linux-user/elfload.c | 14 | --- a/exec.c |
13 | +++ b/linux-user/elfload.c | 15 | +++ b/exec.c |
14 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap(void) | 16 | @@ -XXX,XX +XXX,XX @@ unassigned: |
15 | GET_FEATURE(ARM_FEATURE_V8_SM3, ARM_HWCAP_A64_SM3); | 17 | * @is_write: whether the translation operation is for write |
16 | GET_FEATURE(ARM_FEATURE_V8_SM4, ARM_HWCAP_A64_SM4); | 18 | * @is_mmio: whether this can be MMIO, set true if it can |
17 | GET_FEATURE(ARM_FEATURE_V8_SHA512, ARM_HWCAP_A64_SHA512); | 19 | * @target_as: the address space targeted by the IOMMU |
18 | + GET_FEATURE(ARM_FEATURE_V8_FP16, | 20 | + * @attrs: memory transaction attributes |
19 | + ARM_HWCAP_A64_FPHP | ARM_HWCAP_A64_ASIMDHP); | 21 | * |
20 | #undef GET_FEATURE | 22 | * This function is called from RCU critical section |
21 | 23 | */ | |
22 | return hwcaps; | 24 | @@ -XXX,XX +XXX,XX @@ static MemoryRegionSection flatview_do_translate(FlatView *fv, |
25 | hwaddr *page_mask_out, | ||
26 | bool is_write, | ||
27 | bool is_mmio, | ||
28 | - AddressSpace **target_as) | ||
29 | + AddressSpace **target_as, | ||
30 | + MemTxAttrs attrs) | ||
31 | { | ||
32 | MemoryRegionSection *section; | ||
33 | IOMMUMemoryRegion *iommu_mr; | ||
34 | @@ -XXX,XX +XXX,XX @@ IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr, | ||
35 | * but page mask. | ||
36 | */ | ||
37 | section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat, | ||
38 | - NULL, &page_mask, is_write, false, &as); | ||
39 | + NULL, &page_mask, is_write, false, &as, | ||
40 | + attrs); | ||
41 | |||
42 | /* Illegal translation */ | ||
43 | if (section.mr == &io_mem_unassigned) { | ||
44 | @@ -XXX,XX +XXX,XX @@ MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat, | ||
45 | |||
46 | /* This can be MMIO, so setup MMIO bit. */ | ||
47 | section = flatview_do_translate(fv, addr, xlat, plen, NULL, | ||
48 | - is_write, true, &as); | ||
49 | + is_write, true, &as, attrs); | ||
50 | mr = section.mr; | ||
51 | |||
52 | if (xen_enabled() && memory_access_is_direct(mr, is_write)) { | ||
23 | -- | 53 | -- |
24 | 2.16.2 | 54 | 2.17.1 |
25 | 55 | ||
26 | 56 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, |
---|---|---|---|
2 | add MemTxAttrs as an argument to address_space_translate_iommu(). | ||
2 | 3 | ||
3 | A bunch of the vectorised bitwise operations just operate on larger | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | chunks at a time. We can do the same for the new half-precision | 5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
5 | operations by introducing some TWOHALFOP helpers which work on each | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | half of a pair of half-precision operations at once. | 7 | Message-id: 20180521140402.23318-14-peter.maydell@linaro.org |
8 | --- | ||
9 | exec.c | 8 +++++--- | ||
10 | 1 file changed, 5 insertions(+), 3 deletions(-) | ||
7 | 11 | ||
8 | Hopefully all this hoop jumping will get simpler once we have | 12 | diff --git a/exec.c b/exec.c |
9 | generically vectorised helpers here. | ||
10 | |||
11 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20180227143852.11175-16-alex.bennee@linaro.org | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | --- | ||
16 | target/arm/helper-a64.h | 10 ++++++++++ | ||
17 | target/arm/helper-a64.c | 46 +++++++++++++++++++++++++++++++++++++++++++++- | ||
18 | target/arm/translate-a64.c | 26 +++++++++++++++++++++----- | ||
19 | 3 files changed, 76 insertions(+), 6 deletions(-) | ||
20 | |||
21 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h | ||
22 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/arm/helper-a64.h | 14 | --- a/exec.c |
24 | +++ b/target/arm/helper-a64.h | 15 | +++ b/exec.c |
25 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(advsimd_acge_f16, i32, f16, f16, ptr) | 16 | @@ -XXX,XX +XXX,XX @@ address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *x |
26 | DEF_HELPER_3(advsimd_acgt_f16, i32, f16, f16, ptr) | 17 | * @is_write: whether the translation operation is for write |
27 | DEF_HELPER_3(advsimd_mulxh, f16, f16, f16, ptr) | 18 | * @is_mmio: whether this can be MMIO, set true if it can |
28 | DEF_HELPER_4(advsimd_muladdh, f16, f16, f16, f16, ptr) | 19 | * @target_as: the address space targeted by the IOMMU |
29 | +DEF_HELPER_3(advsimd_add2h, i32, i32, i32, ptr) | 20 | + * @attrs: transaction attributes |
30 | +DEF_HELPER_3(advsimd_sub2h, i32, i32, i32, ptr) | 21 | * |
31 | +DEF_HELPER_3(advsimd_mul2h, i32, i32, i32, ptr) | 22 | * This function is called from RCU critical section. It is the common |
32 | +DEF_HELPER_3(advsimd_div2h, i32, i32, i32, ptr) | 23 | * part of flatview_do_translate and address_space_translate_cached. |
33 | +DEF_HELPER_3(advsimd_max2h, i32, i32, i32, ptr) | 24 | @@ -XXX,XX +XXX,XX @@ static MemoryRegionSection address_space_translate_iommu(IOMMUMemoryRegion *iomm |
34 | +DEF_HELPER_3(advsimd_min2h, i32, i32, i32, ptr) | 25 | hwaddr *page_mask_out, |
35 | +DEF_HELPER_3(advsimd_maxnum2h, i32, i32, i32, ptr) | 26 | bool is_write, |
36 | +DEF_HELPER_3(advsimd_minnum2h, i32, i32, i32, ptr) | 27 | bool is_mmio, |
37 | +DEF_HELPER_3(advsimd_mulx2h, i32, i32, i32, ptr) | 28 | - AddressSpace **target_as) |
38 | +DEF_HELPER_4(advsimd_muladd2h, i32, i32, i32, i32, ptr) | 29 | + AddressSpace **target_as, |
39 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | 30 | + MemTxAttrs attrs) |
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/target/arm/helper-a64.c | ||
42 | +++ b/target/arm/helper-a64.c | ||
43 | @@ -XXX,XX +XXX,XX @@ ADVSIMD_HALFOP(max) | ||
44 | ADVSIMD_HALFOP(minnum) | ||
45 | ADVSIMD_HALFOP(maxnum) | ||
46 | |||
47 | +#define ADVSIMD_TWOHALFOP(name) \ | ||
48 | +uint32_t ADVSIMD_HELPER(name, 2h)(uint32_t two_a, uint32_t two_b, void *fpstp) \ | ||
49 | +{ \ | ||
50 | + float16 a1, a2, b1, b2; \ | ||
51 | + uint32_t r1, r2; \ | ||
52 | + float_status *fpst = fpstp; \ | ||
53 | + a1 = extract32(two_a, 0, 16); \ | ||
54 | + a2 = extract32(two_a, 16, 16); \ | ||
55 | + b1 = extract32(two_b, 0, 16); \ | ||
56 | + b2 = extract32(two_b, 16, 16); \ | ||
57 | + r1 = float16_ ## name(a1, b1, fpst); \ | ||
58 | + r2 = float16_ ## name(a2, b2, fpst); \ | ||
59 | + return deposit32(r1, 16, 16, r2); \ | ||
60 | +} | ||
61 | + | ||
62 | +ADVSIMD_TWOHALFOP(add) | ||
63 | +ADVSIMD_TWOHALFOP(sub) | ||
64 | +ADVSIMD_TWOHALFOP(mul) | ||
65 | +ADVSIMD_TWOHALFOP(div) | ||
66 | +ADVSIMD_TWOHALFOP(min) | ||
67 | +ADVSIMD_TWOHALFOP(max) | ||
68 | +ADVSIMD_TWOHALFOP(minnum) | ||
69 | +ADVSIMD_TWOHALFOP(maxnum) | ||
70 | + | ||
71 | /* Data processing - scalar floating-point and advanced SIMD */ | ||
72 | -float16 HELPER(advsimd_mulxh)(float16 a, float16 b, void *fpstp) | ||
73 | +static float16 float16_mulx(float16 a, float16 b, void *fpstp) | ||
74 | { | 31 | { |
75 | float_status *fpst = fpstp; | 32 | MemoryRegionSection *section; |
76 | 33 | hwaddr page_mask = (hwaddr)-1; | |
77 | @@ -XXX,XX +XXX,XX @@ float16 HELPER(advsimd_mulxh)(float16 a, float16 b, void *fpstp) | 34 | @@ -XXX,XX +XXX,XX @@ static MemoryRegionSection flatview_do_translate(FlatView *fv, |
78 | return float16_mul(a, b, fpst); | 35 | return address_space_translate_iommu(iommu_mr, xlat, |
36 | plen_out, page_mask_out, | ||
37 | is_write, is_mmio, | ||
38 | - target_as); | ||
39 | + target_as, attrs); | ||
40 | } | ||
41 | if (page_mask_out) { | ||
42 | /* Not behind an IOMMU, use default page size. */ | ||
43 | @@ -XXX,XX +XXX,XX @@ static inline MemoryRegion *address_space_translate_cached( | ||
44 | |||
45 | section = address_space_translate_iommu(iommu_mr, xlat, plen, | ||
46 | NULL, is_write, true, | ||
47 | - &target_as); | ||
48 | + &target_as, attrs); | ||
49 | return section.mr; | ||
79 | } | 50 | } |
80 | 51 | ||
81 | +ADVSIMD_HALFOP(mulx) | ||
82 | +ADVSIMD_TWOHALFOP(mulx) | ||
83 | + | ||
84 | /* fused multiply-accumulate */ | ||
85 | float16 HELPER(advsimd_muladdh)(float16 a, float16 b, float16 c, void *fpstp) | ||
86 | { | ||
87 | @@ -XXX,XX +XXX,XX @@ float16 HELPER(advsimd_muladdh)(float16 a, float16 b, float16 c, void *fpstp) | ||
88 | return float16_muladd(a, b, c, 0, fpst); | ||
89 | } | ||
90 | |||
91 | +uint32_t HELPER(advsimd_muladd2h)(uint32_t two_a, uint32_t two_b, | ||
92 | + uint32_t two_c, void *fpstp) | ||
93 | +{ | ||
94 | + float_status *fpst = fpstp; | ||
95 | + float16 a1, a2, b1, b2, c1, c2; | ||
96 | + uint32_t r1, r2; | ||
97 | + a1 = extract32(two_a, 0, 16); | ||
98 | + a2 = extract32(two_a, 16, 16); | ||
99 | + b1 = extract32(two_b, 0, 16); | ||
100 | + b2 = extract32(two_b, 16, 16); | ||
101 | + c1 = extract32(two_c, 0, 16); | ||
102 | + c2 = extract32(two_c, 16, 16); | ||
103 | + r1 = float16_muladd(a1, b1, c1, 0, fpst); | ||
104 | + r2 = float16_muladd(a2, b2, c2, 0, fpst); | ||
105 | + return deposit32(r1, 16, 16, r2); | ||
106 | +} | ||
107 | + | ||
108 | /* | ||
109 | * Floating point comparisons produce an integer result. Softfloat | ||
110 | * routines return float_relation types which we convert to the 0/-1 | ||
111 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
112 | index XXXXXXX..XXXXXXX 100644 | ||
113 | --- a/target/arm/translate-a64.c | ||
114 | +++ b/target/arm/translate-a64.c | ||
115 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
116 | * multiply-add */ | ||
117 | tcg_gen_xori_i32(tcg_op, tcg_op, 0x80008000); | ||
118 | } | ||
119 | - gen_helper_advsimd_muladdh(tcg_res, tcg_op, tcg_idx, | ||
120 | - tcg_res, fpst); | ||
121 | + if (is_scalar) { | ||
122 | + gen_helper_advsimd_muladdh(tcg_res, tcg_op, tcg_idx, | ||
123 | + tcg_res, fpst); | ||
124 | + } else { | ||
125 | + gen_helper_advsimd_muladd2h(tcg_res, tcg_op, tcg_idx, | ||
126 | + tcg_res, fpst); | ||
127 | + } | ||
128 | break; | ||
129 | case 2: | ||
130 | if (opcode == 0x5) { | ||
131 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
132 | switch (size) { | ||
133 | case 1: | ||
134 | if (u) { | ||
135 | - gen_helper_advsimd_mulxh(tcg_res, tcg_op, tcg_idx, | ||
136 | - fpst); | ||
137 | + if (is_scalar) { | ||
138 | + gen_helper_advsimd_mulxh(tcg_res, tcg_op, | ||
139 | + tcg_idx, fpst); | ||
140 | + } else { | ||
141 | + gen_helper_advsimd_mulx2h(tcg_res, tcg_op, | ||
142 | + tcg_idx, fpst); | ||
143 | + } | ||
144 | } else { | ||
145 | - g_assert_not_reached(); | ||
146 | + if (is_scalar) { | ||
147 | + gen_helper_advsimd_mulh(tcg_res, tcg_op, | ||
148 | + tcg_idx, fpst); | ||
149 | + } else { | ||
150 | + gen_helper_advsimd_mul2h(tcg_res, tcg_op, | ||
151 | + tcg_idx, fpst); | ||
152 | + } | ||
153 | } | ||
154 | break; | ||
155 | case 2: | ||
156 | -- | 52 | -- |
157 | 2.16.2 | 53 | 2.17.1 |
158 | 54 | ||
159 | 55 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | Provide a VMSTATE_BOOL_SUB_ARRAY to go with VMSTATE_UINT8_SUB_ARRAY |
---|---|---|---|
2 | and friends. | ||
2 | 3 | ||
3 | This implements the half-precision variants of the across vector | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | reduction operations. This involves a re-factor of the reduction code | 5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
5 | which more closely matches the ARM ARM order (and handles 8 element | 6 | Message-id: 20180521140402.23318-23-peter.maydell@linaro.org |
6 | reductions). | 7 | --- |
8 | include/migration/vmstate.h | 3 +++ | ||
9 | 1 file changed, 3 insertions(+) | ||
7 | 10 | ||
8 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | 11 | diff --git a/include/migration/vmstate.h b/include/migration/vmstate.h |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20180227143852.11175-7-alex.bennee@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | target/arm/helper-a64.h | 4 ++ | ||
14 | target/arm/helper-a64.c | 18 ++++++ | ||
15 | target/arm/translate-a64.c | 140 ++++++++++++++++++++++++++++----------------- | ||
16 | 3 files changed, 109 insertions(+), 53 deletions(-) | ||
17 | |||
18 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/helper-a64.h | 13 | --- a/include/migration/vmstate.h |
21 | +++ b/target/arm/helper-a64.h | 14 | +++ b/include/migration/vmstate.h |
22 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(paired_cmpxchg64_le_parallel, TCG_CALL_NO_WG, | 15 | @@ -XXX,XX +XXX,XX @@ extern const VMStateInfo vmstate_info_qtailq; |
23 | DEF_HELPER_FLAGS_4(paired_cmpxchg64_be, TCG_CALL_NO_WG, i64, env, i64, i64, i64) | 16 | #define VMSTATE_BOOL_ARRAY(_f, _s, _n) \ |
24 | DEF_HELPER_FLAGS_4(paired_cmpxchg64_be_parallel, TCG_CALL_NO_WG, | 17 | VMSTATE_BOOL_ARRAY_V(_f, _s, _n, 0) |
25 | i64, env, i64, i64, i64) | 18 | |
26 | +DEF_HELPER_FLAGS_3(advsimd_maxh, TCG_CALL_NO_RWG, f16, f16, f16, ptr) | 19 | +#define VMSTATE_BOOL_SUB_ARRAY(_f, _s, _start, _num) \ |
27 | +DEF_HELPER_FLAGS_3(advsimd_minh, TCG_CALL_NO_RWG, f16, f16, f16, ptr) | 20 | + VMSTATE_SUB_ARRAY(_f, _s, _start, _num, 0, vmstate_info_bool, bool) |
28 | +DEF_HELPER_FLAGS_3(advsimd_maxnumh, TCG_CALL_NO_RWG, f16, f16, f16, ptr) | ||
29 | +DEF_HELPER_FLAGS_3(advsimd_minnumh, TCG_CALL_NO_RWG, f16, f16, f16, ptr) | ||
30 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/helper-a64.c | ||
33 | +++ b/target/arm/helper-a64.c | ||
34 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(paired_cmpxchg64_be_parallel)(CPUARMState *env, uint64_t addr, | ||
35 | { | ||
36 | return do_paired_cmpxchg64_be(env, addr, new_lo, new_hi, true, GETPC()); | ||
37 | } | ||
38 | + | 21 | + |
39 | +/* | 22 | #define VMSTATE_UINT16_ARRAY_V(_f, _s, _n, _v) \ |
40 | + * AdvSIMD half-precision | 23 | VMSTATE_ARRAY(_f, _s, _n, _v, vmstate_info_uint16, uint16_t) |
41 | + */ | ||
42 | + | ||
43 | +#define ADVSIMD_HELPER(name, suffix) HELPER(glue(glue(advsimd_, name), suffix)) | ||
44 | + | ||
45 | +#define ADVSIMD_HALFOP(name) \ | ||
46 | +float16 ADVSIMD_HELPER(name, h)(float16 a, float16 b, void *fpstp) \ | ||
47 | +{ \ | ||
48 | + float_status *fpst = fpstp; \ | ||
49 | + return float16_ ## name(a, b, fpst); \ | ||
50 | +} | ||
51 | + | ||
52 | +ADVSIMD_HALFOP(min) | ||
53 | +ADVSIMD_HALFOP(max) | ||
54 | +ADVSIMD_HALFOP(minnum) | ||
55 | +ADVSIMD_HALFOP(maxnum) | ||
56 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/target/arm/translate-a64.c | ||
59 | +++ b/target/arm/translate-a64.c | ||
60 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_zip_trn(DisasContext *s, uint32_t insn) | ||
61 | tcg_temp_free_i64(tcg_resh); | ||
62 | } | ||
63 | |||
64 | -static void do_minmaxop(DisasContext *s, TCGv_i32 tcg_elt1, TCGv_i32 tcg_elt2, | ||
65 | - int opc, bool is_min, TCGv_ptr fpst) | ||
66 | +/* | ||
67 | + * do_reduction_op helper | ||
68 | + * | ||
69 | + * This mirrors the Reduce() pseudocode in the ARM ARM. It is | ||
70 | + * important for correct NaN propagation that we do these | ||
71 | + * operations in exactly the order specified by the pseudocode. | ||
72 | + * | ||
73 | + * This is a recursive function, TCG temps should be freed by the | ||
74 | + * calling function once it is done with the values. | ||
75 | + */ | ||
76 | +static TCGv_i32 do_reduction_op(DisasContext *s, int fpopcode, int rn, | ||
77 | + int esize, int size, int vmap, TCGv_ptr fpst) | ||
78 | { | ||
79 | - /* Helper function for disas_simd_across_lanes: do a single precision | ||
80 | - * min/max operation on the specified two inputs, | ||
81 | - * and return the result in tcg_elt1. | ||
82 | - */ | ||
83 | - if (opc == 0xc) { | ||
84 | - if (is_min) { | ||
85 | - gen_helper_vfp_minnums(tcg_elt1, tcg_elt1, tcg_elt2, fpst); | ||
86 | - } else { | ||
87 | - gen_helper_vfp_maxnums(tcg_elt1, tcg_elt1, tcg_elt2, fpst); | ||
88 | - } | ||
89 | + if (esize == size) { | ||
90 | + int element; | ||
91 | + TCGMemOp msize = esize == 16 ? MO_16 : MO_32; | ||
92 | + TCGv_i32 tcg_elem; | ||
93 | + | ||
94 | + /* We should have one register left here */ | ||
95 | + assert(ctpop8(vmap) == 1); | ||
96 | + element = ctz32(vmap); | ||
97 | + assert(element < 8); | ||
98 | + | ||
99 | + tcg_elem = tcg_temp_new_i32(); | ||
100 | + read_vec_element_i32(s, tcg_elem, rn, element, msize); | ||
101 | + return tcg_elem; | ||
102 | } else { | ||
103 | - assert(opc == 0xf); | ||
104 | - if (is_min) { | ||
105 | - gen_helper_vfp_mins(tcg_elt1, tcg_elt1, tcg_elt2, fpst); | ||
106 | - } else { | ||
107 | - gen_helper_vfp_maxs(tcg_elt1, tcg_elt1, tcg_elt2, fpst); | ||
108 | + int bits = size / 2; | ||
109 | + int shift = ctpop8(vmap) / 2; | ||
110 | + int vmap_lo = (vmap >> shift) & vmap; | ||
111 | + int vmap_hi = (vmap & ~vmap_lo); | ||
112 | + TCGv_i32 tcg_hi, tcg_lo, tcg_res; | ||
113 | + | ||
114 | + tcg_hi = do_reduction_op(s, fpopcode, rn, esize, bits, vmap_hi, fpst); | ||
115 | + tcg_lo = do_reduction_op(s, fpopcode, rn, esize, bits, vmap_lo, fpst); | ||
116 | + tcg_res = tcg_temp_new_i32(); | ||
117 | + | ||
118 | + switch (fpopcode) { | ||
119 | + case 0x0c: /* fmaxnmv half-precision */ | ||
120 | + gen_helper_advsimd_maxnumh(tcg_res, tcg_lo, tcg_hi, fpst); | ||
121 | + break; | ||
122 | + case 0x0f: /* fmaxv half-precision */ | ||
123 | + gen_helper_advsimd_maxh(tcg_res, tcg_lo, tcg_hi, fpst); | ||
124 | + break; | ||
125 | + case 0x1c: /* fminnmv half-precision */ | ||
126 | + gen_helper_advsimd_minnumh(tcg_res, tcg_lo, tcg_hi, fpst); | ||
127 | + break; | ||
128 | + case 0x1f: /* fminv half-precision */ | ||
129 | + gen_helper_advsimd_minh(tcg_res, tcg_lo, tcg_hi, fpst); | ||
130 | + break; | ||
131 | + case 0x2c: /* fmaxnmv */ | ||
132 | + gen_helper_vfp_maxnums(tcg_res, tcg_lo, tcg_hi, fpst); | ||
133 | + break; | ||
134 | + case 0x2f: /* fmaxv */ | ||
135 | + gen_helper_vfp_maxs(tcg_res, tcg_lo, tcg_hi, fpst); | ||
136 | + break; | ||
137 | + case 0x3c: /* fminnmv */ | ||
138 | + gen_helper_vfp_minnums(tcg_res, tcg_lo, tcg_hi, fpst); | ||
139 | + break; | ||
140 | + case 0x3f: /* fminv */ | ||
141 | + gen_helper_vfp_mins(tcg_res, tcg_lo, tcg_hi, fpst); | ||
142 | + break; | ||
143 | + default: | ||
144 | + g_assert_not_reached(); | ||
145 | } | ||
146 | + | ||
147 | + tcg_temp_free_i32(tcg_hi); | ||
148 | + tcg_temp_free_i32(tcg_lo); | ||
149 | + return tcg_res; | ||
150 | } | ||
151 | } | ||
152 | |||
153 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_across_lanes(DisasContext *s, uint32_t insn) | ||
154 | break; | ||
155 | case 0xc: /* FMAXNMV, FMINNMV */ | ||
156 | case 0xf: /* FMAXV, FMINV */ | ||
157 | - if (!is_u || !is_q || extract32(size, 0, 1)) { | ||
158 | - unallocated_encoding(s); | ||
159 | - return; | ||
160 | - } | ||
161 | - /* Bit 1 of size field encodes min vs max, and actual size is always | ||
162 | - * 32 bits: adjust the size variable so following code can rely on it | ||
163 | + /* Bit 1 of size field encodes min vs max and the actual size | ||
164 | + * depends on the encoding of the U bit. If not set (and FP16 | ||
165 | + * enabled) then we do half-precision float instead of single | ||
166 | + * precision. | ||
167 | */ | ||
168 | is_min = extract32(size, 1, 1); | ||
169 | is_fp = true; | ||
170 | - size = 2; | ||
171 | + if (!is_u && arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
172 | + size = 1; | ||
173 | + } else if (!is_u || !is_q || extract32(size, 0, 1)) { | ||
174 | + unallocated_encoding(s); | ||
175 | + return; | ||
176 | + } else { | ||
177 | + size = 2; | ||
178 | + } | ||
179 | break; | ||
180 | default: | ||
181 | unallocated_encoding(s); | ||
182 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_across_lanes(DisasContext *s, uint32_t insn) | ||
183 | |||
184 | } | ||
185 | } else { | ||
186 | - /* Floating point ops which work on 32 bit (single) intermediates. | ||
187 | + /* Floating point vector reduction ops which work across 32 | ||
188 | + * bit (single) or 16 bit (half-precision) intermediates. | ||
189 | * Note that correct NaN propagation requires that we do these | ||
190 | * operations in exactly the order specified by the pseudocode. | ||
191 | */ | ||
192 | - TCGv_i32 tcg_elt1 = tcg_temp_new_i32(); | ||
193 | - TCGv_i32 tcg_elt2 = tcg_temp_new_i32(); | ||
194 | - TCGv_i32 tcg_elt3 = tcg_temp_new_i32(); | ||
195 | - TCGv_ptr fpst = get_fpstatus_ptr(false); | ||
196 | - | ||
197 | - assert(esize == 32); | ||
198 | - assert(elements == 4); | ||
199 | - | ||
200 | - read_vec_element(s, tcg_elt, rn, 0, MO_32); | ||
201 | - tcg_gen_extrl_i64_i32(tcg_elt1, tcg_elt); | ||
202 | - read_vec_element(s, tcg_elt, rn, 1, MO_32); | ||
203 | - tcg_gen_extrl_i64_i32(tcg_elt2, tcg_elt); | ||
204 | - | ||
205 | - do_minmaxop(s, tcg_elt1, tcg_elt2, opcode, is_min, fpst); | ||
206 | - | ||
207 | - read_vec_element(s, tcg_elt, rn, 2, MO_32); | ||
208 | - tcg_gen_extrl_i64_i32(tcg_elt2, tcg_elt); | ||
209 | - read_vec_element(s, tcg_elt, rn, 3, MO_32); | ||
210 | - tcg_gen_extrl_i64_i32(tcg_elt3, tcg_elt); | ||
211 | - | ||
212 | - do_minmaxop(s, tcg_elt2, tcg_elt3, opcode, is_min, fpst); | ||
213 | - | ||
214 | - do_minmaxop(s, tcg_elt1, tcg_elt2, opcode, is_min, fpst); | ||
215 | - | ||
216 | - tcg_gen_extu_i32_i64(tcg_res, tcg_elt1); | ||
217 | - tcg_temp_free_i32(tcg_elt1); | ||
218 | - tcg_temp_free_i32(tcg_elt2); | ||
219 | - tcg_temp_free_i32(tcg_elt3); | ||
220 | + TCGv_ptr fpst = get_fpstatus_ptr(size == MO_16); | ||
221 | + int fpopcode = opcode | is_min << 4 | is_u << 5; | ||
222 | + int vmap = (1 << elements) - 1; | ||
223 | + TCGv_i32 tcg_res32 = do_reduction_op(s, fpopcode, rn, esize, | ||
224 | + (is_q ? 128 : 64), vmap, fpst); | ||
225 | + tcg_gen_extu_i32_i64(tcg_res, tcg_res32); | ||
226 | + tcg_temp_free_i32(tcg_res32); | ||
227 | tcg_temp_free_ptr(fpst); | ||
228 | } | ||
229 | 24 | ||
230 | -- | 25 | -- |
231 | 2.16.2 | 26 | 2.17.1 |
232 | 27 | ||
233 | 28 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Alex Bennée <alex.bennee@linaro.org> | ||
2 | 1 | ||
3 | We do implement all the opcodes. | ||
4 | |||
5 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20180227143852.11175-8-alex.bennee@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/translate-a64.c | 3 +-- | ||
11 | 1 file changed, 1 insertion(+), 2 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/translate-a64.c | ||
16 | +++ b/target/arm/translate-a64.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static void handle_3same_64(DisasContext *s, int opcode, bool u, | ||
18 | /* Handle 64x64->64 opcodes which are shared between the scalar | ||
19 | * and vector 3-same groups. We cover every opcode where size == 3 | ||
20 | * is valid in either the three-reg-same (integer, not pairwise) | ||
21 | - * or scalar-three-reg-same groups. (Some opcodes are not yet | ||
22 | - * implemented.) | ||
23 | + * or scalar-three-reg-same groups. | ||
24 | */ | ||
25 | TCGCond cond; | ||
26 | |||
27 | -- | ||
28 | 2.16.2 | ||
29 | |||
30 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Alex Bennée <alex.bennee@linaro.org> | ||
2 | 1 | ||
3 | This is the initial decode skeleton for the Advanced SIMD three same | ||
4 | instruction group. | ||
5 | |||
6 | The fprintf is purely to aid debugging as the additional instructions | ||
7 | are added. It will be removed once the group is complete. | ||
8 | |||
9 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20180227143852.11175-9-alex.bennee@linaro.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | target/arm/translate-a64.c | 73 ++++++++++++++++++++++++++++++++++++++++++++++ | ||
15 | 1 file changed, 73 insertions(+) | ||
16 | |||
17 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/translate-a64.c | ||
20 | +++ b/target/arm/translate-a64.c | ||
21 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same(DisasContext *s, uint32_t insn) | ||
22 | } | ||
23 | } | ||
24 | |||
25 | +/* | ||
26 | + * Advanced SIMD three same (ARMv8.2 FP16 variants) | ||
27 | + * | ||
28 | + * 31 30 29 28 24 23 22 21 20 16 15 14 13 11 10 9 5 4 0 | ||
29 | + * +---+---+---+-----------+---------+------+-----+--------+---+------+------+ | ||
30 | + * | 0 | Q | U | 0 1 1 1 0 | a | 1 0 | Rm | 0 0 | opcode | 1 | Rn | Rd | | ||
31 | + * +---+---+---+-----------+---------+------+-----+--------+---+------+------+ | ||
32 | + * | ||
33 | + * This includes FMULX, FCMEQ (register), FRECPS, FRSQRTS, FCMGE | ||
34 | + * (register), FACGE, FABD, FCMGT (register) and FACGT. | ||
35 | + * | ||
36 | + */ | ||
37 | +static void disas_simd_three_reg_same_fp16(DisasContext *s, uint32_t insn) | ||
38 | +{ | ||
39 | + int opcode, fpopcode; | ||
40 | + int is_q, u, a, rm, rn, rd; | ||
41 | + int datasize, elements; | ||
42 | + int pass; | ||
43 | + TCGv_ptr fpst; | ||
44 | + | ||
45 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
46 | + unallocated_encoding(s); | ||
47 | + return; | ||
48 | + } | ||
49 | + | ||
50 | + if (!fp_access_check(s)) { | ||
51 | + return; | ||
52 | + } | ||
53 | + | ||
54 | + /* For these floating point ops, the U, a and opcode bits | ||
55 | + * together indicate the operation. | ||
56 | + */ | ||
57 | + opcode = extract32(insn, 11, 3); | ||
58 | + u = extract32(insn, 29, 1); | ||
59 | + a = extract32(insn, 23, 1); | ||
60 | + is_q = extract32(insn, 30, 1); | ||
61 | + rm = extract32(insn, 16, 5); | ||
62 | + rn = extract32(insn, 5, 5); | ||
63 | + rd = extract32(insn, 0, 5); | ||
64 | + | ||
65 | + fpopcode = opcode | (a << 3) | (u << 4); | ||
66 | + datasize = is_q ? 128 : 64; | ||
67 | + elements = datasize / 16; | ||
68 | + | ||
69 | + fpst = get_fpstatus_ptr(true); | ||
70 | + | ||
71 | + for (pass = 0; pass < elements; pass++) { | ||
72 | + TCGv_i32 tcg_op1 = tcg_temp_new_i32(); | ||
73 | + TCGv_i32 tcg_op2 = tcg_temp_new_i32(); | ||
74 | + TCGv_i32 tcg_res = tcg_temp_new_i32(); | ||
75 | + | ||
76 | + read_vec_element_i32(s, tcg_op1, rn, pass, MO_16); | ||
77 | + read_vec_element_i32(s, tcg_op2, rm, pass, MO_16); | ||
78 | + | ||
79 | + switch (fpopcode) { | ||
80 | + default: | ||
81 | + fprintf(stderr, "%s: insn %#04x, fpop %#2x @ %#" PRIx64 "\n", | ||
82 | + __func__, insn, fpopcode, s->pc); | ||
83 | + g_assert_not_reached(); | ||
84 | + } | ||
85 | + | ||
86 | + write_vec_element_i32(s, tcg_res, rd, pass, MO_16); | ||
87 | + tcg_temp_free_i32(tcg_res); | ||
88 | + tcg_temp_free_i32(tcg_op1); | ||
89 | + tcg_temp_free_i32(tcg_op2); | ||
90 | + } | ||
91 | + | ||
92 | + tcg_temp_free_ptr(fpst); | ||
93 | + | ||
94 | + clear_vec_high(s, is_q, rd); | ||
95 | +} | ||
96 | + | ||
97 | static void handle_2misc_widening(DisasContext *s, int opcode, bool is_q, | ||
98 | int size, int rn, int rd) | ||
99 | { | ||
100 | @@ -XXX,XX +XXX,XX @@ static const AArch64DecodeTable data_proc_simd[] = { | ||
101 | { 0xce000000, 0xff808000, disas_crypto_four_reg }, | ||
102 | { 0xce800000, 0xffe00000, disas_crypto_xar }, | ||
103 | { 0xce408000, 0xffe0c000, disas_crypto_three_reg_imm2 }, | ||
104 | + { 0x0e400400, 0x9f60c400, disas_simd_three_reg_same_fp16 }, | ||
105 | { 0x00000000, 0x00000000, NULL } | ||
106 | }; | ||
107 | |||
108 | -- | ||
109 | 2.16.2 | ||
110 | |||
111 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Alex Bennée <alex.bennee@linaro.org> | ||
2 | 1 | ||
3 | The fprintf is only there for debugging as the skeleton is added to, | ||
4 | it will be removed once the skeleton is complete. | ||
5 | |||
6 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20180227143852.11175-10-alex.bennee@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/helper-a64.h | 4 ++++ | ||
12 | target/arm/helper-a64.c | 4 ++++ | ||
13 | target/arm/translate-a64.c | 28 ++++++++++++++++++++++++++++ | ||
14 | 3 files changed, 36 insertions(+) | ||
15 | |||
16 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/helper-a64.h | ||
19 | +++ b/target/arm/helper-a64.h | ||
20 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(advsimd_maxh, TCG_CALL_NO_RWG, f16, f16, f16, ptr) | ||
21 | DEF_HELPER_FLAGS_3(advsimd_minh, TCG_CALL_NO_RWG, f16, f16, f16, ptr) | ||
22 | DEF_HELPER_FLAGS_3(advsimd_maxnumh, TCG_CALL_NO_RWG, f16, f16, f16, ptr) | ||
23 | DEF_HELPER_FLAGS_3(advsimd_minnumh, TCG_CALL_NO_RWG, f16, f16, f16, ptr) | ||
24 | +DEF_HELPER_3(advsimd_addh, f16, f16, f16, ptr) | ||
25 | +DEF_HELPER_3(advsimd_subh, f16, f16, f16, ptr) | ||
26 | +DEF_HELPER_3(advsimd_mulh, f16, f16, f16, ptr) | ||
27 | +DEF_HELPER_3(advsimd_divh, f16, f16, f16, ptr) | ||
28 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/target/arm/helper-a64.c | ||
31 | +++ b/target/arm/helper-a64.c | ||
32 | @@ -XXX,XX +XXX,XX @@ float16 ADVSIMD_HELPER(name, h)(float16 a, float16 b, void *fpstp) \ | ||
33 | return float16_ ## name(a, b, fpst); \ | ||
34 | } | ||
35 | |||
36 | +ADVSIMD_HALFOP(add) | ||
37 | +ADVSIMD_HALFOP(sub) | ||
38 | +ADVSIMD_HALFOP(mul) | ||
39 | +ADVSIMD_HALFOP(div) | ||
40 | ADVSIMD_HALFOP(min) | ||
41 | ADVSIMD_HALFOP(max) | ||
42 | ADVSIMD_HALFOP(minnum) | ||
43 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/target/arm/translate-a64.c | ||
46 | +++ b/target/arm/translate-a64.c | ||
47 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_fp16(DisasContext *s, uint32_t insn) | ||
48 | read_vec_element_i32(s, tcg_op2, rm, pass, MO_16); | ||
49 | |||
50 | switch (fpopcode) { | ||
51 | + case 0x0: /* FMAXNM */ | ||
52 | + gen_helper_advsimd_maxnumh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
53 | + break; | ||
54 | + case 0x2: /* FADD */ | ||
55 | + gen_helper_advsimd_addh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
56 | + break; | ||
57 | + case 0x6: /* FMAX */ | ||
58 | + gen_helper_advsimd_maxh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
59 | + break; | ||
60 | + case 0x8: /* FMINNM */ | ||
61 | + gen_helper_advsimd_minnumh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
62 | + break; | ||
63 | + case 0xa: /* FSUB */ | ||
64 | + gen_helper_advsimd_subh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
65 | + break; | ||
66 | + case 0xe: /* FMIN */ | ||
67 | + gen_helper_advsimd_minh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
68 | + break; | ||
69 | + case 0x13: /* FMUL */ | ||
70 | + gen_helper_advsimd_mulh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
71 | + break; | ||
72 | + case 0x17: /* FDIV */ | ||
73 | + gen_helper_advsimd_divh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
74 | + break; | ||
75 | + case 0x1a: /* FABD */ | ||
76 | + gen_helper_advsimd_subh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
77 | + tcg_gen_andi_i32(tcg_res, tcg_res, 0x7fff); | ||
78 | + break; | ||
79 | default: | ||
80 | fprintf(stderr, "%s: insn %#04x, fpop %#2x @ %#" PRIx64 "\n", | ||
81 | __func__, insn, fpopcode, s->pc); | ||
82 | -- | ||
83 | 2.16.2 | ||
84 | |||
85 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Alex Bennée <alex.bennee@linaro.org> | ||
2 | 1 | ||
3 | These use the generic float16_compare functionality which in turn uses | ||
4 | the common float_compare code from the softfloat re-factor. | ||
5 | |||
6 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20180227143852.11175-11-alex.bennee@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/helper-a64.h | 5 +++++ | ||
12 | target/arm/helper-a64.c | 49 ++++++++++++++++++++++++++++++++++++++++++++++ | ||
13 | target/arm/translate-a64.c | 15 ++++++++++++++ | ||
14 | 3 files changed, 69 insertions(+) | ||
15 | |||
16 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/helper-a64.h | ||
19 | +++ b/target/arm/helper-a64.h | ||
20 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(advsimd_addh, f16, f16, f16, ptr) | ||
21 | DEF_HELPER_3(advsimd_subh, f16, f16, f16, ptr) | ||
22 | DEF_HELPER_3(advsimd_mulh, f16, f16, f16, ptr) | ||
23 | DEF_HELPER_3(advsimd_divh, f16, f16, f16, ptr) | ||
24 | +DEF_HELPER_3(advsimd_ceq_f16, i32, f16, f16, ptr) | ||
25 | +DEF_HELPER_3(advsimd_cge_f16, i32, f16, f16, ptr) | ||
26 | +DEF_HELPER_3(advsimd_cgt_f16, i32, f16, f16, ptr) | ||
27 | +DEF_HELPER_3(advsimd_acge_f16, i32, f16, f16, ptr) | ||
28 | +DEF_HELPER_3(advsimd_acgt_f16, i32, f16, f16, ptr) | ||
29 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/target/arm/helper-a64.c | ||
32 | +++ b/target/arm/helper-a64.c | ||
33 | @@ -XXX,XX +XXX,XX @@ ADVSIMD_HALFOP(min) | ||
34 | ADVSIMD_HALFOP(max) | ||
35 | ADVSIMD_HALFOP(minnum) | ||
36 | ADVSIMD_HALFOP(maxnum) | ||
37 | + | ||
38 | +/* | ||
39 | + * Floating point comparisons produce an integer result. Softfloat | ||
40 | + * routines return float_relation types which we convert to the 0/-1 | ||
41 | + * Neon requires. | ||
42 | + */ | ||
43 | + | ||
44 | +#define ADVSIMD_CMPRES(test) (test) ? 0xffff : 0 | ||
45 | + | ||
46 | +uint32_t HELPER(advsimd_ceq_f16)(float16 a, float16 b, void *fpstp) | ||
47 | +{ | ||
48 | + float_status *fpst = fpstp; | ||
49 | + int compare = float16_compare_quiet(a, b, fpst); | ||
50 | + return ADVSIMD_CMPRES(compare == float_relation_equal); | ||
51 | +} | ||
52 | + | ||
53 | +uint32_t HELPER(advsimd_cge_f16)(float16 a, float16 b, void *fpstp) | ||
54 | +{ | ||
55 | + float_status *fpst = fpstp; | ||
56 | + int compare = float16_compare(a, b, fpst); | ||
57 | + return ADVSIMD_CMPRES(compare == float_relation_greater || | ||
58 | + compare == float_relation_equal); | ||
59 | +} | ||
60 | + | ||
61 | +uint32_t HELPER(advsimd_cgt_f16)(float16 a, float16 b, void *fpstp) | ||
62 | +{ | ||
63 | + float_status *fpst = fpstp; | ||
64 | + int compare = float16_compare(a, b, fpst); | ||
65 | + return ADVSIMD_CMPRES(compare == float_relation_greater); | ||
66 | +} | ||
67 | + | ||
68 | +uint32_t HELPER(advsimd_acge_f16)(float16 a, float16 b, void *fpstp) | ||
69 | +{ | ||
70 | + float_status *fpst = fpstp; | ||
71 | + float16 f0 = float16_abs(a); | ||
72 | + float16 f1 = float16_abs(b); | ||
73 | + int compare = float16_compare(f0, f1, fpst); | ||
74 | + return ADVSIMD_CMPRES(compare == float_relation_greater || | ||
75 | + compare == float_relation_equal); | ||
76 | +} | ||
77 | + | ||
78 | +uint32_t HELPER(advsimd_acgt_f16)(float16 a, float16 b, void *fpstp) | ||
79 | +{ | ||
80 | + float_status *fpst = fpstp; | ||
81 | + float16 f0 = float16_abs(a); | ||
82 | + float16 f1 = float16_abs(b); | ||
83 | + int compare = float16_compare(f0, f1, fpst); | ||
84 | + return ADVSIMD_CMPRES(compare == float_relation_greater); | ||
85 | +} | ||
86 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
87 | index XXXXXXX..XXXXXXX 100644 | ||
88 | --- a/target/arm/translate-a64.c | ||
89 | +++ b/target/arm/translate-a64.c | ||
90 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_fp16(DisasContext *s, uint32_t insn) | ||
91 | case 0x2: /* FADD */ | ||
92 | gen_helper_advsimd_addh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
93 | break; | ||
94 | + case 0x4: /* FCMEQ */ | ||
95 | + gen_helper_advsimd_ceq_f16(tcg_res, tcg_op1, tcg_op2, fpst); | ||
96 | + break; | ||
97 | case 0x6: /* FMAX */ | ||
98 | gen_helper_advsimd_maxh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
99 | break; | ||
100 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_fp16(DisasContext *s, uint32_t insn) | ||
101 | case 0x13: /* FMUL */ | ||
102 | gen_helper_advsimd_mulh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
103 | break; | ||
104 | + case 0x14: /* FCMGE */ | ||
105 | + gen_helper_advsimd_cge_f16(tcg_res, tcg_op1, tcg_op2, fpst); | ||
106 | + break; | ||
107 | + case 0x15: /* FACGE */ | ||
108 | + gen_helper_advsimd_acge_f16(tcg_res, tcg_op1, tcg_op2, fpst); | ||
109 | + break; | ||
110 | case 0x17: /* FDIV */ | ||
111 | gen_helper_advsimd_divh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
112 | break; | ||
113 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_fp16(DisasContext *s, uint32_t insn) | ||
114 | gen_helper_advsimd_subh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
115 | tcg_gen_andi_i32(tcg_res, tcg_res, 0x7fff); | ||
116 | break; | ||
117 | + case 0x1c: /* FCMGT */ | ||
118 | + gen_helper_advsimd_cgt_f16(tcg_res, tcg_op1, tcg_op2, fpst); | ||
119 | + break; | ||
120 | + case 0x1d: /* FACGT */ | ||
121 | + gen_helper_advsimd_acgt_f16(tcg_res, tcg_op1, tcg_op2, fpst); | ||
122 | + break; | ||
123 | default: | ||
124 | fprintf(stderr, "%s: insn %#04x, fpop %#2x @ %#" PRIx64 "\n", | ||
125 | __func__, insn, fpopcode, s->pc); | ||
126 | -- | ||
127 | 2.16.2 | ||
128 | |||
129 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Alex Bennée <alex.bennee@linaro.org> | ||
2 | 1 | ||
3 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20180227143852.11175-12-alex.bennee@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/helper-a64.h | 2 ++ | ||
9 | target/arm/helper-a64.c | 24 ++++++++++++++++++++++++ | ||
10 | target/arm/translate-a64.c | 15 +++++++++++++++ | ||
11 | 3 files changed, 41 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper-a64.h | ||
16 | +++ b/target/arm/helper-a64.h | ||
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(advsimd_cge_f16, i32, f16, f16, ptr) | ||
18 | DEF_HELPER_3(advsimd_cgt_f16, i32, f16, f16, ptr) | ||
19 | DEF_HELPER_3(advsimd_acge_f16, i32, f16, f16, ptr) | ||
20 | DEF_HELPER_3(advsimd_acgt_f16, i32, f16, f16, ptr) | ||
21 | +DEF_HELPER_3(advsimd_mulxh, f16, f16, f16, ptr) | ||
22 | +DEF_HELPER_4(advsimd_muladdh, f16, f16, f16, f16, ptr) | ||
23 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | ||
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/target/arm/helper-a64.c | ||
26 | +++ b/target/arm/helper-a64.c | ||
27 | @@ -XXX,XX +XXX,XX @@ ADVSIMD_HALFOP(max) | ||
28 | ADVSIMD_HALFOP(minnum) | ||
29 | ADVSIMD_HALFOP(maxnum) | ||
30 | |||
31 | +/* Data processing - scalar floating-point and advanced SIMD */ | ||
32 | +float16 HELPER(advsimd_mulxh)(float16 a, float16 b, void *fpstp) | ||
33 | +{ | ||
34 | + float_status *fpst = fpstp; | ||
35 | + | ||
36 | + a = float16_squash_input_denormal(a, fpst); | ||
37 | + b = float16_squash_input_denormal(b, fpst); | ||
38 | + | ||
39 | + if ((float16_is_zero(a) && float16_is_infinity(b)) || | ||
40 | + (float16_is_infinity(a) && float16_is_zero(b))) { | ||
41 | + /* 2.0 with the sign bit set to sign(A) XOR sign(B) */ | ||
42 | + return make_float16((1U << 14) | | ||
43 | + ((float16_val(a) ^ float16_val(b)) & (1U << 15))); | ||
44 | + } | ||
45 | + return float16_mul(a, b, fpst); | ||
46 | +} | ||
47 | + | ||
48 | +/* fused multiply-accumulate */ | ||
49 | +float16 HELPER(advsimd_muladdh)(float16 a, float16 b, float16 c, void *fpstp) | ||
50 | +{ | ||
51 | + float_status *fpst = fpstp; | ||
52 | + return float16_muladd(a, b, c, 0, fpst); | ||
53 | +} | ||
54 | + | ||
55 | /* | ||
56 | * Floating point comparisons produce an integer result. Softfloat | ||
57 | * routines return float_relation types which we convert to the 0/-1 | ||
58 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/target/arm/translate-a64.c | ||
61 | +++ b/target/arm/translate-a64.c | ||
62 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_fp16(DisasContext *s, uint32_t insn) | ||
63 | case 0x0: /* FMAXNM */ | ||
64 | gen_helper_advsimd_maxnumh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
65 | break; | ||
66 | + case 0x1: /* FMLA */ | ||
67 | + read_vec_element_i32(s, tcg_res, rd, pass, MO_16); | ||
68 | + gen_helper_advsimd_muladdh(tcg_res, tcg_op1, tcg_op2, tcg_res, | ||
69 | + fpst); | ||
70 | + break; | ||
71 | case 0x2: /* FADD */ | ||
72 | gen_helper_advsimd_addh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
73 | break; | ||
74 | + case 0x3: /* FMULX */ | ||
75 | + gen_helper_advsimd_mulxh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
76 | + break; | ||
77 | case 0x4: /* FCMEQ */ | ||
78 | gen_helper_advsimd_ceq_f16(tcg_res, tcg_op1, tcg_op2, fpst); | ||
79 | break; | ||
80 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_fp16(DisasContext *s, uint32_t insn) | ||
81 | case 0x8: /* FMINNM */ | ||
82 | gen_helper_advsimd_minnumh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
83 | break; | ||
84 | + case 0x9: /* FMLS */ | ||
85 | + /* As usual for ARM, separate negation for fused multiply-add */ | ||
86 | + tcg_gen_xori_i32(tcg_op1, tcg_op1, 0x8000); | ||
87 | + read_vec_element_i32(s, tcg_res, rd, pass, MO_16); | ||
88 | + gen_helper_advsimd_muladdh(tcg_res, tcg_op1, tcg_op2, tcg_res, | ||
89 | + fpst); | ||
90 | + break; | ||
91 | case 0xa: /* FSUB */ | ||
92 | gen_helper_advsimd_subh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
93 | break; | ||
94 | -- | ||
95 | 2.16.2 | ||
96 | |||
97 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Alex Bennée <alex.bennee@linaro.org> | ||
2 | 1 | ||
3 | This includes FMAXNMP, FADDP, FMAXP, FMINNMP, FMINP. | ||
4 | |||
5 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20180227143852.11175-14-alex.bennee@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/translate-a64.c | 208 +++++++++++++++++++++++++++++---------------- | ||
11 | 1 file changed, 133 insertions(+), 75 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/translate-a64.c | ||
16 | +++ b/target/arm/translate-a64.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_fp16(DisasContext *s, uint32_t insn) | ||
18 | int datasize, elements; | ||
19 | int pass; | ||
20 | TCGv_ptr fpst; | ||
21 | + bool pairwise = false; | ||
22 | |||
23 | if (!arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
24 | unallocated_encoding(s); | ||
25 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_fp16(DisasContext *s, uint32_t insn) | ||
26 | datasize = is_q ? 128 : 64; | ||
27 | elements = datasize / 16; | ||
28 | |||
29 | + switch (fpopcode) { | ||
30 | + case 0x10: /* FMAXNMP */ | ||
31 | + case 0x12: /* FADDP */ | ||
32 | + case 0x16: /* FMAXP */ | ||
33 | + case 0x18: /* FMINNMP */ | ||
34 | + case 0x1e: /* FMINP */ | ||
35 | + pairwise = true; | ||
36 | + break; | ||
37 | + } | ||
38 | + | ||
39 | fpst = get_fpstatus_ptr(true); | ||
40 | |||
41 | - for (pass = 0; pass < elements; pass++) { | ||
42 | + if (pairwise) { | ||
43 | + int maxpass = is_q ? 8 : 4; | ||
44 | TCGv_i32 tcg_op1 = tcg_temp_new_i32(); | ||
45 | TCGv_i32 tcg_op2 = tcg_temp_new_i32(); | ||
46 | - TCGv_i32 tcg_res = tcg_temp_new_i32(); | ||
47 | + TCGv_i32 tcg_res[8]; | ||
48 | |||
49 | - read_vec_element_i32(s, tcg_op1, rn, pass, MO_16); | ||
50 | - read_vec_element_i32(s, tcg_op2, rm, pass, MO_16); | ||
51 | + for (pass = 0; pass < maxpass; pass++) { | ||
52 | + int passreg = pass < (maxpass / 2) ? rn : rm; | ||
53 | + int passelt = (pass << 1) & (maxpass - 1); | ||
54 | |||
55 | - switch (fpopcode) { | ||
56 | - case 0x0: /* FMAXNM */ | ||
57 | - gen_helper_advsimd_maxnumh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
58 | - break; | ||
59 | - case 0x1: /* FMLA */ | ||
60 | - read_vec_element_i32(s, tcg_res, rd, pass, MO_16); | ||
61 | - gen_helper_advsimd_muladdh(tcg_res, tcg_op1, tcg_op2, tcg_res, | ||
62 | - fpst); | ||
63 | - break; | ||
64 | - case 0x2: /* FADD */ | ||
65 | - gen_helper_advsimd_addh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
66 | - break; | ||
67 | - case 0x3: /* FMULX */ | ||
68 | - gen_helper_advsimd_mulxh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
69 | - break; | ||
70 | - case 0x4: /* FCMEQ */ | ||
71 | - gen_helper_advsimd_ceq_f16(tcg_res, tcg_op1, tcg_op2, fpst); | ||
72 | - break; | ||
73 | - case 0x6: /* FMAX */ | ||
74 | - gen_helper_advsimd_maxh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
75 | - break; | ||
76 | - case 0x7: /* FRECPS */ | ||
77 | - gen_helper_recpsf_f16(tcg_res, tcg_op1, tcg_op2, fpst); | ||
78 | - break; | ||
79 | - case 0x8: /* FMINNM */ | ||
80 | - gen_helper_advsimd_minnumh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
81 | - break; | ||
82 | - case 0x9: /* FMLS */ | ||
83 | - /* As usual for ARM, separate negation for fused multiply-add */ | ||
84 | - tcg_gen_xori_i32(tcg_op1, tcg_op1, 0x8000); | ||
85 | - read_vec_element_i32(s, tcg_res, rd, pass, MO_16); | ||
86 | - gen_helper_advsimd_muladdh(tcg_res, tcg_op1, tcg_op2, tcg_res, | ||
87 | - fpst); | ||
88 | - break; | ||
89 | - case 0xa: /* FSUB */ | ||
90 | - gen_helper_advsimd_subh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
91 | - break; | ||
92 | - case 0xe: /* FMIN */ | ||
93 | - gen_helper_advsimd_minh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
94 | - break; | ||
95 | - case 0xf: /* FRSQRTS */ | ||
96 | - gen_helper_rsqrtsf_f16(tcg_res, tcg_op1, tcg_op2, fpst); | ||
97 | - break; | ||
98 | - case 0x13: /* FMUL */ | ||
99 | - gen_helper_advsimd_mulh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
100 | - break; | ||
101 | - case 0x14: /* FCMGE */ | ||
102 | - gen_helper_advsimd_cge_f16(tcg_res, tcg_op1, tcg_op2, fpst); | ||
103 | - break; | ||
104 | - case 0x15: /* FACGE */ | ||
105 | - gen_helper_advsimd_acge_f16(tcg_res, tcg_op1, tcg_op2, fpst); | ||
106 | - break; | ||
107 | - case 0x17: /* FDIV */ | ||
108 | - gen_helper_advsimd_divh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
109 | - break; | ||
110 | - case 0x1a: /* FABD */ | ||
111 | - gen_helper_advsimd_subh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
112 | - tcg_gen_andi_i32(tcg_res, tcg_res, 0x7fff); | ||
113 | - break; | ||
114 | - case 0x1c: /* FCMGT */ | ||
115 | - gen_helper_advsimd_cgt_f16(tcg_res, tcg_op1, tcg_op2, fpst); | ||
116 | - break; | ||
117 | - case 0x1d: /* FACGT */ | ||
118 | - gen_helper_advsimd_acgt_f16(tcg_res, tcg_op1, tcg_op2, fpst); | ||
119 | - break; | ||
120 | - default: | ||
121 | - fprintf(stderr, "%s: insn %#04x, fpop %#2x @ %#" PRIx64 "\n", | ||
122 | - __func__, insn, fpopcode, s->pc); | ||
123 | - g_assert_not_reached(); | ||
124 | + read_vec_element_i32(s, tcg_op1, passreg, passelt, MO_16); | ||
125 | + read_vec_element_i32(s, tcg_op2, passreg, passelt + 1, MO_16); | ||
126 | + tcg_res[pass] = tcg_temp_new_i32(); | ||
127 | + | ||
128 | + switch (fpopcode) { | ||
129 | + case 0x10: /* FMAXNMP */ | ||
130 | + gen_helper_advsimd_maxnumh(tcg_res[pass], tcg_op1, tcg_op2, | ||
131 | + fpst); | ||
132 | + break; | ||
133 | + case 0x12: /* FADDP */ | ||
134 | + gen_helper_advsimd_addh(tcg_res[pass], tcg_op1, tcg_op2, fpst); | ||
135 | + break; | ||
136 | + case 0x16: /* FMAXP */ | ||
137 | + gen_helper_advsimd_maxh(tcg_res[pass], tcg_op1, tcg_op2, fpst); | ||
138 | + break; | ||
139 | + case 0x18: /* FMINNMP */ | ||
140 | + gen_helper_advsimd_minnumh(tcg_res[pass], tcg_op1, tcg_op2, | ||
141 | + fpst); | ||
142 | + break; | ||
143 | + case 0x1e: /* FMINP */ | ||
144 | + gen_helper_advsimd_minh(tcg_res[pass], tcg_op1, tcg_op2, fpst); | ||
145 | + break; | ||
146 | + default: | ||
147 | + g_assert_not_reached(); | ||
148 | + } | ||
149 | + } | ||
150 | + | ||
151 | + for (pass = 0; pass < maxpass; pass++) { | ||
152 | + write_vec_element_i32(s, tcg_res[pass], rd, pass, MO_16); | ||
153 | + tcg_temp_free_i32(tcg_res[pass]); | ||
154 | } | ||
155 | |||
156 | - write_vec_element_i32(s, tcg_res, rd, pass, MO_16); | ||
157 | - tcg_temp_free_i32(tcg_res); | ||
158 | tcg_temp_free_i32(tcg_op1); | ||
159 | tcg_temp_free_i32(tcg_op2); | ||
160 | + | ||
161 | + } else { | ||
162 | + for (pass = 0; pass < elements; pass++) { | ||
163 | + TCGv_i32 tcg_op1 = tcg_temp_new_i32(); | ||
164 | + TCGv_i32 tcg_op2 = tcg_temp_new_i32(); | ||
165 | + TCGv_i32 tcg_res = tcg_temp_new_i32(); | ||
166 | + | ||
167 | + read_vec_element_i32(s, tcg_op1, rn, pass, MO_16); | ||
168 | + read_vec_element_i32(s, tcg_op2, rm, pass, MO_16); | ||
169 | + | ||
170 | + switch (fpopcode) { | ||
171 | + case 0x0: /* FMAXNM */ | ||
172 | + gen_helper_advsimd_maxnumh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
173 | + break; | ||
174 | + case 0x1: /* FMLA */ | ||
175 | + read_vec_element_i32(s, tcg_res, rd, pass, MO_16); | ||
176 | + gen_helper_advsimd_muladdh(tcg_res, tcg_op1, tcg_op2, tcg_res, | ||
177 | + fpst); | ||
178 | + break; | ||
179 | + case 0x2: /* FADD */ | ||
180 | + gen_helper_advsimd_addh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
181 | + break; | ||
182 | + case 0x3: /* FMULX */ | ||
183 | + gen_helper_advsimd_mulxh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
184 | + break; | ||
185 | + case 0x4: /* FCMEQ */ | ||
186 | + gen_helper_advsimd_ceq_f16(tcg_res, tcg_op1, tcg_op2, fpst); | ||
187 | + break; | ||
188 | + case 0x6: /* FMAX */ | ||
189 | + gen_helper_advsimd_maxh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
190 | + break; | ||
191 | + case 0x7: /* FRECPS */ | ||
192 | + gen_helper_recpsf_f16(tcg_res, tcg_op1, tcg_op2, fpst); | ||
193 | + break; | ||
194 | + case 0x8: /* FMINNM */ | ||
195 | + gen_helper_advsimd_minnumh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
196 | + break; | ||
197 | + case 0x9: /* FMLS */ | ||
198 | + /* As usual for ARM, separate negation for fused multiply-add */ | ||
199 | + tcg_gen_xori_i32(tcg_op1, tcg_op1, 0x8000); | ||
200 | + read_vec_element_i32(s, tcg_res, rd, pass, MO_16); | ||
201 | + gen_helper_advsimd_muladdh(tcg_res, tcg_op1, tcg_op2, tcg_res, | ||
202 | + fpst); | ||
203 | + break; | ||
204 | + case 0xa: /* FSUB */ | ||
205 | + gen_helper_advsimd_subh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
206 | + break; | ||
207 | + case 0xe: /* FMIN */ | ||
208 | + gen_helper_advsimd_minh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
209 | + break; | ||
210 | + case 0xf: /* FRSQRTS */ | ||
211 | + gen_helper_rsqrtsf_f16(tcg_res, tcg_op1, tcg_op2, fpst); | ||
212 | + break; | ||
213 | + case 0x13: /* FMUL */ | ||
214 | + gen_helper_advsimd_mulh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
215 | + break; | ||
216 | + case 0x14: /* FCMGE */ | ||
217 | + gen_helper_advsimd_cge_f16(tcg_res, tcg_op1, tcg_op2, fpst); | ||
218 | + break; | ||
219 | + case 0x15: /* FACGE */ | ||
220 | + gen_helper_advsimd_acge_f16(tcg_res, tcg_op1, tcg_op2, fpst); | ||
221 | + break; | ||
222 | + case 0x17: /* FDIV */ | ||
223 | + gen_helper_advsimd_divh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
224 | + break; | ||
225 | + case 0x1a: /* FABD */ | ||
226 | + gen_helper_advsimd_subh(tcg_res, tcg_op1, tcg_op2, fpst); | ||
227 | + tcg_gen_andi_i32(tcg_res, tcg_res, 0x7fff); | ||
228 | + break; | ||
229 | + case 0x1c: /* FCMGT */ | ||
230 | + gen_helper_advsimd_cgt_f16(tcg_res, tcg_op1, tcg_op2, fpst); | ||
231 | + break; | ||
232 | + case 0x1d: /* FACGT */ | ||
233 | + gen_helper_advsimd_acgt_f16(tcg_res, tcg_op1, tcg_op2, fpst); | ||
234 | + break; | ||
235 | + default: | ||
236 | + fprintf(stderr, "%s: insn %#04x, fpop %#2x @ %#" PRIx64 "\n", | ||
237 | + __func__, insn, fpopcode, s->pc); | ||
238 | + g_assert_not_reached(); | ||
239 | + } | ||
240 | + | ||
241 | + write_vec_element_i32(s, tcg_res, rd, pass, MO_16); | ||
242 | + tcg_temp_free_i32(tcg_res); | ||
243 | + tcg_temp_free_i32(tcg_op1); | ||
244 | + tcg_temp_free_i32(tcg_op2); | ||
245 | + } | ||
246 | } | ||
247 | |||
248 | tcg_temp_free_ptr(fpst); | ||
249 | -- | ||
250 | 2.16.2 | ||
251 | |||
252 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Alex Bennée <alex.bennee@linaro.org> | ||
2 | 1 | ||
3 | The helpers use the new re-factored muladd support in SoftFloat for | ||
4 | the float16 work. | ||
5 | |||
6 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Message-id: 20180227143852.11175-15-alex.bennee@linaro.org | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/translate-a64.c | 82 +++++++++++++++++++++++++++++++++++++--------- | ||
12 | 1 file changed, 66 insertions(+), 16 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/translate-a64.c | ||
17 | +++ b/target/arm/translate-a64.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
19 | int rd = extract32(insn, 0, 5); | ||
20 | bool is_long = false; | ||
21 | bool is_fp = false; | ||
22 | + bool is_fp16 = false; | ||
23 | int index; | ||
24 | TCGv_ptr fpst; | ||
25 | |||
26 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
27 | } | ||
28 | /* fall through */ | ||
29 | case 0x9: /* FMUL, FMULX */ | ||
30 | - if (!extract32(size, 1, 1)) { | ||
31 | + if (size == 1) { | ||
32 | unallocated_encoding(s); | ||
33 | return; | ||
34 | } | ||
35 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
36 | } | ||
37 | |||
38 | if (is_fp) { | ||
39 | - /* low bit of size indicates single/double */ | ||
40 | - size = extract32(size, 0, 1) ? 3 : 2; | ||
41 | - if (size == 2) { | ||
42 | + /* convert insn encoded size to TCGMemOp size */ | ||
43 | + switch (size) { | ||
44 | + case 2: /* single precision */ | ||
45 | + size = MO_32; | ||
46 | index = h << 1 | l; | ||
47 | - } else { | ||
48 | + rm |= (m << 4); | ||
49 | + break; | ||
50 | + case 3: /* double precision */ | ||
51 | + size = MO_64; | ||
52 | if (l || !is_q) { | ||
53 | unallocated_encoding(s); | ||
54 | return; | ||
55 | } | ||
56 | index = h; | ||
57 | + rm |= (m << 4); | ||
58 | + break; | ||
59 | + case 0: /* half precision */ | ||
60 | + size = MO_16; | ||
61 | + index = h << 2 | l << 1 | m; | ||
62 | + is_fp16 = true; | ||
63 | + if (arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
64 | + break; | ||
65 | + } | ||
66 | + /* fallthru */ | ||
67 | + default: /* unallocated */ | ||
68 | + unallocated_encoding(s); | ||
69 | + return; | ||
70 | } | ||
71 | - rm |= (m << 4); | ||
72 | } else { | ||
73 | switch (size) { | ||
74 | case 1: | ||
75 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
76 | } | ||
77 | |||
78 | if (is_fp) { | ||
79 | - fpst = get_fpstatus_ptr(false); | ||
80 | + fpst = get_fpstatus_ptr(is_fp16); | ||
81 | } else { | ||
82 | fpst = NULL; | ||
83 | } | ||
84 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
85 | break; | ||
86 | } | ||
87 | case 0x5: /* FMLS */ | ||
88 | - /* As usual for ARM, separate negation for fused multiply-add */ | ||
89 | - gen_helper_vfp_negs(tcg_op, tcg_op); | ||
90 | - /* fall through */ | ||
91 | case 0x1: /* FMLA */ | ||
92 | - read_vec_element_i32(s, tcg_res, rd, pass, MO_32); | ||
93 | - gen_helper_vfp_muladds(tcg_res, tcg_op, tcg_idx, tcg_res, fpst); | ||
94 | + read_vec_element_i32(s, tcg_res, rd, pass, | ||
95 | + is_scalar ? size : MO_32); | ||
96 | + switch (size) { | ||
97 | + case 1: | ||
98 | + if (opcode == 0x5) { | ||
99 | + /* As usual for ARM, separate negation for fused | ||
100 | + * multiply-add */ | ||
101 | + tcg_gen_xori_i32(tcg_op, tcg_op, 0x80008000); | ||
102 | + } | ||
103 | + gen_helper_advsimd_muladdh(tcg_res, tcg_op, tcg_idx, | ||
104 | + tcg_res, fpst); | ||
105 | + break; | ||
106 | + case 2: | ||
107 | + if (opcode == 0x5) { | ||
108 | + /* As usual for ARM, separate negation for | ||
109 | + * fused multiply-add */ | ||
110 | + tcg_gen_xori_i32(tcg_op, tcg_op, 0x80000000); | ||
111 | + } | ||
112 | + gen_helper_vfp_muladds(tcg_res, tcg_op, tcg_idx, | ||
113 | + tcg_res, fpst); | ||
114 | + break; | ||
115 | + default: | ||
116 | + g_assert_not_reached(); | ||
117 | + } | ||
118 | break; | ||
119 | case 0x9: /* FMUL, FMULX */ | ||
120 | - if (u) { | ||
121 | - gen_helper_vfp_mulxs(tcg_res, tcg_op, tcg_idx, fpst); | ||
122 | - } else { | ||
123 | - gen_helper_vfp_muls(tcg_res, tcg_op, tcg_idx, fpst); | ||
124 | + switch (size) { | ||
125 | + case 1: | ||
126 | + if (u) { | ||
127 | + gen_helper_advsimd_mulxh(tcg_res, tcg_op, tcg_idx, | ||
128 | + fpst); | ||
129 | + } else { | ||
130 | + g_assert_not_reached(); | ||
131 | + } | ||
132 | + break; | ||
133 | + case 2: | ||
134 | + if (u) { | ||
135 | + gen_helper_vfp_mulxs(tcg_res, tcg_op, tcg_idx, fpst); | ||
136 | + } else { | ||
137 | + gen_helper_vfp_muls(tcg_res, tcg_op, tcg_idx, fpst); | ||
138 | + } | ||
139 | + break; | ||
140 | + default: | ||
141 | + g_assert_not_reached(); | ||
142 | } | ||
143 | break; | ||
144 | case 0xc: /* SQDMULH */ | ||
145 | -- | ||
146 | 2.16.2 | ||
147 | |||
148 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | From: Shannon Zhao <zhaoshenglong@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | This adds the full range of half-precision floating point to integral | 3 | acpi_data_push uses g_array_set_size to resize the memory size. If there |
4 | instructions. | 4 | is no enough contiguous memory, the address will be changed. So previous |
5 | pointer could not be used any more. It must update the pointer and use | ||
6 | the new one. | ||
5 | 7 | ||
6 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | 8 | Also, previous codes wrongly use le32 conversion of iort->node_offset |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | for subsequent computations that will result incorrect value if host is |
8 | Message-id: 20180227143852.11175-18-alex.bennee@linaro.org | 10 | not litlle endian. So use the non-converted one instead. |
11 | |||
12 | Signed-off-by: Shannon Zhao <zhaoshenglong@huawei.com> | ||
13 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
14 | Message-id: 1527663951-14552-1-git-send-email-zhaoshenglong@huawei.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 16 | --- |
11 | target/arm/helper-a64.h | 2 + | 17 | hw/arm/virt-acpi-build.c | 20 +++++++++++++++----- |
12 | target/arm/helper-a64.c | 22 ++++++++ | 18 | 1 file changed, 15 insertions(+), 5 deletions(-) |
13 | target/arm/translate-a64.c | 123 +++++++++++++++++++++++++++++++++++++++++++-- | ||
14 | 3 files changed, 142 insertions(+), 5 deletions(-) | ||
15 | 19 | ||
16 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h | 20 | diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c |
17 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/helper-a64.h | 22 | --- a/hw/arm/virt-acpi-build.c |
19 | +++ b/target/arm/helper-a64.h | 23 | +++ b/hw/arm/virt-acpi-build.c |
20 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(advsimd_maxnum2h, i32, i32, i32, ptr) | 24 | @@ -XXX,XX +XXX,XX @@ build_iort(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) |
21 | DEF_HELPER_3(advsimd_minnum2h, i32, i32, i32, ptr) | 25 | AcpiIortItsGroup *its; |
22 | DEF_HELPER_3(advsimd_mulx2h, i32, i32, i32, ptr) | 26 | AcpiIortTable *iort; |
23 | DEF_HELPER_4(advsimd_muladd2h, i32, i32, i32, i32, ptr) | 27 | AcpiIortSmmu3 *smmu; |
24 | +DEF_HELPER_2(advsimd_rinth_exact, f16, f16, ptr) | 28 | - size_t node_size, iort_length, smmu_offset = 0; |
25 | +DEF_HELPER_2(advsimd_rinth, f16, f16, ptr) | 29 | + size_t node_size, iort_node_offset, iort_length, smmu_offset = 0; |
26 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | 30 | AcpiIortRC *rc; |
27 | index XXXXXXX..XXXXXXX 100644 | 31 | |
28 | --- a/target/arm/helper-a64.c | 32 | iort = acpi_data_push(table_data, sizeof(*iort)); |
29 | +++ b/target/arm/helper-a64.c | 33 | @@ -XXX,XX +XXX,XX @@ build_iort(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) |
30 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_acgt_f16)(float16 a, float16 b, void *fpstp) | 34 | |
31 | int compare = float16_compare(f0, f1, fpst); | 35 | iort_length = sizeof(*iort); |
32 | return ADVSIMD_CMPRES(compare == float_relation_greater); | 36 | iort->node_count = cpu_to_le32(nb_nodes); |
33 | } | 37 | - iort->node_offset = cpu_to_le32(sizeof(*iort)); |
34 | + | 38 | + /* |
35 | +/* round to integral */ | 39 | + * Use a copy in case table_data->data moves during acpi_data_push |
36 | +float16 HELPER(advsimd_rinth_exact)(float16 x, void *fp_status) | 40 | + * operations. |
37 | +{ | 41 | + */ |
38 | + return float16_round_to_int(x, fp_status); | 42 | + iort_node_offset = sizeof(*iort); |
39 | +} | 43 | + iort->node_offset = cpu_to_le32(iort_node_offset); |
40 | + | 44 | |
41 | +float16 HELPER(advsimd_rinth)(float16 x, void *fp_status) | 45 | /* ITS group node */ |
42 | +{ | 46 | node_size = sizeof(*its) + sizeof(uint32_t); |
43 | + int old_flags = get_float_exception_flags(fp_status), new_flags; | 47 | @@ -XXX,XX +XXX,XX @@ build_iort(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) |
44 | + float16 ret; | 48 | int irq = vms->irqmap[VIRT_SMMU]; |
45 | + | 49 | |
46 | + ret = float16_round_to_int(x, fp_status); | 50 | /* SMMUv3 node */ |
47 | + | 51 | - smmu_offset = iort->node_offset + node_size; |
48 | + /* Suppress any inexact exceptions the conversion produced */ | 52 | + smmu_offset = iort_node_offset + node_size; |
49 | + if (!(old_flags & float_flag_inexact)) { | 53 | node_size = sizeof(*smmu) + sizeof(*idmap); |
50 | + new_flags = get_float_exception_flags(fp_status); | 54 | iort_length += node_size; |
51 | + set_float_exception_flags(new_flags & ~float_flag_inexact, fp_status); | 55 | smmu = acpi_data_push(table_data, node_size); |
52 | + } | 56 | @@ -XXX,XX +XXX,XX @@ build_iort(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) |
53 | + | 57 | idmap->id_count = cpu_to_le32(0xFFFF); |
54 | + return ret; | 58 | idmap->output_base = 0; |
55 | +} | 59 | /* output IORT node is the ITS group node (the first node) */ |
56 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 60 | - idmap->output_reference = cpu_to_le32(iort->node_offset); |
57 | index XXXXXXX..XXXXXXX 100644 | 61 | + idmap->output_reference = cpu_to_le32(iort_node_offset); |
58 | --- a/target/arm/translate-a64.c | ||
59 | +++ b/target/arm/translate-a64.c | ||
60 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | ||
61 | */ | ||
62 | static void disas_simd_two_reg_misc_fp16(DisasContext *s, uint32_t insn) | ||
63 | { | ||
64 | - int fpop, opcode, a; | ||
65 | + int fpop, opcode, a, u; | ||
66 | + int rn, rd; | ||
67 | + bool is_q; | ||
68 | + bool is_scalar; | ||
69 | + bool only_in_vector = false; | ||
70 | + | ||
71 | + int pass; | ||
72 | + TCGv_i32 tcg_rmode = NULL; | ||
73 | + TCGv_ptr tcg_fpstatus = NULL; | ||
74 | + bool need_rmode = false; | ||
75 | + int rmode; | ||
76 | |||
77 | if (!arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
78 | unallocated_encoding(s); | ||
79 | return; | ||
80 | } | 62 | } |
81 | 63 | ||
82 | - if (!fp_access_check(s)) { | 64 | /* Root Complex Node */ |
83 | - return; | 65 | @@ -XXX,XX +XXX,XX @@ build_iort(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) |
84 | - } | 66 | idmap->output_reference = cpu_to_le32(smmu_offset); |
85 | + rd = extract32(insn, 0, 5); | 67 | } else { |
86 | + rn = extract32(insn, 5, 5); | 68 | /* output IORT node is the ITS group node (the first node) */ |
87 | 69 | - idmap->output_reference = cpu_to_le32(iort->node_offset); | |
88 | - opcode = extract32(insn, 12, 4); | 70 | + idmap->output_reference = cpu_to_le32(iort_node_offset); |
89 | a = extract32(insn, 23, 1); | ||
90 | + u = extract32(insn, 29, 1); | ||
91 | + is_scalar = extract32(insn, 28, 1); | ||
92 | + is_q = extract32(insn, 30, 1); | ||
93 | + | ||
94 | + opcode = extract32(insn, 12, 5); | ||
95 | fpop = deposit32(opcode, 5, 1, a); | ||
96 | + fpop = deposit32(fpop, 6, 1, u); | ||
97 | |||
98 | switch (fpop) { | ||
99 | + case 0x18: /* FRINTN */ | ||
100 | + need_rmode = true; | ||
101 | + only_in_vector = true; | ||
102 | + rmode = FPROUNDING_TIEEVEN; | ||
103 | + break; | ||
104 | + case 0x19: /* FRINTM */ | ||
105 | + need_rmode = true; | ||
106 | + only_in_vector = true; | ||
107 | + rmode = FPROUNDING_NEGINF; | ||
108 | + break; | ||
109 | + case 0x38: /* FRINTP */ | ||
110 | + need_rmode = true; | ||
111 | + only_in_vector = true; | ||
112 | + rmode = FPROUNDING_POSINF; | ||
113 | + break; | ||
114 | + case 0x39: /* FRINTZ */ | ||
115 | + need_rmode = true; | ||
116 | + only_in_vector = true; | ||
117 | + rmode = FPROUNDING_ZERO; | ||
118 | + break; | ||
119 | + case 0x58: /* FRINTA */ | ||
120 | + need_rmode = true; | ||
121 | + only_in_vector = true; | ||
122 | + rmode = FPROUNDING_TIEAWAY; | ||
123 | + break; | ||
124 | + case 0x59: /* FRINTX */ | ||
125 | + case 0x79: /* FRINTI */ | ||
126 | + only_in_vector = true; | ||
127 | + /* current rounding mode */ | ||
128 | + break; | ||
129 | default: | ||
130 | fprintf(stderr, "%s: insn %#04x fpop %#2x\n", __func__, insn, fpop); | ||
131 | g_assert_not_reached(); | ||
132 | } | 71 | } |
133 | 72 | ||
134 | + | 73 | + /* |
135 | + /* Check additional constraints for the scalar encoding */ | 74 | + * Update the pointer address in case table_data->data moves during above |
136 | + if (is_scalar) { | 75 | + * acpi_data_push operations. |
137 | + if (!is_q) { | 76 | + */ |
138 | + unallocated_encoding(s); | 77 | + iort = (AcpiIortTable *)(table_data->data + iort_start); |
139 | + return; | 78 | iort->length = cpu_to_le32(iort_length); |
140 | + } | 79 | |
141 | + /* FRINTxx is only in the vector form */ | 80 | build_header(linker, table_data, (void *)(table_data->data + iort_start), |
142 | + if (only_in_vector) { | ||
143 | + unallocated_encoding(s); | ||
144 | + return; | ||
145 | + } | ||
146 | + } | ||
147 | + | ||
148 | + if (!fp_access_check(s)) { | ||
149 | + return; | ||
150 | + } | ||
151 | + | ||
152 | + if (need_rmode) { | ||
153 | + tcg_fpstatus = get_fpstatus_ptr(true); | ||
154 | + } | ||
155 | + | ||
156 | + if (need_rmode) { | ||
157 | + tcg_rmode = tcg_const_i32(arm_rmode_to_sf(rmode)); | ||
158 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, tcg_fpstatus); | ||
159 | + } | ||
160 | + | ||
161 | + if (is_scalar) { | ||
162 | + /* no operations yet */ | ||
163 | + } else { | ||
164 | + for (pass = 0; pass < (is_q ? 8 : 4); pass++) { | ||
165 | + TCGv_i32 tcg_op = tcg_temp_new_i32(); | ||
166 | + TCGv_i32 tcg_res = tcg_temp_new_i32(); | ||
167 | + | ||
168 | + read_vec_element_i32(s, tcg_op, rn, pass, MO_16); | ||
169 | + | ||
170 | + switch (fpop) { | ||
171 | + case 0x18: /* FRINTN */ | ||
172 | + case 0x19: /* FRINTM */ | ||
173 | + case 0x38: /* FRINTP */ | ||
174 | + case 0x39: /* FRINTZ */ | ||
175 | + case 0x58: /* FRINTA */ | ||
176 | + case 0x79: /* FRINTI */ | ||
177 | + gen_helper_advsimd_rinth(tcg_res, tcg_op, tcg_fpstatus); | ||
178 | + break; | ||
179 | + case 0x59: /* FRINTX */ | ||
180 | + gen_helper_advsimd_rinth_exact(tcg_res, tcg_op, tcg_fpstatus); | ||
181 | + break; | ||
182 | + default: | ||
183 | + g_assert_not_reached(); | ||
184 | + } | ||
185 | + | ||
186 | + write_vec_element_i32(s, tcg_res, rd, pass, MO_16); | ||
187 | + | ||
188 | + tcg_temp_free_i32(tcg_res); | ||
189 | + tcg_temp_free_i32(tcg_op); | ||
190 | + } | ||
191 | + | ||
192 | + clear_vec_high(s, is_q, rd); | ||
193 | + } | ||
194 | + | ||
195 | + if (tcg_rmode) { | ||
196 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, tcg_fpstatus); | ||
197 | + tcg_temp_free_i32(tcg_rmode); | ||
198 | + } | ||
199 | + | ||
200 | + if (tcg_fpstatus) { | ||
201 | + tcg_temp_free_ptr(tcg_fpstatus); | ||
202 | + } | ||
203 | } | ||
204 | |||
205 | /* AdvSIMD scalar x indexed element | ||
206 | -- | 81 | -- |
207 | 2.16.2 | 82 | 2.17.1 |
208 | 83 | ||
209 | 84 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Alex Bennée <alex.bennee@linaro.org> | ||
2 | 1 | ||
3 | This covers all the floating point convert operations. | ||
4 | |||
5 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20180227143852.11175-19-alex.bennee@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/helper-a64.h | 2 ++ | ||
11 | target/arm/helper-a64.c | 32 +++++++++++++++++ | ||
12 | target/arm/translate-a64.c | 85 +++++++++++++++++++++++++++++++++++++++++++++- | ||
13 | 3 files changed, 118 insertions(+), 1 deletion(-) | ||
14 | |||
15 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/helper-a64.h | ||
18 | +++ b/target/arm/helper-a64.h | ||
19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(advsimd_mulx2h, i32, i32, i32, ptr) | ||
20 | DEF_HELPER_4(advsimd_muladd2h, i32, i32, i32, i32, ptr) | ||
21 | DEF_HELPER_2(advsimd_rinth_exact, f16, f16, ptr) | ||
22 | DEF_HELPER_2(advsimd_rinth, f16, f16, ptr) | ||
23 | +DEF_HELPER_2(advsimd_f16tosinth, i32, f16, ptr) | ||
24 | +DEF_HELPER_2(advsimd_f16touinth, i32, f16, ptr) | ||
25 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/target/arm/helper-a64.c | ||
28 | +++ b/target/arm/helper-a64.c | ||
29 | @@ -XXX,XX +XXX,XX @@ float16 HELPER(advsimd_rinth)(float16 x, void *fp_status) | ||
30 | |||
31 | return ret; | ||
32 | } | ||
33 | + | ||
34 | +/* | ||
35 | + * Half-precision floating point conversion functions | ||
36 | + * | ||
37 | + * There are a multitude of conversion functions with various | ||
38 | + * different rounding modes. This is dealt with by the calling code | ||
39 | + * setting the mode appropriately before calling the helper. | ||
40 | + */ | ||
41 | + | ||
42 | +uint32_t HELPER(advsimd_f16tosinth)(float16 a, void *fpstp) | ||
43 | +{ | ||
44 | + float_status *fpst = fpstp; | ||
45 | + | ||
46 | + /* Invalid if we are passed a NaN */ | ||
47 | + if (float16_is_any_nan(a)) { | ||
48 | + float_raise(float_flag_invalid, fpst); | ||
49 | + return 0; | ||
50 | + } | ||
51 | + return float16_to_int16(a, fpst); | ||
52 | +} | ||
53 | + | ||
54 | +uint32_t HELPER(advsimd_f16touinth)(float16 a, void *fpstp) | ||
55 | +{ | ||
56 | + float_status *fpst = fpstp; | ||
57 | + | ||
58 | + /* Invalid if we are passed a NaN */ | ||
59 | + if (float16_is_any_nan(a)) { | ||
60 | + float_raise(float_flag_invalid, fpst); | ||
61 | + return 0; | ||
62 | + } | ||
63 | + return float16_to_uint16(a, fpst); | ||
64 | +} | ||
65 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/target/arm/translate-a64.c | ||
68 | +++ b/target/arm/translate-a64.c | ||
69 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc_fp16(DisasContext *s, uint32_t insn) | ||
70 | only_in_vector = true; | ||
71 | /* current rounding mode */ | ||
72 | break; | ||
73 | + case 0x1a: /* FCVTNS */ | ||
74 | + need_rmode = true; | ||
75 | + rmode = FPROUNDING_TIEEVEN; | ||
76 | + break; | ||
77 | + case 0x1b: /* FCVTMS */ | ||
78 | + need_rmode = true; | ||
79 | + rmode = FPROUNDING_NEGINF; | ||
80 | + break; | ||
81 | + case 0x1c: /* FCVTAS */ | ||
82 | + need_rmode = true; | ||
83 | + rmode = FPROUNDING_TIEAWAY; | ||
84 | + break; | ||
85 | + case 0x3a: /* FCVTPS */ | ||
86 | + need_rmode = true; | ||
87 | + rmode = FPROUNDING_POSINF; | ||
88 | + break; | ||
89 | + case 0x3b: /* FCVTZS */ | ||
90 | + need_rmode = true; | ||
91 | + rmode = FPROUNDING_ZERO; | ||
92 | + break; | ||
93 | + case 0x5a: /* FCVTNU */ | ||
94 | + need_rmode = true; | ||
95 | + rmode = FPROUNDING_TIEEVEN; | ||
96 | + break; | ||
97 | + case 0x5b: /* FCVTMU */ | ||
98 | + need_rmode = true; | ||
99 | + rmode = FPROUNDING_NEGINF; | ||
100 | + break; | ||
101 | + case 0x5c: /* FCVTAU */ | ||
102 | + need_rmode = true; | ||
103 | + rmode = FPROUNDING_TIEAWAY; | ||
104 | + break; | ||
105 | + case 0x7a: /* FCVTPU */ | ||
106 | + need_rmode = true; | ||
107 | + rmode = FPROUNDING_POSINF; | ||
108 | + break; | ||
109 | + case 0x7b: /* FCVTZU */ | ||
110 | + need_rmode = true; | ||
111 | + rmode = FPROUNDING_ZERO; | ||
112 | + break; | ||
113 | default: | ||
114 | fprintf(stderr, "%s: insn %#04x fpop %#2x\n", __func__, insn, fpop); | ||
115 | g_assert_not_reached(); | ||
116 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc_fp16(DisasContext *s, uint32_t insn) | ||
117 | } | ||
118 | |||
119 | if (is_scalar) { | ||
120 | - /* no operations yet */ | ||
121 | + TCGv_i32 tcg_op = tcg_temp_new_i32(); | ||
122 | + TCGv_i32 tcg_res = tcg_temp_new_i32(); | ||
123 | + | ||
124 | + read_vec_element_i32(s, tcg_op, rn, 0, MO_16); | ||
125 | + | ||
126 | + switch (fpop) { | ||
127 | + case 0x1a: /* FCVTNS */ | ||
128 | + case 0x1b: /* FCVTMS */ | ||
129 | + case 0x1c: /* FCVTAS */ | ||
130 | + case 0x3a: /* FCVTPS */ | ||
131 | + case 0x3b: /* FCVTZS */ | ||
132 | + gen_helper_advsimd_f16tosinth(tcg_res, tcg_op, tcg_fpstatus); | ||
133 | + break; | ||
134 | + case 0x5a: /* FCVTNU */ | ||
135 | + case 0x5b: /* FCVTMU */ | ||
136 | + case 0x5c: /* FCVTAU */ | ||
137 | + case 0x7a: /* FCVTPU */ | ||
138 | + case 0x7b: /* FCVTZU */ | ||
139 | + gen_helper_advsimd_f16touinth(tcg_res, tcg_op, tcg_fpstatus); | ||
140 | + break; | ||
141 | + default: | ||
142 | + g_assert_not_reached(); | ||
143 | + } | ||
144 | + | ||
145 | + /* limit any sign extension going on */ | ||
146 | + tcg_gen_andi_i32(tcg_res, tcg_res, 0xffff); | ||
147 | + write_fp_sreg(s, rd, tcg_res); | ||
148 | + | ||
149 | + tcg_temp_free_i32(tcg_res); | ||
150 | + tcg_temp_free_i32(tcg_op); | ||
151 | } else { | ||
152 | for (pass = 0; pass < (is_q ? 8 : 4); pass++) { | ||
153 | TCGv_i32 tcg_op = tcg_temp_new_i32(); | ||
154 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc_fp16(DisasContext *s, uint32_t insn) | ||
155 | read_vec_element_i32(s, tcg_op, rn, pass, MO_16); | ||
156 | |||
157 | switch (fpop) { | ||
158 | + case 0x1a: /* FCVTNS */ | ||
159 | + case 0x1b: /* FCVTMS */ | ||
160 | + case 0x1c: /* FCVTAS */ | ||
161 | + case 0x3a: /* FCVTPS */ | ||
162 | + case 0x3b: /* FCVTZS */ | ||
163 | + gen_helper_advsimd_f16tosinth(tcg_res, tcg_op, tcg_fpstatus); | ||
164 | + break; | ||
165 | + case 0x5a: /* FCVTNU */ | ||
166 | + case 0x5b: /* FCVTMU */ | ||
167 | + case 0x5c: /* FCVTAU */ | ||
168 | + case 0x7a: /* FCVTPU */ | ||
169 | + case 0x7b: /* FCVTZU */ | ||
170 | + gen_helper_advsimd_f16touinth(tcg_res, tcg_op, tcg_fpstatus); | ||
171 | + break; | ||
172 | case 0x18: /* FRINTN */ | ||
173 | case 0x19: /* FRINTM */ | ||
174 | case 0x38: /* FRINTP */ | ||
175 | -- | ||
176 | 2.16.2 | ||
177 | |||
178 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Alex Bennée <alex.bennee@linaro.org> | ||
2 | 1 | ||
3 | I've re-factored the handle_simd_intfp_conv helper to properly handle | ||
4 | half-precision as well as call plain conversion helpers when we are | ||
5 | not doing fixed point conversion. | ||
6 | |||
7 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20180227143852.11175-21-alex.bennee@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/helper.h | 10 ++++ | ||
13 | target/arm/helper.c | 4 ++ | ||
14 | target/arm/translate-a64.c | 122 ++++++++++++++++++++++++++++++++++----------- | ||
15 | 3 files changed, 108 insertions(+), 28 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/helper.h | ||
20 | +++ b/target/arm/helper.h | ||
21 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(vfp_cmped, void, f64, f64, env) | ||
22 | DEF_HELPER_2(vfp_fcvtds, f64, f32, env) | ||
23 | DEF_HELPER_2(vfp_fcvtsd, f32, f64, env) | ||
24 | |||
25 | +DEF_HELPER_2(vfp_uitoh, f16, i32, ptr) | ||
26 | DEF_HELPER_2(vfp_uitos, f32, i32, ptr) | ||
27 | DEF_HELPER_2(vfp_uitod, f64, i32, ptr) | ||
28 | +DEF_HELPER_2(vfp_sitoh, f16, i32, ptr) | ||
29 | DEF_HELPER_2(vfp_sitos, f32, i32, ptr) | ||
30 | DEF_HELPER_2(vfp_sitod, f64, i32, ptr) | ||
31 | |||
32 | +DEF_HELPER_2(vfp_touih, i32, f16, ptr) | ||
33 | DEF_HELPER_2(vfp_touis, i32, f32, ptr) | ||
34 | DEF_HELPER_2(vfp_touid, i32, f64, ptr) | ||
35 | +DEF_HELPER_2(vfp_touizh, i32, f16, ptr) | ||
36 | DEF_HELPER_2(vfp_touizs, i32, f32, ptr) | ||
37 | DEF_HELPER_2(vfp_touizd, i32, f64, ptr) | ||
38 | +DEF_HELPER_2(vfp_tosih, i32, f16, ptr) | ||
39 | DEF_HELPER_2(vfp_tosis, i32, f32, ptr) | ||
40 | DEF_HELPER_2(vfp_tosid, i32, f64, ptr) | ||
41 | +DEF_HELPER_2(vfp_tosizh, i32, f16, ptr) | ||
42 | DEF_HELPER_2(vfp_tosizs, i32, f32, ptr) | ||
43 | DEF_HELPER_2(vfp_tosizd, i32, f64, ptr) | ||
44 | |||
45 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(vfp_toshd_round_to_zero, i64, f64, i32, ptr) | ||
46 | DEF_HELPER_3(vfp_tosld_round_to_zero, i64, f64, i32, ptr) | ||
47 | DEF_HELPER_3(vfp_touhd_round_to_zero, i64, f64, i32, ptr) | ||
48 | DEF_HELPER_3(vfp_tould_round_to_zero, i64, f64, i32, ptr) | ||
49 | +DEF_HELPER_3(vfp_toulh, i32, f16, i32, ptr) | ||
50 | +DEF_HELPER_3(vfp_toslh, i32, f16, i32, ptr) | ||
51 | DEF_HELPER_3(vfp_toshs, i32, f32, i32, ptr) | ||
52 | DEF_HELPER_3(vfp_tosls, i32, f32, i32, ptr) | ||
53 | DEF_HELPER_3(vfp_tosqs, i64, f32, i32, ptr) | ||
54 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(vfp_sqtod, f64, i64, i32, ptr) | ||
55 | DEF_HELPER_3(vfp_uhtod, f64, i64, i32, ptr) | ||
56 | DEF_HELPER_3(vfp_ultod, f64, i64, i32, ptr) | ||
57 | DEF_HELPER_3(vfp_uqtod, f64, i64, i32, ptr) | ||
58 | +DEF_HELPER_3(vfp_sltoh, f16, i32, i32, ptr) | ||
59 | +DEF_HELPER_3(vfp_ultoh, f16, i32, i32, ptr) | ||
60 | |||
61 | DEF_HELPER_FLAGS_2(set_rmode, TCG_CALL_NO_RWG, i32, i32, ptr) | ||
62 | DEF_HELPER_FLAGS_2(set_neon_rmode, TCG_CALL_NO_RWG, i32, i32, env) | ||
63 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/target/arm/helper.c | ||
66 | +++ b/target/arm/helper.c | ||
67 | @@ -XXX,XX +XXX,XX @@ CONV_ITOF(vfp_##name##to##p, fsz, sign) \ | ||
68 | CONV_FTOI(vfp_to##name##p, fsz, sign, ) \ | ||
69 | CONV_FTOI(vfp_to##name##z##p, fsz, sign, _round_to_zero) | ||
70 | |||
71 | +FLOAT_CONVS(si, h, 16, ) | ||
72 | FLOAT_CONVS(si, s, 32, ) | ||
73 | FLOAT_CONVS(si, d, 64, ) | ||
74 | +FLOAT_CONVS(ui, h, 16, u) | ||
75 | FLOAT_CONVS(ui, s, 32, u) | ||
76 | FLOAT_CONVS(ui, d, 64, u) | ||
77 | |||
78 | @@ -XXX,XX +XXX,XX @@ VFP_CONV_FIX_A64(sq, s, 32, 64, int64) | ||
79 | VFP_CONV_FIX(uh, s, 32, 32, uint16) | ||
80 | VFP_CONV_FIX(ul, s, 32, 32, uint32) | ||
81 | VFP_CONV_FIX_A64(uq, s, 32, 64, uint64) | ||
82 | +VFP_CONV_FIX_A64(sl, h, 16, 32, int32) | ||
83 | +VFP_CONV_FIX_A64(ul, h, 16, 32, uint32) | ||
84 | #undef VFP_CONV_FIX | ||
85 | #undef VFP_CONV_FIX_FLOAT | ||
86 | #undef VFP_CONV_FLOAT_FIX_ROUND | ||
87 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
88 | index XXXXXXX..XXXXXXX 100644 | ||
89 | --- a/target/arm/translate-a64.c | ||
90 | +++ b/target/arm/translate-a64.c | ||
91 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_intfp_conv(DisasContext *s, int rd, int rn, | ||
92 | int elements, int is_signed, | ||
93 | int fracbits, int size) | ||
94 | { | ||
95 | - bool is_double = size == 3 ? true : false; | ||
96 | - TCGv_ptr tcg_fpst = get_fpstatus_ptr(false); | ||
97 | - TCGv_i32 tcg_shift = tcg_const_i32(fracbits); | ||
98 | - TCGv_i64 tcg_int = tcg_temp_new_i64(); | ||
99 | + TCGv_ptr tcg_fpst = get_fpstatus_ptr(size == MO_16); | ||
100 | + TCGv_i32 tcg_shift = NULL; | ||
101 | + | ||
102 | TCGMemOp mop = size | (is_signed ? MO_SIGN : 0); | ||
103 | int pass; | ||
104 | |||
105 | - for (pass = 0; pass < elements; pass++) { | ||
106 | - read_vec_element(s, tcg_int, rn, pass, mop); | ||
107 | + if (fracbits || size == MO_64) { | ||
108 | + tcg_shift = tcg_const_i32(fracbits); | ||
109 | + } | ||
110 | + | ||
111 | + if (size == MO_64) { | ||
112 | + TCGv_i64 tcg_int64 = tcg_temp_new_i64(); | ||
113 | + TCGv_i64 tcg_double = tcg_temp_new_i64(); | ||
114 | + | ||
115 | + for (pass = 0; pass < elements; pass++) { | ||
116 | + read_vec_element(s, tcg_int64, rn, pass, mop); | ||
117 | |||
118 | - if (is_double) { | ||
119 | - TCGv_i64 tcg_double = tcg_temp_new_i64(); | ||
120 | if (is_signed) { | ||
121 | - gen_helper_vfp_sqtod(tcg_double, tcg_int, | ||
122 | + gen_helper_vfp_sqtod(tcg_double, tcg_int64, | ||
123 | tcg_shift, tcg_fpst); | ||
124 | } else { | ||
125 | - gen_helper_vfp_uqtod(tcg_double, tcg_int, | ||
126 | + gen_helper_vfp_uqtod(tcg_double, tcg_int64, | ||
127 | tcg_shift, tcg_fpst); | ||
128 | } | ||
129 | if (elements == 1) { | ||
130 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_intfp_conv(DisasContext *s, int rd, int rn, | ||
131 | } else { | ||
132 | write_vec_element(s, tcg_double, rd, pass, MO_64); | ||
133 | } | ||
134 | - tcg_temp_free_i64(tcg_double); | ||
135 | - } else { | ||
136 | - TCGv_i32 tcg_single = tcg_temp_new_i32(); | ||
137 | - if (is_signed) { | ||
138 | - gen_helper_vfp_sqtos(tcg_single, tcg_int, | ||
139 | - tcg_shift, tcg_fpst); | ||
140 | - } else { | ||
141 | - gen_helper_vfp_uqtos(tcg_single, tcg_int, | ||
142 | - tcg_shift, tcg_fpst); | ||
143 | - } | ||
144 | - if (elements == 1) { | ||
145 | - write_fp_sreg(s, rd, tcg_single); | ||
146 | - } else { | ||
147 | - write_vec_element_i32(s, tcg_single, rd, pass, MO_32); | ||
148 | - } | ||
149 | - tcg_temp_free_i32(tcg_single); | ||
150 | } | ||
151 | + | ||
152 | + tcg_temp_free_i64(tcg_int64); | ||
153 | + tcg_temp_free_i64(tcg_double); | ||
154 | + | ||
155 | + } else { | ||
156 | + TCGv_i32 tcg_int32 = tcg_temp_new_i32(); | ||
157 | + TCGv_i32 tcg_float = tcg_temp_new_i32(); | ||
158 | + | ||
159 | + for (pass = 0; pass < elements; pass++) { | ||
160 | + read_vec_element_i32(s, tcg_int32, rn, pass, mop); | ||
161 | + | ||
162 | + switch (size) { | ||
163 | + case MO_32: | ||
164 | + if (fracbits) { | ||
165 | + if (is_signed) { | ||
166 | + gen_helper_vfp_sltos(tcg_float, tcg_int32, | ||
167 | + tcg_shift, tcg_fpst); | ||
168 | + } else { | ||
169 | + gen_helper_vfp_ultos(tcg_float, tcg_int32, | ||
170 | + tcg_shift, tcg_fpst); | ||
171 | + } | ||
172 | + } else { | ||
173 | + if (is_signed) { | ||
174 | + gen_helper_vfp_sitos(tcg_float, tcg_int32, tcg_fpst); | ||
175 | + } else { | ||
176 | + gen_helper_vfp_uitos(tcg_float, tcg_int32, tcg_fpst); | ||
177 | + } | ||
178 | + } | ||
179 | + break; | ||
180 | + case MO_16: | ||
181 | + if (fracbits) { | ||
182 | + if (is_signed) { | ||
183 | + gen_helper_vfp_sltoh(tcg_float, tcg_int32, | ||
184 | + tcg_shift, tcg_fpst); | ||
185 | + } else { | ||
186 | + gen_helper_vfp_ultoh(tcg_float, tcg_int32, | ||
187 | + tcg_shift, tcg_fpst); | ||
188 | + } | ||
189 | + } else { | ||
190 | + if (is_signed) { | ||
191 | + gen_helper_vfp_sitoh(tcg_float, tcg_int32, tcg_fpst); | ||
192 | + } else { | ||
193 | + gen_helper_vfp_uitoh(tcg_float, tcg_int32, tcg_fpst); | ||
194 | + } | ||
195 | + } | ||
196 | + break; | ||
197 | + default: | ||
198 | + g_assert_not_reached(); | ||
199 | + } | ||
200 | + | ||
201 | + if (elements == 1) { | ||
202 | + write_fp_sreg(s, rd, tcg_float); | ||
203 | + } else { | ||
204 | + write_vec_element_i32(s, tcg_float, rd, pass, size); | ||
205 | + } | ||
206 | + } | ||
207 | + | ||
208 | + tcg_temp_free_i32(tcg_int32); | ||
209 | + tcg_temp_free_i32(tcg_float); | ||
210 | } | ||
211 | |||
212 | - tcg_temp_free_i64(tcg_int); | ||
213 | tcg_temp_free_ptr(tcg_fpst); | ||
214 | - tcg_temp_free_i32(tcg_shift); | ||
215 | + if (tcg_shift) { | ||
216 | + tcg_temp_free_i32(tcg_shift); | ||
217 | + } | ||
218 | |||
219 | clear_vec_high(s, elements << size == 16, rd); | ||
220 | } | ||
221 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc_fp16(DisasContext *s, uint32_t insn) | ||
222 | rn = extract32(insn, 5, 5); | ||
223 | |||
224 | switch (fpop) { | ||
225 | + case 0x1d: /* SCVTF */ | ||
226 | + case 0x5d: /* UCVTF */ | ||
227 | + { | ||
228 | + int elements; | ||
229 | + | ||
230 | + if (is_scalar) { | ||
231 | + elements = 1; | ||
232 | + } else { | ||
233 | + elements = (is_q ? 8 : 4); | ||
234 | + } | ||
235 | + | ||
236 | + if (!fp_access_check(s)) { | ||
237 | + return; | ||
238 | + } | ||
239 | + handle_simd_intfp_conv(s, rd, rn, elements, !u, 0, MO_16); | ||
240 | + return; | ||
241 | + } | ||
242 | break; | ||
243 | case 0x2c: /* FCMGT (zero) */ | ||
244 | case 0x2d: /* FCMEQ (zero) */ | ||
245 | -- | ||
246 | 2.16.2 | ||
247 | |||
248 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Alex Bennée <alex.bennee@linaro.org> | ||
2 | 1 | ||
3 | Now we have added f16 during the re-factoring we can simply call the | ||
4 | helper. | ||
5 | |||
6 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20180227143852.11175-24-alex.bennee@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/translate-a64.c | 8 ++++++++ | ||
12 | 1 file changed, 8 insertions(+) | ||
13 | |||
14 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/translate-a64.c | ||
17 | +++ b/target/arm/translate-a64.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc_fp16(DisasContext *s, uint32_t insn) | ||
19 | case 0x6d: /* FCMLE (zero) */ | ||
20 | handle_2misc_fcmp_zero(s, fpop, is_scalar, 0, is_q, MO_16, rn, rd); | ||
21 | return; | ||
22 | + case 0x3d: /* FRECPE */ | ||
23 | + break; | ||
24 | case 0x18: /* FRINTN */ | ||
25 | need_rmode = true; | ||
26 | only_in_vector = true; | ||
27 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc_fp16(DisasContext *s, uint32_t insn) | ||
28 | case 0x3b: /* FCVTZS */ | ||
29 | gen_helper_advsimd_f16tosinth(tcg_res, tcg_op, tcg_fpstatus); | ||
30 | break; | ||
31 | + case 0x3d: /* FRECPE */ | ||
32 | + gen_helper_recpe_f16(tcg_res, tcg_op, tcg_fpstatus); | ||
33 | + break; | ||
34 | case 0x5a: /* FCVTNU */ | ||
35 | case 0x5b: /* FCVTMU */ | ||
36 | case 0x5c: /* FCVTAU */ | ||
37 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc_fp16(DisasContext *s, uint32_t insn) | ||
38 | case 0x3b: /* FCVTZS */ | ||
39 | gen_helper_advsimd_f16tosinth(tcg_res, tcg_op, tcg_fpstatus); | ||
40 | break; | ||
41 | + case 0x3d: /* FRECPE */ | ||
42 | + gen_helper_recpe_f16(tcg_res, tcg_op, tcg_fpstatus); | ||
43 | + break; | ||
44 | case 0x5a: /* FCVTNU */ | ||
45 | case 0x5b: /* FCVTMU */ | ||
46 | case 0x5c: /* FCVTAU */ | ||
47 | -- | ||
48 | 2.16.2 | ||
49 | |||
50 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | From: Shannon Zhao <zhaoshenglong@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | This includes FMOV, FABS, FNEG, FSQRT and FRINT[NPMZAXI]. We re-use | 3 | kvm_irqchip_create called by kvm_init will call kvm_init_irq_routing to |
4 | existing helpers to achieve this. | 4 | initialize global capability variables. If we call kvm_init_irq_routing in |
5 | GIC realize function, previous allocated memory will leak. | ||
5 | 6 | ||
6 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | 7 | Fix this by deleting the unnecessary call. |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | |
8 | Message-id: 20180227143852.11175-32-alex.bennee@linaro.org | 9 | Signed-off-by: Shannon Zhao <zhaoshenglong@huawei.com> |
10 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
11 | Message-id: 1527750994-14360-1-git-send-email-zhaoshenglong@huawei.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 13 | --- |
11 | target/arm/translate-a64.c | 71 ++++++++++++++++++++++++++++++++++++++++++++++ | 14 | hw/intc/arm_gic_kvm.c | 1 - |
12 | 1 file changed, 71 insertions(+) | 15 | hw/intc/arm_gicv3_kvm.c | 1 - |
16 | 2 files changed, 2 deletions(-) | ||
13 | 17 | ||
14 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 18 | diff --git a/hw/intc/arm_gic_kvm.c b/hw/intc/arm_gic_kvm.c |
15 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate-a64.c | 20 | --- a/hw/intc/arm_gic_kvm.c |
17 | +++ b/target/arm/translate-a64.c | 21 | +++ b/hw/intc/arm_gic_kvm.c |
18 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_csel(DisasContext *s, uint32_t insn) | 22 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gic_realize(DeviceState *dev, Error **errp) |
19 | tcg_temp_free_i64(t_true); | 23 | |
20 | } | 24 | if (kvm_has_gsi_routing()) { |
21 | 25 | /* set up irq routing */ | |
22 | +/* Floating-point data-processing (1 source) - half precision */ | 26 | - kvm_init_irq_routing(kvm_state); |
23 | +static void handle_fp_1src_half(DisasContext *s, int opcode, int rd, int rn) | 27 | for (i = 0; i < s->num_irq - GIC_INTERNAL; ++i) { |
24 | +{ | 28 | kvm_irqchip_add_irq_route(kvm_state, i, 0, i); |
25 | + TCGv_ptr fpst = NULL; | 29 | } |
26 | + TCGv_i32 tcg_op = tcg_temp_new_i32(); | 30 | diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c |
27 | + TCGv_i32 tcg_res = tcg_temp_new_i32(); | 31 | index XXXXXXX..XXXXXXX 100644 |
28 | + | 32 | --- a/hw/intc/arm_gicv3_kvm.c |
29 | + read_vec_element_i32(s, tcg_op, rn, 0, MO_16); | 33 | +++ b/hw/intc/arm_gicv3_kvm.c |
30 | + | 34 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_realize(DeviceState *dev, Error **errp) |
31 | + switch (opcode) { | 35 | |
32 | + case 0x0: /* FMOV */ | 36 | if (kvm_has_gsi_routing()) { |
33 | + tcg_gen_mov_i32(tcg_res, tcg_op); | 37 | /* set up irq routing */ |
34 | + break; | 38 | - kvm_init_irq_routing(kvm_state); |
35 | + case 0x1: /* FABS */ | 39 | for (i = 0; i < s->num_irq - GIC_INTERNAL; ++i) { |
36 | + tcg_gen_andi_i32(tcg_res, tcg_op, 0x7fff); | 40 | kvm_irqchip_add_irq_route(kvm_state, i, 0, i); |
37 | + break; | ||
38 | + case 0x2: /* FNEG */ | ||
39 | + tcg_gen_xori_i32(tcg_res, tcg_op, 0x8000); | ||
40 | + break; | ||
41 | + case 0x3: /* FSQRT */ | ||
42 | + gen_helper_sqrt_f16(tcg_res, tcg_op, cpu_env); | ||
43 | + break; | ||
44 | + case 0x8: /* FRINTN */ | ||
45 | + case 0x9: /* FRINTP */ | ||
46 | + case 0xa: /* FRINTM */ | ||
47 | + case 0xb: /* FRINTZ */ | ||
48 | + case 0xc: /* FRINTA */ | ||
49 | + { | ||
50 | + TCGv_i32 tcg_rmode = tcg_const_i32(arm_rmode_to_sf(opcode & 7)); | ||
51 | + fpst = get_fpstatus_ptr(true); | ||
52 | + | ||
53 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
54 | + gen_helper_advsimd_rinth(tcg_res, tcg_op, fpst); | ||
55 | + | ||
56 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
57 | + tcg_temp_free_i32(tcg_rmode); | ||
58 | + break; | ||
59 | + } | ||
60 | + case 0xe: /* FRINTX */ | ||
61 | + fpst = get_fpstatus_ptr(true); | ||
62 | + gen_helper_advsimd_rinth_exact(tcg_res, tcg_op, fpst); | ||
63 | + break; | ||
64 | + case 0xf: /* FRINTI */ | ||
65 | + fpst = get_fpstatus_ptr(true); | ||
66 | + gen_helper_advsimd_rinth(tcg_res, tcg_op, fpst); | ||
67 | + break; | ||
68 | + default: | ||
69 | + abort(); | ||
70 | + } | ||
71 | + | ||
72 | + write_fp_sreg(s, rd, tcg_res); | ||
73 | + | ||
74 | + if (fpst) { | ||
75 | + tcg_temp_free_ptr(fpst); | ||
76 | + } | ||
77 | + tcg_temp_free_i32(tcg_op); | ||
78 | + tcg_temp_free_i32(tcg_res); | ||
79 | +} | ||
80 | + | ||
81 | /* Floating-point data-processing (1 source) - single precision */ | ||
82 | static void handle_fp_1src_single(DisasContext *s, int opcode, int rd, int rn) | ||
83 | { | ||
84 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_1src(DisasContext *s, uint32_t insn) | ||
85 | |||
86 | handle_fp_1src_double(s, opcode, rd, rn); | ||
87 | break; | ||
88 | + case 3: | ||
89 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_FP16)) { | ||
90 | + unallocated_encoding(s); | ||
91 | + return; | ||
92 | + } | ||
93 | + | ||
94 | + if (!fp_access_check(s)) { | ||
95 | + return; | ||
96 | + } | ||
97 | + | ||
98 | + handle_fp_1src_half(s, opcode, rd, rn); | ||
99 | + break; | ||
100 | default: | ||
101 | unallocated_encoding(s); | ||
102 | } | 41 | } |
103 | -- | 42 | -- |
104 | 2.16.2 | 43 | 2.17.1 |
105 | 44 | ||
106 | 45 | diff view generated by jsdifflib |