1 | Latest run of arm patches -- most of these are Philippe's SD card | 1 | The following changes since commit 5a67d7735d4162630769ef495cf813244fc850df: |
---|---|---|---|
2 | cleanups. I have more in my queue to review, but 32 is enough | ||
3 | patches to warrant sending out. | ||
4 | 2 | ||
5 | thanks | 3 | Merge remote-tracking branch 'remotes/berrange-gitlab/tags/tls-deps-pull-request' into staging (2021-07-02 08:22:39 +0100) |
6 | -- PMM | ||
7 | |||
8 | The following changes since commit ff8689611a1d954897d857b28f7ef404e11cfa2c: | ||
9 | |||
10 | Merge remote-tracking branch 'remotes/mcayland/tags/qemu-openbios-signed' into staging (2018-02-22 11:37:05 +0000) | ||
11 | 4 | ||
12 | are available in the Git repository at: | 5 | are available in the Git repository at: |
13 | 6 | ||
14 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20180222 | 7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210702 |
15 | 8 | ||
16 | for you to fetch changes up to 4e5cc6756586e967993187657dfcdde4e00288d9: | 9 | for you to fetch changes up to 04ea4d3cfd0a21b248ece8eb7a9436a3d9898dd8: |
17 | 10 | ||
18 | sdcard: simplify SD_SEND_OP_COND (ACMD41) (2018-02-22 15:12:54 +0000) | 11 | target/arm: Implement MVE shifts by register (2021-07-02 11:48:38 +0100) |
19 | 12 | ||
20 | ---------------------------------------------------------------- | 13 | ---------------------------------------------------------------- |
21 | * New "raspi3" machine emulating RaspberryPi 3 | 14 | target-arm queue: |
22 | * Fix bad register definitions for VMIDR and VMPIDR (which caused | 15 | * more MVE instructions |
23 | assertions for 64-bit guest CPUs with EL2 on big-endian hosts) | 16 | * hw/gpio/gpio_pwr: use shutdown function for reboot |
24 | * hw/char/stm32f2xx_usart: fix TXE/TC bit handling | 17 | * target/arm: Check NaN mode before silencing NaN |
25 | * Fix ast2500 protection register emulation | 18 | * tests: Boot and halt a Linux guest on the Raspberry Pi 2 machine |
26 | * Lots of SD card emulation cleanups and bugfixes | 19 | * hw/arm: Add basic power management to raspi. |
20 | * docs/system/arm: Add quanta-gbs-bmc, quanta-q7l1-bmc | ||
27 | 21 | ||
28 | ---------------------------------------------------------------- | 22 | ---------------------------------------------------------------- |
29 | Hugo Landau (1): | 23 | Joe Komlodi (1): |
30 | Fix ast2500 protection register emulation | 24 | target/arm: Check NaN mode before silencing NaN |
31 | 25 | ||
32 | Pekka Enberg (1): | 26 | Maxim Uvarov (1): |
33 | raspi: Add "raspi3" machine type | 27 | hw/gpio/gpio_pwr: use shutdown function for reboot |
34 | 28 | ||
35 | Peter Maydell (1): | 29 | Nolan Leake (1): |
36 | target/arm: Fix register definitions for VMIDR and VMPIDR | 30 | hw/arm: Add basic power management to raspi. |
37 | 31 | ||
38 | Philippe Mathieu-Daudé (28): | 32 | Patrick Venture (2): |
39 | hw/sd/milkymist-memcard: use qemu_log_mask() | 33 | docs/system/arm: Add quanta-q7l1-bmc reference |
40 | hw/sd/milkymist-memcard: split realize() out of SysBusDevice init() | 34 | docs/system/arm: Add quanta-gbs-bmc reference |
41 | hw/sd/milkymist-memcard: expose a SDBus and connect the SDCard to it | ||
42 | hw/sd/ssi-sd: use the SDBus API, connect the SDCard to the bus | ||
43 | sdcard: reorder SDState struct members | ||
44 | sdcard: replace DPRINTF() by trace events | ||
45 | sdcard: add a trace event for command responses | ||
46 | sdcard: replace fprintf() by qemu_hexdump() | ||
47 | sdcard: add more trace events | ||
48 | sdcard: define SDMMC_CMD_MAX instead of using the magic '64' | ||
49 | sdcard: use G_BYTE from cutils | ||
50 | sdcard: use the registerfields API to access the OCR register | ||
51 | sdcard: Don't always set the high capacity bit | ||
52 | sdcard: update the CSD CRC register regardless the CSD structure version | ||
53 | sdcard: fix the 'maximum data transfer rate' to 25MHz | ||
54 | sdcard: clean the SCR register and add few comments | ||
55 | sdcard: remove commands from unsupported old MMC specification | ||
56 | sdcard: simplify using the ldst API | ||
57 | sdcard: use the correct masked OCR in the R3 reply | ||
58 | sdcard: use the registerfields API for the CARD_STATUS register masks | ||
59 | sdcard: handle CMD54 (SDIO) | ||
60 | sdcard: handle the Security Specification commands | ||
61 | sdcard: use a more descriptive label 'unimplemented_spi_cmd' | ||
62 | sdcard: handles more commands in SPI mode | ||
63 | sdcard: check the card is in correct state for APP CMD (CMD55) | ||
64 | sdcard: warn if host uses an incorrect address for APP CMD (CMD55) | ||
65 | sdcard: simplify SEND_IF_COND (CMD8) | ||
66 | sdcard: simplify SD_SEND_OP_COND (ACMD41) | ||
67 | 35 | ||
68 | Richard Braun (1): | 36 | Peter Maydell (18): |
69 | hw/char/stm32f2xx_usart: fix TXE/TC bit handling | 37 | target/arm: Fix MVE widening/narrowing VLDR/VSTR offset calculation |
38 | target/arm: Fix bugs in MVE VRMLALDAVH, VRMLSLDAVH | ||
39 | target/arm: Make asimd_imm_const() public | ||
40 | target/arm: Use asimd_imm_const for A64 decode | ||
41 | target/arm: Use dup_const() instead of bitfield_replicate() | ||
42 | target/arm: Implement MVE logical immediate insns | ||
43 | target/arm: Implement MVE vector shift left by immediate insns | ||
44 | target/arm: Implement MVE vector shift right by immediate insns | ||
45 | target/arm: Implement MVE VSHLL | ||
46 | target/arm: Implement MVE VSRI, VSLI | ||
47 | target/arm: Implement MVE VSHRN, VRSHRN | ||
48 | target/arm: Implement MVE saturating narrowing shifts | ||
49 | target/arm: Implement MVE VSHLC | ||
50 | target/arm: Implement MVE VADDLV | ||
51 | target/arm: Implement MVE long shifts by immediate | ||
52 | target/arm: Implement MVE long shifts by register | ||
53 | target/arm: Implement MVE shifts by immediate | ||
54 | target/arm: Implement MVE shifts by register | ||
70 | 55 | ||
71 | hw/sd/sdmmc-internal.h | 15 ++ | 56 | Philippe Mathieu-Daudé (1): |
72 | include/hw/char/stm32f2xx_usart.h | 7 +- | 57 | tests: Boot and halt a Linux guest on the Raspberry Pi 2 machine |
73 | include/hw/sd/sd.h | 1 - | ||
74 | hw/arm/raspi.c | 23 ++ | ||
75 | hw/char/stm32f2xx_usart.c | 12 +- | ||
76 | hw/misc/aspeed_scu.c | 6 +- | ||
77 | hw/misc/aspeed_sdmc.c | 8 +- | ||
78 | hw/sd/milkymist-memcard.c | 87 +++---- | ||
79 | hw/sd/sd.c | 467 +++++++++++++++++++++++--------------- | ||
80 | hw/sd/ssi-sd.c | 32 +-- | ||
81 | target/arm/helper.c | 8 +- | ||
82 | hw/sd/trace-events | 20 ++ | ||
83 | 12 files changed, 446 insertions(+), 240 deletions(-) | ||
84 | create mode 100644 hw/sd/sdmmc-internal.h | ||
85 | 58 | ||
59 | docs/system/arm/aspeed.rst | 1 + | ||
60 | docs/system/arm/nuvoton.rst | 5 +- | ||
61 | include/hw/arm/bcm2835_peripherals.h | 3 +- | ||
62 | include/hw/misc/bcm2835_powermgt.h | 29 ++ | ||
63 | target/arm/helper-mve.h | 108 +++++++ | ||
64 | target/arm/translate.h | 41 +++ | ||
65 | target/arm/mve.decode | 177 ++++++++++- | ||
66 | target/arm/t32.decode | 71 ++++- | ||
67 | hw/arm/bcm2835_peripherals.c | 13 +- | ||
68 | hw/gpio/gpio_pwr.c | 2 +- | ||
69 | hw/misc/bcm2835_powermgt.c | 160 ++++++++++ | ||
70 | target/arm/helper-a64.c | 12 +- | ||
71 | target/arm/mve_helper.c | 524 +++++++++++++++++++++++++++++++-- | ||
72 | target/arm/translate-a64.c | 86 +----- | ||
73 | target/arm/translate-mve.c | 261 +++++++++++++++- | ||
74 | target/arm/translate-neon.c | 81 ----- | ||
75 | target/arm/translate.c | 327 +++++++++++++++++++- | ||
76 | target/arm/vfp_helper.c | 24 +- | ||
77 | hw/misc/meson.build | 1 + | ||
78 | tests/acceptance/boot_linux_console.py | 43 +++ | ||
79 | 20 files changed, 1760 insertions(+), 209 deletions(-) | ||
80 | create mode 100644 include/hw/misc/bcm2835_powermgt.h | ||
81 | create mode 100644 hw/misc/bcm2835_powermgt.c | ||
82 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Patrick Venture <venture@google.com> |
---|---|---|---|
2 | 2 | ||
3 | replace switch(single case) -> if() | 3 | Adds a line-item reference to the supported quanta-q71l-bmc aspeed |
4 | entry. | ||
4 | 5 | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Signed-off-by: Patrick Venture <venture@google.com> |
6 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 7 | Reviewed-by: Cédric Le Goater <clg@kaod.org> |
7 | Message-id: 20180215221325.7611-17-f4bug@amsat.org | 8 | Message-id: 20210615192848.1065297-2-venture@google.com |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 10 | --- |
10 | hw/sd/sd.c | 56 ++++++++++++++++++++++++++------------------------------ | 11 | docs/system/arm/aspeed.rst | 1 + |
11 | 1 file changed, 26 insertions(+), 30 deletions(-) | 12 | 1 file changed, 1 insertion(+) |
12 | 13 | ||
13 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 14 | diff --git a/docs/system/arm/aspeed.rst b/docs/system/arm/aspeed.rst |
14 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/sd/sd.c | 16 | --- a/docs/system/arm/aspeed.rst |
16 | +++ b/hw/sd/sd.c | 17 | +++ b/docs/system/arm/aspeed.rst |
17 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_app_command(SDState *sd, | 18 | @@ -XXX,XX +XXX,XX @@ etc. |
18 | sd->state = sd_transfer_state; | 19 | AST2400 SoC based machines : |
19 | return sd_r1; | 20 | |
20 | } | 21 | - ``palmetto-bmc`` OpenPOWER Palmetto POWER8 BMC |
21 | - switch (sd->state) { | 22 | +- ``quanta-q71l-bmc`` OpenBMC Quanta BMC |
22 | - case sd_idle_state: | 23 | |
23 | - /* If it's the first ACMD41 since reset, we need to decide | 24 | AST2500 SoC based machines : |
24 | - * whether to power up. If this is not an enquiry ACMD41, | 25 | |
25 | - * we immediately report power on and proceed below to the | ||
26 | - * ready state, but if it is, we set a timer to model a | ||
27 | - * delay for power up. This works around a bug in EDK2 | ||
28 | - * UEFI, which sends an initial enquiry ACMD41, but | ||
29 | - * assumes that the card is in ready state as soon as it | ||
30 | - * sees the power up bit set. */ | ||
31 | - if (!FIELD_EX32(sd->ocr, OCR, CARD_POWER_UP)) { | ||
32 | - if ((req.arg & ACMD41_ENQUIRY_MASK) != 0) { | ||
33 | - timer_del(sd->ocr_power_timer); | ||
34 | - sd_ocr_powerup(sd); | ||
35 | - } else { | ||
36 | - trace_sdcard_inquiry_cmd41(); | ||
37 | - if (!timer_pending(sd->ocr_power_timer)) { | ||
38 | - timer_mod_ns(sd->ocr_power_timer, | ||
39 | - (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) | ||
40 | - + OCR_POWER_DELAY_NS)); | ||
41 | - } | ||
42 | + if (sd->state != sd_idle_state) { | ||
43 | + break; | ||
44 | + } | ||
45 | + /* If it's the first ACMD41 since reset, we need to decide | ||
46 | + * whether to power up. If this is not an enquiry ACMD41, | ||
47 | + * we immediately report power on and proceed below to the | ||
48 | + * ready state, but if it is, we set a timer to model a | ||
49 | + * delay for power up. This works around a bug in EDK2 | ||
50 | + * UEFI, which sends an initial enquiry ACMD41, but | ||
51 | + * assumes that the card is in ready state as soon as it | ||
52 | + * sees the power up bit set. */ | ||
53 | + if (!FIELD_EX32(sd->ocr, OCR, CARD_POWER_UP)) { | ||
54 | + if ((req.arg & ACMD41_ENQUIRY_MASK) != 0) { | ||
55 | + timer_del(sd->ocr_power_timer); | ||
56 | + sd_ocr_powerup(sd); | ||
57 | + } else { | ||
58 | + trace_sdcard_inquiry_cmd41(); | ||
59 | + if (!timer_pending(sd->ocr_power_timer)) { | ||
60 | + timer_mod_ns(sd->ocr_power_timer, | ||
61 | + (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) | ||
62 | + + OCR_POWER_DELAY_NS)); | ||
63 | } | ||
64 | } | ||
65 | + } | ||
66 | |||
67 | + if (FIELD_EX32(sd->ocr & req.arg, OCR, VDD_VOLTAGE_WINDOW)) { | ||
68 | /* We accept any voltage. 10000 V is nothing. | ||
69 | * | ||
70 | * Once we're powered up, we advance straight to ready state | ||
71 | * unless it's an enquiry ACMD41 (bits 23:0 == 0). | ||
72 | */ | ||
73 | - if (req.arg & ACMD41_ENQUIRY_MASK) { | ||
74 | - sd->state = sd_ready_state; | ||
75 | - } | ||
76 | - | ||
77 | - return sd_r3; | ||
78 | - | ||
79 | - default: | ||
80 | - break; | ||
81 | + sd->state = sd_ready_state; | ||
82 | } | ||
83 | - break; | ||
84 | + | ||
85 | + return sd_r3; | ||
86 | |||
87 | case 42: /* ACMD42: SET_CLR_CARD_DETECT */ | ||
88 | switch (sd->state) { | ||
89 | -- | 26 | -- |
90 | 2.16.1 | 27 | 2.20.1 |
91 | 28 | ||
92 | 29 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Patrick Venture <venture@google.com> |
---|---|---|---|
2 | 2 | ||
3 | replace switch(single case) -> if() | 3 | Add line item reference to quanta-gbs-bmc machine. |
4 | 4 | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 5 | Signed-off-by: Patrick Venture <venture@google.com> |
6 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 6 | Reviewed-by: Cédric Le Goater <clg@kaod.org> |
7 | Message-id: 20180215221325.7611-16-f4bug@amsat.org | 7 | Message-id: 20210615192848.1065297-3-venture@google.com |
8 | [PMM: fixed underline Sphinx warning] | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 10 | --- |
10 | hw/sd/sd.c | 26 +++++++++++--------------- | 11 | docs/system/arm/nuvoton.rst | 5 +++-- |
11 | 1 file changed, 11 insertions(+), 15 deletions(-) | 12 | 1 file changed, 3 insertions(+), 2 deletions(-) |
12 | 13 | ||
13 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 14 | diff --git a/docs/system/arm/nuvoton.rst b/docs/system/arm/nuvoton.rst |
14 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/sd/sd.c | 16 | --- a/docs/system/arm/nuvoton.rst |
16 | +++ b/hw/sd/sd.c | 17 | +++ b/docs/system/arm/nuvoton.rst |
17 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, | 18 | @@ -XXX,XX +XXX,XX @@ |
18 | 19 | -Nuvoton iBMC boards (``npcm750-evb``, ``quanta-gsj``) | |
19 | case 8: /* CMD8: SEND_IF_COND */ | 20 | -===================================================== |
20 | /* Physical Layer Specification Version 2.00 command */ | 21 | +Nuvoton iBMC boards (``*-bmc``, ``npcm750-evb``, ``quanta-gsj``) |
21 | - switch (sd->state) { | 22 | +================================================================ |
22 | - case sd_idle_state: | 23 | |
23 | - sd->vhs = 0; | 24 | The `Nuvoton iBMC`_ chips (NPCM7xx) are a family of ARM-based SoCs that are |
24 | - | 25 | designed to be used as Baseboard Management Controllers (BMCs) in various |
25 | - /* No response if not exactly one VHS bit is set. */ | 26 | @@ -XXX,XX +XXX,XX @@ segment. The following machines are based on this chip : |
26 | - if (!(req.arg >> 8) || (req.arg >> (ctz32(req.arg & ~0xff) + 1))) { | 27 | The NPCM730 SoC has two Cortex-A9 cores and is targeted for Data Center and |
27 | - return sd->spi ? sd_r7 : sd_r0; | 28 | Hyperscale applications. The following machines are based on this chip : |
28 | - } | 29 | |
29 | - | 30 | +- ``quanta-gbs-bmc`` Quanta GBS server BMC |
30 | - /* Accept. */ | 31 | - ``quanta-gsj`` Quanta GSJ server BMC |
31 | - sd->vhs = req.arg; | 32 | |
32 | - return sd_r7; | 33 | There are also two more SoCs, NPCM710 and NPCM705, which are single-core |
33 | - | ||
34 | - default: | ||
35 | + if (sd->state != sd_idle_state) { | ||
36 | break; | ||
37 | } | ||
38 | - break; | ||
39 | + sd->vhs = 0; | ||
40 | + | ||
41 | + /* No response if not exactly one VHS bit is set. */ | ||
42 | + if (!(req.arg >> 8) || (req.arg >> (ctz32(req.arg & ~0xff) + 1))) { | ||
43 | + return sd->spi ? sd_r7 : sd_r0; | ||
44 | + } | ||
45 | + | ||
46 | + /* Accept. */ | ||
47 | + sd->vhs = req.arg; | ||
48 | + return sd_r7; | ||
49 | |||
50 | case 9: /* CMD9: SEND_CSD */ | ||
51 | switch (sd->state) { | ||
52 | -- | 34 | -- |
53 | 2.16.1 | 35 | 2.20.1 |
54 | 36 | ||
55 | 37 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Nolan Leake <nolan@sigbus.net> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | This is just enough to make reboot and poweroff work. Works for |
4 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 4 | linux, u-boot, and the arm trusted firmware. Not tested, but should |
5 | Message-id: 20180215220540.6556-8-f4bug@amsat.org | 5 | work for plan9, and bare-metal/hobby OSes, since they seem to generally |
6 | do what linux does for reset. | ||
7 | |||
8 | The watchdog timer functionality is not yet implemented. | ||
9 | |||
10 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/64 | ||
11 | Signed-off-by: Nolan Leake <nolan@sigbus.net> | ||
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
14 | Message-id: 20210625210209.1870217-1-nolan@sigbus.net | ||
15 | [PMM: tweaked commit title; fixed region size to 0x200; | ||
16 | moved header file to include/] | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 18 | --- |
8 | hw/sd/sdmmc-internal.h | 15 +++++++++++++++ | 19 | include/hw/arm/bcm2835_peripherals.h | 3 +- |
9 | hw/sd/sd.c | 22 ++++++++++++++++------ | 20 | include/hw/misc/bcm2835_powermgt.h | 29 +++++ |
10 | 2 files changed, 31 insertions(+), 6 deletions(-) | 21 | hw/arm/bcm2835_peripherals.c | 13 ++- |
11 | create mode 100644 hw/sd/sdmmc-internal.h | 22 | hw/misc/bcm2835_powermgt.c | 160 +++++++++++++++++++++++++++ |
12 | 23 | hw/misc/meson.build | 1 + | |
13 | diff --git a/hw/sd/sdmmc-internal.h b/hw/sd/sdmmc-internal.h | 24 | 5 files changed, 204 insertions(+), 2 deletions(-) |
25 | create mode 100644 include/hw/misc/bcm2835_powermgt.h | ||
26 | create mode 100644 hw/misc/bcm2835_powermgt.c | ||
27 | |||
28 | diff --git a/include/hw/arm/bcm2835_peripherals.h b/include/hw/arm/bcm2835_peripherals.h | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/include/hw/arm/bcm2835_peripherals.h | ||
31 | +++ b/include/hw/arm/bcm2835_peripherals.h | ||
32 | @@ -XXX,XX +XXX,XX @@ | ||
33 | #include "hw/misc/bcm2835_mphi.h" | ||
34 | #include "hw/misc/bcm2835_thermal.h" | ||
35 | #include "hw/misc/bcm2835_cprman.h" | ||
36 | +#include "hw/misc/bcm2835_powermgt.h" | ||
37 | #include "hw/sd/sdhci.h" | ||
38 | #include "hw/sd/bcm2835_sdhost.h" | ||
39 | #include "hw/gpio/bcm2835_gpio.h" | ||
40 | @@ -XXX,XX +XXX,XX @@ struct BCM2835PeripheralState { | ||
41 | BCM2835MphiState mphi; | ||
42 | UnimplementedDeviceState txp; | ||
43 | UnimplementedDeviceState armtmr; | ||
44 | - UnimplementedDeviceState powermgt; | ||
45 | + BCM2835PowerMgtState powermgt; | ||
46 | BCM2835CprmanState cprman; | ||
47 | PL011State uart0; | ||
48 | BCM2835AuxState aux; | ||
49 | diff --git a/include/hw/misc/bcm2835_powermgt.h b/include/hw/misc/bcm2835_powermgt.h | ||
14 | new file mode 100644 | 50 | new file mode 100644 |
15 | index XXXXXXX..XXXXXXX | 51 | index XXXXXXX..XXXXXXX |
16 | --- /dev/null | 52 | --- /dev/null |
17 | +++ b/hw/sd/sdmmc-internal.h | 53 | +++ b/include/hw/misc/bcm2835_powermgt.h |
18 | @@ -XXX,XX +XXX,XX @@ | 54 | @@ -XXX,XX +XXX,XX @@ |
19 | +/* | 55 | +/* |
20 | + * SD/MMC cards common | 56 | + * BCM2835 Power Management emulation |
21 | + * | 57 | + * |
22 | + * Copyright (c) 2018 Philippe Mathieu-Daudé <f4bug@amsat.org> | 58 | + * Copyright (C) 2017 Marcin Chojnacki <marcinch7@gmail.com> |
59 | + * Copyright (C) 2021 Nolan Leake <nolan@sigbus.net> | ||
23 | + * | 60 | + * |
24 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 61 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. |
25 | + * See the COPYING file in the top-level directory. | 62 | + * See the COPYING file in the top-level directory. |
26 | + * SPDX-License-Identifier: GPL-2.0-or-later | ||
27 | + */ | 63 | + */ |
28 | +#ifndef SD_INTERNAL_H | 64 | + |
29 | +#define SD_INTERNAL_H | 65 | +#ifndef BCM2835_POWERMGT_H |
30 | + | 66 | +#define BCM2835_POWERMGT_H |
31 | +#define SDMMC_CMD_MAX 64 | 67 | + |
68 | +#include "hw/sysbus.h" | ||
69 | +#include "qom/object.h" | ||
70 | + | ||
71 | +#define TYPE_BCM2835_POWERMGT "bcm2835-powermgt" | ||
72 | +OBJECT_DECLARE_SIMPLE_TYPE(BCM2835PowerMgtState, BCM2835_POWERMGT) | ||
73 | + | ||
74 | +struct BCM2835PowerMgtState { | ||
75 | + SysBusDevice busdev; | ||
76 | + MemoryRegion iomem; | ||
77 | + | ||
78 | + uint32_t rstc; | ||
79 | + uint32_t rsts; | ||
80 | + uint32_t wdog; | ||
81 | +}; | ||
32 | + | 82 | + |
33 | +#endif | 83 | +#endif |
34 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 84 | diff --git a/hw/arm/bcm2835_peripherals.c b/hw/arm/bcm2835_peripherals.c |
35 | index XXXXXXX..XXXXXXX 100644 | 85 | index XXXXXXX..XXXXXXX 100644 |
36 | --- a/hw/sd/sd.c | 86 | --- a/hw/arm/bcm2835_peripherals.c |
37 | +++ b/hw/sd/sd.c | 87 | +++ b/hw/arm/bcm2835_peripherals.c |
88 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_peripherals_init(Object *obj) | ||
89 | |||
90 | object_property_add_const_link(OBJECT(&s->dwc2), "dma-mr", | ||
91 | OBJECT(&s->gpu_bus_mr)); | ||
92 | + | ||
93 | + /* Power Management */ | ||
94 | + object_initialize_child(obj, "powermgt", &s->powermgt, | ||
95 | + TYPE_BCM2835_POWERMGT); | ||
96 | } | ||
97 | |||
98 | static void bcm2835_peripherals_realize(DeviceState *dev, Error **errp) | ||
99 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_peripherals_realize(DeviceState *dev, Error **errp) | ||
100 | qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, | ||
101 | INTERRUPT_USB)); | ||
102 | |||
103 | + /* Power Management */ | ||
104 | + if (!sysbus_realize(SYS_BUS_DEVICE(&s->powermgt), errp)) { | ||
105 | + return; | ||
106 | + } | ||
107 | + | ||
108 | + memory_region_add_subregion(&s->peri_mr, PM_OFFSET, | ||
109 | + sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->powermgt), 0)); | ||
110 | + | ||
111 | create_unimp(s, &s->txp, "bcm2835-txp", TXP_OFFSET, 0x1000); | ||
112 | create_unimp(s, &s->armtmr, "bcm2835-sp804", ARMCTRL_TIMER0_1_OFFSET, 0x40); | ||
113 | - create_unimp(s, &s->powermgt, "bcm2835-powermgt", PM_OFFSET, 0x114); | ||
114 | create_unimp(s, &s->i2s, "bcm2835-i2s", I2S_OFFSET, 0x100); | ||
115 | create_unimp(s, &s->smi, "bcm2835-smi", SMI_OFFSET, 0x100); | ||
116 | create_unimp(s, &s->spi[0], "bcm2835-spi0", SPI0_OFFSET, 0x20); | ||
117 | diff --git a/hw/misc/bcm2835_powermgt.c b/hw/misc/bcm2835_powermgt.c | ||
118 | new file mode 100644 | ||
119 | index XXXXXXX..XXXXXXX | ||
120 | --- /dev/null | ||
121 | +++ b/hw/misc/bcm2835_powermgt.c | ||
38 | @@ -XXX,XX +XXX,XX @@ | 122 | @@ -XXX,XX +XXX,XX @@ |
39 | #include "qemu/error-report.h" | 123 | +/* |
40 | #include "qemu/timer.h" | 124 | + * BCM2835 Power Management emulation |
41 | #include "qemu/log.h" | 125 | + * |
42 | +#include "sdmmc-internal.h" | 126 | + * Copyright (C) 2017 Marcin Chojnacki <marcinch7@gmail.com> |
43 | #include "trace.h" | 127 | + * Copyright (C) 2021 Nolan Leake <nolan@sigbus.net> |
44 | 128 | + * | |
45 | //#define DEBUG_SD 1 | 129 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. |
46 | @@ -XXX,XX +XXX,XX @@ static void sd_set_mode(SDState *sd) | 130 | + * See the COPYING file in the top-level directory. |
47 | } | 131 | + */ |
48 | } | 132 | + |
49 | 133 | +#include "qemu/osdep.h" | |
50 | -static const sd_cmd_type_t sd_cmd_type[64] = { | 134 | +#include "qemu/log.h" |
51 | +static const sd_cmd_type_t sd_cmd_type[SDMMC_CMD_MAX] = { | 135 | +#include "qemu/module.h" |
52 | sd_bc, sd_none, sd_bcr, sd_bcr, sd_none, sd_none, sd_none, sd_ac, | 136 | +#include "hw/misc/bcm2835_powermgt.h" |
53 | sd_bcr, sd_ac, sd_ac, sd_adtc, sd_ac, sd_ac, sd_none, sd_ac, | 137 | +#include "migration/vmstate.h" |
54 | + /* 16 */ | 138 | +#include "sysemu/runstate.h" |
55 | sd_ac, sd_adtc, sd_adtc, sd_none, sd_none, sd_none, sd_none, sd_none, | 139 | + |
56 | sd_adtc, sd_adtc, sd_adtc, sd_adtc, sd_ac, sd_ac, sd_adtc, sd_none, | 140 | +#define PASSWORD 0x5a000000 |
57 | + /* 32 */ | 141 | +#define PASSWORD_MASK 0xff000000 |
58 | sd_ac, sd_ac, sd_none, sd_none, sd_none, sd_none, sd_ac, sd_none, | 142 | + |
59 | sd_none, sd_none, sd_bc, sd_none, sd_none, sd_none, sd_none, sd_none, | 143 | +#define R_RSTC 0x1c |
60 | + /* 48 */ | 144 | +#define V_RSTC_RESET 0x20 |
61 | sd_none, sd_none, sd_none, sd_none, sd_none, sd_none, sd_none, sd_ac, | 145 | +#define R_RSTS 0x20 |
62 | sd_adtc, sd_none, sd_none, sd_none, sd_none, sd_none, sd_none, sd_none, | 146 | +#define V_RSTS_POWEROFF 0x555 /* Linux uses partition 63 to indicate halt. */ |
63 | }; | 147 | +#define R_WDOG 0x24 |
64 | 148 | + | |
65 | -static const int sd_cmd_class[64] = { | 149 | +static uint64_t bcm2835_powermgt_read(void *opaque, hwaddr offset, |
66 | +static const int sd_cmd_class[SDMMC_CMD_MAX] = { | 150 | + unsigned size) |
67 | 0, 0, 0, 0, 0, 9, 10, 0, 0, 0, 0, 1, 0, 0, 0, 0, | 151 | +{ |
68 | 2, 2, 2, 2, 3, 3, 3, 3, 4, 4, 4, 4, 6, 6, 6, 6, | 152 | + BCM2835PowerMgtState *s = (BCM2835PowerMgtState *)opaque; |
69 | 5, 5, 10, 10, 10, 10, 5, 9, 9, 9, 7, 7, 7, 7, 7, 7, | 153 | + uint32_t res = 0; |
70 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, | 154 | + |
71 | /* Not interpreting this as an app command */ | 155 | + switch (offset) { |
72 | sd->card_status &= ~APP_CMD; | 156 | + case R_RSTC: |
73 | 157 | + res = s->rstc; | |
74 | - if (sd_cmd_type[req.cmd & 0x3F] == sd_ac | 158 | + break; |
75 | - || sd_cmd_type[req.cmd & 0x3F] == sd_adtc) { | 159 | + case R_RSTS: |
76 | + if (sd_cmd_type[req.cmd] == sd_ac | 160 | + res = s->rsts; |
77 | + || sd_cmd_type[req.cmd] == sd_adtc) { | 161 | + break; |
78 | rca = req.arg >> 16; | 162 | + case R_WDOG: |
79 | } | 163 | + res = s->wdog; |
80 | 164 | + break; | |
81 | @@ -XXX,XX +XXX,XX @@ static int cmd_valid_while_locked(SDState *sd, SDRequest *req) | 165 | + |
82 | if (req->cmd == 16 || req->cmd == 55) { | 166 | + default: |
83 | return 1; | 167 | + qemu_log_mask(LOG_UNIMP, |
84 | } | 168 | + "bcm2835_powermgt_read: Unknown offset 0x%08"HWADDR_PRIx |
85 | - return sd_cmd_class[req->cmd & 0x3F] == 0 | 169 | + "\n", offset); |
86 | - || sd_cmd_class[req->cmd & 0x3F] == 7; | 170 | + res = 0; |
87 | + return sd_cmd_class[req->cmd] == 0 | 171 | + break; |
88 | + || sd_cmd_class[req->cmd] == 7; | 172 | + } |
89 | } | 173 | + |
90 | 174 | + return res; | |
91 | int sd_do_command(SDState *sd, SDRequest *req, | 175 | +} |
92 | @@ -XXX,XX +XXX,XX @@ int sd_do_command(SDState *sd, SDRequest *req, | 176 | + |
93 | goto send_response; | 177 | +static void bcm2835_powermgt_write(void *opaque, hwaddr offset, |
94 | } | 178 | + uint64_t value, unsigned size) |
95 | 179 | +{ | |
96 | + if (req->cmd >= SDMMC_CMD_MAX) { | 180 | + BCM2835PowerMgtState *s = (BCM2835PowerMgtState *)opaque; |
97 | + qemu_log_mask(LOG_GUEST_ERROR, "SD: incorrect command 0x%02x\n", | 181 | + |
98 | + req->cmd); | 182 | + if ((value & PASSWORD_MASK) != PASSWORD) { |
99 | + req->cmd &= 0x3f; | 183 | + qemu_log_mask(LOG_GUEST_ERROR, |
100 | + } | 184 | + "bcm2835_powermgt_write: Bad password 0x%"PRIx64 |
101 | + | 185 | + " at offset 0x%08"HWADDR_PRIx"\n", |
102 | if (sd->card_status & CARD_IS_LOCKED) { | 186 | + value, offset); |
103 | if (!cmd_valid_while_locked(sd, req)) { | 187 | + return; |
104 | sd->card_status |= ILLEGAL_COMMAND; | 188 | + } |
189 | + | ||
190 | + value = value & ~PASSWORD_MASK; | ||
191 | + | ||
192 | + switch (offset) { | ||
193 | + case R_RSTC: | ||
194 | + s->rstc = value; | ||
195 | + if (value & V_RSTC_RESET) { | ||
196 | + if ((s->rsts & 0xfff) == V_RSTS_POWEROFF) { | ||
197 | + qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); | ||
198 | + } else { | ||
199 | + qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); | ||
200 | + } | ||
201 | + } | ||
202 | + break; | ||
203 | + case R_RSTS: | ||
204 | + qemu_log_mask(LOG_UNIMP, | ||
205 | + "bcm2835_powermgt_write: RSTS\n"); | ||
206 | + s->rsts = value; | ||
207 | + break; | ||
208 | + case R_WDOG: | ||
209 | + qemu_log_mask(LOG_UNIMP, | ||
210 | + "bcm2835_powermgt_write: WDOG\n"); | ||
211 | + s->wdog = value; | ||
212 | + break; | ||
213 | + | ||
214 | + default: | ||
215 | + qemu_log_mask(LOG_UNIMP, | ||
216 | + "bcm2835_powermgt_write: Unknown offset 0x%08"HWADDR_PRIx | ||
217 | + "\n", offset); | ||
218 | + break; | ||
219 | + } | ||
220 | +} | ||
221 | + | ||
222 | +static const MemoryRegionOps bcm2835_powermgt_ops = { | ||
223 | + .read = bcm2835_powermgt_read, | ||
224 | + .write = bcm2835_powermgt_write, | ||
225 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
226 | + .impl.min_access_size = 4, | ||
227 | + .impl.max_access_size = 4, | ||
228 | +}; | ||
229 | + | ||
230 | +static const VMStateDescription vmstate_bcm2835_powermgt = { | ||
231 | + .name = TYPE_BCM2835_POWERMGT, | ||
232 | + .version_id = 1, | ||
233 | + .minimum_version_id = 1, | ||
234 | + .fields = (VMStateField[]) { | ||
235 | + VMSTATE_UINT32(rstc, BCM2835PowerMgtState), | ||
236 | + VMSTATE_UINT32(rsts, BCM2835PowerMgtState), | ||
237 | + VMSTATE_UINT32(wdog, BCM2835PowerMgtState), | ||
238 | + VMSTATE_END_OF_LIST() | ||
239 | + } | ||
240 | +}; | ||
241 | + | ||
242 | +static void bcm2835_powermgt_init(Object *obj) | ||
243 | +{ | ||
244 | + BCM2835PowerMgtState *s = BCM2835_POWERMGT(obj); | ||
245 | + | ||
246 | + memory_region_init_io(&s->iomem, obj, &bcm2835_powermgt_ops, s, | ||
247 | + TYPE_BCM2835_POWERMGT, 0x200); | ||
248 | + sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->iomem); | ||
249 | +} | ||
250 | + | ||
251 | +static void bcm2835_powermgt_reset(DeviceState *dev) | ||
252 | +{ | ||
253 | + BCM2835PowerMgtState *s = BCM2835_POWERMGT(dev); | ||
254 | + | ||
255 | + /* https://elinux.org/BCM2835_registers#PM */ | ||
256 | + s->rstc = 0x00000102; | ||
257 | + s->rsts = 0x00001000; | ||
258 | + s->wdog = 0x00000000; | ||
259 | +} | ||
260 | + | ||
261 | +static void bcm2835_powermgt_class_init(ObjectClass *klass, void *data) | ||
262 | +{ | ||
263 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
264 | + | ||
265 | + dc->reset = bcm2835_powermgt_reset; | ||
266 | + dc->vmsd = &vmstate_bcm2835_powermgt; | ||
267 | +} | ||
268 | + | ||
269 | +static TypeInfo bcm2835_powermgt_info = { | ||
270 | + .name = TYPE_BCM2835_POWERMGT, | ||
271 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
272 | + .instance_size = sizeof(BCM2835PowerMgtState), | ||
273 | + .class_init = bcm2835_powermgt_class_init, | ||
274 | + .instance_init = bcm2835_powermgt_init, | ||
275 | +}; | ||
276 | + | ||
277 | +static void bcm2835_powermgt_register_types(void) | ||
278 | +{ | ||
279 | + type_register_static(&bcm2835_powermgt_info); | ||
280 | +} | ||
281 | + | ||
282 | +type_init(bcm2835_powermgt_register_types) | ||
283 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
284 | index XXXXXXX..XXXXXXX 100644 | ||
285 | --- a/hw/misc/meson.build | ||
286 | +++ b/hw/misc/meson.build | ||
287 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_RASPI', if_true: files( | ||
288 | 'bcm2835_rng.c', | ||
289 | 'bcm2835_thermal.c', | ||
290 | 'bcm2835_cprman.c', | ||
291 | + 'bcm2835_powermgt.c', | ||
292 | )) | ||
293 | softmmu_ss.add(when: 'CONFIG_SLAVIO', if_true: files('slavio_misc.c')) | ||
294 | softmmu_ss.add(when: 'CONFIG_ZYNQ', if_true: files('zynq_slcr.c', 'zynq-xadc.c')) | ||
105 | -- | 295 | -- |
106 | 2.16.1 | 296 | 2.20.1 |
107 | 297 | ||
108 | 298 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | returning sd_illegal, since they are not implemented. | 3 | Add a test booting and quickly shutdown a raspi2 machine, |
4 | to test the power management model: | ||
5 | |||
6 | (1/1) tests/acceptance/boot_linux_console.py:BootLinuxConsole.test_arm_raspi2_initrd: | ||
7 | console: [ 0.000000] Booting Linux on physical CPU 0xf00 | ||
8 | console: [ 0.000000] Linux version 4.14.98-v7+ (dom@dom-XPS-13-9370) (gcc version 4.9.3 (crosstool-NG crosstool-ng-1.22.0-88-g8460611)) #1200 SMP Tue Feb 12 20:27:48 GMT 2019 | ||
9 | console: [ 0.000000] CPU: ARMv7 Processor [410fc075] revision 5 (ARMv7), cr=10c5387d | ||
10 | console: [ 0.000000] CPU: div instructions available: patching division code | ||
11 | console: [ 0.000000] CPU: PIPT / VIPT nonaliasing data cache, VIPT aliasing instruction cache | ||
12 | console: [ 0.000000] OF: fdt: Machine model: Raspberry Pi 2 Model B | ||
13 | ... | ||
14 | console: Boot successful. | ||
15 | console: cat /proc/cpuinfo | ||
16 | console: / # cat /proc/cpuinfo | ||
17 | ... | ||
18 | console: processor : 3 | ||
19 | console: model name : ARMv7 Processor rev 5 (v7l) | ||
20 | console: BogoMIPS : 125.00 | ||
21 | console: Features : half thumb fastmult vfp edsp neon vfpv3 tls vfpv4 idiva idivt vfpd32 lpae evtstrm | ||
22 | console: CPU implementer : 0x41 | ||
23 | console: CPU architecture: 7 | ||
24 | console: CPU variant : 0x0 | ||
25 | console: CPU part : 0xc07 | ||
26 | console: CPU revision : 5 | ||
27 | console: Hardware : BCM2835 | ||
28 | console: Revision : 0000 | ||
29 | console: Serial : 0000000000000000 | ||
30 | console: cat /proc/iomem | ||
31 | console: / # cat /proc/iomem | ||
32 | console: 00000000-3bffffff : System RAM | ||
33 | console: 00008000-00afffff : Kernel code | ||
34 | console: 00c00000-00d468ef : Kernel data | ||
35 | console: 3f006000-3f006fff : dwc_otg | ||
36 | console: 3f007000-3f007eff : /soc/dma@7e007000 | ||
37 | console: 3f00b880-3f00b8bf : /soc/mailbox@7e00b880 | ||
38 | console: 3f100000-3f100027 : /soc/watchdog@7e100000 | ||
39 | console: 3f101000-3f102fff : /soc/cprman@7e101000 | ||
40 | console: 3f200000-3f2000b3 : /soc/gpio@7e200000 | ||
41 | PASS (24.59 s) | ||
42 | RESULTS : PASS 1 | ERROR 0 | FAIL 0 | SKIP 0 | WARN 0 | INTERRUPT 0 | CANCEL 0 | ||
43 | JOB TIME : 25.02 s | ||
4 | 44 | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 45 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
6 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 46 | Reviewed-by: Wainer dos Santos Moschetta <wainersm@redhat.com> |
7 | Message-id: 20180215221325.7611-11-f4bug@amsat.org | 47 | Message-id: 20210531113837.1689775-1-f4bug@amsat.org |
8 | [PMM: tweak multiline comment format] | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 48 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 49 | --- |
11 | hw/sd/sd.c | 12 ++++++++++++ | 50 | tests/acceptance/boot_linux_console.py | 43 ++++++++++++++++++++++++++ |
12 | 1 file changed, 12 insertions(+) | 51 | 1 file changed, 43 insertions(+) |
13 | 52 | ||
14 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 53 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py |
15 | index XXXXXXX..XXXXXXX 100644 | 54 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/sd/sd.c | 55 | --- a/tests/acceptance/boot_linux_console.py |
17 | +++ b/hw/sd/sd.c | 56 | +++ b/tests/acceptance/boot_linux_console.py |
18 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_app_command(SDState *sd, | 57 | @@ -XXX,XX +XXX,XX @@ |
19 | } | 58 | from avocado import skip |
20 | break; | 59 | from avocado import skipUnless |
21 | 60 | from avocado_qemu import Test | |
22 | + case 18: /* Reserved for SD security applications */ | 61 | +from avocado_qemu import exec_command |
23 | + case 25: | 62 | from avocado_qemu import exec_command_and_wait_for_pattern |
24 | + case 26: | 63 | from avocado_qemu import interrupt_interactive_console_until_pattern |
25 | + case 38: | 64 | from avocado_qemu import wait_for_console_pattern |
26 | + case 43 ... 49: | 65 | @@ -XXX,XX +XXX,XX @@ def test_arm_raspi2_uart0(self): |
27 | + /* Refer to the "SD Specifications Part3 Security Specification" for | 66 | """ |
28 | + * information about the SD Security Features. | 67 | self.do_test_arm_raspi2(0) |
29 | + */ | 68 | |
30 | + qemu_log_mask(LOG_UNIMP, "SD: CMD%i Security not implemented\n", | 69 | + def test_arm_raspi2_initrd(self): |
31 | + req.cmd); | 70 | + """ |
32 | + return sd_illegal; | 71 | + :avocado: tags=arch:arm |
72 | + :avocado: tags=machine:raspi2 | ||
73 | + """ | ||
74 | + deb_url = ('http://archive.raspberrypi.org/debian/' | ||
75 | + 'pool/main/r/raspberrypi-firmware/' | ||
76 | + 'raspberrypi-kernel_1.20190215-1_armhf.deb') | ||
77 | + deb_hash = 'cd284220b32128c5084037553db3c482426f3972' | ||
78 | + deb_path = self.fetch_asset(deb_url, asset_hash=deb_hash) | ||
79 | + kernel_path = self.extract_from_deb(deb_path, '/boot/kernel7.img') | ||
80 | + dtb_path = self.extract_from_deb(deb_path, '/boot/bcm2709-rpi-2-b.dtb') | ||
33 | + | 81 | + |
34 | default: | 82 | + initrd_url = ('https://github.com/groeck/linux-build-test/raw/' |
35 | /* Fall back to standard commands. */ | 83 | + '2eb0a73b5d5a28df3170c546ddaaa9757e1e0848/rootfs/' |
36 | return sd_normal_command(sd, req); | 84 | + 'arm/rootfs-armv7a.cpio.gz') |
85 | + initrd_hash = '604b2e45cdf35045846b8bbfbf2129b1891bdc9c' | ||
86 | + initrd_path_gz = self.fetch_asset(initrd_url, asset_hash=initrd_hash) | ||
87 | + initrd_path = os.path.join(self.workdir, 'rootfs.cpio') | ||
88 | + archive.gzip_uncompress(initrd_path_gz, initrd_path) | ||
89 | + | ||
90 | + self.vm.set_console() | ||
91 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | ||
92 | + 'earlycon=pl011,0x3f201000 console=ttyAMA0 ' | ||
93 | + 'panic=-1 noreboot ' + | ||
94 | + 'dwc_otg.fiq_fsm_enable=0') | ||
95 | + self.vm.add_args('-kernel', kernel_path, | ||
96 | + '-dtb', dtb_path, | ||
97 | + '-initrd', initrd_path, | ||
98 | + '-append', kernel_command_line, | ||
99 | + '-no-reboot') | ||
100 | + self.vm.launch() | ||
101 | + self.wait_for_console_pattern('Boot successful.') | ||
102 | + | ||
103 | + exec_command_and_wait_for_pattern(self, 'cat /proc/cpuinfo', | ||
104 | + 'BCM2835') | ||
105 | + exec_command_and_wait_for_pattern(self, 'cat /proc/iomem', | ||
106 | + '/soc/cprman@7e101000') | ||
107 | + exec_command(self, 'halt') | ||
108 | + # Wait for VM to shut down gracefully | ||
109 | + self.vm.wait() | ||
110 | + | ||
111 | def test_arm_exynos4210_initrd(self): | ||
112 | """ | ||
113 | :avocado: tags=arch:arm | ||
37 | -- | 114 | -- |
38 | 2.16.1 | 115 | 2.20.1 |
39 | 116 | ||
40 | 117 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Joe Komlodi <joe.komlodi@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | the code is easier to review/refactor. | 3 | If the CPU is running in default NaN mode (FPCR.DN == 1) and we execute |
4 | FRSQRTE, FRECPE, or FRECPX with a signaling NaN, parts_silence_nan_frac() will | ||
5 | assert due to fpst->default_nan_mode being set. | ||
4 | 6 | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | To avoid this, we check to see what NaN mode we're running in before we call |
6 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 8 | floatxx_silence_nan(). |
7 | Message-id: 20180215221325.7611-7-f4bug@amsat.org | 9 | |
10 | Signed-off-by: Joe Komlodi <joe.komlodi@xilinx.com> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 1624662174-175828-2-git-send-email-joe.komlodi@xilinx.com | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 15 | --- |
11 | hw/sd/sd.c | 38 +++++++++----------------------------- | 16 | target/arm/helper-a64.c | 12 +++++++++--- |
12 | 1 file changed, 9 insertions(+), 29 deletions(-) | 17 | target/arm/vfp_helper.c | 24 ++++++++++++++++++------ |
18 | 2 files changed, 27 insertions(+), 9 deletions(-) | ||
13 | 19 | ||
14 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 20 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c |
15 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/sd/sd.c | 22 | --- a/target/arm/helper-a64.c |
17 | +++ b/hw/sd/sd.c | 23 | +++ b/target/arm/helper-a64.c |
18 | @@ -XXX,XX +XXX,XX @@ static int sd_req_crc_validate(SDRequest *req) | 24 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(frecpx_f16)(uint32_t a, void *fpstp) |
19 | { | 25 | float16 nan = a; |
20 | uint8_t buffer[5]; | 26 | if (float16_is_signaling_nan(a, fpst)) { |
21 | buffer[0] = 0x40 | req->cmd; | 27 | float_raise(float_flag_invalid, fpst); |
22 | - buffer[1] = (req->arg >> 24) & 0xff; | 28 | - nan = float16_silence_nan(a, fpst); |
23 | - buffer[2] = (req->arg >> 16) & 0xff; | 29 | + if (!fpst->default_nan_mode) { |
24 | - buffer[3] = (req->arg >> 8) & 0xff; | 30 | + nan = float16_silence_nan(a, fpst); |
25 | - buffer[4] = (req->arg >> 0) & 0xff; | 31 | + } |
26 | + stl_be_p(&buffer[1], req->arg); | 32 | } |
27 | return 0; | 33 | if (fpst->default_nan_mode) { |
28 | return sd_crc7(buffer, 5) != req->crc; /* TODO */ | 34 | nan = float16_default_nan(fpst); |
29 | } | 35 | @@ -XXX,XX +XXX,XX @@ float32 HELPER(frecpx_f32)(float32 a, void *fpstp) |
30 | 36 | float32 nan = a; | |
31 | static void sd_response_r1_make(SDState *sd, uint8_t *response) | 37 | if (float32_is_signaling_nan(a, fpst)) { |
32 | { | 38 | float_raise(float_flag_invalid, fpst); |
33 | - uint32_t status = sd->card_status; | 39 | - nan = float32_silence_nan(a, fpst); |
34 | + stl_be_p(response, sd->card_status); | 40 | + if (!fpst->default_nan_mode) { |
35 | + | 41 | + nan = float32_silence_nan(a, fpst); |
36 | /* Clear the "clear on read" status bits */ | 42 | + } |
37 | sd->card_status &= ~CARD_STATUS_C; | 43 | } |
38 | - | 44 | if (fpst->default_nan_mode) { |
39 | - response[0] = (status >> 24) & 0xff; | 45 | nan = float32_default_nan(fpst); |
40 | - response[1] = (status >> 16) & 0xff; | 46 | @@ -XXX,XX +XXX,XX @@ float64 HELPER(frecpx_f64)(float64 a, void *fpstp) |
41 | - response[2] = (status >> 8) & 0xff; | 47 | float64 nan = a; |
42 | - response[3] = (status >> 0) & 0xff; | 48 | if (float64_is_signaling_nan(a, fpst)) { |
43 | } | 49 | float_raise(float_flag_invalid, fpst); |
44 | 50 | - nan = float64_silence_nan(a, fpst); | |
45 | static void sd_response_r3_make(SDState *sd, uint8_t *response) | 51 | + if (!fpst->default_nan_mode) { |
46 | { | 52 | + nan = float64_silence_nan(a, fpst); |
47 | - response[0] = (sd->ocr >> 24) & 0xff; | 53 | + } |
48 | - response[1] = (sd->ocr >> 16) & 0xff; | 54 | } |
49 | - response[2] = (sd->ocr >> 8) & 0xff; | 55 | if (fpst->default_nan_mode) { |
50 | - response[3] = (sd->ocr >> 0) & 0xff; | 56 | nan = float64_default_nan(fpst); |
51 | + stl_be_p(response, sd->ocr); | 57 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c |
52 | } | 58 | index XXXXXXX..XXXXXXX 100644 |
53 | 59 | --- a/target/arm/vfp_helper.c | |
54 | static void sd_response_r6_make(SDState *sd, uint8_t *response) | 60 | +++ b/target/arm/vfp_helper.c |
55 | { | 61 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(recpe_f16)(uint32_t input, void *fpstp) |
56 | - uint16_t arg; | 62 | float16 nan = f16; |
57 | uint16_t status; | 63 | if (float16_is_signaling_nan(f16, fpst)) { |
58 | 64 | float_raise(float_flag_invalid, fpst); | |
59 | - arg = sd->rca; | 65 | - nan = float16_silence_nan(f16, fpst); |
60 | status = ((sd->card_status >> 8) & 0xc000) | | 66 | + if (!fpst->default_nan_mode) { |
61 | ((sd->card_status >> 6) & 0x2000) | | 67 | + nan = float16_silence_nan(f16, fpst); |
62 | (sd->card_status & 0x1fff); | 68 | + } |
63 | sd->card_status &= ~(CARD_STATUS_C & 0xc81fff); | 69 | } |
64 | - | 70 | if (fpst->default_nan_mode) { |
65 | - response[0] = (arg >> 8) & 0xff; | 71 | nan = float16_default_nan(fpst); |
66 | - response[1] = arg & 0xff; | 72 | @@ -XXX,XX +XXX,XX @@ float32 HELPER(recpe_f32)(float32 input, void *fpstp) |
67 | - response[2] = (status >> 8) & 0xff; | 73 | float32 nan = f32; |
68 | - response[3] = status & 0xff; | 74 | if (float32_is_signaling_nan(f32, fpst)) { |
69 | + stw_be_p(response + 0, sd->rca); | 75 | float_raise(float_flag_invalid, fpst); |
70 | + stw_be_p(response + 2, status); | 76 | - nan = float32_silence_nan(f32, fpst); |
71 | } | 77 | + if (!fpst->default_nan_mode) { |
72 | 78 | + nan = float32_silence_nan(f32, fpst); | |
73 | static void sd_response_r7_make(SDState *sd, uint8_t *response) | 79 | + } |
74 | { | 80 | } |
75 | - response[0] = (sd->vhs >> 24) & 0xff; | 81 | if (fpst->default_nan_mode) { |
76 | - response[1] = (sd->vhs >> 16) & 0xff; | 82 | nan = float32_default_nan(fpst); |
77 | - response[2] = (sd->vhs >> 8) & 0xff; | 83 | @@ -XXX,XX +XXX,XX @@ float64 HELPER(recpe_f64)(float64 input, void *fpstp) |
78 | - response[3] = (sd->vhs >> 0) & 0xff; | 84 | float64 nan = f64; |
79 | + stl_be_p(response, sd->vhs); | 85 | if (float64_is_signaling_nan(f64, fpst)) { |
80 | } | 86 | float_raise(float_flag_invalid, fpst); |
81 | 87 | - nan = float64_silence_nan(f64, fpst); | |
82 | static inline uint64_t sd_addr_to_wpnum(uint64_t addr) | 88 | + if (!fpst->default_nan_mode) { |
83 | @@ -XXX,XX +XXX,XX @@ static uint32_t sd_wpbits(SDState *sd, uint64_t addr) | 89 | + nan = float64_silence_nan(f64, fpst); |
84 | 90 | + } | |
85 | static void sd_function_switch(SDState *sd, uint32_t arg) | 91 | } |
86 | { | 92 | if (fpst->default_nan_mode) { |
87 | - int i, mode, new_func, crc; | 93 | nan = float64_default_nan(fpst); |
88 | + int i, mode, new_func; | 94 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(rsqrte_f16)(uint32_t input, void *fpstp) |
89 | mode = !!(arg & 0x80000000); | 95 | float16 nan = f16; |
90 | 96 | if (float16_is_signaling_nan(f16, s)) { | |
91 | sd->data[0] = 0x00; /* Maximum current consumption */ | 97 | float_raise(float_flag_invalid, s); |
92 | @@ -XXX,XX +XXX,XX @@ static void sd_function_switch(SDState *sd, uint32_t arg) | 98 | - nan = float16_silence_nan(f16, s); |
93 | sd->data[14 + (i >> 1)] = new_func << ((i * 4) & 4); | 99 | + if (!s->default_nan_mode) { |
94 | } | 100 | + nan = float16_silence_nan(f16, fpstp); |
95 | memset(&sd->data[17], 0, 47); | 101 | + } |
96 | - crc = sd_crc16(sd->data, 64); | 102 | } |
97 | - sd->data[65] = crc >> 8; | 103 | if (s->default_nan_mode) { |
98 | - sd->data[66] = crc & 0xff; | 104 | nan = float16_default_nan(s); |
99 | + stw_be_p(sd->data + 65, sd_crc16(sd->data, 64)); | 105 | @@ -XXX,XX +XXX,XX @@ float32 HELPER(rsqrte_f32)(float32 input, void *fpstp) |
100 | } | 106 | float32 nan = f32; |
101 | 107 | if (float32_is_signaling_nan(f32, s)) { | |
102 | static inline bool sd_wp_addr(SDState *sd, uint64_t addr) | 108 | float_raise(float_flag_invalid, s); |
109 | - nan = float32_silence_nan(f32, s); | ||
110 | + if (!s->default_nan_mode) { | ||
111 | + nan = float32_silence_nan(f32, fpstp); | ||
112 | + } | ||
113 | } | ||
114 | if (s->default_nan_mode) { | ||
115 | nan = float32_default_nan(s); | ||
116 | @@ -XXX,XX +XXX,XX @@ float64 HELPER(rsqrte_f64)(float64 input, void *fpstp) | ||
117 | float64 nan = f64; | ||
118 | if (float64_is_signaling_nan(f64, s)) { | ||
119 | float_raise(float_flag_invalid, s); | ||
120 | - nan = float64_silence_nan(f64, s); | ||
121 | + if (!s->default_nan_mode) { | ||
122 | + nan = float64_silence_nan(f64, fpstp); | ||
123 | + } | ||
124 | } | ||
125 | if (s->default_nan_mode) { | ||
126 | nan = float64_default_nan(s); | ||
103 | -- | 127 | -- |
104 | 2.16.1 | 128 | 2.20.1 |
105 | 129 | ||
106 | 130 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Maxim Uvarov <maxim.uvarov@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Don't set the high capacity bit by default as it will be set if required | 3 | qemu has 2 type of functions: shutdown and reboot. Shutdown |
4 | in the sd_set_csd() function. | 4 | function has to be used for machine shutdown. Otherwise we cause |
5 | a reset with a bogus "cause" value, when we intended a shutdown. | ||
5 | 6 | ||
6 | [based on a patch from Alistair Francis <alistair.francis@xilinx.com> | 7 | Signed-off-by: Maxim Uvarov <maxim.uvarov@linaro.org> |
7 | and Peter Ogden <ogden@xilinx.com> from qemu/xilinx tag xilinx-v2015.4] | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | Message-id: 20210625111842.3790-3-maxim.uvarov@linaro.org |
9 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 10 | [PMM: tweaked commit message] |
10 | Message-id: 20180215221325.7611-2-f4bug@amsat.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 12 | --- |
13 | hw/sd/sd.c | 5 ++++- | 13 | hw/gpio/gpio_pwr.c | 2 +- |
14 | 1 file changed, 4 insertions(+), 1 deletion(-) | 14 | 1 file changed, 1 insertion(+), 1 deletion(-) |
15 | 15 | ||
16 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 16 | diff --git a/hw/gpio/gpio_pwr.c b/hw/gpio/gpio_pwr.c |
17 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/sd/sd.c | 18 | --- a/hw/gpio/gpio_pwr.c |
19 | +++ b/hw/sd/sd.c | 19 | +++ b/hw/gpio/gpio_pwr.c |
20 | @@ -XXX,XX +XXX,XX @@ static void sd_ocr_powerup(void *opaque) | 20 | @@ -XXX,XX +XXX,XX @@ static void gpio_pwr_reset(void *opaque, int n, int level) |
21 | 21 | static void gpio_pwr_shutdown(void *opaque, int n, int level) | |
22 | /* card power-up OK */ | 22 | { |
23 | sd->ocr = FIELD_DP32(sd->ocr, OCR, CARD_POWER_UP, 1); | 23 | if (level) { |
24 | + | 24 | - qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); |
25 | + if (sd->size > 1 * G_BYTE) { | 25 | + qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); |
26 | + sd->ocr = FIELD_DP32(sd->ocr, OCR, CARD_CAPACITY, 1); | ||
27 | + } | ||
28 | } | ||
29 | |||
30 | static void sd_set_scr(SDState *sd) | ||
31 | @@ -XXX,XX +XXX,XX @@ static void sd_set_csd(SDState *sd, uint64_t size) | ||
32 | sd->csd[13] = 0x40; | ||
33 | sd->csd[14] = 0x00; | ||
34 | sd->csd[15] = 0x00; | ||
35 | - sd->ocr |= 1 << 30; /* High Capacity SD Memory Card */ | ||
36 | } | 26 | } |
37 | } | 27 | } |
38 | 28 | ||
39 | -- | 29 | -- |
40 | 2.16.1 | 30 | 2.20.1 |
41 | 31 | ||
42 | 32 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | In do_ldst(), the calculation of the offset needs to be based on the |
---|---|---|---|
2 | size of the memory access, not the size of the elements in the | ||
3 | vector. This meant we were getting it wrong for the widening and | ||
4 | narrowing variants of the various VLDR and VSTR insns. | ||
2 | 5 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
4 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
5 | Message-id: 20180215220540.6556-12-f4bug@amsat.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210628135835.6690-2-peter.maydell@linaro.org | ||
7 | --- | 9 | --- |
8 | include/hw/sd/sd.h | 1 - | 10 | target/arm/translate-mve.c | 17 +++++++++-------- |
9 | hw/sd/sd.c | 21 +++++++++++++-------- | 11 | 1 file changed, 9 insertions(+), 8 deletions(-) |
10 | 2 files changed, 13 insertions(+), 9 deletions(-) | ||
11 | 12 | ||
12 | diff --git a/include/hw/sd/sd.h b/include/hw/sd/sd.h | 13 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c |
13 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/include/hw/sd/sd.h | 15 | --- a/target/arm/translate-mve.c |
15 | +++ b/include/hw/sd/sd.h | 16 | +++ b/target/arm/translate-mve.c |
16 | @@ -XXX,XX +XXX,XX @@ | 17 | @@ -XXX,XX +XXX,XX @@ static bool mve_skip_first_beat(DisasContext *s) |
17 | #define READY_FOR_DATA (1 << 8) | 18 | } |
18 | #define APP_CMD (1 << 5) | ||
19 | #define AKE_SEQ_ERROR (1 << 3) | ||
20 | -#define OCR_CCS_BITN 30 | ||
21 | |||
22 | typedef enum { | ||
23 | SD_VOLTAGE_0_4V = 400, /* currently not supported */ | ||
24 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/hw/sd/sd.c | ||
27 | +++ b/hw/sd/sd.c | ||
28 | @@ -XXX,XX +XXX,XX @@ | ||
29 | #include "qemu/osdep.h" | ||
30 | #include "hw/qdev.h" | ||
31 | #include "hw/hw.h" | ||
32 | +#include "hw/registerfields.h" | ||
33 | #include "sysemu/block-backend.h" | ||
34 | #include "hw/sd/sd.h" | ||
35 | #include "qapi/error.h" | ||
36 | @@ -XXX,XX +XXX,XX @@ | ||
37 | //#define DEBUG_SD 1 | ||
38 | |||
39 | #define ACMD41_ENQUIRY_MASK 0x00ffffff | ||
40 | -#define OCR_POWER_UP 0x80000000 | ||
41 | -#define OCR_POWER_DELAY_NS 500000 /* 0.5ms */ | ||
42 | |||
43 | typedef enum { | ||
44 | sd_r0 = 0, /* no response */ | ||
45 | @@ -XXX,XX +XXX,XX @@ static uint16_t sd_crc16(void *message, size_t width) | ||
46 | return shift_reg; | ||
47 | } | 19 | } |
48 | 20 | ||
49 | +#define OCR_POWER_DELAY_NS 500000 /* 0.5ms */ | 21 | -static bool do_ldst(DisasContext *s, arg_VLDR_VSTR *a, MVEGenLdStFn *fn) |
50 | + | 22 | +static bool do_ldst(DisasContext *s, arg_VLDR_VSTR *a, MVEGenLdStFn *fn, |
51 | +FIELD(OCR, CARD_CAPACITY, 30, 1) /* 0:SDSC, 1:SDHC/SDXC */ | 23 | + unsigned msize) |
52 | +FIELD(OCR, CARD_POWER_UP, 31, 1) | ||
53 | + | ||
54 | static void sd_set_ocr(SDState *sd) | ||
55 | { | 24 | { |
56 | /* All voltages OK, Standard Capacity SD Memory Card, not yet powered up */ | 25 | TCGv_i32 addr; |
57 | @@ -XXX,XX +XXX,XX @@ static void sd_ocr_powerup(void *opaque) | 26 | uint32_t offset; |
58 | SDState *sd = opaque; | 27 | @@ -XXX,XX +XXX,XX @@ static bool do_ldst(DisasContext *s, arg_VLDR_VSTR *a, MVEGenLdStFn *fn) |
59 | 28 | return true; | |
60 | trace_sdcard_powerup(); | 29 | } |
61 | - /* Set powered up bit in OCR */ | 30 | |
62 | - assert(!(sd->ocr & OCR_POWER_UP)); | 31 | - offset = a->imm << a->size; |
63 | - sd->ocr |= OCR_POWER_UP; | 32 | + offset = a->imm << msize; |
64 | + assert(!FIELD_EX32(sd->ocr, OCR, CARD_POWER_UP)); | 33 | if (!a->a) { |
65 | + | 34 | offset = -offset; |
66 | + /* card power-up OK */ | 35 | } |
67 | + sd->ocr = FIELD_DP32(sd->ocr, OCR, CARD_POWER_UP, 1); | 36 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDR_VSTR(DisasContext *s, arg_VLDR_VSTR *a) |
37 | { gen_helper_mve_vstrw, gen_helper_mve_vldrw }, | ||
38 | { NULL, NULL } | ||
39 | }; | ||
40 | - return do_ldst(s, a, ldstfns[a->size][a->l]); | ||
41 | + return do_ldst(s, a, ldstfns[a->size][a->l], a->size); | ||
68 | } | 42 | } |
69 | 43 | ||
70 | static void sd_set_scr(SDState *sd) | 44 | -#define DO_VLDST_WIDE_NARROW(OP, SLD, ULD, ST) \ |
71 | @@ -XXX,XX +XXX,XX @@ static bool sd_ocr_vmstate_needed(void *opaque) | 45 | +#define DO_VLDST_WIDE_NARROW(OP, SLD, ULD, ST, MSIZE) \ |
72 | SDState *sd = opaque; | 46 | static bool trans_##OP(DisasContext *s, arg_VLDR_VSTR *a) \ |
73 | 47 | { \ | |
74 | /* Include the OCR state (and timer) if it is not yet powered up */ | 48 | static MVEGenLdStFn * const ldstfns[2][2] = { \ |
75 | - return !(sd->ocr & OCR_POWER_UP); | 49 | { gen_helper_mve_##ST, gen_helper_mve_##SLD }, \ |
76 | + return !FIELD_EX32(sd->ocr, OCR, CARD_POWER_UP); | 50 | { NULL, gen_helper_mve_##ULD }, \ |
77 | } | 51 | }; \ |
78 | 52 | - return do_ldst(s, a, ldstfns[a->u][a->l]); \ | |
79 | static const VMStateDescription sd_ocr_vmstate = { | 53 | + return do_ldst(s, a, ldstfns[a->u][a->l], MSIZE); \ |
80 | @@ -XXX,XX +XXX,XX @@ static void sd_erase(SDState *sd) | ||
81 | return; | ||
82 | } | 54 | } |
83 | 55 | ||
84 | - if (extract32(sd->ocr, OCR_CCS_BITN, 1)) { | 56 | -DO_VLDST_WIDE_NARROW(VLDSTB_H, vldrb_sh, vldrb_uh, vstrb_h) |
85 | + if (FIELD_EX32(sd->ocr, OCR, CARD_CAPACITY)) { | 57 | -DO_VLDST_WIDE_NARROW(VLDSTB_W, vldrb_sw, vldrb_uw, vstrb_w) |
86 | /* High capacity memory card: erase units are 512 byte blocks */ | 58 | -DO_VLDST_WIDE_NARROW(VLDSTH_W, vldrh_sw, vldrh_uw, vstrh_w) |
87 | erase_start *= 512; | 59 | +DO_VLDST_WIDE_NARROW(VLDSTB_H, vldrb_sh, vldrb_uh, vstrb_h, MO_8) |
88 | erase_end *= 512; | 60 | +DO_VLDST_WIDE_NARROW(VLDSTB_W, vldrb_sw, vldrb_uw, vstrb_w, MO_8) |
89 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_app_command(SDState *sd, | 61 | +DO_VLDST_WIDE_NARROW(VLDSTH_W, vldrh_sw, vldrh_uw, vstrh_w, MO_16) |
90 | * UEFI, which sends an initial enquiry ACMD41, but | 62 | |
91 | * assumes that the card is in ready state as soon as it | 63 | static bool trans_VDUP(DisasContext *s, arg_VDUP *a) |
92 | * sees the power up bit set. */ | 64 | { |
93 | - if (!(sd->ocr & OCR_POWER_UP)) { | ||
94 | + if (!FIELD_EX32(sd->ocr, OCR, CARD_POWER_UP)) { | ||
95 | if ((req.arg & ACMD41_ENQUIRY_MASK) != 0) { | ||
96 | timer_del(sd->ocr_power_timer); | ||
97 | sd_ocr_powerup(sd); | ||
98 | -- | 65 | -- |
99 | 2.16.1 | 66 | 2.20.1 |
100 | 67 | ||
101 | 68 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | The initial implementation of the MVE VRMLALDAVH and VRMLSLDAVH |
---|---|---|---|
2 | insns had some bugs: | ||
3 | * the 32x32 multiply of elements was being done as 32x32->32, | ||
4 | not 32x32->64 | ||
5 | * we were incorrectly maintaining the accumulator in its full | ||
6 | 72-bit form across all 4 beats of the insn; in the pseudocode | ||
7 | it is squashed back into the 64 bits of the RdaHi:RdaLo | ||
8 | registers after each beat | ||
2 | 9 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 10 | In particular, fixing the second of these allows us to recast |
4 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 11 | the implementation to avoid 128-bit arithmetic entirely. |
5 | Acked-by: Michael Walle <michael@walle.cc> | 12 | |
6 | Message-id: 20180216022933.10945-2-f4bug@amsat.org | 13 | Since the element size here is always 4, we can also drop the |
14 | parameterization of ESIZE to make the code a little more readable. | ||
15 | |||
16 | Suggested-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
19 | Message-id: 20210628135835.6690-3-peter.maydell@linaro.org | ||
8 | --- | 20 | --- |
9 | hw/sd/milkymist-memcard.c | 17 ++++++++++------- | 21 | target/arm/mve_helper.c | 38 +++++++++++++++++++++----------------- |
10 | 1 file changed, 10 insertions(+), 7 deletions(-) | 22 | 1 file changed, 21 insertions(+), 17 deletions(-) |
11 | 23 | ||
12 | diff --git a/hw/sd/milkymist-memcard.c b/hw/sd/milkymist-memcard.c | 24 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c |
13 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/sd/milkymist-memcard.c | 26 | --- a/target/arm/mve_helper.c |
15 | +++ b/hw/sd/milkymist-memcard.c | 27 | +++ b/target/arm/mve_helper.c |
16 | @@ -XXX,XX +XXX,XX @@ | 28 | @@ -XXX,XX +XXX,XX @@ |
17 | */ | 29 | */ |
18 | 30 | ||
19 | #include "qemu/osdep.h" | 31 | #include "qemu/osdep.h" |
20 | +#include "qemu/log.h" | 32 | -#include "qemu/int128.h" |
21 | #include "hw/hw.h" | 33 | #include "cpu.h" |
22 | #include "hw/sysbus.h" | 34 | #include "internals.h" |
23 | #include "sysemu/sysemu.h" | 35 | #include "vec_internal.h" |
24 | #include "trace.h" | 36 | @@ -XXX,XX +XXX,XX @@ DO_LDAV(vmlsldavsw, 4, int32_t, false, +=, -=) |
25 | -#include "qemu/error-report.h" | 37 | DO_LDAV(vmlsldavxsw, 4, int32_t, true, +=, -=) |
26 | +#include "include/qapi/error.h" | 38 | |
27 | #include "sysemu/block-backend.h" | 39 | /* |
28 | #include "sysemu/blockdev.h" | 40 | - * Rounding multiply add long dual accumulate high: we must keep |
29 | #include "hw/sd/sd.h" | 41 | - * a 72-bit internal accumulator value and return the top 64 bits. |
30 | @@ -XXX,XX +XXX,XX @@ static uint64_t memcard_read(void *opaque, hwaddr addr, | 42 | + * Rounding multiply add long dual accumulate high. In the pseudocode |
31 | } else { | 43 | + * this is implemented with a 72-bit internal accumulator value of which |
32 | r = s->response[s->response_read_ptr++]; | 44 | + * the top 64 bits are returned. We optimize this to avoid having to |
33 | if (s->response_read_ptr > s->response_len) { | 45 | + * use 128-bit arithmetic -- we can do this because the 74-bit accumulator |
34 | - error_report("milkymist_memcard: " | 46 | + * is squashed back into 64-bits after each beat. |
35 | - "read more cmd bytes than available. Clipping."); | 47 | */ |
36 | + qemu_log_mask(LOG_GUEST_ERROR, "milkymist_memcard: " | 48 | -#define DO_LDAVH(OP, ESIZE, TYPE, XCHG, EVENACC, ODDACC, TO128) \ |
37 | + "read more cmd bytes than available. Clipping."); | 49 | +#define DO_LDAVH(OP, TYPE, LTYPE, XCHG, SUB) \ |
38 | s->response_read_ptr = 0; | 50 | uint64_t HELPER(glue(mve_, OP))(CPUARMState *env, void *vn, \ |
39 | } | 51 | void *vm, uint64_t a) \ |
40 | } | 52 | { \ |
41 | @@ -XXX,XX +XXX,XX @@ static uint64_t memcard_read(void *opaque, hwaddr addr, | 53 | uint16_t mask = mve_element_mask(env); \ |
42 | break; | 54 | unsigned e; \ |
43 | 55 | TYPE *n = vn, *m = vm; \ | |
44 | default: | 56 | - Int128 acc = int128_lshift(TO128(a), 8); \ |
45 | - error_report("milkymist_memcard: read access to unknown register 0x" | 57 | - for (e = 0; e < 16 / ESIZE; e++, mask >>= ESIZE) { \ |
46 | - TARGET_FMT_plx, addr << 2); | 58 | + for (e = 0; e < 16 / 4; e++, mask >>= 4) { \ |
47 | + qemu_log_mask(LOG_UNIMP, "milkymist_memcard: " | 59 | if (mask & 1) { \ |
48 | + "read access to unknown register 0x%" HWADDR_PRIx "\n", | 60 | + LTYPE mul; \ |
49 | + addr << 2); | 61 | if (e & 1) { \ |
50 | break; | 62 | - acc = ODDACC(acc, TO128(n[H##ESIZE(e - 1 * XCHG)] * \ |
63 | - m[H##ESIZE(e)])); \ | ||
64 | + mul = (LTYPE)n[H4(e - 1 * XCHG)] * m[H4(e)]; \ | ||
65 | + if (SUB) { \ | ||
66 | + mul = -mul; \ | ||
67 | + } \ | ||
68 | } else { \ | ||
69 | - acc = EVENACC(acc, TO128(n[H##ESIZE(e + 1 * XCHG)] * \ | ||
70 | - m[H##ESIZE(e)])); \ | ||
71 | + mul = (LTYPE)n[H4(e + 1 * XCHG)] * m[H4(e)]; \ | ||
72 | } \ | ||
73 | - acc = int128_add(acc, int128_make64(1 << 7)); \ | ||
74 | + mul = (mul >> 8) + ((mul >> 7) & 1); \ | ||
75 | + a += mul; \ | ||
76 | } \ | ||
77 | } \ | ||
78 | mve_advance_vpt(env); \ | ||
79 | - return int128_getlo(int128_rshift(acc, 8)); \ | ||
80 | + return a; \ | ||
51 | } | 81 | } |
52 | 82 | ||
53 | @@ -XXX,XX +XXX,XX @@ static void memcard_write(void *opaque, hwaddr addr, uint64_t value, | 83 | -DO_LDAVH(vrmlaldavhsw, 4, int32_t, false, int128_add, int128_add, int128_makes64) |
54 | break; | 84 | -DO_LDAVH(vrmlaldavhxsw, 4, int32_t, true, int128_add, int128_add, int128_makes64) |
55 | 85 | +DO_LDAVH(vrmlaldavhsw, int32_t, int64_t, false, false) | |
56 | default: | 86 | +DO_LDAVH(vrmlaldavhxsw, int32_t, int64_t, true, false) |
57 | - error_report("milkymist_memcard: write access to unknown register 0x" | 87 | |
58 | - TARGET_FMT_plx, addr << 2); | 88 | -DO_LDAVH(vrmlaldavhuw, 4, uint32_t, false, int128_add, int128_add, int128_make64) |
59 | + qemu_log_mask(LOG_UNIMP, "milkymist_memcard: " | 89 | +DO_LDAVH(vrmlaldavhuw, uint32_t, uint64_t, false, false) |
60 | + "write access to unknown register 0x%" HWADDR_PRIx " " | 90 | |
61 | + "(value 0x%" PRIx64 ")\n", addr << 2, value); | 91 | -DO_LDAVH(vrmlsldavhsw, 4, int32_t, false, int128_add, int128_sub, int128_makes64) |
62 | break; | 92 | -DO_LDAVH(vrmlsldavhxsw, 4, int32_t, true, int128_add, int128_sub, int128_makes64) |
63 | } | 93 | +DO_LDAVH(vrmlsldavhsw, int32_t, int64_t, false, true) |
64 | } | 94 | +DO_LDAVH(vrmlsldavhxsw, int32_t, int64_t, true, true) |
95 | |||
96 | /* Vector add across vector */ | ||
97 | #define DO_VADDV(OP, ESIZE, TYPE) \ | ||
65 | -- | 98 | -- |
66 | 2.16.1 | 99 | 2.20.1 |
67 | 100 | ||
68 | 101 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | The function asimd_imm_const() in translate-neon.c is an |
---|---|---|---|
2 | implementation of the pseudocode AdvSIMDExpandImm(), which we will | ||
3 | also want for MVE. Move the implementation to translate.c, with a | ||
4 | prototype in translate.h. | ||
2 | 5 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
4 | Acked-by: Alistair Francis <alistair.francis@xilinx.com> | ||
5 | Message-id: 20180215221325.7611-9-f4bug@amsat.org | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210628135835.6690-4-peter.maydell@linaro.org | ||
8 | --- | 9 | --- |
9 | hw/sd/sd.c | 48 +++++++++++++++++++++++++++++++++++++++++++++--- | 10 | target/arm/translate.h | 16 ++++++++++ |
10 | 1 file changed, 45 insertions(+), 3 deletions(-) | 11 | target/arm/translate-neon.c | 63 ------------------------------------- |
12 | target/arm/translate.c | 57 +++++++++++++++++++++++++++++++++ | ||
13 | 3 files changed, 73 insertions(+), 63 deletions(-) | ||
11 | 14 | ||
12 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 15 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
13 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/sd/sd.c | 17 | --- a/target/arm/translate.h |
15 | +++ b/hw/sd/sd.c | 18 | +++ b/target/arm/translate.h |
16 | @@ -XXX,XX +XXX,XX @@ static void sd_set_rca(SDState *sd) | 19 | @@ -XXX,XX +XXX,XX @@ static inline MemOp finalize_memop(DisasContext *s, MemOp opc) |
17 | sd->rca += 0x4567; | 20 | return opc | s->be_data; |
18 | } | 21 | } |
19 | 22 | ||
20 | +FIELD(CSR, AKE_SEQ_ERROR, 3, 1) | 23 | +/** |
21 | +FIELD(CSR, APP_CMD, 5, 1) | 24 | + * asimd_imm_const: Expand an encoded SIMD constant value |
22 | +FIELD(CSR, FX_EVENT, 6, 1) | 25 | + * |
23 | +FIELD(CSR, READY_FOR_DATA, 8, 1) | 26 | + * Expand a SIMD constant value. This is essentially the pseudocode |
24 | +FIELD(CSR, CURRENT_STATE, 9, 4) | 27 | + * AdvSIMDExpandImm, except that we also perform the boolean NOT needed for |
25 | +FIELD(CSR, ERASE_RESET, 13, 1) | 28 | + * VMVN and VBIC (when cmode < 14 && op == 1). |
26 | +FIELD(CSR, CARD_ECC_DISABLED, 14, 1) | 29 | + * |
27 | +FIELD(CSR, WP_ERASE_SKIP, 15, 1) | 30 | + * The combination cmode == 15 op == 1 is a reserved encoding for AArch32; |
28 | +FIELD(CSR, CSD_OVERWRITE, 16, 1) | 31 | + * callers must catch this. |
29 | +FIELD(CSR, DEFERRED_RESPONSE, 17, 1) | 32 | + * |
30 | +FIELD(CSR, ERROR, 19, 1) | 33 | + * cmode = 2,3,4,5,6,7,10,11,12,13 imm=0 was UNPREDICTABLE in v7A but |
31 | +FIELD(CSR, CC_ERROR, 20, 1) | 34 | + * is either not unpredictable or merely CONSTRAINED UNPREDICTABLE in v8A; |
32 | +FIELD(CSR, CARD_ECC_FAILED, 21, 1) | 35 | + * we produce an immediate constant value of 0 in these cases. |
33 | +FIELD(CSR, ILLEGAL_COMMAND, 22, 1) | 36 | + */ |
34 | +FIELD(CSR, COM_CRC_ERROR, 23, 1) | 37 | +uint64_t asimd_imm_const(uint32_t imm, int cmode, int op); |
35 | +FIELD(CSR, LOCK_UNLOCK_FAILED, 24, 1) | ||
36 | +FIELD(CSR, CARD_IS_LOCKED, 25, 1) | ||
37 | +FIELD(CSR, WP_VIOLATION, 26, 1) | ||
38 | +FIELD(CSR, ERASE_PARAM, 27, 1) | ||
39 | +FIELD(CSR, ERASE_SEQ_ERROR, 28, 1) | ||
40 | +FIELD(CSR, BLOCK_LEN_ERROR, 29, 1) | ||
41 | +FIELD(CSR, ADDRESS_ERROR, 30, 1) | ||
42 | +FIELD(CSR, OUT_OF_RANGE, 31, 1) | ||
43 | + | 38 | + |
44 | /* Card status bits, split by clear condition: | 39 | #endif /* TARGET_ARM_TRANSLATE_H */ |
45 | * A : According to the card current state | 40 | diff --git a/target/arm/translate-neon.c b/target/arm/translate-neon.c |
46 | * B : Always related to the previous command | 41 | index XXXXXXX..XXXXXXX 100644 |
47 | * C : Cleared by read | 42 | --- a/target/arm/translate-neon.c |
48 | */ | 43 | +++ b/target/arm/translate-neon.c |
49 | -#define CARD_STATUS_A 0x02004100 | 44 | @@ -XXX,XX +XXX,XX @@ DO_FP_2SH(VCVT_UH, gen_helper_gvec_vcvt_uh) |
50 | -#define CARD_STATUS_B 0x00c01e00 | 45 | DO_FP_2SH(VCVT_HS, gen_helper_gvec_vcvt_hs) |
51 | -#define CARD_STATUS_C 0xfd39a028 | 46 | DO_FP_2SH(VCVT_HU, gen_helper_gvec_vcvt_hu) |
52 | +#define CARD_STATUS_A (R_CSR_READY_FOR_DATA_MASK \ | 47 | |
53 | + | R_CSR_CARD_ECC_DISABLED_MASK \ | 48 | -static uint64_t asimd_imm_const(uint32_t imm, int cmode, int op) |
54 | + | R_CSR_CARD_IS_LOCKED_MASK) | 49 | -{ |
55 | +#define CARD_STATUS_B (R_CSR_CURRENT_STATE_MASK \ | 50 | - /* |
56 | + | R_CSR_ILLEGAL_COMMAND_MASK \ | 51 | - * Expand the encoded constant. |
57 | + | R_CSR_COM_CRC_ERROR_MASK) | 52 | - * Note that cmode = 2,3,4,5,6,7,10,11,12,13 imm=0 is UNPREDICTABLE. |
58 | +#define CARD_STATUS_C (R_CSR_AKE_SEQ_ERROR_MASK \ | 53 | - * We choose to not special-case this and will behave as if a |
59 | + | R_CSR_APP_CMD_MASK \ | 54 | - * valid constant encoding of 0 had been given. |
60 | + | R_CSR_ERASE_RESET_MASK \ | 55 | - * cmode = 15 op = 1 must UNDEF; we assume decode has handled that. |
61 | + | R_CSR_WP_ERASE_SKIP_MASK \ | 56 | - */ |
62 | + | R_CSR_CSD_OVERWRITE_MASK \ | 57 | - switch (cmode) { |
63 | + | R_CSR_ERROR_MASK \ | 58 | - case 0: case 1: |
64 | + | R_CSR_CC_ERROR_MASK \ | 59 | - /* no-op */ |
65 | + | R_CSR_CARD_ECC_FAILED_MASK \ | 60 | - break; |
66 | + | R_CSR_LOCK_UNLOCK_FAILED_MASK \ | 61 | - case 2: case 3: |
67 | + | R_CSR_WP_VIOLATION_MASK \ | 62 | - imm <<= 8; |
68 | + | R_CSR_ERASE_PARAM_MASK \ | 63 | - break; |
69 | + | R_CSR_ERASE_SEQ_ERROR_MASK \ | 64 | - case 4: case 5: |
70 | + | R_CSR_BLOCK_LEN_ERROR_MASK \ | 65 | - imm <<= 16; |
71 | + | R_CSR_ADDRESS_ERROR_MASK \ | 66 | - break; |
72 | + | R_CSR_OUT_OF_RANGE_MASK) | 67 | - case 6: case 7: |
73 | 68 | - imm <<= 24; | |
74 | static void sd_set_cardstatus(SDState *sd) | 69 | - break; |
70 | - case 8: case 9: | ||
71 | - imm |= imm << 16; | ||
72 | - break; | ||
73 | - case 10: case 11: | ||
74 | - imm = (imm << 8) | (imm << 24); | ||
75 | - break; | ||
76 | - case 12: | ||
77 | - imm = (imm << 8) | 0xff; | ||
78 | - break; | ||
79 | - case 13: | ||
80 | - imm = (imm << 16) | 0xffff; | ||
81 | - break; | ||
82 | - case 14: | ||
83 | - if (op) { | ||
84 | - /* | ||
85 | - * This is the only case where the top and bottom 32 bits | ||
86 | - * of the encoded constant differ. | ||
87 | - */ | ||
88 | - uint64_t imm64 = 0; | ||
89 | - int n; | ||
90 | - | ||
91 | - for (n = 0; n < 8; n++) { | ||
92 | - if (imm & (1 << n)) { | ||
93 | - imm64 |= (0xffULL << (n * 8)); | ||
94 | - } | ||
95 | - } | ||
96 | - return imm64; | ||
97 | - } | ||
98 | - imm |= (imm << 8) | (imm << 16) | (imm << 24); | ||
99 | - break; | ||
100 | - case 15: | ||
101 | - imm = ((imm & 0x80) << 24) | ((imm & 0x3f) << 19) | ||
102 | - | ((imm & 0x40) ? (0x1f << 25) : (1 << 30)); | ||
103 | - break; | ||
104 | - } | ||
105 | - if (op) { | ||
106 | - imm = ~imm; | ||
107 | - } | ||
108 | - return dup_const(MO_32, imm); | ||
109 | -} | ||
110 | - | ||
111 | static bool do_1reg_imm(DisasContext *s, arg_1reg_imm *a, | ||
112 | GVecGen2iFn *fn) | ||
113 | { | ||
114 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
115 | index XXXXXXX..XXXXXXX 100644 | ||
116 | --- a/target/arm/translate.c | ||
117 | +++ b/target/arm/translate.c | ||
118 | @@ -XXX,XX +XXX,XX @@ void arm_translate_init(void) | ||
119 | a64_translate_init(); | ||
120 | } | ||
121 | |||
122 | +uint64_t asimd_imm_const(uint32_t imm, int cmode, int op) | ||
123 | +{ | ||
124 | + /* Expand the encoded constant as per AdvSIMDExpandImm pseudocode */ | ||
125 | + switch (cmode) { | ||
126 | + case 0: case 1: | ||
127 | + /* no-op */ | ||
128 | + break; | ||
129 | + case 2: case 3: | ||
130 | + imm <<= 8; | ||
131 | + break; | ||
132 | + case 4: case 5: | ||
133 | + imm <<= 16; | ||
134 | + break; | ||
135 | + case 6: case 7: | ||
136 | + imm <<= 24; | ||
137 | + break; | ||
138 | + case 8: case 9: | ||
139 | + imm |= imm << 16; | ||
140 | + break; | ||
141 | + case 10: case 11: | ||
142 | + imm = (imm << 8) | (imm << 24); | ||
143 | + break; | ||
144 | + case 12: | ||
145 | + imm = (imm << 8) | 0xff; | ||
146 | + break; | ||
147 | + case 13: | ||
148 | + imm = (imm << 16) | 0xffff; | ||
149 | + break; | ||
150 | + case 14: | ||
151 | + if (op) { | ||
152 | + /* | ||
153 | + * This is the only case where the top and bottom 32 bits | ||
154 | + * of the encoded constant differ. | ||
155 | + */ | ||
156 | + uint64_t imm64 = 0; | ||
157 | + int n; | ||
158 | + | ||
159 | + for (n = 0; n < 8; n++) { | ||
160 | + if (imm & (1 << n)) { | ||
161 | + imm64 |= (0xffULL << (n * 8)); | ||
162 | + } | ||
163 | + } | ||
164 | + return imm64; | ||
165 | + } | ||
166 | + imm |= (imm << 8) | (imm << 16) | (imm << 24); | ||
167 | + break; | ||
168 | + case 15: | ||
169 | + imm = ((imm & 0x80) << 24) | ((imm & 0x3f) << 19) | ||
170 | + | ((imm & 0x40) ? (0x1f << 25) : (1 << 30)); | ||
171 | + break; | ||
172 | + } | ||
173 | + if (op) { | ||
174 | + imm = ~imm; | ||
175 | + } | ||
176 | + return dup_const(MO_32, imm); | ||
177 | +} | ||
178 | + | ||
179 | /* Generate a label used for skipping this instruction */ | ||
180 | void arm_gen_condlabel(DisasContext *s) | ||
75 | { | 181 | { |
76 | -- | 182 | -- |
77 | 2.16.1 | 183 | 2.20.1 |
78 | 184 | ||
79 | 185 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | The A64 AdvSIMD modified-immediate grouping uses almost the same |
---|---|---|---|
2 | constant encoding that A32 Neon does; reuse asimd_imm_const() (to | ||
3 | which we add the AArch64-specific case for cmode 15 op 1) instead of | ||
4 | reimplementing it all. | ||
2 | 5 | ||
3 | This device does not model MMCA Specification previous to v4.2 | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210628135835.6690-5-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/translate.h | 3 +- | ||
11 | target/arm/translate-a64.c | 86 ++++---------------------------------- | ||
12 | target/arm/translate.c | 17 +++++++- | ||
13 | 3 files changed, 24 insertions(+), 82 deletions(-) | ||
4 | 14 | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 15 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
6 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
7 | Message-id: 20180215221325.7611-6-f4bug@amsat.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | hw/sd/sd.c | 33 --------------------------------- | ||
11 | 1 file changed, 33 deletions(-) | ||
12 | |||
13 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/sd/sd.c | 17 | --- a/target/arm/translate.h |
16 | +++ b/hw/sd/sd.c | 18 | +++ b/target/arm/translate.h |
17 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, | 19 | @@ -XXX,XX +XXX,XX @@ static inline MemOp finalize_memop(DisasContext *s, MemOp opc) |
18 | } | 20 | * VMVN and VBIC (when cmode < 14 && op == 1). |
19 | break; | 21 | * |
20 | 22 | * The combination cmode == 15 op == 1 is a reserved encoding for AArch32; | |
21 | - case 11: /* CMD11: READ_DAT_UNTIL_STOP */ | 23 | - * callers must catch this. |
22 | - if (sd->spi) | 24 | + * callers must catch this; we return the 64-bit constant value defined |
23 | - goto bad_cmd; | 25 | + * for AArch64. |
24 | - switch (sd->state) { | 26 | * |
25 | - case sd_transfer_state: | 27 | * cmode = 2,3,4,5,6,7,10,11,12,13 imm=0 was UNPREDICTABLE in v7A but |
26 | - sd->state = sd_sendingdata_state; | 28 | * is either not unpredictable or merely CONSTRAINED UNPREDICTABLE in v8A; |
27 | - sd->data_start = req.arg; | 29 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
28 | - sd->data_offset = 0; | 30 | index XXXXXXX..XXXXXXX 100644 |
29 | - | 31 | --- a/target/arm/translate-a64.c |
30 | - if (sd->data_start + sd->blk_len > sd->size) | 32 | +++ b/target/arm/translate-a64.c |
31 | - sd->card_status |= ADDRESS_ERROR; | 33 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_mod_imm(DisasContext *s, uint32_t insn) |
32 | - return sd_r0; | 34 | { |
33 | - | 35 | int rd = extract32(insn, 0, 5); |
34 | - default: | 36 | int cmode = extract32(insn, 12, 4); |
35 | - break; | 37 | - int cmode_3_1 = extract32(cmode, 1, 3); |
38 | - int cmode_0 = extract32(cmode, 0, 1); | ||
39 | int o2 = extract32(insn, 11, 1); | ||
40 | uint64_t abcdefgh = extract32(insn, 5, 5) | (extract32(insn, 16, 3) << 5); | ||
41 | bool is_neg = extract32(insn, 29, 1); | ||
42 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_mod_imm(DisasContext *s, uint32_t insn) | ||
43 | return; | ||
44 | } | ||
45 | |||
46 | - /* See AdvSIMDExpandImm() in ARM ARM */ | ||
47 | - switch (cmode_3_1) { | ||
48 | - case 0: /* Replicate(Zeros(24):imm8, 2) */ | ||
49 | - case 1: /* Replicate(Zeros(16):imm8:Zeros(8), 2) */ | ||
50 | - case 2: /* Replicate(Zeros(8):imm8:Zeros(16), 2) */ | ||
51 | - case 3: /* Replicate(imm8:Zeros(24), 2) */ | ||
52 | - { | ||
53 | - int shift = cmode_3_1 * 8; | ||
54 | - imm = bitfield_replicate(abcdefgh << shift, 32); | ||
55 | - break; | ||
56 | - } | ||
57 | - case 4: /* Replicate(Zeros(8):imm8, 4) */ | ||
58 | - case 5: /* Replicate(imm8:Zeros(8), 4) */ | ||
59 | - { | ||
60 | - int shift = (cmode_3_1 & 0x1) * 8; | ||
61 | - imm = bitfield_replicate(abcdefgh << shift, 16); | ||
62 | - break; | ||
63 | - } | ||
64 | - case 6: | ||
65 | - if (cmode_0) { | ||
66 | - /* Replicate(Zeros(8):imm8:Ones(16), 2) */ | ||
67 | - imm = (abcdefgh << 16) | 0xffff; | ||
68 | - } else { | ||
69 | - /* Replicate(Zeros(16):imm8:Ones(8), 2) */ | ||
70 | - imm = (abcdefgh << 8) | 0xff; | ||
36 | - } | 71 | - } |
72 | - imm = bitfield_replicate(imm, 32); | ||
37 | - break; | 73 | - break; |
38 | - | 74 | - case 7: |
39 | case 12: /* CMD12: STOP_TRANSMISSION */ | 75 | - if (!cmode_0 && !is_neg) { |
40 | switch (sd->state) { | 76 | - imm = bitfield_replicate(abcdefgh, 8); |
41 | case sd_sendingdata_state: | 77 | - } else if (!cmode_0 && is_neg) { |
42 | @@ -XXX,XX +XXX,XX @@ uint8_t sd_read_data(SDState *sd) | 78 | - int i; |
43 | sd->state = sd_transfer_state; | 79 | - imm = 0; |
44 | break; | 80 | - for (i = 0; i < 8; i++) { |
45 | 81 | - if ((abcdefgh) & (1 << i)) { | |
46 | - case 11: /* CMD11: READ_DAT_UNTIL_STOP */ | 82 | - imm |= 0xffULL << (i * 8); |
47 | - if (sd->data_offset == 0) | 83 | - } |
48 | - BLK_READ_BLOCK(sd->data_start, io_len); | 84 | - } |
49 | - ret = sd->data[sd->data_offset ++]; | 85 | - } else if (cmode_0) { |
50 | - | 86 | - if (is_neg) { |
51 | - if (sd->data_offset >= io_len) { | 87 | - imm = (abcdefgh & 0x3f) << 48; |
52 | - sd->data_start += io_len; | 88 | - if (abcdefgh & 0x80) { |
53 | - sd->data_offset = 0; | 89 | - imm |= 0x8000000000000000ULL; |
54 | - if (sd->data_start + io_len > sd->size) { | 90 | - } |
55 | - sd->card_status |= ADDRESS_ERROR; | 91 | - if (abcdefgh & 0x40) { |
56 | - break; | 92 | - imm |= 0x3fc0000000000000ULL; |
93 | - } else { | ||
94 | - imm |= 0x4000000000000000ULL; | ||
95 | - } | ||
96 | - } else { | ||
97 | - if (o2) { | ||
98 | - /* FMOV (vector, immediate) - half-precision */ | ||
99 | - imm = vfp_expand_imm(MO_16, abcdefgh); | ||
100 | - /* now duplicate across the lanes */ | ||
101 | - imm = bitfield_replicate(imm, 16); | ||
102 | - } else { | ||
103 | - imm = (abcdefgh & 0x3f) << 19; | ||
104 | - if (abcdefgh & 0x80) { | ||
105 | - imm |= 0x80000000; | ||
106 | - } | ||
107 | - if (abcdefgh & 0x40) { | ||
108 | - imm |= 0x3e000000; | ||
109 | - } else { | ||
110 | - imm |= 0x40000000; | ||
111 | - } | ||
112 | - imm |= (imm << 32); | ||
113 | - } | ||
57 | - } | 114 | - } |
58 | - } | 115 | - } |
59 | - break; | 116 | - break; |
117 | - default: | ||
118 | - g_assert_not_reached(); | ||
119 | - } | ||
60 | - | 120 | - |
61 | case 13: /* ACMD13: SD_STATUS */ | 121 | - if (cmode_3_1 != 7 && is_neg) { |
62 | ret = sd->sd_status[sd->data_offset ++]; | 122 | - imm = ~imm; |
63 | 123 | + if (cmode == 15 && o2 && !is_neg) { | |
124 | + /* FMOV (vector, immediate) - half-precision */ | ||
125 | + imm = vfp_expand_imm(MO_16, abcdefgh); | ||
126 | + /* now duplicate across the lanes */ | ||
127 | + imm = bitfield_replicate(imm, 16); | ||
128 | + } else { | ||
129 | + imm = asimd_imm_const(abcdefgh, cmode, is_neg); | ||
130 | } | ||
131 | |||
132 | if (!((cmode & 0x9) == 0x1 || (cmode & 0xd) == 0x9)) { | ||
133 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
134 | index XXXXXXX..XXXXXXX 100644 | ||
135 | --- a/target/arm/translate.c | ||
136 | +++ b/target/arm/translate.c | ||
137 | @@ -XXX,XX +XXX,XX @@ uint64_t asimd_imm_const(uint32_t imm, int cmode, int op) | ||
138 | case 14: | ||
139 | if (op) { | ||
140 | /* | ||
141 | - * This is the only case where the top and bottom 32 bits | ||
142 | - * of the encoded constant differ. | ||
143 | + * This and cmode == 15 op == 1 are the only cases where | ||
144 | + * the top and bottom 32 bits of the encoded constant differ. | ||
145 | */ | ||
146 | uint64_t imm64 = 0; | ||
147 | int n; | ||
148 | @@ -XXX,XX +XXX,XX @@ uint64_t asimd_imm_const(uint32_t imm, int cmode, int op) | ||
149 | imm |= (imm << 8) | (imm << 16) | (imm << 24); | ||
150 | break; | ||
151 | case 15: | ||
152 | + if (op) { | ||
153 | + /* Reserved encoding for AArch32; valid for AArch64 */ | ||
154 | + uint64_t imm64 = (uint64_t)(imm & 0x3f) << 48; | ||
155 | + if (imm & 0x80) { | ||
156 | + imm64 |= 0x8000000000000000ULL; | ||
157 | + } | ||
158 | + if (imm & 0x40) { | ||
159 | + imm64 |= 0x3fc0000000000000ULL; | ||
160 | + } else { | ||
161 | + imm64 |= 0x4000000000000000ULL; | ||
162 | + } | ||
163 | + return imm64; | ||
164 | + } | ||
165 | imm = ((imm & 0x80) << 24) | ((imm & 0x3f) << 19) | ||
166 | | ((imm & 0x40) ? (0x1f << 25) : (1 << 30)); | ||
167 | break; | ||
64 | -- | 168 | -- |
65 | 2.16.1 | 169 | 2.20.1 |
66 | 170 | ||
67 | 171 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | Use dup_const() instead of bitfield_replicate() in |
---|---|---|---|
2 | disas_simd_mod_imm(). | ||
2 | 3 | ||
3 | To comply with Spec v1.10 (and 2.00, 3.01): | 4 | (We can't replace the other use of bitfield_replicate() in this file, |
5 | in logic_imm_decode_wmask(), because that location needs to handle 2 | ||
6 | and 4 bit elements, which dup_const() cannot.) | ||
4 | 7 | ||
5 | . TRAN_SPEED | ||
6 | |||
7 | for current SD Memory Cards that field must be always 0_0110_010b (032h) which is | ||
8 | equal to 25MHz - the mandatory maximum operating frequency of SD Memory Card. | ||
9 | |||
10 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
12 | Message-id: 20180215221325.7611-4-f4bug@amsat.org | ||
13 | [PMM: fixed comment indent] | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20210628135835.6690-6-peter.maydell@linaro.org | ||
15 | --- | 11 | --- |
16 | hw/sd/sd.c | 2 +- | 12 | target/arm/translate-a64.c | 2 +- |
17 | 1 file changed, 1 insertion(+), 1 deletion(-) | 13 | 1 file changed, 1 insertion(+), 1 deletion(-) |
18 | 14 | ||
19 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 15 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
20 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/sd/sd.c | 17 | --- a/target/arm/translate-a64.c |
22 | +++ b/hw/sd/sd.c | 18 | +++ b/target/arm/translate-a64.c |
23 | @@ -XXX,XX +XXX,XX @@ static void sd_set_csd(SDState *sd, uint64_t size) | 19 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_mod_imm(DisasContext *s, uint32_t insn) |
24 | sd->csd[0] = 0x00; /* CSD structure */ | 20 | /* FMOV (vector, immediate) - half-precision */ |
25 | sd->csd[1] = 0x26; /* Data read access-time-1 */ | 21 | imm = vfp_expand_imm(MO_16, abcdefgh); |
26 | sd->csd[2] = 0x00; /* Data read access-time-2 */ | 22 | /* now duplicate across the lanes */ |
27 | - sd->csd[3] = 0x5a; /* Max. data transfer rate */ | 23 | - imm = bitfield_replicate(imm, 16); |
28 | + sd->csd[3] = 0x32; /* Max. data transfer rate: 25 MHz */ | 24 | + imm = dup_const(MO_16, imm); |
29 | sd->csd[4] = 0x5f; /* Card Command Classes */ | 25 | } else { |
30 | sd->csd[5] = 0x50 | /* Max. read data block length */ | 26 | imm = asimd_imm_const(abcdefgh, cmode, is_neg); |
31 | HWBLOCK_SHIFT; | 27 | } |
32 | -- | 28 | -- |
33 | 2.16.1 | 29 | 2.20.1 |
34 | 30 | ||
35 | 31 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | Implement the MVE logical-immediate insns (VMOV, VMVN, |
---|---|---|---|
2 | VORR and VBIC). These have essentially the same encoding | ||
3 | as their Neon equivalents, and we implement the decode | ||
4 | in the same way. | ||
2 | 5 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
4 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
5 | Message-id: 20180215221325.7611-15-f4bug@amsat.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210628135835.6690-7-peter.maydell@linaro.org | ||
7 | --- | 9 | --- |
8 | hw/sd/sd.c | 5 +++++ | 10 | target/arm/helper-mve.h | 4 +++ |
9 | 1 file changed, 5 insertions(+) | 11 | target/arm/mve.decode | 17 +++++++++++++ |
12 | target/arm/mve_helper.c | 24 ++++++++++++++++++ | ||
13 | target/arm/translate-mve.c | 50 ++++++++++++++++++++++++++++++++++++++ | ||
14 | 4 files changed, 95 insertions(+) | ||
10 | 15 | ||
11 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 16 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h |
12 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/sd/sd.c | 18 | --- a/target/arm/helper-mve.h |
14 | +++ b/hw/sd/sd.c | 19 | +++ b/target/arm/helper-mve.h |
15 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, | 20 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(mve_vaddvsh, TCG_CALL_NO_WG, i32, env, ptr, i32) |
16 | case sd_identification_state: | 21 | DEF_HELPER_FLAGS_3(mve_vaddvuh, TCG_CALL_NO_WG, i32, env, ptr, i32) |
17 | case sd_inactive_state: | 22 | DEF_HELPER_FLAGS_3(mve_vaddvsw, TCG_CALL_NO_WG, i32, env, ptr, i32) |
18 | return sd_illegal; | 23 | DEF_HELPER_FLAGS_3(mve_vaddvuw, TCG_CALL_NO_WG, i32, env, ptr, i32) |
19 | + case sd_idle_state: | 24 | + |
20 | + if (rca) { | 25 | +DEF_HELPER_FLAGS_3(mve_vmovi, TCG_CALL_NO_WG, void, env, ptr, i64) |
21 | + qemu_log_mask(LOG_GUEST_ERROR, | 26 | +DEF_HELPER_FLAGS_3(mve_vandi, TCG_CALL_NO_WG, void, env, ptr, i64) |
22 | + "SD: illegal RCA 0x%04x for APP_CMD\n", req.cmd); | 27 | +DEF_HELPER_FLAGS_3(mve_vorri, TCG_CALL_NO_WG, void, env, ptr, i64) |
23 | + } | 28 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode |
24 | default: | 29 | index XXXXXXX..XXXXXXX 100644 |
25 | break; | 30 | --- a/target/arm/mve.decode |
26 | } | 31 | +++ b/target/arm/mve.decode |
32 | @@ -XXX,XX +XXX,XX @@ | ||
33 | # VQDMULL has size in bit 28: 0 for 16 bit, 1 for 32 bit | ||
34 | %size_28 28:1 !function=plus_1 | ||
35 | |||
36 | +# 1imm format immediate | ||
37 | +%imm_28_16_0 28:1 16:3 0:4 | ||
38 | + | ||
39 | &vldr_vstr rn qd imm p a w size l u | ||
40 | &1op qd qm size | ||
41 | &2op qd qm qn size | ||
42 | &2scalar qd qn rm size | ||
43 | +&1imm qd imm cmode op | ||
44 | |||
45 | @vldr_vstr ....... . . . . l:1 rn:4 ... ...... imm:7 &vldr_vstr qd=%qd u=0 | ||
46 | # Note that both Rn and Qd are 3 bits only (no D bit) | ||
47 | @@ -XXX,XX +XXX,XX @@ | ||
48 | @2op_nosz .... .... .... .... .... .... .... .... &2op qd=%qd qm=%qm qn=%qn size=0 | ||
49 | @2op_sz28 .... .... .... .... .... .... .... .... &2op qd=%qd qm=%qm qn=%qn \ | ||
50 | size=%size_28 | ||
51 | +@1imm .... .... .... .... .... cmode:4 .. op:1 . .... &1imm qd=%qd imm=%imm_28_16_0 | ||
52 | |||
53 | # The _rev suffix indicates that Vn and Vm are reversed. This is | ||
54 | # the case for shifts. In the Arm ARM these insns are documented | ||
55 | @@ -XXX,XX +XXX,XX @@ VADDV 111 u:1 1110 1111 size:2 01 ... 0 1111 0 0 a:1 0 qm:3 0 rda=%rd | ||
56 | # Predicate operations | ||
57 | %mask_22_13 22:1 13:3 | ||
58 | VPST 1111 1110 0 . 11 000 1 ... 0 1111 0100 1101 mask=%mask_22_13 | ||
59 | + | ||
60 | +# Logical immediate operations (1 reg and modified-immediate) | ||
61 | + | ||
62 | +# The cmode/op bits here decode VORR/VBIC/VMOV/VMVN, but | ||
63 | +# not in a way we can conveniently represent in decodetree without | ||
64 | +# a lot of repetition: | ||
65 | +# VORR: op=0, (cmode & 1) && cmode < 12 | ||
66 | +# VBIC: op=1, (cmode & 1) && cmode < 12 | ||
67 | +# VMOV: everything else | ||
68 | +# So we have a single decode line and check the cmode/op in the | ||
69 | +# trans function. | ||
70 | +Vimm_1r 111 . 1111 1 . 00 0 ... ... 0 .... 0 1 . 1 .... @1imm | ||
71 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
72 | index XXXXXXX..XXXXXXX 100644 | ||
73 | --- a/target/arm/mve_helper.c | ||
74 | +++ b/target/arm/mve_helper.c | ||
75 | @@ -XXX,XX +XXX,XX @@ DO_1OP(vnegw, 4, int32_t, DO_NEG) | ||
76 | DO_1OP(vfnegh, 8, uint64_t, DO_FNEGH) | ||
77 | DO_1OP(vfnegs, 8, uint64_t, DO_FNEGS) | ||
78 | |||
79 | +/* | ||
80 | + * 1 operand immediates: Vda is destination and possibly also one source. | ||
81 | + * All these insns work at 64-bit widths. | ||
82 | + */ | ||
83 | +#define DO_1OP_IMM(OP, FN) \ | ||
84 | + void HELPER(mve_##OP)(CPUARMState *env, void *vda, uint64_t imm) \ | ||
85 | + { \ | ||
86 | + uint64_t *da = vda; \ | ||
87 | + uint16_t mask = mve_element_mask(env); \ | ||
88 | + unsigned e; \ | ||
89 | + for (e = 0; e < 16 / 8; e++, mask >>= 8) { \ | ||
90 | + mergemask(&da[H8(e)], FN(da[H8(e)], imm), mask); \ | ||
91 | + } \ | ||
92 | + mve_advance_vpt(env); \ | ||
93 | + } | ||
94 | + | ||
95 | +#define DO_MOVI(N, I) (I) | ||
96 | +#define DO_ANDI(N, I) ((N) & (I)) | ||
97 | +#define DO_ORRI(N, I) ((N) | (I)) | ||
98 | + | ||
99 | +DO_1OP_IMM(vmovi, DO_MOVI) | ||
100 | +DO_1OP_IMM(vandi, DO_ANDI) | ||
101 | +DO_1OP_IMM(vorri, DO_ORRI) | ||
102 | + | ||
103 | #define DO_2OP(OP, ESIZE, TYPE, FN) \ | ||
104 | void HELPER(glue(mve_, OP))(CPUARMState *env, \ | ||
105 | void *vd, void *vn, void *vm) \ | ||
106 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
107 | index XXXXXXX..XXXXXXX 100644 | ||
108 | --- a/target/arm/translate-mve.c | ||
109 | +++ b/target/arm/translate-mve.c | ||
110 | @@ -XXX,XX +XXX,XX @@ typedef void MVEGenTwoOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_ptr); | ||
111 | typedef void MVEGenTwoOpScalarFn(TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
112 | typedef void MVEGenDualAccOpFn(TCGv_i64, TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i64); | ||
113 | typedef void MVEGenVADDVFn(TCGv_i32, TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
114 | +typedef void MVEGenOneOpImmFn(TCGv_ptr, TCGv_ptr, TCGv_i64); | ||
115 | |||
116 | /* Return the offset of a Qn register (same semantics as aa32_vfp_qreg()) */ | ||
117 | static inline long mve_qreg_offset(unsigned reg) | ||
118 | @@ -XXX,XX +XXX,XX @@ static bool trans_VADDV(DisasContext *s, arg_VADDV *a) | ||
119 | mve_update_eci(s); | ||
120 | return true; | ||
121 | } | ||
122 | + | ||
123 | +static bool do_1imm(DisasContext *s, arg_1imm *a, MVEGenOneOpImmFn *fn) | ||
124 | +{ | ||
125 | + TCGv_ptr qd; | ||
126 | + uint64_t imm; | ||
127 | + | ||
128 | + if (!dc_isar_feature(aa32_mve, s) || | ||
129 | + !mve_check_qreg_bank(s, a->qd) || | ||
130 | + !fn) { | ||
131 | + return false; | ||
132 | + } | ||
133 | + if (!mve_eci_check(s) || !vfp_access_check(s)) { | ||
134 | + return true; | ||
135 | + } | ||
136 | + | ||
137 | + imm = asimd_imm_const(a->imm, a->cmode, a->op); | ||
138 | + | ||
139 | + qd = mve_qreg_ptr(a->qd); | ||
140 | + fn(cpu_env, qd, tcg_constant_i64(imm)); | ||
141 | + tcg_temp_free_ptr(qd); | ||
142 | + mve_update_eci(s); | ||
143 | + return true; | ||
144 | +} | ||
145 | + | ||
146 | +static bool trans_Vimm_1r(DisasContext *s, arg_1imm *a) | ||
147 | +{ | ||
148 | + /* Handle decode of cmode/op here between VORR/VBIC/VMOV */ | ||
149 | + MVEGenOneOpImmFn *fn; | ||
150 | + | ||
151 | + if ((a->cmode & 1) && a->cmode < 12) { | ||
152 | + if (a->op) { | ||
153 | + /* | ||
154 | + * For op=1, the immediate will be inverted by asimd_imm_const(), | ||
155 | + * so the VBIC becomes a logical AND operation. | ||
156 | + */ | ||
157 | + fn = gen_helper_mve_vandi; | ||
158 | + } else { | ||
159 | + fn = gen_helper_mve_vorri; | ||
160 | + } | ||
161 | + } else { | ||
162 | + /* There is one unallocated cmode/op combination in this space */ | ||
163 | + if (a->cmode == 15 && a->op == 1) { | ||
164 | + return false; | ||
165 | + } | ||
166 | + /* asimd_imm_const() sorts out VMVNI vs VMOVI for us */ | ||
167 | + fn = gen_helper_mve_vmovi; | ||
168 | + } | ||
169 | + return do_1imm(s, a, fn); | ||
170 | +} | ||
27 | -- | 171 | -- |
28 | 2.16.1 | 172 | 2.20.1 |
29 | 173 | ||
30 | 174 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | Implement the MVE shift-vector-left-by-immediate insns VSHL, VQSHL |
---|---|---|---|
2 | 2 | and VQSHLU. | |
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | |
4 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 4 | The size-and-immediate encoding here is the same as Neon, and we |
5 | Message-id: 20180215221325.7611-14-f4bug@amsat.org | 5 | handle it the same way neon-dp.decode does. |
6 | |||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20210628135835.6690-8-peter.maydell@linaro.org | ||
7 | --- | 10 | --- |
8 | hw/sd/sd.c | 8 ++++++++ | 11 | target/arm/helper-mve.h | 16 +++++++++++ |
9 | 1 file changed, 8 insertions(+) | 12 | target/arm/mve.decode | 23 +++++++++++++++ |
10 | 13 | target/arm/mve_helper.c | 57 ++++++++++++++++++++++++++++++++++++++ | |
11 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 14 | target/arm/translate-mve.c | 51 ++++++++++++++++++++++++++++++++++ |
12 | index XXXXXXX..XXXXXXX 100644 | 15 | 4 files changed, 147 insertions(+) |
13 | --- a/hw/sd/sd.c | 16 | |
14 | +++ b/hw/sd/sd.c | 17 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h |
15 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, | 18 | index XXXXXXX..XXXXXXX 100644 |
16 | 19 | --- a/target/arm/helper-mve.h | |
17 | /* Application specific commands (Class 8) */ | 20 | +++ b/target/arm/helper-mve.h |
18 | case 55: /* CMD55: APP_CMD */ | 21 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(mve_vaddvuw, TCG_CALL_NO_WG, i32, env, ptr, i32) |
19 | + switch (sd->state) { | 22 | DEF_HELPER_FLAGS_3(mve_vmovi, TCG_CALL_NO_WG, void, env, ptr, i64) |
20 | + case sd_ready_state: | 23 | DEF_HELPER_FLAGS_3(mve_vandi, TCG_CALL_NO_WG, void, env, ptr, i64) |
21 | + case sd_identification_state: | 24 | DEF_HELPER_FLAGS_3(mve_vorri, TCG_CALL_NO_WG, void, env, ptr, i64) |
22 | + case sd_inactive_state: | 25 | + |
23 | + return sd_illegal; | 26 | +DEF_HELPER_FLAGS_4(mve_vshli_ub, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
24 | + default: | 27 | +DEF_HELPER_FLAGS_4(mve_vshli_uh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
25 | + break; | 28 | +DEF_HELPER_FLAGS_4(mve_vshli_uw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
26 | + } | 29 | + |
27 | if (!sd->spi) { | 30 | +DEF_HELPER_FLAGS_4(mve_vqshli_sb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
28 | if (sd->rca != rca) { | 31 | +DEF_HELPER_FLAGS_4(mve_vqshli_sh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
29 | return sd_r0; | 32 | +DEF_HELPER_FLAGS_4(mve_vqshli_sw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
33 | + | ||
34 | +DEF_HELPER_FLAGS_4(mve_vqshli_ub, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
35 | +DEF_HELPER_FLAGS_4(mve_vqshli_uh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
36 | +DEF_HELPER_FLAGS_4(mve_vqshli_uw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
37 | + | ||
38 | +DEF_HELPER_FLAGS_4(mve_vqshlui_sb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
39 | +DEF_HELPER_FLAGS_4(mve_vqshlui_sh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
40 | +DEF_HELPER_FLAGS_4(mve_vqshlui_sw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
41 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/target/arm/mve.decode | ||
44 | +++ b/target/arm/mve.decode | ||
45 | @@ -XXX,XX +XXX,XX @@ | ||
46 | &2op qd qm qn size | ||
47 | &2scalar qd qn rm size | ||
48 | &1imm qd imm cmode op | ||
49 | +&2shift qd qm shift size | ||
50 | |||
51 | @vldr_vstr ....... . . . . l:1 rn:4 ... ...... imm:7 &vldr_vstr qd=%qd u=0 | ||
52 | # Note that both Rn and Qd are 3 bits only (no D bit) | ||
53 | @@ -XXX,XX +XXX,XX @@ | ||
54 | @2scalar .... .... .. size:2 .... .... .... .... rm:4 &2scalar qd=%qd qn=%qn | ||
55 | @2scalar_nosz .... .... .... .... .... .... .... rm:4 &2scalar qd=%qd qn=%qn | ||
56 | |||
57 | +@2_shl_b .... .... .. 001 shift:3 .... .... .... .... &2shift qd=%qd qm=%qm size=0 | ||
58 | +@2_shl_h .... .... .. 01 shift:4 .... .... .... .... &2shift qd=%qd qm=%qm size=1 | ||
59 | +@2_shl_w .... .... .. 1 shift:5 .... .... .... .... &2shift qd=%qd qm=%qm size=2 | ||
60 | + | ||
61 | # Vector loads and stores | ||
62 | |||
63 | # Widening loads and narrowing stores: | ||
64 | @@ -XXX,XX +XXX,XX @@ VPST 1111 1110 0 . 11 000 1 ... 0 1111 0100 1101 mask=%mask_22_13 | ||
65 | # So we have a single decode line and check the cmode/op in the | ||
66 | # trans function. | ||
67 | Vimm_1r 111 . 1111 1 . 00 0 ... ... 0 .... 0 1 . 1 .... @1imm | ||
68 | + | ||
69 | +# Shifts by immediate | ||
70 | + | ||
71 | +VSHLI 111 0 1111 1 . ... ... ... 0 0101 0 1 . 1 ... 0 @2_shl_b | ||
72 | +VSHLI 111 0 1111 1 . ... ... ... 0 0101 0 1 . 1 ... 0 @2_shl_h | ||
73 | +VSHLI 111 0 1111 1 . ... ... ... 0 0101 0 1 . 1 ... 0 @2_shl_w | ||
74 | + | ||
75 | +VQSHLI_S 111 0 1111 1 . ... ... ... 0 0111 0 1 . 1 ... 0 @2_shl_b | ||
76 | +VQSHLI_S 111 0 1111 1 . ... ... ... 0 0111 0 1 . 1 ... 0 @2_shl_h | ||
77 | +VQSHLI_S 111 0 1111 1 . ... ... ... 0 0111 0 1 . 1 ... 0 @2_shl_w | ||
78 | + | ||
79 | +VQSHLI_U 111 1 1111 1 . ... ... ... 0 0111 0 1 . 1 ... 0 @2_shl_b | ||
80 | +VQSHLI_U 111 1 1111 1 . ... ... ... 0 0111 0 1 . 1 ... 0 @2_shl_h | ||
81 | +VQSHLI_U 111 1 1111 1 . ... ... ... 0 0111 0 1 . 1 ... 0 @2_shl_w | ||
82 | + | ||
83 | +VQSHLUI 111 1 1111 1 . ... ... ... 0 0110 0 1 . 1 ... 0 @2_shl_b | ||
84 | +VQSHLUI 111 1 1111 1 . ... ... ... 0 0110 0 1 . 1 ... 0 @2_shl_h | ||
85 | +VQSHLUI 111 1 1111 1 . ... ... ... 0 0110 0 1 . 1 ... 0 @2_shl_w | ||
86 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
87 | index XXXXXXX..XXXXXXX 100644 | ||
88 | --- a/target/arm/mve_helper.c | ||
89 | +++ b/target/arm/mve_helper.c | ||
90 | @@ -XXX,XX +XXX,XX @@ DO_2OP_SAT(vqsubsw, 4, int32_t, DO_SQSUB_W) | ||
91 | WRAP_QRSHL_HELPER(do_sqrshl_bhs, N, M, true, satp) | ||
92 | #define DO_UQRSHL_OP(N, M, satp) \ | ||
93 | WRAP_QRSHL_HELPER(do_uqrshl_bhs, N, M, true, satp) | ||
94 | +#define DO_SUQSHL_OP(N, M, satp) \ | ||
95 | + WRAP_QRSHL_HELPER(do_suqrshl_bhs, N, M, false, satp) | ||
96 | |||
97 | DO_2OP_SAT_S(vqshls, DO_SQSHL_OP) | ||
98 | DO_2OP_SAT_U(vqshlu, DO_UQSHL_OP) | ||
99 | @@ -XXX,XX +XXX,XX @@ DO_VADDV(vaddvsw, 4, uint32_t) | ||
100 | DO_VADDV(vaddvub, 1, uint8_t) | ||
101 | DO_VADDV(vaddvuh, 2, uint16_t) | ||
102 | DO_VADDV(vaddvuw, 4, uint32_t) | ||
103 | + | ||
104 | +/* Shifts by immediate */ | ||
105 | +#define DO_2SHIFT(OP, ESIZE, TYPE, FN) \ | ||
106 | + void HELPER(glue(mve_, OP))(CPUARMState *env, void *vd, \ | ||
107 | + void *vm, uint32_t shift) \ | ||
108 | + { \ | ||
109 | + TYPE *d = vd, *m = vm; \ | ||
110 | + uint16_t mask = mve_element_mask(env); \ | ||
111 | + unsigned e; \ | ||
112 | + for (e = 0; e < 16 / ESIZE; e++, mask >>= ESIZE) { \ | ||
113 | + mergemask(&d[H##ESIZE(e)], \ | ||
114 | + FN(m[H##ESIZE(e)], shift), mask); \ | ||
115 | + } \ | ||
116 | + mve_advance_vpt(env); \ | ||
117 | + } | ||
118 | + | ||
119 | +#define DO_2SHIFT_SAT(OP, ESIZE, TYPE, FN) \ | ||
120 | + void HELPER(glue(mve_, OP))(CPUARMState *env, void *vd, \ | ||
121 | + void *vm, uint32_t shift) \ | ||
122 | + { \ | ||
123 | + TYPE *d = vd, *m = vm; \ | ||
124 | + uint16_t mask = mve_element_mask(env); \ | ||
125 | + unsigned e; \ | ||
126 | + bool qc = false; \ | ||
127 | + for (e = 0; e < 16 / ESIZE; e++, mask >>= ESIZE) { \ | ||
128 | + bool sat = false; \ | ||
129 | + mergemask(&d[H##ESIZE(e)], \ | ||
130 | + FN(m[H##ESIZE(e)], shift, &sat), mask); \ | ||
131 | + qc |= sat & mask & 1; \ | ||
132 | + } \ | ||
133 | + if (qc) { \ | ||
134 | + env->vfp.qc[0] = qc; \ | ||
135 | + } \ | ||
136 | + mve_advance_vpt(env); \ | ||
137 | + } | ||
138 | + | ||
139 | +/* provide unsigned 2-op shift helpers for all sizes */ | ||
140 | +#define DO_2SHIFT_U(OP, FN) \ | ||
141 | + DO_2SHIFT(OP##b, 1, uint8_t, FN) \ | ||
142 | + DO_2SHIFT(OP##h, 2, uint16_t, FN) \ | ||
143 | + DO_2SHIFT(OP##w, 4, uint32_t, FN) | ||
144 | + | ||
145 | +#define DO_2SHIFT_SAT_U(OP, FN) \ | ||
146 | + DO_2SHIFT_SAT(OP##b, 1, uint8_t, FN) \ | ||
147 | + DO_2SHIFT_SAT(OP##h, 2, uint16_t, FN) \ | ||
148 | + DO_2SHIFT_SAT(OP##w, 4, uint32_t, FN) | ||
149 | +#define DO_2SHIFT_SAT_S(OP, FN) \ | ||
150 | + DO_2SHIFT_SAT(OP##b, 1, int8_t, FN) \ | ||
151 | + DO_2SHIFT_SAT(OP##h, 2, int16_t, FN) \ | ||
152 | + DO_2SHIFT_SAT(OP##w, 4, int32_t, FN) | ||
153 | + | ||
154 | +DO_2SHIFT_U(vshli_u, DO_VSHLU) | ||
155 | +DO_2SHIFT_SAT_U(vqshli_u, DO_UQSHL_OP) | ||
156 | +DO_2SHIFT_SAT_S(vqshli_s, DO_SQSHL_OP) | ||
157 | +DO_2SHIFT_SAT_S(vqshlui_s, DO_SUQSHL_OP) | ||
158 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
159 | index XXXXXXX..XXXXXXX 100644 | ||
160 | --- a/target/arm/translate-mve.c | ||
161 | +++ b/target/arm/translate-mve.c | ||
162 | @@ -XXX,XX +XXX,XX @@ typedef void MVEGenLdStFn(TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
163 | typedef void MVEGenOneOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr); | ||
164 | typedef void MVEGenTwoOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_ptr); | ||
165 | typedef void MVEGenTwoOpScalarFn(TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
166 | +typedef void MVEGenTwoOpShiftFn(TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
167 | typedef void MVEGenDualAccOpFn(TCGv_i64, TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i64); | ||
168 | typedef void MVEGenVADDVFn(TCGv_i32, TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
169 | typedef void MVEGenOneOpImmFn(TCGv_ptr, TCGv_ptr, TCGv_i64); | ||
170 | @@ -XXX,XX +XXX,XX @@ static bool trans_Vimm_1r(DisasContext *s, arg_1imm *a) | ||
171 | } | ||
172 | return do_1imm(s, a, fn); | ||
173 | } | ||
174 | + | ||
175 | +static bool do_2shift(DisasContext *s, arg_2shift *a, MVEGenTwoOpShiftFn fn, | ||
176 | + bool negateshift) | ||
177 | +{ | ||
178 | + TCGv_ptr qd, qm; | ||
179 | + int shift = a->shift; | ||
180 | + | ||
181 | + if (!dc_isar_feature(aa32_mve, s) || | ||
182 | + !mve_check_qreg_bank(s, a->qd | a->qm) || | ||
183 | + !fn) { | ||
184 | + return false; | ||
185 | + } | ||
186 | + if (!mve_eci_check(s) || !vfp_access_check(s)) { | ||
187 | + return true; | ||
188 | + } | ||
189 | + | ||
190 | + /* | ||
191 | + * When we handle a right shift insn using a left-shift helper | ||
192 | + * which permits a negative shift count to indicate a right-shift, | ||
193 | + * we must negate the shift count. | ||
194 | + */ | ||
195 | + if (negateshift) { | ||
196 | + shift = -shift; | ||
197 | + } | ||
198 | + | ||
199 | + qd = mve_qreg_ptr(a->qd); | ||
200 | + qm = mve_qreg_ptr(a->qm); | ||
201 | + fn(cpu_env, qd, qm, tcg_constant_i32(shift)); | ||
202 | + tcg_temp_free_ptr(qd); | ||
203 | + tcg_temp_free_ptr(qm); | ||
204 | + mve_update_eci(s); | ||
205 | + return true; | ||
206 | +} | ||
207 | + | ||
208 | +#define DO_2SHIFT(INSN, FN, NEGATESHIFT) \ | ||
209 | + static bool trans_##INSN(DisasContext *s, arg_2shift *a) \ | ||
210 | + { \ | ||
211 | + static MVEGenTwoOpShiftFn * const fns[] = { \ | ||
212 | + gen_helper_mve_##FN##b, \ | ||
213 | + gen_helper_mve_##FN##h, \ | ||
214 | + gen_helper_mve_##FN##w, \ | ||
215 | + NULL, \ | ||
216 | + }; \ | ||
217 | + return do_2shift(s, a, fns[a->size], NEGATESHIFT); \ | ||
218 | + } | ||
219 | + | ||
220 | +DO_2SHIFT(VSHLI, vshli_u, false) | ||
221 | +DO_2SHIFT(VQSHLI_S, vqshli_s, false) | ||
222 | +DO_2SHIFT(VQSHLI_U, vqshli_u, false) | ||
223 | +DO_2SHIFT(VQSHLUI, vqshlui_s, false) | ||
30 | -- | 224 | -- |
31 | 2.16.1 | 225 | 2.20.1 |
32 | 226 | ||
33 | 227 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | Implement the MVE vector shift right by immediate insns VSHRI and |
---|---|---|---|
2 | VRSHRI. As with Neon, we implement these by using helper functions | ||
3 | which perform left shifts but allow negative shift counts to indicate | ||
4 | right shifts. | ||
2 | 5 | ||
3 | using the sdbus_*() API. | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210628135835.6690-9-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/helper-mve.h | 12 ++++++++++++ | ||
11 | target/arm/translate.h | 20 ++++++++++++++++++++ | ||
12 | target/arm/mve.decode | 28 ++++++++++++++++++++++++++++ | ||
13 | target/arm/mve_helper.c | 7 +++++++ | ||
14 | target/arm/translate-mve.c | 5 +++++ | ||
15 | target/arm/translate-neon.c | 18 ------------------ | ||
16 | 6 files changed, 72 insertions(+), 18 deletions(-) | ||
4 | 17 | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 18 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h |
6 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
7 | Acked-by: Michael Walle <michael@walle.cc> | ||
8 | Message-id: 20180216022933.10945-4-f4bug@amsat.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | hw/sd/milkymist-memcard.c | 38 +++++++++++++++++++++----------------- | ||
12 | 1 file changed, 21 insertions(+), 17 deletions(-) | ||
13 | |||
14 | diff --git a/hw/sd/milkymist-memcard.c b/hw/sd/milkymist-memcard.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/sd/milkymist-memcard.c | 20 | --- a/target/arm/helper-mve.h |
17 | +++ b/hw/sd/milkymist-memcard.c | 21 | +++ b/target/arm/helper-mve.h |
18 | @@ -XXX,XX +XXX,XX @@ struct MilkymistMemcardState { | 22 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(mve_vmovi, TCG_CALL_NO_WG, void, env, ptr, i64) |
19 | SysBusDevice parent_obj; | 23 | DEF_HELPER_FLAGS_3(mve_vandi, TCG_CALL_NO_WG, void, env, ptr, i64) |
20 | 24 | DEF_HELPER_FLAGS_3(mve_vorri, TCG_CALL_NO_WG, void, env, ptr, i64) | |
21 | MemoryRegion regs_region; | 25 | |
22 | - SDState *card; | 26 | +DEF_HELPER_FLAGS_4(mve_vshli_sb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
23 | + SDBus sdbus; | 27 | +DEF_HELPER_FLAGS_4(mve_vshli_sh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
24 | 28 | +DEF_HELPER_FLAGS_4(mve_vshli_sw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | |
25 | int command_write_ptr; | 29 | + |
26 | int response_read_ptr; | 30 | DEF_HELPER_FLAGS_4(mve_vshli_ub, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
27 | @@ -XXX,XX +XXX,XX @@ static void memcard_sd_command(MilkymistMemcardState *s) | 31 | DEF_HELPER_FLAGS_4(mve_vshli_uh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
28 | req.crc = s->command[5]; | 32 | DEF_HELPER_FLAGS_4(mve_vshli_uw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
29 | 33 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vqshli_uw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | |
30 | s->response[0] = req.cmd; | 34 | DEF_HELPER_FLAGS_4(mve_vqshlui_sb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
31 | - s->response_len = sd_do_command(s->card, &req, s->response+1); | 35 | DEF_HELPER_FLAGS_4(mve_vqshlui_sh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
32 | + s->response_len = sdbus_do_command(&s->sdbus, &req, s->response + 1); | 36 | DEF_HELPER_FLAGS_4(mve_vqshlui_sw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
33 | s->response_read_ptr = 0; | 37 | + |
34 | 38 | +DEF_HELPER_FLAGS_4(mve_vrshli_sb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | |
35 | if (s->response_len == 16) { | 39 | +DEF_HELPER_FLAGS_4(mve_vrshli_sh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
36 | @@ -XXX,XX +XXX,XX @@ static uint64_t memcard_read(void *opaque, hwaddr addr, | 40 | +DEF_HELPER_FLAGS_4(mve_vrshli_sw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
37 | r = 0xffffffff; | 41 | + |
38 | } else { | 42 | +DEF_HELPER_FLAGS_4(mve_vrshli_ub, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
39 | r = 0; | 43 | +DEF_HELPER_FLAGS_4(mve_vrshli_uh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
40 | - r |= sd_read_data(s->card) << 24; | 44 | +DEF_HELPER_FLAGS_4(mve_vrshli_uw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
41 | - r |= sd_read_data(s->card) << 16; | 45 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
42 | - r |= sd_read_data(s->card) << 8; | 46 | index XXXXXXX..XXXXXXX 100644 |
43 | - r |= sd_read_data(s->card); | 47 | --- a/target/arm/translate.h |
44 | + r |= sdbus_read_data(&s->sdbus) << 24; | 48 | +++ b/target/arm/translate.h |
45 | + r |= sdbus_read_data(&s->sdbus) << 16; | 49 | @@ -XXX,XX +XXX,XX @@ static inline int times_2_plus_1(DisasContext *s, int x) |
46 | + r |= sdbus_read_data(&s->sdbus) << 8; | 50 | return x * 2 + 1; |
47 | + r |= sdbus_read_data(&s->sdbus); | ||
48 | } | ||
49 | break; | ||
50 | case R_CLK2XDIV: | ||
51 | @@ -XXX,XX +XXX,XX @@ static void memcard_write(void *opaque, hwaddr addr, uint64_t value, | ||
52 | if (!s->enabled) { | ||
53 | break; | ||
54 | } | ||
55 | - sd_write_data(s->card, (value >> 24) & 0xff); | ||
56 | - sd_write_data(s->card, (value >> 16) & 0xff); | ||
57 | - sd_write_data(s->card, (value >> 8) & 0xff); | ||
58 | - sd_write_data(s->card, value & 0xff); | ||
59 | + sdbus_write_data(&s->sdbus, (value >> 24) & 0xff); | ||
60 | + sdbus_write_data(&s->sdbus, (value >> 16) & 0xff); | ||
61 | + sdbus_write_data(&s->sdbus, (value >> 8) & 0xff); | ||
62 | + sdbus_write_data(&s->sdbus, value & 0xff); | ||
63 | break; | ||
64 | case R_ENABLE: | ||
65 | s->regs[addr] = value; | ||
66 | @@ -XXX,XX +XXX,XX @@ static void milkymist_memcard_reset(DeviceState *d) | ||
67 | for (i = 0; i < R_MAX; i++) { | ||
68 | s->regs[i] = 0; | ||
69 | } | ||
70 | - /* Since we're still using the legacy SD API the card is not plugged | ||
71 | - * into any bus, and we must reset it manually. | ||
72 | - */ | ||
73 | - device_reset(DEVICE(s->card)); | ||
74 | } | 51 | } |
75 | 52 | ||
76 | static void milkymist_memcard_init(Object *obj) | 53 | +static inline int rsub_64(DisasContext *s, int x) |
77 | @@ -XXX,XX +XXX,XX @@ static void milkymist_memcard_init(Object *obj) | 54 | +{ |
78 | static void milkymist_memcard_realize(DeviceState *dev, Error **errp) | 55 | + return 64 - x; |
56 | +} | ||
57 | + | ||
58 | +static inline int rsub_32(DisasContext *s, int x) | ||
59 | +{ | ||
60 | + return 32 - x; | ||
61 | +} | ||
62 | + | ||
63 | +static inline int rsub_16(DisasContext *s, int x) | ||
64 | +{ | ||
65 | + return 16 - x; | ||
66 | +} | ||
67 | + | ||
68 | +static inline int rsub_8(DisasContext *s, int x) | ||
69 | +{ | ||
70 | + return 8 - x; | ||
71 | +} | ||
72 | + | ||
73 | static inline int arm_dc_feature(DisasContext *dc, int feature) | ||
79 | { | 74 | { |
80 | MilkymistMemcardState *s = MILKYMIST_MEMCARD(dev); | 75 | return (dc->features & (1ULL << feature)) != 0; |
81 | + DeviceState *carddev; | 76 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode |
82 | BlockBackend *blk; | 77 | index XXXXXXX..XXXXXXX 100644 |
83 | DriveInfo *dinfo; | 78 | --- a/target/arm/mve.decode |
84 | + Error *err = NULL; | 79 | +++ b/target/arm/mve.decode |
85 | 80 | @@ -XXX,XX +XXX,XX @@ | |
86 | + qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), TYPE_SD_BUS, | 81 | @2_shl_h .... .... .. 01 shift:4 .... .... .... .... &2shift qd=%qd qm=%qm size=1 |
87 | + dev, "sd-bus"); | 82 | @2_shl_w .... .... .. 1 shift:5 .... .... .... .... &2shift qd=%qd qm=%qm size=2 |
83 | |||
84 | +# Right shifts are encoded as N - shift, where N is the element size in bits. | ||
85 | +%rshift_i5 16:5 !function=rsub_32 | ||
86 | +%rshift_i4 16:4 !function=rsub_16 | ||
87 | +%rshift_i3 16:3 !function=rsub_8 | ||
88 | + | 88 | + |
89 | + /* Create and plug in the sd card */ | 89 | +@2_shr_b .... .... .. 001 ... .... .... .... .... &2shift qd=%qd qm=%qm \ |
90 | /* FIXME use a qdev drive property instead of drive_get_next() */ | 90 | + size=0 shift=%rshift_i3 |
91 | dinfo = drive_get_next(IF_SD); | 91 | +@2_shr_h .... .... .. 01 .... .... .... .... .... &2shift qd=%qd qm=%qm \ |
92 | blk = dinfo ? blk_by_legacy_dinfo(dinfo) : NULL; | 92 | + size=1 shift=%rshift_i4 |
93 | - s->card = sd_init(blk, false); | 93 | +@2_shr_w .... .... .. 1 ..... .... .... .... .... &2shift qd=%qd qm=%qm \ |
94 | - if (s->card == NULL) { | 94 | + size=2 shift=%rshift_i5 |
95 | - error_setg(errp, "failed to init SD card"); | 95 | + |
96 | + carddev = qdev_create(&s->sdbus.qbus, TYPE_SD_CARD); | 96 | # Vector loads and stores |
97 | + qdev_prop_set_drive(carddev, "drive", blk, &err); | 97 | |
98 | + object_property_set_bool(OBJECT(carddev), true, "realized", &err); | 98 | # Widening loads and narrowing stores: |
99 | + if (err) { | 99 | @@ -XXX,XX +XXX,XX @@ VQSHLI_U 111 1 1111 1 . ... ... ... 0 0111 0 1 . 1 ... 0 @2_shl_w |
100 | + error_setg(errp, "failed to init SD card: %s", error_get_pretty(err)); | 100 | VQSHLUI 111 1 1111 1 . ... ... ... 0 0110 0 1 . 1 ... 0 @2_shl_b |
101 | return; | 101 | VQSHLUI 111 1 1111 1 . ... ... ... 0 0110 0 1 . 1 ... 0 @2_shl_h |
102 | } | 102 | VQSHLUI 111 1 1111 1 . ... ... ... 0 0110 0 1 . 1 ... 0 @2_shl_w |
103 | s->enabled = blk && blk_is_inserted(blk); | 103 | + |
104 | +VSHRI_S 111 0 1111 1 . ... ... ... 0 0000 0 1 . 1 ... 0 @2_shr_b | ||
105 | +VSHRI_S 111 0 1111 1 . ... ... ... 0 0000 0 1 . 1 ... 0 @2_shr_h | ||
106 | +VSHRI_S 111 0 1111 1 . ... ... ... 0 0000 0 1 . 1 ... 0 @2_shr_w | ||
107 | + | ||
108 | +VSHRI_U 111 1 1111 1 . ... ... ... 0 0000 0 1 . 1 ... 0 @2_shr_b | ||
109 | +VSHRI_U 111 1 1111 1 . ... ... ... 0 0000 0 1 . 1 ... 0 @2_shr_h | ||
110 | +VSHRI_U 111 1 1111 1 . ... ... ... 0 0000 0 1 . 1 ... 0 @2_shr_w | ||
111 | + | ||
112 | +VRSHRI_S 111 0 1111 1 . ... ... ... 0 0010 0 1 . 1 ... 0 @2_shr_b | ||
113 | +VRSHRI_S 111 0 1111 1 . ... ... ... 0 0010 0 1 . 1 ... 0 @2_shr_h | ||
114 | +VRSHRI_S 111 0 1111 1 . ... ... ... 0 0010 0 1 . 1 ... 0 @2_shr_w | ||
115 | + | ||
116 | +VRSHRI_U 111 1 1111 1 . ... ... ... 0 0010 0 1 . 1 ... 0 @2_shr_b | ||
117 | +VRSHRI_U 111 1 1111 1 . ... ... ... 0 0010 0 1 . 1 ... 0 @2_shr_h | ||
118 | +VRSHRI_U 111 1 1111 1 . ... ... ... 0 0010 0 1 . 1 ... 0 @2_shr_w | ||
119 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
120 | index XXXXXXX..XXXXXXX 100644 | ||
121 | --- a/target/arm/mve_helper.c | ||
122 | +++ b/target/arm/mve_helper.c | ||
123 | @@ -XXX,XX +XXX,XX @@ DO_VADDV(vaddvuw, 4, uint32_t) | ||
124 | DO_2SHIFT(OP##b, 1, uint8_t, FN) \ | ||
125 | DO_2SHIFT(OP##h, 2, uint16_t, FN) \ | ||
126 | DO_2SHIFT(OP##w, 4, uint32_t, FN) | ||
127 | +#define DO_2SHIFT_S(OP, FN) \ | ||
128 | + DO_2SHIFT(OP##b, 1, int8_t, FN) \ | ||
129 | + DO_2SHIFT(OP##h, 2, int16_t, FN) \ | ||
130 | + DO_2SHIFT(OP##w, 4, int32_t, FN) | ||
131 | |||
132 | #define DO_2SHIFT_SAT_U(OP, FN) \ | ||
133 | DO_2SHIFT_SAT(OP##b, 1, uint8_t, FN) \ | ||
134 | @@ -XXX,XX +XXX,XX @@ DO_VADDV(vaddvuw, 4, uint32_t) | ||
135 | DO_2SHIFT_SAT(OP##w, 4, int32_t, FN) | ||
136 | |||
137 | DO_2SHIFT_U(vshli_u, DO_VSHLU) | ||
138 | +DO_2SHIFT_S(vshli_s, DO_VSHLS) | ||
139 | DO_2SHIFT_SAT_U(vqshli_u, DO_UQSHL_OP) | ||
140 | DO_2SHIFT_SAT_S(vqshli_s, DO_SQSHL_OP) | ||
141 | DO_2SHIFT_SAT_S(vqshlui_s, DO_SUQSHL_OP) | ||
142 | +DO_2SHIFT_U(vrshli_u, DO_VRSHLU) | ||
143 | +DO_2SHIFT_S(vrshli_s, DO_VRSHLS) | ||
144 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
145 | index XXXXXXX..XXXXXXX 100644 | ||
146 | --- a/target/arm/translate-mve.c | ||
147 | +++ b/target/arm/translate-mve.c | ||
148 | @@ -XXX,XX +XXX,XX @@ DO_2SHIFT(VSHLI, vshli_u, false) | ||
149 | DO_2SHIFT(VQSHLI_S, vqshli_s, false) | ||
150 | DO_2SHIFT(VQSHLI_U, vqshli_u, false) | ||
151 | DO_2SHIFT(VQSHLUI, vqshlui_s, false) | ||
152 | +/* These right shifts use a left-shift helper with negated shift count */ | ||
153 | +DO_2SHIFT(VSHRI_S, vshli_s, true) | ||
154 | +DO_2SHIFT(VSHRI_U, vshli_u, true) | ||
155 | +DO_2SHIFT(VRSHRI_S, vrshli_s, true) | ||
156 | +DO_2SHIFT(VRSHRI_U, vrshli_u, true) | ||
157 | diff --git a/target/arm/translate-neon.c b/target/arm/translate-neon.c | ||
158 | index XXXXXXX..XXXXXXX 100644 | ||
159 | --- a/target/arm/translate-neon.c | ||
160 | +++ b/target/arm/translate-neon.c | ||
161 | @@ -XXX,XX +XXX,XX @@ static inline int plus1(DisasContext *s, int x) | ||
162 | return x + 1; | ||
163 | } | ||
164 | |||
165 | -static inline int rsub_64(DisasContext *s, int x) | ||
166 | -{ | ||
167 | - return 64 - x; | ||
168 | -} | ||
169 | - | ||
170 | -static inline int rsub_32(DisasContext *s, int x) | ||
171 | -{ | ||
172 | - return 32 - x; | ||
173 | -} | ||
174 | -static inline int rsub_16(DisasContext *s, int x) | ||
175 | -{ | ||
176 | - return 16 - x; | ||
177 | -} | ||
178 | -static inline int rsub_8(DisasContext *s, int x) | ||
179 | -{ | ||
180 | - return 8 - x; | ||
181 | -} | ||
182 | - | ||
183 | static inline int neon_3same_fp_size(DisasContext *s, int x) | ||
184 | { | ||
185 | /* Convert 0==fp32, 1==fp16 into a MO_* value */ | ||
104 | -- | 186 | -- |
105 | 2.16.1 | 187 | 2.20.1 |
106 | 188 | ||
107 | 189 | diff view generated by jsdifflib |
1 | From: Pekka Enberg <penberg@iki.fi> | 1 | Implement the MVE VHLL (vector shift left long) insn. This has two |
---|---|---|---|
2 | encodings: the T1 encoding is the usual shift-by-immediate format, | ||
3 | and the T2 encoding is a special case where the shift count is always | ||
4 | equal to the element size. | ||
2 | 5 | ||
3 | This patch adds a "raspi3" machine type, which can now be selected as | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | the machine to run on by users via the "-M" command line option to QEMU. | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20210628135835.6690-10-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/helper-mve.h | 9 +++++++ | ||
11 | target/arm/mve.decode | 53 +++++++++++++++++++++++++++++++++++--- | ||
12 | target/arm/mve_helper.c | 32 +++++++++++++++++++++++ | ||
13 | target/arm/translate-mve.c | 15 +++++++++++ | ||
14 | 4 files changed, 105 insertions(+), 4 deletions(-) | ||
5 | 15 | ||
6 | The machine type does *not* ignore memory transaction failures so we | 16 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h |
7 | likely need to add some dummy devices later when people run something | ||
8 | more complicated than what I'm using for testing. | ||
9 | |||
10 | Signed-off-by: Pekka Enberg <penberg@iki.fi> | ||
11 | [PMM: added #ifdef TARGET_AARCH64 so we don't provide the 64-bit | ||
12 | board in the 32-bit only arm-softmmu build.] | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | --- | ||
17 | hw/arm/raspi.c | 23 +++++++++++++++++++++++ | ||
18 | 1 file changed, 23 insertions(+) | ||
19 | |||
20 | diff --git a/hw/arm/raspi.c b/hw/arm/raspi.c | ||
21 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/arm/raspi.c | 18 | --- a/target/arm/helper-mve.h |
23 | +++ b/hw/arm/raspi.c | 19 | +++ b/target/arm/helper-mve.h |
24 | @@ -XXX,XX +XXX,XX @@ static void raspi2_machine_init(MachineClass *mc) | 20 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vrshli_sw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
25 | mc->ignore_memory_transaction_failures = true; | 21 | DEF_HELPER_FLAGS_4(mve_vrshli_ub, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
26 | }; | 22 | DEF_HELPER_FLAGS_4(mve_vrshli_uh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
27 | DEFINE_MACHINE("raspi2", raspi2_machine_init) | 23 | DEF_HELPER_FLAGS_4(mve_vrshli_uw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
28 | + | 24 | + |
29 | +#ifdef TARGET_AARCH64 | 25 | +DEF_HELPER_FLAGS_4(mve_vshllbsb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
30 | +static void raspi3_init(MachineState *machine) | 26 | +DEF_HELPER_FLAGS_4(mve_vshllbsh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
27 | +DEF_HELPER_FLAGS_4(mve_vshllbub, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
28 | +DEF_HELPER_FLAGS_4(mve_vshllbuh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
29 | +DEF_HELPER_FLAGS_4(mve_vshlltsb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
30 | +DEF_HELPER_FLAGS_4(mve_vshlltsh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
31 | +DEF_HELPER_FLAGS_4(mve_vshlltub, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
32 | +DEF_HELPER_FLAGS_4(mve_vshlltuh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
33 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/arm/mve.decode | ||
36 | +++ b/target/arm/mve.decode | ||
37 | @@ -XXX,XX +XXX,XX @@ | ||
38 | @2_shl_h .... .... .. 01 shift:4 .... .... .... .... &2shift qd=%qd qm=%qm size=1 | ||
39 | @2_shl_w .... .... .. 1 shift:5 .... .... .... .... &2shift qd=%qd qm=%qm size=2 | ||
40 | |||
41 | +@2_shll_b .... .... ... 01 shift:3 .... .... .... .... &2shift qd=%qd qm=%qm size=0 | ||
42 | +@2_shll_h .... .... ... 1 shift:4 .... .... .... .... &2shift qd=%qd qm=%qm size=1 | ||
43 | +# VSHLL encoding T2 where shift == esize | ||
44 | +@2_shll_esize_b .... .... .... 00 .. .... .... .... .... &2shift \ | ||
45 | + qd=%qd qm=%qm size=0 shift=8 | ||
46 | +@2_shll_esize_h .... .... .... 01 .. .... .... .... .... &2shift \ | ||
47 | + qd=%qd qm=%qm size=1 shift=16 | ||
48 | + | ||
49 | # Right shifts are encoded as N - shift, where N is the element size in bits. | ||
50 | %rshift_i5 16:5 !function=rsub_32 | ||
51 | %rshift_i4 16:4 !function=rsub_16 | ||
52 | @@ -XXX,XX +XXX,XX @@ VADD 1110 1111 0 . .. ... 0 ... 0 1000 . 1 . 0 ... 0 @2op | ||
53 | VSUB 1111 1111 0 . .. ... 0 ... 0 1000 . 1 . 0 ... 0 @2op | ||
54 | VMUL 1110 1111 0 . .. ... 0 ... 0 1001 . 1 . 1 ... 0 @2op | ||
55 | |||
56 | -VMULH_S 111 0 1110 0 . .. ...1 ... 0 1110 . 0 . 0 ... 1 @2op | ||
57 | -VMULH_U 111 1 1110 0 . .. ...1 ... 0 1110 . 0 . 0 ... 1 @2op | ||
58 | +# The VSHLL T2 encoding is not a @2op pattern, but is here because it | ||
59 | +# overlaps what would be size=0b11 VMULH/VRMULH | ||
31 | +{ | 60 | +{ |
32 | + raspi_init(machine, 3); | 61 | + VSHLL_BS 111 0 1110 0 . 11 .. 01 ... 0 1110 0 0 . 0 ... 1 @2_shll_esize_b |
62 | + VSHLL_BS 111 0 1110 0 . 11 .. 01 ... 0 1110 0 0 . 0 ... 1 @2_shll_esize_h | ||
63 | |||
64 | -VRMULH_S 111 0 1110 0 . .. ...1 ... 1 1110 . 0 . 0 ... 1 @2op | ||
65 | -VRMULH_U 111 1 1110 0 . .. ...1 ... 1 1110 . 0 . 0 ... 1 @2op | ||
66 | + VMULH_S 111 0 1110 0 . .. ...1 ... 0 1110 . 0 . 0 ... 1 @2op | ||
33 | +} | 67 | +} |
34 | + | 68 | + |
35 | +static void raspi3_machine_init(MachineClass *mc) | ||
36 | +{ | 69 | +{ |
37 | + mc->desc = "Raspberry Pi 3"; | 70 | + VSHLL_BU 111 1 1110 0 . 11 .. 01 ... 0 1110 0 0 . 0 ... 1 @2_shll_esize_b |
38 | + mc->init = raspi3_init; | 71 | + VSHLL_BU 111 1 1110 0 . 11 .. 01 ... 0 1110 0 0 . 0 ... 1 @2_shll_esize_h |
39 | + mc->block_default_type = IF_SD; | 72 | + |
40 | + mc->no_parallel = 1; | 73 | + VMULH_U 111 1 1110 0 . .. ...1 ... 0 1110 . 0 . 0 ... 1 @2op |
41 | + mc->no_floppy = 1; | ||
42 | + mc->no_cdrom = 1; | ||
43 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a53"); | ||
44 | + mc->max_cpus = BCM2836_NCPUS; | ||
45 | + mc->min_cpus = BCM2836_NCPUS; | ||
46 | + mc->default_cpus = BCM2836_NCPUS; | ||
47 | + mc->default_ram_size = 1024 * 1024 * 1024; | ||
48 | +} | 74 | +} |
49 | +DEFINE_MACHINE("raspi3", raspi3_machine_init) | 75 | + |
50 | +#endif | 76 | +{ |
77 | + VSHLL_TS 111 0 1110 0 . 11 .. 01 ... 1 1110 0 0 . 0 ... 1 @2_shll_esize_b | ||
78 | + VSHLL_TS 111 0 1110 0 . 11 .. 01 ... 1 1110 0 0 . 0 ... 1 @2_shll_esize_h | ||
79 | + | ||
80 | + VRMULH_S 111 0 1110 0 . .. ...1 ... 1 1110 . 0 . 0 ... 1 @2op | ||
81 | +} | ||
82 | + | ||
83 | +{ | ||
84 | + VSHLL_TU 111 1 1110 0 . 11 .. 01 ... 1 1110 0 0 . 0 ... 1 @2_shll_esize_b | ||
85 | + VSHLL_TU 111 1 1110 0 . 11 .. 01 ... 1 1110 0 0 . 0 ... 1 @2_shll_esize_h | ||
86 | + | ||
87 | + VRMULH_U 111 1 1110 0 . .. ...1 ... 1 1110 . 0 . 0 ... 1 @2op | ||
88 | +} | ||
89 | |||
90 | VMAX_S 111 0 1111 0 . .. ... 0 ... 0 0110 . 1 . 0 ... 0 @2op | ||
91 | VMAX_U 111 1 1111 0 . .. ... 0 ... 0 0110 . 1 . 0 ... 0 @2op | ||
92 | @@ -XXX,XX +XXX,XX @@ VRSHRI_S 111 0 1111 1 . ... ... ... 0 0010 0 1 . 1 ... 0 @2_shr_w | ||
93 | VRSHRI_U 111 1 1111 1 . ... ... ... 0 0010 0 1 . 1 ... 0 @2_shr_b | ||
94 | VRSHRI_U 111 1 1111 1 . ... ... ... 0 0010 0 1 . 1 ... 0 @2_shr_h | ||
95 | VRSHRI_U 111 1 1111 1 . ... ... ... 0 0010 0 1 . 1 ... 0 @2_shr_w | ||
96 | + | ||
97 | +# VSHLL T1 encoding; the T2 VSHLL encoding is elsewhere in this file | ||
98 | +VSHLL_BS 111 0 1110 1 . 1 .. ... ... 0 1111 0 1 . 0 ... 0 @2_shll_b | ||
99 | +VSHLL_BS 111 0 1110 1 . 1 .. ... ... 0 1111 0 1 . 0 ... 0 @2_shll_h | ||
100 | + | ||
101 | +VSHLL_BU 111 1 1110 1 . 1 .. ... ... 0 1111 0 1 . 0 ... 0 @2_shll_b | ||
102 | +VSHLL_BU 111 1 1110 1 . 1 .. ... ... 0 1111 0 1 . 0 ... 0 @2_shll_h | ||
103 | + | ||
104 | +VSHLL_TS 111 0 1110 1 . 1 .. ... ... 1 1111 0 1 . 0 ... 0 @2_shll_b | ||
105 | +VSHLL_TS 111 0 1110 1 . 1 .. ... ... 1 1111 0 1 . 0 ... 0 @2_shll_h | ||
106 | + | ||
107 | +VSHLL_TU 111 1 1110 1 . 1 .. ... ... 1 1111 0 1 . 0 ... 0 @2_shll_b | ||
108 | +VSHLL_TU 111 1 1110 1 . 1 .. ... ... 1 1111 0 1 . 0 ... 0 @2_shll_h | ||
109 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
110 | index XXXXXXX..XXXXXXX 100644 | ||
111 | --- a/target/arm/mve_helper.c | ||
112 | +++ b/target/arm/mve_helper.c | ||
113 | @@ -XXX,XX +XXX,XX @@ DO_2SHIFT_SAT_S(vqshli_s, DO_SQSHL_OP) | ||
114 | DO_2SHIFT_SAT_S(vqshlui_s, DO_SUQSHL_OP) | ||
115 | DO_2SHIFT_U(vrshli_u, DO_VRSHLU) | ||
116 | DO_2SHIFT_S(vrshli_s, DO_VRSHLS) | ||
117 | + | ||
118 | +/* | ||
119 | + * Long shifts taking half-sized inputs from top or bottom of the input | ||
120 | + * vector and producing a double-width result. ESIZE, TYPE are for | ||
121 | + * the input, and LESIZE, LTYPE for the output. | ||
122 | + * Unlike the normal shift helpers, we do not handle negative shift counts, | ||
123 | + * because the long shift is strictly left-only. | ||
124 | + */ | ||
125 | +#define DO_VSHLL(OP, TOP, ESIZE, TYPE, LESIZE, LTYPE) \ | ||
126 | + void HELPER(glue(mve_, OP))(CPUARMState *env, void *vd, \ | ||
127 | + void *vm, uint32_t shift) \ | ||
128 | + { \ | ||
129 | + LTYPE *d = vd; \ | ||
130 | + TYPE *m = vm; \ | ||
131 | + uint16_t mask = mve_element_mask(env); \ | ||
132 | + unsigned le; \ | ||
133 | + assert(shift <= 16); \ | ||
134 | + for (le = 0; le < 16 / LESIZE; le++, mask >>= LESIZE) { \ | ||
135 | + LTYPE r = (LTYPE)m[H##ESIZE(le * 2 + TOP)] << shift; \ | ||
136 | + mergemask(&d[H##LESIZE(le)], r, mask); \ | ||
137 | + } \ | ||
138 | + mve_advance_vpt(env); \ | ||
139 | + } | ||
140 | + | ||
141 | +#define DO_VSHLL_ALL(OP, TOP) \ | ||
142 | + DO_VSHLL(OP##sb, TOP, 1, int8_t, 2, int16_t) \ | ||
143 | + DO_VSHLL(OP##ub, TOP, 1, uint8_t, 2, uint16_t) \ | ||
144 | + DO_VSHLL(OP##sh, TOP, 2, int16_t, 4, int32_t) \ | ||
145 | + DO_VSHLL(OP##uh, TOP, 2, uint16_t, 4, uint32_t) \ | ||
146 | + | ||
147 | +DO_VSHLL_ALL(vshllb, false) | ||
148 | +DO_VSHLL_ALL(vshllt, true) | ||
149 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
150 | index XXXXXXX..XXXXXXX 100644 | ||
151 | --- a/target/arm/translate-mve.c | ||
152 | +++ b/target/arm/translate-mve.c | ||
153 | @@ -XXX,XX +XXX,XX @@ DO_2SHIFT(VSHRI_S, vshli_s, true) | ||
154 | DO_2SHIFT(VSHRI_U, vshli_u, true) | ||
155 | DO_2SHIFT(VRSHRI_S, vrshli_s, true) | ||
156 | DO_2SHIFT(VRSHRI_U, vrshli_u, true) | ||
157 | + | ||
158 | +#define DO_VSHLL(INSN, FN) \ | ||
159 | + static bool trans_##INSN(DisasContext *s, arg_2shift *a) \ | ||
160 | + { \ | ||
161 | + static MVEGenTwoOpShiftFn * const fns[] = { \ | ||
162 | + gen_helper_mve_##FN##b, \ | ||
163 | + gen_helper_mve_##FN##h, \ | ||
164 | + }; \ | ||
165 | + return do_2shift(s, a, fns[a->size], false); \ | ||
166 | + } | ||
167 | + | ||
168 | +DO_VSHLL(VSHLL_BS, vshllbs) | ||
169 | +DO_VSHLL(VSHLL_BU, vshllbu) | ||
170 | +DO_VSHLL(VSHLL_TS, vshllts) | ||
171 | +DO_VSHLL(VSHLL_TU, vshlltu) | ||
51 | -- | 172 | -- |
52 | 2.16.1 | 173 | 2.20.1 |
53 | 174 | ||
54 | 175 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | Implement the MVE VSRI and VSLI insns, which perform a |
---|---|---|---|
2 | shift-and-insert operation. | ||
2 | 3 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
4 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
5 | Message-id: 20180215221325.7611-13-f4bug@amsat.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20210628135835.6690-11-peter.maydell@linaro.org | ||
7 | --- | 7 | --- |
8 | hw/sd/sd.c | 29 ++++++++++++++++++++++++++--- | 8 | target/arm/helper-mve.h | 8 ++++++++ |
9 | 1 file changed, 26 insertions(+), 3 deletions(-) | 9 | target/arm/mve.decode | 9 ++++++++ |
10 | target/arm/mve_helper.c | 42 ++++++++++++++++++++++++++++++++++++++ | ||
11 | target/arm/translate-mve.c | 3 +++ | ||
12 | 4 files changed, 62 insertions(+) | ||
10 | 13 | ||
11 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 14 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h |
12 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/sd/sd.c | 16 | --- a/target/arm/helper-mve.h |
14 | +++ b/hw/sd/sd.c | 17 | +++ b/target/arm/helper-mve.h |
15 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, | 18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vshlltsb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
16 | 19 | DEF_HELPER_FLAGS_4(mve_vshlltsh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | |
17 | /* Application specific commands (Class 8) */ | 20 | DEF_HELPER_FLAGS_4(mve_vshlltub, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
18 | case 55: /* CMD55: APP_CMD */ | 21 | DEF_HELPER_FLAGS_4(mve_vshlltuh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
19 | - if (sd->rca != rca) | ||
20 | - return sd_r0; | ||
21 | - | ||
22 | + if (!sd->spi) { | ||
23 | + if (sd->rca != rca) { | ||
24 | + return sd_r0; | ||
25 | + } | ||
26 | + } | ||
27 | sd->expecting_acmd = true; | ||
28 | sd->card_status |= APP_CMD; | ||
29 | return sd_r1; | ||
30 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, | ||
31 | } | ||
32 | break; | ||
33 | |||
34 | + case 58: /* CMD58: READ_OCR (SPI) */ | ||
35 | + if (!sd->spi) { | ||
36 | + goto bad_cmd; | ||
37 | + } | ||
38 | + return sd_r3; | ||
39 | + | 22 | + |
40 | + case 59: /* CMD59: CRC_ON_OFF (SPI) */ | 23 | +DEF_HELPER_FLAGS_4(mve_vsrib, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
41 | + if (!sd->spi) { | 24 | +DEF_HELPER_FLAGS_4(mve_vsrih, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
42 | + goto bad_cmd; | 25 | +DEF_HELPER_FLAGS_4(mve_vsriw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
43 | + } | ||
44 | + goto unimplemented_spi_cmd; | ||
45 | + | 26 | + |
46 | default: | 27 | +DEF_HELPER_FLAGS_4(mve_vslib, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
47 | bad_cmd: | 28 | +DEF_HELPER_FLAGS_4(mve_vslih, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
48 | qemu_log_mask(LOG_GUEST_ERROR, "SD: Unknown CMD%i\n", req.cmd); | 29 | +DEF_HELPER_FLAGS_4(mve_vsliw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
49 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_app_command(SDState *sd, | 30 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode |
50 | sd->card_status |= APP_CMD; | 31 | index XXXXXXX..XXXXXXX 100644 |
51 | switch (req.cmd) { | 32 | --- a/target/arm/mve.decode |
52 | case 6: /* ACMD6: SET_BUS_WIDTH */ | 33 | +++ b/target/arm/mve.decode |
53 | + if (sd->spi) { | 34 | @@ -XXX,XX +XXX,XX @@ VSHLL_TS 111 0 1110 1 . 1 .. ... ... 1 1111 0 1 . 0 ... 0 @2_shll_h |
54 | + goto unimplemented_spi_cmd; | 35 | |
55 | + } | 36 | VSHLL_TU 111 1 1110 1 . 1 .. ... ... 1 1111 0 1 . 0 ... 0 @2_shll_b |
56 | switch (sd->state) { | 37 | VSHLL_TU 111 1 1110 1 . 1 .. ... ... 1 1111 0 1 . 0 ... 0 @2_shll_h |
57 | case sd_transfer_state: | ||
58 | sd->sd_status[0] &= 0x3f; | ||
59 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_app_command(SDState *sd, | ||
60 | default: | ||
61 | /* Fall back to standard commands. */ | ||
62 | return sd_normal_command(sd, req); | ||
63 | + | 38 | + |
64 | + unimplemented_spi_cmd: | 39 | +# Shift-and-insert |
65 | + /* Commands that are recognised but not yet implemented in SPI mode. */ | 40 | +VSRI 111 1 1111 1 . ... ... ... 0 0100 0 1 . 1 ... 0 @2_shr_b |
66 | + qemu_log_mask(LOG_UNIMP, "SD: CMD%i not implemented in SPI mode\n", | 41 | +VSRI 111 1 1111 1 . ... ... ... 0 0100 0 1 . 1 ... 0 @2_shr_h |
67 | + req.cmd); | 42 | +VSRI 111 1 1111 1 . ... ... ... 0 0100 0 1 . 1 ... 0 @2_shr_w |
68 | + return sd_illegal; | 43 | + |
69 | } | 44 | +VSLI 111 1 1111 1 . ... ... ... 0 0101 0 1 . 1 ... 0 @2_shl_b |
70 | 45 | +VSLI 111 1 1111 1 . ... ... ... 0 0101 0 1 . 1 ... 0 @2_shl_h | |
71 | qemu_log_mask(LOG_GUEST_ERROR, "SD: ACMD%i in a wrong state\n", req.cmd); | 46 | +VSLI 111 1 1111 1 . ... ... ... 0 0101 0 1 . 1 ... 0 @2_shl_w |
47 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/target/arm/mve_helper.c | ||
50 | +++ b/target/arm/mve_helper.c | ||
51 | @@ -XXX,XX +XXX,XX @@ DO_2SHIFT_SAT_S(vqshlui_s, DO_SUQSHL_OP) | ||
52 | DO_2SHIFT_U(vrshli_u, DO_VRSHLU) | ||
53 | DO_2SHIFT_S(vrshli_s, DO_VRSHLS) | ||
54 | |||
55 | +/* Shift-and-insert; we always work with 64 bits at a time */ | ||
56 | +#define DO_2SHIFT_INSERT(OP, ESIZE, SHIFTFN, MASKFN) \ | ||
57 | + void HELPER(glue(mve_, OP))(CPUARMState *env, void *vd, \ | ||
58 | + void *vm, uint32_t shift) \ | ||
59 | + { \ | ||
60 | + uint64_t *d = vd, *m = vm; \ | ||
61 | + uint16_t mask; \ | ||
62 | + uint64_t shiftmask; \ | ||
63 | + unsigned e; \ | ||
64 | + if (shift == 0 || shift == ESIZE * 8) { \ | ||
65 | + /* \ | ||
66 | + * Only VSLI can shift by 0; only VSRI can shift by <dt>. \ | ||
67 | + * The generic logic would give the right answer for 0 but \ | ||
68 | + * fails for <dt>. \ | ||
69 | + */ \ | ||
70 | + goto done; \ | ||
71 | + } \ | ||
72 | + assert(shift < ESIZE * 8); \ | ||
73 | + mask = mve_element_mask(env); \ | ||
74 | + /* ESIZE / 2 gives the MO_* value if ESIZE is in [1,2,4] */ \ | ||
75 | + shiftmask = dup_const(ESIZE / 2, MASKFN(ESIZE * 8, shift)); \ | ||
76 | + for (e = 0; e < 16 / 8; e++, mask >>= 8) { \ | ||
77 | + uint64_t r = (SHIFTFN(m[H8(e)], shift) & shiftmask) | \ | ||
78 | + (d[H8(e)] & ~shiftmask); \ | ||
79 | + mergemask(&d[H8(e)], r, mask); \ | ||
80 | + } \ | ||
81 | +done: \ | ||
82 | + mve_advance_vpt(env); \ | ||
83 | + } | ||
84 | + | ||
85 | +#define DO_SHL(N, SHIFT) ((N) << (SHIFT)) | ||
86 | +#define DO_SHR(N, SHIFT) ((N) >> (SHIFT)) | ||
87 | +#define SHL_MASK(EBITS, SHIFT) MAKE_64BIT_MASK((SHIFT), (EBITS) - (SHIFT)) | ||
88 | +#define SHR_MASK(EBITS, SHIFT) MAKE_64BIT_MASK(0, (EBITS) - (SHIFT)) | ||
89 | + | ||
90 | +DO_2SHIFT_INSERT(vsrib, 1, DO_SHR, SHR_MASK) | ||
91 | +DO_2SHIFT_INSERT(vsrih, 2, DO_SHR, SHR_MASK) | ||
92 | +DO_2SHIFT_INSERT(vsriw, 4, DO_SHR, SHR_MASK) | ||
93 | +DO_2SHIFT_INSERT(vslib, 1, DO_SHL, SHL_MASK) | ||
94 | +DO_2SHIFT_INSERT(vslih, 2, DO_SHL, SHL_MASK) | ||
95 | +DO_2SHIFT_INSERT(vsliw, 4, DO_SHL, SHL_MASK) | ||
96 | + | ||
97 | /* | ||
98 | * Long shifts taking half-sized inputs from top or bottom of the input | ||
99 | * vector and producing a double-width result. ESIZE, TYPE are for | ||
100 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
101 | index XXXXXXX..XXXXXXX 100644 | ||
102 | --- a/target/arm/translate-mve.c | ||
103 | +++ b/target/arm/translate-mve.c | ||
104 | @@ -XXX,XX +XXX,XX @@ DO_2SHIFT(VSHRI_U, vshli_u, true) | ||
105 | DO_2SHIFT(VRSHRI_S, vrshli_s, true) | ||
106 | DO_2SHIFT(VRSHRI_U, vrshli_u, true) | ||
107 | |||
108 | +DO_2SHIFT(VSRI, vsri, false) | ||
109 | +DO_2SHIFT(VSLI, vsli, false) | ||
110 | + | ||
111 | #define DO_VSHLL(INSN, FN) \ | ||
112 | static bool trans_##INSN(DisasContext *s, arg_2shift *a) \ | ||
113 | { \ | ||
72 | -- | 114 | -- |
73 | 2.16.1 | 115 | 2.20.1 |
74 | 116 | ||
75 | 117 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | Implement the MVE shift-right-and-narrow insn VSHRN and VRSHRN. |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | do_urshr() is borrowed from sve_helper.c. |
4 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 4 | |
5 | Message-id: 20180215220540.6556-3-f4bug@amsat.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20210628135835.6690-12-peter.maydell@linaro.org | ||
7 | --- | 8 | --- |
8 | hw/sd/sd.c | 32 ++++++++++++++++++++++++++------ | 9 | target/arm/helper-mve.h | 10 ++++++++++ |
9 | hw/sd/trace-events | 6 ++++++ | 10 | target/arm/mve.decode | 11 +++++++++++ |
10 | 2 files changed, 32 insertions(+), 6 deletions(-) | 11 | target/arm/mve_helper.c | 40 ++++++++++++++++++++++++++++++++++++++ |
12 | target/arm/translate-mve.c | 15 ++++++++++++++ | ||
13 | 4 files changed, 76 insertions(+) | ||
11 | 14 | ||
12 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 15 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h |
13 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/sd/sd.c | 17 | --- a/target/arm/helper-mve.h |
15 | +++ b/hw/sd/sd.c | 18 | +++ b/target/arm/helper-mve.h |
16 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vsriw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
17 | #include "qemu/error-report.h" | 20 | DEF_HELPER_FLAGS_4(mve_vslib, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
18 | #include "qemu/timer.h" | 21 | DEF_HELPER_FLAGS_4(mve_vslih, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
19 | #include "qemu/log.h" | 22 | DEF_HELPER_FLAGS_4(mve_vsliw, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
20 | +#include "trace.h" | 23 | + |
21 | 24 | +DEF_HELPER_FLAGS_4(mve_vshrnbb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | |
22 | //#define DEBUG_SD 1 | 25 | +DEF_HELPER_FLAGS_4(mve_vshrnbh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
23 | 26 | +DEF_HELPER_FLAGS_4(mve_vshrntb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | |
24 | @@ -XXX,XX +XXX,XX @@ struct SDState { | 27 | +DEF_HELPER_FLAGS_4(mve_vshrnth, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
25 | bool cmd_line; | 28 | + |
26 | }; | 29 | +DEF_HELPER_FLAGS_4(mve_vrshrnbb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
27 | 30 | +DEF_HELPER_FLAGS_4(mve_vrshrnbh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | |
28 | +static const char *sd_state_name(enum SDCardStates state) | 31 | +DEF_HELPER_FLAGS_4(mve_vrshrntb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
32 | +DEF_HELPER_FLAGS_4(mve_vrshrnth, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
33 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/arm/mve.decode | ||
36 | +++ b/target/arm/mve.decode | ||
37 | @@ -XXX,XX +XXX,XX @@ VSRI 111 1 1111 1 . ... ... ... 0 0100 0 1 . 1 ... 0 @2_shr_w | ||
38 | VSLI 111 1 1111 1 . ... ... ... 0 0101 0 1 . 1 ... 0 @2_shl_b | ||
39 | VSLI 111 1 1111 1 . ... ... ... 0 0101 0 1 . 1 ... 0 @2_shl_h | ||
40 | VSLI 111 1 1111 1 . ... ... ... 0 0101 0 1 . 1 ... 0 @2_shl_w | ||
41 | + | ||
42 | +# Narrowing shifts (which only support b and h sizes) | ||
43 | +VSHRNB 111 0 1110 1 . ... ... ... 0 1111 1 1 . 0 ... 1 @2_shr_b | ||
44 | +VSHRNB 111 0 1110 1 . ... ... ... 0 1111 1 1 . 0 ... 1 @2_shr_h | ||
45 | +VSHRNT 111 0 1110 1 . ... ... ... 1 1111 1 1 . 0 ... 1 @2_shr_b | ||
46 | +VSHRNT 111 0 1110 1 . ... ... ... 1 1111 1 1 . 0 ... 1 @2_shr_h | ||
47 | + | ||
48 | +VRSHRNB 111 1 1110 1 . ... ... ... 0 1111 1 1 . 0 ... 1 @2_shr_b | ||
49 | +VRSHRNB 111 1 1110 1 . ... ... ... 0 1111 1 1 . 0 ... 1 @2_shr_h | ||
50 | +VRSHRNT 111 1 1110 1 . ... ... ... 1 1111 1 1 . 0 ... 1 @2_shr_b | ||
51 | +VRSHRNT 111 1 1110 1 . ... ... ... 1 1111 1 1 . 0 ... 1 @2_shr_h | ||
52 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/target/arm/mve_helper.c | ||
55 | +++ b/target/arm/mve_helper.c | ||
56 | @@ -XXX,XX +XXX,XX @@ DO_2SHIFT_INSERT(vsliw, 4, DO_SHL, SHL_MASK) | ||
57 | |||
58 | DO_VSHLL_ALL(vshllb, false) | ||
59 | DO_VSHLL_ALL(vshllt, true) | ||
60 | + | ||
61 | +/* | ||
62 | + * Narrowing right shifts, taking a double sized input, shifting it | ||
63 | + * and putting the result in either the top or bottom half of the output. | ||
64 | + * ESIZE, TYPE are the output, and LESIZE, LTYPE the input. | ||
65 | + */ | ||
66 | +#define DO_VSHRN(OP, TOP, ESIZE, TYPE, LESIZE, LTYPE, FN) \ | ||
67 | + void HELPER(glue(mve_, OP))(CPUARMState *env, void *vd, \ | ||
68 | + void *vm, uint32_t shift) \ | ||
69 | + { \ | ||
70 | + LTYPE *m = vm; \ | ||
71 | + TYPE *d = vd; \ | ||
72 | + uint16_t mask = mve_element_mask(env); \ | ||
73 | + unsigned le; \ | ||
74 | + for (le = 0; le < 16 / LESIZE; le++, mask >>= LESIZE) { \ | ||
75 | + TYPE r = FN(m[H##LESIZE(le)], shift); \ | ||
76 | + mergemask(&d[H##ESIZE(le * 2 + TOP)], r, mask); \ | ||
77 | + } \ | ||
78 | + mve_advance_vpt(env); \ | ||
79 | + } | ||
80 | + | ||
81 | +#define DO_VSHRN_ALL(OP, FN) \ | ||
82 | + DO_VSHRN(OP##bb, false, 1, uint8_t, 2, uint16_t, FN) \ | ||
83 | + DO_VSHRN(OP##bh, false, 2, uint16_t, 4, uint32_t, FN) \ | ||
84 | + DO_VSHRN(OP##tb, true, 1, uint8_t, 2, uint16_t, FN) \ | ||
85 | + DO_VSHRN(OP##th, true, 2, uint16_t, 4, uint32_t, FN) | ||
86 | + | ||
87 | +static inline uint64_t do_urshr(uint64_t x, unsigned sh) | ||
29 | +{ | 88 | +{ |
30 | + static const char *state_name[] = { | 89 | + if (likely(sh < 64)) { |
31 | + [sd_idle_state] = "idle", | 90 | + return (x >> sh) + ((x >> (sh - 1)) & 1); |
32 | + [sd_ready_state] = "ready", | 91 | + } else if (sh == 64) { |
33 | + [sd_identification_state] = "identification", | 92 | + return x >> 63; |
34 | + [sd_standby_state] = "standby", | 93 | + } else { |
35 | + [sd_transfer_state] = "transfer", | 94 | + return 0; |
36 | + [sd_sendingdata_state] = "sendingdata", | ||
37 | + [sd_receivingdata_state] = "receivingdata", | ||
38 | + [sd_programming_state] = "programming", | ||
39 | + [sd_disconnect_state] = "disconnect", | ||
40 | + }; | ||
41 | + if (state == sd_inactive_state) { | ||
42 | + return "inactive"; | ||
43 | + } | 95 | + } |
44 | + assert(state <= ARRAY_SIZE(state_name)); | ||
45 | + return state_name[state]; | ||
46 | +} | 96 | +} |
47 | + | 97 | + |
48 | static uint8_t sd_get_dat_lines(SDState *sd) | 98 | +DO_VSHRN_ALL(vshrn, DO_SHR) |
49 | { | 99 | +DO_VSHRN_ALL(vrshrn, do_urshr) |
50 | return sd->enable ? sd->dat_lines : 0; | 100 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c |
51 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, | 101 | index XXXXXXX..XXXXXXX 100644 |
52 | uint32_t rca = 0x0000; | 102 | --- a/target/arm/translate-mve.c |
53 | uint64_t addr = (sd->ocr & (1 << 30)) ? (uint64_t) req.arg << 9 : req.arg; | 103 | +++ b/target/arm/translate-mve.c |
54 | 104 | @@ -XXX,XX +XXX,XX @@ DO_VSHLL(VSHLL_BS, vshllbs) | |
55 | + trace_sdcard_normal_command(req.cmd, req.arg, sd_state_name(sd->state)); | 105 | DO_VSHLL(VSHLL_BU, vshllbu) |
106 | DO_VSHLL(VSHLL_TS, vshllts) | ||
107 | DO_VSHLL(VSHLL_TU, vshlltu) | ||
56 | + | 108 | + |
57 | /* Not interpreting this as an app command */ | 109 | +#define DO_2SHIFT_N(INSN, FN) \ |
58 | sd->card_status &= ~APP_CMD; | 110 | + static bool trans_##INSN(DisasContext *s, arg_2shift *a) \ |
59 | 111 | + { \ | |
60 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, | 112 | + static MVEGenTwoOpShiftFn * const fns[] = { \ |
61 | sd->multi_blk_cnt = 0; | 113 | + gen_helper_mve_##FN##b, \ |
62 | } | 114 | + gen_helper_mve_##FN##h, \ |
63 | 115 | + }; \ | |
64 | - DPRINTF("CMD%d 0x%08x state %d\n", req.cmd, req.arg, sd->state); | 116 | + return do_2shift(s, a, fns[a->size], false); \ |
65 | switch (req.cmd) { | 117 | + } |
66 | /* Basic commands (Class 0 and Class 1) */ | ||
67 | case 0: /* CMD0: GO_IDLE_STATE */ | ||
68 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, | ||
69 | return sd_r1; | ||
70 | |||
71 | case 56: /* CMD56: GEN_CMD */ | ||
72 | - fprintf(stderr, "SD: GEN_CMD 0x%08x\n", req.arg); | ||
73 | - | ||
74 | switch (sd->state) { | ||
75 | case sd_transfer_state: | ||
76 | sd->data_offset = 0; | ||
77 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, | ||
78 | static sd_rsp_type_t sd_app_command(SDState *sd, | ||
79 | SDRequest req) | ||
80 | { | ||
81 | - DPRINTF("ACMD%d 0x%08x\n", req.cmd, req.arg); | ||
82 | + trace_sdcard_app_command(req.cmd, req.arg); | ||
83 | sd->card_status |= APP_CMD; | ||
84 | switch (req.cmd) { | ||
85 | case 6: /* ACMD6: SET_BUS_WIDTH */ | ||
86 | @@ -XXX,XX +XXX,XX @@ send_response: | ||
87 | |||
88 | static void sd_blk_read(SDState *sd, uint64_t addr, uint32_t len) | ||
89 | { | ||
90 | - DPRINTF("sd_blk_read: addr = 0x%08llx, len = %d\n", | ||
91 | - (unsigned long long) addr, len); | ||
92 | + trace_sdcard_read_block(addr, len); | ||
93 | if (!sd->blk || blk_pread(sd->blk, addr, sd->data, len) < 0) { | ||
94 | fprintf(stderr, "sd_blk_read: read error on host side\n"); | ||
95 | } | ||
96 | @@ -XXX,XX +XXX,XX @@ static void sd_blk_read(SDState *sd, uint64_t addr, uint32_t len) | ||
97 | |||
98 | static void sd_blk_write(SDState *sd, uint64_t addr, uint32_t len) | ||
99 | { | ||
100 | + trace_sdcard_write_block(addr, len); | ||
101 | if (!sd->blk || blk_pwrite(sd->blk, addr, sd->data, len, 0) < 0) { | ||
102 | fprintf(stderr, "sd_blk_write: write error on host side\n"); | ||
103 | } | ||
104 | diff --git a/hw/sd/trace-events b/hw/sd/trace-events | ||
105 | index XXXXXXX..XXXXXXX 100644 | ||
106 | --- a/hw/sd/trace-events | ||
107 | +++ b/hw/sd/trace-events | ||
108 | @@ -XXX,XX +XXX,XX @@ sdhci_read_dataport(uint16_t data_count) "all %u bytes of data have been read fr | ||
109 | sdhci_write_dataport(uint16_t data_count) "write buffer filled with %u bytes of data" | ||
110 | sdhci_capareg(const char *desc, uint16_t val) "%s: %u" | ||
111 | |||
112 | +# hw/sd/sd.c | ||
113 | +sdcard_normal_command(uint8_t cmd, uint32_t arg, const char *state) "CMD%d arg 0x%08x (state %s)" | ||
114 | +sdcard_app_command(uint8_t acmd, uint32_t arg) "ACMD%d arg 0x%08x" | ||
115 | +sdcard_read_block(uint64_t addr, uint32_t len) "addr 0x%" PRIx64 " size 0x%x" | ||
116 | +sdcard_write_block(uint64_t addr, uint32_t len) "addr 0x%" PRIx64 " size 0x%x" | ||
117 | + | 118 | + |
118 | # hw/sd/milkymist-memcard.c | 119 | +DO_2SHIFT_N(VSHRNB, vshrnb) |
119 | milkymist_memcard_memory_read(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x" | 120 | +DO_2SHIFT_N(VSHRNT, vshrnt) |
120 | milkymist_memcard_memory_write(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x" | 121 | +DO_2SHIFT_N(VRSHRNB, vrshrnb) |
122 | +DO_2SHIFT_N(VRSHRNT, vrshrnt) | ||
121 | -- | 123 | -- |
122 | 2.16.1 | 124 | 2.20.1 |
123 | 125 | ||
124 | 126 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | Implement the MVE saturating shift-right-and-narrow insns |
---|---|---|---|
2 | 2 | VQSHRN, VQSHRUN, VQRSHRN and VQRSHRUN. | |
3 | Create the SDCard in the realize() function. | 3 | |
4 | 4 | do_srshr() is borrowed from sve_helper.c. | |
5 | Suggested-by: Michael Walle <michael@walle.cc> | 5 | |
6 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
8 | Acked-by: Michael Walle <michael@walle.cc> | ||
9 | Message-id: 20180216022933.10945-3-f4bug@amsat.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210628135835.6690-13-peter.maydell@linaro.org | ||
11 | --- | 9 | --- |
12 | hw/sd/milkymist-memcard.c | 28 ++++++++++++++++------------ | 10 | target/arm/helper-mve.h | 30 +++++++++++ |
13 | 1 file changed, 16 insertions(+), 12 deletions(-) | 11 | target/arm/mve.decode | 28 ++++++++++ |
14 | 12 | target/arm/mve_helper.c | 104 +++++++++++++++++++++++++++++++++++++ | |
15 | diff --git a/hw/sd/milkymist-memcard.c b/hw/sd/milkymist-memcard.c | 13 | target/arm/translate-mve.c | 12 +++++ |
16 | index XXXXXXX..XXXXXXX 100644 | 14 | 4 files changed, 174 insertions(+) |
17 | --- a/hw/sd/milkymist-memcard.c | 15 | |
18 | +++ b/hw/sd/milkymist-memcard.c | 16 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h |
19 | @@ -XXX,XX +XXX,XX @@ static void milkymist_memcard_reset(DeviceState *d) | 17 | index XXXXXXX..XXXXXXX 100644 |
20 | device_reset(DEVICE(s->card)); | 18 | --- a/target/arm/helper-mve.h |
19 | +++ b/target/arm/helper-mve.h | ||
20 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vrshrnbb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
21 | DEF_HELPER_FLAGS_4(mve_vrshrnbh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
22 | DEF_HELPER_FLAGS_4(mve_vrshrntb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
23 | DEF_HELPER_FLAGS_4(mve_vrshrnth, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
24 | + | ||
25 | +DEF_HELPER_FLAGS_4(mve_vqshrnb_sb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
26 | +DEF_HELPER_FLAGS_4(mve_vqshrnb_sh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
27 | +DEF_HELPER_FLAGS_4(mve_vqshrnt_sb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
28 | +DEF_HELPER_FLAGS_4(mve_vqshrnt_sh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
29 | + | ||
30 | +DEF_HELPER_FLAGS_4(mve_vqshrnb_ub, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
31 | +DEF_HELPER_FLAGS_4(mve_vqshrnb_uh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
32 | +DEF_HELPER_FLAGS_4(mve_vqshrnt_ub, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
33 | +DEF_HELPER_FLAGS_4(mve_vqshrnt_uh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
34 | + | ||
35 | +DEF_HELPER_FLAGS_4(mve_vqshrunbb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
36 | +DEF_HELPER_FLAGS_4(mve_vqshrunbh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
37 | +DEF_HELPER_FLAGS_4(mve_vqshruntb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
38 | +DEF_HELPER_FLAGS_4(mve_vqshrunth, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
39 | + | ||
40 | +DEF_HELPER_FLAGS_4(mve_vqrshrnb_sb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
41 | +DEF_HELPER_FLAGS_4(mve_vqrshrnb_sh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
42 | +DEF_HELPER_FLAGS_4(mve_vqrshrnt_sb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
43 | +DEF_HELPER_FLAGS_4(mve_vqrshrnt_sh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
44 | + | ||
45 | +DEF_HELPER_FLAGS_4(mve_vqrshrnb_ub, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
46 | +DEF_HELPER_FLAGS_4(mve_vqrshrnb_uh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
47 | +DEF_HELPER_FLAGS_4(mve_vqrshrnt_ub, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
48 | +DEF_HELPER_FLAGS_4(mve_vqrshrnt_uh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
49 | + | ||
50 | +DEF_HELPER_FLAGS_4(mve_vqrshrunbb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
51 | +DEF_HELPER_FLAGS_4(mve_vqrshrunbh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
52 | +DEF_HELPER_FLAGS_4(mve_vqrshruntb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
53 | +DEF_HELPER_FLAGS_4(mve_vqrshrunth, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | ||
54 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
55 | index XXXXXXX..XXXXXXX 100644 | ||
56 | --- a/target/arm/mve.decode | ||
57 | +++ b/target/arm/mve.decode | ||
58 | @@ -XXX,XX +XXX,XX @@ VRSHRNB 111 1 1110 1 . ... ... ... 0 1111 1 1 . 0 ... 1 @2_shr_b | ||
59 | VRSHRNB 111 1 1110 1 . ... ... ... 0 1111 1 1 . 0 ... 1 @2_shr_h | ||
60 | VRSHRNT 111 1 1110 1 . ... ... ... 1 1111 1 1 . 0 ... 1 @2_shr_b | ||
61 | VRSHRNT 111 1 1110 1 . ... ... ... 1 1111 1 1 . 0 ... 1 @2_shr_h | ||
62 | + | ||
63 | +VQSHRNB_S 111 0 1110 1 . ... ... ... 0 1111 0 1 . 0 ... 0 @2_shr_b | ||
64 | +VQSHRNB_S 111 0 1110 1 . ... ... ... 0 1111 0 1 . 0 ... 0 @2_shr_h | ||
65 | +VQSHRNT_S 111 0 1110 1 . ... ... ... 1 1111 0 1 . 0 ... 0 @2_shr_b | ||
66 | +VQSHRNT_S 111 0 1110 1 . ... ... ... 1 1111 0 1 . 0 ... 0 @2_shr_h | ||
67 | +VQSHRNB_U 111 1 1110 1 . ... ... ... 0 1111 0 1 . 0 ... 0 @2_shr_b | ||
68 | +VQSHRNB_U 111 1 1110 1 . ... ... ... 0 1111 0 1 . 0 ... 0 @2_shr_h | ||
69 | +VQSHRNT_U 111 1 1110 1 . ... ... ... 1 1111 0 1 . 0 ... 0 @2_shr_b | ||
70 | +VQSHRNT_U 111 1 1110 1 . ... ... ... 1 1111 0 1 . 0 ... 0 @2_shr_h | ||
71 | + | ||
72 | +VQSHRUNB 111 0 1110 1 . ... ... ... 0 1111 1 1 . 0 ... 0 @2_shr_b | ||
73 | +VQSHRUNB 111 0 1110 1 . ... ... ... 0 1111 1 1 . 0 ... 0 @2_shr_h | ||
74 | +VQSHRUNT 111 0 1110 1 . ... ... ... 1 1111 1 1 . 0 ... 0 @2_shr_b | ||
75 | +VQSHRUNT 111 0 1110 1 . ... ... ... 1 1111 1 1 . 0 ... 0 @2_shr_h | ||
76 | + | ||
77 | +VQRSHRNB_S 111 0 1110 1 . ... ... ... 0 1111 0 1 . 0 ... 1 @2_shr_b | ||
78 | +VQRSHRNB_S 111 0 1110 1 . ... ... ... 0 1111 0 1 . 0 ... 1 @2_shr_h | ||
79 | +VQRSHRNT_S 111 0 1110 1 . ... ... ... 1 1111 0 1 . 0 ... 1 @2_shr_b | ||
80 | +VQRSHRNT_S 111 0 1110 1 . ... ... ... 1 1111 0 1 . 0 ... 1 @2_shr_h | ||
81 | +VQRSHRNB_U 111 1 1110 1 . ... ... ... 0 1111 0 1 . 0 ... 1 @2_shr_b | ||
82 | +VQRSHRNB_U 111 1 1110 1 . ... ... ... 0 1111 0 1 . 0 ... 1 @2_shr_h | ||
83 | +VQRSHRNT_U 111 1 1110 1 . ... ... ... 1 1111 0 1 . 0 ... 1 @2_shr_b | ||
84 | +VQRSHRNT_U 111 1 1110 1 . ... ... ... 1 1111 0 1 . 0 ... 1 @2_shr_h | ||
85 | + | ||
86 | +VQRSHRUNB 111 1 1110 1 . ... ... ... 0 1111 1 1 . 0 ... 0 @2_shr_b | ||
87 | +VQRSHRUNB 111 1 1110 1 . ... ... ... 0 1111 1 1 . 0 ... 0 @2_shr_h | ||
88 | +VQRSHRUNT 111 1 1110 1 . ... ... ... 1 1111 1 1 . 0 ... 0 @2_shr_b | ||
89 | +VQRSHRUNT 111 1 1110 1 . ... ... ... 1 1111 1 1 . 0 ... 0 @2_shr_h | ||
90 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/target/arm/mve_helper.c | ||
93 | +++ b/target/arm/mve_helper.c | ||
94 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t do_urshr(uint64_t x, unsigned sh) | ||
95 | } | ||
21 | } | 96 | } |
22 | 97 | ||
23 | -static int milkymist_memcard_init(SysBusDevice *dev) | 98 | +static inline int64_t do_srshr(int64_t x, unsigned sh) |
24 | +static void milkymist_memcard_init(Object *obj) | ||
25 | +{ | 99 | +{ |
26 | + MilkymistMemcardState *s = MILKYMIST_MEMCARD(obj); | 100 | + if (likely(sh < 64)) { |
27 | + SysBusDevice *dev = SYS_BUS_DEVICE(obj); | 101 | + return (x >> sh) + ((x >> (sh - 1)) & 1); |
28 | + | 102 | + } else { |
29 | + memory_region_init_io(&s->regs_region, OBJECT(s), &memcard_mmio_ops, s, | 103 | + /* Rounding the sign bit always produces 0. */ |
30 | + "milkymist-memcard", R_MAX * 4); | 104 | + return 0; |
31 | + sysbus_init_mmio(dev, &s->regs_region); | 105 | + } |
32 | +} | 106 | +} |
33 | + | 107 | + |
34 | +static void milkymist_memcard_realize(DeviceState *dev, Error **errp) | 108 | DO_VSHRN_ALL(vshrn, DO_SHR) |
35 | { | 109 | DO_VSHRN_ALL(vrshrn, do_urshr) |
36 | MilkymistMemcardState *s = MILKYMIST_MEMCARD(dev); | 110 | + |
37 | - DriveInfo *dinfo; | 111 | +static inline int32_t do_sat_bhs(int64_t val, int64_t min, int64_t max, |
38 | BlockBackend *blk; | 112 | + bool *satp) |
39 | + DriveInfo *dinfo; | 113 | +{ |
40 | 114 | + if (val > max) { | |
41 | /* FIXME use a qdev drive property instead of drive_get_next() */ | 115 | + *satp = true; |
42 | dinfo = drive_get_next(IF_SD); | 116 | + return max; |
43 | blk = dinfo ? blk_by_legacy_dinfo(dinfo) : NULL; | 117 | + } else if (val < min) { |
44 | s->card = sd_init(blk, false); | 118 | + *satp = true; |
45 | if (s->card == NULL) { | 119 | + return min; |
46 | - return -1; | 120 | + } else { |
47 | + error_setg(errp, "failed to init SD card"); | 121 | + return val; |
48 | + return; | 122 | + } |
49 | } | 123 | +} |
50 | - | 124 | + |
51 | s->enabled = blk && blk_is_inserted(blk); | 125 | +/* Saturating narrowing right shifts */ |
52 | - | 126 | +#define DO_VSHRN_SAT(OP, TOP, ESIZE, TYPE, LESIZE, LTYPE, FN) \ |
53 | - memory_region_init_io(&s->regs_region, OBJECT(s), &memcard_mmio_ops, s, | 127 | + void HELPER(glue(mve_, OP))(CPUARMState *env, void *vd, \ |
54 | - "milkymist-memcard", R_MAX * 4); | 128 | + void *vm, uint32_t shift) \ |
55 | - sysbus_init_mmio(dev, &s->regs_region); | 129 | + { \ |
56 | - | 130 | + LTYPE *m = vm; \ |
57 | - return 0; | 131 | + TYPE *d = vd; \ |
58 | } | 132 | + uint16_t mask = mve_element_mask(env); \ |
59 | 133 | + bool qc = false; \ | |
60 | static const VMStateDescription vmstate_milkymist_memcard = { | 134 | + unsigned le; \ |
61 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_milkymist_memcard = { | 135 | + for (le = 0; le < 16 / LESIZE; le++, mask >>= LESIZE) { \ |
62 | static void milkymist_memcard_class_init(ObjectClass *klass, void *data) | 136 | + bool sat = false; \ |
63 | { | 137 | + TYPE r = FN(m[H##LESIZE(le)], shift, &sat); \ |
64 | DeviceClass *dc = DEVICE_CLASS(klass); | 138 | + mergemask(&d[H##ESIZE(le * 2 + TOP)], r, mask); \ |
65 | - SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); | 139 | + qc |= sat && (mask & 1 << (TOP * ESIZE)); \ |
66 | 140 | + } \ | |
67 | - k->init = milkymist_memcard_init; | 141 | + if (qc) { \ |
68 | + dc->realize = milkymist_memcard_realize; | 142 | + env->vfp.qc[0] = qc; \ |
69 | dc->reset = milkymist_memcard_reset; | 143 | + } \ |
70 | dc->vmsd = &vmstate_milkymist_memcard; | 144 | + mve_advance_vpt(env); \ |
71 | /* Reason: init() method uses drive_get_next() */ | 145 | + } |
72 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo milkymist_memcard_info = { | 146 | + |
73 | .name = TYPE_MILKYMIST_MEMCARD, | 147 | +#define DO_VSHRN_SAT_UB(BOP, TOP, FN) \ |
74 | .parent = TYPE_SYS_BUS_DEVICE, | 148 | + DO_VSHRN_SAT(BOP, false, 1, uint8_t, 2, uint16_t, FN) \ |
75 | .instance_size = sizeof(MilkymistMemcardState), | 149 | + DO_VSHRN_SAT(TOP, true, 1, uint8_t, 2, uint16_t, FN) |
76 | + .instance_init = milkymist_memcard_init, | 150 | + |
77 | .class_init = milkymist_memcard_class_init, | 151 | +#define DO_VSHRN_SAT_UH(BOP, TOP, FN) \ |
78 | }; | 152 | + DO_VSHRN_SAT(BOP, false, 2, uint16_t, 4, uint32_t, FN) \ |
79 | 153 | + DO_VSHRN_SAT(TOP, true, 2, uint16_t, 4, uint32_t, FN) | |
154 | + | ||
155 | +#define DO_VSHRN_SAT_SB(BOP, TOP, FN) \ | ||
156 | + DO_VSHRN_SAT(BOP, false, 1, int8_t, 2, int16_t, FN) \ | ||
157 | + DO_VSHRN_SAT(TOP, true, 1, int8_t, 2, int16_t, FN) | ||
158 | + | ||
159 | +#define DO_VSHRN_SAT_SH(BOP, TOP, FN) \ | ||
160 | + DO_VSHRN_SAT(BOP, false, 2, int16_t, 4, int32_t, FN) \ | ||
161 | + DO_VSHRN_SAT(TOP, true, 2, int16_t, 4, int32_t, FN) | ||
162 | + | ||
163 | +#define DO_SHRN_SB(N, M, SATP) \ | ||
164 | + do_sat_bhs((int64_t)(N) >> (M), INT8_MIN, INT8_MAX, SATP) | ||
165 | +#define DO_SHRN_UB(N, M, SATP) \ | ||
166 | + do_sat_bhs((uint64_t)(N) >> (M), 0, UINT8_MAX, SATP) | ||
167 | +#define DO_SHRUN_B(N, M, SATP) \ | ||
168 | + do_sat_bhs((int64_t)(N) >> (M), 0, UINT8_MAX, SATP) | ||
169 | + | ||
170 | +#define DO_SHRN_SH(N, M, SATP) \ | ||
171 | + do_sat_bhs((int64_t)(N) >> (M), INT16_MIN, INT16_MAX, SATP) | ||
172 | +#define DO_SHRN_UH(N, M, SATP) \ | ||
173 | + do_sat_bhs((uint64_t)(N) >> (M), 0, UINT16_MAX, SATP) | ||
174 | +#define DO_SHRUN_H(N, M, SATP) \ | ||
175 | + do_sat_bhs((int64_t)(N) >> (M), 0, UINT16_MAX, SATP) | ||
176 | + | ||
177 | +#define DO_RSHRN_SB(N, M, SATP) \ | ||
178 | + do_sat_bhs(do_srshr(N, M), INT8_MIN, INT8_MAX, SATP) | ||
179 | +#define DO_RSHRN_UB(N, M, SATP) \ | ||
180 | + do_sat_bhs(do_urshr(N, M), 0, UINT8_MAX, SATP) | ||
181 | +#define DO_RSHRUN_B(N, M, SATP) \ | ||
182 | + do_sat_bhs(do_srshr(N, M), 0, UINT8_MAX, SATP) | ||
183 | + | ||
184 | +#define DO_RSHRN_SH(N, M, SATP) \ | ||
185 | + do_sat_bhs(do_srshr(N, M), INT16_MIN, INT16_MAX, SATP) | ||
186 | +#define DO_RSHRN_UH(N, M, SATP) \ | ||
187 | + do_sat_bhs(do_urshr(N, M), 0, UINT16_MAX, SATP) | ||
188 | +#define DO_RSHRUN_H(N, M, SATP) \ | ||
189 | + do_sat_bhs(do_srshr(N, M), 0, UINT16_MAX, SATP) | ||
190 | + | ||
191 | +DO_VSHRN_SAT_SB(vqshrnb_sb, vqshrnt_sb, DO_SHRN_SB) | ||
192 | +DO_VSHRN_SAT_SH(vqshrnb_sh, vqshrnt_sh, DO_SHRN_SH) | ||
193 | +DO_VSHRN_SAT_UB(vqshrnb_ub, vqshrnt_ub, DO_SHRN_UB) | ||
194 | +DO_VSHRN_SAT_UH(vqshrnb_uh, vqshrnt_uh, DO_SHRN_UH) | ||
195 | +DO_VSHRN_SAT_SB(vqshrunbb, vqshruntb, DO_SHRUN_B) | ||
196 | +DO_VSHRN_SAT_SH(vqshrunbh, vqshrunth, DO_SHRUN_H) | ||
197 | + | ||
198 | +DO_VSHRN_SAT_SB(vqrshrnb_sb, vqrshrnt_sb, DO_RSHRN_SB) | ||
199 | +DO_VSHRN_SAT_SH(vqrshrnb_sh, vqrshrnt_sh, DO_RSHRN_SH) | ||
200 | +DO_VSHRN_SAT_UB(vqrshrnb_ub, vqrshrnt_ub, DO_RSHRN_UB) | ||
201 | +DO_VSHRN_SAT_UH(vqrshrnb_uh, vqrshrnt_uh, DO_RSHRN_UH) | ||
202 | +DO_VSHRN_SAT_SB(vqrshrunbb, vqrshruntb, DO_RSHRUN_B) | ||
203 | +DO_VSHRN_SAT_SH(vqrshrunbh, vqrshrunth, DO_RSHRUN_H) | ||
204 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
205 | index XXXXXXX..XXXXXXX 100644 | ||
206 | --- a/target/arm/translate-mve.c | ||
207 | +++ b/target/arm/translate-mve.c | ||
208 | @@ -XXX,XX +XXX,XX @@ DO_2SHIFT_N(VSHRNB, vshrnb) | ||
209 | DO_2SHIFT_N(VSHRNT, vshrnt) | ||
210 | DO_2SHIFT_N(VRSHRNB, vrshrnb) | ||
211 | DO_2SHIFT_N(VRSHRNT, vrshrnt) | ||
212 | +DO_2SHIFT_N(VQSHRNB_S, vqshrnb_s) | ||
213 | +DO_2SHIFT_N(VQSHRNT_S, vqshrnt_s) | ||
214 | +DO_2SHIFT_N(VQSHRNB_U, vqshrnb_u) | ||
215 | +DO_2SHIFT_N(VQSHRNT_U, vqshrnt_u) | ||
216 | +DO_2SHIFT_N(VQSHRUNB, vqshrunb) | ||
217 | +DO_2SHIFT_N(VQSHRUNT, vqshrunt) | ||
218 | +DO_2SHIFT_N(VQRSHRNB_S, vqrshrnb_s) | ||
219 | +DO_2SHIFT_N(VQRSHRNT_S, vqrshrnt_s) | ||
220 | +DO_2SHIFT_N(VQRSHRNB_U, vqrshrnb_u) | ||
221 | +DO_2SHIFT_N(VQRSHRNT_U, vqrshrnt_u) | ||
222 | +DO_2SHIFT_N(VQRSHRUNB, vqrshrunb) | ||
223 | +DO_2SHIFT_N(VQRSHRUNT, vqrshrunt) | ||
80 | -- | 224 | -- |
81 | 2.16.1 | 225 | 2.20.1 |
82 | 226 | ||
83 | 227 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | Implement the MVE VSHLC insn, which performs a shift left of the |
---|---|---|---|
2 | entire vector with carry in bits provided from a general purpose | ||
3 | register and carry out bits written back to that register. | ||
2 | 4 | ||
3 | Suggested-by: Alistair Francis <alistair.francis@xilinx.com> | ||
4 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
5 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
6 | Message-id: 20180215221325.7611-12-f4bug@amsat.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20210628135835.6690-14-peter.maydell@linaro.org | ||
8 | --- | 8 | --- |
9 | hw/sd/sd.c | 22 +++++++++++++--------- | 9 | target/arm/helper-mve.h | 2 ++ |
10 | 1 file changed, 13 insertions(+), 9 deletions(-) | 10 | target/arm/mve.decode | 2 ++ |
11 | target/arm/mve_helper.c | 38 ++++++++++++++++++++++++++++++++++++++ | ||
12 | target/arm/translate-mve.c | 30 ++++++++++++++++++++++++++++++ | ||
13 | 4 files changed, 72 insertions(+) | ||
11 | 14 | ||
12 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 15 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h |
13 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/sd/sd.c | 17 | --- a/target/arm/helper-mve.h |
15 | +++ b/hw/sd/sd.c | 18 | +++ b/target/arm/helper-mve.h |
16 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, | 19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vqrshrunbb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
17 | 20 | DEF_HELPER_FLAGS_4(mve_vqrshrunbh, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) | |
18 | /* Block write commands (Class 4) */ | 21 | DEF_HELPER_FLAGS_4(mve_vqrshruntb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
19 | case 24: /* CMD24: WRITE_SINGLE_BLOCK */ | 22 | DEF_HELPER_FLAGS_4(mve_vqrshrunth, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
20 | - if (sd->spi) | 23 | + |
21 | - goto unimplemented_cmd; | 24 | +DEF_HELPER_FLAGS_4(mve_vshlc, TCG_CALL_NO_WG, i32, env, ptr, i32, i32) |
22 | + if (sd->spi) { | 25 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode |
23 | + goto unimplemented_spi_cmd; | 26 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/target/arm/mve.decode | ||
28 | +++ b/target/arm/mve.decode | ||
29 | @@ -XXX,XX +XXX,XX @@ VQRSHRUNB 111 1 1110 1 . ... ... ... 0 1111 1 1 . 0 ... 0 @2_shr_b | ||
30 | VQRSHRUNB 111 1 1110 1 . ... ... ... 0 1111 1 1 . 0 ... 0 @2_shr_h | ||
31 | VQRSHRUNT 111 1 1110 1 . ... ... ... 1 1111 1 1 . 0 ... 0 @2_shr_b | ||
32 | VQRSHRUNT 111 1 1110 1 . ... ... ... 1 1111 1 1 . 0 ... 0 @2_shr_h | ||
33 | + | ||
34 | +VSHLC 111 0 1110 1 . 1 imm:5 ... 0 1111 1100 rdm:4 qd=%qd | ||
35 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/target/arm/mve_helper.c | ||
38 | +++ b/target/arm/mve_helper.c | ||
39 | @@ -XXX,XX +XXX,XX @@ DO_VSHRN_SAT_UB(vqrshrnb_ub, vqrshrnt_ub, DO_RSHRN_UB) | ||
40 | DO_VSHRN_SAT_UH(vqrshrnb_uh, vqrshrnt_uh, DO_RSHRN_UH) | ||
41 | DO_VSHRN_SAT_SB(vqrshrunbb, vqrshruntb, DO_RSHRUN_B) | ||
42 | DO_VSHRN_SAT_SH(vqrshrunbh, vqrshrunth, DO_RSHRUN_H) | ||
43 | + | ||
44 | +uint32_t HELPER(mve_vshlc)(CPUARMState *env, void *vd, uint32_t rdm, | ||
45 | + uint32_t shift) | ||
46 | +{ | ||
47 | + uint32_t *d = vd; | ||
48 | + uint16_t mask = mve_element_mask(env); | ||
49 | + unsigned e; | ||
50 | + uint32_t r; | ||
51 | + | ||
52 | + /* | ||
53 | + * For each 32-bit element, we shift it left, bringing in the | ||
54 | + * low 'shift' bits of rdm at the bottom. Bits shifted out at | ||
55 | + * the top become the new rdm, if the predicate mask permits. | ||
56 | + * The final rdm value is returned to update the register. | ||
57 | + * shift == 0 here means "shift by 32 bits". | ||
58 | + */ | ||
59 | + if (shift == 0) { | ||
60 | + for (e = 0; e < 16 / 4; e++, mask >>= 4) { | ||
61 | + r = rdm; | ||
62 | + if (mask & 1) { | ||
63 | + rdm = d[H4(e)]; | ||
64 | + } | ||
65 | + mergemask(&d[H4(e)], r, mask); | ||
24 | + } | 66 | + } |
25 | switch (sd->state) { | 67 | + } else { |
26 | case sd_transfer_state: | 68 | + uint32_t shiftmask = MAKE_64BIT_MASK(0, shift); |
27 | /* Writing in SPI mode not implemented. */ | 69 | + |
28 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, | 70 | + for (e = 0; e < 16 / 4; e++, mask >>= 4) { |
29 | break; | 71 | + r = (d[H4(e)] << shift) | (rdm & shiftmask); |
30 | 72 | + if (mask & 1) { | |
31 | case 25: /* CMD25: WRITE_MULTIPLE_BLOCK */ | 73 | + rdm = d[H4(e)] >> (32 - shift); |
32 | - if (sd->spi) | 74 | + } |
33 | - goto unimplemented_cmd; | 75 | + mergemask(&d[H4(e)], r, mask); |
34 | + if (sd->spi) { | ||
35 | + goto unimplemented_spi_cmd; | ||
36 | + } | 76 | + } |
37 | switch (sd->state) { | 77 | + } |
38 | case sd_transfer_state: | 78 | + mve_advance_vpt(env); |
39 | /* Writing in SPI mode not implemented. */ | 79 | + return rdm; |
40 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, | 80 | +} |
41 | break; | 81 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c |
42 | 82 | index XXXXXXX..XXXXXXX 100644 | |
43 | case 27: /* CMD27: PROGRAM_CSD */ | 83 | --- a/target/arm/translate-mve.c |
44 | - if (sd->spi) | 84 | +++ b/target/arm/translate-mve.c |
45 | - goto unimplemented_cmd; | 85 | @@ -XXX,XX +XXX,XX @@ DO_2SHIFT_N(VQRSHRNB_U, vqrshrnb_u) |
46 | + if (sd->spi) { | 86 | DO_2SHIFT_N(VQRSHRNT_U, vqrshrnt_u) |
47 | + goto unimplemented_spi_cmd; | 87 | DO_2SHIFT_N(VQRSHRUNB, vqrshrunb) |
48 | + } | 88 | DO_2SHIFT_N(VQRSHRUNT, vqrshrunt) |
49 | switch (sd->state) { | 89 | + |
50 | case sd_transfer_state: | 90 | +static bool trans_VSHLC(DisasContext *s, arg_VSHLC *a) |
51 | sd->state = sd_receivingdata_state; | 91 | +{ |
52 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, | 92 | + /* |
53 | 93 | + * Whole Vector Left Shift with Carry. The carry is taken | |
54 | /* Lock card commands (Class 7) */ | 94 | + * from a general purpose register and written back there. |
55 | case 42: /* CMD42: LOCK_UNLOCK */ | 95 | + * An imm of 0 means "shift by 32". |
56 | - if (sd->spi) | 96 | + */ |
57 | - goto unimplemented_cmd; | 97 | + TCGv_ptr qd; |
58 | + if (sd->spi) { | 98 | + TCGv_i32 rdm; |
59 | + goto unimplemented_spi_cmd; | 99 | + |
60 | + } | 100 | + if (!dc_isar_feature(aa32_mve, s) || !mve_check_qreg_bank(s, a->qd)) { |
61 | switch (sd->state) { | 101 | + return false; |
62 | case sd_transfer_state: | 102 | + } |
63 | sd->state = sd_receivingdata_state; | 103 | + if (a->rdm == 13 || a->rdm == 15) { |
64 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, | 104 | + /* CONSTRAINED UNPREDICTABLE: we UNDEF */ |
65 | qemu_log_mask(LOG_GUEST_ERROR, "SD: Unknown CMD%i\n", req.cmd); | 105 | + return false; |
66 | return sd_illegal; | 106 | + } |
67 | 107 | + if (!mve_eci_check(s) || !vfp_access_check(s)) { | |
68 | - unimplemented_cmd: | 108 | + return true; |
69 | + unimplemented_spi_cmd: | 109 | + } |
70 | /* Commands that are recognised but not yet implemented in SPI mode. */ | 110 | + |
71 | qemu_log_mask(LOG_UNIMP, "SD: CMD%i not implemented in SPI mode\n", | 111 | + qd = mve_qreg_ptr(a->qd); |
72 | req.cmd); | 112 | + rdm = load_reg(s, a->rdm); |
113 | + gen_helper_mve_vshlc(rdm, cpu_env, qd, rdm, tcg_constant_i32(a->imm)); | ||
114 | + store_reg(s, a->rdm, rdm); | ||
115 | + tcg_temp_free_ptr(qd); | ||
116 | + mve_update_eci(s); | ||
117 | + return true; | ||
118 | +} | ||
73 | -- | 119 | -- |
74 | 2.16.1 | 120 | 2.20.1 |
75 | 121 | ||
76 | 122 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | Implement the MVE VADDLV insn; this is similar to VADDV, except |
---|---|---|---|
2 | that it accumulates 32-bit elements into a 64-bit accumulator | ||
3 | stored in a pair of general-purpose registers. | ||
2 | 4 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
4 | Message-id: 20180215220540.6556-4-f4bug@amsat.org | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20210628135835.6690-15-peter.maydell@linaro.org | ||
7 | --- | 8 | --- |
8 | hw/sd/sd.c | 27 ++++++++++++++++++++++++--- | 9 | target/arm/helper-mve.h | 3 ++ |
9 | hw/sd/trace-events | 1 + | 10 | target/arm/mve.decode | 6 +++- |
10 | 2 files changed, 25 insertions(+), 3 deletions(-) | 11 | target/arm/mve_helper.c | 19 ++++++++++++ |
12 | target/arm/translate-mve.c | 63 ++++++++++++++++++++++++++++++++++++++ | ||
13 | 4 files changed, 90 insertions(+), 1 deletion(-) | ||
11 | 14 | ||
12 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 15 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h |
13 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/sd/sd.c | 17 | --- a/target/arm/helper-mve.h |
15 | +++ b/hw/sd/sd.c | 18 | +++ b/target/arm/helper-mve.h |
16 | @@ -XXX,XX +XXX,XX @@ static const char *sd_state_name(enum SDCardStates state) | 19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(mve_vaddvuh, TCG_CALL_NO_WG, i32, env, ptr, i32) |
17 | return state_name[state]; | 20 | DEF_HELPER_FLAGS_3(mve_vaddvsw, TCG_CALL_NO_WG, i32, env, ptr, i32) |
21 | DEF_HELPER_FLAGS_3(mve_vaddvuw, TCG_CALL_NO_WG, i32, env, ptr, i32) | ||
22 | |||
23 | +DEF_HELPER_FLAGS_3(mve_vaddlv_s, TCG_CALL_NO_WG, i64, env, ptr, i64) | ||
24 | +DEF_HELPER_FLAGS_3(mve_vaddlv_u, TCG_CALL_NO_WG, i64, env, ptr, i64) | ||
25 | + | ||
26 | DEF_HELPER_FLAGS_3(mve_vmovi, TCG_CALL_NO_WG, void, env, ptr, i64) | ||
27 | DEF_HELPER_FLAGS_3(mve_vandi, TCG_CALL_NO_WG, void, env, ptr, i64) | ||
28 | DEF_HELPER_FLAGS_3(mve_vorri, TCG_CALL_NO_WG, void, env, ptr, i64) | ||
29 | diff --git a/target/arm/mve.decode b/target/arm/mve.decode | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/target/arm/mve.decode | ||
32 | +++ b/target/arm/mve.decode | ||
33 | @@ -XXX,XX +XXX,XX @@ VQDMULH_scalar 1110 1110 0 . .. ... 1 ... 0 1110 . 110 .... @2scalar | ||
34 | VQRDMULH_scalar 1111 1110 0 . .. ... 1 ... 0 1110 . 110 .... @2scalar | ||
35 | |||
36 | # Vector add across vector | ||
37 | -VADDV 111 u:1 1110 1111 size:2 01 ... 0 1111 0 0 a:1 0 qm:3 0 rda=%rdalo | ||
38 | +{ | ||
39 | + VADDV 111 u:1 1110 1111 size:2 01 ... 0 1111 0 0 a:1 0 qm:3 0 rda=%rdalo | ||
40 | + VADDLV 111 u:1 1110 1 ... 1001 ... 0 1111 00 a:1 0 qm:3 0 \ | ||
41 | + rdahi=%rdahi rdalo=%rdalo | ||
42 | +} | ||
43 | |||
44 | # Predicate operations | ||
45 | %mask_22_13 22:1 13:3 | ||
46 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/target/arm/mve_helper.c | ||
49 | +++ b/target/arm/mve_helper.c | ||
50 | @@ -XXX,XX +XXX,XX @@ DO_VADDV(vaddvub, 1, uint8_t) | ||
51 | DO_VADDV(vaddvuh, 2, uint16_t) | ||
52 | DO_VADDV(vaddvuw, 4, uint32_t) | ||
53 | |||
54 | +#define DO_VADDLV(OP, TYPE, LTYPE) \ | ||
55 | + uint64_t HELPER(glue(mve_, OP))(CPUARMState *env, void *vm, \ | ||
56 | + uint64_t ra) \ | ||
57 | + { \ | ||
58 | + uint16_t mask = mve_element_mask(env); \ | ||
59 | + unsigned e; \ | ||
60 | + TYPE *m = vm; \ | ||
61 | + for (e = 0; e < 16 / 4; e++, mask >>= 4) { \ | ||
62 | + if (mask & 1) { \ | ||
63 | + ra += (LTYPE)m[H4(e)]; \ | ||
64 | + } \ | ||
65 | + } \ | ||
66 | + mve_advance_vpt(env); \ | ||
67 | + return ra; \ | ||
68 | + } \ | ||
69 | + | ||
70 | +DO_VADDLV(vaddlv_s, int32_t, int64_t) | ||
71 | +DO_VADDLV(vaddlv_u, uint32_t, uint64_t) | ||
72 | + | ||
73 | /* Shifts by immediate */ | ||
74 | #define DO_2SHIFT(OP, ESIZE, TYPE, FN) \ | ||
75 | void HELPER(glue(mve_, OP))(CPUARMState *env, void *vd, \ | ||
76 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
77 | index XXXXXXX..XXXXXXX 100644 | ||
78 | --- a/target/arm/translate-mve.c | ||
79 | +++ b/target/arm/translate-mve.c | ||
80 | @@ -XXX,XX +XXX,XX @@ static bool trans_VADDV(DisasContext *s, arg_VADDV *a) | ||
81 | return true; | ||
18 | } | 82 | } |
19 | 83 | ||
20 | +static const char *sd_response_name(sd_rsp_type_t rsp) | 84 | +static bool trans_VADDLV(DisasContext *s, arg_VADDLV *a) |
21 | +{ | 85 | +{ |
22 | + static const char *response_name[] = { | 86 | + /* |
23 | + [sd_r0] = "RESP#0 (no response)", | 87 | + * Vector Add Long Across Vector: accumulate the 32-bit |
24 | + [sd_r1] = "RESP#1 (normal cmd)", | 88 | + * elements of the vector into a 64-bit result stored in |
25 | + [sd_r2_i] = "RESP#2 (CID reg)", | 89 | + * a pair of general-purpose registers. |
26 | + [sd_r2_s] = "RESP#2 (CSD reg)", | 90 | + * No need to check Qm's bank: it is only 3 bits in decode. |
27 | + [sd_r3] = "RESP#3 (OCR reg)", | 91 | + */ |
28 | + [sd_r6] = "RESP#6 (RCA)", | 92 | + TCGv_ptr qm; |
29 | + [sd_r7] = "RESP#7 (operating voltage)", | 93 | + TCGv_i64 rda; |
30 | + }; | 94 | + TCGv_i32 rdalo, rdahi; |
31 | + if (rsp == sd_illegal) { | 95 | + |
32 | + return "ILLEGAL RESP"; | 96 | + if (!dc_isar_feature(aa32_mve, s)) { |
97 | + return false; | ||
33 | + } | 98 | + } |
34 | + if (rsp == sd_r1b) { | 99 | + /* |
35 | + rsp = sd_r1; | 100 | + * rdahi == 13 is UNPREDICTABLE; rdahi == 15 is a related |
101 | + * encoding; rdalo always has bit 0 clear so cannot be 13 or 15. | ||
102 | + */ | ||
103 | + if (a->rdahi == 13 || a->rdahi == 15) { | ||
104 | + return false; | ||
36 | + } | 105 | + } |
37 | + assert(rsp <= ARRAY_SIZE(response_name)); | 106 | + if (!mve_eci_check(s) || !vfp_access_check(s)) { |
38 | + return response_name[rsp]; | 107 | + return true; |
108 | + } | ||
109 | + | ||
110 | + /* | ||
111 | + * This insn is subject to beat-wise execution. Partial execution | ||
112 | + * of an A=0 (no-accumulate) insn which does not execute the first | ||
113 | + * beat must start with the current value of RdaHi:RdaLo, not zero. | ||
114 | + */ | ||
115 | + if (a->a || mve_skip_first_beat(s)) { | ||
116 | + /* Accumulate input from RdaHi:RdaLo */ | ||
117 | + rda = tcg_temp_new_i64(); | ||
118 | + rdalo = load_reg(s, a->rdalo); | ||
119 | + rdahi = load_reg(s, a->rdahi); | ||
120 | + tcg_gen_concat_i32_i64(rda, rdalo, rdahi); | ||
121 | + tcg_temp_free_i32(rdalo); | ||
122 | + tcg_temp_free_i32(rdahi); | ||
123 | + } else { | ||
124 | + /* Accumulate starting at zero */ | ||
125 | + rda = tcg_const_i64(0); | ||
126 | + } | ||
127 | + | ||
128 | + qm = mve_qreg_ptr(a->qm); | ||
129 | + if (a->u) { | ||
130 | + gen_helper_mve_vaddlv_u(rda, cpu_env, qm, rda); | ||
131 | + } else { | ||
132 | + gen_helper_mve_vaddlv_s(rda, cpu_env, qm, rda); | ||
133 | + } | ||
134 | + tcg_temp_free_ptr(qm); | ||
135 | + | ||
136 | + rdalo = tcg_temp_new_i32(); | ||
137 | + rdahi = tcg_temp_new_i32(); | ||
138 | + tcg_gen_extrl_i64_i32(rdalo, rda); | ||
139 | + tcg_gen_extrh_i64_i32(rdahi, rda); | ||
140 | + store_reg(s, a->rdalo, rdalo); | ||
141 | + store_reg(s, a->rdahi, rdahi); | ||
142 | + tcg_temp_free_i64(rda); | ||
143 | + mve_update_eci(s); | ||
144 | + return true; | ||
39 | +} | 145 | +} |
40 | + | 146 | + |
41 | static uint8_t sd_get_dat_lines(SDState *sd) | 147 | static bool do_1imm(DisasContext *s, arg_1imm *a, MVEGenOneOpImmFn *fn) |
42 | { | 148 | { |
43 | return sd->enable ? sd->dat_lines : 0; | 149 | TCGv_ptr qd; |
44 | @@ -XXX,XX +XXX,XX @@ send_response: | ||
45 | |||
46 | case sd_r0: | ||
47 | case sd_illegal: | ||
48 | - default: | ||
49 | rsplen = 0; | ||
50 | break; | ||
51 | + default: | ||
52 | + g_assert_not_reached(); | ||
53 | } | ||
54 | + trace_sdcard_response(sd_response_name(rtype), rsplen); | ||
55 | |||
56 | if (rtype != sd_illegal) { | ||
57 | /* Clear the "clear on valid command" status bits now we've | ||
58 | @@ -XXX,XX +XXX,XX @@ send_response: | ||
59 | DPRINTF(" %02x", response[i]); | ||
60 | } | ||
61 | DPRINTF(" state %d\n", sd->state); | ||
62 | - } else { | ||
63 | - DPRINTF("No response %d\n", sd->state); | ||
64 | } | ||
65 | #endif | ||
66 | |||
67 | diff --git a/hw/sd/trace-events b/hw/sd/trace-events | ||
68 | index XXXXXXX..XXXXXXX 100644 | ||
69 | --- a/hw/sd/trace-events | ||
70 | +++ b/hw/sd/trace-events | ||
71 | @@ -XXX,XX +XXX,XX @@ sdhci_capareg(const char *desc, uint16_t val) "%s: %u" | ||
72 | # hw/sd/sd.c | ||
73 | sdcard_normal_command(uint8_t cmd, uint32_t arg, const char *state) "CMD%d arg 0x%08x (state %s)" | ||
74 | sdcard_app_command(uint8_t acmd, uint32_t arg) "ACMD%d arg 0x%08x" | ||
75 | +sdcard_response(const char *rspdesc, int rsplen) "%s (sz:%d)" | ||
76 | sdcard_read_block(uint64_t addr, uint32_t len) "addr 0x%" PRIx64 " size 0x%x" | ||
77 | sdcard_write_block(uint64_t addr, uint32_t len) "addr 0x%" PRIx64 " size 0x%x" | ||
78 | |||
79 | -- | 150 | -- |
80 | 2.16.1 | 151 | 2.20.1 |
81 | 152 | ||
82 | 153 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | The MVE extension to v8.1M includes some new shift instructions which |
---|---|---|---|
2 | 2 | sit entirely within the non-coprocessor part of the encoding space | |
3 | Linux uses it to poll the bus before polling for a card. | 3 | and which operate only on general-purpose registers. They take up |
4 | 4 | the space which was previously UNPREDICTABLE MOVS and ORRS encodings | |
5 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 5 | with Rm == 13 or 15. |
6 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 6 | |
7 | Message-id: 20180215221325.7611-10-f4bug@amsat.org | 7 | Implement the long shifts by immediate, which perform shifts on a |
8 | pair of general-purpose registers treated as a 64-bit quantity, with | ||
9 | an immediate shift count between 1 and 32. | ||
10 | |||
11 | Awkwardly, because the MOVS and ORRS trans functions do not UNDEF for | ||
12 | the Rm==13,15 case, we need to explicitly emit code to UNDEF for the | ||
13 | cases where v8.1M now requires that. (Trying to change MOVS and ORRS | ||
14 | is too difficult, because the functions that generate the code are | ||
15 | shared between a dozen different kinds of arithmetic or logical | ||
16 | instruction for all A32, T16 and T32 encodings, and for some insns | ||
17 | and some encodings Rm==13,15 are valid.) | ||
18 | |||
19 | We make the helper functions we need for UQSHLL and SQSHLL take | ||
20 | a 32-bit value which the helper casts to int8_t because we'll need | ||
21 | these helpers also for the shift-by-register insns, where the shift | ||
22 | count might be < 0 or > 32. | ||
23 | |||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
25 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
26 | Message-id: 20210628135835.6690-16-peter.maydell@linaro.org | ||
9 | --- | 27 | --- |
10 | hw/sd/sd.c | 5 ++--- | 28 | target/arm/helper-mve.h | 3 ++ |
11 | 1 file changed, 2 insertions(+), 3 deletions(-) | 29 | target/arm/translate.h | 1 + |
12 | 30 | target/arm/t32.decode | 28 +++++++++++++ | |
13 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 31 | target/arm/mve_helper.c | 10 +++++ |
14 | index XXXXXXX..XXXXXXX 100644 | 32 | target/arm/translate.c | 90 +++++++++++++++++++++++++++++++++++++++++ |
15 | --- a/hw/sd/sd.c | 33 | 5 files changed, 132 insertions(+) |
16 | +++ b/hw/sd/sd.c | 34 | |
17 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, | 35 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h |
18 | } | 36 | index XXXXXXX..XXXXXXX 100644 |
19 | break; | 37 | --- a/target/arm/helper-mve.h |
20 | 38 | +++ b/target/arm/helper-mve.h | |
21 | - case 52: | 39 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vqrshruntb, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
22 | - case 53: | 40 | DEF_HELPER_FLAGS_4(mve_vqrshrunth, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
23 | - /* CMD52, CMD53: reserved for SDIO cards | 41 | |
24 | + case 52 ... 54: | 42 | DEF_HELPER_FLAGS_4(mve_vshlc, TCG_CALL_NO_WG, i32, env, ptr, i32, i32) |
25 | + /* CMD52, CMD53, CMD54: reserved for SDIO cards | 43 | + |
26 | * (see the SDIO Simplified Specification V2.0) | 44 | +DEF_HELPER_FLAGS_3(mve_sqshll, TCG_CALL_NO_RWG, i64, env, i64, i32) |
27 | * Handle as illegal command but do not complain | 45 | +DEF_HELPER_FLAGS_3(mve_uqshll, TCG_CALL_NO_RWG, i64, env, i64, i32) |
28 | * on stderr, as some OSes may use these in their | 46 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/target/arm/translate.h | ||
49 | +++ b/target/arm/translate.h | ||
50 | @@ -XXX,XX +XXX,XX @@ typedef void CryptoTwoOpFn(TCGv_ptr, TCGv_ptr); | ||
51 | typedef void CryptoThreeOpIntFn(TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
52 | typedef void CryptoThreeOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr); | ||
53 | typedef void AtomicThreeOpFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGArg, MemOp); | ||
54 | +typedef void WideShiftImmFn(TCGv_i64, TCGv_i64, int64_t shift); | ||
55 | |||
56 | /** | ||
57 | * arm_tbflags_from_tb: | ||
58 | diff --git a/target/arm/t32.decode b/target/arm/t32.decode | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/target/arm/t32.decode | ||
61 | +++ b/target/arm/t32.decode | ||
62 | @@ -XXX,XX +XXX,XX @@ | ||
63 | &mcr !extern cp opc1 crn crm opc2 rt | ||
64 | &mcrr !extern cp opc1 crm rt rt2 | ||
65 | |||
66 | +&mve_shl_ri rdalo rdahi shim | ||
67 | + | ||
68 | +# rdahi: bits [3:1] from insn, bit 0 is 1 | ||
69 | +# rdalo: bits [3:1] from insn, bit 0 is 0 | ||
70 | +%rdahi_9 9:3 !function=times_2_plus_1 | ||
71 | +%rdalo_17 17:3 !function=times_2 | ||
72 | + | ||
73 | # Data-processing (register) | ||
74 | |||
75 | %imm5_12_6 12:3 6:2 | ||
76 | @@ -XXX,XX +XXX,XX @@ | ||
77 | @S_xrr_shi ....... .... . rn:4 .... .... .. shty:2 rm:4 \ | ||
78 | &s_rrr_shi shim=%imm5_12_6 s=1 rd=0 | ||
79 | |||
80 | +@mve_shl_ri ....... .... . ... . . ... ... . .. .. .... \ | ||
81 | + &mve_shl_ri shim=%imm5_12_6 rdalo=%rdalo_17 rdahi=%rdahi_9 | ||
82 | + | ||
83 | { | ||
84 | TST_xrri 1110101 0000 1 .... 0 ... 1111 .... .... @S_xrr_shi | ||
85 | AND_rrri 1110101 0000 . .... 0 ... .... .... .... @s_rrr_shi | ||
86 | } | ||
87 | BIC_rrri 1110101 0001 . .... 0 ... .... .... .... @s_rrr_shi | ||
88 | { | ||
89 | + # The v8.1M MVE shift insns overlap in encoding with MOVS/ORRS | ||
90 | + # and are distinguished by having Rm==13 or 15. Those are UNPREDICTABLE | ||
91 | + # cases for MOVS/ORRS. We decode the MVE cases first, ensuring that | ||
92 | + # they explicitly call unallocated_encoding() for cases that must UNDEF | ||
93 | + # (eg "using a new shift insn on a v8.1M CPU without MVE"), and letting | ||
94 | + # the rest fall through (where ORR_rrri and MOV_rxri will end up | ||
95 | + # handling them as r13 and r15 accesses with the same semantics as A32). | ||
96 | + [ | ||
97 | + LSLL_ri 1110101 0010 1 ... 0 0 ... ... 1 .. 00 1111 @mve_shl_ri | ||
98 | + LSRL_ri 1110101 0010 1 ... 0 0 ... ... 1 .. 01 1111 @mve_shl_ri | ||
99 | + ASRL_ri 1110101 0010 1 ... 0 0 ... ... 1 .. 10 1111 @mve_shl_ri | ||
100 | + | ||
101 | + UQSHLL_ri 1110101 0010 1 ... 1 0 ... ... 1 .. 00 1111 @mve_shl_ri | ||
102 | + URSHRL_ri 1110101 0010 1 ... 1 0 ... ... 1 .. 01 1111 @mve_shl_ri | ||
103 | + SRSHRL_ri 1110101 0010 1 ... 1 0 ... ... 1 .. 10 1111 @mve_shl_ri | ||
104 | + SQSHLL_ri 1110101 0010 1 ... 1 0 ... ... 1 .. 11 1111 @mve_shl_ri | ||
105 | + ] | ||
106 | + | ||
107 | MOV_rxri 1110101 0010 . 1111 0 ... .... .... .... @s_rxr_shi | ||
108 | ORR_rrri 1110101 0010 . .... 0 ... .... .... .... @s_rrr_shi | ||
109 | } | ||
110 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
111 | index XXXXXXX..XXXXXXX 100644 | ||
112 | --- a/target/arm/mve_helper.c | ||
113 | +++ b/target/arm/mve_helper.c | ||
114 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(mve_vshlc)(CPUARMState *env, void *vd, uint32_t rdm, | ||
115 | mve_advance_vpt(env); | ||
116 | return rdm; | ||
117 | } | ||
118 | + | ||
119 | +uint64_t HELPER(mve_sqshll)(CPUARMState *env, uint64_t n, uint32_t shift) | ||
120 | +{ | ||
121 | + return do_sqrshl_d(n, (int8_t)shift, false, &env->QF); | ||
122 | +} | ||
123 | + | ||
124 | +uint64_t HELPER(mve_uqshll)(CPUARMState *env, uint64_t n, uint32_t shift) | ||
125 | +{ | ||
126 | + return do_uqrshl_d(n, (int8_t)shift, false, &env->QF); | ||
127 | +} | ||
128 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
129 | index XXXXXXX..XXXXXXX 100644 | ||
130 | --- a/target/arm/translate.c | ||
131 | +++ b/target/arm/translate.c | ||
132 | @@ -XXX,XX +XXX,XX @@ static bool trans_MOVT(DisasContext *s, arg_MOVW *a) | ||
133 | return true; | ||
134 | } | ||
135 | |||
136 | +/* | ||
137 | + * v8.1M MVE wide-shifts | ||
138 | + */ | ||
139 | +static bool do_mve_shl_ri(DisasContext *s, arg_mve_shl_ri *a, | ||
140 | + WideShiftImmFn *fn) | ||
141 | +{ | ||
142 | + TCGv_i64 rda; | ||
143 | + TCGv_i32 rdalo, rdahi; | ||
144 | + | ||
145 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | ||
146 | + /* Decode falls through to ORR/MOV UNPREDICTABLE handling */ | ||
147 | + return false; | ||
148 | + } | ||
149 | + if (a->rdahi == 15) { | ||
150 | + /* These are a different encoding (SQSHL/SRSHR/UQSHL/URSHR) */ | ||
151 | + return false; | ||
152 | + } | ||
153 | + if (!dc_isar_feature(aa32_mve, s) || | ||
154 | + !arm_dc_feature(s, ARM_FEATURE_M_MAIN) || | ||
155 | + a->rdahi == 13) { | ||
156 | + /* RdaHi == 13 is UNPREDICTABLE; we choose to UNDEF */ | ||
157 | + unallocated_encoding(s); | ||
158 | + return true; | ||
159 | + } | ||
160 | + | ||
161 | + if (a->shim == 0) { | ||
162 | + a->shim = 32; | ||
163 | + } | ||
164 | + | ||
165 | + rda = tcg_temp_new_i64(); | ||
166 | + rdalo = load_reg(s, a->rdalo); | ||
167 | + rdahi = load_reg(s, a->rdahi); | ||
168 | + tcg_gen_concat_i32_i64(rda, rdalo, rdahi); | ||
169 | + | ||
170 | + fn(rda, rda, a->shim); | ||
171 | + | ||
172 | + tcg_gen_extrl_i64_i32(rdalo, rda); | ||
173 | + tcg_gen_extrh_i64_i32(rdahi, rda); | ||
174 | + store_reg(s, a->rdalo, rdalo); | ||
175 | + store_reg(s, a->rdahi, rdahi); | ||
176 | + tcg_temp_free_i64(rda); | ||
177 | + | ||
178 | + return true; | ||
179 | +} | ||
180 | + | ||
181 | +static bool trans_ASRL_ri(DisasContext *s, arg_mve_shl_ri *a) | ||
182 | +{ | ||
183 | + return do_mve_shl_ri(s, a, tcg_gen_sari_i64); | ||
184 | +} | ||
185 | + | ||
186 | +static bool trans_LSLL_ri(DisasContext *s, arg_mve_shl_ri *a) | ||
187 | +{ | ||
188 | + return do_mve_shl_ri(s, a, tcg_gen_shli_i64); | ||
189 | +} | ||
190 | + | ||
191 | +static bool trans_LSRL_ri(DisasContext *s, arg_mve_shl_ri *a) | ||
192 | +{ | ||
193 | + return do_mve_shl_ri(s, a, tcg_gen_shri_i64); | ||
194 | +} | ||
195 | + | ||
196 | +static void gen_mve_sqshll(TCGv_i64 r, TCGv_i64 n, int64_t shift) | ||
197 | +{ | ||
198 | + gen_helper_mve_sqshll(r, cpu_env, n, tcg_constant_i32(shift)); | ||
199 | +} | ||
200 | + | ||
201 | +static bool trans_SQSHLL_ri(DisasContext *s, arg_mve_shl_ri *a) | ||
202 | +{ | ||
203 | + return do_mve_shl_ri(s, a, gen_mve_sqshll); | ||
204 | +} | ||
205 | + | ||
206 | +static void gen_mve_uqshll(TCGv_i64 r, TCGv_i64 n, int64_t shift) | ||
207 | +{ | ||
208 | + gen_helper_mve_uqshll(r, cpu_env, n, tcg_constant_i32(shift)); | ||
209 | +} | ||
210 | + | ||
211 | +static bool trans_UQSHLL_ri(DisasContext *s, arg_mve_shl_ri *a) | ||
212 | +{ | ||
213 | + return do_mve_shl_ri(s, a, gen_mve_uqshll); | ||
214 | +} | ||
215 | + | ||
216 | +static bool trans_SRSHRL_ri(DisasContext *s, arg_mve_shl_ri *a) | ||
217 | +{ | ||
218 | + return do_mve_shl_ri(s, a, gen_srshr64_i64); | ||
219 | +} | ||
220 | + | ||
221 | +static bool trans_URSHRL_ri(DisasContext *s, arg_mve_shl_ri *a) | ||
222 | +{ | ||
223 | + return do_mve_shl_ri(s, a, gen_urshr64_i64); | ||
224 | +} | ||
225 | + | ||
226 | /* | ||
227 | * Multiply and multiply accumulate | ||
228 | */ | ||
29 | -- | 229 | -- |
30 | 2.16.1 | 230 | 2.20.1 |
31 | 231 | ||
32 | 232 | diff view generated by jsdifflib |
1 | The register definitions for VMIDR and VMPIDR have separate | 1 | Implement the MVE long shifts by register, which perform shifts on a |
---|---|---|---|
2 | reginfo structs for the AArch32 and AArch64 registers. However | 2 | pair of general-purpose registers treated as a 64-bit quantity, with |
3 | the 32-bit versions are wrong: | 3 | the shift count in another general-purpose register, which might be |
4 | * they use offsetof instead of offsetoflow32 to mark where | 4 | either positive or negative. |
5 | the 32-bit value lives in the uint64_t CPU state field | 5 | |
6 | * they don't mark themselves as ARM_CP_ALIAS | 6 | Like the long-shifts-by-immediate, these encodings sit in the space |
7 | 7 | that was previously the UNPREDICTABLE MOVS/ORRS with Rm==13,15. | |
8 | In particular this means that if you try to use an Arm guest CPU | 8 | Because LSLL_rr and ASRL_rr overlap with both MOV_rxri/ORR_rrri and |
9 | which enables EL2 on a big-endian host it will assert at reset: | 9 | also with CSEL (as one of the previously-UNPREDICTABLE Rm==13 cases), |
10 | target/arm/cpu.c:114: cp_reg_check_reset: Assertion `oldvalue == newvalue' failed. | 10 | we have to move the CSEL pattern into the same decodetree group. |
11 | |||
12 | because the reset of the 32-bit register writes to the top | ||
13 | half of the uint64_t. | ||
14 | |||
15 | Correct the errors in the structures. | ||
16 | 11 | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
14 | Message-id: 20210628135835.6690-17-peter.maydell@linaro.org | ||
19 | --- | 15 | --- |
20 | This is necessary for 'make check' to pass on big endian | 16 | target/arm/helper-mve.h | 6 +++ |
21 | systems with the 'raspi3' board enabled, which is the | 17 | target/arm/translate.h | 1 + |
22 | first board which has an EL2-enabled-by-default CPU. | 18 | target/arm/t32.decode | 16 +++++-- |
23 | --- | 19 | target/arm/mve_helper.c | 93 +++++++++++++++++++++++++++++++++++++++++ |
24 | target/arm/helper.c | 8 ++++---- | 20 | target/arm/translate.c | 69 ++++++++++++++++++++++++++++++ |
25 | 1 file changed, 4 insertions(+), 4 deletions(-) | 21 | 5 files changed, 182 insertions(+), 3 deletions(-) |
26 | 22 | ||
27 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 23 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h |
28 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/target/arm/helper.c | 25 | --- a/target/arm/helper-mve.h |
30 | +++ b/target/arm/helper.c | 26 | +++ b/target/arm/helper-mve.h |
31 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | 27 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(mve_vqrshrunth, TCG_CALL_NO_WG, void, env, ptr, ptr, i32) |
32 | { .name = "VPIDR", .state = ARM_CP_STATE_AA32, | 28 | |
33 | .cp = 15, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 0, | 29 | DEF_HELPER_FLAGS_4(mve_vshlc, TCG_CALL_NO_WG, i32, env, ptr, i32, i32) |
34 | .access = PL2_RW, .accessfn = access_el3_aa32ns, | 30 | |
35 | - .resetvalue = cpu->midr, | 31 | +DEF_HELPER_FLAGS_3(mve_sshrl, TCG_CALL_NO_RWG, i64, env, i64, i32) |
36 | - .fieldoffset = offsetof(CPUARMState, cp15.vpidr_el2) }, | 32 | +DEF_HELPER_FLAGS_3(mve_ushll, TCG_CALL_NO_RWG, i64, env, i64, i32) |
37 | + .resetvalue = cpu->midr, .type = ARM_CP_ALIAS, | 33 | DEF_HELPER_FLAGS_3(mve_sqshll, TCG_CALL_NO_RWG, i64, env, i64, i32) |
38 | + .fieldoffset = offsetoflow32(CPUARMState, cp15.vpidr_el2) }, | 34 | DEF_HELPER_FLAGS_3(mve_uqshll, TCG_CALL_NO_RWG, i64, env, i64, i32) |
39 | { .name = "VPIDR_EL2", .state = ARM_CP_STATE_AA64, | 35 | +DEF_HELPER_FLAGS_3(mve_sqrshrl, TCG_CALL_NO_RWG, i64, env, i64, i32) |
40 | .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 0, | 36 | +DEF_HELPER_FLAGS_3(mve_uqrshll, TCG_CALL_NO_RWG, i64, env, i64, i32) |
41 | .access = PL2_RW, .resetvalue = cpu->midr, | 37 | +DEF_HELPER_FLAGS_3(mve_sqrshrl48, TCG_CALL_NO_RWG, i64, env, i64, i32) |
42 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | 38 | +DEF_HELPER_FLAGS_3(mve_uqrshll48, TCG_CALL_NO_RWG, i64, env, i64, i32) |
43 | { .name = "VMPIDR", .state = ARM_CP_STATE_AA32, | 39 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
44 | .cp = 15, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 5, | 40 | index XXXXXXX..XXXXXXX 100644 |
45 | .access = PL2_RW, .accessfn = access_el3_aa32ns, | 41 | --- a/target/arm/translate.h |
46 | - .resetvalue = vmpidr_def, | 42 | +++ b/target/arm/translate.h |
47 | - .fieldoffset = offsetof(CPUARMState, cp15.vmpidr_el2) }, | 43 | @@ -XXX,XX +XXX,XX @@ typedef void CryptoThreeOpIntFn(TCGv_ptr, TCGv_ptr, TCGv_i32); |
48 | + .resetvalue = vmpidr_def, .type = ARM_CP_ALIAS, | 44 | typedef void CryptoThreeOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr); |
49 | + .fieldoffset = offsetoflow32(CPUARMState, cp15.vmpidr_el2) }, | 45 | typedef void AtomicThreeOpFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGArg, MemOp); |
50 | { .name = "VMPIDR_EL2", .state = ARM_CP_STATE_AA64, | 46 | typedef void WideShiftImmFn(TCGv_i64, TCGv_i64, int64_t shift); |
51 | .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 5, | 47 | +typedef void WideShiftFn(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i32); |
52 | .access = PL2_RW, | 48 | |
49 | /** | ||
50 | * arm_tbflags_from_tb: | ||
51 | diff --git a/target/arm/t32.decode b/target/arm/t32.decode | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/target/arm/t32.decode | ||
54 | +++ b/target/arm/t32.decode | ||
55 | @@ -XXX,XX +XXX,XX @@ | ||
56 | &mcrr !extern cp opc1 crm rt rt2 | ||
57 | |||
58 | &mve_shl_ri rdalo rdahi shim | ||
59 | +&mve_shl_rr rdalo rdahi rm | ||
60 | |||
61 | # rdahi: bits [3:1] from insn, bit 0 is 1 | ||
62 | # rdalo: bits [3:1] from insn, bit 0 is 0 | ||
63 | @@ -XXX,XX +XXX,XX @@ | ||
64 | |||
65 | @mve_shl_ri ....... .... . ... . . ... ... . .. .. .... \ | ||
66 | &mve_shl_ri shim=%imm5_12_6 rdalo=%rdalo_17 rdahi=%rdahi_9 | ||
67 | +@mve_shl_rr ....... .... . ... . rm:4 ... . .. .. .... \ | ||
68 | + &mve_shl_rr rdalo=%rdalo_17 rdahi=%rdahi_9 | ||
69 | |||
70 | { | ||
71 | TST_xrri 1110101 0000 1 .... 0 ... 1111 .... .... @S_xrr_shi | ||
72 | @@ -XXX,XX +XXX,XX @@ BIC_rrri 1110101 0001 . .... 0 ... .... .... .... @s_rrr_shi | ||
73 | URSHRL_ri 1110101 0010 1 ... 1 0 ... ... 1 .. 01 1111 @mve_shl_ri | ||
74 | SRSHRL_ri 1110101 0010 1 ... 1 0 ... ... 1 .. 10 1111 @mve_shl_ri | ||
75 | SQSHLL_ri 1110101 0010 1 ... 1 0 ... ... 1 .. 11 1111 @mve_shl_ri | ||
76 | + | ||
77 | + LSLL_rr 1110101 0010 1 ... 0 .... ... 1 0000 1101 @mve_shl_rr | ||
78 | + ASRL_rr 1110101 0010 1 ... 0 .... ... 1 0010 1101 @mve_shl_rr | ||
79 | + UQRSHLL64_rr 1110101 0010 1 ... 1 .... ... 1 0000 1101 @mve_shl_rr | ||
80 | + SQRSHRL64_rr 1110101 0010 1 ... 1 .... ... 1 0010 1101 @mve_shl_rr | ||
81 | + UQRSHLL48_rr 1110101 0010 1 ... 1 .... ... 1 1000 1101 @mve_shl_rr | ||
82 | + SQRSHRL48_rr 1110101 0010 1 ... 1 .... ... 1 1010 1101 @mve_shl_rr | ||
83 | ] | ||
84 | |||
85 | MOV_rxri 1110101 0010 . 1111 0 ... .... .... .... @s_rxr_shi | ||
86 | ORR_rrri 1110101 0010 . .... 0 ... .... .... .... @s_rrr_shi | ||
87 | + | ||
88 | + # v8.1M CSEL and friends | ||
89 | + CSEL 1110101 0010 1 rn:4 10 op:2 rd:4 fcond:4 rm:4 | ||
90 | } | ||
91 | { | ||
92 | MVN_rxri 1110101 0011 . 1111 0 ... .... .... .... @s_rxr_shi | ||
93 | @@ -XXX,XX +XXX,XX @@ SBC_rrri 1110101 1011 . .... 0 ... .... .... .... @s_rrr_shi | ||
94 | } | ||
95 | RSB_rrri 1110101 1110 . .... 0 ... .... .... .... @s_rrr_shi | ||
96 | |||
97 | -# v8.1M CSEL and friends | ||
98 | -CSEL 1110101 0010 1 rn:4 10 op:2 rd:4 fcond:4 rm:4 | ||
99 | - | ||
100 | # Data-processing (register-shifted register) | ||
101 | |||
102 | MOV_rxrr 1111 1010 0 shty:2 s:1 rm:4 1111 rd:4 0000 rs:4 \ | ||
103 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
104 | index XXXXXXX..XXXXXXX 100644 | ||
105 | --- a/target/arm/mve_helper.c | ||
106 | +++ b/target/arm/mve_helper.c | ||
107 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(mve_vshlc)(CPUARMState *env, void *vd, uint32_t rdm, | ||
108 | return rdm; | ||
109 | } | ||
110 | |||
111 | +uint64_t HELPER(mve_sshrl)(CPUARMState *env, uint64_t n, uint32_t shift) | ||
112 | +{ | ||
113 | + return do_sqrshl_d(n, -(int8_t)shift, false, NULL); | ||
114 | +} | ||
115 | + | ||
116 | +uint64_t HELPER(mve_ushll)(CPUARMState *env, uint64_t n, uint32_t shift) | ||
117 | +{ | ||
118 | + return do_uqrshl_d(n, (int8_t)shift, false, NULL); | ||
119 | +} | ||
120 | + | ||
121 | uint64_t HELPER(mve_sqshll)(CPUARMState *env, uint64_t n, uint32_t shift) | ||
122 | { | ||
123 | return do_sqrshl_d(n, (int8_t)shift, false, &env->QF); | ||
124 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(mve_uqshll)(CPUARMState *env, uint64_t n, uint32_t shift) | ||
125 | { | ||
126 | return do_uqrshl_d(n, (int8_t)shift, false, &env->QF); | ||
127 | } | ||
128 | + | ||
129 | +uint64_t HELPER(mve_sqrshrl)(CPUARMState *env, uint64_t n, uint32_t shift) | ||
130 | +{ | ||
131 | + return do_sqrshl_d(n, -(int8_t)shift, true, &env->QF); | ||
132 | +} | ||
133 | + | ||
134 | +uint64_t HELPER(mve_uqrshll)(CPUARMState *env, uint64_t n, uint32_t shift) | ||
135 | +{ | ||
136 | + return do_uqrshl_d(n, (int8_t)shift, true, &env->QF); | ||
137 | +} | ||
138 | + | ||
139 | +/* Operate on 64-bit values, but saturate at 48 bits */ | ||
140 | +static inline int64_t do_sqrshl48_d(int64_t src, int64_t shift, | ||
141 | + bool round, uint32_t *sat) | ||
142 | +{ | ||
143 | + if (shift <= -48) { | ||
144 | + /* Rounding the sign bit always produces 0. */ | ||
145 | + if (round) { | ||
146 | + return 0; | ||
147 | + } | ||
148 | + return src >> 63; | ||
149 | + } else if (shift < 0) { | ||
150 | + if (round) { | ||
151 | + src >>= -shift - 1; | ||
152 | + return (src >> 1) + (src & 1); | ||
153 | + } | ||
154 | + return src >> -shift; | ||
155 | + } else if (shift < 48) { | ||
156 | + int64_t val = src << shift; | ||
157 | + int64_t extval = sextract64(val, 0, 48); | ||
158 | + if (!sat || val == extval) { | ||
159 | + return extval; | ||
160 | + } | ||
161 | + } else if (!sat || src == 0) { | ||
162 | + return 0; | ||
163 | + } | ||
164 | + | ||
165 | + *sat = 1; | ||
166 | + return (1ULL << 47) - (src >= 0); | ||
167 | +} | ||
168 | + | ||
169 | +/* Operate on 64-bit values, but saturate at 48 bits */ | ||
170 | +static inline uint64_t do_uqrshl48_d(uint64_t src, int64_t shift, | ||
171 | + bool round, uint32_t *sat) | ||
172 | +{ | ||
173 | + uint64_t val, extval; | ||
174 | + | ||
175 | + if (shift <= -(48 + round)) { | ||
176 | + return 0; | ||
177 | + } else if (shift < 0) { | ||
178 | + if (round) { | ||
179 | + val = src >> (-shift - 1); | ||
180 | + val = (val >> 1) + (val & 1); | ||
181 | + } else { | ||
182 | + val = src >> -shift; | ||
183 | + } | ||
184 | + extval = extract64(val, 0, 48); | ||
185 | + if (!sat || val == extval) { | ||
186 | + return extval; | ||
187 | + } | ||
188 | + } else if (shift < 48) { | ||
189 | + uint64_t val = src << shift; | ||
190 | + uint64_t extval = extract64(val, 0, 48); | ||
191 | + if (!sat || val == extval) { | ||
192 | + return extval; | ||
193 | + } | ||
194 | + } else if (!sat || src == 0) { | ||
195 | + return 0; | ||
196 | + } | ||
197 | + | ||
198 | + *sat = 1; | ||
199 | + return MAKE_64BIT_MASK(0, 48); | ||
200 | +} | ||
201 | + | ||
202 | +uint64_t HELPER(mve_sqrshrl48)(CPUARMState *env, uint64_t n, uint32_t shift) | ||
203 | +{ | ||
204 | + return do_sqrshl48_d(n, -(int8_t)shift, true, &env->QF); | ||
205 | +} | ||
206 | + | ||
207 | +uint64_t HELPER(mve_uqrshll48)(CPUARMState *env, uint64_t n, uint32_t shift) | ||
208 | +{ | ||
209 | + return do_uqrshl48_d(n, (int8_t)shift, true, &env->QF); | ||
210 | +} | ||
211 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
212 | index XXXXXXX..XXXXXXX 100644 | ||
213 | --- a/target/arm/translate.c | ||
214 | +++ b/target/arm/translate.c | ||
215 | @@ -XXX,XX +XXX,XX @@ static bool trans_URSHRL_ri(DisasContext *s, arg_mve_shl_ri *a) | ||
216 | return do_mve_shl_ri(s, a, gen_urshr64_i64); | ||
217 | } | ||
218 | |||
219 | +static bool do_mve_shl_rr(DisasContext *s, arg_mve_shl_rr *a, WideShiftFn *fn) | ||
220 | +{ | ||
221 | + TCGv_i64 rda; | ||
222 | + TCGv_i32 rdalo, rdahi; | ||
223 | + | ||
224 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | ||
225 | + /* Decode falls through to ORR/MOV UNPREDICTABLE handling */ | ||
226 | + return false; | ||
227 | + } | ||
228 | + if (a->rdahi == 15) { | ||
229 | + /* These are a different encoding (SQSHL/SRSHR/UQSHL/URSHR) */ | ||
230 | + return false; | ||
231 | + } | ||
232 | + if (!dc_isar_feature(aa32_mve, s) || | ||
233 | + !arm_dc_feature(s, ARM_FEATURE_M_MAIN) || | ||
234 | + a->rdahi == 13 || a->rm == 13 || a->rm == 15 || | ||
235 | + a->rm == a->rdahi || a->rm == a->rdalo) { | ||
236 | + /* These rdahi/rdalo/rm cases are UNPREDICTABLE; we choose to UNDEF */ | ||
237 | + unallocated_encoding(s); | ||
238 | + return true; | ||
239 | + } | ||
240 | + | ||
241 | + rda = tcg_temp_new_i64(); | ||
242 | + rdalo = load_reg(s, a->rdalo); | ||
243 | + rdahi = load_reg(s, a->rdahi); | ||
244 | + tcg_gen_concat_i32_i64(rda, rdalo, rdahi); | ||
245 | + | ||
246 | + /* The helper takes care of the sign-extension of the low 8 bits of Rm */ | ||
247 | + fn(rda, cpu_env, rda, cpu_R[a->rm]); | ||
248 | + | ||
249 | + tcg_gen_extrl_i64_i32(rdalo, rda); | ||
250 | + tcg_gen_extrh_i64_i32(rdahi, rda); | ||
251 | + store_reg(s, a->rdalo, rdalo); | ||
252 | + store_reg(s, a->rdahi, rdahi); | ||
253 | + tcg_temp_free_i64(rda); | ||
254 | + | ||
255 | + return true; | ||
256 | +} | ||
257 | + | ||
258 | +static bool trans_LSLL_rr(DisasContext *s, arg_mve_shl_rr *a) | ||
259 | +{ | ||
260 | + return do_mve_shl_rr(s, a, gen_helper_mve_ushll); | ||
261 | +} | ||
262 | + | ||
263 | +static bool trans_ASRL_rr(DisasContext *s, arg_mve_shl_rr *a) | ||
264 | +{ | ||
265 | + return do_mve_shl_rr(s, a, gen_helper_mve_sshrl); | ||
266 | +} | ||
267 | + | ||
268 | +static bool trans_UQRSHLL64_rr(DisasContext *s, arg_mve_shl_rr *a) | ||
269 | +{ | ||
270 | + return do_mve_shl_rr(s, a, gen_helper_mve_uqrshll); | ||
271 | +} | ||
272 | + | ||
273 | +static bool trans_SQRSHRL64_rr(DisasContext *s, arg_mve_shl_rr *a) | ||
274 | +{ | ||
275 | + return do_mve_shl_rr(s, a, gen_helper_mve_sqrshrl); | ||
276 | +} | ||
277 | + | ||
278 | +static bool trans_UQRSHLL48_rr(DisasContext *s, arg_mve_shl_rr *a) | ||
279 | +{ | ||
280 | + return do_mve_shl_rr(s, a, gen_helper_mve_uqrshll48); | ||
281 | +} | ||
282 | + | ||
283 | +static bool trans_SQRSHRL48_rr(DisasContext *s, arg_mve_shl_rr *a) | ||
284 | +{ | ||
285 | + return do_mve_shl_rr(s, a, gen_helper_mve_sqrshrl48); | ||
286 | +} | ||
287 | + | ||
288 | /* | ||
289 | * Multiply and multiply accumulate | ||
290 | */ | ||
53 | -- | 291 | -- |
54 | 2.16.1 | 292 | 2.20.1 |
55 | 293 | ||
56 | 294 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Braun <rbraun@sceen.net> | ||
2 | 1 | ||
3 | I/O currently being synchronous, there is no reason to ever clear the | ||
4 | SR_TXE bit. However the SR_TC bit may be cleared by software writing | ||
5 | to the SR register, so set it on each write. | ||
6 | |||
7 | In addition, fix the reset value of the USART status register. | ||
8 | |||
9 | Signed-off-by: Richard Braun <rbraun@sceen.net> | ||
10 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
11 | [PMM: removed XXX tag from comment, since it isn't something | ||
12 | we need to come back and fix in QEMU] | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | include/hw/char/stm32f2xx_usart.h | 7 ++++++- | ||
16 | hw/char/stm32f2xx_usart.c | 12 ++++++++---- | ||
17 | 2 files changed, 14 insertions(+), 5 deletions(-) | ||
18 | |||
19 | diff --git a/include/hw/char/stm32f2xx_usart.h b/include/hw/char/stm32f2xx_usart.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/include/hw/char/stm32f2xx_usart.h | ||
22 | +++ b/include/hw/char/stm32f2xx_usart.h | ||
23 | @@ -XXX,XX +XXX,XX @@ | ||
24 | #define USART_CR3 0x14 | ||
25 | #define USART_GTPR 0x18 | ||
26 | |||
27 | -#define USART_SR_RESET 0x00C00000 | ||
28 | +/* | ||
29 | + * NB: The reset value mentioned in "24.6.1 Status register" seems bogus. | ||
30 | + * Looking at "Table 98 USART register map and reset values", it seems it | ||
31 | + * should be 0xc0, and that's how real hardware behaves. | ||
32 | + */ | ||
33 | +#define USART_SR_RESET (USART_SR_TXE | USART_SR_TC) | ||
34 | |||
35 | #define USART_SR_TXE (1 << 7) | ||
36 | #define USART_SR_TC (1 << 6) | ||
37 | diff --git a/hw/char/stm32f2xx_usart.c b/hw/char/stm32f2xx_usart.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/hw/char/stm32f2xx_usart.c | ||
40 | +++ b/hw/char/stm32f2xx_usart.c | ||
41 | @@ -XXX,XX +XXX,XX @@ static uint64_t stm32f2xx_usart_read(void *opaque, hwaddr addr, | ||
42 | switch (addr) { | ||
43 | case USART_SR: | ||
44 | retvalue = s->usart_sr; | ||
45 | - s->usart_sr &= ~USART_SR_TC; | ||
46 | qemu_chr_fe_accept_input(&s->chr); | ||
47 | return retvalue; | ||
48 | case USART_DR: | ||
49 | DB_PRINT("Value: 0x%" PRIx32 ", %c\n", s->usart_dr, (char) s->usart_dr); | ||
50 | - s->usart_sr |= USART_SR_TXE; | ||
51 | s->usart_sr &= ~USART_SR_RXNE; | ||
52 | qemu_chr_fe_accept_input(&s->chr); | ||
53 | qemu_set_irq(s->irq, 0); | ||
54 | @@ -XXX,XX +XXX,XX @@ static void stm32f2xx_usart_write(void *opaque, hwaddr addr, | ||
55 | switch (addr) { | ||
56 | case USART_SR: | ||
57 | if (value <= 0x3FF) { | ||
58 | - s->usart_sr = value; | ||
59 | + /* I/O being synchronous, TXE is always set. In addition, it may | ||
60 | + only be set by hardware, so keep it set here. */ | ||
61 | + s->usart_sr = value | USART_SR_TXE; | ||
62 | } else { | ||
63 | s->usart_sr &= value; | ||
64 | } | ||
65 | @@ -XXX,XX +XXX,XX @@ static void stm32f2xx_usart_write(void *opaque, hwaddr addr, | ||
66 | /* XXX this blocks entire thread. Rewrite to use | ||
67 | * qemu_chr_fe_write and background I/O callbacks */ | ||
68 | qemu_chr_fe_write_all(&s->chr, &ch, 1); | ||
69 | + /* XXX I/O are currently synchronous, making it impossible for | ||
70 | + software to observe transient states where TXE or TC aren't | ||
71 | + set. Unlike TXE however, which is read-only, software may | ||
72 | + clear TC by writing 0 to the SR register, so set it again | ||
73 | + on each write. */ | ||
74 | s->usart_sr |= USART_SR_TC; | ||
75 | - s->usart_sr &= ~USART_SR_TXE; | ||
76 | } | ||
77 | return; | ||
78 | case USART_BRR: | ||
79 | -- | ||
80 | 2.16.1 | ||
81 | |||
82 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | Implement the MVE shifts by immediate, which perform shifts |
---|---|---|---|
2 | 2 | on a single general-purpose register. | |
3 | use the registerfields API to access the OCR register | 3 | |
4 | 4 | These patterns overlap with the long-shift-by-immediates, | |
5 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 5 | so we have to rearrange the grouping a little here. |
6 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 6 | |
7 | Message-id: 20180215221325.7611-8-f4bug@amsat.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20210628135835.6690-18-peter.maydell@linaro.org | ||
9 | --- | 10 | --- |
10 | hw/sd/sd.c | 21 ++++++++++++++++----- | 11 | target/arm/helper-mve.h | 3 ++ |
11 | 1 file changed, 16 insertions(+), 5 deletions(-) | 12 | target/arm/translate.h | 1 + |
12 | 13 | target/arm/t32.decode | 31 ++++++++++++++----- | |
13 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 14 | target/arm/mve_helper.c | 10 ++++++ |
14 | index XXXXXXX..XXXXXXX 100644 | 15 | target/arm/translate.c | 68 +++++++++++++++++++++++++++++++++++++++-- |
15 | --- a/hw/sd/sd.c | 16 | 5 files changed, 104 insertions(+), 9 deletions(-) |
16 | +++ b/hw/sd/sd.c | 17 | |
18 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/helper-mve.h | ||
21 | +++ b/target/arm/helper-mve.h | ||
22 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(mve_sqrshrl, TCG_CALL_NO_RWG, i64, env, i64, i32) | ||
23 | DEF_HELPER_FLAGS_3(mve_uqrshll, TCG_CALL_NO_RWG, i64, env, i64, i32) | ||
24 | DEF_HELPER_FLAGS_3(mve_sqrshrl48, TCG_CALL_NO_RWG, i64, env, i64, i32) | ||
25 | DEF_HELPER_FLAGS_3(mve_uqrshll48, TCG_CALL_NO_RWG, i64, env, i64, i32) | ||
26 | + | ||
27 | +DEF_HELPER_FLAGS_3(mve_uqshl, TCG_CALL_NO_RWG, i32, env, i32, i32) | ||
28 | +DEF_HELPER_FLAGS_3(mve_sqshl, TCG_CALL_NO_RWG, i32, env, i32, i32) | ||
29 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/target/arm/translate.h | ||
32 | +++ b/target/arm/translate.h | ||
33 | @@ -XXX,XX +XXX,XX @@ typedef void CryptoThreeOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr); | ||
34 | typedef void AtomicThreeOpFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGArg, MemOp); | ||
35 | typedef void WideShiftImmFn(TCGv_i64, TCGv_i64, int64_t shift); | ||
36 | typedef void WideShiftFn(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i32); | ||
37 | +typedef void ShiftImmFn(TCGv_i32, TCGv_i32, int32_t shift); | ||
38 | |||
39 | /** | ||
40 | * arm_tbflags_from_tb: | ||
41 | diff --git a/target/arm/t32.decode b/target/arm/t32.decode | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/target/arm/t32.decode | ||
44 | +++ b/target/arm/t32.decode | ||
17 | @@ -XXX,XX +XXX,XX @@ | 45 | @@ -XXX,XX +XXX,XX @@ |
18 | 46 | ||
19 | //#define DEBUG_SD 1 | 47 | &mve_shl_ri rdalo rdahi shim |
20 | 48 | &mve_shl_rr rdalo rdahi rm | |
21 | -#define ACMD41_ENQUIRY_MASK 0x00ffffff | 49 | +&mve_sh_ri rda shim |
22 | - | 50 | |
23 | typedef enum { | 51 | # rdahi: bits [3:1] from insn, bit 0 is 1 |
24 | sd_r0 = 0, /* no response */ | 52 | # rdalo: bits [3:1] from insn, bit 0 is 0 |
25 | sd_r1, /* normal response command */ | 53 | @@ -XXX,XX +XXX,XX @@ |
26 | @@ -XXX,XX +XXX,XX @@ static uint16_t sd_crc16(void *message, size_t width) | 54 | &mve_shl_ri shim=%imm5_12_6 rdalo=%rdalo_17 rdahi=%rdahi_9 |
27 | 55 | @mve_shl_rr ....... .... . ... . rm:4 ... . .. .. .... \ | |
28 | #define OCR_POWER_DELAY_NS 500000 /* 0.5ms */ | 56 | &mve_shl_rr rdalo=%rdalo_17 rdahi=%rdahi_9 |
29 | 57 | +@mve_sh_ri ....... .... . rda:4 . ... ... . .. .. .... \ | |
30 | +FIELD(OCR, VDD_VOLTAGE_WINDOW, 0, 24) | 58 | + &mve_sh_ri shim=%imm5_12_6 |
31 | +FIELD(OCR, VDD_VOLTAGE_WIN_LO, 0, 8) | 59 | |
32 | +FIELD(OCR, DUAL_VOLTAGE_CARD, 7, 1) | 60 | { |
33 | +FIELD(OCR, VDD_VOLTAGE_WIN_HI, 8, 16) | 61 | TST_xrri 1110101 0000 1 .... 0 ... 1111 .... .... @S_xrr_shi |
34 | +FIELD(OCR, ACCEPT_SWITCH_1V8, 24, 1) /* Only UHS-I */ | 62 | @@ -XXX,XX +XXX,XX @@ BIC_rrri 1110101 0001 . .... 0 ... .... .... .... @s_rrr_shi |
35 | +FIELD(OCR, UHS_II_CARD, 29, 1) /* Only UHS-II */ | 63 | # the rest fall through (where ORR_rrri and MOV_rxri will end up |
36 | FIELD(OCR, CARD_CAPACITY, 30, 1) /* 0:SDSC, 1:SDHC/SDXC */ | 64 | # handling them as r13 and r15 accesses with the same semantics as A32). |
37 | FIELD(OCR, CARD_POWER_UP, 31, 1) | 65 | [ |
38 | 66 | - LSLL_ri 1110101 0010 1 ... 0 0 ... ... 1 .. 00 1111 @mve_shl_ri | |
39 | +#define ACMD41_ENQUIRY_MASK 0x00ffffff | 67 | - LSRL_ri 1110101 0010 1 ... 0 0 ... ... 1 .. 01 1111 @mve_shl_ri |
40 | +#define ACMD41_R3_MASK (R_OCR_VDD_VOLTAGE_WIN_HI_MASK \ | 68 | - ASRL_ri 1110101 0010 1 ... 0 0 ... ... 1 .. 10 1111 @mve_shl_ri |
41 | + | R_OCR_ACCEPT_SWITCH_1V8_MASK \ | 69 | + { |
42 | + | R_OCR_UHS_II_CARD_MASK \ | 70 | + UQSHL_ri 1110101 0010 1 .... 0 ... 1111 .. 00 1111 @mve_sh_ri |
43 | + | R_OCR_CARD_CAPACITY_MASK \ | 71 | + LSLL_ri 1110101 0010 1 ... 0 0 ... ... 1 .. 00 1111 @mve_shl_ri |
44 | + | R_OCR_CARD_POWER_UP_MASK) | 72 | + UQSHLL_ri 1110101 0010 1 ... 1 0 ... ... 1 .. 00 1111 @mve_shl_ri |
45 | + | 73 | + } |
46 | static void sd_set_ocr(SDState *sd) | 74 | |
47 | { | 75 | - UQSHLL_ri 1110101 0010 1 ... 1 0 ... ... 1 .. 00 1111 @mve_shl_ri |
48 | - /* All voltages OK, Standard Capacity SD Memory Card, not yet powered up */ | 76 | - URSHRL_ri 1110101 0010 1 ... 1 0 ... ... 1 .. 01 1111 @mve_shl_ri |
49 | - sd->ocr = 0x00ffff00; | 77 | - SRSHRL_ri 1110101 0010 1 ... 1 0 ... ... 1 .. 10 1111 @mve_shl_ri |
50 | + /* All voltages OK */ | 78 | - SQSHLL_ri 1110101 0010 1 ... 1 0 ... ... 1 .. 11 1111 @mve_shl_ri |
51 | + sd->ocr = R_OCR_VDD_VOLTAGE_WIN_HI_MASK; | 79 | + { |
80 | + URSHR_ri 1110101 0010 1 .... 0 ... 1111 .. 01 1111 @mve_sh_ri | ||
81 | + LSRL_ri 1110101 0010 1 ... 0 0 ... ... 1 .. 01 1111 @mve_shl_ri | ||
82 | + URSHRL_ri 1110101 0010 1 ... 1 0 ... ... 1 .. 01 1111 @mve_shl_ri | ||
83 | + } | ||
84 | + | ||
85 | + { | ||
86 | + SRSHR_ri 1110101 0010 1 .... 0 ... 1111 .. 10 1111 @mve_sh_ri | ||
87 | + ASRL_ri 1110101 0010 1 ... 0 0 ... ... 1 .. 10 1111 @mve_shl_ri | ||
88 | + SRSHRL_ri 1110101 0010 1 ... 1 0 ... ... 1 .. 10 1111 @mve_shl_ri | ||
89 | + } | ||
90 | + | ||
91 | + { | ||
92 | + SQSHL_ri 1110101 0010 1 .... 0 ... 1111 .. 11 1111 @mve_sh_ri | ||
93 | + SQSHLL_ri 1110101 0010 1 ... 1 0 ... ... 1 .. 11 1111 @mve_shl_ri | ||
94 | + } | ||
95 | |||
96 | LSLL_rr 1110101 0010 1 ... 0 .... ... 1 0000 1101 @mve_shl_rr | ||
97 | ASRL_rr 1110101 0010 1 ... 0 .... ... 1 0010 1101 @mve_shl_rr | ||
98 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c | ||
99 | index XXXXXXX..XXXXXXX 100644 | ||
100 | --- a/target/arm/mve_helper.c | ||
101 | +++ b/target/arm/mve_helper.c | ||
102 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(mve_uqrshll48)(CPUARMState *env, uint64_t n, uint32_t shift) | ||
103 | { | ||
104 | return do_uqrshl48_d(n, (int8_t)shift, true, &env->QF); | ||
52 | } | 105 | } |
53 | 106 | + | |
54 | static void sd_ocr_powerup(void *opaque) | 107 | +uint32_t HELPER(mve_uqshl)(CPUARMState *env, uint32_t n, uint32_t shift) |
55 | @@ -XXX,XX +XXX,XX @@ static void sd_response_r1_make(SDState *sd, uint8_t *response) | 108 | +{ |
56 | 109 | + return do_uqrshl_bhs(n, (int8_t)shift, 32, false, &env->QF); | |
57 | static void sd_response_r3_make(SDState *sd, uint8_t *response) | 110 | +} |
58 | { | 111 | + |
59 | - stl_be_p(response, sd->ocr); | 112 | +uint32_t HELPER(mve_sqshl)(CPUARMState *env, uint32_t n, uint32_t shift) |
60 | + stl_be_p(response, sd->ocr & ACMD41_R3_MASK); | 113 | +{ |
114 | + return do_sqrshl_bhs(n, (int8_t)shift, 32, false, &env->QF); | ||
115 | +} | ||
116 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
117 | index XXXXXXX..XXXXXXX 100644 | ||
118 | --- a/target/arm/translate.c | ||
119 | +++ b/target/arm/translate.c | ||
120 | @@ -XXX,XX +XXX,XX @@ static void gen_srshr16_i64(TCGv_i64 d, TCGv_i64 a, int64_t sh) | ||
121 | |||
122 | static void gen_srshr32_i32(TCGv_i32 d, TCGv_i32 a, int32_t sh) | ||
123 | { | ||
124 | - TCGv_i32 t = tcg_temp_new_i32(); | ||
125 | + TCGv_i32 t; | ||
126 | |||
127 | + /* Handle shift by the input size for the benefit of trans_SRSHR_ri */ | ||
128 | + if (sh == 32) { | ||
129 | + tcg_gen_movi_i32(d, 0); | ||
130 | + return; | ||
131 | + } | ||
132 | + t = tcg_temp_new_i32(); | ||
133 | tcg_gen_extract_i32(t, a, sh - 1, 1); | ||
134 | tcg_gen_sari_i32(d, a, sh); | ||
135 | tcg_gen_add_i32(d, d, t); | ||
136 | @@ -XXX,XX +XXX,XX @@ static void gen_urshr16_i64(TCGv_i64 d, TCGv_i64 a, int64_t sh) | ||
137 | |||
138 | static void gen_urshr32_i32(TCGv_i32 d, TCGv_i32 a, int32_t sh) | ||
139 | { | ||
140 | - TCGv_i32 t = tcg_temp_new_i32(); | ||
141 | + TCGv_i32 t; | ||
142 | |||
143 | + /* Handle shift by the input size for the benefit of trans_URSHR_ri */ | ||
144 | + if (sh == 32) { | ||
145 | + tcg_gen_extract_i32(d, a, sh - 1, 1); | ||
146 | + return; | ||
147 | + } | ||
148 | + t = tcg_temp_new_i32(); | ||
149 | tcg_gen_extract_i32(t, a, sh - 1, 1); | ||
150 | tcg_gen_shri_i32(d, a, sh); | ||
151 | tcg_gen_add_i32(d, d, t); | ||
152 | @@ -XXX,XX +XXX,XX @@ static bool trans_SQRSHRL48_rr(DisasContext *s, arg_mve_shl_rr *a) | ||
153 | return do_mve_shl_rr(s, a, gen_helper_mve_sqrshrl48); | ||
61 | } | 154 | } |
62 | 155 | ||
63 | static void sd_response_r6_make(SDState *sd, uint8_t *response) | 156 | +static bool do_mve_sh_ri(DisasContext *s, arg_mve_sh_ri *a, ShiftImmFn *fn) |
157 | +{ | ||
158 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | ||
159 | + /* Decode falls through to ORR/MOV UNPREDICTABLE handling */ | ||
160 | + return false; | ||
161 | + } | ||
162 | + if (!dc_isar_feature(aa32_mve, s) || | ||
163 | + !arm_dc_feature(s, ARM_FEATURE_M_MAIN) || | ||
164 | + a->rda == 13 || a->rda == 15) { | ||
165 | + /* These rda cases are UNPREDICTABLE; we choose to UNDEF */ | ||
166 | + unallocated_encoding(s); | ||
167 | + return true; | ||
168 | + } | ||
169 | + | ||
170 | + if (a->shim == 0) { | ||
171 | + a->shim = 32; | ||
172 | + } | ||
173 | + fn(cpu_R[a->rda], cpu_R[a->rda], a->shim); | ||
174 | + | ||
175 | + return true; | ||
176 | +} | ||
177 | + | ||
178 | +static bool trans_URSHR_ri(DisasContext *s, arg_mve_sh_ri *a) | ||
179 | +{ | ||
180 | + return do_mve_sh_ri(s, a, gen_urshr32_i32); | ||
181 | +} | ||
182 | + | ||
183 | +static bool trans_SRSHR_ri(DisasContext *s, arg_mve_sh_ri *a) | ||
184 | +{ | ||
185 | + return do_mve_sh_ri(s, a, gen_srshr32_i32); | ||
186 | +} | ||
187 | + | ||
188 | +static void gen_mve_sqshl(TCGv_i32 r, TCGv_i32 n, int32_t shift) | ||
189 | +{ | ||
190 | + gen_helper_mve_sqshl(r, cpu_env, n, tcg_constant_i32(shift)); | ||
191 | +} | ||
192 | + | ||
193 | +static bool trans_SQSHL_ri(DisasContext *s, arg_mve_sh_ri *a) | ||
194 | +{ | ||
195 | + return do_mve_sh_ri(s, a, gen_mve_sqshl); | ||
196 | +} | ||
197 | + | ||
198 | +static void gen_mve_uqshl(TCGv_i32 r, TCGv_i32 n, int32_t shift) | ||
199 | +{ | ||
200 | + gen_helper_mve_uqshl(r, cpu_env, n, tcg_constant_i32(shift)); | ||
201 | +} | ||
202 | + | ||
203 | +static bool trans_UQSHL_ri(DisasContext *s, arg_mve_sh_ri *a) | ||
204 | +{ | ||
205 | + return do_mve_sh_ri(s, a, gen_mve_uqshl); | ||
206 | +} | ||
207 | + | ||
208 | /* | ||
209 | * Multiply and multiply accumulate | ||
210 | */ | ||
64 | -- | 211 | -- |
65 | 2.16.1 | 212 | 2.20.1 |
66 | 213 | ||
67 | 214 | diff view generated by jsdifflib |
1 | From: Hugo Landau <hlandau@devever.net> | 1 | Implement the MVE shifts by register, which perform |
---|---|---|---|
2 | shifts on a single general-purpose register. | ||
2 | 3 | ||
3 | Some register blocks of the ast2500 are protected by protection key | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | registers which require the right magic value to be written to those | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | registers to allow those registers to be mutated. | 6 | Message-id: 20210628135835.6690-19-peter.maydell@linaro.org |
7 | --- | ||
8 | target/arm/helper-mve.h | 2 ++ | ||
9 | target/arm/translate.h | 1 + | ||
10 | target/arm/t32.decode | 18 ++++++++++++++---- | ||
11 | target/arm/mve_helper.c | 10 ++++++++++ | ||
12 | target/arm/translate.c | 30 ++++++++++++++++++++++++++++++ | ||
13 | 5 files changed, 57 insertions(+), 4 deletions(-) | ||
6 | 14 | ||
7 | Register manuals indicate that writing the correct magic value to these | 15 | diff --git a/target/arm/helper-mve.h b/target/arm/helper-mve.h |
8 | registers should cause subsequent reads from those values to return 1, | ||
9 | and writing any other value should cause subsequent reads to return 0. | ||
10 | |||
11 | Previously, qemu implemented these registers incorrectly: the registers | ||
12 | were handled as simple memory, meaning that writing some value x to a | ||
13 | protection key register would result in subsequent reads from that | ||
14 | register returning the same value x. The protection was implemented by | ||
15 | ensuring that the current value of that register equaled the magic | ||
16 | value. | ||
17 | |||
18 | This modifies qemu to have the correct behaviour: attempts to write to a | ||
19 | ast2500 protection register results in a transition to 1 or 0 depending | ||
20 | on whether the written value is the correct magic. The protection logic | ||
21 | is updated to ensure that the value of the register is nonzero. | ||
22 | |||
23 | This bug caused deadlocks with u-boot HEAD: when u-boot is done with a | ||
24 | protectable register block, it attempts to lock it by writing the | ||
25 | bitwise inverse of the correct magic value, and then spinning forever | ||
26 | until the register reads as zero. Since qemu implemented writes to these | ||
27 | registers as ordinary memory writes, writing the inverse of the magic | ||
28 | value resulted in subsequent reads returning that value, leading to | ||
29 | u-boot spinning forever. | ||
30 | |||
31 | Signed-off-by: Hugo Landau <hlandau@devever.net> | ||
32 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
33 | Acked-by: Andrew Jeffery <andrew@aj.id.au> | ||
34 | Message-id: 20180220132627.4163-1-hlandau@devever.net | ||
35 | [PMM: fixed incorrect code indentation] | ||
36 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
37 | --- | ||
38 | hw/misc/aspeed_scu.c | 6 +++++- | ||
39 | hw/misc/aspeed_sdmc.c | 8 +++++++- | ||
40 | 2 files changed, 12 insertions(+), 2 deletions(-) | ||
41 | |||
42 | diff --git a/hw/misc/aspeed_scu.c b/hw/misc/aspeed_scu.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
44 | --- a/hw/misc/aspeed_scu.c | 17 | --- a/target/arm/helper-mve.h |
45 | +++ b/hw/misc/aspeed_scu.c | 18 | +++ b/target/arm/helper-mve.h |
46 | @@ -XXX,XX +XXX,XX @@ static void aspeed_scu_write(void *opaque, hwaddr offset, uint64_t data, | 19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(mve_uqrshll48, TCG_CALL_NO_RWG, i64, env, i64, i32) |
20 | |||
21 | DEF_HELPER_FLAGS_3(mve_uqshl, TCG_CALL_NO_RWG, i32, env, i32, i32) | ||
22 | DEF_HELPER_FLAGS_3(mve_sqshl, TCG_CALL_NO_RWG, i32, env, i32, i32) | ||
23 | +DEF_HELPER_FLAGS_3(mve_uqrshl, TCG_CALL_NO_RWG, i32, env, i32, i32) | ||
24 | +DEF_HELPER_FLAGS_3(mve_sqrshr, TCG_CALL_NO_RWG, i32, env, i32, i32) | ||
25 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/target/arm/translate.h | ||
28 | +++ b/target/arm/translate.h | ||
29 | @@ -XXX,XX +XXX,XX @@ typedef void AtomicThreeOpFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGArg, MemOp); | ||
30 | typedef void WideShiftImmFn(TCGv_i64, TCGv_i64, int64_t shift); | ||
31 | typedef void WideShiftFn(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i32); | ||
32 | typedef void ShiftImmFn(TCGv_i32, TCGv_i32, int32_t shift); | ||
33 | +typedef void ShiftFn(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32); | ||
34 | |||
35 | /** | ||
36 | * arm_tbflags_from_tb: | ||
37 | diff --git a/target/arm/t32.decode b/target/arm/t32.decode | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/target/arm/t32.decode | ||
40 | +++ b/target/arm/t32.decode | ||
41 | @@ -XXX,XX +XXX,XX @@ | ||
42 | &mve_shl_ri rdalo rdahi shim | ||
43 | &mve_shl_rr rdalo rdahi rm | ||
44 | &mve_sh_ri rda shim | ||
45 | +&mve_sh_rr rda rm | ||
46 | |||
47 | # rdahi: bits [3:1] from insn, bit 0 is 1 | ||
48 | # rdalo: bits [3:1] from insn, bit 0 is 0 | ||
49 | @@ -XXX,XX +XXX,XX @@ | ||
50 | &mve_shl_rr rdalo=%rdalo_17 rdahi=%rdahi_9 | ||
51 | @mve_sh_ri ....... .... . rda:4 . ... ... . .. .. .... \ | ||
52 | &mve_sh_ri shim=%imm5_12_6 | ||
53 | +@mve_sh_rr ....... .... . rda:4 rm:4 .... .... .... &mve_sh_rr | ||
54 | |||
55 | { | ||
56 | TST_xrri 1110101 0000 1 .... 0 ... 1111 .... .... @S_xrr_shi | ||
57 | @@ -XXX,XX +XXX,XX @@ BIC_rrri 1110101 0001 . .... 0 ... .... .... .... @s_rrr_shi | ||
58 | SQSHLL_ri 1110101 0010 1 ... 1 0 ... ... 1 .. 11 1111 @mve_shl_ri | ||
47 | } | 59 | } |
48 | 60 | ||
49 | if (reg > PROT_KEY && reg < CPU2_BASE_SEG1 && | 61 | - LSLL_rr 1110101 0010 1 ... 0 .... ... 1 0000 1101 @mve_shl_rr |
50 | - s->regs[PROT_KEY] != ASPEED_SCU_PROT_KEY) { | 62 | - ASRL_rr 1110101 0010 1 ... 0 .... ... 1 0010 1101 @mve_shl_rr |
51 | + !s->regs[PROT_KEY]) { | 63 | - UQRSHLL64_rr 1110101 0010 1 ... 1 .... ... 1 0000 1101 @mve_shl_rr |
52 | qemu_log_mask(LOG_GUEST_ERROR, "%s: SCU is locked!\n", __func__); | 64 | - SQRSHRL64_rr 1110101 0010 1 ... 1 .... ... 1 0010 1101 @mve_shl_rr |
53 | return; | 65 | + { |
54 | } | 66 | + UQRSHL_rr 1110101 0010 1 .... .... 1111 0000 1101 @mve_sh_rr |
55 | @@ -XXX,XX +XXX,XX @@ static void aspeed_scu_write(void *opaque, hwaddr offset, uint64_t data, | 67 | + LSLL_rr 1110101 0010 1 ... 0 .... ... 1 0000 1101 @mve_shl_rr |
56 | trace_aspeed_scu_write(offset, size, data); | 68 | + UQRSHLL64_rr 1110101 0010 1 ... 1 .... ... 1 0000 1101 @mve_shl_rr |
57 | |||
58 | switch (reg) { | ||
59 | + case PROT_KEY: | ||
60 | + s->regs[reg] = (data == ASPEED_SCU_PROT_KEY) ? 1 : 0; | ||
61 | + return; | ||
62 | + | ||
63 | case FREQ_CNTR_EVAL: | ||
64 | case VGA_SCRATCH1 ... VGA_SCRATCH8: | ||
65 | case RNG_DATA: | ||
66 | diff --git a/hw/misc/aspeed_sdmc.c b/hw/misc/aspeed_sdmc.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/hw/misc/aspeed_sdmc.c | ||
69 | +++ b/hw/misc/aspeed_sdmc.c | ||
70 | @@ -XXX,XX +XXX,XX @@ static void aspeed_sdmc_write(void *opaque, hwaddr addr, uint64_t data, | ||
71 | return; | ||
72 | } | ||
73 | |||
74 | - if (addr != R_PROT && s->regs[R_PROT] != PROT_KEY_UNLOCK) { | ||
75 | + if (addr == R_PROT) { | ||
76 | + s->regs[addr] = (data == PROT_KEY_UNLOCK) ? 1 : 0; | ||
77 | + return; | ||
78 | + } | 69 | + } |
79 | + | 70 | + |
80 | + if (!s->regs[R_PROT]) { | 71 | + { |
81 | qemu_log_mask(LOG_GUEST_ERROR, "%s: SDMC is locked!\n", __func__); | 72 | + SQRSHR_rr 1110101 0010 1 .... .... 1111 0010 1101 @mve_sh_rr |
82 | return; | 73 | + ASRL_rr 1110101 0010 1 ... 0 .... ... 1 0010 1101 @mve_shl_rr |
83 | } | 74 | + SQRSHRL64_rr 1110101 0010 1 ... 1 .... ... 1 0010 1101 @mve_shl_rr |
84 | @@ -XXX,XX +XXX,XX @@ static void aspeed_sdmc_write(void *opaque, hwaddr addr, uint64_t data, | 75 | + } |
85 | data &= ~ASPEED_SDMC_READONLY_MASK; | 76 | + |
86 | break; | 77 | UQRSHLL48_rr 1110101 0010 1 ... 1 .... ... 1 1000 1101 @mve_shl_rr |
87 | case AST2500_A0_SILICON_REV: | 78 | SQRSHRL48_rr 1110101 0010 1 ... 1 .... ... 1 1010 1101 @mve_shl_rr |
88 | + case AST2500_A1_SILICON_REV: | 79 | ] |
89 | data &= ~ASPEED_SDMC_AST2500_READONLY_MASK; | 80 | diff --git a/target/arm/mve_helper.c b/target/arm/mve_helper.c |
90 | break; | 81 | index XXXXXXX..XXXXXXX 100644 |
91 | default: | 82 | --- a/target/arm/mve_helper.c |
83 | +++ b/target/arm/mve_helper.c | ||
84 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(mve_sqshl)(CPUARMState *env, uint32_t n, uint32_t shift) | ||
85 | { | ||
86 | return do_sqrshl_bhs(n, (int8_t)shift, 32, false, &env->QF); | ||
87 | } | ||
88 | + | ||
89 | +uint32_t HELPER(mve_uqrshl)(CPUARMState *env, uint32_t n, uint32_t shift) | ||
90 | +{ | ||
91 | + return do_uqrshl_bhs(n, (int8_t)shift, 32, true, &env->QF); | ||
92 | +} | ||
93 | + | ||
94 | +uint32_t HELPER(mve_sqrshr)(CPUARMState *env, uint32_t n, uint32_t shift) | ||
95 | +{ | ||
96 | + return do_sqrshl_bhs(n, -(int8_t)shift, 32, true, &env->QF); | ||
97 | +} | ||
98 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
99 | index XXXXXXX..XXXXXXX 100644 | ||
100 | --- a/target/arm/translate.c | ||
101 | +++ b/target/arm/translate.c | ||
102 | @@ -XXX,XX +XXX,XX @@ static bool trans_UQSHL_ri(DisasContext *s, arg_mve_sh_ri *a) | ||
103 | return do_mve_sh_ri(s, a, gen_mve_uqshl); | ||
104 | } | ||
105 | |||
106 | +static bool do_mve_sh_rr(DisasContext *s, arg_mve_sh_rr *a, ShiftFn *fn) | ||
107 | +{ | ||
108 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | ||
109 | + /* Decode falls through to ORR/MOV UNPREDICTABLE handling */ | ||
110 | + return false; | ||
111 | + } | ||
112 | + if (!dc_isar_feature(aa32_mve, s) || | ||
113 | + !arm_dc_feature(s, ARM_FEATURE_M_MAIN) || | ||
114 | + a->rda == 13 || a->rda == 15 || a->rm == 13 || a->rm == 15 || | ||
115 | + a->rm == a->rda) { | ||
116 | + /* These rda/rm cases are UNPREDICTABLE; we choose to UNDEF */ | ||
117 | + unallocated_encoding(s); | ||
118 | + return true; | ||
119 | + } | ||
120 | + | ||
121 | + /* The helper takes care of the sign-extension of the low 8 bits of Rm */ | ||
122 | + fn(cpu_R[a->rda], cpu_env, cpu_R[a->rda], cpu_R[a->rm]); | ||
123 | + return true; | ||
124 | +} | ||
125 | + | ||
126 | +static bool trans_SQRSHR_rr(DisasContext *s, arg_mve_sh_rr *a) | ||
127 | +{ | ||
128 | + return do_mve_sh_rr(s, a, gen_helper_mve_sqrshr); | ||
129 | +} | ||
130 | + | ||
131 | +static bool trans_UQRSHL_rr(DisasContext *s, arg_mve_sh_rr *a) | ||
132 | +{ | ||
133 | + return do_mve_sh_rr(s, a, gen_helper_mve_uqrshl); | ||
134 | +} | ||
135 | + | ||
136 | /* | ||
137 | * Multiply and multiply accumulate | ||
138 | */ | ||
92 | -- | 139 | -- |
93 | 2.16.1 | 140 | 2.20.1 |
94 | 141 | ||
95 | 142 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
2 | 1 | ||
3 | On reset the bus will reset the card, | ||
4 | we can now drop the device_reset() call. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
8 | Message-id: 20180216022933.10945-5-f4bug@amsat.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | hw/sd/ssi-sd.c | 32 +++++++++++++++++++------------- | ||
12 | 1 file changed, 19 insertions(+), 13 deletions(-) | ||
13 | |||
14 | diff --git a/hw/sd/ssi-sd.c b/hw/sd/ssi-sd.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/sd/ssi-sd.c | ||
17 | +++ b/hw/sd/ssi-sd.c | ||
18 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
19 | int32_t arglen; | ||
20 | int32_t response_pos; | ||
21 | int32_t stopping; | ||
22 | - SDState *sd; | ||
23 | + SDBus sdbus; | ||
24 | } ssi_sd_state; | ||
25 | |||
26 | #define TYPE_SSI_SD "ssi-sd" | ||
27 | @@ -XXX,XX +XXX,XX @@ static uint32_t ssi_sd_transfer(SSISlave *dev, uint32_t val) | ||
28 | request.arg = (s->cmdarg[0] << 24) | (s->cmdarg[1] << 16) | ||
29 | | (s->cmdarg[2] << 8) | s->cmdarg[3]; | ||
30 | DPRINTF("CMD%d arg 0x%08x\n", s->cmd, request.arg); | ||
31 | - s->arglen = sd_do_command(s->sd, &request, longresp); | ||
32 | + s->arglen = sdbus_do_command(&s->sdbus, &request, longresp); | ||
33 | if (s->arglen <= 0) { | ||
34 | s->arglen = 1; | ||
35 | s->response[0] = 4; | ||
36 | @@ -XXX,XX +XXX,XX @@ static uint32_t ssi_sd_transfer(SSISlave *dev, uint32_t val) | ||
37 | DPRINTF("Response 0x%02x\n", s->response[s->response_pos]); | ||
38 | return s->response[s->response_pos++]; | ||
39 | } | ||
40 | - if (sd_data_ready(s->sd)) { | ||
41 | + if (sdbus_data_ready(&s->sdbus)) { | ||
42 | DPRINTF("Data read\n"); | ||
43 | s->mode = SSI_SD_DATA_START; | ||
44 | } else { | ||
45 | @@ -XXX,XX +XXX,XX @@ static uint32_t ssi_sd_transfer(SSISlave *dev, uint32_t val) | ||
46 | s->mode = SSI_SD_DATA_READ; | ||
47 | return 0xfe; | ||
48 | case SSI_SD_DATA_READ: | ||
49 | - val = sd_read_data(s->sd); | ||
50 | - if (!sd_data_ready(s->sd)) { | ||
51 | + val = sdbus_read_data(&s->sdbus); | ||
52 | + if (!sdbus_data_ready(&s->sdbus)) { | ||
53 | DPRINTF("Data read end\n"); | ||
54 | s->mode = SSI_SD_CMD; | ||
55 | } | ||
56 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_ssi_sd = { | ||
57 | static void ssi_sd_realize(SSISlave *d, Error **errp) | ||
58 | { | ||
59 | ssi_sd_state *s = FROM_SSI_SLAVE(ssi_sd_state, d); | ||
60 | + DeviceState *carddev; | ||
61 | DriveInfo *dinfo; | ||
62 | + Error *err = NULL; | ||
63 | |||
64 | + qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), TYPE_SD_BUS, | ||
65 | + DEVICE(d), "sd-bus"); | ||
66 | + | ||
67 | + /* Create and plug in the sd card */ | ||
68 | /* FIXME use a qdev drive property instead of drive_get_next() */ | ||
69 | dinfo = drive_get_next(IF_SD); | ||
70 | - s->sd = sd_init(dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, true); | ||
71 | - if (s->sd == NULL) { | ||
72 | - error_setg(errp, "Device initialization failed."); | ||
73 | + carddev = qdev_create(&s->sdbus.qbus, TYPE_SD_CARD); | ||
74 | + if (dinfo) { | ||
75 | + qdev_prop_set_drive(carddev, "drive", blk_by_legacy_dinfo(dinfo), &err); | ||
76 | + } | ||
77 | + object_property_set_bool(OBJECT(carddev), true, "spi", &err); | ||
78 | + object_property_set_bool(OBJECT(carddev), true, "realized", &err); | ||
79 | + if (err) { | ||
80 | + error_setg(errp, "failed to init SD card: %s", error_get_pretty(err)); | ||
81 | return; | ||
82 | } | ||
83 | } | ||
84 | @@ -XXX,XX +XXX,XX @@ static void ssi_sd_reset(DeviceState *dev) | ||
85 | s->arglen = 0; | ||
86 | s->response_pos = 0; | ||
87 | s->stopping = 0; | ||
88 | - | ||
89 | - /* Since we're still using the legacy SD API the card is not plugged | ||
90 | - * into any bus, and we must reset it manually. | ||
91 | - */ | ||
92 | - device_reset(DEVICE(s->sd)); | ||
93 | } | ||
94 | |||
95 | static void ssi_sd_class_init(ObjectClass *klass, void *data) | ||
96 | -- | ||
97 | 2.16.1 | ||
98 | |||
99 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
2 | 1 | ||
3 | place card registers first, this will ease further code movements. | ||
4 | |||
5 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
7 | Message-id: 20180215220540.6556-2-f4bug@amsat.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | hw/sd/sd.c | 16 +++++++++------- | ||
11 | 1 file changed, 9 insertions(+), 7 deletions(-) | ||
12 | |||
13 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/sd/sd.c | ||
16 | +++ b/hw/sd/sd.c | ||
17 | @@ -XXX,XX +XXX,XX @@ enum SDCardStates { | ||
18 | struct SDState { | ||
19 | DeviceState parent_obj; | ||
20 | |||
21 | - uint32_t mode; /* current card mode, one of SDCardModes */ | ||
22 | - int32_t state; /* current card state, one of SDCardStates */ | ||
23 | + /* SD Memory Card Registers */ | ||
24 | uint32_t ocr; | ||
25 | - QEMUTimer *ocr_power_timer; | ||
26 | uint8_t scr[8]; | ||
27 | uint8_t cid[16]; | ||
28 | uint8_t csd[16]; | ||
29 | uint16_t rca; | ||
30 | uint32_t card_status; | ||
31 | uint8_t sd_status[64]; | ||
32 | + | ||
33 | + /* Configurable properties */ | ||
34 | + BlockBackend *blk; | ||
35 | + bool spi; | ||
36 | + | ||
37 | + uint32_t mode; /* current card mode, one of SDCardModes */ | ||
38 | + int32_t state; /* current card state, one of SDCardStates */ | ||
39 | uint32_t vhs; | ||
40 | bool wp_switch; | ||
41 | unsigned long *wp_groups; | ||
42 | @@ -XXX,XX +XXX,XX @@ struct SDState { | ||
43 | uint8_t pwd[16]; | ||
44 | uint32_t pwd_len; | ||
45 | uint8_t function_group[6]; | ||
46 | - | ||
47 | - bool spi; | ||
48 | uint8_t current_cmd; | ||
49 | /* True if we will handle the next command as an ACMD. Note that this does | ||
50 | * *not* track the APP_CMD status bit! | ||
51 | @@ -XXX,XX +XXX,XX @@ struct SDState { | ||
52 | uint8_t data[512]; | ||
53 | qemu_irq readonly_cb; | ||
54 | qemu_irq inserted_cb; | ||
55 | - BlockBackend *blk; | ||
56 | - | ||
57 | + QEMUTimer *ocr_power_timer; | ||
58 | bool enable; | ||
59 | uint8_t dat_lines; | ||
60 | bool cmd_line; | ||
61 | -- | ||
62 | 2.16.1 | ||
63 | |||
64 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
2 | 1 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
4 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
5 | Message-id: 20180215220540.6556-5-f4bug@amsat.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | hw/sd/sd.c | 16 +--------------- | ||
9 | 1 file changed, 1 insertion(+), 15 deletions(-) | ||
10 | |||
11 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/hw/sd/sd.c | ||
14 | +++ b/hw/sd/sd.c | ||
15 | @@ -XXX,XX +XXX,XX @@ | ||
16 | |||
17 | //#define DEBUG_SD 1 | ||
18 | |||
19 | -#ifdef DEBUG_SD | ||
20 | -#define DPRINTF(fmt, ...) \ | ||
21 | -do { fprintf(stderr, "SD: " fmt , ## __VA_ARGS__); } while (0) | ||
22 | -#else | ||
23 | -#define DPRINTF(fmt, ...) do {} while(0) | ||
24 | -#endif | ||
25 | - | ||
26 | #define ACMD41_ENQUIRY_MASK 0x00ffffff | ||
27 | #define OCR_POWER_UP 0x80000000 | ||
28 | #define OCR_POWER_DELAY_NS 500000 /* 0.5ms */ | ||
29 | @@ -XXX,XX +XXX,XX @@ send_response: | ||
30 | } | ||
31 | |||
32 | #ifdef DEBUG_SD | ||
33 | - if (rsplen) { | ||
34 | - int i; | ||
35 | - DPRINTF("Response:"); | ||
36 | - for (i = 0; i < rsplen; i++) { | ||
37 | - DPRINTF(" %02x", response[i]); | ||
38 | - } | ||
39 | - DPRINTF(" state %d\n", sd->state); | ||
40 | - } | ||
41 | + qemu_hexdump((const char *)response, stderr, "Response", rsplen); | ||
42 | #endif | ||
43 | |||
44 | return rsplen; | ||
45 | -- | ||
46 | 2.16.1 | ||
47 | |||
48 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
2 | 1 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
4 | Acked-by: Alistair Francis <alistair.francis@xilinx.com> | ||
5 | Message-id: 20180215220540.6556-6-f4bug@amsat.org | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | hw/sd/sd.c | 32 ++++++++++++++++++++++++++------ | ||
10 | hw/sd/trace-events | 13 +++++++++++++ | ||
11 | 2 files changed, 39 insertions(+), 6 deletions(-) | ||
12 | |||
13 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/sd/sd.c | ||
16 | +++ b/hw/sd/sd.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static bool sd_get_cmd_line(SDState *sd) | ||
18 | |||
19 | static void sd_set_voltage(SDState *sd, uint16_t millivolts) | ||
20 | { | ||
21 | + trace_sdcard_set_voltage(millivolts); | ||
22 | + | ||
23 | switch (millivolts) { | ||
24 | case 3001 ... 3600: /* SD_VOLTAGE_3_3V */ | ||
25 | case 2001 ... 3000: /* SD_VOLTAGE_3_0V */ | ||
26 | @@ -XXX,XX +XXX,XX @@ static void sd_ocr_powerup(void *opaque) | ||
27 | { | ||
28 | SDState *sd = opaque; | ||
29 | |||
30 | + trace_sdcard_powerup(); | ||
31 | /* Set powered up bit in OCR */ | ||
32 | assert(!(sd->ocr & OCR_POWER_UP)); | ||
33 | sd->ocr |= OCR_POWER_UP; | ||
34 | @@ -XXX,XX +XXX,XX @@ static void sd_reset(DeviceState *dev) | ||
35 | uint64_t size; | ||
36 | uint64_t sect; | ||
37 | |||
38 | + trace_sdcard_reset(); | ||
39 | if (sd->blk) { | ||
40 | blk_get_geometry(sd->blk, §); | ||
41 | } else { | ||
42 | @@ -XXX,XX +XXX,XX @@ static void sd_cardchange(void *opaque, bool load, Error **errp) | ||
43 | bool readonly = sd_get_readonly(sd); | ||
44 | |||
45 | if (inserted) { | ||
46 | + trace_sdcard_inserted(readonly); | ||
47 | sd_reset(dev); | ||
48 | + } else { | ||
49 | + trace_sdcard_ejected(); | ||
50 | } | ||
51 | |||
52 | /* The IRQ notification is for legacy non-QOM SD controller devices; | ||
53 | @@ -XXX,XX +XXX,XX @@ static void sd_erase(SDState *sd) | ||
54 | uint64_t erase_start = sd->erase_start; | ||
55 | uint64_t erase_end = sd->erase_end; | ||
56 | |||
57 | + trace_sdcard_erase(); | ||
58 | if (!sd->erase_start || !sd->erase_end) { | ||
59 | sd->card_status |= ERASE_SEQ_ERROR; | ||
60 | return; | ||
61 | @@ -XXX,XX +XXX,XX @@ static void sd_lock_command(SDState *sd) | ||
62 | else | ||
63 | pwd_len = 0; | ||
64 | |||
65 | + if (lock) { | ||
66 | + trace_sdcard_lock(); | ||
67 | + } else { | ||
68 | + trace_sdcard_unlock(); | ||
69 | + } | ||
70 | if (erase) { | ||
71 | if (!(sd->card_status & CARD_IS_LOCKED) || sd->blk_len > 1 || | ||
72 | set_pwd || clr_pwd || lock || sd->wp_switch || | ||
73 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, | ||
74 | case 16: /* CMD16: SET_BLOCKLEN */ | ||
75 | switch (sd->state) { | ||
76 | case sd_transfer_state: | ||
77 | - if (req.arg > (1 << HWBLOCK_SHIFT)) | ||
78 | + if (req.arg > (1 << HWBLOCK_SHIFT)) { | ||
79 | sd->card_status |= BLOCK_LEN_ERROR; | ||
80 | - else | ||
81 | + } else { | ||
82 | + trace_sdcard_set_blocklen(req.arg); | ||
83 | sd->blk_len = req.arg; | ||
84 | + } | ||
85 | |||
86 | return sd_r1; | ||
87 | |||
88 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_app_command(SDState *sd, | ||
89 | if ((req.arg & ACMD41_ENQUIRY_MASK) != 0) { | ||
90 | timer_del(sd->ocr_power_timer); | ||
91 | sd_ocr_powerup(sd); | ||
92 | - } else if (!timer_pending(sd->ocr_power_timer)) { | ||
93 | - timer_mod_ns(sd->ocr_power_timer, | ||
94 | - (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) | ||
95 | - + OCR_POWER_DELAY_NS)); | ||
96 | + } else { | ||
97 | + trace_sdcard_inquiry_cmd41(); | ||
98 | + if (!timer_pending(sd->ocr_power_timer)) { | ||
99 | + timer_mod_ns(sd->ocr_power_timer, | ||
100 | + (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) | ||
101 | + + OCR_POWER_DELAY_NS)); | ||
102 | + } | ||
103 | } | ||
104 | } | ||
105 | |||
106 | @@ -XXX,XX +XXX,XX @@ void sd_write_data(SDState *sd, uint8_t value) | ||
107 | if (sd->card_status & (ADDRESS_ERROR | WP_VIOLATION)) | ||
108 | return; | ||
109 | |||
110 | + trace_sdcard_write_data(sd->current_cmd, value); | ||
111 | switch (sd->current_cmd) { | ||
112 | case 24: /* CMD24: WRITE_SINGLE_BLOCK */ | ||
113 | sd->data[sd->data_offset ++] = value; | ||
114 | @@ -XXX,XX +XXX,XX @@ uint8_t sd_read_data(SDState *sd) | ||
115 | |||
116 | io_len = (sd->ocr & (1 << 30)) ? 512 : sd->blk_len; | ||
117 | |||
118 | + trace_sdcard_read_data(sd->current_cmd, io_len); | ||
119 | switch (sd->current_cmd) { | ||
120 | case 6: /* CMD6: SWITCH_FUNCTION */ | ||
121 | ret = sd->data[sd->data_offset ++]; | ||
122 | diff --git a/hw/sd/trace-events b/hw/sd/trace-events | ||
123 | index XXXXXXX..XXXXXXX 100644 | ||
124 | --- a/hw/sd/trace-events | ||
125 | +++ b/hw/sd/trace-events | ||
126 | @@ -XXX,XX +XXX,XX @@ sdhci_capareg(const char *desc, uint16_t val) "%s: %u" | ||
127 | sdcard_normal_command(uint8_t cmd, uint32_t arg, const char *state) "CMD%d arg 0x%08x (state %s)" | ||
128 | sdcard_app_command(uint8_t acmd, uint32_t arg) "ACMD%d arg 0x%08x" | ||
129 | sdcard_response(const char *rspdesc, int rsplen) "%s (sz:%d)" | ||
130 | +sdcard_powerup(void) "" | ||
131 | +sdcard_inquiry_cmd41(void) "" | ||
132 | +sdcard_set_enable(bool current_state, bool new_state) "%u -> %u" | ||
133 | +sdcard_reset(void) "" | ||
134 | +sdcard_set_blocklen(uint16_t length) "0x%04x" | ||
135 | +sdcard_inserted(bool readonly) "read_only: %u" | ||
136 | +sdcard_ejected(void) "" | ||
137 | +sdcard_erase(void) "" | ||
138 | +sdcard_lock(void) "" | ||
139 | +sdcard_unlock(void) "" | ||
140 | sdcard_read_block(uint64_t addr, uint32_t len) "addr 0x%" PRIx64 " size 0x%x" | ||
141 | sdcard_write_block(uint64_t addr, uint32_t len) "addr 0x%" PRIx64 " size 0x%x" | ||
142 | +sdcard_write_data(uint8_t cmd, uint8_t value) "CMD%02d value 0x%02x" | ||
143 | +sdcard_read_data(uint8_t cmd, int length) "CMD%02d len %d" | ||
144 | +sdcard_set_voltage(uint16_t millivolts) "%u mV" | ||
145 | |||
146 | # hw/sd/milkymist-memcard.c | ||
147 | milkymist_memcard_memory_read(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x" | ||
148 | -- | ||
149 | 2.16.1 | ||
150 | |||
151 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
2 | 1 | ||
3 | code is now easier to read. | ||
4 | |||
5 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
7 | Message-id: 20180215220540.6556-11-f4bug@amsat.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | hw/sd/sd.c | 3 ++- | ||
11 | 1 file changed, 2 insertions(+), 1 deletion(-) | ||
12 | |||
13 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/sd/sd.c | ||
16 | +++ b/hw/sd/sd.c | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | #include "hw/sd/sd.h" | ||
19 | #include "qapi/error.h" | ||
20 | #include "qemu/bitmap.h" | ||
21 | +#include "qemu/cutils.h" | ||
22 | #include "hw/qdev-properties.h" | ||
23 | #include "qemu/error-report.h" | ||
24 | #include "qemu/timer.h" | ||
25 | @@ -XXX,XX +XXX,XX @@ static void sd_set_csd(SDState *sd, uint64_t size) | ||
26 | uint32_t sectsize = (1 << (SECTOR_SHIFT + 1)) - 1; | ||
27 | uint32_t wpsize = (1 << (WPGROUP_SHIFT + 1)) - 1; | ||
28 | |||
29 | - if (size <= 0x40000000) { /* Standard Capacity SD */ | ||
30 | + if (size <= 1 * G_BYTE) { /* Standard Capacity SD */ | ||
31 | sd->csd[0] = 0x00; /* CSD structure */ | ||
32 | sd->csd[1] = 0x26; /* Data read access-time-1 */ | ||
33 | sd->csd[2] = 0x00; /* Data read access-time-2 */ | ||
34 | -- | ||
35 | 2.16.1 | ||
36 | |||
37 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
2 | 1 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
4 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
5 | Message-id: 20180215221325.7611-3-f4bug@amsat.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | hw/sd/sd.c | 3 +-- | ||
9 | 1 file changed, 1 insertion(+), 2 deletions(-) | ||
10 | |||
11 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/hw/sd/sd.c | ||
14 | +++ b/hw/sd/sd.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void sd_set_csd(SDState *sd, uint64_t size) | ||
16 | sd->csd[13] = 0x20 | /* Max. write data block length */ | ||
17 | ((HWBLOCK_SHIFT << 6) & 0xc0); | ||
18 | sd->csd[14] = 0x00; /* File format group */ | ||
19 | - sd->csd[15] = (sd_crc7(sd->csd, 15) << 1) | 1; | ||
20 | } else { /* SDHC */ | ||
21 | size /= 512 * 1024; | ||
22 | size -= 1; | ||
23 | @@ -XXX,XX +XXX,XX @@ static void sd_set_csd(SDState *sd, uint64_t size) | ||
24 | sd->csd[12] = 0x0a; | ||
25 | sd->csd[13] = 0x40; | ||
26 | sd->csd[14] = 0x00; | ||
27 | - sd->csd[15] = 0x00; | ||
28 | } | ||
29 | + sd->csd[15] = (sd_crc7(sd->csd, 15) << 1) | 1; | ||
30 | } | ||
31 | |||
32 | static void sd_set_rca(SDState *sd) | ||
33 | -- | ||
34 | 2.16.1 | ||
35 | |||
36 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
2 | 1 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
4 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
5 | Message-id: 20180215221325.7611-5-f4bug@amsat.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | hw/sd/sd.c | 9 ++++++--- | ||
9 | 1 file changed, 6 insertions(+), 3 deletions(-) | ||
10 | |||
11 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/hw/sd/sd.c | ||
14 | +++ b/hw/sd/sd.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void sd_ocr_powerup(void *opaque) | ||
16 | |||
17 | static void sd_set_scr(SDState *sd) | ||
18 | { | ||
19 | - sd->scr[0] = 0x00; /* SCR Structure */ | ||
20 | - sd->scr[1] = 0x2f; /* SD Security Support */ | ||
21 | - sd->scr[2] = 0x00; | ||
22 | + sd->scr[0] = (0 << 4) /* SCR version 1.0 */ | ||
23 | + | 0; /* Spec Versions 1.0 and 1.01 */ | ||
24 | + sd->scr[1] = (2 << 4) /* SDSC Card (Security Version 1.01) */ | ||
25 | + | 0b0101; /* 1-bit or 4-bit width bus modes */ | ||
26 | + sd->scr[2] = 0x00; /* Extended Security is not supported. */ | ||
27 | sd->scr[3] = 0x00; | ||
28 | + /* reserved for manufacturer usage */ | ||
29 | sd->scr[4] = 0x00; | ||
30 | sd->scr[5] = 0x00; | ||
31 | sd->scr[6] = 0x00; | ||
32 | -- | ||
33 | 2.16.1 | ||
34 | |||
35 | diff view generated by jsdifflib |