1 | target-arm queue: mostly just cleanup/minor stuff, but this does | 1 | target-arm queue. This has the "plumb txattrs through various |
---|---|---|---|
2 | include the raspi3 board model. | 2 | bits of exec.c" patches, and a collection of bug fixes from |
3 | various people. | ||
3 | 4 | ||
5 | thanks | ||
4 | -- PMM | 6 | -- PMM |
5 | 7 | ||
6 | The following changes since commit 9f9c53368b219a9115eddb39f0ff5ad19c977134: | ||
7 | 8 | ||
8 | Merge remote-tracking branch 'remotes/vivier/tags/m68k-for-2.12-pull-request' into staging (2018-02-15 10:14:11 +0000) | 9 | |
10 | The following changes since commit a3ac12fba028df90f7b3dbec924995c126c41022: | ||
11 | |||
12 | Merge remote-tracking branch 'remotes/ehabkost/tags/numa-next-pull-request' into staging (2018-05-31 11:12:36 +0100) | ||
9 | 13 | ||
10 | are available in the Git repository at: | 14 | are available in the Git repository at: |
11 | 15 | ||
12 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20180215 | 16 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20180531 |
13 | 17 | ||
14 | for you to fetch changes up to e545f0f9be1f9e60951017c1e6558216732cc14e: | 18 | for you to fetch changes up to 49d1dca0520ea71bc21867fab6647f474fcf857b: |
15 | 19 | ||
16 | target/arm: Implement v8M MSPLIM and PSPLIM registers (2018-02-15 13:48:11 +0000) | 20 | KVM: GIC: Fix memory leak due to calling kvm_init_irq_routing twice (2018-05-31 14:52:53 +0100) |
17 | 21 | ||
18 | ---------------------------------------------------------------- | 22 | ---------------------------------------------------------------- |
19 | target-arm queue: | 23 | target-arm queue: |
20 | * aspeed: code cleanup to use unimplemented_device | 24 | * target/arm: Honour FPCR.FZ in FRECPX |
21 | * add 'raspi3' RaspberryPi 3 machine model | 25 | * MAINTAINERS: Add entries for newer MPS2 boards and devices |
22 | * more SVE prep work | 26 | * hw/intc/arm_gicv3: Fix APxR<n> register dispatching |
23 | * v8M: add minor missing registers | 27 | * arm_gicv3_kvm: fix bug in writing zero bits back to the in-kernel |
24 | * v7M: fix bug where we weren't migrating v7m.other_sp | 28 | GIC state |
25 | * v7M: fix bugs in handling of interrupt registers for | 29 | * tcg: Fix helper function vs host abi for float16 |
26 | external interrupts beyond 32 | 30 | * arm: fix qemu crash on startup with -bios option |
31 | * arm: fix malloc type mismatch | ||
32 | * xlnx-zdma: Correct mem leaks and memset to zero on desc unaligned errors | ||
33 | * Correct CPACR reset value for v7 cores | ||
34 | * memory.h: Improve IOMMU related documentation | ||
35 | * exec: Plumb transaction attributes through various functions in | ||
36 | preparation for allowing IOMMUs to see them | ||
37 | * vmstate.h: Provide VMSTATE_BOOL_SUB_ARRAY | ||
38 | * ARM: ACPI: Fix use-after-free due to memory realloc | ||
39 | * KVM: GIC: Fix memory leak due to calling kvm_init_irq_routing twice | ||
27 | 40 | ||
28 | ---------------------------------------------------------------- | 41 | ---------------------------------------------------------------- |
29 | Pekka Enberg (3): | 42 | Francisco Iglesias (1): |
30 | bcm2836: Make CPU type configurable | 43 | xlnx-zdma: Correct mem leaks and memset to zero on desc unaligned errors |
31 | raspi: Raspberry Pi 3 support | ||
32 | raspi: Add "raspi3" machine type | ||
33 | 44 | ||
34 | Peter Maydell (11): | 45 | Igor Mammedov (1): |
35 | hw/intc/armv7m_nvic: Don't hardcode M profile ID registers in NVIC | 46 | arm: fix qemu crash on startup with -bios option |
36 | hw/intc/armv7m_nvic: Fix ICSR PENDNMISET/CLR handling | ||
37 | hw/intc/armv7m_nvic: Implement M profile cache maintenance ops | ||
38 | hw/intc/armv7m_nvic: Implement v8M CPPWR register | ||
39 | hw/intc/armv7m_nvic: Implement cache ID registers | ||
40 | hw/intc/armv7m_nvic: Implement SCR | ||
41 | target/arm: Implement writing to CONTROL_NS for v8M | ||
42 | hw/intc/armv7m_nvic: Fix byte-to-interrupt number conversions | ||
43 | target/arm: Add AIRCR to vmstate struct | ||
44 | target/arm: Migrate v7m.other_sp | ||
45 | target/arm: Implement v8M MSPLIM and PSPLIM registers | ||
46 | 47 | ||
47 | Philippe Mathieu-Daudé (2): | 48 | Jan Kiszka (1): |
48 | hw/arm/aspeed: directly map the serial device to the system address space | 49 | hw/intc/arm_gicv3: Fix APxR<n> register dispatching |
49 | hw/arm/aspeed: simplify using the 'unimplemented device' for aspeed_soc.io | ||
50 | 50 | ||
51 | Richard Henderson (5): | 51 | Paolo Bonzini (1): |
52 | target/arm: Remove ARM_CP_64BIT from ZCR_EL registers | 52 | arm: fix malloc type mismatch |
53 | target/arm: Enforce FP access to FPCR/FPSR | ||
54 | target/arm: Suppress TB end for FPCR/FPSR | ||
55 | target/arm: Enforce access to ZCR_EL at translation | ||
56 | target/arm: Handle SVE registers when using clear_vec_high | ||
57 | 53 | ||
58 | include/hw/arm/aspeed_soc.h | 1 - | 54 | Peter Maydell (17): |
59 | include/hw/arm/bcm2836.h | 1 + | 55 | target/arm: Honour FPCR.FZ in FRECPX |
60 | target/arm/cpu.h | 71 ++++++++++++----- | 56 | MAINTAINERS: Add entries for newer MPS2 boards and devices |
61 | target/arm/internals.h | 6 ++ | 57 | Correct CPACR reset value for v7 cores |
62 | hw/arm/aspeed_soc.c | 35 ++------- | 58 | memory.h: Improve IOMMU related documentation |
63 | hw/arm/bcm2836.c | 17 +++-- | 59 | Make tb_invalidate_phys_addr() take a MemTxAttrs argument |
64 | hw/arm/raspi.c | 57 +++++++++++--- | 60 | Make address_space_translate{, _cached}() take a MemTxAttrs argument |
65 | hw/intc/armv7m_nvic.c | 98 ++++++++++++++++++------ | 61 | Make address_space_map() take a MemTxAttrs argument |
66 | target/arm/cpu.c | 28 +++++++ | 62 | Make address_space_access_valid() take a MemTxAttrs argument |
67 | target/arm/helper.c | 84 +++++++++++++++----- | 63 | Make flatview_extend_translation() take a MemTxAttrs argument |
68 | target/arm/machine.c | 84 ++++++++++++++++++++ | 64 | Make memory_region_access_valid() take a MemTxAttrs argument |
69 | target/arm/translate-a64.c | 181 ++++++++++++++++++++------------------------ | 65 | Make MemoryRegion valid.accepts callback take a MemTxAttrs argument |
70 | 12 files changed, 452 insertions(+), 211 deletions(-) | 66 | Make flatview_access_valid() take a MemTxAttrs argument |
67 | Make flatview_translate() take a MemTxAttrs argument | ||
68 | Make address_space_get_iotlb_entry() take a MemTxAttrs argument | ||
69 | Make flatview_do_translate() take a MemTxAttrs argument | ||
70 | Make address_space_translate_iommu take a MemTxAttrs argument | ||
71 | vmstate.h: Provide VMSTATE_BOOL_SUB_ARRAY | ||
71 | 72 | ||
73 | Richard Henderson (1): | ||
74 | tcg: Fix helper function vs host abi for float16 | ||
75 | |||
76 | Shannon Zhao (3): | ||
77 | arm_gicv3_kvm: increase clroffset accordingly | ||
78 | ARM: ACPI: Fix use-after-free due to memory realloc | ||
79 | KVM: GIC: Fix memory leak due to calling kvm_init_irq_routing twice | ||
80 | |||
81 | include/exec/exec-all.h | 5 +- | ||
82 | include/exec/helper-head.h | 2 +- | ||
83 | include/exec/memory-internal.h | 3 +- | ||
84 | include/exec/memory.h | 128 +++++++++++++++++++++++++++++++++++------ | ||
85 | include/migration/vmstate.h | 3 + | ||
86 | include/sysemu/dma.h | 6 +- | ||
87 | accel/tcg/translate-all.c | 4 +- | ||
88 | exec.c | 95 ++++++++++++++++++------------ | ||
89 | hw/arm/boot.c | 18 +++--- | ||
90 | hw/arm/virt-acpi-build.c | 20 +++++-- | ||
91 | hw/dma/xlnx-zdma.c | 10 +++- | ||
92 | hw/hppa/dino.c | 3 +- | ||
93 | hw/intc/arm_gic_kvm.c | 1 - | ||
94 | hw/intc/arm_gicv3_cpuif.c | 12 ++-- | ||
95 | hw/intc/arm_gicv3_kvm.c | 2 +- | ||
96 | hw/nvram/fw_cfg.c | 12 ++-- | ||
97 | hw/s390x/s390-pci-inst.c | 3 +- | ||
98 | hw/scsi/esp.c | 3 +- | ||
99 | hw/vfio/common.c | 3 +- | ||
100 | hw/virtio/vhost.c | 3 +- | ||
101 | hw/xen/xen_pt_msi.c | 3 +- | ||
102 | memory.c | 12 ++-- | ||
103 | memory_ldst.inc.c | 18 +++--- | ||
104 | target/arm/gdbstub.c | 3 +- | ||
105 | target/arm/helper-a64.c | 41 +++++++------ | ||
106 | target/arm/helper.c | 90 ++++++++++++++++------------- | ||
107 | target/ppc/mmu-hash64.c | 3 +- | ||
108 | target/riscv/helper.c | 2 +- | ||
109 | target/s390x/diag.c | 6 +- | ||
110 | target/s390x/excp_helper.c | 3 +- | ||
111 | target/s390x/mmu_helper.c | 3 +- | ||
112 | target/s390x/sigp.c | 3 +- | ||
113 | target/xtensa/op_helper.c | 3 +- | ||
114 | MAINTAINERS | 9 ++- | ||
115 | 34 files changed, 353 insertions(+), 182 deletions(-) | ||
116 | diff view generated by jsdifflib |
1 | The v8M architecture includes hardware support for enforcing | 1 | The FRECPX instructions should (like most other floating point operations) |
---|---|---|---|
2 | stack pointer limits. We don't implement this behaviour yet, | 2 | honour the FPCR.FZ bit which specifies whether input denormals should |
3 | but provide the MSPLIM and PSPLIM stack pointer limit registers | 3 | be flushed to zero (or FZ16 for the half-precision version). |
4 | as reads-as-written, so that when we do implement the checks | 4 | We forgot to implement this, which doesn't affect the results (since |
5 | in future this won't break guest migration. | 5 | the calculation doesn't actually care about the mantissa bits) but did |
6 | mean we were failing to set the FPSR.IDC bit. | ||
6 | 7 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20180209165810.6668-12-peter.maydell@linaro.org | 10 | Message-id: 20180521172712.19930-1-peter.maydell@linaro.org |
10 | --- | 11 | --- |
11 | target/arm/cpu.h | 2 ++ | 12 | target/arm/helper-a64.c | 6 ++++++ |
12 | target/arm/helper.c | 46 ++++++++++++++++++++++++++++++++++++++++++++++ | 13 | 1 file changed, 6 insertions(+) |
13 | target/arm/machine.c | 21 +++++++++++++++++++++ | ||
14 | 3 files changed, 69 insertions(+) | ||
15 | 14 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 15 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c |
17 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 17 | --- a/target/arm/helper-a64.c |
19 | +++ b/target/arm/cpu.h | 18 | +++ b/target/arm/helper-a64.c |
20 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 19 | @@ -XXX,XX +XXX,XX @@ float16 HELPER(frecpx_f16)(float16 a, void *fpstp) |
21 | uint32_t secure; /* Is CPU in Secure state? (not guest visible) */ | 20 | return nan; |
22 | uint32_t csselr[M_REG_NUM_BANKS]; | ||
23 | uint32_t scr[M_REG_NUM_BANKS]; | ||
24 | + uint32_t msplim[M_REG_NUM_BANKS]; | ||
25 | + uint32_t psplim[M_REG_NUM_BANKS]; | ||
26 | } v7m; | ||
27 | |||
28 | /* Information associated with an exception about to be taken: | ||
29 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/target/arm/helper.c | ||
32 | +++ b/target/arm/helper.c | ||
33 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) | ||
34 | return 0; | ||
35 | } | ||
36 | return env->v7m.other_ss_psp; | ||
37 | + case 0x8a: /* MSPLIM_NS */ | ||
38 | + if (!env->v7m.secure) { | ||
39 | + return 0; | ||
40 | + } | ||
41 | + return env->v7m.msplim[M_REG_NS]; | ||
42 | + case 0x8b: /* PSPLIM_NS */ | ||
43 | + if (!env->v7m.secure) { | ||
44 | + return 0; | ||
45 | + } | ||
46 | + return env->v7m.psplim[M_REG_NS]; | ||
47 | case 0x90: /* PRIMASK_NS */ | ||
48 | if (!env->v7m.secure) { | ||
49 | return 0; | ||
50 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) | ||
51 | return v7m_using_psp(env) ? env->v7m.other_sp : env->regs[13]; | ||
52 | case 9: /* PSP */ | ||
53 | return v7m_using_psp(env) ? env->regs[13] : env->v7m.other_sp; | ||
54 | + case 10: /* MSPLIM */ | ||
55 | + if (!arm_feature(env, ARM_FEATURE_V8)) { | ||
56 | + goto bad_reg; | ||
57 | + } | ||
58 | + return env->v7m.msplim[env->v7m.secure]; | ||
59 | + case 11: /* PSPLIM */ | ||
60 | + if (!arm_feature(env, ARM_FEATURE_V8)) { | ||
61 | + goto bad_reg; | ||
62 | + } | ||
63 | + return env->v7m.psplim[env->v7m.secure]; | ||
64 | case 16: /* PRIMASK */ | ||
65 | return env->v7m.primask[env->v7m.secure]; | ||
66 | case 17: /* BASEPRI */ | ||
67 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) | ||
68 | case 19: /* FAULTMASK */ | ||
69 | return env->v7m.faultmask[env->v7m.secure]; | ||
70 | default: | ||
71 | + bad_reg: | ||
72 | qemu_log_mask(LOG_GUEST_ERROR, "Attempt to read unknown special" | ||
73 | " register %d\n", reg); | ||
74 | return 0; | ||
75 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | ||
76 | } | ||
77 | env->v7m.other_ss_psp = val; | ||
78 | return; | ||
79 | + case 0x8a: /* MSPLIM_NS */ | ||
80 | + if (!env->v7m.secure) { | ||
81 | + return; | ||
82 | + } | ||
83 | + env->v7m.msplim[M_REG_NS] = val & ~7; | ||
84 | + return; | ||
85 | + case 0x8b: /* PSPLIM_NS */ | ||
86 | + if (!env->v7m.secure) { | ||
87 | + return; | ||
88 | + } | ||
89 | + env->v7m.psplim[M_REG_NS] = val & ~7; | ||
90 | + return; | ||
91 | case 0x90: /* PRIMASK_NS */ | ||
92 | if (!env->v7m.secure) { | ||
93 | return; | ||
94 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | ||
95 | env->v7m.other_sp = val; | ||
96 | } | ||
97 | break; | ||
98 | + case 10: /* MSPLIM */ | ||
99 | + if (!arm_feature(env, ARM_FEATURE_V8)) { | ||
100 | + goto bad_reg; | ||
101 | + } | ||
102 | + env->v7m.msplim[env->v7m.secure] = val & ~7; | ||
103 | + break; | ||
104 | + case 11: /* PSPLIM */ | ||
105 | + if (!arm_feature(env, ARM_FEATURE_V8)) { | ||
106 | + goto bad_reg; | ||
107 | + } | ||
108 | + env->v7m.psplim[env->v7m.secure] = val & ~7; | ||
109 | + break; | ||
110 | case 16: /* PRIMASK */ | ||
111 | env->v7m.primask[env->v7m.secure] = val & 1; | ||
112 | break; | ||
113 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | ||
114 | env->v7m.control[env->v7m.secure] |= val & R_V7M_CONTROL_NPRIV_MASK; | ||
115 | break; | ||
116 | default: | ||
117 | + bad_reg: | ||
118 | qemu_log_mask(LOG_GUEST_ERROR, "Attempt to write unknown special" | ||
119 | " register %d\n", reg); | ||
120 | return; | ||
121 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
122 | index XXXXXXX..XXXXXXX 100644 | ||
123 | --- a/target/arm/machine.c | ||
124 | +++ b/target/arm/machine.c | ||
125 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_other_sp = { | ||
126 | } | 21 | } |
127 | }; | 22 | |
128 | 23 | + a = float16_squash_input_denormal(a, fpst); | |
129 | +static bool m_v8m_needed(void *opaque) | ||
130 | +{ | ||
131 | + ARMCPU *cpu = opaque; | ||
132 | + CPUARMState *env = &cpu->env; | ||
133 | + | 24 | + |
134 | + return arm_feature(env, ARM_FEATURE_M) && arm_feature(env, ARM_FEATURE_V8); | 25 | val16 = float16_val(a); |
135 | +} | 26 | sbit = 0x8000 & val16; |
27 | exp = extract32(val16, 10, 5); | ||
28 | @@ -XXX,XX +XXX,XX @@ float32 HELPER(frecpx_f32)(float32 a, void *fpstp) | ||
29 | return nan; | ||
30 | } | ||
31 | |||
32 | + a = float32_squash_input_denormal(a, fpst); | ||
136 | + | 33 | + |
137 | +static const VMStateDescription vmstate_m_v8m = { | 34 | val32 = float32_val(a); |
138 | + .name = "cpu/m/v8m", | 35 | sbit = 0x80000000ULL & val32; |
139 | + .version_id = 1, | 36 | exp = extract32(val32, 23, 8); |
140 | + .minimum_version_id = 1, | 37 | @@ -XXX,XX +XXX,XX @@ float64 HELPER(frecpx_f64)(float64 a, void *fpstp) |
141 | + .needed = m_v8m_needed, | 38 | return nan; |
142 | + .fields = (VMStateField[]) { | 39 | } |
143 | + VMSTATE_UINT32_ARRAY(env.v7m.msplim, ARMCPU, M_REG_NUM_BANKS), | 40 | |
144 | + VMSTATE_UINT32_ARRAY(env.v7m.psplim, ARMCPU, M_REG_NUM_BANKS), | 41 | + a = float64_squash_input_denormal(a, fpst); |
145 | + VMSTATE_END_OF_LIST() | ||
146 | + } | ||
147 | +}; | ||
148 | + | 42 | + |
149 | static const VMStateDescription vmstate_m = { | 43 | val64 = float64_val(a); |
150 | .name = "cpu/m", | 44 | sbit = 0x8000000000000000ULL & val64; |
151 | .version_id = 4, | 45 | exp = extract64(float64_val(a), 52, 11); |
152 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = { | ||
153 | &vmstate_m_csselr, | ||
154 | &vmstate_m_scr, | ||
155 | &vmstate_m_other_sp, | ||
156 | + &vmstate_m_v8m, | ||
157 | NULL | ||
158 | } | ||
159 | }; | ||
160 | -- | 46 | -- |
161 | 2.16.1 | 47 | 2.17.1 |
162 | 48 | ||
163 | 49 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Add entries to MAINTAINERS to cover the newer MPS2 boards and | ||
2 | the new devices they use. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20180518153157.14899-1-peter.maydell@linaro.org | ||
6 | --- | ||
7 | MAINTAINERS | 9 +++++++-- | ||
8 | 1 file changed, 7 insertions(+), 2 deletions(-) | ||
9 | |||
10 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
11 | index XXXXXXX..XXXXXXX 100644 | ||
12 | --- a/MAINTAINERS | ||
13 | +++ b/MAINTAINERS | ||
14 | @@ -XXX,XX +XXX,XX @@ F: hw/timer/cmsdk-apb-timer.c | ||
15 | F: include/hw/timer/cmsdk-apb-timer.h | ||
16 | F: hw/char/cmsdk-apb-uart.c | ||
17 | F: include/hw/char/cmsdk-apb-uart.h | ||
18 | +F: hw/misc/tz-ppc.c | ||
19 | +F: include/hw/misc/tz-ppc.h | ||
20 | |||
21 | ARM cores | ||
22 | M: Peter Maydell <peter.maydell@linaro.org> | ||
23 | @@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org> | ||
24 | L: qemu-arm@nongnu.org | ||
25 | S: Maintained | ||
26 | F: hw/arm/mps2.c | ||
27 | -F: hw/misc/mps2-scc.c | ||
28 | -F: include/hw/misc/mps2-scc.h | ||
29 | +F: hw/arm/mps2-tz.c | ||
30 | +F: hw/misc/mps2-*.c | ||
31 | +F: include/hw/misc/mps2-*.h | ||
32 | +F: hw/arm/iotkit.c | ||
33 | +F: include/hw/arm/iotkit.h | ||
34 | |||
35 | Musicpal | ||
36 | M: Jan Kiszka <jan.kiszka@web.de> | ||
37 | -- | ||
38 | 2.17.1 | ||
39 | |||
40 | diff view generated by jsdifflib |
1 | From: Pekka Enberg <penberg@iki.fi> | 1 | From: Jan Kiszka <jan.kiszka@siemens.com> |
---|---|---|---|
2 | 2 | ||
3 | This patch adds Raspberry Pi 3 support to hw/arm/raspi.c. The | 3 | There was a nasty flip in identifying which register group an access is |
4 | differences to Pi 2 are: | 4 | targeting. The issue caused spuriously raised priorities of the guest |
5 | when handing CPUs over in the Jailhouse hypervisor. | ||
5 | 6 | ||
6 | - Firmware address | 7 | Cc: qemu-stable@nongnu.org |
7 | - Board ID | 8 | Signed-off-by: Jan Kiszka <jan.kiszka@siemens.com> |
8 | - Board revision | 9 | Message-id: 28b927d3-da58-bce4-cc13-bfec7f9b1cb9@siemens.com |
9 | |||
10 | The CPU is different too, but that's going to be configured as part of | ||
11 | the machine default CPU when we introduce a new machine type. | ||
12 | |||
13 | The patch was written from scratch by me but the logic is similar to | ||
14 | Zoltán Baldaszti's previous work, which I used as a reference (with | ||
15 | permission from the author): | ||
16 | |||
17 | https://github.com/bztsrc/qemu-raspi3 | ||
18 | |||
19 | Signed-off-by: Pekka Enberg <penberg@iki.fi> | ||
20 | [PMM: fixed trailing whitespace on one line] | ||
21 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
22 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
23 | --- | 12 | --- |
24 | hw/arm/raspi.c | 31 +++++++++++++++++++++---------- | 13 | hw/intc/arm_gicv3_cpuif.c | 12 ++++++------ |
25 | 1 file changed, 21 insertions(+), 10 deletions(-) | 14 | 1 file changed, 6 insertions(+), 6 deletions(-) |
26 | 15 | ||
27 | diff --git a/hw/arm/raspi.c b/hw/arm/raspi.c | 16 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c |
28 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/hw/arm/raspi.c | 18 | --- a/hw/intc/arm_gicv3_cpuif.c |
30 | +++ b/hw/arm/raspi.c | 19 | +++ b/hw/intc/arm_gicv3_cpuif.c |
31 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ static uint64_t icv_ap_read(CPUARMState *env, const ARMCPRegInfo *ri) |
32 | * Rasperry Pi 2 emulation Copyright (c) 2015, Microsoft | ||
33 | * Written by Andrew Baumann | ||
34 | * | ||
35 | + * Raspberry Pi 3 emulation Copyright (c) 2018 Zoltán Baldaszti | ||
36 | + * Upstream code cleanup (c) 2018 Pekka Enberg | ||
37 | + * | ||
38 | * This code is licensed under the GNU GPLv2 and later. | ||
39 | */ | ||
40 | |||
41 | @@ -XXX,XX +XXX,XX @@ | ||
42 | #define SMPBOOT_ADDR 0x300 /* this should leave enough space for ATAGS */ | ||
43 | #define MVBAR_ADDR 0x400 /* secure vectors */ | ||
44 | #define BOARDSETUP_ADDR (MVBAR_ADDR + 0x20) /* board setup code */ | ||
45 | -#define FIRMWARE_ADDR 0x8000 /* Pi loads kernel.img here by default */ | ||
46 | +#define FIRMWARE_ADDR_2 0x8000 /* Pi 2 loads kernel.img here by default */ | ||
47 | +#define FIRMWARE_ADDR_3 0x80000 /* Pi 3 loads kernel.img here by default */ | ||
48 | |||
49 | /* Table of Linux board IDs for different Pi versions */ | ||
50 | -static const int raspi_boardid[] = {[1] = 0xc42, [2] = 0xc43}; | ||
51 | +static const int raspi_boardid[] = {[1] = 0xc42, [2] = 0xc43, [3] = 0xc44}; | ||
52 | |||
53 | typedef struct RasPiState { | ||
54 | BCM2836State soc; | ||
55 | @@ -XXX,XX +XXX,XX @@ static void setup_boot(MachineState *machine, int version, size_t ram_size) | ||
56 | binfo.secure_board_setup = true; | ||
57 | binfo.secure_boot = true; | ||
58 | |||
59 | - /* Pi2 requires SMP setup */ | ||
60 | - if (version == 2) { | ||
61 | + /* Pi2 and Pi3 requires SMP setup */ | ||
62 | + if (version >= 2) { | ||
63 | binfo.smp_loader_start = SMPBOOT_ADDR; | ||
64 | binfo.write_secondary_boot = write_smpboot; | ||
65 | binfo.secondary_cpu_reset_hook = reset_secondary; | ||
66 | @@ -XXX,XX +XXX,XX @@ static void setup_boot(MachineState *machine, int version, size_t ram_size) | ||
67 | * the normal Linux boot process | ||
68 | */ | ||
69 | if (machine->firmware) { | ||
70 | + hwaddr firmware_addr = version == 3 ? FIRMWARE_ADDR_3 : FIRMWARE_ADDR_2; | ||
71 | /* load the firmware image (typically kernel.img) */ | ||
72 | - r = load_image_targphys(machine->firmware, FIRMWARE_ADDR, | ||
73 | - ram_size - FIRMWARE_ADDR); | ||
74 | + r = load_image_targphys(machine->firmware, firmware_addr, | ||
75 | + ram_size - firmware_addr); | ||
76 | if (r < 0) { | ||
77 | error_report("Failed to load firmware from %s", machine->firmware); | ||
78 | exit(1); | ||
79 | } | ||
80 | |||
81 | - binfo.entry = FIRMWARE_ADDR; | ||
82 | + binfo.entry = firmware_addr; | ||
83 | binfo.firmware_loaded = true; | ||
84 | } else { | ||
85 | binfo.kernel_filename = machine->kernel_filename; | ||
86 | @@ -XXX,XX +XXX,XX @@ static void setup_boot(MachineState *machine, int version, size_t ram_size) | ||
87 | arm_load_kernel(ARM_CPU(first_cpu), &binfo); | ||
88 | } | ||
89 | |||
90 | -static void raspi2_init(MachineState *machine) | ||
91 | +static void raspi_init(MachineState *machine, int version) | ||
92 | { | 21 | { |
93 | RasPiState *s = g_new0(RasPiState, 1); | 22 | GICv3CPUState *cs = icc_cs_from_env(env); |
94 | uint32_t vcram_size; | 23 | int regno = ri->opc2 & 3; |
95 | @@ -XXX,XX +XXX,XX @@ static void raspi2_init(MachineState *machine) | 24 | - int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1NS; |
96 | &error_abort); | 25 | + int grp = (ri->crm & 1) ? GICV3_G1NS : GICV3_G0; |
97 | object_property_set_int(OBJECT(&s->soc), smp_cpus, "enabled-cpus", | 26 | uint64_t value = cs->ich_apr[grp][regno]; |
98 | &error_abort); | 27 | |
99 | - object_property_set_int(OBJECT(&s->soc), 0xa21041, "board-rev", | 28 | trace_gicv3_icv_ap_read(ri->crm & 1, regno, gicv3_redist_affid(cs), value); |
100 | + int board_rev = version == 3 ? 0xa02082 : 0xa21041; | 29 | @@ -XXX,XX +XXX,XX @@ static void icv_ap_write(CPUARMState *env, const ARMCPRegInfo *ri, |
101 | + object_property_set_int(OBJECT(&s->soc), board_rev, "board-rev", | 30 | { |
102 | &error_abort); | 31 | GICv3CPUState *cs = icc_cs_from_env(env); |
103 | object_property_set_bool(OBJECT(&s->soc), true, "realized", &error_abort); | 32 | int regno = ri->opc2 & 3; |
104 | 33 | - int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1NS; | |
105 | @@ -XXX,XX +XXX,XX @@ static void raspi2_init(MachineState *machine) | 34 | + int grp = (ri->crm & 1) ? GICV3_G1NS : GICV3_G0; |
106 | 35 | ||
107 | vcram_size = object_property_get_uint(OBJECT(&s->soc), "vcram-size", | 36 | trace_gicv3_icv_ap_write(ri->crm & 1, regno, gicv3_redist_affid(cs), value); |
108 | &error_abort); | 37 | |
109 | - setup_boot(machine, 2, machine->ram_size - vcram_size); | 38 | @@ -XXX,XX +XXX,XX @@ static uint64_t icc_ap_read(CPUARMState *env, const ARMCPRegInfo *ri) |
110 | + setup_boot(machine, version, machine->ram_size - vcram_size); | 39 | uint64_t value; |
111 | +} | 40 | |
112 | + | 41 | int regno = ri->opc2 & 3; |
113 | +static void raspi2_init(MachineState *machine) | 42 | - int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1; |
114 | +{ | 43 | + int grp = (ri->crm & 1) ? GICV3_G1 : GICV3_G0; |
115 | + raspi_init(machine, 2); | 44 | |
116 | } | 45 | if (icv_access(env, grp == GICV3_G0 ? HCR_FMO : HCR_IMO)) { |
117 | 46 | return icv_ap_read(env, ri); | |
118 | static void raspi2_machine_init(MachineClass *mc) | 47 | @@ -XXX,XX +XXX,XX @@ static void icc_ap_write(CPUARMState *env, const ARMCPRegInfo *ri, |
48 | GICv3CPUState *cs = icc_cs_from_env(env); | ||
49 | |||
50 | int regno = ri->opc2 & 3; | ||
51 | - int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1; | ||
52 | + int grp = (ri->crm & 1) ? GICV3_G1 : GICV3_G0; | ||
53 | |||
54 | if (icv_access(env, grp == GICV3_G0 ? HCR_FMO : HCR_IMO)) { | ||
55 | icv_ap_write(env, ri, value); | ||
56 | @@ -XXX,XX +XXX,XX @@ static uint64_t ich_ap_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
57 | { | ||
58 | GICv3CPUState *cs = icc_cs_from_env(env); | ||
59 | int regno = ri->opc2 & 3; | ||
60 | - int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1NS; | ||
61 | + int grp = (ri->crm & 1) ? GICV3_G1NS : GICV3_G0; | ||
62 | uint64_t value; | ||
63 | |||
64 | value = cs->ich_apr[grp][regno]; | ||
65 | @@ -XXX,XX +XXX,XX @@ static void ich_ap_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
66 | { | ||
67 | GICv3CPUState *cs = icc_cs_from_env(env); | ||
68 | int regno = ri->opc2 & 3; | ||
69 | - int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1NS; | ||
70 | + int grp = (ri->crm & 1) ? GICV3_G1NS : GICV3_G0; | ||
71 | |||
72 | trace_gicv3_ich_ap_write(ri->crm & 1, regno, gicv3_redist_affid(cs), value); | ||
73 | |||
119 | -- | 74 | -- |
120 | 2.16.1 | 75 | 2.17.1 |
121 | 76 | ||
122 | 77 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Shannon Zhao <zhaoshenglong@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | Nothing in either register affects the TB. | 3 | It forgot to increase clroffset during the loop. So it only clear the |
4 | first 4 bytes. | ||
4 | 5 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Fixes: 367b9f527becdd20ddf116e17a3c0c2bbc486920 |
6 | Message-id: 20180211205848.4568-4-richard.henderson@linaro.org | 7 | Cc: qemu-stable@nongnu.org |
8 | Signed-off-by: Shannon Zhao <zhaoshenglong@huawei.com> | ||
9 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
10 | Message-id: 1527047633-12368-1-git-send-email-zhaoshenglong@huawei.com | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 13 | --- |
10 | target/arm/helper.c | 4 ++-- | 14 | hw/intc/arm_gicv3_kvm.c | 1 + |
11 | 1 file changed, 2 insertions(+), 2 deletions(-) | 15 | 1 file changed, 1 insertion(+) |
12 | 16 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 17 | diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c |
14 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 19 | --- a/hw/intc/arm_gicv3_kvm.c |
16 | +++ b/target/arm/helper.c | 20 | +++ b/hw/intc/arm_gicv3_kvm.c |
17 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | 21 | @@ -XXX,XX +XXX,XX @@ static void kvm_dist_putbmp(GICv3State *s, uint32_t offset, |
18 | .writefn = aa64_daif_write, .resetfn = arm_cp_reset_ignore }, | 22 | if (clroffset != 0) { |
19 | { .name = "FPCR", .state = ARM_CP_STATE_AA64, | 23 | reg = 0; |
20 | .opc0 = 3, .opc1 = 3, .opc2 = 0, .crn = 4, .crm = 4, | 24 | kvm_gicd_access(s, clroffset, ®, true); |
21 | - .access = PL0_RW, .type = ARM_CP_FPU, | 25 | + clroffset += 4; |
22 | + .access = PL0_RW, .type = ARM_CP_FPU | ARM_CP_SUPPRESS_TB_END, | 26 | } |
23 | .readfn = aa64_fpcr_read, .writefn = aa64_fpcr_write }, | 27 | reg = *gic_bmp_ptr32(bmp, irq); |
24 | { .name = "FPSR", .state = ARM_CP_STATE_AA64, | 28 | kvm_gicd_access(s, offset, ®, true); |
25 | .opc0 = 3, .opc1 = 3, .opc2 = 1, .crn = 4, .crm = 4, | ||
26 | - .access = PL0_RW, .type = ARM_CP_FPU, | ||
27 | + .access = PL0_RW, .type = ARM_CP_FPU | ARM_CP_SUPPRESS_TB_END, | ||
28 | .readfn = aa64_fpsr_read, .writefn = aa64_fpsr_write }, | ||
29 | { .name = "DCZID_EL0", .state = ARM_CP_STATE_AA64, | ||
30 | .opc0 = 3, .opc1 = 3, .opc2 = 7, .crn = 0, .crm = 0, | ||
31 | -- | 29 | -- |
32 | 2.16.1 | 30 | 2.17.1 |
33 | 31 | ||
34 | 32 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Because they are ARM_CP_STATE_AA64, ARM_CP_64BIT is implied. | 3 | Depending on the host abi, float16, aka uint16_t, values are |
4 | 4 | passed and returned either zero-extended in the host register | |
5 | or with garbage at the top of the host register. | ||
6 | |||
7 | The tcg code generator has so far been assuming garbage, as that | ||
8 | matches the x86 abi, but this is incorrect for other host abis. | ||
9 | Further, target/arm has so far been assuming zero-extended results, | ||
10 | so that it may store the 16-bit value into a 32-bit slot with the | ||
11 | high 16-bits already clear. | ||
12 | |||
13 | Rectify both problems by mapping "f16" in the helper definition | ||
14 | to uint32_t instead of (a typedef for) uint16_t. This forces | ||
15 | the host compiler to assume garbage in the upper 16 bits on input | ||
16 | and to zero-extend the result on output. | ||
17 | |||
18 | Cc: qemu-stable@nongnu.org | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 19 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20180211205848.4568-2-richard.henderson@linaro.org | 20 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
21 | Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
22 | Message-id: 20180522175629.24932-1-richard.henderson@linaro.org | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 23 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 25 | --- |
10 | target/arm/helper.c | 8 ++++---- | 26 | include/exec/helper-head.h | 2 +- |
11 | 1 file changed, 4 insertions(+), 4 deletions(-) | 27 | target/arm/helper-a64.c | 35 +++++++++-------- |
12 | 28 | target/arm/helper.c | 80 +++++++++++++++++++------------------- | |
29 | 3 files changed, 59 insertions(+), 58 deletions(-) | ||
30 | |||
31 | diff --git a/include/exec/helper-head.h b/include/exec/helper-head.h | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/include/exec/helper-head.h | ||
34 | +++ b/include/exec/helper-head.h | ||
35 | @@ -XXX,XX +XXX,XX @@ | ||
36 | #define dh_ctype_int int | ||
37 | #define dh_ctype_i64 uint64_t | ||
38 | #define dh_ctype_s64 int64_t | ||
39 | -#define dh_ctype_f16 float16 | ||
40 | +#define dh_ctype_f16 uint32_t | ||
41 | #define dh_ctype_f32 float32 | ||
42 | #define dh_ctype_f64 float64 | ||
43 | #define dh_ctype_ptr void * | ||
44 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/target/arm/helper-a64.c | ||
47 | +++ b/target/arm/helper-a64.c | ||
48 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t float_rel_to_flags(int res) | ||
49 | return flags; | ||
50 | } | ||
51 | |||
52 | -uint64_t HELPER(vfp_cmph_a64)(float16 x, float16 y, void *fp_status) | ||
53 | +uint64_t HELPER(vfp_cmph_a64)(uint32_t x, uint32_t y, void *fp_status) | ||
54 | { | ||
55 | return float_rel_to_flags(float16_compare_quiet(x, y, fp_status)); | ||
56 | } | ||
57 | |||
58 | -uint64_t HELPER(vfp_cmpeh_a64)(float16 x, float16 y, void *fp_status) | ||
59 | +uint64_t HELPER(vfp_cmpeh_a64)(uint32_t x, uint32_t y, void *fp_status) | ||
60 | { | ||
61 | return float_rel_to_flags(float16_compare(x, y, fp_status)); | ||
62 | } | ||
63 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(neon_cgt_f64)(float64 a, float64 b, void *fpstp) | ||
64 | #define float64_three make_float64(0x4008000000000000ULL) | ||
65 | #define float64_one_point_five make_float64(0x3FF8000000000000ULL) | ||
66 | |||
67 | -float16 HELPER(recpsf_f16)(float16 a, float16 b, void *fpstp) | ||
68 | +uint32_t HELPER(recpsf_f16)(uint32_t a, uint32_t b, void *fpstp) | ||
69 | { | ||
70 | float_status *fpst = fpstp; | ||
71 | |||
72 | @@ -XXX,XX +XXX,XX @@ float64 HELPER(recpsf_f64)(float64 a, float64 b, void *fpstp) | ||
73 | return float64_muladd(a, b, float64_two, 0, fpst); | ||
74 | } | ||
75 | |||
76 | -float16 HELPER(rsqrtsf_f16)(float16 a, float16 b, void *fpstp) | ||
77 | +uint32_t HELPER(rsqrtsf_f16)(uint32_t a, uint32_t b, void *fpstp) | ||
78 | { | ||
79 | float_status *fpst = fpstp; | ||
80 | |||
81 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(neon_addlp_u16)(uint64_t a) | ||
82 | } | ||
83 | |||
84 | /* Floating-point reciprocal exponent - see FPRecpX in ARM ARM */ | ||
85 | -float16 HELPER(frecpx_f16)(float16 a, void *fpstp) | ||
86 | +uint32_t HELPER(frecpx_f16)(uint32_t a, void *fpstp) | ||
87 | { | ||
88 | float_status *fpst = fpstp; | ||
89 | uint16_t val16, sbit; | ||
90 | @@ -XXX,XX +XXX,XX @@ void HELPER(casp_be_parallel)(CPUARMState *env, uint32_t rs, uint64_t addr, | ||
91 | #define ADVSIMD_HELPER(name, suffix) HELPER(glue(glue(advsimd_, name), suffix)) | ||
92 | |||
93 | #define ADVSIMD_HALFOP(name) \ | ||
94 | -float16 ADVSIMD_HELPER(name, h)(float16 a, float16 b, void *fpstp) \ | ||
95 | +uint32_t ADVSIMD_HELPER(name, h)(uint32_t a, uint32_t b, void *fpstp) \ | ||
96 | { \ | ||
97 | float_status *fpst = fpstp; \ | ||
98 | return float16_ ## name(a, b, fpst); \ | ||
99 | @@ -XXX,XX +XXX,XX @@ ADVSIMD_HALFOP(mulx) | ||
100 | ADVSIMD_TWOHALFOP(mulx) | ||
101 | |||
102 | /* fused multiply-accumulate */ | ||
103 | -float16 HELPER(advsimd_muladdh)(float16 a, float16 b, float16 c, void *fpstp) | ||
104 | +uint32_t HELPER(advsimd_muladdh)(uint32_t a, uint32_t b, uint32_t c, | ||
105 | + void *fpstp) | ||
106 | { | ||
107 | float_status *fpst = fpstp; | ||
108 | return float16_muladd(a, b, c, 0, fpst); | ||
109 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_muladd2h)(uint32_t two_a, uint32_t two_b, | ||
110 | |||
111 | #define ADVSIMD_CMPRES(test) (test) ? 0xffff : 0 | ||
112 | |||
113 | -uint32_t HELPER(advsimd_ceq_f16)(float16 a, float16 b, void *fpstp) | ||
114 | +uint32_t HELPER(advsimd_ceq_f16)(uint32_t a, uint32_t b, void *fpstp) | ||
115 | { | ||
116 | float_status *fpst = fpstp; | ||
117 | int compare = float16_compare_quiet(a, b, fpst); | ||
118 | return ADVSIMD_CMPRES(compare == float_relation_equal); | ||
119 | } | ||
120 | |||
121 | -uint32_t HELPER(advsimd_cge_f16)(float16 a, float16 b, void *fpstp) | ||
122 | +uint32_t HELPER(advsimd_cge_f16)(uint32_t a, uint32_t b, void *fpstp) | ||
123 | { | ||
124 | float_status *fpst = fpstp; | ||
125 | int compare = float16_compare(a, b, fpst); | ||
126 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_cge_f16)(float16 a, float16 b, void *fpstp) | ||
127 | compare == float_relation_equal); | ||
128 | } | ||
129 | |||
130 | -uint32_t HELPER(advsimd_cgt_f16)(float16 a, float16 b, void *fpstp) | ||
131 | +uint32_t HELPER(advsimd_cgt_f16)(uint32_t a, uint32_t b, void *fpstp) | ||
132 | { | ||
133 | float_status *fpst = fpstp; | ||
134 | int compare = float16_compare(a, b, fpst); | ||
135 | return ADVSIMD_CMPRES(compare == float_relation_greater); | ||
136 | } | ||
137 | |||
138 | -uint32_t HELPER(advsimd_acge_f16)(float16 a, float16 b, void *fpstp) | ||
139 | +uint32_t HELPER(advsimd_acge_f16)(uint32_t a, uint32_t b, void *fpstp) | ||
140 | { | ||
141 | float_status *fpst = fpstp; | ||
142 | float16 f0 = float16_abs(a); | ||
143 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_acge_f16)(float16 a, float16 b, void *fpstp) | ||
144 | compare == float_relation_equal); | ||
145 | } | ||
146 | |||
147 | -uint32_t HELPER(advsimd_acgt_f16)(float16 a, float16 b, void *fpstp) | ||
148 | +uint32_t HELPER(advsimd_acgt_f16)(uint32_t a, uint32_t b, void *fpstp) | ||
149 | { | ||
150 | float_status *fpst = fpstp; | ||
151 | float16 f0 = float16_abs(a); | ||
152 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_acgt_f16)(float16 a, float16 b, void *fpstp) | ||
153 | } | ||
154 | |||
155 | /* round to integral */ | ||
156 | -float16 HELPER(advsimd_rinth_exact)(float16 x, void *fp_status) | ||
157 | +uint32_t HELPER(advsimd_rinth_exact)(uint32_t x, void *fp_status) | ||
158 | { | ||
159 | return float16_round_to_int(x, fp_status); | ||
160 | } | ||
161 | |||
162 | -float16 HELPER(advsimd_rinth)(float16 x, void *fp_status) | ||
163 | +uint32_t HELPER(advsimd_rinth)(uint32_t x, void *fp_status) | ||
164 | { | ||
165 | int old_flags = get_float_exception_flags(fp_status), new_flags; | ||
166 | float16 ret; | ||
167 | @@ -XXX,XX +XXX,XX @@ float16 HELPER(advsimd_rinth)(float16 x, void *fp_status) | ||
168 | * setting the mode appropriately before calling the helper. | ||
169 | */ | ||
170 | |||
171 | -uint32_t HELPER(advsimd_f16tosinth)(float16 a, void *fpstp) | ||
172 | +uint32_t HELPER(advsimd_f16tosinth)(uint32_t a, void *fpstp) | ||
173 | { | ||
174 | float_status *fpst = fpstp; | ||
175 | |||
176 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_f16tosinth)(float16 a, void *fpstp) | ||
177 | return float16_to_int16(a, fpst); | ||
178 | } | ||
179 | |||
180 | -uint32_t HELPER(advsimd_f16touinth)(float16 a, void *fpstp) | ||
181 | +uint32_t HELPER(advsimd_f16touinth)(uint32_t a, void *fpstp) | ||
182 | { | ||
183 | float_status *fpst = fpstp; | ||
184 | |||
185 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_f16touinth)(float16 a, void *fpstp) | ||
186 | * Square Root and Reciprocal square root | ||
187 | */ | ||
188 | |||
189 | -float16 HELPER(sqrt_f16)(float16 a, void *fpstp) | ||
190 | +uint32_t HELPER(sqrt_f16)(uint32_t a, void *fpstp) | ||
191 | { | ||
192 | float_status *s = fpstp; | ||
193 | |||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 194 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
14 | index XXXXXXX..XXXXXXX 100644 | 195 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 196 | --- a/target/arm/helper.c |
16 | +++ b/target/arm/helper.c | 197 | +++ b/target/arm/helper.c |
17 | @@ -XXX,XX +XXX,XX @@ static void zcr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 198 | @@ -XXX,XX +XXX,XX @@ DO_VFP_cmp(d, float64) |
18 | static const ARMCPRegInfo zcr_el1_reginfo = { | 199 | |
19 | .name = "ZCR_EL1", .state = ARM_CP_STATE_AA64, | 200 | /* Integer to float and float to integer conversions */ |
20 | .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 2, .opc2 = 0, | 201 | |
21 | - .access = PL1_RW, .accessfn = zcr_access, .type = ARM_CP_64BIT, | 202 | -#define CONV_ITOF(name, fsz, sign) \ |
22 | + .access = PL1_RW, .accessfn = zcr_access, | 203 | - float##fsz HELPER(name)(uint32_t x, void *fpstp) \ |
23 | .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[1]), | 204 | -{ \ |
24 | .writefn = zcr_write, .raw_writefn = raw_write | 205 | - float_status *fpst = fpstp; \ |
25 | }; | 206 | - return sign##int32_to_##float##fsz((sign##int32_t)x, fpst); \ |
26 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo zcr_el1_reginfo = { | 207 | +#define CONV_ITOF(name, ftype, fsz, sign) \ |
27 | static const ARMCPRegInfo zcr_el2_reginfo = { | 208 | +ftype HELPER(name)(uint32_t x, void *fpstp) \ |
28 | .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64, | 209 | +{ \ |
29 | .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0, | 210 | + float_status *fpst = fpstp; \ |
30 | - .access = PL2_RW, .accessfn = zcr_access, .type = ARM_CP_64BIT, | 211 | + return sign##int32_to_##float##fsz((sign##int32_t)x, fpst); \ |
31 | + .access = PL2_RW, .accessfn = zcr_access, | 212 | } |
32 | .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[2]), | 213 | |
33 | .writefn = zcr_write, .raw_writefn = raw_write | 214 | -#define CONV_FTOI(name, fsz, sign, round) \ |
34 | }; | 215 | -uint32_t HELPER(name)(float##fsz x, void *fpstp) \ |
35 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo zcr_el2_reginfo = { | 216 | -{ \ |
36 | static const ARMCPRegInfo zcr_no_el2_reginfo = { | 217 | - float_status *fpst = fpstp; \ |
37 | .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64, | 218 | - if (float##fsz##_is_any_nan(x)) { \ |
38 | .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0, | 219 | - float_raise(float_flag_invalid, fpst); \ |
39 | - .access = PL2_RW, .type = ARM_CP_64BIT, | 220 | - return 0; \ |
40 | + .access = PL2_RW, | 221 | - } \ |
41 | .readfn = arm_cp_read_zero, .writefn = arm_cp_write_ignore | 222 | - return float##fsz##_to_##sign##int32##round(x, fpst); \ |
42 | }; | 223 | +#define CONV_FTOI(name, ftype, fsz, sign, round) \ |
43 | 224 | +uint32_t HELPER(name)(ftype x, void *fpstp) \ | |
44 | static const ARMCPRegInfo zcr_el3_reginfo = { | 225 | +{ \ |
45 | .name = "ZCR_EL3", .state = ARM_CP_STATE_AA64, | 226 | + float_status *fpst = fpstp; \ |
46 | .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 2, .opc2 = 0, | 227 | + if (float##fsz##_is_any_nan(x)) { \ |
47 | - .access = PL3_RW, .accessfn = zcr_access, .type = ARM_CP_64BIT, | 228 | + float_raise(float_flag_invalid, fpst); \ |
48 | + .access = PL3_RW, .accessfn = zcr_access, | 229 | + return 0; \ |
49 | .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[3]), | 230 | + } \ |
50 | .writefn = zcr_write, .raw_writefn = raw_write | 231 | + return float##fsz##_to_##sign##int32##round(x, fpst); \ |
51 | }; | 232 | } |
233 | |||
234 | -#define FLOAT_CONVS(name, p, fsz, sign) \ | ||
235 | -CONV_ITOF(vfp_##name##to##p, fsz, sign) \ | ||
236 | -CONV_FTOI(vfp_to##name##p, fsz, sign, ) \ | ||
237 | -CONV_FTOI(vfp_to##name##z##p, fsz, sign, _round_to_zero) | ||
238 | +#define FLOAT_CONVS(name, p, ftype, fsz, sign) \ | ||
239 | + CONV_ITOF(vfp_##name##to##p, ftype, fsz, sign) \ | ||
240 | + CONV_FTOI(vfp_to##name##p, ftype, fsz, sign, ) \ | ||
241 | + CONV_FTOI(vfp_to##name##z##p, ftype, fsz, sign, _round_to_zero) | ||
242 | |||
243 | -FLOAT_CONVS(si, h, 16, ) | ||
244 | -FLOAT_CONVS(si, s, 32, ) | ||
245 | -FLOAT_CONVS(si, d, 64, ) | ||
246 | -FLOAT_CONVS(ui, h, 16, u) | ||
247 | -FLOAT_CONVS(ui, s, 32, u) | ||
248 | -FLOAT_CONVS(ui, d, 64, u) | ||
249 | +FLOAT_CONVS(si, h, uint32_t, 16, ) | ||
250 | +FLOAT_CONVS(si, s, float32, 32, ) | ||
251 | +FLOAT_CONVS(si, d, float64, 64, ) | ||
252 | +FLOAT_CONVS(ui, h, uint32_t, 16, u) | ||
253 | +FLOAT_CONVS(ui, s, float32, 32, u) | ||
254 | +FLOAT_CONVS(ui, d, float64, 64, u) | ||
255 | |||
256 | #undef CONV_ITOF | ||
257 | #undef CONV_FTOI | ||
258 | @@ -XXX,XX +XXX,XX @@ static float16 do_postscale_fp16(float64 f, int shift, float_status *fpst) | ||
259 | return float64_to_float16(float64_scalbn(f, -shift, fpst), true, fpst); | ||
260 | } | ||
261 | |||
262 | -float16 HELPER(vfp_sltoh)(uint32_t x, uint32_t shift, void *fpst) | ||
263 | +uint32_t HELPER(vfp_sltoh)(uint32_t x, uint32_t shift, void *fpst) | ||
264 | { | ||
265 | return do_postscale_fp16(int32_to_float64(x, fpst), shift, fpst); | ||
266 | } | ||
267 | |||
268 | -float16 HELPER(vfp_ultoh)(uint32_t x, uint32_t shift, void *fpst) | ||
269 | +uint32_t HELPER(vfp_ultoh)(uint32_t x, uint32_t shift, void *fpst) | ||
270 | { | ||
271 | return do_postscale_fp16(uint32_to_float64(x, fpst), shift, fpst); | ||
272 | } | ||
273 | |||
274 | -float16 HELPER(vfp_sqtoh)(uint64_t x, uint32_t shift, void *fpst) | ||
275 | +uint32_t HELPER(vfp_sqtoh)(uint64_t x, uint32_t shift, void *fpst) | ||
276 | { | ||
277 | return do_postscale_fp16(int64_to_float64(x, fpst), shift, fpst); | ||
278 | } | ||
279 | |||
280 | -float16 HELPER(vfp_uqtoh)(uint64_t x, uint32_t shift, void *fpst) | ||
281 | +uint32_t HELPER(vfp_uqtoh)(uint64_t x, uint32_t shift, void *fpst) | ||
282 | { | ||
283 | return do_postscale_fp16(uint64_to_float64(x, fpst), shift, fpst); | ||
284 | } | ||
285 | @@ -XXX,XX +XXX,XX @@ static float64 do_prescale_fp16(float16 f, int shift, float_status *fpst) | ||
286 | } | ||
287 | } | ||
288 | |||
289 | -uint32_t HELPER(vfp_toshh)(float16 x, uint32_t shift, void *fpst) | ||
290 | +uint32_t HELPER(vfp_toshh)(uint32_t x, uint32_t shift, void *fpst) | ||
291 | { | ||
292 | return float64_to_int16(do_prescale_fp16(x, shift, fpst), fpst); | ||
293 | } | ||
294 | |||
295 | -uint32_t HELPER(vfp_touhh)(float16 x, uint32_t shift, void *fpst) | ||
296 | +uint32_t HELPER(vfp_touhh)(uint32_t x, uint32_t shift, void *fpst) | ||
297 | { | ||
298 | return float64_to_uint16(do_prescale_fp16(x, shift, fpst), fpst); | ||
299 | } | ||
300 | |||
301 | -uint32_t HELPER(vfp_toslh)(float16 x, uint32_t shift, void *fpst) | ||
302 | +uint32_t HELPER(vfp_toslh)(uint32_t x, uint32_t shift, void *fpst) | ||
303 | { | ||
304 | return float64_to_int32(do_prescale_fp16(x, shift, fpst), fpst); | ||
305 | } | ||
306 | |||
307 | -uint32_t HELPER(vfp_toulh)(float16 x, uint32_t shift, void *fpst) | ||
308 | +uint32_t HELPER(vfp_toulh)(uint32_t x, uint32_t shift, void *fpst) | ||
309 | { | ||
310 | return float64_to_uint32(do_prescale_fp16(x, shift, fpst), fpst); | ||
311 | } | ||
312 | |||
313 | -uint64_t HELPER(vfp_tosqh)(float16 x, uint32_t shift, void *fpst) | ||
314 | +uint64_t HELPER(vfp_tosqh)(uint32_t x, uint32_t shift, void *fpst) | ||
315 | { | ||
316 | return float64_to_int64(do_prescale_fp16(x, shift, fpst), fpst); | ||
317 | } | ||
318 | |||
319 | -uint64_t HELPER(vfp_touqh)(float16 x, uint32_t shift, void *fpst) | ||
320 | +uint64_t HELPER(vfp_touqh)(uint32_t x, uint32_t shift, void *fpst) | ||
321 | { | ||
322 | return float64_to_uint64(do_prescale_fp16(x, shift, fpst), fpst); | ||
323 | } | ||
324 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(set_neon_rmode)(uint32_t rmode, CPUARMState *env) | ||
325 | } | ||
326 | |||
327 | /* Half precision conversions. */ | ||
328 | -float32 HELPER(vfp_fcvt_f16_to_f32)(float16 a, void *fpstp, uint32_t ahp_mode) | ||
329 | +float32 HELPER(vfp_fcvt_f16_to_f32)(uint32_t a, void *fpstp, uint32_t ahp_mode) | ||
330 | { | ||
331 | /* Squash FZ16 to 0 for the duration of conversion. In this case, | ||
332 | * it would affect flushing input denormals. | ||
333 | @@ -XXX,XX +XXX,XX @@ float32 HELPER(vfp_fcvt_f16_to_f32)(float16 a, void *fpstp, uint32_t ahp_mode) | ||
334 | return r; | ||
335 | } | ||
336 | |||
337 | -float16 HELPER(vfp_fcvt_f32_to_f16)(float32 a, void *fpstp, uint32_t ahp_mode) | ||
338 | +uint32_t HELPER(vfp_fcvt_f32_to_f16)(float32 a, void *fpstp, uint32_t ahp_mode) | ||
339 | { | ||
340 | /* Squash FZ16 to 0 for the duration of conversion. In this case, | ||
341 | * it would affect flushing output denormals. | ||
342 | @@ -XXX,XX +XXX,XX @@ float16 HELPER(vfp_fcvt_f32_to_f16)(float32 a, void *fpstp, uint32_t ahp_mode) | ||
343 | return r; | ||
344 | } | ||
345 | |||
346 | -float64 HELPER(vfp_fcvt_f16_to_f64)(float16 a, void *fpstp, uint32_t ahp_mode) | ||
347 | +float64 HELPER(vfp_fcvt_f16_to_f64)(uint32_t a, void *fpstp, uint32_t ahp_mode) | ||
348 | { | ||
349 | /* Squash FZ16 to 0 for the duration of conversion. In this case, | ||
350 | * it would affect flushing input denormals. | ||
351 | @@ -XXX,XX +XXX,XX @@ float64 HELPER(vfp_fcvt_f16_to_f64)(float16 a, void *fpstp, uint32_t ahp_mode) | ||
352 | return r; | ||
353 | } | ||
354 | |||
355 | -float16 HELPER(vfp_fcvt_f64_to_f16)(float64 a, void *fpstp, uint32_t ahp_mode) | ||
356 | +uint32_t HELPER(vfp_fcvt_f64_to_f16)(float64 a, void *fpstp, uint32_t ahp_mode) | ||
357 | { | ||
358 | /* Squash FZ16 to 0 for the duration of conversion. In this case, | ||
359 | * it would affect flushing output denormals. | ||
360 | @@ -XXX,XX +XXX,XX @@ static bool round_to_inf(float_status *fpst, bool sign_bit) | ||
361 | g_assert_not_reached(); | ||
362 | } | ||
363 | |||
364 | -float16 HELPER(recpe_f16)(float16 input, void *fpstp) | ||
365 | +uint32_t HELPER(recpe_f16)(uint32_t input, void *fpstp) | ||
366 | { | ||
367 | float_status *fpst = fpstp; | ||
368 | float16 f16 = float16_squash_input_denormal(input, fpst); | ||
369 | @@ -XXX,XX +XXX,XX @@ static uint64_t recip_sqrt_estimate(int *exp , int exp_off, uint64_t frac) | ||
370 | return extract64(estimate, 0, 8) << 44; | ||
371 | } | ||
372 | |||
373 | -float16 HELPER(rsqrte_f16)(float16 input, void *fpstp) | ||
374 | +uint32_t HELPER(rsqrte_f16)(uint32_t input, void *fpstp) | ||
375 | { | ||
376 | float_status *s = fpstp; | ||
377 | float16 f16 = float16_squash_input_denormal(input, s); | ||
52 | -- | 378 | -- |
53 | 2.16.1 | 379 | 2.17.1 |
54 | 380 | ||
55 | 381 | diff view generated by jsdifflib |
1 | From: Pekka Enberg <penberg@iki.fi> | 1 | From: Igor Mammedov <imammedo@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | This patch adds a "cpu-type" property to BCM2836 SoC in preparation for | 3 | When QEMU is started with following CLI |
4 | reusing the code for the Raspberry Pi 3, which has a different processor | 4 | -machine virt,gic-version=3,accel=kvm -cpu host -bios AAVMF_CODE.fd |
5 | model. | 5 | it crashes with abort at |
6 | accel/kvm/kvm-all.c:2164: | ||
7 | KVM_SET_DEVICE_ATTR failed: Group 6 attr 0x000000000000c665: Invalid argument | ||
6 | 8 | ||
7 | Signed-off-by: Pekka Enberg <penberg@iki.fi> | 9 | Which is caused by implicit dependency of kvm_arm_gicv3_reset() on |
10 | arm_gicv3_icc_reset() where the later is called by CPU reset | ||
11 | reset callback. | ||
12 | |||
13 | However commit: | ||
14 | 3b77f6c arm/boot: split load_dtb() from arm_load_kernel() | ||
15 | broke CPU reset callback registration in case | ||
16 | |||
17 | arm_load_kernel() | ||
18 | ... | ||
19 | if (!info->kernel_filename || info->firmware_loaded) | ||
20 | |||
21 | branch is taken, i.e. it's sufficient to provide a firmware | ||
22 | or do not provide kernel on CLI to skip cpu reset callback | ||
23 | registration, where before offending commit the callback | ||
24 | has been registered unconditionally. | ||
25 | |||
26 | Fix it by registering the callback right at the beginning of | ||
27 | arm_load_kernel() unconditionally instead of doing it at the end. | ||
28 | |||
29 | NOTE: | ||
30 | we probably should eliminate that dependency anyways as well as | ||
31 | separate arch CPU reset parts from arm_load_kernel() into CPU | ||
32 | itself, but that refactoring that I probably would have to do | ||
33 | anyways later for CPU hotplug to work. | ||
34 | |||
35 | Reported-by: Auger Eric <eric.auger@redhat.com> | ||
36 | Signed-off-by: Igor Mammedov <imammedo@redhat.com> | ||
37 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
38 | Tested-by: Eric Auger <eric.auger@redhat.com> | ||
39 | Message-id: 1527070950-208350-1-git-send-email-imammedo@redhat.com | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 40 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 41 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 42 | --- |
11 | include/hw/arm/bcm2836.h | 1 + | 43 | hw/arm/boot.c | 18 +++++++++--------- |
12 | hw/arm/bcm2836.c | 17 +++++++++-------- | 44 | 1 file changed, 9 insertions(+), 9 deletions(-) |
13 | hw/arm/raspi.c | 3 +++ | ||
14 | 3 files changed, 13 insertions(+), 8 deletions(-) | ||
15 | 45 | ||
16 | diff --git a/include/hw/arm/bcm2836.h b/include/hw/arm/bcm2836.h | 46 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c |
17 | index XXXXXXX..XXXXXXX 100644 | 47 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/arm/bcm2836.h | 48 | --- a/hw/arm/boot.c |
19 | +++ b/include/hw/arm/bcm2836.h | 49 | +++ b/hw/arm/boot.c |
20 | @@ -XXX,XX +XXX,XX @@ typedef struct BCM2836State { | 50 | @@ -XXX,XX +XXX,XX @@ void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info) |
21 | DeviceState parent_obj; | 51 | static const ARMInsnFixup *primary_loader; |
22 | /*< public >*/ | 52 | AddressSpace *as = arm_boot_address_space(cpu, info); |
23 | 53 | ||
24 | + char *cpu_type; | 54 | + /* CPU objects (unlike devices) are not automatically reset on system |
25 | uint32_t enabled_cpus; | 55 | + * reset, so we must always register a handler to do so. If we're |
26 | 56 | + * actually loading a kernel, the handler is also responsible for | |
27 | ARMCPU cpus[BCM2836_NCPUS]; | 57 | + * arranging that we start it correctly. |
28 | diff --git a/hw/arm/bcm2836.c b/hw/arm/bcm2836.c | 58 | + */ |
29 | index XXXXXXX..XXXXXXX 100644 | 59 | + for (cs = first_cpu; cs; cs = CPU_NEXT(cs)) { |
30 | --- a/hw/arm/bcm2836.c | 60 | + qemu_register_reset(do_cpu_reset, ARM_CPU(cs)); |
31 | +++ b/hw/arm/bcm2836.c | ||
32 | @@ -XXX,XX +XXX,XX @@ | ||
33 | static void bcm2836_init(Object *obj) | ||
34 | { | ||
35 | BCM2836State *s = BCM2836(obj); | ||
36 | - int n; | ||
37 | - | ||
38 | - for (n = 0; n < BCM2836_NCPUS; n++) { | ||
39 | - object_initialize(&s->cpus[n], sizeof(s->cpus[n]), | ||
40 | - "cortex-a15-" TYPE_ARM_CPU); | ||
41 | - object_property_add_child(obj, "cpu[*]", OBJECT(&s->cpus[n]), | ||
42 | - &error_abort); | ||
43 | - } | ||
44 | |||
45 | object_initialize(&s->control, sizeof(s->control), TYPE_BCM2836_CONTROL); | ||
46 | object_property_add_child(obj, "control", OBJECT(&s->control), NULL); | ||
47 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_realize(DeviceState *dev, Error **errp) | ||
48 | |||
49 | /* common peripherals from bcm2835 */ | ||
50 | |||
51 | + obj = OBJECT(dev); | ||
52 | + for (n = 0; n < BCM2836_NCPUS; n++) { | ||
53 | + object_initialize(&s->cpus[n], sizeof(s->cpus[n]), | ||
54 | + s->cpu_type); | ||
55 | + object_property_add_child(obj, "cpu[*]", OBJECT(&s->cpus[n]), | ||
56 | + &error_abort); | ||
57 | + } | 61 | + } |
58 | + | 62 | + |
59 | obj = object_property_get_link(OBJECT(dev), "ram", &err); | 63 | /* The board code is not supposed to set secure_board_setup unless |
60 | if (obj == NULL) { | 64 | * running its code in secure mode is actually possible, and KVM |
61 | error_setg(errp, "%s: required ram link not found: %s", | 65 | * doesn't support secure. |
62 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_realize(DeviceState *dev, Error **errp) | 66 | @@ -XXX,XX +XXX,XX @@ void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info) |
63 | } | 67 | ARM_CPU(cs)->env.boot_info = info; |
64 | 68 | } | |
65 | static Property bcm2836_props[] = { | 69 | |
66 | + DEFINE_PROP_STRING("cpu-type", BCM2836State, cpu_type), | 70 | - /* CPU objects (unlike devices) are not automatically reset on system |
67 | DEFINE_PROP_UINT32("enabled-cpus", BCM2836State, enabled_cpus, BCM2836_NCPUS), | 71 | - * reset, so we must always register a handler to do so. If we're |
68 | DEFINE_PROP_END_OF_LIST() | 72 | - * actually loading a kernel, the handler is also responsible for |
69 | }; | 73 | - * arranging that we start it correctly. |
70 | diff --git a/hw/arm/raspi.c b/hw/arm/raspi.c | 74 | - */ |
71 | index XXXXXXX..XXXXXXX 100644 | 75 | - for (cs = first_cpu; cs; cs = CPU_NEXT(cs)) { |
72 | --- a/hw/arm/raspi.c | 76 | - qemu_register_reset(do_cpu_reset, ARM_CPU(cs)); |
73 | +++ b/hw/arm/raspi.c | 77 | - } |
74 | @@ -XXX,XX +XXX,XX @@ static void raspi2_init(MachineState *machine) | 78 | - |
75 | /* Setup the SOC */ | 79 | if (!info->skip_dtb_autoload && have_dtb(info)) { |
76 | object_property_add_const_link(OBJECT(&s->soc), "ram", OBJECT(&s->ram), | 80 | if (arm_load_dtb(info->dtb_start, info, info->dtb_limit, as) < 0) { |
77 | &error_abort); | 81 | exit(1); |
78 | + object_property_set_str(OBJECT(&s->soc), machine->cpu_type, "cpu-type", | ||
79 | + &error_abort); | ||
80 | object_property_set_int(OBJECT(&s->soc), smp_cpus, "enabled-cpus", | ||
81 | &error_abort); | ||
82 | object_property_set_int(OBJECT(&s->soc), 0xa21041, "board-rev", | ||
83 | @@ -XXX,XX +XXX,XX @@ static void raspi2_machine_init(MachineClass *mc) | ||
84 | mc->no_parallel = 1; | ||
85 | mc->no_floppy = 1; | ||
86 | mc->no_cdrom = 1; | ||
87 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a15"); | ||
88 | mc->max_cpus = BCM2836_NCPUS; | ||
89 | mc->min_cpus = BCM2836_NCPUS; | ||
90 | mc->default_cpus = BCM2836_NCPUS; | ||
91 | -- | 82 | -- |
92 | 2.16.1 | 83 | 2.17.1 |
93 | 84 | ||
94 | 85 | diff view generated by jsdifflib |
1 | From: Pekka Enberg <penberg@iki.fi> | 1 | From: Paolo Bonzini <pbonzini@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | This patch adds a "raspi3" machine type, which can now be selected as | 3 | cpregs_keys is an uint32_t* so the allocation should use uint32_t. |
4 | the machine to run on by users via the "-M" command line option to QEMU. | 4 | g_new is even better because it is type-safe. |
5 | 5 | ||
6 | The machine type does *not* ignore memory transaction failures so we | 6 | Signed-off-by: Paolo Bonzini <pbonzini@redhat.com> |
7 | likely need to add some dummy devices later when people run something | ||
8 | more complicated than what I'm using for testing. | ||
9 | |||
10 | Signed-off-by: Pekka Enberg <penberg@iki.fi> | ||
11 | [PMM: added #ifdef TARGET_AARCH64 so we don't provide the 64-bit | ||
12 | board in the 32-bit only arm-softmmu build.] | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 10 | --- |
17 | hw/arm/raspi.c | 23 +++++++++++++++++++++++ | 11 | target/arm/gdbstub.c | 3 +-- |
18 | 1 file changed, 23 insertions(+) | 12 | 1 file changed, 1 insertion(+), 2 deletions(-) |
19 | 13 | ||
20 | diff --git a/hw/arm/raspi.c b/hw/arm/raspi.c | 14 | diff --git a/target/arm/gdbstub.c b/target/arm/gdbstub.c |
21 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/arm/raspi.c | 16 | --- a/target/arm/gdbstub.c |
23 | +++ b/hw/arm/raspi.c | 17 | +++ b/target/arm/gdbstub.c |
24 | @@ -XXX,XX +XXX,XX @@ static void raspi2_machine_init(MachineClass *mc) | 18 | @@ -XXX,XX +XXX,XX @@ int arm_gen_dynamic_xml(CPUState *cs) |
25 | mc->ignore_memory_transaction_failures = true; | 19 | RegisterSysregXmlParam param = {cs, s}; |
26 | }; | 20 | |
27 | DEFINE_MACHINE("raspi2", raspi2_machine_init) | 21 | cpu->dyn_xml.num_cpregs = 0; |
28 | + | 22 | - cpu->dyn_xml.cpregs_keys = g_malloc(sizeof(uint32_t *) * |
29 | +#ifdef TARGET_AARCH64 | 23 | - g_hash_table_size(cpu->cp_regs)); |
30 | +static void raspi3_init(MachineState *machine) | 24 | + cpu->dyn_xml.cpregs_keys = g_new(uint32_t, g_hash_table_size(cpu->cp_regs)); |
31 | +{ | 25 | g_string_printf(s, "<?xml version=\"1.0\"?>"); |
32 | + raspi_init(machine, 3); | 26 | g_string_append_printf(s, "<!DOCTYPE target SYSTEM \"gdb-target.dtd\">"); |
33 | +} | 27 | g_string_append_printf(s, "<feature name=\"org.qemu.gdb.arm.sys.regs\">"); |
34 | + | ||
35 | +static void raspi3_machine_init(MachineClass *mc) | ||
36 | +{ | ||
37 | + mc->desc = "Raspberry Pi 3"; | ||
38 | + mc->init = raspi3_init; | ||
39 | + mc->block_default_type = IF_SD; | ||
40 | + mc->no_parallel = 1; | ||
41 | + mc->no_floppy = 1; | ||
42 | + mc->no_cdrom = 1; | ||
43 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a53"); | ||
44 | + mc->max_cpus = BCM2836_NCPUS; | ||
45 | + mc->min_cpus = BCM2836_NCPUS; | ||
46 | + mc->default_cpus = BCM2836_NCPUS; | ||
47 | + mc->default_ram_size = 1024 * 1024 * 1024; | ||
48 | +} | ||
49 | +DEFINE_MACHINE("raspi3", raspi3_machine_init) | ||
50 | +#endif | ||
51 | -- | 28 | -- |
52 | 2.16.1 | 29 | 2.17.1 |
53 | 30 | ||
54 | 31 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Francisco Iglesias <frasse.iglesias@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 3 | Coverity found that the string return by 'object_get_canonical_path' was not |
4 | Message-id: 20180211205848.4568-3-richard.henderson@linaro.org | 4 | being freed at two locations in the model (CID 1391294 and CID 1391293) and |
5 | also that a memset was being called with a value greater than the max of a byte | ||
6 | on the second argument (CID 1391286). This patch corrects this by adding the | ||
7 | freeing of the strings and also changing to memset to zero instead on | ||
8 | descriptor unaligned errors. | ||
9 | |||
10 | Signed-off-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
11 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Message-id: 20180528184859.3530-1-frasse.iglesias@gmail.com | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 16 | --- |
8 | target/arm/cpu.h | 35 ++++++++++++++++++----------------- | 17 | hw/dma/xlnx-zdma.c | 10 +++++++--- |
9 | target/arm/helper.c | 6 ++++-- | 18 | 1 file changed, 7 insertions(+), 3 deletions(-) |
10 | target/arm/translate-a64.c | 3 +++ | ||
11 | 3 files changed, 25 insertions(+), 19 deletions(-) | ||
12 | 19 | ||
13 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 20 | diff --git a/hw/dma/xlnx-zdma.c b/hw/dma/xlnx-zdma.c |
14 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/cpu.h | 22 | --- a/hw/dma/xlnx-zdma.c |
16 | +++ b/target/arm/cpu.h | 23 | +++ b/hw/dma/xlnx-zdma.c |
17 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t cpreg_to_kvm_id(uint32_t cpregid) | 24 | @@ -XXX,XX +XXX,XX @@ static bool zdma_load_descriptor(XlnxZDMA *s, uint64_t addr, void *buf) |
18 | } | 25 | qemu_log_mask(LOG_GUEST_ERROR, |
19 | 26 | "zdma: unaligned descriptor at %" PRIx64, | |
20 | /* ARMCPRegInfo type field bits. If the SPECIAL bit is set this is a | 27 | addr); |
21 | - * special-behaviour cp reg and bits [15..8] indicate what behaviour | 28 | - memset(buf, 0xdeadbeef, sizeof(XlnxZDMADescr)); |
22 | + * special-behaviour cp reg and bits [11..8] indicate what behaviour | 29 | + memset(buf, 0x0, sizeof(XlnxZDMADescr)); |
23 | * it has. Otherwise it is a simple cp reg, where CONST indicates that | 30 | s->error = true; |
24 | * TCG can assume the value to be constant (ie load at translate time) | 31 | return false; |
25 | * and 64BIT indicates a 64 bit wide coprocessor register. SUPPRESS_TB_END | ||
26 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t cpreg_to_kvm_id(uint32_t cpregid) | ||
27 | * need to be surrounded by gen_io_start()/gen_io_end(). In particular, | ||
28 | * registers which implement clocks or timers require this. | ||
29 | */ | ||
30 | -#define ARM_CP_SPECIAL 1 | ||
31 | -#define ARM_CP_CONST 2 | ||
32 | -#define ARM_CP_64BIT 4 | ||
33 | -#define ARM_CP_SUPPRESS_TB_END 8 | ||
34 | -#define ARM_CP_OVERRIDE 16 | ||
35 | -#define ARM_CP_ALIAS 32 | ||
36 | -#define ARM_CP_IO 64 | ||
37 | -#define ARM_CP_NO_RAW 128 | ||
38 | -#define ARM_CP_NOP (ARM_CP_SPECIAL | (1 << 8)) | ||
39 | -#define ARM_CP_WFI (ARM_CP_SPECIAL | (2 << 8)) | ||
40 | -#define ARM_CP_NZCV (ARM_CP_SPECIAL | (3 << 8)) | ||
41 | -#define ARM_CP_CURRENTEL (ARM_CP_SPECIAL | (4 << 8)) | ||
42 | -#define ARM_CP_DC_ZVA (ARM_CP_SPECIAL | (5 << 8)) | ||
43 | -#define ARM_LAST_SPECIAL ARM_CP_DC_ZVA | ||
44 | +#define ARM_CP_SPECIAL 0x0001 | ||
45 | +#define ARM_CP_CONST 0x0002 | ||
46 | +#define ARM_CP_64BIT 0x0004 | ||
47 | +#define ARM_CP_SUPPRESS_TB_END 0x0008 | ||
48 | +#define ARM_CP_OVERRIDE 0x0010 | ||
49 | +#define ARM_CP_ALIAS 0x0020 | ||
50 | +#define ARM_CP_IO 0x0040 | ||
51 | +#define ARM_CP_NO_RAW 0x0080 | ||
52 | +#define ARM_CP_NOP (ARM_CP_SPECIAL | 0x0100) | ||
53 | +#define ARM_CP_WFI (ARM_CP_SPECIAL | 0x0200) | ||
54 | +#define ARM_CP_NZCV (ARM_CP_SPECIAL | 0x0300) | ||
55 | +#define ARM_CP_CURRENTEL (ARM_CP_SPECIAL | 0x0400) | ||
56 | +#define ARM_CP_DC_ZVA (ARM_CP_SPECIAL | 0x0500) | ||
57 | +#define ARM_LAST_SPECIAL ARM_CP_DC_ZVA | ||
58 | +#define ARM_CP_FPU 0x1000 | ||
59 | /* Used only as a terminator for ARMCPRegInfo lists */ | ||
60 | -#define ARM_CP_SENTINEL 0xffff | ||
61 | +#define ARM_CP_SENTINEL 0xffff | ||
62 | /* Mask of only the flag bits in a type field */ | ||
63 | -#define ARM_CP_FLAG_MASK 0xff | ||
64 | +#define ARM_CP_FLAG_MASK 0x10ff | ||
65 | |||
66 | /* Valid values for ARMCPRegInfo state field, indicating which of | ||
67 | * the AArch32 and AArch64 execution states this register is visible in. | ||
68 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/target/arm/helper.c | ||
71 | +++ b/target/arm/helper.c | ||
72 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
73 | .writefn = aa64_daif_write, .resetfn = arm_cp_reset_ignore }, | ||
74 | { .name = "FPCR", .state = ARM_CP_STATE_AA64, | ||
75 | .opc0 = 3, .opc1 = 3, .opc2 = 0, .crn = 4, .crm = 4, | ||
76 | - .access = PL0_RW, .readfn = aa64_fpcr_read, .writefn = aa64_fpcr_write }, | ||
77 | + .access = PL0_RW, .type = ARM_CP_FPU, | ||
78 | + .readfn = aa64_fpcr_read, .writefn = aa64_fpcr_write }, | ||
79 | { .name = "FPSR", .state = ARM_CP_STATE_AA64, | ||
80 | .opc0 = 3, .opc1 = 3, .opc2 = 1, .crn = 4, .crm = 4, | ||
81 | - .access = PL0_RW, .readfn = aa64_fpsr_read, .writefn = aa64_fpsr_write }, | ||
82 | + .access = PL0_RW, .type = ARM_CP_FPU, | ||
83 | + .readfn = aa64_fpsr_read, .writefn = aa64_fpsr_write }, | ||
84 | { .name = "DCZID_EL0", .state = ARM_CP_STATE_AA64, | ||
85 | .opc0 = 3, .opc1 = 3, .opc2 = 7, .crn = 0, .crm = 0, | ||
86 | .access = PL0_R, .type = ARM_CP_NO_RAW, | ||
87 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
88 | index XXXXXXX..XXXXXXX 100644 | ||
89 | --- a/target/arm/translate-a64.c | ||
90 | +++ b/target/arm/translate-a64.c | ||
91 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
92 | default: | ||
93 | break; | ||
94 | } | 32 | } |
95 | + if ((ri->type & ARM_CP_FPU) && !fp_access_check(s)) { | 33 | @@ -XXX,XX +XXX,XX @@ static uint64_t zdma_read(void *opaque, hwaddr addr, unsigned size) |
96 | + return; | 34 | RegisterInfo *r = &s->regs_info[addr / 4]; |
97 | + } | 35 | |
98 | 36 | if (!r->data) { | |
99 | if ((tb_cflags(s->base.tb) & CF_USE_ICOUNT) && (ri->type & ARM_CP_IO)) { | 37 | + gchar *path = object_get_canonical_path(OBJECT(s)); |
100 | gen_io_start(); | 38 | qemu_log("%s: Decode error: read from %" HWADDR_PRIx "\n", |
39 | - object_get_canonical_path(OBJECT(s)), | ||
40 | + path, | ||
41 | addr); | ||
42 | + g_free(path); | ||
43 | ARRAY_FIELD_DP32(s->regs, ZDMA_CH_ISR, INV_APB, true); | ||
44 | zdma_ch_imr_update_irq(s); | ||
45 | return 0; | ||
46 | @@ -XXX,XX +XXX,XX @@ static void zdma_write(void *opaque, hwaddr addr, uint64_t value, | ||
47 | RegisterInfo *r = &s->regs_info[addr / 4]; | ||
48 | |||
49 | if (!r->data) { | ||
50 | + gchar *path = object_get_canonical_path(OBJECT(s)); | ||
51 | qemu_log("%s: Decode error: write to %" HWADDR_PRIx "=%" PRIx64 "\n", | ||
52 | - object_get_canonical_path(OBJECT(s)), | ||
53 | + path, | ||
54 | addr, value); | ||
55 | + g_free(path); | ||
56 | ARRAY_FIELD_DP32(s->regs, ZDMA_CH_ISR, INV_APB, true); | ||
57 | zdma_ch_imr_update_irq(s); | ||
58 | return; | ||
101 | -- | 59 | -- |
102 | 2.16.1 | 60 | 2.17.1 |
103 | 61 | ||
104 | 62 | diff view generated by jsdifflib |
1 | In commit 50f11062d4c896 we added support for MSR/MRS access | 1 | In commit f0aff255700 we made cpacr_write() enforce that some CPACR |
---|---|---|---|
2 | to the NS banked special registers, but we forgot to implement | 2 | bits are RAZ/WI and some are RAO/WI for ARMv7 cores. Unfortunately |
3 | the support for writing to CONTROL_NS. Correct the omission. | 3 | we forgot to also update the register's reset value. The effect |
4 | was that (a) a guest that read CPACR on reset would not see ones in | ||
5 | the RAO bits, and (b) if you did a migration before the guest did | ||
6 | a write to the CPACR then the migration would fail because the | ||
7 | destination would enforce the RAO bits and then complain that they | ||
8 | didn't match the zero value from the source. | ||
4 | 9 | ||
10 | Implement reset for the CPACR using a custom reset function | ||
11 | that just calls cpacr_write(), to avoid having to duplicate | ||
12 | the logic for which bits are RAO. | ||
13 | |||
14 | This bug would affect migration for TCG CPUs which are ARMv7 | ||
15 | with VFP but without one of Neon or VFPv3. | ||
16 | |||
17 | Reported-by: Cédric Le Goater <clg@kaod.org> | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 19 | Tested-by: Cédric Le Goater <clg@kaod.org> |
7 | Message-id: 20180209165810.6668-8-peter.maydell@linaro.org | 20 | Message-id: 20180522173713.26282-1-peter.maydell@linaro.org |
8 | --- | 21 | --- |
9 | target/arm/helper.c | 10 ++++++++++ | 22 | target/arm/helper.c | 10 +++++++++- |
10 | 1 file changed, 10 insertions(+) | 23 | 1 file changed, 9 insertions(+), 1 deletion(-) |
11 | 24 | ||
12 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 25 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
13 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/helper.c | 27 | --- a/target/arm/helper.c |
15 | +++ b/target/arm/helper.c | 28 | +++ b/target/arm/helper.c |
16 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | 29 | @@ -XXX,XX +XXX,XX @@ static void cpacr_write(CPUARMState *env, const ARMCPRegInfo *ri, |
17 | } | 30 | env->cp15.cpacr_el1 = value; |
18 | env->v7m.faultmask[M_REG_NS] = val & 1; | 31 | } |
19 | return; | 32 | |
20 | + case 0x94: /* CONTROL_NS */ | 33 | +static void cpacr_reset(CPUARMState *env, const ARMCPRegInfo *ri) |
21 | + if (!env->v7m.secure) { | 34 | +{ |
22 | + return; | 35 | + /* Call cpacr_write() so that we reset with the correct RAO bits set |
23 | + } | 36 | + * for our CPU features. |
24 | + write_v7m_control_spsel_for_secstate(env, | 37 | + */ |
25 | + val & R_V7M_CONTROL_SPSEL_MASK, | 38 | + cpacr_write(env, ri, 0); |
26 | + M_REG_NS); | 39 | +} |
27 | + env->v7m.control[M_REG_NS] &= ~R_V7M_CONTROL_NPRIV_MASK; | 40 | + |
28 | + env->v7m.control[M_REG_NS] |= val & R_V7M_CONTROL_NPRIV_MASK; | 41 | static CPAccessResult cpacr_access(CPUARMState *env, const ARMCPRegInfo *ri, |
29 | + return; | 42 | bool isread) |
30 | case 0x98: /* SP_NS */ | 43 | { |
31 | { | 44 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6_cp_reginfo[] = { |
32 | /* This gives the non-secure SP selected based on whether we're | 45 | { .name = "CPACR", .state = ARM_CP_STATE_BOTH, .opc0 = 3, |
46 | .crn = 1, .crm = 0, .opc1 = 0, .opc2 = 2, .accessfn = cpacr_access, | ||
47 | .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.cpacr_el1), | ||
48 | - .resetvalue = 0, .writefn = cpacr_write }, | ||
49 | + .resetfn = cpacr_reset, .writefn = cpacr_write }, | ||
50 | REGINFO_SENTINEL | ||
51 | }; | ||
52 | |||
33 | -- | 53 | -- |
34 | 2.16.1 | 54 | 2.17.1 |
35 | 55 | ||
36 | 56 | diff view generated by jsdifflib |
1 | In commit abc24d86cc0364f we accidentally broke migration of | 1 | Add more detail to the documentation for memory_region_init_iommu() |
---|---|---|---|
2 | the stack pointer value for the mode (process, handler) the CPU | 2 | and other IOMMU-related functions and data structures. |
3 | is not currently running as. (The commit correctly removed the | ||
4 | no-longer-used v7m.current_sp flag from the VMState but also | ||
5 | deleted the still very much in use v7m.other_sp SP value field.) | ||
6 | |||
7 | Add a subsection to migrate it again. (We don't need to care | ||
8 | about trying to retain compatibility with pre-abc24d86cc0364f | ||
9 | versions of QEMU, because that commit bumped the version_id | ||
10 | and we've since bumped it again a couple of times.) | ||
11 | 3 | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
14 | Message-id: 20180209165810.6668-11-peter.maydell@linaro.org | 6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
7 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
8 | Message-id: 20180521140402.23318-2-peter.maydell@linaro.org | ||
15 | --- | 9 | --- |
16 | target/arm/machine.c | 11 +++++++++++ | 10 | include/exec/memory.h | 105 ++++++++++++++++++++++++++++++++++++++---- |
17 | 1 file changed, 11 insertions(+) | 11 | 1 file changed, 95 insertions(+), 10 deletions(-) |
18 | 12 | ||
19 | diff --git a/target/arm/machine.c b/target/arm/machine.c | 13 | diff --git a/include/exec/memory.h b/include/exec/memory.h |
20 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/machine.c | 15 | --- a/include/exec/memory.h |
22 | +++ b/target/arm/machine.c | 16 | +++ b/include/exec/memory.h |
23 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_scr = { | 17 | @@ -XXX,XX +XXX,XX @@ enum IOMMUMemoryRegionAttr { |
24 | } | 18 | IOMMU_ATTR_SPAPR_TCE_FD |
25 | }; | 19 | }; |
26 | 20 | ||
27 | +static const VMStateDescription vmstate_m_other_sp = { | 21 | +/** |
28 | + .name = "cpu/m/other-sp", | 22 | + * IOMMUMemoryRegionClass: |
29 | + .version_id = 1, | 23 | + * |
30 | + .minimum_version_id = 1, | 24 | + * All IOMMU implementations need to subclass TYPE_IOMMU_MEMORY_REGION |
31 | + .fields = (VMStateField[]) { | 25 | + * and provide an implementation of at least the @translate method here |
32 | + VMSTATE_UINT32(env.v7m.other_sp, ARMCPU), | 26 | + * to handle requests to the memory region. Other methods are optional. |
33 | + VMSTATE_END_OF_LIST() | 27 | + * |
34 | + } | 28 | + * The IOMMU implementation must use the IOMMU notifier infrastructure |
35 | +}; | 29 | + * to report whenever mappings are changed, by calling |
36 | + | 30 | + * memory_region_notify_iommu() (or, if necessary, by calling |
37 | static const VMStateDescription vmstate_m = { | 31 | + * memory_region_notify_one() for each registered notifier). |
38 | .name = "cpu/m", | 32 | + */ |
39 | .version_id = 4, | 33 | typedef struct IOMMUMemoryRegionClass { |
40 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = { | 34 | /* private */ |
41 | &vmstate_m_faultmask_primask, | 35 | struct DeviceClass parent_class; |
42 | &vmstate_m_csselr, | 36 | |
43 | &vmstate_m_scr, | 37 | /* |
44 | + &vmstate_m_other_sp, | 38 | - * Return a TLB entry that contains a given address. Flag should |
45 | NULL | 39 | - * be the access permission of this translation operation. We can |
46 | } | 40 | - * set flag to IOMMU_NONE to mean that we don't need any |
47 | }; | 41 | - * read/write permission checks, like, when for region replay. |
42 | + * Return a TLB entry that contains a given address. | ||
43 | + * | ||
44 | + * The IOMMUAccessFlags indicated via @flag are optional and may | ||
45 | + * be specified as IOMMU_NONE to indicate that the caller needs | ||
46 | + * the full translation information for both reads and writes. If | ||
47 | + * the access flags are specified then the IOMMU implementation | ||
48 | + * may use this as an optimization, to stop doing a page table | ||
49 | + * walk as soon as it knows that the requested permissions are not | ||
50 | + * allowed. If IOMMU_NONE is passed then the IOMMU must do the | ||
51 | + * full page table walk and report the permissions in the returned | ||
52 | + * IOMMUTLBEntry. (Note that this implies that an IOMMU may not | ||
53 | + * return different mappings for reads and writes.) | ||
54 | + * | ||
55 | + * The returned information remains valid while the caller is | ||
56 | + * holding the big QEMU lock or is inside an RCU critical section; | ||
57 | + * if the caller wishes to cache the mapping beyond that it must | ||
58 | + * register an IOMMU notifier so it can invalidate its cached | ||
59 | + * information when the IOMMU mapping changes. | ||
60 | + * | ||
61 | + * @iommu: the IOMMUMemoryRegion | ||
62 | + * @hwaddr: address to be translated within the memory region | ||
63 | + * @flag: requested access permissions | ||
64 | */ | ||
65 | IOMMUTLBEntry (*translate)(IOMMUMemoryRegion *iommu, hwaddr addr, | ||
66 | IOMMUAccessFlags flag); | ||
67 | - /* Returns minimum supported page size */ | ||
68 | + /* Returns minimum supported page size in bytes. | ||
69 | + * If this method is not provided then the minimum is assumed to | ||
70 | + * be TARGET_PAGE_SIZE. | ||
71 | + * | ||
72 | + * @iommu: the IOMMUMemoryRegion | ||
73 | + */ | ||
74 | uint64_t (*get_min_page_size)(IOMMUMemoryRegion *iommu); | ||
75 | - /* Called when IOMMU Notifier flag changed */ | ||
76 | + /* Called when IOMMU Notifier flag changes (ie when the set of | ||
77 | + * events which IOMMU users are requesting notification for changes). | ||
78 | + * Optional method -- need not be provided if the IOMMU does not | ||
79 | + * need to know exactly which events must be notified. | ||
80 | + * | ||
81 | + * @iommu: the IOMMUMemoryRegion | ||
82 | + * @old_flags: events which previously needed to be notified | ||
83 | + * @new_flags: events which now need to be notified | ||
84 | + */ | ||
85 | void (*notify_flag_changed)(IOMMUMemoryRegion *iommu, | ||
86 | IOMMUNotifierFlag old_flags, | ||
87 | IOMMUNotifierFlag new_flags); | ||
88 | - /* Set this up to provide customized IOMMU replay function */ | ||
89 | + /* Called to handle memory_region_iommu_replay(). | ||
90 | + * | ||
91 | + * The default implementation of memory_region_iommu_replay() is to | ||
92 | + * call the IOMMU translate method for every page in the address space | ||
93 | + * with flag == IOMMU_NONE and then call the notifier if translate | ||
94 | + * returns a valid mapping. If this method is implemented then it | ||
95 | + * overrides the default behaviour, and must provide the full semantics | ||
96 | + * of memory_region_iommu_replay(), by calling @notifier for every | ||
97 | + * translation present in the IOMMU. | ||
98 | + * | ||
99 | + * Optional method -- an IOMMU only needs to provide this method | ||
100 | + * if the default is inefficient or produces undesirable side effects. | ||
101 | + * | ||
102 | + * Note: this is not related to record-and-replay functionality. | ||
103 | + */ | ||
104 | void (*replay)(IOMMUMemoryRegion *iommu, IOMMUNotifier *notifier); | ||
105 | |||
106 | - /* Get IOMMU misc attributes */ | ||
107 | - int (*get_attr)(IOMMUMemoryRegion *iommu, enum IOMMUMemoryRegionAttr, | ||
108 | + /* Get IOMMU misc attributes. This is an optional method that | ||
109 | + * can be used to allow users of the IOMMU to get implementation-specific | ||
110 | + * information. The IOMMU implements this method to handle calls | ||
111 | + * by IOMMU users to memory_region_iommu_get_attr() by filling in | ||
112 | + * the arbitrary data pointer for any IOMMUMemoryRegionAttr values that | ||
113 | + * the IOMMU supports. If the method is unimplemented then | ||
114 | + * memory_region_iommu_get_attr() will always return -EINVAL. | ||
115 | + * | ||
116 | + * @iommu: the IOMMUMemoryRegion | ||
117 | + * @attr: attribute being queried | ||
118 | + * @data: memory to fill in with the attribute data | ||
119 | + * | ||
120 | + * Returns 0 on success, or a negative errno; in particular | ||
121 | + * returns -EINVAL for unrecognized or unimplemented attribute types. | ||
122 | + */ | ||
123 | + int (*get_attr)(IOMMUMemoryRegion *iommu, enum IOMMUMemoryRegionAttr attr, | ||
124 | void *data); | ||
125 | } IOMMUMemoryRegionClass; | ||
126 | |||
127 | @@ -XXX,XX +XXX,XX @@ static inline void memory_region_init_reservation(MemoryRegion *mr, | ||
128 | * An IOMMU region translates addresses and forwards accesses to a target | ||
129 | * memory region. | ||
130 | * | ||
131 | + * The IOMMU implementation must define a subclass of TYPE_IOMMU_MEMORY_REGION. | ||
132 | + * @_iommu_mr should be a pointer to enough memory for an instance of | ||
133 | + * that subclass, @instance_size is the size of that subclass, and | ||
134 | + * @mrtypename is its name. This function will initialize @_iommu_mr as an | ||
135 | + * instance of the subclass, and its methods will then be called to handle | ||
136 | + * accesses to the memory region. See the documentation of | ||
137 | + * #IOMMUMemoryRegionClass for further details. | ||
138 | + * | ||
139 | * @_iommu_mr: the #IOMMUMemoryRegion to be initialized | ||
140 | * @instance_size: the IOMMUMemoryRegion subclass instance size | ||
141 | * @mrtypename: the type name of the #IOMMUMemoryRegion | ||
142 | @@ -XXX,XX +XXX,XX @@ void memory_region_register_iommu_notifier(MemoryRegion *mr, | ||
143 | * a notifier with the minimum page granularity returned by | ||
144 | * mr->iommu_ops->get_page_size(). | ||
145 | * | ||
146 | + * Note: this is not related to record-and-replay functionality. | ||
147 | + * | ||
148 | * @iommu_mr: the memory region to observe | ||
149 | * @n: the notifier to which to replay iommu mappings | ||
150 | */ | ||
151 | @@ -XXX,XX +XXX,XX @@ void memory_region_iommu_replay(IOMMUMemoryRegion *iommu_mr, IOMMUNotifier *n); | ||
152 | * memory_region_iommu_replay_all: replay existing IOMMU translations | ||
153 | * to all the notifiers registered. | ||
154 | * | ||
155 | + * Note: this is not related to record-and-replay functionality. | ||
156 | + * | ||
157 | * @iommu_mr: the memory region to observe | ||
158 | */ | ||
159 | void memory_region_iommu_replay_all(IOMMUMemoryRegion *iommu_mr); | ||
160 | @@ -XXX,XX +XXX,XX @@ void memory_region_unregister_iommu_notifier(MemoryRegion *mr, | ||
161 | * memory_region_iommu_get_attr: return an IOMMU attr if get_attr() is | ||
162 | * defined on the IOMMU. | ||
163 | * | ||
164 | - * Returns 0 if succeded, error code otherwise. | ||
165 | + * Returns 0 on success, or a negative errno otherwise. In particular, | ||
166 | + * -EINVAL indicates that the IOMMU does not support the requested | ||
167 | + * attribute. | ||
168 | * | ||
169 | * @iommu_mr: the memory region | ||
170 | * @attr: the requested attribute | ||
48 | -- | 171 | -- |
49 | 2.16.1 | 172 | 2.17.1 |
50 | 173 | ||
51 | 174 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, |
---|---|---|---|
2 | add MemTxAttrs as an argument to tb_invalidate_phys_addr(). | ||
3 | Its callers either have an attrs value to hand, or don't care | ||
4 | and can use MEMTXATTRS_UNSPECIFIED. | ||
2 | 5 | ||
3 | When storing to an AdvSIMD FP register, all of the high | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | bits of the SVE register are zeroed. Therefore, call it | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | more often with is_q as a parameter. | 8 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
9 | Message-id: 20180521140402.23318-3-peter.maydell@linaro.org | ||
10 | --- | ||
11 | include/exec/exec-all.h | 5 +++-- | ||
12 | accel/tcg/translate-all.c | 2 +- | ||
13 | exec.c | 2 +- | ||
14 | target/xtensa/op_helper.c | 3 ++- | ||
15 | 4 files changed, 7 insertions(+), 5 deletions(-) | ||
6 | 16 | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 17 | diff --git a/include/exec/exec-all.h b/include/exec/exec-all.h |
8 | Message-id: 20180211205848.4568-6-richard.henderson@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/translate-a64.c | 162 +++++++++++++++++---------------------------- | ||
13 | 1 file changed, 62 insertions(+), 100 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate-a64.c | 19 | --- a/include/exec/exec-all.h |
18 | +++ b/target/arm/translate-a64.c | 20 | +++ b/include/exec/exec-all.h |
19 | @@ -XXX,XX +XXX,XX @@ static TCGv_i32 read_fp_sreg(DisasContext *s, int reg) | 21 | @@ -XXX,XX +XXX,XX @@ void tlb_set_page_with_attrs(CPUState *cpu, target_ulong vaddr, |
20 | return v; | 22 | void tlb_set_page(CPUState *cpu, target_ulong vaddr, |
23 | hwaddr paddr, int prot, | ||
24 | int mmu_idx, target_ulong size); | ||
25 | -void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr); | ||
26 | +void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs); | ||
27 | void probe_write(CPUArchState *env, target_ulong addr, int size, int mmu_idx, | ||
28 | uintptr_t retaddr); | ||
29 | #else | ||
30 | @@ -XXX,XX +XXX,XX @@ static inline void tlb_flush_by_mmuidx_all_cpus_synced(CPUState *cpu, | ||
31 | uint16_t idxmap) | ||
32 | { | ||
21 | } | 33 | } |
22 | 34 | -static inline void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr) | |
23 | +/* Clear the bits above an N-bit vector, for N = (is_q ? 128 : 64). | 35 | +static inline void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, |
24 | + * If SVE is not enabled, then there are only 128 bits in the vector. | 36 | + MemTxAttrs attrs) |
25 | + */ | ||
26 | +static void clear_vec_high(DisasContext *s, bool is_q, int rd) | ||
27 | +{ | ||
28 | + unsigned ofs = fp_reg_offset(s, rd, MO_64); | ||
29 | + unsigned vsz = vec_full_reg_size(s); | ||
30 | + | ||
31 | + if (!is_q) { | ||
32 | + TCGv_i64 tcg_zero = tcg_const_i64(0); | ||
33 | + tcg_gen_st_i64(tcg_zero, cpu_env, ofs + 8); | ||
34 | + tcg_temp_free_i64(tcg_zero); | ||
35 | + } | ||
36 | + if (vsz > 16) { | ||
37 | + tcg_gen_gvec_dup8i(ofs + 16, vsz - 16, vsz - 16, 0); | ||
38 | + } | ||
39 | +} | ||
40 | + | ||
41 | static void write_fp_dreg(DisasContext *s, int reg, TCGv_i64 v) | ||
42 | { | 37 | { |
43 | - TCGv_i64 tcg_zero = tcg_const_i64(0); | ||
44 | + unsigned ofs = fp_reg_offset(s, reg, MO_64); | ||
45 | |||
46 | - tcg_gen_st_i64(v, cpu_env, fp_reg_offset(s, reg, MO_64)); | ||
47 | - tcg_gen_st_i64(tcg_zero, cpu_env, fp_reg_hi_offset(s, reg)); | ||
48 | - tcg_temp_free_i64(tcg_zero); | ||
49 | + tcg_gen_st_i64(v, cpu_env, ofs); | ||
50 | + clear_vec_high(s, false, reg); | ||
51 | } | 38 | } |
52 | 39 | #endif | |
53 | static void write_fp_sreg(DisasContext *s, int reg, TCGv_i32 v) | 40 | diff --git a/accel/tcg/translate-all.c b/accel/tcg/translate-all.c |
54 | @@ -XXX,XX +XXX,XX @@ static void do_fp_ld(DisasContext *s, int destidx, TCGv_i64 tcg_addr, int size) | 41 | index XXXXXXX..XXXXXXX 100644 |
55 | 42 | --- a/accel/tcg/translate-all.c | |
56 | tcg_temp_free_i64(tmplo); | 43 | +++ b/accel/tcg/translate-all.c |
57 | tcg_temp_free_i64(tmphi); | 44 | @@ -XXX,XX +XXX,XX @@ static TranslationBlock *tb_find_pc(uintptr_t tc_ptr) |
58 | + | ||
59 | + clear_vec_high(s, true, destidx); | ||
60 | } | 45 | } |
61 | 46 | ||
62 | /* | 47 | #if !defined(CONFIG_USER_ONLY) |
63 | @@ -XXX,XX +XXX,XX @@ static void write_vec_element_i32(DisasContext *s, TCGv_i32 tcg_src, | 48 | -void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr) |
49 | +void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs) | ||
50 | { | ||
51 | ram_addr_t ram_addr; | ||
52 | MemoryRegion *mr; | ||
53 | diff --git a/exec.c b/exec.c | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/exec.c | ||
56 | +++ b/exec.c | ||
57 | @@ -XXX,XX +XXX,XX @@ static void breakpoint_invalidate(CPUState *cpu, target_ulong pc) | ||
58 | if (phys != -1) { | ||
59 | /* Locks grabbed by tb_invalidate_phys_addr */ | ||
60 | tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as, | ||
61 | - phys | (pc & ~TARGET_PAGE_MASK)); | ||
62 | + phys | (pc & ~TARGET_PAGE_MASK), attrs); | ||
64 | } | 63 | } |
65 | } | 64 | } |
66 | 65 | #endif | |
67 | -/* Clear the high 64 bits of a 128 bit vector (in general non-quad | 66 | diff --git a/target/xtensa/op_helper.c b/target/xtensa/op_helper.c |
68 | - * vector ops all need to do this). | 67 | index XXXXXXX..XXXXXXX 100644 |
69 | - */ | 68 | --- a/target/xtensa/op_helper.c |
70 | -static void clear_vec_high(DisasContext *s, int rd) | 69 | +++ b/target/xtensa/op_helper.c |
71 | -{ | 70 | @@ -XXX,XX +XXX,XX @@ static void tb_invalidate_virtual_addr(CPUXtensaState *env, uint32_t vaddr) |
72 | - TCGv_i64 tcg_zero = tcg_const_i64(0); | 71 | int ret = xtensa_get_physical_addr(env, false, vaddr, 2, 0, |
73 | - | 72 | &paddr, &page_size, &access); |
74 | - write_vec_element(s, tcg_zero, rd, 1, MO_64); | 73 | if (ret == 0) { |
75 | - tcg_temp_free_i64(tcg_zero); | 74 | - tb_invalidate_phys_addr(&address_space_memory, paddr); |
76 | -} | 75 | + tb_invalidate_phys_addr(&address_space_memory, paddr, |
77 | - | 76 | + MEMTXATTRS_UNSPECIFIED); |
78 | /* Store from vector register to memory */ | ||
79 | static void do_vec_st(DisasContext *s, int srcidx, int element, | ||
80 | TCGv_i64 tcg_addr, int size) | ||
81 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) | ||
82 | /* For non-quad operations, setting a slice of the low | ||
83 | * 64 bits of the register clears the high 64 bits (in | ||
84 | * the ARM ARM pseudocode this is implicit in the fact | ||
85 | - * that 'rval' is a 64 bit wide variable). We optimize | ||
86 | - * by noticing that we only need to do this the first | ||
87 | - * time we touch a register. | ||
88 | + * that 'rval' is a 64 bit wide variable). | ||
89 | + * For quad operations, we might still need to zero the | ||
90 | + * high bits of SVE. We optimize by noticing that we only | ||
91 | + * need to do this the first time we touch a register. | ||
92 | */ | ||
93 | - if (!is_q && e == 0 && (r == 0 || xs == selem - 1)) { | ||
94 | - clear_vec_high(s, tt); | ||
95 | + if (e == 0 && (r == 0 || xs == selem - 1)) { | ||
96 | + clear_vec_high(s, is_q, tt); | ||
97 | } | ||
98 | } | ||
99 | tcg_gen_addi_i64(tcg_addr, tcg_addr, ebytes); | ||
100 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | ||
101 | write_vec_element(s, tcg_tmp, rt, 0, MO_64); | ||
102 | if (is_q) { | ||
103 | write_vec_element(s, tcg_tmp, rt, 1, MO_64); | ||
104 | - } else { | ||
105 | - clear_vec_high(s, rt); | ||
106 | } | ||
107 | tcg_temp_free_i64(tcg_tmp); | ||
108 | + clear_vec_high(s, is_q, rt); | ||
109 | } else { | ||
110 | /* Load/store one element per register */ | ||
111 | if (is_load) { | ||
112 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_sqshrn(DisasContext *s, bool is_scalar, bool is_q, | ||
113 | } | ||
114 | |||
115 | if (!is_q) { | ||
116 | - clear_vec_high(s, rd); | ||
117 | write_vec_element(s, tcg_final, rd, 0, MO_64); | ||
118 | } else { | ||
119 | write_vec_element(s, tcg_final, rd, 1, MO_64); | ||
120 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_sqshrn(DisasContext *s, bool is_scalar, bool is_q, | ||
121 | tcg_temp_free_i64(tcg_rd); | ||
122 | tcg_temp_free_i32(tcg_rd_narrowed); | ||
123 | tcg_temp_free_i64(tcg_final); | ||
124 | - return; | ||
125 | + | ||
126 | + clear_vec_high(s, is_q, rd); | ||
127 | } | ||
128 | |||
129 | /* SQSHLU, UQSHL, SQSHL: saturating left shifts */ | ||
130 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_qshl(DisasContext *s, bool scalar, bool is_q, | ||
131 | tcg_temp_free_i64(tcg_op); | ||
132 | } | ||
133 | tcg_temp_free_i64(tcg_shift); | ||
134 | - | ||
135 | - if (!is_q) { | ||
136 | - clear_vec_high(s, rd); | ||
137 | - } | ||
138 | + clear_vec_high(s, is_q, rd); | ||
139 | } else { | ||
140 | TCGv_i32 tcg_shift = tcg_const_i32(shift); | ||
141 | static NeonGenTwoOpEnvFn * const fns[2][2][3] = { | ||
142 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_qshl(DisasContext *s, bool scalar, bool is_q, | ||
143 | } | ||
144 | tcg_temp_free_i32(tcg_shift); | ||
145 | |||
146 | - if (!is_q && !scalar) { | ||
147 | - clear_vec_high(s, rd); | ||
148 | + if (!scalar) { | ||
149 | + clear_vec_high(s, is_q, rd); | ||
150 | } | ||
151 | } | 77 | } |
152 | } | 78 | } |
153 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_intfp_conv(DisasContext *s, int rd, int rn, | ||
154 | } | ||
155 | } | ||
156 | |||
157 | - if (!is_double && elements == 2) { | ||
158 | - clear_vec_high(s, rd); | ||
159 | - } | ||
160 | - | ||
161 | tcg_temp_free_i64(tcg_int); | ||
162 | tcg_temp_free_ptr(tcg_fpst); | ||
163 | tcg_temp_free_i32(tcg_shift); | ||
164 | + | ||
165 | + clear_vec_high(s, elements << size == 16, rd); | ||
166 | } | ||
167 | |||
168 | /* UCVTF/SCVTF - Integer to FP conversion */ | ||
169 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_shift_fpint_conv(DisasContext *s, bool is_scalar, | ||
170 | write_vec_element(s, tcg_op, rd, pass, MO_64); | ||
171 | tcg_temp_free_i64(tcg_op); | ||
172 | } | ||
173 | - if (!is_q) { | ||
174 | - clear_vec_high(s, rd); | ||
175 | - } | ||
176 | + clear_vec_high(s, is_q, rd); | ||
177 | } else { | ||
178 | int maxpass = is_scalar ? 1 : is_q ? 4 : 2; | ||
179 | for (pass = 0; pass < maxpass; pass++) { | ||
180 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_shift_fpint_conv(DisasContext *s, bool is_scalar, | ||
181 | } | ||
182 | tcg_temp_free_i32(tcg_op); | ||
183 | } | ||
184 | - if (!is_q && !is_scalar) { | ||
185 | - clear_vec_high(s, rd); | ||
186 | + if (!is_scalar) { | ||
187 | + clear_vec_high(s, is_q, rd); | ||
188 | } | ||
189 | } | ||
190 | |||
191 | @@ -XXX,XX +XXX,XX @@ static void handle_3same_float(DisasContext *s, int size, int elements, | ||
192 | |||
193 | tcg_temp_free_ptr(fpst); | ||
194 | |||
195 | - if ((elements << size) < 4) { | ||
196 | - /* scalar, or non-quad vector op */ | ||
197 | - clear_vec_high(s, rd); | ||
198 | - } | ||
199 | + clear_vec_high(s, elements * (size ? 8 : 4) > 8, rd); | ||
200 | } | ||
201 | |||
202 | /* AdvSIMD scalar three same | ||
203 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_fcmp_zero(DisasContext *s, int opcode, | ||
204 | } | ||
205 | write_vec_element(s, tcg_res, rd, pass, MO_64); | ||
206 | } | ||
207 | - if (is_scalar) { | ||
208 | - clear_vec_high(s, rd); | ||
209 | - } | ||
210 | - | ||
211 | tcg_temp_free_i64(tcg_res); | ||
212 | tcg_temp_free_i64(tcg_zero); | ||
213 | tcg_temp_free_i64(tcg_op); | ||
214 | + | ||
215 | + clear_vec_high(s, !is_scalar, rd); | ||
216 | } else { | ||
217 | TCGv_i32 tcg_op = tcg_temp_new_i32(); | ||
218 | TCGv_i32 tcg_zero = tcg_const_i32(0); | ||
219 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_fcmp_zero(DisasContext *s, int opcode, | ||
220 | tcg_temp_free_i32(tcg_res); | ||
221 | tcg_temp_free_i32(tcg_zero); | ||
222 | tcg_temp_free_i32(tcg_op); | ||
223 | - if (!is_q && !is_scalar) { | ||
224 | - clear_vec_high(s, rd); | ||
225 | + if (!is_scalar) { | ||
226 | + clear_vec_high(s, is_q, rd); | ||
227 | } | ||
228 | } | ||
229 | |||
230 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_reciprocal(DisasContext *s, int opcode, | ||
231 | } | ||
232 | write_vec_element(s, tcg_res, rd, pass, MO_64); | ||
233 | } | ||
234 | - if (is_scalar) { | ||
235 | - clear_vec_high(s, rd); | ||
236 | - } | ||
237 | - | ||
238 | tcg_temp_free_i64(tcg_res); | ||
239 | tcg_temp_free_i64(tcg_op); | ||
240 | + clear_vec_high(s, !is_scalar, rd); | ||
241 | } else { | ||
242 | TCGv_i32 tcg_op = tcg_temp_new_i32(); | ||
243 | TCGv_i32 tcg_res = tcg_temp_new_i32(); | ||
244 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_reciprocal(DisasContext *s, int opcode, | ||
245 | } | ||
246 | tcg_temp_free_i32(tcg_res); | ||
247 | tcg_temp_free_i32(tcg_op); | ||
248 | - if (!is_q && !is_scalar) { | ||
249 | - clear_vec_high(s, rd); | ||
250 | + if (!is_scalar) { | ||
251 | + clear_vec_high(s, is_q, rd); | ||
252 | } | ||
253 | } | ||
254 | tcg_temp_free_ptr(fpst); | ||
255 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_narrow(DisasContext *s, bool scalar, | ||
256 | write_vec_element_i32(s, tcg_res[pass], rd, destelt + pass, MO_32); | ||
257 | tcg_temp_free_i32(tcg_res[pass]); | ||
258 | } | ||
259 | - if (!is_q) { | ||
260 | - clear_vec_high(s, rd); | ||
261 | - } | ||
262 | + clear_vec_high(s, is_q, rd); | ||
263 | } | ||
264 | |||
265 | /* Remaining saturating accumulating ops */ | ||
266 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_satacc(DisasContext *s, bool is_scalar, bool is_u, | ||
267 | } | ||
268 | write_vec_element(s, tcg_rd, rd, pass, MO_64); | ||
269 | } | ||
270 | - if (is_scalar) { | ||
271 | - clear_vec_high(s, rd); | ||
272 | - } | ||
273 | - | ||
274 | tcg_temp_free_i64(tcg_rd); | ||
275 | tcg_temp_free_i64(tcg_rn); | ||
276 | + clear_vec_high(s, !is_scalar, rd); | ||
277 | } else { | ||
278 | TCGv_i32 tcg_rn = tcg_temp_new_i32(); | ||
279 | TCGv_i32 tcg_rd = tcg_temp_new_i32(); | ||
280 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_satacc(DisasContext *s, bool is_scalar, bool is_u, | ||
281 | } | ||
282 | write_vec_element_i32(s, tcg_rd, rd, pass, MO_32); | ||
283 | } | ||
284 | - | ||
285 | - if (!is_q) { | ||
286 | - clear_vec_high(s, rd); | ||
287 | - } | ||
288 | - | ||
289 | tcg_temp_free_i32(tcg_rd); | ||
290 | tcg_temp_free_i32(tcg_rn); | ||
291 | + clear_vec_high(s, is_q, rd); | ||
292 | } | ||
293 | } | ||
294 | |||
295 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_shri(DisasContext *s, bool is_q, bool is_u, | ||
296 | tcg_temp_free_i64(tcg_round); | ||
297 | |||
298 | done: | ||
299 | - if (!is_q) { | ||
300 | - clear_vec_high(s, rd); | ||
301 | - } | ||
302 | + clear_vec_high(s, is_q, rd); | ||
303 | } | ||
304 | |||
305 | static void gen_shl8_ins_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
306 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_shrn(DisasContext *s, bool is_q, | ||
307 | } | ||
308 | |||
309 | if (!is_q) { | ||
310 | - clear_vec_high(s, rd); | ||
311 | write_vec_element(s, tcg_final, rd, 0, MO_64); | ||
312 | } else { | ||
313 | write_vec_element(s, tcg_final, rd, 1, MO_64); | ||
314 | } | ||
315 | - | ||
316 | if (round) { | ||
317 | tcg_temp_free_i64(tcg_round); | ||
318 | } | ||
319 | tcg_temp_free_i64(tcg_rn); | ||
320 | tcg_temp_free_i64(tcg_rd); | ||
321 | tcg_temp_free_i64(tcg_final); | ||
322 | - return; | ||
323 | + | ||
324 | + clear_vec_high(s, is_q, rd); | ||
325 | } | ||
326 | |||
327 | |||
328 | @@ -XXX,XX +XXX,XX @@ static void handle_3rd_narrowing(DisasContext *s, int is_q, int is_u, int size, | ||
329 | write_vec_element_i32(s, tcg_res[pass], rd, pass + part, MO_32); | ||
330 | tcg_temp_free_i32(tcg_res[pass]); | ||
331 | } | ||
332 | - if (!is_q) { | ||
333 | - clear_vec_high(s, rd); | ||
334 | - } | ||
335 | + clear_vec_high(s, is_q, rd); | ||
336 | } | ||
337 | |||
338 | static void handle_pmull_64(DisasContext *s, int is_q, int rd, int rn, int rm) | ||
339 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_3same_pair(DisasContext *s, int is_q, int u, int opcode, | ||
340 | write_vec_element_i32(s, tcg_res[pass], rd, pass, MO_32); | ||
341 | tcg_temp_free_i32(tcg_res[pass]); | ||
342 | } | ||
343 | - if (!is_q) { | ||
344 | - clear_vec_high(s, rd); | ||
345 | - } | ||
346 | + clear_vec_high(s, is_q, rd); | ||
347 | } | ||
348 | |||
349 | if (fpst) { | ||
350 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_3same_int(DisasContext *s, uint32_t insn) | ||
351 | tcg_temp_free_i32(tcg_op2); | ||
352 | } | ||
353 | } | ||
354 | - | ||
355 | - if (!is_q) { | ||
356 | - clear_vec_high(s, rd); | ||
357 | - } | ||
358 | + clear_vec_high(s, is_q, rd); | ||
359 | } | ||
360 | |||
361 | /* AdvSIMD three same | ||
362 | @@ -XXX,XX +XXX,XX @@ static void handle_rev(DisasContext *s, int opcode, bool u, | ||
363 | write_vec_element(s, tcg_tmp, rd, i, grp_size); | ||
364 | tcg_temp_free_i64(tcg_tmp); | ||
365 | } | ||
366 | - if (!is_q) { | ||
367 | - clear_vec_high(s, rd); | ||
368 | - } | ||
369 | + clear_vec_high(s, is_q, rd); | ||
370 | } else { | ||
371 | int revmask = (1 << grp_size) - 1; | ||
372 | int esize = 8 << size; | ||
373 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | ||
374 | tcg_temp_free_i32(tcg_op); | ||
375 | } | ||
376 | } | ||
377 | - if (!is_q) { | ||
378 | - clear_vec_high(s, rd); | ||
379 | - } | ||
380 | + clear_vec_high(s, is_q, rd); | ||
381 | |||
382 | if (need_rmode) { | ||
383 | gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env); | ||
384 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
385 | tcg_temp_free_i64(tcg_res); | ||
386 | } | ||
387 | |||
388 | - if (is_scalar) { | ||
389 | - clear_vec_high(s, rd); | ||
390 | - } | ||
391 | - | ||
392 | tcg_temp_free_i64(tcg_idx); | ||
393 | + clear_vec_high(s, !is_scalar, rd); | ||
394 | } else if (!is_long) { | ||
395 | /* 32 bit floating point, or 16 or 32 bit integer. | ||
396 | * For the 16 bit scalar case we use the usual Neon helpers and | ||
397 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
398 | } | ||
399 | |||
400 | tcg_temp_free_i32(tcg_idx); | ||
401 | - | ||
402 | - if (!is_q) { | ||
403 | - clear_vec_high(s, rd); | ||
404 | - } | ||
405 | + clear_vec_high(s, is_q, rd); | ||
406 | } else { | ||
407 | /* long ops: 16x16->32 or 32x32->64 */ | ||
408 | TCGv_i64 tcg_res[2]; | ||
409 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
410 | } | ||
411 | tcg_temp_free_i64(tcg_idx); | ||
412 | |||
413 | - if (is_scalar) { | ||
414 | - clear_vec_high(s, rd); | ||
415 | - } | ||
416 | + clear_vec_high(s, !is_scalar, rd); | ||
417 | } else { | ||
418 | TCGv_i32 tcg_idx = tcg_temp_new_i32(); | ||
419 | 79 | ||
420 | -- | 80 | -- |
421 | 2.16.1 | 81 | 2.17.1 |
422 | 82 | ||
423 | 83 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, | |
2 | add MemTxAttrs as an argument to address_space_translate() | ||
3 | and address_space_translate_cached(). Callers either have an | ||
4 | attrs value to hand, or don't care and can use MEMTXATTRS_UNSPECIFIED. | ||
5 | |||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20180521140402.23318-4-peter.maydell@linaro.org | ||
10 | --- | ||
11 | include/exec/memory.h | 4 +++- | ||
12 | accel/tcg/translate-all.c | 2 +- | ||
13 | exec.c | 14 +++++++++----- | ||
14 | hw/vfio/common.c | 3 ++- | ||
15 | memory_ldst.inc.c | 18 +++++++++--------- | ||
16 | target/riscv/helper.c | 2 +- | ||
17 | 6 files changed, 25 insertions(+), 18 deletions(-) | ||
18 | |||
19 | diff --git a/include/exec/memory.h b/include/exec/memory.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/include/exec/memory.h | ||
22 | +++ b/include/exec/memory.h | ||
23 | @@ -XXX,XX +XXX,XX @@ IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr, | ||
24 | * #MemoryRegion. | ||
25 | * @len: pointer to length | ||
26 | * @is_write: indicates the transfer direction | ||
27 | + * @attrs: memory attributes | ||
28 | */ | ||
29 | MemoryRegion *flatview_translate(FlatView *fv, | ||
30 | hwaddr addr, hwaddr *xlat, | ||
31 | @@ -XXX,XX +XXX,XX @@ MemoryRegion *flatview_translate(FlatView *fv, | ||
32 | |||
33 | static inline MemoryRegion *address_space_translate(AddressSpace *as, | ||
34 | hwaddr addr, hwaddr *xlat, | ||
35 | - hwaddr *len, bool is_write) | ||
36 | + hwaddr *len, bool is_write, | ||
37 | + MemTxAttrs attrs) | ||
38 | { | ||
39 | return flatview_translate(address_space_to_flatview(as), | ||
40 | addr, xlat, len, is_write); | ||
41 | diff --git a/accel/tcg/translate-all.c b/accel/tcg/translate-all.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/accel/tcg/translate-all.c | ||
44 | +++ b/accel/tcg/translate-all.c | ||
45 | @@ -XXX,XX +XXX,XX @@ void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs) | ||
46 | hwaddr l = 1; | ||
47 | |||
48 | rcu_read_lock(); | ||
49 | - mr = address_space_translate(as, addr, &addr, &l, false); | ||
50 | + mr = address_space_translate(as, addr, &addr, &l, false, attrs); | ||
51 | if (!(memory_region_is_ram(mr) | ||
52 | || memory_region_is_romd(mr))) { | ||
53 | rcu_read_unlock(); | ||
54 | diff --git a/exec.c b/exec.c | ||
55 | index XXXXXXX..XXXXXXX 100644 | ||
56 | --- a/exec.c | ||
57 | +++ b/exec.c | ||
58 | @@ -XXX,XX +XXX,XX @@ static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as, | ||
59 | rcu_read_lock(); | ||
60 | while (len > 0) { | ||
61 | l = len; | ||
62 | - mr = address_space_translate(as, addr, &addr1, &l, true); | ||
63 | + mr = address_space_translate(as, addr, &addr1, &l, true, | ||
64 | + MEMTXATTRS_UNSPECIFIED); | ||
65 | |||
66 | if (!(memory_region_is_ram(mr) || | ||
67 | memory_region_is_romd(mr))) { | ||
68 | @@ -XXX,XX +XXX,XX @@ void address_space_cache_destroy(MemoryRegionCache *cache) | ||
69 | */ | ||
70 | static inline MemoryRegion *address_space_translate_cached( | ||
71 | MemoryRegionCache *cache, hwaddr addr, hwaddr *xlat, | ||
72 | - hwaddr *plen, bool is_write) | ||
73 | + hwaddr *plen, bool is_write, MemTxAttrs attrs) | ||
74 | { | ||
75 | MemoryRegionSection section; | ||
76 | MemoryRegion *mr; | ||
77 | @@ -XXX,XX +XXX,XX @@ address_space_read_cached_slow(MemoryRegionCache *cache, hwaddr addr, | ||
78 | MemoryRegion *mr; | ||
79 | |||
80 | l = len; | ||
81 | - mr = address_space_translate_cached(cache, addr, &addr1, &l, false); | ||
82 | + mr = address_space_translate_cached(cache, addr, &addr1, &l, false, | ||
83 | + MEMTXATTRS_UNSPECIFIED); | ||
84 | flatview_read_continue(cache->fv, | ||
85 | addr, MEMTXATTRS_UNSPECIFIED, buf, len, | ||
86 | addr1, l, mr); | ||
87 | @@ -XXX,XX +XXX,XX @@ address_space_write_cached_slow(MemoryRegionCache *cache, hwaddr addr, | ||
88 | MemoryRegion *mr; | ||
89 | |||
90 | l = len; | ||
91 | - mr = address_space_translate_cached(cache, addr, &addr1, &l, true); | ||
92 | + mr = address_space_translate_cached(cache, addr, &addr1, &l, true, | ||
93 | + MEMTXATTRS_UNSPECIFIED); | ||
94 | flatview_write_continue(cache->fv, | ||
95 | addr, MEMTXATTRS_UNSPECIFIED, buf, len, | ||
96 | addr1, l, mr); | ||
97 | @@ -XXX,XX +XXX,XX @@ bool cpu_physical_memory_is_io(hwaddr phys_addr) | ||
98 | |||
99 | rcu_read_lock(); | ||
100 | mr = address_space_translate(&address_space_memory, | ||
101 | - phys_addr, &phys_addr, &l, false); | ||
102 | + phys_addr, &phys_addr, &l, false, | ||
103 | + MEMTXATTRS_UNSPECIFIED); | ||
104 | |||
105 | res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr)); | ||
106 | rcu_read_unlock(); | ||
107 | diff --git a/hw/vfio/common.c b/hw/vfio/common.c | ||
108 | index XXXXXXX..XXXXXXX 100644 | ||
109 | --- a/hw/vfio/common.c | ||
110 | +++ b/hw/vfio/common.c | ||
111 | @@ -XXX,XX +XXX,XX @@ static bool vfio_get_vaddr(IOMMUTLBEntry *iotlb, void **vaddr, | ||
112 | */ | ||
113 | mr = address_space_translate(&address_space_memory, | ||
114 | iotlb->translated_addr, | ||
115 | - &xlat, &len, writable); | ||
116 | + &xlat, &len, writable, | ||
117 | + MEMTXATTRS_UNSPECIFIED); | ||
118 | if (!memory_region_is_ram(mr)) { | ||
119 | error_report("iommu map to non memory area %"HWADDR_PRIx"", | ||
120 | xlat); | ||
121 | diff --git a/memory_ldst.inc.c b/memory_ldst.inc.c | ||
122 | index XXXXXXX..XXXXXXX 100644 | ||
123 | --- a/memory_ldst.inc.c | ||
124 | +++ b/memory_ldst.inc.c | ||
125 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t glue(address_space_ldl_internal, SUFFIX)(ARG1_DECL, | ||
126 | bool release_lock = false; | ||
127 | |||
128 | RCU_READ_LOCK(); | ||
129 | - mr = TRANSLATE(addr, &addr1, &l, false); | ||
130 | + mr = TRANSLATE(addr, &addr1, &l, false, attrs); | ||
131 | if (l < 4 || !IS_DIRECT(mr, false)) { | ||
132 | release_lock |= prepare_mmio_access(mr); | ||
133 | |||
134 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t glue(address_space_ldq_internal, SUFFIX)(ARG1_DECL, | ||
135 | bool release_lock = false; | ||
136 | |||
137 | RCU_READ_LOCK(); | ||
138 | - mr = TRANSLATE(addr, &addr1, &l, false); | ||
139 | + mr = TRANSLATE(addr, &addr1, &l, false, attrs); | ||
140 | if (l < 8 || !IS_DIRECT(mr, false)) { | ||
141 | release_lock |= prepare_mmio_access(mr); | ||
142 | |||
143 | @@ -XXX,XX +XXX,XX @@ uint32_t glue(address_space_ldub, SUFFIX)(ARG1_DECL, | ||
144 | bool release_lock = false; | ||
145 | |||
146 | RCU_READ_LOCK(); | ||
147 | - mr = TRANSLATE(addr, &addr1, &l, false); | ||
148 | + mr = TRANSLATE(addr, &addr1, &l, false, attrs); | ||
149 | if (!IS_DIRECT(mr, false)) { | ||
150 | release_lock |= prepare_mmio_access(mr); | ||
151 | |||
152 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t glue(address_space_lduw_internal, SUFFIX)(ARG1_DECL, | ||
153 | bool release_lock = false; | ||
154 | |||
155 | RCU_READ_LOCK(); | ||
156 | - mr = TRANSLATE(addr, &addr1, &l, false); | ||
157 | + mr = TRANSLATE(addr, &addr1, &l, false, attrs); | ||
158 | if (l < 2 || !IS_DIRECT(mr, false)) { | ||
159 | release_lock |= prepare_mmio_access(mr); | ||
160 | |||
161 | @@ -XXX,XX +XXX,XX @@ void glue(address_space_stl_notdirty, SUFFIX)(ARG1_DECL, | ||
162 | bool release_lock = false; | ||
163 | |||
164 | RCU_READ_LOCK(); | ||
165 | - mr = TRANSLATE(addr, &addr1, &l, true); | ||
166 | + mr = TRANSLATE(addr, &addr1, &l, true, attrs); | ||
167 | if (l < 4 || !IS_DIRECT(mr, true)) { | ||
168 | release_lock |= prepare_mmio_access(mr); | ||
169 | |||
170 | @@ -XXX,XX +XXX,XX @@ static inline void glue(address_space_stl_internal, SUFFIX)(ARG1_DECL, | ||
171 | bool release_lock = false; | ||
172 | |||
173 | RCU_READ_LOCK(); | ||
174 | - mr = TRANSLATE(addr, &addr1, &l, true); | ||
175 | + mr = TRANSLATE(addr, &addr1, &l, true, attrs); | ||
176 | if (l < 4 || !IS_DIRECT(mr, true)) { | ||
177 | release_lock |= prepare_mmio_access(mr); | ||
178 | |||
179 | @@ -XXX,XX +XXX,XX @@ void glue(address_space_stb, SUFFIX)(ARG1_DECL, | ||
180 | bool release_lock = false; | ||
181 | |||
182 | RCU_READ_LOCK(); | ||
183 | - mr = TRANSLATE(addr, &addr1, &l, true); | ||
184 | + mr = TRANSLATE(addr, &addr1, &l, true, attrs); | ||
185 | if (!IS_DIRECT(mr, true)) { | ||
186 | release_lock |= prepare_mmio_access(mr); | ||
187 | r = memory_region_dispatch_write(mr, addr1, val, 1, attrs); | ||
188 | @@ -XXX,XX +XXX,XX @@ static inline void glue(address_space_stw_internal, SUFFIX)(ARG1_DECL, | ||
189 | bool release_lock = false; | ||
190 | |||
191 | RCU_READ_LOCK(); | ||
192 | - mr = TRANSLATE(addr, &addr1, &l, true); | ||
193 | + mr = TRANSLATE(addr, &addr1, &l, true, attrs); | ||
194 | if (l < 2 || !IS_DIRECT(mr, true)) { | ||
195 | release_lock |= prepare_mmio_access(mr); | ||
196 | |||
197 | @@ -XXX,XX +XXX,XX @@ static void glue(address_space_stq_internal, SUFFIX)(ARG1_DECL, | ||
198 | bool release_lock = false; | ||
199 | |||
200 | RCU_READ_LOCK(); | ||
201 | - mr = TRANSLATE(addr, &addr1, &l, true); | ||
202 | + mr = TRANSLATE(addr, &addr1, &l, true, attrs); | ||
203 | if (l < 8 || !IS_DIRECT(mr, true)) { | ||
204 | release_lock |= prepare_mmio_access(mr); | ||
205 | |||
206 | diff --git a/target/riscv/helper.c b/target/riscv/helper.c | ||
207 | index XXXXXXX..XXXXXXX 100644 | ||
208 | --- a/target/riscv/helper.c | ||
209 | +++ b/target/riscv/helper.c | ||
210 | @@ -XXX,XX +XXX,XX @@ restart: | ||
211 | MemoryRegion *mr; | ||
212 | hwaddr l = sizeof(target_ulong), addr1; | ||
213 | mr = address_space_translate(cs->as, pte_addr, | ||
214 | - &addr1, &l, false); | ||
215 | + &addr1, &l, false, MEMTXATTRS_UNSPECIFIED); | ||
216 | if (memory_access_is_direct(mr, true)) { | ||
217 | target_ulong *pte_pa = | ||
218 | qemu_map_ram_ptr(mr->ram_block, addr1); | ||
219 | -- | ||
220 | 2.17.1 | ||
221 | |||
222 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, | ||
2 | add MemTxAttrs as an argument to address_space_map(). | ||
3 | Its callers either have an attrs value to hand, or don't care | ||
4 | and can use MEMTXATTRS_UNSPECIFIED. | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20180521140402.23318-5-peter.maydell@linaro.org | ||
10 | --- | ||
11 | include/exec/memory.h | 3 ++- | ||
12 | include/sysemu/dma.h | 3 ++- | ||
13 | exec.c | 6 ++++-- | ||
14 | target/ppc/mmu-hash64.c | 3 ++- | ||
15 | 4 files changed, 10 insertions(+), 5 deletions(-) | ||
16 | |||
17 | diff --git a/include/exec/memory.h b/include/exec/memory.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/exec/memory.h | ||
20 | +++ b/include/exec/memory.h | ||
21 | @@ -XXX,XX +XXX,XX @@ bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_ | ||
22 | * @addr: address within that address space | ||
23 | * @plen: pointer to length of buffer; updated on return | ||
24 | * @is_write: indicates the transfer direction | ||
25 | + * @attrs: memory attributes | ||
26 | */ | ||
27 | void *address_space_map(AddressSpace *as, hwaddr addr, | ||
28 | - hwaddr *plen, bool is_write); | ||
29 | + hwaddr *plen, bool is_write, MemTxAttrs attrs); | ||
30 | |||
31 | /* address_space_unmap: Unmaps a memory region previously mapped by address_space_map() | ||
32 | * | ||
33 | diff --git a/include/sysemu/dma.h b/include/sysemu/dma.h | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/include/sysemu/dma.h | ||
36 | +++ b/include/sysemu/dma.h | ||
37 | @@ -XXX,XX +XXX,XX @@ static inline void *dma_memory_map(AddressSpace *as, | ||
38 | hwaddr xlen = *len; | ||
39 | void *p; | ||
40 | |||
41 | - p = address_space_map(as, addr, &xlen, dir == DMA_DIRECTION_FROM_DEVICE); | ||
42 | + p = address_space_map(as, addr, &xlen, dir == DMA_DIRECTION_FROM_DEVICE, | ||
43 | + MEMTXATTRS_UNSPECIFIED); | ||
44 | *len = xlen; | ||
45 | return p; | ||
46 | } | ||
47 | diff --git a/exec.c b/exec.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/exec.c | ||
50 | +++ b/exec.c | ||
51 | @@ -XXX,XX +XXX,XX @@ flatview_extend_translation(FlatView *fv, hwaddr addr, | ||
52 | void *address_space_map(AddressSpace *as, | ||
53 | hwaddr addr, | ||
54 | hwaddr *plen, | ||
55 | - bool is_write) | ||
56 | + bool is_write, | ||
57 | + MemTxAttrs attrs) | ||
58 | { | ||
59 | hwaddr len = *plen; | ||
60 | hwaddr l, xlat; | ||
61 | @@ -XXX,XX +XXX,XX @@ void *cpu_physical_memory_map(hwaddr addr, | ||
62 | hwaddr *plen, | ||
63 | int is_write) | ||
64 | { | ||
65 | - return address_space_map(&address_space_memory, addr, plen, is_write); | ||
66 | + return address_space_map(&address_space_memory, addr, plen, is_write, | ||
67 | + MEMTXATTRS_UNSPECIFIED); | ||
68 | } | ||
69 | |||
70 | void cpu_physical_memory_unmap(void *buffer, hwaddr len, | ||
71 | diff --git a/target/ppc/mmu-hash64.c b/target/ppc/mmu-hash64.c | ||
72 | index XXXXXXX..XXXXXXX 100644 | ||
73 | --- a/target/ppc/mmu-hash64.c | ||
74 | +++ b/target/ppc/mmu-hash64.c | ||
75 | @@ -XXX,XX +XXX,XX @@ const ppc_hash_pte64_t *ppc_hash64_map_hptes(PowerPCCPU *cpu, | ||
76 | return NULL; | ||
77 | } | ||
78 | |||
79 | - hptes = address_space_map(CPU(cpu)->as, base + pte_offset, &plen, false); | ||
80 | + hptes = address_space_map(CPU(cpu)->as, base + pte_offset, &plen, false, | ||
81 | + MEMTXATTRS_UNSPECIFIED); | ||
82 | if (plen < (n * HASH_PTE_SIZE_64)) { | ||
83 | hw_error("%s: Unable to map all requested HPTEs\n", __func__); | ||
84 | } | ||
85 | -- | ||
86 | 2.17.1 | ||
87 | |||
88 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, | ||
2 | add MemTxAttrs as an argument to address_space_access_valid(). | ||
3 | Its callers either have an attrs value to hand, or don't care | ||
4 | and can use MEMTXATTRS_UNSPECIFIED. | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20180521140402.23318-6-peter.maydell@linaro.org | ||
10 | --- | ||
11 | include/exec/memory.h | 4 +++- | ||
12 | include/sysemu/dma.h | 3 ++- | ||
13 | exec.c | 3 ++- | ||
14 | target/s390x/diag.c | 6 ++++-- | ||
15 | target/s390x/excp_helper.c | 3 ++- | ||
16 | target/s390x/mmu_helper.c | 3 ++- | ||
17 | target/s390x/sigp.c | 3 ++- | ||
18 | 7 files changed, 17 insertions(+), 8 deletions(-) | ||
19 | |||
20 | diff --git a/include/exec/memory.h b/include/exec/memory.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/include/exec/memory.h | ||
23 | +++ b/include/exec/memory.h | ||
24 | @@ -XXX,XX +XXX,XX @@ static inline MemoryRegion *address_space_translate(AddressSpace *as, | ||
25 | * @addr: address within that address space | ||
26 | * @len: length of the area to be checked | ||
27 | * @is_write: indicates the transfer direction | ||
28 | + * @attrs: memory attributes | ||
29 | */ | ||
30 | -bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write); | ||
31 | +bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, | ||
32 | + bool is_write, MemTxAttrs attrs); | ||
33 | |||
34 | /* address_space_map: map a physical memory region into a host virtual address | ||
35 | * | ||
36 | diff --git a/include/sysemu/dma.h b/include/sysemu/dma.h | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/include/sysemu/dma.h | ||
39 | +++ b/include/sysemu/dma.h | ||
40 | @@ -XXX,XX +XXX,XX @@ static inline bool dma_memory_valid(AddressSpace *as, | ||
41 | DMADirection dir) | ||
42 | { | ||
43 | return address_space_access_valid(as, addr, len, | ||
44 | - dir == DMA_DIRECTION_FROM_DEVICE); | ||
45 | + dir == DMA_DIRECTION_FROM_DEVICE, | ||
46 | + MEMTXATTRS_UNSPECIFIED); | ||
47 | } | ||
48 | |||
49 | static inline int dma_memory_rw_relaxed(AddressSpace *as, dma_addr_t addr, | ||
50 | diff --git a/exec.c b/exec.c | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/exec.c | ||
53 | +++ b/exec.c | ||
54 | @@ -XXX,XX +XXX,XX @@ static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len, | ||
55 | } | ||
56 | |||
57 | bool address_space_access_valid(AddressSpace *as, hwaddr addr, | ||
58 | - int len, bool is_write) | ||
59 | + int len, bool is_write, | ||
60 | + MemTxAttrs attrs) | ||
61 | { | ||
62 | FlatView *fv; | ||
63 | bool result; | ||
64 | diff --git a/target/s390x/diag.c b/target/s390x/diag.c | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/target/s390x/diag.c | ||
67 | +++ b/target/s390x/diag.c | ||
68 | @@ -XXX,XX +XXX,XX @@ void handle_diag_308(CPUS390XState *env, uint64_t r1, uint64_t r3, uintptr_t ra) | ||
69 | return; | ||
70 | } | ||
71 | if (!address_space_access_valid(&address_space_memory, addr, | ||
72 | - sizeof(IplParameterBlock), false)) { | ||
73 | + sizeof(IplParameterBlock), false, | ||
74 | + MEMTXATTRS_UNSPECIFIED)) { | ||
75 | s390_program_interrupt(env, PGM_ADDRESSING, ILEN_AUTO, ra); | ||
76 | return; | ||
77 | } | ||
78 | @@ -XXX,XX +XXX,XX @@ out: | ||
79 | return; | ||
80 | } | ||
81 | if (!address_space_access_valid(&address_space_memory, addr, | ||
82 | - sizeof(IplParameterBlock), true)) { | ||
83 | + sizeof(IplParameterBlock), true, | ||
84 | + MEMTXATTRS_UNSPECIFIED)) { | ||
85 | s390_program_interrupt(env, PGM_ADDRESSING, ILEN_AUTO, ra); | ||
86 | return; | ||
87 | } | ||
88 | diff --git a/target/s390x/excp_helper.c b/target/s390x/excp_helper.c | ||
89 | index XXXXXXX..XXXXXXX 100644 | ||
90 | --- a/target/s390x/excp_helper.c | ||
91 | +++ b/target/s390x/excp_helper.c | ||
92 | @@ -XXX,XX +XXX,XX @@ int s390_cpu_handle_mmu_fault(CPUState *cs, vaddr orig_vaddr, int size, | ||
93 | |||
94 | /* check out of RAM access */ | ||
95 | if (!address_space_access_valid(&address_space_memory, raddr, | ||
96 | - TARGET_PAGE_SIZE, rw)) { | ||
97 | + TARGET_PAGE_SIZE, rw, | ||
98 | + MEMTXATTRS_UNSPECIFIED)) { | ||
99 | DPRINTF("%s: raddr %" PRIx64 " > ram_size %" PRIx64 "\n", __func__, | ||
100 | (uint64_t)raddr, (uint64_t)ram_size); | ||
101 | trigger_pgm_exception(env, PGM_ADDRESSING, ILEN_AUTO); | ||
102 | diff --git a/target/s390x/mmu_helper.c b/target/s390x/mmu_helper.c | ||
103 | index XXXXXXX..XXXXXXX 100644 | ||
104 | --- a/target/s390x/mmu_helper.c | ||
105 | +++ b/target/s390x/mmu_helper.c | ||
106 | @@ -XXX,XX +XXX,XX @@ static int translate_pages(S390CPU *cpu, vaddr addr, int nr_pages, | ||
107 | return ret; | ||
108 | } | ||
109 | if (!address_space_access_valid(&address_space_memory, pages[i], | ||
110 | - TARGET_PAGE_SIZE, is_write)) { | ||
111 | + TARGET_PAGE_SIZE, is_write, | ||
112 | + MEMTXATTRS_UNSPECIFIED)) { | ||
113 | trigger_access_exception(env, PGM_ADDRESSING, ILEN_AUTO, 0); | ||
114 | return -EFAULT; | ||
115 | } | ||
116 | diff --git a/target/s390x/sigp.c b/target/s390x/sigp.c | ||
117 | index XXXXXXX..XXXXXXX 100644 | ||
118 | --- a/target/s390x/sigp.c | ||
119 | +++ b/target/s390x/sigp.c | ||
120 | @@ -XXX,XX +XXX,XX @@ static void sigp_set_prefix(CPUState *cs, run_on_cpu_data arg) | ||
121 | cpu_synchronize_state(cs); | ||
122 | |||
123 | if (!address_space_access_valid(&address_space_memory, addr, | ||
124 | - sizeof(struct LowCore), false)) { | ||
125 | + sizeof(struct LowCore), false, | ||
126 | + MEMTXATTRS_UNSPECIFIED)) { | ||
127 | set_sigp_status(si, SIGP_STAT_INVALID_PARAMETER); | ||
128 | return; | ||
129 | } | ||
130 | -- | ||
131 | 2.17.1 | ||
132 | |||
133 | diff view generated by jsdifflib |
1 | In commit commit 3b2e934463121 we added support for the AIRCR | 1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, |
---|---|---|---|
2 | register holding state, but forgot to add it to the vmstate | 2 | add MemTxAttrs as an argument to flatview_extend_translation(). |
3 | structs. Since it only holds r/w state if the security extension | 3 | Its callers either have an attrs value to hand, or don't care |
4 | is implemented, we can just add it to vmstate_m_security. | 4 | and can use MEMTXATTRS_UNSPECIFIED. |
5 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20180209165810.6668-10-peter.maydell@linaro.org | 9 | Message-id: 20180521140402.23318-7-peter.maydell@linaro.org |
9 | --- | 10 | --- |
10 | target/arm/machine.c | 4 ++++ | 11 | exec.c | 15 ++++++++++----- |
11 | 1 file changed, 4 insertions(+) | 12 | 1 file changed, 10 insertions(+), 5 deletions(-) |
12 | 13 | ||
13 | diff --git a/target/arm/machine.c b/target/arm/machine.c | 14 | diff --git a/exec.c b/exec.c |
14 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/machine.c | 16 | --- a/exec.c |
16 | +++ b/target/arm/machine.c | 17 | +++ b/exec.c |
17 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_security = { | 18 | @@ -XXX,XX +XXX,XX @@ bool address_space_access_valid(AddressSpace *as, hwaddr addr, |
18 | VMSTATE_VALIDATE("SAU_RNR is valid", sau_rnr_vmstate_validate), | 19 | |
19 | VMSTATE_UINT32(env.sau.ctrl, ARMCPU), | 20 | static hwaddr |
20 | VMSTATE_UINT32(env.v7m.scr[M_REG_S], ARMCPU), | 21 | flatview_extend_translation(FlatView *fv, hwaddr addr, |
21 | + /* AIRCR is not secure-only, but our implementation is R/O if the | 22 | - hwaddr target_len, |
22 | + * security extension is unimplemented, so we migrate it here. | 23 | - MemoryRegion *mr, hwaddr base, hwaddr len, |
24 | - bool is_write) | ||
25 | + hwaddr target_len, | ||
26 | + MemoryRegion *mr, hwaddr base, hwaddr len, | ||
27 | + bool is_write, MemTxAttrs attrs) | ||
28 | { | ||
29 | hwaddr done = 0; | ||
30 | hwaddr xlat; | ||
31 | @@ -XXX,XX +XXX,XX @@ void *address_space_map(AddressSpace *as, | ||
32 | |||
33 | memory_region_ref(mr); | ||
34 | *plen = flatview_extend_translation(fv, addr, len, mr, xlat, | ||
35 | - l, is_write); | ||
36 | + l, is_write, attrs); | ||
37 | ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true); | ||
38 | rcu_read_unlock(); | ||
39 | |||
40 | @@ -XXX,XX +XXX,XX @@ int64_t address_space_cache_init(MemoryRegionCache *cache, | ||
41 | mr = cache->mrs.mr; | ||
42 | memory_region_ref(mr); | ||
43 | if (memory_access_is_direct(mr, is_write)) { | ||
44 | + /* We don't care about the memory attributes here as we're only | ||
45 | + * doing this if we found actual RAM, which behaves the same | ||
46 | + * regardless of attributes; so UNSPECIFIED is fine. | ||
23 | + */ | 47 | + */ |
24 | + VMSTATE_UINT32(env.v7m.aircr, ARMCPU), | 48 | l = flatview_extend_translation(cache->fv, addr, len, mr, |
25 | VMSTATE_END_OF_LIST() | 49 | - cache->xlat, l, is_write); |
26 | } | 50 | + cache->xlat, l, is_write, |
27 | }; | 51 | + MEMTXATTRS_UNSPECIFIED); |
52 | cache->ptr = qemu_ram_ptr_length(mr->ram_block, cache->xlat, &l, true); | ||
53 | } else { | ||
54 | cache->ptr = NULL; | ||
28 | -- | 55 | -- |
29 | 2.16.1 | 56 | 2.17.1 |
30 | 57 | ||
31 | 58 | diff view generated by jsdifflib |
1 | The PENDNMISET/CLR bits in the ICSR should be RAZ/WI from | 1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, |
---|---|---|---|
2 | NonSecure state if the AIRCR.BFHFNMINS bit is zero. We had | 2 | add MemTxAttrs as an argument to memory_region_access_valid(). |
3 | misimplemented this as making the bits RAZ/WI from both | 3 | Its callers either have an attrs value to hand, or don't care |
4 | Secure and NonSecure states. Fix this bug by checking | 4 | and can use MEMTXATTRS_UNSPECIFIED. |
5 | attrs.secure so that Secure code can pend and unpend NMIs. | 5 | |
6 | The callsite in flatview_access_valid() is part of a recursive | ||
7 | loop flatview_access_valid() -> memory_region_access_valid() -> | ||
8 | subpage_accepts() -> flatview_access_valid(); we make it pass | ||
9 | MEMTXATTRS_UNSPECIFIED for now, until the next several commits | ||
10 | have plumbed an attrs parameter through the rest of the loop | ||
11 | and we can add an attrs parameter to flatview_access_valid(). | ||
6 | 12 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 15 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20180209165810.6668-3-peter.maydell@linaro.org | 16 | Message-id: 20180521140402.23318-8-peter.maydell@linaro.org |
10 | --- | 17 | --- |
11 | hw/intc/armv7m_nvic.c | 6 +++--- | 18 | include/exec/memory-internal.h | 3 ++- |
12 | 1 file changed, 3 insertions(+), 3 deletions(-) | 19 | exec.c | 4 +++- |
20 | hw/s390x/s390-pci-inst.c | 3 ++- | ||
21 | memory.c | 7 ++++--- | ||
22 | 4 files changed, 11 insertions(+), 6 deletions(-) | ||
13 | 23 | ||
14 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 24 | diff --git a/include/exec/memory-internal.h b/include/exec/memory-internal.h |
15 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/intc/armv7m_nvic.c | 26 | --- a/include/exec/memory-internal.h |
17 | +++ b/hw/intc/armv7m_nvic.c | 27 | +++ b/include/exec/memory-internal.h |
18 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 28 | @@ -XXX,XX +XXX,XX @@ void flatview_unref(FlatView *view); |
29 | extern const MemoryRegionOps unassigned_mem_ops; | ||
30 | |||
31 | bool memory_region_access_valid(MemoryRegion *mr, hwaddr addr, | ||
32 | - unsigned size, bool is_write); | ||
33 | + unsigned size, bool is_write, | ||
34 | + MemTxAttrs attrs); | ||
35 | |||
36 | void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section); | ||
37 | AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv); | ||
38 | diff --git a/exec.c b/exec.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/exec.c | ||
41 | +++ b/exec.c | ||
42 | @@ -XXX,XX +XXX,XX @@ static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len, | ||
43 | mr = flatview_translate(fv, addr, &xlat, &l, is_write); | ||
44 | if (!memory_access_is_direct(mr, is_write)) { | ||
45 | l = memory_access_size(mr, l, addr); | ||
46 | - if (!memory_region_access_valid(mr, xlat, l, is_write)) { | ||
47 | + /* When our callers all have attrs we'll pass them through here */ | ||
48 | + if (!memory_region_access_valid(mr, xlat, l, is_write, | ||
49 | + MEMTXATTRS_UNSPECIFIED)) { | ||
50 | return false; | ||
19 | } | 51 | } |
20 | } | 52 | } |
21 | /* NMIPENDSET */ | 53 | diff --git a/hw/s390x/s390-pci-inst.c b/hw/s390x/s390-pci-inst.c |
22 | - if ((cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) && | 54 | index XXXXXXX..XXXXXXX 100644 |
23 | - s->vectors[ARMV7M_EXCP_NMI].pending) { | 55 | --- a/hw/s390x/s390-pci-inst.c |
24 | + if ((attrs.secure || (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) | 56 | +++ b/hw/s390x/s390-pci-inst.c |
25 | + && s->vectors[ARMV7M_EXCP_NMI].pending) { | 57 | @@ -XXX,XX +XXX,XX @@ int pcistb_service_call(S390CPU *cpu, uint8_t r1, uint8_t r3, uint64_t gaddr, |
26 | val |= (1 << 31); | 58 | mr = s390_get_subregion(mr, offset, len); |
27 | } | 59 | offset -= mr->addr; |
28 | /* ISRPREEMPT: RES0 when halting debug not implemented */ | 60 | |
29 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | 61 | - if (!memory_region_access_valid(mr, offset, len, true)) { |
30 | break; | 62 | + if (!memory_region_access_valid(mr, offset, len, true, |
63 | + MEMTXATTRS_UNSPECIFIED)) { | ||
64 | s390_program_interrupt(env, PGM_OPERAND, 6, ra); | ||
65 | return 0; | ||
31 | } | 66 | } |
32 | case 0xd04: /* Interrupt Control State (ICSR) */ | 67 | diff --git a/memory.c b/memory.c |
33 | - if (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) { | 68 | index XXXXXXX..XXXXXXX 100644 |
34 | + if (attrs.secure || cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) { | 69 | --- a/memory.c |
35 | if (value & (1 << 31)) { | 70 | +++ b/memory.c |
36 | armv7m_nvic_set_pending(s, ARMV7M_EXCP_NMI, false); | 71 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps ram_device_mem_ops = { |
37 | } else if (value & (1 << 30) && | 72 | bool memory_region_access_valid(MemoryRegion *mr, |
73 | hwaddr addr, | ||
74 | unsigned size, | ||
75 | - bool is_write) | ||
76 | + bool is_write, | ||
77 | + MemTxAttrs attrs) | ||
78 | { | ||
79 | int access_size_min, access_size_max; | ||
80 | int access_size, i; | ||
81 | @@ -XXX,XX +XXX,XX @@ MemTxResult memory_region_dispatch_read(MemoryRegion *mr, | ||
82 | { | ||
83 | MemTxResult r; | ||
84 | |||
85 | - if (!memory_region_access_valid(mr, addr, size, false)) { | ||
86 | + if (!memory_region_access_valid(mr, addr, size, false, attrs)) { | ||
87 | *pval = unassigned_mem_read(mr, addr, size); | ||
88 | return MEMTX_DECODE_ERROR; | ||
89 | } | ||
90 | @@ -XXX,XX +XXX,XX @@ MemTxResult memory_region_dispatch_write(MemoryRegion *mr, | ||
91 | unsigned size, | ||
92 | MemTxAttrs attrs) | ||
93 | { | ||
94 | - if (!memory_region_access_valid(mr, addr, size, true)) { | ||
95 | + if (!memory_region_access_valid(mr, addr, size, true, attrs)) { | ||
96 | unassigned_mem_write(mr, addr, data, size); | ||
97 | return MEMTX_DECODE_ERROR; | ||
98 | } | ||
38 | -- | 99 | -- |
39 | 2.16.1 | 100 | 2.17.1 |
40 | 101 | ||
41 | 102 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, |
---|---|---|---|
2 | add MemTxAttrs as an argument to the MemoryRegion valid.accepts | ||
3 | callback. We'll need this for subpage_accepts(). | ||
2 | 4 | ||
3 | This also makes sure that we get the correct ordering of | 5 | We could take the approach we used with the read and write |
4 | SVE vs FP exceptions. | 6 | callbacks and add new a new _with_attrs version, but since there |
7 | are so few implementations of the accepts hook we just change | ||
8 | them all. | ||
5 | 9 | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20180211205848.4568-5-richard.henderson@linaro.org | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20180521140402.23318-9-peter.maydell@linaro.org | ||
10 | --- | 14 | --- |
11 | target/arm/cpu.h | 3 ++- | 15 | include/exec/memory.h | 3 ++- |
12 | target/arm/internals.h | 6 ++++++ | 16 | exec.c | 9 ++++++--- |
13 | target/arm/helper.c | 22 ++++------------------ | 17 | hw/hppa/dino.c | 3 ++- |
14 | target/arm/translate-a64.c | 16 ++++++++++++++++ | 18 | hw/nvram/fw_cfg.c | 12 ++++++++---- |
15 | 4 files changed, 28 insertions(+), 19 deletions(-) | 19 | hw/scsi/esp.c | 3 ++- |
20 | hw/xen/xen_pt_msi.c | 3 ++- | ||
21 | memory.c | 5 +++-- | ||
22 | 7 files changed, 25 insertions(+), 13 deletions(-) | ||
16 | 23 | ||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 24 | diff --git a/include/exec/memory.h b/include/exec/memory.h |
18 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.h | 26 | --- a/include/exec/memory.h |
20 | +++ b/target/arm/cpu.h | 27 | +++ b/include/exec/memory.h |
21 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t cpreg_to_kvm_id(uint32_t cpregid) | 28 | @@ -XXX,XX +XXX,XX @@ struct MemoryRegionOps { |
22 | #define ARM_CP_DC_ZVA (ARM_CP_SPECIAL | 0x0500) | 29 | * as a machine check exception). |
23 | #define ARM_LAST_SPECIAL ARM_CP_DC_ZVA | 30 | */ |
24 | #define ARM_CP_FPU 0x1000 | 31 | bool (*accepts)(void *opaque, hwaddr addr, |
25 | +#define ARM_CP_SVE 0x2000 | 32 | - unsigned size, bool is_write); |
26 | /* Used only as a terminator for ARMCPRegInfo lists */ | 33 | + unsigned size, bool is_write, |
27 | #define ARM_CP_SENTINEL 0xffff | 34 | + MemTxAttrs attrs); |
28 | /* Mask of only the flag bits in a type field */ | 35 | } valid; |
29 | -#define ARM_CP_FLAG_MASK 0x10ff | 36 | /* Internal implementation constraints: */ |
30 | +#define ARM_CP_FLAG_MASK 0x30ff | 37 | struct { |
31 | 38 | diff --git a/exec.c b/exec.c | |
32 | /* Valid values for ARMCPRegInfo state field, indicating which of | ||
33 | * the AArch32 and AArch64 execution states this register is visible in. | ||
34 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
35 | index XXXXXXX..XXXXXXX 100644 | 39 | index XXXXXXX..XXXXXXX 100644 |
36 | --- a/target/arm/internals.h | 40 | --- a/exec.c |
37 | +++ b/target/arm/internals.h | 41 | +++ b/exec.c |
38 | @@ -XXX,XX +XXX,XX @@ enum arm_exception_class { | 42 | @@ -XXX,XX +XXX,XX @@ static void notdirty_mem_write(void *opaque, hwaddr ram_addr, |
39 | EC_AA64_HVC = 0x16, | ||
40 | EC_AA64_SMC = 0x17, | ||
41 | EC_SYSTEMREGISTERTRAP = 0x18, | ||
42 | + EC_SVEACCESSTRAP = 0x19, | ||
43 | EC_INSNABORT = 0x20, | ||
44 | EC_INSNABORT_SAME_EL = 0x21, | ||
45 | EC_PCALIGNMENT = 0x22, | ||
46 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t syn_fp_access_trap(int cv, int cond, bool is_16bit) | ||
47 | | (cv << 24) | (cond << 20); | ||
48 | } | 43 | } |
49 | 44 | ||
50 | +static inline uint32_t syn_sve_access_trap(void) | 45 | static bool notdirty_mem_accepts(void *opaque, hwaddr addr, |
51 | +{ | 46 | - unsigned size, bool is_write) |
52 | + return EC_SVEACCESSTRAP << ARM_EL_EC_SHIFT; | 47 | + unsigned size, bool is_write, |
53 | +} | 48 | + MemTxAttrs attrs) |
54 | + | ||
55 | static inline uint32_t syn_insn_abort(int same_el, int ea, int s1ptw, int fsc) | ||
56 | { | 49 | { |
57 | return (EC_INSNABORT << ARM_EL_EC_SHIFT) | (same_el << ARM_EL_EC_SHIFT) | 50 | return is_write; |
58 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 51 | } |
52 | @@ -XXX,XX +XXX,XX @@ static MemTxResult subpage_write(void *opaque, hwaddr addr, | ||
53 | } | ||
54 | |||
55 | static bool subpage_accepts(void *opaque, hwaddr addr, | ||
56 | - unsigned len, bool is_write) | ||
57 | + unsigned len, bool is_write, | ||
58 | + MemTxAttrs attrs) | ||
59 | { | ||
60 | subpage_t *subpage = opaque; | ||
61 | #if defined(DEBUG_SUBPAGE) | ||
62 | @@ -XXX,XX +XXX,XX @@ static void readonly_mem_write(void *opaque, hwaddr addr, | ||
63 | } | ||
64 | |||
65 | static bool readonly_mem_accepts(void *opaque, hwaddr addr, | ||
66 | - unsigned size, bool is_write) | ||
67 | + unsigned size, bool is_write, | ||
68 | + MemTxAttrs attrs) | ||
69 | { | ||
70 | return is_write; | ||
71 | } | ||
72 | diff --git a/hw/hppa/dino.c b/hw/hppa/dino.c | ||
59 | index XXXXXXX..XXXXXXX 100644 | 73 | index XXXXXXX..XXXXXXX 100644 |
60 | --- a/target/arm/helper.c | 74 | --- a/hw/hppa/dino.c |
61 | +++ b/target/arm/helper.c | 75 | +++ b/hw/hppa/dino.c |
62 | @@ -XXX,XX +XXX,XX @@ static int sve_exception_el(CPUARMState *env) | 76 | @@ -XXX,XX +XXX,XX @@ static void gsc_to_pci_forwarding(DinoState *s) |
63 | return 0; | ||
64 | } | 77 | } |
65 | 78 | ||
66 | -static CPAccessResult zcr_access(CPUARMState *env, const ARMCPRegInfo *ri, | 79 | static bool dino_chip_mem_valid(void *opaque, hwaddr addr, |
67 | - bool isread) | 80 | - unsigned size, bool is_write) |
68 | -{ | 81 | + unsigned size, bool is_write, |
69 | - switch (sve_exception_el(env)) { | 82 | + MemTxAttrs attrs) |
70 | - case 3: | ||
71 | - return CP_ACCESS_TRAP_EL3; | ||
72 | - case 2: | ||
73 | - return CP_ACCESS_TRAP_EL2; | ||
74 | - case 1: | ||
75 | - return CP_ACCESS_TRAP; | ||
76 | - } | ||
77 | - return CP_ACCESS_OK; | ||
78 | -} | ||
79 | - | ||
80 | static void zcr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
81 | uint64_t value) | ||
82 | { | 83 | { |
83 | @@ -XXX,XX +XXX,XX @@ static void zcr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 84 | switch (addr) { |
84 | static const ARMCPRegInfo zcr_el1_reginfo = { | 85 | case DINO_IAR0: |
85 | .name = "ZCR_EL1", .state = ARM_CP_STATE_AA64, | 86 | diff --git a/hw/nvram/fw_cfg.c b/hw/nvram/fw_cfg.c |
86 | .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 2, .opc2 = 0, | ||
87 | - .access = PL1_RW, .accessfn = zcr_access, | ||
88 | + .access = PL1_RW, .type = ARM_CP_SVE | ARM_CP_FPU, | ||
89 | .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[1]), | ||
90 | .writefn = zcr_write, .raw_writefn = raw_write | ||
91 | }; | ||
92 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo zcr_el1_reginfo = { | ||
93 | static const ARMCPRegInfo zcr_el2_reginfo = { | ||
94 | .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64, | ||
95 | .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0, | ||
96 | - .access = PL2_RW, .accessfn = zcr_access, | ||
97 | + .access = PL2_RW, .type = ARM_CP_SVE | ARM_CP_FPU, | ||
98 | .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[2]), | ||
99 | .writefn = zcr_write, .raw_writefn = raw_write | ||
100 | }; | ||
101 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo zcr_el2_reginfo = { | ||
102 | static const ARMCPRegInfo zcr_no_el2_reginfo = { | ||
103 | .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64, | ||
104 | .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0, | ||
105 | - .access = PL2_RW, | ||
106 | + .access = PL2_RW, .type = ARM_CP_SVE | ARM_CP_FPU, | ||
107 | .readfn = arm_cp_read_zero, .writefn = arm_cp_write_ignore | ||
108 | }; | ||
109 | |||
110 | static const ARMCPRegInfo zcr_el3_reginfo = { | ||
111 | .name = "ZCR_EL3", .state = ARM_CP_STATE_AA64, | ||
112 | .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 2, .opc2 = 0, | ||
113 | - .access = PL3_RW, .accessfn = zcr_access, | ||
114 | + .access = PL3_RW, .type = ARM_CP_SVE | ARM_CP_FPU, | ||
115 | .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[3]), | ||
116 | .writefn = zcr_write, .raw_writefn = raw_write | ||
117 | }; | ||
118 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
119 | index XXXXXXX..XXXXXXX 100644 | 87 | index XXXXXXX..XXXXXXX 100644 |
120 | --- a/target/arm/translate-a64.c | 88 | --- a/hw/nvram/fw_cfg.c |
121 | +++ b/target/arm/translate-a64.c | 89 | +++ b/hw/nvram/fw_cfg.c |
122 | @@ -XXX,XX +XXX,XX @@ static inline bool fp_access_check(DisasContext *s) | 90 | @@ -XXX,XX +XXX,XX @@ static void fw_cfg_dma_mem_write(void *opaque, hwaddr addr, |
91 | } | ||
92 | |||
93 | static bool fw_cfg_dma_mem_valid(void *opaque, hwaddr addr, | ||
94 | - unsigned size, bool is_write) | ||
95 | + unsigned size, bool is_write, | ||
96 | + MemTxAttrs attrs) | ||
97 | { | ||
98 | return !is_write || ((size == 4 && (addr == 0 || addr == 4)) || | ||
99 | (size == 8 && addr == 0)); | ||
100 | } | ||
101 | |||
102 | static bool fw_cfg_data_mem_valid(void *opaque, hwaddr addr, | ||
103 | - unsigned size, bool is_write) | ||
104 | + unsigned size, bool is_write, | ||
105 | + MemTxAttrs attrs) | ||
106 | { | ||
107 | return addr == 0; | ||
108 | } | ||
109 | @@ -XXX,XX +XXX,XX @@ static void fw_cfg_ctl_mem_write(void *opaque, hwaddr addr, | ||
110 | } | ||
111 | |||
112 | static bool fw_cfg_ctl_mem_valid(void *opaque, hwaddr addr, | ||
113 | - unsigned size, bool is_write) | ||
114 | + unsigned size, bool is_write, | ||
115 | + MemTxAttrs attrs) | ||
116 | { | ||
117 | return is_write && size == 2; | ||
118 | } | ||
119 | @@ -XXX,XX +XXX,XX @@ static void fw_cfg_comb_write(void *opaque, hwaddr addr, | ||
120 | } | ||
121 | |||
122 | static bool fw_cfg_comb_valid(void *opaque, hwaddr addr, | ||
123 | - unsigned size, bool is_write) | ||
124 | + unsigned size, bool is_write, | ||
125 | + MemTxAttrs attrs) | ||
126 | { | ||
127 | return (size == 1) || (is_write && size == 2); | ||
128 | } | ||
129 | diff --git a/hw/scsi/esp.c b/hw/scsi/esp.c | ||
130 | index XXXXXXX..XXXXXXX 100644 | ||
131 | --- a/hw/scsi/esp.c | ||
132 | +++ b/hw/scsi/esp.c | ||
133 | @@ -XXX,XX +XXX,XX @@ void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val) | ||
134 | } | ||
135 | |||
136 | static bool esp_mem_accepts(void *opaque, hwaddr addr, | ||
137 | - unsigned size, bool is_write) | ||
138 | + unsigned size, bool is_write, | ||
139 | + MemTxAttrs attrs) | ||
140 | { | ||
141 | return (size == 1) || (is_write && size == 4); | ||
142 | } | ||
143 | diff --git a/hw/xen/xen_pt_msi.c b/hw/xen/xen_pt_msi.c | ||
144 | index XXXXXXX..XXXXXXX 100644 | ||
145 | --- a/hw/xen/xen_pt_msi.c | ||
146 | +++ b/hw/xen/xen_pt_msi.c | ||
147 | @@ -XXX,XX +XXX,XX @@ static uint64_t pci_msix_read(void *opaque, hwaddr addr, | ||
148 | } | ||
149 | |||
150 | static bool pci_msix_accepts(void *opaque, hwaddr addr, | ||
151 | - unsigned size, bool is_write) | ||
152 | + unsigned size, bool is_write, | ||
153 | + MemTxAttrs attrs) | ||
154 | { | ||
155 | return !(addr & (size - 1)); | ||
156 | } | ||
157 | diff --git a/memory.c b/memory.c | ||
158 | index XXXXXXX..XXXXXXX 100644 | ||
159 | --- a/memory.c | ||
160 | +++ b/memory.c | ||
161 | @@ -XXX,XX +XXX,XX @@ static void unassigned_mem_write(void *opaque, hwaddr addr, | ||
162 | } | ||
163 | |||
164 | static bool unassigned_mem_accepts(void *opaque, hwaddr addr, | ||
165 | - unsigned size, bool is_write) | ||
166 | + unsigned size, bool is_write, | ||
167 | + MemTxAttrs attrs) | ||
168 | { | ||
123 | return false; | 169 | return false; |
124 | } | 170 | } |
125 | 171 | @@ -XXX,XX +XXX,XX @@ bool memory_region_access_valid(MemoryRegion *mr, | |
126 | +/* Check that SVE access is enabled. If it is, return true. | 172 | access_size = MAX(MIN(size, access_size_max), access_size_min); |
127 | + * If not, emit code to generate an appropriate exception and return false. | 173 | for (i = 0; i < size; i += access_size) { |
128 | + */ | 174 | if (!mr->ops->valid.accepts(mr->opaque, addr + i, access_size, |
129 | +static inline bool sve_access_check(DisasContext *s) | 175 | - is_write)) { |
130 | +{ | 176 | + is_write, attrs)) { |
131 | + if (s->sve_excp_el) { | 177 | return false; |
132 | + gen_exception_insn(s, 4, EXCP_UDEF, syn_sve_access_trap(), | 178 | } |
133 | + s->sve_excp_el); | ||
134 | + return false; | ||
135 | + } | ||
136 | + return true; | ||
137 | +} | ||
138 | + | ||
139 | /* | ||
140 | * This utility function is for doing register extension with an | ||
141 | * optional shift. You will likely want to pass a temporary for the | ||
142 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
143 | default: | ||
144 | break; | ||
145 | } | ||
146 | + if ((ri->type & ARM_CP_SVE) && !sve_access_check(s)) { | ||
147 | + return; | ||
148 | + } | ||
149 | if ((ri->type & ARM_CP_FPU) && !fp_access_check(s)) { | ||
150 | return; | ||
151 | } | 179 | } |
152 | -- | 180 | -- |
153 | 2.16.1 | 181 | 2.17.1 |
154 | 182 | ||
155 | 183 | diff view generated by jsdifflib |
1 | Instead of hardcoding the values of M profile ID registers in the | 1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, |
---|---|---|---|
2 | NVIC, use the fields in the CPU struct. This will allow us to | 2 | add MemTxAttrs as an argument to flatview_access_valid(). |
3 | give different M profile CPU types different ID register values. | 3 | Its callers now all have an attrs value to hand, so we can |
4 | 4 | correct our earlier temporary use of MEMTXATTRS_UNSPECIFIED. | |
5 | This commit includes the addition of the missing ID_ISAR5, | ||
6 | which exists as RES0 in both v7M and v8M. | ||
7 | |||
8 | (The values of the ID registers might be wrong for the M4 -- | ||
9 | this commit leaves the behaviour there unchanged.) | ||
10 | 5 | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
14 | Message-id: 20180209165810.6668-2-peter.maydell@linaro.org | 9 | Message-id: 20180521140402.23318-10-peter.maydell@linaro.org |
15 | --- | 10 | --- |
16 | hw/intc/armv7m_nvic.c | 30 ++++++++++++++++-------------- | 11 | exec.c | 12 +++++------- |
17 | target/arm/cpu.c | 28 ++++++++++++++++++++++++++++ | 12 | 1 file changed, 5 insertions(+), 7 deletions(-) |
18 | 2 files changed, 44 insertions(+), 14 deletions(-) | ||
19 | 13 | ||
20 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 14 | diff --git a/exec.c b/exec.c |
21 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/intc/armv7m_nvic.c | 16 | --- a/exec.c |
23 | +++ b/hw/intc/armv7m_nvic.c | 17 | +++ b/exec.c |
24 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 18 | @@ -XXX,XX +XXX,XX @@ static MemTxResult flatview_read(FlatView *fv, hwaddr addr, |
25 | "Aux Fault status registers unimplemented\n"); | 19 | static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs, |
26 | return 0; | 20 | const uint8_t *buf, int len); |
27 | case 0xd40: /* PFR0. */ | 21 | static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len, |
28 | - return 0x00000030; | 22 | - bool is_write); |
29 | - case 0xd44: /* PRF1. */ | 23 | + bool is_write, MemTxAttrs attrs); |
30 | - return 0x00000200; | 24 | |
31 | + return cpu->id_pfr0; | 25 | static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data, |
32 | + case 0xd44: /* PFR1. */ | 26 | unsigned len, MemTxAttrs attrs) |
33 | + return cpu->id_pfr1; | 27 | @@ -XXX,XX +XXX,XX @@ static bool subpage_accepts(void *opaque, hwaddr addr, |
34 | case 0xd48: /* DFR0. */ | 28 | #endif |
35 | - return 0x00100000; | 29 | |
36 | + return cpu->id_dfr0; | 30 | return flatview_access_valid(subpage->fv, addr + subpage->base, |
37 | case 0xd4c: /* AFR0. */ | 31 | - len, is_write); |
38 | - return 0x00000000; | 32 | + len, is_write, attrs); |
39 | + return cpu->id_afr0; | ||
40 | case 0xd50: /* MMFR0. */ | ||
41 | - return 0x00000030; | ||
42 | + return cpu->id_mmfr0; | ||
43 | case 0xd54: /* MMFR1. */ | ||
44 | - return 0x00000000; | ||
45 | + return cpu->id_mmfr1; | ||
46 | case 0xd58: /* MMFR2. */ | ||
47 | - return 0x00000000; | ||
48 | + return cpu->id_mmfr2; | ||
49 | case 0xd5c: /* MMFR3. */ | ||
50 | - return 0x00000000; | ||
51 | + return cpu->id_mmfr3; | ||
52 | case 0xd60: /* ISAR0. */ | ||
53 | - return 0x01141110; | ||
54 | + return cpu->id_isar0; | ||
55 | case 0xd64: /* ISAR1. */ | ||
56 | - return 0x02111000; | ||
57 | + return cpu->id_isar1; | ||
58 | case 0xd68: /* ISAR2. */ | ||
59 | - return 0x21112231; | ||
60 | + return cpu->id_isar2; | ||
61 | case 0xd6c: /* ISAR3. */ | ||
62 | - return 0x01111110; | ||
63 | + return cpu->id_isar3; | ||
64 | case 0xd70: /* ISAR4. */ | ||
65 | - return 0x01310102; | ||
66 | + return cpu->id_isar4; | ||
67 | + case 0xd74: /* ISAR5. */ | ||
68 | + return cpu->id_isar5; | ||
69 | /* TODO: Implement debug registers. */ | ||
70 | case 0xd90: /* MPU_TYPE */ | ||
71 | /* Unified MPU; if the MPU is not present this value is zero */ | ||
72 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
73 | index XXXXXXX..XXXXXXX 100644 | ||
74 | --- a/target/arm/cpu.c | ||
75 | +++ b/target/arm/cpu.c | ||
76 | @@ -XXX,XX +XXX,XX @@ static void cortex_m3_initfn(Object *obj) | ||
77 | set_feature(&cpu->env, ARM_FEATURE_M); | ||
78 | cpu->midr = 0x410fc231; | ||
79 | cpu->pmsav7_dregion = 8; | ||
80 | + cpu->id_pfr0 = 0x00000030; | ||
81 | + cpu->id_pfr1 = 0x00000200; | ||
82 | + cpu->id_dfr0 = 0x00100000; | ||
83 | + cpu->id_afr0 = 0x00000000; | ||
84 | + cpu->id_mmfr0 = 0x00000030; | ||
85 | + cpu->id_mmfr1 = 0x00000000; | ||
86 | + cpu->id_mmfr2 = 0x00000000; | ||
87 | + cpu->id_mmfr3 = 0x00000000; | ||
88 | + cpu->id_isar0 = 0x01141110; | ||
89 | + cpu->id_isar1 = 0x02111000; | ||
90 | + cpu->id_isar2 = 0x21112231; | ||
91 | + cpu->id_isar3 = 0x01111110; | ||
92 | + cpu->id_isar4 = 0x01310102; | ||
93 | + cpu->id_isar5 = 0x00000000; | ||
94 | } | 33 | } |
95 | 34 | ||
96 | static void cortex_m4_initfn(Object *obj) | 35 | static const MemoryRegionOps subpage_ops = { |
97 | @@ -XXX,XX +XXX,XX @@ static void cortex_m4_initfn(Object *obj) | 36 | @@ -XXX,XX +XXX,XX @@ static void cpu_notify_map_clients(void) |
98 | set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); | ||
99 | cpu->midr = 0x410fc240; /* r0p0 */ | ||
100 | cpu->pmsav7_dregion = 8; | ||
101 | + cpu->id_pfr0 = 0x00000030; | ||
102 | + cpu->id_pfr1 = 0x00000200; | ||
103 | + cpu->id_dfr0 = 0x00100000; | ||
104 | + cpu->id_afr0 = 0x00000000; | ||
105 | + cpu->id_mmfr0 = 0x00000030; | ||
106 | + cpu->id_mmfr1 = 0x00000000; | ||
107 | + cpu->id_mmfr2 = 0x00000000; | ||
108 | + cpu->id_mmfr3 = 0x00000000; | ||
109 | + cpu->id_isar0 = 0x01141110; | ||
110 | + cpu->id_isar1 = 0x02111000; | ||
111 | + cpu->id_isar2 = 0x21112231; | ||
112 | + cpu->id_isar3 = 0x01111110; | ||
113 | + cpu->id_isar4 = 0x01310102; | ||
114 | + cpu->id_isar5 = 0x00000000; | ||
115 | } | 37 | } |
116 | 38 | ||
117 | static void arm_v7m_class_init(ObjectClass *oc, void *data) | 39 | static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len, |
40 | - bool is_write) | ||
41 | + bool is_write, MemTxAttrs attrs) | ||
42 | { | ||
43 | MemoryRegion *mr; | ||
44 | hwaddr l, xlat; | ||
45 | @@ -XXX,XX +XXX,XX @@ static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len, | ||
46 | mr = flatview_translate(fv, addr, &xlat, &l, is_write); | ||
47 | if (!memory_access_is_direct(mr, is_write)) { | ||
48 | l = memory_access_size(mr, l, addr); | ||
49 | - /* When our callers all have attrs we'll pass them through here */ | ||
50 | - if (!memory_region_access_valid(mr, xlat, l, is_write, | ||
51 | - MEMTXATTRS_UNSPECIFIED)) { | ||
52 | + if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) { | ||
53 | return false; | ||
54 | } | ||
55 | } | ||
56 | @@ -XXX,XX +XXX,XX @@ bool address_space_access_valid(AddressSpace *as, hwaddr addr, | ||
57 | |||
58 | rcu_read_lock(); | ||
59 | fv = address_space_to_flatview(as); | ||
60 | - result = flatview_access_valid(fv, addr, len, is_write); | ||
61 | + result = flatview_access_valid(fv, addr, len, is_write, attrs); | ||
62 | rcu_read_unlock(); | ||
63 | return result; | ||
64 | } | ||
118 | -- | 65 | -- |
119 | 2.16.1 | 66 | 2.17.1 |
120 | 67 | ||
121 | 68 | diff view generated by jsdifflib |
1 | In many of the NVIC registers relating to interrupts, we | 1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, |
---|---|---|---|
2 | have to convert from a byte offset within a register set | 2 | add MemTxAttrs as an argument to flatview_translate(); all its |
3 | into the number of the first interrupt which is affected. | 3 | callers now have attrs available. |
4 | We were getting this wrong for: | ||
5 | * reads of NVIC_ISPR<n>, NVIC_ISER<n>, NVIC_ICPR<n>, NVIC_ICER<n>, | ||
6 | NVIC_IABR<n> -- in all these cases we were missing the "* 8" | ||
7 | needed to convert from the byte offset to the interrupt number | ||
8 | (since all these registers use one bit per interrupt) | ||
9 | * writes of NVIC_IPR<n> had the opposite problem of a spurious | ||
10 | "* 8" (since these registers use one byte per interrupt) | ||
11 | 4 | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
14 | Message-id: 20180209165810.6668-9-peter.maydell@linaro.org | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20180521140402.23318-11-peter.maydell@linaro.org | ||
15 | --- | 9 | --- |
16 | hw/intc/armv7m_nvic.c | 8 ++++---- | 10 | include/exec/memory.h | 7 ++++--- |
17 | 1 file changed, 4 insertions(+), 4 deletions(-) | 11 | exec.c | 17 +++++++++-------- |
12 | 2 files changed, 13 insertions(+), 11 deletions(-) | ||
18 | 13 | ||
19 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 14 | diff --git a/include/exec/memory.h b/include/exec/memory.h |
20 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/intc/armv7m_nvic.c | 16 | --- a/include/exec/memory.h |
22 | +++ b/hw/intc/armv7m_nvic.c | 17 | +++ b/include/exec/memory.h |
23 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | 18 | @@ -XXX,XX +XXX,XX @@ IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr, |
24 | /* fall through */ | 19 | */ |
25 | case 0x180 ... 0x1bf: /* NVIC Clear enable */ | 20 | MemoryRegion *flatview_translate(FlatView *fv, |
26 | val = 0; | 21 | hwaddr addr, hwaddr *xlat, |
27 | - startvec = offset - 0x180 + NVIC_FIRST_IRQ; /* vector # */ | 22 | - hwaddr *len, bool is_write); |
28 | + startvec = 8 * (offset - 0x180) + NVIC_FIRST_IRQ; /* vector # */ | 23 | + hwaddr *len, bool is_write, |
29 | 24 | + MemTxAttrs attrs); | |
30 | for (i = 0, end = size * 8; i < end && startvec + i < s->num_irq; i++) { | 25 | |
31 | if (s->vectors[startvec + i].enabled && | 26 | static inline MemoryRegion *address_space_translate(AddressSpace *as, |
32 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | 27 | hwaddr addr, hwaddr *xlat, |
33 | /* fall through */ | 28 | @@ -XXX,XX +XXX,XX @@ static inline MemoryRegion *address_space_translate(AddressSpace *as, |
34 | case 0x280 ... 0x2bf: /* NVIC Clear pend */ | 29 | MemTxAttrs attrs) |
35 | val = 0; | 30 | { |
36 | - startvec = offset - 0x280 + NVIC_FIRST_IRQ; /* vector # */ | 31 | return flatview_translate(address_space_to_flatview(as), |
37 | + startvec = 8 * (offset - 0x280) + NVIC_FIRST_IRQ; /* vector # */ | 32 | - addr, xlat, len, is_write); |
38 | for (i = 0, end = size * 8; i < end && startvec + i < s->num_irq; i++) { | 33 | + addr, xlat, len, is_write, attrs); |
39 | if (s->vectors[startvec + i].pending && | 34 | } |
40 | (attrs.secure || s->itns[startvec + i])) { | 35 | |
41 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | 36 | /* address_space_access_valid: check for validity of accessing an address |
42 | break; | 37 | @@ -XXX,XX +XXX,XX @@ MemTxResult address_space_read(AddressSpace *as, hwaddr addr, |
43 | case 0x300 ... 0x33f: /* NVIC Active */ | 38 | rcu_read_lock(); |
44 | val = 0; | 39 | fv = address_space_to_flatview(as); |
45 | - startvec = offset - 0x300 + NVIC_FIRST_IRQ; /* vector # */ | 40 | l = len; |
46 | + startvec = 8 * (offset - 0x300) + NVIC_FIRST_IRQ; /* vector # */ | 41 | - mr = flatview_translate(fv, addr, &addr1, &l, false); |
47 | 42 | + mr = flatview_translate(fv, addr, &addr1, &l, false, attrs); | |
48 | for (i = 0, end = size * 8; i < end && startvec + i < s->num_irq; i++) { | 43 | if (len == l && memory_access_is_direct(mr, false)) { |
49 | if (s->vectors[startvec + i].active && | 44 | ptr = qemu_map_ram_ptr(mr->ram_block, addr1); |
50 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | 45 | memcpy(buf, ptr, len); |
51 | case 0x300 ... 0x33f: /* NVIC Active */ | 46 | diff --git a/exec.c b/exec.c |
52 | return MEMTX_OK; /* R/O */ | 47 | index XXXXXXX..XXXXXXX 100644 |
53 | case 0x400 ... 0x5ef: /* NVIC Priority */ | 48 | --- a/exec.c |
54 | - startvec = 8 * (offset - 0x400) + NVIC_FIRST_IRQ; /* vector # */ | 49 | +++ b/exec.c |
55 | + startvec = (offset - 0x400) + NVIC_FIRST_IRQ; /* vector # */ | 50 | @@ -XXX,XX +XXX,XX @@ iotlb_fail: |
56 | 51 | ||
57 | for (i = 0; i < size && startvec + i < s->num_irq; i++) { | 52 | /* Called from RCU critical section */ |
58 | if (attrs.secure || s->itns[startvec + i]) { | 53 | MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat, |
54 | - hwaddr *plen, bool is_write) | ||
55 | + hwaddr *plen, bool is_write, | ||
56 | + MemTxAttrs attrs) | ||
57 | { | ||
58 | MemoryRegion *mr; | ||
59 | MemoryRegionSection section; | ||
60 | @@ -XXX,XX +XXX,XX @@ static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr, | ||
61 | } | ||
62 | |||
63 | l = len; | ||
64 | - mr = flatview_translate(fv, addr, &addr1, &l, true); | ||
65 | + mr = flatview_translate(fv, addr, &addr1, &l, true, attrs); | ||
66 | } | ||
67 | |||
68 | return result; | ||
69 | @@ -XXX,XX +XXX,XX @@ static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs, | ||
70 | MemTxResult result = MEMTX_OK; | ||
71 | |||
72 | l = len; | ||
73 | - mr = flatview_translate(fv, addr, &addr1, &l, true); | ||
74 | + mr = flatview_translate(fv, addr, &addr1, &l, true, attrs); | ||
75 | result = flatview_write_continue(fv, addr, attrs, buf, len, | ||
76 | addr1, l, mr); | ||
77 | |||
78 | @@ -XXX,XX +XXX,XX @@ MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr, | ||
79 | } | ||
80 | |||
81 | l = len; | ||
82 | - mr = flatview_translate(fv, addr, &addr1, &l, false); | ||
83 | + mr = flatview_translate(fv, addr, &addr1, &l, false, attrs); | ||
84 | } | ||
85 | |||
86 | return result; | ||
87 | @@ -XXX,XX +XXX,XX @@ static MemTxResult flatview_read(FlatView *fv, hwaddr addr, | ||
88 | MemoryRegion *mr; | ||
89 | |||
90 | l = len; | ||
91 | - mr = flatview_translate(fv, addr, &addr1, &l, false); | ||
92 | + mr = flatview_translate(fv, addr, &addr1, &l, false, attrs); | ||
93 | return flatview_read_continue(fv, addr, attrs, buf, len, | ||
94 | addr1, l, mr); | ||
95 | } | ||
96 | @@ -XXX,XX +XXX,XX @@ static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len, | ||
97 | |||
98 | while (len > 0) { | ||
99 | l = len; | ||
100 | - mr = flatview_translate(fv, addr, &xlat, &l, is_write); | ||
101 | + mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs); | ||
102 | if (!memory_access_is_direct(mr, is_write)) { | ||
103 | l = memory_access_size(mr, l, addr); | ||
104 | if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) { | ||
105 | @@ -XXX,XX +XXX,XX @@ flatview_extend_translation(FlatView *fv, hwaddr addr, | ||
106 | |||
107 | len = target_len; | ||
108 | this_mr = flatview_translate(fv, addr, &xlat, | ||
109 | - &len, is_write); | ||
110 | + &len, is_write, attrs); | ||
111 | if (this_mr != mr || xlat != base + done) { | ||
112 | return done; | ||
113 | } | ||
114 | @@ -XXX,XX +XXX,XX @@ void *address_space_map(AddressSpace *as, | ||
115 | l = len; | ||
116 | rcu_read_lock(); | ||
117 | fv = address_space_to_flatview(as); | ||
118 | - mr = flatview_translate(fv, addr, &xlat, &l, is_write); | ||
119 | + mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs); | ||
120 | |||
121 | if (!memory_access_is_direct(mr, is_write)) { | ||
122 | if (atomic_xchg(&bounce.in_use, true)) { | ||
59 | -- | 123 | -- |
60 | 2.16.1 | 124 | 2.17.1 |
61 | 125 | ||
62 | 126 | diff view generated by jsdifflib |
1 | We were previously making the system control register (SCR) | 1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, |
---|---|---|---|
2 | just RAZ/WI. Although we don't implement the functionality | 2 | add MemTxAttrs as an argument to address_space_get_iotlb_entry(). |
3 | this register controls, we should at least provide the state, | ||
4 | including the banked state for v8M. | ||
5 | 3 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20180209165810.6668-7-peter.maydell@linaro.org | 7 | Message-id: 20180521140402.23318-12-peter.maydell@linaro.org |
9 | --- | 8 | --- |
10 | target/arm/cpu.h | 7 +++++++ | 9 | include/exec/memory.h | 2 +- |
11 | hw/intc/armv7m_nvic.c | 12 ++++++++---- | 10 | exec.c | 2 +- |
12 | target/arm/machine.c | 12 ++++++++++++ | 11 | hw/virtio/vhost.c | 3 ++- |
13 | 3 files changed, 27 insertions(+), 4 deletions(-) | 12 | 3 files changed, 4 insertions(+), 3 deletions(-) |
14 | 13 | ||
15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 14 | diff --git a/include/exec/memory.h b/include/exec/memory.h |
16 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/cpu.h | 16 | --- a/include/exec/memory.h |
18 | +++ b/target/arm/cpu.h | 17 | +++ b/include/exec/memory.h |
19 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 18 | @@ -XXX,XX +XXX,XX @@ void address_space_cache_destroy(MemoryRegionCache *cache); |
20 | uint32_t aircr; /* only holds r/w state if security extn implemented */ | 19 | * entry. Should be called from an RCU critical section. |
21 | uint32_t secure; /* Is CPU in Secure state? (not guest visible) */ | 20 | */ |
22 | uint32_t csselr[M_REG_NUM_BANKS]; | 21 | IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr, |
23 | + uint32_t scr[M_REG_NUM_BANKS]; | 22 | - bool is_write); |
24 | } v7m; | 23 | + bool is_write, MemTxAttrs attrs); |
25 | 24 | ||
26 | /* Information associated with an exception about to be taken: | 25 | /* address_space_translate: translate an address range into an address space |
27 | @@ -XXX,XX +XXX,XX @@ FIELD(V7M_CCR, STKALIGN, 9, 1) | 26 | * into a MemoryRegion and an address range into that section. Should be |
28 | FIELD(V7M_CCR, DC, 16, 1) | 27 | diff --git a/exec.c b/exec.c |
29 | FIELD(V7M_CCR, IC, 17, 1) | ||
30 | |||
31 | +/* V7M SCR bits */ | ||
32 | +FIELD(V7M_SCR, SLEEPONEXIT, 1, 1) | ||
33 | +FIELD(V7M_SCR, SLEEPDEEP, 2, 1) | ||
34 | +FIELD(V7M_SCR, SLEEPDEEPS, 3, 1) | ||
35 | +FIELD(V7M_SCR, SEVONPEND, 4, 1) | ||
36 | + | ||
37 | /* V7M AIRCR bits */ | ||
38 | FIELD(V7M_AIRCR, VECTRESET, 0, 1) | ||
39 | FIELD(V7M_AIRCR, VECTCLRACTIVE, 1, 1) | ||
40 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
42 | --- a/hw/intc/armv7m_nvic.c | 29 | --- a/exec.c |
43 | +++ b/hw/intc/armv7m_nvic.c | 30 | +++ b/exec.c |
44 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 31 | @@ -XXX,XX +XXX,XX @@ static MemoryRegionSection flatview_do_translate(FlatView *fv, |
45 | } | 32 | |
46 | return val; | 33 | /* Called from RCU critical section */ |
47 | case 0xd10: /* System Control. */ | 34 | IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr, |
48 | - /* TODO: Implement SLEEPONEXIT. */ | 35 | - bool is_write) |
49 | - return 0; | 36 | + bool is_write, MemTxAttrs attrs) |
50 | + return cpu->env.v7m.scr[attrs.secure]; | 37 | { |
51 | case 0xd14: /* Configuration Control. */ | 38 | MemoryRegionSection section; |
52 | /* The BFHFNMIGN bit is the only non-banked bit; we | 39 | hwaddr xlat, page_mask; |
53 | * keep it in the non-secure copy of the register. | 40 | diff --git a/hw/virtio/vhost.c b/hw/virtio/vhost.c |
54 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
55 | } | ||
56 | break; | ||
57 | case 0xd10: /* System Control. */ | ||
58 | - /* TODO: Implement control registers. */ | ||
59 | - qemu_log_mask(LOG_UNIMP, "NVIC: SCR unimplemented\n"); | ||
60 | + /* We don't implement deep-sleep so these bits are RAZ/WI. | ||
61 | + * The other bits in the register are banked. | ||
62 | + * QEMU's implementation ignores SEVONPEND and SLEEPONEXIT, which | ||
63 | + * is architecturally permitted. | ||
64 | + */ | ||
65 | + value &= ~(R_V7M_SCR_SLEEPDEEP_MASK | R_V7M_SCR_SLEEPDEEPS_MASK); | ||
66 | + cpu->env.v7m.scr[attrs.secure] = value; | ||
67 | break; | ||
68 | case 0xd14: /* Configuration Control. */ | ||
69 | /* Enforce RAZ/WI on reserved and must-RAZ/WI bits */ | ||
70 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
71 | index XXXXXXX..XXXXXXX 100644 | 41 | index XXXXXXX..XXXXXXX 100644 |
72 | --- a/target/arm/machine.c | 42 | --- a/hw/virtio/vhost.c |
73 | +++ b/target/arm/machine.c | 43 | +++ b/hw/virtio/vhost.c |
74 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_csselr = { | 44 | @@ -XXX,XX +XXX,XX @@ int vhost_device_iotlb_miss(struct vhost_dev *dev, uint64_t iova, int write) |
75 | } | 45 | trace_vhost_iotlb_miss(dev, 1); |
76 | }; | 46 | |
77 | 47 | iotlb = address_space_get_iotlb_entry(dev->vdev->dma_as, | |
78 | +static const VMStateDescription vmstate_m_scr = { | 48 | - iova, write); |
79 | + .name = "cpu/m/scr", | 49 | + iova, write, |
80 | + .version_id = 1, | 50 | + MEMTXATTRS_UNSPECIFIED); |
81 | + .minimum_version_id = 1, | 51 | if (iotlb.target_as != NULL) { |
82 | + .fields = (VMStateField[]) { | 52 | ret = vhost_memory_region_lookup(dev, iotlb.translated_addr, |
83 | + VMSTATE_UINT32(env.v7m.scr[M_REG_NS], ARMCPU), | 53 | &uaddr, &len); |
84 | + VMSTATE_END_OF_LIST() | ||
85 | + } | ||
86 | +}; | ||
87 | + | ||
88 | static const VMStateDescription vmstate_m = { | ||
89 | .name = "cpu/m", | ||
90 | .version_id = 4, | ||
91 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = { | ||
92 | .subsections = (const VMStateDescription*[]) { | ||
93 | &vmstate_m_faultmask_primask, | ||
94 | &vmstate_m_csselr, | ||
95 | + &vmstate_m_scr, | ||
96 | NULL | ||
97 | } | ||
98 | }; | ||
99 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_security = { | ||
100 | VMSTATE_UINT32(env.sau.rnr, ARMCPU), | ||
101 | VMSTATE_VALIDATE("SAU_RNR is valid", sau_rnr_vmstate_validate), | ||
102 | VMSTATE_UINT32(env.sau.ctrl, ARMCPU), | ||
103 | + VMSTATE_UINT32(env.v7m.scr[M_REG_S], ARMCPU), | ||
104 | VMSTATE_END_OF_LIST() | ||
105 | } | ||
106 | }; | ||
107 | -- | 54 | -- |
108 | 2.16.1 | 55 | 2.17.1 |
109 | 56 | ||
110 | 57 | diff view generated by jsdifflib |
1 | The Coprocessor Power Control Register (CPPWR) is new in v8M. | 1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, |
---|---|---|---|
2 | It allows software to control whether coprocessors are allowed | 2 | add MemTxAttrs as an argument to flatview_do_translate(). |
3 | to power down and lose their state. QEMU doesn't have any | ||
4 | notion of power control, so we choose the IMPDEF option of | ||
5 | making the whole register RAZ/WI (indicating that no coprocessors | ||
6 | can ever power down and lose state). | ||
7 | 3 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Message-id: 20180209165810.6668-5-peter.maydell@linaro.org | 7 | Message-id: 20180521140402.23318-13-peter.maydell@linaro.org |
11 | --- | 8 | --- |
12 | hw/intc/armv7m_nvic.c | 14 ++++++++++++++ | 9 | exec.c | 9 ++++++--- |
13 | 1 file changed, 14 insertions(+) | 10 | 1 file changed, 6 insertions(+), 3 deletions(-) |
14 | 11 | ||
15 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 12 | diff --git a/exec.c b/exec.c |
16 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/intc/armv7m_nvic.c | 14 | --- a/exec.c |
18 | +++ b/hw/intc/armv7m_nvic.c | 15 | +++ b/exec.c |
19 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 16 | @@ -XXX,XX +XXX,XX @@ unassigned: |
20 | switch (offset) { | 17 | * @is_write: whether the translation operation is for write |
21 | case 4: /* Interrupt Control Type. */ | 18 | * @is_mmio: whether this can be MMIO, set true if it can |
22 | return ((s->num_irq - NVIC_FIRST_IRQ) / 32) - 1; | 19 | * @target_as: the address space targeted by the IOMMU |
23 | + case 0xc: /* CPPWR */ | 20 | + * @attrs: memory transaction attributes |
24 | + if (!arm_feature(&cpu->env, ARM_FEATURE_V8)) { | 21 | * |
25 | + goto bad_offset; | 22 | * This function is called from RCU critical section |
26 | + } | 23 | */ |
27 | + /* We make the IMPDEF choice that nothing can ever go into a | 24 | @@ -XXX,XX +XXX,XX @@ static MemoryRegionSection flatview_do_translate(FlatView *fv, |
28 | + * non-retentive power state, which allows us to RAZ/WI this. | 25 | hwaddr *page_mask_out, |
29 | + */ | 26 | bool is_write, |
30 | + return 0; | 27 | bool is_mmio, |
31 | case 0x380 ... 0x3bf: /* NVIC_ITNS<n> */ | 28 | - AddressSpace **target_as) |
32 | { | 29 | + AddressSpace **target_as, |
33 | int startvec = 8 * (offset - 0x380) + NVIC_FIRST_IRQ; | 30 | + MemTxAttrs attrs) |
34 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | 31 | { |
35 | ARMCPU *cpu = s->cpu; | 32 | MemoryRegionSection *section; |
36 | 33 | IOMMUMemoryRegion *iommu_mr; | |
37 | switch (offset) { | 34 | @@ -XXX,XX +XXX,XX @@ IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr, |
38 | + case 0xc: /* CPPWR */ | 35 | * but page mask. |
39 | + if (!arm_feature(&cpu->env, ARM_FEATURE_V8)) { | 36 | */ |
40 | + goto bad_offset; | 37 | section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat, |
41 | + } | 38 | - NULL, &page_mask, is_write, false, &as); |
42 | + /* Make the IMPDEF choice to RAZ/WI this. */ | 39 | + NULL, &page_mask, is_write, false, &as, |
43 | + break; | 40 | + attrs); |
44 | case 0x380 ... 0x3bf: /* NVIC_ITNS<n> */ | 41 | |
45 | { | 42 | /* Illegal translation */ |
46 | int startvec = 8 * (offset - 0x380) + NVIC_FIRST_IRQ; | 43 | if (section.mr == &io_mem_unassigned) { |
44 | @@ -XXX,XX +XXX,XX @@ MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat, | ||
45 | |||
46 | /* This can be MMIO, so setup MMIO bit. */ | ||
47 | section = flatview_do_translate(fv, addr, xlat, plen, NULL, | ||
48 | - is_write, true, &as); | ||
49 | + is_write, true, &as, attrs); | ||
50 | mr = section.mr; | ||
51 | |||
52 | if (xen_enabled() && memory_access_is_direct(mr, is_write)) { | ||
47 | -- | 53 | -- |
48 | 2.16.1 | 54 | 2.17.1 |
49 | 55 | ||
50 | 56 | diff view generated by jsdifflib |
1 | M profile cores have a similar setup for cache ID registers | 1 | As part of plumbing MemTxAttrs down to the IOMMU translate method, |
---|---|---|---|
2 | to A profile: | 2 | add MemTxAttrs as an argument to address_space_translate_iommu(). |
3 | * Cache Level ID Register (CLIDR) is a fixed value | ||
4 | * Cache Type Register (CTR) is a fixed value | ||
5 | * Cache Size ID Registers (CCSIDR) are a bank of registers; | ||
6 | which one you see is selected by the Cache Size Selection | ||
7 | Register (CSSELR) | ||
8 | |||
9 | The only difference is that they're in the NVIC memory mapped | ||
10 | register space rather than being coprocessor registers. | ||
11 | Implement the M profile view of them. | ||
12 | |||
13 | Since neither Cortex-M3 nor Cortex-M4 implement caches, | ||
14 | we don't need to update their init functions and can leave | ||
15 | the ctr/clidr/ccsidr[] fields in their ARMCPU structs at zero. | ||
16 | Newer cores (like the Cortex-M33) will want to be able to | ||
17 | set these ID registers to non-zero values, though. | ||
18 | 3 | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
20 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
21 | Message-id: 20180209165810.6668-6-peter.maydell@linaro.org | 7 | Message-id: 20180521140402.23318-14-peter.maydell@linaro.org |
22 | --- | 8 | --- |
23 | target/arm/cpu.h | 26 ++++++++++++++++++++++++++ | 9 | exec.c | 8 +++++--- |
24 | hw/intc/armv7m_nvic.c | 16 ++++++++++++++++ | 10 | 1 file changed, 5 insertions(+), 3 deletions(-) |
25 | target/arm/machine.c | 36 ++++++++++++++++++++++++++++++++++++ | ||
26 | 3 files changed, 78 insertions(+) | ||
27 | 11 | ||
28 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 12 | diff --git a/exec.c b/exec.c |
29 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/target/arm/cpu.h | 14 | --- a/exec.c |
31 | +++ b/target/arm/cpu.h | 15 | +++ b/exec.c |
32 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 16 | @@ -XXX,XX +XXX,XX @@ address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *x |
33 | uint32_t faultmask[M_REG_NUM_BANKS]; | 17 | * @is_write: whether the translation operation is for write |
34 | uint32_t aircr; /* only holds r/w state if security extn implemented */ | 18 | * @is_mmio: whether this can be MMIO, set true if it can |
35 | uint32_t secure; /* Is CPU in Secure state? (not guest visible) */ | 19 | * @target_as: the address space targeted by the IOMMU |
36 | + uint32_t csselr[M_REG_NUM_BANKS]; | 20 | + * @attrs: transaction attributes |
37 | } v7m; | 21 | * |
38 | 22 | * This function is called from RCU critical section. It is the common | |
39 | /* Information associated with an exception about to be taken: | 23 | * part of flatview_do_translate and address_space_translate_cached. |
40 | @@ -XXX,XX +XXX,XX @@ FIELD(V7M_MPU_CTRL, ENABLE, 0, 1) | 24 | @@ -XXX,XX +XXX,XX @@ static MemoryRegionSection address_space_translate_iommu(IOMMUMemoryRegion *iomm |
41 | FIELD(V7M_MPU_CTRL, HFNMIENA, 1, 1) | 25 | hwaddr *page_mask_out, |
42 | FIELD(V7M_MPU_CTRL, PRIVDEFENA, 2, 1) | 26 | bool is_write, |
43 | 27 | bool is_mmio, | |
44 | +/* v7M CLIDR bits */ | 28 | - AddressSpace **target_as) |
45 | +FIELD(V7M_CLIDR, CTYPE_ALL, 0, 21) | 29 | + AddressSpace **target_as, |
46 | +FIELD(V7M_CLIDR, LOUIS, 21, 3) | 30 | + MemTxAttrs attrs) |
47 | +FIELD(V7M_CLIDR, LOC, 24, 3) | 31 | { |
48 | +FIELD(V7M_CLIDR, LOUU, 27, 3) | 32 | MemoryRegionSection *section; |
49 | +FIELD(V7M_CLIDR, ICB, 30, 2) | 33 | hwaddr page_mask = (hwaddr)-1; |
50 | + | 34 | @@ -XXX,XX +XXX,XX @@ static MemoryRegionSection flatview_do_translate(FlatView *fv, |
51 | +FIELD(V7M_CSSELR, IND, 0, 1) | 35 | return address_space_translate_iommu(iommu_mr, xlat, |
52 | +FIELD(V7M_CSSELR, LEVEL, 1, 3) | 36 | plen_out, page_mask_out, |
53 | +/* We use the combination of InD and Level to index into cpu->ccsidr[]; | 37 | is_write, is_mmio, |
54 | + * define a mask for this and check that it doesn't permit running off | 38 | - target_as); |
55 | + * the end of the array. | 39 | + target_as, attrs); |
56 | + */ | ||
57 | +FIELD(V7M_CSSELR, INDEX, 0, 4) | ||
58 | + | ||
59 | +QEMU_BUILD_BUG_ON(ARRAY_SIZE(((ARMCPU *)0)->ccsidr) <= R_V7M_CSSELR_INDEX_MASK); | ||
60 | + | ||
61 | /* If adding a feature bit which corresponds to a Linux ELF | ||
62 | * HWCAP bit, remember to update the feature-bit-to-hwcap | ||
63 | * mapping in linux-user/elfload.c:get_elf_hwcap(). | ||
64 | @@ -XXX,XX +XXX,XX @@ static inline int arm_debug_target_el(CPUARMState *env) | ||
65 | } | 40 | } |
41 | if (page_mask_out) { | ||
42 | /* Not behind an IOMMU, use default page size. */ | ||
43 | @@ -XXX,XX +XXX,XX @@ static inline MemoryRegion *address_space_translate_cached( | ||
44 | |||
45 | section = address_space_translate_iommu(iommu_mr, xlat, plen, | ||
46 | NULL, is_write, true, | ||
47 | - &target_as); | ||
48 | + &target_as, attrs); | ||
49 | return section.mr; | ||
66 | } | 50 | } |
67 | 51 | ||
68 | +static inline bool arm_v7m_csselr_razwi(ARMCPU *cpu) | ||
69 | +{ | ||
70 | + /* If all the CLIDR.Ctypem bits are 0 there are no caches, and | ||
71 | + * CSSELR is RAZ/WI. | ||
72 | + */ | ||
73 | + return (cpu->clidr & R_V7M_CLIDR_CTYPE_ALL_MASK) != 0; | ||
74 | +} | ||
75 | + | ||
76 | static inline bool aa64_generate_debug_exceptions(CPUARMState *env) | ||
77 | { | ||
78 | if (arm_is_secure(env)) { | ||
79 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
80 | index XXXXXXX..XXXXXXX 100644 | ||
81 | --- a/hw/intc/armv7m_nvic.c | ||
82 | +++ b/hw/intc/armv7m_nvic.c | ||
83 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
84 | return cpu->id_isar4; | ||
85 | case 0xd74: /* ISAR5. */ | ||
86 | return cpu->id_isar5; | ||
87 | + case 0xd78: /* CLIDR */ | ||
88 | + return cpu->clidr; | ||
89 | + case 0xd7c: /* CTR */ | ||
90 | + return cpu->ctr; | ||
91 | + case 0xd80: /* CSSIDR */ | ||
92 | + { | ||
93 | + int idx = cpu->env.v7m.csselr[attrs.secure] & R_V7M_CSSELR_INDEX_MASK; | ||
94 | + return cpu->ccsidr[idx]; | ||
95 | + } | ||
96 | + case 0xd84: /* CSSELR */ | ||
97 | + return cpu->env.v7m.csselr[attrs.secure]; | ||
98 | /* TODO: Implement debug registers. */ | ||
99 | case 0xd90: /* MPU_TYPE */ | ||
100 | /* Unified MPU; if the MPU is not present this value is zero */ | ||
101 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
102 | qemu_log_mask(LOG_UNIMP, | ||
103 | "NVIC: Aux fault status registers unimplemented\n"); | ||
104 | break; | ||
105 | + case 0xd84: /* CSSELR */ | ||
106 | + if (!arm_v7m_csselr_razwi(cpu)) { | ||
107 | + cpu->env.v7m.csselr[attrs.secure] = value & R_V7M_CSSELR_INDEX_MASK; | ||
108 | + } | ||
109 | + break; | ||
110 | case 0xd90: /* MPU_TYPE */ | ||
111 | return; /* RO */ | ||
112 | case 0xd94: /* MPU_CTRL */ | ||
113 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
114 | index XXXXXXX..XXXXXXX 100644 | ||
115 | --- a/target/arm/machine.c | ||
116 | +++ b/target/arm/machine.c | ||
117 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_faultmask_primask = { | ||
118 | } | ||
119 | }; | ||
120 | |||
121 | +/* CSSELR is in a subsection because we didn't implement it previously. | ||
122 | + * Migration from an old implementation will leave it at zero, which | ||
123 | + * is OK since the only CPUs in the old implementation make the | ||
124 | + * register RAZ/WI. | ||
125 | + * Since there was no version of QEMU which implemented the CSSELR for | ||
126 | + * just non-secure, we transfer both banks here rather than putting | ||
127 | + * the secure banked version in the m-security subsection. | ||
128 | + */ | ||
129 | +static bool csselr_vmstate_validate(void *opaque, int version_id) | ||
130 | +{ | ||
131 | + ARMCPU *cpu = opaque; | ||
132 | + | ||
133 | + return cpu->env.v7m.csselr[M_REG_NS] <= R_V7M_CSSELR_INDEX_MASK | ||
134 | + && cpu->env.v7m.csselr[M_REG_S] <= R_V7M_CSSELR_INDEX_MASK; | ||
135 | +} | ||
136 | + | ||
137 | +static bool m_csselr_needed(void *opaque) | ||
138 | +{ | ||
139 | + ARMCPU *cpu = opaque; | ||
140 | + | ||
141 | + return !arm_v7m_csselr_razwi(cpu); | ||
142 | +} | ||
143 | + | ||
144 | +static const VMStateDescription vmstate_m_csselr = { | ||
145 | + .name = "cpu/m/csselr", | ||
146 | + .version_id = 1, | ||
147 | + .minimum_version_id = 1, | ||
148 | + .needed = m_csselr_needed, | ||
149 | + .fields = (VMStateField[]) { | ||
150 | + VMSTATE_UINT32_ARRAY(env.v7m.csselr, ARMCPU, M_REG_NUM_BANKS), | ||
151 | + VMSTATE_VALIDATE("CSSELR is valid", csselr_vmstate_validate), | ||
152 | + VMSTATE_END_OF_LIST() | ||
153 | + } | ||
154 | +}; | ||
155 | + | ||
156 | static const VMStateDescription vmstate_m = { | ||
157 | .name = "cpu/m", | ||
158 | .version_id = 4, | ||
159 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = { | ||
160 | }, | ||
161 | .subsections = (const VMStateDescription*[]) { | ||
162 | &vmstate_m_faultmask_primask, | ||
163 | + &vmstate_m_csselr, | ||
164 | NULL | ||
165 | } | ||
166 | }; | ||
167 | -- | 52 | -- |
168 | 2.16.1 | 53 | 2.17.1 |
169 | 54 | ||
170 | 55 | diff view generated by jsdifflib |
1 | For M profile cores, cache maintenance operations are done by | 1 | Provide a VMSTATE_BOOL_SUB_ARRAY to go with VMSTATE_UINT8_SUB_ARRAY |
---|---|---|---|
2 | writing to special registers in the system register space. | 2 | and friends. |
3 | For QEMU, cache operations are always NOPs, since we don't | ||
4 | implement the cache. Implementing these explicitly avoids | ||
5 | a spurious LOG_GUEST_ERROR when the guest uses them. | ||
6 | 3 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
9 | Message-id: 20180209165810.6668-4-peter.maydell@linaro.org | 6 | Message-id: 20180521140402.23318-23-peter.maydell@linaro.org |
10 | --- | 7 | --- |
11 | hw/intc/armv7m_nvic.c | 12 ++++++++++++ | 8 | include/migration/vmstate.h | 3 +++ |
12 | 1 file changed, 12 insertions(+) | 9 | 1 file changed, 3 insertions(+) |
13 | 10 | ||
14 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 11 | diff --git a/include/migration/vmstate.h b/include/migration/vmstate.h |
15 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/intc/armv7m_nvic.c | 13 | --- a/include/migration/vmstate.h |
17 | +++ b/hw/intc/armv7m_nvic.c | 14 | +++ b/include/migration/vmstate.h |
18 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | 15 | @@ -XXX,XX +XXX,XX @@ extern const VMStateInfo vmstate_info_qtailq; |
19 | } | 16 | #define VMSTATE_BOOL_ARRAY(_f, _s, _n) \ |
20 | break; | 17 | VMSTATE_BOOL_ARRAY_V(_f, _s, _n, 0) |
21 | } | 18 | |
22 | + case 0xf50: /* ICIALLU */ | 19 | +#define VMSTATE_BOOL_SUB_ARRAY(_f, _s, _start, _num) \ |
23 | + case 0xf58: /* ICIMVAU */ | 20 | + VMSTATE_SUB_ARRAY(_f, _s, _start, _num, 0, vmstate_info_bool, bool) |
24 | + case 0xf5c: /* DCIMVAC */ | 21 | + |
25 | + case 0xf60: /* DCISW */ | 22 | #define VMSTATE_UINT16_ARRAY_V(_f, _s, _n, _v) \ |
26 | + case 0xf64: /* DCCMVAU */ | 23 | VMSTATE_ARRAY(_f, _s, _n, _v, vmstate_info_uint16, uint16_t) |
27 | + case 0xf68: /* DCCMVAC */ | 24 | |
28 | + case 0xf6c: /* DCCSW */ | ||
29 | + case 0xf70: /* DCCIMVAC */ | ||
30 | + case 0xf74: /* DCCISW */ | ||
31 | + case 0xf78: /* BPIALL */ | ||
32 | + /* Cache and branch predictor maintenance: for QEMU these always NOP */ | ||
33 | + break; | ||
34 | default: | ||
35 | bad_offset: | ||
36 | qemu_log_mask(LOG_GUEST_ERROR, | ||
37 | -- | 25 | -- |
38 | 2.16.1 | 26 | 2.17.1 |
39 | 27 | ||
40 | 28 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Shannon Zhao <zhaoshenglong@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | (qemu) info mtree | 3 | acpi_data_push uses g_array_set_size to resize the memory size. If there |
4 | address-space: cpu-memory-0 | 4 | is no enough contiguous memory, the address will be changed. So previous |
5 | 0000000000000000-ffffffffffffffff (prio 0, i/o): system | 5 | pointer could not be used any more. It must update the pointer and use |
6 | 0000000000000000-0000000007ffffff (prio 0, rom): aspeed.boot_rom | 6 | the new one. |
7 | 000000001e600000-000000001e7fffff (prio -1, i/o): aspeed_soc.io | ||
8 | - 000000001e784000-000000001e78401f (prio 0, i/o): serial | ||
9 | 000000001e620000-000000001e6200ff (prio 0, i/o): aspeed.smc.ast2500-fmc | ||
10 | 000000001e630000-000000001e6300ff (prio 0, i/o): aspeed.smc.ast2500-spi1 | ||
11 | [...] | ||
12 | 000000001e720000-000000001e728fff (prio 0, ram): aspeed.sram | ||
13 | 000000001e782000-000000001e782fff (prio 0, i/o): aspeed.timer | ||
14 | + 000000001e784000-000000001e78401f (prio 0, i/o): serial | ||
15 | 000000001e785000-000000001e78501f (prio 0, i/o): aspeed.wdt | ||
16 | 000000001e785020-000000001e78503f (prio 0, i/o): aspeed.wdt | ||
17 | 7 | ||
18 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Also, previous codes wrongly use le32 conversion of iort->node_offset |
19 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | 9 | for subsequent computations that will result incorrect value if host is |
20 | Reviewed-by: Andrew Jeffery <andrew@aj.id.au> | 10 | not litlle endian. So use the non-converted one instead. |
21 | Message-id: 20180209085755.30414-2-f4bug@amsat.org | 11 | |
12 | Signed-off-by: Shannon Zhao <zhaoshenglong@huawei.com> | ||
13 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
14 | Message-id: 1527663951-14552-1-git-send-email-zhaoshenglong@huawei.com | ||
22 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
23 | --- | 16 | --- |
24 | hw/arm/aspeed_soc.c | 3 ++- | 17 | hw/arm/virt-acpi-build.c | 20 +++++++++++++++----- |
25 | 1 file changed, 2 insertions(+), 1 deletion(-) | 18 | 1 file changed, 15 insertions(+), 5 deletions(-) |
26 | 19 | ||
27 | diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c | 20 | diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c |
28 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/hw/arm/aspeed_soc.c | 22 | --- a/hw/arm/virt-acpi-build.c |
30 | +++ b/hw/arm/aspeed_soc.c | 23 | +++ b/hw/arm/virt-acpi-build.c |
31 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | 24 | @@ -XXX,XX +XXX,XX @@ build_iort(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) |
32 | /* UART - attach an 8250 to the IO space as our UART5 */ | 25 | AcpiIortItsGroup *its; |
33 | if (serial_hds[0]) { | 26 | AcpiIortTable *iort; |
34 | qemu_irq uart5 = qdev_get_gpio_in(DEVICE(&s->vic), uart_irqs[4]); | 27 | AcpiIortSmmu3 *smmu; |
35 | - serial_mm_init(&s->iomem, ASPEED_SOC_UART_5_BASE, 2, | 28 | - size_t node_size, iort_length, smmu_offset = 0; |
36 | + serial_mm_init(get_system_memory(), | 29 | + size_t node_size, iort_node_offset, iort_length, smmu_offset = 0; |
37 | + ASPEED_SOC_IOMEM_BASE + ASPEED_SOC_UART_5_BASE, 2, | 30 | AcpiIortRC *rc; |
38 | uart5, 38400, serial_hds[0], DEVICE_LITTLE_ENDIAN); | 31 | |
32 | iort = acpi_data_push(table_data, sizeof(*iort)); | ||
33 | @@ -XXX,XX +XXX,XX @@ build_iort(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
34 | |||
35 | iort_length = sizeof(*iort); | ||
36 | iort->node_count = cpu_to_le32(nb_nodes); | ||
37 | - iort->node_offset = cpu_to_le32(sizeof(*iort)); | ||
38 | + /* | ||
39 | + * Use a copy in case table_data->data moves during acpi_data_push | ||
40 | + * operations. | ||
41 | + */ | ||
42 | + iort_node_offset = sizeof(*iort); | ||
43 | + iort->node_offset = cpu_to_le32(iort_node_offset); | ||
44 | |||
45 | /* ITS group node */ | ||
46 | node_size = sizeof(*its) + sizeof(uint32_t); | ||
47 | @@ -XXX,XX +XXX,XX @@ build_iort(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
48 | int irq = vms->irqmap[VIRT_SMMU]; | ||
49 | |||
50 | /* SMMUv3 node */ | ||
51 | - smmu_offset = iort->node_offset + node_size; | ||
52 | + smmu_offset = iort_node_offset + node_size; | ||
53 | node_size = sizeof(*smmu) + sizeof(*idmap); | ||
54 | iort_length += node_size; | ||
55 | smmu = acpi_data_push(table_data, node_size); | ||
56 | @@ -XXX,XX +XXX,XX @@ build_iort(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
57 | idmap->id_count = cpu_to_le32(0xFFFF); | ||
58 | idmap->output_base = 0; | ||
59 | /* output IORT node is the ITS group node (the first node) */ | ||
60 | - idmap->output_reference = cpu_to_le32(iort->node_offset); | ||
61 | + idmap->output_reference = cpu_to_le32(iort_node_offset); | ||
39 | } | 62 | } |
40 | 63 | ||
64 | /* Root Complex Node */ | ||
65 | @@ -XXX,XX +XXX,XX @@ build_iort(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
66 | idmap->output_reference = cpu_to_le32(smmu_offset); | ||
67 | } else { | ||
68 | /* output IORT node is the ITS group node (the first node) */ | ||
69 | - idmap->output_reference = cpu_to_le32(iort->node_offset); | ||
70 | + idmap->output_reference = cpu_to_le32(iort_node_offset); | ||
71 | } | ||
72 | |||
73 | + /* | ||
74 | + * Update the pointer address in case table_data->data moves during above | ||
75 | + * acpi_data_push operations. | ||
76 | + */ | ||
77 | + iort = (AcpiIortTable *)(table_data->data + iort_start); | ||
78 | iort->length = cpu_to_le32(iort_length); | ||
79 | |||
80 | build_header(linker, table_data, (void *)(table_data->data + iort_start), | ||
41 | -- | 81 | -- |
42 | 2.16.1 | 82 | 2.17.1 |
43 | 83 | ||
44 | 84 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Shannon Zhao <zhaoshenglong@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | (qemu) info mtree | 3 | kvm_irqchip_create called by kvm_init will call kvm_init_irq_routing to |
4 | address-space: cpu-memory-0 | 4 | initialize global capability variables. If we call kvm_init_irq_routing in |
5 | 0000000000000000-ffffffffffffffff (prio 0, i/o): system | 5 | GIC realize function, previous allocated memory will leak. |
6 | 0000000000000000-0000000007ffffff (prio 0, rom): aspeed.boot_rom | ||
7 | - 000000001e600000-000000001e7fffff (prio -1, i/o): aspeed_soc.io | ||
8 | + 000000001e600000-000000001e7fffff (prio -1000, i/o): aspeed_soc.io | ||
9 | 000000001e620000-000000001e6200ff (prio 0, i/o): aspeed.smc.ast2500-fmc | ||
10 | 000000001e630000-000000001e6300ff (prio 0, i/o): aspeed.smc.ast2500-spi1 | ||
11 | 000000001e631000-000000001e6310ff (prio 0, i/o): aspeed.smc.ast2500-spi2 | ||
12 | 6 | ||
13 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Fix this by deleting the unnecessary call. |
14 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | 8 | |
15 | Reviewed-by: Andrew Jeffery <andrew@aj.id.au> | 9 | Signed-off-by: Shannon Zhao <zhaoshenglong@huawei.com> |
16 | Message-id: 20180209085755.30414-3-f4bug@amsat.org | 10 | Reviewed-by: Eric Auger <eric.auger@redhat.com> |
11 | Message-id: 1527750994-14360-1-git-send-email-zhaoshenglong@huawei.com | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 13 | --- |
19 | include/hw/arm/aspeed_soc.h | 1 - | 14 | hw/intc/arm_gic_kvm.c | 1 - |
20 | hw/arm/aspeed_soc.c | 32 +++----------------------------- | 15 | hw/intc/arm_gicv3_kvm.c | 1 - |
21 | 2 files changed, 3 insertions(+), 30 deletions(-) | 16 | 2 files changed, 2 deletions(-) |
22 | 17 | ||
23 | diff --git a/include/hw/arm/aspeed_soc.h b/include/hw/arm/aspeed_soc.h | 18 | diff --git a/hw/intc/arm_gic_kvm.c b/hw/intc/arm_gic_kvm.c |
24 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/include/hw/arm/aspeed_soc.h | 20 | --- a/hw/intc/arm_gic_kvm.c |
26 | +++ b/include/hw/arm/aspeed_soc.h | 21 | +++ b/hw/intc/arm_gic_kvm.c |
27 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedSoCState { | 22 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gic_realize(DeviceState *dev, Error **errp) |
28 | 23 | ||
29 | /*< public >*/ | 24 | if (kvm_has_gsi_routing()) { |
30 | ARMCPU cpu; | 25 | /* set up irq routing */ |
31 | - MemoryRegion iomem; | 26 | - kvm_init_irq_routing(kvm_state); |
32 | MemoryRegion sram; | 27 | for (i = 0; i < s->num_irq - GIC_INTERNAL; ++i) { |
33 | AspeedVICState vic; | 28 | kvm_irqchip_add_irq_route(kvm_state, i, 0, i); |
34 | AspeedTimerCtrlState timerctrl; | 29 | } |
35 | diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c | 30 | diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c |
36 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
37 | --- a/hw/arm/aspeed_soc.c | 32 | --- a/hw/intc/arm_gicv3_kvm.c |
38 | +++ b/hw/arm/aspeed_soc.c | 33 | +++ b/hw/intc/arm_gicv3_kvm.c |
39 | @@ -XXX,XX +XXX,XX @@ | 34 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_realize(DeviceState *dev, Error **errp) |
40 | #include "qemu-common.h" | 35 | |
41 | #include "cpu.h" | 36 | if (kvm_has_gsi_routing()) { |
42 | #include "exec/address-spaces.h" | 37 | /* set up irq routing */ |
43 | +#include "hw/misc/unimp.h" | 38 | - kvm_init_irq_routing(kvm_state); |
44 | #include "hw/arm/aspeed_soc.h" | 39 | for (i = 0; i < s->num_irq - GIC_INTERNAL; ++i) { |
45 | #include "hw/char/serial.h" | 40 | kvm_irqchip_add_irq_route(kvm_state, i, 0, i); |
46 | #include "qemu/log.h" | 41 | } |
47 | @@ -XXX,XX +XXX,XX @@ static const AspeedSoCInfo aspeed_socs[] = { | ||
48 | }, | ||
49 | }; | ||
50 | |||
51 | -/* | ||
52 | - * IO handlers: simply catch any reads/writes to IO addresses that aren't | ||
53 | - * handled by a device mapping. | ||
54 | - */ | ||
55 | - | ||
56 | -static uint64_t aspeed_soc_io_read(void *p, hwaddr offset, unsigned size) | ||
57 | -{ | ||
58 | - qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx " [%u]\n", | ||
59 | - __func__, offset, size); | ||
60 | - return 0; | ||
61 | -} | ||
62 | - | ||
63 | -static void aspeed_soc_io_write(void *opaque, hwaddr offset, uint64_t value, | ||
64 | - unsigned size) | ||
65 | -{ | ||
66 | - qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx " <- 0x%" PRIx64 " [%u]\n", | ||
67 | - __func__, offset, value, size); | ||
68 | -} | ||
69 | - | ||
70 | -static const MemoryRegionOps aspeed_soc_io_ops = { | ||
71 | - .read = aspeed_soc_io_read, | ||
72 | - .write = aspeed_soc_io_write, | ||
73 | - .endianness = DEVICE_LITTLE_ENDIAN, | ||
74 | -}; | ||
75 | - | ||
76 | static void aspeed_soc_init(Object *obj) | ||
77 | { | ||
78 | AspeedSoCState *s = ASPEED_SOC(obj); | ||
79 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
80 | Error *err = NULL, *local_err = NULL; | ||
81 | |||
82 | /* IO space */ | ||
83 | - memory_region_init_io(&s->iomem, NULL, &aspeed_soc_io_ops, NULL, | ||
84 | - "aspeed_soc.io", ASPEED_SOC_IOMEM_SIZE); | ||
85 | - memory_region_add_subregion_overlap(get_system_memory(), | ||
86 | - ASPEED_SOC_IOMEM_BASE, &s->iomem, -1); | ||
87 | + create_unimplemented_device("aspeed_soc.io", | ||
88 | + ASPEED_SOC_IOMEM_BASE, ASPEED_SOC_IOMEM_SIZE); | ||
89 | |||
90 | /* CPU */ | ||
91 | object_property_set_bool(OBJECT(&s->cpu), true, "realized", &err); | ||
92 | -- | 42 | -- |
93 | 2.16.1 | 43 | 2.17.1 |
94 | 44 | ||
95 | 45 | diff view generated by jsdifflib |