1 | Another lump of target-arm patches. I still have some patches in | 1 | The following changes since commit 3db29dcac23da85486704ef9e7a8e7217f7829cd: |
---|---|---|---|
2 | my to-review queue, but this is a big enough set that I wanted | ||
3 | to send it out. | ||
4 | 2 | ||
5 | thanks | 3 | Merge tag 'for-upstream' of https://gitlab.com/bonzini/qemu into staging (2023-01-12 13:51:36 +0000) |
6 | -- PMM | ||
7 | |||
8 | The following changes since commit 04bb7fe2bf55bdf66d5b7a5a719b40bbb4048178: | ||
9 | |||
10 | Merge remote-tracking branch 'remotes/rth/tags/pull-tcg-20180208' into staging (2018-02-08 17:41:15 +0000) | ||
11 | 4 | ||
12 | are available in the Git repository at: | 5 | are available in the Git repository at: |
13 | 6 | ||
14 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20180209 | 7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230113 |
15 | 8 | ||
16 | for you to fetch changes up to bbba7757bacc9f890a3f028d328b4b429dbe78ec: | 9 | for you to fetch changes up to 08899b5c68a55a3780d707e2464073c8f2670d31: |
17 | 10 | ||
18 | hw/core/generic-loader: Allow PC to be set on command line (2018-02-09 10:55:40 +0000) | 11 | target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled (2023-01-13 13:19:36 +0000) |
19 | 12 | ||
20 | ---------------------------------------------------------------- | 13 | ---------------------------------------------------------------- |
21 | target-arm queue: | 14 | target-arm queue: |
22 | * Support M profile derived exceptions on exception entry and exit | 15 | hw/arm/stm32f405: correctly describe the memory layout |
23 | * Implement AArch64 v8.2 crypto insns (SHA-512, SHA-3, SM3, SM4) | 16 | hw/arm: Add Olimex H405 board |
24 | * Implement working i.MX6 SD controller | 17 | cubieboard: Support booting from an SD card image with u-boot on it |
25 | * Various devices preparatory to i.MX7 support | 18 | target/arm: Fix sve_probe_page |
26 | * Preparatory patches for SVE emulation | 19 | target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled |
27 | * v8M: Fix bug in implementation of 'TT' insn | 20 | various code cleanups |
28 | * Give useful error if user tries to use userspace GICv3 with KVM | ||
29 | 21 | ||
30 | ---------------------------------------------------------------- | 22 | ---------------------------------------------------------------- |
31 | Andrey Smirnov (10): | 23 | Evgeny Iakovlev (1): |
32 | sdhci: Add i.MX specific subtype of SDHCI | 24 | target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled |
33 | hw: i.MX: Convert i.MX6 to use TYPE_IMX_USDHC | ||
34 | i.MX: Add code to emulate i.MX7 CCM, PMU and ANALOG IP blocks | ||
35 | i.MX: Add code to emulate i.MX2 watchdog IP block | ||
36 | i.MX: Add code to emulate i.MX7 SNVS IP-block | ||
37 | i.MX: Add code to emulate GPCv2 IP block | ||
38 | i.MX: Add i.MX7 GPT variant | ||
39 | i.MX: Add implementation of i.MX7 GPR IP block | ||
40 | usb: Add basic code to emulate Chipidea USB IP | ||
41 | hw/arm: Move virt's PSCI DT fixup code to arm/boot.c | ||
42 | 25 | ||
43 | Ard Biesheuvel (5): | 26 | Felipe Balbi (2): |
44 | target/arm: implement SHA-512 instructions | 27 | hw/arm/stm32f405: correctly describe the memory layout |
45 | target/arm: implement SHA-3 instructions | 28 | hw/arm: Add Olimex H405 |
46 | target/arm: implement SM3 instructions | ||
47 | target/arm: implement SM4 instructions | ||
48 | target/arm: enable user-mode SHA-3, SM3, SM4 and SHA-512 instruction support | ||
49 | 29 | ||
50 | Christoffer Dall (1): | 30 | Philippe Mathieu-Daudé (27): |
51 | target/arm/kvm: gic: Prevent creating userspace GICv3 with KVM | 31 | hw/arm/pxa2xx: Simplify pxa255_init() |
32 | hw/arm/pxa2xx: Simplify pxa270_init() | ||
33 | hw/arm/collie: Use the IEC binary prefix definitions | ||
34 | hw/arm/collie: Simplify flash creation using for() loop | ||
35 | hw/arm/gumstix: Improve documentation | ||
36 | hw/arm/gumstix: Use the IEC binary prefix definitions | ||
37 | hw/arm/mainstone: Use the IEC binary prefix definitions | ||
38 | hw/arm/musicpal: Use the IEC binary prefix definitions | ||
39 | hw/arm/omap_sx1: Remove unused 'total_ram' definitions | ||
40 | hw/arm/omap_sx1: Use the IEC binary prefix definitions | ||
41 | hw/arm/z2: Use the IEC binary prefix definitions | ||
42 | hw/arm/vexpress: Remove dead code in vexpress_common_init() | ||
43 | hw/arm: Remove unreachable code calling pflash_cfi01_register() | ||
44 | hw/arm/pxa: Avoid forward-declaring PXA2xxI2CState | ||
45 | hw/gpio/omap_gpio: Add local variable to avoid embedded cast | ||
46 | hw/arm/omap: Drop useless casts from void * to pointer | ||
47 | hw/gpio/omap_gpio: Use CamelCase for TYPE_OMAP1_GPIO type name | ||
48 | hw/gpio/omap_gpio: Use CamelCase for TYPE_OMAP2_GPIO type name | ||
49 | hw/intc/omap_intc: Use CamelCase for TYPE_OMAP_INTC type name | ||
50 | hw/arm/stellaris: Drop useless casts from void * to pointer | ||
51 | hw/arm/stellaris: Use CamelCase for STELLARIS_ADC type name | ||
52 | hw/arm/bcm2836: Remove definitions generated by OBJECT_DECLARE_TYPE() | ||
53 | hw/arm/npcm7xx: Declare QOM macros using OBJECT_DECLARE_SIMPLE_TYPE() | ||
54 | hw/misc/sbsa_ec: Rename TYPE_SBSA_EC -> TYPE_SBSA_SECURE_EC | ||
55 | hw/misc/sbsa_ec: Declare QOM macros using OBJECT_DECLARE_SIMPLE_TYPE() | ||
56 | hw/intc/xilinx_intc: Use 'XpsIntc' typedef instead of 'struct xlx_pic' | ||
57 | hw/timer/xilinx_timer: Use XpsTimerState instead of 'struct timerblock' | ||
52 | 58 | ||
53 | Peter Maydell (9): | 59 | Richard Henderson (1): |
54 | target/arm: Add armv7m_nvic_set_pending_derived() | 60 | target/arm: Fix sve_probe_page |
55 | target/arm: Split "get pending exception info" from "acknowledge it" | ||
56 | target/arm: Add ignore_stackfaults argument to v7m_exception_taken() | ||
57 | target/arm: Make v7M exception entry stack push check MPU | ||
58 | target/arm: Make v7m_push_callee_stack() honour MPU | ||
59 | target/arm: Make exception vector loads honour the SAU | ||
60 | target/arm: Handle exceptions during exception stack pop | ||
61 | target/arm/translate.c: Fix missing 'break' for TT insns | ||
62 | hw/core/generic-loader: Allow PC to be set on command line | ||
63 | 61 | ||
64 | Richard Henderson (5): | 62 | Strahinja Jankovic (7): |
65 | target/arm: Expand vector registers for SVE | 63 | hw/misc: Allwinner-A10 Clock Controller Module Emulation |
66 | target/arm: Add predicate registers for SVE | 64 | hw/misc: Allwinner A10 DRAM Controller Emulation |
67 | target/arm: Add SVE to migration state | 65 | {hw/i2c,docs/system/arm}: Allwinner TWI/I2C Emulation |
68 | target/arm: Add ZCR_ELx | 66 | hw/misc: AXP209 PMU Emulation |
69 | target/arm: Add SVE state to TB->FLAGS | 67 | hw/arm: Add AXP209 to Cubieboard |
68 | hw/arm: Allwinner A10 enable SPL load from MMC | ||
69 | tests/avocado: Add SD boot test to Cubieboard | ||
70 | 70 | ||
71 | hw/intc/Makefile.objs | 2 +- | 71 | docs/system/arm/cubieboard.rst | 1 + |
72 | hw/misc/Makefile.objs | 4 + | 72 | docs/system/arm/orangepi.rst | 1 + |
73 | hw/usb/Makefile.objs | 1 + | 73 | docs/system/arm/stm32.rst | 1 + |
74 | hw/sd/sdhci-internal.h | 23 ++ | 74 | configs/devices/arm-softmmu/default.mak | 1 + |
75 | include/hw/intc/imx_gpcv2.h | 22 ++ | 75 | include/hw/adc/npcm7xx_adc.h | 7 +- |
76 | include/hw/misc/imx2_wdt.h | 33 +++ | 76 | include/hw/arm/allwinner-a10.h | 27 ++ |
77 | include/hw/misc/imx7_ccm.h | 139 +++++++++++ | 77 | include/hw/arm/allwinner-h3.h | 3 + |
78 | include/hw/misc/imx7_gpr.h | 28 +++ | 78 | include/hw/arm/npcm7xx.h | 18 +- |
79 | include/hw/misc/imx7_snvs.h | 35 +++ | 79 | include/hw/arm/omap.h | 24 +- |
80 | include/hw/sd/sdhci.h | 13 ++ | 80 | include/hw/arm/pxa.h | 11 +- |
81 | include/hw/timer/imx_gpt.h | 1 + | 81 | include/hw/arm/stm32f405_soc.h | 5 +- |
82 | include/hw/usb/chipidea.h | 16 ++ | 82 | include/hw/i2c/allwinner-i2c.h | 55 ++++ |
83 | target/arm/cpu.h | 120 ++++++++-- | 83 | include/hw/i2c/npcm7xx_smbus.h | 7 +- |
84 | target/arm/helper.h | 12 + | 84 | include/hw/misc/allwinner-a10-ccm.h | 67 +++++ |
85 | target/arm/kvm_arm.h | 4 + | 85 | include/hw/misc/allwinner-a10-dramc.h | 68 +++++ |
86 | target/arm/translate.h | 2 + | 86 | include/hw/misc/npcm7xx_clk.h | 2 +- |
87 | hw/arm/boot.c | 65 ++++++ | 87 | include/hw/misc/npcm7xx_gcr.h | 6 +- |
88 | hw/arm/fsl-imx6.c | 2 +- | 88 | include/hw/misc/npcm7xx_mft.h | 7 +- |
89 | hw/arm/virt.c | 61 ----- | 89 | include/hw/misc/npcm7xx_pwm.h | 3 +- |
90 | hw/core/generic-loader.c | 2 +- | 90 | include/hw/misc/npcm7xx_rng.h | 6 +- |
91 | hw/intc/armv7m_nvic.c | 98 +++++++- | 91 | include/hw/net/npcm7xx_emc.h | 5 +- |
92 | hw/intc/imx_gpcv2.c | 125 ++++++++++ | 92 | include/hw/sd/npcm7xx_sdhci.h | 4 +- |
93 | hw/misc/imx2_wdt.c | 89 +++++++ | 93 | hw/arm/allwinner-a10.c | 40 +++ |
94 | hw/misc/imx7_ccm.c | 277 ++++++++++++++++++++++ | 94 | hw/arm/allwinner-h3.c | 11 +- |
95 | hw/misc/imx7_gpr.c | 124 ++++++++++ | 95 | hw/arm/bcm2836.c | 9 +- |
96 | hw/misc/imx7_snvs.c | 83 +++++++ | 96 | hw/arm/collie.c | 25 +- |
97 | hw/sd/sdhci.c | 230 ++++++++++++++++++- | 97 | hw/arm/cubieboard.c | 11 + |
98 | hw/timer/imx_gpt.c | 25 ++ | 98 | hw/arm/gumstix.c | 45 ++-- |
99 | hw/usb/chipidea.c | 176 ++++++++++++++ | 99 | hw/arm/mainstone.c | 37 ++- |
100 | linux-user/elfload.c | 19 ++ | 100 | hw/arm/musicpal.c | 9 +- |
101 | target/arm/cpu64.c | 4 + | 101 | hw/arm/olimex-stm32-h405.c | 69 +++++ |
102 | target/arm/crypto_helper.c | 277 +++++++++++++++++++++- | 102 | hw/arm/omap1.c | 115 ++++---- |
103 | target/arm/helper.c | 548 +++++++++++++++++++++++++++++++++++++------- | 103 | hw/arm/omap2.c | 40 ++- |
104 | target/arm/machine.c | 88 ++++++- | 104 | hw/arm/omap_sx1.c | 53 ++-- |
105 | target/arm/translate-a64.c | 350 +++++++++++++++++++++++++++- | 105 | hw/arm/palm.c | 2 +- |
106 | target/arm/translate.c | 8 +- | 106 | hw/arm/pxa2xx.c | 8 +- |
107 | hw/intc/trace-events | 5 +- | 107 | hw/arm/spitz.c | 6 +- |
108 | hw/misc/trace-events | 4 + | 108 | hw/arm/stellaris.c | 73 +++-- |
109 | 38 files changed, 2928 insertions(+), 187 deletions(-) | 109 | hw/arm/stm32f405_soc.c | 8 + |
110 | create mode 100644 include/hw/intc/imx_gpcv2.h | 110 | hw/arm/tosa.c | 2 +- |
111 | create mode 100644 include/hw/misc/imx2_wdt.h | 111 | hw/arm/versatilepb.c | 6 +- |
112 | create mode 100644 include/hw/misc/imx7_ccm.h | 112 | hw/arm/vexpress.c | 10 +- |
113 | create mode 100644 include/hw/misc/imx7_gpr.h | 113 | hw/arm/z2.c | 16 +- |
114 | create mode 100644 include/hw/misc/imx7_snvs.h | 114 | hw/char/omap_uart.c | 7 +- |
115 | create mode 100644 include/hw/usb/chipidea.h | 115 | hw/display/omap_dss.c | 15 +- |
116 | create mode 100644 hw/intc/imx_gpcv2.c | 116 | hw/display/omap_lcdc.c | 9 +- |
117 | create mode 100644 hw/misc/imx2_wdt.c | 117 | hw/dma/omap_dma.c | 15 +- |
118 | create mode 100644 hw/misc/imx7_ccm.c | 118 | hw/gpio/omap_gpio.c | 48 ++-- |
119 | create mode 100644 hw/misc/imx7_gpr.c | 119 | hw/i2c/allwinner-i2c.c | 459 ++++++++++++++++++++++++++++++++ |
120 | create mode 100644 hw/misc/imx7_snvs.c | 120 | hw/intc/omap_intc.c | 38 +-- |
121 | create mode 100644 hw/usb/chipidea.c | 121 | hw/intc/xilinx_intc.c | 28 +- |
122 | hw/misc/allwinner-a10-ccm.c | 224 ++++++++++++++++ | ||
123 | hw/misc/allwinner-a10-dramc.c | 179 +++++++++++++ | ||
124 | hw/misc/axp209.c | 238 +++++++++++++++++ | ||
125 | hw/misc/omap_gpmc.c | 12 +- | ||
126 | hw/misc/omap_l4.c | 7 +- | ||
127 | hw/misc/omap_sdrc.c | 7 +- | ||
128 | hw/misc/omap_tap.c | 5 +- | ||
129 | hw/misc/sbsa_ec.c | 12 +- | ||
130 | hw/sd/omap_mmc.c | 9 +- | ||
131 | hw/ssi/omap_spi.c | 7 +- | ||
132 | hw/timer/omap_gptimer.c | 22 +- | ||
133 | hw/timer/omap_synctimer.c | 4 +- | ||
134 | hw/timer/xilinx_timer.c | 27 +- | ||
135 | target/arm/helper.c | 3 + | ||
136 | target/arm/sve_helper.c | 14 +- | ||
137 | MAINTAINERS | 8 + | ||
138 | hw/arm/Kconfig | 9 + | ||
139 | hw/arm/meson.build | 1 + | ||
140 | hw/i2c/Kconfig | 4 + | ||
141 | hw/i2c/meson.build | 1 + | ||
142 | hw/i2c/trace-events | 5 + | ||
143 | hw/misc/Kconfig | 10 + | ||
144 | hw/misc/meson.build | 3 + | ||
145 | hw/misc/trace-events | 5 + | ||
146 | tests/avocado/boot_linux_console.py | 47 ++++ | ||
147 | 76 files changed, 1951 insertions(+), 455 deletions(-) | ||
148 | create mode 100644 include/hw/i2c/allwinner-i2c.h | ||
149 | create mode 100644 include/hw/misc/allwinner-a10-ccm.h | ||
150 | create mode 100644 include/hw/misc/allwinner-a10-dramc.h | ||
151 | create mode 100644 hw/arm/olimex-stm32-h405.c | ||
152 | create mode 100644 hw/i2c/allwinner-i2c.c | ||
153 | create mode 100644 hw/misc/allwinner-a10-ccm.c | ||
154 | create mode 100644 hw/misc/allwinner-a10-dramc.c | ||
155 | create mode 100644 hw/misc/axp209.c | ||
122 | 156 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Felipe Balbi <balbi@kernel.org> | ||
1 | 2 | ||
3 | STM32F405 has 128K of SRAM and another 64K of CCM (Core-coupled | ||
4 | Memory) at a different base address. Correctly describe the memory | ||
5 | layout to give existing FW images a chance to run unmodified. | ||
6 | |||
7 | Reviewed-by: Alistair Francis <alistair@alistair23.me> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
9 | Signed-off-by: Felipe Balbi <balbi@kernel.org> | ||
10 | Message-id: 20221230145733.200496-2-balbi@kernel.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/arm/stm32f405_soc.h | 5 ++++- | ||
14 | hw/arm/stm32f405_soc.c | 8 ++++++++ | ||
15 | 2 files changed, 12 insertions(+), 1 deletion(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/stm32f405_soc.h b/include/hw/arm/stm32f405_soc.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/stm32f405_soc.h | ||
20 | +++ b/include/hw/arm/stm32f405_soc.h | ||
21 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(STM32F405State, STM32F405_SOC) | ||
22 | #define FLASH_BASE_ADDRESS 0x08000000 | ||
23 | #define FLASH_SIZE (1024 * 1024) | ||
24 | #define SRAM_BASE_ADDRESS 0x20000000 | ||
25 | -#define SRAM_SIZE (192 * 1024) | ||
26 | +#define SRAM_SIZE (128 * 1024) | ||
27 | +#define CCM_BASE_ADDRESS 0x10000000 | ||
28 | +#define CCM_SIZE (64 * 1024) | ||
29 | |||
30 | struct STM32F405State { | ||
31 | /*< private >*/ | ||
32 | @@ -XXX,XX +XXX,XX @@ struct STM32F405State { | ||
33 | STM32F2XXADCState adc[STM_NUM_ADCS]; | ||
34 | STM32F2XXSPIState spi[STM_NUM_SPIS]; | ||
35 | |||
36 | + MemoryRegion ccm; | ||
37 | MemoryRegion sram; | ||
38 | MemoryRegion flash; | ||
39 | MemoryRegion flash_alias; | ||
40 | diff --git a/hw/arm/stm32f405_soc.c b/hw/arm/stm32f405_soc.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/arm/stm32f405_soc.c | ||
43 | +++ b/hw/arm/stm32f405_soc.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static void stm32f405_soc_realize(DeviceState *dev_soc, Error **errp) | ||
45 | } | ||
46 | memory_region_add_subregion(system_memory, SRAM_BASE_ADDRESS, &s->sram); | ||
47 | |||
48 | + memory_region_init_ram(&s->ccm, NULL, "STM32F405.ccm", CCM_SIZE, | ||
49 | + &err); | ||
50 | + if (err != NULL) { | ||
51 | + error_propagate(errp, err); | ||
52 | + return; | ||
53 | + } | ||
54 | + memory_region_add_subregion(system_memory, CCM_BASE_ADDRESS, &s->ccm); | ||
55 | + | ||
56 | armv7m = DEVICE(&s->armv7m); | ||
57 | qdev_prop_set_uint32(armv7m, "num-irq", 96); | ||
58 | qdev_prop_set_string(armv7m, "cpu-type", s->cpu_type); | ||
59 | -- | ||
60 | 2.34.1 | ||
61 | |||
62 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Felipe Balbi <balbi@kernel.org> |
---|---|---|---|
2 | 2 | ||
3 | Add code to emulate SNVS IP-block. Currently only the bits needed to | 3 | Olimex makes a series of low-cost STM32 boards. This commit introduces |
4 | be able to emulate machine shutdown are implemented. | 4 | the minimum setup to support SMT32-H405. See [1] for details |
5 | 5 | ||
6 | Cc: Peter Maydell <peter.maydell@linaro.org> | 6 | [1] https://www.olimex.com/Products/ARM/ST/STM32-H405/ |
7 | Cc: Jason Wang <jasowang@redhat.com> | 7 | |
8 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Signed-off-by: Felipe Balbi <balbi@kernel.org> |
9 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | 9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
10 | Cc: Michael S. Tsirkin <mst@redhat.com> | 10 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
11 | Cc: qemu-devel@nongnu.org | 11 | Message-id: 20221230145733.200496-3-balbi@kernel.org |
12 | Cc: qemu-arm@nongnu.org | ||
13 | Cc: yurovsky@gmail.com | ||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 13 | --- |
18 | hw/misc/Makefile.objs | 1 + | 14 | docs/system/arm/stm32.rst | 1 + |
19 | include/hw/misc/imx7_snvs.h | 35 +++++++++++++++++++ | 15 | configs/devices/arm-softmmu/default.mak | 1 + |
20 | hw/misc/imx7_snvs.c | 83 +++++++++++++++++++++++++++++++++++++++++++++ | 16 | hw/arm/olimex-stm32-h405.c | 69 +++++++++++++++++++++++++ |
21 | 3 files changed, 119 insertions(+) | 17 | MAINTAINERS | 6 +++ |
22 | create mode 100644 include/hw/misc/imx7_snvs.h | 18 | hw/arm/Kconfig | 4 ++ |
23 | create mode 100644 hw/misc/imx7_snvs.c | 19 | hw/arm/meson.build | 1 + |
20 | 6 files changed, 82 insertions(+) | ||
21 | create mode 100644 hw/arm/olimex-stm32-h405.c | ||
24 | 22 | ||
25 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 23 | diff --git a/docs/system/arm/stm32.rst b/docs/system/arm/stm32.rst |
26 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/hw/misc/Makefile.objs | 25 | --- a/docs/system/arm/stm32.rst |
28 | +++ b/hw/misc/Makefile.objs | 26 | +++ b/docs/system/arm/stm32.rst |
29 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_IMX) += imx6_ccm.o | 27 | @@ -XXX,XX +XXX,XX @@ The STM32F4 series is based on ARM Cortex-M4F core. This series is pin-to-pin |
30 | obj-$(CONFIG_IMX) += imx6_src.o | 28 | compatible with STM32F2 series. The following machines are based on this chip : |
31 | obj-$(CONFIG_IMX) += imx7_ccm.o | 29 | |
32 | obj-$(CONFIG_IMX) += imx2_wdt.o | 30 | - ``netduinoplus2`` Netduino Plus 2 board with STM32F405RGT6 microcontroller |
33 | +obj-$(CONFIG_IMX) += imx7_snvs.o | 31 | +- ``olimex-stm32-h405`` Olimex STM32 H405 board with STM32F405RGT6 microcontroller |
34 | obj-$(CONFIG_MILKYMIST) += milkymist-hpdmc.o | 32 | |
35 | obj-$(CONFIG_MILKYMIST) += milkymist-pfpu.o | 33 | There are many other STM32 series that are currently not supported by QEMU. |
36 | obj-$(CONFIG_MAINSTONE) += mst_fpga.o | 34 | |
37 | diff --git a/include/hw/misc/imx7_snvs.h b/include/hw/misc/imx7_snvs.h | 35 | diff --git a/configs/devices/arm-softmmu/default.mak b/configs/devices/arm-softmmu/default.mak |
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/configs/devices/arm-softmmu/default.mak | ||
38 | +++ b/configs/devices/arm-softmmu/default.mak | ||
39 | @@ -XXX,XX +XXX,XX @@ CONFIG_COLLIE=y | ||
40 | CONFIG_ASPEED_SOC=y | ||
41 | CONFIG_NETDUINO2=y | ||
42 | CONFIG_NETDUINOPLUS2=y | ||
43 | +CONFIG_OLIMEX_STM32_H405=y | ||
44 | CONFIG_MPS2=y | ||
45 | CONFIG_RASPI=y | ||
46 | CONFIG_DIGIC=y | ||
47 | diff --git a/hw/arm/olimex-stm32-h405.c b/hw/arm/olimex-stm32-h405.c | ||
38 | new file mode 100644 | 48 | new file mode 100644 |
39 | index XXXXXXX..XXXXXXX | 49 | index XXXXXXX..XXXXXXX |
40 | --- /dev/null | 50 | --- /dev/null |
41 | +++ b/include/hw/misc/imx7_snvs.h | 51 | +++ b/hw/arm/olimex-stm32-h405.c |
42 | @@ -XXX,XX +XXX,XX @@ | 52 | @@ -XXX,XX +XXX,XX @@ |
43 | +/* | 53 | +/* |
44 | + * Copyright (c) 2017, Impinj, Inc. | 54 | + * ST STM32VLDISCOVERY machine |
55 | + * Olimex STM32-H405 machine | ||
45 | + * | 56 | + * |
46 | + * i.MX7 SNVS block emulation code | 57 | + * Copyright (c) 2022 Felipe Balbi <balbi@kernel.org> |
47 | + * | 58 | + * |
48 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | 59 | + * Permission is hereby granted, free of charge, to any person obtaining a copy |
60 | + * of this software and associated documentation files (the "Software"), to deal | ||
61 | + * in the Software without restriction, including without limitation the rights | ||
62 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
63 | + * copies of the Software, and to permit persons to whom the Software is | ||
64 | + * furnished to do so, subject to the following conditions: | ||
49 | + * | 65 | + * |
50 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 66 | + * The above copyright notice and this permission notice shall be included in |
51 | + * See the COPYING file in the top-level directory. | 67 | + * all copies or substantial portions of the Software. |
52 | + */ | ||
53 | + | ||
54 | +#ifndef IMX7_SNVS_H | ||
55 | +#define IMX7_SNVS_H | ||
56 | + | ||
57 | +#include "qemu/bitops.h" | ||
58 | +#include "hw/sysbus.h" | ||
59 | + | ||
60 | + | ||
61 | +enum IMX7SNVSRegisters { | ||
62 | + SNVS_LPCR = 0x38, | ||
63 | + SNVS_LPCR_TOP = BIT(6), | ||
64 | + SNVS_LPCR_DP_EN = BIT(5) | ||
65 | +}; | ||
66 | + | ||
67 | +#define TYPE_IMX7_SNVS "imx7.snvs" | ||
68 | +#define IMX7_SNVS(obj) OBJECT_CHECK(IMX7SNVSState, (obj), TYPE_IMX7_SNVS) | ||
69 | + | ||
70 | +typedef struct IMX7SNVSState { | ||
71 | + /* <private> */ | ||
72 | + SysBusDevice parent_obj; | ||
73 | + | ||
74 | + MemoryRegion mmio; | ||
75 | +} IMX7SNVSState; | ||
76 | + | ||
77 | +#endif /* IMX7_SNVS_H */ | ||
78 | diff --git a/hw/misc/imx7_snvs.c b/hw/misc/imx7_snvs.c | ||
79 | new file mode 100644 | ||
80 | index XXXXXXX..XXXXXXX | ||
81 | --- /dev/null | ||
82 | +++ b/hw/misc/imx7_snvs.c | ||
83 | @@ -XXX,XX +XXX,XX @@ | ||
84 | +/* | ||
85 | + * IMX7 Secure Non-Volatile Storage | ||
86 | + * | 68 | + * |
87 | + * Copyright (c) 2018, Impinj, Inc. | 69 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
88 | + * | 70 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
89 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | 71 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
90 | + * | 72 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
91 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 73 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
92 | + * See the COPYING file in the top-level directory. | 74 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN |
93 | + * | 75 | + * THE SOFTWARE. |
94 | + * Bare minimum emulation code needed to support being able to shut | ||
95 | + * down linux guest gracefully. | ||
96 | + */ | 76 | + */ |
97 | + | 77 | + |
98 | +#include "qemu/osdep.h" | 78 | +#include "qemu/osdep.h" |
99 | +#include "hw/misc/imx7_snvs.h" | 79 | +#include "qapi/error.h" |
100 | +#include "qemu/log.h" | 80 | +#include "hw/boards.h" |
101 | +#include "sysemu/sysemu.h" | 81 | +#include "hw/qdev-properties.h" |
82 | +#include "hw/qdev-clock.h" | ||
83 | +#include "qemu/error-report.h" | ||
84 | +#include "hw/arm/stm32f405_soc.h" | ||
85 | +#include "hw/arm/boot.h" | ||
102 | + | 86 | + |
103 | +static uint64_t imx7_snvs_read(void *opaque, hwaddr offset, unsigned size) | 87 | +/* olimex-stm32-h405 implementation is derived from netduinoplus2 */ |
88 | + | ||
89 | +/* Main SYSCLK frequency in Hz (168MHz) */ | ||
90 | +#define SYSCLK_FRQ 168000000ULL | ||
91 | + | ||
92 | +static void olimex_stm32_h405_init(MachineState *machine) | ||
104 | +{ | 93 | +{ |
105 | + return 0; | 94 | + DeviceState *dev; |
95 | + Clock *sysclk; | ||
96 | + | ||
97 | + /* This clock doesn't need migration because it is fixed-frequency */ | ||
98 | + sysclk = clock_new(OBJECT(machine), "SYSCLK"); | ||
99 | + clock_set_hz(sysclk, SYSCLK_FRQ); | ||
100 | + | ||
101 | + dev = qdev_new(TYPE_STM32F405_SOC); | ||
102 | + qdev_prop_set_string(dev, "cpu-type", ARM_CPU_TYPE_NAME("cortex-m4")); | ||
103 | + qdev_connect_clock_in(dev, "sysclk", sysclk); | ||
104 | + sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | ||
105 | + | ||
106 | + armv7m_load_kernel(ARM_CPU(first_cpu), | ||
107 | + machine->kernel_filename, | ||
108 | + 0, FLASH_SIZE); | ||
106 | +} | 109 | +} |
107 | + | 110 | + |
108 | +static void imx7_snvs_write(void *opaque, hwaddr offset, | 111 | +static void olimex_stm32_h405_machine_init(MachineClass *mc) |
109 | + uint64_t v, unsigned size) | ||
110 | +{ | 112 | +{ |
111 | + const uint32_t value = v; | 113 | + mc->desc = "Olimex STM32-H405 (Cortex-M4)"; |
112 | + const uint32_t mask = SNVS_LPCR_TOP | SNVS_LPCR_DP_EN; | 114 | + mc->init = olimex_stm32_h405_init; |
115 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m4"); | ||
113 | + | 116 | + |
114 | + if (offset == SNVS_LPCR && ((value & mask) == mask)) { | 117 | + /* SRAM pre-allocated as part of the SoC instantiation */ |
115 | + qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); | 118 | + mc->default_ram_size = 0; |
116 | + } | ||
117 | +} | 119 | +} |
118 | + | 120 | + |
119 | +static const struct MemoryRegionOps imx7_snvs_ops = { | 121 | +DEFINE_MACHINE("olimex-stm32-h405", olimex_stm32_h405_machine_init) |
120 | + .read = imx7_snvs_read, | 122 | diff --git a/MAINTAINERS b/MAINTAINERS |
121 | + .write = imx7_snvs_write, | 123 | index XXXXXXX..XXXXXXX 100644 |
122 | + .endianness = DEVICE_NATIVE_ENDIAN, | 124 | --- a/MAINTAINERS |
123 | + .impl = { | 125 | +++ b/MAINTAINERS |
124 | + /* | 126 | @@ -XXX,XX +XXX,XX @@ L: qemu-arm@nongnu.org |
125 | + * Our device would not work correctly if the guest was doing | 127 | S: Maintained |
126 | + * unaligned access. This might not be a limitation on the real | 128 | F: hw/arm/netduinoplus2.c |
127 | + * device but in practice there is no reason for a guest to access | 129 | |
128 | + * this device unaligned. | 130 | +Olimex STM32 H405 |
129 | + */ | 131 | +M: Felipe Balbi <balbi@kernel.org> |
130 | + .min_access_size = 4, | 132 | +L: qemu-arm@nongnu.org |
131 | + .max_access_size = 4, | 133 | +S: Maintained |
132 | + .unaligned = false, | 134 | +F: hw/arm/olimex-stm32-h405.c |
133 | + }, | ||
134 | +}; | ||
135 | + | 135 | + |
136 | +static void imx7_snvs_init(Object *obj) | 136 | SmartFusion2 |
137 | +{ | 137 | M: Subbaraya Sundeep <sundeep.lkml@gmail.com> |
138 | + SysBusDevice *sd = SYS_BUS_DEVICE(obj); | 138 | M: Peter Maydell <peter.maydell@linaro.org> |
139 | + IMX7SNVSState *s = IMX7_SNVS(obj); | 139 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
140 | index XXXXXXX..XXXXXXX 100644 | ||
141 | --- a/hw/arm/Kconfig | ||
142 | +++ b/hw/arm/Kconfig | ||
143 | @@ -XXX,XX +XXX,XX @@ config NETDUINOPLUS2 | ||
144 | bool | ||
145 | select STM32F405_SOC | ||
146 | |||
147 | +config OLIMEX_STM32_H405 | ||
148 | + bool | ||
149 | + select STM32F405_SOC | ||
140 | + | 150 | + |
141 | + memory_region_init_io(&s->mmio, obj, &imx7_snvs_ops, s, | 151 | config NSERIES |
142 | + TYPE_IMX7_SNVS, 0x1000); | 152 | bool |
143 | + | 153 | select OMAP |
144 | + sysbus_init_mmio(sd, &s->mmio); | 154 | diff --git a/hw/arm/meson.build b/hw/arm/meson.build |
145 | +} | 155 | index XXXXXXX..XXXXXXX 100644 |
146 | + | 156 | --- a/hw/arm/meson.build |
147 | +static void imx7_snvs_class_init(ObjectClass *klass, void *data) | 157 | +++ b/hw/arm/meson.build |
148 | +{ | 158 | @@ -XXX,XX +XXX,XX @@ arm_ss.add(when: 'CONFIG_MICROBIT', if_true: files('microbit.c')) |
149 | + DeviceClass *dc = DEVICE_CLASS(klass); | 159 | arm_ss.add(when: 'CONFIG_MUSICPAL', if_true: files('musicpal.c')) |
150 | + | 160 | arm_ss.add(when: 'CONFIG_NETDUINO2', if_true: files('netduino2.c')) |
151 | + dc->desc = "i.MX7 Secure Non-Volatile Storage Module"; | 161 | arm_ss.add(when: 'CONFIG_NETDUINOPLUS2', if_true: files('netduinoplus2.c')) |
152 | +} | 162 | +arm_ss.add(when: 'CONFIG_OLIMEX_STM32_H405', if_true: files('olimex-stm32-h405.c')) |
153 | + | 163 | arm_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx.c', 'npcm7xx_boards.c')) |
154 | +static const TypeInfo imx7_snvs_info = { | 164 | arm_ss.add(when: 'CONFIG_NSERIES', if_true: files('nseries.c')) |
155 | + .name = TYPE_IMX7_SNVS, | 165 | arm_ss.add(when: 'CONFIG_SX1', if_true: files('omap_sx1.c')) |
156 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
157 | + .instance_size = sizeof(IMX7SNVSState), | ||
158 | + .instance_init = imx7_snvs_init, | ||
159 | + .class_init = imx7_snvs_class_init, | ||
160 | +}; | ||
161 | + | ||
162 | +static void imx7_snvs_register_type(void) | ||
163 | +{ | ||
164 | + type_register_static(&imx7_snvs_info); | ||
165 | +} | ||
166 | +type_init(imx7_snvs_register_type) | ||
167 | -- | 166 | -- |
168 | 2.16.1 | 167 | 2.34.1 |
169 | 168 | ||
170 | 169 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Add minimal code needed to allow upstream Linux guest to boot. | 3 | During SPL boot several Clock Controller Module (CCM) registers are |
4 | read, most important are PLL and Tuning, as well as divisor registers. | ||
4 | 5 | ||
5 | Cc: Peter Maydell <peter.maydell@linaro.org> | 6 | This patch adds these registers and initializes reset values from user's |
6 | Cc: Jason Wang <jasowang@redhat.com> | 7 | guide. |
7 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | |
8 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | 9 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
9 | Cc: Michael S. Tsirkin <mst@redhat.com> | 10 | |
10 | Cc: qemu-devel@nongnu.org | 11 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> |
11 | Cc: qemu-arm@nongnu.org | 12 | Message-id: 20221226220303.14420-2-strahinja.p.jankovic@gmail.com |
12 | Cc: yurovsky@gmail.com | ||
13 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 14 | --- |
18 | hw/misc/Makefile.objs | 1 + | 15 | include/hw/arm/allwinner-a10.h | 2 + |
19 | include/hw/misc/imx7_gpr.h | 28 ++++++++++ | 16 | include/hw/misc/allwinner-a10-ccm.h | 67 +++++++++ |
20 | hw/misc/imx7_gpr.c | 124 +++++++++++++++++++++++++++++++++++++++++++++ | 17 | hw/arm/allwinner-a10.c | 7 + |
21 | hw/misc/trace-events | 4 ++ | 18 | hw/misc/allwinner-a10-ccm.c | 224 ++++++++++++++++++++++++++++ |
22 | 4 files changed, 157 insertions(+) | 19 | hw/arm/Kconfig | 1 + |
23 | create mode 100644 include/hw/misc/imx7_gpr.h | 20 | hw/misc/Kconfig | 3 + |
24 | create mode 100644 hw/misc/imx7_gpr.c | 21 | hw/misc/meson.build | 1 + |
22 | 7 files changed, 305 insertions(+) | ||
23 | create mode 100644 include/hw/misc/allwinner-a10-ccm.h | ||
24 | create mode 100644 hw/misc/allwinner-a10-ccm.c | ||
25 | 25 | ||
26 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 26 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h |
27 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/hw/misc/Makefile.objs | 28 | --- a/include/hw/arm/allwinner-a10.h |
29 | +++ b/hw/misc/Makefile.objs | 29 | +++ b/include/hw/arm/allwinner-a10.h |
30 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_IMX) += imx6_src.o | 30 | @@ -XXX,XX +XXX,XX @@ |
31 | obj-$(CONFIG_IMX) += imx7_ccm.o | 31 | #include "hw/usb/hcd-ohci.h" |
32 | obj-$(CONFIG_IMX) += imx2_wdt.o | 32 | #include "hw/usb/hcd-ehci.h" |
33 | obj-$(CONFIG_IMX) += imx7_snvs.o | 33 | #include "hw/rtc/allwinner-rtc.h" |
34 | +obj-$(CONFIG_IMX) += imx7_gpr.o | 34 | +#include "hw/misc/allwinner-a10-ccm.h" |
35 | obj-$(CONFIG_MILKYMIST) += milkymist-hpdmc.o | 35 | |
36 | obj-$(CONFIG_MILKYMIST) += milkymist-pfpu.o | 36 | #include "target/arm/cpu.h" |
37 | obj-$(CONFIG_MAINSTONE) += mst_fpga.o | 37 | #include "qom/object.h" |
38 | diff --git a/include/hw/misc/imx7_gpr.h b/include/hw/misc/imx7_gpr.h | 38 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { |
39 | /*< public >*/ | ||
40 | |||
41 | ARMCPU cpu; | ||
42 | + AwA10ClockCtlState ccm; | ||
43 | AwA10PITState timer; | ||
44 | AwA10PICState intc; | ||
45 | AwEmacState emac; | ||
46 | diff --git a/include/hw/misc/allwinner-a10-ccm.h b/include/hw/misc/allwinner-a10-ccm.h | ||
39 | new file mode 100644 | 47 | new file mode 100644 |
40 | index XXXXXXX..XXXXXXX | 48 | index XXXXXXX..XXXXXXX |
41 | --- /dev/null | 49 | --- /dev/null |
42 | +++ b/include/hw/misc/imx7_gpr.h | 50 | +++ b/include/hw/misc/allwinner-a10-ccm.h |
43 | @@ -XXX,XX +XXX,XX @@ | 51 | @@ -XXX,XX +XXX,XX @@ |
44 | +/* | 52 | +/* |
45 | + * Copyright (c) 2017, Impinj, Inc. | 53 | + * Allwinner A10 Clock Control Module emulation |
46 | + * | 54 | + * |
47 | + * i.MX7 GPR IP block emulation code | 55 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
48 | + * | 56 | + * |
49 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | 57 | + * This file is derived from Allwinner H3 CCU, |
50 | + * | 58 | + * by Niek Linnenbank. |
51 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 59 | + * |
52 | + * See the COPYING file in the top-level directory. | 60 | + * This program is free software: you can redistribute it and/or modify |
61 | + * it under the terms of the GNU General Public License as published by | ||
62 | + * the Free Software Foundation, either version 2 of the License, or | ||
63 | + * (at your option) any later version. | ||
64 | + * | ||
65 | + * This program is distributed in the hope that it will be useful, | ||
66 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
67 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
68 | + * GNU General Public License for more details. | ||
69 | + * | ||
70 | + * You should have received a copy of the GNU General Public License | ||
71 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
53 | + */ | 72 | + */ |
54 | + | 73 | + |
55 | +#ifndef IMX7_GPR_H | 74 | +#ifndef HW_MISC_ALLWINNER_A10_CCM_H |
56 | +#define IMX7_GPR_H | 75 | +#define HW_MISC_ALLWINNER_A10_CCM_H |
57 | + | 76 | + |
58 | +#include "qemu/bitops.h" | 77 | +#include "qom/object.h" |
59 | +#include "hw/sysbus.h" | 78 | +#include "hw/sysbus.h" |
60 | + | 79 | + |
61 | +#define TYPE_IMX7_GPR "imx7.gpr" | 80 | +/** |
62 | +#define IMX7_GPR(obj) OBJECT_CHECK(IMX7GPRState, (obj), TYPE_IMX7_GPR) | 81 | + * @name Constants |
63 | + | 82 | + * @{ |
64 | +typedef struct IMX7GPRState { | 83 | + */ |
65 | + /* <private> */ | 84 | + |
85 | +/** Size of register I/O address space used by CCM device */ | ||
86 | +#define AW_A10_CCM_IOSIZE (0x400) | ||
87 | + | ||
88 | +/** Total number of known registers */ | ||
89 | +#define AW_A10_CCM_REGS_NUM (AW_A10_CCM_IOSIZE / sizeof(uint32_t)) | ||
90 | + | ||
91 | +/** @} */ | ||
92 | + | ||
93 | +/** | ||
94 | + * @name Object model | ||
95 | + * @{ | ||
96 | + */ | ||
97 | + | ||
98 | +#define TYPE_AW_A10_CCM "allwinner-a10-ccm" | ||
99 | +OBJECT_DECLARE_SIMPLE_TYPE(AwA10ClockCtlState, AW_A10_CCM) | ||
100 | + | ||
101 | +/** @} */ | ||
102 | + | ||
103 | +/** | ||
104 | + * Allwinner A10 CCM object instance state. | ||
105 | + */ | ||
106 | +struct AwA10ClockCtlState { | ||
107 | + /*< private >*/ | ||
66 | + SysBusDevice parent_obj; | 108 | + SysBusDevice parent_obj; |
67 | + | 109 | + /*< public >*/ |
68 | + MemoryRegion mmio; | 110 | + |
69 | +} IMX7GPRState; | 111 | + /** Maps I/O registers in physical memory */ |
70 | + | 112 | + MemoryRegion iomem; |
71 | +#endif /* IMX7_GPR_H */ | 113 | + |
72 | diff --git a/hw/misc/imx7_gpr.c b/hw/misc/imx7_gpr.c | 114 | + /** Array of hardware registers */ |
115 | + uint32_t regs[AW_A10_CCM_REGS_NUM]; | ||
116 | +}; | ||
117 | + | ||
118 | +#endif /* HW_MISC_ALLWINNER_H3_CCU_H */ | ||
119 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
120 | index XXXXXXX..XXXXXXX 100644 | ||
121 | --- a/hw/arm/allwinner-a10.c | ||
122 | +++ b/hw/arm/allwinner-a10.c | ||
123 | @@ -XXX,XX +XXX,XX @@ | ||
124 | #include "hw/usb/hcd-ohci.h" | ||
125 | |||
126 | #define AW_A10_MMC0_BASE 0x01c0f000 | ||
127 | +#define AW_A10_CCM_BASE 0x01c20000 | ||
128 | #define AW_A10_PIC_REG_BASE 0x01c20400 | ||
129 | #define AW_A10_PIT_REG_BASE 0x01c20c00 | ||
130 | #define AW_A10_UART0_REG_BASE 0x01c28000 | ||
131 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) | ||
132 | |||
133 | object_initialize_child(obj, "timer", &s->timer, TYPE_AW_A10_PIT); | ||
134 | |||
135 | + object_initialize_child(obj, "ccm", &s->ccm, TYPE_AW_A10_CCM); | ||
136 | + | ||
137 | object_initialize_child(obj, "emac", &s->emac, TYPE_AW_EMAC); | ||
138 | |||
139 | object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI); | ||
140 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
141 | memory_region_add_subregion(get_system_memory(), 0x00000000, &s->sram_a); | ||
142 | create_unimplemented_device("a10-sram-ctrl", 0x01c00000, 4 * KiB); | ||
143 | |||
144 | + /* Clock Control Module */ | ||
145 | + sysbus_realize(SYS_BUS_DEVICE(&s->ccm), &error_fatal); | ||
146 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, AW_A10_CCM_BASE); | ||
147 | + | ||
148 | /* FIXME use qdev NIC properties instead of nd_table[] */ | ||
149 | if (nd_table[0].used) { | ||
150 | qemu_check_nic_model(&nd_table[0], TYPE_AW_EMAC); | ||
151 | diff --git a/hw/misc/allwinner-a10-ccm.c b/hw/misc/allwinner-a10-ccm.c | ||
73 | new file mode 100644 | 152 | new file mode 100644 |
74 | index XXXXXXX..XXXXXXX | 153 | index XXXXXXX..XXXXXXX |
75 | --- /dev/null | 154 | --- /dev/null |
76 | +++ b/hw/misc/imx7_gpr.c | 155 | +++ b/hw/misc/allwinner-a10-ccm.c |
77 | @@ -XXX,XX +XXX,XX @@ | 156 | @@ -XXX,XX +XXX,XX @@ |
78 | +/* | 157 | +/* |
79 | + * Copyright (c) 2018, Impinj, Inc. | 158 | + * Allwinner A10 Clock Control Module emulation |
80 | + * | 159 | + * |
81 | + * i.MX7 GPR IP block emulation code | 160 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
82 | + * | 161 | + * |
83 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | 162 | + * This file is derived from Allwinner H3 CCU, |
84 | + * | 163 | + * by Niek Linnenbank. |
85 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 164 | + * |
86 | + * See the COPYING file in the top-level directory. | 165 | + * This program is free software: you can redistribute it and/or modify |
87 | + * | 166 | + * it under the terms of the GNU General Public License as published by |
88 | + * Bare minimum emulation code needed to support being able to shut | 167 | + * the Free Software Foundation, either version 2 of the License, or |
89 | + * down linux guest gracefully. | 168 | + * (at your option) any later version. |
169 | + * | ||
170 | + * This program is distributed in the hope that it will be useful, | ||
171 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
172 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
173 | + * GNU General Public License for more details. | ||
174 | + * | ||
175 | + * You should have received a copy of the GNU General Public License | ||
176 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
90 | + */ | 177 | + */ |
91 | + | 178 | + |
92 | +#include "qemu/osdep.h" | 179 | +#include "qemu/osdep.h" |
93 | +#include "hw/misc/imx7_gpr.h" | 180 | +#include "qemu/units.h" |
181 | +#include "hw/sysbus.h" | ||
182 | +#include "migration/vmstate.h" | ||
94 | +#include "qemu/log.h" | 183 | +#include "qemu/log.h" |
95 | +#include "sysemu/sysemu.h" | 184 | +#include "qemu/module.h" |
96 | + | 185 | +#include "hw/misc/allwinner-a10-ccm.h" |
97 | +#include "trace.h" | 186 | + |
98 | + | 187 | +/* CCM register offsets */ |
99 | +enum IMX7GPRRegisters { | 188 | +enum { |
100 | + IOMUXC_GPR0 = 0x00, | 189 | + REG_PLL1_CFG = 0x0000, /* PLL1 Control */ |
101 | + IOMUXC_GPR1 = 0x04, | 190 | + REG_PLL1_TUN = 0x0004, /* PLL1 Tuning */ |
102 | + IOMUXC_GPR2 = 0x08, | 191 | + REG_PLL2_CFG = 0x0008, /* PLL2 Control */ |
103 | + IOMUXC_GPR3 = 0x0c, | 192 | + REG_PLL2_TUN = 0x000C, /* PLL2 Tuning */ |
104 | + IOMUXC_GPR4 = 0x10, | 193 | + REG_PLL3_CFG = 0x0010, /* PLL3 Control */ |
105 | + IOMUXC_GPR5 = 0x14, | 194 | + REG_PLL4_CFG = 0x0018, /* PLL4 Control */ |
106 | + IOMUXC_GPR6 = 0x18, | 195 | + REG_PLL5_CFG = 0x0020, /* PLL5 Control */ |
107 | + IOMUXC_GPR7 = 0x1c, | 196 | + REG_PLL5_TUN = 0x0024, /* PLL5 Tuning */ |
108 | + IOMUXC_GPR8 = 0x20, | 197 | + REG_PLL6_CFG = 0x0028, /* PLL6 Control */ |
109 | + IOMUXC_GPR9 = 0x24, | 198 | + REG_PLL6_TUN = 0x002C, /* PLL6 Tuning */ |
110 | + IOMUXC_GPR10 = 0x28, | 199 | + REG_PLL7_CFG = 0x0030, /* PLL7 Control */ |
111 | + IOMUXC_GPR11 = 0x2c, | 200 | + REG_PLL1_TUN2 = 0x0038, /* PLL1 Tuning2 */ |
112 | + IOMUXC_GPR12 = 0x30, | 201 | + REG_PLL5_TUN2 = 0x003C, /* PLL5 Tuning2 */ |
113 | + IOMUXC_GPR13 = 0x34, | 202 | + REG_PLL8_CFG = 0x0040, /* PLL8 Control */ |
114 | + IOMUXC_GPR14 = 0x38, | 203 | + REG_OSC24M_CFG = 0x0050, /* OSC24M Control */ |
115 | + IOMUXC_GPR15 = 0x3c, | 204 | + REG_CPU_AHB_APB0_CFG = 0x0054, /* CPU, AHB and APB0 Divide Ratio */ |
116 | + IOMUXC_GPR16 = 0x40, | 205 | +}; |
117 | + IOMUXC_GPR17 = 0x44, | 206 | + |
118 | + IOMUXC_GPR18 = 0x48, | 207 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) |
119 | + IOMUXC_GPR19 = 0x4c, | 208 | + |
120 | + IOMUXC_GPR20 = 0x50, | 209 | +/* CCM register reset values */ |
121 | + IOMUXC_GPR21 = 0x54, | 210 | +enum { |
122 | + IOMUXC_GPR22 = 0x58, | 211 | + REG_PLL1_CFG_RST = 0x21005000, |
123 | +}; | 212 | + REG_PLL1_TUN_RST = 0x0A101000, |
124 | + | 213 | + REG_PLL2_CFG_RST = 0x08100010, |
125 | +#define IMX7D_GPR1_IRQ_MASK BIT(12) | 214 | + REG_PLL2_TUN_RST = 0x00000000, |
126 | +#define IMX7D_GPR1_ENET1_TX_CLK_SEL_MASK BIT(13) | 215 | + REG_PLL3_CFG_RST = 0x0010D063, |
127 | +#define IMX7D_GPR1_ENET2_TX_CLK_SEL_MASK BIT(14) | 216 | + REG_PLL4_CFG_RST = 0x21009911, |
128 | +#define IMX7D_GPR1_ENET_TX_CLK_SEL_MASK (0x3 << 13) | 217 | + REG_PLL5_CFG_RST = 0x11049280, |
129 | +#define IMX7D_GPR1_ENET1_CLK_DIR_MASK BIT(17) | 218 | + REG_PLL5_TUN_RST = 0x14888000, |
130 | +#define IMX7D_GPR1_ENET2_CLK_DIR_MASK BIT(18) | 219 | + REG_PLL6_CFG_RST = 0x21009911, |
131 | +#define IMX7D_GPR1_ENET_CLK_DIR_MASK (0x3 << 17) | 220 | + REG_PLL6_TUN_RST = 0x00000000, |
132 | + | 221 | + REG_PLL7_CFG_RST = 0x0010D063, |
133 | +#define IMX7D_GPR5_CSI_MUX_CONTROL_MIPI BIT(4) | 222 | + REG_PLL1_TUN2_RST = 0x00000000, |
134 | +#define IMX7D_GPR12_PCIE_PHY_REFCLK_SEL BIT(5) | 223 | + REG_PLL5_TUN2_RST = 0x00000000, |
135 | +#define IMX7D_GPR22_PCIE_PHY_PLL_LOCKED BIT(31) | 224 | + REG_PLL8_CFG_RST = 0x21009911, |
136 | + | 225 | + REG_OSC24M_CFG_RST = 0x00138013, |
137 | + | 226 | + REG_CPU_AHB_APB0_CFG_RST = 0x00010010, |
138 | +static uint64_t imx7_gpr_read(void *opaque, hwaddr offset, unsigned size) | 227 | +}; |
139 | +{ | 228 | + |
140 | + trace_imx7_gpr_read(offset); | 229 | +static uint64_t allwinner_a10_ccm_read(void *opaque, hwaddr offset, |
141 | + | 230 | + unsigned size) |
142 | + if (offset == IOMUXC_GPR22) { | 231 | +{ |
143 | + return IMX7D_GPR22_PCIE_PHY_PLL_LOCKED; | 232 | + const AwA10ClockCtlState *s = AW_A10_CCM(opaque); |
233 | + const uint32_t idx = REG_INDEX(offset); | ||
234 | + | ||
235 | + switch (offset) { | ||
236 | + case REG_PLL1_CFG: | ||
237 | + case REG_PLL1_TUN: | ||
238 | + case REG_PLL2_CFG: | ||
239 | + case REG_PLL2_TUN: | ||
240 | + case REG_PLL3_CFG: | ||
241 | + case REG_PLL4_CFG: | ||
242 | + case REG_PLL5_CFG: | ||
243 | + case REG_PLL5_TUN: | ||
244 | + case REG_PLL6_CFG: | ||
245 | + case REG_PLL6_TUN: | ||
246 | + case REG_PLL7_CFG: | ||
247 | + case REG_PLL1_TUN2: | ||
248 | + case REG_PLL5_TUN2: | ||
249 | + case REG_PLL8_CFG: | ||
250 | + case REG_OSC24M_CFG: | ||
251 | + case REG_CPU_AHB_APB0_CFG: | ||
252 | + break; | ||
253 | + case 0x158 ... AW_A10_CCM_IOSIZE: | ||
254 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
255 | + __func__, (uint32_t)offset); | ||
256 | + return 0; | ||
257 | + default: | ||
258 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented read offset 0x%04x\n", | ||
259 | + __func__, (uint32_t)offset); | ||
260 | + return 0; | ||
144 | + } | 261 | + } |
145 | + | 262 | + |
146 | + return 0; | 263 | + return s->regs[idx]; |
147 | +} | 264 | +} |
148 | + | 265 | + |
149 | +static void imx7_gpr_write(void *opaque, hwaddr offset, | 266 | +static void allwinner_a10_ccm_write(void *opaque, hwaddr offset, |
150 | + uint64_t v, unsigned size) | 267 | + uint64_t val, unsigned size) |
151 | +{ | 268 | +{ |
152 | + trace_imx7_gpr_write(offset, v); | 269 | + AwA10ClockCtlState *s = AW_A10_CCM(opaque); |
153 | +} | 270 | + const uint32_t idx = REG_INDEX(offset); |
154 | + | 271 | + |
155 | +static const struct MemoryRegionOps imx7_gpr_ops = { | 272 | + switch (offset) { |
156 | + .read = imx7_gpr_read, | 273 | + case REG_PLL1_CFG: |
157 | + .write = imx7_gpr_write, | 274 | + case REG_PLL1_TUN: |
275 | + case REG_PLL2_CFG: | ||
276 | + case REG_PLL2_TUN: | ||
277 | + case REG_PLL3_CFG: | ||
278 | + case REG_PLL4_CFG: | ||
279 | + case REG_PLL5_CFG: | ||
280 | + case REG_PLL5_TUN: | ||
281 | + case REG_PLL6_CFG: | ||
282 | + case REG_PLL6_TUN: | ||
283 | + case REG_PLL7_CFG: | ||
284 | + case REG_PLL1_TUN2: | ||
285 | + case REG_PLL5_TUN2: | ||
286 | + case REG_PLL8_CFG: | ||
287 | + case REG_OSC24M_CFG: | ||
288 | + case REG_CPU_AHB_APB0_CFG: | ||
289 | + break; | ||
290 | + case 0x158 ... AW_A10_CCM_IOSIZE: | ||
291 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
292 | + __func__, (uint32_t)offset); | ||
293 | + break; | ||
294 | + default: | ||
295 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented write offset 0x%04x\n", | ||
296 | + __func__, (uint32_t)offset); | ||
297 | + break; | ||
298 | + } | ||
299 | + | ||
300 | + s->regs[idx] = (uint32_t) val; | ||
301 | +} | ||
302 | + | ||
303 | +static const MemoryRegionOps allwinner_a10_ccm_ops = { | ||
304 | + .read = allwinner_a10_ccm_read, | ||
305 | + .write = allwinner_a10_ccm_write, | ||
158 | + .endianness = DEVICE_NATIVE_ENDIAN, | 306 | + .endianness = DEVICE_NATIVE_ENDIAN, |
159 | + .impl = { | 307 | + .valid = { |
160 | + /* | ||
161 | + * Our device would not work correctly if the guest was doing | ||
162 | + * unaligned access. This might not be a limitation on the | ||
163 | + * real device but in practice there is no reason for a guest | ||
164 | + * to access this device unaligned. | ||
165 | + */ | ||
166 | + .min_access_size = 4, | 308 | + .min_access_size = 4, |
167 | + .max_access_size = 4, | 309 | + .max_access_size = 4, |
168 | + .unaligned = false, | ||
169 | + }, | 310 | + }, |
170 | +}; | 311 | + .impl.min_access_size = 4, |
171 | + | 312 | +}; |
172 | +static void imx7_gpr_init(Object *obj) | 313 | + |
173 | +{ | 314 | +static void allwinner_a10_ccm_reset_enter(Object *obj, ResetType type) |
174 | + SysBusDevice *sd = SYS_BUS_DEVICE(obj); | 315 | +{ |
175 | + IMX7GPRState *s = IMX7_GPR(obj); | 316 | + AwA10ClockCtlState *s = AW_A10_CCM(obj); |
176 | + | 317 | + |
177 | + memory_region_init_io(&s->mmio, obj, &imx7_gpr_ops, s, | 318 | + /* Set default values for registers */ |
178 | + TYPE_IMX7_GPR, 64 * 1024); | 319 | + s->regs[REG_INDEX(REG_PLL1_CFG)] = REG_PLL1_CFG_RST; |
179 | + sysbus_init_mmio(sd, &s->mmio); | 320 | + s->regs[REG_INDEX(REG_PLL1_TUN)] = REG_PLL1_TUN_RST; |
180 | +} | 321 | + s->regs[REG_INDEX(REG_PLL2_CFG)] = REG_PLL2_CFG_RST; |
181 | + | 322 | + s->regs[REG_INDEX(REG_PLL2_TUN)] = REG_PLL2_TUN_RST; |
182 | +static void imx7_gpr_class_init(ObjectClass *klass, void *data) | 323 | + s->regs[REG_INDEX(REG_PLL3_CFG)] = REG_PLL3_CFG_RST; |
324 | + s->regs[REG_INDEX(REG_PLL4_CFG)] = REG_PLL4_CFG_RST; | ||
325 | + s->regs[REG_INDEX(REG_PLL5_CFG)] = REG_PLL5_CFG_RST; | ||
326 | + s->regs[REG_INDEX(REG_PLL5_TUN)] = REG_PLL5_TUN_RST; | ||
327 | + s->regs[REG_INDEX(REG_PLL6_CFG)] = REG_PLL6_CFG_RST; | ||
328 | + s->regs[REG_INDEX(REG_PLL6_TUN)] = REG_PLL6_TUN_RST; | ||
329 | + s->regs[REG_INDEX(REG_PLL7_CFG)] = REG_PLL7_CFG_RST; | ||
330 | + s->regs[REG_INDEX(REG_PLL1_TUN2)] = REG_PLL1_TUN2_RST; | ||
331 | + s->regs[REG_INDEX(REG_PLL5_TUN2)] = REG_PLL5_TUN2_RST; | ||
332 | + s->regs[REG_INDEX(REG_PLL8_CFG)] = REG_PLL8_CFG_RST; | ||
333 | + s->regs[REG_INDEX(REG_OSC24M_CFG)] = REG_OSC24M_CFG_RST; | ||
334 | + s->regs[REG_INDEX(REG_CPU_AHB_APB0_CFG)] = REG_CPU_AHB_APB0_CFG_RST; | ||
335 | +} | ||
336 | + | ||
337 | +static void allwinner_a10_ccm_init(Object *obj) | ||
338 | +{ | ||
339 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
340 | + AwA10ClockCtlState *s = AW_A10_CCM(obj); | ||
341 | + | ||
342 | + /* Memory mapping */ | ||
343 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_a10_ccm_ops, s, | ||
344 | + TYPE_AW_A10_CCM, AW_A10_CCM_IOSIZE); | ||
345 | + sysbus_init_mmio(sbd, &s->iomem); | ||
346 | +} | ||
347 | + | ||
348 | +static const VMStateDescription allwinner_a10_ccm_vmstate = { | ||
349 | + .name = "allwinner-a10-ccm", | ||
350 | + .version_id = 1, | ||
351 | + .minimum_version_id = 1, | ||
352 | + .fields = (VMStateField[]) { | ||
353 | + VMSTATE_UINT32_ARRAY(regs, AwA10ClockCtlState, AW_A10_CCM_REGS_NUM), | ||
354 | + VMSTATE_END_OF_LIST() | ||
355 | + } | ||
356 | +}; | ||
357 | + | ||
358 | +static void allwinner_a10_ccm_class_init(ObjectClass *klass, void *data) | ||
183 | +{ | 359 | +{ |
184 | + DeviceClass *dc = DEVICE_CLASS(klass); | 360 | + DeviceClass *dc = DEVICE_CLASS(klass); |
185 | + | 361 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
186 | + dc->desc = "i.MX7 General Purpose Registers Module"; | 362 | + |
187 | +} | 363 | + rc->phases.enter = allwinner_a10_ccm_reset_enter; |
188 | + | 364 | + dc->vmsd = &allwinner_a10_ccm_vmstate; |
189 | +static const TypeInfo imx7_gpr_info = { | 365 | +} |
190 | + .name = TYPE_IMX7_GPR, | 366 | + |
367 | +static const TypeInfo allwinner_a10_ccm_info = { | ||
368 | + .name = TYPE_AW_A10_CCM, | ||
191 | + .parent = TYPE_SYS_BUS_DEVICE, | 369 | + .parent = TYPE_SYS_BUS_DEVICE, |
192 | + .instance_size = sizeof(IMX7GPRState), | 370 | + .instance_init = allwinner_a10_ccm_init, |
193 | + .instance_init = imx7_gpr_init, | 371 | + .instance_size = sizeof(AwA10ClockCtlState), |
194 | + .class_init = imx7_gpr_class_init, | 372 | + .class_init = allwinner_a10_ccm_class_init, |
195 | +}; | 373 | +}; |
196 | + | 374 | + |
197 | +static void imx7_gpr_register_type(void) | 375 | +static void allwinner_a10_ccm_register(void) |
198 | +{ | 376 | +{ |
199 | + type_register_static(&imx7_gpr_info); | 377 | + type_register_static(&allwinner_a10_ccm_info); |
200 | +} | 378 | +} |
201 | +type_init(imx7_gpr_register_type) | 379 | + |
202 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | 380 | +type_init(allwinner_a10_ccm_register) |
381 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
203 | index XXXXXXX..XXXXXXX 100644 | 382 | index XXXXXXX..XXXXXXX 100644 |
204 | --- a/hw/misc/trace-events | 383 | --- a/hw/arm/Kconfig |
205 | +++ b/hw/misc/trace-events | 384 | +++ b/hw/arm/Kconfig |
206 | @@ -XXX,XX +XXX,XX @@ mps2_scc_cfg_read(unsigned function, unsigned device, uint32_t value) "MPS2 SCC | 385 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 |
207 | msf2_sysreg_write(uint64_t offset, uint32_t val, uint32_t prev) "msf2-sysreg write: addr 0x%08" HWADDR_PRIx " data 0x%" PRIx32 " prev 0x%" PRIx32 | 386 | select AHCI |
208 | msf2_sysreg_read(uint64_t offset, uint32_t val) "msf2-sysreg read: addr 0x%08" HWADDR_PRIx " data 0x%08" PRIx32 | 387 | select ALLWINNER_A10_PIT |
209 | msf2_sysreg_write_pll_status(void) "Invalid write to read only PLL status register" | 388 | select ALLWINNER_A10_PIC |
210 | + | 389 | + select ALLWINNER_A10_CCM |
211 | +#hw/misc/imx7_gpr.c | 390 | select ALLWINNER_EMAC |
212 | +imx7_gpr_read(uint64_t offset) "addr 0x%08" HWADDR_PRIx | 391 | select SERIAL |
213 | +imx7_gpr_write(uint64_t offset, uint64_t value) "addr 0x%08" HWADDR_PRIx "value 0x%08" HWADDR_PRIx | 392 | select UNIMP |
393 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
394 | index XXXXXXX..XXXXXXX 100644 | ||
395 | --- a/hw/misc/Kconfig | ||
396 | +++ b/hw/misc/Kconfig | ||
397 | @@ -XXX,XX +XXX,XX @@ config VIRT_CTRL | ||
398 | config LASI | ||
399 | bool | ||
400 | |||
401 | +config ALLWINNER_A10_CCM | ||
402 | + bool | ||
403 | + | ||
404 | source macio/Kconfig | ||
405 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
406 | index XXXXXXX..XXXXXXX 100644 | ||
407 | --- a/hw/misc/meson.build | ||
408 | +++ b/hw/misc/meson.build | ||
409 | @@ -XXX,XX +XXX,XX @@ subdir('macio') | ||
410 | |||
411 | softmmu_ss.add(when: 'CONFIG_IVSHMEM_DEVICE', if_true: files('ivshmem.c')) | ||
412 | |||
413 | +softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_CCM', if_true: files('allwinner-a10-ccm.c')) | ||
414 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-ccu.c')) | ||
415 | specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c')) | ||
416 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c')) | ||
214 | -- | 417 | -- |
215 | 2.16.1 | 418 | 2.34.1 |
216 | |||
217 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Add minimal code needed to allow upstream Linux guest to boot. | 3 | During SPL boot several DRAM Controller registers are used. Most |
4 | 4 | important registers are those related to DRAM initialization and | |
5 | Cc: Peter Maydell <peter.maydell@linaro.org> | 5 | calibration, where SPL initiates process and waits until certain bit is |
6 | Cc: Jason Wang <jasowang@redhat.com> | 6 | set/cleared. |
7 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | |
8 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | 8 | This patch adds these registers, initializes reset values from user's |
9 | Cc: Michael S. Tsirkin <mst@redhat.com> | 9 | guide and updates state of registers as SPL expects it. |
10 | Cc: qemu-devel@nongnu.org | 10 | |
11 | Cc: qemu-arm@nongnu.org | 11 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
12 | Cc: yurovsky@gmail.com | 12 | |
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> |
14 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | 14 | Message-id: 20221226220303.14420-3-strahinja.p.jankovic@gmail.com |
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 16 | --- |
17 | hw/misc/Makefile.objs | 1 + | 17 | include/hw/arm/allwinner-a10.h | 2 + |
18 | include/hw/misc/imx7_ccm.h | 139 +++++++++++++++++++++++ | 18 | include/hw/misc/allwinner-a10-dramc.h | 68 ++++++++++ |
19 | hw/misc/imx7_ccm.c | 277 +++++++++++++++++++++++++++++++++++++++++++++ | 19 | hw/arm/allwinner-a10.c | 7 + |
20 | 3 files changed, 417 insertions(+) | 20 | hw/misc/allwinner-a10-dramc.c | 179 ++++++++++++++++++++++++++ |
21 | create mode 100644 include/hw/misc/imx7_ccm.h | 21 | hw/arm/Kconfig | 1 + |
22 | create mode 100644 hw/misc/imx7_ccm.c | 22 | hw/misc/Kconfig | 3 + |
23 | 23 | hw/misc/meson.build | 1 + | |
24 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 24 | 7 files changed, 261 insertions(+) |
25 | index XXXXXXX..XXXXXXX 100644 | 25 | create mode 100644 include/hw/misc/allwinner-a10-dramc.h |
26 | --- a/hw/misc/Makefile.objs | 26 | create mode 100644 hw/misc/allwinner-a10-dramc.c |
27 | +++ b/hw/misc/Makefile.objs | 27 | |
28 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_IMX) += imx31_ccm.o | 28 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h |
29 | obj-$(CONFIG_IMX) += imx25_ccm.o | 29 | index XXXXXXX..XXXXXXX 100644 |
30 | obj-$(CONFIG_IMX) += imx6_ccm.o | 30 | --- a/include/hw/arm/allwinner-a10.h |
31 | obj-$(CONFIG_IMX) += imx6_src.o | 31 | +++ b/include/hw/arm/allwinner-a10.h |
32 | +obj-$(CONFIG_IMX) += imx7_ccm.o | 32 | @@ -XXX,XX +XXX,XX @@ |
33 | obj-$(CONFIG_MILKYMIST) += milkymist-hpdmc.o | 33 | #include "hw/usb/hcd-ehci.h" |
34 | obj-$(CONFIG_MILKYMIST) += milkymist-pfpu.o | 34 | #include "hw/rtc/allwinner-rtc.h" |
35 | obj-$(CONFIG_MAINSTONE) += mst_fpga.o | 35 | #include "hw/misc/allwinner-a10-ccm.h" |
36 | diff --git a/include/hw/misc/imx7_ccm.h b/include/hw/misc/imx7_ccm.h | 36 | +#include "hw/misc/allwinner-a10-dramc.h" |
37 | |||
38 | #include "target/arm/cpu.h" | ||
39 | #include "qom/object.h" | ||
40 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { | ||
41 | |||
42 | ARMCPU cpu; | ||
43 | AwA10ClockCtlState ccm; | ||
44 | + AwA10DramControllerState dramc; | ||
45 | AwA10PITState timer; | ||
46 | AwA10PICState intc; | ||
47 | AwEmacState emac; | ||
48 | diff --git a/include/hw/misc/allwinner-a10-dramc.h b/include/hw/misc/allwinner-a10-dramc.h | ||
37 | new file mode 100644 | 49 | new file mode 100644 |
38 | index XXXXXXX..XXXXXXX | 50 | index XXXXXXX..XXXXXXX |
39 | --- /dev/null | 51 | --- /dev/null |
40 | +++ b/include/hw/misc/imx7_ccm.h | 52 | +++ b/include/hw/misc/allwinner-a10-dramc.h |
41 | @@ -XXX,XX +XXX,XX @@ | 53 | @@ -XXX,XX +XXX,XX @@ |
42 | +/* | 54 | +/* |
43 | + * Copyright (c) 2017, Impinj, Inc. | 55 | + * Allwinner A10 DRAM Controller emulation |
44 | + * | 56 | + * |
45 | + * i.MX7 CCM, PMU and ANALOG IP blocks emulation code | 57 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
46 | + * | 58 | + * |
47 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | 59 | + * This file is derived from Allwinner H3 DRAMC, |
48 | + * | 60 | + * by Niek Linnenbank. |
49 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 61 | + * |
50 | + * See the COPYING file in the top-level directory. | 62 | + * This program is free software: you can redistribute it and/or modify |
51 | + */ | 63 | + * it under the terms of the GNU General Public License as published by |
52 | + | 64 | + * the Free Software Foundation, either version 2 of the License, or |
53 | +#ifndef IMX7_CCM_H | 65 | + * (at your option) any later version. |
54 | +#define IMX7_CCM_H | 66 | + * |
55 | + | 67 | + * This program is distributed in the hope that it will be useful, |
56 | +#include "hw/misc/imx_ccm.h" | 68 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
57 | +#include "qemu/bitops.h" | 69 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
58 | + | 70 | + * GNU General Public License for more details. |
59 | +enum IMX7AnalogRegisters { | 71 | + * |
60 | + ANALOG_PLL_ARM, | 72 | + * You should have received a copy of the GNU General Public License |
61 | + ANALOG_PLL_ARM_SET, | 73 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. |
62 | + ANALOG_PLL_ARM_CLR, | 74 | + */ |
63 | + ANALOG_PLL_ARM_TOG, | 75 | + |
64 | + ANALOG_PLL_DDR, | 76 | +#ifndef HW_MISC_ALLWINNER_A10_DRAMC_H |
65 | + ANALOG_PLL_DDR_SET, | 77 | +#define HW_MISC_ALLWINNER_A10_DRAMC_H |
66 | + ANALOG_PLL_DDR_CLR, | 78 | + |
67 | + ANALOG_PLL_DDR_TOG, | 79 | +#include "qom/object.h" |
68 | + ANALOG_PLL_DDR_SS, | 80 | +#include "hw/sysbus.h" |
69 | + ANALOG_PLL_DDR_SS_SET, | 81 | +#include "hw/register.h" |
70 | + ANALOG_PLL_DDR_SS_CLR, | 82 | + |
71 | + ANALOG_PLL_DDR_SS_TOG, | 83 | +/** |
72 | + ANALOG_PLL_DDR_NUM, | 84 | + * @name Constants |
73 | + ANALOG_PLL_DDR_NUM_SET, | 85 | + * @{ |
74 | + ANALOG_PLL_DDR_NUM_CLR, | 86 | + */ |
75 | + ANALOG_PLL_DDR_NUM_TOG, | 87 | + |
76 | + ANALOG_PLL_DDR_DENOM, | 88 | +/** Size of register I/O address space used by DRAMC device */ |
77 | + ANALOG_PLL_DDR_DENOM_SET, | 89 | +#define AW_A10_DRAMC_IOSIZE (0x1000) |
78 | + ANALOG_PLL_DDR_DENOM_CLR, | 90 | + |
79 | + ANALOG_PLL_DDR_DENOM_TOG, | 91 | +/** Total number of known registers */ |
80 | + ANALOG_PLL_480, | 92 | +#define AW_A10_DRAMC_REGS_NUM (AW_A10_DRAMC_IOSIZE / sizeof(uint32_t)) |
81 | + ANALOG_PLL_480_SET, | 93 | + |
82 | + ANALOG_PLL_480_CLR, | 94 | +/** @} */ |
83 | + ANALOG_PLL_480_TOG, | 95 | + |
84 | + ANALOG_PLL_480A, | 96 | +/** |
85 | + ANALOG_PLL_480A_SET, | 97 | + * @name Object model |
86 | + ANALOG_PLL_480A_CLR, | 98 | + * @{ |
87 | + ANALOG_PLL_480A_TOG, | 99 | + */ |
88 | + ANALOG_PLL_480B, | 100 | + |
89 | + ANALOG_PLL_480B_SET, | 101 | +#define TYPE_AW_A10_DRAMC "allwinner-a10-dramc" |
90 | + ANALOG_PLL_480B_CLR, | 102 | +OBJECT_DECLARE_SIMPLE_TYPE(AwA10DramControllerState, AW_A10_DRAMC) |
91 | + ANALOG_PLL_480B_TOG, | 103 | + |
92 | + ANALOG_PLL_ENET, | 104 | +/** @} */ |
93 | + ANALOG_PLL_ENET_SET, | 105 | + |
94 | + ANALOG_PLL_ENET_CLR, | 106 | +/** |
95 | + ANALOG_PLL_ENET_TOG, | 107 | + * Allwinner A10 DRAMC object instance state. |
96 | + ANALOG_PLL_AUDIO, | 108 | + */ |
97 | + ANALOG_PLL_AUDIO_SET, | 109 | +struct AwA10DramControllerState { |
98 | + ANALOG_PLL_AUDIO_CLR, | 110 | + /*< private >*/ |
99 | + ANALOG_PLL_AUDIO_TOG, | 111 | + SysBusDevice parent_obj; |
100 | + ANALOG_PLL_AUDIO_SS, | 112 | + /*< public >*/ |
101 | + ANALOG_PLL_AUDIO_SS_SET, | 113 | + |
102 | + ANALOG_PLL_AUDIO_SS_CLR, | 114 | + /** Maps I/O registers in physical memory */ |
103 | + ANALOG_PLL_AUDIO_SS_TOG, | ||
104 | + ANALOG_PLL_AUDIO_NUM, | ||
105 | + ANALOG_PLL_AUDIO_NUM_SET, | ||
106 | + ANALOG_PLL_AUDIO_NUM_CLR, | ||
107 | + ANALOG_PLL_AUDIO_NUM_TOG, | ||
108 | + ANALOG_PLL_AUDIO_DENOM, | ||
109 | + ANALOG_PLL_AUDIO_DENOM_SET, | ||
110 | + ANALOG_PLL_AUDIO_DENOM_CLR, | ||
111 | + ANALOG_PLL_AUDIO_DENOM_TOG, | ||
112 | + ANALOG_PLL_VIDEO, | ||
113 | + ANALOG_PLL_VIDEO_SET, | ||
114 | + ANALOG_PLL_VIDEO_CLR, | ||
115 | + ANALOG_PLL_VIDEO_TOG, | ||
116 | + ANALOG_PLL_VIDEO_SS, | ||
117 | + ANALOG_PLL_VIDEO_SS_SET, | ||
118 | + ANALOG_PLL_VIDEO_SS_CLR, | ||
119 | + ANALOG_PLL_VIDEO_SS_TOG, | ||
120 | + ANALOG_PLL_VIDEO_NUM, | ||
121 | + ANALOG_PLL_VIDEO_NUM_SET, | ||
122 | + ANALOG_PLL_VIDEO_NUM_CLR, | ||
123 | + ANALOG_PLL_VIDEO_NUM_TOG, | ||
124 | + ANALOG_PLL_VIDEO_DENOM, | ||
125 | + ANALOG_PLL_VIDEO_DENOM_SET, | ||
126 | + ANALOG_PLL_VIDEO_DENOM_CLR, | ||
127 | + ANALOG_PLL_VIDEO_DENOM_TOG, | ||
128 | + ANALOG_PLL_MISC0, | ||
129 | + ANALOG_PLL_MISC0_SET, | ||
130 | + ANALOG_PLL_MISC0_CLR, | ||
131 | + ANALOG_PLL_MISC0_TOG, | ||
132 | + | ||
133 | + ANALOG_DIGPROG = 0x800 / sizeof(uint32_t), | ||
134 | + ANALOG_MAX, | ||
135 | + | ||
136 | + ANALOG_PLL_LOCK = BIT(31) | ||
137 | +}; | ||
138 | + | ||
139 | +enum IMX7CCMRegisters { | ||
140 | + CCM_MAX = 0xBE00 / sizeof(uint32_t) + 1, | ||
141 | +}; | ||
142 | + | ||
143 | +enum IMX7PMURegisters { | ||
144 | + PMU_MAX = 0x140 / sizeof(uint32_t), | ||
145 | +}; | ||
146 | + | ||
147 | +#define TYPE_IMX7_CCM "imx7.ccm" | ||
148 | +#define IMX7_CCM(obj) OBJECT_CHECK(IMX7CCMState, (obj), TYPE_IMX7_CCM) | ||
149 | + | ||
150 | +typedef struct IMX7CCMState { | ||
151 | + /* <private> */ | ||
152 | + IMXCCMState parent_obj; | ||
153 | + | ||
154 | + /* <public> */ | ||
155 | + MemoryRegion iomem; | 115 | + MemoryRegion iomem; |
156 | + | 116 | + |
157 | + uint32_t ccm[CCM_MAX]; | 117 | + /** Array of hardware registers */ |
158 | +} IMX7CCMState; | 118 | + uint32_t regs[AW_A10_DRAMC_REGS_NUM]; |
159 | + | 119 | +}; |
160 | + | 120 | + |
161 | +#define TYPE_IMX7_ANALOG "imx7.analog" | 121 | +#endif /* HW_MISC_ALLWINNER_A10_DRAMC_H */ |
162 | +#define IMX7_ANALOG(obj) OBJECT_CHECK(IMX7AnalogState, (obj), TYPE_IMX7_ANALOG) | 122 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c |
163 | + | 123 | index XXXXXXX..XXXXXXX 100644 |
164 | +typedef struct IMX7AnalogState { | 124 | --- a/hw/arm/allwinner-a10.c |
165 | + /* <private> */ | 125 | +++ b/hw/arm/allwinner-a10.c |
166 | + IMXCCMState parent_obj; | 126 | @@ -XXX,XX +XXX,XX @@ |
167 | + | 127 | #include "hw/boards.h" |
168 | + /* <public> */ | 128 | #include "hw/usb/hcd-ohci.h" |
169 | + struct { | 129 | |
170 | + MemoryRegion container; | 130 | +#define AW_A10_DRAMC_BASE 0x01c01000 |
171 | + MemoryRegion analog; | 131 | #define AW_A10_MMC0_BASE 0x01c0f000 |
172 | + MemoryRegion digprog; | 132 | #define AW_A10_CCM_BASE 0x01c20000 |
173 | + MemoryRegion pmu; | 133 | #define AW_A10_PIC_REG_BASE 0x01c20400 |
174 | + } mmio; | 134 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) |
175 | + | 135 | |
176 | + uint32_t analog[ANALOG_MAX]; | 136 | object_initialize_child(obj, "ccm", &s->ccm, TYPE_AW_A10_CCM); |
177 | + uint32_t pmu[PMU_MAX]; | 137 | |
178 | +} IMX7AnalogState; | 138 | + object_initialize_child(obj, "dramc", &s->dramc, TYPE_AW_A10_DRAMC); |
179 | + | 139 | + |
180 | +#endif /* IMX7_CCM_H */ | 140 | object_initialize_child(obj, "emac", &s->emac, TYPE_AW_EMAC); |
181 | diff --git a/hw/misc/imx7_ccm.c b/hw/misc/imx7_ccm.c | 141 | |
142 | object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI); | ||
143 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
144 | sysbus_realize(SYS_BUS_DEVICE(&s->ccm), &error_fatal); | ||
145 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, AW_A10_CCM_BASE); | ||
146 | |||
147 | + /* DRAM Control Module */ | ||
148 | + sysbus_realize(SYS_BUS_DEVICE(&s->dramc), &error_fatal); | ||
149 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 0, AW_A10_DRAMC_BASE); | ||
150 | + | ||
151 | /* FIXME use qdev NIC properties instead of nd_table[] */ | ||
152 | if (nd_table[0].used) { | ||
153 | qemu_check_nic_model(&nd_table[0], TYPE_AW_EMAC); | ||
154 | diff --git a/hw/misc/allwinner-a10-dramc.c b/hw/misc/allwinner-a10-dramc.c | ||
182 | new file mode 100644 | 155 | new file mode 100644 |
183 | index XXXXXXX..XXXXXXX | 156 | index XXXXXXX..XXXXXXX |
184 | --- /dev/null | 157 | --- /dev/null |
185 | +++ b/hw/misc/imx7_ccm.c | 158 | +++ b/hw/misc/allwinner-a10-dramc.c |
186 | @@ -XXX,XX +XXX,XX @@ | 159 | @@ -XXX,XX +XXX,XX @@ |
187 | +/* | 160 | +/* |
188 | + * Copyright (c) 2018, Impinj, Inc. | 161 | + * Allwinner A10 DRAM Controller emulation |
189 | + * | 162 | + * |
190 | + * i.MX7 CCM, PMU and ANALOG IP blocks emulation code | 163 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
191 | + * | 164 | + * |
192 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | 165 | + * This file is derived from Allwinner H3 DRAMC, |
193 | + * | 166 | + * by Niek Linnenbank. |
194 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 167 | + * |
195 | + * See the COPYING file in the top-level directory. | 168 | + * This program is free software: you can redistribute it and/or modify |
169 | + * it under the terms of the GNU General Public License as published by | ||
170 | + * the Free Software Foundation, either version 2 of the License, or | ||
171 | + * (at your option) any later version. | ||
172 | + * | ||
173 | + * This program is distributed in the hope that it will be useful, | ||
174 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
175 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
176 | + * GNU General Public License for more details. | ||
177 | + * | ||
178 | + * You should have received a copy of the GNU General Public License | ||
179 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
196 | + */ | 180 | + */ |
197 | + | 181 | + |
198 | +#include "qemu/osdep.h" | 182 | +#include "qemu/osdep.h" |
183 | +#include "qemu/units.h" | ||
184 | +#include "hw/sysbus.h" | ||
185 | +#include "migration/vmstate.h" | ||
199 | +#include "qemu/log.h" | 186 | +#include "qemu/log.h" |
200 | + | 187 | +#include "qemu/module.h" |
201 | +#include "hw/misc/imx7_ccm.h" | 188 | +#include "hw/misc/allwinner-a10-dramc.h" |
202 | + | 189 | + |
203 | +static void imx7_analog_reset(DeviceState *dev) | 190 | +/* DRAMC register offsets */ |
204 | +{ | ||
205 | + IMX7AnalogState *s = IMX7_ANALOG(dev); | ||
206 | + | ||
207 | + memset(s->pmu, 0, sizeof(s->pmu)); | ||
208 | + memset(s->analog, 0, sizeof(s->analog)); | ||
209 | + | ||
210 | + s->analog[ANALOG_PLL_ARM] = 0x00002042; | ||
211 | + s->analog[ANALOG_PLL_DDR] = 0x0060302c; | ||
212 | + s->analog[ANALOG_PLL_DDR_SS] = 0x00000000; | ||
213 | + s->analog[ANALOG_PLL_DDR_NUM] = 0x06aaac4d; | ||
214 | + s->analog[ANALOG_PLL_DDR_DENOM] = 0x100003ec; | ||
215 | + s->analog[ANALOG_PLL_480] = 0x00002000; | ||
216 | + s->analog[ANALOG_PLL_480A] = 0x52605a56; | ||
217 | + s->analog[ANALOG_PLL_480B] = 0x52525216; | ||
218 | + s->analog[ANALOG_PLL_ENET] = 0x00001fc0; | ||
219 | + s->analog[ANALOG_PLL_AUDIO] = 0x0001301b; | ||
220 | + s->analog[ANALOG_PLL_AUDIO_SS] = 0x00000000; | ||
221 | + s->analog[ANALOG_PLL_AUDIO_NUM] = 0x05f5e100; | ||
222 | + s->analog[ANALOG_PLL_AUDIO_DENOM] = 0x2964619c; | ||
223 | + s->analog[ANALOG_PLL_VIDEO] = 0x0008201b; | ||
224 | + s->analog[ANALOG_PLL_VIDEO_SS] = 0x00000000; | ||
225 | + s->analog[ANALOG_PLL_VIDEO_NUM] = 0x0000f699; | ||
226 | + s->analog[ANALOG_PLL_VIDEO_DENOM] = 0x000f4240; | ||
227 | + s->analog[ANALOG_PLL_MISC0] = 0x00000000; | ||
228 | + | ||
229 | + /* all PLLs need to be locked */ | ||
230 | + s->analog[ANALOG_PLL_ARM] |= ANALOG_PLL_LOCK; | ||
231 | + s->analog[ANALOG_PLL_DDR] |= ANALOG_PLL_LOCK; | ||
232 | + s->analog[ANALOG_PLL_480] |= ANALOG_PLL_LOCK; | ||
233 | + s->analog[ANALOG_PLL_480A] |= ANALOG_PLL_LOCK; | ||
234 | + s->analog[ANALOG_PLL_480B] |= ANALOG_PLL_LOCK; | ||
235 | + s->analog[ANALOG_PLL_ENET] |= ANALOG_PLL_LOCK; | ||
236 | + s->analog[ANALOG_PLL_AUDIO] |= ANALOG_PLL_LOCK; | ||
237 | + s->analog[ANALOG_PLL_VIDEO] |= ANALOG_PLL_LOCK; | ||
238 | + s->analog[ANALOG_PLL_MISC0] |= ANALOG_PLL_LOCK; | ||
239 | + | ||
240 | + /* | ||
241 | + * Since I couldn't find any info about this in the reference | ||
242 | + * manual the value of this register is based strictly on matching | ||
243 | + * what Linux kernel expects it to be. | ||
244 | + */ | ||
245 | + s->analog[ANALOG_DIGPROG] = 0x720000; | ||
246 | + /* | ||
247 | + * Set revision to be 1.0 (Arbitrary choice, no particular | ||
248 | + * reason). | ||
249 | + */ | ||
250 | + s->analog[ANALOG_DIGPROG] |= 0x000010; | ||
251 | +} | ||
252 | + | ||
253 | +static void imx7_ccm_reset(DeviceState *dev) | ||
254 | +{ | ||
255 | + IMX7CCMState *s = IMX7_CCM(dev); | ||
256 | + | ||
257 | + memset(s->ccm, 0, sizeof(s->ccm)); | ||
258 | +} | ||
259 | + | ||
260 | +#define CCM_INDEX(offset) (((offset) & ~(hwaddr)0xF) / sizeof(uint32_t)) | ||
261 | +#define CCM_BITOP(offset) ((offset) & (hwaddr)0xF) | ||
262 | + | ||
263 | +enum { | 191 | +enum { |
264 | + CCM_BITOP_NONE = 0x00, | 192 | + REG_SDR_CCR = 0x0000, |
265 | + CCM_BITOP_SET = 0x04, | 193 | + REG_SDR_ZQCR0 = 0x00a8, |
266 | + CCM_BITOP_CLR = 0x08, | 194 | + REG_SDR_ZQSR = 0x00b0 |
267 | + CCM_BITOP_TOG = 0x0C, | 195 | +}; |
268 | +}; | 196 | + |
269 | + | 197 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) |
270 | +static uint64_t imx7_set_clr_tog_read(void *opaque, hwaddr offset, | 198 | + |
271 | + unsigned size) | 199 | +/* DRAMC register flags */ |
272 | +{ | 200 | +enum { |
273 | + const uint32_t *mmio = opaque; | 201 | + REG_SDR_CCR_DATA_TRAINING = (1 << 30), |
274 | + | 202 | + REG_SDR_CCR_DRAM_INIT = (1 << 31), |
275 | + return mmio[CCM_INDEX(offset)]; | 203 | +}; |
276 | +} | 204 | +enum { |
277 | + | 205 | + REG_SDR_ZQSR_ZCAL = (1 << 31), |
278 | +static void imx7_set_clr_tog_write(void *opaque, hwaddr offset, | 206 | +}; |
279 | + uint64_t value, unsigned size) | 207 | + |
280 | +{ | 208 | +/* DRAMC register reset values */ |
281 | + const uint8_t bitop = CCM_BITOP(offset); | 209 | +enum { |
282 | + const uint32_t index = CCM_INDEX(offset); | 210 | + REG_SDR_CCR_RESET = 0x80020000, |
283 | + uint32_t *mmio = opaque; | 211 | + REG_SDR_ZQCR0_RESET = 0x07b00000, |
284 | + | 212 | + REG_SDR_ZQSR_RESET = 0x80000000 |
285 | + switch (bitop) { | 213 | +}; |
286 | + case CCM_BITOP_NONE: | 214 | + |
287 | + mmio[index] = value; | 215 | +static uint64_t allwinner_a10_dramc_read(void *opaque, hwaddr offset, |
288 | + break; | 216 | + unsigned size) |
289 | + case CCM_BITOP_SET: | 217 | +{ |
290 | + mmio[index] |= value; | 218 | + const AwA10DramControllerState *s = AW_A10_DRAMC(opaque); |
291 | + break; | 219 | + const uint32_t idx = REG_INDEX(offset); |
292 | + case CCM_BITOP_CLR: | 220 | + |
293 | + mmio[index] &= ~value; | 221 | + switch (offset) { |
294 | + break; | 222 | + case REG_SDR_CCR: |
295 | + case CCM_BITOP_TOG: | 223 | + case REG_SDR_ZQCR0: |
296 | + mmio[index] ^= value; | 224 | + case REG_SDR_ZQSR: |
297 | + break; | 225 | + break; |
298 | + }; | 226 | + case 0x2e4 ... AW_A10_DRAMC_IOSIZE: |
299 | +} | 227 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", |
300 | + | 228 | + __func__, (uint32_t)offset); |
301 | +static const struct MemoryRegionOps imx7_set_clr_tog_ops = { | 229 | + return 0; |
302 | + .read = imx7_set_clr_tog_read, | 230 | + default: |
303 | + .write = imx7_set_clr_tog_write, | 231 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented read offset 0x%04x\n", |
232 | + __func__, (uint32_t)offset); | ||
233 | + return 0; | ||
234 | + } | ||
235 | + | ||
236 | + return s->regs[idx]; | ||
237 | +} | ||
238 | + | ||
239 | +static void allwinner_a10_dramc_write(void *opaque, hwaddr offset, | ||
240 | + uint64_t val, unsigned size) | ||
241 | +{ | ||
242 | + AwA10DramControllerState *s = AW_A10_DRAMC(opaque); | ||
243 | + const uint32_t idx = REG_INDEX(offset); | ||
244 | + | ||
245 | + switch (offset) { | ||
246 | + case REG_SDR_CCR: | ||
247 | + if (val & REG_SDR_CCR_DRAM_INIT) { | ||
248 | + /* Clear DRAM_INIT to indicate process is done. */ | ||
249 | + val &= ~REG_SDR_CCR_DRAM_INIT; | ||
250 | + } | ||
251 | + if (val & REG_SDR_CCR_DATA_TRAINING) { | ||
252 | + /* Clear DATA_TRAINING to indicate process is done. */ | ||
253 | + val &= ~REG_SDR_CCR_DATA_TRAINING; | ||
254 | + } | ||
255 | + break; | ||
256 | + case REG_SDR_ZQCR0: | ||
257 | + /* Set ZCAL in ZQSR to indicate calibration is done. */ | ||
258 | + s->regs[REG_INDEX(REG_SDR_ZQSR)] |= REG_SDR_ZQSR_ZCAL; | ||
259 | + break; | ||
260 | + case 0x2e4 ... AW_A10_DRAMC_IOSIZE: | ||
261 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
262 | + __func__, (uint32_t)offset); | ||
263 | + break; | ||
264 | + default: | ||
265 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented write offset 0x%04x\n", | ||
266 | + __func__, (uint32_t)offset); | ||
267 | + break; | ||
268 | + } | ||
269 | + | ||
270 | + s->regs[idx] = (uint32_t) val; | ||
271 | +} | ||
272 | + | ||
273 | +static const MemoryRegionOps allwinner_a10_dramc_ops = { | ||
274 | + .read = allwinner_a10_dramc_read, | ||
275 | + .write = allwinner_a10_dramc_write, | ||
304 | + .endianness = DEVICE_NATIVE_ENDIAN, | 276 | + .endianness = DEVICE_NATIVE_ENDIAN, |
305 | + .impl = { | 277 | + .valid = { |
306 | + /* | ||
307 | + * Our device would not work correctly if the guest was doing | ||
308 | + * unaligned access. This might not be a limitation on the real | ||
309 | + * device but in practice there is no reason for a guest to access | ||
310 | + * this device unaligned. | ||
311 | + */ | ||
312 | + .min_access_size = 4, | 278 | + .min_access_size = 4, |
313 | + .max_access_size = 4, | 279 | + .max_access_size = 4, |
314 | + .unaligned = false, | ||
315 | + }, | 280 | + }, |
316 | +}; | 281 | + .impl.min_access_size = 4, |
317 | + | 282 | +}; |
318 | +static const struct MemoryRegionOps imx7_digprog_ops = { | 283 | + |
319 | + .read = imx7_set_clr_tog_read, | 284 | +static void allwinner_a10_dramc_reset_enter(Object *obj, ResetType type) |
320 | + .endianness = DEVICE_NATIVE_ENDIAN, | 285 | +{ |
321 | + .impl = { | 286 | + AwA10DramControllerState *s = AW_A10_DRAMC(obj); |
322 | + .min_access_size = 4, | 287 | + |
323 | + .max_access_size = 4, | 288 | + /* Set default values for registers */ |
324 | + .unaligned = false, | 289 | + s->regs[REG_INDEX(REG_SDR_CCR)] = REG_SDR_CCR_RESET; |
325 | + }, | 290 | + s->regs[REG_INDEX(REG_SDR_ZQCR0)] = REG_SDR_ZQCR0_RESET; |
326 | +}; | 291 | + s->regs[REG_INDEX(REG_SDR_ZQSR)] = REG_SDR_ZQSR_RESET; |
327 | + | 292 | +} |
328 | +static void imx7_ccm_init(Object *obj) | 293 | + |
329 | +{ | 294 | +static void allwinner_a10_dramc_init(Object *obj) |
330 | + SysBusDevice *sd = SYS_BUS_DEVICE(obj); | 295 | +{ |
331 | + IMX7CCMState *s = IMX7_CCM(obj); | 296 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
332 | + | 297 | + AwA10DramControllerState *s = AW_A10_DRAMC(obj); |
333 | + memory_region_init_io(&s->iomem, | 298 | + |
334 | + obj, | 299 | + /* Memory mapping */ |
335 | + &imx7_set_clr_tog_ops, | 300 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_a10_dramc_ops, s, |
336 | + s->ccm, | 301 | + TYPE_AW_A10_DRAMC, AW_A10_DRAMC_IOSIZE); |
337 | + TYPE_IMX7_CCM ".ccm", | 302 | + sysbus_init_mmio(sbd, &s->iomem); |
338 | + sizeof(s->ccm)); | 303 | +} |
339 | + | 304 | + |
340 | + sysbus_init_mmio(sd, &s->iomem); | 305 | +static const VMStateDescription allwinner_a10_dramc_vmstate = { |
341 | +} | 306 | + .name = "allwinner-a10-dramc", |
342 | + | ||
343 | +static void imx7_analog_init(Object *obj) | ||
344 | +{ | ||
345 | + SysBusDevice *sd = SYS_BUS_DEVICE(obj); | ||
346 | + IMX7AnalogState *s = IMX7_ANALOG(obj); | ||
347 | + | ||
348 | + memory_region_init(&s->mmio.container, obj, TYPE_IMX7_ANALOG, | ||
349 | + 0x10000); | ||
350 | + | ||
351 | + memory_region_init_io(&s->mmio.analog, | ||
352 | + obj, | ||
353 | + &imx7_set_clr_tog_ops, | ||
354 | + s->analog, | ||
355 | + TYPE_IMX7_ANALOG, | ||
356 | + sizeof(s->analog)); | ||
357 | + | ||
358 | + memory_region_add_subregion(&s->mmio.container, | ||
359 | + 0x60, &s->mmio.analog); | ||
360 | + | ||
361 | + memory_region_init_io(&s->mmio.pmu, | ||
362 | + obj, | ||
363 | + &imx7_set_clr_tog_ops, | ||
364 | + s->pmu, | ||
365 | + TYPE_IMX7_ANALOG ".pmu", | ||
366 | + sizeof(s->pmu)); | ||
367 | + | ||
368 | + memory_region_add_subregion(&s->mmio.container, | ||
369 | + 0x200, &s->mmio.pmu); | ||
370 | + | ||
371 | + memory_region_init_io(&s->mmio.digprog, | ||
372 | + obj, | ||
373 | + &imx7_digprog_ops, | ||
374 | + &s->analog[ANALOG_DIGPROG], | ||
375 | + TYPE_IMX7_ANALOG ".digprog", | ||
376 | + sizeof(uint32_t)); | ||
377 | + | ||
378 | + memory_region_add_subregion_overlap(&s->mmio.container, | ||
379 | + 0x800, &s->mmio.digprog, 10); | ||
380 | + | ||
381 | + | ||
382 | + sysbus_init_mmio(sd, &s->mmio.container); | ||
383 | +} | ||
384 | + | ||
385 | +static const VMStateDescription vmstate_imx7_ccm = { | ||
386 | + .name = TYPE_IMX7_CCM, | ||
387 | + .version_id = 1, | 307 | + .version_id = 1, |
388 | + .minimum_version_id = 1, | 308 | + .minimum_version_id = 1, |
389 | + .fields = (VMStateField[]) { | 309 | + .fields = (VMStateField[]) { |
390 | + VMSTATE_UINT32_ARRAY(ccm, IMX7CCMState, CCM_MAX), | 310 | + VMSTATE_UINT32_ARRAY(regs, AwA10DramControllerState, |
311 | + AW_A10_DRAMC_REGS_NUM), | ||
391 | + VMSTATE_END_OF_LIST() | 312 | + VMSTATE_END_OF_LIST() |
392 | + }, | 313 | + } |
393 | +}; | 314 | +}; |
394 | + | 315 | + |
395 | +static uint32_t imx7_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock) | 316 | +static void allwinner_a10_dramc_class_init(ObjectClass *klass, void *data) |
396 | +{ | ||
397 | + /* | ||
398 | + * This function is "consumed" by GPT emulation code, however on | ||
399 | + * i.MX7 each GPT block can have their own clock root. This means | ||
400 | + * that this functions needs somehow to know requester's identity | ||
401 | + * and the way to pass it: be it via additional IMXClk constants | ||
402 | + * or by adding another argument to this method needs to be | ||
403 | + * figured out | ||
404 | + */ | ||
405 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Not implemented\n", | ||
406 | + TYPE_IMX7_CCM, __func__); | ||
407 | + return 0; | ||
408 | +} | ||
409 | + | ||
410 | +static void imx7_ccm_class_init(ObjectClass *klass, void *data) | ||
411 | +{ | 317 | +{ |
412 | + DeviceClass *dc = DEVICE_CLASS(klass); | 318 | + DeviceClass *dc = DEVICE_CLASS(klass); |
413 | + IMXCCMClass *ccm = IMX_CCM_CLASS(klass); | 319 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
414 | + | 320 | + |
415 | + dc->reset = imx7_ccm_reset; | 321 | + rc->phases.enter = allwinner_a10_dramc_reset_enter; |
416 | + dc->vmsd = &vmstate_imx7_ccm; | 322 | + dc->vmsd = &allwinner_a10_dramc_vmstate; |
417 | + dc->desc = "i.MX7 Clock Control Module"; | 323 | +} |
418 | + | 324 | + |
419 | + ccm->get_clock_frequency = imx7_ccm_get_clock_frequency; | 325 | +static const TypeInfo allwinner_a10_dramc_info = { |
420 | +} | 326 | + .name = TYPE_AW_A10_DRAMC, |
421 | + | ||
422 | +static const TypeInfo imx7_ccm_info = { | ||
423 | + .name = TYPE_IMX7_CCM, | ||
424 | + .parent = TYPE_IMX_CCM, | ||
425 | + .instance_size = sizeof(IMX7CCMState), | ||
426 | + .instance_init = imx7_ccm_init, | ||
427 | + .class_init = imx7_ccm_class_init, | ||
428 | +}; | ||
429 | + | ||
430 | +static const VMStateDescription vmstate_imx7_analog = { | ||
431 | + .name = TYPE_IMX7_ANALOG, | ||
432 | + .version_id = 1, | ||
433 | + .minimum_version_id = 1, | ||
434 | + .fields = (VMStateField[]) { | ||
435 | + VMSTATE_UINT32_ARRAY(analog, IMX7AnalogState, ANALOG_MAX), | ||
436 | + VMSTATE_UINT32_ARRAY(pmu, IMX7AnalogState, PMU_MAX), | ||
437 | + VMSTATE_END_OF_LIST() | ||
438 | + }, | ||
439 | +}; | ||
440 | + | ||
441 | +static void imx7_analog_class_init(ObjectClass *klass, void *data) | ||
442 | +{ | ||
443 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
444 | + | ||
445 | + dc->reset = imx7_analog_reset; | ||
446 | + dc->vmsd = &vmstate_imx7_analog; | ||
447 | + dc->desc = "i.MX7 Analog Module"; | ||
448 | +} | ||
449 | + | ||
450 | +static const TypeInfo imx7_analog_info = { | ||
451 | + .name = TYPE_IMX7_ANALOG, | ||
452 | + .parent = TYPE_SYS_BUS_DEVICE, | 327 | + .parent = TYPE_SYS_BUS_DEVICE, |
453 | + .instance_size = sizeof(IMX7AnalogState), | 328 | + .instance_init = allwinner_a10_dramc_init, |
454 | + .instance_init = imx7_analog_init, | 329 | + .instance_size = sizeof(AwA10DramControllerState), |
455 | + .class_init = imx7_analog_class_init, | 330 | + .class_init = allwinner_a10_dramc_class_init, |
456 | +}; | 331 | +}; |
457 | + | 332 | + |
458 | +static void imx7_ccm_register_type(void) | 333 | +static void allwinner_a10_dramc_register(void) |
459 | +{ | 334 | +{ |
460 | + type_register_static(&imx7_ccm_info); | 335 | + type_register_static(&allwinner_a10_dramc_info); |
461 | + type_register_static(&imx7_analog_info); | 336 | +} |
462 | +} | 337 | + |
463 | +type_init(imx7_ccm_register_type) | 338 | +type_init(allwinner_a10_dramc_register) |
339 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
340 | index XXXXXXX..XXXXXXX 100644 | ||
341 | --- a/hw/arm/Kconfig | ||
342 | +++ b/hw/arm/Kconfig | ||
343 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
344 | select ALLWINNER_A10_PIT | ||
345 | select ALLWINNER_A10_PIC | ||
346 | select ALLWINNER_A10_CCM | ||
347 | + select ALLWINNER_A10_DRAMC | ||
348 | select ALLWINNER_EMAC | ||
349 | select SERIAL | ||
350 | select UNIMP | ||
351 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
352 | index XXXXXXX..XXXXXXX 100644 | ||
353 | --- a/hw/misc/Kconfig | ||
354 | +++ b/hw/misc/Kconfig | ||
355 | @@ -XXX,XX +XXX,XX @@ config LASI | ||
356 | config ALLWINNER_A10_CCM | ||
357 | bool | ||
358 | |||
359 | +config ALLWINNER_A10_DRAMC | ||
360 | + bool | ||
361 | + | ||
362 | source macio/Kconfig | ||
363 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
364 | index XXXXXXX..XXXXXXX 100644 | ||
365 | --- a/hw/misc/meson.build | ||
366 | +++ b/hw/misc/meson.build | ||
367 | @@ -XXX,XX +XXX,XX @@ subdir('macio') | ||
368 | softmmu_ss.add(when: 'CONFIG_IVSHMEM_DEVICE', if_true: files('ivshmem.c')) | ||
369 | |||
370 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_CCM', if_true: files('allwinner-a10-ccm.c')) | ||
371 | +softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_DRAMC', if_true: files('allwinner-a10-dramc.c')) | ||
372 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-ccu.c')) | ||
373 | specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c')) | ||
374 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c')) | ||
464 | -- | 375 | -- |
465 | 2.16.1 | 376 | 2.34.1 |
466 | |||
467 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Add minimal code needed to allow upstream Linux guest to boot. | 3 | This patch implements Allwinner TWI/I2C controller emulation. Only |
4 | master-mode functionality is implemented. | ||
4 | 5 | ||
5 | Cc: Peter Maydell <peter.maydell@linaro.org> | 6 | The SPL boot for Cubieboard expects AXP209 PMIC on TWI0/I2C0 bus, so this is |
6 | Cc: Jason Wang <jasowang@redhat.com> | 7 | first part enabling the TWI/I2C bus operation. |
7 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | |
8 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | 9 | Since both Allwinner A10 and H3 use the same module, it is added for |
9 | Cc: Michael S. Tsirkin <mst@redhat.com> | 10 | both boards. |
10 | Cc: qemu-devel@nongnu.org | 11 | |
11 | Cc: qemu-arm@nongnu.org | 12 | Docs are also updated for Cubieboard and Orangepi-PC board to indicate |
12 | Cc: yurovsky@gmail.com | 13 | I2C availability. |
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 14 | |
14 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | 15 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
16 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
17 | Message-id: 20221226220303.14420-4-strahinja.p.jankovic@gmail.com | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 19 | --- |
17 | hw/intc/Makefile.objs | 2 +- | 20 | docs/system/arm/cubieboard.rst | 1 + |
18 | include/hw/intc/imx_gpcv2.h | 22 ++++++++ | 21 | docs/system/arm/orangepi.rst | 1 + |
19 | hw/intc/imx_gpcv2.c | 125 ++++++++++++++++++++++++++++++++++++++++++++ | 22 | include/hw/arm/allwinner-a10.h | 2 + |
20 | 3 files changed, 148 insertions(+), 1 deletion(-) | 23 | include/hw/arm/allwinner-h3.h | 3 + |
21 | create mode 100644 include/hw/intc/imx_gpcv2.h | 24 | include/hw/i2c/allwinner-i2c.h | 55 ++++ |
22 | create mode 100644 hw/intc/imx_gpcv2.c | 25 | hw/arm/allwinner-a10.c | 8 + |
26 | hw/arm/allwinner-h3.c | 11 +- | ||
27 | hw/i2c/allwinner-i2c.c | 459 +++++++++++++++++++++++++++++++++ | ||
28 | hw/arm/Kconfig | 2 + | ||
29 | hw/i2c/Kconfig | 4 + | ||
30 | hw/i2c/meson.build | 1 + | ||
31 | hw/i2c/trace-events | 5 + | ||
32 | 12 files changed, 551 insertions(+), 1 deletion(-) | ||
33 | create mode 100644 include/hw/i2c/allwinner-i2c.h | ||
34 | create mode 100644 hw/i2c/allwinner-i2c.c | ||
23 | 35 | ||
24 | diff --git a/hw/intc/Makefile.objs b/hw/intc/Makefile.objs | 36 | diff --git a/docs/system/arm/cubieboard.rst b/docs/system/arm/cubieboard.rst |
25 | index XXXXXXX..XXXXXXX 100644 | 37 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/intc/Makefile.objs | 38 | --- a/docs/system/arm/cubieboard.rst |
27 | +++ b/hw/intc/Makefile.objs | 39 | +++ b/docs/system/arm/cubieboard.rst |
28 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_XILINX) += xilinx_intc.o | 40 | @@ -XXX,XX +XXX,XX @@ Emulated devices: |
29 | common-obj-$(CONFIG_XLNX_ZYNQMP) += xlnx-pmu-iomod-intc.o | 41 | - SDHCI |
30 | common-obj-$(CONFIG_XLNX_ZYNQMP) += xlnx-zynqmp-ipi.o | 42 | - USB controller |
31 | common-obj-$(CONFIG_ETRAXFS) += etraxfs_pic.o | 43 | - SATA controller |
32 | -common-obj-$(CONFIG_IMX) += imx_avic.o | 44 | +- TWI (I2C) controller |
33 | +common-obj-$(CONFIG_IMX) += imx_avic.o imx_gpcv2.o | 45 | diff --git a/docs/system/arm/orangepi.rst b/docs/system/arm/orangepi.rst |
34 | common-obj-$(CONFIG_LM32) += lm32_pic.o | 46 | index XXXXXXX..XXXXXXX 100644 |
35 | common-obj-$(CONFIG_REALVIEW) += realview_gic.o | 47 | --- a/docs/system/arm/orangepi.rst |
36 | common-obj-$(CONFIG_SLAVIO) += slavio_intctl.o | 48 | +++ b/docs/system/arm/orangepi.rst |
37 | diff --git a/include/hw/intc/imx_gpcv2.h b/include/hw/intc/imx_gpcv2.h | 49 | @@ -XXX,XX +XXX,XX @@ The Orange Pi PC machine supports the following devices: |
50 | * Clock Control Unit | ||
51 | * System Control module | ||
52 | * Security Identifier device | ||
53 | + * TWI (I2C) | ||
54 | |||
55 | Limitations | ||
56 | """"""""""" | ||
57 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/include/hw/arm/allwinner-a10.h | ||
60 | +++ b/include/hw/arm/allwinner-a10.h | ||
61 | @@ -XXX,XX +XXX,XX @@ | ||
62 | #include "hw/rtc/allwinner-rtc.h" | ||
63 | #include "hw/misc/allwinner-a10-ccm.h" | ||
64 | #include "hw/misc/allwinner-a10-dramc.h" | ||
65 | +#include "hw/i2c/allwinner-i2c.h" | ||
66 | |||
67 | #include "target/arm/cpu.h" | ||
68 | #include "qom/object.h" | ||
69 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { | ||
70 | AwEmacState emac; | ||
71 | AllwinnerAHCIState sata; | ||
72 | AwSdHostState mmc0; | ||
73 | + AWI2CState i2c0; | ||
74 | AwRtcState rtc; | ||
75 | MemoryRegion sram_a; | ||
76 | EHCISysBusState ehci[AW_A10_NUM_USB]; | ||
77 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
78 | index XXXXXXX..XXXXXXX 100644 | ||
79 | --- a/include/hw/arm/allwinner-h3.h | ||
80 | +++ b/include/hw/arm/allwinner-h3.h | ||
81 | @@ -XXX,XX +XXX,XX @@ | ||
82 | #include "hw/sd/allwinner-sdhost.h" | ||
83 | #include "hw/net/allwinner-sun8i-emac.h" | ||
84 | #include "hw/rtc/allwinner-rtc.h" | ||
85 | +#include "hw/i2c/allwinner-i2c.h" | ||
86 | #include "target/arm/cpu.h" | ||
87 | #include "sysemu/block-backend.h" | ||
88 | |||
89 | @@ -XXX,XX +XXX,XX @@ enum { | ||
90 | AW_H3_DEV_UART2, | ||
91 | AW_H3_DEV_UART3, | ||
92 | AW_H3_DEV_EMAC, | ||
93 | + AW_H3_DEV_TWI0, | ||
94 | AW_H3_DEV_DRAMCOM, | ||
95 | AW_H3_DEV_DRAMCTL, | ||
96 | AW_H3_DEV_DRAMPHY, | ||
97 | @@ -XXX,XX +XXX,XX @@ struct AwH3State { | ||
98 | AwH3SysCtrlState sysctrl; | ||
99 | AwSidState sid; | ||
100 | AwSdHostState mmc0; | ||
101 | + AWI2CState i2c0; | ||
102 | AwSun8iEmacState emac; | ||
103 | AwRtcState rtc; | ||
104 | GICState gic; | ||
105 | diff --git a/include/hw/i2c/allwinner-i2c.h b/include/hw/i2c/allwinner-i2c.h | ||
38 | new file mode 100644 | 106 | new file mode 100644 |
39 | index XXXXXXX..XXXXXXX | 107 | index XXXXXXX..XXXXXXX |
40 | --- /dev/null | 108 | --- /dev/null |
41 | +++ b/include/hw/intc/imx_gpcv2.h | 109 | +++ b/include/hw/i2c/allwinner-i2c.h |
42 | @@ -XXX,XX +XXX,XX @@ | 110 | @@ -XXX,XX +XXX,XX @@ |
43 | +#ifndef IMX_GPCV2_H | 111 | +/* |
44 | +#define IMX_GPCV2_H | 112 | + * Allwinner I2C Bus Serial Interface registers definition |
113 | + * | ||
114 | + * Copyright (C) 2022 Strahinja Jankovic. <strahinja.p.jankovic@gmail.com> | ||
115 | + * | ||
116 | + * This file is derived from IMX I2C controller, | ||
117 | + * by Jean-Christophe DUBOIS . | ||
118 | + * | ||
119 | + * This program is free software; you can redistribute it and/or modify it | ||
120 | + * under the terms of the GNU General Public License as published by the | ||
121 | + * Free Software Foundation; either version 2 of the License, or | ||
122 | + * (at your option) any later version. | ||
123 | + * | ||
124 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
125 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
126 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
127 | + * for more details. | ||
128 | + * | ||
129 | + * You should have received a copy of the GNU General Public License along | ||
130 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
131 | + * | ||
132 | + */ | ||
133 | + | ||
134 | +#ifndef ALLWINNER_I2C_H | ||
135 | +#define ALLWINNER_I2C_H | ||
45 | + | 136 | + |
46 | +#include "hw/sysbus.h" | 137 | +#include "hw/sysbus.h" |
47 | + | 138 | +#include "qom/object.h" |
48 | +enum IMXGPCv2Registers { | 139 | + |
49 | + GPC_NUM = 0xE00 / sizeof(uint32_t), | 140 | +#define TYPE_AW_I2C "allwinner.i2c" |
50 | +}; | 141 | +OBJECT_DECLARE_SIMPLE_TYPE(AWI2CState, AW_I2C) |
51 | + | 142 | + |
52 | +typedef struct IMXGPCv2State { | 143 | +#define AW_I2C_MEM_SIZE 0x24 |
144 | + | ||
145 | +struct AWI2CState { | ||
53 | + /*< private >*/ | 146 | + /*< private >*/ |
54 | + SysBusDevice parent_obj; | 147 | + SysBusDevice parent_obj; |
55 | + | 148 | + |
56 | + /*< public >*/ | 149 | + /*< public >*/ |
57 | + MemoryRegion iomem; | 150 | + MemoryRegion iomem; |
58 | + uint32_t regs[GPC_NUM]; | 151 | + I2CBus *bus; |
59 | +} IMXGPCv2State; | 152 | + qemu_irq irq; |
60 | + | 153 | + |
61 | +#define TYPE_IMX_GPCV2 "imx-gpcv2" | 154 | + uint8_t addr; |
62 | +#define IMX_GPCV2(obj) OBJECT_CHECK(IMXGPCv2State, (obj), TYPE_IMX_GPCV2) | 155 | + uint8_t xaddr; |
63 | + | 156 | + uint8_t data; |
64 | +#endif /* IMX_GPCV2_H */ | 157 | + uint8_t cntr; |
65 | diff --git a/hw/intc/imx_gpcv2.c b/hw/intc/imx_gpcv2.c | 158 | + uint8_t stat; |
159 | + uint8_t ccr; | ||
160 | + uint8_t srst; | ||
161 | + uint8_t efr; | ||
162 | + uint8_t lcr; | ||
163 | +}; | ||
164 | + | ||
165 | +#endif /* ALLWINNER_I2C_H */ | ||
166 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
167 | index XXXXXXX..XXXXXXX 100644 | ||
168 | --- a/hw/arm/allwinner-a10.c | ||
169 | +++ b/hw/arm/allwinner-a10.c | ||
170 | @@ -XXX,XX +XXX,XX @@ | ||
171 | #define AW_A10_OHCI_BASE 0x01c14400 | ||
172 | #define AW_A10_SATA_BASE 0x01c18000 | ||
173 | #define AW_A10_RTC_BASE 0x01c20d00 | ||
174 | +#define AW_A10_I2C0_BASE 0x01c2ac00 | ||
175 | |||
176 | static void aw_a10_init(Object *obj) | ||
177 | { | ||
178 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) | ||
179 | |||
180 | object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI); | ||
181 | |||
182 | + object_initialize_child(obj, "i2c0", &s->i2c0, TYPE_AW_I2C); | ||
183 | + | ||
184 | if (machine_usb(current_machine)) { | ||
185 | int i; | ||
186 | |||
187 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
188 | /* RTC */ | ||
189 | sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal); | ||
190 | sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->rtc), 0, AW_A10_RTC_BASE, 10); | ||
191 | + | ||
192 | + /* I2C */ | ||
193 | + sysbus_realize(SYS_BUS_DEVICE(&s->i2c0), &error_fatal); | ||
194 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c0), 0, AW_A10_I2C0_BASE); | ||
195 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0, qdev_get_gpio_in(dev, 7)); | ||
196 | } | ||
197 | |||
198 | static void aw_a10_class_init(ObjectClass *oc, void *data) | ||
199 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
200 | index XXXXXXX..XXXXXXX 100644 | ||
201 | --- a/hw/arm/allwinner-h3.c | ||
202 | +++ b/hw/arm/allwinner-h3.c | ||
203 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
204 | [AW_H3_DEV_UART1] = 0x01c28400, | ||
205 | [AW_H3_DEV_UART2] = 0x01c28800, | ||
206 | [AW_H3_DEV_UART3] = 0x01c28c00, | ||
207 | + [AW_H3_DEV_TWI0] = 0x01c2ac00, | ||
208 | [AW_H3_DEV_EMAC] = 0x01c30000, | ||
209 | [AW_H3_DEV_DRAMCOM] = 0x01c62000, | ||
210 | [AW_H3_DEV_DRAMCTL] = 0x01c63000, | ||
211 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
212 | { "uart1", 0x01c28400, 1 * KiB }, | ||
213 | { "uart2", 0x01c28800, 1 * KiB }, | ||
214 | { "uart3", 0x01c28c00, 1 * KiB }, | ||
215 | - { "twi0", 0x01c2ac00, 1 * KiB }, | ||
216 | { "twi1", 0x01c2b000, 1 * KiB }, | ||
217 | { "twi2", 0x01c2b400, 1 * KiB }, | ||
218 | { "scr", 0x01c2c400, 1 * KiB }, | ||
219 | @@ -XXX,XX +XXX,XX @@ enum { | ||
220 | AW_H3_GIC_SPI_UART1 = 1, | ||
221 | AW_H3_GIC_SPI_UART2 = 2, | ||
222 | AW_H3_GIC_SPI_UART3 = 3, | ||
223 | + AW_H3_GIC_SPI_TWI0 = 6, | ||
224 | AW_H3_GIC_SPI_TIMER0 = 18, | ||
225 | AW_H3_GIC_SPI_TIMER1 = 19, | ||
226 | AW_H3_GIC_SPI_MMC0 = 60, | ||
227 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
228 | "ram-size"); | ||
229 | |||
230 | object_initialize_child(obj, "rtc", &s->rtc, TYPE_AW_RTC_SUN6I); | ||
231 | + | ||
232 | + object_initialize_child(obj, "twi0", &s->i2c0, TYPE_AW_I2C); | ||
233 | } | ||
234 | |||
235 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
236 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
237 | sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal); | ||
238 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, s->memmap[AW_H3_DEV_RTC]); | ||
239 | |||
240 | + /* I2C */ | ||
241 | + sysbus_realize(SYS_BUS_DEVICE(&s->i2c0), &error_fatal); | ||
242 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c0), 0, s->memmap[AW_H3_DEV_TWI0]); | ||
243 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0, | ||
244 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TWI0)); | ||
245 | + | ||
246 | /* Unimplemented devices */ | ||
247 | for (i = 0; i < ARRAY_SIZE(unimplemented); i++) { | ||
248 | create_unimplemented_device(unimplemented[i].device_name, | ||
249 | diff --git a/hw/i2c/allwinner-i2c.c b/hw/i2c/allwinner-i2c.c | ||
66 | new file mode 100644 | 250 | new file mode 100644 |
67 | index XXXXXXX..XXXXXXX | 251 | index XXXXXXX..XXXXXXX |
68 | --- /dev/null | 252 | --- /dev/null |
69 | +++ b/hw/intc/imx_gpcv2.c | 253 | +++ b/hw/i2c/allwinner-i2c.c |
70 | @@ -XXX,XX +XXX,XX @@ | 254 | @@ -XXX,XX +XXX,XX @@ |
71 | +/* | 255 | +/* |
72 | + * Copyright (c) 2018, Impinj, Inc. | 256 | + * Allwinner I2C Bus Serial Interface Emulation |
73 | + * | 257 | + * |
74 | + * i.MX7 GPCv2 block emulation code | 258 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
75 | + * | 259 | + * |
76 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | 260 | + * This file is derived from IMX I2C controller, |
77 | + * | 261 | + * by Jean-Christophe DUBOIS . |
78 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 262 | + * |
79 | + * See the COPYING file in the top-level directory. | 263 | + * This program is free software; you can redistribute it and/or modify it |
264 | + * under the terms of the GNU General Public License as published by the | ||
265 | + * Free Software Foundation; either version 2 of the License, or | ||
266 | + * (at your option) any later version. | ||
267 | + * | ||
268 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
269 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
270 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
271 | + * for more details. | ||
272 | + * | ||
273 | + * You should have received a copy of the GNU General Public License along | ||
274 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
275 | + * | ||
276 | + * SPDX-License-Identifier: MIT | ||
80 | + */ | 277 | + */ |
81 | + | 278 | + |
82 | +#include "qemu/osdep.h" | 279 | +#include "qemu/osdep.h" |
83 | +#include "hw/intc/imx_gpcv2.h" | 280 | +#include "hw/i2c/allwinner-i2c.h" |
281 | +#include "hw/irq.h" | ||
282 | +#include "migration/vmstate.h" | ||
283 | +#include "hw/i2c/i2c.h" | ||
84 | +#include "qemu/log.h" | 284 | +#include "qemu/log.h" |
85 | + | 285 | +#include "trace.h" |
86 | +#define GPC_PU_PGC_SW_PUP_REQ 0x0f8 | 286 | +#include "qemu/module.h" |
87 | +#define GPC_PU_PGC_SW_PDN_REQ 0x104 | 287 | + |
88 | + | 288 | +/* Allwinner I2C memory map */ |
89 | +#define USB_HSIC_PHY_SW_Pxx_REQ BIT(4) | 289 | +#define TWI_ADDR_REG 0x00 /* slave address register */ |
90 | +#define USB_OTG2_PHY_SW_Pxx_REQ BIT(3) | 290 | +#define TWI_XADDR_REG 0x04 /* extended slave address register */ |
91 | +#define USB_OTG1_PHY_SW_Pxx_REQ BIT(2) | 291 | +#define TWI_DATA_REG 0x08 /* data register */ |
92 | +#define PCIE_PHY_SW_Pxx_REQ BIT(1) | 292 | +#define TWI_CNTR_REG 0x0c /* control register */ |
93 | +#define MIPI_PHY_SW_Pxx_REQ BIT(0) | 293 | +#define TWI_STAT_REG 0x10 /* status register */ |
94 | + | 294 | +#define TWI_CCR_REG 0x14 /* clock control register */ |
95 | + | 295 | +#define TWI_SRST_REG 0x18 /* software reset register */ |
96 | +static void imx_gpcv2_reset(DeviceState *dev) | 296 | +#define TWI_EFR_REG 0x1c /* enhance feature register */ |
97 | +{ | 297 | +#define TWI_LCR_REG 0x20 /* line control register */ |
98 | + IMXGPCv2State *s = IMX_GPCV2(dev); | 298 | + |
99 | + | 299 | +/* Used only in slave mode, do not set */ |
100 | + memset(s->regs, 0, sizeof(s->regs)); | 300 | +#define TWI_ADDR_RESET 0 |
101 | +} | 301 | +#define TWI_XADDR_RESET 0 |
102 | + | 302 | + |
103 | +static uint64_t imx_gpcv2_read(void *opaque, hwaddr offset, | 303 | +/* Data register */ |
104 | + unsigned size) | 304 | +#define TWI_DATA_MASK 0xFF |
105 | +{ | 305 | +#define TWI_DATA_RESET 0 |
106 | + IMXGPCv2State *s = opaque; | 306 | + |
107 | + | 307 | +/* Control register */ |
108 | + return s->regs[offset / sizeof(uint32_t)]; | 308 | +#define TWI_CNTR_INT_EN (1 << 7) |
109 | +} | 309 | +#define TWI_CNTR_BUS_EN (1 << 6) |
110 | + | 310 | +#define TWI_CNTR_M_STA (1 << 5) |
111 | +static void imx_gpcv2_write(void *opaque, hwaddr offset, | 311 | +#define TWI_CNTR_M_STP (1 << 4) |
112 | + uint64_t value, unsigned size) | 312 | +#define TWI_CNTR_INT_FLAG (1 << 3) |
113 | +{ | 313 | +#define TWI_CNTR_A_ACK (1 << 2) |
114 | + IMXGPCv2State *s = opaque; | 314 | +#define TWI_CNTR_MASK 0xFC |
115 | + const size_t idx = offset / sizeof(uint32_t); | 315 | +#define TWI_CNTR_RESET 0 |
116 | + | 316 | + |
117 | + s->regs[idx] = value; | 317 | +/* Status register */ |
118 | + | 318 | +#define TWI_STAT_MASK 0xF8 |
319 | +#define TWI_STAT_RESET 0xF8 | ||
320 | + | ||
321 | +/* Clock register */ | ||
322 | +#define TWI_CCR_CLK_M_MASK 0x78 | ||
323 | +#define TWI_CCR_CLK_N_MASK 0x07 | ||
324 | +#define TWI_CCR_MASK 0x7F | ||
325 | +#define TWI_CCR_RESET 0 | ||
326 | + | ||
327 | +/* Soft reset */ | ||
328 | +#define TWI_SRST_MASK 0x01 | ||
329 | +#define TWI_SRST_RESET 0 | ||
330 | + | ||
331 | +/* Enhance feature */ | ||
332 | +#define TWI_EFR_MASK 0x03 | ||
333 | +#define TWI_EFR_RESET 0 | ||
334 | + | ||
335 | +/* Line control */ | ||
336 | +#define TWI_LCR_SCL_STATE (1 << 5) | ||
337 | +#define TWI_LCR_SDA_STATE (1 << 4) | ||
338 | +#define TWI_LCR_SCL_CTL (1 << 3) | ||
339 | +#define TWI_LCR_SCL_CTL_EN (1 << 2) | ||
340 | +#define TWI_LCR_SDA_CTL (1 << 1) | ||
341 | +#define TWI_LCR_SDA_CTL_EN (1 << 0) | ||
342 | +#define TWI_LCR_MASK 0x3F | ||
343 | +#define TWI_LCR_RESET 0x3A | ||
344 | + | ||
345 | +/* Status value in STAT register is shifted by 3 bits */ | ||
346 | +#define TWI_STAT_SHIFT 3 | ||
347 | +#define STAT_FROM_STA(x) ((x) << TWI_STAT_SHIFT) | ||
348 | +#define STAT_TO_STA(x) ((x) >> TWI_STAT_SHIFT) | ||
349 | + | ||
350 | +enum { | ||
351 | + STAT_BUS_ERROR = 0, | ||
352 | + /* Master mode */ | ||
353 | + STAT_M_STA_TX, | ||
354 | + STAT_M_RSTA_TX, | ||
355 | + STAT_M_ADDR_WR_ACK, | ||
356 | + STAT_M_ADDR_WR_NACK, | ||
357 | + STAT_M_DATA_TX_ACK, | ||
358 | + STAT_M_DATA_TX_NACK, | ||
359 | + STAT_M_ARB_LOST, | ||
360 | + STAT_M_ADDR_RD_ACK, | ||
361 | + STAT_M_ADDR_RD_NACK, | ||
362 | + STAT_M_DATA_RX_ACK, | ||
363 | + STAT_M_DATA_RX_NACK, | ||
364 | + /* Slave mode */ | ||
365 | + STAT_S_ADDR_WR_ACK, | ||
366 | + STAT_S_ARB_LOST_AW_ACK, | ||
367 | + STAT_S_GCA_ACK, | ||
368 | + STAT_S_ARB_LOST_GCA_ACK, | ||
369 | + STAT_S_DATA_RX_SA_ACK, | ||
370 | + STAT_S_DATA_RX_SA_NACK, | ||
371 | + STAT_S_DATA_RX_GCA_ACK, | ||
372 | + STAT_S_DATA_RX_GCA_NACK, | ||
373 | + STAT_S_STP_RSTA, | ||
374 | + STAT_S_ADDR_RD_ACK, | ||
375 | + STAT_S_ARB_LOST_AR_ACK, | ||
376 | + STAT_S_DATA_TX_ACK, | ||
377 | + STAT_S_DATA_TX_NACK, | ||
378 | + STAT_S_LB_TX_ACK, | ||
379 | + /* Master mode, 10-bit */ | ||
380 | + STAT_M_2ND_ADDR_WR_ACK, | ||
381 | + STAT_M_2ND_ADDR_WR_NACK, | ||
382 | + /* Idle */ | ||
383 | + STAT_IDLE = 0x1f | ||
384 | +} TWI_STAT_STA; | ||
385 | + | ||
386 | +static const char *allwinner_i2c_get_regname(unsigned offset) | ||
387 | +{ | ||
388 | + switch (offset) { | ||
389 | + case TWI_ADDR_REG: | ||
390 | + return "ADDR"; | ||
391 | + case TWI_XADDR_REG: | ||
392 | + return "XADDR"; | ||
393 | + case TWI_DATA_REG: | ||
394 | + return "DATA"; | ||
395 | + case TWI_CNTR_REG: | ||
396 | + return "CNTR"; | ||
397 | + case TWI_STAT_REG: | ||
398 | + return "STAT"; | ||
399 | + case TWI_CCR_REG: | ||
400 | + return "CCR"; | ||
401 | + case TWI_SRST_REG: | ||
402 | + return "SRST"; | ||
403 | + case TWI_EFR_REG: | ||
404 | + return "EFR"; | ||
405 | + case TWI_LCR_REG: | ||
406 | + return "LCR"; | ||
407 | + default: | ||
408 | + return "[?]"; | ||
409 | + } | ||
410 | +} | ||
411 | + | ||
412 | +static inline bool allwinner_i2c_is_reset(AWI2CState *s) | ||
413 | +{ | ||
414 | + return s->srst & TWI_SRST_MASK; | ||
415 | +} | ||
416 | + | ||
417 | +static inline bool allwinner_i2c_bus_is_enabled(AWI2CState *s) | ||
418 | +{ | ||
419 | + return s->cntr & TWI_CNTR_BUS_EN; | ||
420 | +} | ||
421 | + | ||
422 | +static inline bool allwinner_i2c_interrupt_is_enabled(AWI2CState *s) | ||
423 | +{ | ||
424 | + return s->cntr & TWI_CNTR_INT_EN; | ||
425 | +} | ||
426 | + | ||
427 | +static void allwinner_i2c_reset_hold(Object *obj) | ||
428 | +{ | ||
429 | + AWI2CState *s = AW_I2C(obj); | ||
430 | + | ||
431 | + if (STAT_TO_STA(s->stat) != STAT_IDLE) { | ||
432 | + i2c_end_transfer(s->bus); | ||
433 | + } | ||
434 | + | ||
435 | + s->addr = TWI_ADDR_RESET; | ||
436 | + s->xaddr = TWI_XADDR_RESET; | ||
437 | + s->data = TWI_DATA_RESET; | ||
438 | + s->cntr = TWI_CNTR_RESET; | ||
439 | + s->stat = TWI_STAT_RESET; | ||
440 | + s->ccr = TWI_CCR_RESET; | ||
441 | + s->srst = TWI_SRST_RESET; | ||
442 | + s->efr = TWI_EFR_RESET; | ||
443 | + s->lcr = TWI_LCR_RESET; | ||
444 | +} | ||
445 | + | ||
446 | +static inline void allwinner_i2c_raise_interrupt(AWI2CState *s) | ||
447 | +{ | ||
119 | + /* | 448 | + /* |
120 | + * Real HW will clear those bits once as a way to indicate that | 449 | + * Raise an interrupt if the device is not reset and it is configured |
121 | + * power up request is complete | 450 | + * to generate some interrupts. |
122 | + */ | 451 | + */ |
123 | + if (offset == GPC_PU_PGC_SW_PUP_REQ || | 452 | + if (!allwinner_i2c_is_reset(s) && allwinner_i2c_bus_is_enabled(s)) { |
124 | + offset == GPC_PU_PGC_SW_PDN_REQ) { | 453 | + if (STAT_TO_STA(s->stat) != STAT_IDLE) { |
125 | + s->regs[idx] &= ~(USB_HSIC_PHY_SW_Pxx_REQ | | 454 | + s->cntr |= TWI_CNTR_INT_FLAG; |
126 | + USB_OTG2_PHY_SW_Pxx_REQ | | 455 | + if (allwinner_i2c_interrupt_is_enabled(s)) { |
127 | + USB_OTG1_PHY_SW_Pxx_REQ | | 456 | + qemu_irq_raise(s->irq); |
128 | + PCIE_PHY_SW_Pxx_REQ | | 457 | + } |
129 | + MIPI_PHY_SW_Pxx_REQ); | 458 | + } |
130 | + } | 459 | + } |
131 | +} | 460 | +} |
132 | + | 461 | + |
133 | +static const struct MemoryRegionOps imx_gpcv2_ops = { | 462 | +static uint64_t allwinner_i2c_read(void *opaque, hwaddr offset, |
134 | + .read = imx_gpcv2_read, | 463 | + unsigned size) |
135 | + .write = imx_gpcv2_write, | 464 | +{ |
465 | + uint16_t value; | ||
466 | + AWI2CState *s = AW_I2C(opaque); | ||
467 | + | ||
468 | + switch (offset) { | ||
469 | + case TWI_ADDR_REG: | ||
470 | + value = s->addr; | ||
471 | + break; | ||
472 | + case TWI_XADDR_REG: | ||
473 | + value = s->xaddr; | ||
474 | + break; | ||
475 | + case TWI_DATA_REG: | ||
476 | + if ((STAT_TO_STA(s->stat) == STAT_M_ADDR_RD_ACK) || | ||
477 | + (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_ACK) || | ||
478 | + (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_NACK)) { | ||
479 | + /* Get the next byte */ | ||
480 | + s->data = i2c_recv(s->bus); | ||
481 | + | ||
482 | + if (s->cntr & TWI_CNTR_A_ACK) { | ||
483 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK); | ||
484 | + } else { | ||
485 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK); | ||
486 | + } | ||
487 | + allwinner_i2c_raise_interrupt(s); | ||
488 | + } | ||
489 | + value = s->data; | ||
490 | + break; | ||
491 | + case TWI_CNTR_REG: | ||
492 | + value = s->cntr; | ||
493 | + break; | ||
494 | + case TWI_STAT_REG: | ||
495 | + value = s->stat; | ||
496 | + /* | ||
497 | + * If polling when reading then change state to indicate data | ||
498 | + * is available | ||
499 | + */ | ||
500 | + if (STAT_TO_STA(s->stat) == STAT_M_ADDR_RD_ACK) { | ||
501 | + if (s->cntr & TWI_CNTR_A_ACK) { | ||
502 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK); | ||
503 | + } else { | ||
504 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK); | ||
505 | + } | ||
506 | + allwinner_i2c_raise_interrupt(s); | ||
507 | + } | ||
508 | + break; | ||
509 | + case TWI_CCR_REG: | ||
510 | + value = s->ccr; | ||
511 | + break; | ||
512 | + case TWI_SRST_REG: | ||
513 | + value = s->srst; | ||
514 | + break; | ||
515 | + case TWI_EFR_REG: | ||
516 | + value = s->efr; | ||
517 | + break; | ||
518 | + case TWI_LCR_REG: | ||
519 | + value = s->lcr; | ||
520 | + break; | ||
521 | + default: | ||
522 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad address at offset 0x%" | ||
523 | + HWADDR_PRIx "\n", TYPE_AW_I2C, __func__, offset); | ||
524 | + value = 0; | ||
525 | + break; | ||
526 | + } | ||
527 | + | ||
528 | + trace_allwinner_i2c_read(allwinner_i2c_get_regname(offset), offset, value); | ||
529 | + | ||
530 | + return (uint64_t)value; | ||
531 | +} | ||
532 | + | ||
533 | +static void allwinner_i2c_write(void *opaque, hwaddr offset, | ||
534 | + uint64_t value, unsigned size) | ||
535 | +{ | ||
536 | + AWI2CState *s = AW_I2C(opaque); | ||
537 | + | ||
538 | + value &= 0xff; | ||
539 | + | ||
540 | + trace_allwinner_i2c_write(allwinner_i2c_get_regname(offset), offset, value); | ||
541 | + | ||
542 | + switch (offset) { | ||
543 | + case TWI_ADDR_REG: | ||
544 | + s->addr = (uint8_t)value; | ||
545 | + break; | ||
546 | + case TWI_XADDR_REG: | ||
547 | + s->xaddr = (uint8_t)value; | ||
548 | + break; | ||
549 | + case TWI_DATA_REG: | ||
550 | + /* If the device is in reset or not enabled, nothing to do */ | ||
551 | + if (allwinner_i2c_is_reset(s) || (!allwinner_i2c_bus_is_enabled(s))) { | ||
552 | + break; | ||
553 | + } | ||
554 | + | ||
555 | + s->data = value & TWI_DATA_MASK; | ||
556 | + | ||
557 | + switch (STAT_TO_STA(s->stat)) { | ||
558 | + case STAT_M_STA_TX: | ||
559 | + case STAT_M_RSTA_TX: | ||
560 | + /* Send address */ | ||
561 | + if (i2c_start_transfer(s->bus, extract32(s->data, 1, 7), | ||
562 | + extract32(s->data, 0, 1))) { | ||
563 | + /* If non zero is returned, the address is not valid */ | ||
564 | + s->stat = STAT_FROM_STA(STAT_M_ADDR_WR_NACK); | ||
565 | + } else { | ||
566 | + /* Determine if read of write */ | ||
567 | + if (extract32(s->data, 0, 1)) { | ||
568 | + s->stat = STAT_FROM_STA(STAT_M_ADDR_RD_ACK); | ||
569 | + } else { | ||
570 | + s->stat = STAT_FROM_STA(STAT_M_ADDR_WR_ACK); | ||
571 | + } | ||
572 | + allwinner_i2c_raise_interrupt(s); | ||
573 | + } | ||
574 | + break; | ||
575 | + case STAT_M_ADDR_WR_ACK: | ||
576 | + case STAT_M_DATA_TX_ACK: | ||
577 | + if (i2c_send(s->bus, s->data)) { | ||
578 | + /* If the target return non zero then end the transfer */ | ||
579 | + s->stat = STAT_FROM_STA(STAT_M_DATA_TX_NACK); | ||
580 | + i2c_end_transfer(s->bus); | ||
581 | + } else { | ||
582 | + s->stat = STAT_FROM_STA(STAT_M_DATA_TX_ACK); | ||
583 | + allwinner_i2c_raise_interrupt(s); | ||
584 | + } | ||
585 | + break; | ||
586 | + default: | ||
587 | + break; | ||
588 | + } | ||
589 | + break; | ||
590 | + case TWI_CNTR_REG: | ||
591 | + if (!allwinner_i2c_is_reset(s)) { | ||
592 | + /* Do something only if not in software reset */ | ||
593 | + s->cntr = value & TWI_CNTR_MASK; | ||
594 | + | ||
595 | + /* Check if start condition should be sent */ | ||
596 | + if (s->cntr & TWI_CNTR_M_STA) { | ||
597 | + /* Update status */ | ||
598 | + if (STAT_TO_STA(s->stat) == STAT_IDLE) { | ||
599 | + /* Send start condition */ | ||
600 | + s->stat = STAT_FROM_STA(STAT_M_STA_TX); | ||
601 | + } else { | ||
602 | + /* Send repeated start condition */ | ||
603 | + s->stat = STAT_FROM_STA(STAT_M_RSTA_TX); | ||
604 | + } | ||
605 | + /* Clear start condition */ | ||
606 | + s->cntr &= ~TWI_CNTR_M_STA; | ||
607 | + } | ||
608 | + if (s->cntr & TWI_CNTR_M_STP) { | ||
609 | + /* Update status */ | ||
610 | + i2c_end_transfer(s->bus); | ||
611 | + s->stat = STAT_FROM_STA(STAT_IDLE); | ||
612 | + s->cntr &= ~TWI_CNTR_M_STP; | ||
613 | + } | ||
614 | + if ((s->cntr & TWI_CNTR_INT_FLAG) == 0) { | ||
615 | + /* Interrupt flag cleared */ | ||
616 | + qemu_irq_lower(s->irq); | ||
617 | + } | ||
618 | + if ((s->cntr & TWI_CNTR_A_ACK) == 0) { | ||
619 | + if (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_ACK) { | ||
620 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK); | ||
621 | + } | ||
622 | + } else { | ||
623 | + if (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_NACK) { | ||
624 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK); | ||
625 | + } | ||
626 | + } | ||
627 | + allwinner_i2c_raise_interrupt(s); | ||
628 | + | ||
629 | + } | ||
630 | + break; | ||
631 | + case TWI_CCR_REG: | ||
632 | + s->ccr = value & TWI_CCR_MASK; | ||
633 | + break; | ||
634 | + case TWI_SRST_REG: | ||
635 | + if (((value & TWI_SRST_MASK) == 0) && (s->srst & TWI_SRST_MASK)) { | ||
636 | + /* Perform reset */ | ||
637 | + allwinner_i2c_reset_hold(OBJECT(s)); | ||
638 | + } | ||
639 | + s->srst = value & TWI_SRST_MASK; | ||
640 | + break; | ||
641 | + case TWI_EFR_REG: | ||
642 | + s->efr = value & TWI_EFR_MASK; | ||
643 | + break; | ||
644 | + case TWI_LCR_REG: | ||
645 | + s->lcr = value & TWI_LCR_MASK; | ||
646 | + break; | ||
647 | + default: | ||
648 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad address at offset 0x%" | ||
649 | + HWADDR_PRIx "\n", TYPE_AW_I2C, __func__, offset); | ||
650 | + break; | ||
651 | + } | ||
652 | +} | ||
653 | + | ||
654 | +static const MemoryRegionOps allwinner_i2c_ops = { | ||
655 | + .read = allwinner_i2c_read, | ||
656 | + .write = allwinner_i2c_write, | ||
657 | + .valid.min_access_size = 1, | ||
658 | + .valid.max_access_size = 4, | ||
136 | + .endianness = DEVICE_NATIVE_ENDIAN, | 659 | + .endianness = DEVICE_NATIVE_ENDIAN, |
137 | + .impl = { | ||
138 | + /* | ||
139 | + * Our device would not work correctly if the guest was doing | ||
140 | + * unaligned access. This might not be a limitation on the real | ||
141 | + * device but in practice there is no reason for a guest to access | ||
142 | + * this device unaligned. | ||
143 | + */ | ||
144 | + .min_access_size = 4, | ||
145 | + .max_access_size = 4, | ||
146 | + .unaligned = false, | ||
147 | + }, | ||
148 | +}; | 660 | +}; |
149 | + | 661 | + |
150 | +static void imx_gpcv2_init(Object *obj) | 662 | +static const VMStateDescription allwinner_i2c_vmstate = { |
151 | +{ | 663 | + .name = TYPE_AW_I2C, |
152 | + SysBusDevice *sd = SYS_BUS_DEVICE(obj); | ||
153 | + IMXGPCv2State *s = IMX_GPCV2(obj); | ||
154 | + | ||
155 | + memory_region_init_io(&s->iomem, | ||
156 | + obj, | ||
157 | + &imx_gpcv2_ops, | ||
158 | + s, | ||
159 | + TYPE_IMX_GPCV2 ".iomem", | ||
160 | + sizeof(s->regs)); | ||
161 | + sysbus_init_mmio(sd, &s->iomem); | ||
162 | +} | ||
163 | + | ||
164 | +static const VMStateDescription vmstate_imx_gpcv2 = { | ||
165 | + .name = TYPE_IMX_GPCV2, | ||
166 | + .version_id = 1, | 664 | + .version_id = 1, |
167 | + .minimum_version_id = 1, | 665 | + .minimum_version_id = 1, |
168 | + .fields = (VMStateField[]) { | 666 | + .fields = (VMStateField[]) { |
169 | + VMSTATE_UINT32_ARRAY(regs, IMXGPCv2State, GPC_NUM), | 667 | + VMSTATE_UINT8(addr, AWI2CState), |
668 | + VMSTATE_UINT8(xaddr, AWI2CState), | ||
669 | + VMSTATE_UINT8(data, AWI2CState), | ||
670 | + VMSTATE_UINT8(cntr, AWI2CState), | ||
671 | + VMSTATE_UINT8(ccr, AWI2CState), | ||
672 | + VMSTATE_UINT8(srst, AWI2CState), | ||
673 | + VMSTATE_UINT8(efr, AWI2CState), | ||
674 | + VMSTATE_UINT8(lcr, AWI2CState), | ||
170 | + VMSTATE_END_OF_LIST() | 675 | + VMSTATE_END_OF_LIST() |
171 | + }, | 676 | + } |
172 | +}; | 677 | +}; |
173 | + | 678 | + |
174 | +static void imx_gpcv2_class_init(ObjectClass *klass, void *data) | 679 | +static void allwinner_i2c_realize(DeviceState *dev, Error **errp) |
680 | +{ | ||
681 | + AWI2CState *s = AW_I2C(dev); | ||
682 | + | ||
683 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_i2c_ops, s, | ||
684 | + TYPE_AW_I2C, AW_I2C_MEM_SIZE); | ||
685 | + sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); | ||
686 | + sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq); | ||
687 | + s->bus = i2c_init_bus(dev, "i2c"); | ||
688 | +} | ||
689 | + | ||
690 | +static void allwinner_i2c_class_init(ObjectClass *klass, void *data) | ||
175 | +{ | 691 | +{ |
176 | + DeviceClass *dc = DEVICE_CLASS(klass); | 692 | + DeviceClass *dc = DEVICE_CLASS(klass); |
177 | + | 693 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
178 | + dc->reset = imx_gpcv2_reset; | 694 | + |
179 | + dc->vmsd = &vmstate_imx_gpcv2; | 695 | + rc->phases.hold = allwinner_i2c_reset_hold; |
180 | + dc->desc = "i.MX GPCv2 Module"; | 696 | + dc->vmsd = &allwinner_i2c_vmstate; |
181 | +} | 697 | + dc->realize = allwinner_i2c_realize; |
182 | + | 698 | + dc->desc = "Allwinner I2C Controller"; |
183 | +static const TypeInfo imx_gpcv2_info = { | 699 | +} |
184 | + .name = TYPE_IMX_GPCV2, | 700 | + |
185 | + .parent = TYPE_SYS_BUS_DEVICE, | 701 | +static const TypeInfo allwinner_i2c_type_info = { |
186 | + .instance_size = sizeof(IMXGPCv2State), | 702 | + .name = TYPE_AW_I2C, |
187 | + .instance_init = imx_gpcv2_init, | 703 | + .parent = TYPE_SYS_BUS_DEVICE, |
188 | + .class_init = imx_gpcv2_class_init, | 704 | + .instance_size = sizeof(AWI2CState), |
705 | + .class_init = allwinner_i2c_class_init, | ||
189 | +}; | 706 | +}; |
190 | + | 707 | + |
191 | +static void imx_gpcv2_register_type(void) | 708 | +static void allwinner_i2c_register_types(void) |
192 | +{ | 709 | +{ |
193 | + type_register_static(&imx_gpcv2_info); | 710 | + type_register_static(&allwinner_i2c_type_info); |
194 | +} | 711 | +} |
195 | +type_init(imx_gpcv2_register_type) | 712 | + |
713 | +type_init(allwinner_i2c_register_types) | ||
714 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
715 | index XXXXXXX..XXXXXXX 100644 | ||
716 | --- a/hw/arm/Kconfig | ||
717 | +++ b/hw/arm/Kconfig | ||
718 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
719 | select ALLWINNER_A10_CCM | ||
720 | select ALLWINNER_A10_DRAMC | ||
721 | select ALLWINNER_EMAC | ||
722 | + select ALLWINNER_I2C | ||
723 | select SERIAL | ||
724 | select UNIMP | ||
725 | |||
726 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_H3 | ||
727 | bool | ||
728 | select ALLWINNER_A10_PIT | ||
729 | select ALLWINNER_SUN8I_EMAC | ||
730 | + select ALLWINNER_I2C | ||
731 | select SERIAL | ||
732 | select ARM_TIMER | ||
733 | select ARM_GIC | ||
734 | diff --git a/hw/i2c/Kconfig b/hw/i2c/Kconfig | ||
735 | index XXXXXXX..XXXXXXX 100644 | ||
736 | --- a/hw/i2c/Kconfig | ||
737 | +++ b/hw/i2c/Kconfig | ||
738 | @@ -XXX,XX +XXX,XX @@ config MPC_I2C | ||
739 | bool | ||
740 | select I2C | ||
741 | |||
742 | +config ALLWINNER_I2C | ||
743 | + bool | ||
744 | + select I2C | ||
745 | + | ||
746 | config PCA954X | ||
747 | bool | ||
748 | select I2C | ||
749 | diff --git a/hw/i2c/meson.build b/hw/i2c/meson.build | ||
750 | index XXXXXXX..XXXXXXX 100644 | ||
751 | --- a/hw/i2c/meson.build | ||
752 | +++ b/hw/i2c/meson.build | ||
753 | @@ -XXX,XX +XXX,XX @@ i2c_ss.add(when: 'CONFIG_BITBANG_I2C', if_true: files('bitbang_i2c.c')) | ||
754 | i2c_ss.add(when: 'CONFIG_EXYNOS4', if_true: files('exynos4210_i2c.c')) | ||
755 | i2c_ss.add(when: 'CONFIG_IMX_I2C', if_true: files('imx_i2c.c')) | ||
756 | i2c_ss.add(when: 'CONFIG_MPC_I2C', if_true: files('mpc_i2c.c')) | ||
757 | +i2c_ss.add(when: 'CONFIG_ALLWINNER_I2C', if_true: files('allwinner-i2c.c')) | ||
758 | i2c_ss.add(when: 'CONFIG_NRF51_SOC', if_true: files('microbit_i2c.c')) | ||
759 | i2c_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx_smbus.c')) | ||
760 | i2c_ss.add(when: 'CONFIG_SMBUS_EEPROM', if_true: files('smbus_eeprom.c')) | ||
761 | diff --git a/hw/i2c/trace-events b/hw/i2c/trace-events | ||
762 | index XXXXXXX..XXXXXXX 100644 | ||
763 | --- a/hw/i2c/trace-events | ||
764 | +++ b/hw/i2c/trace-events | ||
765 | @@ -XXX,XX +XXX,XX @@ i2c_send_async(uint8_t address, uint8_t data) "send_async(addr:0x%02x) data:0x%0 | ||
766 | i2c_recv(uint8_t address, uint8_t data) "recv(addr:0x%02x) data:0x%02x" | ||
767 | i2c_ack(void) "" | ||
768 | |||
769 | +# allwinner_i2c.c | ||
770 | + | ||
771 | +allwinner_i2c_read(const char* reg_name, uint64_t offset, uint64_t value) "read %s [0x%" PRIx64 "]: -> 0x%" PRIx64 | ||
772 | +allwinner_i2c_write(const char* reg_name, uint64_t offset, uint64_t value) "write %s [0x%" PRIx64 "]: <- 0x%" PRIx64 | ||
773 | + | ||
774 | # aspeed_i2c.c | ||
775 | |||
776 | aspeed_i2c_bus_cmd(uint32_t cmd, const char *cmd_flags, uint32_t count, uint32_t intr_status) "handling cmd=0x%x %s count=%d intr=0x%x" | ||
196 | -- | 777 | -- |
197 | 2.16.1 | 778 | 2.34.1 |
198 | |||
199 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Add code to emulate Chipidea USB IP (used in i.MX SoCs). Tested to | 3 | This patch adds minimal support for AXP-209 PMU. |
4 | work against: | 4 | Most important is chip ID since U-Boot SPL expects version 0x1. Besides |
5 | the chip ID register, reset values for two more registers used by A10 | ||
6 | U-Boot SPL are covered. | ||
5 | 7 | ||
6 | -usb -drive if=none,id=stick,file=usb.img,format=raw -device \ | 8 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
7 | usb-storage,bus=usb-bus.0,drive=stick | 9 | Message-id: 20221226220303.14420-5-strahinja.p.jankovic@gmail.com |
8 | |||
9 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Cc: Jason Wang <jasowang@redhat.com> | ||
11 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
12 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | ||
13 | Cc: Michael S. Tsirkin <mst@redhat.com> | ||
14 | Cc: qemu-devel@nongnu.org | ||
15 | Cc: qemu-arm@nongnu.org | ||
16 | Cc: yurovsky@gmail.com | ||
17 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | --- | 12 | --- |
21 | hw/usb/Makefile.objs | 1 + | 13 | hw/misc/axp209.c | 238 +++++++++++++++++++++++++++++++++++++++++++ |
22 | include/hw/usb/chipidea.h | 16 +++++ | 14 | MAINTAINERS | 2 + |
23 | hw/usb/chipidea.c | 176 ++++++++++++++++++++++++++++++++++++++++++++++ | 15 | hw/misc/Kconfig | 4 + |
24 | 3 files changed, 193 insertions(+) | 16 | hw/misc/meson.build | 1 + |
25 | create mode 100644 include/hw/usb/chipidea.h | 17 | hw/misc/trace-events | 5 + |
26 | create mode 100644 hw/usb/chipidea.c | 18 | 5 files changed, 250 insertions(+) |
19 | create mode 100644 hw/misc/axp209.c | ||
27 | 20 | ||
28 | diff --git a/hw/usb/Makefile.objs b/hw/usb/Makefile.objs | 21 | diff --git a/hw/misc/axp209.c b/hw/misc/axp209.c |
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/hw/usb/Makefile.objs | ||
31 | +++ b/hw/usb/Makefile.objs | ||
32 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_USB_XHCI_NEC) += hcd-xhci-nec.o | ||
33 | common-obj-$(CONFIG_USB_MUSB) += hcd-musb.o | ||
34 | |||
35 | obj-$(CONFIG_TUSB6010) += tusb6010.o | ||
36 | +obj-$(CONFIG_IMX) += chipidea.o | ||
37 | |||
38 | # emulated usb devices | ||
39 | common-obj-$(CONFIG_USB) += dev-hub.o | ||
40 | diff --git a/include/hw/usb/chipidea.h b/include/hw/usb/chipidea.h | ||
41 | new file mode 100644 | 22 | new file mode 100644 |
42 | index XXXXXXX..XXXXXXX | 23 | index XXXXXXX..XXXXXXX |
43 | --- /dev/null | 24 | --- /dev/null |
44 | +++ b/include/hw/usb/chipidea.h | 25 | +++ b/hw/misc/axp209.c |
45 | @@ -XXX,XX +XXX,XX @@ | ||
46 | +#ifndef CHIPIDEA_H | ||
47 | +#define CHIPIDEA_H | ||
48 | + | ||
49 | +#include "hw/usb/hcd-ehci.h" | ||
50 | + | ||
51 | +typedef struct ChipideaState { | ||
52 | + /*< private >*/ | ||
53 | + EHCISysBusState parent_obj; | ||
54 | + | ||
55 | + MemoryRegion iomem[3]; | ||
56 | +} ChipideaState; | ||
57 | + | ||
58 | +#define TYPE_CHIPIDEA "usb-chipidea" | ||
59 | +#define CHIPIDEA(obj) OBJECT_CHECK(ChipideaState, (obj), TYPE_CHIPIDEA) | ||
60 | + | ||
61 | +#endif /* CHIPIDEA_H */ | ||
62 | diff --git a/hw/usb/chipidea.c b/hw/usb/chipidea.c | ||
63 | new file mode 100644 | ||
64 | index XXXXXXX..XXXXXXX | ||
65 | --- /dev/null | ||
66 | +++ b/hw/usb/chipidea.c | ||
67 | @@ -XXX,XX +XXX,XX @@ | 26 | @@ -XXX,XX +XXX,XX @@ |
68 | +/* | 27 | +/* |
69 | + * Copyright (c) 2018, Impinj, Inc. | 28 | + * AXP-209 PMU Emulation |
70 | + * | 29 | + * |
71 | + * Chipidea USB block emulation code | 30 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
72 | + * | 31 | + * |
73 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | 32 | + * Permission is hereby granted, free of charge, to any person obtaining a |
74 | + * | 33 | + * copy of this software and associated documentation files (the "Software"), |
75 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 34 | + * to deal in the Software without restriction, including without limitation |
76 | + * See the COPYING file in the top-level directory. | 35 | + * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
36 | + * and/or sell copies of the Software, and to permit persons to whom the | ||
37 | + * Software is furnished to do so, subject to the following conditions: | ||
38 | + * | ||
39 | + * The above copyright notice and this permission notice shall be included in | ||
40 | + * all copies or substantial portions of the Software. | ||
41 | + * | ||
42 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
43 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
44 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE | ||
45 | + * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
46 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING | ||
47 | + * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER | ||
48 | + * DEALINGS IN THE SOFTWARE. | ||
49 | + * | ||
50 | + * SPDX-License-Identifier: MIT | ||
77 | + */ | 51 | + */ |
78 | + | 52 | + |
79 | +#include "qemu/osdep.h" | 53 | +#include "qemu/osdep.h" |
80 | +#include "hw/usb/hcd-ehci.h" | ||
81 | +#include "hw/usb/chipidea.h" | ||
82 | +#include "qemu/log.h" | 54 | +#include "qemu/log.h" |
83 | + | 55 | +#include "trace.h" |
56 | +#include "hw/i2c/i2c.h" | ||
57 | +#include "migration/vmstate.h" | ||
58 | + | ||
59 | +#define TYPE_AXP209_PMU "axp209_pmu" | ||
60 | + | ||
61 | +#define AXP209(obj) \ | ||
62 | + OBJECT_CHECK(AXP209I2CState, (obj), TYPE_AXP209_PMU) | ||
63 | + | ||
64 | +/* registers */ | ||
84 | +enum { | 65 | +enum { |
85 | + CHIPIDEA_USBx_DCIVERSION = 0x000, | 66 | + REG_POWER_STATUS = 0x0u, |
86 | + CHIPIDEA_USBx_DCCPARAMS = 0x004, | 67 | + REG_OPERATING_MODE, |
87 | + CHIPIDEA_USBx_DCCPARAMS_HC = BIT(8), | 68 | + REG_OTG_VBUS_STATUS, |
69 | + REG_CHIP_VERSION, | ||
70 | + REG_DATA_CACHE_0, | ||
71 | + REG_DATA_CACHE_1, | ||
72 | + REG_DATA_CACHE_2, | ||
73 | + REG_DATA_CACHE_3, | ||
74 | + REG_DATA_CACHE_4, | ||
75 | + REG_DATA_CACHE_5, | ||
76 | + REG_DATA_CACHE_6, | ||
77 | + REG_DATA_CACHE_7, | ||
78 | + REG_DATA_CACHE_8, | ||
79 | + REG_DATA_CACHE_9, | ||
80 | + REG_DATA_CACHE_A, | ||
81 | + REG_DATA_CACHE_B, | ||
82 | + REG_POWER_OUTPUT_CTRL = 0x12u, | ||
83 | + REG_DC_DC2_OUT_V_CTRL = 0x23u, | ||
84 | + REG_DC_DC2_DVS_CTRL = 0x25u, | ||
85 | + REG_DC_DC3_OUT_V_CTRL = 0x27u, | ||
86 | + REG_LDO2_4_OUT_V_CTRL, | ||
87 | + REG_LDO3_OUT_V_CTRL, | ||
88 | + REG_VBUS_CH_MGMT = 0x30u, | ||
89 | + REG_SHUTDOWN_V_CTRL, | ||
90 | + REG_SHUTDOWN_CTRL, | ||
91 | + REG_CHARGE_CTRL_1, | ||
92 | + REG_CHARGE_CTRL_2, | ||
93 | + REG_SPARE_CHARGE_CTRL, | ||
94 | + REG_PEK_KEY_CTRL, | ||
95 | + REG_DC_DC_FREQ_SET, | ||
96 | + REG_CHR_TEMP_TH_SET, | ||
97 | + REG_CHR_HIGH_TEMP_TH_CTRL, | ||
98 | + REG_IPSOUT_WARN_L1, | ||
99 | + REG_IPSOUT_WARN_L2, | ||
100 | + REG_DISCHR_TEMP_TH_SET, | ||
101 | + REG_DISCHR_HIGH_TEMP_TH_CTRL, | ||
102 | + REG_IRQ_BANK_1_CTRL = 0x40u, | ||
103 | + REG_IRQ_BANK_2_CTRL, | ||
104 | + REG_IRQ_BANK_3_CTRL, | ||
105 | + REG_IRQ_BANK_4_CTRL, | ||
106 | + REG_IRQ_BANK_5_CTRL, | ||
107 | + REG_IRQ_BANK_1_STAT = 0x48u, | ||
108 | + REG_IRQ_BANK_2_STAT, | ||
109 | + REG_IRQ_BANK_3_STAT, | ||
110 | + REG_IRQ_BANK_4_STAT, | ||
111 | + REG_IRQ_BANK_5_STAT, | ||
112 | + REG_ADC_ACIN_V_H = 0x56u, | ||
113 | + REG_ADC_ACIN_V_L, | ||
114 | + REG_ADC_ACIN_CURR_H, | ||
115 | + REG_ADC_ACIN_CURR_L, | ||
116 | + REG_ADC_VBUS_V_H, | ||
117 | + REG_ADC_VBUS_V_L, | ||
118 | + REG_ADC_VBUS_CURR_H, | ||
119 | + REG_ADC_VBUS_CURR_L, | ||
120 | + REG_ADC_INT_TEMP_H, | ||
121 | + REG_ADC_INT_TEMP_L, | ||
122 | + REG_ADC_TEMP_SENS_V_H = 0x62u, | ||
123 | + REG_ADC_TEMP_SENS_V_L, | ||
124 | + REG_ADC_BAT_V_H = 0x78u, | ||
125 | + REG_ADC_BAT_V_L, | ||
126 | + REG_ADC_BAT_DISCHR_CURR_H, | ||
127 | + REG_ADC_BAT_DISCHR_CURR_L, | ||
128 | + REG_ADC_BAT_CHR_CURR_H, | ||
129 | + REG_ADC_BAT_CHR_CURR_L, | ||
130 | + REG_ADC_IPSOUT_V_H, | ||
131 | + REG_ADC_IPSOUT_V_L, | ||
132 | + REG_DC_DC_MOD_SEL = 0x80u, | ||
133 | + REG_ADC_EN_1, | ||
134 | + REG_ADC_EN_2, | ||
135 | + REG_ADC_SR_CTRL, | ||
136 | + REG_ADC_IN_RANGE, | ||
137 | + REG_GPIO1_ADC_IRQ_RISING_TH, | ||
138 | + REG_GPIO1_ADC_IRQ_FALLING_TH, | ||
139 | + REG_TIMER_CTRL = 0x8au, | ||
140 | + REG_VBUS_CTRL_MON_SRP, | ||
141 | + REG_OVER_TEMP_SHUTDOWN = 0x8fu, | ||
142 | + REG_GPIO0_FEAT_SET, | ||
143 | + REG_GPIO_OUT_HIGH_SET, | ||
144 | + REG_GPIO1_FEAT_SET, | ||
145 | + REG_GPIO2_FEAT_SET, | ||
146 | + REG_GPIO_SIG_STATE_SET_MON, | ||
147 | + REG_GPIO3_SET, | ||
148 | + REG_COULOMB_CNTR_CTRL = 0xb8u, | ||
149 | + REG_POWER_MEAS_RES, | ||
150 | + NR_REGS | ||
88 | +}; | 151 | +}; |
89 | + | 152 | + |
90 | +static uint64_t chipidea_read(void *opaque, hwaddr offset, | 153 | +#define AXP209_CHIP_VERSION_ID (0x01) |
91 | + unsigned size) | 154 | +#define AXP209_DC_DC2_OUT_V_CTRL_RESET (0x16) |
92 | +{ | 155 | +#define AXP209_IRQ_BANK_1_CTRL_RESET (0xd8) |
156 | + | ||
157 | +/* A simple I2C slave which returns values of ID or CNT register. */ | ||
158 | +typedef struct AXP209I2CState { | ||
159 | + /*< private >*/ | ||
160 | + I2CSlave i2c; | ||
161 | + /*< public >*/ | ||
162 | + uint8_t regs[NR_REGS]; /* peripheral registers */ | ||
163 | + uint8_t ptr; /* current register index */ | ||
164 | + uint8_t count; /* counter used for tx/rx */ | ||
165 | +} AXP209I2CState; | ||
166 | + | ||
167 | +/* Reset all counters and load ID register */ | ||
168 | +static void axp209_reset_enter(Object *obj, ResetType type) | ||
169 | +{ | ||
170 | + AXP209I2CState *s = AXP209(obj); | ||
171 | + | ||
172 | + memset(s->regs, 0, NR_REGS); | ||
173 | + s->ptr = 0; | ||
174 | + s->count = 0; | ||
175 | + s->regs[REG_CHIP_VERSION] = AXP209_CHIP_VERSION_ID; | ||
176 | + s->regs[REG_DC_DC2_OUT_V_CTRL] = AXP209_DC_DC2_OUT_V_CTRL_RESET; | ||
177 | + s->regs[REG_IRQ_BANK_1_CTRL] = AXP209_IRQ_BANK_1_CTRL_RESET; | ||
178 | +} | ||
179 | + | ||
180 | +/* Handle events from master. */ | ||
181 | +static int axp209_event(I2CSlave *i2c, enum i2c_event event) | ||
182 | +{ | ||
183 | + AXP209I2CState *s = AXP209(i2c); | ||
184 | + | ||
185 | + s->count = 0; | ||
186 | + | ||
93 | + return 0; | 187 | + return 0; |
94 | +} | 188 | +} |
95 | + | 189 | + |
96 | +static void chipidea_write(void *opaque, hwaddr offset, | 190 | +/* Called when master requests read */ |
97 | + uint64_t value, unsigned size) | 191 | +static uint8_t axp209_rx(I2CSlave *i2c) |
98 | +{ | 192 | +{ |
99 | +} | 193 | + AXP209I2CState *s = AXP209(i2c); |
100 | + | 194 | + uint8_t ret = 0xff; |
101 | +static const struct MemoryRegionOps chipidea_ops = { | 195 | + |
102 | + .read = chipidea_read, | 196 | + if (s->ptr < NR_REGS) { |
103 | + .write = chipidea_write, | 197 | + ret = s->regs[s->ptr++]; |
104 | + .endianness = DEVICE_NATIVE_ENDIAN, | 198 | + } |
105 | + .impl = { | 199 | + |
106 | + /* | 200 | + trace_axp209_rx(s->ptr - 1, ret); |
107 | + * Our device would not work correctly if the guest was doing | 201 | + |
108 | + * unaligned access. This might not be a limitation on the | 202 | + return ret; |
109 | + * real device but in practice there is no reason for a guest | 203 | +} |
110 | + * to access this device unaligned. | 204 | + |
111 | + */ | 205 | +/* |
112 | + .min_access_size = 4, | 206 | + * Called when master sends write. |
113 | + .max_access_size = 4, | 207 | + * Update ptr with byte 0, then perform write with second byte. |
114 | + .unaligned = false, | 208 | + */ |
115 | + }, | 209 | +static int axp209_tx(I2CSlave *i2c, uint8_t data) |
210 | +{ | ||
211 | + AXP209I2CState *s = AXP209(i2c); | ||
212 | + | ||
213 | + if (s->count == 0) { | ||
214 | + /* Store register address */ | ||
215 | + s->ptr = data; | ||
216 | + s->count++; | ||
217 | + trace_axp209_select(data); | ||
218 | + } else { | ||
219 | + trace_axp209_tx(s->ptr, data); | ||
220 | + if (s->ptr == REG_DC_DC2_OUT_V_CTRL) { | ||
221 | + s->regs[s->ptr++] = data; | ||
222 | + } | ||
223 | + } | ||
224 | + | ||
225 | + return 0; | ||
226 | +} | ||
227 | + | ||
228 | +static const VMStateDescription vmstate_axp209 = { | ||
229 | + .name = TYPE_AXP209_PMU, | ||
230 | + .version_id = 1, | ||
231 | + .fields = (VMStateField[]) { | ||
232 | + VMSTATE_UINT8_ARRAY(regs, AXP209I2CState, NR_REGS), | ||
233 | + VMSTATE_UINT8(count, AXP209I2CState), | ||
234 | + VMSTATE_UINT8(ptr, AXP209I2CState), | ||
235 | + VMSTATE_END_OF_LIST() | ||
236 | + } | ||
116 | +}; | 237 | +}; |
117 | + | 238 | + |
118 | +static uint64_t chipidea_dc_read(void *opaque, hwaddr offset, | 239 | +static void axp209_class_init(ObjectClass *oc, void *data) |
119 | + unsigned size) | 240 | +{ |
120 | +{ | 241 | + DeviceClass *dc = DEVICE_CLASS(oc); |
121 | + switch (offset) { | 242 | + I2CSlaveClass *isc = I2C_SLAVE_CLASS(oc); |
122 | + case CHIPIDEA_USBx_DCIVERSION: | 243 | + ResettableClass *rc = RESETTABLE_CLASS(oc); |
123 | + return 0x1; | 244 | + |
124 | + case CHIPIDEA_USBx_DCCPARAMS: | 245 | + rc->phases.enter = axp209_reset_enter; |
125 | + /* | 246 | + dc->vmsd = &vmstate_axp209; |
126 | + * Real hardware (at least i.MX7) will also report the | 247 | + isc->event = axp209_event; |
127 | + * controller as "Device Capable" (and 8 supported endpoints), | 248 | + isc->recv = axp209_rx; |
128 | + * but there doesn't seem to be much point in doing so, since | 249 | + isc->send = axp209_tx; |
129 | + * we don't emulate that part. | 250 | +} |
130 | + */ | 251 | + |
131 | + return CHIPIDEA_USBx_DCCPARAMS_HC; | 252 | +static const TypeInfo axp209_info = { |
132 | + } | 253 | + .name = TYPE_AXP209_PMU, |
133 | + | 254 | + .parent = TYPE_I2C_SLAVE, |
134 | + return 0; | 255 | + .instance_size = sizeof(AXP209I2CState), |
135 | +} | 256 | + .class_init = axp209_class_init |
136 | + | ||
137 | +static void chipidea_dc_write(void *opaque, hwaddr offset, | ||
138 | + uint64_t value, unsigned size) | ||
139 | +{ | ||
140 | +} | ||
141 | + | ||
142 | +static const struct MemoryRegionOps chipidea_dc_ops = { | ||
143 | + .read = chipidea_dc_read, | ||
144 | + .write = chipidea_dc_write, | ||
145 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
146 | + .impl = { | ||
147 | + /* | ||
148 | + * Our device would not work correctly if the guest was doing | ||
149 | + * unaligned access. This might not be a limitation on the real | ||
150 | + * device but in practice there is no reason for a guest to access | ||
151 | + * this device unaligned. | ||
152 | + */ | ||
153 | + .min_access_size = 4, | ||
154 | + .max_access_size = 4, | ||
155 | + .unaligned = false, | ||
156 | + }, | ||
157 | +}; | 257 | +}; |
158 | + | 258 | + |
159 | +static void chipidea_init(Object *obj) | 259 | +static void axp209_register_devices(void) |
160 | +{ | 260 | +{ |
161 | + EHCIState *ehci = &SYS_BUS_EHCI(obj)->ehci; | 261 | + type_register_static(&axp209_info); |
162 | + ChipideaState *ci = CHIPIDEA(obj); | 262 | +} |
163 | + int i; | 263 | + |
164 | + | 264 | +type_init(axp209_register_devices); |
165 | + for (i = 0; i < ARRAY_SIZE(ci->iomem); i++) { | 265 | diff --git a/MAINTAINERS b/MAINTAINERS |
166 | + const struct { | 266 | index XXXXXXX..XXXXXXX 100644 |
167 | + const char *name; | 267 | --- a/MAINTAINERS |
168 | + hwaddr offset; | 268 | +++ b/MAINTAINERS |
169 | + uint64_t size; | 269 | @@ -XXX,XX +XXX,XX @@ ARM Machines |
170 | + const struct MemoryRegionOps *ops; | 270 | Allwinner-a10 |
171 | + } regions[ARRAY_SIZE(ci->iomem)] = { | 271 | M: Beniamino Galvani <b.galvani@gmail.com> |
172 | + /* | 272 | M: Peter Maydell <peter.maydell@linaro.org> |
173 | + * Registers located between offsets 0x000 and 0xFC | 273 | +R: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
174 | + */ | 274 | L: qemu-arm@nongnu.org |
175 | + { | 275 | S: Odd Fixes |
176 | + .name = TYPE_CHIPIDEA ".misc", | 276 | F: hw/*/allwinner* |
177 | + .offset = 0x000, | 277 | F: include/hw/*/allwinner* |
178 | + .size = 0x100, | 278 | F: hw/arm/cubieboard.c |
179 | + .ops = &chipidea_ops, | 279 | F: docs/system/arm/cubieboard.rst |
180 | + }, | 280 | +F: hw/misc/axp209.c |
181 | + /* | 281 | |
182 | + * Registers located between offsets 0x1A4 and 0x1DC | 282 | Allwinner-h3 |
183 | + */ | 283 | M: Niek Linnenbank <nieklinnenbank@gmail.com> |
184 | + { | 284 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig |
185 | + .name = TYPE_CHIPIDEA ".endpoints", | 285 | index XXXXXXX..XXXXXXX 100644 |
186 | + .offset = 0x1A4, | 286 | --- a/hw/misc/Kconfig |
187 | + .size = 0x1DC - 0x1A4 + 4, | 287 | +++ b/hw/misc/Kconfig |
188 | + .ops = &chipidea_ops, | 288 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10_CCM |
189 | + }, | 289 | config ALLWINNER_A10_DRAMC |
190 | + /* | 290 | bool |
191 | + * USB_x_DCIVERSION and USB_x_DCCPARAMS | 291 | |
192 | + */ | 292 | +config AXP209_PMU |
193 | + { | 293 | + bool |
194 | + .name = TYPE_CHIPIDEA ".dc", | 294 | + depends on I2C |
195 | + .offset = 0x120, | 295 | + |
196 | + .size = 8, | 296 | source macio/Kconfig |
197 | + .ops = &chipidea_dc_ops, | 297 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build |
198 | + }, | 298 | index XXXXXXX..XXXXXXX 100644 |
199 | + }; | 299 | --- a/hw/misc/meson.build |
200 | + | 300 | +++ b/hw/misc/meson.build |
201 | + memory_region_init_io(&ci->iomem[i], | 301 | @@ -XXX,XX +XXX,XX @@ specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c' |
202 | + obj, | 302 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c')) |
203 | + regions[i].ops, | 303 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-sysctrl.c')) |
204 | + ci, | 304 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-sid.c')) |
205 | + regions[i].name, | 305 | +softmmu_ss.add(when: 'CONFIG_AXP209_PMU', if_true: files('axp209.c')) |
206 | + regions[i].size); | 306 | softmmu_ss.add(when: 'CONFIG_REALVIEW', if_true: files('arm_sysctl.c')) |
207 | + | 307 | softmmu_ss.add(when: 'CONFIG_NSERIES', if_true: files('cbus.c')) |
208 | + memory_region_add_subregion(&ehci->mem, | 308 | softmmu_ss.add(when: 'CONFIG_ECCMEMCTL', if_true: files('eccmemctl.c')) |
209 | + regions[i].offset, | 309 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events |
210 | + &ci->iomem[i]); | 310 | index XXXXXXX..XXXXXXX 100644 |
211 | + } | 311 | --- a/hw/misc/trace-events |
212 | +} | 312 | +++ b/hw/misc/trace-events |
213 | + | 313 | @@ -XXX,XX +XXX,XX @@ allwinner_sid_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" |
214 | +static void chipidea_class_init(ObjectClass *klass, void *data) | 314 | avr_power_read(uint8_t value) "power_reduc read value:%u" |
215 | +{ | 315 | avr_power_write(uint8_t value) "power_reduc write value:%u" |
216 | + DeviceClass *dc = DEVICE_CLASS(klass); | 316 | |
217 | + SysBusEHCIClass *sec = SYS_BUS_EHCI_CLASS(klass); | 317 | +# axp209.c |
218 | + | 318 | +axp209_rx(uint8_t reg, uint8_t data) "Read reg 0x%" PRIx8 " : 0x%" PRIx8 |
219 | + /* | 319 | +axp209_select(uint8_t reg) "Accessing reg 0x%" PRIx8 |
220 | + * Offsets used were taken from i.MX7Dual Applications Processor | 320 | +axp209_tx(uint8_t reg, uint8_t data) "Write reg 0x%" PRIx8 " : 0x%" PRIx8 |
221 | + * Reference Manual, Rev 0.1, p. 3177, Table 11-59 | 321 | + |
222 | + */ | 322 | # eccmemctl.c |
223 | + sec->capsbase = 0x100; | 323 | ecc_mem_writel_mer(uint32_t val) "Write memory enable 0x%08x" |
224 | + sec->opregbase = 0x140; | 324 | ecc_mem_writel_mdr(uint32_t val) "Write memory delay 0x%08x" |
225 | + sec->portnr = 1; | ||
226 | + | ||
227 | + set_bit(DEVICE_CATEGORY_USB, dc->categories); | ||
228 | + dc->desc = "Chipidea USB Module"; | ||
229 | +} | ||
230 | + | ||
231 | +static const TypeInfo chipidea_info = { | ||
232 | + .name = TYPE_CHIPIDEA, | ||
233 | + .parent = TYPE_SYS_BUS_EHCI, | ||
234 | + .instance_size = sizeof(ChipideaState), | ||
235 | + .instance_init = chipidea_init, | ||
236 | + .class_init = chipidea_class_init, | ||
237 | +}; | ||
238 | + | ||
239 | +static void chipidea_register_type(void) | ||
240 | +{ | ||
241 | + type_register_static(&chipidea_info); | ||
242 | +} | ||
243 | +type_init(chipidea_register_type) | ||
244 | -- | 325 | -- |
245 | 2.16.1 | 326 | 2.34.1 |
246 | |||
247 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | ||
1 | 2 | ||
3 | SPL Boot for Cubieboard expects AXP209 connected to I2C0 bus. | ||
4 | |||
5 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
6 | |||
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Message-id: 20221226220303.14420-6-strahinja.p.jankovic@gmail.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | hw/arm/cubieboard.c | 6 ++++++ | ||
12 | hw/arm/Kconfig | 1 + | ||
13 | 2 files changed, 7 insertions(+) | ||
14 | |||
15 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/cubieboard.c | ||
18 | +++ b/hw/arm/cubieboard.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | #include "hw/boards.h" | ||
21 | #include "hw/qdev-properties.h" | ||
22 | #include "hw/arm/allwinner-a10.h" | ||
23 | +#include "hw/i2c/i2c.h" | ||
24 | |||
25 | static struct arm_boot_info cubieboard_binfo = { | ||
26 | .loader_start = AW_A10_SDRAM_BASE, | ||
27 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | ||
28 | BlockBackend *blk; | ||
29 | BusState *bus; | ||
30 | DeviceState *carddev; | ||
31 | + I2CBus *i2c; | ||
32 | |||
33 | /* BIOS is not supported by this board */ | ||
34 | if (machine->firmware) { | ||
35 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | ||
36 | exit(1); | ||
37 | } | ||
38 | |||
39 | + /* Connect AXP 209 */ | ||
40 | + i2c = I2C_BUS(qdev_get_child_bus(DEVICE(&a10->i2c0), "i2c")); | ||
41 | + i2c_slave_create_simple(i2c, "axp209_pmu", 0x34); | ||
42 | + | ||
43 | /* Retrieve SD bus */ | ||
44 | di = drive_get(IF_SD, 0, 0); | ||
45 | blk = di ? blk_by_legacy_dinfo(di) : NULL; | ||
46 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/hw/arm/Kconfig | ||
49 | +++ b/hw/arm/Kconfig | ||
50 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
51 | select ALLWINNER_A10_DRAMC | ||
52 | select ALLWINNER_EMAC | ||
53 | select ALLWINNER_I2C | ||
54 | + select AXP209_PMU | ||
55 | select SERIAL | ||
56 | select UNIMP | ||
57 | |||
58 | -- | ||
59 | 2.34.1 | ||
60 | |||
61 | diff view generated by jsdifflib |
1 | From: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | This implements emulation of the new SHA-512 instructions that have | 3 | This patch enables copying of SPL from MMC if `-kernel` parameter is not |
4 | been added as an optional extensions to the ARMv8 Crypto Extensions | 4 | passed when starting QEMU. SPL is copied to SRAM_A. |
5 | in ARM v8.2. | ||
6 | 5 | ||
7 | Signed-off-by: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 6 | The approach is reused from Allwinner H3 implementation. |
8 | Message-id: 20180207111729.15737-2-ard.biesheuvel@linaro.org | 7 | |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Tested with Armbian and custom Yocto image. |
9 | |||
10 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
11 | |||
12 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
13 | Message-id: 20221226220303.14420-7-strahinja.p.jankovic@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 15 | --- |
12 | target/arm/cpu.h | 1 + | 16 | include/hw/arm/allwinner-a10.h | 21 +++++++++++++++++++++ |
13 | target/arm/helper.h | 5 +++ | 17 | hw/arm/allwinner-a10.c | 18 ++++++++++++++++++ |
14 | target/arm/crypto_helper.c | 90 ++++++++++++++++++++++++++++++++++++- | 18 | hw/arm/cubieboard.c | 5 +++++ |
15 | target/arm/translate-a64.c | 110 +++++++++++++++++++++++++++++++++++++++++++++ | 19 | 3 files changed, 44 insertions(+) |
16 | 4 files changed, 205 insertions(+), 1 deletion(-) | ||
17 | 20 | ||
18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 21 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h |
19 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/cpu.h | 23 | --- a/include/hw/arm/allwinner-a10.h |
21 | +++ b/target/arm/cpu.h | 24 | +++ b/include/hw/arm/allwinner-a10.h |
22 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | 25 | @@ -XXX,XX +XXX,XX @@ |
23 | ARM_FEATURE_M_SECURITY, /* M profile Security Extension */ | 26 | #include "hw/misc/allwinner-a10-ccm.h" |
24 | ARM_FEATURE_JAZELLE, /* has (trivial) Jazelle implementation */ | 27 | #include "hw/misc/allwinner-a10-dramc.h" |
25 | ARM_FEATURE_SVE, /* has Scalable Vector Extension */ | 28 | #include "hw/i2c/allwinner-i2c.h" |
26 | + ARM_FEATURE_V8_SHA512, /* implements SHA512 part of v8 Crypto Extensions */ | 29 | +#include "sysemu/block-backend.h" |
30 | |||
31 | #include "target/arm/cpu.h" | ||
32 | #include "qom/object.h" | ||
33 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { | ||
34 | OHCISysBusState ohci[AW_A10_NUM_USB]; | ||
27 | }; | 35 | }; |
28 | 36 | ||
29 | static inline int arm_feature(CPUARMState *env, int feature) | 37 | +/** |
30 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 38 | + * Emulate Boot ROM firmware setup functionality. |
39 | + * | ||
40 | + * A real Allwinner A10 SoC contains a Boot ROM | ||
41 | + * which is the first code that runs right after | ||
42 | + * the SoC is powered on. The Boot ROM is responsible | ||
43 | + * for loading user code (e.g. a bootloader) from any | ||
44 | + * of the supported external devices and writing the | ||
45 | + * downloaded code to internal SRAM. After loading the SoC | ||
46 | + * begins executing the code written to SRAM. | ||
47 | + * | ||
48 | + * This function emulates the Boot ROM by copying 32 KiB | ||
49 | + * of data at offset 8 KiB from the given block device and writes it to | ||
50 | + * the start of the first internal SRAM memory. | ||
51 | + * | ||
52 | + * @s: Allwinner A10 state object pointer | ||
53 | + * @blk: Block backend device object pointer | ||
54 | + */ | ||
55 | +void allwinner_a10_bootrom_setup(AwA10State *s, BlockBackend *blk); | ||
56 | + | ||
57 | #endif | ||
58 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | 59 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/target/arm/helper.h | 60 | --- a/hw/arm/allwinner-a10.c |
33 | +++ b/target/arm/helper.h | 61 | +++ b/hw/arm/allwinner-a10.c |
34 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(crypto_sha256h2, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | 62 | @@ -XXX,XX +XXX,XX @@ |
35 | DEF_HELPER_FLAGS_2(crypto_sha256su0, TCG_CALL_NO_RWG, void, ptr, ptr) | 63 | #include "sysemu/sysemu.h" |
36 | DEF_HELPER_FLAGS_3(crypto_sha256su1, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | 64 | #include "hw/boards.h" |
37 | 65 | #include "hw/usb/hcd-ohci.h" | |
38 | +DEF_HELPER_FLAGS_3(crypto_sha512h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | 66 | +#include "hw/loader.h" |
39 | +DEF_HELPER_FLAGS_3(crypto_sha512h2, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | 67 | |
40 | +DEF_HELPER_FLAGS_2(crypto_sha512su0, TCG_CALL_NO_RWG, void, ptr, ptr) | 68 | +#define AW_A10_SRAM_A_BASE 0x00000000 |
41 | +DEF_HELPER_FLAGS_3(crypto_sha512su1, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | 69 | #define AW_A10_DRAMC_BASE 0x01c01000 |
70 | #define AW_A10_MMC0_BASE 0x01c0f000 | ||
71 | #define AW_A10_CCM_BASE 0x01c20000 | ||
72 | @@ -XXX,XX +XXX,XX @@ | ||
73 | #define AW_A10_RTC_BASE 0x01c20d00 | ||
74 | #define AW_A10_I2C0_BASE 0x01c2ac00 | ||
75 | |||
76 | +void allwinner_a10_bootrom_setup(AwA10State *s, BlockBackend *blk) | ||
77 | +{ | ||
78 | + const int64_t rom_size = 32 * KiB; | ||
79 | + g_autofree uint8_t *buffer = g_new0(uint8_t, rom_size); | ||
42 | + | 80 | + |
43 | DEF_HELPER_FLAGS_3(crc32, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32) | 81 | + if (blk_pread(blk, 8 * KiB, rom_size, buffer, 0) < 0) { |
44 | DEF_HELPER_FLAGS_3(crc32c, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32) | 82 | + error_setg(&error_fatal, "%s: failed to read BlockBackend data", |
45 | DEF_HELPER_2(dc_zva, void, env, i64) | 83 | + __func__); |
46 | diff --git a/target/arm/crypto_helper.c b/target/arm/crypto_helper.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/target/arm/crypto_helper.c | ||
49 | +++ b/target/arm/crypto_helper.c | ||
50 | @@ -XXX,XX +XXX,XX @@ | ||
51 | /* | ||
52 | * crypto_helper.c - emulate v8 Crypto Extensions instructions | ||
53 | * | ||
54 | - * Copyright (C) 2013 - 2014 Linaro Ltd <ard.biesheuvel@linaro.org> | ||
55 | + * Copyright (C) 2013 - 2018 Linaro Ltd <ard.biesheuvel@linaro.org> | ||
56 | * | ||
57 | * This library is free software; you can redistribute it and/or | ||
58 | * modify it under the terms of the GNU Lesser General Public | ||
59 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sha256su1)(void *vd, void *vn, void *vm) | ||
60 | rd[0] = d.l[0]; | ||
61 | rd[1] = d.l[1]; | ||
62 | } | ||
63 | + | ||
64 | +/* | ||
65 | + * The SHA-512 logical functions (same as above but using 64-bit operands) | ||
66 | + */ | ||
67 | + | ||
68 | +static uint64_t cho512(uint64_t x, uint64_t y, uint64_t z) | ||
69 | +{ | ||
70 | + return (x & (y ^ z)) ^ z; | ||
71 | +} | ||
72 | + | ||
73 | +static uint64_t maj512(uint64_t x, uint64_t y, uint64_t z) | ||
74 | +{ | ||
75 | + return (x & y) | ((x | y) & z); | ||
76 | +} | ||
77 | + | ||
78 | +static uint64_t S0_512(uint64_t x) | ||
79 | +{ | ||
80 | + return ror64(x, 28) ^ ror64(x, 34) ^ ror64(x, 39); | ||
81 | +} | ||
82 | + | ||
83 | +static uint64_t S1_512(uint64_t x) | ||
84 | +{ | ||
85 | + return ror64(x, 14) ^ ror64(x, 18) ^ ror64(x, 41); | ||
86 | +} | ||
87 | + | ||
88 | +static uint64_t s0_512(uint64_t x) | ||
89 | +{ | ||
90 | + return ror64(x, 1) ^ ror64(x, 8) ^ (x >> 7); | ||
91 | +} | ||
92 | + | ||
93 | +static uint64_t s1_512(uint64_t x) | ||
94 | +{ | ||
95 | + return ror64(x, 19) ^ ror64(x, 61) ^ (x >> 6); | ||
96 | +} | ||
97 | + | ||
98 | +void HELPER(crypto_sha512h)(void *vd, void *vn, void *vm) | ||
99 | +{ | ||
100 | + uint64_t *rd = vd; | ||
101 | + uint64_t *rn = vn; | ||
102 | + uint64_t *rm = vm; | ||
103 | + uint64_t d0 = rd[0]; | ||
104 | + uint64_t d1 = rd[1]; | ||
105 | + | ||
106 | + d1 += S1_512(rm[1]) + cho512(rm[1], rn[0], rn[1]); | ||
107 | + d0 += S1_512(d1 + rm[0]) + cho512(d1 + rm[0], rm[1], rn[0]); | ||
108 | + | ||
109 | + rd[0] = d0; | ||
110 | + rd[1] = d1; | ||
111 | +} | ||
112 | + | ||
113 | +void HELPER(crypto_sha512h2)(void *vd, void *vn, void *vm) | ||
114 | +{ | ||
115 | + uint64_t *rd = vd; | ||
116 | + uint64_t *rn = vn; | ||
117 | + uint64_t *rm = vm; | ||
118 | + uint64_t d0 = rd[0]; | ||
119 | + uint64_t d1 = rd[1]; | ||
120 | + | ||
121 | + d1 += S0_512(rm[0]) + maj512(rn[0], rm[1], rm[0]); | ||
122 | + d0 += S0_512(d1) + maj512(d1, rm[0], rm[1]); | ||
123 | + | ||
124 | + rd[0] = d0; | ||
125 | + rd[1] = d1; | ||
126 | +} | ||
127 | + | ||
128 | +void HELPER(crypto_sha512su0)(void *vd, void *vn) | ||
129 | +{ | ||
130 | + uint64_t *rd = vd; | ||
131 | + uint64_t *rn = vn; | ||
132 | + uint64_t d0 = rd[0]; | ||
133 | + uint64_t d1 = rd[1]; | ||
134 | + | ||
135 | + d0 += s0_512(rd[1]); | ||
136 | + d1 += s0_512(rn[0]); | ||
137 | + | ||
138 | + rd[0] = d0; | ||
139 | + rd[1] = d1; | ||
140 | +} | ||
141 | + | ||
142 | +void HELPER(crypto_sha512su1)(void *vd, void *vn, void *vm) | ||
143 | +{ | ||
144 | + uint64_t *rd = vd; | ||
145 | + uint64_t *rn = vn; | ||
146 | + uint64_t *rm = vm; | ||
147 | + | ||
148 | + rd[0] += s1_512(rn[0]) + rm[0]; | ||
149 | + rd[1] += s1_512(rn[1]) + rm[1]; | ||
150 | +} | ||
151 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
152 | index XXXXXXX..XXXXXXX 100644 | ||
153 | --- a/target/arm/translate-a64.c | ||
154 | +++ b/target/arm/translate-a64.c | ||
155 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_two_reg_sha(DisasContext *s, uint32_t insn) | ||
156 | tcg_temp_free_ptr(tcg_rn_ptr); | ||
157 | } | ||
158 | |||
159 | +/* Crypto three-reg SHA512 | ||
160 | + * 31 21 20 16 15 14 13 12 11 10 9 5 4 0 | ||
161 | + * +-----------------------+------+---+---+-----+--------+------+------+ | ||
162 | + * | 1 1 0 0 1 1 1 0 0 1 1 | Rm | 1 | O | 0 0 | opcode | Rn | Rd | | ||
163 | + * +-----------------------+------+---+---+-----+--------+------+------+ | ||
164 | + */ | ||
165 | +static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn) | ||
166 | +{ | ||
167 | + int opcode = extract32(insn, 10, 2); | ||
168 | + int o = extract32(insn, 14, 1); | ||
169 | + int rm = extract32(insn, 16, 5); | ||
170 | + int rn = extract32(insn, 5, 5); | ||
171 | + int rd = extract32(insn, 0, 5); | ||
172 | + int feature; | ||
173 | + CryptoThreeOpFn *genfn; | ||
174 | + | ||
175 | + if (o == 0) { | ||
176 | + switch (opcode) { | ||
177 | + case 0: /* SHA512H */ | ||
178 | + feature = ARM_FEATURE_V8_SHA512; | ||
179 | + genfn = gen_helper_crypto_sha512h; | ||
180 | + break; | ||
181 | + case 1: /* SHA512H2 */ | ||
182 | + feature = ARM_FEATURE_V8_SHA512; | ||
183 | + genfn = gen_helper_crypto_sha512h2; | ||
184 | + break; | ||
185 | + case 2: /* SHA512SU1 */ | ||
186 | + feature = ARM_FEATURE_V8_SHA512; | ||
187 | + genfn = gen_helper_crypto_sha512su1; | ||
188 | + break; | ||
189 | + default: | ||
190 | + unallocated_encoding(s); | ||
191 | + return; | ||
192 | + } | ||
193 | + } else { | ||
194 | + unallocated_encoding(s); | ||
195 | + return; | 84 | + return; |
196 | + } | 85 | + } |
197 | + | 86 | + |
198 | + if (!arm_dc_feature(s, feature)) { | 87 | + rom_add_blob("allwinner-a10.bootrom", buffer, rom_size, |
199 | + unallocated_encoding(s); | 88 | + rom_size, AW_A10_SRAM_A_BASE, |
200 | + return; | 89 | + NULL, NULL, NULL, NULL, false); |
201 | + } | ||
202 | + | ||
203 | + if (!fp_access_check(s)) { | ||
204 | + return; | ||
205 | + } | ||
206 | + | ||
207 | + if (genfn) { | ||
208 | + TCGv_ptr tcg_rd_ptr, tcg_rn_ptr, tcg_rm_ptr; | ||
209 | + | ||
210 | + tcg_rd_ptr = vec_full_reg_ptr(s, rd); | ||
211 | + tcg_rn_ptr = vec_full_reg_ptr(s, rn); | ||
212 | + tcg_rm_ptr = vec_full_reg_ptr(s, rm); | ||
213 | + | ||
214 | + genfn(tcg_rd_ptr, tcg_rn_ptr, tcg_rm_ptr); | ||
215 | + | ||
216 | + tcg_temp_free_ptr(tcg_rd_ptr); | ||
217 | + tcg_temp_free_ptr(tcg_rn_ptr); | ||
218 | + tcg_temp_free_ptr(tcg_rm_ptr); | ||
219 | + } else { | ||
220 | + g_assert_not_reached(); | ||
221 | + } | ||
222 | +} | 90 | +} |
223 | + | 91 | + |
224 | +/* Crypto two-reg SHA512 | 92 | static void aw_a10_init(Object *obj) |
225 | + * 31 12 11 10 9 5 4 0 | 93 | { |
226 | + * +-----------------------------------------+--------+------+------+ | 94 | AwA10State *s = AW_A10(obj); |
227 | + * | 1 1 0 0 1 1 1 0 1 1 0 0 0 0 0 0 1 0 0 0 | opcode | Rn | Rd | | 95 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c |
228 | + * +-----------------------------------------+--------+------+------+ | 96 | index XXXXXXX..XXXXXXX 100644 |
229 | + */ | 97 | --- a/hw/arm/cubieboard.c |
230 | +static void disas_crypto_two_reg_sha512(DisasContext *s, uint32_t insn) | 98 | +++ b/hw/arm/cubieboard.c |
231 | +{ | 99 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) |
232 | + int opcode = extract32(insn, 10, 2); | 100 | memory_region_add_subregion(get_system_memory(), AW_A10_SDRAM_BASE, |
233 | + int rn = extract32(insn, 5, 5); | 101 | machine->ram); |
234 | + int rd = extract32(insn, 0, 5); | 102 | |
235 | + TCGv_ptr tcg_rd_ptr, tcg_rn_ptr; | 103 | + /* Load target kernel or start using BootROM */ |
236 | + int feature; | 104 | + if (!machine->kernel_filename && blk && blk_is_available(blk)) { |
237 | + CryptoTwoOpFn *genfn; | 105 | + /* Use Boot ROM to copy data from SD card to SRAM */ |
238 | + | 106 | + allwinner_a10_bootrom_setup(a10, blk); |
239 | + switch (opcode) { | ||
240 | + case 0: /* SHA512SU0 */ | ||
241 | + feature = ARM_FEATURE_V8_SHA512; | ||
242 | + genfn = gen_helper_crypto_sha512su0; | ||
243 | + break; | ||
244 | + default: | ||
245 | + unallocated_encoding(s); | ||
246 | + return; | ||
247 | + } | 107 | + } |
248 | + | 108 | /* TODO create and connect IDE devices for ide_drive_get() */ |
249 | + if (!arm_dc_feature(s, feature)) { | 109 | |
250 | + unallocated_encoding(s); | 110 | cubieboard_binfo.ram_size = machine->ram_size; |
251 | + return; | ||
252 | + } | ||
253 | + | ||
254 | + if (!fp_access_check(s)) { | ||
255 | + return; | ||
256 | + } | ||
257 | + | ||
258 | + tcg_rd_ptr = vec_full_reg_ptr(s, rd); | ||
259 | + tcg_rn_ptr = vec_full_reg_ptr(s, rn); | ||
260 | + | ||
261 | + genfn(tcg_rd_ptr, tcg_rn_ptr); | ||
262 | + | ||
263 | + tcg_temp_free_ptr(tcg_rd_ptr); | ||
264 | + tcg_temp_free_ptr(tcg_rn_ptr); | ||
265 | +} | ||
266 | + | ||
267 | /* C3.6 Data processing - SIMD, inc Crypto | ||
268 | * | ||
269 | * As the decode gets a little complex we are using a table based | ||
270 | @@ -XXX,XX +XXX,XX @@ static const AArch64DecodeTable data_proc_simd[] = { | ||
271 | { 0x4e280800, 0xff3e0c00, disas_crypto_aes }, | ||
272 | { 0x5e000000, 0xff208c00, disas_crypto_three_reg_sha }, | ||
273 | { 0x5e280800, 0xff3e0c00, disas_crypto_two_reg_sha }, | ||
274 | + { 0xce608000, 0xffe0b000, disas_crypto_three_reg_sha512 }, | ||
275 | + { 0xcec08000, 0xfffff000, disas_crypto_two_reg_sha512 }, | ||
276 | { 0x00000000, 0x00000000, NULL } | ||
277 | }; | ||
278 | |||
279 | -- | 111 | -- |
280 | 2.16.1 | 112 | 2.34.1 |
281 | |||
282 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | ||
1 | 2 | ||
3 | Cubieboard now can boot directly from SD card, without the need to pass | ||
4 | `-kernel` parameter. Update Avocado tests to cover this functionality. | ||
5 | |||
6 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
7 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
8 | Tested-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
9 | Message-id: 20221226220303.14420-8-strahinja.p.jankovic@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | tests/avocado/boot_linux_console.py | 47 +++++++++++++++++++++++++++++ | ||
13 | 1 file changed, 47 insertions(+) | ||
14 | |||
15 | diff --git a/tests/avocado/boot_linux_console.py b/tests/avocado/boot_linux_console.py | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/tests/avocado/boot_linux_console.py | ||
18 | +++ b/tests/avocado/boot_linux_console.py | ||
19 | @@ -XXX,XX +XXX,XX @@ def test_arm_cubieboard_sata(self): | ||
20 | 'sda') | ||
21 | # cubieboard's reboot is not functioning; omit reboot test. | ||
22 | |||
23 | + @skipUnless(os.getenv('AVOCADO_ALLOW_LARGE_STORAGE'), 'storage limited') | ||
24 | + def test_arm_cubieboard_openwrt_22_03_2(self): | ||
25 | + """ | ||
26 | + :avocado: tags=arch:arm | ||
27 | + :avocado: tags=machine:cubieboard | ||
28 | + :avocado: tags=device:sd | ||
29 | + """ | ||
30 | + | ||
31 | + # This test download a 7.5 MiB compressed image and expand it | ||
32 | + # to 126 MiB. | ||
33 | + image_url = ('https://downloads.openwrt.org/releases/22.03.2/targets/' | ||
34 | + 'sunxi/cortexa8/openwrt-22.03.2-sunxi-cortexa8-' | ||
35 | + 'cubietech_a10-cubieboard-ext4-sdcard.img.gz') | ||
36 | + image_hash = ('94b5ecbfbc0b3b56276e5146b899eafa' | ||
37 | + '2ac5dc2d08733d6705af9f144f39f554') | ||
38 | + image_path_gz = self.fetch_asset(image_url, asset_hash=image_hash, | ||
39 | + algorithm='sha256') | ||
40 | + image_path = archive.extract(image_path_gz, self.workdir) | ||
41 | + image_pow2ceil_expand(image_path) | ||
42 | + | ||
43 | + self.vm.set_console() | ||
44 | + self.vm.add_args('-drive', 'file=' + image_path + ',if=sd,format=raw', | ||
45 | + '-nic', 'user', | ||
46 | + '-no-reboot') | ||
47 | + self.vm.launch() | ||
48 | + | ||
49 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | ||
50 | + 'usbcore.nousb ' | ||
51 | + 'noreboot') | ||
52 | + | ||
53 | + self.wait_for_console_pattern('U-Boot SPL') | ||
54 | + | ||
55 | + interrupt_interactive_console_until_pattern( | ||
56 | + self, 'Hit any key to stop autoboot:', '=>') | ||
57 | + exec_command_and_wait_for_pattern(self, "setenv extraargs '" + | ||
58 | + kernel_command_line + "'", '=>') | ||
59 | + exec_command_and_wait_for_pattern(self, 'boot', 'Starting kernel ...'); | ||
60 | + | ||
61 | + self.wait_for_console_pattern( | ||
62 | + 'Please press Enter to activate this console.') | ||
63 | + | ||
64 | + exec_command_and_wait_for_pattern(self, ' ', 'root@') | ||
65 | + | ||
66 | + exec_command_and_wait_for_pattern(self, 'cat /proc/cpuinfo', | ||
67 | + 'Allwinner sun4i/sun5i') | ||
68 | + # cubieboard's reboot is not functioning; omit reboot test. | ||
69 | + | ||
70 | @skipUnless(os.getenv('AVOCADO_TIMEOUT_EXPECTED'), 'Test might timeout') | ||
71 | def test_arm_quanta_gsj(self): | ||
72 | """ | ||
73 | -- | ||
74 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Don't dereference CPUTLBEntryFull until we verify that | ||
4 | the page is valid. Move the other user-only info field | ||
5 | updates after the valid check to match. | ||
6 | |||
7 | Cc: qemu-stable@nongnu.org | ||
8 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1412 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Message-id: 20230104190056.305143-1-richard.henderson@linaro.org |
6 | Message-id: 20180123035349.24538-3-richard.henderson@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 13 | --- |
9 | target/arm/cpu.h | 12 ++++++++++++ | 14 | target/arm/sve_helper.c | 14 +++++++++----- |
10 | 1 file changed, 12 insertions(+) | 15 | 1 file changed, 9 insertions(+), 5 deletions(-) |
11 | 16 | ||
12 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 17 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c |
13 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/cpu.h | 19 | --- a/target/arm/sve_helper.c |
15 | +++ b/target/arm/cpu.h | 20 | +++ b/target/arm/sve_helper.c |
16 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMVectorReg { | 21 | @@ -XXX,XX +XXX,XX @@ bool sve_probe_page(SVEHostPage *info, bool nofault, CPUARMState *env, |
17 | uint64_t d[2 * ARM_MAX_VQ] QEMU_ALIGNED(16); | 22 | #ifdef CONFIG_USER_ONLY |
18 | } ARMVectorReg; | 23 | flags = probe_access_flags(env, addr, access_type, mmu_idx, nofault, |
19 | 24 | &info->host, retaddr); | |
20 | +/* In AArch32 mode, predicate registers do not exist at all. */ | 25 | - memset(&info->attrs, 0, sizeof(info->attrs)); |
21 | +#ifdef TARGET_AARCH64 | 26 | - /* Require both ANON and MTE; see allocation_tag_mem(). */ |
22 | +typedef struct ARMPredicateReg { | 27 | - info->tagged = (flags & PAGE_ANON) && (flags & PAGE_MTE); |
23 | + uint64_t p[2 * ARM_MAX_VQ / 8] QEMU_ALIGNED(16); | 28 | #else |
24 | +} ARMPredicateReg; | 29 | CPUTLBEntryFull *full; |
30 | flags = probe_access_full(env, addr, access_type, mmu_idx, nofault, | ||
31 | &info->host, &full, retaddr); | ||
32 | - info->attrs = full->attrs; | ||
33 | - info->tagged = full->pte_attrs == 0xf0; | ||
34 | #endif | ||
35 | info->flags = flags; | ||
36 | |||
37 | @@ -XXX,XX +XXX,XX @@ bool sve_probe_page(SVEHostPage *info, bool nofault, CPUARMState *env, | ||
38 | return false; | ||
39 | } | ||
40 | |||
41 | +#ifdef CONFIG_USER_ONLY | ||
42 | + memset(&info->attrs, 0, sizeof(info->attrs)); | ||
43 | + /* Require both ANON and MTE; see allocation_tag_mem(). */ | ||
44 | + info->tagged = (flags & PAGE_ANON) && (flags & PAGE_MTE); | ||
45 | +#else | ||
46 | + info->attrs = full->attrs; | ||
47 | + info->tagged = full->pte_attrs == 0xf0; | ||
25 | +#endif | 48 | +#endif |
26 | + | 49 | + |
27 | 50 | /* Ensure that info->host[] is relative to addr, not addr + mem_off. */ | |
28 | typedef struct CPUARMState { | 51 | info->host -= mem_off; |
29 | /* Regs for current mode. */ | 52 | return true; |
30 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | ||
31 | struct { | ||
32 | ARMVectorReg zregs[32]; | ||
33 | |||
34 | +#ifdef TARGET_AARCH64 | ||
35 | + /* Store FFR as pregs[16] to make it easier to treat as any other. */ | ||
36 | + ARMPredicateReg pregs[17]; | ||
37 | +#endif | ||
38 | + | ||
39 | uint32_t xregs[16]; | ||
40 | /* We store these fpcsr fields separately for convenience. */ | ||
41 | int vec_len; | ||
42 | -- | 53 | -- |
43 | 2.16.1 | 54 | 2.34.1 |
44 | 55 | ||
45 | 56 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | Since pxa255_init() must map the device in the system memory, | ||
4 | there is no point in passing get_system_memory() by argument. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230109115316.2235-2-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/hw/arm/pxa.h | 2 +- | ||
12 | hw/arm/gumstix.c | 3 +-- | ||
13 | hw/arm/pxa2xx.c | 4 +++- | ||
14 | hw/arm/tosa.c | 2 +- | ||
15 | 4 files changed, 6 insertions(+), 5 deletions(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/pxa.h | ||
20 | +++ b/include/hw/arm/pxa.h | ||
21 | @@ -XXX,XX +XXX,XX @@ struct PXA2xxI2SState { | ||
22 | |||
23 | PXA2xxState *pxa270_init(MemoryRegion *address_space, unsigned int sdram_size, | ||
24 | const char *revision); | ||
25 | -PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size); | ||
26 | +PXA2xxState *pxa255_init(unsigned int sdram_size); | ||
27 | |||
28 | #endif /* PXA_H */ | ||
29 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/hw/arm/gumstix.c | ||
32 | +++ b/hw/arm/gumstix.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) | ||
34 | { | ||
35 | PXA2xxState *cpu; | ||
36 | DriveInfo *dinfo; | ||
37 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
38 | |||
39 | uint32_t connex_rom = 0x01000000; | ||
40 | uint32_t connex_ram = 0x04000000; | ||
41 | |||
42 | - cpu = pxa255_init(address_space_mem, connex_ram); | ||
43 | + cpu = pxa255_init(connex_ram); | ||
44 | |||
45 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
46 | if (!dinfo && !qtest_enabled()) { | ||
47 | diff --git a/hw/arm/pxa2xx.c b/hw/arm/pxa2xx.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/hw/arm/pxa2xx.c | ||
50 | +++ b/hw/arm/pxa2xx.c | ||
51 | @@ -XXX,XX +XXX,XX @@ | ||
52 | #include "qemu/error-report.h" | ||
53 | #include "qemu/module.h" | ||
54 | #include "qapi/error.h" | ||
55 | +#include "exec/address-spaces.h" | ||
56 | #include "cpu.h" | ||
57 | #include "hw/sysbus.h" | ||
58 | #include "migration/vmstate.h" | ||
59 | @@ -XXX,XX +XXX,XX @@ PXA2xxState *pxa270_init(MemoryRegion *address_space, | ||
60 | } | ||
61 | |||
62 | /* Initialise a PXA255 integrated chip (ARM based core). */ | ||
63 | -PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size) | ||
64 | +PXA2xxState *pxa255_init(unsigned int sdram_size) | ||
65 | { | ||
66 | + MemoryRegion *address_space = get_system_memory(); | ||
67 | PXA2xxState *s; | ||
68 | int i; | ||
69 | DriveInfo *dinfo; | ||
70 | diff --git a/hw/arm/tosa.c b/hw/arm/tosa.c | ||
71 | index XXXXXXX..XXXXXXX 100644 | ||
72 | --- a/hw/arm/tosa.c | ||
73 | +++ b/hw/arm/tosa.c | ||
74 | @@ -XXX,XX +XXX,XX @@ static void tosa_init(MachineState *machine) | ||
75 | TC6393xbState *tmio; | ||
76 | DeviceState *scp0, *scp1; | ||
77 | |||
78 | - mpu = pxa255_init(address_space_mem, tosa_binfo.ram_size); | ||
79 | + mpu = pxa255_init(tosa_binfo.ram_size); | ||
80 | |||
81 | memory_region_init_rom(rom, NULL, "tosa.rom", TOSA_ROM, &error_fatal); | ||
82 | memory_region_add_subregion(address_space_mem, 0, rom); | ||
83 | -- | ||
84 | 2.34.1 | ||
85 | |||
86 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Move virt's PSCI DT fixup code to arm/boot.c and set this fixup to | 3 | Since pxa270_init() must map the device in the system memory, |
4 | happen automatically for every board that doesn't mark "psci-conduit" | 4 | there is no point in passing get_system_memory() by argument. |
5 | as disabled. This way emulated boards other than "virt" that rely on | ||
6 | PSIC for SMP could benefit from that code. | ||
7 | 5 | ||
8 | Cc: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
9 | Cc: Jason Wang <jasowang@redhat.com> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Message-id: 20230109115316.2235-3-philmd@linaro.org |
11 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | ||
12 | Cc: Michael S. Tsirkin <mst@redhat.com> | ||
13 | Cc: qemu-devel@nongnu.org | ||
14 | Cc: qemu-arm@nongnu.org | ||
15 | Cc: yurovsky@gmail.com | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
18 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | --- | 10 | --- |
21 | hw/arm/boot.c | 65 +++++++++++++++++++++++++++++++++++++++++++++++++++++++++++ | 11 | include/hw/arm/pxa.h | 3 +-- |
22 | hw/arm/virt.c | 61 ------------------------------------------------------- | 12 | hw/arm/gumstix.c | 3 +-- |
23 | 2 files changed, 65 insertions(+), 61 deletions(-) | 13 | hw/arm/mainstone.c | 10 ++++------ |
14 | hw/arm/pxa2xx.c | 4 ++-- | ||
15 | hw/arm/spitz.c | 6 ++---- | ||
16 | hw/arm/z2.c | 3 +-- | ||
17 | 6 files changed, 11 insertions(+), 18 deletions(-) | ||
24 | 18 | ||
25 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | 19 | diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h |
26 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/hw/arm/boot.c | 21 | --- a/include/hw/arm/pxa.h |
28 | +++ b/hw/arm/boot.c | 22 | +++ b/include/hw/arm/pxa.h |
29 | @@ -XXX,XX +XXX,XX @@ static void set_kernel_args_old(const struct arm_boot_info *info) | 23 | @@ -XXX,XX +XXX,XX @@ struct PXA2xxI2SState { |
30 | } | 24 | |
25 | # define PA_FMT "0x%08lx" | ||
26 | |||
27 | -PXA2xxState *pxa270_init(MemoryRegion *address_space, unsigned int sdram_size, | ||
28 | - const char *revision); | ||
29 | +PXA2xxState *pxa270_init(unsigned int sdram_size, const char *revision); | ||
30 | PXA2xxState *pxa255_init(unsigned int sdram_size); | ||
31 | |||
32 | #endif /* PXA_H */ | ||
33 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/hw/arm/gumstix.c | ||
36 | +++ b/hw/arm/gumstix.c | ||
37 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | ||
38 | { | ||
39 | PXA2xxState *cpu; | ||
40 | DriveInfo *dinfo; | ||
41 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
42 | |||
43 | uint32_t verdex_rom = 0x02000000; | ||
44 | uint32_t verdex_ram = 0x10000000; | ||
45 | |||
46 | - cpu = pxa270_init(address_space_mem, verdex_ram, machine->cpu_type); | ||
47 | + cpu = pxa270_init(verdex_ram, machine->cpu_type); | ||
48 | |||
49 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
50 | if (!dinfo && !qtest_enabled()) { | ||
51 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/hw/arm/mainstone.c | ||
54 | +++ b/hw/arm/mainstone.c | ||
55 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info mainstone_binfo = { | ||
56 | .ram_size = 0x04000000, | ||
57 | }; | ||
58 | |||
59 | -static void mainstone_common_init(MemoryRegion *address_space_mem, | ||
60 | - MachineState *machine, | ||
61 | +static void mainstone_common_init(MachineState *machine, | ||
62 | enum mainstone_model_e model, int arm_id) | ||
63 | { | ||
64 | uint32_t sector_len = 256 * 1024; | ||
65 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MemoryRegion *address_space_mem, | ||
66 | MemoryRegion *rom = g_new(MemoryRegion, 1); | ||
67 | |||
68 | /* Setup CPU & memory */ | ||
69 | - mpu = pxa270_init(address_space_mem, mainstone_binfo.ram_size, | ||
70 | - machine->cpu_type); | ||
71 | + mpu = pxa270_init(mainstone_binfo.ram_size, machine->cpu_type); | ||
72 | memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM, | ||
73 | &error_fatal); | ||
74 | - memory_region_add_subregion(address_space_mem, 0, rom); | ||
75 | + memory_region_add_subregion(get_system_memory(), 0x00000000, rom); | ||
76 | |||
77 | /* There are two 32MiB flash devices on the board */ | ||
78 | for (i = 0; i < 2; i ++) { | ||
79 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MemoryRegion *address_space_mem, | ||
80 | |||
81 | static void mainstone_init(MachineState *machine) | ||
82 | { | ||
83 | - mainstone_common_init(get_system_memory(), machine, mainstone, 0x196); | ||
84 | + mainstone_common_init(machine, mainstone, 0x196); | ||
31 | } | 85 | } |
32 | 86 | ||
33 | +static void fdt_add_psci_node(void *fdt) | 87 | static void mainstone2_machine_init(MachineClass *mc) |
34 | +{ | 88 | diff --git a/hw/arm/pxa2xx.c b/hw/arm/pxa2xx.c |
35 | + uint32_t cpu_suspend_fn; | ||
36 | + uint32_t cpu_off_fn; | ||
37 | + uint32_t cpu_on_fn; | ||
38 | + uint32_t migrate_fn; | ||
39 | + ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(0)); | ||
40 | + const char *psci_method; | ||
41 | + int64_t psci_conduit; | ||
42 | + | ||
43 | + psci_conduit = object_property_get_int(OBJECT(armcpu), | ||
44 | + "psci-conduit", | ||
45 | + &error_abort); | ||
46 | + switch (psci_conduit) { | ||
47 | + case QEMU_PSCI_CONDUIT_DISABLED: | ||
48 | + return; | ||
49 | + case QEMU_PSCI_CONDUIT_HVC: | ||
50 | + psci_method = "hvc"; | ||
51 | + break; | ||
52 | + case QEMU_PSCI_CONDUIT_SMC: | ||
53 | + psci_method = "smc"; | ||
54 | + break; | ||
55 | + default: | ||
56 | + g_assert_not_reached(); | ||
57 | + } | ||
58 | + | ||
59 | + qemu_fdt_add_subnode(fdt, "/psci"); | ||
60 | + if (armcpu->psci_version == 2) { | ||
61 | + const char comp[] = "arm,psci-0.2\0arm,psci"; | ||
62 | + qemu_fdt_setprop(fdt, "/psci", "compatible", comp, sizeof(comp)); | ||
63 | + | ||
64 | + cpu_off_fn = QEMU_PSCI_0_2_FN_CPU_OFF; | ||
65 | + if (arm_feature(&armcpu->env, ARM_FEATURE_AARCH64)) { | ||
66 | + cpu_suspend_fn = QEMU_PSCI_0_2_FN64_CPU_SUSPEND; | ||
67 | + cpu_on_fn = QEMU_PSCI_0_2_FN64_CPU_ON; | ||
68 | + migrate_fn = QEMU_PSCI_0_2_FN64_MIGRATE; | ||
69 | + } else { | ||
70 | + cpu_suspend_fn = QEMU_PSCI_0_2_FN_CPU_SUSPEND; | ||
71 | + cpu_on_fn = QEMU_PSCI_0_2_FN_CPU_ON; | ||
72 | + migrate_fn = QEMU_PSCI_0_2_FN_MIGRATE; | ||
73 | + } | ||
74 | + } else { | ||
75 | + qemu_fdt_setprop_string(fdt, "/psci", "compatible", "arm,psci"); | ||
76 | + | ||
77 | + cpu_suspend_fn = QEMU_PSCI_0_1_FN_CPU_SUSPEND; | ||
78 | + cpu_off_fn = QEMU_PSCI_0_1_FN_CPU_OFF; | ||
79 | + cpu_on_fn = QEMU_PSCI_0_1_FN_CPU_ON; | ||
80 | + migrate_fn = QEMU_PSCI_0_1_FN_MIGRATE; | ||
81 | + } | ||
82 | + | ||
83 | + /* We adopt the PSCI spec's nomenclature, and use 'conduit' to refer | ||
84 | + * to the instruction that should be used to invoke PSCI functions. | ||
85 | + * However, the device tree binding uses 'method' instead, so that is | ||
86 | + * what we should use here. | ||
87 | + */ | ||
88 | + qemu_fdt_setprop_string(fdt, "/psci", "method", psci_method); | ||
89 | + | ||
90 | + qemu_fdt_setprop_cell(fdt, "/psci", "cpu_suspend", cpu_suspend_fn); | ||
91 | + qemu_fdt_setprop_cell(fdt, "/psci", "cpu_off", cpu_off_fn); | ||
92 | + qemu_fdt_setprop_cell(fdt, "/psci", "cpu_on", cpu_on_fn); | ||
93 | + qemu_fdt_setprop_cell(fdt, "/psci", "migrate", migrate_fn); | ||
94 | +} | ||
95 | + | ||
96 | /** | ||
97 | * load_dtb() - load a device tree binary image into memory | ||
98 | * @addr: the address to load the image at | ||
99 | @@ -XXX,XX +XXX,XX @@ static int load_dtb(hwaddr addr, const struct arm_boot_info *binfo, | ||
100 | } | ||
101 | } | ||
102 | |||
103 | + fdt_add_psci_node(fdt); | ||
104 | + | ||
105 | if (binfo->modify_dtb) { | ||
106 | binfo->modify_dtb(binfo, fdt); | ||
107 | } | ||
108 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
109 | index XXXXXXX..XXXXXXX 100644 | 89 | index XXXXXXX..XXXXXXX 100644 |
110 | --- a/hw/arm/virt.c | 90 | --- a/hw/arm/pxa2xx.c |
111 | +++ b/hw/arm/virt.c | 91 | +++ b/hw/arm/pxa2xx.c |
112 | @@ -XXX,XX +XXX,XX @@ static void create_fdt(VirtMachineState *vms) | 92 | @@ -XXX,XX +XXX,XX @@ static void pxa2xx_reset(void *opaque, int line, int level) |
113 | } | ||
114 | } | 93 | } |
115 | 94 | ||
116 | -static void fdt_add_psci_node(const VirtMachineState *vms) | 95 | /* Initialise a PXA270 integrated chip (ARM based core). */ |
117 | -{ | 96 | -PXA2xxState *pxa270_init(MemoryRegion *address_space, |
118 | - uint32_t cpu_suspend_fn; | 97 | - unsigned int sdram_size, const char *cpu_type) |
119 | - uint32_t cpu_off_fn; | 98 | +PXA2xxState *pxa270_init(unsigned int sdram_size, const char *cpu_type) |
120 | - uint32_t cpu_on_fn; | ||
121 | - uint32_t migrate_fn; | ||
122 | - void *fdt = vms->fdt; | ||
123 | - ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(0)); | ||
124 | - const char *psci_method; | ||
125 | - | ||
126 | - switch (vms->psci_conduit) { | ||
127 | - case QEMU_PSCI_CONDUIT_DISABLED: | ||
128 | - return; | ||
129 | - case QEMU_PSCI_CONDUIT_HVC: | ||
130 | - psci_method = "hvc"; | ||
131 | - break; | ||
132 | - case QEMU_PSCI_CONDUIT_SMC: | ||
133 | - psci_method = "smc"; | ||
134 | - break; | ||
135 | - default: | ||
136 | - g_assert_not_reached(); | ||
137 | - } | ||
138 | - | ||
139 | - qemu_fdt_add_subnode(fdt, "/psci"); | ||
140 | - if (armcpu->psci_version == 2) { | ||
141 | - const char comp[] = "arm,psci-0.2\0arm,psci"; | ||
142 | - qemu_fdt_setprop(fdt, "/psci", "compatible", comp, sizeof(comp)); | ||
143 | - | ||
144 | - cpu_off_fn = QEMU_PSCI_0_2_FN_CPU_OFF; | ||
145 | - if (arm_feature(&armcpu->env, ARM_FEATURE_AARCH64)) { | ||
146 | - cpu_suspend_fn = QEMU_PSCI_0_2_FN64_CPU_SUSPEND; | ||
147 | - cpu_on_fn = QEMU_PSCI_0_2_FN64_CPU_ON; | ||
148 | - migrate_fn = QEMU_PSCI_0_2_FN64_MIGRATE; | ||
149 | - } else { | ||
150 | - cpu_suspend_fn = QEMU_PSCI_0_2_FN_CPU_SUSPEND; | ||
151 | - cpu_on_fn = QEMU_PSCI_0_2_FN_CPU_ON; | ||
152 | - migrate_fn = QEMU_PSCI_0_2_FN_MIGRATE; | ||
153 | - } | ||
154 | - } else { | ||
155 | - qemu_fdt_setprop_string(fdt, "/psci", "compatible", "arm,psci"); | ||
156 | - | ||
157 | - cpu_suspend_fn = QEMU_PSCI_0_1_FN_CPU_SUSPEND; | ||
158 | - cpu_off_fn = QEMU_PSCI_0_1_FN_CPU_OFF; | ||
159 | - cpu_on_fn = QEMU_PSCI_0_1_FN_CPU_ON; | ||
160 | - migrate_fn = QEMU_PSCI_0_1_FN_MIGRATE; | ||
161 | - } | ||
162 | - | ||
163 | - /* We adopt the PSCI spec's nomenclature, and use 'conduit' to refer | ||
164 | - * to the instruction that should be used to invoke PSCI functions. | ||
165 | - * However, the device tree binding uses 'method' instead, so that is | ||
166 | - * what we should use here. | ||
167 | - */ | ||
168 | - qemu_fdt_setprop_string(fdt, "/psci", "method", psci_method); | ||
169 | - | ||
170 | - qemu_fdt_setprop_cell(fdt, "/psci", "cpu_suspend", cpu_suspend_fn); | ||
171 | - qemu_fdt_setprop_cell(fdt, "/psci", "cpu_off", cpu_off_fn); | ||
172 | - qemu_fdt_setprop_cell(fdt, "/psci", "cpu_on", cpu_on_fn); | ||
173 | - qemu_fdt_setprop_cell(fdt, "/psci", "migrate", migrate_fn); | ||
174 | -} | ||
175 | - | ||
176 | static void fdt_add_timer_nodes(const VirtMachineState *vms) | ||
177 | { | 99 | { |
178 | /* On real hardware these interrupts are level-triggered. | 100 | + MemoryRegion *address_space = get_system_memory(); |
179 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | 101 | PXA2xxState *s; |
180 | } | 102 | int i; |
181 | fdt_add_timer_nodes(vms); | 103 | DriveInfo *dinfo; |
182 | fdt_add_cpu_nodes(vms); | 104 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c |
183 | - fdt_add_psci_node(vms); | 105 | index XXXXXXX..XXXXXXX 100644 |
184 | 106 | --- a/hw/arm/spitz.c | |
185 | memory_region_allocate_system_memory(ram, NULL, "mach-virt.ram", | 107 | +++ b/hw/arm/spitz.c |
186 | machine->ram_size); | 108 | @@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine) |
109 | SpitzMachineState *sms = SPITZ_MACHINE(machine); | ||
110 | enum spitz_model_e model = smc->model; | ||
111 | PXA2xxState *mpu; | ||
112 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
113 | MemoryRegion *rom = g_new(MemoryRegion, 1); | ||
114 | |||
115 | /* Setup CPU & memory */ | ||
116 | - mpu = pxa270_init(address_space_mem, spitz_binfo.ram_size, | ||
117 | - machine->cpu_type); | ||
118 | + mpu = pxa270_init(spitz_binfo.ram_size, machine->cpu_type); | ||
119 | sms->mpu = mpu; | ||
120 | |||
121 | sl_flash_register(mpu, (model == spitz) ? FLASH_128M : FLASH_1024M); | ||
122 | |||
123 | memory_region_init_rom(rom, NULL, "spitz.rom", SPITZ_ROM, &error_fatal); | ||
124 | - memory_region_add_subregion(address_space_mem, 0, rom); | ||
125 | + memory_region_add_subregion(get_system_memory(), 0, rom); | ||
126 | |||
127 | /* Setup peripherals */ | ||
128 | spitz_keyboard_register(mpu); | ||
129 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c | ||
130 | index XXXXXXX..XXXXXXX 100644 | ||
131 | --- a/hw/arm/z2.c | ||
132 | +++ b/hw/arm/z2.c | ||
133 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aer915_info = { | ||
134 | |||
135 | static void z2_init(MachineState *machine) | ||
136 | { | ||
137 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
138 | uint32_t sector_len = 0x10000; | ||
139 | PXA2xxState *mpu; | ||
140 | DriveInfo *dinfo; | ||
141 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) | ||
142 | DeviceState *wm; | ||
143 | |||
144 | /* Setup CPU & memory */ | ||
145 | - mpu = pxa270_init(address_space_mem, z2_binfo.ram_size, machine->cpu_type); | ||
146 | + mpu = pxa270_init(z2_binfo.ram_size, machine->cpu_type); | ||
147 | |||
148 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
149 | if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
187 | -- | 150 | -- |
188 | 2.16.1 | 151 | 2.34.1 |
189 | 152 | ||
190 | 153 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Define ZCR_EL[1-3]. | 3 | IEC binary prefixes ease code review: the unit is explicit. |
4 | 4 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Add definitions for RAM / Flash / Flash blocksize. |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | |
7 | Message-id: 20180123035349.24538-5-richard.henderson@linaro.org | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-4-philmd@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 11 | --- |
10 | target/arm/cpu.h | 5 ++ | 12 | hw/arm/collie.c | 16 ++++++++++------ |
11 | target/arm/helper.c | 131 ++++++++++++++++++++++++++++++++++++++++++++++++++++ | 13 | 1 file changed, 10 insertions(+), 6 deletions(-) |
12 | 2 files changed, 136 insertions(+) | ||
13 | 14 | ||
14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 15 | diff --git a/hw/arm/collie.c b/hw/arm/collie.c |
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.h | 17 | --- a/hw/arm/collie.c |
17 | +++ b/target/arm/cpu.h | 18 | +++ b/hw/arm/collie.c |
18 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 19 | @@ -XXX,XX +XXX,XX @@ |
19 | */ | 20 | #include "cpu.h" |
20 | float_status fp_status; | 21 | #include "qom/object.h" |
21 | float_status standard_fp_status; | 22 | |
23 | +#define RAM_SIZE (512 * MiB) | ||
24 | +#define FLASH_SIZE (32 * MiB) | ||
25 | +#define FLASH_SECTOR_SIZE (64 * KiB) | ||
22 | + | 26 | + |
23 | + /* ZCR_EL[1-3] */ | 27 | struct CollieMachineState { |
24 | + uint64_t zcr_el[4]; | 28 | MachineState parent; |
25 | } vfp; | 29 | |
26 | uint64_t exclusive_addr; | 30 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(CollieMachineState, COLLIE_MACHINE) |
27 | uint64_t exclusive_val; | 31 | |
28 | @@ -XXX,XX +XXX,XX @@ void pmccntr_sync(CPUARMState *env); | 32 | static struct arm_boot_info collie_binfo = { |
29 | #define CPTR_TCPAC (1U << 31) | 33 | .loader_start = SA_SDCS0, |
30 | #define CPTR_TTA (1U << 20) | 34 | - .ram_size = 0x20000000, |
31 | #define CPTR_TFP (1U << 10) | 35 | + .ram_size = RAM_SIZE, |
32 | +#define CPTR_TZ (1U << 8) /* CPTR_EL2 */ | ||
33 | +#define CPTR_EZ (1U << 8) /* CPTR_EL3 */ | ||
34 | |||
35 | #define MDCR_EPMAD (1U << 21) | ||
36 | #define MDCR_EDAD (1U << 20) | ||
37 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/target/arm/helper.c | ||
40 | +++ b/target/arm/helper.c | ||
41 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_lpae_cp_reginfo[] = { | ||
42 | REGINFO_SENTINEL | ||
43 | }; | 36 | }; |
44 | 37 | ||
45 | +/* Return the exception level to which SVE-disabled exceptions should | 38 | static void collie_init(MachineState *machine) |
46 | + * be taken, or 0 if SVE is enabled. | 39 | @@ -XXX,XX +XXX,XX @@ static void collie_init(MachineState *machine) |
47 | + */ | 40 | memory_region_add_subregion(get_system_memory(), SA_SDCS0, machine->ram); |
48 | +static int sve_exception_el(CPUARMState *env) | 41 | |
49 | +{ | 42 | dinfo = drive_get(IF_PFLASH, 0, 0); |
50 | +#ifndef CONFIG_USER_ONLY | 43 | - pflash_cfi01_register(SA_CS0, "collie.fl1", 0x02000000, |
51 | + unsigned current_el = arm_current_el(env); | 44 | + pflash_cfi01_register(SA_CS0, "collie.fl1", FLASH_SIZE, |
52 | + | 45 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
53 | + /* The CPACR.ZEN controls traps to EL1: | 46 | - 64 * KiB, 4, 0x00, 0x00, 0x00, 0x00, 0); |
54 | + * 0, 2 : trap EL0 and EL1 accesses | 47 | + FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); |
55 | + * 1 : trap only EL0 accesses | 48 | |
56 | + * 3 : trap no accesses | 49 | dinfo = drive_get(IF_PFLASH, 0, 1); |
57 | + */ | 50 | - pflash_cfi01_register(SA_CS1, "collie.fl2", 0x02000000, |
58 | + switch (extract32(env->cp15.cpacr_el1, 16, 2)) { | 51 | + pflash_cfi01_register(SA_CS1, "collie.fl2", FLASH_SIZE, |
59 | + default: | 52 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
60 | + if (current_el <= 1) { | 53 | - 64 * KiB, 4, 0x00, 0x00, 0x00, 0x00, 0); |
61 | + /* Trap to PL1, which might be EL1 or EL3 */ | 54 | + FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); |
62 | + if (arm_is_secure(env) && !arm_el_is_aa64(env, 3)) { | 55 | |
63 | + return 3; | 56 | sysbus_create_simple("scoop", 0x40800000, NULL); |
64 | + } | 57 | |
65 | + return 1; | 58 | @@ -XXX,XX +XXX,XX @@ static void collie_machine_class_init(ObjectClass *oc, void *data) |
66 | + } | 59 | mc->init = collie_init; |
67 | + break; | 60 | mc->ignore_memory_transaction_failures = true; |
68 | + case 1: | 61 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("sa1110"); |
69 | + if (current_el == 0) { | 62 | - mc->default_ram_size = 0x20000000; |
70 | + return 1; | 63 | + mc->default_ram_size = RAM_SIZE; |
71 | + } | 64 | mc->default_ram_id = "strongarm.sdram"; |
72 | + break; | ||
73 | + case 3: | ||
74 | + break; | ||
75 | + } | ||
76 | + | ||
77 | + /* Similarly for CPACR.FPEN, after having checked ZEN. */ | ||
78 | + switch (extract32(env->cp15.cpacr_el1, 20, 2)) { | ||
79 | + default: | ||
80 | + if (current_el <= 1) { | ||
81 | + if (arm_is_secure(env) && !arm_el_is_aa64(env, 3)) { | ||
82 | + return 3; | ||
83 | + } | ||
84 | + return 1; | ||
85 | + } | ||
86 | + break; | ||
87 | + case 1: | ||
88 | + if (current_el == 0) { | ||
89 | + return 1; | ||
90 | + } | ||
91 | + break; | ||
92 | + case 3: | ||
93 | + break; | ||
94 | + } | ||
95 | + | ||
96 | + /* CPTR_EL2. Check both TZ and TFP. */ | ||
97 | + if (current_el <= 2 | ||
98 | + && (env->cp15.cptr_el[2] & (CPTR_TFP | CPTR_TZ)) | ||
99 | + && !arm_is_secure_below_el3(env)) { | ||
100 | + return 2; | ||
101 | + } | ||
102 | + | ||
103 | + /* CPTR_EL3. Check both EZ and TFP. */ | ||
104 | + if (!(env->cp15.cptr_el[3] & CPTR_EZ) | ||
105 | + || (env->cp15.cptr_el[3] & CPTR_TFP)) { | ||
106 | + return 3; | ||
107 | + } | ||
108 | +#endif | ||
109 | + return 0; | ||
110 | +} | ||
111 | + | ||
112 | +static CPAccessResult zcr_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
113 | + bool isread) | ||
114 | +{ | ||
115 | + switch (sve_exception_el(env)) { | ||
116 | + case 3: | ||
117 | + return CP_ACCESS_TRAP_EL3; | ||
118 | + case 2: | ||
119 | + return CP_ACCESS_TRAP_EL2; | ||
120 | + case 1: | ||
121 | + return CP_ACCESS_TRAP; | ||
122 | + } | ||
123 | + return CP_ACCESS_OK; | ||
124 | +} | ||
125 | + | ||
126 | +static void zcr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
127 | + uint64_t value) | ||
128 | +{ | ||
129 | + /* Bits other than [3:0] are RAZ/WI. */ | ||
130 | + raw_write(env, ri, value & 0xf); | ||
131 | +} | ||
132 | + | ||
133 | +static const ARMCPRegInfo zcr_el1_reginfo = { | ||
134 | + .name = "ZCR_EL1", .state = ARM_CP_STATE_AA64, | ||
135 | + .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 2, .opc2 = 0, | ||
136 | + .access = PL1_RW, .accessfn = zcr_access, .type = ARM_CP_64BIT, | ||
137 | + .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[1]), | ||
138 | + .writefn = zcr_write, .raw_writefn = raw_write | ||
139 | +}; | ||
140 | + | ||
141 | +static const ARMCPRegInfo zcr_el2_reginfo = { | ||
142 | + .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64, | ||
143 | + .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0, | ||
144 | + .access = PL2_RW, .accessfn = zcr_access, .type = ARM_CP_64BIT, | ||
145 | + .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[2]), | ||
146 | + .writefn = zcr_write, .raw_writefn = raw_write | ||
147 | +}; | ||
148 | + | ||
149 | +static const ARMCPRegInfo zcr_no_el2_reginfo = { | ||
150 | + .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64, | ||
151 | + .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0, | ||
152 | + .access = PL2_RW, .type = ARM_CP_64BIT, | ||
153 | + .readfn = arm_cp_read_zero, .writefn = arm_cp_write_ignore | ||
154 | +}; | ||
155 | + | ||
156 | +static const ARMCPRegInfo zcr_el3_reginfo = { | ||
157 | + .name = "ZCR_EL3", .state = ARM_CP_STATE_AA64, | ||
158 | + .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 2, .opc2 = 0, | ||
159 | + .access = PL3_RW, .accessfn = zcr_access, .type = ARM_CP_64BIT, | ||
160 | + .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[3]), | ||
161 | + .writefn = zcr_write, .raw_writefn = raw_write | ||
162 | +}; | ||
163 | + | ||
164 | void hw_watchpoint_update(ARMCPU *cpu, int n) | ||
165 | { | ||
166 | CPUARMState *env = &cpu->env; | ||
167 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
168 | } | ||
169 | define_one_arm_cp_reg(cpu, &sctlr); | ||
170 | } | ||
171 | + | ||
172 | + if (arm_feature(env, ARM_FEATURE_SVE)) { | ||
173 | + define_one_arm_cp_reg(cpu, &zcr_el1_reginfo); | ||
174 | + if (arm_feature(env, ARM_FEATURE_EL2)) { | ||
175 | + define_one_arm_cp_reg(cpu, &zcr_el2_reginfo); | ||
176 | + } else { | ||
177 | + define_one_arm_cp_reg(cpu, &zcr_no_el2_reginfo); | ||
178 | + } | ||
179 | + if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
180 | + define_one_arm_cp_reg(cpu, &zcr_el3_reginfo); | ||
181 | + } | ||
182 | + } | ||
183 | } | 65 | } |
184 | 66 | ||
185 | void arm_cpu_register_gdb_regs_for_features(ARMCPU *cpu) | ||
186 | -- | 67 | -- |
187 | 2.16.1 | 68 | 2.34.1 |
188 | 69 | ||
189 | 70 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20230109115316.2235-5-philmd@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | hw/arm/collie.c | 17 +++++++---------- | ||
9 | 1 file changed, 7 insertions(+), 10 deletions(-) | ||
10 | |||
11 | diff --git a/hw/arm/collie.c b/hw/arm/collie.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/hw/arm/collie.c | ||
14 | +++ b/hw/arm/collie.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info collie_binfo = { | ||
16 | |||
17 | static void collie_init(MachineState *machine) | ||
18 | { | ||
19 | - DriveInfo *dinfo; | ||
20 | MachineClass *mc = MACHINE_GET_CLASS(machine); | ||
21 | CollieMachineState *cms = COLLIE_MACHINE(machine); | ||
22 | |||
23 | @@ -XXX,XX +XXX,XX @@ static void collie_init(MachineState *machine) | ||
24 | |||
25 | memory_region_add_subregion(get_system_memory(), SA_SDCS0, machine->ram); | ||
26 | |||
27 | - dinfo = drive_get(IF_PFLASH, 0, 0); | ||
28 | - pflash_cfi01_register(SA_CS0, "collie.fl1", FLASH_SIZE, | ||
29 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
30 | - FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
31 | - | ||
32 | - dinfo = drive_get(IF_PFLASH, 0, 1); | ||
33 | - pflash_cfi01_register(SA_CS1, "collie.fl2", FLASH_SIZE, | ||
34 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
35 | - FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
36 | + for (unsigned i = 0; i < 2; i++) { | ||
37 | + DriveInfo *dinfo = drive_get(IF_PFLASH, 0, i); | ||
38 | + pflash_cfi01_register(i ? SA_CS1 : SA_CS0, | ||
39 | + i ? "collie.fl2" : "collie.fl1", FLASH_SIZE, | ||
40 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
41 | + FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
42 | + } | ||
43 | |||
44 | sysbus_create_simple("scoop", 0x40800000, NULL); | ||
45 | |||
46 | -- | ||
47 | 2.34.1 | ||
48 | |||
49 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | Convert i.MX6 to use TYPE_IMX_USDHC since that's what real HW comes | 3 | Add a comment describing the Connex uses a Numonyx RC28F128J3F75 |
4 | with. | 4 | flash, and the Verdex uses a Micron RC28F256P30TFA. |
5 | 5 | ||
6 | Cc: Peter Maydell <peter.maydell@linaro.org> | 6 | Correct the Verdex machine description (we model the 'Pro' board). |
7 | Cc: Jason Wang <jasowang@redhat.com> | 7 | |
8 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
9 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Cc: Michael S. Tsirkin <mst@redhat.com> | 10 | Message-id: 20230109115316.2235-6-philmd@linaro.org |
11 | Cc: qemu-devel@nongnu.org | 11 | Message-Id: <20200223231044.8003-3-philmd@redhat.com> |
12 | Cc: qemu-arm@nongnu.org | ||
13 | Cc: yurovsky@gmail.com | ||
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 13 | --- |
18 | hw/arm/fsl-imx6.c | 2 +- | 14 | hw/arm/gumstix.c | 6 ++++-- |
19 | 1 file changed, 1 insertion(+), 1 deletion(-) | 15 | 1 file changed, 4 insertions(+), 2 deletions(-) |
20 | 16 | ||
21 | diff --git a/hw/arm/fsl-imx6.c b/hw/arm/fsl-imx6.c | 17 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c |
22 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/arm/fsl-imx6.c | 19 | --- a/hw/arm/gumstix.c |
24 | +++ b/hw/arm/fsl-imx6.c | 20 | +++ b/hw/arm/gumstix.c |
25 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6_init(Object *obj) | 21 | @@ -XXX,XX +XXX,XX @@ |
22 | * Contributions after 2012-01-13 are licensed under the terms of the | ||
23 | * GNU GPL, version 2 or (at your option) any later version. | ||
24 | */ | ||
25 | - | ||
26 | + | ||
27 | /* | ||
28 | * Example usage: | ||
29 | * | ||
30 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) | ||
31 | exit(1); | ||
26 | } | 32 | } |
27 | 33 | ||
28 | for (i = 0; i < FSL_IMX6_NUM_ESDHCS; i++) { | 34 | + /* Numonyx RC28F128J3F75 */ |
29 | - object_initialize(&s->esdhc[i], sizeof(s->esdhc[i]), TYPE_SYSBUS_SDHCI); | 35 | if (!pflash_cfi01_register(0x00000000, "connext.rom", connex_rom, |
30 | + object_initialize(&s->esdhc[i], sizeof(s->esdhc[i]), TYPE_IMX_USDHC); | 36 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
31 | qdev_set_parent_bus(DEVICE(&s->esdhc[i]), sysbus_get_default()); | 37 | sector_len, 2, 0, 0, 0, 0, 0)) { |
32 | snprintf(name, NAME_SIZE, "sdhc%d", i + 1); | 38 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) |
33 | object_property_add_child(obj, name, OBJECT(&s->esdhc[i]), NULL); | 39 | exit(1); |
40 | } | ||
41 | |||
42 | + /* Micron RC28F256P30TFA */ | ||
43 | if (!pflash_cfi01_register(0x00000000, "verdex.rom", verdex_rom, | ||
44 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
45 | sector_len, 2, 0, 0, 0, 0, 0)) { | ||
46 | @@ -XXX,XX +XXX,XX @@ static void verdex_class_init(ObjectClass *oc, void *data) | ||
47 | { | ||
48 | MachineClass *mc = MACHINE_CLASS(oc); | ||
49 | |||
50 | - mc->desc = "Gumstix Verdex (PXA270)"; | ||
51 | + mc->desc = "Gumstix Verdex Pro XL6P COMs (PXA270)"; | ||
52 | mc->init = verdex_init; | ||
53 | mc->ignore_memory_transaction_failures = true; | ||
54 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c0"); | ||
34 | -- | 55 | -- |
35 | 2.16.1 | 56 | 2.34.1 |
36 | 57 | ||
37 | 58 | diff view generated by jsdifflib |
1 | Currently armv7m_nvic_acknowledge_irq() does three things: | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | * make the current highest priority pending interrupt active | ||
3 | * return a bool indicating whether that interrupt is targeting | ||
4 | Secure or NonSecure state | ||
5 | * implicitly tell the caller which is the highest priority | ||
6 | pending interrupt by setting env->v7m.exception | ||
7 | 2 | ||
8 | We need to split these jobs, because v7m_exception_taken() | 3 | IEC binary prefixes ease code review: the unit is explicit. |
9 | needs to know whether the pending interrupt targets Secure so | ||
10 | it can choose to stack callee-saves registers or not, but it | ||
11 | must not make the interrupt active until after it has done | ||
12 | that stacking, in case the stacking causes a derived exception. | ||
13 | Similarly, it needs to know the number of the pending interrupt | ||
14 | so it can read the correct vector table entry before the | ||
15 | interrupt is made active, because vector table reads might | ||
16 | also cause a derived exception. | ||
17 | 4 | ||
18 | Create a new armv7m_nvic_get_pending_irq_info() function which simply | 5 | Add definitions for RAM / Flash / Flash blocksize. |
19 | returns information about the highest priority pending interrupt, and | ||
20 | use it to rearrange the v7m_exception_taken() code so we don't | ||
21 | acknowledge the exception until we've done all the things which could | ||
22 | possibly cause a derived exception. | ||
23 | 6 | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-7-philmd@linaro.org | ||
10 | Message-Id: <20200223231044.8003-3-philmd@redhat.com> | ||
24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
25 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
26 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
27 | Message-id: 1517324542-6607-3-git-send-email-peter.maydell@linaro.org | ||
28 | --- | 12 | --- |
29 | target/arm/cpu.h | 19 ++++++++++++++++--- | 13 | hw/arm/gumstix.c | 27 ++++++++++++++------------- |
30 | hw/intc/armv7m_nvic.c | 30 +++++++++++++++++++++++------- | 14 | 1 file changed, 14 insertions(+), 13 deletions(-) |
31 | target/arm/helper.c | 16 ++++++++++++---- | ||
32 | hw/intc/trace-events | 3 ++- | ||
33 | 4 files changed, 53 insertions(+), 15 deletions(-) | ||
34 | 15 | ||
35 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 16 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c |
36 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
37 | --- a/target/arm/cpu.h | 18 | --- a/hw/arm/gumstix.c |
38 | +++ b/target/arm/cpu.h | 19 | +++ b/hw/arm/gumstix.c |
39 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure); | 20 | @@ -XXX,XX +XXX,XX @@ |
40 | * a different exception). | ||
41 | */ | 21 | */ |
42 | void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure); | 22 | |
43 | +/** | 23 | #include "qemu/osdep.h" |
44 | + * armv7m_nvic_get_pending_irq_info: return highest priority pending | 24 | +#include "qemu/units.h" |
45 | + * exception, and whether it targets Secure state | 25 | #include "qemu/error-report.h" |
46 | + * @opaque: the NVIC | 26 | #include "hw/arm/pxa.h" |
47 | + * @pirq: set to pending exception number | 27 | #include "net/net.h" |
48 | + * @ptargets_secure: set to whether pending exception targets Secure | 28 | @@ -XXX,XX +XXX,XX @@ |
49 | + * | 29 | #include "sysemu/qtest.h" |
50 | + * This function writes the number of the highest priority pending | 30 | #include "cpu.h" |
51 | + * exception (the one which would be made active by | 31 | |
52 | + * armv7m_nvic_acknowledge_irq()) to @pirq, and sets @ptargets_secure | 32 | -static const int sector_len = 128 * 1024; |
53 | + * to true if the current highest priority pending exception should | 33 | +#define CONNEX_FLASH_SIZE (16 * MiB) |
54 | + * be taken to Secure state, false for NS. | 34 | +#define CONNEX_RAM_SIZE (64 * MiB) |
55 | + */ | 35 | + |
56 | +void armv7m_nvic_get_pending_irq_info(void *opaque, int *pirq, | 36 | +#define VERDEX_FLASH_SIZE (32 * MiB) |
57 | + bool *ptargets_secure); | 37 | +#define VERDEX_RAM_SIZE (256 * MiB) |
58 | /** | 38 | + |
59 | * armv7m_nvic_acknowledge_irq: make highest priority pending exception active | 39 | +#define FLASH_SECTOR_SIZE (128 * KiB) |
60 | * @opaque: the NVIC | 40 | |
61 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure); | 41 | static void connex_init(MachineState *machine) |
62 | * Move the current highest priority pending exception from the pending | ||
63 | * state to the active state, and update v7m.exception to indicate that | ||
64 | * it is the exception currently being handled. | ||
65 | - * | ||
66 | - * Returns: true if exception should be taken to Secure state, false for NS | ||
67 | */ | ||
68 | -bool armv7m_nvic_acknowledge_irq(void *opaque); | ||
69 | +void armv7m_nvic_acknowledge_irq(void *opaque); | ||
70 | /** | ||
71 | * armv7m_nvic_complete_irq: complete specified interrupt or exception | ||
72 | * @opaque: the NVIC | ||
73 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
74 | index XXXXXXX..XXXXXXX 100644 | ||
75 | --- a/hw/intc/armv7m_nvic.c | ||
76 | +++ b/hw/intc/armv7m_nvic.c | ||
77 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure) | ||
78 | } | ||
79 | |||
80 | /* Make pending IRQ active. */ | ||
81 | -bool armv7m_nvic_acknowledge_irq(void *opaque) | ||
82 | +void armv7m_nvic_acknowledge_irq(void *opaque) | ||
83 | { | 42 | { |
84 | NVICState *s = (NVICState *)opaque; | 43 | PXA2xxState *cpu; |
85 | CPUARMState *env = &s->cpu->env; | 44 | DriveInfo *dinfo; |
86 | const int pending = s->vectpending; | 45 | |
87 | const int running = nvic_exec_prio(s); | 46 | - uint32_t connex_rom = 0x01000000; |
88 | VecInfo *vec; | 47 | - uint32_t connex_ram = 0x04000000; |
89 | - bool targets_secure; | 48 | - |
90 | 49 | - cpu = pxa255_init(connex_ram); | |
91 | assert(pending > ARMV7M_EXCP_RESET && pending < s->num_irq); | 50 | + cpu = pxa255_init(CONNEX_RAM_SIZE); |
92 | 51 | ||
93 | if (s->vectpending_is_s_banked) { | 52 | dinfo = drive_get(IF_PFLASH, 0, 0); |
94 | vec = &s->sec_vectors[pending]; | 53 | if (!dinfo && !qtest_enabled()) { |
95 | - targets_secure = true; | 54 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) |
96 | } else { | ||
97 | vec = &s->vectors[pending]; | ||
98 | - targets_secure = !exc_is_banked(s->vectpending) && | ||
99 | - exc_targets_secure(s, s->vectpending); | ||
100 | } | 55 | } |
101 | 56 | ||
102 | assert(vec->enabled); | 57 | /* Numonyx RC28F128J3F75 */ |
103 | @@ -XXX,XX +XXX,XX @@ bool armv7m_nvic_acknowledge_irq(void *opaque) | 58 | - if (!pflash_cfi01_register(0x00000000, "connext.rom", connex_rom, |
104 | 59 | + if (!pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE, | |
105 | assert(s->vectpending_prio < running); | 60 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
106 | 61 | - sector_len, 2, 0, 0, 0, 0, 0)) { | |
107 | - trace_nvic_acknowledge_irq(pending, s->vectpending_prio, targets_secure); | 62 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { |
108 | + trace_nvic_acknowledge_irq(pending, s->vectpending_prio); | 63 | error_report("Error registering flash memory"); |
109 | 64 | exit(1); | |
110 | vec->active = 1; | ||
111 | vec->pending = 0; | ||
112 | @@ -XXX,XX +XXX,XX @@ bool armv7m_nvic_acknowledge_irq(void *opaque) | ||
113 | write_v7m_exception(env, s->vectpending); | ||
114 | |||
115 | nvic_irq_update(s); | ||
116 | +} | ||
117 | + | ||
118 | +void armv7m_nvic_get_pending_irq_info(void *opaque, | ||
119 | + int *pirq, bool *ptargets_secure) | ||
120 | +{ | ||
121 | + NVICState *s = (NVICState *)opaque; | ||
122 | + const int pending = s->vectpending; | ||
123 | + bool targets_secure; | ||
124 | + | ||
125 | + assert(pending > ARMV7M_EXCP_RESET && pending < s->num_irq); | ||
126 | + | ||
127 | + if (s->vectpending_is_s_banked) { | ||
128 | + targets_secure = true; | ||
129 | + } else { | ||
130 | + targets_secure = !exc_is_banked(pending) && | ||
131 | + exc_targets_secure(s, pending); | ||
132 | + } | ||
133 | + | ||
134 | + trace_nvic_get_pending_irq_info(pending, targets_secure); | ||
135 | |||
136 | - return targets_secure; | ||
137 | + *ptargets_secure = targets_secure; | ||
138 | + *pirq = pending; | ||
139 | } | ||
140 | |||
141 | int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure) | ||
142 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
143 | index XXXXXXX..XXXXXXX 100644 | ||
144 | --- a/target/arm/helper.c | ||
145 | +++ b/target/arm/helper.c | ||
146 | @@ -XXX,XX +XXX,XX @@ static uint32_t *get_v7m_sp_ptr(CPUARMState *env, bool secure, bool threadmode, | ||
147 | } | 65 | } |
148 | } | 66 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) |
149 | 67 | PXA2xxState *cpu; | |
150 | -static uint32_t arm_v7m_load_vector(ARMCPU *cpu, bool targets_secure) | 68 | DriveInfo *dinfo; |
151 | +static uint32_t arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure) | 69 | |
152 | { | 70 | - uint32_t verdex_rom = 0x02000000; |
153 | CPUState *cs = CPU(cpu); | 71 | - uint32_t verdex_ram = 0x10000000; |
154 | CPUARMState *env = &cpu->env; | 72 | - |
155 | MemTxResult result; | 73 | - cpu = pxa270_init(verdex_ram, machine->cpu_type); |
156 | - hwaddr vec = env->v7m.vecbase[targets_secure] + env->v7m.exception * 4; | 74 | + cpu = pxa270_init(VERDEX_RAM_SIZE, machine->cpu_type); |
157 | + hwaddr vec = env->v7m.vecbase[targets_secure] + exc * 4; | 75 | |
158 | uint32_t addr; | 76 | dinfo = drive_get(IF_PFLASH, 0, 0); |
159 | 77 | if (!dinfo && !qtest_enabled()) { | |
160 | addr = address_space_ldl(cs->as, vec, | 78 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) |
161 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain) | ||
162 | CPUARMState *env = &cpu->env; | ||
163 | uint32_t addr; | ||
164 | bool targets_secure; | ||
165 | + int exc; | ||
166 | |||
167 | - targets_secure = armv7m_nvic_acknowledge_irq(env->nvic); | ||
168 | + armv7m_nvic_get_pending_irq_info(env->nvic, &exc, &targets_secure); | ||
169 | |||
170 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
171 | if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | ||
172 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain) | ||
173 | } | ||
174 | } | 79 | } |
175 | 80 | ||
176 | + addr = arm_v7m_load_vector(cpu, exc, targets_secure); | 81 | /* Micron RC28F256P30TFA */ |
177 | + | 82 | - if (!pflash_cfi01_register(0x00000000, "verdex.rom", verdex_rom, |
178 | + /* Now we've done everything that might cause a derived exception | 83 | + if (!pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE, |
179 | + * we can go ahead and activate whichever exception we're going to | 84 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
180 | + * take (which might now be the derived exception). | 85 | - sector_len, 2, 0, 0, 0, 0, 0)) { |
181 | + */ | 86 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { |
182 | + armv7m_nvic_acknowledge_irq(env->nvic); | 87 | error_report("Error registering flash memory"); |
183 | + | 88 | exit(1); |
184 | /* Switch to target security state -- must do this before writing SPSEL */ | 89 | } |
185 | switch_v7m_security_state(env, targets_secure); | ||
186 | write_v7m_control_spsel(env, 0); | ||
187 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain) | ||
188 | /* Clear IT bits */ | ||
189 | env->condexec_bits = 0; | ||
190 | env->regs[14] = lr; | ||
191 | - addr = arm_v7m_load_vector(cpu, targets_secure); | ||
192 | env->regs[15] = addr & 0xfffffffe; | ||
193 | env->thumb = addr & 1; | ||
194 | } | ||
195 | diff --git a/hw/intc/trace-events b/hw/intc/trace-events | ||
196 | index XXXXXXX..XXXXXXX 100644 | ||
197 | --- a/hw/intc/trace-events | ||
198 | +++ b/hw/intc/trace-events | ||
199 | @@ -XXX,XX +XXX,XX @@ nvic_escalate_disabled(int irq) "NVIC escalating irq %d to HardFault: disabled" | ||
200 | nvic_set_pending(int irq, bool secure, bool derived, int en, int prio) "NVIC set pending irq %d secure-bank %d derived %d (enabled: %d priority %d)" | ||
201 | nvic_clear_pending(int irq, bool secure, int en, int prio) "NVIC clear pending irq %d secure-bank %d (enabled: %d priority %d)" | ||
202 | nvic_set_pending_level(int irq) "NVIC set pending: irq %d higher prio than vectpending: setting irq line to 1" | ||
203 | -nvic_acknowledge_irq(int irq, int prio, bool targets_secure) "NVIC acknowledge IRQ: %d now active (prio %d targets_secure %d)" | ||
204 | +nvic_acknowledge_irq(int irq, int prio) "NVIC acknowledge IRQ: %d now active (prio %d)" | ||
205 | +nvic_get_pending_irq_info(int irq, bool secure) "NVIC next IRQ %d: targets_secure: %d" | ||
206 | nvic_complete_irq(int irq, bool secure) "NVIC complete IRQ %d (secure %d)" | ||
207 | nvic_set_irq_level(int irq, int level) "NVIC external irq %d level set to %d" | ||
208 | nvic_sysreg_read(uint64_t addr, uint32_t value, unsigned size) "NVIC sysreg read addr 0x%" PRIx64 " data 0x%" PRIx32 " size %u" | ||
209 | -- | 90 | -- |
210 | 2.16.1 | 91 | 2.34.1 |
211 | 92 | ||
212 | 93 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Save the high parts of the Zregs and all of the Pregs. | 3 | IEC binary prefixes ease code review: the unit is explicit. |
4 | The ZCR_ELx registers are migrated via the CP mechanism. | ||
5 | 4 | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Add the FLASH_SECTOR_SIZE definition. |
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 6 | |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
9 | Message-id: 20180123035349.24538-4-richard.henderson@linaro.org | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20230109115316.2235-8-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | target/arm/machine.c | 53 ++++++++++++++++++++++++++++++++++++++++++++++++++++ | 12 | hw/arm/mainstone.c | 18 ++++++++++-------- |
13 | 1 file changed, 53 insertions(+) | 13 | 1 file changed, 10 insertions(+), 8 deletions(-) |
14 | 14 | ||
15 | diff --git a/target/arm/machine.c b/target/arm/machine.c | 15 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c |
16 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/machine.c | 17 | --- a/hw/arm/mainstone.c |
18 | +++ b/target/arm/machine.c | 18 | +++ b/hw/arm/mainstone.c |
19 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_iwmmxt = { | 19 | @@ -XXX,XX +XXX,XX @@ |
20 | } | 20 | * GNU GPL, version 2 or (at your option) any later version. |
21 | */ | ||
22 | #include "qemu/osdep.h" | ||
23 | +#include "qemu/units.h" | ||
24 | #include "qemu/error-report.h" | ||
25 | #include "qapi/error.h" | ||
26 | #include "hw/arm/pxa.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static const struct keymap map[0xE0] = { | ||
28 | |||
29 | enum mainstone_model_e { mainstone }; | ||
30 | |||
31 | -#define MAINSTONE_RAM 0x04000000 | ||
32 | -#define MAINSTONE_ROM 0x00800000 | ||
33 | -#define MAINSTONE_FLASH 0x02000000 | ||
34 | +#define MAINSTONE_RAM_SIZE (64 * MiB) | ||
35 | +#define MAINSTONE_ROM_SIZE (8 * MiB) | ||
36 | +#define MAINSTONE_FLASH_SIZE (32 * MiB) | ||
37 | |||
38 | static struct arm_boot_info mainstone_binfo = { | ||
39 | .loader_start = PXA2XX_SDRAM_BASE, | ||
40 | - .ram_size = 0x04000000, | ||
41 | + .ram_size = MAINSTONE_RAM_SIZE, | ||
21 | }; | 42 | }; |
22 | 43 | ||
23 | +#ifdef TARGET_AARCH64 | 44 | +#define FLASH_SECTOR_SIZE (256 * KiB) |
24 | +/* The expression ARM_MAX_VQ - 2 is 0 for pure AArch32 build, | ||
25 | + * and ARMPredicateReg is actively empty. This triggers errors | ||
26 | + * in the expansion of the VMSTATE macros. | ||
27 | + */ | ||
28 | + | 45 | + |
29 | +static bool sve_needed(void *opaque) | 46 | static void mainstone_common_init(MachineState *machine, |
30 | +{ | 47 | enum mainstone_model_e model, int arm_id) |
31 | + ARMCPU *cpu = opaque; | ||
32 | + CPUARMState *env = &cpu->env; | ||
33 | + | ||
34 | + return arm_feature(env, ARM_FEATURE_SVE); | ||
35 | +} | ||
36 | + | ||
37 | +/* The first two words of each Zreg is stored in VFP state. */ | ||
38 | +static const VMStateDescription vmstate_zreg_hi_reg = { | ||
39 | + .name = "cpu/sve/zreg_hi", | ||
40 | + .version_id = 1, | ||
41 | + .minimum_version_id = 1, | ||
42 | + .fields = (VMStateField[]) { | ||
43 | + VMSTATE_UINT64_SUB_ARRAY(d, ARMVectorReg, 2, ARM_MAX_VQ - 2), | ||
44 | + VMSTATE_END_OF_LIST() | ||
45 | + } | ||
46 | +}; | ||
47 | + | ||
48 | +static const VMStateDescription vmstate_preg_reg = { | ||
49 | + .name = "cpu/sve/preg", | ||
50 | + .version_id = 1, | ||
51 | + .minimum_version_id = 1, | ||
52 | + .fields = (VMStateField[]) { | ||
53 | + VMSTATE_UINT64_ARRAY(p, ARMPredicateReg, 2 * ARM_MAX_VQ / 8), | ||
54 | + VMSTATE_END_OF_LIST() | ||
55 | + } | ||
56 | +}; | ||
57 | + | ||
58 | +static const VMStateDescription vmstate_sve = { | ||
59 | + .name = "cpu/sve", | ||
60 | + .version_id = 1, | ||
61 | + .minimum_version_id = 1, | ||
62 | + .needed = sve_needed, | ||
63 | + .fields = (VMStateField[]) { | ||
64 | + VMSTATE_STRUCT_ARRAY(env.vfp.zregs, ARMCPU, 32, 0, | ||
65 | + vmstate_zreg_hi_reg, ARMVectorReg), | ||
66 | + VMSTATE_STRUCT_ARRAY(env.vfp.pregs, ARMCPU, 17, 0, | ||
67 | + vmstate_preg_reg, ARMPredicateReg), | ||
68 | + VMSTATE_END_OF_LIST() | ||
69 | + } | ||
70 | +}; | ||
71 | +#endif /* AARCH64 */ | ||
72 | + | ||
73 | static bool m_needed(void *opaque) | ||
74 | { | 48 | { |
75 | ARMCPU *cpu = opaque; | 49 | - uint32_t sector_len = 256 * 1024; |
76 | @@ -XXX,XX +XXX,XX @@ const VMStateDescription vmstate_arm_cpu = { | 50 | hwaddr mainstone_flash_base[] = { MST_FLASH_0, MST_FLASH_1 }; |
77 | &vmstate_pmsav7, | 51 | PXA2xxState *mpu; |
78 | &vmstate_pmsav8, | 52 | DeviceState *mst_irq; |
79 | &vmstate_m_security, | 53 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine, |
80 | +#ifdef TARGET_AARCH64 | 54 | |
81 | + &vmstate_sve, | 55 | /* Setup CPU & memory */ |
82 | +#endif | 56 | mpu = pxa270_init(mainstone_binfo.ram_size, machine->cpu_type); |
83 | NULL | 57 | - memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM, |
84 | } | 58 | + memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM_SIZE, |
85 | }; | 59 | &error_fatal); |
60 | memory_region_add_subregion(get_system_memory(), 0x00000000, rom); | ||
61 | |||
62 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine, | ||
63 | dinfo = drive_get(IF_PFLASH, 0, i); | ||
64 | if (!pflash_cfi01_register(mainstone_flash_base[i], | ||
65 | i ? "mainstone.flash1" : "mainstone.flash0", | ||
66 | - MAINSTONE_FLASH, | ||
67 | + MAINSTONE_FLASH_SIZE, | ||
68 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
69 | - sector_len, 4, 0, 0, 0, 0, 0)) { | ||
70 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
71 | error_report("Error registering flash memory"); | ||
72 | exit(1); | ||
73 | } | ||
86 | -- | 74 | -- |
87 | 2.16.1 | 75 | 2.34.1 |
88 | 76 | ||
89 | 77 | diff view generated by jsdifflib |
1 | From: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add support for the new ARMv8.2 SHA-3, SM3, SM4 and SHA-512 instructions to | 3 | IEC binary prefixes ease code review: the unit is explicit. |
4 | AArch64 user mode emulation. | ||
5 | 4 | ||
6 | Signed-off-by: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 5 | Add the FLASH_SECTOR_SIZE definition. |
7 | Message-id: 20180207111729.15737-6-ard.biesheuvel@linaro.org | 6 | |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-9-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 11 | --- |
11 | linux-user/elfload.c | 19 +++++++++++++++++++ | 12 | hw/arm/musicpal.c | 9 ++++++--- |
12 | target/arm/cpu64.c | 4 ++++ | 13 | 1 file changed, 6 insertions(+), 3 deletions(-) |
13 | 2 files changed, 23 insertions(+) | ||
14 | 14 | ||
15 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | 15 | diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c |
16 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/linux-user/elfload.c | 17 | --- a/hw/arm/musicpal.c |
18 | +++ b/linux-user/elfload.c | 18 | +++ b/hw/arm/musicpal.c |
19 | @@ -XXX,XX +XXX,XX @@ enum { | 19 | @@ -XXX,XX +XXX,XX @@ |
20 | ARM_HWCAP_A64_SHA1 = 1 << 5, | 20 | */ |
21 | ARM_HWCAP_A64_SHA2 = 1 << 6, | 21 | |
22 | ARM_HWCAP_A64_CRC32 = 1 << 7, | 22 | #include "qemu/osdep.h" |
23 | + ARM_HWCAP_A64_ATOMICS = 1 << 8, | 23 | +#include "qemu/units.h" |
24 | + ARM_HWCAP_A64_FPHP = 1 << 9, | 24 | #include "qapi/error.h" |
25 | + ARM_HWCAP_A64_ASIMDHP = 1 << 10, | 25 | #include "cpu.h" |
26 | + ARM_HWCAP_A64_CPUID = 1 << 11, | 26 | #include "hw/sysbus.h" |
27 | + ARM_HWCAP_A64_ASIMDRDM = 1 << 12, | 27 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo musicpal_key_info = { |
28 | + ARM_HWCAP_A64_JSCVT = 1 << 13, | 28 | .class_init = musicpal_key_class_init, |
29 | + ARM_HWCAP_A64_FCMA = 1 << 14, | ||
30 | + ARM_HWCAP_A64_LRCPC = 1 << 15, | ||
31 | + ARM_HWCAP_A64_DCPOP = 1 << 16, | ||
32 | + ARM_HWCAP_A64_SHA3 = 1 << 17, | ||
33 | + ARM_HWCAP_A64_SM3 = 1 << 18, | ||
34 | + ARM_HWCAP_A64_SM4 = 1 << 19, | ||
35 | + ARM_HWCAP_A64_ASIMDDP = 1 << 20, | ||
36 | + ARM_HWCAP_A64_SHA512 = 1 << 21, | ||
37 | + ARM_HWCAP_A64_SVE = 1 << 22, | ||
38 | }; | 29 | }; |
39 | 30 | ||
40 | #define ELF_HWCAP get_elf_hwcap() | 31 | +#define FLASH_SECTOR_SIZE (64 * KiB) |
41 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap(void) | 32 | + |
42 | GET_FEATURE(ARM_FEATURE_V8_SHA1, ARM_HWCAP_A64_SHA1); | 33 | static struct arm_boot_info musicpal_binfo = { |
43 | GET_FEATURE(ARM_FEATURE_V8_SHA256, ARM_HWCAP_A64_SHA2); | 34 | .loader_start = 0x0, |
44 | GET_FEATURE(ARM_FEATURE_CRC, ARM_HWCAP_A64_CRC32); | 35 | .board_id = 0x20e, |
45 | + GET_FEATURE(ARM_FEATURE_V8_SHA3, ARM_HWCAP_A64_SHA3); | 36 | @@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine) |
46 | + GET_FEATURE(ARM_FEATURE_V8_SM3, ARM_HWCAP_A64_SM3); | 37 | BlockBackend *blk = blk_by_legacy_dinfo(dinfo); |
47 | + GET_FEATURE(ARM_FEATURE_V8_SM4, ARM_HWCAP_A64_SM4); | 38 | |
48 | + GET_FEATURE(ARM_FEATURE_V8_SHA512, ARM_HWCAP_A64_SHA512); | 39 | flash_size = blk_getlength(blk); |
49 | #undef GET_FEATURE | 40 | - if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 && |
50 | 41 | - flash_size != 32*1024*1024) { | |
51 | return hwcaps; | 42 | + if (flash_size != 8 * MiB && flash_size != 16 * MiB && |
52 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 43 | + flash_size != 32 * MiB) { |
53 | index XXXXXXX..XXXXXXX 100644 | 44 | error_report("Invalid flash image size"); |
54 | --- a/target/arm/cpu64.c | 45 | exit(1); |
55 | +++ b/target/arm/cpu64.c | 46 | } |
56 | @@ -XXX,XX +XXX,XX @@ static void aarch64_any_initfn(Object *obj) | 47 | @@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine) |
57 | set_feature(&cpu->env, ARM_FEATURE_V8_AES); | 48 | */ |
58 | set_feature(&cpu->env, ARM_FEATURE_V8_SHA1); | 49 | pflash_cfi02_register(0x100000000ULL - MP_FLASH_SIZE_MAX, |
59 | set_feature(&cpu->env, ARM_FEATURE_V8_SHA256); | 50 | "musicpal.flash", flash_size, |
60 | + set_feature(&cpu->env, ARM_FEATURE_V8_SHA512); | 51 | - blk, 0x10000, |
61 | + set_feature(&cpu->env, ARM_FEATURE_V8_SHA3); | 52 | + blk, FLASH_SECTOR_SIZE, |
62 | + set_feature(&cpu->env, ARM_FEATURE_V8_SM3); | 53 | MP_FLASH_SIZE_MAX / flash_size, |
63 | + set_feature(&cpu->env, ARM_FEATURE_V8_SM4); | 54 | 2, 0x00BF, 0x236D, 0x0000, 0x0000, |
64 | set_feature(&cpu->env, ARM_FEATURE_V8_PMULL); | 55 | 0x5555, 0x2AAA, 0); |
65 | set_feature(&cpu->env, ARM_FEATURE_CRC); | ||
66 | cpu->ctr = 0x80038003; /* 32 byte I and D cacheline size, VIPT icache */ | ||
67 | -- | 56 | -- |
68 | 2.16.1 | 57 | 2.34.1 |
69 | 58 | ||
70 | 59 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | The total_ram_v1/total_ram_v2 definitions were never used. | ||
4 | |||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20230109115316.2235-10-philmd@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | hw/arm/omap_sx1.c | 2 -- | ||
11 | 1 file changed, 2 deletions(-) | ||
12 | |||
13 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/arm/omap_sx1.c | ||
16 | +++ b/hw/arm/omap_sx1.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps static_ops = { | ||
18 | #define flash0_size (16 * 1024 * 1024) | ||
19 | #define flash1_size ( 8 * 1024 * 1024) | ||
20 | #define flash2_size (32 * 1024 * 1024) | ||
21 | -#define total_ram_v1 (sdram_size + flash0_size + flash1_size + OMAP15XX_SRAM_SIZE) | ||
22 | -#define total_ram_v2 (sdram_size + flash2_size + OMAP15XX_SRAM_SIZE) | ||
23 | |||
24 | static struct arm_boot_info sx1_binfo = { | ||
25 | .loader_start = OMAP_EMIFF_BASE, | ||
26 | -- | ||
27 | 2.34.1 | ||
28 | |||
29 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add minimal code needed to allow upstream Linux guest to boot. | 3 | IEC binary prefixes ease code review: the unit is explicit. |
4 | 4 | ||
5 | Cc: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
6 | Cc: Jason Wang <jasowang@redhat.com> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Message-id: 20230109115316.2235-11-philmd@linaro.org |
8 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | ||
9 | Cc: Michael S. Tsirkin <mst@redhat.com> | ||
10 | Cc: qemu-devel@nongnu.org | ||
11 | Cc: qemu-arm@nongnu.org | ||
12 | Cc: yurovsky@gmail.com | ||
13 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 9 | --- |
18 | include/hw/timer/imx_gpt.h | 1 + | 10 | hw/arm/omap_sx1.c | 33 +++++++++++++++++---------------- |
19 | hw/timer/imx_gpt.c | 25 +++++++++++++++++++++++++ | 11 | 1 file changed, 17 insertions(+), 16 deletions(-) |
20 | 2 files changed, 26 insertions(+) | ||
21 | 12 | ||
22 | diff --git a/include/hw/timer/imx_gpt.h b/include/hw/timer/imx_gpt.h | 13 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c |
23 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/include/hw/timer/imx_gpt.h | 15 | --- a/hw/arm/omap_sx1.c |
25 | +++ b/include/hw/timer/imx_gpt.h | 16 | +++ b/hw/arm/omap_sx1.c |
26 | @@ -XXX,XX +XXX,XX @@ | 17 | @@ -XXX,XX +XXX,XX @@ |
27 | #define TYPE_IMX25_GPT "imx25.gpt" | 18 | * with this program; if not, see <http://www.gnu.org/licenses/>. |
28 | #define TYPE_IMX31_GPT "imx31.gpt" | 19 | */ |
29 | #define TYPE_IMX6_GPT "imx6.gpt" | 20 | #include "qemu/osdep.h" |
30 | +#define TYPE_IMX7_GPT "imx7.gpt" | 21 | +#include "qemu/units.h" |
31 | 22 | #include "qapi/error.h" | |
32 | #define TYPE_IMX_GPT TYPE_IMX25_GPT | 23 | #include "ui/console.h" |
33 | 24 | #include "hw/arm/omap.h" | |
34 | diff --git a/hw/timer/imx_gpt.c b/hw/timer/imx_gpt.c | 25 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps static_ops = { |
35 | index XXXXXXX..XXXXXXX 100644 | 26 | .endianness = DEVICE_NATIVE_ENDIAN, |
36 | --- a/hw/timer/imx_gpt.c | ||
37 | +++ b/hw/timer/imx_gpt.c | ||
38 | @@ -XXX,XX +XXX,XX @@ static const IMXClk imx6_gpt_clocks[] = { | ||
39 | CLK_HIGH, /* 111 reference clock */ | ||
40 | }; | 27 | }; |
41 | 28 | ||
42 | +static const IMXClk imx7_gpt_clocks[] = { | 29 | -#define sdram_size 0x02000000 |
43 | + CLK_NONE, /* 000 No clock source */ | 30 | -#define sector_size (128 * 1024) |
44 | + CLK_IPG, /* 001 ipg_clk, 532MHz*/ | 31 | -#define flash0_size (16 * 1024 * 1024) |
45 | + CLK_IPG_HIGH, /* 010 ipg_clk_highfreq */ | 32 | -#define flash1_size ( 8 * 1024 * 1024) |
46 | + CLK_EXT, /* 011 External clock */ | 33 | -#define flash2_size (32 * 1024 * 1024) |
47 | + CLK_32k, /* 100 ipg_clk_32k */ | 34 | +#define SDRAM_SIZE (32 * MiB) |
48 | + CLK_HIGH, /* 101 reference clock */ | 35 | +#define SECTOR_SIZE (128 * KiB) |
49 | + CLK_NONE, /* 110 not defined */ | 36 | +#define FLASH0_SIZE (16 * MiB) |
50 | + CLK_NONE, /* 111 not defined */ | 37 | +#define FLASH1_SIZE (8 * MiB) |
51 | +}; | 38 | +#define FLASH2_SIZE (32 * MiB) |
52 | + | 39 | |
53 | static void imx_gpt_set_freq(IMXGPTState *s) | 40 | static struct arm_boot_info sx1_binfo = { |
54 | { | 41 | .loader_start = OMAP_EMIFF_BASE, |
55 | uint32_t clksrc = extract32(s->cr, GPT_CR_CLKSRC_SHIFT, 3); | 42 | - .ram_size = sdram_size, |
56 | @@ -XXX,XX +XXX,XX @@ static void imx6_gpt_init(Object *obj) | 43 | + .ram_size = SDRAM_SIZE, |
57 | s->clocks = imx6_gpt_clocks; | 44 | .board_id = 0x265, |
45 | }; | ||
46 | |||
47 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
48 | static uint32_t cs3val = 0x00001139; | ||
49 | DriveInfo *dinfo; | ||
50 | int fl_idx; | ||
51 | - uint32_t flash_size = flash0_size; | ||
52 | + uint32_t flash_size = FLASH0_SIZE; | ||
53 | |||
54 | if (machine->ram_size != mc->default_ram_size) { | ||
55 | char *sz = size_to_str(mc->default_ram_size); | ||
56 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
57 | } | ||
58 | |||
59 | if (version == 2) { | ||
60 | - flash_size = flash2_size; | ||
61 | + flash_size = FLASH2_SIZE; | ||
62 | } | ||
63 | |||
64 | memory_region_add_subregion(address_space, OMAP_EMIFF_BASE, machine->ram); | ||
65 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
66 | if (!pflash_cfi01_register(OMAP_CS0_BASE, | ||
67 | "omap_sx1.flash0-1", flash_size, | ||
68 | blk_by_legacy_dinfo(dinfo), | ||
69 | - sector_size, 4, 0, 0, 0, 0, 0)) { | ||
70 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
71 | fprintf(stderr, "qemu: Error registering flash memory %d.\n", | ||
72 | fl_idx); | ||
73 | } | ||
74 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
75 | (dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) { | ||
76 | MemoryRegion *flash_1 = g_new(MemoryRegion, 1); | ||
77 | memory_region_init_rom(flash_1, NULL, "omap_sx1.flash1-0", | ||
78 | - flash1_size, &error_fatal); | ||
79 | + FLASH1_SIZE, &error_fatal); | ||
80 | memory_region_add_subregion(address_space, OMAP_CS1_BASE, flash_1); | ||
81 | |||
82 | memory_region_init_io(&cs[1], NULL, &static_ops, &cs1val, | ||
83 | - "sx1.cs1", OMAP_CS1_SIZE - flash1_size); | ||
84 | + "sx1.cs1", OMAP_CS1_SIZE - FLASH1_SIZE); | ||
85 | memory_region_add_subregion(address_space, | ||
86 | - OMAP_CS1_BASE + flash1_size, &cs[1]); | ||
87 | + OMAP_CS1_BASE + FLASH1_SIZE, &cs[1]); | ||
88 | |||
89 | if (!pflash_cfi01_register(OMAP_CS1_BASE, | ||
90 | - "omap_sx1.flash1-1", flash1_size, | ||
91 | + "omap_sx1.flash1-1", FLASH1_SIZE, | ||
92 | blk_by_legacy_dinfo(dinfo), | ||
93 | - sector_size, 4, 0, 0, 0, 0, 0)) { | ||
94 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
95 | fprintf(stderr, "qemu: Error registering flash memory %d.\n", | ||
96 | fl_idx); | ||
97 | } | ||
98 | @@ -XXX,XX +XXX,XX @@ static void sx1_machine_v2_class_init(ObjectClass *oc, void *data) | ||
99 | mc->init = sx1_init_v2; | ||
100 | mc->ignore_memory_transaction_failures = true; | ||
101 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("ti925t"); | ||
102 | - mc->default_ram_size = sdram_size; | ||
103 | + mc->default_ram_size = SDRAM_SIZE; | ||
104 | mc->default_ram_id = "omap1.dram"; | ||
58 | } | 105 | } |
59 | 106 | ||
60 | +static void imx7_gpt_init(Object *obj) | 107 | @@ -XXX,XX +XXX,XX @@ static void sx1_machine_v1_class_init(ObjectClass *oc, void *data) |
61 | +{ | 108 | mc->init = sx1_init_v1; |
62 | + IMXGPTState *s = IMX_GPT(obj); | 109 | mc->ignore_memory_transaction_failures = true; |
63 | + | 110 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("ti925t"); |
64 | + s->clocks = imx7_gpt_clocks; | 111 | - mc->default_ram_size = sdram_size; |
65 | +} | 112 | + mc->default_ram_size = SDRAM_SIZE; |
66 | + | 113 | mc->default_ram_id = "omap1.dram"; |
67 | static const TypeInfo imx25_gpt_info = { | ||
68 | .name = TYPE_IMX25_GPT, | ||
69 | .parent = TYPE_SYS_BUS_DEVICE, | ||
70 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo imx6_gpt_info = { | ||
71 | .instance_init = imx6_gpt_init, | ||
72 | }; | ||
73 | |||
74 | +static const TypeInfo imx7_gpt_info = { | ||
75 | + .name = TYPE_IMX7_GPT, | ||
76 | + .parent = TYPE_IMX25_GPT, | ||
77 | + .instance_init = imx7_gpt_init, | ||
78 | +}; | ||
79 | + | ||
80 | static void imx_gpt_register_types(void) | ||
81 | { | ||
82 | type_register_static(&imx25_gpt_info); | ||
83 | type_register_static(&imx31_gpt_info); | ||
84 | type_register_static(&imx6_gpt_info); | ||
85 | + type_register_static(&imx7_gpt_info); | ||
86 | } | 114 | } |
87 | 115 | ||
88 | type_init(imx_gpt_register_types) | ||
89 | -- | 116 | -- |
90 | 2.16.1 | 117 | 2.34.1 |
91 | 118 | ||
92 | 119 | diff view generated by jsdifflib |
1 | From: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This implements emulation of the new SM4 instructions that have | 3 | IEC binary prefixes ease code review: the unit is explicit. |
4 | been added as an optional extension to the ARMv8 Crypto Extensions | ||
5 | in ARM v8.2. | ||
6 | 4 | ||
7 | Signed-off-by: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 5 | Add the FLASH_SECTOR_SIZE definition. |
8 | Message-id: 20180207111729.15737-5-ard.biesheuvel@linaro.org | 6 | |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-12-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | target/arm/cpu.h | 1 + | 12 | hw/arm/z2.c | 6 ++++-- |
13 | target/arm/helper.h | 3 ++ | 13 | 1 file changed, 4 insertions(+), 2 deletions(-) |
14 | target/arm/crypto_helper.c | 91 ++++++++++++++++++++++++++++++++++++++++++++++ | ||
15 | target/arm/translate-a64.c | 8 ++++ | ||
16 | 4 files changed, 103 insertions(+) | ||
17 | 14 | ||
18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 15 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c |
19 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/cpu.h | 17 | --- a/hw/arm/z2.c |
21 | +++ b/target/arm/cpu.h | 18 | +++ b/hw/arm/z2.c |
22 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | 19 | @@ -XXX,XX +XXX,XX @@ |
23 | ARM_FEATURE_V8_SHA512, /* implements SHA512 part of v8 Crypto Extensions */ | 20 | */ |
24 | ARM_FEATURE_V8_SHA3, /* implements SHA3 part of v8 Crypto Extensions */ | 21 | |
25 | ARM_FEATURE_V8_SM3, /* implements SM3 part of v8 Crypto Extensions */ | 22 | #include "qemu/osdep.h" |
26 | + ARM_FEATURE_V8_SM4, /* implements SM4 part of v8 Crypto Extensions */ | 23 | +#include "qemu/units.h" |
24 | #include "hw/arm/pxa.h" | ||
25 | #include "hw/arm/boot.h" | ||
26 | #include "hw/i2c/i2c.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aer915_info = { | ||
28 | .class_init = aer915_class_init, | ||
27 | }; | 29 | }; |
28 | 30 | ||
29 | static inline int arm_feature(CPUARMState *env, int feature) | 31 | +#define FLASH_SECTOR_SIZE (64 * KiB) |
30 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/helper.h | ||
33 | +++ b/target/arm/helper.h | ||
34 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(crypto_sm3tt, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32, i32) | ||
35 | DEF_HELPER_FLAGS_3(crypto_sm3partw1, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | ||
36 | DEF_HELPER_FLAGS_3(crypto_sm3partw2, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | ||
37 | |||
38 | +DEF_HELPER_FLAGS_2(crypto_sm4e, TCG_CALL_NO_RWG, void, ptr, ptr) | ||
39 | +DEF_HELPER_FLAGS_3(crypto_sm4ekey, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | ||
40 | + | 32 | + |
41 | DEF_HELPER_FLAGS_3(crc32, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32) | 33 | static void z2_init(MachineState *machine) |
42 | DEF_HELPER_FLAGS_3(crc32c, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32) | 34 | { |
43 | DEF_HELPER_2(dc_zva, void, env, i64) | 35 | - uint32_t sector_len = 0x10000; |
44 | diff --git a/target/arm/crypto_helper.c b/target/arm/crypto_helper.c | 36 | PXA2xxState *mpu; |
45 | index XXXXXXX..XXXXXXX 100644 | 37 | DriveInfo *dinfo; |
46 | --- a/target/arm/crypto_helper.c | 38 | void *z2_lcd; |
47 | +++ b/target/arm/crypto_helper.c | 39 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) |
48 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sm3tt)(void *vd, void *vn, void *vm, uint32_t imm2, | 40 | dinfo = drive_get(IF_PFLASH, 0, 0); |
49 | rd[0] = d.l[0]; | 41 | if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, |
50 | rd[1] = d.l[1]; | 42 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
51 | } | 43 | - sector_len, 4, 0, 0, 0, 0, 0)) { |
52 | + | 44 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { |
53 | +static uint8_t const sm4_sbox[] = { | 45 | error_report("Error registering flash memory"); |
54 | + 0xd6, 0x90, 0xe9, 0xfe, 0xcc, 0xe1, 0x3d, 0xb7, | 46 | exit(1); |
55 | + 0x16, 0xb6, 0x14, 0xc2, 0x28, 0xfb, 0x2c, 0x05, | 47 | } |
56 | + 0x2b, 0x67, 0x9a, 0x76, 0x2a, 0xbe, 0x04, 0xc3, | ||
57 | + 0xaa, 0x44, 0x13, 0x26, 0x49, 0x86, 0x06, 0x99, | ||
58 | + 0x9c, 0x42, 0x50, 0xf4, 0x91, 0xef, 0x98, 0x7a, | ||
59 | + 0x33, 0x54, 0x0b, 0x43, 0xed, 0xcf, 0xac, 0x62, | ||
60 | + 0xe4, 0xb3, 0x1c, 0xa9, 0xc9, 0x08, 0xe8, 0x95, | ||
61 | + 0x80, 0xdf, 0x94, 0xfa, 0x75, 0x8f, 0x3f, 0xa6, | ||
62 | + 0x47, 0x07, 0xa7, 0xfc, 0xf3, 0x73, 0x17, 0xba, | ||
63 | + 0x83, 0x59, 0x3c, 0x19, 0xe6, 0x85, 0x4f, 0xa8, | ||
64 | + 0x68, 0x6b, 0x81, 0xb2, 0x71, 0x64, 0xda, 0x8b, | ||
65 | + 0xf8, 0xeb, 0x0f, 0x4b, 0x70, 0x56, 0x9d, 0x35, | ||
66 | + 0x1e, 0x24, 0x0e, 0x5e, 0x63, 0x58, 0xd1, 0xa2, | ||
67 | + 0x25, 0x22, 0x7c, 0x3b, 0x01, 0x21, 0x78, 0x87, | ||
68 | + 0xd4, 0x00, 0x46, 0x57, 0x9f, 0xd3, 0x27, 0x52, | ||
69 | + 0x4c, 0x36, 0x02, 0xe7, 0xa0, 0xc4, 0xc8, 0x9e, | ||
70 | + 0xea, 0xbf, 0x8a, 0xd2, 0x40, 0xc7, 0x38, 0xb5, | ||
71 | + 0xa3, 0xf7, 0xf2, 0xce, 0xf9, 0x61, 0x15, 0xa1, | ||
72 | + 0xe0, 0xae, 0x5d, 0xa4, 0x9b, 0x34, 0x1a, 0x55, | ||
73 | + 0xad, 0x93, 0x32, 0x30, 0xf5, 0x8c, 0xb1, 0xe3, | ||
74 | + 0x1d, 0xf6, 0xe2, 0x2e, 0x82, 0x66, 0xca, 0x60, | ||
75 | + 0xc0, 0x29, 0x23, 0xab, 0x0d, 0x53, 0x4e, 0x6f, | ||
76 | + 0xd5, 0xdb, 0x37, 0x45, 0xde, 0xfd, 0x8e, 0x2f, | ||
77 | + 0x03, 0xff, 0x6a, 0x72, 0x6d, 0x6c, 0x5b, 0x51, | ||
78 | + 0x8d, 0x1b, 0xaf, 0x92, 0xbb, 0xdd, 0xbc, 0x7f, | ||
79 | + 0x11, 0xd9, 0x5c, 0x41, 0x1f, 0x10, 0x5a, 0xd8, | ||
80 | + 0x0a, 0xc1, 0x31, 0x88, 0xa5, 0xcd, 0x7b, 0xbd, | ||
81 | + 0x2d, 0x74, 0xd0, 0x12, 0xb8, 0xe5, 0xb4, 0xb0, | ||
82 | + 0x89, 0x69, 0x97, 0x4a, 0x0c, 0x96, 0x77, 0x7e, | ||
83 | + 0x65, 0xb9, 0xf1, 0x09, 0xc5, 0x6e, 0xc6, 0x84, | ||
84 | + 0x18, 0xf0, 0x7d, 0xec, 0x3a, 0xdc, 0x4d, 0x20, | ||
85 | + 0x79, 0xee, 0x5f, 0x3e, 0xd7, 0xcb, 0x39, 0x48, | ||
86 | +}; | ||
87 | + | ||
88 | +void HELPER(crypto_sm4e)(void *vd, void *vn) | ||
89 | +{ | ||
90 | + uint64_t *rd = vd; | ||
91 | + uint64_t *rn = vn; | ||
92 | + union CRYPTO_STATE d = { .l = { rd[0], rd[1] } }; | ||
93 | + union CRYPTO_STATE n = { .l = { rn[0], rn[1] } }; | ||
94 | + uint32_t t, i; | ||
95 | + | ||
96 | + for (i = 0; i < 4; i++) { | ||
97 | + t = CR_ST_WORD(d, (i + 1) % 4) ^ | ||
98 | + CR_ST_WORD(d, (i + 2) % 4) ^ | ||
99 | + CR_ST_WORD(d, (i + 3) % 4) ^ | ||
100 | + CR_ST_WORD(n, i); | ||
101 | + | ||
102 | + t = sm4_sbox[t & 0xff] | | ||
103 | + sm4_sbox[(t >> 8) & 0xff] << 8 | | ||
104 | + sm4_sbox[(t >> 16) & 0xff] << 16 | | ||
105 | + sm4_sbox[(t >> 24) & 0xff] << 24; | ||
106 | + | ||
107 | + CR_ST_WORD(d, i) ^= t ^ rol32(t, 2) ^ rol32(t, 10) ^ rol32(t, 18) ^ | ||
108 | + rol32(t, 24); | ||
109 | + } | ||
110 | + | ||
111 | + rd[0] = d.l[0]; | ||
112 | + rd[1] = d.l[1]; | ||
113 | +} | ||
114 | + | ||
115 | +void HELPER(crypto_sm4ekey)(void *vd, void *vn, void* vm) | ||
116 | +{ | ||
117 | + uint64_t *rd = vd; | ||
118 | + uint64_t *rn = vn; | ||
119 | + uint64_t *rm = vm; | ||
120 | + union CRYPTO_STATE d; | ||
121 | + union CRYPTO_STATE n = { .l = { rn[0], rn[1] } }; | ||
122 | + union CRYPTO_STATE m = { .l = { rm[0], rm[1] } }; | ||
123 | + uint32_t t, i; | ||
124 | + | ||
125 | + d = n; | ||
126 | + for (i = 0; i < 4; i++) { | ||
127 | + t = CR_ST_WORD(d, (i + 1) % 4) ^ | ||
128 | + CR_ST_WORD(d, (i + 2) % 4) ^ | ||
129 | + CR_ST_WORD(d, (i + 3) % 4) ^ | ||
130 | + CR_ST_WORD(m, i); | ||
131 | + | ||
132 | + t = sm4_sbox[t & 0xff] | | ||
133 | + sm4_sbox[(t >> 8) & 0xff] << 8 | | ||
134 | + sm4_sbox[(t >> 16) & 0xff] << 16 | | ||
135 | + sm4_sbox[(t >> 24) & 0xff] << 24; | ||
136 | + | ||
137 | + CR_ST_WORD(d, i) ^= t ^ rol32(t, 13) ^ rol32(t, 23); | ||
138 | + } | ||
139 | + | ||
140 | + rd[0] = d.l[0]; | ||
141 | + rd[1] = d.l[1]; | ||
142 | +} | ||
143 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
144 | index XXXXXXX..XXXXXXX 100644 | ||
145 | --- a/target/arm/translate-a64.c | ||
146 | +++ b/target/arm/translate-a64.c | ||
147 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn) | ||
148 | feature = ARM_FEATURE_V8_SM3; | ||
149 | genfn = gen_helper_crypto_sm3partw2; | ||
150 | break; | ||
151 | + case 2: /* SM4EKEY */ | ||
152 | + feature = ARM_FEATURE_V8_SM4; | ||
153 | + genfn = gen_helper_crypto_sm4ekey; | ||
154 | + break; | ||
155 | default: | ||
156 | unallocated_encoding(s); | ||
157 | return; | ||
158 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_two_reg_sha512(DisasContext *s, uint32_t insn) | ||
159 | feature = ARM_FEATURE_V8_SHA512; | ||
160 | genfn = gen_helper_crypto_sha512su0; | ||
161 | break; | ||
162 | + case 1: /* SM4E */ | ||
163 | + feature = ARM_FEATURE_V8_SM4; | ||
164 | + genfn = gen_helper_crypto_sm4e; | ||
165 | + break; | ||
166 | default: | ||
167 | unallocated_encoding(s); | ||
168 | return; | ||
169 | -- | 48 | -- |
170 | 2.16.1 | 49 | 2.34.1 |
171 | 50 | ||
172 | 51 | diff view generated by jsdifflib |
1 | Make v7m_push_callee_stack() honour the MPU by using the | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | new v7m_stack_write() function. We return a flag to indicate | ||
3 | whether the pushes failed, which we can then use in | ||
4 | v7m_exception_taken() to cause us to handle the derived | ||
5 | exception correctly. | ||
6 | 2 | ||
3 | Upon introduction in commit b8433303fb ("Set proper device-width | ||
4 | for vexpress flash"), ve_pflash_cfi01_register() was calling | ||
5 | qdev_init_nofail() which can not fail. This call was later | ||
6 | converted with a script to use &error_fatal, still unable to | ||
7 | fail. Remove the unreachable code. | ||
8 | |||
9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20230109115316.2235-13-philmd@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 1517324542-6607-6-git-send-email-peter.maydell@linaro.org | ||
11 | --- | 13 | --- |
12 | target/arm/helper.c | 64 ++++++++++++++++++++++++++++++++++++++++------------- | 14 | hw/arm/vexpress.c | 10 +--------- |
13 | 1 file changed, 49 insertions(+), 15 deletions(-) | 15 | 1 file changed, 1 insertion(+), 9 deletions(-) |
14 | 16 | ||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 17 | diff --git a/hw/arm/vexpress.c b/hw/arm/vexpress.c |
16 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.c | 19 | --- a/hw/arm/vexpress.c |
18 | +++ b/target/arm/helper.c | 20 | +++ b/hw/arm/vexpress.c |
19 | @@ -XXX,XX +XXX,XX @@ static uint32_t arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure) | 21 | @@ -XXX,XX +XXX,XX @@ static void vexpress_common_init(MachineState *machine) |
20 | return addr; | 22 | dinfo = drive_get(IF_PFLASH, 0, 0); |
21 | } | 23 | pflash0 = ve_pflash_cfi01_register(map[VE_NORFLASH0], "vexpress.flash0", |
22 | 24 | dinfo); | |
23 | -static void v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 25 | - if (!pflash0) { |
24 | +static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 26 | - error_report("vexpress: error registering flash 0"); |
25 | bool ignore_faults) | 27 | - exit(1); |
26 | { | 28 | - } |
27 | /* For v8M, push the callee-saves register part of the stack frame. | 29 | |
28 | @@ -XXX,XX +XXX,XX @@ static void v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 30 | if (map[VE_NORFLASHALIAS] != -1) { |
29 | * In the tailchaining case this may not be the current stack. | 31 | /* Map flash 0 as an alias into low memory */ |
30 | */ | 32 | @@ -XXX,XX +XXX,XX @@ static void vexpress_common_init(MachineState *machine) |
31 | CPUARMState *env = &cpu->env; | ||
32 | - CPUState *cs = CPU(cpu); | ||
33 | uint32_t *frame_sp_p; | ||
34 | uint32_t frameptr; | ||
35 | + ARMMMUIdx mmu_idx; | ||
36 | + bool stacked_ok; | ||
37 | |||
38 | if (dotailchain) { | ||
39 | - frame_sp_p = get_v7m_sp_ptr(env, true, | ||
40 | - lr & R_V7M_EXCRET_MODE_MASK, | ||
41 | + bool mode = lr & R_V7M_EXCRET_MODE_MASK; | ||
42 | + bool priv = !(env->v7m.control[M_REG_S] & R_V7M_CONTROL_NPRIV_MASK) || | ||
43 | + !mode; | ||
44 | + | ||
45 | + mmu_idx = arm_v7m_mmu_idx_for_secstate_and_priv(env, M_REG_S, priv); | ||
46 | + frame_sp_p = get_v7m_sp_ptr(env, M_REG_S, mode, | ||
47 | lr & R_V7M_EXCRET_SPSEL_MASK); | ||
48 | } else { | ||
49 | + mmu_idx = core_to_arm_mmu_idx(env, cpu_mmu_index(env, false)); | ||
50 | frame_sp_p = &env->regs[13]; | ||
51 | } | 33 | } |
52 | 34 | ||
53 | frameptr = *frame_sp_p - 0x28; | 35 | dinfo = drive_get(IF_PFLASH, 0, 1); |
54 | 36 | - if (!ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1", | |
55 | - stl_phys(cs->as, frameptr, 0xfefa125b); | 37 | - dinfo)) { |
56 | - stl_phys(cs->as, frameptr + 0x8, env->regs[4]); | 38 | - error_report("vexpress: error registering flash 1"); |
57 | - stl_phys(cs->as, frameptr + 0xc, env->regs[5]); | 39 | - exit(1); |
58 | - stl_phys(cs->as, frameptr + 0x10, env->regs[6]); | 40 | - } |
59 | - stl_phys(cs->as, frameptr + 0x14, env->regs[7]); | 41 | + ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1", dinfo); |
60 | - stl_phys(cs->as, frameptr + 0x18, env->regs[8]); | 42 | |
61 | - stl_phys(cs->as, frameptr + 0x1c, env->regs[9]); | 43 | sram_size = 0x2000000; |
62 | - stl_phys(cs->as, frameptr + 0x20, env->regs[10]); | 44 | memory_region_init_ram(sram, NULL, "vexpress.sram", sram_size, |
63 | - stl_phys(cs->as, frameptr + 0x24, env->regs[11]); | ||
64 | + /* Write as much of the stack frame as we can. A write failure may | ||
65 | + * cause us to pend a derived exception. | ||
66 | + */ | ||
67 | + stacked_ok = | ||
68 | + v7m_stack_write(cpu, frameptr, 0xfefa125b, mmu_idx, ignore_faults) && | ||
69 | + v7m_stack_write(cpu, frameptr + 0x8, env->regs[4], mmu_idx, | ||
70 | + ignore_faults) && | ||
71 | + v7m_stack_write(cpu, frameptr + 0xc, env->regs[5], mmu_idx, | ||
72 | + ignore_faults) && | ||
73 | + v7m_stack_write(cpu, frameptr + 0x10, env->regs[6], mmu_idx, | ||
74 | + ignore_faults) && | ||
75 | + v7m_stack_write(cpu, frameptr + 0x14, env->regs[7], mmu_idx, | ||
76 | + ignore_faults) && | ||
77 | + v7m_stack_write(cpu, frameptr + 0x18, env->regs[8], mmu_idx, | ||
78 | + ignore_faults) && | ||
79 | + v7m_stack_write(cpu, frameptr + 0x1c, env->regs[9], mmu_idx, | ||
80 | + ignore_faults) && | ||
81 | + v7m_stack_write(cpu, frameptr + 0x20, env->regs[10], mmu_idx, | ||
82 | + ignore_faults) && | ||
83 | + v7m_stack_write(cpu, frameptr + 0x24, env->regs[11], mmu_idx, | ||
84 | + ignore_faults); | ||
85 | |||
86 | + /* Update SP regardless of whether any of the stack accesses failed. | ||
87 | + * When we implement v8M stack limit checking then this attempt to | ||
88 | + * update SP might also fail and result in a derived exception. | ||
89 | + */ | ||
90 | *frame_sp_p = frameptr; | ||
91 | + | ||
92 | + return !stacked_ok; | ||
93 | } | ||
94 | |||
95 | static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
96 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
97 | uint32_t addr; | ||
98 | bool targets_secure; | ||
99 | int exc; | ||
100 | + bool push_failed = false; | ||
101 | |||
102 | armv7m_nvic_get_pending_irq_info(env->nvic, &exc, &targets_secure); | ||
103 | |||
104 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
105 | */ | ||
106 | if (lr & R_V7M_EXCRET_DCRS_MASK && | ||
107 | !(dotailchain && (lr & R_V7M_EXCRET_ES_MASK))) { | ||
108 | - v7m_push_callee_stack(cpu, lr, dotailchain, | ||
109 | - ignore_stackfaults); | ||
110 | + push_failed = v7m_push_callee_stack(cpu, lr, dotailchain, | ||
111 | + ignore_stackfaults); | ||
112 | } | ||
113 | lr |= R_V7M_EXCRET_DCRS_MASK; | ||
114 | } | ||
115 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
116 | } | ||
117 | } | ||
118 | |||
119 | + if (push_failed && !ignore_stackfaults) { | ||
120 | + /* Derived exception on callee-saves register stacking: | ||
121 | + * we might now want to take a different exception which | ||
122 | + * targets a different security state, so try again from the top. | ||
123 | + */ | ||
124 | + v7m_exception_taken(cpu, lr, true, true); | ||
125 | + return; | ||
126 | + } | ||
127 | + | ||
128 | addr = arm_v7m_load_vector(cpu, exc, targets_secure); | ||
129 | |||
130 | /* Now we've done everything that might cause a derived exception | ||
131 | -- | 45 | -- |
132 | 2.16.1 | 46 | 2.34.1 |
133 | 47 | ||
134 | 48 | diff view generated by jsdifflib |
1 | In the v8M architecture, if the process of taking an exception | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | results in a further exception this is called a derived exception | ||
3 | (for example, an MPU exception when writing the exception frame to | ||
4 | memory). If the derived exception happens while pushing the initial | ||
5 | stack frame, we must ignore any subsequent possible exception | ||
6 | pushing the callee-saves registers. | ||
7 | 2 | ||
8 | In preparation for making the stack writes check for exceptions, | 3 | Since its QOM'ification in commit 368a354f02 ("pflash_cfi0x: |
9 | add a return value from v7m_push_stack() and a new parameter to | 4 | QOMified") the pflash_cfi01_register() function does not fail. |
10 | v7m_exception_taken(), so that the former can tell the latter that | ||
11 | it needs to ignore failures to write to the stack. We also plumb | ||
12 | the argument through to v7m_push_callee_stack(), which is where | ||
13 | the code to ignore the failures will be. | ||
14 | 5 | ||
15 | (Note that the v8M ARM pseudocode structures this slightly differently: | 6 | This call was later converted with a script to use &error_fatal, |
16 | derived exceptions cause the attempt to process the original | 7 | still unable to fail. Remove the unreachable code. |
17 | exception to be abandoned; then at the top level it calls | ||
18 | DerivedLateArrival to prioritize the derived exception and call | ||
19 | TakeException from there. We choose to let the NVIC do the prioritization | ||
20 | and continue forward with a call to TakeException which will then | ||
21 | take either the original or the derived exception. The effect is | ||
22 | the same, but this structure works better for QEMU because we don't | ||
23 | have a convenient top level place to do the abandon-and-retry logic.) | ||
24 | 8 | ||
9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20230109115316.2235-14-philmd@linaro.org | ||
25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
26 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
27 | Message-id: 1517324542-6607-4-git-send-email-peter.maydell@linaro.org | ||
28 | --- | 13 | --- |
29 | target/arm/helper.c | 35 +++++++++++++++++++++++------------ | 14 | hw/arm/gumstix.c | 18 ++++++------------ |
30 | 1 file changed, 23 insertions(+), 12 deletions(-) | 15 | hw/arm/mainstone.c | 13 +++++-------- |
16 | hw/arm/omap_sx1.c | 22 ++++++++-------------- | ||
17 | hw/arm/versatilepb.c | 6 ++---- | ||
18 | hw/arm/z2.c | 9 +++------ | ||
19 | 5 files changed, 24 insertions(+), 44 deletions(-) | ||
31 | 20 | ||
32 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 21 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c |
33 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/target/arm/helper.c | 23 | --- a/hw/arm/gumstix.c |
35 | +++ b/target/arm/helper.c | 24 | +++ b/hw/arm/gumstix.c |
36 | @@ -XXX,XX +XXX,XX @@ static uint32_t arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure) | 25 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) |
37 | return addr; | ||
38 | } | ||
39 | |||
40 | -static void v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain) | ||
41 | +static void v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
42 | + bool ignore_faults) | ||
43 | { | ||
44 | /* For v8M, push the callee-saves register part of the stack frame. | ||
45 | * Compare the v8M pseudocode PushCalleeStack(). | ||
46 | @@ -XXX,XX +XXX,XX @@ static void v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain) | ||
47 | *frame_sp_p = frameptr; | ||
48 | } | ||
49 | |||
50 | -static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain) | ||
51 | +static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
52 | + bool ignore_stackfaults) | ||
53 | { | ||
54 | /* Do the "take the exception" parts of exception entry, | ||
55 | * but not the pushing of state to the stack. This is | ||
56 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain) | ||
57 | */ | ||
58 | if (lr & R_V7M_EXCRET_DCRS_MASK && | ||
59 | !(dotailchain && (lr & R_V7M_EXCRET_ES_MASK))) { | ||
60 | - v7m_push_callee_stack(cpu, lr, dotailchain); | ||
61 | + v7m_push_callee_stack(cpu, lr, dotailchain, | ||
62 | + ignore_stackfaults); | ||
63 | } | ||
64 | lr |= R_V7M_EXCRET_DCRS_MASK; | ||
65 | } | ||
66 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain) | ||
67 | env->thumb = addr & 1; | ||
68 | } | ||
69 | |||
70 | -static void v7m_push_stack(ARMCPU *cpu) | ||
71 | +static bool v7m_push_stack(ARMCPU *cpu) | ||
72 | { | ||
73 | /* Do the "set up stack frame" part of exception entry, | ||
74 | * similar to pseudocode PushStack(). | ||
75 | + * Return true if we generate a derived exception (and so | ||
76 | + * should ignore further stack faults trying to process | ||
77 | + * that derived exception.) | ||
78 | */ | ||
79 | CPUARMState *env = &cpu->env; | ||
80 | uint32_t xpsr = xpsr_read(env); | ||
81 | @@ -XXX,XX +XXX,XX @@ static void v7m_push_stack(ARMCPU *cpu) | ||
82 | v7m_push(env, env->regs[2]); | ||
83 | v7m_push(env, env->regs[1]); | ||
84 | v7m_push(env, env->regs[0]); | ||
85 | + | ||
86 | + return false; | ||
87 | } | ||
88 | |||
89 | static void do_v7m_exception_exit(ARMCPU *cpu) | ||
90 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
91 | if (sfault) { | ||
92 | env->v7m.sfsr |= R_V7M_SFSR_INVER_MASK; | ||
93 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
94 | - v7m_exception_taken(cpu, excret, true); | ||
95 | + v7m_exception_taken(cpu, excret, true, false); | ||
96 | qemu_log_mask(CPU_LOG_INT, "...taking SecureFault on existing " | ||
97 | "stackframe: failed EXC_RETURN.ES validity check\n"); | ||
98 | return; | ||
99 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
100 | */ | ||
101 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVPC_MASK; | ||
102 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
103 | - v7m_exception_taken(cpu, excret, true); | ||
104 | + v7m_exception_taken(cpu, excret, true, false); | ||
105 | qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on existing " | ||
106 | "stackframe: failed exception return integrity check\n"); | ||
107 | return; | ||
108 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
109 | /* Take a SecureFault on the current stack */ | ||
110 | env->v7m.sfsr |= R_V7M_SFSR_INVIS_MASK; | ||
111 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
112 | - v7m_exception_taken(cpu, excret, true); | ||
113 | + v7m_exception_taken(cpu, excret, true, false); | ||
114 | qemu_log_mask(CPU_LOG_INT, "...taking SecureFault on existing " | ||
115 | "stackframe: failed exception return integrity " | ||
116 | "signature check\n"); | ||
117 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
118 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, | ||
119 | env->v7m.secure); | ||
120 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVPC_MASK; | ||
121 | - v7m_exception_taken(cpu, excret, true); | ||
122 | + v7m_exception_taken(cpu, excret, true, false); | ||
123 | qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on existing " | ||
124 | "stackframe: failed exception return integrity " | ||
125 | "check\n"); | ||
126 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
127 | /* Take an INVPC UsageFault by pushing the stack again; | ||
128 | * we know we're v7M so this is never a Secure UsageFault. | ||
129 | */ | ||
130 | + bool ignore_stackfaults; | ||
131 | + | ||
132 | assert(!arm_feature(env, ARM_FEATURE_V8)); | ||
133 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, false); | ||
134 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVPC_MASK; | ||
135 | - v7m_push_stack(cpu); | ||
136 | - v7m_exception_taken(cpu, excret, false); | ||
137 | + ignore_stackfaults = v7m_push_stack(cpu); | ||
138 | + v7m_exception_taken(cpu, excret, false, ignore_stackfaults); | ||
139 | qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on new stackframe: " | ||
140 | "failed exception return integrity check\n"); | ||
141 | return; | ||
142 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
143 | ARMCPU *cpu = ARM_CPU(cs); | ||
144 | CPUARMState *env = &cpu->env; | ||
145 | uint32_t lr; | ||
146 | + bool ignore_stackfaults; | ||
147 | |||
148 | arm_log_exception(cs->exception_index); | ||
149 | |||
150 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
151 | lr |= R_V7M_EXCRET_MODE_MASK; | ||
152 | } | 26 | } |
153 | 27 | ||
154 | - v7m_push_stack(cpu); | 28 | /* Numonyx RC28F128J3F75 */ |
155 | - v7m_exception_taken(cpu, lr, false); | 29 | - if (!pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE, |
156 | + ignore_stackfaults = v7m_push_stack(cpu); | 30 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
157 | + v7m_exception_taken(cpu, lr, false, ignore_stackfaults); | 31 | - FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { |
158 | qemu_log_mask(CPU_LOG_INT, "... as %d\n", env->v7m.exception); | 32 | - error_report("Error registering flash memory"); |
159 | } | 33 | - exit(1); |
160 | 34 | - } | |
35 | + pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE, | ||
36 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
37 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0); | ||
38 | |||
39 | /* Interrupt line of NIC is connected to GPIO line 36 */ | ||
40 | smc91c111_init(&nd_table[0], 0x04000300, | ||
41 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | ||
42 | } | ||
43 | |||
44 | /* Micron RC28F256P30TFA */ | ||
45 | - if (!pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE, | ||
46 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
47 | - FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { | ||
48 | - error_report("Error registering flash memory"); | ||
49 | - exit(1); | ||
50 | - } | ||
51 | + pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE, | ||
52 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
53 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0); | ||
54 | |||
55 | /* Interrupt line of NIC is connected to GPIO line 99 */ | ||
56 | smc91c111_init(&nd_table[0], 0x04000300, | ||
57 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/hw/arm/mainstone.c | ||
60 | +++ b/hw/arm/mainstone.c | ||
61 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine, | ||
62 | /* There are two 32MiB flash devices on the board */ | ||
63 | for (i = 0; i < 2; i ++) { | ||
64 | dinfo = drive_get(IF_PFLASH, 0, i); | ||
65 | - if (!pflash_cfi01_register(mainstone_flash_base[i], | ||
66 | - i ? "mainstone.flash1" : "mainstone.flash0", | ||
67 | - MAINSTONE_FLASH_SIZE, | ||
68 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
69 | - FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
70 | - error_report("Error registering flash memory"); | ||
71 | - exit(1); | ||
72 | - } | ||
73 | + pflash_cfi01_register(mainstone_flash_base[i], | ||
74 | + i ? "mainstone.flash1" : "mainstone.flash0", | ||
75 | + MAINSTONE_FLASH_SIZE, | ||
76 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
77 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
78 | } | ||
79 | |||
80 | mst_irq = sysbus_create_simple("mainstone-fpga", MST_FPGA_PHYS, | ||
81 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
82 | index XXXXXXX..XXXXXXX 100644 | ||
83 | --- a/hw/arm/omap_sx1.c | ||
84 | +++ b/hw/arm/omap_sx1.c | ||
85 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
86 | |||
87 | fl_idx = 0; | ||
88 | if ((dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) { | ||
89 | - if (!pflash_cfi01_register(OMAP_CS0_BASE, | ||
90 | - "omap_sx1.flash0-1", flash_size, | ||
91 | - blk_by_legacy_dinfo(dinfo), | ||
92 | - SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
93 | - fprintf(stderr, "qemu: Error registering flash memory %d.\n", | ||
94 | - fl_idx); | ||
95 | - } | ||
96 | + pflash_cfi01_register(OMAP_CS0_BASE, | ||
97 | + "omap_sx1.flash0-1", flash_size, | ||
98 | + blk_by_legacy_dinfo(dinfo), | ||
99 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
100 | fl_idx++; | ||
101 | } | ||
102 | |||
103 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
104 | memory_region_add_subregion(address_space, | ||
105 | OMAP_CS1_BASE + FLASH1_SIZE, &cs[1]); | ||
106 | |||
107 | - if (!pflash_cfi01_register(OMAP_CS1_BASE, | ||
108 | - "omap_sx1.flash1-1", FLASH1_SIZE, | ||
109 | - blk_by_legacy_dinfo(dinfo), | ||
110 | - SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
111 | - fprintf(stderr, "qemu: Error registering flash memory %d.\n", | ||
112 | - fl_idx); | ||
113 | - } | ||
114 | + pflash_cfi01_register(OMAP_CS1_BASE, | ||
115 | + "omap_sx1.flash1-1", FLASH1_SIZE, | ||
116 | + blk_by_legacy_dinfo(dinfo), | ||
117 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
118 | fl_idx++; | ||
119 | } else { | ||
120 | memory_region_init_io(&cs[1], NULL, &static_ops, &cs1val, | ||
121 | diff --git a/hw/arm/versatilepb.c b/hw/arm/versatilepb.c | ||
122 | index XXXXXXX..XXXXXXX 100644 | ||
123 | --- a/hw/arm/versatilepb.c | ||
124 | +++ b/hw/arm/versatilepb.c | ||
125 | @@ -XXX,XX +XXX,XX @@ static void versatile_init(MachineState *machine, int board_id) | ||
126 | /* 0x34000000 NOR Flash */ | ||
127 | |||
128 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
129 | - if (!pflash_cfi01_register(VERSATILE_FLASH_ADDR, "versatile.flash", | ||
130 | + pflash_cfi01_register(VERSATILE_FLASH_ADDR, "versatile.flash", | ||
131 | VERSATILE_FLASH_SIZE, | ||
132 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
133 | VERSATILE_FLASH_SECT_SIZE, | ||
134 | - 4, 0x0089, 0x0018, 0x0000, 0x0, 0)) { | ||
135 | - fprintf(stderr, "qemu: Error registering flash memory.\n"); | ||
136 | - } | ||
137 | + 4, 0x0089, 0x0018, 0x0000, 0x0, 0); | ||
138 | |||
139 | versatile_binfo.ram_size = machine->ram_size; | ||
140 | versatile_binfo.board_id = board_id; | ||
141 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c | ||
142 | index XXXXXXX..XXXXXXX 100644 | ||
143 | --- a/hw/arm/z2.c | ||
144 | +++ b/hw/arm/z2.c | ||
145 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) | ||
146 | mpu = pxa270_init(z2_binfo.ram_size, machine->cpu_type); | ||
147 | |||
148 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
149 | - if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
150 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
151 | - FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
152 | - error_report("Error registering flash memory"); | ||
153 | - exit(1); | ||
154 | - } | ||
155 | + pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
156 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
157 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
158 | |||
159 | /* setup keypad */ | ||
160 | pxa27x_register_keypad(mpu->kp, map, 0x100); | ||
161 | -- | 161 | -- |
162 | 2.16.1 | 162 | 2.34.1 |
163 | 163 | ||
164 | 164 | diff view generated by jsdifflib |
1 | The documentation for the generic loader claims that you can | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | set the PC for a CPU with an option of the form | ||
3 | -device loader,cpu-num=0,addr=0x10000004 | ||
4 | 2 | ||
5 | However if you try this QEMU complains: | 3 | To avoid forward-declaring PXA2xxI2CState, declare |
6 | cpu_num must be specified when setting a program counter | 4 | PXA2XX_I2C before its use in pxa2xx_i2c_init() prototype. |
7 | 5 | ||
8 | This is because we were testing against 0 rather than CPU_NONE. | 6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230109140306.23161-2-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/hw/arm/pxa.h | 6 +++--- | ||
12 | 1 file changed, 3 insertions(+), 3 deletions(-) | ||
9 | 13 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h |
11 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Message-id: 20180205150426.20542-1-peter.maydell@linaro.org | ||
14 | --- | ||
15 | hw/core/generic-loader.c | 2 +- | ||
16 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
17 | |||
18 | diff --git a/hw/core/generic-loader.c b/hw/core/generic-loader.c | ||
19 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/core/generic-loader.c | 16 | --- a/include/hw/arm/pxa.h |
21 | +++ b/hw/core/generic-loader.c | 17 | +++ b/include/hw/arm/pxa.h |
22 | @@ -XXX,XX +XXX,XX @@ static void generic_loader_realize(DeviceState *dev, Error **errp) | 18 | @@ -XXX,XX +XXX,XX @@ void pxa27x_register_keypad(PXA2xxKeyPadState *kp, |
23 | error_setg(errp, "data can not be specified when setting a " | 19 | const struct keymap *map, int size); |
24 | "program counter"); | 20 | |
25 | return; | 21 | /* pxa2xx.c */ |
26 | - } else if (!s->cpu_num) { | 22 | -typedef struct PXA2xxI2CState PXA2xxI2CState; |
27 | + } else if (s->cpu_num == CPU_NONE) { | 23 | +#define TYPE_PXA2XX_I2C "pxa2xx_i2c" |
28 | error_setg(errp, "cpu_num must be specified when setting a " | 24 | +OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxI2CState, PXA2XX_I2C) |
29 | "program counter"); | 25 | + |
30 | return; | 26 | PXA2xxI2CState *pxa2xx_i2c_init(hwaddr base, |
27 | qemu_irq irq, uint32_t page_size); | ||
28 | I2CBus *pxa2xx_i2c_bus(PXA2xxI2CState *s); | ||
29 | |||
30 | -#define TYPE_PXA2XX_I2C "pxa2xx_i2c" | ||
31 | typedef struct PXA2xxI2SState PXA2xxI2SState; | ||
32 | -OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxI2CState, PXA2XX_I2C) | ||
33 | |||
34 | #define TYPE_PXA2XX_FIR "pxa2xx-fir" | ||
35 | OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxFIrState, PXA2XX_FIR) | ||
31 | -- | 36 | -- |
32 | 2.16.1 | 37 | 2.34.1 |
33 | 38 | ||
34 | 39 | diff view generated by jsdifflib |
1 | The code where we added the TT instruction was accidentally | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | missing a 'break', which meant that after generating the code | ||
3 | to execute the TT we would fall through to 'goto illegal_op' | ||
4 | and generate code to take an UNDEF insn. | ||
5 | 2 | ||
3 | Add a local 'struct omap_gpif_s *' variable to improve readability. | ||
4 | (This also eases next commit conversion). | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230109140306.23161-3-philmd@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20180206103941.13985-1-peter.maydell@linaro.org | ||
9 | --- | 10 | --- |
10 | target/arm/translate.c | 1 + | 11 | hw/gpio/omap_gpio.c | 3 ++- |
11 | 1 file changed, 1 insertion(+) | 12 | 1 file changed, 2 insertions(+), 1 deletion(-) |
12 | 13 | ||
13 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 14 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c |
14 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate.c | 16 | --- a/hw/gpio/omap_gpio.c |
16 | +++ b/target/arm/translate.c | 17 | +++ b/hw/gpio/omap_gpio.c |
17 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | 18 | @@ -XXX,XX +XXX,XX @@ struct omap_gpif_s { |
18 | tcg_temp_free_i32(addr); | 19 | /* General-Purpose I/O of OMAP1 */ |
19 | tcg_temp_free_i32(op); | 20 | static void omap_gpio_set(void *opaque, int line, int level) |
20 | store_reg(s, rd, ttresp); | 21 | { |
21 | + break; | 22 | - struct omap_gpio_s *s = &((struct omap_gpif_s *) opaque)->omap1; |
22 | } | 23 | + struct omap_gpif_s *p = opaque; |
23 | goto illegal_op; | 24 | + struct omap_gpio_s *s = &p->omap1; |
24 | } | 25 | uint16_t prev = s->inputs; |
26 | |||
27 | if (level) | ||
25 | -- | 28 | -- |
26 | 2.16.1 | 29 | 2.34.1 |
27 | 30 | ||
28 | 31 | diff view generated by jsdifflib |
1 | In order to support derived exceptions (exceptions generated in | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | the course of trying to take an exception), we need to be able | ||
3 | to handle prioritizing whether to take the original exception | ||
4 | or the derived exception. | ||
5 | 2 | ||
6 | We do this by introducing a new function | 3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | armv7m_nvic_set_pending_derived() which the exception-taking code in | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | helper.c will call when a derived exception occurs. Derived | 5 | Message-id: 20230109140306.23161-4-philmd@linaro.org |
9 | exceptions are dealt with mostly like normal pending exceptions, so | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | we share the implementation with the armv7m_nvic_set_pending() | 7 | --- |
11 | function. | 8 | hw/arm/omap1.c | 115 ++++++++++++++++++-------------------- |
9 | hw/arm/omap2.c | 40 ++++++------- | ||
10 | hw/arm/omap_sx1.c | 2 +- | ||
11 | hw/arm/palm.c | 2 +- | ||
12 | hw/char/omap_uart.c | 7 +-- | ||
13 | hw/display/omap_dss.c | 15 +++-- | ||
14 | hw/display/omap_lcdc.c | 9 ++- | ||
15 | hw/dma/omap_dma.c | 15 +++-- | ||
16 | hw/gpio/omap_gpio.c | 15 +++-- | ||
17 | hw/intc/omap_intc.c | 12 ++-- | ||
18 | hw/misc/omap_gpmc.c | 12 ++-- | ||
19 | hw/misc/omap_l4.c | 7 +-- | ||
20 | hw/misc/omap_sdrc.c | 7 +-- | ||
21 | hw/misc/omap_tap.c | 5 +- | ||
22 | hw/sd/omap_mmc.c | 9 ++- | ||
23 | hw/ssi/omap_spi.c | 7 +-- | ||
24 | hw/timer/omap_gptimer.c | 22 ++++---- | ||
25 | hw/timer/omap_synctimer.c | 4 +- | ||
26 | 18 files changed, 142 insertions(+), 163 deletions(-) | ||
12 | 27 | ||
13 | Note that the way we structure this is significantly different | 28 | diff --git a/hw/arm/omap1.c b/hw/arm/omap1.c |
14 | from the v8M Arm ARM pseudocode: that does all the prioritization | 29 | index XXXXXXX..XXXXXXX 100644 |
15 | logic in the DerivedLateArrival() function, whereas we choose to | 30 | --- a/hw/arm/omap1.c |
16 | let the existing "identify highest priority exception" logic | 31 | +++ b/hw/arm/omap1.c |
17 | do the prioritization for us. The effect is the same, though. | 32 | @@ -XXX,XX +XXX,XX @@ static void omap_timer_fire(void *opaque) |
18 | 33 | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 34 | static void omap_timer_tick(void *opaque) |
20 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 35 | { |
21 | Message-id: 1517324542-6607-2-git-send-email-peter.maydell@linaro.org | 36 | - struct omap_mpu_timer_s *timer = (struct omap_mpu_timer_s *) opaque; |
22 | --- | 37 | + struct omap_mpu_timer_s *timer = opaque; |
23 | target/arm/cpu.h | 13 ++++++++++ | 38 | |
24 | hw/intc/armv7m_nvic.c | 68 +++++++++++++++++++++++++++++++++++++++++++++++++-- | 39 | omap_timer_sync(timer); |
25 | hw/intc/trace-events | 2 +- | 40 | omap_timer_fire(timer); |
26 | 3 files changed, 80 insertions(+), 3 deletions(-) | 41 | @@ -XXX,XX +XXX,XX @@ static void omap_timer_tick(void *opaque) |
27 | 42 | ||
28 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 43 | static void omap_timer_clk_update(void *opaque, int line, int on) |
29 | index XXXXXXX..XXXXXXX 100644 | 44 | { |
30 | --- a/target/arm/cpu.h | 45 | - struct omap_mpu_timer_s *timer = (struct omap_mpu_timer_s *) opaque; |
31 | +++ b/target/arm/cpu.h | 46 | + struct omap_mpu_timer_s *timer = opaque; |
32 | @@ -XXX,XX +XXX,XX @@ static inline bool armv7m_nvic_can_take_pending_exception(void *opaque) | 47 | |
33 | * of architecturally banked exceptions. | 48 | omap_timer_sync(timer); |
34 | */ | 49 | timer->rate = on ? omap_clk_getrate(timer->clk) : 0; |
35 | void armv7m_nvic_set_pending(void *opaque, int irq, bool secure); | 50 | @@ -XXX,XX +XXX,XX @@ static void omap_timer_clk_setup(struct omap_mpu_timer_s *timer) |
36 | +/** | 51 | static uint64_t omap_mpu_timer_read(void *opaque, hwaddr addr, |
37 | + * armv7m_nvic_set_pending_derived: mark this derived exception as pending | 52 | unsigned size) |
38 | + * @opaque: the NVIC | 53 | { |
39 | + * @irq: the exception number to mark pending | 54 | - struct omap_mpu_timer_s *s = (struct omap_mpu_timer_s *) opaque; |
40 | + * @secure: false for non-banked exceptions or for the nonsecure | 55 | + struct omap_mpu_timer_s *s = opaque; |
41 | + * version of a banked exception, true for the secure version of a banked | 56 | |
42 | + * exception. | 57 | if (size != 4) { |
43 | + * | 58 | return omap_badwidth_read32(opaque, addr); |
44 | + * Similar to armv7m_nvic_set_pending(), but specifically for derived | 59 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpu_timer_read(void *opaque, hwaddr addr, |
45 | + * exceptions (exceptions generated in the course of trying to take | 60 | static void omap_mpu_timer_write(void *opaque, hwaddr addr, |
46 | + * a different exception). | 61 | uint64_t value, unsigned size) |
47 | + */ | 62 | { |
48 | +void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure); | 63 | - struct omap_mpu_timer_s *s = (struct omap_mpu_timer_s *) opaque; |
49 | /** | 64 | + struct omap_mpu_timer_s *s = opaque; |
50 | * armv7m_nvic_acknowledge_irq: make highest priority pending exception active | 65 | |
51 | * @opaque: the NVIC | 66 | if (size != 4) { |
52 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 67 | omap_badwidth_write32(opaque, addr, value); |
53 | index XXXXXXX..XXXXXXX 100644 | 68 | @@ -XXX,XX +XXX,XX @@ struct omap_watchdog_timer_s { |
54 | --- a/hw/intc/armv7m_nvic.c | 69 | static uint64_t omap_wd_timer_read(void *opaque, hwaddr addr, |
55 | +++ b/hw/intc/armv7m_nvic.c | 70 | unsigned size) |
56 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_clear_pending(void *opaque, int irq, bool secure) | 71 | { |
72 | - struct omap_watchdog_timer_s *s = (struct omap_watchdog_timer_s *) opaque; | ||
73 | + struct omap_watchdog_timer_s *s = opaque; | ||
74 | |||
75 | if (size != 2) { | ||
76 | return omap_badwidth_read16(opaque, addr); | ||
77 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_wd_timer_read(void *opaque, hwaddr addr, | ||
78 | static void omap_wd_timer_write(void *opaque, hwaddr addr, | ||
79 | uint64_t value, unsigned size) | ||
80 | { | ||
81 | - struct omap_watchdog_timer_s *s = (struct omap_watchdog_timer_s *) opaque; | ||
82 | + struct omap_watchdog_timer_s *s = opaque; | ||
83 | |||
84 | if (size != 2) { | ||
85 | omap_badwidth_write16(opaque, addr, value); | ||
86 | @@ -XXX,XX +XXX,XX @@ struct omap_32khz_timer_s { | ||
87 | static uint64_t omap_os_timer_read(void *opaque, hwaddr addr, | ||
88 | unsigned size) | ||
89 | { | ||
90 | - struct omap_32khz_timer_s *s = (struct omap_32khz_timer_s *) opaque; | ||
91 | + struct omap_32khz_timer_s *s = opaque; | ||
92 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
93 | |||
94 | if (size != 4) { | ||
95 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_os_timer_read(void *opaque, hwaddr addr, | ||
96 | static void omap_os_timer_write(void *opaque, hwaddr addr, | ||
97 | uint64_t value, unsigned size) | ||
98 | { | ||
99 | - struct omap_32khz_timer_s *s = (struct omap_32khz_timer_s *) opaque; | ||
100 | + struct omap_32khz_timer_s *s = opaque; | ||
101 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
102 | |||
103 | if (size != 4) { | ||
104 | @@ -XXX,XX +XXX,XX @@ static struct omap_32khz_timer_s *omap_os_timer_init(MemoryRegion *memory, | ||
105 | static uint64_t omap_ulpd_pm_read(void *opaque, hwaddr addr, | ||
106 | unsigned size) | ||
107 | { | ||
108 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
109 | + struct omap_mpu_state_s *s = opaque; | ||
110 | uint16_t ret; | ||
111 | |||
112 | if (size != 2) { | ||
113 | @@ -XXX,XX +XXX,XX @@ static inline void omap_ulpd_req_update(struct omap_mpu_state_s *s, | ||
114 | static void omap_ulpd_pm_write(void *opaque, hwaddr addr, | ||
115 | uint64_t value, unsigned size) | ||
116 | { | ||
117 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
118 | + struct omap_mpu_state_s *s = opaque; | ||
119 | int64_t now, ticks; | ||
120 | int div, mult; | ||
121 | static const int bypass_div[4] = { 1, 2, 4, 4 }; | ||
122 | @@ -XXX,XX +XXX,XX @@ static void omap_ulpd_pm_init(MemoryRegion *system_memory, | ||
123 | static uint64_t omap_pin_cfg_read(void *opaque, hwaddr addr, | ||
124 | unsigned size) | ||
125 | { | ||
126 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
127 | + struct omap_mpu_state_s *s = opaque; | ||
128 | |||
129 | if (size != 4) { | ||
130 | return omap_badwidth_read32(opaque, addr); | ||
131 | @@ -XXX,XX +XXX,XX @@ static inline void omap_pin_modconf1_update(struct omap_mpu_state_s *s, | ||
132 | static void omap_pin_cfg_write(void *opaque, hwaddr addr, | ||
133 | uint64_t value, unsigned size) | ||
134 | { | ||
135 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
136 | + struct omap_mpu_state_s *s = opaque; | ||
137 | uint32_t diff; | ||
138 | |||
139 | if (size != 4) { | ||
140 | @@ -XXX,XX +XXX,XX @@ static void omap_pin_cfg_init(MemoryRegion *system_memory, | ||
141 | static uint64_t omap_id_read(void *opaque, hwaddr addr, | ||
142 | unsigned size) | ||
143 | { | ||
144 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
145 | + struct omap_mpu_state_s *s = opaque; | ||
146 | |||
147 | if (size != 4) { | ||
148 | return omap_badwidth_read32(opaque, addr); | ||
149 | @@ -XXX,XX +XXX,XX @@ static void omap_id_init(MemoryRegion *memory, struct omap_mpu_state_s *mpu) | ||
150 | static uint64_t omap_mpui_read(void *opaque, hwaddr addr, | ||
151 | unsigned size) | ||
152 | { | ||
153 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
154 | + struct omap_mpu_state_s *s = opaque; | ||
155 | |||
156 | if (size != 4) { | ||
157 | return omap_badwidth_read32(opaque, addr); | ||
158 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpui_read(void *opaque, hwaddr addr, | ||
159 | static void omap_mpui_write(void *opaque, hwaddr addr, | ||
160 | uint64_t value, unsigned size) | ||
161 | { | ||
162 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
163 | + struct omap_mpu_state_s *s = opaque; | ||
164 | |||
165 | if (size != 4) { | ||
166 | omap_badwidth_write32(opaque, addr, value); | ||
167 | @@ -XXX,XX +XXX,XX @@ struct omap_tipb_bridge_s { | ||
168 | static uint64_t omap_tipb_bridge_read(void *opaque, hwaddr addr, | ||
169 | unsigned size) | ||
170 | { | ||
171 | - struct omap_tipb_bridge_s *s = (struct omap_tipb_bridge_s *) opaque; | ||
172 | + struct omap_tipb_bridge_s *s = opaque; | ||
173 | |||
174 | if (size < 2) { | ||
175 | return omap_badwidth_read16(opaque, addr); | ||
176 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_tipb_bridge_read(void *opaque, hwaddr addr, | ||
177 | static void omap_tipb_bridge_write(void *opaque, hwaddr addr, | ||
178 | uint64_t value, unsigned size) | ||
179 | { | ||
180 | - struct omap_tipb_bridge_s *s = (struct omap_tipb_bridge_s *) opaque; | ||
181 | + struct omap_tipb_bridge_s *s = opaque; | ||
182 | |||
183 | if (size < 2) { | ||
184 | omap_badwidth_write16(opaque, addr, value); | ||
185 | @@ -XXX,XX +XXX,XX @@ static struct omap_tipb_bridge_s *omap_tipb_bridge_init( | ||
186 | static uint64_t omap_tcmi_read(void *opaque, hwaddr addr, | ||
187 | unsigned size) | ||
188 | { | ||
189 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
190 | + struct omap_mpu_state_s *s = opaque; | ||
191 | uint32_t ret; | ||
192 | |||
193 | if (size != 4) { | ||
194 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_tcmi_read(void *opaque, hwaddr addr, | ||
195 | static void omap_tcmi_write(void *opaque, hwaddr addr, | ||
196 | uint64_t value, unsigned size) | ||
197 | { | ||
198 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
199 | + struct omap_mpu_state_s *s = opaque; | ||
200 | |||
201 | if (size != 4) { | ||
202 | omap_badwidth_write32(opaque, addr, value); | ||
203 | @@ -XXX,XX +XXX,XX @@ struct dpll_ctl_s { | ||
204 | static uint64_t omap_dpll_read(void *opaque, hwaddr addr, | ||
205 | unsigned size) | ||
206 | { | ||
207 | - struct dpll_ctl_s *s = (struct dpll_ctl_s *) opaque; | ||
208 | + struct dpll_ctl_s *s = opaque; | ||
209 | |||
210 | if (size != 2) { | ||
211 | return omap_badwidth_read16(opaque, addr); | ||
212 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_dpll_read(void *opaque, hwaddr addr, | ||
213 | static void omap_dpll_write(void *opaque, hwaddr addr, | ||
214 | uint64_t value, unsigned size) | ||
215 | { | ||
216 | - struct dpll_ctl_s *s = (struct dpll_ctl_s *) opaque; | ||
217 | + struct dpll_ctl_s *s = opaque; | ||
218 | uint16_t diff; | ||
219 | static const int bypass_div[4] = { 1, 2, 4, 4 }; | ||
220 | int div, mult; | ||
221 | @@ -XXX,XX +XXX,XX @@ static struct dpll_ctl_s *omap_dpll_init(MemoryRegion *memory, | ||
222 | static uint64_t omap_clkm_read(void *opaque, hwaddr addr, | ||
223 | unsigned size) | ||
224 | { | ||
225 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
226 | + struct omap_mpu_state_s *s = opaque; | ||
227 | |||
228 | if (size != 2) { | ||
229 | return omap_badwidth_read16(opaque, addr); | ||
230 | @@ -XXX,XX +XXX,XX @@ static inline void omap_clkm_ckout1_update(struct omap_mpu_state_s *s, | ||
231 | static void omap_clkm_write(void *opaque, hwaddr addr, | ||
232 | uint64_t value, unsigned size) | ||
233 | { | ||
234 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
235 | + struct omap_mpu_state_s *s = opaque; | ||
236 | uint16_t diff; | ||
237 | omap_clk clk; | ||
238 | static const char *clkschemename[8] = { | ||
239 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_clkm_ops = { | ||
240 | static uint64_t omap_clkdsp_read(void *opaque, hwaddr addr, | ||
241 | unsigned size) | ||
242 | { | ||
243 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
244 | + struct omap_mpu_state_s *s = opaque; | ||
245 | CPUState *cpu = CPU(s->cpu); | ||
246 | |||
247 | if (size != 2) { | ||
248 | @@ -XXX,XX +XXX,XX @@ static inline void omap_clkdsp_idlect2_update(struct omap_mpu_state_s *s, | ||
249 | static void omap_clkdsp_write(void *opaque, hwaddr addr, | ||
250 | uint64_t value, unsigned size) | ||
251 | { | ||
252 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
253 | + struct omap_mpu_state_s *s = opaque; | ||
254 | uint16_t diff; | ||
255 | |||
256 | if (size != 2) { | ||
257 | @@ -XXX,XX +XXX,XX @@ struct omap_mpuio_s { | ||
258 | |||
259 | static void omap_mpuio_set(void *opaque, int line, int level) | ||
260 | { | ||
261 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
262 | + struct omap_mpuio_s *s = opaque; | ||
263 | uint16_t prev = s->inputs; | ||
264 | |||
265 | if (level) | ||
266 | @@ -XXX,XX +XXX,XX @@ static void omap_mpuio_kbd_update(struct omap_mpuio_s *s) | ||
267 | static uint64_t omap_mpuio_read(void *opaque, hwaddr addr, | ||
268 | unsigned size) | ||
269 | { | ||
270 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
271 | + struct omap_mpuio_s *s = opaque; | ||
272 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
273 | uint16_t ret; | ||
274 | |||
275 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpuio_read(void *opaque, hwaddr addr, | ||
276 | static void omap_mpuio_write(void *opaque, hwaddr addr, | ||
277 | uint64_t value, unsigned size) | ||
278 | { | ||
279 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
280 | + struct omap_mpuio_s *s = opaque; | ||
281 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
282 | uint16_t diff; | ||
283 | int ln; | ||
284 | @@ -XXX,XX +XXX,XX @@ static void omap_mpuio_reset(struct omap_mpuio_s *s) | ||
285 | |||
286 | static void omap_mpuio_onoff(void *opaque, int line, int on) | ||
287 | { | ||
288 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
289 | + struct omap_mpuio_s *s = opaque; | ||
290 | |||
291 | s->clk = on; | ||
292 | if (on) | ||
293 | @@ -XXX,XX +XXX,XX @@ static void omap_uwire_transfer_start(struct omap_uwire_s *s) | ||
57 | } | 294 | } |
58 | } | 295 | } |
59 | 296 | ||
60 | -void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | 297 | -static uint64_t omap_uwire_read(void *opaque, hwaddr addr, |
61 | +static void do_armv7m_nvic_set_pending(void *opaque, int irq, bool secure, | 298 | - unsigned size) |
62 | + bool derived) | 299 | +static uint64_t omap_uwire_read(void *opaque, hwaddr addr, unsigned size) |
63 | { | 300 | { |
64 | + /* Pend an exception, including possibly escalating it to HardFault. | 301 | - struct omap_uwire_s *s = (struct omap_uwire_s *) opaque; |
65 | + * | 302 | + struct omap_uwire_s *s = opaque; |
66 | + * This function handles both "normal" pending of interrupts and | 303 | int offset = addr & OMAP_MPUI_REG_MASK; |
67 | + * exceptions, and also derived exceptions (ones which occur as | 304 | |
68 | + * a result of trying to take some other exception). | 305 | if (size != 2) { |
69 | + * | 306 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_uwire_read(void *opaque, hwaddr addr, |
70 | + * If derived == true, the caller guarantees that we are part way through | 307 | static void omap_uwire_write(void *opaque, hwaddr addr, |
71 | + * trying to take an exception (but have not yet called | 308 | uint64_t value, unsigned size) |
72 | + * armv7m_nvic_acknowledge_irq() to make it active), and so: | 309 | { |
73 | + * - s->vectpending is the "original exception" we were trying to take | 310 | - struct omap_uwire_s *s = (struct omap_uwire_s *) opaque; |
74 | + * - irq is the "derived exception" | 311 | + struct omap_uwire_s *s = opaque; |
75 | + * - nvic_exec_prio(s) gives the priority before exception entry | 312 | int offset = addr & OMAP_MPUI_REG_MASK; |
76 | + * Here we handle the prioritization logic which the pseudocode puts | 313 | |
77 | + * in the DerivedLateArrival() function. | 314 | if (size != 2) { |
78 | + */ | 315 | @@ -XXX,XX +XXX,XX @@ static void omap_pwl_update(struct omap_pwl_s *s) |
79 | + | ||
80 | NVICState *s = (NVICState *)opaque; | ||
81 | bool banked = exc_is_banked(irq); | ||
82 | VecInfo *vec; | ||
83 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | ||
84 | |||
85 | vec = (banked && secure) ? &s->sec_vectors[irq] : &s->vectors[irq]; | ||
86 | |||
87 | - trace_nvic_set_pending(irq, secure, vec->enabled, vec->prio); | ||
88 | + trace_nvic_set_pending(irq, secure, derived, vec->enabled, vec->prio); | ||
89 | + | ||
90 | + if (derived) { | ||
91 | + /* Derived exceptions are always synchronous. */ | ||
92 | + assert(irq >= ARMV7M_EXCP_HARD && irq < ARMV7M_EXCP_PENDSV); | ||
93 | + | ||
94 | + if (irq == ARMV7M_EXCP_DEBUG && | ||
95 | + exc_group_prio(s, vec->prio, secure) >= nvic_exec_prio(s)) { | ||
96 | + /* DebugMonitorFault, but its priority is lower than the | ||
97 | + * preempted exception priority: just ignore it. | ||
98 | + */ | ||
99 | + return; | ||
100 | + } | ||
101 | + | ||
102 | + if (irq == ARMV7M_EXCP_HARD && vec->prio >= s->vectpending_prio) { | ||
103 | + /* If this is a terminal exception (one which means we cannot | ||
104 | + * take the original exception, like a failure to read its | ||
105 | + * vector table entry), then we must take the derived exception. | ||
106 | + * If the derived exception can't take priority over the | ||
107 | + * original exception, then we go into Lockup. | ||
108 | + * | ||
109 | + * For QEMU, we rely on the fact that a derived exception is | ||
110 | + * terminal if and only if it's reported to us as HardFault, | ||
111 | + * which saves having to have an extra argument is_terminal | ||
112 | + * that we'd only use in one place. | ||
113 | + */ | ||
114 | + cpu_abort(&s->cpu->parent_obj, | ||
115 | + "Lockup: can't take terminal derived exception " | ||
116 | + "(original exception priority %d)\n", | ||
117 | + s->vectpending_prio); | ||
118 | + } | ||
119 | + /* We now continue with the same code as for a normal pending | ||
120 | + * exception, which will cause us to pend the derived exception. | ||
121 | + * We'll then take either the original or the derived exception | ||
122 | + * based on which is higher priority by the usual mechanism | ||
123 | + * for selecting the highest priority pending interrupt. | ||
124 | + */ | ||
125 | + } | ||
126 | |||
127 | if (irq >= ARMV7M_EXCP_HARD && irq < ARMV7M_EXCP_PENDSV) { | ||
128 | /* If a synchronous exception is pending then it may be | ||
129 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | ||
130 | } | 316 | } |
131 | } | 317 | } |
132 | 318 | ||
133 | +void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | 319 | -static uint64_t omap_pwl_read(void *opaque, hwaddr addr, |
134 | +{ | 320 | - unsigned size) |
135 | + do_armv7m_nvic_set_pending(opaque, irq, secure, false); | 321 | +static uint64_t omap_pwl_read(void *opaque, hwaddr addr, unsigned size) |
136 | +} | 322 | { |
137 | + | 323 | - struct omap_pwl_s *s = (struct omap_pwl_s *) opaque; |
138 | +void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure) | 324 | + struct omap_pwl_s *s = opaque; |
139 | +{ | 325 | int offset = addr & OMAP_MPUI_REG_MASK; |
140 | + do_armv7m_nvic_set_pending(opaque, irq, secure, true); | 326 | |
141 | +} | 327 | if (size != 1) { |
142 | + | 328 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_pwl_read(void *opaque, hwaddr addr, |
143 | /* Make pending IRQ active. */ | 329 | static void omap_pwl_write(void *opaque, hwaddr addr, |
144 | bool armv7m_nvic_acknowledge_irq(void *opaque) | 330 | uint64_t value, unsigned size) |
145 | { | 331 | { |
146 | diff --git a/hw/intc/trace-events b/hw/intc/trace-events | 332 | - struct omap_pwl_s *s = (struct omap_pwl_s *) opaque; |
147 | index XXXXXXX..XXXXXXX 100644 | 333 | + struct omap_pwl_s *s = opaque; |
148 | --- a/hw/intc/trace-events | 334 | int offset = addr & OMAP_MPUI_REG_MASK; |
149 | +++ b/hw/intc/trace-events | 335 | |
150 | @@ -XXX,XX +XXX,XX @@ nvic_set_prio(int irq, bool secure, uint8_t prio) "NVIC set irq %d secure-bank % | 336 | if (size != 1) { |
151 | nvic_irq_update(int vectpending, int pendprio, int exception_prio, int level) "NVIC vectpending %d pending prio %d exception_prio %d: setting irq line to %d" | 337 | @@ -XXX,XX +XXX,XX @@ static void omap_pwl_reset(struct omap_pwl_s *s) |
152 | nvic_escalate_prio(int irq, int irqprio, int runprio) "NVIC escalating irq %d to HardFault: insufficient priority %d >= %d" | 338 | |
153 | nvic_escalate_disabled(int irq) "NVIC escalating irq %d to HardFault: disabled" | 339 | static void omap_pwl_clk_update(void *opaque, int line, int on) |
154 | -nvic_set_pending(int irq, bool secure, int en, int prio) "NVIC set pending irq %d secure-bank %d (enabled: %d priority %d)" | 340 | { |
155 | +nvic_set_pending(int irq, bool secure, bool derived, int en, int prio) "NVIC set pending irq %d secure-bank %d derived %d (enabled: %d priority %d)" | 341 | - struct omap_pwl_s *s = (struct omap_pwl_s *) opaque; |
156 | nvic_clear_pending(int irq, bool secure, int en, int prio) "NVIC clear pending irq %d secure-bank %d (enabled: %d priority %d)" | 342 | + struct omap_pwl_s *s = opaque; |
157 | nvic_set_pending_level(int irq) "NVIC set pending: irq %d higher prio than vectpending: setting irq line to 1" | 343 | |
158 | nvic_acknowledge_irq(int irq, int prio, bool targets_secure) "NVIC acknowledge IRQ: %d now active (prio %d targets_secure %d)" | 344 | s->clk = on; |
345 | omap_pwl_update(s); | ||
346 | @@ -XXX,XX +XXX,XX @@ struct omap_pwt_s { | ||
347 | omap_clk clk; | ||
348 | }; | ||
349 | |||
350 | -static uint64_t omap_pwt_read(void *opaque, hwaddr addr, | ||
351 | - unsigned size) | ||
352 | +static uint64_t omap_pwt_read(void *opaque, hwaddr addr, unsigned size) | ||
353 | { | ||
354 | - struct omap_pwt_s *s = (struct omap_pwt_s *) opaque; | ||
355 | + struct omap_pwt_s *s = opaque; | ||
356 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
357 | |||
358 | if (size != 1) { | ||
359 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_pwt_read(void *opaque, hwaddr addr, | ||
360 | static void omap_pwt_write(void *opaque, hwaddr addr, | ||
361 | uint64_t value, unsigned size) | ||
362 | { | ||
363 | - struct omap_pwt_s *s = (struct omap_pwt_s *) opaque; | ||
364 | + struct omap_pwt_s *s = opaque; | ||
365 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
366 | |||
367 | if (size != 1) { | ||
368 | @@ -XXX,XX +XXX,XX @@ static void omap_rtc_alarm_update(struct omap_rtc_s *s) | ||
369 | printf("%s: conversion failed\n", __func__); | ||
370 | } | ||
371 | |||
372 | -static uint64_t omap_rtc_read(void *opaque, hwaddr addr, | ||
373 | - unsigned size) | ||
374 | +static uint64_t omap_rtc_read(void *opaque, hwaddr addr, unsigned size) | ||
375 | { | ||
376 | - struct omap_rtc_s *s = (struct omap_rtc_s *) opaque; | ||
377 | + struct omap_rtc_s *s = opaque; | ||
378 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
379 | uint8_t i; | ||
380 | |||
381 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_rtc_read(void *opaque, hwaddr addr, | ||
382 | static void omap_rtc_write(void *opaque, hwaddr addr, | ||
383 | uint64_t value, unsigned size) | ||
384 | { | ||
385 | - struct omap_rtc_s *s = (struct omap_rtc_s *) opaque; | ||
386 | + struct omap_rtc_s *s = opaque; | ||
387 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
388 | struct tm new_tm; | ||
389 | time_t ti[2]; | ||
390 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_rx_newdata(struct omap_mcbsp_s *s) | ||
391 | |||
392 | static void omap_mcbsp_source_tick(void *opaque) | ||
393 | { | ||
394 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
395 | + struct omap_mcbsp_s *s = opaque; | ||
396 | static const int bps[8] = { 0, 1, 1, 2, 2, 2, -255, -255 }; | ||
397 | |||
398 | if (!s->rx_rate) | ||
399 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_tx_newdata(struct omap_mcbsp_s *s) | ||
400 | |||
401 | static void omap_mcbsp_sink_tick(void *opaque) | ||
402 | { | ||
403 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
404 | + struct omap_mcbsp_s *s = opaque; | ||
405 | static const int bps[8] = { 0, 1, 1, 2, 2, 2, -255, -255 }; | ||
406 | |||
407 | if (!s->tx_rate) | ||
408 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_req_update(struct omap_mcbsp_s *s) | ||
409 | static uint64_t omap_mcbsp_read(void *opaque, hwaddr addr, | ||
410 | unsigned size) | ||
411 | { | ||
412 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
413 | + struct omap_mcbsp_s *s = opaque; | ||
414 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
415 | uint16_t ret; | ||
416 | |||
417 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mcbsp_read(void *opaque, hwaddr addr, | ||
418 | static void omap_mcbsp_writeh(void *opaque, hwaddr addr, | ||
419 | uint32_t value) | ||
420 | { | ||
421 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
422 | + struct omap_mcbsp_s *s = opaque; | ||
423 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
424 | |||
425 | switch (offset) { | ||
426 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_writeh(void *opaque, hwaddr addr, | ||
427 | static void omap_mcbsp_writew(void *opaque, hwaddr addr, | ||
428 | uint32_t value) | ||
429 | { | ||
430 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
431 | + struct omap_mcbsp_s *s = opaque; | ||
432 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
433 | |||
434 | if (offset == 0x04) { /* DXR */ | ||
435 | @@ -XXX,XX +XXX,XX @@ static struct omap_mcbsp_s *omap_mcbsp_init(MemoryRegion *system_memory, | ||
436 | |||
437 | static void omap_mcbsp_i2s_swallow(void *opaque, int line, int level) | ||
438 | { | ||
439 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
440 | + struct omap_mcbsp_s *s = opaque; | ||
441 | |||
442 | if (s->rx_rate) { | ||
443 | s->rx_req = s->codec->in.len; | ||
444 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_i2s_swallow(void *opaque, int line, int level) | ||
445 | |||
446 | static void omap_mcbsp_i2s_start(void *opaque, int line, int level) | ||
447 | { | ||
448 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
449 | + struct omap_mcbsp_s *s = opaque; | ||
450 | |||
451 | if (s->tx_rate) { | ||
452 | s->tx_req = s->codec->out.size; | ||
453 | @@ -XXX,XX +XXX,XX @@ static void omap_lpg_reset(struct omap_lpg_s *s) | ||
454 | omap_lpg_update(s); | ||
455 | } | ||
456 | |||
457 | -static uint64_t omap_lpg_read(void *opaque, hwaddr addr, | ||
458 | - unsigned size) | ||
459 | +static uint64_t omap_lpg_read(void *opaque, hwaddr addr, unsigned size) | ||
460 | { | ||
461 | - struct omap_lpg_s *s = (struct omap_lpg_s *) opaque; | ||
462 | + struct omap_lpg_s *s = opaque; | ||
463 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
464 | |||
465 | if (size != 1) { | ||
466 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_lpg_read(void *opaque, hwaddr addr, | ||
467 | static void omap_lpg_write(void *opaque, hwaddr addr, | ||
468 | uint64_t value, unsigned size) | ||
469 | { | ||
470 | - struct omap_lpg_s *s = (struct omap_lpg_s *) opaque; | ||
471 | + struct omap_lpg_s *s = opaque; | ||
472 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
473 | |||
474 | if (size != 1) { | ||
475 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_lpg_ops = { | ||
476 | |||
477 | static void omap_lpg_clk_update(void *opaque, int line, int on) | ||
478 | { | ||
479 | - struct omap_lpg_s *s = (struct omap_lpg_s *) opaque; | ||
480 | + struct omap_lpg_s *s = opaque; | ||
481 | |||
482 | s->clk = on; | ||
483 | omap_lpg_update(s); | ||
484 | @@ -XXX,XX +XXX,XX @@ static void omap_setup_mpui_io(MemoryRegion *system_memory, | ||
485 | /* General chip reset */ | ||
486 | static void omap1_mpu_reset(void *opaque) | ||
487 | { | ||
488 | - struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque; | ||
489 | + struct omap_mpu_state_s *mpu = opaque; | ||
490 | |||
491 | omap_dma_reset(mpu->dma); | ||
492 | omap_mpu_timer_reset(mpu->timer[0]); | ||
493 | @@ -XXX,XX +XXX,XX @@ static void omap_setup_dsp_mapping(MemoryRegion *system_memory, | ||
494 | |||
495 | void omap_mpu_wakeup(void *opaque, int irq, int req) | ||
496 | { | ||
497 | - struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque; | ||
498 | + struct omap_mpu_state_s *mpu = opaque; | ||
499 | CPUState *cpu = CPU(mpu->cpu); | ||
500 | |||
501 | if (cpu->halted) { | ||
502 | diff --git a/hw/arm/omap2.c b/hw/arm/omap2.c | ||
503 | index XXXXXXX..XXXXXXX 100644 | ||
504 | --- a/hw/arm/omap2.c | ||
505 | +++ b/hw/arm/omap2.c | ||
506 | @@ -XXX,XX +XXX,XX @@ static inline void omap_eac_out_empty(struct omap_eac_s *s) | ||
507 | |||
508 | static void omap_eac_in_cb(void *opaque, int avail_b) | ||
509 | { | ||
510 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
511 | + struct omap_eac_s *s = opaque; | ||
512 | |||
513 | s->codec.rxavail = avail_b >> 2; | ||
514 | omap_eac_in_refill(s); | ||
515 | @@ -XXX,XX +XXX,XX @@ static void omap_eac_in_cb(void *opaque, int avail_b) | ||
516 | |||
517 | static void omap_eac_out_cb(void *opaque, int free_b) | ||
518 | { | ||
519 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
520 | + struct omap_eac_s *s = opaque; | ||
521 | |||
522 | s->codec.txavail = free_b >> 2; | ||
523 | if (s->codec.txlen) | ||
524 | @@ -XXX,XX +XXX,XX @@ static void omap_eac_reset(struct omap_eac_s *s) | ||
525 | omap_eac_interrupt_update(s); | ||
526 | } | ||
527 | |||
528 | -static uint64_t omap_eac_read(void *opaque, hwaddr addr, | ||
529 | - unsigned size) | ||
530 | +static uint64_t omap_eac_read(void *opaque, hwaddr addr, unsigned size) | ||
531 | { | ||
532 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
533 | + struct omap_eac_s *s = opaque; | ||
534 | uint32_t ret; | ||
535 | |||
536 | if (size != 2) { | ||
537 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_eac_read(void *opaque, hwaddr addr, | ||
538 | static void omap_eac_write(void *opaque, hwaddr addr, | ||
539 | uint64_t value, unsigned size) | ||
540 | { | ||
541 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
542 | + struct omap_eac_s *s = opaque; | ||
543 | |||
544 | if (size != 2) { | ||
545 | omap_badwidth_write16(opaque, addr, value); | ||
546 | @@ -XXX,XX +XXX,XX @@ static void omap_sti_reset(struct omap_sti_s *s) | ||
547 | static uint64_t omap_sti_read(void *opaque, hwaddr addr, | ||
548 | unsigned size) | ||
549 | { | ||
550 | - struct omap_sti_s *s = (struct omap_sti_s *) opaque; | ||
551 | + struct omap_sti_s *s = opaque; | ||
552 | |||
553 | if (size != 4) { | ||
554 | return omap_badwidth_read32(opaque, addr); | ||
555 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_sti_read(void *opaque, hwaddr addr, | ||
556 | static void omap_sti_write(void *opaque, hwaddr addr, | ||
557 | uint64_t value, unsigned size) | ||
558 | { | ||
559 | - struct omap_sti_s *s = (struct omap_sti_s *) opaque; | ||
560 | + struct omap_sti_s *s = opaque; | ||
561 | |||
562 | if (size != 4) { | ||
563 | omap_badwidth_write32(opaque, addr, value); | ||
564 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_sti_ops = { | ||
565 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
566 | }; | ||
567 | |||
568 | -static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr, | ||
569 | - unsigned size) | ||
570 | +static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr, unsigned size) | ||
571 | { | ||
572 | OMAP_BAD_REG(addr); | ||
573 | return 0; | ||
574 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr, | ||
575 | static void omap_sti_fifo_write(void *opaque, hwaddr addr, | ||
576 | uint64_t value, unsigned size) | ||
577 | { | ||
578 | - struct omap_sti_s *s = (struct omap_sti_s *) opaque; | ||
579 | + struct omap_sti_s *s = opaque; | ||
580 | int ch = addr >> 6; | ||
581 | uint8_t byte = value; | ||
582 | |||
583 | @@ -XXX,XX +XXX,XX @@ static void omap_prcm_int_update(struct omap_prcm_s *s, int dom) | ||
584 | static uint64_t omap_prcm_read(void *opaque, hwaddr addr, | ||
585 | unsigned size) | ||
586 | { | ||
587 | - struct omap_prcm_s *s = (struct omap_prcm_s *) opaque; | ||
588 | + struct omap_prcm_s *s = opaque; | ||
589 | uint32_t ret; | ||
590 | |||
591 | if (size != 4) { | ||
592 | @@ -XXX,XX +XXX,XX @@ static void omap_prcm_dpll_update(struct omap_prcm_s *s) | ||
593 | static void omap_prcm_write(void *opaque, hwaddr addr, | ||
594 | uint64_t value, unsigned size) | ||
595 | { | ||
596 | - struct omap_prcm_s *s = (struct omap_prcm_s *) opaque; | ||
597 | + struct omap_prcm_s *s = opaque; | ||
598 | |||
599 | if (size != 4) { | ||
600 | omap_badwidth_write32(opaque, addr, value); | ||
601 | @@ -XXX,XX +XXX,XX @@ struct omap_sysctl_s { | ||
602 | static uint32_t omap_sysctl_read8(void *opaque, hwaddr addr) | ||
603 | { | ||
604 | |||
605 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
606 | + struct omap_sysctl_s *s = opaque; | ||
607 | int pad_offset, byte_offset; | ||
608 | int value; | ||
609 | |||
610 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_sysctl_read8(void *opaque, hwaddr addr) | ||
611 | |||
612 | static uint32_t omap_sysctl_read(void *opaque, hwaddr addr) | ||
613 | { | ||
614 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
615 | + struct omap_sysctl_s *s = opaque; | ||
616 | |||
617 | switch (addr) { | ||
618 | case 0x000: /* CONTROL_REVISION */ | ||
619 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_sysctl_read(void *opaque, hwaddr addr) | ||
620 | return 0; | ||
621 | } | ||
622 | |||
623 | -static void omap_sysctl_write8(void *opaque, hwaddr addr, | ||
624 | - uint32_t value) | ||
625 | +static void omap_sysctl_write8(void *opaque, hwaddr addr, uint32_t value) | ||
626 | { | ||
627 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
628 | + struct omap_sysctl_s *s = opaque; | ||
629 | int pad_offset, byte_offset; | ||
630 | int prev_value; | ||
631 | |||
632 | @@ -XXX,XX +XXX,XX @@ static void omap_sysctl_write8(void *opaque, hwaddr addr, | ||
633 | } | ||
634 | } | ||
635 | |||
636 | -static void omap_sysctl_write(void *opaque, hwaddr addr, | ||
637 | - uint32_t value) | ||
638 | +static void omap_sysctl_write(void *opaque, hwaddr addr, uint32_t value) | ||
639 | { | ||
640 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
641 | + struct omap_sysctl_s *s = opaque; | ||
642 | |||
643 | switch (addr) { | ||
644 | case 0x000: /* CONTROL_REVISION */ | ||
645 | @@ -XXX,XX +XXX,XX @@ static struct omap_sysctl_s *omap_sysctl_init(struct omap_target_agent_s *ta, | ||
646 | /* General chip reset */ | ||
647 | static void omap2_mpu_reset(void *opaque) | ||
648 | { | ||
649 | - struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque; | ||
650 | + struct omap_mpu_state_s *mpu = opaque; | ||
651 | |||
652 | omap_dma_reset(mpu->dma); | ||
653 | omap_prcm_reset(mpu->prcm); | ||
654 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
655 | index XXXXXXX..XXXXXXX 100644 | ||
656 | --- a/hw/arm/omap_sx1.c | ||
657 | +++ b/hw/arm/omap_sx1.c | ||
658 | @@ -XXX,XX +XXX,XX @@ | ||
659 | static uint64_t static_read(void *opaque, hwaddr offset, | ||
660 | unsigned size) | ||
661 | { | ||
662 | - uint32_t *val = (uint32_t *) opaque; | ||
663 | + uint32_t *val = opaque; | ||
664 | uint32_t mask = (4 / size) - 1; | ||
665 | |||
666 | return *val >> ((offset & mask) << 3); | ||
667 | diff --git a/hw/arm/palm.c b/hw/arm/palm.c | ||
668 | index XXXXXXX..XXXXXXX 100644 | ||
669 | --- a/hw/arm/palm.c | ||
670 | +++ b/hw/arm/palm.c | ||
671 | @@ -XXX,XX +XXX,XX @@ static struct { | ||
672 | |||
673 | static void palmte_button_event(void *opaque, int keycode) | ||
674 | { | ||
675 | - struct omap_mpu_state_s *cpu = (struct omap_mpu_state_s *) opaque; | ||
676 | + struct omap_mpu_state_s *cpu = opaque; | ||
677 | |||
678 | if (palmte_keymap[keycode & 0x7f].row != -1) | ||
679 | omap_mpuio_key(cpu->mpuio, | ||
680 | diff --git a/hw/char/omap_uart.c b/hw/char/omap_uart.c | ||
681 | index XXXXXXX..XXXXXXX 100644 | ||
682 | --- a/hw/char/omap_uart.c | ||
683 | +++ b/hw/char/omap_uart.c | ||
684 | @@ -XXX,XX +XXX,XX @@ struct omap_uart_s *omap_uart_init(hwaddr base, | ||
685 | return s; | ||
686 | } | ||
687 | |||
688 | -static uint64_t omap_uart_read(void *opaque, hwaddr addr, | ||
689 | - unsigned size) | ||
690 | +static uint64_t omap_uart_read(void *opaque, hwaddr addr, unsigned size) | ||
691 | { | ||
692 | - struct omap_uart_s *s = (struct omap_uart_s *) opaque; | ||
693 | + struct omap_uart_s *s = opaque; | ||
694 | |||
695 | if (size == 4) { | ||
696 | return omap_badwidth_read8(opaque, addr); | ||
697 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_uart_read(void *opaque, hwaddr addr, | ||
698 | static void omap_uart_write(void *opaque, hwaddr addr, | ||
699 | uint64_t value, unsigned size) | ||
700 | { | ||
701 | - struct omap_uart_s *s = (struct omap_uart_s *) opaque; | ||
702 | + struct omap_uart_s *s = opaque; | ||
703 | |||
704 | if (size == 4) { | ||
705 | omap_badwidth_write8(opaque, addr, value); | ||
706 | diff --git a/hw/display/omap_dss.c b/hw/display/omap_dss.c | ||
707 | index XXXXXXX..XXXXXXX 100644 | ||
708 | --- a/hw/display/omap_dss.c | ||
709 | +++ b/hw/display/omap_dss.c | ||
710 | @@ -XXX,XX +XXX,XX @@ void omap_dss_reset(struct omap_dss_s *s) | ||
711 | static uint64_t omap_diss_read(void *opaque, hwaddr addr, | ||
712 | unsigned size) | ||
713 | { | ||
714 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
715 | + struct omap_dss_s *s = opaque; | ||
716 | |||
717 | if (size != 4) { | ||
718 | return omap_badwidth_read32(opaque, addr); | ||
719 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_diss_read(void *opaque, hwaddr addr, | ||
720 | static void omap_diss_write(void *opaque, hwaddr addr, | ||
721 | uint64_t value, unsigned size) | ||
722 | { | ||
723 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
724 | + struct omap_dss_s *s = opaque; | ||
725 | |||
726 | if (size != 4) { | ||
727 | omap_badwidth_write32(opaque, addr, value); | ||
728 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_diss_ops = { | ||
729 | static uint64_t omap_disc_read(void *opaque, hwaddr addr, | ||
730 | unsigned size) | ||
731 | { | ||
732 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
733 | + struct omap_dss_s *s = opaque; | ||
734 | |||
735 | if (size != 4) { | ||
736 | return omap_badwidth_read32(opaque, addr); | ||
737 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_disc_read(void *opaque, hwaddr addr, | ||
738 | static void omap_disc_write(void *opaque, hwaddr addr, | ||
739 | uint64_t value, unsigned size) | ||
740 | { | ||
741 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
742 | + struct omap_dss_s *s = opaque; | ||
743 | |||
744 | if (size != 4) { | ||
745 | omap_badwidth_write32(opaque, addr, value); | ||
746 | @@ -XXX,XX +XXX,XX @@ static void omap_rfbi_transfer_start(struct omap_dss_s *s) | ||
747 | omap_dispc_interrupt_update(s); | ||
748 | } | ||
749 | |||
750 | -static uint64_t omap_rfbi_read(void *opaque, hwaddr addr, | ||
751 | - unsigned size) | ||
752 | +static uint64_t omap_rfbi_read(void *opaque, hwaddr addr, unsigned size) | ||
753 | { | ||
754 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
755 | + struct omap_dss_s *s = opaque; | ||
756 | |||
757 | if (size != 4) { | ||
758 | return omap_badwidth_read32(opaque, addr); | ||
759 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_rfbi_read(void *opaque, hwaddr addr, | ||
760 | static void omap_rfbi_write(void *opaque, hwaddr addr, | ||
761 | uint64_t value, unsigned size) | ||
762 | { | ||
763 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
764 | + struct omap_dss_s *s = opaque; | ||
765 | |||
766 | if (size != 4) { | ||
767 | omap_badwidth_write32(opaque, addr, value); | ||
768 | diff --git a/hw/display/omap_lcdc.c b/hw/display/omap_lcdc.c | ||
769 | index XXXXXXX..XXXXXXX 100644 | ||
770 | --- a/hw/display/omap_lcdc.c | ||
771 | +++ b/hw/display/omap_lcdc.c | ||
772 | @@ -XXX,XX +XXX,XX @@ static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
773 | |||
774 | static void omap_update_display(void *opaque) | ||
775 | { | ||
776 | - struct omap_lcd_panel_s *omap_lcd = (struct omap_lcd_panel_s *) opaque; | ||
777 | + struct omap_lcd_panel_s *omap_lcd = opaque; | ||
778 | DisplaySurface *surface; | ||
779 | drawfn draw_line; | ||
780 | int size, height, first, last; | ||
781 | @@ -XXX,XX +XXX,XX @@ static void omap_lcd_update(struct omap_lcd_panel_s *s) { | ||
782 | } | ||
783 | } | ||
784 | |||
785 | -static uint64_t omap_lcdc_read(void *opaque, hwaddr addr, | ||
786 | - unsigned size) | ||
787 | +static uint64_t omap_lcdc_read(void *opaque, hwaddr addr, unsigned size) | ||
788 | { | ||
789 | - struct omap_lcd_panel_s *s = (struct omap_lcd_panel_s *) opaque; | ||
790 | + struct omap_lcd_panel_s *s = opaque; | ||
791 | |||
792 | switch (addr) { | ||
793 | case 0x00: /* LCD_CONTROL */ | ||
794 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_lcdc_read(void *opaque, hwaddr addr, | ||
795 | static void omap_lcdc_write(void *opaque, hwaddr addr, | ||
796 | uint64_t value, unsigned size) | ||
797 | { | ||
798 | - struct omap_lcd_panel_s *s = (struct omap_lcd_panel_s *) opaque; | ||
799 | + struct omap_lcd_panel_s *s = opaque; | ||
800 | |||
801 | switch (addr) { | ||
802 | case 0x00: /* LCD_CONTROL */ | ||
803 | diff --git a/hw/dma/omap_dma.c b/hw/dma/omap_dma.c | ||
804 | index XXXXXXX..XXXXXXX 100644 | ||
805 | --- a/hw/dma/omap_dma.c | ||
806 | +++ b/hw/dma/omap_dma.c | ||
807 | @@ -XXX,XX +XXX,XX @@ static int omap_dma_sys_read(struct omap_dma_s *s, int offset, | ||
808 | return 0; | ||
809 | } | ||
810 | |||
811 | -static uint64_t omap_dma_read(void *opaque, hwaddr addr, | ||
812 | - unsigned size) | ||
813 | +static uint64_t omap_dma_read(void *opaque, hwaddr addr, unsigned size) | ||
814 | { | ||
815 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
816 | + struct omap_dma_s *s = opaque; | ||
817 | int reg, ch; | ||
818 | uint16_t ret; | ||
819 | |||
820 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_dma_read(void *opaque, hwaddr addr, | ||
821 | static void omap_dma_write(void *opaque, hwaddr addr, | ||
822 | uint64_t value, unsigned size) | ||
823 | { | ||
824 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
825 | + struct omap_dma_s *s = opaque; | ||
826 | int reg, ch; | ||
827 | |||
828 | if (size != 2) { | ||
829 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_dma_ops = { | ||
830 | |||
831 | static void omap_dma_request(void *opaque, int drq, int req) | ||
832 | { | ||
833 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
834 | + struct omap_dma_s *s = opaque; | ||
835 | /* The request pins are level triggered in QEMU. */ | ||
836 | if (req) { | ||
837 | if (~s->dma->drqbmp & (1ULL << drq)) { | ||
838 | @@ -XXX,XX +XXX,XX @@ static void omap_dma_request(void *opaque, int drq, int req) | ||
839 | /* XXX: this won't be needed once soc_dma knows about clocks. */ | ||
840 | static void omap_dma_clk_update(void *opaque, int line, int on) | ||
841 | { | ||
842 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
843 | + struct omap_dma_s *s = opaque; | ||
844 | int i; | ||
845 | |||
846 | s->dma->freq = omap_clk_getrate(s->clk); | ||
847 | @@ -XXX,XX +XXX,XX @@ static void omap_dma_interrupts_4_update(struct omap_dma_s *s) | ||
848 | static uint64_t omap_dma4_read(void *opaque, hwaddr addr, | ||
849 | unsigned size) | ||
850 | { | ||
851 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
852 | + struct omap_dma_s *s = opaque; | ||
853 | int irqn = 0, chnum; | ||
854 | struct omap_dma_channel_s *ch; | ||
855 | |||
856 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_dma4_read(void *opaque, hwaddr addr, | ||
857 | static void omap_dma4_write(void *opaque, hwaddr addr, | ||
858 | uint64_t value, unsigned size) | ||
859 | { | ||
860 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
861 | + struct omap_dma_s *s = opaque; | ||
862 | int chnum, irqn = 0; | ||
863 | struct omap_dma_channel_s *ch; | ||
864 | |||
865 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c | ||
866 | index XXXXXXX..XXXXXXX 100644 | ||
867 | --- a/hw/gpio/omap_gpio.c | ||
868 | +++ b/hw/gpio/omap_gpio.c | ||
869 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_set(void *opaque, int line, int level) | ||
870 | static uint64_t omap_gpio_read(void *opaque, hwaddr addr, | ||
871 | unsigned size) | ||
872 | { | ||
873 | - struct omap_gpio_s *s = (struct omap_gpio_s *) opaque; | ||
874 | + struct omap_gpio_s *s = opaque; | ||
875 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
876 | |||
877 | if (size != 2) { | ||
878 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpio_read(void *opaque, hwaddr addr, | ||
879 | static void omap_gpio_write(void *opaque, hwaddr addr, | ||
880 | uint64_t value, unsigned size) | ||
881 | { | ||
882 | - struct omap_gpio_s *s = (struct omap_gpio_s *) opaque; | ||
883 | + struct omap_gpio_s *s = opaque; | ||
884 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
885 | uint16_t diff; | ||
886 | int ln; | ||
887 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_module_reset(struct omap2_gpio_s *s) | ||
888 | |||
889 | static uint32_t omap2_gpio_module_read(void *opaque, hwaddr addr) | ||
890 | { | ||
891 | - struct omap2_gpio_s *s = (struct omap2_gpio_s *) opaque; | ||
892 | + struct omap2_gpio_s *s = opaque; | ||
893 | |||
894 | switch (addr) { | ||
895 | case 0x00: /* GPIO_REVISION */ | ||
896 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap2_gpio_module_read(void *opaque, hwaddr addr) | ||
897 | static void omap2_gpio_module_write(void *opaque, hwaddr addr, | ||
898 | uint32_t value) | ||
899 | { | ||
900 | - struct omap2_gpio_s *s = (struct omap2_gpio_s *) opaque; | ||
901 | + struct omap2_gpio_s *s = opaque; | ||
902 | uint32_t diff; | ||
903 | int ln; | ||
904 | |||
905 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpif_reset(DeviceState *dev) | ||
906 | s->gpo = 0; | ||
907 | } | ||
908 | |||
909 | -static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, | ||
910 | - unsigned size) | ||
911 | +static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size) | ||
912 | { | ||
913 | - struct omap2_gpif_s *s = (struct omap2_gpif_s *) opaque; | ||
914 | + struct omap2_gpif_s *s = opaque; | ||
915 | |||
916 | switch (addr) { | ||
917 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
918 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, | ||
919 | static void omap2_gpif_top_write(void *opaque, hwaddr addr, | ||
920 | uint64_t value, unsigned size) | ||
921 | { | ||
922 | - struct omap2_gpif_s *s = (struct omap2_gpif_s *) opaque; | ||
923 | + struct omap2_gpif_s *s = opaque; | ||
924 | |||
925 | switch (addr) { | ||
926 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
927 | diff --git a/hw/intc/omap_intc.c b/hw/intc/omap_intc.c | ||
928 | index XXXXXXX..XXXXXXX 100644 | ||
929 | --- a/hw/intc/omap_intc.c | ||
930 | +++ b/hw/intc/omap_intc.c | ||
931 | @@ -XXX,XX +XXX,XX @@ static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq) | ||
932 | |||
933 | static void omap_set_intr(void *opaque, int irq, int req) | ||
934 | { | ||
935 | - struct omap_intr_handler_s *ih = (struct omap_intr_handler_s *) opaque; | ||
936 | + struct omap_intr_handler_s *ih = opaque; | ||
937 | uint32_t rise; | ||
938 | |||
939 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
940 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr(void *opaque, int irq, int req) | ||
941 | /* Simplified version with no edge detection */ | ||
942 | static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
943 | { | ||
944 | - struct omap_intr_handler_s *ih = (struct omap_intr_handler_s *) opaque; | ||
945 | + struct omap_intr_handler_s *ih = opaque; | ||
946 | uint32_t rise; | ||
947 | |||
948 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
949 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
950 | static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
951 | unsigned size) | ||
952 | { | ||
953 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
954 | + struct omap_intr_handler_s *s = opaque; | ||
955 | int i, offset = addr; | ||
956 | int bank_no = offset >> 8; | ||
957 | int line_no; | ||
958 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
959 | static void omap_inth_write(void *opaque, hwaddr addr, | ||
960 | uint64_t value, unsigned size) | ||
961 | { | ||
962 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
963 | + struct omap_intr_handler_s *s = opaque; | ||
964 | int i, offset = addr; | ||
965 | int bank_no = offset >> 8; | ||
966 | struct omap_intr_handler_bank_s *bank = &s->bank[bank_no]; | ||
967 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_intc_info = { | ||
968 | static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
969 | unsigned size) | ||
970 | { | ||
971 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
972 | + struct omap_intr_handler_s *s = opaque; | ||
973 | int offset = addr; | ||
974 | int bank_no, line_no; | ||
975 | struct omap_intr_handler_bank_s *bank = NULL; | ||
976 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
977 | static void omap2_inth_write(void *opaque, hwaddr addr, | ||
978 | uint64_t value, unsigned size) | ||
979 | { | ||
980 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
981 | + struct omap_intr_handler_s *s = opaque; | ||
982 | int offset = addr; | ||
983 | int bank_no, line_no; | ||
984 | struct omap_intr_handler_bank_s *bank = NULL; | ||
985 | diff --git a/hw/misc/omap_gpmc.c b/hw/misc/omap_gpmc.c | ||
986 | index XXXXXXX..XXXXXXX 100644 | ||
987 | --- a/hw/misc/omap_gpmc.c | ||
988 | +++ b/hw/misc/omap_gpmc.c | ||
989 | @@ -XXX,XX +XXX,XX @@ static void omap_gpmc_dma_update(struct omap_gpmc_s *s, int value) | ||
990 | static uint64_t omap_nand_read(void *opaque, hwaddr addr, | ||
991 | unsigned size) | ||
992 | { | ||
993 | - struct omap_gpmc_cs_file_s *f = (struct omap_gpmc_cs_file_s *)opaque; | ||
994 | + struct omap_gpmc_cs_file_s *f = opaque; | ||
995 | uint64_t v; | ||
996 | nand_setpins(f->dev, 0, 0, 0, 1, 0); | ||
997 | switch (omap_gpmc_devsize(f)) { | ||
998 | @@ -XXX,XX +XXX,XX @@ static void omap_nand_setio(DeviceState *dev, uint64_t value, | ||
999 | static void omap_nand_write(void *opaque, hwaddr addr, | ||
1000 | uint64_t value, unsigned size) | ||
1001 | { | ||
1002 | - struct omap_gpmc_cs_file_s *f = (struct omap_gpmc_cs_file_s *)opaque; | ||
1003 | + struct omap_gpmc_cs_file_s *f = opaque; | ||
1004 | nand_setpins(f->dev, 0, 0, 0, 1, 0); | ||
1005 | omap_nand_setio(f->dev, value, omap_gpmc_devsize(f), size); | ||
1006 | } | ||
1007 | @@ -XXX,XX +XXX,XX @@ static void fill_prefetch_fifo(struct omap_gpmc_s *s) | ||
1008 | static uint64_t omap_gpmc_prefetch_read(void *opaque, hwaddr addr, | ||
1009 | unsigned size) | ||
1010 | { | ||
1011 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1012 | + struct omap_gpmc_s *s = opaque; | ||
1013 | uint32_t data; | ||
1014 | if (s->prefetch.config1 & 1) { | ||
1015 | /* The TRM doesn't define the behaviour if you read from the | ||
1016 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpmc_prefetch_read(void *opaque, hwaddr addr, | ||
1017 | static void omap_gpmc_prefetch_write(void *opaque, hwaddr addr, | ||
1018 | uint64_t value, unsigned size) | ||
1019 | { | ||
1020 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1021 | + struct omap_gpmc_s *s = opaque; | ||
1022 | int cs = prefetch_cs(s->prefetch.config1); | ||
1023 | if ((s->prefetch.config1 & 1) == 0) { | ||
1024 | /* The TRM doesn't define the behaviour of writing to the | ||
1025 | @@ -XXX,XX +XXX,XX @@ static int gpmc_wordaccess_only(hwaddr addr) | ||
1026 | static uint64_t omap_gpmc_read(void *opaque, hwaddr addr, | ||
1027 | unsigned size) | ||
1028 | { | ||
1029 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1030 | + struct omap_gpmc_s *s = opaque; | ||
1031 | int cs; | ||
1032 | struct omap_gpmc_cs_file_s *f; | ||
1033 | |||
1034 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpmc_read(void *opaque, hwaddr addr, | ||
1035 | static void omap_gpmc_write(void *opaque, hwaddr addr, | ||
1036 | uint64_t value, unsigned size) | ||
1037 | { | ||
1038 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1039 | + struct omap_gpmc_s *s = opaque; | ||
1040 | int cs; | ||
1041 | struct omap_gpmc_cs_file_s *f; | ||
1042 | |||
1043 | diff --git a/hw/misc/omap_l4.c b/hw/misc/omap_l4.c | ||
1044 | index XXXXXXX..XXXXXXX 100644 | ||
1045 | --- a/hw/misc/omap_l4.c | ||
1046 | +++ b/hw/misc/omap_l4.c | ||
1047 | @@ -XXX,XX +XXX,XX @@ hwaddr omap_l4_region_size(struct omap_target_agent_s *ta, | ||
1048 | return ta->start[region].size; | ||
1049 | } | ||
1050 | |||
1051 | -static uint64_t omap_l4ta_read(void *opaque, hwaddr addr, | ||
1052 | - unsigned size) | ||
1053 | +static uint64_t omap_l4ta_read(void *opaque, hwaddr addr, unsigned size) | ||
1054 | { | ||
1055 | - struct omap_target_agent_s *s = (struct omap_target_agent_s *) opaque; | ||
1056 | + struct omap_target_agent_s *s = opaque; | ||
1057 | |||
1058 | if (size != 2) { | ||
1059 | return omap_badwidth_read16(opaque, addr); | ||
1060 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_l4ta_read(void *opaque, hwaddr addr, | ||
1061 | static void omap_l4ta_write(void *opaque, hwaddr addr, | ||
1062 | uint64_t value, unsigned size) | ||
1063 | { | ||
1064 | - struct omap_target_agent_s *s = (struct omap_target_agent_s *) opaque; | ||
1065 | + struct omap_target_agent_s *s = opaque; | ||
1066 | |||
1067 | if (size != 4) { | ||
1068 | omap_badwidth_write32(opaque, addr, value); | ||
1069 | diff --git a/hw/misc/omap_sdrc.c b/hw/misc/omap_sdrc.c | ||
1070 | index XXXXXXX..XXXXXXX 100644 | ||
1071 | --- a/hw/misc/omap_sdrc.c | ||
1072 | +++ b/hw/misc/omap_sdrc.c | ||
1073 | @@ -XXX,XX +XXX,XX @@ void omap_sdrc_reset(struct omap_sdrc_s *s) | ||
1074 | s->config = 0x10; | ||
1075 | } | ||
1076 | |||
1077 | -static uint64_t omap_sdrc_read(void *opaque, hwaddr addr, | ||
1078 | - unsigned size) | ||
1079 | +static uint64_t omap_sdrc_read(void *opaque, hwaddr addr, unsigned size) | ||
1080 | { | ||
1081 | - struct omap_sdrc_s *s = (struct omap_sdrc_s *) opaque; | ||
1082 | + struct omap_sdrc_s *s = opaque; | ||
1083 | |||
1084 | if (size != 4) { | ||
1085 | return omap_badwidth_read32(opaque, addr); | ||
1086 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_sdrc_read(void *opaque, hwaddr addr, | ||
1087 | static void omap_sdrc_write(void *opaque, hwaddr addr, | ||
1088 | uint64_t value, unsigned size) | ||
1089 | { | ||
1090 | - struct omap_sdrc_s *s = (struct omap_sdrc_s *) opaque; | ||
1091 | + struct omap_sdrc_s *s = opaque; | ||
1092 | |||
1093 | if (size != 4) { | ||
1094 | omap_badwidth_write32(opaque, addr, value); | ||
1095 | diff --git a/hw/misc/omap_tap.c b/hw/misc/omap_tap.c | ||
1096 | index XXXXXXX..XXXXXXX 100644 | ||
1097 | --- a/hw/misc/omap_tap.c | ||
1098 | +++ b/hw/misc/omap_tap.c | ||
1099 | @@ -XXX,XX +XXX,XX @@ | ||
1100 | #include "hw/arm/omap.h" | ||
1101 | |||
1102 | /* TEST-Chip-level TAP */ | ||
1103 | -static uint64_t omap_tap_read(void *opaque, hwaddr addr, | ||
1104 | - unsigned size) | ||
1105 | +static uint64_t omap_tap_read(void *opaque, hwaddr addr, unsigned size) | ||
1106 | { | ||
1107 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
1108 | + struct omap_mpu_state_s *s = opaque; | ||
1109 | |||
1110 | if (size != 4) { | ||
1111 | return omap_badwidth_read32(opaque, addr); | ||
1112 | diff --git a/hw/sd/omap_mmc.c b/hw/sd/omap_mmc.c | ||
1113 | index XXXXXXX..XXXXXXX 100644 | ||
1114 | --- a/hw/sd/omap_mmc.c | ||
1115 | +++ b/hw/sd/omap_mmc.c | ||
1116 | @@ -XXX,XX +XXX,XX @@ void omap_mmc_reset(struct omap_mmc_s *host) | ||
1117 | device_cold_reset(DEVICE(host->card)); | ||
1118 | } | ||
1119 | |||
1120 | -static uint64_t omap_mmc_read(void *opaque, hwaddr offset, | ||
1121 | - unsigned size) | ||
1122 | +static uint64_t omap_mmc_read(void *opaque, hwaddr offset, unsigned size) | ||
1123 | { | ||
1124 | uint16_t i; | ||
1125 | - struct omap_mmc_s *s = (struct omap_mmc_s *) opaque; | ||
1126 | + struct omap_mmc_s *s = opaque; | ||
1127 | |||
1128 | if (size != 2) { | ||
1129 | return omap_badwidth_read16(opaque, offset); | ||
1130 | @@ -XXX,XX +XXX,XX @@ static void omap_mmc_write(void *opaque, hwaddr offset, | ||
1131 | uint64_t value, unsigned size) | ||
1132 | { | ||
1133 | int i; | ||
1134 | - struct omap_mmc_s *s = (struct omap_mmc_s *) opaque; | ||
1135 | + struct omap_mmc_s *s = opaque; | ||
1136 | |||
1137 | if (size != 2) { | ||
1138 | omap_badwidth_write16(opaque, offset, value); | ||
1139 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_mmc_ops = { | ||
1140 | |||
1141 | static void omap_mmc_cover_cb(void *opaque, int line, int level) | ||
1142 | { | ||
1143 | - struct omap_mmc_s *host = (struct omap_mmc_s *) opaque; | ||
1144 | + struct omap_mmc_s *host = opaque; | ||
1145 | |||
1146 | if (!host->cdet_state && level) { | ||
1147 | host->status |= 0x0002; | ||
1148 | diff --git a/hw/ssi/omap_spi.c b/hw/ssi/omap_spi.c | ||
1149 | index XXXXXXX..XXXXXXX 100644 | ||
1150 | --- a/hw/ssi/omap_spi.c | ||
1151 | +++ b/hw/ssi/omap_spi.c | ||
1152 | @@ -XXX,XX +XXX,XX @@ void omap_mcspi_reset(struct omap_mcspi_s *s) | ||
1153 | omap_mcspi_interrupt_update(s); | ||
1154 | } | ||
1155 | |||
1156 | -static uint64_t omap_mcspi_read(void *opaque, hwaddr addr, | ||
1157 | - unsigned size) | ||
1158 | +static uint64_t omap_mcspi_read(void *opaque, hwaddr addr, unsigned size) | ||
1159 | { | ||
1160 | - struct omap_mcspi_s *s = (struct omap_mcspi_s *) opaque; | ||
1161 | + struct omap_mcspi_s *s = opaque; | ||
1162 | int ch = 0; | ||
1163 | uint32_t ret; | ||
1164 | |||
1165 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mcspi_read(void *opaque, hwaddr addr, | ||
1166 | static void omap_mcspi_write(void *opaque, hwaddr addr, | ||
1167 | uint64_t value, unsigned size) | ||
1168 | { | ||
1169 | - struct omap_mcspi_s *s = (struct omap_mcspi_s *) opaque; | ||
1170 | + struct omap_mcspi_s *s = opaque; | ||
1171 | int ch = 0; | ||
1172 | |||
1173 | if (size != 4) { | ||
1174 | diff --git a/hw/timer/omap_gptimer.c b/hw/timer/omap_gptimer.c | ||
1175 | index XXXXXXX..XXXXXXX 100644 | ||
1176 | --- a/hw/timer/omap_gptimer.c | ||
1177 | +++ b/hw/timer/omap_gptimer.c | ||
1178 | @@ -XXX,XX +XXX,XX @@ static inline void omap_gp_timer_trigger(struct omap_gp_timer_s *timer) | ||
1179 | |||
1180 | static void omap_gp_timer_tick(void *opaque) | ||
1181 | { | ||
1182 | - struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque; | ||
1183 | + struct omap_gp_timer_s *timer = opaque; | ||
1184 | |||
1185 | if (!timer->ar) { | ||
1186 | timer->st = 0; | ||
1187 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_tick(void *opaque) | ||
1188 | |||
1189 | static void omap_gp_timer_match(void *opaque) | ||
1190 | { | ||
1191 | - struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque; | ||
1192 | + struct omap_gp_timer_s *timer = opaque; | ||
1193 | |||
1194 | if (timer->trigger == gpt_trigger_both) | ||
1195 | omap_gp_timer_trigger(timer); | ||
1196 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_match(void *opaque) | ||
1197 | |||
1198 | static void omap_gp_timer_input(void *opaque, int line, int on) | ||
1199 | { | ||
1200 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1201 | + struct omap_gp_timer_s *s = opaque; | ||
1202 | int trigger; | ||
1203 | |||
1204 | switch (s->capture) { | ||
1205 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_input(void *opaque, int line, int on) | ||
1206 | |||
1207 | static void omap_gp_timer_clk_update(void *opaque, int line, int on) | ||
1208 | { | ||
1209 | - struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque; | ||
1210 | + struct omap_gp_timer_s *timer = opaque; | ||
1211 | |||
1212 | omap_gp_timer_sync(timer); | ||
1213 | timer->rate = on ? omap_clk_getrate(timer->clk) : 0; | ||
1214 | @@ -XXX,XX +XXX,XX @@ void omap_gp_timer_reset(struct omap_gp_timer_s *s) | ||
1215 | |||
1216 | static uint32_t omap_gp_timer_readw(void *opaque, hwaddr addr) | ||
1217 | { | ||
1218 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1219 | + struct omap_gp_timer_s *s = opaque; | ||
1220 | |||
1221 | switch (addr) { | ||
1222 | case 0x00: /* TIDR */ | ||
1223 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_gp_timer_readw(void *opaque, hwaddr addr) | ||
1224 | |||
1225 | static uint32_t omap_gp_timer_readh(void *opaque, hwaddr addr) | ||
1226 | { | ||
1227 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1228 | + struct omap_gp_timer_s *s = opaque; | ||
1229 | uint32_t ret; | ||
1230 | |||
1231 | if (addr & 2) | ||
1232 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_gp_timer_readh(void *opaque, hwaddr addr) | ||
1233 | } | ||
1234 | } | ||
1235 | |||
1236 | -static void omap_gp_timer_write(void *opaque, hwaddr addr, | ||
1237 | - uint32_t value) | ||
1238 | +static void omap_gp_timer_write(void *opaque, hwaddr addr, uint32_t value) | ||
1239 | { | ||
1240 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1241 | + struct omap_gp_timer_s *s = opaque; | ||
1242 | |||
1243 | switch (addr) { | ||
1244 | case 0x00: /* TIDR */ | ||
1245 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_write(void *opaque, hwaddr addr, | ||
1246 | } | ||
1247 | } | ||
1248 | |||
1249 | -static void omap_gp_timer_writeh(void *opaque, hwaddr addr, | ||
1250 | - uint32_t value) | ||
1251 | +static void omap_gp_timer_writeh(void *opaque, hwaddr addr, uint32_t value) | ||
1252 | { | ||
1253 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1254 | + struct omap_gp_timer_s *s = opaque; | ||
1255 | |||
1256 | if (addr & 2) | ||
1257 | omap_gp_timer_write(opaque, addr, (value << 16) | s->writeh); | ||
1258 | diff --git a/hw/timer/omap_synctimer.c b/hw/timer/omap_synctimer.c | ||
1259 | index XXXXXXX..XXXXXXX 100644 | ||
1260 | --- a/hw/timer/omap_synctimer.c | ||
1261 | +++ b/hw/timer/omap_synctimer.c | ||
1262 | @@ -XXX,XX +XXX,XX @@ void omap_synctimer_reset(struct omap_synctimer_s *s) | ||
1263 | |||
1264 | static uint32_t omap_synctimer_readw(void *opaque, hwaddr addr) | ||
1265 | { | ||
1266 | - struct omap_synctimer_s *s = (struct omap_synctimer_s *) opaque; | ||
1267 | + struct omap_synctimer_s *s = opaque; | ||
1268 | |||
1269 | switch (addr) { | ||
1270 | case 0x00: /* 32KSYNCNT_REV */ | ||
1271 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_synctimer_readw(void *opaque, hwaddr addr) | ||
1272 | |||
1273 | static uint32_t omap_synctimer_readh(void *opaque, hwaddr addr) | ||
1274 | { | ||
1275 | - struct omap_synctimer_s *s = (struct omap_synctimer_s *) opaque; | ||
1276 | + struct omap_synctimer_s *s = opaque; | ||
1277 | uint32_t ret; | ||
1278 | |||
1279 | if (addr & 2) | ||
159 | -- | 1280 | -- |
160 | 2.16.1 | 1281 | 2.34.1 |
161 | 1282 | ||
162 | 1283 | diff view generated by jsdifflib |
1 | From: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This implements emulation of the new SHA-3 instructions that have | 3 | Following docs/devel/style.rst guidelines, rename omap_gpif_s -> |
4 | been added as an optional extensions to the ARMv8 Crypto Extensions | 4 | Omap1GpioState. This also remove a use of 'struct' in the |
5 | in ARM v8.2. | 5 | DECLARE_INSTANCE_CHECKER() macro call. |
6 | 6 | ||
7 | Signed-off-by: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Message-id: 20180207111729.15737-3-ard.biesheuvel@linaro.org | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Message-id: 20230109140306.23161-5-philmd@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | target/arm/cpu.h | 1 + | 12 | include/hw/arm/omap.h | 6 +++--- |
13 | target/arm/translate-a64.c | 148 +++++++++++++++++++++++++++++++++++++++++++-- | 13 | hw/gpio/omap_gpio.c | 16 ++++++++-------- |
14 | 2 files changed, 145 insertions(+), 4 deletions(-) | 14 | 2 files changed, 11 insertions(+), 11 deletions(-) |
15 | 15 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 16 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h |
17 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 18 | --- a/include/hw/arm/omap.h |
19 | +++ b/target/arm/cpu.h | 19 | +++ b/include/hw/arm/omap.h |
20 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | 20 | @@ -XXX,XX +XXX,XX @@ void omap_i2c_set_fclk(OMAPI2CState *i2c, omap_clk clk); |
21 | ARM_FEATURE_JAZELLE, /* has (trivial) Jazelle implementation */ | 21 | |
22 | ARM_FEATURE_SVE, /* has Scalable Vector Extension */ | 22 | /* omap_gpio.c */ |
23 | ARM_FEATURE_V8_SHA512, /* implements SHA512 part of v8 Crypto Extensions */ | 23 | #define TYPE_OMAP1_GPIO "omap-gpio" |
24 | + ARM_FEATURE_V8_SHA3, /* implements SHA3 part of v8 Crypto Extensions */ | 24 | -DECLARE_INSTANCE_CHECKER(struct omap_gpif_s, OMAP1_GPIO, |
25 | +typedef struct Omap1GpioState Omap1GpioState; | ||
26 | +DECLARE_INSTANCE_CHECKER(Omap1GpioState, OMAP1_GPIO, | ||
27 | TYPE_OMAP1_GPIO) | ||
28 | |||
29 | #define TYPE_OMAP2_GPIO "omap2-gpio" | ||
30 | DECLARE_INSTANCE_CHECKER(struct omap2_gpif_s, OMAP2_GPIO, | ||
31 | TYPE_OMAP2_GPIO) | ||
32 | |||
33 | -typedef struct omap_gpif_s omap_gpif; | ||
34 | typedef struct omap2_gpif_s omap2_gpif; | ||
35 | |||
36 | /* TODO: clock framework (see above) */ | ||
37 | -void omap_gpio_set_clk(omap_gpif *gpio, omap_clk clk); | ||
38 | +void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk); | ||
39 | |||
40 | void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk); | ||
41 | void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk); | ||
42 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/hw/gpio/omap_gpio.c | ||
45 | +++ b/hw/gpio/omap_gpio.c | ||
46 | @@ -XXX,XX +XXX,XX @@ struct omap_gpio_s { | ||
47 | uint16_t pins; | ||
25 | }; | 48 | }; |
26 | 49 | ||
27 | static inline int arm_feature(CPUARMState *env, int feature) | 50 | -struct omap_gpif_s { |
28 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 51 | +struct Omap1GpioState { |
29 | index XXXXXXX..XXXXXXX 100644 | 52 | SysBusDevice parent_obj; |
30 | --- a/target/arm/translate-a64.c | 53 | |
31 | +++ b/target/arm/translate-a64.c | 54 | MemoryRegion iomem; |
32 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn) | 55 | @@ -XXX,XX +XXX,XX @@ struct omap_gpif_s { |
33 | feature = ARM_FEATURE_V8_SHA512; | 56 | /* General-Purpose I/O of OMAP1 */ |
34 | genfn = gen_helper_crypto_sha512su1; | 57 | static void omap_gpio_set(void *opaque, int line, int level) |
35 | break; | 58 | { |
36 | - default: | 59 | - struct omap_gpif_s *p = opaque; |
37 | - unallocated_encoding(s); | 60 | + Omap1GpioState *p = opaque; |
38 | - return; | 61 | struct omap_gpio_s *s = &p->omap1; |
39 | + case 3: /* RAX1 */ | 62 | uint16_t prev = s->inputs; |
40 | + feature = ARM_FEATURE_V8_SHA3; | 63 | |
41 | + genfn = NULL; | 64 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_gpio_module_ops = { |
42 | + break; | 65 | |
43 | } | 66 | static void omap_gpif_reset(DeviceState *dev) |
44 | } else { | 67 | { |
45 | unallocated_encoding(s); | 68 | - struct omap_gpif_s *s = OMAP1_GPIO(dev); |
46 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn) | 69 | + Omap1GpioState *s = OMAP1_GPIO(dev); |
47 | tcg_temp_free_ptr(tcg_rn_ptr); | 70 | |
48 | tcg_temp_free_ptr(tcg_rm_ptr); | 71 | omap_gpio_reset(&s->omap1); |
49 | } else { | 72 | } |
50 | - g_assert_not_reached(); | 73 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_gpif_top_ops = { |
51 | + TCGv_i64 tcg_op1, tcg_op2, tcg_res[2]; | 74 | static void omap_gpio_init(Object *obj) |
52 | + int pass; | 75 | { |
53 | + | 76 | DeviceState *dev = DEVICE(obj); |
54 | + tcg_op1 = tcg_temp_new_i64(); | 77 | - struct omap_gpif_s *s = OMAP1_GPIO(obj); |
55 | + tcg_op2 = tcg_temp_new_i64(); | 78 | + Omap1GpioState *s = OMAP1_GPIO(obj); |
56 | + tcg_res[0] = tcg_temp_new_i64(); | 79 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
57 | + tcg_res[1] = tcg_temp_new_i64(); | 80 | |
58 | + | 81 | qdev_init_gpio_in(dev, omap_gpio_set, 16); |
59 | + for (pass = 0; pass < 2; pass++) { | 82 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_init(Object *obj) |
60 | + read_vec_element(s, tcg_op1, rn, pass, MO_64); | 83 | |
61 | + read_vec_element(s, tcg_op2, rm, pass, MO_64); | 84 | static void omap_gpio_realize(DeviceState *dev, Error **errp) |
62 | + | 85 | { |
63 | + tcg_gen_rotli_i64(tcg_res[pass], tcg_op2, 1); | 86 | - struct omap_gpif_s *s = OMAP1_GPIO(dev); |
64 | + tcg_gen_xor_i64(tcg_res[pass], tcg_res[pass], tcg_op1); | 87 | + Omap1GpioState *s = OMAP1_GPIO(dev); |
65 | + } | 88 | |
66 | + write_vec_element(s, tcg_res[0], rd, 0, MO_64); | 89 | if (!s->clk) { |
67 | + write_vec_element(s, tcg_res[1], rd, 1, MO_64); | 90 | error_setg(errp, "omap-gpio: clk not connected"); |
68 | + | 91 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_realize(DeviceState *dev, Error **errp) |
69 | + tcg_temp_free_i64(tcg_op1); | ||
70 | + tcg_temp_free_i64(tcg_op2); | ||
71 | + tcg_temp_free_i64(tcg_res[0]); | ||
72 | + tcg_temp_free_i64(tcg_res[1]); | ||
73 | } | 92 | } |
74 | } | 93 | } |
75 | 94 | ||
76 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_two_reg_sha512(DisasContext *s, uint32_t insn) | 95 | -void omap_gpio_set_clk(omap_gpif *gpio, omap_clk clk) |
77 | tcg_temp_free_ptr(tcg_rn_ptr); | 96 | +void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk) |
97 | { | ||
98 | gpio->clk = clk; | ||
78 | } | 99 | } |
79 | 100 | ||
80 | +/* Crypto four-register | 101 | static Property omap_gpio_properties[] = { |
81 | + * 31 23 22 21 20 16 15 14 10 9 5 4 0 | 102 | - DEFINE_PROP_INT32("mpu_model", struct omap_gpif_s, mpu_model, 0), |
82 | + * +-------------------+-----+------+---+------+------+------+ | 103 | + DEFINE_PROP_INT32("mpu_model", Omap1GpioState, mpu_model, 0), |
83 | + * | 1 1 0 0 1 1 1 0 0 | Op0 | Rm | 0 | Ra | Rn | Rd | | 104 | DEFINE_PROP_END_OF_LIST(), |
84 | + * +-------------------+-----+------+---+------+------+------+ | ||
85 | + */ | ||
86 | +static void disas_crypto_four_reg(DisasContext *s, uint32_t insn) | ||
87 | +{ | ||
88 | + int op0 = extract32(insn, 21, 2); | ||
89 | + int rm = extract32(insn, 16, 5); | ||
90 | + int ra = extract32(insn, 10, 5); | ||
91 | + int rn = extract32(insn, 5, 5); | ||
92 | + int rd = extract32(insn, 0, 5); | ||
93 | + int feature; | ||
94 | + | ||
95 | + switch (op0) { | ||
96 | + case 0: /* EOR3 */ | ||
97 | + case 1: /* BCAX */ | ||
98 | + feature = ARM_FEATURE_V8_SHA3; | ||
99 | + break; | ||
100 | + default: | ||
101 | + unallocated_encoding(s); | ||
102 | + return; | ||
103 | + } | ||
104 | + | ||
105 | + if (!arm_dc_feature(s, feature)) { | ||
106 | + unallocated_encoding(s); | ||
107 | + return; | ||
108 | + } | ||
109 | + | ||
110 | + if (!fp_access_check(s)) { | ||
111 | + return; | ||
112 | + } | ||
113 | + | ||
114 | + if (op0 < 2) { | ||
115 | + TCGv_i64 tcg_op1, tcg_op2, tcg_op3, tcg_res[2]; | ||
116 | + int pass; | ||
117 | + | ||
118 | + tcg_op1 = tcg_temp_new_i64(); | ||
119 | + tcg_op2 = tcg_temp_new_i64(); | ||
120 | + tcg_op3 = tcg_temp_new_i64(); | ||
121 | + tcg_res[0] = tcg_temp_new_i64(); | ||
122 | + tcg_res[1] = tcg_temp_new_i64(); | ||
123 | + | ||
124 | + for (pass = 0; pass < 2; pass++) { | ||
125 | + read_vec_element(s, tcg_op1, rn, pass, MO_64); | ||
126 | + read_vec_element(s, tcg_op2, rm, pass, MO_64); | ||
127 | + read_vec_element(s, tcg_op3, ra, pass, MO_64); | ||
128 | + | ||
129 | + if (op0 == 0) { | ||
130 | + /* EOR3 */ | ||
131 | + tcg_gen_xor_i64(tcg_res[pass], tcg_op2, tcg_op3); | ||
132 | + } else { | ||
133 | + /* BCAX */ | ||
134 | + tcg_gen_andc_i64(tcg_res[pass], tcg_op2, tcg_op3); | ||
135 | + } | ||
136 | + tcg_gen_xor_i64(tcg_res[pass], tcg_res[pass], tcg_op1); | ||
137 | + } | ||
138 | + write_vec_element(s, tcg_res[0], rd, 0, MO_64); | ||
139 | + write_vec_element(s, tcg_res[1], rd, 1, MO_64); | ||
140 | + | ||
141 | + tcg_temp_free_i64(tcg_op1); | ||
142 | + tcg_temp_free_i64(tcg_op2); | ||
143 | + tcg_temp_free_i64(tcg_op3); | ||
144 | + tcg_temp_free_i64(tcg_res[0]); | ||
145 | + tcg_temp_free_i64(tcg_res[1]); | ||
146 | + } else { | ||
147 | + g_assert_not_reached(); | ||
148 | + } | ||
149 | +} | ||
150 | + | ||
151 | +/* Crypto XAR | ||
152 | + * 31 21 20 16 15 10 9 5 4 0 | ||
153 | + * +-----------------------+------+--------+------+------+ | ||
154 | + * | 1 1 0 0 1 1 1 0 1 0 0 | Rm | imm6 | Rn | Rd | | ||
155 | + * +-----------------------+------+--------+------+------+ | ||
156 | + */ | ||
157 | +static void disas_crypto_xar(DisasContext *s, uint32_t insn) | ||
158 | +{ | ||
159 | + int rm = extract32(insn, 16, 5); | ||
160 | + int imm6 = extract32(insn, 10, 6); | ||
161 | + int rn = extract32(insn, 5, 5); | ||
162 | + int rd = extract32(insn, 0, 5); | ||
163 | + TCGv_i64 tcg_op1, tcg_op2, tcg_res[2]; | ||
164 | + int pass; | ||
165 | + | ||
166 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_SHA3)) { | ||
167 | + unallocated_encoding(s); | ||
168 | + return; | ||
169 | + } | ||
170 | + | ||
171 | + if (!fp_access_check(s)) { | ||
172 | + return; | ||
173 | + } | ||
174 | + | ||
175 | + tcg_op1 = tcg_temp_new_i64(); | ||
176 | + tcg_op2 = tcg_temp_new_i64(); | ||
177 | + tcg_res[0] = tcg_temp_new_i64(); | ||
178 | + tcg_res[1] = tcg_temp_new_i64(); | ||
179 | + | ||
180 | + for (pass = 0; pass < 2; pass++) { | ||
181 | + read_vec_element(s, tcg_op1, rn, pass, MO_64); | ||
182 | + read_vec_element(s, tcg_op2, rm, pass, MO_64); | ||
183 | + | ||
184 | + tcg_gen_xor_i64(tcg_res[pass], tcg_op1, tcg_op2); | ||
185 | + tcg_gen_rotri_i64(tcg_res[pass], tcg_res[pass], imm6); | ||
186 | + } | ||
187 | + write_vec_element(s, tcg_res[0], rd, 0, MO_64); | ||
188 | + write_vec_element(s, tcg_res[1], rd, 1, MO_64); | ||
189 | + | ||
190 | + tcg_temp_free_i64(tcg_op1); | ||
191 | + tcg_temp_free_i64(tcg_op2); | ||
192 | + tcg_temp_free_i64(tcg_res[0]); | ||
193 | + tcg_temp_free_i64(tcg_res[1]); | ||
194 | +} | ||
195 | + | ||
196 | /* C3.6 Data processing - SIMD, inc Crypto | ||
197 | * | ||
198 | * As the decode gets a little complex we are using a table based | ||
199 | @@ -XXX,XX +XXX,XX @@ static const AArch64DecodeTable data_proc_simd[] = { | ||
200 | { 0x5e280800, 0xff3e0c00, disas_crypto_two_reg_sha }, | ||
201 | { 0xce608000, 0xffe0b000, disas_crypto_three_reg_sha512 }, | ||
202 | { 0xcec08000, 0xfffff000, disas_crypto_two_reg_sha512 }, | ||
203 | + { 0xce000000, 0xff808000, disas_crypto_four_reg }, | ||
204 | + { 0xce800000, 0xffe00000, disas_crypto_xar }, | ||
205 | { 0x00000000, 0x00000000, NULL } | ||
206 | }; | 105 | }; |
207 | 106 | ||
107 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_class_init(ObjectClass *klass, void *data) | ||
108 | static const TypeInfo omap_gpio_info = { | ||
109 | .name = TYPE_OMAP1_GPIO, | ||
110 | .parent = TYPE_SYS_BUS_DEVICE, | ||
111 | - .instance_size = sizeof(struct omap_gpif_s), | ||
112 | + .instance_size = sizeof(Omap1GpioState), | ||
113 | .instance_init = omap_gpio_init, | ||
114 | .class_init = omap_gpio_class_init, | ||
115 | }; | ||
208 | -- | 116 | -- |
209 | 2.16.1 | 117 | 2.34.1 |
210 | 118 | ||
211 | 119 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | IP block found on several generations of i.MX family does not use | 3 | Following docs/devel/style.rst guidelines, rename omap2_gpif_s -> |
4 | vanilla SDHCI implementation and it comes with a number of quirks. | 4 | Omap2GpioState. This also remove a use of 'struct' in the |
5 | DECLARE_INSTANCE_CHECKER() macro call. | ||
5 | 6 | ||
6 | Introduce i.MX SDHCI subtype of SDHCI block to add code necessary to | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | support unmodified Linux guest driver. | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | 9 | Message-id: 20230109140306.23161-6-philmd@linaro.org | |
9 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Cc: Jason Wang <jasowang@redhat.com> | ||
11 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
12 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | ||
13 | Cc: Michael S. Tsirkin <mst@redhat.com> | ||
14 | Cc: qemu-devel@nongnu.org | ||
15 | Cc: qemu-arm@nongnu.org | ||
16 | Cc: yurovsky@gmail.com | ||
17 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
18 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
19 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
20 | [PMM: define and use ESDHC_UNDOCUMENTED_REG27] | ||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
22 | --- | 11 | --- |
23 | hw/sd/sdhci-internal.h | 23 +++++ | 12 | include/hw/arm/omap.h | 9 ++++----- |
24 | include/hw/sd/sdhci.h | 13 +++ | 13 | hw/gpio/omap_gpio.c | 20 ++++++++++---------- |
25 | hw/sd/sdhci.c | 230 ++++++++++++++++++++++++++++++++++++++++++++++++- | 14 | 2 files changed, 14 insertions(+), 15 deletions(-) |
26 | 3 files changed, 265 insertions(+), 1 deletion(-) | ||
27 | 15 | ||
28 | diff --git a/hw/sd/sdhci-internal.h b/hw/sd/sdhci-internal.h | 16 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h |
29 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/hw/sd/sdhci-internal.h | 18 | --- a/include/hw/arm/omap.h |
31 | +++ b/hw/sd/sdhci-internal.h | 19 | +++ b/include/hw/arm/omap.h |
32 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ DECLARE_INSTANCE_CHECKER(Omap1GpioState, OMAP1_GPIO, |
33 | 21 | TYPE_OMAP1_GPIO) | |
34 | /* R/W Host control Register 0x0 */ | 22 | |
35 | #define SDHC_HOSTCTL 0x28 | 23 | #define TYPE_OMAP2_GPIO "omap2-gpio" |
36 | +#define SDHC_CTRL_LED 0x01 | 24 | -DECLARE_INSTANCE_CHECKER(struct omap2_gpif_s, OMAP2_GPIO, |
37 | #define SDHC_CTRL_DMA_CHECK_MASK 0x18 | 25 | +typedef struct Omap2GpioState Omap2GpioState; |
38 | #define SDHC_CTRL_SDMA 0x00 | 26 | +DECLARE_INSTANCE_CHECKER(Omap2GpioState, OMAP2_GPIO, |
39 | #define SDHC_CTRL_ADMA1_32 0x08 | 27 | TYPE_OMAP2_GPIO) |
40 | #define SDHC_CTRL_ADMA2_32 0x10 | 28 | |
41 | #define SDHC_CTRL_ADMA2_64 0x18 | 29 | -typedef struct omap2_gpif_s omap2_gpif; |
42 | #define SDHC_DMA_TYPE(x) ((x) & SDHC_CTRL_DMA_CHECK_MASK) | 30 | - |
43 | +#define SDHC_CTRL_4BITBUS 0x02 | 31 | /* TODO: clock framework (see above) */ |
44 | +#define SDHC_CTRL_8BITBUS 0x20 | 32 | void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk); |
45 | +#define SDHC_CTRL_CDTEST_INS 0x40 | 33 | |
46 | +#define SDHC_CTRL_CDTEST_EN 0x80 | 34 | -void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk); |
47 | + | 35 | -void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk); |
48 | 36 | +void omap2_gpio_set_iclk(Omap2GpioState *gpio, omap_clk clk); | |
49 | /* R/W Power Control Register 0x0 */ | 37 | +void omap2_gpio_set_fclk(Omap2GpioState *gpio, uint8_t i, omap_clk clk); |
50 | #define SDHC_PWRCON 0x29 | 38 | |
51 | @@ -XXX,XX +XXX,XX @@ enum { | 39 | /* OMAP2 l4 Interconnect */ |
52 | sdhc_gap_write = 2 /* SDHC stopped at block gap during write operation */ | 40 | struct omap_l4_s; |
41 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/hw/gpio/omap_gpio.c | ||
44 | +++ b/hw/gpio/omap_gpio.c | ||
45 | @@ -XXX,XX +XXX,XX @@ struct omap2_gpio_s { | ||
46 | uint8_t delay; | ||
53 | }; | 47 | }; |
54 | 48 | ||
55 | +extern const VMStateDescription sdhci_vmstate; | 49 | -struct omap2_gpif_s { |
56 | + | 50 | +struct Omap2GpioState { |
57 | + | 51 | SysBusDevice parent_obj; |
58 | +#define ESDHC_MIX_CTRL 0x48 | 52 | |
59 | +#define ESDHC_VENDOR_SPEC 0xc0 | 53 | MemoryRegion iomem; |
60 | +#define ESDHC_DLL_CTRL 0x60 | 54 | @@ -XXX,XX +XXX,XX @@ static inline void omap2_gpio_module_int(struct omap2_gpio_s *s, int line) |
61 | + | 55 | |
62 | +#define ESDHC_TUNING_CTRL 0xcc | 56 | static void omap2_gpio_set(void *opaque, int line, int level) |
63 | +#define ESDHC_TUNE_CTRL_STATUS 0x68 | 57 | { |
64 | +#define ESDHC_WTMK_LVL 0x44 | 58 | - struct omap2_gpif_s *p = opaque; |
65 | + | 59 | + Omap2GpioState *p = opaque; |
66 | +/* Undocumented register used by guests working around erratum ERR004536 */ | 60 | struct omap2_gpio_s *s = &p->modules[line >> 5]; |
67 | +#define ESDHC_UNDOCUMENTED_REG27 0x6c | 61 | |
68 | + | 62 | line &= 31; |
69 | +#define ESDHC_CTRL_4BITBUS (0x1 << 1) | 63 | @@ -XXX,XX +XXX,XX @@ static void omap_gpif_reset(DeviceState *dev) |
70 | +#define ESDHC_CTRL_8BITBUS (0x2 << 1) | 64 | |
71 | + | 65 | static void omap2_gpif_reset(DeviceState *dev) |
72 | #endif | 66 | { |
73 | diff --git a/include/hw/sd/sdhci.h b/include/hw/sd/sdhci.h | 67 | - struct omap2_gpif_s *s = OMAP2_GPIO(dev); |
74 | index XXXXXXX..XXXXXXX 100644 | 68 | + Omap2GpioState *s = OMAP2_GPIO(dev); |
75 | --- a/include/hw/sd/sdhci.h | 69 | int i; |
76 | +++ b/include/hw/sd/sdhci.h | 70 | |
77 | @@ -XXX,XX +XXX,XX @@ typedef struct SDHCIState { | 71 | for (i = 0; i < s->modulecount; i++) { |
78 | AddressSpace sysbus_dma_as; | 72 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpif_reset(DeviceState *dev) |
79 | AddressSpace *dma_as; | 73 | |
80 | MemoryRegion *dma_mr; | 74 | static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size) |
81 | + const MemoryRegionOps *io_ops; | 75 | { |
82 | 76 | - struct omap2_gpif_s *s = opaque; | |
83 | QEMUTimer *insert_timer; /* timer for 'changing' sd card. */ | 77 | + Omap2GpioState *s = opaque; |
84 | QEMUTimer *transfer_timer; | 78 | |
85 | @@ -XXX,XX +XXX,XX @@ typedef struct SDHCIState { | 79 | switch (addr) { |
86 | 80 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | |
87 | /* Configurable properties */ | 81 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size) |
88 | bool pending_insert_quirk; /* Quirk for Raspberry Pi card insert int */ | 82 | static void omap2_gpif_top_write(void *opaque, hwaddr addr, |
89 | + uint32_t quirks; | 83 | uint64_t value, unsigned size) |
90 | } SDHCIState; | 84 | { |
91 | 85 | - struct omap2_gpif_s *s = opaque; | |
92 | +/* | 86 | + Omap2GpioState *s = opaque; |
93 | + * Controller does not provide transfer-complete interrupt when not | 87 | |
94 | + * busy. | 88 | switch (addr) { |
95 | + * | 89 | case 0x00: /* IPGENERICOCPSPL_REVISION */ |
96 | + * NOTE: This definition is taken out of Linux kernel and so the | 90 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_realize(DeviceState *dev, Error **errp) |
97 | + * original bit number is preserved | 91 | |
98 | + */ | 92 | static void omap2_gpio_realize(DeviceState *dev, Error **errp) |
99 | +#define SDHCI_QUIRK_NO_BUSY_IRQ BIT(14) | 93 | { |
100 | + | 94 | - struct omap2_gpif_s *s = OMAP2_GPIO(dev); |
101 | #define TYPE_PCI_SDHCI "sdhci-pci" | 95 | + Omap2GpioState *s = OMAP2_GPIO(dev); |
102 | #define PCI_SDHCI(obj) OBJECT_CHECK(SDHCIState, (obj), TYPE_PCI_SDHCI) | 96 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); |
103 | 97 | int i; | |
104 | @@ -XXX,XX +XXX,XX @@ typedef struct SDHCIState { | 98 | |
105 | #define SYSBUS_SDHCI(obj) \ | 99 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_gpio_info = { |
106 | OBJECT_CHECK(SDHCIState, (obj), TYPE_SYSBUS_SDHCI) | 100 | .class_init = omap_gpio_class_init, |
107 | 101 | }; | |
108 | +#define TYPE_IMX_USDHC "imx-usdhc" | 102 | |
109 | + | 103 | -void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk) |
110 | #endif /* SDHCI_H */ | 104 | +void omap2_gpio_set_iclk(Omap2GpioState *gpio, omap_clk clk) |
111 | diff --git a/hw/sd/sdhci.c b/hw/sd/sdhci.c | 105 | { |
112 | index XXXXXXX..XXXXXXX 100644 | 106 | gpio->iclk = clk; |
113 | --- a/hw/sd/sdhci.c | ||
114 | +++ b/hw/sd/sdhci.c | ||
115 | @@ -XXX,XX +XXX,XX @@ static void sdhci_send_command(SDHCIState *s) | ||
116 | } | ||
117 | } | ||
118 | |||
119 | - if ((s->norintstsen & SDHC_NISEN_TRSCMP) && | ||
120 | + if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) && | ||
121 | + (s->norintstsen & SDHC_NISEN_TRSCMP) && | ||
122 | (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) { | ||
123 | s->norintsts |= SDHC_NIS_TRSCMP; | ||
124 | } | ||
125 | @@ -XXX,XX +XXX,XX @@ static void sdhci_initfn(SDHCIState *s) | ||
126 | |||
127 | s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s); | ||
128 | s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s); | ||
129 | + | ||
130 | + s->io_ops = &sdhci_mmio_ops; | ||
131 | } | 107 | } |
132 | 108 | ||
133 | static void sdhci_uninitfn(SDHCIState *s) | 109 | -void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk) |
134 | @@ -XXX,XX +XXX,XX @@ static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp) | 110 | +void omap2_gpio_set_fclk(Omap2GpioState *gpio, uint8_t i, omap_clk clk) |
135 | } | 111 | { |
136 | 112 | assert(i <= 5); | |
137 | sysbus_init_irq(sbd, &s->irq); | 113 | gpio->fclk[i] = clk; |
138 | + | ||
139 | + memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci", | ||
140 | + SDHC_REGISTERS_MAP_SIZE); | ||
141 | + | ||
142 | sysbus_init_mmio(sbd, &s->iomem); | ||
143 | } | 114 | } |
144 | 115 | ||
145 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo sdhci_bus_info = { | 116 | static Property omap2_gpio_properties[] = { |
146 | .class_init = sdhci_bus_class_init, | 117 | - DEFINE_PROP_INT32("mpu_model", struct omap2_gpif_s, mpu_model, 0), |
118 | + DEFINE_PROP_INT32("mpu_model", Omap2GpioState, mpu_model, 0), | ||
119 | DEFINE_PROP_END_OF_LIST(), | ||
147 | }; | 120 | }; |
148 | 121 | ||
149 | +static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size) | 122 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_class_init(ObjectClass *klass, void *data) |
150 | +{ | 123 | static const TypeInfo omap2_gpio_info = { |
151 | + SDHCIState *s = SYSBUS_SDHCI(opaque); | 124 | .name = TYPE_OMAP2_GPIO, |
152 | + uint32_t ret; | 125 | .parent = TYPE_SYS_BUS_DEVICE, |
153 | + uint16_t hostctl; | 126 | - .instance_size = sizeof(struct omap2_gpif_s), |
154 | + | 127 | + .instance_size = sizeof(Omap2GpioState), |
155 | + switch (offset) { | 128 | .class_init = omap2_gpio_class_init, |
156 | + default: | 129 | }; |
157 | + return sdhci_read(opaque, offset, size); | 130 | |
158 | + | ||
159 | + case SDHC_HOSTCTL: | ||
160 | + /* | ||
161 | + * For a detailed explanation on the following bit | ||
162 | + * manipulation code see comments in a similar part of | ||
163 | + * usdhc_write() | ||
164 | + */ | ||
165 | + hostctl = SDHC_DMA_TYPE(s->hostctl) << (8 - 3); | ||
166 | + | ||
167 | + if (s->hostctl & SDHC_CTRL_8BITBUS) { | ||
168 | + hostctl |= ESDHC_CTRL_8BITBUS; | ||
169 | + } | ||
170 | + | ||
171 | + if (s->hostctl & SDHC_CTRL_4BITBUS) { | ||
172 | + hostctl |= ESDHC_CTRL_4BITBUS; | ||
173 | + } | ||
174 | + | ||
175 | + ret = hostctl; | ||
176 | + ret |= (uint32_t)s->blkgap << 16; | ||
177 | + ret |= (uint32_t)s->wakcon << 24; | ||
178 | + | ||
179 | + break; | ||
180 | + | ||
181 | + case ESDHC_DLL_CTRL: | ||
182 | + case ESDHC_TUNE_CTRL_STATUS: | ||
183 | + case ESDHC_UNDOCUMENTED_REG27: | ||
184 | + case ESDHC_TUNING_CTRL: | ||
185 | + case ESDHC_VENDOR_SPEC: | ||
186 | + case ESDHC_MIX_CTRL: | ||
187 | + case ESDHC_WTMK_LVL: | ||
188 | + ret = 0; | ||
189 | + break; | ||
190 | + } | ||
191 | + | ||
192 | + return ret; | ||
193 | +} | ||
194 | + | ||
195 | +static void | ||
196 | +usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) | ||
197 | +{ | ||
198 | + SDHCIState *s = SYSBUS_SDHCI(opaque); | ||
199 | + uint8_t hostctl; | ||
200 | + uint32_t value = (uint32_t)val; | ||
201 | + | ||
202 | + switch (offset) { | ||
203 | + case ESDHC_DLL_CTRL: | ||
204 | + case ESDHC_TUNE_CTRL_STATUS: | ||
205 | + case ESDHC_UNDOCUMENTED_REG27: | ||
206 | + case ESDHC_TUNING_CTRL: | ||
207 | + case ESDHC_WTMK_LVL: | ||
208 | + case ESDHC_VENDOR_SPEC: | ||
209 | + break; | ||
210 | + | ||
211 | + case SDHC_HOSTCTL: | ||
212 | + /* | ||
213 | + * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL) | ||
214 | + * | ||
215 | + * 7 6 5 4 3 2 1 0 | ||
216 | + * |-----------+--------+--------+-----------+----------+---------| | ||
217 | + * | Card | Card | Endian | DATA3 | Data | Led | | ||
218 | + * | Detect | Detect | Mode | as Card | Transfer | Control | | ||
219 | + * | Signal | Test | | Detection | Width | | | ||
220 | + * | Selection | Level | | Pin | | | | ||
221 | + * |-----------+--------+--------+-----------+----------+---------| | ||
222 | + * | ||
223 | + * and 0x29 | ||
224 | + * | ||
225 | + * 15 10 9 8 | ||
226 | + * |----------+------| | ||
227 | + * | Reserved | DMA | | ||
228 | + * | | Sel. | | ||
229 | + * | | | | ||
230 | + * |----------+------| | ||
231 | + * | ||
232 | + * and here's what SDCHI spec expects those offsets to be: | ||
233 | + * | ||
234 | + * 0x28 (Host Control Register) | ||
235 | + * | ||
236 | + * 7 6 5 4 3 2 1 0 | ||
237 | + * |--------+--------+----------+------+--------+----------+---------| | ||
238 | + * | Card | Card | Extended | DMA | High | Data | LED | | ||
239 | + * | Detect | Detect | Data | Sel. | Speed | Transfer | Control | | ||
240 | + * | Signal | Test | Transfer | | Enable | Width | | | ||
241 | + * | Sel. | Level | Width | | | | | | ||
242 | + * |--------+--------+----------+------+--------+----------+---------| | ||
243 | + * | ||
244 | + * and 0x29 (Power Control Register) | ||
245 | + * | ||
246 | + * |----------------------------------| | ||
247 | + * | Power Control Register | | ||
248 | + * | | | ||
249 | + * | Description omitted, | | ||
250 | + * | since it has no analog in ESDHCI | | ||
251 | + * | | | ||
252 | + * |----------------------------------| | ||
253 | + * | ||
254 | + * Since offsets 0x2A and 0x2B should be compatible between | ||
255 | + * both IP specs we only need to reconcile least 16-bit of the | ||
256 | + * word we've been given. | ||
257 | + */ | ||
258 | + | ||
259 | + /* | ||
260 | + * First, save bits 7 6 and 0 since they are identical | ||
261 | + */ | ||
262 | + hostctl = value & (SDHC_CTRL_LED | | ||
263 | + SDHC_CTRL_CDTEST_INS | | ||
264 | + SDHC_CTRL_CDTEST_EN); | ||
265 | + /* | ||
266 | + * Second, split "Data Transfer Width" from bits 2 and 1 in to | ||
267 | + * bits 5 and 1 | ||
268 | + */ | ||
269 | + if (value & ESDHC_CTRL_8BITBUS) { | ||
270 | + hostctl |= SDHC_CTRL_8BITBUS; | ||
271 | + } | ||
272 | + | ||
273 | + if (value & ESDHC_CTRL_4BITBUS) { | ||
274 | + hostctl |= ESDHC_CTRL_4BITBUS; | ||
275 | + } | ||
276 | + | ||
277 | + /* | ||
278 | + * Third, move DMA select from bits 9 and 8 to bits 4 and 3 | ||
279 | + */ | ||
280 | + hostctl |= SDHC_DMA_TYPE(value >> (8 - 3)); | ||
281 | + | ||
282 | + /* | ||
283 | + * Now place the corrected value into low 16-bit of the value | ||
284 | + * we are going to give standard SDHCI write function | ||
285 | + * | ||
286 | + * NOTE: This transformation should be the inverse of what can | ||
287 | + * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux | ||
288 | + * kernel | ||
289 | + */ | ||
290 | + value &= ~UINT16_MAX; | ||
291 | + value |= hostctl; | ||
292 | + value |= (uint16_t)s->pwrcon << 8; | ||
293 | + | ||
294 | + sdhci_write(opaque, offset, value, size); | ||
295 | + break; | ||
296 | + | ||
297 | + case ESDHC_MIX_CTRL: | ||
298 | + /* | ||
299 | + * So, when SD/MMC stack in Linux tries to write to "Transfer | ||
300 | + * Mode Register", ESDHC i.MX quirk code will translate it | ||
301 | + * into a write to ESDHC_MIX_CTRL, so we do the opposite in | ||
302 | + * order to get where we started | ||
303 | + * | ||
304 | + * Note that Auto CMD23 Enable bit is located in a wrong place | ||
305 | + * on i.MX, but since it is not used by QEMU we do not care. | ||
306 | + * | ||
307 | + * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...) | ||
308 | + * here becuase it will result in a call to | ||
309 | + * sdhci_send_command(s) which we don't want. | ||
310 | + * | ||
311 | + */ | ||
312 | + s->trnmod = value & UINT16_MAX; | ||
313 | + break; | ||
314 | + case SDHC_TRNMOD: | ||
315 | + /* | ||
316 | + * Similar to above, but this time a write to "Command | ||
317 | + * Register" will be translated into a 4-byte write to | ||
318 | + * "Transfer Mode register" where lower 16-bit of value would | ||
319 | + * be set to zero. So what we do is fill those bits with | ||
320 | + * cached value from s->trnmod and let the SDHCI | ||
321 | + * infrastructure handle the rest | ||
322 | + */ | ||
323 | + sdhci_write(opaque, offset, val | s->trnmod, size); | ||
324 | + break; | ||
325 | + case SDHC_BLKSIZE: | ||
326 | + /* | ||
327 | + * ESDHCI does not implement "Host SDMA Buffer Boundary", and | ||
328 | + * Linux driver will try to zero this field out which will | ||
329 | + * break the rest of SDHCI emulation. | ||
330 | + * | ||
331 | + * Linux defaults to maximum possible setting (512K boundary) | ||
332 | + * and it seems to be the only option that i.MX IP implements, | ||
333 | + * so we artificially set it to that value. | ||
334 | + */ | ||
335 | + val |= 0x7 << 12; | ||
336 | + /* FALLTHROUGH */ | ||
337 | + default: | ||
338 | + sdhci_write(opaque, offset, val, size); | ||
339 | + break; | ||
340 | + } | ||
341 | +} | ||
342 | + | ||
343 | + | ||
344 | +static const MemoryRegionOps usdhc_mmio_ops = { | ||
345 | + .read = usdhc_read, | ||
346 | + .write = usdhc_write, | ||
347 | + .valid = { | ||
348 | + .min_access_size = 1, | ||
349 | + .max_access_size = 4, | ||
350 | + .unaligned = false | ||
351 | + }, | ||
352 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
353 | +}; | ||
354 | + | ||
355 | +static void imx_usdhc_init(Object *obj) | ||
356 | +{ | ||
357 | + SDHCIState *s = SYSBUS_SDHCI(obj); | ||
358 | + | ||
359 | + s->io_ops = &usdhc_mmio_ops; | ||
360 | + s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ; | ||
361 | +} | ||
362 | + | ||
363 | +static const TypeInfo imx_usdhc_info = { | ||
364 | + .name = TYPE_IMX_USDHC, | ||
365 | + .parent = TYPE_SYSBUS_SDHCI, | ||
366 | + .instance_init = imx_usdhc_init, | ||
367 | +}; | ||
368 | + | ||
369 | static void sdhci_register_types(void) | ||
370 | { | ||
371 | type_register_static(&sdhci_pci_info); | ||
372 | type_register_static(&sdhci_sysbus_info); | ||
373 | type_register_static(&sdhci_bus_info); | ||
374 | + type_register_static(&imx_usdhc_info); | ||
375 | } | ||
376 | |||
377 | type_init(sdhci_register_types) | ||
378 | -- | 131 | -- |
379 | 2.16.1 | 132 | 2.34.1 |
380 | 133 | ||
381 | 134 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | |
2 | |||
3 | Following docs/devel/style.rst guidelines, rename | ||
4 | omap_intr_handler_s -> OMAPIntcState. This also remove a | ||
5 | use of 'struct' in the DECLARE_INSTANCE_CHECKER() macro call. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109140306.23161-7-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | include/hw/arm/omap.h | 9 ++++----- | ||
13 | hw/intc/omap_intc.c | 38 +++++++++++++++++++------------------- | ||
14 | 2 files changed, 23 insertions(+), 24 deletions(-) | ||
15 | |||
16 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/include/hw/arm/omap.h | ||
19 | +++ b/include/hw/arm/omap.h | ||
20 | @@ -XXX,XX +XXX,XX @@ void omap_clk_reparent(omap_clk clk, omap_clk parent); | ||
21 | |||
22 | /* omap_intc.c */ | ||
23 | #define TYPE_OMAP_INTC "common-omap-intc" | ||
24 | -typedef struct omap_intr_handler_s omap_intr_handler; | ||
25 | -DECLARE_INSTANCE_CHECKER(omap_intr_handler, OMAP_INTC, | ||
26 | - TYPE_OMAP_INTC) | ||
27 | +typedef struct OMAPIntcState OMAPIntcState; | ||
28 | +DECLARE_INSTANCE_CHECKER(OMAPIntcState, OMAP_INTC, TYPE_OMAP_INTC) | ||
29 | |||
30 | |||
31 | /* | ||
32 | @@ -XXX,XX +XXX,XX @@ DECLARE_INSTANCE_CHECKER(omap_intr_handler, OMAP_INTC, | ||
33 | * (ie the struct omap_mpu_state_s*) to do the clockname to pointer | ||
34 | * translation.) | ||
35 | */ | ||
36 | -void omap_intc_set_iclk(omap_intr_handler *intc, omap_clk clk); | ||
37 | -void omap_intc_set_fclk(omap_intr_handler *intc, omap_clk clk); | ||
38 | +void omap_intc_set_iclk(OMAPIntcState *intc, omap_clk clk); | ||
39 | +void omap_intc_set_fclk(OMAPIntcState *intc, omap_clk clk); | ||
40 | |||
41 | /* omap_i2c.c */ | ||
42 | #define TYPE_OMAP_I2C "omap_i2c" | ||
43 | diff --git a/hw/intc/omap_intc.c b/hw/intc/omap_intc.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/hw/intc/omap_intc.c | ||
46 | +++ b/hw/intc/omap_intc.c | ||
47 | @@ -XXX,XX +XXX,XX @@ struct omap_intr_handler_bank_s { | ||
48 | unsigned char priority[32]; | ||
49 | }; | ||
50 | |||
51 | -struct omap_intr_handler_s { | ||
52 | +struct OMAPIntcState { | ||
53 | SysBusDevice parent_obj; | ||
54 | |||
55 | qemu_irq *pins; | ||
56 | @@ -XXX,XX +XXX,XX @@ struct omap_intr_handler_s { | ||
57 | struct omap_intr_handler_bank_s bank[3]; | ||
58 | }; | ||
59 | |||
60 | -static void omap_inth_sir_update(struct omap_intr_handler_s *s, int is_fiq) | ||
61 | +static void omap_inth_sir_update(OMAPIntcState *s, int is_fiq) | ||
62 | { | ||
63 | int i, j, sir_intr, p_intr, p; | ||
64 | uint32_t level; | ||
65 | @@ -XXX,XX +XXX,XX @@ static void omap_inth_sir_update(struct omap_intr_handler_s *s, int is_fiq) | ||
66 | s->sir_intr[is_fiq] = sir_intr; | ||
67 | } | ||
68 | |||
69 | -static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq) | ||
70 | +static inline void omap_inth_update(OMAPIntcState *s, int is_fiq) | ||
71 | { | ||
72 | int i; | ||
73 | uint32_t has_intr = 0; | ||
74 | @@ -XXX,XX +XXX,XX @@ static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq) | ||
75 | |||
76 | static void omap_set_intr(void *opaque, int irq, int req) | ||
77 | { | ||
78 | - struct omap_intr_handler_s *ih = opaque; | ||
79 | + OMAPIntcState *ih = opaque; | ||
80 | uint32_t rise; | ||
81 | |||
82 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
83 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr(void *opaque, int irq, int req) | ||
84 | /* Simplified version with no edge detection */ | ||
85 | static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
86 | { | ||
87 | - struct omap_intr_handler_s *ih = opaque; | ||
88 | + OMAPIntcState *ih = opaque; | ||
89 | uint32_t rise; | ||
90 | |||
91 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
92 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
93 | static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
94 | unsigned size) | ||
95 | { | ||
96 | - struct omap_intr_handler_s *s = opaque; | ||
97 | + OMAPIntcState *s = opaque; | ||
98 | int i, offset = addr; | ||
99 | int bank_no = offset >> 8; | ||
100 | int line_no; | ||
101 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
102 | static void omap_inth_write(void *opaque, hwaddr addr, | ||
103 | uint64_t value, unsigned size) | ||
104 | { | ||
105 | - struct omap_intr_handler_s *s = opaque; | ||
106 | + OMAPIntcState *s = opaque; | ||
107 | int i, offset = addr; | ||
108 | int bank_no = offset >> 8; | ||
109 | struct omap_intr_handler_bank_s *bank = &s->bank[bank_no]; | ||
110 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_inth_mem_ops = { | ||
111 | |||
112 | static void omap_inth_reset(DeviceState *dev) | ||
113 | { | ||
114 | - struct omap_intr_handler_s *s = OMAP_INTC(dev); | ||
115 | + OMAPIntcState *s = OMAP_INTC(dev); | ||
116 | int i; | ||
117 | |||
118 | for (i = 0; i < s->nbanks; ++i){ | ||
119 | @@ -XXX,XX +XXX,XX @@ static void omap_inth_reset(DeviceState *dev) | ||
120 | static void omap_intc_init(Object *obj) | ||
121 | { | ||
122 | DeviceState *dev = DEVICE(obj); | ||
123 | - struct omap_intr_handler_s *s = OMAP_INTC(obj); | ||
124 | + OMAPIntcState *s = OMAP_INTC(obj); | ||
125 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
126 | |||
127 | s->nbanks = 1; | ||
128 | @@ -XXX,XX +XXX,XX @@ static void omap_intc_init(Object *obj) | ||
129 | |||
130 | static void omap_intc_realize(DeviceState *dev, Error **errp) | ||
131 | { | ||
132 | - struct omap_intr_handler_s *s = OMAP_INTC(dev); | ||
133 | + OMAPIntcState *s = OMAP_INTC(dev); | ||
134 | |||
135 | if (!s->iclk) { | ||
136 | error_setg(errp, "omap-intc: clk not connected"); | ||
137 | } | ||
138 | } | ||
139 | |||
140 | -void omap_intc_set_iclk(omap_intr_handler *intc, omap_clk clk) | ||
141 | +void omap_intc_set_iclk(OMAPIntcState *intc, omap_clk clk) | ||
142 | { | ||
143 | intc->iclk = clk; | ||
144 | } | ||
145 | |||
146 | -void omap_intc_set_fclk(omap_intr_handler *intc, omap_clk clk) | ||
147 | +void omap_intc_set_fclk(OMAPIntcState *intc, omap_clk clk) | ||
148 | { | ||
149 | intc->fclk = clk; | ||
150 | } | ||
151 | |||
152 | static Property omap_intc_properties[] = { | ||
153 | - DEFINE_PROP_UINT32("size", struct omap_intr_handler_s, size, 0x100), | ||
154 | + DEFINE_PROP_UINT32("size", OMAPIntcState, size, 0x100), | ||
155 | DEFINE_PROP_END_OF_LIST(), | ||
156 | }; | ||
157 | |||
158 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_intc_info = { | ||
159 | static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
160 | unsigned size) | ||
161 | { | ||
162 | - struct omap_intr_handler_s *s = opaque; | ||
163 | + OMAPIntcState *s = opaque; | ||
164 | int offset = addr; | ||
165 | int bank_no, line_no; | ||
166 | struct omap_intr_handler_bank_s *bank = NULL; | ||
167 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
168 | static void omap2_inth_write(void *opaque, hwaddr addr, | ||
169 | uint64_t value, unsigned size) | ||
170 | { | ||
171 | - struct omap_intr_handler_s *s = opaque; | ||
172 | + OMAPIntcState *s = opaque; | ||
173 | int offset = addr; | ||
174 | int bank_no, line_no; | ||
175 | struct omap_intr_handler_bank_s *bank = NULL; | ||
176 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_inth_mem_ops = { | ||
177 | static void omap2_intc_init(Object *obj) | ||
178 | { | ||
179 | DeviceState *dev = DEVICE(obj); | ||
180 | - struct omap_intr_handler_s *s = OMAP_INTC(obj); | ||
181 | + OMAPIntcState *s = OMAP_INTC(obj); | ||
182 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
183 | |||
184 | s->level_only = 1; | ||
185 | @@ -XXX,XX +XXX,XX @@ static void omap2_intc_init(Object *obj) | ||
186 | |||
187 | static void omap2_intc_realize(DeviceState *dev, Error **errp) | ||
188 | { | ||
189 | - struct omap_intr_handler_s *s = OMAP_INTC(dev); | ||
190 | + OMAPIntcState *s = OMAP_INTC(dev); | ||
191 | |||
192 | if (!s->iclk) { | ||
193 | error_setg(errp, "omap2-intc: iclk not connected"); | ||
194 | @@ -XXX,XX +XXX,XX @@ static void omap2_intc_realize(DeviceState *dev, Error **errp) | ||
195 | } | ||
196 | |||
197 | static Property omap2_intc_properties[] = { | ||
198 | - DEFINE_PROP_UINT8("revision", struct omap_intr_handler_s, | ||
199 | + DEFINE_PROP_UINT8("revision", OMAPIntcState, | ||
200 | revision, 0x21), | ||
201 | DEFINE_PROP_END_OF_LIST(), | ||
202 | }; | ||
203 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap2_intc_info = { | ||
204 | static const TypeInfo omap_intc_type_info = { | ||
205 | .name = TYPE_OMAP_INTC, | ||
206 | .parent = TYPE_SYS_BUS_DEVICE, | ||
207 | - .instance_size = sizeof(omap_intr_handler), | ||
208 | + .instance_size = sizeof(OMAPIntcState), | ||
209 | .abstract = true, | ||
210 | }; | ||
211 | |||
212 | -- | ||
213 | 2.34.1 | ||
214 | |||
215 | diff view generated by jsdifflib |
1 | From: Christoffer Dall <christoffer.dall@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | KVM doesn't support emulating a GICv3 in userspace, only GICv2. We | 3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
4 | currently attempt this anyway, and as a result a KVM guest doesn't | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | receive interrupts and the user is left wondering why. Report an error | 5 | Message-id: 20230109140306.23161-8-philmd@linaro.org |
6 | to the user if this particular combination is requested. | ||
7 | |||
8 | Signed-off-by: Christoffer Dall <christoffer.dall@linaro.org> | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20180201205307.30343-1-christoffer.dall@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 7 | --- |
13 | target/arm/kvm_arm.h | 4 ++++ | 8 | hw/arm/stellaris.c | 6 +++--- |
14 | 1 file changed, 4 insertions(+) | 9 | 1 file changed, 3 insertions(+), 3 deletions(-) |
15 | 10 | ||
16 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h | 11 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
17 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/kvm_arm.h | 13 | --- a/hw/arm/stellaris.c |
19 | +++ b/target/arm/kvm_arm.h | 14 | +++ b/hw/arm/stellaris.c |
20 | @@ -XXX,XX +XXX,XX @@ static inline const char *gicv3_class_name(void) | 15 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_update(stellaris_adc_state *s) |
21 | exit(1); | 16 | |
22 | #endif | 17 | static void stellaris_adc_trigger(void *opaque, int irq, int level) |
23 | } else { | 18 | { |
24 | + if (kvm_enabled()) { | 19 | - stellaris_adc_state *s = (stellaris_adc_state *)opaque; |
25 | + error_report("Userspace GICv3 is not supported with KVM"); | 20 | + stellaris_adc_state *s = opaque; |
26 | + exit(1); | 21 | int n; |
27 | + } | 22 | |
28 | return "arm-gicv3"; | 23 | for (n = 0; n < 4; n++) { |
29 | } | 24 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_reset(stellaris_adc_state *s) |
30 | } | 25 | static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, |
26 | unsigned size) | ||
27 | { | ||
28 | - stellaris_adc_state *s = (stellaris_adc_state *)opaque; | ||
29 | + stellaris_adc_state *s = opaque; | ||
30 | |||
31 | /* TODO: Implement this. */ | ||
32 | if (offset >= 0x40 && offset < 0xc0) { | ||
33 | @@ -XXX,XX +XXX,XX @@ static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, | ||
34 | static void stellaris_adc_write(void *opaque, hwaddr offset, | ||
35 | uint64_t value, unsigned size) | ||
36 | { | ||
37 | - stellaris_adc_state *s = (stellaris_adc_state *)opaque; | ||
38 | + stellaris_adc_state *s = opaque; | ||
39 | |||
40 | /* TODO: Implement this. */ | ||
41 | if (offset >= 0x40 && offset < 0xc0) { | ||
31 | -- | 42 | -- |
32 | 2.16.1 | 43 | 2.34.1 |
33 | 44 | ||
34 | 45 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Change vfp.regs as a uint64_t to vfp.zregs as an ARMVectorReg. | 3 | Following docs/devel/style.rst guidelines, rename |
4 | The previous patches have made the change in representation | 4 | stellaris_adc_state -> StellarisADCState. This also remove a |
5 | relatively painless. | 5 | use of 'struct' in the DECLARE_INSTANCE_CHECKER() macro call. |
6 | 6 | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Message-id: 20230109140306.23161-9-philmd@linaro.org |
10 | Message-id: 20180123035349.24538-2-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 11 | --- |
13 | target/arm/cpu.h | 59 +++++++++++++++++++++++++++++++--------------- | 12 | hw/arm/stellaris.c | 73 +++++++++++++++++++++++----------------------- |
14 | target/arm/machine.c | 35 ++++++++++++++++++++++++++- | 13 | 1 file changed, 36 insertions(+), 37 deletions(-) |
15 | target/arm/translate-a64.c | 8 +++---- | ||
16 | target/arm/translate.c | 7 +++--- | ||
17 | 4 files changed, 81 insertions(+), 28 deletions(-) | ||
18 | 14 | ||
19 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 15 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
20 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/cpu.h | 17 | --- a/hw/arm/stellaris.c |
22 | +++ b/target/arm/cpu.h | 18 | +++ b/hw/arm/stellaris.c |
23 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 19 | @@ -XXX,XX +XXX,XX @@ static void stellaris_i2c_init(Object *obj) |
24 | uint32_t base_mask; | 20 | #define STELLARIS_ADC_FIFO_FULL 0x1000 |
25 | } TCR; | 21 | |
26 | 22 | #define TYPE_STELLARIS_ADC "stellaris-adc" | |
27 | +/* Define a maximum sized vector register. | 23 | -typedef struct StellarisADCState stellaris_adc_state; |
28 | + * For 32-bit, this is a 128-bit NEON/AdvSIMD register. | 24 | -DECLARE_INSTANCE_CHECKER(stellaris_adc_state, STELLARIS_ADC, |
29 | + * For 64-bit, this is a 2048-bit SVE register. | 25 | - TYPE_STELLARIS_ADC) |
30 | + * | 26 | +typedef struct StellarisADCState StellarisADCState; |
31 | + * Note that the mapping between S, D, and Q views of the register bank | 27 | +DECLARE_INSTANCE_CHECKER(StellarisADCState, STELLARIS_ADC, TYPE_STELLARIS_ADC) |
32 | + * differs between AArch64 and AArch32. | 28 | |
33 | + * In AArch32: | 29 | struct StellarisADCState { |
34 | + * Qn = regs[n].d[1]:regs[n].d[0] | 30 | SysBusDevice parent_obj; |
35 | + * Dn = regs[n / 2].d[n & 1] | 31 | @@ -XXX,XX +XXX,XX @@ struct StellarisADCState { |
36 | + * Sn = regs[n / 4].d[n % 4 / 2], | 32 | qemu_irq irq[4]; |
37 | + * bits 31..0 for even n, and bits 63..32 for odd n | 33 | }; |
38 | + * (and regs[16] to regs[31] are inaccessible) | 34 | |
39 | + * In AArch64: | 35 | -static uint32_t stellaris_adc_fifo_read(stellaris_adc_state *s, int n) |
40 | + * Zn = regs[n].d[*] | 36 | +static uint32_t stellaris_adc_fifo_read(StellarisADCState *s, int n) |
41 | + * Qn = regs[n].d[1]:regs[n].d[0] | ||
42 | + * Dn = regs[n].d[0] | ||
43 | + * Sn = regs[n].d[0] bits 31..0 | ||
44 | + * | ||
45 | + * This corresponds to the architecturally defined mapping between | ||
46 | + * the two execution states, and means we do not need to explicitly | ||
47 | + * map these registers when changing states. | ||
48 | + * | ||
49 | + * Align the data for use with TCG host vector operations. | ||
50 | + */ | ||
51 | + | ||
52 | +#ifdef TARGET_AARCH64 | ||
53 | +# define ARM_MAX_VQ 16 | ||
54 | +#else | ||
55 | +# define ARM_MAX_VQ 1 | ||
56 | +#endif | ||
57 | + | ||
58 | +typedef struct ARMVectorReg { | ||
59 | + uint64_t d[2 * ARM_MAX_VQ] QEMU_ALIGNED(16); | ||
60 | +} ARMVectorReg; | ||
61 | + | ||
62 | + | ||
63 | typedef struct CPUARMState { | ||
64 | /* Regs for current mode. */ | ||
65 | uint32_t regs[16]; | ||
66 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | ||
67 | |||
68 | /* VFP coprocessor state. */ | ||
69 | struct { | ||
70 | - /* VFP/Neon register state. Note that the mapping between S, D and Q | ||
71 | - * views of the register bank differs between AArch64 and AArch32: | ||
72 | - * In AArch32: | ||
73 | - * Qn = regs[2n+1]:regs[2n] | ||
74 | - * Dn = regs[n] | ||
75 | - * Sn = regs[n/2] bits 31..0 for even n, and bits 63..32 for odd n | ||
76 | - * (and regs[32] to regs[63] are inaccessible) | ||
77 | - * In AArch64: | ||
78 | - * Qn = regs[2n+1]:regs[2n] | ||
79 | - * Dn = regs[2n] | ||
80 | - * Sn = regs[2n] bits 31..0 | ||
81 | - * This corresponds to the architecturally defined mapping between | ||
82 | - * the two execution states, and means we do not need to explicitly | ||
83 | - * map these registers when changing states. | ||
84 | - */ | ||
85 | - uint64_t regs[64] QEMU_ALIGNED(16); | ||
86 | + ARMVectorReg zregs[32]; | ||
87 | |||
88 | uint32_t xregs[16]; | ||
89 | /* We store these fpcsr fields separately for convenience. */ | ||
90 | @@ -XXX,XX +XXX,XX @@ static inline void *arm_get_el_change_hook_opaque(ARMCPU *cpu) | ||
91 | */ | ||
92 | static inline uint64_t *aa32_vfp_dreg(CPUARMState *env, unsigned regno) | ||
93 | { | 37 | { |
94 | - return &env->vfp.regs[regno]; | 38 | int tail; |
95 | + return &env->vfp.zregs[regno >> 1].d[regno & 1]; | 39 | |
40 | @@ -XXX,XX +XXX,XX @@ static uint32_t stellaris_adc_fifo_read(stellaris_adc_state *s, int n) | ||
41 | return s->fifo[n].data[tail]; | ||
96 | } | 42 | } |
97 | 43 | ||
98 | /** | 44 | -static void stellaris_adc_fifo_write(stellaris_adc_state *s, int n, |
99 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t *aa32_vfp_dreg(CPUARMState *env, unsigned regno) | 45 | +static void stellaris_adc_fifo_write(StellarisADCState *s, int n, |
100 | */ | 46 | uint32_t value) |
101 | static inline uint64_t *aa32_vfp_qreg(CPUARMState *env, unsigned regno) | ||
102 | { | 47 | { |
103 | - return &env->vfp.regs[2 * regno]; | 48 | int head; |
104 | + return &env->vfp.zregs[regno].d[0]; | 49 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_fifo_write(stellaris_adc_state *s, int n, |
50 | s->fifo[n].state |= STELLARIS_ADC_FIFO_FULL; | ||
105 | } | 51 | } |
106 | 52 | ||
107 | /** | 53 | -static void stellaris_adc_update(stellaris_adc_state *s) |
108 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t *aa32_vfp_qreg(CPUARMState *env, unsigned regno) | 54 | +static void stellaris_adc_update(StellarisADCState *s) |
109 | */ | ||
110 | static inline uint64_t *aa64_vfp_qreg(CPUARMState *env, unsigned regno) | ||
111 | { | 55 | { |
112 | - return &env->vfp.regs[2 * regno]; | 56 | int level; |
113 | + return &env->vfp.zregs[regno].d[0]; | 57 | int n; |
114 | } | 58 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_update(stellaris_adc_state *s) |
115 | 59 | ||
116 | #endif | 60 | static void stellaris_adc_trigger(void *opaque, int irq, int level) |
117 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
118 | index XXXXXXX..XXXXXXX 100644 | ||
119 | --- a/target/arm/machine.c | ||
120 | +++ b/target/arm/machine.c | ||
121 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_vfp = { | ||
122 | .minimum_version_id = 3, | ||
123 | .needed = vfp_needed, | ||
124 | .fields = (VMStateField[]) { | ||
125 | - VMSTATE_UINT64_ARRAY(env.vfp.regs, ARMCPU, 64), | ||
126 | + /* For compatibility, store Qn out of Zn here. */ | ||
127 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[0].d, ARMCPU, 0, 2), | ||
128 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[1].d, ARMCPU, 0, 2), | ||
129 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[2].d, ARMCPU, 0, 2), | ||
130 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[3].d, ARMCPU, 0, 2), | ||
131 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[4].d, ARMCPU, 0, 2), | ||
132 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[5].d, ARMCPU, 0, 2), | ||
133 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[6].d, ARMCPU, 0, 2), | ||
134 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[7].d, ARMCPU, 0, 2), | ||
135 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[8].d, ARMCPU, 0, 2), | ||
136 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[9].d, ARMCPU, 0, 2), | ||
137 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[10].d, ARMCPU, 0, 2), | ||
138 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[11].d, ARMCPU, 0, 2), | ||
139 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[12].d, ARMCPU, 0, 2), | ||
140 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[13].d, ARMCPU, 0, 2), | ||
141 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[14].d, ARMCPU, 0, 2), | ||
142 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[15].d, ARMCPU, 0, 2), | ||
143 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[16].d, ARMCPU, 0, 2), | ||
144 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[17].d, ARMCPU, 0, 2), | ||
145 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[18].d, ARMCPU, 0, 2), | ||
146 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[19].d, ARMCPU, 0, 2), | ||
147 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[20].d, ARMCPU, 0, 2), | ||
148 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[21].d, ARMCPU, 0, 2), | ||
149 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[22].d, ARMCPU, 0, 2), | ||
150 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[23].d, ARMCPU, 0, 2), | ||
151 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[24].d, ARMCPU, 0, 2), | ||
152 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[25].d, ARMCPU, 0, 2), | ||
153 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[26].d, ARMCPU, 0, 2), | ||
154 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[27].d, ARMCPU, 0, 2), | ||
155 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[28].d, ARMCPU, 0, 2), | ||
156 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[29].d, ARMCPU, 0, 2), | ||
157 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[30].d, ARMCPU, 0, 2), | ||
158 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[31].d, ARMCPU, 0, 2), | ||
159 | + | ||
160 | /* The xregs array is a little awkward because element 1 (FPSCR) | ||
161 | * requires a specific accessor, so we have to split it up in | ||
162 | * the vmstate: | ||
163 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
164 | index XXXXXXX..XXXXXXX 100644 | ||
165 | --- a/target/arm/translate-a64.c | ||
166 | +++ b/target/arm/translate-a64.c | ||
167 | @@ -XXX,XX +XXX,XX @@ static inline int vec_reg_offset(DisasContext *s, int regno, | ||
168 | { | 61 | { |
169 | int offs = 0; | 62 | - stellaris_adc_state *s = opaque; |
170 | #ifdef HOST_WORDS_BIGENDIAN | 63 | + StellarisADCState *s = opaque; |
171 | - /* This is complicated slightly because vfp.regs[2n] is | 64 | int n; |
172 | - * still the low half and vfp.regs[2n+1] the high half | 65 | |
173 | + /* This is complicated slightly because vfp.zregs[n].d[0] is | 66 | for (n = 0; n < 4; n++) { |
174 | + * still the low half and vfp.zregs[n].d[1] the high half | 67 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_trigger(void *opaque, int irq, int level) |
175 | * of the 128 bit vector, even on big endian systems. | ||
176 | * Calculate the offset assuming a fully bigendian 128 bits, | ||
177 | * then XOR to account for the order of the two 64 bit halves. | ||
178 | @@ -XXX,XX +XXX,XX @@ static inline int vec_reg_offset(DisasContext *s, int regno, | ||
179 | #else | ||
180 | offs += element * (1 << size); | ||
181 | #endif | ||
182 | - offs += offsetof(CPUARMState, vfp.regs[regno * 2]); | ||
183 | + offs += offsetof(CPUARMState, vfp.zregs[regno]); | ||
184 | assert_fp_access_checked(s); | ||
185 | return offs; | ||
186 | } | ||
187 | @@ -XXX,XX +XXX,XX @@ static inline int vec_reg_offset(DisasContext *s, int regno, | ||
188 | static inline int vec_full_reg_offset(DisasContext *s, int regno) | ||
189 | { | ||
190 | assert_fp_access_checked(s); | ||
191 | - return offsetof(CPUARMState, vfp.regs[regno * 2]); | ||
192 | + return offsetof(CPUARMState, vfp.zregs[regno]); | ||
193 | } | ||
194 | |||
195 | /* Return a newly allocated pointer to the vector register. */ | ||
196 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
197 | index XXXXXXX..XXXXXXX 100644 | ||
198 | --- a/target/arm/translate.c | ||
199 | +++ b/target/arm/translate.c | ||
200 | @@ -XXX,XX +XXX,XX @@ static inline void gen_vfp_st(DisasContext *s, int dp, TCGv_i32 addr) | ||
201 | } | 68 | } |
202 | } | 69 | } |
203 | 70 | ||
204 | -static inline long | 71 | -static void stellaris_adc_reset(stellaris_adc_state *s) |
205 | -vfp_reg_offset (int dp, int reg) | 72 | +static void stellaris_adc_reset(StellarisADCState *s) |
206 | +static inline long vfp_reg_offset(bool dp, unsigned reg) | ||
207 | { | 73 | { |
208 | if (dp) { | 74 | int n; |
209 | - return offsetof(CPUARMState, vfp.regs[reg]); | 75 | |
210 | + return offsetof(CPUARMState, vfp.zregs[reg >> 1].d[reg & 1]); | 76 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_reset(stellaris_adc_state *s) |
211 | } else { | 77 | static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, |
212 | - long ofs = offsetof(CPUARMState, vfp.regs[reg >> 1]); | 78 | unsigned size) |
213 | + long ofs = offsetof(CPUARMState, vfp.zregs[reg >> 2].d[(reg >> 1) & 1]); | 79 | { |
214 | if (reg & 1) { | 80 | - stellaris_adc_state *s = opaque; |
215 | ofs += offsetof(CPU_DoubleU, l.upper); | 81 | + StellarisADCState *s = opaque; |
216 | } else { | 82 | |
83 | /* TODO: Implement this. */ | ||
84 | if (offset >= 0x40 && offset < 0xc0) { | ||
85 | @@ -XXX,XX +XXX,XX @@ static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, | ||
86 | static void stellaris_adc_write(void *opaque, hwaddr offset, | ||
87 | uint64_t value, unsigned size) | ||
88 | { | ||
89 | - stellaris_adc_state *s = opaque; | ||
90 | + StellarisADCState *s = opaque; | ||
91 | |||
92 | /* TODO: Implement this. */ | ||
93 | if (offset >= 0x40 && offset < 0xc0) { | ||
94 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_adc = { | ||
95 | .version_id = 1, | ||
96 | .minimum_version_id = 1, | ||
97 | .fields = (VMStateField[]) { | ||
98 | - VMSTATE_UINT32(actss, stellaris_adc_state), | ||
99 | - VMSTATE_UINT32(ris, stellaris_adc_state), | ||
100 | - VMSTATE_UINT32(im, stellaris_adc_state), | ||
101 | - VMSTATE_UINT32(emux, stellaris_adc_state), | ||
102 | - VMSTATE_UINT32(ostat, stellaris_adc_state), | ||
103 | - VMSTATE_UINT32(ustat, stellaris_adc_state), | ||
104 | - VMSTATE_UINT32(sspri, stellaris_adc_state), | ||
105 | - VMSTATE_UINT32(sac, stellaris_adc_state), | ||
106 | - VMSTATE_UINT32(fifo[0].state, stellaris_adc_state), | ||
107 | - VMSTATE_UINT32_ARRAY(fifo[0].data, stellaris_adc_state, 16), | ||
108 | - VMSTATE_UINT32(ssmux[0], stellaris_adc_state), | ||
109 | - VMSTATE_UINT32(ssctl[0], stellaris_adc_state), | ||
110 | - VMSTATE_UINT32(fifo[1].state, stellaris_adc_state), | ||
111 | - VMSTATE_UINT32_ARRAY(fifo[1].data, stellaris_adc_state, 16), | ||
112 | - VMSTATE_UINT32(ssmux[1], stellaris_adc_state), | ||
113 | - VMSTATE_UINT32(ssctl[1], stellaris_adc_state), | ||
114 | - VMSTATE_UINT32(fifo[2].state, stellaris_adc_state), | ||
115 | - VMSTATE_UINT32_ARRAY(fifo[2].data, stellaris_adc_state, 16), | ||
116 | - VMSTATE_UINT32(ssmux[2], stellaris_adc_state), | ||
117 | - VMSTATE_UINT32(ssctl[2], stellaris_adc_state), | ||
118 | - VMSTATE_UINT32(fifo[3].state, stellaris_adc_state), | ||
119 | - VMSTATE_UINT32_ARRAY(fifo[3].data, stellaris_adc_state, 16), | ||
120 | - VMSTATE_UINT32(ssmux[3], stellaris_adc_state), | ||
121 | - VMSTATE_UINT32(ssctl[3], stellaris_adc_state), | ||
122 | - VMSTATE_UINT32(noise, stellaris_adc_state), | ||
123 | + VMSTATE_UINT32(actss, StellarisADCState), | ||
124 | + VMSTATE_UINT32(ris, StellarisADCState), | ||
125 | + VMSTATE_UINT32(im, StellarisADCState), | ||
126 | + VMSTATE_UINT32(emux, StellarisADCState), | ||
127 | + VMSTATE_UINT32(ostat, StellarisADCState), | ||
128 | + VMSTATE_UINT32(ustat, StellarisADCState), | ||
129 | + VMSTATE_UINT32(sspri, StellarisADCState), | ||
130 | + VMSTATE_UINT32(sac, StellarisADCState), | ||
131 | + VMSTATE_UINT32(fifo[0].state, StellarisADCState), | ||
132 | + VMSTATE_UINT32_ARRAY(fifo[0].data, StellarisADCState, 16), | ||
133 | + VMSTATE_UINT32(ssmux[0], StellarisADCState), | ||
134 | + VMSTATE_UINT32(ssctl[0], StellarisADCState), | ||
135 | + VMSTATE_UINT32(fifo[1].state, StellarisADCState), | ||
136 | + VMSTATE_UINT32_ARRAY(fifo[1].data, StellarisADCState, 16), | ||
137 | + VMSTATE_UINT32(ssmux[1], StellarisADCState), | ||
138 | + VMSTATE_UINT32(ssctl[1], StellarisADCState), | ||
139 | + VMSTATE_UINT32(fifo[2].state, StellarisADCState), | ||
140 | + VMSTATE_UINT32_ARRAY(fifo[2].data, StellarisADCState, 16), | ||
141 | + VMSTATE_UINT32(ssmux[2], StellarisADCState), | ||
142 | + VMSTATE_UINT32(ssctl[2], StellarisADCState), | ||
143 | + VMSTATE_UINT32(fifo[3].state, StellarisADCState), | ||
144 | + VMSTATE_UINT32_ARRAY(fifo[3].data, StellarisADCState, 16), | ||
145 | + VMSTATE_UINT32(ssmux[3], StellarisADCState), | ||
146 | + VMSTATE_UINT32(ssctl[3], StellarisADCState), | ||
147 | + VMSTATE_UINT32(noise, StellarisADCState), | ||
148 | VMSTATE_END_OF_LIST() | ||
149 | } | ||
150 | }; | ||
151 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_adc = { | ||
152 | static void stellaris_adc_init(Object *obj) | ||
153 | { | ||
154 | DeviceState *dev = DEVICE(obj); | ||
155 | - stellaris_adc_state *s = STELLARIS_ADC(obj); | ||
156 | + StellarisADCState *s = STELLARIS_ADC(obj); | ||
157 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
158 | int n; | ||
159 | |||
160 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_class_init(ObjectClass *klass, void *data) | ||
161 | static const TypeInfo stellaris_adc_info = { | ||
162 | .name = TYPE_STELLARIS_ADC, | ||
163 | .parent = TYPE_SYS_BUS_DEVICE, | ||
164 | - .instance_size = sizeof(stellaris_adc_state), | ||
165 | + .instance_size = sizeof(StellarisADCState), | ||
166 | .instance_init = stellaris_adc_init, | ||
167 | .class_init = stellaris_adc_class_init, | ||
168 | }; | ||
217 | -- | 169 | -- |
218 | 2.16.1 | 170 | 2.34.1 |
219 | 171 | ||
220 | 172 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add both SVE exception state and vector length. | 3 | The typedef and definitions are generated by the OBJECT_DECLARE_TYPE |
4 | macro in "hw/arm/bcm2836.h": | ||
4 | 5 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | 20 #define TYPE_BCM283X "bcm283x" |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | 21 OBJECT_DECLARE_TYPE(BCM283XState, BCM283XClass, BCM283X) |
7 | Message-id: 20180123035349.24538-6-richard.henderson@linaro.org | 8 | |
9 | The script ran in commit a489d1951c ("Use OBJECT_DECLARE_TYPE when | ||
10 | possible") missed them because they are declared in a different | ||
11 | file unit. Remove them. | ||
12 | |||
13 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20230109140306.23161-10-philmd@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 17 | --- |
10 | target/arm/cpu.h | 8 ++++++++ | 18 | hw/arm/bcm2836.c | 9 ++------- |
11 | target/arm/translate.h | 2 ++ | 19 | 1 file changed, 2 insertions(+), 7 deletions(-) |
12 | target/arm/helper.c | 25 ++++++++++++++++++++++++- | ||
13 | target/arm/translate-a64.c | 2 ++ | ||
14 | 4 files changed, 36 insertions(+), 1 deletion(-) | ||
15 | 20 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 21 | diff --git a/hw/arm/bcm2836.c b/hw/arm/bcm2836.c |
17 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 23 | --- a/hw/arm/bcm2836.c |
19 | +++ b/target/arm/cpu.h | 24 | +++ b/hw/arm/bcm2836.c |
20 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_cpu_data_is_big_endian(CPUARMState *env) | 25 | @@ -XXX,XX +XXX,XX @@ |
21 | #define ARM_TBFLAG_TBI0_MASK (0x1ull << ARM_TBFLAG_TBI0_SHIFT) | 26 | #include "hw/arm/raspi_platform.h" |
22 | #define ARM_TBFLAG_TBI1_SHIFT 1 /* TBI1 for EL0/1 */ | 27 | #include "hw/sysbus.h" |
23 | #define ARM_TBFLAG_TBI1_MASK (0x1ull << ARM_TBFLAG_TBI1_SHIFT) | 28 | |
24 | +#define ARM_TBFLAG_SVEEXC_EL_SHIFT 2 | 29 | -typedef struct BCM283XClass { |
25 | +#define ARM_TBFLAG_SVEEXC_EL_MASK (0x3 << ARM_TBFLAG_SVEEXC_EL_SHIFT) | 30 | +struct BCM283XClass { |
26 | +#define ARM_TBFLAG_ZCR_LEN_SHIFT 4 | 31 | /*< private >*/ |
27 | +#define ARM_TBFLAG_ZCR_LEN_MASK (0xf << ARM_TBFLAG_ZCR_LEN_SHIFT) | 32 | DeviceClass parent_class; |
28 | 33 | /*< public >*/ | |
29 | /* some convenience accessor macros */ | 34 | @@ -XXX,XX +XXX,XX @@ typedef struct BCM283XClass { |
30 | #define ARM_TBFLAG_AARCH64_STATE(F) \ | 35 | hwaddr peri_base; /* Peripheral base address seen by the CPU */ |
31 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_cpu_data_is_big_endian(CPUARMState *env) | 36 | hwaddr ctrl_base; /* Interrupt controller and mailboxes etc. */ |
32 | (((F) & ARM_TBFLAG_TBI0_MASK) >> ARM_TBFLAG_TBI0_SHIFT) | 37 | int clusterid; |
33 | #define ARM_TBFLAG_TBI1(F) \ | 38 | -} BCM283XClass; |
34 | (((F) & ARM_TBFLAG_TBI1_MASK) >> ARM_TBFLAG_TBI1_SHIFT) | 39 | - |
35 | +#define ARM_TBFLAG_SVEEXC_EL(F) \ | 40 | -#define BCM283X_CLASS(klass) \ |
36 | + (((F) & ARM_TBFLAG_SVEEXC_EL_MASK) >> ARM_TBFLAG_SVEEXC_EL_SHIFT) | 41 | - OBJECT_CLASS_CHECK(BCM283XClass, (klass), TYPE_BCM283X) |
37 | +#define ARM_TBFLAG_ZCR_LEN(F) \ | 42 | -#define BCM283X_GET_CLASS(obj) \ |
38 | + (((F) & ARM_TBFLAG_ZCR_LEN_MASK) >> ARM_TBFLAG_ZCR_LEN_SHIFT) | 43 | - OBJECT_GET_CLASS(BCM283XClass, (obj), TYPE_BCM283X) |
39 | 44 | +}; | |
40 | static inline bool bswap_code(bool sctlr_b) | 45 | |
41 | { | 46 | static Property bcm2836_enabled_cores_property = |
42 | diff --git a/target/arm/translate.h b/target/arm/translate.h | 47 | DEFINE_PROP_UINT32("enabled-cpus", BCM283XState, enabled_cpus, 0); |
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/translate.h | ||
45 | +++ b/target/arm/translate.h | ||
46 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | ||
47 | bool tbi1; /* TBI1 for EL0/1, not used for EL2/3 */ | ||
48 | bool ns; /* Use non-secure CPREG bank on access */ | ||
49 | int fp_excp_el; /* FP exception EL or 0 if enabled */ | ||
50 | + int sve_excp_el; /* SVE exception EL or 0 if enabled */ | ||
51 | + int sve_len; /* SVE vector length in bytes */ | ||
52 | /* Flag indicating that exceptions from secure mode are routed to EL3. */ | ||
53 | bool secure_routed_to_el3; | ||
54 | bool vfp_enabled; /* FP enabled via FPSCR.EN */ | ||
55 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/target/arm/helper.c | ||
58 | +++ b/target/arm/helper.c | ||
59 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
60 | target_ulong *cs_base, uint32_t *pflags) | ||
61 | { | ||
62 | ARMMMUIdx mmu_idx = core_to_arm_mmu_idx(env, cpu_mmu_index(env, false)); | ||
63 | + int fp_el = fp_exception_el(env); | ||
64 | uint32_t flags; | ||
65 | |||
66 | if (is_a64(env)) { | ||
67 | + int sve_el = sve_exception_el(env); | ||
68 | + uint32_t zcr_len; | ||
69 | + | ||
70 | *pc = env->pc; | ||
71 | flags = ARM_TBFLAG_AARCH64_STATE_MASK; | ||
72 | /* Get control bits for tagged addresses */ | ||
73 | flags |= (arm_regime_tbi0(env, mmu_idx) << ARM_TBFLAG_TBI0_SHIFT); | ||
74 | flags |= (arm_regime_tbi1(env, mmu_idx) << ARM_TBFLAG_TBI1_SHIFT); | ||
75 | + flags |= sve_el << ARM_TBFLAG_SVEEXC_EL_SHIFT; | ||
76 | + | ||
77 | + /* If SVE is disabled, but FP is enabled, | ||
78 | + then the effective len is 0. */ | ||
79 | + if (sve_el != 0 && fp_el == 0) { | ||
80 | + zcr_len = 0; | ||
81 | + } else { | ||
82 | + int current_el = arm_current_el(env); | ||
83 | + | ||
84 | + zcr_len = env->vfp.zcr_el[current_el <= 1 ? 1 : current_el]; | ||
85 | + zcr_len &= 0xf; | ||
86 | + if (current_el < 2 && arm_feature(env, ARM_FEATURE_EL2)) { | ||
87 | + zcr_len = MIN(zcr_len, 0xf & (uint32_t)env->vfp.zcr_el[2]); | ||
88 | + } | ||
89 | + if (current_el < 3 && arm_feature(env, ARM_FEATURE_EL3)) { | ||
90 | + zcr_len = MIN(zcr_len, 0xf & (uint32_t)env->vfp.zcr_el[3]); | ||
91 | + } | ||
92 | + } | ||
93 | + flags |= zcr_len << ARM_TBFLAG_ZCR_LEN_SHIFT; | ||
94 | } else { | ||
95 | *pc = env->regs[15]; | ||
96 | flags = (env->thumb << ARM_TBFLAG_THUMB_SHIFT) | ||
97 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
98 | if (arm_cpu_data_is_big_endian(env)) { | ||
99 | flags |= ARM_TBFLAG_BE_DATA_MASK; | ||
100 | } | ||
101 | - flags |= fp_exception_el(env) << ARM_TBFLAG_FPEXC_EL_SHIFT; | ||
102 | + flags |= fp_el << ARM_TBFLAG_FPEXC_EL_SHIFT; | ||
103 | |||
104 | if (arm_v7m_is_handler_mode(env)) { | ||
105 | flags |= ARM_TBFLAG_HANDLER_MASK; | ||
106 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
107 | index XXXXXXX..XXXXXXX 100644 | ||
108 | --- a/target/arm/translate-a64.c | ||
109 | +++ b/target/arm/translate-a64.c | ||
110 | @@ -XXX,XX +XXX,XX @@ static int aarch64_tr_init_disas_context(DisasContextBase *dcbase, | ||
111 | dc->user = (dc->current_el == 0); | ||
112 | #endif | ||
113 | dc->fp_excp_el = ARM_TBFLAG_FPEXC_EL(dc->base.tb->flags); | ||
114 | + dc->sve_excp_el = ARM_TBFLAG_SVEEXC_EL(dc->base.tb->flags); | ||
115 | + dc->sve_len = (ARM_TBFLAG_ZCR_LEN(dc->base.tb->flags) + 1) * 16; | ||
116 | dc->vec_len = 0; | ||
117 | dc->vec_stride = 0; | ||
118 | dc->cp_regs = arm_cpu->cp_regs; | ||
119 | -- | 48 | -- |
120 | 2.16.1 | 49 | 2.34.1 |
121 | 50 | ||
122 | 51 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | |
2 | |||
3 | NPCM7XX models have been commited after the conversion from | ||
4 | commit 8063396bf3 ("Use OBJECT_DECLARE_SIMPLE_TYPE when possible"). | ||
5 | Manually convert them. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109140306.23161-11-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | include/hw/adc/npcm7xx_adc.h | 7 +++---- | ||
13 | include/hw/arm/npcm7xx.h | 18 ++++++------------ | ||
14 | include/hw/i2c/npcm7xx_smbus.h | 7 +++---- | ||
15 | include/hw/misc/npcm7xx_clk.h | 2 +- | ||
16 | include/hw/misc/npcm7xx_gcr.h | 6 +++--- | ||
17 | include/hw/misc/npcm7xx_mft.h | 7 +++---- | ||
18 | include/hw/misc/npcm7xx_pwm.h | 3 +-- | ||
19 | include/hw/misc/npcm7xx_rng.h | 6 +++--- | ||
20 | include/hw/net/npcm7xx_emc.h | 5 +---- | ||
21 | include/hw/sd/npcm7xx_sdhci.h | 4 ++-- | ||
22 | 10 files changed, 26 insertions(+), 39 deletions(-) | ||
23 | |||
24 | diff --git a/include/hw/adc/npcm7xx_adc.h b/include/hw/adc/npcm7xx_adc.h | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/include/hw/adc/npcm7xx_adc.h | ||
27 | +++ b/include/hw/adc/npcm7xx_adc.h | ||
28 | @@ -XXX,XX +XXX,XX @@ | ||
29 | * @iref: The internal reference voltage, initialized at launch time. | ||
30 | * @rv: The calibrated output values of 0.5V and 1.5V for the ADC. | ||
31 | */ | ||
32 | -typedef struct { | ||
33 | +struct NPCM7xxADCState { | ||
34 | SysBusDevice parent; | ||
35 | |||
36 | MemoryRegion iomem; | ||
37 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
38 | uint32_t iref; | ||
39 | |||
40 | uint16_t calibration_r_values[NPCM7XX_ADC_NUM_CALIB]; | ||
41 | -} NPCM7xxADCState; | ||
42 | +}; | ||
43 | |||
44 | #define TYPE_NPCM7XX_ADC "npcm7xx-adc" | ||
45 | -#define NPCM7XX_ADC(obj) \ | ||
46 | - OBJECT_CHECK(NPCM7xxADCState, (obj), TYPE_NPCM7XX_ADC) | ||
47 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxADCState, NPCM7XX_ADC) | ||
48 | |||
49 | #endif /* NPCM7XX_ADC_H */ | ||
50 | diff --git a/include/hw/arm/npcm7xx.h b/include/hw/arm/npcm7xx.h | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/include/hw/arm/npcm7xx.h | ||
53 | +++ b/include/hw/arm/npcm7xx.h | ||
54 | @@ -XXX,XX +XXX,XX @@ | ||
55 | |||
56 | #define NPCM7XX_NR_PWM_MODULES 2 | ||
57 | |||
58 | -typedef struct NPCM7xxMachine { | ||
59 | +struct NPCM7xxMachine { | ||
60 | MachineState parent; | ||
61 | /* | ||
62 | * PWM fan splitter. each splitter connects to one PWM output and | ||
63 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMachine { | ||
64 | */ | ||
65 | SplitIRQ fan_splitter[NPCM7XX_NR_PWM_MODULES * | ||
66 | NPCM7XX_PWM_PER_MODULE]; | ||
67 | -} NPCM7xxMachine; | ||
68 | +}; | ||
69 | |||
70 | #define TYPE_NPCM7XX_MACHINE MACHINE_TYPE_NAME("npcm7xx") | ||
71 | -#define NPCM7XX_MACHINE(obj) \ | ||
72 | - OBJECT_CHECK(NPCM7xxMachine, (obj), TYPE_NPCM7XX_MACHINE) | ||
73 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxMachine, NPCM7XX_MACHINE) | ||
74 | |||
75 | typedef struct NPCM7xxMachineClass { | ||
76 | MachineClass parent; | ||
77 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMachineClass { | ||
78 | #define NPCM7XX_MACHINE_GET_CLASS(obj) \ | ||
79 | OBJECT_GET_CLASS(NPCM7xxMachineClass, (obj), TYPE_NPCM7XX_MACHINE) | ||
80 | |||
81 | -typedef struct NPCM7xxState { | ||
82 | +struct NPCM7xxState { | ||
83 | DeviceState parent; | ||
84 | |||
85 | ARMCPU cpu[NPCM7XX_MAX_NUM_CPUS]; | ||
86 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxState { | ||
87 | NPCM7xxFIUState fiu[2]; | ||
88 | NPCM7xxEMCState emc[2]; | ||
89 | NPCM7xxSDHCIState mmc; | ||
90 | -} NPCM7xxState; | ||
91 | +}; | ||
92 | |||
93 | #define TYPE_NPCM7XX "npcm7xx" | ||
94 | -#define NPCM7XX(obj) OBJECT_CHECK(NPCM7xxState, (obj), TYPE_NPCM7XX) | ||
95 | +OBJECT_DECLARE_TYPE(NPCM7xxState, NPCM7xxClass, NPCM7XX) | ||
96 | |||
97 | #define TYPE_NPCM730 "npcm730" | ||
98 | #define TYPE_NPCM750 "npcm750" | ||
99 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxClass { | ||
100 | uint32_t num_cpus; | ||
101 | } NPCM7xxClass; | ||
102 | |||
103 | -#define NPCM7XX_CLASS(klass) \ | ||
104 | - OBJECT_CLASS_CHECK(NPCM7xxClass, (klass), TYPE_NPCM7XX) | ||
105 | -#define NPCM7XX_GET_CLASS(obj) \ | ||
106 | - OBJECT_GET_CLASS(NPCM7xxClass, (obj), TYPE_NPCM7XX) | ||
107 | - | ||
108 | /** | ||
109 | * npcm7xx_load_kernel - Loads memory with everything needed to boot | ||
110 | * @machine - The machine containing the SoC to be booted. | ||
111 | diff --git a/include/hw/i2c/npcm7xx_smbus.h b/include/hw/i2c/npcm7xx_smbus.h | ||
112 | index XXXXXXX..XXXXXXX 100644 | ||
113 | --- a/include/hw/i2c/npcm7xx_smbus.h | ||
114 | +++ b/include/hw/i2c/npcm7xx_smbus.h | ||
115 | @@ -XXX,XX +XXX,XX @@ typedef enum NPCM7xxSMBusStatus { | ||
116 | * @rx_cur: The current position of rx_fifo. | ||
117 | * @status: The current status of the SMBus. | ||
118 | */ | ||
119 | -typedef struct NPCM7xxSMBusState { | ||
120 | +struct NPCM7xxSMBusState { | ||
121 | SysBusDevice parent; | ||
122 | |||
123 | MemoryRegion iomem; | ||
124 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxSMBusState { | ||
125 | uint8_t rx_cur; | ||
126 | |||
127 | NPCM7xxSMBusStatus status; | ||
128 | -} NPCM7xxSMBusState; | ||
129 | +}; | ||
130 | |||
131 | #define TYPE_NPCM7XX_SMBUS "npcm7xx-smbus" | ||
132 | -#define NPCM7XX_SMBUS(obj) OBJECT_CHECK(NPCM7xxSMBusState, (obj), \ | ||
133 | - TYPE_NPCM7XX_SMBUS) | ||
134 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxSMBusState, NPCM7XX_SMBUS) | ||
135 | |||
136 | #endif /* NPCM7XX_SMBUS_H */ | ||
137 | diff --git a/include/hw/misc/npcm7xx_clk.h b/include/hw/misc/npcm7xx_clk.h | ||
138 | index XXXXXXX..XXXXXXX 100644 | ||
139 | --- a/include/hw/misc/npcm7xx_clk.h | ||
140 | +++ b/include/hw/misc/npcm7xx_clk.h | ||
141 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxCLKState { | ||
142 | }; | ||
143 | |||
144 | #define TYPE_NPCM7XX_CLK "npcm7xx-clk" | ||
145 | -#define NPCM7XX_CLK(obj) OBJECT_CHECK(NPCM7xxCLKState, (obj), TYPE_NPCM7XX_CLK) | ||
146 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxCLKState, NPCM7XX_CLK) | ||
147 | |||
148 | #endif /* NPCM7XX_CLK_H */ | ||
149 | diff --git a/include/hw/misc/npcm7xx_gcr.h b/include/hw/misc/npcm7xx_gcr.h | ||
150 | index XXXXXXX..XXXXXXX 100644 | ||
151 | --- a/include/hw/misc/npcm7xx_gcr.h | ||
152 | +++ b/include/hw/misc/npcm7xx_gcr.h | ||
153 | @@ -XXX,XX +XXX,XX @@ | ||
154 | */ | ||
155 | #define NPCM7XX_GCR_NR_REGS (0x148 / sizeof(uint32_t)) | ||
156 | |||
157 | -typedef struct NPCM7xxGCRState { | ||
158 | +struct NPCM7xxGCRState { | ||
159 | SysBusDevice parent; | ||
160 | |||
161 | MemoryRegion iomem; | ||
162 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxGCRState { | ||
163 | uint32_t reset_pwron; | ||
164 | uint32_t reset_mdlr; | ||
165 | uint32_t reset_intcr3; | ||
166 | -} NPCM7xxGCRState; | ||
167 | +}; | ||
168 | |||
169 | #define TYPE_NPCM7XX_GCR "npcm7xx-gcr" | ||
170 | -#define NPCM7XX_GCR(obj) OBJECT_CHECK(NPCM7xxGCRState, (obj), TYPE_NPCM7XX_GCR) | ||
171 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxGCRState, NPCM7XX_GCR) | ||
172 | |||
173 | #endif /* NPCM7XX_GCR_H */ | ||
174 | diff --git a/include/hw/misc/npcm7xx_mft.h b/include/hw/misc/npcm7xx_mft.h | ||
175 | index XXXXXXX..XXXXXXX 100644 | ||
176 | --- a/include/hw/misc/npcm7xx_mft.h | ||
177 | +++ b/include/hw/misc/npcm7xx_mft.h | ||
178 | @@ -XXX,XX +XXX,XX @@ | ||
179 | * @max_rpm: The maximum rpm for fans. Order: A0, B0, A1, B1. | ||
180 | * @duty: The duty cycles for fans, relative to NPCM7XX_PWM_MAX_DUTY. | ||
181 | */ | ||
182 | -typedef struct NPCM7xxMFTState { | ||
183 | +struct NPCM7xxMFTState { | ||
184 | SysBusDevice parent; | ||
185 | |||
186 | MemoryRegion iomem; | ||
187 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMFTState { | ||
188 | |||
189 | uint32_t max_rpm[NPCM7XX_MFT_FANIN_COUNT]; | ||
190 | uint32_t duty[NPCM7XX_MFT_FANIN_COUNT]; | ||
191 | -} NPCM7xxMFTState; | ||
192 | +}; | ||
193 | |||
194 | #define TYPE_NPCM7XX_MFT "npcm7xx-mft" | ||
195 | -#define NPCM7XX_MFT(obj) \ | ||
196 | - OBJECT_CHECK(NPCM7xxMFTState, (obj), TYPE_NPCM7XX_MFT) | ||
197 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxMFTState, NPCM7XX_MFT) | ||
198 | |||
199 | #endif /* NPCM7XX_MFT_H */ | ||
200 | diff --git a/include/hw/misc/npcm7xx_pwm.h b/include/hw/misc/npcm7xx_pwm.h | ||
201 | index XXXXXXX..XXXXXXX 100644 | ||
202 | --- a/include/hw/misc/npcm7xx_pwm.h | ||
203 | +++ b/include/hw/misc/npcm7xx_pwm.h | ||
204 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxPWMState { | ||
205 | }; | ||
206 | |||
207 | #define TYPE_NPCM7XX_PWM "npcm7xx-pwm" | ||
208 | -#define NPCM7XX_PWM(obj) \ | ||
209 | - OBJECT_CHECK(NPCM7xxPWMState, (obj), TYPE_NPCM7XX_PWM) | ||
210 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxPWMState, NPCM7XX_PWM) | ||
211 | |||
212 | #endif /* NPCM7XX_PWM_H */ | ||
213 | diff --git a/include/hw/misc/npcm7xx_rng.h b/include/hw/misc/npcm7xx_rng.h | ||
214 | index XXXXXXX..XXXXXXX 100644 | ||
215 | --- a/include/hw/misc/npcm7xx_rng.h | ||
216 | +++ b/include/hw/misc/npcm7xx_rng.h | ||
217 | @@ -XXX,XX +XXX,XX @@ | ||
218 | |||
219 | #include "hw/sysbus.h" | ||
220 | |||
221 | -typedef struct NPCM7xxRNGState { | ||
222 | +struct NPCM7xxRNGState { | ||
223 | SysBusDevice parent; | ||
224 | |||
225 | MemoryRegion iomem; | ||
226 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxRNGState { | ||
227 | uint8_t rngcs; | ||
228 | uint8_t rngd; | ||
229 | uint8_t rngmode; | ||
230 | -} NPCM7xxRNGState; | ||
231 | +}; | ||
232 | |||
233 | #define TYPE_NPCM7XX_RNG "npcm7xx-rng" | ||
234 | -#define NPCM7XX_RNG(obj) OBJECT_CHECK(NPCM7xxRNGState, (obj), TYPE_NPCM7XX_RNG) | ||
235 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxRNGState, NPCM7XX_RNG) | ||
236 | |||
237 | #endif /* NPCM7XX_RNG_H */ | ||
238 | diff --git a/include/hw/net/npcm7xx_emc.h b/include/hw/net/npcm7xx_emc.h | ||
239 | index XXXXXXX..XXXXXXX 100644 | ||
240 | --- a/include/hw/net/npcm7xx_emc.h | ||
241 | +++ b/include/hw/net/npcm7xx_emc.h | ||
242 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxEMCState { | ||
243 | bool rx_active; | ||
244 | }; | ||
245 | |||
246 | -typedef struct NPCM7xxEMCState NPCM7xxEMCState; | ||
247 | - | ||
248 | #define TYPE_NPCM7XX_EMC "npcm7xx-emc" | ||
249 | -#define NPCM7XX_EMC(obj) \ | ||
250 | - OBJECT_CHECK(NPCM7xxEMCState, (obj), TYPE_NPCM7XX_EMC) | ||
251 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxEMCState, NPCM7XX_EMC) | ||
252 | |||
253 | #endif /* NPCM7XX_EMC_H */ | ||
254 | diff --git a/include/hw/sd/npcm7xx_sdhci.h b/include/hw/sd/npcm7xx_sdhci.h | ||
255 | index XXXXXXX..XXXXXXX 100644 | ||
256 | --- a/include/hw/sd/npcm7xx_sdhci.h | ||
257 | +++ b/include/hw/sd/npcm7xx_sdhci.h | ||
258 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxRegs { | ||
259 | uint32_t boottoctrl; | ||
260 | } NPCM7xxRegisters; | ||
261 | |||
262 | -typedef struct NPCM7xxSDHCIState { | ||
263 | +struct NPCM7xxSDHCIState { | ||
264 | SysBusDevice parent; | ||
265 | |||
266 | MemoryRegion container; | ||
267 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxSDHCIState { | ||
268 | NPCM7xxRegisters regs; | ||
269 | |||
270 | SDHCIState sdhci; | ||
271 | -} NPCM7xxSDHCIState; | ||
272 | +}; | ||
273 | |||
274 | #endif /* NPCM7XX_SDHCI_H */ | ||
275 | -- | ||
276 | 2.34.1 | ||
277 | |||
278 | diff view generated by jsdifflib |
1 | Make the load of the exception vector from the vector table honour | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | the SAU and any bus error on the load (possibly provoking a derived | ||
3 | exception), rather than simply aborting if the load fails. | ||
4 | 2 | ||
3 | The structure is named SECUREECState. Rename the type accordingly. | ||
4 | |||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20230109140306.23161-12-philmd@linaro.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 1517324542-6607-7-git-send-email-peter.maydell@linaro.org | ||
8 | --- | 9 | --- |
9 | target/arm/helper.c | 71 +++++++++++++++++++++++++++++++++++++++++------------ | 10 | hw/misc/sbsa_ec.c | 13 +++++++------ |
10 | 1 file changed, 55 insertions(+), 16 deletions(-) | 11 | 1 file changed, 7 insertions(+), 6 deletions(-) |
11 | 12 | ||
12 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 13 | diff --git a/hw/misc/sbsa_ec.c b/hw/misc/sbsa_ec.c |
13 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/helper.c | 15 | --- a/hw/misc/sbsa_ec.c |
15 | +++ b/target/arm/helper.c | 16 | +++ b/hw/misc/sbsa_ec.c |
16 | @@ -XXX,XX +XXX,XX @@ static uint32_t *get_v7m_sp_ptr(CPUARMState *env, bool secure, bool threadmode, | 17 | @@ -XXX,XX +XXX,XX @@ |
17 | } | 18 | #include "hw/sysbus.h" |
19 | #include "sysemu/runstate.h" | ||
20 | |||
21 | -typedef struct { | ||
22 | +typedef struct SECUREECState { | ||
23 | SysBusDevice parent_obj; | ||
24 | MemoryRegion iomem; | ||
25 | } SECUREECState; | ||
26 | |||
27 | -#define TYPE_SBSA_EC "sbsa-ec" | ||
28 | -#define SECURE_EC(obj) OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_EC) | ||
29 | +#define TYPE_SBSA_SECURE_EC "sbsa-ec" | ||
30 | +#define SBSA_SECURE_EC(obj) \ | ||
31 | + OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_SECURE_EC) | ||
32 | |||
33 | enum sbsa_ec_powerstates { | ||
34 | SBSA_EC_CMD_POWEROFF = 0x01, | ||
35 | @@ -XXX,XX +XXX,XX @@ static uint64_t sbsa_ec_read(void *opaque, hwaddr offset, unsigned size) | ||
18 | } | 36 | } |
19 | 37 | ||
20 | -static uint32_t arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure) | 38 | static void sbsa_ec_write(void *opaque, hwaddr offset, |
21 | +static bool arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure, | 39 | - uint64_t value, unsigned size) |
22 | + uint32_t *pvec) | 40 | + uint64_t value, unsigned size) |
23 | { | 41 | { |
24 | CPUState *cs = CPU(cpu); | 42 | if (offset == 0) { /* PSCI machine power command register */ |
25 | CPUARMState *env = &cpu->env; | 43 | switch (value) { |
26 | MemTxResult result; | 44 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps sbsa_ec_ops = { |
27 | - hwaddr vec = env->v7m.vecbase[targets_secure] + exc * 4; | 45 | |
28 | - uint32_t addr; | 46 | static void sbsa_ec_init(Object *obj) |
29 | + uint32_t addr = env->v7m.vecbase[targets_secure] + exc * 4; | 47 | { |
30 | + uint32_t vector_entry; | 48 | - SECUREECState *s = SECURE_EC(obj); |
31 | + MemTxAttrs attrs = {}; | 49 | + SECUREECState *s = SBSA_SECURE_EC(obj); |
32 | + ARMMMUIdx mmu_idx; | 50 | SysBusDevice *dev = SYS_BUS_DEVICE(obj); |
33 | + bool exc_secure; | 51 | |
34 | + | 52 | memory_region_init_io(&s->iomem, obj, &sbsa_ec_ops, s, "sbsa-ec", |
35 | + mmu_idx = arm_v7m_mmu_idx_for_secstate_and_priv(env, targets_secure, true); | 53 | @@ -XXX,XX +XXX,XX @@ static void sbsa_ec_class_init(ObjectClass *klass, void *data) |
36 | |||
37 | - addr = address_space_ldl(cs->as, vec, | ||
38 | - MEMTXATTRS_UNSPECIFIED, &result); | ||
39 | + /* We don't do a get_phys_addr() here because the rules for vector | ||
40 | + * loads are special: they always use the default memory map, and | ||
41 | + * the default memory map permits reads from all addresses. | ||
42 | + * Since there's no easy way to pass through to pmsav8_mpu_lookup() | ||
43 | + * that we want this special case which would always say "yes", | ||
44 | + * we just do the SAU lookup here followed by a direct physical load. | ||
45 | + */ | ||
46 | + attrs.secure = targets_secure; | ||
47 | + attrs.user = false; | ||
48 | + | ||
49 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
50 | + V8M_SAttributes sattrs = {}; | ||
51 | + | ||
52 | + v8m_security_lookup(env, addr, MMU_DATA_LOAD, mmu_idx, &sattrs); | ||
53 | + if (sattrs.ns) { | ||
54 | + attrs.secure = false; | ||
55 | + } else if (!targets_secure) { | ||
56 | + /* NS access to S memory */ | ||
57 | + goto load_fail; | ||
58 | + } | ||
59 | + } | ||
60 | + | ||
61 | + vector_entry = address_space_ldl(arm_addressspace(cs, attrs), addr, | ||
62 | + attrs, &result); | ||
63 | if (result != MEMTX_OK) { | ||
64 | - /* Architecturally this should cause a HardFault setting HSFR.VECTTBL, | ||
65 | - * which would then be immediately followed by our failing to load | ||
66 | - * the entry vector for that HardFault, which is a Lockup case. | ||
67 | - * Since we don't model Lockup, we just report this guest error | ||
68 | - * via cpu_abort(). | ||
69 | - */ | ||
70 | - cpu_abort(cs, "Failed to read from %s exception vector table " | ||
71 | - "entry %08x\n", targets_secure ? "secure" : "nonsecure", | ||
72 | - (unsigned)vec); | ||
73 | + goto load_fail; | ||
74 | } | ||
75 | - return addr; | ||
76 | + *pvec = vector_entry; | ||
77 | + return true; | ||
78 | + | ||
79 | +load_fail: | ||
80 | + /* All vector table fetch fails are reported as HardFault, with | ||
81 | + * HFSR.VECTTBL and .FORCED set. (FORCED is set because | ||
82 | + * technically the underlying exception is a MemManage or BusFault | ||
83 | + * that is escalated to HardFault.) This is a terminal exception, | ||
84 | + * so we will either take the HardFault immediately or else enter | ||
85 | + * lockup (the latter case is handled in armv7m_nvic_set_pending_derived()). | ||
86 | + */ | ||
87 | + exc_secure = targets_secure || | ||
88 | + !(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK); | ||
89 | + env->v7m.hfsr |= R_V7M_HFSR_VECTTBL_MASK | R_V7M_HFSR_FORCED_MASK; | ||
90 | + armv7m_nvic_set_pending_derived(env->nvic, ARMV7M_EXCP_HARD, exc_secure); | ||
91 | + return false; | ||
92 | } | 54 | } |
93 | 55 | ||
94 | static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 56 | static const TypeInfo sbsa_ec_info = { |
95 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 57 | - .name = TYPE_SBSA_EC, |
96 | return; | 58 | + .name = TYPE_SBSA_SECURE_EC, |
97 | } | 59 | .parent = TYPE_SYS_BUS_DEVICE, |
98 | 60 | .instance_size = sizeof(SECUREECState), | |
99 | - addr = arm_v7m_load_vector(cpu, exc, targets_secure); | 61 | .instance_init = sbsa_ec_init, |
100 | + if (!arm_v7m_load_vector(cpu, exc, targets_secure, &addr)) { | ||
101 | + /* Vector load failed: derived exception */ | ||
102 | + v7m_exception_taken(cpu, lr, true, true); | ||
103 | + return; | ||
104 | + } | ||
105 | |||
106 | /* Now we've done everything that might cause a derived exception | ||
107 | * we can go ahead and activate whichever exception we're going to | ||
108 | -- | 62 | -- |
109 | 2.16.1 | 63 | 2.34.1 |
110 | 64 | ||
111 | 65 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add enough code to emulate i.MX2 watchdog IP block so it would be | 3 | This model was merged few days before the QOM cleanup from |
4 | possible to reboot the machine running Linux Guest. | 4 | commit 8063396bf3 ("Use OBJECT_DECLARE_SIMPLE_TYPE when possible") |
5 | was pulled and merged. Manually adapt. | ||
5 | 6 | ||
6 | Cc: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | Cc: Jason Wang <jasowang@redhat.com> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | Message-id: 20230109140306.23161-13-philmd@linaro.org |
9 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | ||
10 | Cc: Michael S. Tsirkin <mst@redhat.com> | ||
11 | Cc: qemu-devel@nongnu.org | ||
12 | Cc: qemu-arm@nongnu.org | ||
13 | Cc: yurovsky@gmail.com | ||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
16 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 11 | --- |
19 | hw/misc/Makefile.objs | 1 + | 12 | hw/misc/sbsa_ec.c | 3 +-- |
20 | include/hw/misc/imx2_wdt.h | 33 +++++++++++++++++ | 13 | 1 file changed, 1 insertion(+), 2 deletions(-) |
21 | hw/misc/imx2_wdt.c | 89 ++++++++++++++++++++++++++++++++++++++++++++++ | ||
22 | 3 files changed, 123 insertions(+) | ||
23 | create mode 100644 include/hw/misc/imx2_wdt.h | ||
24 | create mode 100644 hw/misc/imx2_wdt.c | ||
25 | 14 | ||
26 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 15 | diff --git a/hw/misc/sbsa_ec.c b/hw/misc/sbsa_ec.c |
27 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/hw/misc/Makefile.objs | 17 | --- a/hw/misc/sbsa_ec.c |
29 | +++ b/hw/misc/Makefile.objs | 18 | +++ b/hw/misc/sbsa_ec.c |
30 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_IMX) += imx25_ccm.o | 19 | @@ -XXX,XX +XXX,XX @@ typedef struct SECUREECState { |
31 | obj-$(CONFIG_IMX) += imx6_ccm.o | 20 | } SECUREECState; |
32 | obj-$(CONFIG_IMX) += imx6_src.o | 21 | |
33 | obj-$(CONFIG_IMX) += imx7_ccm.o | 22 | #define TYPE_SBSA_SECURE_EC "sbsa-ec" |
34 | +obj-$(CONFIG_IMX) += imx2_wdt.o | 23 | -#define SBSA_SECURE_EC(obj) \ |
35 | obj-$(CONFIG_MILKYMIST) += milkymist-hpdmc.o | 24 | - OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_SECURE_EC) |
36 | obj-$(CONFIG_MILKYMIST) += milkymist-pfpu.o | 25 | +OBJECT_DECLARE_SIMPLE_TYPE(SECUREECState, SBSA_SECURE_EC) |
37 | obj-$(CONFIG_MAINSTONE) += mst_fpga.o | 26 | |
38 | diff --git a/include/hw/misc/imx2_wdt.h b/include/hw/misc/imx2_wdt.h | 27 | enum sbsa_ec_powerstates { |
39 | new file mode 100644 | 28 | SBSA_EC_CMD_POWEROFF = 0x01, |
40 | index XXXXXXX..XXXXXXX | ||
41 | --- /dev/null | ||
42 | +++ b/include/hw/misc/imx2_wdt.h | ||
43 | @@ -XXX,XX +XXX,XX @@ | ||
44 | +/* | ||
45 | + * Copyright (c) 2017, Impinj, Inc. | ||
46 | + * | ||
47 | + * i.MX2 Watchdog IP block | ||
48 | + * | ||
49 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
50 | + * | ||
51 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
52 | + * See the COPYING file in the top-level directory. | ||
53 | + */ | ||
54 | + | ||
55 | +#ifndef IMX2_WDT_H | ||
56 | +#define IMX2_WDT_H | ||
57 | + | ||
58 | +#include "hw/sysbus.h" | ||
59 | + | ||
60 | +#define TYPE_IMX2_WDT "imx2.wdt" | ||
61 | +#define IMX2_WDT(obj) OBJECT_CHECK(IMX2WdtState, (obj), TYPE_IMX2_WDT) | ||
62 | + | ||
63 | +enum IMX2WdtRegisters { | ||
64 | + IMX2_WDT_WCR = 0x0000, | ||
65 | + IMX2_WDT_REG_NUM = 0x0008 / sizeof(uint16_t) + 1, | ||
66 | +}; | ||
67 | + | ||
68 | + | ||
69 | +typedef struct IMX2WdtState { | ||
70 | + /* <private> */ | ||
71 | + SysBusDevice parent_obj; | ||
72 | + | ||
73 | + MemoryRegion mmio; | ||
74 | +} IMX2WdtState; | ||
75 | + | ||
76 | +#endif /* IMX7_SNVS_H */ | ||
77 | diff --git a/hw/misc/imx2_wdt.c b/hw/misc/imx2_wdt.c | ||
78 | new file mode 100644 | ||
79 | index XXXXXXX..XXXXXXX | ||
80 | --- /dev/null | ||
81 | +++ b/hw/misc/imx2_wdt.c | ||
82 | @@ -XXX,XX +XXX,XX @@ | ||
83 | +/* | ||
84 | + * Copyright (c) 2018, Impinj, Inc. | ||
85 | + * | ||
86 | + * i.MX2 Watchdog IP block | ||
87 | + * | ||
88 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
89 | + * | ||
90 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
91 | + * See the COPYING file in the top-level directory. | ||
92 | + */ | ||
93 | + | ||
94 | +#include "qemu/osdep.h" | ||
95 | +#include "qemu/bitops.h" | ||
96 | +#include "sysemu/watchdog.h" | ||
97 | + | ||
98 | +#include "hw/misc/imx2_wdt.h" | ||
99 | + | ||
100 | +#define IMX2_WDT_WCR_WDA BIT(5) /* -> External Reset WDOG_B */ | ||
101 | +#define IMX2_WDT_WCR_SRS BIT(4) /* -> Software Reset Signal */ | ||
102 | + | ||
103 | +static uint64_t imx2_wdt_read(void *opaque, hwaddr addr, | ||
104 | + unsigned int size) | ||
105 | +{ | ||
106 | + return 0; | ||
107 | +} | ||
108 | + | ||
109 | +static void imx2_wdt_write(void *opaque, hwaddr addr, | ||
110 | + uint64_t value, unsigned int size) | ||
111 | +{ | ||
112 | + if (addr == IMX2_WDT_WCR && | ||
113 | + (value & (IMX2_WDT_WCR_WDA | IMX2_WDT_WCR_SRS))) { | ||
114 | + watchdog_perform_action(); | ||
115 | + } | ||
116 | +} | ||
117 | + | ||
118 | +static const MemoryRegionOps imx2_wdt_ops = { | ||
119 | + .read = imx2_wdt_read, | ||
120 | + .write = imx2_wdt_write, | ||
121 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
122 | + .impl = { | ||
123 | + /* | ||
124 | + * Our device would not work correctly if the guest was doing | ||
125 | + * unaligned access. This might not be a limitation on the | ||
126 | + * real device but in practice there is no reason for a guest | ||
127 | + * to access this device unaligned. | ||
128 | + */ | ||
129 | + .min_access_size = 4, | ||
130 | + .max_access_size = 4, | ||
131 | + .unaligned = false, | ||
132 | + }, | ||
133 | +}; | ||
134 | + | ||
135 | +static void imx2_wdt_realize(DeviceState *dev, Error **errp) | ||
136 | +{ | ||
137 | + IMX2WdtState *s = IMX2_WDT(dev); | ||
138 | + | ||
139 | + memory_region_init_io(&s->mmio, OBJECT(dev), | ||
140 | + &imx2_wdt_ops, s, | ||
141 | + TYPE_IMX2_WDT".mmio", | ||
142 | + IMX2_WDT_REG_NUM * sizeof(uint16_t)); | ||
143 | + sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->mmio); | ||
144 | +} | ||
145 | + | ||
146 | +static void imx2_wdt_class_init(ObjectClass *klass, void *data) | ||
147 | +{ | ||
148 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
149 | + | ||
150 | + dc->realize = imx2_wdt_realize; | ||
151 | + set_bit(DEVICE_CATEGORY_MISC, dc->categories); | ||
152 | +} | ||
153 | + | ||
154 | +static const TypeInfo imx2_wdt_info = { | ||
155 | + .name = TYPE_IMX2_WDT, | ||
156 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
157 | + .instance_size = sizeof(IMX2WdtState), | ||
158 | + .class_init = imx2_wdt_class_init, | ||
159 | +}; | ||
160 | + | ||
161 | +static WatchdogTimerModel model = { | ||
162 | + .wdt_name = "imx2-watchdog", | ||
163 | + .wdt_description = "i.MX2 Watchdog", | ||
164 | +}; | ||
165 | + | ||
166 | +static void imx2_wdt_register_type(void) | ||
167 | +{ | ||
168 | + watchdog_add_model(&model); | ||
169 | + type_register_static(&imx2_wdt_info); | ||
170 | +} | ||
171 | +type_init(imx2_wdt_register_type) | ||
172 | -- | 29 | -- |
173 | 2.16.1 | 30 | 2.34.1 |
174 | 31 | ||
175 | 32 | diff view generated by jsdifflib |
1 | The memory writes done to push registers on the stack | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | on exception entry in M profile CPUs are supposed to | ||
3 | go via MPU permissions checks, which may cause us to | ||
4 | take a derived exception instead of the original one of | ||
5 | the MPU lookup fails. We were implementing these as | ||
6 | always-succeeds direct writes to physical memory. | ||
7 | Rewrite v7m_push_stack() to do the necessary checks. | ||
8 | 2 | ||
3 | This remove a use of 'struct' in the DECLARE_INSTANCE_CHECKER() | ||
4 | macro call, to avoid after a QOM refactor: | ||
5 | |||
6 | hw/intc/xilinx_intc.c:45:1: error: declaration of anonymous struct must be a definition | ||
7 | DECLARE_INSTANCE_CHECKER(struct xlx_pic, XILINX_INTC, | ||
8 | ^ | ||
9 | |||
10 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Reviewed-by: Edgar E. Iglesias <edgar@zeroasic.com> | ||
13 | Message-id: 20230109140306.23161-14-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 1517324542-6607-5-git-send-email-peter.maydell@linaro.org | ||
12 | --- | 15 | --- |
13 | target/arm/helper.c | 103 ++++++++++++++++++++++++++++++++++++++++++++-------- | 16 | hw/intc/xilinx_intc.c | 28 +++++++++++++--------------- |
14 | 1 file changed, 87 insertions(+), 16 deletions(-) | 17 | 1 file changed, 13 insertions(+), 15 deletions(-) |
15 | 18 | ||
16 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 19 | diff --git a/hw/intc/xilinx_intc.c b/hw/intc/xilinx_intc.c |
17 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/helper.c | 21 | --- a/hw/intc/xilinx_intc.c |
19 | +++ b/target/arm/helper.c | 22 | +++ b/hw/intc/xilinx_intc.c |
20 | @@ -XXX,XX +XXX,XX @@ uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx, | 23 | @@ -XXX,XX +XXX,XX @@ |
21 | return target_el; | 24 | #define R_MAX 8 |
25 | |||
26 | #define TYPE_XILINX_INTC "xlnx.xps-intc" | ||
27 | -DECLARE_INSTANCE_CHECKER(struct xlx_pic, XILINX_INTC, | ||
28 | - TYPE_XILINX_INTC) | ||
29 | +typedef struct XpsIntc XpsIntc; | ||
30 | +DECLARE_INSTANCE_CHECKER(XpsIntc, XILINX_INTC, TYPE_XILINX_INTC) | ||
31 | |||
32 | -struct xlx_pic | ||
33 | +struct XpsIntc | ||
34 | { | ||
35 | SysBusDevice parent_obj; | ||
36 | |||
37 | @@ -XXX,XX +XXX,XX @@ struct xlx_pic | ||
38 | uint32_t irq_pin_state; | ||
39 | }; | ||
40 | |||
41 | -static void update_irq(struct xlx_pic *p) | ||
42 | +static void update_irq(XpsIntc *p) | ||
43 | { | ||
44 | uint32_t i; | ||
45 | |||
46 | @@ -XXX,XX +XXX,XX @@ static void update_irq(struct xlx_pic *p) | ||
47 | qemu_set_irq(p->parent_irq, (p->regs[R_MER] & 1) && p->regs[R_IPR]); | ||
22 | } | 48 | } |
23 | 49 | ||
24 | -static void v7m_push(CPUARMState *env, uint32_t val) | 50 | -static uint64_t |
25 | +static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | 51 | -pic_read(void *opaque, hwaddr addr, unsigned int size) |
26 | + ARMMMUIdx mmu_idx, bool ignfault) | 52 | +static uint64_t pic_read(void *opaque, hwaddr addr, unsigned int size) |
27 | { | 53 | { |
28 | - CPUState *cs = CPU(arm_env_get_cpu(env)); | 54 | - struct xlx_pic *p = opaque; |
29 | + CPUState *cs = CPU(cpu); | 55 | + XpsIntc *p = opaque; |
30 | + CPUARMState *env = &cpu->env; | 56 | uint32_t r = 0; |
31 | + MemTxAttrs attrs = {}; | 57 | |
32 | + MemTxResult txres; | 58 | addr >>= 2; |
33 | + target_ulong page_size; | 59 | @@ -XXX,XX +XXX,XX @@ pic_read(void *opaque, hwaddr addr, unsigned int size) |
34 | + hwaddr physaddr; | 60 | return r; |
35 | + int prot; | ||
36 | + ARMMMUFaultInfo fi; | ||
37 | + bool secure = mmu_idx & ARM_MMU_IDX_M_S; | ||
38 | + int exc; | ||
39 | + bool exc_secure; | ||
40 | |||
41 | - env->regs[13] -= 4; | ||
42 | - stl_phys(cs->as, env->regs[13], val); | ||
43 | + if (get_phys_addr(env, addr, MMU_DATA_STORE, mmu_idx, &physaddr, | ||
44 | + &attrs, &prot, &page_size, &fi, NULL)) { | ||
45 | + /* MPU/SAU lookup failed */ | ||
46 | + if (fi.type == ARMFault_QEMU_SFault) { | ||
47 | + qemu_log_mask(CPU_LOG_INT, | ||
48 | + "...SecureFault with SFSR.AUVIOL during stacking\n"); | ||
49 | + env->v7m.sfsr |= R_V7M_SFSR_AUVIOL_MASK | R_V7M_SFSR_SFARVALID_MASK; | ||
50 | + env->v7m.sfar = addr; | ||
51 | + exc = ARMV7M_EXCP_SECURE; | ||
52 | + exc_secure = false; | ||
53 | + } else { | ||
54 | + qemu_log_mask(CPU_LOG_INT, "...MemManageFault with CFSR.MSTKERR\n"); | ||
55 | + env->v7m.cfsr[secure] |= R_V7M_CFSR_MSTKERR_MASK; | ||
56 | + exc = ARMV7M_EXCP_MEM; | ||
57 | + exc_secure = secure; | ||
58 | + } | ||
59 | + goto pend_fault; | ||
60 | + } | ||
61 | + address_space_stl_le(arm_addressspace(cs, attrs), physaddr, value, | ||
62 | + attrs, &txres); | ||
63 | + if (txres != MEMTX_OK) { | ||
64 | + /* BusFault trying to write the data */ | ||
65 | + qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.STKERR\n"); | ||
66 | + env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_STKERR_MASK; | ||
67 | + exc = ARMV7M_EXCP_BUS; | ||
68 | + exc_secure = false; | ||
69 | + goto pend_fault; | ||
70 | + } | ||
71 | + return true; | ||
72 | + | ||
73 | +pend_fault: | ||
74 | + /* By pending the exception at this point we are making | ||
75 | + * the IMPDEF choice "overridden exceptions pended" (see the | ||
76 | + * MergeExcInfo() pseudocode). The other choice would be to not | ||
77 | + * pend them now and then make a choice about which to throw away | ||
78 | + * later if we have two derived exceptions. | ||
79 | + * The only case when we must not pend the exception but instead | ||
80 | + * throw it away is if we are doing the push of the callee registers | ||
81 | + * and we've already generated a derived exception. Even in this | ||
82 | + * case we will still update the fault status registers. | ||
83 | + */ | ||
84 | + if (!ignfault) { | ||
85 | + armv7m_nvic_set_pending_derived(env->nvic, exc, exc_secure); | ||
86 | + } | ||
87 | + return false; | ||
88 | } | 61 | } |
89 | 62 | ||
90 | /* Return true if we're using the process stack pointer (not the MSP) */ | 63 | -static void |
91 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | 64 | -pic_write(void *opaque, hwaddr addr, |
92 | * should ignore further stack faults trying to process | 65 | - uint64_t val64, unsigned int size) |
93 | * that derived exception.) | 66 | +static void pic_write(void *opaque, hwaddr addr, |
94 | */ | 67 | + uint64_t val64, unsigned int size) |
95 | + bool stacked_ok; | 68 | { |
96 | CPUARMState *env = &cpu->env; | 69 | - struct xlx_pic *p = opaque; |
97 | uint32_t xpsr = xpsr_read(env); | 70 | + XpsIntc *p = opaque; |
98 | + uint32_t frameptr = env->regs[13]; | 71 | uint32_t value = val64; |
99 | + ARMMMUIdx mmu_idx = core_to_arm_mmu_idx(env, cpu_mmu_index(env, false)); | 72 | |
100 | 73 | addr >>= 2; | |
101 | /* Align stack pointer if the guest wants that */ | 74 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps pic_ops = { |
102 | - if ((env->regs[13] & 4) && | 75 | |
103 | + if ((frameptr & 4) && | 76 | static void irq_handler(void *opaque, int irq, int level) |
104 | (env->v7m.ccr[env->v7m.secure] & R_V7M_CCR_STKALIGN_MASK)) { | 77 | { |
105 | - env->regs[13] -= 4; | 78 | - struct xlx_pic *p = opaque; |
106 | + frameptr -= 4; | 79 | + XpsIntc *p = opaque; |
107 | xpsr |= XPSR_SPREALIGN; | 80 | |
108 | } | 81 | /* edge triggered interrupt */ |
109 | - /* Switch to the handler mode. */ | 82 | if (p->c_kind_of_intr & (1 << irq) && p->regs[R_MER] & 2) { |
110 | - v7m_push(env, xpsr); | 83 | @@ -XXX,XX +XXX,XX @@ static void irq_handler(void *opaque, int irq, int level) |
111 | - v7m_push(env, env->regs[15]); | 84 | |
112 | - v7m_push(env, env->regs[14]); | 85 | static void xilinx_intc_init(Object *obj) |
113 | - v7m_push(env, env->regs[12]); | 86 | { |
114 | - v7m_push(env, env->regs[3]); | 87 | - struct xlx_pic *p = XILINX_INTC(obj); |
115 | - v7m_push(env, env->regs[2]); | 88 | + XpsIntc *p = XILINX_INTC(obj); |
116 | - v7m_push(env, env->regs[1]); | 89 | |
117 | - v7m_push(env, env->regs[0]); | 90 | qdev_init_gpio_in(DEVICE(obj), irq_handler, 32); |
118 | 91 | sysbus_init_irq(SYS_BUS_DEVICE(obj), &p->parent_irq); | |
119 | - return false; | 92 | @@ -XXX,XX +XXX,XX @@ static void xilinx_intc_init(Object *obj) |
120 | + frameptr -= 0x20; | ||
121 | + | ||
122 | + /* Write as much of the stack frame as we can. If we fail a stack | ||
123 | + * write this will result in a derived exception being pended | ||
124 | + * (which may be taken in preference to the one we started with | ||
125 | + * if it has higher priority). | ||
126 | + */ | ||
127 | + stacked_ok = | ||
128 | + v7m_stack_write(cpu, frameptr, env->regs[0], mmu_idx, false) && | ||
129 | + v7m_stack_write(cpu, frameptr + 4, env->regs[1], mmu_idx, false) && | ||
130 | + v7m_stack_write(cpu, frameptr + 8, env->regs[2], mmu_idx, false) && | ||
131 | + v7m_stack_write(cpu, frameptr + 12, env->regs[3], mmu_idx, false) && | ||
132 | + v7m_stack_write(cpu, frameptr + 16, env->regs[12], mmu_idx, false) && | ||
133 | + v7m_stack_write(cpu, frameptr + 20, env->regs[14], mmu_idx, false) && | ||
134 | + v7m_stack_write(cpu, frameptr + 24, env->regs[15], mmu_idx, false) && | ||
135 | + v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, false); | ||
136 | + | ||
137 | + /* Update SP regardless of whether any of the stack accesses failed. | ||
138 | + * When we implement v8M stack limit checking then this attempt to | ||
139 | + * update SP might also fail and result in a derived exception. | ||
140 | + */ | ||
141 | + env->regs[13] = frameptr; | ||
142 | + | ||
143 | + return !stacked_ok; | ||
144 | } | 93 | } |
145 | 94 | ||
146 | static void do_v7m_exception_exit(ARMCPU *cpu) | 95 | static Property xilinx_intc_properties[] = { |
96 | - DEFINE_PROP_UINT32("kind-of-intr", struct xlx_pic, c_kind_of_intr, 0), | ||
97 | + DEFINE_PROP_UINT32("kind-of-intr", XpsIntc, c_kind_of_intr, 0), | ||
98 | DEFINE_PROP_END_OF_LIST(), | ||
99 | }; | ||
100 | |||
101 | @@ -XXX,XX +XXX,XX @@ static void xilinx_intc_class_init(ObjectClass *klass, void *data) | ||
102 | static const TypeInfo xilinx_intc_info = { | ||
103 | .name = TYPE_XILINX_INTC, | ||
104 | .parent = TYPE_SYS_BUS_DEVICE, | ||
105 | - .instance_size = sizeof(struct xlx_pic), | ||
106 | + .instance_size = sizeof(XpsIntc), | ||
107 | .instance_init = xilinx_intc_init, | ||
108 | .class_init = xilinx_intc_class_init, | ||
109 | }; | ||
147 | -- | 110 | -- |
148 | 2.16.1 | 111 | 2.34.1 |
149 | 112 | ||
150 | 113 | diff view generated by jsdifflib |
1 | From: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This implements emulation of the new SM3 instructions that have | 3 | This remove a use of 'struct' in the DECLARE_INSTANCE_CHECKER() |
4 | been added as an optional extension to the ARMv8 Crypto Extensions | 4 | macro call, to avoid after a QOM refactor: |
5 | in ARM v8.2. | ||
6 | 5 | ||
7 | Signed-off-by: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 6 | hw/timer/xilinx_timer.c:65:1: error: declaration of anonymous struct must be a definition |
8 | Message-id: 20180207111729.15737-4-ard.biesheuvel@linaro.org | 7 | DECLARE_INSTANCE_CHECKER(struct timerblock, XILINX_TIMER, |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | ^ |
9 | |||
10 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Reviewed-by: Edgar E. Iglesias <edgar@zeroasic.com> | ||
13 | Message-id: 20230109140306.23161-15-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 15 | --- |
12 | target/arm/cpu.h | 1 + | 16 | hw/timer/xilinx_timer.c | 27 +++++++++++++-------------- |
13 | target/arm/helper.h | 4 ++ | 17 | 1 file changed, 13 insertions(+), 14 deletions(-) |
14 | target/arm/crypto_helper.c | 96 ++++++++++++++++++++++++++++++++++++++++++++++ | ||
15 | target/arm/translate-a64.c | 88 ++++++++++++++++++++++++++++++++++++++++-- | ||
16 | 4 files changed, 186 insertions(+), 3 deletions(-) | ||
17 | 18 | ||
18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 19 | diff --git a/hw/timer/xilinx_timer.c b/hw/timer/xilinx_timer.c |
19 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/cpu.h | 21 | --- a/hw/timer/xilinx_timer.c |
21 | +++ b/target/arm/cpu.h | 22 | +++ b/hw/timer/xilinx_timer.c |
22 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | 23 | @@ -XXX,XX +XXX,XX @@ struct xlx_timer |
23 | ARM_FEATURE_SVE, /* has Scalable Vector Extension */ | ||
24 | ARM_FEATURE_V8_SHA512, /* implements SHA512 part of v8 Crypto Extensions */ | ||
25 | ARM_FEATURE_V8_SHA3, /* implements SHA3 part of v8 Crypto Extensions */ | ||
26 | + ARM_FEATURE_V8_SM3, /* implements SM3 part of v8 Crypto Extensions */ | ||
27 | }; | 24 | }; |
28 | 25 | ||
29 | static inline int arm_feature(CPUARMState *env, int feature) | 26 | #define TYPE_XILINX_TIMER "xlnx.xps-timer" |
30 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 27 | -DECLARE_INSTANCE_CHECKER(struct timerblock, XILINX_TIMER, |
31 | index XXXXXXX..XXXXXXX 100644 | 28 | - TYPE_XILINX_TIMER) |
32 | --- a/target/arm/helper.h | 29 | +typedef struct XpsTimerState XpsTimerState; |
33 | +++ b/target/arm/helper.h | 30 | +DECLARE_INSTANCE_CHECKER(XpsTimerState, XILINX_TIMER, TYPE_XILINX_TIMER) |
34 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(crypto_sha512h2, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | 31 | |
35 | DEF_HELPER_FLAGS_2(crypto_sha512su0, TCG_CALL_NO_RWG, void, ptr, ptr) | 32 | -struct timerblock |
36 | DEF_HELPER_FLAGS_3(crypto_sha512su1, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | 33 | +struct XpsTimerState |
37 | 34 | { | |
38 | +DEF_HELPER_FLAGS_5(crypto_sm3tt, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32, i32) | 35 | SysBusDevice parent_obj; |
39 | +DEF_HELPER_FLAGS_3(crypto_sm3partw1, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | 36 | |
40 | +DEF_HELPER_FLAGS_3(crypto_sm3partw2, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | 37 | @@ -XXX,XX +XXX,XX @@ struct timerblock |
41 | + | 38 | struct xlx_timer *timers; |
42 | DEF_HELPER_FLAGS_3(crc32, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32) | 39 | }; |
43 | DEF_HELPER_FLAGS_3(crc32c, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32) | 40 | |
44 | DEF_HELPER_2(dc_zva, void, env, i64) | 41 | -static inline unsigned int num_timers(struct timerblock *t) |
45 | diff --git a/target/arm/crypto_helper.c b/target/arm/crypto_helper.c | 42 | +static inline unsigned int num_timers(XpsTimerState *t) |
46 | index XXXXXXX..XXXXXXX 100644 | 43 | { |
47 | --- a/target/arm/crypto_helper.c | 44 | return 2 - t->one_timer_only; |
48 | +++ b/target/arm/crypto_helper.c | ||
49 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sha512su1)(void *vd, void *vn, void *vm) | ||
50 | rd[0] += s1_512(rn[0]) + rm[0]; | ||
51 | rd[1] += s1_512(rn[1]) + rm[1]; | ||
52 | } | 45 | } |
53 | + | 46 | @@ -XXX,XX +XXX,XX @@ static inline unsigned int timer_from_addr(hwaddr addr) |
54 | +void HELPER(crypto_sm3partw1)(void *vd, void *vn, void *vm) | 47 | return addr >> 2; |
55 | +{ | ||
56 | + uint64_t *rd = vd; | ||
57 | + uint64_t *rn = vn; | ||
58 | + uint64_t *rm = vm; | ||
59 | + union CRYPTO_STATE d = { .l = { rd[0], rd[1] } }; | ||
60 | + union CRYPTO_STATE n = { .l = { rn[0], rn[1] } }; | ||
61 | + union CRYPTO_STATE m = { .l = { rm[0], rm[1] } }; | ||
62 | + uint32_t t; | ||
63 | + | ||
64 | + t = CR_ST_WORD(d, 0) ^ CR_ST_WORD(n, 0) ^ ror32(CR_ST_WORD(m, 1), 17); | ||
65 | + CR_ST_WORD(d, 0) = t ^ ror32(t, 17) ^ ror32(t, 9); | ||
66 | + | ||
67 | + t = CR_ST_WORD(d, 1) ^ CR_ST_WORD(n, 1) ^ ror32(CR_ST_WORD(m, 2), 17); | ||
68 | + CR_ST_WORD(d, 1) = t ^ ror32(t, 17) ^ ror32(t, 9); | ||
69 | + | ||
70 | + t = CR_ST_WORD(d, 2) ^ CR_ST_WORD(n, 2) ^ ror32(CR_ST_WORD(m, 3), 17); | ||
71 | + CR_ST_WORD(d, 2) = t ^ ror32(t, 17) ^ ror32(t, 9); | ||
72 | + | ||
73 | + t = CR_ST_WORD(d, 3) ^ CR_ST_WORD(n, 3) ^ ror32(CR_ST_WORD(d, 0), 17); | ||
74 | + CR_ST_WORD(d, 3) = t ^ ror32(t, 17) ^ ror32(t, 9); | ||
75 | + | ||
76 | + rd[0] = d.l[0]; | ||
77 | + rd[1] = d.l[1]; | ||
78 | +} | ||
79 | + | ||
80 | +void HELPER(crypto_sm3partw2)(void *vd, void *vn, void *vm) | ||
81 | +{ | ||
82 | + uint64_t *rd = vd; | ||
83 | + uint64_t *rn = vn; | ||
84 | + uint64_t *rm = vm; | ||
85 | + union CRYPTO_STATE d = { .l = { rd[0], rd[1] } }; | ||
86 | + union CRYPTO_STATE n = { .l = { rn[0], rn[1] } }; | ||
87 | + union CRYPTO_STATE m = { .l = { rm[0], rm[1] } }; | ||
88 | + uint32_t t = CR_ST_WORD(n, 0) ^ ror32(CR_ST_WORD(m, 0), 25); | ||
89 | + | ||
90 | + CR_ST_WORD(d, 0) ^= t; | ||
91 | + CR_ST_WORD(d, 1) ^= CR_ST_WORD(n, 1) ^ ror32(CR_ST_WORD(m, 1), 25); | ||
92 | + CR_ST_WORD(d, 2) ^= CR_ST_WORD(n, 2) ^ ror32(CR_ST_WORD(m, 2), 25); | ||
93 | + CR_ST_WORD(d, 3) ^= CR_ST_WORD(n, 3) ^ ror32(CR_ST_WORD(m, 3), 25) ^ | ||
94 | + ror32(t, 17) ^ ror32(t, 2) ^ ror32(t, 26); | ||
95 | + | ||
96 | + rd[0] = d.l[0]; | ||
97 | + rd[1] = d.l[1]; | ||
98 | +} | ||
99 | + | ||
100 | +void HELPER(crypto_sm3tt)(void *vd, void *vn, void *vm, uint32_t imm2, | ||
101 | + uint32_t opcode) | ||
102 | +{ | ||
103 | + uint64_t *rd = vd; | ||
104 | + uint64_t *rn = vn; | ||
105 | + uint64_t *rm = vm; | ||
106 | + union CRYPTO_STATE d = { .l = { rd[0], rd[1] } }; | ||
107 | + union CRYPTO_STATE n = { .l = { rn[0], rn[1] } }; | ||
108 | + union CRYPTO_STATE m = { .l = { rm[0], rm[1] } }; | ||
109 | + uint32_t t; | ||
110 | + | ||
111 | + assert(imm2 < 4); | ||
112 | + | ||
113 | + if (opcode == 0 || opcode == 2) { | ||
114 | + /* SM3TT1A, SM3TT2A */ | ||
115 | + t = par(CR_ST_WORD(d, 3), CR_ST_WORD(d, 2), CR_ST_WORD(d, 1)); | ||
116 | + } else if (opcode == 1) { | ||
117 | + /* SM3TT1B */ | ||
118 | + t = maj(CR_ST_WORD(d, 3), CR_ST_WORD(d, 2), CR_ST_WORD(d, 1)); | ||
119 | + } else if (opcode == 3) { | ||
120 | + /* SM3TT2B */ | ||
121 | + t = cho(CR_ST_WORD(d, 3), CR_ST_WORD(d, 2), CR_ST_WORD(d, 1)); | ||
122 | + } else { | ||
123 | + g_assert_not_reached(); | ||
124 | + } | ||
125 | + | ||
126 | + t += CR_ST_WORD(d, 0) + CR_ST_WORD(m, imm2); | ||
127 | + | ||
128 | + CR_ST_WORD(d, 0) = CR_ST_WORD(d, 1); | ||
129 | + | ||
130 | + if (opcode < 2) { | ||
131 | + /* SM3TT1A, SM3TT1B */ | ||
132 | + t += CR_ST_WORD(n, 3) ^ ror32(CR_ST_WORD(d, 3), 20); | ||
133 | + | ||
134 | + CR_ST_WORD(d, 1) = ror32(CR_ST_WORD(d, 2), 23); | ||
135 | + } else { | ||
136 | + /* SM3TT2A, SM3TT2B */ | ||
137 | + t += CR_ST_WORD(n, 3); | ||
138 | + t ^= rol32(t, 9) ^ rol32(t, 17); | ||
139 | + | ||
140 | + CR_ST_WORD(d, 1) = ror32(CR_ST_WORD(d, 2), 13); | ||
141 | + } | ||
142 | + | ||
143 | + CR_ST_WORD(d, 2) = CR_ST_WORD(d, 3); | ||
144 | + CR_ST_WORD(d, 3) = t; | ||
145 | + | ||
146 | + rd[0] = d.l[0]; | ||
147 | + rd[1] = d.l[1]; | ||
148 | +} | ||
149 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
150 | index XXXXXXX..XXXXXXX 100644 | ||
151 | --- a/target/arm/translate-a64.c | ||
152 | +++ b/target/arm/translate-a64.c | ||
153 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn) | ||
154 | break; | ||
155 | } | ||
156 | } else { | ||
157 | - unallocated_encoding(s); | ||
158 | - return; | ||
159 | + switch (opcode) { | ||
160 | + case 0: /* SM3PARTW1 */ | ||
161 | + feature = ARM_FEATURE_V8_SM3; | ||
162 | + genfn = gen_helper_crypto_sm3partw1; | ||
163 | + break; | ||
164 | + case 1: /* SM3PARTW2 */ | ||
165 | + feature = ARM_FEATURE_V8_SM3; | ||
166 | + genfn = gen_helper_crypto_sm3partw2; | ||
167 | + break; | ||
168 | + default: | ||
169 | + unallocated_encoding(s); | ||
170 | + return; | ||
171 | + } | ||
172 | } | ||
173 | |||
174 | if (!arm_dc_feature(s, feature)) { | ||
175 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_four_reg(DisasContext *s, uint32_t insn) | ||
176 | case 1: /* BCAX */ | ||
177 | feature = ARM_FEATURE_V8_SHA3; | ||
178 | break; | ||
179 | + case 2: /* SM3SS1 */ | ||
180 | + feature = ARM_FEATURE_V8_SM3; | ||
181 | + break; | ||
182 | default: | ||
183 | unallocated_encoding(s); | ||
184 | return; | ||
185 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_four_reg(DisasContext *s, uint32_t insn) | ||
186 | tcg_temp_free_i64(tcg_res[0]); | ||
187 | tcg_temp_free_i64(tcg_res[1]); | ||
188 | } else { | ||
189 | - g_assert_not_reached(); | ||
190 | + TCGv_i32 tcg_op1, tcg_op2, tcg_op3, tcg_res, tcg_zero; | ||
191 | + | ||
192 | + tcg_op1 = tcg_temp_new_i32(); | ||
193 | + tcg_op2 = tcg_temp_new_i32(); | ||
194 | + tcg_op3 = tcg_temp_new_i32(); | ||
195 | + tcg_res = tcg_temp_new_i32(); | ||
196 | + tcg_zero = tcg_const_i32(0); | ||
197 | + | ||
198 | + read_vec_element_i32(s, tcg_op1, rn, 3, MO_32); | ||
199 | + read_vec_element_i32(s, tcg_op2, rm, 3, MO_32); | ||
200 | + read_vec_element_i32(s, tcg_op3, ra, 3, MO_32); | ||
201 | + | ||
202 | + tcg_gen_rotri_i32(tcg_res, tcg_op1, 20); | ||
203 | + tcg_gen_add_i32(tcg_res, tcg_res, tcg_op2); | ||
204 | + tcg_gen_add_i32(tcg_res, tcg_res, tcg_op3); | ||
205 | + tcg_gen_rotri_i32(tcg_res, tcg_res, 25); | ||
206 | + | ||
207 | + write_vec_element_i32(s, tcg_zero, rd, 0, MO_32); | ||
208 | + write_vec_element_i32(s, tcg_zero, rd, 1, MO_32); | ||
209 | + write_vec_element_i32(s, tcg_zero, rd, 2, MO_32); | ||
210 | + write_vec_element_i32(s, tcg_res, rd, 3, MO_32); | ||
211 | + | ||
212 | + tcg_temp_free_i32(tcg_op1); | ||
213 | + tcg_temp_free_i32(tcg_op2); | ||
214 | + tcg_temp_free_i32(tcg_op3); | ||
215 | + tcg_temp_free_i32(tcg_res); | ||
216 | + tcg_temp_free_i32(tcg_zero); | ||
217 | } | ||
218 | } | 48 | } |
219 | 49 | ||
220 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_xar(DisasContext *s, uint32_t insn) | 50 | -static void timer_update_irq(struct timerblock *t) |
221 | tcg_temp_free_i64(tcg_res[1]); | 51 | +static void timer_update_irq(XpsTimerState *t) |
52 | { | ||
53 | unsigned int i, irq = 0; | ||
54 | uint32_t csr; | ||
55 | @@ -XXX,XX +XXX,XX @@ static void timer_update_irq(struct timerblock *t) | ||
56 | static uint64_t | ||
57 | timer_read(void *opaque, hwaddr addr, unsigned int size) | ||
58 | { | ||
59 | - struct timerblock *t = opaque; | ||
60 | + XpsTimerState *t = opaque; | ||
61 | struct xlx_timer *xt; | ||
62 | uint32_t r = 0; | ||
63 | unsigned int timer; | ||
64 | @@ -XXX,XX +XXX,XX @@ static void | ||
65 | timer_write(void *opaque, hwaddr addr, | ||
66 | uint64_t val64, unsigned int size) | ||
67 | { | ||
68 | - struct timerblock *t = opaque; | ||
69 | + XpsTimerState *t = opaque; | ||
70 | struct xlx_timer *xt; | ||
71 | unsigned int timer; | ||
72 | uint32_t value = val64; | ||
73 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps timer_ops = { | ||
74 | static void timer_hit(void *opaque) | ||
75 | { | ||
76 | struct xlx_timer *xt = opaque; | ||
77 | - struct timerblock *t = xt->parent; | ||
78 | + XpsTimerState *t = xt->parent; | ||
79 | D(fprintf(stderr, "%s %d\n", __func__, xt->nr)); | ||
80 | xt->regs[R_TCSR] |= TCSR_TINT; | ||
81 | |||
82 | @@ -XXX,XX +XXX,XX @@ static void timer_hit(void *opaque) | ||
83 | |||
84 | static void xilinx_timer_realize(DeviceState *dev, Error **errp) | ||
85 | { | ||
86 | - struct timerblock *t = XILINX_TIMER(dev); | ||
87 | + XpsTimerState *t = XILINX_TIMER(dev); | ||
88 | unsigned int i; | ||
89 | |||
90 | /* Init all the ptimers. */ | ||
91 | @@ -XXX,XX +XXX,XX @@ static void xilinx_timer_realize(DeviceState *dev, Error **errp) | ||
92 | |||
93 | static void xilinx_timer_init(Object *obj) | ||
94 | { | ||
95 | - struct timerblock *t = XILINX_TIMER(obj); | ||
96 | + XpsTimerState *t = XILINX_TIMER(obj); | ||
97 | |||
98 | /* All timers share a single irq line. */ | ||
99 | sysbus_init_irq(SYS_BUS_DEVICE(obj), &t->irq); | ||
222 | } | 100 | } |
223 | 101 | ||
224 | +/* Crypto three-reg imm2 | 102 | static Property xilinx_timer_properties[] = { |
225 | + * 31 21 20 16 15 14 13 12 11 10 9 5 4 0 | 103 | - DEFINE_PROP_UINT32("clock-frequency", struct timerblock, freq_hz, |
226 | + * +-----------------------+------+-----+------+--------+------+------+ | 104 | - 62 * 1000000), |
227 | + * | 1 1 0 0 1 1 1 0 0 1 0 | Rm | 1 0 | imm2 | opcode | Rn | Rd | | 105 | - DEFINE_PROP_UINT8("one-timer-only", struct timerblock, one_timer_only, 0), |
228 | + * +-----------------------+------+-----+------+--------+------+------+ | 106 | + DEFINE_PROP_UINT32("clock-frequency", XpsTimerState, freq_hz, 62 * 1000000), |
229 | + */ | 107 | + DEFINE_PROP_UINT8("one-timer-only", XpsTimerState, one_timer_only, 0), |
230 | +static void disas_crypto_three_reg_imm2(DisasContext *s, uint32_t insn) | 108 | DEFINE_PROP_END_OF_LIST(), |
231 | +{ | ||
232 | + int opcode = extract32(insn, 10, 2); | ||
233 | + int imm2 = extract32(insn, 12, 2); | ||
234 | + int rm = extract32(insn, 16, 5); | ||
235 | + int rn = extract32(insn, 5, 5); | ||
236 | + int rd = extract32(insn, 0, 5); | ||
237 | + TCGv_ptr tcg_rd_ptr, tcg_rn_ptr, tcg_rm_ptr; | ||
238 | + TCGv_i32 tcg_imm2, tcg_opcode; | ||
239 | + | ||
240 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_SM3)) { | ||
241 | + unallocated_encoding(s); | ||
242 | + return; | ||
243 | + } | ||
244 | + | ||
245 | + if (!fp_access_check(s)) { | ||
246 | + return; | ||
247 | + } | ||
248 | + | ||
249 | + tcg_rd_ptr = vec_full_reg_ptr(s, rd); | ||
250 | + tcg_rn_ptr = vec_full_reg_ptr(s, rn); | ||
251 | + tcg_rm_ptr = vec_full_reg_ptr(s, rm); | ||
252 | + tcg_imm2 = tcg_const_i32(imm2); | ||
253 | + tcg_opcode = tcg_const_i32(opcode); | ||
254 | + | ||
255 | + gen_helper_crypto_sm3tt(tcg_rd_ptr, tcg_rn_ptr, tcg_rm_ptr, tcg_imm2, | ||
256 | + tcg_opcode); | ||
257 | + | ||
258 | + tcg_temp_free_ptr(tcg_rd_ptr); | ||
259 | + tcg_temp_free_ptr(tcg_rn_ptr); | ||
260 | + tcg_temp_free_ptr(tcg_rm_ptr); | ||
261 | + tcg_temp_free_i32(tcg_imm2); | ||
262 | + tcg_temp_free_i32(tcg_opcode); | ||
263 | +} | ||
264 | + | ||
265 | /* C3.6 Data processing - SIMD, inc Crypto | ||
266 | * | ||
267 | * As the decode gets a little complex we are using a table based | ||
268 | @@ -XXX,XX +XXX,XX @@ static const AArch64DecodeTable data_proc_simd[] = { | ||
269 | { 0xcec08000, 0xfffff000, disas_crypto_two_reg_sha512 }, | ||
270 | { 0xce000000, 0xff808000, disas_crypto_four_reg }, | ||
271 | { 0xce800000, 0xffe00000, disas_crypto_xar }, | ||
272 | + { 0xce408000, 0xffe0c000, disas_crypto_three_reg_imm2 }, | ||
273 | { 0x00000000, 0x00000000, NULL } | ||
274 | }; | 109 | }; |
275 | 110 | ||
111 | @@ -XXX,XX +XXX,XX @@ static void xilinx_timer_class_init(ObjectClass *klass, void *data) | ||
112 | static const TypeInfo xilinx_timer_info = { | ||
113 | .name = TYPE_XILINX_TIMER, | ||
114 | .parent = TYPE_SYS_BUS_DEVICE, | ||
115 | - .instance_size = sizeof(struct timerblock), | ||
116 | + .instance_size = sizeof(XpsTimerState), | ||
117 | .instance_init = xilinx_timer_init, | ||
118 | .class_init = xilinx_timer_class_init, | ||
119 | }; | ||
276 | -- | 120 | -- |
277 | 2.16.1 | 121 | 2.34.1 |
278 | 122 | ||
279 | 123 | diff view generated by jsdifflib |
1 | Handle possible MPU faults, SAU faults or bus errors when | 1 | From: Evgeny Iakovlev <eiakovlev@linux.microsoft.com> |
---|---|---|---|
2 | popping register state off the stack during exception return. | ||
3 | 2 | ||
3 | ARM trusted firmware, when built with FEAT_HCX support, sets SCR_EL3.HXEn bit | ||
4 | to allow EL2 to modify HCRX_EL2 register without trapping it in EL3. Qemu | ||
5 | uses a valid mask to clear unsupported SCR_EL3 bits when emulating SCR_EL3 | ||
6 | write, and that mask doesn't include SCR_EL3.HXEn bit even if FEAT_HCX is | ||
7 | enabled and exposed to the guest. As a result EL3 writes of that bit are | ||
8 | ignored. | ||
9 | |||
10 | Cc: qemu-stable@nongnu.org | ||
11 | Signed-off-by: Evgeny Iakovlev <eiakovlev@linux.microsoft.com> | ||
12 | Message-id: 20230105221251.17896-4-eiakovlev@linux.microsoft.com | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 1517324542-6607-8-git-send-email-peter.maydell@linaro.org | ||
7 | --- | 15 | --- |
8 | target/arm/helper.c | 115 ++++++++++++++++++++++++++++++++++++++++++---------- | 16 | target/arm/helper.c | 3 +++ |
9 | 1 file changed, 94 insertions(+), 21 deletions(-) | 17 | 1 file changed, 3 insertions(+) |
10 | 18 | ||
11 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 19 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
12 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/helper.c | 21 | --- a/target/arm/helper.c |
14 | +++ b/target/arm/helper.c | 22 | +++ b/target/arm/helper.c |
15 | @@ -XXX,XX +XXX,XX @@ pend_fault: | 23 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) |
16 | return false; | 24 | if (cpu_isar_feature(aa64_sme, cpu)) { |
17 | } | 25 | valid_mask |= SCR_ENTP2; |
18 | 26 | } | |
19 | +static bool v7m_stack_read(ARMCPU *cpu, uint32_t *dest, uint32_t addr, | 27 | + if (cpu_isar_feature(aa64_hcx, cpu)) { |
20 | + ARMMMUIdx mmu_idx) | 28 | + valid_mask |= SCR_HXEN; |
21 | +{ | ||
22 | + CPUState *cs = CPU(cpu); | ||
23 | + CPUARMState *env = &cpu->env; | ||
24 | + MemTxAttrs attrs = {}; | ||
25 | + MemTxResult txres; | ||
26 | + target_ulong page_size; | ||
27 | + hwaddr physaddr; | ||
28 | + int prot; | ||
29 | + ARMMMUFaultInfo fi; | ||
30 | + bool secure = mmu_idx & ARM_MMU_IDX_M_S; | ||
31 | + int exc; | ||
32 | + bool exc_secure; | ||
33 | + uint32_t value; | ||
34 | + | ||
35 | + if (get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &physaddr, | ||
36 | + &attrs, &prot, &page_size, &fi, NULL)) { | ||
37 | + /* MPU/SAU lookup failed */ | ||
38 | + if (fi.type == ARMFault_QEMU_SFault) { | ||
39 | + qemu_log_mask(CPU_LOG_INT, | ||
40 | + "...SecureFault with SFSR.AUVIOL during unstack\n"); | ||
41 | + env->v7m.sfsr |= R_V7M_SFSR_AUVIOL_MASK | R_V7M_SFSR_SFARVALID_MASK; | ||
42 | + env->v7m.sfar = addr; | ||
43 | + exc = ARMV7M_EXCP_SECURE; | ||
44 | + exc_secure = false; | ||
45 | + } else { | ||
46 | + qemu_log_mask(CPU_LOG_INT, | ||
47 | + "...MemManageFault with CFSR.MUNSTKERR\n"); | ||
48 | + env->v7m.cfsr[secure] |= R_V7M_CFSR_MUNSTKERR_MASK; | ||
49 | + exc = ARMV7M_EXCP_MEM; | ||
50 | + exc_secure = secure; | ||
51 | + } | 29 | + } |
52 | + goto pend_fault; | 30 | } else { |
53 | + } | 31 | valid_mask &= ~(SCR_RW | SCR_ST); |
54 | + | 32 | if (cpu_isar_feature(aa32_ras, cpu)) { |
55 | + value = address_space_ldl(arm_addressspace(cs, attrs), physaddr, | ||
56 | + attrs, &txres); | ||
57 | + if (txres != MEMTX_OK) { | ||
58 | + /* BusFault trying to read the data */ | ||
59 | + qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.UNSTKERR\n"); | ||
60 | + env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_UNSTKERR_MASK; | ||
61 | + exc = ARMV7M_EXCP_BUS; | ||
62 | + exc_secure = false; | ||
63 | + goto pend_fault; | ||
64 | + } | ||
65 | + | ||
66 | + *dest = value; | ||
67 | + return true; | ||
68 | + | ||
69 | +pend_fault: | ||
70 | + /* By pending the exception at this point we are making | ||
71 | + * the IMPDEF choice "overridden exceptions pended" (see the | ||
72 | + * MergeExcInfo() pseudocode). The other choice would be to not | ||
73 | + * pend them now and then make a choice about which to throw away | ||
74 | + * later if we have two derived exceptions. | ||
75 | + */ | ||
76 | + armv7m_nvic_set_pending(env->nvic, exc, exc_secure); | ||
77 | + return false; | ||
78 | +} | ||
79 | + | ||
80 | /* Return true if we're using the process stack pointer (not the MSP) */ | ||
81 | static bool v7m_using_psp(CPUARMState *env) | ||
82 | { | ||
83 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
84 | !return_to_handler, | ||
85 | return_to_sp_process); | ||
86 | uint32_t frameptr = *frame_sp_p; | ||
87 | + bool pop_ok = true; | ||
88 | + ARMMMUIdx mmu_idx; | ||
89 | + | ||
90 | + mmu_idx = arm_v7m_mmu_idx_for_secstate_and_priv(env, return_to_secure, | ||
91 | + !return_to_handler); | ||
92 | |||
93 | if (!QEMU_IS_ALIGNED(frameptr, 8) && | ||
94 | arm_feature(env, ARM_FEATURE_V8)) { | ||
95 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
96 | return; | ||
97 | } | ||
98 | |||
99 | - env->regs[4] = ldl_phys(cs->as, frameptr + 0x8); | ||
100 | - env->regs[5] = ldl_phys(cs->as, frameptr + 0xc); | ||
101 | - env->regs[6] = ldl_phys(cs->as, frameptr + 0x10); | ||
102 | - env->regs[7] = ldl_phys(cs->as, frameptr + 0x14); | ||
103 | - env->regs[8] = ldl_phys(cs->as, frameptr + 0x18); | ||
104 | - env->regs[9] = ldl_phys(cs->as, frameptr + 0x1c); | ||
105 | - env->regs[10] = ldl_phys(cs->as, frameptr + 0x20); | ||
106 | - env->regs[11] = ldl_phys(cs->as, frameptr + 0x24); | ||
107 | + pop_ok = | ||
108 | + v7m_stack_read(cpu, &env->regs[4], frameptr + 0x8, mmu_idx) && | ||
109 | + v7m_stack_read(cpu, &env->regs[4], frameptr + 0x8, mmu_idx) && | ||
110 | + v7m_stack_read(cpu, &env->regs[5], frameptr + 0xc, mmu_idx) && | ||
111 | + v7m_stack_read(cpu, &env->regs[6], frameptr + 0x10, mmu_idx) && | ||
112 | + v7m_stack_read(cpu, &env->regs[7], frameptr + 0x14, mmu_idx) && | ||
113 | + v7m_stack_read(cpu, &env->regs[8], frameptr + 0x18, mmu_idx) && | ||
114 | + v7m_stack_read(cpu, &env->regs[9], frameptr + 0x1c, mmu_idx) && | ||
115 | + v7m_stack_read(cpu, &env->regs[10], frameptr + 0x20, mmu_idx) && | ||
116 | + v7m_stack_read(cpu, &env->regs[11], frameptr + 0x24, mmu_idx); | ||
117 | |||
118 | frameptr += 0x28; | ||
119 | } | ||
120 | |||
121 | - /* Pop registers. TODO: make these accesses use the correct | ||
122 | - * attributes and address space (S/NS, priv/unpriv) and handle | ||
123 | - * memory transaction failures. | ||
124 | - */ | ||
125 | - env->regs[0] = ldl_phys(cs->as, frameptr); | ||
126 | - env->regs[1] = ldl_phys(cs->as, frameptr + 0x4); | ||
127 | - env->regs[2] = ldl_phys(cs->as, frameptr + 0x8); | ||
128 | - env->regs[3] = ldl_phys(cs->as, frameptr + 0xc); | ||
129 | - env->regs[12] = ldl_phys(cs->as, frameptr + 0x10); | ||
130 | - env->regs[14] = ldl_phys(cs->as, frameptr + 0x14); | ||
131 | - env->regs[15] = ldl_phys(cs->as, frameptr + 0x18); | ||
132 | + /* Pop registers */ | ||
133 | + pop_ok = pop_ok && | ||
134 | + v7m_stack_read(cpu, &env->regs[0], frameptr, mmu_idx) && | ||
135 | + v7m_stack_read(cpu, &env->regs[1], frameptr + 0x4, mmu_idx) && | ||
136 | + v7m_stack_read(cpu, &env->regs[2], frameptr + 0x8, mmu_idx) && | ||
137 | + v7m_stack_read(cpu, &env->regs[3], frameptr + 0xc, mmu_idx) && | ||
138 | + v7m_stack_read(cpu, &env->regs[12], frameptr + 0x10, mmu_idx) && | ||
139 | + v7m_stack_read(cpu, &env->regs[14], frameptr + 0x14, mmu_idx) && | ||
140 | + v7m_stack_read(cpu, &env->regs[15], frameptr + 0x18, mmu_idx) && | ||
141 | + v7m_stack_read(cpu, &xpsr, frameptr + 0x1c, mmu_idx); | ||
142 | + | ||
143 | + if (!pop_ok) { | ||
144 | + /* v7m_stack_read() pended a fault, so take it (as a tail | ||
145 | + * chained exception on the same stack frame) | ||
146 | + */ | ||
147 | + v7m_exception_taken(cpu, excret, true, false); | ||
148 | + return; | ||
149 | + } | ||
150 | |||
151 | /* Returning from an exception with a PC with bit 0 set is defined | ||
152 | * behaviour on v8M (bit 0 is ignored), but for v7M it was specified | ||
153 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
154 | } | ||
155 | } | ||
156 | |||
157 | - xpsr = ldl_phys(cs->as, frameptr + 0x1c); | ||
158 | - | ||
159 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
160 | /* For v8M we have to check whether the xPSR exception field | ||
161 | * matches the EXCRET value for return to handler/thread | ||
162 | -- | 33 | -- |
163 | 2.16.1 | 34 | 2.34.1 |
164 | |||
165 | diff view generated by jsdifflib |