1
Another lump of target-arm patches. I still have some patches in
1
Some arm patches; my to-review queue is by no means empty, but
2
my to-review queue, but this is a big enough set that I wanted
2
this is a big enough set of patches to be getting on with...
3
to send it out.
4
3
5
thanks
6
-- PMM
4
-- PMM
7
5
8
The following changes since commit 04bb7fe2bf55bdf66d5b7a5a719b40bbb4048178:
6
The following changes since commit cb9c6a8e5ad6a1f0ce164d352e3102df46986e22:
9
7
10
Merge remote-tracking branch 'remotes/rth/tags/pull-tcg-20180208' into staging (2018-02-08 17:41:15 +0000)
8
.gitlab-ci.d/windows: Work-around timeout and OpenGL problems of the MSYS2 jobs (2023-01-04 18:58:33 +0000)
11
9
12
are available in the Git repository at:
10
are available in the Git repository at:
13
11
14
git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20180209
12
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230105
15
13
16
for you to fetch changes up to bbba7757bacc9f890a3f028d328b4b429dbe78ec:
14
for you to fetch changes up to 93c9678de9dc7d2e68f9e8477da072bac30ef132:
17
15
18
hw/core/generic-loader: Allow PC to be set on command line (2018-02-09 10:55:40 +0000)
16
hw/net: Fix read of uninitialized memory in imx_fec. (2023-01-05 15:33:00 +0000)
19
17
20
----------------------------------------------------------------
18
----------------------------------------------------------------
21
target-arm queue:
19
target-arm queue:
22
* Support M profile derived exceptions on exception entry and exit
20
* Implement AArch32 ARMv8-R support
23
* Implement AArch64 v8.2 crypto insns (SHA-512, SHA-3, SM3, SM4)
21
* Add Cortex-R52 CPU
24
* Implement working i.MX6 SD controller
22
* fix handling of HLT semihosting in system mode
25
* Various devices preparatory to i.MX7 support
23
* hw/timer/ixm_epit: cleanup and fix bug in compare handling
26
* Preparatory patches for SVE emulation
24
* target/arm: Coding style fixes
27
* v8M: Fix bug in implementation of 'TT' insn
25
* target/arm: Clean up includes
28
* Give useful error if user tries to use userspace GICv3 with KVM
26
* nseries: minor code cleanups
27
* target/arm: align exposed ID registers with Linux
28
* hw/arm/smmu-common: remove unnecessary inlines
29
* i.MX7D: Handle GPT timers
30
* i.MX7D: Connect IRQs to GPIO devices
31
* i.MX6UL: Add a specific GPT timer instance
32
* hw/net: Fix read of uninitialized memory in imx_fec
29
33
30
----------------------------------------------------------------
34
----------------------------------------------------------------
31
Andrey Smirnov (10):
35
Alex Bennée (1):
32
sdhci: Add i.MX specific subtype of SDHCI
36
target/arm: fix handling of HLT semihosting in system mode
33
hw: i.MX: Convert i.MX6 to use TYPE_IMX_USDHC
34
i.MX: Add code to emulate i.MX7 CCM, PMU and ANALOG IP blocks
35
i.MX: Add code to emulate i.MX2 watchdog IP block
36
i.MX: Add code to emulate i.MX7 SNVS IP-block
37
i.MX: Add code to emulate GPCv2 IP block
38
i.MX: Add i.MX7 GPT variant
39
i.MX: Add implementation of i.MX7 GPR IP block
40
usb: Add basic code to emulate Chipidea USB IP
41
hw/arm: Move virt's PSCI DT fixup code to arm/boot.c
42
37
43
Ard Biesheuvel (5):
38
Axel Heider (8):
44
target/arm: implement SHA-512 instructions
39
hw/timer/imx_epit: improve comments
45
target/arm: implement SHA-3 instructions
40
hw/timer/imx_epit: cleanup CR defines
46
target/arm: implement SM3 instructions
41
hw/timer/imx_epit: define SR_OCIF
47
target/arm: implement SM4 instructions
42
hw/timer/imx_epit: update interrupt state on CR write access
48
target/arm: enable user-mode SHA-3, SM3, SM4 and SHA-512 instruction support
43
hw/timer/imx_epit: hard reset initializes CR with 0
44
hw/timer/imx_epit: factor out register write handlers
45
hw/timer/imx_epit: remove explicit fields cnt and freq
46
hw/timer/imx_epit: fix compare timer handling
49
47
50
Christoffer Dall (1):
48
Claudio Fontana (1):
51
target/arm/kvm: gic: Prevent creating userspace GICv3 with KVM
49
target/arm: cleanup cpu includes
52
50
53
Peter Maydell (9):
51
Fabiano Rosas (5):
54
target/arm: Add armv7m_nvic_set_pending_derived()
52
target/arm: Fix checkpatch comment style warnings in helper.c
55
target/arm: Split "get pending exception info" from "acknowledge it"
53
target/arm: Fix checkpatch space errors in helper.c
56
target/arm: Add ignore_stackfaults argument to v7m_exception_taken()
54
target/arm: Fix checkpatch brace errors in helper.c
57
target/arm: Make v7M exception entry stack push check MPU
55
target/arm: Remove unused includes from m_helper.c
58
target/arm: Make v7m_push_callee_stack() honour MPU
56
target/arm: Remove unused includes from helper.c
59
target/arm: Make exception vector loads honour the SAU
60
target/arm: Handle exceptions during exception stack pop
61
target/arm/translate.c: Fix missing 'break' for TT insns
62
hw/core/generic-loader: Allow PC to be set on command line
63
57
64
Richard Henderson (5):
58
Jean-Christophe Dubois (4):
65
target/arm: Expand vector registers for SVE
59
i.MX7D: Connect GPT timers to IRQ
66
target/arm: Add predicate registers for SVE
60
i.MX7D: Compute clock frequency for the fixed frequency clocks.
67
target/arm: Add SVE to migration state
61
i.MX6UL: Add a specific GPT timer instance for the i.MX6UL
68
target/arm: Add ZCR_ELx
62
i.MX7D: Connect IRQs to GPIO devices.
69
target/arm: Add SVE state to TB->FLAGS
70
63
71
hw/intc/Makefile.objs | 2 +-
64
Peter Maydell (1):
72
hw/misc/Makefile.objs | 4 +
65
target/arm:Set lg_page_size to 0 if either S1 or S2 asks for it
73
hw/usb/Makefile.objs | 1 +
74
hw/sd/sdhci-internal.h | 23 ++
75
include/hw/intc/imx_gpcv2.h | 22 ++
76
include/hw/misc/imx2_wdt.h | 33 +++
77
include/hw/misc/imx7_ccm.h | 139 +++++++++++
78
include/hw/misc/imx7_gpr.h | 28 +++
79
include/hw/misc/imx7_snvs.h | 35 +++
80
include/hw/sd/sdhci.h | 13 ++
81
include/hw/timer/imx_gpt.h | 1 +
82
include/hw/usb/chipidea.h | 16 ++
83
target/arm/cpu.h | 120 ++++++++--
84
target/arm/helper.h | 12 +
85
target/arm/kvm_arm.h | 4 +
86
target/arm/translate.h | 2 +
87
hw/arm/boot.c | 65 ++++++
88
hw/arm/fsl-imx6.c | 2 +-
89
hw/arm/virt.c | 61 -----
90
hw/core/generic-loader.c | 2 +-
91
hw/intc/armv7m_nvic.c | 98 +++++++-
92
hw/intc/imx_gpcv2.c | 125 ++++++++++
93
hw/misc/imx2_wdt.c | 89 +++++++
94
hw/misc/imx7_ccm.c | 277 ++++++++++++++++++++++
95
hw/misc/imx7_gpr.c | 124 ++++++++++
96
hw/misc/imx7_snvs.c | 83 +++++++
97
hw/sd/sdhci.c | 230 ++++++++++++++++++-
98
hw/timer/imx_gpt.c | 25 ++
99
hw/usb/chipidea.c | 176 ++++++++++++++
100
linux-user/elfload.c | 19 ++
101
target/arm/cpu64.c | 4 +
102
target/arm/crypto_helper.c | 277 +++++++++++++++++++++-
103
target/arm/helper.c | 548 +++++++++++++++++++++++++++++++++++++-------
104
target/arm/machine.c | 88 ++++++-
105
target/arm/translate-a64.c | 350 +++++++++++++++++++++++++++-
106
target/arm/translate.c | 8 +-
107
hw/intc/trace-events | 5 +-
108
hw/misc/trace-events | 4 +
109
38 files changed, 2928 insertions(+), 187 deletions(-)
110
create mode 100644 include/hw/intc/imx_gpcv2.h
111
create mode 100644 include/hw/misc/imx2_wdt.h
112
create mode 100644 include/hw/misc/imx7_ccm.h
113
create mode 100644 include/hw/misc/imx7_gpr.h
114
create mode 100644 include/hw/misc/imx7_snvs.h
115
create mode 100644 include/hw/usb/chipidea.h
116
create mode 100644 hw/intc/imx_gpcv2.c
117
create mode 100644 hw/misc/imx2_wdt.c
118
create mode 100644 hw/misc/imx7_ccm.c
119
create mode 100644 hw/misc/imx7_gpr.c
120
create mode 100644 hw/misc/imx7_snvs.c
121
create mode 100644 hw/usb/chipidea.c
122
66
67
Philippe Mathieu-Daudé (5):
68
hw/input/tsc2xxx: Constify set_transform()'s MouseTransformInfo arg
69
hw/arm/nseries: Constify various read-only arrays
70
hw/arm/nseries: Silent -Wmissing-field-initializers warning
71
hw/arm/smmu-common: Reduce smmu_inv_notifiers_mr() scope
72
hw/arm/smmu-common: Avoid using inlined functions with external linkage
73
74
Stephen Longfield (1):
75
hw/net: Fix read of uninitialized memory in imx_fec.
76
77
Tobias Röhmel (7):
78
target/arm: Don't add all MIDR aliases for cores that implement PMSA
79
target/arm: Make RVBAR available for all ARMv8 CPUs
80
target/arm: Make stage_2_format for cache attributes optional
81
target/arm: Enable TTBCR_EAE for ARMv8-R AArch32
82
target/arm: Add PMSAv8r registers
83
target/arm: Add PMSAv8r functionality
84
target/arm: Add ARM Cortex-R52 CPU
85
86
Zhuojia Shen (1):
87
target/arm: align exposed ID registers with Linux
88
89
include/hw/arm/fsl-imx7.h | 20 +
90
include/hw/arm/smmu-common.h | 3 -
91
include/hw/input/tsc2xxx.h | 4 +-
92
include/hw/timer/imx_epit.h | 8 +-
93
include/hw/timer/imx_gpt.h | 1 +
94
target/arm/cpu.h | 6 +
95
target/arm/internals.h | 4 +
96
hw/arm/fsl-imx6ul.c | 2 +-
97
hw/arm/fsl-imx7.c | 41 +-
98
hw/arm/nseries.c | 28 +-
99
hw/arm/smmu-common.c | 15 +-
100
hw/input/tsc2005.c | 2 +-
101
hw/input/tsc210x.c | 3 +-
102
hw/misc/imx6ul_ccm.c | 6 -
103
hw/misc/imx7_ccm.c | 49 ++-
104
hw/net/imx_fec.c | 8 +-
105
hw/timer/imx_epit.c | 376 +++++++++-------
106
hw/timer/imx_gpt.c | 25 ++
107
target/arm/cpu.c | 35 +-
108
target/arm/cpu64.c | 6 -
109
target/arm/cpu_tcg.c | 42 ++
110
target/arm/debug_helper.c | 3 +
111
target/arm/helper.c | 871 +++++++++++++++++++++++++++++---------
112
target/arm/m_helper.c | 16 -
113
target/arm/machine.c | 28 ++
114
target/arm/ptw.c | 152 +++++--
115
target/arm/tlb_helper.c | 4 +
116
target/arm/translate.c | 2 +-
117
tests/tcg/aarch64/sysregs.c | 24 +-
118
tests/tcg/aarch64/Makefile.target | 7 +-
119
30 files changed, 1330 insertions(+), 461 deletions(-)
120
diff view generated by jsdifflib
1
The documentation for the generic loader claims that you can
1
In get_phys_addr_twostage() we set the lg_page_size of the result to
2
set the PC for a CPU with an option of the form
2
the maximum of the stage 1 and stage 2 page sizes. This works for
3
-device loader,cpu-num=0,addr=0x10000004
3
the case where we do want to create a TLB entry, because we know the
4
common TLB code only creates entries of the TARGET_PAGE_SIZE and
5
asking for a size larger than that only means that invalidations
6
invalidate the whole larger area. However, if lg_page_size is
7
smaller than TARGET_PAGE_SIZE this effectively means "don't create a
8
TLB entry"; in this case if either S1 or S2 said "this covers less
9
than a page and can't go in a TLB" then the final result also should
10
be marked that way. Set the resulting page size to 0 if either
11
stage asked for a less-than-a-page entry, and expand the comment
12
to explain what's going on.
4
13
5
However if you try this QEMU complains:
14
This has no effect for VMSA because currently the VMSA lookup always
6
cpu_num must be specified when setting a program counter
15
returns results that cover at least TARGET_PAGE_SIZE; however when we
7
16
add v8R support it will reuse this code path, and for v8R the S1 and
8
This is because we were testing against 0 rather than CPU_NONE.
17
S2 results can be smaller than TARGET_PAGE_SIZE.
9
18
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
19
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Reviewed-by: Alistair Francis <alistair.francis@xilinx.com>
20
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
12
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
21
Message-id: 20221212142708.610090-1-peter.maydell@linaro.org
13
Message-id: 20180205150426.20542-1-peter.maydell@linaro.org
14
---
22
---
15
hw/core/generic-loader.c | 2 +-
23
target/arm/ptw.c | 16 +++++++++++++---
16
1 file changed, 1 insertion(+), 1 deletion(-)
24
1 file changed, 13 insertions(+), 3 deletions(-)
17
25
18
diff --git a/hw/core/generic-loader.c b/hw/core/generic-loader.c
26
diff --git a/target/arm/ptw.c b/target/arm/ptw.c
19
index XXXXXXX..XXXXXXX 100644
27
index XXXXXXX..XXXXXXX 100644
20
--- a/hw/core/generic-loader.c
28
--- a/target/arm/ptw.c
21
+++ b/hw/core/generic-loader.c
29
+++ b/target/arm/ptw.c
22
@@ -XXX,XX +XXX,XX @@ static void generic_loader_realize(DeviceState *dev, Error **errp)
30
@@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw,
23
error_setg(errp, "data can not be specified when setting a "
31
}
24
"program counter");
32
25
return;
33
/*
26
- } else if (!s->cpu_num) {
34
- * Use the maximum of the S1 & S2 page size, so that invalidation
27
+ } else if (s->cpu_num == CPU_NONE) {
35
- * of pages > TARGET_PAGE_SIZE works correctly.
28
error_setg(errp, "cpu_num must be specified when setting a "
36
+ * If either S1 or S2 returned a result smaller than TARGET_PAGE_SIZE,
29
"program counter");
37
+ * this means "don't put this in the TLB"; in this case, return a
30
return;
38
+ * result with lg_page_size == 0 to achieve that. Otherwise,
39
+ * use the maximum of the S1 & S2 page size, so that invalidation
40
+ * of pages > TARGET_PAGE_SIZE works correctly. (This works even though
41
+ * we know the combined result permissions etc only cover the minimum
42
+ * of the S1 and S2 page size, because we know that the common TLB code
43
+ * never actually creates TLB entries bigger than TARGET_PAGE_SIZE,
44
+ * and passing a larger page size value only affects invalidations.)
45
*/
46
- if (result->f.lg_page_size < s1_lgpgsz) {
47
+ if (result->f.lg_page_size < TARGET_PAGE_BITS ||
48
+ s1_lgpgsz < TARGET_PAGE_BITS) {
49
+ result->f.lg_page_size = 0;
50
+ } else if (result->f.lg_page_size < s1_lgpgsz) {
51
result->f.lg_page_size = s1_lgpgsz;
52
}
53
31
--
54
--
32
2.16.1
55
2.25.1
33
34
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de>
2
2
3
Define ZCR_EL[1-3].
3
Cores with PMSA have the MPUIR register which has the
4
same encoding as the MIDR alias with opc2=4. So we only
5
add that alias if we are not realizing a core that
6
implements PMSA.
4
7
5
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
8
Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de>
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
Message-id: 20180123035349.24538-5-richard.henderson@linaro.org
10
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
11
Message-id: 20221206102504.165775-2-tobias.roehmel@rwth-aachen.de
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
13
---
10
target/arm/cpu.h | 5 ++
14
target/arm/helper.c | 13 +++++++++----
11
target/arm/helper.c | 131 ++++++++++++++++++++++++++++++++++++++++++++++++++++
15
1 file changed, 9 insertions(+), 4 deletions(-)
12
2 files changed, 136 insertions(+)
13
16
14
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
15
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/cpu.h
17
+++ b/target/arm/cpu.h
18
@@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState {
19
*/
20
float_status fp_status;
21
float_status standard_fp_status;
22
+
23
+ /* ZCR_EL[1-3] */
24
+ uint64_t zcr_el[4];
25
} vfp;
26
uint64_t exclusive_addr;
27
uint64_t exclusive_val;
28
@@ -XXX,XX +XXX,XX @@ void pmccntr_sync(CPUARMState *env);
29
#define CPTR_TCPAC (1U << 31)
30
#define CPTR_TTA (1U << 20)
31
#define CPTR_TFP (1U << 10)
32
+#define CPTR_TZ (1U << 8) /* CPTR_EL2 */
33
+#define CPTR_EZ (1U << 8) /* CPTR_EL3 */
34
35
#define MDCR_EPMAD (1U << 21)
36
#define MDCR_EDAD (1U << 20)
37
diff --git a/target/arm/helper.c b/target/arm/helper.c
17
diff --git a/target/arm/helper.c b/target/arm/helper.c
38
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
39
--- a/target/arm/helper.c
19
--- a/target/arm/helper.c
40
+++ b/target/arm/helper.c
20
+++ b/target/arm/helper.c
41
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_lpae_cp_reginfo[] = {
21
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
42
REGINFO_SENTINEL
22
.access = PL1_R, .type = ARM_CP_NO_RAW, .resetvalue = cpu->midr,
43
};
23
.fieldoffset = offsetof(CPUARMState, cp15.c0_cpuid),
44
24
.readfn = midr_read },
45
+/* Return the exception level to which SVE-disabled exceptions should
25
- /* crn = 0 op1 = 0 crm = 0 op2 = 4,7 : AArch32 aliases of MIDR */
46
+ * be taken, or 0 if SVE is enabled.
26
- { .name = "MIDR", .type = ARM_CP_ALIAS | ARM_CP_CONST,
47
+ */
27
- .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 4,
48
+static int sve_exception_el(CPUARMState *env)
28
- .access = PL1_R, .resetvalue = cpu->midr },
49
+{
29
+ /* crn = 0 op1 = 0 crm = 0 op2 = 7 : AArch32 aliases of MIDR */
50
+#ifndef CONFIG_USER_ONLY
30
{ .name = "MIDR", .type = ARM_CP_ALIAS | ARM_CP_CONST,
51
+ unsigned current_el = arm_current_el(env);
31
.cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 7,
52
+
32
.access = PL1_R, .resetvalue = cpu->midr },
53
+ /* The CPACR.ZEN controls traps to EL1:
33
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
54
+ * 0, 2 : trap EL0 and EL1 accesses
34
.accessfn = access_aa64_tid1,
55
+ * 1 : trap only EL0 accesses
35
.type = ARM_CP_CONST, .resetvalue = cpu->revidr },
56
+ * 3 : trap no accesses
36
};
57
+ */
37
+ ARMCPRegInfo id_v8_midr_alias_cp_reginfo = {
58
+ switch (extract32(env->cp15.cpacr_el1, 16, 2)) {
38
+ .name = "MIDR", .type = ARM_CP_ALIAS | ARM_CP_CONST,
59
+ default:
39
+ .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 4,
60
+ if (current_el <= 1) {
40
+ .access = PL1_R, .resetvalue = cpu->midr
61
+ /* Trap to PL1, which might be EL1 or EL3 */
41
+ };
62
+ if (arm_is_secure(env) && !arm_el_is_aa64(env, 3)) {
42
ARMCPRegInfo id_cp_reginfo[] = {
63
+ return 3;
43
/* These are common to v8 and pre-v8 */
64
+ }
44
{ .name = "CTR",
65
+ return 1;
66
+ }
67
+ break;
68
+ case 1:
69
+ if (current_el == 0) {
70
+ return 1;
71
+ }
72
+ break;
73
+ case 3:
74
+ break;
75
+ }
76
+
77
+ /* Similarly for CPACR.FPEN, after having checked ZEN. */
78
+ switch (extract32(env->cp15.cpacr_el1, 20, 2)) {
79
+ default:
80
+ if (current_el <= 1) {
81
+ if (arm_is_secure(env) && !arm_el_is_aa64(env, 3)) {
82
+ return 3;
83
+ }
84
+ return 1;
85
+ }
86
+ break;
87
+ case 1:
88
+ if (current_el == 0) {
89
+ return 1;
90
+ }
91
+ break;
92
+ case 3:
93
+ break;
94
+ }
95
+
96
+ /* CPTR_EL2. Check both TZ and TFP. */
97
+ if (current_el <= 2
98
+ && (env->cp15.cptr_el[2] & (CPTR_TFP | CPTR_TZ))
99
+ && !arm_is_secure_below_el3(env)) {
100
+ return 2;
101
+ }
102
+
103
+ /* CPTR_EL3. Check both EZ and TFP. */
104
+ if (!(env->cp15.cptr_el[3] & CPTR_EZ)
105
+ || (env->cp15.cptr_el[3] & CPTR_TFP)) {
106
+ return 3;
107
+ }
108
+#endif
109
+ return 0;
110
+}
111
+
112
+static CPAccessResult zcr_access(CPUARMState *env, const ARMCPRegInfo *ri,
113
+ bool isread)
114
+{
115
+ switch (sve_exception_el(env)) {
116
+ case 3:
117
+ return CP_ACCESS_TRAP_EL3;
118
+ case 2:
119
+ return CP_ACCESS_TRAP_EL2;
120
+ case 1:
121
+ return CP_ACCESS_TRAP;
122
+ }
123
+ return CP_ACCESS_OK;
124
+}
125
+
126
+static void zcr_write(CPUARMState *env, const ARMCPRegInfo *ri,
127
+ uint64_t value)
128
+{
129
+ /* Bits other than [3:0] are RAZ/WI. */
130
+ raw_write(env, ri, value & 0xf);
131
+}
132
+
133
+static const ARMCPRegInfo zcr_el1_reginfo = {
134
+ .name = "ZCR_EL1", .state = ARM_CP_STATE_AA64,
135
+ .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 2, .opc2 = 0,
136
+ .access = PL1_RW, .accessfn = zcr_access, .type = ARM_CP_64BIT,
137
+ .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[1]),
138
+ .writefn = zcr_write, .raw_writefn = raw_write
139
+};
140
+
141
+static const ARMCPRegInfo zcr_el2_reginfo = {
142
+ .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64,
143
+ .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0,
144
+ .access = PL2_RW, .accessfn = zcr_access, .type = ARM_CP_64BIT,
145
+ .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[2]),
146
+ .writefn = zcr_write, .raw_writefn = raw_write
147
+};
148
+
149
+static const ARMCPRegInfo zcr_no_el2_reginfo = {
150
+ .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64,
151
+ .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0,
152
+ .access = PL2_RW, .type = ARM_CP_64BIT,
153
+ .readfn = arm_cp_read_zero, .writefn = arm_cp_write_ignore
154
+};
155
+
156
+static const ARMCPRegInfo zcr_el3_reginfo = {
157
+ .name = "ZCR_EL3", .state = ARM_CP_STATE_AA64,
158
+ .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 2, .opc2 = 0,
159
+ .access = PL3_RW, .accessfn = zcr_access, .type = ARM_CP_64BIT,
160
+ .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[3]),
161
+ .writefn = zcr_write, .raw_writefn = raw_write
162
+};
163
+
164
void hw_watchpoint_update(ARMCPU *cpu, int n)
165
{
166
CPUARMState *env = &cpu->env;
167
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
45
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
168
}
46
}
169
define_one_arm_cp_reg(cpu, &sctlr);
47
if (arm_feature(env, ARM_FEATURE_V8)) {
170
}
48
define_arm_cp_regs(cpu, id_v8_midr_cp_reginfo);
171
+
49
+ if (!arm_feature(env, ARM_FEATURE_PMSA)) {
172
+ if (arm_feature(env, ARM_FEATURE_SVE)) {
50
+ define_one_arm_cp_reg(cpu, &id_v8_midr_alias_cp_reginfo);
173
+ define_one_arm_cp_reg(cpu, &zcr_el1_reginfo);
51
+ }
174
+ if (arm_feature(env, ARM_FEATURE_EL2)) {
52
} else {
175
+ define_one_arm_cp_reg(cpu, &zcr_el2_reginfo);
53
define_arm_cp_regs(cpu, id_pre_v8_midr_cp_reginfo);
176
+ } else {
54
}
177
+ define_one_arm_cp_reg(cpu, &zcr_no_el2_reginfo);
178
+ }
179
+ if (arm_feature(env, ARM_FEATURE_EL3)) {
180
+ define_one_arm_cp_reg(cpu, &zcr_el3_reginfo);
181
+ }
182
+ }
183
}
184
185
void arm_cpu_register_gdb_regs_for_features(ARMCPU *cpu)
186
--
55
--
187
2.16.1
56
2.25.1
188
57
189
58
diff view generated by jsdifflib
1
Currently armv7m_nvic_acknowledge_irq() does three things:
1
From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de>
2
* make the current highest priority pending interrupt active
3
* return a bool indicating whether that interrupt is targeting
4
Secure or NonSecure state
5
* implicitly tell the caller which is the highest priority
6
pending interrupt by setting env->v7m.exception
7
2
8
We need to split these jobs, because v7m_exception_taken()
3
RVBAR shadows RVBAR_ELx where x is the highest exception
9
needs to know whether the pending interrupt targets Secure so
4
level if the highest EL is not EL3. This patch also allows
10
it can choose to stack callee-saves registers or not, but it
5
ARMv8 CPUs to change the reset address with
11
must not make the interrupt active until after it has done
6
the rvbar property.
12
that stacking, in case the stacking causes a derived exception.
13
Similarly, it needs to know the number of the pending interrupt
14
so it can read the correct vector table entry before the
15
interrupt is made active, because vector table reads might
16
also cause a derived exception.
17
7
18
Create a new armv7m_nvic_get_pending_irq_info() function which simply
8
Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de>
19
returns information about the highest priority pending interrupt, and
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
20
use it to rearrange the v7m_exception_taken() code so we don't
10
Message-id: 20221206102504.165775-3-tobias.roehmel@rwth-aachen.de
21
acknowledge the exception until we've done all the things which could
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
22
possibly cause a derived exception.
12
---
13
target/arm/cpu.c | 6 +++++-
14
target/arm/helper.c | 21 ++++++++++++++-------
15
2 files changed, 19 insertions(+), 8 deletions(-)
23
16
24
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
17
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
25
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
26
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
27
Message-id: 1517324542-6607-3-git-send-email-peter.maydell@linaro.org
28
---
29
target/arm/cpu.h | 19 ++++++++++++++++---
30
hw/intc/armv7m_nvic.c | 30 +++++++++++++++++++++++-------
31
target/arm/helper.c | 16 ++++++++++++----
32
hw/intc/trace-events | 3 ++-
33
4 files changed, 53 insertions(+), 15 deletions(-)
34
35
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
36
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
37
--- a/target/arm/cpu.h
19
--- a/target/arm/cpu.c
38
+++ b/target/arm/cpu.h
20
+++ b/target/arm/cpu.c
39
@@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure);
21
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset_hold(Object *obj)
40
* a different exception).
22
env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1,
41
*/
23
CPACR, CP11, 3);
42
void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure);
24
#endif
43
+/**
25
+ if (arm_feature(env, ARM_FEATURE_V8)) {
44
+ * armv7m_nvic_get_pending_irq_info: return highest priority pending
26
+ env->cp15.rvbar = cpu->rvbar_prop;
45
+ * exception, and whether it targets Secure state
27
+ env->regs[15] = cpu->rvbar_prop;
46
+ * @opaque: the NVIC
28
+ }
47
+ * @pirq: set to pending exception number
48
+ * @ptargets_secure: set to whether pending exception targets Secure
49
+ *
50
+ * This function writes the number of the highest priority pending
51
+ * exception (the one which would be made active by
52
+ * armv7m_nvic_acknowledge_irq()) to @pirq, and sets @ptargets_secure
53
+ * to true if the current highest priority pending exception should
54
+ * be taken to Secure state, false for NS.
55
+ */
56
+void armv7m_nvic_get_pending_irq_info(void *opaque, int *pirq,
57
+ bool *ptargets_secure);
58
/**
59
* armv7m_nvic_acknowledge_irq: make highest priority pending exception active
60
* @opaque: the NVIC
61
@@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure);
62
* Move the current highest priority pending exception from the pending
63
* state to the active state, and update v7m.exception to indicate that
64
* it is the exception currently being handled.
65
- *
66
- * Returns: true if exception should be taken to Secure state, false for NS
67
*/
68
-bool armv7m_nvic_acknowledge_irq(void *opaque);
69
+void armv7m_nvic_acknowledge_irq(void *opaque);
70
/**
71
* armv7m_nvic_complete_irq: complete specified interrupt or exception
72
* @opaque: the NVIC
73
diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c
74
index XXXXXXX..XXXXXXX 100644
75
--- a/hw/intc/armv7m_nvic.c
76
+++ b/hw/intc/armv7m_nvic.c
77
@@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure)
78
}
79
80
/* Make pending IRQ active. */
81
-bool armv7m_nvic_acknowledge_irq(void *opaque)
82
+void armv7m_nvic_acknowledge_irq(void *opaque)
83
{
84
NVICState *s = (NVICState *)opaque;
85
CPUARMState *env = &s->cpu->env;
86
const int pending = s->vectpending;
87
const int running = nvic_exec_prio(s);
88
VecInfo *vec;
89
- bool targets_secure;
90
91
assert(pending > ARMV7M_EXCP_RESET && pending < s->num_irq);
92
93
if (s->vectpending_is_s_banked) {
94
vec = &s->sec_vectors[pending];
95
- targets_secure = true;
96
} else {
97
vec = &s->vectors[pending];
98
- targets_secure = !exc_is_banked(s->vectpending) &&
99
- exc_targets_secure(s, s->vectpending);
100
}
29
}
101
30
102
assert(vec->enabled);
31
#if defined(CONFIG_USER_ONLY)
103
@@ -XXX,XX +XXX,XX @@ bool armv7m_nvic_acknowledge_irq(void *opaque)
32
@@ -XXX,XX +XXX,XX @@ void arm_cpu_post_init(Object *obj)
104
33
qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property);
105
assert(s->vectpending_prio < running);
34
}
106
35
107
- trace_nvic_acknowledge_irq(pending, s->vectpending_prio, targets_secure);
36
- if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
108
+ trace_nvic_acknowledge_irq(pending, s->vectpending_prio);
37
+ if (arm_feature(&cpu->env, ARM_FEATURE_V8)) {
109
38
object_property_add_uint64_ptr(obj, "rvbar",
110
vec->active = 1;
39
&cpu->rvbar_prop,
111
vec->pending = 0;
40
OBJ_PROP_FLAG_READWRITE);
112
@@ -XXX,XX +XXX,XX @@ bool armv7m_nvic_acknowledge_irq(void *opaque)
113
write_v7m_exception(env, s->vectpending);
114
115
nvic_irq_update(s);
116
+}
117
+
118
+void armv7m_nvic_get_pending_irq_info(void *opaque,
119
+ int *pirq, bool *ptargets_secure)
120
+{
121
+ NVICState *s = (NVICState *)opaque;
122
+ const int pending = s->vectpending;
123
+ bool targets_secure;
124
+
125
+ assert(pending > ARMV7M_EXCP_RESET && pending < s->num_irq);
126
+
127
+ if (s->vectpending_is_s_banked) {
128
+ targets_secure = true;
129
+ } else {
130
+ targets_secure = !exc_is_banked(pending) &&
131
+ exc_targets_secure(s, pending);
132
+ }
133
+
134
+ trace_nvic_get_pending_irq_info(pending, targets_secure);
135
136
- return targets_secure;
137
+ *ptargets_secure = targets_secure;
138
+ *pirq = pending;
139
}
140
141
int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure)
142
diff --git a/target/arm/helper.c b/target/arm/helper.c
41
diff --git a/target/arm/helper.c b/target/arm/helper.c
143
index XXXXXXX..XXXXXXX 100644
42
index XXXXXXX..XXXXXXX 100644
144
--- a/target/arm/helper.c
43
--- a/target/arm/helper.c
145
+++ b/target/arm/helper.c
44
+++ b/target/arm/helper.c
146
@@ -XXX,XX +XXX,XX @@ static uint32_t *get_v7m_sp_ptr(CPUARMState *env, bool secure, bool threadmode,
45
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
147
}
46
if (!arm_feature(env, ARM_FEATURE_EL3) &&
148
}
47
!arm_feature(env, ARM_FEATURE_EL2)) {
149
48
ARMCPRegInfo rvbar = {
150
-static uint32_t arm_v7m_load_vector(ARMCPU *cpu, bool targets_secure)
49
- .name = "RVBAR_EL1", .state = ARM_CP_STATE_AA64,
151
+static uint32_t arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure)
50
+ .name = "RVBAR_EL1", .state = ARM_CP_STATE_BOTH,
152
{
51
.opc0 = 3, .opc1 = 0, .crn = 12, .crm = 0, .opc2 = 1,
153
CPUState *cs = CPU(cpu);
52
.access = PL1_R,
154
CPUARMState *env = &cpu->env;
53
.fieldoffset = offsetof(CPUARMState, cp15.rvbar),
155
MemTxResult result;
54
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
156
- hwaddr vec = env->v7m.vecbase[targets_secure] + env->v7m.exception * 4;
55
}
157
+ hwaddr vec = env->v7m.vecbase[targets_secure] + exc * 4;
56
/* RVBAR_EL2 is only implemented if EL2 is the highest EL */
158
uint32_t addr;
57
if (!arm_feature(env, ARM_FEATURE_EL3)) {
159
58
- ARMCPRegInfo rvbar = {
160
addr = address_space_ldl(cs->as, vec,
59
- .name = "RVBAR_EL2", .state = ARM_CP_STATE_AA64,
161
@@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain)
60
- .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 1,
162
CPUARMState *env = &cpu->env;
61
- .access = PL2_R,
163
uint32_t addr;
62
- .fieldoffset = offsetof(CPUARMState, cp15.rvbar),
164
bool targets_secure;
63
+ ARMCPRegInfo rvbar[] = {
165
+ int exc;
64
+ {
166
65
+ .name = "RVBAR_EL2", .state = ARM_CP_STATE_AA64,
167
- targets_secure = armv7m_nvic_acknowledge_irq(env->nvic);
66
+ .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 1,
168
+ armv7m_nvic_get_pending_irq_info(env->nvic, &exc, &targets_secure);
67
+ .access = PL2_R,
169
68
+ .fieldoffset = offsetof(CPUARMState, cp15.rvbar),
170
if (arm_feature(env, ARM_FEATURE_V8)) {
69
+ },
171
if (arm_feature(env, ARM_FEATURE_M_SECURITY) &&
70
+ { .name = "RVBAR", .type = ARM_CP_ALIAS,
172
@@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain)
71
+ .cp = 15, .opc1 = 0, .crn = 12, .crm = 0, .opc2 = 1,
72
+ .access = PL2_R,
73
+ .fieldoffset = offsetof(CPUARMState, cp15.rvbar),
74
+ },
75
};
76
- define_one_arm_cp_reg(cpu, &rvbar);
77
+ define_arm_cp_regs(cpu, rvbar);
173
}
78
}
174
}
79
}
175
80
176
+ addr = arm_v7m_load_vector(cpu, exc, targets_secure);
177
+
178
+ /* Now we've done everything that might cause a derived exception
179
+ * we can go ahead and activate whichever exception we're going to
180
+ * take (which might now be the derived exception).
181
+ */
182
+ armv7m_nvic_acknowledge_irq(env->nvic);
183
+
184
/* Switch to target security state -- must do this before writing SPSEL */
185
switch_v7m_security_state(env, targets_secure);
186
write_v7m_control_spsel(env, 0);
187
@@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain)
188
/* Clear IT bits */
189
env->condexec_bits = 0;
190
env->regs[14] = lr;
191
- addr = arm_v7m_load_vector(cpu, targets_secure);
192
env->regs[15] = addr & 0xfffffffe;
193
env->thumb = addr & 1;
194
}
195
diff --git a/hw/intc/trace-events b/hw/intc/trace-events
196
index XXXXXXX..XXXXXXX 100644
197
--- a/hw/intc/trace-events
198
+++ b/hw/intc/trace-events
199
@@ -XXX,XX +XXX,XX @@ nvic_escalate_disabled(int irq) "NVIC escalating irq %d to HardFault: disabled"
200
nvic_set_pending(int irq, bool secure, bool derived, int en, int prio) "NVIC set pending irq %d secure-bank %d derived %d (enabled: %d priority %d)"
201
nvic_clear_pending(int irq, bool secure, int en, int prio) "NVIC clear pending irq %d secure-bank %d (enabled: %d priority %d)"
202
nvic_set_pending_level(int irq) "NVIC set pending: irq %d higher prio than vectpending: setting irq line to 1"
203
-nvic_acknowledge_irq(int irq, int prio, bool targets_secure) "NVIC acknowledge IRQ: %d now active (prio %d targets_secure %d)"
204
+nvic_acknowledge_irq(int irq, int prio) "NVIC acknowledge IRQ: %d now active (prio %d)"
205
+nvic_get_pending_irq_info(int irq, bool secure) "NVIC next IRQ %d: targets_secure: %d"
206
nvic_complete_irq(int irq, bool secure) "NVIC complete IRQ %d (secure %d)"
207
nvic_set_irq_level(int irq, int level) "NVIC external irq %d level set to %d"
208
nvic_sysreg_read(uint64_t addr, uint32_t value, unsigned size) "NVIC sysreg read addr 0x%" PRIx64 " data 0x%" PRIx32 " size %u"
209
--
81
--
210
2.16.1
82
2.25.1
211
83
212
84
diff view generated by jsdifflib
1
From: Christoffer Dall <christoffer.dall@linaro.org>
1
From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de>
2
2
3
KVM doesn't support emulating a GICv3 in userspace, only GICv2. We
3
The v8R PMSAv8 has a two-stage MPU translation process, but, unlike
4
currently attempt this anyway, and as a result a KVM guest doesn't
4
VMSAv8, the stage 2 attributes are in the same format as the stage 1
5
receive interrupts and the user is left wondering why. Report an error
5
attributes (8-bit MAIR format). Rather than converting the MAIR
6
to the user if this particular combination is requested.
6
format to the format used for VMSA stage 2 (bits [5:2] of a VMSA
7
stage 2 descriptor) and then converting back to do the attribute
8
combination, allow combined_attrs_nofwb() to accept s2 attributes
9
that are already in the MAIR format.
7
10
8
Signed-off-by: Christoffer Dall <christoffer.dall@linaro.org>
11
We move the assert() to combined_attrs_fwb(), because that function
9
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
12
really does require a VMSA stage 2 attribute format. (We will never
10
Message-id: 20180201205307.30343-1-christoffer.dall@linaro.org
13
get there for v8R, because PMSAv8 does not implement FEAT_S2FWB.)
14
15
Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de>
16
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
17
Message-id: 20221206102504.165775-4-tobias.roehmel@rwth-aachen.de
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
18
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
19
---
13
target/arm/kvm_arm.h | 4 ++++
20
target/arm/ptw.c | 10 ++++++++--
14
1 file changed, 4 insertions(+)
21
1 file changed, 8 insertions(+), 2 deletions(-)
15
22
16
diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h
23
diff --git a/target/arm/ptw.c b/target/arm/ptw.c
17
index XXXXXXX..XXXXXXX 100644
24
index XXXXXXX..XXXXXXX 100644
18
--- a/target/arm/kvm_arm.h
25
--- a/target/arm/ptw.c
19
+++ b/target/arm/kvm_arm.h
26
+++ b/target/arm/ptw.c
20
@@ -XXX,XX +XXX,XX @@ static inline const char *gicv3_class_name(void)
27
@@ -XXX,XX +XXX,XX @@ static uint8_t combined_attrs_nofwb(uint64_t hcr,
21
exit(1);
28
{
22
#endif
29
uint8_t s1lo, s2lo, s1hi, s2hi, s2_mair_attrs, ret_attrs;
23
} else {
30
24
+ if (kvm_enabled()) {
31
- s2_mair_attrs = convert_stage2_attrs(hcr, s2.attrs);
25
+ error_report("Userspace GICv3 is not supported with KVM");
32
+ if (s2.is_s2_format) {
26
+ exit(1);
33
+ s2_mair_attrs = convert_stage2_attrs(hcr, s2.attrs);
27
+ }
34
+ } else {
28
return "arm-gicv3";
35
+ s2_mair_attrs = s2.attrs;
29
}
36
+ }
30
}
37
38
s1lo = extract32(s1.attrs, 0, 4);
39
s2lo = extract32(s2_mair_attrs, 0, 4);
40
@@ -XXX,XX +XXX,XX @@ static uint8_t force_cacheattr_nibble_wb(uint8_t attr)
41
*/
42
static uint8_t combined_attrs_fwb(ARMCacheAttrs s1, ARMCacheAttrs s2)
43
{
44
+ assert(s2.is_s2_format && !s1.is_s2_format);
45
+
46
switch (s2.attrs) {
47
case 7:
48
/* Use stage 1 attributes */
49
@@ -XXX,XX +XXX,XX @@ static ARMCacheAttrs combine_cacheattrs(uint64_t hcr,
50
ARMCacheAttrs ret;
51
bool tagged = false;
52
53
- assert(s2.is_s2_format && !s1.is_s2_format);
54
+ assert(!s1.is_s2_format);
55
ret.is_s2_format = false;
56
57
if (s1.attrs == 0xf0) {
31
--
58
--
32
2.16.1
59
2.25.1
33
60
34
61
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de>
2
2
3
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
3
ARMv8-R AArch32 CPUs behave as if TTBCR.EAE is always 1 even
4
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
4
tough they don't have the TTBCR register.
5
See ARM Architecture Reference Manual Supplement - ARMv8, for the ARMv8-R
6
AArch32 architecture profile Version:A.c section C1.2.
7
8
Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de>
5
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
6
Message-id: 20180123035349.24538-3-richard.henderson@linaro.org
10
Message-id: 20221206102504.165775-5-tobias.roehmel@rwth-aachen.de
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
---
12
---
9
target/arm/cpu.h | 12 ++++++++++++
13
target/arm/internals.h | 4 ++++
10
1 file changed, 12 insertions(+)
14
target/arm/debug_helper.c | 3 +++
15
target/arm/tlb_helper.c | 4 ++++
16
3 files changed, 11 insertions(+)
11
17
12
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
18
diff --git a/target/arm/internals.h b/target/arm/internals.h
13
index XXXXXXX..XXXXXXX 100644
19
index XXXXXXX..XXXXXXX 100644
14
--- a/target/arm/cpu.h
20
--- a/target/arm/internals.h
15
+++ b/target/arm/cpu.h
21
+++ b/target/arm/internals.h
16
@@ -XXX,XX +XXX,XX @@ typedef struct ARMVectorReg {
22
@@ -XXX,XX +XXX,XX @@ unsigned int arm_pamax(ARMCPU *cpu);
17
uint64_t d[2 * ARM_MAX_VQ] QEMU_ALIGNED(16);
23
static inline bool extended_addresses_enabled(CPUARMState *env)
18
} ARMVectorReg;
24
{
19
25
uint64_t tcr = env->cp15.tcr_el[arm_is_secure(env) ? 3 : 1];
20
+/* In AArch32 mode, predicate registers do not exist at all. */
26
+ if (arm_feature(env, ARM_FEATURE_PMSA) &&
21
+#ifdef TARGET_AARCH64
27
+ arm_feature(env, ARM_FEATURE_V8)) {
22
+typedef struct ARMPredicateReg {
28
+ return true;
23
+ uint64_t p[2 * ARM_MAX_VQ / 8] QEMU_ALIGNED(16);
29
+ }
24
+} ARMPredicateReg;
30
return arm_el_is_aa64(env, 1) ||
25
+#endif
31
(arm_feature(env, ARM_FEATURE_LPAE) && (tcr & TTBCR_EAE));
26
+
32
}
27
33
diff --git a/target/arm/debug_helper.c b/target/arm/debug_helper.c
28
typedef struct CPUARMState {
34
index XXXXXXX..XXXXXXX 100644
29
/* Regs for current mode. */
35
--- a/target/arm/debug_helper.c
30
@@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState {
36
+++ b/target/arm/debug_helper.c
31
struct {
37
@@ -XXX,XX +XXX,XX @@ static uint32_t arm_debug_exception_fsr(CPUARMState *env)
32
ARMVectorReg zregs[32];
38
33
39
if (target_el == 2 || arm_el_is_aa64(env, target_el)) {
34
+#ifdef TARGET_AARCH64
40
using_lpae = true;
35
+ /* Store FFR as pregs[16] to make it easier to treat as any other. */
41
+ } else if (arm_feature(env, ARM_FEATURE_PMSA) &&
36
+ ARMPredicateReg pregs[17];
42
+ arm_feature(env, ARM_FEATURE_V8)) {
37
+#endif
43
+ using_lpae = true;
38
+
44
} else {
39
uint32_t xregs[16];
45
if (arm_feature(env, ARM_FEATURE_LPAE) &&
40
/* We store these fpcsr fields separately for convenience. */
46
(env->cp15.tcr_el[target_el] & TTBCR_EAE)) {
41
int vec_len;
47
diff --git a/target/arm/tlb_helper.c b/target/arm/tlb_helper.c
48
index XXXXXXX..XXXXXXX 100644
49
--- a/target/arm/tlb_helper.c
50
+++ b/target/arm/tlb_helper.c
51
@@ -XXX,XX +XXX,XX @@ bool regime_using_lpae_format(CPUARMState *env, ARMMMUIdx mmu_idx)
52
if (el == 2 || arm_el_is_aa64(env, el)) {
53
return true;
54
}
55
+ if (arm_feature(env, ARM_FEATURE_PMSA) &&
56
+ arm_feature(env, ARM_FEATURE_V8)) {
57
+ return true;
58
+ }
59
if (arm_feature(env, ARM_FEATURE_LPAE)
60
&& (regime_tcr(env, mmu_idx) & TTBCR_EAE)) {
61
return true;
42
--
62
--
43
2.16.1
63
2.25.1
44
64
45
65
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de>
2
2
3
Change vfp.regs as a uint64_t to vfp.zregs as an ARMVectorReg.
3
Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de>
4
The previous patches have made the change in representation
4
Message-id: 20221206102504.165775-6-tobias.roehmel@rwth-aachen.de
5
relatively painless.
6
7
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
8
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Message-id: 20180123035349.24538-2-richard.henderson@linaro.org
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
6
---
13
target/arm/cpu.h | 59 +++++++++++++++++++++++++++++++---------------
7
target/arm/cpu.h | 6 +
14
target/arm/machine.c | 35 ++++++++++++++++++++++++++-
8
target/arm/cpu.c | 28 +++-
15
target/arm/translate-a64.c | 8 +++----
9
target/arm/helper.c | 302 +++++++++++++++++++++++++++++++++++++++++++
16
target/arm/translate.c | 7 +++---
10
target/arm/machine.c | 28 ++++
17
4 files changed, 81 insertions(+), 28 deletions(-)
11
4 files changed, 360 insertions(+), 4 deletions(-)
18
12
19
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
13
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
20
index XXXXXXX..XXXXXXX 100644
14
index XXXXXXX..XXXXXXX 100644
21
--- a/target/arm/cpu.h
15
--- a/target/arm/cpu.h
22
+++ b/target/arm/cpu.h
16
+++ b/target/arm/cpu.h
23
@@ -XXX,XX +XXX,XX @@ typedef struct {
17
@@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState {
24
uint32_t base_mask;
18
};
25
} TCR;
19
uint64_t sctlr_el[4];
26
20
};
27
+/* Define a maximum sized vector register.
21
+ uint64_t vsctlr; /* Virtualization System control register. */
28
+ * For 32-bit, this is a 128-bit NEON/AdvSIMD register.
22
uint64_t cpacr_el1; /* Architectural feature access control register */
29
+ * For 64-bit, this is a 2048-bit SVE register.
23
uint64_t cptr_el[4]; /* ARMv8 feature trap registers */
30
+ *
24
uint32_t c1_xscaleauxcr; /* XScale auxiliary control register. */
31
+ * Note that the mapping between S, D, and Q views of the register bank
25
@@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState {
32
+ * differs between AArch64 and AArch32.
26
*/
33
+ * In AArch32:
27
uint32_t *rbar[M_REG_NUM_BANKS];
34
+ * Qn = regs[n].d[1]:regs[n].d[0]
28
uint32_t *rlar[M_REG_NUM_BANKS];
35
+ * Dn = regs[n / 2].d[n & 1]
29
+ uint32_t *hprbar;
36
+ * Sn = regs[n / 4].d[n % 4 / 2],
30
+ uint32_t *hprlar;
37
+ * bits 31..0 for even n, and bits 63..32 for odd n
31
uint32_t mair0[M_REG_NUM_BANKS];
38
+ * (and regs[16] to regs[31] are inaccessible)
32
uint32_t mair1[M_REG_NUM_BANKS];
39
+ * In AArch64:
33
+ uint32_t hprselr;
40
+ * Zn = regs[n].d[*]
34
} pmsav8;
41
+ * Qn = regs[n].d[1]:regs[n].d[0]
35
42
+ * Dn = regs[n].d[0]
36
/* v8M SAU */
43
+ * Sn = regs[n].d[0] bits 31..0
37
@@ -XXX,XX +XXX,XX @@ struct ArchCPU {
44
+ *
38
bool has_mpu;
45
+ * This corresponds to the architecturally defined mapping between
39
/* PMSAv7 MPU number of supported regions */
46
+ * the two execution states, and means we do not need to explicitly
40
uint32_t pmsav7_dregion;
47
+ * map these registers when changing states.
41
+ /* PMSAv8 MPU number of supported hyp regions */
48
+ *
42
+ uint32_t pmsav8r_hdregion;
49
+ * Align the data for use with TCG host vector operations.
43
/* v8M SAU number of supported regions */
50
+ */
44
uint32_t sau_sregion;
51
+
45
52
+#ifdef TARGET_AARCH64
46
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
53
+# define ARM_MAX_VQ 16
47
index XXXXXXX..XXXXXXX 100644
54
+#else
48
--- a/target/arm/cpu.c
55
+# define ARM_MAX_VQ 1
49
+++ b/target/arm/cpu.c
56
+#endif
50
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset_hold(Object *obj)
57
+
51
sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion);
58
+typedef struct ARMVectorReg {
52
}
59
+ uint64_t d[2 * ARM_MAX_VQ] QEMU_ALIGNED(16);
53
}
60
+} ARMVectorReg;
54
+
61
+
55
+ if (cpu->pmsav8r_hdregion > 0) {
62
+
56
+ memset(env->pmsav8.hprbar, 0,
63
typedef struct CPUARMState {
57
+ sizeof(*env->pmsav8.hprbar) * cpu->pmsav8r_hdregion);
64
/* Regs for current mode. */
58
+ memset(env->pmsav8.hprlar, 0,
65
uint32_t regs[16];
59
+ sizeof(*env->pmsav8.hprlar) * cpu->pmsav8r_hdregion);
66
@@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState {
60
+ }
67
61
+
68
/* VFP coprocessor state. */
62
env->pmsav7.rnr[M_REG_NS] = 0;
69
struct {
63
env->pmsav7.rnr[M_REG_S] = 0;
70
- /* VFP/Neon register state. Note that the mapping between S, D and Q
64
env->pmsav8.mair0[M_REG_NS] = 0;
71
- * views of the register bank differs between AArch64 and AArch32:
65
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
72
- * In AArch32:
66
/* MPU can be configured out of a PMSA CPU either by setting has-mpu
73
- * Qn = regs[2n+1]:regs[2n]
67
* to false or by setting pmsav7-dregion to 0.
74
- * Dn = regs[n]
68
*/
75
- * Sn = regs[n/2] bits 31..0 for even n, and bits 63..32 for odd n
69
- if (!cpu->has_mpu) {
76
- * (and regs[32] to regs[63] are inaccessible)
70
- cpu->pmsav7_dregion = 0;
77
- * In AArch64:
71
- }
78
- * Qn = regs[2n+1]:regs[2n]
72
- if (cpu->pmsav7_dregion == 0) {
79
- * Dn = regs[2n]
73
+ if (!cpu->has_mpu || cpu->pmsav7_dregion == 0) {
80
- * Sn = regs[2n] bits 31..0
74
cpu->has_mpu = false;
81
- * This corresponds to the architecturally defined mapping between
75
+ cpu->pmsav7_dregion = 0;
82
- * the two execution states, and means we do not need to explicitly
76
+ cpu->pmsav8r_hdregion = 0;
83
- * map these registers when changing states.
77
}
84
- */
78
85
- uint64_t regs[64] QEMU_ALIGNED(16);
79
if (arm_feature(env, ARM_FEATURE_PMSA) &&
86
+ ARMVectorReg zregs[32];
80
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
87
81
env->pmsav7.dracr = g_new0(uint32_t, nr);
88
uint32_t xregs[16];
82
}
89
/* We store these fpcsr fields separately for convenience. */
83
}
90
@@ -XXX,XX +XXX,XX @@ static inline void *arm_get_el_change_hook_opaque(ARMCPU *cpu)
84
+
91
*/
85
+ if (cpu->pmsav8r_hdregion > 0xff) {
92
static inline uint64_t *aa32_vfp_dreg(CPUARMState *env, unsigned regno)
86
+ error_setg(errp, "PMSAv8 MPU EL2 #regions invalid %" PRIu32,
93
{
87
+ cpu->pmsav8r_hdregion);
94
- return &env->vfp.regs[regno];
88
+ return;
95
+ return &env->vfp.zregs[regno >> 1].d[regno & 1];
89
+ }
90
+
91
+ if (cpu->pmsav8r_hdregion) {
92
+ env->pmsav8.hprbar = g_new0(uint32_t,
93
+ cpu->pmsav8r_hdregion);
94
+ env->pmsav8.hprlar = g_new0(uint32_t,
95
+ cpu->pmsav8r_hdregion);
96
+ }
97
}
98
99
if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
100
diff --git a/target/arm/helper.c b/target/arm/helper.c
101
index XXXXXXX..XXXXXXX 100644
102
--- a/target/arm/helper.c
103
+++ b/target/arm/helper.c
104
@@ -XXX,XX +XXX,XX @@ static void pmsav7_rgnr_write(CPUARMState *env, const ARMCPRegInfo *ri,
105
raw_write(env, ri, value);
96
}
106
}
97
107
98
/**
108
+static void prbar_write(CPUARMState *env, const ARMCPRegInfo *ri,
99
@@ -XXX,XX +XXX,XX @@ static inline uint64_t *aa32_vfp_dreg(CPUARMState *env, unsigned regno)
109
+ uint64_t value)
100
*/
110
+{
101
static inline uint64_t *aa32_vfp_qreg(CPUARMState *env, unsigned regno)
111
+ ARMCPU *cpu = env_archcpu(env);
102
{
112
+
103
- return &env->vfp.regs[2 * regno];
113
+ tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */
104
+ return &env->vfp.zregs[regno].d[0];
114
+ env->pmsav8.rbar[M_REG_NS][env->pmsav7.rnr[M_REG_NS]] = value;
105
}
115
+}
106
116
+
107
/**
117
+static uint64_t prbar_read(CPUARMState *env, const ARMCPRegInfo *ri)
108
@@ -XXX,XX +XXX,XX @@ static inline uint64_t *aa32_vfp_qreg(CPUARMState *env, unsigned regno)
118
+{
109
*/
119
+ return env->pmsav8.rbar[M_REG_NS][env->pmsav7.rnr[M_REG_NS]];
110
static inline uint64_t *aa64_vfp_qreg(CPUARMState *env, unsigned regno)
120
+}
111
{
121
+
112
- return &env->vfp.regs[2 * regno];
122
+static void prlar_write(CPUARMState *env, const ARMCPRegInfo *ri,
113
+ return &env->vfp.zregs[regno].d[0];
123
+ uint64_t value)
114
}
124
+{
115
125
+ ARMCPU *cpu = env_archcpu(env);
116
#endif
126
+
127
+ tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */
128
+ env->pmsav8.rlar[M_REG_NS][env->pmsav7.rnr[M_REG_NS]] = value;
129
+}
130
+
131
+static uint64_t prlar_read(CPUARMState *env, const ARMCPRegInfo *ri)
132
+{
133
+ return env->pmsav8.rlar[M_REG_NS][env->pmsav7.rnr[M_REG_NS]];
134
+}
135
+
136
+static void prselr_write(CPUARMState *env, const ARMCPRegInfo *ri,
137
+ uint64_t value)
138
+{
139
+ ARMCPU *cpu = env_archcpu(env);
140
+
141
+ /*
142
+ * Ignore writes that would select not implemented region.
143
+ * This is architecturally UNPREDICTABLE.
144
+ */
145
+ if (value >= cpu->pmsav7_dregion) {
146
+ return;
147
+ }
148
+
149
+ env->pmsav7.rnr[M_REG_NS] = value;
150
+}
151
+
152
+static void hprbar_write(CPUARMState *env, const ARMCPRegInfo *ri,
153
+ uint64_t value)
154
+{
155
+ ARMCPU *cpu = env_archcpu(env);
156
+
157
+ tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */
158
+ env->pmsav8.hprbar[env->pmsav8.hprselr] = value;
159
+}
160
+
161
+static uint64_t hprbar_read(CPUARMState *env, const ARMCPRegInfo *ri)
162
+{
163
+ return env->pmsav8.hprbar[env->pmsav8.hprselr];
164
+}
165
+
166
+static void hprlar_write(CPUARMState *env, const ARMCPRegInfo *ri,
167
+ uint64_t value)
168
+{
169
+ ARMCPU *cpu = env_archcpu(env);
170
+
171
+ tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */
172
+ env->pmsav8.hprlar[env->pmsav8.hprselr] = value;
173
+}
174
+
175
+static uint64_t hprlar_read(CPUARMState *env, const ARMCPRegInfo *ri)
176
+{
177
+ return env->pmsav8.hprlar[env->pmsav8.hprselr];
178
+}
179
+
180
+static void hprenr_write(CPUARMState *env, const ARMCPRegInfo *ri,
181
+ uint64_t value)
182
+{
183
+ uint32_t n;
184
+ uint32_t bit;
185
+ ARMCPU *cpu = env_archcpu(env);
186
+
187
+ /* Ignore writes to unimplemented regions */
188
+ int rmax = MIN(cpu->pmsav8r_hdregion, 32);
189
+ value &= MAKE_64BIT_MASK(0, rmax);
190
+
191
+ tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */
192
+
193
+ /* Register alias is only valid for first 32 indexes */
194
+ for (n = 0; n < rmax; ++n) {
195
+ bit = extract32(value, n, 1);
196
+ env->pmsav8.hprlar[n] = deposit32(
197
+ env->pmsav8.hprlar[n], 0, 1, bit);
198
+ }
199
+}
200
+
201
+static uint64_t hprenr_read(CPUARMState *env, const ARMCPRegInfo *ri)
202
+{
203
+ uint32_t n;
204
+ uint32_t result = 0x0;
205
+ ARMCPU *cpu = env_archcpu(env);
206
+
207
+ /* Register alias is only valid for first 32 indexes */
208
+ for (n = 0; n < MIN(cpu->pmsav8r_hdregion, 32); ++n) {
209
+ if (env->pmsav8.hprlar[n] & 0x1) {
210
+ result |= (0x1 << n);
211
+ }
212
+ }
213
+ return result;
214
+}
215
+
216
+static void hprselr_write(CPUARMState *env, const ARMCPRegInfo *ri,
217
+ uint64_t value)
218
+{
219
+ ARMCPU *cpu = env_archcpu(env);
220
+
221
+ /*
222
+ * Ignore writes that would select not implemented region.
223
+ * This is architecturally UNPREDICTABLE.
224
+ */
225
+ if (value >= cpu->pmsav8r_hdregion) {
226
+ return;
227
+ }
228
+
229
+ env->pmsav8.hprselr = value;
230
+}
231
+
232
+static void pmsav8r_regn_write(CPUARMState *env, const ARMCPRegInfo *ri,
233
+ uint64_t value)
234
+{
235
+ ARMCPU *cpu = env_archcpu(env);
236
+ uint8_t index = (extract32(ri->opc0, 0, 1) << 4) |
237
+ (extract32(ri->crm, 0, 3) << 1) | extract32(ri->opc2, 2, 1);
238
+
239
+ tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */
240
+
241
+ if (ri->opc1 & 4) {
242
+ if (index >= cpu->pmsav8r_hdregion) {
243
+ return;
244
+ }
245
+ if (ri->opc2 & 0x1) {
246
+ env->pmsav8.hprlar[index] = value;
247
+ } else {
248
+ env->pmsav8.hprbar[index] = value;
249
+ }
250
+ } else {
251
+ if (index >= cpu->pmsav7_dregion) {
252
+ return;
253
+ }
254
+ if (ri->opc2 & 0x1) {
255
+ env->pmsav8.rlar[M_REG_NS][index] = value;
256
+ } else {
257
+ env->pmsav8.rbar[M_REG_NS][index] = value;
258
+ }
259
+ }
260
+}
261
+
262
+static uint64_t pmsav8r_regn_read(CPUARMState *env, const ARMCPRegInfo *ri)
263
+{
264
+ ARMCPU *cpu = env_archcpu(env);
265
+ uint8_t index = (extract32(ri->opc0, 0, 1) << 4) |
266
+ (extract32(ri->crm, 0, 3) << 1) | extract32(ri->opc2, 2, 1);
267
+
268
+ if (ri->opc1 & 4) {
269
+ if (index >= cpu->pmsav8r_hdregion) {
270
+ return 0x0;
271
+ }
272
+ if (ri->opc2 & 0x1) {
273
+ return env->pmsav8.hprlar[index];
274
+ } else {
275
+ return env->pmsav8.hprbar[index];
276
+ }
277
+ } else {
278
+ if (index >= cpu->pmsav7_dregion) {
279
+ return 0x0;
280
+ }
281
+ if (ri->opc2 & 0x1) {
282
+ return env->pmsav8.rlar[M_REG_NS][index];
283
+ } else {
284
+ return env->pmsav8.rbar[M_REG_NS][index];
285
+ }
286
+ }
287
+}
288
+
289
+static const ARMCPRegInfo pmsav8r_cp_reginfo[] = {
290
+ { .name = "PRBAR",
291
+ .cp = 15, .opc1 = 0, .crn = 6, .crm = 3, .opc2 = 0,
292
+ .access = PL1_RW, .type = ARM_CP_NO_RAW,
293
+ .accessfn = access_tvm_trvm,
294
+ .readfn = prbar_read, .writefn = prbar_write },
295
+ { .name = "PRLAR",
296
+ .cp = 15, .opc1 = 0, .crn = 6, .crm = 3, .opc2 = 1,
297
+ .access = PL1_RW, .type = ARM_CP_NO_RAW,
298
+ .accessfn = access_tvm_trvm,
299
+ .readfn = prlar_read, .writefn = prlar_write },
300
+ { .name = "PRSELR", .resetvalue = 0,
301
+ .cp = 15, .opc1 = 0, .crn = 6, .crm = 2, .opc2 = 1,
302
+ .access = PL1_RW, .accessfn = access_tvm_trvm,
303
+ .writefn = prselr_write,
304
+ .fieldoffset = offsetof(CPUARMState, pmsav7.rnr[M_REG_NS]) },
305
+ { .name = "HPRBAR", .resetvalue = 0,
306
+ .cp = 15, .opc1 = 4, .crn = 6, .crm = 3, .opc2 = 0,
307
+ .access = PL2_RW, .type = ARM_CP_NO_RAW,
308
+ .readfn = hprbar_read, .writefn = hprbar_write },
309
+ { .name = "HPRLAR",
310
+ .cp = 15, .opc1 = 4, .crn = 6, .crm = 3, .opc2 = 1,
311
+ .access = PL2_RW, .type = ARM_CP_NO_RAW,
312
+ .readfn = hprlar_read, .writefn = hprlar_write },
313
+ { .name = "HPRSELR", .resetvalue = 0,
314
+ .cp = 15, .opc1 = 4, .crn = 6, .crm = 2, .opc2 = 1,
315
+ .access = PL2_RW,
316
+ .writefn = hprselr_write,
317
+ .fieldoffset = offsetof(CPUARMState, pmsav8.hprselr) },
318
+ { .name = "HPRENR",
319
+ .cp = 15, .opc1 = 4, .crn = 6, .crm = 1, .opc2 = 1,
320
+ .access = PL2_RW, .type = ARM_CP_NO_RAW,
321
+ .readfn = hprenr_read, .writefn = hprenr_write },
322
+};
323
+
324
static const ARMCPRegInfo pmsav7_cp_reginfo[] = {
325
/* Reset for all these registers is handled in arm_cpu_reset(),
326
* because the PMSAv7 is also used by M-profile CPUs, which do
327
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
328
.access = PL1_R, .type = ARM_CP_CONST,
329
.resetvalue = cpu->pmsav7_dregion << 8
330
};
331
+ /* HMPUIR is specific to PMSA V8 */
332
+ ARMCPRegInfo id_hmpuir_reginfo = {
333
+ .name = "HMPUIR",
334
+ .cp = 15, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 4,
335
+ .access = PL2_R, .type = ARM_CP_CONST,
336
+ .resetvalue = cpu->pmsav8r_hdregion
337
+ };
338
static const ARMCPRegInfo crn0_wi_reginfo = {
339
.name = "CRN0_WI", .cp = 15, .crn = 0, .crm = CP_ANY,
340
.opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_W,
341
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
342
define_arm_cp_regs(cpu, id_cp_reginfo);
343
if (!arm_feature(env, ARM_FEATURE_PMSA)) {
344
define_one_arm_cp_reg(cpu, &id_tlbtr_reginfo);
345
+ } else if (arm_feature(env, ARM_FEATURE_PMSA) &&
346
+ arm_feature(env, ARM_FEATURE_V8)) {
347
+ uint32_t i = 0;
348
+ char *tmp_string;
349
+
350
+ define_one_arm_cp_reg(cpu, &id_mpuir_reginfo);
351
+ define_one_arm_cp_reg(cpu, &id_hmpuir_reginfo);
352
+ define_arm_cp_regs(cpu, pmsav8r_cp_reginfo);
353
+
354
+ /* Register alias is only valid for first 32 indexes */
355
+ for (i = 0; i < MIN(cpu->pmsav7_dregion, 32); ++i) {
356
+ uint8_t crm = 0b1000 | extract32(i, 1, 3);
357
+ uint8_t opc1 = extract32(i, 4, 1);
358
+ uint8_t opc2 = extract32(i, 0, 1) << 2;
359
+
360
+ tmp_string = g_strdup_printf("PRBAR%u", i);
361
+ ARMCPRegInfo tmp_prbarn_reginfo = {
362
+ .name = tmp_string, .type = ARM_CP_ALIAS | ARM_CP_NO_RAW,
363
+ .cp = 15, .opc1 = opc1, .crn = 6, .crm = crm, .opc2 = opc2,
364
+ .access = PL1_RW, .resetvalue = 0,
365
+ .accessfn = access_tvm_trvm,
366
+ .writefn = pmsav8r_regn_write, .readfn = pmsav8r_regn_read
367
+ };
368
+ define_one_arm_cp_reg(cpu, &tmp_prbarn_reginfo);
369
+ g_free(tmp_string);
370
+
371
+ opc2 = extract32(i, 0, 1) << 2 | 0x1;
372
+ tmp_string = g_strdup_printf("PRLAR%u", i);
373
+ ARMCPRegInfo tmp_prlarn_reginfo = {
374
+ .name = tmp_string, .type = ARM_CP_ALIAS | ARM_CP_NO_RAW,
375
+ .cp = 15, .opc1 = opc1, .crn = 6, .crm = crm, .opc2 = opc2,
376
+ .access = PL1_RW, .resetvalue = 0,
377
+ .accessfn = access_tvm_trvm,
378
+ .writefn = pmsav8r_regn_write, .readfn = pmsav8r_regn_read
379
+ };
380
+ define_one_arm_cp_reg(cpu, &tmp_prlarn_reginfo);
381
+ g_free(tmp_string);
382
+ }
383
+
384
+ /* Register alias is only valid for first 32 indexes */
385
+ for (i = 0; i < MIN(cpu->pmsav8r_hdregion, 32); ++i) {
386
+ uint8_t crm = 0b1000 | extract32(i, 1, 3);
387
+ uint8_t opc1 = 0b100 | extract32(i, 4, 1);
388
+ uint8_t opc2 = extract32(i, 0, 1) << 2;
389
+
390
+ tmp_string = g_strdup_printf("HPRBAR%u", i);
391
+ ARMCPRegInfo tmp_hprbarn_reginfo = {
392
+ .name = tmp_string,
393
+ .type = ARM_CP_NO_RAW,
394
+ .cp = 15, .opc1 = opc1, .crn = 6, .crm = crm, .opc2 = opc2,
395
+ .access = PL2_RW, .resetvalue = 0,
396
+ .writefn = pmsav8r_regn_write, .readfn = pmsav8r_regn_read
397
+ };
398
+ define_one_arm_cp_reg(cpu, &tmp_hprbarn_reginfo);
399
+ g_free(tmp_string);
400
+
401
+ opc2 = extract32(i, 0, 1) << 2 | 0x1;
402
+ tmp_string = g_strdup_printf("HPRLAR%u", i);
403
+ ARMCPRegInfo tmp_hprlarn_reginfo = {
404
+ .name = tmp_string,
405
+ .type = ARM_CP_NO_RAW,
406
+ .cp = 15, .opc1 = opc1, .crn = 6, .crm = crm, .opc2 = opc2,
407
+ .access = PL2_RW, .resetvalue = 0,
408
+ .writefn = pmsav8r_regn_write, .readfn = pmsav8r_regn_read
409
+ };
410
+ define_one_arm_cp_reg(cpu, &tmp_hprlarn_reginfo);
411
+ g_free(tmp_string);
412
+ }
413
} else if (arm_feature(env, ARM_FEATURE_V7)) {
414
define_one_arm_cp_reg(cpu, &id_mpuir_reginfo);
415
}
416
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
417
sctlr.type |= ARM_CP_SUPPRESS_TB_END;
418
}
419
define_one_arm_cp_reg(cpu, &sctlr);
420
+
421
+ if (arm_feature(env, ARM_FEATURE_PMSA) &&
422
+ arm_feature(env, ARM_FEATURE_V8)) {
423
+ ARMCPRegInfo vsctlr = {
424
+ .name = "VSCTLR", .state = ARM_CP_STATE_AA32,
425
+ .cp = 15, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 0,
426
+ .access = PL2_RW, .resetvalue = 0x0,
427
+ .fieldoffset = offsetoflow32(CPUARMState, cp15.vsctlr),
428
+ };
429
+ define_one_arm_cp_reg(cpu, &vsctlr);
430
+ }
431
}
432
433
if (cpu_isar_feature(aa64_lor, cpu)) {
117
diff --git a/target/arm/machine.c b/target/arm/machine.c
434
diff --git a/target/arm/machine.c b/target/arm/machine.c
118
index XXXXXXX..XXXXXXX 100644
435
index XXXXXXX..XXXXXXX 100644
119
--- a/target/arm/machine.c
436
--- a/target/arm/machine.c
120
+++ b/target/arm/machine.c
437
+++ b/target/arm/machine.c
121
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_vfp = {
438
@@ -XXX,XX +XXX,XX @@ static bool pmsav8_needed(void *opaque)
122
.minimum_version_id = 3,
439
arm_feature(env, ARM_FEATURE_V8);
123
.needed = vfp_needed,
124
.fields = (VMStateField[]) {
125
- VMSTATE_UINT64_ARRAY(env.vfp.regs, ARMCPU, 64),
126
+ /* For compatibility, store Qn out of Zn here. */
127
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[0].d, ARMCPU, 0, 2),
128
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[1].d, ARMCPU, 0, 2),
129
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[2].d, ARMCPU, 0, 2),
130
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[3].d, ARMCPU, 0, 2),
131
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[4].d, ARMCPU, 0, 2),
132
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[5].d, ARMCPU, 0, 2),
133
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[6].d, ARMCPU, 0, 2),
134
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[7].d, ARMCPU, 0, 2),
135
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[8].d, ARMCPU, 0, 2),
136
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[9].d, ARMCPU, 0, 2),
137
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[10].d, ARMCPU, 0, 2),
138
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[11].d, ARMCPU, 0, 2),
139
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[12].d, ARMCPU, 0, 2),
140
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[13].d, ARMCPU, 0, 2),
141
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[14].d, ARMCPU, 0, 2),
142
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[15].d, ARMCPU, 0, 2),
143
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[16].d, ARMCPU, 0, 2),
144
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[17].d, ARMCPU, 0, 2),
145
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[18].d, ARMCPU, 0, 2),
146
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[19].d, ARMCPU, 0, 2),
147
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[20].d, ARMCPU, 0, 2),
148
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[21].d, ARMCPU, 0, 2),
149
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[22].d, ARMCPU, 0, 2),
150
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[23].d, ARMCPU, 0, 2),
151
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[24].d, ARMCPU, 0, 2),
152
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[25].d, ARMCPU, 0, 2),
153
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[26].d, ARMCPU, 0, 2),
154
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[27].d, ARMCPU, 0, 2),
155
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[28].d, ARMCPU, 0, 2),
156
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[29].d, ARMCPU, 0, 2),
157
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[30].d, ARMCPU, 0, 2),
158
+ VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[31].d, ARMCPU, 0, 2),
159
+
160
/* The xregs array is a little awkward because element 1 (FPSCR)
161
* requires a specific accessor, so we have to split it up in
162
* the vmstate:
163
diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c
164
index XXXXXXX..XXXXXXX 100644
165
--- a/target/arm/translate-a64.c
166
+++ b/target/arm/translate-a64.c
167
@@ -XXX,XX +XXX,XX @@ static inline int vec_reg_offset(DisasContext *s, int regno,
168
{
169
int offs = 0;
170
#ifdef HOST_WORDS_BIGENDIAN
171
- /* This is complicated slightly because vfp.regs[2n] is
172
- * still the low half and vfp.regs[2n+1] the high half
173
+ /* This is complicated slightly because vfp.zregs[n].d[0] is
174
+ * still the low half and vfp.zregs[n].d[1] the high half
175
* of the 128 bit vector, even on big endian systems.
176
* Calculate the offset assuming a fully bigendian 128 bits,
177
* then XOR to account for the order of the two 64 bit halves.
178
@@ -XXX,XX +XXX,XX @@ static inline int vec_reg_offset(DisasContext *s, int regno,
179
#else
180
offs += element * (1 << size);
181
#endif
182
- offs += offsetof(CPUARMState, vfp.regs[regno * 2]);
183
+ offs += offsetof(CPUARMState, vfp.zregs[regno]);
184
assert_fp_access_checked(s);
185
return offs;
186
}
440
}
187
@@ -XXX,XX +XXX,XX @@ static inline int vec_reg_offset(DisasContext *s, int regno,
441
188
static inline int vec_full_reg_offset(DisasContext *s, int regno)
442
+static bool pmsav8r_needed(void *opaque)
189
{
443
+{
190
assert_fp_access_checked(s);
444
+ ARMCPU *cpu = opaque;
191
- return offsetof(CPUARMState, vfp.regs[regno * 2]);
445
+ CPUARMState *env = &cpu->env;
192
+ return offsetof(CPUARMState, vfp.zregs[regno]);
446
+
193
}
447
+ return arm_feature(env, ARM_FEATURE_PMSA) &&
194
448
+ arm_feature(env, ARM_FEATURE_V8) &&
195
/* Return a newly allocated pointer to the vector register. */
449
+ !arm_feature(env, ARM_FEATURE_M);
196
diff --git a/target/arm/translate.c b/target/arm/translate.c
450
+}
197
index XXXXXXX..XXXXXXX 100644
451
+
198
--- a/target/arm/translate.c
452
+static const VMStateDescription vmstate_pmsav8r = {
199
+++ b/target/arm/translate.c
453
+ .name = "cpu/pmsav8/pmsav8r",
200
@@ -XXX,XX +XXX,XX @@ static inline void gen_vfp_st(DisasContext *s, int dp, TCGv_i32 addr)
454
+ .version_id = 1,
455
+ .minimum_version_id = 1,
456
+ .needed = pmsav8r_needed,
457
+ .fields = (VMStateField[]) {
458
+ VMSTATE_VARRAY_UINT32(env.pmsav8.hprbar, ARMCPU,
459
+ pmsav8r_hdregion, 0, vmstate_info_uint32, uint32_t),
460
+ VMSTATE_VARRAY_UINT32(env.pmsav8.hprlar, ARMCPU,
461
+ pmsav8r_hdregion, 0, vmstate_info_uint32, uint32_t),
462
+ VMSTATE_END_OF_LIST()
463
+ },
464
+};
465
+
466
static const VMStateDescription vmstate_pmsav8 = {
467
.name = "cpu/pmsav8",
468
.version_id = 1,
469
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_pmsav8 = {
470
VMSTATE_UINT32(env.pmsav8.mair0[M_REG_NS], ARMCPU),
471
VMSTATE_UINT32(env.pmsav8.mair1[M_REG_NS], ARMCPU),
472
VMSTATE_END_OF_LIST()
473
+ },
474
+ .subsections = (const VMStateDescription * []) {
475
+ &vmstate_pmsav8r,
476
+ NULL
201
}
477
}
202
}
478
};
203
479
204
-static inline long
205
-vfp_reg_offset (int dp, int reg)
206
+static inline long vfp_reg_offset(bool dp, unsigned reg)
207
{
208
if (dp) {
209
- return offsetof(CPUARMState, vfp.regs[reg]);
210
+ return offsetof(CPUARMState, vfp.zregs[reg >> 1].d[reg & 1]);
211
} else {
212
- long ofs = offsetof(CPUARMState, vfp.regs[reg >> 1]);
213
+ long ofs = offsetof(CPUARMState, vfp.zregs[reg >> 2].d[(reg >> 1) & 1]);
214
if (reg & 1) {
215
ofs += offsetof(CPU_DoubleU, l.upper);
216
} else {
217
--
480
--
218
2.16.1
481
2.25.1
219
482
220
483
diff view generated by jsdifflib
1
From: Andrey Smirnov <andrew.smirnov@gmail.com>
1
From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de>
2
2
3
Add code to emulate SNVS IP-block. Currently only the bits needed to
3
Add PMSAv8r translation.
4
be able to emulate machine shutdown are implemented.
4
5
5
Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de>
6
Cc: Peter Maydell <peter.maydell@linaro.org>
7
Cc: Jason Wang <jasowang@redhat.com>
8
Cc: Philippe Mathieu-Daudé <f4bug@amsat.org>
9
Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com>
10
Cc: Michael S. Tsirkin <mst@redhat.com>
11
Cc: qemu-devel@nongnu.org
12
Cc: qemu-arm@nongnu.org
13
Cc: yurovsky@gmail.com
14
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
15
Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com>
7
Message-id: 20221206102504.165775-7-tobias.roehmel@rwth-aachen.de
16
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
17
---
9
---
18
hw/misc/Makefile.objs | 1 +
10
target/arm/ptw.c | 126 ++++++++++++++++++++++++++++++++++++++---------
19
include/hw/misc/imx7_snvs.h | 35 +++++++++++++++++++
11
1 file changed, 104 insertions(+), 22 deletions(-)
20
hw/misc/imx7_snvs.c | 83 +++++++++++++++++++++++++++++++++++++++++++++
12
21
3 files changed, 119 insertions(+)
13
diff --git a/target/arm/ptw.c b/target/arm/ptw.c
22
create mode 100644 include/hw/misc/imx7_snvs.h
23
create mode 100644 hw/misc/imx7_snvs.c
24
25
diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs
26
index XXXXXXX..XXXXXXX 100644
14
index XXXXXXX..XXXXXXX 100644
27
--- a/hw/misc/Makefile.objs
15
--- a/target/arm/ptw.c
28
+++ b/hw/misc/Makefile.objs
16
+++ b/target/arm/ptw.c
29
@@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_IMX) += imx6_ccm.o
17
@@ -XXX,XX +XXX,XX @@ static bool pmsav7_use_background_region(ARMCPU *cpu, ARMMMUIdx mmu_idx,
30
obj-$(CONFIG_IMX) += imx6_src.o
18
31
obj-$(CONFIG_IMX) += imx7_ccm.o
19
if (arm_feature(env, ARM_FEATURE_M)) {
32
obj-$(CONFIG_IMX) += imx2_wdt.o
20
return env->v7m.mpu_ctrl[is_secure] & R_V7M_MPU_CTRL_PRIVDEFENA_MASK;
33
+obj-$(CONFIG_IMX) += imx7_snvs.o
21
- } else {
34
obj-$(CONFIG_MILKYMIST) += milkymist-hpdmc.o
22
- return regime_sctlr(env, mmu_idx) & SCTLR_BR;
35
obj-$(CONFIG_MILKYMIST) += milkymist-pfpu.o
23
}
36
obj-$(CONFIG_MAINSTONE) += mst_fpga.o
24
+
37
diff --git a/include/hw/misc/imx7_snvs.h b/include/hw/misc/imx7_snvs.h
25
+ if (mmu_idx == ARMMMUIdx_Stage2) {
38
new file mode 100644
26
+ return false;
39
index XXXXXXX..XXXXXXX
27
+ }
40
--- /dev/null
28
+
41
+++ b/include/hw/misc/imx7_snvs.h
29
+ return regime_sctlr(env, mmu_idx) & SCTLR_BR;
42
@@ -XXX,XX +XXX,XX @@
30
}
43
+/*
31
44
+ * Copyright (c) 2017, Impinj, Inc.
32
static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address,
45
+ *
33
@@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address,
46
+ * i.MX7 SNVS block emulation code
34
return !(result->f.prot & (1 << access_type));
47
+ *
35
}
48
+ * Author: Andrey Smirnov <andrew.smirnov@gmail.com>
36
49
+ *
37
+static uint32_t *regime_rbar(CPUARMState *env, ARMMMUIdx mmu_idx,
50
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
38
+ uint32_t secure)
51
+ * See the COPYING file in the top-level directory.
52
+ */
53
+
54
+#ifndef IMX7_SNVS_H
55
+#define IMX7_SNVS_H
56
+
57
+#include "qemu/bitops.h"
58
+#include "hw/sysbus.h"
59
+
60
+
61
+enum IMX7SNVSRegisters {
62
+ SNVS_LPCR = 0x38,
63
+ SNVS_LPCR_TOP = BIT(6),
64
+ SNVS_LPCR_DP_EN = BIT(5)
65
+};
66
+
67
+#define TYPE_IMX7_SNVS "imx7.snvs"
68
+#define IMX7_SNVS(obj) OBJECT_CHECK(IMX7SNVSState, (obj), TYPE_IMX7_SNVS)
69
+
70
+typedef struct IMX7SNVSState {
71
+ /* <private> */
72
+ SysBusDevice parent_obj;
73
+
74
+ MemoryRegion mmio;
75
+} IMX7SNVSState;
76
+
77
+#endif /* IMX7_SNVS_H */
78
diff --git a/hw/misc/imx7_snvs.c b/hw/misc/imx7_snvs.c
79
new file mode 100644
80
index XXXXXXX..XXXXXXX
81
--- /dev/null
82
+++ b/hw/misc/imx7_snvs.c
83
@@ -XXX,XX +XXX,XX @@
84
+/*
85
+ * IMX7 Secure Non-Volatile Storage
86
+ *
87
+ * Copyright (c) 2018, Impinj, Inc.
88
+ *
89
+ * Author: Andrey Smirnov <andrew.smirnov@gmail.com>
90
+ *
91
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
92
+ * See the COPYING file in the top-level directory.
93
+ *
94
+ * Bare minimum emulation code needed to support being able to shut
95
+ * down linux guest gracefully.
96
+ */
97
+
98
+#include "qemu/osdep.h"
99
+#include "hw/misc/imx7_snvs.h"
100
+#include "qemu/log.h"
101
+#include "sysemu/sysemu.h"
102
+
103
+static uint64_t imx7_snvs_read(void *opaque, hwaddr offset, unsigned size)
104
+{
39
+{
105
+ return 0;
40
+ if (regime_el(env, mmu_idx) == 2) {
41
+ return env->pmsav8.hprbar;
42
+ } else {
43
+ return env->pmsav8.rbar[secure];
44
+ }
106
+}
45
+}
107
+
46
+
108
+static void imx7_snvs_write(void *opaque, hwaddr offset,
47
+static uint32_t *regime_rlar(CPUARMState *env, ARMMMUIdx mmu_idx,
109
+ uint64_t v, unsigned size)
48
+ uint32_t secure)
110
+{
49
+{
111
+ const uint32_t value = v;
50
+ if (regime_el(env, mmu_idx) == 2) {
112
+ const uint32_t mask = SNVS_LPCR_TOP | SNVS_LPCR_DP_EN;
51
+ return env->pmsav8.hprlar;
113
+
52
+ } else {
114
+ if (offset == SNVS_LPCR && ((value & mask) == mask)) {
53
+ return env->pmsav8.rlar[secure];
115
+ qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
116
+ }
54
+ }
117
+}
55
+}
118
+
56
+
119
+static const struct MemoryRegionOps imx7_snvs_ops = {
57
bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address,
120
+ .read = imx7_snvs_read,
58
MMUAccessType access_type, ARMMMUIdx mmu_idx,
121
+ .write = imx7_snvs_write,
59
bool secure, GetPhysAddrResult *result,
122
+ .endianness = DEVICE_NATIVE_ENDIAN,
60
@@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address,
123
+ .impl = {
61
bool hit = false;
124
+ /*
62
uint32_t addr_page_base = address & TARGET_PAGE_MASK;
125
+ * Our device would not work correctly if the guest was doing
63
uint32_t addr_page_limit = addr_page_base + (TARGET_PAGE_SIZE - 1);
126
+ * unaligned access. This might not be a limitation on the real
64
+ int region_counter;
127
+ * device but in practice there is no reason for a guest to access
65
+
128
+ * this device unaligned.
66
+ if (regime_el(env, mmu_idx) == 2) {
129
+ */
67
+ region_counter = cpu->pmsav8r_hdregion;
130
+ .min_access_size = 4,
68
+ } else {
131
+ .max_access_size = 4,
69
+ region_counter = cpu->pmsav7_dregion;
132
+ .unaligned = false,
70
+ }
133
+ },
71
134
+};
72
result->f.lg_page_size = TARGET_PAGE_BITS;
135
+
73
result->f.phys_addr = address;
136
+static void imx7_snvs_init(Object *obj)
74
@@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address,
137
+{
75
*mregion = -1;
138
+ SysBusDevice *sd = SYS_BUS_DEVICE(obj);
76
}
139
+ IMX7SNVSState *s = IMX7_SNVS(obj);
77
140
+
78
+ if (mmu_idx == ARMMMUIdx_Stage2) {
141
+ memory_region_init_io(&s->mmio, obj, &imx7_snvs_ops, s,
79
+ fi->stage2 = true;
142
+ TYPE_IMX7_SNVS, 0x1000);
80
+ }
143
+
81
+
144
+ sysbus_init_mmio(sd, &s->mmio);
82
/*
145
+}
83
* Unlike the ARM ARM pseudocode, we don't need to check whether this
146
+
84
* was an exception vector read from the vector table (which is always
147
+static void imx7_snvs_class_init(ObjectClass *klass, void *data)
85
@@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address,
148
+{
86
hit = true;
149
+ DeviceClass *dc = DEVICE_CLASS(klass);
87
}
150
+
88
151
+ dc->desc = "i.MX7 Secure Non-Volatile Storage Module";
89
- for (n = (int)cpu->pmsav7_dregion - 1; n >= 0; n--) {
152
+}
90
+ uint32_t bitmask;
153
+
91
+ if (arm_feature(env, ARM_FEATURE_M)) {
154
+static const TypeInfo imx7_snvs_info = {
92
+ bitmask = 0x1f;
155
+ .name = TYPE_IMX7_SNVS,
93
+ } else {
156
+ .parent = TYPE_SYS_BUS_DEVICE,
94
+ bitmask = 0x3f;
157
+ .instance_size = sizeof(IMX7SNVSState),
95
+ fi->level = 0;
158
+ .instance_init = imx7_snvs_init,
96
+ }
159
+ .class_init = imx7_snvs_class_init,
97
+
160
+};
98
+ for (n = region_counter - 1; n >= 0; n--) {
161
+
99
/* region search */
162
+static void imx7_snvs_register_type(void)
100
/*
163
+{
101
- * Note that the base address is bits [31:5] from the register
164
+ type_register_static(&imx7_snvs_info);
102
- * with bits [4:0] all zeroes, but the limit address is bits
165
+}
103
- * [31:5] from the register with bits [4:0] all ones.
166
+type_init(imx7_snvs_register_type)
104
+ * Note that the base address is bits [31:x] from the register
105
+ * with bits [x-1:0] all zeroes, but the limit address is bits
106
+ * [31:x] from the register with bits [x:0] all ones. Where x is
107
+ * 5 for Cortex-M and 6 for Cortex-R
108
*/
109
- uint32_t base = env->pmsav8.rbar[secure][n] & ~0x1f;
110
- uint32_t limit = env->pmsav8.rlar[secure][n] | 0x1f;
111
+ uint32_t base = regime_rbar(env, mmu_idx, secure)[n] & ~bitmask;
112
+ uint32_t limit = regime_rlar(env, mmu_idx, secure)[n] | bitmask;
113
114
- if (!(env->pmsav8.rlar[secure][n] & 0x1)) {
115
+ if (!(regime_rlar(env, mmu_idx, secure)[n] & 0x1)) {
116
/* Region disabled */
117
continue;
118
}
119
@@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address,
120
* PMSAv7 where highest-numbered-region wins)
121
*/
122
fi->type = ARMFault_Permission;
123
- fi->level = 1;
124
+ if (arm_feature(env, ARM_FEATURE_M)) {
125
+ fi->level = 1;
126
+ }
127
return true;
128
}
129
130
@@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address,
131
}
132
133
if (!hit) {
134
- /* background fault */
135
- fi->type = ARMFault_Background;
136
+ if (arm_feature(env, ARM_FEATURE_M)) {
137
+ fi->type = ARMFault_Background;
138
+ } else {
139
+ fi->type = ARMFault_Permission;
140
+ }
141
return true;
142
}
143
144
@@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address,
145
/* hit using the background region */
146
get_phys_addr_pmsav7_default(env, mmu_idx, address, &result->f.prot);
147
} else {
148
- uint32_t ap = extract32(env->pmsav8.rbar[secure][matchregion], 1, 2);
149
- uint32_t xn = extract32(env->pmsav8.rbar[secure][matchregion], 0, 1);
150
+ uint32_t matched_rbar = regime_rbar(env, mmu_idx, secure)[matchregion];
151
+ uint32_t matched_rlar = regime_rlar(env, mmu_idx, secure)[matchregion];
152
+ uint32_t ap = extract32(matched_rbar, 1, 2);
153
+ uint32_t xn = extract32(matched_rbar, 0, 1);
154
bool pxn = false;
155
156
if (arm_feature(env, ARM_FEATURE_V8_1M)) {
157
- pxn = extract32(env->pmsav8.rlar[secure][matchregion], 4, 1);
158
+ pxn = extract32(matched_rlar, 4, 1);
159
}
160
161
if (m_is_system_region(env, address)) {
162
@@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address,
163
xn = 1;
164
}
165
166
- result->f.prot = simple_ap_to_rw_prot(env, mmu_idx, ap);
167
+ if (regime_el(env, mmu_idx) == 2) {
168
+ result->f.prot = simple_ap_to_rw_prot_is_user(ap,
169
+ mmu_idx != ARMMMUIdx_E2);
170
+ } else {
171
+ result->f.prot = simple_ap_to_rw_prot(env, mmu_idx, ap);
172
+ }
173
+
174
+ if (!arm_feature(env, ARM_FEATURE_M)) {
175
+ uint8_t attrindx = extract32(matched_rlar, 1, 3);
176
+ uint64_t mair = env->cp15.mair_el[regime_el(env, mmu_idx)];
177
+ uint8_t sh = extract32(matched_rlar, 3, 2);
178
+
179
+ if (regime_sctlr(env, mmu_idx) & SCTLR_WXN &&
180
+ result->f.prot & PAGE_WRITE && mmu_idx != ARMMMUIdx_Stage2) {
181
+ xn = 0x1;
182
+ }
183
+
184
+ if ((regime_el(env, mmu_idx) == 1) &&
185
+ regime_sctlr(env, mmu_idx) & SCTLR_UWXN && ap == 0x1) {
186
+ pxn = 0x1;
187
+ }
188
+
189
+ result->cacheattrs.is_s2_format = false;
190
+ result->cacheattrs.attrs = extract64(mair, attrindx * 8, 8);
191
+ result->cacheattrs.shareability = sh;
192
+ }
193
+
194
if (result->f.prot && !xn && !(pxn && !is_user)) {
195
result->f.prot |= PAGE_EXEC;
196
}
197
- /*
198
- * We don't need to look the attribute up in the MAIR0/MAIR1
199
- * registers because that only tells us about cacheability.
200
- */
201
+
202
if (mregion) {
203
*mregion = matchregion;
204
}
205
}
206
207
fi->type = ARMFault_Permission;
208
- fi->level = 1;
209
+ if (arm_feature(env, ARM_FEATURE_M)) {
210
+ fi->level = 1;
211
+ }
212
return !(result->f.prot & (1 << access_type));
213
}
214
215
@@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw,
216
cacheattrs1 = result->cacheattrs;
217
memset(result, 0, sizeof(*result));
218
219
- ret = get_phys_addr_lpae(env, ptw, ipa, access_type, is_el0, result, fi);
220
+ if (arm_feature(env, ARM_FEATURE_PMSA)) {
221
+ ret = get_phys_addr_pmsav8(env, ipa, access_type,
222
+ ptw->in_mmu_idx, is_secure, result, fi);
223
+ } else {
224
+ ret = get_phys_addr_lpae(env, ptw, ipa, access_type,
225
+ is_el0, result, fi);
226
+ }
227
fi->s2addr = ipa;
228
229
/* Combine the S1 and S2 perms. */
167
--
230
--
168
2.16.1
231
2.25.1
169
232
170
233
diff view generated by jsdifflib
1
From: Andrey Smirnov <andrew.smirnov@gmail.com>
1
From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de>
2
2
3
Add minimal code needed to allow upstream Linux guest to boot.
3
All constants are taken from the ARM Cortex-R52 Processor TRM Revision: r1p3
4
4
5
Cc: Peter Maydell <peter.maydell@linaro.org>
5
Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de>
6
Cc: Jason Wang <jasowang@redhat.com>
7
Cc: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com>
9
Cc: Michael S. Tsirkin <mst@redhat.com>
10
Cc: qemu-devel@nongnu.org
11
Cc: qemu-arm@nongnu.org
12
Cc: yurovsky@gmail.com
13
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
14
Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com>
7
Message-id: 20221206102504.165775-8-tobias.roehmel@rwth-aachen.de
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
---
9
---
17
hw/intc/Makefile.objs | 2 +-
10
target/arm/cpu_tcg.c | 42 ++++++++++++++++++++++++++++++++++++++++++
18
include/hw/intc/imx_gpcv2.h | 22 ++++++++
11
1 file changed, 42 insertions(+)
19
hw/intc/imx_gpcv2.c | 125 ++++++++++++++++++++++++++++++++++++++++++++
20
3 files changed, 148 insertions(+), 1 deletion(-)
21
create mode 100644 include/hw/intc/imx_gpcv2.h
22
create mode 100644 hw/intc/imx_gpcv2.c
23
12
24
diff --git a/hw/intc/Makefile.objs b/hw/intc/Makefile.objs
13
diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c
25
index XXXXXXX..XXXXXXX 100644
14
index XXXXXXX..XXXXXXX 100644
26
--- a/hw/intc/Makefile.objs
15
--- a/target/arm/cpu_tcg.c
27
+++ b/hw/intc/Makefile.objs
16
+++ b/target/arm/cpu_tcg.c
28
@@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_XILINX) += xilinx_intc.o
17
@@ -XXX,XX +XXX,XX @@ static void cortex_r5_initfn(Object *obj)
29
common-obj-$(CONFIG_XLNX_ZYNQMP) += xlnx-pmu-iomod-intc.o
18
define_arm_cp_regs(cpu, cortexr5_cp_reginfo);
30
common-obj-$(CONFIG_XLNX_ZYNQMP) += xlnx-zynqmp-ipi.o
19
}
31
common-obj-$(CONFIG_ETRAXFS) += etraxfs_pic.o
20
32
-common-obj-$(CONFIG_IMX) += imx_avic.o
21
+static void cortex_r52_initfn(Object *obj)
33
+common-obj-$(CONFIG_IMX) += imx_avic.o imx_gpcv2.o
22
+{
34
common-obj-$(CONFIG_LM32) += lm32_pic.o
23
+ ARMCPU *cpu = ARM_CPU(obj);
35
common-obj-$(CONFIG_REALVIEW) += realview_gic.o
36
common-obj-$(CONFIG_SLAVIO) += slavio_intctl.o
37
diff --git a/include/hw/intc/imx_gpcv2.h b/include/hw/intc/imx_gpcv2.h
38
new file mode 100644
39
index XXXXXXX..XXXXXXX
40
--- /dev/null
41
+++ b/include/hw/intc/imx_gpcv2.h
42
@@ -XXX,XX +XXX,XX @@
43
+#ifndef IMX_GPCV2_H
44
+#define IMX_GPCV2_H
45
+
24
+
46
+#include "hw/sysbus.h"
25
+ set_feature(&cpu->env, ARM_FEATURE_V8);
26
+ set_feature(&cpu->env, ARM_FEATURE_EL2);
27
+ set_feature(&cpu->env, ARM_FEATURE_PMSA);
28
+ set_feature(&cpu->env, ARM_FEATURE_NEON);
29
+ set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
30
+ cpu->midr = 0x411fd133; /* r1p3 */
31
+ cpu->revidr = 0x00000000;
32
+ cpu->reset_fpsid = 0x41034023;
33
+ cpu->isar.mvfr0 = 0x10110222;
34
+ cpu->isar.mvfr1 = 0x12111111;
35
+ cpu->isar.mvfr2 = 0x00000043;
36
+ cpu->ctr = 0x8144c004;
37
+ cpu->reset_sctlr = 0x30c50838;
38
+ cpu->isar.id_pfr0 = 0x00000131;
39
+ cpu->isar.id_pfr1 = 0x10111001;
40
+ cpu->isar.id_dfr0 = 0x03010006;
41
+ cpu->id_afr0 = 0x00000000;
42
+ cpu->isar.id_mmfr0 = 0x00211040;
43
+ cpu->isar.id_mmfr1 = 0x40000000;
44
+ cpu->isar.id_mmfr2 = 0x01200000;
45
+ cpu->isar.id_mmfr3 = 0xf0102211;
46
+ cpu->isar.id_mmfr4 = 0x00000010;
47
+ cpu->isar.id_isar0 = 0x02101110;
48
+ cpu->isar.id_isar1 = 0x13112111;
49
+ cpu->isar.id_isar2 = 0x21232142;
50
+ cpu->isar.id_isar3 = 0x01112131;
51
+ cpu->isar.id_isar4 = 0x00010142;
52
+ cpu->isar.id_isar5 = 0x00010001;
53
+ cpu->isar.dbgdidr = 0x77168000;
54
+ cpu->clidr = (1 << 27) | (1 << 24) | 0x3;
55
+ cpu->ccsidr[0] = 0x700fe01a; /* 32KB L1 dcache */
56
+ cpu->ccsidr[1] = 0x201fe00a; /* 32KB L1 icache */
47
+
57
+
48
+enum IMXGPCv2Registers {
58
+ cpu->pmsav7_dregion = 16;
49
+ GPC_NUM = 0xE00 / sizeof(uint32_t),
59
+ cpu->pmsav8r_hdregion = 16;
50
+};
51
+
52
+typedef struct IMXGPCv2State {
53
+ /*< private >*/
54
+ SysBusDevice parent_obj;
55
+
56
+ /*< public >*/
57
+ MemoryRegion iomem;
58
+ uint32_t regs[GPC_NUM];
59
+} IMXGPCv2State;
60
+
61
+#define TYPE_IMX_GPCV2 "imx-gpcv2"
62
+#define IMX_GPCV2(obj) OBJECT_CHECK(IMXGPCv2State, (obj), TYPE_IMX_GPCV2)
63
+
64
+#endif /* IMX_GPCV2_H */
65
diff --git a/hw/intc/imx_gpcv2.c b/hw/intc/imx_gpcv2.c
66
new file mode 100644
67
index XXXXXXX..XXXXXXX
68
--- /dev/null
69
+++ b/hw/intc/imx_gpcv2.c
70
@@ -XXX,XX +XXX,XX @@
71
+/*
72
+ * Copyright (c) 2018, Impinj, Inc.
73
+ *
74
+ * i.MX7 GPCv2 block emulation code
75
+ *
76
+ * Author: Andrey Smirnov <andrew.smirnov@gmail.com>
77
+ *
78
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
79
+ * See the COPYING file in the top-level directory.
80
+ */
81
+
82
+#include "qemu/osdep.h"
83
+#include "hw/intc/imx_gpcv2.h"
84
+#include "qemu/log.h"
85
+
86
+#define GPC_PU_PGC_SW_PUP_REQ 0x0f8
87
+#define GPC_PU_PGC_SW_PDN_REQ 0x104
88
+
89
+#define USB_HSIC_PHY_SW_Pxx_REQ BIT(4)
90
+#define USB_OTG2_PHY_SW_Pxx_REQ BIT(3)
91
+#define USB_OTG1_PHY_SW_Pxx_REQ BIT(2)
92
+#define PCIE_PHY_SW_Pxx_REQ BIT(1)
93
+#define MIPI_PHY_SW_Pxx_REQ BIT(0)
94
+
95
+
96
+static void imx_gpcv2_reset(DeviceState *dev)
97
+{
98
+ IMXGPCv2State *s = IMX_GPCV2(dev);
99
+
100
+ memset(s->regs, 0, sizeof(s->regs));
101
+}
60
+}
102
+
61
+
103
+static uint64_t imx_gpcv2_read(void *opaque, hwaddr offset,
62
static void cortex_r5f_initfn(Object *obj)
104
+ unsigned size)
63
{
105
+{
64
ARMCPU *cpu = ARM_CPU(obj);
106
+ IMXGPCv2State *s = opaque;
65
@@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_tcg_cpus[] = {
107
+
66
.class_init = arm_v7m_class_init },
108
+ return s->regs[offset / sizeof(uint32_t)];
67
{ .name = "cortex-r5", .initfn = cortex_r5_initfn },
109
+}
68
{ .name = "cortex-r5f", .initfn = cortex_r5f_initfn },
110
+
69
+ { .name = "cortex-r52", .initfn = cortex_r52_initfn },
111
+static void imx_gpcv2_write(void *opaque, hwaddr offset,
70
{ .name = "ti925t", .initfn = ti925t_initfn },
112
+ uint64_t value, unsigned size)
71
{ .name = "sa1100", .initfn = sa1100_initfn },
113
+{
72
{ .name = "sa1110", .initfn = sa1110_initfn },
114
+ IMXGPCv2State *s = opaque;
115
+ const size_t idx = offset / sizeof(uint32_t);
116
+
117
+ s->regs[idx] = value;
118
+
119
+ /*
120
+ * Real HW will clear those bits once as a way to indicate that
121
+ * power up request is complete
122
+ */
123
+ if (offset == GPC_PU_PGC_SW_PUP_REQ ||
124
+ offset == GPC_PU_PGC_SW_PDN_REQ) {
125
+ s->regs[idx] &= ~(USB_HSIC_PHY_SW_Pxx_REQ |
126
+ USB_OTG2_PHY_SW_Pxx_REQ |
127
+ USB_OTG1_PHY_SW_Pxx_REQ |
128
+ PCIE_PHY_SW_Pxx_REQ |
129
+ MIPI_PHY_SW_Pxx_REQ);
130
+ }
131
+}
132
+
133
+static const struct MemoryRegionOps imx_gpcv2_ops = {
134
+ .read = imx_gpcv2_read,
135
+ .write = imx_gpcv2_write,
136
+ .endianness = DEVICE_NATIVE_ENDIAN,
137
+ .impl = {
138
+ /*
139
+ * Our device would not work correctly if the guest was doing
140
+ * unaligned access. This might not be a limitation on the real
141
+ * device but in practice there is no reason for a guest to access
142
+ * this device unaligned.
143
+ */
144
+ .min_access_size = 4,
145
+ .max_access_size = 4,
146
+ .unaligned = false,
147
+ },
148
+};
149
+
150
+static void imx_gpcv2_init(Object *obj)
151
+{
152
+ SysBusDevice *sd = SYS_BUS_DEVICE(obj);
153
+ IMXGPCv2State *s = IMX_GPCV2(obj);
154
+
155
+ memory_region_init_io(&s->iomem,
156
+ obj,
157
+ &imx_gpcv2_ops,
158
+ s,
159
+ TYPE_IMX_GPCV2 ".iomem",
160
+ sizeof(s->regs));
161
+ sysbus_init_mmio(sd, &s->iomem);
162
+}
163
+
164
+static const VMStateDescription vmstate_imx_gpcv2 = {
165
+ .name = TYPE_IMX_GPCV2,
166
+ .version_id = 1,
167
+ .minimum_version_id = 1,
168
+ .fields = (VMStateField[]) {
169
+ VMSTATE_UINT32_ARRAY(regs, IMXGPCv2State, GPC_NUM),
170
+ VMSTATE_END_OF_LIST()
171
+ },
172
+};
173
+
174
+static void imx_gpcv2_class_init(ObjectClass *klass, void *data)
175
+{
176
+ DeviceClass *dc = DEVICE_CLASS(klass);
177
+
178
+ dc->reset = imx_gpcv2_reset;
179
+ dc->vmsd = &vmstate_imx_gpcv2;
180
+ dc->desc = "i.MX GPCv2 Module";
181
+}
182
+
183
+static const TypeInfo imx_gpcv2_info = {
184
+ .name = TYPE_IMX_GPCV2,
185
+ .parent = TYPE_SYS_BUS_DEVICE,
186
+ .instance_size = sizeof(IMXGPCv2State),
187
+ .instance_init = imx_gpcv2_init,
188
+ .class_init = imx_gpcv2_class_init,
189
+};
190
+
191
+static void imx_gpcv2_register_type(void)
192
+{
193
+ type_register_static(&imx_gpcv2_info);
194
+}
195
+type_init(imx_gpcv2_register_type)
196
--
73
--
197
2.16.1
74
2.25.1
198
75
199
76
diff view generated by jsdifflib
1
The code where we added the TT instruction was accidentally
1
From: Alex Bennée <alex.bennee@linaro.org>
2
missing a 'break', which meant that after generating the code
3
to execute the TT we would fall through to 'goto illegal_op'
4
and generate code to take an UNDEF insn.
5
2
3
The check semihosting_enabled() wants to know if the guest is
4
currently in user mode. Unlike the other cases the test was inverted
5
causing us to block semihosting calls in non-EL0 modes.
6
7
Cc: qemu-stable@nongnu.org
8
Fixes: 19b26317e9 (target/arm: Honour -semihosting-config userspace=on)
9
Signed-off-by: Alex Bennée <alex.bennee@linaro.org>
10
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Message-id: 20180206103941.13985-1-peter.maydell@linaro.org
9
---
12
---
10
target/arm/translate.c | 1 +
13
target/arm/translate.c | 2 +-
11
1 file changed, 1 insertion(+)
14
1 file changed, 1 insertion(+), 1 deletion(-)
12
15
13
diff --git a/target/arm/translate.c b/target/arm/translate.c
16
diff --git a/target/arm/translate.c b/target/arm/translate.c
14
index XXXXXXX..XXXXXXX 100644
17
index XXXXXXX..XXXXXXX 100644
15
--- a/target/arm/translate.c
18
--- a/target/arm/translate.c
16
+++ b/target/arm/translate.c
19
+++ b/target/arm/translate.c
17
@@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn)
20
@@ -XXX,XX +XXX,XX @@ static inline void gen_hlt(DisasContext *s, int imm)
18
tcg_temp_free_i32(addr);
21
* semihosting, to provide some semblance of security
19
tcg_temp_free_i32(op);
22
* (and for consistency with our 32-bit semihosting).
20
store_reg(s, rd, ttresp);
23
*/
21
+ break;
24
- if (semihosting_enabled(s->current_el != 0) &&
22
}
25
+ if (semihosting_enabled(s->current_el == 0) &&
23
goto illegal_op;
26
(imm == (s->thumb ? 0x3c : 0xf000))) {
24
}
27
gen_exception_internal_insn(s, EXCP_SEMIHOST);
28
return;
25
--
29
--
26
2.16.1
30
2.25.1
27
31
28
32
diff view generated by jsdifflib
1
In order to support derived exceptions (exceptions generated in
1
From: Axel Heider <axel.heider@hensoldt.net>
2
the course of trying to take an exception), we need to be able
3
to handle prioritizing whether to take the original exception
4
or the derived exception.
5
2
6
We do this by introducing a new function
3
Fix typos, add background information
7
armv7m_nvic_set_pending_derived() which the exception-taking code in
8
helper.c will call when a derived exception occurs. Derived
9
exceptions are dealt with mostly like normal pending exceptions, so
10
we share the implementation with the armv7m_nvic_set_pending()
11
function.
12
4
13
Note that the way we structure this is significantly different
5
Signed-off-by: Axel Heider <axel.heider@hensoldt.net>
14
from the v8M Arm ARM pseudocode: that does all the prioritization
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
15
logic in the DerivedLateArrival() function, whereas we choose to
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
let the existing "identify highest priority exception" logic
8
---
17
do the prioritization for us. The effect is the same, though.
9
hw/timer/imx_epit.c | 20 ++++++++++++++++----
10
1 file changed, 16 insertions(+), 4 deletions(-)
18
11
19
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c
20
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
21
Message-id: 1517324542-6607-2-git-send-email-peter.maydell@linaro.org
22
---
23
target/arm/cpu.h | 13 ++++++++++
24
hw/intc/armv7m_nvic.c | 68 +++++++++++++++++++++++++++++++++++++++++++++++++--
25
hw/intc/trace-events | 2 +-
26
3 files changed, 80 insertions(+), 3 deletions(-)
27
28
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
29
index XXXXXXX..XXXXXXX 100644
13
index XXXXXXX..XXXXXXX 100644
30
--- a/target/arm/cpu.h
14
--- a/hw/timer/imx_epit.c
31
+++ b/target/arm/cpu.h
15
+++ b/hw/timer/imx_epit.c
32
@@ -XXX,XX +XXX,XX @@ static inline bool armv7m_nvic_can_take_pending_exception(void *opaque)
16
@@ -XXX,XX +XXX,XX @@ static void imx_epit_set_freq(IMXEPITState *s)
33
* of architecturally banked exceptions.
34
*/
35
void armv7m_nvic_set_pending(void *opaque, int irq, bool secure);
36
+/**
37
+ * armv7m_nvic_set_pending_derived: mark this derived exception as pending
38
+ * @opaque: the NVIC
39
+ * @irq: the exception number to mark pending
40
+ * @secure: false for non-banked exceptions or for the nonsecure
41
+ * version of a banked exception, true for the secure version of a banked
42
+ * exception.
43
+ *
44
+ * Similar to armv7m_nvic_set_pending(), but specifically for derived
45
+ * exceptions (exceptions generated in the course of trying to take
46
+ * a different exception).
47
+ */
48
+void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure);
49
/**
50
* armv7m_nvic_acknowledge_irq: make highest priority pending exception active
51
* @opaque: the NVIC
52
diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c
53
index XXXXXXX..XXXXXXX 100644
54
--- a/hw/intc/armv7m_nvic.c
55
+++ b/hw/intc/armv7m_nvic.c
56
@@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_clear_pending(void *opaque, int irq, bool secure)
57
}
17
}
58
}
18
}
59
19
60
-void armv7m_nvic_set_pending(void *opaque, int irq, bool secure)
20
+/*
61
+static void do_armv7m_nvic_set_pending(void *opaque, int irq, bool secure,
21
+ * This is called both on hardware (device) reset and software reset.
62
+ bool derived)
22
+ */
23
static void imx_epit_reset(DeviceState *dev)
63
{
24
{
64
+ /* Pend an exception, including possibly escalating it to HardFault.
25
IMXEPITState *s = IMX_EPIT(dev);
65
+ *
26
66
+ * This function handles both "normal" pending of interrupts and
27
- /*
67
+ * exceptions, and also derived exceptions (ones which occur as
28
- * Soft reset doesn't touch some bits; hard reset clears them
68
+ * a result of trying to take some other exception).
29
- */
69
+ *
30
+ /* Soft reset doesn't touch some bits; hard reset clears them */
70
+ * If derived == true, the caller guarantees that we are part way through
31
s->cr &= (CR_EN|CR_ENMOD|CR_STOPEN|CR_DOZEN|CR_WAITEN|CR_DBGEN);
71
+ * trying to take an exception (but have not yet called
32
s->sr = 0;
72
+ * armv7m_nvic_acknowledge_irq() to make it active), and so:
33
s->lr = EPIT_TIMER_MAX;
73
+ * - s->vectpending is the "original exception" we were trying to take
34
@@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value,
74
+ * - irq is the "derived exception"
35
ptimer_transaction_begin(s->timer_cmp);
75
+ * - nvic_exec_prio(s) gives the priority before exception entry
36
ptimer_transaction_begin(s->timer_reload);
76
+ * Here we handle the prioritization logic which the pseudocode puts
37
77
+ * in the DerivedLateArrival() function.
38
+ /* Update the frequency. Has been done already in case of a reset. */
39
if (!(s->cr & CR_SWR)) {
40
imx_epit_set_freq(s);
41
}
42
@@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value,
43
break;
44
45
case 1: /* SR - ACK*/
46
- /* writing 1 to OCIF clear the OCIF bit */
47
+ /* writing 1 to OCIF clears the OCIF bit */
48
if (value & 0x01) {
49
s->sr = 0;
50
imx_epit_update_int(s);
51
@@ -XXX,XX +XXX,XX @@ static void imx_epit_realize(DeviceState *dev, Error **errp)
52
0x00001000);
53
sysbus_init_mmio(sbd, &s->iomem);
54
55
+ /*
56
+ * The reload timer keeps running when the peripheral is enabled. It is a
57
+ * kind of wall clock that does not generate any interrupts. The callback
58
+ * needs to be provided, but it does nothing as the ptimer already supports
59
+ * all necessary reloading functionality.
78
+ */
60
+ */
79
+
61
s->timer_reload = ptimer_init(imx_epit_reload, s, PTIMER_POLICY_LEGACY);
80
NVICState *s = (NVICState *)opaque;
62
81
bool banked = exc_is_banked(irq);
63
+ /*
82
VecInfo *vec;
64
+ * The compare timer is running only when the peripheral configuration is
83
@@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure)
65
+ * in a state that will generate compare interrupts.
84
66
+ */
85
vec = (banked && secure) ? &s->sec_vectors[irq] : &s->vectors[irq];
67
s->timer_cmp = ptimer_init(imx_epit_cmp, s, PTIMER_POLICY_LEGACY);
86
87
- trace_nvic_set_pending(irq, secure, vec->enabled, vec->prio);
88
+ trace_nvic_set_pending(irq, secure, derived, vec->enabled, vec->prio);
89
+
90
+ if (derived) {
91
+ /* Derived exceptions are always synchronous. */
92
+ assert(irq >= ARMV7M_EXCP_HARD && irq < ARMV7M_EXCP_PENDSV);
93
+
94
+ if (irq == ARMV7M_EXCP_DEBUG &&
95
+ exc_group_prio(s, vec->prio, secure) >= nvic_exec_prio(s)) {
96
+ /* DebugMonitorFault, but its priority is lower than the
97
+ * preempted exception priority: just ignore it.
98
+ */
99
+ return;
100
+ }
101
+
102
+ if (irq == ARMV7M_EXCP_HARD && vec->prio >= s->vectpending_prio) {
103
+ /* If this is a terminal exception (one which means we cannot
104
+ * take the original exception, like a failure to read its
105
+ * vector table entry), then we must take the derived exception.
106
+ * If the derived exception can't take priority over the
107
+ * original exception, then we go into Lockup.
108
+ *
109
+ * For QEMU, we rely on the fact that a derived exception is
110
+ * terminal if and only if it's reported to us as HardFault,
111
+ * which saves having to have an extra argument is_terminal
112
+ * that we'd only use in one place.
113
+ */
114
+ cpu_abort(&s->cpu->parent_obj,
115
+ "Lockup: can't take terminal derived exception "
116
+ "(original exception priority %d)\n",
117
+ s->vectpending_prio);
118
+ }
119
+ /* We now continue with the same code as for a normal pending
120
+ * exception, which will cause us to pend the derived exception.
121
+ * We'll then take either the original or the derived exception
122
+ * based on which is higher priority by the usual mechanism
123
+ * for selecting the highest priority pending interrupt.
124
+ */
125
+ }
126
127
if (irq >= ARMV7M_EXCP_HARD && irq < ARMV7M_EXCP_PENDSV) {
128
/* If a synchronous exception is pending then it may be
129
@@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure)
130
}
131
}
68
}
132
69
133
+void armv7m_nvic_set_pending(void *opaque, int irq, bool secure)
134
+{
135
+ do_armv7m_nvic_set_pending(opaque, irq, secure, false);
136
+}
137
+
138
+void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure)
139
+{
140
+ do_armv7m_nvic_set_pending(opaque, irq, secure, true);
141
+}
142
+
143
/* Make pending IRQ active. */
144
bool armv7m_nvic_acknowledge_irq(void *opaque)
145
{
146
diff --git a/hw/intc/trace-events b/hw/intc/trace-events
147
index XXXXXXX..XXXXXXX 100644
148
--- a/hw/intc/trace-events
149
+++ b/hw/intc/trace-events
150
@@ -XXX,XX +XXX,XX @@ nvic_set_prio(int irq, bool secure, uint8_t prio) "NVIC set irq %d secure-bank %
151
nvic_irq_update(int vectpending, int pendprio, int exception_prio, int level) "NVIC vectpending %d pending prio %d exception_prio %d: setting irq line to %d"
152
nvic_escalate_prio(int irq, int irqprio, int runprio) "NVIC escalating irq %d to HardFault: insufficient priority %d >= %d"
153
nvic_escalate_disabled(int irq) "NVIC escalating irq %d to HardFault: disabled"
154
-nvic_set_pending(int irq, bool secure, int en, int prio) "NVIC set pending irq %d secure-bank %d (enabled: %d priority %d)"
155
+nvic_set_pending(int irq, bool secure, bool derived, int en, int prio) "NVIC set pending irq %d secure-bank %d derived %d (enabled: %d priority %d)"
156
nvic_clear_pending(int irq, bool secure, int en, int prio) "NVIC clear pending irq %d secure-bank %d (enabled: %d priority %d)"
157
nvic_set_pending_level(int irq) "NVIC set pending: irq %d higher prio than vectpending: setting irq line to 1"
158
nvic_acknowledge_irq(int irq, int prio, bool targets_secure) "NVIC acknowledge IRQ: %d now active (prio %d targets_secure %d)"
159
--
70
--
160
2.16.1
71
2.25.1
161
162
diff view generated by jsdifflib
1
From: Ard Biesheuvel <ard.biesheuvel@linaro.org>
1
From: Axel Heider <axel.heider@hensoldt.net>
2
2
3
This implements emulation of the new SM4 instructions that have
3
remove unused defines, add needed defines
4
been added as an optional extension to the ARMv8 Crypto Extensions
5
in ARM v8.2.
6
4
7
Signed-off-by: Ard Biesheuvel <ard.biesheuvel@linaro.org>
5
Signed-off-by: Axel Heider <axel.heider@hensoldt.net>
8
Message-id: 20180207111729.15737-5-ard.biesheuvel@linaro.org
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
8
---
12
target/arm/cpu.h | 1 +
9
include/hw/timer/imx_epit.h | 4 ++--
13
target/arm/helper.h | 3 ++
10
hw/timer/imx_epit.c | 4 ++--
14
target/arm/crypto_helper.c | 91 ++++++++++++++++++++++++++++++++++++++++++++++
11
2 files changed, 4 insertions(+), 4 deletions(-)
15
target/arm/translate-a64.c | 8 ++++
16
4 files changed, 103 insertions(+)
17
12
18
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
13
diff --git a/include/hw/timer/imx_epit.h b/include/hw/timer/imx_epit.h
19
index XXXXXXX..XXXXXXX 100644
14
index XXXXXXX..XXXXXXX 100644
20
--- a/target/arm/cpu.h
15
--- a/include/hw/timer/imx_epit.h
21
+++ b/target/arm/cpu.h
16
+++ b/include/hw/timer/imx_epit.h
22
@@ -XXX,XX +XXX,XX @@ enum arm_features {
17
@@ -XXX,XX +XXX,XX @@
23
ARM_FEATURE_V8_SHA512, /* implements SHA512 part of v8 Crypto Extensions */
18
#define CR_OCIEN (1 << 2)
24
ARM_FEATURE_V8_SHA3, /* implements SHA3 part of v8 Crypto Extensions */
19
#define CR_RLD (1 << 3)
25
ARM_FEATURE_V8_SM3, /* implements SM3 part of v8 Crypto Extensions */
20
#define CR_PRESCALE_SHIFT (4)
26
+ ARM_FEATURE_V8_SM4, /* implements SM4 part of v8 Crypto Extensions */
21
-#define CR_PRESCALE_MASK (0xfff)
27
};
22
+#define CR_PRESCALE_BITS (12)
28
23
#define CR_SWR (1 << 16)
29
static inline int arm_feature(CPUARMState *env, int feature)
24
#define CR_IOVW (1 << 17)
30
diff --git a/target/arm/helper.h b/target/arm/helper.h
25
#define CR_DBGEN (1 << 18)
26
@@ -XXX,XX +XXX,XX @@
27
#define CR_DOZEN (1 << 20)
28
#define CR_STOPEN (1 << 21)
29
#define CR_CLKSRC_SHIFT (24)
30
-#define CR_CLKSRC_MASK (0x3 << CR_CLKSRC_SHIFT)
31
+#define CR_CLKSRC_BITS (2)
32
33
#define EPIT_TIMER_MAX 0XFFFFFFFFUL
34
35
diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c
31
index XXXXXXX..XXXXXXX 100644
36
index XXXXXXX..XXXXXXX 100644
32
--- a/target/arm/helper.h
37
--- a/hw/timer/imx_epit.c
33
+++ b/target/arm/helper.h
38
+++ b/hw/timer/imx_epit.c
34
@@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(crypto_sm3tt, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32, i32)
39
@@ -XXX,XX +XXX,XX @@ static void imx_epit_set_freq(IMXEPITState *s)
35
DEF_HELPER_FLAGS_3(crypto_sm3partw1, TCG_CALL_NO_RWG, void, ptr, ptr, ptr)
40
uint32_t clksrc;
36
DEF_HELPER_FLAGS_3(crypto_sm3partw2, TCG_CALL_NO_RWG, void, ptr, ptr, ptr)
41
uint32_t prescaler;
37
42
38
+DEF_HELPER_FLAGS_2(crypto_sm4e, TCG_CALL_NO_RWG, void, ptr, ptr)
43
- clksrc = extract32(s->cr, CR_CLKSRC_SHIFT, 2);
39
+DEF_HELPER_FLAGS_3(crypto_sm4ekey, TCG_CALL_NO_RWG, void, ptr, ptr, ptr)
44
- prescaler = 1 + extract32(s->cr, CR_PRESCALE_SHIFT, 12);
40
+
45
+ clksrc = extract32(s->cr, CR_CLKSRC_SHIFT, CR_CLKSRC_BITS);
41
DEF_HELPER_FLAGS_3(crc32, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32)
46
+ prescaler = 1 + extract32(s->cr, CR_PRESCALE_SHIFT, CR_PRESCALE_BITS);
42
DEF_HELPER_FLAGS_3(crc32c, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32)
47
43
DEF_HELPER_2(dc_zva, void, env, i64)
48
s->freq = imx_ccm_get_clock_frequency(s->ccm,
44
diff --git a/target/arm/crypto_helper.c b/target/arm/crypto_helper.c
49
imx_epit_clocks[clksrc]) / prescaler;
45
index XXXXXXX..XXXXXXX 100644
46
--- a/target/arm/crypto_helper.c
47
+++ b/target/arm/crypto_helper.c
48
@@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sm3tt)(void *vd, void *vn, void *vm, uint32_t imm2,
49
rd[0] = d.l[0];
50
rd[1] = d.l[1];
51
}
52
+
53
+static uint8_t const sm4_sbox[] = {
54
+ 0xd6, 0x90, 0xe9, 0xfe, 0xcc, 0xe1, 0x3d, 0xb7,
55
+ 0x16, 0xb6, 0x14, 0xc2, 0x28, 0xfb, 0x2c, 0x05,
56
+ 0x2b, 0x67, 0x9a, 0x76, 0x2a, 0xbe, 0x04, 0xc3,
57
+ 0xaa, 0x44, 0x13, 0x26, 0x49, 0x86, 0x06, 0x99,
58
+ 0x9c, 0x42, 0x50, 0xf4, 0x91, 0xef, 0x98, 0x7a,
59
+ 0x33, 0x54, 0x0b, 0x43, 0xed, 0xcf, 0xac, 0x62,
60
+ 0xe4, 0xb3, 0x1c, 0xa9, 0xc9, 0x08, 0xe8, 0x95,
61
+ 0x80, 0xdf, 0x94, 0xfa, 0x75, 0x8f, 0x3f, 0xa6,
62
+ 0x47, 0x07, 0xa7, 0xfc, 0xf3, 0x73, 0x17, 0xba,
63
+ 0x83, 0x59, 0x3c, 0x19, 0xe6, 0x85, 0x4f, 0xa8,
64
+ 0x68, 0x6b, 0x81, 0xb2, 0x71, 0x64, 0xda, 0x8b,
65
+ 0xf8, 0xeb, 0x0f, 0x4b, 0x70, 0x56, 0x9d, 0x35,
66
+ 0x1e, 0x24, 0x0e, 0x5e, 0x63, 0x58, 0xd1, 0xa2,
67
+ 0x25, 0x22, 0x7c, 0x3b, 0x01, 0x21, 0x78, 0x87,
68
+ 0xd4, 0x00, 0x46, 0x57, 0x9f, 0xd3, 0x27, 0x52,
69
+ 0x4c, 0x36, 0x02, 0xe7, 0xa0, 0xc4, 0xc8, 0x9e,
70
+ 0xea, 0xbf, 0x8a, 0xd2, 0x40, 0xc7, 0x38, 0xb5,
71
+ 0xa3, 0xf7, 0xf2, 0xce, 0xf9, 0x61, 0x15, 0xa1,
72
+ 0xe0, 0xae, 0x5d, 0xa4, 0x9b, 0x34, 0x1a, 0x55,
73
+ 0xad, 0x93, 0x32, 0x30, 0xf5, 0x8c, 0xb1, 0xe3,
74
+ 0x1d, 0xf6, 0xe2, 0x2e, 0x82, 0x66, 0xca, 0x60,
75
+ 0xc0, 0x29, 0x23, 0xab, 0x0d, 0x53, 0x4e, 0x6f,
76
+ 0xd5, 0xdb, 0x37, 0x45, 0xde, 0xfd, 0x8e, 0x2f,
77
+ 0x03, 0xff, 0x6a, 0x72, 0x6d, 0x6c, 0x5b, 0x51,
78
+ 0x8d, 0x1b, 0xaf, 0x92, 0xbb, 0xdd, 0xbc, 0x7f,
79
+ 0x11, 0xd9, 0x5c, 0x41, 0x1f, 0x10, 0x5a, 0xd8,
80
+ 0x0a, 0xc1, 0x31, 0x88, 0xa5, 0xcd, 0x7b, 0xbd,
81
+ 0x2d, 0x74, 0xd0, 0x12, 0xb8, 0xe5, 0xb4, 0xb0,
82
+ 0x89, 0x69, 0x97, 0x4a, 0x0c, 0x96, 0x77, 0x7e,
83
+ 0x65, 0xb9, 0xf1, 0x09, 0xc5, 0x6e, 0xc6, 0x84,
84
+ 0x18, 0xf0, 0x7d, 0xec, 0x3a, 0xdc, 0x4d, 0x20,
85
+ 0x79, 0xee, 0x5f, 0x3e, 0xd7, 0xcb, 0x39, 0x48,
86
+};
87
+
88
+void HELPER(crypto_sm4e)(void *vd, void *vn)
89
+{
90
+ uint64_t *rd = vd;
91
+ uint64_t *rn = vn;
92
+ union CRYPTO_STATE d = { .l = { rd[0], rd[1] } };
93
+ union CRYPTO_STATE n = { .l = { rn[0], rn[1] } };
94
+ uint32_t t, i;
95
+
96
+ for (i = 0; i < 4; i++) {
97
+ t = CR_ST_WORD(d, (i + 1) % 4) ^
98
+ CR_ST_WORD(d, (i + 2) % 4) ^
99
+ CR_ST_WORD(d, (i + 3) % 4) ^
100
+ CR_ST_WORD(n, i);
101
+
102
+ t = sm4_sbox[t & 0xff] |
103
+ sm4_sbox[(t >> 8) & 0xff] << 8 |
104
+ sm4_sbox[(t >> 16) & 0xff] << 16 |
105
+ sm4_sbox[(t >> 24) & 0xff] << 24;
106
+
107
+ CR_ST_WORD(d, i) ^= t ^ rol32(t, 2) ^ rol32(t, 10) ^ rol32(t, 18) ^
108
+ rol32(t, 24);
109
+ }
110
+
111
+ rd[0] = d.l[0];
112
+ rd[1] = d.l[1];
113
+}
114
+
115
+void HELPER(crypto_sm4ekey)(void *vd, void *vn, void* vm)
116
+{
117
+ uint64_t *rd = vd;
118
+ uint64_t *rn = vn;
119
+ uint64_t *rm = vm;
120
+ union CRYPTO_STATE d;
121
+ union CRYPTO_STATE n = { .l = { rn[0], rn[1] } };
122
+ union CRYPTO_STATE m = { .l = { rm[0], rm[1] } };
123
+ uint32_t t, i;
124
+
125
+ d = n;
126
+ for (i = 0; i < 4; i++) {
127
+ t = CR_ST_WORD(d, (i + 1) % 4) ^
128
+ CR_ST_WORD(d, (i + 2) % 4) ^
129
+ CR_ST_WORD(d, (i + 3) % 4) ^
130
+ CR_ST_WORD(m, i);
131
+
132
+ t = sm4_sbox[t & 0xff] |
133
+ sm4_sbox[(t >> 8) & 0xff] << 8 |
134
+ sm4_sbox[(t >> 16) & 0xff] << 16 |
135
+ sm4_sbox[(t >> 24) & 0xff] << 24;
136
+
137
+ CR_ST_WORD(d, i) ^= t ^ rol32(t, 13) ^ rol32(t, 23);
138
+ }
139
+
140
+ rd[0] = d.l[0];
141
+ rd[1] = d.l[1];
142
+}
143
diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c
144
index XXXXXXX..XXXXXXX 100644
145
--- a/target/arm/translate-a64.c
146
+++ b/target/arm/translate-a64.c
147
@@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn)
148
feature = ARM_FEATURE_V8_SM3;
149
genfn = gen_helper_crypto_sm3partw2;
150
break;
151
+ case 2: /* SM4EKEY */
152
+ feature = ARM_FEATURE_V8_SM4;
153
+ genfn = gen_helper_crypto_sm4ekey;
154
+ break;
155
default:
156
unallocated_encoding(s);
157
return;
158
@@ -XXX,XX +XXX,XX @@ static void disas_crypto_two_reg_sha512(DisasContext *s, uint32_t insn)
159
feature = ARM_FEATURE_V8_SHA512;
160
genfn = gen_helper_crypto_sha512su0;
161
break;
162
+ case 1: /* SM4E */
163
+ feature = ARM_FEATURE_V8_SM4;
164
+ genfn = gen_helper_crypto_sm4e;
165
+ break;
166
default:
167
unallocated_encoding(s);
168
return;
169
--
50
--
170
2.16.1
51
2.25.1
171
172
diff view generated by jsdifflib
New patch
1
From: Axel Heider <axel.heider@hensoldt.net>
1
2
3
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
---
6
include/hw/timer/imx_epit.h | 2 ++
7
hw/timer/imx_epit.c | 12 ++++++------
8
2 files changed, 8 insertions(+), 6 deletions(-)
9
10
diff --git a/include/hw/timer/imx_epit.h b/include/hw/timer/imx_epit.h
11
index XXXXXXX..XXXXXXX 100644
12
--- a/include/hw/timer/imx_epit.h
13
+++ b/include/hw/timer/imx_epit.h
14
@@ -XXX,XX +XXX,XX @@
15
#define CR_CLKSRC_SHIFT (24)
16
#define CR_CLKSRC_BITS (2)
17
18
+#define SR_OCIF (1 << 0)
19
+
20
#define EPIT_TIMER_MAX 0XFFFFFFFFUL
21
22
#define TYPE_IMX_EPIT "imx.epit"
23
diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c
24
index XXXXXXX..XXXXXXX 100644
25
--- a/hw/timer/imx_epit.c
26
+++ b/hw/timer/imx_epit.c
27
@@ -XXX,XX +XXX,XX @@ static const IMXClk imx_epit_clocks[] = {
28
*/
29
static void imx_epit_update_int(IMXEPITState *s)
30
{
31
- if (s->sr && (s->cr & CR_OCIEN) && (s->cr & CR_EN)) {
32
+ if ((s->sr & SR_OCIF) && (s->cr & CR_OCIEN) && (s->cr & CR_EN)) {
33
qemu_irq_raise(s->irq);
34
} else {
35
qemu_irq_lower(s->irq);
36
@@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value,
37
break;
38
39
case 1: /* SR - ACK*/
40
- /* writing 1 to OCIF clears the OCIF bit */
41
- if (value & 0x01) {
42
- s->sr = 0;
43
+ /* writing 1 to SR.OCIF clears this bit and turns the interrupt off */
44
+ if (value & SR_OCIF) {
45
+ s->sr = 0; /* SR.OCIF is the only bit in this register anyway */
46
imx_epit_update_int(s);
47
}
48
break;
49
@@ -XXX,XX +XXX,XX @@ static void imx_epit_cmp(void *opaque)
50
IMXEPITState *s = IMX_EPIT(opaque);
51
52
DPRINTF("sr was %d\n", s->sr);
53
-
54
- s->sr = 1;
55
+ /* Set interrupt status bit SR.OCIF and update the interrupt state */
56
+ s->sr |= SR_OCIF;
57
imx_epit_update_int(s);
58
}
59
60
--
61
2.25.1
diff view generated by jsdifflib
New patch
1
From: Axel Heider <axel.heider@hensoldt.net>
1
2
3
The interrupt state can change due to:
4
- reset clears both SR.OCIF and CR.OCIE
5
- write to CR.EN or CR.OCIE
6
7
Signed-off-by: Axel Heider <axel.heider@hensoldt.net>
8
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
11
hw/timer/imx_epit.c | 16 ++++++++++++----
12
1 file changed, 12 insertions(+), 4 deletions(-)
13
14
diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c
15
index XXXXXXX..XXXXXXX 100644
16
--- a/hw/timer/imx_epit.c
17
+++ b/hw/timer/imx_epit.c
18
@@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value,
19
if (s->cr & CR_SWR) {
20
/* handle the reset */
21
imx_epit_reset(DEVICE(s));
22
- /*
23
- * TODO: could we 'break' here? following operations appear
24
- * to duplicate the work imx_epit_reset() already did.
25
- */
26
}
27
28
+ /*
29
+ * The interrupt state can change due to:
30
+ * - reset clears both SR.OCIF and CR.OCIE
31
+ * - write to CR.EN or CR.OCIE
32
+ */
33
+ imx_epit_update_int(s);
34
+
35
+ /*
36
+ * TODO: could we 'break' here for reset? following operations appear
37
+ * to duplicate the work imx_epit_reset() already did.
38
+ */
39
+
40
ptimer_transaction_begin(s->timer_cmp);
41
ptimer_transaction_begin(s->timer_reload);
42
43
--
44
2.25.1
diff view generated by jsdifflib
1
From: Andrey Smirnov <andrew.smirnov@gmail.com>
1
From: Axel Heider <axel.heider@hensoldt.net>
2
2
3
IP block found on several generations of i.MX family does not use
3
Signed-off-by: Axel Heider <axel.heider@hensoldt.net>
4
vanilla SDHCI implementation and it comes with a number of quirks.
5
6
Introduce i.MX SDHCI subtype of SDHCI block to add code necessary to
7
support unmodified Linux guest driver.
8
9
Cc: Peter Maydell <peter.maydell@linaro.org>
10
Cc: Jason Wang <jasowang@redhat.com>
11
Cc: Philippe Mathieu-Daudé <f4bug@amsat.org>
12
Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com>
13
Cc: Michael S. Tsirkin <mst@redhat.com>
14
Cc: qemu-devel@nongnu.org
15
Cc: qemu-arm@nongnu.org
16
Cc: yurovsky@gmail.com
17
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
4
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
18
Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com>
19
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
20
[PMM: define and use ESDHC_UNDOCUMENTED_REG27]
21
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
22
---
6
---
23
hw/sd/sdhci-internal.h | 23 +++++
7
hw/timer/imx_epit.c | 20 ++++++++++++++------
24
include/hw/sd/sdhci.h | 13 +++
8
1 file changed, 14 insertions(+), 6 deletions(-)
25
hw/sd/sdhci.c | 230 ++++++++++++++++++++++++++++++++++++++++++++++++-
26
3 files changed, 265 insertions(+), 1 deletion(-)
27
9
28
diff --git a/hw/sd/sdhci-internal.h b/hw/sd/sdhci-internal.h
10
diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c
29
index XXXXXXX..XXXXXXX 100644
11
index XXXXXXX..XXXXXXX 100644
30
--- a/hw/sd/sdhci-internal.h
12
--- a/hw/timer/imx_epit.c
31
+++ b/hw/sd/sdhci-internal.h
13
+++ b/hw/timer/imx_epit.c
32
@@ -XXX,XX +XXX,XX @@
14
@@ -XXX,XX +XXX,XX @@ static void imx_epit_set_freq(IMXEPITState *s)
33
15
/*
34
/* R/W Host control Register 0x0 */
16
* This is called both on hardware (device) reset and software reset.
35
#define SDHC_HOSTCTL 0x28
17
*/
36
+#define SDHC_CTRL_LED 0x01
18
-static void imx_epit_reset(DeviceState *dev)
37
#define SDHC_CTRL_DMA_CHECK_MASK 0x18
19
+static void imx_epit_reset(IMXEPITState *s, bool is_hard_reset)
38
#define SDHC_CTRL_SDMA 0x00
20
{
39
#define SDHC_CTRL_ADMA1_32 0x08
21
- IMXEPITState *s = IMX_EPIT(dev);
40
#define SDHC_CTRL_ADMA2_32 0x10
22
-
41
#define SDHC_CTRL_ADMA2_64 0x18
23
/* Soft reset doesn't touch some bits; hard reset clears them */
42
#define SDHC_DMA_TYPE(x) ((x) & SDHC_CTRL_DMA_CHECK_MASK)
24
- s->cr &= (CR_EN|CR_ENMOD|CR_STOPEN|CR_DOZEN|CR_WAITEN|CR_DBGEN);
43
+#define SDHC_CTRL_4BITBUS 0x02
25
+ if (is_hard_reset) {
44
+#define SDHC_CTRL_8BITBUS 0x20
26
+ s->cr = 0;
45
+#define SDHC_CTRL_CDTEST_INS 0x40
27
+ } else {
46
+#define SDHC_CTRL_CDTEST_EN 0x80
28
+ s->cr &= (CR_EN|CR_ENMOD|CR_STOPEN|CR_DOZEN|CR_WAITEN|CR_DBGEN);
47
+
29
+ }
48
30
s->sr = 0;
49
/* R/W Power Control Register 0x0 */
31
s->lr = EPIT_TIMER_MAX;
50
#define SDHC_PWRCON 0x29
32
s->cmp = 0;
51
@@ -XXX,XX +XXX,XX @@ enum {
33
@@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value,
52
sdhc_gap_write = 2 /* SDHC stopped at block gap during write operation */
34
s->cr = value & 0x03ffffff;
53
};
35
if (s->cr & CR_SWR) {
54
36
/* handle the reset */
55
+extern const VMStateDescription sdhci_vmstate;
37
- imx_epit_reset(DEVICE(s));
56
+
38
+ imx_epit_reset(s, false);
57
+
58
+#define ESDHC_MIX_CTRL 0x48
59
+#define ESDHC_VENDOR_SPEC 0xc0
60
+#define ESDHC_DLL_CTRL 0x60
61
+
62
+#define ESDHC_TUNING_CTRL 0xcc
63
+#define ESDHC_TUNE_CTRL_STATUS 0x68
64
+#define ESDHC_WTMK_LVL 0x44
65
+
66
+/* Undocumented register used by guests working around erratum ERR004536 */
67
+#define ESDHC_UNDOCUMENTED_REG27 0x6c
68
+
69
+#define ESDHC_CTRL_4BITBUS (0x1 << 1)
70
+#define ESDHC_CTRL_8BITBUS (0x2 << 1)
71
+
72
#endif
73
diff --git a/include/hw/sd/sdhci.h b/include/hw/sd/sdhci.h
74
index XXXXXXX..XXXXXXX 100644
75
--- a/include/hw/sd/sdhci.h
76
+++ b/include/hw/sd/sdhci.h
77
@@ -XXX,XX +XXX,XX @@ typedef struct SDHCIState {
78
AddressSpace sysbus_dma_as;
79
AddressSpace *dma_as;
80
MemoryRegion *dma_mr;
81
+ const MemoryRegionOps *io_ops;
82
83
QEMUTimer *insert_timer; /* timer for 'changing' sd card. */
84
QEMUTimer *transfer_timer;
85
@@ -XXX,XX +XXX,XX @@ typedef struct SDHCIState {
86
87
/* Configurable properties */
88
bool pending_insert_quirk; /* Quirk for Raspberry Pi card insert int */
89
+ uint32_t quirks;
90
} SDHCIState;
91
92
+/*
93
+ * Controller does not provide transfer-complete interrupt when not
94
+ * busy.
95
+ *
96
+ * NOTE: This definition is taken out of Linux kernel and so the
97
+ * original bit number is preserved
98
+ */
99
+#define SDHCI_QUIRK_NO_BUSY_IRQ BIT(14)
100
+
101
#define TYPE_PCI_SDHCI "sdhci-pci"
102
#define PCI_SDHCI(obj) OBJECT_CHECK(SDHCIState, (obj), TYPE_PCI_SDHCI)
103
104
@@ -XXX,XX +XXX,XX @@ typedef struct SDHCIState {
105
#define SYSBUS_SDHCI(obj) \
106
OBJECT_CHECK(SDHCIState, (obj), TYPE_SYSBUS_SDHCI)
107
108
+#define TYPE_IMX_USDHC "imx-usdhc"
109
+
110
#endif /* SDHCI_H */
111
diff --git a/hw/sd/sdhci.c b/hw/sd/sdhci.c
112
index XXXXXXX..XXXXXXX 100644
113
--- a/hw/sd/sdhci.c
114
+++ b/hw/sd/sdhci.c
115
@@ -XXX,XX +XXX,XX @@ static void sdhci_send_command(SDHCIState *s)
116
}
117
}
39
}
118
40
119
- if ((s->norintstsen & SDHC_NISEN_TRSCMP) &&
41
/*
120
+ if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
42
@@ -XXX,XX +XXX,XX @@ static void imx_epit_realize(DeviceState *dev, Error **errp)
121
+ (s->norintstsen & SDHC_NISEN_TRSCMP) &&
43
s->timer_cmp = ptimer_init(imx_epit_cmp, s, PTIMER_POLICY_LEGACY);
122
(s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
123
s->norintsts |= SDHC_NIS_TRSCMP;
124
}
125
@@ -XXX,XX +XXX,XX @@ static void sdhci_initfn(SDHCIState *s)
126
127
s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s);
128
s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s);
129
+
130
+ s->io_ops = &sdhci_mmio_ops;
131
}
44
}
132
45
133
static void sdhci_uninitfn(SDHCIState *s)
46
+static void imx_epit_dev_reset(DeviceState *dev)
134
@@ -XXX,XX +XXX,XX @@ static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp)
135
}
136
137
sysbus_init_irq(sbd, &s->irq);
138
+
139
+ memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci",
140
+ SDHC_REGISTERS_MAP_SIZE);
141
+
142
sysbus_init_mmio(sbd, &s->iomem);
143
}
144
145
@@ -XXX,XX +XXX,XX @@ static const TypeInfo sdhci_bus_info = {
146
.class_init = sdhci_bus_class_init,
147
};
148
149
+static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size)
150
+{
47
+{
151
+ SDHCIState *s = SYSBUS_SDHCI(opaque);
48
+ IMXEPITState *s = IMX_EPIT(dev);
152
+ uint32_t ret;
49
+ imx_epit_reset(s, true);
153
+ uint16_t hostctl;
154
+
155
+ switch (offset) {
156
+ default:
157
+ return sdhci_read(opaque, offset, size);
158
+
159
+ case SDHC_HOSTCTL:
160
+ /*
161
+ * For a detailed explanation on the following bit
162
+ * manipulation code see comments in a similar part of
163
+ * usdhc_write()
164
+ */
165
+ hostctl = SDHC_DMA_TYPE(s->hostctl) << (8 - 3);
166
+
167
+ if (s->hostctl & SDHC_CTRL_8BITBUS) {
168
+ hostctl |= ESDHC_CTRL_8BITBUS;
169
+ }
170
+
171
+ if (s->hostctl & SDHC_CTRL_4BITBUS) {
172
+ hostctl |= ESDHC_CTRL_4BITBUS;
173
+ }
174
+
175
+ ret = hostctl;
176
+ ret |= (uint32_t)s->blkgap << 16;
177
+ ret |= (uint32_t)s->wakcon << 24;
178
+
179
+ break;
180
+
181
+ case ESDHC_DLL_CTRL:
182
+ case ESDHC_TUNE_CTRL_STATUS:
183
+ case ESDHC_UNDOCUMENTED_REG27:
184
+ case ESDHC_TUNING_CTRL:
185
+ case ESDHC_VENDOR_SPEC:
186
+ case ESDHC_MIX_CTRL:
187
+ case ESDHC_WTMK_LVL:
188
+ ret = 0;
189
+ break;
190
+ }
191
+
192
+ return ret;
193
+}
50
+}
194
+
51
+
195
+static void
52
static void imx_epit_class_init(ObjectClass *klass, void *data)
196
+usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
197
+{
198
+ SDHCIState *s = SYSBUS_SDHCI(opaque);
199
+ uint8_t hostctl;
200
+ uint32_t value = (uint32_t)val;
201
+
202
+ switch (offset) {
203
+ case ESDHC_DLL_CTRL:
204
+ case ESDHC_TUNE_CTRL_STATUS:
205
+ case ESDHC_UNDOCUMENTED_REG27:
206
+ case ESDHC_TUNING_CTRL:
207
+ case ESDHC_WTMK_LVL:
208
+ case ESDHC_VENDOR_SPEC:
209
+ break;
210
+
211
+ case SDHC_HOSTCTL:
212
+ /*
213
+ * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL)
214
+ *
215
+ * 7 6 5 4 3 2 1 0
216
+ * |-----------+--------+--------+-----------+----------+---------|
217
+ * | Card | Card | Endian | DATA3 | Data | Led |
218
+ * | Detect | Detect | Mode | as Card | Transfer | Control |
219
+ * | Signal | Test | | Detection | Width | |
220
+ * | Selection | Level | | Pin | | |
221
+ * |-----------+--------+--------+-----------+----------+---------|
222
+ *
223
+ * and 0x29
224
+ *
225
+ * 15 10 9 8
226
+ * |----------+------|
227
+ * | Reserved | DMA |
228
+ * | | Sel. |
229
+ * | | |
230
+ * |----------+------|
231
+ *
232
+ * and here's what SDCHI spec expects those offsets to be:
233
+ *
234
+ * 0x28 (Host Control Register)
235
+ *
236
+ * 7 6 5 4 3 2 1 0
237
+ * |--------+--------+----------+------+--------+----------+---------|
238
+ * | Card | Card | Extended | DMA | High | Data | LED |
239
+ * | Detect | Detect | Data | Sel. | Speed | Transfer | Control |
240
+ * | Signal | Test | Transfer | | Enable | Width | |
241
+ * | Sel. | Level | Width | | | | |
242
+ * |--------+--------+----------+------+--------+----------+---------|
243
+ *
244
+ * and 0x29 (Power Control Register)
245
+ *
246
+ * |----------------------------------|
247
+ * | Power Control Register |
248
+ * | |
249
+ * | Description omitted, |
250
+ * | since it has no analog in ESDHCI |
251
+ * | |
252
+ * |----------------------------------|
253
+ *
254
+ * Since offsets 0x2A and 0x2B should be compatible between
255
+ * both IP specs we only need to reconcile least 16-bit of the
256
+ * word we've been given.
257
+ */
258
+
259
+ /*
260
+ * First, save bits 7 6 and 0 since they are identical
261
+ */
262
+ hostctl = value & (SDHC_CTRL_LED |
263
+ SDHC_CTRL_CDTEST_INS |
264
+ SDHC_CTRL_CDTEST_EN);
265
+ /*
266
+ * Second, split "Data Transfer Width" from bits 2 and 1 in to
267
+ * bits 5 and 1
268
+ */
269
+ if (value & ESDHC_CTRL_8BITBUS) {
270
+ hostctl |= SDHC_CTRL_8BITBUS;
271
+ }
272
+
273
+ if (value & ESDHC_CTRL_4BITBUS) {
274
+ hostctl |= ESDHC_CTRL_4BITBUS;
275
+ }
276
+
277
+ /*
278
+ * Third, move DMA select from bits 9 and 8 to bits 4 and 3
279
+ */
280
+ hostctl |= SDHC_DMA_TYPE(value >> (8 - 3));
281
+
282
+ /*
283
+ * Now place the corrected value into low 16-bit of the value
284
+ * we are going to give standard SDHCI write function
285
+ *
286
+ * NOTE: This transformation should be the inverse of what can
287
+ * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux
288
+ * kernel
289
+ */
290
+ value &= ~UINT16_MAX;
291
+ value |= hostctl;
292
+ value |= (uint16_t)s->pwrcon << 8;
293
+
294
+ sdhci_write(opaque, offset, value, size);
295
+ break;
296
+
297
+ case ESDHC_MIX_CTRL:
298
+ /*
299
+ * So, when SD/MMC stack in Linux tries to write to "Transfer
300
+ * Mode Register", ESDHC i.MX quirk code will translate it
301
+ * into a write to ESDHC_MIX_CTRL, so we do the opposite in
302
+ * order to get where we started
303
+ *
304
+ * Note that Auto CMD23 Enable bit is located in a wrong place
305
+ * on i.MX, but since it is not used by QEMU we do not care.
306
+ *
307
+ * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...)
308
+ * here becuase it will result in a call to
309
+ * sdhci_send_command(s) which we don't want.
310
+ *
311
+ */
312
+ s->trnmod = value & UINT16_MAX;
313
+ break;
314
+ case SDHC_TRNMOD:
315
+ /*
316
+ * Similar to above, but this time a write to "Command
317
+ * Register" will be translated into a 4-byte write to
318
+ * "Transfer Mode register" where lower 16-bit of value would
319
+ * be set to zero. So what we do is fill those bits with
320
+ * cached value from s->trnmod and let the SDHCI
321
+ * infrastructure handle the rest
322
+ */
323
+ sdhci_write(opaque, offset, val | s->trnmod, size);
324
+ break;
325
+ case SDHC_BLKSIZE:
326
+ /*
327
+ * ESDHCI does not implement "Host SDMA Buffer Boundary", and
328
+ * Linux driver will try to zero this field out which will
329
+ * break the rest of SDHCI emulation.
330
+ *
331
+ * Linux defaults to maximum possible setting (512K boundary)
332
+ * and it seems to be the only option that i.MX IP implements,
333
+ * so we artificially set it to that value.
334
+ */
335
+ val |= 0x7 << 12;
336
+ /* FALLTHROUGH */
337
+ default:
338
+ sdhci_write(opaque, offset, val, size);
339
+ break;
340
+ }
341
+}
342
+
343
+
344
+static const MemoryRegionOps usdhc_mmio_ops = {
345
+ .read = usdhc_read,
346
+ .write = usdhc_write,
347
+ .valid = {
348
+ .min_access_size = 1,
349
+ .max_access_size = 4,
350
+ .unaligned = false
351
+ },
352
+ .endianness = DEVICE_LITTLE_ENDIAN,
353
+};
354
+
355
+static void imx_usdhc_init(Object *obj)
356
+{
357
+ SDHCIState *s = SYSBUS_SDHCI(obj);
358
+
359
+ s->io_ops = &usdhc_mmio_ops;
360
+ s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ;
361
+}
362
+
363
+static const TypeInfo imx_usdhc_info = {
364
+ .name = TYPE_IMX_USDHC,
365
+ .parent = TYPE_SYSBUS_SDHCI,
366
+ .instance_init = imx_usdhc_init,
367
+};
368
+
369
static void sdhci_register_types(void)
370
{
53
{
371
type_register_static(&sdhci_pci_info);
54
DeviceClass *dc = DEVICE_CLASS(klass);
372
type_register_static(&sdhci_sysbus_info);
55
373
type_register_static(&sdhci_bus_info);
56
dc->realize = imx_epit_realize;
374
+ type_register_static(&imx_usdhc_info);
57
- dc->reset = imx_epit_reset;
58
+ dc->reset = imx_epit_dev_reset;
59
dc->vmsd = &vmstate_imx_timer_epit;
60
dc->desc = "i.MX periodic timer";
375
}
61
}
376
377
type_init(sdhci_register_types)
378
--
62
--
379
2.16.1
63
2.25.1
380
381
diff view generated by jsdifflib
1
From: Andrey Smirnov <andrew.smirnov@gmail.com>
1
From: Axel Heider <axel.heider@hensoldt.net>
2
2
3
Move virt's PSCI DT fixup code to arm/boot.c and set this fixup to
3
Signed-off-by: Axel Heider <axel.heider@hensoldt.net>
4
happen automatically for every board that doesn't mark "psci-conduit"
5
as disabled. This way emulated boards other than "virt" that rely on
6
PSIC for SMP could benefit from that code.
7
8
Cc: Peter Maydell <peter.maydell@linaro.org>
9
Cc: Jason Wang <jasowang@redhat.com>
10
Cc: Philippe Mathieu-Daudé <f4bug@amsat.org>
11
Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com>
12
Cc: Michael S. Tsirkin <mst@redhat.com>
13
Cc: qemu-devel@nongnu.org
14
Cc: qemu-arm@nongnu.org
15
Cc: yurovsky@gmail.com
16
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
4
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
17
Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com>
18
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
19
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
20
---
6
---
21
hw/arm/boot.c | 65 +++++++++++++++++++++++++++++++++++++++++++++++++++++++++++
7
hw/timer/imx_epit.c | 215 ++++++++++++++++++++++++--------------------
22
hw/arm/virt.c | 61 -------------------------------------------------------
8
1 file changed, 117 insertions(+), 98 deletions(-)
23
2 files changed, 65 insertions(+), 61 deletions(-)
24
9
25
diff --git a/hw/arm/boot.c b/hw/arm/boot.c
10
diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c
26
index XXXXXXX..XXXXXXX 100644
11
index XXXXXXX..XXXXXXX 100644
27
--- a/hw/arm/boot.c
12
--- a/hw/timer/imx_epit.c
28
+++ b/hw/arm/boot.c
13
+++ b/hw/timer/imx_epit.c
29
@@ -XXX,XX +XXX,XX @@ static void set_kernel_args_old(const struct arm_boot_info *info)
14
@@ -XXX,XX +XXX,XX @@ static void imx_epit_reload_compare_timer(IMXEPITState *s)
30
}
15
}
31
}
16
}
32
17
33
+static void fdt_add_psci_node(void *fdt)
18
+static void imx_epit_write_cr(IMXEPITState *s, uint32_t value)
34
+{
19
+{
35
+ uint32_t cpu_suspend_fn;
20
+ uint32_t oldcr = s->cr;
36
+ uint32_t cpu_off_fn;
21
+
37
+ uint32_t cpu_on_fn;
22
+ s->cr = value & 0x03ffffff;
38
+ uint32_t migrate_fn;
23
+
39
+ ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(0));
24
+ if (s->cr & CR_SWR) {
40
+ const char *psci_method;
25
+ /* handle the reset */
41
+ int64_t psci_conduit;
26
+ imx_epit_reset(s, false);
42
+
27
+ }
43
+ psci_conduit = object_property_get_int(OBJECT(armcpu),
28
+
44
+ "psci-conduit",
29
+ /*
45
+ &error_abort);
30
+ * The interrupt state can change due to:
46
+ switch (psci_conduit) {
31
+ * - reset clears both SR.OCIF and CR.OCIE
47
+ case QEMU_PSCI_CONDUIT_DISABLED:
32
+ * - write to CR.EN or CR.OCIE
48
+ return;
33
+ */
49
+ case QEMU_PSCI_CONDUIT_HVC:
34
+ imx_epit_update_int(s);
50
+ psci_method = "hvc";
35
+
51
+ break;
36
+ /*
52
+ case QEMU_PSCI_CONDUIT_SMC:
37
+ * TODO: could we 'break' here for reset? following operations appear
53
+ psci_method = "smc";
38
+ * to duplicate the work imx_epit_reset() already did.
54
+ break;
39
+ */
55
+ default:
40
+
56
+ g_assert_not_reached();
41
+ ptimer_transaction_begin(s->timer_cmp);
57
+ }
42
+ ptimer_transaction_begin(s->timer_reload);
58
+
43
+
59
+ qemu_fdt_add_subnode(fdt, "/psci");
44
+ /* Update the frequency. Has been done already in case of a reset. */
60
+ if (armcpu->psci_version == 2) {
45
+ if (!(s->cr & CR_SWR)) {
61
+ const char comp[] = "arm,psci-0.2\0arm,psci";
46
+ imx_epit_set_freq(s);
62
+ qemu_fdt_setprop(fdt, "/psci", "compatible", comp, sizeof(comp));
47
+ }
63
+
48
+
64
+ cpu_off_fn = QEMU_PSCI_0_2_FN_CPU_OFF;
49
+ if (s->freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) {
65
+ if (arm_feature(&armcpu->env, ARM_FEATURE_AARCH64)) {
50
+ if (s->cr & CR_ENMOD) {
66
+ cpu_suspend_fn = QEMU_PSCI_0_2_FN64_CPU_SUSPEND;
51
+ if (s->cr & CR_RLD) {
67
+ cpu_on_fn = QEMU_PSCI_0_2_FN64_CPU_ON;
52
+ ptimer_set_limit(s->timer_reload, s->lr, 1);
68
+ migrate_fn = QEMU_PSCI_0_2_FN64_MIGRATE;
53
+ ptimer_set_limit(s->timer_cmp, s->lr, 1);
54
+ } else {
55
+ ptimer_set_limit(s->timer_reload, EPIT_TIMER_MAX, 1);
56
+ ptimer_set_limit(s->timer_cmp, EPIT_TIMER_MAX, 1);
57
+ }
58
+ }
59
+
60
+ imx_epit_reload_compare_timer(s);
61
+ ptimer_run(s->timer_reload, 0);
62
+ if (s->cr & CR_OCIEN) {
63
+ ptimer_run(s->timer_cmp, 0);
69
+ } else {
64
+ } else {
70
+ cpu_suspend_fn = QEMU_PSCI_0_2_FN_CPU_SUSPEND;
65
+ ptimer_stop(s->timer_cmp);
71
+ cpu_on_fn = QEMU_PSCI_0_2_FN_CPU_ON;
66
+ }
72
+ migrate_fn = QEMU_PSCI_0_2_FN_MIGRATE;
67
+ } else if (!(s->cr & CR_EN)) {
68
+ /* stop both timers */
69
+ ptimer_stop(s->timer_reload);
70
+ ptimer_stop(s->timer_cmp);
71
+ } else if (s->cr & CR_OCIEN) {
72
+ if (!(oldcr & CR_OCIEN)) {
73
+ imx_epit_reload_compare_timer(s);
74
+ ptimer_run(s->timer_cmp, 0);
73
+ }
75
+ }
74
+ } else {
76
+ } else {
75
+ qemu_fdt_setprop_string(fdt, "/psci", "compatible", "arm,psci");
77
+ ptimer_stop(s->timer_cmp);
76
+
78
+ }
77
+ cpu_suspend_fn = QEMU_PSCI_0_1_FN_CPU_SUSPEND;
79
+
78
+ cpu_off_fn = QEMU_PSCI_0_1_FN_CPU_OFF;
80
+ ptimer_transaction_commit(s->timer_cmp);
79
+ cpu_on_fn = QEMU_PSCI_0_1_FN_CPU_ON;
81
+ ptimer_transaction_commit(s->timer_reload);
80
+ migrate_fn = QEMU_PSCI_0_1_FN_MIGRATE;
82
+}
81
+ }
83
+
82
+
84
+static void imx_epit_write_sr(IMXEPITState *s, uint32_t value)
83
+ /* We adopt the PSCI spec's nomenclature, and use 'conduit' to refer
85
+{
84
+ * to the instruction that should be used to invoke PSCI functions.
86
+ /* writing 1 to SR.OCIF clears this bit and turns the interrupt off */
85
+ * However, the device tree binding uses 'method' instead, so that is
87
+ if (value & SR_OCIF) {
86
+ * what we should use here.
88
+ s->sr = 0; /* SR.OCIF is the only bit in this register anyway */
89
+ imx_epit_update_int(s);
90
+ }
91
+}
92
+
93
+static void imx_epit_write_lr(IMXEPITState *s, uint32_t value)
94
+{
95
+ s->lr = value;
96
+
97
+ ptimer_transaction_begin(s->timer_cmp);
98
+ ptimer_transaction_begin(s->timer_reload);
99
+ if (s->cr & CR_RLD) {
100
+ /* Also set the limit if the LRD bit is set */
101
+ /* If IOVW bit is set then set the timer value */
102
+ ptimer_set_limit(s->timer_reload, s->lr, s->cr & CR_IOVW);
103
+ ptimer_set_limit(s->timer_cmp, s->lr, 0);
104
+ } else if (s->cr & CR_IOVW) {
105
+ /* If IOVW bit is set then set the timer value */
106
+ ptimer_set_count(s->timer_reload, s->lr);
107
+ }
108
+ /*
109
+ * Commit the change to s->timer_reload, so it can propagate. Otherwise
110
+ * the timer interrupt may not fire properly. The commit must happen
111
+ * before calling imx_epit_reload_compare_timer(), which reads
112
+ * s->timer_reload internally again.
87
+ */
113
+ */
88
+ qemu_fdt_setprop_string(fdt, "/psci", "method", psci_method);
114
+ ptimer_transaction_commit(s->timer_reload);
89
+
115
+ imx_epit_reload_compare_timer(s);
90
+ qemu_fdt_setprop_cell(fdt, "/psci", "cpu_suspend", cpu_suspend_fn);
116
+ ptimer_transaction_commit(s->timer_cmp);
91
+ qemu_fdt_setprop_cell(fdt, "/psci", "cpu_off", cpu_off_fn);
117
+}
92
+ qemu_fdt_setprop_cell(fdt, "/psci", "cpu_on", cpu_on_fn);
118
+
93
+ qemu_fdt_setprop_cell(fdt, "/psci", "migrate", migrate_fn);
119
+static void imx_epit_write_cmp(IMXEPITState *s, uint32_t value)
94
+}
120
+{
95
+
121
+ s->cmp = value;
96
/**
122
+
97
* load_dtb() - load a device tree binary image into memory
123
+ ptimer_transaction_begin(s->timer_cmp);
98
* @addr: the address to load the image at
124
+ imx_epit_reload_compare_timer(s);
99
@@ -XXX,XX +XXX,XX @@ static int load_dtb(hwaddr addr, const struct arm_boot_info *binfo,
125
+ ptimer_transaction_commit(s->timer_cmp);
100
}
126
+}
101
}
127
+
102
128
static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value,
103
+ fdt_add_psci_node(fdt);
129
unsigned size)
104
+
130
{
105
if (binfo->modify_dtb) {
131
IMXEPITState *s = IMX_EPIT(opaque);
106
binfo->modify_dtb(binfo, fdt);
132
- uint64_t oldcr;
107
}
133
108
diff --git a/hw/arm/virt.c b/hw/arm/virt.c
134
DPRINTF("(%s, value = 0x%08x)\n", imx_epit_reg_name(offset >> 2),
109
index XXXXXXX..XXXXXXX 100644
135
(uint32_t)value);
110
--- a/hw/arm/virt.c
136
111
+++ b/hw/arm/virt.c
137
switch (offset >> 2) {
112
@@ -XXX,XX +XXX,XX @@ static void create_fdt(VirtMachineState *vms)
138
case 0: /* CR */
139
-
140
- oldcr = s->cr;
141
- s->cr = value & 0x03ffffff;
142
- if (s->cr & CR_SWR) {
143
- /* handle the reset */
144
- imx_epit_reset(s, false);
145
- }
146
-
147
- /*
148
- * The interrupt state can change due to:
149
- * - reset clears both SR.OCIF and CR.OCIE
150
- * - write to CR.EN or CR.OCIE
151
- */
152
- imx_epit_update_int(s);
153
-
154
- /*
155
- * TODO: could we 'break' here for reset? following operations appear
156
- * to duplicate the work imx_epit_reset() already did.
157
- */
158
-
159
- ptimer_transaction_begin(s->timer_cmp);
160
- ptimer_transaction_begin(s->timer_reload);
161
-
162
- /* Update the frequency. Has been done already in case of a reset. */
163
- if (!(s->cr & CR_SWR)) {
164
- imx_epit_set_freq(s);
165
- }
166
-
167
- if (s->freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) {
168
- if (s->cr & CR_ENMOD) {
169
- if (s->cr & CR_RLD) {
170
- ptimer_set_limit(s->timer_reload, s->lr, 1);
171
- ptimer_set_limit(s->timer_cmp, s->lr, 1);
172
- } else {
173
- ptimer_set_limit(s->timer_reload, EPIT_TIMER_MAX, 1);
174
- ptimer_set_limit(s->timer_cmp, EPIT_TIMER_MAX, 1);
175
- }
176
- }
177
-
178
- imx_epit_reload_compare_timer(s);
179
- ptimer_run(s->timer_reload, 0);
180
- if (s->cr & CR_OCIEN) {
181
- ptimer_run(s->timer_cmp, 0);
182
- } else {
183
- ptimer_stop(s->timer_cmp);
184
- }
185
- } else if (!(s->cr & CR_EN)) {
186
- /* stop both timers */
187
- ptimer_stop(s->timer_reload);
188
- ptimer_stop(s->timer_cmp);
189
- } else if (s->cr & CR_OCIEN) {
190
- if (!(oldcr & CR_OCIEN)) {
191
- imx_epit_reload_compare_timer(s);
192
- ptimer_run(s->timer_cmp, 0);
193
- }
194
- } else {
195
- ptimer_stop(s->timer_cmp);
196
- }
197
-
198
- ptimer_transaction_commit(s->timer_cmp);
199
- ptimer_transaction_commit(s->timer_reload);
200
+ imx_epit_write_cr(s, (uint32_t)value);
201
break;
202
203
- case 1: /* SR - ACK*/
204
- /* writing 1 to SR.OCIF clears this bit and turns the interrupt off */
205
- if (value & SR_OCIF) {
206
- s->sr = 0; /* SR.OCIF is the only bit in this register anyway */
207
- imx_epit_update_int(s);
208
- }
209
+ case 1: /* SR */
210
+ imx_epit_write_sr(s, (uint32_t)value);
211
break;
212
213
- case 2: /* LR - set ticks */
214
- s->lr = value;
215
-
216
- ptimer_transaction_begin(s->timer_cmp);
217
- ptimer_transaction_begin(s->timer_reload);
218
- if (s->cr & CR_RLD) {
219
- /* Also set the limit if the LRD bit is set */
220
- /* If IOVW bit is set then set the timer value */
221
- ptimer_set_limit(s->timer_reload, s->lr, s->cr & CR_IOVW);
222
- ptimer_set_limit(s->timer_cmp, s->lr, 0);
223
- } else if (s->cr & CR_IOVW) {
224
- /* If IOVW bit is set then set the timer value */
225
- ptimer_set_count(s->timer_reload, s->lr);
226
- }
227
- /*
228
- * Commit the change to s->timer_reload, so it can propagate. Otherwise
229
- * the timer interrupt may not fire properly. The commit must happen
230
- * before calling imx_epit_reload_compare_timer(), which reads
231
- * s->timer_reload internally again.
232
- */
233
- ptimer_transaction_commit(s->timer_reload);
234
- imx_epit_reload_compare_timer(s);
235
- ptimer_transaction_commit(s->timer_cmp);
236
+ case 2: /* LR */
237
+ imx_epit_write_lr(s, (uint32_t)value);
238
break;
239
240
case 3: /* CMP */
241
- s->cmp = value;
242
-
243
- ptimer_transaction_begin(s->timer_cmp);
244
- imx_epit_reload_compare_timer(s);
245
- ptimer_transaction_commit(s->timer_cmp);
246
-
247
+ imx_epit_write_cmp(s, (uint32_t)value);
248
break;
249
250
default:
251
qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%"
252
HWADDR_PRIx "\n", TYPE_IMX_EPIT, __func__, offset);
253
-
254
break;
113
}
255
}
114
}
256
}
115
257
+
116
-static void fdt_add_psci_node(const VirtMachineState *vms)
258
static void imx_epit_cmp(void *opaque)
117
-{
118
- uint32_t cpu_suspend_fn;
119
- uint32_t cpu_off_fn;
120
- uint32_t cpu_on_fn;
121
- uint32_t migrate_fn;
122
- void *fdt = vms->fdt;
123
- ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(0));
124
- const char *psci_method;
125
-
126
- switch (vms->psci_conduit) {
127
- case QEMU_PSCI_CONDUIT_DISABLED:
128
- return;
129
- case QEMU_PSCI_CONDUIT_HVC:
130
- psci_method = "hvc";
131
- break;
132
- case QEMU_PSCI_CONDUIT_SMC:
133
- psci_method = "smc";
134
- break;
135
- default:
136
- g_assert_not_reached();
137
- }
138
-
139
- qemu_fdt_add_subnode(fdt, "/psci");
140
- if (armcpu->psci_version == 2) {
141
- const char comp[] = "arm,psci-0.2\0arm,psci";
142
- qemu_fdt_setprop(fdt, "/psci", "compatible", comp, sizeof(comp));
143
-
144
- cpu_off_fn = QEMU_PSCI_0_2_FN_CPU_OFF;
145
- if (arm_feature(&armcpu->env, ARM_FEATURE_AARCH64)) {
146
- cpu_suspend_fn = QEMU_PSCI_0_2_FN64_CPU_SUSPEND;
147
- cpu_on_fn = QEMU_PSCI_0_2_FN64_CPU_ON;
148
- migrate_fn = QEMU_PSCI_0_2_FN64_MIGRATE;
149
- } else {
150
- cpu_suspend_fn = QEMU_PSCI_0_2_FN_CPU_SUSPEND;
151
- cpu_on_fn = QEMU_PSCI_0_2_FN_CPU_ON;
152
- migrate_fn = QEMU_PSCI_0_2_FN_MIGRATE;
153
- }
154
- } else {
155
- qemu_fdt_setprop_string(fdt, "/psci", "compatible", "arm,psci");
156
-
157
- cpu_suspend_fn = QEMU_PSCI_0_1_FN_CPU_SUSPEND;
158
- cpu_off_fn = QEMU_PSCI_0_1_FN_CPU_OFF;
159
- cpu_on_fn = QEMU_PSCI_0_1_FN_CPU_ON;
160
- migrate_fn = QEMU_PSCI_0_1_FN_MIGRATE;
161
- }
162
-
163
- /* We adopt the PSCI spec's nomenclature, and use 'conduit' to refer
164
- * to the instruction that should be used to invoke PSCI functions.
165
- * However, the device tree binding uses 'method' instead, so that is
166
- * what we should use here.
167
- */
168
- qemu_fdt_setprop_string(fdt, "/psci", "method", psci_method);
169
-
170
- qemu_fdt_setprop_cell(fdt, "/psci", "cpu_suspend", cpu_suspend_fn);
171
- qemu_fdt_setprop_cell(fdt, "/psci", "cpu_off", cpu_off_fn);
172
- qemu_fdt_setprop_cell(fdt, "/psci", "cpu_on", cpu_on_fn);
173
- qemu_fdt_setprop_cell(fdt, "/psci", "migrate", migrate_fn);
174
-}
175
-
176
static void fdt_add_timer_nodes(const VirtMachineState *vms)
177
{
259
{
178
/* On real hardware these interrupts are level-triggered.
260
IMXEPITState *s = IMX_EPIT(opaque);
179
@@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine)
180
}
181
fdt_add_timer_nodes(vms);
182
fdt_add_cpu_nodes(vms);
183
- fdt_add_psci_node(vms);
184
185
memory_region_allocate_system_memory(ram, NULL, "mach-virt.ram",
186
machine->ram_size);
187
--
261
--
188
2.16.1
262
2.25.1
189
190
diff view generated by jsdifflib
1
From: Ard Biesheuvel <ard.biesheuvel@linaro.org>
1
From: Axel Heider <axel.heider@hensoldt.net>
2
2
3
This implements emulation of the new SHA-3 instructions that have
3
The CNT register is a read-only register. There is no need to
4
been added as an optional extensions to the ARMv8 Crypto Extensions
4
store it's value, it can be calculated on demand.
5
in ARM v8.2.
5
The calculated frequency is needed temporarily only.
6
6
7
Signed-off-by: Ard Biesheuvel <ard.biesheuvel@linaro.org>
7
Note that this is a migration compatibility break for all boards
8
Message-id: 20180207111729.15737-3-ard.biesheuvel@linaro.org
8
types that use the EPIT peripheral.
9
10
Signed-off-by: Axel Heider <axel.heider@hensoldt.net>
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
11
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
13
---
12
target/arm/cpu.h | 1 +
14
include/hw/timer/imx_epit.h | 2 -
13
target/arm/translate-a64.c | 148 +++++++++++++++++++++++++++++++++++++++++++--
15
hw/timer/imx_epit.c | 73 ++++++++++++++-----------------------
14
2 files changed, 145 insertions(+), 4 deletions(-)
16
2 files changed, 28 insertions(+), 47 deletions(-)
15
17
16
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
18
diff --git a/include/hw/timer/imx_epit.h b/include/hw/timer/imx_epit.h
17
index XXXXXXX..XXXXXXX 100644
19
index XXXXXXX..XXXXXXX 100644
18
--- a/target/arm/cpu.h
20
--- a/include/hw/timer/imx_epit.h
19
+++ b/target/arm/cpu.h
21
+++ b/include/hw/timer/imx_epit.h
20
@@ -XXX,XX +XXX,XX @@ enum arm_features {
22
@@ -XXX,XX +XXX,XX @@ struct IMXEPITState {
21
ARM_FEATURE_JAZELLE, /* has (trivial) Jazelle implementation */
23
uint32_t sr;
22
ARM_FEATURE_SVE, /* has Scalable Vector Extension */
24
uint32_t lr;
23
ARM_FEATURE_V8_SHA512, /* implements SHA512 part of v8 Crypto Extensions */
25
uint32_t cmp;
24
+ ARM_FEATURE_V8_SHA3, /* implements SHA3 part of v8 Crypto Extensions */
26
- uint32_t cnt;
27
28
- uint32_t freq;
29
qemu_irq irq;
25
};
30
};
26
31
27
static inline int arm_feature(CPUARMState *env, int feature)
32
diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c
28
diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c
29
index XXXXXXX..XXXXXXX 100644
33
index XXXXXXX..XXXXXXX 100644
30
--- a/target/arm/translate-a64.c
34
--- a/hw/timer/imx_epit.c
31
+++ b/target/arm/translate-a64.c
35
+++ b/hw/timer/imx_epit.c
32
@@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn)
36
@@ -XXX,XX +XXX,XX @@ static void imx_epit_update_int(IMXEPITState *s)
33
feature = ARM_FEATURE_V8_SHA512;
34
genfn = gen_helper_crypto_sha512su1;
35
break;
36
- default:
37
- unallocated_encoding(s);
38
- return;
39
+ case 3: /* RAX1 */
40
+ feature = ARM_FEATURE_V8_SHA3;
41
+ genfn = NULL;
42
+ break;
43
}
44
} else {
45
unallocated_encoding(s);
46
@@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn)
47
tcg_temp_free_ptr(tcg_rn_ptr);
48
tcg_temp_free_ptr(tcg_rm_ptr);
49
} else {
50
- g_assert_not_reached();
51
+ TCGv_i64 tcg_op1, tcg_op2, tcg_res[2];
52
+ int pass;
53
+
54
+ tcg_op1 = tcg_temp_new_i64();
55
+ tcg_op2 = tcg_temp_new_i64();
56
+ tcg_res[0] = tcg_temp_new_i64();
57
+ tcg_res[1] = tcg_temp_new_i64();
58
+
59
+ for (pass = 0; pass < 2; pass++) {
60
+ read_vec_element(s, tcg_op1, rn, pass, MO_64);
61
+ read_vec_element(s, tcg_op2, rm, pass, MO_64);
62
+
63
+ tcg_gen_rotli_i64(tcg_res[pass], tcg_op2, 1);
64
+ tcg_gen_xor_i64(tcg_res[pass], tcg_res[pass], tcg_op1);
65
+ }
66
+ write_vec_element(s, tcg_res[0], rd, 0, MO_64);
67
+ write_vec_element(s, tcg_res[1], rd, 1, MO_64);
68
+
69
+ tcg_temp_free_i64(tcg_op1);
70
+ tcg_temp_free_i64(tcg_op2);
71
+ tcg_temp_free_i64(tcg_res[0]);
72
+ tcg_temp_free_i64(tcg_res[1]);
73
}
37
}
74
}
38
}
75
39
76
@@ -XXX,XX +XXX,XX @@ static void disas_crypto_two_reg_sha512(DisasContext *s, uint32_t insn)
40
-/*
77
tcg_temp_free_ptr(tcg_rn_ptr);
41
- * Must be called from within a ptimer_transaction_begin/commit block
42
- * for both s->timer_cmp and s->timer_reload.
43
- */
44
-static void imx_epit_set_freq(IMXEPITState *s)
45
+static uint32_t imx_epit_get_freq(IMXEPITState *s)
46
{
47
- uint32_t clksrc;
48
- uint32_t prescaler;
49
-
50
- clksrc = extract32(s->cr, CR_CLKSRC_SHIFT, CR_CLKSRC_BITS);
51
- prescaler = 1 + extract32(s->cr, CR_PRESCALE_SHIFT, CR_PRESCALE_BITS);
52
-
53
- s->freq = imx_ccm_get_clock_frequency(s->ccm,
54
- imx_epit_clocks[clksrc]) / prescaler;
55
-
56
- DPRINTF("Setting ptimer frequency to %u\n", s->freq);
57
-
58
- if (s->freq) {
59
- ptimer_set_freq(s->timer_reload, s->freq);
60
- ptimer_set_freq(s->timer_cmp, s->freq);
61
- }
62
+ uint32_t clksrc = extract32(s->cr, CR_CLKSRC_SHIFT, CR_CLKSRC_BITS);
63
+ uint32_t prescaler = 1 + extract32(s->cr, CR_PRESCALE_SHIFT, CR_PRESCALE_BITS);
64
+ uint32_t f_in = imx_ccm_get_clock_frequency(s->ccm, imx_epit_clocks[clksrc]);
65
+ uint32_t freq = f_in / prescaler;
66
+ DPRINTF("ptimer frequency is %u\n", freq);
67
+ return freq;
78
}
68
}
79
69
80
+/* Crypto four-register
70
/*
81
+ * 31 23 22 21 20 16 15 14 10 9 5 4 0
71
@@ -XXX,XX +XXX,XX @@ static void imx_epit_reset(IMXEPITState *s, bool is_hard_reset)
82
+ * +-------------------+-----+------+---+------+------+------+
72
s->sr = 0;
83
+ * | 1 1 0 0 1 1 1 0 0 | Op0 | Rm | 0 | Ra | Rn | Rd |
73
s->lr = EPIT_TIMER_MAX;
84
+ * +-------------------+-----+------+---+------+------+------+
74
s->cmp = 0;
85
+ */
75
- s->cnt = 0;
86
+static void disas_crypto_four_reg(DisasContext *s, uint32_t insn)
76
ptimer_transaction_begin(s->timer_cmp);
87
+{
77
ptimer_transaction_begin(s->timer_reload);
88
+ int op0 = extract32(insn, 21, 2);
78
- /* stop both timers */
89
+ int rm = extract32(insn, 16, 5);
90
+ int ra = extract32(insn, 10, 5);
91
+ int rn = extract32(insn, 5, 5);
92
+ int rd = extract32(insn, 0, 5);
93
+ int feature;
94
+
79
+
95
+ switch (op0) {
80
+ /*
96
+ case 0: /* EOR3 */
81
+ * The reset switches off the input clock, so even if the CR.EN is still
97
+ case 1: /* BCAX */
82
+ * set, the timers are no longer running.
98
+ feature = ARM_FEATURE_V8_SHA3;
83
+ */
99
+ break;
84
+ assert(imx_epit_get_freq(s) == 0);
100
+ default:
85
ptimer_stop(s->timer_cmp);
101
+ unallocated_encoding(s);
86
ptimer_stop(s->timer_reload);
102
+ return;
87
- /* compute new frequency */
103
+ }
88
- imx_epit_set_freq(s);
104
+
89
/* init both timers to EPIT_TIMER_MAX */
105
+ if (!arm_dc_feature(s, feature)) {
90
ptimer_set_limit(s->timer_cmp, EPIT_TIMER_MAX, 1);
106
+ unallocated_encoding(s);
91
ptimer_set_limit(s->timer_reload, EPIT_TIMER_MAX, 1);
107
+ return;
92
- if (s->freq && (s->cr & CR_EN)) {
108
+ }
93
- /* if the timer is still enabled, restart it */
109
+
94
- ptimer_run(s->timer_reload, 0);
110
+ if (!fp_access_check(s)) {
95
- }
111
+ return;
96
ptimer_transaction_commit(s->timer_cmp);
112
+ }
97
ptimer_transaction_commit(s->timer_reload);
113
+
98
}
114
+ if (op0 < 2) {
99
115
+ TCGv_i64 tcg_op1, tcg_op2, tcg_op3, tcg_res[2];
100
-static uint32_t imx_epit_update_count(IMXEPITState *s)
116
+ int pass;
101
-{
117
+
102
- s->cnt = ptimer_get_count(s->timer_reload);
118
+ tcg_op1 = tcg_temp_new_i64();
103
-
119
+ tcg_op2 = tcg_temp_new_i64();
104
- return s->cnt;
120
+ tcg_op3 = tcg_temp_new_i64();
105
-}
121
+ tcg_res[0] = tcg_temp_new_i64();
106
-
122
+ tcg_res[1] = tcg_temp_new_i64();
107
static uint64_t imx_epit_read(void *opaque, hwaddr offset, unsigned size)
123
+
108
{
124
+ for (pass = 0; pass < 2; pass++) {
109
IMXEPITState *s = IMX_EPIT(opaque);
125
+ read_vec_element(s, tcg_op1, rn, pass, MO_64);
110
@@ -XXX,XX +XXX,XX @@ static uint64_t imx_epit_read(void *opaque, hwaddr offset, unsigned size)
126
+ read_vec_element(s, tcg_op2, rm, pass, MO_64);
111
break;
127
+ read_vec_element(s, tcg_op3, ra, pass, MO_64);
112
128
+
113
case 4: /* CNT */
129
+ if (op0 == 0) {
114
- imx_epit_update_count(s);
130
+ /* EOR3 */
115
- reg_value = s->cnt;
131
+ tcg_gen_xor_i64(tcg_res[pass], tcg_op2, tcg_op3);
116
+ reg_value = ptimer_get_count(s->timer_reload);
132
+ } else {
117
break;
133
+ /* BCAX */
118
134
+ tcg_gen_andc_i64(tcg_res[pass], tcg_op2, tcg_op3);
119
default:
135
+ }
120
@@ -XXX,XX +XXX,XX @@ static void imx_epit_reload_compare_timer(IMXEPITState *s)
136
+ tcg_gen_xor_i64(tcg_res[pass], tcg_res[pass], tcg_op1);
121
{
122
if ((s->cr & (CR_EN | CR_OCIEN)) == (CR_EN | CR_OCIEN)) {
123
/* if the compare feature is on and timers are running */
124
- uint32_t tmp = imx_epit_update_count(s);
125
+ uint32_t tmp = ptimer_get_count(s->timer_reload);
126
uint64_t next;
127
if (tmp > s->cmp) {
128
/* It'll fire in this round of the timer */
129
@@ -XXX,XX +XXX,XX @@ static void imx_epit_reload_compare_timer(IMXEPITState *s)
130
131
static void imx_epit_write_cr(IMXEPITState *s, uint32_t value)
132
{
133
+ uint32_t freq = 0;
134
uint32_t oldcr = s->cr;
135
136
s->cr = value & 0x03ffffff;
137
@@ -XXX,XX +XXX,XX @@ static void imx_epit_write_cr(IMXEPITState *s, uint32_t value)
138
ptimer_transaction_begin(s->timer_cmp);
139
ptimer_transaction_begin(s->timer_reload);
140
141
- /* Update the frequency. Has been done already in case of a reset. */
142
+ /*
143
+ * Update the frequency. In case of a reset the input clock was
144
+ * switched off, so this can be skipped.
145
+ */
146
if (!(s->cr & CR_SWR)) {
147
- imx_epit_set_freq(s);
148
+ freq = imx_epit_get_freq(s);
149
+ if (freq) {
150
+ ptimer_set_freq(s->timer_reload, freq);
151
+ ptimer_set_freq(s->timer_cmp, freq);
137
+ }
152
+ }
138
+ write_vec_element(s, tcg_res[0], rd, 0, MO_64);
153
}
139
+ write_vec_element(s, tcg_res[1], rd, 1, MO_64);
154
140
+
155
- if (s->freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) {
141
+ tcg_temp_free_i64(tcg_op1);
156
+ if (freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) {
142
+ tcg_temp_free_i64(tcg_op2);
157
if (s->cr & CR_ENMOD) {
143
+ tcg_temp_free_i64(tcg_op3);
158
if (s->cr & CR_RLD) {
144
+ tcg_temp_free_i64(tcg_res[0]);
159
ptimer_set_limit(s->timer_reload, s->lr, 1);
145
+ tcg_temp_free_i64(tcg_res[1]);
160
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps imx_epit_ops = {
146
+ } else {
161
147
+ g_assert_not_reached();
162
static const VMStateDescription vmstate_imx_timer_epit = {
148
+ }
163
.name = TYPE_IMX_EPIT,
149
+}
164
- .version_id = 2,
150
+
165
- .minimum_version_id = 2,
151
+/* Crypto XAR
166
+ .version_id = 3,
152
+ * 31 21 20 16 15 10 9 5 4 0
167
+ .minimum_version_id = 3,
153
+ * +-----------------------+------+--------+------+------+
168
.fields = (VMStateField[]) {
154
+ * | 1 1 0 0 1 1 1 0 1 0 0 | Rm | imm6 | Rn | Rd |
169
VMSTATE_UINT32(cr, IMXEPITState),
155
+ * +-----------------------+------+--------+------+------+
170
VMSTATE_UINT32(sr, IMXEPITState),
156
+ */
171
VMSTATE_UINT32(lr, IMXEPITState),
157
+static void disas_crypto_xar(DisasContext *s, uint32_t insn)
172
VMSTATE_UINT32(cmp, IMXEPITState),
158
+{
173
- VMSTATE_UINT32(cnt, IMXEPITState),
159
+ int rm = extract32(insn, 16, 5);
174
- VMSTATE_UINT32(freq, IMXEPITState),
160
+ int imm6 = extract32(insn, 10, 6);
175
VMSTATE_PTIMER(timer_reload, IMXEPITState),
161
+ int rn = extract32(insn, 5, 5);
176
VMSTATE_PTIMER(timer_cmp, IMXEPITState),
162
+ int rd = extract32(insn, 0, 5);
177
VMSTATE_END_OF_LIST()
163
+ TCGv_i64 tcg_op1, tcg_op2, tcg_res[2];
164
+ int pass;
165
+
166
+ if (!arm_dc_feature(s, ARM_FEATURE_V8_SHA3)) {
167
+ unallocated_encoding(s);
168
+ return;
169
+ }
170
+
171
+ if (!fp_access_check(s)) {
172
+ return;
173
+ }
174
+
175
+ tcg_op1 = tcg_temp_new_i64();
176
+ tcg_op2 = tcg_temp_new_i64();
177
+ tcg_res[0] = tcg_temp_new_i64();
178
+ tcg_res[1] = tcg_temp_new_i64();
179
+
180
+ for (pass = 0; pass < 2; pass++) {
181
+ read_vec_element(s, tcg_op1, rn, pass, MO_64);
182
+ read_vec_element(s, tcg_op2, rm, pass, MO_64);
183
+
184
+ tcg_gen_xor_i64(tcg_res[pass], tcg_op1, tcg_op2);
185
+ tcg_gen_rotri_i64(tcg_res[pass], tcg_res[pass], imm6);
186
+ }
187
+ write_vec_element(s, tcg_res[0], rd, 0, MO_64);
188
+ write_vec_element(s, tcg_res[1], rd, 1, MO_64);
189
+
190
+ tcg_temp_free_i64(tcg_op1);
191
+ tcg_temp_free_i64(tcg_op2);
192
+ tcg_temp_free_i64(tcg_res[0]);
193
+ tcg_temp_free_i64(tcg_res[1]);
194
+}
195
+
196
/* C3.6 Data processing - SIMD, inc Crypto
197
*
198
* As the decode gets a little complex we are using a table based
199
@@ -XXX,XX +XXX,XX @@ static const AArch64DecodeTable data_proc_simd[] = {
200
{ 0x5e280800, 0xff3e0c00, disas_crypto_two_reg_sha },
201
{ 0xce608000, 0xffe0b000, disas_crypto_three_reg_sha512 },
202
{ 0xcec08000, 0xfffff000, disas_crypto_two_reg_sha512 },
203
+ { 0xce000000, 0xff808000, disas_crypto_four_reg },
204
+ { 0xce800000, 0xffe00000, disas_crypto_xar },
205
{ 0x00000000, 0x00000000, NULL }
206
};
207
208
--
178
--
209
2.16.1
179
2.25.1
210
211
diff view generated by jsdifflib
1
From: Ard Biesheuvel <ard.biesheuvel@linaro.org>
1
From: Axel Heider <axel.heider@hensoldt.net>
2
2
3
This implements emulation of the new SM3 instructions that have
3
- fix #1263 for CR writes
4
been added as an optional extension to the ARMv8 Crypto Extensions
4
- rework compare time handling
5
in ARM v8.2.
5
- The compare timer has to run even if CR.OCIEN is not set,
6
as SR.OCIF must be updated.
7
- The compare timer fires exactly once when the
8
compare value is less than the current value, but the
9
reload values is less than the compare value.
10
- The compare timer will never fire if the reload value is
11
less than the compare value. Disable it in this case.
6
12
7
Signed-off-by: Ard Biesheuvel <ard.biesheuvel@linaro.org>
13
Signed-off-by: Axel Heider <axel.heider@hensoldt.net>
8
Message-id: 20180207111729.15737-4-ard.biesheuvel@linaro.org
14
[PMM: fixed minor style nits]
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
15
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
17
---
12
target/arm/cpu.h | 1 +
18
hw/timer/imx_epit.c | 192 ++++++++++++++++++++++++++------------------
13
target/arm/helper.h | 4 ++
19
1 file changed, 116 insertions(+), 76 deletions(-)
14
target/arm/crypto_helper.c | 96 ++++++++++++++++++++++++++++++++++++++++++++++
15
target/arm/translate-a64.c | 88 ++++++++++++++++++++++++++++++++++++++++--
16
4 files changed, 186 insertions(+), 3 deletions(-)
17
20
18
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
21
diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c
19
index XXXXXXX..XXXXXXX 100644
22
index XXXXXXX..XXXXXXX 100644
20
--- a/target/arm/cpu.h
23
--- a/hw/timer/imx_epit.c
21
+++ b/target/arm/cpu.h
24
+++ b/hw/timer/imx_epit.c
22
@@ -XXX,XX +XXX,XX @@ enum arm_features {
25
@@ -XXX,XX +XXX,XX @@
23
ARM_FEATURE_SVE, /* has Scalable Vector Extension */
26
* Originally written by Hans Jiang
24
ARM_FEATURE_V8_SHA512, /* implements SHA512 part of v8 Crypto Extensions */
27
* Updated by Peter Chubb
25
ARM_FEATURE_V8_SHA3, /* implements SHA3 part of v8 Crypto Extensions */
28
* Updated by Jean-Christophe Dubois <jcd@tribudubois.net>
26
+ ARM_FEATURE_V8_SM3, /* implements SM3 part of v8 Crypto Extensions */
29
+ * Updated by Axel Heider
27
};
30
*
28
31
* This code is licensed under GPL version 2 or later. See
29
static inline int arm_feature(CPUARMState *env, int feature)
32
* the COPYING file in the top-level directory.
30
diff --git a/target/arm/helper.h b/target/arm/helper.h
33
@@ -XXX,XX +XXX,XX @@ static uint64_t imx_epit_read(void *opaque, hwaddr offset, unsigned size)
31
index XXXXXXX..XXXXXXX 100644
34
return reg_value;
32
--- a/target/arm/helper.h
35
}
33
+++ b/target/arm/helper.h
36
34
@@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(crypto_sha512h2, TCG_CALL_NO_RWG, void, ptr, ptr, ptr)
37
-/* Must be called from ptimer_transaction_begin/commit block for s->timer_cmp */
35
DEF_HELPER_FLAGS_2(crypto_sha512su0, TCG_CALL_NO_RWG, void, ptr, ptr)
38
-static void imx_epit_reload_compare_timer(IMXEPITState *s)
36
DEF_HELPER_FLAGS_3(crypto_sha512su1, TCG_CALL_NO_RWG, void, ptr, ptr, ptr)
39
+/*
37
40
+ * Must be called from a ptimer_transaction_begin/commit block for
38
+DEF_HELPER_FLAGS_5(crypto_sm3tt, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32, i32)
41
+ * s->timer_cmp, but outside of a transaction block of s->timer_reload,
39
+DEF_HELPER_FLAGS_3(crypto_sm3partw1, TCG_CALL_NO_RWG, void, ptr, ptr, ptr)
42
+ * so the proper counter value is read.
40
+DEF_HELPER_FLAGS_3(crypto_sm3partw2, TCG_CALL_NO_RWG, void, ptr, ptr, ptr)
43
+ */
41
+
44
+static void imx_epit_update_compare_timer(IMXEPITState *s)
42
DEF_HELPER_FLAGS_3(crc32, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32)
45
{
43
DEF_HELPER_FLAGS_3(crc32c, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32)
46
- if ((s->cr & (CR_EN | CR_OCIEN)) == (CR_EN | CR_OCIEN)) {
44
DEF_HELPER_2(dc_zva, void, env, i64)
47
- /* if the compare feature is on and timers are running */
45
diff --git a/target/arm/crypto_helper.c b/target/arm/crypto_helper.c
48
- uint32_t tmp = ptimer_get_count(s->timer_reload);
46
index XXXXXXX..XXXXXXX 100644
49
- uint64_t next;
47
--- a/target/arm/crypto_helper.c
50
- if (tmp > s->cmp) {
48
+++ b/target/arm/crypto_helper.c
51
- /* It'll fire in this round of the timer */
49
@@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sha512su1)(void *vd, void *vn, void *vm)
52
- next = tmp - s->cmp;
50
rd[0] += s1_512(rn[0]) + rm[0];
53
- } else { /* catch it next time around */
51
rd[1] += s1_512(rn[1]) + rm[1];
54
- next = tmp - s->cmp + ((s->cr & CR_RLD) ? EPIT_TIMER_MAX : s->lr);
52
}
55
+ uint64_t counter = 0;
53
+
56
+ bool is_oneshot = false;
54
+void HELPER(crypto_sm3partw1)(void *vd, void *vn, void *vm)
57
+ /*
55
+{
58
+ * The compare timer only has to run if the timer peripheral is active
56
+ uint64_t *rd = vd;
59
+ * and there is an input clock, Otherwise it can be switched off.
57
+ uint64_t *rn = vn;
60
+ */
58
+ uint64_t *rm = vm;
61
+ bool is_active = (s->cr & CR_EN) && imx_epit_get_freq(s);
59
+ union CRYPTO_STATE d = { .l = { rd[0], rd[1] } };
62
+ if (is_active) {
60
+ union CRYPTO_STATE n = { .l = { rn[0], rn[1] } };
63
+ /*
61
+ union CRYPTO_STATE m = { .l = { rm[0], rm[1] } };
64
+ * Calculate next timeout for compare timer. Reading the reload
62
+ uint32_t t;
65
+ * counter returns proper results only if pending transactions
63
+
66
+ * on it are committed here. Otherwise stale values are be read.
64
+ t = CR_ST_WORD(d, 0) ^ CR_ST_WORD(n, 0) ^ ror32(CR_ST_WORD(m, 1), 17);
67
+ */
65
+ CR_ST_WORD(d, 0) = t ^ ror32(t, 17) ^ ror32(t, 9);
68
+ counter = ptimer_get_count(s->timer_reload);
66
+
69
+ uint64_t limit = ptimer_get_limit(s->timer_cmp);
67
+ t = CR_ST_WORD(d, 1) ^ CR_ST_WORD(n, 1) ^ ror32(CR_ST_WORD(m, 2), 17);
70
+ /*
68
+ CR_ST_WORD(d, 1) = t ^ ror32(t, 17) ^ ror32(t, 9);
71
+ * The compare timer is a periodic timer if the limit is at least
69
+
72
+ * the compare value. Otherwise it may fire at most once in the
70
+ t = CR_ST_WORD(d, 2) ^ CR_ST_WORD(n, 2) ^ ror32(CR_ST_WORD(m, 3), 17);
73
+ * current round.
71
+ CR_ST_WORD(d, 2) = t ^ ror32(t, 17) ^ ror32(t, 9);
74
+ */
72
+
75
+ bool is_oneshot = (limit >= s->cmp);
73
+ t = CR_ST_WORD(d, 3) ^ CR_ST_WORD(n, 3) ^ ror32(CR_ST_WORD(d, 0), 17);
76
+ if (counter >= s->cmp) {
74
+ CR_ST_WORD(d, 3) = t ^ ror32(t, 17) ^ ror32(t, 9);
77
+ /* The compare timer fires in the current round. */
75
+
78
+ counter -= s->cmp;
76
+ rd[0] = d.l[0];
79
+ } else if (!is_oneshot) {
77
+ rd[1] = d.l[1];
80
+ /*
78
+}
81
+ * The compare timer fires after a reload, as it is below the
79
+
82
+ * compare value already in this round. Note that the counter
80
+void HELPER(crypto_sm3partw2)(void *vd, void *vn, void *vm)
83
+ * value calculated below can be above the 32-bit limit, which
81
+{
84
+ * is legal here because the compare timer is an internal
82
+ uint64_t *rd = vd;
85
+ * helper ptimer only.
83
+ uint64_t *rn = vn;
86
+ */
84
+ uint64_t *rm = vm;
87
+ counter += limit - s->cmp;
85
+ union CRYPTO_STATE d = { .l = { rd[0], rd[1] } };
88
+ } else {
86
+ union CRYPTO_STATE n = { .l = { rn[0], rn[1] } };
89
+ /*
87
+ union CRYPTO_STATE m = { .l = { rm[0], rm[1] } };
90
+ * The compare timer won't fire in this round, and the limit is
88
+ uint32_t t = CR_ST_WORD(n, 0) ^ ror32(CR_ST_WORD(m, 0), 25);
91
+ * set to a value below the compare value. This practically means
89
+
92
+ * it will never fire, so it can be switched off.
90
+ CR_ST_WORD(d, 0) ^= t;
93
+ */
91
+ CR_ST_WORD(d, 1) ^= CR_ST_WORD(n, 1) ^ ror32(CR_ST_WORD(m, 1), 25);
94
+ is_active = false;
92
+ CR_ST_WORD(d, 2) ^= CR_ST_WORD(n, 2) ^ ror32(CR_ST_WORD(m, 2), 25);
95
}
93
+ CR_ST_WORD(d, 3) ^= CR_ST_WORD(n, 3) ^ ror32(CR_ST_WORD(m, 3), 25) ^
96
- ptimer_set_count(s->timer_cmp, next);
94
+ ror32(t, 17) ^ ror32(t, 2) ^ ror32(t, 26);
97
}
95
+
98
+
96
+ rd[0] = d.l[0];
99
+ /*
97
+ rd[1] = d.l[1];
100
+ * Set the compare timer and let it run, or stop it. This is agnostic
98
+}
101
+ * of CR.OCIEN bit, as this bit affects interrupt generation only. The
99
+
102
+ * compare timer needs to run even if no interrupts are to be generated,
100
+void HELPER(crypto_sm3tt)(void *vd, void *vn, void *vm, uint32_t imm2,
103
+ * because the SR.OCIF bit must be updated also.
101
+ uint32_t opcode)
104
+ * Note that the timer might already be stopped or be running with
102
+{
105
+ * counter values. However, finding out when an update is needed and
103
+ uint64_t *rd = vd;
106
+ * when not is not trivial. It's much easier applying the setting again,
104
+ uint64_t *rn = vn;
107
+ * as this does not harm either and the overhead is negligible.
105
+ uint64_t *rm = vm;
108
+ */
106
+ union CRYPTO_STATE d = { .l = { rd[0], rd[1] } };
109
+ if (is_active) {
107
+ union CRYPTO_STATE n = { .l = { rn[0], rn[1] } };
110
+ ptimer_set_count(s->timer_cmp, counter);
108
+ union CRYPTO_STATE m = { .l = { rm[0], rm[1] } };
111
+ ptimer_run(s->timer_cmp, is_oneshot ? 1 : 0);
109
+ uint32_t t;
110
+
111
+ assert(imm2 < 4);
112
+
113
+ if (opcode == 0 || opcode == 2) {
114
+ /* SM3TT1A, SM3TT2A */
115
+ t = par(CR_ST_WORD(d, 3), CR_ST_WORD(d, 2), CR_ST_WORD(d, 1));
116
+ } else if (opcode == 1) {
117
+ /* SM3TT1B */
118
+ t = maj(CR_ST_WORD(d, 3), CR_ST_WORD(d, 2), CR_ST_WORD(d, 1));
119
+ } else if (opcode == 3) {
120
+ /* SM3TT2B */
121
+ t = cho(CR_ST_WORD(d, 3), CR_ST_WORD(d, 2), CR_ST_WORD(d, 1));
122
+ } else {
112
+ } else {
123
+ g_assert_not_reached();
113
+ ptimer_stop(s->timer_cmp);
124
+ }
114
+ }
125
+
115
+
126
+ t += CR_ST_WORD(d, 0) + CR_ST_WORD(m, imm2);
116
}
127
+
117
128
+ CR_ST_WORD(d, 0) = CR_ST_WORD(d, 1);
118
static void imx_epit_write_cr(IMXEPITState *s, uint32_t value)
129
+
119
{
130
+ if (opcode < 2) {
120
- uint32_t freq = 0;
131
+ /* SM3TT1A, SM3TT1B */
121
uint32_t oldcr = s->cr;
132
+ t += CR_ST_WORD(n, 3) ^ ror32(CR_ST_WORD(d, 3), 20);
122
133
+
123
s->cr = value & 0x03ffffff;
134
+ CR_ST_WORD(d, 1) = ror32(CR_ST_WORD(d, 2), 23);
124
125
if (s->cr & CR_SWR) {
126
- /* handle the reset */
127
+ /*
128
+ * Reset clears CR.SWR again. It does not touch CR.EN, but the timers
129
+ * are still stopped because the input clock is disabled.
130
+ */
131
imx_epit_reset(s, false);
135
+ } else {
132
+ } else {
136
+ /* SM3TT2A, SM3TT2B */
133
+ uint32_t freq;
137
+ t += CR_ST_WORD(n, 3);
134
+ uint32_t toggled_cr_bits = oldcr ^ s->cr;
138
+ t ^= rol32(t, 9) ^ rol32(t, 17);
135
+ /* re-initialize the limits if CR.RLD has changed */
139
+
136
+ bool set_limit = toggled_cr_bits & CR_RLD;
140
+ CR_ST_WORD(d, 1) = ror32(CR_ST_WORD(d, 2), 13);
137
+ /* set the counter if the timer got just enabled and CR.ENMOD is set */
141
+ }
138
+ bool is_switched_on = (toggled_cr_bits & s->cr) & CR_EN;
142
+
139
+ bool set_counter = is_switched_on && (s->cr & CR_ENMOD);
143
+ CR_ST_WORD(d, 2) = CR_ST_WORD(d, 3);
140
+
144
+ CR_ST_WORD(d, 3) = t;
141
+ ptimer_transaction_begin(s->timer_cmp);
145
+
142
+ ptimer_transaction_begin(s->timer_reload);
146
+ rd[0] = d.l[0];
143
+ freq = imx_epit_get_freq(s);
147
+ rd[1] = d.l[1];
144
+ if (freq) {
148
+}
145
+ ptimer_set_freq(s->timer_reload, freq);
149
diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c
146
+ ptimer_set_freq(s->timer_cmp, freq);
150
index XXXXXXX..XXXXXXX 100644
151
--- a/target/arm/translate-a64.c
152
+++ b/target/arm/translate-a64.c
153
@@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn)
154
break;
155
}
156
} else {
157
- unallocated_encoding(s);
158
- return;
159
+ switch (opcode) {
160
+ case 0: /* SM3PARTW1 */
161
+ feature = ARM_FEATURE_V8_SM3;
162
+ genfn = gen_helper_crypto_sm3partw1;
163
+ break;
164
+ case 1: /* SM3PARTW2 */
165
+ feature = ARM_FEATURE_V8_SM3;
166
+ genfn = gen_helper_crypto_sm3partw2;
167
+ break;
168
+ default:
169
+ unallocated_encoding(s);
170
+ return;
171
+ }
147
+ }
148
+
149
+ if (set_limit || set_counter) {
150
+ uint64_t limit = (s->cr & CR_RLD) ? s->lr : EPIT_TIMER_MAX;
151
+ ptimer_set_limit(s->timer_reload, limit, set_counter ? 1 : 0);
152
+ if (set_limit) {
153
+ ptimer_set_limit(s->timer_cmp, limit, 0);
154
+ }
155
+ }
156
+ /*
157
+ * If there is an input clock and the peripheral is enabled, then
158
+ * ensure the wall clock timer is ticking. Otherwise stop the timers.
159
+ * The compare timer will be updated later.
160
+ */
161
+ if (freq && (s->cr & CR_EN)) {
162
+ ptimer_run(s->timer_reload, 0);
163
+ } else {
164
+ ptimer_stop(s->timer_reload);
165
+ }
166
+ /* Commit changes to reload timer, so they can propagate. */
167
+ ptimer_transaction_commit(s->timer_reload);
168
+ /* Update compare timer based on the committed reload timer value. */
169
+ imx_epit_update_compare_timer(s);
170
+ ptimer_transaction_commit(s->timer_cmp);
172
}
171
}
173
172
174
if (!arm_dc_feature(s, feature)) {
173
/*
175
@@ -XXX,XX +XXX,XX @@ static void disas_crypto_four_reg(DisasContext *s, uint32_t insn)
174
@@ -XXX,XX +XXX,XX @@ static void imx_epit_write_cr(IMXEPITState *s, uint32_t value)
176
case 1: /* BCAX */
175
* - write to CR.EN or CR.OCIE
177
feature = ARM_FEATURE_V8_SHA3;
176
*/
178
break;
177
imx_epit_update_int(s);
179
+ case 2: /* SM3SS1 */
178
-
180
+ feature = ARM_FEATURE_V8_SM3;
179
- /*
181
+ break;
180
- * TODO: could we 'break' here for reset? following operations appear
182
default:
181
- * to duplicate the work imx_epit_reset() already did.
183
unallocated_encoding(s);
182
- */
184
return;
183
-
185
@@ -XXX,XX +XXX,XX @@ static void disas_crypto_four_reg(DisasContext *s, uint32_t insn)
184
- ptimer_transaction_begin(s->timer_cmp);
186
tcg_temp_free_i64(tcg_res[0]);
185
- ptimer_transaction_begin(s->timer_reload);
187
tcg_temp_free_i64(tcg_res[1]);
186
-
188
} else {
187
- /*
189
- g_assert_not_reached();
188
- * Update the frequency. In case of a reset the input clock was
190
+ TCGv_i32 tcg_op1, tcg_op2, tcg_op3, tcg_res, tcg_zero;
189
- * switched off, so this can be skipped.
191
+
190
- */
192
+ tcg_op1 = tcg_temp_new_i32();
191
- if (!(s->cr & CR_SWR)) {
193
+ tcg_op2 = tcg_temp_new_i32();
192
- freq = imx_epit_get_freq(s);
194
+ tcg_op3 = tcg_temp_new_i32();
193
- if (freq) {
195
+ tcg_res = tcg_temp_new_i32();
194
- ptimer_set_freq(s->timer_reload, freq);
196
+ tcg_zero = tcg_const_i32(0);
195
- ptimer_set_freq(s->timer_cmp, freq);
197
+
196
- }
198
+ read_vec_element_i32(s, tcg_op1, rn, 3, MO_32);
197
- }
199
+ read_vec_element_i32(s, tcg_op2, rm, 3, MO_32);
198
-
200
+ read_vec_element_i32(s, tcg_op3, ra, 3, MO_32);
199
- if (freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) {
201
+
200
- if (s->cr & CR_ENMOD) {
202
+ tcg_gen_rotri_i32(tcg_res, tcg_op1, 20);
201
- if (s->cr & CR_RLD) {
203
+ tcg_gen_add_i32(tcg_res, tcg_res, tcg_op2);
202
- ptimer_set_limit(s->timer_reload, s->lr, 1);
204
+ tcg_gen_add_i32(tcg_res, tcg_res, tcg_op3);
203
- ptimer_set_limit(s->timer_cmp, s->lr, 1);
205
+ tcg_gen_rotri_i32(tcg_res, tcg_res, 25);
204
- } else {
206
+
205
- ptimer_set_limit(s->timer_reload, EPIT_TIMER_MAX, 1);
207
+ write_vec_element_i32(s, tcg_zero, rd, 0, MO_32);
206
- ptimer_set_limit(s->timer_cmp, EPIT_TIMER_MAX, 1);
208
+ write_vec_element_i32(s, tcg_zero, rd, 1, MO_32);
207
- }
209
+ write_vec_element_i32(s, tcg_zero, rd, 2, MO_32);
208
- }
210
+ write_vec_element_i32(s, tcg_res, rd, 3, MO_32);
209
-
211
+
210
- imx_epit_reload_compare_timer(s);
212
+ tcg_temp_free_i32(tcg_op1);
211
- ptimer_run(s->timer_reload, 0);
213
+ tcg_temp_free_i32(tcg_op2);
212
- if (s->cr & CR_OCIEN) {
214
+ tcg_temp_free_i32(tcg_op3);
213
- ptimer_run(s->timer_cmp, 0);
215
+ tcg_temp_free_i32(tcg_res);
214
- } else {
216
+ tcg_temp_free_i32(tcg_zero);
215
- ptimer_stop(s->timer_cmp);
216
- }
217
- } else if (!(s->cr & CR_EN)) {
218
- /* stop both timers */
219
- ptimer_stop(s->timer_reload);
220
- ptimer_stop(s->timer_cmp);
221
- } else if (s->cr & CR_OCIEN) {
222
- if (!(oldcr & CR_OCIEN)) {
223
- imx_epit_reload_compare_timer(s);
224
- ptimer_run(s->timer_cmp, 0);
225
- }
226
- } else {
227
- ptimer_stop(s->timer_cmp);
228
- }
229
-
230
- ptimer_transaction_commit(s->timer_cmp);
231
- ptimer_transaction_commit(s->timer_reload);
232
}
233
234
static void imx_epit_write_sr(IMXEPITState *s, uint32_t value)
235
@@ -XXX,XX +XXX,XX @@ static void imx_epit_write_lr(IMXEPITState *s, uint32_t value)
236
/* If IOVW bit is set then set the timer value */
237
ptimer_set_count(s->timer_reload, s->lr);
217
}
238
}
218
}
239
- /*
219
240
- * Commit the change to s->timer_reload, so it can propagate. Otherwise
220
@@ -XXX,XX +XXX,XX @@ static void disas_crypto_xar(DisasContext *s, uint32_t insn)
241
- * the timer interrupt may not fire properly. The commit must happen
221
tcg_temp_free_i64(tcg_res[1]);
242
- * before calling imx_epit_reload_compare_timer(), which reads
222
}
243
- * s->timer_reload internally again.
223
244
- */
224
+/* Crypto three-reg imm2
245
+ /* Commit the changes to s->timer_reload, so they can propagate. */
225
+ * 31 21 20 16 15 14 13 12 11 10 9 5 4 0
246
ptimer_transaction_commit(s->timer_reload);
226
+ * +-----------------------+------+-----+------+--------+------+------+
247
- imx_epit_reload_compare_timer(s);
227
+ * | 1 1 0 0 1 1 1 0 0 1 0 | Rm | 1 0 | imm2 | opcode | Rn | Rd |
248
+ /* Update the compare timer based on the committed reload timer value. */
228
+ * +-----------------------+------+-----+------+--------+------+------+
249
+ imx_epit_update_compare_timer(s);
229
+ */
250
ptimer_transaction_commit(s->timer_cmp);
230
+static void disas_crypto_three_reg_imm2(DisasContext *s, uint32_t insn)
251
}
231
+{
252
232
+ int opcode = extract32(insn, 10, 2);
253
@@ -XXX,XX +XXX,XX @@ static void imx_epit_write_cmp(IMXEPITState *s, uint32_t value)
233
+ int imm2 = extract32(insn, 12, 2);
254
{
234
+ int rm = extract32(insn, 16, 5);
255
s->cmp = value;
235
+ int rn = extract32(insn, 5, 5);
256
236
+ int rd = extract32(insn, 0, 5);
257
+ /* Update the compare timer based on the committed reload timer value. */
237
+ TCGv_ptr tcg_rd_ptr, tcg_rn_ptr, tcg_rm_ptr;
258
ptimer_transaction_begin(s->timer_cmp);
238
+ TCGv_i32 tcg_imm2, tcg_opcode;
259
- imx_epit_reload_compare_timer(s);
239
+
260
+ imx_epit_update_compare_timer(s);
240
+ if (!arm_dc_feature(s, ARM_FEATURE_V8_SM3)) {
261
ptimer_transaction_commit(s->timer_cmp);
241
+ unallocated_encoding(s);
262
}
242
+ return;
263
243
+ }
264
@@ -XXX,XX +XXX,XX @@ static void imx_epit_cmp(void *opaque)
244
+
265
{
245
+ if (!fp_access_check(s)) {
266
IMXEPITState *s = IMX_EPIT(opaque);
246
+ return;
267
247
+ }
268
+ /* The cmp ptimer can't be running when the peripheral is disabled */
248
+
269
+ assert(s->cr & CR_EN);
249
+ tcg_rd_ptr = vec_full_reg_ptr(s, rd);
270
+
250
+ tcg_rn_ptr = vec_full_reg_ptr(s, rn);
271
DPRINTF("sr was %d\n", s->sr);
251
+ tcg_rm_ptr = vec_full_reg_ptr(s, rm);
272
/* Set interrupt status bit SR.OCIF and update the interrupt state */
252
+ tcg_imm2 = tcg_const_i32(imm2);
273
s->sr |= SR_OCIF;
253
+ tcg_opcode = tcg_const_i32(opcode);
254
+
255
+ gen_helper_crypto_sm3tt(tcg_rd_ptr, tcg_rn_ptr, tcg_rm_ptr, tcg_imm2,
256
+ tcg_opcode);
257
+
258
+ tcg_temp_free_ptr(tcg_rd_ptr);
259
+ tcg_temp_free_ptr(tcg_rn_ptr);
260
+ tcg_temp_free_ptr(tcg_rm_ptr);
261
+ tcg_temp_free_i32(tcg_imm2);
262
+ tcg_temp_free_i32(tcg_opcode);
263
+}
264
+
265
/* C3.6 Data processing - SIMD, inc Crypto
266
*
267
* As the decode gets a little complex we are using a table based
268
@@ -XXX,XX +XXX,XX @@ static const AArch64DecodeTable data_proc_simd[] = {
269
{ 0xcec08000, 0xfffff000, disas_crypto_two_reg_sha512 },
270
{ 0xce000000, 0xff808000, disas_crypto_four_reg },
271
{ 0xce800000, 0xffe00000, disas_crypto_xar },
272
+ { 0xce408000, 0xffe0c000, disas_crypto_three_reg_imm2 },
273
{ 0x00000000, 0x00000000, NULL }
274
};
275
276
--
274
--
277
2.16.1
275
2.25.1
278
279
diff view generated by jsdifflib
1
Handle possible MPU faults, SAU faults or bus errors when
1
From: Fabiano Rosas <farosas@suse.de>
2
popping register state off the stack during exception return.
3
2
3
Fix these:
4
5
WARNING: Block comments use a leading /* on a separate line
6
WARNING: Block comments use * on subsequent lines
7
WARNING: Block comments use a trailing */ on a separate line
8
9
Signed-off-by: Fabiano Rosas <farosas@suse.de>
10
Reviewed-by: Claudio Fontana <cfontana@suse.de>
11
Reviewed-by: Cornelia Huck <cohuck@redhat.com>
12
Message-id: 20221213190537.511-2-farosas@suse.de
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Message-id: 1517324542-6607-8-git-send-email-peter.maydell@linaro.org
7
---
14
---
8
target/arm/helper.c | 115 ++++++++++++++++++++++++++++++++++++++++++----------
15
target/arm/helper.c | 323 +++++++++++++++++++++++++++++---------------
9
1 file changed, 94 insertions(+), 21 deletions(-)
16
1 file changed, 215 insertions(+), 108 deletions(-)
10
17
11
diff --git a/target/arm/helper.c b/target/arm/helper.c
18
diff --git a/target/arm/helper.c b/target/arm/helper.c
12
index XXXXXXX..XXXXXXX 100644
19
index XXXXXXX..XXXXXXX 100644
13
--- a/target/arm/helper.c
20
--- a/target/arm/helper.c
14
+++ b/target/arm/helper.c
21
+++ b/target/arm/helper.c
15
@@ -XXX,XX +XXX,XX @@ pend_fault:
22
@@ -XXX,XX +XXX,XX @@ uint64_t read_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri)
16
return false;
23
static void write_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri,
17
}
24
uint64_t v)
18
25
{
19
+static bool v7m_stack_read(ARMCPU *cpu, uint32_t *dest, uint32_t addr,
26
- /* Raw write of a coprocessor register (as needed for migration, etc).
20
+ ARMMMUIdx mmu_idx)
27
+ /*
21
+{
28
+ * Raw write of a coprocessor register (as needed for migration, etc).
22
+ CPUState *cs = CPU(cpu);
29
* Note that constant registers are treated as write-ignored; the
23
+ CPUARMState *env = &cpu->env;
30
* caller should check for success by whether a readback gives the
24
+ MemTxAttrs attrs = {};
31
* value written.
25
+ MemTxResult txres;
32
@@ -XXX,XX +XXX,XX @@ static void write_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri,
26
+ target_ulong page_size;
33
27
+ hwaddr physaddr;
34
static bool raw_accessors_invalid(const ARMCPRegInfo *ri)
28
+ int prot;
35
{
29
+ ARMMMUFaultInfo fi;
36
- /* Return true if the regdef would cause an assertion if you called
30
+ bool secure = mmu_idx & ARM_MMU_IDX_M_S;
37
+ /*
31
+ int exc;
38
+ * Return true if the regdef would cause an assertion if you called
32
+ bool exc_secure;
39
* read_raw_cp_reg() or write_raw_cp_reg() on it (ie if it is a
33
+ uint32_t value;
40
* program bug for it not to have the NO_RAW flag).
34
+
41
* NB that returning false here doesn't necessarily mean that calling
35
+ if (get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &physaddr,
42
@@ -XXX,XX +XXX,XX @@ bool write_list_to_cpustate(ARMCPU *cpu)
36
+ &attrs, &prot, &page_size, &fi, NULL)) {
43
if (ri->type & ARM_CP_NO_RAW) {
37
+ /* MPU/SAU lookup failed */
44
continue;
38
+ if (fi.type == ARMFault_QEMU_SFault) {
45
}
39
+ qemu_log_mask(CPU_LOG_INT,
46
- /* Write value and confirm it reads back as written
40
+ "...SecureFault with SFSR.AUVIOL during unstack\n");
47
+ /*
41
+ env->v7m.sfsr |= R_V7M_SFSR_AUVIOL_MASK | R_V7M_SFSR_SFARVALID_MASK;
48
+ * Write value and confirm it reads back as written
42
+ env->v7m.sfar = addr;
49
* (to catch read-only registers and partially read-only
43
+ exc = ARMV7M_EXCP_SECURE;
50
* registers where the incoming migration value doesn't match)
44
+ exc_secure = false;
51
*/
45
+ } else {
52
@@ -XXX,XX +XXX,XX @@ static gint cpreg_key_compare(gconstpointer a, gconstpointer b)
46
+ qemu_log_mask(CPU_LOG_INT,
53
47
+ "...MemManageFault with CFSR.MUNSTKERR\n");
54
void init_cpreg_list(ARMCPU *cpu)
48
+ env->v7m.cfsr[secure] |= R_V7M_CFSR_MUNSTKERR_MASK;
55
{
49
+ exc = ARMV7M_EXCP_MEM;
56
- /* Initialise the cpreg_tuples[] array based on the cp_regs hash.
50
+ exc_secure = secure;
57
+ /*
51
+ }
58
+ * Initialise the cpreg_tuples[] array based on the cp_regs hash.
52
+ goto pend_fault;
59
* Note that we require cpreg_tuples[] to be sorted by key ID.
53
+ }
60
*/
54
+
61
GList *keys;
55
+ value = address_space_ldl(arm_addressspace(cs, attrs), physaddr,
62
@@ -XXX,XX +XXX,XX @@ static CPAccessResult access_el3_aa32ns(CPUARMState *env,
56
+ attrs, &txres);
63
return CP_ACCESS_OK;
57
+ if (txres != MEMTX_OK) {
64
}
58
+ /* BusFault trying to read the data */
65
59
+ qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.UNSTKERR\n");
66
-/* Some secure-only AArch32 registers trap to EL3 if used from
60
+ env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_UNSTKERR_MASK;
67
+/*
61
+ exc = ARMV7M_EXCP_BUS;
68
+ * Some secure-only AArch32 registers trap to EL3 if used from
62
+ exc_secure = false;
69
* Secure EL1 (but are just ordinary UNDEF in other non-EL3 contexts).
63
+ goto pend_fault;
70
* Note that an access from Secure EL1 can only happen if EL3 is AArch64.
64
+ }
71
* We assume that the .access field is set to PL1_RW.
65
+
72
@@ -XXX,XX +XXX,XX @@ static CPAccessResult access_trap_aa32s_el1(CPUARMState *env,
66
+ *dest = value;
73
return CP_ACCESS_TRAP_UNCATEGORIZED;
67
+ return true;
74
}
68
+
75
69
+pend_fault:
76
-/* Check for traps to performance monitor registers, which are controlled
70
+ /* By pending the exception at this point we are making
77
+/*
71
+ * the IMPDEF choice "overridden exceptions pended" (see the
78
+ * Check for traps to performance monitor registers, which are controlled
72
+ * MergeExcInfo() pseudocode). The other choice would be to not
79
* by MDCR_EL2.TPM for EL2 and MDCR_EL3.TPM for EL3.
73
+ * pend them now and then make a choice about which to throw away
80
*/
74
+ * later if we have two derived exceptions.
81
static CPAccessResult access_tpm(CPUARMState *env, const ARMCPRegInfo *ri,
75
+ */
82
@@ -XXX,XX +XXX,XX @@ static void fcse_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value)
76
+ armv7m_nvic_set_pending(env->nvic, exc, exc_secure);
83
ARMCPU *cpu = env_archcpu(env);
77
+ return false;
84
78
+}
85
if (raw_read(env, ri) != value) {
79
+
86
- /* Unlike real hardware the qemu TLB uses virtual addresses,
80
/* Return true if we're using the process stack pointer (not the MSP) */
87
+ /*
81
static bool v7m_using_psp(CPUARMState *env)
88
+ * Unlike real hardware the qemu TLB uses virtual addresses,
82
{
89
* not modified virtual addresses, so this causes a TLB flush.
83
@@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu)
90
*/
84
!return_to_handler,
91
tlb_flush(CPU(cpu));
85
return_to_sp_process);
92
@@ -XXX,XX +XXX,XX @@ static void contextidr_write(CPUARMState *env, const ARMCPRegInfo *ri,
86
uint32_t frameptr = *frame_sp_p;
93
87
+ bool pop_ok = true;
94
if (raw_read(env, ri) != value && !arm_feature(env, ARM_FEATURE_PMSA)
88
+ ARMMMUIdx mmu_idx;
95
&& !extended_addresses_enabled(env)) {
89
+
96
- /* For VMSA (when not using the LPAE long descriptor page table
90
+ mmu_idx = arm_v7m_mmu_idx_for_secstate_and_priv(env, return_to_secure,
97
+ /*
91
+ !return_to_handler);
98
+ * For VMSA (when not using the LPAE long descriptor page table
92
99
* format) this register includes the ASID, so do a TLB flush.
93
if (!QEMU_IS_ALIGNED(frameptr, 8) &&
100
* For PMSA it is purely a process ID and no action is needed.
94
arm_feature(env, ARM_FEATURE_V8)) {
101
*/
95
@@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu)
102
@@ -XXX,XX +XXX,XX @@ static void tlbiipas2is_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri,
96
return;
103
}
104
105
static const ARMCPRegInfo cp_reginfo[] = {
106
- /* Define the secure and non-secure FCSE identifier CP registers
107
+ /*
108
+ * Define the secure and non-secure FCSE identifier CP registers
109
* separately because there is no secure bank in V8 (no _EL3). This allows
110
* the secure register to be properly reset and migrated. There is also no
111
* v8 EL1 version of the register so the non-secure instance stands alone.
112
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cp_reginfo[] = {
113
.access = PL1_RW, .secure = ARM_CP_SECSTATE_S,
114
.fieldoffset = offsetof(CPUARMState, cp15.fcseidr_s),
115
.resetvalue = 0, .writefn = fcse_write, .raw_writefn = raw_write, },
116
- /* Define the secure and non-secure context identifier CP registers
117
+ /*
118
+ * Define the secure and non-secure context identifier CP registers
119
* separately because there is no secure bank in V8 (no _EL3). This allows
120
* the secure register to be properly reset and migrated. In the
121
* non-secure case, the 32-bit register will have reset and migration
122
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cp_reginfo[] = {
123
};
124
125
static const ARMCPRegInfo not_v8_cp_reginfo[] = {
126
- /* NB: Some of these registers exist in v8 but with more precise
127
+ /*
128
+ * NB: Some of these registers exist in v8 but with more precise
129
* definitions that don't use CP_ANY wildcards (mostly in v8_cp_reginfo[]).
130
*/
131
/* MMU Domain access control / MPU write buffer control */
132
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v8_cp_reginfo[] = {
133
.writefn = dacr_write, .raw_writefn = raw_write,
134
.bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.dacr_s),
135
offsetoflow32(CPUARMState, cp15.dacr_ns) } },
136
- /* ARMv7 allocates a range of implementation defined TLB LOCKDOWN regs.
137
+ /*
138
+ * ARMv7 allocates a range of implementation defined TLB LOCKDOWN regs.
139
* For v6 and v5, these mappings are overly broad.
140
*/
141
{ .name = "TLB_LOCKDOWN", .cp = 15, .crn = 10, .crm = 0,
142
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v8_cp_reginfo[] = {
143
};
144
145
static const ARMCPRegInfo not_v6_cp_reginfo[] = {
146
- /* Not all pre-v6 cores implemented this WFI, so this is slightly
147
+ /*
148
+ * Not all pre-v6 cores implemented this WFI, so this is slightly
149
* over-broad.
150
*/
151
{ .name = "WFI_v5", .cp = 15, .crn = 7, .crm = 8, .opc1 = 0, .opc2 = 2,
152
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v6_cp_reginfo[] = {
153
};
154
155
static const ARMCPRegInfo not_v7_cp_reginfo[] = {
156
- /* Standard v6 WFI (also used in some pre-v6 cores); not in v7 (which
157
+ /*
158
+ * Standard v6 WFI (also used in some pre-v6 cores); not in v7 (which
159
* is UNPREDICTABLE; we choose to NOP as most implementations do).
160
*/
161
{ .name = "WFI_v6", .cp = 15, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 4,
162
.access = PL1_W, .type = ARM_CP_WFI },
163
- /* L1 cache lockdown. Not architectural in v6 and earlier but in practice
164
+ /*
165
+ * L1 cache lockdown. Not architectural in v6 and earlier but in practice
166
* implemented in 926, 946, 1026, 1136, 1176 and 11MPCore. StrongARM and
167
* OMAPCP will override this space.
168
*/
169
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v7_cp_reginfo[] = {
170
{ .name = "DUMMY", .cp = 15, .crn = 0, .crm = 0, .opc1 = 1, .opc2 = CP_ANY,
171
.access = PL1_R, .type = ARM_CP_CONST | ARM_CP_NO_RAW,
172
.resetvalue = 0 },
173
- /* We don't implement pre-v7 debug but most CPUs had at least a DBGDIDR;
174
+ /*
175
+ * We don't implement pre-v7 debug but most CPUs had at least a DBGDIDR;
176
* implementing it as RAZ means the "debug architecture version" bits
177
* will read as a reserved value, which should cause Linux to not try
178
* to use the debug hardware.
179
*/
180
{ .name = "DBGDIDR", .cp = 14, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 0,
181
.access = PL0_R, .type = ARM_CP_CONST, .resetvalue = 0 },
182
- /* MMU TLB control. Note that the wildcarding means we cover not just
183
+ /*
184
+ * MMU TLB control. Note that the wildcarding means we cover not just
185
* the unified TLB ops but also the dside/iside/inner-shareable variants.
186
*/
187
{ .name = "TLBIALL", .cp = 15, .crn = 8, .crm = CP_ANY,
188
@@ -XXX,XX +XXX,XX @@ static void cpacr_write(CPUARMState *env, const ARMCPRegInfo *ri,
189
190
/* In ARMv8 most bits of CPACR_EL1 are RES0. */
191
if (!arm_feature(env, ARM_FEATURE_V8)) {
192
- /* ARMv7 defines bits for unimplemented coprocessors as RAZ/WI.
193
+ /*
194
+ * ARMv7 defines bits for unimplemented coprocessors as RAZ/WI.
195
* ASEDIS [31] and D32DIS [30] are both UNK/SBZP without VFP.
196
* TRCDIS [28] is RAZ/WI since we do not implement a trace macrocell.
197
*/
198
@@ -XXX,XX +XXX,XX @@ static void cpacr_write(CPUARMState *env, const ARMCPRegInfo *ri,
199
value |= R_CPACR_ASEDIS_MASK;
97
}
200
}
98
201
99
- env->regs[4] = ldl_phys(cs->as, frameptr + 0x8);
202
- /* VFPv3 and upwards with NEON implement 32 double precision
100
- env->regs[5] = ldl_phys(cs->as, frameptr + 0xc);
203
+ /*
101
- env->regs[6] = ldl_phys(cs->as, frameptr + 0x10);
204
+ * VFPv3 and upwards with NEON implement 32 double precision
102
- env->regs[7] = ldl_phys(cs->as, frameptr + 0x14);
205
* registers (D0-D31).
103
- env->regs[8] = ldl_phys(cs->as, frameptr + 0x18);
206
*/
104
- env->regs[9] = ldl_phys(cs->as, frameptr + 0x1c);
207
if (!cpu_isar_feature(aa32_simd_r32, env_archcpu(env))) {
105
- env->regs[10] = ldl_phys(cs->as, frameptr + 0x20);
208
@@ -XXX,XX +XXX,XX @@ static uint64_t cpacr_read(CPUARMState *env, const ARMCPRegInfo *ri)
106
- env->regs[11] = ldl_phys(cs->as, frameptr + 0x24);
209
107
+ pop_ok =
210
static void cpacr_reset(CPUARMState *env, const ARMCPRegInfo *ri)
108
+ v7m_stack_read(cpu, &env->regs[4], frameptr + 0x8, mmu_idx) &&
211
{
109
+ v7m_stack_read(cpu, &env->regs[4], frameptr + 0x8, mmu_idx) &&
212
- /* Call cpacr_write() so that we reset with the correct RAO bits set
110
+ v7m_stack_read(cpu, &env->regs[5], frameptr + 0xc, mmu_idx) &&
213
+ /*
111
+ v7m_stack_read(cpu, &env->regs[6], frameptr + 0x10, mmu_idx) &&
214
+ * Call cpacr_write() so that we reset with the correct RAO bits set
112
+ v7m_stack_read(cpu, &env->regs[7], frameptr + 0x14, mmu_idx) &&
215
* for our CPU features.
113
+ v7m_stack_read(cpu, &env->regs[8], frameptr + 0x18, mmu_idx) &&
216
*/
114
+ v7m_stack_read(cpu, &env->regs[9], frameptr + 0x1c, mmu_idx) &&
217
cpacr_write(env, ri, 0);
115
+ v7m_stack_read(cpu, &env->regs[10], frameptr + 0x20, mmu_idx) &&
218
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6_cp_reginfo[] = {
116
+ v7m_stack_read(cpu, &env->regs[11], frameptr + 0x24, mmu_idx);
219
{ .name = "MVA_prefetch",
117
220
.cp = 15, .crn = 7, .crm = 13, .opc1 = 0, .opc2 = 1,
118
frameptr += 0x28;
221
.access = PL1_W, .type = ARM_CP_NOP },
222
- /* We need to break the TB after ISB to execute self-modifying code
223
+ /*
224
+ * We need to break the TB after ISB to execute self-modifying code
225
* correctly and also to take any pending interrupts immediately.
226
* So use arm_cp_write_ignore() function instead of ARM_CP_NOP flag.
227
*/
228
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6_cp_reginfo[] = {
229
.bank_fieldoffsets = { offsetof(CPUARMState, cp15.ifar_s),
230
offsetof(CPUARMState, cp15.ifar_ns) },
231
.resetvalue = 0, },
232
- /* Watchpoint Fault Address Register : should actually only be present
233
+ /*
234
+ * Watchpoint Fault Address Register : should actually only be present
235
* for 1136, 1176, 11MPCore.
236
*/
237
{ .name = "WFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1,
238
@@ -XXX,XX +XXX,XX @@ static bool event_supported(uint16_t number)
239
static CPAccessResult pmreg_access(CPUARMState *env, const ARMCPRegInfo *ri,
240
bool isread)
241
{
242
- /* Performance monitor registers user accessibility is controlled
243
+ /*
244
+ * Performance monitor registers user accessibility is controlled
245
* by PMUSERENR. MDCR_EL2.TPM and MDCR_EL3.TPM allow configurable
246
* trapping to EL2 or EL3 for other accesses.
247
*/
248
@@ -XXX,XX +XXX,XX @@ static CPAccessResult pmreg_access_ccntr(CPUARMState *env,
249
(MDCR_HPME | MDCR_HPMD | MDCR_HPMN | MDCR_HCCD | MDCR_HLP)
250
#define MDCR_EL3_PMU_ENABLE_BITS (MDCR_SPME | MDCR_SCCD)
251
252
-/* Returns true if the counter (pass 31 for PMCCNTR) should count events using
253
+/*
254
+ * Returns true if the counter (pass 31 for PMCCNTR) should count events using
255
* the current EL, security state, and register configuration.
256
*/
257
static bool pmu_counter_enabled(CPUARMState *env, uint8_t counter)
258
@@ -XXX,XX +XXX,XX @@ static uint64_t pmccntr_read(CPUARMState *env, const ARMCPRegInfo *ri)
259
static void pmselr_write(CPUARMState *env, const ARMCPRegInfo *ri,
260
uint64_t value)
261
{
262
- /* The value of PMSELR.SEL affects the behavior of PMXEVTYPER and
263
+ /*
264
+ * The value of PMSELR.SEL affects the behavior of PMXEVTYPER and
265
* PMXEVCNTR. We allow [0..31] to be written to PMSELR here; in the
266
* meanwhile, we check PMSELR.SEL when PMXEVTYPER and PMXEVCNTR are
267
* accessed.
268
@@ -XXX,XX +XXX,XX @@ static void pmevtyper_write(CPUARMState *env, const ARMCPRegInfo *ri,
269
env->cp15.c14_pmevtyper[counter] = value & PMXEVTYPER_MASK;
270
pmevcntr_op_finish(env, counter);
271
}
272
- /* Attempts to access PMXEVTYPER are CONSTRAINED UNPREDICTABLE when
273
+ /*
274
+ * Attempts to access PMXEVTYPER are CONSTRAINED UNPREDICTABLE when
275
* PMSELR value is equal to or greater than the number of implemented
276
* counters, but not equal to 0x1f. We opt to behave as a RAZ/WI.
277
*/
278
@@ -XXX,XX +XXX,XX @@ static uint64_t pmevcntr_read(CPUARMState *env, const ARMCPRegInfo *ri,
119
}
279
}
120
280
return ret;
121
- /* Pop registers. TODO: make these accesses use the correct
281
} else {
122
- * attributes and address space (S/NS, priv/unpriv) and handle
282
- /* We opt to behave as a RAZ/WI when attempts to access PM[X]EVCNTR
123
- * memory transaction failures.
283
- * are CONSTRAINED UNPREDICTABLE. */
124
- */
284
+ /*
125
- env->regs[0] = ldl_phys(cs->as, frameptr);
285
+ * We opt to behave as a RAZ/WI when attempts to access PM[X]EVCNTR
126
- env->regs[1] = ldl_phys(cs->as, frameptr + 0x4);
286
+ * are CONSTRAINED UNPREDICTABLE.
127
- env->regs[2] = ldl_phys(cs->as, frameptr + 0x8);
287
+ */
128
- env->regs[3] = ldl_phys(cs->as, frameptr + 0xc);
288
return 0;
129
- env->regs[12] = ldl_phys(cs->as, frameptr + 0x10);
289
}
130
- env->regs[14] = ldl_phys(cs->as, frameptr + 0x14);
290
}
131
- env->regs[15] = ldl_phys(cs->as, frameptr + 0x18);
291
@@ -XXX,XX +XXX,XX @@ static void pmintenclr_write(CPUARMState *env, const ARMCPRegInfo *ri,
132
+ /* Pop registers */
292
static void vbar_write(CPUARMState *env, const ARMCPRegInfo *ri,
133
+ pop_ok = pop_ok &&
293
uint64_t value)
134
+ v7m_stack_read(cpu, &env->regs[0], frameptr, mmu_idx) &&
294
{
135
+ v7m_stack_read(cpu, &env->regs[1], frameptr + 0x4, mmu_idx) &&
295
- /* Note that even though the AArch64 view of this register has bits
136
+ v7m_stack_read(cpu, &env->regs[2], frameptr + 0x8, mmu_idx) &&
296
+ /*
137
+ v7m_stack_read(cpu, &env->regs[3], frameptr + 0xc, mmu_idx) &&
297
+ * Note that even though the AArch64 view of this register has bits
138
+ v7m_stack_read(cpu, &env->regs[12], frameptr + 0x10, mmu_idx) &&
298
* [10:0] all RES0 we can only mask the bottom 5, to comply with the
139
+ v7m_stack_read(cpu, &env->regs[14], frameptr + 0x14, mmu_idx) &&
299
* architectural requirements for bits which are RES0 only in some
140
+ v7m_stack_read(cpu, &env->regs[15], frameptr + 0x18, mmu_idx) &&
300
* contexts. (ARMv8 would permit us to do no masking at all, but ARMv7
141
+ v7m_stack_read(cpu, &xpsr, frameptr + 0x1c, mmu_idx);
301
@@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value)
142
+
302
if (!arm_feature(env, ARM_FEATURE_EL2)) {
143
+ if (!pop_ok) {
303
valid_mask &= ~SCR_HCE;
144
+ /* v7m_stack_read() pended a fault, so take it (as a tail
304
145
+ * chained exception on the same stack frame)
305
- /* On ARMv7, SMD (or SCD as it is called in v7) is only
146
+ */
306
+ /*
147
+ v7m_exception_taken(cpu, excret, true, false);
307
+ * On ARMv7, SMD (or SCD as it is called in v7) is only
148
+ return;
308
* supported if EL2 exists. The bit is UNK/SBZP when
149
+ }
309
* EL2 is unavailable. In QEMU ARMv7, we force it to always zero
150
310
* when EL2 is unavailable.
151
/* Returning from an exception with a PC with bit 0 set is defined
311
@@ -XXX,XX +XXX,XX @@ static uint64_t ccsidr_read(CPUARMState *env, const ARMCPRegInfo *ri)
152
* behaviour on v8M (bit 0 is ignored), but for v7M it was specified
312
{
153
@@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu)
313
ARMCPU *cpu = env_archcpu(env);
314
315
- /* Acquire the CSSELR index from the bank corresponding to the CCSIDR
316
+ /*
317
+ * Acquire the CSSELR index from the bank corresponding to the CCSIDR
318
* bank
319
*/
320
uint32_t index = A32_BANKED_REG_GET(env, csselr,
321
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = {
322
/* the old v6 WFI, UNPREDICTABLE in v7 but we choose to NOP */
323
{ .name = "NOP", .cp = 15, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 4,
324
.access = PL1_W, .type = ARM_CP_NOP },
325
- /* Performance monitors are implementation defined in v7,
326
+ /*
327
+ * Performance monitors are implementation defined in v7,
328
* but with an ARM recommended set of registers, which we
329
* follow.
330
*
331
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = {
332
.writefn = csselr_write, .resetvalue = 0,
333
.bank_fieldoffsets = { offsetof(CPUARMState, cp15.csselr_s),
334
offsetof(CPUARMState, cp15.csselr_ns) } },
335
- /* Auxiliary ID register: this actually has an IMPDEF value but for now
336
+ /*
337
+ * Auxiliary ID register: this actually has an IMPDEF value but for now
338
* just RAZ for all cores:
339
*/
340
{ .name = "AIDR", .state = ARM_CP_STATE_BOTH,
341
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = {
342
.access = PL1_R, .type = ARM_CP_CONST,
343
.accessfn = access_aa64_tid1,
344
.resetvalue = 0 },
345
- /* Auxiliary fault status registers: these also are IMPDEF, and we
346
+ /*
347
+ * Auxiliary fault status registers: these also are IMPDEF, and we
348
* choose to RAZ/WI for all cores.
349
*/
350
{ .name = "AFSR0_EL1", .state = ARM_CP_STATE_BOTH,
351
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = {
352
.opc0 = 3, .opc1 = 0, .crn = 5, .crm = 1, .opc2 = 1,
353
.access = PL1_RW, .accessfn = access_tvm_trvm,
354
.type = ARM_CP_CONST, .resetvalue = 0 },
355
- /* MAIR can just read-as-written because we don't implement caches
356
+ /*
357
+ * MAIR can just read-as-written because we don't implement caches
358
* and so don't need to care about memory attributes.
359
*/
360
{ .name = "MAIR_EL1", .state = ARM_CP_STATE_AA64,
361
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = {
362
.opc0 = 3, .opc1 = 6, .crn = 10, .crm = 2, .opc2 = 0,
363
.access = PL3_RW, .fieldoffset = offsetof(CPUARMState, cp15.mair_el[3]),
364
.resetvalue = 0 },
365
- /* For non-long-descriptor page tables these are PRRR and NMRR;
366
+ /*
367
+ * For non-long-descriptor page tables these are PRRR and NMRR;
368
* regardless they still act as reads-as-written for QEMU.
369
*/
370
- /* MAIR0/1 are defined separately from their 64-bit counterpart which
371
+ /*
372
+ * MAIR0/1 are defined separately from their 64-bit counterpart which
373
* allows them to assign the correct fieldoffset based on the endianness
374
* handled in the field definitions.
375
*/
376
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6k_cp_reginfo[] = {
377
static CPAccessResult gt_cntfrq_access(CPUARMState *env, const ARMCPRegInfo *ri,
378
bool isread)
379
{
380
- /* CNTFRQ: not visible from PL0 if both PL0PCTEN and PL0VCTEN are zero.
381
+ /*
382
+ * CNTFRQ: not visible from PL0 if both PL0PCTEN and PL0VCTEN are zero.
383
* Writable only at the highest implemented exception level.
384
*/
385
int el = arm_current_el(env);
386
@@ -XXX,XX +XXX,XX @@ static CPAccessResult gt_stimer_access(CPUARMState *env,
387
const ARMCPRegInfo *ri,
388
bool isread)
389
{
390
- /* The AArch64 register view of the secure physical timer is
391
+ /*
392
+ * The AArch64 register view of the secure physical timer is
393
* always accessible from EL3, and configurably accessible from
394
* Secure EL1.
395
*/
396
@@ -XXX,XX +XXX,XX @@ static void gt_recalc_timer(ARMCPU *cpu, int timeridx)
397
ARMGenericTimer *gt = &cpu->env.cp15.c14_timer[timeridx];
398
399
if (gt->ctl & 1) {
400
- /* Timer enabled: calculate and set current ISTATUS, irq, and
401
+ /*
402
+ * Timer enabled: calculate and set current ISTATUS, irq, and
403
* reset timer to when ISTATUS next has to change
404
*/
405
uint64_t offset = timeridx == GTIMER_VIRT ?
406
@@ -XXX,XX +XXX,XX @@ static void gt_recalc_timer(ARMCPU *cpu, int timeridx)
407
/* Next transition is when we hit cval */
408
nexttick = gt->cval + offset;
409
}
410
- /* Note that the desired next expiry time might be beyond the
411
+ /*
412
+ * Note that the desired next expiry time might be beyond the
413
* signed-64-bit range of a QEMUTimer -- in this case we just
414
* set the timer for as far in the future as possible. When the
415
* timer expires we will reset the timer for any remaining period.
416
@@ -XXX,XX +XXX,XX @@ static void gt_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri,
417
/* Enable toggled */
418
gt_recalc_timer(cpu, timeridx);
419
} else if ((oldval ^ value) & 2) {
420
- /* IMASK toggled: don't need to recalculate,
421
+ /*
422
+ * IMASK toggled: don't need to recalculate,
423
* just set the interrupt line based on ISTATUS
424
*/
425
int irqstate = (oldval & 4) && !(value & 2);
426
@@ -XXX,XX +XXX,XX @@ static void arm_gt_cntfrq_reset(CPUARMState *env, const ARMCPRegInfo *opaque)
427
}
428
429
static const ARMCPRegInfo generic_timer_cp_reginfo[] = {
430
- /* Note that CNTFRQ is purely reads-as-written for the benefit
431
+ /*
432
+ * Note that CNTFRQ is purely reads-as-written for the benefit
433
* of software; writing it doesn't actually change the timer frequency.
434
* Our reset value matches the fixed frequency we implement the timer at.
435
*/
436
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = {
437
.readfn = gt_virt_redir_cval_read, .raw_readfn = raw_read,
438
.writefn = gt_virt_redir_cval_write, .raw_writefn = raw_write,
439
},
440
- /* Secure timer -- this is actually restricted to only EL3
441
+ /*
442
+ * Secure timer -- this is actually restricted to only EL3
443
* and configurably Secure-EL1 via the accessfn.
444
*/
445
{ .name = "CNTPS_TVAL_EL1", .state = ARM_CP_STATE_AA64,
446
@@ -XXX,XX +XXX,XX @@ static CPAccessResult e2h_access(CPUARMState *env, const ARMCPRegInfo *ri,
447
448
#else
449
450
-/* In user-mode most of the generic timer registers are inaccessible
451
+/*
452
+ * In user-mode most of the generic timer registers are inaccessible
453
* however modern kernels (4.12+) allow access to cntvct_el0
454
*/
455
456
@@ -XXX,XX +XXX,XX @@ static uint64_t gt_virt_cnt_read(CPUARMState *env, const ARMCPRegInfo *ri)
457
{
458
ARMCPU *cpu = env_archcpu(env);
459
460
- /* Currently we have no support for QEMUTimer in linux-user so we
461
+ /*
462
+ * Currently we have no support for QEMUTimer in linux-user so we
463
* can't call gt_get_countervalue(env), instead we directly
464
* call the lower level functions.
465
*/
466
@@ -XXX,XX +XXX,XX @@ static CPAccessResult ats_access(CPUARMState *env, const ARMCPRegInfo *ri,
467
bool isread)
468
{
469
if (ri->opc2 & 4) {
470
- /* The ATS12NSO* operations must trap to EL3 or EL2 if executed in
471
+ /*
472
+ * The ATS12NSO* operations must trap to EL3 or EL2 if executed in
473
* Secure EL1 (which can only happen if EL3 is AArch64).
474
* They are simply UNDEF if executed from NS EL1.
475
* They function normally from EL2 or EL3.
476
@@ -XXX,XX +XXX,XX @@ static uint64_t do_ats_write(CPUARMState *env, uint64_t value,
154
}
477
}
155
}
478
}
156
479
} else {
157
- xpsr = ldl_phys(cs->as, frameptr + 0x1c);
480
- /* fsr is a DFSR/IFSR value for the short descriptor
158
-
481
+ /*
159
if (arm_feature(env, ARM_FEATURE_V8)) {
482
+ * fsr is a DFSR/IFSR value for the short descriptor
160
/* For v8M we have to check whether the xPSR exception field
483
* translation table format (with WnR always clear).
161
* matches the EXCRET value for return to handler/thread
484
* Convert it to a 32-bit PAR.
485
*/
486
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pmsav8r_cp_reginfo[] = {
487
};
488
489
static const ARMCPRegInfo pmsav7_cp_reginfo[] = {
490
- /* Reset for all these registers is handled in arm_cpu_reset(),
491
+ /*
492
+ * Reset for all these registers is handled in arm_cpu_reset(),
493
* because the PMSAv7 is also used by M-profile CPUs, which do
494
* not register cpregs but still need the state to be reset.
495
*/
496
@@ -XXX,XX +XXX,XX @@ static void vmsa_ttbcr_write(CPUARMState *env, const ARMCPRegInfo *ri,
497
}
498
499
if (arm_feature(env, ARM_FEATURE_LPAE)) {
500
- /* With LPAE the TTBCR could result in a change of ASID
501
+ /*
502
+ * With LPAE the TTBCR could result in a change of ASID
503
* via the TTBCR.A1 bit, so do a TLB flush.
504
*/
505
tlb_flush(CPU(cpu));
506
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo vmsa_cp_reginfo[] = {
507
offsetoflow32(CPUARMState, cp15.tcr_el[1])} },
508
};
509
510
-/* Note that unlike TTBCR, writing to TTBCR2 does not require flushing
511
+/*
512
+ * Note that unlike TTBCR, writing to TTBCR2 does not require flushing
513
* qemu tlbs nor adjusting cached masks.
514
*/
515
static const ARMCPRegInfo ttbcr2_reginfo = {
516
@@ -XXX,XX +XXX,XX @@ static void omap_wfi_write(CPUARMState *env, const ARMCPRegInfo *ri,
517
static void omap_cachemaint_write(CPUARMState *env, const ARMCPRegInfo *ri,
518
uint64_t value)
519
{
520
- /* On OMAP there are registers indicating the max/min index of dcache lines
521
+ /*
522
+ * On OMAP there are registers indicating the max/min index of dcache lines
523
* containing a dirty line; cache flush operations have to reset these.
524
*/
525
env->cp15.c15_i_max = 0x000;
526
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo omap_cp_reginfo[] = {
527
.crm = 8, .opc1 = 0, .opc2 = 0, .access = PL1_RW,
528
.type = ARM_CP_NO_RAW,
529
.readfn = arm_cp_read_zero, .writefn = omap_wfi_write, },
530
- /* TODO: Peripheral port remap register:
531
+ /*
532
+ * TODO: Peripheral port remap register:
533
* On OMAP2 mcr p15, 0, rn, c15, c2, 4 sets up the interrupt controller
534
* base address at $rn & ~0xfff and map size of 0x200 << ($rn & 0xfff),
535
* when MMU is off.
536
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo xscale_cp_reginfo[] = {
537
.cp = 15, .crn = 1, .crm = 0, .opc1 = 0, .opc2 = 1, .access = PL1_RW,
538
.fieldoffset = offsetof(CPUARMState, cp15.c1_xscaleauxcr),
539
.resetvalue = 0, },
540
- /* XScale specific cache-lockdown: since we have no cache we NOP these
541
+ /*
542
+ * XScale specific cache-lockdown: since we have no cache we NOP these
543
* and hope the guest does not really rely on cache behaviour.
544
*/
545
{ .name = "XSCALE_LOCK_ICACHE_LINE",
546
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo xscale_cp_reginfo[] = {
547
};
548
549
static const ARMCPRegInfo dummy_c15_cp_reginfo[] = {
550
- /* RAZ/WI the whole crn=15 space, when we don't have a more specific
551
+ /*
552
+ * RAZ/WI the whole crn=15 space, when we don't have a more specific
553
* implementation of this implementation-defined space.
554
* Ideally this should eventually disappear in favour of actually
555
* implementing the correct behaviour for all cores.
556
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cache_block_ops_cp_reginfo[] = {
557
};
558
559
static const ARMCPRegInfo cache_test_clean_cp_reginfo[] = {
560
- /* The cache test-and-clean instructions always return (1 << 30)
561
+ /*
562
+ * The cache test-and-clean instructions always return (1 << 30)
563
* to indicate that there are no dirty cache lines.
564
*/
565
{ .name = "TC_DCACHE", .cp = 15, .crn = 7, .crm = 10, .opc1 = 0, .opc2 = 3,
566
@@ -XXX,XX +XXX,XX @@ static uint64_t mpidr_read_val(CPUARMState *env)
567
568
if (arm_feature(env, ARM_FEATURE_V7MP)) {
569
mpidr |= (1U << 31);
570
- /* Cores which are uniprocessor (non-coherent)
571
+ /*
572
+ * Cores which are uniprocessor (non-coherent)
573
* but still implement the MP extensions set
574
* bit 30. (For instance, Cortex-R5).
575
*/
576
@@ -XXX,XX +XXX,XX @@ static CPAccessResult access_tocu(CPUARMState *env, const ARMCPRegInfo *ri,
577
return do_cacheop_pou_access(env, HCR_TOCU | HCR_TPU);
578
}
579
580
-/* See: D4.7.2 TLB maintenance requirements and the TLB maintenance instructions
581
+/*
582
+ * See: D4.7.2 TLB maintenance requirements and the TLB maintenance instructions
583
* Page D4-1736 (DDI0487A.b)
584
*/
585
586
@@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle3is_write(CPUARMState *env, const ARMCPRegInfo *ri,
587
static void tlbi_aa64_vae2_write(CPUARMState *env, const ARMCPRegInfo *ri,
588
uint64_t value)
589
{
590
- /* Invalidate by VA, EL2
591
+ /*
592
+ * Invalidate by VA, EL2
593
* Currently handles both VAE2 and VALE2, since we don't support
594
* flush-last-level-only.
595
*/
596
@@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae2_write(CPUARMState *env, const ARMCPRegInfo *ri,
597
static void tlbi_aa64_vae3_write(CPUARMState *env, const ARMCPRegInfo *ri,
598
uint64_t value)
599
{
600
- /* Invalidate by VA, EL3
601
+ /*
602
+ * Invalidate by VA, EL3
603
* Currently handles both VAE3 and VALE3, since we don't support
604
* flush-last-level-only.
605
*/
606
@@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae1is_write(CPUARMState *env, const ARMCPRegInfo *ri,
607
static void tlbi_aa64_vae1_write(CPUARMState *env, const ARMCPRegInfo *ri,
608
uint64_t value)
609
{
610
- /* Invalidate by VA, EL1&0 (AArch64 version).
611
+ /*
612
+ * Invalidate by VA, EL1&0 (AArch64 version).
613
* Currently handles all of VAE1, VAAE1, VAALE1 and VALE1,
614
* since we don't support flush-for-specific-ASID-only or
615
* flush-last-level-only.
616
@@ -XXX,XX +XXX,XX @@ static CPAccessResult sp_el0_access(CPUARMState *env, const ARMCPRegInfo *ri,
617
bool isread)
618
{
619
if (!(env->pstate & PSTATE_SP)) {
620
- /* Access to SP_EL0 is undefined if it's being used as
621
+ /*
622
+ * Access to SP_EL0 is undefined if it's being used as
623
* the stack pointer.
624
*/
625
return CP_ACCESS_TRAP_UNCATEGORIZED;
626
@@ -XXX,XX +XXX,XX @@ static void sctlr_write(CPUARMState *env, const ARMCPRegInfo *ri,
627
}
628
629
if (raw_read(env, ri) == value) {
630
- /* Skip the TLB flush if nothing actually changed; Linux likes
631
+ /*
632
+ * Skip the TLB flush if nothing actually changed; Linux likes
633
* to do a lot of pointless SCTLR writes.
634
*/
635
return;
636
@@ -XXX,XX +XXX,XX @@ static void mdcr_el2_write(CPUARMState *env, const ARMCPRegInfo *ri,
637
}
638
639
static const ARMCPRegInfo v8_cp_reginfo[] = {
640
- /* Minimal set of EL0-visible registers. This will need to be expanded
641
+ /*
642
+ * Minimal set of EL0-visible registers. This will need to be expanded
643
* significantly for system emulation of AArch64 CPUs.
644
*/
645
{ .name = "NZCV", .state = ARM_CP_STATE_AA64,
646
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = {
647
.opc0 = 3, .opc1 = 0, .crn = 4, .crm = 0, .opc2 = 0,
648
.access = PL1_RW,
649
.fieldoffset = offsetof(CPUARMState, banked_spsr[BANK_SVC]) },
650
- /* We rely on the access checks not allowing the guest to write to the
651
+ /*
652
+ * We rely on the access checks not allowing the guest to write to the
653
* state field when SPSel indicates that it's being used as the stack
654
* pointer.
655
*/
656
@@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask)
657
if (arm_feature(env, ARM_FEATURE_EL3)) {
658
valid_mask &= ~HCR_HCD;
659
} else if (cpu->psci_conduit != QEMU_PSCI_CONDUIT_SMC) {
660
- /* Architecturally HCR.TSC is RES0 if EL3 is not implemented.
661
+ /*
662
+ * Architecturally HCR.TSC is RES0 if EL3 is not implemented.
663
* However, if we're using the SMC PSCI conduit then QEMU is
664
* effectively acting like EL3 firmware and so the guest at
665
* EL2 should retain the ability to prevent EL1 from being
666
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = {
667
.access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF,
668
.writefn = tlbi_aa64_vae2is_write },
669
#ifndef CONFIG_USER_ONLY
670
- /* Unlike the other EL2-related AT operations, these must
671
+ /*
672
+ * Unlike the other EL2-related AT operations, these must
673
* UNDEF from EL3 if EL2 is not implemented, which is why we
674
* define them here rather than with the rest of the AT ops.
675
*/
676
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = {
677
.access = PL2_W, .accessfn = at_s1e2_access,
678
.type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC | ARM_CP_EL3_NO_EL2_UNDEF,
679
.writefn = ats_write64 },
680
- /* The AArch32 ATS1H* operations are CONSTRAINED UNPREDICTABLE
681
+ /*
682
+ * The AArch32 ATS1H* operations are CONSTRAINED UNPREDICTABLE
683
* if EL2 is not implemented; we choose to UNDEF. Behaviour at EL3
684
* with SCR.NS == 0 outside Monitor mode is UNPREDICTABLE; we choose
685
* to behave as if SCR.NS was 1.
686
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = {
687
.writefn = ats1h_write, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC },
688
{ .name = "CNTHCTL_EL2", .state = ARM_CP_STATE_BOTH,
689
.opc0 = 3, .opc1 = 4, .crn = 14, .crm = 1, .opc2 = 0,
690
- /* ARMv7 requires bit 0 and 1 to reset to 1. ARMv8 defines the
691
+ /*
692
+ * ARMv7 requires bit 0 and 1 to reset to 1. ARMv8 defines the
693
* reset values as IMPDEF. We choose to reset to 3 to comply with
694
* both ARMv7 and ARMv8.
695
*/
696
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_sec_cp_reginfo[] = {
697
static CPAccessResult nsacr_access(CPUARMState *env, const ARMCPRegInfo *ri,
698
bool isread)
699
{
700
- /* The NSACR is RW at EL3, and RO for NS EL1 and NS EL2.
701
+ /*
702
+ * The NSACR is RW at EL3, and RO for NS EL1 and NS EL2.
703
* At Secure EL1 it traps to EL3 or EL2.
704
*/
705
if (arm_current_el(env) == 3) {
706
@@ -XXX,XX +XXX,XX @@ static void define_pmu_regs(ARMCPU *cpu)
707
}
708
}
709
710
-/* We don't know until after realize whether there's a GICv3
711
+/*
712
+ * We don't know until after realize whether there's a GICv3
713
* attached, and that is what registers the gicv3 sysregs.
714
* So we have to fill in the GIC fields in ID_PFR/ID_PFR1_EL1/ID_AA64PFR0_EL1
715
* at runtime.
716
@@ -XXX,XX +XXX,XX @@ static uint64_t id_aa64pfr0_read(CPUARMState *env, const ARMCPRegInfo *ri)
717
}
718
#endif
719
720
-/* Shared logic between LORID and the rest of the LOR* registers.
721
+/*
722
+ * Shared logic between LORID and the rest of the LOR* registers.
723
* Secure state exclusion has already been dealt with.
724
*/
725
static CPAccessResult access_lor_ns(CPUARMState *env,
726
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
727
728
define_arm_cp_regs(cpu, cp_reginfo);
729
if (!arm_feature(env, ARM_FEATURE_V8)) {
730
- /* Must go early as it is full of wildcards that may be
731
+ /*
732
+ * Must go early as it is full of wildcards that may be
733
* overridden by later definitions.
734
*/
735
define_arm_cp_regs(cpu, not_v8_cp_reginfo);
736
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
737
.access = PL1_R, .type = ARM_CP_CONST,
738
.accessfn = access_aa32_tid3,
739
.resetvalue = cpu->isar.id_pfr0 },
740
- /* ID_PFR1 is not a plain ARM_CP_CONST because we don't know
741
+ /*
742
+ * ID_PFR1 is not a plain ARM_CP_CONST because we don't know
743
* the value of the GIC field until after we define these regs.
744
*/
745
{ .name = "ID_PFR1", .state = ARM_CP_STATE_BOTH,
746
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
747
748
define_arm_cp_regs(cpu, el3_regs);
749
}
750
- /* The behaviour of NSACR is sufficiently various that we don't
751
+ /*
752
+ * The behaviour of NSACR is sufficiently various that we don't
753
* try to describe it in a single reginfo:
754
* if EL3 is 64 bit, then trap to EL3 from S EL1,
755
* reads as constant 0xc00 from NS EL1 and NS EL2
756
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
757
if (cpu_isar_feature(aa32_jazelle, cpu)) {
758
define_arm_cp_regs(cpu, jazelle_regs);
759
}
760
- /* Slightly awkwardly, the OMAP and StrongARM cores need all of
761
+ /*
762
+ * Slightly awkwardly, the OMAP and StrongARM cores need all of
763
* cp15 crn=0 to be writes-ignored, whereas for other cores they should
764
* be read-only (ie write causes UNDEF exception).
765
*/
766
{
767
ARMCPRegInfo id_pre_v8_midr_cp_reginfo[] = {
768
- /* Pre-v8 MIDR space.
769
+ /*
770
+ * Pre-v8 MIDR space.
771
* Note that the MIDR isn't a simple constant register because
772
* of the TI925 behaviour where writes to another register can
773
* cause the MIDR value to change.
774
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
775
if (arm_feature(env, ARM_FEATURE_OMAPCP) ||
776
arm_feature(env, ARM_FEATURE_STRONGARM)) {
777
size_t i;
778
- /* Register the blanket "writes ignored" value first to cover the
779
+ /*
780
+ * Register the blanket "writes ignored" value first to cover the
781
* whole space. Then update the specific ID registers to allow write
782
* access, so that they ignore writes rather than causing them to
783
* UNDEF.
784
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
785
.raw_writefn = raw_write,
786
};
787
if (arm_feature(env, ARM_FEATURE_XSCALE)) {
788
- /* Normally we would always end the TB on an SCTLR write, but Linux
789
+ /*
790
+ * Normally we would always end the TB on an SCTLR write, but Linux
791
* arch/arm/mach-pxa/sleep.S expects two instructions following
792
* an MMU enable to execute from cache. Imitate this behaviour.
793
*/
794
@@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r,
795
void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu,
796
const ARMCPRegInfo *r, void *opaque)
797
{
798
- /* Define implementations of coprocessor registers.
799
+ /*
800
+ * Define implementations of coprocessor registers.
801
* We store these in a hashtable because typically
802
* there are less than 150 registers in a space which
803
* is 16*16*16*8*8 = 262144 in size.
804
@@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu,
805
default:
806
g_assert_not_reached();
807
}
808
- /* The AArch64 pseudocode CheckSystemAccess() specifies that op1
809
+ /*
810
+ * The AArch64 pseudocode CheckSystemAccess() specifies that op1
811
* encodes a minimum access level for the register. We roll this
812
* runtime check into our general permission check code, so check
813
* here that the reginfo's specified permissions are strict enough
814
@@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu,
815
assert((r->access & ~mask) == 0);
816
}
817
818
- /* Check that the register definition has enough info to handle
819
+ /*
820
+ * Check that the register definition has enough info to handle
821
* reads and writes if they are permitted.
822
*/
823
if (!(r->type & (ARM_CP_SPECIAL_MASK | ARM_CP_CONST))) {
824
@@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu,
825
continue;
826
}
827
if (state == ARM_CP_STATE_AA32) {
828
- /* Under AArch32 CP registers can be common
829
+ /*
830
+ * Under AArch32 CP registers can be common
831
* (same for secure and non-secure world) or banked.
832
*/
833
char *name;
834
@@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu,
835
g_assert_not_reached();
836
}
837
} else {
838
- /* AArch64 registers get mapped to non-secure instance
839
- * of AArch32 */
840
+ /*
841
+ * AArch64 registers get mapped to non-secure instance
842
+ * of AArch32
843
+ */
844
add_cpreg_to_hashtable(cpu, r, opaque, state,
845
ARM_CP_SECSTATE_NS,
846
crm, opc1, opc2, r->name);
847
@@ -XXX,XX +XXX,XX @@ void arm_cp_reset_ignore(CPUARMState *env, const ARMCPRegInfo *opaque)
848
849
static int bad_mode_switch(CPUARMState *env, int mode, CPSRWriteType write_type)
850
{
851
- /* Return true if it is not valid for us to switch to
852
+ /*
853
+ * Return true if it is not valid for us to switch to
854
* this CPU mode (ie all the UNPREDICTABLE cases in
855
* the ARM ARM CPSRWriteByInstr pseudocode).
856
*/
857
@@ -XXX,XX +XXX,XX @@ static int bad_mode_switch(CPUARMState *env, int mode, CPSRWriteType write_type)
858
case ARM_CPU_MODE_UND:
859
case ARM_CPU_MODE_IRQ:
860
case ARM_CPU_MODE_FIQ:
861
- /* Note that we don't implement the IMPDEF NSACR.RFR which in v7
862
+ /*
863
+ * Note that we don't implement the IMPDEF NSACR.RFR which in v7
864
* allows FIQ mode to be Secure-only. (In v8 this doesn't exist.)
865
*/
866
- /* If HCR.TGE is set then changes from Monitor to NS PL1 via MSR
867
+ /*
868
+ * If HCR.TGE is set then changes from Monitor to NS PL1 via MSR
869
* and CPS are treated as illegal mode changes.
870
*/
871
if (write_type == CPSRWriteByInstr &&
872
@@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask,
873
env->GE = (val >> 16) & 0xf;
874
}
875
876
- /* In a V7 implementation that includes the security extensions but does
877
+ /*
878
+ * In a V7 implementation that includes the security extensions but does
879
* not include Virtualization Extensions the SCR.FW and SCR.AW bits control
880
* whether non-secure software is allowed to change the CPSR_F and CPSR_A
881
* bits respectively.
882
@@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask,
883
changed_daif = (env->daif ^ val) & mask;
884
885
if (changed_daif & CPSR_A) {
886
- /* Check to see if we are allowed to change the masking of async
887
+ /*
888
+ * Check to see if we are allowed to change the masking of async
889
* abort exceptions from a non-secure state.
890
*/
891
if (!(env->cp15.scr_el3 & SCR_AW)) {
892
@@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask,
893
}
894
895
if (changed_daif & CPSR_F) {
896
- /* Check to see if we are allowed to change the masking of FIQ
897
+ /*
898
+ * Check to see if we are allowed to change the masking of FIQ
899
* exceptions from a non-secure state.
900
*/
901
if (!(env->cp15.scr_el3 & SCR_FW)) {
902
@@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask,
903
mask &= ~CPSR_F;
904
}
905
906
- /* Check whether non-maskable FIQ (NMFI) support is enabled.
907
+ /*
908
+ * Check whether non-maskable FIQ (NMFI) support is enabled.
909
* If this bit is set software is not allowed to mask
910
* FIQs, but is allowed to set CPSR_F to 0.
911
*/
912
@@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask,
913
if (write_type != CPSRWriteRaw &&
914
((env->uncached_cpsr ^ val) & mask & CPSR_M)) {
915
if ((env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_USR) {
916
- /* Note that we can only get here in USR mode if this is a
917
+ /*
918
+ * Note that we can only get here in USR mode if this is a
919
* gdb stub write; for this case we follow the architectural
920
* behaviour for guest writes in USR mode of ignoring an attempt
921
* to switch mode. (Those are caught by translate.c for writes
922
@@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask,
923
*/
924
mask &= ~CPSR_M;
925
} else if (bad_mode_switch(env, val & CPSR_M, write_type)) {
926
- /* Attempt to switch to an invalid mode: this is UNPREDICTABLE in
927
+ /*
928
+ * Attempt to switch to an invalid mode: this is UNPREDICTABLE in
929
* v7, and has defined behaviour in v8:
930
* + leave CPSR.M untouched
931
* + allow changes to the other CPSR fields
932
@@ -XXX,XX +XXX,XX @@ static void switch_mode(CPUARMState *env, int mode)
933
env->regs[14] = env->banked_r14[r14_bank_number(mode)];
934
}
935
936
-/* Physical Interrupt Target EL Lookup Table
937
+/*
938
+ * Physical Interrupt Target EL Lookup Table
939
*
940
* [ From ARM ARM section G1.13.4 (Table G1-15) ]
941
*
942
@@ -XXX,XX +XXX,XX @@ uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx,
943
if (arm_feature(env, ARM_FEATURE_EL3)) {
944
rw = ((env->cp15.scr_el3 & SCR_RW) == SCR_RW);
945
} else {
946
- /* Either EL2 is the highest EL (and so the EL2 register width
947
+ /*
948
+ * Either EL2 is the highest EL (and so the EL2 register width
949
* is given by is64); or there is no EL2 or EL3, in which case
950
* the value of 'rw' does not affect the table lookup anyway.
951
*/
952
@@ -XXX,XX +XXX,XX @@ void aarch64_sync_64_to_32(CPUARMState *env)
953
env->banked_r13[bank_number(ARM_CPU_MODE_UND)] = env->xregs[23];
954
}
955
956
- /* Registers x24-x30 are mapped to r8-r14 in FIQ mode. If we are in FIQ
957
+ /*
958
+ * Registers x24-x30 are mapped to r8-r14 in FIQ mode. If we are in FIQ
959
* mode, then we can copy to r8-r14. Otherwise, we copy to the
960
* FIQ bank for r8-r14.
961
*/
962
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch32(CPUState *cs)
963
/* High vectors. When enabled, base address cannot be remapped. */
964
addr += 0xffff0000;
965
} else {
966
- /* ARM v7 architectures provide a vector base address register to remap
967
+ /*
968
+ * ARM v7 architectures provide a vector base address register to remap
969
* the interrupt vector table.
970
* This register is only followed in non-monitor mode, and is banked.
971
* Note: only bits 31:5 are valid.
972
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs)
973
aarch64_sve_change_el(env, cur_el, new_el, is_a64(env));
974
975
if (cur_el < new_el) {
976
- /* Entry vector offset depends on whether the implemented EL
977
+ /*
978
+ * Entry vector offset depends on whether the implemented EL
979
* immediately lower than the target level is using AArch32 or AArch64
980
*/
981
bool is_aa64;
982
@@ -XXX,XX +XXX,XX @@ static void handle_semihosting(CPUState *cs)
983
}
984
#endif
985
986
-/* Handle a CPU exception for A and R profile CPUs.
987
+/*
988
+ * Handle a CPU exception for A and R profile CPUs.
989
* Do any appropriate logging, handle PSCI calls, and then hand off
990
* to the AArch64-entry or AArch32-entry function depending on the
991
* target exception level's register width.
992
@@ -XXX,XX +XXX,XX @@ void arm_cpu_do_interrupt(CPUState *cs)
993
}
994
#endif
995
996
- /* Hooks may change global state so BQL should be held, also the
997
+ /*
998
+ * Hooks may change global state so BQL should be held, also the
999
* BQL needs to be held for any modification of
1000
* cs->interrupt_request.
1001
*/
1002
@@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va,
1003
};
1004
}
1005
1006
-/* Note that signed overflow is undefined in C. The following routines are
1007
- careful to use unsigned types where modulo arithmetic is required.
1008
- Failure to do so _will_ break on newer gcc. */
1009
+/*
1010
+ * Note that signed overflow is undefined in C. The following routines are
1011
+ * careful to use unsigned types where modulo arithmetic is required.
1012
+ * Failure to do so _will_ break on newer gcc.
1013
+ */
1014
1015
/* Signed saturating arithmetic. */
1016
1017
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(sel_flags)(uint32_t flags, uint32_t a, uint32_t b)
1018
return (a & mask) | (b & ~mask);
1019
}
1020
1021
-/* CRC helpers.
1022
+/*
1023
+ * CRC helpers.
1024
* The upper bytes of val (above the number specified by 'bytes') must have
1025
* been zeroed out by the caller.
1026
*/
1027
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(crc32c)(uint32_t acc, uint32_t val, uint32_t bytes)
1028
return crc32c(acc, buf, bytes) ^ 0xffffffff;
1029
}
1030
1031
-/* Return the exception level to which FP-disabled exceptions should
1032
+/*
1033
+ * Return the exception level to which FP-disabled exceptions should
1034
* be taken, or 0 if FP is enabled.
1035
*/
1036
int fp_exception_el(CPUARMState *env, int cur_el)
1037
@@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el)
1038
#ifndef CONFIG_USER_ONLY
1039
uint64_t hcr_el2;
1040
1041
- /* CPACR and the CPTR registers don't exist before v6, so FP is
1042
+ /*
1043
+ * CPACR and the CPTR registers don't exist before v6, so FP is
1044
* always accessible
1045
*/
1046
if (!arm_feature(env, ARM_FEATURE_V6)) {
1047
@@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el)
1048
1049
hcr_el2 = arm_hcr_el2_eff(env);
1050
1051
- /* The CPACR controls traps to EL1, or PL1 if we're 32 bit:
1052
+ /*
1053
+ * The CPACR controls traps to EL1, or PL1 if we're 32 bit:
1054
* 0, 2 : trap EL0 and EL1/PL1 accesses
1055
* 1 : trap only EL0 accesses
1056
* 3 : trap no accesses
162
--
1057
--
163
2.16.1
1058
2.25.1
164
165
diff view generated by jsdifflib
1
Make the load of the exception vector from the vector table honour
1
From: Fabiano Rosas <farosas@suse.de>
2
the SAU and any bus error on the load (possibly provoking a derived
3
exception), rather than simply aborting if the load fails.
4
2
3
Fix the following:
4
5
ERROR: spaces required around that '|' (ctx:VxV)
6
ERROR: space required before the open parenthesis '('
7
ERROR: spaces required around that '+' (ctx:VxB)
8
ERROR: space prohibited between function name and open parenthesis '('
9
10
(the last two still have some occurrences in macros which I left
11
behind because it might impact readability)
12
13
Signed-off-by: Fabiano Rosas <farosas@suse.de>
14
Reviewed-by: Claudio Fontana <cfontana@suse.de>
15
Reviewed-by: Cornelia Huck <cohuck@redhat.com>
16
Message-id: 20221213190537.511-3-farosas@suse.de
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
17
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 1517324542-6607-7-git-send-email-peter.maydell@linaro.org
8
---
18
---
9
target/arm/helper.c | 71 +++++++++++++++++++++++++++++++++++++++++------------
19
target/arm/helper.c | 42 +++++++++++++++++++++---------------------
10
1 file changed, 55 insertions(+), 16 deletions(-)
20
1 file changed, 21 insertions(+), 21 deletions(-)
11
21
12
diff --git a/target/arm/helper.c b/target/arm/helper.c
22
diff --git a/target/arm/helper.c b/target/arm/helper.c
13
index XXXXXXX..XXXXXXX 100644
23
index XXXXXXX..XXXXXXX 100644
14
--- a/target/arm/helper.c
24
--- a/target/arm/helper.c
15
+++ b/target/arm/helper.c
25
+++ b/target/arm/helper.c
16
@@ -XXX,XX +XXX,XX @@ static uint32_t *get_v7m_sp_ptr(CPUARMState *env, bool secure, bool threadmode,
26
@@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_list(gpointer key, gpointer opaque)
27
uint32_t regidx = (uintptr_t)key;
28
const ARMCPRegInfo *ri = get_arm_cp_reginfo(cpu->cp_regs, regidx);
29
30
- if (!(ri->type & (ARM_CP_NO_RAW|ARM_CP_ALIAS))) {
31
+ if (!(ri->type & (ARM_CP_NO_RAW | ARM_CP_ALIAS))) {
32
cpu->cpreg_indexes[cpu->cpreg_array_len] = cpreg_to_kvm_id(regidx);
33
/* The value array need not be initialized at this point */
34
cpu->cpreg_array_len++;
35
@@ -XXX,XX +XXX,XX @@ static void count_cpreg(gpointer key, gpointer opaque)
36
37
ri = g_hash_table_lookup(cpu->cp_regs, key);
38
39
- if (!(ri->type & (ARM_CP_NO_RAW|ARM_CP_ALIAS))) {
40
+ if (!(ri->type & (ARM_CP_NO_RAW | ARM_CP_ALIAS))) {
41
cpu->cpreg_array_len++;
17
}
42
}
18
}
43
}
19
44
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6k_cp_reginfo[] = {
20
-static uint32_t arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure)
45
.resetfn = arm_cp_reset_ignore },
21
+static bool arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure,
46
{ .name = "TPIDRRO_EL0", .state = ARM_CP_STATE_AA64,
22
+ uint32_t *pvec)
47
.opc0 = 3, .opc1 = 3, .opc2 = 3, .crn = 13, .crm = 0,
23
{
48
- .access = PL0_R|PL1_W,
24
CPUState *cs = CPU(cpu);
49
+ .access = PL0_R | PL1_W,
25
CPUARMState *env = &cpu->env;
50
.fieldoffset = offsetof(CPUARMState, cp15.tpidrro_el[0]),
26
MemTxResult result;
51
.resetvalue = 0},
27
- hwaddr vec = env->v7m.vecbase[targets_secure] + exc * 4;
52
{ .name = "TPIDRURO", .cp = 15, .crn = 13, .crm = 0, .opc1 = 0, .opc2 = 3,
28
- uint32_t addr;
53
- .access = PL0_R|PL1_W,
29
+ uint32_t addr = env->v7m.vecbase[targets_secure] + exc * 4;
54
+ .access = PL0_R | PL1_W,
30
+ uint32_t vector_entry;
55
.bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.tpidruro_s),
31
+ MemTxAttrs attrs = {};
56
offsetoflow32(CPUARMState, cp15.tpidruro_ns) },
32
+ ARMMMUIdx mmu_idx;
57
.resetfn = arm_cp_reset_ignore },
33
+ bool exc_secure;
58
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cache_block_ops_cp_reginfo[] = {
34
+
59
.resetvalue = 0 },
35
+ mmu_idx = arm_v7m_mmu_idx_for_secstate_and_priv(env, targets_secure, true);
60
/* The cache ops themselves: these all NOP for QEMU */
36
61
{ .name = "IICR", .cp = 15, .crm = 5, .opc1 = 0,
37
- addr = address_space_ldl(cs->as, vec,
62
- .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
38
- MEMTXATTRS_UNSPECIFIED, &result);
63
+ .access = PL1_W, .type = ARM_CP_NOP | ARM_CP_64BIT },
39
+ /* We don't do a get_phys_addr() here because the rules for vector
64
{ .name = "IDCR", .cp = 15, .crm = 6, .opc1 = 0,
40
+ * loads are special: they always use the default memory map, and
65
- .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
41
+ * the default memory map permits reads from all addresses.
66
+ .access = PL1_W, .type = ARM_CP_NOP | ARM_CP_64BIT },
42
+ * Since there's no easy way to pass through to pmsav8_mpu_lookup()
67
{ .name = "CDCR", .cp = 15, .crm = 12, .opc1 = 0,
43
+ * that we want this special case which would always say "yes",
68
- .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
44
+ * we just do the SAU lookup here followed by a direct physical load.
69
+ .access = PL0_W, .type = ARM_CP_NOP | ARM_CP_64BIT },
45
+ */
70
{ .name = "PIR", .cp = 15, .crm = 12, .opc1 = 1,
46
+ attrs.secure = targets_secure;
71
- .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
47
+ attrs.user = false;
72
+ .access = PL0_W, .type = ARM_CP_NOP | ARM_CP_64BIT },
48
+
73
{ .name = "PDR", .cp = 15, .crm = 12, .opc1 = 2,
49
+ if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
74
- .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
50
+ V8M_SAttributes sattrs = {};
75
+ .access = PL0_W, .type = ARM_CP_NOP | ARM_CP_64BIT },
51
+
76
{ .name = "CIDCR", .cp = 15, .crm = 14, .opc1 = 0,
52
+ v8m_security_lookup(env, addr, MMU_DATA_LOAD, mmu_idx, &sattrs);
77
- .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
53
+ if (sattrs.ns) {
78
+ .access = PL1_W, .type = ARM_CP_NOP | ARM_CP_64BIT },
54
+ attrs.secure = false;
79
};
55
+ } else if (!targets_secure) {
80
56
+ /* NS access to S memory */
81
static const ARMCPRegInfo cache_test_clean_cp_reginfo[] = {
57
+ goto load_fail;
82
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
58
+ }
83
ARMCPRegInfo cbar = {
59
+ }
84
.name = "CBAR",
60
+
85
.cp = 15, .crn = 15, .crm = 0, .opc1 = 4, .opc2 = 0,
61
+ vector_entry = address_space_ldl(arm_addressspace(cs, attrs), addr,
86
- .access = PL1_R|PL3_W, .resetvalue = cpu->reset_cbar,
62
+ attrs, &result);
87
+ .access = PL1_R | PL3_W, .resetvalue = cpu->reset_cbar,
63
if (result != MEMTX_OK) {
88
.fieldoffset = offsetof(CPUARMState,
64
- /* Architecturally this should cause a HardFault setting HSFR.VECTTBL,
89
cp15.c15_config_base_address)
65
- * which would then be immediately followed by our failing to load
90
};
66
- * the entry vector for that HardFault, which is a Lockup case.
91
@@ -XXX,XX +XXX,XX @@ static void switch_mode(CPUARMState *env, int mode)
67
- * Since we don't model Lockup, we just report this guest error
92
return;
68
- * via cpu_abort().
93
69
- */
94
if (old_mode == ARM_CPU_MODE_FIQ) {
70
- cpu_abort(cs, "Failed to read from %s exception vector table "
95
- memcpy (env->fiq_regs, env->regs + 8, 5 * sizeof(uint32_t));
71
- "entry %08x\n", targets_secure ? "secure" : "nonsecure",
96
- memcpy (env->regs + 8, env->usr_regs, 5 * sizeof(uint32_t));
72
- (unsigned)vec);
97
+ memcpy(env->fiq_regs, env->regs + 8, 5 * sizeof(uint32_t));
73
+ goto load_fail;
98
+ memcpy(env->regs + 8, env->usr_regs, 5 * sizeof(uint32_t));
99
} else if (mode == ARM_CPU_MODE_FIQ) {
100
- memcpy (env->usr_regs, env->regs + 8, 5 * sizeof(uint32_t));
101
- memcpy (env->regs + 8, env->fiq_regs, 5 * sizeof(uint32_t));
102
+ memcpy(env->usr_regs, env->regs + 8, 5 * sizeof(uint32_t));
103
+ memcpy(env->regs + 8, env->fiq_regs, 5 * sizeof(uint32_t));
74
}
104
}
75
- return addr;
105
76
+ *pvec = vector_entry;
106
i = bank_number(old_mode);
77
+ return true;
107
@@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b)
78
+
108
RESULT(sum, n, 16); \
79
+load_fail:
109
if (sum >= 0) \
80
+ /* All vector table fetch fails are reported as HardFault, with
110
ge |= 3 << (n * 2); \
81
+ * HFSR.VECTTBL and .FORCED set. (FORCED is set because
111
- } while(0)
82
+ * technically the underlying exception is a MemManage or BusFault
112
+ } while (0)
83
+ * that is escalated to HardFault.) This is a terminal exception,
113
84
+ * so we will either take the HardFault immediately or else enter
114
#define SARITH8(a, b, n, op) do { \
85
+ * lockup (the latter case is handled in armv7m_nvic_set_pending_derived()).
115
int32_t sum; \
86
+ */
116
@@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b)
87
+ exc_secure = targets_secure ||
117
RESULT(sum, n, 8); \
88
+ !(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK);
118
if (sum >= 0) \
89
+ env->v7m.hfsr |= R_V7M_HFSR_VECTTBL_MASK | R_V7M_HFSR_FORCED_MASK;
119
ge |= 1 << n; \
90
+ armv7m_nvic_set_pending_derived(env->nvic, ARMV7M_EXCP_HARD, exc_secure);
120
- } while(0)
91
+ return false;
121
+ } while (0)
92
}
122
93
123
94
static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain,
124
#define ADD16(a, b, n) SARITH16(a, b, n, +)
95
@@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain,
125
@@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b)
96
return;
126
RESULT(sum, n, 16); \
97
}
127
if ((sum >> 16) == 1) \
98
128
ge |= 3 << (n * 2); \
99
- addr = arm_v7m_load_vector(cpu, exc, targets_secure);
129
- } while(0)
100
+ if (!arm_v7m_load_vector(cpu, exc, targets_secure, &addr)) {
130
+ } while (0)
101
+ /* Vector load failed: derived exception */
131
102
+ v7m_exception_taken(cpu, lr, true, true);
132
#define ADD8(a, b, n) do { \
103
+ return;
133
uint32_t sum; \
104
+ }
134
@@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b)
105
135
RESULT(sum, n, 8); \
106
/* Now we've done everything that might cause a derived exception
136
if ((sum >> 8) == 1) \
107
* we can go ahead and activate whichever exception we're going to
137
ge |= 1 << n; \
138
- } while(0)
139
+ } while (0)
140
141
#define SUB16(a, b, n) do { \
142
uint32_t sum; \
143
@@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b)
144
RESULT(sum, n, 16); \
145
if ((sum >> 16) == 0) \
146
ge |= 3 << (n * 2); \
147
- } while(0)
148
+ } while (0)
149
150
#define SUB8(a, b, n) do { \
151
uint32_t sum; \
152
@@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b)
153
RESULT(sum, n, 8); \
154
if ((sum >> 8) == 0) \
155
ge |= 1 << n; \
156
- } while(0)
157
+ } while (0)
158
159
#define PFX u
160
#define ARITH_GE
108
--
161
--
109
2.16.1
162
2.25.1
110
111
diff view generated by jsdifflib
1
In the v8M architecture, if the process of taking an exception
1
From: Fabiano Rosas <farosas@suse.de>
2
results in a further exception this is called a derived exception
3
(for example, an MPU exception when writing the exception frame to
4
memory). If the derived exception happens while pushing the initial
5
stack frame, we must ignore any subsequent possible exception
6
pushing the callee-saves registers.
7
2
8
In preparation for making the stack writes check for exceptions,
3
Fix this:
9
add a return value from v7m_push_stack() and a new parameter to
4
ERROR: braces {} are necessary for all arms of this statement
10
v7m_exception_taken(), so that the former can tell the latter that
11
it needs to ignore failures to write to the stack. We also plumb
12
the argument through to v7m_push_callee_stack(), which is where
13
the code to ignore the failures will be.
14
5
15
(Note that the v8M ARM pseudocode structures this slightly differently:
6
Signed-off-by: Fabiano Rosas <farosas@suse.de>
16
derived exceptions cause the attempt to process the original
7
Reviewed-by: Claudio Fontana <cfontana@suse.de>
17
exception to be abandoned; then at the top level it calls
8
Reviewed-by: Cornelia Huck <cohuck@redhat.com>
18
DerivedLateArrival to prioritize the derived exception and call
9
Message-id: 20221213190537.511-4-farosas@suse.de
19
TakeException from there. We choose to let the NVIC do the prioritization
20
and continue forward with a call to TakeException which will then
21
take either the original or the derived exception. The effect is
22
the same, but this structure works better for QEMU because we don't
23
have a convenient top level place to do the abandon-and-retry logic.)
24
25
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
26
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
27
Message-id: 1517324542-6607-4-git-send-email-peter.maydell@linaro.org
28
---
11
---
29
target/arm/helper.c | 35 +++++++++++++++++++++++------------
12
target/arm/helper.c | 67 ++++++++++++++++++++++++++++-----------------
30
1 file changed, 23 insertions(+), 12 deletions(-)
13
1 file changed, 42 insertions(+), 25 deletions(-)
31
14
32
diff --git a/target/arm/helper.c b/target/arm/helper.c
15
diff --git a/target/arm/helper.c b/target/arm/helper.c
33
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
34
--- a/target/arm/helper.c
17
--- a/target/arm/helper.c
35
+++ b/target/arm/helper.c
18
+++ b/target/arm/helper.c
36
@@ -XXX,XX +XXX,XX @@ static uint32_t arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure)
19
@@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask,
37
return addr;
20
env->CF = (val >> 29) & 1;
21
env->VF = (val << 3) & 0x80000000;
22
}
23
- if (mask & CPSR_Q)
24
+ if (mask & CPSR_Q) {
25
env->QF = ((val & CPSR_Q) != 0);
26
- if (mask & CPSR_T)
27
+ }
28
+ if (mask & CPSR_T) {
29
env->thumb = ((val & CPSR_T) != 0);
30
+ }
31
if (mask & CPSR_IT_0_1) {
32
env->condexec_bits &= ~3;
33
env->condexec_bits |= (val >> 25) & 3;
34
@@ -XXX,XX +XXX,XX @@ static void switch_mode(CPUARMState *env, int mode)
35
int i;
36
37
old_mode = env->uncached_cpsr & CPSR_M;
38
- if (mode == old_mode)
39
+ if (mode == old_mode) {
40
return;
41
+ }
42
43
if (old_mode == ARM_CPU_MODE_FIQ) {
44
memcpy(env->fiq_regs, env->regs + 8, 5 * sizeof(uint32_t));
45
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch32(CPUState *cs)
46
new_mode = ARM_CPU_MODE_UND;
47
addr = 0x04;
48
mask = CPSR_I;
49
- if (env->thumb)
50
+ if (env->thumb) {
51
offset = 2;
52
- else
53
+ } else {
54
offset = 4;
55
+ }
56
break;
57
case EXCP_SWI:
58
new_mode = ARM_CPU_MODE_SVC;
59
@@ -XXX,XX +XXX,XX @@ static inline uint16_t add16_sat(uint16_t a, uint16_t b)
60
61
res = a + b;
62
if (((res ^ a) & 0x8000) && !((a ^ b) & 0x8000)) {
63
- if (a & 0x8000)
64
+ if (a & 0x8000) {
65
res = 0x8000;
66
- else
67
+ } else {
68
res = 0x7fff;
69
+ }
70
}
71
return res;
38
}
72
}
39
73
@@ -XXX,XX +XXX,XX @@ static inline uint8_t add8_sat(uint8_t a, uint8_t b)
40
-static void v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain)
74
41
+static void v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain,
75
res = a + b;
42
+ bool ignore_faults)
76
if (((res ^ a) & 0x80) && !((a ^ b) & 0x80)) {
77
- if (a & 0x80)
78
+ if (a & 0x80) {
79
res = 0x80;
80
- else
81
+ } else {
82
res = 0x7f;
83
+ }
84
}
85
return res;
86
}
87
@@ -XXX,XX +XXX,XX @@ static inline uint16_t sub16_sat(uint16_t a, uint16_t b)
88
89
res = a - b;
90
if (((res ^ a) & 0x8000) && ((a ^ b) & 0x8000)) {
91
- if (a & 0x8000)
92
+ if (a & 0x8000) {
93
res = 0x8000;
94
- else
95
+ } else {
96
res = 0x7fff;
97
+ }
98
}
99
return res;
100
}
101
@@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_sat(uint8_t a, uint8_t b)
102
103
res = a - b;
104
if (((res ^ a) & 0x80) && ((a ^ b) & 0x80)) {
105
- if (a & 0x80)
106
+ if (a & 0x80) {
107
res = 0x80;
108
- else
109
+ } else {
110
res = 0x7f;
111
+ }
112
}
113
return res;
114
}
115
@@ -XXX,XX +XXX,XX @@ static inline uint16_t add16_usat(uint16_t a, uint16_t b)
43
{
116
{
44
/* For v8M, push the callee-saves register part of the stack frame.
117
uint16_t res;
45
* Compare the v8M pseudocode PushCalleeStack().
118
res = a + b;
46
@@ -XXX,XX +XXX,XX @@ static void v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain)
119
- if (res < a)
47
*frame_sp_p = frameptr;
120
+ if (res < a) {
121
res = 0xffff;
122
+ }
123
return res;
48
}
124
}
49
125
50
-static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain)
126
static inline uint16_t sub16_usat(uint16_t a, uint16_t b)
51
+static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain,
52
+ bool ignore_stackfaults)
53
{
127
{
54
/* Do the "take the exception" parts of exception entry,
128
- if (a > b)
55
* but not the pushing of state to the stack. This is
129
+ if (a > b) {
56
@@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain)
130
return a - b;
57
*/
131
- else
58
if (lr & R_V7M_EXCRET_DCRS_MASK &&
132
+ } else {
59
!(dotailchain && (lr & R_V7M_EXCRET_ES_MASK))) {
133
return 0;
60
- v7m_push_callee_stack(cpu, lr, dotailchain);
134
+ }
61
+ v7m_push_callee_stack(cpu, lr, dotailchain,
62
+ ignore_stackfaults);
63
}
64
lr |= R_V7M_EXCRET_DCRS_MASK;
65
}
66
@@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain)
67
env->thumb = addr & 1;
68
}
135
}
69
136
70
-static void v7m_push_stack(ARMCPU *cpu)
137
static inline uint8_t add8_usat(uint8_t a, uint8_t b)
71
+static bool v7m_push_stack(ARMCPU *cpu)
72
{
138
{
73
/* Do the "set up stack frame" part of exception entry,
139
uint8_t res;
74
* similar to pseudocode PushStack().
140
res = a + b;
75
+ * Return true if we generate a derived exception (and so
141
- if (res < a)
76
+ * should ignore further stack faults trying to process
142
+ if (res < a) {
77
+ * that derived exception.)
143
res = 0xff;
78
*/
144
+ }
79
CPUARMState *env = &cpu->env;
145
return res;
80
uint32_t xpsr = xpsr_read(env);
81
@@ -XXX,XX +XXX,XX @@ static void v7m_push_stack(ARMCPU *cpu)
82
v7m_push(env, env->regs[2]);
83
v7m_push(env, env->regs[1]);
84
v7m_push(env, env->regs[0]);
85
+
86
+ return false;
87
}
146
}
88
147
89
static void do_v7m_exception_exit(ARMCPU *cpu)
148
static inline uint8_t sub8_usat(uint8_t a, uint8_t b)
90
@@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu)
149
{
91
if (sfault) {
150
- if (a > b)
92
env->v7m.sfsr |= R_V7M_SFSR_INVER_MASK;
151
+ if (a > b) {
93
armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false);
152
return a - b;
94
- v7m_exception_taken(cpu, excret, true);
153
- else
95
+ v7m_exception_taken(cpu, excret, true, false);
154
+ } else {
96
qemu_log_mask(CPU_LOG_INT, "...taking SecureFault on existing "
155
return 0;
97
"stackframe: failed EXC_RETURN.ES validity check\n");
156
+ }
98
return;
99
@@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu)
100
*/
101
env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVPC_MASK;
102
armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure);
103
- v7m_exception_taken(cpu, excret, true);
104
+ v7m_exception_taken(cpu, excret, true, false);
105
qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on existing "
106
"stackframe: failed exception return integrity check\n");
107
return;
108
@@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu)
109
/* Take a SecureFault on the current stack */
110
env->v7m.sfsr |= R_V7M_SFSR_INVIS_MASK;
111
armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false);
112
- v7m_exception_taken(cpu, excret, true);
113
+ v7m_exception_taken(cpu, excret, true, false);
114
qemu_log_mask(CPU_LOG_INT, "...taking SecureFault on existing "
115
"stackframe: failed exception return integrity "
116
"signature check\n");
117
@@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu)
118
armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE,
119
env->v7m.secure);
120
env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVPC_MASK;
121
- v7m_exception_taken(cpu, excret, true);
122
+ v7m_exception_taken(cpu, excret, true, false);
123
qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on existing "
124
"stackframe: failed exception return integrity "
125
"check\n");
126
@@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu)
127
/* Take an INVPC UsageFault by pushing the stack again;
128
* we know we're v7M so this is never a Secure UsageFault.
129
*/
130
+ bool ignore_stackfaults;
131
+
132
assert(!arm_feature(env, ARM_FEATURE_V8));
133
armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, false);
134
env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVPC_MASK;
135
- v7m_push_stack(cpu);
136
- v7m_exception_taken(cpu, excret, false);
137
+ ignore_stackfaults = v7m_push_stack(cpu);
138
+ v7m_exception_taken(cpu, excret, false, ignore_stackfaults);
139
qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on new stackframe: "
140
"failed exception return integrity check\n");
141
return;
142
@@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs)
143
ARMCPU *cpu = ARM_CPU(cs);
144
CPUARMState *env = &cpu->env;
145
uint32_t lr;
146
+ bool ignore_stackfaults;
147
148
arm_log_exception(cs->exception_index);
149
150
@@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs)
151
lr |= R_V7M_EXCRET_MODE_MASK;
152
}
153
154
- v7m_push_stack(cpu);
155
- v7m_exception_taken(cpu, lr, false);
156
+ ignore_stackfaults = v7m_push_stack(cpu);
157
+ v7m_exception_taken(cpu, lr, false, ignore_stackfaults);
158
qemu_log_mask(CPU_LOG_INT, "... as %d\n", env->v7m.exception);
159
}
157
}
160
158
159
#define ADD16(a, b, n) RESULT(add16_usat(a, b), n, 16);
160
@@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b)
161
162
static inline uint8_t do_usad(uint8_t a, uint8_t b)
163
{
164
- if (a > b)
165
+ if (a > b) {
166
return a - b;
167
- else
168
+ } else {
169
return b - a;
170
+ }
171
}
172
173
/* Unsigned sum of absolute byte differences. */
174
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(sel_flags)(uint32_t flags, uint32_t a, uint32_t b)
175
uint32_t mask;
176
177
mask = 0;
178
- if (flags & 1)
179
+ if (flags & 1) {
180
mask |= 0xff;
181
- if (flags & 2)
182
+ }
183
+ if (flags & 2) {
184
mask |= 0xff00;
185
- if (flags & 4)
186
+ }
187
+ if (flags & 4) {
188
mask |= 0xff0000;
189
- if (flags & 8)
190
+ }
191
+ if (flags & 8) {
192
mask |= 0xff000000;
193
+ }
194
return (a & mask) | (b & ~mask);
195
}
196
161
--
197
--
162
2.16.1
198
2.25.1
163
164
diff view generated by jsdifflib
New patch
1
From: Fabiano Rosas <farosas@suse.de>
1
2
3
Signed-off-by: Fabiano Rosas <farosas@suse.de>
4
Reviewed-by: Claudio Fontana <cfontana@suse.de>
5
Reviewed-by: Cornelia Huck <cohuck@redhat.com>
6
Message-id: 20221213190537.511-5-farosas@suse.de
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
---
9
target/arm/m_helper.c | 16 ----------------
10
1 file changed, 16 deletions(-)
11
12
diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c
13
index XXXXXXX..XXXXXXX 100644
14
--- a/target/arm/m_helper.c
15
+++ b/target/arm/m_helper.c
16
@@ -XXX,XX +XXX,XX @@
17
*/
18
19
#include "qemu/osdep.h"
20
-#include "qemu/units.h"
21
-#include "target/arm/idau.h"
22
-#include "trace.h"
23
#include "cpu.h"
24
#include "internals.h"
25
-#include "exec/gdbstub.h"
26
#include "exec/helper-proto.h"
27
-#include "qemu/host-utils.h"
28
#include "qemu/main-loop.h"
29
#include "qemu/bitops.h"
30
-#include "qemu/crc32c.h"
31
-#include "qemu/qemu-print.h"
32
#include "qemu/log.h"
33
#include "exec/exec-all.h"
34
-#include <zlib.h> /* For crc32 */
35
-#include "semihosting/semihost.h"
36
-#include "sysemu/cpus.h"
37
-#include "sysemu/kvm.h"
38
-#include "qemu/range.h"
39
-#include "qapi/qapi-commands-machine-target.h"
40
-#include "qapi/error.h"
41
-#include "qemu/guest-random.h"
42
#ifdef CONFIG_TCG
43
-#include "arm_ldst.h"
44
#include "exec/cpu_ldst.h"
45
#include "semihosting/common-semi.h"
46
#endif
47
--
48
2.25.1
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Fabiano Rosas <farosas@suse.de>
2
2
3
Add both SVE exception state and vector length.
3
Signed-off-by: Fabiano Rosas <farosas@suse.de>
4
4
Reviewed-by: Claudio Fontana <cfontana@suse.de>
5
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
5
Reviewed-by: Cornelia Huck <cohuck@redhat.com>
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
6
Message-id: 20221213190537.511-6-farosas@suse.de
7
Message-id: 20180123035349.24538-6-richard.henderson@linaro.org
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
8
---
10
target/arm/cpu.h | 8 ++++++++
9
target/arm/helper.c | 7 -------
11
target/arm/translate.h | 2 ++
10
1 file changed, 7 deletions(-)
12
target/arm/helper.c | 25 ++++++++++++++++++++++++-
13
target/arm/translate-a64.c | 2 ++
14
4 files changed, 36 insertions(+), 1 deletion(-)
15
11
16
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
17
index XXXXXXX..XXXXXXX 100644
18
--- a/target/arm/cpu.h
19
+++ b/target/arm/cpu.h
20
@@ -XXX,XX +XXX,XX @@ static inline bool arm_cpu_data_is_big_endian(CPUARMState *env)
21
#define ARM_TBFLAG_TBI0_MASK (0x1ull << ARM_TBFLAG_TBI0_SHIFT)
22
#define ARM_TBFLAG_TBI1_SHIFT 1 /* TBI1 for EL0/1 */
23
#define ARM_TBFLAG_TBI1_MASK (0x1ull << ARM_TBFLAG_TBI1_SHIFT)
24
+#define ARM_TBFLAG_SVEEXC_EL_SHIFT 2
25
+#define ARM_TBFLAG_SVEEXC_EL_MASK (0x3 << ARM_TBFLAG_SVEEXC_EL_SHIFT)
26
+#define ARM_TBFLAG_ZCR_LEN_SHIFT 4
27
+#define ARM_TBFLAG_ZCR_LEN_MASK (0xf << ARM_TBFLAG_ZCR_LEN_SHIFT)
28
29
/* some convenience accessor macros */
30
#define ARM_TBFLAG_AARCH64_STATE(F) \
31
@@ -XXX,XX +XXX,XX @@ static inline bool arm_cpu_data_is_big_endian(CPUARMState *env)
32
(((F) & ARM_TBFLAG_TBI0_MASK) >> ARM_TBFLAG_TBI0_SHIFT)
33
#define ARM_TBFLAG_TBI1(F) \
34
(((F) & ARM_TBFLAG_TBI1_MASK) >> ARM_TBFLAG_TBI1_SHIFT)
35
+#define ARM_TBFLAG_SVEEXC_EL(F) \
36
+ (((F) & ARM_TBFLAG_SVEEXC_EL_MASK) >> ARM_TBFLAG_SVEEXC_EL_SHIFT)
37
+#define ARM_TBFLAG_ZCR_LEN(F) \
38
+ (((F) & ARM_TBFLAG_ZCR_LEN_MASK) >> ARM_TBFLAG_ZCR_LEN_SHIFT)
39
40
static inline bool bswap_code(bool sctlr_b)
41
{
42
diff --git a/target/arm/translate.h b/target/arm/translate.h
43
index XXXXXXX..XXXXXXX 100644
44
--- a/target/arm/translate.h
45
+++ b/target/arm/translate.h
46
@@ -XXX,XX +XXX,XX @@ typedef struct DisasContext {
47
bool tbi1; /* TBI1 for EL0/1, not used for EL2/3 */
48
bool ns; /* Use non-secure CPREG bank on access */
49
int fp_excp_el; /* FP exception EL or 0 if enabled */
50
+ int sve_excp_el; /* SVE exception EL or 0 if enabled */
51
+ int sve_len; /* SVE vector length in bytes */
52
/* Flag indicating that exceptions from secure mode are routed to EL3. */
53
bool secure_routed_to_el3;
54
bool vfp_enabled; /* FP enabled via FPSCR.EN */
55
diff --git a/target/arm/helper.c b/target/arm/helper.c
12
diff --git a/target/arm/helper.c b/target/arm/helper.c
56
index XXXXXXX..XXXXXXX 100644
13
index XXXXXXX..XXXXXXX 100644
57
--- a/target/arm/helper.c
14
--- a/target/arm/helper.c
58
+++ b/target/arm/helper.c
15
+++ b/target/arm/helper.c
59
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
16
@@ -XXX,XX +XXX,XX @@
60
target_ulong *cs_base, uint32_t *pflags)
17
*/
61
{
18
62
ARMMMUIdx mmu_idx = core_to_arm_mmu_idx(env, cpu_mmu_index(env, false));
19
#include "qemu/osdep.h"
63
+ int fp_el = fp_exception_el(env);
20
-#include "qemu/units.h"
64
uint32_t flags;
21
#include "qemu/log.h"
65
22
#include "trace.h"
66
if (is_a64(env)) {
23
#include "cpu.h"
67
+ int sve_el = sve_exception_el(env);
24
#include "internals.h"
68
+ uint32_t zcr_len;
25
#include "exec/helper-proto.h"
69
+
26
-#include "qemu/host-utils.h"
70
*pc = env->pc;
27
#include "qemu/main-loop.h"
71
flags = ARM_TBFLAG_AARCH64_STATE_MASK;
28
#include "qemu/timer.h"
72
/* Get control bits for tagged addresses */
29
#include "qemu/bitops.h"
73
flags |= (arm_regime_tbi0(env, mmu_idx) << ARM_TBFLAG_TBI0_SHIFT);
30
@@ -XXX,XX +XXX,XX @@
74
flags |= (arm_regime_tbi1(env, mmu_idx) << ARM_TBFLAG_TBI1_SHIFT);
31
#include "exec/exec-all.h"
75
+ flags |= sve_el << ARM_TBFLAG_SVEEXC_EL_SHIFT;
32
#include <zlib.h> /* For crc32 */
76
+
33
#include "hw/irq.h"
77
+ /* If SVE is disabled, but FP is enabled,
34
-#include "semihosting/semihost.h"
78
+ then the effective len is 0. */
35
-#include "sysemu/cpus.h"
79
+ if (sve_el != 0 && fp_el == 0) {
36
#include "sysemu/cpu-timers.h"
80
+ zcr_len = 0;
37
#include "sysemu/kvm.h"
81
+ } else {
38
-#include "qemu/range.h"
82
+ int current_el = arm_current_el(env);
39
#include "qapi/qapi-commands-machine-target.h"
83
+
40
#include "qapi/error.h"
84
+ zcr_len = env->vfp.zcr_el[current_el <= 1 ? 1 : current_el];
41
#include "qemu/guest-random.h"
85
+ zcr_len &= 0xf;
42
#ifdef CONFIG_TCG
86
+ if (current_el < 2 && arm_feature(env, ARM_FEATURE_EL2)) {
43
-#include "arm_ldst.h"
87
+ zcr_len = MIN(zcr_len, 0xf & (uint32_t)env->vfp.zcr_el[2]);
44
-#include "exec/cpu_ldst.h"
88
+ }
45
#include "semihosting/common-semi.h"
89
+ if (current_el < 3 && arm_feature(env, ARM_FEATURE_EL3)) {
90
+ zcr_len = MIN(zcr_len, 0xf & (uint32_t)env->vfp.zcr_el[3]);
91
+ }
92
+ }
93
+ flags |= zcr_len << ARM_TBFLAG_ZCR_LEN_SHIFT;
94
} else {
95
*pc = env->regs[15];
96
flags = (env->thumb << ARM_TBFLAG_THUMB_SHIFT)
97
@@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
98
if (arm_cpu_data_is_big_endian(env)) {
99
flags |= ARM_TBFLAG_BE_DATA_MASK;
100
}
101
- flags |= fp_exception_el(env) << ARM_TBFLAG_FPEXC_EL_SHIFT;
102
+ flags |= fp_el << ARM_TBFLAG_FPEXC_EL_SHIFT;
103
104
if (arm_v7m_is_handler_mode(env)) {
105
flags |= ARM_TBFLAG_HANDLER_MASK;
106
diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c
107
index XXXXXXX..XXXXXXX 100644
108
--- a/target/arm/translate-a64.c
109
+++ b/target/arm/translate-a64.c
110
@@ -XXX,XX +XXX,XX @@ static int aarch64_tr_init_disas_context(DisasContextBase *dcbase,
111
dc->user = (dc->current_el == 0);
112
#endif
46
#endif
113
dc->fp_excp_el = ARM_TBFLAG_FPEXC_EL(dc->base.tb->flags);
47
#include "cpregs.h"
114
+ dc->sve_excp_el = ARM_TBFLAG_SVEEXC_EL(dc->base.tb->flags);
115
+ dc->sve_len = (ARM_TBFLAG_ZCR_LEN(dc->base.tb->flags) + 1) * 16;
116
dc->vec_len = 0;
117
dc->vec_stride = 0;
118
dc->cp_regs = arm_cpu->cp_regs;
119
--
48
--
120
2.16.1
49
2.25.1
121
122
diff view generated by jsdifflib
1
From: Ard Biesheuvel <ard.biesheuvel@linaro.org>
1
From: Claudio Fontana <cfontana@suse.de>
2
2
3
Add support for the new ARMv8.2 SHA-3, SM3, SM4 and SHA-512 instructions to
3
Remove some unused headers.
4
AArch64 user mode emulation.
5
4
6
Signed-off-by: Ard Biesheuvel <ard.biesheuvel@linaro.org>
5
Signed-off-by: Claudio Fontana <cfontana@suse.de>
7
Message-id: 20180207111729.15737-6-ard.biesheuvel@linaro.org
6
Acked-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Claudio Fontana <cfontana@suse.de>
8
Reviewed-by: Cornelia Huck <cohuck@redhat.com>
9
Signed-off-by: Fabiano Rosas <farosas@suse.de>
10
Message-id: 20221213190537.511-7-farosas@suse.de
11
[added back some includes that are still needed at this point]
12
Signed-off-by: Fabiano Rosas <farosas@suse.de>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
14
---
11
linux-user/elfload.c | 19 +++++++++++++++++++
15
target/arm/cpu.c | 1 -
12
target/arm/cpu64.c | 4 ++++
16
target/arm/cpu64.c | 6 ------
13
2 files changed, 23 insertions(+)
17
2 files changed, 7 deletions(-)
14
18
15
diff --git a/linux-user/elfload.c b/linux-user/elfload.c
19
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
16
index XXXXXXX..XXXXXXX 100644
20
index XXXXXXX..XXXXXXX 100644
17
--- a/linux-user/elfload.c
21
--- a/target/arm/cpu.c
18
+++ b/linux-user/elfload.c
22
+++ b/target/arm/cpu.c
19
@@ -XXX,XX +XXX,XX @@ enum {
23
@@ -XXX,XX +XXX,XX @@
20
ARM_HWCAP_A64_SHA1 = 1 << 5,
24
#include "target/arm/idau.h"
21
ARM_HWCAP_A64_SHA2 = 1 << 6,
25
#include "qemu/module.h"
22
ARM_HWCAP_A64_CRC32 = 1 << 7,
26
#include "qapi/error.h"
23
+ ARM_HWCAP_A64_ATOMICS = 1 << 8,
27
-#include "qapi/visitor.h"
24
+ ARM_HWCAP_A64_FPHP = 1 << 9,
28
#include "cpu.h"
25
+ ARM_HWCAP_A64_ASIMDHP = 1 << 10,
29
#ifdef CONFIG_TCG
26
+ ARM_HWCAP_A64_CPUID = 1 << 11,
30
#include "hw/core/tcg-cpu-ops.h"
27
+ ARM_HWCAP_A64_ASIMDRDM = 1 << 12,
28
+ ARM_HWCAP_A64_JSCVT = 1 << 13,
29
+ ARM_HWCAP_A64_FCMA = 1 << 14,
30
+ ARM_HWCAP_A64_LRCPC = 1 << 15,
31
+ ARM_HWCAP_A64_DCPOP = 1 << 16,
32
+ ARM_HWCAP_A64_SHA3 = 1 << 17,
33
+ ARM_HWCAP_A64_SM3 = 1 << 18,
34
+ ARM_HWCAP_A64_SM4 = 1 << 19,
35
+ ARM_HWCAP_A64_ASIMDDP = 1 << 20,
36
+ ARM_HWCAP_A64_SHA512 = 1 << 21,
37
+ ARM_HWCAP_A64_SVE = 1 << 22,
38
};
39
40
#define ELF_HWCAP get_elf_hwcap()
41
@@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap(void)
42
GET_FEATURE(ARM_FEATURE_V8_SHA1, ARM_HWCAP_A64_SHA1);
43
GET_FEATURE(ARM_FEATURE_V8_SHA256, ARM_HWCAP_A64_SHA2);
44
GET_FEATURE(ARM_FEATURE_CRC, ARM_HWCAP_A64_CRC32);
45
+ GET_FEATURE(ARM_FEATURE_V8_SHA3, ARM_HWCAP_A64_SHA3);
46
+ GET_FEATURE(ARM_FEATURE_V8_SM3, ARM_HWCAP_A64_SM3);
47
+ GET_FEATURE(ARM_FEATURE_V8_SM4, ARM_HWCAP_A64_SM4);
48
+ GET_FEATURE(ARM_FEATURE_V8_SHA512, ARM_HWCAP_A64_SHA512);
49
#undef GET_FEATURE
50
51
return hwcaps;
52
diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c
31
diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c
53
index XXXXXXX..XXXXXXX 100644
32
index XXXXXXX..XXXXXXX 100644
54
--- a/target/arm/cpu64.c
33
--- a/target/arm/cpu64.c
55
+++ b/target/arm/cpu64.c
34
+++ b/target/arm/cpu64.c
56
@@ -XXX,XX +XXX,XX @@ static void aarch64_any_initfn(Object *obj)
35
@@ -XXX,XX +XXX,XX @@
57
set_feature(&cpu->env, ARM_FEATURE_V8_AES);
36
#include "qemu/osdep.h"
58
set_feature(&cpu->env, ARM_FEATURE_V8_SHA1);
37
#include "qapi/error.h"
59
set_feature(&cpu->env, ARM_FEATURE_V8_SHA256);
38
#include "cpu.h"
60
+ set_feature(&cpu->env, ARM_FEATURE_V8_SHA512);
39
-#ifdef CONFIG_TCG
61
+ set_feature(&cpu->env, ARM_FEATURE_V8_SHA3);
40
-#include "hw/core/tcg-cpu-ops.h"
62
+ set_feature(&cpu->env, ARM_FEATURE_V8_SM3);
41
-#endif /* CONFIG_TCG */
63
+ set_feature(&cpu->env, ARM_FEATURE_V8_SM4);
42
#include "qemu/module.h"
64
set_feature(&cpu->env, ARM_FEATURE_V8_PMULL);
43
-#if !defined(CONFIG_USER_ONLY)
65
set_feature(&cpu->env, ARM_FEATURE_CRC);
44
-#include "hw/loader.h"
66
cpu->ctr = 0x80038003; /* 32 byte I and D cacheline size, VIPT icache */
45
-#endif
46
#include "sysemu/kvm.h"
47
#include "sysemu/hvf.h"
48
#include "kvm_arm.h"
67
--
49
--
68
2.16.1
50
2.25.1
69
70
diff view generated by jsdifflib
1
From: Andrey Smirnov <andrew.smirnov@gmail.com>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
Add enough code to emulate i.MX2 watchdog IP block so it would be
3
The pointed MouseTransformInfo structure is accessed read-only.
4
possible to reboot the machine running Linux Guest.
5
4
6
Cc: Peter Maydell <peter.maydell@linaro.org>
5
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
7
Cc: Jason Wang <jasowang@redhat.com>
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Cc: Philippe Mathieu-Daudé <f4bug@amsat.org>
7
Message-id: 20221220142520.24094-2-philmd@linaro.org
9
Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com>
10
Cc: Michael S. Tsirkin <mst@redhat.com>
11
Cc: qemu-devel@nongnu.org
12
Cc: qemu-arm@nongnu.org
13
Cc: yurovsky@gmail.com
14
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
15
Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com>
16
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
17
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
18
---
9
---
19
hw/misc/Makefile.objs | 1 +
10
include/hw/input/tsc2xxx.h | 4 ++--
20
include/hw/misc/imx2_wdt.h | 33 +++++++++++++++++
11
hw/input/tsc2005.c | 2 +-
21
hw/misc/imx2_wdt.c | 89 ++++++++++++++++++++++++++++++++++++++++++++++
12
hw/input/tsc210x.c | 3 +--
22
3 files changed, 123 insertions(+)
13
3 files changed, 4 insertions(+), 5 deletions(-)
23
create mode 100644 include/hw/misc/imx2_wdt.h
24
create mode 100644 hw/misc/imx2_wdt.c
25
14
26
diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs
15
diff --git a/include/hw/input/tsc2xxx.h b/include/hw/input/tsc2xxx.h
27
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
28
--- a/hw/misc/Makefile.objs
17
--- a/include/hw/input/tsc2xxx.h
29
+++ b/hw/misc/Makefile.objs
18
+++ b/include/hw/input/tsc2xxx.h
30
@@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_IMX) += imx25_ccm.o
19
@@ -XXX,XX +XXX,XX @@ uWireSlave *tsc2102_init(qemu_irq pint);
31
obj-$(CONFIG_IMX) += imx6_ccm.o
20
uWireSlave *tsc2301_init(qemu_irq penirq, qemu_irq kbirq, qemu_irq dav);
32
obj-$(CONFIG_IMX) += imx6_src.o
21
I2SCodec *tsc210x_codec(uWireSlave *chip);
33
obj-$(CONFIG_IMX) += imx7_ccm.o
22
uint32_t tsc210x_txrx(void *opaque, uint32_t value, int len);
34
+obj-$(CONFIG_IMX) += imx2_wdt.o
23
-void tsc210x_set_transform(uWireSlave *chip, MouseTransformInfo *info);
35
obj-$(CONFIG_MILKYMIST) += milkymist-hpdmc.o
24
+void tsc210x_set_transform(uWireSlave *chip, const MouseTransformInfo *info);
36
obj-$(CONFIG_MILKYMIST) += milkymist-pfpu.o
25
void tsc210x_key_event(uWireSlave *chip, int key, int down);
37
obj-$(CONFIG_MAINSTONE) += mst_fpga.o
26
38
diff --git a/include/hw/misc/imx2_wdt.h b/include/hw/misc/imx2_wdt.h
27
/* tsc2005.c */
39
new file mode 100644
28
void *tsc2005_init(qemu_irq pintdav);
40
index XXXXXXX..XXXXXXX
29
uint32_t tsc2005_txrx(void *opaque, uint32_t value, int len);
41
--- /dev/null
30
-void tsc2005_set_transform(void *opaque, MouseTransformInfo *info);
42
+++ b/include/hw/misc/imx2_wdt.h
31
+void tsc2005_set_transform(void *opaque, const MouseTransformInfo *info);
43
@@ -XXX,XX +XXX,XX @@
32
44
+/*
33
#endif
45
+ * Copyright (c) 2017, Impinj, Inc.
34
diff --git a/hw/input/tsc2005.c b/hw/input/tsc2005.c
46
+ *
35
index XXXXXXX..XXXXXXX 100644
47
+ * i.MX2 Watchdog IP block
36
--- a/hw/input/tsc2005.c
48
+ *
37
+++ b/hw/input/tsc2005.c
49
+ * Author: Andrey Smirnov <andrew.smirnov@gmail.com>
38
@@ -XXX,XX +XXX,XX @@ void *tsc2005_init(qemu_irq pintdav)
50
+ *
39
* from the touchscreen. Assuming 12-bit precision was used during
51
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
40
* tslib calibration.
52
+ * See the COPYING file in the top-level directory.
41
*/
53
+ */
42
-void tsc2005_set_transform(void *opaque, MouseTransformInfo *info)
54
+
43
+void tsc2005_set_transform(void *opaque, const MouseTransformInfo *info)
55
+#ifndef IMX2_WDT_H
44
{
56
+#define IMX2_WDT_H
45
TSC2005State *s = (TSC2005State *) opaque;
57
+
46
58
+#include "hw/sysbus.h"
47
diff --git a/hw/input/tsc210x.c b/hw/input/tsc210x.c
59
+
48
index XXXXXXX..XXXXXXX 100644
60
+#define TYPE_IMX2_WDT "imx2.wdt"
49
--- a/hw/input/tsc210x.c
61
+#define IMX2_WDT(obj) OBJECT_CHECK(IMX2WdtState, (obj), TYPE_IMX2_WDT)
50
+++ b/hw/input/tsc210x.c
62
+
51
@@ -XXX,XX +XXX,XX @@ I2SCodec *tsc210x_codec(uWireSlave *chip)
63
+enum IMX2WdtRegisters {
52
* from the touchscreen. Assuming 12-bit precision was used during
64
+ IMX2_WDT_WCR = 0x0000,
53
* tslib calibration.
65
+ IMX2_WDT_REG_NUM = 0x0008 / sizeof(uint16_t) + 1,
54
*/
66
+};
55
-void tsc210x_set_transform(uWireSlave *chip,
67
+
56
- MouseTransformInfo *info)
68
+
57
+void tsc210x_set_transform(uWireSlave *chip, const MouseTransformInfo *info)
69
+typedef struct IMX2WdtState {
58
{
70
+ /* <private> */
59
TSC210xState *s = (TSC210xState *) chip->opaque;
71
+ SysBusDevice parent_obj;
60
#if 0
72
+
73
+ MemoryRegion mmio;
74
+} IMX2WdtState;
75
+
76
+#endif /* IMX7_SNVS_H */
77
diff --git a/hw/misc/imx2_wdt.c b/hw/misc/imx2_wdt.c
78
new file mode 100644
79
index XXXXXXX..XXXXXXX
80
--- /dev/null
81
+++ b/hw/misc/imx2_wdt.c
82
@@ -XXX,XX +XXX,XX @@
83
+/*
84
+ * Copyright (c) 2018, Impinj, Inc.
85
+ *
86
+ * i.MX2 Watchdog IP block
87
+ *
88
+ * Author: Andrey Smirnov <andrew.smirnov@gmail.com>
89
+ *
90
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
91
+ * See the COPYING file in the top-level directory.
92
+ */
93
+
94
+#include "qemu/osdep.h"
95
+#include "qemu/bitops.h"
96
+#include "sysemu/watchdog.h"
97
+
98
+#include "hw/misc/imx2_wdt.h"
99
+
100
+#define IMX2_WDT_WCR_WDA BIT(5) /* -> External Reset WDOG_B */
101
+#define IMX2_WDT_WCR_SRS BIT(4) /* -> Software Reset Signal */
102
+
103
+static uint64_t imx2_wdt_read(void *opaque, hwaddr addr,
104
+ unsigned int size)
105
+{
106
+ return 0;
107
+}
108
+
109
+static void imx2_wdt_write(void *opaque, hwaddr addr,
110
+ uint64_t value, unsigned int size)
111
+{
112
+ if (addr == IMX2_WDT_WCR &&
113
+ (value & (IMX2_WDT_WCR_WDA | IMX2_WDT_WCR_SRS))) {
114
+ watchdog_perform_action();
115
+ }
116
+}
117
+
118
+static const MemoryRegionOps imx2_wdt_ops = {
119
+ .read = imx2_wdt_read,
120
+ .write = imx2_wdt_write,
121
+ .endianness = DEVICE_NATIVE_ENDIAN,
122
+ .impl = {
123
+ /*
124
+ * Our device would not work correctly if the guest was doing
125
+ * unaligned access. This might not be a limitation on the
126
+ * real device but in practice there is no reason for a guest
127
+ * to access this device unaligned.
128
+ */
129
+ .min_access_size = 4,
130
+ .max_access_size = 4,
131
+ .unaligned = false,
132
+ },
133
+};
134
+
135
+static void imx2_wdt_realize(DeviceState *dev, Error **errp)
136
+{
137
+ IMX2WdtState *s = IMX2_WDT(dev);
138
+
139
+ memory_region_init_io(&s->mmio, OBJECT(dev),
140
+ &imx2_wdt_ops, s,
141
+ TYPE_IMX2_WDT".mmio",
142
+ IMX2_WDT_REG_NUM * sizeof(uint16_t));
143
+ sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->mmio);
144
+}
145
+
146
+static void imx2_wdt_class_init(ObjectClass *klass, void *data)
147
+{
148
+ DeviceClass *dc = DEVICE_CLASS(klass);
149
+
150
+ dc->realize = imx2_wdt_realize;
151
+ set_bit(DEVICE_CATEGORY_MISC, dc->categories);
152
+}
153
+
154
+static const TypeInfo imx2_wdt_info = {
155
+ .name = TYPE_IMX2_WDT,
156
+ .parent = TYPE_SYS_BUS_DEVICE,
157
+ .instance_size = sizeof(IMX2WdtState),
158
+ .class_init = imx2_wdt_class_init,
159
+};
160
+
161
+static WatchdogTimerModel model = {
162
+ .wdt_name = "imx2-watchdog",
163
+ .wdt_description = "i.MX2 Watchdog",
164
+};
165
+
166
+static void imx2_wdt_register_type(void)
167
+{
168
+ watchdog_add_model(&model);
169
+ type_register_static(&imx2_wdt_info);
170
+}
171
+type_init(imx2_wdt_register_type)
172
--
61
--
173
2.16.1
62
2.25.1
174
63
175
64
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
Save the high parts of the Zregs and all of the Pregs.
3
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
4
The ZCR_ELx registers are migrated via the CP mechanism.
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
5
Message-id: 20221220142520.24094-3-philmd@linaro.org
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
8
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
9
Message-id: 20180123035349.24538-4-richard.henderson@linaro.org
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
7
---
12
target/arm/machine.c | 53 ++++++++++++++++++++++++++++++++++++++++++++++++++++
8
hw/arm/nseries.c | 18 +++++++++---------
13
1 file changed, 53 insertions(+)
9
1 file changed, 9 insertions(+), 9 deletions(-)
14
10
15
diff --git a/target/arm/machine.c b/target/arm/machine.c
11
diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c
16
index XXXXXXX..XXXXXXX 100644
12
index XXXXXXX..XXXXXXX 100644
17
--- a/target/arm/machine.c
13
--- a/hw/arm/nseries.c
18
+++ b/target/arm/machine.c
14
+++ b/hw/arm/nseries.c
19
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_iwmmxt = {
15
@@ -XXX,XX +XXX,XX @@ static void n8x0_i2c_setup(struct n800_s *s)
20
}
16
}
17
18
/* Touchscreen and keypad controller */
19
-static MouseTransformInfo n800_pointercal = {
20
+static const MouseTransformInfo n800_pointercal = {
21
.x = 800,
22
.y = 480,
23
.a = { 14560, -68, -3455208, -39, -9621, 35152972, 65536 },
21
};
24
};
22
25
23
+#ifdef TARGET_AARCH64
26
-static MouseTransformInfo n810_pointercal = {
24
+/* The expression ARM_MAX_VQ - 2 is 0 for pure AArch32 build,
27
+static const MouseTransformInfo n810_pointercal = {
25
+ * and ARMPredicateReg is actively empty. This triggers errors
28
.x = 800,
26
+ * in the expansion of the VMSTATE macros.
29
.y = 480,
27
+ */
30
.a = { 15041, 148, -4731056, 171, -10238, 35933380, 65536 },
28
+
31
@@ -XXX,XX +XXX,XX @@ static void n810_key_event(void *opaque, int keycode)
29
+static bool sve_needed(void *opaque)
32
30
+{
33
#define M    0
31
+ ARMCPU *cpu = opaque;
34
32
+ CPUARMState *env = &cpu->env;
35
-static int n810_keys[0x80] = {
33
+
36
+static const int n810_keys[0x80] = {
34
+ return arm_feature(env, ARM_FEATURE_SVE);
37
[0x01] = 16,    /* Q */
35
+}
38
[0x02] = 37,    /* K */
36
+
39
[0x03] = 24,    /* O */
37
+/* The first two words of each Zreg is stored in VFP state. */
40
@@ -XXX,XX +XXX,XX @@ static void n8x0_usb_setup(struct n800_s *s)
38
+static const VMStateDescription vmstate_zreg_hi_reg = {
41
/* Setup done before the main bootloader starts by some early setup code
39
+ .name = "cpu/sve/zreg_hi",
42
* - used when we want to run the main bootloader in emulation. This
40
+ .version_id = 1,
43
* isn't documented. */
41
+ .minimum_version_id = 1,
44
-static uint32_t n800_pinout[104] = {
42
+ .fields = (VMStateField[]) {
45
+static const uint32_t n800_pinout[104] = {
43
+ VMSTATE_UINT64_SUB_ARRAY(d, ARMVectorReg, 2, ARM_MAX_VQ - 2),
46
0x080f00d8, 0x00d40808, 0x03080808, 0x080800d0,
44
+ VMSTATE_END_OF_LIST()
47
0x00dc0808, 0x0b0f0f00, 0x080800b4, 0x00c00808,
45
+ }
48
0x08080808, 0x180800c4, 0x00b80000, 0x08080808,
46
+};
49
@@ -XXX,XX +XXX,XX @@ static void n8x0_boot_init(void *opaque)
47
+
50
#define OMAP_TAG_CBUS        0x4e03
48
+static const VMStateDescription vmstate_preg_reg = {
51
#define OMAP_TAG_EM_ASIC_BB5    0x4e04
49
+ .name = "cpu/sve/preg",
52
50
+ .version_id = 1,
53
-static struct omap_gpiosw_info_s {
51
+ .minimum_version_id = 1,
54
+static const struct omap_gpiosw_info_s {
52
+ .fields = (VMStateField[]) {
55
const char *name;
53
+ VMSTATE_UINT64_ARRAY(p, ARMPredicateReg, 2 * ARM_MAX_VQ / 8),
56
int line;
54
+ VMSTATE_END_OF_LIST()
57
int type;
55
+ }
58
@@ -XXX,XX +XXX,XX @@ static struct omap_gpiosw_info_s {
56
+};
59
{ NULL }
57
+
60
};
58
+static const VMStateDescription vmstate_sve = {
61
59
+ .name = "cpu/sve",
62
-static struct omap_partition_info_s {
60
+ .version_id = 1,
63
+static const struct omap_partition_info_s {
61
+ .minimum_version_id = 1,
64
uint32_t offset;
62
+ .needed = sve_needed,
65
uint32_t size;
63
+ .fields = (VMStateField[]) {
66
int mask;
64
+ VMSTATE_STRUCT_ARRAY(env.vfp.zregs, ARMCPU, 32, 0,
67
@@ -XXX,XX +XXX,XX @@ static struct omap_partition_info_s {
65
+ vmstate_zreg_hi_reg, ARMVectorReg),
68
{ 0, 0, 0, NULL }
66
+ VMSTATE_STRUCT_ARRAY(env.vfp.pregs, ARMCPU, 17, 0,
69
};
67
+ vmstate_preg_reg, ARMPredicateReg),
70
68
+ VMSTATE_END_OF_LIST()
71
-static uint8_t n8x0_bd_addr[6] = { N8X0_BD_ADDR };
69
+ }
72
+static const uint8_t n8x0_bd_addr[6] = { N8X0_BD_ADDR };
70
+};
73
71
+#endif /* AARCH64 */
74
static int n8x0_atag_setup(void *p, int model)
72
+
73
static bool m_needed(void *opaque)
74
{
75
{
75
ARMCPU *cpu = opaque;
76
uint8_t *b;
76
@@ -XXX,XX +XXX,XX @@ const VMStateDescription vmstate_arm_cpu = {
77
uint16_t *w;
77
&vmstate_pmsav7,
78
uint32_t *l;
78
&vmstate_pmsav8,
79
- struct omap_gpiosw_info_s *gpiosw;
79
&vmstate_m_security,
80
- struct omap_partition_info_s *partition;
80
+#ifdef TARGET_AARCH64
81
+ const struct omap_gpiosw_info_s *gpiosw;
81
+ &vmstate_sve,
82
+ const struct omap_partition_info_s *partition;
82
+#endif
83
const char *tag;
83
NULL
84
84
}
85
w = p;
85
};
86
--
86
--
87
2.16.1
87
2.25.1
88
88
89
89
diff view generated by jsdifflib
1
From: Ard Biesheuvel <ard.biesheuvel@linaro.org>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
This implements emulation of the new SHA-512 instructions that have
3
Silent when compiling with -Wextra:
4
been added as an optional extensions to the ARMv8 Crypto Extensions
5
in ARM v8.2.
6
4
7
Signed-off-by: Ard Biesheuvel <ard.biesheuvel@linaro.org>
5
../hw/arm/nseries.c:1081:12: warning: missing field 'line' initializer [-Wmissing-field-initializers]
8
Message-id: 20180207111729.15737-2-ard.biesheuvel@linaro.org
6
{ NULL }
7
^
8
9
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
10
Message-id: 20221220142520.24094-4-philmd@linaro.org
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
11
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
13
---
12
target/arm/cpu.h | 1 +
14
hw/arm/nseries.c | 10 ++++------
13
target/arm/helper.h | 5 +++
15
1 file changed, 4 insertions(+), 6 deletions(-)
14
target/arm/crypto_helper.c | 90 ++++++++++++++++++++++++++++++++++++-
15
target/arm/translate-a64.c | 110 +++++++++++++++++++++++++++++++++++++++++++++
16
4 files changed, 205 insertions(+), 1 deletion(-)
17
16
18
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
17
diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c
19
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
20
--- a/target/arm/cpu.h
19
--- a/hw/arm/nseries.c
21
+++ b/target/arm/cpu.h
20
+++ b/hw/arm/nseries.c
22
@@ -XXX,XX +XXX,XX @@ enum arm_features {
21
@@ -XXX,XX +XXX,XX @@ static const struct omap_gpiosw_info_s {
23
ARM_FEATURE_M_SECURITY, /* M profile Security Extension */
22
"headphone", N8X0_HEADPHONE_GPIO,
24
ARM_FEATURE_JAZELLE, /* has (trivial) Jazelle implementation */
23
OMAP_GPIOSW_TYPE_CONNECTION | OMAP_GPIOSW_INVERTED,
25
ARM_FEATURE_SVE, /* has Scalable Vector Extension */
24
},
26
+ ARM_FEATURE_V8_SHA512, /* implements SHA512 part of v8 Crypto Extensions */
25
- { NULL }
26
+ { /* end of list */ }
27
}, n810_gpiosw_info[] = {
28
{
29
"gps_reset", N810_GPS_RESET_GPIO,
30
@@ -XXX,XX +XXX,XX @@ static const struct omap_gpiosw_info_s {
31
"slide", N810_SLIDE_GPIO,
32
OMAP_GPIOSW_TYPE_COVER | OMAP_GPIOSW_INVERTED,
33
},
34
- { NULL }
35
+ { /* end of list */ }
27
};
36
};
28
37
29
static inline int arm_feature(CPUARMState *env, int feature)
38
static const struct omap_partition_info_s {
30
diff --git a/target/arm/helper.h b/target/arm/helper.h
39
@@ -XXX,XX +XXX,XX @@ static const struct omap_partition_info_s {
31
index XXXXXXX..XXXXXXX 100644
40
{ 0x00080000, 0x00200000, 0x0, "kernel" },
32
--- a/target/arm/helper.h
41
{ 0x00280000, 0x00200000, 0x3, "initfs" },
33
+++ b/target/arm/helper.h
42
{ 0x00480000, 0x0fb80000, 0x3, "rootfs" },
34
@@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(crypto_sha256h2, TCG_CALL_NO_RWG, void, ptr, ptr, ptr)
43
-
35
DEF_HELPER_FLAGS_2(crypto_sha256su0, TCG_CALL_NO_RWG, void, ptr, ptr)
44
- { 0, 0, 0, NULL }
36
DEF_HELPER_FLAGS_3(crypto_sha256su1, TCG_CALL_NO_RWG, void, ptr, ptr, ptr)
45
+ { /* end of list */ }
37
46
}, n810_part_info[] = {
38
+DEF_HELPER_FLAGS_3(crypto_sha512h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr)
47
{ 0x00000000, 0x00020000, 0x3, "bootloader" },
39
+DEF_HELPER_FLAGS_3(crypto_sha512h2, TCG_CALL_NO_RWG, void, ptr, ptr, ptr)
48
{ 0x00020000, 0x00060000, 0x0, "config" },
40
+DEF_HELPER_FLAGS_2(crypto_sha512su0, TCG_CALL_NO_RWG, void, ptr, ptr)
49
{ 0x00080000, 0x00220000, 0x0, "kernel" },
41
+DEF_HELPER_FLAGS_3(crypto_sha512su1, TCG_CALL_NO_RWG, void, ptr, ptr, ptr)
50
{ 0x002a0000, 0x00400000, 0x0, "initfs" },
42
+
51
{ 0x006a0000, 0x0f960000, 0x0, "rootfs" },
43
DEF_HELPER_FLAGS_3(crc32, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32)
52
-
44
DEF_HELPER_FLAGS_3(crc32c, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32)
53
- { 0, 0, 0, NULL }
45
DEF_HELPER_2(dc_zva, void, env, i64)
54
+ { /* end of list */ }
46
diff --git a/target/arm/crypto_helper.c b/target/arm/crypto_helper.c
47
index XXXXXXX..XXXXXXX 100644
48
--- a/target/arm/crypto_helper.c
49
+++ b/target/arm/crypto_helper.c
50
@@ -XXX,XX +XXX,XX @@
51
/*
52
* crypto_helper.c - emulate v8 Crypto Extensions instructions
53
*
54
- * Copyright (C) 2013 - 2014 Linaro Ltd <ard.biesheuvel@linaro.org>
55
+ * Copyright (C) 2013 - 2018 Linaro Ltd <ard.biesheuvel@linaro.org>
56
*
57
* This library is free software; you can redistribute it and/or
58
* modify it under the terms of the GNU Lesser General Public
59
@@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sha256su1)(void *vd, void *vn, void *vm)
60
rd[0] = d.l[0];
61
rd[1] = d.l[1];
62
}
63
+
64
+/*
65
+ * The SHA-512 logical functions (same as above but using 64-bit operands)
66
+ */
67
+
68
+static uint64_t cho512(uint64_t x, uint64_t y, uint64_t z)
69
+{
70
+ return (x & (y ^ z)) ^ z;
71
+}
72
+
73
+static uint64_t maj512(uint64_t x, uint64_t y, uint64_t z)
74
+{
75
+ return (x & y) | ((x | y) & z);
76
+}
77
+
78
+static uint64_t S0_512(uint64_t x)
79
+{
80
+ return ror64(x, 28) ^ ror64(x, 34) ^ ror64(x, 39);
81
+}
82
+
83
+static uint64_t S1_512(uint64_t x)
84
+{
85
+ return ror64(x, 14) ^ ror64(x, 18) ^ ror64(x, 41);
86
+}
87
+
88
+static uint64_t s0_512(uint64_t x)
89
+{
90
+ return ror64(x, 1) ^ ror64(x, 8) ^ (x >> 7);
91
+}
92
+
93
+static uint64_t s1_512(uint64_t x)
94
+{
95
+ return ror64(x, 19) ^ ror64(x, 61) ^ (x >> 6);
96
+}
97
+
98
+void HELPER(crypto_sha512h)(void *vd, void *vn, void *vm)
99
+{
100
+ uint64_t *rd = vd;
101
+ uint64_t *rn = vn;
102
+ uint64_t *rm = vm;
103
+ uint64_t d0 = rd[0];
104
+ uint64_t d1 = rd[1];
105
+
106
+ d1 += S1_512(rm[1]) + cho512(rm[1], rn[0], rn[1]);
107
+ d0 += S1_512(d1 + rm[0]) + cho512(d1 + rm[0], rm[1], rn[0]);
108
+
109
+ rd[0] = d0;
110
+ rd[1] = d1;
111
+}
112
+
113
+void HELPER(crypto_sha512h2)(void *vd, void *vn, void *vm)
114
+{
115
+ uint64_t *rd = vd;
116
+ uint64_t *rn = vn;
117
+ uint64_t *rm = vm;
118
+ uint64_t d0 = rd[0];
119
+ uint64_t d1 = rd[1];
120
+
121
+ d1 += S0_512(rm[0]) + maj512(rn[0], rm[1], rm[0]);
122
+ d0 += S0_512(d1) + maj512(d1, rm[0], rm[1]);
123
+
124
+ rd[0] = d0;
125
+ rd[1] = d1;
126
+}
127
+
128
+void HELPER(crypto_sha512su0)(void *vd, void *vn)
129
+{
130
+ uint64_t *rd = vd;
131
+ uint64_t *rn = vn;
132
+ uint64_t d0 = rd[0];
133
+ uint64_t d1 = rd[1];
134
+
135
+ d0 += s0_512(rd[1]);
136
+ d1 += s0_512(rn[0]);
137
+
138
+ rd[0] = d0;
139
+ rd[1] = d1;
140
+}
141
+
142
+void HELPER(crypto_sha512su1)(void *vd, void *vn, void *vm)
143
+{
144
+ uint64_t *rd = vd;
145
+ uint64_t *rn = vn;
146
+ uint64_t *rm = vm;
147
+
148
+ rd[0] += s1_512(rn[0]) + rm[0];
149
+ rd[1] += s1_512(rn[1]) + rm[1];
150
+}
151
diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c
152
index XXXXXXX..XXXXXXX 100644
153
--- a/target/arm/translate-a64.c
154
+++ b/target/arm/translate-a64.c
155
@@ -XXX,XX +XXX,XX @@ static void disas_crypto_two_reg_sha(DisasContext *s, uint32_t insn)
156
tcg_temp_free_ptr(tcg_rn_ptr);
157
}
158
159
+/* Crypto three-reg SHA512
160
+ * 31 21 20 16 15 14 13 12 11 10 9 5 4 0
161
+ * +-----------------------+------+---+---+-----+--------+------+------+
162
+ * | 1 1 0 0 1 1 1 0 0 1 1 | Rm | 1 | O | 0 0 | opcode | Rn | Rd |
163
+ * +-----------------------+------+---+---+-----+--------+------+------+
164
+ */
165
+static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn)
166
+{
167
+ int opcode = extract32(insn, 10, 2);
168
+ int o = extract32(insn, 14, 1);
169
+ int rm = extract32(insn, 16, 5);
170
+ int rn = extract32(insn, 5, 5);
171
+ int rd = extract32(insn, 0, 5);
172
+ int feature;
173
+ CryptoThreeOpFn *genfn;
174
+
175
+ if (o == 0) {
176
+ switch (opcode) {
177
+ case 0: /* SHA512H */
178
+ feature = ARM_FEATURE_V8_SHA512;
179
+ genfn = gen_helper_crypto_sha512h;
180
+ break;
181
+ case 1: /* SHA512H2 */
182
+ feature = ARM_FEATURE_V8_SHA512;
183
+ genfn = gen_helper_crypto_sha512h2;
184
+ break;
185
+ case 2: /* SHA512SU1 */
186
+ feature = ARM_FEATURE_V8_SHA512;
187
+ genfn = gen_helper_crypto_sha512su1;
188
+ break;
189
+ default:
190
+ unallocated_encoding(s);
191
+ return;
192
+ }
193
+ } else {
194
+ unallocated_encoding(s);
195
+ return;
196
+ }
197
+
198
+ if (!arm_dc_feature(s, feature)) {
199
+ unallocated_encoding(s);
200
+ return;
201
+ }
202
+
203
+ if (!fp_access_check(s)) {
204
+ return;
205
+ }
206
+
207
+ if (genfn) {
208
+ TCGv_ptr tcg_rd_ptr, tcg_rn_ptr, tcg_rm_ptr;
209
+
210
+ tcg_rd_ptr = vec_full_reg_ptr(s, rd);
211
+ tcg_rn_ptr = vec_full_reg_ptr(s, rn);
212
+ tcg_rm_ptr = vec_full_reg_ptr(s, rm);
213
+
214
+ genfn(tcg_rd_ptr, tcg_rn_ptr, tcg_rm_ptr);
215
+
216
+ tcg_temp_free_ptr(tcg_rd_ptr);
217
+ tcg_temp_free_ptr(tcg_rn_ptr);
218
+ tcg_temp_free_ptr(tcg_rm_ptr);
219
+ } else {
220
+ g_assert_not_reached();
221
+ }
222
+}
223
+
224
+/* Crypto two-reg SHA512
225
+ * 31 12 11 10 9 5 4 0
226
+ * +-----------------------------------------+--------+------+------+
227
+ * | 1 1 0 0 1 1 1 0 1 1 0 0 0 0 0 0 1 0 0 0 | opcode | Rn | Rd |
228
+ * +-----------------------------------------+--------+------+------+
229
+ */
230
+static void disas_crypto_two_reg_sha512(DisasContext *s, uint32_t insn)
231
+{
232
+ int opcode = extract32(insn, 10, 2);
233
+ int rn = extract32(insn, 5, 5);
234
+ int rd = extract32(insn, 0, 5);
235
+ TCGv_ptr tcg_rd_ptr, tcg_rn_ptr;
236
+ int feature;
237
+ CryptoTwoOpFn *genfn;
238
+
239
+ switch (opcode) {
240
+ case 0: /* SHA512SU0 */
241
+ feature = ARM_FEATURE_V8_SHA512;
242
+ genfn = gen_helper_crypto_sha512su0;
243
+ break;
244
+ default:
245
+ unallocated_encoding(s);
246
+ return;
247
+ }
248
+
249
+ if (!arm_dc_feature(s, feature)) {
250
+ unallocated_encoding(s);
251
+ return;
252
+ }
253
+
254
+ if (!fp_access_check(s)) {
255
+ return;
256
+ }
257
+
258
+ tcg_rd_ptr = vec_full_reg_ptr(s, rd);
259
+ tcg_rn_ptr = vec_full_reg_ptr(s, rn);
260
+
261
+ genfn(tcg_rd_ptr, tcg_rn_ptr);
262
+
263
+ tcg_temp_free_ptr(tcg_rd_ptr);
264
+ tcg_temp_free_ptr(tcg_rn_ptr);
265
+}
266
+
267
/* C3.6 Data processing - SIMD, inc Crypto
268
*
269
* As the decode gets a little complex we are using a table based
270
@@ -XXX,XX +XXX,XX @@ static const AArch64DecodeTable data_proc_simd[] = {
271
{ 0x4e280800, 0xff3e0c00, disas_crypto_aes },
272
{ 0x5e000000, 0xff208c00, disas_crypto_three_reg_sha },
273
{ 0x5e280800, 0xff3e0c00, disas_crypto_two_reg_sha },
274
+ { 0xce608000, 0xffe0b000, disas_crypto_three_reg_sha512 },
275
+ { 0xcec08000, 0xfffff000, disas_crypto_two_reg_sha512 },
276
{ 0x00000000, 0x00000000, NULL }
277
};
55
};
278
56
57
static const uint8_t n8x0_bd_addr[6] = { N8X0_BD_ADDR };
279
--
58
--
280
2.16.1
59
2.25.1
281
60
282
61
diff view generated by jsdifflib
1
Make v7m_push_callee_stack() honour the MPU by using the
1
From: Zhuojia Shen <chaosdefinition@hotmail.com>
2
new v7m_stack_write() function. We return a flag to indicate
2
3
whether the pushes failed, which we can then use in
3
In CPUID registers exposed to userspace, some registers were missing
4
v7m_exception_taken() to cause us to handle the derived
4
and some fields were not exposed. This patch aligns exposed ID
5
exception correctly.
5
registers and their fields with what the upstream kernel currently
6
6
exposes.
7
8
Specifically, the following new ID registers/fields are exposed to
9
userspace:
10
11
ID_AA64PFR1_EL1.BT: bits 3-0
12
ID_AA64PFR1_EL1.MTE: bits 11-8
13
ID_AA64PFR1_EL1.SME: bits 27-24
14
15
ID_AA64ZFR0_EL1.SVEver: bits 3-0
16
ID_AA64ZFR0_EL1.AES: bits 7-4
17
ID_AA64ZFR0_EL1.BitPerm: bits 19-16
18
ID_AA64ZFR0_EL1.BF16: bits 23-20
19
ID_AA64ZFR0_EL1.SHA3: bits 35-32
20
ID_AA64ZFR0_EL1.SM4: bits 43-40
21
ID_AA64ZFR0_EL1.I8MM: bits 47-44
22
ID_AA64ZFR0_EL1.F32MM: bits 55-52
23
ID_AA64ZFR0_EL1.F64MM: bits 59-56
24
25
ID_AA64SMFR0_EL1.F32F32: bit 32
26
ID_AA64SMFR0_EL1.B16F32: bit 34
27
ID_AA64SMFR0_EL1.F16F32: bit 35
28
ID_AA64SMFR0_EL1.I8I32: bits 39-36
29
ID_AA64SMFR0_EL1.F64F64: bit 48
30
ID_AA64SMFR0_EL1.I16I64: bits 55-52
31
ID_AA64SMFR0_EL1.FA64: bit 63
32
33
ID_AA64MMFR0_EL1.ECV: bits 63-60
34
35
ID_AA64MMFR1_EL1.AFP: bits 47-44
36
37
ID_AA64MMFR2_EL1.AT: bits 35-32
38
39
ID_AA64ISAR0_EL1.RNDR: bits 63-60
40
41
ID_AA64ISAR1_EL1.FRINTTS: bits 35-32
42
ID_AA64ISAR1_EL1.BF16: bits 47-44
43
ID_AA64ISAR1_EL1.DGH: bits 51-48
44
ID_AA64ISAR1_EL1.I8MM: bits 55-52
45
46
ID_AA64ISAR2_EL1.WFxT: bits 3-0
47
ID_AA64ISAR2_EL1.RPRES: bits 7-4
48
ID_AA64ISAR2_EL1.GPA3: bits 11-8
49
ID_AA64ISAR2_EL1.APA3: bits 15-12
50
51
The code is also refactored to use symbolic names for ID register fields
52
for better readability and maintainability.
53
54
The test case in tests/tcg/aarch64/sysregs.c is also updated to match
55
the intended behavior.
56
57
Signed-off-by: Zhuojia Shen <chaosdefinition@hotmail.com>
58
Message-id: DS7PR12MB6309FB585E10772928F14271ACE79@DS7PR12MB6309.namprd12.prod.outlook.com
59
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
60
[PMM: use Sn_n_Cn_Cn_n syntax to work with older assemblers
61
that don't recognize id_aa64isar2_el1 and id_aa64mmfr2_el1]
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
62
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
10
Message-id: 1517324542-6607-6-git-send-email-peter.maydell@linaro.org
11
---
63
---
12
target/arm/helper.c | 64 ++++++++++++++++++++++++++++++++++++++++-------------
64
target/arm/helper.c | 96 +++++++++++++++++++++++++------
13
1 file changed, 49 insertions(+), 15 deletions(-)
65
tests/tcg/aarch64/sysregs.c | 24 ++++++--
66
tests/tcg/aarch64/Makefile.target | 7 ++-
67
3 files changed, 103 insertions(+), 24 deletions(-)
14
68
15
diff --git a/target/arm/helper.c b/target/arm/helper.c
69
diff --git a/target/arm/helper.c b/target/arm/helper.c
16
index XXXXXXX..XXXXXXX 100644
70
index XXXXXXX..XXXXXXX 100644
17
--- a/target/arm/helper.c
71
--- a/target/arm/helper.c
18
+++ b/target/arm/helper.c
72
+++ b/target/arm/helper.c
19
@@ -XXX,XX +XXX,XX @@ static uint32_t arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure)
73
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
20
return addr;
74
#ifdef CONFIG_USER_ONLY
21
}
75
static const ARMCPRegUserSpaceInfo v8_user_idregs[] = {
22
76
{ .name = "ID_AA64PFR0_EL1",
23
-static void v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain,
77
- .exported_bits = 0x000f000f00ff0000,
24
+static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain,
78
- .fixed_bits = 0x0000000000000011 },
25
bool ignore_faults)
79
+ .exported_bits = R_ID_AA64PFR0_FP_MASK |
26
{
80
+ R_ID_AA64PFR0_ADVSIMD_MASK |
27
/* For v8M, push the callee-saves register part of the stack frame.
81
+ R_ID_AA64PFR0_SVE_MASK |
28
@@ -XXX,XX +XXX,XX @@ static void v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain,
82
+ R_ID_AA64PFR0_DIT_MASK,
29
* In the tailchaining case this may not be the current stack.
83
+ .fixed_bits = (0x1u << R_ID_AA64PFR0_EL0_SHIFT) |
84
+ (0x1u << R_ID_AA64PFR0_EL1_SHIFT) },
85
{ .name = "ID_AA64PFR1_EL1",
86
- .exported_bits = 0x00000000000000f0 },
87
+ .exported_bits = R_ID_AA64PFR1_BT_MASK |
88
+ R_ID_AA64PFR1_SSBS_MASK |
89
+ R_ID_AA64PFR1_MTE_MASK |
90
+ R_ID_AA64PFR1_SME_MASK },
91
{ .name = "ID_AA64PFR*_EL1_RESERVED",
92
- .is_glob = true },
93
- { .name = "ID_AA64ZFR0_EL1" },
94
+ .is_glob = true },
95
+ { .name = "ID_AA64ZFR0_EL1",
96
+ .exported_bits = R_ID_AA64ZFR0_SVEVER_MASK |
97
+ R_ID_AA64ZFR0_AES_MASK |
98
+ R_ID_AA64ZFR0_BITPERM_MASK |
99
+ R_ID_AA64ZFR0_BFLOAT16_MASK |
100
+ R_ID_AA64ZFR0_SHA3_MASK |
101
+ R_ID_AA64ZFR0_SM4_MASK |
102
+ R_ID_AA64ZFR0_I8MM_MASK |
103
+ R_ID_AA64ZFR0_F32MM_MASK |
104
+ R_ID_AA64ZFR0_F64MM_MASK },
105
+ { .name = "ID_AA64SMFR0_EL1",
106
+ .exported_bits = R_ID_AA64SMFR0_F32F32_MASK |
107
+ R_ID_AA64SMFR0_B16F32_MASK |
108
+ R_ID_AA64SMFR0_F16F32_MASK |
109
+ R_ID_AA64SMFR0_I8I32_MASK |
110
+ R_ID_AA64SMFR0_F64F64_MASK |
111
+ R_ID_AA64SMFR0_I16I64_MASK |
112
+ R_ID_AA64SMFR0_FA64_MASK },
113
{ .name = "ID_AA64MMFR0_EL1",
114
- .fixed_bits = 0x00000000ff000000 },
115
- { .name = "ID_AA64MMFR1_EL1" },
116
+ .exported_bits = R_ID_AA64MMFR0_ECV_MASK,
117
+ .fixed_bits = (0xfu << R_ID_AA64MMFR0_TGRAN64_SHIFT) |
118
+ (0xfu << R_ID_AA64MMFR0_TGRAN4_SHIFT) },
119
+ { .name = "ID_AA64MMFR1_EL1",
120
+ .exported_bits = R_ID_AA64MMFR1_AFP_MASK },
121
+ { .name = "ID_AA64MMFR2_EL1",
122
+ .exported_bits = R_ID_AA64MMFR2_AT_MASK },
123
{ .name = "ID_AA64MMFR*_EL1_RESERVED",
124
- .is_glob = true },
125
+ .is_glob = true },
126
{ .name = "ID_AA64DFR0_EL1",
127
- .fixed_bits = 0x0000000000000006 },
128
- { .name = "ID_AA64DFR1_EL1" },
129
+ .fixed_bits = (0x6u << R_ID_AA64DFR0_DEBUGVER_SHIFT) },
130
+ { .name = "ID_AA64DFR1_EL1" },
131
{ .name = "ID_AA64DFR*_EL1_RESERVED",
132
- .is_glob = true },
133
+ .is_glob = true },
134
{ .name = "ID_AA64AFR*",
135
- .is_glob = true },
136
+ .is_glob = true },
137
{ .name = "ID_AA64ISAR0_EL1",
138
- .exported_bits = 0x00fffffff0fffff0 },
139
+ .exported_bits = R_ID_AA64ISAR0_AES_MASK |
140
+ R_ID_AA64ISAR0_SHA1_MASK |
141
+ R_ID_AA64ISAR0_SHA2_MASK |
142
+ R_ID_AA64ISAR0_CRC32_MASK |
143
+ R_ID_AA64ISAR0_ATOMIC_MASK |
144
+ R_ID_AA64ISAR0_RDM_MASK |
145
+ R_ID_AA64ISAR0_SHA3_MASK |
146
+ R_ID_AA64ISAR0_SM3_MASK |
147
+ R_ID_AA64ISAR0_SM4_MASK |
148
+ R_ID_AA64ISAR0_DP_MASK |
149
+ R_ID_AA64ISAR0_FHM_MASK |
150
+ R_ID_AA64ISAR0_TS_MASK |
151
+ R_ID_AA64ISAR0_RNDR_MASK },
152
{ .name = "ID_AA64ISAR1_EL1",
153
- .exported_bits = 0x000000f0ffffffff },
154
+ .exported_bits = R_ID_AA64ISAR1_DPB_MASK |
155
+ R_ID_AA64ISAR1_APA_MASK |
156
+ R_ID_AA64ISAR1_API_MASK |
157
+ R_ID_AA64ISAR1_JSCVT_MASK |
158
+ R_ID_AA64ISAR1_FCMA_MASK |
159
+ R_ID_AA64ISAR1_LRCPC_MASK |
160
+ R_ID_AA64ISAR1_GPA_MASK |
161
+ R_ID_AA64ISAR1_GPI_MASK |
162
+ R_ID_AA64ISAR1_FRINTTS_MASK |
163
+ R_ID_AA64ISAR1_SB_MASK |
164
+ R_ID_AA64ISAR1_BF16_MASK |
165
+ R_ID_AA64ISAR1_DGH_MASK |
166
+ R_ID_AA64ISAR1_I8MM_MASK },
167
+ { .name = "ID_AA64ISAR2_EL1",
168
+ .exported_bits = R_ID_AA64ISAR2_WFXT_MASK |
169
+ R_ID_AA64ISAR2_RPRES_MASK |
170
+ R_ID_AA64ISAR2_GPA3_MASK |
171
+ R_ID_AA64ISAR2_APA3_MASK },
172
{ .name = "ID_AA64ISAR*_EL1_RESERVED",
173
- .is_glob = true },
174
+ .is_glob = true },
175
};
176
modify_arm_cp_regs(v8_idregs, v8_user_idregs);
177
#endif
178
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
179
#ifdef CONFIG_USER_ONLY
180
static const ARMCPRegUserSpaceInfo id_v8_user_midr_cp_reginfo[] = {
181
{ .name = "MIDR_EL1",
182
- .exported_bits = 0x00000000ffffffff },
183
- { .name = "REVIDR_EL1" },
184
+ .exported_bits = R_MIDR_EL1_REVISION_MASK |
185
+ R_MIDR_EL1_PARTNUM_MASK |
186
+ R_MIDR_EL1_ARCHITECTURE_MASK |
187
+ R_MIDR_EL1_VARIANT_MASK |
188
+ R_MIDR_EL1_IMPLEMENTER_MASK },
189
+ { .name = "REVIDR_EL1" },
190
};
191
modify_arm_cp_regs(id_v8_midr_cp_reginfo, id_v8_user_midr_cp_reginfo);
192
#endif
193
diff --git a/tests/tcg/aarch64/sysregs.c b/tests/tcg/aarch64/sysregs.c
194
index XXXXXXX..XXXXXXX 100644
195
--- a/tests/tcg/aarch64/sysregs.c
196
+++ b/tests/tcg/aarch64/sysregs.c
197
@@ -XXX,XX +XXX,XX @@
198
#define HWCAP_CPUID (1 << 11)
199
#endif
200
201
+/*
202
+ * Older assemblers don't recognize newer system register names,
203
+ * but we can still access them by the Sn_n_Cn_Cn_n syntax.
204
+ */
205
+#define SYS_ID_AA64ISAR2_EL1 S3_0_C0_C6_2
206
+#define SYS_ID_AA64MMFR2_EL1 S3_0_C0_C7_2
207
+
208
int failed_bit_count;
209
210
/* Read and print system register `id' value */
211
@@ -XXX,XX +XXX,XX @@ int main(void)
212
* minimum valid fields - for the purposes of this check allowed
213
* to have non-zero values.
30
*/
214
*/
31
CPUARMState *env = &cpu->env;
215
- get_cpu_reg_check_mask(id_aa64isar0_el1, _m(00ff,ffff,f0ff,fff0));
32
- CPUState *cs = CPU(cpu);
216
- get_cpu_reg_check_mask(id_aa64isar1_el1, _m(0000,00f0,ffff,ffff));
33
uint32_t *frame_sp_p;
217
+ get_cpu_reg_check_mask(id_aa64isar0_el1, _m(f0ff,ffff,f0ff,fff0));
34
uint32_t frameptr;
218
+ get_cpu_reg_check_mask(id_aa64isar1_el1, _m(00ff,f0ff,ffff,ffff));
35
+ ARMMMUIdx mmu_idx;
219
+ get_cpu_reg_check_mask(SYS_ID_AA64ISAR2_EL1, _m(0000,0000,0000,ffff));
36
+ bool stacked_ok;
220
/* TGran4 & TGran64 as pegged to -1 */
37
221
- get_cpu_reg_check_mask(id_aa64mmfr0_el1, _m(0000,0000,ff00,0000));
38
if (dotailchain) {
222
- get_cpu_reg_check_zero(id_aa64mmfr1_el1);
39
- frame_sp_p = get_v7m_sp_ptr(env, true,
223
+ get_cpu_reg_check_mask(id_aa64mmfr0_el1, _m(f000,0000,ff00,0000));
40
- lr & R_V7M_EXCRET_MODE_MASK,
224
+ get_cpu_reg_check_mask(id_aa64mmfr1_el1, _m(0000,f000,0000,0000));
41
+ bool mode = lr & R_V7M_EXCRET_MODE_MASK;
225
+ get_cpu_reg_check_mask(SYS_ID_AA64MMFR2_EL1, _m(0000,000f,0000,0000));
42
+ bool priv = !(env->v7m.control[M_REG_S] & R_V7M_CONTROL_NPRIV_MASK) ||
226
/* EL1/EL0 reported as AA64 only */
43
+ !mode;
227
get_cpu_reg_check_mask(id_aa64pfr0_el1, _m(000f,000f,00ff,0011));
44
+
228
- get_cpu_reg_check_mask(id_aa64pfr1_el1, _m(0000,0000,0000,00f0));
45
+ mmu_idx = arm_v7m_mmu_idx_for_secstate_and_priv(env, M_REG_S, priv);
229
+ get_cpu_reg_check_mask(id_aa64pfr1_el1, _m(0000,0000,0f00,0fff));
46
+ frame_sp_p = get_v7m_sp_ptr(env, M_REG_S, mode,
230
/* all hidden, DebugVer fixed to 0x6 (ARMv8 debug architecture) */
47
lr & R_V7M_EXCRET_SPSEL_MASK);
231
get_cpu_reg_check_mask(id_aa64dfr0_el1, _m(0000,0000,0000,0006));
48
} else {
232
get_cpu_reg_check_zero(id_aa64dfr1_el1);
49
+ mmu_idx = core_to_arm_mmu_idx(env, cpu_mmu_index(env, false));
233
- get_cpu_reg_check_zero(id_aa64zfr0_el1);
50
frame_sp_p = &env->regs[13];
234
+ get_cpu_reg_check_mask(id_aa64zfr0_el1, _m(0ff0,ff0f,00ff,00ff));
51
}
235
+#ifdef HAS_ARMV9_SME
52
236
+ get_cpu_reg_check_mask(id_aa64smfr0_el1, _m(80f1,00fd,0000,0000));
53
frameptr = *frame_sp_p - 0x28;
237
+#endif
54
238
55
- stl_phys(cs->as, frameptr, 0xfefa125b);
239
get_cpu_reg_check_zero(id_aa64afr0_el1);
56
- stl_phys(cs->as, frameptr + 0x8, env->regs[4]);
240
get_cpu_reg_check_zero(id_aa64afr1_el1);
57
- stl_phys(cs->as, frameptr + 0xc, env->regs[5]);
241
diff --git a/tests/tcg/aarch64/Makefile.target b/tests/tcg/aarch64/Makefile.target
58
- stl_phys(cs->as, frameptr + 0x10, env->regs[6]);
242
index XXXXXXX..XXXXXXX 100644
59
- stl_phys(cs->as, frameptr + 0x14, env->regs[7]);
243
--- a/tests/tcg/aarch64/Makefile.target
60
- stl_phys(cs->as, frameptr + 0x18, env->regs[8]);
244
+++ b/tests/tcg/aarch64/Makefile.target
61
- stl_phys(cs->as, frameptr + 0x1c, env->regs[9]);
245
@@ -XXX,XX +XXX,XX @@ config-cc.mak: Makefile
62
- stl_phys(cs->as, frameptr + 0x20, env->regs[10]);
246
     $(call cc-option,-march=armv8.1-a+sve2, CROSS_CC_HAS_SVE2); \
63
- stl_phys(cs->as, frameptr + 0x24, env->regs[11]);
247
     $(call cc-option,-march=armv8.3-a, CROSS_CC_HAS_ARMV8_3); \
64
+ /* Write as much of the stack frame as we can. A write failure may
248
     $(call cc-option,-mbranch-protection=standard, CROSS_CC_HAS_ARMV8_BTI); \
65
+ * cause us to pend a derived exception.
249
-     $(call cc-option,-march=armv8.5-a+memtag, CROSS_CC_HAS_ARMV8_MTE)) 3> config-cc.mak
66
+ */
250
+     $(call cc-option,-march=armv8.5-a+memtag, CROSS_CC_HAS_ARMV8_MTE); \
67
+ stacked_ok =
251
+     $(call cc-option,-march=armv9-a+sme, CROSS_CC_HAS_ARMV9_SME)) 3> config-cc.mak
68
+ v7m_stack_write(cpu, frameptr, 0xfefa125b, mmu_idx, ignore_faults) &&
252
-include config-cc.mak
69
+ v7m_stack_write(cpu, frameptr + 0x8, env->regs[4], mmu_idx,
253
70
+ ignore_faults) &&
254
# Pauth Tests
71
+ v7m_stack_write(cpu, frameptr + 0xc, env->regs[5], mmu_idx,
255
@@ -XXX,XX +XXX,XX @@ endif
72
+ ignore_faults) &&
256
ifneq ($(CROSS_CC_HAS_SVE),)
73
+ v7m_stack_write(cpu, frameptr + 0x10, env->regs[6], mmu_idx,
257
# System Registers Tests
74
+ ignore_faults) &&
258
AARCH64_TESTS += sysregs
75
+ v7m_stack_write(cpu, frameptr + 0x14, env->regs[7], mmu_idx,
259
+ifneq ($(CROSS_CC_HAS_ARMV9_SME),)
76
+ ignore_faults) &&
260
+sysregs: CFLAGS+=-march=armv9-a+sme -DHAS_ARMV9_SME
77
+ v7m_stack_write(cpu, frameptr + 0x18, env->regs[8], mmu_idx,
261
+else
78
+ ignore_faults) &&
262
sysregs: CFLAGS+=-march=armv8.1-a+sve
79
+ v7m_stack_write(cpu, frameptr + 0x1c, env->regs[9], mmu_idx,
263
+endif
80
+ ignore_faults) &&
264
81
+ v7m_stack_write(cpu, frameptr + 0x20, env->regs[10], mmu_idx,
265
# SVE ioctl test
82
+ ignore_faults) &&
266
AARCH64_TESTS += sve-ioctls
83
+ v7m_stack_write(cpu, frameptr + 0x24, env->regs[11], mmu_idx,
84
+ ignore_faults);
85
86
+ /* Update SP regardless of whether any of the stack accesses failed.
87
+ * When we implement v8M stack limit checking then this attempt to
88
+ * update SP might also fail and result in a derived exception.
89
+ */
90
*frame_sp_p = frameptr;
91
+
92
+ return !stacked_ok;
93
}
94
95
static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain,
96
@@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain,
97
uint32_t addr;
98
bool targets_secure;
99
int exc;
100
+ bool push_failed = false;
101
102
armv7m_nvic_get_pending_irq_info(env->nvic, &exc, &targets_secure);
103
104
@@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain,
105
*/
106
if (lr & R_V7M_EXCRET_DCRS_MASK &&
107
!(dotailchain && (lr & R_V7M_EXCRET_ES_MASK))) {
108
- v7m_push_callee_stack(cpu, lr, dotailchain,
109
- ignore_stackfaults);
110
+ push_failed = v7m_push_callee_stack(cpu, lr, dotailchain,
111
+ ignore_stackfaults);
112
}
113
lr |= R_V7M_EXCRET_DCRS_MASK;
114
}
115
@@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain,
116
}
117
}
118
119
+ if (push_failed && !ignore_stackfaults) {
120
+ /* Derived exception on callee-saves register stacking:
121
+ * we might now want to take a different exception which
122
+ * targets a different security state, so try again from the top.
123
+ */
124
+ v7m_exception_taken(cpu, lr, true, true);
125
+ return;
126
+ }
127
+
128
addr = arm_v7m_load_vector(cpu, exc, targets_secure);
129
130
/* Now we've done everything that might cause a derived exception
131
--
267
--
132
2.16.1
268
2.25.1
133
134
diff view generated by jsdifflib
1
From: Andrey Smirnov <andrew.smirnov@gmail.com>
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
2
3
Add minimal code needed to allow upstream Linux guest to boot.
3
This function is not used anywhere outside this file,
4
so we can make the function "static void".
4
5
5
Cc: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
6
Cc: Jason Wang <jasowang@redhat.com>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Cc: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Reviewed-by: Eric Auger <eric.auger@redhat.com>
8
Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com>
9
Message-id: 20221216214924.4711-2-philmd@linaro.org
9
Cc: Michael S. Tsirkin <mst@redhat.com>
10
Cc: qemu-devel@nongnu.org
11
Cc: qemu-arm@nongnu.org
12
Cc: yurovsky@gmail.com
13
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
14
Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com>
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
---
11
---
17
hw/misc/Makefile.objs | 1 +
12
include/hw/arm/smmu-common.h | 3 ---
18
include/hw/misc/imx7_ccm.h | 139 +++++++++++++++++++++++
13
hw/arm/smmu-common.c | 2 +-
19
hw/misc/imx7_ccm.c | 277 +++++++++++++++++++++++++++++++++++++++++++++
14
2 files changed, 1 insertion(+), 4 deletions(-)
20
3 files changed, 417 insertions(+)
21
create mode 100644 include/hw/misc/imx7_ccm.h
22
create mode 100644 hw/misc/imx7_ccm.c
23
15
24
diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs
16
diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h
25
index XXXXXXX..XXXXXXX 100644
17
index XXXXXXX..XXXXXXX 100644
26
--- a/hw/misc/Makefile.objs
18
--- a/include/hw/arm/smmu-common.h
27
+++ b/hw/misc/Makefile.objs
19
+++ b/include/hw/arm/smmu-common.h
28
@@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_IMX) += imx31_ccm.o
20
@@ -XXX,XX +XXX,XX @@ void smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova,
29
obj-$(CONFIG_IMX) += imx25_ccm.o
21
/* Unmap the range of all the notifiers registered to any IOMMU mr */
30
obj-$(CONFIG_IMX) += imx6_ccm.o
22
void smmu_inv_notifiers_all(SMMUState *s);
31
obj-$(CONFIG_IMX) += imx6_src.o
23
32
+obj-$(CONFIG_IMX) += imx7_ccm.o
24
-/* Unmap the range of all the notifiers registered to @mr */
33
obj-$(CONFIG_MILKYMIST) += milkymist-hpdmc.o
25
-void smmu_inv_notifiers_mr(IOMMUMemoryRegion *mr);
34
obj-$(CONFIG_MILKYMIST) += milkymist-pfpu.o
26
-
35
obj-$(CONFIG_MAINSTONE) += mst_fpga.o
27
#endif /* HW_ARM_SMMU_COMMON_H */
36
diff --git a/include/hw/misc/imx7_ccm.h b/include/hw/misc/imx7_ccm.h
28
diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c
37
new file mode 100644
29
index XXXXXXX..XXXXXXX 100644
38
index XXXXXXX..XXXXXXX
30
--- a/hw/arm/smmu-common.c
39
--- /dev/null
31
+++ b/hw/arm/smmu-common.c
40
+++ b/include/hw/misc/imx7_ccm.h
32
@@ -XXX,XX +XXX,XX @@ static void smmu_unmap_notifier_range(IOMMUNotifier *n)
41
@@ -XXX,XX +XXX,XX @@
33
}
42
+/*
34
43
+ * Copyright (c) 2017, Impinj, Inc.
35
/* Unmap all notifiers attached to @mr */
44
+ *
36
-inline void smmu_inv_notifiers_mr(IOMMUMemoryRegion *mr)
45
+ * i.MX7 CCM, PMU and ANALOG IP blocks emulation code
37
+static void smmu_inv_notifiers_mr(IOMMUMemoryRegion *mr)
46
+ *
38
{
47
+ * Author: Andrey Smirnov <andrew.smirnov@gmail.com>
39
IOMMUNotifier *n;
48
+ *
40
49
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
50
+ * See the COPYING file in the top-level directory.
51
+ */
52
+
53
+#ifndef IMX7_CCM_H
54
+#define IMX7_CCM_H
55
+
56
+#include "hw/misc/imx_ccm.h"
57
+#include "qemu/bitops.h"
58
+
59
+enum IMX7AnalogRegisters {
60
+ ANALOG_PLL_ARM,
61
+ ANALOG_PLL_ARM_SET,
62
+ ANALOG_PLL_ARM_CLR,
63
+ ANALOG_PLL_ARM_TOG,
64
+ ANALOG_PLL_DDR,
65
+ ANALOG_PLL_DDR_SET,
66
+ ANALOG_PLL_DDR_CLR,
67
+ ANALOG_PLL_DDR_TOG,
68
+ ANALOG_PLL_DDR_SS,
69
+ ANALOG_PLL_DDR_SS_SET,
70
+ ANALOG_PLL_DDR_SS_CLR,
71
+ ANALOG_PLL_DDR_SS_TOG,
72
+ ANALOG_PLL_DDR_NUM,
73
+ ANALOG_PLL_DDR_NUM_SET,
74
+ ANALOG_PLL_DDR_NUM_CLR,
75
+ ANALOG_PLL_DDR_NUM_TOG,
76
+ ANALOG_PLL_DDR_DENOM,
77
+ ANALOG_PLL_DDR_DENOM_SET,
78
+ ANALOG_PLL_DDR_DENOM_CLR,
79
+ ANALOG_PLL_DDR_DENOM_TOG,
80
+ ANALOG_PLL_480,
81
+ ANALOG_PLL_480_SET,
82
+ ANALOG_PLL_480_CLR,
83
+ ANALOG_PLL_480_TOG,
84
+ ANALOG_PLL_480A,
85
+ ANALOG_PLL_480A_SET,
86
+ ANALOG_PLL_480A_CLR,
87
+ ANALOG_PLL_480A_TOG,
88
+ ANALOG_PLL_480B,
89
+ ANALOG_PLL_480B_SET,
90
+ ANALOG_PLL_480B_CLR,
91
+ ANALOG_PLL_480B_TOG,
92
+ ANALOG_PLL_ENET,
93
+ ANALOG_PLL_ENET_SET,
94
+ ANALOG_PLL_ENET_CLR,
95
+ ANALOG_PLL_ENET_TOG,
96
+ ANALOG_PLL_AUDIO,
97
+ ANALOG_PLL_AUDIO_SET,
98
+ ANALOG_PLL_AUDIO_CLR,
99
+ ANALOG_PLL_AUDIO_TOG,
100
+ ANALOG_PLL_AUDIO_SS,
101
+ ANALOG_PLL_AUDIO_SS_SET,
102
+ ANALOG_PLL_AUDIO_SS_CLR,
103
+ ANALOG_PLL_AUDIO_SS_TOG,
104
+ ANALOG_PLL_AUDIO_NUM,
105
+ ANALOG_PLL_AUDIO_NUM_SET,
106
+ ANALOG_PLL_AUDIO_NUM_CLR,
107
+ ANALOG_PLL_AUDIO_NUM_TOG,
108
+ ANALOG_PLL_AUDIO_DENOM,
109
+ ANALOG_PLL_AUDIO_DENOM_SET,
110
+ ANALOG_PLL_AUDIO_DENOM_CLR,
111
+ ANALOG_PLL_AUDIO_DENOM_TOG,
112
+ ANALOG_PLL_VIDEO,
113
+ ANALOG_PLL_VIDEO_SET,
114
+ ANALOG_PLL_VIDEO_CLR,
115
+ ANALOG_PLL_VIDEO_TOG,
116
+ ANALOG_PLL_VIDEO_SS,
117
+ ANALOG_PLL_VIDEO_SS_SET,
118
+ ANALOG_PLL_VIDEO_SS_CLR,
119
+ ANALOG_PLL_VIDEO_SS_TOG,
120
+ ANALOG_PLL_VIDEO_NUM,
121
+ ANALOG_PLL_VIDEO_NUM_SET,
122
+ ANALOG_PLL_VIDEO_NUM_CLR,
123
+ ANALOG_PLL_VIDEO_NUM_TOG,
124
+ ANALOG_PLL_VIDEO_DENOM,
125
+ ANALOG_PLL_VIDEO_DENOM_SET,
126
+ ANALOG_PLL_VIDEO_DENOM_CLR,
127
+ ANALOG_PLL_VIDEO_DENOM_TOG,
128
+ ANALOG_PLL_MISC0,
129
+ ANALOG_PLL_MISC0_SET,
130
+ ANALOG_PLL_MISC0_CLR,
131
+ ANALOG_PLL_MISC0_TOG,
132
+
133
+ ANALOG_DIGPROG = 0x800 / sizeof(uint32_t),
134
+ ANALOG_MAX,
135
+
136
+ ANALOG_PLL_LOCK = BIT(31)
137
+};
138
+
139
+enum IMX7CCMRegisters {
140
+ CCM_MAX = 0xBE00 / sizeof(uint32_t) + 1,
141
+};
142
+
143
+enum IMX7PMURegisters {
144
+ PMU_MAX = 0x140 / sizeof(uint32_t),
145
+};
146
+
147
+#define TYPE_IMX7_CCM "imx7.ccm"
148
+#define IMX7_CCM(obj) OBJECT_CHECK(IMX7CCMState, (obj), TYPE_IMX7_CCM)
149
+
150
+typedef struct IMX7CCMState {
151
+ /* <private> */
152
+ IMXCCMState parent_obj;
153
+
154
+ /* <public> */
155
+ MemoryRegion iomem;
156
+
157
+ uint32_t ccm[CCM_MAX];
158
+} IMX7CCMState;
159
+
160
+
161
+#define TYPE_IMX7_ANALOG "imx7.analog"
162
+#define IMX7_ANALOG(obj) OBJECT_CHECK(IMX7AnalogState, (obj), TYPE_IMX7_ANALOG)
163
+
164
+typedef struct IMX7AnalogState {
165
+ /* <private> */
166
+ IMXCCMState parent_obj;
167
+
168
+ /* <public> */
169
+ struct {
170
+ MemoryRegion container;
171
+ MemoryRegion analog;
172
+ MemoryRegion digprog;
173
+ MemoryRegion pmu;
174
+ } mmio;
175
+
176
+ uint32_t analog[ANALOG_MAX];
177
+ uint32_t pmu[PMU_MAX];
178
+} IMX7AnalogState;
179
+
180
+#endif /* IMX7_CCM_H */
181
diff --git a/hw/misc/imx7_ccm.c b/hw/misc/imx7_ccm.c
182
new file mode 100644
183
index XXXXXXX..XXXXXXX
184
--- /dev/null
185
+++ b/hw/misc/imx7_ccm.c
186
@@ -XXX,XX +XXX,XX @@
187
+/*
188
+ * Copyright (c) 2018, Impinj, Inc.
189
+ *
190
+ * i.MX7 CCM, PMU and ANALOG IP blocks emulation code
191
+ *
192
+ * Author: Andrey Smirnov <andrew.smirnov@gmail.com>
193
+ *
194
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
195
+ * See the COPYING file in the top-level directory.
196
+ */
197
+
198
+#include "qemu/osdep.h"
199
+#include "qemu/log.h"
200
+
201
+#include "hw/misc/imx7_ccm.h"
202
+
203
+static void imx7_analog_reset(DeviceState *dev)
204
+{
205
+ IMX7AnalogState *s = IMX7_ANALOG(dev);
206
+
207
+ memset(s->pmu, 0, sizeof(s->pmu));
208
+ memset(s->analog, 0, sizeof(s->analog));
209
+
210
+ s->analog[ANALOG_PLL_ARM] = 0x00002042;
211
+ s->analog[ANALOG_PLL_DDR] = 0x0060302c;
212
+ s->analog[ANALOG_PLL_DDR_SS] = 0x00000000;
213
+ s->analog[ANALOG_PLL_DDR_NUM] = 0x06aaac4d;
214
+ s->analog[ANALOG_PLL_DDR_DENOM] = 0x100003ec;
215
+ s->analog[ANALOG_PLL_480] = 0x00002000;
216
+ s->analog[ANALOG_PLL_480A] = 0x52605a56;
217
+ s->analog[ANALOG_PLL_480B] = 0x52525216;
218
+ s->analog[ANALOG_PLL_ENET] = 0x00001fc0;
219
+ s->analog[ANALOG_PLL_AUDIO] = 0x0001301b;
220
+ s->analog[ANALOG_PLL_AUDIO_SS] = 0x00000000;
221
+ s->analog[ANALOG_PLL_AUDIO_NUM] = 0x05f5e100;
222
+ s->analog[ANALOG_PLL_AUDIO_DENOM] = 0x2964619c;
223
+ s->analog[ANALOG_PLL_VIDEO] = 0x0008201b;
224
+ s->analog[ANALOG_PLL_VIDEO_SS] = 0x00000000;
225
+ s->analog[ANALOG_PLL_VIDEO_NUM] = 0x0000f699;
226
+ s->analog[ANALOG_PLL_VIDEO_DENOM] = 0x000f4240;
227
+ s->analog[ANALOG_PLL_MISC0] = 0x00000000;
228
+
229
+ /* all PLLs need to be locked */
230
+ s->analog[ANALOG_PLL_ARM] |= ANALOG_PLL_LOCK;
231
+ s->analog[ANALOG_PLL_DDR] |= ANALOG_PLL_LOCK;
232
+ s->analog[ANALOG_PLL_480] |= ANALOG_PLL_LOCK;
233
+ s->analog[ANALOG_PLL_480A] |= ANALOG_PLL_LOCK;
234
+ s->analog[ANALOG_PLL_480B] |= ANALOG_PLL_LOCK;
235
+ s->analog[ANALOG_PLL_ENET] |= ANALOG_PLL_LOCK;
236
+ s->analog[ANALOG_PLL_AUDIO] |= ANALOG_PLL_LOCK;
237
+ s->analog[ANALOG_PLL_VIDEO] |= ANALOG_PLL_LOCK;
238
+ s->analog[ANALOG_PLL_MISC0] |= ANALOG_PLL_LOCK;
239
+
240
+ /*
241
+ * Since I couldn't find any info about this in the reference
242
+ * manual the value of this register is based strictly on matching
243
+ * what Linux kernel expects it to be.
244
+ */
245
+ s->analog[ANALOG_DIGPROG] = 0x720000;
246
+ /*
247
+ * Set revision to be 1.0 (Arbitrary choice, no particular
248
+ * reason).
249
+ */
250
+ s->analog[ANALOG_DIGPROG] |= 0x000010;
251
+}
252
+
253
+static void imx7_ccm_reset(DeviceState *dev)
254
+{
255
+ IMX7CCMState *s = IMX7_CCM(dev);
256
+
257
+ memset(s->ccm, 0, sizeof(s->ccm));
258
+}
259
+
260
+#define CCM_INDEX(offset) (((offset) & ~(hwaddr)0xF) / sizeof(uint32_t))
261
+#define CCM_BITOP(offset) ((offset) & (hwaddr)0xF)
262
+
263
+enum {
264
+ CCM_BITOP_NONE = 0x00,
265
+ CCM_BITOP_SET = 0x04,
266
+ CCM_BITOP_CLR = 0x08,
267
+ CCM_BITOP_TOG = 0x0C,
268
+};
269
+
270
+static uint64_t imx7_set_clr_tog_read(void *opaque, hwaddr offset,
271
+ unsigned size)
272
+{
273
+ const uint32_t *mmio = opaque;
274
+
275
+ return mmio[CCM_INDEX(offset)];
276
+}
277
+
278
+static void imx7_set_clr_tog_write(void *opaque, hwaddr offset,
279
+ uint64_t value, unsigned size)
280
+{
281
+ const uint8_t bitop = CCM_BITOP(offset);
282
+ const uint32_t index = CCM_INDEX(offset);
283
+ uint32_t *mmio = opaque;
284
+
285
+ switch (bitop) {
286
+ case CCM_BITOP_NONE:
287
+ mmio[index] = value;
288
+ break;
289
+ case CCM_BITOP_SET:
290
+ mmio[index] |= value;
291
+ break;
292
+ case CCM_BITOP_CLR:
293
+ mmio[index] &= ~value;
294
+ break;
295
+ case CCM_BITOP_TOG:
296
+ mmio[index] ^= value;
297
+ break;
298
+ };
299
+}
300
+
301
+static const struct MemoryRegionOps imx7_set_clr_tog_ops = {
302
+ .read = imx7_set_clr_tog_read,
303
+ .write = imx7_set_clr_tog_write,
304
+ .endianness = DEVICE_NATIVE_ENDIAN,
305
+ .impl = {
306
+ /*
307
+ * Our device would not work correctly if the guest was doing
308
+ * unaligned access. This might not be a limitation on the real
309
+ * device but in practice there is no reason for a guest to access
310
+ * this device unaligned.
311
+ */
312
+ .min_access_size = 4,
313
+ .max_access_size = 4,
314
+ .unaligned = false,
315
+ },
316
+};
317
+
318
+static const struct MemoryRegionOps imx7_digprog_ops = {
319
+ .read = imx7_set_clr_tog_read,
320
+ .endianness = DEVICE_NATIVE_ENDIAN,
321
+ .impl = {
322
+ .min_access_size = 4,
323
+ .max_access_size = 4,
324
+ .unaligned = false,
325
+ },
326
+};
327
+
328
+static void imx7_ccm_init(Object *obj)
329
+{
330
+ SysBusDevice *sd = SYS_BUS_DEVICE(obj);
331
+ IMX7CCMState *s = IMX7_CCM(obj);
332
+
333
+ memory_region_init_io(&s->iomem,
334
+ obj,
335
+ &imx7_set_clr_tog_ops,
336
+ s->ccm,
337
+ TYPE_IMX7_CCM ".ccm",
338
+ sizeof(s->ccm));
339
+
340
+ sysbus_init_mmio(sd, &s->iomem);
341
+}
342
+
343
+static void imx7_analog_init(Object *obj)
344
+{
345
+ SysBusDevice *sd = SYS_BUS_DEVICE(obj);
346
+ IMX7AnalogState *s = IMX7_ANALOG(obj);
347
+
348
+ memory_region_init(&s->mmio.container, obj, TYPE_IMX7_ANALOG,
349
+ 0x10000);
350
+
351
+ memory_region_init_io(&s->mmio.analog,
352
+ obj,
353
+ &imx7_set_clr_tog_ops,
354
+ s->analog,
355
+ TYPE_IMX7_ANALOG,
356
+ sizeof(s->analog));
357
+
358
+ memory_region_add_subregion(&s->mmio.container,
359
+ 0x60, &s->mmio.analog);
360
+
361
+ memory_region_init_io(&s->mmio.pmu,
362
+ obj,
363
+ &imx7_set_clr_tog_ops,
364
+ s->pmu,
365
+ TYPE_IMX7_ANALOG ".pmu",
366
+ sizeof(s->pmu));
367
+
368
+ memory_region_add_subregion(&s->mmio.container,
369
+ 0x200, &s->mmio.pmu);
370
+
371
+ memory_region_init_io(&s->mmio.digprog,
372
+ obj,
373
+ &imx7_digprog_ops,
374
+ &s->analog[ANALOG_DIGPROG],
375
+ TYPE_IMX7_ANALOG ".digprog",
376
+ sizeof(uint32_t));
377
+
378
+ memory_region_add_subregion_overlap(&s->mmio.container,
379
+ 0x800, &s->mmio.digprog, 10);
380
+
381
+
382
+ sysbus_init_mmio(sd, &s->mmio.container);
383
+}
384
+
385
+static const VMStateDescription vmstate_imx7_ccm = {
386
+ .name = TYPE_IMX7_CCM,
387
+ .version_id = 1,
388
+ .minimum_version_id = 1,
389
+ .fields = (VMStateField[]) {
390
+ VMSTATE_UINT32_ARRAY(ccm, IMX7CCMState, CCM_MAX),
391
+ VMSTATE_END_OF_LIST()
392
+ },
393
+};
394
+
395
+static uint32_t imx7_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock)
396
+{
397
+ /*
398
+ * This function is "consumed" by GPT emulation code, however on
399
+ * i.MX7 each GPT block can have their own clock root. This means
400
+ * that this functions needs somehow to know requester's identity
401
+ * and the way to pass it: be it via additional IMXClk constants
402
+ * or by adding another argument to this method needs to be
403
+ * figured out
404
+ */
405
+ qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Not implemented\n",
406
+ TYPE_IMX7_CCM, __func__);
407
+ return 0;
408
+}
409
+
410
+static void imx7_ccm_class_init(ObjectClass *klass, void *data)
411
+{
412
+ DeviceClass *dc = DEVICE_CLASS(klass);
413
+ IMXCCMClass *ccm = IMX_CCM_CLASS(klass);
414
+
415
+ dc->reset = imx7_ccm_reset;
416
+ dc->vmsd = &vmstate_imx7_ccm;
417
+ dc->desc = "i.MX7 Clock Control Module";
418
+
419
+ ccm->get_clock_frequency = imx7_ccm_get_clock_frequency;
420
+}
421
+
422
+static const TypeInfo imx7_ccm_info = {
423
+ .name = TYPE_IMX7_CCM,
424
+ .parent = TYPE_IMX_CCM,
425
+ .instance_size = sizeof(IMX7CCMState),
426
+ .instance_init = imx7_ccm_init,
427
+ .class_init = imx7_ccm_class_init,
428
+};
429
+
430
+static const VMStateDescription vmstate_imx7_analog = {
431
+ .name = TYPE_IMX7_ANALOG,
432
+ .version_id = 1,
433
+ .minimum_version_id = 1,
434
+ .fields = (VMStateField[]) {
435
+ VMSTATE_UINT32_ARRAY(analog, IMX7AnalogState, ANALOG_MAX),
436
+ VMSTATE_UINT32_ARRAY(pmu, IMX7AnalogState, PMU_MAX),
437
+ VMSTATE_END_OF_LIST()
438
+ },
439
+};
440
+
441
+static void imx7_analog_class_init(ObjectClass *klass, void *data)
442
+{
443
+ DeviceClass *dc = DEVICE_CLASS(klass);
444
+
445
+ dc->reset = imx7_analog_reset;
446
+ dc->vmsd = &vmstate_imx7_analog;
447
+ dc->desc = "i.MX7 Analog Module";
448
+}
449
+
450
+static const TypeInfo imx7_analog_info = {
451
+ .name = TYPE_IMX7_ANALOG,
452
+ .parent = TYPE_SYS_BUS_DEVICE,
453
+ .instance_size = sizeof(IMX7AnalogState),
454
+ .instance_init = imx7_analog_init,
455
+ .class_init = imx7_analog_class_init,
456
+};
457
+
458
+static void imx7_ccm_register_type(void)
459
+{
460
+ type_register_static(&imx7_ccm_info);
461
+ type_register_static(&imx7_analog_info);
462
+}
463
+type_init(imx7_ccm_register_type)
464
--
41
--
465
2.16.1
42
2.25.1
466
43
467
44
diff view generated by jsdifflib
1
The memory writes done to push registers on the stack
1
From: Philippe Mathieu-Daudé <philmd@linaro.org>
2
on exception entry in M profile CPUs are supposed to
3
go via MPU permissions checks, which may cause us to
4
take a derived exception instead of the original one of
5
the MPU lookup fails. We were implementing these as
6
always-succeeds direct writes to physical memory.
7
Rewrite v7m_push_stack() to do the necessary checks.
8
2
3
When using Clang ("Apple clang version 14.0.0 (clang-1400.0.29.202)")
4
and building with -Wall we get:
5
6
hw/arm/smmu-common.c:173:33: warning: static function 'smmu_hash_remove_by_asid_iova' is used in an inline function with external linkage [-Wstatic-in-inline]
7
hw/arm/smmu-common.h:170:1: note: use 'static' to give inline function 'smmu_iotlb_inv_iova' internal linkage
8
void smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova,
9
^
10
static
11
12
None of our code base require / use inlined functions with external
13
linkage. Some places use internal inlining in the hot path. These
14
two functions are certainly not in any hot path and don't justify
15
any inlining, so these are likely oversights rather than intentional.
16
17
Reported-by: Stefan Weil <sw@weilnetz.de>
18
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
19
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
20
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
21
Reviewed-by: Eric Auger <eric.auger@redhat.com>
22
Message-id: 20221216214924.4711-3-philmd@linaro.org
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
23
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
11
Message-id: 1517324542-6607-5-git-send-email-peter.maydell@linaro.org
12
---
24
---
13
target/arm/helper.c | 103 ++++++++++++++++++++++++++++++++++++++++++++--------
25
hw/arm/smmu-common.c | 13 ++++++-------
14
1 file changed, 87 insertions(+), 16 deletions(-)
26
1 file changed, 6 insertions(+), 7 deletions(-)
15
27
16
diff --git a/target/arm/helper.c b/target/arm/helper.c
28
diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c
17
index XXXXXXX..XXXXXXX 100644
29
index XXXXXXX..XXXXXXX 100644
18
--- a/target/arm/helper.c
30
--- a/hw/arm/smmu-common.c
19
+++ b/target/arm/helper.c
31
+++ b/hw/arm/smmu-common.c
20
@@ -XXX,XX +XXX,XX @@ uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx,
32
@@ -XXX,XX +XXX,XX @@ void smmu_iotlb_insert(SMMUState *bs, SMMUTransCfg *cfg, SMMUTLBEntry *new)
21
return target_el;
33
g_hash_table_insert(bs->iotlb, key, new);
22
}
34
}
23
35
24
-static void v7m_push(CPUARMState *env, uint32_t val)
36
-inline void smmu_iotlb_inv_all(SMMUState *s)
25
+static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value,
37
+void smmu_iotlb_inv_all(SMMUState *s)
26
+ ARMMMUIdx mmu_idx, bool ignfault)
27
{
38
{
28
- CPUState *cs = CPU(arm_env_get_cpu(env));
39
trace_smmu_iotlb_inv_all();
29
+ CPUState *cs = CPU(cpu);
40
g_hash_table_remove_all(s->iotlb);
30
+ CPUARMState *env = &cpu->env;
41
@@ -XXX,XX +XXX,XX @@ static gboolean smmu_hash_remove_by_asid_iova(gpointer key, gpointer value,
31
+ MemTxAttrs attrs = {};
42
((entry->iova & ~info->mask) == info->iova);
32
+ MemTxResult txres;
33
+ target_ulong page_size;
34
+ hwaddr physaddr;
35
+ int prot;
36
+ ARMMMUFaultInfo fi;
37
+ bool secure = mmu_idx & ARM_MMU_IDX_M_S;
38
+ int exc;
39
+ bool exc_secure;
40
41
- env->regs[13] -= 4;
42
- stl_phys(cs->as, env->regs[13], val);
43
+ if (get_phys_addr(env, addr, MMU_DATA_STORE, mmu_idx, &physaddr,
44
+ &attrs, &prot, &page_size, &fi, NULL)) {
45
+ /* MPU/SAU lookup failed */
46
+ if (fi.type == ARMFault_QEMU_SFault) {
47
+ qemu_log_mask(CPU_LOG_INT,
48
+ "...SecureFault with SFSR.AUVIOL during stacking\n");
49
+ env->v7m.sfsr |= R_V7M_SFSR_AUVIOL_MASK | R_V7M_SFSR_SFARVALID_MASK;
50
+ env->v7m.sfar = addr;
51
+ exc = ARMV7M_EXCP_SECURE;
52
+ exc_secure = false;
53
+ } else {
54
+ qemu_log_mask(CPU_LOG_INT, "...MemManageFault with CFSR.MSTKERR\n");
55
+ env->v7m.cfsr[secure] |= R_V7M_CFSR_MSTKERR_MASK;
56
+ exc = ARMV7M_EXCP_MEM;
57
+ exc_secure = secure;
58
+ }
59
+ goto pend_fault;
60
+ }
61
+ address_space_stl_le(arm_addressspace(cs, attrs), physaddr, value,
62
+ attrs, &txres);
63
+ if (txres != MEMTX_OK) {
64
+ /* BusFault trying to write the data */
65
+ qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.STKERR\n");
66
+ env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_STKERR_MASK;
67
+ exc = ARMV7M_EXCP_BUS;
68
+ exc_secure = false;
69
+ goto pend_fault;
70
+ }
71
+ return true;
72
+
73
+pend_fault:
74
+ /* By pending the exception at this point we are making
75
+ * the IMPDEF choice "overridden exceptions pended" (see the
76
+ * MergeExcInfo() pseudocode). The other choice would be to not
77
+ * pend them now and then make a choice about which to throw away
78
+ * later if we have two derived exceptions.
79
+ * The only case when we must not pend the exception but instead
80
+ * throw it away is if we are doing the push of the callee registers
81
+ * and we've already generated a derived exception. Even in this
82
+ * case we will still update the fault status registers.
83
+ */
84
+ if (!ignfault) {
85
+ armv7m_nvic_set_pending_derived(env->nvic, exc, exc_secure);
86
+ }
87
+ return false;
88
}
43
}
89
44
90
/* Return true if we're using the process stack pointer (not the MSP) */
45
-inline void
91
@@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu)
46
-smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova,
92
* should ignore further stack faults trying to process
47
- uint8_t tg, uint64_t num_pages, uint8_t ttl)
93
* that derived exception.)
48
+void smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova,
94
*/
49
+ uint8_t tg, uint64_t num_pages, uint8_t ttl)
95
+ bool stacked_ok;
50
{
96
CPUARMState *env = &cpu->env;
51
/* if tg is not set we use 4KB range invalidation */
97
uint32_t xpsr = xpsr_read(env);
52
uint8_t granule = tg ? tg * 2 + 10 : 12;
98
+ uint32_t frameptr = env->regs[13];
53
@@ -XXX,XX +XXX,XX @@ smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova,
99
+ ARMMMUIdx mmu_idx = core_to_arm_mmu_idx(env, cpu_mmu_index(env, false));
54
&info);
100
101
/* Align stack pointer if the guest wants that */
102
- if ((env->regs[13] & 4) &&
103
+ if ((frameptr & 4) &&
104
(env->v7m.ccr[env->v7m.secure] & R_V7M_CCR_STKALIGN_MASK)) {
105
- env->regs[13] -= 4;
106
+ frameptr -= 4;
107
xpsr |= XPSR_SPREALIGN;
108
}
109
- /* Switch to the handler mode. */
110
- v7m_push(env, xpsr);
111
- v7m_push(env, env->regs[15]);
112
- v7m_push(env, env->regs[14]);
113
- v7m_push(env, env->regs[12]);
114
- v7m_push(env, env->regs[3]);
115
- v7m_push(env, env->regs[2]);
116
- v7m_push(env, env->regs[1]);
117
- v7m_push(env, env->regs[0]);
118
119
- return false;
120
+ frameptr -= 0x20;
121
+
122
+ /* Write as much of the stack frame as we can. If we fail a stack
123
+ * write this will result in a derived exception being pended
124
+ * (which may be taken in preference to the one we started with
125
+ * if it has higher priority).
126
+ */
127
+ stacked_ok =
128
+ v7m_stack_write(cpu, frameptr, env->regs[0], mmu_idx, false) &&
129
+ v7m_stack_write(cpu, frameptr + 4, env->regs[1], mmu_idx, false) &&
130
+ v7m_stack_write(cpu, frameptr + 8, env->regs[2], mmu_idx, false) &&
131
+ v7m_stack_write(cpu, frameptr + 12, env->regs[3], mmu_idx, false) &&
132
+ v7m_stack_write(cpu, frameptr + 16, env->regs[12], mmu_idx, false) &&
133
+ v7m_stack_write(cpu, frameptr + 20, env->regs[14], mmu_idx, false) &&
134
+ v7m_stack_write(cpu, frameptr + 24, env->regs[15], mmu_idx, false) &&
135
+ v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, false);
136
+
137
+ /* Update SP regardless of whether any of the stack accesses failed.
138
+ * When we implement v8M stack limit checking then this attempt to
139
+ * update SP might also fail and result in a derived exception.
140
+ */
141
+ env->regs[13] = frameptr;
142
+
143
+ return !stacked_ok;
144
}
55
}
145
56
146
static void do_v7m_exception_exit(ARMCPU *cpu)
57
-inline void smmu_iotlb_inv_asid(SMMUState *s, uint16_t asid)
58
+void smmu_iotlb_inv_asid(SMMUState *s, uint16_t asid)
59
{
60
trace_smmu_iotlb_inv_asid(asid);
61
g_hash_table_foreach_remove(s->iotlb, smmu_hash_remove_by_asid, &asid);
62
@@ -XXX,XX +XXX,XX @@ error:
63
*
64
* return 0 on success
65
*/
66
-inline int smmu_ptw(SMMUTransCfg *cfg, dma_addr_t iova, IOMMUAccessFlags perm,
67
- SMMUTLBEntry *tlbe, SMMUPTWEventInfo *info)
68
+int smmu_ptw(SMMUTransCfg *cfg, dma_addr_t iova, IOMMUAccessFlags perm,
69
+ SMMUTLBEntry *tlbe, SMMUPTWEventInfo *info)
70
{
71
if (!cfg->aa64) {
72
/*
147
--
73
--
148
2.16.1
74
2.25.1
149
75
150
76
diff view generated by jsdifflib
New patch
1
From: Jean-Christophe Dubois <jcd@tribudubois.net>
1
2
3
So far the GPT timers were unable to raise IRQs to the processor.
4
5
Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net>
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
---
9
include/hw/arm/fsl-imx7.h | 5 +++++
10
hw/arm/fsl-imx7.c | 10 ++++++++++
11
2 files changed, 15 insertions(+)
12
13
diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h
14
index XXXXXXX..XXXXXXX 100644
15
--- a/include/hw/arm/fsl-imx7.h
16
+++ b/include/hw/arm/fsl-imx7.h
17
@@ -XXX,XX +XXX,XX @@ enum FslIMX7IRQs {
18
FSL_IMX7_USB2_IRQ = 42,
19
FSL_IMX7_USB3_IRQ = 40,
20
21
+ FSL_IMX7_GPT1_IRQ = 55,
22
+ FSL_IMX7_GPT2_IRQ = 54,
23
+ FSL_IMX7_GPT3_IRQ = 53,
24
+ FSL_IMX7_GPT4_IRQ = 52,
25
+
26
FSL_IMX7_WDOG1_IRQ = 78,
27
FSL_IMX7_WDOG2_IRQ = 79,
28
FSL_IMX7_WDOG3_IRQ = 10,
29
diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c
30
index XXXXXXX..XXXXXXX 100644
31
--- a/hw/arm/fsl-imx7.c
32
+++ b/hw/arm/fsl-imx7.c
33
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp)
34
FSL_IMX7_GPT4_ADDR,
35
};
36
37
+ static const int FSL_IMX7_GPTn_IRQ[FSL_IMX7_NUM_GPTS] = {
38
+ FSL_IMX7_GPT1_IRQ,
39
+ FSL_IMX7_GPT2_IRQ,
40
+ FSL_IMX7_GPT3_IRQ,
41
+ FSL_IMX7_GPT4_IRQ,
42
+ };
43
+
44
s->gpt[i].ccm = IMX_CCM(&s->ccm);
45
sysbus_realize(SYS_BUS_DEVICE(&s->gpt[i]), &error_abort);
46
sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpt[i]), 0, FSL_IMX7_GPTn_ADDR[i]);
47
+ sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpt[i]), 0,
48
+ qdev_get_gpio_in(DEVICE(&s->a7mpcore),
49
+ FSL_IMX7_GPTn_IRQ[i]));
50
}
51
52
for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) {
53
--
54
2.25.1
diff view generated by jsdifflib
1
From: Andrey Smirnov <andrew.smirnov@gmail.com>
1
From: Jean-Christophe Dubois <jcd@tribudubois.net>
2
2
3
Add minimal code needed to allow upstream Linux guest to boot.
3
CCM derived clocks will have to be added later.
4
4
5
Cc: Peter Maydell <peter.maydell@linaro.org>
5
Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net>
6
Cc: Jason Wang <jasowang@redhat.com>
7
Cc: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com>
9
Cc: Michael S. Tsirkin <mst@redhat.com>
10
Cc: qemu-devel@nongnu.org
11
Cc: qemu-arm@nongnu.org
12
Cc: yurovsky@gmail.com
13
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
14
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
15
Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com>
16
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
17
---
8
---
18
hw/misc/Makefile.objs | 1 +
9
hw/misc/imx7_ccm.c | 49 +++++++++++++++++++++++++++++++++++++---------
19
include/hw/misc/imx7_gpr.h | 28 ++++++++++
10
1 file changed, 40 insertions(+), 9 deletions(-)
20
hw/misc/imx7_gpr.c | 124 +++++++++++++++++++++++++++++++++++++++++++++
21
hw/misc/trace-events | 4 ++
22
4 files changed, 157 insertions(+)
23
create mode 100644 include/hw/misc/imx7_gpr.h
24
create mode 100644 hw/misc/imx7_gpr.c
25
11
26
diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs
12
diff --git a/hw/misc/imx7_ccm.c b/hw/misc/imx7_ccm.c
27
index XXXXXXX..XXXXXXX 100644
13
index XXXXXXX..XXXXXXX 100644
28
--- a/hw/misc/Makefile.objs
14
--- a/hw/misc/imx7_ccm.c
29
+++ b/hw/misc/Makefile.objs
15
+++ b/hw/misc/imx7_ccm.c
30
@@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_IMX) += imx6_src.o
31
obj-$(CONFIG_IMX) += imx7_ccm.o
32
obj-$(CONFIG_IMX) += imx2_wdt.o
33
obj-$(CONFIG_IMX) += imx7_snvs.o
34
+obj-$(CONFIG_IMX) += imx7_gpr.o
35
obj-$(CONFIG_MILKYMIST) += milkymist-hpdmc.o
36
obj-$(CONFIG_MILKYMIST) += milkymist-pfpu.o
37
obj-$(CONFIG_MAINSTONE) += mst_fpga.o
38
diff --git a/include/hw/misc/imx7_gpr.h b/include/hw/misc/imx7_gpr.h
39
new file mode 100644
40
index XXXXXXX..XXXXXXX
41
--- /dev/null
42
+++ b/include/hw/misc/imx7_gpr.h
43
@@ -XXX,XX +XXX,XX @@
16
@@ -XXX,XX +XXX,XX @@
44
+/*
17
#include "hw/misc/imx7_ccm.h"
45
+ * Copyright (c) 2017, Impinj, Inc.
18
#include "migration/vmstate.h"
46
+ *
19
47
+ * i.MX7 GPR IP block emulation code
48
+ *
49
+ * Author: Andrey Smirnov <andrew.smirnov@gmail.com>
50
+ *
51
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
52
+ * See the COPYING file in the top-level directory.
53
+ */
54
+
55
+#ifndef IMX7_GPR_H
56
+#define IMX7_GPR_H
57
+
58
+#include "qemu/bitops.h"
59
+#include "hw/sysbus.h"
60
+
61
+#define TYPE_IMX7_GPR "imx7.gpr"
62
+#define IMX7_GPR(obj) OBJECT_CHECK(IMX7GPRState, (obj), TYPE_IMX7_GPR)
63
+
64
+typedef struct IMX7GPRState {
65
+ /* <private> */
66
+ SysBusDevice parent_obj;
67
+
68
+ MemoryRegion mmio;
69
+} IMX7GPRState;
70
+
71
+#endif /* IMX7_GPR_H */
72
diff --git a/hw/misc/imx7_gpr.c b/hw/misc/imx7_gpr.c
73
new file mode 100644
74
index XXXXXXX..XXXXXXX
75
--- /dev/null
76
+++ b/hw/misc/imx7_gpr.c
77
@@ -XXX,XX +XXX,XX @@
78
+/*
79
+ * Copyright (c) 2018, Impinj, Inc.
80
+ *
81
+ * i.MX7 GPR IP block emulation code
82
+ *
83
+ * Author: Andrey Smirnov <andrew.smirnov@gmail.com>
84
+ *
85
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
86
+ * See the COPYING file in the top-level directory.
87
+ *
88
+ * Bare minimum emulation code needed to support being able to shut
89
+ * down linux guest gracefully.
90
+ */
91
+
92
+#include "qemu/osdep.h"
93
+#include "hw/misc/imx7_gpr.h"
94
+#include "qemu/log.h"
95
+#include "sysemu/sysemu.h"
96
+
97
+#include "trace.h"
20
+#include "trace.h"
98
+
21
+
99
+enum IMX7GPRRegisters {
22
+#define CKIH_FREQ 24000000 /* 24MHz crystal input */
100
+ IOMUXC_GPR0 = 0x00,
101
+ IOMUXC_GPR1 = 0x04,
102
+ IOMUXC_GPR2 = 0x08,
103
+ IOMUXC_GPR3 = 0x0c,
104
+ IOMUXC_GPR4 = 0x10,
105
+ IOMUXC_GPR5 = 0x14,
106
+ IOMUXC_GPR6 = 0x18,
107
+ IOMUXC_GPR7 = 0x1c,
108
+ IOMUXC_GPR8 = 0x20,
109
+ IOMUXC_GPR9 = 0x24,
110
+ IOMUXC_GPR10 = 0x28,
111
+ IOMUXC_GPR11 = 0x2c,
112
+ IOMUXC_GPR12 = 0x30,
113
+ IOMUXC_GPR13 = 0x34,
114
+ IOMUXC_GPR14 = 0x38,
115
+ IOMUXC_GPR15 = 0x3c,
116
+ IOMUXC_GPR16 = 0x40,
117
+ IOMUXC_GPR17 = 0x44,
118
+ IOMUXC_GPR18 = 0x48,
119
+ IOMUXC_GPR19 = 0x4c,
120
+ IOMUXC_GPR20 = 0x50,
121
+ IOMUXC_GPR21 = 0x54,
122
+ IOMUXC_GPR22 = 0x58,
123
+};
124
+
23
+
125
+#define IMX7D_GPR1_IRQ_MASK BIT(12)
24
static void imx7_analog_reset(DeviceState *dev)
126
+#define IMX7D_GPR1_ENET1_TX_CLK_SEL_MASK BIT(13)
25
{
127
+#define IMX7D_GPR1_ENET2_TX_CLK_SEL_MASK BIT(14)
26
IMX7AnalogState *s = IMX7_ANALOG(dev);
128
+#define IMX7D_GPR1_ENET_TX_CLK_SEL_MASK (0x3 << 13)
27
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_imx7_ccm = {
129
+#define IMX7D_GPR1_ENET1_CLK_DIR_MASK BIT(17)
28
static uint32_t imx7_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock)
130
+#define IMX7D_GPR1_ENET2_CLK_DIR_MASK BIT(18)
29
{
131
+#define IMX7D_GPR1_ENET_CLK_DIR_MASK (0x3 << 17)
30
/*
31
- * This function is "consumed" by GPT emulation code, however on
32
- * i.MX7 each GPT block can have their own clock root. This means
33
- * that this functions needs somehow to know requester's identity
34
- * and the way to pass it: be it via additional IMXClk constants
35
- * or by adding another argument to this method needs to be
36
- * figured out
37
+ * This function is "consumed" by GPT emulation code. Some clocks
38
+ * have fixed frequencies and we can provide requested frequency
39
+ * easily. However for CCM provided clocks (like IPG) each GPT
40
+ * timer can have its own clock root.
41
+ * This means we need additionnal information when calling this
42
+ * function to know the requester's identity.
43
*/
44
- qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Not implemented\n",
45
- TYPE_IMX7_CCM, __func__);
46
- return 0;
47
+ uint32_t freq = 0;
132
+
48
+
133
+#define IMX7D_GPR5_CSI_MUX_CONTROL_MIPI BIT(4)
49
+ switch (clock) {
134
+#define IMX7D_GPR12_PCIE_PHY_REFCLK_SEL BIT(5)
50
+ case CLK_NONE:
135
+#define IMX7D_GPR22_PCIE_PHY_PLL_LOCKED BIT(31)
51
+ break;
136
+
52
+ case CLK_32k:
137
+
53
+ freq = CKIL_FREQ;
138
+static uint64_t imx7_gpr_read(void *opaque, hwaddr offset, unsigned size)
54
+ break;
139
+{
55
+ case CLK_HIGH:
140
+ trace_imx7_gpr_read(offset);
56
+ freq = CKIH_FREQ;
141
+
57
+ break;
142
+ if (offset == IOMUXC_GPR22) {
58
+ case CLK_IPG:
143
+ return IMX7D_GPR22_PCIE_PHY_PLL_LOCKED;
59
+ case CLK_IPG_HIGH:
60
+ /*
61
+ * For now we don't have a way to figure out the device this
62
+ * function is called for. Until then the IPG derived clocks
63
+ * are left unimplemented.
64
+ */
65
+ qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Clock %d Not implemented\n",
66
+ TYPE_IMX7_CCM, __func__, clock);
67
+ break;
68
+ default:
69
+ qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: unsupported clock %d\n",
70
+ TYPE_IMX7_CCM, __func__, clock);
71
+ break;
144
+ }
72
+ }
145
+
73
+
146
+ return 0;
74
+ trace_ccm_clock_freq(clock, freq);
147
+}
148
+
75
+
149
+static void imx7_gpr_write(void *opaque, hwaddr offset,
76
+ return freq;
150
+ uint64_t v, unsigned size)
77
}
151
+{
78
152
+ trace_imx7_gpr_write(offset, v);
79
static void imx7_ccm_class_init(ObjectClass *klass, void *data)
153
+}
154
+
155
+static const struct MemoryRegionOps imx7_gpr_ops = {
156
+ .read = imx7_gpr_read,
157
+ .write = imx7_gpr_write,
158
+ .endianness = DEVICE_NATIVE_ENDIAN,
159
+ .impl = {
160
+ /*
161
+ * Our device would not work correctly if the guest was doing
162
+ * unaligned access. This might not be a limitation on the
163
+ * real device but in practice there is no reason for a guest
164
+ * to access this device unaligned.
165
+ */
166
+ .min_access_size = 4,
167
+ .max_access_size = 4,
168
+ .unaligned = false,
169
+ },
170
+};
171
+
172
+static void imx7_gpr_init(Object *obj)
173
+{
174
+ SysBusDevice *sd = SYS_BUS_DEVICE(obj);
175
+ IMX7GPRState *s = IMX7_GPR(obj);
176
+
177
+ memory_region_init_io(&s->mmio, obj, &imx7_gpr_ops, s,
178
+ TYPE_IMX7_GPR, 64 * 1024);
179
+ sysbus_init_mmio(sd, &s->mmio);
180
+}
181
+
182
+static void imx7_gpr_class_init(ObjectClass *klass, void *data)
183
+{
184
+ DeviceClass *dc = DEVICE_CLASS(klass);
185
+
186
+ dc->desc = "i.MX7 General Purpose Registers Module";
187
+}
188
+
189
+static const TypeInfo imx7_gpr_info = {
190
+ .name = TYPE_IMX7_GPR,
191
+ .parent = TYPE_SYS_BUS_DEVICE,
192
+ .instance_size = sizeof(IMX7GPRState),
193
+ .instance_init = imx7_gpr_init,
194
+ .class_init = imx7_gpr_class_init,
195
+};
196
+
197
+static void imx7_gpr_register_type(void)
198
+{
199
+ type_register_static(&imx7_gpr_info);
200
+}
201
+type_init(imx7_gpr_register_type)
202
diff --git a/hw/misc/trace-events b/hw/misc/trace-events
203
index XXXXXXX..XXXXXXX 100644
204
--- a/hw/misc/trace-events
205
+++ b/hw/misc/trace-events
206
@@ -XXX,XX +XXX,XX @@ mps2_scc_cfg_read(unsigned function, unsigned device, uint32_t value) "MPS2 SCC
207
msf2_sysreg_write(uint64_t offset, uint32_t val, uint32_t prev) "msf2-sysreg write: addr 0x%08" HWADDR_PRIx " data 0x%" PRIx32 " prev 0x%" PRIx32
208
msf2_sysreg_read(uint64_t offset, uint32_t val) "msf2-sysreg read: addr 0x%08" HWADDR_PRIx " data 0x%08" PRIx32
209
msf2_sysreg_write_pll_status(void) "Invalid write to read only PLL status register"
210
+
211
+#hw/misc/imx7_gpr.c
212
+imx7_gpr_read(uint64_t offset) "addr 0x%08" HWADDR_PRIx
213
+imx7_gpr_write(uint64_t offset, uint64_t value) "addr 0x%08" HWADDR_PRIx "value 0x%08" HWADDR_PRIx
214
--
80
--
215
2.16.1
81
2.25.1
216
217
diff view generated by jsdifflib
1
From: Andrey Smirnov <andrew.smirnov@gmail.com>
1
From: Jean-Christophe Dubois <jcd@tribudubois.net>
2
2
3
Add minimal code needed to allow upstream Linux guest to boot.
3
The i.MX6UL doesn't support CLK_HIGH ou CLK_HIGH_DIV clock source.
4
4
5
Cc: Peter Maydell <peter.maydell@linaro.org>
5
Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net>
6
Cc: Jason Wang <jasowang@redhat.com>
7
Cc: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com>
9
Cc: Michael S. Tsirkin <mst@redhat.com>
10
Cc: qemu-devel@nongnu.org
11
Cc: qemu-arm@nongnu.org
12
Cc: yurovsky@gmail.com
13
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
14
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
15
Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com>
16
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
17
---
8
---
18
include/hw/timer/imx_gpt.h | 1 +
9
include/hw/timer/imx_gpt.h | 1 +
10
hw/arm/fsl-imx6ul.c | 2 +-
11
hw/misc/imx6ul_ccm.c | 6 ------
19
hw/timer/imx_gpt.c | 25 +++++++++++++++++++++++++
12
hw/timer/imx_gpt.c | 25 +++++++++++++++++++++++++
20
2 files changed, 26 insertions(+)
13
4 files changed, 27 insertions(+), 7 deletions(-)
21
14
22
diff --git a/include/hw/timer/imx_gpt.h b/include/hw/timer/imx_gpt.h
15
diff --git a/include/hw/timer/imx_gpt.h b/include/hw/timer/imx_gpt.h
23
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
24
--- a/include/hw/timer/imx_gpt.h
17
--- a/include/hw/timer/imx_gpt.h
25
+++ b/include/hw/timer/imx_gpt.h
18
+++ b/include/hw/timer/imx_gpt.h
26
@@ -XXX,XX +XXX,XX @@
19
@@ -XXX,XX +XXX,XX @@
27
#define TYPE_IMX25_GPT "imx25.gpt"
20
#define TYPE_IMX25_GPT "imx25.gpt"
28
#define TYPE_IMX31_GPT "imx31.gpt"
21
#define TYPE_IMX31_GPT "imx31.gpt"
29
#define TYPE_IMX6_GPT "imx6.gpt"
22
#define TYPE_IMX6_GPT "imx6.gpt"
30
+#define TYPE_IMX7_GPT "imx7.gpt"
23
+#define TYPE_IMX6UL_GPT "imx6ul.gpt"
24
#define TYPE_IMX7_GPT "imx7.gpt"
31
25
32
#define TYPE_IMX_GPT TYPE_IMX25_GPT
26
#define TYPE_IMX_GPT TYPE_IMX25_GPT
33
27
diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c
28
index XXXXXXX..XXXXXXX 100644
29
--- a/hw/arm/fsl-imx6ul.c
30
+++ b/hw/arm/fsl-imx6ul.c
31
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj)
32
*/
33
for (i = 0; i < FSL_IMX6UL_NUM_GPTS; i++) {
34
snprintf(name, NAME_SIZE, "gpt%d", i);
35
- object_initialize_child(obj, name, &s->gpt[i], TYPE_IMX7_GPT);
36
+ object_initialize_child(obj, name, &s->gpt[i], TYPE_IMX6UL_GPT);
37
}
38
39
/*
40
diff --git a/hw/misc/imx6ul_ccm.c b/hw/misc/imx6ul_ccm.c
41
index XXXXXXX..XXXXXXX 100644
42
--- a/hw/misc/imx6ul_ccm.c
43
+++ b/hw/misc/imx6ul_ccm.c
44
@@ -XXX,XX +XXX,XX @@ static uint32_t imx6ul_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock)
45
case CLK_32k:
46
freq = CKIL_FREQ;
47
break;
48
- case CLK_HIGH:
49
- freq = CKIH_FREQ;
50
- break;
51
- case CLK_HIGH_DIV:
52
- freq = CKIH_FREQ / 8;
53
- break;
54
default:
55
qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: unsupported clock %d\n",
56
TYPE_IMX6UL_CCM, __func__, clock);
34
diff --git a/hw/timer/imx_gpt.c b/hw/timer/imx_gpt.c
57
diff --git a/hw/timer/imx_gpt.c b/hw/timer/imx_gpt.c
35
index XXXXXXX..XXXXXXX 100644
58
index XXXXXXX..XXXXXXX 100644
36
--- a/hw/timer/imx_gpt.c
59
--- a/hw/timer/imx_gpt.c
37
+++ b/hw/timer/imx_gpt.c
60
+++ b/hw/timer/imx_gpt.c
38
@@ -XXX,XX +XXX,XX @@ static const IMXClk imx6_gpt_clocks[] = {
61
@@ -XXX,XX +XXX,XX @@ static const IMXClk imx6_gpt_clocks[] = {
39
CLK_HIGH, /* 111 reference clock */
62
CLK_HIGH, /* 111 reference clock */
40
};
63
};
41
64
42
+static const IMXClk imx7_gpt_clocks[] = {
65
+static const IMXClk imx6ul_gpt_clocks[] = {
43
+ CLK_NONE, /* 000 No clock source */
66
+ CLK_NONE, /* 000 No clock source */
44
+ CLK_IPG, /* 001 ipg_clk, 532MHz*/
67
+ CLK_IPG, /* 001 ipg_clk, 532MHz*/
45
+ CLK_IPG_HIGH, /* 010 ipg_clk_highfreq */
68
+ CLK_IPG_HIGH, /* 010 ipg_clk_highfreq */
46
+ CLK_EXT, /* 011 External clock */
69
+ CLK_EXT, /* 011 External clock */
47
+ CLK_32k, /* 100 ipg_clk_32k */
70
+ CLK_32k, /* 100 ipg_clk_32k */
48
+ CLK_HIGH, /* 101 reference clock */
71
+ CLK_NONE, /* 101 not defined */
49
+ CLK_NONE, /* 110 not defined */
72
+ CLK_NONE, /* 110 not defined */
50
+ CLK_NONE, /* 111 not defined */
73
+ CLK_NONE, /* 111 not defined */
51
+};
74
+};
52
+
75
+
53
static void imx_gpt_set_freq(IMXGPTState *s)
76
static const IMXClk imx7_gpt_clocks[] = {
54
{
77
CLK_NONE, /* 000 No clock source */
55
uint32_t clksrc = extract32(s->cr, GPT_CR_CLKSRC_SHIFT, 3);
78
CLK_IPG, /* 001 ipg_clk, 532MHz*/
56
@@ -XXX,XX +XXX,XX @@ static void imx6_gpt_init(Object *obj)
79
@@ -XXX,XX +XXX,XX @@ static void imx6_gpt_init(Object *obj)
57
s->clocks = imx6_gpt_clocks;
80
s->clocks = imx6_gpt_clocks;
58
}
81
}
59
82
60
+static void imx7_gpt_init(Object *obj)
83
+static void imx6ul_gpt_init(Object *obj)
61
+{
84
+{
62
+ IMXGPTState *s = IMX_GPT(obj);
85
+ IMXGPTState *s = IMX_GPT(obj);
63
+
86
+
64
+ s->clocks = imx7_gpt_clocks;
87
+ s->clocks = imx6ul_gpt_clocks;
65
+}
88
+}
66
+
89
+
67
static const TypeInfo imx25_gpt_info = {
90
static void imx7_gpt_init(Object *obj)
68
.name = TYPE_IMX25_GPT,
91
{
69
.parent = TYPE_SYS_BUS_DEVICE,
92
IMXGPTState *s = IMX_GPT(obj);
70
@@ -XXX,XX +XXX,XX @@ static const TypeInfo imx6_gpt_info = {
93
@@ -XXX,XX +XXX,XX @@ static const TypeInfo imx6_gpt_info = {
71
.instance_init = imx6_gpt_init,
94
.instance_init = imx6_gpt_init,
72
};
95
};
73
96
74
+static const TypeInfo imx7_gpt_info = {
97
+static const TypeInfo imx6ul_gpt_info = {
75
+ .name = TYPE_IMX7_GPT,
98
+ .name = TYPE_IMX6UL_GPT,
76
+ .parent = TYPE_IMX25_GPT,
99
+ .parent = TYPE_IMX25_GPT,
77
+ .instance_init = imx7_gpt_init,
100
+ .instance_init = imx6ul_gpt_init,
78
+};
101
+};
79
+
102
+
80
static void imx_gpt_register_types(void)
103
static const TypeInfo imx7_gpt_info = {
81
{
104
.name = TYPE_IMX7_GPT,
105
.parent = TYPE_IMX25_GPT,
106
@@ -XXX,XX +XXX,XX @@ static void imx_gpt_register_types(void)
82
type_register_static(&imx25_gpt_info);
107
type_register_static(&imx25_gpt_info);
83
type_register_static(&imx31_gpt_info);
108
type_register_static(&imx31_gpt_info);
84
type_register_static(&imx6_gpt_info);
109
type_register_static(&imx6_gpt_info);
85
+ type_register_static(&imx7_gpt_info);
110
+ type_register_static(&imx6ul_gpt_info);
111
type_register_static(&imx7_gpt_info);
86
}
112
}
87
113
88
type_init(imx_gpt_register_types)
89
--
114
--
90
2.16.1
115
2.25.1
91
92
diff view generated by jsdifflib
1
From: Andrey Smirnov <andrew.smirnov@gmail.com>
1
From: Jean-Christophe Dubois <jcd@tribudubois.net>
2
2
3
Add code to emulate Chipidea USB IP (used in i.MX SoCs). Tested to
3
IRQs were not associated to the various GPIO devices inside i.MX7D.
4
work against:
4
This patch brings the i.MX7D on par with i.MX6.
5
5
6
-usb -drive if=none,id=stick,file=usb.img,format=raw -device \
6
Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net>
7
usb-storage,bus=usb-bus.0,drive=stick
7
Message-id: 20221226101418.415170-1-jcd@tribudubois.net
8
9
Cc: Peter Maydell <peter.maydell@linaro.org>
10
Cc: Jason Wang <jasowang@redhat.com>
11
Cc: Philippe Mathieu-Daudé <f4bug@amsat.org>
12
Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com>
13
Cc: Michael S. Tsirkin <mst@redhat.com>
14
Cc: qemu-devel@nongnu.org
15
Cc: qemu-arm@nongnu.org
16
Cc: yurovsky@gmail.com
17
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
8
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
18
Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com>
19
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
20
---
10
---
21
hw/usb/Makefile.objs | 1 +
11
include/hw/arm/fsl-imx7.h | 15 +++++++++++++++
22
include/hw/usb/chipidea.h | 16 +++++
12
hw/arm/fsl-imx7.c | 31 ++++++++++++++++++++++++++++++-
23
hw/usb/chipidea.c | 176 ++++++++++++++++++++++++++++++++++++++++++++++
13
2 files changed, 45 insertions(+), 1 deletion(-)
24
3 files changed, 193 insertions(+)
25
create mode 100644 include/hw/usb/chipidea.h
26
create mode 100644 hw/usb/chipidea.c
27
14
28
diff --git a/hw/usb/Makefile.objs b/hw/usb/Makefile.objs
15
diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h
29
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
30
--- a/hw/usb/Makefile.objs
17
--- a/include/hw/arm/fsl-imx7.h
31
+++ b/hw/usb/Makefile.objs
18
+++ b/include/hw/arm/fsl-imx7.h
32
@@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_USB_XHCI_NEC) += hcd-xhci-nec.o
19
@@ -XXX,XX +XXX,XX @@ enum FslIMX7IRQs {
33
common-obj-$(CONFIG_USB_MUSB) += hcd-musb.o
20
FSL_IMX7_GPT3_IRQ = 53,
34
21
FSL_IMX7_GPT4_IRQ = 52,
35
obj-$(CONFIG_TUSB6010) += tusb6010.o
22
36
+obj-$(CONFIG_IMX) += chipidea.o
23
+ FSL_IMX7_GPIO1_LOW_IRQ = 64,
37
24
+ FSL_IMX7_GPIO1_HIGH_IRQ = 65,
38
# emulated usb devices
25
+ FSL_IMX7_GPIO2_LOW_IRQ = 66,
39
common-obj-$(CONFIG_USB) += dev-hub.o
26
+ FSL_IMX7_GPIO2_HIGH_IRQ = 67,
40
diff --git a/include/hw/usb/chipidea.h b/include/hw/usb/chipidea.h
27
+ FSL_IMX7_GPIO3_LOW_IRQ = 68,
41
new file mode 100644
28
+ FSL_IMX7_GPIO3_HIGH_IRQ = 69,
42
index XXXXXXX..XXXXXXX
29
+ FSL_IMX7_GPIO4_LOW_IRQ = 70,
43
--- /dev/null
30
+ FSL_IMX7_GPIO4_HIGH_IRQ = 71,
44
+++ b/include/hw/usb/chipidea.h
31
+ FSL_IMX7_GPIO5_LOW_IRQ = 72,
45
@@ -XXX,XX +XXX,XX @@
32
+ FSL_IMX7_GPIO5_HIGH_IRQ = 73,
46
+#ifndef CHIPIDEA_H
33
+ FSL_IMX7_GPIO6_LOW_IRQ = 74,
47
+#define CHIPIDEA_H
34
+ FSL_IMX7_GPIO6_HIGH_IRQ = 75,
35
+ FSL_IMX7_GPIO7_LOW_IRQ = 76,
36
+ FSL_IMX7_GPIO7_HIGH_IRQ = 77,
48
+
37
+
49
+#include "hw/usb/hcd-ehci.h"
38
FSL_IMX7_WDOG1_IRQ = 78,
50
+
39
FSL_IMX7_WDOG2_IRQ = 79,
51
+typedef struct ChipideaState {
40
FSL_IMX7_WDOG3_IRQ = 10,
52
+ /*< private >*/
41
diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c
53
+ EHCISysBusState parent_obj;
42
index XXXXXXX..XXXXXXX 100644
54
+
43
--- a/hw/arm/fsl-imx7.c
55
+ MemoryRegion iomem[3];
44
+++ b/hw/arm/fsl-imx7.c
56
+} ChipideaState;
45
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp)
57
+
46
FSL_IMX7_GPIO7_ADDR,
58
+#define TYPE_CHIPIDEA "usb-chipidea"
47
};
59
+#define CHIPIDEA(obj) OBJECT_CHECK(ChipideaState, (obj), TYPE_CHIPIDEA)
48
60
+
49
+ static const int FSL_IMX7_GPIOn_LOW_IRQ[FSL_IMX7_NUM_GPIOS] = {
61
+#endif /* CHIPIDEA_H */
50
+ FSL_IMX7_GPIO1_LOW_IRQ,
62
diff --git a/hw/usb/chipidea.c b/hw/usb/chipidea.c
51
+ FSL_IMX7_GPIO2_LOW_IRQ,
63
new file mode 100644
52
+ FSL_IMX7_GPIO3_LOW_IRQ,
64
index XXXXXXX..XXXXXXX
53
+ FSL_IMX7_GPIO4_LOW_IRQ,
65
--- /dev/null
54
+ FSL_IMX7_GPIO5_LOW_IRQ,
66
+++ b/hw/usb/chipidea.c
55
+ FSL_IMX7_GPIO6_LOW_IRQ,
67
@@ -XXX,XX +XXX,XX @@
56
+ FSL_IMX7_GPIO7_LOW_IRQ,
68
+/*
69
+ * Copyright (c) 2018, Impinj, Inc.
70
+ *
71
+ * Chipidea USB block emulation code
72
+ *
73
+ * Author: Andrey Smirnov <andrew.smirnov@gmail.com>
74
+ *
75
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
76
+ * See the COPYING file in the top-level directory.
77
+ */
78
+
79
+#include "qemu/osdep.h"
80
+#include "hw/usb/hcd-ehci.h"
81
+#include "hw/usb/chipidea.h"
82
+#include "qemu/log.h"
83
+
84
+enum {
85
+ CHIPIDEA_USBx_DCIVERSION = 0x000,
86
+ CHIPIDEA_USBx_DCCPARAMS = 0x004,
87
+ CHIPIDEA_USBx_DCCPARAMS_HC = BIT(8),
88
+};
89
+
90
+static uint64_t chipidea_read(void *opaque, hwaddr offset,
91
+ unsigned size)
92
+{
93
+ return 0;
94
+}
95
+
96
+static void chipidea_write(void *opaque, hwaddr offset,
97
+ uint64_t value, unsigned size)
98
+{
99
+}
100
+
101
+static const struct MemoryRegionOps chipidea_ops = {
102
+ .read = chipidea_read,
103
+ .write = chipidea_write,
104
+ .endianness = DEVICE_NATIVE_ENDIAN,
105
+ .impl = {
106
+ /*
107
+ * Our device would not work correctly if the guest was doing
108
+ * unaligned access. This might not be a limitation on the
109
+ * real device but in practice there is no reason for a guest
110
+ * to access this device unaligned.
111
+ */
112
+ .min_access_size = 4,
113
+ .max_access_size = 4,
114
+ .unaligned = false,
115
+ },
116
+};
117
+
118
+static uint64_t chipidea_dc_read(void *opaque, hwaddr offset,
119
+ unsigned size)
120
+{
121
+ switch (offset) {
122
+ case CHIPIDEA_USBx_DCIVERSION:
123
+ return 0x1;
124
+ case CHIPIDEA_USBx_DCCPARAMS:
125
+ /*
126
+ * Real hardware (at least i.MX7) will also report the
127
+ * controller as "Device Capable" (and 8 supported endpoints),
128
+ * but there doesn't seem to be much point in doing so, since
129
+ * we don't emulate that part.
130
+ */
131
+ return CHIPIDEA_USBx_DCCPARAMS_HC;
132
+ }
133
+
134
+ return 0;
135
+}
136
+
137
+static void chipidea_dc_write(void *opaque, hwaddr offset,
138
+ uint64_t value, unsigned size)
139
+{
140
+}
141
+
142
+static const struct MemoryRegionOps chipidea_dc_ops = {
143
+ .read = chipidea_dc_read,
144
+ .write = chipidea_dc_write,
145
+ .endianness = DEVICE_NATIVE_ENDIAN,
146
+ .impl = {
147
+ /*
148
+ * Our device would not work correctly if the guest was doing
149
+ * unaligned access. This might not be a limitation on the real
150
+ * device but in practice there is no reason for a guest to access
151
+ * this device unaligned.
152
+ */
153
+ .min_access_size = 4,
154
+ .max_access_size = 4,
155
+ .unaligned = false,
156
+ },
157
+};
158
+
159
+static void chipidea_init(Object *obj)
160
+{
161
+ EHCIState *ehci = &SYS_BUS_EHCI(obj)->ehci;
162
+ ChipideaState *ci = CHIPIDEA(obj);
163
+ int i;
164
+
165
+ for (i = 0; i < ARRAY_SIZE(ci->iomem); i++) {
166
+ const struct {
167
+ const char *name;
168
+ hwaddr offset;
169
+ uint64_t size;
170
+ const struct MemoryRegionOps *ops;
171
+ } regions[ARRAY_SIZE(ci->iomem)] = {
172
+ /*
173
+ * Registers located between offsets 0x000 and 0xFC
174
+ */
175
+ {
176
+ .name = TYPE_CHIPIDEA ".misc",
177
+ .offset = 0x000,
178
+ .size = 0x100,
179
+ .ops = &chipidea_ops,
180
+ },
181
+ /*
182
+ * Registers located between offsets 0x1A4 and 0x1DC
183
+ */
184
+ {
185
+ .name = TYPE_CHIPIDEA ".endpoints",
186
+ .offset = 0x1A4,
187
+ .size = 0x1DC - 0x1A4 + 4,
188
+ .ops = &chipidea_ops,
189
+ },
190
+ /*
191
+ * USB_x_DCIVERSION and USB_x_DCCPARAMS
192
+ */
193
+ {
194
+ .name = TYPE_CHIPIDEA ".dc",
195
+ .offset = 0x120,
196
+ .size = 8,
197
+ .ops = &chipidea_dc_ops,
198
+ },
199
+ };
57
+ };
200
+
58
+
201
+ memory_region_init_io(&ci->iomem[i],
59
+ static const int FSL_IMX7_GPIOn_HIGH_IRQ[FSL_IMX7_NUM_GPIOS] = {
202
+ obj,
60
+ FSL_IMX7_GPIO1_HIGH_IRQ,
203
+ regions[i].ops,
61
+ FSL_IMX7_GPIO2_HIGH_IRQ,
204
+ ci,
62
+ FSL_IMX7_GPIO3_HIGH_IRQ,
205
+ regions[i].name,
63
+ FSL_IMX7_GPIO4_HIGH_IRQ,
206
+ regions[i].size);
64
+ FSL_IMX7_GPIO5_HIGH_IRQ,
65
+ FSL_IMX7_GPIO6_HIGH_IRQ,
66
+ FSL_IMX7_GPIO7_HIGH_IRQ,
67
+ };
207
+
68
+
208
+ memory_region_add_subregion(&ehci->mem,
69
sysbus_realize(SYS_BUS_DEVICE(&s->gpio[i]), &error_abort);
209
+ regions[i].offset,
70
- sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0, FSL_IMX7_GPIOn_ADDR[i]);
210
+ &ci->iomem[i]);
71
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0,
211
+ }
72
+ FSL_IMX7_GPIOn_ADDR[i]);
212
+}
213
+
73
+
214
+static void chipidea_class_init(ObjectClass *klass, void *data)
74
+ sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 0,
215
+{
75
+ qdev_get_gpio_in(DEVICE(&s->a7mpcore),
216
+ DeviceClass *dc = DEVICE_CLASS(klass);
76
+ FSL_IMX7_GPIOn_LOW_IRQ[i]));
217
+ SysBusEHCIClass *sec = SYS_BUS_EHCI_CLASS(klass);
218
+
77
+
219
+ /*
78
+ sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 1,
220
+ * Offsets used were taken from i.MX7Dual Applications Processor
79
+ qdev_get_gpio_in(DEVICE(&s->a7mpcore),
221
+ * Reference Manual, Rev 0.1, p. 3177, Table 11-59
80
+ FSL_IMX7_GPIOn_HIGH_IRQ[i]));
222
+ */
81
}
223
+ sec->capsbase = 0x100;
82
224
+ sec->opregbase = 0x140;
83
/*
225
+ sec->portnr = 1;
226
+
227
+ set_bit(DEVICE_CATEGORY_USB, dc->categories);
228
+ dc->desc = "Chipidea USB Module";
229
+}
230
+
231
+static const TypeInfo chipidea_info = {
232
+ .name = TYPE_CHIPIDEA,
233
+ .parent = TYPE_SYS_BUS_EHCI,
234
+ .instance_size = sizeof(ChipideaState),
235
+ .instance_init = chipidea_init,
236
+ .class_init = chipidea_class_init,
237
+};
238
+
239
+static void chipidea_register_type(void)
240
+{
241
+ type_register_static(&chipidea_info);
242
+}
243
+type_init(chipidea_register_type)
244
--
84
--
245
2.16.1
85
2.25.1
246
247
diff view generated by jsdifflib
1
From: Andrey Smirnov <andrew.smirnov@gmail.com>
1
From: Stephen Longfield <slongfield@google.com>
2
2
3
Convert i.MX6 to use TYPE_IMX_USDHC since that's what real HW comes
3
Size is used at lines 1088/1188 for the loop, which reads the last 4
4
with.
4
bytes from the crc_ptr so it does need to get increased, however it
5
shouldn't be increased before the buffer is passed to CRC computation,
6
or the crc32 function will access uninitialized memory.
5
7
6
Cc: Peter Maydell <peter.maydell@linaro.org>
8
This was pointed out to me by clg@kaod.org during the code review of
7
Cc: Jason Wang <jasowang@redhat.com>
9
a similar patch to hw/net/ftgmac100.c
8
Cc: Philippe Mathieu-Daudé <f4bug@amsat.org>
10
9
Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com>
11
Change-Id: Ib0464303b191af1e28abeb2f5105eb25aadb5e9b
10
Cc: Michael S. Tsirkin <mst@redhat.com>
12
Signed-off-by: Stephen Longfield <slongfield@google.com>
11
Cc: qemu-devel@nongnu.org
13
Reviewed-by: Patrick Venture <venture@google.com>
12
Cc: qemu-arm@nongnu.org
14
Message-id: 20221221183202.3788132-1-slongfield@google.com
13
Cc: yurovsky@gmail.com
15
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
14
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
15
Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com>
16
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
17
---
17
---
18
hw/arm/fsl-imx6.c | 2 +-
18
hw/net/imx_fec.c | 8 ++++----
19
1 file changed, 1 insertion(+), 1 deletion(-)
19
1 file changed, 4 insertions(+), 4 deletions(-)
20
20
21
diff --git a/hw/arm/fsl-imx6.c b/hw/arm/fsl-imx6.c
21
diff --git a/hw/net/imx_fec.c b/hw/net/imx_fec.c
22
index XXXXXXX..XXXXXXX 100644
22
index XXXXXXX..XXXXXXX 100644
23
--- a/hw/arm/fsl-imx6.c
23
--- a/hw/net/imx_fec.c
24
+++ b/hw/arm/fsl-imx6.c
24
+++ b/hw/net/imx_fec.c
25
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6_init(Object *obj)
25
@@ -XXX,XX +XXX,XX @@ static ssize_t imx_fec_receive(NetClientState *nc, const uint8_t *buf,
26
return 0;
26
}
27
}
27
28
28
for (i = 0; i < FSL_IMX6_NUM_ESDHCS; i++) {
29
- /* 4 bytes for the CRC. */
29
- object_initialize(&s->esdhc[i], sizeof(s->esdhc[i]), TYPE_SYSBUS_SDHCI);
30
- size += 4;
30
+ object_initialize(&s->esdhc[i], sizeof(s->esdhc[i]), TYPE_IMX_USDHC);
31
crc = cpu_to_be32(crc32(~0, buf, size));
31
qdev_set_parent_bus(DEVICE(&s->esdhc[i]), sysbus_get_default());
32
+ /* Increase size by 4, loop below reads the last 4 bytes from crc_ptr. */
32
snprintf(name, NAME_SIZE, "sdhc%d", i + 1);
33
+ size += 4;
33
object_property_add_child(obj, name, OBJECT(&s->esdhc[i]), NULL);
34
crc_ptr = (uint8_t *) &crc;
35
36
/* Huge frames are truncated. */
37
@@ -XXX,XX +XXX,XX @@ static ssize_t imx_enet_receive(NetClientState *nc, const uint8_t *buf,
38
return 0;
39
}
40
41
- /* 4 bytes for the CRC. */
42
- size += 4;
43
crc = cpu_to_be32(crc32(~0, buf, size));
44
+ /* Increase size by 4, loop below reads the last 4 bytes from crc_ptr. */
45
+ size += 4;
46
crc_ptr = (uint8_t *) &crc;
47
48
if (shift16) {
34
--
49
--
35
2.16.1
50
2.25.1
36
37
diff view generated by jsdifflib