1 | Another lump of target-arm patches. I still have some patches in | 1 | arm queue; dunno if this will be the last before softfreeze |
---|---|---|---|
2 | my to-review queue, but this is a big enough set that I wanted | 2 | or not, but anyway probably the last large one. New orangepi-pc |
3 | to send it out. | 3 | board model is the big item here. |
4 | 4 | ||
5 | thanks | 5 | thanks |
6 | -- PMM | 6 | -- PMM |
7 | 7 | ||
8 | The following changes since commit 04bb7fe2bf55bdf66d5b7a5a719b40bbb4048178: | 8 | The following changes since commit 67d9ef7d541c3d21a25796c51c26da096a433565: |
9 | 9 | ||
10 | Merge remote-tracking branch 'remotes/rth/tags/pull-tcg-20180208' into staging (2018-02-08 17:41:15 +0000) | 10 | Merge remote-tracking branch 'remotes/pmaydell/tags/pull-docs-20200312' into staging (2020-03-12 15:20:52 +0000) |
11 | 11 | ||
12 | are available in the Git repository at: | 12 | are available in the Git repository at: |
13 | 13 | ||
14 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20180209 | 14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200312 |
15 | 15 | ||
16 | for you to fetch changes up to bbba7757bacc9f890a3f028d328b4b429dbe78ec: | 16 | for you to fetch changes up to aca53be34ac3e7cac5f39396a51a338860a5a837: |
17 | 17 | ||
18 | hw/core/generic-loader: Allow PC to be set on command line (2018-02-09 10:55:40 +0000) | 18 | target/arm: kvm: Inject events at the last stage of sync (2020-03-12 16:31:10 +0000) |
19 | 19 | ||
20 | ---------------------------------------------------------------- | 20 | ---------------------------------------------------------------- |
21 | target-arm queue: | 21 | target-arm queue: |
22 | * Support M profile derived exceptions on exception entry and exit | 22 | * Fix various bugs that might result in an assert() due to |
23 | * Implement AArch64 v8.2 crypto insns (SHA-512, SHA-3, SM3, SM4) | 23 | incorrect hflags for M-profile CPUs |
24 | * Implement working i.MX6 SD controller | 24 | * Fix Aspeed SMC Controller user-mode select handling |
25 | * Various devices preparatory to i.MX7 support | 25 | * Report correct (with-tag) address in fault address register |
26 | * Preparatory patches for SVE emulation | 26 | when TBI is enabled |
27 | * v8M: Fix bug in implementation of 'TT' insn | 27 | * cubieboard: make sure SOC object isn't leaked |
28 | * Give useful error if user tries to use userspace GICv3 with KVM | 28 | * fsl-imx25: Wire up eSDHC controllers |
29 | * fsl-imx25: Wire up USB controllers | ||
30 | * New board model: orangepi-pc (OrangePi PC) | ||
31 | * ARM/KVM: if user doesn't select GIC version and the | ||
32 | host kernel can only provide GICv3, use that, rather | ||
33 | than defaulting to "fail because GICv2 isn't possible" | ||
34 | * kvm: Only do KVM_SET_VCPU_EVENTS at the last stage of sync | ||
29 | 35 | ||
30 | ---------------------------------------------------------------- | 36 | ---------------------------------------------------------------- |
31 | Andrey Smirnov (10): | 37 | Beata Michalska (1): |
32 | sdhci: Add i.MX specific subtype of SDHCI | 38 | target/arm: kvm: Inject events at the last stage of sync |
33 | hw: i.MX: Convert i.MX6 to use TYPE_IMX_USDHC | ||
34 | i.MX: Add code to emulate i.MX7 CCM, PMU and ANALOG IP blocks | ||
35 | i.MX: Add code to emulate i.MX2 watchdog IP block | ||
36 | i.MX: Add code to emulate i.MX7 SNVS IP-block | ||
37 | i.MX: Add code to emulate GPCv2 IP block | ||
38 | i.MX: Add i.MX7 GPT variant | ||
39 | i.MX: Add implementation of i.MX7 GPR IP block | ||
40 | usb: Add basic code to emulate Chipidea USB IP | ||
41 | hw/arm: Move virt's PSCI DT fixup code to arm/boot.c | ||
42 | 39 | ||
43 | Ard Biesheuvel (5): | 40 | Cédric Le Goater (2): |
44 | target/arm: implement SHA-512 instructions | 41 | aspeed/smc: Add some tracing |
45 | target/arm: implement SHA-3 instructions | 42 | aspeed/smc: Fix User mode select/unselect scheme |
46 | target/arm: implement SM3 instructions | ||
47 | target/arm: implement SM4 instructions | ||
48 | target/arm: enable user-mode SHA-3, SM3, SM4 and SHA-512 instruction support | ||
49 | 43 | ||
50 | Christoffer Dall (1): | 44 | Eric Auger (6): |
51 | target/arm/kvm: gic: Prevent creating userspace GICv3 with KVM | 45 | hw/arm/virt: Document 'max' value in gic-version property description |
46 | hw/arm/virt: Introduce VirtGICType enum type | ||
47 | hw/arm/virt: Introduce finalize_gic_version() | ||
48 | target/arm/kvm: Let kvm_arm_vgic_probe() return a bitmap | ||
49 | hw/arm/virt: kvm: Restructure finalize_gic_version() | ||
50 | hw/arm/virt: kvm: allow gicv3 by default if v2 cannot work | ||
52 | 51 | ||
53 | Peter Maydell (9): | 52 | Guenter Roeck (2): |
54 | target/arm: Add armv7m_nvic_set_pending_derived() | 53 | hw/arm/fsl-imx25: Wire up eSDHC controllers |
55 | target/arm: Split "get pending exception info" from "acknowledge it" | 54 | hw/arm/fsl-imx25: Wire up USB controllers |
56 | target/arm: Add ignore_stackfaults argument to v7m_exception_taken() | ||
57 | target/arm: Make v7M exception entry stack push check MPU | ||
58 | target/arm: Make v7m_push_callee_stack() honour MPU | ||
59 | target/arm: Make exception vector loads honour the SAU | ||
60 | target/arm: Handle exceptions during exception stack pop | ||
61 | target/arm/translate.c: Fix missing 'break' for TT insns | ||
62 | hw/core/generic-loader: Allow PC to be set on command line | ||
63 | 55 | ||
64 | Richard Henderson (5): | 56 | Igor Mammedov (1): |
65 | target/arm: Expand vector registers for SVE | 57 | hw/arm/cubieboard: make sure SOC object isn't leaked |
66 | target/arm: Add predicate registers for SVE | ||
67 | target/arm: Add SVE to migration state | ||
68 | target/arm: Add ZCR_ELx | ||
69 | target/arm: Add SVE state to TB->FLAGS | ||
70 | 58 | ||
71 | hw/intc/Makefile.objs | 2 +- | 59 | Niek Linnenbank (13): |
72 | hw/misc/Makefile.objs | 4 + | 60 | hw/arm: add Allwinner H3 System-on-Chip |
73 | hw/usb/Makefile.objs | 1 + | 61 | hw/arm: add Xunlong Orange Pi PC machine |
74 | hw/sd/sdhci-internal.h | 23 ++ | 62 | hw/arm/allwinner-h3: add Clock Control Unit |
75 | include/hw/intc/imx_gpcv2.h | 22 ++ | 63 | hw/arm/allwinner-h3: add USB host controller |
76 | include/hw/misc/imx2_wdt.h | 33 +++ | 64 | hw/arm/allwinner-h3: add System Control module |
77 | include/hw/misc/imx7_ccm.h | 139 +++++++++++ | 65 | hw/arm/allwinner: add CPU Configuration module |
78 | include/hw/misc/imx7_gpr.h | 28 +++ | 66 | hw/arm/allwinner: add Security Identifier device |
79 | include/hw/misc/imx7_snvs.h | 35 +++ | 67 | hw/arm/allwinner: add SD/MMC host controller |
80 | include/hw/sd/sdhci.h | 13 ++ | 68 | hw/arm/allwinner-h3: add EMAC ethernet device |
81 | include/hw/timer/imx_gpt.h | 1 + | 69 | hw/arm/allwinner-h3: add Boot ROM support |
82 | include/hw/usb/chipidea.h | 16 ++ | 70 | hw/arm/allwinner-h3: add SDRAM controller device |
83 | target/arm/cpu.h | 120 ++++++++-- | 71 | hw/arm/allwinner: add RTC device support |
84 | target/arm/helper.h | 12 + | 72 | docs: add Orange Pi PC document |
85 | target/arm/kvm_arm.h | 4 + | ||
86 | target/arm/translate.h | 2 + | ||
87 | hw/arm/boot.c | 65 ++++++ | ||
88 | hw/arm/fsl-imx6.c | 2 +- | ||
89 | hw/arm/virt.c | 61 ----- | ||
90 | hw/core/generic-loader.c | 2 +- | ||
91 | hw/intc/armv7m_nvic.c | 98 +++++++- | ||
92 | hw/intc/imx_gpcv2.c | 125 ++++++++++ | ||
93 | hw/misc/imx2_wdt.c | 89 +++++++ | ||
94 | hw/misc/imx7_ccm.c | 277 ++++++++++++++++++++++ | ||
95 | hw/misc/imx7_gpr.c | 124 ++++++++++ | ||
96 | hw/misc/imx7_snvs.c | 83 +++++++ | ||
97 | hw/sd/sdhci.c | 230 ++++++++++++++++++- | ||
98 | hw/timer/imx_gpt.c | 25 ++ | ||
99 | hw/usb/chipidea.c | 176 ++++++++++++++ | ||
100 | linux-user/elfload.c | 19 ++ | ||
101 | target/arm/cpu64.c | 4 + | ||
102 | target/arm/crypto_helper.c | 277 +++++++++++++++++++++- | ||
103 | target/arm/helper.c | 548 +++++++++++++++++++++++++++++++++++++------- | ||
104 | target/arm/machine.c | 88 ++++++- | ||
105 | target/arm/translate-a64.c | 350 +++++++++++++++++++++++++++- | ||
106 | target/arm/translate.c | 8 +- | ||
107 | hw/intc/trace-events | 5 +- | ||
108 | hw/misc/trace-events | 4 + | ||
109 | 38 files changed, 2928 insertions(+), 187 deletions(-) | ||
110 | create mode 100644 include/hw/intc/imx_gpcv2.h | ||
111 | create mode 100644 include/hw/misc/imx2_wdt.h | ||
112 | create mode 100644 include/hw/misc/imx7_ccm.h | ||
113 | create mode 100644 include/hw/misc/imx7_gpr.h | ||
114 | create mode 100644 include/hw/misc/imx7_snvs.h | ||
115 | create mode 100644 include/hw/usb/chipidea.h | ||
116 | create mode 100644 hw/intc/imx_gpcv2.c | ||
117 | create mode 100644 hw/misc/imx2_wdt.c | ||
118 | create mode 100644 hw/misc/imx7_ccm.c | ||
119 | create mode 100644 hw/misc/imx7_gpr.c | ||
120 | create mode 100644 hw/misc/imx7_snvs.c | ||
121 | create mode 100644 hw/usb/chipidea.c | ||
122 | 73 | ||
74 | Peter Maydell (4): | ||
75 | hw/intc/armv7m_nvic: Rebuild hflags on reset | ||
76 | target/arm: Update hflags in trans_CPS_v7m() | ||
77 | target/arm: Recalculate hflags correctly after writes to CONTROL | ||
78 | target/arm: Fix some comment typos | ||
79 | |||
80 | Philippe Mathieu-Daudé (5): | ||
81 | tests/boot_linux_console: Add a quick test for the OrangePi PC board | ||
82 | tests/boot_linux_console: Add initrd test for the Orange Pi PC board | ||
83 | tests/boot_linux_console: Add a SD card test for the OrangePi PC board | ||
84 | tests/boot_linux_console: Add a SLOW test booting Ubuntu on OrangePi PC | ||
85 | tests/boot_linux_console: Test booting NetBSD via U-Boot on OrangePi PC | ||
86 | |||
87 | Richard Henderson (2): | ||
88 | target/arm: Check addresses for disabled regimes | ||
89 | target/arm: Disable clean_data_tbi for system mode | ||
90 | |||
91 | Makefile.objs | 1 + | ||
92 | hw/arm/Makefile.objs | 1 + | ||
93 | hw/misc/Makefile.objs | 5 + | ||
94 | hw/net/Makefile.objs | 1 + | ||
95 | hw/rtc/Makefile.objs | 1 + | ||
96 | hw/sd/Makefile.objs | 1 + | ||
97 | hw/usb/hcd-ehci.h | 1 + | ||
98 | include/hw/arm/allwinner-a10.h | 4 + | ||
99 | include/hw/arm/allwinner-h3.h | 161 ++++++ | ||
100 | include/hw/arm/fsl-imx25.h | 18 + | ||
101 | include/hw/arm/virt.h | 12 +- | ||
102 | include/hw/misc/allwinner-cpucfg.h | 52 ++ | ||
103 | include/hw/misc/allwinner-h3-ccu.h | 66 +++ | ||
104 | include/hw/misc/allwinner-h3-dramc.h | 106 ++++ | ||
105 | include/hw/misc/allwinner-h3-sysctrl.h | 67 +++ | ||
106 | include/hw/misc/allwinner-sid.h | 60 +++ | ||
107 | include/hw/net/allwinner-sun8i-emac.h | 99 ++++ | ||
108 | include/hw/rtc/allwinner-rtc.h | 134 +++++ | ||
109 | include/hw/sd/allwinner-sdhost.h | 135 +++++ | ||
110 | target/arm/helper.h | 1 + | ||
111 | target/arm/kvm_arm.h | 3 + | ||
112 | hw/arm/allwinner-a10.c | 19 + | ||
113 | hw/arm/allwinner-h3.c | 465 ++++++++++++++++++ | ||
114 | hw/arm/cubieboard.c | 18 + | ||
115 | hw/arm/fsl-imx25.c | 56 +++ | ||
116 | hw/arm/imx25_pdk.c | 16 + | ||
117 | hw/arm/orangepi.c | 130 +++++ | ||
118 | hw/arm/virt.c | 145 ++++-- | ||
119 | hw/intc/armv7m_nvic.c | 6 + | ||
120 | hw/misc/allwinner-cpucfg.c | 282 +++++++++++ | ||
121 | hw/misc/allwinner-h3-ccu.c | 242 +++++++++ | ||
122 | hw/misc/allwinner-h3-dramc.c | 358 ++++++++++++++ | ||
123 | hw/misc/allwinner-h3-sysctrl.c | 140 ++++++ | ||
124 | hw/misc/allwinner-sid.c | 168 +++++++ | ||
125 | hw/net/allwinner-sun8i-emac.c | 871 +++++++++++++++++++++++++++++++++ | ||
126 | hw/rtc/allwinner-rtc.c | 411 ++++++++++++++++ | ||
127 | hw/sd/allwinner-sdhost.c | 854 ++++++++++++++++++++++++++++++++ | ||
128 | hw/ssi/aspeed_smc.c | 56 ++- | ||
129 | hw/usb/hcd-ehci-sysbus.c | 17 + | ||
130 | target/arm/helper.c | 49 +- | ||
131 | target/arm/kvm.c | 14 +- | ||
132 | target/arm/kvm32.c | 15 +- | ||
133 | target/arm/kvm64.c | 15 +- | ||
134 | target/arm/translate-a64.c | 11 + | ||
135 | target/arm/translate.c | 14 +- | ||
136 | MAINTAINERS | 9 + | ||
137 | default-configs/arm-softmmu.mak | 1 + | ||
138 | docs/system/arm/orangepi.rst | 253 ++++++++++ | ||
139 | docs/system/target-arm.rst | 2 + | ||
140 | hw/arm/Kconfig | 12 + | ||
141 | hw/misc/trace-events | 19 + | ||
142 | hw/net/Kconfig | 3 + | ||
143 | hw/net/trace-events | 10 + | ||
144 | hw/rtc/trace-events | 4 + | ||
145 | hw/sd/trace-events | 7 + | ||
146 | hw/ssi/trace-events | 10 + | ||
147 | tests/acceptance/boot_linux_console.py | 230 +++++++++ | ||
148 | 57 files changed, 5787 insertions(+), 74 deletions(-) | ||
149 | create mode 100644 include/hw/arm/allwinner-h3.h | ||
150 | create mode 100644 include/hw/misc/allwinner-cpucfg.h | ||
151 | create mode 100644 include/hw/misc/allwinner-h3-ccu.h | ||
152 | create mode 100644 include/hw/misc/allwinner-h3-dramc.h | ||
153 | create mode 100644 include/hw/misc/allwinner-h3-sysctrl.h | ||
154 | create mode 100644 include/hw/misc/allwinner-sid.h | ||
155 | create mode 100644 include/hw/net/allwinner-sun8i-emac.h | ||
156 | create mode 100644 include/hw/rtc/allwinner-rtc.h | ||
157 | create mode 100644 include/hw/sd/allwinner-sdhost.h | ||
158 | create mode 100644 hw/arm/allwinner-h3.c | ||
159 | create mode 100644 hw/arm/orangepi.c | ||
160 | create mode 100644 hw/misc/allwinner-cpucfg.c | ||
161 | create mode 100644 hw/misc/allwinner-h3-ccu.c | ||
162 | create mode 100644 hw/misc/allwinner-h3-dramc.c | ||
163 | create mode 100644 hw/misc/allwinner-h3-sysctrl.c | ||
164 | create mode 100644 hw/misc/allwinner-sid.c | ||
165 | create mode 100644 hw/net/allwinner-sun8i-emac.c | ||
166 | create mode 100644 hw/rtc/allwinner-rtc.c | ||
167 | create mode 100644 hw/sd/allwinner-sdhost.c | ||
168 | create mode 100644 docs/system/arm/orangepi.rst | ||
169 | create mode 100644 hw/ssi/trace-events | ||
170 | diff view generated by jsdifflib |
1 | In order to support derived exceptions (exceptions generated in | 1 | Some of an M-profile CPU's cached hflags state depends on state that's |
---|---|---|---|
2 | the course of trying to take an exception), we need to be able | 2 | in our NVIC object. We already do an hflags rebuild when the NVIC |
3 | to handle prioritizing whether to take the original exception | 3 | registers are written, but we also need to do this on NVIC reset, |
4 | or the derived exception. | 4 | because there's no guarantee that this will happen before the |
5 | CPU reset. | ||
5 | 6 | ||
6 | We do this by introducing a new function | 7 | This fixes an assertion due to mismatched hflags which happens if |
7 | armv7m_nvic_set_pending_derived() which the exception-taking code in | 8 | the CPU is reset from inside a HardFault handler. |
8 | helper.c will call when a derived exception occurs. Derived | ||
9 | exceptions are dealt with mostly like normal pending exceptions, so | ||
10 | we share the implementation with the armv7m_nvic_set_pending() | ||
11 | function. | ||
12 | |||
13 | Note that the way we structure this is significantly different | ||
14 | from the v8M Arm ARM pseudocode: that does all the prioritization | ||
15 | logic in the DerivedLateArrival() function, whereas we choose to | ||
16 | let the existing "identify highest priority exception" logic | ||
17 | do the prioritization for us. The effect is the same, though. | ||
18 | 9 | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
21 | Message-id: 1517324542-6607-2-git-send-email-peter.maydell@linaro.org | 12 | Message-id: 20200303174950.3298-2-peter.maydell@linaro.org |
22 | --- | 13 | --- |
23 | target/arm/cpu.h | 13 ++++++++++ | 14 | hw/intc/armv7m_nvic.c | 6 ++++++ |
24 | hw/intc/armv7m_nvic.c | 68 +++++++++++++++++++++++++++++++++++++++++++++++++-- | 15 | 1 file changed, 6 insertions(+) |
25 | hw/intc/trace-events | 2 +- | ||
26 | 3 files changed, 80 insertions(+), 3 deletions(-) | ||
27 | 16 | ||
28 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/target/arm/cpu.h | ||
31 | +++ b/target/arm/cpu.h | ||
32 | @@ -XXX,XX +XXX,XX @@ static inline bool armv7m_nvic_can_take_pending_exception(void *opaque) | ||
33 | * of architecturally banked exceptions. | ||
34 | */ | ||
35 | void armv7m_nvic_set_pending(void *opaque, int irq, bool secure); | ||
36 | +/** | ||
37 | + * armv7m_nvic_set_pending_derived: mark this derived exception as pending | ||
38 | + * @opaque: the NVIC | ||
39 | + * @irq: the exception number to mark pending | ||
40 | + * @secure: false for non-banked exceptions or for the nonsecure | ||
41 | + * version of a banked exception, true for the secure version of a banked | ||
42 | + * exception. | ||
43 | + * | ||
44 | + * Similar to armv7m_nvic_set_pending(), but specifically for derived | ||
45 | + * exceptions (exceptions generated in the course of trying to take | ||
46 | + * a different exception). | ||
47 | + */ | ||
48 | +void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure); | ||
49 | /** | ||
50 | * armv7m_nvic_acknowledge_irq: make highest priority pending exception active | ||
51 | * @opaque: the NVIC | ||
52 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 17 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c |
53 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
54 | --- a/hw/intc/armv7m_nvic.c | 19 | --- a/hw/intc/armv7m_nvic.c |
55 | +++ b/hw/intc/armv7m_nvic.c | 20 | +++ b/hw/intc/armv7m_nvic.c |
56 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_clear_pending(void *opaque, int irq, bool secure) | 21 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) |
22 | s->itns[i] = true; | ||
23 | } | ||
57 | } | 24 | } |
25 | + | ||
26 | + /* | ||
27 | + * We updated state that affects the CPU's MMUidx and thus its hflags; | ||
28 | + * and we can't guarantee that we run before the CPU reset function. | ||
29 | + */ | ||
30 | + arm_rebuild_hflags(&s->cpu->env); | ||
58 | } | 31 | } |
59 | 32 | ||
60 | -void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | 33 | static void nvic_systick_trigger(void *opaque, int n, int level) |
61 | +static void do_armv7m_nvic_set_pending(void *opaque, int irq, bool secure, | ||
62 | + bool derived) | ||
63 | { | ||
64 | + /* Pend an exception, including possibly escalating it to HardFault. | ||
65 | + * | ||
66 | + * This function handles both "normal" pending of interrupts and | ||
67 | + * exceptions, and also derived exceptions (ones which occur as | ||
68 | + * a result of trying to take some other exception). | ||
69 | + * | ||
70 | + * If derived == true, the caller guarantees that we are part way through | ||
71 | + * trying to take an exception (but have not yet called | ||
72 | + * armv7m_nvic_acknowledge_irq() to make it active), and so: | ||
73 | + * - s->vectpending is the "original exception" we were trying to take | ||
74 | + * - irq is the "derived exception" | ||
75 | + * - nvic_exec_prio(s) gives the priority before exception entry | ||
76 | + * Here we handle the prioritization logic which the pseudocode puts | ||
77 | + * in the DerivedLateArrival() function. | ||
78 | + */ | ||
79 | + | ||
80 | NVICState *s = (NVICState *)opaque; | ||
81 | bool banked = exc_is_banked(irq); | ||
82 | VecInfo *vec; | ||
83 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | ||
84 | |||
85 | vec = (banked && secure) ? &s->sec_vectors[irq] : &s->vectors[irq]; | ||
86 | |||
87 | - trace_nvic_set_pending(irq, secure, vec->enabled, vec->prio); | ||
88 | + trace_nvic_set_pending(irq, secure, derived, vec->enabled, vec->prio); | ||
89 | + | ||
90 | + if (derived) { | ||
91 | + /* Derived exceptions are always synchronous. */ | ||
92 | + assert(irq >= ARMV7M_EXCP_HARD && irq < ARMV7M_EXCP_PENDSV); | ||
93 | + | ||
94 | + if (irq == ARMV7M_EXCP_DEBUG && | ||
95 | + exc_group_prio(s, vec->prio, secure) >= nvic_exec_prio(s)) { | ||
96 | + /* DebugMonitorFault, but its priority is lower than the | ||
97 | + * preempted exception priority: just ignore it. | ||
98 | + */ | ||
99 | + return; | ||
100 | + } | ||
101 | + | ||
102 | + if (irq == ARMV7M_EXCP_HARD && vec->prio >= s->vectpending_prio) { | ||
103 | + /* If this is a terminal exception (one which means we cannot | ||
104 | + * take the original exception, like a failure to read its | ||
105 | + * vector table entry), then we must take the derived exception. | ||
106 | + * If the derived exception can't take priority over the | ||
107 | + * original exception, then we go into Lockup. | ||
108 | + * | ||
109 | + * For QEMU, we rely on the fact that a derived exception is | ||
110 | + * terminal if and only if it's reported to us as HardFault, | ||
111 | + * which saves having to have an extra argument is_terminal | ||
112 | + * that we'd only use in one place. | ||
113 | + */ | ||
114 | + cpu_abort(&s->cpu->parent_obj, | ||
115 | + "Lockup: can't take terminal derived exception " | ||
116 | + "(original exception priority %d)\n", | ||
117 | + s->vectpending_prio); | ||
118 | + } | ||
119 | + /* We now continue with the same code as for a normal pending | ||
120 | + * exception, which will cause us to pend the derived exception. | ||
121 | + * We'll then take either the original or the derived exception | ||
122 | + * based on which is higher priority by the usual mechanism | ||
123 | + * for selecting the highest priority pending interrupt. | ||
124 | + */ | ||
125 | + } | ||
126 | |||
127 | if (irq >= ARMV7M_EXCP_HARD && irq < ARMV7M_EXCP_PENDSV) { | ||
128 | /* If a synchronous exception is pending then it may be | ||
129 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | ||
130 | } | ||
131 | } | ||
132 | |||
133 | +void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | ||
134 | +{ | ||
135 | + do_armv7m_nvic_set_pending(opaque, irq, secure, false); | ||
136 | +} | ||
137 | + | ||
138 | +void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure) | ||
139 | +{ | ||
140 | + do_armv7m_nvic_set_pending(opaque, irq, secure, true); | ||
141 | +} | ||
142 | + | ||
143 | /* Make pending IRQ active. */ | ||
144 | bool armv7m_nvic_acknowledge_irq(void *opaque) | ||
145 | { | ||
146 | diff --git a/hw/intc/trace-events b/hw/intc/trace-events | ||
147 | index XXXXXXX..XXXXXXX 100644 | ||
148 | --- a/hw/intc/trace-events | ||
149 | +++ b/hw/intc/trace-events | ||
150 | @@ -XXX,XX +XXX,XX @@ nvic_set_prio(int irq, bool secure, uint8_t prio) "NVIC set irq %d secure-bank % | ||
151 | nvic_irq_update(int vectpending, int pendprio, int exception_prio, int level) "NVIC vectpending %d pending prio %d exception_prio %d: setting irq line to %d" | ||
152 | nvic_escalate_prio(int irq, int irqprio, int runprio) "NVIC escalating irq %d to HardFault: insufficient priority %d >= %d" | ||
153 | nvic_escalate_disabled(int irq) "NVIC escalating irq %d to HardFault: disabled" | ||
154 | -nvic_set_pending(int irq, bool secure, int en, int prio) "NVIC set pending irq %d secure-bank %d (enabled: %d priority %d)" | ||
155 | +nvic_set_pending(int irq, bool secure, bool derived, int en, int prio) "NVIC set pending irq %d secure-bank %d derived %d (enabled: %d priority %d)" | ||
156 | nvic_clear_pending(int irq, bool secure, int en, int prio) "NVIC clear pending irq %d secure-bank %d (enabled: %d priority %d)" | ||
157 | nvic_set_pending_level(int irq) "NVIC set pending: irq %d higher prio than vectpending: setting irq line to 1" | ||
158 | nvic_acknowledge_irq(int irq, int prio, bool targets_secure) "NVIC acknowledge IRQ: %d now active (prio %d targets_secure %d)" | ||
159 | -- | 34 | -- |
160 | 2.16.1 | 35 | 2.20.1 |
161 | 36 | ||
162 | 37 | diff view generated by jsdifflib |
1 | The code where we added the TT instruction was accidentally | 1 | For M-profile CPUs, the FAULTMASK value affects the CPU's MMU index |
---|---|---|---|
2 | missing a 'break', which meant that after generating the code | 2 | (it changes the NegPri bit). We update the hflags after calls |
3 | to execute the TT we would fall through to 'goto illegal_op' | 3 | to the v7m_msr helper in trans_MSR_v7m() but forgot to do so |
4 | and generate code to take an UNDEF insn. | 4 | in trans_CPS_v7m(). |
5 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20180206103941.13985-1-peter.maydell@linaro.org | 8 | Message-id: 20200303174950.3298-3-peter.maydell@linaro.org |
9 | --- | 9 | --- |
10 | target/arm/translate.c | 1 + | 10 | target/arm/translate.c | 5 ++++- |
11 | 1 file changed, 1 insertion(+) | 11 | 1 file changed, 4 insertions(+), 1 deletion(-) |
12 | 12 | ||
13 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 13 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
14 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate.c | 15 | --- a/target/arm/translate.c |
16 | +++ b/target/arm/translate.c | 16 | +++ b/target/arm/translate.c |
17 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | 17 | @@ -XXX,XX +XXX,XX @@ static bool trans_CPS(DisasContext *s, arg_CPS *a) |
18 | tcg_temp_free_i32(addr); | 18 | |
19 | tcg_temp_free_i32(op); | 19 | static bool trans_CPS_v7m(DisasContext *s, arg_CPS_v7m *a) |
20 | store_reg(s, rd, ttresp); | 20 | { |
21 | + break; | 21 | - TCGv_i32 tmp, addr; |
22 | } | 22 | + TCGv_i32 tmp, addr, el; |
23 | goto illegal_op; | 23 | |
24 | } | 24 | if (!arm_dc_feature(s, ARM_FEATURE_M)) { |
25 | return false; | ||
26 | @@ -XXX,XX +XXX,XX @@ static bool trans_CPS_v7m(DisasContext *s, arg_CPS_v7m *a) | ||
27 | gen_helper_v7m_msr(cpu_env, addr, tmp); | ||
28 | tcg_temp_free_i32(addr); | ||
29 | } | ||
30 | + el = tcg_const_i32(s->current_el); | ||
31 | + gen_helper_rebuild_hflags_m32(cpu_env, el); | ||
32 | + tcg_temp_free_i32(el); | ||
33 | tcg_temp_free_i32(tmp); | ||
34 | gen_lookup_tb(s); | ||
35 | return true; | ||
25 | -- | 36 | -- |
26 | 2.16.1 | 37 | 2.20.1 |
27 | 38 | ||
28 | 39 | diff view generated by jsdifflib |
1 | Make the load of the exception vector from the vector table honour | 1 | A write to the CONTROL register can change our current EL (by |
---|---|---|---|
2 | the SAU and any bus error on the load (possibly provoking a derived | 2 | writing to the nPRIV bit). That means that we can't assume |
3 | exception), rather than simply aborting if the load fails. | 3 | that s->current_el is still valid in trans_MSR_v7m() when |
4 | we try to rebuild the hflags. | ||
5 | |||
6 | Add a new helper rebuild_hflags_m32_newel() which, like the | ||
7 | existing rebuild_hflags_a32_newel(), recalculates the current | ||
8 | EL from scratch, and use it in trans_MSR_v7m(). | ||
9 | |||
10 | This fixes an assertion about an hflags mismatch when the | ||
11 | guest changes privilege by writing to CONTROL. | ||
4 | 12 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 1517324542-6607-7-git-send-email-peter.maydell@linaro.org | 15 | Message-id: 20200303174950.3298-4-peter.maydell@linaro.org |
8 | --- | 16 | --- |
9 | target/arm/helper.c | 71 +++++++++++++++++++++++++++++++++++++++++------------ | 17 | target/arm/helper.h | 1 + |
10 | 1 file changed, 55 insertions(+), 16 deletions(-) | 18 | target/arm/helper.c | 12 ++++++++++++ |
19 | target/arm/translate.c | 7 +++---- | ||
20 | 3 files changed, 16 insertions(+), 4 deletions(-) | ||
11 | 21 | ||
22 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
23 | index XXXXXXX..XXXXXXX 100644 | ||
24 | --- a/target/arm/helper.h | ||
25 | +++ b/target/arm/helper.h | ||
26 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_4(msr_banked, void, env, i32, i32, i32) | ||
27 | DEF_HELPER_2(get_user_reg, i32, env, i32) | ||
28 | DEF_HELPER_3(set_user_reg, void, env, i32, i32) | ||
29 | |||
30 | +DEF_HELPER_FLAGS_1(rebuild_hflags_m32_newel, TCG_CALL_NO_RWG, void, env) | ||
31 | DEF_HELPER_FLAGS_2(rebuild_hflags_m32, TCG_CALL_NO_RWG, void, env, int) | ||
32 | DEF_HELPER_FLAGS_1(rebuild_hflags_a32_newel, TCG_CALL_NO_RWG, void, env) | ||
33 | DEF_HELPER_FLAGS_2(rebuild_hflags_a32, TCG_CALL_NO_RWG, void, env, int) | ||
12 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 34 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
13 | index XXXXXXX..XXXXXXX 100644 | 35 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/helper.c | 36 | --- a/target/arm/helper.c |
15 | +++ b/target/arm/helper.c | 37 | +++ b/target/arm/helper.c |
16 | @@ -XXX,XX +XXX,XX @@ static uint32_t *get_v7m_sp_ptr(CPUARMState *env, bool secure, bool threadmode, | 38 | @@ -XXX,XX +XXX,XX @@ void arm_rebuild_hflags(CPUARMState *env) |
17 | } | 39 | env->hflags = rebuild_hflags_internal(env); |
18 | } | 40 | } |
19 | 41 | ||
20 | -static uint32_t arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure) | 42 | +/* |
21 | +static bool arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure, | 43 | + * If we have triggered a EL state change we can't rely on the |
22 | + uint32_t *pvec) | 44 | + * translator having passed it to us, we need to recompute. |
45 | + */ | ||
46 | +void HELPER(rebuild_hflags_m32_newel)(CPUARMState *env) | ||
47 | +{ | ||
48 | + int el = arm_current_el(env); | ||
49 | + int fp_el = fp_exception_el(env, el); | ||
50 | + ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); | ||
51 | + env->hflags = rebuild_hflags_m32(env, fp_el, mmu_idx); | ||
52 | +} | ||
53 | + | ||
54 | void HELPER(rebuild_hflags_m32)(CPUARMState *env, int el) | ||
23 | { | 55 | { |
24 | CPUState *cs = CPU(cpu); | 56 | int fp_el = fp_exception_el(env, el); |
25 | CPUARMState *env = &cpu->env; | 57 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
26 | MemTxResult result; | 58 | index XXXXXXX..XXXXXXX 100644 |
27 | - hwaddr vec = env->v7m.vecbase[targets_secure] + exc * 4; | 59 | --- a/target/arm/translate.c |
28 | - uint32_t addr; | 60 | +++ b/target/arm/translate.c |
29 | + uint32_t addr = env->v7m.vecbase[targets_secure] + exc * 4; | 61 | @@ -XXX,XX +XXX,XX @@ static bool trans_MRS_v7m(DisasContext *s, arg_MRS_v7m *a) |
30 | + uint32_t vector_entry; | 62 | |
31 | + MemTxAttrs attrs = {}; | 63 | static bool trans_MSR_v7m(DisasContext *s, arg_MSR_v7m *a) |
32 | + ARMMMUIdx mmu_idx; | 64 | { |
33 | + bool exc_secure; | 65 | - TCGv_i32 addr, reg, el; |
34 | + | 66 | + TCGv_i32 addr, reg; |
35 | + mmu_idx = arm_v7m_mmu_idx_for_secstate_and_priv(env, targets_secure, true); | 67 | |
36 | 68 | if (!arm_dc_feature(s, ARM_FEATURE_M)) { | |
37 | - addr = address_space_ldl(cs->as, vec, | 69 | return false; |
38 | - MEMTXATTRS_UNSPECIFIED, &result); | 70 | @@ -XXX,XX +XXX,XX @@ static bool trans_MSR_v7m(DisasContext *s, arg_MSR_v7m *a) |
39 | + /* We don't do a get_phys_addr() here because the rules for vector | 71 | gen_helper_v7m_msr(cpu_env, addr, reg); |
40 | + * loads are special: they always use the default memory map, and | 72 | tcg_temp_free_i32(addr); |
41 | + * the default memory map permits reads from all addresses. | 73 | tcg_temp_free_i32(reg); |
42 | + * Since there's no easy way to pass through to pmsav8_mpu_lookup() | 74 | - el = tcg_const_i32(s->current_el); |
43 | + * that we want this special case which would always say "yes", | 75 | - gen_helper_rebuild_hflags_m32(cpu_env, el); |
44 | + * we just do the SAU lookup here followed by a direct physical load. | 76 | - tcg_temp_free_i32(el); |
45 | + */ | 77 | + /* If we wrote to CONTROL, the EL might have changed */ |
46 | + attrs.secure = targets_secure; | 78 | + gen_helper_rebuild_hflags_m32_newel(cpu_env); |
47 | + attrs.user = false; | 79 | gen_lookup_tb(s); |
48 | + | 80 | return true; |
49 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
50 | + V8M_SAttributes sattrs = {}; | ||
51 | + | ||
52 | + v8m_security_lookup(env, addr, MMU_DATA_LOAD, mmu_idx, &sattrs); | ||
53 | + if (sattrs.ns) { | ||
54 | + attrs.secure = false; | ||
55 | + } else if (!targets_secure) { | ||
56 | + /* NS access to S memory */ | ||
57 | + goto load_fail; | ||
58 | + } | ||
59 | + } | ||
60 | + | ||
61 | + vector_entry = address_space_ldl(arm_addressspace(cs, attrs), addr, | ||
62 | + attrs, &result); | ||
63 | if (result != MEMTX_OK) { | ||
64 | - /* Architecturally this should cause a HardFault setting HSFR.VECTTBL, | ||
65 | - * which would then be immediately followed by our failing to load | ||
66 | - * the entry vector for that HardFault, which is a Lockup case. | ||
67 | - * Since we don't model Lockup, we just report this guest error | ||
68 | - * via cpu_abort(). | ||
69 | - */ | ||
70 | - cpu_abort(cs, "Failed to read from %s exception vector table " | ||
71 | - "entry %08x\n", targets_secure ? "secure" : "nonsecure", | ||
72 | - (unsigned)vec); | ||
73 | + goto load_fail; | ||
74 | } | ||
75 | - return addr; | ||
76 | + *pvec = vector_entry; | ||
77 | + return true; | ||
78 | + | ||
79 | +load_fail: | ||
80 | + /* All vector table fetch fails are reported as HardFault, with | ||
81 | + * HFSR.VECTTBL and .FORCED set. (FORCED is set because | ||
82 | + * technically the underlying exception is a MemManage or BusFault | ||
83 | + * that is escalated to HardFault.) This is a terminal exception, | ||
84 | + * so we will either take the HardFault immediately or else enter | ||
85 | + * lockup (the latter case is handled in armv7m_nvic_set_pending_derived()). | ||
86 | + */ | ||
87 | + exc_secure = targets_secure || | ||
88 | + !(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK); | ||
89 | + env->v7m.hfsr |= R_V7M_HFSR_VECTTBL_MASK | R_V7M_HFSR_FORCED_MASK; | ||
90 | + armv7m_nvic_set_pending_derived(env->nvic, ARMV7M_EXCP_HARD, exc_secure); | ||
91 | + return false; | ||
92 | } | 81 | } |
93 | |||
94 | static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
95 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
96 | return; | ||
97 | } | ||
98 | |||
99 | - addr = arm_v7m_load_vector(cpu, exc, targets_secure); | ||
100 | + if (!arm_v7m_load_vector(cpu, exc, targets_secure, &addr)) { | ||
101 | + /* Vector load failed: derived exception */ | ||
102 | + v7m_exception_taken(cpu, lr, true, true); | ||
103 | + return; | ||
104 | + } | ||
105 | |||
106 | /* Now we've done everything that might cause a derived exception | ||
107 | * we can go ahead and activate whichever exception we're going to | ||
108 | -- | 82 | -- |
109 | 2.16.1 | 83 | 2.20.1 |
110 | 84 | ||
111 | 85 | diff view generated by jsdifflib |
1 | The memory writes done to push registers on the stack | 1 | Fix a couple of comment typos. |
---|---|---|---|
2 | on exception entry in M profile CPUs are supposed to | ||
3 | go via MPU permissions checks, which may cause us to | ||
4 | take a derived exception instead of the original one of | ||
5 | the MPU lookup fails. We were implementing these as | ||
6 | always-succeeds direct writes to physical memory. | ||
7 | Rewrite v7m_push_stack() to do the necessary checks. | ||
8 | 2 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Message-id: 1517324542-6607-5-git-send-email-peter.maydell@linaro.org | 5 | Message-id: 20200303174950.3298-5-peter.maydell@linaro.org |
12 | --- | 6 | --- |
13 | target/arm/helper.c | 103 ++++++++++++++++++++++++++++++++++++++++++++-------- | 7 | target/arm/helper.c | 2 +- |
14 | 1 file changed, 87 insertions(+), 16 deletions(-) | 8 | target/arm/translate.c | 2 +- |
9 | 2 files changed, 2 insertions(+), 2 deletions(-) | ||
15 | 10 | ||
16 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 11 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
17 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/helper.c | 13 | --- a/target/arm/helper.c |
19 | +++ b/target/arm/helper.c | 14 | +++ b/target/arm/helper.c |
20 | @@ -XXX,XX +XXX,XX @@ uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx, | 15 | @@ -XXX,XX +XXX,XX @@ void HELPER(rebuild_hflags_m32)(CPUARMState *env, int el) |
21 | return target_el; | 16 | |
22 | } | 17 | /* |
23 | 18 | * If we have triggered a EL state change we can't rely on the | |
24 | -static void v7m_push(CPUARMState *env, uint32_t val) | 19 | - * translator having passed it too us, we need to recompute. |
25 | +static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | 20 | + * translator having passed it to us, we need to recompute. |
26 | + ARMMMUIdx mmu_idx, bool ignfault) | 21 | */ |
22 | void HELPER(rebuild_hflags_a32_newel)(CPUARMState *env) | ||
27 | { | 23 | { |
28 | - CPUState *cs = CPU(arm_env_get_cpu(env)); | 24 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
29 | + CPUState *cs = CPU(cpu); | 25 | index XXXXXXX..XXXXXXX 100644 |
30 | + CPUARMState *env = &cpu->env; | 26 | --- a/target/arm/translate.c |
31 | + MemTxAttrs attrs = {}; | 27 | +++ b/target/arm/translate.c |
32 | + MemTxResult txres; | 28 | @@ -XXX,XX +XXX,XX @@ static int disas_coproc_insn(DisasContext *s, uint32_t insn) |
33 | + target_ulong page_size; | 29 | |
34 | + hwaddr physaddr; | 30 | if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) { |
35 | + int prot; | 31 | /* |
36 | + ARMMMUFaultInfo fi; | 32 | - * A write to any coprocessor regiser that ends a TB |
37 | + bool secure = mmu_idx & ARM_MMU_IDX_M_S; | 33 | + * A write to any coprocessor register that ends a TB |
38 | + int exc; | 34 | * must rebuild the hflags for the next TB. |
39 | + bool exc_secure; | 35 | */ |
40 | 36 | TCGv_i32 tcg_el = tcg_const_i32(s->current_el); | |
41 | - env->regs[13] -= 4; | ||
42 | - stl_phys(cs->as, env->regs[13], val); | ||
43 | + if (get_phys_addr(env, addr, MMU_DATA_STORE, mmu_idx, &physaddr, | ||
44 | + &attrs, &prot, &page_size, &fi, NULL)) { | ||
45 | + /* MPU/SAU lookup failed */ | ||
46 | + if (fi.type == ARMFault_QEMU_SFault) { | ||
47 | + qemu_log_mask(CPU_LOG_INT, | ||
48 | + "...SecureFault with SFSR.AUVIOL during stacking\n"); | ||
49 | + env->v7m.sfsr |= R_V7M_SFSR_AUVIOL_MASK | R_V7M_SFSR_SFARVALID_MASK; | ||
50 | + env->v7m.sfar = addr; | ||
51 | + exc = ARMV7M_EXCP_SECURE; | ||
52 | + exc_secure = false; | ||
53 | + } else { | ||
54 | + qemu_log_mask(CPU_LOG_INT, "...MemManageFault with CFSR.MSTKERR\n"); | ||
55 | + env->v7m.cfsr[secure] |= R_V7M_CFSR_MSTKERR_MASK; | ||
56 | + exc = ARMV7M_EXCP_MEM; | ||
57 | + exc_secure = secure; | ||
58 | + } | ||
59 | + goto pend_fault; | ||
60 | + } | ||
61 | + address_space_stl_le(arm_addressspace(cs, attrs), physaddr, value, | ||
62 | + attrs, &txres); | ||
63 | + if (txres != MEMTX_OK) { | ||
64 | + /* BusFault trying to write the data */ | ||
65 | + qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.STKERR\n"); | ||
66 | + env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_STKERR_MASK; | ||
67 | + exc = ARMV7M_EXCP_BUS; | ||
68 | + exc_secure = false; | ||
69 | + goto pend_fault; | ||
70 | + } | ||
71 | + return true; | ||
72 | + | ||
73 | +pend_fault: | ||
74 | + /* By pending the exception at this point we are making | ||
75 | + * the IMPDEF choice "overridden exceptions pended" (see the | ||
76 | + * MergeExcInfo() pseudocode). The other choice would be to not | ||
77 | + * pend them now and then make a choice about which to throw away | ||
78 | + * later if we have two derived exceptions. | ||
79 | + * The only case when we must not pend the exception but instead | ||
80 | + * throw it away is if we are doing the push of the callee registers | ||
81 | + * and we've already generated a derived exception. Even in this | ||
82 | + * case we will still update the fault status registers. | ||
83 | + */ | ||
84 | + if (!ignfault) { | ||
85 | + armv7m_nvic_set_pending_derived(env->nvic, exc, exc_secure); | ||
86 | + } | ||
87 | + return false; | ||
88 | } | ||
89 | |||
90 | /* Return true if we're using the process stack pointer (not the MSP) */ | ||
91 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
92 | * should ignore further stack faults trying to process | ||
93 | * that derived exception.) | ||
94 | */ | ||
95 | + bool stacked_ok; | ||
96 | CPUARMState *env = &cpu->env; | ||
97 | uint32_t xpsr = xpsr_read(env); | ||
98 | + uint32_t frameptr = env->regs[13]; | ||
99 | + ARMMMUIdx mmu_idx = core_to_arm_mmu_idx(env, cpu_mmu_index(env, false)); | ||
100 | |||
101 | /* Align stack pointer if the guest wants that */ | ||
102 | - if ((env->regs[13] & 4) && | ||
103 | + if ((frameptr & 4) && | ||
104 | (env->v7m.ccr[env->v7m.secure] & R_V7M_CCR_STKALIGN_MASK)) { | ||
105 | - env->regs[13] -= 4; | ||
106 | + frameptr -= 4; | ||
107 | xpsr |= XPSR_SPREALIGN; | ||
108 | } | ||
109 | - /* Switch to the handler mode. */ | ||
110 | - v7m_push(env, xpsr); | ||
111 | - v7m_push(env, env->regs[15]); | ||
112 | - v7m_push(env, env->regs[14]); | ||
113 | - v7m_push(env, env->regs[12]); | ||
114 | - v7m_push(env, env->regs[3]); | ||
115 | - v7m_push(env, env->regs[2]); | ||
116 | - v7m_push(env, env->regs[1]); | ||
117 | - v7m_push(env, env->regs[0]); | ||
118 | |||
119 | - return false; | ||
120 | + frameptr -= 0x20; | ||
121 | + | ||
122 | + /* Write as much of the stack frame as we can. If we fail a stack | ||
123 | + * write this will result in a derived exception being pended | ||
124 | + * (which may be taken in preference to the one we started with | ||
125 | + * if it has higher priority). | ||
126 | + */ | ||
127 | + stacked_ok = | ||
128 | + v7m_stack_write(cpu, frameptr, env->regs[0], mmu_idx, false) && | ||
129 | + v7m_stack_write(cpu, frameptr + 4, env->regs[1], mmu_idx, false) && | ||
130 | + v7m_stack_write(cpu, frameptr + 8, env->regs[2], mmu_idx, false) && | ||
131 | + v7m_stack_write(cpu, frameptr + 12, env->regs[3], mmu_idx, false) && | ||
132 | + v7m_stack_write(cpu, frameptr + 16, env->regs[12], mmu_idx, false) && | ||
133 | + v7m_stack_write(cpu, frameptr + 20, env->regs[14], mmu_idx, false) && | ||
134 | + v7m_stack_write(cpu, frameptr + 24, env->regs[15], mmu_idx, false) && | ||
135 | + v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, false); | ||
136 | + | ||
137 | + /* Update SP regardless of whether any of the stack accesses failed. | ||
138 | + * When we implement v8M stack limit checking then this attempt to | ||
139 | + * update SP might also fail and result in a derived exception. | ||
140 | + */ | ||
141 | + env->regs[13] = frameptr; | ||
142 | + | ||
143 | + return !stacked_ok; | ||
144 | } | ||
145 | |||
146 | static void do_v7m_exception_exit(ARMCPU *cpu) | ||
147 | -- | 37 | -- |
148 | 2.16.1 | 38 | 2.20.1 |
149 | 39 | ||
150 | 40 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Cédric Le Goater <clg@kaod.org> |
---|---|---|---|
2 | 2 | ||
3 | Convert i.MX6 to use TYPE_IMX_USDHC since that's what real HW comes | 3 | Signed-off-by: Cédric Le Goater <clg@kaod.org> |
4 | with. | 4 | Reviewed-by: Andrew Jeffery <andrew@aj.id.au> |
5 | 5 | Reviewed-by: Joel Stanley <joel@jms.id.au> | |
6 | Cc: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
7 | Cc: Jason Wang <jasowang@redhat.com> | 7 | Message-id: 20200206112645.21275-2-clg@kaod.org |
8 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | ||
10 | Cc: Michael S. Tsirkin <mst@redhat.com> | ||
11 | Cc: qemu-devel@nongnu.org | ||
12 | Cc: qemu-arm@nongnu.org | ||
13 | Cc: yurovsky@gmail.com | ||
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 9 | --- |
18 | hw/arm/fsl-imx6.c | 2 +- | 10 | Makefile.objs | 1 + |
19 | 1 file changed, 1 insertion(+), 1 deletion(-) | 11 | hw/ssi/aspeed_smc.c | 17 +++++++++++++++++ |
12 | hw/ssi/trace-events | 9 +++++++++ | ||
13 | 3 files changed, 27 insertions(+) | ||
14 | create mode 100644 hw/ssi/trace-events | ||
20 | 15 | ||
21 | diff --git a/hw/arm/fsl-imx6.c b/hw/arm/fsl-imx6.c | 16 | diff --git a/Makefile.objs b/Makefile.objs |
22 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/arm/fsl-imx6.c | 18 | --- a/Makefile.objs |
24 | +++ b/hw/arm/fsl-imx6.c | 19 | +++ b/Makefile.objs |
25 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6_init(Object *obj) | 20 | @@ -XXX,XX +XXX,XX @@ trace-events-subdirs += hw/scsi |
21 | trace-events-subdirs += hw/sd | ||
22 | trace-events-subdirs += hw/sparc | ||
23 | trace-events-subdirs += hw/sparc64 | ||
24 | +trace-events-subdirs += hw/ssi | ||
25 | trace-events-subdirs += hw/timer | ||
26 | trace-events-subdirs += hw/tpm | ||
27 | trace-events-subdirs += hw/usb | ||
28 | diff --git a/hw/ssi/aspeed_smc.c b/hw/ssi/aspeed_smc.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/hw/ssi/aspeed_smc.c | ||
31 | +++ b/hw/ssi/aspeed_smc.c | ||
32 | @@ -XXX,XX +XXX,XX @@ | ||
33 | #include "qapi/error.h" | ||
34 | #include "exec/address-spaces.h" | ||
35 | #include "qemu/units.h" | ||
36 | +#include "trace.h" | ||
37 | |||
38 | #include "hw/irq.h" | ||
39 | #include "hw/qdev-properties.h" | ||
40 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_flash_set_segment(AspeedSMCState *s, int cs, | ||
41 | |||
42 | s->ctrl->reg_to_segment(s, new, &seg); | ||
43 | |||
44 | + trace_aspeed_smc_flash_set_segment(cs, new, seg.addr, seg.addr + seg.size); | ||
45 | + | ||
46 | /* The start address of CS0 is read-only */ | ||
47 | if (cs == 0 && seg.addr != s->ctrl->flash_window_base) { | ||
48 | qemu_log_mask(LOG_GUEST_ERROR, | ||
49 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_smc_flash_read(void *opaque, hwaddr addr, unsigned size) | ||
50 | __func__, aspeed_smc_flash_mode(fl)); | ||
26 | } | 51 | } |
27 | 52 | ||
28 | for (i = 0; i < FSL_IMX6_NUM_ESDHCS; i++) { | 53 | + trace_aspeed_smc_flash_read(fl->id, addr, size, ret, |
29 | - object_initialize(&s->esdhc[i], sizeof(s->esdhc[i]), TYPE_SYSBUS_SDHCI); | 54 | + aspeed_smc_flash_mode(fl)); |
30 | + object_initialize(&s->esdhc[i], sizeof(s->esdhc[i]), TYPE_IMX_USDHC); | 55 | return ret; |
31 | qdev_set_parent_bus(DEVICE(&s->esdhc[i]), sysbus_get_default()); | 56 | } |
32 | snprintf(name, NAME_SIZE, "sdhc%d", i + 1); | 57 | |
33 | object_property_add_child(obj, name, OBJECT(&s->esdhc[i]), NULL); | 58 | @@ -XXX,XX +XXX,XX @@ static bool aspeed_smc_do_snoop(AspeedSMCFlash *fl, uint64_t data, |
59 | AspeedSMCState *s = fl->controller; | ||
60 | uint8_t addr_width = aspeed_smc_flash_is_4byte(fl) ? 4 : 3; | ||
61 | |||
62 | + trace_aspeed_smc_do_snoop(fl->id, s->snoop_index, s->snoop_dummies, | ||
63 | + (uint8_t) data & 0xff); | ||
64 | + | ||
65 | if (s->snoop_index == SNOOP_OFF) { | ||
66 | return false; /* Do nothing */ | ||
67 | |||
68 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_flash_write(void *opaque, hwaddr addr, uint64_t data, | ||
69 | AspeedSMCState *s = fl->controller; | ||
70 | int i; | ||
71 | |||
72 | + trace_aspeed_smc_flash_write(fl->id, addr, size, data, | ||
73 | + aspeed_smc_flash_mode(fl)); | ||
74 | + | ||
75 | if (!aspeed_smc_is_writable(fl)) { | ||
76 | qemu_log_mask(LOG_GUEST_ERROR, "%s: flash is not writable at 0x%" | ||
77 | HWADDR_PRIx "\n", __func__, addr); | ||
78 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_smc_read(void *opaque, hwaddr addr, unsigned int size) | ||
79 | (s->ctrl->has_dma && addr == R_DMA_CHECKSUM) || | ||
80 | (addr >= R_SEG_ADDR0 && addr < R_SEG_ADDR0 + s->ctrl->max_slaves) || | ||
81 | (addr >= s->r_ctrl0 && addr < s->r_ctrl0 + s->ctrl->max_slaves)) { | ||
82 | + | ||
83 | + trace_aspeed_smc_read(addr, size, s->regs[addr]); | ||
84 | + | ||
85 | return s->regs[addr]; | ||
86 | } else { | ||
87 | qemu_log_mask(LOG_UNIMP, "%s: not implemented: 0x%" HWADDR_PRIx "\n", | ||
88 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_dma_checksum(AspeedSMCState *s) | ||
89 | __func__, s->regs[R_DMA_FLASH_ADDR]); | ||
90 | return; | ||
91 | } | ||
92 | + trace_aspeed_smc_dma_checksum(s->regs[R_DMA_FLASH_ADDR], data); | ||
93 | |||
94 | /* | ||
95 | * When the DMA is on-going, the DMA registers are updated | ||
96 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_write(void *opaque, hwaddr addr, uint64_t data, | ||
97 | |||
98 | addr >>= 2; | ||
99 | |||
100 | + trace_aspeed_smc_write(addr, size, data); | ||
101 | + | ||
102 | if (addr == s->r_conf || | ||
103 | (addr >= s->r_timings && | ||
104 | addr < s->r_timings + s->ctrl->nregs_timings) || | ||
105 | diff --git a/hw/ssi/trace-events b/hw/ssi/trace-events | ||
106 | new file mode 100644 | ||
107 | index XXXXXXX..XXXXXXX | ||
108 | --- /dev/null | ||
109 | +++ b/hw/ssi/trace-events | ||
110 | @@ -XXX,XX +XXX,XX @@ | ||
111 | +# aspeed_smc.c | ||
112 | + | ||
113 | +aspeed_smc_flash_set_segment(int cs, uint64_t reg, uint64_t start, uint64_t end) "CS%d segreg=0x%"PRIx64" [ 0x%"PRIx64" - 0x%"PRIx64" ]" | ||
114 | +aspeed_smc_flash_read(int cs, uint64_t addr, uint32_t size, uint64_t data, int mode) "CS%d @0x%" PRIx64 " size %u: 0x%" PRIx64" mode:%d" | ||
115 | +aspeed_smc_do_snoop(int cs, int index, int dummies, int data) "CS%d index:0x%x dummies:%d data:0x%x" | ||
116 | +aspeed_smc_flash_write(int cs, uint64_t addr, uint32_t size, uint64_t data, int mode) "CS%d @0x%" PRIx64 " size %u: 0x%" PRIx64" mode:%d" | ||
117 | +aspeed_smc_read(uint64_t addr, uint32_t size, uint64_t data) "@0x%" PRIx64 " size %u: 0x%" PRIx64 | ||
118 | +aspeed_smc_dma_checksum(uint32_t addr, uint32_t data) "0x%08x: 0x%08x" | ||
119 | +aspeed_smc_write(uint64_t addr, uint32_t size, uint64_t data) "@0x%" PRIx64 " size %u: 0x%" PRIx64 | ||
34 | -- | 120 | -- |
35 | 2.16.1 | 121 | 2.20.1 |
36 | 122 | ||
37 | 123 | diff view generated by jsdifflib |
1 | In the v8M architecture, if the process of taking an exception | 1 | From: Cédric Le Goater <clg@kaod.org> |
---|---|---|---|
2 | results in a further exception this is called a derived exception | ||
3 | (for example, an MPU exception when writing the exception frame to | ||
4 | memory). If the derived exception happens while pushing the initial | ||
5 | stack frame, we must ignore any subsequent possible exception | ||
6 | pushing the callee-saves registers. | ||
7 | 2 | ||
8 | In preparation for making the stack writes check for exceptions, | 3 | The Aspeed SMC Controller can operate in different modes : Read, Fast |
9 | add a return value from v7m_push_stack() and a new parameter to | 4 | Read, Write and User modes. When the User mode is configured, it |
10 | v7m_exception_taken(), so that the former can tell the latter that | 5 | selects automatically the SPI slave device until the CE_STOP_ACTIVE |
11 | it needs to ignore failures to write to the stack. We also plumb | 6 | bit is set to 1. When any other modes are configured the device is |
12 | the argument through to v7m_push_callee_stack(), which is where | 7 | unselected. The HW logic handles the chip select automatically when |
13 | the code to ignore the failures will be. | 8 | the flash is accessed through its AHB window. |
14 | 9 | ||
15 | (Note that the v8M ARM pseudocode structures this slightly differently: | 10 | When configuring the CEx Control Register, the User mode logic to |
16 | derived exceptions cause the attempt to process the original | 11 | select and unselect the slave is incorrect and data corruption can be |
17 | exception to be abandoned; then at the top level it calls | 12 | seen on machines using two chips, witherspoon and romulus. |
18 | DerivedLateArrival to prioritize the derived exception and call | ||
19 | TakeException from there. We choose to let the NVIC do the prioritization | ||
20 | and continue forward with a call to TakeException which will then | ||
21 | take either the original or the derived exception. The effect is | ||
22 | the same, but this structure works better for QEMU because we don't | ||
23 | have a convenient top level place to do the abandon-and-retry logic.) | ||
24 | 13 | ||
14 | Rework the handler setting the CEx Control Register to fix this issue. | ||
15 | |||
16 | Fixes: 7c1c69bca43c ("ast2400: add SMC controllers (FMC and SPI)") | ||
17 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
18 | Reviewed-by: Andrew Jeffery <andrew@aj.id.au> | ||
19 | Message-id: 20200206112645.21275-3-clg@kaod.org | ||
25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
26 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
27 | Message-id: 1517324542-6607-4-git-send-email-peter.maydell@linaro.org | ||
28 | --- | 21 | --- |
29 | target/arm/helper.c | 35 +++++++++++++++++++++++------------ | 22 | hw/ssi/aspeed_smc.c | 39 +++++++++++++++++++++++---------------- |
30 | 1 file changed, 23 insertions(+), 12 deletions(-) | 23 | hw/ssi/trace-events | 1 + |
24 | 2 files changed, 24 insertions(+), 16 deletions(-) | ||
31 | 25 | ||
32 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 26 | diff --git a/hw/ssi/aspeed_smc.c b/hw/ssi/aspeed_smc.c |
33 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/target/arm/helper.c | 28 | --- a/hw/ssi/aspeed_smc.c |
35 | +++ b/target/arm/helper.c | 29 | +++ b/hw/ssi/aspeed_smc.c |
36 | @@ -XXX,XX +XXX,XX @@ static uint32_t arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure) | 30 | @@ -XXX,XX +XXX,XX @@ static inline int aspeed_smc_flash_is_4byte(const AspeedSMCFlash *fl) |
37 | return addr; | 31 | } |
38 | } | 32 | } |
39 | 33 | ||
40 | -static void v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain) | 34 | -static inline bool aspeed_smc_is_ce_stop_active(const AspeedSMCFlash *fl) |
41 | +static void v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 35 | +static void aspeed_smc_flash_do_select(AspeedSMCFlash *fl, bool unselect) |
42 | + bool ignore_faults) | ||
43 | { | 36 | { |
44 | /* For v8M, push the callee-saves register part of the stack frame. | 37 | - const AspeedSMCState *s = fl->controller; |
45 | * Compare the v8M pseudocode PushCalleeStack(). | 38 | + AspeedSMCState *s = fl->controller; |
46 | @@ -XXX,XX +XXX,XX @@ static void v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain) | 39 | |
47 | *frame_sp_p = frameptr; | 40 | - return s->regs[s->r_ctrl0 + fl->id] & CTRL_CE_STOP_ACTIVE; |
41 | + trace_aspeed_smc_flash_select(fl->id, unselect ? "un" : ""); | ||
42 | + | ||
43 | + qemu_set_irq(s->cs_lines[fl->id], unselect); | ||
48 | } | 44 | } |
49 | 45 | ||
50 | -static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain) | 46 | static void aspeed_smc_flash_select(AspeedSMCFlash *fl) |
51 | +static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
52 | + bool ignore_stackfaults) | ||
53 | { | 47 | { |
54 | /* Do the "take the exception" parts of exception entry, | 48 | - AspeedSMCState *s = fl->controller; |
55 | * but not the pushing of state to the stack. This is | 49 | - |
56 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain) | 50 | - s->regs[s->r_ctrl0 + fl->id] &= ~CTRL_CE_STOP_ACTIVE; |
57 | */ | 51 | - qemu_set_irq(s->cs_lines[fl->id], aspeed_smc_is_ce_stop_active(fl)); |
58 | if (lr & R_V7M_EXCRET_DCRS_MASK && | 52 | + aspeed_smc_flash_do_select(fl, false); |
59 | !(dotailchain && (lr & R_V7M_EXCRET_ES_MASK))) { | ||
60 | - v7m_push_callee_stack(cpu, lr, dotailchain); | ||
61 | + v7m_push_callee_stack(cpu, lr, dotailchain, | ||
62 | + ignore_stackfaults); | ||
63 | } | ||
64 | lr |= R_V7M_EXCRET_DCRS_MASK; | ||
65 | } | ||
66 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain) | ||
67 | env->thumb = addr & 1; | ||
68 | } | 53 | } |
69 | 54 | ||
70 | -static void v7m_push_stack(ARMCPU *cpu) | 55 | static void aspeed_smc_flash_unselect(AspeedSMCFlash *fl) |
71 | +static bool v7m_push_stack(ARMCPU *cpu) | ||
72 | { | 56 | { |
73 | /* Do the "set up stack frame" part of exception entry, | 57 | - AspeedSMCState *s = fl->controller; |
74 | * similar to pseudocode PushStack(). | 58 | - |
75 | + * Return true if we generate a derived exception (and so | 59 | - s->regs[s->r_ctrl0 + fl->id] |= CTRL_CE_STOP_ACTIVE; |
76 | + * should ignore further stack faults trying to process | 60 | - qemu_set_irq(s->cs_lines[fl->id], aspeed_smc_is_ce_stop_active(fl)); |
77 | + * that derived exception.) | 61 | + aspeed_smc_flash_do_select(fl, true); |
78 | */ | 62 | } |
79 | CPUARMState *env = &cpu->env; | 63 | |
80 | uint32_t xpsr = xpsr_read(env); | 64 | static uint32_t aspeed_smc_check_segment_addr(const AspeedSMCFlash *fl, |
81 | @@ -XXX,XX +XXX,XX @@ static void v7m_push_stack(ARMCPU *cpu) | 65 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps aspeed_smc_flash_ops = { |
82 | v7m_push(env, env->regs[2]); | 66 | }, |
83 | v7m_push(env, env->regs[1]); | 67 | }; |
84 | v7m_push(env, env->regs[0]); | 68 | |
69 | -static void aspeed_smc_flash_update_cs(AspeedSMCFlash *fl) | ||
70 | +static void aspeed_smc_flash_update_ctrl(AspeedSMCFlash *fl, uint32_t value) | ||
71 | { | ||
72 | AspeedSMCState *s = fl->controller; | ||
73 | + bool unselect; | ||
74 | |||
75 | - s->snoop_index = aspeed_smc_is_ce_stop_active(fl) ? SNOOP_OFF : SNOOP_START; | ||
76 | + /* User mode selects the CS, other modes unselect */ | ||
77 | + unselect = (value & CTRL_CMD_MODE_MASK) != CTRL_USERMODE; | ||
78 | |||
79 | - qemu_set_irq(s->cs_lines[fl->id], aspeed_smc_is_ce_stop_active(fl)); | ||
80 | + /* A change of CTRL_CE_STOP_ACTIVE from 0 to 1, unselects the CS */ | ||
81 | + if (!(s->regs[s->r_ctrl0 + fl->id] & CTRL_CE_STOP_ACTIVE) && | ||
82 | + value & CTRL_CE_STOP_ACTIVE) { | ||
83 | + unselect = true; | ||
84 | + } | ||
85 | + | 85 | + |
86 | + return false; | 86 | + s->regs[s->r_ctrl0 + fl->id] = value; |
87 | + | ||
88 | + s->snoop_index = unselect ? SNOOP_OFF : SNOOP_START; | ||
89 | + | ||
90 | + aspeed_smc_flash_do_select(fl, unselect); | ||
87 | } | 91 | } |
88 | 92 | ||
89 | static void do_v7m_exception_exit(ARMCPU *cpu) | 93 | static void aspeed_smc_reset(DeviceState *d) |
90 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 94 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_write(void *opaque, hwaddr addr, uint64_t data, |
91 | if (sfault) { | 95 | s->regs[addr] = value; |
92 | env->v7m.sfsr |= R_V7M_SFSR_INVER_MASK; | 96 | } else if (addr >= s->r_ctrl0 && addr < s->r_ctrl0 + s->num_cs) { |
93 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | 97 | int cs = addr - s->r_ctrl0; |
94 | - v7m_exception_taken(cpu, excret, true); | 98 | - s->regs[addr] = value; |
95 | + v7m_exception_taken(cpu, excret, true, false); | 99 | - aspeed_smc_flash_update_cs(&s->flashes[cs]); |
96 | qemu_log_mask(CPU_LOG_INT, "...taking SecureFault on existing " | 100 | + aspeed_smc_flash_update_ctrl(&s->flashes[cs], value); |
97 | "stackframe: failed EXC_RETURN.ES validity check\n"); | 101 | } else if (addr >= R_SEG_ADDR0 && |
98 | return; | 102 | addr < R_SEG_ADDR0 + s->ctrl->max_slaves) { |
99 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 103 | int cs = addr - R_SEG_ADDR0; |
100 | */ | 104 | diff --git a/hw/ssi/trace-events b/hw/ssi/trace-events |
101 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVPC_MASK; | 105 | index XXXXXXX..XXXXXXX 100644 |
102 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | 106 | --- a/hw/ssi/trace-events |
103 | - v7m_exception_taken(cpu, excret, true); | 107 | +++ b/hw/ssi/trace-events |
104 | + v7m_exception_taken(cpu, excret, true, false); | 108 | @@ -XXX,XX +XXX,XX @@ aspeed_smc_flash_write(int cs, uint64_t addr, uint32_t size, uint64_t data, int |
105 | qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on existing " | 109 | aspeed_smc_read(uint64_t addr, uint32_t size, uint64_t data) "@0x%" PRIx64 " size %u: 0x%" PRIx64 |
106 | "stackframe: failed exception return integrity check\n"); | 110 | aspeed_smc_dma_checksum(uint32_t addr, uint32_t data) "0x%08x: 0x%08x" |
107 | return; | 111 | aspeed_smc_write(uint64_t addr, uint32_t size, uint64_t data) "@0x%" PRIx64 " size %u: 0x%" PRIx64 |
108 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 112 | +aspeed_smc_flash_select(int cs, const char *prefix) "CS%d %sselect" |
109 | /* Take a SecureFault on the current stack */ | ||
110 | env->v7m.sfsr |= R_V7M_SFSR_INVIS_MASK; | ||
111 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
112 | - v7m_exception_taken(cpu, excret, true); | ||
113 | + v7m_exception_taken(cpu, excret, true, false); | ||
114 | qemu_log_mask(CPU_LOG_INT, "...taking SecureFault on existing " | ||
115 | "stackframe: failed exception return integrity " | ||
116 | "signature check\n"); | ||
117 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
118 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, | ||
119 | env->v7m.secure); | ||
120 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVPC_MASK; | ||
121 | - v7m_exception_taken(cpu, excret, true); | ||
122 | + v7m_exception_taken(cpu, excret, true, false); | ||
123 | qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on existing " | ||
124 | "stackframe: failed exception return integrity " | ||
125 | "check\n"); | ||
126 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
127 | /* Take an INVPC UsageFault by pushing the stack again; | ||
128 | * we know we're v7M so this is never a Secure UsageFault. | ||
129 | */ | ||
130 | + bool ignore_stackfaults; | ||
131 | + | ||
132 | assert(!arm_feature(env, ARM_FEATURE_V8)); | ||
133 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, false); | ||
134 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVPC_MASK; | ||
135 | - v7m_push_stack(cpu); | ||
136 | - v7m_exception_taken(cpu, excret, false); | ||
137 | + ignore_stackfaults = v7m_push_stack(cpu); | ||
138 | + v7m_exception_taken(cpu, excret, false, ignore_stackfaults); | ||
139 | qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on new stackframe: " | ||
140 | "failed exception return integrity check\n"); | ||
141 | return; | ||
142 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
143 | ARMCPU *cpu = ARM_CPU(cs); | ||
144 | CPUARMState *env = &cpu->env; | ||
145 | uint32_t lr; | ||
146 | + bool ignore_stackfaults; | ||
147 | |||
148 | arm_log_exception(cs->exception_index); | ||
149 | |||
150 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
151 | lr |= R_V7M_EXCRET_MODE_MASK; | ||
152 | } | ||
153 | |||
154 | - v7m_push_stack(cpu); | ||
155 | - v7m_exception_taken(cpu, lr, false); | ||
156 | + ignore_stackfaults = v7m_push_stack(cpu); | ||
157 | + v7m_exception_taken(cpu, lr, false, ignore_stackfaults); | ||
158 | qemu_log_mask(CPU_LOG_INT, "... as %d\n", env->v7m.exception); | ||
159 | } | ||
160 | |||
161 | -- | 113 | -- |
162 | 2.16.1 | 114 | 2.20.1 |
163 | 115 | ||
164 | 116 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add both SVE exception state and vector length. | 3 | We fail to validate the upper bits of a virtual address on a |
4 | translation disabled regime, as per AArch64.TranslateAddressS1Off. | ||
4 | 5 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20200308012946.16303-2-richard.henderson@linaro.org | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Message-id: 20180123035349.24538-6-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 10 | --- |
10 | target/arm/cpu.h | 8 ++++++++ | 11 | target/arm/helper.c | 35 ++++++++++++++++++++++++++++++++++- |
11 | target/arm/translate.h | 2 ++ | 12 | 1 file changed, 34 insertions(+), 1 deletion(-) |
12 | target/arm/helper.c | 25 ++++++++++++++++++++++++- | ||
13 | target/arm/translate-a64.c | 2 ++ | ||
14 | 4 files changed, 36 insertions(+), 1 deletion(-) | ||
15 | 13 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/cpu.h | ||
19 | +++ b/target/arm/cpu.h | ||
20 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_cpu_data_is_big_endian(CPUARMState *env) | ||
21 | #define ARM_TBFLAG_TBI0_MASK (0x1ull << ARM_TBFLAG_TBI0_SHIFT) | ||
22 | #define ARM_TBFLAG_TBI1_SHIFT 1 /* TBI1 for EL0/1 */ | ||
23 | #define ARM_TBFLAG_TBI1_MASK (0x1ull << ARM_TBFLAG_TBI1_SHIFT) | ||
24 | +#define ARM_TBFLAG_SVEEXC_EL_SHIFT 2 | ||
25 | +#define ARM_TBFLAG_SVEEXC_EL_MASK (0x3 << ARM_TBFLAG_SVEEXC_EL_SHIFT) | ||
26 | +#define ARM_TBFLAG_ZCR_LEN_SHIFT 4 | ||
27 | +#define ARM_TBFLAG_ZCR_LEN_MASK (0xf << ARM_TBFLAG_ZCR_LEN_SHIFT) | ||
28 | |||
29 | /* some convenience accessor macros */ | ||
30 | #define ARM_TBFLAG_AARCH64_STATE(F) \ | ||
31 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_cpu_data_is_big_endian(CPUARMState *env) | ||
32 | (((F) & ARM_TBFLAG_TBI0_MASK) >> ARM_TBFLAG_TBI0_SHIFT) | ||
33 | #define ARM_TBFLAG_TBI1(F) \ | ||
34 | (((F) & ARM_TBFLAG_TBI1_MASK) >> ARM_TBFLAG_TBI1_SHIFT) | ||
35 | +#define ARM_TBFLAG_SVEEXC_EL(F) \ | ||
36 | + (((F) & ARM_TBFLAG_SVEEXC_EL_MASK) >> ARM_TBFLAG_SVEEXC_EL_SHIFT) | ||
37 | +#define ARM_TBFLAG_ZCR_LEN(F) \ | ||
38 | + (((F) & ARM_TBFLAG_ZCR_LEN_MASK) >> ARM_TBFLAG_ZCR_LEN_SHIFT) | ||
39 | |||
40 | static inline bool bswap_code(bool sctlr_b) | ||
41 | { | ||
42 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/translate.h | ||
45 | +++ b/target/arm/translate.h | ||
46 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | ||
47 | bool tbi1; /* TBI1 for EL0/1, not used for EL2/3 */ | ||
48 | bool ns; /* Use non-secure CPREG bank on access */ | ||
49 | int fp_excp_el; /* FP exception EL or 0 if enabled */ | ||
50 | + int sve_excp_el; /* SVE exception EL or 0 if enabled */ | ||
51 | + int sve_len; /* SVE vector length in bytes */ | ||
52 | /* Flag indicating that exceptions from secure mode are routed to EL3. */ | ||
53 | bool secure_routed_to_el3; | ||
54 | bool vfp_enabled; /* FP enabled via FPSCR.EN */ | ||
55 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 14 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
56 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
57 | --- a/target/arm/helper.c | 16 | --- a/target/arm/helper.c |
58 | +++ b/target/arm/helper.c | 17 | +++ b/target/arm/helper.c |
59 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 18 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, |
60 | target_ulong *cs_base, uint32_t *pflags) | 19 | /* Definitely a real MMU, not an MPU */ |
61 | { | 20 | |
62 | ARMMMUIdx mmu_idx = core_to_arm_mmu_idx(env, cpu_mmu_index(env, false)); | 21 | if (regime_translation_disabled(env, mmu_idx)) { |
63 | + int fp_el = fp_exception_el(env); | 22 | - /* MMU disabled. */ |
64 | uint32_t flags; | 23 | + /* |
65 | 24 | + * MMU disabled. S1 addresses within aa64 translation regimes are | |
66 | if (is_a64(env)) { | 25 | + * still checked for bounds -- see AArch64.TranslateAddressS1Off. |
67 | + int sve_el = sve_exception_el(env); | 26 | + */ |
68 | + uint32_t zcr_len; | 27 | + if (mmu_idx != ARMMMUIdx_Stage2) { |
28 | + int r_el = regime_el(env, mmu_idx); | ||
29 | + if (arm_el_is_aa64(env, r_el)) { | ||
30 | + int pamax = arm_pamax(env_archcpu(env)); | ||
31 | + uint64_t tcr = env->cp15.tcr_el[r_el].raw_tcr; | ||
32 | + int addrtop, tbi; | ||
69 | + | 33 | + |
70 | *pc = env->pc; | 34 | + tbi = aa64_va_parameter_tbi(tcr, mmu_idx); |
71 | flags = ARM_TBFLAG_AARCH64_STATE_MASK; | 35 | + if (access_type == MMU_INST_FETCH) { |
72 | /* Get control bits for tagged addresses */ | 36 | + tbi &= ~aa64_va_parameter_tbid(tcr, mmu_idx); |
73 | flags |= (arm_regime_tbi0(env, mmu_idx) << ARM_TBFLAG_TBI0_SHIFT); | 37 | + } |
74 | flags |= (arm_regime_tbi1(env, mmu_idx) << ARM_TBFLAG_TBI1_SHIFT); | 38 | + tbi = (tbi >> extract64(address, 55, 1)) & 1; |
75 | + flags |= sve_el << ARM_TBFLAG_SVEEXC_EL_SHIFT; | 39 | + addrtop = (tbi ? 55 : 63); |
76 | + | 40 | + |
77 | + /* If SVE is disabled, but FP is enabled, | 41 | + if (extract64(address, pamax, addrtop - pamax + 1) != 0) { |
78 | + then the effective len is 0. */ | 42 | + fi->type = ARMFault_AddressSize; |
79 | + if (sve_el != 0 && fp_el == 0) { | 43 | + fi->level = 0; |
80 | + zcr_len = 0; | 44 | + fi->stage2 = false; |
81 | + } else { | 45 | + return 1; |
82 | + int current_el = arm_current_el(env); | 46 | + } |
83 | + | 47 | + |
84 | + zcr_len = env->vfp.zcr_el[current_el <= 1 ? 1 : current_el]; | 48 | + /* |
85 | + zcr_len &= 0xf; | 49 | + * When TBI is disabled, we've just validated that all of the |
86 | + if (current_el < 2 && arm_feature(env, ARM_FEATURE_EL2)) { | 50 | + * bits above PAMax are zero, so logically we only need to |
87 | + zcr_len = MIN(zcr_len, 0xf & (uint32_t)env->vfp.zcr_el[2]); | 51 | + * clear the top byte for TBI. But it's clearer to follow |
88 | + } | 52 | + * the pseudocode set of addrdesc.paddress. |
89 | + if (current_el < 3 && arm_feature(env, ARM_FEATURE_EL3)) { | 53 | + */ |
90 | + zcr_len = MIN(zcr_len, 0xf & (uint32_t)env->vfp.zcr_el[3]); | 54 | + address = extract64(address, 0, 52); |
91 | + } | 55 | + } |
92 | + } | 56 | + } |
93 | + flags |= zcr_len << ARM_TBFLAG_ZCR_LEN_SHIFT; | 57 | *phys_ptr = address; |
94 | } else { | 58 | *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; |
95 | *pc = env->regs[15]; | 59 | *page_size = TARGET_PAGE_SIZE; |
96 | flags = (env->thumb << ARM_TBFLAG_THUMB_SHIFT) | ||
97 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
98 | if (arm_cpu_data_is_big_endian(env)) { | ||
99 | flags |= ARM_TBFLAG_BE_DATA_MASK; | ||
100 | } | ||
101 | - flags |= fp_exception_el(env) << ARM_TBFLAG_FPEXC_EL_SHIFT; | ||
102 | + flags |= fp_el << ARM_TBFLAG_FPEXC_EL_SHIFT; | ||
103 | |||
104 | if (arm_v7m_is_handler_mode(env)) { | ||
105 | flags |= ARM_TBFLAG_HANDLER_MASK; | ||
106 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
107 | index XXXXXXX..XXXXXXX 100644 | ||
108 | --- a/target/arm/translate-a64.c | ||
109 | +++ b/target/arm/translate-a64.c | ||
110 | @@ -XXX,XX +XXX,XX @@ static int aarch64_tr_init_disas_context(DisasContextBase *dcbase, | ||
111 | dc->user = (dc->current_el == 0); | ||
112 | #endif | ||
113 | dc->fp_excp_el = ARM_TBFLAG_FPEXC_EL(dc->base.tb->flags); | ||
114 | + dc->sve_excp_el = ARM_TBFLAG_SVEEXC_EL(dc->base.tb->flags); | ||
115 | + dc->sve_len = (ARM_TBFLAG_ZCR_LEN(dc->base.tb->flags) + 1) * 16; | ||
116 | dc->vec_len = 0; | ||
117 | dc->vec_stride = 0; | ||
118 | dc->cp_regs = arm_cpu->cp_regs; | ||
119 | -- | 60 | -- |
120 | 2.16.1 | 61 | 2.20.1 |
121 | 62 | ||
122 | 63 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Change vfp.regs as a uint64_t to vfp.zregs as an ARMVectorReg. | 3 | We must include the tag in the FAR_ELx register when raising |
4 | The previous patches have made the change in representation | 4 | an addressing exception. Which means that we should not clear |
5 | relatively painless. | 5 | out the tag during translation. |
6 | 6 | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 7 | We cannot at present comply with this for user mode, so we |
8 | retain the clean_data_tbi function for the moment, though it | ||
9 | no longer does what it says on the tin for system mode. This | ||
10 | function is to be replaced with MTE, so don't worry about the | ||
11 | slight misnaming. | ||
12 | |||
13 | Buglink: https://bugs.launchpad.net/qemu/+bug/1867072 | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 14 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
15 | Message-id: 20200308012946.16303-3-richard.henderson@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Message-id: 20180123035349.24538-2-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 18 | --- |
13 | target/arm/cpu.h | 59 +++++++++++++++++++++++++++++++--------------- | 19 | target/arm/translate-a64.c | 11 +++++++++++ |
14 | target/arm/machine.c | 35 ++++++++++++++++++++++++++- | 20 | 1 file changed, 11 insertions(+) |
15 | target/arm/translate-a64.c | 8 +++---- | ||
16 | target/arm/translate.c | 7 +++--- | ||
17 | 4 files changed, 81 insertions(+), 28 deletions(-) | ||
18 | 21 | ||
19 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/cpu.h | ||
22 | +++ b/target/arm/cpu.h | ||
23 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
24 | uint32_t base_mask; | ||
25 | } TCR; | ||
26 | |||
27 | +/* Define a maximum sized vector register. | ||
28 | + * For 32-bit, this is a 128-bit NEON/AdvSIMD register. | ||
29 | + * For 64-bit, this is a 2048-bit SVE register. | ||
30 | + * | ||
31 | + * Note that the mapping between S, D, and Q views of the register bank | ||
32 | + * differs between AArch64 and AArch32. | ||
33 | + * In AArch32: | ||
34 | + * Qn = regs[n].d[1]:regs[n].d[0] | ||
35 | + * Dn = regs[n / 2].d[n & 1] | ||
36 | + * Sn = regs[n / 4].d[n % 4 / 2], | ||
37 | + * bits 31..0 for even n, and bits 63..32 for odd n | ||
38 | + * (and regs[16] to regs[31] are inaccessible) | ||
39 | + * In AArch64: | ||
40 | + * Zn = regs[n].d[*] | ||
41 | + * Qn = regs[n].d[1]:regs[n].d[0] | ||
42 | + * Dn = regs[n].d[0] | ||
43 | + * Sn = regs[n].d[0] bits 31..0 | ||
44 | + * | ||
45 | + * This corresponds to the architecturally defined mapping between | ||
46 | + * the two execution states, and means we do not need to explicitly | ||
47 | + * map these registers when changing states. | ||
48 | + * | ||
49 | + * Align the data for use with TCG host vector operations. | ||
50 | + */ | ||
51 | + | ||
52 | +#ifdef TARGET_AARCH64 | ||
53 | +# define ARM_MAX_VQ 16 | ||
54 | +#else | ||
55 | +# define ARM_MAX_VQ 1 | ||
56 | +#endif | ||
57 | + | ||
58 | +typedef struct ARMVectorReg { | ||
59 | + uint64_t d[2 * ARM_MAX_VQ] QEMU_ALIGNED(16); | ||
60 | +} ARMVectorReg; | ||
61 | + | ||
62 | + | ||
63 | typedef struct CPUARMState { | ||
64 | /* Regs for current mode. */ | ||
65 | uint32_t regs[16]; | ||
66 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | ||
67 | |||
68 | /* VFP coprocessor state. */ | ||
69 | struct { | ||
70 | - /* VFP/Neon register state. Note that the mapping between S, D and Q | ||
71 | - * views of the register bank differs between AArch64 and AArch32: | ||
72 | - * In AArch32: | ||
73 | - * Qn = regs[2n+1]:regs[2n] | ||
74 | - * Dn = regs[n] | ||
75 | - * Sn = regs[n/2] bits 31..0 for even n, and bits 63..32 for odd n | ||
76 | - * (and regs[32] to regs[63] are inaccessible) | ||
77 | - * In AArch64: | ||
78 | - * Qn = regs[2n+1]:regs[2n] | ||
79 | - * Dn = regs[2n] | ||
80 | - * Sn = regs[2n] bits 31..0 | ||
81 | - * This corresponds to the architecturally defined mapping between | ||
82 | - * the two execution states, and means we do not need to explicitly | ||
83 | - * map these registers when changing states. | ||
84 | - */ | ||
85 | - uint64_t regs[64] QEMU_ALIGNED(16); | ||
86 | + ARMVectorReg zregs[32]; | ||
87 | |||
88 | uint32_t xregs[16]; | ||
89 | /* We store these fpcsr fields separately for convenience. */ | ||
90 | @@ -XXX,XX +XXX,XX @@ static inline void *arm_get_el_change_hook_opaque(ARMCPU *cpu) | ||
91 | */ | ||
92 | static inline uint64_t *aa32_vfp_dreg(CPUARMState *env, unsigned regno) | ||
93 | { | ||
94 | - return &env->vfp.regs[regno]; | ||
95 | + return &env->vfp.zregs[regno >> 1].d[regno & 1]; | ||
96 | } | ||
97 | |||
98 | /** | ||
99 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t *aa32_vfp_dreg(CPUARMState *env, unsigned regno) | ||
100 | */ | ||
101 | static inline uint64_t *aa32_vfp_qreg(CPUARMState *env, unsigned regno) | ||
102 | { | ||
103 | - return &env->vfp.regs[2 * regno]; | ||
104 | + return &env->vfp.zregs[regno].d[0]; | ||
105 | } | ||
106 | |||
107 | /** | ||
108 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t *aa32_vfp_qreg(CPUARMState *env, unsigned regno) | ||
109 | */ | ||
110 | static inline uint64_t *aa64_vfp_qreg(CPUARMState *env, unsigned regno) | ||
111 | { | ||
112 | - return &env->vfp.regs[2 * regno]; | ||
113 | + return &env->vfp.zregs[regno].d[0]; | ||
114 | } | ||
115 | |||
116 | #endif | ||
117 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
118 | index XXXXXXX..XXXXXXX 100644 | ||
119 | --- a/target/arm/machine.c | ||
120 | +++ b/target/arm/machine.c | ||
121 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_vfp = { | ||
122 | .minimum_version_id = 3, | ||
123 | .needed = vfp_needed, | ||
124 | .fields = (VMStateField[]) { | ||
125 | - VMSTATE_UINT64_ARRAY(env.vfp.regs, ARMCPU, 64), | ||
126 | + /* For compatibility, store Qn out of Zn here. */ | ||
127 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[0].d, ARMCPU, 0, 2), | ||
128 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[1].d, ARMCPU, 0, 2), | ||
129 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[2].d, ARMCPU, 0, 2), | ||
130 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[3].d, ARMCPU, 0, 2), | ||
131 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[4].d, ARMCPU, 0, 2), | ||
132 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[5].d, ARMCPU, 0, 2), | ||
133 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[6].d, ARMCPU, 0, 2), | ||
134 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[7].d, ARMCPU, 0, 2), | ||
135 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[8].d, ARMCPU, 0, 2), | ||
136 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[9].d, ARMCPU, 0, 2), | ||
137 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[10].d, ARMCPU, 0, 2), | ||
138 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[11].d, ARMCPU, 0, 2), | ||
139 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[12].d, ARMCPU, 0, 2), | ||
140 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[13].d, ARMCPU, 0, 2), | ||
141 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[14].d, ARMCPU, 0, 2), | ||
142 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[15].d, ARMCPU, 0, 2), | ||
143 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[16].d, ARMCPU, 0, 2), | ||
144 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[17].d, ARMCPU, 0, 2), | ||
145 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[18].d, ARMCPU, 0, 2), | ||
146 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[19].d, ARMCPU, 0, 2), | ||
147 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[20].d, ARMCPU, 0, 2), | ||
148 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[21].d, ARMCPU, 0, 2), | ||
149 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[22].d, ARMCPU, 0, 2), | ||
150 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[23].d, ARMCPU, 0, 2), | ||
151 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[24].d, ARMCPU, 0, 2), | ||
152 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[25].d, ARMCPU, 0, 2), | ||
153 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[26].d, ARMCPU, 0, 2), | ||
154 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[27].d, ARMCPU, 0, 2), | ||
155 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[28].d, ARMCPU, 0, 2), | ||
156 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[29].d, ARMCPU, 0, 2), | ||
157 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[30].d, ARMCPU, 0, 2), | ||
158 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[31].d, ARMCPU, 0, 2), | ||
159 | + | ||
160 | /* The xregs array is a little awkward because element 1 (FPSCR) | ||
161 | * requires a specific accessor, so we have to split it up in | ||
162 | * the vmstate: | ||
163 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 22 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
164 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
165 | --- a/target/arm/translate-a64.c | 24 | --- a/target/arm/translate-a64.c |
166 | +++ b/target/arm/translate-a64.c | 25 | +++ b/target/arm/translate-a64.c |
167 | @@ -XXX,XX +XXX,XX @@ static inline int vec_reg_offset(DisasContext *s, int regno, | 26 | @@ -XXX,XX +XXX,XX @@ static void gen_a64_set_pc(DisasContext *s, TCGv_i64 src) |
27 | static TCGv_i64 clean_data_tbi(DisasContext *s, TCGv_i64 addr) | ||
168 | { | 28 | { |
169 | int offs = 0; | 29 | TCGv_i64 clean = new_tmp_a64(s); |
170 | #ifdef HOST_WORDS_BIGENDIAN | 30 | + /* |
171 | - /* This is complicated slightly because vfp.regs[2n] is | 31 | + * In order to get the correct value in the FAR_ELx register, |
172 | - * still the low half and vfp.regs[2n+1] the high half | 32 | + * we must present the memory subsystem with the "dirty" address |
173 | + /* This is complicated slightly because vfp.zregs[n].d[0] is | 33 | + * including the TBI. In system mode we can make this work via |
174 | + * still the low half and vfp.zregs[n].d[1] the high half | 34 | + * the TLB, dropping the TBI during translation. But for user-only |
175 | * of the 128 bit vector, even on big endian systems. | 35 | + * mode we don't have that option, and must remove the top byte now. |
176 | * Calculate the offset assuming a fully bigendian 128 bits, | 36 | + */ |
177 | * then XOR to account for the order of the two 64 bit halves. | 37 | +#ifdef CONFIG_USER_ONLY |
178 | @@ -XXX,XX +XXX,XX @@ static inline int vec_reg_offset(DisasContext *s, int regno, | 38 | gen_top_byte_ignore(s, clean, addr, s->tbid); |
179 | #else | 39 | +#else |
180 | offs += element * (1 << size); | 40 | + tcg_gen_mov_i64(clean, addr); |
181 | #endif | 41 | +#endif |
182 | - offs += offsetof(CPUARMState, vfp.regs[regno * 2]); | 42 | return clean; |
183 | + offs += offsetof(CPUARMState, vfp.zregs[regno]); | ||
184 | assert_fp_access_checked(s); | ||
185 | return offs; | ||
186 | } | 43 | } |
187 | @@ -XXX,XX +XXX,XX @@ static inline int vec_reg_offset(DisasContext *s, int regno, | 44 | |
188 | static inline int vec_full_reg_offset(DisasContext *s, int regno) | ||
189 | { | ||
190 | assert_fp_access_checked(s); | ||
191 | - return offsetof(CPUARMState, vfp.regs[regno * 2]); | ||
192 | + return offsetof(CPUARMState, vfp.zregs[regno]); | ||
193 | } | ||
194 | |||
195 | /* Return a newly allocated pointer to the vector register. */ | ||
196 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
197 | index XXXXXXX..XXXXXXX 100644 | ||
198 | --- a/target/arm/translate.c | ||
199 | +++ b/target/arm/translate.c | ||
200 | @@ -XXX,XX +XXX,XX @@ static inline void gen_vfp_st(DisasContext *s, int dp, TCGv_i32 addr) | ||
201 | } | ||
202 | } | ||
203 | |||
204 | -static inline long | ||
205 | -vfp_reg_offset (int dp, int reg) | ||
206 | +static inline long vfp_reg_offset(bool dp, unsigned reg) | ||
207 | { | ||
208 | if (dp) { | ||
209 | - return offsetof(CPUARMState, vfp.regs[reg]); | ||
210 | + return offsetof(CPUARMState, vfp.zregs[reg >> 1].d[reg & 1]); | ||
211 | } else { | ||
212 | - long ofs = offsetof(CPUARMState, vfp.regs[reg >> 1]); | ||
213 | + long ofs = offsetof(CPUARMState, vfp.zregs[reg >> 2].d[(reg >> 1) & 1]); | ||
214 | if (reg & 1) { | ||
215 | ofs += offsetof(CPU_DoubleU, l.upper); | ||
216 | } else { | ||
217 | -- | 45 | -- |
218 | 2.16.1 | 46 | 2.20.1 |
219 | 47 | ||
220 | 48 | diff view generated by jsdifflib |
1 | From: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 1 | From: Igor Mammedov <imammedo@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Add support for the new ARMv8.2 SHA-3, SM3, SM4 and SHA-512 instructions to | 3 | SOC object returned by object_new() is leaked in current code. |
4 | AArch64 user mode emulation. | 4 | Set SOC parent explicitly to board and then unref to SOC object |
5 | to make sure that refererence returned by object_new() is taken | ||
6 | care of. | ||
5 | 7 | ||
6 | Signed-off-by: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 8 | The SOC object will be kept alive by its parent (machine) and |
7 | Message-id: 20180207111729.15737-6-ard.biesheuvel@linaro.org | 9 | will be automatically freed when MachineState is destroyed. |
10 | |||
11 | Signed-off-by: Igor Mammedov <imammedo@redhat.com> | ||
12 | Reported-by: Andrew Jones <drjones@redhat.com> | ||
13 | Tested-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
14 | Message-id: 20200303091254.22373-1-imammedo@redhat.com | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 17 | --- |
11 | linux-user/elfload.c | 19 +++++++++++++++++++ | 18 | hw/arm/cubieboard.c | 3 +++ |
12 | target/arm/cpu64.c | 4 ++++ | 19 | 1 file changed, 3 insertions(+) |
13 | 2 files changed, 23 insertions(+) | ||
14 | 20 | ||
15 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | 21 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c |
16 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/linux-user/elfload.c | 23 | --- a/hw/arm/cubieboard.c |
18 | +++ b/linux-user/elfload.c | 24 | +++ b/hw/arm/cubieboard.c |
19 | @@ -XXX,XX +XXX,XX @@ enum { | 25 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) |
20 | ARM_HWCAP_A64_SHA1 = 1 << 5, | 26 | } |
21 | ARM_HWCAP_A64_SHA2 = 1 << 6, | 27 | |
22 | ARM_HWCAP_A64_CRC32 = 1 << 7, | 28 | a10 = AW_A10(object_new(TYPE_AW_A10)); |
23 | + ARM_HWCAP_A64_ATOMICS = 1 << 8, | 29 | + object_property_add_child(OBJECT(machine), "soc", OBJECT(a10), |
24 | + ARM_HWCAP_A64_FPHP = 1 << 9, | 30 | + &error_abort); |
25 | + ARM_HWCAP_A64_ASIMDHP = 1 << 10, | 31 | + object_unref(OBJECT(a10)); |
26 | + ARM_HWCAP_A64_CPUID = 1 << 11, | 32 | |
27 | + ARM_HWCAP_A64_ASIMDRDM = 1 << 12, | 33 | object_property_set_int(OBJECT(&a10->emac), 1, "phy-addr", &err); |
28 | + ARM_HWCAP_A64_JSCVT = 1 << 13, | 34 | if (err != NULL) { |
29 | + ARM_HWCAP_A64_FCMA = 1 << 14, | ||
30 | + ARM_HWCAP_A64_LRCPC = 1 << 15, | ||
31 | + ARM_HWCAP_A64_DCPOP = 1 << 16, | ||
32 | + ARM_HWCAP_A64_SHA3 = 1 << 17, | ||
33 | + ARM_HWCAP_A64_SM3 = 1 << 18, | ||
34 | + ARM_HWCAP_A64_SM4 = 1 << 19, | ||
35 | + ARM_HWCAP_A64_ASIMDDP = 1 << 20, | ||
36 | + ARM_HWCAP_A64_SHA512 = 1 << 21, | ||
37 | + ARM_HWCAP_A64_SVE = 1 << 22, | ||
38 | }; | ||
39 | |||
40 | #define ELF_HWCAP get_elf_hwcap() | ||
41 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap(void) | ||
42 | GET_FEATURE(ARM_FEATURE_V8_SHA1, ARM_HWCAP_A64_SHA1); | ||
43 | GET_FEATURE(ARM_FEATURE_V8_SHA256, ARM_HWCAP_A64_SHA2); | ||
44 | GET_FEATURE(ARM_FEATURE_CRC, ARM_HWCAP_A64_CRC32); | ||
45 | + GET_FEATURE(ARM_FEATURE_V8_SHA3, ARM_HWCAP_A64_SHA3); | ||
46 | + GET_FEATURE(ARM_FEATURE_V8_SM3, ARM_HWCAP_A64_SM3); | ||
47 | + GET_FEATURE(ARM_FEATURE_V8_SM4, ARM_HWCAP_A64_SM4); | ||
48 | + GET_FEATURE(ARM_FEATURE_V8_SHA512, ARM_HWCAP_A64_SHA512); | ||
49 | #undef GET_FEATURE | ||
50 | |||
51 | return hwcaps; | ||
52 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/target/arm/cpu64.c | ||
55 | +++ b/target/arm/cpu64.c | ||
56 | @@ -XXX,XX +XXX,XX @@ static void aarch64_any_initfn(Object *obj) | ||
57 | set_feature(&cpu->env, ARM_FEATURE_V8_AES); | ||
58 | set_feature(&cpu->env, ARM_FEATURE_V8_SHA1); | ||
59 | set_feature(&cpu->env, ARM_FEATURE_V8_SHA256); | ||
60 | + set_feature(&cpu->env, ARM_FEATURE_V8_SHA512); | ||
61 | + set_feature(&cpu->env, ARM_FEATURE_V8_SHA3); | ||
62 | + set_feature(&cpu->env, ARM_FEATURE_V8_SM3); | ||
63 | + set_feature(&cpu->env, ARM_FEATURE_V8_SM4); | ||
64 | set_feature(&cpu->env, ARM_FEATURE_V8_PMULL); | ||
65 | set_feature(&cpu->env, ARM_FEATURE_CRC); | ||
66 | cpu->ctr = 0x80038003; /* 32 byte I and D cacheline size, VIPT icache */ | ||
67 | -- | 35 | -- |
68 | 2.16.1 | 36 | 2.20.1 |
69 | 37 | ||
70 | 38 | diff view generated by jsdifflib |
1 | Handle possible MPU faults, SAU faults or bus errors when | 1 | From: Guenter Roeck <linux@roeck-us.net> |
---|---|---|---|
2 | popping register state off the stack during exception return. | ||
3 | 2 | ||
3 | Wire up eSDHC controllers in fsl-imx25. For imx25-pdk, connect drives | ||
4 | provided on the command line to available eSDHC controllers. | ||
5 | |||
6 | This patch enables booting the imx25-pdk emulation from SD card. | ||
7 | |||
8 | Signed-off-by: Guenter Roeck <linux@roeck-us.net> | ||
9 | Message-id: 20200310215146.19688-2-linux@roeck-us.net | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | [PMM: made commit subject consistent with other patch] | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 1517324542-6607-8-git-send-email-peter.maydell@linaro.org | ||
7 | --- | 13 | --- |
8 | target/arm/helper.c | 115 ++++++++++++++++++++++++++++++++++++++++++---------- | 14 | include/hw/arm/fsl-imx25.h | 9 +++++++++ |
9 | 1 file changed, 94 insertions(+), 21 deletions(-) | 15 | hw/arm/fsl-imx25.c | 32 ++++++++++++++++++++++++++++++++ |
16 | hw/arm/imx25_pdk.c | 16 ++++++++++++++++ | ||
17 | 3 files changed, 57 insertions(+) | ||
10 | 18 | ||
11 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 19 | diff --git a/include/hw/arm/fsl-imx25.h b/include/hw/arm/fsl-imx25.h |
12 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/helper.c | 21 | --- a/include/hw/arm/fsl-imx25.h |
14 | +++ b/target/arm/helper.c | 22 | +++ b/include/hw/arm/fsl-imx25.h |
15 | @@ -XXX,XX +XXX,XX @@ pend_fault: | 23 | @@ -XXX,XX +XXX,XX @@ |
16 | return false; | 24 | #include "hw/misc/imx_rngc.h" |
25 | #include "hw/i2c/imx_i2c.h" | ||
26 | #include "hw/gpio/imx_gpio.h" | ||
27 | +#include "hw/sd/sdhci.h" | ||
28 | #include "exec/memory.h" | ||
29 | #include "target/arm/cpu.h" | ||
30 | |||
31 | @@ -XXX,XX +XXX,XX @@ | ||
32 | #define FSL_IMX25_NUM_EPITS 2 | ||
33 | #define FSL_IMX25_NUM_I2CS 3 | ||
34 | #define FSL_IMX25_NUM_GPIOS 4 | ||
35 | +#define FSL_IMX25_NUM_ESDHCS 2 | ||
36 | |||
37 | typedef struct FslIMX25State { | ||
38 | /*< private >*/ | ||
39 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | ||
40 | IMXRNGCState rngc; | ||
41 | IMXI2CState i2c[FSL_IMX25_NUM_I2CS]; | ||
42 | IMXGPIOState gpio[FSL_IMX25_NUM_GPIOS]; | ||
43 | + SDHCIState esdhc[FSL_IMX25_NUM_ESDHCS]; | ||
44 | MemoryRegion rom[2]; | ||
45 | MemoryRegion iram; | ||
46 | MemoryRegion iram_alias; | ||
47 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | ||
48 | #define FSL_IMX25_GPIO3_SIZE 0x4000 | ||
49 | #define FSL_IMX25_RNGC_ADDR 0x53FB0000 | ||
50 | #define FSL_IMX25_RNGC_SIZE 0x4000 | ||
51 | +#define FSL_IMX25_ESDHC1_ADDR 0x53FB4000 | ||
52 | +#define FSL_IMX25_ESDHC1_SIZE 0x4000 | ||
53 | +#define FSL_IMX25_ESDHC2_ADDR 0x53FB8000 | ||
54 | +#define FSL_IMX25_ESDHC2_SIZE 0x4000 | ||
55 | #define FSL_IMX25_GPIO1_ADDR 0x53FCC000 | ||
56 | #define FSL_IMX25_GPIO1_SIZE 0x4000 | ||
57 | #define FSL_IMX25_GPIO2_ADDR 0x53FD0000 | ||
58 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | ||
59 | #define FSL_IMX25_GPIO2_IRQ 51 | ||
60 | #define FSL_IMX25_GPIO3_IRQ 16 | ||
61 | #define FSL_IMX25_GPIO4_IRQ 23 | ||
62 | +#define FSL_IMX25_ESDHC1_IRQ 9 | ||
63 | +#define FSL_IMX25_ESDHC2_IRQ 8 | ||
64 | |||
65 | #endif /* FSL_IMX25_H */ | ||
66 | diff --git a/hw/arm/fsl-imx25.c b/hw/arm/fsl-imx25.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/hw/arm/fsl-imx25.c | ||
69 | +++ b/hw/arm/fsl-imx25.c | ||
70 | @@ -XXX,XX +XXX,XX @@ | ||
71 | #include "hw/qdev-properties.h" | ||
72 | #include "chardev/char.h" | ||
73 | |||
74 | +#define IMX25_ESDHC_CAPABILITIES 0x07e20000 | ||
75 | + | ||
76 | static void fsl_imx25_init(Object *obj) | ||
77 | { | ||
78 | FslIMX25State *s = FSL_IMX25(obj); | ||
79 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx25_init(Object *obj) | ||
80 | sysbus_init_child_obj(obj, "gpio[*]", &s->gpio[i], sizeof(s->gpio[i]), | ||
81 | TYPE_IMX_GPIO); | ||
82 | } | ||
83 | + | ||
84 | + for (i = 0; i < FSL_IMX25_NUM_ESDHCS; i++) { | ||
85 | + sysbus_init_child_obj(obj, "sdhc[*]", &s->esdhc[i], sizeof(s->esdhc[i]), | ||
86 | + TYPE_IMX_USDHC); | ||
87 | + } | ||
17 | } | 88 | } |
18 | 89 | ||
19 | +static bool v7m_stack_read(ARMCPU *cpu, uint32_t *dest, uint32_t addr, | 90 | static void fsl_imx25_realize(DeviceState *dev, Error **errp) |
20 | + ARMMMUIdx mmu_idx) | 91 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx25_realize(DeviceState *dev, Error **errp) |
21 | +{ | 92 | gpio_table[i].irq)); |
22 | + CPUState *cs = CPU(cpu); | 93 | } |
23 | + CPUARMState *env = &cpu->env; | 94 | |
24 | + MemTxAttrs attrs = {}; | 95 | + /* Initialize all SDHC */ |
25 | + MemTxResult txres; | 96 | + for (i = 0; i < FSL_IMX25_NUM_ESDHCS; i++) { |
26 | + target_ulong page_size; | 97 | + static const struct { |
27 | + hwaddr physaddr; | 98 | + hwaddr addr; |
28 | + int prot; | 99 | + unsigned int irq; |
29 | + ARMMMUFaultInfo fi; | 100 | + } esdhc_table[FSL_IMX25_NUM_ESDHCS] = { |
30 | + bool secure = mmu_idx & ARM_MMU_IDX_M_S; | 101 | + { FSL_IMX25_ESDHC1_ADDR, FSL_IMX25_ESDHC1_IRQ }, |
31 | + int exc; | 102 | + { FSL_IMX25_ESDHC2_ADDR, FSL_IMX25_ESDHC2_IRQ }, |
32 | + bool exc_secure; | 103 | + }; |
33 | + uint32_t value; | ||
34 | + | 104 | + |
35 | + if (get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &physaddr, | 105 | + object_property_set_uint(OBJECT(&s->esdhc[i]), 2, "sd-spec-version", |
36 | + &attrs, &prot, &page_size, &fi, NULL)) { | 106 | + &err); |
37 | + /* MPU/SAU lookup failed */ | 107 | + object_property_set_uint(OBJECT(&s->esdhc[i]), IMX25_ESDHC_CAPABILITIES, |
38 | + if (fi.type == ARMFault_QEMU_SFault) { | 108 | + "capareg", &err); |
39 | + qemu_log_mask(CPU_LOG_INT, | 109 | + object_property_set_bool(OBJECT(&s->esdhc[i]), true, "realized", &err); |
40 | + "...SecureFault with SFSR.AUVIOL during unstack\n"); | 110 | + if (err) { |
41 | + env->v7m.sfsr |= R_V7M_SFSR_AUVIOL_MASK | R_V7M_SFSR_SFARVALID_MASK; | 111 | + error_propagate(errp, err); |
42 | + env->v7m.sfar = addr; | 112 | + return; |
43 | + exc = ARMV7M_EXCP_SECURE; | ||
44 | + exc_secure = false; | ||
45 | + } else { | ||
46 | + qemu_log_mask(CPU_LOG_INT, | ||
47 | + "...MemManageFault with CFSR.MUNSTKERR\n"); | ||
48 | + env->v7m.cfsr[secure] |= R_V7M_CFSR_MUNSTKERR_MASK; | ||
49 | + exc = ARMV7M_EXCP_MEM; | ||
50 | + exc_secure = secure; | ||
51 | + } | 113 | + } |
52 | + goto pend_fault; | 114 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->esdhc[i]), 0, esdhc_table[i].addr); |
115 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->esdhc[i]), 0, | ||
116 | + qdev_get_gpio_in(DEVICE(&s->avic), | ||
117 | + esdhc_table[i].irq)); | ||
53 | + } | 118 | + } |
54 | + | 119 | + |
55 | + value = address_space_ldl(arm_addressspace(cs, attrs), physaddr, | 120 | /* initialize 2 x 16 KB ROM */ |
56 | + attrs, &txres); | 121 | memory_region_init_rom(&s->rom[0], NULL, |
57 | + if (txres != MEMTX_OK) { | 122 | "imx25.rom0", FSL_IMX25_ROM0_SIZE, &err); |
58 | + /* BusFault trying to read the data */ | 123 | diff --git a/hw/arm/imx25_pdk.c b/hw/arm/imx25_pdk.c |
59 | + qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.UNSTKERR\n"); | 124 | index XXXXXXX..XXXXXXX 100644 |
60 | + env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_UNSTKERR_MASK; | 125 | --- a/hw/arm/imx25_pdk.c |
61 | + exc = ARMV7M_EXCP_BUS; | 126 | +++ b/hw/arm/imx25_pdk.c |
62 | + exc_secure = false; | 127 | @@ -XXX,XX +XXX,XX @@ |
63 | + goto pend_fault; | 128 | #include "qemu/osdep.h" |
129 | #include "qapi/error.h" | ||
130 | #include "cpu.h" | ||
131 | +#include "hw/qdev-properties.h" | ||
132 | #include "hw/arm/fsl-imx25.h" | ||
133 | #include "hw/boards.h" | ||
134 | #include "qemu/error-report.h" | ||
135 | @@ -XXX,XX +XXX,XX @@ static void imx25_pdk_init(MachineState *machine) | ||
136 | imx25_pdk_binfo.board_id = 1771, | ||
137 | imx25_pdk_binfo.nb_cpus = 1; | ||
138 | |||
139 | + for (i = 0; i < FSL_IMX25_NUM_ESDHCS; i++) { | ||
140 | + BusState *bus; | ||
141 | + DeviceState *carddev; | ||
142 | + DriveInfo *di; | ||
143 | + BlockBackend *blk; | ||
144 | + | ||
145 | + di = drive_get_next(IF_SD); | ||
146 | + blk = di ? blk_by_legacy_dinfo(di) : NULL; | ||
147 | + bus = qdev_get_child_bus(DEVICE(&s->soc.esdhc[i]), "sd-bus"); | ||
148 | + carddev = qdev_create(bus, TYPE_SD_CARD); | ||
149 | + qdev_prop_set_drive(carddev, "drive", blk, &error_fatal); | ||
150 | + object_property_set_bool(OBJECT(carddev), true, | ||
151 | + "realized", &error_fatal); | ||
64 | + } | 152 | + } |
65 | + | 153 | + |
66 | + *dest = value; | 154 | /* |
67 | + return true; | 155 | * We test explicitly for qtest here as it is not done (yet?) in |
68 | + | 156 | * arm_load_kernel(). Without this the "make check" command would |
69 | +pend_fault: | ||
70 | + /* By pending the exception at this point we are making | ||
71 | + * the IMPDEF choice "overridden exceptions pended" (see the | ||
72 | + * MergeExcInfo() pseudocode). The other choice would be to not | ||
73 | + * pend them now and then make a choice about which to throw away | ||
74 | + * later if we have two derived exceptions. | ||
75 | + */ | ||
76 | + armv7m_nvic_set_pending(env->nvic, exc, exc_secure); | ||
77 | + return false; | ||
78 | +} | ||
79 | + | ||
80 | /* Return true if we're using the process stack pointer (not the MSP) */ | ||
81 | static bool v7m_using_psp(CPUARMState *env) | ||
82 | { | ||
83 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
84 | !return_to_handler, | ||
85 | return_to_sp_process); | ||
86 | uint32_t frameptr = *frame_sp_p; | ||
87 | + bool pop_ok = true; | ||
88 | + ARMMMUIdx mmu_idx; | ||
89 | + | ||
90 | + mmu_idx = arm_v7m_mmu_idx_for_secstate_and_priv(env, return_to_secure, | ||
91 | + !return_to_handler); | ||
92 | |||
93 | if (!QEMU_IS_ALIGNED(frameptr, 8) && | ||
94 | arm_feature(env, ARM_FEATURE_V8)) { | ||
95 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
96 | return; | ||
97 | } | ||
98 | |||
99 | - env->regs[4] = ldl_phys(cs->as, frameptr + 0x8); | ||
100 | - env->regs[5] = ldl_phys(cs->as, frameptr + 0xc); | ||
101 | - env->regs[6] = ldl_phys(cs->as, frameptr + 0x10); | ||
102 | - env->regs[7] = ldl_phys(cs->as, frameptr + 0x14); | ||
103 | - env->regs[8] = ldl_phys(cs->as, frameptr + 0x18); | ||
104 | - env->regs[9] = ldl_phys(cs->as, frameptr + 0x1c); | ||
105 | - env->regs[10] = ldl_phys(cs->as, frameptr + 0x20); | ||
106 | - env->regs[11] = ldl_phys(cs->as, frameptr + 0x24); | ||
107 | + pop_ok = | ||
108 | + v7m_stack_read(cpu, &env->regs[4], frameptr + 0x8, mmu_idx) && | ||
109 | + v7m_stack_read(cpu, &env->regs[4], frameptr + 0x8, mmu_idx) && | ||
110 | + v7m_stack_read(cpu, &env->regs[5], frameptr + 0xc, mmu_idx) && | ||
111 | + v7m_stack_read(cpu, &env->regs[6], frameptr + 0x10, mmu_idx) && | ||
112 | + v7m_stack_read(cpu, &env->regs[7], frameptr + 0x14, mmu_idx) && | ||
113 | + v7m_stack_read(cpu, &env->regs[8], frameptr + 0x18, mmu_idx) && | ||
114 | + v7m_stack_read(cpu, &env->regs[9], frameptr + 0x1c, mmu_idx) && | ||
115 | + v7m_stack_read(cpu, &env->regs[10], frameptr + 0x20, mmu_idx) && | ||
116 | + v7m_stack_read(cpu, &env->regs[11], frameptr + 0x24, mmu_idx); | ||
117 | |||
118 | frameptr += 0x28; | ||
119 | } | ||
120 | |||
121 | - /* Pop registers. TODO: make these accesses use the correct | ||
122 | - * attributes and address space (S/NS, priv/unpriv) and handle | ||
123 | - * memory transaction failures. | ||
124 | - */ | ||
125 | - env->regs[0] = ldl_phys(cs->as, frameptr); | ||
126 | - env->regs[1] = ldl_phys(cs->as, frameptr + 0x4); | ||
127 | - env->regs[2] = ldl_phys(cs->as, frameptr + 0x8); | ||
128 | - env->regs[3] = ldl_phys(cs->as, frameptr + 0xc); | ||
129 | - env->regs[12] = ldl_phys(cs->as, frameptr + 0x10); | ||
130 | - env->regs[14] = ldl_phys(cs->as, frameptr + 0x14); | ||
131 | - env->regs[15] = ldl_phys(cs->as, frameptr + 0x18); | ||
132 | + /* Pop registers */ | ||
133 | + pop_ok = pop_ok && | ||
134 | + v7m_stack_read(cpu, &env->regs[0], frameptr, mmu_idx) && | ||
135 | + v7m_stack_read(cpu, &env->regs[1], frameptr + 0x4, mmu_idx) && | ||
136 | + v7m_stack_read(cpu, &env->regs[2], frameptr + 0x8, mmu_idx) && | ||
137 | + v7m_stack_read(cpu, &env->regs[3], frameptr + 0xc, mmu_idx) && | ||
138 | + v7m_stack_read(cpu, &env->regs[12], frameptr + 0x10, mmu_idx) && | ||
139 | + v7m_stack_read(cpu, &env->regs[14], frameptr + 0x14, mmu_idx) && | ||
140 | + v7m_stack_read(cpu, &env->regs[15], frameptr + 0x18, mmu_idx) && | ||
141 | + v7m_stack_read(cpu, &xpsr, frameptr + 0x1c, mmu_idx); | ||
142 | + | ||
143 | + if (!pop_ok) { | ||
144 | + /* v7m_stack_read() pended a fault, so take it (as a tail | ||
145 | + * chained exception on the same stack frame) | ||
146 | + */ | ||
147 | + v7m_exception_taken(cpu, excret, true, false); | ||
148 | + return; | ||
149 | + } | ||
150 | |||
151 | /* Returning from an exception with a PC with bit 0 set is defined | ||
152 | * behaviour on v8M (bit 0 is ignored), but for v7M it was specified | ||
153 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
154 | } | ||
155 | } | ||
156 | |||
157 | - xpsr = ldl_phys(cs->as, frameptr + 0x1c); | ||
158 | - | ||
159 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
160 | /* For v8M we have to check whether the xPSR exception field | ||
161 | * matches the EXCRET value for return to handler/thread | ||
162 | -- | 157 | -- |
163 | 2.16.1 | 158 | 2.20.1 |
164 | 159 | ||
165 | 160 | diff view generated by jsdifflib |
1 | From: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 1 | From: Guenter Roeck <linux@roeck-us.net> |
---|---|---|---|
2 | 2 | ||
3 | This implements emulation of the new SM4 instructions that have | 3 | i.MX25 supports two USB controllers. Let's wire them up. |
4 | been added as an optional extension to the ARMv8 Crypto Extensions | ||
5 | in ARM v8.2. | ||
6 | 4 | ||
7 | Signed-off-by: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 5 | With this patch, imx25-pdk can boot from both USB ports. |
8 | Message-id: 20180207111729.15737-5-ard.biesheuvel@linaro.org | 6 | |
7 | Signed-off-by: Guenter Roeck <linux@roeck-us.net> | ||
8 | Message-id: 20200310215146.19688-3-linux@roeck-us.net | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | target/arm/cpu.h | 1 + | 12 | include/hw/arm/fsl-imx25.h | 9 +++++++++ |
13 | target/arm/helper.h | 3 ++ | 13 | hw/arm/fsl-imx25.c | 24 ++++++++++++++++++++++++ |
14 | target/arm/crypto_helper.c | 91 ++++++++++++++++++++++++++++++++++++++++++++++ | 14 | 2 files changed, 33 insertions(+) |
15 | target/arm/translate-a64.c | 8 ++++ | ||
16 | 4 files changed, 103 insertions(+) | ||
17 | 15 | ||
18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 16 | diff --git a/include/hw/arm/fsl-imx25.h b/include/hw/arm/fsl-imx25.h |
19 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/cpu.h | 18 | --- a/include/hw/arm/fsl-imx25.h |
21 | +++ b/target/arm/cpu.h | 19 | +++ b/include/hw/arm/fsl-imx25.h |
22 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | 20 | @@ -XXX,XX +XXX,XX @@ |
23 | ARM_FEATURE_V8_SHA512, /* implements SHA512 part of v8 Crypto Extensions */ | 21 | #include "hw/i2c/imx_i2c.h" |
24 | ARM_FEATURE_V8_SHA3, /* implements SHA3 part of v8 Crypto Extensions */ | 22 | #include "hw/gpio/imx_gpio.h" |
25 | ARM_FEATURE_V8_SM3, /* implements SM3 part of v8 Crypto Extensions */ | 23 | #include "hw/sd/sdhci.h" |
26 | + ARM_FEATURE_V8_SM4, /* implements SM4 part of v8 Crypto Extensions */ | 24 | +#include "hw/usb/chipidea.h" |
27 | }; | 25 | #include "exec/memory.h" |
28 | 26 | #include "target/arm/cpu.h" | |
29 | static inline int arm_feature(CPUARMState *env, int feature) | 27 | |
30 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 28 | @@ -XXX,XX +XXX,XX @@ |
29 | #define FSL_IMX25_NUM_I2CS 3 | ||
30 | #define FSL_IMX25_NUM_GPIOS 4 | ||
31 | #define FSL_IMX25_NUM_ESDHCS 2 | ||
32 | +#define FSL_IMX25_NUM_USBS 2 | ||
33 | |||
34 | typedef struct FslIMX25State { | ||
35 | /*< private >*/ | ||
36 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | ||
37 | IMXI2CState i2c[FSL_IMX25_NUM_I2CS]; | ||
38 | IMXGPIOState gpio[FSL_IMX25_NUM_GPIOS]; | ||
39 | SDHCIState esdhc[FSL_IMX25_NUM_ESDHCS]; | ||
40 | + ChipideaState usb[FSL_IMX25_NUM_USBS]; | ||
41 | MemoryRegion rom[2]; | ||
42 | MemoryRegion iram; | ||
43 | MemoryRegion iram_alias; | ||
44 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | ||
45 | #define FSL_IMX25_GPIO1_SIZE 0x4000 | ||
46 | #define FSL_IMX25_GPIO2_ADDR 0x53FD0000 | ||
47 | #define FSL_IMX25_GPIO2_SIZE 0x4000 | ||
48 | +#define FSL_IMX25_USB1_ADDR 0x53FF4000 | ||
49 | +#define FSL_IMX25_USB1_SIZE 0x0200 | ||
50 | +#define FSL_IMX25_USB2_ADDR 0x53FF4400 | ||
51 | +#define FSL_IMX25_USB2_SIZE 0x0200 | ||
52 | #define FSL_IMX25_AVIC_ADDR 0x68000000 | ||
53 | #define FSL_IMX25_AVIC_SIZE 0x4000 | ||
54 | #define FSL_IMX25_IRAM_ADDR 0x78000000 | ||
55 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | ||
56 | #define FSL_IMX25_GPIO4_IRQ 23 | ||
57 | #define FSL_IMX25_ESDHC1_IRQ 9 | ||
58 | #define FSL_IMX25_ESDHC2_IRQ 8 | ||
59 | +#define FSL_IMX25_USB1_IRQ 37 | ||
60 | +#define FSL_IMX25_USB2_IRQ 35 | ||
61 | |||
62 | #endif /* FSL_IMX25_H */ | ||
63 | diff --git a/hw/arm/fsl-imx25.c b/hw/arm/fsl-imx25.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | 64 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/target/arm/helper.h | 65 | --- a/hw/arm/fsl-imx25.c |
33 | +++ b/target/arm/helper.h | 66 | +++ b/hw/arm/fsl-imx25.c |
34 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(crypto_sm3tt, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32, i32) | 67 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx25_init(Object *obj) |
35 | DEF_HELPER_FLAGS_3(crypto_sm3partw1, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | 68 | sysbus_init_child_obj(obj, "sdhc[*]", &s->esdhc[i], sizeof(s->esdhc[i]), |
36 | DEF_HELPER_FLAGS_3(crypto_sm3partw2, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | 69 | TYPE_IMX_USDHC); |
37 | 70 | } | |
38 | +DEF_HELPER_FLAGS_2(crypto_sm4e, TCG_CALL_NO_RWG, void, ptr, ptr) | ||
39 | +DEF_HELPER_FLAGS_3(crypto_sm4ekey, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | ||
40 | + | 71 | + |
41 | DEF_HELPER_FLAGS_3(crc32, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32) | 72 | + for (i = 0; i < FSL_IMX25_NUM_USBS; i++) { |
42 | DEF_HELPER_FLAGS_3(crc32c, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32) | 73 | + sysbus_init_child_obj(obj, "usb[*]", &s->usb[i], sizeof(s->usb[i]), |
43 | DEF_HELPER_2(dc_zva, void, env, i64) | 74 | + TYPE_CHIPIDEA); |
44 | diff --git a/target/arm/crypto_helper.c b/target/arm/crypto_helper.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/target/arm/crypto_helper.c | ||
47 | +++ b/target/arm/crypto_helper.c | ||
48 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sm3tt)(void *vd, void *vn, void *vm, uint32_t imm2, | ||
49 | rd[0] = d.l[0]; | ||
50 | rd[1] = d.l[1]; | ||
51 | } | ||
52 | + | ||
53 | +static uint8_t const sm4_sbox[] = { | ||
54 | + 0xd6, 0x90, 0xe9, 0xfe, 0xcc, 0xe1, 0x3d, 0xb7, | ||
55 | + 0x16, 0xb6, 0x14, 0xc2, 0x28, 0xfb, 0x2c, 0x05, | ||
56 | + 0x2b, 0x67, 0x9a, 0x76, 0x2a, 0xbe, 0x04, 0xc3, | ||
57 | + 0xaa, 0x44, 0x13, 0x26, 0x49, 0x86, 0x06, 0x99, | ||
58 | + 0x9c, 0x42, 0x50, 0xf4, 0x91, 0xef, 0x98, 0x7a, | ||
59 | + 0x33, 0x54, 0x0b, 0x43, 0xed, 0xcf, 0xac, 0x62, | ||
60 | + 0xe4, 0xb3, 0x1c, 0xa9, 0xc9, 0x08, 0xe8, 0x95, | ||
61 | + 0x80, 0xdf, 0x94, 0xfa, 0x75, 0x8f, 0x3f, 0xa6, | ||
62 | + 0x47, 0x07, 0xa7, 0xfc, 0xf3, 0x73, 0x17, 0xba, | ||
63 | + 0x83, 0x59, 0x3c, 0x19, 0xe6, 0x85, 0x4f, 0xa8, | ||
64 | + 0x68, 0x6b, 0x81, 0xb2, 0x71, 0x64, 0xda, 0x8b, | ||
65 | + 0xf8, 0xeb, 0x0f, 0x4b, 0x70, 0x56, 0x9d, 0x35, | ||
66 | + 0x1e, 0x24, 0x0e, 0x5e, 0x63, 0x58, 0xd1, 0xa2, | ||
67 | + 0x25, 0x22, 0x7c, 0x3b, 0x01, 0x21, 0x78, 0x87, | ||
68 | + 0xd4, 0x00, 0x46, 0x57, 0x9f, 0xd3, 0x27, 0x52, | ||
69 | + 0x4c, 0x36, 0x02, 0xe7, 0xa0, 0xc4, 0xc8, 0x9e, | ||
70 | + 0xea, 0xbf, 0x8a, 0xd2, 0x40, 0xc7, 0x38, 0xb5, | ||
71 | + 0xa3, 0xf7, 0xf2, 0xce, 0xf9, 0x61, 0x15, 0xa1, | ||
72 | + 0xe0, 0xae, 0x5d, 0xa4, 0x9b, 0x34, 0x1a, 0x55, | ||
73 | + 0xad, 0x93, 0x32, 0x30, 0xf5, 0x8c, 0xb1, 0xe3, | ||
74 | + 0x1d, 0xf6, 0xe2, 0x2e, 0x82, 0x66, 0xca, 0x60, | ||
75 | + 0xc0, 0x29, 0x23, 0xab, 0x0d, 0x53, 0x4e, 0x6f, | ||
76 | + 0xd5, 0xdb, 0x37, 0x45, 0xde, 0xfd, 0x8e, 0x2f, | ||
77 | + 0x03, 0xff, 0x6a, 0x72, 0x6d, 0x6c, 0x5b, 0x51, | ||
78 | + 0x8d, 0x1b, 0xaf, 0x92, 0xbb, 0xdd, 0xbc, 0x7f, | ||
79 | + 0x11, 0xd9, 0x5c, 0x41, 0x1f, 0x10, 0x5a, 0xd8, | ||
80 | + 0x0a, 0xc1, 0x31, 0x88, 0xa5, 0xcd, 0x7b, 0xbd, | ||
81 | + 0x2d, 0x74, 0xd0, 0x12, 0xb8, 0xe5, 0xb4, 0xb0, | ||
82 | + 0x89, 0x69, 0x97, 0x4a, 0x0c, 0x96, 0x77, 0x7e, | ||
83 | + 0x65, 0xb9, 0xf1, 0x09, 0xc5, 0x6e, 0xc6, 0x84, | ||
84 | + 0x18, 0xf0, 0x7d, 0xec, 0x3a, 0xdc, 0x4d, 0x20, | ||
85 | + 0x79, 0xee, 0x5f, 0x3e, 0xd7, 0xcb, 0x39, 0x48, | ||
86 | +}; | ||
87 | + | ||
88 | +void HELPER(crypto_sm4e)(void *vd, void *vn) | ||
89 | +{ | ||
90 | + uint64_t *rd = vd; | ||
91 | + uint64_t *rn = vn; | ||
92 | + union CRYPTO_STATE d = { .l = { rd[0], rd[1] } }; | ||
93 | + union CRYPTO_STATE n = { .l = { rn[0], rn[1] } }; | ||
94 | + uint32_t t, i; | ||
95 | + | ||
96 | + for (i = 0; i < 4; i++) { | ||
97 | + t = CR_ST_WORD(d, (i + 1) % 4) ^ | ||
98 | + CR_ST_WORD(d, (i + 2) % 4) ^ | ||
99 | + CR_ST_WORD(d, (i + 3) % 4) ^ | ||
100 | + CR_ST_WORD(n, i); | ||
101 | + | ||
102 | + t = sm4_sbox[t & 0xff] | | ||
103 | + sm4_sbox[(t >> 8) & 0xff] << 8 | | ||
104 | + sm4_sbox[(t >> 16) & 0xff] << 16 | | ||
105 | + sm4_sbox[(t >> 24) & 0xff] << 24; | ||
106 | + | ||
107 | + CR_ST_WORD(d, i) ^= t ^ rol32(t, 2) ^ rol32(t, 10) ^ rol32(t, 18) ^ | ||
108 | + rol32(t, 24); | ||
109 | + } | 75 | + } |
110 | + | 76 | + |
111 | + rd[0] = d.l[0]; | 77 | } |
112 | + rd[1] = d.l[1]; | 78 | |
113 | +} | 79 | static void fsl_imx25_realize(DeviceState *dev, Error **errp) |
80 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx25_realize(DeviceState *dev, Error **errp) | ||
81 | esdhc_table[i].irq)); | ||
82 | } | ||
83 | |||
84 | + /* USB */ | ||
85 | + for (i = 0; i < FSL_IMX25_NUM_USBS; i++) { | ||
86 | + static const struct { | ||
87 | + hwaddr addr; | ||
88 | + unsigned int irq; | ||
89 | + } usb_table[FSL_IMX25_NUM_USBS] = { | ||
90 | + { FSL_IMX25_USB1_ADDR, FSL_IMX25_USB1_IRQ }, | ||
91 | + { FSL_IMX25_USB2_ADDR, FSL_IMX25_USB2_IRQ }, | ||
92 | + }; | ||
114 | + | 93 | + |
115 | +void HELPER(crypto_sm4ekey)(void *vd, void *vn, void* vm) | 94 | + object_property_set_bool(OBJECT(&s->usb[i]), true, "realized", |
116 | +{ | 95 | + &error_abort); |
117 | + uint64_t *rd = vd; | 96 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->usb[i]), 0, usb_table[i].addr); |
118 | + uint64_t *rn = vn; | 97 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i]), 0, |
119 | + uint64_t *rm = vm; | 98 | + qdev_get_gpio_in(DEVICE(&s->avic), |
120 | + union CRYPTO_STATE d; | 99 | + usb_table[i].irq)); |
121 | + union CRYPTO_STATE n = { .l = { rn[0], rn[1] } }; | ||
122 | + union CRYPTO_STATE m = { .l = { rm[0], rm[1] } }; | ||
123 | + uint32_t t, i; | ||
124 | + | ||
125 | + d = n; | ||
126 | + for (i = 0; i < 4; i++) { | ||
127 | + t = CR_ST_WORD(d, (i + 1) % 4) ^ | ||
128 | + CR_ST_WORD(d, (i + 2) % 4) ^ | ||
129 | + CR_ST_WORD(d, (i + 3) % 4) ^ | ||
130 | + CR_ST_WORD(m, i); | ||
131 | + | ||
132 | + t = sm4_sbox[t & 0xff] | | ||
133 | + sm4_sbox[(t >> 8) & 0xff] << 8 | | ||
134 | + sm4_sbox[(t >> 16) & 0xff] << 16 | | ||
135 | + sm4_sbox[(t >> 24) & 0xff] << 24; | ||
136 | + | ||
137 | + CR_ST_WORD(d, i) ^= t ^ rol32(t, 13) ^ rol32(t, 23); | ||
138 | + } | 100 | + } |
139 | + | 101 | + |
140 | + rd[0] = d.l[0]; | 102 | /* initialize 2 x 16 KB ROM */ |
141 | + rd[1] = d.l[1]; | 103 | memory_region_init_rom(&s->rom[0], NULL, |
142 | +} | 104 | "imx25.rom0", FSL_IMX25_ROM0_SIZE, &err); |
143 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
144 | index XXXXXXX..XXXXXXX 100644 | ||
145 | --- a/target/arm/translate-a64.c | ||
146 | +++ b/target/arm/translate-a64.c | ||
147 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn) | ||
148 | feature = ARM_FEATURE_V8_SM3; | ||
149 | genfn = gen_helper_crypto_sm3partw2; | ||
150 | break; | ||
151 | + case 2: /* SM4EKEY */ | ||
152 | + feature = ARM_FEATURE_V8_SM4; | ||
153 | + genfn = gen_helper_crypto_sm4ekey; | ||
154 | + break; | ||
155 | default: | ||
156 | unallocated_encoding(s); | ||
157 | return; | ||
158 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_two_reg_sha512(DisasContext *s, uint32_t insn) | ||
159 | feature = ARM_FEATURE_V8_SHA512; | ||
160 | genfn = gen_helper_crypto_sha512su0; | ||
161 | break; | ||
162 | + case 1: /* SM4E */ | ||
163 | + feature = ARM_FEATURE_V8_SM4; | ||
164 | + genfn = gen_helper_crypto_sm4e; | ||
165 | + break; | ||
166 | default: | ||
167 | unallocated_encoding(s); | ||
168 | return; | ||
169 | -- | 105 | -- |
170 | 2.16.1 | 106 | 2.20.1 |
171 | 107 | ||
172 | 108 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Add minimal code needed to allow upstream Linux guest to boot. | 3 | The Allwinner H3 is a System on Chip containing four ARM Cortex A7 |
4 | processor cores. Features and specifications include DDR2/DDR3 memory, | ||
5 | SD/MMC storage cards, 10/100/1000Mbit Ethernet, USB 2.0, HDMI and | ||
6 | various I/O modules. This commit adds support for the Allwinner H3 | ||
7 | System on Chip. | ||
4 | 8 | ||
5 | Cc: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> |
6 | Cc: Jason Wang <jasowang@redhat.com> | 10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
7 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | 11 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
8 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | 12 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
9 | Cc: Michael S. Tsirkin <mst@redhat.com> | 13 | Message-id: 20200311221854.30370-2-nieklinnenbank@gmail.com |
10 | Cc: qemu-devel@nongnu.org | ||
11 | Cc: qemu-arm@nongnu.org | ||
12 | Cc: yurovsky@gmail.com | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 15 | --- |
17 | hw/intc/Makefile.objs | 2 +- | 16 | hw/arm/Makefile.objs | 1 + |
18 | include/hw/intc/imx_gpcv2.h | 22 ++++++++ | 17 | include/hw/arm/allwinner-h3.h | 106 +++++++++++ |
19 | hw/intc/imx_gpcv2.c | 125 ++++++++++++++++++++++++++++++++++++++++++++ | 18 | hw/arm/allwinner-h3.c | 327 ++++++++++++++++++++++++++++++++ |
20 | 3 files changed, 148 insertions(+), 1 deletion(-) | 19 | MAINTAINERS | 7 + |
21 | create mode 100644 include/hw/intc/imx_gpcv2.h | 20 | default-configs/arm-softmmu.mak | 1 + |
22 | create mode 100644 hw/intc/imx_gpcv2.c | 21 | hw/arm/Kconfig | 8 + |
22 | 6 files changed, 450 insertions(+) | ||
23 | create mode 100644 include/hw/arm/allwinner-h3.h | ||
24 | create mode 100644 hw/arm/allwinner-h3.c | ||
23 | 25 | ||
24 | diff --git a/hw/intc/Makefile.objs b/hw/intc/Makefile.objs | 26 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs |
25 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/intc/Makefile.objs | 28 | --- a/hw/arm/Makefile.objs |
27 | +++ b/hw/intc/Makefile.objs | 29 | +++ b/hw/arm/Makefile.objs |
28 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_XILINX) += xilinx_intc.o | 30 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_DIGIC) += digic.o |
29 | common-obj-$(CONFIG_XLNX_ZYNQMP) += xlnx-pmu-iomod-intc.o | 31 | obj-$(CONFIG_OMAP) += omap1.o omap2.o |
30 | common-obj-$(CONFIG_XLNX_ZYNQMP) += xlnx-zynqmp-ipi.o | 32 | obj-$(CONFIG_STRONGARM) += strongarm.o |
31 | common-obj-$(CONFIG_ETRAXFS) += etraxfs_pic.o | 33 | obj-$(CONFIG_ALLWINNER_A10) += allwinner-a10.o cubieboard.o |
32 | -common-obj-$(CONFIG_IMX) += imx_avic.o | 34 | +obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3.o |
33 | +common-obj-$(CONFIG_IMX) += imx_avic.o imx_gpcv2.o | 35 | obj-$(CONFIG_RASPI) += bcm2835_peripherals.o bcm2836.o raspi.o |
34 | common-obj-$(CONFIG_LM32) += lm32_pic.o | 36 | obj-$(CONFIG_STM32F205_SOC) += stm32f205_soc.o |
35 | common-obj-$(CONFIG_REALVIEW) += realview_gic.o | 37 | obj-$(CONFIG_STM32F405_SOC) += stm32f405_soc.o |
36 | common-obj-$(CONFIG_SLAVIO) += slavio_intctl.o | 38 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h |
37 | diff --git a/include/hw/intc/imx_gpcv2.h b/include/hw/intc/imx_gpcv2.h | ||
38 | new file mode 100644 | 39 | new file mode 100644 |
39 | index XXXXXXX..XXXXXXX | 40 | index XXXXXXX..XXXXXXX |
40 | --- /dev/null | 41 | --- /dev/null |
41 | +++ b/include/hw/intc/imx_gpcv2.h | 42 | +++ b/include/hw/arm/allwinner-h3.h |
42 | @@ -XXX,XX +XXX,XX @@ | 43 | @@ -XXX,XX +XXX,XX @@ |
43 | +#ifndef IMX_GPCV2_H | 44 | +/* |
44 | +#define IMX_GPCV2_H | 45 | + * Allwinner H3 System on Chip emulation |
45 | + | 46 | + * |
46 | +#include "hw/sysbus.h" | 47 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> |
47 | + | 48 | + * |
48 | +enum IMXGPCv2Registers { | 49 | + * This program is free software: you can redistribute it and/or modify |
49 | + GPC_NUM = 0xE00 / sizeof(uint32_t), | 50 | + * it under the terms of the GNU General Public License as published by |
50 | +}; | 51 | + * the Free Software Foundation, either version 2 of the License, or |
51 | + | 52 | + * (at your option) any later version. |
52 | +typedef struct IMXGPCv2State { | 53 | + * |
54 | + * This program is distributed in the hope that it will be useful, | ||
55 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
56 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
57 | + * GNU General Public License for more details. | ||
58 | + * | ||
59 | + * You should have received a copy of the GNU General Public License | ||
60 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
61 | + */ | ||
62 | + | ||
63 | +/* | ||
64 | + * The Allwinner H3 is a System on Chip containing four ARM Cortex A7 | ||
65 | + * processor cores. Features and specifications include DDR2/DDR3 memory, | ||
66 | + * SD/MMC storage cards, 10/100/1000Mbit Ethernet, USB 2.0, HDMI and | ||
67 | + * various I/O modules. | ||
68 | + * | ||
69 | + * This implementation is based on the following datasheet: | ||
70 | + * | ||
71 | + * https://linux-sunxi.org/File:Allwinner_H3_Datasheet_V1.2.pdf | ||
72 | + * | ||
73 | + * The latest datasheet and more info can be found on the Linux Sunxi wiki: | ||
74 | + * | ||
75 | + * https://linux-sunxi.org/H3 | ||
76 | + */ | ||
77 | + | ||
78 | +#ifndef HW_ARM_ALLWINNER_H3_H | ||
79 | +#define HW_ARM_ALLWINNER_H3_H | ||
80 | + | ||
81 | +#include "qom/object.h" | ||
82 | +#include "hw/arm/boot.h" | ||
83 | +#include "hw/timer/allwinner-a10-pit.h" | ||
84 | +#include "hw/intc/arm_gic.h" | ||
85 | +#include "target/arm/cpu.h" | ||
86 | + | ||
87 | +/** | ||
88 | + * Allwinner H3 device list | ||
89 | + * | ||
90 | + * This enumeration is can be used refer to a particular device in the | ||
91 | + * Allwinner H3 SoC. For example, the physical memory base address for | ||
92 | + * each device can be found in the AwH3State object in the memmap member | ||
93 | + * using the device enum value as index. | ||
94 | + * | ||
95 | + * @see AwH3State | ||
96 | + */ | ||
97 | +enum { | ||
98 | + AW_H3_SRAM_A1, | ||
99 | + AW_H3_SRAM_A2, | ||
100 | + AW_H3_SRAM_C, | ||
101 | + AW_H3_PIT, | ||
102 | + AW_H3_UART0, | ||
103 | + AW_H3_UART1, | ||
104 | + AW_H3_UART2, | ||
105 | + AW_H3_UART3, | ||
106 | + AW_H3_GIC_DIST, | ||
107 | + AW_H3_GIC_CPU, | ||
108 | + AW_H3_GIC_HYP, | ||
109 | + AW_H3_GIC_VCPU, | ||
110 | + AW_H3_SDRAM | ||
111 | +}; | ||
112 | + | ||
113 | +/** Total number of CPU cores in the H3 SoC */ | ||
114 | +#define AW_H3_NUM_CPUS (4) | ||
115 | + | ||
116 | +/** | ||
117 | + * Allwinner H3 object model | ||
118 | + * @{ | ||
119 | + */ | ||
120 | + | ||
121 | +/** Object type for the Allwinner H3 SoC */ | ||
122 | +#define TYPE_AW_H3 "allwinner-h3" | ||
123 | + | ||
124 | +/** Convert input object to Allwinner H3 state object */ | ||
125 | +#define AW_H3(obj) OBJECT_CHECK(AwH3State, (obj), TYPE_AW_H3) | ||
126 | + | ||
127 | +/** @} */ | ||
128 | + | ||
129 | +/** | ||
130 | + * Allwinner H3 object | ||
131 | + * | ||
132 | + * This struct contains the state of all the devices | ||
133 | + * which are currently emulated by the H3 SoC code. | ||
134 | + */ | ||
135 | +typedef struct AwH3State { | ||
53 | + /*< private >*/ | 136 | + /*< private >*/ |
54 | + SysBusDevice parent_obj; | 137 | + DeviceState parent_obj; |
55 | + | ||
56 | + /*< public >*/ | 138 | + /*< public >*/ |
57 | + MemoryRegion iomem; | 139 | + |
58 | + uint32_t regs[GPC_NUM]; | 140 | + ARMCPU cpus[AW_H3_NUM_CPUS]; |
59 | +} IMXGPCv2State; | 141 | + const hwaddr *memmap; |
60 | + | 142 | + AwA10PITState timer; |
61 | +#define TYPE_IMX_GPCV2 "imx-gpcv2" | 143 | + GICState gic; |
62 | +#define IMX_GPCV2(obj) OBJECT_CHECK(IMXGPCv2State, (obj), TYPE_IMX_GPCV2) | 144 | + MemoryRegion sram_a1; |
63 | + | 145 | + MemoryRegion sram_a2; |
64 | +#endif /* IMX_GPCV2_H */ | 146 | + MemoryRegion sram_c; |
65 | diff --git a/hw/intc/imx_gpcv2.c b/hw/intc/imx_gpcv2.c | 147 | +} AwH3State; |
148 | + | ||
149 | +#endif /* HW_ARM_ALLWINNER_H3_H */ | ||
150 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
66 | new file mode 100644 | 151 | new file mode 100644 |
67 | index XXXXXXX..XXXXXXX | 152 | index XXXXXXX..XXXXXXX |
68 | --- /dev/null | 153 | --- /dev/null |
69 | +++ b/hw/intc/imx_gpcv2.c | 154 | +++ b/hw/arm/allwinner-h3.c |
70 | @@ -XXX,XX +XXX,XX @@ | 155 | @@ -XXX,XX +XXX,XX @@ |
71 | +/* | 156 | +/* |
72 | + * Copyright (c) 2018, Impinj, Inc. | 157 | + * Allwinner H3 System on Chip emulation |
73 | + * | 158 | + * |
74 | + * i.MX7 GPCv2 block emulation code | 159 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> |
75 | + * | 160 | + * |
76 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | 161 | + * This program is free software: you can redistribute it and/or modify |
77 | + * | 162 | + * it under the terms of the GNU General Public License as published by |
78 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 163 | + * the Free Software Foundation, either version 2 of the License, or |
79 | + * See the COPYING file in the top-level directory. | 164 | + * (at your option) any later version. |
165 | + * | ||
166 | + * This program is distributed in the hope that it will be useful, | ||
167 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
168 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
169 | + * GNU General Public License for more details. | ||
170 | + * | ||
171 | + * You should have received a copy of the GNU General Public License | ||
172 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
80 | + */ | 173 | + */ |
81 | + | 174 | + |
82 | +#include "qemu/osdep.h" | 175 | +#include "qemu/osdep.h" |
83 | +#include "hw/intc/imx_gpcv2.h" | 176 | +#include "exec/address-spaces.h" |
84 | +#include "qemu/log.h" | 177 | +#include "qapi/error.h" |
85 | + | 178 | +#include "qemu/error-report.h" |
86 | +#define GPC_PU_PGC_SW_PUP_REQ 0x0f8 | 179 | +#include "qemu/module.h" |
87 | +#define GPC_PU_PGC_SW_PDN_REQ 0x104 | 180 | +#include "qemu/units.h" |
88 | + | 181 | +#include "hw/qdev-core.h" |
89 | +#define USB_HSIC_PHY_SW_Pxx_REQ BIT(4) | 182 | +#include "cpu.h" |
90 | +#define USB_OTG2_PHY_SW_Pxx_REQ BIT(3) | 183 | +#include "hw/sysbus.h" |
91 | +#define USB_OTG1_PHY_SW_Pxx_REQ BIT(2) | 184 | +#include "hw/char/serial.h" |
92 | +#define PCIE_PHY_SW_Pxx_REQ BIT(1) | 185 | +#include "hw/misc/unimp.h" |
93 | +#define MIPI_PHY_SW_Pxx_REQ BIT(0) | 186 | +#include "sysemu/sysemu.h" |
94 | + | 187 | +#include "hw/arm/allwinner-h3.h" |
95 | + | 188 | + |
96 | +static void imx_gpcv2_reset(DeviceState *dev) | 189 | +/* Memory map */ |
190 | +const hwaddr allwinner_h3_memmap[] = { | ||
191 | + [AW_H3_SRAM_A1] = 0x00000000, | ||
192 | + [AW_H3_SRAM_A2] = 0x00044000, | ||
193 | + [AW_H3_SRAM_C] = 0x00010000, | ||
194 | + [AW_H3_PIT] = 0x01c20c00, | ||
195 | + [AW_H3_UART0] = 0x01c28000, | ||
196 | + [AW_H3_UART1] = 0x01c28400, | ||
197 | + [AW_H3_UART2] = 0x01c28800, | ||
198 | + [AW_H3_UART3] = 0x01c28c00, | ||
199 | + [AW_H3_GIC_DIST] = 0x01c81000, | ||
200 | + [AW_H3_GIC_CPU] = 0x01c82000, | ||
201 | + [AW_H3_GIC_HYP] = 0x01c84000, | ||
202 | + [AW_H3_GIC_VCPU] = 0x01c86000, | ||
203 | + [AW_H3_SDRAM] = 0x40000000 | ||
204 | +}; | ||
205 | + | ||
206 | +/* List of unimplemented devices */ | ||
207 | +struct AwH3Unimplemented { | ||
208 | + const char *device_name; | ||
209 | + hwaddr base; | ||
210 | + hwaddr size; | ||
211 | +} unimplemented[] = { | ||
212 | + { "d-engine", 0x01000000, 4 * MiB }, | ||
213 | + { "d-inter", 0x01400000, 128 * KiB }, | ||
214 | + { "syscon", 0x01c00000, 4 * KiB }, | ||
215 | + { "dma", 0x01c02000, 4 * KiB }, | ||
216 | + { "nfdc", 0x01c03000, 4 * KiB }, | ||
217 | + { "ts", 0x01c06000, 4 * KiB }, | ||
218 | + { "keymem", 0x01c0b000, 4 * KiB }, | ||
219 | + { "lcd0", 0x01c0c000, 4 * KiB }, | ||
220 | + { "lcd1", 0x01c0d000, 4 * KiB }, | ||
221 | + { "ve", 0x01c0e000, 4 * KiB }, | ||
222 | + { "mmc0", 0x01c0f000, 4 * KiB }, | ||
223 | + { "mmc1", 0x01c10000, 4 * KiB }, | ||
224 | + { "mmc2", 0x01c11000, 4 * KiB }, | ||
225 | + { "sid", 0x01c14000, 1 * KiB }, | ||
226 | + { "crypto", 0x01c15000, 4 * KiB }, | ||
227 | + { "msgbox", 0x01c17000, 4 * KiB }, | ||
228 | + { "spinlock", 0x01c18000, 4 * KiB }, | ||
229 | + { "usb0-otg", 0x01c19000, 4 * KiB }, | ||
230 | + { "usb0-phy", 0x01c1a000, 4 * KiB }, | ||
231 | + { "usb1-phy", 0x01c1b000, 4 * KiB }, | ||
232 | + { "usb2-phy", 0x01c1c000, 4 * KiB }, | ||
233 | + { "usb3-phy", 0x01c1d000, 4 * KiB }, | ||
234 | + { "smc", 0x01c1e000, 4 * KiB }, | ||
235 | + { "ccu", 0x01c20000, 1 * KiB }, | ||
236 | + { "pio", 0x01c20800, 1 * KiB }, | ||
237 | + { "owa", 0x01c21000, 1 * KiB }, | ||
238 | + { "pwm", 0x01c21400, 1 * KiB }, | ||
239 | + { "keyadc", 0x01c21800, 1 * KiB }, | ||
240 | + { "pcm0", 0x01c22000, 1 * KiB }, | ||
241 | + { "pcm1", 0x01c22400, 1 * KiB }, | ||
242 | + { "pcm2", 0x01c22800, 1 * KiB }, | ||
243 | + { "audio", 0x01c22c00, 2 * KiB }, | ||
244 | + { "smta", 0x01c23400, 1 * KiB }, | ||
245 | + { "ths", 0x01c25000, 1 * KiB }, | ||
246 | + { "uart0", 0x01c28000, 1 * KiB }, | ||
247 | + { "uart1", 0x01c28400, 1 * KiB }, | ||
248 | + { "uart2", 0x01c28800, 1 * KiB }, | ||
249 | + { "uart3", 0x01c28c00, 1 * KiB }, | ||
250 | + { "twi0", 0x01c2ac00, 1 * KiB }, | ||
251 | + { "twi1", 0x01c2b000, 1 * KiB }, | ||
252 | + { "twi2", 0x01c2b400, 1 * KiB }, | ||
253 | + { "scr", 0x01c2c400, 1 * KiB }, | ||
254 | + { "emac", 0x01c30000, 64 * KiB }, | ||
255 | + { "gpu", 0x01c40000, 64 * KiB }, | ||
256 | + { "hstmr", 0x01c60000, 4 * KiB }, | ||
257 | + { "dramcom", 0x01c62000, 4 * KiB }, | ||
258 | + { "dramctl0", 0x01c63000, 4 * KiB }, | ||
259 | + { "dramphy0", 0x01c65000, 4 * KiB }, | ||
260 | + { "spi0", 0x01c68000, 4 * KiB }, | ||
261 | + { "spi1", 0x01c69000, 4 * KiB }, | ||
262 | + { "csi", 0x01cb0000, 320 * KiB }, | ||
263 | + { "tve", 0x01e00000, 64 * KiB }, | ||
264 | + { "hdmi", 0x01ee0000, 128 * KiB }, | ||
265 | + { "rtc", 0x01f00000, 1 * KiB }, | ||
266 | + { "r_timer", 0x01f00800, 1 * KiB }, | ||
267 | + { "r_intc", 0x01f00c00, 1 * KiB }, | ||
268 | + { "r_wdog", 0x01f01000, 1 * KiB }, | ||
269 | + { "r_prcm", 0x01f01400, 1 * KiB }, | ||
270 | + { "r_twd", 0x01f01800, 1 * KiB }, | ||
271 | + { "r_cpucfg", 0x01f01c00, 1 * KiB }, | ||
272 | + { "r_cir-rx", 0x01f02000, 1 * KiB }, | ||
273 | + { "r_twi", 0x01f02400, 1 * KiB }, | ||
274 | + { "r_uart", 0x01f02800, 1 * KiB }, | ||
275 | + { "r_pio", 0x01f02c00, 1 * KiB }, | ||
276 | + { "r_pwm", 0x01f03800, 1 * KiB }, | ||
277 | + { "core-dbg", 0x3f500000, 128 * KiB }, | ||
278 | + { "tsgen-ro", 0x3f506000, 4 * KiB }, | ||
279 | + { "tsgen-ctl", 0x3f507000, 4 * KiB }, | ||
280 | + { "ddr-mem", 0x40000000, 2 * GiB }, | ||
281 | + { "n-brom", 0xffff0000, 32 * KiB }, | ||
282 | + { "s-brom", 0xffff0000, 64 * KiB } | ||
283 | +}; | ||
284 | + | ||
285 | +/* Per Processor Interrupts */ | ||
286 | +enum { | ||
287 | + AW_H3_GIC_PPI_MAINT = 9, | ||
288 | + AW_H3_GIC_PPI_HYPTIMER = 10, | ||
289 | + AW_H3_GIC_PPI_VIRTTIMER = 11, | ||
290 | + AW_H3_GIC_PPI_SECTIMER = 13, | ||
291 | + AW_H3_GIC_PPI_PHYSTIMER = 14 | ||
292 | +}; | ||
293 | + | ||
294 | +/* Shared Processor Interrupts */ | ||
295 | +enum { | ||
296 | + AW_H3_GIC_SPI_UART0 = 0, | ||
297 | + AW_H3_GIC_SPI_UART1 = 1, | ||
298 | + AW_H3_GIC_SPI_UART2 = 2, | ||
299 | + AW_H3_GIC_SPI_UART3 = 3, | ||
300 | + AW_H3_GIC_SPI_TIMER0 = 18, | ||
301 | + AW_H3_GIC_SPI_TIMER1 = 19, | ||
302 | +}; | ||
303 | + | ||
304 | +/* Allwinner H3 general constants */ | ||
305 | +enum { | ||
306 | + AW_H3_GIC_NUM_SPI = 128 | ||
307 | +}; | ||
308 | + | ||
309 | +static void allwinner_h3_init(Object *obj) | ||
97 | +{ | 310 | +{ |
98 | + IMXGPCv2State *s = IMX_GPCV2(dev); | 311 | + AwH3State *s = AW_H3(obj); |
99 | + | 312 | + |
100 | + memset(s->regs, 0, sizeof(s->regs)); | 313 | + s->memmap = allwinner_h3_memmap; |
314 | + | ||
315 | + for (int i = 0; i < AW_H3_NUM_CPUS; i++) { | ||
316 | + object_initialize_child(obj, "cpu[*]", &s->cpus[i], sizeof(s->cpus[i]), | ||
317 | + ARM_CPU_TYPE_NAME("cortex-a7"), | ||
318 | + &error_abort, NULL); | ||
319 | + } | ||
320 | + | ||
321 | + sysbus_init_child_obj(obj, "gic", &s->gic, sizeof(s->gic), | ||
322 | + TYPE_ARM_GIC); | ||
323 | + | ||
324 | + sysbus_init_child_obj(obj, "timer", &s->timer, sizeof(s->timer), | ||
325 | + TYPE_AW_A10_PIT); | ||
326 | + object_property_add_alias(obj, "clk0-freq", OBJECT(&s->timer), | ||
327 | + "clk0-freq", &error_abort); | ||
328 | + object_property_add_alias(obj, "clk1-freq", OBJECT(&s->timer), | ||
329 | + "clk1-freq", &error_abort); | ||
101 | +} | 330 | +} |
102 | + | 331 | + |
103 | +static uint64_t imx_gpcv2_read(void *opaque, hwaddr offset, | 332 | +static void allwinner_h3_realize(DeviceState *dev, Error **errp) |
104 | + unsigned size) | ||
105 | +{ | 333 | +{ |
106 | + IMXGPCv2State *s = opaque; | 334 | + AwH3State *s = AW_H3(dev); |
107 | + | 335 | + unsigned i; |
108 | + return s->regs[offset / sizeof(uint32_t)]; | 336 | + |
109 | +} | 337 | + /* CPUs */ |
110 | + | 338 | + for (i = 0; i < AW_H3_NUM_CPUS; i++) { |
111 | +static void imx_gpcv2_write(void *opaque, hwaddr offset, | 339 | + |
112 | + uint64_t value, unsigned size) | 340 | + /* Provide Power State Coordination Interface */ |
113 | +{ | 341 | + qdev_prop_set_int32(DEVICE(&s->cpus[i]), "psci-conduit", |
114 | + IMXGPCv2State *s = opaque; | 342 | + QEMU_PSCI_CONDUIT_HVC); |
115 | + const size_t idx = offset / sizeof(uint32_t); | 343 | + |
116 | + | 344 | + /* Disable secondary CPUs */ |
117 | + s->regs[idx] = value; | 345 | + qdev_prop_set_bit(DEVICE(&s->cpus[i]), "start-powered-off", |
346 | + i > 0); | ||
347 | + | ||
348 | + /* All exception levels required */ | ||
349 | + qdev_prop_set_bit(DEVICE(&s->cpus[i]), "has_el3", true); | ||
350 | + qdev_prop_set_bit(DEVICE(&s->cpus[i]), "has_el2", true); | ||
351 | + | ||
352 | + /* Mark realized */ | ||
353 | + qdev_init_nofail(DEVICE(&s->cpus[i])); | ||
354 | + } | ||
355 | + | ||
356 | + /* Generic Interrupt Controller */ | ||
357 | + qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", AW_H3_GIC_NUM_SPI + | ||
358 | + GIC_INTERNAL); | ||
359 | + qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2); | ||
360 | + qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", AW_H3_NUM_CPUS); | ||
361 | + qdev_prop_set_bit(DEVICE(&s->gic), "has-security-extensions", false); | ||
362 | + qdev_prop_set_bit(DEVICE(&s->gic), "has-virtualization-extensions", true); | ||
363 | + qdev_init_nofail(DEVICE(&s->gic)); | ||
364 | + | ||
365 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 0, s->memmap[AW_H3_GIC_DIST]); | ||
366 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 1, s->memmap[AW_H3_GIC_CPU]); | ||
367 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 2, s->memmap[AW_H3_GIC_HYP]); | ||
368 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 3, s->memmap[AW_H3_GIC_VCPU]); | ||
118 | + | 369 | + |
119 | + /* | 370 | + /* |
120 | + * Real HW will clear those bits once as a way to indicate that | 371 | + * Wire the outputs from each CPU's generic timer and the GICv3 |
121 | + * power up request is complete | 372 | + * maintenance interrupt signal to the appropriate GIC PPI inputs, |
373 | + * and the GIC's IRQ/FIQ/VIRQ/VFIQ interrupt outputs to the CPU's inputs. | ||
122 | + */ | 374 | + */ |
123 | + if (offset == GPC_PU_PGC_SW_PUP_REQ || | 375 | + for (i = 0; i < AW_H3_NUM_CPUS; i++) { |
124 | + offset == GPC_PU_PGC_SW_PDN_REQ) { | 376 | + DeviceState *cpudev = DEVICE(&s->cpus[i]); |
125 | + s->regs[idx] &= ~(USB_HSIC_PHY_SW_Pxx_REQ | | 377 | + int ppibase = AW_H3_GIC_NUM_SPI + i * GIC_INTERNAL + GIC_NR_SGIS; |
126 | + USB_OTG2_PHY_SW_Pxx_REQ | | 378 | + int irq; |
127 | + USB_OTG1_PHY_SW_Pxx_REQ | | 379 | + /* |
128 | + PCIE_PHY_SW_Pxx_REQ | | 380 | + * Mapping from the output timer irq lines from the CPU to the |
129 | + MIPI_PHY_SW_Pxx_REQ); | 381 | + * GIC PPI inputs used for this board. |
382 | + */ | ||
383 | + const int timer_irq[] = { | ||
384 | + [GTIMER_PHYS] = AW_H3_GIC_PPI_PHYSTIMER, | ||
385 | + [GTIMER_VIRT] = AW_H3_GIC_PPI_VIRTTIMER, | ||
386 | + [GTIMER_HYP] = AW_H3_GIC_PPI_HYPTIMER, | ||
387 | + [GTIMER_SEC] = AW_H3_GIC_PPI_SECTIMER, | ||
388 | + }; | ||
389 | + | ||
390 | + /* Connect CPU timer outputs to GIC PPI inputs */ | ||
391 | + for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) { | ||
392 | + qdev_connect_gpio_out(cpudev, irq, | ||
393 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
394 | + ppibase + timer_irq[irq])); | ||
395 | + } | ||
396 | + | ||
397 | + /* Connect GIC outputs to CPU interrupt inputs */ | ||
398 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i, | ||
399 | + qdev_get_gpio_in(cpudev, ARM_CPU_IRQ)); | ||
400 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + AW_H3_NUM_CPUS, | ||
401 | + qdev_get_gpio_in(cpudev, ARM_CPU_FIQ)); | ||
402 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (2 * AW_H3_NUM_CPUS), | ||
403 | + qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ)); | ||
404 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (3 * AW_H3_NUM_CPUS), | ||
405 | + qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ)); | ||
406 | + | ||
407 | + /* GIC maintenance signal */ | ||
408 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (4 * AW_H3_NUM_CPUS), | ||
409 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
410 | + ppibase + AW_H3_GIC_PPI_MAINT)); | ||
411 | + } | ||
412 | + | ||
413 | + /* Timer */ | ||
414 | + qdev_init_nofail(DEVICE(&s->timer)); | ||
415 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->timer), 0, s->memmap[AW_H3_PIT]); | ||
416 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer), 0, | ||
417 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TIMER0)); | ||
418 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer), 1, | ||
419 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TIMER1)); | ||
420 | + | ||
421 | + /* SRAM */ | ||
422 | + memory_region_init_ram(&s->sram_a1, OBJECT(dev), "sram A1", | ||
423 | + 64 * KiB, &error_abort); | ||
424 | + memory_region_init_ram(&s->sram_a2, OBJECT(dev), "sram A2", | ||
425 | + 32 * KiB, &error_abort); | ||
426 | + memory_region_init_ram(&s->sram_c, OBJECT(dev), "sram C", | ||
427 | + 44 * KiB, &error_abort); | ||
428 | + memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_SRAM_A1], | ||
429 | + &s->sram_a1); | ||
430 | + memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_SRAM_A2], | ||
431 | + &s->sram_a2); | ||
432 | + memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_SRAM_C], | ||
433 | + &s->sram_c); | ||
434 | + | ||
435 | + /* UART0. For future clocktree API: All UARTS are connected to APB2_CLK. */ | ||
436 | + serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART0], 2, | ||
437 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART0), | ||
438 | + 115200, serial_hd(0), DEVICE_NATIVE_ENDIAN); | ||
439 | + /* UART1 */ | ||
440 | + serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART1], 2, | ||
441 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART1), | ||
442 | + 115200, serial_hd(1), DEVICE_NATIVE_ENDIAN); | ||
443 | + /* UART2 */ | ||
444 | + serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART2], 2, | ||
445 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART2), | ||
446 | + 115200, serial_hd(2), DEVICE_NATIVE_ENDIAN); | ||
447 | + /* UART3 */ | ||
448 | + serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART3], 2, | ||
449 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART3), | ||
450 | + 115200, serial_hd(3), DEVICE_NATIVE_ENDIAN); | ||
451 | + | ||
452 | + /* Unimplemented devices */ | ||
453 | + for (i = 0; i < ARRAY_SIZE(unimplemented); i++) { | ||
454 | + create_unimplemented_device(unimplemented[i].device_name, | ||
455 | + unimplemented[i].base, | ||
456 | + unimplemented[i].size); | ||
130 | + } | 457 | + } |
131 | +} | 458 | +} |
132 | + | 459 | + |
133 | +static const struct MemoryRegionOps imx_gpcv2_ops = { | 460 | +static void allwinner_h3_class_init(ObjectClass *oc, void *data) |
134 | + .read = imx_gpcv2_read, | ||
135 | + .write = imx_gpcv2_write, | ||
136 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
137 | + .impl = { | ||
138 | + /* | ||
139 | + * Our device would not work correctly if the guest was doing | ||
140 | + * unaligned access. This might not be a limitation on the real | ||
141 | + * device but in practice there is no reason for a guest to access | ||
142 | + * this device unaligned. | ||
143 | + */ | ||
144 | + .min_access_size = 4, | ||
145 | + .max_access_size = 4, | ||
146 | + .unaligned = false, | ||
147 | + }, | ||
148 | +}; | ||
149 | + | ||
150 | +static void imx_gpcv2_init(Object *obj) | ||
151 | +{ | 461 | +{ |
152 | + SysBusDevice *sd = SYS_BUS_DEVICE(obj); | 462 | + DeviceClass *dc = DEVICE_CLASS(oc); |
153 | + IMXGPCv2State *s = IMX_GPCV2(obj); | 463 | + |
154 | + | 464 | + dc->realize = allwinner_h3_realize; |
155 | + memory_region_init_io(&s->iomem, | 465 | + /* Reason: uses serial_hd() in realize function */ |
156 | + obj, | 466 | + dc->user_creatable = false; |
157 | + &imx_gpcv2_ops, | ||
158 | + s, | ||
159 | + TYPE_IMX_GPCV2 ".iomem", | ||
160 | + sizeof(s->regs)); | ||
161 | + sysbus_init_mmio(sd, &s->iomem); | ||
162 | +} | 467 | +} |
163 | + | 468 | + |
164 | +static const VMStateDescription vmstate_imx_gpcv2 = { | 469 | +static const TypeInfo allwinner_h3_type_info = { |
165 | + .name = TYPE_IMX_GPCV2, | 470 | + .name = TYPE_AW_H3, |
166 | + .version_id = 1, | 471 | + .parent = TYPE_DEVICE, |
167 | + .minimum_version_id = 1, | 472 | + .instance_size = sizeof(AwH3State), |
168 | + .fields = (VMStateField[]) { | 473 | + .instance_init = allwinner_h3_init, |
169 | + VMSTATE_UINT32_ARRAY(regs, IMXGPCv2State, GPC_NUM), | 474 | + .class_init = allwinner_h3_class_init, |
170 | + VMSTATE_END_OF_LIST() | 475 | +}; |
171 | + }, | 476 | + |
172 | +}; | 477 | +static void allwinner_h3_register_types(void) |
173 | + | ||
174 | +static void imx_gpcv2_class_init(ObjectClass *klass, void *data) | ||
175 | +{ | 478 | +{ |
176 | + DeviceClass *dc = DEVICE_CLASS(klass); | 479 | + type_register_static(&allwinner_h3_type_info); |
177 | + | ||
178 | + dc->reset = imx_gpcv2_reset; | ||
179 | + dc->vmsd = &vmstate_imx_gpcv2; | ||
180 | + dc->desc = "i.MX GPCv2 Module"; | ||
181 | +} | 480 | +} |
182 | + | 481 | + |
183 | +static const TypeInfo imx_gpcv2_info = { | 482 | +type_init(allwinner_h3_register_types) |
184 | + .name = TYPE_IMX_GPCV2, | 483 | diff --git a/MAINTAINERS b/MAINTAINERS |
185 | + .parent = TYPE_SYS_BUS_DEVICE, | 484 | index XXXXXXX..XXXXXXX 100644 |
186 | + .instance_size = sizeof(IMXGPCv2State), | 485 | --- a/MAINTAINERS |
187 | + .instance_init = imx_gpcv2_init, | 486 | +++ b/MAINTAINERS |
188 | + .class_init = imx_gpcv2_class_init, | 487 | @@ -XXX,XX +XXX,XX @@ F: hw/*/allwinner* |
189 | +}; | 488 | F: include/hw/*/allwinner* |
190 | + | 489 | F: hw/arm/cubieboard.c |
191 | +static void imx_gpcv2_register_type(void) | 490 | |
192 | +{ | 491 | +Allwinner-h3 |
193 | + type_register_static(&imx_gpcv2_info); | 492 | +M: Niek Linnenbank <nieklinnenbank@gmail.com> |
194 | +} | 493 | +L: qemu-arm@nongnu.org |
195 | +type_init(imx_gpcv2_register_type) | 494 | +S: Maintained |
495 | +F: hw/*/allwinner-h3* | ||
496 | +F: include/hw/*/allwinner-h3* | ||
497 | + | ||
498 | ARM PrimeCell and CMSDK devices | ||
499 | M: Peter Maydell <peter.maydell@linaro.org> | ||
500 | L: qemu-arm@nongnu.org | ||
501 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | ||
502 | index XXXXXXX..XXXXXXX 100644 | ||
503 | --- a/default-configs/arm-softmmu.mak | ||
504 | +++ b/default-configs/arm-softmmu.mak | ||
505 | @@ -XXX,XX +XXX,XX @@ CONFIG_FSL_IMX25=y | ||
506 | CONFIG_FSL_IMX7=y | ||
507 | CONFIG_FSL_IMX6UL=y | ||
508 | CONFIG_SEMIHOSTING=y | ||
509 | +CONFIG_ALLWINNER_H3=y | ||
510 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
511 | index XXXXXXX..XXXXXXX 100644 | ||
512 | --- a/hw/arm/Kconfig | ||
513 | +++ b/hw/arm/Kconfig | ||
514 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
515 | select SERIAL | ||
516 | select UNIMP | ||
517 | |||
518 | +config ALLWINNER_H3 | ||
519 | + bool | ||
520 | + select ALLWINNER_A10_PIT | ||
521 | + select SERIAL | ||
522 | + select ARM_TIMER | ||
523 | + select ARM_GIC | ||
524 | + select UNIMP | ||
525 | + | ||
526 | config RASPI | ||
527 | bool | ||
528 | select FRAMEBUFFER | ||
196 | -- | 529 | -- |
197 | 2.16.1 | 530 | 2.20.1 |
198 | 531 | ||
199 | 532 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Define ZCR_EL[1-3]. | 3 | The Xunlong Orange Pi PC is an Allwinner H3 System on Chip |
4 | based embedded computer with mainline support in both U-Boot | ||
5 | and Linux. The board comes with a Quad Core Cortex A7 @ 1.3GHz, | ||
6 | 1GiB RAM, 100Mbit ethernet, USB, SD/MMC, USB, HDMI and | ||
7 | various other I/O. This commit add support for the Xunlong | ||
8 | Orange Pi PC machine. | ||
4 | 9 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Tested-by: KONRAD Frederic <frederic.konrad@adacore.com> |
7 | Message-id: 20180123035349.24538-5-richard.henderson@linaro.org | 12 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
13 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
14 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
15 | Acked-by: Igor Mammedov <imammedo@redhat.com> | ||
16 | Message-id: 20200311221854.30370-3-nieklinnenbank@gmail.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 18 | --- |
10 | target/arm/cpu.h | 5 ++ | 19 | hw/arm/Makefile.objs | 2 +- |
11 | target/arm/helper.c | 131 ++++++++++++++++++++++++++++++++++++++++++++++++++++ | 20 | hw/arm/orangepi.c | 92 ++++++++++++++++++++++++++++++++++++++++++++ |
12 | 2 files changed, 136 insertions(+) | 21 | MAINTAINERS | 1 + |
22 | 3 files changed, 94 insertions(+), 1 deletion(-) | ||
23 | create mode 100644 hw/arm/orangepi.c | ||
13 | 24 | ||
14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 25 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs |
15 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.h | 27 | --- a/hw/arm/Makefile.objs |
17 | +++ b/target/arm/cpu.h | 28 | +++ b/hw/arm/Makefile.objs |
18 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 29 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_DIGIC) += digic.o |
19 | */ | 30 | obj-$(CONFIG_OMAP) += omap1.o omap2.o |
20 | float_status fp_status; | 31 | obj-$(CONFIG_STRONGARM) += strongarm.o |
21 | float_status standard_fp_status; | 32 | obj-$(CONFIG_ALLWINNER_A10) += allwinner-a10.o cubieboard.o |
33 | -obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3.o | ||
34 | +obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3.o orangepi.o | ||
35 | obj-$(CONFIG_RASPI) += bcm2835_peripherals.o bcm2836.o raspi.o | ||
36 | obj-$(CONFIG_STM32F205_SOC) += stm32f205_soc.o | ||
37 | obj-$(CONFIG_STM32F405_SOC) += stm32f405_soc.o | ||
38 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c | ||
39 | new file mode 100644 | ||
40 | index XXXXXXX..XXXXXXX | ||
41 | --- /dev/null | ||
42 | +++ b/hw/arm/orangepi.c | ||
43 | @@ -XXX,XX +XXX,XX @@ | ||
44 | +/* | ||
45 | + * Orange Pi emulation | ||
46 | + * | ||
47 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
48 | + * | ||
49 | + * This program is free software: you can redistribute it and/or modify | ||
50 | + * it under the terms of the GNU General Public License as published by | ||
51 | + * the Free Software Foundation, either version 2 of the License, or | ||
52 | + * (at your option) any later version. | ||
53 | + * | ||
54 | + * This program is distributed in the hope that it will be useful, | ||
55 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
56 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
57 | + * GNU General Public License for more details. | ||
58 | + * | ||
59 | + * You should have received a copy of the GNU General Public License | ||
60 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
61 | + */ | ||
22 | + | 62 | + |
23 | + /* ZCR_EL[1-3] */ | 63 | +#include "qemu/osdep.h" |
24 | + uint64_t zcr_el[4]; | 64 | +#include "qemu/units.h" |
25 | } vfp; | 65 | +#include "exec/address-spaces.h" |
26 | uint64_t exclusive_addr; | 66 | +#include "qapi/error.h" |
27 | uint64_t exclusive_val; | 67 | +#include "cpu.h" |
28 | @@ -XXX,XX +XXX,XX @@ void pmccntr_sync(CPUARMState *env); | 68 | +#include "hw/sysbus.h" |
29 | #define CPTR_TCPAC (1U << 31) | 69 | +#include "hw/boards.h" |
30 | #define CPTR_TTA (1U << 20) | 70 | +#include "hw/qdev-properties.h" |
31 | #define CPTR_TFP (1U << 10) | 71 | +#include "hw/arm/allwinner-h3.h" |
32 | +#define CPTR_TZ (1U << 8) /* CPTR_EL2 */ | 72 | +#include "sysemu/sysemu.h" |
33 | +#define CPTR_EZ (1U << 8) /* CPTR_EL3 */ | 73 | + |
34 | 74 | +static struct arm_boot_info orangepi_binfo = { | |
35 | #define MDCR_EPMAD (1U << 21) | 75 | + .nb_cpus = AW_H3_NUM_CPUS, |
36 | #define MDCR_EDAD (1U << 20) | 76 | +}; |
37 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 77 | + |
38 | index XXXXXXX..XXXXXXX 100644 | 78 | +static void orangepi_init(MachineState *machine) |
39 | --- a/target/arm/helper.c | ||
40 | +++ b/target/arm/helper.c | ||
41 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_lpae_cp_reginfo[] = { | ||
42 | REGINFO_SENTINEL | ||
43 | }; | ||
44 | |||
45 | +/* Return the exception level to which SVE-disabled exceptions should | ||
46 | + * be taken, or 0 if SVE is enabled. | ||
47 | + */ | ||
48 | +static int sve_exception_el(CPUARMState *env) | ||
49 | +{ | 79 | +{ |
50 | +#ifndef CONFIG_USER_ONLY | 80 | + AwH3State *h3; |
51 | + unsigned current_el = arm_current_el(env); | ||
52 | + | 81 | + |
53 | + /* The CPACR.ZEN controls traps to EL1: | 82 | + /* BIOS is not supported by this board */ |
54 | + * 0, 2 : trap EL0 and EL1 accesses | 83 | + if (bios_name) { |
55 | + * 1 : trap only EL0 accesses | 84 | + error_report("BIOS not supported for this machine"); |
56 | + * 3 : trap no accesses | 85 | + exit(1); |
57 | + */ | ||
58 | + switch (extract32(env->cp15.cpacr_el1, 16, 2)) { | ||
59 | + default: | ||
60 | + if (current_el <= 1) { | ||
61 | + /* Trap to PL1, which might be EL1 or EL3 */ | ||
62 | + if (arm_is_secure(env) && !arm_el_is_aa64(env, 3)) { | ||
63 | + return 3; | ||
64 | + } | ||
65 | + return 1; | ||
66 | + } | ||
67 | + break; | ||
68 | + case 1: | ||
69 | + if (current_el == 0) { | ||
70 | + return 1; | ||
71 | + } | ||
72 | + break; | ||
73 | + case 3: | ||
74 | + break; | ||
75 | + } | 86 | + } |
76 | + | 87 | + |
77 | + /* Similarly for CPACR.FPEN, after having checked ZEN. */ | 88 | + /* This board has fixed size RAM */ |
78 | + switch (extract32(env->cp15.cpacr_el1, 20, 2)) { | 89 | + if (machine->ram_size != 1 * GiB) { |
79 | + default: | 90 | + error_report("This machine can only be used with 1GiB of RAM"); |
80 | + if (current_el <= 1) { | 91 | + exit(1); |
81 | + if (arm_is_secure(env) && !arm_el_is_aa64(env, 3)) { | ||
82 | + return 3; | ||
83 | + } | ||
84 | + return 1; | ||
85 | + } | ||
86 | + break; | ||
87 | + case 1: | ||
88 | + if (current_el == 0) { | ||
89 | + return 1; | ||
90 | + } | ||
91 | + break; | ||
92 | + case 3: | ||
93 | + break; | ||
94 | + } | 92 | + } |
95 | + | 93 | + |
96 | + /* CPTR_EL2. Check both TZ and TFP. */ | 94 | + /* Only allow Cortex-A7 for this board */ |
97 | + if (current_el <= 2 | 95 | + if (strcmp(machine->cpu_type, ARM_CPU_TYPE_NAME("cortex-a7")) != 0) { |
98 | + && (env->cp15.cptr_el[2] & (CPTR_TFP | CPTR_TZ)) | 96 | + error_report("This board can only be used with cortex-a7 CPU"); |
99 | + && !arm_is_secure_below_el3(env)) { | 97 | + exit(1); |
100 | + return 2; | ||
101 | + } | 98 | + } |
102 | + | 99 | + |
103 | + /* CPTR_EL3. Check both EZ and TFP. */ | 100 | + h3 = AW_H3(object_new(TYPE_AW_H3)); |
104 | + if (!(env->cp15.cptr_el[3] & CPTR_EZ) | 101 | + object_property_add_child(OBJECT(machine), "soc", OBJECT(h3), |
105 | + || (env->cp15.cptr_el[3] & CPTR_TFP)) { | 102 | + &error_abort); |
106 | + return 3; | 103 | + object_unref(OBJECT(h3)); |
107 | + } | 104 | + |
108 | +#endif | 105 | + /* Setup timer properties */ |
109 | + return 0; | 106 | + object_property_set_int(OBJECT(h3), 32768, "clk0-freq", |
107 | + &error_abort); | ||
108 | + object_property_set_int(OBJECT(h3), 24 * 1000 * 1000, "clk1-freq", | ||
109 | + &error_abort); | ||
110 | + | ||
111 | + /* Mark H3 object realized */ | ||
112 | + object_property_set_bool(OBJECT(h3), true, "realized", &error_abort); | ||
113 | + | ||
114 | + /* SDRAM */ | ||
115 | + memory_region_add_subregion(get_system_memory(), h3->memmap[AW_H3_SDRAM], | ||
116 | + machine->ram); | ||
117 | + | ||
118 | + orangepi_binfo.loader_start = h3->memmap[AW_H3_SDRAM]; | ||
119 | + orangepi_binfo.ram_size = machine->ram_size; | ||
120 | + arm_load_kernel(ARM_CPU(first_cpu), machine, &orangepi_binfo); | ||
110 | +} | 121 | +} |
111 | + | 122 | + |
112 | +static CPAccessResult zcr_access(CPUARMState *env, const ARMCPRegInfo *ri, | 123 | +static void orangepi_machine_init(MachineClass *mc) |
113 | + bool isread) | ||
114 | +{ | 124 | +{ |
115 | + switch (sve_exception_el(env)) { | 125 | + mc->desc = "Orange Pi PC"; |
116 | + case 3: | 126 | + mc->init = orangepi_init; |
117 | + return CP_ACCESS_TRAP_EL3; | 127 | + mc->min_cpus = AW_H3_NUM_CPUS; |
118 | + case 2: | 128 | + mc->max_cpus = AW_H3_NUM_CPUS; |
119 | + return CP_ACCESS_TRAP_EL2; | 129 | + mc->default_cpus = AW_H3_NUM_CPUS; |
120 | + case 1: | 130 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a7"); |
121 | + return CP_ACCESS_TRAP; | 131 | + mc->default_ram_size = 1 * GiB; |
122 | + } | 132 | + mc->default_ram_id = "orangepi.ram"; |
123 | + return CP_ACCESS_OK; | ||
124 | +} | 133 | +} |
125 | + | 134 | + |
126 | +static void zcr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 135 | +DEFINE_MACHINE("orangepi-pc", orangepi_machine_init) |
127 | + uint64_t value) | 136 | diff --git a/MAINTAINERS b/MAINTAINERS |
128 | +{ | 137 | index XXXXXXX..XXXXXXX 100644 |
129 | + /* Bits other than [3:0] are RAZ/WI. */ | 138 | --- a/MAINTAINERS |
130 | + raw_write(env, ri, value & 0xf); | 139 | +++ b/MAINTAINERS |
131 | +} | 140 | @@ -XXX,XX +XXX,XX @@ L: qemu-arm@nongnu.org |
132 | + | 141 | S: Maintained |
133 | +static const ARMCPRegInfo zcr_el1_reginfo = { | 142 | F: hw/*/allwinner-h3* |
134 | + .name = "ZCR_EL1", .state = ARM_CP_STATE_AA64, | 143 | F: include/hw/*/allwinner-h3* |
135 | + .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 2, .opc2 = 0, | 144 | +F: hw/arm/orangepi.c |
136 | + .access = PL1_RW, .accessfn = zcr_access, .type = ARM_CP_64BIT, | 145 | |
137 | + .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[1]), | 146 | ARM PrimeCell and CMSDK devices |
138 | + .writefn = zcr_write, .raw_writefn = raw_write | 147 | M: Peter Maydell <peter.maydell@linaro.org> |
139 | +}; | ||
140 | + | ||
141 | +static const ARMCPRegInfo zcr_el2_reginfo = { | ||
142 | + .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64, | ||
143 | + .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0, | ||
144 | + .access = PL2_RW, .accessfn = zcr_access, .type = ARM_CP_64BIT, | ||
145 | + .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[2]), | ||
146 | + .writefn = zcr_write, .raw_writefn = raw_write | ||
147 | +}; | ||
148 | + | ||
149 | +static const ARMCPRegInfo zcr_no_el2_reginfo = { | ||
150 | + .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64, | ||
151 | + .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0, | ||
152 | + .access = PL2_RW, .type = ARM_CP_64BIT, | ||
153 | + .readfn = arm_cp_read_zero, .writefn = arm_cp_write_ignore | ||
154 | +}; | ||
155 | + | ||
156 | +static const ARMCPRegInfo zcr_el3_reginfo = { | ||
157 | + .name = "ZCR_EL3", .state = ARM_CP_STATE_AA64, | ||
158 | + .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 2, .opc2 = 0, | ||
159 | + .access = PL3_RW, .accessfn = zcr_access, .type = ARM_CP_64BIT, | ||
160 | + .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[3]), | ||
161 | + .writefn = zcr_write, .raw_writefn = raw_write | ||
162 | +}; | ||
163 | + | ||
164 | void hw_watchpoint_update(ARMCPU *cpu, int n) | ||
165 | { | ||
166 | CPUARMState *env = &cpu->env; | ||
167 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
168 | } | ||
169 | define_one_arm_cp_reg(cpu, &sctlr); | ||
170 | } | ||
171 | + | ||
172 | + if (arm_feature(env, ARM_FEATURE_SVE)) { | ||
173 | + define_one_arm_cp_reg(cpu, &zcr_el1_reginfo); | ||
174 | + if (arm_feature(env, ARM_FEATURE_EL2)) { | ||
175 | + define_one_arm_cp_reg(cpu, &zcr_el2_reginfo); | ||
176 | + } else { | ||
177 | + define_one_arm_cp_reg(cpu, &zcr_no_el2_reginfo); | ||
178 | + } | ||
179 | + if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
180 | + define_one_arm_cp_reg(cpu, &zcr_el3_reginfo); | ||
181 | + } | ||
182 | + } | ||
183 | } | ||
184 | |||
185 | void arm_cpu_register_gdb_regs_for_features(ARMCPU *cpu) | ||
186 | -- | 148 | -- |
187 | 2.16.1 | 149 | 2.20.1 |
188 | 150 | ||
189 | 151 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Add enough code to emulate i.MX2 watchdog IP block so it would be | 3 | The Clock Control Unit is responsible for clock signal generation, |
4 | possible to reboot the machine running Linux Guest. | 4 | configuration and distribution in the Allwinner H3 System on Chip. |
5 | This commit adds support for the Clock Control Unit which emulates | ||
6 | a simple read/write register interface. | ||
5 | 7 | ||
6 | Cc: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> |
7 | Cc: Jason Wang <jasowang@redhat.com> | 9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
8 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | 10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
9 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | 11 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
10 | Cc: Michael S. Tsirkin <mst@redhat.com> | 12 | Message-id: 20200311221854.30370-4-nieklinnenbank@gmail.com |
11 | Cc: qemu-devel@nongnu.org | ||
12 | Cc: qemu-arm@nongnu.org | ||
13 | Cc: yurovsky@gmail.com | ||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
16 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 14 | --- |
19 | hw/misc/Makefile.objs | 1 + | 15 | hw/misc/Makefile.objs | 1 + |
20 | include/hw/misc/imx2_wdt.h | 33 +++++++++++++++++ | 16 | include/hw/arm/allwinner-h3.h | 3 + |
21 | hw/misc/imx2_wdt.c | 89 ++++++++++++++++++++++++++++++++++++++++++++++ | 17 | include/hw/misc/allwinner-h3-ccu.h | 66 ++++++++ |
22 | 3 files changed, 123 insertions(+) | 18 | hw/arm/allwinner-h3.c | 9 +- |
23 | create mode 100644 include/hw/misc/imx2_wdt.h | 19 | hw/misc/allwinner-h3-ccu.c | 242 +++++++++++++++++++++++++++++ |
24 | create mode 100644 hw/misc/imx2_wdt.c | 20 | 5 files changed, 320 insertions(+), 1 deletion(-) |
21 | create mode 100644 include/hw/misc/allwinner-h3-ccu.h | ||
22 | create mode 100644 hw/misc/allwinner-h3-ccu.c | ||
25 | 23 | ||
26 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 24 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs |
27 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/hw/misc/Makefile.objs | 26 | --- a/hw/misc/Makefile.objs |
29 | +++ b/hw/misc/Makefile.objs | 27 | +++ b/hw/misc/Makefile.objs |
30 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_IMX) += imx25_ccm.o | 28 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_MACIO) += macio/ |
31 | obj-$(CONFIG_IMX) += imx6_ccm.o | 29 | |
32 | obj-$(CONFIG_IMX) += imx6_src.o | 30 | common-obj-$(CONFIG_IVSHMEM_DEVICE) += ivshmem.o |
33 | obj-$(CONFIG_IMX) += imx7_ccm.o | 31 | |
34 | +obj-$(CONFIG_IMX) += imx2_wdt.o | 32 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-ccu.o |
35 | obj-$(CONFIG_MILKYMIST) += milkymist-hpdmc.o | 33 | common-obj-$(CONFIG_REALVIEW) += arm_sysctl.o |
36 | obj-$(CONFIG_MILKYMIST) += milkymist-pfpu.o | 34 | common-obj-$(CONFIG_NSERIES) += cbus.o |
37 | obj-$(CONFIG_MAINSTONE) += mst_fpga.o | 35 | common-obj-$(CONFIG_ECCMEMCTL) += eccmemctl.o |
38 | diff --git a/include/hw/misc/imx2_wdt.h b/include/hw/misc/imx2_wdt.h | 36 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h |
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/include/hw/arm/allwinner-h3.h | ||
39 | +++ b/include/hw/arm/allwinner-h3.h | ||
40 | @@ -XXX,XX +XXX,XX @@ | ||
41 | #include "hw/arm/boot.h" | ||
42 | #include "hw/timer/allwinner-a10-pit.h" | ||
43 | #include "hw/intc/arm_gic.h" | ||
44 | +#include "hw/misc/allwinner-h3-ccu.h" | ||
45 | #include "target/arm/cpu.h" | ||
46 | |||
47 | /** | ||
48 | @@ -XXX,XX +XXX,XX @@ enum { | ||
49 | AW_H3_SRAM_A1, | ||
50 | AW_H3_SRAM_A2, | ||
51 | AW_H3_SRAM_C, | ||
52 | + AW_H3_CCU, | ||
53 | AW_H3_PIT, | ||
54 | AW_H3_UART0, | ||
55 | AW_H3_UART1, | ||
56 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
57 | ARMCPU cpus[AW_H3_NUM_CPUS]; | ||
58 | const hwaddr *memmap; | ||
59 | AwA10PITState timer; | ||
60 | + AwH3ClockCtlState ccu; | ||
61 | GICState gic; | ||
62 | MemoryRegion sram_a1; | ||
63 | MemoryRegion sram_a2; | ||
64 | diff --git a/include/hw/misc/allwinner-h3-ccu.h b/include/hw/misc/allwinner-h3-ccu.h | ||
39 | new file mode 100644 | 65 | new file mode 100644 |
40 | index XXXXXXX..XXXXXXX | 66 | index XXXXXXX..XXXXXXX |
41 | --- /dev/null | 67 | --- /dev/null |
42 | +++ b/include/hw/misc/imx2_wdt.h | 68 | +++ b/include/hw/misc/allwinner-h3-ccu.h |
43 | @@ -XXX,XX +XXX,XX @@ | 69 | @@ -XXX,XX +XXX,XX @@ |
44 | +/* | 70 | +/* |
45 | + * Copyright (c) 2017, Impinj, Inc. | 71 | + * Allwinner H3 Clock Control Unit emulation |
46 | + * | 72 | + * |
47 | + * i.MX2 Watchdog IP block | 73 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> |
48 | + * | 74 | + * |
49 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | 75 | + * This program is free software: you can redistribute it and/or modify |
50 | + * | 76 | + * it under the terms of the GNU General Public License as published by |
51 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 77 | + * the Free Software Foundation, either version 2 of the License, or |
52 | + * See the COPYING file in the top-level directory. | 78 | + * (at your option) any later version. |
79 | + * | ||
80 | + * This program is distributed in the hope that it will be useful, | ||
81 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
82 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
83 | + * GNU General Public License for more details. | ||
84 | + * | ||
85 | + * You should have received a copy of the GNU General Public License | ||
86 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
53 | + */ | 87 | + */ |
54 | + | 88 | + |
55 | +#ifndef IMX2_WDT_H | 89 | +#ifndef HW_MISC_ALLWINNER_H3_CCU_H |
56 | +#define IMX2_WDT_H | 90 | +#define HW_MISC_ALLWINNER_H3_CCU_H |
57 | + | 91 | + |
92 | +#include "qom/object.h" | ||
58 | +#include "hw/sysbus.h" | 93 | +#include "hw/sysbus.h" |
59 | + | 94 | + |
60 | +#define TYPE_IMX2_WDT "imx2.wdt" | 95 | +/** |
61 | +#define IMX2_WDT(obj) OBJECT_CHECK(IMX2WdtState, (obj), TYPE_IMX2_WDT) | 96 | + * @name Constants |
62 | + | 97 | + * @{ |
63 | +enum IMX2WdtRegisters { | 98 | + */ |
64 | + IMX2_WDT_WCR = 0x0000, | 99 | + |
65 | + IMX2_WDT_REG_NUM = 0x0008 / sizeof(uint16_t) + 1, | 100 | +/** Size of register I/O address space used by CCU device */ |
66 | +}; | 101 | +#define AW_H3_CCU_IOSIZE (0x400) |
67 | + | 102 | + |
68 | + | 103 | +/** Total number of known registers */ |
69 | +typedef struct IMX2WdtState { | 104 | +#define AW_H3_CCU_REGS_NUM (AW_H3_CCU_IOSIZE / sizeof(uint32_t)) |
70 | + /* <private> */ | 105 | + |
106 | +/** @} */ | ||
107 | + | ||
108 | +/** | ||
109 | + * @name Object model | ||
110 | + * @{ | ||
111 | + */ | ||
112 | + | ||
113 | +#define TYPE_AW_H3_CCU "allwinner-h3-ccu" | ||
114 | +#define AW_H3_CCU(obj) \ | ||
115 | + OBJECT_CHECK(AwH3ClockCtlState, (obj), TYPE_AW_H3_CCU) | ||
116 | + | ||
117 | +/** @} */ | ||
118 | + | ||
119 | +/** | ||
120 | + * Allwinner H3 CCU object instance state. | ||
121 | + */ | ||
122 | +typedef struct AwH3ClockCtlState { | ||
123 | + /*< private >*/ | ||
71 | + SysBusDevice parent_obj; | 124 | + SysBusDevice parent_obj; |
72 | + | 125 | + /*< public >*/ |
73 | + MemoryRegion mmio; | 126 | + |
74 | +} IMX2WdtState; | 127 | + /** Maps I/O registers in physical memory */ |
75 | + | 128 | + MemoryRegion iomem; |
76 | +#endif /* IMX7_SNVS_H */ | 129 | + |
77 | diff --git a/hw/misc/imx2_wdt.c b/hw/misc/imx2_wdt.c | 130 | + /** Array of hardware registers */ |
131 | + uint32_t regs[AW_H3_CCU_REGS_NUM]; | ||
132 | + | ||
133 | +} AwH3ClockCtlState; | ||
134 | + | ||
135 | +#endif /* HW_MISC_ALLWINNER_H3_CCU_H */ | ||
136 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
137 | index XXXXXXX..XXXXXXX 100644 | ||
138 | --- a/hw/arm/allwinner-h3.c | ||
139 | +++ b/hw/arm/allwinner-h3.c | ||
140 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
141 | [AW_H3_SRAM_A1] = 0x00000000, | ||
142 | [AW_H3_SRAM_A2] = 0x00044000, | ||
143 | [AW_H3_SRAM_C] = 0x00010000, | ||
144 | + [AW_H3_CCU] = 0x01c20000, | ||
145 | [AW_H3_PIT] = 0x01c20c00, | ||
146 | [AW_H3_UART0] = 0x01c28000, | ||
147 | [AW_H3_UART1] = 0x01c28400, | ||
148 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
149 | { "usb2-phy", 0x01c1c000, 4 * KiB }, | ||
150 | { "usb3-phy", 0x01c1d000, 4 * KiB }, | ||
151 | { "smc", 0x01c1e000, 4 * KiB }, | ||
152 | - { "ccu", 0x01c20000, 1 * KiB }, | ||
153 | { "pio", 0x01c20800, 1 * KiB }, | ||
154 | { "owa", 0x01c21000, 1 * KiB }, | ||
155 | { "pwm", 0x01c21400, 1 * KiB }, | ||
156 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
157 | "clk0-freq", &error_abort); | ||
158 | object_property_add_alias(obj, "clk1-freq", OBJECT(&s->timer), | ||
159 | "clk1-freq", &error_abort); | ||
160 | + | ||
161 | + sysbus_init_child_obj(obj, "ccu", &s->ccu, sizeof(s->ccu), | ||
162 | + TYPE_AW_H3_CCU); | ||
163 | } | ||
164 | |||
165 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
166 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
167 | memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_SRAM_C], | ||
168 | &s->sram_c); | ||
169 | |||
170 | + /* Clock Control Unit */ | ||
171 | + qdev_init_nofail(DEVICE(&s->ccu)); | ||
172 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccu), 0, s->memmap[AW_H3_CCU]); | ||
173 | + | ||
174 | /* UART0. For future clocktree API: All UARTS are connected to APB2_CLK. */ | ||
175 | serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART0], 2, | ||
176 | qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART0), | ||
177 | diff --git a/hw/misc/allwinner-h3-ccu.c b/hw/misc/allwinner-h3-ccu.c | ||
78 | new file mode 100644 | 178 | new file mode 100644 |
79 | index XXXXXXX..XXXXXXX | 179 | index XXXXXXX..XXXXXXX |
80 | --- /dev/null | 180 | --- /dev/null |
81 | +++ b/hw/misc/imx2_wdt.c | 181 | +++ b/hw/misc/allwinner-h3-ccu.c |
82 | @@ -XXX,XX +XXX,XX @@ | 182 | @@ -XXX,XX +XXX,XX @@ |
83 | +/* | 183 | +/* |
84 | + * Copyright (c) 2018, Impinj, Inc. | 184 | + * Allwinner H3 Clock Control Unit emulation |
85 | + * | 185 | + * |
86 | + * i.MX2 Watchdog IP block | 186 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> |
87 | + * | 187 | + * |
88 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | 188 | + * This program is free software: you can redistribute it and/or modify |
89 | + * | 189 | + * it under the terms of the GNU General Public License as published by |
90 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 190 | + * the Free Software Foundation, either version 2 of the License, or |
91 | + * See the COPYING file in the top-level directory. | 191 | + * (at your option) any later version. |
192 | + * | ||
193 | + * This program is distributed in the hope that it will be useful, | ||
194 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
195 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
196 | + * GNU General Public License for more details. | ||
197 | + * | ||
198 | + * You should have received a copy of the GNU General Public License | ||
199 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
92 | + */ | 200 | + */ |
93 | + | 201 | + |
94 | +#include "qemu/osdep.h" | 202 | +#include "qemu/osdep.h" |
95 | +#include "qemu/bitops.h" | 203 | +#include "qemu/units.h" |
96 | +#include "sysemu/watchdog.h" | 204 | +#include "hw/sysbus.h" |
97 | + | 205 | +#include "migration/vmstate.h" |
98 | +#include "hw/misc/imx2_wdt.h" | 206 | +#include "qemu/log.h" |
99 | + | 207 | +#include "qemu/module.h" |
100 | +#define IMX2_WDT_WCR_WDA BIT(5) /* -> External Reset WDOG_B */ | 208 | +#include "hw/misc/allwinner-h3-ccu.h" |
101 | +#define IMX2_WDT_WCR_SRS BIT(4) /* -> Software Reset Signal */ | 209 | + |
102 | + | 210 | +/* CCU register offsets */ |
103 | +static uint64_t imx2_wdt_read(void *opaque, hwaddr addr, | 211 | +enum { |
104 | + unsigned int size) | 212 | + REG_PLL_CPUX = 0x0000, /* PLL CPUX Control */ |
105 | +{ | 213 | + REG_PLL_AUDIO = 0x0008, /* PLL Audio Control */ |
106 | + return 0; | 214 | + REG_PLL_VIDEO = 0x0010, /* PLL Video Control */ |
107 | +} | 215 | + REG_PLL_VE = 0x0018, /* PLL VE Control */ |
108 | + | 216 | + REG_PLL_DDR = 0x0020, /* PLL DDR Control */ |
109 | +static void imx2_wdt_write(void *opaque, hwaddr addr, | 217 | + REG_PLL_PERIPH0 = 0x0028, /* PLL Peripherals 0 Control */ |
110 | + uint64_t value, unsigned int size) | 218 | + REG_PLL_GPU = 0x0038, /* PLL GPU Control */ |
111 | +{ | 219 | + REG_PLL_PERIPH1 = 0x0044, /* PLL Peripherals 1 Control */ |
112 | + if (addr == IMX2_WDT_WCR && | 220 | + REG_PLL_DE = 0x0048, /* PLL Display Engine Control */ |
113 | + (value & (IMX2_WDT_WCR_WDA | IMX2_WDT_WCR_SRS))) { | 221 | + REG_CPUX_AXI = 0x0050, /* CPUX/AXI Configuration */ |
114 | + watchdog_perform_action(); | 222 | + REG_APB1 = 0x0054, /* ARM Peripheral Bus 1 Config */ |
223 | + REG_APB2 = 0x0058, /* ARM Peripheral Bus 2 Config */ | ||
224 | + REG_DRAM_CFG = 0x00F4, /* DRAM Configuration */ | ||
225 | + REG_MBUS = 0x00FC, /* MBUS Reset */ | ||
226 | + REG_PLL_TIME0 = 0x0200, /* PLL Stable Time 0 */ | ||
227 | + REG_PLL_TIME1 = 0x0204, /* PLL Stable Time 1 */ | ||
228 | + REG_PLL_CPUX_BIAS = 0x0220, /* PLL CPUX Bias */ | ||
229 | + REG_PLL_AUDIO_BIAS = 0x0224, /* PLL Audio Bias */ | ||
230 | + REG_PLL_VIDEO_BIAS = 0x0228, /* PLL Video Bias */ | ||
231 | + REG_PLL_VE_BIAS = 0x022C, /* PLL VE Bias */ | ||
232 | + REG_PLL_DDR_BIAS = 0x0230, /* PLL DDR Bias */ | ||
233 | + REG_PLL_PERIPH0_BIAS = 0x0234, /* PLL Peripherals 0 Bias */ | ||
234 | + REG_PLL_GPU_BIAS = 0x023C, /* PLL GPU Bias */ | ||
235 | + REG_PLL_PERIPH1_BIAS = 0x0244, /* PLL Peripherals 1 Bias */ | ||
236 | + REG_PLL_DE_BIAS = 0x0248, /* PLL Display Engine Bias */ | ||
237 | + REG_PLL_CPUX_TUNING = 0x0250, /* PLL CPUX Tuning */ | ||
238 | + REG_PLL_DDR_TUNING = 0x0260, /* PLL DDR Tuning */ | ||
239 | +}; | ||
240 | + | ||
241 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) | ||
242 | + | ||
243 | +/* CCU register flags */ | ||
244 | +enum { | ||
245 | + REG_DRAM_CFG_UPDATE = (1 << 16), | ||
246 | +}; | ||
247 | + | ||
248 | +enum { | ||
249 | + REG_PLL_ENABLE = (1 << 31), | ||
250 | + REG_PLL_LOCK = (1 << 28), | ||
251 | +}; | ||
252 | + | ||
253 | + | ||
254 | +/* CCU register reset values */ | ||
255 | +enum { | ||
256 | + REG_PLL_CPUX_RST = 0x00001000, | ||
257 | + REG_PLL_AUDIO_RST = 0x00035514, | ||
258 | + REG_PLL_VIDEO_RST = 0x03006207, | ||
259 | + REG_PLL_VE_RST = 0x03006207, | ||
260 | + REG_PLL_DDR_RST = 0x00001000, | ||
261 | + REG_PLL_PERIPH0_RST = 0x00041811, | ||
262 | + REG_PLL_GPU_RST = 0x03006207, | ||
263 | + REG_PLL_PERIPH1_RST = 0x00041811, | ||
264 | + REG_PLL_DE_RST = 0x03006207, | ||
265 | + REG_CPUX_AXI_RST = 0x00010000, | ||
266 | + REG_APB1_RST = 0x00001010, | ||
267 | + REG_APB2_RST = 0x01000000, | ||
268 | + REG_DRAM_CFG_RST = 0x00000000, | ||
269 | + REG_MBUS_RST = 0x80000000, | ||
270 | + REG_PLL_TIME0_RST = 0x000000FF, | ||
271 | + REG_PLL_TIME1_RST = 0x000000FF, | ||
272 | + REG_PLL_CPUX_BIAS_RST = 0x08100200, | ||
273 | + REG_PLL_AUDIO_BIAS_RST = 0x10100000, | ||
274 | + REG_PLL_VIDEO_BIAS_RST = 0x10100000, | ||
275 | + REG_PLL_VE_BIAS_RST = 0x10100000, | ||
276 | + REG_PLL_DDR_BIAS_RST = 0x81104000, | ||
277 | + REG_PLL_PERIPH0_BIAS_RST = 0x10100010, | ||
278 | + REG_PLL_GPU_BIAS_RST = 0x10100000, | ||
279 | + REG_PLL_PERIPH1_BIAS_RST = 0x10100010, | ||
280 | + REG_PLL_DE_BIAS_RST = 0x10100000, | ||
281 | + REG_PLL_CPUX_TUNING_RST = 0x0A101000, | ||
282 | + REG_PLL_DDR_TUNING_RST = 0x14880000, | ||
283 | +}; | ||
284 | + | ||
285 | +static uint64_t allwinner_h3_ccu_read(void *opaque, hwaddr offset, | ||
286 | + unsigned size) | ||
287 | +{ | ||
288 | + const AwH3ClockCtlState *s = AW_H3_CCU(opaque); | ||
289 | + const uint32_t idx = REG_INDEX(offset); | ||
290 | + | ||
291 | + switch (offset) { | ||
292 | + case 0x308 ... AW_H3_CCU_IOSIZE: | ||
293 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
294 | + __func__, (uint32_t)offset); | ||
295 | + return 0; | ||
115 | + } | 296 | + } |
116 | +} | 297 | + |
117 | + | 298 | + return s->regs[idx]; |
118 | +static const MemoryRegionOps imx2_wdt_ops = { | 299 | +} |
119 | + .read = imx2_wdt_read, | 300 | + |
120 | + .write = imx2_wdt_write, | 301 | +static void allwinner_h3_ccu_write(void *opaque, hwaddr offset, |
302 | + uint64_t val, unsigned size) | ||
303 | +{ | ||
304 | + AwH3ClockCtlState *s = AW_H3_CCU(opaque); | ||
305 | + const uint32_t idx = REG_INDEX(offset); | ||
306 | + | ||
307 | + switch (offset) { | ||
308 | + case REG_DRAM_CFG: /* DRAM Configuration */ | ||
309 | + val &= ~REG_DRAM_CFG_UPDATE; | ||
310 | + break; | ||
311 | + case REG_PLL_CPUX: /* PLL CPUX Control */ | ||
312 | + case REG_PLL_AUDIO: /* PLL Audio Control */ | ||
313 | + case REG_PLL_VIDEO: /* PLL Video Control */ | ||
314 | + case REG_PLL_VE: /* PLL VE Control */ | ||
315 | + case REG_PLL_DDR: /* PLL DDR Control */ | ||
316 | + case REG_PLL_PERIPH0: /* PLL Peripherals 0 Control */ | ||
317 | + case REG_PLL_GPU: /* PLL GPU Control */ | ||
318 | + case REG_PLL_PERIPH1: /* PLL Peripherals 1 Control */ | ||
319 | + case REG_PLL_DE: /* PLL Display Engine Control */ | ||
320 | + if (val & REG_PLL_ENABLE) { | ||
321 | + val |= REG_PLL_LOCK; | ||
322 | + } | ||
323 | + break; | ||
324 | + case 0x308 ... AW_H3_CCU_IOSIZE: | ||
325 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
326 | + __func__, (uint32_t)offset); | ||
327 | + break; | ||
328 | + default: | ||
329 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented write offset 0x%04x\n", | ||
330 | + __func__, (uint32_t)offset); | ||
331 | + break; | ||
332 | + } | ||
333 | + | ||
334 | + s->regs[idx] = (uint32_t) val; | ||
335 | +} | ||
336 | + | ||
337 | +static const MemoryRegionOps allwinner_h3_ccu_ops = { | ||
338 | + .read = allwinner_h3_ccu_read, | ||
339 | + .write = allwinner_h3_ccu_write, | ||
121 | + .endianness = DEVICE_NATIVE_ENDIAN, | 340 | + .endianness = DEVICE_NATIVE_ENDIAN, |
122 | + .impl = { | 341 | + .valid = { |
123 | + /* | ||
124 | + * Our device would not work correctly if the guest was doing | ||
125 | + * unaligned access. This might not be a limitation on the | ||
126 | + * real device but in practice there is no reason for a guest | ||
127 | + * to access this device unaligned. | ||
128 | + */ | ||
129 | + .min_access_size = 4, | 342 | + .min_access_size = 4, |
130 | + .max_access_size = 4, | 343 | + .max_access_size = 4, |
131 | + .unaligned = false, | ||
132 | + }, | 344 | + }, |
133 | +}; | 345 | + .impl.min_access_size = 4, |
134 | + | 346 | +}; |
135 | +static void imx2_wdt_realize(DeviceState *dev, Error **errp) | 347 | + |
136 | +{ | 348 | +static void allwinner_h3_ccu_reset(DeviceState *dev) |
137 | + IMX2WdtState *s = IMX2_WDT(dev); | 349 | +{ |
138 | + | 350 | + AwH3ClockCtlState *s = AW_H3_CCU(dev); |
139 | + memory_region_init_io(&s->mmio, OBJECT(dev), | 351 | + |
140 | + &imx2_wdt_ops, s, | 352 | + /* Set default values for registers */ |
141 | + TYPE_IMX2_WDT".mmio", | 353 | + s->regs[REG_INDEX(REG_PLL_CPUX)] = REG_PLL_CPUX_RST; |
142 | + IMX2_WDT_REG_NUM * sizeof(uint16_t)); | 354 | + s->regs[REG_INDEX(REG_PLL_AUDIO)] = REG_PLL_AUDIO_RST; |
143 | + sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->mmio); | 355 | + s->regs[REG_INDEX(REG_PLL_VIDEO)] = REG_PLL_VIDEO_RST; |
144 | +} | 356 | + s->regs[REG_INDEX(REG_PLL_VE)] = REG_PLL_VE_RST; |
145 | + | 357 | + s->regs[REG_INDEX(REG_PLL_DDR)] = REG_PLL_DDR_RST; |
146 | +static void imx2_wdt_class_init(ObjectClass *klass, void *data) | 358 | + s->regs[REG_INDEX(REG_PLL_PERIPH0)] = REG_PLL_PERIPH0_RST; |
359 | + s->regs[REG_INDEX(REG_PLL_GPU)] = REG_PLL_GPU_RST; | ||
360 | + s->regs[REG_INDEX(REG_PLL_PERIPH1)] = REG_PLL_PERIPH1_RST; | ||
361 | + s->regs[REG_INDEX(REG_PLL_DE)] = REG_PLL_DE_RST; | ||
362 | + s->regs[REG_INDEX(REG_CPUX_AXI)] = REG_CPUX_AXI_RST; | ||
363 | + s->regs[REG_INDEX(REG_APB1)] = REG_APB1_RST; | ||
364 | + s->regs[REG_INDEX(REG_APB2)] = REG_APB2_RST; | ||
365 | + s->regs[REG_INDEX(REG_DRAM_CFG)] = REG_DRAM_CFG_RST; | ||
366 | + s->regs[REG_INDEX(REG_MBUS)] = REG_MBUS_RST; | ||
367 | + s->regs[REG_INDEX(REG_PLL_TIME0)] = REG_PLL_TIME0_RST; | ||
368 | + s->regs[REG_INDEX(REG_PLL_TIME1)] = REG_PLL_TIME1_RST; | ||
369 | + s->regs[REG_INDEX(REG_PLL_CPUX_BIAS)] = REG_PLL_CPUX_BIAS_RST; | ||
370 | + s->regs[REG_INDEX(REG_PLL_AUDIO_BIAS)] = REG_PLL_AUDIO_BIAS_RST; | ||
371 | + s->regs[REG_INDEX(REG_PLL_VIDEO_BIAS)] = REG_PLL_VIDEO_BIAS_RST; | ||
372 | + s->regs[REG_INDEX(REG_PLL_VE_BIAS)] = REG_PLL_VE_BIAS_RST; | ||
373 | + s->regs[REG_INDEX(REG_PLL_DDR_BIAS)] = REG_PLL_DDR_BIAS_RST; | ||
374 | + s->regs[REG_INDEX(REG_PLL_PERIPH0_BIAS)] = REG_PLL_PERIPH0_BIAS_RST; | ||
375 | + s->regs[REG_INDEX(REG_PLL_GPU_BIAS)] = REG_PLL_GPU_BIAS_RST; | ||
376 | + s->regs[REG_INDEX(REG_PLL_PERIPH1_BIAS)] = REG_PLL_PERIPH1_BIAS_RST; | ||
377 | + s->regs[REG_INDEX(REG_PLL_DE_BIAS)] = REG_PLL_DE_BIAS_RST; | ||
378 | + s->regs[REG_INDEX(REG_PLL_CPUX_TUNING)] = REG_PLL_CPUX_TUNING_RST; | ||
379 | + s->regs[REG_INDEX(REG_PLL_DDR_TUNING)] = REG_PLL_DDR_TUNING_RST; | ||
380 | +} | ||
381 | + | ||
382 | +static void allwinner_h3_ccu_init(Object *obj) | ||
383 | +{ | ||
384 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
385 | + AwH3ClockCtlState *s = AW_H3_CCU(obj); | ||
386 | + | ||
387 | + /* Memory mapping */ | ||
388 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_h3_ccu_ops, s, | ||
389 | + TYPE_AW_H3_CCU, AW_H3_CCU_IOSIZE); | ||
390 | + sysbus_init_mmio(sbd, &s->iomem); | ||
391 | +} | ||
392 | + | ||
393 | +static const VMStateDescription allwinner_h3_ccu_vmstate = { | ||
394 | + .name = "allwinner-h3-ccu", | ||
395 | + .version_id = 1, | ||
396 | + .minimum_version_id = 1, | ||
397 | + .fields = (VMStateField[]) { | ||
398 | + VMSTATE_UINT32_ARRAY(regs, AwH3ClockCtlState, AW_H3_CCU_REGS_NUM), | ||
399 | + VMSTATE_END_OF_LIST() | ||
400 | + } | ||
401 | +}; | ||
402 | + | ||
403 | +static void allwinner_h3_ccu_class_init(ObjectClass *klass, void *data) | ||
147 | +{ | 404 | +{ |
148 | + DeviceClass *dc = DEVICE_CLASS(klass); | 405 | + DeviceClass *dc = DEVICE_CLASS(klass); |
149 | + | 406 | + |
150 | + dc->realize = imx2_wdt_realize; | 407 | + dc->reset = allwinner_h3_ccu_reset; |
151 | + set_bit(DEVICE_CATEGORY_MISC, dc->categories); | 408 | + dc->vmsd = &allwinner_h3_ccu_vmstate; |
152 | +} | 409 | +} |
153 | + | 410 | + |
154 | +static const TypeInfo imx2_wdt_info = { | 411 | +static const TypeInfo allwinner_h3_ccu_info = { |
155 | + .name = TYPE_IMX2_WDT, | 412 | + .name = TYPE_AW_H3_CCU, |
156 | + .parent = TYPE_SYS_BUS_DEVICE, | 413 | + .parent = TYPE_SYS_BUS_DEVICE, |
157 | + .instance_size = sizeof(IMX2WdtState), | 414 | + .instance_init = allwinner_h3_ccu_init, |
158 | + .class_init = imx2_wdt_class_init, | 415 | + .instance_size = sizeof(AwH3ClockCtlState), |
159 | +}; | 416 | + .class_init = allwinner_h3_ccu_class_init, |
160 | + | 417 | +}; |
161 | +static WatchdogTimerModel model = { | 418 | + |
162 | + .wdt_name = "imx2-watchdog", | 419 | +static void allwinner_h3_ccu_register(void) |
163 | + .wdt_description = "i.MX2 Watchdog", | 420 | +{ |
164 | +}; | 421 | + type_register_static(&allwinner_h3_ccu_info); |
165 | + | 422 | +} |
166 | +static void imx2_wdt_register_type(void) | 423 | + |
167 | +{ | 424 | +type_init(allwinner_h3_ccu_register) |
168 | + watchdog_add_model(&model); | ||
169 | + type_register_static(&imx2_wdt_info); | ||
170 | +} | ||
171 | +type_init(imx2_wdt_register_type) | ||
172 | -- | 425 | -- |
173 | 2.16.1 | 426 | 2.20.1 |
174 | 427 | ||
175 | 428 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Add minimal code needed to allow upstream Linux guest to boot. | 3 | The Allwinner H3 System on Chip contains multiple USB 2.0 bus |
4 | connections which provide software access using the Enhanced | ||
5 | Host Controller Interface (EHCI) and Open Host Controller | ||
6 | Interface (OHCI) interfaces. This commit adds support for | ||
7 | both interfaces in the Allwinner H3 System on Chip. | ||
4 | 8 | ||
5 | Cc: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> |
6 | Cc: Jason Wang <jasowang@redhat.com> | 10 | Reviewed-by: Gerd Hoffmann <kraxel@redhat.com> |
7 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | 11 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
8 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | 12 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
9 | Cc: Michael S. Tsirkin <mst@redhat.com> | 13 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
10 | Cc: qemu-devel@nongnu.org | 14 | Message-id: 20200311221854.30370-5-nieklinnenbank@gmail.com |
11 | Cc: qemu-arm@nongnu.org | ||
12 | Cc: yurovsky@gmail.com | ||
13 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 16 | --- |
18 | include/hw/timer/imx_gpt.h | 1 + | 17 | hw/usb/hcd-ehci.h | 1 + |
19 | hw/timer/imx_gpt.c | 25 +++++++++++++++++++++++++ | 18 | include/hw/arm/allwinner-h3.h | 8 +++++++ |
20 | 2 files changed, 26 insertions(+) | 19 | hw/arm/allwinner-h3.c | 44 +++++++++++++++++++++++++++++++++++ |
20 | hw/usb/hcd-ehci-sysbus.c | 17 ++++++++++++++ | ||
21 | hw/arm/Kconfig | 2 ++ | ||
22 | 5 files changed, 72 insertions(+) | ||
21 | 23 | ||
22 | diff --git a/include/hw/timer/imx_gpt.h b/include/hw/timer/imx_gpt.h | 24 | diff --git a/hw/usb/hcd-ehci.h b/hw/usb/hcd-ehci.h |
23 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/include/hw/timer/imx_gpt.h | 26 | --- a/hw/usb/hcd-ehci.h |
25 | +++ b/include/hw/timer/imx_gpt.h | 27 | +++ b/hw/usb/hcd-ehci.h |
28 | @@ -XXX,XX +XXX,XX @@ typedef struct EHCIPCIState { | ||
29 | #define TYPE_SYS_BUS_EHCI "sysbus-ehci-usb" | ||
30 | #define TYPE_PLATFORM_EHCI "platform-ehci-usb" | ||
31 | #define TYPE_EXYNOS4210_EHCI "exynos4210-ehci-usb" | ||
32 | +#define TYPE_AW_H3_EHCI "aw-h3-ehci-usb" | ||
33 | #define TYPE_TEGRA2_EHCI "tegra2-ehci-usb" | ||
34 | #define TYPE_PPC4xx_EHCI "ppc4xx-ehci-usb" | ||
35 | #define TYPE_FUSBH200_EHCI "fusbh200-ehci-usb" | ||
36 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/include/hw/arm/allwinner-h3.h | ||
39 | +++ b/include/hw/arm/allwinner-h3.h | ||
40 | @@ -XXX,XX +XXX,XX @@ enum { | ||
41 | AW_H3_SRAM_A1, | ||
42 | AW_H3_SRAM_A2, | ||
43 | AW_H3_SRAM_C, | ||
44 | + AW_H3_EHCI0, | ||
45 | + AW_H3_OHCI0, | ||
46 | + AW_H3_EHCI1, | ||
47 | + AW_H3_OHCI1, | ||
48 | + AW_H3_EHCI2, | ||
49 | + AW_H3_OHCI2, | ||
50 | + AW_H3_EHCI3, | ||
51 | + AW_H3_OHCI3, | ||
52 | AW_H3_CCU, | ||
53 | AW_H3_PIT, | ||
54 | AW_H3_UART0, | ||
55 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/hw/arm/allwinner-h3.c | ||
58 | +++ b/hw/arm/allwinner-h3.c | ||
26 | @@ -XXX,XX +XXX,XX @@ | 59 | @@ -XXX,XX +XXX,XX @@ |
27 | #define TYPE_IMX25_GPT "imx25.gpt" | 60 | #include "hw/sysbus.h" |
28 | #define TYPE_IMX31_GPT "imx31.gpt" | 61 | #include "hw/char/serial.h" |
29 | #define TYPE_IMX6_GPT "imx6.gpt" | 62 | #include "hw/misc/unimp.h" |
30 | +#define TYPE_IMX7_GPT "imx7.gpt" | 63 | +#include "hw/usb/hcd-ehci.h" |
31 | 64 | #include "sysemu/sysemu.h" | |
32 | #define TYPE_IMX_GPT TYPE_IMX25_GPT | 65 | #include "hw/arm/allwinner-h3.h" |
33 | 66 | ||
34 | diff --git a/hw/timer/imx_gpt.c b/hw/timer/imx_gpt.c | 67 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { |
68 | [AW_H3_SRAM_A1] = 0x00000000, | ||
69 | [AW_H3_SRAM_A2] = 0x00044000, | ||
70 | [AW_H3_SRAM_C] = 0x00010000, | ||
71 | + [AW_H3_EHCI0] = 0x01c1a000, | ||
72 | + [AW_H3_OHCI0] = 0x01c1a400, | ||
73 | + [AW_H3_EHCI1] = 0x01c1b000, | ||
74 | + [AW_H3_OHCI1] = 0x01c1b400, | ||
75 | + [AW_H3_EHCI2] = 0x01c1c000, | ||
76 | + [AW_H3_OHCI2] = 0x01c1c400, | ||
77 | + [AW_H3_EHCI3] = 0x01c1d000, | ||
78 | + [AW_H3_OHCI3] = 0x01c1d400, | ||
79 | [AW_H3_CCU] = 0x01c20000, | ||
80 | [AW_H3_PIT] = 0x01c20c00, | ||
81 | [AW_H3_UART0] = 0x01c28000, | ||
82 | @@ -XXX,XX +XXX,XX @@ enum { | ||
83 | AW_H3_GIC_SPI_UART3 = 3, | ||
84 | AW_H3_GIC_SPI_TIMER0 = 18, | ||
85 | AW_H3_GIC_SPI_TIMER1 = 19, | ||
86 | + AW_H3_GIC_SPI_EHCI0 = 72, | ||
87 | + AW_H3_GIC_SPI_OHCI0 = 73, | ||
88 | + AW_H3_GIC_SPI_EHCI1 = 74, | ||
89 | + AW_H3_GIC_SPI_OHCI1 = 75, | ||
90 | + AW_H3_GIC_SPI_EHCI2 = 76, | ||
91 | + AW_H3_GIC_SPI_OHCI2 = 77, | ||
92 | + AW_H3_GIC_SPI_EHCI3 = 78, | ||
93 | + AW_H3_GIC_SPI_OHCI3 = 79, | ||
94 | }; | ||
95 | |||
96 | /* Allwinner H3 general constants */ | ||
97 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
98 | qdev_init_nofail(DEVICE(&s->ccu)); | ||
99 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccu), 0, s->memmap[AW_H3_CCU]); | ||
100 | |||
101 | + /* Universal Serial Bus */ | ||
102 | + sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], | ||
103 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
104 | + AW_H3_GIC_SPI_EHCI0)); | ||
105 | + sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI1], | ||
106 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
107 | + AW_H3_GIC_SPI_EHCI1)); | ||
108 | + sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI2], | ||
109 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
110 | + AW_H3_GIC_SPI_EHCI2)); | ||
111 | + sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI3], | ||
112 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
113 | + AW_H3_GIC_SPI_EHCI3)); | ||
114 | + | ||
115 | + sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_OHCI0], | ||
116 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
117 | + AW_H3_GIC_SPI_OHCI0)); | ||
118 | + sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_OHCI1], | ||
119 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
120 | + AW_H3_GIC_SPI_OHCI1)); | ||
121 | + sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_OHCI2], | ||
122 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
123 | + AW_H3_GIC_SPI_OHCI2)); | ||
124 | + sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_OHCI3], | ||
125 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
126 | + AW_H3_GIC_SPI_OHCI3)); | ||
127 | + | ||
128 | /* UART0. For future clocktree API: All UARTS are connected to APB2_CLK. */ | ||
129 | serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART0], 2, | ||
130 | qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART0), | ||
131 | diff --git a/hw/usb/hcd-ehci-sysbus.c b/hw/usb/hcd-ehci-sysbus.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | 132 | index XXXXXXX..XXXXXXX 100644 |
36 | --- a/hw/timer/imx_gpt.c | 133 | --- a/hw/usb/hcd-ehci-sysbus.c |
37 | +++ b/hw/timer/imx_gpt.c | 134 | +++ b/hw/usb/hcd-ehci-sysbus.c |
38 | @@ -XXX,XX +XXX,XX @@ static const IMXClk imx6_gpt_clocks[] = { | 135 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo ehci_exynos4210_type_info = { |
39 | CLK_HIGH, /* 111 reference clock */ | 136 | .class_init = ehci_exynos4210_class_init, |
40 | }; | 137 | }; |
41 | 138 | ||
42 | +static const IMXClk imx7_gpt_clocks[] = { | 139 | +static void ehci_aw_h3_class_init(ObjectClass *oc, void *data) |
43 | + CLK_NONE, /* 000 No clock source */ | 140 | +{ |
44 | + CLK_IPG, /* 001 ipg_clk, 532MHz*/ | 141 | + SysBusEHCIClass *sec = SYS_BUS_EHCI_CLASS(oc); |
45 | + CLK_IPG_HIGH, /* 010 ipg_clk_highfreq */ | 142 | + DeviceClass *dc = DEVICE_CLASS(oc); |
46 | + CLK_EXT, /* 011 External clock */ | 143 | + |
47 | + CLK_32k, /* 100 ipg_clk_32k */ | 144 | + sec->capsbase = 0x0; |
48 | + CLK_HIGH, /* 101 reference clock */ | 145 | + sec->opregbase = 0x10; |
49 | + CLK_NONE, /* 110 not defined */ | 146 | + set_bit(DEVICE_CATEGORY_USB, dc->categories); |
50 | + CLK_NONE, /* 111 not defined */ | 147 | +} |
148 | + | ||
149 | +static const TypeInfo ehci_aw_h3_type_info = { | ||
150 | + .name = TYPE_AW_H3_EHCI, | ||
151 | + .parent = TYPE_SYS_BUS_EHCI, | ||
152 | + .class_init = ehci_aw_h3_class_init, | ||
51 | +}; | 153 | +}; |
52 | + | 154 | + |
53 | static void imx_gpt_set_freq(IMXGPTState *s) | 155 | static void ehci_tegra2_class_init(ObjectClass *oc, void *data) |
54 | { | 156 | { |
55 | uint32_t clksrc = extract32(s->cr, GPT_CR_CLKSRC_SHIFT, 3); | 157 | SysBusEHCIClass *sec = SYS_BUS_EHCI_CLASS(oc); |
56 | @@ -XXX,XX +XXX,XX @@ static void imx6_gpt_init(Object *obj) | 158 | @@ -XXX,XX +XXX,XX @@ static void ehci_sysbus_register_types(void) |
57 | s->clocks = imx6_gpt_clocks; | 159 | type_register_static(&ehci_type_info); |
58 | } | 160 | type_register_static(&ehci_platform_type_info); |
59 | 161 | type_register_static(&ehci_exynos4210_type_info); | |
60 | +static void imx7_gpt_init(Object *obj) | 162 | + type_register_static(&ehci_aw_h3_type_info); |
61 | +{ | 163 | type_register_static(&ehci_tegra2_type_info); |
62 | + IMXGPTState *s = IMX_GPT(obj); | 164 | type_register_static(&ehci_ppc4xx_type_info); |
63 | + | 165 | type_register_static(&ehci_fusbh200_type_info); |
64 | + s->clocks = imx7_gpt_clocks; | 166 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
65 | +} | 167 | index XXXXXXX..XXXXXXX 100644 |
66 | + | 168 | --- a/hw/arm/Kconfig |
67 | static const TypeInfo imx25_gpt_info = { | 169 | +++ b/hw/arm/Kconfig |
68 | .name = TYPE_IMX25_GPT, | 170 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_H3 |
69 | .parent = TYPE_SYS_BUS_DEVICE, | 171 | select ARM_TIMER |
70 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo imx6_gpt_info = { | 172 | select ARM_GIC |
71 | .instance_init = imx6_gpt_init, | 173 | select UNIMP |
72 | }; | 174 | + select USB_OHCI |
73 | 175 | + select USB_EHCI_SYSBUS | |
74 | +static const TypeInfo imx7_gpt_info = { | 176 | |
75 | + .name = TYPE_IMX7_GPT, | 177 | config RASPI |
76 | + .parent = TYPE_IMX25_GPT, | 178 | bool |
77 | + .instance_init = imx7_gpt_init, | ||
78 | +}; | ||
79 | + | ||
80 | static void imx_gpt_register_types(void) | ||
81 | { | ||
82 | type_register_static(&imx25_gpt_info); | ||
83 | type_register_static(&imx31_gpt_info); | ||
84 | type_register_static(&imx6_gpt_info); | ||
85 | + type_register_static(&imx7_gpt_info); | ||
86 | } | ||
87 | |||
88 | type_init(imx_gpt_register_types) | ||
89 | -- | 179 | -- |
90 | 2.16.1 | 180 | 2.20.1 |
91 | 181 | ||
92 | 182 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Add code to emulate SNVS IP-block. Currently only the bits needed to | 3 | The Allwinner H3 System on Chip has an System Control |
4 | be able to emulate machine shutdown are implemented. | 4 | module that provides system wide generic controls and |
5 | 5 | device information. This commit adds support for the | |
6 | Cc: Peter Maydell <peter.maydell@linaro.org> | 6 | Allwinner H3 System Control module. |
7 | Cc: Jason Wang <jasowang@redhat.com> | 7 | |
8 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> |
9 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | 9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
10 | Cc: Michael S. Tsirkin <mst@redhat.com> | 10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
11 | Cc: qemu-devel@nongnu.org | 11 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
12 | Cc: qemu-arm@nongnu.org | 12 | Message-id: 20200311221854.30370-6-nieklinnenbank@gmail.com |
13 | Cc: yurovsky@gmail.com | ||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 14 | --- |
18 | hw/misc/Makefile.objs | 1 + | 15 | hw/misc/Makefile.objs | 1 + |
19 | include/hw/misc/imx7_snvs.h | 35 +++++++++++++++++++ | 16 | include/hw/arm/allwinner-h3.h | 3 + |
20 | hw/misc/imx7_snvs.c | 83 +++++++++++++++++++++++++++++++++++++++++++++ | 17 | include/hw/misc/allwinner-h3-sysctrl.h | 67 ++++++++++++ |
21 | 3 files changed, 119 insertions(+) | 18 | hw/arm/allwinner-h3.c | 9 +- |
22 | create mode 100644 include/hw/misc/imx7_snvs.h | 19 | hw/misc/allwinner-h3-sysctrl.c | 140 +++++++++++++++++++++++++ |
23 | create mode 100644 hw/misc/imx7_snvs.c | 20 | 5 files changed, 219 insertions(+), 1 deletion(-) |
21 | create mode 100644 include/hw/misc/allwinner-h3-sysctrl.h | ||
22 | create mode 100644 hw/misc/allwinner-h3-sysctrl.c | ||
24 | 23 | ||
25 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 24 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs |
26 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/hw/misc/Makefile.objs | 26 | --- a/hw/misc/Makefile.objs |
28 | +++ b/hw/misc/Makefile.objs | 27 | +++ b/hw/misc/Makefile.objs |
29 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_IMX) += imx6_ccm.o | 28 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_MACIO) += macio/ |
30 | obj-$(CONFIG_IMX) += imx6_src.o | 29 | common-obj-$(CONFIG_IVSHMEM_DEVICE) += ivshmem.o |
31 | obj-$(CONFIG_IMX) += imx7_ccm.o | 30 | |
32 | obj-$(CONFIG_IMX) += imx2_wdt.o | 31 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-ccu.o |
33 | +obj-$(CONFIG_IMX) += imx7_snvs.o | 32 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-sysctrl.o |
34 | obj-$(CONFIG_MILKYMIST) += milkymist-hpdmc.o | 33 | common-obj-$(CONFIG_REALVIEW) += arm_sysctl.o |
35 | obj-$(CONFIG_MILKYMIST) += milkymist-pfpu.o | 34 | common-obj-$(CONFIG_NSERIES) += cbus.o |
36 | obj-$(CONFIG_MAINSTONE) += mst_fpga.o | 35 | common-obj-$(CONFIG_ECCMEMCTL) += eccmemctl.o |
37 | diff --git a/include/hw/misc/imx7_snvs.h b/include/hw/misc/imx7_snvs.h | 36 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h |
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/include/hw/arm/allwinner-h3.h | ||
39 | +++ b/include/hw/arm/allwinner-h3.h | ||
40 | @@ -XXX,XX +XXX,XX @@ | ||
41 | #include "hw/timer/allwinner-a10-pit.h" | ||
42 | #include "hw/intc/arm_gic.h" | ||
43 | #include "hw/misc/allwinner-h3-ccu.h" | ||
44 | +#include "hw/misc/allwinner-h3-sysctrl.h" | ||
45 | #include "target/arm/cpu.h" | ||
46 | |||
47 | /** | ||
48 | @@ -XXX,XX +XXX,XX @@ enum { | ||
49 | AW_H3_SRAM_A1, | ||
50 | AW_H3_SRAM_A2, | ||
51 | AW_H3_SRAM_C, | ||
52 | + AW_H3_SYSCTRL, | ||
53 | AW_H3_EHCI0, | ||
54 | AW_H3_OHCI0, | ||
55 | AW_H3_EHCI1, | ||
56 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
57 | const hwaddr *memmap; | ||
58 | AwA10PITState timer; | ||
59 | AwH3ClockCtlState ccu; | ||
60 | + AwH3SysCtrlState sysctrl; | ||
61 | GICState gic; | ||
62 | MemoryRegion sram_a1; | ||
63 | MemoryRegion sram_a2; | ||
64 | diff --git a/include/hw/misc/allwinner-h3-sysctrl.h b/include/hw/misc/allwinner-h3-sysctrl.h | ||
38 | new file mode 100644 | 65 | new file mode 100644 |
39 | index XXXXXXX..XXXXXXX | 66 | index XXXXXXX..XXXXXXX |
40 | --- /dev/null | 67 | --- /dev/null |
41 | +++ b/include/hw/misc/imx7_snvs.h | 68 | +++ b/include/hw/misc/allwinner-h3-sysctrl.h |
42 | @@ -XXX,XX +XXX,XX @@ | 69 | @@ -XXX,XX +XXX,XX @@ |
43 | +/* | 70 | +/* |
44 | + * Copyright (c) 2017, Impinj, Inc. | 71 | + * Allwinner H3 System Control emulation |
45 | + * | 72 | + * |
46 | + * i.MX7 SNVS block emulation code | 73 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> |
47 | + * | 74 | + * |
48 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | 75 | + * This program is free software: you can redistribute it and/or modify |
49 | + * | 76 | + * it under the terms of the GNU General Public License as published by |
50 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 77 | + * the Free Software Foundation, either version 2 of the License, or |
51 | + * See the COPYING file in the top-level directory. | 78 | + * (at your option) any later version. |
52 | + */ | 79 | + * |
53 | + | 80 | + * This program is distributed in the hope that it will be useful, |
54 | +#ifndef IMX7_SNVS_H | 81 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
55 | +#define IMX7_SNVS_H | 82 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
56 | + | 83 | + * GNU General Public License for more details. |
57 | +#include "qemu/bitops.h" | 84 | + * |
85 | + * You should have received a copy of the GNU General Public License | ||
86 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
87 | + */ | ||
88 | + | ||
89 | +#ifndef HW_MISC_ALLWINNER_H3_SYSCTRL_H | ||
90 | +#define HW_MISC_ALLWINNER_H3_SYSCTRL_H | ||
91 | + | ||
92 | +#include "qom/object.h" | ||
58 | +#include "hw/sysbus.h" | 93 | +#include "hw/sysbus.h" |
59 | + | 94 | + |
60 | + | 95 | +/** |
61 | +enum IMX7SNVSRegisters { | 96 | + * @name Constants |
62 | + SNVS_LPCR = 0x38, | 97 | + * @{ |
63 | + SNVS_LPCR_TOP = BIT(6), | 98 | + */ |
64 | + SNVS_LPCR_DP_EN = BIT(5) | 99 | + |
65 | +}; | 100 | +/** Highest register address used by System Control device */ |
66 | + | 101 | +#define AW_H3_SYSCTRL_REGS_MAXADDR (0x30) |
67 | +#define TYPE_IMX7_SNVS "imx7.snvs" | 102 | + |
68 | +#define IMX7_SNVS(obj) OBJECT_CHECK(IMX7SNVSState, (obj), TYPE_IMX7_SNVS) | 103 | +/** Total number of known registers */ |
69 | + | 104 | +#define AW_H3_SYSCTRL_REGS_NUM ((AW_H3_SYSCTRL_REGS_MAXADDR / \ |
70 | +typedef struct IMX7SNVSState { | 105 | + sizeof(uint32_t)) + 1) |
71 | + /* <private> */ | 106 | + |
107 | +/** @} */ | ||
108 | + | ||
109 | +/** | ||
110 | + * @name Object model | ||
111 | + * @{ | ||
112 | + */ | ||
113 | + | ||
114 | +#define TYPE_AW_H3_SYSCTRL "allwinner-h3-sysctrl" | ||
115 | +#define AW_H3_SYSCTRL(obj) \ | ||
116 | + OBJECT_CHECK(AwH3SysCtrlState, (obj), TYPE_AW_H3_SYSCTRL) | ||
117 | + | ||
118 | +/** @} */ | ||
119 | + | ||
120 | +/** | ||
121 | + * Allwinner H3 System Control object instance state | ||
122 | + */ | ||
123 | +typedef struct AwH3SysCtrlState { | ||
124 | + /*< private >*/ | ||
72 | + SysBusDevice parent_obj; | 125 | + SysBusDevice parent_obj; |
73 | + | 126 | + /*< public >*/ |
74 | + MemoryRegion mmio; | 127 | + |
75 | +} IMX7SNVSState; | 128 | + /** Maps I/O registers in physical memory */ |
76 | + | 129 | + MemoryRegion iomem; |
77 | +#endif /* IMX7_SNVS_H */ | 130 | + |
78 | diff --git a/hw/misc/imx7_snvs.c b/hw/misc/imx7_snvs.c | 131 | + /** Array of hardware registers */ |
132 | + uint32_t regs[AW_H3_SYSCTRL_REGS_NUM]; | ||
133 | + | ||
134 | +} AwH3SysCtrlState; | ||
135 | + | ||
136 | +#endif /* HW_MISC_ALLWINNER_H3_SYSCTRL_H */ | ||
137 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
138 | index XXXXXXX..XXXXXXX 100644 | ||
139 | --- a/hw/arm/allwinner-h3.c | ||
140 | +++ b/hw/arm/allwinner-h3.c | ||
141 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
142 | [AW_H3_SRAM_A1] = 0x00000000, | ||
143 | [AW_H3_SRAM_A2] = 0x00044000, | ||
144 | [AW_H3_SRAM_C] = 0x00010000, | ||
145 | + [AW_H3_SYSCTRL] = 0x01c00000, | ||
146 | [AW_H3_EHCI0] = 0x01c1a000, | ||
147 | [AW_H3_OHCI0] = 0x01c1a400, | ||
148 | [AW_H3_EHCI1] = 0x01c1b000, | ||
149 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
150 | } unimplemented[] = { | ||
151 | { "d-engine", 0x01000000, 4 * MiB }, | ||
152 | { "d-inter", 0x01400000, 128 * KiB }, | ||
153 | - { "syscon", 0x01c00000, 4 * KiB }, | ||
154 | { "dma", 0x01c02000, 4 * KiB }, | ||
155 | { "nfdc", 0x01c03000, 4 * KiB }, | ||
156 | { "ts", 0x01c06000, 4 * KiB }, | ||
157 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
158 | |||
159 | sysbus_init_child_obj(obj, "ccu", &s->ccu, sizeof(s->ccu), | ||
160 | TYPE_AW_H3_CCU); | ||
161 | + | ||
162 | + sysbus_init_child_obj(obj, "sysctrl", &s->sysctrl, sizeof(s->sysctrl), | ||
163 | + TYPE_AW_H3_SYSCTRL); | ||
164 | } | ||
165 | |||
166 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
167 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
168 | qdev_init_nofail(DEVICE(&s->ccu)); | ||
169 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccu), 0, s->memmap[AW_H3_CCU]); | ||
170 | |||
171 | + /* System Control */ | ||
172 | + qdev_init_nofail(DEVICE(&s->sysctrl)); | ||
173 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysctrl), 0, s->memmap[AW_H3_SYSCTRL]); | ||
174 | + | ||
175 | /* Universal Serial Bus */ | ||
176 | sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], | ||
177 | qdev_get_gpio_in(DEVICE(&s->gic), | ||
178 | diff --git a/hw/misc/allwinner-h3-sysctrl.c b/hw/misc/allwinner-h3-sysctrl.c | ||
79 | new file mode 100644 | 179 | new file mode 100644 |
80 | index XXXXXXX..XXXXXXX | 180 | index XXXXXXX..XXXXXXX |
81 | --- /dev/null | 181 | --- /dev/null |
82 | +++ b/hw/misc/imx7_snvs.c | 182 | +++ b/hw/misc/allwinner-h3-sysctrl.c |
83 | @@ -XXX,XX +XXX,XX @@ | 183 | @@ -XXX,XX +XXX,XX @@ |
84 | +/* | 184 | +/* |
85 | + * IMX7 Secure Non-Volatile Storage | 185 | + * Allwinner H3 System Control emulation |
86 | + * | 186 | + * |
87 | + * Copyright (c) 2018, Impinj, Inc. | 187 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> |
88 | + * | 188 | + * |
89 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | 189 | + * This program is free software: you can redistribute it and/or modify |
90 | + * | 190 | + * it under the terms of the GNU General Public License as published by |
91 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 191 | + * the Free Software Foundation, either version 2 of the License, or |
92 | + * See the COPYING file in the top-level directory. | 192 | + * (at your option) any later version. |
93 | + * | 193 | + * |
94 | + * Bare minimum emulation code needed to support being able to shut | 194 | + * This program is distributed in the hope that it will be useful, |
95 | + * down linux guest gracefully. | 195 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
196 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
197 | + * GNU General Public License for more details. | ||
198 | + * | ||
199 | + * You should have received a copy of the GNU General Public License | ||
200 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
96 | + */ | 201 | + */ |
97 | + | 202 | + |
98 | +#include "qemu/osdep.h" | 203 | +#include "qemu/osdep.h" |
99 | +#include "hw/misc/imx7_snvs.h" | 204 | +#include "qemu/units.h" |
205 | +#include "hw/sysbus.h" | ||
206 | +#include "migration/vmstate.h" | ||
100 | +#include "qemu/log.h" | 207 | +#include "qemu/log.h" |
101 | +#include "sysemu/sysemu.h" | 208 | +#include "qemu/module.h" |
102 | + | 209 | +#include "hw/misc/allwinner-h3-sysctrl.h" |
103 | +static uint64_t imx7_snvs_read(void *opaque, hwaddr offset, unsigned size) | 210 | + |
104 | +{ | 211 | +/* System Control register offsets */ |
105 | + return 0; | 212 | +enum { |
106 | +} | 213 | + REG_VER = 0x24, /* Version */ |
107 | + | 214 | + REG_EMAC_PHY_CLK = 0x30, /* EMAC PHY Clock */ |
108 | +static void imx7_snvs_write(void *opaque, hwaddr offset, | 215 | +}; |
109 | + uint64_t v, unsigned size) | 216 | + |
110 | +{ | 217 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) |
111 | + const uint32_t value = v; | 218 | + |
112 | + const uint32_t mask = SNVS_LPCR_TOP | SNVS_LPCR_DP_EN; | 219 | +/* System Control register reset values */ |
113 | + | 220 | +enum { |
114 | + if (offset == SNVS_LPCR && ((value & mask) == mask)) { | 221 | + REG_VER_RST = 0x0, |
115 | + qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); | 222 | + REG_EMAC_PHY_CLK_RST = 0x58000, |
223 | +}; | ||
224 | + | ||
225 | +static uint64_t allwinner_h3_sysctrl_read(void *opaque, hwaddr offset, | ||
226 | + unsigned size) | ||
227 | +{ | ||
228 | + const AwH3SysCtrlState *s = AW_H3_SYSCTRL(opaque); | ||
229 | + const uint32_t idx = REG_INDEX(offset); | ||
230 | + | ||
231 | + if (idx >= AW_H3_SYSCTRL_REGS_NUM) { | ||
232 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
233 | + __func__, (uint32_t)offset); | ||
234 | + return 0; | ||
116 | + } | 235 | + } |
117 | +} | 236 | + |
118 | + | 237 | + return s->regs[idx]; |
119 | +static const struct MemoryRegionOps imx7_snvs_ops = { | 238 | +} |
120 | + .read = imx7_snvs_read, | 239 | + |
121 | + .write = imx7_snvs_write, | 240 | +static void allwinner_h3_sysctrl_write(void *opaque, hwaddr offset, |
241 | + uint64_t val, unsigned size) | ||
242 | +{ | ||
243 | + AwH3SysCtrlState *s = AW_H3_SYSCTRL(opaque); | ||
244 | + const uint32_t idx = REG_INDEX(offset); | ||
245 | + | ||
246 | + if (idx >= AW_H3_SYSCTRL_REGS_NUM) { | ||
247 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
248 | + __func__, (uint32_t)offset); | ||
249 | + return; | ||
250 | + } | ||
251 | + | ||
252 | + switch (offset) { | ||
253 | + case REG_VER: /* Version */ | ||
254 | + break; | ||
255 | + default: | ||
256 | + s->regs[idx] = (uint32_t) val; | ||
257 | + break; | ||
258 | + } | ||
259 | +} | ||
260 | + | ||
261 | +static const MemoryRegionOps allwinner_h3_sysctrl_ops = { | ||
262 | + .read = allwinner_h3_sysctrl_read, | ||
263 | + .write = allwinner_h3_sysctrl_write, | ||
122 | + .endianness = DEVICE_NATIVE_ENDIAN, | 264 | + .endianness = DEVICE_NATIVE_ENDIAN, |
123 | + .impl = { | 265 | + .valid = { |
124 | + /* | ||
125 | + * Our device would not work correctly if the guest was doing | ||
126 | + * unaligned access. This might not be a limitation on the real | ||
127 | + * device but in practice there is no reason for a guest to access | ||
128 | + * this device unaligned. | ||
129 | + */ | ||
130 | + .min_access_size = 4, | 266 | + .min_access_size = 4, |
131 | + .max_access_size = 4, | 267 | + .max_access_size = 4, |
132 | + .unaligned = false, | ||
133 | + }, | 268 | + }, |
134 | +}; | 269 | + .impl.min_access_size = 4, |
135 | + | 270 | +}; |
136 | +static void imx7_snvs_init(Object *obj) | 271 | + |
137 | +{ | 272 | +static void allwinner_h3_sysctrl_reset(DeviceState *dev) |
138 | + SysBusDevice *sd = SYS_BUS_DEVICE(obj); | 273 | +{ |
139 | + IMX7SNVSState *s = IMX7_SNVS(obj); | 274 | + AwH3SysCtrlState *s = AW_H3_SYSCTRL(dev); |
140 | + | 275 | + |
141 | + memory_region_init_io(&s->mmio, obj, &imx7_snvs_ops, s, | 276 | + /* Set default values for registers */ |
142 | + TYPE_IMX7_SNVS, 0x1000); | 277 | + s->regs[REG_INDEX(REG_VER)] = REG_VER_RST; |
143 | + | 278 | + s->regs[REG_INDEX(REG_EMAC_PHY_CLK)] = REG_EMAC_PHY_CLK_RST; |
144 | + sysbus_init_mmio(sd, &s->mmio); | 279 | +} |
145 | +} | 280 | + |
146 | + | 281 | +static void allwinner_h3_sysctrl_init(Object *obj) |
147 | +static void imx7_snvs_class_init(ObjectClass *klass, void *data) | 282 | +{ |
283 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
284 | + AwH3SysCtrlState *s = AW_H3_SYSCTRL(obj); | ||
285 | + | ||
286 | + /* Memory mapping */ | ||
287 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_h3_sysctrl_ops, s, | ||
288 | + TYPE_AW_H3_SYSCTRL, 4 * KiB); | ||
289 | + sysbus_init_mmio(sbd, &s->iomem); | ||
290 | +} | ||
291 | + | ||
292 | +static const VMStateDescription allwinner_h3_sysctrl_vmstate = { | ||
293 | + .name = "allwinner-h3-sysctrl", | ||
294 | + .version_id = 1, | ||
295 | + .minimum_version_id = 1, | ||
296 | + .fields = (VMStateField[]) { | ||
297 | + VMSTATE_UINT32_ARRAY(regs, AwH3SysCtrlState, AW_H3_SYSCTRL_REGS_NUM), | ||
298 | + VMSTATE_END_OF_LIST() | ||
299 | + } | ||
300 | +}; | ||
301 | + | ||
302 | +static void allwinner_h3_sysctrl_class_init(ObjectClass *klass, void *data) | ||
148 | +{ | 303 | +{ |
149 | + DeviceClass *dc = DEVICE_CLASS(klass); | 304 | + DeviceClass *dc = DEVICE_CLASS(klass); |
150 | + | 305 | + |
151 | + dc->desc = "i.MX7 Secure Non-Volatile Storage Module"; | 306 | + dc->reset = allwinner_h3_sysctrl_reset; |
152 | +} | 307 | + dc->vmsd = &allwinner_h3_sysctrl_vmstate; |
153 | + | 308 | +} |
154 | +static const TypeInfo imx7_snvs_info = { | 309 | + |
155 | + .name = TYPE_IMX7_SNVS, | 310 | +static const TypeInfo allwinner_h3_sysctrl_info = { |
311 | + .name = TYPE_AW_H3_SYSCTRL, | ||
156 | + .parent = TYPE_SYS_BUS_DEVICE, | 312 | + .parent = TYPE_SYS_BUS_DEVICE, |
157 | + .instance_size = sizeof(IMX7SNVSState), | 313 | + .instance_init = allwinner_h3_sysctrl_init, |
158 | + .instance_init = imx7_snvs_init, | 314 | + .instance_size = sizeof(AwH3SysCtrlState), |
159 | + .class_init = imx7_snvs_class_init, | 315 | + .class_init = allwinner_h3_sysctrl_class_init, |
160 | +}; | 316 | +}; |
161 | + | 317 | + |
162 | +static void imx7_snvs_register_type(void) | 318 | +static void allwinner_h3_sysctrl_register(void) |
163 | +{ | 319 | +{ |
164 | + type_register_static(&imx7_snvs_info); | 320 | + type_register_static(&allwinner_h3_sysctrl_info); |
165 | +} | 321 | +} |
166 | +type_init(imx7_snvs_register_type) | 322 | + |
323 | +type_init(allwinner_h3_sysctrl_register) | ||
167 | -- | 324 | -- |
168 | 2.16.1 | 325 | 2.20.1 |
169 | 326 | ||
170 | 327 | diff view generated by jsdifflib |
1 | From: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | This implements emulation of the new SHA-3 instructions that have | 3 | Various Allwinner System on Chip designs contain multiple processors |
4 | been added as an optional extensions to the ARMv8 Crypto Extensions | 4 | that can be configured and reset using the generic CPU Configuration |
5 | in ARM v8.2. | 5 | module interface. This commit adds support for the Allwinner CPU |
6 | 6 | configuration interface which emulates the following features: | |
7 | Signed-off-by: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 7 | |
8 | Message-id: 20180207111729.15737-3-ard.biesheuvel@linaro.org | 8 | * CPU reset |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | * CPU status |
10 | |||
11 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
12 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
13 | Message-id: 20200311221854.30370-7-nieklinnenbank@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 15 | --- |
12 | target/arm/cpu.h | 1 + | 16 | hw/misc/Makefile.objs | 1 + |
13 | target/arm/translate-a64.c | 148 +++++++++++++++++++++++++++++++++++++++++++-- | 17 | include/hw/arm/allwinner-h3.h | 3 + |
14 | 2 files changed, 145 insertions(+), 4 deletions(-) | 18 | include/hw/misc/allwinner-cpucfg.h | 52 ++++++ |
15 | 19 | hw/arm/allwinner-h3.c | 9 +- | |
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 20 | hw/misc/allwinner-cpucfg.c | 282 +++++++++++++++++++++++++++++ |
21 | hw/misc/trace-events | 5 + | ||
22 | 6 files changed, 351 insertions(+), 1 deletion(-) | ||
23 | create mode 100644 include/hw/misc/allwinner-cpucfg.h | ||
24 | create mode 100644 hw/misc/allwinner-cpucfg.c | ||
25 | |||
26 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | ||
17 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 28 | --- a/hw/misc/Makefile.objs |
19 | +++ b/target/arm/cpu.h | 29 | +++ b/hw/misc/Makefile.objs |
20 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | 30 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_MACIO) += macio/ |
21 | ARM_FEATURE_JAZELLE, /* has (trivial) Jazelle implementation */ | 31 | common-obj-$(CONFIG_IVSHMEM_DEVICE) += ivshmem.o |
22 | ARM_FEATURE_SVE, /* has Scalable Vector Extension */ | 32 | |
23 | ARM_FEATURE_V8_SHA512, /* implements SHA512 part of v8 Crypto Extensions */ | 33 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-ccu.o |
24 | + ARM_FEATURE_V8_SHA3, /* implements SHA3 part of v8 Crypto Extensions */ | 34 | +obj-$(CONFIG_ALLWINNER_H3) += allwinner-cpucfg.o |
35 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-sysctrl.o | ||
36 | common-obj-$(CONFIG_REALVIEW) += arm_sysctl.o | ||
37 | common-obj-$(CONFIG_NSERIES) += cbus.o | ||
38 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/include/hw/arm/allwinner-h3.h | ||
41 | +++ b/include/hw/arm/allwinner-h3.h | ||
42 | @@ -XXX,XX +XXX,XX @@ | ||
43 | #include "hw/timer/allwinner-a10-pit.h" | ||
44 | #include "hw/intc/arm_gic.h" | ||
45 | #include "hw/misc/allwinner-h3-ccu.h" | ||
46 | +#include "hw/misc/allwinner-cpucfg.h" | ||
47 | #include "hw/misc/allwinner-h3-sysctrl.h" | ||
48 | #include "target/arm/cpu.h" | ||
49 | |||
50 | @@ -XXX,XX +XXX,XX @@ enum { | ||
51 | AW_H3_GIC_CPU, | ||
52 | AW_H3_GIC_HYP, | ||
53 | AW_H3_GIC_VCPU, | ||
54 | + AW_H3_CPUCFG, | ||
55 | AW_H3_SDRAM | ||
25 | }; | 56 | }; |
26 | 57 | ||
27 | static inline int arm_feature(CPUARMState *env, int feature) | 58 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { |
28 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 59 | const hwaddr *memmap; |
60 | AwA10PITState timer; | ||
61 | AwH3ClockCtlState ccu; | ||
62 | + AwCpuCfgState cpucfg; | ||
63 | AwH3SysCtrlState sysctrl; | ||
64 | GICState gic; | ||
65 | MemoryRegion sram_a1; | ||
66 | diff --git a/include/hw/misc/allwinner-cpucfg.h b/include/hw/misc/allwinner-cpucfg.h | ||
67 | new file mode 100644 | ||
68 | index XXXXXXX..XXXXXXX | ||
69 | --- /dev/null | ||
70 | +++ b/include/hw/misc/allwinner-cpucfg.h | ||
71 | @@ -XXX,XX +XXX,XX @@ | ||
72 | +/* | ||
73 | + * Allwinner CPU Configuration Module emulation | ||
74 | + * | ||
75 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
76 | + * | ||
77 | + * This program is free software: you can redistribute it and/or modify | ||
78 | + * it under the terms of the GNU General Public License as published by | ||
79 | + * the Free Software Foundation, either version 2 of the License, or | ||
80 | + * (at your option) any later version. | ||
81 | + * | ||
82 | + * This program is distributed in the hope that it will be useful, | ||
83 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
84 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
85 | + * GNU General Public License for more details. | ||
86 | + * | ||
87 | + * You should have received a copy of the GNU General Public License | ||
88 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
89 | + */ | ||
90 | + | ||
91 | +#ifndef HW_MISC_ALLWINNER_CPUCFG_H | ||
92 | +#define HW_MISC_ALLWINNER_CPUCFG_H | ||
93 | + | ||
94 | +#include "qom/object.h" | ||
95 | +#include "hw/sysbus.h" | ||
96 | + | ||
97 | +/** | ||
98 | + * Object model | ||
99 | + * @{ | ||
100 | + */ | ||
101 | + | ||
102 | +#define TYPE_AW_CPUCFG "allwinner-cpucfg" | ||
103 | +#define AW_CPUCFG(obj) \ | ||
104 | + OBJECT_CHECK(AwCpuCfgState, (obj), TYPE_AW_CPUCFG) | ||
105 | + | ||
106 | +/** @} */ | ||
107 | + | ||
108 | +/** | ||
109 | + * Allwinner CPU Configuration Module instance state | ||
110 | + */ | ||
111 | +typedef struct AwCpuCfgState { | ||
112 | + /*< private >*/ | ||
113 | + SysBusDevice parent_obj; | ||
114 | + /*< public >*/ | ||
115 | + | ||
116 | + MemoryRegion iomem; | ||
117 | + uint32_t gen_ctrl; | ||
118 | + uint32_t super_standby; | ||
119 | + uint32_t entry_addr; | ||
120 | + | ||
121 | +} AwCpuCfgState; | ||
122 | + | ||
123 | +#endif /* HW_MISC_ALLWINNER_CPUCFG_H */ | ||
124 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | 125 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/target/arm/translate-a64.c | 126 | --- a/hw/arm/allwinner-h3.c |
31 | +++ b/target/arm/translate-a64.c | 127 | +++ b/hw/arm/allwinner-h3.c |
32 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn) | 128 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { |
33 | feature = ARM_FEATURE_V8_SHA512; | 129 | [AW_H3_GIC_CPU] = 0x01c82000, |
34 | genfn = gen_helper_crypto_sha512su1; | 130 | [AW_H3_GIC_HYP] = 0x01c84000, |
35 | break; | 131 | [AW_H3_GIC_VCPU] = 0x01c86000, |
36 | - default: | 132 | + [AW_H3_CPUCFG] = 0x01f01c00, |
37 | - unallocated_encoding(s); | 133 | [AW_H3_SDRAM] = 0x40000000 |
38 | - return; | 134 | }; |
39 | + case 3: /* RAX1 */ | 135 | |
40 | + feature = ARM_FEATURE_V8_SHA3; | 136 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { |
41 | + genfn = NULL; | 137 | { "r_wdog", 0x01f01000, 1 * KiB }, |
42 | + break; | 138 | { "r_prcm", 0x01f01400, 1 * KiB }, |
43 | } | 139 | { "r_twd", 0x01f01800, 1 * KiB }, |
44 | } else { | 140 | - { "r_cpucfg", 0x01f01c00, 1 * KiB }, |
45 | unallocated_encoding(s); | 141 | { "r_cir-rx", 0x01f02000, 1 * KiB }, |
46 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn) | 142 | { "r_twi", 0x01f02400, 1 * KiB }, |
47 | tcg_temp_free_ptr(tcg_rn_ptr); | 143 | { "r_uart", 0x01f02800, 1 * KiB }, |
48 | tcg_temp_free_ptr(tcg_rm_ptr); | 144 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) |
49 | } else { | 145 | |
50 | - g_assert_not_reached(); | 146 | sysbus_init_child_obj(obj, "sysctrl", &s->sysctrl, sizeof(s->sysctrl), |
51 | + TCGv_i64 tcg_op1, tcg_op2, tcg_res[2]; | 147 | TYPE_AW_H3_SYSCTRL); |
52 | + int pass; | 148 | + |
53 | + | 149 | + sysbus_init_child_obj(obj, "cpucfg", &s->cpucfg, sizeof(s->cpucfg), |
54 | + tcg_op1 = tcg_temp_new_i64(); | 150 | + TYPE_AW_CPUCFG); |
55 | + tcg_op2 = tcg_temp_new_i64(); | ||
56 | + tcg_res[0] = tcg_temp_new_i64(); | ||
57 | + tcg_res[1] = tcg_temp_new_i64(); | ||
58 | + | ||
59 | + for (pass = 0; pass < 2; pass++) { | ||
60 | + read_vec_element(s, tcg_op1, rn, pass, MO_64); | ||
61 | + read_vec_element(s, tcg_op2, rm, pass, MO_64); | ||
62 | + | ||
63 | + tcg_gen_rotli_i64(tcg_res[pass], tcg_op2, 1); | ||
64 | + tcg_gen_xor_i64(tcg_res[pass], tcg_res[pass], tcg_op1); | ||
65 | + } | ||
66 | + write_vec_element(s, tcg_res[0], rd, 0, MO_64); | ||
67 | + write_vec_element(s, tcg_res[1], rd, 1, MO_64); | ||
68 | + | ||
69 | + tcg_temp_free_i64(tcg_op1); | ||
70 | + tcg_temp_free_i64(tcg_op2); | ||
71 | + tcg_temp_free_i64(tcg_res[0]); | ||
72 | + tcg_temp_free_i64(tcg_res[1]); | ||
73 | } | ||
74 | } | 151 | } |
75 | 152 | ||
76 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_two_reg_sha512(DisasContext *s, uint32_t insn) | 153 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) |
77 | tcg_temp_free_ptr(tcg_rn_ptr); | 154 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) |
78 | } | 155 | qdev_init_nofail(DEVICE(&s->sysctrl)); |
79 | 156 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysctrl), 0, s->memmap[AW_H3_SYSCTRL]); | |
80 | +/* Crypto four-register | 157 | |
81 | + * 31 23 22 21 20 16 15 14 10 9 5 4 0 | 158 | + /* CPU Configuration */ |
82 | + * +-------------------+-----+------+---+------+------+------+ | 159 | + qdev_init_nofail(DEVICE(&s->cpucfg)); |
83 | + * | 1 1 0 0 1 1 1 0 0 | Op0 | Rm | 0 | Ra | Rn | Rd | | 160 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->cpucfg), 0, s->memmap[AW_H3_CPUCFG]); |
84 | + * +-------------------+-----+------+---+------+------+------+ | 161 | + |
162 | /* Universal Serial Bus */ | ||
163 | sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], | ||
164 | qdev_get_gpio_in(DEVICE(&s->gic), | ||
165 | diff --git a/hw/misc/allwinner-cpucfg.c b/hw/misc/allwinner-cpucfg.c | ||
166 | new file mode 100644 | ||
167 | index XXXXXXX..XXXXXXX | ||
168 | --- /dev/null | ||
169 | +++ b/hw/misc/allwinner-cpucfg.c | ||
170 | @@ -XXX,XX +XXX,XX @@ | ||
171 | +/* | ||
172 | + * Allwinner CPU Configuration Module emulation | ||
173 | + * | ||
174 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
175 | + * | ||
176 | + * This program is free software: you can redistribute it and/or modify | ||
177 | + * it under the terms of the GNU General Public License as published by | ||
178 | + * the Free Software Foundation, either version 2 of the License, or | ||
179 | + * (at your option) any later version. | ||
180 | + * | ||
181 | + * This program is distributed in the hope that it will be useful, | ||
182 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
183 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
184 | + * GNU General Public License for more details. | ||
185 | + * | ||
186 | + * You should have received a copy of the GNU General Public License | ||
187 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
85 | + */ | 188 | + */ |
86 | +static void disas_crypto_four_reg(DisasContext *s, uint32_t insn) | 189 | + |
87 | +{ | 190 | +#include "qemu/osdep.h" |
88 | + int op0 = extract32(insn, 21, 2); | 191 | +#include "qemu/units.h" |
89 | + int rm = extract32(insn, 16, 5); | 192 | +#include "hw/sysbus.h" |
90 | + int ra = extract32(insn, 10, 5); | 193 | +#include "migration/vmstate.h" |
91 | + int rn = extract32(insn, 5, 5); | 194 | +#include "qemu/log.h" |
92 | + int rd = extract32(insn, 0, 5); | 195 | +#include "qemu/module.h" |
93 | + int feature; | 196 | +#include "qemu/error-report.h" |
94 | + | 197 | +#include "qemu/timer.h" |
95 | + switch (op0) { | 198 | +#include "hw/core/cpu.h" |
96 | + case 0: /* EOR3 */ | 199 | +#include "target/arm/arm-powerctl.h" |
97 | + case 1: /* BCAX */ | 200 | +#include "target/arm/cpu.h" |
98 | + feature = ARM_FEATURE_V8_SHA3; | 201 | +#include "hw/misc/allwinner-cpucfg.h" |
99 | + break; | 202 | +#include "trace.h" |
100 | + default: | 203 | + |
101 | + unallocated_encoding(s); | 204 | +/* CPUCFG register offsets */ |
205 | +enum { | ||
206 | + REG_CPUS_RST_CTRL = 0x0000, /* CPUs Reset Control */ | ||
207 | + REG_CPU0_RST_CTRL = 0x0040, /* CPU#0 Reset Control */ | ||
208 | + REG_CPU0_CTRL = 0x0044, /* CPU#0 Control */ | ||
209 | + REG_CPU0_STATUS = 0x0048, /* CPU#0 Status */ | ||
210 | + REG_CPU1_RST_CTRL = 0x0080, /* CPU#1 Reset Control */ | ||
211 | + REG_CPU1_CTRL = 0x0084, /* CPU#1 Control */ | ||
212 | + REG_CPU1_STATUS = 0x0088, /* CPU#1 Status */ | ||
213 | + REG_CPU2_RST_CTRL = 0x00C0, /* CPU#2 Reset Control */ | ||
214 | + REG_CPU2_CTRL = 0x00C4, /* CPU#2 Control */ | ||
215 | + REG_CPU2_STATUS = 0x00C8, /* CPU#2 Status */ | ||
216 | + REG_CPU3_RST_CTRL = 0x0100, /* CPU#3 Reset Control */ | ||
217 | + REG_CPU3_CTRL = 0x0104, /* CPU#3 Control */ | ||
218 | + REG_CPU3_STATUS = 0x0108, /* CPU#3 Status */ | ||
219 | + REG_CPU_SYS_RST = 0x0140, /* CPU System Reset */ | ||
220 | + REG_CLK_GATING = 0x0144, /* CPU Clock Gating */ | ||
221 | + REG_GEN_CTRL = 0x0184, /* General Control */ | ||
222 | + REG_SUPER_STANDBY = 0x01A0, /* Super Standby Flag */ | ||
223 | + REG_ENTRY_ADDR = 0x01A4, /* Reset Entry Address */ | ||
224 | + REG_DBG_EXTERN = 0x01E4, /* Debug External */ | ||
225 | + REG_CNT64_CTRL = 0x0280, /* 64-bit Counter Control */ | ||
226 | + REG_CNT64_LOW = 0x0284, /* 64-bit Counter Low */ | ||
227 | + REG_CNT64_HIGH = 0x0288, /* 64-bit Counter High */ | ||
228 | +}; | ||
229 | + | ||
230 | +/* CPUCFG register flags */ | ||
231 | +enum { | ||
232 | + CPUX_RESET_RELEASED = ((1 << 1) | (1 << 0)), | ||
233 | + CPUX_STATUS_SMP = (1 << 0), | ||
234 | + CPU_SYS_RESET_RELEASED = (1 << 0), | ||
235 | + CLK_GATING_ENABLE = ((1 << 8) | 0xF), | ||
236 | +}; | ||
237 | + | ||
238 | +/* CPUCFG register reset values */ | ||
239 | +enum { | ||
240 | + REG_CLK_GATING_RST = 0x0000010F, | ||
241 | + REG_GEN_CTRL_RST = 0x00000020, | ||
242 | + REG_SUPER_STANDBY_RST = 0x0, | ||
243 | + REG_CNT64_CTRL_RST = 0x0, | ||
244 | +}; | ||
245 | + | ||
246 | +/* CPUCFG constants */ | ||
247 | +enum { | ||
248 | + CPU_EXCEPTION_LEVEL_ON_RESET = 3, /* EL3 */ | ||
249 | +}; | ||
250 | + | ||
251 | +static void allwinner_cpucfg_cpu_reset(AwCpuCfgState *s, uint8_t cpu_id) | ||
252 | +{ | ||
253 | + int ret; | ||
254 | + | ||
255 | + trace_allwinner_cpucfg_cpu_reset(cpu_id, s->entry_addr); | ||
256 | + | ||
257 | + ARMCPU *target_cpu = ARM_CPU(arm_get_cpu_by_id(cpu_id)); | ||
258 | + if (!target_cpu) { | ||
259 | + /* | ||
260 | + * Called with a bogus value for cpu_id. Guest error will | ||
261 | + * already have been logged, we can simply return here. | ||
262 | + */ | ||
102 | + return; | 263 | + return; |
103 | + } | 264 | + } |
104 | + | 265 | + bool target_aa64 = arm_feature(&target_cpu->env, ARM_FEATURE_AARCH64); |
105 | + if (!arm_dc_feature(s, feature)) { | 266 | + |
106 | + unallocated_encoding(s); | 267 | + ret = arm_set_cpu_on(cpu_id, s->entry_addr, 0, |
268 | + CPU_EXCEPTION_LEVEL_ON_RESET, target_aa64); | ||
269 | + if (ret != QEMU_ARM_POWERCTL_RET_SUCCESS) { | ||
270 | + error_report("%s: failed to bring up CPU %d: err %d", | ||
271 | + __func__, cpu_id, ret); | ||
107 | + return; | 272 | + return; |
108 | + } | 273 | + } |
109 | + | 274 | +} |
110 | + if (!fp_access_check(s)) { | 275 | + |
111 | + return; | 276 | +static uint64_t allwinner_cpucfg_read(void *opaque, hwaddr offset, |
277 | + unsigned size) | ||
278 | +{ | ||
279 | + const AwCpuCfgState *s = AW_CPUCFG(opaque); | ||
280 | + uint64_t val = 0; | ||
281 | + | ||
282 | + switch (offset) { | ||
283 | + case REG_CPUS_RST_CTRL: /* CPUs Reset Control */ | ||
284 | + case REG_CPU_SYS_RST: /* CPU System Reset */ | ||
285 | + val = CPU_SYS_RESET_RELEASED; | ||
286 | + break; | ||
287 | + case REG_CPU0_RST_CTRL: /* CPU#0 Reset Control */ | ||
288 | + case REG_CPU1_RST_CTRL: /* CPU#1 Reset Control */ | ||
289 | + case REG_CPU2_RST_CTRL: /* CPU#2 Reset Control */ | ||
290 | + case REG_CPU3_RST_CTRL: /* CPU#3 Reset Control */ | ||
291 | + val = CPUX_RESET_RELEASED; | ||
292 | + break; | ||
293 | + case REG_CPU0_CTRL: /* CPU#0 Control */ | ||
294 | + case REG_CPU1_CTRL: /* CPU#1 Control */ | ||
295 | + case REG_CPU2_CTRL: /* CPU#2 Control */ | ||
296 | + case REG_CPU3_CTRL: /* CPU#3 Control */ | ||
297 | + val = 0; | ||
298 | + break; | ||
299 | + case REG_CPU0_STATUS: /* CPU#0 Status */ | ||
300 | + case REG_CPU1_STATUS: /* CPU#1 Status */ | ||
301 | + case REG_CPU2_STATUS: /* CPU#2 Status */ | ||
302 | + case REG_CPU3_STATUS: /* CPU#3 Status */ | ||
303 | + val = CPUX_STATUS_SMP; | ||
304 | + break; | ||
305 | + case REG_CLK_GATING: /* CPU Clock Gating */ | ||
306 | + val = CLK_GATING_ENABLE; | ||
307 | + break; | ||
308 | + case REG_GEN_CTRL: /* General Control */ | ||
309 | + val = s->gen_ctrl; | ||
310 | + break; | ||
311 | + case REG_SUPER_STANDBY: /* Super Standby Flag */ | ||
312 | + val = s->super_standby; | ||
313 | + break; | ||
314 | + case REG_ENTRY_ADDR: /* Reset Entry Address */ | ||
315 | + val = s->entry_addr; | ||
316 | + break; | ||
317 | + case REG_DBG_EXTERN: /* Debug External */ | ||
318 | + case REG_CNT64_CTRL: /* 64-bit Counter Control */ | ||
319 | + case REG_CNT64_LOW: /* 64-bit Counter Low */ | ||
320 | + case REG_CNT64_HIGH: /* 64-bit Counter High */ | ||
321 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented register at 0x%04x\n", | ||
322 | + __func__, (uint32_t)offset); | ||
323 | + break; | ||
324 | + default: | ||
325 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
326 | + __func__, (uint32_t)offset); | ||
327 | + break; | ||
112 | + } | 328 | + } |
113 | + | 329 | + |
114 | + if (op0 < 2) { | 330 | + trace_allwinner_cpucfg_read(offset, val, size); |
115 | + TCGv_i64 tcg_op1, tcg_op2, tcg_op3, tcg_res[2]; | 331 | + |
116 | + int pass; | 332 | + return val; |
117 | + | 333 | +} |
118 | + tcg_op1 = tcg_temp_new_i64(); | 334 | + |
119 | + tcg_op2 = tcg_temp_new_i64(); | 335 | +static void allwinner_cpucfg_write(void *opaque, hwaddr offset, |
120 | + tcg_op3 = tcg_temp_new_i64(); | 336 | + uint64_t val, unsigned size) |
121 | + tcg_res[0] = tcg_temp_new_i64(); | 337 | +{ |
122 | + tcg_res[1] = tcg_temp_new_i64(); | 338 | + AwCpuCfgState *s = AW_CPUCFG(opaque); |
123 | + | 339 | + |
124 | + for (pass = 0; pass < 2; pass++) { | 340 | + trace_allwinner_cpucfg_write(offset, val, size); |
125 | + read_vec_element(s, tcg_op1, rn, pass, MO_64); | 341 | + |
126 | + read_vec_element(s, tcg_op2, rm, pass, MO_64); | 342 | + switch (offset) { |
127 | + read_vec_element(s, tcg_op3, ra, pass, MO_64); | 343 | + case REG_CPUS_RST_CTRL: /* CPUs Reset Control */ |
128 | + | 344 | + case REG_CPU_SYS_RST: /* CPU System Reset */ |
129 | + if (op0 == 0) { | 345 | + break; |
130 | + /* EOR3 */ | 346 | + case REG_CPU0_RST_CTRL: /* CPU#0 Reset Control */ |
131 | + tcg_gen_xor_i64(tcg_res[pass], tcg_op2, tcg_op3); | 347 | + case REG_CPU1_RST_CTRL: /* CPU#1 Reset Control */ |
132 | + } else { | 348 | + case REG_CPU2_RST_CTRL: /* CPU#2 Reset Control */ |
133 | + /* BCAX */ | 349 | + case REG_CPU3_RST_CTRL: /* CPU#3 Reset Control */ |
134 | + tcg_gen_andc_i64(tcg_res[pass], tcg_op2, tcg_op3); | 350 | + if (val) { |
135 | + } | 351 | + allwinner_cpucfg_cpu_reset(s, (offset - REG_CPU0_RST_CTRL) >> 6); |
136 | + tcg_gen_xor_i64(tcg_res[pass], tcg_res[pass], tcg_op1); | ||
137 | + } | 352 | + } |
138 | + write_vec_element(s, tcg_res[0], rd, 0, MO_64); | 353 | + break; |
139 | + write_vec_element(s, tcg_res[1], rd, 1, MO_64); | 354 | + case REG_CPU0_CTRL: /* CPU#0 Control */ |
140 | + | 355 | + case REG_CPU1_CTRL: /* CPU#1 Control */ |
141 | + tcg_temp_free_i64(tcg_op1); | 356 | + case REG_CPU2_CTRL: /* CPU#2 Control */ |
142 | + tcg_temp_free_i64(tcg_op2); | 357 | + case REG_CPU3_CTRL: /* CPU#3 Control */ |
143 | + tcg_temp_free_i64(tcg_op3); | 358 | + case REG_CPU0_STATUS: /* CPU#0 Status */ |
144 | + tcg_temp_free_i64(tcg_res[0]); | 359 | + case REG_CPU1_STATUS: /* CPU#1 Status */ |
145 | + tcg_temp_free_i64(tcg_res[1]); | 360 | + case REG_CPU2_STATUS: /* CPU#2 Status */ |
146 | + } else { | 361 | + case REG_CPU3_STATUS: /* CPU#3 Status */ |
147 | + g_assert_not_reached(); | 362 | + case REG_CLK_GATING: /* CPU Clock Gating */ |
363 | + break; | ||
364 | + case REG_GEN_CTRL: /* General Control */ | ||
365 | + s->gen_ctrl = val; | ||
366 | + break; | ||
367 | + case REG_SUPER_STANDBY: /* Super Standby Flag */ | ||
368 | + s->super_standby = val; | ||
369 | + break; | ||
370 | + case REG_ENTRY_ADDR: /* Reset Entry Address */ | ||
371 | + s->entry_addr = val; | ||
372 | + break; | ||
373 | + case REG_DBG_EXTERN: /* Debug External */ | ||
374 | + case REG_CNT64_CTRL: /* 64-bit Counter Control */ | ||
375 | + case REG_CNT64_LOW: /* 64-bit Counter Low */ | ||
376 | + case REG_CNT64_HIGH: /* 64-bit Counter High */ | ||
377 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented register at 0x%04x\n", | ||
378 | + __func__, (uint32_t)offset); | ||
379 | + break; | ||
380 | + default: | ||
381 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
382 | + __func__, (uint32_t)offset); | ||
383 | + break; | ||
148 | + } | 384 | + } |
149 | +} | 385 | +} |
150 | + | 386 | + |
151 | +/* Crypto XAR | 387 | +static const MemoryRegionOps allwinner_cpucfg_ops = { |
152 | + * 31 21 20 16 15 10 9 5 4 0 | 388 | + .read = allwinner_cpucfg_read, |
153 | + * +-----------------------+------+--------+------+------+ | 389 | + .write = allwinner_cpucfg_write, |
154 | + * | 1 1 0 0 1 1 1 0 1 0 0 | Rm | imm6 | Rn | Rd | | 390 | + .endianness = DEVICE_NATIVE_ENDIAN, |
155 | + * +-----------------------+------+--------+------+------+ | 391 | + .valid = { |
156 | + */ | 392 | + .min_access_size = 4, |
157 | +static void disas_crypto_xar(DisasContext *s, uint32_t insn) | 393 | + .max_access_size = 4, |
158 | +{ | 394 | + }, |
159 | + int rm = extract32(insn, 16, 5); | 395 | + .impl.min_access_size = 4, |
160 | + int imm6 = extract32(insn, 10, 6); | 396 | +}; |
161 | + int rn = extract32(insn, 5, 5); | 397 | + |
162 | + int rd = extract32(insn, 0, 5); | 398 | +static void allwinner_cpucfg_reset(DeviceState *dev) |
163 | + TCGv_i64 tcg_op1, tcg_op2, tcg_res[2]; | 399 | +{ |
164 | + int pass; | 400 | + AwCpuCfgState *s = AW_CPUCFG(dev); |
165 | + | 401 | + |
166 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_SHA3)) { | 402 | + /* Set default values for registers */ |
167 | + unallocated_encoding(s); | 403 | + s->gen_ctrl = REG_GEN_CTRL_RST; |
168 | + return; | 404 | + s->super_standby = REG_SUPER_STANDBY_RST; |
405 | + s->entry_addr = 0; | ||
406 | +} | ||
407 | + | ||
408 | +static void allwinner_cpucfg_init(Object *obj) | ||
409 | +{ | ||
410 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
411 | + AwCpuCfgState *s = AW_CPUCFG(obj); | ||
412 | + | ||
413 | + /* Memory mapping */ | ||
414 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_cpucfg_ops, s, | ||
415 | + TYPE_AW_CPUCFG, 1 * KiB); | ||
416 | + sysbus_init_mmio(sbd, &s->iomem); | ||
417 | +} | ||
418 | + | ||
419 | +static const VMStateDescription allwinner_cpucfg_vmstate = { | ||
420 | + .name = "allwinner-cpucfg", | ||
421 | + .version_id = 1, | ||
422 | + .minimum_version_id = 1, | ||
423 | + .fields = (VMStateField[]) { | ||
424 | + VMSTATE_UINT32(gen_ctrl, AwCpuCfgState), | ||
425 | + VMSTATE_UINT32(super_standby, AwCpuCfgState), | ||
426 | + VMSTATE_UINT32(entry_addr, AwCpuCfgState), | ||
427 | + VMSTATE_END_OF_LIST() | ||
169 | + } | 428 | + } |
170 | + | 429 | +}; |
171 | + if (!fp_access_check(s)) { | 430 | + |
172 | + return; | 431 | +static void allwinner_cpucfg_class_init(ObjectClass *klass, void *data) |
173 | + } | 432 | +{ |
174 | + | 433 | + DeviceClass *dc = DEVICE_CLASS(klass); |
175 | + tcg_op1 = tcg_temp_new_i64(); | 434 | + |
176 | + tcg_op2 = tcg_temp_new_i64(); | 435 | + dc->reset = allwinner_cpucfg_reset; |
177 | + tcg_res[0] = tcg_temp_new_i64(); | 436 | + dc->vmsd = &allwinner_cpucfg_vmstate; |
178 | + tcg_res[1] = tcg_temp_new_i64(); | 437 | +} |
179 | + | 438 | + |
180 | + for (pass = 0; pass < 2; pass++) { | 439 | +static const TypeInfo allwinner_cpucfg_info = { |
181 | + read_vec_element(s, tcg_op1, rn, pass, MO_64); | 440 | + .name = TYPE_AW_CPUCFG, |
182 | + read_vec_element(s, tcg_op2, rm, pass, MO_64); | 441 | + .parent = TYPE_SYS_BUS_DEVICE, |
183 | + | 442 | + .instance_init = allwinner_cpucfg_init, |
184 | + tcg_gen_xor_i64(tcg_res[pass], tcg_op1, tcg_op2); | 443 | + .instance_size = sizeof(AwCpuCfgState), |
185 | + tcg_gen_rotri_i64(tcg_res[pass], tcg_res[pass], imm6); | 444 | + .class_init = allwinner_cpucfg_class_init, |
186 | + } | 445 | +}; |
187 | + write_vec_element(s, tcg_res[0], rd, 0, MO_64); | 446 | + |
188 | + write_vec_element(s, tcg_res[1], rd, 1, MO_64); | 447 | +static void allwinner_cpucfg_register(void) |
189 | + | 448 | +{ |
190 | + tcg_temp_free_i64(tcg_op1); | 449 | + type_register_static(&allwinner_cpucfg_info); |
191 | + tcg_temp_free_i64(tcg_op2); | 450 | +} |
192 | + tcg_temp_free_i64(tcg_res[0]); | 451 | + |
193 | + tcg_temp_free_i64(tcg_res[1]); | 452 | +type_init(allwinner_cpucfg_register) |
194 | +} | 453 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events |
195 | + | 454 | index XXXXXXX..XXXXXXX 100644 |
196 | /* C3.6 Data processing - SIMD, inc Crypto | 455 | --- a/hw/misc/trace-events |
197 | * | 456 | +++ b/hw/misc/trace-events |
198 | * As the decode gets a little complex we are using a table based | 457 | @@ -XXX,XX +XXX,XX @@ |
199 | @@ -XXX,XX +XXX,XX @@ static const AArch64DecodeTable data_proc_simd[] = { | 458 | # See docs/devel/tracing.txt for syntax documentation. |
200 | { 0x5e280800, 0xff3e0c00, disas_crypto_two_reg_sha }, | 459 | |
201 | { 0xce608000, 0xffe0b000, disas_crypto_three_reg_sha512 }, | 460 | +# allwinner-cpucfg.c |
202 | { 0xcec08000, 0xfffff000, disas_crypto_two_reg_sha512 }, | 461 | +allwinner_cpucfg_cpu_reset(uint8_t cpu_id, uint32_t reset_addr) "id %u, reset_addr 0x%" PRIu32 |
203 | + { 0xce000000, 0xff808000, disas_crypto_four_reg }, | 462 | +allwinner_cpucfg_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
204 | + { 0xce800000, 0xffe00000, disas_crypto_xar }, | 463 | +allwinner_cpucfg_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
205 | { 0x00000000, 0x00000000, NULL } | 464 | + |
206 | }; | 465 | # eccmemctl.c |
207 | 466 | ecc_mem_writel_mer(uint32_t val) "Write memory enable 0x%08x" | |
467 | ecc_mem_writel_mdr(uint32_t val) "Write memory delay 0x%08x" | ||
208 | -- | 468 | -- |
209 | 2.16.1 | 469 | 2.20.1 |
210 | 470 | ||
211 | 471 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Add minimal code needed to allow upstream Linux guest to boot. | 3 | The Security Identifier device found in various Allwinner System on Chip |
4 | 4 | designs gives applications a per-board unique identifier. This commit | |
5 | Cc: Peter Maydell <peter.maydell@linaro.org> | 5 | adds support for the Allwinner Security Identifier using a 128-bit |
6 | Cc: Jason Wang <jasowang@redhat.com> | 6 | UUID value as input. |
7 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | |
8 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | 8 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> |
9 | Cc: Michael S. Tsirkin <mst@redhat.com> | 9 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
10 | Cc: qemu-devel@nongnu.org | 10 | Message-id: 20200311221854.30370-8-nieklinnenbank@gmail.com |
11 | Cc: qemu-arm@nongnu.org | ||
12 | Cc: yurovsky@gmail.com | ||
13 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 12 | --- |
18 | hw/misc/Makefile.objs | 1 + | 13 | hw/misc/Makefile.objs | 1 + |
19 | include/hw/misc/imx7_gpr.h | 28 ++++++++++ | 14 | include/hw/arm/allwinner-h3.h | 3 + |
20 | hw/misc/imx7_gpr.c | 124 +++++++++++++++++++++++++++++++++++++++++++++ | 15 | include/hw/misc/allwinner-sid.h | 60 ++++++++++++ |
21 | hw/misc/trace-events | 4 ++ | 16 | hw/arm/allwinner-h3.c | 11 ++- |
22 | 4 files changed, 157 insertions(+) | 17 | hw/arm/orangepi.c | 8 ++ |
23 | create mode 100644 include/hw/misc/imx7_gpr.h | 18 | hw/misc/allwinner-sid.c | 168 ++++++++++++++++++++++++++++++++ |
24 | create mode 100644 hw/misc/imx7_gpr.c | 19 | hw/misc/trace-events | 4 + |
20 | 7 files changed, 254 insertions(+), 1 deletion(-) | ||
21 | create mode 100644 include/hw/misc/allwinner-sid.h | ||
22 | create mode 100644 hw/misc/allwinner-sid.c | ||
25 | 23 | ||
26 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 24 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs |
27 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/hw/misc/Makefile.objs | 26 | --- a/hw/misc/Makefile.objs |
29 | +++ b/hw/misc/Makefile.objs | 27 | +++ b/hw/misc/Makefile.objs |
30 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_IMX) += imx6_src.o | 28 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_IVSHMEM_DEVICE) += ivshmem.o |
31 | obj-$(CONFIG_IMX) += imx7_ccm.o | 29 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-ccu.o |
32 | obj-$(CONFIG_IMX) += imx2_wdt.o | 30 | obj-$(CONFIG_ALLWINNER_H3) += allwinner-cpucfg.o |
33 | obj-$(CONFIG_IMX) += imx7_snvs.o | 31 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-sysctrl.o |
34 | +obj-$(CONFIG_IMX) += imx7_gpr.o | 32 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-sid.o |
35 | obj-$(CONFIG_MILKYMIST) += milkymist-hpdmc.o | 33 | common-obj-$(CONFIG_REALVIEW) += arm_sysctl.o |
36 | obj-$(CONFIG_MILKYMIST) += milkymist-pfpu.o | 34 | common-obj-$(CONFIG_NSERIES) += cbus.o |
37 | obj-$(CONFIG_MAINSTONE) += mst_fpga.o | 35 | common-obj-$(CONFIG_ECCMEMCTL) += eccmemctl.o |
38 | diff --git a/include/hw/misc/imx7_gpr.h b/include/hw/misc/imx7_gpr.h | 36 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h |
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/include/hw/arm/allwinner-h3.h | ||
39 | +++ b/include/hw/arm/allwinner-h3.h | ||
40 | @@ -XXX,XX +XXX,XX @@ | ||
41 | #include "hw/misc/allwinner-h3-ccu.h" | ||
42 | #include "hw/misc/allwinner-cpucfg.h" | ||
43 | #include "hw/misc/allwinner-h3-sysctrl.h" | ||
44 | +#include "hw/misc/allwinner-sid.h" | ||
45 | #include "target/arm/cpu.h" | ||
46 | |||
47 | /** | ||
48 | @@ -XXX,XX +XXX,XX @@ enum { | ||
49 | AW_H3_SRAM_A2, | ||
50 | AW_H3_SRAM_C, | ||
51 | AW_H3_SYSCTRL, | ||
52 | + AW_H3_SID, | ||
53 | AW_H3_EHCI0, | ||
54 | AW_H3_OHCI0, | ||
55 | AW_H3_EHCI1, | ||
56 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
57 | AwH3ClockCtlState ccu; | ||
58 | AwCpuCfgState cpucfg; | ||
59 | AwH3SysCtrlState sysctrl; | ||
60 | + AwSidState sid; | ||
61 | GICState gic; | ||
62 | MemoryRegion sram_a1; | ||
63 | MemoryRegion sram_a2; | ||
64 | diff --git a/include/hw/misc/allwinner-sid.h b/include/hw/misc/allwinner-sid.h | ||
39 | new file mode 100644 | 65 | new file mode 100644 |
40 | index XXXXXXX..XXXXXXX | 66 | index XXXXXXX..XXXXXXX |
41 | --- /dev/null | 67 | --- /dev/null |
42 | +++ b/include/hw/misc/imx7_gpr.h | 68 | +++ b/include/hw/misc/allwinner-sid.h |
43 | @@ -XXX,XX +XXX,XX @@ | 69 | @@ -XXX,XX +XXX,XX @@ |
44 | +/* | 70 | +/* |
45 | + * Copyright (c) 2017, Impinj, Inc. | 71 | + * Allwinner Security ID emulation |
46 | + * | 72 | + * |
47 | + * i.MX7 GPR IP block emulation code | 73 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> |
48 | + * | 74 | + * |
49 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | 75 | + * This program is free software: you can redistribute it and/or modify |
50 | + * | 76 | + * it under the terms of the GNU General Public License as published by |
51 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 77 | + * the Free Software Foundation, either version 2 of the License, or |
52 | + * See the COPYING file in the top-level directory. | 78 | + * (at your option) any later version. |
79 | + * | ||
80 | + * This program is distributed in the hope that it will be useful, | ||
81 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
82 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
83 | + * GNU General Public License for more details. | ||
84 | + * | ||
85 | + * You should have received a copy of the GNU General Public License | ||
86 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
53 | + */ | 87 | + */ |
54 | + | 88 | + |
55 | +#ifndef IMX7_GPR_H | 89 | +#ifndef HW_MISC_ALLWINNER_SID_H |
56 | +#define IMX7_GPR_H | 90 | +#define HW_MISC_ALLWINNER_SID_H |
57 | + | 91 | + |
58 | +#include "qemu/bitops.h" | 92 | +#include "qom/object.h" |
59 | +#include "hw/sysbus.h" | 93 | +#include "hw/sysbus.h" |
60 | + | 94 | +#include "qemu/uuid.h" |
61 | +#define TYPE_IMX7_GPR "imx7.gpr" | 95 | + |
62 | +#define IMX7_GPR(obj) OBJECT_CHECK(IMX7GPRState, (obj), TYPE_IMX7_GPR) | 96 | +/** |
63 | + | 97 | + * Object model |
64 | +typedef struct IMX7GPRState { | 98 | + * @{ |
65 | + /* <private> */ | 99 | + */ |
100 | + | ||
101 | +#define TYPE_AW_SID "allwinner-sid" | ||
102 | +#define AW_SID(obj) \ | ||
103 | + OBJECT_CHECK(AwSidState, (obj), TYPE_AW_SID) | ||
104 | + | ||
105 | +/** @} */ | ||
106 | + | ||
107 | +/** | ||
108 | + * Allwinner Security ID object instance state | ||
109 | + */ | ||
110 | +typedef struct AwSidState { | ||
111 | + /*< private >*/ | ||
66 | + SysBusDevice parent_obj; | 112 | + SysBusDevice parent_obj; |
67 | + | 113 | + /*< public >*/ |
68 | + MemoryRegion mmio; | 114 | + |
69 | +} IMX7GPRState; | 115 | + /** Maps I/O registers in physical memory */ |
70 | + | 116 | + MemoryRegion iomem; |
71 | +#endif /* IMX7_GPR_H */ | 117 | + |
72 | diff --git a/hw/misc/imx7_gpr.c b/hw/misc/imx7_gpr.c | 118 | + /** Control register defines how and what to read */ |
119 | + uint32_t control; | ||
120 | + | ||
121 | + /** RdKey register contains the data retrieved by the device */ | ||
122 | + uint32_t rdkey; | ||
123 | + | ||
124 | + /** Stores the emulated device identifier */ | ||
125 | + QemuUUID identifier; | ||
126 | + | ||
127 | +} AwSidState; | ||
128 | + | ||
129 | +#endif /* HW_MISC_ALLWINNER_SID_H */ | ||
130 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
131 | index XXXXXXX..XXXXXXX 100644 | ||
132 | --- a/hw/arm/allwinner-h3.c | ||
133 | +++ b/hw/arm/allwinner-h3.c | ||
134 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
135 | [AW_H3_SRAM_A2] = 0x00044000, | ||
136 | [AW_H3_SRAM_C] = 0x00010000, | ||
137 | [AW_H3_SYSCTRL] = 0x01c00000, | ||
138 | + [AW_H3_SID] = 0x01c14000, | ||
139 | [AW_H3_EHCI0] = 0x01c1a000, | ||
140 | [AW_H3_OHCI0] = 0x01c1a400, | ||
141 | [AW_H3_EHCI1] = 0x01c1b000, | ||
142 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
143 | { "mmc0", 0x01c0f000, 4 * KiB }, | ||
144 | { "mmc1", 0x01c10000, 4 * KiB }, | ||
145 | { "mmc2", 0x01c11000, 4 * KiB }, | ||
146 | - { "sid", 0x01c14000, 1 * KiB }, | ||
147 | { "crypto", 0x01c15000, 4 * KiB }, | ||
148 | { "msgbox", 0x01c17000, 4 * KiB }, | ||
149 | { "spinlock", 0x01c18000, 4 * KiB }, | ||
150 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
151 | |||
152 | sysbus_init_child_obj(obj, "cpucfg", &s->cpucfg, sizeof(s->cpucfg), | ||
153 | TYPE_AW_CPUCFG); | ||
154 | + | ||
155 | + sysbus_init_child_obj(obj, "sid", &s->sid, sizeof(s->sid), | ||
156 | + TYPE_AW_SID); | ||
157 | + object_property_add_alias(obj, "identifier", OBJECT(&s->sid), | ||
158 | + "identifier", &error_abort); | ||
159 | } | ||
160 | |||
161 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
162 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
163 | qdev_init_nofail(DEVICE(&s->cpucfg)); | ||
164 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->cpucfg), 0, s->memmap[AW_H3_CPUCFG]); | ||
165 | |||
166 | + /* Security Identifier */ | ||
167 | + qdev_init_nofail(DEVICE(&s->sid)); | ||
168 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->sid), 0, s->memmap[AW_H3_SID]); | ||
169 | + | ||
170 | /* Universal Serial Bus */ | ||
171 | sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], | ||
172 | qdev_get_gpio_in(DEVICE(&s->gic), | ||
173 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c | ||
174 | index XXXXXXX..XXXXXXX 100644 | ||
175 | --- a/hw/arm/orangepi.c | ||
176 | +++ b/hw/arm/orangepi.c | ||
177 | @@ -XXX,XX +XXX,XX @@ static void orangepi_init(MachineState *machine) | ||
178 | object_property_set_int(OBJECT(h3), 24 * 1000 * 1000, "clk1-freq", | ||
179 | &error_abort); | ||
180 | |||
181 | + /* Setup SID properties. Currently using a default fixed SID identifier. */ | ||
182 | + if (qemu_uuid_is_null(&h3->sid.identifier)) { | ||
183 | + qdev_prop_set_string(DEVICE(h3), "identifier", | ||
184 | + "02c00081-1111-2222-3333-000044556677"); | ||
185 | + } else if (ldl_be_p(&h3->sid.identifier.data[0]) != 0x02c00081) { | ||
186 | + warn_report("Security Identifier value does not include H3 prefix"); | ||
187 | + } | ||
188 | + | ||
189 | /* Mark H3 object realized */ | ||
190 | object_property_set_bool(OBJECT(h3), true, "realized", &error_abort); | ||
191 | |||
192 | diff --git a/hw/misc/allwinner-sid.c b/hw/misc/allwinner-sid.c | ||
73 | new file mode 100644 | 193 | new file mode 100644 |
74 | index XXXXXXX..XXXXXXX | 194 | index XXXXXXX..XXXXXXX |
75 | --- /dev/null | 195 | --- /dev/null |
76 | +++ b/hw/misc/imx7_gpr.c | 196 | +++ b/hw/misc/allwinner-sid.c |
77 | @@ -XXX,XX +XXX,XX @@ | 197 | @@ -XXX,XX +XXX,XX @@ |
78 | +/* | 198 | +/* |
79 | + * Copyright (c) 2018, Impinj, Inc. | 199 | + * Allwinner Security ID emulation |
80 | + * | 200 | + * |
81 | + * i.MX7 GPR IP block emulation code | 201 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> |
82 | + * | 202 | + * |
83 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | 203 | + * This program is free software: you can redistribute it and/or modify |
84 | + * | 204 | + * it under the terms of the GNU General Public License as published by |
85 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 205 | + * the Free Software Foundation, either version 2 of the License, or |
86 | + * See the COPYING file in the top-level directory. | 206 | + * (at your option) any later version. |
87 | + * | 207 | + * |
88 | + * Bare minimum emulation code needed to support being able to shut | 208 | + * This program is distributed in the hope that it will be useful, |
89 | + * down linux guest gracefully. | 209 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
210 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
211 | + * GNU General Public License for more details. | ||
212 | + * | ||
213 | + * You should have received a copy of the GNU General Public License | ||
214 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
90 | + */ | 215 | + */ |
91 | + | 216 | + |
92 | +#include "qemu/osdep.h" | 217 | +#include "qemu/osdep.h" |
93 | +#include "hw/misc/imx7_gpr.h" | 218 | +#include "qemu/units.h" |
219 | +#include "hw/sysbus.h" | ||
220 | +#include "migration/vmstate.h" | ||
94 | +#include "qemu/log.h" | 221 | +#include "qemu/log.h" |
95 | +#include "sysemu/sysemu.h" | 222 | +#include "qemu/module.h" |
96 | + | 223 | +#include "qemu/guest-random.h" |
224 | +#include "qapi/error.h" | ||
225 | +#include "hw/qdev-properties.h" | ||
226 | +#include "hw/misc/allwinner-sid.h" | ||
97 | +#include "trace.h" | 227 | +#include "trace.h" |
98 | + | 228 | + |
99 | +enum IMX7GPRRegisters { | 229 | +/* SID register offsets */ |
100 | + IOMUXC_GPR0 = 0x00, | 230 | +enum { |
101 | + IOMUXC_GPR1 = 0x04, | 231 | + REG_PRCTL = 0x40, /* Control */ |
102 | + IOMUXC_GPR2 = 0x08, | 232 | + REG_RDKEY = 0x60, /* Read Key */ |
103 | + IOMUXC_GPR3 = 0x0c, | 233 | +}; |
104 | + IOMUXC_GPR4 = 0x10, | 234 | + |
105 | + IOMUXC_GPR5 = 0x14, | 235 | +/* SID register flags */ |
106 | + IOMUXC_GPR6 = 0x18, | 236 | +enum { |
107 | + IOMUXC_GPR7 = 0x1c, | 237 | + REG_PRCTL_WRITE = 0x0002, /* Unknown write flag */ |
108 | + IOMUXC_GPR8 = 0x20, | 238 | + REG_PRCTL_OP_LOCK = 0xAC00, /* Lock operation */ |
109 | + IOMUXC_GPR9 = 0x24, | 239 | +}; |
110 | + IOMUXC_GPR10 = 0x28, | 240 | + |
111 | + IOMUXC_GPR11 = 0x2c, | 241 | +static uint64_t allwinner_sid_read(void *opaque, hwaddr offset, |
112 | + IOMUXC_GPR12 = 0x30, | 242 | + unsigned size) |
113 | + IOMUXC_GPR13 = 0x34, | 243 | +{ |
114 | + IOMUXC_GPR14 = 0x38, | 244 | + const AwSidState *s = AW_SID(opaque); |
115 | + IOMUXC_GPR15 = 0x3c, | 245 | + uint64_t val = 0; |
116 | + IOMUXC_GPR16 = 0x40, | 246 | + |
117 | + IOMUXC_GPR17 = 0x44, | 247 | + switch (offset) { |
118 | + IOMUXC_GPR18 = 0x48, | 248 | + case REG_PRCTL: /* Control */ |
119 | + IOMUXC_GPR19 = 0x4c, | 249 | + val = s->control; |
120 | + IOMUXC_GPR20 = 0x50, | 250 | + break; |
121 | + IOMUXC_GPR21 = 0x54, | 251 | + case REG_RDKEY: /* Read Key */ |
122 | + IOMUXC_GPR22 = 0x58, | 252 | + val = s->rdkey; |
123 | +}; | 253 | + break; |
124 | + | 254 | + default: |
125 | +#define IMX7D_GPR1_IRQ_MASK BIT(12) | 255 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", |
126 | +#define IMX7D_GPR1_ENET1_TX_CLK_SEL_MASK BIT(13) | 256 | + __func__, (uint32_t)offset); |
127 | +#define IMX7D_GPR1_ENET2_TX_CLK_SEL_MASK BIT(14) | 257 | + return 0; |
128 | +#define IMX7D_GPR1_ENET_TX_CLK_SEL_MASK (0x3 << 13) | ||
129 | +#define IMX7D_GPR1_ENET1_CLK_DIR_MASK BIT(17) | ||
130 | +#define IMX7D_GPR1_ENET2_CLK_DIR_MASK BIT(18) | ||
131 | +#define IMX7D_GPR1_ENET_CLK_DIR_MASK (0x3 << 17) | ||
132 | + | ||
133 | +#define IMX7D_GPR5_CSI_MUX_CONTROL_MIPI BIT(4) | ||
134 | +#define IMX7D_GPR12_PCIE_PHY_REFCLK_SEL BIT(5) | ||
135 | +#define IMX7D_GPR22_PCIE_PHY_PLL_LOCKED BIT(31) | ||
136 | + | ||
137 | + | ||
138 | +static uint64_t imx7_gpr_read(void *opaque, hwaddr offset, unsigned size) | ||
139 | +{ | ||
140 | + trace_imx7_gpr_read(offset); | ||
141 | + | ||
142 | + if (offset == IOMUXC_GPR22) { | ||
143 | + return IMX7D_GPR22_PCIE_PHY_PLL_LOCKED; | ||
144 | + } | 258 | + } |
145 | + | 259 | + |
146 | + return 0; | 260 | + trace_allwinner_sid_read(offset, val, size); |
147 | +} | 261 | + |
148 | + | 262 | + return val; |
149 | +static void imx7_gpr_write(void *opaque, hwaddr offset, | 263 | +} |
150 | + uint64_t v, unsigned size) | 264 | + |
151 | +{ | 265 | +static void allwinner_sid_write(void *opaque, hwaddr offset, |
152 | + trace_imx7_gpr_write(offset, v); | 266 | + uint64_t val, unsigned size) |
153 | +} | 267 | +{ |
154 | + | 268 | + AwSidState *s = AW_SID(opaque); |
155 | +static const struct MemoryRegionOps imx7_gpr_ops = { | 269 | + |
156 | + .read = imx7_gpr_read, | 270 | + trace_allwinner_sid_write(offset, val, size); |
157 | + .write = imx7_gpr_write, | 271 | + |
272 | + switch (offset) { | ||
273 | + case REG_PRCTL: /* Control */ | ||
274 | + s->control = val; | ||
275 | + | ||
276 | + if ((s->control & REG_PRCTL_OP_LOCK) && | ||
277 | + (s->control & REG_PRCTL_WRITE)) { | ||
278 | + uint32_t id = s->control >> 16; | ||
279 | + | ||
280 | + if (id <= sizeof(QemuUUID) - sizeof(s->rdkey)) { | ||
281 | + s->rdkey = ldl_be_p(&s->identifier.data[id]); | ||
282 | + } | ||
283 | + } | ||
284 | + s->control &= ~REG_PRCTL_WRITE; | ||
285 | + break; | ||
286 | + case REG_RDKEY: /* Read Key */ | ||
287 | + break; | ||
288 | + default: | ||
289 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
290 | + __func__, (uint32_t)offset); | ||
291 | + break; | ||
292 | + } | ||
293 | +} | ||
294 | + | ||
295 | +static const MemoryRegionOps allwinner_sid_ops = { | ||
296 | + .read = allwinner_sid_read, | ||
297 | + .write = allwinner_sid_write, | ||
158 | + .endianness = DEVICE_NATIVE_ENDIAN, | 298 | + .endianness = DEVICE_NATIVE_ENDIAN, |
159 | + .impl = { | 299 | + .valid = { |
160 | + /* | ||
161 | + * Our device would not work correctly if the guest was doing | ||
162 | + * unaligned access. This might not be a limitation on the | ||
163 | + * real device but in practice there is no reason for a guest | ||
164 | + * to access this device unaligned. | ||
165 | + */ | ||
166 | + .min_access_size = 4, | 300 | + .min_access_size = 4, |
167 | + .max_access_size = 4, | 301 | + .max_access_size = 4, |
168 | + .unaligned = false, | ||
169 | + }, | 302 | + }, |
170 | +}; | 303 | + .impl.min_access_size = 4, |
171 | + | 304 | +}; |
172 | +static void imx7_gpr_init(Object *obj) | 305 | + |
173 | +{ | 306 | +static void allwinner_sid_reset(DeviceState *dev) |
174 | + SysBusDevice *sd = SYS_BUS_DEVICE(obj); | 307 | +{ |
175 | + IMX7GPRState *s = IMX7_GPR(obj); | 308 | + AwSidState *s = AW_SID(dev); |
176 | + | 309 | + |
177 | + memory_region_init_io(&s->mmio, obj, &imx7_gpr_ops, s, | 310 | + /* Set default values for registers */ |
178 | + TYPE_IMX7_GPR, 64 * 1024); | 311 | + s->control = 0; |
179 | + sysbus_init_mmio(sd, &s->mmio); | 312 | + s->rdkey = 0; |
180 | +} | 313 | +} |
181 | + | 314 | + |
182 | +static void imx7_gpr_class_init(ObjectClass *klass, void *data) | 315 | +static void allwinner_sid_init(Object *obj) |
316 | +{ | ||
317 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
318 | + AwSidState *s = AW_SID(obj); | ||
319 | + | ||
320 | + /* Memory mapping */ | ||
321 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_sid_ops, s, | ||
322 | + TYPE_AW_SID, 1 * KiB); | ||
323 | + sysbus_init_mmio(sbd, &s->iomem); | ||
324 | +} | ||
325 | + | ||
326 | +static Property allwinner_sid_properties[] = { | ||
327 | + DEFINE_PROP_UUID_NODEFAULT("identifier", AwSidState, identifier), | ||
328 | + DEFINE_PROP_END_OF_LIST() | ||
329 | +}; | ||
330 | + | ||
331 | +static const VMStateDescription allwinner_sid_vmstate = { | ||
332 | + .name = "allwinner-sid", | ||
333 | + .version_id = 1, | ||
334 | + .minimum_version_id = 1, | ||
335 | + .fields = (VMStateField[]) { | ||
336 | + VMSTATE_UINT32(control, AwSidState), | ||
337 | + VMSTATE_UINT32(rdkey, AwSidState), | ||
338 | + VMSTATE_UINT8_ARRAY_V(identifier.data, AwSidState, sizeof(QemuUUID), 1), | ||
339 | + VMSTATE_END_OF_LIST() | ||
340 | + } | ||
341 | +}; | ||
342 | + | ||
343 | +static void allwinner_sid_class_init(ObjectClass *klass, void *data) | ||
183 | +{ | 344 | +{ |
184 | + DeviceClass *dc = DEVICE_CLASS(klass); | 345 | + DeviceClass *dc = DEVICE_CLASS(klass); |
185 | + | 346 | + |
186 | + dc->desc = "i.MX7 General Purpose Registers Module"; | 347 | + dc->reset = allwinner_sid_reset; |
187 | +} | 348 | + dc->vmsd = &allwinner_sid_vmstate; |
188 | + | 349 | + device_class_set_props(dc, allwinner_sid_properties); |
189 | +static const TypeInfo imx7_gpr_info = { | 350 | +} |
190 | + .name = TYPE_IMX7_GPR, | 351 | + |
352 | +static const TypeInfo allwinner_sid_info = { | ||
353 | + .name = TYPE_AW_SID, | ||
191 | + .parent = TYPE_SYS_BUS_DEVICE, | 354 | + .parent = TYPE_SYS_BUS_DEVICE, |
192 | + .instance_size = sizeof(IMX7GPRState), | 355 | + .instance_init = allwinner_sid_init, |
193 | + .instance_init = imx7_gpr_init, | 356 | + .instance_size = sizeof(AwSidState), |
194 | + .class_init = imx7_gpr_class_init, | 357 | + .class_init = allwinner_sid_class_init, |
195 | +}; | 358 | +}; |
196 | + | 359 | + |
197 | +static void imx7_gpr_register_type(void) | 360 | +static void allwinner_sid_register(void) |
198 | +{ | 361 | +{ |
199 | + type_register_static(&imx7_gpr_info); | 362 | + type_register_static(&allwinner_sid_info); |
200 | +} | 363 | +} |
201 | +type_init(imx7_gpr_register_type) | 364 | + |
365 | +type_init(allwinner_sid_register) | ||
202 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | 366 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events |
203 | index XXXXXXX..XXXXXXX 100644 | 367 | index XXXXXXX..XXXXXXX 100644 |
204 | --- a/hw/misc/trace-events | 368 | --- a/hw/misc/trace-events |
205 | +++ b/hw/misc/trace-events | 369 | +++ b/hw/misc/trace-events |
206 | @@ -XXX,XX +XXX,XX @@ mps2_scc_cfg_read(unsigned function, unsigned device, uint32_t value) "MPS2 SCC | 370 | @@ -XXX,XX +XXX,XX @@ allwinner_cpucfg_cpu_reset(uint8_t cpu_id, uint32_t reset_addr) "id %u, reset_ad |
207 | msf2_sysreg_write(uint64_t offset, uint32_t val, uint32_t prev) "msf2-sysreg write: addr 0x%08" HWADDR_PRIx " data 0x%" PRIx32 " prev 0x%" PRIx32 | 371 | allwinner_cpucfg_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
208 | msf2_sysreg_read(uint64_t offset, uint32_t val) "msf2-sysreg read: addr 0x%08" HWADDR_PRIx " data 0x%08" PRIx32 | 372 | allwinner_cpucfg_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
209 | msf2_sysreg_write_pll_status(void) "Invalid write to read only PLL status register" | 373 | |
210 | + | 374 | +# allwinner-sid.c |
211 | +#hw/misc/imx7_gpr.c | 375 | +allwinner_sid_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
212 | +imx7_gpr_read(uint64_t offset) "addr 0x%08" HWADDR_PRIx | 376 | +allwinner_sid_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
213 | +imx7_gpr_write(uint64_t offset, uint64_t value) "addr 0x%08" HWADDR_PRIx "value 0x%08" HWADDR_PRIx | 377 | + |
378 | # eccmemctl.c | ||
379 | ecc_mem_writel_mer(uint32_t val) "Write memory enable 0x%08x" | ||
380 | ecc_mem_writel_mdr(uint32_t val) "Write memory delay 0x%08x" | ||
214 | -- | 381 | -- |
215 | 2.16.1 | 382 | 2.20.1 |
216 | 383 | ||
217 | 384 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Add minimal code needed to allow upstream Linux guest to boot. | 3 | The Allwinner System on Chip families sun4i and above contain |
4 | an integrated storage controller for Secure Digital (SD) and | ||
5 | Multi Media Card (MMC) interfaces. This commit adds support | ||
6 | for the Allwinner SD/MMC storage controller with the following | ||
7 | emulated features: | ||
4 | 8 | ||
5 | Cc: Peter Maydell <peter.maydell@linaro.org> | 9 | * DMA transfers |
6 | Cc: Jason Wang <jasowang@redhat.com> | 10 | * Direct FIFO I/O |
7 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | 11 | * Short/Long format command responses |
8 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | 12 | * Auto-Stop command (CMD12) |
9 | Cc: Michael S. Tsirkin <mst@redhat.com> | 13 | * Insert & remove card detection |
10 | Cc: qemu-devel@nongnu.org | 14 | |
11 | Cc: qemu-arm@nongnu.org | 15 | The following boards are extended with the SD host controller: |
12 | Cc: yurovsky@gmail.com | 16 | |
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 17 | * Cubieboard (hw/arm/cubieboard.c) |
14 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | 18 | * Orange Pi PC (hw/arm/orangepi.c) |
19 | |||
20 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
21 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
22 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
23 | Message-id: 20200311221854.30370-9-nieklinnenbank@gmail.com | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 25 | --- |
17 | hw/misc/Makefile.objs | 1 + | 26 | hw/sd/Makefile.objs | 1 + |
18 | include/hw/misc/imx7_ccm.h | 139 +++++++++++++++++++++++ | 27 | include/hw/arm/allwinner-a10.h | 2 + |
19 | hw/misc/imx7_ccm.c | 277 +++++++++++++++++++++++++++++++++++++++++++++ | 28 | include/hw/arm/allwinner-h3.h | 3 + |
20 | 3 files changed, 417 insertions(+) | 29 | include/hw/sd/allwinner-sdhost.h | 135 +++++ |
21 | create mode 100644 include/hw/misc/imx7_ccm.h | 30 | hw/arm/allwinner-a10.c | 11 + |
22 | create mode 100644 hw/misc/imx7_ccm.c | 31 | hw/arm/allwinner-h3.c | 15 +- |
32 | hw/arm/cubieboard.c | 15 + | ||
33 | hw/arm/orangepi.c | 16 + | ||
34 | hw/sd/allwinner-sdhost.c | 854 +++++++++++++++++++++++++++++++ | ||
35 | hw/arm/Kconfig | 1 + | ||
36 | hw/sd/trace-events | 7 + | ||
37 | 11 files changed, 1059 insertions(+), 1 deletion(-) | ||
38 | create mode 100644 include/hw/sd/allwinner-sdhost.h | ||
39 | create mode 100644 hw/sd/allwinner-sdhost.c | ||
23 | 40 | ||
24 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 41 | diff --git a/hw/sd/Makefile.objs b/hw/sd/Makefile.objs |
25 | index XXXXXXX..XXXXXXX 100644 | 42 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/misc/Makefile.objs | 43 | --- a/hw/sd/Makefile.objs |
27 | +++ b/hw/misc/Makefile.objs | 44 | +++ b/hw/sd/Makefile.objs |
28 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_IMX) += imx31_ccm.o | 45 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_SD) += sd.o core.o sdmmc-internal.o |
29 | obj-$(CONFIG_IMX) += imx25_ccm.o | 46 | common-obj-$(CONFIG_SDHCI) += sdhci.o |
30 | obj-$(CONFIG_IMX) += imx6_ccm.o | 47 | common-obj-$(CONFIG_SDHCI_PCI) += sdhci-pci.o |
31 | obj-$(CONFIG_IMX) += imx6_src.o | 48 | |
32 | +obj-$(CONFIG_IMX) += imx7_ccm.o | 49 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-sdhost.o |
33 | obj-$(CONFIG_MILKYMIST) += milkymist-hpdmc.o | 50 | common-obj-$(CONFIG_MILKYMIST) += milkymist-memcard.o |
34 | obj-$(CONFIG_MILKYMIST) += milkymist-pfpu.o | 51 | common-obj-$(CONFIG_OMAP) += omap_mmc.o |
35 | obj-$(CONFIG_MAINSTONE) += mst_fpga.o | 52 | common-obj-$(CONFIG_PXA2XX) += pxa2xx_mmci.o |
36 | diff --git a/include/hw/misc/imx7_ccm.h b/include/hw/misc/imx7_ccm.h | 53 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h |
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/include/hw/arm/allwinner-a10.h | ||
56 | +++ b/include/hw/arm/allwinner-a10.h | ||
57 | @@ -XXX,XX +XXX,XX @@ | ||
58 | #include "hw/timer/allwinner-a10-pit.h" | ||
59 | #include "hw/intc/allwinner-a10-pic.h" | ||
60 | #include "hw/net/allwinner_emac.h" | ||
61 | +#include "hw/sd/allwinner-sdhost.h" | ||
62 | #include "hw/ide/ahci.h" | ||
63 | #include "hw/usb/hcd-ohci.h" | ||
64 | #include "hw/usb/hcd-ehci.h" | ||
65 | @@ -XXX,XX +XXX,XX @@ typedef struct AwA10State { | ||
66 | AwA10PICState intc; | ||
67 | AwEmacState emac; | ||
68 | AllwinnerAHCIState sata; | ||
69 | + AwSdHostState mmc0; | ||
70 | MemoryRegion sram_a; | ||
71 | EHCISysBusState ehci[AW_A10_NUM_USB]; | ||
72 | OHCISysBusState ohci[AW_A10_NUM_USB]; | ||
73 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
74 | index XXXXXXX..XXXXXXX 100644 | ||
75 | --- a/include/hw/arm/allwinner-h3.h | ||
76 | +++ b/include/hw/arm/allwinner-h3.h | ||
77 | @@ -XXX,XX +XXX,XX @@ | ||
78 | #include "hw/misc/allwinner-cpucfg.h" | ||
79 | #include "hw/misc/allwinner-h3-sysctrl.h" | ||
80 | #include "hw/misc/allwinner-sid.h" | ||
81 | +#include "hw/sd/allwinner-sdhost.h" | ||
82 | #include "target/arm/cpu.h" | ||
83 | |||
84 | /** | ||
85 | @@ -XXX,XX +XXX,XX @@ enum { | ||
86 | AW_H3_SRAM_A2, | ||
87 | AW_H3_SRAM_C, | ||
88 | AW_H3_SYSCTRL, | ||
89 | + AW_H3_MMC0, | ||
90 | AW_H3_SID, | ||
91 | AW_H3_EHCI0, | ||
92 | AW_H3_OHCI0, | ||
93 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
94 | AwCpuCfgState cpucfg; | ||
95 | AwH3SysCtrlState sysctrl; | ||
96 | AwSidState sid; | ||
97 | + AwSdHostState mmc0; | ||
98 | GICState gic; | ||
99 | MemoryRegion sram_a1; | ||
100 | MemoryRegion sram_a2; | ||
101 | diff --git a/include/hw/sd/allwinner-sdhost.h b/include/hw/sd/allwinner-sdhost.h | ||
37 | new file mode 100644 | 102 | new file mode 100644 |
38 | index XXXXXXX..XXXXXXX | 103 | index XXXXXXX..XXXXXXX |
39 | --- /dev/null | 104 | --- /dev/null |
40 | +++ b/include/hw/misc/imx7_ccm.h | 105 | +++ b/include/hw/sd/allwinner-sdhost.h |
41 | @@ -XXX,XX +XXX,XX @@ | 106 | @@ -XXX,XX +XXX,XX @@ |
42 | +/* | 107 | +/* |
43 | + * Copyright (c) 2017, Impinj, Inc. | 108 | + * Allwinner (sun4i and above) SD Host Controller emulation |
44 | + * | 109 | + * |
45 | + * i.MX7 CCM, PMU and ANALOG IP blocks emulation code | 110 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> |
46 | + * | 111 | + * |
47 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | 112 | + * This program is free software: you can redistribute it and/or modify |
113 | + * it under the terms of the GNU General Public License as published by | ||
114 | + * the Free Software Foundation, either version 2 of the License, or | ||
115 | + * (at your option) any later version. | ||
48 | + * | 116 | + * |
49 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 117 | + * This program is distributed in the hope that it will be useful, |
50 | + * See the COPYING file in the top-level directory. | 118 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
119 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
120 | + * GNU General Public License for more details. | ||
121 | + * | ||
122 | + * You should have received a copy of the GNU General Public License | ||
123 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
51 | + */ | 124 | + */ |
52 | + | 125 | + |
53 | +#ifndef IMX7_CCM_H | 126 | +#ifndef HW_SD_ALLWINNER_SDHOST_H |
54 | +#define IMX7_CCM_H | 127 | +#define HW_SD_ALLWINNER_SDHOST_H |
55 | + | 128 | + |
56 | +#include "hw/misc/imx_ccm.h" | 129 | +#include "qom/object.h" |
57 | +#include "qemu/bitops.h" | 130 | +#include "hw/sysbus.h" |
58 | + | 131 | +#include "hw/sd/sd.h" |
59 | +enum IMX7AnalogRegisters { | 132 | + |
60 | + ANALOG_PLL_ARM, | 133 | +/** |
61 | + ANALOG_PLL_ARM_SET, | 134 | + * Object model types |
62 | + ANALOG_PLL_ARM_CLR, | 135 | + * @{ |
63 | + ANALOG_PLL_ARM_TOG, | 136 | + */ |
64 | + ANALOG_PLL_DDR, | 137 | + |
65 | + ANALOG_PLL_DDR_SET, | 138 | +/** Generic Allwinner SD Host Controller (abstract) */ |
66 | + ANALOG_PLL_DDR_CLR, | 139 | +#define TYPE_AW_SDHOST "allwinner-sdhost" |
67 | + ANALOG_PLL_DDR_TOG, | 140 | + |
68 | + ANALOG_PLL_DDR_SS, | 141 | +/** Allwinner sun4i family (A10, A12) */ |
69 | + ANALOG_PLL_DDR_SS_SET, | 142 | +#define TYPE_AW_SDHOST_SUN4I TYPE_AW_SDHOST "-sun4i" |
70 | + ANALOG_PLL_DDR_SS_CLR, | 143 | + |
71 | + ANALOG_PLL_DDR_SS_TOG, | 144 | +/** Allwinner sun5i family and newer (A13, H2+, H3, etc) */ |
72 | + ANALOG_PLL_DDR_NUM, | 145 | +#define TYPE_AW_SDHOST_SUN5I TYPE_AW_SDHOST "-sun5i" |
73 | + ANALOG_PLL_DDR_NUM_SET, | 146 | + |
74 | + ANALOG_PLL_DDR_NUM_CLR, | 147 | +/** @} */ |
75 | + ANALOG_PLL_DDR_NUM_TOG, | 148 | + |
76 | + ANALOG_PLL_DDR_DENOM, | 149 | +/** |
77 | + ANALOG_PLL_DDR_DENOM_SET, | 150 | + * Object model macros |
78 | + ANALOG_PLL_DDR_DENOM_CLR, | 151 | + * @{ |
79 | + ANALOG_PLL_DDR_DENOM_TOG, | 152 | + */ |
80 | + ANALOG_PLL_480, | 153 | + |
81 | + ANALOG_PLL_480_SET, | 154 | +#define AW_SDHOST(obj) \ |
82 | + ANALOG_PLL_480_CLR, | 155 | + OBJECT_CHECK(AwSdHostState, (obj), TYPE_AW_SDHOST) |
83 | + ANALOG_PLL_480_TOG, | 156 | +#define AW_SDHOST_CLASS(klass) \ |
84 | + ANALOG_PLL_480A, | 157 | + OBJECT_CLASS_CHECK(AwSdHostClass, (klass), TYPE_AW_SDHOST) |
85 | + ANALOG_PLL_480A_SET, | 158 | +#define AW_SDHOST_GET_CLASS(obj) \ |
86 | + ANALOG_PLL_480A_CLR, | 159 | + OBJECT_GET_CLASS(AwSdHostClass, (obj), TYPE_AW_SDHOST) |
87 | + ANALOG_PLL_480A_TOG, | 160 | + |
88 | + ANALOG_PLL_480B, | 161 | +/** @} */ |
89 | + ANALOG_PLL_480B_SET, | 162 | + |
90 | + ANALOG_PLL_480B_CLR, | 163 | +/** |
91 | + ANALOG_PLL_480B_TOG, | 164 | + * Allwinner SD Host Controller object instance state. |
92 | + ANALOG_PLL_ENET, | 165 | + */ |
93 | + ANALOG_PLL_ENET_SET, | 166 | +typedef struct AwSdHostState { |
94 | + ANALOG_PLL_ENET_CLR, | 167 | + /*< private >*/ |
95 | + ANALOG_PLL_ENET_TOG, | 168 | + SysBusDevice busdev; |
96 | + ANALOG_PLL_AUDIO, | 169 | + /*< public >*/ |
97 | + ANALOG_PLL_AUDIO_SET, | 170 | + |
98 | + ANALOG_PLL_AUDIO_CLR, | 171 | + /** Secure Digital (SD) bus, which connects to SD card (if present) */ |
99 | + ANALOG_PLL_AUDIO_TOG, | 172 | + SDBus sdbus; |
100 | + ANALOG_PLL_AUDIO_SS, | 173 | + |
101 | + ANALOG_PLL_AUDIO_SS_SET, | 174 | + /** Maps I/O registers in physical memory */ |
102 | + ANALOG_PLL_AUDIO_SS_CLR, | ||
103 | + ANALOG_PLL_AUDIO_SS_TOG, | ||
104 | + ANALOG_PLL_AUDIO_NUM, | ||
105 | + ANALOG_PLL_AUDIO_NUM_SET, | ||
106 | + ANALOG_PLL_AUDIO_NUM_CLR, | ||
107 | + ANALOG_PLL_AUDIO_NUM_TOG, | ||
108 | + ANALOG_PLL_AUDIO_DENOM, | ||
109 | + ANALOG_PLL_AUDIO_DENOM_SET, | ||
110 | + ANALOG_PLL_AUDIO_DENOM_CLR, | ||
111 | + ANALOG_PLL_AUDIO_DENOM_TOG, | ||
112 | + ANALOG_PLL_VIDEO, | ||
113 | + ANALOG_PLL_VIDEO_SET, | ||
114 | + ANALOG_PLL_VIDEO_CLR, | ||
115 | + ANALOG_PLL_VIDEO_TOG, | ||
116 | + ANALOG_PLL_VIDEO_SS, | ||
117 | + ANALOG_PLL_VIDEO_SS_SET, | ||
118 | + ANALOG_PLL_VIDEO_SS_CLR, | ||
119 | + ANALOG_PLL_VIDEO_SS_TOG, | ||
120 | + ANALOG_PLL_VIDEO_NUM, | ||
121 | + ANALOG_PLL_VIDEO_NUM_SET, | ||
122 | + ANALOG_PLL_VIDEO_NUM_CLR, | ||
123 | + ANALOG_PLL_VIDEO_NUM_TOG, | ||
124 | + ANALOG_PLL_VIDEO_DENOM, | ||
125 | + ANALOG_PLL_VIDEO_DENOM_SET, | ||
126 | + ANALOG_PLL_VIDEO_DENOM_CLR, | ||
127 | + ANALOG_PLL_VIDEO_DENOM_TOG, | ||
128 | + ANALOG_PLL_MISC0, | ||
129 | + ANALOG_PLL_MISC0_SET, | ||
130 | + ANALOG_PLL_MISC0_CLR, | ||
131 | + ANALOG_PLL_MISC0_TOG, | ||
132 | + | ||
133 | + ANALOG_DIGPROG = 0x800 / sizeof(uint32_t), | ||
134 | + ANALOG_MAX, | ||
135 | + | ||
136 | + ANALOG_PLL_LOCK = BIT(31) | ||
137 | +}; | ||
138 | + | ||
139 | +enum IMX7CCMRegisters { | ||
140 | + CCM_MAX = 0xBE00 / sizeof(uint32_t) + 1, | ||
141 | +}; | ||
142 | + | ||
143 | +enum IMX7PMURegisters { | ||
144 | + PMU_MAX = 0x140 / sizeof(uint32_t), | ||
145 | +}; | ||
146 | + | ||
147 | +#define TYPE_IMX7_CCM "imx7.ccm" | ||
148 | +#define IMX7_CCM(obj) OBJECT_CHECK(IMX7CCMState, (obj), TYPE_IMX7_CCM) | ||
149 | + | ||
150 | +typedef struct IMX7CCMState { | ||
151 | + /* <private> */ | ||
152 | + IMXCCMState parent_obj; | ||
153 | + | ||
154 | + /* <public> */ | ||
155 | + MemoryRegion iomem; | 175 | + MemoryRegion iomem; |
156 | + | 176 | + |
157 | + uint32_t ccm[CCM_MAX]; | 177 | + /** Interrupt output signal to notify CPU */ |
158 | +} IMX7CCMState; | 178 | + qemu_irq irq; |
159 | + | 179 | + |
160 | + | 180 | + /** Number of bytes left in current DMA transfer */ |
161 | +#define TYPE_IMX7_ANALOG "imx7.analog" | 181 | + uint32_t transfer_cnt; |
162 | +#define IMX7_ANALOG(obj) OBJECT_CHECK(IMX7AnalogState, (obj), TYPE_IMX7_ANALOG) | 182 | + |
163 | + | 183 | + /** |
164 | +typedef struct IMX7AnalogState { | 184 | + * @name Hardware Registers |
165 | + /* <private> */ | 185 | + * @{ |
166 | + IMXCCMState parent_obj; | 186 | + */ |
167 | + | 187 | + |
168 | + /* <public> */ | 188 | + uint32_t global_ctl; /**< Global Control */ |
169 | + struct { | 189 | + uint32_t clock_ctl; /**< Clock Control */ |
170 | + MemoryRegion container; | 190 | + uint32_t timeout; /**< Timeout */ |
171 | + MemoryRegion analog; | 191 | + uint32_t bus_width; /**< Bus Width */ |
172 | + MemoryRegion digprog; | 192 | + uint32_t block_size; /**< Block Size */ |
173 | + MemoryRegion pmu; | 193 | + uint32_t byte_count; /**< Byte Count */ |
174 | + } mmio; | 194 | + |
175 | + | 195 | + uint32_t command; /**< Command */ |
176 | + uint32_t analog[ANALOG_MAX]; | 196 | + uint32_t command_arg; /**< Command Argument */ |
177 | + uint32_t pmu[PMU_MAX]; | 197 | + uint32_t response[4]; /**< Command Response */ |
178 | +} IMX7AnalogState; | 198 | + |
179 | + | 199 | + uint32_t irq_mask; /**< Interrupt Mask */ |
180 | +#endif /* IMX7_CCM_H */ | 200 | + uint32_t irq_status; /**< Raw Interrupt Status */ |
181 | diff --git a/hw/misc/imx7_ccm.c b/hw/misc/imx7_ccm.c | 201 | + uint32_t status; /**< Status */ |
202 | + | ||
203 | + uint32_t fifo_wlevel; /**< FIFO Water Level */ | ||
204 | + uint32_t fifo_func_sel; /**< FIFO Function Select */ | ||
205 | + uint32_t debug_enable; /**< Debug Enable */ | ||
206 | + uint32_t auto12_arg; /**< Auto Command 12 Argument */ | ||
207 | + uint32_t newtiming_set; /**< SD New Timing Set */ | ||
208 | + uint32_t newtiming_debug; /**< SD New Timing Debug */ | ||
209 | + uint32_t hardware_rst; /**< Hardware Reset */ | ||
210 | + uint32_t dmac; /**< Internal DMA Controller Control */ | ||
211 | + uint32_t desc_base; /**< Descriptor List Base Address */ | ||
212 | + uint32_t dmac_status; /**< Internal DMA Controller Status */ | ||
213 | + uint32_t dmac_irq; /**< Internal DMA Controller IRQ Enable */ | ||
214 | + uint32_t card_threshold; /**< Card Threshold Control */ | ||
215 | + uint32_t startbit_detect; /**< eMMC DDR Start Bit Detection Control */ | ||
216 | + uint32_t response_crc; /**< Response CRC */ | ||
217 | + uint32_t data_crc[8]; /**< Data CRC */ | ||
218 | + uint32_t status_crc; /**< Status CRC */ | ||
219 | + | ||
220 | + /** @} */ | ||
221 | + | ||
222 | +} AwSdHostState; | ||
223 | + | ||
224 | +/** | ||
225 | + * Allwinner SD Host Controller class-level struct. | ||
226 | + * | ||
227 | + * This struct is filled by each sunxi device specific code | ||
228 | + * such that the generic code can use this struct to support | ||
229 | + * all devices. | ||
230 | + */ | ||
231 | +typedef struct AwSdHostClass { | ||
232 | + /*< private >*/ | ||
233 | + SysBusDeviceClass parent_class; | ||
234 | + /*< public >*/ | ||
235 | + | ||
236 | + /** Maximum buffer size in bytes per DMA descriptor */ | ||
237 | + size_t max_desc_size; | ||
238 | + | ||
239 | +} AwSdHostClass; | ||
240 | + | ||
241 | +#endif /* HW_SD_ALLWINNER_SDHOST_H */ | ||
242 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
243 | index XXXXXXX..XXXXXXX 100644 | ||
244 | --- a/hw/arm/allwinner-a10.c | ||
245 | +++ b/hw/arm/allwinner-a10.c | ||
246 | @@ -XXX,XX +XXX,XX @@ | ||
247 | #include "hw/boards.h" | ||
248 | #include "hw/usb/hcd-ohci.h" | ||
249 | |||
250 | +#define AW_A10_MMC0_BASE 0x01c0f000 | ||
251 | #define AW_A10_PIC_REG_BASE 0x01c20400 | ||
252 | #define AW_A10_PIT_REG_BASE 0x01c20c00 | ||
253 | #define AW_A10_UART0_REG_BASE 0x01c28000 | ||
254 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) | ||
255 | sizeof(s->ohci[i]), TYPE_SYSBUS_OHCI); | ||
256 | } | ||
257 | } | ||
258 | + | ||
259 | + sysbus_init_child_obj(obj, "mmc0", &s->mmc0, sizeof(s->mmc0), | ||
260 | + TYPE_AW_SDHOST_SUN4I); | ||
261 | } | ||
262 | |||
263 | static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
264 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
265 | qdev_get_gpio_in(dev, 64 + i)); | ||
266 | } | ||
267 | } | ||
268 | + | ||
269 | + /* SD/MMC */ | ||
270 | + qdev_init_nofail(DEVICE(&s->mmc0)); | ||
271 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->mmc0), 0, AW_A10_MMC0_BASE); | ||
272 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc0), 0, qdev_get_gpio_in(dev, 32)); | ||
273 | + object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0), | ||
274 | + "sd-bus", &error_abort); | ||
275 | } | ||
276 | |||
277 | static void aw_a10_class_init(ObjectClass *oc, void *data) | ||
278 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
279 | index XXXXXXX..XXXXXXX 100644 | ||
280 | --- a/hw/arm/allwinner-h3.c | ||
281 | +++ b/hw/arm/allwinner-h3.c | ||
282 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
283 | [AW_H3_SRAM_A2] = 0x00044000, | ||
284 | [AW_H3_SRAM_C] = 0x00010000, | ||
285 | [AW_H3_SYSCTRL] = 0x01c00000, | ||
286 | + [AW_H3_MMC0] = 0x01c0f000, | ||
287 | [AW_H3_SID] = 0x01c14000, | ||
288 | [AW_H3_EHCI0] = 0x01c1a000, | ||
289 | [AW_H3_OHCI0] = 0x01c1a400, | ||
290 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
291 | { "lcd0", 0x01c0c000, 4 * KiB }, | ||
292 | { "lcd1", 0x01c0d000, 4 * KiB }, | ||
293 | { "ve", 0x01c0e000, 4 * KiB }, | ||
294 | - { "mmc0", 0x01c0f000, 4 * KiB }, | ||
295 | { "mmc1", 0x01c10000, 4 * KiB }, | ||
296 | { "mmc2", 0x01c11000, 4 * KiB }, | ||
297 | { "crypto", 0x01c15000, 4 * KiB }, | ||
298 | @@ -XXX,XX +XXX,XX @@ enum { | ||
299 | AW_H3_GIC_SPI_UART3 = 3, | ||
300 | AW_H3_GIC_SPI_TIMER0 = 18, | ||
301 | AW_H3_GIC_SPI_TIMER1 = 19, | ||
302 | + AW_H3_GIC_SPI_MMC0 = 60, | ||
303 | AW_H3_GIC_SPI_EHCI0 = 72, | ||
304 | AW_H3_GIC_SPI_OHCI0 = 73, | ||
305 | AW_H3_GIC_SPI_EHCI1 = 74, | ||
306 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
307 | TYPE_AW_SID); | ||
308 | object_property_add_alias(obj, "identifier", OBJECT(&s->sid), | ||
309 | "identifier", &error_abort); | ||
310 | + | ||
311 | + sysbus_init_child_obj(obj, "mmc0", &s->mmc0, sizeof(s->mmc0), | ||
312 | + TYPE_AW_SDHOST_SUN5I); | ||
313 | } | ||
314 | |||
315 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
316 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
317 | qdev_init_nofail(DEVICE(&s->sid)); | ||
318 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->sid), 0, s->memmap[AW_H3_SID]); | ||
319 | |||
320 | + /* SD/MMC */ | ||
321 | + qdev_init_nofail(DEVICE(&s->mmc0)); | ||
322 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->mmc0), 0, s->memmap[AW_H3_MMC0]); | ||
323 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc0), 0, | ||
324 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_MMC0)); | ||
325 | + | ||
326 | + object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0), | ||
327 | + "sd-bus", &error_abort); | ||
328 | + | ||
329 | /* Universal Serial Bus */ | ||
330 | sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], | ||
331 | qdev_get_gpio_in(DEVICE(&s->gic), | ||
332 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c | ||
333 | index XXXXXXX..XXXXXXX 100644 | ||
334 | --- a/hw/arm/cubieboard.c | ||
335 | +++ b/hw/arm/cubieboard.c | ||
336 | @@ -XXX,XX +XXX,XX @@ | ||
337 | #include "sysemu/sysemu.h" | ||
338 | #include "hw/sysbus.h" | ||
339 | #include "hw/boards.h" | ||
340 | +#include "hw/qdev-properties.h" | ||
341 | #include "hw/arm/allwinner-a10.h" | ||
342 | |||
343 | static struct arm_boot_info cubieboard_binfo = { | ||
344 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | ||
345 | { | ||
346 | AwA10State *a10; | ||
347 | Error *err = NULL; | ||
348 | + DriveInfo *di; | ||
349 | + BlockBackend *blk; | ||
350 | + BusState *bus; | ||
351 | + DeviceState *carddev; | ||
352 | |||
353 | /* BIOS is not supported by this board */ | ||
354 | if (bios_name) { | ||
355 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | ||
356 | exit(1); | ||
357 | } | ||
358 | |||
359 | + /* Retrieve SD bus */ | ||
360 | + di = drive_get_next(IF_SD); | ||
361 | + blk = di ? blk_by_legacy_dinfo(di) : NULL; | ||
362 | + bus = qdev_get_child_bus(DEVICE(a10), "sd-bus"); | ||
363 | + | ||
364 | + /* Plug in SD card */ | ||
365 | + carddev = qdev_create(bus, TYPE_SD_CARD); | ||
366 | + qdev_prop_set_drive(carddev, "drive", blk, &error_fatal); | ||
367 | + object_property_set_bool(OBJECT(carddev), true, "realized", &error_fatal); | ||
368 | + | ||
369 | memory_region_add_subregion(get_system_memory(), AW_A10_SDRAM_BASE, | ||
370 | machine->ram); | ||
371 | |||
372 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c | ||
373 | index XXXXXXX..XXXXXXX 100644 | ||
374 | --- a/hw/arm/orangepi.c | ||
375 | +++ b/hw/arm/orangepi.c | ||
376 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info orangepi_binfo = { | ||
377 | static void orangepi_init(MachineState *machine) | ||
378 | { | ||
379 | AwH3State *h3; | ||
380 | + DriveInfo *di; | ||
381 | + BlockBackend *blk; | ||
382 | + BusState *bus; | ||
383 | + DeviceState *carddev; | ||
384 | |||
385 | /* BIOS is not supported by this board */ | ||
386 | if (bios_name) { | ||
387 | @@ -XXX,XX +XXX,XX @@ static void orangepi_init(MachineState *machine) | ||
388 | /* Mark H3 object realized */ | ||
389 | object_property_set_bool(OBJECT(h3), true, "realized", &error_abort); | ||
390 | |||
391 | + /* Retrieve SD bus */ | ||
392 | + di = drive_get_next(IF_SD); | ||
393 | + blk = di ? blk_by_legacy_dinfo(di) : NULL; | ||
394 | + bus = qdev_get_child_bus(DEVICE(h3), "sd-bus"); | ||
395 | + | ||
396 | + /* Plug in SD card */ | ||
397 | + carddev = qdev_create(bus, TYPE_SD_CARD); | ||
398 | + qdev_prop_set_drive(carddev, "drive", blk, &error_fatal); | ||
399 | + object_property_set_bool(OBJECT(carddev), true, "realized", &error_fatal); | ||
400 | + | ||
401 | /* SDRAM */ | ||
402 | memory_region_add_subregion(get_system_memory(), h3->memmap[AW_H3_SDRAM], | ||
403 | machine->ram); | ||
404 | @@ -XXX,XX +XXX,XX @@ static void orangepi_machine_init(MachineClass *mc) | ||
405 | { | ||
406 | mc->desc = "Orange Pi PC"; | ||
407 | mc->init = orangepi_init; | ||
408 | + mc->block_default_type = IF_SD; | ||
409 | + mc->units_per_default_bus = 1; | ||
410 | mc->min_cpus = AW_H3_NUM_CPUS; | ||
411 | mc->max_cpus = AW_H3_NUM_CPUS; | ||
412 | mc->default_cpus = AW_H3_NUM_CPUS; | ||
413 | diff --git a/hw/sd/allwinner-sdhost.c b/hw/sd/allwinner-sdhost.c | ||
182 | new file mode 100644 | 414 | new file mode 100644 |
183 | index XXXXXXX..XXXXXXX | 415 | index XXXXXXX..XXXXXXX |
184 | --- /dev/null | 416 | --- /dev/null |
185 | +++ b/hw/misc/imx7_ccm.c | 417 | +++ b/hw/sd/allwinner-sdhost.c |
186 | @@ -XXX,XX +XXX,XX @@ | 418 | @@ -XXX,XX +XXX,XX @@ |
187 | +/* | 419 | +/* |
188 | + * Copyright (c) 2018, Impinj, Inc. | 420 | + * Allwinner (sun4i and above) SD Host Controller emulation |
189 | + * | 421 | + * |
190 | + * i.MX7 CCM, PMU and ANALOG IP blocks emulation code | 422 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> |
191 | + * | 423 | + * |
192 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | 424 | + * This program is free software: you can redistribute it and/or modify |
425 | + * it under the terms of the GNU General Public License as published by | ||
426 | + * the Free Software Foundation, either version 2 of the License, or | ||
427 | + * (at your option) any later version. | ||
193 | + * | 428 | + * |
194 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 429 | + * This program is distributed in the hope that it will be useful, |
195 | + * See the COPYING file in the top-level directory. | 430 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
431 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
432 | + * GNU General Public License for more details. | ||
433 | + * | ||
434 | + * You should have received a copy of the GNU General Public License | ||
435 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
196 | + */ | 436 | + */ |
197 | + | 437 | + |
198 | +#include "qemu/osdep.h" | 438 | +#include "qemu/osdep.h" |
199 | +#include "qemu/log.h" | 439 | +#include "qemu/log.h" |
200 | + | 440 | +#include "qemu/module.h" |
201 | +#include "hw/misc/imx7_ccm.h" | 441 | +#include "qemu/units.h" |
202 | + | 442 | +#include "sysemu/blockdev.h" |
203 | +static void imx7_analog_reset(DeviceState *dev) | 443 | +#include "hw/irq.h" |
204 | +{ | 444 | +#include "hw/sd/allwinner-sdhost.h" |
205 | + IMX7AnalogState *s = IMX7_ANALOG(dev); | 445 | +#include "migration/vmstate.h" |
206 | + | 446 | +#include "trace.h" |
207 | + memset(s->pmu, 0, sizeof(s->pmu)); | 447 | + |
208 | + memset(s->analog, 0, sizeof(s->analog)); | 448 | +#define TYPE_AW_SDHOST_BUS "allwinner-sdhost-bus" |
209 | + | 449 | +#define AW_SDHOST_BUS(obj) \ |
210 | + s->analog[ANALOG_PLL_ARM] = 0x00002042; | 450 | + OBJECT_CHECK(SDBus, (obj), TYPE_AW_SDHOST_BUS) |
211 | + s->analog[ANALOG_PLL_DDR] = 0x0060302c; | 451 | + |
212 | + s->analog[ANALOG_PLL_DDR_SS] = 0x00000000; | 452 | +/* SD Host register offsets */ |
213 | + s->analog[ANALOG_PLL_DDR_NUM] = 0x06aaac4d; | 453 | +enum { |
214 | + s->analog[ANALOG_PLL_DDR_DENOM] = 0x100003ec; | 454 | + REG_SD_GCTL = 0x00, /* Global Control */ |
215 | + s->analog[ANALOG_PLL_480] = 0x00002000; | 455 | + REG_SD_CKCR = 0x04, /* Clock Control */ |
216 | + s->analog[ANALOG_PLL_480A] = 0x52605a56; | 456 | + REG_SD_TMOR = 0x08, /* Timeout */ |
217 | + s->analog[ANALOG_PLL_480B] = 0x52525216; | 457 | + REG_SD_BWDR = 0x0C, /* Bus Width */ |
218 | + s->analog[ANALOG_PLL_ENET] = 0x00001fc0; | 458 | + REG_SD_BKSR = 0x10, /* Block Size */ |
219 | + s->analog[ANALOG_PLL_AUDIO] = 0x0001301b; | 459 | + REG_SD_BYCR = 0x14, /* Byte Count */ |
220 | + s->analog[ANALOG_PLL_AUDIO_SS] = 0x00000000; | 460 | + REG_SD_CMDR = 0x18, /* Command */ |
221 | + s->analog[ANALOG_PLL_AUDIO_NUM] = 0x05f5e100; | 461 | + REG_SD_CAGR = 0x1C, /* Command Argument */ |
222 | + s->analog[ANALOG_PLL_AUDIO_DENOM] = 0x2964619c; | 462 | + REG_SD_RESP0 = 0x20, /* Response Zero */ |
223 | + s->analog[ANALOG_PLL_VIDEO] = 0x0008201b; | 463 | + REG_SD_RESP1 = 0x24, /* Response One */ |
224 | + s->analog[ANALOG_PLL_VIDEO_SS] = 0x00000000; | 464 | + REG_SD_RESP2 = 0x28, /* Response Two */ |
225 | + s->analog[ANALOG_PLL_VIDEO_NUM] = 0x0000f699; | 465 | + REG_SD_RESP3 = 0x2C, /* Response Three */ |
226 | + s->analog[ANALOG_PLL_VIDEO_DENOM] = 0x000f4240; | 466 | + REG_SD_IMKR = 0x30, /* Interrupt Mask */ |
227 | + s->analog[ANALOG_PLL_MISC0] = 0x00000000; | 467 | + REG_SD_MISR = 0x34, /* Masked Interrupt Status */ |
228 | + | 468 | + REG_SD_RISR = 0x38, /* Raw Interrupt Status */ |
229 | + /* all PLLs need to be locked */ | 469 | + REG_SD_STAR = 0x3C, /* Status */ |
230 | + s->analog[ANALOG_PLL_ARM] |= ANALOG_PLL_LOCK; | 470 | + REG_SD_FWLR = 0x40, /* FIFO Water Level */ |
231 | + s->analog[ANALOG_PLL_DDR] |= ANALOG_PLL_LOCK; | 471 | + REG_SD_FUNS = 0x44, /* FIFO Function Select */ |
232 | + s->analog[ANALOG_PLL_480] |= ANALOG_PLL_LOCK; | 472 | + REG_SD_DBGC = 0x50, /* Debug Enable */ |
233 | + s->analog[ANALOG_PLL_480A] |= ANALOG_PLL_LOCK; | 473 | + REG_SD_A12A = 0x58, /* Auto command 12 argument */ |
234 | + s->analog[ANALOG_PLL_480B] |= ANALOG_PLL_LOCK; | 474 | + REG_SD_NTSR = 0x5C, /* SD NewTiming Set */ |
235 | + s->analog[ANALOG_PLL_ENET] |= ANALOG_PLL_LOCK; | 475 | + REG_SD_SDBG = 0x60, /* SD newTiming Set Debug */ |
236 | + s->analog[ANALOG_PLL_AUDIO] |= ANALOG_PLL_LOCK; | 476 | + REG_SD_HWRST = 0x78, /* Hardware Reset Register */ |
237 | + s->analog[ANALOG_PLL_VIDEO] |= ANALOG_PLL_LOCK; | 477 | + REG_SD_DMAC = 0x80, /* Internal DMA Controller Control */ |
238 | + s->analog[ANALOG_PLL_MISC0] |= ANALOG_PLL_LOCK; | 478 | + REG_SD_DLBA = 0x84, /* Descriptor List Base Address */ |
239 | + | 479 | + REG_SD_IDST = 0x88, /* Internal DMA Controller Status */ |
480 | + REG_SD_IDIE = 0x8C, /* Internal DMA Controller IRQ Enable */ | ||
481 | + REG_SD_THLDC = 0x100, /* Card Threshold Control */ | ||
482 | + REG_SD_DSBD = 0x10C, /* eMMC DDR Start Bit Detection Control */ | ||
483 | + REG_SD_RES_CRC = 0x110, /* Response CRC from card/eMMC */ | ||
484 | + REG_SD_DATA7_CRC = 0x114, /* CRC Data 7 from card/eMMC */ | ||
485 | + REG_SD_DATA6_CRC = 0x118, /* CRC Data 6 from card/eMMC */ | ||
486 | + REG_SD_DATA5_CRC = 0x11C, /* CRC Data 5 from card/eMMC */ | ||
487 | + REG_SD_DATA4_CRC = 0x120, /* CRC Data 4 from card/eMMC */ | ||
488 | + REG_SD_DATA3_CRC = 0x124, /* CRC Data 3 from card/eMMC */ | ||
489 | + REG_SD_DATA2_CRC = 0x128, /* CRC Data 2 from card/eMMC */ | ||
490 | + REG_SD_DATA1_CRC = 0x12C, /* CRC Data 1 from card/eMMC */ | ||
491 | + REG_SD_DATA0_CRC = 0x130, /* CRC Data 0 from card/eMMC */ | ||
492 | + REG_SD_CRC_STA = 0x134, /* CRC status from card/eMMC during write */ | ||
493 | + REG_SD_FIFO = 0x200, /* Read/Write FIFO */ | ||
494 | +}; | ||
495 | + | ||
496 | +/* SD Host register flags */ | ||
497 | +enum { | ||
498 | + SD_GCTL_FIFO_AC_MOD = (1 << 31), | ||
499 | + SD_GCTL_DDR_MOD_SEL = (1 << 10), | ||
500 | + SD_GCTL_CD_DBC_ENB = (1 << 8), | ||
501 | + SD_GCTL_DMA_ENB = (1 << 5), | ||
502 | + SD_GCTL_INT_ENB = (1 << 4), | ||
503 | + SD_GCTL_DMA_RST = (1 << 2), | ||
504 | + SD_GCTL_FIFO_RST = (1 << 1), | ||
505 | + SD_GCTL_SOFT_RST = (1 << 0), | ||
506 | +}; | ||
507 | + | ||
508 | +enum { | ||
509 | + SD_CMDR_LOAD = (1 << 31), | ||
510 | + SD_CMDR_CLKCHANGE = (1 << 21), | ||
511 | + SD_CMDR_WRITE = (1 << 10), | ||
512 | + SD_CMDR_AUTOSTOP = (1 << 12), | ||
513 | + SD_CMDR_DATA = (1 << 9), | ||
514 | + SD_CMDR_RESPONSE_LONG = (1 << 7), | ||
515 | + SD_CMDR_RESPONSE = (1 << 6), | ||
516 | + SD_CMDR_CMDID_MASK = (0x3f), | ||
517 | +}; | ||
518 | + | ||
519 | +enum { | ||
520 | + SD_RISR_CARD_REMOVE = (1 << 31), | ||
521 | + SD_RISR_CARD_INSERT = (1 << 30), | ||
522 | + SD_RISR_SDIO_INTR = (1 << 16), | ||
523 | + SD_RISR_AUTOCMD_DONE = (1 << 14), | ||
524 | + SD_RISR_DATA_COMPLETE = (1 << 3), | ||
525 | + SD_RISR_CMD_COMPLETE = (1 << 2), | ||
526 | + SD_RISR_NO_RESPONSE = (1 << 1), | ||
527 | +}; | ||
528 | + | ||
529 | +enum { | ||
530 | + SD_STAR_CARD_PRESENT = (1 << 8), | ||
531 | +}; | ||
532 | + | ||
533 | +enum { | ||
534 | + SD_IDST_INT_SUMMARY = (1 << 8), | ||
535 | + SD_IDST_RECEIVE_IRQ = (1 << 1), | ||
536 | + SD_IDST_TRANSMIT_IRQ = (1 << 0), | ||
537 | + SD_IDST_IRQ_MASK = (1 << 1) | (1 << 0) | (1 << 8), | ||
538 | + SD_IDST_WR_MASK = (0x3ff), | ||
539 | +}; | ||
540 | + | ||
541 | +/* SD Host register reset values */ | ||
542 | +enum { | ||
543 | + REG_SD_GCTL_RST = 0x00000300, | ||
544 | + REG_SD_CKCR_RST = 0x0, | ||
545 | + REG_SD_TMOR_RST = 0xFFFFFF40, | ||
546 | + REG_SD_BWDR_RST = 0x0, | ||
547 | + REG_SD_BKSR_RST = 0x00000200, | ||
548 | + REG_SD_BYCR_RST = 0x00000200, | ||
549 | + REG_SD_CMDR_RST = 0x0, | ||
550 | + REG_SD_CAGR_RST = 0x0, | ||
551 | + REG_SD_RESP_RST = 0x0, | ||
552 | + REG_SD_IMKR_RST = 0x0, | ||
553 | + REG_SD_MISR_RST = 0x0, | ||
554 | + REG_SD_RISR_RST = 0x0, | ||
555 | + REG_SD_STAR_RST = 0x00000100, | ||
556 | + REG_SD_FWLR_RST = 0x000F0000, | ||
557 | + REG_SD_FUNS_RST = 0x0, | ||
558 | + REG_SD_DBGC_RST = 0x0, | ||
559 | + REG_SD_A12A_RST = 0x0000FFFF, | ||
560 | + REG_SD_NTSR_RST = 0x00000001, | ||
561 | + REG_SD_SDBG_RST = 0x0, | ||
562 | + REG_SD_HWRST_RST = 0x00000001, | ||
563 | + REG_SD_DMAC_RST = 0x0, | ||
564 | + REG_SD_DLBA_RST = 0x0, | ||
565 | + REG_SD_IDST_RST = 0x0, | ||
566 | + REG_SD_IDIE_RST = 0x0, | ||
567 | + REG_SD_THLDC_RST = 0x0, | ||
568 | + REG_SD_DSBD_RST = 0x0, | ||
569 | + REG_SD_RES_CRC_RST = 0x0, | ||
570 | + REG_SD_DATA_CRC_RST = 0x0, | ||
571 | + REG_SD_CRC_STA_RST = 0x0, | ||
572 | + REG_SD_FIFO_RST = 0x0, | ||
573 | +}; | ||
574 | + | ||
575 | +/* Data transfer descriptor for DMA */ | ||
576 | +typedef struct TransferDescriptor { | ||
577 | + uint32_t status; /* Status flags */ | ||
578 | + uint32_t size; /* Data buffer size */ | ||
579 | + uint32_t addr; /* Data buffer address */ | ||
580 | + uint32_t next; /* Physical address of next descriptor */ | ||
581 | +} TransferDescriptor; | ||
582 | + | ||
583 | +/* Data transfer descriptor flags */ | ||
584 | +enum { | ||
585 | + DESC_STATUS_HOLD = (1 << 31), /* Set when descriptor is in use by DMA */ | ||
586 | + DESC_STATUS_ERROR = (1 << 30), /* Set when DMA transfer error occurred */ | ||
587 | + DESC_STATUS_CHAIN = (1 << 4), /* Indicates chained descriptor. */ | ||
588 | + DESC_STATUS_FIRST = (1 << 3), /* Set on the first descriptor */ | ||
589 | + DESC_STATUS_LAST = (1 << 2), /* Set on the last descriptor */ | ||
590 | + DESC_STATUS_NOIRQ = (1 << 1), /* Skip raising interrupt after transfer */ | ||
591 | + DESC_SIZE_MASK = (0xfffffffc) | ||
592 | +}; | ||
593 | + | ||
594 | +static void allwinner_sdhost_update_irq(AwSdHostState *s) | ||
595 | +{ | ||
596 | + uint32_t irq; | ||
597 | + | ||
598 | + if (s->global_ctl & SD_GCTL_INT_ENB) { | ||
599 | + irq = s->irq_status & s->irq_mask; | ||
600 | + } else { | ||
601 | + irq = 0; | ||
602 | + } | ||
603 | + | ||
604 | + trace_allwinner_sdhost_update_irq(irq); | ||
605 | + qemu_set_irq(s->irq, irq); | ||
606 | +} | ||
607 | + | ||
608 | +static void allwinner_sdhost_update_transfer_cnt(AwSdHostState *s, | ||
609 | + uint32_t bytes) | ||
610 | +{ | ||
611 | + if (s->transfer_cnt > bytes) { | ||
612 | + s->transfer_cnt -= bytes; | ||
613 | + } else { | ||
614 | + s->transfer_cnt = 0; | ||
615 | + } | ||
616 | + | ||
617 | + if (!s->transfer_cnt) { | ||
618 | + s->irq_status |= SD_RISR_DATA_COMPLETE; | ||
619 | + } | ||
620 | +} | ||
621 | + | ||
622 | +static void allwinner_sdhost_set_inserted(DeviceState *dev, bool inserted) | ||
623 | +{ | ||
624 | + AwSdHostState *s = AW_SDHOST(dev); | ||
625 | + | ||
626 | + trace_allwinner_sdhost_set_inserted(inserted); | ||
627 | + | ||
628 | + if (inserted) { | ||
629 | + s->irq_status |= SD_RISR_CARD_INSERT; | ||
630 | + s->irq_status &= ~SD_RISR_CARD_REMOVE; | ||
631 | + s->status |= SD_STAR_CARD_PRESENT; | ||
632 | + } else { | ||
633 | + s->irq_status &= ~SD_RISR_CARD_INSERT; | ||
634 | + s->irq_status |= SD_RISR_CARD_REMOVE; | ||
635 | + s->status &= ~SD_STAR_CARD_PRESENT; | ||
636 | + } | ||
637 | + | ||
638 | + allwinner_sdhost_update_irq(s); | ||
639 | +} | ||
640 | + | ||
641 | +static void allwinner_sdhost_send_command(AwSdHostState *s) | ||
642 | +{ | ||
643 | + SDRequest request; | ||
644 | + uint8_t resp[16]; | ||
645 | + int rlen; | ||
646 | + | ||
647 | + /* Auto clear load flag */ | ||
648 | + s->command &= ~SD_CMDR_LOAD; | ||
649 | + | ||
650 | + /* Clock change does not actually interact with the SD bus */ | ||
651 | + if (!(s->command & SD_CMDR_CLKCHANGE)) { | ||
652 | + | ||
653 | + /* Prepare request */ | ||
654 | + request.cmd = s->command & SD_CMDR_CMDID_MASK; | ||
655 | + request.arg = s->command_arg; | ||
656 | + | ||
657 | + /* Send request to SD bus */ | ||
658 | + rlen = sdbus_do_command(&s->sdbus, &request, resp); | ||
659 | + if (rlen < 0) { | ||
660 | + goto error; | ||
661 | + } | ||
662 | + | ||
663 | + /* If the command has a response, store it in the response registers */ | ||
664 | + if ((s->command & SD_CMDR_RESPONSE)) { | ||
665 | + if (rlen == 4 && !(s->command & SD_CMDR_RESPONSE_LONG)) { | ||
666 | + s->response[0] = ldl_be_p(&resp[0]); | ||
667 | + s->response[1] = s->response[2] = s->response[3] = 0; | ||
668 | + | ||
669 | + } else if (rlen == 16 && (s->command & SD_CMDR_RESPONSE_LONG)) { | ||
670 | + s->response[0] = ldl_be_p(&resp[12]); | ||
671 | + s->response[1] = ldl_be_p(&resp[8]); | ||
672 | + s->response[2] = ldl_be_p(&resp[4]); | ||
673 | + s->response[3] = ldl_be_p(&resp[0]); | ||
674 | + } else { | ||
675 | + goto error; | ||
676 | + } | ||
677 | + } | ||
678 | + } | ||
679 | + | ||
680 | + /* Set interrupt status bits */ | ||
681 | + s->irq_status |= SD_RISR_CMD_COMPLETE; | ||
682 | + return; | ||
683 | + | ||
684 | +error: | ||
685 | + s->irq_status |= SD_RISR_NO_RESPONSE; | ||
686 | +} | ||
687 | + | ||
688 | +static void allwinner_sdhost_auto_stop(AwSdHostState *s) | ||
689 | +{ | ||
240 | + /* | 690 | + /* |
241 | + * Since I couldn't find any info about this in the reference | 691 | + * The stop command (CMD12) ensures the SD bus |
242 | + * manual the value of this register is based strictly on matching | 692 | + * returns to the transfer state. |
243 | + * what Linux kernel expects it to be. | ||
244 | + */ | 693 | + */ |
245 | + s->analog[ANALOG_DIGPROG] = 0x720000; | 694 | + if ((s->command & SD_CMDR_AUTOSTOP) && (s->transfer_cnt == 0)) { |
695 | + /* First save current command registers */ | ||
696 | + uint32_t saved_cmd = s->command; | ||
697 | + uint32_t saved_arg = s->command_arg; | ||
698 | + | ||
699 | + /* Prepare stop command (CMD12) */ | ||
700 | + s->command &= ~SD_CMDR_CMDID_MASK; | ||
701 | + s->command |= 12; /* CMD12 */ | ||
702 | + s->command_arg = 0; | ||
703 | + | ||
704 | + /* Put the command on SD bus */ | ||
705 | + allwinner_sdhost_send_command(s); | ||
706 | + | ||
707 | + /* Restore command values */ | ||
708 | + s->command = saved_cmd; | ||
709 | + s->command_arg = saved_arg; | ||
710 | + | ||
711 | + /* Set IRQ status bit for automatic stop done */ | ||
712 | + s->irq_status |= SD_RISR_AUTOCMD_DONE; | ||
713 | + } | ||
714 | +} | ||
715 | + | ||
716 | +static uint32_t allwinner_sdhost_process_desc(AwSdHostState *s, | ||
717 | + hwaddr desc_addr, | ||
718 | + TransferDescriptor *desc, | ||
719 | + bool is_write, uint32_t max_bytes) | ||
720 | +{ | ||
721 | + AwSdHostClass *klass = AW_SDHOST_GET_CLASS(s); | ||
722 | + uint32_t num_done = 0; | ||
723 | + uint32_t num_bytes = max_bytes; | ||
724 | + uint8_t buf[1024]; | ||
725 | + | ||
726 | + /* Read descriptor */ | ||
727 | + cpu_physical_memory_read(desc_addr, desc, sizeof(*desc)); | ||
728 | + if (desc->size == 0) { | ||
729 | + desc->size = klass->max_desc_size; | ||
730 | + } else if (desc->size > klass->max_desc_size) { | ||
731 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: DMA descriptor buffer size " | ||
732 | + " is out-of-bounds: %" PRIu32 " > %zu", | ||
733 | + __func__, desc->size, klass->max_desc_size); | ||
734 | + desc->size = klass->max_desc_size; | ||
735 | + } | ||
736 | + if (desc->size < num_bytes) { | ||
737 | + num_bytes = desc->size; | ||
738 | + } | ||
739 | + | ||
740 | + trace_allwinner_sdhost_process_desc(desc_addr, desc->size, | ||
741 | + is_write, max_bytes); | ||
742 | + | ||
743 | + while (num_done < num_bytes) { | ||
744 | + /* Try to completely fill the local buffer */ | ||
745 | + uint32_t buf_bytes = num_bytes - num_done; | ||
746 | + if (buf_bytes > sizeof(buf)) { | ||
747 | + buf_bytes = sizeof(buf); | ||
748 | + } | ||
749 | + | ||
750 | + /* Write to SD bus */ | ||
751 | + if (is_write) { | ||
752 | + cpu_physical_memory_read((desc->addr & DESC_SIZE_MASK) + num_done, | ||
753 | + buf, buf_bytes); | ||
754 | + | ||
755 | + for (uint32_t i = 0; i < buf_bytes; i++) { | ||
756 | + sdbus_write_data(&s->sdbus, buf[i]); | ||
757 | + } | ||
758 | + | ||
759 | + /* Read from SD bus */ | ||
760 | + } else { | ||
761 | + for (uint32_t i = 0; i < buf_bytes; i++) { | ||
762 | + buf[i] = sdbus_read_data(&s->sdbus); | ||
763 | + } | ||
764 | + cpu_physical_memory_write((desc->addr & DESC_SIZE_MASK) + num_done, | ||
765 | + buf, buf_bytes); | ||
766 | + } | ||
767 | + num_done += buf_bytes; | ||
768 | + } | ||
769 | + | ||
770 | + /* Clear hold flag and flush descriptor */ | ||
771 | + desc->status &= ~DESC_STATUS_HOLD; | ||
772 | + cpu_physical_memory_write(desc_addr, desc, sizeof(*desc)); | ||
773 | + | ||
774 | + return num_done; | ||
775 | +} | ||
776 | + | ||
777 | +static void allwinner_sdhost_dma(AwSdHostState *s) | ||
778 | +{ | ||
779 | + TransferDescriptor desc; | ||
780 | + hwaddr desc_addr = s->desc_base; | ||
781 | + bool is_write = (s->command & SD_CMDR_WRITE); | ||
782 | + uint32_t bytes_done = 0; | ||
783 | + | ||
784 | + /* Check if DMA can be performed */ | ||
785 | + if (s->byte_count == 0 || s->block_size == 0 || | ||
786 | + !(s->global_ctl & SD_GCTL_DMA_ENB)) { | ||
787 | + return; | ||
788 | + } | ||
789 | + | ||
246 | + /* | 790 | + /* |
247 | + * Set revision to be 1.0 (Arbitrary choice, no particular | 791 | + * For read operations, data must be available on the SD bus |
248 | + * reason). | 792 | + * If not, it is an error and we should not act at all |
249 | + */ | 793 | + */ |
250 | + s->analog[ANALOG_DIGPROG] |= 0x000010; | 794 | + if (!is_write && !sdbus_data_ready(&s->sdbus)) { |
251 | +} | 795 | + return; |
252 | + | 796 | + } |
253 | +static void imx7_ccm_reset(DeviceState *dev) | 797 | + |
254 | +{ | 798 | + /* Process the DMA descriptors until all data is copied */ |
255 | + IMX7CCMState *s = IMX7_CCM(dev); | 799 | + while (s->byte_count > 0) { |
256 | + | 800 | + bytes_done = allwinner_sdhost_process_desc(s, desc_addr, &desc, |
257 | + memset(s->ccm, 0, sizeof(s->ccm)); | 801 | + is_write, s->byte_count); |
258 | +} | 802 | + allwinner_sdhost_update_transfer_cnt(s, bytes_done); |
259 | + | 803 | + |
260 | +#define CCM_INDEX(offset) (((offset) & ~(hwaddr)0xF) / sizeof(uint32_t)) | 804 | + if (bytes_done <= s->byte_count) { |
261 | +#define CCM_BITOP(offset) ((offset) & (hwaddr)0xF) | 805 | + s->byte_count -= bytes_done; |
262 | + | 806 | + } else { |
263 | +enum { | 807 | + s->byte_count = 0; |
264 | + CCM_BITOP_NONE = 0x00, | 808 | + } |
265 | + CCM_BITOP_SET = 0x04, | 809 | + |
266 | + CCM_BITOP_CLR = 0x08, | 810 | + if (desc.status & DESC_STATUS_LAST) { |
267 | + CCM_BITOP_TOG = 0x0C, | 811 | + break; |
268 | +}; | 812 | + } else { |
269 | + | 813 | + desc_addr = desc.next; |
270 | +static uint64_t imx7_set_clr_tog_read(void *opaque, hwaddr offset, | 814 | + } |
815 | + } | ||
816 | + | ||
817 | + /* Raise IRQ to signal DMA is completed */ | ||
818 | + s->irq_status |= SD_RISR_DATA_COMPLETE | SD_RISR_SDIO_INTR; | ||
819 | + | ||
820 | + /* Update DMAC bits */ | ||
821 | + s->dmac_status |= SD_IDST_INT_SUMMARY; | ||
822 | + | ||
823 | + if (is_write) { | ||
824 | + s->dmac_status |= SD_IDST_TRANSMIT_IRQ; | ||
825 | + } else { | ||
826 | + s->dmac_status |= SD_IDST_RECEIVE_IRQ; | ||
827 | + } | ||
828 | +} | ||
829 | + | ||
830 | +static uint64_t allwinner_sdhost_read(void *opaque, hwaddr offset, | ||
271 | + unsigned size) | 831 | + unsigned size) |
272 | +{ | 832 | +{ |
273 | + const uint32_t *mmio = opaque; | 833 | + AwSdHostState *s = AW_SDHOST(opaque); |
274 | + | 834 | + uint32_t res = 0; |
275 | + return mmio[CCM_INDEX(offset)]; | 835 | + |
276 | +} | 836 | + switch (offset) { |
277 | + | 837 | + case REG_SD_GCTL: /* Global Control */ |
278 | +static void imx7_set_clr_tog_write(void *opaque, hwaddr offset, | 838 | + res = s->global_ctl; |
839 | + break; | ||
840 | + case REG_SD_CKCR: /* Clock Control */ | ||
841 | + res = s->clock_ctl; | ||
842 | + break; | ||
843 | + case REG_SD_TMOR: /* Timeout */ | ||
844 | + res = s->timeout; | ||
845 | + break; | ||
846 | + case REG_SD_BWDR: /* Bus Width */ | ||
847 | + res = s->bus_width; | ||
848 | + break; | ||
849 | + case REG_SD_BKSR: /* Block Size */ | ||
850 | + res = s->block_size; | ||
851 | + break; | ||
852 | + case REG_SD_BYCR: /* Byte Count */ | ||
853 | + res = s->byte_count; | ||
854 | + break; | ||
855 | + case REG_SD_CMDR: /* Command */ | ||
856 | + res = s->command; | ||
857 | + break; | ||
858 | + case REG_SD_CAGR: /* Command Argument */ | ||
859 | + res = s->command_arg; | ||
860 | + break; | ||
861 | + case REG_SD_RESP0: /* Response Zero */ | ||
862 | + res = s->response[0]; | ||
863 | + break; | ||
864 | + case REG_SD_RESP1: /* Response One */ | ||
865 | + res = s->response[1]; | ||
866 | + break; | ||
867 | + case REG_SD_RESP2: /* Response Two */ | ||
868 | + res = s->response[2]; | ||
869 | + break; | ||
870 | + case REG_SD_RESP3: /* Response Three */ | ||
871 | + res = s->response[3]; | ||
872 | + break; | ||
873 | + case REG_SD_IMKR: /* Interrupt Mask */ | ||
874 | + res = s->irq_mask; | ||
875 | + break; | ||
876 | + case REG_SD_MISR: /* Masked Interrupt Status */ | ||
877 | + res = s->irq_status & s->irq_mask; | ||
878 | + break; | ||
879 | + case REG_SD_RISR: /* Raw Interrupt Status */ | ||
880 | + res = s->irq_status; | ||
881 | + break; | ||
882 | + case REG_SD_STAR: /* Status */ | ||
883 | + res = s->status; | ||
884 | + break; | ||
885 | + case REG_SD_FWLR: /* FIFO Water Level */ | ||
886 | + res = s->fifo_wlevel; | ||
887 | + break; | ||
888 | + case REG_SD_FUNS: /* FIFO Function Select */ | ||
889 | + res = s->fifo_func_sel; | ||
890 | + break; | ||
891 | + case REG_SD_DBGC: /* Debug Enable */ | ||
892 | + res = s->debug_enable; | ||
893 | + break; | ||
894 | + case REG_SD_A12A: /* Auto command 12 argument */ | ||
895 | + res = s->auto12_arg; | ||
896 | + break; | ||
897 | + case REG_SD_NTSR: /* SD NewTiming Set */ | ||
898 | + res = s->newtiming_set; | ||
899 | + break; | ||
900 | + case REG_SD_SDBG: /* SD newTiming Set Debug */ | ||
901 | + res = s->newtiming_debug; | ||
902 | + break; | ||
903 | + case REG_SD_HWRST: /* Hardware Reset Register */ | ||
904 | + res = s->hardware_rst; | ||
905 | + break; | ||
906 | + case REG_SD_DMAC: /* Internal DMA Controller Control */ | ||
907 | + res = s->dmac; | ||
908 | + break; | ||
909 | + case REG_SD_DLBA: /* Descriptor List Base Address */ | ||
910 | + res = s->desc_base; | ||
911 | + break; | ||
912 | + case REG_SD_IDST: /* Internal DMA Controller Status */ | ||
913 | + res = s->dmac_status; | ||
914 | + break; | ||
915 | + case REG_SD_IDIE: /* Internal DMA Controller Interrupt Enable */ | ||
916 | + res = s->dmac_irq; | ||
917 | + break; | ||
918 | + case REG_SD_THLDC: /* Card Threshold Control */ | ||
919 | + res = s->card_threshold; | ||
920 | + break; | ||
921 | + case REG_SD_DSBD: /* eMMC DDR Start Bit Detection Control */ | ||
922 | + res = s->startbit_detect; | ||
923 | + break; | ||
924 | + case REG_SD_RES_CRC: /* Response CRC from card/eMMC */ | ||
925 | + res = s->response_crc; | ||
926 | + break; | ||
927 | + case REG_SD_DATA7_CRC: /* CRC Data 7 from card/eMMC */ | ||
928 | + case REG_SD_DATA6_CRC: /* CRC Data 6 from card/eMMC */ | ||
929 | + case REG_SD_DATA5_CRC: /* CRC Data 5 from card/eMMC */ | ||
930 | + case REG_SD_DATA4_CRC: /* CRC Data 4 from card/eMMC */ | ||
931 | + case REG_SD_DATA3_CRC: /* CRC Data 3 from card/eMMC */ | ||
932 | + case REG_SD_DATA2_CRC: /* CRC Data 2 from card/eMMC */ | ||
933 | + case REG_SD_DATA1_CRC: /* CRC Data 1 from card/eMMC */ | ||
934 | + case REG_SD_DATA0_CRC: /* CRC Data 0 from card/eMMC */ | ||
935 | + res = s->data_crc[((offset - REG_SD_DATA7_CRC) / sizeof(uint32_t))]; | ||
936 | + break; | ||
937 | + case REG_SD_CRC_STA: /* CRC status from card/eMMC in write operation */ | ||
938 | + res = s->status_crc; | ||
939 | + break; | ||
940 | + case REG_SD_FIFO: /* Read/Write FIFO */ | ||
941 | + if (sdbus_data_ready(&s->sdbus)) { | ||
942 | + res = sdbus_read_data(&s->sdbus); | ||
943 | + res |= sdbus_read_data(&s->sdbus) << 8; | ||
944 | + res |= sdbus_read_data(&s->sdbus) << 16; | ||
945 | + res |= sdbus_read_data(&s->sdbus) << 24; | ||
946 | + allwinner_sdhost_update_transfer_cnt(s, sizeof(uint32_t)); | ||
947 | + allwinner_sdhost_auto_stop(s); | ||
948 | + allwinner_sdhost_update_irq(s); | ||
949 | + } else { | ||
950 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: no data ready on SD bus\n", | ||
951 | + __func__); | ||
952 | + } | ||
953 | + break; | ||
954 | + default: | ||
955 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset %" | ||
956 | + HWADDR_PRIx"\n", __func__, offset); | ||
957 | + res = 0; | ||
958 | + break; | ||
959 | + } | ||
960 | + | ||
961 | + trace_allwinner_sdhost_read(offset, res, size); | ||
962 | + return res; | ||
963 | +} | ||
964 | + | ||
965 | +static void allwinner_sdhost_write(void *opaque, hwaddr offset, | ||
279 | + uint64_t value, unsigned size) | 966 | + uint64_t value, unsigned size) |
280 | +{ | 967 | +{ |
281 | + const uint8_t bitop = CCM_BITOP(offset); | 968 | + AwSdHostState *s = AW_SDHOST(opaque); |
282 | + const uint32_t index = CCM_INDEX(offset); | 969 | + |
283 | + uint32_t *mmio = opaque; | 970 | + trace_allwinner_sdhost_write(offset, value, size); |
284 | + | 971 | + |
285 | + switch (bitop) { | 972 | + switch (offset) { |
286 | + case CCM_BITOP_NONE: | 973 | + case REG_SD_GCTL: /* Global Control */ |
287 | + mmio[index] = value; | 974 | + s->global_ctl = value; |
288 | + break; | 975 | + s->global_ctl &= ~(SD_GCTL_DMA_RST | SD_GCTL_FIFO_RST | |
289 | + case CCM_BITOP_SET: | 976 | + SD_GCTL_SOFT_RST); |
290 | + mmio[index] |= value; | 977 | + allwinner_sdhost_update_irq(s); |
291 | + break; | 978 | + break; |
292 | + case CCM_BITOP_CLR: | 979 | + case REG_SD_CKCR: /* Clock Control */ |
293 | + mmio[index] &= ~value; | 980 | + s->clock_ctl = value; |
294 | + break; | 981 | + break; |
295 | + case CCM_BITOP_TOG: | 982 | + case REG_SD_TMOR: /* Timeout */ |
296 | + mmio[index] ^= value; | 983 | + s->timeout = value; |
297 | + break; | 984 | + break; |
298 | + }; | 985 | + case REG_SD_BWDR: /* Bus Width */ |
299 | +} | 986 | + s->bus_width = value; |
300 | + | 987 | + break; |
301 | +static const struct MemoryRegionOps imx7_set_clr_tog_ops = { | 988 | + case REG_SD_BKSR: /* Block Size */ |
302 | + .read = imx7_set_clr_tog_read, | 989 | + s->block_size = value; |
303 | + .write = imx7_set_clr_tog_write, | 990 | + break; |
991 | + case REG_SD_BYCR: /* Byte Count */ | ||
992 | + s->byte_count = value; | ||
993 | + s->transfer_cnt = value; | ||
994 | + break; | ||
995 | + case REG_SD_CMDR: /* Command */ | ||
996 | + s->command = value; | ||
997 | + if (value & SD_CMDR_LOAD) { | ||
998 | + allwinner_sdhost_send_command(s); | ||
999 | + allwinner_sdhost_dma(s); | ||
1000 | + allwinner_sdhost_auto_stop(s); | ||
1001 | + } | ||
1002 | + allwinner_sdhost_update_irq(s); | ||
1003 | + break; | ||
1004 | + case REG_SD_CAGR: /* Command Argument */ | ||
1005 | + s->command_arg = value; | ||
1006 | + break; | ||
1007 | + case REG_SD_RESP0: /* Response Zero */ | ||
1008 | + s->response[0] = value; | ||
1009 | + break; | ||
1010 | + case REG_SD_RESP1: /* Response One */ | ||
1011 | + s->response[1] = value; | ||
1012 | + break; | ||
1013 | + case REG_SD_RESP2: /* Response Two */ | ||
1014 | + s->response[2] = value; | ||
1015 | + break; | ||
1016 | + case REG_SD_RESP3: /* Response Three */ | ||
1017 | + s->response[3] = value; | ||
1018 | + break; | ||
1019 | + case REG_SD_IMKR: /* Interrupt Mask */ | ||
1020 | + s->irq_mask = value; | ||
1021 | + allwinner_sdhost_update_irq(s); | ||
1022 | + break; | ||
1023 | + case REG_SD_MISR: /* Masked Interrupt Status */ | ||
1024 | + case REG_SD_RISR: /* Raw Interrupt Status */ | ||
1025 | + s->irq_status &= ~value; | ||
1026 | + allwinner_sdhost_update_irq(s); | ||
1027 | + break; | ||
1028 | + case REG_SD_STAR: /* Status */ | ||
1029 | + s->status &= ~value; | ||
1030 | + allwinner_sdhost_update_irq(s); | ||
1031 | + break; | ||
1032 | + case REG_SD_FWLR: /* FIFO Water Level */ | ||
1033 | + s->fifo_wlevel = value; | ||
1034 | + break; | ||
1035 | + case REG_SD_FUNS: /* FIFO Function Select */ | ||
1036 | + s->fifo_func_sel = value; | ||
1037 | + break; | ||
1038 | + case REG_SD_DBGC: /* Debug Enable */ | ||
1039 | + s->debug_enable = value; | ||
1040 | + break; | ||
1041 | + case REG_SD_A12A: /* Auto command 12 argument */ | ||
1042 | + s->auto12_arg = value; | ||
1043 | + break; | ||
1044 | + case REG_SD_NTSR: /* SD NewTiming Set */ | ||
1045 | + s->newtiming_set = value; | ||
1046 | + break; | ||
1047 | + case REG_SD_SDBG: /* SD newTiming Set Debug */ | ||
1048 | + s->newtiming_debug = value; | ||
1049 | + break; | ||
1050 | + case REG_SD_HWRST: /* Hardware Reset Register */ | ||
1051 | + s->hardware_rst = value; | ||
1052 | + break; | ||
1053 | + case REG_SD_DMAC: /* Internal DMA Controller Control */ | ||
1054 | + s->dmac = value; | ||
1055 | + allwinner_sdhost_update_irq(s); | ||
1056 | + break; | ||
1057 | + case REG_SD_DLBA: /* Descriptor List Base Address */ | ||
1058 | + s->desc_base = value; | ||
1059 | + break; | ||
1060 | + case REG_SD_IDST: /* Internal DMA Controller Status */ | ||
1061 | + s->dmac_status &= (~SD_IDST_WR_MASK) | (~value & SD_IDST_WR_MASK); | ||
1062 | + allwinner_sdhost_update_irq(s); | ||
1063 | + break; | ||
1064 | + case REG_SD_IDIE: /* Internal DMA Controller Interrupt Enable */ | ||
1065 | + s->dmac_irq = value; | ||
1066 | + allwinner_sdhost_update_irq(s); | ||
1067 | + break; | ||
1068 | + case REG_SD_THLDC: /* Card Threshold Control */ | ||
1069 | + s->card_threshold = value; | ||
1070 | + break; | ||
1071 | + case REG_SD_DSBD: /* eMMC DDR Start Bit Detection Control */ | ||
1072 | + s->startbit_detect = value; | ||
1073 | + break; | ||
1074 | + case REG_SD_FIFO: /* Read/Write FIFO */ | ||
1075 | + sdbus_write_data(&s->sdbus, value & 0xff); | ||
1076 | + sdbus_write_data(&s->sdbus, (value >> 8) & 0xff); | ||
1077 | + sdbus_write_data(&s->sdbus, (value >> 16) & 0xff); | ||
1078 | + sdbus_write_data(&s->sdbus, (value >> 24) & 0xff); | ||
1079 | + allwinner_sdhost_update_transfer_cnt(s, sizeof(uint32_t)); | ||
1080 | + allwinner_sdhost_auto_stop(s); | ||
1081 | + allwinner_sdhost_update_irq(s); | ||
1082 | + break; | ||
1083 | + case REG_SD_RES_CRC: /* Response CRC from card/eMMC */ | ||
1084 | + case REG_SD_DATA7_CRC: /* CRC Data 7 from card/eMMC */ | ||
1085 | + case REG_SD_DATA6_CRC: /* CRC Data 6 from card/eMMC */ | ||
1086 | + case REG_SD_DATA5_CRC: /* CRC Data 5 from card/eMMC */ | ||
1087 | + case REG_SD_DATA4_CRC: /* CRC Data 4 from card/eMMC */ | ||
1088 | + case REG_SD_DATA3_CRC: /* CRC Data 3 from card/eMMC */ | ||
1089 | + case REG_SD_DATA2_CRC: /* CRC Data 2 from card/eMMC */ | ||
1090 | + case REG_SD_DATA1_CRC: /* CRC Data 1 from card/eMMC */ | ||
1091 | + case REG_SD_DATA0_CRC: /* CRC Data 0 from card/eMMC */ | ||
1092 | + case REG_SD_CRC_STA: /* CRC status from card/eMMC in write operation */ | ||
1093 | + break; | ||
1094 | + default: | ||
1095 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset %" | ||
1096 | + HWADDR_PRIx"\n", __func__, offset); | ||
1097 | + break; | ||
1098 | + } | ||
1099 | +} | ||
1100 | + | ||
1101 | +static const MemoryRegionOps allwinner_sdhost_ops = { | ||
1102 | + .read = allwinner_sdhost_read, | ||
1103 | + .write = allwinner_sdhost_write, | ||
304 | + .endianness = DEVICE_NATIVE_ENDIAN, | 1104 | + .endianness = DEVICE_NATIVE_ENDIAN, |
305 | + .impl = { | 1105 | + .valid = { |
306 | + /* | ||
307 | + * Our device would not work correctly if the guest was doing | ||
308 | + * unaligned access. This might not be a limitation on the real | ||
309 | + * device but in practice there is no reason for a guest to access | ||
310 | + * this device unaligned. | ||
311 | + */ | ||
312 | + .min_access_size = 4, | 1106 | + .min_access_size = 4, |
313 | + .max_access_size = 4, | 1107 | + .max_access_size = 4, |
314 | + .unaligned = false, | ||
315 | + }, | 1108 | + }, |
1109 | + .impl.min_access_size = 4, | ||
316 | +}; | 1110 | +}; |
317 | + | 1111 | + |
318 | +static const struct MemoryRegionOps imx7_digprog_ops = { | 1112 | +static const VMStateDescription vmstate_allwinner_sdhost = { |
319 | + .read = imx7_set_clr_tog_read, | 1113 | + .name = "allwinner-sdhost", |
320 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
321 | + .impl = { | ||
322 | + .min_access_size = 4, | ||
323 | + .max_access_size = 4, | ||
324 | + .unaligned = false, | ||
325 | + }, | ||
326 | +}; | ||
327 | + | ||
328 | +static void imx7_ccm_init(Object *obj) | ||
329 | +{ | ||
330 | + SysBusDevice *sd = SYS_BUS_DEVICE(obj); | ||
331 | + IMX7CCMState *s = IMX7_CCM(obj); | ||
332 | + | ||
333 | + memory_region_init_io(&s->iomem, | ||
334 | + obj, | ||
335 | + &imx7_set_clr_tog_ops, | ||
336 | + s->ccm, | ||
337 | + TYPE_IMX7_CCM ".ccm", | ||
338 | + sizeof(s->ccm)); | ||
339 | + | ||
340 | + sysbus_init_mmio(sd, &s->iomem); | ||
341 | +} | ||
342 | + | ||
343 | +static void imx7_analog_init(Object *obj) | ||
344 | +{ | ||
345 | + SysBusDevice *sd = SYS_BUS_DEVICE(obj); | ||
346 | + IMX7AnalogState *s = IMX7_ANALOG(obj); | ||
347 | + | ||
348 | + memory_region_init(&s->mmio.container, obj, TYPE_IMX7_ANALOG, | ||
349 | + 0x10000); | ||
350 | + | ||
351 | + memory_region_init_io(&s->mmio.analog, | ||
352 | + obj, | ||
353 | + &imx7_set_clr_tog_ops, | ||
354 | + s->analog, | ||
355 | + TYPE_IMX7_ANALOG, | ||
356 | + sizeof(s->analog)); | ||
357 | + | ||
358 | + memory_region_add_subregion(&s->mmio.container, | ||
359 | + 0x60, &s->mmio.analog); | ||
360 | + | ||
361 | + memory_region_init_io(&s->mmio.pmu, | ||
362 | + obj, | ||
363 | + &imx7_set_clr_tog_ops, | ||
364 | + s->pmu, | ||
365 | + TYPE_IMX7_ANALOG ".pmu", | ||
366 | + sizeof(s->pmu)); | ||
367 | + | ||
368 | + memory_region_add_subregion(&s->mmio.container, | ||
369 | + 0x200, &s->mmio.pmu); | ||
370 | + | ||
371 | + memory_region_init_io(&s->mmio.digprog, | ||
372 | + obj, | ||
373 | + &imx7_digprog_ops, | ||
374 | + &s->analog[ANALOG_DIGPROG], | ||
375 | + TYPE_IMX7_ANALOG ".digprog", | ||
376 | + sizeof(uint32_t)); | ||
377 | + | ||
378 | + memory_region_add_subregion_overlap(&s->mmio.container, | ||
379 | + 0x800, &s->mmio.digprog, 10); | ||
380 | + | ||
381 | + | ||
382 | + sysbus_init_mmio(sd, &s->mmio.container); | ||
383 | +} | ||
384 | + | ||
385 | +static const VMStateDescription vmstate_imx7_ccm = { | ||
386 | + .name = TYPE_IMX7_CCM, | ||
387 | + .version_id = 1, | 1114 | + .version_id = 1, |
388 | + .minimum_version_id = 1, | 1115 | + .minimum_version_id = 1, |
389 | + .fields = (VMStateField[]) { | 1116 | + .fields = (VMStateField[]) { |
390 | + VMSTATE_UINT32_ARRAY(ccm, IMX7CCMState, CCM_MAX), | 1117 | + VMSTATE_UINT32(global_ctl, AwSdHostState), |
1118 | + VMSTATE_UINT32(clock_ctl, AwSdHostState), | ||
1119 | + VMSTATE_UINT32(timeout, AwSdHostState), | ||
1120 | + VMSTATE_UINT32(bus_width, AwSdHostState), | ||
1121 | + VMSTATE_UINT32(block_size, AwSdHostState), | ||
1122 | + VMSTATE_UINT32(byte_count, AwSdHostState), | ||
1123 | + VMSTATE_UINT32(transfer_cnt, AwSdHostState), | ||
1124 | + VMSTATE_UINT32(command, AwSdHostState), | ||
1125 | + VMSTATE_UINT32(command_arg, AwSdHostState), | ||
1126 | + VMSTATE_UINT32_ARRAY(response, AwSdHostState, 4), | ||
1127 | + VMSTATE_UINT32(irq_mask, AwSdHostState), | ||
1128 | + VMSTATE_UINT32(irq_status, AwSdHostState), | ||
1129 | + VMSTATE_UINT32(status, AwSdHostState), | ||
1130 | + VMSTATE_UINT32(fifo_wlevel, AwSdHostState), | ||
1131 | + VMSTATE_UINT32(fifo_func_sel, AwSdHostState), | ||
1132 | + VMSTATE_UINT32(debug_enable, AwSdHostState), | ||
1133 | + VMSTATE_UINT32(auto12_arg, AwSdHostState), | ||
1134 | + VMSTATE_UINT32(newtiming_set, AwSdHostState), | ||
1135 | + VMSTATE_UINT32(newtiming_debug, AwSdHostState), | ||
1136 | + VMSTATE_UINT32(hardware_rst, AwSdHostState), | ||
1137 | + VMSTATE_UINT32(dmac, AwSdHostState), | ||
1138 | + VMSTATE_UINT32(desc_base, AwSdHostState), | ||
1139 | + VMSTATE_UINT32(dmac_status, AwSdHostState), | ||
1140 | + VMSTATE_UINT32(dmac_irq, AwSdHostState), | ||
1141 | + VMSTATE_UINT32(card_threshold, AwSdHostState), | ||
1142 | + VMSTATE_UINT32(startbit_detect, AwSdHostState), | ||
1143 | + VMSTATE_UINT32(response_crc, AwSdHostState), | ||
1144 | + VMSTATE_UINT32_ARRAY(data_crc, AwSdHostState, 8), | ||
1145 | + VMSTATE_UINT32(status_crc, AwSdHostState), | ||
391 | + VMSTATE_END_OF_LIST() | 1146 | + VMSTATE_END_OF_LIST() |
392 | + }, | 1147 | + } |
393 | +}; | 1148 | +}; |
394 | + | 1149 | + |
395 | +static uint32_t imx7_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock) | 1150 | +static void allwinner_sdhost_init(Object *obj) |
396 | +{ | 1151 | +{ |
397 | + /* | 1152 | + AwSdHostState *s = AW_SDHOST(obj); |
398 | + * This function is "consumed" by GPT emulation code, however on | 1153 | + |
399 | + * i.MX7 each GPT block can have their own clock root. This means | 1154 | + qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), |
400 | + * that this functions needs somehow to know requester's identity | 1155 | + TYPE_AW_SDHOST_BUS, DEVICE(s), "sd-bus"); |
401 | + * and the way to pass it: be it via additional IMXClk constants | 1156 | + |
402 | + * or by adding another argument to this method needs to be | 1157 | + memory_region_init_io(&s->iomem, obj, &allwinner_sdhost_ops, s, |
403 | + * figured out | 1158 | + TYPE_AW_SDHOST, 4 * KiB); |
404 | + */ | 1159 | + sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->iomem); |
405 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Not implemented\n", | 1160 | + sysbus_init_irq(SYS_BUS_DEVICE(s), &s->irq); |
406 | + TYPE_IMX7_CCM, __func__); | 1161 | +} |
407 | + return 0; | 1162 | + |
408 | +} | 1163 | +static void allwinner_sdhost_reset(DeviceState *dev) |
409 | + | 1164 | +{ |
410 | +static void imx7_ccm_class_init(ObjectClass *klass, void *data) | 1165 | + AwSdHostState *s = AW_SDHOST(dev); |
1166 | + | ||
1167 | + s->global_ctl = REG_SD_GCTL_RST; | ||
1168 | + s->clock_ctl = REG_SD_CKCR_RST; | ||
1169 | + s->timeout = REG_SD_TMOR_RST; | ||
1170 | + s->bus_width = REG_SD_BWDR_RST; | ||
1171 | + s->block_size = REG_SD_BKSR_RST; | ||
1172 | + s->byte_count = REG_SD_BYCR_RST; | ||
1173 | + s->transfer_cnt = 0; | ||
1174 | + | ||
1175 | + s->command = REG_SD_CMDR_RST; | ||
1176 | + s->command_arg = REG_SD_CAGR_RST; | ||
1177 | + | ||
1178 | + for (int i = 0; i < ARRAY_SIZE(s->response); i++) { | ||
1179 | + s->response[i] = REG_SD_RESP_RST; | ||
1180 | + } | ||
1181 | + | ||
1182 | + s->irq_mask = REG_SD_IMKR_RST; | ||
1183 | + s->irq_status = REG_SD_RISR_RST; | ||
1184 | + s->status = REG_SD_STAR_RST; | ||
1185 | + | ||
1186 | + s->fifo_wlevel = REG_SD_FWLR_RST; | ||
1187 | + s->fifo_func_sel = REG_SD_FUNS_RST; | ||
1188 | + s->debug_enable = REG_SD_DBGC_RST; | ||
1189 | + s->auto12_arg = REG_SD_A12A_RST; | ||
1190 | + s->newtiming_set = REG_SD_NTSR_RST; | ||
1191 | + s->newtiming_debug = REG_SD_SDBG_RST; | ||
1192 | + s->hardware_rst = REG_SD_HWRST_RST; | ||
1193 | + s->dmac = REG_SD_DMAC_RST; | ||
1194 | + s->desc_base = REG_SD_DLBA_RST; | ||
1195 | + s->dmac_status = REG_SD_IDST_RST; | ||
1196 | + s->dmac_irq = REG_SD_IDIE_RST; | ||
1197 | + s->card_threshold = REG_SD_THLDC_RST; | ||
1198 | + s->startbit_detect = REG_SD_DSBD_RST; | ||
1199 | + s->response_crc = REG_SD_RES_CRC_RST; | ||
1200 | + | ||
1201 | + for (int i = 0; i < ARRAY_SIZE(s->data_crc); i++) { | ||
1202 | + s->data_crc[i] = REG_SD_DATA_CRC_RST; | ||
1203 | + } | ||
1204 | + | ||
1205 | + s->status_crc = REG_SD_CRC_STA_RST; | ||
1206 | +} | ||
1207 | + | ||
1208 | +static void allwinner_sdhost_bus_class_init(ObjectClass *klass, void *data) | ||
1209 | +{ | ||
1210 | + SDBusClass *sbc = SD_BUS_CLASS(klass); | ||
1211 | + | ||
1212 | + sbc->set_inserted = allwinner_sdhost_set_inserted; | ||
1213 | +} | ||
1214 | + | ||
1215 | +static void allwinner_sdhost_class_init(ObjectClass *klass, void *data) | ||
411 | +{ | 1216 | +{ |
412 | + DeviceClass *dc = DEVICE_CLASS(klass); | 1217 | + DeviceClass *dc = DEVICE_CLASS(klass); |
413 | + IMXCCMClass *ccm = IMX_CCM_CLASS(klass); | 1218 | + |
414 | + | 1219 | + dc->reset = allwinner_sdhost_reset; |
415 | + dc->reset = imx7_ccm_reset; | 1220 | + dc->vmsd = &vmstate_allwinner_sdhost; |
416 | + dc->vmsd = &vmstate_imx7_ccm; | 1221 | +} |
417 | + dc->desc = "i.MX7 Clock Control Module"; | 1222 | + |
418 | + | 1223 | +static void allwinner_sdhost_sun4i_class_init(ObjectClass *klass, void *data) |
419 | + ccm->get_clock_frequency = imx7_ccm_get_clock_frequency; | 1224 | +{ |
420 | +} | 1225 | + AwSdHostClass *sc = AW_SDHOST_CLASS(klass); |
421 | + | 1226 | + sc->max_desc_size = 8 * KiB; |
422 | +static const TypeInfo imx7_ccm_info = { | 1227 | +} |
423 | + .name = TYPE_IMX7_CCM, | 1228 | + |
424 | + .parent = TYPE_IMX_CCM, | 1229 | +static void allwinner_sdhost_sun5i_class_init(ObjectClass *klass, void *data) |
425 | + .instance_size = sizeof(IMX7CCMState), | 1230 | +{ |
426 | + .instance_init = imx7_ccm_init, | 1231 | + AwSdHostClass *sc = AW_SDHOST_CLASS(klass); |
427 | + .class_init = imx7_ccm_class_init, | 1232 | + sc->max_desc_size = 64 * KiB; |
1233 | +} | ||
1234 | + | ||
1235 | +static TypeInfo allwinner_sdhost_info = { | ||
1236 | + .name = TYPE_AW_SDHOST, | ||
1237 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
1238 | + .instance_init = allwinner_sdhost_init, | ||
1239 | + .instance_size = sizeof(AwSdHostState), | ||
1240 | + .class_init = allwinner_sdhost_class_init, | ||
1241 | + .class_size = sizeof(AwSdHostClass), | ||
1242 | + .abstract = true, | ||
428 | +}; | 1243 | +}; |
429 | + | 1244 | + |
430 | +static const VMStateDescription vmstate_imx7_analog = { | 1245 | +static const TypeInfo allwinner_sdhost_sun4i_info = { |
431 | + .name = TYPE_IMX7_ANALOG, | 1246 | + .name = TYPE_AW_SDHOST_SUN4I, |
432 | + .version_id = 1, | 1247 | + .parent = TYPE_AW_SDHOST, |
433 | + .minimum_version_id = 1, | 1248 | + .class_init = allwinner_sdhost_sun4i_class_init, |
434 | + .fields = (VMStateField[]) { | ||
435 | + VMSTATE_UINT32_ARRAY(analog, IMX7AnalogState, ANALOG_MAX), | ||
436 | + VMSTATE_UINT32_ARRAY(pmu, IMX7AnalogState, PMU_MAX), | ||
437 | + VMSTATE_END_OF_LIST() | ||
438 | + }, | ||
439 | +}; | 1249 | +}; |
440 | + | 1250 | + |
441 | +static void imx7_analog_class_init(ObjectClass *klass, void *data) | 1251 | +static const TypeInfo allwinner_sdhost_sun5i_info = { |
442 | +{ | 1252 | + .name = TYPE_AW_SDHOST_SUN5I, |
443 | + DeviceClass *dc = DEVICE_CLASS(klass); | 1253 | + .parent = TYPE_AW_SDHOST, |
444 | + | 1254 | + .class_init = allwinner_sdhost_sun5i_class_init, |
445 | + dc->reset = imx7_analog_reset; | ||
446 | + dc->vmsd = &vmstate_imx7_analog; | ||
447 | + dc->desc = "i.MX7 Analog Module"; | ||
448 | +} | ||
449 | + | ||
450 | +static const TypeInfo imx7_analog_info = { | ||
451 | + .name = TYPE_IMX7_ANALOG, | ||
452 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
453 | + .instance_size = sizeof(IMX7AnalogState), | ||
454 | + .instance_init = imx7_analog_init, | ||
455 | + .class_init = imx7_analog_class_init, | ||
456 | +}; | 1255 | +}; |
457 | + | 1256 | + |
458 | +static void imx7_ccm_register_type(void) | 1257 | +static const TypeInfo allwinner_sdhost_bus_info = { |
459 | +{ | 1258 | + .name = TYPE_AW_SDHOST_BUS, |
460 | + type_register_static(&imx7_ccm_info); | 1259 | + .parent = TYPE_SD_BUS, |
461 | + type_register_static(&imx7_analog_info); | 1260 | + .instance_size = sizeof(SDBus), |
462 | +} | 1261 | + .class_init = allwinner_sdhost_bus_class_init, |
463 | +type_init(imx7_ccm_register_type) | 1262 | +}; |
1263 | + | ||
1264 | +static void allwinner_sdhost_register_types(void) | ||
1265 | +{ | ||
1266 | + type_register_static(&allwinner_sdhost_info); | ||
1267 | + type_register_static(&allwinner_sdhost_sun4i_info); | ||
1268 | + type_register_static(&allwinner_sdhost_sun5i_info); | ||
1269 | + type_register_static(&allwinner_sdhost_bus_info); | ||
1270 | +} | ||
1271 | + | ||
1272 | +type_init(allwinner_sdhost_register_types) | ||
1273 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
1274 | index XXXXXXX..XXXXXXX 100644 | ||
1275 | --- a/hw/arm/Kconfig | ||
1276 | +++ b/hw/arm/Kconfig | ||
1277 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_H3 | ||
1278 | select UNIMP | ||
1279 | select USB_OHCI | ||
1280 | select USB_EHCI_SYSBUS | ||
1281 | + select SD | ||
1282 | |||
1283 | config RASPI | ||
1284 | bool | ||
1285 | diff --git a/hw/sd/trace-events b/hw/sd/trace-events | ||
1286 | index XXXXXXX..XXXXXXX 100644 | ||
1287 | --- a/hw/sd/trace-events | ||
1288 | +++ b/hw/sd/trace-events | ||
1289 | @@ -XXX,XX +XXX,XX @@ | ||
1290 | # See docs/devel/tracing.txt for syntax documentation. | ||
1291 | |||
1292 | +# allwinner-sdhost.c | ||
1293 | +allwinner_sdhost_set_inserted(bool inserted) "inserted %u" | ||
1294 | +allwinner_sdhost_process_desc(uint64_t desc_addr, uint32_t desc_size, bool is_write, uint32_t max_bytes) "desc_addr 0x%" PRIx64 " desc_size %" PRIu32 " is_write %u max_bytes %" PRIu32 | ||
1295 | +allwinner_sdhost_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
1296 | +allwinner_sdhost_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
1297 | +allwinner_sdhost_update_irq(uint32_t irq) "IRQ bits 0x%" PRIx32 | ||
1298 | + | ||
1299 | # bcm2835_sdhost.c | ||
1300 | bcm2835_sdhost_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | ||
1301 | bcm2835_sdhost_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | ||
464 | -- | 1302 | -- |
465 | 2.16.1 | 1303 | 2.20.1 |
466 | 1304 | ||
467 | 1305 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Add code to emulate Chipidea USB IP (used in i.MX SoCs). Tested to | 3 | The Allwinner Sun8i System on Chip family includes an Ethernet MAC (EMAC) |
4 | work against: | 4 | which provides 10M/100M/1000M Ethernet connectivity. This commit |
5 | adds support for the Allwinner EMAC from the Sun8i family (H2+, H3, A33, etc), | ||
6 | including emulation for the following functionality: | ||
5 | 7 | ||
6 | -usb -drive if=none,id=stick,file=usb.img,format=raw -device \ | 8 | * DMA transfers |
7 | usb-storage,bus=usb-bus.0,drive=stick | 9 | * MII interface |
10 | * Transmit CRC calculation | ||
8 | 11 | ||
9 | Cc: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> |
10 | Cc: Jason Wang <jasowang@redhat.com> | 13 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
11 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | 14 | Message-id: 20200311221854.30370-10-nieklinnenbank@gmail.com |
12 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | ||
13 | Cc: Michael S. Tsirkin <mst@redhat.com> | ||
14 | Cc: qemu-devel@nongnu.org | ||
15 | Cc: qemu-arm@nongnu.org | ||
16 | Cc: yurovsky@gmail.com | ||
17 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
18 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | --- | 16 | --- |
21 | hw/usb/Makefile.objs | 1 + | 17 | hw/net/Makefile.objs | 1 + |
22 | include/hw/usb/chipidea.h | 16 +++++ | 18 | include/hw/arm/allwinner-h3.h | 3 + |
23 | hw/usb/chipidea.c | 176 ++++++++++++++++++++++++++++++++++++++++++++++ | 19 | include/hw/net/allwinner-sun8i-emac.h | 99 +++ |
24 | 3 files changed, 193 insertions(+) | 20 | hw/arm/allwinner-h3.c | 16 +- |
25 | create mode 100644 include/hw/usb/chipidea.h | 21 | hw/arm/orangepi.c | 3 + |
26 | create mode 100644 hw/usb/chipidea.c | 22 | hw/net/allwinner-sun8i-emac.c | 871 ++++++++++++++++++++++++++ |
23 | hw/arm/Kconfig | 1 + | ||
24 | hw/net/Kconfig | 3 + | ||
25 | hw/net/trace-events | 10 + | ||
26 | 9 files changed, 1006 insertions(+), 1 deletion(-) | ||
27 | create mode 100644 include/hw/net/allwinner-sun8i-emac.h | ||
28 | create mode 100644 hw/net/allwinner-sun8i-emac.c | ||
27 | 29 | ||
28 | diff --git a/hw/usb/Makefile.objs b/hw/usb/Makefile.objs | 30 | diff --git a/hw/net/Makefile.objs b/hw/net/Makefile.objs |
29 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/hw/usb/Makefile.objs | 32 | --- a/hw/net/Makefile.objs |
31 | +++ b/hw/usb/Makefile.objs | 33 | +++ b/hw/net/Makefile.objs |
32 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_USB_XHCI_NEC) += hcd-xhci-nec.o | 34 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_XGMAC) += xgmac.o |
33 | common-obj-$(CONFIG_USB_MUSB) += hcd-musb.o | 35 | common-obj-$(CONFIG_MIPSNET) += mipsnet.o |
34 | 36 | common-obj-$(CONFIG_XILINX_AXI) += xilinx_axienet.o | |
35 | obj-$(CONFIG_TUSB6010) += tusb6010.o | 37 | common-obj-$(CONFIG_ALLWINNER_EMAC) += allwinner_emac.o |
36 | +obj-$(CONFIG_IMX) += chipidea.o | 38 | +common-obj-$(CONFIG_ALLWINNER_SUN8I_EMAC) += allwinner-sun8i-emac.o |
37 | 39 | common-obj-$(CONFIG_IMX_FEC) += imx_fec.o | |
38 | # emulated usb devices | 40 | |
39 | common-obj-$(CONFIG_USB) += dev-hub.o | 41 | common-obj-$(CONFIG_CADENCE) += cadence_gem.o |
40 | diff --git a/include/hw/usb/chipidea.h b/include/hw/usb/chipidea.h | 42 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h |
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/include/hw/arm/allwinner-h3.h | ||
45 | +++ b/include/hw/arm/allwinner-h3.h | ||
46 | @@ -XXX,XX +XXX,XX @@ | ||
47 | #include "hw/misc/allwinner-h3-sysctrl.h" | ||
48 | #include "hw/misc/allwinner-sid.h" | ||
49 | #include "hw/sd/allwinner-sdhost.h" | ||
50 | +#include "hw/net/allwinner-sun8i-emac.h" | ||
51 | #include "target/arm/cpu.h" | ||
52 | |||
53 | /** | ||
54 | @@ -XXX,XX +XXX,XX @@ enum { | ||
55 | AW_H3_UART1, | ||
56 | AW_H3_UART2, | ||
57 | AW_H3_UART3, | ||
58 | + AW_H3_EMAC, | ||
59 | AW_H3_GIC_DIST, | ||
60 | AW_H3_GIC_CPU, | ||
61 | AW_H3_GIC_HYP, | ||
62 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
63 | AwH3SysCtrlState sysctrl; | ||
64 | AwSidState sid; | ||
65 | AwSdHostState mmc0; | ||
66 | + AwSun8iEmacState emac; | ||
67 | GICState gic; | ||
68 | MemoryRegion sram_a1; | ||
69 | MemoryRegion sram_a2; | ||
70 | diff --git a/include/hw/net/allwinner-sun8i-emac.h b/include/hw/net/allwinner-sun8i-emac.h | ||
41 | new file mode 100644 | 71 | new file mode 100644 |
42 | index XXXXXXX..XXXXXXX | 72 | index XXXXXXX..XXXXXXX |
43 | --- /dev/null | 73 | --- /dev/null |
44 | +++ b/include/hw/usb/chipidea.h | 74 | +++ b/include/hw/net/allwinner-sun8i-emac.h |
45 | @@ -XXX,XX +XXX,XX @@ | 75 | @@ -XXX,XX +XXX,XX @@ |
46 | +#ifndef CHIPIDEA_H | 76 | +/* |
47 | +#define CHIPIDEA_H | 77 | + * Allwinner Sun8i Ethernet MAC emulation |
48 | + | 78 | + * |
49 | +#include "hw/usb/hcd-ehci.h" | 79 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> |
50 | + | 80 | + * |
51 | +typedef struct ChipideaState { | 81 | + * This program is free software: you can redistribute it and/or modify |
82 | + * it under the terms of the GNU General Public License as published by | ||
83 | + * the Free Software Foundation, either version 2 of the License, or | ||
84 | + * (at your option) any later version. | ||
85 | + * | ||
86 | + * This program is distributed in the hope that it will be useful, | ||
87 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
88 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
89 | + * GNU General Public License for more details. | ||
90 | + * | ||
91 | + * You should have received a copy of the GNU General Public License | ||
92 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
93 | + */ | ||
94 | + | ||
95 | +#ifndef HW_NET_ALLWINNER_SUN8I_EMAC_H | ||
96 | +#define HW_NET_ALLWINNER_SUN8I_EMAC_H | ||
97 | + | ||
98 | +#include "qom/object.h" | ||
99 | +#include "net/net.h" | ||
100 | +#include "hw/sysbus.h" | ||
101 | + | ||
102 | +/** | ||
103 | + * Object model | ||
104 | + * @{ | ||
105 | + */ | ||
106 | + | ||
107 | +#define TYPE_AW_SUN8I_EMAC "allwinner-sun8i-emac" | ||
108 | +#define AW_SUN8I_EMAC(obj) \ | ||
109 | + OBJECT_CHECK(AwSun8iEmacState, (obj), TYPE_AW_SUN8I_EMAC) | ||
110 | + | ||
111 | +/** @} */ | ||
112 | + | ||
113 | +/** | ||
114 | + * Allwinner Sun8i EMAC object instance state | ||
115 | + */ | ||
116 | +typedef struct AwSun8iEmacState { | ||
52 | + /*< private >*/ | 117 | + /*< private >*/ |
53 | + EHCISysBusState parent_obj; | 118 | + SysBusDevice parent_obj; |
54 | + | 119 | + /*< public >*/ |
55 | + MemoryRegion iomem[3]; | 120 | + |
56 | +} ChipideaState; | 121 | + /** Maps I/O registers in physical memory */ |
57 | + | 122 | + MemoryRegion iomem; |
58 | +#define TYPE_CHIPIDEA "usb-chipidea" | 123 | + |
59 | +#define CHIPIDEA(obj) OBJECT_CHECK(ChipideaState, (obj), TYPE_CHIPIDEA) | 124 | + /** Interrupt output signal to notify CPU */ |
60 | + | 125 | + qemu_irq irq; |
61 | +#endif /* CHIPIDEA_H */ | 126 | + |
62 | diff --git a/hw/usb/chipidea.c b/hw/usb/chipidea.c | 127 | + /** Generic Network Interface Controller (NIC) for networking API */ |
128 | + NICState *nic; | ||
129 | + | ||
130 | + /** Generic Network Interface Controller (NIC) configuration */ | ||
131 | + NICConf conf; | ||
132 | + | ||
133 | + /** | ||
134 | + * @name Media Independent Interface (MII) | ||
135 | + * @{ | ||
136 | + */ | ||
137 | + | ||
138 | + uint8_t mii_phy_addr; /**< PHY address */ | ||
139 | + uint32_t mii_cr; /**< Control */ | ||
140 | + uint32_t mii_st; /**< Status */ | ||
141 | + uint32_t mii_adv; /**< Advertised Abilities */ | ||
142 | + | ||
143 | + /** @} */ | ||
144 | + | ||
145 | + /** | ||
146 | + * @name Hardware Registers | ||
147 | + * @{ | ||
148 | + */ | ||
149 | + | ||
150 | + uint32_t basic_ctl0; /**< Basic Control 0 */ | ||
151 | + uint32_t basic_ctl1; /**< Basic Control 1 */ | ||
152 | + uint32_t int_en; /**< Interrupt Enable */ | ||
153 | + uint32_t int_sta; /**< Interrupt Status */ | ||
154 | + uint32_t frm_flt; /**< Receive Frame Filter */ | ||
155 | + | ||
156 | + uint32_t rx_ctl0; /**< Receive Control 0 */ | ||
157 | + uint32_t rx_ctl1; /**< Receive Control 1 */ | ||
158 | + uint32_t rx_desc_head; /**< Receive Descriptor List Address */ | ||
159 | + uint32_t rx_desc_curr; /**< Current Receive Descriptor Address */ | ||
160 | + | ||
161 | + uint32_t tx_ctl0; /**< Transmit Control 0 */ | ||
162 | + uint32_t tx_ctl1; /**< Transmit Control 1 */ | ||
163 | + uint32_t tx_desc_head; /**< Transmit Descriptor List Address */ | ||
164 | + uint32_t tx_desc_curr; /**< Current Transmit Descriptor Address */ | ||
165 | + uint32_t tx_flowctl; /**< Transmit Flow Control */ | ||
166 | + | ||
167 | + uint32_t mii_cmd; /**< Management Interface Command */ | ||
168 | + uint32_t mii_data; /**< Management Interface Data */ | ||
169 | + | ||
170 | + /** @} */ | ||
171 | + | ||
172 | +} AwSun8iEmacState; | ||
173 | + | ||
174 | +#endif /* HW_NET_ALLWINNER_SUN8I_H */ | ||
175 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
176 | index XXXXXXX..XXXXXXX 100644 | ||
177 | --- a/hw/arm/allwinner-h3.c | ||
178 | +++ b/hw/arm/allwinner-h3.c | ||
179 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
180 | [AW_H3_UART1] = 0x01c28400, | ||
181 | [AW_H3_UART2] = 0x01c28800, | ||
182 | [AW_H3_UART3] = 0x01c28c00, | ||
183 | + [AW_H3_EMAC] = 0x01c30000, | ||
184 | [AW_H3_GIC_DIST] = 0x01c81000, | ||
185 | [AW_H3_GIC_CPU] = 0x01c82000, | ||
186 | [AW_H3_GIC_HYP] = 0x01c84000, | ||
187 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
188 | { "twi1", 0x01c2b000, 1 * KiB }, | ||
189 | { "twi2", 0x01c2b400, 1 * KiB }, | ||
190 | { "scr", 0x01c2c400, 1 * KiB }, | ||
191 | - { "emac", 0x01c30000, 64 * KiB }, | ||
192 | { "gpu", 0x01c40000, 64 * KiB }, | ||
193 | { "hstmr", 0x01c60000, 4 * KiB }, | ||
194 | { "dramcom", 0x01c62000, 4 * KiB }, | ||
195 | @@ -XXX,XX +XXX,XX @@ enum { | ||
196 | AW_H3_GIC_SPI_OHCI2 = 77, | ||
197 | AW_H3_GIC_SPI_EHCI3 = 78, | ||
198 | AW_H3_GIC_SPI_OHCI3 = 79, | ||
199 | + AW_H3_GIC_SPI_EMAC = 82 | ||
200 | }; | ||
201 | |||
202 | /* Allwinner H3 general constants */ | ||
203 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
204 | |||
205 | sysbus_init_child_obj(obj, "mmc0", &s->mmc0, sizeof(s->mmc0), | ||
206 | TYPE_AW_SDHOST_SUN5I); | ||
207 | + | ||
208 | + sysbus_init_child_obj(obj, "emac", &s->emac, sizeof(s->emac), | ||
209 | + TYPE_AW_SUN8I_EMAC); | ||
210 | } | ||
211 | |||
212 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
213 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
214 | object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0), | ||
215 | "sd-bus", &error_abort); | ||
216 | |||
217 | + /* EMAC */ | ||
218 | + if (nd_table[0].used) { | ||
219 | + qemu_check_nic_model(&nd_table[0], TYPE_AW_SUN8I_EMAC); | ||
220 | + qdev_set_nic_properties(DEVICE(&s->emac), &nd_table[0]); | ||
221 | + } | ||
222 | + qdev_init_nofail(DEVICE(&s->emac)); | ||
223 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->emac), 0, s->memmap[AW_H3_EMAC]); | ||
224 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->emac), 0, | ||
225 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_EMAC)); | ||
226 | + | ||
227 | /* Universal Serial Bus */ | ||
228 | sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], | ||
229 | qdev_get_gpio_in(DEVICE(&s->gic), | ||
230 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c | ||
231 | index XXXXXXX..XXXXXXX 100644 | ||
232 | --- a/hw/arm/orangepi.c | ||
233 | +++ b/hw/arm/orangepi.c | ||
234 | @@ -XXX,XX +XXX,XX @@ static void orangepi_init(MachineState *machine) | ||
235 | warn_report("Security Identifier value does not include H3 prefix"); | ||
236 | } | ||
237 | |||
238 | + /* Setup EMAC properties */ | ||
239 | + object_property_set_int(OBJECT(&h3->emac), 1, "phy-addr", &error_abort); | ||
240 | + | ||
241 | /* Mark H3 object realized */ | ||
242 | object_property_set_bool(OBJECT(h3), true, "realized", &error_abort); | ||
243 | |||
244 | diff --git a/hw/net/allwinner-sun8i-emac.c b/hw/net/allwinner-sun8i-emac.c | ||
63 | new file mode 100644 | 245 | new file mode 100644 |
64 | index XXXXXXX..XXXXXXX | 246 | index XXXXXXX..XXXXXXX |
65 | --- /dev/null | 247 | --- /dev/null |
66 | +++ b/hw/usb/chipidea.c | 248 | +++ b/hw/net/allwinner-sun8i-emac.c |
67 | @@ -XXX,XX +XXX,XX @@ | 249 | @@ -XXX,XX +XXX,XX @@ |
68 | +/* | 250 | +/* |
69 | + * Copyright (c) 2018, Impinj, Inc. | 251 | + * Allwinner Sun8i Ethernet MAC emulation |
70 | + * | 252 | + * |
71 | + * Chipidea USB block emulation code | 253 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> |
72 | + * | 254 | + * |
73 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | 255 | + * This program is free software: you can redistribute it and/or modify |
256 | + * it under the terms of the GNU General Public License as published by | ||
257 | + * the Free Software Foundation, either version 2 of the License, or | ||
258 | + * (at your option) any later version. | ||
74 | + * | 259 | + * |
75 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 260 | + * This program is distributed in the hope that it will be useful, |
76 | + * See the COPYING file in the top-level directory. | 261 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
262 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
263 | + * GNU General Public License for more details. | ||
264 | + * | ||
265 | + * You should have received a copy of the GNU General Public License | ||
266 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
77 | + */ | 267 | + */ |
78 | + | 268 | + |
79 | +#include "qemu/osdep.h" | 269 | +#include "qemu/osdep.h" |
80 | +#include "hw/usb/hcd-ehci.h" | 270 | +#include "qemu/units.h" |
81 | +#include "hw/usb/chipidea.h" | 271 | +#include "hw/sysbus.h" |
272 | +#include "migration/vmstate.h" | ||
273 | +#include "net/net.h" | ||
274 | +#include "hw/irq.h" | ||
275 | +#include "hw/qdev-properties.h" | ||
82 | +#include "qemu/log.h" | 276 | +#include "qemu/log.h" |
83 | + | 277 | +#include "trace.h" |
84 | +enum { | 278 | +#include "net/checksum.h" |
85 | + CHIPIDEA_USBx_DCIVERSION = 0x000, | 279 | +#include "qemu/module.h" |
86 | + CHIPIDEA_USBx_DCCPARAMS = 0x004, | 280 | +#include "exec/cpu-common.h" |
87 | + CHIPIDEA_USBx_DCCPARAMS_HC = BIT(8), | 281 | +#include "hw/net/allwinner-sun8i-emac.h" |
88 | +}; | 282 | + |
89 | + | 283 | +/* EMAC register offsets */ |
90 | +static uint64_t chipidea_read(void *opaque, hwaddr offset, | 284 | +enum { |
91 | + unsigned size) | 285 | + REG_BASIC_CTL_0 = 0x0000, /* Basic Control 0 */ |
92 | +{ | 286 | + REG_BASIC_CTL_1 = 0x0004, /* Basic Control 1 */ |
287 | + REG_INT_STA = 0x0008, /* Interrupt Status */ | ||
288 | + REG_INT_EN = 0x000C, /* Interrupt Enable */ | ||
289 | + REG_TX_CTL_0 = 0x0010, /* Transmit Control 0 */ | ||
290 | + REG_TX_CTL_1 = 0x0014, /* Transmit Control 1 */ | ||
291 | + REG_TX_FLOW_CTL = 0x001C, /* Transmit Flow Control */ | ||
292 | + REG_TX_DMA_DESC_LIST = 0x0020, /* Transmit Descriptor List Address */ | ||
293 | + REG_RX_CTL_0 = 0x0024, /* Receive Control 0 */ | ||
294 | + REG_RX_CTL_1 = 0x0028, /* Receive Control 1 */ | ||
295 | + REG_RX_DMA_DESC_LIST = 0x0034, /* Receive Descriptor List Address */ | ||
296 | + REG_FRM_FLT = 0x0038, /* Receive Frame Filter */ | ||
297 | + REG_RX_HASH_0 = 0x0040, /* Receive Hash Table 0 */ | ||
298 | + REG_RX_HASH_1 = 0x0044, /* Receive Hash Table 1 */ | ||
299 | + REG_MII_CMD = 0x0048, /* Management Interface Command */ | ||
300 | + REG_MII_DATA = 0x004C, /* Management Interface Data */ | ||
301 | + REG_ADDR_HIGH = 0x0050, /* MAC Address High */ | ||
302 | + REG_ADDR_LOW = 0x0054, /* MAC Address Low */ | ||
303 | + REG_TX_DMA_STA = 0x00B0, /* Transmit DMA Status */ | ||
304 | + REG_TX_CUR_DESC = 0x00B4, /* Transmit Current Descriptor */ | ||
305 | + REG_TX_CUR_BUF = 0x00B8, /* Transmit Current Buffer */ | ||
306 | + REG_RX_DMA_STA = 0x00C0, /* Receive DMA Status */ | ||
307 | + REG_RX_CUR_DESC = 0x00C4, /* Receive Current Descriptor */ | ||
308 | + REG_RX_CUR_BUF = 0x00C8, /* Receive Current Buffer */ | ||
309 | + REG_RGMII_STA = 0x00D0, /* RGMII Status */ | ||
310 | +}; | ||
311 | + | ||
312 | +/* EMAC register flags */ | ||
313 | +enum { | ||
314 | + BASIC_CTL0_100Mbps = (0b11 << 2), | ||
315 | + BASIC_CTL0_FD = (1 << 0), | ||
316 | + BASIC_CTL1_SOFTRST = (1 << 0), | ||
317 | +}; | ||
318 | + | ||
319 | +enum { | ||
320 | + INT_STA_RGMII_LINK = (1 << 16), | ||
321 | + INT_STA_RX_EARLY = (1 << 13), | ||
322 | + INT_STA_RX_OVERFLOW = (1 << 12), | ||
323 | + INT_STA_RX_TIMEOUT = (1 << 11), | ||
324 | + INT_STA_RX_DMA_STOP = (1 << 10), | ||
325 | + INT_STA_RX_BUF_UA = (1 << 9), | ||
326 | + INT_STA_RX = (1 << 8), | ||
327 | + INT_STA_TX_EARLY = (1 << 5), | ||
328 | + INT_STA_TX_UNDERFLOW = (1 << 4), | ||
329 | + INT_STA_TX_TIMEOUT = (1 << 3), | ||
330 | + INT_STA_TX_BUF_UA = (1 << 2), | ||
331 | + INT_STA_TX_DMA_STOP = (1 << 1), | ||
332 | + INT_STA_TX = (1 << 0), | ||
333 | +}; | ||
334 | + | ||
335 | +enum { | ||
336 | + INT_EN_RX_EARLY = (1 << 13), | ||
337 | + INT_EN_RX_OVERFLOW = (1 << 12), | ||
338 | + INT_EN_RX_TIMEOUT = (1 << 11), | ||
339 | + INT_EN_RX_DMA_STOP = (1 << 10), | ||
340 | + INT_EN_RX_BUF_UA = (1 << 9), | ||
341 | + INT_EN_RX = (1 << 8), | ||
342 | + INT_EN_TX_EARLY = (1 << 5), | ||
343 | + INT_EN_TX_UNDERFLOW = (1 << 4), | ||
344 | + INT_EN_TX_TIMEOUT = (1 << 3), | ||
345 | + INT_EN_TX_BUF_UA = (1 << 2), | ||
346 | + INT_EN_TX_DMA_STOP = (1 << 1), | ||
347 | + INT_EN_TX = (1 << 0), | ||
348 | +}; | ||
349 | + | ||
350 | +enum { | ||
351 | + TX_CTL0_TX_EN = (1 << 31), | ||
352 | + TX_CTL1_TX_DMA_START = (1 << 31), | ||
353 | + TX_CTL1_TX_DMA_EN = (1 << 30), | ||
354 | + TX_CTL1_TX_FLUSH = (1 << 0), | ||
355 | +}; | ||
356 | + | ||
357 | +enum { | ||
358 | + RX_CTL0_RX_EN = (1 << 31), | ||
359 | + RX_CTL0_STRIP_FCS = (1 << 28), | ||
360 | + RX_CTL0_CRC_IPV4 = (1 << 27), | ||
361 | +}; | ||
362 | + | ||
363 | +enum { | ||
364 | + RX_CTL1_RX_DMA_START = (1 << 31), | ||
365 | + RX_CTL1_RX_DMA_EN = (1 << 30), | ||
366 | + RX_CTL1_RX_MD = (1 << 1), | ||
367 | +}; | ||
368 | + | ||
369 | +enum { | ||
370 | + RX_FRM_FLT_DIS_ADDR = (1 << 31), | ||
371 | +}; | ||
372 | + | ||
373 | +enum { | ||
374 | + MII_CMD_PHY_ADDR_SHIFT = (12), | ||
375 | + MII_CMD_PHY_ADDR_MASK = (0xf000), | ||
376 | + MII_CMD_PHY_REG_SHIFT = (4), | ||
377 | + MII_CMD_PHY_REG_MASK = (0xf0), | ||
378 | + MII_CMD_PHY_RW = (1 << 1), | ||
379 | + MII_CMD_PHY_BUSY = (1 << 0), | ||
380 | +}; | ||
381 | + | ||
382 | +enum { | ||
383 | + TX_DMA_STA_STOP = (0b000), | ||
384 | + TX_DMA_STA_RUN_FETCH = (0b001), | ||
385 | + TX_DMA_STA_WAIT_STA = (0b010), | ||
386 | +}; | ||
387 | + | ||
388 | +enum { | ||
389 | + RX_DMA_STA_STOP = (0b000), | ||
390 | + RX_DMA_STA_RUN_FETCH = (0b001), | ||
391 | + RX_DMA_STA_WAIT_FRM = (0b011), | ||
392 | +}; | ||
393 | + | ||
394 | +/* EMAC register reset values */ | ||
395 | +enum { | ||
396 | + REG_BASIC_CTL_1_RST = 0x08000000, | ||
397 | +}; | ||
398 | + | ||
399 | +/* EMAC constants */ | ||
400 | +enum { | ||
401 | + AW_SUN8I_EMAC_MIN_PKT_SZ = 64 | ||
402 | +}; | ||
403 | + | ||
404 | +/* Transmit/receive frame descriptor */ | ||
405 | +typedef struct FrameDescriptor { | ||
406 | + uint32_t status; | ||
407 | + uint32_t status2; | ||
408 | + uint32_t addr; | ||
409 | + uint32_t next; | ||
410 | +} FrameDescriptor; | ||
411 | + | ||
412 | +/* Frame descriptor flags */ | ||
413 | +enum { | ||
414 | + DESC_STATUS_CTL = (1 << 31), | ||
415 | + DESC_STATUS2_BUF_SIZE_MASK = (0x7ff), | ||
416 | +}; | ||
417 | + | ||
418 | +/* Transmit frame descriptor flags */ | ||
419 | +enum { | ||
420 | + TX_DESC_STATUS_LENGTH_ERR = (1 << 14), | ||
421 | + TX_DESC_STATUS2_FIRST_DESC = (1 << 29), | ||
422 | + TX_DESC_STATUS2_LAST_DESC = (1 << 30), | ||
423 | + TX_DESC_STATUS2_CHECKSUM_MASK = (0x3 << 27), | ||
424 | +}; | ||
425 | + | ||
426 | +/* Receive frame descriptor flags */ | ||
427 | +enum { | ||
428 | + RX_DESC_STATUS_FIRST_DESC = (1 << 9), | ||
429 | + RX_DESC_STATUS_LAST_DESC = (1 << 8), | ||
430 | + RX_DESC_STATUS_FRM_LEN_MASK = (0x3fff0000), | ||
431 | + RX_DESC_STATUS_FRM_LEN_SHIFT = (16), | ||
432 | + RX_DESC_STATUS_NO_BUF = (1 << 14), | ||
433 | + RX_DESC_STATUS_HEADER_ERR = (1 << 7), | ||
434 | + RX_DESC_STATUS_LENGTH_ERR = (1 << 4), | ||
435 | + RX_DESC_STATUS_CRC_ERR = (1 << 1), | ||
436 | + RX_DESC_STATUS_PAYLOAD_ERR = (1 << 0), | ||
437 | + RX_DESC_STATUS2_RX_INT_CTL = (1 << 31), | ||
438 | +}; | ||
439 | + | ||
440 | +/* MII register offsets */ | ||
441 | +enum { | ||
442 | + MII_REG_CR = (0x0), /* Control */ | ||
443 | + MII_REG_ST = (0x1), /* Status */ | ||
444 | + MII_REG_ID_HIGH = (0x2), /* Identifier High */ | ||
445 | + MII_REG_ID_LOW = (0x3), /* Identifier Low */ | ||
446 | + MII_REG_ADV = (0x4), /* Advertised abilities */ | ||
447 | + MII_REG_LPA = (0x5), /* Link partner abilities */ | ||
448 | +}; | ||
449 | + | ||
450 | +/* MII register flags */ | ||
451 | +enum { | ||
452 | + MII_REG_CR_RESET = (1 << 15), | ||
453 | + MII_REG_CR_POWERDOWN = (1 << 11), | ||
454 | + MII_REG_CR_10Mbit = (0), | ||
455 | + MII_REG_CR_100Mbit = (1 << 13), | ||
456 | + MII_REG_CR_1000Mbit = (1 << 6), | ||
457 | + MII_REG_CR_AUTO_NEG = (1 << 12), | ||
458 | + MII_REG_CR_AUTO_NEG_RESTART = (1 << 9), | ||
459 | + MII_REG_CR_FULLDUPLEX = (1 << 8), | ||
460 | +}; | ||
461 | + | ||
462 | +enum { | ||
463 | + MII_REG_ST_100BASE_T4 = (1 << 15), | ||
464 | + MII_REG_ST_100BASE_X_FD = (1 << 14), | ||
465 | + MII_REG_ST_100BASE_X_HD = (1 << 13), | ||
466 | + MII_REG_ST_10_FD = (1 << 12), | ||
467 | + MII_REG_ST_10_HD = (1 << 11), | ||
468 | + MII_REG_ST_100BASE_T2_FD = (1 << 10), | ||
469 | + MII_REG_ST_100BASE_T2_HD = (1 << 9), | ||
470 | + MII_REG_ST_AUTONEG_COMPLETE = (1 << 5), | ||
471 | + MII_REG_ST_AUTONEG_AVAIL = (1 << 3), | ||
472 | + MII_REG_ST_LINK_UP = (1 << 2), | ||
473 | +}; | ||
474 | + | ||
475 | +enum { | ||
476 | + MII_REG_LPA_10_HD = (1 << 5), | ||
477 | + MII_REG_LPA_10_FD = (1 << 6), | ||
478 | + MII_REG_LPA_100_HD = (1 << 7), | ||
479 | + MII_REG_LPA_100_FD = (1 << 8), | ||
480 | + MII_REG_LPA_PAUSE = (1 << 10), | ||
481 | + MII_REG_LPA_ASYMPAUSE = (1 << 11), | ||
482 | +}; | ||
483 | + | ||
484 | +/* MII constants */ | ||
485 | +enum { | ||
486 | + MII_PHY_ID_HIGH = 0x0044, | ||
487 | + MII_PHY_ID_LOW = 0x1400, | ||
488 | +}; | ||
489 | + | ||
490 | +static void allwinner_sun8i_emac_mii_set_link(AwSun8iEmacState *s, | ||
491 | + bool link_active) | ||
492 | +{ | ||
493 | + if (link_active) { | ||
494 | + s->mii_st |= MII_REG_ST_LINK_UP; | ||
495 | + } else { | ||
496 | + s->mii_st &= ~MII_REG_ST_LINK_UP; | ||
497 | + } | ||
498 | +} | ||
499 | + | ||
500 | +static void allwinner_sun8i_emac_mii_reset(AwSun8iEmacState *s, | ||
501 | + bool link_active) | ||
502 | +{ | ||
503 | + s->mii_cr = MII_REG_CR_100Mbit | MII_REG_CR_AUTO_NEG | | ||
504 | + MII_REG_CR_FULLDUPLEX; | ||
505 | + s->mii_st = MII_REG_ST_100BASE_T4 | MII_REG_ST_100BASE_X_FD | | ||
506 | + MII_REG_ST_100BASE_X_HD | MII_REG_ST_10_FD | MII_REG_ST_10_HD | | ||
507 | + MII_REG_ST_100BASE_T2_FD | MII_REG_ST_100BASE_T2_HD | | ||
508 | + MII_REG_ST_AUTONEG_COMPLETE | MII_REG_ST_AUTONEG_AVAIL; | ||
509 | + s->mii_adv = 0; | ||
510 | + | ||
511 | + allwinner_sun8i_emac_mii_set_link(s, link_active); | ||
512 | +} | ||
513 | + | ||
514 | +static void allwinner_sun8i_emac_mii_cmd(AwSun8iEmacState *s) | ||
515 | +{ | ||
516 | + uint8_t addr, reg; | ||
517 | + | ||
518 | + addr = (s->mii_cmd & MII_CMD_PHY_ADDR_MASK) >> MII_CMD_PHY_ADDR_SHIFT; | ||
519 | + reg = (s->mii_cmd & MII_CMD_PHY_REG_MASK) >> MII_CMD_PHY_REG_SHIFT; | ||
520 | + | ||
521 | + if (addr != s->mii_phy_addr) { | ||
522 | + return; | ||
523 | + } | ||
524 | + | ||
525 | + /* Read or write a PHY register? */ | ||
526 | + if (s->mii_cmd & MII_CMD_PHY_RW) { | ||
527 | + trace_allwinner_sun8i_emac_mii_write_reg(reg, s->mii_data); | ||
528 | + | ||
529 | + switch (reg) { | ||
530 | + case MII_REG_CR: | ||
531 | + if (s->mii_data & MII_REG_CR_RESET) { | ||
532 | + allwinner_sun8i_emac_mii_reset(s, s->mii_st & | ||
533 | + MII_REG_ST_LINK_UP); | ||
534 | + } else { | ||
535 | + s->mii_cr = s->mii_data & ~(MII_REG_CR_RESET | | ||
536 | + MII_REG_CR_AUTO_NEG_RESTART); | ||
537 | + } | ||
538 | + break; | ||
539 | + case MII_REG_ADV: | ||
540 | + s->mii_adv = s->mii_data; | ||
541 | + break; | ||
542 | + case MII_REG_ID_HIGH: | ||
543 | + case MII_REG_ID_LOW: | ||
544 | + case MII_REG_LPA: | ||
545 | + break; | ||
546 | + default: | ||
547 | + qemu_log_mask(LOG_UNIMP, "allwinner-h3-emac: write access to " | ||
548 | + "unknown MII register 0x%x\n", reg); | ||
549 | + break; | ||
550 | + } | ||
551 | + } else { | ||
552 | + switch (reg) { | ||
553 | + case MII_REG_CR: | ||
554 | + s->mii_data = s->mii_cr; | ||
555 | + break; | ||
556 | + case MII_REG_ST: | ||
557 | + s->mii_data = s->mii_st; | ||
558 | + break; | ||
559 | + case MII_REG_ID_HIGH: | ||
560 | + s->mii_data = MII_PHY_ID_HIGH; | ||
561 | + break; | ||
562 | + case MII_REG_ID_LOW: | ||
563 | + s->mii_data = MII_PHY_ID_LOW; | ||
564 | + break; | ||
565 | + case MII_REG_ADV: | ||
566 | + s->mii_data = s->mii_adv; | ||
567 | + break; | ||
568 | + case MII_REG_LPA: | ||
569 | + s->mii_data = MII_REG_LPA_10_HD | MII_REG_LPA_10_FD | | ||
570 | + MII_REG_LPA_100_HD | MII_REG_LPA_100_FD | | ||
571 | + MII_REG_LPA_PAUSE | MII_REG_LPA_ASYMPAUSE; | ||
572 | + break; | ||
573 | + default: | ||
574 | + qemu_log_mask(LOG_UNIMP, "allwinner-h3-emac: read access to " | ||
575 | + "unknown MII register 0x%x\n", reg); | ||
576 | + s->mii_data = 0; | ||
577 | + break; | ||
578 | + } | ||
579 | + | ||
580 | + trace_allwinner_sun8i_emac_mii_read_reg(reg, s->mii_data); | ||
581 | + } | ||
582 | +} | ||
583 | + | ||
584 | +static void allwinner_sun8i_emac_update_irq(AwSun8iEmacState *s) | ||
585 | +{ | ||
586 | + qemu_set_irq(s->irq, (s->int_sta & s->int_en) != 0); | ||
587 | +} | ||
588 | + | ||
589 | +static uint32_t allwinner_sun8i_emac_next_desc(FrameDescriptor *desc, | ||
590 | + size_t min_size) | ||
591 | +{ | ||
592 | + uint32_t paddr = desc->next; | ||
593 | + | ||
594 | + cpu_physical_memory_read(paddr, desc, sizeof(*desc)); | ||
595 | + | ||
596 | + if ((desc->status & DESC_STATUS_CTL) && | ||
597 | + (desc->status2 & DESC_STATUS2_BUF_SIZE_MASK) >= min_size) { | ||
598 | + return paddr; | ||
599 | + } else { | ||
600 | + return 0; | ||
601 | + } | ||
602 | +} | ||
603 | + | ||
604 | +static uint32_t allwinner_sun8i_emac_get_desc(FrameDescriptor *desc, | ||
605 | + uint32_t start_addr, | ||
606 | + size_t min_size) | ||
607 | +{ | ||
608 | + uint32_t desc_addr = start_addr; | ||
609 | + | ||
610 | + /* Note that the list is a cycle. Last entry points back to the head. */ | ||
611 | + while (desc_addr != 0) { | ||
612 | + cpu_physical_memory_read(desc_addr, desc, sizeof(*desc)); | ||
613 | + | ||
614 | + if ((desc->status & DESC_STATUS_CTL) && | ||
615 | + (desc->status2 & DESC_STATUS2_BUF_SIZE_MASK) >= min_size) { | ||
616 | + return desc_addr; | ||
617 | + } else if (desc->next == start_addr) { | ||
618 | + break; | ||
619 | + } else { | ||
620 | + desc_addr = desc->next; | ||
621 | + } | ||
622 | + } | ||
623 | + | ||
93 | + return 0; | 624 | + return 0; |
94 | +} | 625 | +} |
95 | + | 626 | + |
96 | +static void chipidea_write(void *opaque, hwaddr offset, | 627 | +static uint32_t allwinner_sun8i_emac_rx_desc(AwSun8iEmacState *s, |
97 | + uint64_t value, unsigned size) | 628 | + FrameDescriptor *desc, |
98 | +{ | 629 | + size_t min_size) |
99 | +} | 630 | +{ |
100 | + | 631 | + return allwinner_sun8i_emac_get_desc(desc, s->rx_desc_curr, min_size); |
101 | +static const struct MemoryRegionOps chipidea_ops = { | 632 | +} |
102 | + .read = chipidea_read, | 633 | + |
103 | + .write = chipidea_write, | 634 | +static uint32_t allwinner_sun8i_emac_tx_desc(AwSun8iEmacState *s, |
635 | + FrameDescriptor *desc, | ||
636 | + size_t min_size) | ||
637 | +{ | ||
638 | + return allwinner_sun8i_emac_get_desc(desc, s->tx_desc_head, min_size); | ||
639 | +} | ||
640 | + | ||
641 | +static void allwinner_sun8i_emac_flush_desc(FrameDescriptor *desc, | ||
642 | + uint32_t phys_addr) | ||
643 | +{ | ||
644 | + cpu_physical_memory_write(phys_addr, desc, sizeof(*desc)); | ||
645 | +} | ||
646 | + | ||
647 | +static int allwinner_sun8i_emac_can_receive(NetClientState *nc) | ||
648 | +{ | ||
649 | + AwSun8iEmacState *s = qemu_get_nic_opaque(nc); | ||
650 | + FrameDescriptor desc; | ||
651 | + | ||
652 | + return (s->rx_ctl0 & RX_CTL0_RX_EN) && | ||
653 | + (allwinner_sun8i_emac_rx_desc(s, &desc, 0) != 0); | ||
654 | +} | ||
655 | + | ||
656 | +static ssize_t allwinner_sun8i_emac_receive(NetClientState *nc, | ||
657 | + const uint8_t *buf, | ||
658 | + size_t size) | ||
659 | +{ | ||
660 | + AwSun8iEmacState *s = qemu_get_nic_opaque(nc); | ||
661 | + FrameDescriptor desc; | ||
662 | + size_t bytes_left = size; | ||
663 | + size_t desc_bytes = 0; | ||
664 | + size_t pad_fcs_size = 4; | ||
665 | + size_t padding = 0; | ||
666 | + | ||
667 | + if (!(s->rx_ctl0 & RX_CTL0_RX_EN)) { | ||
668 | + return -1; | ||
669 | + } | ||
670 | + | ||
671 | + s->rx_desc_curr = allwinner_sun8i_emac_rx_desc(s, &desc, | ||
672 | + AW_SUN8I_EMAC_MIN_PKT_SZ); | ||
673 | + if (!s->rx_desc_curr) { | ||
674 | + s->int_sta |= INT_STA_RX_BUF_UA; | ||
675 | + } | ||
676 | + | ||
677 | + /* Keep filling RX descriptors until the whole frame is written */ | ||
678 | + while (s->rx_desc_curr && bytes_left > 0) { | ||
679 | + desc.status &= ~DESC_STATUS_CTL; | ||
680 | + desc.status &= ~RX_DESC_STATUS_FRM_LEN_MASK; | ||
681 | + | ||
682 | + if (bytes_left == size) { | ||
683 | + desc.status |= RX_DESC_STATUS_FIRST_DESC; | ||
684 | + } | ||
685 | + | ||
686 | + if ((desc.status2 & DESC_STATUS2_BUF_SIZE_MASK) < | ||
687 | + (bytes_left + pad_fcs_size)) { | ||
688 | + desc_bytes = desc.status2 & DESC_STATUS2_BUF_SIZE_MASK; | ||
689 | + desc.status |= desc_bytes << RX_DESC_STATUS_FRM_LEN_SHIFT; | ||
690 | + } else { | ||
691 | + padding = pad_fcs_size; | ||
692 | + if (bytes_left < AW_SUN8I_EMAC_MIN_PKT_SZ) { | ||
693 | + padding += (AW_SUN8I_EMAC_MIN_PKT_SZ - bytes_left); | ||
694 | + } | ||
695 | + | ||
696 | + desc_bytes = (bytes_left); | ||
697 | + desc.status |= RX_DESC_STATUS_LAST_DESC; | ||
698 | + desc.status |= (bytes_left + padding) | ||
699 | + << RX_DESC_STATUS_FRM_LEN_SHIFT; | ||
700 | + } | ||
701 | + | ||
702 | + cpu_physical_memory_write(desc.addr, buf, desc_bytes); | ||
703 | + allwinner_sun8i_emac_flush_desc(&desc, s->rx_desc_curr); | ||
704 | + trace_allwinner_sun8i_emac_receive(s->rx_desc_curr, desc.addr, | ||
705 | + desc_bytes); | ||
706 | + | ||
707 | + /* Check if frame needs to raise the receive interrupt */ | ||
708 | + if (!(desc.status2 & RX_DESC_STATUS2_RX_INT_CTL)) { | ||
709 | + s->int_sta |= INT_STA_RX; | ||
710 | + } | ||
711 | + | ||
712 | + /* Increment variables */ | ||
713 | + buf += desc_bytes; | ||
714 | + bytes_left -= desc_bytes; | ||
715 | + | ||
716 | + /* Move to the next descriptor */ | ||
717 | + s->rx_desc_curr = allwinner_sun8i_emac_next_desc(&desc, 64); | ||
718 | + if (!s->rx_desc_curr) { | ||
719 | + /* Not enough buffer space available */ | ||
720 | + s->int_sta |= INT_STA_RX_BUF_UA; | ||
721 | + s->rx_desc_curr = s->rx_desc_head; | ||
722 | + break; | ||
723 | + } | ||
724 | + } | ||
725 | + | ||
726 | + /* Report receive DMA is finished */ | ||
727 | + s->rx_ctl1 &= ~RX_CTL1_RX_DMA_START; | ||
728 | + allwinner_sun8i_emac_update_irq(s); | ||
729 | + | ||
730 | + return size; | ||
731 | +} | ||
732 | + | ||
733 | +static void allwinner_sun8i_emac_transmit(AwSun8iEmacState *s) | ||
734 | +{ | ||
735 | + NetClientState *nc = qemu_get_queue(s->nic); | ||
736 | + FrameDescriptor desc; | ||
737 | + size_t bytes = 0; | ||
738 | + size_t packet_bytes = 0; | ||
739 | + size_t transmitted = 0; | ||
740 | + static uint8_t packet_buf[2048]; | ||
741 | + | ||
742 | + s->tx_desc_curr = allwinner_sun8i_emac_tx_desc(s, &desc, 0); | ||
743 | + | ||
744 | + /* Read all transmit descriptors */ | ||
745 | + while (s->tx_desc_curr != 0) { | ||
746 | + | ||
747 | + /* Read from physical memory into packet buffer */ | ||
748 | + bytes = desc.status2 & DESC_STATUS2_BUF_SIZE_MASK; | ||
749 | + if (bytes + packet_bytes > sizeof(packet_buf)) { | ||
750 | + desc.status |= TX_DESC_STATUS_LENGTH_ERR; | ||
751 | + break; | ||
752 | + } | ||
753 | + cpu_physical_memory_read(desc.addr, packet_buf + packet_bytes, bytes); | ||
754 | + packet_bytes += bytes; | ||
755 | + desc.status &= ~DESC_STATUS_CTL; | ||
756 | + allwinner_sun8i_emac_flush_desc(&desc, s->tx_desc_curr); | ||
757 | + | ||
758 | + /* After the last descriptor, send the packet */ | ||
759 | + if (desc.status2 & TX_DESC_STATUS2_LAST_DESC) { | ||
760 | + if (desc.status2 & TX_DESC_STATUS2_CHECKSUM_MASK) { | ||
761 | + net_checksum_calculate(packet_buf, packet_bytes); | ||
762 | + } | ||
763 | + | ||
764 | + qemu_send_packet(nc, packet_buf, packet_bytes); | ||
765 | + trace_allwinner_sun8i_emac_transmit(s->tx_desc_curr, desc.addr, | ||
766 | + bytes); | ||
767 | + | ||
768 | + packet_bytes = 0; | ||
769 | + transmitted++; | ||
770 | + } | ||
771 | + s->tx_desc_curr = allwinner_sun8i_emac_next_desc(&desc, 0); | ||
772 | + } | ||
773 | + | ||
774 | + /* Raise transmit completed interrupt */ | ||
775 | + if (transmitted > 0) { | ||
776 | + s->int_sta |= INT_STA_TX; | ||
777 | + s->tx_ctl1 &= ~TX_CTL1_TX_DMA_START; | ||
778 | + allwinner_sun8i_emac_update_irq(s); | ||
779 | + } | ||
780 | +} | ||
781 | + | ||
782 | +static void allwinner_sun8i_emac_reset(DeviceState *dev) | ||
783 | +{ | ||
784 | + AwSun8iEmacState *s = AW_SUN8I_EMAC(dev); | ||
785 | + NetClientState *nc = qemu_get_queue(s->nic); | ||
786 | + | ||
787 | + trace_allwinner_sun8i_emac_reset(); | ||
788 | + | ||
789 | + s->mii_cmd = 0; | ||
790 | + s->mii_data = 0; | ||
791 | + s->basic_ctl0 = 0; | ||
792 | + s->basic_ctl1 = REG_BASIC_CTL_1_RST; | ||
793 | + s->int_en = 0; | ||
794 | + s->int_sta = 0; | ||
795 | + s->frm_flt = 0; | ||
796 | + s->rx_ctl0 = 0; | ||
797 | + s->rx_ctl1 = RX_CTL1_RX_MD; | ||
798 | + s->rx_desc_head = 0; | ||
799 | + s->rx_desc_curr = 0; | ||
800 | + s->tx_ctl0 = 0; | ||
801 | + s->tx_ctl1 = 0; | ||
802 | + s->tx_desc_head = 0; | ||
803 | + s->tx_desc_curr = 0; | ||
804 | + s->tx_flowctl = 0; | ||
805 | + | ||
806 | + allwinner_sun8i_emac_mii_reset(s, !nc->link_down); | ||
807 | +} | ||
808 | + | ||
809 | +static uint64_t allwinner_sun8i_emac_read(void *opaque, hwaddr offset, | ||
810 | + unsigned size) | ||
811 | +{ | ||
812 | + AwSun8iEmacState *s = AW_SUN8I_EMAC(opaque); | ||
813 | + uint64_t value = 0; | ||
814 | + FrameDescriptor desc; | ||
815 | + | ||
816 | + switch (offset) { | ||
817 | + case REG_BASIC_CTL_0: /* Basic Control 0 */ | ||
818 | + value = s->basic_ctl0; | ||
819 | + break; | ||
820 | + case REG_BASIC_CTL_1: /* Basic Control 1 */ | ||
821 | + value = s->basic_ctl1; | ||
822 | + break; | ||
823 | + case REG_INT_STA: /* Interrupt Status */ | ||
824 | + value = s->int_sta; | ||
825 | + break; | ||
826 | + case REG_INT_EN: /* Interupt Enable */ | ||
827 | + value = s->int_en; | ||
828 | + break; | ||
829 | + case REG_TX_CTL_0: /* Transmit Control 0 */ | ||
830 | + value = s->tx_ctl0; | ||
831 | + break; | ||
832 | + case REG_TX_CTL_1: /* Transmit Control 1 */ | ||
833 | + value = s->tx_ctl1; | ||
834 | + break; | ||
835 | + case REG_TX_FLOW_CTL: /* Transmit Flow Control */ | ||
836 | + value = s->tx_flowctl; | ||
837 | + break; | ||
838 | + case REG_TX_DMA_DESC_LIST: /* Transmit Descriptor List Address */ | ||
839 | + value = s->tx_desc_head; | ||
840 | + break; | ||
841 | + case REG_RX_CTL_0: /* Receive Control 0 */ | ||
842 | + value = s->rx_ctl0; | ||
843 | + break; | ||
844 | + case REG_RX_CTL_1: /* Receive Control 1 */ | ||
845 | + value = s->rx_ctl1; | ||
846 | + break; | ||
847 | + case REG_RX_DMA_DESC_LIST: /* Receive Descriptor List Address */ | ||
848 | + value = s->rx_desc_head; | ||
849 | + break; | ||
850 | + case REG_FRM_FLT: /* Receive Frame Filter */ | ||
851 | + value = s->frm_flt; | ||
852 | + break; | ||
853 | + case REG_RX_HASH_0: /* Receive Hash Table 0 */ | ||
854 | + case REG_RX_HASH_1: /* Receive Hash Table 1 */ | ||
855 | + break; | ||
856 | + case REG_MII_CMD: /* Management Interface Command */ | ||
857 | + value = s->mii_cmd; | ||
858 | + break; | ||
859 | + case REG_MII_DATA: /* Management Interface Data */ | ||
860 | + value = s->mii_data; | ||
861 | + break; | ||
862 | + case REG_ADDR_HIGH: /* MAC Address High */ | ||
863 | + value = *(((uint32_t *) (s->conf.macaddr.a)) + 1); | ||
864 | + break; | ||
865 | + case REG_ADDR_LOW: /* MAC Address Low */ | ||
866 | + value = *(uint32_t *) (s->conf.macaddr.a); | ||
867 | + break; | ||
868 | + case REG_TX_DMA_STA: /* Transmit DMA Status */ | ||
869 | + break; | ||
870 | + case REG_TX_CUR_DESC: /* Transmit Current Descriptor */ | ||
871 | + value = s->tx_desc_curr; | ||
872 | + break; | ||
873 | + case REG_TX_CUR_BUF: /* Transmit Current Buffer */ | ||
874 | + if (s->tx_desc_curr != 0) { | ||
875 | + cpu_physical_memory_read(s->tx_desc_curr, &desc, sizeof(desc)); | ||
876 | + value = desc.addr; | ||
877 | + } else { | ||
878 | + value = 0; | ||
879 | + } | ||
880 | + break; | ||
881 | + case REG_RX_DMA_STA: /* Receive DMA Status */ | ||
882 | + break; | ||
883 | + case REG_RX_CUR_DESC: /* Receive Current Descriptor */ | ||
884 | + value = s->rx_desc_curr; | ||
885 | + break; | ||
886 | + case REG_RX_CUR_BUF: /* Receive Current Buffer */ | ||
887 | + if (s->rx_desc_curr != 0) { | ||
888 | + cpu_physical_memory_read(s->rx_desc_curr, &desc, sizeof(desc)); | ||
889 | + value = desc.addr; | ||
890 | + } else { | ||
891 | + value = 0; | ||
892 | + } | ||
893 | + break; | ||
894 | + case REG_RGMII_STA: /* RGMII Status */ | ||
895 | + break; | ||
896 | + default: | ||
897 | + qemu_log_mask(LOG_UNIMP, "allwinner-h3-emac: read access to unknown " | ||
898 | + "EMAC register 0x" TARGET_FMT_plx "\n", | ||
899 | + offset); | ||
900 | + } | ||
901 | + | ||
902 | + trace_allwinner_sun8i_emac_read(offset, value); | ||
903 | + return value; | ||
904 | +} | ||
905 | + | ||
906 | +static void allwinner_sun8i_emac_write(void *opaque, hwaddr offset, | ||
907 | + uint64_t value, unsigned size) | ||
908 | +{ | ||
909 | + AwSun8iEmacState *s = AW_SUN8I_EMAC(opaque); | ||
910 | + NetClientState *nc = qemu_get_queue(s->nic); | ||
911 | + | ||
912 | + trace_allwinner_sun8i_emac_write(offset, value); | ||
913 | + | ||
914 | + switch (offset) { | ||
915 | + case REG_BASIC_CTL_0: /* Basic Control 0 */ | ||
916 | + s->basic_ctl0 = value; | ||
917 | + break; | ||
918 | + case REG_BASIC_CTL_1: /* Basic Control 1 */ | ||
919 | + if (value & BASIC_CTL1_SOFTRST) { | ||
920 | + allwinner_sun8i_emac_reset(DEVICE(s)); | ||
921 | + value &= ~BASIC_CTL1_SOFTRST; | ||
922 | + } | ||
923 | + s->basic_ctl1 = value; | ||
924 | + if (allwinner_sun8i_emac_can_receive(nc)) { | ||
925 | + qemu_flush_queued_packets(nc); | ||
926 | + } | ||
927 | + break; | ||
928 | + case REG_INT_STA: /* Interrupt Status */ | ||
929 | + s->int_sta &= ~value; | ||
930 | + allwinner_sun8i_emac_update_irq(s); | ||
931 | + break; | ||
932 | + case REG_INT_EN: /* Interrupt Enable */ | ||
933 | + s->int_en = value; | ||
934 | + allwinner_sun8i_emac_update_irq(s); | ||
935 | + break; | ||
936 | + case REG_TX_CTL_0: /* Transmit Control 0 */ | ||
937 | + s->tx_ctl0 = value; | ||
938 | + break; | ||
939 | + case REG_TX_CTL_1: /* Transmit Control 1 */ | ||
940 | + s->tx_ctl1 = value; | ||
941 | + if (value & TX_CTL1_TX_DMA_EN) { | ||
942 | + allwinner_sun8i_emac_transmit(s); | ||
943 | + } | ||
944 | + break; | ||
945 | + case REG_TX_FLOW_CTL: /* Transmit Flow Control */ | ||
946 | + s->tx_flowctl = value; | ||
947 | + break; | ||
948 | + case REG_TX_DMA_DESC_LIST: /* Transmit Descriptor List Address */ | ||
949 | + s->tx_desc_head = value; | ||
950 | + s->tx_desc_curr = value; | ||
951 | + break; | ||
952 | + case REG_RX_CTL_0: /* Receive Control 0 */ | ||
953 | + s->rx_ctl0 = value; | ||
954 | + break; | ||
955 | + case REG_RX_CTL_1: /* Receive Control 1 */ | ||
956 | + s->rx_ctl1 = value | RX_CTL1_RX_MD; | ||
957 | + if ((value & RX_CTL1_RX_DMA_EN) && | ||
958 | + allwinner_sun8i_emac_can_receive(nc)) { | ||
959 | + qemu_flush_queued_packets(nc); | ||
960 | + } | ||
961 | + break; | ||
962 | + case REG_RX_DMA_DESC_LIST: /* Receive Descriptor List Address */ | ||
963 | + s->rx_desc_head = value; | ||
964 | + s->rx_desc_curr = value; | ||
965 | + break; | ||
966 | + case REG_FRM_FLT: /* Receive Frame Filter */ | ||
967 | + s->frm_flt = value; | ||
968 | + break; | ||
969 | + case REG_RX_HASH_0: /* Receive Hash Table 0 */ | ||
970 | + case REG_RX_HASH_1: /* Receive Hash Table 1 */ | ||
971 | + break; | ||
972 | + case REG_MII_CMD: /* Management Interface Command */ | ||
973 | + s->mii_cmd = value & ~MII_CMD_PHY_BUSY; | ||
974 | + allwinner_sun8i_emac_mii_cmd(s); | ||
975 | + break; | ||
976 | + case REG_MII_DATA: /* Management Interface Data */ | ||
977 | + s->mii_data = value; | ||
978 | + break; | ||
979 | + case REG_ADDR_HIGH: /* MAC Address High */ | ||
980 | + s->conf.macaddr.a[4] = (value & 0xff); | ||
981 | + s->conf.macaddr.a[5] = (value & 0xff00) >> 8; | ||
982 | + break; | ||
983 | + case REG_ADDR_LOW: /* MAC Address Low */ | ||
984 | + s->conf.macaddr.a[0] = (value & 0xff); | ||
985 | + s->conf.macaddr.a[1] = (value & 0xff00) >> 8; | ||
986 | + s->conf.macaddr.a[2] = (value & 0xff0000) >> 16; | ||
987 | + s->conf.macaddr.a[3] = (value & 0xff000000) >> 24; | ||
988 | + break; | ||
989 | + case REG_TX_DMA_STA: /* Transmit DMA Status */ | ||
990 | + case REG_TX_CUR_DESC: /* Transmit Current Descriptor */ | ||
991 | + case REG_TX_CUR_BUF: /* Transmit Current Buffer */ | ||
992 | + case REG_RX_DMA_STA: /* Receive DMA Status */ | ||
993 | + case REG_RX_CUR_DESC: /* Receive Current Descriptor */ | ||
994 | + case REG_RX_CUR_BUF: /* Receive Current Buffer */ | ||
995 | + case REG_RGMII_STA: /* RGMII Status */ | ||
996 | + break; | ||
997 | + default: | ||
998 | + qemu_log_mask(LOG_UNIMP, "allwinner-h3-emac: write access to unknown " | ||
999 | + "EMAC register 0x" TARGET_FMT_plx "\n", | ||
1000 | + offset); | ||
1001 | + } | ||
1002 | +} | ||
1003 | + | ||
1004 | +static void allwinner_sun8i_emac_set_link(NetClientState *nc) | ||
1005 | +{ | ||
1006 | + AwSun8iEmacState *s = qemu_get_nic_opaque(nc); | ||
1007 | + | ||
1008 | + trace_allwinner_sun8i_emac_set_link(!nc->link_down); | ||
1009 | + allwinner_sun8i_emac_mii_set_link(s, !nc->link_down); | ||
1010 | +} | ||
1011 | + | ||
1012 | +static const MemoryRegionOps allwinner_sun8i_emac_mem_ops = { | ||
1013 | + .read = allwinner_sun8i_emac_read, | ||
1014 | + .write = allwinner_sun8i_emac_write, | ||
104 | + .endianness = DEVICE_NATIVE_ENDIAN, | 1015 | + .endianness = DEVICE_NATIVE_ENDIAN, |
105 | + .impl = { | 1016 | + .valid = { |
106 | + /* | ||
107 | + * Our device would not work correctly if the guest was doing | ||
108 | + * unaligned access. This might not be a limitation on the | ||
109 | + * real device but in practice there is no reason for a guest | ||
110 | + * to access this device unaligned. | ||
111 | + */ | ||
112 | + .min_access_size = 4, | 1017 | + .min_access_size = 4, |
113 | + .max_access_size = 4, | 1018 | + .max_access_size = 4, |
114 | + .unaligned = false, | ||
115 | + }, | 1019 | + }, |
116 | +}; | 1020 | + .impl.min_access_size = 4, |
117 | + | 1021 | +}; |
118 | +static uint64_t chipidea_dc_read(void *opaque, hwaddr offset, | 1022 | + |
119 | + unsigned size) | 1023 | +static NetClientInfo net_allwinner_sun8i_emac_info = { |
120 | +{ | 1024 | + .type = NET_CLIENT_DRIVER_NIC, |
121 | + switch (offset) { | 1025 | + .size = sizeof(NICState), |
122 | + case CHIPIDEA_USBx_DCIVERSION: | 1026 | + .can_receive = allwinner_sun8i_emac_can_receive, |
123 | + return 0x1; | 1027 | + .receive = allwinner_sun8i_emac_receive, |
124 | + case CHIPIDEA_USBx_DCCPARAMS: | 1028 | + .link_status_changed = allwinner_sun8i_emac_set_link, |
125 | + /* | 1029 | +}; |
126 | + * Real hardware (at least i.MX7) will also report the | 1030 | + |
127 | + * controller as "Device Capable" (and 8 supported endpoints), | 1031 | +static void allwinner_sun8i_emac_init(Object *obj) |
128 | + * but there doesn't seem to be much point in doing so, since | 1032 | +{ |
129 | + * we don't emulate that part. | 1033 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
130 | + */ | 1034 | + AwSun8iEmacState *s = AW_SUN8I_EMAC(obj); |
131 | + return CHIPIDEA_USBx_DCCPARAMS_HC; | 1035 | + |
132 | + } | 1036 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_sun8i_emac_mem_ops, |
1037 | + s, TYPE_AW_SUN8I_EMAC, 64 * KiB); | ||
1038 | + sysbus_init_mmio(sbd, &s->iomem); | ||
1039 | + sysbus_init_irq(sbd, &s->irq); | ||
1040 | +} | ||
1041 | + | ||
1042 | +static void allwinner_sun8i_emac_realize(DeviceState *dev, Error **errp) | ||
1043 | +{ | ||
1044 | + AwSun8iEmacState *s = AW_SUN8I_EMAC(dev); | ||
1045 | + | ||
1046 | + qemu_macaddr_default_if_unset(&s->conf.macaddr); | ||
1047 | + s->nic = qemu_new_nic(&net_allwinner_sun8i_emac_info, &s->conf, | ||
1048 | + object_get_typename(OBJECT(dev)), dev->id, s); | ||
1049 | + qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a); | ||
1050 | +} | ||
1051 | + | ||
1052 | +static Property allwinner_sun8i_emac_properties[] = { | ||
1053 | + DEFINE_NIC_PROPERTIES(AwSun8iEmacState, conf), | ||
1054 | + DEFINE_PROP_UINT8("phy-addr", AwSun8iEmacState, mii_phy_addr, 0), | ||
1055 | + DEFINE_PROP_END_OF_LIST(), | ||
1056 | +}; | ||
1057 | + | ||
1058 | +static int allwinner_sun8i_emac_post_load(void *opaque, int version_id) | ||
1059 | +{ | ||
1060 | + AwSun8iEmacState *s = opaque; | ||
1061 | + | ||
1062 | + allwinner_sun8i_emac_set_link(qemu_get_queue(s->nic)); | ||
133 | + | 1063 | + |
134 | + return 0; | 1064 | + return 0; |
135 | +} | 1065 | +} |
136 | + | 1066 | + |
137 | +static void chipidea_dc_write(void *opaque, hwaddr offset, | 1067 | +static const VMStateDescription vmstate_aw_emac = { |
138 | + uint64_t value, unsigned size) | 1068 | + .name = "allwinner-sun8i-emac", |
139 | +{ | 1069 | + .version_id = 1, |
140 | +} | 1070 | + .minimum_version_id = 1, |
141 | + | 1071 | + .post_load = allwinner_sun8i_emac_post_load, |
142 | +static const struct MemoryRegionOps chipidea_dc_ops = { | 1072 | + .fields = (VMStateField[]) { |
143 | + .read = chipidea_dc_read, | 1073 | + VMSTATE_UINT8(mii_phy_addr, AwSun8iEmacState), |
144 | + .write = chipidea_dc_write, | 1074 | + VMSTATE_UINT32(mii_cmd, AwSun8iEmacState), |
145 | + .endianness = DEVICE_NATIVE_ENDIAN, | 1075 | + VMSTATE_UINT32(mii_data, AwSun8iEmacState), |
146 | + .impl = { | 1076 | + VMSTATE_UINT32(mii_cr, AwSun8iEmacState), |
147 | + /* | 1077 | + VMSTATE_UINT32(mii_st, AwSun8iEmacState), |
148 | + * Our device would not work correctly if the guest was doing | 1078 | + VMSTATE_UINT32(mii_adv, AwSun8iEmacState), |
149 | + * unaligned access. This might not be a limitation on the real | 1079 | + VMSTATE_UINT32(basic_ctl0, AwSun8iEmacState), |
150 | + * device but in practice there is no reason for a guest to access | 1080 | + VMSTATE_UINT32(basic_ctl1, AwSun8iEmacState), |
151 | + * this device unaligned. | 1081 | + VMSTATE_UINT32(int_en, AwSun8iEmacState), |
152 | + */ | 1082 | + VMSTATE_UINT32(int_sta, AwSun8iEmacState), |
153 | + .min_access_size = 4, | 1083 | + VMSTATE_UINT32(frm_flt, AwSun8iEmacState), |
154 | + .max_access_size = 4, | 1084 | + VMSTATE_UINT32(rx_ctl0, AwSun8iEmacState), |
155 | + .unaligned = false, | 1085 | + VMSTATE_UINT32(rx_ctl1, AwSun8iEmacState), |
156 | + }, | 1086 | + VMSTATE_UINT32(rx_desc_head, AwSun8iEmacState), |
157 | +}; | 1087 | + VMSTATE_UINT32(rx_desc_curr, AwSun8iEmacState), |
158 | + | 1088 | + VMSTATE_UINT32(tx_ctl0, AwSun8iEmacState), |
159 | +static void chipidea_init(Object *obj) | 1089 | + VMSTATE_UINT32(tx_ctl1, AwSun8iEmacState), |
160 | +{ | 1090 | + VMSTATE_UINT32(tx_desc_head, AwSun8iEmacState), |
161 | + EHCIState *ehci = &SYS_BUS_EHCI(obj)->ehci; | 1091 | + VMSTATE_UINT32(tx_desc_curr, AwSun8iEmacState), |
162 | + ChipideaState *ci = CHIPIDEA(obj); | 1092 | + VMSTATE_UINT32(tx_flowctl, AwSun8iEmacState), |
163 | + int i; | 1093 | + VMSTATE_END_OF_LIST() |
164 | + | 1094 | + } |
165 | + for (i = 0; i < ARRAY_SIZE(ci->iomem); i++) { | 1095 | +}; |
166 | + const struct { | 1096 | + |
167 | + const char *name; | 1097 | +static void allwinner_sun8i_emac_class_init(ObjectClass *klass, void *data) |
168 | + hwaddr offset; | ||
169 | + uint64_t size; | ||
170 | + const struct MemoryRegionOps *ops; | ||
171 | + } regions[ARRAY_SIZE(ci->iomem)] = { | ||
172 | + /* | ||
173 | + * Registers located between offsets 0x000 and 0xFC | ||
174 | + */ | ||
175 | + { | ||
176 | + .name = TYPE_CHIPIDEA ".misc", | ||
177 | + .offset = 0x000, | ||
178 | + .size = 0x100, | ||
179 | + .ops = &chipidea_ops, | ||
180 | + }, | ||
181 | + /* | ||
182 | + * Registers located between offsets 0x1A4 and 0x1DC | ||
183 | + */ | ||
184 | + { | ||
185 | + .name = TYPE_CHIPIDEA ".endpoints", | ||
186 | + .offset = 0x1A4, | ||
187 | + .size = 0x1DC - 0x1A4 + 4, | ||
188 | + .ops = &chipidea_ops, | ||
189 | + }, | ||
190 | + /* | ||
191 | + * USB_x_DCIVERSION and USB_x_DCCPARAMS | ||
192 | + */ | ||
193 | + { | ||
194 | + .name = TYPE_CHIPIDEA ".dc", | ||
195 | + .offset = 0x120, | ||
196 | + .size = 8, | ||
197 | + .ops = &chipidea_dc_ops, | ||
198 | + }, | ||
199 | + }; | ||
200 | + | ||
201 | + memory_region_init_io(&ci->iomem[i], | ||
202 | + obj, | ||
203 | + regions[i].ops, | ||
204 | + ci, | ||
205 | + regions[i].name, | ||
206 | + regions[i].size); | ||
207 | + | ||
208 | + memory_region_add_subregion(&ehci->mem, | ||
209 | + regions[i].offset, | ||
210 | + &ci->iomem[i]); | ||
211 | + } | ||
212 | +} | ||
213 | + | ||
214 | +static void chipidea_class_init(ObjectClass *klass, void *data) | ||
215 | +{ | 1098 | +{ |
216 | + DeviceClass *dc = DEVICE_CLASS(klass); | 1099 | + DeviceClass *dc = DEVICE_CLASS(klass); |
217 | + SysBusEHCIClass *sec = SYS_BUS_EHCI_CLASS(klass); | 1100 | + |
218 | + | 1101 | + dc->realize = allwinner_sun8i_emac_realize; |
219 | + /* | 1102 | + dc->reset = allwinner_sun8i_emac_reset; |
220 | + * Offsets used were taken from i.MX7Dual Applications Processor | 1103 | + dc->vmsd = &vmstate_aw_emac; |
221 | + * Reference Manual, Rev 0.1, p. 3177, Table 11-59 | 1104 | + device_class_set_props(dc, allwinner_sun8i_emac_properties); |
222 | + */ | 1105 | +} |
223 | + sec->capsbase = 0x100; | 1106 | + |
224 | + sec->opregbase = 0x140; | 1107 | +static const TypeInfo allwinner_sun8i_emac_info = { |
225 | + sec->portnr = 1; | 1108 | + .name = TYPE_AW_SUN8I_EMAC, |
226 | + | 1109 | + .parent = TYPE_SYS_BUS_DEVICE, |
227 | + set_bit(DEVICE_CATEGORY_USB, dc->categories); | 1110 | + .instance_size = sizeof(AwSun8iEmacState), |
228 | + dc->desc = "Chipidea USB Module"; | 1111 | + .instance_init = allwinner_sun8i_emac_init, |
229 | +} | 1112 | + .class_init = allwinner_sun8i_emac_class_init, |
230 | + | 1113 | +}; |
231 | +static const TypeInfo chipidea_info = { | 1114 | + |
232 | + .name = TYPE_CHIPIDEA, | 1115 | +static void allwinner_sun8i_emac_register_types(void) |
233 | + .parent = TYPE_SYS_BUS_EHCI, | 1116 | +{ |
234 | + .instance_size = sizeof(ChipideaState), | 1117 | + type_register_static(&allwinner_sun8i_emac_info); |
235 | + .instance_init = chipidea_init, | 1118 | +} |
236 | + .class_init = chipidea_class_init, | 1119 | + |
237 | +}; | 1120 | +type_init(allwinner_sun8i_emac_register_types) |
238 | + | 1121 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
239 | +static void chipidea_register_type(void) | 1122 | index XXXXXXX..XXXXXXX 100644 |
240 | +{ | 1123 | --- a/hw/arm/Kconfig |
241 | + type_register_static(&chipidea_info); | 1124 | +++ b/hw/arm/Kconfig |
242 | +} | 1125 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 |
243 | +type_init(chipidea_register_type) | 1126 | config ALLWINNER_H3 |
1127 | bool | ||
1128 | select ALLWINNER_A10_PIT | ||
1129 | + select ALLWINNER_SUN8I_EMAC | ||
1130 | select SERIAL | ||
1131 | select ARM_TIMER | ||
1132 | select ARM_GIC | ||
1133 | diff --git a/hw/net/Kconfig b/hw/net/Kconfig | ||
1134 | index XXXXXXX..XXXXXXX 100644 | ||
1135 | --- a/hw/net/Kconfig | ||
1136 | +++ b/hw/net/Kconfig | ||
1137 | @@ -XXX,XX +XXX,XX @@ config MIPSNET | ||
1138 | config ALLWINNER_EMAC | ||
1139 | bool | ||
1140 | |||
1141 | +config ALLWINNER_SUN8I_EMAC | ||
1142 | + bool | ||
1143 | + | ||
1144 | config IMX_FEC | ||
1145 | bool | ||
1146 | |||
1147 | diff --git a/hw/net/trace-events b/hw/net/trace-events | ||
1148 | index XXXXXXX..XXXXXXX 100644 | ||
1149 | --- a/hw/net/trace-events | ||
1150 | +++ b/hw/net/trace-events | ||
1151 | @@ -XXX,XX +XXX,XX @@ | ||
1152 | # See docs/devel/tracing.txt for syntax documentation. | ||
1153 | |||
1154 | +# allwinner-sun8i-emac.c | ||
1155 | +allwinner_sun8i_emac_mii_write_reg(uint32_t reg, uint32_t value) "MII write: reg=0x%" PRIx32 " value=0x%" PRIx32 | ||
1156 | +allwinner_sun8i_emac_mii_read_reg(uint32_t reg, uint32_t value) "MII read: reg=0x%" PRIx32 " value=0x%" PRIx32 | ||
1157 | +allwinner_sun8i_emac_receive(uint32_t desc, uint32_t paddr, uint32_t bytes) "RX packet: desc=0x%" PRIx32 " paddr=0x%" PRIx32 " bytes=%" PRIu32 | ||
1158 | +allwinner_sun8i_emac_transmit(uint32_t desc, uint32_t paddr, uint32_t bytes) "TX packet: desc=0x%" PRIx32 " paddr=0x%" PRIx32 " bytes=%" PRIu32 | ||
1159 | +allwinner_sun8i_emac_reset(void) "HW reset" | ||
1160 | +allwinner_sun8i_emac_set_link(bool active) "Set link: active=%u" | ||
1161 | +allwinner_sun8i_emac_read(uint64_t offset, uint64_t val) "MMIO read: offset=0x%" PRIx64 " value=0x%" PRIx64 | ||
1162 | +allwinner_sun8i_emac_write(uint64_t offset, uint64_t val) "MMIO write: offset=0x%" PRIx64 " value=0x%" PRIx64 | ||
1163 | + | ||
1164 | # etraxfs_eth.c | ||
1165 | mdio_phy_read(int regnum, uint16_t value) "read phy_reg:%d value:0x%04x" | ||
1166 | mdio_phy_write(int regnum, uint16_t value) "write phy_reg:%d value:0x%04x" | ||
244 | -- | 1167 | -- |
245 | 2.16.1 | 1168 | 2.20.1 |
246 | 1169 | ||
247 | 1170 | diff view generated by jsdifflib |
1 | From: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | This implements emulation of the new SM3 instructions that have | 3 | A real Allwinner H3 SoC contains a Boot ROM which is the |
4 | been added as an optional extension to the ARMv8 Crypto Extensions | 4 | first code that runs right after the SoC is powered on. |
5 | in ARM v8.2. | 5 | The Boot ROM is responsible for loading user code (e.g. a bootloader) |
6 | from any of the supported external devices and writing the downloaded | ||
7 | code to internal SRAM. After loading the SoC begins executing the code | ||
8 | written to SRAM. | ||
6 | 9 | ||
7 | Signed-off-by: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 10 | This commits adds emulation of the Boot ROM firmware setup functionality |
8 | Message-id: 20180207111729.15737-4-ard.biesheuvel@linaro.org | 11 | by loading user code from SD card in the A1 SRAM. While the A1 SRAM is |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 12 | 64KiB, we limit the size to 32KiB because the real H3 Boot ROM also rejects |
13 | sizes larger than 32KiB. For reference, this behaviour is documented | ||
14 | by the Linux Sunxi project wiki at: | ||
15 | |||
16 | https://linux-sunxi.org/BROM#U-Boot_SPL_limitations | ||
17 | |||
18 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
19 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
20 | Message-id: 20200311221854.30370-11-nieklinnenbank@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 22 | --- |
12 | target/arm/cpu.h | 1 + | 23 | include/hw/arm/allwinner-h3.h | 21 +++++++++++++++++++++ |
13 | target/arm/helper.h | 4 ++ | 24 | hw/arm/allwinner-h3.c | 17 +++++++++++++++++ |
14 | target/arm/crypto_helper.c | 96 ++++++++++++++++++++++++++++++++++++++++++++++ | 25 | hw/arm/orangepi.c | 5 +++++ |
15 | target/arm/translate-a64.c | 88 ++++++++++++++++++++++++++++++++++++++++-- | 26 | 3 files changed, 43 insertions(+) |
16 | 4 files changed, 186 insertions(+), 3 deletions(-) | ||
17 | 27 | ||
18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 28 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h |
19 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/cpu.h | 30 | --- a/include/hw/arm/allwinner-h3.h |
21 | +++ b/target/arm/cpu.h | 31 | +++ b/include/hw/arm/allwinner-h3.h |
22 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | 32 | @@ -XXX,XX +XXX,XX @@ |
23 | ARM_FEATURE_SVE, /* has Scalable Vector Extension */ | 33 | #include "hw/sd/allwinner-sdhost.h" |
24 | ARM_FEATURE_V8_SHA512, /* implements SHA512 part of v8 Crypto Extensions */ | 34 | #include "hw/net/allwinner-sun8i-emac.h" |
25 | ARM_FEATURE_V8_SHA3, /* implements SHA3 part of v8 Crypto Extensions */ | 35 | #include "target/arm/cpu.h" |
26 | + ARM_FEATURE_V8_SM3, /* implements SM3 part of v8 Crypto Extensions */ | 36 | +#include "sysemu/block-backend.h" |
37 | |||
38 | /** | ||
39 | * Allwinner H3 device list | ||
40 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
41 | MemoryRegion sram_c; | ||
42 | } AwH3State; | ||
43 | |||
44 | +/** | ||
45 | + * Emulate Boot ROM firmware setup functionality. | ||
46 | + * | ||
47 | + * A real Allwinner H3 SoC contains a Boot ROM | ||
48 | + * which is the first code that runs right after | ||
49 | + * the SoC is powered on. The Boot ROM is responsible | ||
50 | + * for loading user code (e.g. a bootloader) from any | ||
51 | + * of the supported external devices and writing the | ||
52 | + * downloaded code to internal SRAM. After loading the SoC | ||
53 | + * begins executing the code written to SRAM. | ||
54 | + * | ||
55 | + * This function emulates the Boot ROM by copying 32 KiB | ||
56 | + * of data from the given block device and writes it to | ||
57 | + * the start of the first internal SRAM memory. | ||
58 | + * | ||
59 | + * @s: Allwinner H3 state object pointer | ||
60 | + * @blk: Block backend device object pointer | ||
61 | + */ | ||
62 | +void allwinner_h3_bootrom_setup(AwH3State *s, BlockBackend *blk); | ||
63 | + | ||
64 | #endif /* HW_ARM_ALLWINNER_H3_H */ | ||
65 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/hw/arm/allwinner-h3.c | ||
68 | +++ b/hw/arm/allwinner-h3.c | ||
69 | @@ -XXX,XX +XXX,XX @@ | ||
70 | #include "hw/char/serial.h" | ||
71 | #include "hw/misc/unimp.h" | ||
72 | #include "hw/usb/hcd-ehci.h" | ||
73 | +#include "hw/loader.h" | ||
74 | #include "sysemu/sysemu.h" | ||
75 | #include "hw/arm/allwinner-h3.h" | ||
76 | |||
77 | @@ -XXX,XX +XXX,XX @@ enum { | ||
78 | AW_H3_GIC_NUM_SPI = 128 | ||
27 | }; | 79 | }; |
28 | 80 | ||
29 | static inline int arm_feature(CPUARMState *env, int feature) | 81 | +void allwinner_h3_bootrom_setup(AwH3State *s, BlockBackend *blk) |
30 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 82 | +{ |
31 | index XXXXXXX..XXXXXXX 100644 | 83 | + const int64_t rom_size = 32 * KiB; |
32 | --- a/target/arm/helper.h | 84 | + g_autofree uint8_t *buffer = g_new0(uint8_t, rom_size); |
33 | +++ b/target/arm/helper.h | ||
34 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(crypto_sha512h2, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | ||
35 | DEF_HELPER_FLAGS_2(crypto_sha512su0, TCG_CALL_NO_RWG, void, ptr, ptr) | ||
36 | DEF_HELPER_FLAGS_3(crypto_sha512su1, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | ||
37 | |||
38 | +DEF_HELPER_FLAGS_5(crypto_sm3tt, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32, i32) | ||
39 | +DEF_HELPER_FLAGS_3(crypto_sm3partw1, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | ||
40 | +DEF_HELPER_FLAGS_3(crypto_sm3partw2, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | ||
41 | + | 85 | + |
42 | DEF_HELPER_FLAGS_3(crc32, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32) | 86 | + if (blk_pread(blk, 8 * KiB, buffer, rom_size) < 0) { |
43 | DEF_HELPER_FLAGS_3(crc32c, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32) | 87 | + error_setg(&error_fatal, "%s: failed to read BlockBackend data", |
44 | DEF_HELPER_2(dc_zva, void, env, i64) | 88 | + __func__); |
45 | diff --git a/target/arm/crypto_helper.c b/target/arm/crypto_helper.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/target/arm/crypto_helper.c | ||
48 | +++ b/target/arm/crypto_helper.c | ||
49 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sha512su1)(void *vd, void *vn, void *vm) | ||
50 | rd[0] += s1_512(rn[0]) + rm[0]; | ||
51 | rd[1] += s1_512(rn[1]) + rm[1]; | ||
52 | } | ||
53 | + | ||
54 | +void HELPER(crypto_sm3partw1)(void *vd, void *vn, void *vm) | ||
55 | +{ | ||
56 | + uint64_t *rd = vd; | ||
57 | + uint64_t *rn = vn; | ||
58 | + uint64_t *rm = vm; | ||
59 | + union CRYPTO_STATE d = { .l = { rd[0], rd[1] } }; | ||
60 | + union CRYPTO_STATE n = { .l = { rn[0], rn[1] } }; | ||
61 | + union CRYPTO_STATE m = { .l = { rm[0], rm[1] } }; | ||
62 | + uint32_t t; | ||
63 | + | ||
64 | + t = CR_ST_WORD(d, 0) ^ CR_ST_WORD(n, 0) ^ ror32(CR_ST_WORD(m, 1), 17); | ||
65 | + CR_ST_WORD(d, 0) = t ^ ror32(t, 17) ^ ror32(t, 9); | ||
66 | + | ||
67 | + t = CR_ST_WORD(d, 1) ^ CR_ST_WORD(n, 1) ^ ror32(CR_ST_WORD(m, 2), 17); | ||
68 | + CR_ST_WORD(d, 1) = t ^ ror32(t, 17) ^ ror32(t, 9); | ||
69 | + | ||
70 | + t = CR_ST_WORD(d, 2) ^ CR_ST_WORD(n, 2) ^ ror32(CR_ST_WORD(m, 3), 17); | ||
71 | + CR_ST_WORD(d, 2) = t ^ ror32(t, 17) ^ ror32(t, 9); | ||
72 | + | ||
73 | + t = CR_ST_WORD(d, 3) ^ CR_ST_WORD(n, 3) ^ ror32(CR_ST_WORD(d, 0), 17); | ||
74 | + CR_ST_WORD(d, 3) = t ^ ror32(t, 17) ^ ror32(t, 9); | ||
75 | + | ||
76 | + rd[0] = d.l[0]; | ||
77 | + rd[1] = d.l[1]; | ||
78 | +} | ||
79 | + | ||
80 | +void HELPER(crypto_sm3partw2)(void *vd, void *vn, void *vm) | ||
81 | +{ | ||
82 | + uint64_t *rd = vd; | ||
83 | + uint64_t *rn = vn; | ||
84 | + uint64_t *rm = vm; | ||
85 | + union CRYPTO_STATE d = { .l = { rd[0], rd[1] } }; | ||
86 | + union CRYPTO_STATE n = { .l = { rn[0], rn[1] } }; | ||
87 | + union CRYPTO_STATE m = { .l = { rm[0], rm[1] } }; | ||
88 | + uint32_t t = CR_ST_WORD(n, 0) ^ ror32(CR_ST_WORD(m, 0), 25); | ||
89 | + | ||
90 | + CR_ST_WORD(d, 0) ^= t; | ||
91 | + CR_ST_WORD(d, 1) ^= CR_ST_WORD(n, 1) ^ ror32(CR_ST_WORD(m, 1), 25); | ||
92 | + CR_ST_WORD(d, 2) ^= CR_ST_WORD(n, 2) ^ ror32(CR_ST_WORD(m, 2), 25); | ||
93 | + CR_ST_WORD(d, 3) ^= CR_ST_WORD(n, 3) ^ ror32(CR_ST_WORD(m, 3), 25) ^ | ||
94 | + ror32(t, 17) ^ ror32(t, 2) ^ ror32(t, 26); | ||
95 | + | ||
96 | + rd[0] = d.l[0]; | ||
97 | + rd[1] = d.l[1]; | ||
98 | +} | ||
99 | + | ||
100 | +void HELPER(crypto_sm3tt)(void *vd, void *vn, void *vm, uint32_t imm2, | ||
101 | + uint32_t opcode) | ||
102 | +{ | ||
103 | + uint64_t *rd = vd; | ||
104 | + uint64_t *rn = vn; | ||
105 | + uint64_t *rm = vm; | ||
106 | + union CRYPTO_STATE d = { .l = { rd[0], rd[1] } }; | ||
107 | + union CRYPTO_STATE n = { .l = { rn[0], rn[1] } }; | ||
108 | + union CRYPTO_STATE m = { .l = { rm[0], rm[1] } }; | ||
109 | + uint32_t t; | ||
110 | + | ||
111 | + assert(imm2 < 4); | ||
112 | + | ||
113 | + if (opcode == 0 || opcode == 2) { | ||
114 | + /* SM3TT1A, SM3TT2A */ | ||
115 | + t = par(CR_ST_WORD(d, 3), CR_ST_WORD(d, 2), CR_ST_WORD(d, 1)); | ||
116 | + } else if (opcode == 1) { | ||
117 | + /* SM3TT1B */ | ||
118 | + t = maj(CR_ST_WORD(d, 3), CR_ST_WORD(d, 2), CR_ST_WORD(d, 1)); | ||
119 | + } else if (opcode == 3) { | ||
120 | + /* SM3TT2B */ | ||
121 | + t = cho(CR_ST_WORD(d, 3), CR_ST_WORD(d, 2), CR_ST_WORD(d, 1)); | ||
122 | + } else { | ||
123 | + g_assert_not_reached(); | ||
124 | + } | ||
125 | + | ||
126 | + t += CR_ST_WORD(d, 0) + CR_ST_WORD(m, imm2); | ||
127 | + | ||
128 | + CR_ST_WORD(d, 0) = CR_ST_WORD(d, 1); | ||
129 | + | ||
130 | + if (opcode < 2) { | ||
131 | + /* SM3TT1A, SM3TT1B */ | ||
132 | + t += CR_ST_WORD(n, 3) ^ ror32(CR_ST_WORD(d, 3), 20); | ||
133 | + | ||
134 | + CR_ST_WORD(d, 1) = ror32(CR_ST_WORD(d, 2), 23); | ||
135 | + } else { | ||
136 | + /* SM3TT2A, SM3TT2B */ | ||
137 | + t += CR_ST_WORD(n, 3); | ||
138 | + t ^= rol32(t, 9) ^ rol32(t, 17); | ||
139 | + | ||
140 | + CR_ST_WORD(d, 1) = ror32(CR_ST_WORD(d, 2), 13); | ||
141 | + } | ||
142 | + | ||
143 | + CR_ST_WORD(d, 2) = CR_ST_WORD(d, 3); | ||
144 | + CR_ST_WORD(d, 3) = t; | ||
145 | + | ||
146 | + rd[0] = d.l[0]; | ||
147 | + rd[1] = d.l[1]; | ||
148 | +} | ||
149 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
150 | index XXXXXXX..XXXXXXX 100644 | ||
151 | --- a/target/arm/translate-a64.c | ||
152 | +++ b/target/arm/translate-a64.c | ||
153 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn) | ||
154 | break; | ||
155 | } | ||
156 | } else { | ||
157 | - unallocated_encoding(s); | ||
158 | - return; | ||
159 | + switch (opcode) { | ||
160 | + case 0: /* SM3PARTW1 */ | ||
161 | + feature = ARM_FEATURE_V8_SM3; | ||
162 | + genfn = gen_helper_crypto_sm3partw1; | ||
163 | + break; | ||
164 | + case 1: /* SM3PARTW2 */ | ||
165 | + feature = ARM_FEATURE_V8_SM3; | ||
166 | + genfn = gen_helper_crypto_sm3partw2; | ||
167 | + break; | ||
168 | + default: | ||
169 | + unallocated_encoding(s); | ||
170 | + return; | ||
171 | + } | ||
172 | } | ||
173 | |||
174 | if (!arm_dc_feature(s, feature)) { | ||
175 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_four_reg(DisasContext *s, uint32_t insn) | ||
176 | case 1: /* BCAX */ | ||
177 | feature = ARM_FEATURE_V8_SHA3; | ||
178 | break; | ||
179 | + case 2: /* SM3SS1 */ | ||
180 | + feature = ARM_FEATURE_V8_SM3; | ||
181 | + break; | ||
182 | default: | ||
183 | unallocated_encoding(s); | ||
184 | return; | ||
185 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_four_reg(DisasContext *s, uint32_t insn) | ||
186 | tcg_temp_free_i64(tcg_res[0]); | ||
187 | tcg_temp_free_i64(tcg_res[1]); | ||
188 | } else { | ||
189 | - g_assert_not_reached(); | ||
190 | + TCGv_i32 tcg_op1, tcg_op2, tcg_op3, tcg_res, tcg_zero; | ||
191 | + | ||
192 | + tcg_op1 = tcg_temp_new_i32(); | ||
193 | + tcg_op2 = tcg_temp_new_i32(); | ||
194 | + tcg_op3 = tcg_temp_new_i32(); | ||
195 | + tcg_res = tcg_temp_new_i32(); | ||
196 | + tcg_zero = tcg_const_i32(0); | ||
197 | + | ||
198 | + read_vec_element_i32(s, tcg_op1, rn, 3, MO_32); | ||
199 | + read_vec_element_i32(s, tcg_op2, rm, 3, MO_32); | ||
200 | + read_vec_element_i32(s, tcg_op3, ra, 3, MO_32); | ||
201 | + | ||
202 | + tcg_gen_rotri_i32(tcg_res, tcg_op1, 20); | ||
203 | + tcg_gen_add_i32(tcg_res, tcg_res, tcg_op2); | ||
204 | + tcg_gen_add_i32(tcg_res, tcg_res, tcg_op3); | ||
205 | + tcg_gen_rotri_i32(tcg_res, tcg_res, 25); | ||
206 | + | ||
207 | + write_vec_element_i32(s, tcg_zero, rd, 0, MO_32); | ||
208 | + write_vec_element_i32(s, tcg_zero, rd, 1, MO_32); | ||
209 | + write_vec_element_i32(s, tcg_zero, rd, 2, MO_32); | ||
210 | + write_vec_element_i32(s, tcg_res, rd, 3, MO_32); | ||
211 | + | ||
212 | + tcg_temp_free_i32(tcg_op1); | ||
213 | + tcg_temp_free_i32(tcg_op2); | ||
214 | + tcg_temp_free_i32(tcg_op3); | ||
215 | + tcg_temp_free_i32(tcg_res); | ||
216 | + tcg_temp_free_i32(tcg_zero); | ||
217 | } | ||
218 | } | ||
219 | |||
220 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_xar(DisasContext *s, uint32_t insn) | ||
221 | tcg_temp_free_i64(tcg_res[1]); | ||
222 | } | ||
223 | |||
224 | +/* Crypto three-reg imm2 | ||
225 | + * 31 21 20 16 15 14 13 12 11 10 9 5 4 0 | ||
226 | + * +-----------------------+------+-----+------+--------+------+------+ | ||
227 | + * | 1 1 0 0 1 1 1 0 0 1 0 | Rm | 1 0 | imm2 | opcode | Rn | Rd | | ||
228 | + * +-----------------------+------+-----+------+--------+------+------+ | ||
229 | + */ | ||
230 | +static void disas_crypto_three_reg_imm2(DisasContext *s, uint32_t insn) | ||
231 | +{ | ||
232 | + int opcode = extract32(insn, 10, 2); | ||
233 | + int imm2 = extract32(insn, 12, 2); | ||
234 | + int rm = extract32(insn, 16, 5); | ||
235 | + int rn = extract32(insn, 5, 5); | ||
236 | + int rd = extract32(insn, 0, 5); | ||
237 | + TCGv_ptr tcg_rd_ptr, tcg_rn_ptr, tcg_rm_ptr; | ||
238 | + TCGv_i32 tcg_imm2, tcg_opcode; | ||
239 | + | ||
240 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_SM3)) { | ||
241 | + unallocated_encoding(s); | ||
242 | + return; | 89 | + return; |
243 | + } | 90 | + } |
244 | + | 91 | + |
245 | + if (!fp_access_check(s)) { | 92 | + rom_add_blob("allwinner-h3.bootrom", buffer, rom_size, |
246 | + return; | 93 | + rom_size, s->memmap[AW_H3_SRAM_A1], |
247 | + } | 94 | + NULL, NULL, NULL, NULL, false); |
248 | + | ||
249 | + tcg_rd_ptr = vec_full_reg_ptr(s, rd); | ||
250 | + tcg_rn_ptr = vec_full_reg_ptr(s, rn); | ||
251 | + tcg_rm_ptr = vec_full_reg_ptr(s, rm); | ||
252 | + tcg_imm2 = tcg_const_i32(imm2); | ||
253 | + tcg_opcode = tcg_const_i32(opcode); | ||
254 | + | ||
255 | + gen_helper_crypto_sm3tt(tcg_rd_ptr, tcg_rn_ptr, tcg_rm_ptr, tcg_imm2, | ||
256 | + tcg_opcode); | ||
257 | + | ||
258 | + tcg_temp_free_ptr(tcg_rd_ptr); | ||
259 | + tcg_temp_free_ptr(tcg_rn_ptr); | ||
260 | + tcg_temp_free_ptr(tcg_rm_ptr); | ||
261 | + tcg_temp_free_i32(tcg_imm2); | ||
262 | + tcg_temp_free_i32(tcg_opcode); | ||
263 | +} | 95 | +} |
264 | + | 96 | + |
265 | /* C3.6 Data processing - SIMD, inc Crypto | 97 | static void allwinner_h3_init(Object *obj) |
266 | * | 98 | { |
267 | * As the decode gets a little complex we are using a table based | 99 | AwH3State *s = AW_H3(obj); |
268 | @@ -XXX,XX +XXX,XX @@ static const AArch64DecodeTable data_proc_simd[] = { | 100 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c |
269 | { 0xcec08000, 0xfffff000, disas_crypto_two_reg_sha512 }, | 101 | index XXXXXXX..XXXXXXX 100644 |
270 | { 0xce000000, 0xff808000, disas_crypto_four_reg }, | 102 | --- a/hw/arm/orangepi.c |
271 | { 0xce800000, 0xffe00000, disas_crypto_xar }, | 103 | +++ b/hw/arm/orangepi.c |
272 | + { 0xce408000, 0xffe0c000, disas_crypto_three_reg_imm2 }, | 104 | @@ -XXX,XX +XXX,XX @@ static void orangepi_init(MachineState *machine) |
273 | { 0x00000000, 0x00000000, NULL } | 105 | memory_region_add_subregion(get_system_memory(), h3->memmap[AW_H3_SDRAM], |
274 | }; | 106 | machine->ram); |
275 | 107 | ||
108 | + /* Load target kernel or start using BootROM */ | ||
109 | + if (!machine->kernel_filename && blk_is_available(blk)) { | ||
110 | + /* Use Boot ROM to copy data from SD card to SRAM */ | ||
111 | + allwinner_h3_bootrom_setup(h3, blk); | ||
112 | + } | ||
113 | orangepi_binfo.loader_start = h3->memmap[AW_H3_SDRAM]; | ||
114 | orangepi_binfo.ram_size = machine->ram_size; | ||
115 | arm_load_kernel(ARM_CPU(first_cpu), machine, &orangepi_binfo); | ||
276 | -- | 116 | -- |
277 | 2.16.1 | 117 | 2.20.1 |
278 | 118 | ||
279 | 119 | diff view generated by jsdifflib |
1 | From: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | This implements emulation of the new SHA-512 instructions that have | 3 | In the Allwinner H3 SoC the SDRAM controller is responsible |
4 | been added as an optional extensions to the ARMv8 Crypto Extensions | 4 | for interfacing with the external Synchronous Dynamic Random |
5 | in ARM v8.2. | 5 | Access Memory (SDRAM). Types of memory that the SDRAM controller |
6 | supports are DDR2/DDR3 and capacities of up to 2GiB. This commit | ||
7 | adds emulation support of the Allwinner H3 SDRAM controller. | ||
6 | 8 | ||
7 | Signed-off-by: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 9 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> |
8 | Message-id: 20180207111729.15737-2-ard.biesheuvel@linaro.org | 10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Message-id: 20200311221854.30370-12-nieklinnenbank@gmail.com |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 13 | --- |
12 | target/arm/cpu.h | 1 + | 14 | hw/misc/Makefile.objs | 1 + |
13 | target/arm/helper.h | 5 +++ | 15 | include/hw/arm/allwinner-h3.h | 5 + |
14 | target/arm/crypto_helper.c | 90 ++++++++++++++++++++++++++++++++++++- | 16 | include/hw/misc/allwinner-h3-dramc.h | 106 ++++++++ |
15 | target/arm/translate-a64.c | 110 +++++++++++++++++++++++++++++++++++++++++++++ | 17 | hw/arm/allwinner-h3.c | 19 +- |
16 | 4 files changed, 205 insertions(+), 1 deletion(-) | 18 | hw/arm/orangepi.c | 6 + |
19 | hw/misc/allwinner-h3-dramc.c | 358 +++++++++++++++++++++++++++ | ||
20 | hw/misc/trace-events | 10 + | ||
21 | 7 files changed, 502 insertions(+), 3 deletions(-) | ||
22 | create mode 100644 include/hw/misc/allwinner-h3-dramc.h | ||
23 | create mode 100644 hw/misc/allwinner-h3-dramc.c | ||
17 | 24 | ||
18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 25 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs |
19 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/cpu.h | 27 | --- a/hw/misc/Makefile.objs |
21 | +++ b/target/arm/cpu.h | 28 | +++ b/hw/misc/Makefile.objs |
22 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | 29 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_IVSHMEM_DEVICE) += ivshmem.o |
23 | ARM_FEATURE_M_SECURITY, /* M profile Security Extension */ | 30 | |
24 | ARM_FEATURE_JAZELLE, /* has (trivial) Jazelle implementation */ | 31 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-ccu.o |
25 | ARM_FEATURE_SVE, /* has Scalable Vector Extension */ | 32 | obj-$(CONFIG_ALLWINNER_H3) += allwinner-cpucfg.o |
26 | + ARM_FEATURE_V8_SHA512, /* implements SHA512 part of v8 Crypto Extensions */ | 33 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-dramc.o |
27 | }; | 34 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-sysctrl.o |
28 | 35 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-sid.o | |
29 | static inline int arm_feature(CPUARMState *env, int feature) | 36 | common-obj-$(CONFIG_REALVIEW) += arm_sysctl.o |
30 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 37 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h |
31 | index XXXXXXX..XXXXXXX 100644 | 38 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/target/arm/helper.h | 39 | --- a/include/hw/arm/allwinner-h3.h |
33 | +++ b/target/arm/helper.h | 40 | +++ b/include/hw/arm/allwinner-h3.h |
34 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(crypto_sha256h2, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | 41 | @@ -XXX,XX +XXX,XX @@ |
35 | DEF_HELPER_FLAGS_2(crypto_sha256su0, TCG_CALL_NO_RWG, void, ptr, ptr) | 42 | #include "hw/intc/arm_gic.h" |
36 | DEF_HELPER_FLAGS_3(crypto_sha256su1, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | 43 | #include "hw/misc/allwinner-h3-ccu.h" |
37 | 44 | #include "hw/misc/allwinner-cpucfg.h" | |
38 | +DEF_HELPER_FLAGS_3(crypto_sha512h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | 45 | +#include "hw/misc/allwinner-h3-dramc.h" |
39 | +DEF_HELPER_FLAGS_3(crypto_sha512h2, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | 46 | #include "hw/misc/allwinner-h3-sysctrl.h" |
40 | +DEF_HELPER_FLAGS_2(crypto_sha512su0, TCG_CALL_NO_RWG, void, ptr, ptr) | 47 | #include "hw/misc/allwinner-sid.h" |
41 | +DEF_HELPER_FLAGS_3(crypto_sha512su1, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | 48 | #include "hw/sd/allwinner-sdhost.h" |
42 | + | 49 | @@ -XXX,XX +XXX,XX @@ enum { |
43 | DEF_HELPER_FLAGS_3(crc32, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32) | 50 | AW_H3_UART2, |
44 | DEF_HELPER_FLAGS_3(crc32c, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32) | 51 | AW_H3_UART3, |
45 | DEF_HELPER_2(dc_zva, void, env, i64) | 52 | AW_H3_EMAC, |
46 | diff --git a/target/arm/crypto_helper.c b/target/arm/crypto_helper.c | 53 | + AW_H3_DRAMCOM, |
54 | + AW_H3_DRAMCTL, | ||
55 | + AW_H3_DRAMPHY, | ||
56 | AW_H3_GIC_DIST, | ||
57 | AW_H3_GIC_CPU, | ||
58 | AW_H3_GIC_HYP, | ||
59 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
60 | AwA10PITState timer; | ||
61 | AwH3ClockCtlState ccu; | ||
62 | AwCpuCfgState cpucfg; | ||
63 | + AwH3DramCtlState dramc; | ||
64 | AwH3SysCtrlState sysctrl; | ||
65 | AwSidState sid; | ||
66 | AwSdHostState mmc0; | ||
67 | diff --git a/include/hw/misc/allwinner-h3-dramc.h b/include/hw/misc/allwinner-h3-dramc.h | ||
68 | new file mode 100644 | ||
69 | index XXXXXXX..XXXXXXX | ||
70 | --- /dev/null | ||
71 | +++ b/include/hw/misc/allwinner-h3-dramc.h | ||
72 | @@ -XXX,XX +XXX,XX @@ | ||
73 | +/* | ||
74 | + * Allwinner H3 SDRAM Controller emulation | ||
75 | + * | ||
76 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
77 | + * | ||
78 | + * This program is free software: you can redistribute it and/or modify | ||
79 | + * it under the terms of the GNU General Public License as published by | ||
80 | + * the Free Software Foundation, either version 2 of the License, or | ||
81 | + * (at your option) any later version. | ||
82 | + * | ||
83 | + * This program is distributed in the hope that it will be useful, | ||
84 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
85 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
86 | + * GNU General Public License for more details. | ||
87 | + * | ||
88 | + * You should have received a copy of the GNU General Public License | ||
89 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
90 | + */ | ||
91 | + | ||
92 | +#ifndef HW_MISC_ALLWINNER_H3_DRAMC_H | ||
93 | +#define HW_MISC_ALLWINNER_H3_DRAMC_H | ||
94 | + | ||
95 | +#include "qom/object.h" | ||
96 | +#include "hw/sysbus.h" | ||
97 | +#include "exec/hwaddr.h" | ||
98 | + | ||
99 | +/** | ||
100 | + * Constants | ||
101 | + * @{ | ||
102 | + */ | ||
103 | + | ||
104 | +/** Highest register address used by DRAMCOM module */ | ||
105 | +#define AW_H3_DRAMCOM_REGS_MAXADDR (0x804) | ||
106 | + | ||
107 | +/** Total number of known DRAMCOM registers */ | ||
108 | +#define AW_H3_DRAMCOM_REGS_NUM (AW_H3_DRAMCOM_REGS_MAXADDR / \ | ||
109 | + sizeof(uint32_t)) | ||
110 | + | ||
111 | +/** Highest register address used by DRAMCTL module */ | ||
112 | +#define AW_H3_DRAMCTL_REGS_MAXADDR (0x88c) | ||
113 | + | ||
114 | +/** Total number of known DRAMCTL registers */ | ||
115 | +#define AW_H3_DRAMCTL_REGS_NUM (AW_H3_DRAMCTL_REGS_MAXADDR / \ | ||
116 | + sizeof(uint32_t)) | ||
117 | + | ||
118 | +/** Highest register address used by DRAMPHY module */ | ||
119 | +#define AW_H3_DRAMPHY_REGS_MAXADDR (0x4) | ||
120 | + | ||
121 | +/** Total number of known DRAMPHY registers */ | ||
122 | +#define AW_H3_DRAMPHY_REGS_NUM (AW_H3_DRAMPHY_REGS_MAXADDR / \ | ||
123 | + sizeof(uint32_t)) | ||
124 | + | ||
125 | +/** @} */ | ||
126 | + | ||
127 | +/** | ||
128 | + * Object model | ||
129 | + * @{ | ||
130 | + */ | ||
131 | + | ||
132 | +#define TYPE_AW_H3_DRAMC "allwinner-h3-dramc" | ||
133 | +#define AW_H3_DRAMC(obj) \ | ||
134 | + OBJECT_CHECK(AwH3DramCtlState, (obj), TYPE_AW_H3_DRAMC) | ||
135 | + | ||
136 | +/** @} */ | ||
137 | + | ||
138 | +/** | ||
139 | + * Allwinner H3 SDRAM Controller object instance state. | ||
140 | + */ | ||
141 | +typedef struct AwH3DramCtlState { | ||
142 | + /*< private >*/ | ||
143 | + SysBusDevice parent_obj; | ||
144 | + /*< public >*/ | ||
145 | + | ||
146 | + /** Physical base address for start of RAM */ | ||
147 | + hwaddr ram_addr; | ||
148 | + | ||
149 | + /** Total RAM size in megabytes */ | ||
150 | + uint32_t ram_size; | ||
151 | + | ||
152 | + /** | ||
153 | + * @name Memory Regions | ||
154 | + * @{ | ||
155 | + */ | ||
156 | + | ||
157 | + MemoryRegion row_mirror; /**< Simulates rows for RAM size detection */ | ||
158 | + MemoryRegion row_mirror_alias; /**< Alias of the row which is mirrored */ | ||
159 | + MemoryRegion dramcom_iomem; /**< DRAMCOM module I/O registers */ | ||
160 | + MemoryRegion dramctl_iomem; /**< DRAMCTL module I/O registers */ | ||
161 | + MemoryRegion dramphy_iomem; /**< DRAMPHY module I/O registers */ | ||
162 | + | ||
163 | + /** @} */ | ||
164 | + | ||
165 | + /** | ||
166 | + * @name Hardware Registers | ||
167 | + * @{ | ||
168 | + */ | ||
169 | + | ||
170 | + uint32_t dramcom[AW_H3_DRAMCOM_REGS_NUM]; /**< Array of DRAMCOM registers */ | ||
171 | + uint32_t dramctl[AW_H3_DRAMCTL_REGS_NUM]; /**< Array of DRAMCTL registers */ | ||
172 | + uint32_t dramphy[AW_H3_DRAMPHY_REGS_NUM] ;/**< Array of DRAMPHY registers */ | ||
173 | + | ||
174 | + /** @} */ | ||
175 | + | ||
176 | +} AwH3DramCtlState; | ||
177 | + | ||
178 | +#endif /* HW_MISC_ALLWINNER_H3_DRAMC_H */ | ||
179 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | 180 | index XXXXXXX..XXXXXXX 100644 |
48 | --- a/target/arm/crypto_helper.c | 181 | --- a/hw/arm/allwinner-h3.c |
49 | +++ b/target/arm/crypto_helper.c | 182 | +++ b/hw/arm/allwinner-h3.c |
183 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
184 | [AW_H3_UART2] = 0x01c28800, | ||
185 | [AW_H3_UART3] = 0x01c28c00, | ||
186 | [AW_H3_EMAC] = 0x01c30000, | ||
187 | + [AW_H3_DRAMCOM] = 0x01c62000, | ||
188 | + [AW_H3_DRAMCTL] = 0x01c63000, | ||
189 | + [AW_H3_DRAMPHY] = 0x01c65000, | ||
190 | [AW_H3_GIC_DIST] = 0x01c81000, | ||
191 | [AW_H3_GIC_CPU] = 0x01c82000, | ||
192 | [AW_H3_GIC_HYP] = 0x01c84000, | ||
193 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
194 | { "scr", 0x01c2c400, 1 * KiB }, | ||
195 | { "gpu", 0x01c40000, 64 * KiB }, | ||
196 | { "hstmr", 0x01c60000, 4 * KiB }, | ||
197 | - { "dramcom", 0x01c62000, 4 * KiB }, | ||
198 | - { "dramctl0", 0x01c63000, 4 * KiB }, | ||
199 | - { "dramphy0", 0x01c65000, 4 * KiB }, | ||
200 | { "spi0", 0x01c68000, 4 * KiB }, | ||
201 | { "spi1", 0x01c69000, 4 * KiB }, | ||
202 | { "csi", 0x01cb0000, 320 * KiB }, | ||
203 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
204 | |||
205 | sysbus_init_child_obj(obj, "emac", &s->emac, sizeof(s->emac), | ||
206 | TYPE_AW_SUN8I_EMAC); | ||
207 | + | ||
208 | + sysbus_init_child_obj(obj, "dramc", &s->dramc, sizeof(s->dramc), | ||
209 | + TYPE_AW_H3_DRAMC); | ||
210 | + object_property_add_alias(obj, "ram-addr", OBJECT(&s->dramc), | ||
211 | + "ram-addr", &error_abort); | ||
212 | + object_property_add_alias(obj, "ram-size", OBJECT(&s->dramc), | ||
213 | + "ram-size", &error_abort); | ||
214 | } | ||
215 | |||
216 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
217 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
218 | qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART3), | ||
219 | 115200, serial_hd(3), DEVICE_NATIVE_ENDIAN); | ||
220 | |||
221 | + /* DRAMC */ | ||
222 | + qdev_init_nofail(DEVICE(&s->dramc)); | ||
223 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 0, s->memmap[AW_H3_DRAMCOM]); | ||
224 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 1, s->memmap[AW_H3_DRAMCTL]); | ||
225 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 2, s->memmap[AW_H3_DRAMPHY]); | ||
226 | + | ||
227 | /* Unimplemented devices */ | ||
228 | for (i = 0; i < ARRAY_SIZE(unimplemented); i++) { | ||
229 | create_unimplemented_device(unimplemented[i].device_name, | ||
230 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c | ||
231 | index XXXXXXX..XXXXXXX 100644 | ||
232 | --- a/hw/arm/orangepi.c | ||
233 | +++ b/hw/arm/orangepi.c | ||
234 | @@ -XXX,XX +XXX,XX @@ static void orangepi_init(MachineState *machine) | ||
235 | /* Setup EMAC properties */ | ||
236 | object_property_set_int(OBJECT(&h3->emac), 1, "phy-addr", &error_abort); | ||
237 | |||
238 | + /* DRAMC */ | ||
239 | + object_property_set_uint(OBJECT(h3), h3->memmap[AW_H3_SDRAM], | ||
240 | + "ram-addr", &error_abort); | ||
241 | + object_property_set_int(OBJECT(h3), machine->ram_size / MiB, "ram-size", | ||
242 | + &error_abort); | ||
243 | + | ||
244 | /* Mark H3 object realized */ | ||
245 | object_property_set_bool(OBJECT(h3), true, "realized", &error_abort); | ||
246 | |||
247 | diff --git a/hw/misc/allwinner-h3-dramc.c b/hw/misc/allwinner-h3-dramc.c | ||
248 | new file mode 100644 | ||
249 | index XXXXXXX..XXXXXXX | ||
250 | --- /dev/null | ||
251 | +++ b/hw/misc/allwinner-h3-dramc.c | ||
50 | @@ -XXX,XX +XXX,XX @@ | 252 | @@ -XXX,XX +XXX,XX @@ |
51 | /* | ||
52 | * crypto_helper.c - emulate v8 Crypto Extensions instructions | ||
53 | * | ||
54 | - * Copyright (C) 2013 - 2014 Linaro Ltd <ard.biesheuvel@linaro.org> | ||
55 | + * Copyright (C) 2013 - 2018 Linaro Ltd <ard.biesheuvel@linaro.org> | ||
56 | * | ||
57 | * This library is free software; you can redistribute it and/or | ||
58 | * modify it under the terms of the GNU Lesser General Public | ||
59 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sha256su1)(void *vd, void *vn, void *vm) | ||
60 | rd[0] = d.l[0]; | ||
61 | rd[1] = d.l[1]; | ||
62 | } | ||
63 | + | ||
64 | +/* | 253 | +/* |
65 | + * The SHA-512 logical functions (same as above but using 64-bit operands) | 254 | + * Allwinner H3 SDRAM Controller emulation |
255 | + * | ||
256 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
257 | + * | ||
258 | + * This program is free software: you can redistribute it and/or modify | ||
259 | + * it under the terms of the GNU General Public License as published by | ||
260 | + * the Free Software Foundation, either version 2 of the License, or | ||
261 | + * (at your option) any later version. | ||
262 | + * | ||
263 | + * This program is distributed in the hope that it will be useful, | ||
264 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
265 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
266 | + * GNU General Public License for more details. | ||
267 | + * | ||
268 | + * You should have received a copy of the GNU General Public License | ||
269 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
66 | + */ | 270 | + */ |
67 | + | 271 | + |
68 | +static uint64_t cho512(uint64_t x, uint64_t y, uint64_t z) | 272 | +#include "qemu/osdep.h" |
69 | +{ | 273 | +#include "qemu/units.h" |
70 | + return (x & (y ^ z)) ^ z; | 274 | +#include "qemu/error-report.h" |
71 | +} | 275 | +#include "hw/sysbus.h" |
72 | + | 276 | +#include "migration/vmstate.h" |
73 | +static uint64_t maj512(uint64_t x, uint64_t y, uint64_t z) | 277 | +#include "qemu/log.h" |
74 | +{ | 278 | +#include "qemu/module.h" |
75 | + return (x & y) | ((x | y) & z); | 279 | +#include "exec/address-spaces.h" |
76 | +} | 280 | +#include "hw/qdev-properties.h" |
77 | + | 281 | +#include "qapi/error.h" |
78 | +static uint64_t S0_512(uint64_t x) | 282 | +#include "hw/misc/allwinner-h3-dramc.h" |
79 | +{ | 283 | +#include "trace.h" |
80 | + return ror64(x, 28) ^ ror64(x, 34) ^ ror64(x, 39); | 284 | + |
81 | +} | 285 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) |
82 | + | 286 | + |
83 | +static uint64_t S1_512(uint64_t x) | 287 | +/* DRAMCOM register offsets */ |
84 | +{ | 288 | +enum { |
85 | + return ror64(x, 14) ^ ror64(x, 18) ^ ror64(x, 41); | 289 | + REG_DRAMCOM_CR = 0x0000, /* Control Register */ |
86 | +} | 290 | +}; |
87 | + | 291 | + |
88 | +static uint64_t s0_512(uint64_t x) | 292 | +/* DRAMCTL register offsets */ |
89 | +{ | 293 | +enum { |
90 | + return ror64(x, 1) ^ ror64(x, 8) ^ (x >> 7); | 294 | + REG_DRAMCTL_PIR = 0x0000, /* PHY Initialization Register */ |
91 | +} | 295 | + REG_DRAMCTL_PGSR = 0x0010, /* PHY General Status Register */ |
92 | + | 296 | + REG_DRAMCTL_STATR = 0x0018, /* Status Register */ |
93 | +static uint64_t s1_512(uint64_t x) | 297 | +}; |
94 | +{ | 298 | + |
95 | + return ror64(x, 19) ^ ror64(x, 61) ^ (x >> 6); | 299 | +/* DRAMCTL register flags */ |
96 | +} | 300 | +enum { |
97 | + | 301 | + REG_DRAMCTL_PGSR_INITDONE = (1 << 0), |
98 | +void HELPER(crypto_sha512h)(void *vd, void *vn, void *vm) | 302 | +}; |
99 | +{ | 303 | + |
100 | + uint64_t *rd = vd; | 304 | +enum { |
101 | + uint64_t *rn = vn; | 305 | + REG_DRAMCTL_STATR_ACTIVE = (1 << 0), |
102 | + uint64_t *rm = vm; | 306 | +}; |
103 | + uint64_t d0 = rd[0]; | 307 | + |
104 | + uint64_t d1 = rd[1]; | 308 | +static void allwinner_h3_dramc_map_rows(AwH3DramCtlState *s, uint8_t row_bits, |
105 | + | 309 | + uint8_t bank_bits, uint16_t page_size) |
106 | + d1 += S1_512(rm[1]) + cho512(rm[1], rn[0], rn[1]); | 310 | +{ |
107 | + d0 += S1_512(d1 + rm[0]) + cho512(d1 + rm[0], rm[1], rn[0]); | 311 | + /* |
108 | + | 312 | + * This function simulates row addressing behavior when bootloader |
109 | + rd[0] = d0; | 313 | + * software attempts to detect the amount of available SDRAM. In U-Boot |
110 | + rd[1] = d1; | 314 | + * the controller is configured with the widest row addressing available. |
111 | +} | 315 | + * Then a pattern is written to RAM at an offset on the row boundary size. |
112 | + | 316 | + * If the value read back equals the value read back from the |
113 | +void HELPER(crypto_sha512h2)(void *vd, void *vn, void *vm) | 317 | + * start of RAM, the bootloader knows the amount of row bits. |
114 | +{ | 318 | + * |
115 | + uint64_t *rd = vd; | 319 | + * This function inserts a mirrored memory region when the configured row |
116 | + uint64_t *rn = vn; | 320 | + * bits are not matching the actual emulated memory, to simulate the |
117 | + uint64_t *rm = vm; | 321 | + * same behavior on hardware as expected by the bootloader. |
118 | + uint64_t d0 = rd[0]; | 322 | + */ |
119 | + uint64_t d1 = rd[1]; | 323 | + uint8_t row_bits_actual = 0; |
120 | + | 324 | + |
121 | + d1 += S0_512(rm[0]) + maj512(rn[0], rm[1], rm[0]); | 325 | + /* Calculate the actual row bits using the ram_size property */ |
122 | + d0 += S0_512(d1) + maj512(d1, rm[0], rm[1]); | 326 | + for (uint8_t i = 8; i < 12; i++) { |
123 | + | 327 | + if (1 << i == s->ram_size) { |
124 | + rd[0] = d0; | 328 | + row_bits_actual = i + 3; |
125 | + rd[1] = d1; | ||
126 | +} | ||
127 | + | ||
128 | +void HELPER(crypto_sha512su0)(void *vd, void *vn) | ||
129 | +{ | ||
130 | + uint64_t *rd = vd; | ||
131 | + uint64_t *rn = vn; | ||
132 | + uint64_t d0 = rd[0]; | ||
133 | + uint64_t d1 = rd[1]; | ||
134 | + | ||
135 | + d0 += s0_512(rd[1]); | ||
136 | + d1 += s0_512(rn[0]); | ||
137 | + | ||
138 | + rd[0] = d0; | ||
139 | + rd[1] = d1; | ||
140 | +} | ||
141 | + | ||
142 | +void HELPER(crypto_sha512su1)(void *vd, void *vn, void *vm) | ||
143 | +{ | ||
144 | + uint64_t *rd = vd; | ||
145 | + uint64_t *rn = vn; | ||
146 | + uint64_t *rm = vm; | ||
147 | + | ||
148 | + rd[0] += s1_512(rn[0]) + rm[0]; | ||
149 | + rd[1] += s1_512(rn[1]) + rm[1]; | ||
150 | +} | ||
151 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
152 | index XXXXXXX..XXXXXXX 100644 | ||
153 | --- a/target/arm/translate-a64.c | ||
154 | +++ b/target/arm/translate-a64.c | ||
155 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_two_reg_sha(DisasContext *s, uint32_t insn) | ||
156 | tcg_temp_free_ptr(tcg_rn_ptr); | ||
157 | } | ||
158 | |||
159 | +/* Crypto three-reg SHA512 | ||
160 | + * 31 21 20 16 15 14 13 12 11 10 9 5 4 0 | ||
161 | + * +-----------------------+------+---+---+-----+--------+------+------+ | ||
162 | + * | 1 1 0 0 1 1 1 0 0 1 1 | Rm | 1 | O | 0 0 | opcode | Rn | Rd | | ||
163 | + * +-----------------------+------+---+---+-----+--------+------+------+ | ||
164 | + */ | ||
165 | +static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn) | ||
166 | +{ | ||
167 | + int opcode = extract32(insn, 10, 2); | ||
168 | + int o = extract32(insn, 14, 1); | ||
169 | + int rm = extract32(insn, 16, 5); | ||
170 | + int rn = extract32(insn, 5, 5); | ||
171 | + int rd = extract32(insn, 0, 5); | ||
172 | + int feature; | ||
173 | + CryptoThreeOpFn *genfn; | ||
174 | + | ||
175 | + if (o == 0) { | ||
176 | + switch (opcode) { | ||
177 | + case 0: /* SHA512H */ | ||
178 | + feature = ARM_FEATURE_V8_SHA512; | ||
179 | + genfn = gen_helper_crypto_sha512h; | ||
180 | + break; | 329 | + break; |
181 | + case 1: /* SHA512H2 */ | ||
182 | + feature = ARM_FEATURE_V8_SHA512; | ||
183 | + genfn = gen_helper_crypto_sha512h2; | ||
184 | + break; | ||
185 | + case 2: /* SHA512SU1 */ | ||
186 | + feature = ARM_FEATURE_V8_SHA512; | ||
187 | + genfn = gen_helper_crypto_sha512su1; | ||
188 | + break; | ||
189 | + default: | ||
190 | + unallocated_encoding(s); | ||
191 | + return; | ||
192 | + } | 330 | + } |
193 | + } else { | 331 | + } |
194 | + unallocated_encoding(s); | 332 | + |
333 | + if (s->ram_size == (1 << (row_bits - 3))) { | ||
334 | + /* When row bits is the expected value, remove the mirror */ | ||
335 | + memory_region_set_enabled(&s->row_mirror_alias, false); | ||
336 | + trace_allwinner_h3_dramc_rowmirror_disable(); | ||
337 | + | ||
338 | + } else if (row_bits_actual) { | ||
339 | + /* Row bits not matching ram_size, install the rows mirror */ | ||
340 | + hwaddr row_mirror = s->ram_addr + ((1 << (row_bits_actual + | ||
341 | + bank_bits)) * page_size); | ||
342 | + | ||
343 | + memory_region_set_enabled(&s->row_mirror_alias, true); | ||
344 | + memory_region_set_address(&s->row_mirror_alias, row_mirror); | ||
345 | + | ||
346 | + trace_allwinner_h3_dramc_rowmirror_enable(row_mirror); | ||
347 | + } | ||
348 | +} | ||
349 | + | ||
350 | +static uint64_t allwinner_h3_dramcom_read(void *opaque, hwaddr offset, | ||
351 | + unsigned size) | ||
352 | +{ | ||
353 | + const AwH3DramCtlState *s = AW_H3_DRAMC(opaque); | ||
354 | + const uint32_t idx = REG_INDEX(offset); | ||
355 | + | ||
356 | + if (idx >= AW_H3_DRAMCOM_REGS_NUM) { | ||
357 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
358 | + __func__, (uint32_t)offset); | ||
359 | + return 0; | ||
360 | + } | ||
361 | + | ||
362 | + trace_allwinner_h3_dramcom_read(offset, s->dramcom[idx], size); | ||
363 | + | ||
364 | + return s->dramcom[idx]; | ||
365 | +} | ||
366 | + | ||
367 | +static void allwinner_h3_dramcom_write(void *opaque, hwaddr offset, | ||
368 | + uint64_t val, unsigned size) | ||
369 | +{ | ||
370 | + AwH3DramCtlState *s = AW_H3_DRAMC(opaque); | ||
371 | + const uint32_t idx = REG_INDEX(offset); | ||
372 | + | ||
373 | + trace_allwinner_h3_dramcom_write(offset, val, size); | ||
374 | + | ||
375 | + if (idx >= AW_H3_DRAMCOM_REGS_NUM) { | ||
376 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
377 | + __func__, (uint32_t)offset); | ||
195 | + return; | 378 | + return; |
196 | + } | 379 | + } |
197 | + | 380 | + |
198 | + if (!arm_dc_feature(s, feature)) { | 381 | + switch (offset) { |
199 | + unallocated_encoding(s); | 382 | + case REG_DRAMCOM_CR: /* Control Register */ |
200 | + return; | 383 | + allwinner_h3_dramc_map_rows(s, ((val >> 4) & 0xf) + 1, |
201 | + } | 384 | + ((val >> 2) & 0x1) + 2, |
202 | + | 385 | + 1 << (((val >> 8) & 0xf) + 3)); |
203 | + if (!fp_access_check(s)) { | ||
204 | + return; | ||
205 | + } | ||
206 | + | ||
207 | + if (genfn) { | ||
208 | + TCGv_ptr tcg_rd_ptr, tcg_rn_ptr, tcg_rm_ptr; | ||
209 | + | ||
210 | + tcg_rd_ptr = vec_full_reg_ptr(s, rd); | ||
211 | + tcg_rn_ptr = vec_full_reg_ptr(s, rn); | ||
212 | + tcg_rm_ptr = vec_full_reg_ptr(s, rm); | ||
213 | + | ||
214 | + genfn(tcg_rd_ptr, tcg_rn_ptr, tcg_rm_ptr); | ||
215 | + | ||
216 | + tcg_temp_free_ptr(tcg_rd_ptr); | ||
217 | + tcg_temp_free_ptr(tcg_rn_ptr); | ||
218 | + tcg_temp_free_ptr(tcg_rm_ptr); | ||
219 | + } else { | ||
220 | + g_assert_not_reached(); | ||
221 | + } | ||
222 | +} | ||
223 | + | ||
224 | +/* Crypto two-reg SHA512 | ||
225 | + * 31 12 11 10 9 5 4 0 | ||
226 | + * +-----------------------------------------+--------+------+------+ | ||
227 | + * | 1 1 0 0 1 1 1 0 1 1 0 0 0 0 0 0 1 0 0 0 | opcode | Rn | Rd | | ||
228 | + * +-----------------------------------------+--------+------+------+ | ||
229 | + */ | ||
230 | +static void disas_crypto_two_reg_sha512(DisasContext *s, uint32_t insn) | ||
231 | +{ | ||
232 | + int opcode = extract32(insn, 10, 2); | ||
233 | + int rn = extract32(insn, 5, 5); | ||
234 | + int rd = extract32(insn, 0, 5); | ||
235 | + TCGv_ptr tcg_rd_ptr, tcg_rn_ptr; | ||
236 | + int feature; | ||
237 | + CryptoTwoOpFn *genfn; | ||
238 | + | ||
239 | + switch (opcode) { | ||
240 | + case 0: /* SHA512SU0 */ | ||
241 | + feature = ARM_FEATURE_V8_SHA512; | ||
242 | + genfn = gen_helper_crypto_sha512su0; | ||
243 | + break; | 386 | + break; |
244 | + default: | 387 | + default: |
245 | + unallocated_encoding(s); | 388 | + break; |
389 | + }; | ||
390 | + | ||
391 | + s->dramcom[idx] = (uint32_t) val; | ||
392 | +} | ||
393 | + | ||
394 | +static uint64_t allwinner_h3_dramctl_read(void *opaque, hwaddr offset, | ||
395 | + unsigned size) | ||
396 | +{ | ||
397 | + const AwH3DramCtlState *s = AW_H3_DRAMC(opaque); | ||
398 | + const uint32_t idx = REG_INDEX(offset); | ||
399 | + | ||
400 | + if (idx >= AW_H3_DRAMCTL_REGS_NUM) { | ||
401 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
402 | + __func__, (uint32_t)offset); | ||
403 | + return 0; | ||
404 | + } | ||
405 | + | ||
406 | + trace_allwinner_h3_dramctl_read(offset, s->dramctl[idx], size); | ||
407 | + | ||
408 | + return s->dramctl[idx]; | ||
409 | +} | ||
410 | + | ||
411 | +static void allwinner_h3_dramctl_write(void *opaque, hwaddr offset, | ||
412 | + uint64_t val, unsigned size) | ||
413 | +{ | ||
414 | + AwH3DramCtlState *s = AW_H3_DRAMC(opaque); | ||
415 | + const uint32_t idx = REG_INDEX(offset); | ||
416 | + | ||
417 | + trace_allwinner_h3_dramctl_write(offset, val, size); | ||
418 | + | ||
419 | + if (idx >= AW_H3_DRAMCTL_REGS_NUM) { | ||
420 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
421 | + __func__, (uint32_t)offset); | ||
246 | + return; | 422 | + return; |
247 | + } | 423 | + } |
248 | + | 424 | + |
249 | + if (!arm_dc_feature(s, feature)) { | 425 | + switch (offset) { |
250 | + unallocated_encoding(s); | 426 | + case REG_DRAMCTL_PIR: /* PHY Initialization Register */ |
427 | + s->dramctl[REG_INDEX(REG_DRAMCTL_PGSR)] |= REG_DRAMCTL_PGSR_INITDONE; | ||
428 | + s->dramctl[REG_INDEX(REG_DRAMCTL_STATR)] |= REG_DRAMCTL_STATR_ACTIVE; | ||
429 | + break; | ||
430 | + default: | ||
431 | + break; | ||
432 | + } | ||
433 | + | ||
434 | + s->dramctl[idx] = (uint32_t) val; | ||
435 | +} | ||
436 | + | ||
437 | +static uint64_t allwinner_h3_dramphy_read(void *opaque, hwaddr offset, | ||
438 | + unsigned size) | ||
439 | +{ | ||
440 | + const AwH3DramCtlState *s = AW_H3_DRAMC(opaque); | ||
441 | + const uint32_t idx = REG_INDEX(offset); | ||
442 | + | ||
443 | + if (idx >= AW_H3_DRAMPHY_REGS_NUM) { | ||
444 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
445 | + __func__, (uint32_t)offset); | ||
446 | + return 0; | ||
447 | + } | ||
448 | + | ||
449 | + trace_allwinner_h3_dramphy_read(offset, s->dramphy[idx], size); | ||
450 | + | ||
451 | + return s->dramphy[idx]; | ||
452 | +} | ||
453 | + | ||
454 | +static void allwinner_h3_dramphy_write(void *opaque, hwaddr offset, | ||
455 | + uint64_t val, unsigned size) | ||
456 | +{ | ||
457 | + AwH3DramCtlState *s = AW_H3_DRAMC(opaque); | ||
458 | + const uint32_t idx = REG_INDEX(offset); | ||
459 | + | ||
460 | + trace_allwinner_h3_dramphy_write(offset, val, size); | ||
461 | + | ||
462 | + if (idx >= AW_H3_DRAMPHY_REGS_NUM) { | ||
463 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
464 | + __func__, (uint32_t)offset); | ||
251 | + return; | 465 | + return; |
252 | + } | 466 | + } |
253 | + | 467 | + |
254 | + if (!fp_access_check(s)) { | 468 | + s->dramphy[idx] = (uint32_t) val; |
255 | + return; | 469 | +} |
256 | + } | 470 | + |
257 | + | 471 | +static const MemoryRegionOps allwinner_h3_dramcom_ops = { |
258 | + tcg_rd_ptr = vec_full_reg_ptr(s, rd); | 472 | + .read = allwinner_h3_dramcom_read, |
259 | + tcg_rn_ptr = vec_full_reg_ptr(s, rn); | 473 | + .write = allwinner_h3_dramcom_write, |
260 | + | 474 | + .endianness = DEVICE_NATIVE_ENDIAN, |
261 | + genfn(tcg_rd_ptr, tcg_rn_ptr); | 475 | + .valid = { |
262 | + | 476 | + .min_access_size = 4, |
263 | + tcg_temp_free_ptr(tcg_rd_ptr); | 477 | + .max_access_size = 4, |
264 | + tcg_temp_free_ptr(tcg_rn_ptr); | 478 | + }, |
265 | +} | 479 | + .impl.min_access_size = 4, |
266 | + | 480 | +}; |
267 | /* C3.6 Data processing - SIMD, inc Crypto | 481 | + |
268 | * | 482 | +static const MemoryRegionOps allwinner_h3_dramctl_ops = { |
269 | * As the decode gets a little complex we are using a table based | 483 | + .read = allwinner_h3_dramctl_read, |
270 | @@ -XXX,XX +XXX,XX @@ static const AArch64DecodeTable data_proc_simd[] = { | 484 | + .write = allwinner_h3_dramctl_write, |
271 | { 0x4e280800, 0xff3e0c00, disas_crypto_aes }, | 485 | + .endianness = DEVICE_NATIVE_ENDIAN, |
272 | { 0x5e000000, 0xff208c00, disas_crypto_three_reg_sha }, | 486 | + .valid = { |
273 | { 0x5e280800, 0xff3e0c00, disas_crypto_two_reg_sha }, | 487 | + .min_access_size = 4, |
274 | + { 0xce608000, 0xffe0b000, disas_crypto_three_reg_sha512 }, | 488 | + .max_access_size = 4, |
275 | + { 0xcec08000, 0xfffff000, disas_crypto_two_reg_sha512 }, | 489 | + }, |
276 | { 0x00000000, 0x00000000, NULL } | 490 | + .impl.min_access_size = 4, |
277 | }; | 491 | +}; |
278 | 492 | + | |
493 | +static const MemoryRegionOps allwinner_h3_dramphy_ops = { | ||
494 | + .read = allwinner_h3_dramphy_read, | ||
495 | + .write = allwinner_h3_dramphy_write, | ||
496 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
497 | + .valid = { | ||
498 | + .min_access_size = 4, | ||
499 | + .max_access_size = 4, | ||
500 | + }, | ||
501 | + .impl.min_access_size = 4, | ||
502 | +}; | ||
503 | + | ||
504 | +static void allwinner_h3_dramc_reset(DeviceState *dev) | ||
505 | +{ | ||
506 | + AwH3DramCtlState *s = AW_H3_DRAMC(dev); | ||
507 | + | ||
508 | + /* Set default values for registers */ | ||
509 | + memset(&s->dramcom, 0, sizeof(s->dramcom)); | ||
510 | + memset(&s->dramctl, 0, sizeof(s->dramctl)); | ||
511 | + memset(&s->dramphy, 0, sizeof(s->dramphy)); | ||
512 | +} | ||
513 | + | ||
514 | +static void allwinner_h3_dramc_realize(DeviceState *dev, Error **errp) | ||
515 | +{ | ||
516 | + AwH3DramCtlState *s = AW_H3_DRAMC(dev); | ||
517 | + | ||
518 | + /* Only power of 2 RAM sizes from 256MiB up to 2048MiB are supported */ | ||
519 | + for (uint8_t i = 8; i < 13; i++) { | ||
520 | + if (1 << i == s->ram_size) { | ||
521 | + break; | ||
522 | + } else if (i == 12) { | ||
523 | + error_report("%s: ram-size %u MiB is not supported", | ||
524 | + __func__, s->ram_size); | ||
525 | + exit(1); | ||
526 | + } | ||
527 | + } | ||
528 | + | ||
529 | + /* Setup row mirror mappings */ | ||
530 | + memory_region_init_ram(&s->row_mirror, OBJECT(s), | ||
531 | + "allwinner-h3-dramc.row-mirror", | ||
532 | + 4 * KiB, &error_abort); | ||
533 | + memory_region_add_subregion_overlap(get_system_memory(), s->ram_addr, | ||
534 | + &s->row_mirror, 10); | ||
535 | + | ||
536 | + memory_region_init_alias(&s->row_mirror_alias, OBJECT(s), | ||
537 | + "allwinner-h3-dramc.row-mirror-alias", | ||
538 | + &s->row_mirror, 0, 4 * KiB); | ||
539 | + memory_region_add_subregion_overlap(get_system_memory(), | ||
540 | + s->ram_addr + 1 * MiB, | ||
541 | + &s->row_mirror_alias, 10); | ||
542 | + memory_region_set_enabled(&s->row_mirror_alias, false); | ||
543 | +} | ||
544 | + | ||
545 | +static void allwinner_h3_dramc_init(Object *obj) | ||
546 | +{ | ||
547 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
548 | + AwH3DramCtlState *s = AW_H3_DRAMC(obj); | ||
549 | + | ||
550 | + /* DRAMCOM registers */ | ||
551 | + memory_region_init_io(&s->dramcom_iomem, OBJECT(s), | ||
552 | + &allwinner_h3_dramcom_ops, s, | ||
553 | + TYPE_AW_H3_DRAMC, 4 * KiB); | ||
554 | + sysbus_init_mmio(sbd, &s->dramcom_iomem); | ||
555 | + | ||
556 | + /* DRAMCTL registers */ | ||
557 | + memory_region_init_io(&s->dramctl_iomem, OBJECT(s), | ||
558 | + &allwinner_h3_dramctl_ops, s, | ||
559 | + TYPE_AW_H3_DRAMC, 4 * KiB); | ||
560 | + sysbus_init_mmio(sbd, &s->dramctl_iomem); | ||
561 | + | ||
562 | + /* DRAMPHY registers */ | ||
563 | + memory_region_init_io(&s->dramphy_iomem, OBJECT(s), | ||
564 | + &allwinner_h3_dramphy_ops, s, | ||
565 | + TYPE_AW_H3_DRAMC, 4 * KiB); | ||
566 | + sysbus_init_mmio(sbd, &s->dramphy_iomem); | ||
567 | +} | ||
568 | + | ||
569 | +static Property allwinner_h3_dramc_properties[] = { | ||
570 | + DEFINE_PROP_UINT64("ram-addr", AwH3DramCtlState, ram_addr, 0x0), | ||
571 | + DEFINE_PROP_UINT32("ram-size", AwH3DramCtlState, ram_size, 256 * MiB), | ||
572 | + DEFINE_PROP_END_OF_LIST() | ||
573 | +}; | ||
574 | + | ||
575 | +static const VMStateDescription allwinner_h3_dramc_vmstate = { | ||
576 | + .name = "allwinner-h3-dramc", | ||
577 | + .version_id = 1, | ||
578 | + .minimum_version_id = 1, | ||
579 | + .fields = (VMStateField[]) { | ||
580 | + VMSTATE_UINT32_ARRAY(dramcom, AwH3DramCtlState, AW_H3_DRAMCOM_REGS_NUM), | ||
581 | + VMSTATE_UINT32_ARRAY(dramctl, AwH3DramCtlState, AW_H3_DRAMCTL_REGS_NUM), | ||
582 | + VMSTATE_UINT32_ARRAY(dramphy, AwH3DramCtlState, AW_H3_DRAMPHY_REGS_NUM), | ||
583 | + VMSTATE_END_OF_LIST() | ||
584 | + } | ||
585 | +}; | ||
586 | + | ||
587 | +static void allwinner_h3_dramc_class_init(ObjectClass *klass, void *data) | ||
588 | +{ | ||
589 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
590 | + | ||
591 | + dc->reset = allwinner_h3_dramc_reset; | ||
592 | + dc->vmsd = &allwinner_h3_dramc_vmstate; | ||
593 | + dc->realize = allwinner_h3_dramc_realize; | ||
594 | + device_class_set_props(dc, allwinner_h3_dramc_properties); | ||
595 | +} | ||
596 | + | ||
597 | +static const TypeInfo allwinner_h3_dramc_info = { | ||
598 | + .name = TYPE_AW_H3_DRAMC, | ||
599 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
600 | + .instance_init = allwinner_h3_dramc_init, | ||
601 | + .instance_size = sizeof(AwH3DramCtlState), | ||
602 | + .class_init = allwinner_h3_dramc_class_init, | ||
603 | +}; | ||
604 | + | ||
605 | +static void allwinner_h3_dramc_register(void) | ||
606 | +{ | ||
607 | + type_register_static(&allwinner_h3_dramc_info); | ||
608 | +} | ||
609 | + | ||
610 | +type_init(allwinner_h3_dramc_register) | ||
611 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
612 | index XXXXXXX..XXXXXXX 100644 | ||
613 | --- a/hw/misc/trace-events | ||
614 | +++ b/hw/misc/trace-events | ||
615 | @@ -XXX,XX +XXX,XX @@ allwinner_cpucfg_cpu_reset(uint8_t cpu_id, uint32_t reset_addr) "id %u, reset_ad | ||
616 | allwinner_cpucfg_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
617 | allwinner_cpucfg_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
618 | |||
619 | +# allwinner-h3-dramc.c | ||
620 | +allwinner_h3_dramc_rowmirror_disable(void) "Disable row mirror" | ||
621 | +allwinner_h3_dramc_rowmirror_enable(uint64_t addr) "Enable row mirror: addr 0x%" PRIx64 | ||
622 | +allwinner_h3_dramcom_read(uint64_t offset, uint64_t data, unsigned size) "Read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
623 | +allwinner_h3_dramcom_write(uint64_t offset, uint64_t data, unsigned size) "Write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
624 | +allwinner_h3_dramctl_read(uint64_t offset, uint64_t data, unsigned size) "Read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
625 | +allwinner_h3_dramctl_write(uint64_t offset, uint64_t data, unsigned size) "Write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
626 | +allwinner_h3_dramphy_read(uint64_t offset, uint64_t data, unsigned size) "Read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
627 | +allwinner_h3_dramphy_write(uint64_t offset, uint64_t data, unsigned size) "write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
628 | + | ||
629 | # allwinner-sid.c | ||
630 | allwinner_sid_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
631 | allwinner_sid_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
279 | -- | 632 | -- |
280 | 2.16.1 | 633 | 2.20.1 |
281 | 634 | ||
282 | 635 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Save the high parts of the Zregs and all of the Pregs. | 3 | Allwinner System-on-Chips usually contain a Real Time Clock (RTC) |
4 | The ZCR_ELx registers are migrated via the CP mechanism. | 4 | for non-volatile system date and time keeping. This commit adds a generic |
5 | Allwinner RTC device that supports the RTC devices found in Allwinner SoC | ||
6 | family sun4i (A10), sun7i (A20) and sun6i and newer (A31, H2+, H3, etc). | ||
7 | The following RTC functionality and features are implemented: | ||
5 | 8 | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | * Year-Month-Day read/write |
10 | * Hour-Minute-Second read/write | ||
11 | * General Purpose storage | ||
12 | |||
13 | The following boards are extended with the RTC device: | ||
14 | |||
15 | * Cubieboard (hw/arm/cubieboard.c) | ||
16 | * Orange Pi PC (hw/arm/orangepi.c) | ||
17 | |||
18 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 19 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Message-id: 20200311221854.30370-13-nieklinnenbank@gmail.com |
9 | Message-id: 20180123035349.24538-4-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 22 | --- |
12 | target/arm/machine.c | 53 ++++++++++++++++++++++++++++++++++++++++++++++++++++ | 23 | hw/rtc/Makefile.objs | 1 + |
13 | 1 file changed, 53 insertions(+) | 24 | include/hw/arm/allwinner-a10.h | 2 + |
25 | include/hw/arm/allwinner-h3.h | 3 + | ||
26 | include/hw/rtc/allwinner-rtc.h | 134 +++++++++++ | ||
27 | hw/arm/allwinner-a10.c | 8 + | ||
28 | hw/arm/allwinner-h3.c | 9 +- | ||
29 | hw/rtc/allwinner-rtc.c | 411 +++++++++++++++++++++++++++++++++ | ||
30 | hw/rtc/trace-events | 4 + | ||
31 | 8 files changed, 571 insertions(+), 1 deletion(-) | ||
32 | create mode 100644 include/hw/rtc/allwinner-rtc.h | ||
33 | create mode 100644 hw/rtc/allwinner-rtc.c | ||
14 | 34 | ||
15 | diff --git a/target/arm/machine.c b/target/arm/machine.c | 35 | diff --git a/hw/rtc/Makefile.objs b/hw/rtc/Makefile.objs |
16 | index XXXXXXX..XXXXXXX 100644 | 36 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/machine.c | 37 | --- a/hw/rtc/Makefile.objs |
18 | +++ b/target/arm/machine.c | 38 | +++ b/hw/rtc/Makefile.objs |
19 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_iwmmxt = { | 39 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_MC146818RTC) += mc146818rtc.o |
20 | } | 40 | common-obj-$(CONFIG_SUN4V_RTC) += sun4v-rtc.o |
41 | common-obj-$(CONFIG_ASPEED_SOC) += aspeed_rtc.o | ||
42 | common-obj-$(CONFIG_GOLDFISH_RTC) += goldfish_rtc.o | ||
43 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-rtc.o | ||
44 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/include/hw/arm/allwinner-a10.h | ||
47 | +++ b/include/hw/arm/allwinner-a10.h | ||
48 | @@ -XXX,XX +XXX,XX @@ | ||
49 | #include "hw/ide/ahci.h" | ||
50 | #include "hw/usb/hcd-ohci.h" | ||
51 | #include "hw/usb/hcd-ehci.h" | ||
52 | +#include "hw/rtc/allwinner-rtc.h" | ||
53 | |||
54 | #include "target/arm/cpu.h" | ||
55 | |||
56 | @@ -XXX,XX +XXX,XX @@ typedef struct AwA10State { | ||
57 | AwEmacState emac; | ||
58 | AllwinnerAHCIState sata; | ||
59 | AwSdHostState mmc0; | ||
60 | + AwRtcState rtc; | ||
61 | MemoryRegion sram_a; | ||
62 | EHCISysBusState ehci[AW_A10_NUM_USB]; | ||
63 | OHCISysBusState ohci[AW_A10_NUM_USB]; | ||
64 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/include/hw/arm/allwinner-h3.h | ||
67 | +++ b/include/hw/arm/allwinner-h3.h | ||
68 | @@ -XXX,XX +XXX,XX @@ | ||
69 | #include "hw/misc/allwinner-sid.h" | ||
70 | #include "hw/sd/allwinner-sdhost.h" | ||
71 | #include "hw/net/allwinner-sun8i-emac.h" | ||
72 | +#include "hw/rtc/allwinner-rtc.h" | ||
73 | #include "target/arm/cpu.h" | ||
74 | #include "sysemu/block-backend.h" | ||
75 | |||
76 | @@ -XXX,XX +XXX,XX @@ enum { | ||
77 | AW_H3_GIC_CPU, | ||
78 | AW_H3_GIC_HYP, | ||
79 | AW_H3_GIC_VCPU, | ||
80 | + AW_H3_RTC, | ||
81 | AW_H3_CPUCFG, | ||
82 | AW_H3_SDRAM | ||
21 | }; | 83 | }; |
22 | 84 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | |
23 | +#ifdef TARGET_AARCH64 | 85 | AwSidState sid; |
24 | +/* The expression ARM_MAX_VQ - 2 is 0 for pure AArch32 build, | 86 | AwSdHostState mmc0; |
25 | + * and ARMPredicateReg is actively empty. This triggers errors | 87 | AwSun8iEmacState emac; |
26 | + * in the expansion of the VMSTATE macros. | 88 | + AwRtcState rtc; |
89 | GICState gic; | ||
90 | MemoryRegion sram_a1; | ||
91 | MemoryRegion sram_a2; | ||
92 | diff --git a/include/hw/rtc/allwinner-rtc.h b/include/hw/rtc/allwinner-rtc.h | ||
93 | new file mode 100644 | ||
94 | index XXXXXXX..XXXXXXX | ||
95 | --- /dev/null | ||
96 | +++ b/include/hw/rtc/allwinner-rtc.h | ||
97 | @@ -XXX,XX +XXX,XX @@ | ||
98 | +/* | ||
99 | + * Allwinner Real Time Clock emulation | ||
100 | + * | ||
101 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
102 | + * | ||
103 | + * This program is free software: you can redistribute it and/or modify | ||
104 | + * it under the terms of the GNU General Public License as published by | ||
105 | + * the Free Software Foundation, either version 2 of the License, or | ||
106 | + * (at your option) any later version. | ||
107 | + * | ||
108 | + * This program is distributed in the hope that it will be useful, | ||
109 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
110 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
111 | + * GNU General Public License for more details. | ||
112 | + * | ||
113 | + * You should have received a copy of the GNU General Public License | ||
114 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
27 | + */ | 115 | + */ |
28 | + | 116 | + |
29 | +static bool sve_needed(void *opaque) | 117 | +#ifndef HW_MISC_ALLWINNER_RTC_H |
30 | +{ | 118 | +#define HW_MISC_ALLWINNER_RTC_H |
31 | + ARMCPU *cpu = opaque; | 119 | + |
32 | + CPUARMState *env = &cpu->env; | 120 | +#include "qom/object.h" |
33 | + | 121 | +#include "hw/sysbus.h" |
34 | + return arm_feature(env, ARM_FEATURE_SVE); | 122 | + |
35 | +} | 123 | +/** |
36 | + | 124 | + * Constants |
37 | +/* The first two words of each Zreg is stored in VFP state. */ | 125 | + * @{ |
38 | +static const VMStateDescription vmstate_zreg_hi_reg = { | 126 | + */ |
39 | + .name = "cpu/sve/zreg_hi", | 127 | + |
128 | +/** Highest register address used by RTC device */ | ||
129 | +#define AW_RTC_REGS_MAXADDR (0x200) | ||
130 | + | ||
131 | +/** Total number of known registers */ | ||
132 | +#define AW_RTC_REGS_NUM (AW_RTC_REGS_MAXADDR / sizeof(uint32_t)) | ||
133 | + | ||
134 | +/** @} */ | ||
135 | + | ||
136 | +/** | ||
137 | + * Object model types | ||
138 | + * @{ | ||
139 | + */ | ||
140 | + | ||
141 | +/** Generic Allwinner RTC device (abstract) */ | ||
142 | +#define TYPE_AW_RTC "allwinner-rtc" | ||
143 | + | ||
144 | +/** Allwinner RTC sun4i family (A10, A12) */ | ||
145 | +#define TYPE_AW_RTC_SUN4I TYPE_AW_RTC "-sun4i" | ||
146 | + | ||
147 | +/** Allwinner RTC sun6i family and newer (A31, H2+, H3, etc) */ | ||
148 | +#define TYPE_AW_RTC_SUN6I TYPE_AW_RTC "-sun6i" | ||
149 | + | ||
150 | +/** Allwinner RTC sun7i family (A20) */ | ||
151 | +#define TYPE_AW_RTC_SUN7I TYPE_AW_RTC "-sun7i" | ||
152 | + | ||
153 | +/** @} */ | ||
154 | + | ||
155 | +/** | ||
156 | + * Object model macros | ||
157 | + * @{ | ||
158 | + */ | ||
159 | + | ||
160 | +#define AW_RTC(obj) \ | ||
161 | + OBJECT_CHECK(AwRtcState, (obj), TYPE_AW_RTC) | ||
162 | +#define AW_RTC_CLASS(klass) \ | ||
163 | + OBJECT_CLASS_CHECK(AwRtcClass, (klass), TYPE_AW_RTC) | ||
164 | +#define AW_RTC_GET_CLASS(obj) \ | ||
165 | + OBJECT_GET_CLASS(AwRtcClass, (obj), TYPE_AW_RTC) | ||
166 | + | ||
167 | +/** @} */ | ||
168 | + | ||
169 | +/** | ||
170 | + * Allwinner RTC per-object instance state. | ||
171 | + */ | ||
172 | +typedef struct AwRtcState { | ||
173 | + /*< private >*/ | ||
174 | + SysBusDevice parent_obj; | ||
175 | + /*< public >*/ | ||
176 | + | ||
177 | + /** | ||
178 | + * Actual year represented by the device when year counter is zero | ||
179 | + * | ||
180 | + * Can be overridden by the user using the corresponding 'base-year' | ||
181 | + * property. The base year used by the target OS driver can vary, for | ||
182 | + * example the Linux driver for sun6i uses 1970 while NetBSD uses 2000. | ||
183 | + */ | ||
184 | + int base_year; | ||
185 | + | ||
186 | + /** Maps I/O registers in physical memory */ | ||
187 | + MemoryRegion iomem; | ||
188 | + | ||
189 | + /** Array of hardware registers */ | ||
190 | + uint32_t regs[AW_RTC_REGS_NUM]; | ||
191 | + | ||
192 | +} AwRtcState; | ||
193 | + | ||
194 | +/** | ||
195 | + * Allwinner RTC class-level struct. | ||
196 | + * | ||
197 | + * This struct is filled by each sunxi device specific code | ||
198 | + * such that the generic code can use this struct to support | ||
199 | + * all devices. | ||
200 | + */ | ||
201 | +typedef struct AwRtcClass { | ||
202 | + /*< private >*/ | ||
203 | + SysBusDeviceClass parent_class; | ||
204 | + /*< public >*/ | ||
205 | + | ||
206 | + /** Defines device specific register map */ | ||
207 | + const uint8_t *regmap; | ||
208 | + | ||
209 | + /** Size of the regmap in bytes */ | ||
210 | + size_t regmap_size; | ||
211 | + | ||
212 | + /** | ||
213 | + * Read device specific register | ||
214 | + * | ||
215 | + * @offset: register offset to read | ||
216 | + * @return true if register read successful, false otherwise | ||
217 | + */ | ||
218 | + bool (*read)(AwRtcState *s, uint32_t offset); | ||
219 | + | ||
220 | + /** | ||
221 | + * Write device specific register | ||
222 | + * | ||
223 | + * @offset: register offset to write | ||
224 | + * @data: value to set in register | ||
225 | + * @return true if register write successful, false otherwise | ||
226 | + */ | ||
227 | + bool (*write)(AwRtcState *s, uint32_t offset, uint32_t data); | ||
228 | + | ||
229 | +} AwRtcClass; | ||
230 | + | ||
231 | +#endif /* HW_MISC_ALLWINNER_RTC_H */ | ||
232 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
233 | index XXXXXXX..XXXXXXX 100644 | ||
234 | --- a/hw/arm/allwinner-a10.c | ||
235 | +++ b/hw/arm/allwinner-a10.c | ||
236 | @@ -XXX,XX +XXX,XX @@ | ||
237 | #define AW_A10_EHCI_BASE 0x01c14000 | ||
238 | #define AW_A10_OHCI_BASE 0x01c14400 | ||
239 | #define AW_A10_SATA_BASE 0x01c18000 | ||
240 | +#define AW_A10_RTC_BASE 0x01c20d00 | ||
241 | |||
242 | static void aw_a10_init(Object *obj) | ||
243 | { | ||
244 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) | ||
245 | |||
246 | sysbus_init_child_obj(obj, "mmc0", &s->mmc0, sizeof(s->mmc0), | ||
247 | TYPE_AW_SDHOST_SUN4I); | ||
248 | + | ||
249 | + sysbus_init_child_obj(obj, "rtc", &s->rtc, sizeof(s->rtc), | ||
250 | + TYPE_AW_RTC_SUN4I); | ||
251 | } | ||
252 | |||
253 | static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
254 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
255 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc0), 0, qdev_get_gpio_in(dev, 32)); | ||
256 | object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0), | ||
257 | "sd-bus", &error_abort); | ||
258 | + | ||
259 | + /* RTC */ | ||
260 | + qdev_init_nofail(DEVICE(&s->rtc)); | ||
261 | + sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->rtc), 0, AW_A10_RTC_BASE, 10); | ||
262 | } | ||
263 | |||
264 | static void aw_a10_class_init(ObjectClass *oc, void *data) | ||
265 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
266 | index XXXXXXX..XXXXXXX 100644 | ||
267 | --- a/hw/arm/allwinner-h3.c | ||
268 | +++ b/hw/arm/allwinner-h3.c | ||
269 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
270 | [AW_H3_GIC_CPU] = 0x01c82000, | ||
271 | [AW_H3_GIC_HYP] = 0x01c84000, | ||
272 | [AW_H3_GIC_VCPU] = 0x01c86000, | ||
273 | + [AW_H3_RTC] = 0x01f00000, | ||
274 | [AW_H3_CPUCFG] = 0x01f01c00, | ||
275 | [AW_H3_SDRAM] = 0x40000000 | ||
276 | }; | ||
277 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
278 | { "csi", 0x01cb0000, 320 * KiB }, | ||
279 | { "tve", 0x01e00000, 64 * KiB }, | ||
280 | { "hdmi", 0x01ee0000, 128 * KiB }, | ||
281 | - { "rtc", 0x01f00000, 1 * KiB }, | ||
282 | { "r_timer", 0x01f00800, 1 * KiB }, | ||
283 | { "r_intc", 0x01f00c00, 1 * KiB }, | ||
284 | { "r_wdog", 0x01f01000, 1 * KiB }, | ||
285 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
286 | "ram-addr", &error_abort); | ||
287 | object_property_add_alias(obj, "ram-size", OBJECT(&s->dramc), | ||
288 | "ram-size", &error_abort); | ||
289 | + | ||
290 | + sysbus_init_child_obj(obj, "rtc", &s->rtc, sizeof(s->rtc), | ||
291 | + TYPE_AW_RTC_SUN6I); | ||
292 | } | ||
293 | |||
294 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
295 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
296 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 1, s->memmap[AW_H3_DRAMCTL]); | ||
297 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 2, s->memmap[AW_H3_DRAMPHY]); | ||
298 | |||
299 | + /* RTC */ | ||
300 | + qdev_init_nofail(DEVICE(&s->rtc)); | ||
301 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, s->memmap[AW_H3_RTC]); | ||
302 | + | ||
303 | /* Unimplemented devices */ | ||
304 | for (i = 0; i < ARRAY_SIZE(unimplemented); i++) { | ||
305 | create_unimplemented_device(unimplemented[i].device_name, | ||
306 | diff --git a/hw/rtc/allwinner-rtc.c b/hw/rtc/allwinner-rtc.c | ||
307 | new file mode 100644 | ||
308 | index XXXXXXX..XXXXXXX | ||
309 | --- /dev/null | ||
310 | +++ b/hw/rtc/allwinner-rtc.c | ||
311 | @@ -XXX,XX +XXX,XX @@ | ||
312 | +/* | ||
313 | + * Allwinner Real Time Clock emulation | ||
314 | + * | ||
315 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
316 | + * | ||
317 | + * This program is free software: you can redistribute it and/or modify | ||
318 | + * it under the terms of the GNU General Public License as published by | ||
319 | + * the Free Software Foundation, either version 2 of the License, or | ||
320 | + * (at your option) any later version. | ||
321 | + * | ||
322 | + * This program is distributed in the hope that it will be useful, | ||
323 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
324 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
325 | + * GNU General Public License for more details. | ||
326 | + * | ||
327 | + * You should have received a copy of the GNU General Public License | ||
328 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
329 | + */ | ||
330 | + | ||
331 | +#include "qemu/osdep.h" | ||
332 | +#include "qemu/units.h" | ||
333 | +#include "hw/sysbus.h" | ||
334 | +#include "migration/vmstate.h" | ||
335 | +#include "qemu/log.h" | ||
336 | +#include "qemu/module.h" | ||
337 | +#include "qemu-common.h" | ||
338 | +#include "hw/qdev-properties.h" | ||
339 | +#include "hw/rtc/allwinner-rtc.h" | ||
340 | +#include "trace.h" | ||
341 | + | ||
342 | +/* RTC registers */ | ||
343 | +enum { | ||
344 | + REG_LOSC = 1, /* Low Oscillator Control */ | ||
345 | + REG_YYMMDD, /* RTC Year-Month-Day */ | ||
346 | + REG_HHMMSS, /* RTC Hour-Minute-Second */ | ||
347 | + REG_ALARM1_WKHHMMSS, /* Alarm1 Week Hour-Minute-Second */ | ||
348 | + REG_ALARM1_EN, /* Alarm1 Enable */ | ||
349 | + REG_ALARM1_IRQ_EN, /* Alarm1 IRQ Enable */ | ||
350 | + REG_ALARM1_IRQ_STA, /* Alarm1 IRQ Status */ | ||
351 | + REG_GP0, /* General Purpose Register 0 */ | ||
352 | + REG_GP1, /* General Purpose Register 1 */ | ||
353 | + REG_GP2, /* General Purpose Register 2 */ | ||
354 | + REG_GP3, /* General Purpose Register 3 */ | ||
355 | + | ||
356 | + /* sun4i registers */ | ||
357 | + REG_ALARM1_DDHHMMSS, /* Alarm1 Day Hour-Minute-Second */ | ||
358 | + REG_CPUCFG, /* CPU Configuration Register */ | ||
359 | + | ||
360 | + /* sun6i registers */ | ||
361 | + REG_LOSC_AUTOSTA, /* LOSC Auto Switch Status */ | ||
362 | + REG_INT_OSC_PRE, /* Internal OSC Clock Prescaler */ | ||
363 | + REG_ALARM0_COUNTER, /* Alarm0 Counter */ | ||
364 | + REG_ALARM0_CUR_VLU, /* Alarm0 Counter Current Value */ | ||
365 | + REG_ALARM0_ENABLE, /* Alarm0 Enable */ | ||
366 | + REG_ALARM0_IRQ_EN, /* Alarm0 IRQ Enable */ | ||
367 | + REG_ALARM0_IRQ_STA, /* Alarm0 IRQ Status */ | ||
368 | + REG_ALARM_CONFIG, /* Alarm Config */ | ||
369 | + REG_LOSC_OUT_GATING, /* LOSC Output Gating Register */ | ||
370 | + REG_GP4, /* General Purpose Register 4 */ | ||
371 | + REG_GP5, /* General Purpose Register 5 */ | ||
372 | + REG_GP6, /* General Purpose Register 6 */ | ||
373 | + REG_GP7, /* General Purpose Register 7 */ | ||
374 | + REG_RTC_DBG, /* RTC Debug Register */ | ||
375 | + REG_GPL_HOLD_OUT, /* GPL Hold Output Register */ | ||
376 | + REG_VDD_RTC, /* VDD RTC Regulate Register */ | ||
377 | + REG_IC_CHARA, /* IC Characteristics Register */ | ||
378 | +}; | ||
379 | + | ||
380 | +/* RTC register flags */ | ||
381 | +enum { | ||
382 | + REG_LOSC_YMD = (1 << 7), | ||
383 | + REG_LOSC_HMS = (1 << 8), | ||
384 | +}; | ||
385 | + | ||
386 | +/* RTC sun4i register map (offset to name) */ | ||
387 | +const uint8_t allwinner_rtc_sun4i_regmap[] = { | ||
388 | + [0x0000] = REG_LOSC, | ||
389 | + [0x0004] = REG_YYMMDD, | ||
390 | + [0x0008] = REG_HHMMSS, | ||
391 | + [0x000C] = REG_ALARM1_DDHHMMSS, | ||
392 | + [0x0010] = REG_ALARM1_WKHHMMSS, | ||
393 | + [0x0014] = REG_ALARM1_EN, | ||
394 | + [0x0018] = REG_ALARM1_IRQ_EN, | ||
395 | + [0x001C] = REG_ALARM1_IRQ_STA, | ||
396 | + [0x0020] = REG_GP0, | ||
397 | + [0x0024] = REG_GP1, | ||
398 | + [0x0028] = REG_GP2, | ||
399 | + [0x002C] = REG_GP3, | ||
400 | + [0x003C] = REG_CPUCFG, | ||
401 | +}; | ||
402 | + | ||
403 | +/* RTC sun6i register map (offset to name) */ | ||
404 | +const uint8_t allwinner_rtc_sun6i_regmap[] = { | ||
405 | + [0x0000] = REG_LOSC, | ||
406 | + [0x0004] = REG_LOSC_AUTOSTA, | ||
407 | + [0x0008] = REG_INT_OSC_PRE, | ||
408 | + [0x0010] = REG_YYMMDD, | ||
409 | + [0x0014] = REG_HHMMSS, | ||
410 | + [0x0020] = REG_ALARM0_COUNTER, | ||
411 | + [0x0024] = REG_ALARM0_CUR_VLU, | ||
412 | + [0x0028] = REG_ALARM0_ENABLE, | ||
413 | + [0x002C] = REG_ALARM0_IRQ_EN, | ||
414 | + [0x0030] = REG_ALARM0_IRQ_STA, | ||
415 | + [0x0040] = REG_ALARM1_WKHHMMSS, | ||
416 | + [0x0044] = REG_ALARM1_EN, | ||
417 | + [0x0048] = REG_ALARM1_IRQ_EN, | ||
418 | + [0x004C] = REG_ALARM1_IRQ_STA, | ||
419 | + [0x0050] = REG_ALARM_CONFIG, | ||
420 | + [0x0060] = REG_LOSC_OUT_GATING, | ||
421 | + [0x0100] = REG_GP0, | ||
422 | + [0x0104] = REG_GP1, | ||
423 | + [0x0108] = REG_GP2, | ||
424 | + [0x010C] = REG_GP3, | ||
425 | + [0x0110] = REG_GP4, | ||
426 | + [0x0114] = REG_GP5, | ||
427 | + [0x0118] = REG_GP6, | ||
428 | + [0x011C] = REG_GP7, | ||
429 | + [0x0170] = REG_RTC_DBG, | ||
430 | + [0x0180] = REG_GPL_HOLD_OUT, | ||
431 | + [0x0190] = REG_VDD_RTC, | ||
432 | + [0x01F0] = REG_IC_CHARA, | ||
433 | +}; | ||
434 | + | ||
435 | +static bool allwinner_rtc_sun4i_read(AwRtcState *s, uint32_t offset) | ||
436 | +{ | ||
437 | + /* no sun4i specific registers currently implemented */ | ||
438 | + return false; | ||
439 | +} | ||
440 | + | ||
441 | +static bool allwinner_rtc_sun4i_write(AwRtcState *s, uint32_t offset, | ||
442 | + uint32_t data) | ||
443 | +{ | ||
444 | + /* no sun4i specific registers currently implemented */ | ||
445 | + return false; | ||
446 | +} | ||
447 | + | ||
448 | +static bool allwinner_rtc_sun6i_read(AwRtcState *s, uint32_t offset) | ||
449 | +{ | ||
450 | + const AwRtcClass *c = AW_RTC_GET_CLASS(s); | ||
451 | + | ||
452 | + switch (c->regmap[offset]) { | ||
453 | + case REG_GP4: /* General Purpose Register 4 */ | ||
454 | + case REG_GP5: /* General Purpose Register 5 */ | ||
455 | + case REG_GP6: /* General Purpose Register 6 */ | ||
456 | + case REG_GP7: /* General Purpose Register 7 */ | ||
457 | + return true; | ||
458 | + default: | ||
459 | + break; | ||
460 | + } | ||
461 | + return false; | ||
462 | +} | ||
463 | + | ||
464 | +static bool allwinner_rtc_sun6i_write(AwRtcState *s, uint32_t offset, | ||
465 | + uint32_t data) | ||
466 | +{ | ||
467 | + const AwRtcClass *c = AW_RTC_GET_CLASS(s); | ||
468 | + | ||
469 | + switch (c->regmap[offset]) { | ||
470 | + case REG_GP4: /* General Purpose Register 4 */ | ||
471 | + case REG_GP5: /* General Purpose Register 5 */ | ||
472 | + case REG_GP6: /* General Purpose Register 6 */ | ||
473 | + case REG_GP7: /* General Purpose Register 7 */ | ||
474 | + return true; | ||
475 | + default: | ||
476 | + break; | ||
477 | + } | ||
478 | + return false; | ||
479 | +} | ||
480 | + | ||
481 | +static uint64_t allwinner_rtc_read(void *opaque, hwaddr offset, | ||
482 | + unsigned size) | ||
483 | +{ | ||
484 | + AwRtcState *s = AW_RTC(opaque); | ||
485 | + const AwRtcClass *c = AW_RTC_GET_CLASS(s); | ||
486 | + uint64_t val = 0; | ||
487 | + | ||
488 | + if (offset >= c->regmap_size) { | ||
489 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
490 | + __func__, (uint32_t)offset); | ||
491 | + return 0; | ||
492 | + } | ||
493 | + | ||
494 | + if (!c->regmap[offset]) { | ||
495 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid register 0x%04x\n", | ||
496 | + __func__, (uint32_t)offset); | ||
497 | + return 0; | ||
498 | + } | ||
499 | + | ||
500 | + switch (c->regmap[offset]) { | ||
501 | + case REG_LOSC: /* Low Oscillator Control */ | ||
502 | + val = s->regs[REG_LOSC]; | ||
503 | + s->regs[REG_LOSC] &= ~(REG_LOSC_YMD | REG_LOSC_HMS); | ||
504 | + break; | ||
505 | + case REG_YYMMDD: /* RTC Year-Month-Day */ | ||
506 | + case REG_HHMMSS: /* RTC Hour-Minute-Second */ | ||
507 | + case REG_GP0: /* General Purpose Register 0 */ | ||
508 | + case REG_GP1: /* General Purpose Register 1 */ | ||
509 | + case REG_GP2: /* General Purpose Register 2 */ | ||
510 | + case REG_GP3: /* General Purpose Register 3 */ | ||
511 | + val = s->regs[c->regmap[offset]]; | ||
512 | + break; | ||
513 | + default: | ||
514 | + if (!c->read(s, offset)) { | ||
515 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented register 0x%04x\n", | ||
516 | + __func__, (uint32_t)offset); | ||
517 | + } | ||
518 | + val = s->regs[c->regmap[offset]]; | ||
519 | + break; | ||
520 | + } | ||
521 | + | ||
522 | + trace_allwinner_rtc_read(offset, val); | ||
523 | + return val; | ||
524 | +} | ||
525 | + | ||
526 | +static void allwinner_rtc_write(void *opaque, hwaddr offset, | ||
527 | + uint64_t val, unsigned size) | ||
528 | +{ | ||
529 | + AwRtcState *s = AW_RTC(opaque); | ||
530 | + const AwRtcClass *c = AW_RTC_GET_CLASS(s); | ||
531 | + | ||
532 | + if (offset >= c->regmap_size) { | ||
533 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
534 | + __func__, (uint32_t)offset); | ||
535 | + return; | ||
536 | + } | ||
537 | + | ||
538 | + if (!c->regmap[offset]) { | ||
539 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid register 0x%04x\n", | ||
540 | + __func__, (uint32_t)offset); | ||
541 | + return; | ||
542 | + } | ||
543 | + | ||
544 | + trace_allwinner_rtc_write(offset, val); | ||
545 | + | ||
546 | + switch (c->regmap[offset]) { | ||
547 | + case REG_YYMMDD: /* RTC Year-Month-Day */ | ||
548 | + s->regs[REG_YYMMDD] = val; | ||
549 | + s->regs[REG_LOSC] |= REG_LOSC_YMD; | ||
550 | + break; | ||
551 | + case REG_HHMMSS: /* RTC Hour-Minute-Second */ | ||
552 | + s->regs[REG_HHMMSS] = val; | ||
553 | + s->regs[REG_LOSC] |= REG_LOSC_HMS; | ||
554 | + break; | ||
555 | + case REG_GP0: /* General Purpose Register 0 */ | ||
556 | + case REG_GP1: /* General Purpose Register 1 */ | ||
557 | + case REG_GP2: /* General Purpose Register 2 */ | ||
558 | + case REG_GP3: /* General Purpose Register 3 */ | ||
559 | + s->regs[c->regmap[offset]] = val; | ||
560 | + break; | ||
561 | + default: | ||
562 | + if (!c->write(s, offset, val)) { | ||
563 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented register 0x%04x\n", | ||
564 | + __func__, (uint32_t)offset); | ||
565 | + } | ||
566 | + break; | ||
567 | + } | ||
568 | +} | ||
569 | + | ||
570 | +static const MemoryRegionOps allwinner_rtc_ops = { | ||
571 | + .read = allwinner_rtc_read, | ||
572 | + .write = allwinner_rtc_write, | ||
573 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
574 | + .valid = { | ||
575 | + .min_access_size = 4, | ||
576 | + .max_access_size = 4, | ||
577 | + }, | ||
578 | + .impl.min_access_size = 4, | ||
579 | +}; | ||
580 | + | ||
581 | +static void allwinner_rtc_reset(DeviceState *dev) | ||
582 | +{ | ||
583 | + AwRtcState *s = AW_RTC(dev); | ||
584 | + struct tm now; | ||
585 | + | ||
586 | + /* Clear registers */ | ||
587 | + memset(s->regs, 0, sizeof(s->regs)); | ||
588 | + | ||
589 | + /* Get current datetime */ | ||
590 | + qemu_get_timedate(&now, 0); | ||
591 | + | ||
592 | + /* Set RTC with current datetime */ | ||
593 | + if (s->base_year > 1900) { | ||
594 | + s->regs[REG_YYMMDD] = ((now.tm_year + 1900 - s->base_year) << 16) | | ||
595 | + ((now.tm_mon + 1) << 8) | | ||
596 | + now.tm_mday; | ||
597 | + s->regs[REG_HHMMSS] = (((now.tm_wday + 6) % 7) << 29) | | ||
598 | + (now.tm_hour << 16) | | ||
599 | + (now.tm_min << 8) | | ||
600 | + now.tm_sec; | ||
601 | + } | ||
602 | +} | ||
603 | + | ||
604 | +static void allwinner_rtc_init(Object *obj) | ||
605 | +{ | ||
606 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
607 | + AwRtcState *s = AW_RTC(obj); | ||
608 | + | ||
609 | + /* Memory mapping */ | ||
610 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_rtc_ops, s, | ||
611 | + TYPE_AW_RTC, 1 * KiB); | ||
612 | + sysbus_init_mmio(sbd, &s->iomem); | ||
613 | +} | ||
614 | + | ||
615 | +static const VMStateDescription allwinner_rtc_vmstate = { | ||
616 | + .name = "allwinner-rtc", | ||
40 | + .version_id = 1, | 617 | + .version_id = 1, |
41 | + .minimum_version_id = 1, | 618 | + .minimum_version_id = 1, |
42 | + .fields = (VMStateField[]) { | 619 | + .fields = (VMStateField[]) { |
43 | + VMSTATE_UINT64_SUB_ARRAY(d, ARMVectorReg, 2, ARM_MAX_VQ - 2), | 620 | + VMSTATE_UINT32_ARRAY(regs, AwRtcState, AW_RTC_REGS_NUM), |
44 | + VMSTATE_END_OF_LIST() | 621 | + VMSTATE_END_OF_LIST() |
45 | + } | 622 | + } |
46 | +}; | 623 | +}; |
47 | + | 624 | + |
48 | +static const VMStateDescription vmstate_preg_reg = { | 625 | +static Property allwinner_rtc_properties[] = { |
49 | + .name = "cpu/sve/preg", | 626 | + DEFINE_PROP_INT32("base-year", AwRtcState, base_year, 0), |
50 | + .version_id = 1, | 627 | + DEFINE_PROP_END_OF_LIST(), |
51 | + .minimum_version_id = 1, | 628 | +}; |
52 | + .fields = (VMStateField[]) { | 629 | + |
53 | + VMSTATE_UINT64_ARRAY(p, ARMPredicateReg, 2 * ARM_MAX_VQ / 8), | 630 | +static void allwinner_rtc_class_init(ObjectClass *klass, void *data) |
54 | + VMSTATE_END_OF_LIST() | 631 | +{ |
55 | + } | 632 | + DeviceClass *dc = DEVICE_CLASS(klass); |
56 | +}; | 633 | + |
57 | + | 634 | + dc->reset = allwinner_rtc_reset; |
58 | +static const VMStateDescription vmstate_sve = { | 635 | + dc->vmsd = &allwinner_rtc_vmstate; |
59 | + .name = "cpu/sve", | 636 | + device_class_set_props(dc, allwinner_rtc_properties); |
60 | + .version_id = 1, | 637 | +} |
61 | + .minimum_version_id = 1, | 638 | + |
62 | + .needed = sve_needed, | 639 | +static void allwinner_rtc_sun4i_init(Object *obj) |
63 | + .fields = (VMStateField[]) { | 640 | +{ |
64 | + VMSTATE_STRUCT_ARRAY(env.vfp.zregs, ARMCPU, 32, 0, | 641 | + AwRtcState *s = AW_RTC(obj); |
65 | + vmstate_zreg_hi_reg, ARMVectorReg), | 642 | + s->base_year = 2010; |
66 | + VMSTATE_STRUCT_ARRAY(env.vfp.pregs, ARMCPU, 17, 0, | 643 | +} |
67 | + vmstate_preg_reg, ARMPredicateReg), | 644 | + |
68 | + VMSTATE_END_OF_LIST() | 645 | +static void allwinner_rtc_sun4i_class_init(ObjectClass *klass, void *data) |
69 | + } | 646 | +{ |
70 | +}; | 647 | + AwRtcClass *arc = AW_RTC_CLASS(klass); |
71 | +#endif /* AARCH64 */ | 648 | + |
72 | + | 649 | + arc->regmap = allwinner_rtc_sun4i_regmap; |
73 | static bool m_needed(void *opaque) | 650 | + arc->regmap_size = sizeof(allwinner_rtc_sun4i_regmap); |
74 | { | 651 | + arc->read = allwinner_rtc_sun4i_read; |
75 | ARMCPU *cpu = opaque; | 652 | + arc->write = allwinner_rtc_sun4i_write; |
76 | @@ -XXX,XX +XXX,XX @@ const VMStateDescription vmstate_arm_cpu = { | 653 | +} |
77 | &vmstate_pmsav7, | 654 | + |
78 | &vmstate_pmsav8, | 655 | +static void allwinner_rtc_sun6i_init(Object *obj) |
79 | &vmstate_m_security, | 656 | +{ |
80 | +#ifdef TARGET_AARCH64 | 657 | + AwRtcState *s = AW_RTC(obj); |
81 | + &vmstate_sve, | 658 | + s->base_year = 1970; |
82 | +#endif | 659 | +} |
83 | NULL | 660 | + |
84 | } | 661 | +static void allwinner_rtc_sun6i_class_init(ObjectClass *klass, void *data) |
85 | }; | 662 | +{ |
663 | + AwRtcClass *arc = AW_RTC_CLASS(klass); | ||
664 | + | ||
665 | + arc->regmap = allwinner_rtc_sun6i_regmap; | ||
666 | + arc->regmap_size = sizeof(allwinner_rtc_sun6i_regmap); | ||
667 | + arc->read = allwinner_rtc_sun6i_read; | ||
668 | + arc->write = allwinner_rtc_sun6i_write; | ||
669 | +} | ||
670 | + | ||
671 | +static void allwinner_rtc_sun7i_init(Object *obj) | ||
672 | +{ | ||
673 | + AwRtcState *s = AW_RTC(obj); | ||
674 | + s->base_year = 1970; | ||
675 | +} | ||
676 | + | ||
677 | +static void allwinner_rtc_sun7i_class_init(ObjectClass *klass, void *data) | ||
678 | +{ | ||
679 | + AwRtcClass *arc = AW_RTC_CLASS(klass); | ||
680 | + allwinner_rtc_sun4i_class_init(klass, arc); | ||
681 | +} | ||
682 | + | ||
683 | +static const TypeInfo allwinner_rtc_info = { | ||
684 | + .name = TYPE_AW_RTC, | ||
685 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
686 | + .instance_init = allwinner_rtc_init, | ||
687 | + .instance_size = sizeof(AwRtcState), | ||
688 | + .class_init = allwinner_rtc_class_init, | ||
689 | + .class_size = sizeof(AwRtcClass), | ||
690 | + .abstract = true, | ||
691 | +}; | ||
692 | + | ||
693 | +static const TypeInfo allwinner_rtc_sun4i_info = { | ||
694 | + .name = TYPE_AW_RTC_SUN4I, | ||
695 | + .parent = TYPE_AW_RTC, | ||
696 | + .class_init = allwinner_rtc_sun4i_class_init, | ||
697 | + .instance_init = allwinner_rtc_sun4i_init, | ||
698 | +}; | ||
699 | + | ||
700 | +static const TypeInfo allwinner_rtc_sun6i_info = { | ||
701 | + .name = TYPE_AW_RTC_SUN6I, | ||
702 | + .parent = TYPE_AW_RTC, | ||
703 | + .class_init = allwinner_rtc_sun6i_class_init, | ||
704 | + .instance_init = allwinner_rtc_sun6i_init, | ||
705 | +}; | ||
706 | + | ||
707 | +static const TypeInfo allwinner_rtc_sun7i_info = { | ||
708 | + .name = TYPE_AW_RTC_SUN7I, | ||
709 | + .parent = TYPE_AW_RTC, | ||
710 | + .class_init = allwinner_rtc_sun7i_class_init, | ||
711 | + .instance_init = allwinner_rtc_sun7i_init, | ||
712 | +}; | ||
713 | + | ||
714 | +static void allwinner_rtc_register(void) | ||
715 | +{ | ||
716 | + type_register_static(&allwinner_rtc_info); | ||
717 | + type_register_static(&allwinner_rtc_sun4i_info); | ||
718 | + type_register_static(&allwinner_rtc_sun6i_info); | ||
719 | + type_register_static(&allwinner_rtc_sun7i_info); | ||
720 | +} | ||
721 | + | ||
722 | +type_init(allwinner_rtc_register) | ||
723 | diff --git a/hw/rtc/trace-events b/hw/rtc/trace-events | ||
724 | index XXXXXXX..XXXXXXX 100644 | ||
725 | --- a/hw/rtc/trace-events | ||
726 | +++ b/hw/rtc/trace-events | ||
727 | @@ -XXX,XX +XXX,XX @@ | ||
728 | # See docs/devel/tracing.txt for syntax documentation. | ||
729 | |||
730 | +# allwinner-rtc.c | ||
731 | +allwinner_rtc_read(uint64_t addr, uint64_t value) "addr 0x%" PRIx64 " value 0x%" PRIx64 | ||
732 | +allwinner_rtc_write(uint64_t addr, uint64_t value) "addr 0x%" PRIx64 " value 0x%" PRIx64 | ||
733 | + | ||
734 | # sun4v-rtc.c | ||
735 | sun4v_rtc_read(uint64_t addr, uint64_t value) "read: addr 0x%" PRIx64 " value 0x%" PRIx64 | ||
736 | sun4v_rtc_write(uint64_t addr, uint64_t value) "write: addr 0x%" PRIx64 " value 0x%" PRIx64 | ||
86 | -- | 737 | -- |
87 | 2.16.1 | 738 | 2.20.1 |
88 | 739 | ||
89 | 740 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
1 | 2 | ||
3 | This test boots a Linux kernel on a OrangePi PC board and verify | ||
4 | the serial output is working. | ||
5 | |||
6 | The kernel image and DeviceTree blob are built by the Armbian | ||
7 | project (based on Debian): | ||
8 | https://www.armbian.com/orange-pi-pc/ | ||
9 | |||
10 | If ARM is a target being built, "make check-acceptance" will | ||
11 | automatically include this test by the use of the "arch:arm" tags. | ||
12 | |||
13 | Alternatively, this test can be run using: | ||
14 | |||
15 | $ make check-venv | ||
16 | $ ./tests/venv/bin/avocado --show=console,app run -t machine:orangepi-pc tests/acceptance/boot_linux_console.py | ||
17 | JOB ID : 2e4d15eceb13c33672af406f08171e6e9de1414a | ||
18 | JOB LOG : ~/job-results/job-2019-12-17T05.46-2e4d15e/job.log | ||
19 | (1/1) tests/acceptance/boot_linux_console.py:BootLinuxConsole.test_arm_orangepi: | ||
20 | console: Uncompressing Linux... done, booting the kernel. | ||
21 | console: Booting Linux on physical CPU 0x0 | ||
22 | console: Linux version 4.20.7-sunxi (root@armbian.com) (gcc version 7.2.1 20171011 (Linaro GCC 7.2-2017.11)) #5.75 SMP Fri Feb 8 09:02:10 CET 2019 | ||
23 | console: CPU: ARMv7 Processor [410fc075] revision 5 (ARMv7), cr=50c5387d | ||
24 | console: CPU: div instructions available: patching division code | ||
25 | console: CPU: PIPT / VIPT nonaliasing data cache, VIPT aliasing instruction cache | ||
26 | console: OF: fdt: Machine model: Xunlong Orange Pi PC | ||
27 | console: Memory policy: Data cache writealloc | ||
28 | console: OF: reserved mem: failed to allocate memory for node 'cma@4a000000' | ||
29 | console: cma: Failed to reserve 128 MiB | ||
30 | console: psci: probing for conduit method from DT. | ||
31 | console: psci: PSCIv0.2 detected in firmware. | ||
32 | console: psci: Using standard PSCI v0.2 function IDs | ||
33 | console: psci: Trusted OS migration not required | ||
34 | console: random: get_random_bytes called from start_kernel+0x8d/0x3c2 with crng_init=0 | ||
35 | console: percpu: Embedded 18 pages/cpu @(ptrval) s41228 r8192 d24308 u73728 | ||
36 | console: Built 1 zonelists, mobility grouping on. Total pages: 32480 | ||
37 | console: Kernel command line: printk.time=0 console=ttyS0,115200 | ||
38 | PASS (8.59 s) | ||
39 | JOB TIME : 8.81 s | ||
40 | |||
41 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
42 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
43 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
44 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
45 | Message-id: 20200311221854.30370-14-nieklinnenbank@gmail.com | ||
46 | [NL: rename in commit message Raspbian to Armbian, remove vm.set_machine()] | ||
47 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
48 | --- | ||
49 | tests/acceptance/boot_linux_console.py | 25 +++++++++++++++++++++++++ | ||
50 | 1 file changed, 25 insertions(+) | ||
51 | |||
52 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/tests/acceptance/boot_linux_console.py | ||
55 | +++ b/tests/acceptance/boot_linux_console.py | ||
56 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test): | ||
57 | exec_command_and_wait_for_pattern(self, 'reboot', | ||
58 | 'reboot: Restarting system') | ||
59 | |||
60 | + def test_arm_orangepi(self): | ||
61 | + """ | ||
62 | + :avocado: tags=arch:arm | ||
63 | + :avocado: tags=machine:orangepi-pc | ||
64 | + """ | ||
65 | + deb_url = ('https://apt.armbian.com/pool/main/l/' | ||
66 | + 'linux-4.20.7-sunxi/linux-image-dev-sunxi_5.75_armhf.deb') | ||
67 | + deb_hash = '1334c29c44d984ffa05ed10de8c3361f33d78315' | ||
68 | + deb_path = self.fetch_asset(deb_url, asset_hash=deb_hash) | ||
69 | + kernel_path = self.extract_from_deb(deb_path, | ||
70 | + '/boot/vmlinuz-4.20.7-sunxi') | ||
71 | + dtb_path = '/usr/lib/linux-image-dev-sunxi/sun8i-h3-orangepi-pc.dtb' | ||
72 | + dtb_path = self.extract_from_deb(deb_path, dtb_path) | ||
73 | + | ||
74 | + self.vm.set_console() | ||
75 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | ||
76 | + 'console=ttyS0,115200n8 ' | ||
77 | + 'earlycon=uart,mmio32,0x1c28000') | ||
78 | + self.vm.add_args('-kernel', kernel_path, | ||
79 | + '-dtb', dtb_path, | ||
80 | + '-append', kernel_command_line) | ||
81 | + self.vm.launch() | ||
82 | + console_pattern = 'Kernel command line: %s' % kernel_command_line | ||
83 | + self.wait_for_console_pattern(console_pattern) | ||
84 | + | ||
85 | def test_s390x_s390_ccw_virtio(self): | ||
86 | """ | ||
87 | :avocado: tags=arch:s390x | ||
88 | -- | ||
89 | 2.20.1 | ||
90 | |||
91 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
1 | 2 | ||
3 | This test boots a Linux kernel on a OrangePi PC board and verify | ||
4 | the serial output is working. | ||
5 | |||
6 | The kernel image and DeviceTree blob are built by the Armbian | ||
7 | project (based on Debian): | ||
8 | https://www.armbian.com/orange-pi-pc/ | ||
9 | |||
10 | The cpio image used comes from the linux-build-test project: | ||
11 | https://github.com/groeck/linux-build-test | ||
12 | |||
13 | If ARM is a target being built, "make check-acceptance" will | ||
14 | automatically include this test by the use of the "arch:arm" tags. | ||
15 | |||
16 | Alternatively, this test can be run using: | ||
17 | |||
18 | $ avocado --show=console run -t machine:orangepi-pc tests/acceptance/boot_linux_console.py | ||
19 | console: Uncompressing Linux... done, booting the kernel. | ||
20 | console: Booting Linux on physical CPU 0x0 | ||
21 | console: Linux version 4.20.7-sunxi (root@armbian.com) (gcc version 7.2.1 20171011 (Linaro GCC 7.2-2017.11)) #5.75 SMP Fri Feb 8 09:02:10 CET 2019 | ||
22 | console: CPU: ARMv7 Processor [410fc075] revision 5 (ARMv7), cr=50c5387d | ||
23 | console: CPU: div instructions available: patching division code | ||
24 | console: CPU: PIPT / VIPT nonaliasing data cache, VIPT aliasing instruction cache | ||
25 | console: OF: fdt: Machine model: Xunlong Orange Pi PC | ||
26 | [...] | ||
27 | console: Trying to unpack rootfs image as initramfs... | ||
28 | console: Freeing initrd memory: 3256K | ||
29 | console: Freeing unused kernel memory: 1024K | ||
30 | console: Run /init as init process | ||
31 | console: mount: mounting devtmpfs on /dev failed: Device or resource busy | ||
32 | console: Starting logging: OK | ||
33 | console: Initializing random number generator... random: dd: uninitialized urandom read (512 bytes read) | ||
34 | console: done. | ||
35 | console: Starting network: OK | ||
36 | console: Found console ttyS0 | ||
37 | console: Linux version 4.20.7-sunxi (root@armbian.com) (gcc version 7.2.1 20171011 (Linaro GCC 7.2-2017.11)) #5.75 SMP Fri Feb 8 09:02:10 CET 2019 | ||
38 | console: Boot successful. | ||
39 | console: cat /proc/cpuinfo | ||
40 | console: / # cat /proc/cpuinfo | ||
41 | console: processor : 0 | ||
42 | console: model name : ARMv7 Processor rev 5 (v7l) | ||
43 | console: BogoMIPS : 125.00 | ||
44 | console: Features : half thumb fastmult vfp edsp neon vfpv3 tls vfpv4 idiva idivt vfpd32 lpae evtstrm | ||
45 | console: CPU implementer : 0x41 | ||
46 | console: CPU architecture: 7 | ||
47 | console: CPU variant : 0x0 | ||
48 | console: CPU part : 0xc07 | ||
49 | console: CPU revision : 5 | ||
50 | [...] | ||
51 | console: processor : 3 | ||
52 | console: model name : ARMv7 Processor rev 5 (v7l) | ||
53 | console: BogoMIPS : 125.00 | ||
54 | console: Features : half thumb fastmult vfp edsp neon vfpv3 tls vfpv4 idiva idivt vfpd32 lpae evtstrm | ||
55 | console: CPU implementer : 0x41 | ||
56 | console: CPU architecture: 7 | ||
57 | console: CPU variant : 0x0 | ||
58 | console: CPU part : 0xc07 | ||
59 | console: CPU revision : 5 | ||
60 | console: Hardware : Allwinner sun8i Family | ||
61 | console: Revision : 0000 | ||
62 | console: Serial : 0000000000000000 | ||
63 | console: cat /proc/iomem | ||
64 | console: / # cat /proc/iomem | ||
65 | console: 01000000-010fffff : clock@1000000 | ||
66 | console: 01c00000-01c00fff : system-control@1c00000 | ||
67 | console: 01c02000-01c02fff : dma-controller@1c02000 | ||
68 | [...] | ||
69 | console: reboot | ||
70 | console: / # reboot | ||
71 | console: / # Found console ttyS0 | ||
72 | console: Stopping network: OK | ||
73 | console: hrtimer: interrupt took 21852064 ns | ||
74 | console: Saving random seed... random: dd: uninitialized urandom read (512 bytes read) | ||
75 | console: done. | ||
76 | console: Stopping logging: OK | ||
77 | console: umount: devtmpfs busy - remounted read-only | ||
78 | console: umount: can't unmount /: Invalid argument | ||
79 | console: The system is going down NOW! | ||
80 | console: Sent SIGTERM to all processes | ||
81 | console: Sent SIGKILL to all processes | ||
82 | console: Requesting system reboot | ||
83 | console: reboot: Restarting system | ||
84 | PASS (48.32 s) | ||
85 | JOB TIME : 49.16 s | ||
86 | |||
87 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
88 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
89 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
90 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
91 | Message-id: 20200311221854.30370-15-nieklinnenbank@gmail.com | ||
92 | [NL: rename in commit message Raspbian to Armbian, remove vm.set_machine()] | ||
93 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
94 | --- | ||
95 | tests/acceptance/boot_linux_console.py | 40 ++++++++++++++++++++++++++ | ||
96 | 1 file changed, 40 insertions(+) | ||
97 | |||
98 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py | ||
99 | index XXXXXXX..XXXXXXX 100644 | ||
100 | --- a/tests/acceptance/boot_linux_console.py | ||
101 | +++ b/tests/acceptance/boot_linux_console.py | ||
102 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test): | ||
103 | console_pattern = 'Kernel command line: %s' % kernel_command_line | ||
104 | self.wait_for_console_pattern(console_pattern) | ||
105 | |||
106 | + def test_arm_orangepi_initrd(self): | ||
107 | + """ | ||
108 | + :avocado: tags=arch:arm | ||
109 | + :avocado: tags=machine:orangepi-pc | ||
110 | + """ | ||
111 | + deb_url = ('https://apt.armbian.com/pool/main/l/' | ||
112 | + 'linux-4.20.7-sunxi/linux-image-dev-sunxi_5.75_armhf.deb') | ||
113 | + deb_hash = '1334c29c44d984ffa05ed10de8c3361f33d78315' | ||
114 | + deb_path = self.fetch_asset(deb_url, asset_hash=deb_hash) | ||
115 | + kernel_path = self.extract_from_deb(deb_path, | ||
116 | + '/boot/vmlinuz-4.20.7-sunxi') | ||
117 | + dtb_path = '/usr/lib/linux-image-dev-sunxi/sun8i-h3-orangepi-pc.dtb' | ||
118 | + dtb_path = self.extract_from_deb(deb_path, dtb_path) | ||
119 | + initrd_url = ('https://github.com/groeck/linux-build-test/raw/' | ||
120 | + '2eb0a73b5d5a28df3170c546ddaaa9757e1e0848/rootfs/' | ||
121 | + 'arm/rootfs-armv7a.cpio.gz') | ||
122 | + initrd_hash = '604b2e45cdf35045846b8bbfbf2129b1891bdc9c' | ||
123 | + initrd_path_gz = self.fetch_asset(initrd_url, asset_hash=initrd_hash) | ||
124 | + initrd_path = os.path.join(self.workdir, 'rootfs.cpio') | ||
125 | + archive.gzip_uncompress(initrd_path_gz, initrd_path) | ||
126 | + | ||
127 | + self.vm.set_console() | ||
128 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | ||
129 | + 'console=ttyS0,115200 ' | ||
130 | + 'panic=-1 noreboot') | ||
131 | + self.vm.add_args('-kernel', kernel_path, | ||
132 | + '-dtb', dtb_path, | ||
133 | + '-initrd', initrd_path, | ||
134 | + '-append', kernel_command_line, | ||
135 | + '-no-reboot') | ||
136 | + self.vm.launch() | ||
137 | + self.wait_for_console_pattern('Boot successful.') | ||
138 | + | ||
139 | + exec_command_and_wait_for_pattern(self, 'cat /proc/cpuinfo', | ||
140 | + 'Allwinner sun8i Family') | ||
141 | + exec_command_and_wait_for_pattern(self, 'cat /proc/iomem', | ||
142 | + 'system-control@1c00000') | ||
143 | + exec_command_and_wait_for_pattern(self, 'reboot', | ||
144 | + 'reboot: Restarting system') | ||
145 | + | ||
146 | def test_s390x_s390_ccw_virtio(self): | ||
147 | """ | ||
148 | :avocado: tags=arch:s390x | ||
149 | -- | ||
150 | 2.20.1 | ||
151 | |||
152 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
1 | 2 | ||
3 | The kernel image and DeviceTree blob are built by the Armbian | ||
4 | project (based on Debian): | ||
5 | https://www.armbian.com/orange-pi-pc/ | ||
6 | |||
7 | The SD image is from the kernelci.org project: | ||
8 | https://kernelci.org/faq/#the-code | ||
9 | |||
10 | If ARM is a target being built, "make check-acceptance" will | ||
11 | automatically include this test by the use of the "arch:arm" tags. | ||
12 | |||
13 | Alternatively, this test can be run using: | ||
14 | |||
15 | $ avocado --show=console run -t machine:orangepi-pc tests/acceptance/boot_linux_console.py | ||
16 | console: Uncompressing Linux... done, booting the kernel. | ||
17 | console: Booting Linux on physical CPU 0x0 | ||
18 | console: Linux version 4.20.7-sunxi (root@armbian.com) (gcc version 7.2.1 20171011 (Linaro GCC 7.2-2017.11)) #5.75 SMP Fri Feb 8 09:02:10 CET 2019 | ||
19 | console: CPU: ARMv7 Processor [410fc075] revision 5 (ARMv7), cr=50c5387d | ||
20 | [...] | ||
21 | console: sunxi-wdt 1c20ca0.watchdog: Watchdog enabled (timeout=16 sec, nowayout=0) | ||
22 | console: sunxi-mmc 1c0f000.mmc: Linked as a consumer to regulator.2 | ||
23 | console: sunxi-mmc 1c0f000.mmc: Got CD GPIO | ||
24 | console: ledtrig-cpu: registered to indicate activity on CPUs | ||
25 | console: hidraw: raw HID events driver (C) Jiri Kosina | ||
26 | console: usbcore: registered new interface driver usbhid | ||
27 | console: usbhid: USB HID core driver | ||
28 | console: Initializing XFRM netlink socket | ||
29 | console: sunxi-mmc 1c0f000.mmc: initialized, max. request size: 16384 KB | ||
30 | console: NET: Registered protocol family 10 | ||
31 | console: mmc0: host does not support reading read-only switch, assuming write-enable | ||
32 | console: mmc0: Problem switching card into high-speed mode! | ||
33 | console: mmc0: new SD card at address 4567 | ||
34 | console: mmcblk0: mmc0:4567 QEMU! 60.0 MiB | ||
35 | [...] | ||
36 | console: EXT4-fs (mmcblk0): mounting ext2 file system using the ext4 subsystem | ||
37 | console: EXT4-fs (mmcblk0): mounted filesystem without journal. Opts: (null) | ||
38 | console: VFS: Mounted root (ext2 filesystem) on device 179:0. | ||
39 | console: Run /sbin/init as init process | ||
40 | console: EXT4-fs (mmcblk0): re-mounted. Opts: block_validity,barrier,user_xattr,acl | ||
41 | console: Starting syslogd: OK | ||
42 | console: Starting klogd: OK | ||
43 | console: Populating /dev using udev: udevd[203]: starting version 3.2.7 | ||
44 | console: /bin/sh: can't access tty; job control turned off | ||
45 | console: cat /proc/partitions | ||
46 | console: / # cat /proc/partitions | ||
47 | console: major minor #blocks name | ||
48 | console: 1 0 4096 ram0 | ||
49 | console: 1 1 4096 ram1 | ||
50 | console: 1 2 4096 ram2 | ||
51 | console: 1 3 4096 ram3 | ||
52 | console: 179 0 61440 mmcblk0 | ||
53 | console: reboot | ||
54 | console: / # reboot | ||
55 | console: umount: devtmpfs busy - remounted read-only | ||
56 | console: EXT4-fs (mmcblk0): re-mounted. Opts: (null) | ||
57 | console: The system is going down NOW! | ||
58 | console: Sent SIGTERM to all processes | ||
59 | console: Sent SIGKILL to all processes | ||
60 | console: Requesting system reboot | ||
61 | console: reboot: Restarting system | ||
62 | JOB TIME : 68.64 s | ||
63 | |||
64 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
65 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
66 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
67 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
68 | Message-id: 20200311221854.30370-16-nieklinnenbank@gmail.com | ||
69 | [NL: rename in commit message Raspbian to Armbian, remove vm.set_machine()] | ||
70 | [NL: extend test with ethernet device checks] | ||
71 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
72 | --- | ||
73 | tests/acceptance/boot_linux_console.py | 47 ++++++++++++++++++++++++++ | ||
74 | 1 file changed, 47 insertions(+) | ||
75 | |||
76 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py | ||
77 | index XXXXXXX..XXXXXXX 100644 | ||
78 | --- a/tests/acceptance/boot_linux_console.py | ||
79 | +++ b/tests/acceptance/boot_linux_console.py | ||
80 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test): | ||
81 | exec_command_and_wait_for_pattern(self, 'reboot', | ||
82 | 'reboot: Restarting system') | ||
83 | |||
84 | + def test_arm_orangepi_sd(self): | ||
85 | + """ | ||
86 | + :avocado: tags=arch:arm | ||
87 | + :avocado: tags=machine:orangepi-pc | ||
88 | + """ | ||
89 | + deb_url = ('https://apt.armbian.com/pool/main/l/' | ||
90 | + 'linux-4.20.7-sunxi/linux-image-dev-sunxi_5.75_armhf.deb') | ||
91 | + deb_hash = '1334c29c44d984ffa05ed10de8c3361f33d78315' | ||
92 | + deb_path = self.fetch_asset(deb_url, asset_hash=deb_hash) | ||
93 | + kernel_path = self.extract_from_deb(deb_path, | ||
94 | + '/boot/vmlinuz-4.20.7-sunxi') | ||
95 | + dtb_path = '/usr/lib/linux-image-dev-sunxi/sun8i-h3-orangepi-pc.dtb' | ||
96 | + dtb_path = self.extract_from_deb(deb_path, dtb_path) | ||
97 | + rootfs_url = ('http://storage.kernelci.org/images/rootfs/buildroot/' | ||
98 | + 'kci-2019.02/armel/base/rootfs.ext2.xz') | ||
99 | + rootfs_hash = '692510cb625efda31640d1de0a8d60e26040f061' | ||
100 | + rootfs_path_xz = self.fetch_asset(rootfs_url, asset_hash=rootfs_hash) | ||
101 | + rootfs_path = os.path.join(self.workdir, 'rootfs.cpio') | ||
102 | + archive.lzma_uncompress(rootfs_path_xz, rootfs_path) | ||
103 | + | ||
104 | + self.vm.set_console() | ||
105 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | ||
106 | + 'console=ttyS0,115200 ' | ||
107 | + 'root=/dev/mmcblk0 rootwait rw ' | ||
108 | + 'panic=-1 noreboot') | ||
109 | + self.vm.add_args('-kernel', kernel_path, | ||
110 | + '-dtb', dtb_path, | ||
111 | + '-drive', 'file=' + rootfs_path + ',if=sd,format=raw', | ||
112 | + '-append', kernel_command_line, | ||
113 | + '-no-reboot') | ||
114 | + self.vm.launch() | ||
115 | + shell_ready = "/bin/sh: can't access tty; job control turned off" | ||
116 | + self.wait_for_console_pattern(shell_ready) | ||
117 | + | ||
118 | + exec_command_and_wait_for_pattern(self, 'cat /proc/cpuinfo', | ||
119 | + 'Allwinner sun8i Family') | ||
120 | + exec_command_and_wait_for_pattern(self, 'cat /proc/partitions', | ||
121 | + 'mmcblk0') | ||
122 | + exec_command_and_wait_for_pattern(self, 'ifconfig eth0 up', | ||
123 | + 'eth0: Link is Up') | ||
124 | + exec_command_and_wait_for_pattern(self, 'udhcpc eth0', | ||
125 | + 'udhcpc: lease of 10.0.2.15 obtained') | ||
126 | + exec_command_and_wait_for_pattern(self, 'ping -c 3 10.0.2.2', | ||
127 | + '3 packets transmitted, 3 packets received, 0% packet loss') | ||
128 | + exec_command_and_wait_for_pattern(self, 'reboot', | ||
129 | + 'reboot: Restarting system') | ||
130 | + | ||
131 | def test_s390x_s390_ccw_virtio(self): | ||
132 | """ | ||
133 | :avocado: tags=arch:s390x | ||
134 | -- | ||
135 | 2.20.1 | ||
136 | |||
137 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
1 | 2 | ||
3 | This test boots Ubuntu Bionic on a OrangePi PC board. | ||
4 | |||
5 | As it requires 1GB of storage, and is slow, this test is disabled | ||
6 | on automatic CI testing. | ||
7 | |||
8 | It is useful for workstation testing. Currently Avocado timeouts too | ||
9 | quickly, so we can't run userland commands. | ||
10 | |||
11 | The kernel image and DeviceTree blob are built by the Armbian | ||
12 | project (based on Debian): | ||
13 | https://www.armbian.com/orange-pi-pc/ | ||
14 | |||
15 | The Ubuntu image is downloaded from: | ||
16 | https://dl.armbian.com/orangepipc/Bionic_current | ||
17 | |||
18 | This test can be run using: | ||
19 | |||
20 | $ AVOCADO_ALLOW_LARGE_STORAGE=yes \ | ||
21 | avocado --show=app,console run -t machine:orangepi-pc \ | ||
22 | tests/acceptance/boot_linux_console.py | ||
23 | console: U-Boot SPL 2019.04-armbian (Nov 18 2019 - 23:08:35 +0100) | ||
24 | console: DRAM: 1024 MiB | ||
25 | console: Failed to set core voltage! Can't set CPU frequency | ||
26 | console: Trying to boot from MMC1 | ||
27 | console: U-Boot 2019.04-armbian (Nov 18 2019 - 23:08:35 +0100) Allwinner Technology | ||
28 | console: CPU: Allwinner H3 (SUN8I 0000) | ||
29 | console: Model: Xunlong Orange Pi PC | ||
30 | console: DRAM: 1 GiB | ||
31 | console: MMC: mmc@1c0f000: 0 | ||
32 | [...] | ||
33 | console: Uncompressing Linux... done, booting the kernel. | ||
34 | console: Booting Linux on physical CPU 0x0 | ||
35 | console: Linux version 5.3.9-sunxi (root@builder) (gcc version 8.3.0 (GNU Toolchain for the A-profile Architecture 8.3-2019.03 (arm-rel-8.36))) #19.11.3 SMP Mon Nov 18 18:49:43 CET 2019 | ||
36 | console: CPU: ARMv7 Processor [410fc075] revision 5 (ARMv7), cr=50c5387d | ||
37 | console: CPU: div instructions available: patching division code | ||
38 | console: CPU: PIPT / VIPT nonaliasing data cache, VIPT aliasing instruction cache | ||
39 | console: OF: fdt: Machine model: Xunlong Orange Pi PC | ||
40 | [...] | ||
41 | console: EXT4-fs (mmcblk0p1): mounted filesystem with writeback data mode. Opts: (null) | ||
42 | console: done. | ||
43 | console: Begin: Running /scripts/local-bottom ... done. | ||
44 | console: Begin: Running /scripts/init-bottom ... done. | ||
45 | console: systemd[1]: systemd 237 running in system mode. (...) | ||
46 | console: systemd[1]: Detected architecture arm. | ||
47 | console: Welcome to Ubuntu 18.04.3 LTS! | ||
48 | console: systemd[1]: Set hostname to <orangepipc>. | ||
49 | |||
50 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
51 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
52 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
53 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
54 | Message-id: 20200311221854.30370-17-nieklinnenbank@gmail.com | ||
55 | [NL: rename in commit message Raspbian to Armbian, remove vm.set_machine()] | ||
56 | [NL: changed test to boot from SD card via BootROM, added check for 7z] | ||
57 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
58 | --- | ||
59 | tests/acceptance/boot_linux_console.py | 48 ++++++++++++++++++++++++++ | ||
60 | 1 file changed, 48 insertions(+) | ||
61 | |||
62 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py | ||
63 | index XXXXXXX..XXXXXXX 100644 | ||
64 | --- a/tests/acceptance/boot_linux_console.py | ||
65 | +++ b/tests/acceptance/boot_linux_console.py | ||
66 | @@ -XXX,XX +XXX,XX @@ from avocado_qemu import exec_command_and_wait_for_pattern | ||
67 | from avocado_qemu import wait_for_console_pattern | ||
68 | from avocado.utils import process | ||
69 | from avocado.utils import archive | ||
70 | +from avocado.utils.path import find_command, CmdNotFoundError | ||
71 | |||
72 | +P7ZIP_AVAILABLE = True | ||
73 | +try: | ||
74 | + find_command('7z') | ||
75 | +except CmdNotFoundError: | ||
76 | + P7ZIP_AVAILABLE = False | ||
77 | |||
78 | class BootLinuxConsole(Test): | ||
79 | """ | ||
80 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test): | ||
81 | exec_command_and_wait_for_pattern(self, 'reboot', | ||
82 | 'reboot: Restarting system') | ||
83 | |||
84 | + @skipUnless(os.getenv('AVOCADO_ALLOW_LARGE_STORAGE'), 'storage limited') | ||
85 | + @skipUnless(P7ZIP_AVAILABLE, '7z not installed') | ||
86 | + def test_arm_orangepi_bionic(self): | ||
87 | + """ | ||
88 | + :avocado: tags=arch:arm | ||
89 | + :avocado: tags=machine:orangepi-pc | ||
90 | + """ | ||
91 | + | ||
92 | + # This test download a 196MB compressed image and expand it to 932MB... | ||
93 | + image_url = ('https://dl.armbian.com/orangepipc/archive/' | ||
94 | + 'Armbian_19.11.3_Orangepipc_bionic_current_5.3.9.7z') | ||
95 | + image_hash = '196a8ffb72b0123d92cea4a070894813d305c71e' | ||
96 | + image_path_7z = self.fetch_asset(image_url, asset_hash=image_hash) | ||
97 | + image_name = 'Armbian_19.11.3_Orangepipc_bionic_current_5.3.9.img' | ||
98 | + image_path = os.path.join(self.workdir, image_name) | ||
99 | + process.run("7z e -o%s %s" % (self.workdir, image_path_7z)) | ||
100 | + | ||
101 | + self.vm.set_console() | ||
102 | + self.vm.add_args('-drive', 'file=' + image_path + ',if=sd,format=raw', | ||
103 | + '-nic', 'user', | ||
104 | + '-no-reboot') | ||
105 | + self.vm.launch() | ||
106 | + | ||
107 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | ||
108 | + 'console=ttyS0,115200 ' | ||
109 | + 'loglevel=7 ' | ||
110 | + 'nosmp ' | ||
111 | + 'systemd.default_timeout_start_sec=9000 ' | ||
112 | + 'systemd.mask=armbian-zram-config.service ' | ||
113 | + 'systemd.mask=armbian-ramlog.service') | ||
114 | + | ||
115 | + self.wait_for_console_pattern('U-Boot SPL') | ||
116 | + self.wait_for_console_pattern('Autoboot in ') | ||
117 | + exec_command_and_wait_for_pattern(self, ' ', '=>') | ||
118 | + exec_command_and_wait_for_pattern(self, "setenv extraargs '" + | ||
119 | + kernel_command_line + "'", '=>') | ||
120 | + exec_command_and_wait_for_pattern(self, 'boot', 'Starting kernel ...'); | ||
121 | + | ||
122 | + self.wait_for_console_pattern('systemd[1]: Set hostname ' + | ||
123 | + 'to <orangepipc>') | ||
124 | + self.wait_for_console_pattern('Starting Load Kernel Modules...') | ||
125 | + | ||
126 | def test_s390x_s390_ccw_virtio(self): | ||
127 | """ | ||
128 | :avocado: tags=arch:s390x | ||
129 | -- | ||
130 | 2.20.1 | ||
131 | |||
132 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
1 | 2 | ||
3 | This test boots U-Boot then NetBSD (stored on a SD card) on | ||
4 | a OrangePi PC board. | ||
5 | |||
6 | As it requires ~1.3GB of storage, it is disabled by default. | ||
7 | |||
8 | U-Boot is built by the Debian project [1], and the SD card image | ||
9 | is provided by the NetBSD organization [2]. | ||
10 | |||
11 | Once the compressed SD card image is downloaded (304MB) and | ||
12 | extracted, this test is fast: | ||
13 | |||
14 | $ AVOCADO_ALLOW_LARGE_STORAGE=yes \ | ||
15 | avocado --show=app,console run -t machine:orangepi-pc \ | ||
16 | tests/acceptance/boot_linux_console.py | ||
17 | console: U-Boot SPL 2020.01+dfsg-1 (Jan 08 2020 - 08:19:44 +0000) | ||
18 | console: DRAM: 1024 MiB | ||
19 | console: U-Boot 2020.01+dfsg-1 (Jan 08 2020 - 08:19:44 +0000) Allwinner Technology | ||
20 | console: CPU: Allwinner H3 (SUN8I 0000) | ||
21 | console: scanning bus usb@1c1b000 for devices... 1 USB Device(s) found | ||
22 | console: scanning bus usb@1c1d000 for devices... 1 USB Device(s) found | ||
23 | console: scanning usb for storage devices... 0 Storage Device(s) found | ||
24 | console: Hit any key to stop autoboot: 0 | ||
25 | console: => setenv bootargs root=ld0a | ||
26 | console: => setenv kernel netbsd-GENERIC.ub | ||
27 | console: => setenv fdtfile dtb/sun8i-h3-orangepi-pc.dtb | ||
28 | console: => boot | ||
29 | console: ## Booting kernel from Legacy Image at 42000000 ... | ||
30 | console: Image Name: NetBSD/earmv7hf 9.0_RC1 | ||
31 | console: Image Type: ARM Linux Kernel Image (no loading done) (uncompressed) | ||
32 | console: XIP Kernel Image (no loading done) | ||
33 | console: Loading Device Tree to 49ff6000, end 49fffe01 ... OK | ||
34 | console: Starting kernel ... | ||
35 | console: [ 1.0000000] NetBSD/evbarm (fdt) booting ... | ||
36 | console: [ 1.0000000] NetBSD 9.0 (GENERIC) #0: Fri Feb 14 00:06:28 UTC 2020 | ||
37 | console: [ 1.0000000] mkrepro@mkrepro.NetBSD.org:/usr/src/sys/arch/evbarm/compile/GENERIC | ||
38 | console: [ 1.0000000] total memory = 1024 MB | ||
39 | console: [ 1.0000000] avail memory = 1003 MB | ||
40 | console: [ 1.0000000] armfdt0 (root) | ||
41 | console: [ 1.0000000] simplebus0 at armfdt0: Xunlong Orange Pi PC | ||
42 | console: [ 1.0000000] cpu0 at cpus0: Cortex-A7 r0p5 (Cortex V7A core) | ||
43 | console: [ 1.0000000] cpu0: DC enabled IC enabled WB enabled LABT branch prediction enabled | ||
44 | console: [ 1.0000000] cpu0: 32KB/64B 2-way L1 VIPT Instruction cache | ||
45 | console: [ 1.0000000] cpu0: 32KB/64B 2-way write-back-locking-C L1 PIPT Data cache | ||
46 | console: [ 1.0000000] cpu0: 2304KB/64B 16-way write-through L2 PIPT Unified cache | ||
47 | console: [ 1.0000000] vfp0 at cpu0: NEON MPE (VFP 3.0+), rounding, NaN propagation, denormals | ||
48 | ... | ||
49 | console: [ 2.3812082] sdmmc0: SD card status: 4-bit, C0 | ||
50 | console: [ 2.3812082] ld0 at sdmmc0: <0xaa:0x5859:QEMU!:0x01:0xdeadbeef:0x062> | ||
51 | console: [ 2.4012856] ld0: 1226 MB, 622 cyl, 64 head, 63 sec, 512 bytes/sect x 2511872 sectors | ||
52 | console: [ 2.5321222] ld0: 4-bit width, High-Speed/SDR25, 50.000 MHz | ||
53 | console: [ 3.1068718] WARNING: 4 errors while detecting hardware; check system log. | ||
54 | console: [ 3.1179868] boot device: ld0 | ||
55 | console: [ 3.1470623] root on ld0a dumps on ld0b | ||
56 | console: [ 3.2464436] root file system type: ffs | ||
57 | console: [ 3.2897123] kern.module.path=/stand/evbarm/9.0/modules | ||
58 | console: Mon Feb 17 20:33:35 UTC 2020 | ||
59 | console: Starting root file system check: | ||
60 | PASS (35.96 s) | ||
61 | RESULTS : PASS 1 | ERROR 0 | FAIL 0 | SKIP 0 | WARN 0 | INTERRUPT 0 | CANCEL 0 | ||
62 | JOB TIME : 36.09 s | ||
63 | |||
64 | Note, this test only took ~65 seconds to run on Travis-CI, see: [3]. | ||
65 | |||
66 | This test is based on a description from Niek Linnenbank from [4]. | ||
67 | |||
68 | [1] https://wiki.debian.org/InstallingDebianOn/Allwinner#Creating_a_bootable_SD_Card_with_u-boot | ||
69 | [2] https://wiki.netbsd.org/ports/evbarm/allwinner/ | ||
70 | [3] https://travis-ci.org/philmd/qemu/jobs/638823612#L3778 | ||
71 | [4] https://www.mail-archive.com/qemu-devel@nongnu.org/msg669347.html | ||
72 | |||
73 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
74 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
75 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
76 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
77 | Message-id: 20200311221854.30370-18-nieklinnenbank@gmail.com | ||
78 | [NL: changed test to use NetBSD 9.0 final release and -global allwinner-rtc.base-year] | ||
79 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
80 | --- | ||
81 | tests/acceptance/boot_linux_console.py | 70 ++++++++++++++++++++++++++ | ||
82 | 1 file changed, 70 insertions(+) | ||
83 | |||
84 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py | ||
85 | index XXXXXXX..XXXXXXX 100644 | ||
86 | --- a/tests/acceptance/boot_linux_console.py | ||
87 | +++ b/tests/acceptance/boot_linux_console.py | ||
88 | @@ -XXX,XX +XXX,XX @@ import shutil | ||
89 | from avocado import skipUnless | ||
90 | from avocado_qemu import Test | ||
91 | from avocado_qemu import exec_command_and_wait_for_pattern | ||
92 | +from avocado_qemu import interrupt_interactive_console_until_pattern | ||
93 | from avocado_qemu import wait_for_console_pattern | ||
94 | from avocado.utils import process | ||
95 | from avocado.utils import archive | ||
96 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test): | ||
97 | 'to <orangepipc>') | ||
98 | self.wait_for_console_pattern('Starting Load Kernel Modules...') | ||
99 | |||
100 | + @skipUnless(os.getenv('AVOCADO_ALLOW_LARGE_STORAGE'), 'storage limited') | ||
101 | + def test_arm_orangepi_uboot_netbsd9(self): | ||
102 | + """ | ||
103 | + :avocado: tags=arch:arm | ||
104 | + :avocado: tags=machine:orangepi-pc | ||
105 | + """ | ||
106 | + # This test download a 304MB compressed image and expand it to 1.3GB... | ||
107 | + deb_url = ('http://snapshot.debian.org/archive/debian/' | ||
108 | + '20200108T145233Z/pool/main/u/u-boot/' | ||
109 | + 'u-boot-sunxi_2020.01%2Bdfsg-1_armhf.deb') | ||
110 | + deb_hash = 'f67f404a80753ca3d1258f13e38f2b060e13db99' | ||
111 | + deb_path = self.fetch_asset(deb_url, asset_hash=deb_hash) | ||
112 | + # We use the common OrangePi PC 'plus' build of U-Boot for our secondary | ||
113 | + # program loader (SPL). We will then set the path to the more specific | ||
114 | + # OrangePi "PC" device tree blob with 'setenv fdtfile' in U-Boot prompt, | ||
115 | + # before to boot NetBSD. | ||
116 | + uboot_path = '/usr/lib/u-boot/orangepi_plus/u-boot-sunxi-with-spl.bin' | ||
117 | + uboot_path = self.extract_from_deb(deb_path, uboot_path) | ||
118 | + image_url = ('https://cdn.netbsd.org/pub/NetBSD/NetBSD-9.0/' | ||
119 | + 'evbarm-earmv7hf/binary/gzimg/armv7.img.gz') | ||
120 | + image_hash = '2babb29d36d8360adcb39c09e31060945259917a' | ||
121 | + image_path_gz = self.fetch_asset(image_url, asset_hash=image_hash) | ||
122 | + image_path = os.path.join(self.workdir, 'armv7.img') | ||
123 | + image_drive_args = 'if=sd,format=raw,snapshot=on,file=' + image_path | ||
124 | + archive.gzip_uncompress(image_path_gz, image_path) | ||
125 | + | ||
126 | + # dd if=u-boot-sunxi-with-spl.bin of=armv7.img bs=1K seek=8 conv=notrunc | ||
127 | + with open(uboot_path, 'rb') as f_in: | ||
128 | + with open(image_path, 'r+b') as f_out: | ||
129 | + f_out.seek(8 * 1024) | ||
130 | + shutil.copyfileobj(f_in, f_out) | ||
131 | + | ||
132 | + # Extend image, to avoid that NetBSD thinks the partition | ||
133 | + # inside the image is larger than device size itself | ||
134 | + f_out.seek(0, 2) | ||
135 | + f_out.seek(64 * 1024 * 1024, 1) | ||
136 | + f_out.write(bytearray([0x00])) | ||
137 | + | ||
138 | + self.vm.set_console() | ||
139 | + self.vm.add_args('-nic', 'user', | ||
140 | + '-drive', image_drive_args, | ||
141 | + '-global', 'allwinner-rtc.base-year=2000', | ||
142 | + '-no-reboot') | ||
143 | + self.vm.launch() | ||
144 | + wait_for_console_pattern(self, 'U-Boot 2020.01+dfsg-1') | ||
145 | + interrupt_interactive_console_until_pattern(self, | ||
146 | + 'Hit any key to stop autoboot:', | ||
147 | + 'switch to partitions #0, OK') | ||
148 | + | ||
149 | + exec_command_and_wait_for_pattern(self, '', '=>') | ||
150 | + cmd = 'setenv bootargs root=ld0a' | ||
151 | + exec_command_and_wait_for_pattern(self, cmd, '=>') | ||
152 | + cmd = 'setenv kernel netbsd-GENERIC.ub' | ||
153 | + exec_command_and_wait_for_pattern(self, cmd, '=>') | ||
154 | + cmd = 'setenv fdtfile dtb/sun8i-h3-orangepi-pc.dtb' | ||
155 | + exec_command_and_wait_for_pattern(self, cmd, '=>') | ||
156 | + cmd = ("setenv bootcmd 'fatload mmc 0:1 ${kernel_addr_r} ${kernel}; " | ||
157 | + "fatload mmc 0:1 ${fdt_addr_r} ${fdtfile}; " | ||
158 | + "fdt addr ${fdt_addr_r}; " | ||
159 | + "bootm ${kernel_addr_r} - ${fdt_addr_r}'") | ||
160 | + exec_command_and_wait_for_pattern(self, cmd, '=>') | ||
161 | + | ||
162 | + exec_command_and_wait_for_pattern(self, 'boot', | ||
163 | + 'Booting kernel from Legacy Image') | ||
164 | + wait_for_console_pattern(self, 'Starting kernel ...') | ||
165 | + wait_for_console_pattern(self, 'NetBSD 9.0 (GENERIC)') | ||
166 | + # Wait for user-space | ||
167 | + wait_for_console_pattern(self, 'Starting root file system check') | ||
168 | + | ||
169 | def test_s390x_s390_ccw_virtio(self): | ||
170 | """ | ||
171 | :avocado: tags=arch:s390x | ||
172 | -- | ||
173 | 2.20.1 | ||
174 | |||
175 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | |
2 | |||
3 | The Xunlong Orange Pi PC machine is a functional ARM machine | ||
4 | based on the Allwinner H3 System-on-Chip. It supports mainline | ||
5 | Linux, U-Boot, NetBSD and is covered by acceptance tests. | ||
6 | |||
7 | This commit adds a documentation text file with a description | ||
8 | of the machine and instructions for the user. | ||
9 | |||
10 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
11 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
12 | Message-id: 20200311221854.30370-19-nieklinnenbank@gmail.com | ||
13 | [PMM: moved file into docs/system/arm to match the reorg | ||
14 | of the arm target part of the docs; tweaked heading to | ||
15 | match other boards] | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | --- | ||
18 | MAINTAINERS | 1 + | ||
19 | docs/system/arm/orangepi.rst | 253 +++++++++++++++++++++++++++++++++++ | ||
20 | docs/system/target-arm.rst | 2 + | ||
21 | 3 files changed, 256 insertions(+) | ||
22 | create mode 100644 docs/system/arm/orangepi.rst | ||
23 | |||
24 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/MAINTAINERS | ||
27 | +++ b/MAINTAINERS | ||
28 | @@ -XXX,XX +XXX,XX @@ S: Maintained | ||
29 | F: hw/*/allwinner-h3* | ||
30 | F: include/hw/*/allwinner-h3* | ||
31 | F: hw/arm/orangepi.c | ||
32 | +F: docs/system/orangepi.rst | ||
33 | |||
34 | ARM PrimeCell and CMSDK devices | ||
35 | M: Peter Maydell <peter.maydell@linaro.org> | ||
36 | diff --git a/docs/system/arm/orangepi.rst b/docs/system/arm/orangepi.rst | ||
37 | new file mode 100644 | ||
38 | index XXXXXXX..XXXXXXX | ||
39 | --- /dev/null | ||
40 | +++ b/docs/system/arm/orangepi.rst | ||
41 | @@ -XXX,XX +XXX,XX @@ | ||
42 | +Orange Pi PC (``orangepi-pc``) | ||
43 | +^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ | ||
44 | + | ||
45 | +The Xunlong Orange Pi PC is an Allwinner H3 System on Chip | ||
46 | +based embedded computer with mainline support in both U-Boot | ||
47 | +and Linux. The board comes with a Quad Core Cortex-A7 @ 1.3GHz, | ||
48 | +1GiB RAM, 100Mbit ethernet, USB, SD/MMC, USB, HDMI and | ||
49 | +various other I/O. | ||
50 | + | ||
51 | +Supported devices | ||
52 | +""""""""""""""""" | ||
53 | + | ||
54 | +The Orange Pi PC machine supports the following devices: | ||
55 | + | ||
56 | + * SMP (Quad Core Cortex-A7) | ||
57 | + * Generic Interrupt Controller configuration | ||
58 | + * SRAM mappings | ||
59 | + * SDRAM controller | ||
60 | + * Real Time Clock | ||
61 | + * Timer device (re-used from Allwinner A10) | ||
62 | + * UART | ||
63 | + * SD/MMC storage controller | ||
64 | + * EMAC ethernet | ||
65 | + * USB 2.0 interfaces | ||
66 | + * Clock Control Unit | ||
67 | + * System Control module | ||
68 | + * Security Identifier device | ||
69 | + | ||
70 | +Limitations | ||
71 | +""""""""""" | ||
72 | + | ||
73 | +Currently, Orange Pi PC does *not* support the following features: | ||
74 | + | ||
75 | +- Graphical output via HDMI, GPU and/or the Display Engine | ||
76 | +- Audio output | ||
77 | +- Hardware Watchdog | ||
78 | + | ||
79 | +Also see the 'unimplemented' array in the Allwinner H3 SoC module | ||
80 | +for a complete list of unimplemented I/O devices: ``./hw/arm/allwinner-h3.c`` | ||
81 | + | ||
82 | +Boot options | ||
83 | +"""""""""""" | ||
84 | + | ||
85 | +The Orange Pi PC machine can start using the standard -kernel functionality | ||
86 | +for loading a Linux kernel or ELF executable. Additionally, the Orange Pi PC | ||
87 | +machine can also emulate the BootROM which is present on an actual Allwinner H3 | ||
88 | +based SoC, which loads the bootloader from a SD card, specified via the -sd argument | ||
89 | +to qemu-system-arm. | ||
90 | + | ||
91 | +Machine-specific options | ||
92 | +"""""""""""""""""""""""" | ||
93 | + | ||
94 | +The following machine-specific options are supported: | ||
95 | + | ||
96 | +- allwinner-rtc.base-year=YYYY | ||
97 | + | ||
98 | + The Allwinner RTC device is automatically created by the Orange Pi PC machine | ||
99 | + and uses a default base year value which can be overridden using the 'base-year' property. | ||
100 | + The base year is the actual represented year when the RTC year value is zero. | ||
101 | + This option can be used in case the target operating system driver uses a different | ||
102 | + base year value. The minimum value for the base year is 1900. | ||
103 | + | ||
104 | +- allwinner-sid.identifier=abcd1122-a000-b000-c000-12345678ffff | ||
105 | + | ||
106 | + The Security Identifier value can be read by the guest. | ||
107 | + For example, U-Boot uses it to determine a unique MAC address. | ||
108 | + | ||
109 | +The above machine-specific options can be specified in qemu-system-arm | ||
110 | +via the '-global' argument, for example: | ||
111 | + | ||
112 | +.. code-block:: bash | ||
113 | + | ||
114 | + $ qemu-system-arm -M orangepi-pc -sd mycard.img \ | ||
115 | + -global allwinner-rtc.base-year=2000 | ||
116 | + | ||
117 | +Running mainline Linux | ||
118 | +"""""""""""""""""""""" | ||
119 | + | ||
120 | +Mainline Linux kernels from 4.19 up to latest master are known to work. | ||
121 | +To build a Linux mainline kernel that can be booted by the Orange Pi PC machine, | ||
122 | +simply configure the kernel using the sunxi_defconfig configuration: | ||
123 | + | ||
124 | +.. code-block:: bash | ||
125 | + | ||
126 | + $ ARCH=arm CROSS_COMPILE=arm-linux-gnueabi- make mrproper | ||
127 | + $ ARCH=arm CROSS_COMPILE=arm-linux-gnueabi- make sunxi_defconfig | ||
128 | + | ||
129 | +To be able to use USB storage, you need to manually enable the corresponding | ||
130 | +configuration item. Start the kconfig configuration tool: | ||
131 | + | ||
132 | +.. code-block:: bash | ||
133 | + | ||
134 | + $ ARCH=arm CROSS_COMPILE=arm-linux-gnueabi- make menuconfig | ||
135 | + | ||
136 | +Navigate to the following item, enable it and save your configuration: | ||
137 | + | ||
138 | + Device Drivers > USB support > USB Mass Storage support | ||
139 | + | ||
140 | +Build the Linux kernel with: | ||
141 | + | ||
142 | +.. code-block:: bash | ||
143 | + | ||
144 | + $ ARCH=arm CROSS_COMPILE=arm-linux-gnueabi- make | ||
145 | + | ||
146 | +To boot the newly build linux kernel in QEMU with the Orange Pi PC machine, use: | ||
147 | + | ||
148 | +.. code-block:: bash | ||
149 | + | ||
150 | + $ qemu-system-arm -M orangepi-pc -nic user -nographic \ | ||
151 | + -kernel /path/to/linux/arch/arm/boot/zImage \ | ||
152 | + -append 'console=ttyS0,115200' \ | ||
153 | + -dtb /path/to/linux/arch/arm/boot/dts/sun8i-h3-orangepi-pc.dtb | ||
154 | + | ||
155 | +Orange Pi PC images | ||
156 | +""""""""""""""""""" | ||
157 | + | ||
158 | +Note that the mainline kernel does not have a root filesystem. You may provide it | ||
159 | +with an official Orange Pi PC image from the official website: | ||
160 | + | ||
161 | + http://www.orangepi.org/downloadresources/ | ||
162 | + | ||
163 | +Another possibility is to run an Armbian image for Orange Pi PC which | ||
164 | +can be downloaded from: | ||
165 | + | ||
166 | + https://www.armbian.com/orange-pi-pc/ | ||
167 | + | ||
168 | +Alternatively, you can also choose to build you own image with buildroot | ||
169 | +using the orangepi_pc_defconfig. Also see https://buildroot.org for more information. | ||
170 | + | ||
171 | +You can choose to attach the selected image either as an SD card or as USB mass storage. | ||
172 | +For example, to boot using the Orange Pi PC Debian image on SD card, simply add the -sd | ||
173 | +argument and provide the proper root= kernel parameter: | ||
174 | + | ||
175 | +.. code-block:: bash | ||
176 | + | ||
177 | + $ qemu-system-arm -M orangepi-pc -nic user -nographic \ | ||
178 | + -kernel /path/to/linux/arch/arm/boot/zImage \ | ||
179 | + -append 'console=ttyS0,115200 root=/dev/mmcblk0p2' \ | ||
180 | + -dtb /path/to/linux/arch/arm/boot/dts/sun8i-h3-orangepi-pc.dtb \ | ||
181 | + -sd OrangePi_pc_debian_stretch_server_linux5.3.5_v1.0.img | ||
182 | + | ||
183 | +To attach the image as an USB mass storage device to the machine, | ||
184 | +simply append to the command: | ||
185 | + | ||
186 | +.. code-block:: bash | ||
187 | + | ||
188 | + -drive if=none,id=stick,file=myimage.img \ | ||
189 | + -device usb-storage,bus=usb-bus.0,drive=stick | ||
190 | + | ||
191 | +Instead of providing a custom Linux kernel via the -kernel command you may also | ||
192 | +choose to let the Orange Pi PC machine load the bootloader from SD card, just like | ||
193 | +a real board would do using the BootROM. Simply pass the selected image via the -sd | ||
194 | +argument and remove the -kernel, -append, -dbt and -initrd arguments: | ||
195 | + | ||
196 | +.. code-block:: bash | ||
197 | + | ||
198 | + $ qemu-system-arm -M orangepi-pc -nic user -nographic \ | ||
199 | + -sd Armbian_19.11.3_Orangepipc_buster_current_5.3.9.img | ||
200 | + | ||
201 | +Note that both the official Orange Pi PC images and Armbian images start | ||
202 | +a lot of userland programs via systemd. Depending on the host hardware and OS, | ||
203 | +they may be slow to emulate, especially due to emulating the 4 cores. | ||
204 | +To help reduce the performance slow down due to emulating the 4 cores, you can | ||
205 | +give the following kernel parameters via U-Boot (or via -append): | ||
206 | + | ||
207 | +.. code-block:: bash | ||
208 | + | ||
209 | + => setenv extraargs 'systemd.default_timeout_start_sec=9000 loglevel=7 nosmp console=ttyS0,115200' | ||
210 | + | ||
211 | +Running U-Boot | ||
212 | +"""""""""""""" | ||
213 | + | ||
214 | +U-Boot mainline can be build and configured using the orangepi_pc_defconfig | ||
215 | +using similar commands as describe above for Linux. Note that it is recommended | ||
216 | +for development/testing to select the following configuration setting in U-Boot: | ||
217 | + | ||
218 | + Device Tree Control > Provider for DTB for DT Control > Embedded DTB | ||
219 | + | ||
220 | +To start U-Boot using the Orange Pi PC machine, provide the | ||
221 | +u-boot binary to the -kernel argument: | ||
222 | + | ||
223 | +.. code-block:: bash | ||
224 | + | ||
225 | + $ qemu-system-arm -M orangepi-pc -nic user -nographic \ | ||
226 | + -kernel /path/to/uboot/u-boot -sd disk.img | ||
227 | + | ||
228 | +Use the following U-boot commands to load and boot a Linux kernel from SD card: | ||
229 | + | ||
230 | +.. code-block:: bash | ||
231 | + | ||
232 | + => setenv bootargs console=ttyS0,115200 | ||
233 | + => ext2load mmc 0 0x42000000 zImage | ||
234 | + => ext2load mmc 0 0x43000000 sun8i-h3-orangepi-pc.dtb | ||
235 | + => bootz 0x42000000 - 0x43000000 | ||
236 | + | ||
237 | +Running NetBSD | ||
238 | +"""""""""""""" | ||
239 | + | ||
240 | +The NetBSD operating system also includes support for Allwinner H3 based boards, | ||
241 | +including the Orange Pi PC. NetBSD 9.0 is known to work best for the Orange Pi PC | ||
242 | +board and provides a fully working system with serial console, networking and storage. | ||
243 | +For the Orange Pi PC machine, get the 'evbarm-earmv7hf' based image from: | ||
244 | + | ||
245 | + https://cdn.netbsd.org/pub/NetBSD/NetBSD-9.0/evbarm-earmv7hf/binary/gzimg/armv7.img.gz | ||
246 | + | ||
247 | +The image requires manually installing U-Boot in the image. Build U-Boot with | ||
248 | +the orangepi_pc_defconfig configuration as described in the previous section. | ||
249 | +Next, unzip the NetBSD image and write the U-Boot binary including SPL using: | ||
250 | + | ||
251 | +.. code-block:: bash | ||
252 | + | ||
253 | + $ gunzip armv7.img.gz | ||
254 | + $ dd if=/path/to/u-boot-sunxi-with-spl.bin of=armv7.img bs=1024 seek=8 conv=notrunc | ||
255 | + | ||
256 | +Finally, before starting the machine the SD image must be extended such | ||
257 | +that the NetBSD kernel will not conclude the NetBSD partition is larger than | ||
258 | +the emulated SD card: | ||
259 | + | ||
260 | +.. code-block:: bash | ||
261 | + | ||
262 | + $ dd if=/dev/zero bs=1M count=64 >> armv7.img | ||
263 | + | ||
264 | +Start the machine using the following command: | ||
265 | + | ||
266 | +.. code-block:: bash | ||
267 | + | ||
268 | + $ qemu-system-arm -M orangepi-pc -nic user -nographic \ | ||
269 | + -sd armv7.img -global allwinner-rtc.base-year=2000 | ||
270 | + | ||
271 | +At the U-Boot stage, interrupt the automatic boot process by pressing a key | ||
272 | +and set the following environment variables before booting: | ||
273 | + | ||
274 | +.. code-block:: bash | ||
275 | + | ||
276 | + => setenv bootargs root=ld0a | ||
277 | + => setenv kernel netbsd-GENERIC.ub | ||
278 | + => setenv fdtfile dtb/sun8i-h3-orangepi-pc.dtb | ||
279 | + => setenv bootcmd 'fatload mmc 0:1 ${kernel_addr_r} ${kernel}; fatload mmc 0:1 ${fdt_addr_r} ${fdtfile}; fdt addr ${fdt_addr_r}; bootm ${kernel_addr_r} - ${fdt_addr_r}' | ||
280 | + | ||
281 | +Optionally you may save the environment variables to SD card with 'saveenv'. | ||
282 | +To continue booting simply give the 'boot' command and NetBSD boots. | ||
283 | + | ||
284 | +Orange Pi PC acceptance tests | ||
285 | +""""""""""""""""""""""""""""" | ||
286 | + | ||
287 | +The Orange Pi PC machine has several acceptance tests included. | ||
288 | +To run the whole set of tests, build QEMU from source and simply | ||
289 | +provide the following command: | ||
290 | + | ||
291 | +.. code-block:: bash | ||
292 | + | ||
293 | + $ AVOCADO_ALLOW_LARGE_STORAGE=yes avocado --show=app,console run \ | ||
294 | + -t machine:orangepi-pc tests/acceptance/boot_linux_console.py | ||
295 | diff --git a/docs/system/target-arm.rst b/docs/system/target-arm.rst | ||
296 | index XXXXXXX..XXXXXXX 100644 | ||
297 | --- a/docs/system/target-arm.rst | ||
298 | +++ b/docs/system/target-arm.rst | ||
299 | @@ -XXX,XX +XXX,XX @@ undocumented; you can get a complete list by running | ||
300 | ``qemu-system-aarch64 --machine help``. | ||
301 | |||
302 | .. toctree:: | ||
303 | + :maxdepth: 1 | ||
304 | |||
305 | arm/integratorcp | ||
306 | arm/versatile | ||
307 | @@ -XXX,XX +XXX,XX @@ undocumented; you can get a complete list by running | ||
308 | arm/stellaris | ||
309 | arm/musicpal | ||
310 | arm/sx1 | ||
311 | + arm/orangepi | ||
312 | |||
313 | Arm CPU features | ||
314 | ================ | ||
315 | -- | ||
316 | 2.20.1 | ||
317 | |||
318 | diff view generated by jsdifflib |
1 | The documentation for the generic loader claims that you can | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | set the PC for a CPU with an option of the form | ||
3 | -device loader,cpu-num=0,addr=0x10000004 | ||
4 | 2 | ||
5 | However if you try this QEMU complains: | 3 | Mention 'max' value in the gic-version property description. |
6 | cpu_num must be specified when setting a program counter | ||
7 | 4 | ||
8 | This is because we were testing against 0 rather than CPU_NONE. | 5 | Signed-off-by: Eric Auger <eric.auger@redhat.com> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Reviewed-by: Andrew Jones <drjones@redhat.com> | ||
8 | Message-id: 20200311131618.7187-2-eric.auger@redhat.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | hw/arm/virt.c | 3 ++- | ||
12 | 1 file changed, 2 insertions(+), 1 deletion(-) | ||
9 | 13 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
11 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Message-id: 20180205150426.20542-1-peter.maydell@linaro.org | ||
14 | --- | ||
15 | hw/core/generic-loader.c | 2 +- | ||
16 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
17 | |||
18 | diff --git a/hw/core/generic-loader.c b/hw/core/generic-loader.c | ||
19 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/core/generic-loader.c | 16 | --- a/hw/arm/virt.c |
21 | +++ b/hw/core/generic-loader.c | 17 | +++ b/hw/arm/virt.c |
22 | @@ -XXX,XX +XXX,XX @@ static void generic_loader_realize(DeviceState *dev, Error **errp) | 18 | @@ -XXX,XX +XXX,XX @@ static void virt_instance_init(Object *obj) |
23 | error_setg(errp, "data can not be specified when setting a " | 19 | virt_set_gic_version, NULL); |
24 | "program counter"); | 20 | object_property_set_description(obj, "gic-version", |
25 | return; | 21 | "Set GIC version. " |
26 | - } else if (!s->cpu_num) { | 22 | - "Valid values are 2, 3 and host", NULL); |
27 | + } else if (s->cpu_num == CPU_NONE) { | 23 | + "Valid values are 2, 3, host and max", |
28 | error_setg(errp, "cpu_num must be specified when setting a " | 24 | + NULL); |
29 | "program counter"); | 25 | |
30 | return; | 26 | vms->highmem_ecam = !vmc->no_highmem_ecam; |
27 | |||
31 | -- | 28 | -- |
32 | 2.16.1 | 29 | 2.20.1 |
33 | 30 | ||
34 | 31 | diff view generated by jsdifflib |
1 | Make v7m_push_callee_stack() honour the MPU by using the | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | new v7m_stack_write() function. We return a flag to indicate | ||
3 | whether the pushes failed, which we can then use in | ||
4 | v7m_exception_taken() to cause us to handle the derived | ||
5 | exception correctly. | ||
6 | 2 | ||
3 | We plan to introduce yet another value for the gic version (nosel). | ||
4 | As we already use exotic values such as 0 and -1, let's introduce | ||
5 | a dedicated enum type and let vms->gic_version take this | ||
6 | type. | ||
7 | |||
8 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
11 | Reviewed-by: Andrew Jones <drjones@redhat.com> | ||
12 | Message-id: 20200311131618.7187-3-eric.auger@redhat.com | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 1517324542-6607-6-git-send-email-peter.maydell@linaro.org | ||
11 | --- | 14 | --- |
12 | target/arm/helper.c | 64 ++++++++++++++++++++++++++++++++++++++++------------- | 15 | include/hw/arm/virt.h | 11 +++++++++-- |
13 | 1 file changed, 49 insertions(+), 15 deletions(-) | 16 | hw/arm/virt.c | 30 +++++++++++++++--------------- |
17 | 2 files changed, 24 insertions(+), 17 deletions(-) | ||
14 | 18 | ||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 19 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h |
16 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.c | 21 | --- a/include/hw/arm/virt.h |
18 | +++ b/target/arm/helper.c | 22 | +++ b/include/hw/arm/virt.h |
19 | @@ -XXX,XX +XXX,XX @@ static uint32_t arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure) | 23 | @@ -XXX,XX +XXX,XX @@ typedef enum VirtIOMMUType { |
20 | return addr; | 24 | VIRT_IOMMU_VIRTIO, |
25 | } VirtIOMMUType; | ||
26 | |||
27 | +typedef enum VirtGICType { | ||
28 | + VIRT_GIC_VERSION_MAX, | ||
29 | + VIRT_GIC_VERSION_HOST, | ||
30 | + VIRT_GIC_VERSION_2, | ||
31 | + VIRT_GIC_VERSION_3, | ||
32 | +} VirtGICType; | ||
33 | + | ||
34 | typedef struct MemMapEntry { | ||
35 | hwaddr base; | ||
36 | hwaddr size; | ||
37 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
38 | bool highmem_ecam; | ||
39 | bool its; | ||
40 | bool virt; | ||
41 | - int32_t gic_version; | ||
42 | + VirtGICType gic_version; | ||
43 | VirtIOMMUType iommu; | ||
44 | uint16_t virtio_iommu_bdf; | ||
45 | struct arm_boot_info bootinfo; | ||
46 | @@ -XXX,XX +XXX,XX @@ static inline int virt_gicv3_redist_region_count(VirtMachineState *vms) | ||
47 | uint32_t redist0_capacity = | ||
48 | vms->memmap[VIRT_GIC_REDIST].size / GICV3_REDIST_SIZE; | ||
49 | |||
50 | - assert(vms->gic_version == 3); | ||
51 | + assert(vms->gic_version == VIRT_GIC_VERSION_3); | ||
52 | |||
53 | return vms->smp_cpus > redist0_capacity ? 2 : 1; | ||
21 | } | 54 | } |
22 | 55 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | |
23 | -static void v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 56 | index XXXXXXX..XXXXXXX 100644 |
24 | +static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 57 | --- a/hw/arm/virt.c |
25 | bool ignore_faults) | 58 | +++ b/hw/arm/virt.c |
26 | { | 59 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_timer_nodes(const VirtMachineState *vms) |
27 | /* For v8M, push the callee-saves register part of the stack frame. | 60 | irqflags = GIC_FDT_IRQ_FLAGS_EDGE_LO_HI; |
28 | @@ -XXX,XX +XXX,XX @@ static void v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
29 | * In the tailchaining case this may not be the current stack. | ||
30 | */ | ||
31 | CPUARMState *env = &cpu->env; | ||
32 | - CPUState *cs = CPU(cpu); | ||
33 | uint32_t *frame_sp_p; | ||
34 | uint32_t frameptr; | ||
35 | + ARMMMUIdx mmu_idx; | ||
36 | + bool stacked_ok; | ||
37 | |||
38 | if (dotailchain) { | ||
39 | - frame_sp_p = get_v7m_sp_ptr(env, true, | ||
40 | - lr & R_V7M_EXCRET_MODE_MASK, | ||
41 | + bool mode = lr & R_V7M_EXCRET_MODE_MASK; | ||
42 | + bool priv = !(env->v7m.control[M_REG_S] & R_V7M_CONTROL_NPRIV_MASK) || | ||
43 | + !mode; | ||
44 | + | ||
45 | + mmu_idx = arm_v7m_mmu_idx_for_secstate_and_priv(env, M_REG_S, priv); | ||
46 | + frame_sp_p = get_v7m_sp_ptr(env, M_REG_S, mode, | ||
47 | lr & R_V7M_EXCRET_SPSEL_MASK); | ||
48 | } else { | ||
49 | + mmu_idx = core_to_arm_mmu_idx(env, cpu_mmu_index(env, false)); | ||
50 | frame_sp_p = &env->regs[13]; | ||
51 | } | 61 | } |
52 | 62 | ||
53 | frameptr = *frame_sp_p - 0x28; | 63 | - if (vms->gic_version == 2) { |
54 | 64 | + if (vms->gic_version == VIRT_GIC_VERSION_2) { | |
55 | - stl_phys(cs->as, frameptr, 0xfefa125b); | 65 | irqflags = deposit32(irqflags, GIC_FDT_IRQ_PPI_CPU_START, |
56 | - stl_phys(cs->as, frameptr + 0x8, env->regs[4]); | 66 | GIC_FDT_IRQ_PPI_CPU_WIDTH, |
57 | - stl_phys(cs->as, frameptr + 0xc, env->regs[5]); | 67 | (1 << vms->smp_cpus) - 1); |
58 | - stl_phys(cs->as, frameptr + 0x10, env->regs[6]); | 68 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_gic_node(VirtMachineState *vms) |
59 | - stl_phys(cs->as, frameptr + 0x14, env->regs[7]); | 69 | qemu_fdt_setprop_cell(vms->fdt, nodename, "#address-cells", 0x2); |
60 | - stl_phys(cs->as, frameptr + 0x18, env->regs[8]); | 70 | qemu_fdt_setprop_cell(vms->fdt, nodename, "#size-cells", 0x2); |
61 | - stl_phys(cs->as, frameptr + 0x1c, env->regs[9]); | 71 | qemu_fdt_setprop(vms->fdt, nodename, "ranges", NULL, 0); |
62 | - stl_phys(cs->as, frameptr + 0x20, env->regs[10]); | 72 | - if (vms->gic_version == 3) { |
63 | - stl_phys(cs->as, frameptr + 0x24, env->regs[11]); | 73 | + if (vms->gic_version == VIRT_GIC_VERSION_3) { |
64 | + /* Write as much of the stack frame as we can. A write failure may | 74 | int nb_redist_regions = virt_gicv3_redist_region_count(vms); |
65 | + * cause us to pend a derived exception. | 75 | |
66 | + */ | 76 | qemu_fdt_setprop_string(vms->fdt, nodename, "compatible", |
67 | + stacked_ok = | 77 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_pmu_nodes(const VirtMachineState *vms) |
68 | + v7m_stack_write(cpu, frameptr, 0xfefa125b, mmu_idx, ignore_faults) && | ||
69 | + v7m_stack_write(cpu, frameptr + 0x8, env->regs[4], mmu_idx, | ||
70 | + ignore_faults) && | ||
71 | + v7m_stack_write(cpu, frameptr + 0xc, env->regs[5], mmu_idx, | ||
72 | + ignore_faults) && | ||
73 | + v7m_stack_write(cpu, frameptr + 0x10, env->regs[6], mmu_idx, | ||
74 | + ignore_faults) && | ||
75 | + v7m_stack_write(cpu, frameptr + 0x14, env->regs[7], mmu_idx, | ||
76 | + ignore_faults) && | ||
77 | + v7m_stack_write(cpu, frameptr + 0x18, env->regs[8], mmu_idx, | ||
78 | + ignore_faults) && | ||
79 | + v7m_stack_write(cpu, frameptr + 0x1c, env->regs[9], mmu_idx, | ||
80 | + ignore_faults) && | ||
81 | + v7m_stack_write(cpu, frameptr + 0x20, env->regs[10], mmu_idx, | ||
82 | + ignore_faults) && | ||
83 | + v7m_stack_write(cpu, frameptr + 0x24, env->regs[11], mmu_idx, | ||
84 | + ignore_faults); | ||
85 | |||
86 | + /* Update SP regardless of whether any of the stack accesses failed. | ||
87 | + * When we implement v8M stack limit checking then this attempt to | ||
88 | + * update SP might also fail and result in a derived exception. | ||
89 | + */ | ||
90 | *frame_sp_p = frameptr; | ||
91 | + | ||
92 | + return !stacked_ok; | ||
93 | } | ||
94 | |||
95 | static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
96 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
97 | uint32_t addr; | ||
98 | bool targets_secure; | ||
99 | int exc; | ||
100 | + bool push_failed = false; | ||
101 | |||
102 | armv7m_nvic_get_pending_irq_info(env->nvic, &exc, &targets_secure); | ||
103 | |||
104 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
105 | */ | ||
106 | if (lr & R_V7M_EXCRET_DCRS_MASK && | ||
107 | !(dotailchain && (lr & R_V7M_EXCRET_ES_MASK))) { | ||
108 | - v7m_push_callee_stack(cpu, lr, dotailchain, | ||
109 | - ignore_stackfaults); | ||
110 | + push_failed = v7m_push_callee_stack(cpu, lr, dotailchain, | ||
111 | + ignore_stackfaults); | ||
112 | } | ||
113 | lr |= R_V7M_EXCRET_DCRS_MASK; | ||
114 | } | ||
115 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
116 | } | 78 | } |
117 | } | 79 | } |
118 | 80 | ||
119 | + if (push_failed && !ignore_stackfaults) { | 81 | - if (vms->gic_version == 2) { |
120 | + /* Derived exception on callee-saves register stacking: | 82 | + if (vms->gic_version == VIRT_GIC_VERSION_2) { |
121 | + * we might now want to take a different exception which | 83 | irqflags = deposit32(irqflags, GIC_FDT_IRQ_PPI_CPU_START, |
122 | + * targets a different security state, so try again from the top. | 84 | GIC_FDT_IRQ_PPI_CPU_WIDTH, |
123 | + */ | 85 | (1 << vms->smp_cpus) - 1); |
124 | + v7m_exception_taken(cpu, lr, true, true); | 86 | @@ -XXX,XX +XXX,XX @@ static uint64_t virt_cpu_mp_affinity(VirtMachineState *vms, int idx) |
125 | + return; | 87 | * purposes are to make TCG consistent (with 64-bit KVM hosts) |
126 | + } | 88 | * and to improve SGI efficiency. |
127 | + | 89 | */ |
128 | addr = arm_v7m_load_vector(cpu, exc, targets_secure); | 90 | - if (vms->gic_version == 3) { |
129 | 91 | + if (vms->gic_version == VIRT_GIC_VERSION_3) { | |
130 | /* Now we've done everything that might cause a derived exception | 92 | clustersz = GICV3_TARGETLIST_BITS; |
93 | } else { | ||
94 | clustersz = GIC_TARGETLIST_BITS; | ||
95 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
96 | /* We can probe only here because during property set | ||
97 | * KVM is not available yet | ||
98 | */ | ||
99 | - if (vms->gic_version <= 0) { | ||
100 | - /* "host" or "max" */ | ||
101 | + if (vms->gic_version == VIRT_GIC_VERSION_HOST || | ||
102 | + vms->gic_version == VIRT_GIC_VERSION_MAX) { | ||
103 | if (!kvm_enabled()) { | ||
104 | - if (vms->gic_version == 0) { | ||
105 | + if (vms->gic_version == VIRT_GIC_VERSION_HOST) { | ||
106 | error_report("gic-version=host requires KVM"); | ||
107 | exit(1); | ||
108 | } else { | ||
109 | /* "max": currently means 3 for TCG */ | ||
110 | - vms->gic_version = 3; | ||
111 | + vms->gic_version = VIRT_GIC_VERSION_3; | ||
112 | } | ||
113 | } else { | ||
114 | vms->gic_version = kvm_arm_vgic_probe(); | ||
115 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
116 | /* The maximum number of CPUs depends on the GIC version, or on how | ||
117 | * many redistributors we can fit into the memory map. | ||
118 | */ | ||
119 | - if (vms->gic_version == 3) { | ||
120 | + if (vms->gic_version == VIRT_GIC_VERSION_3) { | ||
121 | virt_max_cpus = | ||
122 | vms->memmap[VIRT_GIC_REDIST].size / GICV3_REDIST_SIZE; | ||
123 | virt_max_cpus += | ||
124 | @@ -XXX,XX +XXX,XX @@ static void virt_set_its(Object *obj, bool value, Error **errp) | ||
125 | static char *virt_get_gic_version(Object *obj, Error **errp) | ||
126 | { | ||
127 | VirtMachineState *vms = VIRT_MACHINE(obj); | ||
128 | - const char *val = vms->gic_version == 3 ? "3" : "2"; | ||
129 | + const char *val = vms->gic_version == VIRT_GIC_VERSION_3 ? "3" : "2"; | ||
130 | |||
131 | return g_strdup(val); | ||
132 | } | ||
133 | @@ -XXX,XX +XXX,XX @@ static void virt_set_gic_version(Object *obj, const char *value, Error **errp) | ||
134 | VirtMachineState *vms = VIRT_MACHINE(obj); | ||
135 | |||
136 | if (!strcmp(value, "3")) { | ||
137 | - vms->gic_version = 3; | ||
138 | + vms->gic_version = VIRT_GIC_VERSION_3; | ||
139 | } else if (!strcmp(value, "2")) { | ||
140 | - vms->gic_version = 2; | ||
141 | + vms->gic_version = VIRT_GIC_VERSION_2; | ||
142 | } else if (!strcmp(value, "host")) { | ||
143 | - vms->gic_version = 0; /* Will probe later */ | ||
144 | + vms->gic_version = VIRT_GIC_VERSION_HOST; /* Will probe later */ | ||
145 | } else if (!strcmp(value, "max")) { | ||
146 | - vms->gic_version = -1; /* Will probe later */ | ||
147 | + vms->gic_version = VIRT_GIC_VERSION_MAX; /* Will probe later */ | ||
148 | } else { | ||
149 | error_setg(errp, "Invalid gic-version value"); | ||
150 | error_append_hint(errp, "Valid values are 3, 2, host, max.\n"); | ||
151 | @@ -XXX,XX +XXX,XX @@ static void virt_instance_init(Object *obj) | ||
152 | "physical address space above 32 bits", | ||
153 | NULL); | ||
154 | /* Default GIC type is v2 */ | ||
155 | - vms->gic_version = 2; | ||
156 | + vms->gic_version = VIRT_GIC_VERSION_2; | ||
157 | object_property_add_str(obj, "gic-version", virt_get_gic_version, | ||
158 | virt_set_gic_version, NULL); | ||
159 | object_property_set_description(obj, "gic-version", | ||
131 | -- | 160 | -- |
132 | 2.16.1 | 161 | 2.20.1 |
133 | 162 | ||
134 | 163 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Move virt's PSCI DT fixup code to arm/boot.c and set this fixup to | 3 | Let's move the code which freezes which gic-version to |
4 | happen automatically for every board that doesn't mark "psci-conduit" | 4 | be applied in a dedicated function. We also now set by |
5 | as disabled. This way emulated boards other than "virt" that rely on | 5 | default the VIRT_GIC_VERSION_NO_SET. This eventually |
6 | PSIC for SMP could benefit from that code. | 6 | turns into the legacy v2 choice in the finalize() function. |
7 | 7 | ||
8 | Cc: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Eric Auger <eric.auger@redhat.com> |
9 | Cc: Jason Wang <jasowang@redhat.com> | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | 10 | Reviewed-by: Andrew Jones <drjones@redhat.com> |
11 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | 11 | Message-id: 20200311131618.7187-4-eric.auger@redhat.com |
12 | Cc: Michael S. Tsirkin <mst@redhat.com> | ||
13 | Cc: qemu-devel@nongnu.org | ||
14 | Cc: qemu-arm@nongnu.org | ||
15 | Cc: yurovsky@gmail.com | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
18 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | --- | 13 | --- |
21 | hw/arm/boot.c | 65 +++++++++++++++++++++++++++++++++++++++++++++++++++++++++++ | 14 | include/hw/arm/virt.h | 1 + |
22 | hw/arm/virt.c | 61 ------------------------------------------------------- | 15 | hw/arm/virt.c | 54 ++++++++++++++++++++++++++----------------- |
23 | 2 files changed, 65 insertions(+), 61 deletions(-) | 16 | 2 files changed, 34 insertions(+), 21 deletions(-) |
24 | 17 | ||
25 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | 18 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h |
26 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/hw/arm/boot.c | 20 | --- a/include/hw/arm/virt.h |
28 | +++ b/hw/arm/boot.c | 21 | +++ b/include/hw/arm/virt.h |
29 | @@ -XXX,XX +XXX,XX @@ static void set_kernel_args_old(const struct arm_boot_info *info) | 22 | @@ -XXX,XX +XXX,XX @@ typedef enum VirtGICType { |
30 | } | 23 | VIRT_GIC_VERSION_HOST, |
31 | } | 24 | VIRT_GIC_VERSION_2, |
32 | 25 | VIRT_GIC_VERSION_3, | |
33 | +static void fdt_add_psci_node(void *fdt) | 26 | + VIRT_GIC_VERSION_NOSEL, |
34 | +{ | 27 | } VirtGICType; |
35 | + uint32_t cpu_suspend_fn; | 28 | |
36 | + uint32_t cpu_off_fn; | 29 | typedef struct MemMapEntry { |
37 | + uint32_t cpu_on_fn; | ||
38 | + uint32_t migrate_fn; | ||
39 | + ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(0)); | ||
40 | + const char *psci_method; | ||
41 | + int64_t psci_conduit; | ||
42 | + | ||
43 | + psci_conduit = object_property_get_int(OBJECT(armcpu), | ||
44 | + "psci-conduit", | ||
45 | + &error_abort); | ||
46 | + switch (psci_conduit) { | ||
47 | + case QEMU_PSCI_CONDUIT_DISABLED: | ||
48 | + return; | ||
49 | + case QEMU_PSCI_CONDUIT_HVC: | ||
50 | + psci_method = "hvc"; | ||
51 | + break; | ||
52 | + case QEMU_PSCI_CONDUIT_SMC: | ||
53 | + psci_method = "smc"; | ||
54 | + break; | ||
55 | + default: | ||
56 | + g_assert_not_reached(); | ||
57 | + } | ||
58 | + | ||
59 | + qemu_fdt_add_subnode(fdt, "/psci"); | ||
60 | + if (armcpu->psci_version == 2) { | ||
61 | + const char comp[] = "arm,psci-0.2\0arm,psci"; | ||
62 | + qemu_fdt_setprop(fdt, "/psci", "compatible", comp, sizeof(comp)); | ||
63 | + | ||
64 | + cpu_off_fn = QEMU_PSCI_0_2_FN_CPU_OFF; | ||
65 | + if (arm_feature(&armcpu->env, ARM_FEATURE_AARCH64)) { | ||
66 | + cpu_suspend_fn = QEMU_PSCI_0_2_FN64_CPU_SUSPEND; | ||
67 | + cpu_on_fn = QEMU_PSCI_0_2_FN64_CPU_ON; | ||
68 | + migrate_fn = QEMU_PSCI_0_2_FN64_MIGRATE; | ||
69 | + } else { | ||
70 | + cpu_suspend_fn = QEMU_PSCI_0_2_FN_CPU_SUSPEND; | ||
71 | + cpu_on_fn = QEMU_PSCI_0_2_FN_CPU_ON; | ||
72 | + migrate_fn = QEMU_PSCI_0_2_FN_MIGRATE; | ||
73 | + } | ||
74 | + } else { | ||
75 | + qemu_fdt_setprop_string(fdt, "/psci", "compatible", "arm,psci"); | ||
76 | + | ||
77 | + cpu_suspend_fn = QEMU_PSCI_0_1_FN_CPU_SUSPEND; | ||
78 | + cpu_off_fn = QEMU_PSCI_0_1_FN_CPU_OFF; | ||
79 | + cpu_on_fn = QEMU_PSCI_0_1_FN_CPU_ON; | ||
80 | + migrate_fn = QEMU_PSCI_0_1_FN_MIGRATE; | ||
81 | + } | ||
82 | + | ||
83 | + /* We adopt the PSCI spec's nomenclature, and use 'conduit' to refer | ||
84 | + * to the instruction that should be used to invoke PSCI functions. | ||
85 | + * However, the device tree binding uses 'method' instead, so that is | ||
86 | + * what we should use here. | ||
87 | + */ | ||
88 | + qemu_fdt_setprop_string(fdt, "/psci", "method", psci_method); | ||
89 | + | ||
90 | + qemu_fdt_setprop_cell(fdt, "/psci", "cpu_suspend", cpu_suspend_fn); | ||
91 | + qemu_fdt_setprop_cell(fdt, "/psci", "cpu_off", cpu_off_fn); | ||
92 | + qemu_fdt_setprop_cell(fdt, "/psci", "cpu_on", cpu_on_fn); | ||
93 | + qemu_fdt_setprop_cell(fdt, "/psci", "migrate", migrate_fn); | ||
94 | +} | ||
95 | + | ||
96 | /** | ||
97 | * load_dtb() - load a device tree binary image into memory | ||
98 | * @addr: the address to load the image at | ||
99 | @@ -XXX,XX +XXX,XX @@ static int load_dtb(hwaddr addr, const struct arm_boot_info *binfo, | ||
100 | } | ||
101 | } | ||
102 | |||
103 | + fdt_add_psci_node(fdt); | ||
104 | + | ||
105 | if (binfo->modify_dtb) { | ||
106 | binfo->modify_dtb(binfo, fdt); | ||
107 | } | ||
108 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 30 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
109 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
110 | --- a/hw/arm/virt.c | 32 | --- a/hw/arm/virt.c |
111 | +++ b/hw/arm/virt.c | 33 | +++ b/hw/arm/virt.c |
112 | @@ -XXX,XX +XXX,XX @@ static void create_fdt(VirtMachineState *vms) | 34 | @@ -XXX,XX +XXX,XX @@ static void virt_set_memmap(VirtMachineState *vms) |
113 | } | 35 | } |
114 | } | 36 | } |
115 | 37 | ||
116 | -static void fdt_add_psci_node(const VirtMachineState *vms) | 38 | +/* |
117 | -{ | 39 | + * finalize_gic_version - Determines the final gic_version |
118 | - uint32_t cpu_suspend_fn; | 40 | + * according to the gic-version property |
119 | - uint32_t cpu_off_fn; | 41 | + * |
120 | - uint32_t cpu_on_fn; | 42 | + * Default GIC type is v2 |
121 | - uint32_t migrate_fn; | 43 | + */ |
122 | - void *fdt = vms->fdt; | 44 | +static void finalize_gic_version(VirtMachineState *vms) |
123 | - ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(0)); | 45 | +{ |
124 | - const char *psci_method; | 46 | + if (vms->gic_version == VIRT_GIC_VERSION_HOST || |
125 | - | 47 | + vms->gic_version == VIRT_GIC_VERSION_MAX) { |
126 | - switch (vms->psci_conduit) { | 48 | + if (!kvm_enabled()) { |
127 | - case QEMU_PSCI_CONDUIT_DISABLED: | 49 | + if (vms->gic_version == VIRT_GIC_VERSION_HOST) { |
128 | - return; | 50 | + error_report("gic-version=host requires KVM"); |
129 | - case QEMU_PSCI_CONDUIT_HVC: | 51 | + exit(1); |
130 | - psci_method = "hvc"; | 52 | + } else { |
131 | - break; | 53 | + /* "max": currently means 3 for TCG */ |
132 | - case QEMU_PSCI_CONDUIT_SMC: | 54 | + vms->gic_version = VIRT_GIC_VERSION_3; |
133 | - psci_method = "smc"; | 55 | + } |
134 | - break; | 56 | + } else { |
135 | - default: | 57 | + vms->gic_version = kvm_arm_vgic_probe(); |
136 | - g_assert_not_reached(); | 58 | + if (!vms->gic_version) { |
59 | + error_report( | ||
60 | + "Unable to determine GIC version supported by host"); | ||
61 | + exit(1); | ||
62 | + } | ||
63 | + } | ||
64 | + } else if (vms->gic_version == VIRT_GIC_VERSION_NOSEL) { | ||
65 | + vms->gic_version = VIRT_GIC_VERSION_2; | ||
66 | + } | ||
67 | +} | ||
68 | + | ||
69 | static void machvirt_init(MachineState *machine) | ||
70 | { | ||
71 | VirtMachineState *vms = VIRT_MACHINE(machine); | ||
72 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
73 | /* We can probe only here because during property set | ||
74 | * KVM is not available yet | ||
75 | */ | ||
76 | - if (vms->gic_version == VIRT_GIC_VERSION_HOST || | ||
77 | - vms->gic_version == VIRT_GIC_VERSION_MAX) { | ||
78 | - if (!kvm_enabled()) { | ||
79 | - if (vms->gic_version == VIRT_GIC_VERSION_HOST) { | ||
80 | - error_report("gic-version=host requires KVM"); | ||
81 | - exit(1); | ||
82 | - } else { | ||
83 | - /* "max": currently means 3 for TCG */ | ||
84 | - vms->gic_version = VIRT_GIC_VERSION_3; | ||
85 | - } | ||
86 | - } else { | ||
87 | - vms->gic_version = kvm_arm_vgic_probe(); | ||
88 | - if (!vms->gic_version) { | ||
89 | - error_report( | ||
90 | - "Unable to determine GIC version supported by host"); | ||
91 | - exit(1); | ||
92 | - } | ||
93 | - } | ||
137 | - } | 94 | - } |
138 | - | 95 | + finalize_gic_version(vms); |
139 | - qemu_fdt_add_subnode(fdt, "/psci"); | 96 | |
140 | - if (armcpu->psci_version == 2) { | 97 | if (!cpu_type_valid(machine->cpu_type)) { |
141 | - const char comp[] = "arm,psci-0.2\0arm,psci"; | 98 | error_report("mach-virt: CPU type %s not supported", machine->cpu_type); |
142 | - qemu_fdt_setprop(fdt, "/psci", "compatible", comp, sizeof(comp)); | 99 | @@ -XXX,XX +XXX,XX @@ static void virt_instance_init(Object *obj) |
143 | - | 100 | "Set on/off to enable/disable using " |
144 | - cpu_off_fn = QEMU_PSCI_0_2_FN_CPU_OFF; | 101 | "physical address space above 32 bits", |
145 | - if (arm_feature(&armcpu->env, ARM_FEATURE_AARCH64)) { | 102 | NULL); |
146 | - cpu_suspend_fn = QEMU_PSCI_0_2_FN64_CPU_SUSPEND; | 103 | - /* Default GIC type is v2 */ |
147 | - cpu_on_fn = QEMU_PSCI_0_2_FN64_CPU_ON; | 104 | - vms->gic_version = VIRT_GIC_VERSION_2; |
148 | - migrate_fn = QEMU_PSCI_0_2_FN64_MIGRATE; | 105 | + vms->gic_version = VIRT_GIC_VERSION_NOSEL; |
149 | - } else { | 106 | object_property_add_str(obj, "gic-version", virt_get_gic_version, |
150 | - cpu_suspend_fn = QEMU_PSCI_0_2_FN_CPU_SUSPEND; | 107 | virt_set_gic_version, NULL); |
151 | - cpu_on_fn = QEMU_PSCI_0_2_FN_CPU_ON; | 108 | object_property_set_description(obj, "gic-version", |
152 | - migrate_fn = QEMU_PSCI_0_2_FN_MIGRATE; | ||
153 | - } | ||
154 | - } else { | ||
155 | - qemu_fdt_setprop_string(fdt, "/psci", "compatible", "arm,psci"); | ||
156 | - | ||
157 | - cpu_suspend_fn = QEMU_PSCI_0_1_FN_CPU_SUSPEND; | ||
158 | - cpu_off_fn = QEMU_PSCI_0_1_FN_CPU_OFF; | ||
159 | - cpu_on_fn = QEMU_PSCI_0_1_FN_CPU_ON; | ||
160 | - migrate_fn = QEMU_PSCI_0_1_FN_MIGRATE; | ||
161 | - } | ||
162 | - | ||
163 | - /* We adopt the PSCI spec's nomenclature, and use 'conduit' to refer | ||
164 | - * to the instruction that should be used to invoke PSCI functions. | ||
165 | - * However, the device tree binding uses 'method' instead, so that is | ||
166 | - * what we should use here. | ||
167 | - */ | ||
168 | - qemu_fdt_setprop_string(fdt, "/psci", "method", psci_method); | ||
169 | - | ||
170 | - qemu_fdt_setprop_cell(fdt, "/psci", "cpu_suspend", cpu_suspend_fn); | ||
171 | - qemu_fdt_setprop_cell(fdt, "/psci", "cpu_off", cpu_off_fn); | ||
172 | - qemu_fdt_setprop_cell(fdt, "/psci", "cpu_on", cpu_on_fn); | ||
173 | - qemu_fdt_setprop_cell(fdt, "/psci", "migrate", migrate_fn); | ||
174 | -} | ||
175 | - | ||
176 | static void fdt_add_timer_nodes(const VirtMachineState *vms) | ||
177 | { | ||
178 | /* On real hardware these interrupts are level-triggered. | ||
179 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
180 | } | ||
181 | fdt_add_timer_nodes(vms); | ||
182 | fdt_add_cpu_nodes(vms); | ||
183 | - fdt_add_psci_node(vms); | ||
184 | |||
185 | memory_region_allocate_system_memory(ram, NULL, "mach-virt.ram", | ||
186 | machine->ram_size); | ||
187 | -- | 109 | -- |
188 | 2.16.1 | 110 | 2.20.1 |
189 | 111 | ||
190 | 112 | diff view generated by jsdifflib |
1 | From: Christoffer Dall <christoffer.dall@linaro.org> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | KVM doesn't support emulating a GICv3 in userspace, only GICv2. We | 3 | Convert kvm_arm_vgic_probe() so that it returns a |
4 | currently attempt this anyway, and as a result a KVM guest doesn't | 4 | bitmap of supported in-kernel emulation VGIC versions instead |
5 | receive interrupts and the user is left wondering why. Report an error | 5 | of the max version: at the moment values can be v2 and v3. |
6 | to the user if this particular combination is requested. | 6 | This allows to expose the case where the host GICv3 also |
7 | supports GICv2 emulation. This will be useful to choose the | ||
8 | default version in KVM accelerated mode. | ||
7 | 9 | ||
8 | Signed-off-by: Christoffer Dall <christoffer.dall@linaro.org> | 10 | Signed-off-by: Eric Auger <eric.auger@redhat.com> |
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 11 | Reviewed-by: Andrew Jones <drjones@redhat.com> |
10 | Message-id: 20180201205307.30343-1-christoffer.dall@linaro.org | 12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
13 | Message-id: 20200311131618.7187-5-eric.auger@redhat.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 15 | --- |
13 | target/arm/kvm_arm.h | 4 ++++ | 16 | target/arm/kvm_arm.h | 3 +++ |
14 | 1 file changed, 4 insertions(+) | 17 | hw/arm/virt.c | 11 +++++++++-- |
18 | target/arm/kvm.c | 14 ++++++++------ | ||
19 | 3 files changed, 20 insertions(+), 8 deletions(-) | ||
15 | 20 | ||
16 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h | 21 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h |
17 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/kvm_arm.h | 23 | --- a/target/arm/kvm_arm.h |
19 | +++ b/target/arm/kvm_arm.h | 24 | +++ b/target/arm/kvm_arm.h |
20 | @@ -XXX,XX +XXX,XX @@ static inline const char *gicv3_class_name(void) | 25 | @@ -XXX,XX +XXX,XX @@ |
21 | exit(1); | 26 | #include "exec/memory.h" |
22 | #endif | 27 | #include "qemu/error-report.h" |
23 | } else { | 28 | |
24 | + if (kvm_enabled()) { | 29 | +#define KVM_ARM_VGIC_V2 (1 << 0) |
25 | + error_report("Userspace GICv3 is not supported with KVM"); | 30 | +#define KVM_ARM_VGIC_V3 (1 << 1) |
26 | + exit(1); | 31 | + |
27 | + } | 32 | /** |
28 | return "arm-gicv3"; | 33 | * kvm_arm_vcpu_init: |
34 | * @cs: CPUState | ||
35 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/hw/arm/virt.c | ||
38 | +++ b/hw/arm/virt.c | ||
39 | @@ -XXX,XX +XXX,XX @@ static void finalize_gic_version(VirtMachineState *vms) | ||
40 | vms->gic_version = VIRT_GIC_VERSION_3; | ||
41 | } | ||
42 | } else { | ||
43 | - vms->gic_version = kvm_arm_vgic_probe(); | ||
44 | - if (!vms->gic_version) { | ||
45 | + int probe_bitmap = kvm_arm_vgic_probe(); | ||
46 | + | ||
47 | + if (!probe_bitmap) { | ||
48 | error_report( | ||
49 | "Unable to determine GIC version supported by host"); | ||
50 | exit(1); | ||
51 | + } else { | ||
52 | + if (probe_bitmap & KVM_ARM_VGIC_V3) { | ||
53 | + vms->gic_version = VIRT_GIC_VERSION_3; | ||
54 | + } else { | ||
55 | + vms->gic_version = VIRT_GIC_VERSION_2; | ||
56 | + } | ||
57 | } | ||
58 | } | ||
59 | } else if (vms->gic_version == VIRT_GIC_VERSION_NOSEL) { | ||
60 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c | ||
61 | index XXXXXXX..XXXXXXX 100644 | ||
62 | --- a/target/arm/kvm.c | ||
63 | +++ b/target/arm/kvm.c | ||
64 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_irqchip_create(KVMState *s) | ||
65 | |||
66 | int kvm_arm_vgic_probe(void) | ||
67 | { | ||
68 | + int val = 0; | ||
69 | + | ||
70 | if (kvm_create_device(kvm_state, | ||
71 | KVM_DEV_TYPE_ARM_VGIC_V3, true) == 0) { | ||
72 | - return 3; | ||
73 | - } else if (kvm_create_device(kvm_state, | ||
74 | - KVM_DEV_TYPE_ARM_VGIC_V2, true) == 0) { | ||
75 | - return 2; | ||
76 | - } else { | ||
77 | - return 0; | ||
78 | + val |= KVM_ARM_VGIC_V3; | ||
29 | } | 79 | } |
80 | + if (kvm_create_device(kvm_state, | ||
81 | + KVM_DEV_TYPE_ARM_VGIC_V2, true) == 0) { | ||
82 | + val |= KVM_ARM_VGIC_V2; | ||
83 | + } | ||
84 | + return val; | ||
30 | } | 85 | } |
86 | |||
87 | int kvm_arm_set_irq(int cpu, int irqtype, int irq, int level) | ||
31 | -- | 88 | -- |
32 | 2.16.1 | 89 | 2.20.1 |
33 | 90 | ||
34 | 91 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | IP block found on several generations of i.MX family does not use | 3 | Restructure the finalize_gic_version with switch cases and |
4 | vanilla SDHCI implementation and it comes with a number of quirks. | 4 | clearly separate the following cases: |
5 | 5 | ||
6 | Introduce i.MX SDHCI subtype of SDHCI block to add code necessary to | 6 | - KVM mode / in-kernel irqchip |
7 | support unmodified Linux guest driver. | 7 | - KVM mode / userspace irqchip |
8 | - TCG mode | ||
8 | 9 | ||
9 | Cc: Peter Maydell <peter.maydell@linaro.org> | 10 | In KVM mode / in-kernel irqchip , we explictly check whether |
10 | Cc: Jason Wang <jasowang@redhat.com> | 11 | the chosen version is supported by the host. If the end-user |
11 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | 12 | explicitly sets v2/v3 and this is not supported by the host, |
12 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | 13 | then the user gets an explicit error message. Note that for |
13 | Cc: Michael S. Tsirkin <mst@redhat.com> | 14 | old kernels where the CREATE_DEVICE ioctl doesn't exist then |
14 | Cc: qemu-devel@nongnu.org | 15 | we will now fail if the user specifically asked for gicv2, |
15 | Cc: qemu-arm@nongnu.org | 16 | where previously we (probably) would have succeeded. |
16 | Cc: yurovsky@gmail.com | 17 | |
17 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 18 | In KVM mode / userspace irqchip we immediatly output an error |
18 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | 19 | in case the end-user explicitly selected v3. Also we warn the |
19 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 20 | end-user about the unexpected usage of gic-version=host in |
20 | [PMM: define and use ESDHC_UNDOCUMENTED_REG27] | 21 | that case as only userspace GICv2 is supported. |
22 | |||
23 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
24 | Reviewed-by: Andrew Jones <drjones@redhat.com> | ||
25 | Message-id: 20200311131618.7187-6-eric.auger@redhat.com | ||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
22 | --- | 27 | --- |
23 | hw/sd/sdhci-internal.h | 23 +++++ | 28 | hw/arm/virt.c | 88 +++++++++++++++++++++++++++++++++++++++------------ |
24 | include/hw/sd/sdhci.h | 13 +++ | 29 | 1 file changed, 67 insertions(+), 21 deletions(-) |
25 | hw/sd/sdhci.c | 230 ++++++++++++++++++++++++++++++++++++++++++++++++- | ||
26 | 3 files changed, 265 insertions(+), 1 deletion(-) | ||
27 | 30 | ||
28 | diff --git a/hw/sd/sdhci-internal.h b/hw/sd/sdhci-internal.h | 31 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
29 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/hw/sd/sdhci-internal.h | 33 | --- a/hw/arm/virt.c |
31 | +++ b/hw/sd/sdhci-internal.h | 34 | +++ b/hw/arm/virt.c |
32 | @@ -XXX,XX +XXX,XX @@ | 35 | @@ -XXX,XX +XXX,XX @@ static void virt_set_memmap(VirtMachineState *vms) |
33 | 36 | */ | |
34 | /* R/W Host control Register 0x0 */ | 37 | static void finalize_gic_version(VirtMachineState *vms) |
35 | #define SDHC_HOSTCTL 0x28 | 38 | { |
36 | +#define SDHC_CTRL_LED 0x01 | 39 | - if (vms->gic_version == VIRT_GIC_VERSION_HOST || |
37 | #define SDHC_CTRL_DMA_CHECK_MASK 0x18 | 40 | - vms->gic_version == VIRT_GIC_VERSION_MAX) { |
38 | #define SDHC_CTRL_SDMA 0x00 | 41 | - if (!kvm_enabled()) { |
39 | #define SDHC_CTRL_ADMA1_32 0x08 | 42 | - if (vms->gic_version == VIRT_GIC_VERSION_HOST) { |
40 | #define SDHC_CTRL_ADMA2_32 0x10 | 43 | - error_report("gic-version=host requires KVM"); |
41 | #define SDHC_CTRL_ADMA2_64 0x18 | 44 | - exit(1); |
42 | #define SDHC_DMA_TYPE(x) ((x) & SDHC_CTRL_DMA_CHECK_MASK) | 45 | - } else { |
43 | +#define SDHC_CTRL_4BITBUS 0x02 | 46 | - /* "max": currently means 3 for TCG */ |
44 | +#define SDHC_CTRL_8BITBUS 0x20 | 47 | - vms->gic_version = VIRT_GIC_VERSION_3; |
45 | +#define SDHC_CTRL_CDTEST_INS 0x40 | 48 | - } |
46 | +#define SDHC_CTRL_CDTEST_EN 0x80 | 49 | - } else { |
47 | + | 50 | - int probe_bitmap = kvm_arm_vgic_probe(); |
48 | 51 | + if (kvm_enabled()) { | |
49 | /* R/W Power Control Register 0x0 */ | 52 | + int probe_bitmap; |
50 | #define SDHC_PWRCON 0x29 | 53 | |
51 | @@ -XXX,XX +XXX,XX @@ enum { | 54 | - if (!probe_bitmap) { |
52 | sdhc_gap_write = 2 /* SDHC stopped at block gap during write operation */ | 55 | + if (!kvm_irqchip_in_kernel()) { |
53 | }; | 56 | + switch (vms->gic_version) { |
54 | 57 | + case VIRT_GIC_VERSION_HOST: | |
55 | +extern const VMStateDescription sdhci_vmstate; | 58 | + warn_report( |
56 | + | 59 | + "gic-version=host not relevant with kernel-irqchip=off " |
57 | + | 60 | + "as only userspace GICv2 is supported. Using v2 ..."); |
58 | +#define ESDHC_MIX_CTRL 0x48 | 61 | + return; |
59 | +#define ESDHC_VENDOR_SPEC 0xc0 | 62 | + case VIRT_GIC_VERSION_MAX: |
60 | +#define ESDHC_DLL_CTRL 0x60 | 63 | + case VIRT_GIC_VERSION_NOSEL: |
61 | + | 64 | + vms->gic_version = VIRT_GIC_VERSION_2; |
62 | +#define ESDHC_TUNING_CTRL 0xcc | 65 | + return; |
63 | +#define ESDHC_TUNE_CTRL_STATUS 0x68 | 66 | + case VIRT_GIC_VERSION_2: |
64 | +#define ESDHC_WTMK_LVL 0x44 | 67 | + return; |
65 | + | 68 | + case VIRT_GIC_VERSION_3: |
66 | +/* Undocumented register used by guests working around erratum ERR004536 */ | 69 | error_report( |
67 | +#define ESDHC_UNDOCUMENTED_REG27 0x6c | 70 | - "Unable to determine GIC version supported by host"); |
68 | + | 71 | + "gic-version=3 is not supported with kernel-irqchip=off"); |
69 | +#define ESDHC_CTRL_4BITBUS (0x1 << 1) | 72 | exit(1); |
70 | +#define ESDHC_CTRL_8BITBUS (0x2 << 1) | 73 | - } else { |
71 | + | 74 | - if (probe_bitmap & KVM_ARM_VGIC_V3) { |
72 | #endif | 75 | - vms->gic_version = VIRT_GIC_VERSION_3; |
73 | diff --git a/include/hw/sd/sdhci.h b/include/hw/sd/sdhci.h | 76 | - } else { |
74 | index XXXXXXX..XXXXXXX 100644 | 77 | - vms->gic_version = VIRT_GIC_VERSION_2; |
75 | --- a/include/hw/sd/sdhci.h | 78 | - } |
76 | +++ b/include/hw/sd/sdhci.h | ||
77 | @@ -XXX,XX +XXX,XX @@ typedef struct SDHCIState { | ||
78 | AddressSpace sysbus_dma_as; | ||
79 | AddressSpace *dma_as; | ||
80 | MemoryRegion *dma_mr; | ||
81 | + const MemoryRegionOps *io_ops; | ||
82 | |||
83 | QEMUTimer *insert_timer; /* timer for 'changing' sd card. */ | ||
84 | QEMUTimer *transfer_timer; | ||
85 | @@ -XXX,XX +XXX,XX @@ typedef struct SDHCIState { | ||
86 | |||
87 | /* Configurable properties */ | ||
88 | bool pending_insert_quirk; /* Quirk for Raspberry Pi card insert int */ | ||
89 | + uint32_t quirks; | ||
90 | } SDHCIState; | ||
91 | |||
92 | +/* | ||
93 | + * Controller does not provide transfer-complete interrupt when not | ||
94 | + * busy. | ||
95 | + * | ||
96 | + * NOTE: This definition is taken out of Linux kernel and so the | ||
97 | + * original bit number is preserved | ||
98 | + */ | ||
99 | +#define SDHCI_QUIRK_NO_BUSY_IRQ BIT(14) | ||
100 | + | ||
101 | #define TYPE_PCI_SDHCI "sdhci-pci" | ||
102 | #define PCI_SDHCI(obj) OBJECT_CHECK(SDHCIState, (obj), TYPE_PCI_SDHCI) | ||
103 | |||
104 | @@ -XXX,XX +XXX,XX @@ typedef struct SDHCIState { | ||
105 | #define SYSBUS_SDHCI(obj) \ | ||
106 | OBJECT_CHECK(SDHCIState, (obj), TYPE_SYSBUS_SDHCI) | ||
107 | |||
108 | +#define TYPE_IMX_USDHC "imx-usdhc" | ||
109 | + | ||
110 | #endif /* SDHCI_H */ | ||
111 | diff --git a/hw/sd/sdhci.c b/hw/sd/sdhci.c | ||
112 | index XXXXXXX..XXXXXXX 100644 | ||
113 | --- a/hw/sd/sdhci.c | ||
114 | +++ b/hw/sd/sdhci.c | ||
115 | @@ -XXX,XX +XXX,XX @@ static void sdhci_send_command(SDHCIState *s) | ||
116 | } | 79 | } |
117 | } | 80 | } |
118 | 81 | - } else if (vms->gic_version == VIRT_GIC_VERSION_NOSEL) { | |
119 | - if ((s->norintstsen & SDHC_NISEN_TRSCMP) && | ||
120 | + if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) && | ||
121 | + (s->norintstsen & SDHC_NISEN_TRSCMP) && | ||
122 | (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) { | ||
123 | s->norintsts |= SDHC_NIS_TRSCMP; | ||
124 | } | ||
125 | @@ -XXX,XX +XXX,XX @@ static void sdhci_initfn(SDHCIState *s) | ||
126 | |||
127 | s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s); | ||
128 | s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s); | ||
129 | + | 82 | + |
130 | + s->io_ops = &sdhci_mmio_ops; | 83 | + probe_bitmap = kvm_arm_vgic_probe(); |
131 | } | 84 | + if (!probe_bitmap) { |
132 | 85 | + error_report("Unable to determine GIC version supported by host"); | |
133 | static void sdhci_uninitfn(SDHCIState *s) | 86 | + exit(1); |
134 | @@ -XXX,XX +XXX,XX @@ static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp) | ||
135 | } | ||
136 | |||
137 | sysbus_init_irq(sbd, &s->irq); | ||
138 | + | ||
139 | + memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci", | ||
140 | + SDHC_REGISTERS_MAP_SIZE); | ||
141 | + | ||
142 | sysbus_init_mmio(sbd, &s->iomem); | ||
143 | } | ||
144 | |||
145 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo sdhci_bus_info = { | ||
146 | .class_init = sdhci_bus_class_init, | ||
147 | }; | ||
148 | |||
149 | +static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size) | ||
150 | +{ | ||
151 | + SDHCIState *s = SYSBUS_SDHCI(opaque); | ||
152 | + uint32_t ret; | ||
153 | + uint16_t hostctl; | ||
154 | + | ||
155 | + switch (offset) { | ||
156 | + default: | ||
157 | + return sdhci_read(opaque, offset, size); | ||
158 | + | ||
159 | + case SDHC_HOSTCTL: | ||
160 | + /* | ||
161 | + * For a detailed explanation on the following bit | ||
162 | + * manipulation code see comments in a similar part of | ||
163 | + * usdhc_write() | ||
164 | + */ | ||
165 | + hostctl = SDHC_DMA_TYPE(s->hostctl) << (8 - 3); | ||
166 | + | ||
167 | + if (s->hostctl & SDHC_CTRL_8BITBUS) { | ||
168 | + hostctl |= ESDHC_CTRL_8BITBUS; | ||
169 | + } | 87 | + } |
170 | + | 88 | + |
171 | + if (s->hostctl & SDHC_CTRL_4BITBUS) { | 89 | + switch (vms->gic_version) { |
172 | + hostctl |= ESDHC_CTRL_4BITBUS; | 90 | + case VIRT_GIC_VERSION_HOST: |
91 | + case VIRT_GIC_VERSION_MAX: | ||
92 | + if (probe_bitmap & KVM_ARM_VGIC_V3) { | ||
93 | + vms->gic_version = VIRT_GIC_VERSION_3; | ||
94 | + } else { | ||
95 | + vms->gic_version = VIRT_GIC_VERSION_2; | ||
96 | + } | ||
97 | + return; | ||
98 | + case VIRT_GIC_VERSION_NOSEL: | ||
99 | + vms->gic_version = VIRT_GIC_VERSION_2; | ||
100 | + break; | ||
101 | + case VIRT_GIC_VERSION_2: | ||
102 | + case VIRT_GIC_VERSION_3: | ||
103 | + break; | ||
173 | + } | 104 | + } |
174 | + | 105 | + |
175 | + ret = hostctl; | 106 | + /* Check chosen version is effectively supported by the host */ |
176 | + ret |= (uint32_t)s->blkgap << 16; | 107 | + if (vms->gic_version == VIRT_GIC_VERSION_2 && |
177 | + ret |= (uint32_t)s->wakcon << 24; | 108 | + !(probe_bitmap & KVM_ARM_VGIC_V2)) { |
178 | + | 109 | + error_report("host does not support in-kernel GICv2 emulation"); |
179 | + break; | 110 | + exit(1); |
180 | + | 111 | + } else if (vms->gic_version == VIRT_GIC_VERSION_3 && |
181 | + case ESDHC_DLL_CTRL: | 112 | + !(probe_bitmap & KVM_ARM_VGIC_V3)) { |
182 | + case ESDHC_TUNE_CTRL_STATUS: | 113 | + error_report("host does not support in-kernel GICv3 emulation"); |
183 | + case ESDHC_UNDOCUMENTED_REG27: | 114 | + exit(1); |
184 | + case ESDHC_TUNING_CTRL: | 115 | + } |
185 | + case ESDHC_VENDOR_SPEC: | 116 | + return; |
186 | + case ESDHC_MIX_CTRL: | ||
187 | + case ESDHC_WTMK_LVL: | ||
188 | + ret = 0; | ||
189 | + break; | ||
190 | + } | 117 | + } |
191 | + | 118 | + |
192 | + return ret; | 119 | + /* TCG mode */ |
193 | +} | 120 | + switch (vms->gic_version) { |
194 | + | 121 | + case VIRT_GIC_VERSION_NOSEL: |
195 | +static void | 122 | vms->gic_version = VIRT_GIC_VERSION_2; |
196 | +usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) | ||
197 | +{ | ||
198 | + SDHCIState *s = SYSBUS_SDHCI(opaque); | ||
199 | + uint8_t hostctl; | ||
200 | + uint32_t value = (uint32_t)val; | ||
201 | + | ||
202 | + switch (offset) { | ||
203 | + case ESDHC_DLL_CTRL: | ||
204 | + case ESDHC_TUNE_CTRL_STATUS: | ||
205 | + case ESDHC_UNDOCUMENTED_REG27: | ||
206 | + case ESDHC_TUNING_CTRL: | ||
207 | + case ESDHC_WTMK_LVL: | ||
208 | + case ESDHC_VENDOR_SPEC: | ||
209 | + break; | 123 | + break; |
210 | + | 124 | + case VIRT_GIC_VERSION_MAX: |
211 | + case SDHC_HOSTCTL: | 125 | + vms->gic_version = VIRT_GIC_VERSION_3; |
212 | + /* | ||
213 | + * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL) | ||
214 | + * | ||
215 | + * 7 6 5 4 3 2 1 0 | ||
216 | + * |-----------+--------+--------+-----------+----------+---------| | ||
217 | + * | Card | Card | Endian | DATA3 | Data | Led | | ||
218 | + * | Detect | Detect | Mode | as Card | Transfer | Control | | ||
219 | + * | Signal | Test | | Detection | Width | | | ||
220 | + * | Selection | Level | | Pin | | | | ||
221 | + * |-----------+--------+--------+-----------+----------+---------| | ||
222 | + * | ||
223 | + * and 0x29 | ||
224 | + * | ||
225 | + * 15 10 9 8 | ||
226 | + * |----------+------| | ||
227 | + * | Reserved | DMA | | ||
228 | + * | | Sel. | | ||
229 | + * | | | | ||
230 | + * |----------+------| | ||
231 | + * | ||
232 | + * and here's what SDCHI spec expects those offsets to be: | ||
233 | + * | ||
234 | + * 0x28 (Host Control Register) | ||
235 | + * | ||
236 | + * 7 6 5 4 3 2 1 0 | ||
237 | + * |--------+--------+----------+------+--------+----------+---------| | ||
238 | + * | Card | Card | Extended | DMA | High | Data | LED | | ||
239 | + * | Detect | Detect | Data | Sel. | Speed | Transfer | Control | | ||
240 | + * | Signal | Test | Transfer | | Enable | Width | | | ||
241 | + * | Sel. | Level | Width | | | | | | ||
242 | + * |--------+--------+----------+------+--------+----------+---------| | ||
243 | + * | ||
244 | + * and 0x29 (Power Control Register) | ||
245 | + * | ||
246 | + * |----------------------------------| | ||
247 | + * | Power Control Register | | ||
248 | + * | | | ||
249 | + * | Description omitted, | | ||
250 | + * | since it has no analog in ESDHCI | | ||
251 | + * | | | ||
252 | + * |----------------------------------| | ||
253 | + * | ||
254 | + * Since offsets 0x2A and 0x2B should be compatible between | ||
255 | + * both IP specs we only need to reconcile least 16-bit of the | ||
256 | + * word we've been given. | ||
257 | + */ | ||
258 | + | ||
259 | + /* | ||
260 | + * First, save bits 7 6 and 0 since they are identical | ||
261 | + */ | ||
262 | + hostctl = value & (SDHC_CTRL_LED | | ||
263 | + SDHC_CTRL_CDTEST_INS | | ||
264 | + SDHC_CTRL_CDTEST_EN); | ||
265 | + /* | ||
266 | + * Second, split "Data Transfer Width" from bits 2 and 1 in to | ||
267 | + * bits 5 and 1 | ||
268 | + */ | ||
269 | + if (value & ESDHC_CTRL_8BITBUS) { | ||
270 | + hostctl |= SDHC_CTRL_8BITBUS; | ||
271 | + } | ||
272 | + | ||
273 | + if (value & ESDHC_CTRL_4BITBUS) { | ||
274 | + hostctl |= ESDHC_CTRL_4BITBUS; | ||
275 | + } | ||
276 | + | ||
277 | + /* | ||
278 | + * Third, move DMA select from bits 9 and 8 to bits 4 and 3 | ||
279 | + */ | ||
280 | + hostctl |= SDHC_DMA_TYPE(value >> (8 - 3)); | ||
281 | + | ||
282 | + /* | ||
283 | + * Now place the corrected value into low 16-bit of the value | ||
284 | + * we are going to give standard SDHCI write function | ||
285 | + * | ||
286 | + * NOTE: This transformation should be the inverse of what can | ||
287 | + * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux | ||
288 | + * kernel | ||
289 | + */ | ||
290 | + value &= ~UINT16_MAX; | ||
291 | + value |= hostctl; | ||
292 | + value |= (uint16_t)s->pwrcon << 8; | ||
293 | + | ||
294 | + sdhci_write(opaque, offset, value, size); | ||
295 | + break; | 126 | + break; |
296 | + | 127 | + case VIRT_GIC_VERSION_HOST: |
297 | + case ESDHC_MIX_CTRL: | 128 | + error_report("gic-version=host requires KVM"); |
298 | + /* | 129 | + exit(1); |
299 | + * So, when SD/MMC stack in Linux tries to write to "Transfer | 130 | + case VIRT_GIC_VERSION_2: |
300 | + * Mode Register", ESDHC i.MX quirk code will translate it | 131 | + case VIRT_GIC_VERSION_3: |
301 | + * into a write to ESDHC_MIX_CTRL, so we do the opposite in | ||
302 | + * order to get where we started | ||
303 | + * | ||
304 | + * Note that Auto CMD23 Enable bit is located in a wrong place | ||
305 | + * on i.MX, but since it is not used by QEMU we do not care. | ||
306 | + * | ||
307 | + * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...) | ||
308 | + * here becuase it will result in a call to | ||
309 | + * sdhci_send_command(s) which we don't want. | ||
310 | + * | ||
311 | + */ | ||
312 | + s->trnmod = value & UINT16_MAX; | ||
313 | + break; | 132 | + break; |
314 | + case SDHC_TRNMOD: | 133 | } |
315 | + /* | ||
316 | + * Similar to above, but this time a write to "Command | ||
317 | + * Register" will be translated into a 4-byte write to | ||
318 | + * "Transfer Mode register" where lower 16-bit of value would | ||
319 | + * be set to zero. So what we do is fill those bits with | ||
320 | + * cached value from s->trnmod and let the SDHCI | ||
321 | + * infrastructure handle the rest | ||
322 | + */ | ||
323 | + sdhci_write(opaque, offset, val | s->trnmod, size); | ||
324 | + break; | ||
325 | + case SDHC_BLKSIZE: | ||
326 | + /* | ||
327 | + * ESDHCI does not implement "Host SDMA Buffer Boundary", and | ||
328 | + * Linux driver will try to zero this field out which will | ||
329 | + * break the rest of SDHCI emulation. | ||
330 | + * | ||
331 | + * Linux defaults to maximum possible setting (512K boundary) | ||
332 | + * and it seems to be the only option that i.MX IP implements, | ||
333 | + * so we artificially set it to that value. | ||
334 | + */ | ||
335 | + val |= 0x7 << 12; | ||
336 | + /* FALLTHROUGH */ | ||
337 | + default: | ||
338 | + sdhci_write(opaque, offset, val, size); | ||
339 | + break; | ||
340 | + } | ||
341 | +} | ||
342 | + | ||
343 | + | ||
344 | +static const MemoryRegionOps usdhc_mmio_ops = { | ||
345 | + .read = usdhc_read, | ||
346 | + .write = usdhc_write, | ||
347 | + .valid = { | ||
348 | + .min_access_size = 1, | ||
349 | + .max_access_size = 4, | ||
350 | + .unaligned = false | ||
351 | + }, | ||
352 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
353 | +}; | ||
354 | + | ||
355 | +static void imx_usdhc_init(Object *obj) | ||
356 | +{ | ||
357 | + SDHCIState *s = SYSBUS_SDHCI(obj); | ||
358 | + | ||
359 | + s->io_ops = &usdhc_mmio_ops; | ||
360 | + s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ; | ||
361 | +} | ||
362 | + | ||
363 | +static const TypeInfo imx_usdhc_info = { | ||
364 | + .name = TYPE_IMX_USDHC, | ||
365 | + .parent = TYPE_SYSBUS_SDHCI, | ||
366 | + .instance_init = imx_usdhc_init, | ||
367 | +}; | ||
368 | + | ||
369 | static void sdhci_register_types(void) | ||
370 | { | ||
371 | type_register_static(&sdhci_pci_info); | ||
372 | type_register_static(&sdhci_sysbus_info); | ||
373 | type_register_static(&sdhci_bus_info); | ||
374 | + type_register_static(&imx_usdhc_info); | ||
375 | } | 134 | } |
376 | 135 | ||
377 | type_init(sdhci_register_types) | ||
378 | -- | 136 | -- |
379 | 2.16.1 | 137 | 2.20.1 |
380 | 138 | ||
381 | 139 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 3 | At the moment if the end-user does not specify the gic-version along |
4 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 4 | with KVM acceleration, v2 is set by default. However most of the |
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | systems now have GICv3 and sometimes they do not support GICv2 |
6 | Message-id: 20180123035349.24538-3-richard.henderson@linaro.org | 6 | compatibility. |
7 | |||
8 | This patch keeps the default v2 selection in all cases except | ||
9 | in the KVM accelerated mode when either | ||
10 | - the host does not support GICv2 in-kernel emulation or | ||
11 | - number of VCPUS exceeds 8. | ||
12 | |||
13 | Those cases did not work anyway so we do not break any compatibility. | ||
14 | Now we get v3 selected in such a case. | ||
15 | |||
16 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
17 | Reported-by: Dr. David Alan Gilbert <dgilbert@redhat.com> | ||
18 | Reviewed-by: Andrew Jones <drjones@redhat.com> | ||
19 | Message-id: 20200311131618.7187-7-eric.auger@redhat.com | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 21 | --- |
9 | target/arm/cpu.h | 12 ++++++++++++ | 22 | hw/arm/virt.c | 17 ++++++++++++++++- |
10 | 1 file changed, 12 insertions(+) | 23 | 1 file changed, 16 insertions(+), 1 deletion(-) |
11 | 24 | ||
12 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 25 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
13 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/cpu.h | 27 | --- a/hw/arm/virt.c |
15 | +++ b/target/arm/cpu.h | 28 | +++ b/hw/arm/virt.c |
16 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMVectorReg { | 29 | @@ -XXX,XX +XXX,XX @@ static void virt_set_memmap(VirtMachineState *vms) |
17 | uint64_t d[2 * ARM_MAX_VQ] QEMU_ALIGNED(16); | 30 | */ |
18 | } ARMVectorReg; | 31 | static void finalize_gic_version(VirtMachineState *vms) |
19 | 32 | { | |
20 | +/* In AArch32 mode, predicate registers do not exist at all. */ | 33 | + unsigned int max_cpus = MACHINE(vms)->smp.max_cpus; |
21 | +#ifdef TARGET_AARCH64 | ||
22 | +typedef struct ARMPredicateReg { | ||
23 | + uint64_t p[2 * ARM_MAX_VQ / 8] QEMU_ALIGNED(16); | ||
24 | +} ARMPredicateReg; | ||
25 | +#endif | ||
26 | + | 34 | + |
27 | 35 | if (kvm_enabled()) { | |
28 | typedef struct CPUARMState { | 36 | int probe_bitmap; |
29 | /* Regs for current mode. */ | 37 | |
30 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 38 | @@ -XXX,XX +XXX,XX @@ static void finalize_gic_version(VirtMachineState *vms) |
31 | struct { | 39 | } |
32 | ARMVectorReg zregs[32]; | 40 | return; |
33 | 41 | case VIRT_GIC_VERSION_NOSEL: | |
34 | +#ifdef TARGET_AARCH64 | 42 | - vms->gic_version = VIRT_GIC_VERSION_2; |
35 | + /* Store FFR as pregs[16] to make it easier to treat as any other. */ | 43 | + if ((probe_bitmap & KVM_ARM_VGIC_V2) && max_cpus <= GIC_NCPU) { |
36 | + ARMPredicateReg pregs[17]; | 44 | + vms->gic_version = VIRT_GIC_VERSION_2; |
37 | +#endif | 45 | + } else if (probe_bitmap & KVM_ARM_VGIC_V3) { |
38 | + | 46 | + /* |
39 | uint32_t xregs[16]; | 47 | + * in case the host does not support v2 in-kernel emulation or |
40 | /* We store these fpcsr fields separately for convenience. */ | 48 | + * the end-user requested more than 8 VCPUs we now default |
41 | int vec_len; | 49 | + * to v3. In any case defaulting to v2 would be broken. |
50 | + */ | ||
51 | + vms->gic_version = VIRT_GIC_VERSION_3; | ||
52 | + } else if (max_cpus > GIC_NCPU) { | ||
53 | + error_report("host only supports in-kernel GICv2 emulation " | ||
54 | + "but more than 8 vcpus are requested"); | ||
55 | + exit(1); | ||
56 | + } | ||
57 | break; | ||
58 | case VIRT_GIC_VERSION_2: | ||
59 | case VIRT_GIC_VERSION_3: | ||
42 | -- | 60 | -- |
43 | 2.16.1 | 61 | 2.20.1 |
44 | 62 | ||
45 | 63 | diff view generated by jsdifflib |
1 | Currently armv7m_nvic_acknowledge_irq() does three things: | 1 | From: Beata Michalska <beata.michalska@linaro.org> |
---|---|---|---|
2 | * make the current highest priority pending interrupt active | ||
3 | * return a bool indicating whether that interrupt is targeting | ||
4 | Secure or NonSecure state | ||
5 | * implicitly tell the caller which is the highest priority | ||
6 | pending interrupt by setting env->v7m.exception | ||
7 | 2 | ||
8 | We need to split these jobs, because v7m_exception_taken() | 3 | KVM_SET_VCPU_EVENTS might actually lead to vcpu registers being modified. |
9 | needs to know whether the pending interrupt targets Secure so | 4 | As such this should be the last step of sync to avoid potential overwriting |
10 | it can choose to stack callee-saves registers or not, but it | 5 | of whatever changes KVM might have done. |
11 | must not make the interrupt active until after it has done | ||
12 | that stacking, in case the stacking causes a derived exception. | ||
13 | Similarly, it needs to know the number of the pending interrupt | ||
14 | so it can read the correct vector table entry before the | ||
15 | interrupt is made active, because vector table reads might | ||
16 | also cause a derived exception. | ||
17 | 6 | ||
18 | Create a new armv7m_nvic_get_pending_irq_info() function which simply | 7 | Signed-off-by: Beata Michalska <beata.michalska@linaro.org> |
19 | returns information about the highest priority pending interrupt, and | 8 | Reviewed-by: Andrew Jones <drjones@redhat.com> |
20 | use it to rearrange the v7m_exception_taken() code so we don't | 9 | Message-id: 20200312003401.29017-2-beata.michalska@linaro.org |
21 | acknowledge the exception until we've done all the things which could | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
22 | possibly cause a derived exception. | 11 | --- |
12 | target/arm/kvm32.c | 15 ++++++++++----- | ||
13 | target/arm/kvm64.c | 15 ++++++++++----- | ||
14 | 2 files changed, 20 insertions(+), 10 deletions(-) | ||
23 | 15 | ||
24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | diff --git a/target/arm/kvm32.c b/target/arm/kvm32.c |
25 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
26 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
27 | Message-id: 1517324542-6607-3-git-send-email-peter.maydell@linaro.org | ||
28 | --- | ||
29 | target/arm/cpu.h | 19 ++++++++++++++++--- | ||
30 | hw/intc/armv7m_nvic.c | 30 +++++++++++++++++++++++------- | ||
31 | target/arm/helper.c | 16 ++++++++++++---- | ||
32 | hw/intc/trace-events | 3 ++- | ||
33 | 4 files changed, 53 insertions(+), 15 deletions(-) | ||
34 | |||
35 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
36 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
37 | --- a/target/arm/cpu.h | 18 | --- a/target/arm/kvm32.c |
38 | +++ b/target/arm/cpu.h | 19 | +++ b/target/arm/kvm32.c |
39 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure); | 20 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_put_registers(CPUState *cs, int level) |
40 | * a different exception). | 21 | return ret; |
41 | */ | ||
42 | void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure); | ||
43 | +/** | ||
44 | + * armv7m_nvic_get_pending_irq_info: return highest priority pending | ||
45 | + * exception, and whether it targets Secure state | ||
46 | + * @opaque: the NVIC | ||
47 | + * @pirq: set to pending exception number | ||
48 | + * @ptargets_secure: set to whether pending exception targets Secure | ||
49 | + * | ||
50 | + * This function writes the number of the highest priority pending | ||
51 | + * exception (the one which would be made active by | ||
52 | + * armv7m_nvic_acknowledge_irq()) to @pirq, and sets @ptargets_secure | ||
53 | + * to true if the current highest priority pending exception should | ||
54 | + * be taken to Secure state, false for NS. | ||
55 | + */ | ||
56 | +void armv7m_nvic_get_pending_irq_info(void *opaque, int *pirq, | ||
57 | + bool *ptargets_secure); | ||
58 | /** | ||
59 | * armv7m_nvic_acknowledge_irq: make highest priority pending exception active | ||
60 | * @opaque: the NVIC | ||
61 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure); | ||
62 | * Move the current highest priority pending exception from the pending | ||
63 | * state to the active state, and update v7m.exception to indicate that | ||
64 | * it is the exception currently being handled. | ||
65 | - * | ||
66 | - * Returns: true if exception should be taken to Secure state, false for NS | ||
67 | */ | ||
68 | -bool armv7m_nvic_acknowledge_irq(void *opaque); | ||
69 | +void armv7m_nvic_acknowledge_irq(void *opaque); | ||
70 | /** | ||
71 | * armv7m_nvic_complete_irq: complete specified interrupt or exception | ||
72 | * @opaque: the NVIC | ||
73 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
74 | index XXXXXXX..XXXXXXX 100644 | ||
75 | --- a/hw/intc/armv7m_nvic.c | ||
76 | +++ b/hw/intc/armv7m_nvic.c | ||
77 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure) | ||
78 | } | ||
79 | |||
80 | /* Make pending IRQ active. */ | ||
81 | -bool armv7m_nvic_acknowledge_irq(void *opaque) | ||
82 | +void armv7m_nvic_acknowledge_irq(void *opaque) | ||
83 | { | ||
84 | NVICState *s = (NVICState *)opaque; | ||
85 | CPUARMState *env = &s->cpu->env; | ||
86 | const int pending = s->vectpending; | ||
87 | const int running = nvic_exec_prio(s); | ||
88 | VecInfo *vec; | ||
89 | - bool targets_secure; | ||
90 | |||
91 | assert(pending > ARMV7M_EXCP_RESET && pending < s->num_irq); | ||
92 | |||
93 | if (s->vectpending_is_s_banked) { | ||
94 | vec = &s->sec_vectors[pending]; | ||
95 | - targets_secure = true; | ||
96 | } else { | ||
97 | vec = &s->vectors[pending]; | ||
98 | - targets_secure = !exc_is_banked(s->vectpending) && | ||
99 | - exc_targets_secure(s, s->vectpending); | ||
100 | } | 22 | } |
101 | 23 | ||
102 | assert(vec->enabled); | 24 | - ret = kvm_put_vcpu_events(cpu); |
103 | @@ -XXX,XX +XXX,XX @@ bool armv7m_nvic_acknowledge_irq(void *opaque) | 25 | - if (ret) { |
104 | 26 | - return ret; | |
105 | assert(s->vectpending_prio < running); | 27 | - } |
106 | 28 | - | |
107 | - trace_nvic_acknowledge_irq(pending, s->vectpending_prio, targets_secure); | 29 | write_cpustate_to_list(cpu, true); |
108 | + trace_nvic_acknowledge_irq(pending, s->vectpending_prio); | 30 | |
109 | 31 | if (!write_list_to_kvmstate(cpu, level)) { | |
110 | vec->active = 1; | 32 | return EINVAL; |
111 | vec->pending = 0; | 33 | } |
112 | @@ -XXX,XX +XXX,XX @@ bool armv7m_nvic_acknowledge_irq(void *opaque) | 34 | |
113 | write_v7m_exception(env, s->vectpending); | 35 | + /* |
114 | 36 | + * Setting VCPU events should be triggered after syncing the registers | |
115 | nvic_irq_update(s); | 37 | + * to avoid overwriting potential changes made by KVM upon calling |
116 | +} | 38 | + * KVM_SET_VCPU_EVENTS ioctl |
117 | + | 39 | + */ |
118 | +void armv7m_nvic_get_pending_irq_info(void *opaque, | 40 | + ret = kvm_put_vcpu_events(cpu); |
119 | + int *pirq, bool *ptargets_secure) | 41 | + if (ret) { |
120 | +{ | 42 | + return ret; |
121 | + NVICState *s = (NVICState *)opaque; | ||
122 | + const int pending = s->vectpending; | ||
123 | + bool targets_secure; | ||
124 | + | ||
125 | + assert(pending > ARMV7M_EXCP_RESET && pending < s->num_irq); | ||
126 | + | ||
127 | + if (s->vectpending_is_s_banked) { | ||
128 | + targets_secure = true; | ||
129 | + } else { | ||
130 | + targets_secure = !exc_is_banked(pending) && | ||
131 | + exc_targets_secure(s, pending); | ||
132 | + } | 43 | + } |
133 | + | 44 | + |
134 | + trace_nvic_get_pending_irq_info(pending, targets_secure); | 45 | kvm_arm_sync_mpstate_to_kvm(cpu); |
135 | 46 | ||
136 | - return targets_secure; | 47 | return ret; |
137 | + *ptargets_secure = targets_secure; | 48 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c |
138 | + *pirq = pending; | ||
139 | } | ||
140 | |||
141 | int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure) | ||
142 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
143 | index XXXXXXX..XXXXXXX 100644 | 49 | index XXXXXXX..XXXXXXX 100644 |
144 | --- a/target/arm/helper.c | 50 | --- a/target/arm/kvm64.c |
145 | +++ b/target/arm/helper.c | 51 | +++ b/target/arm/kvm64.c |
146 | @@ -XXX,XX +XXX,XX @@ static uint32_t *get_v7m_sp_ptr(CPUARMState *env, bool secure, bool threadmode, | 52 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_put_registers(CPUState *cs, int level) |
53 | return ret; | ||
147 | } | 54 | } |
148 | } | 55 | |
149 | 56 | - ret = kvm_put_vcpu_events(cpu); | |
150 | -static uint32_t arm_v7m_load_vector(ARMCPU *cpu, bool targets_secure) | 57 | - if (ret) { |
151 | +static uint32_t arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure) | 58 | - return ret; |
152 | { | 59 | - } |
153 | CPUState *cs = CPU(cpu); | 60 | - |
154 | CPUARMState *env = &cpu->env; | 61 | write_cpustate_to_list(cpu, true); |
155 | MemTxResult result; | 62 | |
156 | - hwaddr vec = env->v7m.vecbase[targets_secure] + env->v7m.exception * 4; | 63 | if (!write_list_to_kvmstate(cpu, level)) { |
157 | + hwaddr vec = env->v7m.vecbase[targets_secure] + exc * 4; | 64 | return -EINVAL; |
158 | uint32_t addr; | ||
159 | |||
160 | addr = address_space_ldl(cs->as, vec, | ||
161 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain) | ||
162 | CPUARMState *env = &cpu->env; | ||
163 | uint32_t addr; | ||
164 | bool targets_secure; | ||
165 | + int exc; | ||
166 | |||
167 | - targets_secure = armv7m_nvic_acknowledge_irq(env->nvic); | ||
168 | + armv7m_nvic_get_pending_irq_info(env->nvic, &exc, &targets_secure); | ||
169 | |||
170 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
171 | if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | ||
172 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain) | ||
173 | } | ||
174 | } | 65 | } |
175 | 66 | ||
176 | + addr = arm_v7m_load_vector(cpu, exc, targets_secure); | 67 | + /* |
68 | + * Setting VCPU events should be triggered after syncing the registers | ||
69 | + * to avoid overwriting potential changes made by KVM upon calling | ||
70 | + * KVM_SET_VCPU_EVENTS ioctl | ||
71 | + */ | ||
72 | + ret = kvm_put_vcpu_events(cpu); | ||
73 | + if (ret) { | ||
74 | + return ret; | ||
75 | + } | ||
177 | + | 76 | + |
178 | + /* Now we've done everything that might cause a derived exception | 77 | kvm_arm_sync_mpstate_to_kvm(cpu); |
179 | + * we can go ahead and activate whichever exception we're going to | 78 | |
180 | + * take (which might now be the derived exception). | 79 | return ret; |
181 | + */ | ||
182 | + armv7m_nvic_acknowledge_irq(env->nvic); | ||
183 | + | ||
184 | /* Switch to target security state -- must do this before writing SPSEL */ | ||
185 | switch_v7m_security_state(env, targets_secure); | ||
186 | write_v7m_control_spsel(env, 0); | ||
187 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain) | ||
188 | /* Clear IT bits */ | ||
189 | env->condexec_bits = 0; | ||
190 | env->regs[14] = lr; | ||
191 | - addr = arm_v7m_load_vector(cpu, targets_secure); | ||
192 | env->regs[15] = addr & 0xfffffffe; | ||
193 | env->thumb = addr & 1; | ||
194 | } | ||
195 | diff --git a/hw/intc/trace-events b/hw/intc/trace-events | ||
196 | index XXXXXXX..XXXXXXX 100644 | ||
197 | --- a/hw/intc/trace-events | ||
198 | +++ b/hw/intc/trace-events | ||
199 | @@ -XXX,XX +XXX,XX @@ nvic_escalate_disabled(int irq) "NVIC escalating irq %d to HardFault: disabled" | ||
200 | nvic_set_pending(int irq, bool secure, bool derived, int en, int prio) "NVIC set pending irq %d secure-bank %d derived %d (enabled: %d priority %d)" | ||
201 | nvic_clear_pending(int irq, bool secure, int en, int prio) "NVIC clear pending irq %d secure-bank %d (enabled: %d priority %d)" | ||
202 | nvic_set_pending_level(int irq) "NVIC set pending: irq %d higher prio than vectpending: setting irq line to 1" | ||
203 | -nvic_acknowledge_irq(int irq, int prio, bool targets_secure) "NVIC acknowledge IRQ: %d now active (prio %d targets_secure %d)" | ||
204 | +nvic_acknowledge_irq(int irq, int prio) "NVIC acknowledge IRQ: %d now active (prio %d)" | ||
205 | +nvic_get_pending_irq_info(int irq, bool secure) "NVIC next IRQ %d: targets_secure: %d" | ||
206 | nvic_complete_irq(int irq, bool secure) "NVIC complete IRQ %d (secure %d)" | ||
207 | nvic_set_irq_level(int irq, int level) "NVIC external irq %d level set to %d" | ||
208 | nvic_sysreg_read(uint64_t addr, uint32_t value, unsigned size) "NVIC sysreg read addr 0x%" PRIx64 " data 0x%" PRIx32 " size %u" | ||
209 | -- | 80 | -- |
210 | 2.16.1 | 81 | 2.20.1 |
211 | 82 | ||
212 | 83 | diff view generated by jsdifflib |