1 | Another lump of target-arm patches. I still have some patches in | 1 | First pullreq for arm of the 4.1 series, since I'm back from |
---|---|---|---|
2 | my to-review queue, but this is a big enough set that I wanted | 2 | holiday now. This is mostly my M-profile FPU series and Philippe's |
3 | to send it out. | 3 | devices.h cleanup. I have a pile of other patchsets to work through |
4 | in my to-review folder, but 42 patches is definitely quite | ||
5 | big enough to send now... | ||
4 | 6 | ||
5 | thanks | 7 | thanks |
6 | -- PMM | 8 | -- PMM |
7 | 9 | ||
8 | The following changes since commit 04bb7fe2bf55bdf66d5b7a5a719b40bbb4048178: | 10 | The following changes since commit 413a99a92c13ec408dcf2adaa87918dc81e890c8: |
9 | 11 | ||
10 | Merge remote-tracking branch 'remotes/rth/tags/pull-tcg-20180208' into staging (2018-02-08 17:41:15 +0000) | 12 | Add Nios II semihosting support. (2019-04-29 16:09:51 +0100) |
11 | 13 | ||
12 | are available in the Git repository at: | 14 | are available in the Git repository at: |
13 | 15 | ||
14 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20180209 | 16 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190429 |
15 | 17 | ||
16 | for you to fetch changes up to bbba7757bacc9f890a3f028d328b4b429dbe78ec: | 18 | for you to fetch changes up to 437cc27ddfded3bbab6afd5ac1761e0e195edba7: |
17 | 19 | ||
18 | hw/core/generic-loader: Allow PC to be set on command line (2018-02-09 10:55:40 +0000) | 20 | hw/devices: Move SMSC 91C111 declaration into a new header (2019-04-29 17:57:21 +0100) |
19 | 21 | ||
20 | ---------------------------------------------------------------- | 22 | ---------------------------------------------------------------- |
21 | target-arm queue: | 23 | target-arm queue: |
22 | * Support M profile derived exceptions on exception entry and exit | 24 | * remove "bag of random stuff" hw/devices.h header |
23 | * Implement AArch64 v8.2 crypto insns (SHA-512, SHA-3, SM3, SM4) | 25 | * implement FPU for Cortex-M and enable it for Cortex-M4 and -M33 |
24 | * Implement working i.MX6 SD controller | 26 | * hw/dma: Compile the bcm2835_dma device as common object |
25 | * Various devices preparatory to i.MX7 support | 27 | * configure: Remove --source-path option |
26 | * Preparatory patches for SVE emulation | 28 | * hw/ssi/xilinx_spips: Avoid variable length array |
27 | * v8M: Fix bug in implementation of 'TT' insn | 29 | * hw/arm/smmuv3: Remove SMMUNotifierNode |
28 | * Give useful error if user tries to use userspace GICv3 with KVM | ||
29 | 30 | ||
30 | ---------------------------------------------------------------- | 31 | ---------------------------------------------------------------- |
31 | Andrey Smirnov (10): | 32 | Eric Auger (1): |
32 | sdhci: Add i.MX specific subtype of SDHCI | 33 | hw/arm/smmuv3: Remove SMMUNotifierNode |
33 | hw: i.MX: Convert i.MX6 to use TYPE_IMX_USDHC | ||
34 | i.MX: Add code to emulate i.MX7 CCM, PMU and ANALOG IP blocks | ||
35 | i.MX: Add code to emulate i.MX2 watchdog IP block | ||
36 | i.MX: Add code to emulate i.MX7 SNVS IP-block | ||
37 | i.MX: Add code to emulate GPCv2 IP block | ||
38 | i.MX: Add i.MX7 GPT variant | ||
39 | i.MX: Add implementation of i.MX7 GPR IP block | ||
40 | usb: Add basic code to emulate Chipidea USB IP | ||
41 | hw/arm: Move virt's PSCI DT fixup code to arm/boot.c | ||
42 | 34 | ||
43 | Ard Biesheuvel (5): | 35 | Peter Maydell (28): |
44 | target/arm: implement SHA-512 instructions | 36 | hw/ssi/xilinx_spips: Avoid variable length array |
45 | target/arm: implement SHA-3 instructions | 37 | configure: Remove --source-path option |
46 | target/arm: implement SM3 instructions | 38 | target/arm: Make sure M-profile FPSCR RES0 bits are not settable |
47 | target/arm: implement SM4 instructions | 39 | hw/intc/armv7m_nvic: Allow reading of M-profile MVFR* registers |
48 | target/arm: enable user-mode SHA-3, SM3, SM4 and SHA-512 instruction support | 40 | target/arm: Implement dummy versions of M-profile FP-related registers |
41 | target/arm: Disable most VFP sysregs for M-profile | ||
42 | target/arm: Honour M-profile FP enable bits | ||
43 | target/arm: Decode FP instructions for M profile | ||
44 | target/arm: Clear CONTROL_S.SFPA in SG insn if FPU present | ||
45 | target/arm: Handle SFPA and FPCA bits in reads and writes of CONTROL | ||
46 | target/arm/helper: don't return early for STKOF faults during stacking | ||
47 | target/arm: Handle floating point registers in exception entry | ||
48 | target/arm: Implement v7m_update_fpccr() | ||
49 | target/arm: Clear CONTROL.SFPA in BXNS and BLXNS | ||
50 | target/arm: Clean excReturn bits when tail chaining | ||
51 | target/arm: Allow for floating point in callee stack integrity check | ||
52 | target/arm: Handle floating point registers in exception return | ||
53 | target/arm: Move NS TBFLAG from bit 19 to bit 6 | ||
54 | target/arm: Overlap VECSTRIDE and XSCALE_CPAR TB flags | ||
55 | target/arm: Set FPCCR.S when executing M-profile floating point insns | ||
56 | target/arm: Activate M-profile floating point context when FPCCR.ASPEN is set | ||
57 | target/arm: New helper function arm_v7m_mmu_idx_all() | ||
58 | target/arm: New function armv7m_nvic_set_pending_lazyfp() | ||
59 | target/arm: Add lazy-FP-stacking support to v7m_stack_write() | ||
60 | target/arm: Implement M-profile lazy FP state preservation | ||
61 | target/arm: Implement VLSTM for v7M CPUs with an FPU | ||
62 | target/arm: Implement VLLDM for v7M CPUs with an FPU | ||
63 | target/arm: Enable FPU for Cortex-M4 and Cortex-M33 | ||
49 | 64 | ||
50 | Christoffer Dall (1): | 65 | Philippe Mathieu-Daudé (13): |
51 | target/arm/kvm: gic: Prevent creating userspace GICv3 with KVM | 66 | hw/dma: Compile the bcm2835_dma device as common object |
67 | hw/arm/aspeed: Use TYPE_TMP105/TYPE_PCA9552 instead of hardcoded string | ||
68 | hw/arm/nseries: Use TYPE_TMP105 instead of hardcoded string | ||
69 | hw/display/tc6393xb: Remove unused functions | ||
70 | hw/devices: Move TC6393XB declarations into a new header | ||
71 | hw/devices: Move Blizzard declarations into a new header | ||
72 | hw/devices: Move CBus declarations into a new header | ||
73 | hw/devices: Move Gamepad declarations into a new header | ||
74 | hw/devices: Move TI touchscreen declarations into a new header | ||
75 | hw/devices: Move LAN9118 declarations into a new header | ||
76 | hw/net/ne2000-isa: Add guards to the header | ||
77 | hw/net/lan9118: Export TYPE_LAN9118 and use it instead of hardcoded string | ||
78 | hw/devices: Move SMSC 91C111 declaration into a new header | ||
52 | 79 | ||
53 | Peter Maydell (9): | 80 | configure | 10 +- |
54 | target/arm: Add armv7m_nvic_set_pending_derived() | 81 | hw/dma/Makefile.objs | 2 +- |
55 | target/arm: Split "get pending exception info" from "acknowledge it" | 82 | include/hw/arm/omap.h | 6 +- |
56 | target/arm: Add ignore_stackfaults argument to v7m_exception_taken() | 83 | include/hw/arm/smmu-common.h | 8 +- |
57 | target/arm: Make v7M exception entry stack push check MPU | 84 | include/hw/devices.h | 62 --- |
58 | target/arm: Make v7m_push_callee_stack() honour MPU | 85 | include/hw/display/blizzard.h | 22 ++ |
59 | target/arm: Make exception vector loads honour the SAU | 86 | include/hw/display/tc6393xb.h | 24 ++ |
60 | target/arm: Handle exceptions during exception stack pop | 87 | include/hw/input/gamepad.h | 19 + |
61 | target/arm/translate.c: Fix missing 'break' for TT insns | 88 | include/hw/input/tsc2xxx.h | 36 ++ |
62 | hw/core/generic-loader: Allow PC to be set on command line | 89 | include/hw/misc/cbus.h | 32 ++ |
90 | include/hw/net/lan9118.h | 21 + | ||
91 | include/hw/net/ne2000-isa.h | 6 + | ||
92 | include/hw/net/smc91c111.h | 19 + | ||
93 | include/qemu/typedefs.h | 1 - | ||
94 | target/arm/cpu.h | 95 ++++- | ||
95 | target/arm/helper.h | 5 + | ||
96 | target/arm/translate.h | 3 + | ||
97 | hw/arm/aspeed.c | 13 +- | ||
98 | hw/arm/exynos4_boards.c | 3 +- | ||
99 | hw/arm/gumstix.c | 2 +- | ||
100 | hw/arm/integratorcp.c | 2 +- | ||
101 | hw/arm/kzm.c | 2 +- | ||
102 | hw/arm/mainstone.c | 2 +- | ||
103 | hw/arm/mps2-tz.c | 3 +- | ||
104 | hw/arm/mps2.c | 2 +- | ||
105 | hw/arm/nseries.c | 7 +- | ||
106 | hw/arm/palm.c | 2 +- | ||
107 | hw/arm/realview.c | 3 +- | ||
108 | hw/arm/smmu-common.c | 6 +- | ||
109 | hw/arm/smmuv3.c | 28 +- | ||
110 | hw/arm/stellaris.c | 2 +- | ||
111 | hw/arm/tosa.c | 2 +- | ||
112 | hw/arm/versatilepb.c | 2 +- | ||
113 | hw/arm/vexpress.c | 2 +- | ||
114 | hw/display/blizzard.c | 2 +- | ||
115 | hw/display/tc6393xb.c | 18 +- | ||
116 | hw/input/stellaris_input.c | 2 +- | ||
117 | hw/input/tsc2005.c | 2 +- | ||
118 | hw/input/tsc210x.c | 4 +- | ||
119 | hw/intc/armv7m_nvic.c | 261 +++++++++++++ | ||
120 | hw/misc/cbus.c | 2 +- | ||
121 | hw/net/lan9118.c | 3 +- | ||
122 | hw/net/smc91c111.c | 2 +- | ||
123 | hw/ssi/xilinx_spips.c | 6 +- | ||
124 | target/arm/cpu.c | 20 + | ||
125 | target/arm/helper.c | 873 +++++++++++++++++++++++++++++++++++++++--- | ||
126 | target/arm/machine.c | 16 + | ||
127 | target/arm/translate.c | 150 +++++++- | ||
128 | target/arm/vfp_helper.c | 8 + | ||
129 | MAINTAINERS | 7 + | ||
130 | 50 files changed, 1595 insertions(+), 235 deletions(-) | ||
131 | delete mode 100644 include/hw/devices.h | ||
132 | create mode 100644 include/hw/display/blizzard.h | ||
133 | create mode 100644 include/hw/display/tc6393xb.h | ||
134 | create mode 100644 include/hw/input/gamepad.h | ||
135 | create mode 100644 include/hw/input/tsc2xxx.h | ||
136 | create mode 100644 include/hw/misc/cbus.h | ||
137 | create mode 100644 include/hw/net/lan9118.h | ||
138 | create mode 100644 include/hw/net/smc91c111.h | ||
63 | 139 | ||
64 | Richard Henderson (5): | ||
65 | target/arm: Expand vector registers for SVE | ||
66 | target/arm: Add predicate registers for SVE | ||
67 | target/arm: Add SVE to migration state | ||
68 | target/arm: Add ZCR_ELx | ||
69 | target/arm: Add SVE state to TB->FLAGS | ||
70 | |||
71 | hw/intc/Makefile.objs | 2 +- | ||
72 | hw/misc/Makefile.objs | 4 + | ||
73 | hw/usb/Makefile.objs | 1 + | ||
74 | hw/sd/sdhci-internal.h | 23 ++ | ||
75 | include/hw/intc/imx_gpcv2.h | 22 ++ | ||
76 | include/hw/misc/imx2_wdt.h | 33 +++ | ||
77 | include/hw/misc/imx7_ccm.h | 139 +++++++++++ | ||
78 | include/hw/misc/imx7_gpr.h | 28 +++ | ||
79 | include/hw/misc/imx7_snvs.h | 35 +++ | ||
80 | include/hw/sd/sdhci.h | 13 ++ | ||
81 | include/hw/timer/imx_gpt.h | 1 + | ||
82 | include/hw/usb/chipidea.h | 16 ++ | ||
83 | target/arm/cpu.h | 120 ++++++++-- | ||
84 | target/arm/helper.h | 12 + | ||
85 | target/arm/kvm_arm.h | 4 + | ||
86 | target/arm/translate.h | 2 + | ||
87 | hw/arm/boot.c | 65 ++++++ | ||
88 | hw/arm/fsl-imx6.c | 2 +- | ||
89 | hw/arm/virt.c | 61 ----- | ||
90 | hw/core/generic-loader.c | 2 +- | ||
91 | hw/intc/armv7m_nvic.c | 98 +++++++- | ||
92 | hw/intc/imx_gpcv2.c | 125 ++++++++++ | ||
93 | hw/misc/imx2_wdt.c | 89 +++++++ | ||
94 | hw/misc/imx7_ccm.c | 277 ++++++++++++++++++++++ | ||
95 | hw/misc/imx7_gpr.c | 124 ++++++++++ | ||
96 | hw/misc/imx7_snvs.c | 83 +++++++ | ||
97 | hw/sd/sdhci.c | 230 ++++++++++++++++++- | ||
98 | hw/timer/imx_gpt.c | 25 ++ | ||
99 | hw/usb/chipidea.c | 176 ++++++++++++++ | ||
100 | linux-user/elfload.c | 19 ++ | ||
101 | target/arm/cpu64.c | 4 + | ||
102 | target/arm/crypto_helper.c | 277 +++++++++++++++++++++- | ||
103 | target/arm/helper.c | 548 +++++++++++++++++++++++++++++++++++++------- | ||
104 | target/arm/machine.c | 88 ++++++- | ||
105 | target/arm/translate-a64.c | 350 +++++++++++++++++++++++++++- | ||
106 | target/arm/translate.c | 8 +- | ||
107 | hw/intc/trace-events | 5 +- | ||
108 | hw/misc/trace-events | 4 + | ||
109 | 38 files changed, 2928 insertions(+), 187 deletions(-) | ||
110 | create mode 100644 include/hw/intc/imx_gpcv2.h | ||
111 | create mode 100644 include/hw/misc/imx2_wdt.h | ||
112 | create mode 100644 include/hw/misc/imx7_ccm.h | ||
113 | create mode 100644 include/hw/misc/imx7_gpr.h | ||
114 | create mode 100644 include/hw/misc/imx7_snvs.h | ||
115 | create mode 100644 include/hw/usb/chipidea.h | ||
116 | create mode 100644 hw/intc/imx_gpcv2.c | ||
117 | create mode 100644 hw/misc/imx2_wdt.c | ||
118 | create mode 100644 hw/misc/imx7_ccm.c | ||
119 | create mode 100644 hw/misc/imx7_gpr.c | ||
120 | create mode 100644 hw/misc/imx7_snvs.c | ||
121 | create mode 100644 hw/usb/chipidea.c | ||
122 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Move virt's PSCI DT fixup code to arm/boot.c and set this fixup to | 3 | The SMMUNotifierNode struct is not necessary and brings extra |
4 | happen automatically for every board that doesn't mark "psci-conduit" | 4 | complexity so let's remove it. We now directly track the SMMUDevices |
5 | as disabled. This way emulated boards other than "virt" that rely on | 5 | which have registered IOMMU MR notifiers. |
6 | PSIC for SMP could benefit from that code. | ||
7 | 6 | ||
8 | Cc: Peter Maydell <peter.maydell@linaro.org> | 7 | This is inspired from the same transformation on intel-iommu |
9 | Cc: Jason Wang <jasowang@redhat.com> | 8 | done in commit b4a4ba0d68f50f218ee3957b6638dbee32a5eeef |
10 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | ("intel-iommu: remove IntelIOMMUNotifierNode") |
11 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | 10 | |
12 | Cc: Michael S. Tsirkin <mst@redhat.com> | 11 | Signed-off-by: Eric Auger <eric.auger@redhat.com> |
13 | Cc: qemu-devel@nongnu.org | 12 | Reviewed-by: Peter Xu <peterx@redhat.com> |
14 | Cc: qemu-arm@nongnu.org | 13 | Message-id: 20190409160219.19026-1-eric.auger@redhat.com |
15 | Cc: yurovsky@gmail.com | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
18 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | --- | 15 | --- |
21 | hw/arm/boot.c | 65 +++++++++++++++++++++++++++++++++++++++++++++++++++++++++++ | 16 | include/hw/arm/smmu-common.h | 8 ++------ |
22 | hw/arm/virt.c | 61 ------------------------------------------------------- | 17 | hw/arm/smmu-common.c | 6 +++--- |
23 | 2 files changed, 65 insertions(+), 61 deletions(-) | 18 | hw/arm/smmuv3.c | 28 +++++++--------------------- |
19 | 3 files changed, 12 insertions(+), 30 deletions(-) | ||
24 | 20 | ||
25 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | 21 | diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h |
26 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/hw/arm/boot.c | 23 | --- a/include/hw/arm/smmu-common.h |
28 | +++ b/hw/arm/boot.c | 24 | +++ b/include/hw/arm/smmu-common.h |
29 | @@ -XXX,XX +XXX,XX @@ static void set_kernel_args_old(const struct arm_boot_info *info) | 25 | @@ -XXX,XX +XXX,XX @@ typedef struct SMMUDevice { |
26 | AddressSpace as; | ||
27 | uint32_t cfg_cache_hits; | ||
28 | uint32_t cfg_cache_misses; | ||
29 | + QLIST_ENTRY(SMMUDevice) next; | ||
30 | } SMMUDevice; | ||
31 | |||
32 | -typedef struct SMMUNotifierNode { | ||
33 | - SMMUDevice *sdev; | ||
34 | - QLIST_ENTRY(SMMUNotifierNode) next; | ||
35 | -} SMMUNotifierNode; | ||
36 | - | ||
37 | typedef struct SMMUPciBus { | ||
38 | PCIBus *bus; | ||
39 | SMMUDevice *pbdev[0]; /* Parent array is sparse, so dynamically alloc */ | ||
40 | @@ -XXX,XX +XXX,XX @@ typedef struct SMMUState { | ||
41 | GHashTable *iotlb; | ||
42 | SMMUPciBus *smmu_pcibus_by_bus_num[SMMU_PCI_BUS_MAX]; | ||
43 | PCIBus *pci_bus; | ||
44 | - QLIST_HEAD(, SMMUNotifierNode) notifiers_list; | ||
45 | + QLIST_HEAD(, SMMUDevice) devices_with_notifiers; | ||
46 | uint8_t bus_num; | ||
47 | PCIBus *primary_bus; | ||
48 | } SMMUState; | ||
49 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c | ||
50 | index XXXXXXX..XXXXXXX 100644 | ||
51 | --- a/hw/arm/smmu-common.c | ||
52 | +++ b/hw/arm/smmu-common.c | ||
53 | @@ -XXX,XX +XXX,XX @@ inline void smmu_inv_notifiers_mr(IOMMUMemoryRegion *mr) | ||
54 | /* Unmap all notifiers of all mr's */ | ||
55 | void smmu_inv_notifiers_all(SMMUState *s) | ||
56 | { | ||
57 | - SMMUNotifierNode *node; | ||
58 | + SMMUDevice *sdev; | ||
59 | |||
60 | - QLIST_FOREACH(node, &s->notifiers_list, next) { | ||
61 | - smmu_inv_notifiers_mr(&node->sdev->iommu); | ||
62 | + QLIST_FOREACH(sdev, &s->devices_with_notifiers, next) { | ||
63 | + smmu_inv_notifiers_mr(&sdev->iommu); | ||
30 | } | 64 | } |
31 | } | 65 | } |
32 | 66 | ||
33 | +static void fdt_add_psci_node(void *fdt) | 67 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c |
34 | +{ | ||
35 | + uint32_t cpu_suspend_fn; | ||
36 | + uint32_t cpu_off_fn; | ||
37 | + uint32_t cpu_on_fn; | ||
38 | + uint32_t migrate_fn; | ||
39 | + ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(0)); | ||
40 | + const char *psci_method; | ||
41 | + int64_t psci_conduit; | ||
42 | + | ||
43 | + psci_conduit = object_property_get_int(OBJECT(armcpu), | ||
44 | + "psci-conduit", | ||
45 | + &error_abort); | ||
46 | + switch (psci_conduit) { | ||
47 | + case QEMU_PSCI_CONDUIT_DISABLED: | ||
48 | + return; | ||
49 | + case QEMU_PSCI_CONDUIT_HVC: | ||
50 | + psci_method = "hvc"; | ||
51 | + break; | ||
52 | + case QEMU_PSCI_CONDUIT_SMC: | ||
53 | + psci_method = "smc"; | ||
54 | + break; | ||
55 | + default: | ||
56 | + g_assert_not_reached(); | ||
57 | + } | ||
58 | + | ||
59 | + qemu_fdt_add_subnode(fdt, "/psci"); | ||
60 | + if (armcpu->psci_version == 2) { | ||
61 | + const char comp[] = "arm,psci-0.2\0arm,psci"; | ||
62 | + qemu_fdt_setprop(fdt, "/psci", "compatible", comp, sizeof(comp)); | ||
63 | + | ||
64 | + cpu_off_fn = QEMU_PSCI_0_2_FN_CPU_OFF; | ||
65 | + if (arm_feature(&armcpu->env, ARM_FEATURE_AARCH64)) { | ||
66 | + cpu_suspend_fn = QEMU_PSCI_0_2_FN64_CPU_SUSPEND; | ||
67 | + cpu_on_fn = QEMU_PSCI_0_2_FN64_CPU_ON; | ||
68 | + migrate_fn = QEMU_PSCI_0_2_FN64_MIGRATE; | ||
69 | + } else { | ||
70 | + cpu_suspend_fn = QEMU_PSCI_0_2_FN_CPU_SUSPEND; | ||
71 | + cpu_on_fn = QEMU_PSCI_0_2_FN_CPU_ON; | ||
72 | + migrate_fn = QEMU_PSCI_0_2_FN_MIGRATE; | ||
73 | + } | ||
74 | + } else { | ||
75 | + qemu_fdt_setprop_string(fdt, "/psci", "compatible", "arm,psci"); | ||
76 | + | ||
77 | + cpu_suspend_fn = QEMU_PSCI_0_1_FN_CPU_SUSPEND; | ||
78 | + cpu_off_fn = QEMU_PSCI_0_1_FN_CPU_OFF; | ||
79 | + cpu_on_fn = QEMU_PSCI_0_1_FN_CPU_ON; | ||
80 | + migrate_fn = QEMU_PSCI_0_1_FN_MIGRATE; | ||
81 | + } | ||
82 | + | ||
83 | + /* We adopt the PSCI spec's nomenclature, and use 'conduit' to refer | ||
84 | + * to the instruction that should be used to invoke PSCI functions. | ||
85 | + * However, the device tree binding uses 'method' instead, so that is | ||
86 | + * what we should use here. | ||
87 | + */ | ||
88 | + qemu_fdt_setprop_string(fdt, "/psci", "method", psci_method); | ||
89 | + | ||
90 | + qemu_fdt_setprop_cell(fdt, "/psci", "cpu_suspend", cpu_suspend_fn); | ||
91 | + qemu_fdt_setprop_cell(fdt, "/psci", "cpu_off", cpu_off_fn); | ||
92 | + qemu_fdt_setprop_cell(fdt, "/psci", "cpu_on", cpu_on_fn); | ||
93 | + qemu_fdt_setprop_cell(fdt, "/psci", "migrate", migrate_fn); | ||
94 | +} | ||
95 | + | ||
96 | /** | ||
97 | * load_dtb() - load a device tree binary image into memory | ||
98 | * @addr: the address to load the image at | ||
99 | @@ -XXX,XX +XXX,XX @@ static int load_dtb(hwaddr addr, const struct arm_boot_info *binfo, | ||
100 | } | ||
101 | } | ||
102 | |||
103 | + fdt_add_psci_node(fdt); | ||
104 | + | ||
105 | if (binfo->modify_dtb) { | ||
106 | binfo->modify_dtb(binfo, fdt); | ||
107 | } | ||
108 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
109 | index XXXXXXX..XXXXXXX 100644 | 68 | index XXXXXXX..XXXXXXX 100644 |
110 | --- a/hw/arm/virt.c | 69 | --- a/hw/arm/smmuv3.c |
111 | +++ b/hw/arm/virt.c | 70 | +++ b/hw/arm/smmuv3.c |
112 | @@ -XXX,XX +XXX,XX @@ static void create_fdt(VirtMachineState *vms) | 71 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_notify_iova(IOMMUMemoryRegion *mr, |
72 | /* invalidate an asid/iova tuple in all mr's */ | ||
73 | static void smmuv3_inv_notifiers_iova(SMMUState *s, int asid, dma_addr_t iova) | ||
74 | { | ||
75 | - SMMUNotifierNode *node; | ||
76 | + SMMUDevice *sdev; | ||
77 | |||
78 | - QLIST_FOREACH(node, &s->notifiers_list, next) { | ||
79 | - IOMMUMemoryRegion *mr = &node->sdev->iommu; | ||
80 | + QLIST_FOREACH(sdev, &s->devices_with_notifiers, next) { | ||
81 | + IOMMUMemoryRegion *mr = &sdev->iommu; | ||
82 | IOMMUNotifier *n; | ||
83 | |||
84 | trace_smmuv3_inv_notifiers_iova(mr->parent_obj.name, asid, iova); | ||
85 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_notify_flag_changed(IOMMUMemoryRegion *iommu, | ||
86 | SMMUDevice *sdev = container_of(iommu, SMMUDevice, iommu); | ||
87 | SMMUv3State *s3 = sdev->smmu; | ||
88 | SMMUState *s = &(s3->smmu_state); | ||
89 | - SMMUNotifierNode *node = NULL; | ||
90 | - SMMUNotifierNode *next_node = NULL; | ||
91 | |||
92 | if (new & IOMMU_NOTIFIER_MAP) { | ||
93 | int bus_num = pci_bus_num(sdev->bus); | ||
94 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_notify_flag_changed(IOMMUMemoryRegion *iommu, | ||
95 | |||
96 | if (old == IOMMU_NOTIFIER_NONE) { | ||
97 | trace_smmuv3_notify_flag_add(iommu->parent_obj.name); | ||
98 | - node = g_malloc0(sizeof(*node)); | ||
99 | - node->sdev = sdev; | ||
100 | - QLIST_INSERT_HEAD(&s->notifiers_list, node, next); | ||
101 | - return; | ||
102 | - } | ||
103 | - | ||
104 | - /* update notifier node with new flags */ | ||
105 | - QLIST_FOREACH_SAFE(node, &s->notifiers_list, next, next_node) { | ||
106 | - if (node->sdev == sdev) { | ||
107 | - if (new == IOMMU_NOTIFIER_NONE) { | ||
108 | - trace_smmuv3_notify_flag_del(iommu->parent_obj.name); | ||
109 | - QLIST_REMOVE(node, next); | ||
110 | - g_free(node); | ||
111 | - } | ||
112 | - return; | ||
113 | - } | ||
114 | + QLIST_INSERT_HEAD(&s->devices_with_notifiers, sdev, next); | ||
115 | + } else if (new == IOMMU_NOTIFIER_NONE) { | ||
116 | + trace_smmuv3_notify_flag_del(iommu->parent_obj.name); | ||
117 | + QLIST_REMOVE(sdev, next); | ||
113 | } | 118 | } |
114 | } | 119 | } |
115 | 120 | ||
116 | -static void fdt_add_psci_node(const VirtMachineState *vms) | ||
117 | -{ | ||
118 | - uint32_t cpu_suspend_fn; | ||
119 | - uint32_t cpu_off_fn; | ||
120 | - uint32_t cpu_on_fn; | ||
121 | - uint32_t migrate_fn; | ||
122 | - void *fdt = vms->fdt; | ||
123 | - ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(0)); | ||
124 | - const char *psci_method; | ||
125 | - | ||
126 | - switch (vms->psci_conduit) { | ||
127 | - case QEMU_PSCI_CONDUIT_DISABLED: | ||
128 | - return; | ||
129 | - case QEMU_PSCI_CONDUIT_HVC: | ||
130 | - psci_method = "hvc"; | ||
131 | - break; | ||
132 | - case QEMU_PSCI_CONDUIT_SMC: | ||
133 | - psci_method = "smc"; | ||
134 | - break; | ||
135 | - default: | ||
136 | - g_assert_not_reached(); | ||
137 | - } | ||
138 | - | ||
139 | - qemu_fdt_add_subnode(fdt, "/psci"); | ||
140 | - if (armcpu->psci_version == 2) { | ||
141 | - const char comp[] = "arm,psci-0.2\0arm,psci"; | ||
142 | - qemu_fdt_setprop(fdt, "/psci", "compatible", comp, sizeof(comp)); | ||
143 | - | ||
144 | - cpu_off_fn = QEMU_PSCI_0_2_FN_CPU_OFF; | ||
145 | - if (arm_feature(&armcpu->env, ARM_FEATURE_AARCH64)) { | ||
146 | - cpu_suspend_fn = QEMU_PSCI_0_2_FN64_CPU_SUSPEND; | ||
147 | - cpu_on_fn = QEMU_PSCI_0_2_FN64_CPU_ON; | ||
148 | - migrate_fn = QEMU_PSCI_0_2_FN64_MIGRATE; | ||
149 | - } else { | ||
150 | - cpu_suspend_fn = QEMU_PSCI_0_2_FN_CPU_SUSPEND; | ||
151 | - cpu_on_fn = QEMU_PSCI_0_2_FN_CPU_ON; | ||
152 | - migrate_fn = QEMU_PSCI_0_2_FN_MIGRATE; | ||
153 | - } | ||
154 | - } else { | ||
155 | - qemu_fdt_setprop_string(fdt, "/psci", "compatible", "arm,psci"); | ||
156 | - | ||
157 | - cpu_suspend_fn = QEMU_PSCI_0_1_FN_CPU_SUSPEND; | ||
158 | - cpu_off_fn = QEMU_PSCI_0_1_FN_CPU_OFF; | ||
159 | - cpu_on_fn = QEMU_PSCI_0_1_FN_CPU_ON; | ||
160 | - migrate_fn = QEMU_PSCI_0_1_FN_MIGRATE; | ||
161 | - } | ||
162 | - | ||
163 | - /* We adopt the PSCI spec's nomenclature, and use 'conduit' to refer | ||
164 | - * to the instruction that should be used to invoke PSCI functions. | ||
165 | - * However, the device tree binding uses 'method' instead, so that is | ||
166 | - * what we should use here. | ||
167 | - */ | ||
168 | - qemu_fdt_setprop_string(fdt, "/psci", "method", psci_method); | ||
169 | - | ||
170 | - qemu_fdt_setprop_cell(fdt, "/psci", "cpu_suspend", cpu_suspend_fn); | ||
171 | - qemu_fdt_setprop_cell(fdt, "/psci", "cpu_off", cpu_off_fn); | ||
172 | - qemu_fdt_setprop_cell(fdt, "/psci", "cpu_on", cpu_on_fn); | ||
173 | - qemu_fdt_setprop_cell(fdt, "/psci", "migrate", migrate_fn); | ||
174 | -} | ||
175 | - | ||
176 | static void fdt_add_timer_nodes(const VirtMachineState *vms) | ||
177 | { | ||
178 | /* On real hardware these interrupts are level-triggered. | ||
179 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
180 | } | ||
181 | fdt_add_timer_nodes(vms); | ||
182 | fdt_add_cpu_nodes(vms); | ||
183 | - fdt_add_psci_node(vms); | ||
184 | |||
185 | memory_region_allocate_system_memory(ram, NULL, "mach-virt.ram", | ||
186 | machine->ram_size); | ||
187 | -- | 121 | -- |
188 | 2.16.1 | 122 | 2.20.1 |
189 | 123 | ||
190 | 124 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | In the stripe8() function we use a variable length array; however | ||
2 | we know that the maximum length required is MAX_NUM_BUSSES. Use | ||
3 | a fixed-length array and an assert instead. | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
8 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
9 | Reviewed-by: Stefano Garzarella <sgarzare@redhat.com> | ||
10 | Message-id: 20190328152635.2794-1-peter.maydell@linaro.org | ||
11 | --- | ||
12 | hw/ssi/xilinx_spips.c | 6 ++++-- | ||
13 | 1 file changed, 4 insertions(+), 2 deletions(-) | ||
14 | |||
15 | diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/ssi/xilinx_spips.c | ||
18 | +++ b/hw/ssi/xilinx_spips.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_qspips_reset(DeviceState *d) | ||
20 | |||
21 | static inline void stripe8(uint8_t *x, int num, bool dir) | ||
22 | { | ||
23 | - uint8_t r[num]; | ||
24 | - memset(r, 0, sizeof(uint8_t) * num); | ||
25 | + uint8_t r[MAX_NUM_BUSSES]; | ||
26 | int idx[2] = {0, 0}; | ||
27 | int bit[2] = {0, 7}; | ||
28 | int d = dir; | ||
29 | |||
30 | + assert(num <= MAX_NUM_BUSSES); | ||
31 | + memset(r, 0, sizeof(uint8_t) * num); | ||
32 | + | ||
33 | for (idx[0] = 0; idx[0] < num; ++idx[0]) { | ||
34 | for (bit[0] = 7; bit[0] >= 0; bit[0]--) { | ||
35 | r[idx[!d]] |= x[idx[d]] & 1 << bit[d] ? 1 << bit[!d] : 0; | ||
36 | -- | ||
37 | 2.20.1 | ||
38 | |||
39 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Normally configure identifies the source path by looking | ||
2 | at the location where the configure script itself exists. | ||
3 | We also provide a --source-path option which lets the user | ||
4 | manually override this. | ||
1 | 5 | ||
6 | There isn't really an obvious use case for the --source-path | ||
7 | option, and in commit 927128222b0a91f56c13a in 2017 we | ||
8 | accidentally added some logic that looks at $source_path | ||
9 | before the command line option that overrides it has been | ||
10 | processed. | ||
11 | |||
12 | The fact that nobody complained suggests that there isn't | ||
13 | any use of this option and we aren't testing it either; | ||
14 | remove it. This allows us to move the "make $source_path | ||
15 | absolute" logic up so that there is no window in the script | ||
16 | where $source_path is set but not yet absolute. | ||
17 | |||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | Reviewed-by: Daniel P. Berrangé <berrange@redhat.com> | ||
20 | Message-id: 20190318134019.23729-1-peter.maydell@linaro.org | ||
21 | --- | ||
22 | configure | 10 ++-------- | ||
23 | 1 file changed, 2 insertions(+), 8 deletions(-) | ||
24 | |||
25 | diff --git a/configure b/configure | ||
26 | index XXXXXXX..XXXXXXX 100755 | ||
27 | --- a/configure | ||
28 | +++ b/configure | ||
29 | @@ -XXX,XX +XXX,XX @@ ld_has() { | ||
30 | |||
31 | # default parameters | ||
32 | source_path=$(dirname "$0") | ||
33 | +# make source path absolute | ||
34 | +source_path=$(cd "$source_path"; pwd) | ||
35 | cpu="" | ||
36 | iasl="iasl" | ||
37 | interp_prefix="/usr/gnemul/qemu-%M" | ||
38 | @@ -XXX,XX +XXX,XX @@ for opt do | ||
39 | ;; | ||
40 | --cxx=*) CXX="$optarg" | ||
41 | ;; | ||
42 | - --source-path=*) source_path="$optarg" | ||
43 | - ;; | ||
44 | --cpu=*) cpu="$optarg" | ||
45 | ;; | ||
46 | --extra-cflags=*) QEMU_CFLAGS="$QEMU_CFLAGS $optarg" | ||
47 | @@ -XXX,XX +XXX,XX @@ if test "$debug_info" = "yes"; then | ||
48 | LDFLAGS="-g $LDFLAGS" | ||
49 | fi | ||
50 | |||
51 | -# make source path absolute | ||
52 | -source_path=$(cd "$source_path"; pwd) | ||
53 | - | ||
54 | # running configure in the source tree? | ||
55 | # we know that's the case if configure is there. | ||
56 | if test -f "./configure"; then | ||
57 | @@ -XXX,XX +XXX,XX @@ for opt do | ||
58 | ;; | ||
59 | --interp-prefix=*) interp_prefix="$optarg" | ||
60 | ;; | ||
61 | - --source-path=*) | ||
62 | - ;; | ||
63 | --cross-prefix=*) | ||
64 | ;; | ||
65 | --cc=*) | ||
66 | @@ -XXX,XX +XXX,XX @@ $(echo Available targets: $default_target_list | \ | ||
67 | --target-list-exclude=LIST exclude a set of targets from the default target-list | ||
68 | |||
69 | Advanced options (experts only): | ||
70 | - --source-path=PATH path of source code [$source_path] | ||
71 | --cross-prefix=PREFIX use PREFIX for compile tools [$cross_prefix] | ||
72 | --cc=CC use C compiler CC [$cc] | ||
73 | --iasl=IASL use ACPI compiler IASL [$iasl] | ||
74 | -- | ||
75 | 2.20.1 | ||
76 | |||
77 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Enforce that for M-profile various FPSCR bits which are RES0 there | ||
2 | but have defined meanings on A-profile are never settable. This | ||
3 | ensures that M-profile code can't enable the A-profile behaviour | ||
4 | (notably vector length/stride handling) by accident. | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20190416125744.27770-2-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/vfp_helper.c | 8 ++++++++ | ||
11 | 1 file changed, 8 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/vfp_helper.c | ||
16 | +++ b/target/arm/vfp_helper.c | ||
17 | @@ -XXX,XX +XXX,XX @@ void HELPER(vfp_set_fpscr)(CPUARMState *env, uint32_t val) | ||
18 | val &= ~FPCR_FZ16; | ||
19 | } | ||
20 | |||
21 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
22 | + /* | ||
23 | + * M profile FPSCR is RES0 for the QC, STRIDE, FZ16, LEN bits | ||
24 | + * and also for the trapped-exception-handling bits IxE. | ||
25 | + */ | ||
26 | + val &= 0xf7c0009f; | ||
27 | + } | ||
28 | + | ||
29 | /* | ||
30 | * We don't implement trapped exception handling, so the | ||
31 | * trap enable bits, IDE|IXE|UFE|OFE|DZE|IOE are all RAZ/WI (not RES0!) | ||
32 | -- | ||
33 | 2.20.1 | ||
34 | |||
35 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | For M-profile the MVFR* ID registers are memory mapped, in the | ||
2 | range we implement via the NVIC. Allow them to be read. | ||
3 | (If the CPU has no FPU, these registers are defined to be RAZ.) | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20190416125744.27770-3-peter.maydell@linaro.org | ||
8 | --- | ||
9 | hw/intc/armv7m_nvic.c | 6 ++++++ | ||
10 | 1 file changed, 6 insertions(+) | ||
11 | |||
12 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/hw/intc/armv7m_nvic.c | ||
15 | +++ b/hw/intc/armv7m_nvic.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
17 | return 0; | ||
18 | } | ||
19 | return cpu->env.v7m.sfar; | ||
20 | + case 0xf40: /* MVFR0 */ | ||
21 | + return cpu->isar.mvfr0; | ||
22 | + case 0xf44: /* MVFR1 */ | ||
23 | + return cpu->isar.mvfr1; | ||
24 | + case 0xf48: /* MVFR2 */ | ||
25 | + return cpu->isar.mvfr2; | ||
26 | default: | ||
27 | bad_offset: | ||
28 | qemu_log_mask(LOG_GUEST_ERROR, "NVIC: Bad read offset 0x%x\n", offset); | ||
29 | -- | ||
30 | 2.20.1 | ||
31 | |||
32 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | The M-profile floating point support has three associated config |
---|---|---|---|
2 | 2 | registers: FPCAR, FPCCR and FPDSCR. It also makes the registers | |
3 | Save the high parts of the Zregs and all of the Pregs. | 3 | CPACR and NSACR have behaviour other than reads-as-zero. |
4 | The ZCR_ELx registers are migrated via the CP mechanism. | 4 | Add support for all of these as simple reads-as-written registers. |
5 | 5 | We will hook up actual functionality later. | |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | |
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 7 | The main complexity here is handling the FPCCR register, which |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | has a mix of banked and unbanked bits. |
9 | Message-id: 20180123035349.24538-4-richard.henderson@linaro.org | 9 | |
10 | Note that we don't share storage with the A-profile | ||
11 | cpu->cp15.nsacr and cpu->cp15.cpacr_el1, though the behaviour | ||
12 | is quite similar, for two reasons: | ||
13 | * the M profile CPACR is banked between security states | ||
14 | * it preserves the invariant that M profile uses no state | ||
15 | inside the cp15 substruct | ||
16 | |||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
19 | Message-id: 20190416125744.27770-4-peter.maydell@linaro.org | ||
11 | --- | 20 | --- |
12 | target/arm/machine.c | 53 ++++++++++++++++++++++++++++++++++++++++++++++++++++ | 21 | target/arm/cpu.h | 34 ++++++++++++ |
13 | 1 file changed, 53 insertions(+) | 22 | hw/intc/armv7m_nvic.c | 125 ++++++++++++++++++++++++++++++++++++++++++ |
14 | 23 | target/arm/cpu.c | 5 ++ | |
24 | target/arm/machine.c | 16 ++++++ | ||
25 | 4 files changed, 180 insertions(+) | ||
26 | |||
27 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/cpu.h | ||
30 | +++ b/target/arm/cpu.h | ||
31 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | ||
32 | uint32_t scr[M_REG_NUM_BANKS]; | ||
33 | uint32_t msplim[M_REG_NUM_BANKS]; | ||
34 | uint32_t psplim[M_REG_NUM_BANKS]; | ||
35 | + uint32_t fpcar[M_REG_NUM_BANKS]; | ||
36 | + uint32_t fpccr[M_REG_NUM_BANKS]; | ||
37 | + uint32_t fpdscr[M_REG_NUM_BANKS]; | ||
38 | + uint32_t cpacr[M_REG_NUM_BANKS]; | ||
39 | + uint32_t nsacr; | ||
40 | } v7m; | ||
41 | |||
42 | /* Information associated with an exception about to be taken: | ||
43 | @@ -XXX,XX +XXX,XX @@ FIELD(V7M_CSSELR, LEVEL, 1, 3) | ||
44 | */ | ||
45 | FIELD(V7M_CSSELR, INDEX, 0, 4) | ||
46 | |||
47 | +/* v7M FPCCR bits */ | ||
48 | +FIELD(V7M_FPCCR, LSPACT, 0, 1) | ||
49 | +FIELD(V7M_FPCCR, USER, 1, 1) | ||
50 | +FIELD(V7M_FPCCR, S, 2, 1) | ||
51 | +FIELD(V7M_FPCCR, THREAD, 3, 1) | ||
52 | +FIELD(V7M_FPCCR, HFRDY, 4, 1) | ||
53 | +FIELD(V7M_FPCCR, MMRDY, 5, 1) | ||
54 | +FIELD(V7M_FPCCR, BFRDY, 6, 1) | ||
55 | +FIELD(V7M_FPCCR, SFRDY, 7, 1) | ||
56 | +FIELD(V7M_FPCCR, MONRDY, 8, 1) | ||
57 | +FIELD(V7M_FPCCR, SPLIMVIOL, 9, 1) | ||
58 | +FIELD(V7M_FPCCR, UFRDY, 10, 1) | ||
59 | +FIELD(V7M_FPCCR, RES0, 11, 15) | ||
60 | +FIELD(V7M_FPCCR, TS, 26, 1) | ||
61 | +FIELD(V7M_FPCCR, CLRONRETS, 27, 1) | ||
62 | +FIELD(V7M_FPCCR, CLRONRET, 28, 1) | ||
63 | +FIELD(V7M_FPCCR, LSPENS, 29, 1) | ||
64 | +FIELD(V7M_FPCCR, LSPEN, 30, 1) | ||
65 | +FIELD(V7M_FPCCR, ASPEN, 31, 1) | ||
66 | +/* These bits are banked. Others are non-banked and live in the M_REG_S bank */ | ||
67 | +#define R_V7M_FPCCR_BANKED_MASK \ | ||
68 | + (R_V7M_FPCCR_LSPACT_MASK | \ | ||
69 | + R_V7M_FPCCR_USER_MASK | \ | ||
70 | + R_V7M_FPCCR_THREAD_MASK | \ | ||
71 | + R_V7M_FPCCR_MMRDY_MASK | \ | ||
72 | + R_V7M_FPCCR_SPLIMVIOL_MASK | \ | ||
73 | + R_V7M_FPCCR_UFRDY_MASK | \ | ||
74 | + R_V7M_FPCCR_ASPEN_MASK) | ||
75 | + | ||
76 | /* | ||
77 | * System register ID fields. | ||
78 | */ | ||
79 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
80 | index XXXXXXX..XXXXXXX 100644 | ||
81 | --- a/hw/intc/armv7m_nvic.c | ||
82 | +++ b/hw/intc/armv7m_nvic.c | ||
83 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
84 | } | ||
85 | case 0xd84: /* CSSELR */ | ||
86 | return cpu->env.v7m.csselr[attrs.secure]; | ||
87 | + case 0xd88: /* CPACR */ | ||
88 | + if (!arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
89 | + return 0; | ||
90 | + } | ||
91 | + return cpu->env.v7m.cpacr[attrs.secure]; | ||
92 | + case 0xd8c: /* NSACR */ | ||
93 | + if (!attrs.secure || !arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
94 | + return 0; | ||
95 | + } | ||
96 | + return cpu->env.v7m.nsacr; | ||
97 | /* TODO: Implement debug registers. */ | ||
98 | case 0xd90: /* MPU_TYPE */ | ||
99 | /* Unified MPU; if the MPU is not present this value is zero */ | ||
100 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
101 | return 0; | ||
102 | } | ||
103 | return cpu->env.v7m.sfar; | ||
104 | + case 0xf34: /* FPCCR */ | ||
105 | + if (!arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
106 | + return 0; | ||
107 | + } | ||
108 | + if (attrs.secure) { | ||
109 | + return cpu->env.v7m.fpccr[M_REG_S]; | ||
110 | + } else { | ||
111 | + /* | ||
112 | + * NS can read LSPEN, CLRONRET and MONRDY. It can read | ||
113 | + * BFRDY and HFRDY if AIRCR.BFHFNMINS != 0; | ||
114 | + * other non-banked bits RAZ. | ||
115 | + * TODO: MONRDY should RAZ/WI if DEMCR.SDME is set. | ||
116 | + */ | ||
117 | + uint32_t value = cpu->env.v7m.fpccr[M_REG_S]; | ||
118 | + uint32_t mask = R_V7M_FPCCR_LSPEN_MASK | | ||
119 | + R_V7M_FPCCR_CLRONRET_MASK | | ||
120 | + R_V7M_FPCCR_MONRDY_MASK; | ||
121 | + | ||
122 | + if (s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) { | ||
123 | + mask |= R_V7M_FPCCR_BFRDY_MASK | R_V7M_FPCCR_HFRDY_MASK; | ||
124 | + } | ||
125 | + | ||
126 | + value &= mask; | ||
127 | + | ||
128 | + value |= cpu->env.v7m.fpccr[M_REG_NS]; | ||
129 | + return value; | ||
130 | + } | ||
131 | + case 0xf38: /* FPCAR */ | ||
132 | + if (!arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
133 | + return 0; | ||
134 | + } | ||
135 | + return cpu->env.v7m.fpcar[attrs.secure]; | ||
136 | + case 0xf3c: /* FPDSCR */ | ||
137 | + if (!arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
138 | + return 0; | ||
139 | + } | ||
140 | + return cpu->env.v7m.fpdscr[attrs.secure]; | ||
141 | case 0xf40: /* MVFR0 */ | ||
142 | return cpu->isar.mvfr0; | ||
143 | case 0xf44: /* MVFR1 */ | ||
144 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
145 | cpu->env.v7m.csselr[attrs.secure] = value & R_V7M_CSSELR_INDEX_MASK; | ||
146 | } | ||
147 | break; | ||
148 | + case 0xd88: /* CPACR */ | ||
149 | + if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
150 | + /* We implement only the Floating Point extension's CP10/CP11 */ | ||
151 | + cpu->env.v7m.cpacr[attrs.secure] = value & (0xf << 20); | ||
152 | + } | ||
153 | + break; | ||
154 | + case 0xd8c: /* NSACR */ | ||
155 | + if (attrs.secure && arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
156 | + /* We implement only the Floating Point extension's CP10/CP11 */ | ||
157 | + cpu->env.v7m.nsacr = value & (3 << 10); | ||
158 | + } | ||
159 | + break; | ||
160 | case 0xd90: /* MPU_TYPE */ | ||
161 | return; /* RO */ | ||
162 | case 0xd94: /* MPU_CTRL */ | ||
163 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
164 | } | ||
165 | break; | ||
166 | } | ||
167 | + case 0xf34: /* FPCCR */ | ||
168 | + if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
169 | + /* Not all bits here are banked. */ | ||
170 | + uint32_t fpccr_s; | ||
171 | + | ||
172 | + if (!arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
173 | + /* Don't allow setting of bits not present in v7M */ | ||
174 | + value &= (R_V7M_FPCCR_LSPACT_MASK | | ||
175 | + R_V7M_FPCCR_USER_MASK | | ||
176 | + R_V7M_FPCCR_THREAD_MASK | | ||
177 | + R_V7M_FPCCR_HFRDY_MASK | | ||
178 | + R_V7M_FPCCR_MMRDY_MASK | | ||
179 | + R_V7M_FPCCR_BFRDY_MASK | | ||
180 | + R_V7M_FPCCR_MONRDY_MASK | | ||
181 | + R_V7M_FPCCR_LSPEN_MASK | | ||
182 | + R_V7M_FPCCR_ASPEN_MASK); | ||
183 | + } | ||
184 | + value &= ~R_V7M_FPCCR_RES0_MASK; | ||
185 | + | ||
186 | + if (!attrs.secure) { | ||
187 | + /* Some non-banked bits are configurably writable by NS */ | ||
188 | + fpccr_s = cpu->env.v7m.fpccr[M_REG_S]; | ||
189 | + if (!(fpccr_s & R_V7M_FPCCR_LSPENS_MASK)) { | ||
190 | + uint32_t lspen = FIELD_EX32(value, V7M_FPCCR, LSPEN); | ||
191 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, LSPEN, lspen); | ||
192 | + } | ||
193 | + if (!(fpccr_s & R_V7M_FPCCR_CLRONRETS_MASK)) { | ||
194 | + uint32_t cor = FIELD_EX32(value, V7M_FPCCR, CLRONRET); | ||
195 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, CLRONRET, cor); | ||
196 | + } | ||
197 | + if ((s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | ||
198 | + uint32_t hfrdy = FIELD_EX32(value, V7M_FPCCR, HFRDY); | ||
199 | + uint32_t bfrdy = FIELD_EX32(value, V7M_FPCCR, BFRDY); | ||
200 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, HFRDY, hfrdy); | ||
201 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, BFRDY, bfrdy); | ||
202 | + } | ||
203 | + /* TODO MONRDY should RAZ/WI if DEMCR.SDME is set */ | ||
204 | + { | ||
205 | + uint32_t monrdy = FIELD_EX32(value, V7M_FPCCR, MONRDY); | ||
206 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, MONRDY, monrdy); | ||
207 | + } | ||
208 | + | ||
209 | + /* | ||
210 | + * All other non-banked bits are RAZ/WI from NS; write | ||
211 | + * just the banked bits to fpccr[M_REG_NS]. | ||
212 | + */ | ||
213 | + value &= R_V7M_FPCCR_BANKED_MASK; | ||
214 | + cpu->env.v7m.fpccr[M_REG_NS] = value; | ||
215 | + } else { | ||
216 | + fpccr_s = value; | ||
217 | + } | ||
218 | + cpu->env.v7m.fpccr[M_REG_S] = fpccr_s; | ||
219 | + } | ||
220 | + break; | ||
221 | + case 0xf38: /* FPCAR */ | ||
222 | + if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
223 | + value &= ~7; | ||
224 | + cpu->env.v7m.fpcar[attrs.secure] = value; | ||
225 | + } | ||
226 | + break; | ||
227 | + case 0xf3c: /* FPDSCR */ | ||
228 | + if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
229 | + value &= 0x07c00000; | ||
230 | + cpu->env.v7m.fpdscr[attrs.secure] = value; | ||
231 | + } | ||
232 | + break; | ||
233 | case 0xf50: /* ICIALLU */ | ||
234 | case 0xf58: /* ICIMVAU */ | ||
235 | case 0xf5c: /* DCIMVAC */ | ||
236 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
237 | index XXXXXXX..XXXXXXX 100644 | ||
238 | --- a/target/arm/cpu.c | ||
239 | +++ b/target/arm/cpu.c | ||
240 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | ||
241 | env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK; | ||
242 | } | ||
243 | |||
244 | + if (arm_feature(env, ARM_FEATURE_VFP)) { | ||
245 | + env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK; | ||
246 | + env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK | | ||
247 | + R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK; | ||
248 | + } | ||
249 | /* Unlike A/R profile, M profile defines the reset LR value */ | ||
250 | env->regs[14] = 0xffffffff; | ||
251 | |||
15 | diff --git a/target/arm/machine.c b/target/arm/machine.c | 252 | diff --git a/target/arm/machine.c b/target/arm/machine.c |
16 | index XXXXXXX..XXXXXXX 100644 | 253 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/machine.c | 254 | --- a/target/arm/machine.c |
18 | +++ b/target/arm/machine.c | 255 | +++ b/target/arm/machine.c |
19 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_iwmmxt = { | 256 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_v8m = { |
20 | } | 257 | } |
21 | }; | 258 | }; |
22 | 259 | ||
23 | +#ifdef TARGET_AARCH64 | 260 | +static const VMStateDescription vmstate_m_fp = { |
24 | +/* The expression ARM_MAX_VQ - 2 is 0 for pure AArch32 build, | 261 | + .name = "cpu/m/fp", |
25 | + * and ARMPredicateReg is actively empty. This triggers errors | ||
26 | + * in the expansion of the VMSTATE macros. | ||
27 | + */ | ||
28 | + | ||
29 | +static bool sve_needed(void *opaque) | ||
30 | +{ | ||
31 | + ARMCPU *cpu = opaque; | ||
32 | + CPUARMState *env = &cpu->env; | ||
33 | + | ||
34 | + return arm_feature(env, ARM_FEATURE_SVE); | ||
35 | +} | ||
36 | + | ||
37 | +/* The first two words of each Zreg is stored in VFP state. */ | ||
38 | +static const VMStateDescription vmstate_zreg_hi_reg = { | ||
39 | + .name = "cpu/sve/zreg_hi", | ||
40 | + .version_id = 1, | 262 | + .version_id = 1, |
41 | + .minimum_version_id = 1, | 263 | + .minimum_version_id = 1, |
264 | + .needed = vfp_needed, | ||
42 | + .fields = (VMStateField[]) { | 265 | + .fields = (VMStateField[]) { |
43 | + VMSTATE_UINT64_SUB_ARRAY(d, ARMVectorReg, 2, ARM_MAX_VQ - 2), | 266 | + VMSTATE_UINT32_ARRAY(env.v7m.fpcar, ARMCPU, M_REG_NUM_BANKS), |
267 | + VMSTATE_UINT32_ARRAY(env.v7m.fpccr, ARMCPU, M_REG_NUM_BANKS), | ||
268 | + VMSTATE_UINT32_ARRAY(env.v7m.fpdscr, ARMCPU, M_REG_NUM_BANKS), | ||
269 | + VMSTATE_UINT32_ARRAY(env.v7m.cpacr, ARMCPU, M_REG_NUM_BANKS), | ||
270 | + VMSTATE_UINT32(env.v7m.nsacr, ARMCPU), | ||
44 | + VMSTATE_END_OF_LIST() | 271 | + VMSTATE_END_OF_LIST() |
45 | + } | 272 | + } |
46 | +}; | 273 | +}; |
47 | + | 274 | + |
48 | +static const VMStateDescription vmstate_preg_reg = { | 275 | static const VMStateDescription vmstate_m = { |
49 | + .name = "cpu/sve/preg", | 276 | .name = "cpu/m", |
50 | + .version_id = 1, | 277 | .version_id = 4, |
51 | + .minimum_version_id = 1, | 278 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = { |
52 | + .fields = (VMStateField[]) { | 279 | &vmstate_m_scr, |
53 | + VMSTATE_UINT64_ARRAY(p, ARMPredicateReg, 2 * ARM_MAX_VQ / 8), | 280 | &vmstate_m_other_sp, |
54 | + VMSTATE_END_OF_LIST() | 281 | &vmstate_m_v8m, |
55 | + } | 282 | + &vmstate_m_fp, |
56 | +}; | ||
57 | + | ||
58 | +static const VMStateDescription vmstate_sve = { | ||
59 | + .name = "cpu/sve", | ||
60 | + .version_id = 1, | ||
61 | + .minimum_version_id = 1, | ||
62 | + .needed = sve_needed, | ||
63 | + .fields = (VMStateField[]) { | ||
64 | + VMSTATE_STRUCT_ARRAY(env.vfp.zregs, ARMCPU, 32, 0, | ||
65 | + vmstate_zreg_hi_reg, ARMVectorReg), | ||
66 | + VMSTATE_STRUCT_ARRAY(env.vfp.pregs, ARMCPU, 17, 0, | ||
67 | + vmstate_preg_reg, ARMPredicateReg), | ||
68 | + VMSTATE_END_OF_LIST() | ||
69 | + } | ||
70 | +}; | ||
71 | +#endif /* AARCH64 */ | ||
72 | + | ||
73 | static bool m_needed(void *opaque) | ||
74 | { | ||
75 | ARMCPU *cpu = opaque; | ||
76 | @@ -XXX,XX +XXX,XX @@ const VMStateDescription vmstate_arm_cpu = { | ||
77 | &vmstate_pmsav7, | ||
78 | &vmstate_pmsav8, | ||
79 | &vmstate_m_security, | ||
80 | +#ifdef TARGET_AARCH64 | ||
81 | + &vmstate_sve, | ||
82 | +#endif | ||
83 | NULL | 283 | NULL |
84 | } | 284 | } |
85 | }; | 285 | }; |
86 | -- | 286 | -- |
87 | 2.16.1 | 287 | 2.20.1 |
88 | 288 | ||
89 | 289 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The only "system register" that M-profile floating point exposes | ||
2 | via the VMRS/VMRS instructions is FPSCR, and it does not have | ||
3 | the odd special case for rd==15. Add a check to ensure we only | ||
4 | expose FPSCR. | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20190416125744.27770-5-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/translate.c | 19 +++++++++++++++++-- | ||
11 | 1 file changed, 17 insertions(+), 2 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/translate.c | ||
16 | +++ b/target/arm/translate.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | ||
18 | } | ||
19 | } | ||
20 | } else { /* !dp */ | ||
21 | + bool is_sysreg; | ||
22 | + | ||
23 | if ((insn & 0x6f) != 0x00) | ||
24 | return 1; | ||
25 | rn = VFP_SREG_N(insn); | ||
26 | + | ||
27 | + is_sysreg = extract32(insn, 21, 1); | ||
28 | + | ||
29 | + if (arm_dc_feature(s, ARM_FEATURE_M)) { | ||
30 | + /* | ||
31 | + * The only M-profile VFP vmrs/vmsr sysreg is FPSCR. | ||
32 | + * Writes to R15 are UNPREDICTABLE; we choose to undef. | ||
33 | + */ | ||
34 | + if (is_sysreg && (rd == 15 || (rn >> 1) != ARM_VFP_FPSCR)) { | ||
35 | + return 1; | ||
36 | + } | ||
37 | + } | ||
38 | + | ||
39 | if (insn & ARM_CP_RW_BIT) { | ||
40 | /* vfp->arm */ | ||
41 | - if (insn & (1 << 21)) { | ||
42 | + if (is_sysreg) { | ||
43 | /* system register */ | ||
44 | rn >>= 1; | ||
45 | |||
46 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | ||
47 | } | ||
48 | } else { | ||
49 | /* arm->vfp */ | ||
50 | - if (insn & (1 << 21)) { | ||
51 | + if (is_sysreg) { | ||
52 | rn >>= 1; | ||
53 | /* system register */ | ||
54 | switch (rn) { | ||
55 | -- | ||
56 | 2.20.1 | ||
57 | |||
58 | diff view generated by jsdifflib |
1 | Make v7m_push_callee_stack() honour the MPU by using the | 1 | Like AArch64, M-profile floating point has no FPEXC enable |
---|---|---|---|
2 | new v7m_stack_write() function. We return a flag to indicate | 2 | bit to gate floating point; so always set the VFPEN TB flag. |
3 | whether the pushes failed, which we can then use in | 3 | |
4 | v7m_exception_taken() to cause us to handle the derived | 4 | M-profile also has CPACR and NSACR similar to A-profile; |
5 | exception correctly. | 5 | they behave slightly differently: |
6 | * the CPACR is banked between Secure and Non-Secure | ||
7 | * if the NSACR forces a trap then this is taken to | ||
8 | the Secure state, not the Non-Secure state | ||
9 | |||
10 | Honour the CPACR and NSACR settings. The NSACR handling | ||
11 | requires us to borrow the exception.target_el field | ||
12 | (usually meaningless for M profile) to distinguish the | ||
13 | NOCP UsageFault taken to Secure state from the more | ||
14 | usual fault taken to the current security state. | ||
6 | 15 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 18 | Message-id: 20190416125744.27770-6-peter.maydell@linaro.org |
10 | Message-id: 1517324542-6607-6-git-send-email-peter.maydell@linaro.org | ||
11 | --- | 19 | --- |
12 | target/arm/helper.c | 64 ++++++++++++++++++++++++++++++++++++++++------------- | 20 | target/arm/helper.c | 55 +++++++++++++++++++++++++++++++++++++++--- |
13 | 1 file changed, 49 insertions(+), 15 deletions(-) | 21 | target/arm/translate.c | 10 ++++++-- |
22 | 2 files changed, 60 insertions(+), 5 deletions(-) | ||
14 | 23 | ||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 24 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
16 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.c | 26 | --- a/target/arm/helper.c |
18 | +++ b/target/arm/helper.c | 27 | +++ b/target/arm/helper.c |
19 | @@ -XXX,XX +XXX,XX @@ static uint32_t arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure) | 28 | @@ -XXX,XX +XXX,XX @@ uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx, |
20 | return addr; | 29 | return target_el; |
21 | } | 30 | } |
22 | 31 | ||
23 | -static void v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 32 | +/* |
24 | +static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 33 | + * Return true if the v7M CPACR permits access to the FPU for the specified |
25 | bool ignore_faults) | 34 | + * security state and privilege level. |
35 | + */ | ||
36 | +static bool v7m_cpacr_pass(CPUARMState *env, bool is_secure, bool is_priv) | ||
37 | +{ | ||
38 | + switch (extract32(env->v7m.cpacr[is_secure], 20, 2)) { | ||
39 | + case 0: | ||
40 | + case 2: /* UNPREDICTABLE: we treat like 0 */ | ||
41 | + return false; | ||
42 | + case 1: | ||
43 | + return is_priv; | ||
44 | + case 3: | ||
45 | + return true; | ||
46 | + default: | ||
47 | + g_assert_not_reached(); | ||
48 | + } | ||
49 | +} | ||
50 | + | ||
51 | static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | ||
52 | ARMMMUIdx mmu_idx, bool ignfault) | ||
26 | { | 53 | { |
27 | /* For v8M, push the callee-saves register part of the stack frame. | 54 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) |
28 | @@ -XXX,XX +XXX,XX @@ static void v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 55 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_UNDEFINSTR_MASK; |
29 | * In the tailchaining case this may not be the current stack. | 56 | break; |
30 | */ | 57 | case EXCP_NOCP: |
31 | CPUARMState *env = &cpu->env; | 58 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); |
32 | - CPUState *cs = CPU(cpu); | 59 | - env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_NOCP_MASK; |
33 | uint32_t *frame_sp_p; | 60 | + { |
34 | uint32_t frameptr; | 61 | + /* |
35 | + ARMMMUIdx mmu_idx; | 62 | + * NOCP might be directed to something other than the current |
36 | + bool stacked_ok; | 63 | + * security state if this fault is because of NSACR; we indicate |
37 | 64 | + * the target security state using exception.target_el. | |
38 | if (dotailchain) { | 65 | + */ |
39 | - frame_sp_p = get_v7m_sp_ptr(env, true, | 66 | + int target_secstate; |
40 | - lr & R_V7M_EXCRET_MODE_MASK, | ||
41 | + bool mode = lr & R_V7M_EXCRET_MODE_MASK; | ||
42 | + bool priv = !(env->v7m.control[M_REG_S] & R_V7M_CONTROL_NPRIV_MASK) || | ||
43 | + !mode; | ||
44 | + | 67 | + |
45 | + mmu_idx = arm_v7m_mmu_idx_for_secstate_and_priv(env, M_REG_S, priv); | 68 | + if (env->exception.target_el == 3) { |
46 | + frame_sp_p = get_v7m_sp_ptr(env, M_REG_S, mode, | 69 | + target_secstate = M_REG_S; |
47 | lr & R_V7M_EXCRET_SPSEL_MASK); | 70 | + } else { |
48 | } else { | 71 | + target_secstate = env->v7m.secure; |
49 | + mmu_idx = core_to_arm_mmu_idx(env, cpu_mmu_index(env, false)); | 72 | + } |
50 | frame_sp_p = &env->regs[13]; | 73 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, target_secstate); |
74 | + env->v7m.cfsr[target_secstate] |= R_V7M_CFSR_NOCP_MASK; | ||
75 | break; | ||
76 | + } | ||
77 | case EXCP_INVSTATE: | ||
78 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
79 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVSTATE_MASK; | ||
80 | @@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el) | ||
81 | return 0; | ||
51 | } | 82 | } |
52 | 83 | ||
53 | frameptr = *frame_sp_p - 0x28; | 84 | + if (arm_feature(env, ARM_FEATURE_M)) { |
54 | 85 | + /* CPACR can cause a NOCP UsageFault taken to current security state */ | |
55 | - stl_phys(cs->as, frameptr, 0xfefa125b); | 86 | + if (!v7m_cpacr_pass(env, env->v7m.secure, cur_el != 0)) { |
56 | - stl_phys(cs->as, frameptr + 0x8, env->regs[4]); | 87 | + return 1; |
57 | - stl_phys(cs->as, frameptr + 0xc, env->regs[5]); | 88 | + } |
58 | - stl_phys(cs->as, frameptr + 0x10, env->regs[6]); | ||
59 | - stl_phys(cs->as, frameptr + 0x14, env->regs[7]); | ||
60 | - stl_phys(cs->as, frameptr + 0x18, env->regs[8]); | ||
61 | - stl_phys(cs->as, frameptr + 0x1c, env->regs[9]); | ||
62 | - stl_phys(cs->as, frameptr + 0x20, env->regs[10]); | ||
63 | - stl_phys(cs->as, frameptr + 0x24, env->regs[11]); | ||
64 | + /* Write as much of the stack frame as we can. A write failure may | ||
65 | + * cause us to pend a derived exception. | ||
66 | + */ | ||
67 | + stacked_ok = | ||
68 | + v7m_stack_write(cpu, frameptr, 0xfefa125b, mmu_idx, ignore_faults) && | ||
69 | + v7m_stack_write(cpu, frameptr + 0x8, env->regs[4], mmu_idx, | ||
70 | + ignore_faults) && | ||
71 | + v7m_stack_write(cpu, frameptr + 0xc, env->regs[5], mmu_idx, | ||
72 | + ignore_faults) && | ||
73 | + v7m_stack_write(cpu, frameptr + 0x10, env->regs[6], mmu_idx, | ||
74 | + ignore_faults) && | ||
75 | + v7m_stack_write(cpu, frameptr + 0x14, env->regs[7], mmu_idx, | ||
76 | + ignore_faults) && | ||
77 | + v7m_stack_write(cpu, frameptr + 0x18, env->regs[8], mmu_idx, | ||
78 | + ignore_faults) && | ||
79 | + v7m_stack_write(cpu, frameptr + 0x1c, env->regs[9], mmu_idx, | ||
80 | + ignore_faults) && | ||
81 | + v7m_stack_write(cpu, frameptr + 0x20, env->regs[10], mmu_idx, | ||
82 | + ignore_faults) && | ||
83 | + v7m_stack_write(cpu, frameptr + 0x24, env->regs[11], mmu_idx, | ||
84 | + ignore_faults); | ||
85 | |||
86 | + /* Update SP regardless of whether any of the stack accesses failed. | ||
87 | + * When we implement v8M stack limit checking then this attempt to | ||
88 | + * update SP might also fail and result in a derived exception. | ||
89 | + */ | ||
90 | *frame_sp_p = frameptr; | ||
91 | + | 89 | + |
92 | + return !stacked_ok; | 90 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY) && !env->v7m.secure) { |
93 | } | 91 | + if (!extract32(env->v7m.nsacr, 10, 1)) { |
94 | 92 | + /* FP insns cause a NOCP UsageFault taken to Secure */ | |
95 | static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 93 | + return 3; |
96 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 94 | + } |
97 | uint32_t addr; | 95 | + } |
98 | bool targets_secure; | 96 | + |
99 | int exc; | 97 | + return 0; |
100 | + bool push_failed = false; | ||
101 | |||
102 | armv7m_nvic_get_pending_irq_info(env->nvic, &exc, &targets_secure); | ||
103 | |||
104 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
105 | */ | ||
106 | if (lr & R_V7M_EXCRET_DCRS_MASK && | ||
107 | !(dotailchain && (lr & R_V7M_EXCRET_ES_MASK))) { | ||
108 | - v7m_push_callee_stack(cpu, lr, dotailchain, | ||
109 | - ignore_stackfaults); | ||
110 | + push_failed = v7m_push_callee_stack(cpu, lr, dotailchain, | ||
111 | + ignore_stackfaults); | ||
112 | } | ||
113 | lr |= R_V7M_EXCRET_DCRS_MASK; | ||
114 | } | ||
115 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
116 | } | ||
117 | } | ||
118 | |||
119 | + if (push_failed && !ignore_stackfaults) { | ||
120 | + /* Derived exception on callee-saves register stacking: | ||
121 | + * we might now want to take a different exception which | ||
122 | + * targets a different security state, so try again from the top. | ||
123 | + */ | ||
124 | + v7m_exception_taken(cpu, lr, true, true); | ||
125 | + return; | ||
126 | + } | 98 | + } |
127 | + | 99 | + |
128 | addr = arm_v7m_load_vector(cpu, exc, targets_secure); | 100 | /* The CPACR controls traps to EL1, or PL1 if we're 32 bit: |
129 | 101 | * 0, 2 : trap EL0 and EL1/PL1 accesses | |
130 | /* Now we've done everything that might cause a derived exception | 102 | * 1 : trap only EL0 accesses |
103 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
104 | flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, arm_sctlr_b(env)); | ||
105 | flags = FIELD_DP32(flags, TBFLAG_A32, NS, !access_secure_reg(env)); | ||
106 | if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30) | ||
107 | - || arm_el_is_aa64(env, 1)) { | ||
108 | + || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) { | ||
109 | flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
110 | } | ||
111 | flags = FIELD_DP32(flags, TBFLAG_A32, XSCALE_CPAR, env->cp15.c15_cpar); | ||
112 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
113 | index XXXXXXX..XXXXXXX 100644 | ||
114 | --- a/target/arm/translate.c | ||
115 | +++ b/target/arm/translate.c | ||
116 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | ||
117 | * for attempts to execute invalid vfp/neon encodings with FP disabled. | ||
118 | */ | ||
119 | if (s->fp_excp_el) { | ||
120 | - gen_exception_insn(s, 4, EXCP_UDEF, | ||
121 | - syn_fp_access_trap(1, 0xe, false), s->fp_excp_el); | ||
122 | + if (arm_dc_feature(s, ARM_FEATURE_M)) { | ||
123 | + gen_exception_insn(s, 4, EXCP_NOCP, syn_uncategorized(), | ||
124 | + s->fp_excp_el); | ||
125 | + } else { | ||
126 | + gen_exception_insn(s, 4, EXCP_UDEF, | ||
127 | + syn_fp_access_trap(1, 0xe, false), | ||
128 | + s->fp_excp_el); | ||
129 | + } | ||
130 | return 0; | ||
131 | } | ||
132 | |||
131 | -- | 133 | -- |
132 | 2.16.1 | 134 | 2.20.1 |
133 | 135 | ||
134 | 136 | diff view generated by jsdifflib |
1 | The code where we added the TT instruction was accidentally | 1 | Correct the decode of the M-profile "coprocessor and |
---|---|---|---|
2 | missing a 'break', which meant that after generating the code | 2 | floating-point instructions" space: |
3 | to execute the TT we would fall through to 'goto illegal_op' | 3 | * op0 == 0b11 is always unallocated |
4 | and generate code to take an UNDEF insn. | 4 | * if the CPU has an FPU then all insns with op1 == 0b101 |
5 | are floating point and go to disas_vfp_insn() | ||
6 | |||
7 | For the moment we leave VLLDM and VLSTM as NOPs; in | ||
8 | a later commit we will fill in the proper implementation | ||
9 | for the case where an FPU is present. | ||
5 | 10 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20180206103941.13985-1-peter.maydell@linaro.org | 13 | Message-id: 20190416125744.27770-7-peter.maydell@linaro.org |
9 | --- | 14 | --- |
10 | target/arm/translate.c | 1 + | 15 | target/arm/translate.c | 26 ++++++++++++++++++++++---- |
11 | 1 file changed, 1 insertion(+) | 16 | 1 file changed, 22 insertions(+), 4 deletions(-) |
12 | 17 | ||
13 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 18 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
14 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate.c | 20 | --- a/target/arm/translate.c |
16 | +++ b/target/arm/translate.c | 21 | +++ b/target/arm/translate.c |
17 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | 22 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) |
18 | tcg_temp_free_i32(addr); | 23 | case 6: case 7: case 14: case 15: |
19 | tcg_temp_free_i32(op); | 24 | /* Coprocessor. */ |
20 | store_reg(s, rd, ttresp); | 25 | if (arm_dc_feature(s, ARM_FEATURE_M)) { |
21 | + break; | 26 | - /* We don't currently implement M profile FP support, |
22 | } | 27 | - * so this entire space should give a NOCP fault, with |
23 | goto illegal_op; | 28 | - * the exception of the v8M VLLDM and VLSTM insns, which |
24 | } | 29 | - * must be NOPs in Secure state and UNDEF in Nonsecure state. |
30 | + /* 0b111x_11xx_xxxx_xxxx_xxxx_xxxx_xxxx_xxxx */ | ||
31 | + if (extract32(insn, 24, 2) == 3) { | ||
32 | + goto illegal_op; /* op0 = 0b11 : unallocated */ | ||
33 | + } | ||
34 | + | ||
35 | + /* | ||
36 | + * Decode VLLDM and VLSTM first: these are nonstandard because: | ||
37 | + * * if there is no FPU then these insns must NOP in | ||
38 | + * Secure state and UNDEF in Nonsecure state | ||
39 | + * * if there is an FPU then these insns do not have | ||
40 | + * the usual behaviour that disas_vfp_insn() provides of | ||
41 | + * being controlled by CPACR/NSACR enable bits or the | ||
42 | + * lazy-stacking logic. | ||
43 | */ | ||
44 | if (arm_dc_feature(s, ARM_FEATURE_V8) && | ||
45 | (insn & 0xffa00f00) == 0xec200a00) { | ||
46 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
47 | /* Just NOP since FP support is not implemented */ | ||
48 | break; | ||
49 | } | ||
50 | + if (arm_dc_feature(s, ARM_FEATURE_VFP) && | ||
51 | + ((insn >> 8) & 0xe) == 10) { | ||
52 | + /* FP, and the CPU supports it */ | ||
53 | + if (disas_vfp_insn(s, insn)) { | ||
54 | + goto illegal_op; | ||
55 | + } | ||
56 | + break; | ||
57 | + } | ||
58 | + | ||
59 | /* All other insns: NOCP */ | ||
60 | gen_exception_insn(s, 4, EXCP_NOCP, syn_uncategorized(), | ||
61 | default_exception_el(s)); | ||
25 | -- | 62 | -- |
26 | 2.16.1 | 63 | 2.20.1 |
27 | 64 | ||
28 | 65 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | If the floating point extension is present, then the SG instruction | ||
2 | must clear the CONTROL_S.SFPA bit. Implement this. | ||
1 | 3 | ||
4 | (On a no-FPU system the bit will always be zero, so we don't need | ||
5 | to make the clearing of the bit conditional on ARM_FEATURE_VFP.) | ||
6 | |||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20190416125744.27770-8-peter.maydell@linaro.org | ||
10 | --- | ||
11 | target/arm/helper.c | 1 + | ||
12 | 1 file changed, 1 insertion(+) | ||
13 | |||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper.c | ||
17 | +++ b/target/arm/helper.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static bool v7m_handle_execute_nsc(ARMCPU *cpu) | ||
19 | qemu_log_mask(CPU_LOG_INT, "...really an SG instruction at 0x%08" PRIx32 | ||
20 | ", executing it\n", env->regs[15]); | ||
21 | env->regs[14] &= ~1; | ||
22 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK; | ||
23 | switch_v7m_security_state(env, true); | ||
24 | xpsr_write(env, 0, XPSR_IT); | ||
25 | env->regs[15] += 4; | ||
26 | -- | ||
27 | 2.20.1 | ||
28 | |||
29 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The M-profile CONTROL register has two bits -- SFPA and FPCA -- | ||
2 | which relate to floating-point support, and should be RES0 otherwise. | ||
3 | Handle them correctly in the MSR/MRS register access code. | ||
4 | Neither is banked between security states, so they are stored | ||
5 | in v7m.control[M_REG_S] regardless of current security state. | ||
1 | 6 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20190416125744.27770-9-peter.maydell@linaro.org | ||
10 | --- | ||
11 | target/arm/helper.c | 57 ++++++++++++++++++++++++++++++++++++++------- | ||
12 | 1 file changed, 49 insertions(+), 8 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper.c | ||
17 | +++ b/target/arm/helper.c | ||
18 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) | ||
19 | return xpsr_read(env) & mask; | ||
20 | break; | ||
21 | case 20: /* CONTROL */ | ||
22 | - return env->v7m.control[env->v7m.secure]; | ||
23 | + { | ||
24 | + uint32_t value = env->v7m.control[env->v7m.secure]; | ||
25 | + if (!env->v7m.secure) { | ||
26 | + /* SFPA is RAZ/WI from NS; FPCA is stored in the M_REG_S bank */ | ||
27 | + value |= env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK; | ||
28 | + } | ||
29 | + return value; | ||
30 | + } | ||
31 | case 0x94: /* CONTROL_NS */ | ||
32 | /* We have to handle this here because unprivileged Secure code | ||
33 | * can read the NS CONTROL register. | ||
34 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) | ||
35 | if (!env->v7m.secure) { | ||
36 | return 0; | ||
37 | } | ||
38 | - return env->v7m.control[M_REG_NS]; | ||
39 | + return env->v7m.control[M_REG_NS] | | ||
40 | + (env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK); | ||
41 | } | ||
42 | |||
43 | if (el == 0) { | ||
44 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | ||
45 | */ | ||
46 | uint32_t mask = extract32(maskreg, 8, 4); | ||
47 | uint32_t reg = extract32(maskreg, 0, 8); | ||
48 | + int cur_el = arm_current_el(env); | ||
49 | |||
50 | - if (arm_current_el(env) == 0 && reg > 7) { | ||
51 | - /* only xPSR sub-fields may be written by unprivileged */ | ||
52 | + if (cur_el == 0 && reg > 7 && reg != 20) { | ||
53 | + /* | ||
54 | + * only xPSR sub-fields and CONTROL.SFPA may be written by | ||
55 | + * unprivileged code | ||
56 | + */ | ||
57 | return; | ||
58 | } | ||
59 | |||
60 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | ||
61 | env->v7m.control[M_REG_NS] &= ~R_V7M_CONTROL_NPRIV_MASK; | ||
62 | env->v7m.control[M_REG_NS] |= val & R_V7M_CONTROL_NPRIV_MASK; | ||
63 | } | ||
64 | + /* | ||
65 | + * SFPA is RAZ/WI from NS. FPCA is RO if NSACR.CP10 == 0, | ||
66 | + * RES0 if the FPU is not present, and is stored in the S bank | ||
67 | + */ | ||
68 | + if (arm_feature(env, ARM_FEATURE_VFP) && | ||
69 | + extract32(env->v7m.nsacr, 10, 1)) { | ||
70 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_FPCA_MASK; | ||
71 | + env->v7m.control[M_REG_S] |= val & R_V7M_CONTROL_FPCA_MASK; | ||
72 | + } | ||
73 | return; | ||
74 | case 0x98: /* SP_NS */ | ||
75 | { | ||
76 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | ||
77 | env->v7m.faultmask[env->v7m.secure] = val & 1; | ||
78 | break; | ||
79 | case 20: /* CONTROL */ | ||
80 | - /* Writing to the SPSEL bit only has an effect if we are in | ||
81 | + /* | ||
82 | + * Writing to the SPSEL bit only has an effect if we are in | ||
83 | * thread mode; other bits can be updated by any privileged code. | ||
84 | * write_v7m_control_spsel() deals with updating the SPSEL bit in | ||
85 | * env->v7m.control, so we only need update the others. | ||
86 | * For v7M, we must just ignore explicit writes to SPSEL in handler | ||
87 | * mode; for v8M the write is permitted but will have no effect. | ||
88 | + * All these bits are writes-ignored from non-privileged code, | ||
89 | + * except for SFPA. | ||
90 | */ | ||
91 | - if (arm_feature(env, ARM_FEATURE_V8) || | ||
92 | - !arm_v7m_is_handler_mode(env)) { | ||
93 | + if (cur_el > 0 && (arm_feature(env, ARM_FEATURE_V8) || | ||
94 | + !arm_v7m_is_handler_mode(env))) { | ||
95 | write_v7m_control_spsel(env, (val & R_V7M_CONTROL_SPSEL_MASK) != 0); | ||
96 | } | ||
97 | - if (arm_feature(env, ARM_FEATURE_M_MAIN)) { | ||
98 | + if (cur_el > 0 && arm_feature(env, ARM_FEATURE_M_MAIN)) { | ||
99 | env->v7m.control[env->v7m.secure] &= ~R_V7M_CONTROL_NPRIV_MASK; | ||
100 | env->v7m.control[env->v7m.secure] |= val & R_V7M_CONTROL_NPRIV_MASK; | ||
101 | } | ||
102 | + if (arm_feature(env, ARM_FEATURE_VFP)) { | ||
103 | + /* | ||
104 | + * SFPA is RAZ/WI from NS or if no FPU. | ||
105 | + * FPCA is RO if NSACR.CP10 == 0, RES0 if the FPU is not present. | ||
106 | + * Both are stored in the S bank. | ||
107 | + */ | ||
108 | + if (env->v7m.secure) { | ||
109 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK; | ||
110 | + env->v7m.control[M_REG_S] |= val & R_V7M_CONTROL_SFPA_MASK; | ||
111 | + } | ||
112 | + if (cur_el > 0 && | ||
113 | + (env->v7m.secure || !arm_feature(env, ARM_FEATURE_M_SECURITY) || | ||
114 | + extract32(env->v7m.nsacr, 10, 1))) { | ||
115 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_FPCA_MASK; | ||
116 | + env->v7m.control[M_REG_S] |= val & R_V7M_CONTROL_FPCA_MASK; | ||
117 | + } | ||
118 | + } | ||
119 | break; | ||
120 | default: | ||
121 | bad_reg: | ||
122 | -- | ||
123 | 2.20.1 | ||
124 | |||
125 | diff view generated by jsdifflib |
1 | The memory writes done to push registers on the stack | 1 | Currently the code in v7m_push_stack() which detects a violation |
---|---|---|---|
2 | on exception entry in M profile CPUs are supposed to | 2 | of the v8M stack limit simply returns early if it does so. This |
3 | go via MPU permissions checks, which may cause us to | 3 | is OK for the current integer-only code, but won't work for the |
4 | take a derived exception instead of the original one of | 4 | floating point handling we're about to add. We need to continue |
5 | the MPU lookup fails. We were implementing these as | 5 | executing the rest of the function so that we check for other |
6 | always-succeeds direct writes to physical memory. | 6 | exceptions like not having permission to use the FPU and so |
7 | Rewrite v7m_push_stack() to do the necessary checks. | 7 | that we correctly set the FPCCR state if we are doing lazy |
8 | stacking. Refactor to avoid the early return. | ||
8 | 9 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Message-id: 1517324542-6607-5-git-send-email-peter.maydell@linaro.org | 12 | Message-id: 20190416125744.27770-10-peter.maydell@linaro.org |
12 | --- | 13 | --- |
13 | target/arm/helper.c | 103 ++++++++++++++++++++++++++++++++++++++++++++-------- | 14 | target/arm/helper.c | 23 ++++++++++++++++++----- |
14 | 1 file changed, 87 insertions(+), 16 deletions(-) | 15 | 1 file changed, 18 insertions(+), 5 deletions(-) |
15 | 16 | ||
16 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 17 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
17 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/helper.c | 19 | --- a/target/arm/helper.c |
19 | +++ b/target/arm/helper.c | 20 | +++ b/target/arm/helper.c |
20 | @@ -XXX,XX +XXX,XX @@ uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx, | ||
21 | return target_el; | ||
22 | } | ||
23 | |||
24 | -static void v7m_push(CPUARMState *env, uint32_t val) | ||
25 | +static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | ||
26 | + ARMMMUIdx mmu_idx, bool ignfault) | ||
27 | { | ||
28 | - CPUState *cs = CPU(arm_env_get_cpu(env)); | ||
29 | + CPUState *cs = CPU(cpu); | ||
30 | + CPUARMState *env = &cpu->env; | ||
31 | + MemTxAttrs attrs = {}; | ||
32 | + MemTxResult txres; | ||
33 | + target_ulong page_size; | ||
34 | + hwaddr physaddr; | ||
35 | + int prot; | ||
36 | + ARMMMUFaultInfo fi; | ||
37 | + bool secure = mmu_idx & ARM_MMU_IDX_M_S; | ||
38 | + int exc; | ||
39 | + bool exc_secure; | ||
40 | |||
41 | - env->regs[13] -= 4; | ||
42 | - stl_phys(cs->as, env->regs[13], val); | ||
43 | + if (get_phys_addr(env, addr, MMU_DATA_STORE, mmu_idx, &physaddr, | ||
44 | + &attrs, &prot, &page_size, &fi, NULL)) { | ||
45 | + /* MPU/SAU lookup failed */ | ||
46 | + if (fi.type == ARMFault_QEMU_SFault) { | ||
47 | + qemu_log_mask(CPU_LOG_INT, | ||
48 | + "...SecureFault with SFSR.AUVIOL during stacking\n"); | ||
49 | + env->v7m.sfsr |= R_V7M_SFSR_AUVIOL_MASK | R_V7M_SFSR_SFARVALID_MASK; | ||
50 | + env->v7m.sfar = addr; | ||
51 | + exc = ARMV7M_EXCP_SECURE; | ||
52 | + exc_secure = false; | ||
53 | + } else { | ||
54 | + qemu_log_mask(CPU_LOG_INT, "...MemManageFault with CFSR.MSTKERR\n"); | ||
55 | + env->v7m.cfsr[secure] |= R_V7M_CFSR_MSTKERR_MASK; | ||
56 | + exc = ARMV7M_EXCP_MEM; | ||
57 | + exc_secure = secure; | ||
58 | + } | ||
59 | + goto pend_fault; | ||
60 | + } | ||
61 | + address_space_stl_le(arm_addressspace(cs, attrs), physaddr, value, | ||
62 | + attrs, &txres); | ||
63 | + if (txres != MEMTX_OK) { | ||
64 | + /* BusFault trying to write the data */ | ||
65 | + qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.STKERR\n"); | ||
66 | + env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_STKERR_MASK; | ||
67 | + exc = ARMV7M_EXCP_BUS; | ||
68 | + exc_secure = false; | ||
69 | + goto pend_fault; | ||
70 | + } | ||
71 | + return true; | ||
72 | + | ||
73 | +pend_fault: | ||
74 | + /* By pending the exception at this point we are making | ||
75 | + * the IMPDEF choice "overridden exceptions pended" (see the | ||
76 | + * MergeExcInfo() pseudocode). The other choice would be to not | ||
77 | + * pend them now and then make a choice about which to throw away | ||
78 | + * later if we have two derived exceptions. | ||
79 | + * The only case when we must not pend the exception but instead | ||
80 | + * throw it away is if we are doing the push of the callee registers | ||
81 | + * and we've already generated a derived exception. Even in this | ||
82 | + * case we will still update the fault status registers. | ||
83 | + */ | ||
84 | + if (!ignfault) { | ||
85 | + armv7m_nvic_set_pending_derived(env->nvic, exc, exc_secure); | ||
86 | + } | ||
87 | + return false; | ||
88 | } | ||
89 | |||
90 | /* Return true if we're using the process stack pointer (not the MSP) */ | ||
91 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | 21 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) |
92 | * should ignore further stack faults trying to process | 22 | * should ignore further stack faults trying to process |
93 | * that derived exception.) | 23 | * that derived exception.) |
94 | */ | 24 | */ |
95 | + bool stacked_ok; | 25 | - bool stacked_ok; |
26 | + bool stacked_ok = true, limitviol = false; | ||
96 | CPUARMState *env = &cpu->env; | 27 | CPUARMState *env = &cpu->env; |
97 | uint32_t xpsr = xpsr_read(env); | 28 | uint32_t xpsr = xpsr_read(env); |
98 | + uint32_t frameptr = env->regs[13]; | 29 | uint32_t frameptr = env->regs[13]; |
99 | + ARMMMUIdx mmu_idx = core_to_arm_mmu_idx(env, cpu_mmu_index(env, false)); | 30 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) |
100 | 31 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, | |
101 | /* Align stack pointer if the guest wants that */ | 32 | env->v7m.secure); |
102 | - if ((env->regs[13] & 4) && | 33 | env->regs[13] = limit; |
103 | + if ((frameptr & 4) && | 34 | - return true; |
104 | (env->v7m.ccr[env->v7m.secure] & R_V7M_CCR_STKALIGN_MASK)) { | 35 | + /* |
105 | - env->regs[13] -= 4; | 36 | + * We won't try to perform any further memory accesses but |
106 | + frameptr -= 4; | 37 | + * we must continue through the following code to check for |
107 | xpsr |= XPSR_SPREALIGN; | 38 | + * permission faults during FPU state preservation, and we |
39 | + * must update FPCCR if lazy stacking is enabled. | ||
40 | + */ | ||
41 | + limitviol = true; | ||
42 | + stacked_ok = false; | ||
43 | } | ||
108 | } | 44 | } |
109 | - /* Switch to the handler mode. */ | 45 | |
110 | - v7m_push(env, xpsr); | 46 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) |
111 | - v7m_push(env, env->regs[15]); | 47 | * (which may be taken in preference to the one we started with |
112 | - v7m_push(env, env->regs[14]); | 48 | * if it has higher priority). |
113 | - v7m_push(env, env->regs[12]); | 49 | */ |
114 | - v7m_push(env, env->regs[3]); | 50 | - stacked_ok = |
115 | - v7m_push(env, env->regs[2]); | 51 | + stacked_ok = stacked_ok && |
116 | - v7m_push(env, env->regs[1]); | 52 | v7m_stack_write(cpu, frameptr, env->regs[0], mmu_idx, false) && |
117 | - v7m_push(env, env->regs[0]); | 53 | v7m_stack_write(cpu, frameptr + 4, env->regs[1], mmu_idx, false) && |
118 | 54 | v7m_stack_write(cpu, frameptr + 8, env->regs[2], mmu_idx, false) && | |
119 | - return false; | 55 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) |
120 | + frameptr -= 0x20; | 56 | v7m_stack_write(cpu, frameptr + 24, env->regs[15], mmu_idx, false) && |
121 | + | 57 | v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, false); |
122 | + /* Write as much of the stack frame as we can. If we fail a stack | 58 | |
123 | + * write this will result in a derived exception being pended | 59 | - /* Update SP regardless of whether any of the stack accesses failed. */ |
124 | + * (which may be taken in preference to the one we started with | 60 | - env->regs[13] = frameptr; |
125 | + * if it has higher priority). | 61 | + /* |
62 | + * If we broke a stack limit then SP was already updated earlier; | ||
63 | + * otherwise we update SP regardless of whether any of the stack | ||
64 | + * accesses failed or we took some other kind of fault. | ||
126 | + */ | 65 | + */ |
127 | + stacked_ok = | 66 | + if (!limitviol) { |
128 | + v7m_stack_write(cpu, frameptr, env->regs[0], mmu_idx, false) && | 67 | + env->regs[13] = frameptr; |
129 | + v7m_stack_write(cpu, frameptr + 4, env->regs[1], mmu_idx, false) && | 68 | + } |
130 | + v7m_stack_write(cpu, frameptr + 8, env->regs[2], mmu_idx, false) && | 69 | |
131 | + v7m_stack_write(cpu, frameptr + 12, env->regs[3], mmu_idx, false) && | 70 | return !stacked_ok; |
132 | + v7m_stack_write(cpu, frameptr + 16, env->regs[12], mmu_idx, false) && | ||
133 | + v7m_stack_write(cpu, frameptr + 20, env->regs[14], mmu_idx, false) && | ||
134 | + v7m_stack_write(cpu, frameptr + 24, env->regs[15], mmu_idx, false) && | ||
135 | + v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, false); | ||
136 | + | ||
137 | + /* Update SP regardless of whether any of the stack accesses failed. | ||
138 | + * When we implement v8M stack limit checking then this attempt to | ||
139 | + * update SP might also fail and result in a derived exception. | ||
140 | + */ | ||
141 | + env->regs[13] = frameptr; | ||
142 | + | ||
143 | + return !stacked_ok; | ||
144 | } | 71 | } |
145 | |||
146 | static void do_v7m_exception_exit(ARMCPU *cpu) | ||
147 | -- | 72 | -- |
148 | 2.16.1 | 73 | 2.20.1 |
149 | 74 | ||
150 | 75 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Handle floating point registers in exception entry. | ||
2 | This corresponds to the FP-specific parts of the pseudocode | ||
3 | functions ActivateException() and PushStack(). | ||
1 | 4 | ||
5 | We defer the code corresponding to UpdateFPCCR() to a later patch. | ||
6 | |||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20190416125744.27770-11-peter.maydell@linaro.org | ||
10 | --- | ||
11 | target/arm/helper.c | 98 +++++++++++++++++++++++++++++++++++++++++++-- | ||
12 | 1 file changed, 95 insertions(+), 3 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper.c | ||
17 | +++ b/target/arm/helper.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
19 | switch_v7m_security_state(env, targets_secure); | ||
20 | write_v7m_control_spsel(env, 0); | ||
21 | arm_clear_exclusive(env); | ||
22 | + /* Clear SFPA and FPCA (has no effect if no FPU) */ | ||
23 | + env->v7m.control[M_REG_S] &= | ||
24 | + ~(R_V7M_CONTROL_FPCA_MASK | R_V7M_CONTROL_SFPA_MASK); | ||
25 | /* Clear IT bits */ | ||
26 | env->condexec_bits = 0; | ||
27 | env->regs[14] = lr; | ||
28 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
29 | uint32_t xpsr = xpsr_read(env); | ||
30 | uint32_t frameptr = env->regs[13]; | ||
31 | ARMMMUIdx mmu_idx = arm_mmu_idx(env); | ||
32 | + uint32_t framesize; | ||
33 | + bool nsacr_cp10 = extract32(env->v7m.nsacr, 10, 1); | ||
34 | + | ||
35 | + if ((env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) && | ||
36 | + (env->v7m.secure || nsacr_cp10)) { | ||
37 | + if (env->v7m.secure && | ||
38 | + env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK) { | ||
39 | + framesize = 0xa8; | ||
40 | + } else { | ||
41 | + framesize = 0x68; | ||
42 | + } | ||
43 | + } else { | ||
44 | + framesize = 0x20; | ||
45 | + } | ||
46 | |||
47 | /* Align stack pointer if the guest wants that */ | ||
48 | if ((frameptr & 4) && | ||
49 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
50 | xpsr |= XPSR_SPREALIGN; | ||
51 | } | ||
52 | |||
53 | - frameptr -= 0x20; | ||
54 | + xpsr &= ~XPSR_SFPA; | ||
55 | + if (env->v7m.secure && | ||
56 | + (env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)) { | ||
57 | + xpsr |= XPSR_SFPA; | ||
58 | + } | ||
59 | + | ||
60 | + frameptr -= framesize; | ||
61 | |||
62 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
63 | uint32_t limit = v7m_sp_limit(env); | ||
64 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
65 | v7m_stack_write(cpu, frameptr + 24, env->regs[15], mmu_idx, false) && | ||
66 | v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, false); | ||
67 | |||
68 | + if (env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) { | ||
69 | + /* FPU is active, try to save its registers */ | ||
70 | + bool fpccr_s = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; | ||
71 | + bool lspact = env->v7m.fpccr[fpccr_s] & R_V7M_FPCCR_LSPACT_MASK; | ||
72 | + | ||
73 | + if (lspact && arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
74 | + qemu_log_mask(CPU_LOG_INT, | ||
75 | + "...SecureFault because LSPACT and FPCA both set\n"); | ||
76 | + env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK; | ||
77 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
78 | + } else if (!env->v7m.secure && !nsacr_cp10) { | ||
79 | + qemu_log_mask(CPU_LOG_INT, | ||
80 | + "...Secure UsageFault with CFSR.NOCP because " | ||
81 | + "NSACR.CP10 prevents stacking FP regs\n"); | ||
82 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, M_REG_S); | ||
83 | + env->v7m.cfsr[M_REG_S] |= R_V7M_CFSR_NOCP_MASK; | ||
84 | + } else { | ||
85 | + if (!(env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPEN_MASK)) { | ||
86 | + /* Lazy stacking disabled, save registers now */ | ||
87 | + int i; | ||
88 | + bool cpacr_pass = v7m_cpacr_pass(env, env->v7m.secure, | ||
89 | + arm_current_el(env) != 0); | ||
90 | + | ||
91 | + if (stacked_ok && !cpacr_pass) { | ||
92 | + /* | ||
93 | + * Take UsageFault if CPACR forbids access. The pseudocode | ||
94 | + * here does a full CheckCPEnabled() but we know the NSACR | ||
95 | + * check can never fail as we have already handled that. | ||
96 | + */ | ||
97 | + qemu_log_mask(CPU_LOG_INT, | ||
98 | + "...UsageFault with CFSR.NOCP because " | ||
99 | + "CPACR.CP10 prevents stacking FP regs\n"); | ||
100 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, | ||
101 | + env->v7m.secure); | ||
102 | + env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_NOCP_MASK; | ||
103 | + stacked_ok = false; | ||
104 | + } | ||
105 | + | ||
106 | + for (i = 0; i < ((framesize == 0xa8) ? 32 : 16); i += 2) { | ||
107 | + uint64_t dn = *aa32_vfp_dreg(env, i / 2); | ||
108 | + uint32_t faddr = frameptr + 0x20 + 4 * i; | ||
109 | + uint32_t slo = extract64(dn, 0, 32); | ||
110 | + uint32_t shi = extract64(dn, 32, 32); | ||
111 | + | ||
112 | + if (i >= 16) { | ||
113 | + faddr += 8; /* skip the slot for the FPSCR */ | ||
114 | + } | ||
115 | + stacked_ok = stacked_ok && | ||
116 | + v7m_stack_write(cpu, faddr, slo, mmu_idx, false) && | ||
117 | + v7m_stack_write(cpu, faddr + 4, shi, mmu_idx, false); | ||
118 | + } | ||
119 | + stacked_ok = stacked_ok && | ||
120 | + v7m_stack_write(cpu, frameptr + 0x60, | ||
121 | + vfp_get_fpscr(env), mmu_idx, false); | ||
122 | + if (cpacr_pass) { | ||
123 | + for (i = 0; i < ((framesize == 0xa8) ? 32 : 16); i += 2) { | ||
124 | + *aa32_vfp_dreg(env, i / 2) = 0; | ||
125 | + } | ||
126 | + vfp_set_fpscr(env, 0); | ||
127 | + } | ||
128 | + } else { | ||
129 | + /* Lazy stacking enabled, save necessary info to stack later */ | ||
130 | + /* TODO : equivalent of UpdateFPCCR() pseudocode */ | ||
131 | + } | ||
132 | + } | ||
133 | + } | ||
134 | + | ||
135 | /* | ||
136 | * If we broke a stack limit then SP was already updated earlier; | ||
137 | * otherwise we update SP regardless of whether any of the stack | ||
138 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
139 | |||
140 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
141 | lr = R_V7M_EXCRET_RES1_MASK | | ||
142 | - R_V7M_EXCRET_DCRS_MASK | | ||
143 | - R_V7M_EXCRET_FTYPE_MASK; | ||
144 | + R_V7M_EXCRET_DCRS_MASK; | ||
145 | /* The S bit indicates whether we should return to Secure | ||
146 | * or NonSecure (ie our current state). | ||
147 | * The ES bit indicates whether we're taking this exception | ||
148 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
149 | if (env->v7m.secure) { | ||
150 | lr |= R_V7M_EXCRET_S_MASK; | ||
151 | } | ||
152 | + if (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK)) { | ||
153 | + lr |= R_V7M_EXCRET_FTYPE_MASK; | ||
154 | + } | ||
155 | } else { | ||
156 | lr = R_V7M_EXCRET_RES1_MASK | | ||
157 | R_V7M_EXCRET_S_MASK | | ||
158 | -- | ||
159 | 2.20.1 | ||
160 | |||
161 | diff view generated by jsdifflib |
1 | Currently armv7m_nvic_acknowledge_irq() does three things: | 1 | Implement the code which updates the FPCCR register on an |
---|---|---|---|
2 | * make the current highest priority pending interrupt active | 2 | exception entry where we are going to use lazy FP stacking. |
3 | * return a bool indicating whether that interrupt is targeting | 3 | We have to defer to the NVIC to determine whether the |
4 | Secure or NonSecure state | 4 | various exceptions are currently ready or not. |
5 | * implicitly tell the caller which is the highest priority | ||
6 | pending interrupt by setting env->v7m.exception | ||
7 | |||
8 | We need to split these jobs, because v7m_exception_taken() | ||
9 | needs to know whether the pending interrupt targets Secure so | ||
10 | it can choose to stack callee-saves registers or not, but it | ||
11 | must not make the interrupt active until after it has done | ||
12 | that stacking, in case the stacking causes a derived exception. | ||
13 | Similarly, it needs to know the number of the pending interrupt | ||
14 | so it can read the correct vector table entry before the | ||
15 | interrupt is made active, because vector table reads might | ||
16 | also cause a derived exception. | ||
17 | |||
18 | Create a new armv7m_nvic_get_pending_irq_info() function which simply | ||
19 | returns information about the highest priority pending interrupt, and | ||
20 | use it to rearrange the v7m_exception_taken() code so we don't | ||
21 | acknowledge the exception until we've done all the things which could | ||
22 | possibly cause a derived exception. | ||
23 | 5 | ||
24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
25 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Message-id: 20190416125744.27770-12-peter.maydell@linaro.org |
26 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
27 | Message-id: 1517324542-6607-3-git-send-email-peter.maydell@linaro.org | ||
28 | --- | 8 | --- |
29 | target/arm/cpu.h | 19 ++++++++++++++++--- | 9 | target/arm/cpu.h | 14 +++++++++ |
30 | hw/intc/armv7m_nvic.c | 30 +++++++++++++++++++++++------- | 10 | hw/intc/armv7m_nvic.c | 34 ++++++++++++++++++++++ |
31 | target/arm/helper.c | 16 ++++++++++++---- | 11 | target/arm/helper.c | 67 ++++++++++++++++++++++++++++++++++++++++++- |
32 | hw/intc/trace-events | 3 ++- | 12 | 3 files changed, 114 insertions(+), 1 deletion(-) |
33 | 4 files changed, 53 insertions(+), 15 deletions(-) | ||
34 | 13 | ||
35 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
36 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
37 | --- a/target/arm/cpu.h | 16 | --- a/target/arm/cpu.h |
38 | +++ b/target/arm/cpu.h | 17 | +++ b/target/arm/cpu.h |
39 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure); | 18 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_acknowledge_irq(void *opaque); |
40 | * a different exception). | 19 | * (Ignoring -1, this is the same as the RETTOBASE value before completion.) |
41 | */ | 20 | */ |
42 | void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure); | 21 | int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure); |
43 | +/** | 22 | +/** |
44 | + * armv7m_nvic_get_pending_irq_info: return highest priority pending | 23 | + * armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure) |
45 | + * exception, and whether it targets Secure state | ||
46 | + * @opaque: the NVIC | 24 | + * @opaque: the NVIC |
47 | + * @pirq: set to pending exception number | 25 | + * @irq: the exception number to mark pending |
48 | + * @ptargets_secure: set to whether pending exception targets Secure | 26 | + * @secure: false for non-banked exceptions or for the nonsecure |
27 | + * version of a banked exception, true for the secure version of a banked | ||
28 | + * exception. | ||
49 | + * | 29 | + * |
50 | + * This function writes the number of the highest priority pending | 30 | + * Return whether an exception is "ready", i.e. whether the exception is |
51 | + * exception (the one which would be made active by | 31 | + * enabled and is configured at a priority which would allow it to |
52 | + * armv7m_nvic_acknowledge_irq()) to @pirq, and sets @ptargets_secure | 32 | + * interrupt the current execution priority. This controls whether the |
53 | + * to true if the current highest priority pending exception should | 33 | + * RDY bit for it in the FPCCR is set. |
54 | + * be taken to Secure state, false for NS. | ||
55 | + */ | 34 | + */ |
56 | +void armv7m_nvic_get_pending_irq_info(void *opaque, int *pirq, | 35 | +bool armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure); |
57 | + bool *ptargets_secure); | ||
58 | /** | 36 | /** |
59 | * armv7m_nvic_acknowledge_irq: make highest priority pending exception active | 37 | * armv7m_nvic_raw_execution_priority: return the raw execution priority |
60 | * @opaque: the NVIC | ||
61 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure); | ||
62 | * Move the current highest priority pending exception from the pending | ||
63 | * state to the active state, and update v7m.exception to indicate that | ||
64 | * it is the exception currently being handled. | ||
65 | - * | ||
66 | - * Returns: true if exception should be taken to Secure state, false for NS | ||
67 | */ | ||
68 | -bool armv7m_nvic_acknowledge_irq(void *opaque); | ||
69 | +void armv7m_nvic_acknowledge_irq(void *opaque); | ||
70 | /** | ||
71 | * armv7m_nvic_complete_irq: complete specified interrupt or exception | ||
72 | * @opaque: the NVIC | 38 | * @opaque: the NVIC |
73 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 39 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c |
74 | index XXXXXXX..XXXXXXX 100644 | 40 | index XXXXXXX..XXXXXXX 100644 |
75 | --- a/hw/intc/armv7m_nvic.c | 41 | --- a/hw/intc/armv7m_nvic.c |
76 | +++ b/hw/intc/armv7m_nvic.c | 42 | +++ b/hw/intc/armv7m_nvic.c |
77 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure) | 43 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure) |
44 | return ret; | ||
78 | } | 45 | } |
79 | 46 | ||
80 | /* Make pending IRQ active. */ | 47 | +bool armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure) |
81 | -bool armv7m_nvic_acknowledge_irq(void *opaque) | 48 | +{ |
82 | +void armv7m_nvic_acknowledge_irq(void *opaque) | 49 | + /* |
83 | { | 50 | + * Return whether an exception is "ready", i.e. it is enabled and is |
84 | NVICState *s = (NVICState *)opaque; | 51 | + * configured at a priority which would allow it to interrupt the |
85 | CPUARMState *env = &s->cpu->env; | 52 | + * current execution priority. |
86 | const int pending = s->vectpending; | 53 | + * |
87 | const int running = nvic_exec_prio(s); | 54 | + * irq and secure have the same semantics as for armv7m_nvic_set_pending(): |
88 | VecInfo *vec; | 55 | + * for non-banked exceptions secure is always false; for banked exceptions |
89 | - bool targets_secure; | 56 | + * it indicates which of the exceptions is required. |
90 | 57 | + */ | |
91 | assert(pending > ARMV7M_EXCP_RESET && pending < s->num_irq); | 58 | + NVICState *s = (NVICState *)opaque; |
92 | 59 | + bool banked = exc_is_banked(irq); | |
93 | if (s->vectpending_is_s_banked) { | 60 | + VecInfo *vec; |
94 | vec = &s->sec_vectors[pending]; | 61 | + int running = nvic_exec_prio(s); |
95 | - targets_secure = true; | 62 | + |
96 | } else { | 63 | + assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); |
97 | vec = &s->vectors[pending]; | 64 | + assert(!secure || banked); |
98 | - targets_secure = !exc_is_banked(s->vectpending) && | 65 | + |
99 | - exc_targets_secure(s, s->vectpending); | 66 | + /* |
100 | } | 67 | + * HardFault is an odd special case: we always check against -1, |
101 | 68 | + * even if we're secure and HardFault has priority -3; we never | |
102 | assert(vec->enabled); | 69 | + * need to check for enabled state. |
103 | @@ -XXX,XX +XXX,XX @@ bool armv7m_nvic_acknowledge_irq(void *opaque) | 70 | + */ |
104 | 71 | + if (irq == ARMV7M_EXCP_HARD) { | |
105 | assert(s->vectpending_prio < running); | 72 | + return running > -1; |
106 | 73 | + } | |
107 | - trace_nvic_acknowledge_irq(pending, s->vectpending_prio, targets_secure); | 74 | + |
108 | + trace_nvic_acknowledge_irq(pending, s->vectpending_prio); | 75 | + vec = (banked && secure) ? &s->sec_vectors[irq] : &s->vectors[irq]; |
109 | 76 | + | |
110 | vec->active = 1; | 77 | + return vec->enabled && |
111 | vec->pending = 0; | 78 | + exc_group_prio(s, vec->prio, secure) < running; |
112 | @@ -XXX,XX +XXX,XX @@ bool armv7m_nvic_acknowledge_irq(void *opaque) | ||
113 | write_v7m_exception(env, s->vectpending); | ||
114 | |||
115 | nvic_irq_update(s); | ||
116 | +} | 79 | +} |
117 | + | 80 | + |
118 | +void armv7m_nvic_get_pending_irq_info(void *opaque, | 81 | /* callback when external interrupt line is changed */ |
119 | + int *pirq, bool *ptargets_secure) | 82 | static void set_irq_level(void *opaque, int n, int level) |
120 | +{ | 83 | { |
121 | + NVICState *s = (NVICState *)opaque; | ||
122 | + const int pending = s->vectpending; | ||
123 | + bool targets_secure; | ||
124 | + | ||
125 | + assert(pending > ARMV7M_EXCP_RESET && pending < s->num_irq); | ||
126 | + | ||
127 | + if (s->vectpending_is_s_banked) { | ||
128 | + targets_secure = true; | ||
129 | + } else { | ||
130 | + targets_secure = !exc_is_banked(pending) && | ||
131 | + exc_targets_secure(s, pending); | ||
132 | + } | ||
133 | + | ||
134 | + trace_nvic_get_pending_irq_info(pending, targets_secure); | ||
135 | |||
136 | - return targets_secure; | ||
137 | + *ptargets_secure = targets_secure; | ||
138 | + *pirq = pending; | ||
139 | } | ||
140 | |||
141 | int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure) | ||
142 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 84 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
143 | index XXXXXXX..XXXXXXX 100644 | 85 | index XXXXXXX..XXXXXXX 100644 |
144 | --- a/target/arm/helper.c | 86 | --- a/target/arm/helper.c |
145 | +++ b/target/arm/helper.c | 87 | +++ b/target/arm/helper.c |
146 | @@ -XXX,XX +XXX,XX @@ static uint32_t *get_v7m_sp_ptr(CPUARMState *env, bool secure, bool threadmode, | 88 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, |
147 | } | 89 | env->thumb = addr & 1; |
148 | } | 90 | } |
149 | 91 | ||
150 | -static uint32_t arm_v7m_load_vector(ARMCPU *cpu, bool targets_secure) | 92 | +static void v7m_update_fpccr(CPUARMState *env, uint32_t frameptr, |
151 | +static uint32_t arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure) | 93 | + bool apply_splim) |
94 | +{ | ||
95 | + /* | ||
96 | + * Like the pseudocode UpdateFPCCR: save state in FPCAR and FPCCR | ||
97 | + * that we will need later in order to do lazy FP reg stacking. | ||
98 | + */ | ||
99 | + bool is_secure = env->v7m.secure; | ||
100 | + void *nvic = env->nvic; | ||
101 | + /* | ||
102 | + * Some bits are unbanked and live always in fpccr[M_REG_S]; some bits | ||
103 | + * are banked and we want to update the bit in the bank for the | ||
104 | + * current security state; and in one case we want to specifically | ||
105 | + * update the NS banked version of a bit even if we are secure. | ||
106 | + */ | ||
107 | + uint32_t *fpccr_s = &env->v7m.fpccr[M_REG_S]; | ||
108 | + uint32_t *fpccr_ns = &env->v7m.fpccr[M_REG_NS]; | ||
109 | + uint32_t *fpccr = &env->v7m.fpccr[is_secure]; | ||
110 | + bool hfrdy, bfrdy, mmrdy, ns_ufrdy, s_ufrdy, sfrdy, monrdy; | ||
111 | + | ||
112 | + env->v7m.fpcar[is_secure] = frameptr & ~0x7; | ||
113 | + | ||
114 | + if (apply_splim && arm_feature(env, ARM_FEATURE_V8)) { | ||
115 | + bool splimviol; | ||
116 | + uint32_t splim = v7m_sp_limit(env); | ||
117 | + bool ign = armv7m_nvic_neg_prio_requested(nvic, is_secure) && | ||
118 | + (env->v7m.ccr[is_secure] & R_V7M_CCR_STKOFHFNMIGN_MASK); | ||
119 | + | ||
120 | + splimviol = !ign && frameptr < splim; | ||
121 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, SPLIMVIOL, splimviol); | ||
122 | + } | ||
123 | + | ||
124 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, LSPACT, 1); | ||
125 | + | ||
126 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, S, is_secure); | ||
127 | + | ||
128 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, USER, arm_current_el(env) == 0); | ||
129 | + | ||
130 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, THREAD, | ||
131 | + !arm_v7m_is_handler_mode(env)); | ||
132 | + | ||
133 | + hfrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_HARD, false); | ||
134 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, HFRDY, hfrdy); | ||
135 | + | ||
136 | + bfrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_BUS, false); | ||
137 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, BFRDY, bfrdy); | ||
138 | + | ||
139 | + mmrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_MEM, is_secure); | ||
140 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, MMRDY, mmrdy); | ||
141 | + | ||
142 | + ns_ufrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_USAGE, false); | ||
143 | + *fpccr_ns = FIELD_DP32(*fpccr_ns, V7M_FPCCR, UFRDY, ns_ufrdy); | ||
144 | + | ||
145 | + monrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_DEBUG, false); | ||
146 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, MONRDY, monrdy); | ||
147 | + | ||
148 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
149 | + s_ufrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_USAGE, true); | ||
150 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, UFRDY, s_ufrdy); | ||
151 | + | ||
152 | + sfrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_SECURE, false); | ||
153 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, SFRDY, sfrdy); | ||
154 | + } | ||
155 | +} | ||
156 | + | ||
157 | static bool v7m_push_stack(ARMCPU *cpu) | ||
152 | { | 158 | { |
153 | CPUState *cs = CPU(cpu); | 159 | /* Do the "set up stack frame" part of exception entry, |
154 | CPUARMState *env = &cpu->env; | 160 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) |
155 | MemTxResult result; | 161 | } |
156 | - hwaddr vec = env->v7m.vecbase[targets_secure] + env->v7m.exception * 4; | 162 | } else { |
157 | + hwaddr vec = env->v7m.vecbase[targets_secure] + exc * 4; | 163 | /* Lazy stacking enabled, save necessary info to stack later */ |
158 | uint32_t addr; | 164 | - /* TODO : equivalent of UpdateFPCCR() pseudocode */ |
159 | 165 | + v7m_update_fpccr(env, frameptr + 0x20, true); | |
160 | addr = address_space_ldl(cs->as, vec, | 166 | } |
161 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain) | ||
162 | CPUARMState *env = &cpu->env; | ||
163 | uint32_t addr; | ||
164 | bool targets_secure; | ||
165 | + int exc; | ||
166 | |||
167 | - targets_secure = armv7m_nvic_acknowledge_irq(env->nvic); | ||
168 | + armv7m_nvic_get_pending_irq_info(env->nvic, &exc, &targets_secure); | ||
169 | |||
170 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
171 | if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | ||
172 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain) | ||
173 | } | 167 | } |
174 | } | 168 | } |
175 | |||
176 | + addr = arm_v7m_load_vector(cpu, exc, targets_secure); | ||
177 | + | ||
178 | + /* Now we've done everything that might cause a derived exception | ||
179 | + * we can go ahead and activate whichever exception we're going to | ||
180 | + * take (which might now be the derived exception). | ||
181 | + */ | ||
182 | + armv7m_nvic_acknowledge_irq(env->nvic); | ||
183 | + | ||
184 | /* Switch to target security state -- must do this before writing SPSEL */ | ||
185 | switch_v7m_security_state(env, targets_secure); | ||
186 | write_v7m_control_spsel(env, 0); | ||
187 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain) | ||
188 | /* Clear IT bits */ | ||
189 | env->condexec_bits = 0; | ||
190 | env->regs[14] = lr; | ||
191 | - addr = arm_v7m_load_vector(cpu, targets_secure); | ||
192 | env->regs[15] = addr & 0xfffffffe; | ||
193 | env->thumb = addr & 1; | ||
194 | } | ||
195 | diff --git a/hw/intc/trace-events b/hw/intc/trace-events | ||
196 | index XXXXXXX..XXXXXXX 100644 | ||
197 | --- a/hw/intc/trace-events | ||
198 | +++ b/hw/intc/trace-events | ||
199 | @@ -XXX,XX +XXX,XX @@ nvic_escalate_disabled(int irq) "NVIC escalating irq %d to HardFault: disabled" | ||
200 | nvic_set_pending(int irq, bool secure, bool derived, int en, int prio) "NVIC set pending irq %d secure-bank %d derived %d (enabled: %d priority %d)" | ||
201 | nvic_clear_pending(int irq, bool secure, int en, int prio) "NVIC clear pending irq %d secure-bank %d (enabled: %d priority %d)" | ||
202 | nvic_set_pending_level(int irq) "NVIC set pending: irq %d higher prio than vectpending: setting irq line to 1" | ||
203 | -nvic_acknowledge_irq(int irq, int prio, bool targets_secure) "NVIC acknowledge IRQ: %d now active (prio %d targets_secure %d)" | ||
204 | +nvic_acknowledge_irq(int irq, int prio) "NVIC acknowledge IRQ: %d now active (prio %d)" | ||
205 | +nvic_get_pending_irq_info(int irq, bool secure) "NVIC next IRQ %d: targets_secure: %d" | ||
206 | nvic_complete_irq(int irq, bool secure) "NVIC complete IRQ %d (secure %d)" | ||
207 | nvic_set_irq_level(int irq, int level) "NVIC external irq %d level set to %d" | ||
208 | nvic_sysreg_read(uint64_t addr, uint32_t value, unsigned size) "NVIC sysreg read addr 0x%" PRIx64 " data 0x%" PRIx32 " size %u" | ||
209 | -- | 169 | -- |
210 | 2.16.1 | 170 | 2.20.1 |
211 | 171 | ||
212 | 172 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | For v8M floating point support, transitions from Secure | ||
2 | to Non-secure state via BLNS and BLXNS must clear the | ||
3 | CONTROL.SFPA bit. (This corresponds to the pseudocode | ||
4 | BranchToNS() function.) | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20190416125744.27770-13-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/helper.c | 4 ++++ | ||
11 | 1 file changed, 4 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper.c | ||
16 | +++ b/target/arm/helper.c | ||
17 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_bxns)(CPUARMState *env, uint32_t dest) | ||
18 | /* translate.c should have made BXNS UNDEF unless we're secure */ | ||
19 | assert(env->v7m.secure); | ||
20 | |||
21 | + if (!(dest & 1)) { | ||
22 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK; | ||
23 | + } | ||
24 | switch_v7m_security_state(env, dest & 1); | ||
25 | env->thumb = 1; | ||
26 | env->regs[15] = dest & ~1; | ||
27 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest) | ||
28 | */ | ||
29 | write_v7m_exception(env, 1); | ||
30 | } | ||
31 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK; | ||
32 | switch_v7m_security_state(env, 0); | ||
33 | env->thumb = 1; | ||
34 | env->regs[15] = dest; | ||
35 | -- | ||
36 | 2.20.1 | ||
37 | |||
38 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The TailChain() pseudocode specifies that a tail chaining | ||
2 | exception should sanitize the excReturn all-ones bits and | ||
3 | (if there is no FPU) the excReturn FType bits; we weren't | ||
4 | doing this. | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20190416125744.27770-14-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/helper.c | 8 ++++++++ | ||
11 | 1 file changed, 8 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper.c | ||
16 | +++ b/target/arm/helper.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
18 | qemu_log_mask(CPU_LOG_INT, "...taking pending %s exception %d\n", | ||
19 | targets_secure ? "secure" : "nonsecure", exc); | ||
20 | |||
21 | + if (dotailchain) { | ||
22 | + /* Sanitize LR FType and PREFIX bits */ | ||
23 | + if (!arm_feature(env, ARM_FEATURE_VFP)) { | ||
24 | + lr |= R_V7M_EXCRET_FTYPE_MASK; | ||
25 | + } | ||
26 | + lr = deposit32(lr, 24, 8, 0xff); | ||
27 | + } | ||
28 | + | ||
29 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
30 | if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | ||
31 | (lr & R_V7M_EXCRET_S_MASK)) { | ||
32 | -- | ||
33 | 2.20.1 | ||
34 | |||
35 | diff view generated by jsdifflib |
1 | In the v8M architecture, if the process of taking an exception | 1 | The magic value pushed onto the callee stack as an integrity |
---|---|---|---|
2 | results in a further exception this is called a derived exception | 2 | check is different if floating point is present. |
3 | (for example, an MPU exception when writing the exception frame to | ||
4 | memory). If the derived exception happens while pushing the initial | ||
5 | stack frame, we must ignore any subsequent possible exception | ||
6 | pushing the callee-saves registers. | ||
7 | |||
8 | In preparation for making the stack writes check for exceptions, | ||
9 | add a return value from v7m_push_stack() and a new parameter to | ||
10 | v7m_exception_taken(), so that the former can tell the latter that | ||
11 | it needs to ignore failures to write to the stack. We also plumb | ||
12 | the argument through to v7m_push_callee_stack(), which is where | ||
13 | the code to ignore the failures will be. | ||
14 | |||
15 | (Note that the v8M ARM pseudocode structures this slightly differently: | ||
16 | derived exceptions cause the attempt to process the original | ||
17 | exception to be abandoned; then at the top level it calls | ||
18 | DerivedLateArrival to prioritize the derived exception and call | ||
19 | TakeException from there. We choose to let the NVIC do the prioritization | ||
20 | and continue forward with a call to TakeException which will then | ||
21 | take either the original or the derived exception. The effect is | ||
22 | the same, but this structure works better for QEMU because we don't | ||
23 | have a convenient top level place to do the abandon-and-retry logic.) | ||
24 | 3 | ||
25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
26 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
27 | Message-id: 1517324542-6607-4-git-send-email-peter.maydell@linaro.org | 6 | Message-id: 20190416125744.27770-15-peter.maydell@linaro.org |
28 | --- | 7 | --- |
29 | target/arm/helper.c | 35 +++++++++++++++++++++++------------ | 8 | target/arm/helper.c | 22 +++++++++++++++++++--- |
30 | 1 file changed, 23 insertions(+), 12 deletions(-) | 9 | 1 file changed, 19 insertions(+), 3 deletions(-) |
31 | 10 | ||
32 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 11 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
33 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/target/arm/helper.c | 13 | --- a/target/arm/helper.c |
35 | +++ b/target/arm/helper.c | 14 | +++ b/target/arm/helper.c |
36 | @@ -XXX,XX +XXX,XX @@ static uint32_t arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure) | 15 | @@ -XXX,XX +XXX,XX @@ load_fail: |
37 | return addr; | 16 | return false; |
38 | } | 17 | } |
39 | 18 | ||
40 | -static void v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain) | 19 | +static uint32_t v7m_integrity_sig(CPUARMState *env, uint32_t lr) |
41 | +static void v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 20 | +{ |
42 | + bool ignore_faults) | 21 | + /* |
22 | + * Return the integrity signature value for the callee-saves | ||
23 | + * stack frame section. @lr is the exception return payload/LR value | ||
24 | + * whose FType bit forms bit 0 of the signature if FP is present. | ||
25 | + */ | ||
26 | + uint32_t sig = 0xfefa125a; | ||
27 | + | ||
28 | + if (!arm_feature(env, ARM_FEATURE_VFP) || (lr & R_V7M_EXCRET_FTYPE_MASK)) { | ||
29 | + sig |= 1; | ||
30 | + } | ||
31 | + return sig; | ||
32 | +} | ||
33 | + | ||
34 | static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
35 | bool ignore_faults) | ||
43 | { | 36 | { |
44 | /* For v8M, push the callee-saves register part of the stack frame. | 37 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, |
45 | * Compare the v8M pseudocode PushCalleeStack(). | 38 | bool stacked_ok; |
46 | @@ -XXX,XX +XXX,XX @@ static void v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain) | 39 | uint32_t limit; |
47 | *frame_sp_p = frameptr; | 40 | bool want_psp; |
48 | } | 41 | + uint32_t sig; |
49 | 42 | ||
50 | -static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain) | 43 | if (dotailchain) { |
51 | +static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 44 | bool mode = lr & R_V7M_EXCRET_MODE_MASK; |
52 | + bool ignore_stackfaults) | 45 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, |
53 | { | 46 | /* Write as much of the stack frame as we can. A write failure may |
54 | /* Do the "take the exception" parts of exception entry, | 47 | * cause us to pend a derived exception. |
55 | * but not the pushing of state to the stack. This is | ||
56 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain) | ||
57 | */ | ||
58 | if (lr & R_V7M_EXCRET_DCRS_MASK && | ||
59 | !(dotailchain && (lr & R_V7M_EXCRET_ES_MASK))) { | ||
60 | - v7m_push_callee_stack(cpu, lr, dotailchain); | ||
61 | + v7m_push_callee_stack(cpu, lr, dotailchain, | ||
62 | + ignore_stackfaults); | ||
63 | } | ||
64 | lr |= R_V7M_EXCRET_DCRS_MASK; | ||
65 | } | ||
66 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain) | ||
67 | env->thumb = addr & 1; | ||
68 | } | ||
69 | |||
70 | -static void v7m_push_stack(ARMCPU *cpu) | ||
71 | +static bool v7m_push_stack(ARMCPU *cpu) | ||
72 | { | ||
73 | /* Do the "set up stack frame" part of exception entry, | ||
74 | * similar to pseudocode PushStack(). | ||
75 | + * Return true if we generate a derived exception (and so | ||
76 | + * should ignore further stack faults trying to process | ||
77 | + * that derived exception.) | ||
78 | */ | 48 | */ |
79 | CPUARMState *env = &cpu->env; | 49 | + sig = v7m_integrity_sig(env, lr); |
80 | uint32_t xpsr = xpsr_read(env); | 50 | stacked_ok = |
81 | @@ -XXX,XX +XXX,XX @@ static void v7m_push_stack(ARMCPU *cpu) | 51 | - v7m_stack_write(cpu, frameptr, 0xfefa125b, mmu_idx, ignore_faults) && |
82 | v7m_push(env, env->regs[2]); | 52 | + v7m_stack_write(cpu, frameptr, sig, mmu_idx, ignore_faults) && |
83 | v7m_push(env, env->regs[1]); | 53 | v7m_stack_write(cpu, frameptr + 0x8, env->regs[4], mmu_idx, |
84 | v7m_push(env, env->regs[0]); | 54 | ignore_faults) && |
85 | + | 55 | v7m_stack_write(cpu, frameptr + 0xc, env->regs[5], mmu_idx, |
86 | + return false; | ||
87 | } | ||
88 | |||
89 | static void do_v7m_exception_exit(ARMCPU *cpu) | ||
90 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 56 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) |
91 | if (sfault) { | 57 | if (return_to_secure && |
92 | env->v7m.sfsr |= R_V7M_SFSR_INVER_MASK; | 58 | ((excret & R_V7M_EXCRET_ES_MASK) == 0 || |
93 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | 59 | (excret & R_V7M_EXCRET_DCRS_MASK) == 0)) { |
94 | - v7m_exception_taken(cpu, excret, true); | 60 | - uint32_t expected_sig = 0xfefa125b; |
95 | + v7m_exception_taken(cpu, excret, true, false); | 61 | uint32_t actual_sig; |
96 | qemu_log_mask(CPU_LOG_INT, "...taking SecureFault on existing " | 62 | |
97 | "stackframe: failed EXC_RETURN.ES validity check\n"); | 63 | pop_ok = v7m_stack_read(cpu, &actual_sig, frameptr, mmu_idx); |
98 | return; | 64 | |
99 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 65 | - if (pop_ok && expected_sig != actual_sig) { |
100 | */ | 66 | + if (pop_ok && v7m_integrity_sig(env, excret) != actual_sig) { |
101 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVPC_MASK; | ||
102 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
103 | - v7m_exception_taken(cpu, excret, true); | ||
104 | + v7m_exception_taken(cpu, excret, true, false); | ||
105 | qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on existing " | ||
106 | "stackframe: failed exception return integrity check\n"); | ||
107 | return; | ||
108 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
109 | /* Take a SecureFault on the current stack */ | 67 | /* Take a SecureFault on the current stack */ |
110 | env->v7m.sfsr |= R_V7M_SFSR_INVIS_MASK; | 68 | env->v7m.sfsr |= R_V7M_SFSR_INVIS_MASK; |
111 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | 69 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); |
112 | - v7m_exception_taken(cpu, excret, true); | ||
113 | + v7m_exception_taken(cpu, excret, true, false); | ||
114 | qemu_log_mask(CPU_LOG_INT, "...taking SecureFault on existing " | ||
115 | "stackframe: failed exception return integrity " | ||
116 | "signature check\n"); | ||
117 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
118 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, | ||
119 | env->v7m.secure); | ||
120 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVPC_MASK; | ||
121 | - v7m_exception_taken(cpu, excret, true); | ||
122 | + v7m_exception_taken(cpu, excret, true, false); | ||
123 | qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on existing " | ||
124 | "stackframe: failed exception return integrity " | ||
125 | "check\n"); | ||
126 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
127 | /* Take an INVPC UsageFault by pushing the stack again; | ||
128 | * we know we're v7M so this is never a Secure UsageFault. | ||
129 | */ | ||
130 | + bool ignore_stackfaults; | ||
131 | + | ||
132 | assert(!arm_feature(env, ARM_FEATURE_V8)); | ||
133 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, false); | ||
134 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVPC_MASK; | ||
135 | - v7m_push_stack(cpu); | ||
136 | - v7m_exception_taken(cpu, excret, false); | ||
137 | + ignore_stackfaults = v7m_push_stack(cpu); | ||
138 | + v7m_exception_taken(cpu, excret, false, ignore_stackfaults); | ||
139 | qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on new stackframe: " | ||
140 | "failed exception return integrity check\n"); | ||
141 | return; | ||
142 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
143 | ARMCPU *cpu = ARM_CPU(cs); | ||
144 | CPUARMState *env = &cpu->env; | ||
145 | uint32_t lr; | ||
146 | + bool ignore_stackfaults; | ||
147 | |||
148 | arm_log_exception(cs->exception_index); | ||
149 | |||
150 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
151 | lr |= R_V7M_EXCRET_MODE_MASK; | ||
152 | } | ||
153 | |||
154 | - v7m_push_stack(cpu); | ||
155 | - v7m_exception_taken(cpu, lr, false); | ||
156 | + ignore_stackfaults = v7m_push_stack(cpu); | ||
157 | + v7m_exception_taken(cpu, lr, false, ignore_stackfaults); | ||
158 | qemu_log_mask(CPU_LOG_INT, "... as %d\n", env->v7m.exception); | ||
159 | } | ||
160 | |||
161 | -- | 70 | -- |
162 | 2.16.1 | 71 | 2.20.1 |
163 | 72 | ||
164 | 73 | diff view generated by jsdifflib |
1 | Handle possible MPU faults, SAU faults or bus errors when | 1 | Handle floating point registers in exception return. |
---|---|---|---|
2 | popping register state off the stack during exception return. | 2 | This corresponds to pseudocode functions ValidateExceptionReturn(), |
3 | ExceptionReturn(), PopStack() and ConsumeExcStackFrame(). | ||
3 | 4 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 1517324542-6607-8-git-send-email-peter.maydell@linaro.org | 7 | Message-id: 20190416125744.27770-16-peter.maydell@linaro.org |
7 | --- | 8 | --- |
8 | target/arm/helper.c | 115 ++++++++++++++++++++++++++++++++++++++++++---------- | 9 | target/arm/helper.c | 142 +++++++++++++++++++++++++++++++++++++++++++- |
9 | 1 file changed, 94 insertions(+), 21 deletions(-) | 10 | 1 file changed, 141 insertions(+), 1 deletion(-) |
10 | 11 | ||
11 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 12 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
12 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/helper.c | 14 | --- a/target/arm/helper.c |
14 | +++ b/target/arm/helper.c | 15 | +++ b/target/arm/helper.c |
15 | @@ -XXX,XX +XXX,XX @@ pend_fault: | 16 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) |
16 | return false; | 17 | bool rettobase = false; |
17 | } | 18 | bool exc_secure = false; |
18 | 19 | bool return_to_secure; | |
19 | +static bool v7m_stack_read(ARMCPU *cpu, uint32_t *dest, uint32_t addr, | 20 | + bool ftype; |
20 | + ARMMMUIdx mmu_idx) | 21 | + bool restore_s16_s31; |
21 | +{ | 22 | |
22 | + CPUState *cs = CPU(cpu); | 23 | /* If we're not in Handler mode then jumps to magic exception-exit |
23 | + CPUARMState *env = &cpu->env; | 24 | * addresses don't have magic behaviour. However for the v8M |
24 | + MemTxAttrs attrs = {}; | 25 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) |
25 | + MemTxResult txres; | 26 | excret); |
26 | + target_ulong page_size; | 27 | } |
27 | + hwaddr physaddr; | 28 | |
28 | + int prot; | 29 | + ftype = excret & R_V7M_EXCRET_FTYPE_MASK; |
29 | + ARMMMUFaultInfo fi; | ||
30 | + bool secure = mmu_idx & ARM_MMU_IDX_M_S; | ||
31 | + int exc; | ||
32 | + bool exc_secure; | ||
33 | + uint32_t value; | ||
34 | + | 30 | + |
35 | + if (get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &physaddr, | 31 | + if (!arm_feature(env, ARM_FEATURE_VFP) && !ftype) { |
36 | + &attrs, &prot, &page_size, &fi, NULL)) { | 32 | + qemu_log_mask(LOG_GUEST_ERROR, "M profile: zero FTYPE in exception " |
37 | + /* MPU/SAU lookup failed */ | 33 | + "exit PC value 0x%" PRIx32 " is UNPREDICTABLE " |
38 | + if (fi.type == ARMFault_QEMU_SFault) { | 34 | + "if FPU not present\n", |
39 | + qemu_log_mask(CPU_LOG_INT, | 35 | + excret); |
40 | + "...SecureFault with SFSR.AUVIOL during unstack\n"); | 36 | + ftype = true; |
41 | + env->v7m.sfsr |= R_V7M_SFSR_AUVIOL_MASK | R_V7M_SFSR_SFARVALID_MASK; | ||
42 | + env->v7m.sfar = addr; | ||
43 | + exc = ARMV7M_EXCP_SECURE; | ||
44 | + exc_secure = false; | ||
45 | + } else { | ||
46 | + qemu_log_mask(CPU_LOG_INT, | ||
47 | + "...MemManageFault with CFSR.MUNSTKERR\n"); | ||
48 | + env->v7m.cfsr[secure] |= R_V7M_CFSR_MUNSTKERR_MASK; | ||
49 | + exc = ARMV7M_EXCP_MEM; | ||
50 | + exc_secure = secure; | ||
51 | + } | ||
52 | + goto pend_fault; | ||
53 | + } | 37 | + } |
54 | + | 38 | + |
55 | + value = address_space_ldl(arm_addressspace(cs, attrs), physaddr, | 39 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { |
56 | + attrs, &txres); | 40 | /* EXC_RETURN.ES validation check (R_SMFL). We must do this before |
57 | + if (txres != MEMTX_OK) { | 41 | * we pick which FAULTMASK to clear. |
58 | + /* BusFault trying to read the data */ | 42 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) |
59 | + qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.UNSTKERR\n"); | 43 | */ |
60 | + env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_UNSTKERR_MASK; | 44 | write_v7m_control_spsel_for_secstate(env, return_to_sp_process, exc_secure); |
61 | + exc = ARMV7M_EXCP_BUS; | 45 | |
62 | + exc_secure = false; | 46 | + /* |
63 | + goto pend_fault; | 47 | + * Clear scratch FP values left in caller saved registers; this |
48 | + * must happen before any kind of tail chaining. | ||
49 | + */ | ||
50 | + if ((env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_CLRONRET_MASK) && | ||
51 | + (env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK)) { | ||
52 | + if (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPACT_MASK) { | ||
53 | + env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK; | ||
54 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
55 | + qemu_log_mask(CPU_LOG_INT, "...taking SecureFault on existing " | ||
56 | + "stackframe: error during lazy state deactivation\n"); | ||
57 | + v7m_exception_taken(cpu, excret, true, false); | ||
58 | + return; | ||
59 | + } else { | ||
60 | + /* Clear s0..s15 and FPSCR */ | ||
61 | + int i; | ||
62 | + | ||
63 | + for (i = 0; i < 16; i += 2) { | ||
64 | + *aa32_vfp_dreg(env, i / 2) = 0; | ||
65 | + } | ||
66 | + vfp_set_fpscr(env, 0); | ||
67 | + } | ||
64 | + } | 68 | + } |
65 | + | 69 | + |
66 | + *dest = value; | 70 | if (sfault) { |
67 | + return true; | 71 | env->v7m.sfsr |= R_V7M_SFSR_INVER_MASK; |
68 | + | 72 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); |
69 | +pend_fault: | ||
70 | + /* By pending the exception at this point we are making | ||
71 | + * the IMPDEF choice "overridden exceptions pended" (see the | ||
72 | + * MergeExcInfo() pseudocode). The other choice would be to not | ||
73 | + * pend them now and then make a choice about which to throw away | ||
74 | + * later if we have two derived exceptions. | ||
75 | + */ | ||
76 | + armv7m_nvic_set_pending(env->nvic, exc, exc_secure); | ||
77 | + return false; | ||
78 | +} | ||
79 | + | ||
80 | /* Return true if we're using the process stack pointer (not the MSP) */ | ||
81 | static bool v7m_using_psp(CPUARMState *env) | ||
82 | { | ||
83 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
84 | !return_to_handler, | ||
85 | return_to_sp_process); | ||
86 | uint32_t frameptr = *frame_sp_p; | ||
87 | + bool pop_ok = true; | ||
88 | + ARMMMUIdx mmu_idx; | ||
89 | + | ||
90 | + mmu_idx = arm_v7m_mmu_idx_for_secstate_and_priv(env, return_to_secure, | ||
91 | + !return_to_handler); | ||
92 | |||
93 | if (!QEMU_IS_ALIGNED(frameptr, 8) && | ||
94 | arm_feature(env, ARM_FEATURE_V8)) { | ||
95 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
96 | return; | ||
97 | } | ||
98 | |||
99 | - env->regs[4] = ldl_phys(cs->as, frameptr + 0x8); | ||
100 | - env->regs[5] = ldl_phys(cs->as, frameptr + 0xc); | ||
101 | - env->regs[6] = ldl_phys(cs->as, frameptr + 0x10); | ||
102 | - env->regs[7] = ldl_phys(cs->as, frameptr + 0x14); | ||
103 | - env->regs[8] = ldl_phys(cs->as, frameptr + 0x18); | ||
104 | - env->regs[9] = ldl_phys(cs->as, frameptr + 0x1c); | ||
105 | - env->regs[10] = ldl_phys(cs->as, frameptr + 0x20); | ||
106 | - env->regs[11] = ldl_phys(cs->as, frameptr + 0x24); | ||
107 | + pop_ok = | ||
108 | + v7m_stack_read(cpu, &env->regs[4], frameptr + 0x8, mmu_idx) && | ||
109 | + v7m_stack_read(cpu, &env->regs[4], frameptr + 0x8, mmu_idx) && | ||
110 | + v7m_stack_read(cpu, &env->regs[5], frameptr + 0xc, mmu_idx) && | ||
111 | + v7m_stack_read(cpu, &env->regs[6], frameptr + 0x10, mmu_idx) && | ||
112 | + v7m_stack_read(cpu, &env->regs[7], frameptr + 0x14, mmu_idx) && | ||
113 | + v7m_stack_read(cpu, &env->regs[8], frameptr + 0x18, mmu_idx) && | ||
114 | + v7m_stack_read(cpu, &env->regs[9], frameptr + 0x1c, mmu_idx) && | ||
115 | + v7m_stack_read(cpu, &env->regs[10], frameptr + 0x20, mmu_idx) && | ||
116 | + v7m_stack_read(cpu, &env->regs[11], frameptr + 0x24, mmu_idx); | ||
117 | |||
118 | frameptr += 0x28; | ||
119 | } | ||
120 | |||
121 | - /* Pop registers. TODO: make these accesses use the correct | ||
122 | - * attributes and address space (S/NS, priv/unpriv) and handle | ||
123 | - * memory transaction failures. | ||
124 | - */ | ||
125 | - env->regs[0] = ldl_phys(cs->as, frameptr); | ||
126 | - env->regs[1] = ldl_phys(cs->as, frameptr + 0x4); | ||
127 | - env->regs[2] = ldl_phys(cs->as, frameptr + 0x8); | ||
128 | - env->regs[3] = ldl_phys(cs->as, frameptr + 0xc); | ||
129 | - env->regs[12] = ldl_phys(cs->as, frameptr + 0x10); | ||
130 | - env->regs[14] = ldl_phys(cs->as, frameptr + 0x14); | ||
131 | - env->regs[15] = ldl_phys(cs->as, frameptr + 0x18); | ||
132 | + /* Pop registers */ | ||
133 | + pop_ok = pop_ok && | ||
134 | + v7m_stack_read(cpu, &env->regs[0], frameptr, mmu_idx) && | ||
135 | + v7m_stack_read(cpu, &env->regs[1], frameptr + 0x4, mmu_idx) && | ||
136 | + v7m_stack_read(cpu, &env->regs[2], frameptr + 0x8, mmu_idx) && | ||
137 | + v7m_stack_read(cpu, &env->regs[3], frameptr + 0xc, mmu_idx) && | ||
138 | + v7m_stack_read(cpu, &env->regs[12], frameptr + 0x10, mmu_idx) && | ||
139 | + v7m_stack_read(cpu, &env->regs[14], frameptr + 0x14, mmu_idx) && | ||
140 | + v7m_stack_read(cpu, &env->regs[15], frameptr + 0x18, mmu_idx) && | ||
141 | + v7m_stack_read(cpu, &xpsr, frameptr + 0x1c, mmu_idx); | ||
142 | + | ||
143 | + if (!pop_ok) { | ||
144 | + /* v7m_stack_read() pended a fault, so take it (as a tail | ||
145 | + * chained exception on the same stack frame) | ||
146 | + */ | ||
147 | + v7m_exception_taken(cpu, excret, true, false); | ||
148 | + return; | ||
149 | + } | ||
150 | |||
151 | /* Returning from an exception with a PC with bit 0 set is defined | ||
152 | * behaviour on v8M (bit 0 is ignored), but for v7M it was specified | ||
153 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 73 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) |
154 | } | 74 | } |
155 | } | 75 | } |
156 | 76 | ||
157 | - xpsr = ldl_phys(cs->as, frameptr + 0x1c); | 77 | + if (!ftype) { |
158 | - | 78 | + /* FP present and we need to handle it */ |
159 | if (arm_feature(env, ARM_FEATURE_V8)) { | 79 | + if (!return_to_secure && |
160 | /* For v8M we have to check whether the xPSR exception field | 80 | + (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPACT_MASK)) { |
161 | * matches the EXCRET value for return to handler/thread | 81 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); |
82 | + env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK; | ||
83 | + qemu_log_mask(CPU_LOG_INT, | ||
84 | + "...taking SecureFault on existing stackframe: " | ||
85 | + "Secure LSPACT set but exception return is " | ||
86 | + "not to secure state\n"); | ||
87 | + v7m_exception_taken(cpu, excret, true, false); | ||
88 | + return; | ||
89 | + } | ||
90 | + | ||
91 | + restore_s16_s31 = return_to_secure && | ||
92 | + (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK); | ||
93 | + | ||
94 | + if (env->v7m.fpccr[return_to_secure] & R_V7M_FPCCR_LSPACT_MASK) { | ||
95 | + /* State in FPU is still valid, just clear LSPACT */ | ||
96 | + env->v7m.fpccr[return_to_secure] &= ~R_V7M_FPCCR_LSPACT_MASK; | ||
97 | + } else { | ||
98 | + int i; | ||
99 | + uint32_t fpscr; | ||
100 | + bool cpacr_pass, nsacr_pass; | ||
101 | + | ||
102 | + cpacr_pass = v7m_cpacr_pass(env, return_to_secure, | ||
103 | + return_to_priv); | ||
104 | + nsacr_pass = return_to_secure || | ||
105 | + extract32(env->v7m.nsacr, 10, 1); | ||
106 | + | ||
107 | + if (!cpacr_pass) { | ||
108 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, | ||
109 | + return_to_secure); | ||
110 | + env->v7m.cfsr[return_to_secure] |= R_V7M_CFSR_NOCP_MASK; | ||
111 | + qemu_log_mask(CPU_LOG_INT, | ||
112 | + "...taking UsageFault on existing " | ||
113 | + "stackframe: CPACR.CP10 prevents unstacking " | ||
114 | + "FP regs\n"); | ||
115 | + v7m_exception_taken(cpu, excret, true, false); | ||
116 | + return; | ||
117 | + } else if (!nsacr_pass) { | ||
118 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, true); | ||
119 | + env->v7m.cfsr[M_REG_S] |= R_V7M_CFSR_INVPC_MASK; | ||
120 | + qemu_log_mask(CPU_LOG_INT, | ||
121 | + "...taking Secure UsageFault on existing " | ||
122 | + "stackframe: NSACR.CP10 prevents unstacking " | ||
123 | + "FP regs\n"); | ||
124 | + v7m_exception_taken(cpu, excret, true, false); | ||
125 | + return; | ||
126 | + } | ||
127 | + | ||
128 | + for (i = 0; i < (restore_s16_s31 ? 32 : 16); i += 2) { | ||
129 | + uint32_t slo, shi; | ||
130 | + uint64_t dn; | ||
131 | + uint32_t faddr = frameptr + 0x20 + 4 * i; | ||
132 | + | ||
133 | + if (i >= 16) { | ||
134 | + faddr += 8; /* Skip the slot for the FPSCR */ | ||
135 | + } | ||
136 | + | ||
137 | + pop_ok = pop_ok && | ||
138 | + v7m_stack_read(cpu, &slo, faddr, mmu_idx) && | ||
139 | + v7m_stack_read(cpu, &shi, faddr + 4, mmu_idx); | ||
140 | + | ||
141 | + if (!pop_ok) { | ||
142 | + break; | ||
143 | + } | ||
144 | + | ||
145 | + dn = (uint64_t)shi << 32 | slo; | ||
146 | + *aa32_vfp_dreg(env, i / 2) = dn; | ||
147 | + } | ||
148 | + pop_ok = pop_ok && | ||
149 | + v7m_stack_read(cpu, &fpscr, frameptr + 0x60, mmu_idx); | ||
150 | + if (pop_ok) { | ||
151 | + vfp_set_fpscr(env, fpscr); | ||
152 | + } | ||
153 | + if (!pop_ok) { | ||
154 | + /* | ||
155 | + * These regs are 0 if security extension present; | ||
156 | + * otherwise merely UNKNOWN. We zero always. | ||
157 | + */ | ||
158 | + for (i = 0; i < (restore_s16_s31 ? 32 : 16); i += 2) { | ||
159 | + *aa32_vfp_dreg(env, i / 2) = 0; | ||
160 | + } | ||
161 | + vfp_set_fpscr(env, 0); | ||
162 | + } | ||
163 | + } | ||
164 | + } | ||
165 | + env->v7m.control[M_REG_S] = FIELD_DP32(env->v7m.control[M_REG_S], | ||
166 | + V7M_CONTROL, FPCA, !ftype); | ||
167 | + | ||
168 | /* Commit to consuming the stack frame */ | ||
169 | frameptr += 0x20; | ||
170 | + if (!ftype) { | ||
171 | + frameptr += 0x48; | ||
172 | + if (restore_s16_s31) { | ||
173 | + frameptr += 0x40; | ||
174 | + } | ||
175 | + } | ||
176 | /* Undo stack alignment (the SPREALIGN bit indicates that the original | ||
177 | * pre-exception SP was not 8-aligned and we added a padding word to | ||
178 | * align it, so we undo this by ORing in the bit that increases it | ||
179 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
180 | *frame_sp_p = frameptr; | ||
181 | } | ||
182 | /* This xpsr_write() will invalidate frame_sp_p as it may switch stack */ | ||
183 | - xpsr_write(env, xpsr, ~XPSR_SPREALIGN); | ||
184 | + xpsr_write(env, xpsr, ~(XPSR_SPREALIGN | XPSR_SFPA)); | ||
185 | + | ||
186 | + if (env->v7m.secure) { | ||
187 | + bool sfpa = xpsr & XPSR_SFPA; | ||
188 | + | ||
189 | + env->v7m.control[M_REG_S] = FIELD_DP32(env->v7m.control[M_REG_S], | ||
190 | + V7M_CONTROL, SFPA, sfpa); | ||
191 | + } | ||
192 | |||
193 | /* The restored xPSR exception field will be zero if we're | ||
194 | * resuming in Thread mode. If that doesn't match what the | ||
162 | -- | 195 | -- |
163 | 2.16.1 | 196 | 2.20.1 |
164 | 197 | ||
165 | 198 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Move the NS TBFLAG down from bit 19 to bit 6, which has not |
---|---|---|---|
2 | been used since commit c1e3781090b9d36c60 in 2015, when we | ||
3 | started passing the entire MMU index in the TB flags rather | ||
4 | than just a 'privilege level' bit. | ||
2 | 5 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | This rearrangement is not strictly necessary, but means that |
4 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 7 | we can put M-profile-only bits next to each other rather |
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | than scattered across the flag word. |
6 | Message-id: 20180123035349.24538-3-richard.henderson@linaro.org | 9 | |
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20190416125744.27770-17-peter.maydell@linaro.org | ||
8 | --- | 13 | --- |
9 | target/arm/cpu.h | 12 ++++++++++++ | 14 | target/arm/cpu.h | 11 ++++++----- |
10 | 1 file changed, 12 insertions(+) | 15 | 1 file changed, 6 insertions(+), 5 deletions(-) |
11 | 16 | ||
12 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
13 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/cpu.h | 19 | --- a/target/arm/cpu.h |
15 | +++ b/target/arm/cpu.h | 20 | +++ b/target/arm/cpu.h |
16 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMVectorReg { | 21 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_ANY, BE_DATA, 23, 1) |
17 | uint64_t d[2 * ARM_MAX_VQ] QEMU_ALIGNED(16); | 22 | FIELD(TBFLAG_A32, THUMB, 0, 1) |
18 | } ARMVectorReg; | 23 | FIELD(TBFLAG_A32, VECLEN, 1, 3) |
19 | 24 | FIELD(TBFLAG_A32, VECSTRIDE, 4, 2) | |
20 | +/* In AArch32 mode, predicate registers do not exist at all. */ | 25 | +/* |
21 | +#ifdef TARGET_AARCH64 | 26 | + * Indicates whether cp register reads and writes by guest code should access |
22 | +typedef struct ARMPredicateReg { | 27 | + * the secure or nonsecure bank of banked registers; note that this is not |
23 | + uint64_t p[2 * ARM_MAX_VQ / 8] QEMU_ALIGNED(16); | 28 | + * the same thing as the current security state of the processor! |
24 | +} ARMPredicateReg; | 29 | + */ |
25 | +#endif | 30 | +FIELD(TBFLAG_A32, NS, 6, 1) |
26 | + | 31 | FIELD(TBFLAG_A32, VFPEN, 7, 1) |
27 | 32 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) | |
28 | typedef struct CPUARMState { | 33 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) |
29 | /* Regs for current mode. */ | 34 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, SCTLR_B, 16, 1) |
30 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 35 | * checks on the other bits at runtime |
31 | struct { | 36 | */ |
32 | ARMVectorReg zregs[32]; | 37 | FIELD(TBFLAG_A32, XSCALE_CPAR, 17, 2) |
33 | 38 | -/* Indicates whether cp register reads and writes by guest code should access | |
34 | +#ifdef TARGET_AARCH64 | 39 | - * the secure or nonsecure bank of banked registers; note that this is not |
35 | + /* Store FFR as pregs[16] to make it easier to treat as any other. */ | 40 | - * the same thing as the current security state of the processor! |
36 | + ARMPredicateReg pregs[17]; | 41 | - */ |
37 | +#endif | 42 | -FIELD(TBFLAG_A32, NS, 19, 1) |
38 | + | 43 | /* For M profile only, Handler (ie not Thread) mode */ |
39 | uint32_t xregs[16]; | 44 | FIELD(TBFLAG_A32, HANDLER, 21, 1) |
40 | /* We store these fpcsr fields separately for convenience. */ | 45 | /* For M profile only, whether we should generate stack-limit checks */ |
41 | int vec_len; | ||
42 | -- | 46 | -- |
43 | 2.16.1 | 47 | 2.20.1 |
44 | 48 | ||
45 | 49 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | We are close to running out of TB flags for AArch32; we could |
---|---|---|---|
2 | start using the cs_base word, but before we do that we can | ||
3 | economise on our usage by sharing the same bits for the VFP | ||
4 | VECSTRIDE field and the XScale XSCALE_CPAR field. This | ||
5 | works because no XScale CPU ever had VFP. | ||
2 | 6 | ||
3 | Change vfp.regs as a uint64_t to vfp.zregs as an ARMVectorReg. | ||
4 | The previous patches have made the change in representation | ||
5 | relatively painless. | ||
6 | |||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Message-id: 20180123035349.24538-2-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20190416125744.27770-18-peter.maydell@linaro.org | ||
12 | --- | 10 | --- |
13 | target/arm/cpu.h | 59 +++++++++++++++++++++++++++++++--------------- | 11 | target/arm/cpu.h | 10 ++++++---- |
14 | target/arm/machine.c | 35 ++++++++++++++++++++++++++- | 12 | target/arm/cpu.c | 7 +++++++ |
15 | target/arm/translate-a64.c | 8 +++---- | 13 | target/arm/helper.c | 6 +++++- |
16 | target/arm/translate.c | 7 +++--- | 14 | target/arm/translate.c | 9 +++++++-- |
17 | 4 files changed, 81 insertions(+), 28 deletions(-) | 15 | 4 files changed, 25 insertions(+), 7 deletions(-) |
18 | 16 | ||
19 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
20 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/cpu.h | 19 | --- a/target/arm/cpu.h |
22 | +++ b/target/arm/cpu.h | 20 | +++ b/target/arm/cpu.h |
23 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 21 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_ANY, BE_DATA, 23, 1) |
24 | uint32_t base_mask; | 22 | FIELD(TBFLAG_A32, THUMB, 0, 1) |
25 | } TCR; | 23 | FIELD(TBFLAG_A32, VECLEN, 1, 3) |
26 | 24 | FIELD(TBFLAG_A32, VECSTRIDE, 4, 2) | |
27 | +/* Define a maximum sized vector register. | 25 | +/* |
28 | + * For 32-bit, this is a 128-bit NEON/AdvSIMD register. | 26 | + * We store the bottom two bits of the CPAR as TB flags and handle |
29 | + * For 64-bit, this is a 2048-bit SVE register. | 27 | + * checks on the other bits at runtime. This shares the same bits as |
30 | + * | 28 | + * VECSTRIDE, which is OK as no XScale CPU has VFP. |
31 | + * Note that the mapping between S, D, and Q views of the register bank | ||
32 | + * differs between AArch64 and AArch32. | ||
33 | + * In AArch32: | ||
34 | + * Qn = regs[n].d[1]:regs[n].d[0] | ||
35 | + * Dn = regs[n / 2].d[n & 1] | ||
36 | + * Sn = regs[n / 4].d[n % 4 / 2], | ||
37 | + * bits 31..0 for even n, and bits 63..32 for odd n | ||
38 | + * (and regs[16] to regs[31] are inaccessible) | ||
39 | + * In AArch64: | ||
40 | + * Zn = regs[n].d[*] | ||
41 | + * Qn = regs[n].d[1]:regs[n].d[0] | ||
42 | + * Dn = regs[n].d[0] | ||
43 | + * Sn = regs[n].d[0] bits 31..0 | ||
44 | + * | ||
45 | + * This corresponds to the architecturally defined mapping between | ||
46 | + * the two execution states, and means we do not need to explicitly | ||
47 | + * map these registers when changing states. | ||
48 | + * | ||
49 | + * Align the data for use with TCG host vector operations. | ||
50 | + */ | 29 | + */ |
30 | +FIELD(TBFLAG_A32, XSCALE_CPAR, 4, 2) | ||
31 | /* | ||
32 | * Indicates whether cp register reads and writes by guest code should access | ||
33 | * the secure or nonsecure bank of banked registers; note that this is not | ||
34 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, NS, 6, 1) | ||
35 | FIELD(TBFLAG_A32, VFPEN, 7, 1) | ||
36 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) | ||
37 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | ||
38 | -/* We store the bottom two bits of the CPAR as TB flags and handle | ||
39 | - * checks on the other bits at runtime | ||
40 | - */ | ||
41 | -FIELD(TBFLAG_A32, XSCALE_CPAR, 17, 2) | ||
42 | /* For M profile only, Handler (ie not Thread) mode */ | ||
43 | FIELD(TBFLAG_A32, HANDLER, 21, 1) | ||
44 | /* For M profile only, whether we should generate stack-limit checks */ | ||
45 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/target/arm/cpu.c | ||
48 | +++ b/target/arm/cpu.c | ||
49 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
50 | set_feature(env, ARM_FEATURE_THUMB_DSP); | ||
51 | } | ||
52 | |||
53 | + /* | ||
54 | + * We rely on no XScale CPU having VFP so we can use the same bits in the | ||
55 | + * TB flags field for VECSTRIDE and XSCALE_CPAR. | ||
56 | + */ | ||
57 | + assert(!(arm_feature(env, ARM_FEATURE_VFP) && | ||
58 | + arm_feature(env, ARM_FEATURE_XSCALE))); | ||
51 | + | 59 | + |
52 | +#ifdef TARGET_AARCH64 | 60 | if (arm_feature(env, ARM_FEATURE_V7) && |
53 | +# define ARM_MAX_VQ 16 | 61 | !arm_feature(env, ARM_FEATURE_M) && |
54 | +#else | 62 | !arm_feature(env, ARM_FEATURE_PMSA)) { |
55 | +# define ARM_MAX_VQ 1 | 63 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
56 | +#endif | ||
57 | + | ||
58 | +typedef struct ARMVectorReg { | ||
59 | + uint64_t d[2 * ARM_MAX_VQ] QEMU_ALIGNED(16); | ||
60 | +} ARMVectorReg; | ||
61 | + | ||
62 | + | ||
63 | typedef struct CPUARMState { | ||
64 | /* Regs for current mode. */ | ||
65 | uint32_t regs[16]; | ||
66 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | ||
67 | |||
68 | /* VFP coprocessor state. */ | ||
69 | struct { | ||
70 | - /* VFP/Neon register state. Note that the mapping between S, D and Q | ||
71 | - * views of the register bank differs between AArch64 and AArch32: | ||
72 | - * In AArch32: | ||
73 | - * Qn = regs[2n+1]:regs[2n] | ||
74 | - * Dn = regs[n] | ||
75 | - * Sn = regs[n/2] bits 31..0 for even n, and bits 63..32 for odd n | ||
76 | - * (and regs[32] to regs[63] are inaccessible) | ||
77 | - * In AArch64: | ||
78 | - * Qn = regs[2n+1]:regs[2n] | ||
79 | - * Dn = regs[2n] | ||
80 | - * Sn = regs[2n] bits 31..0 | ||
81 | - * This corresponds to the architecturally defined mapping between | ||
82 | - * the two execution states, and means we do not need to explicitly | ||
83 | - * map these registers when changing states. | ||
84 | - */ | ||
85 | - uint64_t regs[64] QEMU_ALIGNED(16); | ||
86 | + ARMVectorReg zregs[32]; | ||
87 | |||
88 | uint32_t xregs[16]; | ||
89 | /* We store these fpcsr fields separately for convenience. */ | ||
90 | @@ -XXX,XX +XXX,XX @@ static inline void *arm_get_el_change_hook_opaque(ARMCPU *cpu) | ||
91 | */ | ||
92 | static inline uint64_t *aa32_vfp_dreg(CPUARMState *env, unsigned regno) | ||
93 | { | ||
94 | - return &env->vfp.regs[regno]; | ||
95 | + return &env->vfp.zregs[regno >> 1].d[regno & 1]; | ||
96 | } | ||
97 | |||
98 | /** | ||
99 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t *aa32_vfp_dreg(CPUARMState *env, unsigned regno) | ||
100 | */ | ||
101 | static inline uint64_t *aa32_vfp_qreg(CPUARMState *env, unsigned regno) | ||
102 | { | ||
103 | - return &env->vfp.regs[2 * regno]; | ||
104 | + return &env->vfp.zregs[regno].d[0]; | ||
105 | } | ||
106 | |||
107 | /** | ||
108 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t *aa32_vfp_qreg(CPUARMState *env, unsigned regno) | ||
109 | */ | ||
110 | static inline uint64_t *aa64_vfp_qreg(CPUARMState *env, unsigned regno) | ||
111 | { | ||
112 | - return &env->vfp.regs[2 * regno]; | ||
113 | + return &env->vfp.zregs[regno].d[0]; | ||
114 | } | ||
115 | |||
116 | #endif | ||
117 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
118 | index XXXXXXX..XXXXXXX 100644 | 64 | index XXXXXXX..XXXXXXX 100644 |
119 | --- a/target/arm/machine.c | 65 | --- a/target/arm/helper.c |
120 | +++ b/target/arm/machine.c | 66 | +++ b/target/arm/helper.c |
121 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_vfp = { | 67 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, |
122 | .minimum_version_id = 3, | 68 | || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) { |
123 | .needed = vfp_needed, | 69 | flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); |
124 | .fields = (VMStateField[]) { | 70 | } |
125 | - VMSTATE_UINT64_ARRAY(env.vfp.regs, ARMCPU, 64), | 71 | - flags = FIELD_DP32(flags, TBFLAG_A32, XSCALE_CPAR, env->cp15.c15_cpar); |
126 | + /* For compatibility, store Qn out of Zn here. */ | 72 | + /* Note that XSCALE_CPAR shares bits with VECSTRIDE */ |
127 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[0].d, ARMCPU, 0, 2), | 73 | + if (arm_feature(env, ARM_FEATURE_XSCALE)) { |
128 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[1].d, ARMCPU, 0, 2), | 74 | + flags = FIELD_DP32(flags, TBFLAG_A32, |
129 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[2].d, ARMCPU, 0, 2), | 75 | + XSCALE_CPAR, env->cp15.c15_cpar); |
130 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[3].d, ARMCPU, 0, 2), | 76 | + } |
131 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[4].d, ARMCPU, 0, 2), | 77 | } |
132 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[5].d, ARMCPU, 0, 2), | 78 | |
133 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[6].d, ARMCPU, 0, 2), | 79 | flags = FIELD_DP32(flags, TBFLAG_ANY, MMUIDX, arm_to_core_mmu_idx(mmu_idx)); |
134 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[7].d, ARMCPU, 0, 2), | ||
135 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[8].d, ARMCPU, 0, 2), | ||
136 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[9].d, ARMCPU, 0, 2), | ||
137 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[10].d, ARMCPU, 0, 2), | ||
138 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[11].d, ARMCPU, 0, 2), | ||
139 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[12].d, ARMCPU, 0, 2), | ||
140 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[13].d, ARMCPU, 0, 2), | ||
141 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[14].d, ARMCPU, 0, 2), | ||
142 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[15].d, ARMCPU, 0, 2), | ||
143 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[16].d, ARMCPU, 0, 2), | ||
144 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[17].d, ARMCPU, 0, 2), | ||
145 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[18].d, ARMCPU, 0, 2), | ||
146 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[19].d, ARMCPU, 0, 2), | ||
147 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[20].d, ARMCPU, 0, 2), | ||
148 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[21].d, ARMCPU, 0, 2), | ||
149 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[22].d, ARMCPU, 0, 2), | ||
150 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[23].d, ARMCPU, 0, 2), | ||
151 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[24].d, ARMCPU, 0, 2), | ||
152 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[25].d, ARMCPU, 0, 2), | ||
153 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[26].d, ARMCPU, 0, 2), | ||
154 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[27].d, ARMCPU, 0, 2), | ||
155 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[28].d, ARMCPU, 0, 2), | ||
156 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[29].d, ARMCPU, 0, 2), | ||
157 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[30].d, ARMCPU, 0, 2), | ||
158 | + VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[31].d, ARMCPU, 0, 2), | ||
159 | + | ||
160 | /* The xregs array is a little awkward because element 1 (FPSCR) | ||
161 | * requires a specific accessor, so we have to split it up in | ||
162 | * the vmstate: | ||
163 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
164 | index XXXXXXX..XXXXXXX 100644 | ||
165 | --- a/target/arm/translate-a64.c | ||
166 | +++ b/target/arm/translate-a64.c | ||
167 | @@ -XXX,XX +XXX,XX @@ static inline int vec_reg_offset(DisasContext *s, int regno, | ||
168 | { | ||
169 | int offs = 0; | ||
170 | #ifdef HOST_WORDS_BIGENDIAN | ||
171 | - /* This is complicated slightly because vfp.regs[2n] is | ||
172 | - * still the low half and vfp.regs[2n+1] the high half | ||
173 | + /* This is complicated slightly because vfp.zregs[n].d[0] is | ||
174 | + * still the low half and vfp.zregs[n].d[1] the high half | ||
175 | * of the 128 bit vector, even on big endian systems. | ||
176 | * Calculate the offset assuming a fully bigendian 128 bits, | ||
177 | * then XOR to account for the order of the two 64 bit halves. | ||
178 | @@ -XXX,XX +XXX,XX @@ static inline int vec_reg_offset(DisasContext *s, int regno, | ||
179 | #else | ||
180 | offs += element * (1 << size); | ||
181 | #endif | ||
182 | - offs += offsetof(CPUARMState, vfp.regs[regno * 2]); | ||
183 | + offs += offsetof(CPUARMState, vfp.zregs[regno]); | ||
184 | assert_fp_access_checked(s); | ||
185 | return offs; | ||
186 | } | ||
187 | @@ -XXX,XX +XXX,XX @@ static inline int vec_reg_offset(DisasContext *s, int regno, | ||
188 | static inline int vec_full_reg_offset(DisasContext *s, int regno) | ||
189 | { | ||
190 | assert_fp_access_checked(s); | ||
191 | - return offsetof(CPUARMState, vfp.regs[regno * 2]); | ||
192 | + return offsetof(CPUARMState, vfp.zregs[regno]); | ||
193 | } | ||
194 | |||
195 | /* Return a newly allocated pointer to the vector register. */ | ||
196 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 80 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
197 | index XXXXXXX..XXXXXXX 100644 | 81 | index XXXXXXX..XXXXXXX 100644 |
198 | --- a/target/arm/translate.c | 82 | --- a/target/arm/translate.c |
199 | +++ b/target/arm/translate.c | 83 | +++ b/target/arm/translate.c |
200 | @@ -XXX,XX +XXX,XX @@ static inline void gen_vfp_st(DisasContext *s, int dp, TCGv_i32 addr) | 84 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) |
201 | } | 85 | dc->fp_excp_el = FIELD_EX32(tb_flags, TBFLAG_ANY, FPEXC_EL); |
202 | } | 86 | dc->vfp_enabled = FIELD_EX32(tb_flags, TBFLAG_A32, VFPEN); |
203 | 87 | dc->vec_len = FIELD_EX32(tb_flags, TBFLAG_A32, VECLEN); | |
204 | -static inline long | 88 | - dc->vec_stride = FIELD_EX32(tb_flags, TBFLAG_A32, VECSTRIDE); |
205 | -vfp_reg_offset (int dp, int reg) | 89 | - dc->c15_cpar = FIELD_EX32(tb_flags, TBFLAG_A32, XSCALE_CPAR); |
206 | +static inline long vfp_reg_offset(bool dp, unsigned reg) | 90 | + if (arm_feature(env, ARM_FEATURE_XSCALE)) { |
207 | { | 91 | + dc->c15_cpar = FIELD_EX32(tb_flags, TBFLAG_A32, XSCALE_CPAR); |
208 | if (dp) { | 92 | + dc->vec_stride = 0; |
209 | - return offsetof(CPUARMState, vfp.regs[reg]); | 93 | + } else { |
210 | + return offsetof(CPUARMState, vfp.zregs[reg >> 1].d[reg & 1]); | 94 | + dc->vec_stride = FIELD_EX32(tb_flags, TBFLAG_A32, VECSTRIDE); |
211 | } else { | 95 | + dc->c15_cpar = 0; |
212 | - long ofs = offsetof(CPUARMState, vfp.regs[reg >> 1]); | 96 | + } |
213 | + long ofs = offsetof(CPUARMState, vfp.zregs[reg >> 2].d[(reg >> 1) & 1]); | 97 | dc->v7m_handler_mode = FIELD_EX32(tb_flags, TBFLAG_A32, HANDLER); |
214 | if (reg & 1) { | 98 | dc->v8m_secure = arm_feature(env, ARM_FEATURE_M_SECURITY) && |
215 | ofs += offsetof(CPU_DoubleU, l.upper); | 99 | regime_is_secure(env, dc->mmu_idx); |
216 | } else { | ||
217 | -- | 100 | -- |
218 | 2.16.1 | 101 | 2.20.1 |
219 | 102 | ||
220 | 103 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | The M-profile FPCCR.S bit indicates the security status of |
---|---|---|---|
2 | the floating point context. In the pseudocode ExecuteFPCheck() | ||
3 | function it is unconditionally set to match the current | ||
4 | security state whenever a floating point instruction is | ||
5 | executed. | ||
2 | 6 | ||
3 | Define ZCR_EL[1-3]. | 7 | Implement this by adding a new TB flag which tracks whether |
8 | FPCCR.S is different from the current security state, so | ||
9 | that we only need to emit the code to update it in the | ||
10 | less-common case when it is not already set correctly. | ||
4 | 11 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 12 | Note that we will add the handling for the other work done |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 13 | by ExecuteFPCheck() in later commits. |
7 | Message-id: 20180123035349.24538-5-richard.henderson@linaro.org | 14 | |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
17 | Message-id: 20190416125744.27770-19-peter.maydell@linaro.org | ||
9 | --- | 18 | --- |
10 | target/arm/cpu.h | 5 ++ | 19 | target/arm/cpu.h | 2 ++ |
11 | target/arm/helper.c | 131 ++++++++++++++++++++++++++++++++++++++++++++++++++++ | 20 | target/arm/translate.h | 1 + |
12 | 2 files changed, 136 insertions(+) | 21 | target/arm/helper.c | 5 +++++ |
22 | target/arm/translate.c | 20 ++++++++++++++++++++ | ||
23 | 4 files changed, 28 insertions(+) | ||
13 | 24 | ||
14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 25 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
15 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.h | 27 | --- a/target/arm/cpu.h |
17 | +++ b/target/arm/cpu.h | 28 | +++ b/target/arm/cpu.h |
18 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 29 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, NS, 6, 1) |
19 | */ | 30 | FIELD(TBFLAG_A32, VFPEN, 7, 1) |
20 | float_status fp_status; | 31 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) |
21 | float_status standard_fp_status; | 32 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) |
22 | + | 33 | +/* For M profile only, set if FPCCR.S does not match current security state */ |
23 | + /* ZCR_EL[1-3] */ | 34 | +FIELD(TBFLAG_A32, FPCCR_S_WRONG, 20, 1) |
24 | + uint64_t zcr_el[4]; | 35 | /* For M profile only, Handler (ie not Thread) mode */ |
25 | } vfp; | 36 | FIELD(TBFLAG_A32, HANDLER, 21, 1) |
26 | uint64_t exclusive_addr; | 37 | /* For M profile only, whether we should generate stack-limit checks */ |
27 | uint64_t exclusive_val; | 38 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
28 | @@ -XXX,XX +XXX,XX @@ void pmccntr_sync(CPUARMState *env); | 39 | index XXXXXXX..XXXXXXX 100644 |
29 | #define CPTR_TCPAC (1U << 31) | 40 | --- a/target/arm/translate.h |
30 | #define CPTR_TTA (1U << 20) | 41 | +++ b/target/arm/translate.h |
31 | #define CPTR_TFP (1U << 10) | 42 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { |
32 | +#define CPTR_TZ (1U << 8) /* CPTR_EL2 */ | 43 | bool v7m_handler_mode; |
33 | +#define CPTR_EZ (1U << 8) /* CPTR_EL3 */ | 44 | bool v8m_secure; /* true if v8M and we're in Secure mode */ |
34 | 45 | bool v8m_stackcheck; /* true if we need to perform v8M stack limit checks */ | |
35 | #define MDCR_EPMAD (1U << 21) | 46 | + bool v8m_fpccr_s_wrong; /* true if v8M FPCCR.S != v8m_secure */ |
36 | #define MDCR_EDAD (1U << 20) | 47 | /* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI |
48 | * so that top level loop can generate correct syndrome information. | ||
49 | */ | ||
37 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 50 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
38 | index XXXXXXX..XXXXXXX 100644 | 51 | index XXXXXXX..XXXXXXX 100644 |
39 | --- a/target/arm/helper.c | 52 | --- a/target/arm/helper.c |
40 | +++ b/target/arm/helper.c | 53 | +++ b/target/arm/helper.c |
41 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_lpae_cp_reginfo[] = { | 54 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, |
42 | REGINFO_SENTINEL | 55 | flags = FIELD_DP32(flags, TBFLAG_A32, STACKCHECK, 1); |
43 | }; | 56 | } |
44 | 57 | ||
45 | +/* Return the exception level to which SVE-disabled exceptions should | 58 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY) && |
46 | + * be taken, or 0 if SVE is enabled. | 59 | + FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) != env->v7m.secure) { |
47 | + */ | 60 | + flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1); |
48 | +static int sve_exception_el(CPUARMState *env) | ||
49 | +{ | ||
50 | +#ifndef CONFIG_USER_ONLY | ||
51 | + unsigned current_el = arm_current_el(env); | ||
52 | + | ||
53 | + /* The CPACR.ZEN controls traps to EL1: | ||
54 | + * 0, 2 : trap EL0 and EL1 accesses | ||
55 | + * 1 : trap only EL0 accesses | ||
56 | + * 3 : trap no accesses | ||
57 | + */ | ||
58 | + switch (extract32(env->cp15.cpacr_el1, 16, 2)) { | ||
59 | + default: | ||
60 | + if (current_el <= 1) { | ||
61 | + /* Trap to PL1, which might be EL1 or EL3 */ | ||
62 | + if (arm_is_secure(env) && !arm_el_is_aa64(env, 3)) { | ||
63 | + return 3; | ||
64 | + } | ||
65 | + return 1; | ||
66 | + } | ||
67 | + break; | ||
68 | + case 1: | ||
69 | + if (current_el == 0) { | ||
70 | + return 1; | ||
71 | + } | ||
72 | + break; | ||
73 | + case 3: | ||
74 | + break; | ||
75 | + } | 61 | + } |
76 | + | 62 | + |
77 | + /* Similarly for CPACR.FPEN, after having checked ZEN. */ | 63 | *pflags = flags; |
78 | + switch (extract32(env->cp15.cpacr_el1, 20, 2)) { | 64 | *cs_base = 0; |
79 | + default: | 65 | } |
80 | + if (current_el <= 1) { | 66 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
81 | + if (arm_is_secure(env) && !arm_el_is_aa64(env, 3)) { | 67 | index XXXXXXX..XXXXXXX 100644 |
82 | + return 3; | 68 | --- a/target/arm/translate.c |
69 | +++ b/target/arm/translate.c | ||
70 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | ||
71 | } | ||
72 | } | ||
73 | |||
74 | + if (arm_dc_feature(s, ARM_FEATURE_M)) { | ||
75 | + /* Handle M-profile lazy FP state mechanics */ | ||
76 | + | ||
77 | + /* Update ownership of FP context: set FPCCR.S to match current state */ | ||
78 | + if (s->v8m_fpccr_s_wrong) { | ||
79 | + TCGv_i32 tmp; | ||
80 | + | ||
81 | + tmp = load_cpu_field(v7m.fpccr[M_REG_S]); | ||
82 | + if (s->v8m_secure) { | ||
83 | + tcg_gen_ori_i32(tmp, tmp, R_V7M_FPCCR_S_MASK); | ||
84 | + } else { | ||
85 | + tcg_gen_andi_i32(tmp, tmp, ~R_V7M_FPCCR_S_MASK); | ||
83 | + } | 86 | + } |
84 | + return 1; | 87 | + store_cpu_field(tmp, v7m.fpccr[M_REG_S]); |
88 | + /* Don't need to do this for any further FP insns in this TB */ | ||
89 | + s->v8m_fpccr_s_wrong = false; | ||
85 | + } | 90 | + } |
86 | + break; | ||
87 | + case 1: | ||
88 | + if (current_el == 0) { | ||
89 | + return 1; | ||
90 | + } | ||
91 | + break; | ||
92 | + case 3: | ||
93 | + break; | ||
94 | + } | 91 | + } |
95 | + | 92 | + |
96 | + /* CPTR_EL2. Check both TZ and TFP. */ | 93 | if (extract32(insn, 28, 4) == 0xf) { |
97 | + if (current_el <= 2 | 94 | /* |
98 | + && (env->cp15.cptr_el[2] & (CPTR_TFP | CPTR_TZ)) | 95 | * Encodings with T=1 (Thumb) or unconditional (ARM): |
99 | + && !arm_is_secure_below_el3(env)) { | 96 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) |
100 | + return 2; | 97 | dc->v8m_secure = arm_feature(env, ARM_FEATURE_M_SECURITY) && |
101 | + } | 98 | regime_is_secure(env, dc->mmu_idx); |
102 | + | 99 | dc->v8m_stackcheck = FIELD_EX32(tb_flags, TBFLAG_A32, STACKCHECK); |
103 | + /* CPTR_EL3. Check both EZ and TFP. */ | 100 | + dc->v8m_fpccr_s_wrong = FIELD_EX32(tb_flags, TBFLAG_A32, FPCCR_S_WRONG); |
104 | + if (!(env->cp15.cptr_el[3] & CPTR_EZ) | 101 | dc->cp_regs = cpu->cp_regs; |
105 | + || (env->cp15.cptr_el[3] & CPTR_TFP)) { | 102 | dc->features = env->features; |
106 | + return 3; | 103 | |
107 | + } | ||
108 | +#endif | ||
109 | + return 0; | ||
110 | +} | ||
111 | + | ||
112 | +static CPAccessResult zcr_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
113 | + bool isread) | ||
114 | +{ | ||
115 | + switch (sve_exception_el(env)) { | ||
116 | + case 3: | ||
117 | + return CP_ACCESS_TRAP_EL3; | ||
118 | + case 2: | ||
119 | + return CP_ACCESS_TRAP_EL2; | ||
120 | + case 1: | ||
121 | + return CP_ACCESS_TRAP; | ||
122 | + } | ||
123 | + return CP_ACCESS_OK; | ||
124 | +} | ||
125 | + | ||
126 | +static void zcr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
127 | + uint64_t value) | ||
128 | +{ | ||
129 | + /* Bits other than [3:0] are RAZ/WI. */ | ||
130 | + raw_write(env, ri, value & 0xf); | ||
131 | +} | ||
132 | + | ||
133 | +static const ARMCPRegInfo zcr_el1_reginfo = { | ||
134 | + .name = "ZCR_EL1", .state = ARM_CP_STATE_AA64, | ||
135 | + .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 2, .opc2 = 0, | ||
136 | + .access = PL1_RW, .accessfn = zcr_access, .type = ARM_CP_64BIT, | ||
137 | + .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[1]), | ||
138 | + .writefn = zcr_write, .raw_writefn = raw_write | ||
139 | +}; | ||
140 | + | ||
141 | +static const ARMCPRegInfo zcr_el2_reginfo = { | ||
142 | + .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64, | ||
143 | + .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0, | ||
144 | + .access = PL2_RW, .accessfn = zcr_access, .type = ARM_CP_64BIT, | ||
145 | + .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[2]), | ||
146 | + .writefn = zcr_write, .raw_writefn = raw_write | ||
147 | +}; | ||
148 | + | ||
149 | +static const ARMCPRegInfo zcr_no_el2_reginfo = { | ||
150 | + .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64, | ||
151 | + .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0, | ||
152 | + .access = PL2_RW, .type = ARM_CP_64BIT, | ||
153 | + .readfn = arm_cp_read_zero, .writefn = arm_cp_write_ignore | ||
154 | +}; | ||
155 | + | ||
156 | +static const ARMCPRegInfo zcr_el3_reginfo = { | ||
157 | + .name = "ZCR_EL3", .state = ARM_CP_STATE_AA64, | ||
158 | + .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 2, .opc2 = 0, | ||
159 | + .access = PL3_RW, .accessfn = zcr_access, .type = ARM_CP_64BIT, | ||
160 | + .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[3]), | ||
161 | + .writefn = zcr_write, .raw_writefn = raw_write | ||
162 | +}; | ||
163 | + | ||
164 | void hw_watchpoint_update(ARMCPU *cpu, int n) | ||
165 | { | ||
166 | CPUARMState *env = &cpu->env; | ||
167 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
168 | } | ||
169 | define_one_arm_cp_reg(cpu, &sctlr); | ||
170 | } | ||
171 | + | ||
172 | + if (arm_feature(env, ARM_FEATURE_SVE)) { | ||
173 | + define_one_arm_cp_reg(cpu, &zcr_el1_reginfo); | ||
174 | + if (arm_feature(env, ARM_FEATURE_EL2)) { | ||
175 | + define_one_arm_cp_reg(cpu, &zcr_el2_reginfo); | ||
176 | + } else { | ||
177 | + define_one_arm_cp_reg(cpu, &zcr_no_el2_reginfo); | ||
178 | + } | ||
179 | + if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
180 | + define_one_arm_cp_reg(cpu, &zcr_el3_reginfo); | ||
181 | + } | ||
182 | + } | ||
183 | } | ||
184 | |||
185 | void arm_cpu_register_gdb_regs_for_features(ARMCPU *cpu) | ||
186 | -- | 104 | -- |
187 | 2.16.1 | 105 | 2.20.1 |
188 | 106 | ||
189 | 107 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | The M-profile FPCCR.ASPEN bit indicates that automatic floating-point |
---|---|---|---|
2 | context preservation is enabled. Before executing any floating-point | ||
3 | instruction, if FPCCR.ASPEN is set and the CONTROL FPCA/SFPA bits | ||
4 | indicate that there is no active floating point context then we | ||
5 | must create a new context (by initializing FPSCR and setting | ||
6 | FPCA/SFPA to indicate that the context is now active). In the | ||
7 | pseudocode this is handled by ExecuteFPCheck(). | ||
2 | 8 | ||
3 | Add both SVE exception state and vector length. | 9 | Implement this with a new TB flag which tracks whether we |
10 | need to create a new FP context. | ||
4 | 11 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Message-id: 20180123035349.24538-6-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20190416125744.27770-20-peter.maydell@linaro.org | ||
9 | --- | 15 | --- |
10 | target/arm/cpu.h | 8 ++++++++ | 16 | target/arm/cpu.h | 2 ++ |
11 | target/arm/translate.h | 2 ++ | 17 | target/arm/translate.h | 1 + |
12 | target/arm/helper.c | 25 ++++++++++++++++++++++++- | 18 | target/arm/helper.c | 13 +++++++++++++ |
13 | target/arm/translate-a64.c | 2 ++ | 19 | target/arm/translate.c | 29 +++++++++++++++++++++++++++++ |
14 | 4 files changed, 36 insertions(+), 1 deletion(-) | 20 | 4 files changed, 45 insertions(+) |
15 | 21 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 22 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
17 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 24 | --- a/target/arm/cpu.h |
19 | +++ b/target/arm/cpu.h | 25 | +++ b/target/arm/cpu.h |
20 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_cpu_data_is_big_endian(CPUARMState *env) | 26 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, NS, 6, 1) |
21 | #define ARM_TBFLAG_TBI0_MASK (0x1ull << ARM_TBFLAG_TBI0_SHIFT) | 27 | FIELD(TBFLAG_A32, VFPEN, 7, 1) |
22 | #define ARM_TBFLAG_TBI1_SHIFT 1 /* TBI1 for EL0/1 */ | 28 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) |
23 | #define ARM_TBFLAG_TBI1_MASK (0x1ull << ARM_TBFLAG_TBI1_SHIFT) | 29 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) |
24 | +#define ARM_TBFLAG_SVEEXC_EL_SHIFT 2 | 30 | +/* For M profile only, set if we must create a new FP context */ |
25 | +#define ARM_TBFLAG_SVEEXC_EL_MASK (0x3 << ARM_TBFLAG_SVEEXC_EL_SHIFT) | 31 | +FIELD(TBFLAG_A32, NEW_FP_CTXT_NEEDED, 19, 1) |
26 | +#define ARM_TBFLAG_ZCR_LEN_SHIFT 4 | 32 | /* For M profile only, set if FPCCR.S does not match current security state */ |
27 | +#define ARM_TBFLAG_ZCR_LEN_MASK (0xf << ARM_TBFLAG_ZCR_LEN_SHIFT) | 33 | FIELD(TBFLAG_A32, FPCCR_S_WRONG, 20, 1) |
28 | 34 | /* For M profile only, Handler (ie not Thread) mode */ | |
29 | /* some convenience accessor macros */ | ||
30 | #define ARM_TBFLAG_AARCH64_STATE(F) \ | ||
31 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_cpu_data_is_big_endian(CPUARMState *env) | ||
32 | (((F) & ARM_TBFLAG_TBI0_MASK) >> ARM_TBFLAG_TBI0_SHIFT) | ||
33 | #define ARM_TBFLAG_TBI1(F) \ | ||
34 | (((F) & ARM_TBFLAG_TBI1_MASK) >> ARM_TBFLAG_TBI1_SHIFT) | ||
35 | +#define ARM_TBFLAG_SVEEXC_EL(F) \ | ||
36 | + (((F) & ARM_TBFLAG_SVEEXC_EL_MASK) >> ARM_TBFLAG_SVEEXC_EL_SHIFT) | ||
37 | +#define ARM_TBFLAG_ZCR_LEN(F) \ | ||
38 | + (((F) & ARM_TBFLAG_ZCR_LEN_MASK) >> ARM_TBFLAG_ZCR_LEN_SHIFT) | ||
39 | |||
40 | static inline bool bswap_code(bool sctlr_b) | ||
41 | { | ||
42 | diff --git a/target/arm/translate.h b/target/arm/translate.h | 35 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
43 | index XXXXXXX..XXXXXXX 100644 | 36 | index XXXXXXX..XXXXXXX 100644 |
44 | --- a/target/arm/translate.h | 37 | --- a/target/arm/translate.h |
45 | +++ b/target/arm/translate.h | 38 | +++ b/target/arm/translate.h |
46 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | 39 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { |
47 | bool tbi1; /* TBI1 for EL0/1, not used for EL2/3 */ | 40 | bool v8m_secure; /* true if v8M and we're in Secure mode */ |
48 | bool ns; /* Use non-secure CPREG bank on access */ | 41 | bool v8m_stackcheck; /* true if we need to perform v8M stack limit checks */ |
49 | int fp_excp_el; /* FP exception EL or 0 if enabled */ | 42 | bool v8m_fpccr_s_wrong; /* true if v8M FPCCR.S != v8m_secure */ |
50 | + int sve_excp_el; /* SVE exception EL or 0 if enabled */ | 43 | + bool v7m_new_fp_ctxt_needed; /* ASPEN set but no active FP context */ |
51 | + int sve_len; /* SVE vector length in bytes */ | 44 | /* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI |
52 | /* Flag indicating that exceptions from secure mode are routed to EL3. */ | 45 | * so that top level loop can generate correct syndrome information. |
53 | bool secure_routed_to_el3; | 46 | */ |
54 | bool vfp_enabled; /* FP enabled via FPSCR.EN */ | ||
55 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 47 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
56 | index XXXXXXX..XXXXXXX 100644 | 48 | index XXXXXXX..XXXXXXX 100644 |
57 | --- a/target/arm/helper.c | 49 | --- a/target/arm/helper.c |
58 | +++ b/target/arm/helper.c | 50 | +++ b/target/arm/helper.c |
59 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 51 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, |
60 | target_ulong *cs_base, uint32_t *pflags) | 52 | flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1); |
61 | { | 53 | } |
62 | ARMMMUIdx mmu_idx = core_to_arm_mmu_idx(env, cpu_mmu_index(env, false)); | 54 | |
63 | + int fp_el = fp_exception_el(env); | 55 | + if (arm_feature(env, ARM_FEATURE_M) && |
64 | uint32_t flags; | 56 | + (env->v7m.fpccr[env->v7m.secure] & R_V7M_FPCCR_ASPEN_MASK) && |
65 | 57 | + (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) || | |
66 | if (is_a64(env)) { | 58 | + (env->v7m.secure && |
67 | + int sve_el = sve_exception_el(env); | 59 | + !(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)))) { |
68 | + uint32_t zcr_len; | 60 | + /* |
61 | + * ASPEN is set, but FPCA/SFPA indicate that there is no active | ||
62 | + * FP context; we must create a new FP context before executing | ||
63 | + * any FP insn. | ||
64 | + */ | ||
65 | + flags = FIELD_DP32(flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED, 1); | ||
66 | + } | ||
69 | + | 67 | + |
70 | *pc = env->pc; | 68 | *pflags = flags; |
71 | flags = ARM_TBFLAG_AARCH64_STATE_MASK; | 69 | *cs_base = 0; |
72 | /* Get control bits for tagged addresses */ | 70 | } |
73 | flags |= (arm_regime_tbi0(env, mmu_idx) << ARM_TBFLAG_TBI0_SHIFT); | 71 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
74 | flags |= (arm_regime_tbi1(env, mmu_idx) << ARM_TBFLAG_TBI1_SHIFT); | 72 | index XXXXXXX..XXXXXXX 100644 |
75 | + flags |= sve_el << ARM_TBFLAG_SVEEXC_EL_SHIFT; | 73 | --- a/target/arm/translate.c |
74 | +++ b/target/arm/translate.c | ||
75 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | ||
76 | /* Don't need to do this for any further FP insns in this TB */ | ||
77 | s->v8m_fpccr_s_wrong = false; | ||
78 | } | ||
76 | + | 79 | + |
77 | + /* If SVE is disabled, but FP is enabled, | 80 | + if (s->v7m_new_fp_ctxt_needed) { |
78 | + then the effective len is 0. */ | 81 | + /* |
79 | + if (sve_el != 0 && fp_el == 0) { | 82 | + * Create new FP context by updating CONTROL.FPCA, CONTROL.SFPA |
80 | + zcr_len = 0; | 83 | + * and the FPSCR. |
81 | + } else { | 84 | + */ |
82 | + int current_el = arm_current_el(env); | 85 | + TCGv_i32 control, fpscr; |
86 | + uint32_t bits = R_V7M_CONTROL_FPCA_MASK; | ||
83 | + | 87 | + |
84 | + zcr_len = env->vfp.zcr_el[current_el <= 1 ? 1 : current_el]; | 88 | + fpscr = load_cpu_field(v7m.fpdscr[s->v8m_secure]); |
85 | + zcr_len &= 0xf; | 89 | + gen_helper_vfp_set_fpscr(cpu_env, fpscr); |
86 | + if (current_el < 2 && arm_feature(env, ARM_FEATURE_EL2)) { | 90 | + tcg_temp_free_i32(fpscr); |
87 | + zcr_len = MIN(zcr_len, 0xf & (uint32_t)env->vfp.zcr_el[2]); | 91 | + /* |
92 | + * We don't need to arrange to end the TB, because the only | ||
93 | + * parts of FPSCR which we cache in the TB flags are the VECLEN | ||
94 | + * and VECSTRIDE, and those don't exist for M-profile. | ||
95 | + */ | ||
96 | + | ||
97 | + if (s->v8m_secure) { | ||
98 | + bits |= R_V7M_CONTROL_SFPA_MASK; | ||
88 | + } | 99 | + } |
89 | + if (current_el < 3 && arm_feature(env, ARM_FEATURE_EL3)) { | 100 | + control = load_cpu_field(v7m.control[M_REG_S]); |
90 | + zcr_len = MIN(zcr_len, 0xf & (uint32_t)env->vfp.zcr_el[3]); | 101 | + tcg_gen_ori_i32(control, control, bits); |
91 | + } | 102 | + store_cpu_field(control, v7m.control[M_REG_S]); |
103 | + /* Don't need to do this for any further FP insns in this TB */ | ||
104 | + s->v7m_new_fp_ctxt_needed = false; | ||
92 | + } | 105 | + } |
93 | + flags |= zcr_len << ARM_TBFLAG_ZCR_LEN_SHIFT; | ||
94 | } else { | ||
95 | *pc = env->regs[15]; | ||
96 | flags = (env->thumb << ARM_TBFLAG_THUMB_SHIFT) | ||
97 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
98 | if (arm_cpu_data_is_big_endian(env)) { | ||
99 | flags |= ARM_TBFLAG_BE_DATA_MASK; | ||
100 | } | 106 | } |
101 | - flags |= fp_exception_el(env) << ARM_TBFLAG_FPEXC_EL_SHIFT; | 107 | |
102 | + flags |= fp_el << ARM_TBFLAG_FPEXC_EL_SHIFT; | 108 | if (extract32(insn, 28, 4) == 0xf) { |
103 | 109 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | |
104 | if (arm_v7m_is_handler_mode(env)) { | 110 | regime_is_secure(env, dc->mmu_idx); |
105 | flags |= ARM_TBFLAG_HANDLER_MASK; | 111 | dc->v8m_stackcheck = FIELD_EX32(tb_flags, TBFLAG_A32, STACKCHECK); |
106 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 112 | dc->v8m_fpccr_s_wrong = FIELD_EX32(tb_flags, TBFLAG_A32, FPCCR_S_WRONG); |
107 | index XXXXXXX..XXXXXXX 100644 | 113 | + dc->v7m_new_fp_ctxt_needed = |
108 | --- a/target/arm/translate-a64.c | 114 | + FIELD_EX32(tb_flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED); |
109 | +++ b/target/arm/translate-a64.c | 115 | dc->cp_regs = cpu->cp_regs; |
110 | @@ -XXX,XX +XXX,XX @@ static int aarch64_tr_init_disas_context(DisasContextBase *dcbase, | 116 | dc->features = env->features; |
111 | dc->user = (dc->current_el == 0); | 117 | |
112 | #endif | ||
113 | dc->fp_excp_el = ARM_TBFLAG_FPEXC_EL(dc->base.tb->flags); | ||
114 | + dc->sve_excp_el = ARM_TBFLAG_SVEEXC_EL(dc->base.tb->flags); | ||
115 | + dc->sve_len = (ARM_TBFLAG_ZCR_LEN(dc->base.tb->flags) + 1) * 16; | ||
116 | dc->vec_len = 0; | ||
117 | dc->vec_stride = 0; | ||
118 | dc->cp_regs = arm_cpu->cp_regs; | ||
119 | -- | 118 | -- |
120 | 2.16.1 | 119 | 2.20.1 |
121 | 120 | ||
122 | 121 | diff view generated by jsdifflib |
1 | From: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 1 | Add a new helper function which returns the MMU index to use |
---|---|---|---|
2 | for v7M, where the caller specifies all of the security | ||
3 | state, privilege level and whether the execution priority | ||
4 | is negative, and reimplement the existing | ||
5 | arm_v7m_mmu_idx_for_secstate_and_priv() in terms of it. | ||
2 | 6 | ||
3 | This implements emulation of the new SHA-3 instructions that have | 7 | We are going to need this for the lazy-FP-stacking code. |
4 | been added as an optional extensions to the ARMv8 Crypto Extensions | ||
5 | in ARM v8.2. | ||
6 | 8 | ||
7 | Signed-off-by: Ard Biesheuvel <ard.biesheuvel@linaro.org> | ||
8 | Message-id: 20180207111729.15737-3-ard.biesheuvel@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20190416125744.27770-21-peter.maydell@linaro.org | ||
11 | --- | 12 | --- |
12 | target/arm/cpu.h | 1 + | 13 | target/arm/cpu.h | 7 +++++++ |
13 | target/arm/translate-a64.c | 148 +++++++++++++++++++++++++++++++++++++++++++-- | 14 | target/arm/helper.c | 14 +++++++++++--- |
14 | 2 files changed, 145 insertions(+), 4 deletions(-) | 15 | 2 files changed, 18 insertions(+), 3 deletions(-) |
15 | 16 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
17 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 19 | --- a/target/arm/cpu.h |
19 | +++ b/target/arm/cpu.h | 20 | +++ b/target/arm/cpu.h |
20 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | 21 | @@ -XXX,XX +XXX,XX @@ static inline int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx) |
21 | ARM_FEATURE_JAZELLE, /* has (trivial) Jazelle implementation */ | ||
22 | ARM_FEATURE_SVE, /* has Scalable Vector Extension */ | ||
23 | ARM_FEATURE_V8_SHA512, /* implements SHA512 part of v8 Crypto Extensions */ | ||
24 | + ARM_FEATURE_V8_SHA3, /* implements SHA3 part of v8 Crypto Extensions */ | ||
25 | }; | ||
26 | |||
27 | static inline int arm_feature(CPUARMState *env, int feature) | ||
28 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/target/arm/translate-a64.c | ||
31 | +++ b/target/arm/translate-a64.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn) | ||
33 | feature = ARM_FEATURE_V8_SHA512; | ||
34 | genfn = gen_helper_crypto_sha512su1; | ||
35 | break; | ||
36 | - default: | ||
37 | - unallocated_encoding(s); | ||
38 | - return; | ||
39 | + case 3: /* RAX1 */ | ||
40 | + feature = ARM_FEATURE_V8_SHA3; | ||
41 | + genfn = NULL; | ||
42 | + break; | ||
43 | } | ||
44 | } else { | ||
45 | unallocated_encoding(s); | ||
46 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn) | ||
47 | tcg_temp_free_ptr(tcg_rn_ptr); | ||
48 | tcg_temp_free_ptr(tcg_rm_ptr); | ||
49 | } else { | ||
50 | - g_assert_not_reached(); | ||
51 | + TCGv_i64 tcg_op1, tcg_op2, tcg_res[2]; | ||
52 | + int pass; | ||
53 | + | ||
54 | + tcg_op1 = tcg_temp_new_i64(); | ||
55 | + tcg_op2 = tcg_temp_new_i64(); | ||
56 | + tcg_res[0] = tcg_temp_new_i64(); | ||
57 | + tcg_res[1] = tcg_temp_new_i64(); | ||
58 | + | ||
59 | + for (pass = 0; pass < 2; pass++) { | ||
60 | + read_vec_element(s, tcg_op1, rn, pass, MO_64); | ||
61 | + read_vec_element(s, tcg_op2, rm, pass, MO_64); | ||
62 | + | ||
63 | + tcg_gen_rotli_i64(tcg_res[pass], tcg_op2, 1); | ||
64 | + tcg_gen_xor_i64(tcg_res[pass], tcg_res[pass], tcg_op1); | ||
65 | + } | ||
66 | + write_vec_element(s, tcg_res[0], rd, 0, MO_64); | ||
67 | + write_vec_element(s, tcg_res[1], rd, 1, MO_64); | ||
68 | + | ||
69 | + tcg_temp_free_i64(tcg_op1); | ||
70 | + tcg_temp_free_i64(tcg_op2); | ||
71 | + tcg_temp_free_i64(tcg_res[0]); | ||
72 | + tcg_temp_free_i64(tcg_res[1]); | ||
73 | } | 22 | } |
74 | } | 23 | } |
75 | 24 | ||
76 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_two_reg_sha512(DisasContext *s, uint32_t insn) | 25 | +/* |
77 | tcg_temp_free_ptr(tcg_rn_ptr); | 26 | + * Return the MMU index for a v7M CPU with all relevant information |
27 | + * manually specified. | ||
28 | + */ | ||
29 | +ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env, | ||
30 | + bool secstate, bool priv, bool negpri); | ||
31 | + | ||
32 | /* Return the MMU index for a v7M CPU in the specified security and | ||
33 | * privilege state. | ||
34 | */ | ||
35 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/target/arm/helper.c | ||
38 | +++ b/target/arm/helper.c | ||
39 | @@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el) | ||
40 | return 0; | ||
78 | } | 41 | } |
79 | 42 | ||
80 | +/* Crypto four-register | 43 | -ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, |
81 | + * 31 23 22 21 20 16 15 14 10 9 5 4 0 | 44 | - bool secstate, bool priv) |
82 | + * +-------------------+-----+------+---+------+------+------+ | 45 | +ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env, |
83 | + * | 1 1 0 0 1 1 1 0 0 | Op0 | Rm | 0 | Ra | Rn | Rd | | 46 | + bool secstate, bool priv, bool negpri) |
84 | + * +-------------------+-----+------+---+------+------+------+ | 47 | { |
85 | + */ | 48 | ARMMMUIdx mmu_idx = ARM_MMU_IDX_M; |
86 | +static void disas_crypto_four_reg(DisasContext *s, uint32_t insn) | 49 | |
50 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | ||
51 | mmu_idx |= ARM_MMU_IDX_M_PRIV; | ||
52 | } | ||
53 | |||
54 | - if (armv7m_nvic_neg_prio_requested(env->nvic, secstate)) { | ||
55 | + if (negpri) { | ||
56 | mmu_idx |= ARM_MMU_IDX_M_NEGPRI; | ||
57 | } | ||
58 | |||
59 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | ||
60 | return mmu_idx; | ||
61 | } | ||
62 | |||
63 | +ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | ||
64 | + bool secstate, bool priv) | ||
87 | +{ | 65 | +{ |
88 | + int op0 = extract32(insn, 21, 2); | 66 | + bool negpri = armv7m_nvic_neg_prio_requested(env->nvic, secstate); |
89 | + int rm = extract32(insn, 16, 5); | ||
90 | + int ra = extract32(insn, 10, 5); | ||
91 | + int rn = extract32(insn, 5, 5); | ||
92 | + int rd = extract32(insn, 0, 5); | ||
93 | + int feature; | ||
94 | + | 67 | + |
95 | + switch (op0) { | 68 | + return arm_v7m_mmu_idx_all(env, secstate, priv, negpri); |
96 | + case 0: /* EOR3 */ | ||
97 | + case 1: /* BCAX */ | ||
98 | + feature = ARM_FEATURE_V8_SHA3; | ||
99 | + break; | ||
100 | + default: | ||
101 | + unallocated_encoding(s); | ||
102 | + return; | ||
103 | + } | ||
104 | + | ||
105 | + if (!arm_dc_feature(s, feature)) { | ||
106 | + unallocated_encoding(s); | ||
107 | + return; | ||
108 | + } | ||
109 | + | ||
110 | + if (!fp_access_check(s)) { | ||
111 | + return; | ||
112 | + } | ||
113 | + | ||
114 | + if (op0 < 2) { | ||
115 | + TCGv_i64 tcg_op1, tcg_op2, tcg_op3, tcg_res[2]; | ||
116 | + int pass; | ||
117 | + | ||
118 | + tcg_op1 = tcg_temp_new_i64(); | ||
119 | + tcg_op2 = tcg_temp_new_i64(); | ||
120 | + tcg_op3 = tcg_temp_new_i64(); | ||
121 | + tcg_res[0] = tcg_temp_new_i64(); | ||
122 | + tcg_res[1] = tcg_temp_new_i64(); | ||
123 | + | ||
124 | + for (pass = 0; pass < 2; pass++) { | ||
125 | + read_vec_element(s, tcg_op1, rn, pass, MO_64); | ||
126 | + read_vec_element(s, tcg_op2, rm, pass, MO_64); | ||
127 | + read_vec_element(s, tcg_op3, ra, pass, MO_64); | ||
128 | + | ||
129 | + if (op0 == 0) { | ||
130 | + /* EOR3 */ | ||
131 | + tcg_gen_xor_i64(tcg_res[pass], tcg_op2, tcg_op3); | ||
132 | + } else { | ||
133 | + /* BCAX */ | ||
134 | + tcg_gen_andc_i64(tcg_res[pass], tcg_op2, tcg_op3); | ||
135 | + } | ||
136 | + tcg_gen_xor_i64(tcg_res[pass], tcg_res[pass], tcg_op1); | ||
137 | + } | ||
138 | + write_vec_element(s, tcg_res[0], rd, 0, MO_64); | ||
139 | + write_vec_element(s, tcg_res[1], rd, 1, MO_64); | ||
140 | + | ||
141 | + tcg_temp_free_i64(tcg_op1); | ||
142 | + tcg_temp_free_i64(tcg_op2); | ||
143 | + tcg_temp_free_i64(tcg_op3); | ||
144 | + tcg_temp_free_i64(tcg_res[0]); | ||
145 | + tcg_temp_free_i64(tcg_res[1]); | ||
146 | + } else { | ||
147 | + g_assert_not_reached(); | ||
148 | + } | ||
149 | +} | 69 | +} |
150 | + | 70 | + |
151 | +/* Crypto XAR | 71 | /* Return the MMU index for a v7M CPU in the specified security state */ |
152 | + * 31 21 20 16 15 10 9 5 4 0 | 72 | ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate) |
153 | + * +-----------------------+------+--------+------+------+ | 73 | { |
154 | + * | 1 1 0 0 1 1 1 0 1 0 0 | Rm | imm6 | Rn | Rd | | ||
155 | + * +-----------------------+------+--------+------+------+ | ||
156 | + */ | ||
157 | +static void disas_crypto_xar(DisasContext *s, uint32_t insn) | ||
158 | +{ | ||
159 | + int rm = extract32(insn, 16, 5); | ||
160 | + int imm6 = extract32(insn, 10, 6); | ||
161 | + int rn = extract32(insn, 5, 5); | ||
162 | + int rd = extract32(insn, 0, 5); | ||
163 | + TCGv_i64 tcg_op1, tcg_op2, tcg_res[2]; | ||
164 | + int pass; | ||
165 | + | ||
166 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_SHA3)) { | ||
167 | + unallocated_encoding(s); | ||
168 | + return; | ||
169 | + } | ||
170 | + | ||
171 | + if (!fp_access_check(s)) { | ||
172 | + return; | ||
173 | + } | ||
174 | + | ||
175 | + tcg_op1 = tcg_temp_new_i64(); | ||
176 | + tcg_op2 = tcg_temp_new_i64(); | ||
177 | + tcg_res[0] = tcg_temp_new_i64(); | ||
178 | + tcg_res[1] = tcg_temp_new_i64(); | ||
179 | + | ||
180 | + for (pass = 0; pass < 2; pass++) { | ||
181 | + read_vec_element(s, tcg_op1, rn, pass, MO_64); | ||
182 | + read_vec_element(s, tcg_op2, rm, pass, MO_64); | ||
183 | + | ||
184 | + tcg_gen_xor_i64(tcg_res[pass], tcg_op1, tcg_op2); | ||
185 | + tcg_gen_rotri_i64(tcg_res[pass], tcg_res[pass], imm6); | ||
186 | + } | ||
187 | + write_vec_element(s, tcg_res[0], rd, 0, MO_64); | ||
188 | + write_vec_element(s, tcg_res[1], rd, 1, MO_64); | ||
189 | + | ||
190 | + tcg_temp_free_i64(tcg_op1); | ||
191 | + tcg_temp_free_i64(tcg_op2); | ||
192 | + tcg_temp_free_i64(tcg_res[0]); | ||
193 | + tcg_temp_free_i64(tcg_res[1]); | ||
194 | +} | ||
195 | + | ||
196 | /* C3.6 Data processing - SIMD, inc Crypto | ||
197 | * | ||
198 | * As the decode gets a little complex we are using a table based | ||
199 | @@ -XXX,XX +XXX,XX @@ static const AArch64DecodeTable data_proc_simd[] = { | ||
200 | { 0x5e280800, 0xff3e0c00, disas_crypto_two_reg_sha }, | ||
201 | { 0xce608000, 0xffe0b000, disas_crypto_three_reg_sha512 }, | ||
202 | { 0xcec08000, 0xfffff000, disas_crypto_two_reg_sha512 }, | ||
203 | + { 0xce000000, 0xff808000, disas_crypto_four_reg }, | ||
204 | + { 0xce800000, 0xffe00000, disas_crypto_xar }, | ||
205 | { 0x00000000, 0x00000000, NULL } | ||
206 | }; | ||
207 | |||
208 | -- | 74 | -- |
209 | 2.16.1 | 75 | 2.20.1 |
210 | 76 | ||
211 | 77 | diff view generated by jsdifflib |
1 | In order to support derived exceptions (exceptions generated in | 1 | In the v7M architecture, if an exception is generated in the process |
---|---|---|---|
2 | the course of trying to take an exception), we need to be able | 2 | of doing the lazy stacking of FP registers, the handling of |
3 | to handle prioritizing whether to take the original exception | 3 | possible escalation to HardFault is treated differently to the normal |
4 | or the derived exception. | 4 | approach: it works based on the saved information about exception |
5 | readiness that was stored in the FPCCR when the stack frame was | ||
6 | created. Provide a new function armv7m_nvic_set_pending_lazyfp() | ||
7 | which pends exceptions during lazy stacking, and implements | ||
8 | this logic. | ||
5 | 9 | ||
6 | We do this by introducing a new function | 10 | This corresponds to the pseudocode TakePreserveFPException(). |
7 | armv7m_nvic_set_pending_derived() which the exception-taking code in | ||
8 | helper.c will call when a derived exception occurs. Derived | ||
9 | exceptions are dealt with mostly like normal pending exceptions, so | ||
10 | we share the implementation with the armv7m_nvic_set_pending() | ||
11 | function. | ||
12 | |||
13 | Note that the way we structure this is significantly different | ||
14 | from the v8M Arm ARM pseudocode: that does all the prioritization | ||
15 | logic in the DerivedLateArrival() function, whereas we choose to | ||
16 | let the existing "identify highest priority exception" logic | ||
17 | do the prioritization for us. The effect is the same, though. | ||
18 | 11 | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
21 | Message-id: 1517324542-6607-2-git-send-email-peter.maydell@linaro.org | 14 | Message-id: 20190416125744.27770-22-peter.maydell@linaro.org |
22 | --- | 15 | --- |
23 | target/arm/cpu.h | 13 ++++++++++ | 16 | target/arm/cpu.h | 12 ++++++ |
24 | hw/intc/armv7m_nvic.c | 68 +++++++++++++++++++++++++++++++++++++++++++++++++-- | 17 | hw/intc/armv7m_nvic.c | 96 +++++++++++++++++++++++++++++++++++++++++++ |
25 | hw/intc/trace-events | 2 +- | 18 | 2 files changed, 108 insertions(+) |
26 | 3 files changed, 80 insertions(+), 3 deletions(-) | ||
27 | 19 | ||
28 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 20 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
29 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/target/arm/cpu.h | 22 | --- a/target/arm/cpu.h |
31 | +++ b/target/arm/cpu.h | 23 | +++ b/target/arm/cpu.h |
32 | @@ -XXX,XX +XXX,XX @@ static inline bool armv7m_nvic_can_take_pending_exception(void *opaque) | 24 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure); |
33 | * of architecturally banked exceptions. | 25 | * a different exception). |
34 | */ | 26 | */ |
35 | void armv7m_nvic_set_pending(void *opaque, int irq, bool secure); | 27 | void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure); |
36 | +/** | 28 | +/** |
37 | + * armv7m_nvic_set_pending_derived: mark this derived exception as pending | 29 | + * armv7m_nvic_set_pending_lazyfp: mark this lazy FP exception as pending |
38 | + * @opaque: the NVIC | 30 | + * @opaque: the NVIC |
39 | + * @irq: the exception number to mark pending | 31 | + * @irq: the exception number to mark pending |
40 | + * @secure: false for non-banked exceptions or for the nonsecure | 32 | + * @secure: false for non-banked exceptions or for the nonsecure |
41 | + * version of a banked exception, true for the secure version of a banked | 33 | + * version of a banked exception, true for the secure version of a banked |
42 | + * exception. | 34 | + * exception. |
43 | + * | 35 | + * |
44 | + * Similar to armv7m_nvic_set_pending(), but specifically for derived | 36 | + * Similar to armv7m_nvic_set_pending(), but specifically for exceptions |
45 | + * exceptions (exceptions generated in the course of trying to take | 37 | + * generated in the course of lazy stacking of FP registers. |
46 | + * a different exception). | ||
47 | + */ | 38 | + */ |
48 | +void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure); | 39 | +void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure); |
49 | /** | 40 | /** |
50 | * armv7m_nvic_acknowledge_irq: make highest priority pending exception active | 41 | * armv7m_nvic_get_pending_irq_info: return highest priority pending |
51 | * @opaque: the NVIC | 42 | * exception, and whether it targets Secure state |
52 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 43 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c |
53 | index XXXXXXX..XXXXXXX 100644 | 44 | index XXXXXXX..XXXXXXX 100644 |
54 | --- a/hw/intc/armv7m_nvic.c | 45 | --- a/hw/intc/armv7m_nvic.c |
55 | +++ b/hw/intc/armv7m_nvic.c | 46 | +++ b/hw/intc/armv7m_nvic.c |
56 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_clear_pending(void *opaque, int irq, bool secure) | 47 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure) |
57 | } | 48 | do_armv7m_nvic_set_pending(opaque, irq, secure, true); |
58 | } | 49 | } |
59 | 50 | ||
60 | -void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | 51 | +void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure) |
61 | +static void do_armv7m_nvic_set_pending(void *opaque, int irq, bool secure, | 52 | +{ |
62 | + bool derived) | 53 | + /* |
63 | { | 54 | + * Pend an exception during lazy FP stacking. This differs |
64 | + /* Pend an exception, including possibly escalating it to HardFault. | 55 | + * from the usual exception pending because the logic for |
65 | + * | 56 | + * whether we should escalate depends on the saved context |
66 | + * This function handles both "normal" pending of interrupts and | 57 | + * in the FPCCR register, not on the current state of the CPU/NVIC. |
67 | + * exceptions, and also derived exceptions (ones which occur as | ||
68 | + * a result of trying to take some other exception). | ||
69 | + * | ||
70 | + * If derived == true, the caller guarantees that we are part way through | ||
71 | + * trying to take an exception (but have not yet called | ||
72 | + * armv7m_nvic_acknowledge_irq() to make it active), and so: | ||
73 | + * - s->vectpending is the "original exception" we were trying to take | ||
74 | + * - irq is the "derived exception" | ||
75 | + * - nvic_exec_prio(s) gives the priority before exception entry | ||
76 | + * Here we handle the prioritization logic which the pseudocode puts | ||
77 | + * in the DerivedLateArrival() function. | ||
78 | + */ | 58 | + */ |
59 | + NVICState *s = (NVICState *)opaque; | ||
60 | + bool banked = exc_is_banked(irq); | ||
61 | + VecInfo *vec; | ||
62 | + bool targets_secure; | ||
63 | + bool escalate = false; | ||
64 | + /* | ||
65 | + * We will only look at bits in fpccr if this is a banked exception | ||
66 | + * (in which case 'secure' tells us whether it is the S or NS version). | ||
67 | + * All the bits for the non-banked exceptions are in fpccr_s. | ||
68 | + */ | ||
69 | + uint32_t fpccr_s = s->cpu->env.v7m.fpccr[M_REG_S]; | ||
70 | + uint32_t fpccr = s->cpu->env.v7m.fpccr[secure]; | ||
79 | + | 71 | + |
80 | NVICState *s = (NVICState *)opaque; | 72 | + assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); |
81 | bool banked = exc_is_banked(irq); | 73 | + assert(!secure || banked); |
82 | VecInfo *vec; | ||
83 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | ||
84 | |||
85 | vec = (banked && secure) ? &s->sec_vectors[irq] : &s->vectors[irq]; | ||
86 | |||
87 | - trace_nvic_set_pending(irq, secure, vec->enabled, vec->prio); | ||
88 | + trace_nvic_set_pending(irq, secure, derived, vec->enabled, vec->prio); | ||
89 | + | 74 | + |
90 | + if (derived) { | 75 | + vec = (banked && secure) ? &s->sec_vectors[irq] : &s->vectors[irq]; |
91 | + /* Derived exceptions are always synchronous. */ | ||
92 | + assert(irq >= ARMV7M_EXCP_HARD && irq < ARMV7M_EXCP_PENDSV); | ||
93 | + | 76 | + |
94 | + if (irq == ARMV7M_EXCP_DEBUG && | 77 | + targets_secure = banked ? secure : exc_targets_secure(s, irq); |
95 | + exc_group_prio(s, vec->prio, secure) >= nvic_exec_prio(s)) { | 78 | + |
96 | + /* DebugMonitorFault, but its priority is lower than the | 79 | + switch (irq) { |
97 | + * preempted exception priority: just ignore it. | 80 | + case ARMV7M_EXCP_DEBUG: |
98 | + */ | 81 | + if (!(fpccr_s & R_V7M_FPCCR_MONRDY_MASK)) { |
82 | + /* Ignore DebugMonitor exception */ | ||
99 | + return; | 83 | + return; |
100 | + } | 84 | + } |
85 | + break; | ||
86 | + case ARMV7M_EXCP_MEM: | ||
87 | + escalate = !(fpccr & R_V7M_FPCCR_MMRDY_MASK); | ||
88 | + break; | ||
89 | + case ARMV7M_EXCP_USAGE: | ||
90 | + escalate = !(fpccr & R_V7M_FPCCR_UFRDY_MASK); | ||
91 | + break; | ||
92 | + case ARMV7M_EXCP_BUS: | ||
93 | + escalate = !(fpccr_s & R_V7M_FPCCR_BFRDY_MASK); | ||
94 | + break; | ||
95 | + case ARMV7M_EXCP_SECURE: | ||
96 | + escalate = !(fpccr_s & R_V7M_FPCCR_SFRDY_MASK); | ||
97 | + break; | ||
98 | + default: | ||
99 | + g_assert_not_reached(); | ||
100 | + } | ||
101 | + | 101 | + |
102 | + if (irq == ARMV7M_EXCP_HARD && vec->prio >= s->vectpending_prio) { | 102 | + if (escalate) { |
103 | + /* If this is a terminal exception (one which means we cannot | 103 | + /* |
104 | + * take the original exception, like a failure to read its | 104 | + * Escalate to HardFault: faults that initially targeted Secure |
105 | + * vector table entry), then we must take the derived exception. | 105 | + * continue to do so, even if HF normally targets NonSecure. |
106 | + * If the derived exception can't take priority over the | 106 | + */ |
107 | + * original exception, then we go into Lockup. | 107 | + irq = ARMV7M_EXCP_HARD; |
108 | + * | 108 | + if (arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY) && |
109 | + * For QEMU, we rely on the fact that a derived exception is | 109 | + (targets_secure || |
110 | + * terminal if and only if it's reported to us as HardFault, | 110 | + !(s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK))) { |
111 | + * which saves having to have an extra argument is_terminal | 111 | + vec = &s->sec_vectors[irq]; |
112 | + * that we'd only use in one place. | 112 | + } else { |
113 | + vec = &s->vectors[irq]; | ||
114 | + } | ||
115 | + } | ||
116 | + | ||
117 | + if (!vec->enabled || | ||
118 | + nvic_exec_prio(s) <= exc_group_prio(s, vec->prio, secure)) { | ||
119 | + if (!(fpccr_s & R_V7M_FPCCR_HFRDY_MASK)) { | ||
120 | + /* | ||
121 | + * We want to escalate to HardFault but the context the | ||
122 | + * FP state belongs to prevents the exception pre-empting. | ||
113 | + */ | 123 | + */ |
114 | + cpu_abort(&s->cpu->parent_obj, | 124 | + cpu_abort(&s->cpu->parent_obj, |
115 | + "Lockup: can't take terminal derived exception " | 125 | + "Lockup: can't escalate to HardFault during " |
116 | + "(original exception priority %d)\n", | 126 | + "lazy FP register stacking\n"); |
117 | + s->vectpending_prio); | ||
118 | + } | 127 | + } |
119 | + /* We now continue with the same code as for a normal pending | 128 | + } |
120 | + * exception, which will cause us to pend the derived exception. | 129 | + |
121 | + * We'll then take either the original or the derived exception | 130 | + if (escalate) { |
122 | + * based on which is higher priority by the usual mechanism | 131 | + s->cpu->env.v7m.hfsr |= R_V7M_HFSR_FORCED_MASK; |
123 | + * for selecting the highest priority pending interrupt. | 132 | + } |
133 | + if (!vec->pending) { | ||
134 | + vec->pending = 1; | ||
135 | + /* | ||
136 | + * We do not call nvic_irq_update(), because we know our caller | ||
137 | + * is going to handle causing us to take the exception by | ||
138 | + * raising EXCP_LAZYFP, so raising the IRQ line would be | ||
139 | + * pointless extra work. We just need to recompute the | ||
140 | + * priorities so that armv7m_nvic_can_take_pending_exception() | ||
141 | + * returns the right answer. | ||
124 | + */ | 142 | + */ |
143 | + nvic_recompute_state(s); | ||
125 | + } | 144 | + } |
126 | |||
127 | if (irq >= ARMV7M_EXCP_HARD && irq < ARMV7M_EXCP_PENDSV) { | ||
128 | /* If a synchronous exception is pending then it may be | ||
129 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | ||
130 | } | ||
131 | } | ||
132 | |||
133 | +void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | ||
134 | +{ | ||
135 | + do_armv7m_nvic_set_pending(opaque, irq, secure, false); | ||
136 | +} | ||
137 | + | ||
138 | +void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure) | ||
139 | +{ | ||
140 | + do_armv7m_nvic_set_pending(opaque, irq, secure, true); | ||
141 | +} | 145 | +} |
142 | + | 146 | + |
143 | /* Make pending IRQ active. */ | 147 | /* Make pending IRQ active. */ |
144 | bool armv7m_nvic_acknowledge_irq(void *opaque) | 148 | void armv7m_nvic_acknowledge_irq(void *opaque) |
145 | { | 149 | { |
146 | diff --git a/hw/intc/trace-events b/hw/intc/trace-events | ||
147 | index XXXXXXX..XXXXXXX 100644 | ||
148 | --- a/hw/intc/trace-events | ||
149 | +++ b/hw/intc/trace-events | ||
150 | @@ -XXX,XX +XXX,XX @@ nvic_set_prio(int irq, bool secure, uint8_t prio) "NVIC set irq %d secure-bank % | ||
151 | nvic_irq_update(int vectpending, int pendprio, int exception_prio, int level) "NVIC vectpending %d pending prio %d exception_prio %d: setting irq line to %d" | ||
152 | nvic_escalate_prio(int irq, int irqprio, int runprio) "NVIC escalating irq %d to HardFault: insufficient priority %d >= %d" | ||
153 | nvic_escalate_disabled(int irq) "NVIC escalating irq %d to HardFault: disabled" | ||
154 | -nvic_set_pending(int irq, bool secure, int en, int prio) "NVIC set pending irq %d secure-bank %d (enabled: %d priority %d)" | ||
155 | +nvic_set_pending(int irq, bool secure, bool derived, int en, int prio) "NVIC set pending irq %d secure-bank %d derived %d (enabled: %d priority %d)" | ||
156 | nvic_clear_pending(int irq, bool secure, int en, int prio) "NVIC clear pending irq %d secure-bank %d (enabled: %d priority %d)" | ||
157 | nvic_set_pending_level(int irq) "NVIC set pending: irq %d higher prio than vectpending: setting irq line to 1" | ||
158 | nvic_acknowledge_irq(int irq, int prio, bool targets_secure) "NVIC acknowledge IRQ: %d now active (prio %d targets_secure %d)" | ||
159 | -- | 150 | -- |
160 | 2.16.1 | 151 | 2.20.1 |
161 | 152 | ||
162 | 153 | diff view generated by jsdifflib |
1 | Make the load of the exception vector from the vector table honour | 1 | Pushing registers to the stack for v7M needs to handle three cases: |
---|---|---|---|
2 | the SAU and any bus error on the load (possibly provoking a derived | 2 | * the "normal" case where we pend exceptions |
3 | exception), rather than simply aborting if the load fails. | 3 | * an "ignore faults" case where we set FSR bits but |
4 | do not pend exceptions (this is used when we are | ||
5 | handling some kinds of derived exception on exception entry) | ||
6 | * a "lazy FP stacking" case, where different FSR bits | ||
7 | are set and the exception is pended differently | ||
8 | |||
9 | Implement this by changing the existing flag argument that | ||
10 | tells us whether to ignore faults or not into an enum that | ||
11 | specifies which of the 3 modes we should handle. | ||
4 | 12 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 1517324542-6607-7-git-send-email-peter.maydell@linaro.org | 15 | Message-id: 20190416125744.27770-23-peter.maydell@linaro.org |
8 | --- | 16 | --- |
9 | target/arm/helper.c | 71 +++++++++++++++++++++++++++++++++++++++++------------ | 17 | target/arm/helper.c | 118 +++++++++++++++++++++++++++++--------------- |
10 | 1 file changed, 55 insertions(+), 16 deletions(-) | 18 | 1 file changed, 79 insertions(+), 39 deletions(-) |
11 | 19 | ||
12 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 20 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
13 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/helper.c | 22 | --- a/target/arm/helper.c |
15 | +++ b/target/arm/helper.c | 23 | +++ b/target/arm/helper.c |
16 | @@ -XXX,XX +XXX,XX @@ static uint32_t *get_v7m_sp_ptr(CPUARMState *env, bool secure, bool threadmode, | 24 | @@ -XXX,XX +XXX,XX @@ static bool v7m_cpacr_pass(CPUARMState *env, bool is_secure, bool is_priv) |
17 | } | 25 | } |
18 | } | 26 | } |
19 | 27 | ||
20 | -static uint32_t arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure) | 28 | +/* |
21 | +static bool arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure, | 29 | + * What kind of stack write are we doing? This affects how exceptions |
22 | + uint32_t *pvec) | 30 | + * generated during the stacking are treated. |
31 | + */ | ||
32 | +typedef enum StackingMode { | ||
33 | + STACK_NORMAL, | ||
34 | + STACK_IGNFAULTS, | ||
35 | + STACK_LAZYFP, | ||
36 | +} StackingMode; | ||
37 | + | ||
38 | static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | ||
39 | - ARMMMUIdx mmu_idx, bool ignfault) | ||
40 | + ARMMMUIdx mmu_idx, StackingMode mode) | ||
23 | { | 41 | { |
24 | CPUState *cs = CPU(cpu); | 42 | CPUState *cs = CPU(cpu); |
25 | CPUARMState *env = &cpu->env; | 43 | CPUARMState *env = &cpu->env; |
26 | MemTxResult result; | 44 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, |
27 | - hwaddr vec = env->v7m.vecbase[targets_secure] + exc * 4; | 45 | &attrs, &prot, &page_size, &fi, NULL)) { |
28 | - uint32_t addr; | 46 | /* MPU/SAU lookup failed */ |
29 | + uint32_t addr = env->v7m.vecbase[targets_secure] + exc * 4; | 47 | if (fi.type == ARMFault_QEMU_SFault) { |
30 | + uint32_t vector_entry; | 48 | - qemu_log_mask(CPU_LOG_INT, |
31 | + MemTxAttrs attrs = {}; | 49 | - "...SecureFault with SFSR.AUVIOL during stacking\n"); |
32 | + ARMMMUIdx mmu_idx; | 50 | - env->v7m.sfsr |= R_V7M_SFSR_AUVIOL_MASK | R_V7M_SFSR_SFARVALID_MASK; |
33 | + bool exc_secure; | 51 | + if (mode == STACK_LAZYFP) { |
34 | + | 52 | + qemu_log_mask(CPU_LOG_INT, |
35 | + mmu_idx = arm_v7m_mmu_idx_for_secstate_and_priv(env, targets_secure, true); | 53 | + "...SecureFault with SFSR.LSPERR " |
36 | 54 | + "during lazy stacking\n"); | |
37 | - addr = address_space_ldl(cs->as, vec, | 55 | + env->v7m.sfsr |= R_V7M_SFSR_LSPERR_MASK; |
38 | - MEMTXATTRS_UNSPECIFIED, &result); | 56 | + } else { |
39 | + /* We don't do a get_phys_addr() here because the rules for vector | 57 | + qemu_log_mask(CPU_LOG_INT, |
40 | + * loads are special: they always use the default memory map, and | 58 | + "...SecureFault with SFSR.AUVIOL " |
41 | + * the default memory map permits reads from all addresses. | 59 | + "during stacking\n"); |
42 | + * Since there's no easy way to pass through to pmsav8_mpu_lookup() | 60 | + env->v7m.sfsr |= R_V7M_SFSR_AUVIOL_MASK; |
43 | + * that we want this special case which would always say "yes", | 61 | + } |
44 | + * we just do the SAU lookup here followed by a direct physical load. | 62 | + env->v7m.sfsr |= R_V7M_SFSR_SFARVALID_MASK; |
45 | + */ | 63 | env->v7m.sfar = addr; |
46 | + attrs.secure = targets_secure; | 64 | exc = ARMV7M_EXCP_SECURE; |
47 | + attrs.user = false; | 65 | exc_secure = false; |
48 | + | 66 | } else { |
49 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | 67 | - qemu_log_mask(CPU_LOG_INT, "...MemManageFault with CFSR.MSTKERR\n"); |
50 | + V8M_SAttributes sattrs = {}; | 68 | - env->v7m.cfsr[secure] |= R_V7M_CFSR_MSTKERR_MASK; |
51 | + | 69 | + if (mode == STACK_LAZYFP) { |
52 | + v8m_security_lookup(env, addr, MMU_DATA_LOAD, mmu_idx, &sattrs); | 70 | + qemu_log_mask(CPU_LOG_INT, |
53 | + if (sattrs.ns) { | 71 | + "...MemManageFault with CFSR.MLSPERR\n"); |
54 | + attrs.secure = false; | 72 | + env->v7m.cfsr[secure] |= R_V7M_CFSR_MLSPERR_MASK; |
55 | + } else if (!targets_secure) { | 73 | + } else { |
56 | + /* NS access to S memory */ | 74 | + qemu_log_mask(CPU_LOG_INT, |
57 | + goto load_fail; | 75 | + "...MemManageFault with CFSR.MSTKERR\n"); |
76 | + env->v7m.cfsr[secure] |= R_V7M_CFSR_MSTKERR_MASK; | ||
77 | + } | ||
78 | exc = ARMV7M_EXCP_MEM; | ||
79 | exc_secure = secure; | ||
80 | } | ||
81 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | ||
82 | attrs, &txres); | ||
83 | if (txres != MEMTX_OK) { | ||
84 | /* BusFault trying to write the data */ | ||
85 | - qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.STKERR\n"); | ||
86 | - env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_STKERR_MASK; | ||
87 | + if (mode == STACK_LAZYFP) { | ||
88 | + qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.LSPERR\n"); | ||
89 | + env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_LSPERR_MASK; | ||
90 | + } else { | ||
91 | + qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.STKERR\n"); | ||
92 | + env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_STKERR_MASK; | ||
58 | + } | 93 | + } |
59 | + } | 94 | exc = ARMV7M_EXCP_BUS; |
60 | + | 95 | exc_secure = false; |
61 | + vector_entry = address_space_ldl(arm_addressspace(cs, attrs), addr, | 96 | goto pend_fault; |
62 | + attrs, &result); | 97 | @@ -XXX,XX +XXX,XX @@ pend_fault: |
63 | if (result != MEMTX_OK) { | 98 | * later if we have two derived exceptions. |
64 | - /* Architecturally this should cause a HardFault setting HSFR.VECTTBL, | 99 | * The only case when we must not pend the exception but instead |
65 | - * which would then be immediately followed by our failing to load | 100 | * throw it away is if we are doing the push of the callee registers |
66 | - * the entry vector for that HardFault, which is a Lockup case. | 101 | - * and we've already generated a derived exception. Even in this |
67 | - * Since we don't model Lockup, we just report this guest error | 102 | - * case we will still update the fault status registers. |
68 | - * via cpu_abort(). | 103 | + * and we've already generated a derived exception (this is indicated |
69 | - */ | 104 | + * by the caller passing STACK_IGNFAULTS). Even in this case we will |
70 | - cpu_abort(cs, "Failed to read from %s exception vector table " | 105 | + * still update the fault status registers. |
71 | - "entry %08x\n", targets_secure ? "secure" : "nonsecure", | 106 | */ |
72 | - (unsigned)vec); | 107 | - if (!ignfault) { |
73 | + goto load_fail; | 108 | + switch (mode) { |
109 | + case STACK_NORMAL: | ||
110 | armv7m_nvic_set_pending_derived(env->nvic, exc, exc_secure); | ||
111 | + break; | ||
112 | + case STACK_LAZYFP: | ||
113 | + armv7m_nvic_set_pending_lazyfp(env->nvic, exc, exc_secure); | ||
114 | + break; | ||
115 | + case STACK_IGNFAULTS: | ||
116 | + break; | ||
74 | } | 117 | } |
75 | - return addr; | 118 | return false; |
76 | + *pvec = vector_entry; | ||
77 | + return true; | ||
78 | + | ||
79 | +load_fail: | ||
80 | + /* All vector table fetch fails are reported as HardFault, with | ||
81 | + * HFSR.VECTTBL and .FORCED set. (FORCED is set because | ||
82 | + * technically the underlying exception is a MemManage or BusFault | ||
83 | + * that is escalated to HardFault.) This is a terminal exception, | ||
84 | + * so we will either take the HardFault immediately or else enter | ||
85 | + * lockup (the latter case is handled in armv7m_nvic_set_pending_derived()). | ||
86 | + */ | ||
87 | + exc_secure = targets_secure || | ||
88 | + !(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK); | ||
89 | + env->v7m.hfsr |= R_V7M_HFSR_VECTTBL_MASK | R_V7M_HFSR_FORCED_MASK; | ||
90 | + armv7m_nvic_set_pending_derived(env->nvic, ARMV7M_EXCP_HARD, exc_secure); | ||
91 | + return false; | ||
92 | } | 119 | } |
93 | 120 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | |
94 | static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 121 | uint32_t limit; |
95 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 122 | bool want_psp; |
96 | return; | 123 | uint32_t sig; |
97 | } | 124 | + StackingMode smode = ignore_faults ? STACK_IGNFAULTS : STACK_NORMAL; |
98 | 125 | ||
99 | - addr = arm_v7m_load_vector(cpu, exc, targets_secure); | 126 | if (dotailchain) { |
100 | + if (!arm_v7m_load_vector(cpu, exc, targets_secure, &addr)) { | 127 | bool mode = lr & R_V7M_EXCRET_MODE_MASK; |
101 | + /* Vector load failed: derived exception */ | 128 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, |
102 | + v7m_exception_taken(cpu, lr, true, true); | 129 | */ |
103 | + return; | 130 | sig = v7m_integrity_sig(env, lr); |
104 | + } | 131 | stacked_ok = |
105 | 132 | - v7m_stack_write(cpu, frameptr, sig, mmu_idx, ignore_faults) && | |
106 | /* Now we've done everything that might cause a derived exception | 133 | - v7m_stack_write(cpu, frameptr + 0x8, env->regs[4], mmu_idx, |
107 | * we can go ahead and activate whichever exception we're going to | 134 | - ignore_faults) && |
135 | - v7m_stack_write(cpu, frameptr + 0xc, env->regs[5], mmu_idx, | ||
136 | - ignore_faults) && | ||
137 | - v7m_stack_write(cpu, frameptr + 0x10, env->regs[6], mmu_idx, | ||
138 | - ignore_faults) && | ||
139 | - v7m_stack_write(cpu, frameptr + 0x14, env->regs[7], mmu_idx, | ||
140 | - ignore_faults) && | ||
141 | - v7m_stack_write(cpu, frameptr + 0x18, env->regs[8], mmu_idx, | ||
142 | - ignore_faults) && | ||
143 | - v7m_stack_write(cpu, frameptr + 0x1c, env->regs[9], mmu_idx, | ||
144 | - ignore_faults) && | ||
145 | - v7m_stack_write(cpu, frameptr + 0x20, env->regs[10], mmu_idx, | ||
146 | - ignore_faults) && | ||
147 | - v7m_stack_write(cpu, frameptr + 0x24, env->regs[11], mmu_idx, | ||
148 | - ignore_faults); | ||
149 | + v7m_stack_write(cpu, frameptr, sig, mmu_idx, smode) && | ||
150 | + v7m_stack_write(cpu, frameptr + 0x8, env->regs[4], mmu_idx, smode) && | ||
151 | + v7m_stack_write(cpu, frameptr + 0xc, env->regs[5], mmu_idx, smode) && | ||
152 | + v7m_stack_write(cpu, frameptr + 0x10, env->regs[6], mmu_idx, smode) && | ||
153 | + v7m_stack_write(cpu, frameptr + 0x14, env->regs[7], mmu_idx, smode) && | ||
154 | + v7m_stack_write(cpu, frameptr + 0x18, env->regs[8], mmu_idx, smode) && | ||
155 | + v7m_stack_write(cpu, frameptr + 0x1c, env->regs[9], mmu_idx, smode) && | ||
156 | + v7m_stack_write(cpu, frameptr + 0x20, env->regs[10], mmu_idx, smode) && | ||
157 | + v7m_stack_write(cpu, frameptr + 0x24, env->regs[11], mmu_idx, smode); | ||
158 | |||
159 | /* Update SP regardless of whether any of the stack accesses failed. */ | ||
160 | *frame_sp_p = frameptr; | ||
161 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
162 | * if it has higher priority). | ||
163 | */ | ||
164 | stacked_ok = stacked_ok && | ||
165 | - v7m_stack_write(cpu, frameptr, env->regs[0], mmu_idx, false) && | ||
166 | - v7m_stack_write(cpu, frameptr + 4, env->regs[1], mmu_idx, false) && | ||
167 | - v7m_stack_write(cpu, frameptr + 8, env->regs[2], mmu_idx, false) && | ||
168 | - v7m_stack_write(cpu, frameptr + 12, env->regs[3], mmu_idx, false) && | ||
169 | - v7m_stack_write(cpu, frameptr + 16, env->regs[12], mmu_idx, false) && | ||
170 | - v7m_stack_write(cpu, frameptr + 20, env->regs[14], mmu_idx, false) && | ||
171 | - v7m_stack_write(cpu, frameptr + 24, env->regs[15], mmu_idx, false) && | ||
172 | - v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, false); | ||
173 | + v7m_stack_write(cpu, frameptr, env->regs[0], mmu_idx, STACK_NORMAL) && | ||
174 | + v7m_stack_write(cpu, frameptr + 4, env->regs[1], | ||
175 | + mmu_idx, STACK_NORMAL) && | ||
176 | + v7m_stack_write(cpu, frameptr + 8, env->regs[2], | ||
177 | + mmu_idx, STACK_NORMAL) && | ||
178 | + v7m_stack_write(cpu, frameptr + 12, env->regs[3], | ||
179 | + mmu_idx, STACK_NORMAL) && | ||
180 | + v7m_stack_write(cpu, frameptr + 16, env->regs[12], | ||
181 | + mmu_idx, STACK_NORMAL) && | ||
182 | + v7m_stack_write(cpu, frameptr + 20, env->regs[14], | ||
183 | + mmu_idx, STACK_NORMAL) && | ||
184 | + v7m_stack_write(cpu, frameptr + 24, env->regs[15], | ||
185 | + mmu_idx, STACK_NORMAL) && | ||
186 | + v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, STACK_NORMAL); | ||
187 | |||
188 | if (env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) { | ||
189 | /* FPU is active, try to save its registers */ | ||
190 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
191 | faddr += 8; /* skip the slot for the FPSCR */ | ||
192 | } | ||
193 | stacked_ok = stacked_ok && | ||
194 | - v7m_stack_write(cpu, faddr, slo, mmu_idx, false) && | ||
195 | - v7m_stack_write(cpu, faddr + 4, shi, mmu_idx, false); | ||
196 | + v7m_stack_write(cpu, faddr, slo, | ||
197 | + mmu_idx, STACK_NORMAL) && | ||
198 | + v7m_stack_write(cpu, faddr + 4, shi, | ||
199 | + mmu_idx, STACK_NORMAL); | ||
200 | } | ||
201 | stacked_ok = stacked_ok && | ||
202 | v7m_stack_write(cpu, frameptr + 0x60, | ||
203 | - vfp_get_fpscr(env), mmu_idx, false); | ||
204 | + vfp_get_fpscr(env), mmu_idx, STACK_NORMAL); | ||
205 | if (cpacr_pass) { | ||
206 | for (i = 0; i < ((framesize == 0xa8) ? 32 : 16); i += 2) { | ||
207 | *aa32_vfp_dreg(env, i / 2) = 0; | ||
108 | -- | 208 | -- |
109 | 2.16.1 | 209 | 2.20.1 |
110 | 210 | ||
111 | 211 | diff view generated by jsdifflib |
1 | From: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 1 | The M-profile architecture floating point system supports |
---|---|---|---|
2 | 2 | lazy FP state preservation, where FP registers are not | |
3 | This implements emulation of the new SM4 instructions that have | 3 | pushed to the stack when an exception occurs but are instead |
4 | been added as an optional extension to the ARMv8 Crypto Extensions | 4 | only saved if and when the first FP instruction in the exception |
5 | in ARM v8.2. | 5 | handler is executed. Implement this in QEMU, corresponding |
6 | 6 | to the check of LSPACT in the pseudocode ExecuteFPCheck(). | |
7 | Signed-off-by: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 7 | |
8 | Message-id: 20180207111729.15737-5-ard.biesheuvel@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20190416125744.27770-24-peter.maydell@linaro.org | ||
11 | --- | 11 | --- |
12 | target/arm/cpu.h | 1 + | 12 | target/arm/cpu.h | 3 ++ |
13 | target/arm/helper.h | 3 ++ | 13 | target/arm/helper.h | 2 + |
14 | target/arm/crypto_helper.c | 91 ++++++++++++++++++++++++++++++++++++++++++++++ | 14 | target/arm/translate.h | 1 + |
15 | target/arm/translate-a64.c | 8 ++++ | 15 | target/arm/helper.c | 112 +++++++++++++++++++++++++++++++++++++++++ |
16 | 4 files changed, 103 insertions(+) | 16 | target/arm/translate.c | 22 ++++++++ |
17 | 5 files changed, 140 insertions(+) | ||
17 | 18 | ||
18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 19 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
19 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/cpu.h | 21 | --- a/target/arm/cpu.h |
21 | +++ b/target/arm/cpu.h | 22 | +++ b/target/arm/cpu.h |
22 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | 23 | @@ -XXX,XX +XXX,XX @@ |
23 | ARM_FEATURE_V8_SHA512, /* implements SHA512 part of v8 Crypto Extensions */ | 24 | #define EXCP_NOCP 17 /* v7M NOCP UsageFault */ |
24 | ARM_FEATURE_V8_SHA3, /* implements SHA3 part of v8 Crypto Extensions */ | 25 | #define EXCP_INVSTATE 18 /* v7M INVSTATE UsageFault */ |
25 | ARM_FEATURE_V8_SM3, /* implements SM3 part of v8 Crypto Extensions */ | 26 | #define EXCP_STKOF 19 /* v8M STKOF UsageFault */ |
26 | + ARM_FEATURE_V8_SM4, /* implements SM4 part of v8 Crypto Extensions */ | 27 | +#define EXCP_LAZYFP 20 /* v7M fault during lazy FP stacking */ |
27 | }; | 28 | /* NB: add new EXCP_ defines to the array in arm_log_exception() too */ |
28 | 29 | ||
29 | static inline int arm_feature(CPUARMState *env, int feature) | 30 | #define ARMV7M_EXCP_RESET 1 |
31 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, NS, 6, 1) | ||
32 | FIELD(TBFLAG_A32, VFPEN, 7, 1) | ||
33 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) | ||
34 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | ||
35 | +/* For M profile only, set if FPCCR.LSPACT is set */ | ||
36 | +FIELD(TBFLAG_A32, LSPACT, 18, 1) | ||
37 | /* For M profile only, set if we must create a new FP context */ | ||
38 | FIELD(TBFLAG_A32, NEW_FP_CTXT_NEEDED, 19, 1) | ||
39 | /* For M profile only, set if FPCCR.S does not match current security state */ | ||
30 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 40 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
31 | index XXXXXXX..XXXXXXX 100644 | 41 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/target/arm/helper.h | 42 | --- a/target/arm/helper.h |
33 | +++ b/target/arm/helper.h | 43 | +++ b/target/arm/helper.h |
34 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(crypto_sm3tt, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32, i32) | 44 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_2(v7m_blxns, void, env, i32) |
35 | DEF_HELPER_FLAGS_3(crypto_sm3partw1, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | 45 | |
36 | DEF_HELPER_FLAGS_3(crypto_sm3partw2, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | 46 | DEF_HELPER_3(v7m_tt, i32, env, i32, i32) |
37 | 47 | ||
38 | +DEF_HELPER_FLAGS_2(crypto_sm4e, TCG_CALL_NO_RWG, void, ptr, ptr) | 48 | +DEF_HELPER_1(v7m_preserve_fp_state, void, env) |
39 | +DEF_HELPER_FLAGS_3(crypto_sm4ekey, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | 49 | + |
40 | + | 50 | DEF_HELPER_2(v8m_stackcheck, void, env, i32) |
41 | DEF_HELPER_FLAGS_3(crc32, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32) | 51 | |
42 | DEF_HELPER_FLAGS_3(crc32c, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32) | 52 | DEF_HELPER_4(access_check_cp_reg, void, env, ptr, i32, i32) |
43 | DEF_HELPER_2(dc_zva, void, env, i64) | 53 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
44 | diff --git a/target/arm/crypto_helper.c b/target/arm/crypto_helper.c | 54 | index XXXXXXX..XXXXXXX 100644 |
45 | index XXXXXXX..XXXXXXX 100644 | 55 | --- a/target/arm/translate.h |
46 | --- a/target/arm/crypto_helper.c | 56 | +++ b/target/arm/translate.h |
47 | +++ b/target/arm/crypto_helper.c | 57 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { |
48 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sm3tt)(void *vd, void *vn, void *vm, uint32_t imm2, | 58 | bool v8m_stackcheck; /* true if we need to perform v8M stack limit checks */ |
49 | rd[0] = d.l[0]; | 59 | bool v8m_fpccr_s_wrong; /* true if v8M FPCCR.S != v8m_secure */ |
50 | rd[1] = d.l[1]; | 60 | bool v7m_new_fp_ctxt_needed; /* ASPEN set but no active FP context */ |
61 | + bool v7m_lspact; /* FPCCR.LSPACT set */ | ||
62 | /* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI | ||
63 | * so that top level loop can generate correct syndrome information. | ||
64 | */ | ||
65 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/target/arm/helper.c | ||
68 | +++ b/target/arm/helper.c | ||
69 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest) | ||
70 | g_assert_not_reached(); | ||
51 | } | 71 | } |
52 | + | 72 | |
53 | +static uint8_t const sm4_sbox[] = { | 73 | +void HELPER(v7m_preserve_fp_state)(CPUARMState *env) |
54 | + 0xd6, 0x90, 0xe9, 0xfe, 0xcc, 0xe1, 0x3d, 0xb7, | ||
55 | + 0x16, 0xb6, 0x14, 0xc2, 0x28, 0xfb, 0x2c, 0x05, | ||
56 | + 0x2b, 0x67, 0x9a, 0x76, 0x2a, 0xbe, 0x04, 0xc3, | ||
57 | + 0xaa, 0x44, 0x13, 0x26, 0x49, 0x86, 0x06, 0x99, | ||
58 | + 0x9c, 0x42, 0x50, 0xf4, 0x91, 0xef, 0x98, 0x7a, | ||
59 | + 0x33, 0x54, 0x0b, 0x43, 0xed, 0xcf, 0xac, 0x62, | ||
60 | + 0xe4, 0xb3, 0x1c, 0xa9, 0xc9, 0x08, 0xe8, 0x95, | ||
61 | + 0x80, 0xdf, 0x94, 0xfa, 0x75, 0x8f, 0x3f, 0xa6, | ||
62 | + 0x47, 0x07, 0xa7, 0xfc, 0xf3, 0x73, 0x17, 0xba, | ||
63 | + 0x83, 0x59, 0x3c, 0x19, 0xe6, 0x85, 0x4f, 0xa8, | ||
64 | + 0x68, 0x6b, 0x81, 0xb2, 0x71, 0x64, 0xda, 0x8b, | ||
65 | + 0xf8, 0xeb, 0x0f, 0x4b, 0x70, 0x56, 0x9d, 0x35, | ||
66 | + 0x1e, 0x24, 0x0e, 0x5e, 0x63, 0x58, 0xd1, 0xa2, | ||
67 | + 0x25, 0x22, 0x7c, 0x3b, 0x01, 0x21, 0x78, 0x87, | ||
68 | + 0xd4, 0x00, 0x46, 0x57, 0x9f, 0xd3, 0x27, 0x52, | ||
69 | + 0x4c, 0x36, 0x02, 0xe7, 0xa0, 0xc4, 0xc8, 0x9e, | ||
70 | + 0xea, 0xbf, 0x8a, 0xd2, 0x40, 0xc7, 0x38, 0xb5, | ||
71 | + 0xa3, 0xf7, 0xf2, 0xce, 0xf9, 0x61, 0x15, 0xa1, | ||
72 | + 0xe0, 0xae, 0x5d, 0xa4, 0x9b, 0x34, 0x1a, 0x55, | ||
73 | + 0xad, 0x93, 0x32, 0x30, 0xf5, 0x8c, 0xb1, 0xe3, | ||
74 | + 0x1d, 0xf6, 0xe2, 0x2e, 0x82, 0x66, 0xca, 0x60, | ||
75 | + 0xc0, 0x29, 0x23, 0xab, 0x0d, 0x53, 0x4e, 0x6f, | ||
76 | + 0xd5, 0xdb, 0x37, 0x45, 0xde, 0xfd, 0x8e, 0x2f, | ||
77 | + 0x03, 0xff, 0x6a, 0x72, 0x6d, 0x6c, 0x5b, 0x51, | ||
78 | + 0x8d, 0x1b, 0xaf, 0x92, 0xbb, 0xdd, 0xbc, 0x7f, | ||
79 | + 0x11, 0xd9, 0x5c, 0x41, 0x1f, 0x10, 0x5a, 0xd8, | ||
80 | + 0x0a, 0xc1, 0x31, 0x88, 0xa5, 0xcd, 0x7b, 0xbd, | ||
81 | + 0x2d, 0x74, 0xd0, 0x12, 0xb8, 0xe5, 0xb4, 0xb0, | ||
82 | + 0x89, 0x69, 0x97, 0x4a, 0x0c, 0x96, 0x77, 0x7e, | ||
83 | + 0x65, 0xb9, 0xf1, 0x09, 0xc5, 0x6e, 0xc6, 0x84, | ||
84 | + 0x18, 0xf0, 0x7d, 0xec, 0x3a, 0xdc, 0x4d, 0x20, | ||
85 | + 0x79, 0xee, 0x5f, 0x3e, 0xd7, 0xcb, 0x39, 0x48, | ||
86 | +}; | ||
87 | + | ||
88 | +void HELPER(crypto_sm4e)(void *vd, void *vn) | ||
89 | +{ | 74 | +{ |
90 | + uint64_t *rd = vd; | 75 | + /* translate.c should never generate calls here in user-only mode */ |
91 | + uint64_t *rn = vn; | 76 | + g_assert_not_reached(); |
92 | + union CRYPTO_STATE d = { .l = { rd[0], rd[1] } }; | ||
93 | + union CRYPTO_STATE n = { .l = { rn[0], rn[1] } }; | ||
94 | + uint32_t t, i; | ||
95 | + | ||
96 | + for (i = 0; i < 4; i++) { | ||
97 | + t = CR_ST_WORD(d, (i + 1) % 4) ^ | ||
98 | + CR_ST_WORD(d, (i + 2) % 4) ^ | ||
99 | + CR_ST_WORD(d, (i + 3) % 4) ^ | ||
100 | + CR_ST_WORD(n, i); | ||
101 | + | ||
102 | + t = sm4_sbox[t & 0xff] | | ||
103 | + sm4_sbox[(t >> 8) & 0xff] << 8 | | ||
104 | + sm4_sbox[(t >> 16) & 0xff] << 16 | | ||
105 | + sm4_sbox[(t >> 24) & 0xff] << 24; | ||
106 | + | ||
107 | + CR_ST_WORD(d, i) ^= t ^ rol32(t, 2) ^ rol32(t, 10) ^ rol32(t, 18) ^ | ||
108 | + rol32(t, 24); | ||
109 | + } | ||
110 | + | ||
111 | + rd[0] = d.l[0]; | ||
112 | + rd[1] = d.l[1]; | ||
113 | +} | 77 | +} |
114 | + | 78 | + |
115 | +void HELPER(crypto_sm4ekey)(void *vd, void *vn, void* vm) | 79 | uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) |
80 | { | ||
81 | /* The TT instructions can be used by unprivileged code, but in | ||
82 | @@ -XXX,XX +XXX,XX @@ pend_fault: | ||
83 | return false; | ||
84 | } | ||
85 | |||
86 | +void HELPER(v7m_preserve_fp_state)(CPUARMState *env) | ||
116 | +{ | 87 | +{ |
117 | + uint64_t *rd = vd; | 88 | + /* |
118 | + uint64_t *rn = vn; | 89 | + * Preserve FP state (because LSPACT was set and we are about |
119 | + uint64_t *rm = vm; | 90 | + * to execute an FP instruction). This corresponds to the |
120 | + union CRYPTO_STATE d; | 91 | + * PreserveFPState() pseudocode. |
121 | + union CRYPTO_STATE n = { .l = { rn[0], rn[1] } }; | 92 | + * We may throw an exception if the stacking fails. |
122 | + union CRYPTO_STATE m = { .l = { rm[0], rm[1] } }; | 93 | + */ |
123 | + uint32_t t, i; | 94 | + ARMCPU *cpu = arm_env_get_cpu(env); |
124 | + | 95 | + bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; |
125 | + d = n; | 96 | + bool negpri = !(env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_HFRDY_MASK); |
126 | + for (i = 0; i < 4; i++) { | 97 | + bool is_priv = !(env->v7m.fpccr[is_secure] & R_V7M_FPCCR_USER_MASK); |
127 | + t = CR_ST_WORD(d, (i + 1) % 4) ^ | 98 | + bool splimviol = env->v7m.fpccr[is_secure] & R_V7M_FPCCR_SPLIMVIOL_MASK; |
128 | + CR_ST_WORD(d, (i + 2) % 4) ^ | 99 | + uint32_t fpcar = env->v7m.fpcar[is_secure]; |
129 | + CR_ST_WORD(d, (i + 3) % 4) ^ | 100 | + bool stacked_ok = true; |
130 | + CR_ST_WORD(m, i); | 101 | + bool ts = is_secure && (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK); |
131 | + | 102 | + bool take_exception; |
132 | + t = sm4_sbox[t & 0xff] | | 103 | + |
133 | + sm4_sbox[(t >> 8) & 0xff] << 8 | | 104 | + /* Take the iothread lock as we are going to touch the NVIC */ |
134 | + sm4_sbox[(t >> 16) & 0xff] << 16 | | 105 | + qemu_mutex_lock_iothread(); |
135 | + sm4_sbox[(t >> 24) & 0xff] << 24; | 106 | + |
136 | + | 107 | + /* Check the background context had access to the FPU */ |
137 | + CR_ST_WORD(d, i) ^= t ^ rol32(t, 13) ^ rol32(t, 23); | 108 | + if (!v7m_cpacr_pass(env, is_secure, is_priv)) { |
138 | + } | 109 | + armv7m_nvic_set_pending_lazyfp(env->nvic, ARMV7M_EXCP_USAGE, is_secure); |
139 | + | 110 | + env->v7m.cfsr[is_secure] |= R_V7M_CFSR_NOCP_MASK; |
140 | + rd[0] = d.l[0]; | 111 | + stacked_ok = false; |
141 | + rd[1] = d.l[1]; | 112 | + } else if (!is_secure && !extract32(env->v7m.nsacr, 10, 1)) { |
113 | + armv7m_nvic_set_pending_lazyfp(env->nvic, ARMV7M_EXCP_USAGE, M_REG_S); | ||
114 | + env->v7m.cfsr[M_REG_S] |= R_V7M_CFSR_NOCP_MASK; | ||
115 | + stacked_ok = false; | ||
116 | + } | ||
117 | + | ||
118 | + if (!splimviol && stacked_ok) { | ||
119 | + /* We only stack if the stack limit wasn't violated */ | ||
120 | + int i; | ||
121 | + ARMMMUIdx mmu_idx; | ||
122 | + | ||
123 | + mmu_idx = arm_v7m_mmu_idx_all(env, is_secure, is_priv, negpri); | ||
124 | + for (i = 0; i < (ts ? 32 : 16); i += 2) { | ||
125 | + uint64_t dn = *aa32_vfp_dreg(env, i / 2); | ||
126 | + uint32_t faddr = fpcar + 4 * i; | ||
127 | + uint32_t slo = extract64(dn, 0, 32); | ||
128 | + uint32_t shi = extract64(dn, 32, 32); | ||
129 | + | ||
130 | + if (i >= 16) { | ||
131 | + faddr += 8; /* skip the slot for the FPSCR */ | ||
132 | + } | ||
133 | + stacked_ok = stacked_ok && | ||
134 | + v7m_stack_write(cpu, faddr, slo, mmu_idx, STACK_LAZYFP) && | ||
135 | + v7m_stack_write(cpu, faddr + 4, shi, mmu_idx, STACK_LAZYFP); | ||
136 | + } | ||
137 | + | ||
138 | + stacked_ok = stacked_ok && | ||
139 | + v7m_stack_write(cpu, fpcar + 0x40, | ||
140 | + vfp_get_fpscr(env), mmu_idx, STACK_LAZYFP); | ||
141 | + } | ||
142 | + | ||
143 | + /* | ||
144 | + * We definitely pended an exception, but it's possible that it | ||
145 | + * might not be able to be taken now. If its priority permits us | ||
146 | + * to take it now, then we must not update the LSPACT or FP regs, | ||
147 | + * but instead jump out to take the exception immediately. | ||
148 | + * If it's just pending and won't be taken until the current | ||
149 | + * handler exits, then we do update LSPACT and the FP regs. | ||
150 | + */ | ||
151 | + take_exception = !stacked_ok && | ||
152 | + armv7m_nvic_can_take_pending_exception(env->nvic); | ||
153 | + | ||
154 | + qemu_mutex_unlock_iothread(); | ||
155 | + | ||
156 | + if (take_exception) { | ||
157 | + raise_exception_ra(env, EXCP_LAZYFP, 0, 1, GETPC()); | ||
158 | + } | ||
159 | + | ||
160 | + env->v7m.fpccr[is_secure] &= ~R_V7M_FPCCR_LSPACT_MASK; | ||
161 | + | ||
162 | + if (ts) { | ||
163 | + /* Clear s0 to s31 and the FPSCR */ | ||
164 | + int i; | ||
165 | + | ||
166 | + for (i = 0; i < 32; i += 2) { | ||
167 | + *aa32_vfp_dreg(env, i / 2) = 0; | ||
168 | + } | ||
169 | + vfp_set_fpscr(env, 0); | ||
170 | + } | ||
171 | + /* | ||
172 | + * Otherwise s0 to s15 and FPSCR are UNKNOWN; we choose to leave them | ||
173 | + * unchanged. | ||
174 | + */ | ||
142 | +} | 175 | +} |
143 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 176 | + |
144 | index XXXXXXX..XXXXXXX 100644 | 177 | /* Write to v7M CONTROL.SPSEL bit for the specified security bank. |
145 | --- a/target/arm/translate-a64.c | 178 | * This may change the current stack pointer between Main and Process |
146 | +++ b/target/arm/translate-a64.c | 179 | * stack pointers if it is done for the CONTROL register for the current |
147 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn) | 180 | @@ -XXX,XX +XXX,XX @@ static void arm_log_exception(int idx) |
148 | feature = ARM_FEATURE_V8_SM3; | 181 | [EXCP_NOCP] = "v7M NOCP UsageFault", |
149 | genfn = gen_helper_crypto_sm3partw2; | 182 | [EXCP_INVSTATE] = "v7M INVSTATE UsageFault", |
150 | break; | 183 | [EXCP_STKOF] = "v8M STKOF UsageFault", |
151 | + case 2: /* SM4EKEY */ | 184 | + [EXCP_LAZYFP] = "v7M exception during lazy FP stacking", |
152 | + feature = ARM_FEATURE_V8_SM4; | 185 | }; |
153 | + genfn = gen_helper_crypto_sm4ekey; | 186 | |
154 | + break; | 187 | if (idx >= 0 && idx < ARRAY_SIZE(excnames)) { |
155 | default: | 188 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) |
156 | unallocated_encoding(s); | ||
157 | return; | 189 | return; |
158 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_two_reg_sha512(DisasContext *s, uint32_t insn) | 190 | } |
159 | feature = ARM_FEATURE_V8_SHA512; | ||
160 | genfn = gen_helper_crypto_sha512su0; | ||
161 | break; | 191 | break; |
162 | + case 1: /* SM4E */ | 192 | + case EXCP_LAZYFP: |
163 | + feature = ARM_FEATURE_V8_SM4; | 193 | + /* |
164 | + genfn = gen_helper_crypto_sm4e; | 194 | + * We already pended the specific exception in the NVIC in the |
195 | + * v7m_preserve_fp_state() helper function. | ||
196 | + */ | ||
165 | + break; | 197 | + break; |
166 | default: | 198 | default: |
167 | unallocated_encoding(s); | 199 | cpu_abort(cs, "Unhandled exception 0x%x\n", cs->exception_index); |
168 | return; | 200 | return; /* Never happens. Keep compiler happy. */ |
201 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
202 | flags = FIELD_DP32(flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED, 1); | ||
203 | } | ||
204 | |||
205 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
206 | + bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; | ||
207 | + | ||
208 | + if (env->v7m.fpccr[is_secure] & R_V7M_FPCCR_LSPACT_MASK) { | ||
209 | + flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1); | ||
210 | + } | ||
211 | + } | ||
212 | + | ||
213 | *pflags = flags; | ||
214 | *cs_base = 0; | ||
215 | } | ||
216 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
217 | index XXXXXXX..XXXXXXX 100644 | ||
218 | --- a/target/arm/translate.c | ||
219 | +++ b/target/arm/translate.c | ||
220 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | ||
221 | if (arm_dc_feature(s, ARM_FEATURE_M)) { | ||
222 | /* Handle M-profile lazy FP state mechanics */ | ||
223 | |||
224 | + /* Trigger lazy-state preservation if necessary */ | ||
225 | + if (s->v7m_lspact) { | ||
226 | + /* | ||
227 | + * Lazy state saving affects external memory and also the NVIC, | ||
228 | + * so we must mark it as an IO operation for icount. | ||
229 | + */ | ||
230 | + if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) { | ||
231 | + gen_io_start(); | ||
232 | + } | ||
233 | + gen_helper_v7m_preserve_fp_state(cpu_env); | ||
234 | + if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) { | ||
235 | + gen_io_end(); | ||
236 | + } | ||
237 | + /* | ||
238 | + * If the preserve_fp_state helper doesn't throw an exception | ||
239 | + * then it will clear LSPACT; we don't need to repeat this for | ||
240 | + * any further FP insns in this TB. | ||
241 | + */ | ||
242 | + s->v7m_lspact = false; | ||
243 | + } | ||
244 | + | ||
245 | /* Update ownership of FP context: set FPCCR.S to match current state */ | ||
246 | if (s->v8m_fpccr_s_wrong) { | ||
247 | TCGv_i32 tmp; | ||
248 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | ||
249 | dc->v8m_fpccr_s_wrong = FIELD_EX32(tb_flags, TBFLAG_A32, FPCCR_S_WRONG); | ||
250 | dc->v7m_new_fp_ctxt_needed = | ||
251 | FIELD_EX32(tb_flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED); | ||
252 | + dc->v7m_lspact = FIELD_EX32(tb_flags, TBFLAG_A32, LSPACT); | ||
253 | dc->cp_regs = cpu->cp_regs; | ||
254 | dc->features = env->features; | ||
255 | |||
169 | -- | 256 | -- |
170 | 2.16.1 | 257 | 2.20.1 |
171 | 258 | ||
172 | 259 | diff view generated by jsdifflib |
1 | From: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 1 | Implement the VLSTM instruction for v7M for the FPU present case. |
---|---|---|---|
2 | 2 | ||
3 | This implements emulation of the new SM3 instructions that have | ||
4 | been added as an optional extension to the ARMv8 Crypto Extensions | ||
5 | in ARM v8.2. | ||
6 | |||
7 | Signed-off-by: Ard Biesheuvel <ard.biesheuvel@linaro.org> | ||
8 | Message-id: 20180207111729.15737-4-ard.biesheuvel@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20190416125744.27770-25-peter.maydell@linaro.org | ||
11 | --- | 6 | --- |
12 | target/arm/cpu.h | 1 + | 7 | target/arm/cpu.h | 2 + |
13 | target/arm/helper.h | 4 ++ | 8 | target/arm/helper.h | 2 + |
14 | target/arm/crypto_helper.c | 96 ++++++++++++++++++++++++++++++++++++++++++++++ | 9 | target/arm/helper.c | 84 ++++++++++++++++++++++++++++++++++++++++++ |
15 | target/arm/translate-a64.c | 88 ++++++++++++++++++++++++++++++++++++++++-- | 10 | target/arm/translate.c | 15 +++++++- |
16 | 4 files changed, 186 insertions(+), 3 deletions(-) | 11 | 4 files changed, 102 insertions(+), 1 deletion(-) |
17 | 12 | ||
18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 13 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
19 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/cpu.h | 15 | --- a/target/arm/cpu.h |
21 | +++ b/target/arm/cpu.h | 16 | +++ b/target/arm/cpu.h |
22 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | 17 | @@ -XXX,XX +XXX,XX @@ |
23 | ARM_FEATURE_SVE, /* has Scalable Vector Extension */ | 18 | #define EXCP_INVSTATE 18 /* v7M INVSTATE UsageFault */ |
24 | ARM_FEATURE_V8_SHA512, /* implements SHA512 part of v8 Crypto Extensions */ | 19 | #define EXCP_STKOF 19 /* v8M STKOF UsageFault */ |
25 | ARM_FEATURE_V8_SHA3, /* implements SHA3 part of v8 Crypto Extensions */ | 20 | #define EXCP_LAZYFP 20 /* v7M fault during lazy FP stacking */ |
26 | + ARM_FEATURE_V8_SM3, /* implements SM3 part of v8 Crypto Extensions */ | 21 | +#define EXCP_LSERR 21 /* v8M LSERR SecureFault */ |
27 | }; | 22 | +#define EXCP_UNALIGNED 22 /* v7M UNALIGNED UsageFault */ |
28 | 23 | /* NB: add new EXCP_ defines to the array in arm_log_exception() too */ | |
29 | static inline int arm_feature(CPUARMState *env, int feature) | 24 | |
25 | #define ARMV7M_EXCP_RESET 1 | ||
30 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 26 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
31 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/target/arm/helper.h | 28 | --- a/target/arm/helper.h |
33 | +++ b/target/arm/helper.h | 29 | +++ b/target/arm/helper.h |
34 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(crypto_sha512h2, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | 30 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(v7m_tt, i32, env, i32, i32) |
35 | DEF_HELPER_FLAGS_2(crypto_sha512su0, TCG_CALL_NO_RWG, void, ptr, ptr) | 31 | |
36 | DEF_HELPER_FLAGS_3(crypto_sha512su1, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | 32 | DEF_HELPER_1(v7m_preserve_fp_state, void, env) |
37 | 33 | ||
38 | +DEF_HELPER_FLAGS_5(crypto_sm3tt, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32, i32) | 34 | +DEF_HELPER_2(v7m_vlstm, void, env, i32) |
39 | +DEF_HELPER_FLAGS_3(crypto_sm3partw1, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | ||
40 | +DEF_HELPER_FLAGS_3(crypto_sm3partw2, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | ||
41 | + | 35 | + |
42 | DEF_HELPER_FLAGS_3(crc32, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32) | 36 | DEF_HELPER_2(v8m_stackcheck, void, env, i32) |
43 | DEF_HELPER_FLAGS_3(crc32c, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32) | 37 | |
44 | DEF_HELPER_2(dc_zva, void, env, i64) | 38 | DEF_HELPER_4(access_check_cp_reg, void, env, ptr, i32, i32) |
45 | diff --git a/target/arm/crypto_helper.c b/target/arm/crypto_helper.c | 39 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
46 | index XXXXXXX..XXXXXXX 100644 | 40 | index XXXXXXX..XXXXXXX 100644 |
47 | --- a/target/arm/crypto_helper.c | 41 | --- a/target/arm/helper.c |
48 | +++ b/target/arm/crypto_helper.c | 42 | +++ b/target/arm/helper.c |
49 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sha512su1)(void *vd, void *vn, void *vm) | 43 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_preserve_fp_state)(CPUARMState *env) |
50 | rd[0] += s1_512(rn[0]) + rm[0]; | 44 | g_assert_not_reached(); |
51 | rd[1] += s1_512(rn[1]) + rm[1]; | ||
52 | } | 45 | } |
53 | + | 46 | |
54 | +void HELPER(crypto_sm3partw1)(void *vd, void *vn, void *vm) | 47 | +void HELPER(v7m_vlstm)(CPUARMState *env, uint32_t fptr) |
55 | +{ | 48 | +{ |
56 | + uint64_t *rd = vd; | 49 | + /* translate.c should never generate calls here in user-only mode */ |
57 | + uint64_t *rn = vn; | 50 | + g_assert_not_reached(); |
58 | + uint64_t *rm = vm; | ||
59 | + union CRYPTO_STATE d = { .l = { rd[0], rd[1] } }; | ||
60 | + union CRYPTO_STATE n = { .l = { rn[0], rn[1] } }; | ||
61 | + union CRYPTO_STATE m = { .l = { rm[0], rm[1] } }; | ||
62 | + uint32_t t; | ||
63 | + | ||
64 | + t = CR_ST_WORD(d, 0) ^ CR_ST_WORD(n, 0) ^ ror32(CR_ST_WORD(m, 1), 17); | ||
65 | + CR_ST_WORD(d, 0) = t ^ ror32(t, 17) ^ ror32(t, 9); | ||
66 | + | ||
67 | + t = CR_ST_WORD(d, 1) ^ CR_ST_WORD(n, 1) ^ ror32(CR_ST_WORD(m, 2), 17); | ||
68 | + CR_ST_WORD(d, 1) = t ^ ror32(t, 17) ^ ror32(t, 9); | ||
69 | + | ||
70 | + t = CR_ST_WORD(d, 2) ^ CR_ST_WORD(n, 2) ^ ror32(CR_ST_WORD(m, 3), 17); | ||
71 | + CR_ST_WORD(d, 2) = t ^ ror32(t, 17) ^ ror32(t, 9); | ||
72 | + | ||
73 | + t = CR_ST_WORD(d, 3) ^ CR_ST_WORD(n, 3) ^ ror32(CR_ST_WORD(d, 0), 17); | ||
74 | + CR_ST_WORD(d, 3) = t ^ ror32(t, 17) ^ ror32(t, 9); | ||
75 | + | ||
76 | + rd[0] = d.l[0]; | ||
77 | + rd[1] = d.l[1]; | ||
78 | +} | 51 | +} |
79 | + | 52 | + |
80 | +void HELPER(crypto_sm3partw2)(void *vd, void *vn, void *vm) | 53 | uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) |
81 | +{ | 54 | { |
82 | + uint64_t *rd = vd; | 55 | /* The TT instructions can be used by unprivileged code, but in |
83 | + uint64_t *rn = vn; | 56 | @@ -XXX,XX +XXX,XX @@ static void v7m_update_fpccr(CPUARMState *env, uint32_t frameptr, |
84 | + uint64_t *rm = vm; | ||
85 | + union CRYPTO_STATE d = { .l = { rd[0], rd[1] } }; | ||
86 | + union CRYPTO_STATE n = { .l = { rn[0], rn[1] } }; | ||
87 | + union CRYPTO_STATE m = { .l = { rm[0], rm[1] } }; | ||
88 | + uint32_t t = CR_ST_WORD(n, 0) ^ ror32(CR_ST_WORD(m, 0), 25); | ||
89 | + | ||
90 | + CR_ST_WORD(d, 0) ^= t; | ||
91 | + CR_ST_WORD(d, 1) ^= CR_ST_WORD(n, 1) ^ ror32(CR_ST_WORD(m, 1), 25); | ||
92 | + CR_ST_WORD(d, 2) ^= CR_ST_WORD(n, 2) ^ ror32(CR_ST_WORD(m, 2), 25); | ||
93 | + CR_ST_WORD(d, 3) ^= CR_ST_WORD(n, 3) ^ ror32(CR_ST_WORD(m, 3), 25) ^ | ||
94 | + ror32(t, 17) ^ ror32(t, 2) ^ ror32(t, 26); | ||
95 | + | ||
96 | + rd[0] = d.l[0]; | ||
97 | + rd[1] = d.l[1]; | ||
98 | +} | ||
99 | + | ||
100 | +void HELPER(crypto_sm3tt)(void *vd, void *vn, void *vm, uint32_t imm2, | ||
101 | + uint32_t opcode) | ||
102 | +{ | ||
103 | + uint64_t *rd = vd; | ||
104 | + uint64_t *rn = vn; | ||
105 | + uint64_t *rm = vm; | ||
106 | + union CRYPTO_STATE d = { .l = { rd[0], rd[1] } }; | ||
107 | + union CRYPTO_STATE n = { .l = { rn[0], rn[1] } }; | ||
108 | + union CRYPTO_STATE m = { .l = { rm[0], rm[1] } }; | ||
109 | + uint32_t t; | ||
110 | + | ||
111 | + assert(imm2 < 4); | ||
112 | + | ||
113 | + if (opcode == 0 || opcode == 2) { | ||
114 | + /* SM3TT1A, SM3TT2A */ | ||
115 | + t = par(CR_ST_WORD(d, 3), CR_ST_WORD(d, 2), CR_ST_WORD(d, 1)); | ||
116 | + } else if (opcode == 1) { | ||
117 | + /* SM3TT1B */ | ||
118 | + t = maj(CR_ST_WORD(d, 3), CR_ST_WORD(d, 2), CR_ST_WORD(d, 1)); | ||
119 | + } else if (opcode == 3) { | ||
120 | + /* SM3TT2B */ | ||
121 | + t = cho(CR_ST_WORD(d, 3), CR_ST_WORD(d, 2), CR_ST_WORD(d, 1)); | ||
122 | + } else { | ||
123 | + g_assert_not_reached(); | ||
124 | + } | ||
125 | + | ||
126 | + t += CR_ST_WORD(d, 0) + CR_ST_WORD(m, imm2); | ||
127 | + | ||
128 | + CR_ST_WORD(d, 0) = CR_ST_WORD(d, 1); | ||
129 | + | ||
130 | + if (opcode < 2) { | ||
131 | + /* SM3TT1A, SM3TT1B */ | ||
132 | + t += CR_ST_WORD(n, 3) ^ ror32(CR_ST_WORD(d, 3), 20); | ||
133 | + | ||
134 | + CR_ST_WORD(d, 1) = ror32(CR_ST_WORD(d, 2), 23); | ||
135 | + } else { | ||
136 | + /* SM3TT2A, SM3TT2B */ | ||
137 | + t += CR_ST_WORD(n, 3); | ||
138 | + t ^= rol32(t, 9) ^ rol32(t, 17); | ||
139 | + | ||
140 | + CR_ST_WORD(d, 1) = ror32(CR_ST_WORD(d, 2), 13); | ||
141 | + } | ||
142 | + | ||
143 | + CR_ST_WORD(d, 2) = CR_ST_WORD(d, 3); | ||
144 | + CR_ST_WORD(d, 3) = t; | ||
145 | + | ||
146 | + rd[0] = d.l[0]; | ||
147 | + rd[1] = d.l[1]; | ||
148 | +} | ||
149 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
150 | index XXXXXXX..XXXXXXX 100644 | ||
151 | --- a/target/arm/translate-a64.c | ||
152 | +++ b/target/arm/translate-a64.c | ||
153 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn) | ||
154 | break; | ||
155 | } | ||
156 | } else { | ||
157 | - unallocated_encoding(s); | ||
158 | - return; | ||
159 | + switch (opcode) { | ||
160 | + case 0: /* SM3PARTW1 */ | ||
161 | + feature = ARM_FEATURE_V8_SM3; | ||
162 | + genfn = gen_helper_crypto_sm3partw1; | ||
163 | + break; | ||
164 | + case 1: /* SM3PARTW2 */ | ||
165 | + feature = ARM_FEATURE_V8_SM3; | ||
166 | + genfn = gen_helper_crypto_sm3partw2; | ||
167 | + break; | ||
168 | + default: | ||
169 | + unallocated_encoding(s); | ||
170 | + return; | ||
171 | + } | ||
172 | } | ||
173 | |||
174 | if (!arm_dc_feature(s, feature)) { | ||
175 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_four_reg(DisasContext *s, uint32_t insn) | ||
176 | case 1: /* BCAX */ | ||
177 | feature = ARM_FEATURE_V8_SHA3; | ||
178 | break; | ||
179 | + case 2: /* SM3SS1 */ | ||
180 | + feature = ARM_FEATURE_V8_SM3; | ||
181 | + break; | ||
182 | default: | ||
183 | unallocated_encoding(s); | ||
184 | return; | ||
185 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_four_reg(DisasContext *s, uint32_t insn) | ||
186 | tcg_temp_free_i64(tcg_res[0]); | ||
187 | tcg_temp_free_i64(tcg_res[1]); | ||
188 | } else { | ||
189 | - g_assert_not_reached(); | ||
190 | + TCGv_i32 tcg_op1, tcg_op2, tcg_op3, tcg_res, tcg_zero; | ||
191 | + | ||
192 | + tcg_op1 = tcg_temp_new_i32(); | ||
193 | + tcg_op2 = tcg_temp_new_i32(); | ||
194 | + tcg_op3 = tcg_temp_new_i32(); | ||
195 | + tcg_res = tcg_temp_new_i32(); | ||
196 | + tcg_zero = tcg_const_i32(0); | ||
197 | + | ||
198 | + read_vec_element_i32(s, tcg_op1, rn, 3, MO_32); | ||
199 | + read_vec_element_i32(s, tcg_op2, rm, 3, MO_32); | ||
200 | + read_vec_element_i32(s, tcg_op3, ra, 3, MO_32); | ||
201 | + | ||
202 | + tcg_gen_rotri_i32(tcg_res, tcg_op1, 20); | ||
203 | + tcg_gen_add_i32(tcg_res, tcg_res, tcg_op2); | ||
204 | + tcg_gen_add_i32(tcg_res, tcg_res, tcg_op3); | ||
205 | + tcg_gen_rotri_i32(tcg_res, tcg_res, 25); | ||
206 | + | ||
207 | + write_vec_element_i32(s, tcg_zero, rd, 0, MO_32); | ||
208 | + write_vec_element_i32(s, tcg_zero, rd, 1, MO_32); | ||
209 | + write_vec_element_i32(s, tcg_zero, rd, 2, MO_32); | ||
210 | + write_vec_element_i32(s, tcg_res, rd, 3, MO_32); | ||
211 | + | ||
212 | + tcg_temp_free_i32(tcg_op1); | ||
213 | + tcg_temp_free_i32(tcg_op2); | ||
214 | + tcg_temp_free_i32(tcg_op3); | ||
215 | + tcg_temp_free_i32(tcg_res); | ||
216 | + tcg_temp_free_i32(tcg_zero); | ||
217 | } | 57 | } |
218 | } | 58 | } |
219 | 59 | ||
220 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_xar(DisasContext *s, uint32_t insn) | 60 | +void HELPER(v7m_vlstm)(CPUARMState *env, uint32_t fptr) |
221 | tcg_temp_free_i64(tcg_res[1]); | ||
222 | } | ||
223 | |||
224 | +/* Crypto three-reg imm2 | ||
225 | + * 31 21 20 16 15 14 13 12 11 10 9 5 4 0 | ||
226 | + * +-----------------------+------+-----+------+--------+------+------+ | ||
227 | + * | 1 1 0 0 1 1 1 0 0 1 0 | Rm | 1 0 | imm2 | opcode | Rn | Rd | | ||
228 | + * +-----------------------+------+-----+------+--------+------+------+ | ||
229 | + */ | ||
230 | +static void disas_crypto_three_reg_imm2(DisasContext *s, uint32_t insn) | ||
231 | +{ | 61 | +{ |
232 | + int opcode = extract32(insn, 10, 2); | 62 | + /* fptr is the value of Rn, the frame pointer we store the FP regs to */ |
233 | + int imm2 = extract32(insn, 12, 2); | 63 | + bool s = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; |
234 | + int rm = extract32(insn, 16, 5); | 64 | + bool lspact = env->v7m.fpccr[s] & R_V7M_FPCCR_LSPACT_MASK; |
235 | + int rn = extract32(insn, 5, 5); | ||
236 | + int rd = extract32(insn, 0, 5); | ||
237 | + TCGv_ptr tcg_rd_ptr, tcg_rn_ptr, tcg_rm_ptr; | ||
238 | + TCGv_i32 tcg_imm2, tcg_opcode; | ||
239 | + | 65 | + |
240 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_SM3)) { | 66 | + assert(env->v7m.secure); |
241 | + unallocated_encoding(s); | 67 | + |
68 | + if (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)) { | ||
242 | + return; | 69 | + return; |
243 | + } | 70 | + } |
244 | + | 71 | + |
245 | + if (!fp_access_check(s)) { | 72 | + /* Check access to the coprocessor is permitted */ |
246 | + return; | 73 | + if (!v7m_cpacr_pass(env, true, arm_current_el(env) != 0)) { |
74 | + raise_exception_ra(env, EXCP_NOCP, 0, 1, GETPC()); | ||
247 | + } | 75 | + } |
248 | + | 76 | + |
249 | + tcg_rd_ptr = vec_full_reg_ptr(s, rd); | 77 | + if (lspact) { |
250 | + tcg_rn_ptr = vec_full_reg_ptr(s, rn); | 78 | + /* LSPACT should not be active when there is active FP state */ |
251 | + tcg_rm_ptr = vec_full_reg_ptr(s, rm); | 79 | + raise_exception_ra(env, EXCP_LSERR, 0, 1, GETPC()); |
252 | + tcg_imm2 = tcg_const_i32(imm2); | 80 | + } |
253 | + tcg_opcode = tcg_const_i32(opcode); | ||
254 | + | 81 | + |
255 | + gen_helper_crypto_sm3tt(tcg_rd_ptr, tcg_rn_ptr, tcg_rm_ptr, tcg_imm2, | 82 | + if (fptr & 7) { |
256 | + tcg_opcode); | 83 | + raise_exception_ra(env, EXCP_UNALIGNED, 0, 1, GETPC()); |
84 | + } | ||
257 | + | 85 | + |
258 | + tcg_temp_free_ptr(tcg_rd_ptr); | 86 | + /* |
259 | + tcg_temp_free_ptr(tcg_rn_ptr); | 87 | + * Note that we do not use v7m_stack_write() here, because the |
260 | + tcg_temp_free_ptr(tcg_rm_ptr); | 88 | + * accesses should not set the FSR bits for stacking errors if they |
261 | + tcg_temp_free_i32(tcg_imm2); | 89 | + * fail. (In pseudocode terms, they are AccType_NORMAL, not AccType_STACK |
262 | + tcg_temp_free_i32(tcg_opcode); | 90 | + * or AccType_LAZYFP). Faults in cpu_stl_data() will throw exceptions |
91 | + * and longjmp out. | ||
92 | + */ | ||
93 | + if (!(env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPEN_MASK)) { | ||
94 | + bool ts = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK; | ||
95 | + int i; | ||
96 | + | ||
97 | + for (i = 0; i < (ts ? 32 : 16); i += 2) { | ||
98 | + uint64_t dn = *aa32_vfp_dreg(env, i / 2); | ||
99 | + uint32_t faddr = fptr + 4 * i; | ||
100 | + uint32_t slo = extract64(dn, 0, 32); | ||
101 | + uint32_t shi = extract64(dn, 32, 32); | ||
102 | + | ||
103 | + if (i >= 16) { | ||
104 | + faddr += 8; /* skip the slot for the FPSCR */ | ||
105 | + } | ||
106 | + cpu_stl_data(env, faddr, slo); | ||
107 | + cpu_stl_data(env, faddr + 4, shi); | ||
108 | + } | ||
109 | + cpu_stl_data(env, fptr + 0x40, vfp_get_fpscr(env)); | ||
110 | + | ||
111 | + /* | ||
112 | + * If TS is 0 then s0 to s15 and FPSCR are UNKNOWN; we choose to | ||
113 | + * leave them unchanged, matching our choice in v7m_preserve_fp_state. | ||
114 | + */ | ||
115 | + if (ts) { | ||
116 | + for (i = 0; i < 32; i += 2) { | ||
117 | + *aa32_vfp_dreg(env, i / 2) = 0; | ||
118 | + } | ||
119 | + vfp_set_fpscr(env, 0); | ||
120 | + } | ||
121 | + } else { | ||
122 | + v7m_update_fpccr(env, fptr, false); | ||
123 | + } | ||
124 | + | ||
125 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_FPCA_MASK; | ||
263 | +} | 126 | +} |
264 | + | 127 | + |
265 | /* C3.6 Data processing - SIMD, inc Crypto | 128 | static bool v7m_push_stack(ARMCPU *cpu) |
266 | * | 129 | { |
267 | * As the decode gets a little complex we are using a table based | 130 | /* Do the "set up stack frame" part of exception entry, |
268 | @@ -XXX,XX +XXX,XX @@ static const AArch64DecodeTable data_proc_simd[] = { | 131 | @@ -XXX,XX +XXX,XX @@ static void arm_log_exception(int idx) |
269 | { 0xcec08000, 0xfffff000, disas_crypto_two_reg_sha512 }, | 132 | [EXCP_INVSTATE] = "v7M INVSTATE UsageFault", |
270 | { 0xce000000, 0xff808000, disas_crypto_four_reg }, | 133 | [EXCP_STKOF] = "v8M STKOF UsageFault", |
271 | { 0xce800000, 0xffe00000, disas_crypto_xar }, | 134 | [EXCP_LAZYFP] = "v7M exception during lazy FP stacking", |
272 | + { 0xce408000, 0xffe0c000, disas_crypto_three_reg_imm2 }, | 135 | + [EXCP_LSERR] = "v8M LSERR UsageFault", |
273 | { 0x00000000, 0x00000000, NULL } | 136 | + [EXCP_UNALIGNED] = "v7M UNALIGNED UsageFault", |
274 | }; | 137 | }; |
275 | 138 | ||
139 | if (idx >= 0 && idx < ARRAY_SIZE(excnames)) { | ||
140 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
141 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
142 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_STKOF_MASK; | ||
143 | break; | ||
144 | + case EXCP_LSERR: | ||
145 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
146 | + env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK; | ||
147 | + break; | ||
148 | + case EXCP_UNALIGNED: | ||
149 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
150 | + env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_UNALIGNED_MASK; | ||
151 | + break; | ||
152 | case EXCP_SWI: | ||
153 | /* The PC already points to the next instruction. */ | ||
154 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SVC, env->v7m.secure); | ||
155 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
156 | index XXXXXXX..XXXXXXX 100644 | ||
157 | --- a/target/arm/translate.c | ||
158 | +++ b/target/arm/translate.c | ||
159 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
160 | if (!s->v8m_secure || (insn & 0x0040f0ff)) { | ||
161 | goto illegal_op; | ||
162 | } | ||
163 | - /* Just NOP since FP support is not implemented */ | ||
164 | + | ||
165 | + if (arm_dc_feature(s, ARM_FEATURE_VFP)) { | ||
166 | + TCGv_i32 fptr = load_reg(s, rn); | ||
167 | + | ||
168 | + if (extract32(insn, 20, 1)) { | ||
169 | + /* VLLDM */ | ||
170 | + } else { | ||
171 | + gen_helper_v7m_vlstm(cpu_env, fptr); | ||
172 | + } | ||
173 | + tcg_temp_free_i32(fptr); | ||
174 | + | ||
175 | + /* End the TB, because we have updated FP control bits */ | ||
176 | + s->base.is_jmp = DISAS_UPDATE; | ||
177 | + } | ||
178 | break; | ||
179 | } | ||
180 | if (arm_dc_feature(s, ARM_FEATURE_VFP) && | ||
276 | -- | 181 | -- |
277 | 2.16.1 | 182 | 2.20.1 |
278 | 183 | ||
279 | 184 | diff view generated by jsdifflib |
1 | From: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 1 | Implement the VLLDM instruction for v7M for the FPU present cas. |
---|---|---|---|
2 | 2 | ||
3 | This implements emulation of the new SHA-512 instructions that have | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | been added as an optional extensions to the ARMv8 Crypto Extensions | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | in ARM v8.2. | 5 | Message-id: 20190416125744.27770-26-peter.maydell@linaro.org |
6 | --- | ||
7 | target/arm/helper.h | 1 + | ||
8 | target/arm/helper.c | 54 ++++++++++++++++++++++++++++++++++++++++++ | ||
9 | target/arm/translate.c | 2 +- | ||
10 | 3 files changed, 56 insertions(+), 1 deletion(-) | ||
6 | 11 | ||
7 | Signed-off-by: Ard Biesheuvel <ard.biesheuvel@linaro.org> | ||
8 | Message-id: 20180207111729.15737-2-ard.biesheuvel@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/cpu.h | 1 + | ||
13 | target/arm/helper.h | 5 +++ | ||
14 | target/arm/crypto_helper.c | 90 ++++++++++++++++++++++++++++++++++++- | ||
15 | target/arm/translate-a64.c | 110 +++++++++++++++++++++++++++++++++++++++++++++ | ||
16 | 4 files changed, 205 insertions(+), 1 deletion(-) | ||
17 | |||
18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/cpu.h | ||
21 | +++ b/target/arm/cpu.h | ||
22 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | ||
23 | ARM_FEATURE_M_SECURITY, /* M profile Security Extension */ | ||
24 | ARM_FEATURE_JAZELLE, /* has (trivial) Jazelle implementation */ | ||
25 | ARM_FEATURE_SVE, /* has Scalable Vector Extension */ | ||
26 | + ARM_FEATURE_V8_SHA512, /* implements SHA512 part of v8 Crypto Extensions */ | ||
27 | }; | ||
28 | |||
29 | static inline int arm_feature(CPUARMState *env, int feature) | ||
30 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 12 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
31 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/target/arm/helper.h | 14 | --- a/target/arm/helper.h |
33 | +++ b/target/arm/helper.h | 15 | +++ b/target/arm/helper.h |
34 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(crypto_sha256h2, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | 16 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(v7m_tt, i32, env, i32, i32) |
35 | DEF_HELPER_FLAGS_2(crypto_sha256su0, TCG_CALL_NO_RWG, void, ptr, ptr) | 17 | DEF_HELPER_1(v7m_preserve_fp_state, void, env) |
36 | DEF_HELPER_FLAGS_3(crypto_sha256su1, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | 18 | |
37 | 19 | DEF_HELPER_2(v7m_vlstm, void, env, i32) | |
38 | +DEF_HELPER_FLAGS_3(crypto_sha512h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | 20 | +DEF_HELPER_2(v7m_vlldm, void, env, i32) |
39 | +DEF_HELPER_FLAGS_3(crypto_sha512h2, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | 21 | |
40 | +DEF_HELPER_FLAGS_2(crypto_sha512su0, TCG_CALL_NO_RWG, void, ptr, ptr) | 22 | DEF_HELPER_2(v8m_stackcheck, void, env, i32) |
41 | +DEF_HELPER_FLAGS_3(crypto_sha512su1, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | 23 | |
42 | + | 24 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
43 | DEF_HELPER_FLAGS_3(crc32, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32) | ||
44 | DEF_HELPER_FLAGS_3(crc32c, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32) | ||
45 | DEF_HELPER_2(dc_zva, void, env, i64) | ||
46 | diff --git a/target/arm/crypto_helper.c b/target/arm/crypto_helper.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
48 | --- a/target/arm/crypto_helper.c | 26 | --- a/target/arm/helper.c |
49 | +++ b/target/arm/crypto_helper.c | 27 | +++ b/target/arm/helper.c |
50 | @@ -XXX,XX +XXX,XX @@ | 28 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_vlstm)(CPUARMState *env, uint32_t fptr) |
51 | /* | 29 | g_assert_not_reached(); |
52 | * crypto_helper.c - emulate v8 Crypto Extensions instructions | ||
53 | * | ||
54 | - * Copyright (C) 2013 - 2014 Linaro Ltd <ard.biesheuvel@linaro.org> | ||
55 | + * Copyright (C) 2013 - 2018 Linaro Ltd <ard.biesheuvel@linaro.org> | ||
56 | * | ||
57 | * This library is free software; you can redistribute it and/or | ||
58 | * modify it under the terms of the GNU Lesser General Public | ||
59 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sha256su1)(void *vd, void *vn, void *vm) | ||
60 | rd[0] = d.l[0]; | ||
61 | rd[1] = d.l[1]; | ||
62 | } | 30 | } |
63 | + | 31 | |
64 | +/* | 32 | +void HELPER(v7m_vlldm)(CPUARMState *env, uint32_t fptr) |
65 | + * The SHA-512 logical functions (same as above but using 64-bit operands) | ||
66 | + */ | ||
67 | + | ||
68 | +static uint64_t cho512(uint64_t x, uint64_t y, uint64_t z) | ||
69 | +{ | 33 | +{ |
70 | + return (x & (y ^ z)) ^ z; | 34 | + /* translate.c should never generate calls here in user-only mode */ |
35 | + g_assert_not_reached(); | ||
71 | +} | 36 | +} |
72 | + | 37 | + |
73 | +static uint64_t maj512(uint64_t x, uint64_t y, uint64_t z) | 38 | uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) |
39 | { | ||
40 | /* The TT instructions can be used by unprivileged code, but in | ||
41 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_vlstm)(CPUARMState *env, uint32_t fptr) | ||
42 | env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_FPCA_MASK; | ||
43 | } | ||
44 | |||
45 | +void HELPER(v7m_vlldm)(CPUARMState *env, uint32_t fptr) | ||
74 | +{ | 46 | +{ |
75 | + return (x & y) | ((x | y) & z); | 47 | + /* fptr is the value of Rn, the frame pointer we load the FP regs from */ |
76 | +} | 48 | + assert(env->v7m.secure); |
77 | + | 49 | + |
78 | +static uint64_t S0_512(uint64_t x) | 50 | + if (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)) { |
79 | +{ | ||
80 | + return ror64(x, 28) ^ ror64(x, 34) ^ ror64(x, 39); | ||
81 | +} | ||
82 | + | ||
83 | +static uint64_t S1_512(uint64_t x) | ||
84 | +{ | ||
85 | + return ror64(x, 14) ^ ror64(x, 18) ^ ror64(x, 41); | ||
86 | +} | ||
87 | + | ||
88 | +static uint64_t s0_512(uint64_t x) | ||
89 | +{ | ||
90 | + return ror64(x, 1) ^ ror64(x, 8) ^ (x >> 7); | ||
91 | +} | ||
92 | + | ||
93 | +static uint64_t s1_512(uint64_t x) | ||
94 | +{ | ||
95 | + return ror64(x, 19) ^ ror64(x, 61) ^ (x >> 6); | ||
96 | +} | ||
97 | + | ||
98 | +void HELPER(crypto_sha512h)(void *vd, void *vn, void *vm) | ||
99 | +{ | ||
100 | + uint64_t *rd = vd; | ||
101 | + uint64_t *rn = vn; | ||
102 | + uint64_t *rm = vm; | ||
103 | + uint64_t d0 = rd[0]; | ||
104 | + uint64_t d1 = rd[1]; | ||
105 | + | ||
106 | + d1 += S1_512(rm[1]) + cho512(rm[1], rn[0], rn[1]); | ||
107 | + d0 += S1_512(d1 + rm[0]) + cho512(d1 + rm[0], rm[1], rn[0]); | ||
108 | + | ||
109 | + rd[0] = d0; | ||
110 | + rd[1] = d1; | ||
111 | +} | ||
112 | + | ||
113 | +void HELPER(crypto_sha512h2)(void *vd, void *vn, void *vm) | ||
114 | +{ | ||
115 | + uint64_t *rd = vd; | ||
116 | + uint64_t *rn = vn; | ||
117 | + uint64_t *rm = vm; | ||
118 | + uint64_t d0 = rd[0]; | ||
119 | + uint64_t d1 = rd[1]; | ||
120 | + | ||
121 | + d1 += S0_512(rm[0]) + maj512(rn[0], rm[1], rm[0]); | ||
122 | + d0 += S0_512(d1) + maj512(d1, rm[0], rm[1]); | ||
123 | + | ||
124 | + rd[0] = d0; | ||
125 | + rd[1] = d1; | ||
126 | +} | ||
127 | + | ||
128 | +void HELPER(crypto_sha512su0)(void *vd, void *vn) | ||
129 | +{ | ||
130 | + uint64_t *rd = vd; | ||
131 | + uint64_t *rn = vn; | ||
132 | + uint64_t d0 = rd[0]; | ||
133 | + uint64_t d1 = rd[1]; | ||
134 | + | ||
135 | + d0 += s0_512(rd[1]); | ||
136 | + d1 += s0_512(rn[0]); | ||
137 | + | ||
138 | + rd[0] = d0; | ||
139 | + rd[1] = d1; | ||
140 | +} | ||
141 | + | ||
142 | +void HELPER(crypto_sha512su1)(void *vd, void *vn, void *vm) | ||
143 | +{ | ||
144 | + uint64_t *rd = vd; | ||
145 | + uint64_t *rn = vn; | ||
146 | + uint64_t *rm = vm; | ||
147 | + | ||
148 | + rd[0] += s1_512(rn[0]) + rm[0]; | ||
149 | + rd[1] += s1_512(rn[1]) + rm[1]; | ||
150 | +} | ||
151 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
152 | index XXXXXXX..XXXXXXX 100644 | ||
153 | --- a/target/arm/translate-a64.c | ||
154 | +++ b/target/arm/translate-a64.c | ||
155 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_two_reg_sha(DisasContext *s, uint32_t insn) | ||
156 | tcg_temp_free_ptr(tcg_rn_ptr); | ||
157 | } | ||
158 | |||
159 | +/* Crypto three-reg SHA512 | ||
160 | + * 31 21 20 16 15 14 13 12 11 10 9 5 4 0 | ||
161 | + * +-----------------------+------+---+---+-----+--------+------+------+ | ||
162 | + * | 1 1 0 0 1 1 1 0 0 1 1 | Rm | 1 | O | 0 0 | opcode | Rn | Rd | | ||
163 | + * +-----------------------+------+---+---+-----+--------+------+------+ | ||
164 | + */ | ||
165 | +static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn) | ||
166 | +{ | ||
167 | + int opcode = extract32(insn, 10, 2); | ||
168 | + int o = extract32(insn, 14, 1); | ||
169 | + int rm = extract32(insn, 16, 5); | ||
170 | + int rn = extract32(insn, 5, 5); | ||
171 | + int rd = extract32(insn, 0, 5); | ||
172 | + int feature; | ||
173 | + CryptoThreeOpFn *genfn; | ||
174 | + | ||
175 | + if (o == 0) { | ||
176 | + switch (opcode) { | ||
177 | + case 0: /* SHA512H */ | ||
178 | + feature = ARM_FEATURE_V8_SHA512; | ||
179 | + genfn = gen_helper_crypto_sha512h; | ||
180 | + break; | ||
181 | + case 1: /* SHA512H2 */ | ||
182 | + feature = ARM_FEATURE_V8_SHA512; | ||
183 | + genfn = gen_helper_crypto_sha512h2; | ||
184 | + break; | ||
185 | + case 2: /* SHA512SU1 */ | ||
186 | + feature = ARM_FEATURE_V8_SHA512; | ||
187 | + genfn = gen_helper_crypto_sha512su1; | ||
188 | + break; | ||
189 | + default: | ||
190 | + unallocated_encoding(s); | ||
191 | + return; | ||
192 | + } | ||
193 | + } else { | ||
194 | + unallocated_encoding(s); | ||
195 | + return; | 51 | + return; |
196 | + } | 52 | + } |
197 | + | 53 | + |
198 | + if (!arm_dc_feature(s, feature)) { | 54 | + /* Check access to the coprocessor is permitted */ |
199 | + unallocated_encoding(s); | 55 | + if (!v7m_cpacr_pass(env, true, arm_current_el(env) != 0)) { |
200 | + return; | 56 | + raise_exception_ra(env, EXCP_NOCP, 0, 1, GETPC()); |
201 | + } | 57 | + } |
202 | + | 58 | + |
203 | + if (!fp_access_check(s)) { | 59 | + if (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPACT_MASK) { |
204 | + return; | 60 | + /* State in FP is still valid */ |
61 | + env->v7m.fpccr[M_REG_S] &= ~R_V7M_FPCCR_LSPACT_MASK; | ||
62 | + } else { | ||
63 | + bool ts = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK; | ||
64 | + int i; | ||
65 | + uint32_t fpscr; | ||
66 | + | ||
67 | + if (fptr & 7) { | ||
68 | + raise_exception_ra(env, EXCP_UNALIGNED, 0, 1, GETPC()); | ||
69 | + } | ||
70 | + | ||
71 | + for (i = 0; i < (ts ? 32 : 16); i += 2) { | ||
72 | + uint32_t slo, shi; | ||
73 | + uint64_t dn; | ||
74 | + uint32_t faddr = fptr + 4 * i; | ||
75 | + | ||
76 | + if (i >= 16) { | ||
77 | + faddr += 8; /* skip the slot for the FPSCR */ | ||
78 | + } | ||
79 | + | ||
80 | + slo = cpu_ldl_data(env, faddr); | ||
81 | + shi = cpu_ldl_data(env, faddr + 4); | ||
82 | + | ||
83 | + dn = (uint64_t) shi << 32 | slo; | ||
84 | + *aa32_vfp_dreg(env, i / 2) = dn; | ||
85 | + } | ||
86 | + fpscr = cpu_ldl_data(env, fptr + 0x40); | ||
87 | + vfp_set_fpscr(env, fpscr); | ||
205 | + } | 88 | + } |
206 | + | 89 | + |
207 | + if (genfn) { | 90 | + env->v7m.control[M_REG_S] |= R_V7M_CONTROL_FPCA_MASK; |
208 | + TCGv_ptr tcg_rd_ptr, tcg_rn_ptr, tcg_rm_ptr; | ||
209 | + | ||
210 | + tcg_rd_ptr = vec_full_reg_ptr(s, rd); | ||
211 | + tcg_rn_ptr = vec_full_reg_ptr(s, rn); | ||
212 | + tcg_rm_ptr = vec_full_reg_ptr(s, rm); | ||
213 | + | ||
214 | + genfn(tcg_rd_ptr, tcg_rn_ptr, tcg_rm_ptr); | ||
215 | + | ||
216 | + tcg_temp_free_ptr(tcg_rd_ptr); | ||
217 | + tcg_temp_free_ptr(tcg_rn_ptr); | ||
218 | + tcg_temp_free_ptr(tcg_rm_ptr); | ||
219 | + } else { | ||
220 | + g_assert_not_reached(); | ||
221 | + } | ||
222 | +} | 91 | +} |
223 | + | 92 | + |
224 | +/* Crypto two-reg SHA512 | 93 | static bool v7m_push_stack(ARMCPU *cpu) |
225 | + * 31 12 11 10 9 5 4 0 | 94 | { |
226 | + * +-----------------------------------------+--------+------+------+ | 95 | /* Do the "set up stack frame" part of exception entry, |
227 | + * | 1 1 0 0 1 1 1 0 1 1 0 0 0 0 0 0 1 0 0 0 | opcode | Rn | Rd | | 96 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
228 | + * +-----------------------------------------+--------+------+------+ | 97 | index XXXXXXX..XXXXXXX 100644 |
229 | + */ | 98 | --- a/target/arm/translate.c |
230 | +static void disas_crypto_two_reg_sha512(DisasContext *s, uint32_t insn) | 99 | +++ b/target/arm/translate.c |
231 | +{ | 100 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) |
232 | + int opcode = extract32(insn, 10, 2); | 101 | TCGv_i32 fptr = load_reg(s, rn); |
233 | + int rn = extract32(insn, 5, 5); | 102 | |
234 | + int rd = extract32(insn, 0, 5); | 103 | if (extract32(insn, 20, 1)) { |
235 | + TCGv_ptr tcg_rd_ptr, tcg_rn_ptr; | 104 | - /* VLLDM */ |
236 | + int feature; | 105 | + gen_helper_v7m_vlldm(cpu_env, fptr); |
237 | + CryptoTwoOpFn *genfn; | 106 | } else { |
238 | + | 107 | gen_helper_v7m_vlstm(cpu_env, fptr); |
239 | + switch (opcode) { | 108 | } |
240 | + case 0: /* SHA512SU0 */ | ||
241 | + feature = ARM_FEATURE_V8_SHA512; | ||
242 | + genfn = gen_helper_crypto_sha512su0; | ||
243 | + break; | ||
244 | + default: | ||
245 | + unallocated_encoding(s); | ||
246 | + return; | ||
247 | + } | ||
248 | + | ||
249 | + if (!arm_dc_feature(s, feature)) { | ||
250 | + unallocated_encoding(s); | ||
251 | + return; | ||
252 | + } | ||
253 | + | ||
254 | + if (!fp_access_check(s)) { | ||
255 | + return; | ||
256 | + } | ||
257 | + | ||
258 | + tcg_rd_ptr = vec_full_reg_ptr(s, rd); | ||
259 | + tcg_rn_ptr = vec_full_reg_ptr(s, rn); | ||
260 | + | ||
261 | + genfn(tcg_rd_ptr, tcg_rn_ptr); | ||
262 | + | ||
263 | + tcg_temp_free_ptr(tcg_rd_ptr); | ||
264 | + tcg_temp_free_ptr(tcg_rn_ptr); | ||
265 | +} | ||
266 | + | ||
267 | /* C3.6 Data processing - SIMD, inc Crypto | ||
268 | * | ||
269 | * As the decode gets a little complex we are using a table based | ||
270 | @@ -XXX,XX +XXX,XX @@ static const AArch64DecodeTable data_proc_simd[] = { | ||
271 | { 0x4e280800, 0xff3e0c00, disas_crypto_aes }, | ||
272 | { 0x5e000000, 0xff208c00, disas_crypto_three_reg_sha }, | ||
273 | { 0x5e280800, 0xff3e0c00, disas_crypto_two_reg_sha }, | ||
274 | + { 0xce608000, 0xffe0b000, disas_crypto_three_reg_sha512 }, | ||
275 | + { 0xcec08000, 0xfffff000, disas_crypto_two_reg_sha512 }, | ||
276 | { 0x00000000, 0x00000000, NULL } | ||
277 | }; | ||
278 | |||
279 | -- | 109 | -- |
280 | 2.16.1 | 110 | 2.20.1 |
281 | 111 | ||
282 | 112 | diff view generated by jsdifflib |
1 | The documentation for the generic loader claims that you can | 1 | Enable the FPU by default for the Cortex-M4 and Cortex-M33. |
---|---|---|---|
2 | set the PC for a CPU with an option of the form | ||
3 | -device loader,cpu-num=0,addr=0x10000004 | ||
4 | |||
5 | However if you try this QEMU complains: | ||
6 | cpu_num must be specified when setting a program counter | ||
7 | |||
8 | This is because we were testing against 0 rather than CPU_NONE. | ||
9 | 2 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 5 | Message-id: 20190416125744.27770-27-peter.maydell@linaro.org |
13 | Message-id: 20180205150426.20542-1-peter.maydell@linaro.org | ||
14 | --- | 6 | --- |
15 | hw/core/generic-loader.c | 2 +- | 7 | target/arm/cpu.c | 8 ++++++++ |
16 | 1 file changed, 1 insertion(+), 1 deletion(-) | 8 | 1 file changed, 8 insertions(+) |
17 | 9 | ||
18 | diff --git a/hw/core/generic-loader.c b/hw/core/generic-loader.c | 10 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
19 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/core/generic-loader.c | 12 | --- a/target/arm/cpu.c |
21 | +++ b/hw/core/generic-loader.c | 13 | +++ b/target/arm/cpu.c |
22 | @@ -XXX,XX +XXX,XX @@ static void generic_loader_realize(DeviceState *dev, Error **errp) | 14 | @@ -XXX,XX +XXX,XX @@ static void cortex_m4_initfn(Object *obj) |
23 | error_setg(errp, "data can not be specified when setting a " | 15 | set_feature(&cpu->env, ARM_FEATURE_M); |
24 | "program counter"); | 16 | set_feature(&cpu->env, ARM_FEATURE_M_MAIN); |
25 | return; | 17 | set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); |
26 | - } else if (!s->cpu_num) { | 18 | + set_feature(&cpu->env, ARM_FEATURE_VFP4); |
27 | + } else if (s->cpu_num == CPU_NONE) { | 19 | cpu->midr = 0x410fc240; /* r0p0 */ |
28 | error_setg(errp, "cpu_num must be specified when setting a " | 20 | cpu->pmsav7_dregion = 8; |
29 | "program counter"); | 21 | + cpu->isar.mvfr0 = 0x10110021; |
30 | return; | 22 | + cpu->isar.mvfr1 = 0x11000011; |
23 | + cpu->isar.mvfr2 = 0x00000000; | ||
24 | cpu->id_pfr0 = 0x00000030; | ||
25 | cpu->id_pfr1 = 0x00000200; | ||
26 | cpu->id_dfr0 = 0x00100000; | ||
27 | @@ -XXX,XX +XXX,XX @@ static void cortex_m33_initfn(Object *obj) | ||
28 | set_feature(&cpu->env, ARM_FEATURE_M_MAIN); | ||
29 | set_feature(&cpu->env, ARM_FEATURE_M_SECURITY); | ||
30 | set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); | ||
31 | + set_feature(&cpu->env, ARM_FEATURE_VFP4); | ||
32 | cpu->midr = 0x410fd213; /* r0p3 */ | ||
33 | cpu->pmsav7_dregion = 16; | ||
34 | cpu->sau_sregion = 8; | ||
35 | + cpu->isar.mvfr0 = 0x10110021; | ||
36 | + cpu->isar.mvfr1 = 0x11000011; | ||
37 | + cpu->isar.mvfr2 = 0x00000040; | ||
38 | cpu->id_pfr0 = 0x00000030; | ||
39 | cpu->id_pfr1 = 0x00000210; | ||
40 | cpu->id_dfr0 = 0x00200000; | ||
31 | -- | 41 | -- |
32 | 2.16.1 | 42 | 2.20.1 |
33 | 43 | ||
34 | 44 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Convert i.MX6 to use TYPE_IMX_USDHC since that's what real HW comes | 3 | This device is used by both ARM (BCM2836, for raspi2) and AArch64 |
4 | with. | 4 | (BCM2837, for raspi3) targets, and is not CPU-specific. |
5 | Move it to common object, so we build it once for all targets. | ||
5 | 6 | ||
6 | Cc: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
7 | Cc: Jason Wang <jasowang@redhat.com> | 8 | Message-id: 20190427133028.12874-1-philmd@redhat.com |
8 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | ||
10 | Cc: Michael S. Tsirkin <mst@redhat.com> | ||
11 | Cc: qemu-devel@nongnu.org | ||
12 | Cc: qemu-arm@nongnu.org | ||
13 | Cc: yurovsky@gmail.com | ||
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 11 | --- |
18 | hw/arm/fsl-imx6.c | 2 +- | 12 | hw/dma/Makefile.objs | 2 +- |
19 | 1 file changed, 1 insertion(+), 1 deletion(-) | 13 | 1 file changed, 1 insertion(+), 1 deletion(-) |
20 | 14 | ||
21 | diff --git a/hw/arm/fsl-imx6.c b/hw/arm/fsl-imx6.c | 15 | diff --git a/hw/dma/Makefile.objs b/hw/dma/Makefile.objs |
22 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/arm/fsl-imx6.c | 17 | --- a/hw/dma/Makefile.objs |
24 | +++ b/hw/arm/fsl-imx6.c | 18 | +++ b/hw/dma/Makefile.objs |
25 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6_init(Object *obj) | 19 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_XLNX_ZYNQMP_ARM) += xlnx-zdma.o |
26 | } | 20 | |
27 | 21 | obj-$(CONFIG_OMAP) += omap_dma.o soc_dma.o | |
28 | for (i = 0; i < FSL_IMX6_NUM_ESDHCS; i++) { | 22 | obj-$(CONFIG_PXA2XX) += pxa2xx_dma.o |
29 | - object_initialize(&s->esdhc[i], sizeof(s->esdhc[i]), TYPE_SYSBUS_SDHCI); | 23 | -obj-$(CONFIG_RASPI) += bcm2835_dma.o |
30 | + object_initialize(&s->esdhc[i], sizeof(s->esdhc[i]), TYPE_IMX_USDHC); | 24 | +common-obj-$(CONFIG_RASPI) += bcm2835_dma.o |
31 | qdev_set_parent_bus(DEVICE(&s->esdhc[i]), sysbus_get_default()); | ||
32 | snprintf(name, NAME_SIZE, "sdhc%d", i + 1); | ||
33 | object_property_add_child(obj, name, OBJECT(&s->esdhc[i]), NULL); | ||
34 | -- | 25 | -- |
35 | 2.16.1 | 26 | 2.20.1 |
36 | 27 | ||
37 | 28 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
1 | 2 | ||
3 | Reviewed-by: Thomas Huth <thuth@redhat.com> | ||
4 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
5 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | ||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
7 | Message-id: 20190412165416.7977-2-philmd@redhat.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | hw/arm/aspeed.c | 13 +++++++++---- | ||
11 | 1 file changed, 9 insertions(+), 4 deletions(-) | ||
12 | |||
13 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/arm/aspeed.c | ||
16 | +++ b/hw/arm/aspeed.c | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | #include "hw/arm/aspeed_soc.h" | ||
19 | #include "hw/boards.h" | ||
20 | #include "hw/i2c/smbus_eeprom.h" | ||
21 | +#include "hw/misc/pca9552.h" | ||
22 | +#include "hw/misc/tmp105.h" | ||
23 | #include "qemu/log.h" | ||
24 | #include "sysemu/block-backend.h" | ||
25 | #include "hw/loader.h" | ||
26 | @@ -XXX,XX +XXX,XX @@ static void ast2500_evb_i2c_init(AspeedBoardState *bmc) | ||
27 | eeprom_buf); | ||
28 | |||
29 | /* The AST2500 EVB expects a LM75 but a TMP105 is compatible */ | ||
30 | - i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 7), "tmp105", 0x4d); | ||
31 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 7), | ||
32 | + TYPE_TMP105, 0x4d); | ||
33 | |||
34 | /* The AST2500 EVB does not have an RTC. Let's pretend that one is | ||
35 | * plugged on the I2C bus header */ | ||
36 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | ||
37 | AspeedSoCState *soc = &bmc->soc; | ||
38 | uint8_t *eeprom_buf = g_malloc0(8 * 1024); | ||
39 | |||
40 | - i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 3), "pca9552", 0x60); | ||
41 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 3), TYPE_PCA9552, | ||
42 | + 0x60); | ||
43 | |||
44 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 4), "tmp423", 0x4c); | ||
45 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 5), "tmp423", 0x4c); | ||
46 | |||
47 | /* The Witherspoon expects a TMP275 but a TMP105 is compatible */ | ||
48 | - i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 9), "tmp105", 0x4a); | ||
49 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 9), TYPE_TMP105, | ||
50 | + 0x4a); | ||
51 | |||
52 | /* The witherspoon board expects Epson RX8900 I2C RTC but a ds1338 is | ||
53 | * good enough */ | ||
54 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | ||
55 | |||
56 | smbus_eeprom_init_one(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), 0x51, | ||
57 | eeprom_buf); | ||
58 | - i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "pca9552", | ||
59 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), TYPE_PCA9552, | ||
60 | 0x60); | ||
61 | } | ||
62 | |||
63 | -- | ||
64 | 2.20.1 | ||
65 | |||
66 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Add minimal code needed to allow upstream Linux guest to boot. | 3 | Suggested-by: Markus Armbruster <armbru@redhat.com> |
4 | 4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | |
5 | Cc: Peter Maydell <peter.maydell@linaro.org> | 5 | Message-id: 20190412165416.7977-3-philmd@redhat.com |
6 | Cc: Jason Wang <jasowang@redhat.com> | ||
7 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | ||
9 | Cc: Michael S. Tsirkin <mst@redhat.com> | ||
10 | Cc: qemu-devel@nongnu.org | ||
11 | Cc: qemu-arm@nongnu.org | ||
12 | Cc: yurovsky@gmail.com | ||
13 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
15 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 8 | --- |
18 | include/hw/timer/imx_gpt.h | 1 + | 9 | hw/arm/nseries.c | 3 ++- |
19 | hw/timer/imx_gpt.c | 25 +++++++++++++++++++++++++ | 10 | 1 file changed, 2 insertions(+), 1 deletion(-) |
20 | 2 files changed, 26 insertions(+) | ||
21 | 11 | ||
22 | diff --git a/include/hw/timer/imx_gpt.h b/include/hw/timer/imx_gpt.h | 12 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c |
23 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/include/hw/timer/imx_gpt.h | 14 | --- a/hw/arm/nseries.c |
25 | +++ b/include/hw/timer/imx_gpt.h | 15 | +++ b/hw/arm/nseries.c |
26 | @@ -XXX,XX +XXX,XX @@ | 16 | @@ -XXX,XX +XXX,XX @@ |
27 | #define TYPE_IMX25_GPT "imx25.gpt" | 17 | #include "hw/boards.h" |
28 | #define TYPE_IMX31_GPT "imx31.gpt" | 18 | #include "hw/i2c/i2c.h" |
29 | #define TYPE_IMX6_GPT "imx6.gpt" | 19 | #include "hw/devices.h" |
30 | +#define TYPE_IMX7_GPT "imx7.gpt" | 20 | +#include "hw/misc/tmp105.h" |
31 | 21 | #include "hw/block/flash.h" | |
32 | #define TYPE_IMX_GPT TYPE_IMX25_GPT | 22 | #include "hw/hw.h" |
33 | 23 | #include "hw/bt.h" | |
34 | diff --git a/hw/timer/imx_gpt.c b/hw/timer/imx_gpt.c | 24 | @@ -XXX,XX +XXX,XX @@ static void n8x0_i2c_setup(struct n800_s *s) |
35 | index XXXXXXX..XXXXXXX 100644 | 25 | qemu_register_powerdown_notifier(&n8x0_system_powerdown_notifier); |
36 | --- a/hw/timer/imx_gpt.c | 26 | |
37 | +++ b/hw/timer/imx_gpt.c | 27 | /* Attach a TMP105 PM chip (A0 wired to ground) */ |
38 | @@ -XXX,XX +XXX,XX @@ static const IMXClk imx6_gpt_clocks[] = { | 28 | - dev = i2c_create_slave(i2c, "tmp105", N8X0_TMP105_ADDR); |
39 | CLK_HIGH, /* 111 reference clock */ | 29 | + dev = i2c_create_slave(i2c, TYPE_TMP105, N8X0_TMP105_ADDR); |
40 | }; | 30 | qdev_connect_gpio_out(dev, 0, tmp_irq); |
41 | |||
42 | +static const IMXClk imx7_gpt_clocks[] = { | ||
43 | + CLK_NONE, /* 000 No clock source */ | ||
44 | + CLK_IPG, /* 001 ipg_clk, 532MHz*/ | ||
45 | + CLK_IPG_HIGH, /* 010 ipg_clk_highfreq */ | ||
46 | + CLK_EXT, /* 011 External clock */ | ||
47 | + CLK_32k, /* 100 ipg_clk_32k */ | ||
48 | + CLK_HIGH, /* 101 reference clock */ | ||
49 | + CLK_NONE, /* 110 not defined */ | ||
50 | + CLK_NONE, /* 111 not defined */ | ||
51 | +}; | ||
52 | + | ||
53 | static void imx_gpt_set_freq(IMXGPTState *s) | ||
54 | { | ||
55 | uint32_t clksrc = extract32(s->cr, GPT_CR_CLKSRC_SHIFT, 3); | ||
56 | @@ -XXX,XX +XXX,XX @@ static void imx6_gpt_init(Object *obj) | ||
57 | s->clocks = imx6_gpt_clocks; | ||
58 | } | 31 | } |
59 | 32 | ||
60 | +static void imx7_gpt_init(Object *obj) | ||
61 | +{ | ||
62 | + IMXGPTState *s = IMX_GPT(obj); | ||
63 | + | ||
64 | + s->clocks = imx7_gpt_clocks; | ||
65 | +} | ||
66 | + | ||
67 | static const TypeInfo imx25_gpt_info = { | ||
68 | .name = TYPE_IMX25_GPT, | ||
69 | .parent = TYPE_SYS_BUS_DEVICE, | ||
70 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo imx6_gpt_info = { | ||
71 | .instance_init = imx6_gpt_init, | ||
72 | }; | ||
73 | |||
74 | +static const TypeInfo imx7_gpt_info = { | ||
75 | + .name = TYPE_IMX7_GPT, | ||
76 | + .parent = TYPE_IMX25_GPT, | ||
77 | + .instance_init = imx7_gpt_init, | ||
78 | +}; | ||
79 | + | ||
80 | static void imx_gpt_register_types(void) | ||
81 | { | ||
82 | type_register_static(&imx25_gpt_info); | ||
83 | type_register_static(&imx31_gpt_info); | ||
84 | type_register_static(&imx6_gpt_info); | ||
85 | + type_register_static(&imx7_gpt_info); | ||
86 | } | ||
87 | |||
88 | type_init(imx_gpt_register_types) | ||
89 | -- | 33 | -- |
90 | 2.16.1 | 34 | 2.20.1 |
91 | 35 | ||
92 | 36 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | IP block found on several generations of i.MX family does not use | 3 | No code used the tc6393xb_gpio_in_get() and tc6393xb_gpio_out_set() |
4 | vanilla SDHCI implementation and it comes with a number of quirks. | 4 | functions since their introduction in commit 88d2c950b002. Time to |
5 | remove them. | ||
5 | 6 | ||
6 | Introduce i.MX SDHCI subtype of SDHCI block to add code necessary to | 7 | Suggested-by: Markus Armbruster <armbru@redhat.com> |
7 | support unmodified Linux guest driver. | 8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
8 | 9 | Message-id: 20190412165416.7977-4-philmd@redhat.com | |
9 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Cc: Jason Wang <jasowang@redhat.com> | ||
11 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
12 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | ||
13 | Cc: Michael S. Tsirkin <mst@redhat.com> | ||
14 | Cc: qemu-devel@nongnu.org | ||
15 | Cc: qemu-arm@nongnu.org | ||
16 | Cc: yurovsky@gmail.com | ||
17 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
19 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
20 | [PMM: define and use ESDHC_UNDOCUMENTED_REG27] | ||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
22 | --- | 12 | --- |
23 | hw/sd/sdhci-internal.h | 23 +++++ | 13 | include/hw/devices.h | 3 --- |
24 | include/hw/sd/sdhci.h | 13 +++ | 14 | hw/display/tc6393xb.c | 16 ---------------- |
25 | hw/sd/sdhci.c | 230 ++++++++++++++++++++++++++++++++++++++++++++++++- | 15 | 2 files changed, 19 deletions(-) |
26 | 3 files changed, 265 insertions(+), 1 deletion(-) | ||
27 | 16 | ||
28 | diff --git a/hw/sd/sdhci-internal.h b/hw/sd/sdhci-internal.h | 17 | diff --git a/include/hw/devices.h b/include/hw/devices.h |
29 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/hw/sd/sdhci-internal.h | 19 | --- a/include/hw/devices.h |
31 | +++ b/hw/sd/sdhci-internal.h | 20 | +++ b/include/hw/devices.h |
32 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ void retu_key_event(void *retu, int state); |
33 | 22 | typedef struct TC6393xbState TC6393xbState; | |
34 | /* R/W Host control Register 0x0 */ | 23 | TC6393xbState *tc6393xb_init(struct MemoryRegion *sysmem, |
35 | #define SDHC_HOSTCTL 0x28 | 24 | uint32_t base, qemu_irq irq); |
36 | +#define SDHC_CTRL_LED 0x01 | 25 | -void tc6393xb_gpio_out_set(TC6393xbState *s, int line, |
37 | #define SDHC_CTRL_DMA_CHECK_MASK 0x18 | 26 | - qemu_irq handler); |
38 | #define SDHC_CTRL_SDMA 0x00 | 27 | -qemu_irq *tc6393xb_gpio_in_get(TC6393xbState *s); |
39 | #define SDHC_CTRL_ADMA1_32 0x08 | 28 | qemu_irq tc6393xb_l3v_get(TC6393xbState *s); |
40 | #define SDHC_CTRL_ADMA2_32 0x10 | 29 | |
41 | #define SDHC_CTRL_ADMA2_64 0x18 | 30 | #endif |
42 | #define SDHC_DMA_TYPE(x) ((x) & SDHC_CTRL_DMA_CHECK_MASK) | 31 | diff --git a/hw/display/tc6393xb.c b/hw/display/tc6393xb.c |
43 | +#define SDHC_CTRL_4BITBUS 0x02 | 32 | index XXXXXXX..XXXXXXX 100644 |
44 | +#define SDHC_CTRL_8BITBUS 0x20 | 33 | --- a/hw/display/tc6393xb.c |
45 | +#define SDHC_CTRL_CDTEST_INS 0x40 | 34 | +++ b/hw/display/tc6393xb.c |
46 | +#define SDHC_CTRL_CDTEST_EN 0x80 | 35 | @@ -XXX,XX +XXX,XX @@ struct TC6393xbState { |
47 | + | 36 | blanked : 1; |
48 | |||
49 | /* R/W Power Control Register 0x0 */ | ||
50 | #define SDHC_PWRCON 0x29 | ||
51 | @@ -XXX,XX +XXX,XX @@ enum { | ||
52 | sdhc_gap_write = 2 /* SDHC stopped at block gap during write operation */ | ||
53 | }; | 37 | }; |
54 | 38 | ||
55 | +extern const VMStateDescription sdhci_vmstate; | 39 | -qemu_irq *tc6393xb_gpio_in_get(TC6393xbState *s) |
56 | + | 40 | -{ |
57 | + | 41 | - return s->gpio_in; |
58 | +#define ESDHC_MIX_CTRL 0x48 | 42 | -} |
59 | +#define ESDHC_VENDOR_SPEC 0xc0 | 43 | - |
60 | +#define ESDHC_DLL_CTRL 0x60 | 44 | static void tc6393xb_gpio_set(void *opaque, int line, int level) |
61 | + | 45 | { |
62 | +#define ESDHC_TUNING_CTRL 0xcc | 46 | // TC6393xbState *s = opaque; |
63 | +#define ESDHC_TUNE_CTRL_STATUS 0x68 | 47 | @@ -XXX,XX +XXX,XX @@ static void tc6393xb_gpio_set(void *opaque, int line, int level) |
64 | +#define ESDHC_WTMK_LVL 0x44 | 48 | // FIXME: how does the chip reflect the GPIO input level change? |
65 | + | ||
66 | +/* Undocumented register used by guests working around erratum ERR004536 */ | ||
67 | +#define ESDHC_UNDOCUMENTED_REG27 0x6c | ||
68 | + | ||
69 | +#define ESDHC_CTRL_4BITBUS (0x1 << 1) | ||
70 | +#define ESDHC_CTRL_8BITBUS (0x2 << 1) | ||
71 | + | ||
72 | #endif | ||
73 | diff --git a/include/hw/sd/sdhci.h b/include/hw/sd/sdhci.h | ||
74 | index XXXXXXX..XXXXXXX 100644 | ||
75 | --- a/include/hw/sd/sdhci.h | ||
76 | +++ b/include/hw/sd/sdhci.h | ||
77 | @@ -XXX,XX +XXX,XX @@ typedef struct SDHCIState { | ||
78 | AddressSpace sysbus_dma_as; | ||
79 | AddressSpace *dma_as; | ||
80 | MemoryRegion *dma_mr; | ||
81 | + const MemoryRegionOps *io_ops; | ||
82 | |||
83 | QEMUTimer *insert_timer; /* timer for 'changing' sd card. */ | ||
84 | QEMUTimer *transfer_timer; | ||
85 | @@ -XXX,XX +XXX,XX @@ typedef struct SDHCIState { | ||
86 | |||
87 | /* Configurable properties */ | ||
88 | bool pending_insert_quirk; /* Quirk for Raspberry Pi card insert int */ | ||
89 | + uint32_t quirks; | ||
90 | } SDHCIState; | ||
91 | |||
92 | +/* | ||
93 | + * Controller does not provide transfer-complete interrupt when not | ||
94 | + * busy. | ||
95 | + * | ||
96 | + * NOTE: This definition is taken out of Linux kernel and so the | ||
97 | + * original bit number is preserved | ||
98 | + */ | ||
99 | +#define SDHCI_QUIRK_NO_BUSY_IRQ BIT(14) | ||
100 | + | ||
101 | #define TYPE_PCI_SDHCI "sdhci-pci" | ||
102 | #define PCI_SDHCI(obj) OBJECT_CHECK(SDHCIState, (obj), TYPE_PCI_SDHCI) | ||
103 | |||
104 | @@ -XXX,XX +XXX,XX @@ typedef struct SDHCIState { | ||
105 | #define SYSBUS_SDHCI(obj) \ | ||
106 | OBJECT_CHECK(SDHCIState, (obj), TYPE_SYSBUS_SDHCI) | ||
107 | |||
108 | +#define TYPE_IMX_USDHC "imx-usdhc" | ||
109 | + | ||
110 | #endif /* SDHCI_H */ | ||
111 | diff --git a/hw/sd/sdhci.c b/hw/sd/sdhci.c | ||
112 | index XXXXXXX..XXXXXXX 100644 | ||
113 | --- a/hw/sd/sdhci.c | ||
114 | +++ b/hw/sd/sdhci.c | ||
115 | @@ -XXX,XX +XXX,XX @@ static void sdhci_send_command(SDHCIState *s) | ||
116 | } | ||
117 | } | ||
118 | |||
119 | - if ((s->norintstsen & SDHC_NISEN_TRSCMP) && | ||
120 | + if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) && | ||
121 | + (s->norintstsen & SDHC_NISEN_TRSCMP) && | ||
122 | (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) { | ||
123 | s->norintsts |= SDHC_NIS_TRSCMP; | ||
124 | } | ||
125 | @@ -XXX,XX +XXX,XX @@ static void sdhci_initfn(SDHCIState *s) | ||
126 | |||
127 | s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s); | ||
128 | s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s); | ||
129 | + | ||
130 | + s->io_ops = &sdhci_mmio_ops; | ||
131 | } | 49 | } |
132 | 50 | ||
133 | static void sdhci_uninitfn(SDHCIState *s) | 51 | -void tc6393xb_gpio_out_set(TC6393xbState *s, int line, |
134 | @@ -XXX,XX +XXX,XX @@ static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp) | 52 | - qemu_irq handler) |
135 | } | 53 | -{ |
136 | 54 | - if (line >= TC6393XB_GPIOS) { | |
137 | sysbus_init_irq(sbd, &s->irq); | 55 | - fprintf(stderr, "TC6393xb: no GPIO pin %d\n", line); |
138 | + | 56 | - return; |
139 | + memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci", | 57 | - } |
140 | + SDHC_REGISTERS_MAP_SIZE); | 58 | - |
141 | + | 59 | - s->handler[line] = handler; |
142 | sysbus_init_mmio(sbd, &s->iomem); | 60 | -} |
143 | } | 61 | - |
144 | 62 | static void tc6393xb_gpio_handler_update(TC6393xbState *s) | |
145 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo sdhci_bus_info = { | ||
146 | .class_init = sdhci_bus_class_init, | ||
147 | }; | ||
148 | |||
149 | +static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size) | ||
150 | +{ | ||
151 | + SDHCIState *s = SYSBUS_SDHCI(opaque); | ||
152 | + uint32_t ret; | ||
153 | + uint16_t hostctl; | ||
154 | + | ||
155 | + switch (offset) { | ||
156 | + default: | ||
157 | + return sdhci_read(opaque, offset, size); | ||
158 | + | ||
159 | + case SDHC_HOSTCTL: | ||
160 | + /* | ||
161 | + * For a detailed explanation on the following bit | ||
162 | + * manipulation code see comments in a similar part of | ||
163 | + * usdhc_write() | ||
164 | + */ | ||
165 | + hostctl = SDHC_DMA_TYPE(s->hostctl) << (8 - 3); | ||
166 | + | ||
167 | + if (s->hostctl & SDHC_CTRL_8BITBUS) { | ||
168 | + hostctl |= ESDHC_CTRL_8BITBUS; | ||
169 | + } | ||
170 | + | ||
171 | + if (s->hostctl & SDHC_CTRL_4BITBUS) { | ||
172 | + hostctl |= ESDHC_CTRL_4BITBUS; | ||
173 | + } | ||
174 | + | ||
175 | + ret = hostctl; | ||
176 | + ret |= (uint32_t)s->blkgap << 16; | ||
177 | + ret |= (uint32_t)s->wakcon << 24; | ||
178 | + | ||
179 | + break; | ||
180 | + | ||
181 | + case ESDHC_DLL_CTRL: | ||
182 | + case ESDHC_TUNE_CTRL_STATUS: | ||
183 | + case ESDHC_UNDOCUMENTED_REG27: | ||
184 | + case ESDHC_TUNING_CTRL: | ||
185 | + case ESDHC_VENDOR_SPEC: | ||
186 | + case ESDHC_MIX_CTRL: | ||
187 | + case ESDHC_WTMK_LVL: | ||
188 | + ret = 0; | ||
189 | + break; | ||
190 | + } | ||
191 | + | ||
192 | + return ret; | ||
193 | +} | ||
194 | + | ||
195 | +static void | ||
196 | +usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) | ||
197 | +{ | ||
198 | + SDHCIState *s = SYSBUS_SDHCI(opaque); | ||
199 | + uint8_t hostctl; | ||
200 | + uint32_t value = (uint32_t)val; | ||
201 | + | ||
202 | + switch (offset) { | ||
203 | + case ESDHC_DLL_CTRL: | ||
204 | + case ESDHC_TUNE_CTRL_STATUS: | ||
205 | + case ESDHC_UNDOCUMENTED_REG27: | ||
206 | + case ESDHC_TUNING_CTRL: | ||
207 | + case ESDHC_WTMK_LVL: | ||
208 | + case ESDHC_VENDOR_SPEC: | ||
209 | + break; | ||
210 | + | ||
211 | + case SDHC_HOSTCTL: | ||
212 | + /* | ||
213 | + * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL) | ||
214 | + * | ||
215 | + * 7 6 5 4 3 2 1 0 | ||
216 | + * |-----------+--------+--------+-----------+----------+---------| | ||
217 | + * | Card | Card | Endian | DATA3 | Data | Led | | ||
218 | + * | Detect | Detect | Mode | as Card | Transfer | Control | | ||
219 | + * | Signal | Test | | Detection | Width | | | ||
220 | + * | Selection | Level | | Pin | | | | ||
221 | + * |-----------+--------+--------+-----------+----------+---------| | ||
222 | + * | ||
223 | + * and 0x29 | ||
224 | + * | ||
225 | + * 15 10 9 8 | ||
226 | + * |----------+------| | ||
227 | + * | Reserved | DMA | | ||
228 | + * | | Sel. | | ||
229 | + * | | | | ||
230 | + * |----------+------| | ||
231 | + * | ||
232 | + * and here's what SDCHI spec expects those offsets to be: | ||
233 | + * | ||
234 | + * 0x28 (Host Control Register) | ||
235 | + * | ||
236 | + * 7 6 5 4 3 2 1 0 | ||
237 | + * |--------+--------+----------+------+--------+----------+---------| | ||
238 | + * | Card | Card | Extended | DMA | High | Data | LED | | ||
239 | + * | Detect | Detect | Data | Sel. | Speed | Transfer | Control | | ||
240 | + * | Signal | Test | Transfer | | Enable | Width | | | ||
241 | + * | Sel. | Level | Width | | | | | | ||
242 | + * |--------+--------+----------+------+--------+----------+---------| | ||
243 | + * | ||
244 | + * and 0x29 (Power Control Register) | ||
245 | + * | ||
246 | + * |----------------------------------| | ||
247 | + * | Power Control Register | | ||
248 | + * | | | ||
249 | + * | Description omitted, | | ||
250 | + * | since it has no analog in ESDHCI | | ||
251 | + * | | | ||
252 | + * |----------------------------------| | ||
253 | + * | ||
254 | + * Since offsets 0x2A and 0x2B should be compatible between | ||
255 | + * both IP specs we only need to reconcile least 16-bit of the | ||
256 | + * word we've been given. | ||
257 | + */ | ||
258 | + | ||
259 | + /* | ||
260 | + * First, save bits 7 6 and 0 since they are identical | ||
261 | + */ | ||
262 | + hostctl = value & (SDHC_CTRL_LED | | ||
263 | + SDHC_CTRL_CDTEST_INS | | ||
264 | + SDHC_CTRL_CDTEST_EN); | ||
265 | + /* | ||
266 | + * Second, split "Data Transfer Width" from bits 2 and 1 in to | ||
267 | + * bits 5 and 1 | ||
268 | + */ | ||
269 | + if (value & ESDHC_CTRL_8BITBUS) { | ||
270 | + hostctl |= SDHC_CTRL_8BITBUS; | ||
271 | + } | ||
272 | + | ||
273 | + if (value & ESDHC_CTRL_4BITBUS) { | ||
274 | + hostctl |= ESDHC_CTRL_4BITBUS; | ||
275 | + } | ||
276 | + | ||
277 | + /* | ||
278 | + * Third, move DMA select from bits 9 and 8 to bits 4 and 3 | ||
279 | + */ | ||
280 | + hostctl |= SDHC_DMA_TYPE(value >> (8 - 3)); | ||
281 | + | ||
282 | + /* | ||
283 | + * Now place the corrected value into low 16-bit of the value | ||
284 | + * we are going to give standard SDHCI write function | ||
285 | + * | ||
286 | + * NOTE: This transformation should be the inverse of what can | ||
287 | + * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux | ||
288 | + * kernel | ||
289 | + */ | ||
290 | + value &= ~UINT16_MAX; | ||
291 | + value |= hostctl; | ||
292 | + value |= (uint16_t)s->pwrcon << 8; | ||
293 | + | ||
294 | + sdhci_write(opaque, offset, value, size); | ||
295 | + break; | ||
296 | + | ||
297 | + case ESDHC_MIX_CTRL: | ||
298 | + /* | ||
299 | + * So, when SD/MMC stack in Linux tries to write to "Transfer | ||
300 | + * Mode Register", ESDHC i.MX quirk code will translate it | ||
301 | + * into a write to ESDHC_MIX_CTRL, so we do the opposite in | ||
302 | + * order to get where we started | ||
303 | + * | ||
304 | + * Note that Auto CMD23 Enable bit is located in a wrong place | ||
305 | + * on i.MX, but since it is not used by QEMU we do not care. | ||
306 | + * | ||
307 | + * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...) | ||
308 | + * here becuase it will result in a call to | ||
309 | + * sdhci_send_command(s) which we don't want. | ||
310 | + * | ||
311 | + */ | ||
312 | + s->trnmod = value & UINT16_MAX; | ||
313 | + break; | ||
314 | + case SDHC_TRNMOD: | ||
315 | + /* | ||
316 | + * Similar to above, but this time a write to "Command | ||
317 | + * Register" will be translated into a 4-byte write to | ||
318 | + * "Transfer Mode register" where lower 16-bit of value would | ||
319 | + * be set to zero. So what we do is fill those bits with | ||
320 | + * cached value from s->trnmod and let the SDHCI | ||
321 | + * infrastructure handle the rest | ||
322 | + */ | ||
323 | + sdhci_write(opaque, offset, val | s->trnmod, size); | ||
324 | + break; | ||
325 | + case SDHC_BLKSIZE: | ||
326 | + /* | ||
327 | + * ESDHCI does not implement "Host SDMA Buffer Boundary", and | ||
328 | + * Linux driver will try to zero this field out which will | ||
329 | + * break the rest of SDHCI emulation. | ||
330 | + * | ||
331 | + * Linux defaults to maximum possible setting (512K boundary) | ||
332 | + * and it seems to be the only option that i.MX IP implements, | ||
333 | + * so we artificially set it to that value. | ||
334 | + */ | ||
335 | + val |= 0x7 << 12; | ||
336 | + /* FALLTHROUGH */ | ||
337 | + default: | ||
338 | + sdhci_write(opaque, offset, val, size); | ||
339 | + break; | ||
340 | + } | ||
341 | +} | ||
342 | + | ||
343 | + | ||
344 | +static const MemoryRegionOps usdhc_mmio_ops = { | ||
345 | + .read = usdhc_read, | ||
346 | + .write = usdhc_write, | ||
347 | + .valid = { | ||
348 | + .min_access_size = 1, | ||
349 | + .max_access_size = 4, | ||
350 | + .unaligned = false | ||
351 | + }, | ||
352 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
353 | +}; | ||
354 | + | ||
355 | +static void imx_usdhc_init(Object *obj) | ||
356 | +{ | ||
357 | + SDHCIState *s = SYSBUS_SDHCI(obj); | ||
358 | + | ||
359 | + s->io_ops = &usdhc_mmio_ops; | ||
360 | + s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ; | ||
361 | +} | ||
362 | + | ||
363 | +static const TypeInfo imx_usdhc_info = { | ||
364 | + .name = TYPE_IMX_USDHC, | ||
365 | + .parent = TYPE_SYSBUS_SDHCI, | ||
366 | + .instance_init = imx_usdhc_init, | ||
367 | +}; | ||
368 | + | ||
369 | static void sdhci_register_types(void) | ||
370 | { | 63 | { |
371 | type_register_static(&sdhci_pci_info); | 64 | uint32_t level, diff; |
372 | type_register_static(&sdhci_sysbus_info); | ||
373 | type_register_static(&sdhci_bus_info); | ||
374 | + type_register_static(&imx_usdhc_info); | ||
375 | } | ||
376 | |||
377 | type_init(sdhci_register_types) | ||
378 | -- | 65 | -- |
379 | 2.16.1 | 66 | 2.20.1 |
380 | 67 | ||
381 | 68 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Add code to emulate Chipidea USB IP (used in i.MX SoCs). Tested to | 3 | Reviewed-by: Markus Armbruster <armbru@redhat.com> |
4 | work against: | 4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
5 | 5 | Message-id: 20190412165416.7977-5-philmd@redhat.com | |
6 | -usb -drive if=none,id=stick,file=usb.img,format=raw -device \ | ||
7 | usb-storage,bus=usb-bus.0,drive=stick | ||
8 | |||
9 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Cc: Jason Wang <jasowang@redhat.com> | ||
11 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
12 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | ||
13 | Cc: Michael S. Tsirkin <mst@redhat.com> | ||
14 | Cc: qemu-devel@nongnu.org | ||
15 | Cc: qemu-arm@nongnu.org | ||
16 | Cc: yurovsky@gmail.com | ||
17 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
18 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | --- | 7 | --- |
21 | hw/usb/Makefile.objs | 1 + | 8 | include/hw/devices.h | 6 ------ |
22 | include/hw/usb/chipidea.h | 16 +++++ | 9 | include/hw/display/tc6393xb.h | 24 ++++++++++++++++++++++++ |
23 | hw/usb/chipidea.c | 176 ++++++++++++++++++++++++++++++++++++++++++++++ | 10 | hw/arm/tosa.c | 2 +- |
24 | 3 files changed, 193 insertions(+) | 11 | hw/display/tc6393xb.c | 2 +- |
25 | create mode 100644 include/hw/usb/chipidea.h | 12 | MAINTAINERS | 1 + |
26 | create mode 100644 hw/usb/chipidea.c | 13 | 5 files changed, 27 insertions(+), 8 deletions(-) |
14 | create mode 100644 include/hw/display/tc6393xb.h | ||
27 | 15 | ||
28 | diff --git a/hw/usb/Makefile.objs b/hw/usb/Makefile.objs | 16 | diff --git a/include/hw/devices.h b/include/hw/devices.h |
29 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/hw/usb/Makefile.objs | 18 | --- a/include/hw/devices.h |
31 | +++ b/hw/usb/Makefile.objs | 19 | +++ b/include/hw/devices.h |
32 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_USB_XHCI_NEC) += hcd-xhci-nec.o | 20 | @@ -XXX,XX +XXX,XX @@ void *tahvo_init(qemu_irq irq, int betty); |
33 | common-obj-$(CONFIG_USB_MUSB) += hcd-musb.o | 21 | |
34 | 22 | void retu_key_event(void *retu, int state); | |
35 | obj-$(CONFIG_TUSB6010) += tusb6010.o | 23 | |
36 | +obj-$(CONFIG_IMX) += chipidea.o | 24 | -/* tc6393xb.c */ |
37 | 25 | -typedef struct TC6393xbState TC6393xbState; | |
38 | # emulated usb devices | 26 | -TC6393xbState *tc6393xb_init(struct MemoryRegion *sysmem, |
39 | common-obj-$(CONFIG_USB) += dev-hub.o | 27 | - uint32_t base, qemu_irq irq); |
40 | diff --git a/include/hw/usb/chipidea.h b/include/hw/usb/chipidea.h | 28 | -qemu_irq tc6393xb_l3v_get(TC6393xbState *s); |
29 | - | ||
30 | #endif | ||
31 | diff --git a/include/hw/display/tc6393xb.h b/include/hw/display/tc6393xb.h | ||
41 | new file mode 100644 | 32 | new file mode 100644 |
42 | index XXXXXXX..XXXXXXX | 33 | index XXXXXXX..XXXXXXX |
43 | --- /dev/null | 34 | --- /dev/null |
44 | +++ b/include/hw/usb/chipidea.h | 35 | +++ b/include/hw/display/tc6393xb.h |
45 | @@ -XXX,XX +XXX,XX @@ | ||
46 | +#ifndef CHIPIDEA_H | ||
47 | +#define CHIPIDEA_H | ||
48 | + | ||
49 | +#include "hw/usb/hcd-ehci.h" | ||
50 | + | ||
51 | +typedef struct ChipideaState { | ||
52 | + /*< private >*/ | ||
53 | + EHCISysBusState parent_obj; | ||
54 | + | ||
55 | + MemoryRegion iomem[3]; | ||
56 | +} ChipideaState; | ||
57 | + | ||
58 | +#define TYPE_CHIPIDEA "usb-chipidea" | ||
59 | +#define CHIPIDEA(obj) OBJECT_CHECK(ChipideaState, (obj), TYPE_CHIPIDEA) | ||
60 | + | ||
61 | +#endif /* CHIPIDEA_H */ | ||
62 | diff --git a/hw/usb/chipidea.c b/hw/usb/chipidea.c | ||
63 | new file mode 100644 | ||
64 | index XXXXXXX..XXXXXXX | ||
65 | --- /dev/null | ||
66 | +++ b/hw/usb/chipidea.c | ||
67 | @@ -XXX,XX +XXX,XX @@ | 36 | @@ -XXX,XX +XXX,XX @@ |
68 | +/* | 37 | +/* |
69 | + * Copyright (c) 2018, Impinj, Inc. | 38 | + * Toshiba TC6393XB I/O Controller. |
39 | + * Found in Sharp Zaurus SL-6000 (tosa) or some | ||
40 | + * Toshiba e-Series PDAs. | ||
70 | + * | 41 | + * |
71 | + * Chipidea USB block emulation code | 42 | + * Copyright (c) 2007 Hervé Poussineau |
72 | + * | ||
73 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
74 | + * | 43 | + * |
75 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 44 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. |
76 | + * See the COPYING file in the top-level directory. | 45 | + * See the COPYING file in the top-level directory. |
77 | + */ | 46 | + */ |
78 | + | 47 | + |
79 | +#include "qemu/osdep.h" | 48 | +#ifndef HW_DISPLAY_TC6393XB_H |
80 | +#include "hw/usb/hcd-ehci.h" | 49 | +#define HW_DISPLAY_TC6393XB_H |
81 | +#include "hw/usb/chipidea.h" | ||
82 | +#include "qemu/log.h" | ||
83 | + | 50 | + |
84 | +enum { | 51 | +#include "exec/memory.h" |
85 | + CHIPIDEA_USBx_DCIVERSION = 0x000, | 52 | +#include "hw/irq.h" |
86 | + CHIPIDEA_USBx_DCCPARAMS = 0x004, | ||
87 | + CHIPIDEA_USBx_DCCPARAMS_HC = BIT(8), | ||
88 | +}; | ||
89 | + | 53 | + |
90 | +static uint64_t chipidea_read(void *opaque, hwaddr offset, | 54 | +typedef struct TC6393xbState TC6393xbState; |
91 | + unsigned size) | ||
92 | +{ | ||
93 | + return 0; | ||
94 | +} | ||
95 | + | 55 | + |
96 | +static void chipidea_write(void *opaque, hwaddr offset, | 56 | +TC6393xbState *tc6393xb_init(struct MemoryRegion *sysmem, |
97 | + uint64_t value, unsigned size) | 57 | + uint32_t base, qemu_irq irq); |
98 | +{ | 58 | +qemu_irq tc6393xb_l3v_get(TC6393xbState *s); |
99 | +} | ||
100 | + | 59 | + |
101 | +static const struct MemoryRegionOps chipidea_ops = { | 60 | +#endif |
102 | + .read = chipidea_read, | 61 | diff --git a/hw/arm/tosa.c b/hw/arm/tosa.c |
103 | + .write = chipidea_write, | 62 | index XXXXXXX..XXXXXXX 100644 |
104 | + .endianness = DEVICE_NATIVE_ENDIAN, | 63 | --- a/hw/arm/tosa.c |
105 | + .impl = { | 64 | +++ b/hw/arm/tosa.c |
106 | + /* | 65 | @@ -XXX,XX +XXX,XX @@ |
107 | + * Our device would not work correctly if the guest was doing | 66 | #include "hw/hw.h" |
108 | + * unaligned access. This might not be a limitation on the | 67 | #include "hw/arm/pxa.h" |
109 | + * real device but in practice there is no reason for a guest | 68 | #include "hw/arm/arm.h" |
110 | + * to access this device unaligned. | 69 | -#include "hw/devices.h" |
111 | + */ | 70 | #include "hw/arm/sharpsl.h" |
112 | + .min_access_size = 4, | 71 | #include "hw/pcmcia.h" |
113 | + .max_access_size = 4, | 72 | #include "hw/boards.h" |
114 | + .unaligned = false, | 73 | +#include "hw/display/tc6393xb.h" |
115 | + }, | 74 | #include "hw/i2c/i2c.h" |
116 | +}; | 75 | #include "hw/ssi/ssi.h" |
117 | + | 76 | #include "hw/sysbus.h" |
118 | +static uint64_t chipidea_dc_read(void *opaque, hwaddr offset, | 77 | diff --git a/hw/display/tc6393xb.c b/hw/display/tc6393xb.c |
119 | + unsigned size) | 78 | index XXXXXXX..XXXXXXX 100644 |
120 | +{ | 79 | --- a/hw/display/tc6393xb.c |
121 | + switch (offset) { | 80 | +++ b/hw/display/tc6393xb.c |
122 | + case CHIPIDEA_USBx_DCIVERSION: | 81 | @@ -XXX,XX +XXX,XX @@ |
123 | + return 0x1; | 82 | #include "qapi/error.h" |
124 | + case CHIPIDEA_USBx_DCCPARAMS: | 83 | #include "qemu/host-utils.h" |
125 | + /* | 84 | #include "hw/hw.h" |
126 | + * Real hardware (at least i.MX7) will also report the | 85 | -#include "hw/devices.h" |
127 | + * controller as "Device Capable" (and 8 supported endpoints), | 86 | +#include "hw/display/tc6393xb.h" |
128 | + * but there doesn't seem to be much point in doing so, since | 87 | #include "hw/block/flash.h" |
129 | + * we don't emulate that part. | 88 | #include "ui/console.h" |
130 | + */ | 89 | #include "ui/pixel_ops.h" |
131 | + return CHIPIDEA_USBx_DCCPARAMS_HC; | 90 | diff --git a/MAINTAINERS b/MAINTAINERS |
132 | + } | 91 | index XXXXXXX..XXXXXXX 100644 |
133 | + | 92 | --- a/MAINTAINERS |
134 | + return 0; | 93 | +++ b/MAINTAINERS |
135 | +} | 94 | @@ -XXX,XX +XXX,XX @@ F: hw/misc/mst_fpga.c |
136 | + | 95 | F: hw/misc/max111x.c |
137 | +static void chipidea_dc_write(void *opaque, hwaddr offset, | 96 | F: include/hw/arm/pxa.h |
138 | + uint64_t value, unsigned size) | 97 | F: include/hw/arm/sharpsl.h |
139 | +{ | 98 | +F: include/hw/display/tc6393xb.h |
140 | +} | 99 | |
141 | + | 100 | SABRELITE / i.MX6 |
142 | +static const struct MemoryRegionOps chipidea_dc_ops = { | 101 | M: Peter Maydell <peter.maydell@linaro.org> |
143 | + .read = chipidea_dc_read, | ||
144 | + .write = chipidea_dc_write, | ||
145 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
146 | + .impl = { | ||
147 | + /* | ||
148 | + * Our device would not work correctly if the guest was doing | ||
149 | + * unaligned access. This might not be a limitation on the real | ||
150 | + * device but in practice there is no reason for a guest to access | ||
151 | + * this device unaligned. | ||
152 | + */ | ||
153 | + .min_access_size = 4, | ||
154 | + .max_access_size = 4, | ||
155 | + .unaligned = false, | ||
156 | + }, | ||
157 | +}; | ||
158 | + | ||
159 | +static void chipidea_init(Object *obj) | ||
160 | +{ | ||
161 | + EHCIState *ehci = &SYS_BUS_EHCI(obj)->ehci; | ||
162 | + ChipideaState *ci = CHIPIDEA(obj); | ||
163 | + int i; | ||
164 | + | ||
165 | + for (i = 0; i < ARRAY_SIZE(ci->iomem); i++) { | ||
166 | + const struct { | ||
167 | + const char *name; | ||
168 | + hwaddr offset; | ||
169 | + uint64_t size; | ||
170 | + const struct MemoryRegionOps *ops; | ||
171 | + } regions[ARRAY_SIZE(ci->iomem)] = { | ||
172 | + /* | ||
173 | + * Registers located between offsets 0x000 and 0xFC | ||
174 | + */ | ||
175 | + { | ||
176 | + .name = TYPE_CHIPIDEA ".misc", | ||
177 | + .offset = 0x000, | ||
178 | + .size = 0x100, | ||
179 | + .ops = &chipidea_ops, | ||
180 | + }, | ||
181 | + /* | ||
182 | + * Registers located between offsets 0x1A4 and 0x1DC | ||
183 | + */ | ||
184 | + { | ||
185 | + .name = TYPE_CHIPIDEA ".endpoints", | ||
186 | + .offset = 0x1A4, | ||
187 | + .size = 0x1DC - 0x1A4 + 4, | ||
188 | + .ops = &chipidea_ops, | ||
189 | + }, | ||
190 | + /* | ||
191 | + * USB_x_DCIVERSION and USB_x_DCCPARAMS | ||
192 | + */ | ||
193 | + { | ||
194 | + .name = TYPE_CHIPIDEA ".dc", | ||
195 | + .offset = 0x120, | ||
196 | + .size = 8, | ||
197 | + .ops = &chipidea_dc_ops, | ||
198 | + }, | ||
199 | + }; | ||
200 | + | ||
201 | + memory_region_init_io(&ci->iomem[i], | ||
202 | + obj, | ||
203 | + regions[i].ops, | ||
204 | + ci, | ||
205 | + regions[i].name, | ||
206 | + regions[i].size); | ||
207 | + | ||
208 | + memory_region_add_subregion(&ehci->mem, | ||
209 | + regions[i].offset, | ||
210 | + &ci->iomem[i]); | ||
211 | + } | ||
212 | +} | ||
213 | + | ||
214 | +static void chipidea_class_init(ObjectClass *klass, void *data) | ||
215 | +{ | ||
216 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
217 | + SysBusEHCIClass *sec = SYS_BUS_EHCI_CLASS(klass); | ||
218 | + | ||
219 | + /* | ||
220 | + * Offsets used were taken from i.MX7Dual Applications Processor | ||
221 | + * Reference Manual, Rev 0.1, p. 3177, Table 11-59 | ||
222 | + */ | ||
223 | + sec->capsbase = 0x100; | ||
224 | + sec->opregbase = 0x140; | ||
225 | + sec->portnr = 1; | ||
226 | + | ||
227 | + set_bit(DEVICE_CATEGORY_USB, dc->categories); | ||
228 | + dc->desc = "Chipidea USB Module"; | ||
229 | +} | ||
230 | + | ||
231 | +static const TypeInfo chipidea_info = { | ||
232 | + .name = TYPE_CHIPIDEA, | ||
233 | + .parent = TYPE_SYS_BUS_EHCI, | ||
234 | + .instance_size = sizeof(ChipideaState), | ||
235 | + .instance_init = chipidea_init, | ||
236 | + .class_init = chipidea_class_init, | ||
237 | +}; | ||
238 | + | ||
239 | +static void chipidea_register_type(void) | ||
240 | +{ | ||
241 | + type_register_static(&chipidea_info); | ||
242 | +} | ||
243 | +type_init(chipidea_register_type) | ||
244 | -- | 102 | -- |
245 | 2.16.1 | 103 | 2.20.1 |
246 | 104 | ||
247 | 105 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Add minimal code needed to allow upstream Linux guest to boot. | 3 | Add an entries the Blizzard device in MAINTAINERS. |
4 | 4 | ||
5 | Cc: Peter Maydell <peter.maydell@linaro.org> | 5 | Reviewed-by: Thomas Huth <thuth@redhat.com> |
6 | Cc: Jason Wang <jasowang@redhat.com> | 6 | Reviewed-by: Markus Armbruster <armbru@redhat.com> |
7 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
8 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | 8 | Message-id: 20190412165416.7977-6-philmd@redhat.com |
9 | Cc: Michael S. Tsirkin <mst@redhat.com> | ||
10 | Cc: qemu-devel@nongnu.org | ||
11 | Cc: qemu-arm@nongnu.org | ||
12 | Cc: yurovsky@gmail.com | ||
13 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 10 | --- |
18 | hw/misc/Makefile.objs | 1 + | 11 | include/hw/devices.h | 7 ------- |
19 | include/hw/misc/imx7_gpr.h | 28 ++++++++++ | 12 | include/hw/display/blizzard.h | 22 ++++++++++++++++++++++ |
20 | hw/misc/imx7_gpr.c | 124 +++++++++++++++++++++++++++++++++++++++++++++ | 13 | hw/arm/nseries.c | 1 + |
21 | hw/misc/trace-events | 4 ++ | 14 | hw/display/blizzard.c | 2 +- |
22 | 4 files changed, 157 insertions(+) | 15 | MAINTAINERS | 2 ++ |
23 | create mode 100644 include/hw/misc/imx7_gpr.h | 16 | 5 files changed, 26 insertions(+), 8 deletions(-) |
24 | create mode 100644 hw/misc/imx7_gpr.c | 17 | create mode 100644 include/hw/display/blizzard.h |
25 | 18 | ||
26 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 19 | diff --git a/include/hw/devices.h b/include/hw/devices.h |
27 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/hw/misc/Makefile.objs | 21 | --- a/include/hw/devices.h |
29 | +++ b/hw/misc/Makefile.objs | 22 | +++ b/include/hw/devices.h |
30 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_IMX) += imx6_src.o | 23 | @@ -XXX,XX +XXX,XX @@ void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); |
31 | obj-$(CONFIG_IMX) += imx7_ccm.o | 24 | /* stellaris_input.c */ |
32 | obj-$(CONFIG_IMX) += imx2_wdt.o | 25 | void stellaris_gamepad_init(int n, qemu_irq *irq, const int *keycode); |
33 | obj-$(CONFIG_IMX) += imx7_snvs.o | 26 | |
34 | +obj-$(CONFIG_IMX) += imx7_gpr.o | 27 | -/* blizzard.c */ |
35 | obj-$(CONFIG_MILKYMIST) += milkymist-hpdmc.o | 28 | -void *s1d13745_init(qemu_irq gpio_int); |
36 | obj-$(CONFIG_MILKYMIST) += milkymist-pfpu.o | 29 | -void s1d13745_write(void *opaque, int dc, uint16_t value); |
37 | obj-$(CONFIG_MAINSTONE) += mst_fpga.o | 30 | -void s1d13745_write_block(void *opaque, int dc, |
38 | diff --git a/include/hw/misc/imx7_gpr.h b/include/hw/misc/imx7_gpr.h | 31 | - void *buf, size_t len, int pitch); |
32 | -uint16_t s1d13745_read(void *opaque, int dc); | ||
33 | - | ||
34 | /* cbus.c */ | ||
35 | typedef struct { | ||
36 | qemu_irq clk; | ||
37 | diff --git a/include/hw/display/blizzard.h b/include/hw/display/blizzard.h | ||
39 | new file mode 100644 | 38 | new file mode 100644 |
40 | index XXXXXXX..XXXXXXX | 39 | index XXXXXXX..XXXXXXX |
41 | --- /dev/null | 40 | --- /dev/null |
42 | +++ b/include/hw/misc/imx7_gpr.h | 41 | +++ b/include/hw/display/blizzard.h |
43 | @@ -XXX,XX +XXX,XX @@ | 42 | @@ -XXX,XX +XXX,XX @@ |
44 | +/* | 43 | +/* |
45 | + * Copyright (c) 2017, Impinj, Inc. | 44 | + * Epson S1D13744/S1D13745 (Blizzard/Hailstorm/Tornado) LCD/TV controller. |
46 | + * | 45 | + * |
47 | + * i.MX7 GPR IP block emulation code | 46 | + * Copyright (C) 2008 Nokia Corporation |
48 | + * | 47 | + * Written by Andrzej Zaborowski |
49 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
50 | + * | 48 | + * |
51 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 49 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. |
52 | + * See the COPYING file in the top-level directory. | 50 | + * See the COPYING file in the top-level directory. |
53 | + */ | 51 | + */ |
54 | + | 52 | + |
55 | +#ifndef IMX7_GPR_H | 53 | +#ifndef HW_DISPLAY_BLIZZARD_H |
56 | +#define IMX7_GPR_H | 54 | +#define HW_DISPLAY_BLIZZARD_H |
57 | + | 55 | + |
58 | +#include "qemu/bitops.h" | 56 | +#include "hw/irq.h" |
59 | +#include "hw/sysbus.h" | ||
60 | + | 57 | + |
61 | +#define TYPE_IMX7_GPR "imx7.gpr" | 58 | +void *s1d13745_init(qemu_irq gpio_int); |
62 | +#define IMX7_GPR(obj) OBJECT_CHECK(IMX7GPRState, (obj), TYPE_IMX7_GPR) | 59 | +void s1d13745_write(void *opaque, int dc, uint16_t value); |
60 | +void s1d13745_write_block(void *opaque, int dc, | ||
61 | + void *buf, size_t len, int pitch); | ||
62 | +uint16_t s1d13745_read(void *opaque, int dc); | ||
63 | + | 63 | + |
64 | +typedef struct IMX7GPRState { | 64 | +#endif |
65 | + /* <private> */ | 65 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c |
66 | + SysBusDevice parent_obj; | 66 | index XXXXXXX..XXXXXXX 100644 |
67 | + | 67 | --- a/hw/arm/nseries.c |
68 | + MemoryRegion mmio; | 68 | +++ b/hw/arm/nseries.c |
69 | +} IMX7GPRState; | ||
70 | + | ||
71 | +#endif /* IMX7_GPR_H */ | ||
72 | diff --git a/hw/misc/imx7_gpr.c b/hw/misc/imx7_gpr.c | ||
73 | new file mode 100644 | ||
74 | index XXXXXXX..XXXXXXX | ||
75 | --- /dev/null | ||
76 | +++ b/hw/misc/imx7_gpr.c | ||
77 | @@ -XXX,XX +XXX,XX @@ | 69 | @@ -XXX,XX +XXX,XX @@ |
78 | +/* | 70 | #include "hw/boards.h" |
79 | + * Copyright (c) 2018, Impinj, Inc. | 71 | #include "hw/i2c/i2c.h" |
80 | + * | 72 | #include "hw/devices.h" |
81 | + * i.MX7 GPR IP block emulation code | 73 | +#include "hw/display/blizzard.h" |
82 | + * | 74 | #include "hw/misc/tmp105.h" |
83 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | 75 | #include "hw/block/flash.h" |
84 | + * | 76 | #include "hw/hw.h" |
85 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 77 | diff --git a/hw/display/blizzard.c b/hw/display/blizzard.c |
86 | + * See the COPYING file in the top-level directory. | ||
87 | + * | ||
88 | + * Bare minimum emulation code needed to support being able to shut | ||
89 | + * down linux guest gracefully. | ||
90 | + */ | ||
91 | + | ||
92 | +#include "qemu/osdep.h" | ||
93 | +#include "hw/misc/imx7_gpr.h" | ||
94 | +#include "qemu/log.h" | ||
95 | +#include "sysemu/sysemu.h" | ||
96 | + | ||
97 | +#include "trace.h" | ||
98 | + | ||
99 | +enum IMX7GPRRegisters { | ||
100 | + IOMUXC_GPR0 = 0x00, | ||
101 | + IOMUXC_GPR1 = 0x04, | ||
102 | + IOMUXC_GPR2 = 0x08, | ||
103 | + IOMUXC_GPR3 = 0x0c, | ||
104 | + IOMUXC_GPR4 = 0x10, | ||
105 | + IOMUXC_GPR5 = 0x14, | ||
106 | + IOMUXC_GPR6 = 0x18, | ||
107 | + IOMUXC_GPR7 = 0x1c, | ||
108 | + IOMUXC_GPR8 = 0x20, | ||
109 | + IOMUXC_GPR9 = 0x24, | ||
110 | + IOMUXC_GPR10 = 0x28, | ||
111 | + IOMUXC_GPR11 = 0x2c, | ||
112 | + IOMUXC_GPR12 = 0x30, | ||
113 | + IOMUXC_GPR13 = 0x34, | ||
114 | + IOMUXC_GPR14 = 0x38, | ||
115 | + IOMUXC_GPR15 = 0x3c, | ||
116 | + IOMUXC_GPR16 = 0x40, | ||
117 | + IOMUXC_GPR17 = 0x44, | ||
118 | + IOMUXC_GPR18 = 0x48, | ||
119 | + IOMUXC_GPR19 = 0x4c, | ||
120 | + IOMUXC_GPR20 = 0x50, | ||
121 | + IOMUXC_GPR21 = 0x54, | ||
122 | + IOMUXC_GPR22 = 0x58, | ||
123 | +}; | ||
124 | + | ||
125 | +#define IMX7D_GPR1_IRQ_MASK BIT(12) | ||
126 | +#define IMX7D_GPR1_ENET1_TX_CLK_SEL_MASK BIT(13) | ||
127 | +#define IMX7D_GPR1_ENET2_TX_CLK_SEL_MASK BIT(14) | ||
128 | +#define IMX7D_GPR1_ENET_TX_CLK_SEL_MASK (0x3 << 13) | ||
129 | +#define IMX7D_GPR1_ENET1_CLK_DIR_MASK BIT(17) | ||
130 | +#define IMX7D_GPR1_ENET2_CLK_DIR_MASK BIT(18) | ||
131 | +#define IMX7D_GPR1_ENET_CLK_DIR_MASK (0x3 << 17) | ||
132 | + | ||
133 | +#define IMX7D_GPR5_CSI_MUX_CONTROL_MIPI BIT(4) | ||
134 | +#define IMX7D_GPR12_PCIE_PHY_REFCLK_SEL BIT(5) | ||
135 | +#define IMX7D_GPR22_PCIE_PHY_PLL_LOCKED BIT(31) | ||
136 | + | ||
137 | + | ||
138 | +static uint64_t imx7_gpr_read(void *opaque, hwaddr offset, unsigned size) | ||
139 | +{ | ||
140 | + trace_imx7_gpr_read(offset); | ||
141 | + | ||
142 | + if (offset == IOMUXC_GPR22) { | ||
143 | + return IMX7D_GPR22_PCIE_PHY_PLL_LOCKED; | ||
144 | + } | ||
145 | + | ||
146 | + return 0; | ||
147 | +} | ||
148 | + | ||
149 | +static void imx7_gpr_write(void *opaque, hwaddr offset, | ||
150 | + uint64_t v, unsigned size) | ||
151 | +{ | ||
152 | + trace_imx7_gpr_write(offset, v); | ||
153 | +} | ||
154 | + | ||
155 | +static const struct MemoryRegionOps imx7_gpr_ops = { | ||
156 | + .read = imx7_gpr_read, | ||
157 | + .write = imx7_gpr_write, | ||
158 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
159 | + .impl = { | ||
160 | + /* | ||
161 | + * Our device would not work correctly if the guest was doing | ||
162 | + * unaligned access. This might not be a limitation on the | ||
163 | + * real device but in practice there is no reason for a guest | ||
164 | + * to access this device unaligned. | ||
165 | + */ | ||
166 | + .min_access_size = 4, | ||
167 | + .max_access_size = 4, | ||
168 | + .unaligned = false, | ||
169 | + }, | ||
170 | +}; | ||
171 | + | ||
172 | +static void imx7_gpr_init(Object *obj) | ||
173 | +{ | ||
174 | + SysBusDevice *sd = SYS_BUS_DEVICE(obj); | ||
175 | + IMX7GPRState *s = IMX7_GPR(obj); | ||
176 | + | ||
177 | + memory_region_init_io(&s->mmio, obj, &imx7_gpr_ops, s, | ||
178 | + TYPE_IMX7_GPR, 64 * 1024); | ||
179 | + sysbus_init_mmio(sd, &s->mmio); | ||
180 | +} | ||
181 | + | ||
182 | +static void imx7_gpr_class_init(ObjectClass *klass, void *data) | ||
183 | +{ | ||
184 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
185 | + | ||
186 | + dc->desc = "i.MX7 General Purpose Registers Module"; | ||
187 | +} | ||
188 | + | ||
189 | +static const TypeInfo imx7_gpr_info = { | ||
190 | + .name = TYPE_IMX7_GPR, | ||
191 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
192 | + .instance_size = sizeof(IMX7GPRState), | ||
193 | + .instance_init = imx7_gpr_init, | ||
194 | + .class_init = imx7_gpr_class_init, | ||
195 | +}; | ||
196 | + | ||
197 | +static void imx7_gpr_register_type(void) | ||
198 | +{ | ||
199 | + type_register_static(&imx7_gpr_info); | ||
200 | +} | ||
201 | +type_init(imx7_gpr_register_type) | ||
202 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
203 | index XXXXXXX..XXXXXXX 100644 | 78 | index XXXXXXX..XXXXXXX 100644 |
204 | --- a/hw/misc/trace-events | 79 | --- a/hw/display/blizzard.c |
205 | +++ b/hw/misc/trace-events | 80 | +++ b/hw/display/blizzard.c |
206 | @@ -XXX,XX +XXX,XX @@ mps2_scc_cfg_read(unsigned function, unsigned device, uint32_t value) "MPS2 SCC | 81 | @@ -XXX,XX +XXX,XX @@ |
207 | msf2_sysreg_write(uint64_t offset, uint32_t val, uint32_t prev) "msf2-sysreg write: addr 0x%08" HWADDR_PRIx " data 0x%" PRIx32 " prev 0x%" PRIx32 | 82 | #include "qemu/osdep.h" |
208 | msf2_sysreg_read(uint64_t offset, uint32_t val) "msf2-sysreg read: addr 0x%08" HWADDR_PRIx " data 0x%08" PRIx32 | 83 | #include "qemu-common.h" |
209 | msf2_sysreg_write_pll_status(void) "Invalid write to read only PLL status register" | 84 | #include "ui/console.h" |
210 | + | 85 | -#include "hw/devices.h" |
211 | +#hw/misc/imx7_gpr.c | 86 | +#include "hw/display/blizzard.h" |
212 | +imx7_gpr_read(uint64_t offset) "addr 0x%08" HWADDR_PRIx | 87 | #include "ui/pixel_ops.h" |
213 | +imx7_gpr_write(uint64_t offset, uint64_t value) "addr 0x%08" HWADDR_PRIx "value 0x%08" HWADDR_PRIx | 88 | |
89 | typedef void (*blizzard_fn_t)(uint8_t *, const uint8_t *, unsigned int); | ||
90 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/MAINTAINERS | ||
93 | +++ b/MAINTAINERS | ||
94 | @@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org> | ||
95 | L: qemu-arm@nongnu.org | ||
96 | S: Odd Fixes | ||
97 | F: hw/arm/nseries.c | ||
98 | +F: hw/display/blizzard.c | ||
99 | F: hw/input/lm832x.c | ||
100 | F: hw/input/tsc2005.c | ||
101 | F: hw/misc/cbus.c | ||
102 | F: hw/timer/twl92230.c | ||
103 | +F: include/hw/display/blizzard.h | ||
104 | |||
105 | Palm | ||
106 | M: Andrzej Zaborowski <balrogg@gmail.com> | ||
214 | -- | 107 | -- |
215 | 2.16.1 | 108 | 2.20.1 |
216 | 109 | ||
217 | 110 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Add minimal code needed to allow upstream Linux guest to boot. | 3 | Reviewed-by: Thomas Huth <thuth@redhat.com> |
4 | 4 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | |
5 | Cc: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
6 | Cc: Jason Wang <jasowang@redhat.com> | 6 | Message-id: 20190412165416.7977-7-philmd@redhat.com |
7 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | ||
9 | Cc: Michael S. Tsirkin <mst@redhat.com> | ||
10 | Cc: qemu-devel@nongnu.org | ||
11 | Cc: qemu-arm@nongnu.org | ||
12 | Cc: yurovsky@gmail.com | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 8 | --- |
17 | hw/intc/Makefile.objs | 2 +- | 9 | include/hw/devices.h | 14 -------------- |
18 | include/hw/intc/imx_gpcv2.h | 22 ++++++++ | 10 | include/hw/misc/cbus.h | 32 ++++++++++++++++++++++++++++++++ |
19 | hw/intc/imx_gpcv2.c | 125 ++++++++++++++++++++++++++++++++++++++++++++ | 11 | hw/arm/nseries.c | 1 + |
20 | 3 files changed, 148 insertions(+), 1 deletion(-) | 12 | hw/misc/cbus.c | 2 +- |
21 | create mode 100644 include/hw/intc/imx_gpcv2.h | 13 | MAINTAINERS | 1 + |
22 | create mode 100644 hw/intc/imx_gpcv2.c | 14 | 5 files changed, 35 insertions(+), 15 deletions(-) |
15 | create mode 100644 include/hw/misc/cbus.h | ||
23 | 16 | ||
24 | diff --git a/hw/intc/Makefile.objs b/hw/intc/Makefile.objs | 17 | diff --git a/include/hw/devices.h b/include/hw/devices.h |
25 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/intc/Makefile.objs | 19 | --- a/include/hw/devices.h |
27 | +++ b/hw/intc/Makefile.objs | 20 | +++ b/include/hw/devices.h |
28 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_XILINX) += xilinx_intc.o | 21 | @@ -XXX,XX +XXX,XX @@ void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); |
29 | common-obj-$(CONFIG_XLNX_ZYNQMP) += xlnx-pmu-iomod-intc.o | 22 | /* stellaris_input.c */ |
30 | common-obj-$(CONFIG_XLNX_ZYNQMP) += xlnx-zynqmp-ipi.o | 23 | void stellaris_gamepad_init(int n, qemu_irq *irq, const int *keycode); |
31 | common-obj-$(CONFIG_ETRAXFS) += etraxfs_pic.o | 24 | |
32 | -common-obj-$(CONFIG_IMX) += imx_avic.o | 25 | -/* cbus.c */ |
33 | +common-obj-$(CONFIG_IMX) += imx_avic.o imx_gpcv2.o | 26 | -typedef struct { |
34 | common-obj-$(CONFIG_LM32) += lm32_pic.o | 27 | - qemu_irq clk; |
35 | common-obj-$(CONFIG_REALVIEW) += realview_gic.o | 28 | - qemu_irq dat; |
36 | common-obj-$(CONFIG_SLAVIO) += slavio_intctl.o | 29 | - qemu_irq sel; |
37 | diff --git a/include/hw/intc/imx_gpcv2.h b/include/hw/intc/imx_gpcv2.h | 30 | -} CBus; |
31 | -CBus *cbus_init(qemu_irq dat_out); | ||
32 | -void cbus_attach(CBus *bus, void *slave_opaque); | ||
33 | - | ||
34 | -void *retu_init(qemu_irq irq, int vilma); | ||
35 | -void *tahvo_init(qemu_irq irq, int betty); | ||
36 | - | ||
37 | -void retu_key_event(void *retu, int state); | ||
38 | - | ||
39 | #endif | ||
40 | diff --git a/include/hw/misc/cbus.h b/include/hw/misc/cbus.h | ||
38 | new file mode 100644 | 41 | new file mode 100644 |
39 | index XXXXXXX..XXXXXXX | 42 | index XXXXXXX..XXXXXXX |
40 | --- /dev/null | 43 | --- /dev/null |
41 | +++ b/include/hw/intc/imx_gpcv2.h | 44 | +++ b/include/hw/misc/cbus.h |
42 | @@ -XXX,XX +XXX,XX @@ | ||
43 | +#ifndef IMX_GPCV2_H | ||
44 | +#define IMX_GPCV2_H | ||
45 | + | ||
46 | +#include "hw/sysbus.h" | ||
47 | + | ||
48 | +enum IMXGPCv2Registers { | ||
49 | + GPC_NUM = 0xE00 / sizeof(uint32_t), | ||
50 | +}; | ||
51 | + | ||
52 | +typedef struct IMXGPCv2State { | ||
53 | + /*< private >*/ | ||
54 | + SysBusDevice parent_obj; | ||
55 | + | ||
56 | + /*< public >*/ | ||
57 | + MemoryRegion iomem; | ||
58 | + uint32_t regs[GPC_NUM]; | ||
59 | +} IMXGPCv2State; | ||
60 | + | ||
61 | +#define TYPE_IMX_GPCV2 "imx-gpcv2" | ||
62 | +#define IMX_GPCV2(obj) OBJECT_CHECK(IMXGPCv2State, (obj), TYPE_IMX_GPCV2) | ||
63 | + | ||
64 | +#endif /* IMX_GPCV2_H */ | ||
65 | diff --git a/hw/intc/imx_gpcv2.c b/hw/intc/imx_gpcv2.c | ||
66 | new file mode 100644 | ||
67 | index XXXXXXX..XXXXXXX | ||
68 | --- /dev/null | ||
69 | +++ b/hw/intc/imx_gpcv2.c | ||
70 | @@ -XXX,XX +XXX,XX @@ | 45 | @@ -XXX,XX +XXX,XX @@ |
71 | +/* | 46 | +/* |
72 | + * Copyright (c) 2018, Impinj, Inc. | 47 | + * CBUS three-pin bus and the Retu / Betty / Tahvo / Vilma / Avilma / |
48 | + * Hinku / Vinku / Ahne / Pihi chips used in various Nokia platforms. | ||
49 | + * Based on reverse-engineering of a linux driver. | ||
73 | + * | 50 | + * |
74 | + * i.MX7 GPCv2 block emulation code | 51 | + * Copyright (C) 2008 Nokia Corporation |
75 | + * | 52 | + * Written by Andrzej Zaborowski |
76 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
77 | + * | 53 | + * |
78 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 54 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. |
79 | + * See the COPYING file in the top-level directory. | 55 | + * See the COPYING file in the top-level directory. |
80 | + */ | 56 | + */ |
81 | + | 57 | + |
82 | +#include "qemu/osdep.h" | 58 | +#ifndef HW_MISC_CBUS_H |
83 | +#include "hw/intc/imx_gpcv2.h" | 59 | +#define HW_MISC_CBUS_H |
84 | +#include "qemu/log.h" | ||
85 | + | 60 | + |
86 | +#define GPC_PU_PGC_SW_PUP_REQ 0x0f8 | 61 | +#include "hw/irq.h" |
87 | +#define GPC_PU_PGC_SW_PDN_REQ 0x104 | ||
88 | + | 62 | + |
89 | +#define USB_HSIC_PHY_SW_Pxx_REQ BIT(4) | 63 | +typedef struct { |
90 | +#define USB_OTG2_PHY_SW_Pxx_REQ BIT(3) | 64 | + qemu_irq clk; |
91 | +#define USB_OTG1_PHY_SW_Pxx_REQ BIT(2) | 65 | + qemu_irq dat; |
92 | +#define PCIE_PHY_SW_Pxx_REQ BIT(1) | 66 | + qemu_irq sel; |
93 | +#define MIPI_PHY_SW_Pxx_REQ BIT(0) | 67 | +} CBus; |
94 | + | 68 | + |
69 | +CBus *cbus_init(qemu_irq dat_out); | ||
70 | +void cbus_attach(CBus *bus, void *slave_opaque); | ||
95 | + | 71 | + |
96 | +static void imx_gpcv2_reset(DeviceState *dev) | 72 | +void *retu_init(qemu_irq irq, int vilma); |
97 | +{ | 73 | +void *tahvo_init(qemu_irq irq, int betty); |
98 | + IMXGPCv2State *s = IMX_GPCV2(dev); | ||
99 | + | 74 | + |
100 | + memset(s->regs, 0, sizeof(s->regs)); | 75 | +void retu_key_event(void *retu, int state); |
101 | +} | ||
102 | + | 76 | + |
103 | +static uint64_t imx_gpcv2_read(void *opaque, hwaddr offset, | 77 | +#endif |
104 | + unsigned size) | 78 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c |
105 | +{ | 79 | index XXXXXXX..XXXXXXX 100644 |
106 | + IMXGPCv2State *s = opaque; | 80 | --- a/hw/arm/nseries.c |
107 | + | 81 | +++ b/hw/arm/nseries.c |
108 | + return s->regs[offset / sizeof(uint32_t)]; | 82 | @@ -XXX,XX +XXX,XX @@ |
109 | +} | 83 | #include "hw/i2c/i2c.h" |
110 | + | 84 | #include "hw/devices.h" |
111 | +static void imx_gpcv2_write(void *opaque, hwaddr offset, | 85 | #include "hw/display/blizzard.h" |
112 | + uint64_t value, unsigned size) | 86 | +#include "hw/misc/cbus.h" |
113 | +{ | 87 | #include "hw/misc/tmp105.h" |
114 | + IMXGPCv2State *s = opaque; | 88 | #include "hw/block/flash.h" |
115 | + const size_t idx = offset / sizeof(uint32_t); | 89 | #include "hw/hw.h" |
116 | + | 90 | diff --git a/hw/misc/cbus.c b/hw/misc/cbus.c |
117 | + s->regs[idx] = value; | 91 | index XXXXXXX..XXXXXXX 100644 |
118 | + | 92 | --- a/hw/misc/cbus.c |
119 | + /* | 93 | +++ b/hw/misc/cbus.c |
120 | + * Real HW will clear those bits once as a way to indicate that | 94 | @@ -XXX,XX +XXX,XX @@ |
121 | + * power up request is complete | 95 | #include "qemu/osdep.h" |
122 | + */ | 96 | #include "hw/hw.h" |
123 | + if (offset == GPC_PU_PGC_SW_PUP_REQ || | 97 | #include "hw/irq.h" |
124 | + offset == GPC_PU_PGC_SW_PDN_REQ) { | 98 | -#include "hw/devices.h" |
125 | + s->regs[idx] &= ~(USB_HSIC_PHY_SW_Pxx_REQ | | 99 | +#include "hw/misc/cbus.h" |
126 | + USB_OTG2_PHY_SW_Pxx_REQ | | 100 | #include "sysemu/sysemu.h" |
127 | + USB_OTG1_PHY_SW_Pxx_REQ | | 101 | |
128 | + PCIE_PHY_SW_Pxx_REQ | | 102 | //#define DEBUG |
129 | + MIPI_PHY_SW_Pxx_REQ); | 103 | diff --git a/MAINTAINERS b/MAINTAINERS |
130 | + } | 104 | index XXXXXXX..XXXXXXX 100644 |
131 | +} | 105 | --- a/MAINTAINERS |
132 | + | 106 | +++ b/MAINTAINERS |
133 | +static const struct MemoryRegionOps imx_gpcv2_ops = { | 107 | @@ -XXX,XX +XXX,XX @@ F: hw/input/tsc2005.c |
134 | + .read = imx_gpcv2_read, | 108 | F: hw/misc/cbus.c |
135 | + .write = imx_gpcv2_write, | 109 | F: hw/timer/twl92230.c |
136 | + .endianness = DEVICE_NATIVE_ENDIAN, | 110 | F: include/hw/display/blizzard.h |
137 | + .impl = { | 111 | +F: include/hw/misc/cbus.h |
138 | + /* | 112 | |
139 | + * Our device would not work correctly if the guest was doing | 113 | Palm |
140 | + * unaligned access. This might not be a limitation on the real | 114 | M: Andrzej Zaborowski <balrogg@gmail.com> |
141 | + * device but in practice there is no reason for a guest to access | ||
142 | + * this device unaligned. | ||
143 | + */ | ||
144 | + .min_access_size = 4, | ||
145 | + .max_access_size = 4, | ||
146 | + .unaligned = false, | ||
147 | + }, | ||
148 | +}; | ||
149 | + | ||
150 | +static void imx_gpcv2_init(Object *obj) | ||
151 | +{ | ||
152 | + SysBusDevice *sd = SYS_BUS_DEVICE(obj); | ||
153 | + IMXGPCv2State *s = IMX_GPCV2(obj); | ||
154 | + | ||
155 | + memory_region_init_io(&s->iomem, | ||
156 | + obj, | ||
157 | + &imx_gpcv2_ops, | ||
158 | + s, | ||
159 | + TYPE_IMX_GPCV2 ".iomem", | ||
160 | + sizeof(s->regs)); | ||
161 | + sysbus_init_mmio(sd, &s->iomem); | ||
162 | +} | ||
163 | + | ||
164 | +static const VMStateDescription vmstate_imx_gpcv2 = { | ||
165 | + .name = TYPE_IMX_GPCV2, | ||
166 | + .version_id = 1, | ||
167 | + .minimum_version_id = 1, | ||
168 | + .fields = (VMStateField[]) { | ||
169 | + VMSTATE_UINT32_ARRAY(regs, IMXGPCv2State, GPC_NUM), | ||
170 | + VMSTATE_END_OF_LIST() | ||
171 | + }, | ||
172 | +}; | ||
173 | + | ||
174 | +static void imx_gpcv2_class_init(ObjectClass *klass, void *data) | ||
175 | +{ | ||
176 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
177 | + | ||
178 | + dc->reset = imx_gpcv2_reset; | ||
179 | + dc->vmsd = &vmstate_imx_gpcv2; | ||
180 | + dc->desc = "i.MX GPCv2 Module"; | ||
181 | +} | ||
182 | + | ||
183 | +static const TypeInfo imx_gpcv2_info = { | ||
184 | + .name = TYPE_IMX_GPCV2, | ||
185 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
186 | + .instance_size = sizeof(IMXGPCv2State), | ||
187 | + .instance_init = imx_gpcv2_init, | ||
188 | + .class_init = imx_gpcv2_class_init, | ||
189 | +}; | ||
190 | + | ||
191 | +static void imx_gpcv2_register_type(void) | ||
192 | +{ | ||
193 | + type_register_static(&imx_gpcv2_info); | ||
194 | +} | ||
195 | +type_init(imx_gpcv2_register_type) | ||
196 | -- | 115 | -- |
197 | 2.16.1 | 116 | 2.20.1 |
198 | 117 | ||
199 | 118 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Add code to emulate SNVS IP-block. Currently only the bits needed to | 3 | Reviewed-by: Markus Armbruster <armbru@redhat.com> |
4 | be able to emulate machine shutdown are implemented. | 4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
5 | 5 | Message-id: 20190412165416.7977-8-philmd@redhat.com | |
6 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Cc: Jason Wang <jasowang@redhat.com> | ||
8 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | ||
10 | Cc: Michael S. Tsirkin <mst@redhat.com> | ||
11 | Cc: qemu-devel@nongnu.org | ||
12 | Cc: qemu-arm@nongnu.org | ||
13 | Cc: yurovsky@gmail.com | ||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 7 | --- |
18 | hw/misc/Makefile.objs | 1 + | 8 | include/hw/devices.h | 3 --- |
19 | include/hw/misc/imx7_snvs.h | 35 +++++++++++++++++++ | 9 | include/hw/input/gamepad.h | 19 +++++++++++++++++++ |
20 | hw/misc/imx7_snvs.c | 83 +++++++++++++++++++++++++++++++++++++++++++++ | 10 | hw/arm/stellaris.c | 2 +- |
21 | 3 files changed, 119 insertions(+) | 11 | hw/input/stellaris_input.c | 2 +- |
22 | create mode 100644 include/hw/misc/imx7_snvs.h | 12 | MAINTAINERS | 1 + |
23 | create mode 100644 hw/misc/imx7_snvs.c | 13 | 5 files changed, 22 insertions(+), 5 deletions(-) |
14 | create mode 100644 include/hw/input/gamepad.h | ||
24 | 15 | ||
25 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 16 | diff --git a/include/hw/devices.h b/include/hw/devices.h |
26 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/hw/misc/Makefile.objs | 18 | --- a/include/hw/devices.h |
28 | +++ b/hw/misc/Makefile.objs | 19 | +++ b/include/hw/devices.h |
29 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_IMX) += imx6_ccm.o | 20 | @@ -XXX,XX +XXX,XX @@ void *tsc2005_init(qemu_irq pintdav); |
30 | obj-$(CONFIG_IMX) += imx6_src.o | 21 | uint32_t tsc2005_txrx(void *opaque, uint32_t value, int len); |
31 | obj-$(CONFIG_IMX) += imx7_ccm.o | 22 | void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); |
32 | obj-$(CONFIG_IMX) += imx2_wdt.o | 23 | |
33 | +obj-$(CONFIG_IMX) += imx7_snvs.o | 24 | -/* stellaris_input.c */ |
34 | obj-$(CONFIG_MILKYMIST) += milkymist-hpdmc.o | 25 | -void stellaris_gamepad_init(int n, qemu_irq *irq, const int *keycode); |
35 | obj-$(CONFIG_MILKYMIST) += milkymist-pfpu.o | 26 | - |
36 | obj-$(CONFIG_MAINSTONE) += mst_fpga.o | 27 | #endif |
37 | diff --git a/include/hw/misc/imx7_snvs.h b/include/hw/misc/imx7_snvs.h | 28 | diff --git a/include/hw/input/gamepad.h b/include/hw/input/gamepad.h |
38 | new file mode 100644 | 29 | new file mode 100644 |
39 | index XXXXXXX..XXXXXXX | 30 | index XXXXXXX..XXXXXXX |
40 | --- /dev/null | 31 | --- /dev/null |
41 | +++ b/include/hw/misc/imx7_snvs.h | 32 | +++ b/include/hw/input/gamepad.h |
42 | @@ -XXX,XX +XXX,XX @@ | 33 | @@ -XXX,XX +XXX,XX @@ |
43 | +/* | 34 | +/* |
44 | + * Copyright (c) 2017, Impinj, Inc. | 35 | + * Gamepad style buttons connected to IRQ/GPIO lines |
45 | + * | 36 | + * |
46 | + * i.MX7 SNVS block emulation code | 37 | + * Copyright (c) 2007 CodeSourcery. |
47 | + * | 38 | + * Written by Paul Brook |
48 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
49 | + * | 39 | + * |
50 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 40 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. |
51 | + * See the COPYING file in the top-level directory. | 41 | + * See the COPYING file in the top-level directory. |
52 | + */ | 42 | + */ |
53 | + | 43 | + |
54 | +#ifndef IMX7_SNVS_H | 44 | +#ifndef HW_INPUT_GAMEPAD_H |
55 | +#define IMX7_SNVS_H | 45 | +#define HW_INPUT_GAMEPAD_H |
56 | + | 46 | + |
57 | +#include "qemu/bitops.h" | 47 | +#include "hw/irq.h" |
58 | +#include "hw/sysbus.h" | ||
59 | + | 48 | + |
49 | +/* stellaris_input.c */ | ||
50 | +void stellaris_gamepad_init(int n, qemu_irq *irq, const int *keycode); | ||
60 | + | 51 | + |
61 | +enum IMX7SNVSRegisters { | 52 | +#endif |
62 | + SNVS_LPCR = 0x38, | 53 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
63 | + SNVS_LPCR_TOP = BIT(6), | 54 | index XXXXXXX..XXXXXXX 100644 |
64 | + SNVS_LPCR_DP_EN = BIT(5) | 55 | --- a/hw/arm/stellaris.c |
65 | +}; | 56 | +++ b/hw/arm/stellaris.c |
66 | + | ||
67 | +#define TYPE_IMX7_SNVS "imx7.snvs" | ||
68 | +#define IMX7_SNVS(obj) OBJECT_CHECK(IMX7SNVSState, (obj), TYPE_IMX7_SNVS) | ||
69 | + | ||
70 | +typedef struct IMX7SNVSState { | ||
71 | + /* <private> */ | ||
72 | + SysBusDevice parent_obj; | ||
73 | + | ||
74 | + MemoryRegion mmio; | ||
75 | +} IMX7SNVSState; | ||
76 | + | ||
77 | +#endif /* IMX7_SNVS_H */ | ||
78 | diff --git a/hw/misc/imx7_snvs.c b/hw/misc/imx7_snvs.c | ||
79 | new file mode 100644 | ||
80 | index XXXXXXX..XXXXXXX | ||
81 | --- /dev/null | ||
82 | +++ b/hw/misc/imx7_snvs.c | ||
83 | @@ -XXX,XX +XXX,XX @@ | 57 | @@ -XXX,XX +XXX,XX @@ |
84 | +/* | 58 | #include "hw/sysbus.h" |
85 | + * IMX7 Secure Non-Volatile Storage | 59 | #include "hw/ssi/ssi.h" |
86 | + * | 60 | #include "hw/arm/arm.h" |
87 | + * Copyright (c) 2018, Impinj, Inc. | 61 | -#include "hw/devices.h" |
88 | + * | 62 | #include "qemu/timer.h" |
89 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | 63 | #include "hw/i2c/i2c.h" |
90 | + * | 64 | #include "net/net.h" |
91 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 65 | @@ -XXX,XX +XXX,XX @@ |
92 | + * See the COPYING file in the top-level directory. | 66 | #include "sysemu/sysemu.h" |
93 | + * | 67 | #include "hw/arm/armv7m.h" |
94 | + * Bare minimum emulation code needed to support being able to shut | 68 | #include "hw/char/pl011.h" |
95 | + * down linux guest gracefully. | 69 | +#include "hw/input/gamepad.h" |
96 | + */ | 70 | #include "hw/watchdog/cmsdk-apb-watchdog.h" |
97 | + | 71 | #include "hw/misc/unimp.h" |
98 | +#include "qemu/osdep.h" | 72 | #include "cpu.h" |
99 | +#include "hw/misc/imx7_snvs.h" | 73 | diff --git a/hw/input/stellaris_input.c b/hw/input/stellaris_input.c |
100 | +#include "qemu/log.h" | 74 | index XXXXXXX..XXXXXXX 100644 |
101 | +#include "sysemu/sysemu.h" | 75 | --- a/hw/input/stellaris_input.c |
102 | + | 76 | +++ b/hw/input/stellaris_input.c |
103 | +static uint64_t imx7_snvs_read(void *opaque, hwaddr offset, unsigned size) | 77 | @@ -XXX,XX +XXX,XX @@ |
104 | +{ | 78 | */ |
105 | + return 0; | 79 | #include "qemu/osdep.h" |
106 | +} | 80 | #include "hw/hw.h" |
107 | + | 81 | -#include "hw/devices.h" |
108 | +static void imx7_snvs_write(void *opaque, hwaddr offset, | 82 | +#include "hw/input/gamepad.h" |
109 | + uint64_t v, unsigned size) | 83 | #include "ui/console.h" |
110 | +{ | 84 | |
111 | + const uint32_t value = v; | 85 | typedef struct { |
112 | + const uint32_t mask = SNVS_LPCR_TOP | SNVS_LPCR_DP_EN; | 86 | diff --git a/MAINTAINERS b/MAINTAINERS |
113 | + | 87 | index XXXXXXX..XXXXXXX 100644 |
114 | + if (offset == SNVS_LPCR && ((value & mask) == mask)) { | 88 | --- a/MAINTAINERS |
115 | + qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); | 89 | +++ b/MAINTAINERS |
116 | + } | 90 | @@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org> |
117 | +} | 91 | L: qemu-arm@nongnu.org |
118 | + | 92 | S: Maintained |
119 | +static const struct MemoryRegionOps imx7_snvs_ops = { | 93 | F: hw/*/stellaris* |
120 | + .read = imx7_snvs_read, | 94 | +F: include/hw/input/gamepad.h |
121 | + .write = imx7_snvs_write, | 95 | |
122 | + .endianness = DEVICE_NATIVE_ENDIAN, | 96 | Versatile Express |
123 | + .impl = { | 97 | M: Peter Maydell <peter.maydell@linaro.org> |
124 | + /* | ||
125 | + * Our device would not work correctly if the guest was doing | ||
126 | + * unaligned access. This might not be a limitation on the real | ||
127 | + * device but in practice there is no reason for a guest to access | ||
128 | + * this device unaligned. | ||
129 | + */ | ||
130 | + .min_access_size = 4, | ||
131 | + .max_access_size = 4, | ||
132 | + .unaligned = false, | ||
133 | + }, | ||
134 | +}; | ||
135 | + | ||
136 | +static void imx7_snvs_init(Object *obj) | ||
137 | +{ | ||
138 | + SysBusDevice *sd = SYS_BUS_DEVICE(obj); | ||
139 | + IMX7SNVSState *s = IMX7_SNVS(obj); | ||
140 | + | ||
141 | + memory_region_init_io(&s->mmio, obj, &imx7_snvs_ops, s, | ||
142 | + TYPE_IMX7_SNVS, 0x1000); | ||
143 | + | ||
144 | + sysbus_init_mmio(sd, &s->mmio); | ||
145 | +} | ||
146 | + | ||
147 | +static void imx7_snvs_class_init(ObjectClass *klass, void *data) | ||
148 | +{ | ||
149 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
150 | + | ||
151 | + dc->desc = "i.MX7 Secure Non-Volatile Storage Module"; | ||
152 | +} | ||
153 | + | ||
154 | +static const TypeInfo imx7_snvs_info = { | ||
155 | + .name = TYPE_IMX7_SNVS, | ||
156 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
157 | + .instance_size = sizeof(IMX7SNVSState), | ||
158 | + .instance_init = imx7_snvs_init, | ||
159 | + .class_init = imx7_snvs_class_init, | ||
160 | +}; | ||
161 | + | ||
162 | +static void imx7_snvs_register_type(void) | ||
163 | +{ | ||
164 | + type_register_static(&imx7_snvs_info); | ||
165 | +} | ||
166 | +type_init(imx7_snvs_register_type) | ||
167 | -- | 98 | -- |
168 | 2.16.1 | 99 | 2.20.1 |
169 | 100 | ||
170 | 101 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | |
2 | |||
3 | Since uWireSlave is only used in this new header, there is no | ||
4 | need to expose it via "qemu/typedefs.h". | ||
5 | |||
6 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
8 | Message-id: 20190412165416.7977-9-philmd@redhat.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/hw/arm/omap.h | 6 +----- | ||
12 | include/hw/devices.h | 15 --------------- | ||
13 | include/hw/input/tsc2xxx.h | 36 ++++++++++++++++++++++++++++++++++++ | ||
14 | include/qemu/typedefs.h | 1 - | ||
15 | hw/arm/nseries.c | 2 +- | ||
16 | hw/arm/palm.c | 2 +- | ||
17 | hw/input/tsc2005.c | 2 +- | ||
18 | hw/input/tsc210x.c | 4 ++-- | ||
19 | MAINTAINERS | 2 ++ | ||
20 | 9 files changed, 44 insertions(+), 26 deletions(-) | ||
21 | create mode 100644 include/hw/input/tsc2xxx.h | ||
22 | |||
23 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h | ||
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/include/hw/arm/omap.h | ||
26 | +++ b/include/hw/arm/omap.h | ||
27 | @@ -XXX,XX +XXX,XX @@ | ||
28 | #include "exec/memory.h" | ||
29 | # define hw_omap_h "omap.h" | ||
30 | #include "hw/irq.h" | ||
31 | +#include "hw/input/tsc2xxx.h" | ||
32 | #include "target/arm/cpu-qom.h" | ||
33 | #include "qemu/log.h" | ||
34 | |||
35 | @@ -XXX,XX +XXX,XX @@ qemu_irq *omap_mpuio_in_get(struct omap_mpuio_s *s); | ||
36 | void omap_mpuio_out_set(struct omap_mpuio_s *s, int line, qemu_irq handler); | ||
37 | void omap_mpuio_key(struct omap_mpuio_s *s, int row, int col, int down); | ||
38 | |||
39 | -struct uWireSlave { | ||
40 | - uint16_t (*receive)(void *opaque); | ||
41 | - void (*send)(void *opaque, uint16_t data); | ||
42 | - void *opaque; | ||
43 | -}; | ||
44 | struct omap_uwire_s; | ||
45 | void omap_uwire_attach(struct omap_uwire_s *s, | ||
46 | uWireSlave *slave, int chipselect); | ||
47 | diff --git a/include/hw/devices.h b/include/hw/devices.h | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/include/hw/devices.h | ||
50 | +++ b/include/hw/devices.h | ||
51 | @@ -XXX,XX +XXX,XX @@ | ||
52 | /* Devices that have nowhere better to go. */ | ||
53 | |||
54 | #include "hw/hw.h" | ||
55 | -#include "ui/console.h" | ||
56 | |||
57 | /* smc91c111.c */ | ||
58 | void smc91c111_init(NICInfo *, uint32_t, qemu_irq); | ||
59 | @@ -XXX,XX +XXX,XX @@ void smc91c111_init(NICInfo *, uint32_t, qemu_irq); | ||
60 | /* lan9118.c */ | ||
61 | void lan9118_init(NICInfo *, uint32_t, qemu_irq); | ||
62 | |||
63 | -/* tsc210x.c */ | ||
64 | -uWireSlave *tsc2102_init(qemu_irq pint); | ||
65 | -uWireSlave *tsc2301_init(qemu_irq penirq, qemu_irq kbirq, qemu_irq dav); | ||
66 | -I2SCodec *tsc210x_codec(uWireSlave *chip); | ||
67 | -uint32_t tsc210x_txrx(void *opaque, uint32_t value, int len); | ||
68 | -void tsc210x_set_transform(uWireSlave *chip, | ||
69 | - MouseTransformInfo *info); | ||
70 | -void tsc210x_key_event(uWireSlave *chip, int key, int down); | ||
71 | - | ||
72 | -/* tsc2005.c */ | ||
73 | -void *tsc2005_init(qemu_irq pintdav); | ||
74 | -uint32_t tsc2005_txrx(void *opaque, uint32_t value, int len); | ||
75 | -void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); | ||
76 | - | ||
77 | #endif | ||
78 | diff --git a/include/hw/input/tsc2xxx.h b/include/hw/input/tsc2xxx.h | ||
79 | new file mode 100644 | ||
80 | index XXXXXXX..XXXXXXX | ||
81 | --- /dev/null | ||
82 | +++ b/include/hw/input/tsc2xxx.h | ||
83 | @@ -XXX,XX +XXX,XX @@ | ||
84 | +/* | ||
85 | + * TI touchscreen controller | ||
86 | + * | ||
87 | + * Copyright (c) 2006 Andrzej Zaborowski | ||
88 | + * Copyright (C) 2008 Nokia Corporation | ||
89 | + * | ||
90 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
91 | + * See the COPYING file in the top-level directory. | ||
92 | + */ | ||
93 | + | ||
94 | +#ifndef HW_INPUT_TSC2XXX_H | ||
95 | +#define HW_INPUT_TSC2XXX_H | ||
96 | + | ||
97 | +#include "hw/irq.h" | ||
98 | +#include "ui/console.h" | ||
99 | + | ||
100 | +typedef struct uWireSlave { | ||
101 | + uint16_t (*receive)(void *opaque); | ||
102 | + void (*send)(void *opaque, uint16_t data); | ||
103 | + void *opaque; | ||
104 | +} uWireSlave; | ||
105 | + | ||
106 | +/* tsc210x.c */ | ||
107 | +uWireSlave *tsc2102_init(qemu_irq pint); | ||
108 | +uWireSlave *tsc2301_init(qemu_irq penirq, qemu_irq kbirq, qemu_irq dav); | ||
109 | +I2SCodec *tsc210x_codec(uWireSlave *chip); | ||
110 | +uint32_t tsc210x_txrx(void *opaque, uint32_t value, int len); | ||
111 | +void tsc210x_set_transform(uWireSlave *chip, MouseTransformInfo *info); | ||
112 | +void tsc210x_key_event(uWireSlave *chip, int key, int down); | ||
113 | + | ||
114 | +/* tsc2005.c */ | ||
115 | +void *tsc2005_init(qemu_irq pintdav); | ||
116 | +uint32_t tsc2005_txrx(void *opaque, uint32_t value, int len); | ||
117 | +void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); | ||
118 | + | ||
119 | +#endif | ||
120 | diff --git a/include/qemu/typedefs.h b/include/qemu/typedefs.h | ||
121 | index XXXXXXX..XXXXXXX 100644 | ||
122 | --- a/include/qemu/typedefs.h | ||
123 | +++ b/include/qemu/typedefs.h | ||
124 | @@ -XXX,XX +XXX,XX @@ typedef struct RAMBlock RAMBlock; | ||
125 | typedef struct Range Range; | ||
126 | typedef struct SHPCDevice SHPCDevice; | ||
127 | typedef struct SSIBus SSIBus; | ||
128 | -typedef struct uWireSlave uWireSlave; | ||
129 | typedef struct VirtIODevice VirtIODevice; | ||
130 | typedef struct Visitor Visitor; | ||
131 | typedef void SaveStateHandler(QEMUFile *f, void *opaque); | ||
132 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c | ||
133 | index XXXXXXX..XXXXXXX 100644 | ||
134 | --- a/hw/arm/nseries.c | ||
135 | +++ b/hw/arm/nseries.c | ||
136 | @@ -XXX,XX +XXX,XX @@ | ||
137 | #include "ui/console.h" | ||
138 | #include "hw/boards.h" | ||
139 | #include "hw/i2c/i2c.h" | ||
140 | -#include "hw/devices.h" | ||
141 | #include "hw/display/blizzard.h" | ||
142 | +#include "hw/input/tsc2xxx.h" | ||
143 | #include "hw/misc/cbus.h" | ||
144 | #include "hw/misc/tmp105.h" | ||
145 | #include "hw/block/flash.h" | ||
146 | diff --git a/hw/arm/palm.c b/hw/arm/palm.c | ||
147 | index XXXXXXX..XXXXXXX 100644 | ||
148 | --- a/hw/arm/palm.c | ||
149 | +++ b/hw/arm/palm.c | ||
150 | @@ -XXX,XX +XXX,XX @@ | ||
151 | #include "hw/arm/omap.h" | ||
152 | #include "hw/boards.h" | ||
153 | #include "hw/arm/arm.h" | ||
154 | -#include "hw/devices.h" | ||
155 | +#include "hw/input/tsc2xxx.h" | ||
156 | #include "hw/loader.h" | ||
157 | #include "exec/address-spaces.h" | ||
158 | #include "cpu.h" | ||
159 | diff --git a/hw/input/tsc2005.c b/hw/input/tsc2005.c | ||
160 | index XXXXXXX..XXXXXXX 100644 | ||
161 | --- a/hw/input/tsc2005.c | ||
162 | +++ b/hw/input/tsc2005.c | ||
163 | @@ -XXX,XX +XXX,XX @@ | ||
164 | #include "hw/hw.h" | ||
165 | #include "qemu/timer.h" | ||
166 | #include "ui/console.h" | ||
167 | -#include "hw/devices.h" | ||
168 | +#include "hw/input/tsc2xxx.h" | ||
169 | #include "trace.h" | ||
170 | |||
171 | #define TSC_CUT_RESOLUTION(value, p) ((value) >> (16 - (p ? 12 : 10))) | ||
172 | diff --git a/hw/input/tsc210x.c b/hw/input/tsc210x.c | ||
173 | index XXXXXXX..XXXXXXX 100644 | ||
174 | --- a/hw/input/tsc210x.c | ||
175 | +++ b/hw/input/tsc210x.c | ||
176 | @@ -XXX,XX +XXX,XX @@ | ||
177 | #include "audio/audio.h" | ||
178 | #include "qemu/timer.h" | ||
179 | #include "ui/console.h" | ||
180 | -#include "hw/arm/omap.h" /* For I2SCodec and uWireSlave */ | ||
181 | -#include "hw/devices.h" | ||
182 | +#include "hw/arm/omap.h" /* For I2SCodec */ | ||
183 | +#include "hw/input/tsc2xxx.h" | ||
184 | |||
185 | #define TSC_DATA_REGISTERS_PAGE 0x0 | ||
186 | #define TSC_CONTROL_REGISTERS_PAGE 0x1 | ||
187 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
188 | index XXXXXXX..XXXXXXX 100644 | ||
189 | --- a/MAINTAINERS | ||
190 | +++ b/MAINTAINERS | ||
191 | @@ -XXX,XX +XXX,XX @@ F: hw/input/tsc2005.c | ||
192 | F: hw/misc/cbus.c | ||
193 | F: hw/timer/twl92230.c | ||
194 | F: include/hw/display/blizzard.h | ||
195 | +F: include/hw/input/tsc2xxx.h | ||
196 | F: include/hw/misc/cbus.h | ||
197 | |||
198 | Palm | ||
199 | @@ -XXX,XX +XXX,XX @@ L: qemu-arm@nongnu.org | ||
200 | S: Odd Fixes | ||
201 | F: hw/arm/palm.c | ||
202 | F: hw/input/tsc210x.c | ||
203 | +F: include/hw/input/tsc2xxx.h | ||
204 | |||
205 | Raspberry Pi | ||
206 | M: Peter Maydell <peter.maydell@linaro.org> | ||
207 | -- | ||
208 | 2.20.1 | ||
209 | |||
210 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Add enough code to emulate i.MX2 watchdog IP block so it would be | 3 | Reviewed-by: Markus Armbruster <armbru@redhat.com> |
4 | possible to reboot the machine running Linux Guest. | 4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
5 | 5 | Message-id: 20190412165416.7977-10-philmd@redhat.com | |
6 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Cc: Jason Wang <jasowang@redhat.com> | ||
8 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | ||
10 | Cc: Michael S. Tsirkin <mst@redhat.com> | ||
11 | Cc: qemu-devel@nongnu.org | ||
12 | Cc: qemu-arm@nongnu.org | ||
13 | Cc: yurovsky@gmail.com | ||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
16 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 7 | --- |
19 | hw/misc/Makefile.objs | 1 + | 8 | include/hw/devices.h | 3 --- |
20 | include/hw/misc/imx2_wdt.h | 33 +++++++++++++++++ | 9 | include/hw/net/lan9118.h | 19 +++++++++++++++++++ |
21 | hw/misc/imx2_wdt.c | 89 ++++++++++++++++++++++++++++++++++++++++++++++ | 10 | hw/arm/kzm.c | 2 +- |
22 | 3 files changed, 123 insertions(+) | 11 | hw/arm/mps2.c | 2 +- |
23 | create mode 100644 include/hw/misc/imx2_wdt.h | 12 | hw/arm/realview.c | 1 + |
24 | create mode 100644 hw/misc/imx2_wdt.c | 13 | hw/arm/vexpress.c | 2 +- |
14 | hw/net/lan9118.c | 2 +- | ||
15 | 7 files changed, 24 insertions(+), 7 deletions(-) | ||
16 | create mode 100644 include/hw/net/lan9118.h | ||
25 | 17 | ||
26 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 18 | diff --git a/include/hw/devices.h b/include/hw/devices.h |
27 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/hw/misc/Makefile.objs | 20 | --- a/include/hw/devices.h |
29 | +++ b/hw/misc/Makefile.objs | 21 | +++ b/include/hw/devices.h |
30 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_IMX) += imx25_ccm.o | 22 | @@ -XXX,XX +XXX,XX @@ |
31 | obj-$(CONFIG_IMX) += imx6_ccm.o | 23 | /* smc91c111.c */ |
32 | obj-$(CONFIG_IMX) += imx6_src.o | 24 | void smc91c111_init(NICInfo *, uint32_t, qemu_irq); |
33 | obj-$(CONFIG_IMX) += imx7_ccm.o | 25 | |
34 | +obj-$(CONFIG_IMX) += imx2_wdt.o | 26 | -/* lan9118.c */ |
35 | obj-$(CONFIG_MILKYMIST) += milkymist-hpdmc.o | 27 | -void lan9118_init(NICInfo *, uint32_t, qemu_irq); |
36 | obj-$(CONFIG_MILKYMIST) += milkymist-pfpu.o | 28 | - |
37 | obj-$(CONFIG_MAINSTONE) += mst_fpga.o | 29 | #endif |
38 | diff --git a/include/hw/misc/imx2_wdt.h b/include/hw/misc/imx2_wdt.h | 30 | diff --git a/include/hw/net/lan9118.h b/include/hw/net/lan9118.h |
39 | new file mode 100644 | 31 | new file mode 100644 |
40 | index XXXXXXX..XXXXXXX | 32 | index XXXXXXX..XXXXXXX |
41 | --- /dev/null | 33 | --- /dev/null |
42 | +++ b/include/hw/misc/imx2_wdt.h | 34 | +++ b/include/hw/net/lan9118.h |
43 | @@ -XXX,XX +XXX,XX @@ | 35 | @@ -XXX,XX +XXX,XX @@ |
44 | +/* | 36 | +/* |
45 | + * Copyright (c) 2017, Impinj, Inc. | 37 | + * SMSC LAN9118 Ethernet interface emulation |
46 | + * | 38 | + * |
47 | + * i.MX2 Watchdog IP block | 39 | + * Copyright (c) 2009 CodeSourcery, LLC. |
48 | + * | 40 | + * Written by Paul Brook |
49 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
50 | + * | 41 | + * |
51 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 42 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. |
52 | + * See the COPYING file in the top-level directory. | 43 | + * See the COPYING file in the top-level directory. |
53 | + */ | 44 | + */ |
54 | + | 45 | + |
55 | +#ifndef IMX2_WDT_H | 46 | +#ifndef HW_NET_LAN9118_H |
56 | +#define IMX2_WDT_H | 47 | +#define HW_NET_LAN9118_H |
57 | + | 48 | + |
58 | +#include "hw/sysbus.h" | 49 | +#include "hw/irq.h" |
50 | +#include "net/net.h" | ||
59 | + | 51 | + |
60 | +#define TYPE_IMX2_WDT "imx2.wdt" | 52 | +void lan9118_init(NICInfo *, uint32_t, qemu_irq); |
61 | +#define IMX2_WDT(obj) OBJECT_CHECK(IMX2WdtState, (obj), TYPE_IMX2_WDT) | ||
62 | + | 53 | + |
63 | +enum IMX2WdtRegisters { | 54 | +#endif |
64 | + IMX2_WDT_WCR = 0x0000, | 55 | diff --git a/hw/arm/kzm.c b/hw/arm/kzm.c |
65 | + IMX2_WDT_REG_NUM = 0x0008 / sizeof(uint16_t) + 1, | 56 | index XXXXXXX..XXXXXXX 100644 |
66 | +}; | 57 | --- a/hw/arm/kzm.c |
67 | + | 58 | +++ b/hw/arm/kzm.c |
68 | + | ||
69 | +typedef struct IMX2WdtState { | ||
70 | + /* <private> */ | ||
71 | + SysBusDevice parent_obj; | ||
72 | + | ||
73 | + MemoryRegion mmio; | ||
74 | +} IMX2WdtState; | ||
75 | + | ||
76 | +#endif /* IMX7_SNVS_H */ | ||
77 | diff --git a/hw/misc/imx2_wdt.c b/hw/misc/imx2_wdt.c | ||
78 | new file mode 100644 | ||
79 | index XXXXXXX..XXXXXXX | ||
80 | --- /dev/null | ||
81 | +++ b/hw/misc/imx2_wdt.c | ||
82 | @@ -XXX,XX +XXX,XX @@ | 59 | @@ -XXX,XX +XXX,XX @@ |
83 | +/* | 60 | #include "qemu/error-report.h" |
84 | + * Copyright (c) 2018, Impinj, Inc. | 61 | #include "exec/address-spaces.h" |
85 | + * | 62 | #include "net/net.h" |
86 | + * i.MX2 Watchdog IP block | 63 | -#include "hw/devices.h" |
87 | + * | 64 | +#include "hw/net/lan9118.h" |
88 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | 65 | #include "hw/char/serial.h" |
89 | + * | 66 | #include "sysemu/qtest.h" |
90 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 67 | |
91 | + * See the COPYING file in the top-level directory. | 68 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c |
92 | + */ | 69 | index XXXXXXX..XXXXXXX 100644 |
93 | + | 70 | --- a/hw/arm/mps2.c |
94 | +#include "qemu/osdep.h" | 71 | +++ b/hw/arm/mps2.c |
95 | +#include "qemu/bitops.h" | 72 | @@ -XXX,XX +XXX,XX @@ |
96 | +#include "sysemu/watchdog.h" | 73 | #include "hw/timer/cmsdk-apb-timer.h" |
97 | + | 74 | #include "hw/timer/cmsdk-apb-dualtimer.h" |
98 | +#include "hw/misc/imx2_wdt.h" | 75 | #include "hw/misc/mps2-scc.h" |
99 | + | 76 | -#include "hw/devices.h" |
100 | +#define IMX2_WDT_WCR_WDA BIT(5) /* -> External Reset WDOG_B */ | 77 | +#include "hw/net/lan9118.h" |
101 | +#define IMX2_WDT_WCR_SRS BIT(4) /* -> Software Reset Signal */ | 78 | #include "net/net.h" |
102 | + | 79 | |
103 | +static uint64_t imx2_wdt_read(void *opaque, hwaddr addr, | 80 | typedef enum MPS2FPGAType { |
104 | + unsigned int size) | 81 | diff --git a/hw/arm/realview.c b/hw/arm/realview.c |
105 | +{ | 82 | index XXXXXXX..XXXXXXX 100644 |
106 | + return 0; | 83 | --- a/hw/arm/realview.c |
107 | +} | 84 | +++ b/hw/arm/realview.c |
108 | + | 85 | @@ -XXX,XX +XXX,XX @@ |
109 | +static void imx2_wdt_write(void *opaque, hwaddr addr, | 86 | #include "hw/arm/arm.h" |
110 | + uint64_t value, unsigned int size) | 87 | #include "hw/arm/primecell.h" |
111 | +{ | 88 | #include "hw/devices.h" |
112 | + if (addr == IMX2_WDT_WCR && | 89 | +#include "hw/net/lan9118.h" |
113 | + (value & (IMX2_WDT_WCR_WDA | IMX2_WDT_WCR_SRS))) { | 90 | #include "hw/pci/pci.h" |
114 | + watchdog_perform_action(); | 91 | #include "net/net.h" |
115 | + } | 92 | #include "sysemu/sysemu.h" |
116 | +} | 93 | diff --git a/hw/arm/vexpress.c b/hw/arm/vexpress.c |
117 | + | 94 | index XXXXXXX..XXXXXXX 100644 |
118 | +static const MemoryRegionOps imx2_wdt_ops = { | 95 | --- a/hw/arm/vexpress.c |
119 | + .read = imx2_wdt_read, | 96 | +++ b/hw/arm/vexpress.c |
120 | + .write = imx2_wdt_write, | 97 | @@ -XXX,XX +XXX,XX @@ |
121 | + .endianness = DEVICE_NATIVE_ENDIAN, | 98 | #include "hw/sysbus.h" |
122 | + .impl = { | 99 | #include "hw/arm/arm.h" |
123 | + /* | 100 | #include "hw/arm/primecell.h" |
124 | + * Our device would not work correctly if the guest was doing | 101 | -#include "hw/devices.h" |
125 | + * unaligned access. This might not be a limitation on the | 102 | +#include "hw/net/lan9118.h" |
126 | + * real device but in practice there is no reason for a guest | 103 | #include "hw/i2c/i2c.h" |
127 | + * to access this device unaligned. | 104 | #include "net/net.h" |
128 | + */ | 105 | #include "sysemu/sysemu.h" |
129 | + .min_access_size = 4, | 106 | diff --git a/hw/net/lan9118.c b/hw/net/lan9118.c |
130 | + .max_access_size = 4, | 107 | index XXXXXXX..XXXXXXX 100644 |
131 | + .unaligned = false, | 108 | --- a/hw/net/lan9118.c |
132 | + }, | 109 | +++ b/hw/net/lan9118.c |
133 | +}; | 110 | @@ -XXX,XX +XXX,XX @@ |
134 | + | 111 | #include "hw/sysbus.h" |
135 | +static void imx2_wdt_realize(DeviceState *dev, Error **errp) | 112 | #include "net/net.h" |
136 | +{ | 113 | #include "net/eth.h" |
137 | + IMX2WdtState *s = IMX2_WDT(dev); | 114 | -#include "hw/devices.h" |
138 | + | 115 | +#include "hw/net/lan9118.h" |
139 | + memory_region_init_io(&s->mmio, OBJECT(dev), | 116 | #include "sysemu/sysemu.h" |
140 | + &imx2_wdt_ops, s, | 117 | #include "hw/ptimer.h" |
141 | + TYPE_IMX2_WDT".mmio", | 118 | #include "qemu/log.h" |
142 | + IMX2_WDT_REG_NUM * sizeof(uint16_t)); | ||
143 | + sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->mmio); | ||
144 | +} | ||
145 | + | ||
146 | +static void imx2_wdt_class_init(ObjectClass *klass, void *data) | ||
147 | +{ | ||
148 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
149 | + | ||
150 | + dc->realize = imx2_wdt_realize; | ||
151 | + set_bit(DEVICE_CATEGORY_MISC, dc->categories); | ||
152 | +} | ||
153 | + | ||
154 | +static const TypeInfo imx2_wdt_info = { | ||
155 | + .name = TYPE_IMX2_WDT, | ||
156 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
157 | + .instance_size = sizeof(IMX2WdtState), | ||
158 | + .class_init = imx2_wdt_class_init, | ||
159 | +}; | ||
160 | + | ||
161 | +static WatchdogTimerModel model = { | ||
162 | + .wdt_name = "imx2-watchdog", | ||
163 | + .wdt_description = "i.MX2 Watchdog", | ||
164 | +}; | ||
165 | + | ||
166 | +static void imx2_wdt_register_type(void) | ||
167 | +{ | ||
168 | + watchdog_add_model(&model); | ||
169 | + type_register_static(&imx2_wdt_info); | ||
170 | +} | ||
171 | +type_init(imx2_wdt_register_type) | ||
172 | -- | 119 | -- |
173 | 2.16.1 | 120 | 2.20.1 |
174 | 121 | ||
175 | 122 | diff view generated by jsdifflib |
1 | From: Christoffer Dall <christoffer.dall@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | KVM doesn't support emulating a GICv3 in userspace, only GICv2. We | 3 | Reviewed-by: Thomas Huth <thuth@redhat.com> |
4 | currently attempt this anyway, and as a result a KVM guest doesn't | 4 | Reviewed-by: Markus Armbruster <armbru@redhat.com> |
5 | receive interrupts and the user is left wondering why. Report an error | 5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
6 | to the user if this particular combination is requested. | 6 | Message-id: 20190412165416.7977-11-philmd@redhat.com |
7 | |||
8 | Signed-off-by: Christoffer Dall <christoffer.dall@linaro.org> | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20180201205307.30343-1-christoffer.dall@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 8 | --- |
13 | target/arm/kvm_arm.h | 4 ++++ | 9 | include/hw/net/ne2000-isa.h | 6 ++++++ |
14 | 1 file changed, 4 insertions(+) | 10 | 1 file changed, 6 insertions(+) |
15 | 11 | ||
16 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h | 12 | diff --git a/include/hw/net/ne2000-isa.h b/include/hw/net/ne2000-isa.h |
17 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/kvm_arm.h | 14 | --- a/include/hw/net/ne2000-isa.h |
19 | +++ b/target/arm/kvm_arm.h | 15 | +++ b/include/hw/net/ne2000-isa.h |
20 | @@ -XXX,XX +XXX,XX @@ static inline const char *gicv3_class_name(void) | 16 | @@ -XXX,XX +XXX,XX @@ |
21 | exit(1); | 17 | * This work is licensed under the terms of the GNU GPL, version 2 or later. |
22 | #endif | 18 | * See the COPYING file in the top-level directory. |
23 | } else { | 19 | */ |
24 | + if (kvm_enabled()) { | 20 | + |
25 | + error_report("Userspace GICv3 is not supported with KVM"); | 21 | +#ifndef HW_NET_NE2K_ISA_H |
26 | + exit(1); | 22 | +#define HW_NET_NE2K_ISA_H |
27 | + } | 23 | + |
28 | return "arm-gicv3"; | 24 | #include "hw/hw.h" |
25 | #include "hw/qdev.h" | ||
26 | #include "hw/isa/isa.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static inline ISADevice *isa_ne2000_init(ISABus *bus, int base, int irq, | ||
29 | } | 28 | } |
29 | return d; | ||
30 | } | 30 | } |
31 | + | ||
32 | +#endif | ||
31 | -- | 33 | -- |
32 | 2.16.1 | 34 | 2.20.1 |
33 | 35 | ||
34 | 36 | diff view generated by jsdifflib |
1 | From: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Add support for the new ARMv8.2 SHA-3, SM3, SM4 and SHA-512 instructions to | 3 | Reviewed-by: Markus Armbruster <armbru@redhat.com> |
4 | AArch64 user mode emulation. | 4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
5 | 5 | Message-id: 20190412165416.7977-12-philmd@redhat.com | |
6 | Signed-off-by: Ard Biesheuvel <ard.biesheuvel@linaro.org> | ||
7 | Message-id: 20180207111729.15737-6-ard.biesheuvel@linaro.org | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 7 | --- |
11 | linux-user/elfload.c | 19 +++++++++++++++++++ | 8 | include/hw/net/lan9118.h | 2 ++ |
12 | target/arm/cpu64.c | 4 ++++ | 9 | hw/arm/exynos4_boards.c | 3 ++- |
13 | 2 files changed, 23 insertions(+) | 10 | hw/arm/mps2-tz.c | 3 ++- |
11 | hw/net/lan9118.c | 1 - | ||
12 | 4 files changed, 6 insertions(+), 3 deletions(-) | ||
14 | 13 | ||
15 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | 14 | diff --git a/include/hw/net/lan9118.h b/include/hw/net/lan9118.h |
16 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/linux-user/elfload.c | 16 | --- a/include/hw/net/lan9118.h |
18 | +++ b/linux-user/elfload.c | 17 | +++ b/include/hw/net/lan9118.h |
19 | @@ -XXX,XX +XXX,XX @@ enum { | 18 | @@ -XXX,XX +XXX,XX @@ |
20 | ARM_HWCAP_A64_SHA1 = 1 << 5, | 19 | #include "hw/irq.h" |
21 | ARM_HWCAP_A64_SHA2 = 1 << 6, | 20 | #include "net/net.h" |
22 | ARM_HWCAP_A64_CRC32 = 1 << 7, | 21 | |
23 | + ARM_HWCAP_A64_ATOMICS = 1 << 8, | 22 | +#define TYPE_LAN9118 "lan9118" |
24 | + ARM_HWCAP_A64_FPHP = 1 << 9, | 23 | + |
25 | + ARM_HWCAP_A64_ASIMDHP = 1 << 10, | 24 | void lan9118_init(NICInfo *, uint32_t, qemu_irq); |
26 | + ARM_HWCAP_A64_CPUID = 1 << 11, | 25 | |
27 | + ARM_HWCAP_A64_ASIMDRDM = 1 << 12, | 26 | #endif |
28 | + ARM_HWCAP_A64_JSCVT = 1 << 13, | 27 | diff --git a/hw/arm/exynos4_boards.c b/hw/arm/exynos4_boards.c |
29 | + ARM_HWCAP_A64_FCMA = 1 << 14, | 28 | index XXXXXXX..XXXXXXX 100644 |
30 | + ARM_HWCAP_A64_LRCPC = 1 << 15, | 29 | --- a/hw/arm/exynos4_boards.c |
31 | + ARM_HWCAP_A64_DCPOP = 1 << 16, | 30 | +++ b/hw/arm/exynos4_boards.c |
32 | + ARM_HWCAP_A64_SHA3 = 1 << 17, | 31 | @@ -XXX,XX +XXX,XX @@ |
33 | + ARM_HWCAP_A64_SM3 = 1 << 18, | 32 | #include "hw/arm/arm.h" |
34 | + ARM_HWCAP_A64_SM4 = 1 << 19, | 33 | #include "exec/address-spaces.h" |
35 | + ARM_HWCAP_A64_ASIMDDP = 1 << 20, | 34 | #include "hw/arm/exynos4210.h" |
36 | + ARM_HWCAP_A64_SHA512 = 1 << 21, | 35 | +#include "hw/net/lan9118.h" |
37 | + ARM_HWCAP_A64_SVE = 1 << 22, | 36 | #include "hw/boards.h" |
37 | |||
38 | #undef DEBUG | ||
39 | @@ -XXX,XX +XXX,XX @@ static void lan9215_init(uint32_t base, qemu_irq irq) | ||
40 | /* This should be a 9215 but the 9118 is close enough */ | ||
41 | if (nd_table[0].used) { | ||
42 | qemu_check_nic_model(&nd_table[0], "lan9118"); | ||
43 | - dev = qdev_create(NULL, "lan9118"); | ||
44 | + dev = qdev_create(NULL, TYPE_LAN9118); | ||
45 | qdev_set_nic_properties(dev, &nd_table[0]); | ||
46 | qdev_prop_set_uint32(dev, "mode_16bit", 1); | ||
47 | qdev_init_nofail(dev); | ||
48 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/hw/arm/mps2-tz.c | ||
51 | +++ b/hw/arm/mps2-tz.c | ||
52 | @@ -XXX,XX +XXX,XX @@ | ||
53 | #include "hw/arm/armsse.h" | ||
54 | #include "hw/dma/pl080.h" | ||
55 | #include "hw/ssi/pl022.h" | ||
56 | +#include "hw/net/lan9118.h" | ||
57 | #include "net/net.h" | ||
58 | #include "hw/core/split-irq.h" | ||
59 | |||
60 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, | ||
61 | * except that it doesn't support the checksum-offload feature. | ||
62 | */ | ||
63 | qemu_check_nic_model(nd, "lan9118"); | ||
64 | - mms->lan9118 = qdev_create(NULL, "lan9118"); | ||
65 | + mms->lan9118 = qdev_create(NULL, TYPE_LAN9118); | ||
66 | qdev_set_nic_properties(mms->lan9118, nd); | ||
67 | qdev_init_nofail(mms->lan9118); | ||
68 | |||
69 | diff --git a/hw/net/lan9118.c b/hw/net/lan9118.c | ||
70 | index XXXXXXX..XXXXXXX 100644 | ||
71 | --- a/hw/net/lan9118.c | ||
72 | +++ b/hw/net/lan9118.c | ||
73 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_lan9118_packet = { | ||
74 | } | ||
38 | }; | 75 | }; |
39 | 76 | ||
40 | #define ELF_HWCAP get_elf_hwcap() | 77 | -#define TYPE_LAN9118 "lan9118" |
41 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap(void) | 78 | #define LAN9118(obj) OBJECT_CHECK(lan9118_state, (obj), TYPE_LAN9118) |
42 | GET_FEATURE(ARM_FEATURE_V8_SHA1, ARM_HWCAP_A64_SHA1); | 79 | |
43 | GET_FEATURE(ARM_FEATURE_V8_SHA256, ARM_HWCAP_A64_SHA2); | 80 | typedef struct { |
44 | GET_FEATURE(ARM_FEATURE_CRC, ARM_HWCAP_A64_CRC32); | ||
45 | + GET_FEATURE(ARM_FEATURE_V8_SHA3, ARM_HWCAP_A64_SHA3); | ||
46 | + GET_FEATURE(ARM_FEATURE_V8_SM3, ARM_HWCAP_A64_SM3); | ||
47 | + GET_FEATURE(ARM_FEATURE_V8_SM4, ARM_HWCAP_A64_SM4); | ||
48 | + GET_FEATURE(ARM_FEATURE_V8_SHA512, ARM_HWCAP_A64_SHA512); | ||
49 | #undef GET_FEATURE | ||
50 | |||
51 | return hwcaps; | ||
52 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/target/arm/cpu64.c | ||
55 | +++ b/target/arm/cpu64.c | ||
56 | @@ -XXX,XX +XXX,XX @@ static void aarch64_any_initfn(Object *obj) | ||
57 | set_feature(&cpu->env, ARM_FEATURE_V8_AES); | ||
58 | set_feature(&cpu->env, ARM_FEATURE_V8_SHA1); | ||
59 | set_feature(&cpu->env, ARM_FEATURE_V8_SHA256); | ||
60 | + set_feature(&cpu->env, ARM_FEATURE_V8_SHA512); | ||
61 | + set_feature(&cpu->env, ARM_FEATURE_V8_SHA3); | ||
62 | + set_feature(&cpu->env, ARM_FEATURE_V8_SM3); | ||
63 | + set_feature(&cpu->env, ARM_FEATURE_V8_SM4); | ||
64 | set_feature(&cpu->env, ARM_FEATURE_V8_PMULL); | ||
65 | set_feature(&cpu->env, ARM_FEATURE_CRC); | ||
66 | cpu->ctr = 0x80038003; /* 32 byte I and D cacheline size, VIPT icache */ | ||
67 | -- | 81 | -- |
68 | 2.16.1 | 82 | 2.20.1 |
69 | 83 | ||
70 | 84 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Add minimal code needed to allow upstream Linux guest to boot. | 3 | This commit finally deletes "hw/devices.h". |
4 | 4 | ||
5 | Cc: Peter Maydell <peter.maydell@linaro.org> | 5 | Reviewed-by: Markus Armbruster <armbru@redhat.com> |
6 | Cc: Jason Wang <jasowang@redhat.com> | 6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
7 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Message-id: 20190412165416.7977-13-philmd@redhat.com |
8 | Cc: Marcel Apfelbaum <marcel.apfelbaum@zoho.com> | ||
9 | Cc: Michael S. Tsirkin <mst@redhat.com> | ||
10 | Cc: qemu-devel@nongnu.org | ||
11 | Cc: qemu-arm@nongnu.org | ||
12 | Cc: yurovsky@gmail.com | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 9 | --- |
17 | hw/misc/Makefile.objs | 1 + | 10 | include/hw/devices.h | 11 ----------- |
18 | include/hw/misc/imx7_ccm.h | 139 +++++++++++++++++++++++ | 11 | include/hw/net/smc91c111.h | 19 +++++++++++++++++++ |
19 | hw/misc/imx7_ccm.c | 277 +++++++++++++++++++++++++++++++++++++++++++++ | 12 | hw/arm/gumstix.c | 2 +- |
20 | 3 files changed, 417 insertions(+) | 13 | hw/arm/integratorcp.c | 2 +- |
21 | create mode 100644 include/hw/misc/imx7_ccm.h | 14 | hw/arm/mainstone.c | 2 +- |
22 | create mode 100644 hw/misc/imx7_ccm.c | 15 | hw/arm/realview.c | 2 +- |
16 | hw/arm/versatilepb.c | 2 +- | ||
17 | hw/net/smc91c111.c | 2 +- | ||
18 | 8 files changed, 25 insertions(+), 17 deletions(-) | ||
19 | delete mode 100644 include/hw/devices.h | ||
20 | create mode 100644 include/hw/net/smc91c111.h | ||
23 | 21 | ||
24 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 22 | diff --git a/include/hw/devices.h b/include/hw/devices.h |
25 | index XXXXXXX..XXXXXXX 100644 | 23 | deleted file mode 100644 |
26 | --- a/hw/misc/Makefile.objs | 24 | index XXXXXXX..XXXXXXX |
27 | +++ b/hw/misc/Makefile.objs | 25 | --- a/include/hw/devices.h |
28 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_IMX) += imx31_ccm.o | 26 | +++ /dev/null |
29 | obj-$(CONFIG_IMX) += imx25_ccm.o | 27 | @@ -XXX,XX +XXX,XX @@ |
30 | obj-$(CONFIG_IMX) += imx6_ccm.o | 28 | -#ifndef QEMU_DEVICES_H |
31 | obj-$(CONFIG_IMX) += imx6_src.o | 29 | -#define QEMU_DEVICES_H |
32 | +obj-$(CONFIG_IMX) += imx7_ccm.o | 30 | - |
33 | obj-$(CONFIG_MILKYMIST) += milkymist-hpdmc.o | 31 | -/* Devices that have nowhere better to go. */ |
34 | obj-$(CONFIG_MILKYMIST) += milkymist-pfpu.o | 32 | - |
35 | obj-$(CONFIG_MAINSTONE) += mst_fpga.o | 33 | -#include "hw/hw.h" |
36 | diff --git a/include/hw/misc/imx7_ccm.h b/include/hw/misc/imx7_ccm.h | 34 | - |
35 | -/* smc91c111.c */ | ||
36 | -void smc91c111_init(NICInfo *, uint32_t, qemu_irq); | ||
37 | - | ||
38 | -#endif | ||
39 | diff --git a/include/hw/net/smc91c111.h b/include/hw/net/smc91c111.h | ||
37 | new file mode 100644 | 40 | new file mode 100644 |
38 | index XXXXXXX..XXXXXXX | 41 | index XXXXXXX..XXXXXXX |
39 | --- /dev/null | 42 | --- /dev/null |
40 | +++ b/include/hw/misc/imx7_ccm.h | 43 | +++ b/include/hw/net/smc91c111.h |
41 | @@ -XXX,XX +XXX,XX @@ | 44 | @@ -XXX,XX +XXX,XX @@ |
42 | +/* | 45 | +/* |
43 | + * Copyright (c) 2017, Impinj, Inc. | 46 | + * SMSC 91C111 Ethernet interface emulation |
44 | + * | 47 | + * |
45 | + * i.MX7 CCM, PMU and ANALOG IP blocks emulation code | 48 | + * Copyright (c) 2005 CodeSourcery, LLC. |
46 | + * | 49 | + * Written by Paul Brook |
47 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
48 | + * | 50 | + * |
49 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 51 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. |
50 | + * See the COPYING file in the top-level directory. | 52 | + * See the COPYING file in the top-level directory. |
51 | + */ | 53 | + */ |
52 | + | 54 | + |
53 | +#ifndef IMX7_CCM_H | 55 | +#ifndef HW_NET_SMC91C111_H |
54 | +#define IMX7_CCM_H | 56 | +#define HW_NET_SMC91C111_H |
55 | + | 57 | + |
56 | +#include "hw/misc/imx_ccm.h" | 58 | +#include "hw/irq.h" |
57 | +#include "qemu/bitops.h" | 59 | +#include "net/net.h" |
58 | + | 60 | + |
59 | +enum IMX7AnalogRegisters { | 61 | +void smc91c111_init(NICInfo *, uint32_t, qemu_irq); |
60 | + ANALOG_PLL_ARM, | ||
61 | + ANALOG_PLL_ARM_SET, | ||
62 | + ANALOG_PLL_ARM_CLR, | ||
63 | + ANALOG_PLL_ARM_TOG, | ||
64 | + ANALOG_PLL_DDR, | ||
65 | + ANALOG_PLL_DDR_SET, | ||
66 | + ANALOG_PLL_DDR_CLR, | ||
67 | + ANALOG_PLL_DDR_TOG, | ||
68 | + ANALOG_PLL_DDR_SS, | ||
69 | + ANALOG_PLL_DDR_SS_SET, | ||
70 | + ANALOG_PLL_DDR_SS_CLR, | ||
71 | + ANALOG_PLL_DDR_SS_TOG, | ||
72 | + ANALOG_PLL_DDR_NUM, | ||
73 | + ANALOG_PLL_DDR_NUM_SET, | ||
74 | + ANALOG_PLL_DDR_NUM_CLR, | ||
75 | + ANALOG_PLL_DDR_NUM_TOG, | ||
76 | + ANALOG_PLL_DDR_DENOM, | ||
77 | + ANALOG_PLL_DDR_DENOM_SET, | ||
78 | + ANALOG_PLL_DDR_DENOM_CLR, | ||
79 | + ANALOG_PLL_DDR_DENOM_TOG, | ||
80 | + ANALOG_PLL_480, | ||
81 | + ANALOG_PLL_480_SET, | ||
82 | + ANALOG_PLL_480_CLR, | ||
83 | + ANALOG_PLL_480_TOG, | ||
84 | + ANALOG_PLL_480A, | ||
85 | + ANALOG_PLL_480A_SET, | ||
86 | + ANALOG_PLL_480A_CLR, | ||
87 | + ANALOG_PLL_480A_TOG, | ||
88 | + ANALOG_PLL_480B, | ||
89 | + ANALOG_PLL_480B_SET, | ||
90 | + ANALOG_PLL_480B_CLR, | ||
91 | + ANALOG_PLL_480B_TOG, | ||
92 | + ANALOG_PLL_ENET, | ||
93 | + ANALOG_PLL_ENET_SET, | ||
94 | + ANALOG_PLL_ENET_CLR, | ||
95 | + ANALOG_PLL_ENET_TOG, | ||
96 | + ANALOG_PLL_AUDIO, | ||
97 | + ANALOG_PLL_AUDIO_SET, | ||
98 | + ANALOG_PLL_AUDIO_CLR, | ||
99 | + ANALOG_PLL_AUDIO_TOG, | ||
100 | + ANALOG_PLL_AUDIO_SS, | ||
101 | + ANALOG_PLL_AUDIO_SS_SET, | ||
102 | + ANALOG_PLL_AUDIO_SS_CLR, | ||
103 | + ANALOG_PLL_AUDIO_SS_TOG, | ||
104 | + ANALOG_PLL_AUDIO_NUM, | ||
105 | + ANALOG_PLL_AUDIO_NUM_SET, | ||
106 | + ANALOG_PLL_AUDIO_NUM_CLR, | ||
107 | + ANALOG_PLL_AUDIO_NUM_TOG, | ||
108 | + ANALOG_PLL_AUDIO_DENOM, | ||
109 | + ANALOG_PLL_AUDIO_DENOM_SET, | ||
110 | + ANALOG_PLL_AUDIO_DENOM_CLR, | ||
111 | + ANALOG_PLL_AUDIO_DENOM_TOG, | ||
112 | + ANALOG_PLL_VIDEO, | ||
113 | + ANALOG_PLL_VIDEO_SET, | ||
114 | + ANALOG_PLL_VIDEO_CLR, | ||
115 | + ANALOG_PLL_VIDEO_TOG, | ||
116 | + ANALOG_PLL_VIDEO_SS, | ||
117 | + ANALOG_PLL_VIDEO_SS_SET, | ||
118 | + ANALOG_PLL_VIDEO_SS_CLR, | ||
119 | + ANALOG_PLL_VIDEO_SS_TOG, | ||
120 | + ANALOG_PLL_VIDEO_NUM, | ||
121 | + ANALOG_PLL_VIDEO_NUM_SET, | ||
122 | + ANALOG_PLL_VIDEO_NUM_CLR, | ||
123 | + ANALOG_PLL_VIDEO_NUM_TOG, | ||
124 | + ANALOG_PLL_VIDEO_DENOM, | ||
125 | + ANALOG_PLL_VIDEO_DENOM_SET, | ||
126 | + ANALOG_PLL_VIDEO_DENOM_CLR, | ||
127 | + ANALOG_PLL_VIDEO_DENOM_TOG, | ||
128 | + ANALOG_PLL_MISC0, | ||
129 | + ANALOG_PLL_MISC0_SET, | ||
130 | + ANALOG_PLL_MISC0_CLR, | ||
131 | + ANALOG_PLL_MISC0_TOG, | ||
132 | + | 62 | + |
133 | + ANALOG_DIGPROG = 0x800 / sizeof(uint32_t), | 63 | +#endif |
134 | + ANALOG_MAX, | 64 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c |
135 | + | 65 | index XXXXXXX..XXXXXXX 100644 |
136 | + ANALOG_PLL_LOCK = BIT(31) | 66 | --- a/hw/arm/gumstix.c |
137 | +}; | 67 | +++ b/hw/arm/gumstix.c |
138 | + | ||
139 | +enum IMX7CCMRegisters { | ||
140 | + CCM_MAX = 0xBE00 / sizeof(uint32_t) + 1, | ||
141 | +}; | ||
142 | + | ||
143 | +enum IMX7PMURegisters { | ||
144 | + PMU_MAX = 0x140 / sizeof(uint32_t), | ||
145 | +}; | ||
146 | + | ||
147 | +#define TYPE_IMX7_CCM "imx7.ccm" | ||
148 | +#define IMX7_CCM(obj) OBJECT_CHECK(IMX7CCMState, (obj), TYPE_IMX7_CCM) | ||
149 | + | ||
150 | +typedef struct IMX7CCMState { | ||
151 | + /* <private> */ | ||
152 | + IMXCCMState parent_obj; | ||
153 | + | ||
154 | + /* <public> */ | ||
155 | + MemoryRegion iomem; | ||
156 | + | ||
157 | + uint32_t ccm[CCM_MAX]; | ||
158 | +} IMX7CCMState; | ||
159 | + | ||
160 | + | ||
161 | +#define TYPE_IMX7_ANALOG "imx7.analog" | ||
162 | +#define IMX7_ANALOG(obj) OBJECT_CHECK(IMX7AnalogState, (obj), TYPE_IMX7_ANALOG) | ||
163 | + | ||
164 | +typedef struct IMX7AnalogState { | ||
165 | + /* <private> */ | ||
166 | + IMXCCMState parent_obj; | ||
167 | + | ||
168 | + /* <public> */ | ||
169 | + struct { | ||
170 | + MemoryRegion container; | ||
171 | + MemoryRegion analog; | ||
172 | + MemoryRegion digprog; | ||
173 | + MemoryRegion pmu; | ||
174 | + } mmio; | ||
175 | + | ||
176 | + uint32_t analog[ANALOG_MAX]; | ||
177 | + uint32_t pmu[PMU_MAX]; | ||
178 | +} IMX7AnalogState; | ||
179 | + | ||
180 | +#endif /* IMX7_CCM_H */ | ||
181 | diff --git a/hw/misc/imx7_ccm.c b/hw/misc/imx7_ccm.c | ||
182 | new file mode 100644 | ||
183 | index XXXXXXX..XXXXXXX | ||
184 | --- /dev/null | ||
185 | +++ b/hw/misc/imx7_ccm.c | ||
186 | @@ -XXX,XX +XXX,XX @@ | 68 | @@ -XXX,XX +XXX,XX @@ |
187 | +/* | 69 | #include "hw/arm/pxa.h" |
188 | + * Copyright (c) 2018, Impinj, Inc. | 70 | #include "net/net.h" |
189 | + * | 71 | #include "hw/block/flash.h" |
190 | + * i.MX7 CCM, PMU and ANALOG IP blocks emulation code | 72 | -#include "hw/devices.h" |
191 | + * | 73 | +#include "hw/net/smc91c111.h" |
192 | + * Author: Andrey Smirnov <andrew.smirnov@gmail.com> | 74 | #include "hw/boards.h" |
193 | + * | 75 | #include "exec/address-spaces.h" |
194 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 76 | #include "sysemu/qtest.h" |
195 | + * See the COPYING file in the top-level directory. | 77 | diff --git a/hw/arm/integratorcp.c b/hw/arm/integratorcp.c |
196 | + */ | 78 | index XXXXXXX..XXXXXXX 100644 |
197 | + | 79 | --- a/hw/arm/integratorcp.c |
198 | +#include "qemu/osdep.h" | 80 | +++ b/hw/arm/integratorcp.c |
199 | +#include "qemu/log.h" | 81 | @@ -XXX,XX +XXX,XX @@ |
200 | + | 82 | #include "qemu-common.h" |
201 | +#include "hw/misc/imx7_ccm.h" | 83 | #include "cpu.h" |
202 | + | 84 | #include "hw/sysbus.h" |
203 | +static void imx7_analog_reset(DeviceState *dev) | 85 | -#include "hw/devices.h" |
204 | +{ | 86 | #include "hw/boards.h" |
205 | + IMX7AnalogState *s = IMX7_ANALOG(dev); | 87 | #include "hw/arm/arm.h" |
206 | + | 88 | #include "hw/misc/arm_integrator_debug.h" |
207 | + memset(s->pmu, 0, sizeof(s->pmu)); | 89 | +#include "hw/net/smc91c111.h" |
208 | + memset(s->analog, 0, sizeof(s->analog)); | 90 | #include "net/net.h" |
209 | + | 91 | #include "exec/address-spaces.h" |
210 | + s->analog[ANALOG_PLL_ARM] = 0x00002042; | 92 | #include "sysemu/sysemu.h" |
211 | + s->analog[ANALOG_PLL_DDR] = 0x0060302c; | 93 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c |
212 | + s->analog[ANALOG_PLL_DDR_SS] = 0x00000000; | 94 | index XXXXXXX..XXXXXXX 100644 |
213 | + s->analog[ANALOG_PLL_DDR_NUM] = 0x06aaac4d; | 95 | --- a/hw/arm/mainstone.c |
214 | + s->analog[ANALOG_PLL_DDR_DENOM] = 0x100003ec; | 96 | +++ b/hw/arm/mainstone.c |
215 | + s->analog[ANALOG_PLL_480] = 0x00002000; | 97 | @@ -XXX,XX +XXX,XX @@ |
216 | + s->analog[ANALOG_PLL_480A] = 0x52605a56; | 98 | #include "hw/arm/pxa.h" |
217 | + s->analog[ANALOG_PLL_480B] = 0x52525216; | 99 | #include "hw/arm/arm.h" |
218 | + s->analog[ANALOG_PLL_ENET] = 0x00001fc0; | 100 | #include "net/net.h" |
219 | + s->analog[ANALOG_PLL_AUDIO] = 0x0001301b; | 101 | -#include "hw/devices.h" |
220 | + s->analog[ANALOG_PLL_AUDIO_SS] = 0x00000000; | 102 | +#include "hw/net/smc91c111.h" |
221 | + s->analog[ANALOG_PLL_AUDIO_NUM] = 0x05f5e100; | 103 | #include "hw/boards.h" |
222 | + s->analog[ANALOG_PLL_AUDIO_DENOM] = 0x2964619c; | 104 | #include "hw/block/flash.h" |
223 | + s->analog[ANALOG_PLL_VIDEO] = 0x0008201b; | 105 | #include "hw/sysbus.h" |
224 | + s->analog[ANALOG_PLL_VIDEO_SS] = 0x00000000; | 106 | diff --git a/hw/arm/realview.c b/hw/arm/realview.c |
225 | + s->analog[ANALOG_PLL_VIDEO_NUM] = 0x0000f699; | 107 | index XXXXXXX..XXXXXXX 100644 |
226 | + s->analog[ANALOG_PLL_VIDEO_DENOM] = 0x000f4240; | 108 | --- a/hw/arm/realview.c |
227 | + s->analog[ANALOG_PLL_MISC0] = 0x00000000; | 109 | +++ b/hw/arm/realview.c |
228 | + | 110 | @@ -XXX,XX +XXX,XX @@ |
229 | + /* all PLLs need to be locked */ | 111 | #include "hw/sysbus.h" |
230 | + s->analog[ANALOG_PLL_ARM] |= ANALOG_PLL_LOCK; | 112 | #include "hw/arm/arm.h" |
231 | + s->analog[ANALOG_PLL_DDR] |= ANALOG_PLL_LOCK; | 113 | #include "hw/arm/primecell.h" |
232 | + s->analog[ANALOG_PLL_480] |= ANALOG_PLL_LOCK; | 114 | -#include "hw/devices.h" |
233 | + s->analog[ANALOG_PLL_480A] |= ANALOG_PLL_LOCK; | 115 | #include "hw/net/lan9118.h" |
234 | + s->analog[ANALOG_PLL_480B] |= ANALOG_PLL_LOCK; | 116 | +#include "hw/net/smc91c111.h" |
235 | + s->analog[ANALOG_PLL_ENET] |= ANALOG_PLL_LOCK; | 117 | #include "hw/pci/pci.h" |
236 | + s->analog[ANALOG_PLL_AUDIO] |= ANALOG_PLL_LOCK; | 118 | #include "net/net.h" |
237 | + s->analog[ANALOG_PLL_VIDEO] |= ANALOG_PLL_LOCK; | 119 | #include "sysemu/sysemu.h" |
238 | + s->analog[ANALOG_PLL_MISC0] |= ANALOG_PLL_LOCK; | 120 | diff --git a/hw/arm/versatilepb.c b/hw/arm/versatilepb.c |
239 | + | 121 | index XXXXXXX..XXXXXXX 100644 |
240 | + /* | 122 | --- a/hw/arm/versatilepb.c |
241 | + * Since I couldn't find any info about this in the reference | 123 | +++ b/hw/arm/versatilepb.c |
242 | + * manual the value of this register is based strictly on matching | 124 | @@ -XXX,XX +XXX,XX @@ |
243 | + * what Linux kernel expects it to be. | 125 | #include "cpu.h" |
244 | + */ | 126 | #include "hw/sysbus.h" |
245 | + s->analog[ANALOG_DIGPROG] = 0x720000; | 127 | #include "hw/arm/arm.h" |
246 | + /* | 128 | -#include "hw/devices.h" |
247 | + * Set revision to be 1.0 (Arbitrary choice, no particular | 129 | +#include "hw/net/smc91c111.h" |
248 | + * reason). | 130 | #include "net/net.h" |
249 | + */ | 131 | #include "sysemu/sysemu.h" |
250 | + s->analog[ANALOG_DIGPROG] |= 0x000010; | 132 | #include "hw/pci/pci.h" |
251 | +} | 133 | diff --git a/hw/net/smc91c111.c b/hw/net/smc91c111.c |
252 | + | 134 | index XXXXXXX..XXXXXXX 100644 |
253 | +static void imx7_ccm_reset(DeviceState *dev) | 135 | --- a/hw/net/smc91c111.c |
254 | +{ | 136 | +++ b/hw/net/smc91c111.c |
255 | + IMX7CCMState *s = IMX7_CCM(dev); | 137 | @@ -XXX,XX +XXX,XX @@ |
256 | + | 138 | #include "qemu/osdep.h" |
257 | + memset(s->ccm, 0, sizeof(s->ccm)); | 139 | #include "hw/sysbus.h" |
258 | +} | 140 | #include "net/net.h" |
259 | + | 141 | -#include "hw/devices.h" |
260 | +#define CCM_INDEX(offset) (((offset) & ~(hwaddr)0xF) / sizeof(uint32_t)) | 142 | +#include "hw/net/smc91c111.h" |
261 | +#define CCM_BITOP(offset) ((offset) & (hwaddr)0xF) | 143 | #include "qemu/log.h" |
262 | + | 144 | /* For crc32 */ |
263 | +enum { | 145 | #include <zlib.h> |
264 | + CCM_BITOP_NONE = 0x00, | ||
265 | + CCM_BITOP_SET = 0x04, | ||
266 | + CCM_BITOP_CLR = 0x08, | ||
267 | + CCM_BITOP_TOG = 0x0C, | ||
268 | +}; | ||
269 | + | ||
270 | +static uint64_t imx7_set_clr_tog_read(void *opaque, hwaddr offset, | ||
271 | + unsigned size) | ||
272 | +{ | ||
273 | + const uint32_t *mmio = opaque; | ||
274 | + | ||
275 | + return mmio[CCM_INDEX(offset)]; | ||
276 | +} | ||
277 | + | ||
278 | +static void imx7_set_clr_tog_write(void *opaque, hwaddr offset, | ||
279 | + uint64_t value, unsigned size) | ||
280 | +{ | ||
281 | + const uint8_t bitop = CCM_BITOP(offset); | ||
282 | + const uint32_t index = CCM_INDEX(offset); | ||
283 | + uint32_t *mmio = opaque; | ||
284 | + | ||
285 | + switch (bitop) { | ||
286 | + case CCM_BITOP_NONE: | ||
287 | + mmio[index] = value; | ||
288 | + break; | ||
289 | + case CCM_BITOP_SET: | ||
290 | + mmio[index] |= value; | ||
291 | + break; | ||
292 | + case CCM_BITOP_CLR: | ||
293 | + mmio[index] &= ~value; | ||
294 | + break; | ||
295 | + case CCM_BITOP_TOG: | ||
296 | + mmio[index] ^= value; | ||
297 | + break; | ||
298 | + }; | ||
299 | +} | ||
300 | + | ||
301 | +static const struct MemoryRegionOps imx7_set_clr_tog_ops = { | ||
302 | + .read = imx7_set_clr_tog_read, | ||
303 | + .write = imx7_set_clr_tog_write, | ||
304 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
305 | + .impl = { | ||
306 | + /* | ||
307 | + * Our device would not work correctly if the guest was doing | ||
308 | + * unaligned access. This might not be a limitation on the real | ||
309 | + * device but in practice there is no reason for a guest to access | ||
310 | + * this device unaligned. | ||
311 | + */ | ||
312 | + .min_access_size = 4, | ||
313 | + .max_access_size = 4, | ||
314 | + .unaligned = false, | ||
315 | + }, | ||
316 | +}; | ||
317 | + | ||
318 | +static const struct MemoryRegionOps imx7_digprog_ops = { | ||
319 | + .read = imx7_set_clr_tog_read, | ||
320 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
321 | + .impl = { | ||
322 | + .min_access_size = 4, | ||
323 | + .max_access_size = 4, | ||
324 | + .unaligned = false, | ||
325 | + }, | ||
326 | +}; | ||
327 | + | ||
328 | +static void imx7_ccm_init(Object *obj) | ||
329 | +{ | ||
330 | + SysBusDevice *sd = SYS_BUS_DEVICE(obj); | ||
331 | + IMX7CCMState *s = IMX7_CCM(obj); | ||
332 | + | ||
333 | + memory_region_init_io(&s->iomem, | ||
334 | + obj, | ||
335 | + &imx7_set_clr_tog_ops, | ||
336 | + s->ccm, | ||
337 | + TYPE_IMX7_CCM ".ccm", | ||
338 | + sizeof(s->ccm)); | ||
339 | + | ||
340 | + sysbus_init_mmio(sd, &s->iomem); | ||
341 | +} | ||
342 | + | ||
343 | +static void imx7_analog_init(Object *obj) | ||
344 | +{ | ||
345 | + SysBusDevice *sd = SYS_BUS_DEVICE(obj); | ||
346 | + IMX7AnalogState *s = IMX7_ANALOG(obj); | ||
347 | + | ||
348 | + memory_region_init(&s->mmio.container, obj, TYPE_IMX7_ANALOG, | ||
349 | + 0x10000); | ||
350 | + | ||
351 | + memory_region_init_io(&s->mmio.analog, | ||
352 | + obj, | ||
353 | + &imx7_set_clr_tog_ops, | ||
354 | + s->analog, | ||
355 | + TYPE_IMX7_ANALOG, | ||
356 | + sizeof(s->analog)); | ||
357 | + | ||
358 | + memory_region_add_subregion(&s->mmio.container, | ||
359 | + 0x60, &s->mmio.analog); | ||
360 | + | ||
361 | + memory_region_init_io(&s->mmio.pmu, | ||
362 | + obj, | ||
363 | + &imx7_set_clr_tog_ops, | ||
364 | + s->pmu, | ||
365 | + TYPE_IMX7_ANALOG ".pmu", | ||
366 | + sizeof(s->pmu)); | ||
367 | + | ||
368 | + memory_region_add_subregion(&s->mmio.container, | ||
369 | + 0x200, &s->mmio.pmu); | ||
370 | + | ||
371 | + memory_region_init_io(&s->mmio.digprog, | ||
372 | + obj, | ||
373 | + &imx7_digprog_ops, | ||
374 | + &s->analog[ANALOG_DIGPROG], | ||
375 | + TYPE_IMX7_ANALOG ".digprog", | ||
376 | + sizeof(uint32_t)); | ||
377 | + | ||
378 | + memory_region_add_subregion_overlap(&s->mmio.container, | ||
379 | + 0x800, &s->mmio.digprog, 10); | ||
380 | + | ||
381 | + | ||
382 | + sysbus_init_mmio(sd, &s->mmio.container); | ||
383 | +} | ||
384 | + | ||
385 | +static const VMStateDescription vmstate_imx7_ccm = { | ||
386 | + .name = TYPE_IMX7_CCM, | ||
387 | + .version_id = 1, | ||
388 | + .minimum_version_id = 1, | ||
389 | + .fields = (VMStateField[]) { | ||
390 | + VMSTATE_UINT32_ARRAY(ccm, IMX7CCMState, CCM_MAX), | ||
391 | + VMSTATE_END_OF_LIST() | ||
392 | + }, | ||
393 | +}; | ||
394 | + | ||
395 | +static uint32_t imx7_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock) | ||
396 | +{ | ||
397 | + /* | ||
398 | + * This function is "consumed" by GPT emulation code, however on | ||
399 | + * i.MX7 each GPT block can have their own clock root. This means | ||
400 | + * that this functions needs somehow to know requester's identity | ||
401 | + * and the way to pass it: be it via additional IMXClk constants | ||
402 | + * or by adding another argument to this method needs to be | ||
403 | + * figured out | ||
404 | + */ | ||
405 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Not implemented\n", | ||
406 | + TYPE_IMX7_CCM, __func__); | ||
407 | + return 0; | ||
408 | +} | ||
409 | + | ||
410 | +static void imx7_ccm_class_init(ObjectClass *klass, void *data) | ||
411 | +{ | ||
412 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
413 | + IMXCCMClass *ccm = IMX_CCM_CLASS(klass); | ||
414 | + | ||
415 | + dc->reset = imx7_ccm_reset; | ||
416 | + dc->vmsd = &vmstate_imx7_ccm; | ||
417 | + dc->desc = "i.MX7 Clock Control Module"; | ||
418 | + | ||
419 | + ccm->get_clock_frequency = imx7_ccm_get_clock_frequency; | ||
420 | +} | ||
421 | + | ||
422 | +static const TypeInfo imx7_ccm_info = { | ||
423 | + .name = TYPE_IMX7_CCM, | ||
424 | + .parent = TYPE_IMX_CCM, | ||
425 | + .instance_size = sizeof(IMX7CCMState), | ||
426 | + .instance_init = imx7_ccm_init, | ||
427 | + .class_init = imx7_ccm_class_init, | ||
428 | +}; | ||
429 | + | ||
430 | +static const VMStateDescription vmstate_imx7_analog = { | ||
431 | + .name = TYPE_IMX7_ANALOG, | ||
432 | + .version_id = 1, | ||
433 | + .minimum_version_id = 1, | ||
434 | + .fields = (VMStateField[]) { | ||
435 | + VMSTATE_UINT32_ARRAY(analog, IMX7AnalogState, ANALOG_MAX), | ||
436 | + VMSTATE_UINT32_ARRAY(pmu, IMX7AnalogState, PMU_MAX), | ||
437 | + VMSTATE_END_OF_LIST() | ||
438 | + }, | ||
439 | +}; | ||
440 | + | ||
441 | +static void imx7_analog_class_init(ObjectClass *klass, void *data) | ||
442 | +{ | ||
443 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
444 | + | ||
445 | + dc->reset = imx7_analog_reset; | ||
446 | + dc->vmsd = &vmstate_imx7_analog; | ||
447 | + dc->desc = "i.MX7 Analog Module"; | ||
448 | +} | ||
449 | + | ||
450 | +static const TypeInfo imx7_analog_info = { | ||
451 | + .name = TYPE_IMX7_ANALOG, | ||
452 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
453 | + .instance_size = sizeof(IMX7AnalogState), | ||
454 | + .instance_init = imx7_analog_init, | ||
455 | + .class_init = imx7_analog_class_init, | ||
456 | +}; | ||
457 | + | ||
458 | +static void imx7_ccm_register_type(void) | ||
459 | +{ | ||
460 | + type_register_static(&imx7_ccm_info); | ||
461 | + type_register_static(&imx7_analog_info); | ||
462 | +} | ||
463 | +type_init(imx7_ccm_register_type) | ||
464 | -- | 146 | -- |
465 | 2.16.1 | 147 | 2.20.1 |
466 | 148 | ||
467 | 149 | diff view generated by jsdifflib |