1 | ARM queue: mostly patches from me, but also the Smartfusion2 board. | 1 | The following changes since commit 7e7eb9f852a46b51a71ae9d82590b2e4d28827ee: |
---|---|---|---|
2 | 2 | ||
3 | thanks | 3 | Merge remote-tracking branch 'remotes/armbru/tags/pull-qapi-2021-01-28' into staging (2021-01-28 22:43:18 +0000) |
4 | -- PMM | ||
5 | 4 | ||
6 | The following changes since commit 9ee660e7c138595224b65ddc1c5712549f0a278c: | 5 | are available in the Git repository at: |
7 | 6 | ||
8 | Merge remote-tracking branch 'remotes/yongbok/tags/mips-20170921' into staging (2017-09-21 14:40:32 +0100) | 7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210129 |
9 | 8 | ||
10 | are available in the git repository at: | 9 | for you to fetch changes up to 11749122e1a86866591306d43603d2795a3dea1a: |
11 | 10 | ||
12 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20170921 | 11 | hw/arm/stellaris: Remove board-creation reset of STELLARIS_SYS (2021-01-29 10:47:29 +0000) |
13 | |||
14 | for you to fetch changes up to 6d262dcb7d108eda93813574c2061398084dc795: | ||
15 | |||
16 | msf2: Add Emcraft's Smartfusion2 SOM kit (2017-09-21 16:36:56 +0100) | ||
17 | 12 | ||
18 | ---------------------------------------------------------------- | 13 | ---------------------------------------------------------------- |
19 | target-arm queue: | 14 | target-arm queue: |
20 | * more preparatory work for v8M support | 15 | * Implement ID_PFR2 |
21 | * convert some omap devices away from old_mmio | 16 | * Conditionalize DBGDIDR |
22 | * remove out of date ARM ARM section references in comments | 17 | * rename xlnx-zcu102.canbusN properties |
23 | * add the Smartfusion2 board | 18 | * provide powerdown/reset mechanism for secure firmware on 'virt' board |
19 | * hw/misc: Fix arith overflow in NPCM7XX PWM module | ||
20 | * target/arm: Replace magic value by MMU_DATA_LOAD definition | ||
21 | * configure: fix preadv errors on Catalina macOS with new XCode | ||
22 | * Various configure and other cleanups in preparation for iOS support | ||
23 | * hvf: Add hypervisor entitlement to output binaries (needed for Big Sur) | ||
24 | * Implement pvpanic-pci device | ||
25 | * Convert the CMSDK timer devices to the Clock framework | ||
24 | 26 | ||
25 | ---------------------------------------------------------------- | 27 | ---------------------------------------------------------------- |
28 | Alexander Graf (1): | ||
29 | hvf: Add hypervisor entitlement to output binaries | ||
30 | |||
31 | Hao Wu (1): | ||
32 | hw/misc: Fix arith overflow in NPCM7XX PWM module | ||
33 | |||
34 | Joelle van Dyne (7): | ||
35 | configure: cross-compiling with empty cross_prefix | ||
36 | osdep: build with non-working system() function | ||
37 | darwin: remove redundant dependency declaration | ||
38 | darwin: fix cross-compiling for Darwin | ||
39 | configure: cross compile should use x86_64 cpu_family | ||
40 | darwin: detect CoreAudio for build | ||
41 | darwin: remove 64-bit build detection on 32-bit OS | ||
42 | |||
43 | Maxim Uvarov (3): | ||
44 | hw: gpio: implement gpio-pwr driver for qemu reset/poweroff | ||
45 | arm-virt: refactor gpios creation | ||
46 | arm-virt: add secure pl061 for reset/power down | ||
47 | |||
48 | Mihai Carabas (4): | ||
49 | hw/misc/pvpanic: split-out generic and bus dependent code | ||
50 | hw/misc/pvpanic: add PCI interface support | ||
51 | pvpanic : update pvpanic spec document | ||
52 | tests/qtest: add a test case for pvpanic-pci | ||
53 | |||
54 | Paolo Bonzini (1): | ||
55 | arm: rename xlnx-zcu102.canbusN properties | ||
56 | |||
26 | Peter Maydell (26): | 57 | Peter Maydell (26): |
27 | target/arm: Implement MSR/MRS access to NS banked registers | 58 | configure: Move preadv check to meson.build |
28 | nvic: Add banked exception states | 59 | ptimer: Add new ptimer_set_period_from_clock() function |
29 | nvic: Add cached vectpending_is_s_banked state | 60 | clock: Add new clock_has_source() function |
30 | nvic: Add cached vectpending_prio state | 61 | tests: Add a simple test of the CMSDK APB timer |
31 | nvic: Implement AIRCR changes for v8M | 62 | tests: Add a simple test of the CMSDK APB watchdog |
32 | nvic: Make ICSR.RETTOBASE handle banked exceptions | 63 | tests: Add a simple test of the CMSDK APB dual timer |
33 | nvic: Implement NVIC_ITNS<n> registers | 64 | hw/timer/cmsdk-apb-timer: Rename CMSDKAPBTIMER struct to CMSDKAPBTimer |
34 | nvic: Handle banked exceptions in nvic_recompute_state() | 65 | hw/timer/cmsdk-apb-timer: Add Clock input |
35 | nvic: Make set_pending and clear_pending take a secure parameter | 66 | hw/timer/cmsdk-apb-dualtimer: Add Clock input |
36 | nvic: Make SHPR registers banked | 67 | hw/watchdog/cmsdk-apb-watchdog: Add Clock input |
37 | nvic: Compare group priority for escalation to HF | 68 | hw/arm/armsse: Rename "MAINCLK" property to "MAINCLK_FRQ" |
38 | nvic: In escalation to HardFault, support HF not being priority -1 | 69 | hw/arm/armsse: Wire up clocks |
39 | nvic: Implement v8M changes to fixed priority exceptions | 70 | hw/arm/mps2: Inline CMSDK_APB_TIMER creation |
40 | nvic: Disable the non-secure HardFault if AIRCR.BFHFNMINS is clear | 71 | hw/arm/mps2: Create and connect SYSCLK Clock |
41 | nvic: Handle v8M changes in nvic_exec_prio() | 72 | hw/arm/mps2-tz: Create and connect ARMSSE Clocks |
42 | target/arm: Handle banking in negative-execution-priority check in cpu_mmu_index() | 73 | hw/arm/musca: Create and connect ARMSSE Clocks |
43 | nvic: Make ICSR banked for v8M | 74 | hw/arm/stellaris: Convert SSYS to QOM device |
44 | nvic: Make SHCSR banked for v8M | 75 | hw/arm/stellaris: Create Clock input for watchdog |
45 | nvic: Support banked exceptions in acknowledge and complete | 76 | hw/timer/cmsdk-apb-timer: Convert to use Clock input |
46 | target/arm: Remove out of date ARM ARM section references in A64 decoder | 77 | hw/timer/cmsdk-apb-dualtimer: Convert to use Clock input |
47 | hw/arm/palm.c: Don't use old_mmio for static_ops | 78 | hw/watchdog/cmsdk-apb-watchdog: Convert to use Clock input |
48 | hw/gpio/omap_gpio.c: Don't use old_mmio | 79 | tests/qtest/cmsdk-apb-watchdog-test: Test clock changes |
49 | hw/timer/omap_synctimer.c: Don't use old_mmio | 80 | hw/arm/armsse: Use Clock to set system_clock_scale |
50 | hw/timer/omap_gptimer: Don't use old_mmio | 81 | arm: Don't set freq properties on CMSDK timer, dualtimer, watchdog, ARMSSE |
51 | hw/i2c/omap_i2c.c: Don't use old_mmio | 82 | arm: Remove frq properties on CMSDK timer, dualtimer, watchdog, ARMSSE |
52 | hw/arm/omap2.c: Don't use old_mmio | 83 | hw/arm/stellaris: Remove board-creation reset of STELLARIS_SYS |
53 | 84 | ||
54 | Subbaraya Sundeep (5): | 85 | Philippe Mathieu-Daudé (1): |
55 | msf2: Add Smartfusion2 System timer | 86 | target/arm: Replace magic value by MMU_DATA_LOAD definition |
56 | msf2: Microsemi Smartfusion2 System Register block | ||
57 | msf2: Add Smartfusion2 SPI controller | ||
58 | msf2: Add Smartfusion2 SoC | ||
59 | msf2: Add Emcraft's Smartfusion2 SOM kit | ||
60 | 87 | ||
61 | hw/arm/Makefile.objs | 1 + | 88 | Richard Henderson (2): |
62 | hw/misc/Makefile.objs | 1 + | 89 | target/arm: Implement ID_PFR2 |
63 | hw/ssi/Makefile.objs | 1 + | 90 | target/arm: Conditionalize DBGDIDR |
64 | hw/timer/Makefile.objs | 1 + | ||
65 | include/hw/arm/msf2-soc.h | 67 +++ | ||
66 | include/hw/intc/armv7m_nvic.h | 33 +- | ||
67 | include/hw/misc/msf2-sysreg.h | 77 ++++ | ||
68 | include/hw/ssi/mss-spi.h | 58 +++ | ||
69 | include/hw/timer/mss-timer.h | 64 +++ | ||
70 | target/arm/cpu.h | 62 ++- | ||
71 | hw/arm/msf2-soc.c | 238 +++++++++++ | ||
72 | hw/arm/msf2-som.c | 105 +++++ | ||
73 | hw/arm/omap2.c | 49 ++- | ||
74 | hw/arm/palm.c | 30 +- | ||
75 | hw/gpio/omap_gpio.c | 26 +- | ||
76 | hw/i2c/omap_i2c.c | 44 +- | ||
77 | hw/intc/armv7m_nvic.c | 913 ++++++++++++++++++++++++++++++++++------ | ||
78 | hw/misc/msf2-sysreg.c | 160 +++++++ | ||
79 | hw/ssi/mss-spi.c | 404 ++++++++++++++++++ | ||
80 | hw/timer/mss-timer.c | 289 +++++++++++++ | ||
81 | hw/timer/omap_gptimer.c | 49 ++- | ||
82 | hw/timer/omap_synctimer.c | 35 +- | ||
83 | target/arm/cpu.c | 7 + | ||
84 | target/arm/helper.c | 142 ++++++- | ||
85 | target/arm/translate-a64.c | 227 +++++----- | ||
86 | default-configs/arm-softmmu.mak | 1 + | ||
87 | hw/intc/trace-events | 13 +- | ||
88 | hw/misc/trace-events | 5 + | ||
89 | 28 files changed, 2735 insertions(+), 367 deletions(-) | ||
90 | create mode 100644 include/hw/arm/msf2-soc.h | ||
91 | create mode 100644 include/hw/misc/msf2-sysreg.h | ||
92 | create mode 100644 include/hw/ssi/mss-spi.h | ||
93 | create mode 100644 include/hw/timer/mss-timer.h | ||
94 | create mode 100644 hw/arm/msf2-soc.c | ||
95 | create mode 100644 hw/arm/msf2-som.c | ||
96 | create mode 100644 hw/misc/msf2-sysreg.c | ||
97 | create mode 100644 hw/ssi/mss-spi.c | ||
98 | create mode 100644 hw/timer/mss-timer.c | ||
99 | 91 | ||
92 | docs/devel/clocks.rst | 16 +++ | ||
93 | docs/specs/pci-ids.txt | 1 + | ||
94 | docs/specs/pvpanic.txt | 13 ++- | ||
95 | docs/system/arm/virt.rst | 2 + | ||
96 | configure | 78 ++++++++------ | ||
97 | meson.build | 34 ++++++- | ||
98 | include/hw/arm/armsse.h | 14 ++- | ||
99 | include/hw/arm/virt.h | 2 + | ||
100 | include/hw/clock.h | 15 +++ | ||
101 | include/hw/misc/pvpanic.h | 24 ++++- | ||
102 | include/hw/pci/pci.h | 1 + | ||
103 | include/hw/ptimer.h | 22 ++++ | ||
104 | include/hw/timer/cmsdk-apb-dualtimer.h | 5 +- | ||
105 | include/hw/timer/cmsdk-apb-timer.h | 34 ++----- | ||
106 | include/hw/watchdog/cmsdk-apb-watchdog.h | 5 +- | ||
107 | include/qemu/osdep.h | 12 +++ | ||
108 | include/qemu/typedefs.h | 1 + | ||
109 | target/arm/cpu.h | 1 + | ||
110 | hw/arm/armsse.c | 48 ++++++--- | ||
111 | hw/arm/mps2-tz.c | 14 ++- | ||
112 | hw/arm/mps2.c | 28 ++++- | ||
113 | hw/arm/musca.c | 13 ++- | ||
114 | hw/arm/stellaris.c | 170 +++++++++++++++++++++++-------- | ||
115 | hw/arm/virt.c | 111 ++++++++++++++++---- | ||
116 | hw/arm/xlnx-zcu102.c | 4 +- | ||
117 | hw/core/ptimer.c | 34 +++++++ | ||
118 | hw/gpio/gpio_pwr.c | 70 +++++++++++++ | ||
119 | hw/misc/npcm7xx_pwm.c | 23 ++++- | ||
120 | hw/misc/pvpanic-isa.c | 94 +++++++++++++++++ | ||
121 | hw/misc/pvpanic-pci.c | 94 +++++++++++++++++ | ||
122 | hw/misc/pvpanic.c | 85 ++-------------- | ||
123 | hw/timer/cmsdk-apb-dualtimer.c | 53 +++++++--- | ||
124 | hw/timer/cmsdk-apb-timer.c | 55 +++++----- | ||
125 | hw/watchdog/cmsdk-apb-watchdog.c | 29 ++++-- | ||
126 | target/arm/helper.c | 27 +++-- | ||
127 | target/arm/kvm64.c | 2 + | ||
128 | tests/qtest/cmsdk-apb-dualtimer-test.c | 130 +++++++++++++++++++++++ | ||
129 | tests/qtest/cmsdk-apb-timer-test.c | 75 ++++++++++++++ | ||
130 | tests/qtest/cmsdk-apb-watchdog-test.c | 131 ++++++++++++++++++++++++ | ||
131 | tests/qtest/npcm7xx_pwm-test.c | 4 +- | ||
132 | tests/qtest/pvpanic-pci-test.c | 94 +++++++++++++++++ | ||
133 | tests/qtest/xlnx-can-test.c | 30 +++--- | ||
134 | MAINTAINERS | 3 + | ||
135 | accel/hvf/entitlements.plist | 8 ++ | ||
136 | hw/arm/Kconfig | 1 + | ||
137 | hw/gpio/Kconfig | 3 + | ||
138 | hw/gpio/meson.build | 1 + | ||
139 | hw/i386/Kconfig | 2 +- | ||
140 | hw/misc/Kconfig | 12 ++- | ||
141 | hw/misc/meson.build | 4 +- | ||
142 | scripts/entitlement.sh | 13 +++ | ||
143 | tests/qtest/meson.build | 6 +- | ||
144 | 52 files changed, 1432 insertions(+), 319 deletions(-) | ||
145 | create mode 100644 hw/gpio/gpio_pwr.c | ||
146 | create mode 100644 hw/misc/pvpanic-isa.c | ||
147 | create mode 100644 hw/misc/pvpanic-pci.c | ||
148 | create mode 100644 tests/qtest/cmsdk-apb-dualtimer-test.c | ||
149 | create mode 100644 tests/qtest/cmsdk-apb-timer-test.c | ||
150 | create mode 100644 tests/qtest/cmsdk-apb-watchdog-test.c | ||
151 | create mode 100644 tests/qtest/pvpanic-pci-test.c | ||
152 | create mode 100644 accel/hvf/entitlements.plist | ||
153 | create mode 100755 scripts/entitlement.sh | ||
154 | diff view generated by jsdifflib |
1 | Update armv7m_nvic_acknowledge_irq() and armv7m_nvic_complete_irq() | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | to handle banked exceptions: | ||
3 | * acknowledge needs to use the correct vector, which may be | ||
4 | in sec_vectors[] | ||
5 | * acknowledge needs to return to its caller whether the | ||
6 | exception should be taken to secure or non-secure state | ||
7 | * complete needs its caller to tell it whether the exception | ||
8 | being completed is a secure one or not | ||
9 | 2 | ||
3 | This was defined at some point before ARMv8.4, and will | ||
4 | shortly be used by new processor descriptions. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210120204400.1056582-1-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 1505240046-11454-20-git-send-email-peter.maydell@linaro.org | ||
13 | --- | 10 | --- |
14 | target/arm/cpu.h | 15 +++++++++++++-- | 11 | target/arm/cpu.h | 1 + |
15 | hw/intc/armv7m_nvic.c | 26 ++++++++++++++++++++------ | 12 | target/arm/helper.c | 4 ++-- |
16 | target/arm/helper.c | 8 +++++--- | 13 | target/arm/kvm64.c | 2 ++ |
17 | hw/intc/trace-events | 4 ++-- | 14 | 3 files changed, 5 insertions(+), 2 deletions(-) |
18 | 4 files changed, 40 insertions(+), 13 deletions(-) | ||
19 | 15 | ||
20 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
21 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/cpu.h | 18 | --- a/target/arm/cpu.h |
23 | +++ b/target/arm/cpu.h | 19 | +++ b/target/arm/cpu.h |
24 | @@ -XXX,XX +XXX,XX @@ static inline bool armv7m_nvic_can_take_pending_exception(void *opaque) | 20 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { |
25 | * of architecturally banked exceptions. | 21 | uint32_t id_mmfr4; |
26 | */ | 22 | uint32_t id_pfr0; |
27 | void armv7m_nvic_set_pending(void *opaque, int irq, bool secure); | 23 | uint32_t id_pfr1; |
28 | -void armv7m_nvic_acknowledge_irq(void *opaque); | 24 | + uint32_t id_pfr2; |
29 | +/** | 25 | uint32_t mvfr0; |
30 | + * armv7m_nvic_acknowledge_irq: make highest priority pending exception active | 26 | uint32_t mvfr1; |
31 | + * @opaque: the NVIC | 27 | uint32_t mvfr2; |
32 | + * | ||
33 | + * Move the current highest priority pending exception from the pending | ||
34 | + * state to the active state, and update v7m.exception to indicate that | ||
35 | + * it is the exception currently being handled. | ||
36 | + * | ||
37 | + * Returns: true if exception should be taken to Secure state, false for NS | ||
38 | + */ | ||
39 | +bool armv7m_nvic_acknowledge_irq(void *opaque); | ||
40 | /** | ||
41 | * armv7m_nvic_complete_irq: complete specified interrupt or exception | ||
42 | * @opaque: the NVIC | ||
43 | * @irq: the exception number to complete | ||
44 | + * @secure: true if this exception was secure | ||
45 | * | ||
46 | * Returns: -1 if the irq was not active | ||
47 | * 1 if completing this irq brought us back to base (no active irqs) | ||
48 | * 0 if there is still an irq active after this one was completed | ||
49 | * (Ignoring -1, this is the same as the RETTOBASE value before completion.) | ||
50 | */ | ||
51 | -int armv7m_nvic_complete_irq(void *opaque, int irq); | ||
52 | +int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure); | ||
53 | /** | ||
54 | * armv7m_nvic_raw_execution_priority: return the raw execution priority | ||
55 | * @opaque: the NVIC | ||
56 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/hw/intc/armv7m_nvic.c | ||
59 | +++ b/hw/intc/armv7m_nvic.c | ||
60 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | ||
61 | } | ||
62 | |||
63 | /* Make pending IRQ active. */ | ||
64 | -void armv7m_nvic_acknowledge_irq(void *opaque) | ||
65 | +bool armv7m_nvic_acknowledge_irq(void *opaque) | ||
66 | { | ||
67 | NVICState *s = (NVICState *)opaque; | ||
68 | CPUARMState *env = &s->cpu->env; | ||
69 | const int pending = s->vectpending; | ||
70 | const int running = nvic_exec_prio(s); | ||
71 | VecInfo *vec; | ||
72 | + bool targets_secure; | ||
73 | |||
74 | assert(pending > ARMV7M_EXCP_RESET && pending < s->num_irq); | ||
75 | |||
76 | - vec = &s->vectors[pending]; | ||
77 | + if (s->vectpending_is_s_banked) { | ||
78 | + vec = &s->sec_vectors[pending]; | ||
79 | + targets_secure = true; | ||
80 | + } else { | ||
81 | + vec = &s->vectors[pending]; | ||
82 | + targets_secure = !exc_is_banked(s->vectpending) && | ||
83 | + exc_targets_secure(s, s->vectpending); | ||
84 | + } | ||
85 | |||
86 | assert(vec->enabled); | ||
87 | assert(vec->pending); | ||
88 | |||
89 | assert(s->vectpending_prio < running); | ||
90 | |||
91 | - trace_nvic_acknowledge_irq(pending, s->vectpending_prio); | ||
92 | + trace_nvic_acknowledge_irq(pending, s->vectpending_prio, targets_secure); | ||
93 | |||
94 | vec->active = 1; | ||
95 | vec->pending = 0; | ||
96 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_acknowledge_irq(void *opaque) | ||
97 | env->v7m.exception = s->vectpending; | ||
98 | |||
99 | nvic_irq_update(s); | ||
100 | + | ||
101 | + return targets_secure; | ||
102 | } | ||
103 | |||
104 | -int armv7m_nvic_complete_irq(void *opaque, int irq) | ||
105 | +int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure) | ||
106 | { | ||
107 | NVICState *s = (NVICState *)opaque; | ||
108 | VecInfo *vec; | ||
109 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_complete_irq(void *opaque, int irq) | ||
110 | |||
111 | assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); | ||
112 | |||
113 | - vec = &s->vectors[irq]; | ||
114 | + if (secure && exc_is_banked(irq)) { | ||
115 | + vec = &s->sec_vectors[irq]; | ||
116 | + } else { | ||
117 | + vec = &s->vectors[irq]; | ||
118 | + } | ||
119 | |||
120 | - trace_nvic_complete_irq(irq); | ||
121 | + trace_nvic_complete_irq(irq, secure); | ||
122 | |||
123 | if (!vec->active) { | ||
124 | /* Tell the caller this was an illegal exception return */ | ||
125 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 28 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
126 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
127 | --- a/target/arm/helper.c | 30 | --- a/target/arm/helper.c |
128 | +++ b/target/arm/helper.c | 31 | +++ b/target/arm/helper.c |
129 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 32 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
130 | bool return_to_sp_process = false; | 33 | .access = PL1_R, .type = ARM_CP_CONST, |
131 | bool return_to_handler = false; | 34 | .accessfn = access_aa64_tid3, |
132 | bool rettobase = false; | 35 | .resetvalue = 0 }, |
133 | + bool exc_secure = false; | 36 | - { .name = "MVFR4_EL1_RESERVED", .state = ARM_CP_STATE_AA64, |
134 | 37 | + { .name = "ID_PFR2", .state = ARM_CP_STATE_BOTH, | |
135 | /* We can only get here from an EXCP_EXCEPTION_EXIT, and | 38 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 4, |
136 | * gen_bx_excret() enforces the architectural rule | 39 | .access = PL1_R, .type = ARM_CP_CONST, |
137 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 40 | .accessfn = access_aa64_tid3, |
138 | * which security state's faultmask to clear. (v8M ARM ARM R_KBNF.) | 41 | - .resetvalue = 0 }, |
139 | */ | 42 | + .resetvalue = cpu->isar.id_pfr2 }, |
140 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | 43 | { .name = "MVFR5_EL1_RESERVED", .state = ARM_CP_STATE_AA64, |
141 | - int es = excret & R_V7M_EXCRET_ES_MASK; | 44 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 5, |
142 | + exc_secure = excret & R_V7M_EXCRET_ES_MASK; | 45 | .access = PL1_R, .type = ARM_CP_CONST, |
143 | if (armv7m_nvic_raw_execution_priority(env->nvic) >= 0) { | 46 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c |
144 | - env->v7m.faultmask[es] = 0; | ||
145 | + env->v7m.faultmask[exc_secure] = 0; | ||
146 | } | ||
147 | } else { | ||
148 | env->v7m.faultmask[M_REG_NS] = 0; | ||
149 | } | ||
150 | } | ||
151 | |||
152 | - switch (armv7m_nvic_complete_irq(env->nvic, env->v7m.exception)) { | ||
153 | + switch (armv7m_nvic_complete_irq(env->nvic, env->v7m.exception, | ||
154 | + exc_secure)) { | ||
155 | case -1: | ||
156 | /* attempt to exit an exception that isn't active */ | ||
157 | ufault = true; | ||
158 | diff --git a/hw/intc/trace-events b/hw/intc/trace-events | ||
159 | index XXXXXXX..XXXXXXX 100644 | 47 | index XXXXXXX..XXXXXXX 100644 |
160 | --- a/hw/intc/trace-events | 48 | --- a/target/arm/kvm64.c |
161 | +++ b/hw/intc/trace-events | 49 | +++ b/target/arm/kvm64.c |
162 | @@ -XXX,XX +XXX,XX @@ nvic_escalate_disabled(int irq) "NVIC escalating irq %d to HardFault: disabled" | 50 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf) |
163 | nvic_set_pending(int irq, bool secure, int en, int prio) "NVIC set pending irq %d secure-bank %d (enabled: %d priority %d)" | 51 | ARM64_SYS_REG(3, 0, 0, 1, 0)); |
164 | nvic_clear_pending(int irq, bool secure, int en, int prio) "NVIC clear pending irq %d secure-bank %d (enabled: %d priority %d)" | 52 | err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_pfr1, |
165 | nvic_set_pending_level(int irq) "NVIC set pending: irq %d higher prio than vectpending: setting irq line to 1" | 53 | ARM64_SYS_REG(3, 0, 0, 1, 1)); |
166 | -nvic_acknowledge_irq(int irq, int prio) "NVIC acknowledge IRQ: %d now active (prio %d)" | 54 | + err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_pfr2, |
167 | -nvic_complete_irq(int irq) "NVIC complete IRQ %d" | 55 | + ARM64_SYS_REG(3, 0, 0, 3, 4)); |
168 | +nvic_acknowledge_irq(int irq, int prio, bool targets_secure) "NVIC acknowledge IRQ: %d now active (prio %d targets_secure %d)" | 56 | err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_dfr0, |
169 | +nvic_complete_irq(int irq, bool secure) "NVIC complete IRQ %d (secure %d)" | 57 | ARM64_SYS_REG(3, 0, 0, 1, 2)); |
170 | nvic_set_irq_level(int irq, int level) "NVIC external irq %d level set to %d" | 58 | err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_mmfr0, |
171 | nvic_sysreg_read(uint64_t addr, uint32_t value, unsigned size) "NVIC sysreg read addr 0x%" PRIx64 " data 0x%" PRIx32 " size %u" | ||
172 | nvic_sysreg_write(uint64_t addr, uint32_t value, unsigned size) "NVIC sysreg write addr 0x%" PRIx64 " data 0x%" PRIx32 " size %u" | ||
173 | -- | 59 | -- |
174 | 2.7.4 | 60 | 2.20.1 |
175 | 61 | ||
176 | 62 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Only define the register if it exists for the cpu. | ||
4 | |||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20210120031656.737646-1-richard.henderson@linaro.org | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/helper.c | 21 +++++++++++++++------ | ||
11 | 1 file changed, 15 insertions(+), 6 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper.c | ||
16 | +++ b/target/arm/helper.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static void define_debug_regs(ARMCPU *cpu) | ||
18 | */ | ||
19 | int i; | ||
20 | int wrps, brps, ctx_cmps; | ||
21 | - ARMCPRegInfo dbgdidr = { | ||
22 | - .name = "DBGDIDR", .cp = 14, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 0, | ||
23 | - .access = PL0_R, .accessfn = access_tda, | ||
24 | - .type = ARM_CP_CONST, .resetvalue = cpu->isar.dbgdidr, | ||
25 | - }; | ||
26 | + | ||
27 | + /* | ||
28 | + * The Arm ARM says DBGDIDR is optional and deprecated if EL1 cannot | ||
29 | + * use AArch32. Given that bit 15 is RES1, if the value is 0 then | ||
30 | + * the register must not exist for this cpu. | ||
31 | + */ | ||
32 | + if (cpu->isar.dbgdidr != 0) { | ||
33 | + ARMCPRegInfo dbgdidr = { | ||
34 | + .name = "DBGDIDR", .cp = 14, .crn = 0, .crm = 0, | ||
35 | + .opc1 = 0, .opc2 = 0, | ||
36 | + .access = PL0_R, .accessfn = access_tda, | ||
37 | + .type = ARM_CP_CONST, .resetvalue = cpu->isar.dbgdidr, | ||
38 | + }; | ||
39 | + define_one_arm_cp_reg(cpu, &dbgdidr); | ||
40 | + } | ||
41 | |||
42 | /* Note that all these register fields hold "number of Xs minus 1". */ | ||
43 | brps = arm_num_brps(cpu); | ||
44 | @@ -XXX,XX +XXX,XX @@ static void define_debug_regs(ARMCPU *cpu) | ||
45 | |||
46 | assert(ctx_cmps <= brps); | ||
47 | |||
48 | - define_one_arm_cp_reg(cpu, &dbgdidr); | ||
49 | define_arm_cp_regs(cpu, debug_cp_reginfo); | ||
50 | |||
51 | if (arm_feature(&cpu->env, ARM_FEATURE_LPAE)) { | ||
52 | -- | ||
53 | 2.20.1 | ||
54 | |||
55 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Paolo Bonzini <pbonzini@redhat.com> | ||
1 | 2 | ||
3 | The properties to attach a CANBUS object to the xlnx-zcu102 machine have | ||
4 | a period in them. We want to use periods in properties for compound QAPI types, | ||
5 | and besides the "xlnx-zcu102." prefix is both unnecessary and different | ||
6 | from any other machine property name. Remove it. | ||
7 | |||
8 | Signed-off-by: Paolo Bonzini <pbonzini@redhat.com> | ||
9 | Message-id: 20210118162537.779542-1-pbonzini@redhat.com | ||
10 | Reviewed-by: Vikram Garhwal <fnu.vikram@xilinx.com> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | hw/arm/xlnx-zcu102.c | 4 ++-- | ||
14 | tests/qtest/xlnx-can-test.c | 30 +++++++++++++++--------------- | ||
15 | 2 files changed, 17 insertions(+), 17 deletions(-) | ||
16 | |||
17 | diff --git a/hw/arm/xlnx-zcu102.c b/hw/arm/xlnx-zcu102.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/hw/arm/xlnx-zcu102.c | ||
20 | +++ b/hw/arm/xlnx-zcu102.c | ||
21 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zcu102_machine_instance_init(Object *obj) | ||
22 | s->secure = false; | ||
23 | /* Default to virt (EL2) being disabled */ | ||
24 | s->virt = false; | ||
25 | - object_property_add_link(obj, "xlnx-zcu102.canbus0", TYPE_CAN_BUS, | ||
26 | + object_property_add_link(obj, "canbus0", TYPE_CAN_BUS, | ||
27 | (Object **)&s->canbus[0], | ||
28 | object_property_allow_set_link, | ||
29 | 0); | ||
30 | |||
31 | - object_property_add_link(obj, "xlnx-zcu102.canbus1", TYPE_CAN_BUS, | ||
32 | + object_property_add_link(obj, "canbus1", TYPE_CAN_BUS, | ||
33 | (Object **)&s->canbus[1], | ||
34 | object_property_allow_set_link, | ||
35 | 0); | ||
36 | diff --git a/tests/qtest/xlnx-can-test.c b/tests/qtest/xlnx-can-test.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/tests/qtest/xlnx-can-test.c | ||
39 | +++ b/tests/qtest/xlnx-can-test.c | ||
40 | @@ -XXX,XX +XXX,XX @@ static void test_can_bus(void) | ||
41 | uint8_t can_timestamp = 1; | ||
42 | |||
43 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
44 | - " -object can-bus,id=canbus0" | ||
45 | - " -machine xlnx-zcu102.canbus0=canbus0" | ||
46 | - " -machine xlnx-zcu102.canbus1=canbus0" | ||
47 | + " -object can-bus,id=canbus" | ||
48 | + " -machine canbus0=canbus" | ||
49 | + " -machine canbus1=canbus" | ||
50 | ); | ||
51 | |||
52 | /* Configure the CAN0 and CAN1. */ | ||
53 | @@ -XXX,XX +XXX,XX @@ static void test_can_loopback(void) | ||
54 | uint32_t status = 0; | ||
55 | |||
56 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
57 | - " -object can-bus,id=canbus0" | ||
58 | - " -machine xlnx-zcu102.canbus0=canbus0" | ||
59 | - " -machine xlnx-zcu102.canbus1=canbus0" | ||
60 | + " -object can-bus,id=canbus" | ||
61 | + " -machine canbus0=canbus" | ||
62 | + " -machine canbus1=canbus" | ||
63 | ); | ||
64 | |||
65 | /* Configure the CAN0 in loopback mode. */ | ||
66 | @@ -XXX,XX +XXX,XX @@ static void test_can_filter(void) | ||
67 | uint8_t can_timestamp = 1; | ||
68 | |||
69 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
70 | - " -object can-bus,id=canbus0" | ||
71 | - " -machine xlnx-zcu102.canbus0=canbus0" | ||
72 | - " -machine xlnx-zcu102.canbus1=canbus0" | ||
73 | + " -object can-bus,id=canbus" | ||
74 | + " -machine canbus0=canbus" | ||
75 | + " -machine canbus1=canbus" | ||
76 | ); | ||
77 | |||
78 | /* Configure the CAN0 and CAN1. */ | ||
79 | @@ -XXX,XX +XXX,XX @@ static void test_can_sleepmode(void) | ||
80 | uint8_t can_timestamp = 1; | ||
81 | |||
82 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
83 | - " -object can-bus,id=canbus0" | ||
84 | - " -machine xlnx-zcu102.canbus0=canbus0" | ||
85 | - " -machine xlnx-zcu102.canbus1=canbus0" | ||
86 | + " -object can-bus,id=canbus" | ||
87 | + " -machine canbus0=canbus" | ||
88 | + " -machine canbus1=canbus" | ||
89 | ); | ||
90 | |||
91 | /* Configure the CAN0. */ | ||
92 | @@ -XXX,XX +XXX,XX @@ static void test_can_snoopmode(void) | ||
93 | uint8_t can_timestamp = 1; | ||
94 | |||
95 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
96 | - " -object can-bus,id=canbus0" | ||
97 | - " -machine xlnx-zcu102.canbus0=canbus0" | ||
98 | - " -machine xlnx-zcu102.canbus1=canbus0" | ||
99 | + " -object can-bus,id=canbus" | ||
100 | + " -machine canbus0=canbus" | ||
101 | + " -machine canbus1=canbus" | ||
102 | ); | ||
103 | |||
104 | /* Configure the CAN0. */ | ||
105 | -- | ||
106 | 2.20.1 | ||
107 | |||
108 | diff view generated by jsdifflib |
1 | From: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 1 | From: Maxim Uvarov <maxim.uvarov@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Smartfusion2 SoC has hardened Microcontroller subsystem | 3 | Implement gpio-pwr driver to allow reboot and poweroff machine. |
4 | and flash based FPGA fabric. This patch adds support for | 4 | This is simple driver with just 2 gpios lines. Current use case |
5 | Microcontroller subsystem in the SoC. | 5 | is to reboot and poweroff virt machine in secure mode. Secure |
6 | pl066 gpio chip is needed for that. | ||
6 | 7 | ||
7 | Signed-off-by: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 8 | Signed-off-by: Maxim Uvarov <maxim.uvarov@linaro.org> |
8 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 9 | Reviewed-by: Hao Wu <wuhaotsh@google.com> |
9 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Message-id: 20170920201737.25723-5-f4bug@amsat.org | ||
11 | [PMD: drop cpu_model to directly use cpu type, check m3clk non null] | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 12 | --- |
14 | hw/arm/Makefile.objs | 1 + | 13 | hw/gpio/gpio_pwr.c | 70 +++++++++++++++++++++++++++++++++++++++++++++ |
15 | include/hw/arm/msf2-soc.h | 67 +++++++++++ | 14 | hw/gpio/Kconfig | 3 ++ |
16 | hw/arm/msf2-soc.c | 238 ++++++++++++++++++++++++++++++++++++++++ | 15 | hw/gpio/meson.build | 1 + |
17 | default-configs/arm-softmmu.mak | 1 + | 16 | 3 files changed, 74 insertions(+) |
18 | 4 files changed, 307 insertions(+) | 17 | create mode 100644 hw/gpio/gpio_pwr.c |
19 | create mode 100644 include/hw/arm/msf2-soc.h | ||
20 | create mode 100644 hw/arm/msf2-soc.c | ||
21 | 18 | ||
22 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs | 19 | diff --git a/hw/gpio/gpio_pwr.c b/hw/gpio/gpio_pwr.c |
23 | index XXXXXXX..XXXXXXX 100644 | ||
24 | --- a/hw/arm/Makefile.objs | ||
25 | +++ b/hw/arm/Makefile.objs | ||
26 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_FSL_IMX31) += fsl-imx31.o kzm.o | ||
27 | obj-$(CONFIG_FSL_IMX6) += fsl-imx6.o sabrelite.o | ||
28 | obj-$(CONFIG_ASPEED_SOC) += aspeed_soc.o aspeed.o | ||
29 | obj-$(CONFIG_MPS2) += mps2.o | ||
30 | +obj-$(CONFIG_MSF2) += msf2-soc.o | ||
31 | diff --git a/include/hw/arm/msf2-soc.h b/include/hw/arm/msf2-soc.h | ||
32 | new file mode 100644 | 20 | new file mode 100644 |
33 | index XXXXXXX..XXXXXXX | 21 | index XXXXXXX..XXXXXXX |
34 | --- /dev/null | 22 | --- /dev/null |
35 | +++ b/include/hw/arm/msf2-soc.h | 23 | +++ b/hw/gpio/gpio_pwr.c |
36 | @@ -XXX,XX +XXX,XX @@ | 24 | @@ -XXX,XX +XXX,XX @@ |
37 | +/* | 25 | +/* |
38 | + * Microsemi Smartfusion2 SoC | 26 | + * GPIO qemu power controller |
39 | + * | 27 | + * |
40 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | 28 | + * Copyright (c) 2020 Linaro Limited |
41 | + * | 29 | + * |
42 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 30 | + * Author: Maxim Uvarov <maxim.uvarov@linaro.org> |
43 | + * of this software and associated documentation files (the "Software"), to deal | ||
44 | + * in the Software without restriction, including without limitation the rights | ||
45 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
46 | + * copies of the Software, and to permit persons to whom the Software is | ||
47 | + * furnished to do so, subject to the following conditions: | ||
48 | + * | 31 | + * |
49 | + * The above copyright notice and this permission notice shall be included in | 32 | + * Virtual gpio driver which can be used on top of pl061 |
50 | + * all copies or substantial portions of the Software. | 33 | + * to reboot and shutdown qemu virtual machine. One of use |
34 | + * case is gpio driver for secure world application (ARM | ||
35 | + * Trusted Firmware.). | ||
51 | + * | 36 | + * |
52 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 37 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. |
53 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 38 | + * See the COPYING file in the top-level directory. |
54 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | 39 | + * SPDX-License-Identifier: GPL-2.0-or-later |
55 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
56 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
57 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
58 | + * THE SOFTWARE. | ||
59 | + */ | 40 | + */ |
60 | + | 41 | + |
61 | +#ifndef HW_ARM_MSF2_SOC_H | ||
62 | +#define HW_ARM_MSF2_SOC_H | ||
63 | + | ||
64 | +#include "hw/arm/armv7m.h" | ||
65 | +#include "hw/timer/mss-timer.h" | ||
66 | +#include "hw/misc/msf2-sysreg.h" | ||
67 | +#include "hw/ssi/mss-spi.h" | ||
68 | + | ||
69 | +#define TYPE_MSF2_SOC "msf2-soc" | ||
70 | +#define MSF2_SOC(obj) OBJECT_CHECK(MSF2State, (obj), TYPE_MSF2_SOC) | ||
71 | + | ||
72 | +#define MSF2_NUM_SPIS 2 | ||
73 | +#define MSF2_NUM_UARTS 2 | ||
74 | + | ||
75 | +/* | 42 | +/* |
76 | + * System timer consists of two programmable 32-bit | 43 | + * QEMU interface: |
77 | + * decrementing counters that generate individual interrupts to | 44 | + * two named input GPIO lines: |
78 | + * the Cortex-M3 processor | 45 | + * 'reset' : when asserted, trigger system reset |
79 | + */ | 46 | + * 'shutdown' : when asserted, trigger system shutdown |
80 | +#define MSF2_NUM_TIMERS 2 | ||
81 | + | ||
82 | +typedef struct MSF2State { | ||
83 | + /*< private >*/ | ||
84 | + SysBusDevice parent_obj; | ||
85 | + /*< public >*/ | ||
86 | + | ||
87 | + ARMv7MState armv7m; | ||
88 | + | ||
89 | + char *cpu_type; | ||
90 | + char *part_name; | ||
91 | + uint64_t envm_size; | ||
92 | + uint64_t esram_size; | ||
93 | + | ||
94 | + uint32_t m3clk; | ||
95 | + uint8_t apb0div; | ||
96 | + uint8_t apb1div; | ||
97 | + | ||
98 | + MSF2SysregState sysreg; | ||
99 | + MSSTimerState timer; | ||
100 | + MSSSpiState spi[MSF2_NUM_SPIS]; | ||
101 | +} MSF2State; | ||
102 | + | ||
103 | +#endif | ||
104 | diff --git a/hw/arm/msf2-soc.c b/hw/arm/msf2-soc.c | ||
105 | new file mode 100644 | ||
106 | index XXXXXXX..XXXXXXX | ||
107 | --- /dev/null | ||
108 | +++ b/hw/arm/msf2-soc.c | ||
109 | @@ -XXX,XX +XXX,XX @@ | ||
110 | +/* | ||
111 | + * SmartFusion2 SoC emulation. | ||
112 | + * | ||
113 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | ||
114 | + * | ||
115 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
116 | + * of this software and associated documentation files (the "Software"), to deal | ||
117 | + * in the Software without restriction, including without limitation the rights | ||
118 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
119 | + * copies of the Software, and to permit persons to whom the Software is | ||
120 | + * furnished to do so, subject to the following conditions: | ||
121 | + * | ||
122 | + * The above copyright notice and this permission notice shall be included in | ||
123 | + * all copies or substantial portions of the Software. | ||
124 | + * | ||
125 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
126 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
127 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
128 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
129 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
130 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
131 | + * THE SOFTWARE. | ||
132 | + */ | 47 | + */ |
133 | + | 48 | + |
134 | +#include "qemu/osdep.h" | 49 | +#include "qemu/osdep.h" |
135 | +#include "qapi/error.h" | 50 | +#include "hw/sysbus.h" |
136 | +#include "qemu-common.h" | 51 | +#include "sysemu/runstate.h" |
137 | +#include "hw/arm/arm.h" | ||
138 | +#include "exec/address-spaces.h" | ||
139 | +#include "hw/char/serial.h" | ||
140 | +#include "hw/boards.h" | ||
141 | +#include "sysemu/block-backend.h" | ||
142 | +#include "qemu/cutils.h" | ||
143 | +#include "hw/arm/msf2-soc.h" | ||
144 | +#include "hw/misc/unimp.h" | ||
145 | + | 52 | + |
146 | +#define MSF2_TIMER_BASE 0x40004000 | 53 | +#define TYPE_GPIOPWR "gpio-pwr" |
147 | +#define MSF2_SYSREG_BASE 0x40038000 | 54 | +OBJECT_DECLARE_SIMPLE_TYPE(GPIO_PWR_State, GPIOPWR) |
148 | + | 55 | + |
149 | +#define ENVM_BASE_ADDRESS 0x60000000 | 56 | +struct GPIO_PWR_State { |
57 | + SysBusDevice parent_obj; | ||
58 | +}; | ||
150 | + | 59 | + |
151 | +#define SRAM_BASE_ADDRESS 0x20000000 | 60 | +static void gpio_pwr_reset(void *opaque, int n, int level) |
152 | + | ||
153 | +#define MSF2_ENVM_MAX_SIZE (512 * K_BYTE) | ||
154 | + | ||
155 | +/* | ||
156 | + * eSRAM max size is 80k without SECDED(Single error correction and | ||
157 | + * dual error detection) feature and 64k with SECDED. | ||
158 | + * We do not support SECDED now. | ||
159 | + */ | ||
160 | +#define MSF2_ESRAM_MAX_SIZE (80 * K_BYTE) | ||
161 | + | ||
162 | +static const uint32_t spi_addr[MSF2_NUM_SPIS] = { 0x40001000 , 0x40011000 }; | ||
163 | +static const uint32_t uart_addr[MSF2_NUM_UARTS] = { 0x40000000 , 0x40010000 }; | ||
164 | + | ||
165 | +static const int spi_irq[MSF2_NUM_SPIS] = { 2, 3 }; | ||
166 | +static const int uart_irq[MSF2_NUM_UARTS] = { 10, 11 }; | ||
167 | +static const int timer_irq[MSF2_NUM_TIMERS] = { 14, 15 }; | ||
168 | + | ||
169 | +static void m2sxxx_soc_initfn(Object *obj) | ||
170 | +{ | 61 | +{ |
171 | + MSF2State *s = MSF2_SOC(obj); | 62 | + if (level) { |
172 | + int i; | 63 | + qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); |
173 | + | ||
174 | + object_initialize(&s->armv7m, sizeof(s->armv7m), TYPE_ARMV7M); | ||
175 | + qdev_set_parent_bus(DEVICE(&s->armv7m), sysbus_get_default()); | ||
176 | + | ||
177 | + object_initialize(&s->sysreg, sizeof(s->sysreg), TYPE_MSF2_SYSREG); | ||
178 | + qdev_set_parent_bus(DEVICE(&s->sysreg), sysbus_get_default()); | ||
179 | + | ||
180 | + object_initialize(&s->timer, sizeof(s->timer), TYPE_MSS_TIMER); | ||
181 | + qdev_set_parent_bus(DEVICE(&s->timer), sysbus_get_default()); | ||
182 | + | ||
183 | + for (i = 0; i < MSF2_NUM_SPIS; i++) { | ||
184 | + object_initialize(&s->spi[i], sizeof(s->spi[i]), | ||
185 | + TYPE_MSS_SPI); | ||
186 | + qdev_set_parent_bus(DEVICE(&s->spi[i]), sysbus_get_default()); | ||
187 | + } | 64 | + } |
188 | +} | 65 | +} |
189 | + | 66 | + |
190 | +static void m2sxxx_soc_realize(DeviceState *dev_soc, Error **errp) | 67 | +static void gpio_pwr_shutdown(void *opaque, int n, int level) |
191 | +{ | 68 | +{ |
192 | + MSF2State *s = MSF2_SOC(dev_soc); | 69 | + if (level) { |
193 | + DeviceState *dev, *armv7m; | 70 | + qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); |
194 | + SysBusDevice *busdev; | ||
195 | + Error *err = NULL; | ||
196 | + int i; | ||
197 | + | ||
198 | + MemoryRegion *system_memory = get_system_memory(); | ||
199 | + MemoryRegion *nvm = g_new(MemoryRegion, 1); | ||
200 | + MemoryRegion *nvm_alias = g_new(MemoryRegion, 1); | ||
201 | + MemoryRegion *sram = g_new(MemoryRegion, 1); | ||
202 | + | ||
203 | + memory_region_init_rom(nvm, NULL, "MSF2.eNVM", s->envm_size, | ||
204 | + &error_fatal); | ||
205 | + /* | ||
206 | + * On power-on, the eNVM region 0x60000000 is automatically | ||
207 | + * remapped to the Cortex-M3 processor executable region | ||
208 | + * start address (0x0). We do not support remapping other eNVM, | ||
209 | + * eSRAM and DDR regions by guest(via Sysreg) currently. | ||
210 | + */ | ||
211 | + memory_region_init_alias(nvm_alias, NULL, "MSF2.eNVM", | ||
212 | + nvm, 0, s->envm_size); | ||
213 | + | ||
214 | + memory_region_add_subregion(system_memory, ENVM_BASE_ADDRESS, nvm); | ||
215 | + memory_region_add_subregion(system_memory, 0, nvm_alias); | ||
216 | + | ||
217 | + memory_region_init_ram(sram, NULL, "MSF2.eSRAM", s->esram_size, | ||
218 | + &error_fatal); | ||
219 | + memory_region_add_subregion(system_memory, SRAM_BASE_ADDRESS, sram); | ||
220 | + | ||
221 | + armv7m = DEVICE(&s->armv7m); | ||
222 | + qdev_prop_set_uint32(armv7m, "num-irq", 81); | ||
223 | + qdev_prop_set_string(armv7m, "cpu-type", s->cpu_type); | ||
224 | + object_property_set_link(OBJECT(&s->armv7m), OBJECT(get_system_memory()), | ||
225 | + "memory", &error_abort); | ||
226 | + object_property_set_bool(OBJECT(&s->armv7m), true, "realized", &err); | ||
227 | + if (err != NULL) { | ||
228 | + error_propagate(errp, err); | ||
229 | + return; | ||
230 | + } | 71 | + } |
231 | + | ||
232 | + if (!s->m3clk) { | ||
233 | + error_setg(errp, "Invalid m3clk value"); | ||
234 | + error_append_hint(errp, "m3clk can not be zero\n"); | ||
235 | + return; | ||
236 | + } | ||
237 | + system_clock_scale = NANOSECONDS_PER_SECOND / s->m3clk; | ||
238 | + | ||
239 | + for (i = 0; i < MSF2_NUM_UARTS; i++) { | ||
240 | + if (serial_hds[i]) { | ||
241 | + serial_mm_init(get_system_memory(), uart_addr[i], 2, | ||
242 | + qdev_get_gpio_in(armv7m, uart_irq[i]), | ||
243 | + 115200, serial_hds[i], DEVICE_NATIVE_ENDIAN); | ||
244 | + } | ||
245 | + } | ||
246 | + | ||
247 | + dev = DEVICE(&s->timer); | ||
248 | + /* APB0 clock is the timer input clock */ | ||
249 | + qdev_prop_set_uint32(dev, "clock-frequency", s->m3clk / s->apb0div); | ||
250 | + object_property_set_bool(OBJECT(&s->timer), true, "realized", &err); | ||
251 | + if (err != NULL) { | ||
252 | + error_propagate(errp, err); | ||
253 | + return; | ||
254 | + } | ||
255 | + busdev = SYS_BUS_DEVICE(dev); | ||
256 | + sysbus_mmio_map(busdev, 0, MSF2_TIMER_BASE); | ||
257 | + sysbus_connect_irq(busdev, 0, | ||
258 | + qdev_get_gpio_in(armv7m, timer_irq[0])); | ||
259 | + sysbus_connect_irq(busdev, 1, | ||
260 | + qdev_get_gpio_in(armv7m, timer_irq[1])); | ||
261 | + | ||
262 | + dev = DEVICE(&s->sysreg); | ||
263 | + qdev_prop_set_uint32(dev, "apb0divisor", s->apb0div); | ||
264 | + qdev_prop_set_uint32(dev, "apb1divisor", s->apb1div); | ||
265 | + object_property_set_bool(OBJECT(&s->sysreg), true, "realized", &err); | ||
266 | + if (err != NULL) { | ||
267 | + error_propagate(errp, err); | ||
268 | + return; | ||
269 | + } | ||
270 | + busdev = SYS_BUS_DEVICE(dev); | ||
271 | + sysbus_mmio_map(busdev, 0, MSF2_SYSREG_BASE); | ||
272 | + | ||
273 | + for (i = 0; i < MSF2_NUM_SPIS; i++) { | ||
274 | + gchar *bus_name; | ||
275 | + | ||
276 | + object_property_set_bool(OBJECT(&s->spi[i]), true, "realized", &err); | ||
277 | + if (err != NULL) { | ||
278 | + error_propagate(errp, err); | ||
279 | + return; | ||
280 | + } | ||
281 | + | ||
282 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, spi_addr[i]); | ||
283 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0, | ||
284 | + qdev_get_gpio_in(armv7m, spi_irq[i])); | ||
285 | + | ||
286 | + /* Alias controller SPI bus to the SoC itself */ | ||
287 | + bus_name = g_strdup_printf("spi%d", i); | ||
288 | + object_property_add_alias(OBJECT(s), bus_name, | ||
289 | + OBJECT(&s->spi[i]), "spi", | ||
290 | + &error_abort); | ||
291 | + g_free(bus_name); | ||
292 | + } | ||
293 | + | ||
294 | + /* Below devices are not modelled yet. */ | ||
295 | + create_unimplemented_device("i2c_0", 0x40002000, 0x1000); | ||
296 | + create_unimplemented_device("dma", 0x40003000, 0x1000); | ||
297 | + create_unimplemented_device("watchdog", 0x40005000, 0x1000); | ||
298 | + create_unimplemented_device("i2c_1", 0x40012000, 0x1000); | ||
299 | + create_unimplemented_device("gpio", 0x40013000, 0x1000); | ||
300 | + create_unimplemented_device("hs-dma", 0x40014000, 0x1000); | ||
301 | + create_unimplemented_device("can", 0x40015000, 0x1000); | ||
302 | + create_unimplemented_device("rtc", 0x40017000, 0x1000); | ||
303 | + create_unimplemented_device("apb_config", 0x40020000, 0x10000); | ||
304 | + create_unimplemented_device("emac", 0x40041000, 0x1000); | ||
305 | + create_unimplemented_device("usb", 0x40043000, 0x1000); | ||
306 | +} | 72 | +} |
307 | + | 73 | + |
308 | +static Property m2sxxx_soc_properties[] = { | 74 | +static void gpio_pwr_init(Object *obj) |
309 | + /* | 75 | +{ |
310 | + * part name specifies the type of SmartFusion2 device variant(this | 76 | + DeviceState *dev = DEVICE(obj); |
311 | + * property is for information purpose only. | 77 | + |
312 | + */ | 78 | + qdev_init_gpio_in_named(dev, gpio_pwr_reset, "reset", 1); |
313 | + DEFINE_PROP_STRING("cpu-type", MSF2State, cpu_type), | 79 | + qdev_init_gpio_in_named(dev, gpio_pwr_shutdown, "shutdown", 1); |
314 | + DEFINE_PROP_STRING("part-name", MSF2State, part_name), | 80 | +} |
315 | + DEFINE_PROP_UINT64("eNVM-size", MSF2State, envm_size, MSF2_ENVM_MAX_SIZE), | 81 | + |
316 | + DEFINE_PROP_UINT64("eSRAM-size", MSF2State, esram_size, | 82 | +static const TypeInfo gpio_pwr_info = { |
317 | + MSF2_ESRAM_MAX_SIZE), | 83 | + .name = TYPE_GPIOPWR, |
318 | + /* Libero GUI shows 100Mhz as default for clocks */ | 84 | + .parent = TYPE_SYS_BUS_DEVICE, |
319 | + DEFINE_PROP_UINT32("m3clk", MSF2State, m3clk, 100 * 1000000), | 85 | + .instance_size = sizeof(GPIO_PWR_State), |
320 | + /* default divisors in Libero GUI */ | 86 | + .instance_init = gpio_pwr_init, |
321 | + DEFINE_PROP_UINT8("apb0div", MSF2State, apb0div, 2), | ||
322 | + DEFINE_PROP_UINT8("apb1div", MSF2State, apb1div, 2), | ||
323 | + DEFINE_PROP_END_OF_LIST(), | ||
324 | +}; | 87 | +}; |
325 | + | 88 | + |
326 | +static void m2sxxx_soc_class_init(ObjectClass *klass, void *data) | 89 | +static void gpio_pwr_register_types(void) |
327 | +{ | 90 | +{ |
328 | + DeviceClass *dc = DEVICE_CLASS(klass); | 91 | + type_register_static(&gpio_pwr_info); |
329 | + | ||
330 | + dc->realize = m2sxxx_soc_realize; | ||
331 | + dc->props = m2sxxx_soc_properties; | ||
332 | +} | 92 | +} |
333 | + | 93 | + |
334 | +static const TypeInfo m2sxxx_soc_info = { | 94 | +type_init(gpio_pwr_register_types) |
335 | + .name = TYPE_MSF2_SOC, | 95 | diff --git a/hw/gpio/Kconfig b/hw/gpio/Kconfig |
336 | + .parent = TYPE_SYS_BUS_DEVICE, | 96 | index XXXXXXX..XXXXXXX 100644 |
337 | + .instance_size = sizeof(MSF2State), | 97 | --- a/hw/gpio/Kconfig |
338 | + .instance_init = m2sxxx_soc_initfn, | 98 | +++ b/hw/gpio/Kconfig |
339 | + .class_init = m2sxxx_soc_class_init, | 99 | @@ -XXX,XX +XXX,XX @@ config PL061 |
340 | +}; | 100 | config GPIO_KEY |
101 | bool | ||
102 | |||
103 | +config GPIO_PWR | ||
104 | + bool | ||
341 | + | 105 | + |
342 | +static void m2sxxx_soc_types(void) | 106 | config SIFIVE_GPIO |
343 | +{ | 107 | bool |
344 | + type_register_static(&m2sxxx_soc_info); | 108 | diff --git a/hw/gpio/meson.build b/hw/gpio/meson.build |
345 | +} | ||
346 | + | ||
347 | +type_init(m2sxxx_soc_types) | ||
348 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | ||
349 | index XXXXXXX..XXXXXXX 100644 | 109 | index XXXXXXX..XXXXXXX 100644 |
350 | --- a/default-configs/arm-softmmu.mak | 110 | --- a/hw/gpio/meson.build |
351 | +++ b/default-configs/arm-softmmu.mak | 111 | +++ b/hw/gpio/meson.build |
352 | @@ -XXX,XX +XXX,XX @@ CONFIG_ACPI=y | 112 | @@ -XXX,XX +XXX,XX @@ |
353 | CONFIG_SMBIOS=y | 113 | softmmu_ss.add(when: 'CONFIG_E500', if_true: files('mpc8xxx.c')) |
354 | CONFIG_ASPEED_SOC=y | 114 | softmmu_ss.add(when: 'CONFIG_GPIO_KEY', if_true: files('gpio_key.c')) |
355 | CONFIG_GPIO_KEY=y | 115 | +softmmu_ss.add(when: 'CONFIG_GPIO_PWR', if_true: files('gpio_pwr.c')) |
356 | +CONFIG_MSF2=y | 116 | softmmu_ss.add(when: 'CONFIG_MAX7310', if_true: files('max7310.c')) |
117 | softmmu_ss.add(when: 'CONFIG_PL061', if_true: files('pl061.c')) | ||
118 | softmmu_ss.add(when: 'CONFIG_PUV3', if_true: files('puv3_gpio.c')) | ||
357 | -- | 119 | -- |
358 | 2.7.4 | 120 | 2.20.1 |
359 | 121 | ||
360 | 122 | diff view generated by jsdifflib |
1 | Don't use the old_mmio in the memory region ops struct. | 1 | From: Maxim Uvarov <maxim.uvarov@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | No functional change. Just refactor code to better | ||
4 | support secure and normal world gpios. | ||
5 | |||
6 | Signed-off-by: Maxim Uvarov <maxim.uvarov@linaro.org> | ||
7 | Reviewed-by: Andrew Jones <drjones@redhat.com> | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 1505580378-9044-4-git-send-email-peter.maydell@linaro.org | ||
6 | --- | 9 | --- |
7 | hw/timer/omap_synctimer.c | 35 +++++++++++++++++++++-------------- | 10 | hw/arm/virt.c | 57 ++++++++++++++++++++++++++++++++------------------- |
8 | 1 file changed, 21 insertions(+), 14 deletions(-) | 11 | 1 file changed, 36 insertions(+), 21 deletions(-) |
9 | 12 | ||
10 | diff --git a/hw/timer/omap_synctimer.c b/hw/timer/omap_synctimer.c | 13 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
11 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/hw/timer/omap_synctimer.c | 15 | --- a/hw/arm/virt.c |
13 | +++ b/hw/timer/omap_synctimer.c | 16 | +++ b/hw/arm/virt.c |
14 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_synctimer_readh(void *opaque, hwaddr addr) | 17 | @@ -XXX,XX +XXX,XX @@ static void virt_powerdown_req(Notifier *n, void *opaque) |
15 | } | 18 | } |
16 | } | 19 | } |
17 | 20 | ||
18 | -static void omap_synctimer_write(void *opaque, hwaddr addr, | 21 | -static void create_gpio(const VirtMachineState *vms) |
19 | - uint32_t value) | 22 | +static void create_gpio_keys(const VirtMachineState *vms, |
20 | +static uint64_t omap_synctimer_readfn(void *opaque, hwaddr addr, | 23 | + DeviceState *pl061_dev, |
21 | + unsigned size) | 24 | + uint32_t phandle) |
22 | +{ | 25 | +{ |
23 | + switch (size) { | 26 | + gpio_key_dev = sysbus_create_simple("gpio-key", -1, |
24 | + case 1: | 27 | + qdev_get_gpio_in(pl061_dev, 3)); |
25 | + return omap_badwidth_read32(opaque, addr); | 28 | + |
26 | + case 2: | 29 | + qemu_fdt_add_subnode(vms->fdt, "/gpio-keys"); |
27 | + return omap_synctimer_readh(opaque, addr); | 30 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-keys", "compatible", "gpio-keys"); |
28 | + case 4: | 31 | + qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#size-cells", 0); |
29 | + return omap_synctimer_readw(opaque, addr); | 32 | + qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#address-cells", 1); |
30 | + default: | 33 | + |
31 | + g_assert_not_reached(); | 34 | + qemu_fdt_add_subnode(vms->fdt, "/gpio-keys/poweroff"); |
32 | + } | 35 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-keys/poweroff", |
36 | + "label", "GPIO Key Poweroff"); | ||
37 | + qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys/poweroff", "linux,code", | ||
38 | + KEY_POWER); | ||
39 | + qemu_fdt_setprop_cells(vms->fdt, "/gpio-keys/poweroff", | ||
40 | + "gpios", phandle, 3, 0); | ||
33 | +} | 41 | +} |
34 | + | 42 | + |
35 | +static void omap_synctimer_writefn(void *opaque, hwaddr addr, | 43 | +static void create_gpio_devices(const VirtMachineState *vms, int gpio, |
36 | + uint64_t value, unsigned size) | 44 | + MemoryRegion *mem) |
37 | { | 45 | { |
38 | OMAP_BAD_REG(addr); | 46 | char *nodename; |
47 | DeviceState *pl061_dev; | ||
48 | - hwaddr base = vms->memmap[VIRT_GPIO].base; | ||
49 | - hwaddr size = vms->memmap[VIRT_GPIO].size; | ||
50 | - int irq = vms->irqmap[VIRT_GPIO]; | ||
51 | + hwaddr base = vms->memmap[gpio].base; | ||
52 | + hwaddr size = vms->memmap[gpio].size; | ||
53 | + int irq = vms->irqmap[gpio]; | ||
54 | const char compat[] = "arm,pl061\0arm,primecell"; | ||
55 | + SysBusDevice *s; | ||
56 | |||
57 | - pl061_dev = sysbus_create_simple("pl061", base, | ||
58 | - qdev_get_gpio_in(vms->gic, irq)); | ||
59 | + pl061_dev = qdev_new("pl061"); | ||
60 | + s = SYS_BUS_DEVICE(pl061_dev); | ||
61 | + sysbus_realize_and_unref(s, &error_fatal); | ||
62 | + memory_region_add_subregion(mem, base, sysbus_mmio_get_region(s, 0)); | ||
63 | + sysbus_connect_irq(s, 0, qdev_get_gpio_in(vms->gic, irq)); | ||
64 | |||
65 | uint32_t phandle = qemu_fdt_alloc_phandle(vms->fdt); | ||
66 | nodename = g_strdup_printf("/pl061@%" PRIx64, base); | ||
67 | @@ -XXX,XX +XXX,XX @@ static void create_gpio(const VirtMachineState *vms) | ||
68 | qemu_fdt_setprop_string(vms->fdt, nodename, "clock-names", "apb_pclk"); | ||
69 | qemu_fdt_setprop_cell(vms->fdt, nodename, "phandle", phandle); | ||
70 | |||
71 | - gpio_key_dev = sysbus_create_simple("gpio-key", -1, | ||
72 | - qdev_get_gpio_in(pl061_dev, 3)); | ||
73 | - qemu_fdt_add_subnode(vms->fdt, "/gpio-keys"); | ||
74 | - qemu_fdt_setprop_string(vms->fdt, "/gpio-keys", "compatible", "gpio-keys"); | ||
75 | - qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#size-cells", 0); | ||
76 | - qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#address-cells", 1); | ||
77 | - | ||
78 | - qemu_fdt_add_subnode(vms->fdt, "/gpio-keys/poweroff"); | ||
79 | - qemu_fdt_setprop_string(vms->fdt, "/gpio-keys/poweroff", | ||
80 | - "label", "GPIO Key Poweroff"); | ||
81 | - qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys/poweroff", "linux,code", | ||
82 | - KEY_POWER); | ||
83 | - qemu_fdt_setprop_cells(vms->fdt, "/gpio-keys/poweroff", | ||
84 | - "gpios", phandle, 3, 0); | ||
85 | g_free(nodename); | ||
86 | + | ||
87 | + /* Child gpio devices */ | ||
88 | + create_gpio_keys(vms, pl061_dev, phandle); | ||
39 | } | 89 | } |
40 | 90 | ||
41 | static const MemoryRegionOps omap_synctimer_ops = { | 91 | static void create_virtio_devices(const VirtMachineState *vms) |
42 | - .old_mmio = { | 92 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) |
43 | - .read = { | 93 | if (has_ged && aarch64 && firmware_loaded && virt_is_acpi_enabled(vms)) { |
44 | - omap_badwidth_read32, | 94 | vms->acpi_dev = create_acpi_ged(vms); |
45 | - omap_synctimer_readh, | 95 | } else { |
46 | - omap_synctimer_readw, | 96 | - create_gpio(vms); |
47 | - }, | 97 | + create_gpio_devices(vms, VIRT_GPIO, sysmem); |
48 | - .write = { | 98 | } |
49 | - omap_badwidth_write32, | 99 | |
50 | - omap_synctimer_write, | 100 | /* connect powerdown request */ |
51 | - omap_synctimer_write, | ||
52 | - }, | ||
53 | - }, | ||
54 | + .read = omap_synctimer_readfn, | ||
55 | + .write = omap_synctimer_writefn, | ||
56 | + .valid.min_access_size = 1, | ||
57 | + .valid.max_access_size = 4, | ||
58 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
59 | }; | ||
60 | |||
61 | -- | 101 | -- |
62 | 2.7.4 | 102 | 2.20.1 |
63 | 103 | ||
64 | 104 | diff view generated by jsdifflib |
1 | Instead of looking up the pending priority | 1 | From: Maxim Uvarov <maxim.uvarov@linaro.org> |
---|---|---|---|
2 | in nvic_pending_prio(), cache it in a new state struct | ||
3 | field. The calculation of the pending priority given | ||
4 | the interrupt number is more complicated in v8M with | ||
5 | the security extension, so the caching will be worthwhile. | ||
6 | 2 | ||
7 | This changes nvic_pending_prio() from returning a full | 3 | Add secure pl061 for reset/power down machine from |
8 | (group + subpriority) priority value to returning a group | 4 | the secure world (Arm Trusted Firmware). Connect it |
9 | priority. This doesn't require changes to its callsites | 5 | with gpio-pwr driver. |
10 | because we use it only in comparisons of the form | ||
11 | execution_prio > nvic_pending_prio() | ||
12 | and execution priority is always a group priority, so | ||
13 | a test (exec prio > full prio) is true if and only if | ||
14 | (execprio > group_prio). | ||
15 | 6 | ||
16 | (Architecturally the expected comparison is with the | 7 | Signed-off-by: Maxim Uvarov <maxim.uvarov@linaro.org> |
17 | group priority for this sort of "would we preempt" test; | 8 | Reviewed-by: Andrew Jones <drjones@redhat.com> |
18 | we were only doing a test with a full priority as an | 9 | [PMM: Added mention of the new device to the documentation] |
19 | optimisation to avoid the mask, which is possible | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | precisely because the two comparisons always give the | 11 | --- |
21 | same answer.) | 12 | docs/system/arm/virt.rst | 2 ++ |
13 | include/hw/arm/virt.h | 2 ++ | ||
14 | hw/arm/virt.c | 56 +++++++++++++++++++++++++++++++++++++++- | ||
15 | hw/arm/Kconfig | 1 + | ||
16 | 4 files changed, 60 insertions(+), 1 deletion(-) | ||
22 | 17 | ||
23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst |
24 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
25 | Message-id: 1505240046-11454-5-git-send-email-peter.maydell@linaro.org | ||
26 | --- | ||
27 | include/hw/intc/armv7m_nvic.h | 2 ++ | ||
28 | hw/intc/armv7m_nvic.c | 23 +++++++++++++---------- | ||
29 | hw/intc/trace-events | 2 +- | ||
30 | 3 files changed, 16 insertions(+), 11 deletions(-) | ||
31 | |||
32 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h | ||
33 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/include/hw/intc/armv7m_nvic.h | 20 | --- a/docs/system/arm/virt.rst |
35 | +++ b/include/hw/intc/armv7m_nvic.h | 21 | +++ b/docs/system/arm/virt.rst |
36 | @@ -XXX,XX +XXX,XX @@ typedef struct NVICState { | 22 | @@ -XXX,XX +XXX,XX @@ The virt board supports: |
37 | * - vectpending | 23 | - Secure-World-only devices if the CPU has TrustZone: |
38 | * - vectpending_is_secure | 24 | |
39 | * - exception_prio | 25 | - A second PL011 UART |
40 | + * - vectpending_prio | 26 | + - A second PL061 GPIO controller, with GPIO lines for triggering |
41 | */ | 27 | + a system reset or system poweroff |
42 | unsigned int vectpending; /* highest prio pending enabled exception */ | 28 | - A secure flash memory |
43 | /* true if vectpending is a banked secure exception, ie it is in | 29 | - 16MB of secure RAM |
44 | @@ -XXX,XX +XXX,XX @@ typedef struct NVICState { | 30 | |
45 | */ | 31 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h |
46 | bool vectpending_is_s_banked; | ||
47 | int exception_prio; /* group prio of the highest prio active exception */ | ||
48 | + int vectpending_prio; /* group prio of the exeception in vectpending */ | ||
49 | |||
50 | MemoryRegion sysregmem; | ||
51 | MemoryRegion sysreg_ns_mem; | ||
52 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
54 | --- a/hw/intc/armv7m_nvic.c | 33 | --- a/include/hw/arm/virt.h |
55 | +++ b/hw/intc/armv7m_nvic.c | 34 | +++ b/include/hw/arm/virt.h |
56 | @@ -XXX,XX +XXX,XX @@ static const uint8_t nvic_id[] = { | 35 | @@ -XXX,XX +XXX,XX @@ enum { |
57 | 36 | VIRT_GPIO, | |
58 | static int nvic_pending_prio(NVICState *s) | 37 | VIRT_SECURE_UART, |
38 | VIRT_SECURE_MEM, | ||
39 | + VIRT_SECURE_GPIO, | ||
40 | VIRT_PCDIMM_ACPI, | ||
41 | VIRT_ACPI_GED, | ||
42 | VIRT_NVDIMM_ACPI, | ||
43 | @@ -XXX,XX +XXX,XX @@ struct VirtMachineClass { | ||
44 | bool kvm_no_adjvtime; | ||
45 | bool no_kvm_steal_time; | ||
46 | bool acpi_expose_flash; | ||
47 | + bool no_secure_gpio; | ||
48 | }; | ||
49 | |||
50 | struct VirtMachineState { | ||
51 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/hw/arm/virt.c | ||
54 | +++ b/hw/arm/virt.c | ||
55 | @@ -XXX,XX +XXX,XX @@ static const MemMapEntry base_memmap[] = { | ||
56 | [VIRT_ACPI_GED] = { 0x09080000, ACPI_GED_EVT_SEL_LEN }, | ||
57 | [VIRT_NVDIMM_ACPI] = { 0x09090000, NVDIMM_ACPI_IO_LEN}, | ||
58 | [VIRT_PVTIME] = { 0x090a0000, 0x00010000 }, | ||
59 | + [VIRT_SECURE_GPIO] = { 0x090b0000, 0x00001000 }, | ||
60 | [VIRT_MMIO] = { 0x0a000000, 0x00000200 }, | ||
61 | /* ...repeating for a total of NUM_VIRTIO_TRANSPORTS, each of that size */ | ||
62 | [VIRT_PLATFORM_BUS] = { 0x0c000000, 0x02000000 }, | ||
63 | @@ -XXX,XX +XXX,XX @@ static void create_gpio_keys(const VirtMachineState *vms, | ||
64 | "gpios", phandle, 3, 0); | ||
65 | } | ||
66 | |||
67 | +#define SECURE_GPIO_POWEROFF 0 | ||
68 | +#define SECURE_GPIO_RESET 1 | ||
69 | + | ||
70 | +static void create_secure_gpio_pwr(const VirtMachineState *vms, | ||
71 | + DeviceState *pl061_dev, | ||
72 | + uint32_t phandle) | ||
73 | +{ | ||
74 | + DeviceState *gpio_pwr_dev; | ||
75 | + | ||
76 | + /* gpio-pwr */ | ||
77 | + gpio_pwr_dev = sysbus_create_simple("gpio-pwr", -1, NULL); | ||
78 | + | ||
79 | + /* connect secure pl061 to gpio-pwr */ | ||
80 | + qdev_connect_gpio_out(pl061_dev, SECURE_GPIO_RESET, | ||
81 | + qdev_get_gpio_in_named(gpio_pwr_dev, "reset", 0)); | ||
82 | + qdev_connect_gpio_out(pl061_dev, SECURE_GPIO_POWEROFF, | ||
83 | + qdev_get_gpio_in_named(gpio_pwr_dev, "shutdown", 0)); | ||
84 | + | ||
85 | + qemu_fdt_add_subnode(vms->fdt, "/gpio-poweroff"); | ||
86 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-poweroff", "compatible", | ||
87 | + "gpio-poweroff"); | ||
88 | + qemu_fdt_setprop_cells(vms->fdt, "/gpio-poweroff", | ||
89 | + "gpios", phandle, SECURE_GPIO_POWEROFF, 0); | ||
90 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-poweroff", "status", "disabled"); | ||
91 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-poweroff", "secure-status", | ||
92 | + "okay"); | ||
93 | + | ||
94 | + qemu_fdt_add_subnode(vms->fdt, "/gpio-restart"); | ||
95 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-restart", "compatible", | ||
96 | + "gpio-restart"); | ||
97 | + qemu_fdt_setprop_cells(vms->fdt, "/gpio-restart", | ||
98 | + "gpios", phandle, SECURE_GPIO_RESET, 0); | ||
99 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-restart", "status", "disabled"); | ||
100 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-restart", "secure-status", | ||
101 | + "okay"); | ||
102 | +} | ||
103 | + | ||
104 | static void create_gpio_devices(const VirtMachineState *vms, int gpio, | ||
105 | MemoryRegion *mem) | ||
59 | { | 106 | { |
60 | - /* return the priority of the current pending interrupt, | 107 | @@ -XXX,XX +XXX,XX @@ static void create_gpio_devices(const VirtMachineState *vms, int gpio, |
61 | + /* return the group priority of the current pending interrupt, | 108 | qemu_fdt_setprop_string(vms->fdt, nodename, "clock-names", "apb_pclk"); |
62 | * or NVIC_NOEXC_PRIO if no interrupt is pending | 109 | qemu_fdt_setprop_cell(vms->fdt, nodename, "phandle", phandle); |
63 | */ | 110 | |
64 | - return s->vectpending ? s->vectors[s->vectpending].prio : NVIC_NOEXC_PRIO; | 111 | + if (gpio != VIRT_GPIO) { |
65 | + return s->vectpending_prio; | 112 | + /* Mark as not usable by the normal world */ |
113 | + qemu_fdt_setprop_string(vms->fdt, nodename, "status", "disabled"); | ||
114 | + qemu_fdt_setprop_string(vms->fdt, nodename, "secure-status", "okay"); | ||
115 | + } | ||
116 | g_free(nodename); | ||
117 | |||
118 | /* Child gpio devices */ | ||
119 | - create_gpio_keys(vms, pl061_dev, phandle); | ||
120 | + if (gpio == VIRT_GPIO) { | ||
121 | + create_gpio_keys(vms, pl061_dev, phandle); | ||
122 | + } else { | ||
123 | + create_secure_gpio_pwr(vms, pl061_dev, phandle); | ||
124 | + } | ||
66 | } | 125 | } |
67 | 126 | ||
68 | /* Return the value of the ISCR RETTOBASE bit: | 127 | static void create_virtio_devices(const VirtMachineState *vms) |
69 | @@ -XXX,XX +XXX,XX @@ static void nvic_recompute_state(NVICState *s) | 128 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) |
70 | active_prio &= nvic_gprio_mask(s); | 129 | create_gpio_devices(vms, VIRT_GPIO, sysmem); |
71 | } | 130 | } |
72 | 131 | ||
73 | + if (pend_prio > 0) { | 132 | + if (vms->secure && !vmc->no_secure_gpio) { |
74 | + pend_prio &= nvic_gprio_mask(s); | 133 | + create_gpio_devices(vms, VIRT_SECURE_GPIO, secure_sysmem); |
75 | + } | 134 | + } |
76 | + | 135 | + |
77 | s->vectpending = pend_irq; | 136 | /* connect powerdown request */ |
78 | + s->vectpending_prio = pend_prio; | 137 | vms->powerdown_notifier.notify = virt_powerdown_req; |
79 | s->exception_prio = active_prio; | 138 | qemu_register_powerdown_notifier(&vms->powerdown_notifier); |
80 | 139 | @@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(6, 0) | |
81 | - trace_nvic_recompute_state(s->vectpending, s->exception_prio); | 140 | |
82 | + trace_nvic_recompute_state(s->vectpending, | 141 | static void virt_machine_5_2_options(MachineClass *mc) |
83 | + s->vectpending_prio, | 142 | { |
84 | + s->exception_prio); | 143 | + VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc)); |
144 | + | ||
145 | virt_machine_6_0_options(mc); | ||
146 | compat_props_add(mc->compat_props, hw_compat_5_2, hw_compat_5_2_len); | ||
147 | + vmc->no_secure_gpio = true; | ||
85 | } | 148 | } |
86 | 149 | DEFINE_VIRT_MACHINE(5, 2) | |
87 | /* Return the current execution priority of the CPU | 150 | |
88 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_acknowledge_irq(void *opaque) | 151 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
89 | CPUARMState *env = &s->cpu->env; | ||
90 | const int pending = s->vectpending; | ||
91 | const int running = nvic_exec_prio(s); | ||
92 | - int pendgroupprio; | ||
93 | VecInfo *vec; | ||
94 | |||
95 | assert(pending > ARMV7M_EXCP_RESET && pending < s->num_irq); | ||
96 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_acknowledge_irq(void *opaque) | ||
97 | assert(vec->enabled); | ||
98 | assert(vec->pending); | ||
99 | |||
100 | - pendgroupprio = vec->prio; | ||
101 | - if (pendgroupprio > 0) { | ||
102 | - pendgroupprio &= nvic_gprio_mask(s); | ||
103 | - } | ||
104 | - assert(pendgroupprio < running); | ||
105 | + assert(s->vectpending_prio < running); | ||
106 | |||
107 | - trace_nvic_acknowledge_irq(pending, vec->prio); | ||
108 | + trace_nvic_acknowledge_irq(pending, s->vectpending_prio); | ||
109 | |||
110 | vec->active = 1; | ||
111 | vec->pending = 0; | ||
112 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | ||
113 | s->exception_prio = NVIC_NOEXC_PRIO; | ||
114 | s->vectpending = 0; | ||
115 | s->vectpending_is_s_banked = false; | ||
116 | + s->vectpending_prio = NVIC_NOEXC_PRIO; | ||
117 | } | ||
118 | |||
119 | static void nvic_systick_trigger(void *opaque, int n, int level) | ||
120 | diff --git a/hw/intc/trace-events b/hw/intc/trace-events | ||
121 | index XXXXXXX..XXXXXXX 100644 | 152 | index XXXXXXX..XXXXXXX 100644 |
122 | --- a/hw/intc/trace-events | 153 | --- a/hw/arm/Kconfig |
123 | +++ b/hw/intc/trace-events | 154 | +++ b/hw/arm/Kconfig |
124 | @@ -XXX,XX +XXX,XX @@ gicv3_redist_set_irq(uint32_t cpu, int irq, int level) "GICv3 redistributor 0x%x | 155 | @@ -XXX,XX +XXX,XX @@ config ARM_VIRT |
125 | gicv3_redist_send_sgi(uint32_t cpu, int irq) "GICv3 redistributor 0x%x pending SGI %d" | 156 | select PL011 # UART |
126 | 157 | select PL031 # RTC | |
127 | # hw/intc/armv7m_nvic.c | 158 | select PL061 # GPIO |
128 | -nvic_recompute_state(int vectpending, int exception_prio) "NVIC state recomputed: vectpending %d exception_prio %d" | 159 | + select GPIO_PWR |
129 | +nvic_recompute_state(int vectpending, int vectpending_prio, int exception_prio) "NVIC state recomputed: vectpending %d vectpending_prio %d exception_prio %d" | 160 | select PLATFORM_BUS |
130 | nvic_set_prio(int irq, uint8_t prio) "NVIC set irq %d priority %d" | 161 | select SMBIOS |
131 | nvic_irq_update(int vectpending, int pendprio, int exception_prio, int level) "NVIC vectpending %d pending prio %d exception_prio %d: setting irq line to %d" | 162 | select VIRTIO_MMIO |
132 | nvic_escalate_prio(int irq, int irqprio, int runprio) "NVIC escalating irq %d to HardFault: insufficient priority %d >= %d" | ||
133 | -- | 163 | -- |
134 | 2.7.4 | 164 | 2.20.1 |
135 | 165 | ||
136 | 166 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Hao Wu <wuhaotsh@google.com> | ||
1 | 2 | ||
3 | Fix potential overflow problem when calculating pwm_duty. | ||
4 | 1. Ensure p->cmr and p->cnr to be from [0,65535], according to the | ||
5 | hardware specification. | ||
6 | 2. Changed duty to uint32_t. However, since MAX_DUTY * (p->cmr+1) | ||
7 | can excceed UINT32_MAX, we convert them to uint64_t in computation | ||
8 | and converted them back to uint32_t. | ||
9 | (duty is guaranteed to be <= MAX_DUTY so it won't overflow.) | ||
10 | |||
11 | Fixes: CID 1442342 | ||
12 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Reviewed-by: Doug Evans <dje@google.com> | ||
14 | Signed-off-by: Hao Wu <wuhaotsh@google.com> | ||
15 | Message-id: 20210127011142.2122790-1-wuhaotsh@google.com | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
18 | --- | ||
19 | hw/misc/npcm7xx_pwm.c | 23 +++++++++++++++++++---- | ||
20 | tests/qtest/npcm7xx_pwm-test.c | 4 ++-- | ||
21 | 2 files changed, 21 insertions(+), 6 deletions(-) | ||
22 | |||
23 | diff --git a/hw/misc/npcm7xx_pwm.c b/hw/misc/npcm7xx_pwm.c | ||
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/hw/misc/npcm7xx_pwm.c | ||
26 | +++ b/hw/misc/npcm7xx_pwm.c | ||
27 | @@ -XXX,XX +XXX,XX @@ REG32(NPCM7XX_PWM_PWDR3, 0x50); | ||
28 | #define NPCM7XX_CH_INV BIT(2) | ||
29 | #define NPCM7XX_CH_MOD BIT(3) | ||
30 | |||
31 | +#define NPCM7XX_MAX_CMR 65535 | ||
32 | +#define NPCM7XX_MAX_CNR 65535 | ||
33 | + | ||
34 | /* Offset of each PWM channel's prescaler in the PPR register. */ | ||
35 | static const int npcm7xx_ppr_base[] = { 0, 0, 8, 8 }; | ||
36 | /* Offset of each PWM channel's clock selector in the CSR register. */ | ||
37 | @@ -XXX,XX +XXX,XX @@ static uint32_t npcm7xx_pwm_calculate_freq(NPCM7xxPWM *p) | ||
38 | |||
39 | static uint32_t npcm7xx_pwm_calculate_duty(NPCM7xxPWM *p) | ||
40 | { | ||
41 | - uint64_t duty; | ||
42 | + uint32_t duty; | ||
43 | |||
44 | if (p->running) { | ||
45 | if (p->cnr == 0) { | ||
46 | @@ -XXX,XX +XXX,XX @@ static uint32_t npcm7xx_pwm_calculate_duty(NPCM7xxPWM *p) | ||
47 | } else if (p->cmr >= p->cnr) { | ||
48 | duty = NPCM7XX_PWM_MAX_DUTY; | ||
49 | } else { | ||
50 | - duty = NPCM7XX_PWM_MAX_DUTY * (p->cmr + 1) / (p->cnr + 1); | ||
51 | + duty = (uint64_t)NPCM7XX_PWM_MAX_DUTY * (p->cmr + 1) / (p->cnr + 1); | ||
52 | } | ||
53 | } else { | ||
54 | duty = 0; | ||
55 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_pwm_write(void *opaque, hwaddr offset, | ||
56 | case A_NPCM7XX_PWM_CNR2: | ||
57 | case A_NPCM7XX_PWM_CNR3: | ||
58 | p = &s->pwm[npcm7xx_cnr_index(offset)]; | ||
59 | - p->cnr = value; | ||
60 | + if (value > NPCM7XX_MAX_CNR) { | ||
61 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
62 | + "%s: invalid cnr value: %u", __func__, value); | ||
63 | + p->cnr = NPCM7XX_MAX_CNR; | ||
64 | + } else { | ||
65 | + p->cnr = value; | ||
66 | + } | ||
67 | npcm7xx_pwm_update_output(p); | ||
68 | break; | ||
69 | |||
70 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_pwm_write(void *opaque, hwaddr offset, | ||
71 | case A_NPCM7XX_PWM_CMR2: | ||
72 | case A_NPCM7XX_PWM_CMR3: | ||
73 | p = &s->pwm[npcm7xx_cmr_index(offset)]; | ||
74 | - p->cmr = value; | ||
75 | + if (value > NPCM7XX_MAX_CMR) { | ||
76 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
77 | + "%s: invalid cmr value: %u", __func__, value); | ||
78 | + p->cmr = NPCM7XX_MAX_CMR; | ||
79 | + } else { | ||
80 | + p->cmr = value; | ||
81 | + } | ||
82 | npcm7xx_pwm_update_output(p); | ||
83 | break; | ||
84 | |||
85 | diff --git a/tests/qtest/npcm7xx_pwm-test.c b/tests/qtest/npcm7xx_pwm-test.c | ||
86 | index XXXXXXX..XXXXXXX 100644 | ||
87 | --- a/tests/qtest/npcm7xx_pwm-test.c | ||
88 | +++ b/tests/qtest/npcm7xx_pwm-test.c | ||
89 | @@ -XXX,XX +XXX,XX @@ static uint64_t pwm_compute_freq(QTestState *qts, uint32_t ppr, uint32_t csr, | ||
90 | |||
91 | static uint64_t pwm_compute_duty(uint32_t cnr, uint32_t cmr, bool inverted) | ||
92 | { | ||
93 | - uint64_t duty; | ||
94 | + uint32_t duty; | ||
95 | |||
96 | if (cnr == 0) { | ||
97 | /* PWM is stopped. */ | ||
98 | @@ -XXX,XX +XXX,XX @@ static uint64_t pwm_compute_duty(uint32_t cnr, uint32_t cmr, bool inverted) | ||
99 | } else if (cmr >= cnr) { | ||
100 | duty = MAX_DUTY; | ||
101 | } else { | ||
102 | - duty = MAX_DUTY * (cmr + 1) / (cnr + 1); | ||
103 | + duty = (uint64_t)MAX_DUTY * (cmr + 1) / (cnr + 1); | ||
104 | } | ||
105 | |||
106 | if (inverted) { | ||
107 | -- | ||
108 | 2.20.1 | ||
109 | |||
110 | diff view generated by jsdifflib |
1 | Make the armv7m_nvic_set_pending() and armv7m_nvic_clear_pending() | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | functions take a bool indicating whether to pend the secure | ||
3 | or non-secure version of a banked interrupt, and update the | ||
4 | callsites accordingly. | ||
5 | 2 | ||
6 | In most callsites we can simply pass the correct security | 3 | cpu_get_phys_page_debug() uses 'DATA LOAD' MMU access type. |
7 | state in; in a couple of cases we use TODO comments to indicate | ||
8 | that we will return the code in a subsequent commit. | ||
9 | 4 | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Message-id: 20210127232822.3530782-1-f4bug@amsat.org | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 1505240046-11454-10-git-send-email-peter.maydell@linaro.org | ||
13 | --- | 9 | --- |
14 | target/arm/cpu.h | 14 ++++++++++- | 10 | target/arm/helper.c | 2 +- |
15 | hw/intc/armv7m_nvic.c | 64 ++++++++++++++++++++++++++++++++++++++------------- | 11 | 1 file changed, 1 insertion(+), 1 deletion(-) |
16 | target/arm/helper.c | 24 +++++++++++-------- | ||
17 | hw/intc/trace-events | 4 ++-- | ||
18 | 4 files changed, 77 insertions(+), 29 deletions(-) | ||
19 | 12 | ||
20 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/target/arm/cpu.h | ||
23 | +++ b/target/arm/cpu.h | ||
24 | @@ -XXX,XX +XXX,XX @@ static inline bool armv7m_nvic_can_take_pending_exception(void *opaque) | ||
25 | return true; | ||
26 | } | ||
27 | #endif | ||
28 | -void armv7m_nvic_set_pending(void *opaque, int irq); | ||
29 | +/** | ||
30 | + * armv7m_nvic_set_pending: mark the specified exception as pending | ||
31 | + * @opaque: the NVIC | ||
32 | + * @irq: the exception number to mark pending | ||
33 | + * @secure: false for non-banked exceptions or for the nonsecure | ||
34 | + * version of a banked exception, true for the secure version of a banked | ||
35 | + * exception. | ||
36 | + * | ||
37 | + * Marks the specified exception as pending. Note that we will assert() | ||
38 | + * if @secure is true and @irq does not specify one of the fixed set | ||
39 | + * of architecturally banked exceptions. | ||
40 | + */ | ||
41 | +void armv7m_nvic_set_pending(void *opaque, int irq, bool secure); | ||
42 | void armv7m_nvic_acknowledge_irq(void *opaque); | ||
43 | /** | ||
44 | * armv7m_nvic_complete_irq: complete specified interrupt or exception | ||
45 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/hw/intc/armv7m_nvic.c | ||
48 | +++ b/hw/intc/armv7m_nvic.c | ||
49 | @@ -XXX,XX +XXX,XX @@ static void nvic_irq_update(NVICState *s) | ||
50 | qemu_set_irq(s->excpout, lvl); | ||
51 | } | ||
52 | |||
53 | -static void armv7m_nvic_clear_pending(void *opaque, int irq) | ||
54 | +/** | ||
55 | + * armv7m_nvic_clear_pending: mark the specified exception as not pending | ||
56 | + * @opaque: the NVIC | ||
57 | + * @irq: the exception number to mark as not pending | ||
58 | + * @secure: false for non-banked exceptions or for the nonsecure | ||
59 | + * version of a banked exception, true for the secure version of a banked | ||
60 | + * exception. | ||
61 | + * | ||
62 | + * Marks the specified exception as not pending. Note that we will assert() | ||
63 | + * if @secure is true and @irq does not specify one of the fixed set | ||
64 | + * of architecturally banked exceptions. | ||
65 | + */ | ||
66 | +static void armv7m_nvic_clear_pending(void *opaque, int irq, bool secure) | ||
67 | { | ||
68 | NVICState *s = (NVICState *)opaque; | ||
69 | VecInfo *vec; | ||
70 | |||
71 | assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); | ||
72 | |||
73 | - vec = &s->vectors[irq]; | ||
74 | - trace_nvic_clear_pending(irq, vec->enabled, vec->prio); | ||
75 | + if (secure) { | ||
76 | + assert(exc_is_banked(irq)); | ||
77 | + vec = &s->sec_vectors[irq]; | ||
78 | + } else { | ||
79 | + vec = &s->vectors[irq]; | ||
80 | + } | ||
81 | + trace_nvic_clear_pending(irq, secure, vec->enabled, vec->prio); | ||
82 | if (vec->pending) { | ||
83 | vec->pending = 0; | ||
84 | nvic_irq_update(s); | ||
85 | } | ||
86 | } | ||
87 | |||
88 | -void armv7m_nvic_set_pending(void *opaque, int irq) | ||
89 | +void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | ||
90 | { | ||
91 | NVICState *s = (NVICState *)opaque; | ||
92 | + bool banked = exc_is_banked(irq); | ||
93 | VecInfo *vec; | ||
94 | |||
95 | assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); | ||
96 | + assert(!secure || banked); | ||
97 | |||
98 | - vec = &s->vectors[irq]; | ||
99 | - trace_nvic_set_pending(irq, vec->enabled, vec->prio); | ||
100 | + vec = (banked && secure) ? &s->sec_vectors[irq] : &s->vectors[irq]; | ||
101 | |||
102 | + trace_nvic_set_pending(irq, secure, vec->enabled, vec->prio); | ||
103 | |||
104 | if (irq >= ARMV7M_EXCP_HARD && irq < ARMV7M_EXCP_PENDSV) { | ||
105 | /* If a synchronous exception is pending then it may be | ||
106 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq) | ||
107 | "(current priority %d)\n", irq, running); | ||
108 | } | ||
109 | |||
110 | - /* We can do the escalation, so we take HardFault instead */ | ||
111 | + /* We can do the escalation, so we take HardFault instead. | ||
112 | + * If BFHFNMINS is set then we escalate to the banked HF for | ||
113 | + * the target security state of the original exception; otherwise | ||
114 | + * we take a Secure HardFault. | ||
115 | + */ | ||
116 | irq = ARMV7M_EXCP_HARD; | ||
117 | - vec = &s->vectors[irq]; | ||
118 | + if (arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY) && | ||
119 | + (secure || | ||
120 | + !(s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK))) { | ||
121 | + vec = &s->sec_vectors[irq]; | ||
122 | + } else { | ||
123 | + vec = &s->vectors[irq]; | ||
124 | + } | ||
125 | + /* HF may be banked but there is only one shared HFSR */ | ||
126 | s->cpu->env.v7m.hfsr |= R_V7M_HFSR_FORCED_MASK; | ||
127 | } | ||
128 | } | ||
129 | @@ -XXX,XX +XXX,XX @@ static void set_irq_level(void *opaque, int n, int level) | ||
130 | if (level != vec->level) { | ||
131 | vec->level = level; | ||
132 | if (level) { | ||
133 | - armv7m_nvic_set_pending(s, n); | ||
134 | + armv7m_nvic_set_pending(s, n, false); | ||
135 | } | ||
136 | } | ||
137 | } | ||
138 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
139 | } | ||
140 | case 0xd04: /* Interrupt Control State. */ | ||
141 | if (value & (1 << 31)) { | ||
142 | - armv7m_nvic_set_pending(s, ARMV7M_EXCP_NMI); | ||
143 | + armv7m_nvic_set_pending(s, ARMV7M_EXCP_NMI, false); | ||
144 | } | ||
145 | if (value & (1 << 28)) { | ||
146 | - armv7m_nvic_set_pending(s, ARMV7M_EXCP_PENDSV); | ||
147 | + armv7m_nvic_set_pending(s, ARMV7M_EXCP_PENDSV, attrs.secure); | ||
148 | } else if (value & (1 << 27)) { | ||
149 | - armv7m_nvic_clear_pending(s, ARMV7M_EXCP_PENDSV); | ||
150 | + armv7m_nvic_clear_pending(s, ARMV7M_EXCP_PENDSV, attrs.secure); | ||
151 | } | ||
152 | if (value & (1 << 26)) { | ||
153 | - armv7m_nvic_set_pending(s, ARMV7M_EXCP_SYSTICK); | ||
154 | + armv7m_nvic_set_pending(s, ARMV7M_EXCP_SYSTICK, attrs.secure); | ||
155 | } else if (value & (1 << 25)) { | ||
156 | - armv7m_nvic_clear_pending(s, ARMV7M_EXCP_SYSTICK); | ||
157 | + armv7m_nvic_clear_pending(s, ARMV7M_EXCP_SYSTICK, attrs.secure); | ||
158 | } | ||
159 | break; | ||
160 | case 0xd08: /* Vector Table Offset. */ | ||
161 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
162 | { | ||
163 | int excnum = (value & 0x1ff) + NVIC_FIRST_IRQ; | ||
164 | if (excnum < s->num_irq) { | ||
165 | - armv7m_nvic_set_pending(s, excnum); | ||
166 | + armv7m_nvic_set_pending(s, excnum, false); | ||
167 | } | ||
168 | break; | ||
169 | } | ||
170 | @@ -XXX,XX +XXX,XX @@ static void nvic_systick_trigger(void *opaque, int n, int level) | ||
171 | /* SysTick just asked us to pend its exception. | ||
172 | * (This is different from an external interrupt line's | ||
173 | * behaviour.) | ||
174 | + * TODO: when we implement the banked systicks we must make | ||
175 | + * this pend the correct banked exception. | ||
176 | */ | ||
177 | - armv7m_nvic_set_pending(s, ARMV7M_EXCP_SYSTICK); | ||
178 | + armv7m_nvic_set_pending(s, ARMV7M_EXCP_SYSTICK, false); | ||
179 | } | ||
180 | } | ||
181 | |||
182 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 13 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
183 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
184 | --- a/target/arm/helper.c | 15 | --- a/target/arm/helper.c |
185 | +++ b/target/arm/helper.c | 16 | +++ b/target/arm/helper.c |
186 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 17 | @@ -XXX,XX +XXX,XX @@ hwaddr arm_cpu_get_phys_page_attrs_debug(CPUState *cs, vaddr addr, |
187 | * stack, directly take a usage fault on the current stack. | 18 | |
188 | */ | 19 | *attrs = (MemTxAttrs) {}; |
189 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVPC_MASK; | 20 | |
190 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE); | 21 | - ret = get_phys_addr(env, addr, 0, mmu_idx, &phys_addr, |
191 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | 22 | + ret = get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &phys_addr, |
192 | v7m_exception_taken(cpu, excret); | 23 | attrs, &prot, &page_size, &fi, &cacheattrs); |
193 | qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on existing " | 24 | |
194 | "stackframe: failed exception return integrity check\n"); | 25 | if (ret) { |
195 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
196 | * exception return excret specified then this is a UsageFault. | ||
197 | */ | ||
198 | if (return_to_handler != arm_v7m_is_handler_mode(env)) { | ||
199 | - /* Take an INVPC UsageFault by pushing the stack again. */ | ||
200 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE); | ||
201 | + /* Take an INVPC UsageFault by pushing the stack again. | ||
202 | + * TODO: the v8M version of this code should target the | ||
203 | + * background state for this exception. | ||
204 | + */ | ||
205 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, false); | ||
206 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVPC_MASK; | ||
207 | v7m_push_stack(cpu); | ||
208 | v7m_exception_taken(cpu, excret); | ||
209 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
210 | handle it. */ | ||
211 | switch (cs->exception_index) { | ||
212 | case EXCP_UDEF: | ||
213 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE); | ||
214 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
215 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_UNDEFINSTR_MASK; | ||
216 | break; | ||
217 | case EXCP_NOCP: | ||
218 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE); | ||
219 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
220 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_NOCP_MASK; | ||
221 | break; | ||
222 | case EXCP_INVSTATE: | ||
223 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE); | ||
224 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
225 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVSTATE_MASK; | ||
226 | break; | ||
227 | case EXCP_SWI: | ||
228 | /* The PC already points to the next instruction. */ | ||
229 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SVC); | ||
230 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SVC, env->v7m.secure); | ||
231 | break; | ||
232 | case EXCP_PREFETCH_ABORT: | ||
233 | case EXCP_DATA_ABORT: | ||
234 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
235 | env->v7m.bfar); | ||
236 | break; | ||
237 | } | ||
238 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_BUS); | ||
239 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_BUS, false); | ||
240 | break; | ||
241 | default: | ||
242 | /* All other FSR values are either MPU faults or "can't happen | ||
243 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
244 | env->v7m.mmfar[env->v7m.secure]); | ||
245 | break; | ||
246 | } | ||
247 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_MEM); | ||
248 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_MEM, | ||
249 | + env->v7m.secure); | ||
250 | break; | ||
251 | } | ||
252 | break; | ||
253 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
254 | return; | ||
255 | } | ||
256 | } | ||
257 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_DEBUG); | ||
258 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_DEBUG, false); | ||
259 | break; | ||
260 | case EXCP_IRQ: | ||
261 | break; | ||
262 | diff --git a/hw/intc/trace-events b/hw/intc/trace-events | ||
263 | index XXXXXXX..XXXXXXX 100644 | ||
264 | --- a/hw/intc/trace-events | ||
265 | +++ b/hw/intc/trace-events | ||
266 | @@ -XXX,XX +XXX,XX @@ nvic_set_prio(int irq, uint8_t prio) "NVIC set irq %d priority %d" | ||
267 | nvic_irq_update(int vectpending, int pendprio, int exception_prio, int level) "NVIC vectpending %d pending prio %d exception_prio %d: setting irq line to %d" | ||
268 | nvic_escalate_prio(int irq, int irqprio, int runprio) "NVIC escalating irq %d to HardFault: insufficient priority %d >= %d" | ||
269 | nvic_escalate_disabled(int irq) "NVIC escalating irq %d to HardFault: disabled" | ||
270 | -nvic_set_pending(int irq, int en, int prio) "NVIC set pending irq %d (enabled: %d priority %d)" | ||
271 | -nvic_clear_pending(int irq, int en, int prio) "NVIC clear pending irq %d (enabled: %d priority %d)" | ||
272 | +nvic_set_pending(int irq, bool secure, int en, int prio) "NVIC set pending irq %d secure-bank %d (enabled: %d priority %d)" | ||
273 | +nvic_clear_pending(int irq, bool secure, int en, int prio) "NVIC clear pending irq %d secure-bank %d (enabled: %d priority %d)" | ||
274 | nvic_set_pending_level(int irq) "NVIC set pending: irq %d higher prio than vectpending: setting irq line to 1" | ||
275 | nvic_acknowledge_irq(int irq, int prio) "NVIC acknowledge IRQ: %d now active (prio %d)" | ||
276 | nvic_complete_irq(int irq) "NVIC complete IRQ %d" | ||
277 | -- | 26 | -- |
278 | 2.7.4 | 27 | 2.20.1 |
279 | 28 | ||
280 | 29 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Move the preadv availability check to meson.build. This is what we | ||
2 | want to be doing for host-OS-feature-checks anyway, but it also fixes | ||
3 | a problem with building for macOS with the most recent XCode SDK on a | ||
4 | Catalina host. | ||
1 | 5 | ||
6 | On that configuration, 'preadv()' is provided as a weak symbol, so | ||
7 | that programs can be built with optional support for it and make a | ||
8 | runtime availability check to see whether the preadv() they have is a | ||
9 | working one or one which they must not call because it will | ||
10 | runtime-assert. QEMU's configure test passes (unless you're building | ||
11 | with --enable-werror) because the test program using preadv() | ||
12 | compiles, but then QEMU crashes at runtime when preadv() is called, | ||
13 | with errors like: | ||
14 | |||
15 | dyld: lazy symbol binding failed: Symbol not found: _preadv | ||
16 | Referenced from: /Users/pm215/src/qemu/./build/x86/tests/test-replication | ||
17 | Expected in: /usr/lib/libSystem.B.dylib | ||
18 | |||
19 | dyld: Symbol not found: _preadv | ||
20 | Referenced from: /Users/pm215/src/qemu/./build/x86/tests/test-replication | ||
21 | Expected in: /usr/lib/libSystem.B.dylib | ||
22 | |||
23 | Meson's own function availability check has a special case for macOS | ||
24 | which adds '-Wl,-no_weak_imports' to the compiler flags, which forces | ||
25 | the test to require the real function, not the macOS-version-too-old | ||
26 | stub. | ||
27 | |||
28 | So this commit fixes the bug where macOS builds on Catalina currently | ||
29 | require --disable-werror. | ||
30 | |||
31 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
32 | Acked-by: Paolo Bonzini <pbonzini@redhat.com> | ||
33 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
34 | Message-id: 20210126155846.17109-1-peter.maydell@linaro.org | ||
35 | --- | ||
36 | configure | 16 ---------------- | ||
37 | meson.build | 4 +++- | ||
38 | 2 files changed, 3 insertions(+), 17 deletions(-) | ||
39 | |||
40 | diff --git a/configure b/configure | ||
41 | index XXXXXXX..XXXXXXX 100755 | ||
42 | --- a/configure | ||
43 | +++ b/configure | ||
44 | @@ -XXX,XX +XXX,XX @@ if compile_prog "" "" ; then | ||
45 | iovec=yes | ||
46 | fi | ||
47 | |||
48 | -########################################## | ||
49 | -# preadv probe | ||
50 | -cat > $TMPC <<EOF | ||
51 | -#include <sys/types.h> | ||
52 | -#include <sys/uio.h> | ||
53 | -#include <unistd.h> | ||
54 | -int main(void) { return preadv(0, 0, 0, 0); } | ||
55 | -EOF | ||
56 | -preadv=no | ||
57 | -if compile_prog "" "" ; then | ||
58 | - preadv=yes | ||
59 | -fi | ||
60 | - | ||
61 | ########################################## | ||
62 | # fdt probe | ||
63 | |||
64 | @@ -XXX,XX +XXX,XX @@ fi | ||
65 | if test "$iovec" = "yes" ; then | ||
66 | echo "CONFIG_IOVEC=y" >> $config_host_mak | ||
67 | fi | ||
68 | -if test "$preadv" = "yes" ; then | ||
69 | - echo "CONFIG_PREADV=y" >> $config_host_mak | ||
70 | -fi | ||
71 | if test "$membarrier" = "yes" ; then | ||
72 | echo "CONFIG_MEMBARRIER=y" >> $config_host_mak | ||
73 | fi | ||
74 | diff --git a/meson.build b/meson.build | ||
75 | index XXXXXXX..XXXXXXX 100644 | ||
76 | --- a/meson.build | ||
77 | +++ b/meson.build | ||
78 | @@ -XXX,XX +XXX,XX @@ config_host_data.set('HAVE_PTY_H', cc.has_header('pty.h')) | ||
79 | config_host_data.set('HAVE_SYS_IOCCOM_H', cc.has_header('sys/ioccom.h')) | ||
80 | config_host_data.set('HAVE_SYS_KCOV_H', cc.has_header('sys/kcov.h')) | ||
81 | |||
82 | +config_host_data.set('CONFIG_PREADV', cc.has_function('preadv', prefix: '#include <sys/uio.h>')) | ||
83 | + | ||
84 | ignored = ['CONFIG_QEMU_INTERP_PREFIX'] # actually per-target | ||
85 | arrays = ['CONFIG_AUDIO_DRIVERS', 'CONFIG_BDRV_RW_WHITELIST', 'CONFIG_BDRV_RO_WHITELIST'] | ||
86 | strings = ['HOST_DSOSUF', 'CONFIG_IASL'] | ||
87 | @@ -XXX,XX +XXX,XX @@ summary_info += {'PIE': get_option('b_pie')} | ||
88 | summary_info += {'static build': config_host.has_key('CONFIG_STATIC')} | ||
89 | summary_info += {'malloc trim support': has_malloc_trim} | ||
90 | summary_info += {'membarrier': config_host.has_key('CONFIG_MEMBARRIER')} | ||
91 | -summary_info += {'preadv support': config_host.has_key('CONFIG_PREADV')} | ||
92 | +summary_info += {'preadv support': config_host_data.get('CONFIG_PREADV')} | ||
93 | summary_info += {'fdatasync': config_host.has_key('CONFIG_FDATASYNC')} | ||
94 | summary_info += {'madvise': config_host.has_key('CONFIG_MADVISE')} | ||
95 | summary_info += {'posix_madvise': config_host.has_key('CONFIG_POSIX_MADVISE')} | ||
96 | -- | ||
97 | 2.20.1 | ||
98 | |||
99 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
1 | 2 | ||
3 | The iOS toolchain does not use the host prefix naming convention. So we | ||
4 | need to enable cross-compile options while allowing the PREFIX to be | ||
5 | blank. | ||
6 | |||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
9 | Message-id: 20210126012457.39046-3-j@getutm.app | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | configure | 6 ++++-- | ||
13 | 1 file changed, 4 insertions(+), 2 deletions(-) | ||
14 | |||
15 | diff --git a/configure b/configure | ||
16 | index XXXXXXX..XXXXXXX 100755 | ||
17 | --- a/configure | ||
18 | +++ b/configure | ||
19 | @@ -XXX,XX +XXX,XX @@ cpu="" | ||
20 | iasl="iasl" | ||
21 | interp_prefix="/usr/gnemul/qemu-%M" | ||
22 | static="no" | ||
23 | +cross_compile="no" | ||
24 | cross_prefix="" | ||
25 | audio_drv_list="" | ||
26 | block_drv_rw_whitelist="" | ||
27 | @@ -XXX,XX +XXX,XX @@ for opt do | ||
28 | optarg=$(expr "x$opt" : 'x[^=]*=\(.*\)') | ||
29 | case "$opt" in | ||
30 | --cross-prefix=*) cross_prefix="$optarg" | ||
31 | + cross_compile="yes" | ||
32 | ;; | ||
33 | --cc=*) CC="$optarg" | ||
34 | ;; | ||
35 | @@ -XXX,XX +XXX,XX @@ $(echo Deprecated targets: $deprecated_targets_list | \ | ||
36 | --target-list-exclude=LIST exclude a set of targets from the default target-list | ||
37 | |||
38 | Advanced options (experts only): | ||
39 | - --cross-prefix=PREFIX use PREFIX for compile tools [$cross_prefix] | ||
40 | + --cross-prefix=PREFIX use PREFIX for compile tools, PREFIX can be blank [$cross_prefix] | ||
41 | --cc=CC use C compiler CC [$cc] | ||
42 | --iasl=IASL use ACPI compiler IASL [$iasl] | ||
43 | --host-cc=CC use C compiler CC [$host_cc] for code run at | ||
44 | @@ -XXX,XX +XXX,XX @@ if has $sdl2_config; then | ||
45 | fi | ||
46 | echo "strip = [$(meson_quote $strip)]" >> $cross | ||
47 | echo "windres = [$(meson_quote $windres)]" >> $cross | ||
48 | -if test -n "$cross_prefix"; then | ||
49 | +if test "$cross_compile" = "yes"; then | ||
50 | cross_arg="--cross-file config-meson.cross" | ||
51 | echo "[host_machine]" >> $cross | ||
52 | if test "$mingw32" = "yes" ; then | ||
53 | -- | ||
54 | 2.20.1 | ||
55 | |||
56 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
1 | 2 | ||
3 | Build without error on hosts without a working system(). If system() | ||
4 | is called, return -1 with ENOSYS. | ||
5 | |||
6 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
7 | Message-id: 20210126012457.39046-6-j@getutm.app | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | meson.build | 1 + | ||
12 | include/qemu/osdep.h | 12 ++++++++++++ | ||
13 | 2 files changed, 13 insertions(+) | ||
14 | |||
15 | diff --git a/meson.build b/meson.build | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/meson.build | ||
18 | +++ b/meson.build | ||
19 | @@ -XXX,XX +XXX,XX @@ config_host_data.set('HAVE_DRM_H', cc.has_header('libdrm/drm.h')) | ||
20 | config_host_data.set('HAVE_PTY_H', cc.has_header('pty.h')) | ||
21 | config_host_data.set('HAVE_SYS_IOCCOM_H', cc.has_header('sys/ioccom.h')) | ||
22 | config_host_data.set('HAVE_SYS_KCOV_H', cc.has_header('sys/kcov.h')) | ||
23 | +config_host_data.set('HAVE_SYSTEM_FUNCTION', cc.has_function('system', prefix: '#include <stdlib.h>')) | ||
24 | |||
25 | config_host_data.set('CONFIG_PREADV', cc.has_function('preadv', prefix: '#include <sys/uio.h>')) | ||
26 | |||
27 | diff --git a/include/qemu/osdep.h b/include/qemu/osdep.h | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/include/qemu/osdep.h | ||
30 | +++ b/include/qemu/osdep.h | ||
31 | @@ -XXX,XX +XXX,XX @@ static inline void qemu_thread_jit_write(void) {} | ||
32 | static inline void qemu_thread_jit_execute(void) {} | ||
33 | #endif | ||
34 | |||
35 | +/** | ||
36 | + * Platforms which do not support system() return ENOSYS | ||
37 | + */ | ||
38 | +#ifndef HAVE_SYSTEM_FUNCTION | ||
39 | +#define system platform_does_not_support_system | ||
40 | +static inline int platform_does_not_support_system(const char *command) | ||
41 | +{ | ||
42 | + errno = ENOSYS; | ||
43 | + return -1; | ||
44 | +} | ||
45 | +#endif /* !HAVE_SYSTEM_FUNCTION */ | ||
46 | + | ||
47 | #endif | ||
48 | -- | ||
49 | 2.20.1 | ||
50 | |||
51 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
1 | 2 | ||
3 | Meson will find CoreFoundation, IOKit, and Cocoa as needed. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
7 | Message-id: 20210126012457.39046-7-j@getutm.app | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | configure | 1 - | ||
11 | 1 file changed, 1 deletion(-) | ||
12 | |||
13 | diff --git a/configure b/configure | ||
14 | index XXXXXXX..XXXXXXX 100755 | ||
15 | --- a/configure | ||
16 | +++ b/configure | ||
17 | @@ -XXX,XX +XXX,XX @@ Darwin) | ||
18 | fi | ||
19 | audio_drv_list="coreaudio try-sdl" | ||
20 | audio_possible_drivers="coreaudio sdl" | ||
21 | - QEMU_LDFLAGS="-framework CoreFoundation -framework IOKit $QEMU_LDFLAGS" | ||
22 | # Disable attempts to use ObjectiveC features in os/object.h since they | ||
23 | # won't work when we're compiling with gcc as a C compiler. | ||
24 | QEMU_CFLAGS="-DOS_OBJECT_USE_OBJC=0 $QEMU_CFLAGS" | ||
25 | -- | ||
26 | 2.20.1 | ||
27 | |||
28 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
1 | 2 | ||
3 | Add objc to the Meson cross file as well as detection of Darwin. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210126012457.39046-8-j@getutm.app | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | configure | 4 ++++ | ||
12 | 1 file changed, 4 insertions(+) | ||
13 | |||
14 | diff --git a/configure b/configure | ||
15 | index XXXXXXX..XXXXXXX 100755 | ||
16 | --- a/configure | ||
17 | +++ b/configure | ||
18 | @@ -XXX,XX +XXX,XX @@ echo "cpp_link_args = [${LDFLAGS:+$(meson_quote $LDFLAGS)}]" >> $cross | ||
19 | echo "[binaries]" >> $cross | ||
20 | echo "c = [$(meson_quote $cc)]" >> $cross | ||
21 | test -n "$cxx" && echo "cpp = [$(meson_quote $cxx)]" >> $cross | ||
22 | +test -n "$objcc" && echo "objc = [$(meson_quote $objcc)]" >> $cross | ||
23 | echo "ar = [$(meson_quote $ar)]" >> $cross | ||
24 | echo "nm = [$(meson_quote $nm)]" >> $cross | ||
25 | echo "pkgconfig = [$(meson_quote $pkg_config_exe)]" >> $cross | ||
26 | @@ -XXX,XX +XXX,XX @@ if test "$cross_compile" = "yes"; then | ||
27 | if test "$linux" = "yes" ; then | ||
28 | echo "system = 'linux'" >> $cross | ||
29 | fi | ||
30 | + if test "$darwin" = "yes" ; then | ||
31 | + echo "system = 'darwin'" >> $cross | ||
32 | + fi | ||
33 | case "$ARCH" in | ||
34 | i386|x86_64) | ||
35 | echo "cpu_family = 'x86'" >> $cross | ||
36 | -- | ||
37 | 2.20.1 | ||
38 | |||
39 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
1 | 2 | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
4 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
5 | Message-id: 20210126012457.39046-9-j@getutm.app | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | configure | 5 ++++- | ||
9 | 1 file changed, 4 insertions(+), 1 deletion(-) | ||
10 | |||
11 | diff --git a/configure b/configure | ||
12 | index XXXXXXX..XXXXXXX 100755 | ||
13 | --- a/configure | ||
14 | +++ b/configure | ||
15 | @@ -XXX,XX +XXX,XX @@ if test "$cross_compile" = "yes"; then | ||
16 | echo "system = 'darwin'" >> $cross | ||
17 | fi | ||
18 | case "$ARCH" in | ||
19 | - i386|x86_64) | ||
20 | + i386) | ||
21 | echo "cpu_family = 'x86'" >> $cross | ||
22 | ;; | ||
23 | + x86_64) | ||
24 | + echo "cpu_family = 'x86_64'" >> $cross | ||
25 | + ;; | ||
26 | ppc64le) | ||
27 | echo "cpu_family = 'ppc64'" >> $cross | ||
28 | ;; | ||
29 | -- | ||
30 | 2.20.1 | ||
31 | |||
32 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
1 | 2 | ||
3 | On iOS there is no CoreAudio, so we should not assume Darwin always | ||
4 | has it. | ||
5 | |||
6 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210126012457.39046-11-j@getutm.app | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | configure | 35 +++++++++++++++++++++++++++++++++-- | ||
12 | 1 file changed, 33 insertions(+), 2 deletions(-) | ||
13 | |||
14 | diff --git a/configure b/configure | ||
15 | index XXXXXXX..XXXXXXX 100755 | ||
16 | --- a/configure | ||
17 | +++ b/configure | ||
18 | @@ -XXX,XX +XXX,XX @@ fdt="auto" | ||
19 | netmap="no" | ||
20 | sdl="auto" | ||
21 | sdl_image="auto" | ||
22 | +coreaudio="auto" | ||
23 | virtiofsd="auto" | ||
24 | virtfs="auto" | ||
25 | libudev="auto" | ||
26 | @@ -XXX,XX +XXX,XX @@ Darwin) | ||
27 | QEMU_CFLAGS="-arch x86_64 $QEMU_CFLAGS" | ||
28 | QEMU_LDFLAGS="-arch x86_64 $QEMU_LDFLAGS" | ||
29 | fi | ||
30 | - audio_drv_list="coreaudio try-sdl" | ||
31 | + audio_drv_list="try-coreaudio try-sdl" | ||
32 | audio_possible_drivers="coreaudio sdl" | ||
33 | # Disable attempts to use ObjectiveC features in os/object.h since they | ||
34 | # won't work when we're compiling with gcc as a C compiler. | ||
35 | @@ -XXX,XX +XXX,XX @@ EOF | ||
36 | fi | ||
37 | fi | ||
38 | |||
39 | +########################################## | ||
40 | +# detect CoreAudio | ||
41 | +if test "$coreaudio" != "no" ; then | ||
42 | + coreaudio_libs="-framework CoreAudio" | ||
43 | + cat > $TMPC << EOF | ||
44 | +#include <CoreAudio/CoreAudio.h> | ||
45 | +int main(void) | ||
46 | +{ | ||
47 | + return (int)AudioGetCurrentHostTime(); | ||
48 | +} | ||
49 | +EOF | ||
50 | + if compile_prog "" "$coreaudio_libs" ; then | ||
51 | + coreaudio=yes | ||
52 | + else | ||
53 | + coreaudio=no | ||
54 | + fi | ||
55 | +fi | ||
56 | + | ||
57 | ########################################## | ||
58 | # Sound support libraries probe | ||
59 | |||
60 | @@ -XXX,XX +XXX,XX @@ for drv in $audio_drv_list; do | ||
61 | fi | ||
62 | ;; | ||
63 | |||
64 | - coreaudio) | ||
65 | + coreaudio | try-coreaudio) | ||
66 | + if test "$coreaudio" = "no"; then | ||
67 | + if test "$drv" = "try-coreaudio"; then | ||
68 | + audio_drv_list=$(echo "$audio_drv_list" | sed -e 's/try-coreaudio//') | ||
69 | + else | ||
70 | + error_exit "$drv check failed" \ | ||
71 | + "Make sure to have the $drv is available." | ||
72 | + fi | ||
73 | + else | ||
74 | coreaudio_libs="-framework CoreAudio" | ||
75 | + if test "$drv" = "try-coreaudio"; then | ||
76 | + audio_drv_list=$(echo "$audio_drv_list" | sed -e 's/try-coreaudio/coreaudio/') | ||
77 | + fi | ||
78 | + fi | ||
79 | ;; | ||
80 | |||
81 | dsound) | ||
82 | -- | ||
83 | 2.20.1 | ||
84 | |||
85 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
1 | 2 | ||
3 | A workaround added in early days of 64-bit OSX forced x86_64 if the | ||
4 | host machine had 64-bit support. This creates issues when cross- | ||
5 | compiling for ARM64. Additionally, the user can always use --cpu=* to | ||
6 | manually set the host CPU and therefore this workaround should be | ||
7 | removed. | ||
8 | |||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
11 | Message-id: 20210126012457.39046-12-j@getutm.app | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | configure | 11 ----------- | ||
15 | 1 file changed, 11 deletions(-) | ||
16 | |||
17 | diff --git a/configure b/configure | ||
18 | index XXXXXXX..XXXXXXX 100755 | ||
19 | --- a/configure | ||
20 | +++ b/configure | ||
21 | @@ -XXX,XX +XXX,XX @@ fi | ||
22 | # the correct CPU with the --cpu option. | ||
23 | case $targetos in | ||
24 | Darwin) | ||
25 | - # on Leopard most of the system is 32-bit, so we have to ask the kernel if we can | ||
26 | - # run 64-bit userspace code. | ||
27 | - # If the user didn't specify a CPU explicitly and the kernel says this is | ||
28 | - # 64 bit hw, then assume x86_64. Otherwise fall through to the usual detection code. | ||
29 | - if test -z "$cpu" && test "$(sysctl -n hw.optional.x86_64)" = "1"; then | ||
30 | - cpu="x86_64" | ||
31 | - fi | ||
32 | HOST_DSOSUF=".dylib" | ||
33 | ;; | ||
34 | SunOS) | ||
35 | @@ -XXX,XX +XXX,XX @@ OpenBSD) | ||
36 | Darwin) | ||
37 | bsd="yes" | ||
38 | darwin="yes" | ||
39 | - if [ "$cpu" = "x86_64" ] ; then | ||
40 | - QEMU_CFLAGS="-arch x86_64 $QEMU_CFLAGS" | ||
41 | - QEMU_LDFLAGS="-arch x86_64 $QEMU_LDFLAGS" | ||
42 | - fi | ||
43 | audio_drv_list="try-coreaudio try-sdl" | ||
44 | audio_possible_drivers="coreaudio sdl" | ||
45 | # Disable attempts to use ObjectiveC features in os/object.h since they | ||
46 | -- | ||
47 | 2.20.1 | ||
48 | |||
49 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Alexander Graf <agraf@csgraf.de> | ||
1 | 2 | ||
3 | In macOS 11, QEMU only gets access to Hypervisor.framework if it has the | ||
4 | respective entitlement. Add an entitlement template and automatically self | ||
5 | sign and apply the entitlement in the build. | ||
6 | |||
7 | Signed-off-by: Alexander Graf <agraf@csgraf.de> | ||
8 | Reviewed-by: Roman Bolshakov <r.bolshakov@yadro.com> | ||
9 | Tested-by: Roman Bolshakov <r.bolshakov@yadro.com> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | meson.build | 29 +++++++++++++++++++++++++---- | ||
13 | accel/hvf/entitlements.plist | 8 ++++++++ | ||
14 | scripts/entitlement.sh | 13 +++++++++++++ | ||
15 | 3 files changed, 46 insertions(+), 4 deletions(-) | ||
16 | create mode 100644 accel/hvf/entitlements.plist | ||
17 | create mode 100755 scripts/entitlement.sh | ||
18 | |||
19 | diff --git a/meson.build b/meson.build | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/meson.build | ||
22 | +++ b/meson.build | ||
23 | @@ -XXX,XX +XXX,XX @@ foreach target : target_dirs | ||
24 | }] | ||
25 | endif | ||
26 | foreach exe: execs | ||
27 | - emulators += {exe['name']: | ||
28 | - executable(exe['name'], exe['sources'], | ||
29 | - install: true, | ||
30 | + exe_name = exe['name'] | ||
31 | + exe_sign = 'CONFIG_HVF' in config_target | ||
32 | + if exe_sign | ||
33 | + exe_name += '-unsigned' | ||
34 | + endif | ||
35 | + | ||
36 | + emulator = executable(exe_name, exe['sources'], | ||
37 | + install: not exe_sign, | ||
38 | c_args: c_args, | ||
39 | dependencies: arch_deps + deps + exe['dependencies'], | ||
40 | objects: lib.extract_all_objects(recursive: true), | ||
41 | @@ -XXX,XX +XXX,XX @@ foreach target : target_dirs | ||
42 | link_depends: [block_syms, qemu_syms] + exe.get('link_depends', []), | ||
43 | link_args: link_args, | ||
44 | gui_app: exe['gui']) | ||
45 | - } | ||
46 | + | ||
47 | + if exe_sign | ||
48 | + emulators += {exe['name'] : custom_target(exe['name'], | ||
49 | + install: true, | ||
50 | + install_dir: get_option('bindir'), | ||
51 | + depends: emulator, | ||
52 | + output: exe['name'], | ||
53 | + command: [ | ||
54 | + meson.current_source_dir() / 'scripts/entitlement.sh', | ||
55 | + meson.current_build_dir() / exe_name, | ||
56 | + meson.current_build_dir() / exe['name'], | ||
57 | + meson.current_source_dir() / 'accel/hvf/entitlements.plist' | ||
58 | + ]) | ||
59 | + } | ||
60 | + else | ||
61 | + emulators += {exe['name']: emulator} | ||
62 | + endif | ||
63 | |||
64 | if 'CONFIG_TRACE_SYSTEMTAP' in config_host | ||
65 | foreach stp: [ | ||
66 | diff --git a/accel/hvf/entitlements.plist b/accel/hvf/entitlements.plist | ||
67 | new file mode 100644 | ||
68 | index XXXXXXX..XXXXXXX | ||
69 | --- /dev/null | ||
70 | +++ b/accel/hvf/entitlements.plist | ||
71 | @@ -XXX,XX +XXX,XX @@ | ||
72 | +<?xml version="1.0" encoding="UTF-8"?> | ||
73 | +<!DOCTYPE plist PUBLIC "-//Apple//DTD PLIST 1.0//EN" "http://www.apple.com/DTDs/PropertyList-1.0.dtd"> | ||
74 | +<plist version="1.0"> | ||
75 | +<dict> | ||
76 | + <key>com.apple.security.hypervisor</key> | ||
77 | + <true/> | ||
78 | +</dict> | ||
79 | +</plist> | ||
80 | diff --git a/scripts/entitlement.sh b/scripts/entitlement.sh | ||
81 | new file mode 100755 | ||
82 | index XXXXXXX..XXXXXXX | ||
83 | --- /dev/null | ||
84 | +++ b/scripts/entitlement.sh | ||
85 | @@ -XXX,XX +XXX,XX @@ | ||
86 | +#!/bin/sh -e | ||
87 | +# | ||
88 | +# Helper script for the build process to apply entitlements | ||
89 | + | ||
90 | +SRC="$1" | ||
91 | +DST="$2" | ||
92 | +ENTITLEMENT="$3" | ||
93 | + | ||
94 | +trap 'rm "$DST.tmp"' exit | ||
95 | +cp -af "$SRC" "$DST.tmp" | ||
96 | +codesign --entitlements "$ENTITLEMENT" --force -s - "$DST.tmp" | ||
97 | +mv "$DST.tmp" "$DST" | ||
98 | +trap '' exit | ||
99 | -- | ||
100 | 2.20.1 | ||
101 | |||
102 | diff view generated by jsdifflib |
1 | From: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 1 | From: Mihai Carabas <mihai.carabas@oracle.com> |
---|---|---|---|
2 | 2 | ||
3 | Modelled System Timer in Microsemi's Smartfusion2 Soc. | 3 | To ease the PCI device addition in next patches, split the code as follows: |
4 | Timer has two 32bit down counters and two interrupts. | 4 | - generic code (read/write/setup) is being kept in pvpanic.c |
5 | 5 | - ISA dependent code moved to pvpanic-isa.c | |
6 | Signed-off-by: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 6 | |
7 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 7 | Also, rename: |
8 | Acked-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | - ISA_PVPANIC_DEVICE -> PVPANIC_ISA_DEVICE. |
9 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | - TYPE_PVPANIC -> TYPE_PVPANIC_ISA. |
10 | Message-id: 20170920201737.25723-2-f4bug@amsat.org | 10 | - MemoryRegion io -> mr. |
11 | - pvpanic_ioport_* in pvpanic_*. | ||
12 | |||
13 | Update the build system with the new files and config structure. | ||
14 | |||
15 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 18 | --- |
13 | hw/timer/Makefile.objs | 1 + | 19 | include/hw/misc/pvpanic.h | 23 +++++++++- |
14 | include/hw/timer/mss-timer.h | 64 ++++++++++ | 20 | hw/misc/pvpanic-isa.c | 94 +++++++++++++++++++++++++++++++++++++++ |
15 | hw/timer/mss-timer.c | 289 +++++++++++++++++++++++++++++++++++++++++++ | 21 | hw/misc/pvpanic.c | 85 +++-------------------------------- |
16 | 3 files changed, 354 insertions(+) | 22 | hw/i386/Kconfig | 2 +- |
17 | create mode 100644 include/hw/timer/mss-timer.h | 23 | hw/misc/Kconfig | 6 ++- |
18 | create mode 100644 hw/timer/mss-timer.c | 24 | hw/misc/meson.build | 3 +- |
19 | 25 | tests/qtest/meson.build | 2 +- | |
20 | diff --git a/hw/timer/Makefile.objs b/hw/timer/Makefile.objs | 26 | 7 files changed, 130 insertions(+), 85 deletions(-) |
21 | index XXXXXXX..XXXXXXX 100644 | 27 | create mode 100644 hw/misc/pvpanic-isa.c |
22 | --- a/hw/timer/Makefile.objs | 28 | |
23 | +++ b/hw/timer/Makefile.objs | 29 | diff --git a/include/hw/misc/pvpanic.h b/include/hw/misc/pvpanic.h |
24 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_ASPEED_SOC) += aspeed_timer.o | 30 | index XXXXXXX..XXXXXXX 100644 |
25 | 31 | --- a/include/hw/misc/pvpanic.h | |
26 | common-obj-$(CONFIG_SUN4V_RTC) += sun4v-rtc.o | 32 | +++ b/include/hw/misc/pvpanic.h |
27 | common-obj-$(CONFIG_CMSDK_APB_TIMER) += cmsdk-apb-timer.o | 33 | @@ -XXX,XX +XXX,XX @@ |
28 | +common-obj-$(CONFIG_MSF2) += mss-timer.o | 34 | |
29 | diff --git a/include/hw/timer/mss-timer.h b/include/hw/timer/mss-timer.h | 35 | #include "qom/object.h" |
36 | |||
37 | -#define TYPE_PVPANIC "pvpanic" | ||
38 | +#define TYPE_PVPANIC_ISA_DEVICE "pvpanic" | ||
39 | |||
40 | #define PVPANIC_IOPORT_PROP "ioport" | ||
41 | |||
42 | +/* The bit of supported pv event, TODO: include uapi header and remove this */ | ||
43 | +#define PVPANIC_F_PANICKED 0 | ||
44 | +#define PVPANIC_F_CRASHLOADED 1 | ||
45 | + | ||
46 | +/* The pv event value */ | ||
47 | +#define PVPANIC_PANICKED (1 << PVPANIC_F_PANICKED) | ||
48 | +#define PVPANIC_CRASHLOADED (1 << PVPANIC_F_CRASHLOADED) | ||
49 | + | ||
50 | +/* | ||
51 | + * PVPanicState for any device type | ||
52 | + */ | ||
53 | +typedef struct PVPanicState PVPanicState; | ||
54 | +struct PVPanicState { | ||
55 | + MemoryRegion mr; | ||
56 | + uint8_t events; | ||
57 | +}; | ||
58 | + | ||
59 | +void pvpanic_setup_io(PVPanicState *s, DeviceState *dev, unsigned size); | ||
60 | + | ||
61 | static inline uint16_t pvpanic_port(void) | ||
62 | { | ||
63 | - Object *o = object_resolve_path_type("", TYPE_PVPANIC, NULL); | ||
64 | + Object *o = object_resolve_path_type("", TYPE_PVPANIC_ISA_DEVICE, NULL); | ||
65 | if (!o) { | ||
66 | return 0; | ||
67 | } | ||
68 | diff --git a/hw/misc/pvpanic-isa.c b/hw/misc/pvpanic-isa.c | ||
30 | new file mode 100644 | 69 | new file mode 100644 |
31 | index XXXXXXX..XXXXXXX | 70 | index XXXXXXX..XXXXXXX |
32 | --- /dev/null | 71 | --- /dev/null |
33 | +++ b/include/hw/timer/mss-timer.h | 72 | +++ b/hw/misc/pvpanic-isa.c |
34 | @@ -XXX,XX +XXX,XX @@ | 73 | @@ -XXX,XX +XXX,XX @@ |
35 | +/* | 74 | +/* |
36 | + * Microsemi SmartFusion2 Timer. | 75 | + * QEMU simulated pvpanic device. |
37 | + * | 76 | + * |
38 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | 77 | + * Copyright Fujitsu, Corp. 2013 |
39 | + * | 78 | + * |
40 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 79 | + * Authors: |
41 | + * of this software and associated documentation files (the "Software"), to deal | 80 | + * Wen Congyang <wency@cn.fujitsu.com> |
42 | + * in the Software without restriction, including without limitation the rights | 81 | + * Hu Tao <hutao@cn.fujitsu.com> |
43 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
44 | + * copies of the Software, and to permit persons to whom the Software is | ||
45 | + * furnished to do so, subject to the following conditions: | ||
46 | + * | 82 | + * |
47 | + * The above copyright notice and this permission notice shall be included in | 83 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. |
48 | + * all copies or substantial portions of the Software. | 84 | + * See the COPYING file in the top-level directory. |
49 | + * | 85 | + * |
50 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
51 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
52 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
53 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
54 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
55 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
56 | + * THE SOFTWARE. | ||
57 | + */ | 86 | + */ |
58 | + | 87 | + |
59 | +#ifndef HW_MSS_TIMER_H | 88 | +#include "qemu/osdep.h" |
60 | +#define HW_MSS_TIMER_H | 89 | +#include "qemu/log.h" |
61 | + | 90 | +#include "qemu/module.h" |
62 | +#include "hw/sysbus.h" | 91 | +#include "sysemu/runstate.h" |
63 | +#include "hw/ptimer.h" | 92 | + |
64 | + | 93 | +#include "hw/nvram/fw_cfg.h" |
65 | +#define TYPE_MSS_TIMER "mss-timer" | 94 | +#include "hw/qdev-properties.h" |
66 | +#define MSS_TIMER(obj) OBJECT_CHECK(MSSTimerState, \ | 95 | +#include "hw/misc/pvpanic.h" |
67 | + (obj), TYPE_MSS_TIMER) | 96 | +#include "qom/object.h" |
97 | +#include "hw/isa/isa.h" | ||
98 | + | ||
99 | +OBJECT_DECLARE_SIMPLE_TYPE(PVPanicISAState, PVPANIC_ISA_DEVICE) | ||
68 | + | 100 | + |
69 | +/* | 101 | +/* |
70 | + * There are two 32-bit down counting timers. | 102 | + * PVPanicISAState for ISA device and |
71 | + * Timers 1 and 2 can be concatenated into a single 64-bit Timer | 103 | + * use ioport. |
72 | + * that operates either in Periodic mode or in One-shot mode. | ||
73 | + * Writing 1 to the TIM64_MODE register bit 0 sets the Timers in 64-bit mode. | ||
74 | + * In 64-bit mode, writing to the 32-bit registers has no effect. | ||
75 | + * Similarly, in 32-bit mode, writing to the 64-bit mode registers | ||
76 | + * has no effect. Only two 32-bit timers are supported currently. | ||
77 | + */ | 104 | + */ |
78 | +#define NUM_TIMERS 2 | 105 | +struct PVPanicISAState { |
79 | + | 106 | + ISADevice parent_obj; |
80 | +#define R_TIM1_MAX 6 | 107 | + |
81 | + | 108 | + uint16_t ioport; |
82 | +struct Msf2Timer { | 109 | + PVPanicState pvpanic; |
83 | + QEMUBH *bh; | ||
84 | + ptimer_state *ptimer; | ||
85 | + | ||
86 | + uint32_t regs[R_TIM1_MAX]; | ||
87 | + qemu_irq irq; | ||
88 | +}; | 110 | +}; |
89 | + | 111 | + |
90 | +typedef struct MSSTimerState { | 112 | +static void pvpanic_isa_initfn(Object *obj) |
91 | + SysBusDevice parent_obj; | ||
92 | + | ||
93 | + MemoryRegion mmio; | ||
94 | + uint32_t freq_hz; | ||
95 | + struct Msf2Timer timers[NUM_TIMERS]; | ||
96 | +} MSSTimerState; | ||
97 | + | ||
98 | +#endif /* HW_MSS_TIMER_H */ | ||
99 | diff --git a/hw/timer/mss-timer.c b/hw/timer/mss-timer.c | ||
100 | new file mode 100644 | ||
101 | index XXXXXXX..XXXXXXX | ||
102 | --- /dev/null | ||
103 | +++ b/hw/timer/mss-timer.c | ||
104 | @@ -XXX,XX +XXX,XX @@ | ||
105 | +/* | ||
106 | + * Block model of System timer present in | ||
107 | + * Microsemi's SmartFusion2 and SmartFusion SoCs. | ||
108 | + * | ||
109 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com>. | ||
110 | + * | ||
111 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
112 | + * of this software and associated documentation files (the "Software"), to deal | ||
113 | + * in the Software without restriction, including without limitation the rights | ||
114 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
115 | + * copies of the Software, and to permit persons to whom the Software is | ||
116 | + * furnished to do so, subject to the following conditions: | ||
117 | + * | ||
118 | + * The above copyright notice and this permission notice shall be included in | ||
119 | + * all copies or substantial portions of the Software. | ||
120 | + * | ||
121 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
122 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
123 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
124 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
125 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
126 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
127 | + * THE SOFTWARE. | ||
128 | + */ | ||
129 | + | ||
130 | +#include "qemu/osdep.h" | ||
131 | +#include "qemu/main-loop.h" | ||
132 | +#include "qemu/log.h" | ||
133 | +#include "hw/timer/mss-timer.h" | ||
134 | + | ||
135 | +#ifndef MSS_TIMER_ERR_DEBUG | ||
136 | +#define MSS_TIMER_ERR_DEBUG 0 | ||
137 | +#endif | ||
138 | + | ||
139 | +#define DB_PRINT_L(lvl, fmt, args...) do { \ | ||
140 | + if (MSS_TIMER_ERR_DEBUG >= lvl) { \ | ||
141 | + qemu_log("%s: " fmt "\n", __func__, ## args); \ | ||
142 | + } \ | ||
143 | +} while (0); | ||
144 | + | ||
145 | +#define DB_PRINT(fmt, args...) DB_PRINT_L(1, fmt, ## args) | ||
146 | + | ||
147 | +#define R_TIM_VAL 0 | ||
148 | +#define R_TIM_LOADVAL 1 | ||
149 | +#define R_TIM_BGLOADVAL 2 | ||
150 | +#define R_TIM_CTRL 3 | ||
151 | +#define R_TIM_RIS 4 | ||
152 | +#define R_TIM_MIS 5 | ||
153 | + | ||
154 | +#define TIMER_CTRL_ENBL (1 << 0) | ||
155 | +#define TIMER_CTRL_ONESHOT (1 << 1) | ||
156 | +#define TIMER_CTRL_INTR (1 << 2) | ||
157 | +#define TIMER_RIS_ACK (1 << 0) | ||
158 | +#define TIMER_RST_CLR (1 << 6) | ||
159 | +#define TIMER_MODE (1 << 0) | ||
160 | + | ||
161 | +static void timer_update_irq(struct Msf2Timer *st) | ||
162 | +{ | 113 | +{ |
163 | + bool isr, ier; | 114 | + PVPanicISAState *s = PVPANIC_ISA_DEVICE(obj); |
164 | + | 115 | + |
165 | + isr = !!(st->regs[R_TIM_RIS] & TIMER_RIS_ACK); | 116 | + pvpanic_setup_io(&s->pvpanic, DEVICE(s), 1); |
166 | + ier = !!(st->regs[R_TIM_CTRL] & TIMER_CTRL_INTR); | ||
167 | + qemu_set_irq(st->irq, (ier && isr)); | ||
168 | +} | 117 | +} |
169 | + | 118 | + |
170 | +static void timer_update(struct Msf2Timer *st) | 119 | +static void pvpanic_isa_realizefn(DeviceState *dev, Error **errp) |
171 | +{ | 120 | +{ |
172 | + uint64_t count; | 121 | + ISADevice *d = ISA_DEVICE(dev); |
173 | + | 122 | + PVPanicISAState *s = PVPANIC_ISA_DEVICE(dev); |
174 | + if (!(st->regs[R_TIM_CTRL] & TIMER_CTRL_ENBL)) { | 123 | + PVPanicState *ps = &s->pvpanic; |
175 | + ptimer_stop(st->ptimer); | 124 | + FWCfgState *fw_cfg = fw_cfg_find(); |
125 | + uint16_t *pvpanic_port; | ||
126 | + | ||
127 | + if (!fw_cfg) { | ||
176 | + return; | 128 | + return; |
177 | + } | 129 | + } |
178 | + | 130 | + |
179 | + count = st->regs[R_TIM_LOADVAL]; | 131 | + pvpanic_port = g_malloc(sizeof(*pvpanic_port)); |
180 | + ptimer_set_limit(st->ptimer, count, 1); | 132 | + *pvpanic_port = cpu_to_le16(s->ioport); |
181 | + ptimer_run(st->ptimer, 1); | 133 | + fw_cfg_add_file(fw_cfg, "etc/pvpanic-port", pvpanic_port, |
134 | + sizeof(*pvpanic_port)); | ||
135 | + | ||
136 | + isa_register_ioport(d, &ps->mr, s->ioport); | ||
182 | +} | 137 | +} |
183 | + | 138 | + |
184 | +static uint64_t | 139 | +static Property pvpanic_isa_properties[] = { |
185 | +timer_read(void *opaque, hwaddr offset, unsigned int size) | 140 | + DEFINE_PROP_UINT16(PVPANIC_IOPORT_PROP, PVPanicISAState, ioport, 0x505), |
186 | +{ | 141 | + DEFINE_PROP_UINT8("events", PVPanicISAState, pvpanic.events, PVPANIC_PANICKED | PVPANIC_CRASHLOADED), |
187 | + MSSTimerState *t = opaque; | ||
188 | + hwaddr addr; | ||
189 | + struct Msf2Timer *st; | ||
190 | + uint32_t ret = 0; | ||
191 | + int timer = 0; | ||
192 | + int isr; | ||
193 | + int ier; | ||
194 | + | ||
195 | + addr = offset >> 2; | ||
196 | + /* | ||
197 | + * Two independent timers has same base address. | ||
198 | + * Based on address passed figure out which timer is being used. | ||
199 | + */ | ||
200 | + if ((addr >= R_TIM1_MAX) && (addr < NUM_TIMERS * R_TIM1_MAX)) { | ||
201 | + timer = 1; | ||
202 | + addr -= R_TIM1_MAX; | ||
203 | + } | ||
204 | + | ||
205 | + st = &t->timers[timer]; | ||
206 | + | ||
207 | + switch (addr) { | ||
208 | + case R_TIM_VAL: | ||
209 | + ret = ptimer_get_count(st->ptimer); | ||
210 | + break; | ||
211 | + | ||
212 | + case R_TIM_MIS: | ||
213 | + isr = !!(st->regs[R_TIM_RIS] & TIMER_RIS_ACK); | ||
214 | + ier = !!(st->regs[R_TIM_CTRL] & TIMER_CTRL_INTR); | ||
215 | + ret = ier & isr; | ||
216 | + break; | ||
217 | + | ||
218 | + default: | ||
219 | + if (addr < R_TIM1_MAX) { | ||
220 | + ret = st->regs[addr]; | ||
221 | + } else { | ||
222 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
223 | + TYPE_MSS_TIMER": 64-bit mode not supported\n"); | ||
224 | + return ret; | ||
225 | + } | ||
226 | + break; | ||
227 | + } | ||
228 | + | ||
229 | + DB_PRINT("timer=%d 0x%" HWADDR_PRIx "=0x%" PRIx32, timer, offset, | ||
230 | + ret); | ||
231 | + return ret; | ||
232 | +} | ||
233 | + | ||
234 | +static void | ||
235 | +timer_write(void *opaque, hwaddr offset, | ||
236 | + uint64_t val64, unsigned int size) | ||
237 | +{ | ||
238 | + MSSTimerState *t = opaque; | ||
239 | + hwaddr addr; | ||
240 | + struct Msf2Timer *st; | ||
241 | + int timer = 0; | ||
242 | + uint32_t value = val64; | ||
243 | + | ||
244 | + addr = offset >> 2; | ||
245 | + /* | ||
246 | + * Two independent timers has same base address. | ||
247 | + * Based on addr passed figure out which timer is being used. | ||
248 | + */ | ||
249 | + if ((addr >= R_TIM1_MAX) && (addr < NUM_TIMERS * R_TIM1_MAX)) { | ||
250 | + timer = 1; | ||
251 | + addr -= R_TIM1_MAX; | ||
252 | + } | ||
253 | + | ||
254 | + st = &t->timers[timer]; | ||
255 | + | ||
256 | + DB_PRINT("addr=0x%" HWADDR_PRIx " val=0x%" PRIx32 " (timer=%d)", offset, | ||
257 | + value, timer); | ||
258 | + | ||
259 | + switch (addr) { | ||
260 | + case R_TIM_CTRL: | ||
261 | + st->regs[R_TIM_CTRL] = value; | ||
262 | + timer_update(st); | ||
263 | + break; | ||
264 | + | ||
265 | + case R_TIM_RIS: | ||
266 | + if (value & TIMER_RIS_ACK) { | ||
267 | + st->regs[R_TIM_RIS] &= ~TIMER_RIS_ACK; | ||
268 | + } | ||
269 | + break; | ||
270 | + | ||
271 | + case R_TIM_LOADVAL: | ||
272 | + st->regs[R_TIM_LOADVAL] = value; | ||
273 | + if (st->regs[R_TIM_CTRL] & TIMER_CTRL_ENBL) { | ||
274 | + timer_update(st); | ||
275 | + } | ||
276 | + break; | ||
277 | + | ||
278 | + case R_TIM_BGLOADVAL: | ||
279 | + st->regs[R_TIM_BGLOADVAL] = value; | ||
280 | + st->regs[R_TIM_LOADVAL] = value; | ||
281 | + break; | ||
282 | + | ||
283 | + case R_TIM_VAL: | ||
284 | + case R_TIM_MIS: | ||
285 | + break; | ||
286 | + | ||
287 | + default: | ||
288 | + if (addr < R_TIM1_MAX) { | ||
289 | + st->regs[addr] = value; | ||
290 | + } else { | ||
291 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
292 | + TYPE_MSS_TIMER": 64-bit mode not supported\n"); | ||
293 | + return; | ||
294 | + } | ||
295 | + break; | ||
296 | + } | ||
297 | + timer_update_irq(st); | ||
298 | +} | ||
299 | + | ||
300 | +static const MemoryRegionOps timer_ops = { | ||
301 | + .read = timer_read, | ||
302 | + .write = timer_write, | ||
303 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
304 | + .valid = { | ||
305 | + .min_access_size = 1, | ||
306 | + .max_access_size = 4 | ||
307 | + } | ||
308 | +}; | ||
309 | + | ||
310 | +static void timer_hit(void *opaque) | ||
311 | +{ | ||
312 | + struct Msf2Timer *st = opaque; | ||
313 | + | ||
314 | + st->regs[R_TIM_RIS] |= TIMER_RIS_ACK; | ||
315 | + | ||
316 | + if (!(st->regs[R_TIM_CTRL] & TIMER_CTRL_ONESHOT)) { | ||
317 | + timer_update(st); | ||
318 | + } | ||
319 | + timer_update_irq(st); | ||
320 | +} | ||
321 | + | ||
322 | +static void mss_timer_init(Object *obj) | ||
323 | +{ | ||
324 | + MSSTimerState *t = MSS_TIMER(obj); | ||
325 | + int i; | ||
326 | + | ||
327 | + /* Init all the ptimers. */ | ||
328 | + for (i = 0; i < NUM_TIMERS; i++) { | ||
329 | + struct Msf2Timer *st = &t->timers[i]; | ||
330 | + | ||
331 | + st->bh = qemu_bh_new(timer_hit, st); | ||
332 | + st->ptimer = ptimer_init(st->bh, PTIMER_POLICY_DEFAULT); | ||
333 | + ptimer_set_freq(st->ptimer, t->freq_hz); | ||
334 | + sysbus_init_irq(SYS_BUS_DEVICE(obj), &st->irq); | ||
335 | + } | ||
336 | + | ||
337 | + memory_region_init_io(&t->mmio, OBJECT(t), &timer_ops, t, TYPE_MSS_TIMER, | ||
338 | + NUM_TIMERS * R_TIM1_MAX * 4); | ||
339 | + sysbus_init_mmio(SYS_BUS_DEVICE(obj), &t->mmio); | ||
340 | +} | ||
341 | + | ||
342 | +static const VMStateDescription vmstate_timers = { | ||
343 | + .name = "mss-timer-block", | ||
344 | + .version_id = 1, | ||
345 | + .minimum_version_id = 1, | ||
346 | + .fields = (VMStateField[]) { | ||
347 | + VMSTATE_PTIMER(ptimer, struct Msf2Timer), | ||
348 | + VMSTATE_UINT32_ARRAY(regs, struct Msf2Timer, R_TIM1_MAX), | ||
349 | + VMSTATE_END_OF_LIST() | ||
350 | + } | ||
351 | +}; | ||
352 | + | ||
353 | +static const VMStateDescription vmstate_mss_timer = { | ||
354 | + .name = TYPE_MSS_TIMER, | ||
355 | + .version_id = 1, | ||
356 | + .minimum_version_id = 1, | ||
357 | + .fields = (VMStateField[]) { | ||
358 | + VMSTATE_UINT32(freq_hz, MSSTimerState), | ||
359 | + VMSTATE_STRUCT_ARRAY(timers, MSSTimerState, NUM_TIMERS, 0, | ||
360 | + vmstate_timers, struct Msf2Timer), | ||
361 | + VMSTATE_END_OF_LIST() | ||
362 | + } | ||
363 | +}; | ||
364 | + | ||
365 | +static Property mss_timer_properties[] = { | ||
366 | + /* Libero GUI shows 100Mhz as default for clocks */ | ||
367 | + DEFINE_PROP_UINT32("clock-frequency", MSSTimerState, freq_hz, | ||
368 | + 100 * 1000000), | ||
369 | + DEFINE_PROP_END_OF_LIST(), | 142 | + DEFINE_PROP_END_OF_LIST(), |
370 | +}; | 143 | +}; |
371 | + | 144 | + |
372 | +static void mss_timer_class_init(ObjectClass *klass, void *data) | 145 | +static void pvpanic_isa_class_init(ObjectClass *klass, void *data) |
373 | +{ | 146 | +{ |
374 | + DeviceClass *dc = DEVICE_CLASS(klass); | 147 | + DeviceClass *dc = DEVICE_CLASS(klass); |
375 | + | 148 | + |
376 | + dc->props = mss_timer_properties; | 149 | + dc->realize = pvpanic_isa_realizefn; |
377 | + dc->vmsd = &vmstate_mss_timer; | 150 | + device_class_set_props(dc, pvpanic_isa_properties); |
151 | + set_bit(DEVICE_CATEGORY_MISC, dc->categories); | ||
378 | +} | 152 | +} |
379 | + | 153 | + |
380 | +static const TypeInfo mss_timer_info = { | 154 | +static TypeInfo pvpanic_isa_info = { |
381 | + .name = TYPE_MSS_TIMER, | 155 | + .name = TYPE_PVPANIC_ISA_DEVICE, |
382 | + .parent = TYPE_SYS_BUS_DEVICE, | 156 | + .parent = TYPE_ISA_DEVICE, |
383 | + .instance_size = sizeof(MSSTimerState), | 157 | + .instance_size = sizeof(PVPanicISAState), |
384 | + .instance_init = mss_timer_init, | 158 | + .instance_init = pvpanic_isa_initfn, |
385 | + .class_init = mss_timer_class_init, | 159 | + .class_init = pvpanic_isa_class_init, |
386 | +}; | 160 | +}; |
387 | + | 161 | + |
388 | +static void mss_timer_register_types(void) | 162 | +static void pvpanic_register_types(void) |
389 | +{ | 163 | +{ |
390 | + type_register_static(&mss_timer_info); | 164 | + type_register_static(&pvpanic_isa_info); |
391 | +} | 165 | +} |
392 | + | 166 | + |
393 | +type_init(mss_timer_register_types) | 167 | +type_init(pvpanic_register_types) |
168 | diff --git a/hw/misc/pvpanic.c b/hw/misc/pvpanic.c | ||
169 | index XXXXXXX..XXXXXXX 100644 | ||
170 | --- a/hw/misc/pvpanic.c | ||
171 | +++ b/hw/misc/pvpanic.c | ||
172 | @@ -XXX,XX +XXX,XX @@ | ||
173 | #include "hw/misc/pvpanic.h" | ||
174 | #include "qom/object.h" | ||
175 | |||
176 | -/* The bit of supported pv event, TODO: include uapi header and remove this */ | ||
177 | -#define PVPANIC_F_PANICKED 0 | ||
178 | -#define PVPANIC_F_CRASHLOADED 1 | ||
179 | - | ||
180 | -/* The pv event value */ | ||
181 | -#define PVPANIC_PANICKED (1 << PVPANIC_F_PANICKED) | ||
182 | -#define PVPANIC_CRASHLOADED (1 << PVPANIC_F_CRASHLOADED) | ||
183 | - | ||
184 | -typedef struct PVPanicState PVPanicState; | ||
185 | -DECLARE_INSTANCE_CHECKER(PVPanicState, ISA_PVPANIC_DEVICE, | ||
186 | - TYPE_PVPANIC) | ||
187 | - | ||
188 | static void handle_event(int event) | ||
189 | { | ||
190 | static bool logged; | ||
191 | @@ -XXX,XX +XXX,XX @@ static void handle_event(int event) | ||
192 | } | ||
193 | } | ||
194 | |||
195 | -#include "hw/isa/isa.h" | ||
196 | - | ||
197 | -struct PVPanicState { | ||
198 | - ISADevice parent_obj; | ||
199 | - | ||
200 | - MemoryRegion io; | ||
201 | - uint16_t ioport; | ||
202 | - uint8_t events; | ||
203 | -}; | ||
204 | - | ||
205 | /* return supported events on read */ | ||
206 | -static uint64_t pvpanic_ioport_read(void *opaque, hwaddr addr, unsigned size) | ||
207 | +static uint64_t pvpanic_read(void *opaque, hwaddr addr, unsigned size) | ||
208 | { | ||
209 | PVPanicState *pvp = opaque; | ||
210 | return pvp->events; | ||
211 | } | ||
212 | |||
213 | -static void pvpanic_ioport_write(void *opaque, hwaddr addr, uint64_t val, | ||
214 | +static void pvpanic_write(void *opaque, hwaddr addr, uint64_t val, | ||
215 | unsigned size) | ||
216 | { | ||
217 | handle_event(val); | ||
218 | } | ||
219 | |||
220 | static const MemoryRegionOps pvpanic_ops = { | ||
221 | - .read = pvpanic_ioport_read, | ||
222 | - .write = pvpanic_ioport_write, | ||
223 | + .read = pvpanic_read, | ||
224 | + .write = pvpanic_write, | ||
225 | .impl = { | ||
226 | .min_access_size = 1, | ||
227 | .max_access_size = 1, | ||
228 | }, | ||
229 | }; | ||
230 | |||
231 | -static void pvpanic_isa_initfn(Object *obj) | ||
232 | +void pvpanic_setup_io(PVPanicState *s, DeviceState *dev, unsigned size) | ||
233 | { | ||
234 | - PVPanicState *s = ISA_PVPANIC_DEVICE(obj); | ||
235 | - | ||
236 | - memory_region_init_io(&s->io, OBJECT(s), &pvpanic_ops, s, "pvpanic", 1); | ||
237 | + memory_region_init_io(&s->mr, OBJECT(dev), &pvpanic_ops, s, "pvpanic", size); | ||
238 | } | ||
239 | - | ||
240 | -static void pvpanic_isa_realizefn(DeviceState *dev, Error **errp) | ||
241 | -{ | ||
242 | - ISADevice *d = ISA_DEVICE(dev); | ||
243 | - PVPanicState *s = ISA_PVPANIC_DEVICE(dev); | ||
244 | - FWCfgState *fw_cfg = fw_cfg_find(); | ||
245 | - uint16_t *pvpanic_port; | ||
246 | - | ||
247 | - if (!fw_cfg) { | ||
248 | - return; | ||
249 | - } | ||
250 | - | ||
251 | - pvpanic_port = g_malloc(sizeof(*pvpanic_port)); | ||
252 | - *pvpanic_port = cpu_to_le16(s->ioport); | ||
253 | - fw_cfg_add_file(fw_cfg, "etc/pvpanic-port", pvpanic_port, | ||
254 | - sizeof(*pvpanic_port)); | ||
255 | - | ||
256 | - isa_register_ioport(d, &s->io, s->ioport); | ||
257 | -} | ||
258 | - | ||
259 | -static Property pvpanic_isa_properties[] = { | ||
260 | - DEFINE_PROP_UINT16(PVPANIC_IOPORT_PROP, PVPanicState, ioport, 0x505), | ||
261 | - DEFINE_PROP_UINT8("events", PVPanicState, events, PVPANIC_PANICKED | PVPANIC_CRASHLOADED), | ||
262 | - DEFINE_PROP_END_OF_LIST(), | ||
263 | -}; | ||
264 | - | ||
265 | -static void pvpanic_isa_class_init(ObjectClass *klass, void *data) | ||
266 | -{ | ||
267 | - DeviceClass *dc = DEVICE_CLASS(klass); | ||
268 | - | ||
269 | - dc->realize = pvpanic_isa_realizefn; | ||
270 | - device_class_set_props(dc, pvpanic_isa_properties); | ||
271 | - set_bit(DEVICE_CATEGORY_MISC, dc->categories); | ||
272 | -} | ||
273 | - | ||
274 | -static TypeInfo pvpanic_isa_info = { | ||
275 | - .name = TYPE_PVPANIC, | ||
276 | - .parent = TYPE_ISA_DEVICE, | ||
277 | - .instance_size = sizeof(PVPanicState), | ||
278 | - .instance_init = pvpanic_isa_initfn, | ||
279 | - .class_init = pvpanic_isa_class_init, | ||
280 | -}; | ||
281 | - | ||
282 | -static void pvpanic_register_types(void) | ||
283 | -{ | ||
284 | - type_register_static(&pvpanic_isa_info); | ||
285 | -} | ||
286 | - | ||
287 | -type_init(pvpanic_register_types) | ||
288 | diff --git a/hw/i386/Kconfig b/hw/i386/Kconfig | ||
289 | index XXXXXXX..XXXXXXX 100644 | ||
290 | --- a/hw/i386/Kconfig | ||
291 | +++ b/hw/i386/Kconfig | ||
292 | @@ -XXX,XX +XXX,XX @@ config PC | ||
293 | imply ISA_DEBUG | ||
294 | imply PARALLEL | ||
295 | imply PCI_DEVICES | ||
296 | - imply PVPANIC | ||
297 | + imply PVPANIC_ISA | ||
298 | imply QXL | ||
299 | imply SEV | ||
300 | imply SGA | ||
301 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
302 | index XXXXXXX..XXXXXXX 100644 | ||
303 | --- a/hw/misc/Kconfig | ||
304 | +++ b/hw/misc/Kconfig | ||
305 | @@ -XXX,XX +XXX,XX @@ config IOTKIT_SYSCTL | ||
306 | config IOTKIT_SYSINFO | ||
307 | bool | ||
308 | |||
309 | -config PVPANIC | ||
310 | +config PVPANIC_COMMON | ||
311 | + bool | ||
312 | + | ||
313 | +config PVPANIC_ISA | ||
314 | bool | ||
315 | depends on ISA_BUS | ||
316 | + select PVPANIC_COMMON | ||
317 | |||
318 | config AUX | ||
319 | bool | ||
320 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
321 | index XXXXXXX..XXXXXXX 100644 | ||
322 | --- a/hw/misc/meson.build | ||
323 | +++ b/hw/misc/meson.build | ||
324 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_EMC141X', if_true: files('emc141x.c')) | ||
325 | softmmu_ss.add(when: 'CONFIG_UNIMP', if_true: files('unimp.c')) | ||
326 | softmmu_ss.add(when: 'CONFIG_EMPTY_SLOT', if_true: files('empty_slot.c')) | ||
327 | softmmu_ss.add(when: 'CONFIG_LED', if_true: files('led.c')) | ||
328 | +softmmu_ss.add(when: 'CONFIG_PVPANIC_COMMON', if_true: files('pvpanic.c')) | ||
329 | |||
330 | # ARM devices | ||
331 | softmmu_ss.add(when: 'CONFIG_PL310', if_true: files('arm_l2x0.c')) | ||
332 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_IOTKIT_SYSINFO', if_true: files('iotkit-sysinfo.c') | ||
333 | softmmu_ss.add(when: 'CONFIG_ARMSSE_CPUID', if_true: files('armsse-cpuid.c')) | ||
334 | softmmu_ss.add(when: 'CONFIG_ARMSSE_MHU', if_true: files('armsse-mhu.c')) | ||
335 | |||
336 | -softmmu_ss.add(when: 'CONFIG_PVPANIC', if_true: files('pvpanic.c')) | ||
337 | +softmmu_ss.add(when: 'CONFIG_PVPANIC_ISA', if_true: files('pvpanic-isa.c')) | ||
338 | softmmu_ss.add(when: 'CONFIG_AUX', if_true: files('auxbus.c')) | ||
339 | softmmu_ss.add(when: 'CONFIG_ASPEED_SOC', if_true: files('aspeed_scu.c', 'aspeed_sdmc.c', 'aspeed_xdma.c')) | ||
340 | softmmu_ss.add(when: 'CONFIG_MSF2', if_true: files('msf2-sysreg.c')) | ||
341 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
342 | index XXXXXXX..XXXXXXX 100644 | ||
343 | --- a/tests/qtest/meson.build | ||
344 | +++ b/tests/qtest/meson.build | ||
345 | @@ -XXX,XX +XXX,XX @@ qtests_i386 = \ | ||
346 | (config_host.has_key('CONFIG_LINUX') and \ | ||
347 | config_all_devices.has_key('CONFIG_ISA_IPMI_BT') ? ['ipmi-bt-test'] : []) + \ | ||
348 | (config_all_devices.has_key('CONFIG_WDT_IB700') ? ['wdt_ib700-test'] : []) + \ | ||
349 | - (config_all_devices.has_key('CONFIG_PVPANIC') ? ['pvpanic-test'] : []) + \ | ||
350 | + (config_all_devices.has_key('CONFIG_PVPANIC_ISA') ? ['pvpanic-test'] : []) + \ | ||
351 | (config_all_devices.has_key('CONFIG_HDA') ? ['intel-hda-test'] : []) + \ | ||
352 | (config_all_devices.has_key('CONFIG_I82801B11') ? ['i82801b11-test'] : []) + \ | ||
353 | (config_all_devices.has_key('CONFIG_IOH3420') ? ['ioh3420-test'] : []) + \ | ||
394 | -- | 354 | -- |
395 | 2.7.4 | 355 | 2.20.1 |
396 | 356 | ||
397 | 357 | diff view generated by jsdifflib |
1 | From: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 1 | From: Mihai Carabas <mihai.carabas@oracle.com> |
---|---|---|---|
2 | 2 | ||
3 | Modelled Microsemi's Smartfusion2 SPI controller. | 3 | Add PCI interface support for PVPANIC device. Create a new file pvpanic-pci.c |
4 | where the PCI specific routines reside and update the build system with the new | ||
5 | files and config structure. | ||
4 | 6 | ||
5 | Signed-off-by: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 7 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> |
6 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 8 | Reviewed-by: Gerd Hoffmann <kraxel@redhat.com> |
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Message-id: 20170920201737.25723-4-f4bug@amsat.org | 10 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 12 | --- |
11 | hw/ssi/Makefile.objs | 1 + | 13 | docs/specs/pci-ids.txt | 1 + |
12 | include/hw/ssi/mss-spi.h | 58 +++++++ | 14 | include/hw/misc/pvpanic.h | 1 + |
13 | hw/ssi/mss-spi.c | 404 +++++++++++++++++++++++++++++++++++++++++++++++ | 15 | include/hw/pci/pci.h | 1 + |
14 | 3 files changed, 463 insertions(+) | 16 | hw/misc/pvpanic-pci.c | 94 +++++++++++++++++++++++++++++++++++++++ |
15 | create mode 100644 include/hw/ssi/mss-spi.h | 17 | hw/misc/Kconfig | 6 +++ |
16 | create mode 100644 hw/ssi/mss-spi.c | 18 | hw/misc/meson.build | 1 + |
19 | 6 files changed, 104 insertions(+) | ||
20 | create mode 100644 hw/misc/pvpanic-pci.c | ||
17 | 21 | ||
18 | diff --git a/hw/ssi/Makefile.objs b/hw/ssi/Makefile.objs | 22 | diff --git a/docs/specs/pci-ids.txt b/docs/specs/pci-ids.txt |
19 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/ssi/Makefile.objs | 24 | --- a/docs/specs/pci-ids.txt |
21 | +++ b/hw/ssi/Makefile.objs | 25 | +++ b/docs/specs/pci-ids.txt |
22 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_XILINX_SPI) += xilinx_spi.o | 26 | @@ -XXX,XX +XXX,XX @@ PCI devices (other than virtio): |
23 | common-obj-$(CONFIG_XILINX_SPIPS) += xilinx_spips.o | 27 | 1b36:000d PCI xhci usb host adapter |
24 | common-obj-$(CONFIG_ASPEED_SOC) += aspeed_smc.o | 28 | 1b36:000f mdpy (mdev sample device), linux/samples/vfio-mdev/mdpy.c |
25 | common-obj-$(CONFIG_STM32F2XX_SPI) += stm32f2xx_spi.o | 29 | 1b36:0010 PCIe NVMe device (-device nvme) |
26 | +common-obj-$(CONFIG_MSF2) += mss-spi.o | 30 | +1b36:0011 PCI PVPanic device (-device pvpanic-pci) |
27 | 31 | ||
28 | obj-$(CONFIG_OMAP) += omap_spi.o | 32 | All these devices are documented in docs/specs. |
29 | obj-$(CONFIG_IMX) += imx_spi.o | 33 | |
30 | diff --git a/include/hw/ssi/mss-spi.h b/include/hw/ssi/mss-spi.h | 34 | diff --git a/include/hw/misc/pvpanic.h b/include/hw/misc/pvpanic.h |
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/include/hw/misc/pvpanic.h | ||
37 | +++ b/include/hw/misc/pvpanic.h | ||
38 | @@ -XXX,XX +XXX,XX @@ | ||
39 | #include "qom/object.h" | ||
40 | |||
41 | #define TYPE_PVPANIC_ISA_DEVICE "pvpanic" | ||
42 | +#define TYPE_PVPANIC_PCI_DEVICE "pvpanic-pci" | ||
43 | |||
44 | #define PVPANIC_IOPORT_PROP "ioport" | ||
45 | |||
46 | diff --git a/include/hw/pci/pci.h b/include/hw/pci/pci.h | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/include/hw/pci/pci.h | ||
49 | +++ b/include/hw/pci/pci.h | ||
50 | @@ -XXX,XX +XXX,XX @@ extern bool pci_available; | ||
51 | #define PCI_DEVICE_ID_REDHAT_PCIE_BRIDGE 0x000e | ||
52 | #define PCI_DEVICE_ID_REDHAT_MDPY 0x000f | ||
53 | #define PCI_DEVICE_ID_REDHAT_NVME 0x0010 | ||
54 | +#define PCI_DEVICE_ID_REDHAT_PVPANIC 0x0011 | ||
55 | #define PCI_DEVICE_ID_REDHAT_QXL 0x0100 | ||
56 | |||
57 | #define FMT_PCIBUS PRIx64 | ||
58 | diff --git a/hw/misc/pvpanic-pci.c b/hw/misc/pvpanic-pci.c | ||
31 | new file mode 100644 | 59 | new file mode 100644 |
32 | index XXXXXXX..XXXXXXX | 60 | index XXXXXXX..XXXXXXX |
33 | --- /dev/null | 61 | --- /dev/null |
34 | +++ b/include/hw/ssi/mss-spi.h | 62 | +++ b/hw/misc/pvpanic-pci.c |
35 | @@ -XXX,XX +XXX,XX @@ | 63 | @@ -XXX,XX +XXX,XX @@ |
36 | +/* | 64 | +/* |
37 | + * Microsemi SmartFusion2 SPI | 65 | + * QEMU simulated PCI pvpanic device. |
38 | + * | 66 | + * |
39 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | 67 | + * Copyright (C) 2020 Oracle |
40 | + * | 68 | + * |
41 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 69 | + * Authors: |
42 | + * of this software and associated documentation files (the "Software"), to deal | 70 | + * Mihai Carabas <mihai.carabas@oracle.com> |
43 | + * in the Software without restriction, including without limitation the rights | ||
44 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
45 | + * copies of the Software, and to permit persons to whom the Software is | ||
46 | + * furnished to do so, subject to the following conditions: | ||
47 | + * | 71 | + * |
48 | + * The above copyright notice and this permission notice shall be included in | 72 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. |
49 | + * all copies or substantial portions of the Software. | 73 | + * See the COPYING file in the top-level directory. |
50 | + * | 74 | + * |
51 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
52 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
53 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
54 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
55 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
56 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
57 | + * THE SOFTWARE. | ||
58 | + */ | ||
59 | + | ||
60 | +#ifndef HW_MSS_SPI_H | ||
61 | +#define HW_MSS_SPI_H | ||
62 | + | ||
63 | +#include "hw/sysbus.h" | ||
64 | +#include "hw/ssi/ssi.h" | ||
65 | +#include "qemu/fifo32.h" | ||
66 | + | ||
67 | +#define TYPE_MSS_SPI "mss-spi" | ||
68 | +#define MSS_SPI(obj) OBJECT_CHECK(MSSSpiState, (obj), TYPE_MSS_SPI) | ||
69 | + | ||
70 | +#define R_SPI_MAX 16 | ||
71 | + | ||
72 | +typedef struct MSSSpiState { | ||
73 | + SysBusDevice parent_obj; | ||
74 | + | ||
75 | + MemoryRegion mmio; | ||
76 | + | ||
77 | + qemu_irq irq; | ||
78 | + | ||
79 | + qemu_irq cs_line; | ||
80 | + | ||
81 | + SSIBus *spi; | ||
82 | + | ||
83 | + Fifo32 rx_fifo; | ||
84 | + Fifo32 tx_fifo; | ||
85 | + | ||
86 | + int fifo_depth; | ||
87 | + uint32_t frame_count; | ||
88 | + bool enabled; | ||
89 | + | ||
90 | + uint32_t regs[R_SPI_MAX]; | ||
91 | +} MSSSpiState; | ||
92 | + | ||
93 | +#endif /* HW_MSS_SPI_H */ | ||
94 | diff --git a/hw/ssi/mss-spi.c b/hw/ssi/mss-spi.c | ||
95 | new file mode 100644 | ||
96 | index XXXXXXX..XXXXXXX | ||
97 | --- /dev/null | ||
98 | +++ b/hw/ssi/mss-spi.c | ||
99 | @@ -XXX,XX +XXX,XX @@ | ||
100 | +/* | ||
101 | + * Block model of SPI controller present in | ||
102 | + * Microsemi's SmartFusion2 and SmartFusion SoCs. | ||
103 | + * | ||
104 | + * Copyright (C) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | ||
105 | + * | ||
106 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
107 | + * of this software and associated documentation files (the "Software"), to deal | ||
108 | + * in the Software without restriction, including without limitation the rights | ||
109 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
110 | + * copies of the Software, and to permit persons to whom the Software is | ||
111 | + * furnished to do so, subject to the following conditions: | ||
112 | + * | ||
113 | + * The above copyright notice and this permission notice shall be included in | ||
114 | + * all copies or substantial portions of the Software. | ||
115 | + * | ||
116 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
117 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
118 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
119 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
120 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
121 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
122 | + * THE SOFTWARE. | ||
123 | + */ | 75 | + */ |
124 | + | 76 | + |
125 | +#include "qemu/osdep.h" | 77 | +#include "qemu/osdep.h" |
126 | +#include "hw/ssi/mss-spi.h" | ||
127 | +#include "qemu/log.h" | 78 | +#include "qemu/log.h" |
79 | +#include "qemu/module.h" | ||
80 | +#include "sysemu/runstate.h" | ||
128 | + | 81 | + |
129 | +#ifndef MSS_SPI_ERR_DEBUG | 82 | +#include "hw/nvram/fw_cfg.h" |
130 | +#define MSS_SPI_ERR_DEBUG 0 | 83 | +#include "hw/qdev-properties.h" |
131 | +#endif | 84 | +#include "migration/vmstate.h" |
85 | +#include "hw/misc/pvpanic.h" | ||
86 | +#include "qom/object.h" | ||
87 | +#include "hw/pci/pci.h" | ||
132 | + | 88 | + |
133 | +#define DB_PRINT_L(lvl, fmt, args...) do { \ | 89 | +OBJECT_DECLARE_SIMPLE_TYPE(PVPanicPCIState, PVPANIC_PCI_DEVICE) |
134 | + if (MSS_SPI_ERR_DEBUG >= lvl) { \ | ||
135 | + qemu_log("%s: " fmt "\n", __func__, ## args); \ | ||
136 | + } \ | ||
137 | +} while (0); | ||
138 | + | 90 | + |
139 | +#define DB_PRINT(fmt, args...) DB_PRINT_L(1, fmt, ## args) | 91 | +/* |
92 | + * PVPanicPCIState for PCI device | ||
93 | + */ | ||
94 | +typedef struct PVPanicPCIState { | ||
95 | + PCIDevice dev; | ||
96 | + PVPanicState pvpanic; | ||
97 | +} PVPanicPCIState; | ||
140 | + | 98 | + |
141 | +#define FIFO_CAPACITY 32 | 99 | +static const VMStateDescription vmstate_pvpanic_pci = { |
142 | + | 100 | + .name = "pvpanic-pci", |
143 | +#define R_SPI_CONTROL 0 | ||
144 | +#define R_SPI_DFSIZE 1 | ||
145 | +#define R_SPI_STATUS 2 | ||
146 | +#define R_SPI_INTCLR 3 | ||
147 | +#define R_SPI_RX 4 | ||
148 | +#define R_SPI_TX 5 | ||
149 | +#define R_SPI_CLKGEN 6 | ||
150 | +#define R_SPI_SS 7 | ||
151 | +#define R_SPI_MIS 8 | ||
152 | +#define R_SPI_RIS 9 | ||
153 | + | ||
154 | +#define S_TXDONE (1 << 0) | ||
155 | +#define S_RXRDY (1 << 1) | ||
156 | +#define S_RXCHOVRF (1 << 2) | ||
157 | +#define S_RXFIFOFUL (1 << 4) | ||
158 | +#define S_RXFIFOFULNXT (1 << 5) | ||
159 | +#define S_RXFIFOEMP (1 << 6) | ||
160 | +#define S_RXFIFOEMPNXT (1 << 7) | ||
161 | +#define S_TXFIFOFUL (1 << 8) | ||
162 | +#define S_TXFIFOFULNXT (1 << 9) | ||
163 | +#define S_TXFIFOEMP (1 << 10) | ||
164 | +#define S_TXFIFOEMPNXT (1 << 11) | ||
165 | +#define S_FRAMESTART (1 << 12) | ||
166 | +#define S_SSEL (1 << 13) | ||
167 | +#define S_ACTIVE (1 << 14) | ||
168 | + | ||
169 | +#define C_ENABLE (1 << 0) | ||
170 | +#define C_MODE (1 << 1) | ||
171 | +#define C_INTRXDATA (1 << 4) | ||
172 | +#define C_INTTXDATA (1 << 5) | ||
173 | +#define C_INTRXOVRFLO (1 << 6) | ||
174 | +#define C_SPS (1 << 26) | ||
175 | +#define C_BIGFIFO (1 << 29) | ||
176 | +#define C_RESET (1 << 31) | ||
177 | + | ||
178 | +#define FRAMESZ_MASK 0x1F | ||
179 | +#define FMCOUNT_MASK 0x00FFFF00 | ||
180 | +#define FMCOUNT_SHIFT 8 | ||
181 | + | ||
182 | +static void txfifo_reset(MSSSpiState *s) | ||
183 | +{ | ||
184 | + fifo32_reset(&s->tx_fifo); | ||
185 | + | ||
186 | + s->regs[R_SPI_STATUS] &= ~S_TXFIFOFUL; | ||
187 | + s->regs[R_SPI_STATUS] |= S_TXFIFOEMP; | ||
188 | +} | ||
189 | + | ||
190 | +static void rxfifo_reset(MSSSpiState *s) | ||
191 | +{ | ||
192 | + fifo32_reset(&s->rx_fifo); | ||
193 | + | ||
194 | + s->regs[R_SPI_STATUS] &= ~S_RXFIFOFUL; | ||
195 | + s->regs[R_SPI_STATUS] |= S_RXFIFOEMP; | ||
196 | +} | ||
197 | + | ||
198 | +static void set_fifodepth(MSSSpiState *s) | ||
199 | +{ | ||
200 | + unsigned int size = s->regs[R_SPI_DFSIZE] & FRAMESZ_MASK; | ||
201 | + | ||
202 | + if (size <= 8) { | ||
203 | + s->fifo_depth = 32; | ||
204 | + } else if (size <= 16) { | ||
205 | + s->fifo_depth = 16; | ||
206 | + } else if (size <= 32) { | ||
207 | + s->fifo_depth = 8; | ||
208 | + } else { | ||
209 | + s->fifo_depth = 4; | ||
210 | + } | ||
211 | +} | ||
212 | + | ||
213 | +static void update_mis(MSSSpiState *s) | ||
214 | +{ | ||
215 | + uint32_t reg = s->regs[R_SPI_CONTROL]; | ||
216 | + uint32_t tmp; | ||
217 | + | ||
218 | + /* | ||
219 | + * form the Control register interrupt enable bits | ||
220 | + * same as RIS, MIS and Interrupt clear registers for simplicity | ||
221 | + */ | ||
222 | + tmp = ((reg & C_INTRXOVRFLO) >> 4) | ((reg & C_INTRXDATA) >> 3) | | ||
223 | + ((reg & C_INTTXDATA) >> 5); | ||
224 | + s->regs[R_SPI_MIS] |= tmp & s->regs[R_SPI_RIS]; | ||
225 | +} | ||
226 | + | ||
227 | +static void spi_update_irq(MSSSpiState *s) | ||
228 | +{ | ||
229 | + int irq; | ||
230 | + | ||
231 | + update_mis(s); | ||
232 | + irq = !!(s->regs[R_SPI_MIS]); | ||
233 | + | ||
234 | + qemu_set_irq(s->irq, irq); | ||
235 | +} | ||
236 | + | ||
237 | +static void mss_spi_reset(DeviceState *d) | ||
238 | +{ | ||
239 | + MSSSpiState *s = MSS_SPI(d); | ||
240 | + | ||
241 | + memset(s->regs, 0, sizeof s->regs); | ||
242 | + s->regs[R_SPI_CONTROL] = 0x80000102; | ||
243 | + s->regs[R_SPI_DFSIZE] = 0x4; | ||
244 | + s->regs[R_SPI_STATUS] = S_SSEL | S_TXFIFOEMP | S_RXFIFOEMP; | ||
245 | + s->regs[R_SPI_CLKGEN] = 0x7; | ||
246 | + s->regs[R_SPI_RIS] = 0x0; | ||
247 | + | ||
248 | + s->fifo_depth = 4; | ||
249 | + s->frame_count = 1; | ||
250 | + s->enabled = false; | ||
251 | + | ||
252 | + rxfifo_reset(s); | ||
253 | + txfifo_reset(s); | ||
254 | +} | ||
255 | + | ||
256 | +static uint64_t | ||
257 | +spi_read(void *opaque, hwaddr addr, unsigned int size) | ||
258 | +{ | ||
259 | + MSSSpiState *s = opaque; | ||
260 | + uint32_t ret = 0; | ||
261 | + | ||
262 | + addr >>= 2; | ||
263 | + switch (addr) { | ||
264 | + case R_SPI_RX: | ||
265 | + s->regs[R_SPI_STATUS] &= ~S_RXFIFOFUL; | ||
266 | + s->regs[R_SPI_STATUS] &= ~S_RXCHOVRF; | ||
267 | + ret = fifo32_pop(&s->rx_fifo); | ||
268 | + if (fifo32_is_empty(&s->rx_fifo)) { | ||
269 | + s->regs[R_SPI_STATUS] |= S_RXFIFOEMP; | ||
270 | + } | ||
271 | + break; | ||
272 | + | ||
273 | + case R_SPI_MIS: | ||
274 | + update_mis(s); | ||
275 | + ret = s->regs[R_SPI_MIS]; | ||
276 | + break; | ||
277 | + | ||
278 | + default: | ||
279 | + if (addr < ARRAY_SIZE(s->regs)) { | ||
280 | + ret = s->regs[addr]; | ||
281 | + } else { | ||
282 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
283 | + "%s: Bad offset 0x%" HWADDR_PRIx "\n", __func__, | ||
284 | + addr * 4); | ||
285 | + return ret; | ||
286 | + } | ||
287 | + break; | ||
288 | + } | ||
289 | + | ||
290 | + DB_PRINT("addr=0x%" HWADDR_PRIx " = 0x%" PRIx32, addr * 4, ret); | ||
291 | + spi_update_irq(s); | ||
292 | + return ret; | ||
293 | +} | ||
294 | + | ||
295 | +static void assert_cs(MSSSpiState *s) | ||
296 | +{ | ||
297 | + qemu_set_irq(s->cs_line, 0); | ||
298 | +} | ||
299 | + | ||
300 | +static void deassert_cs(MSSSpiState *s) | ||
301 | +{ | ||
302 | + qemu_set_irq(s->cs_line, 1); | ||
303 | +} | ||
304 | + | ||
305 | +static void spi_flush_txfifo(MSSSpiState *s) | ||
306 | +{ | ||
307 | + uint32_t tx; | ||
308 | + uint32_t rx; | ||
309 | + bool sps = !!(s->regs[R_SPI_CONTROL] & C_SPS); | ||
310 | + | ||
311 | + /* | ||
312 | + * Chip Select(CS) is automatically controlled by this controller. | ||
313 | + * If SPS bit is set in Control register then CS is asserted | ||
314 | + * until all the frames set in frame count of Control register are | ||
315 | + * transferred. If SPS is not set then CS pulses between frames. | ||
316 | + * Note that Slave Select register specifies which of the CS line | ||
317 | + * has to be controlled automatically by controller. Bits SS[7:1] are for | ||
318 | + * masters in FPGA fabric since we model only Microcontroller subsystem | ||
319 | + * of Smartfusion2 we control only one CS(SS[0]) line. | ||
320 | + */ | ||
321 | + while (!fifo32_is_empty(&s->tx_fifo) && s->frame_count) { | ||
322 | + assert_cs(s); | ||
323 | + | ||
324 | + s->regs[R_SPI_STATUS] &= ~(S_TXDONE | S_RXRDY); | ||
325 | + | ||
326 | + tx = fifo32_pop(&s->tx_fifo); | ||
327 | + DB_PRINT("data tx:0x%" PRIx32, tx); | ||
328 | + rx = ssi_transfer(s->spi, tx); | ||
329 | + DB_PRINT("data rx:0x%" PRIx32, rx); | ||
330 | + | ||
331 | + if (fifo32_num_used(&s->rx_fifo) == s->fifo_depth) { | ||
332 | + s->regs[R_SPI_STATUS] |= S_RXCHOVRF; | ||
333 | + s->regs[R_SPI_RIS] |= S_RXCHOVRF; | ||
334 | + } else { | ||
335 | + fifo32_push(&s->rx_fifo, rx); | ||
336 | + s->regs[R_SPI_STATUS] &= ~S_RXFIFOEMP; | ||
337 | + if (fifo32_num_used(&s->rx_fifo) == (s->fifo_depth - 1)) { | ||
338 | + s->regs[R_SPI_STATUS] |= S_RXFIFOFULNXT; | ||
339 | + } else if (fifo32_num_used(&s->rx_fifo) == s->fifo_depth) { | ||
340 | + s->regs[R_SPI_STATUS] |= S_RXFIFOFUL; | ||
341 | + } | ||
342 | + } | ||
343 | + s->frame_count--; | ||
344 | + if (!sps) { | ||
345 | + deassert_cs(s); | ||
346 | + } | ||
347 | + } | ||
348 | + | ||
349 | + if (!s->frame_count) { | ||
350 | + s->frame_count = (s->regs[R_SPI_CONTROL] & FMCOUNT_MASK) >> | ||
351 | + FMCOUNT_SHIFT; | ||
352 | + deassert_cs(s); | ||
353 | + s->regs[R_SPI_RIS] |= S_TXDONE | S_RXRDY; | ||
354 | + s->regs[R_SPI_STATUS] |= S_TXDONE | S_RXRDY; | ||
355 | + } | ||
356 | +} | ||
357 | + | ||
358 | +static void spi_write(void *opaque, hwaddr addr, | ||
359 | + uint64_t val64, unsigned int size) | ||
360 | +{ | ||
361 | + MSSSpiState *s = opaque; | ||
362 | + uint32_t value = val64; | ||
363 | + | ||
364 | + DB_PRINT("addr=0x%" HWADDR_PRIx " =0x%" PRIx32, addr, value); | ||
365 | + addr >>= 2; | ||
366 | + | ||
367 | + switch (addr) { | ||
368 | + case R_SPI_TX: | ||
369 | + /* adding to already full FIFO */ | ||
370 | + if (fifo32_num_used(&s->tx_fifo) == s->fifo_depth) { | ||
371 | + break; | ||
372 | + } | ||
373 | + s->regs[R_SPI_STATUS] &= ~S_TXFIFOEMP; | ||
374 | + fifo32_push(&s->tx_fifo, value); | ||
375 | + if (fifo32_num_used(&s->tx_fifo) == (s->fifo_depth - 1)) { | ||
376 | + s->regs[R_SPI_STATUS] |= S_TXFIFOFULNXT; | ||
377 | + } else if (fifo32_num_used(&s->tx_fifo) == s->fifo_depth) { | ||
378 | + s->regs[R_SPI_STATUS] |= S_TXFIFOFUL; | ||
379 | + } | ||
380 | + if (s->enabled) { | ||
381 | + spi_flush_txfifo(s); | ||
382 | + } | ||
383 | + break; | ||
384 | + | ||
385 | + case R_SPI_CONTROL: | ||
386 | + s->regs[R_SPI_CONTROL] = value; | ||
387 | + if (value & C_BIGFIFO) { | ||
388 | + set_fifodepth(s); | ||
389 | + } else { | ||
390 | + s->fifo_depth = 4; | ||
391 | + } | ||
392 | + s->enabled = value & C_ENABLE; | ||
393 | + s->frame_count = (value & FMCOUNT_MASK) >> FMCOUNT_SHIFT; | ||
394 | + if (value & C_RESET) { | ||
395 | + mss_spi_reset(DEVICE(s)); | ||
396 | + } | ||
397 | + break; | ||
398 | + | ||
399 | + case R_SPI_DFSIZE: | ||
400 | + if (s->enabled) { | ||
401 | + break; | ||
402 | + } | ||
403 | + s->regs[R_SPI_DFSIZE] = value; | ||
404 | + break; | ||
405 | + | ||
406 | + case R_SPI_INTCLR: | ||
407 | + s->regs[R_SPI_INTCLR] = value; | ||
408 | + if (value & S_TXDONE) { | ||
409 | + s->regs[R_SPI_RIS] &= ~S_TXDONE; | ||
410 | + } | ||
411 | + if (value & S_RXRDY) { | ||
412 | + s->regs[R_SPI_RIS] &= ~S_RXRDY; | ||
413 | + } | ||
414 | + if (value & S_RXCHOVRF) { | ||
415 | + s->regs[R_SPI_RIS] &= ~S_RXCHOVRF; | ||
416 | + } | ||
417 | + break; | ||
418 | + | ||
419 | + case R_SPI_MIS: | ||
420 | + case R_SPI_STATUS: | ||
421 | + case R_SPI_RIS: | ||
422 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
423 | + "%s: Write to read only register 0x%" HWADDR_PRIx "\n", | ||
424 | + __func__, addr * 4); | ||
425 | + break; | ||
426 | + | ||
427 | + default: | ||
428 | + if (addr < ARRAY_SIZE(s->regs)) { | ||
429 | + s->regs[addr] = value; | ||
430 | + } else { | ||
431 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
432 | + "%s: Bad offset 0x%" HWADDR_PRIx "\n", __func__, | ||
433 | + addr * 4); | ||
434 | + } | ||
435 | + break; | ||
436 | + } | ||
437 | + | ||
438 | + spi_update_irq(s); | ||
439 | +} | ||
440 | + | ||
441 | +static const MemoryRegionOps spi_ops = { | ||
442 | + .read = spi_read, | ||
443 | + .write = spi_write, | ||
444 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
445 | + .valid = { | ||
446 | + .min_access_size = 1, | ||
447 | + .max_access_size = 4 | ||
448 | + } | ||
449 | +}; | ||
450 | + | ||
451 | +static void mss_spi_realize(DeviceState *dev, Error **errp) | ||
452 | +{ | ||
453 | + MSSSpiState *s = MSS_SPI(dev); | ||
454 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
455 | + | ||
456 | + s->spi = ssi_create_bus(dev, "spi"); | ||
457 | + | ||
458 | + sysbus_init_irq(sbd, &s->irq); | ||
459 | + ssi_auto_connect_slaves(dev, &s->cs_line, s->spi); | ||
460 | + sysbus_init_irq(sbd, &s->cs_line); | ||
461 | + | ||
462 | + memory_region_init_io(&s->mmio, OBJECT(s), &spi_ops, s, | ||
463 | + TYPE_MSS_SPI, R_SPI_MAX * 4); | ||
464 | + sysbus_init_mmio(sbd, &s->mmio); | ||
465 | + | ||
466 | + fifo32_create(&s->tx_fifo, FIFO_CAPACITY); | ||
467 | + fifo32_create(&s->rx_fifo, FIFO_CAPACITY); | ||
468 | +} | ||
469 | + | ||
470 | +static const VMStateDescription vmstate_mss_spi = { | ||
471 | + .name = TYPE_MSS_SPI, | ||
472 | + .version_id = 1, | 101 | + .version_id = 1, |
473 | + .minimum_version_id = 1, | 102 | + .minimum_version_id = 1, |
474 | + .fields = (VMStateField[]) { | 103 | + .fields = (VMStateField[]) { |
475 | + VMSTATE_FIFO32(tx_fifo, MSSSpiState), | 104 | + VMSTATE_PCI_DEVICE(dev, PVPanicPCIState), |
476 | + VMSTATE_FIFO32(rx_fifo, MSSSpiState), | ||
477 | + VMSTATE_UINT32_ARRAY(regs, MSSSpiState, R_SPI_MAX), | ||
478 | + VMSTATE_END_OF_LIST() | 105 | + VMSTATE_END_OF_LIST() |
479 | + } | 106 | + } |
480 | +}; | 107 | +}; |
481 | + | 108 | + |
482 | +static void mss_spi_class_init(ObjectClass *klass, void *data) | 109 | +static void pvpanic_pci_realizefn(PCIDevice *dev, Error **errp) |
110 | +{ | ||
111 | + PVPanicPCIState *s = PVPANIC_PCI_DEVICE(dev); | ||
112 | + PVPanicState *ps = &s->pvpanic; | ||
113 | + | ||
114 | + pvpanic_setup_io(&s->pvpanic, DEVICE(s), 2); | ||
115 | + | ||
116 | + pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &ps->mr); | ||
117 | +} | ||
118 | + | ||
119 | +static Property pvpanic_pci_properties[] = { | ||
120 | + DEFINE_PROP_UINT8("events", PVPanicPCIState, pvpanic.events, PVPANIC_PANICKED | PVPANIC_CRASHLOADED), | ||
121 | + DEFINE_PROP_END_OF_LIST(), | ||
122 | +}; | ||
123 | + | ||
124 | +static void pvpanic_pci_class_init(ObjectClass *klass, void *data) | ||
483 | +{ | 125 | +{ |
484 | + DeviceClass *dc = DEVICE_CLASS(klass); | 126 | + DeviceClass *dc = DEVICE_CLASS(klass); |
127 | + PCIDeviceClass *pc = PCI_DEVICE_CLASS(klass); | ||
485 | + | 128 | + |
486 | + dc->realize = mss_spi_realize; | 129 | + device_class_set_props(dc, pvpanic_pci_properties); |
487 | + dc->reset = mss_spi_reset; | 130 | + |
488 | + dc->vmsd = &vmstate_mss_spi; | 131 | + pc->realize = pvpanic_pci_realizefn; |
132 | + pc->vendor_id = PCI_VENDOR_ID_REDHAT; | ||
133 | + pc->device_id = PCI_DEVICE_ID_REDHAT_PVPANIC; | ||
134 | + pc->revision = 1; | ||
135 | + pc->class_id = PCI_CLASS_SYSTEM_OTHER; | ||
136 | + dc->vmsd = &vmstate_pvpanic_pci; | ||
137 | + | ||
138 | + set_bit(DEVICE_CATEGORY_MISC, dc->categories); | ||
489 | +} | 139 | +} |
490 | + | 140 | + |
491 | +static const TypeInfo mss_spi_info = { | 141 | +static TypeInfo pvpanic_pci_info = { |
492 | + .name = TYPE_MSS_SPI, | 142 | + .name = TYPE_PVPANIC_PCI_DEVICE, |
493 | + .parent = TYPE_SYS_BUS_DEVICE, | 143 | + .parent = TYPE_PCI_DEVICE, |
494 | + .instance_size = sizeof(MSSSpiState), | 144 | + .instance_size = sizeof(PVPanicPCIState), |
495 | + .class_init = mss_spi_class_init, | 145 | + .class_init = pvpanic_pci_class_init, |
146 | + .interfaces = (InterfaceInfo[]) { | ||
147 | + { INTERFACE_CONVENTIONAL_PCI_DEVICE }, | ||
148 | + { } | ||
149 | + } | ||
496 | +}; | 150 | +}; |
497 | + | 151 | + |
498 | +static void mss_spi_register_types(void) | 152 | +static void pvpanic_register_types(void) |
499 | +{ | 153 | +{ |
500 | + type_register_static(&mss_spi_info); | 154 | + type_register_static(&pvpanic_pci_info); |
501 | +} | 155 | +} |
502 | + | 156 | + |
503 | +type_init(mss_spi_register_types) | 157 | +type_init(pvpanic_register_types); |
158 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
159 | index XXXXXXX..XXXXXXX 100644 | ||
160 | --- a/hw/misc/Kconfig | ||
161 | +++ b/hw/misc/Kconfig | ||
162 | @@ -XXX,XX +XXX,XX @@ config IOTKIT_SYSINFO | ||
163 | config PVPANIC_COMMON | ||
164 | bool | ||
165 | |||
166 | +config PVPANIC_PCI | ||
167 | + bool | ||
168 | + default y if PCI_DEVICES | ||
169 | + depends on PCI | ||
170 | + select PVPANIC_COMMON | ||
171 | + | ||
172 | config PVPANIC_ISA | ||
173 | bool | ||
174 | depends on ISA_BUS | ||
175 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
176 | index XXXXXXX..XXXXXXX 100644 | ||
177 | --- a/hw/misc/meson.build | ||
178 | +++ b/hw/misc/meson.build | ||
179 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_ARMSSE_CPUID', if_true: files('armsse-cpuid.c')) | ||
180 | softmmu_ss.add(when: 'CONFIG_ARMSSE_MHU', if_true: files('armsse-mhu.c')) | ||
181 | |||
182 | softmmu_ss.add(when: 'CONFIG_PVPANIC_ISA', if_true: files('pvpanic-isa.c')) | ||
183 | +softmmu_ss.add(when: 'CONFIG_PVPANIC_PCI', if_true: files('pvpanic-pci.c')) | ||
184 | softmmu_ss.add(when: 'CONFIG_AUX', if_true: files('auxbus.c')) | ||
185 | softmmu_ss.add(when: 'CONFIG_ASPEED_SOC', if_true: files('aspeed_scu.c', 'aspeed_sdmc.c', 'aspeed_xdma.c')) | ||
186 | softmmu_ss.add(when: 'CONFIG_MSF2', if_true: files('msf2-sysreg.c')) | ||
504 | -- | 187 | -- |
505 | 2.7.4 | 188 | 2.20.1 |
506 | 189 | ||
507 | 190 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Mihai Carabas <mihai.carabas@oracle.com> | ||
1 | 2 | ||
3 | Add pvpanic PCI device support details in docs/specs/pvpanic.txt. | ||
4 | |||
5 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | docs/specs/pvpanic.txt | 13 ++++++++++++- | ||
10 | 1 file changed, 12 insertions(+), 1 deletion(-) | ||
11 | |||
12 | diff --git a/docs/specs/pvpanic.txt b/docs/specs/pvpanic.txt | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/docs/specs/pvpanic.txt | ||
15 | +++ b/docs/specs/pvpanic.txt | ||
16 | @@ -XXX,XX +XXX,XX @@ | ||
17 | PVPANIC DEVICE | ||
18 | ============== | ||
19 | |||
20 | -pvpanic device is a simulated ISA device, through which a guest panic | ||
21 | +pvpanic device is a simulated device, through which a guest panic | ||
22 | event is sent to qemu, and a QMP event is generated. This allows | ||
23 | management apps (e.g. libvirt) to be notified and respond to the event. | ||
24 | |||
25 | @@ -XXX,XX +XXX,XX @@ The management app has the option of waiting for GUEST_PANICKED events, | ||
26 | and/or polling for guest-panicked RunState, to learn when the pvpanic | ||
27 | device has fired a panic event. | ||
28 | |||
29 | +The pvpanic device can be implemented as an ISA device (using IOPORT) or as a | ||
30 | +PCI device. | ||
31 | + | ||
32 | ISA Interface | ||
33 | ------------- | ||
34 | |||
35 | @@ -XXX,XX +XXX,XX @@ bit 1: a guest panic has happened and will be handled by the guest; | ||
36 | the host should record it or report it, but should not affect | ||
37 | the execution of the guest. | ||
38 | |||
39 | +PCI Interface | ||
40 | +------------- | ||
41 | + | ||
42 | +The PCI interface is similar to the ISA interface except that it uses an MMIO | ||
43 | +address space provided by its BAR0, 1 byte long. Any machine with a PCI bus | ||
44 | +can enable a pvpanic device by adding '-device pvpanic-pci' to the command | ||
45 | +line. | ||
46 | + | ||
47 | ACPI Interface | ||
48 | -------------- | ||
49 | |||
50 | -- | ||
51 | 2.20.1 | ||
52 | |||
53 | diff view generated by jsdifflib |
1 | From: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 1 | From: Mihai Carabas <mihai.carabas@oracle.com> |
---|---|---|---|
2 | 2 | ||
3 | Added Sytem register block of Smartfusion2. | 3 | Add a test case for pvpanic-pci device. The scenario is the same as pvpanic |
4 | This block has PLL registers which are accessed by guest. | 4 | ISA device, but is using the PCI bus. |
5 | 5 | ||
6 | Signed-off-by: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 6 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> |
7 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 7 | Acked-by: Thomas Huth <thuth@redhat.com> |
8 | Acked-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> |
10 | Message-id: 20170920201737.25723-3-f4bug@amsat.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 11 | --- |
13 | hw/misc/Makefile.objs | 1 + | 12 | tests/qtest/pvpanic-pci-test.c | 94 ++++++++++++++++++++++++++++++++++ |
14 | include/hw/misc/msf2-sysreg.h | 77 ++++++++++++++++++++ | 13 | tests/qtest/meson.build | 1 + |
15 | hw/misc/msf2-sysreg.c | 160 ++++++++++++++++++++++++++++++++++++++++++ | 14 | 2 files changed, 95 insertions(+) |
16 | hw/misc/trace-events | 5 ++ | 15 | create mode 100644 tests/qtest/pvpanic-pci-test.c |
17 | 4 files changed, 243 insertions(+) | ||
18 | create mode 100644 include/hw/misc/msf2-sysreg.h | ||
19 | create mode 100644 hw/misc/msf2-sysreg.c | ||
20 | 16 | ||
21 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 17 | diff --git a/tests/qtest/pvpanic-pci-test.c b/tests/qtest/pvpanic-pci-test.c |
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/hw/misc/Makefile.objs | ||
24 | +++ b/hw/misc/Makefile.objs | ||
25 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_HYPERV_TESTDEV) += hyperv_testdev.o | ||
26 | obj-$(CONFIG_AUX) += auxbus.o | ||
27 | obj-$(CONFIG_ASPEED_SOC) += aspeed_scu.o aspeed_sdmc.o | ||
28 | obj-y += mmio_interface.o | ||
29 | +obj-$(CONFIG_MSF2) += msf2-sysreg.o | ||
30 | diff --git a/include/hw/misc/msf2-sysreg.h b/include/hw/misc/msf2-sysreg.h | ||
31 | new file mode 100644 | 18 | new file mode 100644 |
32 | index XXXXXXX..XXXXXXX | 19 | index XXXXXXX..XXXXXXX |
33 | --- /dev/null | 20 | --- /dev/null |
34 | +++ b/include/hw/misc/msf2-sysreg.h | 21 | +++ b/tests/qtest/pvpanic-pci-test.c |
35 | @@ -XXX,XX +XXX,XX @@ | 22 | @@ -XXX,XX +XXX,XX @@ |
36 | +/* | 23 | +/* |
37 | + * Microsemi SmartFusion2 SYSREG | 24 | + * QTest testcase for PV Panic PCI device |
38 | + * | 25 | + * |
39 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | 26 | + * Copyright (C) 2020 Oracle |
40 | + * | 27 | + * |
41 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 28 | + * Authors: |
42 | + * of this software and associated documentation files (the "Software"), to deal | 29 | + * Mihai Carabas <mihai.carabas@oracle.com> |
43 | + * in the Software without restriction, including without limitation the rights | ||
44 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
45 | + * copies of the Software, and to permit persons to whom the Software is | ||
46 | + * furnished to do so, subject to the following conditions: | ||
47 | + * | 30 | + * |
48 | + * The above copyright notice and this permission notice shall be included in | 31 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. |
49 | + * all copies or substantial portions of the Software. | 32 | + * See the COPYING file in the top-level directory. |
50 | + * | 33 | + * |
51 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
52 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
53 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
54 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
55 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
56 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
57 | + * THE SOFTWARE. | ||
58 | + */ | ||
59 | + | ||
60 | +#ifndef HW_MSF2_SYSREG_H | ||
61 | +#define HW_MSF2_SYSREG_H | ||
62 | + | ||
63 | +#include "hw/sysbus.h" | ||
64 | + | ||
65 | +enum { | ||
66 | + ESRAM_CR = 0x00 / 4, | ||
67 | + ESRAM_MAX_LAT, | ||
68 | + DDR_CR, | ||
69 | + ENVM_CR, | ||
70 | + ENVM_REMAP_BASE_CR, | ||
71 | + ENVM_REMAP_FAB_CR, | ||
72 | + CC_CR, | ||
73 | + CC_REGION_CR, | ||
74 | + CC_LOCK_BASE_ADDR_CR, | ||
75 | + CC_FLUSH_INDX_CR, | ||
76 | + DDRB_BUF_TIMER_CR, | ||
77 | + DDRB_NB_ADDR_CR, | ||
78 | + DDRB_NB_SIZE_CR, | ||
79 | + DDRB_CR, | ||
80 | + | ||
81 | + SOFT_RESET_CR = 0x48 / 4, | ||
82 | + M3_CR, | ||
83 | + | ||
84 | + GPIO_SYSRESET_SEL_CR = 0x58 / 4, | ||
85 | + | ||
86 | + MDDR_CR = 0x60 / 4, | ||
87 | + | ||
88 | + MSSDDR_PLL_STATUS_LOW_CR = 0x90 / 4, | ||
89 | + MSSDDR_PLL_STATUS_HIGH_CR, | ||
90 | + MSSDDR_FACC1_CR, | ||
91 | + MSSDDR_FACC2_CR, | ||
92 | + | ||
93 | + MSSDDR_PLL_STATUS = 0x150 / 4, | ||
94 | +}; | ||
95 | + | ||
96 | +#define MSF2_SYSREG_MMIO_SIZE 0x300 | ||
97 | + | ||
98 | +#define TYPE_MSF2_SYSREG "msf2-sysreg" | ||
99 | +#define MSF2_SYSREG(obj) OBJECT_CHECK(MSF2SysregState, (obj), TYPE_MSF2_SYSREG) | ||
100 | + | ||
101 | +typedef struct MSF2SysregState { | ||
102 | + SysBusDevice parent_obj; | ||
103 | + | ||
104 | + MemoryRegion iomem; | ||
105 | + | ||
106 | + uint8_t apb0div; | ||
107 | + uint8_t apb1div; | ||
108 | + | ||
109 | + uint32_t regs[MSF2_SYSREG_MMIO_SIZE / 4]; | ||
110 | +} MSF2SysregState; | ||
111 | + | ||
112 | +#endif /* HW_MSF2_SYSREG_H */ | ||
113 | diff --git a/hw/misc/msf2-sysreg.c b/hw/misc/msf2-sysreg.c | ||
114 | new file mode 100644 | ||
115 | index XXXXXXX..XXXXXXX | ||
116 | --- /dev/null | ||
117 | +++ b/hw/misc/msf2-sysreg.c | ||
118 | @@ -XXX,XX +XXX,XX @@ | ||
119 | +/* | ||
120 | + * System Register block model of Microsemi SmartFusion2. | ||
121 | + * | ||
122 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | ||
123 | + * | ||
124 | + * This program is free software; you can redistribute it and/or | ||
125 | + * modify it under the terms of the GNU General Public License | ||
126 | + * as published by the Free Software Foundation; either version | ||
127 | + * 2 of the License, or (at your option) any later version. | ||
128 | + * | ||
129 | + * You should have received a copy of the GNU General Public License along | ||
130 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
131 | + */ | 34 | + */ |
132 | + | 35 | + |
133 | +#include "qemu/osdep.h" | 36 | +#include "qemu/osdep.h" |
134 | +#include "qapi/error.h" | 37 | +#include "libqos/libqtest.h" |
135 | +#include "qemu/log.h" | 38 | +#include "qapi/qmp/qdict.h" |
136 | +#include "hw/misc/msf2-sysreg.h" | 39 | +#include "libqos/pci.h" |
137 | +#include "qemu/error-report.h" | 40 | +#include "libqos/pci-pc.h" |
138 | +#include "trace.h" | 41 | +#include "hw/pci/pci_regs.h" |
139 | + | 42 | + |
140 | +static inline int msf2_divbits(uint32_t div) | 43 | +static void test_panic_nopause(void) |
141 | +{ | 44 | +{ |
142 | + int r = ctz32(div); | 45 | + uint8_t val; |
46 | + QDict *response, *data; | ||
47 | + QTestState *qts; | ||
48 | + QPCIBus *pcibus; | ||
49 | + QPCIDevice *dev; | ||
50 | + QPCIBar bar; | ||
143 | + | 51 | + |
144 | + return (div < 8) ? r : r + 1; | 52 | + qts = qtest_init("-device pvpanic-pci,addr=04.0 -action panic=none"); |
53 | + pcibus = qpci_new_pc(qts, NULL); | ||
54 | + dev = qpci_device_find(pcibus, QPCI_DEVFN(0x4, 0x0)); | ||
55 | + qpci_device_enable(dev); | ||
56 | + bar = qpci_iomap(dev, 0, NULL); | ||
57 | + | ||
58 | + qpci_memread(dev, bar, 0, &val, sizeof(val)); | ||
59 | + g_assert_cmpuint(val, ==, 3); | ||
60 | + | ||
61 | + val = 1; | ||
62 | + qpci_memwrite(dev, bar, 0, &val, sizeof(val)); | ||
63 | + | ||
64 | + response = qtest_qmp_eventwait_ref(qts, "GUEST_PANICKED"); | ||
65 | + g_assert(qdict_haskey(response, "data")); | ||
66 | + data = qdict_get_qdict(response, "data"); | ||
67 | + g_assert(qdict_haskey(data, "action")); | ||
68 | + g_assert_cmpstr(qdict_get_str(data, "action"), ==, "run"); | ||
69 | + qobject_unref(response); | ||
70 | + | ||
71 | + qtest_quit(qts); | ||
145 | +} | 72 | +} |
146 | + | 73 | + |
147 | +static void msf2_sysreg_reset(DeviceState *d) | 74 | +static void test_panic(void) |
148 | +{ | 75 | +{ |
149 | + MSF2SysregState *s = MSF2_SYSREG(d); | 76 | + uint8_t val; |
77 | + QDict *response, *data; | ||
78 | + QTestState *qts; | ||
79 | + QPCIBus *pcibus; | ||
80 | + QPCIDevice *dev; | ||
81 | + QPCIBar bar; | ||
150 | + | 82 | + |
151 | + s->regs[MSSDDR_PLL_STATUS_LOW_CR] = 0x021A2358; | 83 | + qts = qtest_init("-device pvpanic-pci,addr=04.0 -action panic=pause"); |
152 | + s->regs[MSSDDR_PLL_STATUS] = 0x3; | 84 | + pcibus = qpci_new_pc(qts, NULL); |
153 | + s->regs[MSSDDR_FACC1_CR] = msf2_divbits(s->apb0div) << 5 | | 85 | + dev = qpci_device_find(pcibus, QPCI_DEVFN(0x4, 0x0)); |
154 | + msf2_divbits(s->apb1div) << 2; | 86 | + qpci_device_enable(dev); |
87 | + bar = qpci_iomap(dev, 0, NULL); | ||
88 | + | ||
89 | + qpci_memread(dev, bar, 0, &val, sizeof(val)); | ||
90 | + g_assert_cmpuint(val, ==, 3); | ||
91 | + | ||
92 | + val = 1; | ||
93 | + qpci_memwrite(dev, bar, 0, &val, sizeof(val)); | ||
94 | + | ||
95 | + response = qtest_qmp_eventwait_ref(qts, "GUEST_PANICKED"); | ||
96 | + g_assert(qdict_haskey(response, "data")); | ||
97 | + data = qdict_get_qdict(response, "data"); | ||
98 | + g_assert(qdict_haskey(data, "action")); | ||
99 | + g_assert_cmpstr(qdict_get_str(data, "action"), ==, "pause"); | ||
100 | + qobject_unref(response); | ||
101 | + | ||
102 | + qtest_quit(qts); | ||
155 | +} | 103 | +} |
156 | + | 104 | + |
157 | +static uint64_t msf2_sysreg_read(void *opaque, hwaddr offset, | 105 | +int main(int argc, char **argv) |
158 | + unsigned size) | ||
159 | +{ | 106 | +{ |
160 | + MSF2SysregState *s = opaque; | 107 | + int ret; |
161 | + uint32_t ret = 0; | ||
162 | + | 108 | + |
163 | + offset >>= 2; | 109 | + g_test_init(&argc, &argv, NULL); |
164 | + if (offset < ARRAY_SIZE(s->regs)) { | 110 | + qtest_add_func("/pvpanic-pci/panic", test_panic); |
165 | + ret = s->regs[offset]; | 111 | + qtest_add_func("/pvpanic-pci/panic-nopause", test_panic_nopause); |
166 | + trace_msf2_sysreg_read(offset << 2, ret); | 112 | + |
167 | + } else { | 113 | + ret = g_test_run(); |
168 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
169 | + "%s: Bad offset 0x%08" HWADDR_PRIx "\n", __func__, | ||
170 | + offset << 2); | ||
171 | + } | ||
172 | + | 114 | + |
173 | + return ret; | 115 | + return ret; |
174 | +} | 116 | +} |
175 | + | 117 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build |
176 | +static void msf2_sysreg_write(void *opaque, hwaddr offset, | ||
177 | + uint64_t val, unsigned size) | ||
178 | +{ | ||
179 | + MSF2SysregState *s = opaque; | ||
180 | + uint32_t newval = val; | ||
181 | + | ||
182 | + offset >>= 2; | ||
183 | + | ||
184 | + switch (offset) { | ||
185 | + case MSSDDR_PLL_STATUS: | ||
186 | + trace_msf2_sysreg_write_pll_status(); | ||
187 | + break; | ||
188 | + | ||
189 | + case ESRAM_CR: | ||
190 | + case DDR_CR: | ||
191 | + case ENVM_REMAP_BASE_CR: | ||
192 | + if (newval != s->regs[offset]) { | ||
193 | + qemu_log_mask(LOG_UNIMP, | ||
194 | + TYPE_MSF2_SYSREG": remapping not supported\n"); | ||
195 | + } | ||
196 | + break; | ||
197 | + | ||
198 | + default: | ||
199 | + if (offset < ARRAY_SIZE(s->regs)) { | ||
200 | + trace_msf2_sysreg_write(offset << 2, newval, s->regs[offset]); | ||
201 | + s->regs[offset] = newval; | ||
202 | + } else { | ||
203 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
204 | + "%s: Bad offset 0x%08" HWADDR_PRIx "\n", __func__, | ||
205 | + offset << 2); | ||
206 | + } | ||
207 | + break; | ||
208 | + } | ||
209 | +} | ||
210 | + | ||
211 | +static const MemoryRegionOps sysreg_ops = { | ||
212 | + .read = msf2_sysreg_read, | ||
213 | + .write = msf2_sysreg_write, | ||
214 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
215 | +}; | ||
216 | + | ||
217 | +static void msf2_sysreg_init(Object *obj) | ||
218 | +{ | ||
219 | + MSF2SysregState *s = MSF2_SYSREG(obj); | ||
220 | + | ||
221 | + memory_region_init_io(&s->iomem, obj, &sysreg_ops, s, TYPE_MSF2_SYSREG, | ||
222 | + MSF2_SYSREG_MMIO_SIZE); | ||
223 | + sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->iomem); | ||
224 | +} | ||
225 | + | ||
226 | +static const VMStateDescription vmstate_msf2_sysreg = { | ||
227 | + .name = TYPE_MSF2_SYSREG, | ||
228 | + .version_id = 1, | ||
229 | + .minimum_version_id = 1, | ||
230 | + .fields = (VMStateField[]) { | ||
231 | + VMSTATE_UINT32_ARRAY(regs, MSF2SysregState, MSF2_SYSREG_MMIO_SIZE / 4), | ||
232 | + VMSTATE_END_OF_LIST() | ||
233 | + } | ||
234 | +}; | ||
235 | + | ||
236 | +static Property msf2_sysreg_properties[] = { | ||
237 | + /* default divisors in Libero GUI */ | ||
238 | + DEFINE_PROP_UINT8("apb0divisor", MSF2SysregState, apb0div, 2), | ||
239 | + DEFINE_PROP_UINT8("apb1divisor", MSF2SysregState, apb1div, 2), | ||
240 | + DEFINE_PROP_END_OF_LIST(), | ||
241 | +}; | ||
242 | + | ||
243 | +static void msf2_sysreg_realize(DeviceState *dev, Error **errp) | ||
244 | +{ | ||
245 | + MSF2SysregState *s = MSF2_SYSREG(dev); | ||
246 | + | ||
247 | + if ((s->apb0div > 32 || !is_power_of_2(s->apb0div)) | ||
248 | + || (s->apb1div > 32 || !is_power_of_2(s->apb1div))) { | ||
249 | + error_setg(errp, "Invalid apb divisor value"); | ||
250 | + error_append_hint(errp, "apb divisor must be a power of 2" | ||
251 | + " and maximum value is 32\n"); | ||
252 | + } | ||
253 | +} | ||
254 | + | ||
255 | +static void msf2_sysreg_class_init(ObjectClass *klass, void *data) | ||
256 | +{ | ||
257 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
258 | + | ||
259 | + dc->vmsd = &vmstate_msf2_sysreg; | ||
260 | + dc->reset = msf2_sysreg_reset; | ||
261 | + dc->props = msf2_sysreg_properties; | ||
262 | + dc->realize = msf2_sysreg_realize; | ||
263 | +} | ||
264 | + | ||
265 | +static const TypeInfo msf2_sysreg_info = { | ||
266 | + .name = TYPE_MSF2_SYSREG, | ||
267 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
268 | + .class_init = msf2_sysreg_class_init, | ||
269 | + .instance_size = sizeof(MSF2SysregState), | ||
270 | + .instance_init = msf2_sysreg_init, | ||
271 | +}; | ||
272 | + | ||
273 | +static void msf2_sysreg_register_types(void) | ||
274 | +{ | ||
275 | + type_register_static(&msf2_sysreg_info); | ||
276 | +} | ||
277 | + | ||
278 | +type_init(msf2_sysreg_register_types) | ||
279 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
280 | index XXXXXXX..XXXXXXX 100644 | 118 | index XXXXXXX..XXXXXXX 100644 |
281 | --- a/hw/misc/trace-events | 119 | --- a/tests/qtest/meson.build |
282 | +++ b/hw/misc/trace-events | 120 | +++ b/tests/qtest/meson.build |
283 | @@ -XXX,XX +XXX,XX @@ mps2_scc_reset(void) "MPS2 SCC: reset" | 121 | @@ -XXX,XX +XXX,XX @@ qtests_i386 = \ |
284 | mps2_scc_leds(char led7, char led6, char led5, char led4, char led3, char led2, char led1, char led0) "MPS2 SCC LEDs: %c%c%c%c%c%c%c%c" | 122 | config_all_devices.has_key('CONFIG_ISA_IPMI_BT') ? ['ipmi-bt-test'] : []) + \ |
285 | mps2_scc_cfg_write(unsigned function, unsigned device, uint32_t value) "MPS2 SCC config write: function %d device %d data 0x%" PRIx32 | 123 | (config_all_devices.has_key('CONFIG_WDT_IB700') ? ['wdt_ib700-test'] : []) + \ |
286 | mps2_scc_cfg_read(unsigned function, unsigned device, uint32_t value) "MPS2 SCC config read: function %d device %d data 0x%" PRIx32 | 124 | (config_all_devices.has_key('CONFIG_PVPANIC_ISA') ? ['pvpanic-test'] : []) + \ |
287 | + | 125 | + (config_all_devices.has_key('CONFIG_PVPANIC_PCI') ? ['pvpanic-pci-test'] : []) + \ |
288 | +# hw/misc/msf2-sysreg.c | 126 | (config_all_devices.has_key('CONFIG_HDA') ? ['intel-hda-test'] : []) + \ |
289 | +msf2_sysreg_write(uint64_t offset, uint32_t val, uint32_t prev) "msf2-sysreg write: addr 0x%08" HWADDR_PRIx " data 0x%" PRIx32 " prev 0x%" PRIx32 | 127 | (config_all_devices.has_key('CONFIG_I82801B11') ? ['i82801b11-test'] : []) + \ |
290 | +msf2_sysreg_read(uint64_t offset, uint32_t val) "msf2-sysreg read: addr 0x%08" HWADDR_PRIx " data 0x%08" PRIx32 | 128 | (config_all_devices.has_key('CONFIG_IOH3420') ? ['ioh3420-test'] : []) + \ |
291 | +msf2_sysreg_write_pll_status(void) "Invalid write to read only PLL status register" | ||
292 | -- | 129 | -- |
293 | 2.7.4 | 130 | 2.20.1 |
294 | 131 | ||
295 | 132 | diff view generated by jsdifflib |
1 | Don't use old_mmio in the memory region ops struct. | 1 | The ptimer API currently provides two methods for setting the period: |
---|---|---|---|
2 | ptimer_set_period(), which takes a period in nanoseconds, and | ||
3 | ptimer_set_freq(), which takes a frequency in Hz. Neither of these | ||
4 | lines up nicely with the Clock API, because although both the Clock | ||
5 | and the ptimer track the frequency using a representation of whole | ||
6 | and fractional nanoseconds, conversion via either period-in-ns or | ||
7 | frequency-in-Hz will introduce a rounding error. | ||
8 | |||
9 | Add a new function ptimer_set_period_from_clock() which takes the | ||
10 | Clock object directly to avoid the rounding issues. This includes a | ||
11 | facility for the user to specify that there is a frequency divider | ||
12 | between the Clock proper and the timer, as some timer devices like | ||
13 | the CMSDK APB dualtimer need this. | ||
14 | |||
15 | To avoid having to drag in clock.h from ptimer.h we add the Clock | ||
16 | type to typedefs.h. | ||
2 | 17 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 19 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
5 | Message-id: 1505580378-9044-6-git-send-email-peter.maydell@linaro.org | 20 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
21 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
22 | Message-id: 20210128114145.20536-2-peter.maydell@linaro.org | ||
23 | Message-id: 20210121190622.22000-2-peter.maydell@linaro.org | ||
6 | --- | 24 | --- |
7 | hw/i2c/omap_i2c.c | 44 ++++++++++++++++++++++++++++++++------------ | 25 | include/hw/ptimer.h | 22 ++++++++++++++++++++++ |
8 | 1 file changed, 32 insertions(+), 12 deletions(-) | 26 | include/qemu/typedefs.h | 1 + |
27 | hw/core/ptimer.c | 34 ++++++++++++++++++++++++++++++++++ | ||
28 | 3 files changed, 57 insertions(+) | ||
9 | 29 | ||
10 | diff --git a/hw/i2c/omap_i2c.c b/hw/i2c/omap_i2c.c | 30 | diff --git a/include/hw/ptimer.h b/include/hw/ptimer.h |
11 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/hw/i2c/omap_i2c.c | 32 | --- a/include/hw/ptimer.h |
13 | +++ b/hw/i2c/omap_i2c.c | 33 | +++ b/include/hw/ptimer.h |
14 | @@ -XXX,XX +XXX,XX @@ static void omap_i2c_writeb(void *opaque, hwaddr addr, | 34 | @@ -XXX,XX +XXX,XX @@ void ptimer_transaction_commit(ptimer_state *s); |
35 | */ | ||
36 | void ptimer_set_period(ptimer_state *s, int64_t period); | ||
37 | |||
38 | +/** | ||
39 | + * ptimer_set_period_from_clock - Set counter increment from a Clock | ||
40 | + * @s: ptimer to configure | ||
41 | + * @clk: pointer to Clock object to take period from | ||
42 | + * @divisor: value to scale the clock frequency down by | ||
43 | + * | ||
44 | + * If the ptimer is being driven from a Clock, this is the preferred | ||
45 | + * way to tell the ptimer about the period, because it avoids any | ||
46 | + * possible rounding errors that might happen if the internal | ||
47 | + * representation of the Clock period was converted to either a period | ||
48 | + * in ns or a frequency in Hz. | ||
49 | + * | ||
50 | + * If the ptimer should run at the same frequency as the clock, | ||
51 | + * pass 1 as the @divisor; if the ptimer should run at half the | ||
52 | + * frequency, pass 2, and so on. | ||
53 | + * | ||
54 | + * This function will assert if it is called outside a | ||
55 | + * ptimer_transaction_begin/commit block. | ||
56 | + */ | ||
57 | +void ptimer_set_period_from_clock(ptimer_state *s, const Clock *clock, | ||
58 | + unsigned int divisor); | ||
59 | + | ||
60 | /** | ||
61 | * ptimer_set_freq - Set counter frequency in Hz | ||
62 | * @s: ptimer to configure | ||
63 | diff --git a/include/qemu/typedefs.h b/include/qemu/typedefs.h | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/include/qemu/typedefs.h | ||
66 | +++ b/include/qemu/typedefs.h | ||
67 | @@ -XXX,XX +XXX,XX @@ typedef struct BlockDriverState BlockDriverState; | ||
68 | typedef struct BusClass BusClass; | ||
69 | typedef struct BusState BusState; | ||
70 | typedef struct Chardev Chardev; | ||
71 | +typedef struct Clock Clock; | ||
72 | typedef struct CompatProperty CompatProperty; | ||
73 | typedef struct CoMutex CoMutex; | ||
74 | typedef struct CPUAddressSpace CPUAddressSpace; | ||
75 | diff --git a/hw/core/ptimer.c b/hw/core/ptimer.c | ||
76 | index XXXXXXX..XXXXXXX 100644 | ||
77 | --- a/hw/core/ptimer.c | ||
78 | +++ b/hw/core/ptimer.c | ||
79 | @@ -XXX,XX +XXX,XX @@ | ||
80 | #include "sysemu/qtest.h" | ||
81 | #include "block/aio.h" | ||
82 | #include "sysemu/cpus.h" | ||
83 | +#include "hw/clock.h" | ||
84 | |||
85 | #define DELTA_ADJUST 1 | ||
86 | #define DELTA_NO_ADJUST -1 | ||
87 | @@ -XXX,XX +XXX,XX @@ void ptimer_set_period(ptimer_state *s, int64_t period) | ||
15 | } | 88 | } |
16 | } | 89 | } |
17 | 90 | ||
18 | +static uint64_t omap_i2c_readfn(void *opaque, hwaddr addr, | 91 | +/* Set counter increment interval from a Clock */ |
19 | + unsigned size) | 92 | +void ptimer_set_period_from_clock(ptimer_state *s, const Clock *clk, |
93 | + unsigned int divisor) | ||
20 | +{ | 94 | +{ |
21 | + switch (size) { | 95 | + /* |
22 | + case 2: | 96 | + * The raw clock period is a 64-bit value in units of 2^-32 ns; |
23 | + return omap_i2c_read(opaque, addr); | 97 | + * put another way it's a 32.32 fixed-point ns value. Our internal |
24 | + default: | 98 | + * representation of the period is 64.32 fixed point ns, so |
25 | + return omap_badwidth_read16(opaque, addr); | 99 | + * the conversion is simple. |
100 | + */ | ||
101 | + uint64_t raw_period = clock_get(clk); | ||
102 | + uint64_t period_frac; | ||
103 | + | ||
104 | + assert(s->in_transaction); | ||
105 | + s->delta = ptimer_get_count(s); | ||
106 | + s->period = extract64(raw_period, 32, 32); | ||
107 | + period_frac = extract64(raw_period, 0, 32); | ||
108 | + /* | ||
109 | + * divisor specifies a possible frequency divisor between the | ||
110 | + * clock and the timer, so it is a multiplier on the period. | ||
111 | + * We do the multiply after splitting the raw period out into | ||
112 | + * period and frac to avoid having to do a 32*64->96 multiply. | ||
113 | + */ | ||
114 | + s->period *= divisor; | ||
115 | + period_frac *= divisor; | ||
116 | + s->period += extract64(period_frac, 32, 32); | ||
117 | + s->period_frac = (uint32_t)period_frac; | ||
118 | + | ||
119 | + if (s->enabled) { | ||
120 | + s->need_reload = true; | ||
26 | + } | 121 | + } |
27 | +} | 122 | +} |
28 | + | 123 | + |
29 | +static void omap_i2c_writefn(void *opaque, hwaddr addr, | 124 | /* Set counter frequency in Hz. */ |
30 | + uint64_t value, unsigned size) | 125 | void ptimer_set_freq(ptimer_state *s, uint32_t freq) |
31 | +{ | 126 | { |
32 | + switch (size) { | ||
33 | + case 1: | ||
34 | + /* Only the last fifo write can be 8 bit. */ | ||
35 | + omap_i2c_writeb(opaque, addr, value); | ||
36 | + break; | ||
37 | + case 2: | ||
38 | + omap_i2c_write(opaque, addr, value); | ||
39 | + break; | ||
40 | + default: | ||
41 | + omap_badwidth_write16(opaque, addr, value); | ||
42 | + break; | ||
43 | + } | ||
44 | +} | ||
45 | + | ||
46 | static const MemoryRegionOps omap_i2c_ops = { | ||
47 | - .old_mmio = { | ||
48 | - .read = { | ||
49 | - omap_badwidth_read16, | ||
50 | - omap_i2c_read, | ||
51 | - omap_badwidth_read16, | ||
52 | - }, | ||
53 | - .write = { | ||
54 | - omap_i2c_writeb, /* Only the last fifo write can be 8 bit. */ | ||
55 | - omap_i2c_write, | ||
56 | - omap_badwidth_write16, | ||
57 | - }, | ||
58 | - }, | ||
59 | + .read = omap_i2c_readfn, | ||
60 | + .write = omap_i2c_writefn, | ||
61 | + .valid.min_access_size = 1, | ||
62 | + .valid.max_access_size = 4, | ||
63 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
64 | }; | ||
65 | |||
66 | -- | 127 | -- |
67 | 2.7.4 | 128 | 2.20.1 |
68 | 129 | ||
69 | 130 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Add a function for checking whether a clock has a source. This is | ||
2 | useful for devices which have input clocks that must be wired up by | ||
3 | the board as it allows them to fail in realize rather than ploughing | ||
4 | on with a zero-period clock. | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20210128114145.20536-3-peter.maydell@linaro.org | ||
11 | Message-id: 20210121190622.22000-3-peter.maydell@linaro.org | ||
12 | --- | ||
13 | docs/devel/clocks.rst | 16 ++++++++++++++++ | ||
14 | include/hw/clock.h | 15 +++++++++++++++ | ||
15 | 2 files changed, 31 insertions(+) | ||
16 | |||
17 | diff --git a/docs/devel/clocks.rst b/docs/devel/clocks.rst | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/docs/devel/clocks.rst | ||
20 | +++ b/docs/devel/clocks.rst | ||
21 | @@ -XXX,XX +XXX,XX @@ object during device instance init. For example: | ||
22 | /* set initial value to 10ns / 100MHz */ | ||
23 | clock_set_ns(clk, 10); | ||
24 | |||
25 | +To enforce that the clock is wired up by the board code, you can | ||
26 | +call ``clock_has_source()`` in your device's realize method: | ||
27 | + | ||
28 | +.. code-block:: c | ||
29 | + | ||
30 | + if (!clock_has_source(s->clk)) { | ||
31 | + error_setg(errp, "MyDevice: clk input must be connected"); | ||
32 | + return; | ||
33 | + } | ||
34 | + | ||
35 | +Note that this only checks that the clock has been wired up; it is | ||
36 | +still possible that the output clock connected to it is disabled | ||
37 | +or has not yet been configured, in which case the period will be | ||
38 | +zero. You should use the clock callback to find out when the clock | ||
39 | +period changes. | ||
40 | + | ||
41 | Fetching clock frequency/period | ||
42 | ------------------------------- | ||
43 | |||
44 | diff --git a/include/hw/clock.h b/include/hw/clock.h | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/include/hw/clock.h | ||
47 | +++ b/include/hw/clock.h | ||
48 | @@ -XXX,XX +XXX,XX @@ void clock_clear_callback(Clock *clk); | ||
49 | */ | ||
50 | void clock_set_source(Clock *clk, Clock *src); | ||
51 | |||
52 | +/** | ||
53 | + * clock_has_source: | ||
54 | + * @clk: the clock | ||
55 | + * | ||
56 | + * Returns true if the clock has a source clock connected to it. | ||
57 | + * This is useful for devices which have input clocks which must | ||
58 | + * be connected by the board/SoC code which creates them. The | ||
59 | + * device code can use this to check in its realize method that | ||
60 | + * the clock has been connected. | ||
61 | + */ | ||
62 | +static inline bool clock_has_source(const Clock *clk) | ||
63 | +{ | ||
64 | + return clk->source != NULL; | ||
65 | +} | ||
66 | + | ||
67 | /** | ||
68 | * clock_set: | ||
69 | * @clk: the clock to initialize. | ||
70 | -- | ||
71 | 2.20.1 | ||
72 | |||
73 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Add a simple test of the CMSDK APB timer, since we're about to do | ||
2 | some refactoring of how it is clocked. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-4-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-4-peter.maydell@linaro.org | ||
10 | --- | ||
11 | tests/qtest/cmsdk-apb-timer-test.c | 75 ++++++++++++++++++++++++++++++ | ||
12 | MAINTAINERS | 1 + | ||
13 | tests/qtest/meson.build | 1 + | ||
14 | 3 files changed, 77 insertions(+) | ||
15 | create mode 100644 tests/qtest/cmsdk-apb-timer-test.c | ||
16 | |||
17 | diff --git a/tests/qtest/cmsdk-apb-timer-test.c b/tests/qtest/cmsdk-apb-timer-test.c | ||
18 | new file mode 100644 | ||
19 | index XXXXXXX..XXXXXXX | ||
20 | --- /dev/null | ||
21 | +++ b/tests/qtest/cmsdk-apb-timer-test.c | ||
22 | @@ -XXX,XX +XXX,XX @@ | ||
23 | +/* | ||
24 | + * QTest testcase for the CMSDK APB timer device | ||
25 | + * | ||
26 | + * Copyright (c) 2021 Linaro Limited | ||
27 | + * | ||
28 | + * This program is free software; you can redistribute it and/or modify it | ||
29 | + * under the terms of the GNU General Public License as published by the | ||
30 | + * Free Software Foundation; either version 2 of the License, or | ||
31 | + * (at your option) any later version. | ||
32 | + * | ||
33 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
34 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
35 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
36 | + * for more details. | ||
37 | + */ | ||
38 | + | ||
39 | +#include "qemu/osdep.h" | ||
40 | +#include "libqtest-single.h" | ||
41 | + | ||
42 | +/* IoTKit/ARMSSE-200 timer0; driven at 25MHz in mps2-an385, so 40ns per tick */ | ||
43 | +#define TIMER_BASE 0x40000000 | ||
44 | + | ||
45 | +#define CTRL 0 | ||
46 | +#define VALUE 4 | ||
47 | +#define RELOAD 8 | ||
48 | +#define INTSTATUS 0xc | ||
49 | + | ||
50 | +static void test_timer(void) | ||
51 | +{ | ||
52 | + g_assert_true(readl(TIMER_BASE + INTSTATUS) == 0); | ||
53 | + | ||
54 | + /* Start timer: will fire after 40 * 1000 == 40000 ns */ | ||
55 | + writel(TIMER_BASE + RELOAD, 1000); | ||
56 | + writel(TIMER_BASE + CTRL, 9); | ||
57 | + | ||
58 | + /* Step to just past the 500th tick and check VALUE */ | ||
59 | + clock_step(40 * 500 + 1); | ||
60 | + g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 0); | ||
61 | + g_assert_cmpuint(readl(TIMER_BASE + VALUE), ==, 500); | ||
62 | + | ||
63 | + /* Just past the 1000th tick: timer should have fired */ | ||
64 | + clock_step(40 * 500); | ||
65 | + g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 1); | ||
66 | + g_assert_cmpuint(readl(TIMER_BASE + VALUE), ==, 0); | ||
67 | + | ||
68 | + /* VALUE reloads at the following tick */ | ||
69 | + clock_step(40); | ||
70 | + g_assert_cmpuint(readl(TIMER_BASE + VALUE), ==, 1000); | ||
71 | + | ||
72 | + /* Check write-1-to-clear behaviour of INTSTATUS */ | ||
73 | + writel(TIMER_BASE + INTSTATUS, 0); | ||
74 | + g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 1); | ||
75 | + writel(TIMER_BASE + INTSTATUS, 1); | ||
76 | + g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 0); | ||
77 | + | ||
78 | + /* Turn off the timer */ | ||
79 | + writel(TIMER_BASE + CTRL, 0); | ||
80 | +} | ||
81 | + | ||
82 | +int main(int argc, char **argv) | ||
83 | +{ | ||
84 | + int r; | ||
85 | + | ||
86 | + g_test_init(&argc, &argv, NULL); | ||
87 | + | ||
88 | + qtest_start("-machine mps2-an385"); | ||
89 | + | ||
90 | + qtest_add_func("/cmsdk-apb-timer/timer", test_timer); | ||
91 | + | ||
92 | + r = g_test_run(); | ||
93 | + | ||
94 | + qtest_end(); | ||
95 | + | ||
96 | + return r; | ||
97 | +} | ||
98 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
99 | index XXXXXXX..XXXXXXX 100644 | ||
100 | --- a/MAINTAINERS | ||
101 | +++ b/MAINTAINERS | ||
102 | @@ -XXX,XX +XXX,XX @@ F: include/hw/rtc/pl031.h | ||
103 | F: include/hw/arm/primecell.h | ||
104 | F: hw/timer/cmsdk-apb-timer.c | ||
105 | F: include/hw/timer/cmsdk-apb-timer.h | ||
106 | +F: tests/qtest/cmsdk-apb-timer-test.c | ||
107 | F: hw/timer/cmsdk-apb-dualtimer.c | ||
108 | F: include/hw/timer/cmsdk-apb-dualtimer.h | ||
109 | F: hw/char/cmsdk-apb-uart.c | ||
110 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
111 | index XXXXXXX..XXXXXXX 100644 | ||
112 | --- a/tests/qtest/meson.build | ||
113 | +++ b/tests/qtest/meson.build | ||
114 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ | ||
115 | 'npcm7xx_timer-test', | ||
116 | 'npcm7xx_watchdog_timer-test'] | ||
117 | qtests_arm = \ | ||
118 | + (config_all_devices.has_key('CONFIG_CMSDK_APB_TIMER') ? ['cmsdk-apb-timer-test'] : []) + \ | ||
119 | (config_all_devices.has_key('CONFIG_PFLASH_CFI02') ? ['pflash-cfi02-test'] : []) + \ | ||
120 | (config_all_devices.has_key('CONFIG_NPCM7XX') ? qtests_npcm7xx : []) + \ | ||
121 | ['arm-cpu-features', | ||
122 | -- | ||
123 | 2.20.1 | ||
124 | |||
125 | diff view generated by jsdifflib |
1 | Handle banking of SHCSR: some register bits are banked between | 1 | Add a simple test of the CMSDK watchdog, since we're about to do some |
---|---|---|---|
2 | Secure and Non-Secure, and some are only accessible to Secure. | 2 | refactoring of how it is clocked. |
3 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
6 | Message-id: 1505240046-11454-19-git-send-email-peter.maydell@linaro.org | 6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-5-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-5-peter.maydell@linaro.org | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | --- | 11 | --- |
8 | hw/intc/armv7m_nvic.c | 221 ++++++++++++++++++++++++++++++++++++++------------ | 12 | tests/qtest/cmsdk-apb-watchdog-test.c | 79 +++++++++++++++++++++++++++ |
9 | 1 file changed, 169 insertions(+), 52 deletions(-) | 13 | MAINTAINERS | 1 + |
14 | tests/qtest/meson.build | 1 + | ||
15 | 3 files changed, 81 insertions(+) | ||
16 | create mode 100644 tests/qtest/cmsdk-apb-watchdog-test.c | ||
10 | 17 | ||
11 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 18 | diff --git a/tests/qtest/cmsdk-apb-watchdog-test.c b/tests/qtest/cmsdk-apb-watchdog-test.c |
19 | new file mode 100644 | ||
20 | index XXXXXXX..XXXXXXX | ||
21 | --- /dev/null | ||
22 | +++ b/tests/qtest/cmsdk-apb-watchdog-test.c | ||
23 | @@ -XXX,XX +XXX,XX @@ | ||
24 | +/* | ||
25 | + * QTest testcase for the CMSDK APB watchdog device | ||
26 | + * | ||
27 | + * Copyright (c) 2021 Linaro Limited | ||
28 | + * | ||
29 | + * This program is free software; you can redistribute it and/or modify it | ||
30 | + * under the terms of the GNU General Public License as published by the | ||
31 | + * Free Software Foundation; either version 2 of the License, or | ||
32 | + * (at your option) any later version. | ||
33 | + * | ||
34 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
35 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
36 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
37 | + * for more details. | ||
38 | + */ | ||
39 | + | ||
40 | +#include "qemu/osdep.h" | ||
41 | +#include "libqtest-single.h" | ||
42 | + | ||
43 | +/* | ||
44 | + * lm3s811evb watchdog; at board startup this runs at 200MHz / 16 == 12.5MHz, | ||
45 | + * which is 80ns per tick. | ||
46 | + */ | ||
47 | +#define WDOG_BASE 0x40000000 | ||
48 | + | ||
49 | +#define WDOGLOAD 0 | ||
50 | +#define WDOGVALUE 4 | ||
51 | +#define WDOGCONTROL 8 | ||
52 | +#define WDOGINTCLR 0xc | ||
53 | +#define WDOGRIS 0x10 | ||
54 | +#define WDOGMIS 0x14 | ||
55 | +#define WDOGLOCK 0xc00 | ||
56 | + | ||
57 | +static void test_watchdog(void) | ||
58 | +{ | ||
59 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
60 | + | ||
61 | + writel(WDOG_BASE + WDOGCONTROL, 1); | ||
62 | + writel(WDOG_BASE + WDOGLOAD, 1000); | ||
63 | + | ||
64 | + /* Step to just past the 500th tick */ | ||
65 | + clock_step(500 * 80 + 1); | ||
66 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
67 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500); | ||
68 | + | ||
69 | + /* Just past the 1000th tick: timer should have fired */ | ||
70 | + clock_step(500 * 80); | ||
71 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1); | ||
72 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 0); | ||
73 | + | ||
74 | + /* VALUE reloads at following tick */ | ||
75 | + clock_step(80); | ||
76 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000); | ||
77 | + | ||
78 | + /* Writing any value to WDOGINTCLR clears the interrupt and reloads */ | ||
79 | + clock_step(500 * 80); | ||
80 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500); | ||
81 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1); | ||
82 | + writel(WDOG_BASE + WDOGINTCLR, 0); | ||
83 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000); | ||
84 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
85 | +} | ||
86 | + | ||
87 | +int main(int argc, char **argv) | ||
88 | +{ | ||
89 | + int r; | ||
90 | + | ||
91 | + g_test_init(&argc, &argv, NULL); | ||
92 | + | ||
93 | + qtest_start("-machine lm3s811evb"); | ||
94 | + | ||
95 | + qtest_add_func("/cmsdk-apb-watchdog/watchdog", test_watchdog); | ||
96 | + | ||
97 | + r = g_test_run(); | ||
98 | + | ||
99 | + qtest_end(); | ||
100 | + | ||
101 | + return r; | ||
102 | +} | ||
103 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
12 | index XXXXXXX..XXXXXXX 100644 | 104 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/intc/armv7m_nvic.c | 105 | --- a/MAINTAINERS |
14 | +++ b/hw/intc/armv7m_nvic.c | 106 | +++ b/MAINTAINERS |
15 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 107 | @@ -XXX,XX +XXX,XX @@ F: hw/char/cmsdk-apb-uart.c |
16 | val = cpu->env.v7m.ccr[attrs.secure]; | 108 | F: include/hw/char/cmsdk-apb-uart.h |
17 | val |= cpu->env.v7m.ccr[M_REG_NS] & R_V7M_CCR_BFHFNMIGN_MASK; | 109 | F: hw/watchdog/cmsdk-apb-watchdog.c |
18 | return val; | 110 | F: include/hw/watchdog/cmsdk-apb-watchdog.h |
19 | - case 0xd24: /* System Handler Status. */ | 111 | +F: tests/qtest/cmsdk-apb-watchdog-test.c |
20 | + case 0xd24: /* System Handler Control and State (SHCSR) */ | 112 | F: hw/misc/tz-ppc.c |
21 | val = 0; | 113 | F: include/hw/misc/tz-ppc.h |
22 | - if (s->vectors[ARMV7M_EXCP_MEM].active) { | 114 | F: hw/misc/tz-mpc.c |
23 | - val |= (1 << 0); | 115 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build |
24 | - } | 116 | index XXXXXXX..XXXXXXX 100644 |
25 | - if (s->vectors[ARMV7M_EXCP_BUS].active) { | 117 | --- a/tests/qtest/meson.build |
26 | - val |= (1 << 1); | 118 | +++ b/tests/qtest/meson.build |
27 | - } | 119 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ |
28 | - if (s->vectors[ARMV7M_EXCP_USAGE].active) { | 120 | 'npcm7xx_watchdog_timer-test'] |
29 | - val |= (1 << 3); | 121 | qtests_arm = \ |
30 | + if (attrs.secure) { | 122 | (config_all_devices.has_key('CONFIG_CMSDK_APB_TIMER') ? ['cmsdk-apb-timer-test'] : []) + \ |
31 | + if (s->sec_vectors[ARMV7M_EXCP_MEM].active) { | 123 | + (config_all_devices.has_key('CONFIG_CMSDK_APB_WATCHDOG') ? ['cmsdk-apb-watchdog-test'] : []) + \ |
32 | + val |= (1 << 0); | 124 | (config_all_devices.has_key('CONFIG_PFLASH_CFI02') ? ['pflash-cfi02-test'] : []) + \ |
33 | + } | 125 | (config_all_devices.has_key('CONFIG_NPCM7XX') ? qtests_npcm7xx : []) + \ |
34 | + if (s->sec_vectors[ARMV7M_EXCP_HARD].active) { | 126 | ['arm-cpu-features', |
35 | + val |= (1 << 2); | ||
36 | + } | ||
37 | + if (s->sec_vectors[ARMV7M_EXCP_USAGE].active) { | ||
38 | + val |= (1 << 3); | ||
39 | + } | ||
40 | + if (s->sec_vectors[ARMV7M_EXCP_SVC].active) { | ||
41 | + val |= (1 << 7); | ||
42 | + } | ||
43 | + if (s->sec_vectors[ARMV7M_EXCP_PENDSV].active) { | ||
44 | + val |= (1 << 10); | ||
45 | + } | ||
46 | + if (s->sec_vectors[ARMV7M_EXCP_SYSTICK].active) { | ||
47 | + val |= (1 << 11); | ||
48 | + } | ||
49 | + if (s->sec_vectors[ARMV7M_EXCP_USAGE].pending) { | ||
50 | + val |= (1 << 12); | ||
51 | + } | ||
52 | + if (s->sec_vectors[ARMV7M_EXCP_MEM].pending) { | ||
53 | + val |= (1 << 13); | ||
54 | + } | ||
55 | + if (s->sec_vectors[ARMV7M_EXCP_SVC].pending) { | ||
56 | + val |= (1 << 15); | ||
57 | + } | ||
58 | + if (s->sec_vectors[ARMV7M_EXCP_MEM].enabled) { | ||
59 | + val |= (1 << 16); | ||
60 | + } | ||
61 | + if (s->sec_vectors[ARMV7M_EXCP_USAGE].enabled) { | ||
62 | + val |= (1 << 18); | ||
63 | + } | ||
64 | + if (s->sec_vectors[ARMV7M_EXCP_HARD].pending) { | ||
65 | + val |= (1 << 21); | ||
66 | + } | ||
67 | + /* SecureFault is not banked but is always RAZ/WI to NS */ | ||
68 | + if (s->vectors[ARMV7M_EXCP_SECURE].active) { | ||
69 | + val |= (1 << 4); | ||
70 | + } | ||
71 | + if (s->vectors[ARMV7M_EXCP_SECURE].enabled) { | ||
72 | + val |= (1 << 19); | ||
73 | + } | ||
74 | + if (s->vectors[ARMV7M_EXCP_SECURE].pending) { | ||
75 | + val |= (1 << 20); | ||
76 | + } | ||
77 | + } else { | ||
78 | + if (s->vectors[ARMV7M_EXCP_MEM].active) { | ||
79 | + val |= (1 << 0); | ||
80 | + } | ||
81 | + if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
82 | + /* HARDFAULTACT, HARDFAULTPENDED not present in v7M */ | ||
83 | + if (s->vectors[ARMV7M_EXCP_HARD].active) { | ||
84 | + val |= (1 << 2); | ||
85 | + } | ||
86 | + if (s->vectors[ARMV7M_EXCP_HARD].pending) { | ||
87 | + val |= (1 << 21); | ||
88 | + } | ||
89 | + } | ||
90 | + if (s->vectors[ARMV7M_EXCP_USAGE].active) { | ||
91 | + val |= (1 << 3); | ||
92 | + } | ||
93 | + if (s->vectors[ARMV7M_EXCP_SVC].active) { | ||
94 | + val |= (1 << 7); | ||
95 | + } | ||
96 | + if (s->vectors[ARMV7M_EXCP_PENDSV].active) { | ||
97 | + val |= (1 << 10); | ||
98 | + } | ||
99 | + if (s->vectors[ARMV7M_EXCP_SYSTICK].active) { | ||
100 | + val |= (1 << 11); | ||
101 | + } | ||
102 | + if (s->vectors[ARMV7M_EXCP_USAGE].pending) { | ||
103 | + val |= (1 << 12); | ||
104 | + } | ||
105 | + if (s->vectors[ARMV7M_EXCP_MEM].pending) { | ||
106 | + val |= (1 << 13); | ||
107 | + } | ||
108 | + if (s->vectors[ARMV7M_EXCP_SVC].pending) { | ||
109 | + val |= (1 << 15); | ||
110 | + } | ||
111 | + if (s->vectors[ARMV7M_EXCP_MEM].enabled) { | ||
112 | + val |= (1 << 16); | ||
113 | + } | ||
114 | + if (s->vectors[ARMV7M_EXCP_USAGE].enabled) { | ||
115 | + val |= (1 << 18); | ||
116 | + } | ||
117 | } | ||
118 | - if (s->vectors[ARMV7M_EXCP_SVC].active) { | ||
119 | - val |= (1 << 7); | ||
120 | + if (attrs.secure || (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | ||
121 | + if (s->vectors[ARMV7M_EXCP_BUS].active) { | ||
122 | + val |= (1 << 1); | ||
123 | + } | ||
124 | + if (s->vectors[ARMV7M_EXCP_BUS].pending) { | ||
125 | + val |= (1 << 14); | ||
126 | + } | ||
127 | + if (s->vectors[ARMV7M_EXCP_BUS].enabled) { | ||
128 | + val |= (1 << 17); | ||
129 | + } | ||
130 | + if (arm_feature(&cpu->env, ARM_FEATURE_V8) && | ||
131 | + s->vectors[ARMV7M_EXCP_NMI].active) { | ||
132 | + /* NMIACT is not present in v7M */ | ||
133 | + val |= (1 << 5); | ||
134 | + } | ||
135 | } | ||
136 | + | ||
137 | + /* TODO: this is RAZ/WI from NS if DEMCR.SDME is set */ | ||
138 | if (s->vectors[ARMV7M_EXCP_DEBUG].active) { | ||
139 | val |= (1 << 8); | ||
140 | } | ||
141 | - if (s->vectors[ARMV7M_EXCP_PENDSV].active) { | ||
142 | - val |= (1 << 10); | ||
143 | - } | ||
144 | - if (s->vectors[ARMV7M_EXCP_SYSTICK].active) { | ||
145 | - val |= (1 << 11); | ||
146 | - } | ||
147 | - if (s->vectors[ARMV7M_EXCP_USAGE].pending) { | ||
148 | - val |= (1 << 12); | ||
149 | - } | ||
150 | - if (s->vectors[ARMV7M_EXCP_MEM].pending) { | ||
151 | - val |= (1 << 13); | ||
152 | - } | ||
153 | - if (s->vectors[ARMV7M_EXCP_BUS].pending) { | ||
154 | - val |= (1 << 14); | ||
155 | - } | ||
156 | - if (s->vectors[ARMV7M_EXCP_SVC].pending) { | ||
157 | - val |= (1 << 15); | ||
158 | - } | ||
159 | - if (s->vectors[ARMV7M_EXCP_MEM].enabled) { | ||
160 | - val |= (1 << 16); | ||
161 | - } | ||
162 | - if (s->vectors[ARMV7M_EXCP_BUS].enabled) { | ||
163 | - val |= (1 << 17); | ||
164 | - } | ||
165 | - if (s->vectors[ARMV7M_EXCP_USAGE].enabled) { | ||
166 | - val |= (1 << 18); | ||
167 | - } | ||
168 | return val; | ||
169 | case 0xd28: /* Configurable Fault Status. */ | ||
170 | /* The BFSR bits [15:8] are shared between security states | ||
171 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
172 | |||
173 | cpu->env.v7m.ccr[attrs.secure] = value; | ||
174 | break; | ||
175 | - case 0xd24: /* System Handler Control. */ | ||
176 | - s->vectors[ARMV7M_EXCP_MEM].active = (value & (1 << 0)) != 0; | ||
177 | - s->vectors[ARMV7M_EXCP_BUS].active = (value & (1 << 1)) != 0; | ||
178 | - s->vectors[ARMV7M_EXCP_USAGE].active = (value & (1 << 3)) != 0; | ||
179 | - s->vectors[ARMV7M_EXCP_SVC].active = (value & (1 << 7)) != 0; | ||
180 | + case 0xd24: /* System Handler Control and State (SHCSR) */ | ||
181 | + if (attrs.secure) { | ||
182 | + s->sec_vectors[ARMV7M_EXCP_MEM].active = (value & (1 << 0)) != 0; | ||
183 | + /* Secure HardFault active bit cannot be written */ | ||
184 | + s->sec_vectors[ARMV7M_EXCP_USAGE].active = (value & (1 << 3)) != 0; | ||
185 | + s->sec_vectors[ARMV7M_EXCP_SVC].active = (value & (1 << 7)) != 0; | ||
186 | + s->sec_vectors[ARMV7M_EXCP_PENDSV].active = | ||
187 | + (value & (1 << 10)) != 0; | ||
188 | + s->sec_vectors[ARMV7M_EXCP_SYSTICK].active = | ||
189 | + (value & (1 << 11)) != 0; | ||
190 | + s->sec_vectors[ARMV7M_EXCP_USAGE].pending = | ||
191 | + (value & (1 << 12)) != 0; | ||
192 | + s->sec_vectors[ARMV7M_EXCP_MEM].pending = (value & (1 << 13)) != 0; | ||
193 | + s->sec_vectors[ARMV7M_EXCP_SVC].pending = (value & (1 << 15)) != 0; | ||
194 | + s->sec_vectors[ARMV7M_EXCP_MEM].enabled = (value & (1 << 16)) != 0; | ||
195 | + s->sec_vectors[ARMV7M_EXCP_BUS].enabled = (value & (1 << 17)) != 0; | ||
196 | + s->sec_vectors[ARMV7M_EXCP_USAGE].enabled = | ||
197 | + (value & (1 << 18)) != 0; | ||
198 | + /* SecureFault not banked, but RAZ/WI to NS */ | ||
199 | + s->vectors[ARMV7M_EXCP_SECURE].active = (value & (1 << 4)) != 0; | ||
200 | + s->vectors[ARMV7M_EXCP_SECURE].enabled = (value & (1 << 19)) != 0; | ||
201 | + s->vectors[ARMV7M_EXCP_SECURE].pending = (value & (1 << 20)) != 0; | ||
202 | + } else { | ||
203 | + s->vectors[ARMV7M_EXCP_MEM].active = (value & (1 << 0)) != 0; | ||
204 | + if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
205 | + /* HARDFAULTPENDED is not present in v7M */ | ||
206 | + s->vectors[ARMV7M_EXCP_HARD].pending = (value & (1 << 21)) != 0; | ||
207 | + } | ||
208 | + s->vectors[ARMV7M_EXCP_USAGE].active = (value & (1 << 3)) != 0; | ||
209 | + s->vectors[ARMV7M_EXCP_SVC].active = (value & (1 << 7)) != 0; | ||
210 | + s->vectors[ARMV7M_EXCP_PENDSV].active = (value & (1 << 10)) != 0; | ||
211 | + s->vectors[ARMV7M_EXCP_SYSTICK].active = (value & (1 << 11)) != 0; | ||
212 | + s->vectors[ARMV7M_EXCP_USAGE].pending = (value & (1 << 12)) != 0; | ||
213 | + s->vectors[ARMV7M_EXCP_MEM].pending = (value & (1 << 13)) != 0; | ||
214 | + s->vectors[ARMV7M_EXCP_SVC].pending = (value & (1 << 15)) != 0; | ||
215 | + s->vectors[ARMV7M_EXCP_MEM].enabled = (value & (1 << 16)) != 0; | ||
216 | + s->vectors[ARMV7M_EXCP_USAGE].enabled = (value & (1 << 18)) != 0; | ||
217 | + } | ||
218 | + if (attrs.secure || (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | ||
219 | + s->vectors[ARMV7M_EXCP_BUS].active = (value & (1 << 1)) != 0; | ||
220 | + s->vectors[ARMV7M_EXCP_BUS].pending = (value & (1 << 14)) != 0; | ||
221 | + s->vectors[ARMV7M_EXCP_BUS].enabled = (value & (1 << 17)) != 0; | ||
222 | + } | ||
223 | + /* NMIACT can only be written if the write is of a zero, with | ||
224 | + * BFHFNMINS 1, and by the CPU in secure state via the NS alias. | ||
225 | + */ | ||
226 | + if (!attrs.secure && cpu->env.v7m.secure && | ||
227 | + (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) && | ||
228 | + (value & (1 << 5)) == 0) { | ||
229 | + s->vectors[ARMV7M_EXCP_NMI].active = 0; | ||
230 | + } | ||
231 | + /* HARDFAULTACT can only be written if the write is of a zero | ||
232 | + * to the non-secure HardFault state by the CPU in secure state. | ||
233 | + * The only case where we can be targeting the non-secure HF state | ||
234 | + * when in secure state is if this is a write via the NS alias | ||
235 | + * and BFHFNMINS is 1. | ||
236 | + */ | ||
237 | + if (!attrs.secure && cpu->env.v7m.secure && | ||
238 | + (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) && | ||
239 | + (value & (1 << 2)) == 0) { | ||
240 | + s->vectors[ARMV7M_EXCP_HARD].active = 0; | ||
241 | + } | ||
242 | + | ||
243 | + /* TODO: this is RAZ/WI from NS if DEMCR.SDME is set */ | ||
244 | s->vectors[ARMV7M_EXCP_DEBUG].active = (value & (1 << 8)) != 0; | ||
245 | - s->vectors[ARMV7M_EXCP_PENDSV].active = (value & (1 << 10)) != 0; | ||
246 | - s->vectors[ARMV7M_EXCP_SYSTICK].active = (value & (1 << 11)) != 0; | ||
247 | - s->vectors[ARMV7M_EXCP_USAGE].pending = (value & (1 << 12)) != 0; | ||
248 | - s->vectors[ARMV7M_EXCP_MEM].pending = (value & (1 << 13)) != 0; | ||
249 | - s->vectors[ARMV7M_EXCP_BUS].pending = (value & (1 << 14)) != 0; | ||
250 | - s->vectors[ARMV7M_EXCP_SVC].pending = (value & (1 << 15)) != 0; | ||
251 | - s->vectors[ARMV7M_EXCP_MEM].enabled = (value & (1 << 16)) != 0; | ||
252 | - s->vectors[ARMV7M_EXCP_BUS].enabled = (value & (1 << 17)) != 0; | ||
253 | - s->vectors[ARMV7M_EXCP_USAGE].enabled = (value & (1 << 18)) != 0; | ||
254 | nvic_irq_update(s); | ||
255 | break; | ||
256 | case 0xd28: /* Configurable Fault Status. */ | ||
257 | -- | 127 | -- |
258 | 2.7.4 | 128 | 2.20.1 |
259 | 129 | ||
260 | 130 | diff view generated by jsdifflib |
1 | From: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 1 | Add a simple test of the CMSDK dual timer, since we're about to do |
---|---|---|---|
2 | some refactoring of how it is clocked. | ||
2 | 3 | ||
3 | Emulated Emcraft's Smartfusion2 System On Module starter | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | kit. | 5 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
8 | Message-id: 20210128114145.20536-6-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-6-peter.maydell@linaro.org | ||
10 | --- | ||
11 | tests/qtest/cmsdk-apb-dualtimer-test.c | 130 +++++++++++++++++++++++++ | ||
12 | MAINTAINERS | 1 + | ||
13 | tests/qtest/meson.build | 1 + | ||
14 | 3 files changed, 132 insertions(+) | ||
15 | create mode 100644 tests/qtest/cmsdk-apb-dualtimer-test.c | ||
5 | 16 | ||
6 | Signed-off-by: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 17 | diff --git a/tests/qtest/cmsdk-apb-dualtimer-test.c b/tests/qtest/cmsdk-apb-dualtimer-test.c |
7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20170920201737.25723-6-f4bug@amsat.org | ||
9 | [PMD: drop cpu_model to directly use cpu type] | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/Makefile.objs | 2 +- | ||
13 | hw/arm/msf2-som.c | 105 +++++++++++++++++++++++++++++++++++++++++++++++++++ | ||
14 | 2 files changed, 106 insertions(+), 1 deletion(-) | ||
15 | create mode 100644 hw/arm/msf2-som.c | ||
16 | |||
17 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/hw/arm/Makefile.objs | ||
20 | +++ b/hw/arm/Makefile.objs | ||
21 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_FSL_IMX31) += fsl-imx31.o kzm.o | ||
22 | obj-$(CONFIG_FSL_IMX6) += fsl-imx6.o sabrelite.o | ||
23 | obj-$(CONFIG_ASPEED_SOC) += aspeed_soc.o aspeed.o | ||
24 | obj-$(CONFIG_MPS2) += mps2.o | ||
25 | -obj-$(CONFIG_MSF2) += msf2-soc.o | ||
26 | +obj-$(CONFIG_MSF2) += msf2-soc.o msf2-som.o | ||
27 | diff --git a/hw/arm/msf2-som.c b/hw/arm/msf2-som.c | ||
28 | new file mode 100644 | 18 | new file mode 100644 |
29 | index XXXXXXX..XXXXXXX | 19 | index XXXXXXX..XXXXXXX |
30 | --- /dev/null | 20 | --- /dev/null |
31 | +++ b/hw/arm/msf2-som.c | 21 | +++ b/tests/qtest/cmsdk-apb-dualtimer-test.c |
32 | @@ -XXX,XX +XXX,XX @@ | 22 | @@ -XXX,XX +XXX,XX @@ |
33 | +/* | 23 | +/* |
34 | + * SmartFusion2 SOM starter kit(from Emcraft) emulation. | 24 | + * QTest testcase for the CMSDK APB dualtimer device |
35 | + * | 25 | + * |
36 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | 26 | + * Copyright (c) 2021 Linaro Limited |
37 | + * | 27 | + * |
38 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 28 | + * This program is free software; you can redistribute it and/or modify it |
39 | + * of this software and associated documentation files (the "Software"), to deal | 29 | + * under the terms of the GNU General Public License as published by the |
40 | + * in the Software without restriction, including without limitation the rights | 30 | + * Free Software Foundation; either version 2 of the License, or |
41 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 31 | + * (at your option) any later version. |
42 | + * copies of the Software, and to permit persons to whom the Software is | ||
43 | + * furnished to do so, subject to the following conditions: | ||
44 | + * | 32 | + * |
45 | + * The above copyright notice and this permission notice shall be included in | 33 | + * This program is distributed in the hope that it will be useful, but WITHOUT |
46 | + * all copies or substantial portions of the Software. | 34 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
47 | + * | 35 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License |
48 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 36 | + * for more details. |
49 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
50 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
51 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
52 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
53 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
54 | + * THE SOFTWARE. | ||
55 | + */ | 37 | + */ |
56 | + | 38 | + |
57 | +#include "qemu/osdep.h" | 39 | +#include "qemu/osdep.h" |
58 | +#include "qapi/error.h" | 40 | +#include "libqtest-single.h" |
59 | +#include "qemu/error-report.h" | ||
60 | +#include "hw/boards.h" | ||
61 | +#include "hw/arm/arm.h" | ||
62 | +#include "exec/address-spaces.h" | ||
63 | +#include "qemu/cutils.h" | ||
64 | +#include "hw/arm/msf2-soc.h" | ||
65 | +#include "cpu.h" | ||
66 | + | 41 | + |
67 | +#define DDR_BASE_ADDRESS 0xA0000000 | 42 | +/* IoTKit/ARMSSE dualtimer; driven at 25MHz in mps2-an385, so 40ns per tick */ |
68 | +#define DDR_SIZE (64 * M_BYTE) | 43 | +#define TIMER_BASE 0x40002000 |
69 | + | 44 | + |
70 | +#define M2S010_ENVM_SIZE (256 * K_BYTE) | 45 | +#define TIMER1LOAD 0 |
71 | +#define M2S010_ESRAM_SIZE (64 * K_BYTE) | 46 | +#define TIMER1VALUE 4 |
47 | +#define TIMER1CONTROL 8 | ||
48 | +#define TIMER1INTCLR 0xc | ||
49 | +#define TIMER1RIS 0x10 | ||
50 | +#define TIMER1MIS 0x14 | ||
51 | +#define TIMER1BGLOAD 0x18 | ||
72 | + | 52 | + |
73 | +static void emcraft_sf2_s2s010_init(MachineState *machine) | 53 | +#define TIMER2LOAD 0x20 |
54 | +#define TIMER2VALUE 0x24 | ||
55 | +#define TIMER2CONTROL 0x28 | ||
56 | +#define TIMER2INTCLR 0x2c | ||
57 | +#define TIMER2RIS 0x30 | ||
58 | +#define TIMER2MIS 0x34 | ||
59 | +#define TIMER2BGLOAD 0x38 | ||
60 | + | ||
61 | +#define CTRL_ENABLE (1 << 7) | ||
62 | +#define CTRL_PERIODIC (1 << 6) | ||
63 | +#define CTRL_INTEN (1 << 5) | ||
64 | +#define CTRL_PRESCALE_1 (0 << 2) | ||
65 | +#define CTRL_PRESCALE_16 (1 << 2) | ||
66 | +#define CTRL_PRESCALE_256 (2 << 2) | ||
67 | +#define CTRL_32BIT (1 << 1) | ||
68 | +#define CTRL_ONESHOT (1 << 0) | ||
69 | + | ||
70 | +static void test_dualtimer(void) | ||
74 | +{ | 71 | +{ |
75 | + DeviceState *dev; | 72 | + g_assert_true(readl(TIMER_BASE + TIMER1RIS) == 0); |
76 | + DeviceState *spi_flash; | ||
77 | + MSF2State *soc; | ||
78 | + MachineClass *mc = MACHINE_GET_CLASS(machine); | ||
79 | + DriveInfo *dinfo = drive_get_next(IF_MTD); | ||
80 | + qemu_irq cs_line; | ||
81 | + SSIBus *spi_bus; | ||
82 | + MemoryRegion *sysmem = get_system_memory(); | ||
83 | + MemoryRegion *ddr = g_new(MemoryRegion, 1); | ||
84 | + | 73 | + |
85 | + if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) { | 74 | + /* Start timer: will fire after 40000 ns */ |
86 | + error_report("This board can only be used with CPU %s", | 75 | + writel(TIMER_BASE + TIMER1LOAD, 1000); |
87 | + mc->default_cpu_type); | 76 | + /* enable in free-running, wrapping, interrupt mode */ |
88 | + } | 77 | + writel(TIMER_BASE + TIMER1CONTROL, CTRL_ENABLE | CTRL_INTEN); |
89 | + | 78 | + |
90 | + memory_region_init_ram(ddr, NULL, "ddr-ram", DDR_SIZE, | 79 | + /* Step to just past the 500th tick and check VALUE */ |
91 | + &error_fatal); | 80 | + clock_step(500 * 40 + 1); |
92 | + memory_region_add_subregion(sysmem, DDR_BASE_ADDRESS, ddr); | 81 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1RIS), ==, 0); |
82 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1VALUE), ==, 500); | ||
93 | + | 83 | + |
94 | + dev = qdev_create(NULL, TYPE_MSF2_SOC); | 84 | + /* Just past the 1000th tick: timer should have fired */ |
95 | + qdev_prop_set_string(dev, "part-name", "M2S010"); | 85 | + clock_step(500 * 40); |
96 | + qdev_prop_set_string(dev, "cpu-type", mc->default_cpu_type); | 86 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1RIS), ==, 1); |
97 | + | 87 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1VALUE), ==, 0); |
98 | + qdev_prop_set_uint64(dev, "eNVM-size", M2S010_ENVM_SIZE); | ||
99 | + qdev_prop_set_uint64(dev, "eSRAM-size", M2S010_ESRAM_SIZE); | ||
100 | + | 88 | + |
101 | + /* | 89 | + /* |
102 | + * CPU clock and peripheral clocks(APB0, APB1)are configurable | 90 | + * We are in free-running wrapping 16-bit mode, so on the following |
103 | + * in Libero. CPU clock is divided by APB0 and APB1 divisors for | 91 | + * tick VALUE should have wrapped round to 0xffff. |
104 | + * peripherals. Emcraft's SoM kit comes with these settings by default. | ||
105 | + */ | 92 | + */ |
106 | + qdev_prop_set_uint32(dev, "m3clk", 142 * 1000000); | 93 | + clock_step(40); |
107 | + qdev_prop_set_uint32(dev, "apb0div", 2); | 94 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1VALUE), ==, 0xffff); |
108 | + qdev_prop_set_uint32(dev, "apb1div", 2); | ||
109 | + | 95 | + |
110 | + object_property_set_bool(OBJECT(dev), true, "realized", &error_fatal); | 96 | + /* Check that any write to INTCLR clears interrupt */ |
97 | + writel(TIMER_BASE + TIMER1INTCLR, 1); | ||
98 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1RIS), ==, 0); | ||
111 | + | 99 | + |
112 | + soc = MSF2_SOC(dev); | 100 | + /* Turn off the timer */ |
113 | + | 101 | + writel(TIMER_BASE + TIMER1CONTROL, 0); |
114 | + /* Attach SPI flash to SPI0 controller */ | ||
115 | + spi_bus = (SSIBus *)qdev_get_child_bus(dev, "spi0"); | ||
116 | + spi_flash = ssi_create_slave_no_init(spi_bus, "s25sl12801"); | ||
117 | + qdev_prop_set_uint8(spi_flash, "spansion-cr2nv", 1); | ||
118 | + if (dinfo) { | ||
119 | + qdev_prop_set_drive(spi_flash, "drive", blk_by_legacy_dinfo(dinfo), | ||
120 | + &error_fatal); | ||
121 | + } | ||
122 | + qdev_init_nofail(spi_flash); | ||
123 | + cs_line = qdev_get_gpio_in_named(spi_flash, SSI_GPIO_CS, 0); | ||
124 | + sysbus_connect_irq(SYS_BUS_DEVICE(&soc->spi[0]), 1, cs_line); | ||
125 | + | ||
126 | + armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, | ||
127 | + soc->envm_size); | ||
128 | +} | 102 | +} |
129 | + | 103 | + |
130 | +static void emcraft_sf2_machine_init(MachineClass *mc) | 104 | +static void test_prescale(void) |
131 | +{ | 105 | +{ |
132 | + mc->desc = "SmartFusion2 SOM kit from Emcraft (M2S010)"; | 106 | + g_assert_true(readl(TIMER_BASE + TIMER2RIS) == 0); |
133 | + mc->init = emcraft_sf2_s2s010_init; | 107 | + |
134 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3"); | 108 | + /* Start timer: will fire after 40 * 256 * 1000 == 1024000 ns */ |
109 | + writel(TIMER_BASE + TIMER2LOAD, 1000); | ||
110 | + /* enable in periodic, wrapping, interrupt mode, prescale 256 */ | ||
111 | + writel(TIMER_BASE + TIMER2CONTROL, | ||
112 | + CTRL_ENABLE | CTRL_INTEN | CTRL_PERIODIC | CTRL_PRESCALE_256); | ||
113 | + | ||
114 | + /* Step to just past the 500th tick and check VALUE */ | ||
115 | + clock_step(40 * 256 * 501); | ||
116 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2RIS), ==, 0); | ||
117 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2VALUE), ==, 500); | ||
118 | + | ||
119 | + /* Just past the 1000th tick: timer should have fired */ | ||
120 | + clock_step(40 * 256 * 500); | ||
121 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2RIS), ==, 1); | ||
122 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2VALUE), ==, 0); | ||
123 | + | ||
124 | + /* In periodic mode the tick VALUE now reloads */ | ||
125 | + clock_step(40 * 256); | ||
126 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2VALUE), ==, 1000); | ||
127 | + | ||
128 | + /* Check that any write to INTCLR clears interrupt */ | ||
129 | + writel(TIMER_BASE + TIMER2INTCLR, 1); | ||
130 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2RIS), ==, 0); | ||
131 | + | ||
132 | + /* Turn off the timer */ | ||
133 | + writel(TIMER_BASE + TIMER2CONTROL, 0); | ||
135 | +} | 134 | +} |
136 | + | 135 | + |
137 | +DEFINE_MACHINE("emcraft-sf2", emcraft_sf2_machine_init) | 136 | +int main(int argc, char **argv) |
137 | +{ | ||
138 | + int r; | ||
139 | + | ||
140 | + g_test_init(&argc, &argv, NULL); | ||
141 | + | ||
142 | + qtest_start("-machine mps2-an385"); | ||
143 | + | ||
144 | + qtest_add_func("/cmsdk-apb-dualtimer/dualtimer", test_dualtimer); | ||
145 | + qtest_add_func("/cmsdk-apb-dualtimer/prescale", test_prescale); | ||
146 | + | ||
147 | + r = g_test_run(); | ||
148 | + | ||
149 | + qtest_end(); | ||
150 | + | ||
151 | + return r; | ||
152 | +} | ||
153 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
154 | index XXXXXXX..XXXXXXX 100644 | ||
155 | --- a/MAINTAINERS | ||
156 | +++ b/MAINTAINERS | ||
157 | @@ -XXX,XX +XXX,XX @@ F: include/hw/timer/cmsdk-apb-timer.h | ||
158 | F: tests/qtest/cmsdk-apb-timer-test.c | ||
159 | F: hw/timer/cmsdk-apb-dualtimer.c | ||
160 | F: include/hw/timer/cmsdk-apb-dualtimer.h | ||
161 | +F: tests/qtest/cmsdk-apb-dualtimer-test.c | ||
162 | F: hw/char/cmsdk-apb-uart.c | ||
163 | F: include/hw/char/cmsdk-apb-uart.h | ||
164 | F: hw/watchdog/cmsdk-apb-watchdog.c | ||
165 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
166 | index XXXXXXX..XXXXXXX 100644 | ||
167 | --- a/tests/qtest/meson.build | ||
168 | +++ b/tests/qtest/meson.build | ||
169 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ | ||
170 | 'npcm7xx_timer-test', | ||
171 | 'npcm7xx_watchdog_timer-test'] | ||
172 | qtests_arm = \ | ||
173 | + (config_all_devices.has_key('CONFIG_CMSDK_APB_DUALTIMER') ? ['cmsdk-apb-dualtimer-test'] : []) + \ | ||
174 | (config_all_devices.has_key('CONFIG_CMSDK_APB_TIMER') ? ['cmsdk-apb-timer-test'] : []) + \ | ||
175 | (config_all_devices.has_key('CONFIG_CMSDK_APB_WATCHDOG') ? ['cmsdk-apb-watchdog-test'] : []) + \ | ||
176 | (config_all_devices.has_key('CONFIG_PFLASH_CFI02') ? ['pflash-cfi02-test'] : []) + \ | ||
138 | -- | 177 | -- |
139 | 2.7.4 | 178 | 2.20.1 |
140 | 179 | ||
141 | 180 | diff view generated by jsdifflib |
1 | The Application Interrupt and Reset Control Register has some changes | 1 | The state struct for the CMSDK APB timer device doesn't follow our |
---|---|---|---|
2 | for v8M: | 2 | usual naming convention of camelcase -- "CMSDK" and "APB" are both |
3 | * new bits SYSRESETREQS, BFHFNMINS and PRIS: these all have | 3 | acronyms, but "TIMER" is not so should not be all-uppercase. |
4 | real state if the security extension is implemented and otherwise | 4 | Globally rename the struct to "CMSDKAPBTimer" (bringing it into line |
5 | are constant | 5 | with CMSDKAPBWatchdog and CMSDKAPBDualTimer; CMSDKAPBUART remains |
6 | * the PRIGROUP field is banked between security states | 6 | as-is because "UART" is an acronym). |
7 | * non-secure code can be blocked from using the SYSRESET bit | ||
8 | to reset the system if SYSRESETREQS is set | ||
9 | 7 | ||
10 | Implement the new state and the changes to register read and write. | 8 | Commit created with: |
11 | For the moment we ignore the effects of the secure PRIGROUP. | 9 | perl -p -i -e 's/CMSDKAPBTIMER/CMSDKAPBTimer/g' hw/timer/cmsdk-apb-timer.c include/hw/arm/armsse.h include/hw/timer/cmsdk-apb-timer.h |
12 | We will implement the effects of PRIS and BFHFNMIS later. | ||
13 | 10 | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
16 | Message-id: 1505240046-11454-6-git-send-email-peter.maydell@linaro.org | 13 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
14 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Message-id: 20210128114145.20536-7-peter.maydell@linaro.org | ||
16 | Message-id: 20210121190622.22000-7-peter.maydell@linaro.org | ||
17 | --- | 17 | --- |
18 | include/hw/intc/armv7m_nvic.h | 3 ++- | 18 | include/hw/arm/armsse.h | 6 +++--- |
19 | target/arm/cpu.h | 12 +++++++++++ | 19 | include/hw/timer/cmsdk-apb-timer.h | 4 ++-- |
20 | hw/intc/armv7m_nvic.c | 49 +++++++++++++++++++++++++++++++++---------- | 20 | hw/timer/cmsdk-apb-timer.c | 28 ++++++++++++++-------------- |
21 | target/arm/cpu.c | 7 +++++++ | 21 | 3 files changed, 19 insertions(+), 19 deletions(-) |
22 | 4 files changed, 59 insertions(+), 12 deletions(-) | ||
23 | 22 | ||
24 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h | 23 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h |
25 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/include/hw/intc/armv7m_nvic.h | 25 | --- a/include/hw/arm/armsse.h |
27 | +++ b/include/hw/intc/armv7m_nvic.h | 26 | +++ b/include/hw/arm/armsse.h |
28 | @@ -XXX,XX +XXX,XX @@ typedef struct NVICState { | 27 | @@ -XXX,XX +XXX,XX @@ struct ARMSSE { |
29 | * Entries in sec_vectors[] for non-banked exception numbers are unused. | 28 | TZPPC apb_ppc0; |
30 | */ | 29 | TZPPC apb_ppc1; |
31 | VecInfo sec_vectors[NVIC_INTERNAL_VECTORS]; | 30 | TZMPC mpc[IOTS_NUM_MPC]; |
32 | - uint32_t prigroup; | 31 | - CMSDKAPBTIMER timer0; |
33 | + /* The PRIGROUP field in AIRCR is banked */ | 32 | - CMSDKAPBTIMER timer1; |
34 | + uint32_t prigroup[M_REG_NUM_BANKS]; | 33 | - CMSDKAPBTIMER s32ktimer; |
35 | 34 | + CMSDKAPBTimer timer0; | |
36 | /* The following fields are all cached state that can be recalculated | 35 | + CMSDKAPBTimer timer1; |
37 | * from the vectors[] and sec_vectors[] arrays and the prigroup field: | 36 | + CMSDKAPBTimer s32ktimer; |
38 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 37 | qemu_or_irq ppc_irq_orgate; |
38 | SplitIRQ sec_resp_splitter; | ||
39 | SplitIRQ ppc_irq_splitter[NUM_PPCS]; | ||
40 | diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h | ||
39 | index XXXXXXX..XXXXXXX 100644 | 41 | index XXXXXXX..XXXXXXX 100644 |
40 | --- a/target/arm/cpu.h | 42 | --- a/include/hw/timer/cmsdk-apb-timer.h |
41 | +++ b/target/arm/cpu.h | 43 | +++ b/include/hw/timer/cmsdk-apb-timer.h |
42 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 44 | @@ -XXX,XX +XXX,XX @@ |
43 | int exception; | 45 | #include "qom/object.h" |
44 | uint32_t primask[M_REG_NUM_BANKS]; | 46 | |
45 | uint32_t faultmask[M_REG_NUM_BANKS]; | 47 | #define TYPE_CMSDK_APB_TIMER "cmsdk-apb-timer" |
46 | + uint32_t aircr; /* only holds r/w state if security extn implemented */ | 48 | -OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTIMER, CMSDK_APB_TIMER) |
47 | uint32_t secure; /* Is CPU in Secure state? (not guest visible) */ | 49 | +OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTimer, CMSDK_APB_TIMER) |
48 | } v7m; | 50 | |
49 | 51 | -struct CMSDKAPBTIMER { | |
50 | @@ -XXX,XX +XXX,XX @@ FIELD(V7M_CCR, STKALIGN, 9, 1) | 52 | +struct CMSDKAPBTimer { |
51 | FIELD(V7M_CCR, DC, 16, 1) | 53 | /*< private >*/ |
52 | FIELD(V7M_CCR, IC, 17, 1) | 54 | SysBusDevice parent_obj; |
53 | 55 | ||
54 | +/* V7M AIRCR bits */ | 56 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c |
55 | +FIELD(V7M_AIRCR, VECTRESET, 0, 1) | ||
56 | +FIELD(V7M_AIRCR, VECTCLRACTIVE, 1, 1) | ||
57 | +FIELD(V7M_AIRCR, SYSRESETREQ, 2, 1) | ||
58 | +FIELD(V7M_AIRCR, SYSRESETREQS, 3, 1) | ||
59 | +FIELD(V7M_AIRCR, PRIGROUP, 8, 3) | ||
60 | +FIELD(V7M_AIRCR, BFHFNMINS, 13, 1) | ||
61 | +FIELD(V7M_AIRCR, PRIS, 14, 1) | ||
62 | +FIELD(V7M_AIRCR, ENDIANNESS, 15, 1) | ||
63 | +FIELD(V7M_AIRCR, VECTKEY, 16, 16) | ||
64 | + | ||
65 | /* V7M CFSR bits for MMFSR */ | ||
66 | FIELD(V7M_CFSR, IACCVIOL, 0, 1) | ||
67 | FIELD(V7M_CFSR, DACCVIOL, 1, 1) | ||
68 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | 57 | index XXXXXXX..XXXXXXX 100644 |
70 | --- a/hw/intc/armv7m_nvic.c | 58 | --- a/hw/timer/cmsdk-apb-timer.c |
71 | +++ b/hw/intc/armv7m_nvic.c | 59 | +++ b/hw/timer/cmsdk-apb-timer.c |
72 | @@ -XXX,XX +XXX,XX @@ static bool nvic_isrpending(NVICState *s) | 60 | @@ -XXX,XX +XXX,XX @@ static const int timer_id[] = { |
73 | */ | 61 | 0x0d, 0xf0, 0x05, 0xb1, /* CID0..CID3 */ |
74 | static inline uint32_t nvic_gprio_mask(NVICState *s) | 62 | }; |
63 | |||
64 | -static void cmsdk_apb_timer_update(CMSDKAPBTIMER *s) | ||
65 | +static void cmsdk_apb_timer_update(CMSDKAPBTimer *s) | ||
75 | { | 66 | { |
76 | - return ~0U << (s->prigroup + 1); | 67 | qemu_set_irq(s->timerint, !!(s->intstatus & R_INTSTATUS_IRQ_MASK)); |
77 | + return ~0U << (s->prigroup[M_REG_NS] + 1); | ||
78 | } | 68 | } |
79 | 69 | ||
80 | /* Recompute vectpending and exception_prio */ | 70 | static uint64_t cmsdk_apb_timer_read(void *opaque, hwaddr offset, unsigned size) |
81 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 71 | { |
82 | return val; | 72 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(opaque); |
83 | case 0xd08: /* Vector Table Offset. */ | 73 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque); |
84 | return cpu->env.v7m.vecbase[attrs.secure]; | 74 | uint64_t r; |
85 | - case 0xd0c: /* Application Interrupt/Reset Control. */ | 75 | |
86 | - return 0xfa050000 | (s->prigroup << 8); | 76 | switch (offset) { |
87 | + case 0xd0c: /* Application Interrupt/Reset Control (AIRCR) */ | 77 | @@ -XXX,XX +XXX,XX @@ static uint64_t cmsdk_apb_timer_read(void *opaque, hwaddr offset, unsigned size) |
88 | + val = 0xfa050000 | (s->prigroup[attrs.secure] << 8); | 78 | static void cmsdk_apb_timer_write(void *opaque, hwaddr offset, uint64_t value, |
89 | + if (attrs.secure) { | 79 | unsigned size) |
90 | + /* s->aircr stores PRIS, BFHFNMINS, SYSRESETREQS */ | 80 | { |
91 | + val |= cpu->env.v7m.aircr; | 81 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(opaque); |
92 | + } else { | 82 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque); |
93 | + if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { | 83 | |
94 | + /* BFHFNMINS is R/O from NS; other bits are RAZ/WI. If | 84 | trace_cmsdk_apb_timer_write(offset, value, size); |
95 | + * security isn't supported then BFHFNMINS is RAO (and | 85 | |
96 | + * the bit in env.v7m.aircr is always set). | 86 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps cmsdk_apb_timer_ops = { |
97 | + */ | 87 | |
98 | + val |= cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK; | 88 | static void cmsdk_apb_timer_tick(void *opaque) |
99 | + } | 89 | { |
100 | + } | 90 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(opaque); |
101 | + return val; | 91 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque); |
102 | case 0xd10: /* System Control. */ | 92 | |
103 | /* TODO: Implement SLEEPONEXIT. */ | 93 | if (s->ctrl & R_CTRL_IRQEN_MASK) { |
104 | return 0; | 94 | s->intstatus |= R_INTSTATUS_IRQ_MASK; |
105 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | 95 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_tick(void *opaque) |
106 | case 0xd08: /* Vector Table Offset. */ | 96 | |
107 | cpu->env.v7m.vecbase[attrs.secure] = value & 0xffffff80; | 97 | static void cmsdk_apb_timer_reset(DeviceState *dev) |
108 | break; | 98 | { |
109 | - case 0xd0c: /* Application Interrupt/Reset Control. */ | 99 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(dev); |
110 | - if ((value >> 16) == 0x05fa) { | 100 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(dev); |
111 | - if (value & 4) { | 101 | |
112 | - qemu_irq_pulse(s->sysresetreq); | 102 | trace_cmsdk_apb_timer_reset(); |
113 | + case 0xd0c: /* Application Interrupt/Reset Control (AIRCR) */ | 103 | s->ctrl = 0; |
114 | + if ((value >> R_V7M_AIRCR_VECTKEY_SHIFT) == 0x05fa) { | 104 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_reset(DeviceState *dev) |
115 | + if (value & R_V7M_AIRCR_SYSRESETREQ_MASK) { | 105 | static void cmsdk_apb_timer_init(Object *obj) |
116 | + if (attrs.secure || | 106 | { |
117 | + !(cpu->env.v7m.aircr & R_V7M_AIRCR_SYSRESETREQS_MASK)) { | 107 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
118 | + qemu_irq_pulse(s->sysresetreq); | 108 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(obj); |
119 | + } | 109 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(obj); |
120 | } | 110 | |
121 | - if (value & 2) { | 111 | memory_region_init_io(&s->iomem, obj, &cmsdk_apb_timer_ops, |
122 | + if (value & R_V7M_AIRCR_VECTCLRACTIVE_MASK) { | 112 | s, "cmsdk-apb-timer", 0x1000); |
123 | qemu_log_mask(LOG_GUEST_ERROR, | 113 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_init(Object *obj) |
124 | "Setting VECTCLRACTIVE when not in DEBUG mode " | 114 | |
125 | "is UNPREDICTABLE\n"); | 115 | static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) |
126 | } | 116 | { |
127 | - if (value & 1) { | 117 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(dev); |
128 | + if (value & R_V7M_AIRCR_VECTRESET_MASK) { | 118 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(dev); |
129 | + /* NB: this bit is RES0 in v8M */ | 119 | |
130 | qemu_log_mask(LOG_GUEST_ERROR, | 120 | if (s->pclk_frq == 0) { |
131 | "Setting VECTRESET when not in DEBUG mode " | 121 | error_setg(errp, "CMSDK APB timer: pclk-frq property must be set"); |
132 | "is UNPREDICTABLE\n"); | 122 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_timer_vmstate = { |
133 | } | 123 | .version_id = 1, |
134 | - s->prigroup = extract32(value, 8, 3); | 124 | .minimum_version_id = 1, |
135 | + s->prigroup[attrs.secure] = extract32(value, | ||
136 | + R_V7M_AIRCR_PRIGROUP_SHIFT, | ||
137 | + R_V7M_AIRCR_PRIGROUP_LENGTH); | ||
138 | + if (attrs.secure) { | ||
139 | + /* These bits are only writable by secure */ | ||
140 | + cpu->env.v7m.aircr = value & | ||
141 | + (R_V7M_AIRCR_SYSRESETREQS_MASK | | ||
142 | + R_V7M_AIRCR_BFHFNMINS_MASK | | ||
143 | + R_V7M_AIRCR_PRIS_MASK); | ||
144 | + } | ||
145 | nvic_irq_update(s); | ||
146 | } | ||
147 | break; | ||
148 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_nvic_security = { | ||
149 | .fields = (VMStateField[]) { | 125 | .fields = (VMStateField[]) { |
150 | VMSTATE_STRUCT_ARRAY(sec_vectors, NVICState, NVIC_INTERNAL_VECTORS, 1, | 126 | - VMSTATE_PTIMER(timer, CMSDKAPBTIMER), |
151 | vmstate_VecInfo, VecInfo), | 127 | - VMSTATE_UINT32(ctrl, CMSDKAPBTIMER), |
152 | + VMSTATE_UINT32(prigroup[M_REG_S], NVICState), | 128 | - VMSTATE_UINT32(value, CMSDKAPBTIMER), |
129 | - VMSTATE_UINT32(reload, CMSDKAPBTIMER), | ||
130 | - VMSTATE_UINT32(intstatus, CMSDKAPBTIMER), | ||
131 | + VMSTATE_PTIMER(timer, CMSDKAPBTimer), | ||
132 | + VMSTATE_UINT32(ctrl, CMSDKAPBTimer), | ||
133 | + VMSTATE_UINT32(value, CMSDKAPBTimer), | ||
134 | + VMSTATE_UINT32(reload, CMSDKAPBTimer), | ||
135 | + VMSTATE_UINT32(intstatus, CMSDKAPBTimer), | ||
153 | VMSTATE_END_OF_LIST() | 136 | VMSTATE_END_OF_LIST() |
154 | } | 137 | } |
155 | }; | 138 | }; |
156 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_nvic = { | 139 | |
157 | .fields = (VMStateField[]) { | 140 | static Property cmsdk_apb_timer_properties[] = { |
158 | VMSTATE_STRUCT_ARRAY(vectors, NVICState, NVIC_MAX_VECTORS, 1, | 141 | - DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBTIMER, pclk_frq, 0), |
159 | vmstate_VecInfo, VecInfo), | 142 | + DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBTimer, pclk_frq, 0), |
160 | - VMSTATE_UINT32(prigroup, NVICState), | 143 | DEFINE_PROP_END_OF_LIST(), |
161 | + VMSTATE_UINT32(prigroup[M_REG_NS], NVICState), | 144 | }; |
162 | VMSTATE_END_OF_LIST() | 145 | |
163 | }, | 146 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_class_init(ObjectClass *klass, void *data) |
164 | .subsections = (const VMStateDescription*[]) { | 147 | static const TypeInfo cmsdk_apb_timer_info = { |
165 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 148 | .name = TYPE_CMSDK_APB_TIMER, |
166 | index XXXXXXX..XXXXXXX 100644 | 149 | .parent = TYPE_SYS_BUS_DEVICE, |
167 | --- a/target/arm/cpu.c | 150 | - .instance_size = sizeof(CMSDKAPBTIMER), |
168 | +++ b/target/arm/cpu.c | 151 | + .instance_size = sizeof(CMSDKAPBTimer), |
169 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | 152 | .instance_init = cmsdk_apb_timer_init, |
170 | 153 | .class_init = cmsdk_apb_timer_class_init, | |
171 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | 154 | }; |
172 | env->v7m.secure = true; | ||
173 | + } else { | ||
174 | + /* This bit resets to 0 if security is supported, but 1 if | ||
175 | + * it is not. The bit is not present in v7M, but we set it | ||
176 | + * here so we can avoid having to make checks on it conditional | ||
177 | + * on ARM_FEATURE_V8 (we don't let the guest see the bit). | ||
178 | + */ | ||
179 | + env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK; | ||
180 | } | ||
181 | |||
182 | /* In v7M the reset value of this bit is IMPDEF, but ARM recommends | ||
183 | -- | 155 | -- |
184 | 2.7.4 | 156 | 2.20.1 |
185 | 157 | ||
186 | 158 | diff view generated by jsdifflib |
1 | The ICSR NVIC register is banked for v8M. This doesn't | 1 | As the first step in converting the CMSDK_APB_TIMER device to the |
---|---|---|---|
2 | require any new state, but it does mean that some bits | 2 | Clock framework, add a Clock input. For the moment we do nothing |
3 | are controlled by BFHNFNMINS and some bits must work | 3 | with this clock; we will change the behaviour from using the pclk-frq |
4 | with the correct banked exception. There is also a new | 4 | property to using the Clock once all the users of this device have |
5 | in v8M PENDNMICLR bit. | 5 | been converted to wire up the Clock. |
6 | |||
7 | Since the device doesn't already have a doc comment for its "QEMU | ||
8 | interface", we add one including the new Clock. | ||
9 | |||
10 | This is a migration compatibility break for machines mps2-an505, | ||
11 | mps2-an521, musca-a, musca-b1. | ||
6 | 12 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
9 | Message-id: 1505240046-11454-18-git-send-email-peter.maydell@linaro.org | 15 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
16 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
17 | Message-id: 20210128114145.20536-8-peter.maydell@linaro.org | ||
18 | Message-id: 20210121190622.22000-8-peter.maydell@linaro.org | ||
10 | --- | 19 | --- |
11 | hw/intc/armv7m_nvic.c | 45 ++++++++++++++++++++++++++++++++------------- | 20 | include/hw/timer/cmsdk-apb-timer.h | 9 +++++++++ |
12 | 1 file changed, 32 insertions(+), 13 deletions(-) | 21 | hw/timer/cmsdk-apb-timer.c | 7 +++++-- |
22 | 2 files changed, 14 insertions(+), 2 deletions(-) | ||
13 | 23 | ||
14 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 24 | diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h |
15 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/intc/armv7m_nvic.c | 26 | --- a/include/hw/timer/cmsdk-apb-timer.h |
17 | +++ b/hw/intc/armv7m_nvic.c | 27 | +++ b/include/hw/timer/cmsdk-apb-timer.h |
18 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 28 | @@ -XXX,XX +XXX,XX @@ |
19 | } | 29 | #include "hw/qdev-properties.h" |
20 | case 0xd00: /* CPUID Base. */ | 30 | #include "hw/sysbus.h" |
21 | return cpu->midr; | 31 | #include "hw/ptimer.h" |
22 | - case 0xd04: /* Interrupt Control State. */ | 32 | +#include "hw/clock.h" |
23 | + case 0xd04: /* Interrupt Control State (ICSR) */ | 33 | #include "qom/object.h" |
24 | /* VECTACTIVE */ | 34 | |
25 | val = cpu->env.v7m.exception; | 35 | #define TYPE_CMSDK_APB_TIMER "cmsdk-apb-timer" |
26 | /* VECTPENDING */ | 36 | OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTimer, CMSDK_APB_TIMER) |
27 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 37 | |
28 | if (nvic_rettobase(s)) { | 38 | +/* |
29 | val |= (1 << 11); | 39 | + * QEMU interface: |
30 | } | 40 | + * + QOM property "pclk-frq": frequency at which the timer is clocked |
31 | - /* PENDSTSET */ | 41 | + * + Clock input "pclk": clock for the timer |
32 | - if (s->vectors[ARMV7M_EXCP_SYSTICK].pending) { | 42 | + * + sysbus MMIO region 0: the register bank |
33 | - val |= (1 << 26); | 43 | + * + sysbus IRQ 0: timer interrupt TIMERINT |
34 | - } | 44 | + */ |
35 | - /* PENDSVSET */ | 45 | struct CMSDKAPBTimer { |
36 | - if (s->vectors[ARMV7M_EXCP_PENDSV].pending) { | 46 | /*< private >*/ |
37 | - val |= (1 << 28); | 47 | SysBusDevice parent_obj; |
38 | + if (attrs.secure) { | 48 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBTimer { |
39 | + /* PENDSTSET */ | 49 | qemu_irq timerint; |
40 | + if (s->sec_vectors[ARMV7M_EXCP_SYSTICK].pending) { | 50 | uint32_t pclk_frq; |
41 | + val |= (1 << 26); | 51 | struct ptimer_state *timer; |
42 | + } | 52 | + Clock *pclk; |
43 | + /* PENDSVSET */ | 53 | |
44 | + if (s->sec_vectors[ARMV7M_EXCP_PENDSV].pending) { | 54 | uint32_t ctrl; |
45 | + val |= (1 << 28); | 55 | uint32_t value; |
46 | + } | 56 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c |
47 | + } else { | 57 | index XXXXXXX..XXXXXXX 100644 |
48 | + /* PENDSTSET */ | 58 | --- a/hw/timer/cmsdk-apb-timer.c |
49 | + if (s->vectors[ARMV7M_EXCP_SYSTICK].pending) { | 59 | +++ b/hw/timer/cmsdk-apb-timer.c |
50 | + val |= (1 << 26); | 60 | @@ -XXX,XX +XXX,XX @@ |
51 | + } | 61 | #include "hw/sysbus.h" |
52 | + /* PENDSVSET */ | 62 | #include "hw/irq.h" |
53 | + if (s->vectors[ARMV7M_EXCP_PENDSV].pending) { | 63 | #include "hw/registerfields.h" |
54 | + val |= (1 << 28); | 64 | +#include "hw/qdev-clock.h" |
55 | + } | 65 | #include "hw/timer/cmsdk-apb-timer.h" |
56 | } | 66 | #include "migration/vmstate.h" |
57 | /* NMIPENDSET */ | 67 | |
58 | - if (s->vectors[ARMV7M_EXCP_NMI].pending) { | 68 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_init(Object *obj) |
59 | + if ((cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) && | 69 | s, "cmsdk-apb-timer", 0x1000); |
60 | + s->vectors[ARMV7M_EXCP_NMI].pending) { | 70 | sysbus_init_mmio(sbd, &s->iomem); |
61 | val |= (1 << 31); | 71 | sysbus_init_irq(sbd, &s->timerint); |
62 | } | 72 | + s->pclk = qdev_init_clock_in(DEVICE(s), "pclk", NULL, NULL); |
63 | - /* ISRPREEMPT not implemented */ | 73 | } |
64 | + /* ISRPREEMPT: RES0 when halting debug not implemented */ | 74 | |
65 | + /* STTNS: RES0 for the Main Extension */ | 75 | static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) |
66 | return val; | 76 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) |
67 | case 0xd08: /* Vector Table Offset. */ | 77 | |
68 | return cpu->env.v7m.vecbase[attrs.secure]; | 78 | static const VMStateDescription cmsdk_apb_timer_vmstate = { |
69 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | 79 | .name = "cmsdk-apb-timer", |
70 | nvic_irq_update(s); | 80 | - .version_id = 1, |
71 | break; | 81 | - .minimum_version_id = 1, |
72 | } | 82 | + .version_id = 2, |
73 | - case 0xd04: /* Interrupt Control State. */ | 83 | + .minimum_version_id = 2, |
74 | - if (value & (1 << 31)) { | 84 | .fields = (VMStateField[]) { |
75 | - armv7m_nvic_set_pending(s, ARMV7M_EXCP_NMI, false); | 85 | VMSTATE_PTIMER(timer, CMSDKAPBTimer), |
76 | + case 0xd04: /* Interrupt Control State (ICSR) */ | 86 | + VMSTATE_CLOCK(pclk, CMSDKAPBTimer), |
77 | + if (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) { | 87 | VMSTATE_UINT32(ctrl, CMSDKAPBTimer), |
78 | + if (value & (1 << 31)) { | 88 | VMSTATE_UINT32(value, CMSDKAPBTimer), |
79 | + armv7m_nvic_set_pending(s, ARMV7M_EXCP_NMI, false); | 89 | VMSTATE_UINT32(reload, CMSDKAPBTimer), |
80 | + } else if (value & (1 << 30) && | ||
81 | + arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
82 | + /* PENDNMICLR didn't exist in v7M */ | ||
83 | + armv7m_nvic_clear_pending(s, ARMV7M_EXCP_NMI, false); | ||
84 | + } | ||
85 | } | ||
86 | if (value & (1 << 28)) { | ||
87 | armv7m_nvic_set_pending(s, ARMV7M_EXCP_PENDSV, attrs.secure); | ||
88 | -- | 90 | -- |
89 | 2.7.4 | 91 | 2.20.1 |
90 | 92 | ||
91 | 93 | diff view generated by jsdifflib |
1 | Now that we have a banked FAULTMASK register and banked exceptions, | 1 | As the first step in converting the CMSDK_APB_DUALTIMER device to the |
---|---|---|---|
2 | we can implement the correct check in cpu_mmu_index() for whether | 2 | Clock framework, add a Clock input. For the moment we do nothing |
3 | the MPU_CTRL.HFNMIENA bit's effect should apply. This bit causes | 3 | with this clock; we will change the behaviour from using the pclk-frq |
4 | handlers which have requested a negative execution priority to run | 4 | property to using the Clock once all the users of this device have |
5 | with the MPU disabled. In v8M the test has to check this for the | 5 | been converted to wire up the Clock. |
6 | current security state and so takes account of banking. | 6 | |
7 | We take the opportunity to correct the name of the clock input to | ||
8 | match the hardware -- the dual timer names the clock which drives the | ||
9 | timers TIMCLK. (It does also have a 'pclk' input, which is used only | ||
10 | for the register and APB bus logic; on the SSE-200 these clocks are | ||
11 | both connected together.) | ||
12 | |||
13 | This is a migration compatibility break for machines mps2-an385, | ||
14 | mps2-an386, mps2-an500, mps2-an511, mps2-an505, mps2-an521, musca-a, | ||
15 | musca-b1. | ||
7 | 16 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 18 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
10 | Message-id: 1505240046-11454-17-git-send-email-peter.maydell@linaro.org | 19 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
20 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
21 | Message-id: 20210128114145.20536-9-peter.maydell@linaro.org | ||
22 | Message-id: 20210121190622.22000-9-peter.maydell@linaro.org | ||
11 | --- | 23 | --- |
12 | target/arm/cpu.h | 21 ++++++++++++++++----- | 24 | include/hw/timer/cmsdk-apb-dualtimer.h | 3 +++ |
13 | hw/intc/armv7m_nvic.c | 29 +++++++++++++++++++++++++++++ | 25 | hw/timer/cmsdk-apb-dualtimer.c | 7 +++++-- |
14 | 2 files changed, 45 insertions(+), 5 deletions(-) | 26 | 2 files changed, 8 insertions(+), 2 deletions(-) |
15 | 27 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 28 | diff --git a/include/hw/timer/cmsdk-apb-dualtimer.h b/include/hw/timer/cmsdk-apb-dualtimer.h |
17 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 30 | --- a/include/hw/timer/cmsdk-apb-dualtimer.h |
19 | +++ b/target/arm/cpu.h | 31 | +++ b/include/hw/timer/cmsdk-apb-dualtimer.h |
20 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_complete_irq(void *opaque, int irq); | 32 | @@ -XXX,XX +XXX,XX @@ |
21 | * (v8M ARM ARM I_PKLD.) | 33 | * |
22 | */ | 34 | * QEMU interface: |
23 | int armv7m_nvic_raw_execution_priority(void *opaque); | 35 | * + QOM property "pclk-frq": frequency at which the timer is clocked |
24 | +/** | 36 | + * + Clock input "TIMCLK": clock (for both timers) |
25 | + * armv7m_nvic_neg_prio_requested: return true if the requested execution | 37 | * + sysbus MMIO region 0: the register bank |
26 | + * priority is negative for the specified security state. | 38 | * + sysbus IRQ 0: combined timer interrupt TIMINTC |
27 | + * @opaque: the NVIC | 39 | * + sysbus IRO 1: timer block 1 interrupt TIMINT1 |
28 | + * @secure: the security state to test | 40 | @@ -XXX,XX +XXX,XX @@ |
29 | + * This corresponds to the pseudocode IsReqExecPriNeg(). | 41 | |
30 | + */ | 42 | #include "hw/sysbus.h" |
31 | +#ifndef CONFIG_USER_ONLY | 43 | #include "hw/ptimer.h" |
32 | +bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure); | 44 | +#include "hw/clock.h" |
33 | +#else | 45 | #include "qom/object.h" |
34 | +static inline bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure) | 46 | |
35 | +{ | 47 | #define TYPE_CMSDK_APB_DUALTIMER "cmsdk-apb-dualtimer" |
36 | + return false; | 48 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBDualTimer { |
37 | +} | 49 | MemoryRegion iomem; |
38 | +#endif | 50 | qemu_irq timerintc; |
39 | 51 | uint32_t pclk_frq; | |
40 | /* Interface for defining coprocessor registers. | 52 | + Clock *timclk; |
41 | * Registers are defined in tables of arm_cp_reginfo structs | 53 | |
42 | @@ -XXX,XX +XXX,XX @@ static inline int cpu_mmu_index(CPUARMState *env, bool ifetch) | 54 | CMSDKAPBDualTimerModule timermod[CMSDK_APB_DUALTIMER_NUM_MODULES]; |
43 | if (arm_feature(env, ARM_FEATURE_M)) { | 55 | uint32_t timeritcr; |
44 | ARMMMUIdx mmu_idx = el == 0 ? ARMMMUIdx_MUser : ARMMMUIdx_MPriv; | 56 | diff --git a/hw/timer/cmsdk-apb-dualtimer.c b/hw/timer/cmsdk-apb-dualtimer.c |
45 | |||
46 | - /* Execution priority is negative if FAULTMASK is set or | ||
47 | - * we're in a HardFault or NMI handler. | ||
48 | - */ | ||
49 | - if ((env->v7m.exception > 0 && env->v7m.exception <= 3) | ||
50 | - || env->v7m.faultmask[env->v7m.secure]) { | ||
51 | + if (armv7m_nvic_neg_prio_requested(env->nvic, env->v7m.secure)) { | ||
52 | mmu_idx = ARMMMUIdx_MNegPri; | ||
53 | } | ||
54 | |||
55 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | 57 | index XXXXXXX..XXXXXXX 100644 |
57 | --- a/hw/intc/armv7m_nvic.c | 58 | --- a/hw/timer/cmsdk-apb-dualtimer.c |
58 | +++ b/hw/intc/armv7m_nvic.c | 59 | +++ b/hw/timer/cmsdk-apb-dualtimer.c |
59 | @@ -XXX,XX +XXX,XX @@ static inline int nvic_exec_prio(NVICState *s) | 60 | @@ -XXX,XX +XXX,XX @@ |
60 | return MIN(running, s->exception_prio); | 61 | #include "hw/irq.h" |
62 | #include "hw/qdev-properties.h" | ||
63 | #include "hw/registerfields.h" | ||
64 | +#include "hw/qdev-clock.h" | ||
65 | #include "hw/timer/cmsdk-apb-dualtimer.h" | ||
66 | #include "migration/vmstate.h" | ||
67 | |||
68 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_init(Object *obj) | ||
69 | for (i = 0; i < ARRAY_SIZE(s->timermod); i++) { | ||
70 | sysbus_init_irq(sbd, &s->timermod[i].timerint); | ||
71 | } | ||
72 | + s->timclk = qdev_init_clock_in(DEVICE(s), "TIMCLK", NULL, NULL); | ||
61 | } | 73 | } |
62 | 74 | ||
63 | +bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure) | 75 | static void cmsdk_apb_dualtimer_realize(DeviceState *dev, Error **errp) |
64 | +{ | 76 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_dualtimermod_vmstate = { |
65 | + /* Return true if the requested execution priority is negative | 77 | |
66 | + * for the specified security state, ie that security state | 78 | static const VMStateDescription cmsdk_apb_dualtimer_vmstate = { |
67 | + * has an active NMI or HardFault or has set its FAULTMASK. | 79 | .name = "cmsdk-apb-dualtimer", |
68 | + * Note that this is not the same as whether the execution | 80 | - .version_id = 1, |
69 | + * priority is actually negative (for instance AIRCR.PRIS may | 81 | - .minimum_version_id = 1, |
70 | + * mean we don't allow FAULTMASK_NS to actually make the execution | 82 | + .version_id = 2, |
71 | + * priority negative). Compare pseudocode IsReqExcPriNeg(). | 83 | + .minimum_version_id = 2, |
72 | + */ | 84 | .fields = (VMStateField[]) { |
73 | + NVICState *s = opaque; | 85 | + VMSTATE_CLOCK(timclk, CMSDKAPBDualTimer), |
74 | + | 86 | VMSTATE_STRUCT_ARRAY(timermod, CMSDKAPBDualTimer, |
75 | + if (s->cpu->env.v7m.faultmask[secure]) { | 87 | CMSDK_APB_DUALTIMER_NUM_MODULES, |
76 | + return true; | 88 | 1, cmsdk_dualtimermod_vmstate, |
77 | + } | ||
78 | + | ||
79 | + if (secure ? s->sec_vectors[ARMV7M_EXCP_HARD].active : | ||
80 | + s->vectors[ARMV7M_EXCP_HARD].active) { | ||
81 | + return true; | ||
82 | + } | ||
83 | + | ||
84 | + if (s->vectors[ARMV7M_EXCP_NMI].active && | ||
85 | + exc_targets_secure(s, ARMV7M_EXCP_NMI) == secure) { | ||
86 | + return true; | ||
87 | + } | ||
88 | + | ||
89 | + return false; | ||
90 | +} | ||
91 | + | ||
92 | bool armv7m_nvic_can_take_pending_exception(void *opaque) | ||
93 | { | ||
94 | NVICState *s = opaque; | ||
95 | -- | 89 | -- |
96 | 2.7.4 | 90 | 2.20.1 |
97 | 91 | ||
98 | 92 | diff view generated by jsdifflib |
1 | Update the code in nvic_rettobase() so that it checks the | 1 | As the first step in converting the CMSDK_APB_TIMER device to the |
---|---|---|---|
2 | sec_vectors[] array as well as the vectors[] array if needed. | 2 | Clock framework, add a Clock input. For the moment we do nothing |
3 | with this clock; we will change the behaviour from using the | ||
4 | wdogclk-frq property to using the Clock once all the users of this | ||
5 | device have been converted to wire up the Clock. | ||
6 | |||
7 | This is a migration compatibility break for machines mps2-an385, | ||
8 | mps2-an386, mps2-an500, mps2-an511, mps2-an505, mps2-an521, musca-a, | ||
9 | musca-b1, lm3s811evb, lm3s6965evb. | ||
3 | 10 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
6 | Message-id: 1505240046-11454-7-git-send-email-peter.maydell@linaro.org | 13 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
14 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Message-id: 20210128114145.20536-10-peter.maydell@linaro.org | ||
16 | Message-id: 20210121190622.22000-10-peter.maydell@linaro.org | ||
7 | --- | 17 | --- |
8 | hw/intc/armv7m_nvic.c | 5 ++++- | 18 | include/hw/watchdog/cmsdk-apb-watchdog.h | 3 +++ |
9 | 1 file changed, 4 insertions(+), 1 deletion(-) | 19 | hw/watchdog/cmsdk-apb-watchdog.c | 7 +++++-- |
20 | 2 files changed, 8 insertions(+), 2 deletions(-) | ||
10 | 21 | ||
11 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 22 | diff --git a/include/hw/watchdog/cmsdk-apb-watchdog.h b/include/hw/watchdog/cmsdk-apb-watchdog.h |
12 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/intc/armv7m_nvic.c | 24 | --- a/include/hw/watchdog/cmsdk-apb-watchdog.h |
14 | +++ b/hw/intc/armv7m_nvic.c | 25 | +++ b/include/hw/watchdog/cmsdk-apb-watchdog.h |
15 | @@ -XXX,XX +XXX,XX @@ static int nvic_pending_prio(NVICState *s) | 26 | @@ -XXX,XX +XXX,XX @@ |
16 | static bool nvic_rettobase(NVICState *s) | 27 | * |
17 | { | 28 | * QEMU interface: |
18 | int irq, nhand = 0; | 29 | * + QOM property "wdogclk-frq": frequency at which the watchdog is clocked |
19 | + bool check_sec = arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY); | 30 | + * + Clock input "WDOGCLK": clock for the watchdog's timer |
20 | 31 | * + sysbus MMIO region 0: the register bank | |
21 | for (irq = ARMV7M_EXCP_RESET; irq < s->num_irq; irq++) { | 32 | * + sysbus IRQ 0: watchdog interrupt |
22 | - if (s->vectors[irq].active) { | 33 | * |
23 | + if (s->vectors[irq].active || | 34 | @@ -XXX,XX +XXX,XX @@ |
24 | + (check_sec && irq < NVIC_INTERNAL_VECTORS && | 35 | |
25 | + s->sec_vectors[irq].active)) { | 36 | #include "hw/sysbus.h" |
26 | nhand++; | 37 | #include "hw/ptimer.h" |
27 | if (nhand == 2) { | 38 | +#include "hw/clock.h" |
28 | return 0; | 39 | #include "qom/object.h" |
40 | |||
41 | #define TYPE_CMSDK_APB_WATCHDOG "cmsdk-apb-watchdog" | ||
42 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBWatchdog { | ||
43 | uint32_t wdogclk_frq; | ||
44 | bool is_luminary; | ||
45 | struct ptimer_state *timer; | ||
46 | + Clock *wdogclk; | ||
47 | |||
48 | uint32_t control; | ||
49 | uint32_t intstatus; | ||
50 | diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/hw/watchdog/cmsdk-apb-watchdog.c | ||
53 | +++ b/hw/watchdog/cmsdk-apb-watchdog.c | ||
54 | @@ -XXX,XX +XXX,XX @@ | ||
55 | #include "hw/irq.h" | ||
56 | #include "hw/qdev-properties.h" | ||
57 | #include "hw/registerfields.h" | ||
58 | +#include "hw/qdev-clock.h" | ||
59 | #include "hw/watchdog/cmsdk-apb-watchdog.h" | ||
60 | #include "migration/vmstate.h" | ||
61 | |||
62 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_init(Object *obj) | ||
63 | s, "cmsdk-apb-watchdog", 0x1000); | ||
64 | sysbus_init_mmio(sbd, &s->iomem); | ||
65 | sysbus_init_irq(sbd, &s->wdogint); | ||
66 | + s->wdogclk = qdev_init_clock_in(DEVICE(s), "WDOGCLK", NULL, NULL); | ||
67 | |||
68 | s->is_luminary = false; | ||
69 | s->id = cmsdk_apb_watchdog_id; | ||
70 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp) | ||
71 | |||
72 | static const VMStateDescription cmsdk_apb_watchdog_vmstate = { | ||
73 | .name = "cmsdk-apb-watchdog", | ||
74 | - .version_id = 1, | ||
75 | - .minimum_version_id = 1, | ||
76 | + .version_id = 2, | ||
77 | + .minimum_version_id = 2, | ||
78 | .fields = (VMStateField[]) { | ||
79 | + VMSTATE_CLOCK(wdogclk, CMSDKAPBWatchdog), | ||
80 | VMSTATE_PTIMER(timer, CMSDKAPBWatchdog), | ||
81 | VMSTATE_UINT32(control, CMSDKAPBWatchdog), | ||
82 | VMSTATE_UINT32(intstatus, CMSDKAPBWatchdog), | ||
29 | -- | 83 | -- |
30 | 2.7.4 | 84 | 2.20.1 |
31 | 85 | ||
32 | 86 | diff view generated by jsdifflib |
1 | In v8M the MSR and MRS instructions have extra register value | 1 | While we transition the ARMSSE code from integer properties |
---|---|---|---|
2 | encodings to allow secure code to access the non-secure banked | 2 | specifying clock frequencies to Clock objects, we want to have the |
3 | version of various special registers. | 3 | device provide both at once. We want the final name of the main |
4 | input Clock to be "MAINCLK", following the hardware name. | ||
5 | Unfortunately creating an input Clock with a name X creates an | ||
6 | under-the-hood QOM property X; for "MAINCLK" this clashes with the | ||
7 | existing UINT32 property of that name. | ||
4 | 8 | ||
5 | (We don't implement the MSPLIM_NS or PSPLIM_NS aliases, because | 9 | Rename the UINT32 property to MAINCLK_FRQ so it can coexist with the |
6 | we don't currently implement the stack limit registers at all.) | 10 | MAINCLK Clock; once the transition is complete MAINCLK_FRQ will be |
11 | deleted. | ||
12 | |||
13 | Commit created with: | ||
14 | perl -p -i -e 's/MAINCLK/MAINCLK_FRQ/g' hw/arm/{armsse,mps2-tz,musca}.c include/hw/arm/armsse.h | ||
7 | 15 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 17 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
10 | Message-id: 1505240046-11454-2-git-send-email-peter.maydell@linaro.org | 18 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
19 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
20 | Message-id: 20210128114145.20536-11-peter.maydell@linaro.org | ||
21 | Message-id: 20210121190622.22000-11-peter.maydell@linaro.org | ||
11 | --- | 22 | --- |
12 | target/arm/helper.c | 110 ++++++++++++++++++++++++++++++++++++++++++++++++++++ | 23 | include/hw/arm/armsse.h | 2 +- |
13 | 1 file changed, 110 insertions(+) | 24 | hw/arm/armsse.c | 6 +++--- |
25 | hw/arm/mps2-tz.c | 2 +- | ||
26 | hw/arm/musca.c | 2 +- | ||
27 | 4 files changed, 6 insertions(+), 6 deletions(-) | ||
14 | 28 | ||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 29 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h |
16 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.c | 31 | --- a/include/hw/arm/armsse.h |
18 | +++ b/target/arm/helper.c | 32 | +++ b/include/hw/arm/armsse.h |
19 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) | 33 | @@ -XXX,XX +XXX,XX @@ |
20 | break; | 34 | * QEMU interface: |
21 | case 20: /* CONTROL */ | 35 | * + QOM property "memory" is a MemoryRegion containing the devices provided |
22 | return env->v7m.control[env->v7m.secure]; | 36 | * by the board model. |
23 | + case 0x94: /* CONTROL_NS */ | 37 | - * + QOM property "MAINCLK" is the frequency of the main system clock |
24 | + /* We have to handle this here because unprivileged Secure code | 38 | + * + QOM property "MAINCLK_FRQ" is the frequency of the main system clock |
25 | + * can read the NS CONTROL register. | 39 | * + QOM property "EXP_NUMIRQ" sets the number of expansion interrupts. |
26 | + */ | 40 | * (In hardware, the SSE-200 permits the number of expansion interrupts |
27 | + if (!env->v7m.secure) { | 41 | * for the two CPUs to be configured separately, but we restrict it to |
28 | + return 0; | 42 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c |
29 | + } | 43 | index XXXXXXX..XXXXXXX 100644 |
30 | + return env->v7m.control[M_REG_NS]; | 44 | --- a/hw/arm/armsse.c |
45 | +++ b/hw/arm/armsse.c | ||
46 | @@ -XXX,XX +XXX,XX @@ static Property iotkit_properties[] = { | ||
47 | DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, | ||
48 | MemoryRegion *), | ||
49 | DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), | ||
50 | - DEFINE_PROP_UINT32("MAINCLK", ARMSSE, mainclk_frq, 0), | ||
51 | + DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), | ||
52 | DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), | ||
53 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
54 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), | ||
55 | @@ -XXX,XX +XXX,XX @@ static Property armsse_properties[] = { | ||
56 | DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, | ||
57 | MemoryRegion *), | ||
58 | DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), | ||
59 | - DEFINE_PROP_UINT32("MAINCLK", ARMSSE, mainclk_frq, 0), | ||
60 | + DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), | ||
61 | DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), | ||
62 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
63 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false), | ||
64 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
31 | } | 65 | } |
32 | 66 | ||
33 | if (el == 0) { | 67 | if (!s->mainclk_frq) { |
34 | return 0; /* unprivileged reads others as zero */ | 68 | - error_setg(errp, "MAINCLK property was not set"); |
35 | } | 69 | + error_setg(errp, "MAINCLK_FRQ property was not set"); |
36 | |||
37 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
38 | + switch (reg) { | ||
39 | + case 0x88: /* MSP_NS */ | ||
40 | + if (!env->v7m.secure) { | ||
41 | + return 0; | ||
42 | + } | ||
43 | + return env->v7m.other_ss_msp; | ||
44 | + case 0x89: /* PSP_NS */ | ||
45 | + if (!env->v7m.secure) { | ||
46 | + return 0; | ||
47 | + } | ||
48 | + return env->v7m.other_ss_psp; | ||
49 | + case 0x90: /* PRIMASK_NS */ | ||
50 | + if (!env->v7m.secure) { | ||
51 | + return 0; | ||
52 | + } | ||
53 | + return env->v7m.primask[M_REG_NS]; | ||
54 | + case 0x91: /* BASEPRI_NS */ | ||
55 | + if (!env->v7m.secure) { | ||
56 | + return 0; | ||
57 | + } | ||
58 | + return env->v7m.basepri[M_REG_NS]; | ||
59 | + case 0x93: /* FAULTMASK_NS */ | ||
60 | + if (!env->v7m.secure) { | ||
61 | + return 0; | ||
62 | + } | ||
63 | + return env->v7m.faultmask[M_REG_NS]; | ||
64 | + case 0x98: /* SP_NS */ | ||
65 | + { | ||
66 | + /* This gives the non-secure SP selected based on whether we're | ||
67 | + * currently in handler mode or not, using the NS CONTROL.SPSEL. | ||
68 | + */ | ||
69 | + bool spsel = env->v7m.control[M_REG_NS] & R_V7M_CONTROL_SPSEL_MASK; | ||
70 | + | ||
71 | + if (!env->v7m.secure) { | ||
72 | + return 0; | ||
73 | + } | ||
74 | + if (!arm_v7m_is_handler_mode(env) && spsel) { | ||
75 | + return env->v7m.other_ss_psp; | ||
76 | + } else { | ||
77 | + return env->v7m.other_ss_msp; | ||
78 | + } | ||
79 | + } | ||
80 | + default: | ||
81 | + break; | ||
82 | + } | ||
83 | + } | ||
84 | + | ||
85 | switch (reg) { | ||
86 | case 8: /* MSP */ | ||
87 | return (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_SPSEL_MASK) ? | ||
88 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | ||
89 | return; | 70 | return; |
90 | } | 71 | } |
91 | 72 | ||
92 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | 73 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c |
93 | + switch (reg) { | 74 | index XXXXXXX..XXXXXXX 100644 |
94 | + case 0x88: /* MSP_NS */ | 75 | --- a/hw/arm/mps2-tz.c |
95 | + if (!env->v7m.secure) { | 76 | +++ b/hw/arm/mps2-tz.c |
96 | + return; | 77 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) |
97 | + } | 78 | object_property_set_link(OBJECT(&mms->iotkit), "memory", |
98 | + env->v7m.other_ss_msp = val; | 79 | OBJECT(system_memory), &error_abort); |
99 | + return; | 80 | qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", MPS2TZ_NUMIRQ); |
100 | + case 0x89: /* PSP_NS */ | 81 | - qdev_prop_set_uint32(iotkitdev, "MAINCLK", SYSCLK_FRQ); |
101 | + if (!env->v7m.secure) { | 82 | + qdev_prop_set_uint32(iotkitdev, "MAINCLK_FRQ", SYSCLK_FRQ); |
102 | + return; | 83 | sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); |
103 | + } | 84 | |
104 | + env->v7m.other_ss_psp = val; | 85 | /* |
105 | + return; | 86 | diff --git a/hw/arm/musca.c b/hw/arm/musca.c |
106 | + case 0x90: /* PRIMASK_NS */ | 87 | index XXXXXXX..XXXXXXX 100644 |
107 | + if (!env->v7m.secure) { | 88 | --- a/hw/arm/musca.c |
108 | + return; | 89 | +++ b/hw/arm/musca.c |
109 | + } | 90 | @@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine) |
110 | + env->v7m.primask[M_REG_NS] = val & 1; | 91 | qdev_prop_set_uint32(ssedev, "EXP_NUMIRQ", mmc->num_irqs); |
111 | + return; | 92 | qdev_prop_set_uint32(ssedev, "init-svtor", mmc->init_svtor); |
112 | + case 0x91: /* BASEPRI_NS */ | 93 | qdev_prop_set_uint32(ssedev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width); |
113 | + if (!env->v7m.secure) { | 94 | - qdev_prop_set_uint32(ssedev, "MAINCLK", SYSCLK_FRQ); |
114 | + return; | 95 | + qdev_prop_set_uint32(ssedev, "MAINCLK_FRQ", SYSCLK_FRQ); |
115 | + } | 96 | /* |
116 | + env->v7m.basepri[M_REG_NS] = val & 0xff; | 97 | * Musca-A takes the default SSE-200 FPU/DSP settings (ie no for |
117 | + return; | 98 | * CPU0 and yes for CPU1); Musca-B1 explicitly enables them for CPU0. |
118 | + case 0x93: /* FAULTMASK_NS */ | ||
119 | + if (!env->v7m.secure) { | ||
120 | + return; | ||
121 | + } | ||
122 | + env->v7m.faultmask[M_REG_NS] = val & 1; | ||
123 | + return; | ||
124 | + case 0x98: /* SP_NS */ | ||
125 | + { | ||
126 | + /* This gives the non-secure SP selected based on whether we're | ||
127 | + * currently in handler mode or not, using the NS CONTROL.SPSEL. | ||
128 | + */ | ||
129 | + bool spsel = env->v7m.control[M_REG_NS] & R_V7M_CONTROL_SPSEL_MASK; | ||
130 | + | ||
131 | + if (!env->v7m.secure) { | ||
132 | + return; | ||
133 | + } | ||
134 | + if (!arm_v7m_is_handler_mode(env) && spsel) { | ||
135 | + env->v7m.other_ss_psp = val; | ||
136 | + } else { | ||
137 | + env->v7m.other_ss_msp = val; | ||
138 | + } | ||
139 | + return; | ||
140 | + } | ||
141 | + default: | ||
142 | + break; | ||
143 | + } | ||
144 | + } | ||
145 | + | ||
146 | switch (reg) { | ||
147 | case 0 ... 7: /* xPSR sub-fields */ | ||
148 | /* only APSR is actually writable */ | ||
149 | -- | 99 | -- |
150 | 2.7.4 | 100 | 2.20.1 |
151 | 101 | ||
152 | 102 | diff view generated by jsdifflib |
1 | For v8M, the NVIC has a new set of registers per interrupt, | 1 | Create two input clocks on the ARMSSE devices, one for the normal |
---|---|---|---|
2 | NVIC_ITNS<n>. These determine whether the interrupt targets Secure | 2 | MAINCLK, and one for the 32KHz S32KCLK, and wire these up to the |
3 | or Non-secure state. Implement the register read/write code for | 3 | appropriate devices. The old property-based clock frequency setting |
4 | these, and make them cause NVIC_IABR, NVIC_ICER, NVIC_ISER, | 4 | will remain in place until conversion is complete. |
5 | NVIC_ICPR, NVIC_IPR and NVIC_ISPR to RAZ/WI for non-secure | 5 | |
6 | accesses to fields corresponding to interrupts which are | 6 | This is a migration compatibility break for machines mps2-an505, |
7 | configured to target secure state. | 7 | mps2-an521, musca-a, musca-b1. |
8 | 8 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
11 | Message-id: 1505240046-11454-8-git-send-email-peter.maydell@linaro.org | 11 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
12 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Message-id: 20210128114145.20536-12-peter.maydell@linaro.org | ||
14 | Message-id: 20210121190622.22000-12-peter.maydell@linaro.org | ||
12 | --- | 15 | --- |
13 | include/hw/intc/armv7m_nvic.h | 3 ++ | 16 | include/hw/arm/armsse.h | 6 ++++++ |
14 | hw/intc/armv7m_nvic.c | 74 +++++++++++++++++++++++++++++++++++++++---- | 17 | hw/arm/armsse.c | 17 +++++++++++++++-- |
15 | 2 files changed, 70 insertions(+), 7 deletions(-) | 18 | 2 files changed, 21 insertions(+), 2 deletions(-) |
16 | 19 | ||
17 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h | 20 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h |
18 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/hw/intc/armv7m_nvic.h | 22 | --- a/include/hw/arm/armsse.h |
20 | +++ b/include/hw/intc/armv7m_nvic.h | 23 | +++ b/include/hw/arm/armsse.h |
21 | @@ -XXX,XX +XXX,XX @@ typedef struct NVICState { | 24 | @@ -XXX,XX +XXX,XX @@ |
22 | /* The PRIGROUP field in AIRCR is banked */ | 25 | * per-CPU identity and control register blocks |
23 | uint32_t prigroup[M_REG_NUM_BANKS]; | 26 | * |
24 | 27 | * QEMU interface: | |
25 | + /* v8M NVIC_ITNS state (stored as a bool per bit) */ | 28 | + * + Clock input "MAINCLK": clock for CPUs and most peripherals |
26 | + bool itns[NVIC_MAX_VECTORS]; | 29 | + * + Clock input "S32KCLK": slow 32KHz clock used for a few peripherals |
30 | * + QOM property "memory" is a MemoryRegion containing the devices provided | ||
31 | * by the board model. | ||
32 | * + QOM property "MAINCLK_FRQ" is the frequency of the main system clock | ||
33 | @@ -XXX,XX +XXX,XX @@ | ||
34 | #include "hw/misc/armsse-mhu.h" | ||
35 | #include "hw/misc/unimp.h" | ||
36 | #include "hw/or-irq.h" | ||
37 | +#include "hw/clock.h" | ||
38 | #include "hw/core/split-irq.h" | ||
39 | #include "hw/cpu/cluster.h" | ||
40 | #include "qom/object.h" | ||
41 | @@ -XXX,XX +XXX,XX @@ struct ARMSSE { | ||
42 | |||
43 | uint32_t nsccfg; | ||
44 | |||
45 | + Clock *mainclk; | ||
46 | + Clock *s32kclk; | ||
27 | + | 47 | + |
28 | /* The following fields are all cached state that can be recalculated | 48 | /* Properties */ |
29 | * from the vectors[] and sec_vectors[] arrays and the prigroup field: | 49 | MemoryRegion *board_memory; |
30 | * - vectpending | 50 | uint32_t exp_numirq; |
31 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 51 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c |
32 | index XXXXXXX..XXXXXXX 100644 | 52 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/hw/intc/armv7m_nvic.c | 53 | --- a/hw/arm/armsse.c |
34 | +++ b/hw/intc/armv7m_nvic.c | 54 | +++ b/hw/arm/armsse.c |
35 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 55 | @@ -XXX,XX +XXX,XX @@ |
36 | switch (offset) { | 56 | #include "hw/arm/armsse.h" |
37 | case 4: /* Interrupt Control Type. */ | 57 | #include "hw/arm/boot.h" |
38 | return ((s->num_irq - NVIC_FIRST_IRQ) / 32) - 1; | 58 | #include "hw/irq.h" |
39 | + case 0x380 ... 0x3bf: /* NVIC_ITNS<n> */ | 59 | +#include "hw/qdev-clock.h" |
40 | + { | 60 | |
41 | + int startvec = 32 * (offset - 0x380) + NVIC_FIRST_IRQ; | 61 | /* Format of the System Information block SYS_CONFIG register */ |
42 | + int i; | 62 | typedef enum SysConfigFormat { |
63 | @@ -XXX,XX +XXX,XX @@ static void armsse_init(Object *obj) | ||
64 | assert(info->sram_banks <= MAX_SRAM_BANKS); | ||
65 | assert(info->num_cpus <= SSE_MAX_CPUS); | ||
66 | |||
67 | + s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", NULL, NULL); | ||
68 | + s->s32kclk = qdev_init_clock_in(DEVICE(s), "S32KCLK", NULL, NULL); | ||
43 | + | 69 | + |
44 | + if (!arm_feature(&cpu->env, ARM_FEATURE_V8)) { | 70 | memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); |
45 | + goto bad_offset; | 71 | |
46 | + } | 72 | for (i = 0; i < info->num_cpus; i++) { |
47 | + if (!attrs.secure) { | 73 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) |
48 | + return 0; | 74 | * map its upstream ends to the right place in the container. |
49 | + } | 75 | */ |
50 | + val = 0; | 76 | qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq); |
51 | + for (i = 0; i < 32 && startvec + i < s->num_irq; i++) { | 77 | + qdev_connect_clock_in(DEVICE(&s->timer0), "pclk", s->mainclk); |
52 | + if (s->itns[startvec + i]) { | 78 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer0), errp)) { |
53 | + val |= (1 << i); | 79 | return; |
54 | + } | 80 | } |
55 | + } | 81 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) |
56 | + return val; | 82 | &error_abort); |
57 | + } | 83 | |
58 | case 0xd00: /* CPUID Base. */ | 84 | qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq); |
59 | return cpu->midr; | 85 | + qdev_connect_clock_in(DEVICE(&s->timer1), "pclk", s->mainclk); |
60 | case 0xd04: /* Interrupt Control State. */ | 86 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer1), errp)) { |
61 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | 87 | return; |
62 | ARMCPU *cpu = s->cpu; | 88 | } |
63 | 89 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | |
64 | switch (offset) { | 90 | &error_abort); |
65 | + case 0x380 ... 0x3bf: /* NVIC_ITNS<n> */ | 91 | |
66 | + { | 92 | qdev_prop_set_uint32(DEVICE(&s->dualtimer), "pclk-frq", s->mainclk_frq); |
67 | + int startvec = 32 * (offset - 0x380) + NVIC_FIRST_IRQ; | 93 | + qdev_connect_clock_in(DEVICE(&s->dualtimer), "TIMCLK", s->mainclk); |
68 | + int i; | 94 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->dualtimer), errp)) { |
69 | + | 95 | return; |
70 | + if (!arm_feature(&cpu->env, ARM_FEATURE_V8)) { | 96 | } |
71 | + goto bad_offset; | 97 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) |
72 | + } | 98 | * 0x4002f000: S32K timer |
73 | + if (!attrs.secure) { | 99 | */ |
74 | + break; | 100 | qdev_prop_set_uint32(DEVICE(&s->s32ktimer), "pclk-frq", S32KCLK); |
75 | + } | 101 | + qdev_connect_clock_in(DEVICE(&s->s32ktimer), "pclk", s->s32kclk); |
76 | + for (i = 0; i < 32 && startvec + i < s->num_irq; i++) { | 102 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32ktimer), errp)) { |
77 | + s->itns[startvec + i] = (value >> i) & 1; | 103 | return; |
78 | + } | 104 | } |
79 | + nvic_irq_update(s); | 105 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) |
80 | + break; | 106 | qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); |
81 | + } | 107 | |
82 | case 0xd04: /* Interrupt Control State. */ | 108 | qdev_prop_set_uint32(DEVICE(&s->s32kwatchdog), "wdogclk-frq", S32KCLK); |
83 | if (value & (1 << 31)) { | 109 | + qdev_connect_clock_in(DEVICE(&s->s32kwatchdog), "WDOGCLK", s->s32kclk); |
84 | armv7m_nvic_set_pending(s, ARMV7M_EXCP_NMI); | 110 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32kwatchdog), errp)) { |
85 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | 111 | return; |
86 | startvec = offset - 0x180 + NVIC_FIRST_IRQ; /* vector # */ | 112 | } |
87 | 113 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | |
88 | for (i = 0, end = size * 8; i < end && startvec + i < s->num_irq; i++) { | 114 | /* 0x40080000 .. 0x4008ffff : ARMSSE second Base peripheral region */ |
89 | - if (s->vectors[startvec + i].enabled) { | 115 | |
90 | + if (s->vectors[startvec + i].enabled && | 116 | qdev_prop_set_uint32(DEVICE(&s->nswatchdog), "wdogclk-frq", s->mainclk_frq); |
91 | + (attrs.secure || s->itns[startvec + i])) { | 117 | + qdev_connect_clock_in(DEVICE(&s->nswatchdog), "WDOGCLK", s->mainclk); |
92 | val |= (1 << i); | 118 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->nswatchdog), errp)) { |
93 | } | 119 | return; |
94 | } | 120 | } |
95 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | 121 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) |
96 | val = 0; | 122 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->nswatchdog), 0, 0x40081000); |
97 | startvec = offset - 0x280 + NVIC_FIRST_IRQ; /* vector # */ | 123 | |
98 | for (i = 0, end = size * 8; i < end && startvec + i < s->num_irq; i++) { | 124 | qdev_prop_set_uint32(DEVICE(&s->swatchdog), "wdogclk-frq", s->mainclk_frq); |
99 | - if (s->vectors[startvec + i].pending) { | 125 | + qdev_connect_clock_in(DEVICE(&s->swatchdog), "WDOGCLK", s->mainclk); |
100 | + if (s->vectors[startvec + i].pending && | 126 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->swatchdog), errp)) { |
101 | + (attrs.secure || s->itns[startvec + i])) { | 127 | return; |
102 | val |= (1 << i); | 128 | } |
103 | } | 129 | @@ -XXX,XX +XXX,XX @@ static void armsse_idau_check(IDAUInterface *ii, uint32_t address, |
104 | } | 130 | |
105 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | 131 | static const VMStateDescription armsse_vmstate = { |
106 | startvec = offset - 0x300 + NVIC_FIRST_IRQ; /* vector # */ | 132 | .name = "iotkit", |
107 | 133 | - .version_id = 1, | |
108 | for (i = 0, end = size * 8; i < end && startvec + i < s->num_irq; i++) { | 134 | - .minimum_version_id = 1, |
109 | - if (s->vectors[startvec + i].active) { | 135 | + .version_id = 2, |
110 | + if (s->vectors[startvec + i].active && | 136 | + .minimum_version_id = 2, |
111 | + (attrs.secure || s->itns[startvec + i])) { | 137 | .fields = (VMStateField[]) { |
112 | val |= (1 << i); | 138 | + VMSTATE_CLOCK(mainclk, ARMSSE), |
113 | } | 139 | + VMSTATE_CLOCK(s32kclk, ARMSSE), |
114 | } | 140 | VMSTATE_UINT32(nsccfg, ARMSSE), |
115 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | ||
116 | startvec = offset - 0x400 + NVIC_FIRST_IRQ; /* vector # */ | ||
117 | |||
118 | for (i = 0; i < size && startvec + i < s->num_irq; i++) { | ||
119 | - val |= s->vectors[startvec + i].prio << (8 * i); | ||
120 | + if (attrs.secure || s->itns[startvec + i]) { | ||
121 | + val |= s->vectors[startvec + i].prio << (8 * i); | ||
122 | + } | ||
123 | } | ||
124 | break; | ||
125 | case 0xd18 ... 0xd23: /* System Handler Priority. */ | ||
126 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | ||
127 | startvec = 8 * (offset - 0x180) + NVIC_FIRST_IRQ; | ||
128 | |||
129 | for (i = 0, end = size * 8; i < end && startvec + i < s->num_irq; i++) { | ||
130 | - if (value & (1 << i)) { | ||
131 | + if (value & (1 << i) && | ||
132 | + (attrs.secure || s->itns[startvec + i])) { | ||
133 | s->vectors[startvec + i].enabled = setval; | ||
134 | } | ||
135 | } | ||
136 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | ||
137 | startvec = 8 * (offset - 0x280) + NVIC_FIRST_IRQ; /* vector # */ | ||
138 | |||
139 | for (i = 0, end = size * 8; i < end && startvec + i < s->num_irq; i++) { | ||
140 | - if (value & (1 << i)) { | ||
141 | + if (value & (1 << i) && | ||
142 | + (attrs.secure || s->itns[startvec + i])) { | ||
143 | s->vectors[startvec + i].pending = setval; | ||
144 | } | ||
145 | } | ||
146 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | ||
147 | startvec = 8 * (offset - 0x400) + NVIC_FIRST_IRQ; /* vector # */ | ||
148 | |||
149 | for (i = 0; i < size && startvec + i < s->num_irq; i++) { | ||
150 | - set_prio(s, startvec + i, (value >> (i * 8)) & 0xff); | ||
151 | + if (attrs.secure || s->itns[startvec + i]) { | ||
152 | + set_prio(s, startvec + i, (value >> (i * 8)) & 0xff); | ||
153 | + } | ||
154 | } | ||
155 | nvic_irq_update(s); | ||
156 | return MEMTX_OK; | ||
157 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_nvic_security = { | ||
158 | VMSTATE_STRUCT_ARRAY(sec_vectors, NVICState, NVIC_INTERNAL_VECTORS, 1, | ||
159 | vmstate_VecInfo, VecInfo), | ||
160 | VMSTATE_UINT32(prigroup[M_REG_S], NVICState), | ||
161 | + VMSTATE_BOOL_ARRAY(itns, NVICState, NVIC_MAX_VECTORS), | ||
162 | VMSTATE_END_OF_LIST() | 141 | VMSTATE_END_OF_LIST() |
163 | } | 142 | } |
164 | }; | ||
165 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | ||
166 | s->vectpending = 0; | ||
167 | s->vectpending_is_s_banked = false; | ||
168 | s->vectpending_prio = NVIC_NOEXC_PRIO; | ||
169 | + | ||
170 | + if (arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY)) { | ||
171 | + memset(s->itns, 0, sizeof(s->itns)); | ||
172 | + } else { | ||
173 | + /* This state is constant and not guest accessible in a non-security | ||
174 | + * NVIC; we set the bits to true to avoid having to do a feature | ||
175 | + * bit check in the NVIC enable/pend/etc register accessors. | ||
176 | + */ | ||
177 | + int i; | ||
178 | + | ||
179 | + for (i = NVIC_FIRST_IRQ; i < ARRAY_SIZE(s->itns); i++) { | ||
180 | + s->itns[i] = true; | ||
181 | + } | ||
182 | + } | ||
183 | } | ||
184 | |||
185 | static void nvic_systick_trigger(void *opaque, int n, int level) | ||
186 | -- | 143 | -- |
187 | 2.7.4 | 144 | 2.20.1 |
188 | 145 | ||
189 | 146 | diff view generated by jsdifflib |
1 | Update nvic_exec_prio() to support the v8M changes: | 1 | The old-style convenience function cmsdk_apb_timer_create() for |
---|---|---|---|
2 | * BASEPRI, FAULTMASK and PRIMASK are all banked | 2 | creating CMSDK_APB_TIMER objects is used in only two places in |
3 | * AIRCR.PRIS can affect NS priorities | 3 | mps2.c. Most of the rest of the code in that file uses the new |
4 | * AIRCR.BFHFNMINS affects FAULTMASK behaviour | 4 | "initialize in place" coding style. |
5 | 5 | ||
6 | These changes mean that it's no longer possible to | 6 | We want to connect up a Clock object which should be done between the |
7 | definitely say that if FAULTMASK is set it overrides | 7 | object creation and realization; rather than adding a Clock* argument |
8 | PRIMASK, and if PRIMASK is set it overrides BASEPRI | 8 | to the convenience function, convert the timer creation code in |
9 | (since if PRIMASK_NS is set and AIRCR.PRIS is set then | 9 | mps2.c to the same style as is used already for the watchdog, |
10 | whether that 0x80 priority should take effect or the | 10 | dualtimer and other devices, and delete the now-unused convenience |
11 | priority in BASEPRI_S depends on the value of BASEPRI_S, | 11 | function. |
12 | for instance). So we switch to the same approach used | ||
13 | by the pseudocode of working through BASEPRI, PRIMASK | ||
14 | and FAULTMASK and overriding the previous values if | ||
15 | needed. | ||
16 | 12 | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
19 | Message-id: 1505240046-11454-16-git-send-email-peter.maydell@linaro.org | 15 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
16 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
17 | Message-id: 20210128114145.20536-13-peter.maydell@linaro.org | ||
18 | Message-id: 20210121190622.22000-13-peter.maydell@linaro.org | ||
20 | --- | 19 | --- |
21 | hw/intc/armv7m_nvic.c | 51 ++++++++++++++++++++++++++++++++++++++++++--------- | 20 | include/hw/timer/cmsdk-apb-timer.h | 21 --------------------- |
22 | 1 file changed, 42 insertions(+), 9 deletions(-) | 21 | hw/arm/mps2.c | 18 ++++++++++++++++-- |
22 | 2 files changed, 16 insertions(+), 23 deletions(-) | ||
23 | 23 | ||
24 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 24 | diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h |
25 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/intc/armv7m_nvic.c | 26 | --- a/include/hw/timer/cmsdk-apb-timer.h |
27 | +++ b/hw/intc/armv7m_nvic.c | 27 | +++ b/include/hw/timer/cmsdk-apb-timer.h |
28 | @@ -XXX,XX +XXX,XX @@ static void nvic_recompute_state(NVICState *s) | 28 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBTimer { |
29 | static inline int nvic_exec_prio(NVICState *s) | 29 | uint32_t intstatus; |
30 | { | 30 | }; |
31 | CPUARMState *env = &s->cpu->env; | 31 | |
32 | - int running; | 32 | -/** |
33 | + int running = NVIC_NOEXC_PRIO; | 33 | - * cmsdk_apb_timer_create - convenience function to create TYPE_CMSDK_APB_TIMER |
34 | 34 | - * @addr: location in system memory to map registers | |
35 | - if (env->v7m.faultmask[env->v7m.secure]) { | 35 | - * @pclk_frq: frequency in Hz of the PCLK clock (used for calculating baud rate) |
36 | - running = -1; | 36 | - */ |
37 | - } else if (env->v7m.primask[env->v7m.secure]) { | 37 | -static inline DeviceState *cmsdk_apb_timer_create(hwaddr addr, |
38 | + if (env->v7m.basepri[M_REG_NS] > 0) { | 38 | - qemu_irq timerint, |
39 | + running = exc_group_prio(s, env->v7m.basepri[M_REG_NS], M_REG_NS); | 39 | - uint32_t pclk_frq) |
40 | -{ | ||
41 | - DeviceState *dev; | ||
42 | - SysBusDevice *s; | ||
43 | - | ||
44 | - dev = qdev_new(TYPE_CMSDK_APB_TIMER); | ||
45 | - s = SYS_BUS_DEVICE(dev); | ||
46 | - qdev_prop_set_uint32(dev, "pclk-frq", pclk_frq); | ||
47 | - sysbus_realize_and_unref(s, &error_fatal); | ||
48 | - sysbus_mmio_map(s, 0, addr); | ||
49 | - sysbus_connect_irq(s, 0, timerint); | ||
50 | - return dev; | ||
51 | -} | ||
52 | - | ||
53 | #endif | ||
54 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | ||
55 | index XXXXXXX..XXXXXXX 100644 | ||
56 | --- a/hw/arm/mps2.c | ||
57 | +++ b/hw/arm/mps2.c | ||
58 | @@ -XXX,XX +XXX,XX @@ struct MPS2MachineState { | ||
59 | /* CMSDK APB subsystem */ | ||
60 | CMSDKAPBDualTimer dualtimer; | ||
61 | CMSDKAPBWatchdog watchdog; | ||
62 | + CMSDKAPBTimer timer[2]; | ||
63 | }; | ||
64 | |||
65 | #define TYPE_MPS2_MACHINE "mps2" | ||
66 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
67 | } | ||
68 | |||
69 | /* CMSDK APB subsystem */ | ||
70 | - cmsdk_apb_timer_create(0x40000000, qdev_get_gpio_in(armv7m, 8), SYSCLK_FRQ); | ||
71 | - cmsdk_apb_timer_create(0x40001000, qdev_get_gpio_in(armv7m, 9), SYSCLK_FRQ); | ||
72 | + for (i = 0; i < ARRAY_SIZE(mms->timer); i++) { | ||
73 | + g_autofree char *name = g_strdup_printf("timer%d", i); | ||
74 | + hwaddr base = 0x40000000 + i * 0x1000; | ||
75 | + int irqno = 8 + i; | ||
76 | + SysBusDevice *sbd; | ||
77 | + | ||
78 | + object_initialize_child(OBJECT(mms), name, &mms->timer[i], | ||
79 | + TYPE_CMSDK_APB_TIMER); | ||
80 | + sbd = SYS_BUS_DEVICE(&mms->timer[i]); | ||
81 | + qdev_prop_set_uint32(DEVICE(&mms->timer[i]), "pclk-frq", SYSCLK_FRQ); | ||
82 | + sysbus_realize_and_unref(sbd, &error_fatal); | ||
83 | + sysbus_mmio_map(sbd, 0, base); | ||
84 | + sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(armv7m, irqno)); | ||
40 | + } | 85 | + } |
41 | + | 86 | + |
42 | + if (env->v7m.basepri[M_REG_S] > 0) { | 87 | object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, |
43 | + int basepri = exc_group_prio(s, env->v7m.basepri[M_REG_S], M_REG_S); | 88 | TYPE_CMSDK_APB_DUALTIMER); |
44 | + if (running > basepri) { | 89 | qdev_prop_set_uint32(DEVICE(&mms->dualtimer), "pclk-frq", SYSCLK_FRQ); |
45 | + running = basepri; | ||
46 | + } | ||
47 | + } | ||
48 | + | ||
49 | + if (env->v7m.primask[M_REG_NS]) { | ||
50 | + if (env->v7m.aircr & R_V7M_AIRCR_PRIS_MASK) { | ||
51 | + if (running > NVIC_NS_PRIO_LIMIT) { | ||
52 | + running = NVIC_NS_PRIO_LIMIT; | ||
53 | + } | ||
54 | + } else { | ||
55 | + running = 0; | ||
56 | + } | ||
57 | + } | ||
58 | + | ||
59 | + if (env->v7m.primask[M_REG_S]) { | ||
60 | running = 0; | ||
61 | - } else if (env->v7m.basepri[env->v7m.secure] > 0) { | ||
62 | - running = env->v7m.basepri[env->v7m.secure] & | ||
63 | - nvic_gprio_mask(s, env->v7m.secure); | ||
64 | - } else { | ||
65 | - running = NVIC_NOEXC_PRIO; /* lower than any possible priority */ | ||
66 | } | ||
67 | + | ||
68 | + if (env->v7m.faultmask[M_REG_NS]) { | ||
69 | + if (env->v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) { | ||
70 | + running = -1; | ||
71 | + } else { | ||
72 | + if (env->v7m.aircr & R_V7M_AIRCR_PRIS_MASK) { | ||
73 | + if (running > NVIC_NS_PRIO_LIMIT) { | ||
74 | + running = NVIC_NS_PRIO_LIMIT; | ||
75 | + } | ||
76 | + } else { | ||
77 | + running = 0; | ||
78 | + } | ||
79 | + } | ||
80 | + } | ||
81 | + | ||
82 | + if (env->v7m.faultmask[M_REG_S]) { | ||
83 | + running = (env->v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) ? -3 : -1; | ||
84 | + } | ||
85 | + | ||
86 | /* consider priority of active handler */ | ||
87 | return MIN(running, s->exception_prio); | ||
88 | } | ||
89 | -- | 90 | -- |
90 | 2.7.4 | 91 | 2.20.1 |
91 | 92 | ||
92 | 93 | diff view generated by jsdifflib |
1 | When escalating to HardFault, we must go into Lockup if we | 1 | Create a fixed-frequency Clock object to be the SYSCLK, and wire it |
---|---|---|---|
2 | can't take the synchronous HardFault because the current | 2 | up to the devices that require it. |
3 | execution priority is already at or below the priority of | ||
4 | HardFault. In v7M HF is always priority -1 so a simple < 0 | ||
5 | comparison sufficed; in v8M the priority of HardFault can | ||
6 | vary depending on whether it is a Secure or NonSecure | ||
7 | HardFault, so we must check against the priority of the | ||
8 | HardFault exception vector we're about to use. | ||
9 | 3 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
12 | Message-id: 1505240046-11454-13-git-send-email-peter.maydell@linaro.org | 6 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-14-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-14-peter.maydell@linaro.org | ||
13 | --- | 10 | --- |
14 | hw/intc/armv7m_nvic.c | 23 ++++++++++++----------- | 11 | hw/arm/mps2.c | 9 +++++++++ |
15 | 1 file changed, 12 insertions(+), 11 deletions(-) | 12 | 1 file changed, 9 insertions(+) |
16 | 13 | ||
17 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 14 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c |
18 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/intc/armv7m_nvic.c | 16 | --- a/hw/arm/mps2.c |
20 | +++ b/hw/intc/armv7m_nvic.c | 17 | +++ b/hw/arm/mps2.c |
21 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | 18 | @@ -XXX,XX +XXX,XX @@ |
22 | } | 19 | #include "hw/net/lan9118.h" |
23 | 20 | #include "net/net.h" | |
24 | if (escalate) { | 21 | #include "hw/watchdog/cmsdk-apb-watchdog.h" |
25 | - if (running < 0) { | 22 | +#include "hw/qdev-clock.h" |
26 | - /* We want to escalate to HardFault but we can't take a | 23 | #include "qom/object.h" |
27 | - * synchronous HardFault at this point either. This is a | 24 | |
28 | - * Lockup condition due to a guest bug. We don't model | 25 | typedef enum MPS2FPGAType { |
29 | - * Lockup, so report via cpu_abort() instead. | 26 | @@ -XXX,XX +XXX,XX @@ struct MPS2MachineState { |
30 | - */ | 27 | CMSDKAPBDualTimer dualtimer; |
31 | - cpu_abort(&s->cpu->parent_obj, | 28 | CMSDKAPBWatchdog watchdog; |
32 | - "Lockup: can't escalate %d to HardFault " | 29 | CMSDKAPBTimer timer[2]; |
33 | - "(current priority %d)\n", irq, running); | 30 | + Clock *sysclk; |
34 | - } | 31 | }; |
35 | 32 | ||
36 | - /* We can do the escalation, so we take HardFault instead. | 33 | #define TYPE_MPS2_MACHINE "mps2" |
37 | + /* We need to escalate this exception to a synchronous HardFault. | 34 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) |
38 | * If BFHFNMINS is set then we escalate to the banked HF for | 35 | exit(EXIT_FAILURE); |
39 | * the target security state of the original exception; otherwise | 36 | } |
40 | * we take a Secure HardFault. | 37 | |
41 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | 38 | + /* This clock doesn't need migration because it is fixed-frequency */ |
42 | } else { | 39 | + mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); |
43 | vec = &s->vectors[irq]; | 40 | + clock_set_hz(mms->sysclk, SYSCLK_FRQ); |
44 | } | ||
45 | + if (running <= vec->prio) { | ||
46 | + /* We want to escalate to HardFault but we can't take the | ||
47 | + * synchronous HardFault at this point either. This is a | ||
48 | + * Lockup condition due to a guest bug. We don't model | ||
49 | + * Lockup, so report via cpu_abort() instead. | ||
50 | + */ | ||
51 | + cpu_abort(&s->cpu->parent_obj, | ||
52 | + "Lockup: can't escalate %d to HardFault " | ||
53 | + "(current priority %d)\n", irq, running); | ||
54 | + } | ||
55 | + | 41 | + |
56 | /* HF may be banked but there is only one shared HFSR */ | 42 | /* The FPGA images have an odd combination of different RAMs, |
57 | s->cpu->env.v7m.hfsr |= R_V7M_HFSR_FORCED_MASK; | 43 | * because in hardware they are different implementations and |
58 | } | 44 | * connected to different buses, giving varying performance/size |
45 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
46 | TYPE_CMSDK_APB_TIMER); | ||
47 | sbd = SYS_BUS_DEVICE(&mms->timer[i]); | ||
48 | qdev_prop_set_uint32(DEVICE(&mms->timer[i]), "pclk-frq", SYSCLK_FRQ); | ||
49 | + qdev_connect_clock_in(DEVICE(&mms->timer[i]), "pclk", mms->sysclk); | ||
50 | sysbus_realize_and_unref(sbd, &error_fatal); | ||
51 | sysbus_mmio_map(sbd, 0, base); | ||
52 | sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(armv7m, irqno)); | ||
53 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
54 | object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, | ||
55 | TYPE_CMSDK_APB_DUALTIMER); | ||
56 | qdev_prop_set_uint32(DEVICE(&mms->dualtimer), "pclk-frq", SYSCLK_FRQ); | ||
57 | + qdev_connect_clock_in(DEVICE(&mms->dualtimer), "TIMCLK", mms->sysclk); | ||
58 | sysbus_realize(SYS_BUS_DEVICE(&mms->dualtimer), &error_fatal); | ||
59 | sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0, | ||
60 | qdev_get_gpio_in(armv7m, 10)); | ||
61 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
62 | object_initialize_child(OBJECT(mms), "watchdog", &mms->watchdog, | ||
63 | TYPE_CMSDK_APB_WATCHDOG); | ||
64 | qdev_prop_set_uint32(DEVICE(&mms->watchdog), "wdogclk-frq", SYSCLK_FRQ); | ||
65 | + qdev_connect_clock_in(DEVICE(&mms->watchdog), "WDOGCLK", mms->sysclk); | ||
66 | sysbus_realize(SYS_BUS_DEVICE(&mms->watchdog), &error_fatal); | ||
67 | sysbus_connect_irq(SYS_BUS_DEVICE(&mms->watchdog), 0, | ||
68 | qdev_get_gpio_in_named(armv7m, "NMI", 0)); | ||
59 | -- | 69 | -- |
60 | 2.7.4 | 70 | 2.20.1 |
61 | 71 | ||
62 | 72 | diff view generated by jsdifflib |
1 | In armv7m_nvic_set_pending() we have to compare the | 1 | Create and connect the two clocks needed by the ARMSSE. |
---|---|---|---|
2 | priority of an exception against the execution priority | ||
3 | to decide whether it needs to be escalated to HardFault. | ||
4 | In the specification this is a comparison against the | ||
5 | exception's group priority; for v7M we implemented it | ||
6 | as a comparison against the raw exception priority | ||
7 | because the two comparisons will always give the | ||
8 | same answer. For v8M the existence of AIRCR.PRIS and | ||
9 | the possibility of different PRIGROUP values for secure | ||
10 | and nonsecure exceptions means we need to explicitly | ||
11 | calculate the vector's group priority for this check. | ||
12 | 2 | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
15 | Message-id: 1505240046-11454-12-git-send-email-peter.maydell@linaro.org | 5 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Message-id: 20210128114145.20536-15-peter.maydell@linaro.org | ||
8 | Message-id: 20210121190622.22000-15-peter.maydell@linaro.org | ||
16 | --- | 9 | --- |
17 | hw/intc/armv7m_nvic.c | 2 +- | 10 | hw/arm/mps2-tz.c | 13 +++++++++++++ |
18 | 1 file changed, 1 insertion(+), 1 deletion(-) | 11 | 1 file changed, 13 insertions(+) |
19 | 12 | ||
20 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 13 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c |
21 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/intc/armv7m_nvic.c | 15 | --- a/hw/arm/mps2-tz.c |
23 | +++ b/hw/intc/armv7m_nvic.c | 16 | +++ b/hw/arm/mps2-tz.c |
24 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | 17 | @@ -XXX,XX +XXX,XX @@ |
25 | int running = nvic_exec_prio(s); | 18 | #include "hw/net/lan9118.h" |
26 | bool escalate = false; | 19 | #include "net/net.h" |
27 | 20 | #include "hw/core/split-irq.h" | |
28 | - if (vec->prio >= running) { | 21 | +#include "hw/qdev-clock.h" |
29 | + if (exc_group_prio(s, vec->prio, secure) >= running) { | 22 | #include "qom/object.h" |
30 | trace_nvic_escalate_prio(irq, vec->prio, running); | 23 | |
31 | escalate = true; | 24 | #define MPS2TZ_NUMIRQ 92 |
32 | } else if (!vec->enabled) { | 25 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { |
26 | qemu_or_irq uart_irq_orgate; | ||
27 | DeviceState *lan9118; | ||
28 | SplitIRQ cpu_irq_splitter[MPS2TZ_NUMIRQ]; | ||
29 | + Clock *sysclk; | ||
30 | + Clock *s32kclk; | ||
31 | }; | ||
32 | |||
33 | #define TYPE_MPS2TZ_MACHINE "mps2tz" | ||
34 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE) | ||
35 | |||
36 | /* Main SYSCLK frequency in Hz */ | ||
37 | #define SYSCLK_FRQ 20000000 | ||
38 | +/* Slow 32Khz S32KCLK frequency in Hz */ | ||
39 | +#define S32KCLK_FRQ (32 * 1000) | ||
40 | |||
41 | /* Create an alias of an entire original MemoryRegion @orig | ||
42 | * located at @base in the memory map. | ||
43 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
44 | exit(EXIT_FAILURE); | ||
45 | } | ||
46 | |||
47 | + /* These clocks don't need migration because they are fixed-frequency */ | ||
48 | + mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); | ||
49 | + clock_set_hz(mms->sysclk, SYSCLK_FRQ); | ||
50 | + mms->s32kclk = clock_new(OBJECT(machine), "S32KCLK"); | ||
51 | + clock_set_hz(mms->s32kclk, S32KCLK_FRQ); | ||
52 | + | ||
53 | object_initialize_child(OBJECT(machine), TYPE_IOTKIT, &mms->iotkit, | ||
54 | mmc->armsse_type); | ||
55 | iotkitdev = DEVICE(&mms->iotkit); | ||
56 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
57 | OBJECT(system_memory), &error_abort); | ||
58 | qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", MPS2TZ_NUMIRQ); | ||
59 | qdev_prop_set_uint32(iotkitdev, "MAINCLK_FRQ", SYSCLK_FRQ); | ||
60 | + qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk); | ||
61 | + qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk); | ||
62 | sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); | ||
63 | |||
64 | /* | ||
33 | -- | 65 | -- |
34 | 2.7.4 | 66 | 2.20.1 |
35 | 67 | ||
36 | 68 | diff view generated by jsdifflib |
1 | If AIRCR.BFHFNMINS is clear, then although NonSecure HardFault | 1 | Create and connect the two clocks needed by the ARMSSE. |
---|---|---|---|
2 | can still be pended via SHCSR.HARDFAULTPENDED it mustn't actually | ||
3 | preempt execution. The simple way to achieve this is to clear the | ||
4 | enable bit for it, since the enable bit isn't guest visible. | ||
5 | 2 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
8 | Message-id: 1505240046-11454-15-git-send-email-peter.maydell@linaro.org | 5 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Message-id: 20210128114145.20536-16-peter.maydell@linaro.org | ||
8 | Message-id: 20210121190622.22000-16-peter.maydell@linaro.org | ||
9 | --- | 9 | --- |
10 | hw/intc/armv7m_nvic.c | 12 ++++++++++-- | 10 | hw/arm/musca.c | 12 ++++++++++++ |
11 | 1 file changed, 10 insertions(+), 2 deletions(-) | 11 | 1 file changed, 12 insertions(+) |
12 | 12 | ||
13 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 13 | diff --git a/hw/arm/musca.c b/hw/arm/musca.c |
14 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/intc/armv7m_nvic.c | 15 | --- a/hw/arm/musca.c |
16 | +++ b/hw/intc/armv7m_nvic.c | 16 | +++ b/hw/arm/musca.c |
17 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | 17 | @@ -XXX,XX +XXX,XX @@ |
18 | (R_V7M_AIRCR_SYSRESETREQS_MASK | | 18 | #include "hw/misc/tz-ppc.h" |
19 | R_V7M_AIRCR_BFHFNMINS_MASK | | 19 | #include "hw/misc/unimp.h" |
20 | R_V7M_AIRCR_PRIS_MASK); | 20 | #include "hw/rtc/pl031.h" |
21 | - /* BFHFNMINS changes the priority of Secure HardFault */ | 21 | +#include "hw/qdev-clock.h" |
22 | + /* BFHFNMINS changes the priority of Secure HardFault, and | 22 | #include "qom/object.h" |
23 | + * allows a pending Non-secure HardFault to preempt (which | 23 | |
24 | + * we implement by marking it enabled). | 24 | #define MUSCA_NUMIRQ_MAX 96 |
25 | + */ | 25 | @@ -XXX,XX +XXX,XX @@ struct MuscaMachineState { |
26 | if (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) { | 26 | UnimplementedDeviceState sdio; |
27 | s->sec_vectors[ARMV7M_EXCP_HARD].prio = -3; | 27 | UnimplementedDeviceState gpio; |
28 | + s->vectors[ARMV7M_EXCP_HARD].enabled = 1; | 28 | UnimplementedDeviceState cryptoisland; |
29 | } else { | 29 | + Clock *sysclk; |
30 | s->sec_vectors[ARMV7M_EXCP_HARD].prio = -1; | 30 | + Clock *s32kclk; |
31 | + s->vectors[ARMV7M_EXCP_HARD].enabled = 0; | 31 | }; |
32 | } | 32 | |
33 | } | 33 | #define TYPE_MUSCA_MACHINE "musca" |
34 | nvic_irq_update(s); | 34 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_TYPE(MuscaMachineState, MuscaMachineClass, MUSCA_MACHINE) |
35 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | 35 | * don't model that in our SSE-200 model yet. |
36 | NVICState *s = NVIC(dev); | 36 | */ |
37 | 37 | #define SYSCLK_FRQ 40000000 | |
38 | s->vectors[ARMV7M_EXCP_NMI].enabled = 1; | 38 | +/* Slow 32Khz S32KCLK frequency in Hz */ |
39 | - s->vectors[ARMV7M_EXCP_HARD].enabled = 1; | 39 | +#define S32KCLK_FRQ (32 * 1000) |
40 | /* MEM, BUS, and USAGE are enabled through | 40 | |
41 | * the System Handler Control register | 41 | static qemu_irq get_sse_irq_in(MuscaMachineState *mms, int irqno) |
42 | */ | 42 | { |
43 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | 43 | @@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine) |
44 | 44 | exit(1); | |
45 | /* AIRCR.BFHFNMINS resets to 0 so Secure HF is priority -1 (R_CMTC) */ | ||
46 | s->sec_vectors[ARMV7M_EXCP_HARD].prio = -1; | ||
47 | + /* If AIRCR.BFHFNMINS is 0 then NS HF is (effectively) disabled */ | ||
48 | + s->vectors[ARMV7M_EXCP_HARD].enabled = 0; | ||
49 | + } else { | ||
50 | + s->vectors[ARMV7M_EXCP_HARD].enabled = 1; | ||
51 | } | 45 | } |
52 | 46 | ||
53 | /* Strictly speaking the reset handler should be enabled. | 47 | + mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); |
48 | + clock_set_hz(mms->sysclk, SYSCLK_FRQ); | ||
49 | + mms->s32kclk = clock_new(OBJECT(machine), "S32KCLK"); | ||
50 | + clock_set_hz(mms->s32kclk, S32KCLK_FRQ); | ||
51 | + | ||
52 | object_initialize_child(OBJECT(machine), "sse-200", &mms->sse, | ||
53 | TYPE_SSE200); | ||
54 | ssedev = DEVICE(&mms->sse); | ||
55 | @@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine) | ||
56 | qdev_prop_set_uint32(ssedev, "init-svtor", mmc->init_svtor); | ||
57 | qdev_prop_set_uint32(ssedev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width); | ||
58 | qdev_prop_set_uint32(ssedev, "MAINCLK_FRQ", SYSCLK_FRQ); | ||
59 | + qdev_connect_clock_in(ssedev, "MAINCLK", mms->sysclk); | ||
60 | + qdev_connect_clock_in(ssedev, "S32KCLK", mms->s32kclk); | ||
61 | /* | ||
62 | * Musca-A takes the default SSE-200 FPU/DSP settings (ie no for | ||
63 | * CPU0 and yes for CPU1); Musca-B1 explicitly enables them for CPU0. | ||
54 | -- | 64 | -- |
55 | 2.7.4 | 65 | 2.20.1 |
56 | 66 | ||
57 | 67 | diff view generated by jsdifflib |
1 | For the v8M security extension, some exceptions must be banked | 1 | Convert the SSYS code in the Stellaris boards (which encapsulates the |
---|---|---|---|
2 | between security states. Add the new vecinfo array which holds | 2 | system registers) to a proper QOM device. This will provide us with |
3 | the state for the banked exceptions and migrate it if the | 3 | somewhere to put the output Clock whose frequency depends on the |
4 | CPU the NVIC is attached to implements the security extension. | 4 | setting of the PLL configuration registers. |
5 | |||
6 | This is a migration compatibility break for lm3s811evb, lm3s6965evb. | ||
7 | |||
8 | We use 3-phase reset here because the Clock will need to propagate | ||
9 | its value in the hold phase. | ||
10 | |||
11 | For the moment we reset the device during the board creation so that | ||
12 | the system_clock_scale global gets set; this will be removed in a | ||
13 | subsequent commit. | ||
5 | 14 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 16 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
17 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
18 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
19 | Message-id: 20210128114145.20536-17-peter.maydell@linaro.org | ||
20 | Message-id: 20210121190622.22000-17-peter.maydell@linaro.org | ||
21 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | --- | 22 | --- |
9 | include/hw/intc/armv7m_nvic.h | 14 ++++++++++++ | 23 | hw/arm/stellaris.c | 132 ++++++++++++++++++++++++++++++++++++--------- |
10 | hw/intc/armv7m_nvic.c | 53 ++++++++++++++++++++++++++++++++++++++++++- | 24 | 1 file changed, 107 insertions(+), 25 deletions(-) |
11 | 2 files changed, 66 insertions(+), 1 deletion(-) | 25 | |
12 | 26 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | |
13 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/include/hw/intc/armv7m_nvic.h | 28 | --- a/hw/arm/stellaris.c |
16 | +++ b/include/hw/intc/armv7m_nvic.h | 29 | +++ b/hw/arm/stellaris.c |
17 | @@ -XXX,XX +XXX,XX @@ | 30 | @@ -XXX,XX +XXX,XX @@ static void stellaris_gptm_realize(DeviceState *dev, Error **errp) |
18 | 31 | ||
19 | /* Highest permitted number of exceptions (architectural limit) */ | 32 | /* System controller. */ |
20 | #define NVIC_MAX_VECTORS 512 | 33 | |
21 | +/* Number of internal exceptions */ | 34 | -typedef struct { |
22 | +#define NVIC_INTERNAL_VECTORS 16 | 35 | +#define TYPE_STELLARIS_SYS "stellaris-sys" |
23 | 36 | +OBJECT_DECLARE_SIMPLE_TYPE(ssys_state, STELLARIS_SYS) | |
24 | typedef struct VecInfo { | 37 | + |
25 | /* Exception priorities can range from -3 to 255; only the unmodifiable | 38 | +struct ssys_state { |
26 | @@ -XXX,XX +XXX,XX @@ typedef struct NVICState { | 39 | + SysBusDevice parent_obj; |
27 | ARMCPU *cpu; | 40 | + |
28 | 41 | MemoryRegion iomem; | |
29 | VecInfo vectors[NVIC_MAX_VECTORS]; | 42 | uint32_t pborctl; |
30 | + /* If the v8M security extension is implemented, some of the internal | 43 | uint32_t ldopctl; |
31 | + * exceptions are banked between security states (ie there exists both | 44 | @@ -XXX,XX +XXX,XX @@ typedef struct { |
32 | + * a Secure and a NonSecure version of the exception and its state): | 45 | uint32_t dcgc[3]; |
33 | + * HardFault, MemManage, UsageFault, SVCall, PendSV, SysTick (R_PJHV) | 46 | uint32_t clkvclr; |
34 | + * The rest (including all the external exceptions) are not banked, though | 47 | uint32_t ldoarst; |
35 | + * they may be configurable to target either Secure or NonSecure state. | 48 | + qemu_irq irq; |
36 | + * We store the secure exception state in sec_vectors[] for the banked | 49 | + /* Properties (all read-only registers) */ |
37 | + * exceptions, and otherwise use only vectors[] (including for exceptions | 50 | uint32_t user0; |
38 | + * like SecureFault that unconditionally target Secure state). | 51 | uint32_t user1; |
39 | + * Entries in sec_vectors[] for non-banked exception numbers are unused. | 52 | - qemu_irq irq; |
40 | + */ | 53 | - stellaris_board_info *board; |
41 | + VecInfo sec_vectors[NVIC_INTERNAL_VECTORS]; | 54 | -} ssys_state; |
42 | uint32_t prigroup; | 55 | + uint32_t did0; |
43 | 56 | + uint32_t did1; | |
44 | /* vectpending and exception_prio are both cached state that can | 57 | + uint32_t dc0; |
45 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 58 | + uint32_t dc1; |
46 | index XXXXXXX..XXXXXXX 100644 | 59 | + uint32_t dc2; |
47 | --- a/hw/intc/armv7m_nvic.c | 60 | + uint32_t dc3; |
48 | +++ b/hw/intc/armv7m_nvic.c | 61 | + uint32_t dc4; |
49 | @@ -XXX,XX +XXX,XX @@ | 62 | +}; |
50 | * For historical reasons QEMU tends to use "interrupt" and | 63 | |
51 | * "exception" more or less interchangeably. | 64 | static void ssys_update(ssys_state *s) |
52 | */ | 65 | { |
53 | -#define NVIC_FIRST_IRQ 16 | 66 | @@ -XXX,XX +XXX,XX @@ static uint32_t pllcfg_fury[16] = { |
54 | +#define NVIC_FIRST_IRQ NVIC_INTERNAL_VECTORS | 67 | |
55 | #define NVIC_MAX_IRQ (NVIC_MAX_VECTORS - NVIC_FIRST_IRQ) | 68 | static int ssys_board_class(const ssys_state *s) |
56 | 69 | { | |
57 | /* Effective running priority of the CPU when no exception is active | 70 | - uint32_t did0 = s->board->did0; |
58 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_VecInfo = { | 71 | + uint32_t did0 = s->did0; |
72 | switch (did0 & DID0_VER_MASK) { | ||
73 | case DID0_VER_0: | ||
74 | return DID0_CLASS_SANDSTORM; | ||
75 | @@ -XXX,XX +XXX,XX @@ static uint64_t ssys_read(void *opaque, hwaddr offset, | ||
76 | |||
77 | switch (offset) { | ||
78 | case 0x000: /* DID0 */ | ||
79 | - return s->board->did0; | ||
80 | + return s->did0; | ||
81 | case 0x004: /* DID1 */ | ||
82 | - return s->board->did1; | ||
83 | + return s->did1; | ||
84 | case 0x008: /* DC0 */ | ||
85 | - return s->board->dc0; | ||
86 | + return s->dc0; | ||
87 | case 0x010: /* DC1 */ | ||
88 | - return s->board->dc1; | ||
89 | + return s->dc1; | ||
90 | case 0x014: /* DC2 */ | ||
91 | - return s->board->dc2; | ||
92 | + return s->dc2; | ||
93 | case 0x018: /* DC3 */ | ||
94 | - return s->board->dc3; | ||
95 | + return s->dc3; | ||
96 | case 0x01c: /* DC4 */ | ||
97 | - return s->board->dc4; | ||
98 | + return s->dc4; | ||
99 | case 0x030: /* PBORCTL */ | ||
100 | return s->pborctl; | ||
101 | case 0x034: /* LDOPCTL */ | ||
102 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps ssys_ops = { | ||
103 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
104 | }; | ||
105 | |||
106 | -static void ssys_reset(void *opaque) | ||
107 | +static void stellaris_sys_reset_enter(Object *obj, ResetType type) | ||
108 | { | ||
109 | - ssys_state *s = (ssys_state *)opaque; | ||
110 | + ssys_state *s = STELLARIS_SYS(obj); | ||
111 | |||
112 | s->pborctl = 0x7ffd; | ||
113 | s->rcc = 0x078e3ac0; | ||
114 | @@ -XXX,XX +XXX,XX @@ static void ssys_reset(void *opaque) | ||
115 | s->rcgc[0] = 1; | ||
116 | s->scgc[0] = 1; | ||
117 | s->dcgc[0] = 1; | ||
118 | +} | ||
119 | + | ||
120 | +static void stellaris_sys_reset_hold(Object *obj) | ||
121 | +{ | ||
122 | + ssys_state *s = STELLARIS_SYS(obj); | ||
123 | + | ||
124 | ssys_calculate_system_clock(s); | ||
125 | } | ||
126 | |||
127 | +static void stellaris_sys_reset_exit(Object *obj) | ||
128 | +{ | ||
129 | +} | ||
130 | + | ||
131 | static int stellaris_sys_post_load(void *opaque, int version_id) | ||
132 | { | ||
133 | ssys_state *s = opaque; | ||
134 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_sys = { | ||
59 | } | 135 | } |
60 | }; | 136 | }; |
61 | 137 | ||
62 | +static bool nvic_security_needed(void *opaque) | 138 | +static Property stellaris_sys_properties[] = { |
63 | +{ | 139 | + DEFINE_PROP_UINT32("user0", ssys_state, user0, 0), |
64 | + NVICState *s = opaque; | 140 | + DEFINE_PROP_UINT32("user1", ssys_state, user1, 0), |
65 | + | 141 | + DEFINE_PROP_UINT32("did0", ssys_state, did0, 0), |
66 | + return arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY); | 142 | + DEFINE_PROP_UINT32("did1", ssys_state, did1, 0), |
67 | +} | 143 | + DEFINE_PROP_UINT32("dc0", ssys_state, dc0, 0), |
68 | + | 144 | + DEFINE_PROP_UINT32("dc1", ssys_state, dc1, 0), |
69 | +static int nvic_security_post_load(void *opaque, int version_id) | 145 | + DEFINE_PROP_UINT32("dc2", ssys_state, dc2, 0), |
70 | +{ | 146 | + DEFINE_PROP_UINT32("dc3", ssys_state, dc3, 0), |
71 | + NVICState *s = opaque; | 147 | + DEFINE_PROP_UINT32("dc4", ssys_state, dc4, 0), |
72 | + int i; | 148 | + DEFINE_PROP_END_OF_LIST() |
73 | + | ||
74 | + /* Check for out of range priority settings */ | ||
75 | + if (s->sec_vectors[ARMV7M_EXCP_HARD].prio != -1) { | ||
76 | + return 1; | ||
77 | + } | ||
78 | + for (i = ARMV7M_EXCP_MEM; i < ARRAY_SIZE(s->sec_vectors); i++) { | ||
79 | + if (s->sec_vectors[i].prio & ~0xff) { | ||
80 | + return 1; | ||
81 | + } | ||
82 | + } | ||
83 | + return 0; | ||
84 | +} | ||
85 | + | ||
86 | +static const VMStateDescription vmstate_nvic_security = { | ||
87 | + .name = "nvic/m-security", | ||
88 | + .version_id = 1, | ||
89 | + .minimum_version_id = 1, | ||
90 | + .needed = nvic_security_needed, | ||
91 | + .post_load = &nvic_security_post_load, | ||
92 | + .fields = (VMStateField[]) { | ||
93 | + VMSTATE_STRUCT_ARRAY(sec_vectors, NVICState, NVIC_INTERNAL_VECTORS, 1, | ||
94 | + vmstate_VecInfo, VecInfo), | ||
95 | + VMSTATE_END_OF_LIST() | ||
96 | + } | ||
97 | +}; | 149 | +}; |
98 | + | 150 | + |
99 | static const VMStateDescription vmstate_nvic = { | 151 | +static void stellaris_sys_instance_init(Object *obj) |
100 | .name = "armv7m_nvic", | 152 | +{ |
101 | .version_id = 4, | 153 | + ssys_state *s = STELLARIS_SYS(obj); |
102 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_nvic = { | 154 | + SysBusDevice *sbd = SYS_BUS_DEVICE(s); |
103 | vmstate_VecInfo, VecInfo), | 155 | + |
104 | VMSTATE_UINT32(prigroup, NVICState), | 156 | + memory_region_init_io(&s->iomem, obj, &ssys_ops, s, "ssys", 0x00001000); |
105 | VMSTATE_END_OF_LIST() | 157 | + sysbus_init_mmio(sbd, &s->iomem); |
106 | + }, | 158 | + sysbus_init_irq(sbd, &s->irq); |
107 | + .subsections = (const VMStateDescription*[]) { | 159 | +} |
108 | + &vmstate_nvic_security, | 160 | + |
109 | + NULL | 161 | static int stellaris_sys_init(uint32_t base, qemu_irq irq, |
110 | } | 162 | stellaris_board_info * board, |
163 | uint8_t *macaddr) | ||
164 | { | ||
165 | - ssys_state *s; | ||
166 | + DeviceState *dev = qdev_new(TYPE_STELLARIS_SYS); | ||
167 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
168 | |||
169 | - s = g_new0(ssys_state, 1); | ||
170 | - s->irq = irq; | ||
171 | - s->board = board; | ||
172 | /* Most devices come preprogrammed with a MAC address in the user data. */ | ||
173 | - s->user0 = macaddr[0] | (macaddr[1] << 8) | (macaddr[2] << 16); | ||
174 | - s->user1 = macaddr[3] | (macaddr[4] << 8) | (macaddr[5] << 16); | ||
175 | + qdev_prop_set_uint32(dev, "user0", | ||
176 | + macaddr[0] | (macaddr[1] << 8) | (macaddr[2] << 16)); | ||
177 | + qdev_prop_set_uint32(dev, "user1", | ||
178 | + macaddr[3] | (macaddr[4] << 8) | (macaddr[5] << 16)); | ||
179 | + qdev_prop_set_uint32(dev, "did0", board->did0); | ||
180 | + qdev_prop_set_uint32(dev, "did1", board->did1); | ||
181 | + qdev_prop_set_uint32(dev, "dc0", board->dc0); | ||
182 | + qdev_prop_set_uint32(dev, "dc1", board->dc1); | ||
183 | + qdev_prop_set_uint32(dev, "dc2", board->dc2); | ||
184 | + qdev_prop_set_uint32(dev, "dc3", board->dc3); | ||
185 | + qdev_prop_set_uint32(dev, "dc4", board->dc4); | ||
186 | + | ||
187 | + sysbus_realize_and_unref(sbd, &error_fatal); | ||
188 | + sysbus_mmio_map(sbd, 0, base); | ||
189 | + sysbus_connect_irq(sbd, 0, irq); | ||
190 | + | ||
191 | + /* | ||
192 | + * Normally we should not be resetting devices like this during | ||
193 | + * board creation. For the moment we need to do so, because | ||
194 | + * system_clock_scale will only get set when the STELLARIS_SYS | ||
195 | + * device is reset, and we need its initial value to pass to | ||
196 | + * the watchdog device. This hack can be removed once the | ||
197 | + * watchdog has been converted to use a Clock input instead. | ||
198 | + */ | ||
199 | + device_cold_reset(dev); | ||
200 | |||
201 | - memory_region_init_io(&s->iomem, NULL, &ssys_ops, s, "ssys", 0x00001000); | ||
202 | - memory_region_add_subregion(get_system_memory(), base, &s->iomem); | ||
203 | - ssys_reset(s); | ||
204 | - vmstate_register(NULL, VMSTATE_INSTANCE_ID_ANY, &vmstate_stellaris_sys, s); | ||
205 | return 0; | ||
206 | } | ||
207 | |||
208 | - | ||
209 | /* I2C controller. */ | ||
210 | |||
211 | #define TYPE_STELLARIS_I2C "stellaris-i2c" | ||
212 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo stellaris_adc_info = { | ||
213 | .class_init = stellaris_adc_class_init, | ||
111 | }; | 214 | }; |
112 | 215 | ||
113 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | 216 | +static void stellaris_sys_class_init(ObjectClass *klass, void *data) |
114 | s->vectors[ARMV7M_EXCP_NMI].prio = -2; | 217 | +{ |
115 | s->vectors[ARMV7M_EXCP_HARD].prio = -1; | 218 | + DeviceClass *dc = DEVICE_CLASS(klass); |
116 | 219 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | |
117 | + if (arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY)) { | 220 | + |
118 | + s->sec_vectors[ARMV7M_EXCP_HARD].enabled = 1; | 221 | + dc->vmsd = &vmstate_stellaris_sys; |
119 | + s->sec_vectors[ARMV7M_EXCP_SVC].enabled = 1; | 222 | + rc->phases.enter = stellaris_sys_reset_enter; |
120 | + s->sec_vectors[ARMV7M_EXCP_PENDSV].enabled = 1; | 223 | + rc->phases.hold = stellaris_sys_reset_hold; |
121 | + s->sec_vectors[ARMV7M_EXCP_SYSTICK].enabled = 1; | 224 | + rc->phases.exit = stellaris_sys_reset_exit; |
122 | + | 225 | + device_class_set_props(dc, stellaris_sys_properties); |
123 | + /* AIRCR.BFHFNMINS resets to 0 so Secure HF is priority -1 (R_CMTC) */ | 226 | +} |
124 | + s->sec_vectors[ARMV7M_EXCP_HARD].prio = -1; | 227 | + |
125 | + } | 228 | +static const TypeInfo stellaris_sys_info = { |
126 | + | 229 | + .name = TYPE_STELLARIS_SYS, |
127 | /* Strictly speaking the reset handler should be enabled. | 230 | + .parent = TYPE_SYS_BUS_DEVICE, |
128 | * However, we don't simulate soft resets through the NVIC, | 231 | + .instance_size = sizeof(ssys_state), |
129 | * and the reset vector should never be pended. | 232 | + .instance_init = stellaris_sys_instance_init, |
233 | + .class_init = stellaris_sys_class_init, | ||
234 | +}; | ||
235 | + | ||
236 | static void stellaris_register_types(void) | ||
237 | { | ||
238 | type_register_static(&stellaris_i2c_info); | ||
239 | type_register_static(&stellaris_gptm_info); | ||
240 | type_register_static(&stellaris_adc_info); | ||
241 | + type_register_static(&stellaris_sys_info); | ||
242 | } | ||
243 | |||
244 | type_init(stellaris_register_types) | ||
130 | -- | 245 | -- |
131 | 2.7.4 | 246 | 2.20.1 |
132 | 247 | ||
133 | 248 | diff view generated by jsdifflib |
1 | In the A64 decoder, we have a lot of references to section numbers | 1 | Create and connect the Clock input for the watchdog device on the |
---|---|---|---|
2 | from version A.a of the v8A ARM ARM (DDI0487). This version of the | 2 | Stellaris boards. Because the Stellaris boards model the ability to |
3 | document is now long obsolete (we are currently on revision B.a), | 3 | change the clock rate by programming PLL registers, we have to create |
4 | and various intervening versions renumbered all the sections. | 4 | an output Clock on the ssys_state device and wire it up to the |
5 | watchdog. | ||
5 | 6 | ||
6 | The most recent B.a version of the document doesn't assign | 7 | Note that the old comment on ssys_calculate_system_clock() got the |
7 | section numbers at all to the individual instruction classes | 8 | units wrong -- system_clock_scale is in nanoseconds, not |
8 | in the way that the various A.x versions did. The simplest thing | 9 | milliseconds. Improve the commentary to clarify how we are |
9 | to do is just to delete all the out of date C.x.x references. | 10 | calculating the period. |
10 | 11 | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 13 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
13 | Message-id: 20170915150849.23557-1-peter.maydell@linaro.org | 14 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
15 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
16 | Message-id: 20210128114145.20536-18-peter.maydell@linaro.org | ||
17 | Message-id: 20210121190622.22000-18-peter.maydell@linaro.org | ||
18 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
14 | --- | 19 | --- |
15 | target/arm/translate-a64.c | 227 +++++++++++++++++++++++---------------------- | 20 | hw/arm/stellaris.c | 43 +++++++++++++++++++++++++++++++------------ |
16 | 1 file changed, 114 insertions(+), 113 deletions(-) | 21 | 1 file changed, 31 insertions(+), 12 deletions(-) |
17 | 22 | ||
18 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 23 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
19 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/translate-a64.c | 25 | --- a/hw/arm/stellaris.c |
21 | +++ b/target/arm/translate-a64.c | 26 | +++ b/hw/arm/stellaris.c |
22 | @@ -XXX,XX +XXX,XX @@ static inline AArch64DecodeFn *lookup_disas_fn(const AArch64DecodeTable *table, | 27 | @@ -XXX,XX +XXX,XX @@ |
28 | #include "hw/watchdog/cmsdk-apb-watchdog.h" | ||
29 | #include "migration/vmstate.h" | ||
30 | #include "hw/misc/unimp.h" | ||
31 | +#include "hw/qdev-clock.h" | ||
32 | #include "cpu.h" | ||
33 | #include "qom/object.h" | ||
34 | |||
35 | @@ -XXX,XX +XXX,XX @@ struct ssys_state { | ||
36 | uint32_t clkvclr; | ||
37 | uint32_t ldoarst; | ||
38 | qemu_irq irq; | ||
39 | + Clock *sysclk; | ||
40 | /* Properties (all read-only registers) */ | ||
41 | uint32_t user0; | ||
42 | uint32_t user1; | ||
43 | @@ -XXX,XX +XXX,XX @@ static bool ssys_use_rcc2(ssys_state *s) | ||
23 | } | 44 | } |
24 | 45 | ||
25 | /* | 46 | /* |
26 | - * the instruction disassembly implemented here matches | 47 | - * Caculate the sys. clock period in ms. |
27 | - * the instruction encoding classifications in chapter 3 (C3) | 48 | + * Calculate the system clock period. We only want to propagate |
28 | - * of the ARM Architecture Reference Manual (DDI0487A_a) | 49 | + * this change to the rest of the system if we're not being called |
29 | + * The instruction disassembly implemented here matches | 50 | + * from migration post-load. |
30 | + * the instruction encoding classifications in chapter C4 | ||
31 | + * of the ARM Architecture Reference Manual (DDI0487B_a); | ||
32 | + * classification names and decode diagrams here should generally | ||
33 | + * match up with those in the manual. | ||
34 | */ | 51 | */ |
35 | 52 | -static void ssys_calculate_system_clock(ssys_state *s) | |
36 | -/* C3.2.7 Unconditional branch (immediate) | 53 | +static void ssys_calculate_system_clock(ssys_state *s, bool propagate_clock) |
37 | +/* Unconditional branch (immediate) | 54 | { |
38 | * 31 30 26 25 0 | 55 | + /* |
39 | * +----+-----------+-------------------------------------+ | 56 | + * SYSDIV field specifies divisor: 0 == /1, 1 == /2, etc. Input |
40 | * | op | 0 0 1 0 1 | imm26 | | 57 | + * clock is 200MHz, which is a period of 5 ns. Dividing the clock |
41 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_imm(DisasContext *s, uint32_t insn) | 58 | + * frequency by X is the same as multiplying the period by X. |
42 | uint64_t addr = s->pc + sextract32(insn, 0, 26) * 4 - 4; | 59 | + */ |
43 | 60 | if (ssys_use_rcc2(s)) { | |
44 | if (insn & (1U << 31)) { | 61 | system_clock_scale = 5 * (((s->rcc2 >> 23) & 0x3f) + 1); |
45 | - /* C5.6.26 BL Branch with link */ | 62 | } else { |
46 | + /* BL Branch with link */ | 63 | system_clock_scale = 5 * (((s->rcc >> 23) & 0xf) + 1); |
47 | tcg_gen_movi_i64(cpu_reg(s, 30), s->pc); | ||
48 | } | 64 | } |
49 | 65 | + clock_set_ns(s->sysclk, system_clock_scale); | |
50 | - /* C5.6.20 B Branch / C5.6.26 BL Branch with link */ | 66 | + if (propagate_clock) { |
51 | + /* B Branch / BL Branch with link */ | 67 | + clock_propagate(s->sysclk); |
52 | gen_goto_tb(s, 0, addr); | 68 | + } |
53 | } | 69 | } |
54 | 70 | ||
55 | -/* C3.2.1 Compare & branch (immediate) | 71 | static void ssys_write(void *opaque, hwaddr offset, |
56 | +/* Compare and branch (immediate) | 72 | @@ -XXX,XX +XXX,XX @@ static void ssys_write(void *opaque, hwaddr offset, |
57 | * 31 30 25 24 23 5 4 0 | 73 | s->int_status |= (1 << 6); |
58 | * +----+-------------+----+---------------------+--------+ | 74 | } |
59 | * | sf | 0 1 1 0 1 0 | op | imm19 | Rt | | 75 | s->rcc = value; |
60 | @@ -XXX,XX +XXX,XX @@ static void disas_comp_b_imm(DisasContext *s, uint32_t insn) | 76 | - ssys_calculate_system_clock(s); |
61 | gen_goto_tb(s, 1, addr); | 77 | + ssys_calculate_system_clock(s, true); |
78 | break; | ||
79 | case 0x070: /* RCC2 */ | ||
80 | if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) { | ||
81 | @@ -XXX,XX +XXX,XX @@ static void ssys_write(void *opaque, hwaddr offset, | ||
82 | s->int_status |= (1 << 6); | ||
83 | } | ||
84 | s->rcc2 = value; | ||
85 | - ssys_calculate_system_clock(s); | ||
86 | + ssys_calculate_system_clock(s, true); | ||
87 | break; | ||
88 | case 0x100: /* RCGC0 */ | ||
89 | s->rcgc[0] = value; | ||
90 | @@ -XXX,XX +XXX,XX @@ static void stellaris_sys_reset_hold(Object *obj) | ||
91 | { | ||
92 | ssys_state *s = STELLARIS_SYS(obj); | ||
93 | |||
94 | - ssys_calculate_system_clock(s); | ||
95 | + /* OK to propagate clocks from the hold phase */ | ||
96 | + ssys_calculate_system_clock(s, true); | ||
62 | } | 97 | } |
63 | 98 | ||
64 | -/* C3.2.5 Test & branch (immediate) | 99 | static void stellaris_sys_reset_exit(Object *obj) |
65 | +/* Test and branch (immediate) | 100 | @@ -XXX,XX +XXX,XX @@ static int stellaris_sys_post_load(void *opaque, int version_id) |
66 | * 31 30 25 24 23 19 18 5 4 0 | 101 | { |
67 | * +----+-------------+----+-------+-------------+------+ | 102 | ssys_state *s = opaque; |
68 | * | b5 | 0 1 1 0 1 1 | op | b40 | imm14 | Rt | | 103 | |
69 | @@ -XXX,XX +XXX,XX @@ static void disas_test_b_imm(DisasContext *s, uint32_t insn) | 104 | - ssys_calculate_system_clock(s); |
70 | gen_goto_tb(s, 1, addr); | 105 | + ssys_calculate_system_clock(s, false); |
106 | |||
107 | return 0; | ||
71 | } | 108 | } |
72 | 109 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_sys = { | |
73 | -/* C3.2.2 / C5.6.19 Conditional branch (immediate) | 110 | VMSTATE_UINT32_ARRAY(dcgc, ssys_state, 3), |
74 | +/* Conditional branch (immediate) | 111 | VMSTATE_UINT32(clkvclr, ssys_state), |
75 | * 31 25 24 23 5 4 3 0 | 112 | VMSTATE_UINT32(ldoarst, ssys_state), |
76 | * +---------------+----+---------------------+----+------+ | 113 | + /* No field for sysclk -- handled in post-load instead */ |
77 | * | 0 1 0 1 0 1 0 | o1 | imm19 | o0 | cond | | 114 | VMSTATE_END_OF_LIST() |
78 | @@ -XXX,XX +XXX,XX @@ static void disas_cond_b_imm(DisasContext *s, uint32_t insn) | ||
79 | } | 115 | } |
116 | }; | ||
117 | @@ -XXX,XX +XXX,XX @@ static void stellaris_sys_instance_init(Object *obj) | ||
118 | memory_region_init_io(&s->iomem, obj, &ssys_ops, s, "ssys", 0x00001000); | ||
119 | sysbus_init_mmio(sbd, &s->iomem); | ||
120 | sysbus_init_irq(sbd, &s->irq); | ||
121 | + s->sysclk = qdev_init_clock_out(DEVICE(s), "SYSCLK"); | ||
80 | } | 122 | } |
81 | 123 | ||
82 | -/* C5.6.68 HINT */ | 124 | -static int stellaris_sys_init(uint32_t base, qemu_irq irq, |
83 | +/* HINT instruction group, including various allocated HINTs */ | 125 | - stellaris_board_info * board, |
84 | static void handle_hint(DisasContext *s, uint32_t insn, | 126 | - uint8_t *macaddr) |
85 | unsigned int op1, unsigned int op2, unsigned int crm) | 127 | +static DeviceState *stellaris_sys_init(uint32_t base, qemu_irq irq, |
128 | + stellaris_board_info *board, | ||
129 | + uint8_t *macaddr) | ||
86 | { | 130 | { |
87 | @@ -XXX,XX +XXX,XX @@ static void handle_sync(DisasContext *s, uint32_t insn, | 131 | DeviceState *dev = qdev_new(TYPE_STELLARIS_SYS); |
132 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
133 | @@ -XXX,XX +XXX,XX @@ static int stellaris_sys_init(uint32_t base, qemu_irq irq, | ||
134 | */ | ||
135 | device_cold_reset(dev); | ||
136 | |||
137 | - return 0; | ||
138 | + return dev; | ||
139 | } | ||
140 | |||
141 | /* I2C controller. */ | ||
142 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
143 | int flash_size; | ||
144 | I2CBus *i2c; | ||
145 | DeviceState *dev; | ||
146 | + DeviceState *ssys_dev; | ||
147 | int i; | ||
148 | int j; | ||
149 | |||
150 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
151 | } | ||
88 | } | 152 | } |
89 | } | 153 | |
90 | 154 | - stellaris_sys_init(0x400fe000, qdev_get_gpio_in(nvic, 28), | |
91 | -/* C5.6.130 MSR (immediate) - move immediate to processor state field */ | 155 | - board, nd_table[0].macaddr.a); |
92 | +/* MSR (immediate) - move immediate to processor state field */ | 156 | + ssys_dev = stellaris_sys_init(0x400fe000, qdev_get_gpio_in(nvic, 28), |
93 | static void handle_msr_i(DisasContext *s, uint32_t insn, | 157 | + board, nd_table[0].macaddr.a); |
94 | unsigned int op1, unsigned int op2, unsigned int crm) | 158 | |
95 | { | 159 | |
96 | @@ -XXX,XX +XXX,XX @@ static void gen_set_nzcv(TCGv_i64 tcg_rt) | 160 | if (board->dc1 & (1 << 3)) { /* watchdog present */ |
97 | tcg_temp_free_i32(nzcv); | 161 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
98 | } | 162 | /* system_clock_scale is valid now */ |
99 | 163 | uint32_t mainclk = NANOSECONDS_PER_SECOND / system_clock_scale; | |
100 | -/* C5.6.129 MRS - move from system register | 164 | qdev_prop_set_uint32(dev, "wdogclk-frq", mainclk); |
101 | - * C5.6.131 MSR (register) - move to system register | 165 | + qdev_connect_clock_in(dev, "WDOGCLK", |
102 | - * C5.6.204 SYS | 166 | + qdev_get_clock_out(ssys_dev, "SYSCLK")); |
103 | - * C5.6.205 SYSL | 167 | |
104 | +/* MRS - move from system register | 168 | sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); |
105 | + * MSR (register) - move to system register | 169 | sysbus_mmio_map(SYS_BUS_DEVICE(dev), |
106 | + * SYS | ||
107 | + * SYSL | ||
108 | * These are all essentially the same insn in 'read' and 'write' | ||
109 | * versions, with varying op0 fields. | ||
110 | */ | ||
111 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
112 | } | ||
113 | } | ||
114 | |||
115 | -/* C3.2.4 System | ||
116 | +/* System | ||
117 | * 31 22 21 20 19 18 16 15 12 11 8 7 5 4 0 | ||
118 | * +---------------------+---+-----+-----+-------+-------+-----+------+ | ||
119 | * | 1 1 0 1 0 1 0 1 0 0 | L | op0 | op1 | CRn | CRm | op2 | Rt | | ||
120 | @@ -XXX,XX +XXX,XX @@ static void disas_system(DisasContext *s, uint32_t insn) | ||
121 | return; | ||
122 | } | ||
123 | switch (crn) { | ||
124 | - case 2: /* C5.6.68 HINT */ | ||
125 | + case 2: /* HINT (including allocated hints like NOP, YIELD, etc) */ | ||
126 | handle_hint(s, insn, op1, op2, crm); | ||
127 | break; | ||
128 | case 3: /* CLREX, DSB, DMB, ISB */ | ||
129 | handle_sync(s, insn, op1, op2, crm); | ||
130 | break; | ||
131 | - case 4: /* C5.6.130 MSR (immediate) */ | ||
132 | + case 4: /* MSR (immediate) */ | ||
133 | handle_msr_i(s, insn, op1, op2, crm); | ||
134 | break; | ||
135 | default: | ||
136 | @@ -XXX,XX +XXX,XX @@ static void disas_system(DisasContext *s, uint32_t insn) | ||
137 | handle_sys(s, insn, l, op0, op1, op2, crn, crm, rt); | ||
138 | } | ||
139 | |||
140 | -/* C3.2.3 Exception generation | ||
141 | +/* Exception generation | ||
142 | * | ||
143 | * 31 24 23 21 20 5 4 2 1 0 | ||
144 | * +-----------------+-----+------------------------+-----+----+ | ||
145 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) | ||
146 | } | ||
147 | } | ||
148 | |||
149 | -/* C3.2.7 Unconditional branch (register) | ||
150 | +/* Unconditional branch (register) | ||
151 | * 31 25 24 21 20 16 15 10 9 5 4 0 | ||
152 | * +---------------+-------+-------+-------+------+-------+ | ||
153 | * | 1 1 0 1 0 1 1 | opc | op2 | op3 | Rn | op4 | | ||
154 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) | ||
155 | s->base.is_jmp = DISAS_JUMP; | ||
156 | } | ||
157 | |||
158 | -/* C3.2 Branches, exception generating and system instructions */ | ||
159 | +/* Branches, exception generating and system instructions */ | ||
160 | static void disas_b_exc_sys(DisasContext *s, uint32_t insn) | ||
161 | { | ||
162 | switch (extract32(insn, 25, 7)) { | ||
163 | @@ -XXX,XX +XXX,XX @@ static bool disas_ldst_compute_iss_sf(int size, bool is_signed, int opc) | ||
164 | return regsize == 64; | ||
165 | } | ||
166 | |||
167 | -/* C3.3.6 Load/store exclusive | ||
168 | +/* Load/store exclusive | ||
169 | * | ||
170 | * 31 30 29 24 23 22 21 20 16 15 14 10 9 5 4 0 | ||
171 | * +-----+-------------+----+---+----+------+----+-------+------+------+ | ||
172 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
173 | } | ||
174 | |||
175 | /* | ||
176 | - * C3.3.5 Load register (literal) | ||
177 | + * Load register (literal) | ||
178 | * | ||
179 | * 31 30 29 27 26 25 24 23 5 4 0 | ||
180 | * +-----+-------+---+-----+-------------------+-------+ | ||
181 | @@ -XXX,XX +XXX,XX @@ static void disas_ld_lit(DisasContext *s, uint32_t insn) | ||
182 | } | ||
183 | |||
184 | /* | ||
185 | - * C5.6.80 LDNP (Load Pair - non-temporal hint) | ||
186 | - * C5.6.81 LDP (Load Pair - non vector) | ||
187 | - * C5.6.82 LDPSW (Load Pair Signed Word - non vector) | ||
188 | - * C5.6.176 STNP (Store Pair - non-temporal hint) | ||
189 | - * C5.6.177 STP (Store Pair - non vector) | ||
190 | - * C6.3.165 LDNP (Load Pair of SIMD&FP - non-temporal hint) | ||
191 | - * C6.3.165 LDP (Load Pair of SIMD&FP) | ||
192 | - * C6.3.284 STNP (Store Pair of SIMD&FP - non-temporal hint) | ||
193 | - * C6.3.284 STP (Store Pair of SIMD&FP) | ||
194 | + * LDNP (Load Pair - non-temporal hint) | ||
195 | + * LDP (Load Pair - non vector) | ||
196 | + * LDPSW (Load Pair Signed Word - non vector) | ||
197 | + * STNP (Store Pair - non-temporal hint) | ||
198 | + * STP (Store Pair - non vector) | ||
199 | + * LDNP (Load Pair of SIMD&FP - non-temporal hint) | ||
200 | + * LDP (Load Pair of SIMD&FP) | ||
201 | + * STNP (Store Pair of SIMD&FP - non-temporal hint) | ||
202 | + * STP (Store Pair of SIMD&FP) | ||
203 | * | ||
204 | * 31 30 29 27 26 25 24 23 22 21 15 14 10 9 5 4 0 | ||
205 | * +-----+-------+---+---+-------+---+-----------------------------+ | ||
206 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pair(DisasContext *s, uint32_t insn) | ||
207 | } | ||
208 | |||
209 | /* | ||
210 | - * C3.3.8 Load/store (immediate post-indexed) | ||
211 | - * C3.3.9 Load/store (immediate pre-indexed) | ||
212 | - * C3.3.12 Load/store (unscaled immediate) | ||
213 | + * Load/store (immediate post-indexed) | ||
214 | + * Load/store (immediate pre-indexed) | ||
215 | + * Load/store (unscaled immediate) | ||
216 | * | ||
217 | * 31 30 29 27 26 25 24 23 22 21 20 12 11 10 9 5 4 0 | ||
218 | * +----+-------+---+-----+-----+---+--------+-----+------+------+ | ||
219 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_imm9(DisasContext *s, uint32_t insn, | ||
220 | } | ||
221 | |||
222 | /* | ||
223 | - * C3.3.10 Load/store (register offset) | ||
224 | + * Load/store (register offset) | ||
225 | * | ||
226 | * 31 30 29 27 26 25 24 23 22 21 20 16 15 13 12 11 10 9 5 4 0 | ||
227 | * +----+-------+---+-----+-----+---+------+-----+--+-----+----+----+ | ||
228 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_roffset(DisasContext *s, uint32_t insn, | ||
229 | } | ||
230 | |||
231 | /* | ||
232 | - * C3.3.13 Load/store (unsigned immediate) | ||
233 | + * Load/store (unsigned immediate) | ||
234 | * | ||
235 | * 31 30 29 27 26 25 24 23 22 21 10 9 5 | ||
236 | * +----+-------+---+-----+-----+------------+-------+------+ | ||
237 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg(DisasContext *s, uint32_t insn) | ||
238 | } | ||
239 | } | ||
240 | |||
241 | -/* C3.3.1 AdvSIMD load/store multiple structures | ||
242 | +/* AdvSIMD load/store multiple structures | ||
243 | * | ||
244 | * 31 30 29 23 22 21 16 15 12 11 10 9 5 4 0 | ||
245 | * +---+---+---------------+---+-------------+--------+------+------+------+ | ||
246 | * | 0 | Q | 0 0 1 1 0 0 0 | L | 0 0 0 0 0 0 | opcode | size | Rn | Rt | | ||
247 | * +---+---+---------------+---+-------------+--------+------+------+------+ | ||
248 | * | ||
249 | - * C3.3.2 AdvSIMD load/store multiple structures (post-indexed) | ||
250 | + * AdvSIMD load/store multiple structures (post-indexed) | ||
251 | * | ||
252 | * 31 30 29 23 22 21 20 16 15 12 11 10 9 5 4 0 | ||
253 | * +---+---+---------------+---+---+---------+--------+------+------+------+ | ||
254 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) | ||
255 | tcg_temp_free_i64(tcg_addr); | ||
256 | } | ||
257 | |||
258 | -/* C3.3.3 AdvSIMD load/store single structure | ||
259 | +/* AdvSIMD load/store single structure | ||
260 | * | ||
261 | * 31 30 29 23 22 21 20 16 15 13 12 11 10 9 5 4 0 | ||
262 | * +---+---+---------------+-----+-----------+-----+---+------+------+------+ | ||
263 | * | 0 | Q | 0 0 1 1 0 1 0 | L R | 0 0 0 0 0 | opc | S | size | Rn | Rt | | ||
264 | * +---+---+---------------+-----+-----------+-----+---+------+------+------+ | ||
265 | * | ||
266 | - * C3.3.4 AdvSIMD load/store single structure (post-indexed) | ||
267 | + * AdvSIMD load/store single structure (post-indexed) | ||
268 | * | ||
269 | * 31 30 29 23 22 21 20 16 15 13 12 11 10 9 5 4 0 | ||
270 | * +---+---+---------------+-----+-----------+-----+---+------+------+------+ | ||
271 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | ||
272 | tcg_temp_free_i64(tcg_addr); | ||
273 | } | ||
274 | |||
275 | -/* C3.3 Loads and stores */ | ||
276 | +/* Loads and stores */ | ||
277 | static void disas_ldst(DisasContext *s, uint32_t insn) | ||
278 | { | ||
279 | switch (extract32(insn, 24, 6)) { | ||
280 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst(DisasContext *s, uint32_t insn) | ||
281 | } | ||
282 | } | ||
283 | |||
284 | -/* C3.4.6 PC-rel. addressing | ||
285 | +/* PC-rel. addressing | ||
286 | * 31 30 29 28 24 23 5 4 0 | ||
287 | * +----+-------+-----------+-------------------+------+ | ||
288 | * | op | immlo | 1 0 0 0 0 | immhi | Rd | | ||
289 | @@ -XXX,XX +XXX,XX @@ static void disas_pc_rel_adr(DisasContext *s, uint32_t insn) | ||
290 | } | ||
291 | |||
292 | /* | ||
293 | - * C3.4.1 Add/subtract (immediate) | ||
294 | + * Add/subtract (immediate) | ||
295 | * | ||
296 | * 31 30 29 28 24 23 22 21 10 9 5 4 0 | ||
297 | * +--+--+--+-----------+-----+-------------+-----+-----+ | ||
298 | @@ -XXX,XX +XXX,XX @@ static bool logic_imm_decode_wmask(uint64_t *result, unsigned int immn, | ||
299 | return true; | ||
300 | } | ||
301 | |||
302 | -/* C3.4.4 Logical (immediate) | ||
303 | +/* Logical (immediate) | ||
304 | * 31 30 29 28 23 22 21 16 15 10 9 5 4 0 | ||
305 | * +----+-----+-------------+---+------+------+------+------+ | ||
306 | * | sf | opc | 1 0 0 1 0 0 | N | immr | imms | Rn | Rd | | ||
307 | @@ -XXX,XX +XXX,XX @@ static void disas_logic_imm(DisasContext *s, uint32_t insn) | ||
308 | } | ||
309 | |||
310 | /* | ||
311 | - * C3.4.5 Move wide (immediate) | ||
312 | + * Move wide (immediate) | ||
313 | * | ||
314 | * 31 30 29 28 23 22 21 20 5 4 0 | ||
315 | * +--+-----+-------------+-----+----------------+------+ | ||
316 | @@ -XXX,XX +XXX,XX @@ static void disas_movw_imm(DisasContext *s, uint32_t insn) | ||
317 | } | ||
318 | } | ||
319 | |||
320 | -/* C3.4.2 Bitfield | ||
321 | +/* Bitfield | ||
322 | * 31 30 29 28 23 22 21 16 15 10 9 5 4 0 | ||
323 | * +----+-----+-------------+---+------+------+------+------+ | ||
324 | * | sf | opc | 1 0 0 1 1 0 | N | immr | imms | Rn | Rd | | ||
325 | @@ -XXX,XX +XXX,XX @@ static void disas_bitfield(DisasContext *s, uint32_t insn) | ||
326 | } | ||
327 | } | ||
328 | |||
329 | -/* C3.4.3 Extract | ||
330 | +/* Extract | ||
331 | * 31 30 29 28 23 22 21 20 16 15 10 9 5 4 0 | ||
332 | * +----+------+-------------+---+----+------+--------+------+------+ | ||
333 | * | sf | op21 | 1 0 0 1 1 1 | N | o0 | Rm | imms | Rn | Rd | | ||
334 | @@ -XXX,XX +XXX,XX @@ static void disas_extract(DisasContext *s, uint32_t insn) | ||
335 | } | ||
336 | } | ||
337 | |||
338 | -/* C3.4 Data processing - immediate */ | ||
339 | +/* Data processing - immediate */ | ||
340 | static void disas_data_proc_imm(DisasContext *s, uint32_t insn) | ||
341 | { | ||
342 | switch (extract32(insn, 23, 6)) { | ||
343 | @@ -XXX,XX +XXX,XX @@ static void shift_reg_imm(TCGv_i64 dst, TCGv_i64 src, int sf, | ||
344 | } | ||
345 | } | ||
346 | |||
347 | -/* C3.5.10 Logical (shifted register) | ||
348 | +/* Logical (shifted register) | ||
349 | * 31 30 29 28 24 23 22 21 20 16 15 10 9 5 4 0 | ||
350 | * +----+-----+-----------+-------+---+------+--------+------+------+ | ||
351 | * | sf | opc | 0 1 0 1 0 | shift | N | Rm | imm6 | Rn | Rd | | ||
352 | @@ -XXX,XX +XXX,XX @@ static void disas_logic_reg(DisasContext *s, uint32_t insn) | ||
353 | } | ||
354 | |||
355 | /* | ||
356 | - * C3.5.1 Add/subtract (extended register) | ||
357 | + * Add/subtract (extended register) | ||
358 | * | ||
359 | * 31|30|29|28 24|23 22|21|20 16|15 13|12 10|9 5|4 0| | ||
360 | * +--+--+--+-----------+-----+--+-------+------+------+----+----+ | ||
361 | @@ -XXX,XX +XXX,XX @@ static void disas_add_sub_ext_reg(DisasContext *s, uint32_t insn) | ||
362 | } | ||
363 | |||
364 | /* | ||
365 | - * C3.5.2 Add/subtract (shifted register) | ||
366 | + * Add/subtract (shifted register) | ||
367 | * | ||
368 | * 31 30 29 28 24 23 22 21 20 16 15 10 9 5 4 0 | ||
369 | * +--+--+--+-----------+-----+--+-------+---------+------+------+ | ||
370 | @@ -XXX,XX +XXX,XX @@ static void disas_add_sub_reg(DisasContext *s, uint32_t insn) | ||
371 | tcg_temp_free_i64(tcg_result); | ||
372 | } | ||
373 | |||
374 | -/* C3.5.9 Data-processing (3 source) | ||
375 | - | ||
376 | - 31 30 29 28 24 23 21 20 16 15 14 10 9 5 4 0 | ||
377 | - +--+------+-----------+------+------+----+------+------+------+ | ||
378 | - |sf| op54 | 1 1 0 1 1 | op31 | Rm | o0 | Ra | Rn | Rd | | ||
379 | - +--+------+-----------+------+------+----+------+------+------+ | ||
380 | - | ||
381 | +/* Data-processing (3 source) | ||
382 | + * | ||
383 | + * 31 30 29 28 24 23 21 20 16 15 14 10 9 5 4 0 | ||
384 | + * +--+------+-----------+------+------+----+------+------+------+ | ||
385 | + * |sf| op54 | 1 1 0 1 1 | op31 | Rm | o0 | Ra | Rn | Rd | | ||
386 | + * +--+------+-----------+------+------+----+------+------+------+ | ||
387 | */ | ||
388 | static void disas_data_proc_3src(DisasContext *s, uint32_t insn) | ||
389 | { | ||
390 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_3src(DisasContext *s, uint32_t insn) | ||
391 | tcg_temp_free_i64(tcg_tmp); | ||
392 | } | ||
393 | |||
394 | -/* C3.5.3 - Add/subtract (with carry) | ||
395 | +/* Add/subtract (with carry) | ||
396 | * 31 30 29 28 27 26 25 24 23 22 21 20 16 15 10 9 5 4 0 | ||
397 | * +--+--+--+------------------------+------+---------+------+-----+ | ||
398 | * |sf|op| S| 1 1 0 1 0 0 0 0 | rm | opcode2 | Rn | Rd | | ||
399 | @@ -XXX,XX +XXX,XX @@ static void disas_adc_sbc(DisasContext *s, uint32_t insn) | ||
400 | } | ||
401 | } | ||
402 | |||
403 | -/* C3.5.4 - C3.5.5 Conditional compare (immediate / register) | ||
404 | +/* Conditional compare (immediate / register) | ||
405 | * 31 30 29 28 27 26 25 24 23 22 21 20 16 15 12 11 10 9 5 4 3 0 | ||
406 | * +--+--+--+------------------------+--------+------+----+--+------+--+-----+ | ||
407 | * |sf|op| S| 1 1 0 1 0 0 1 0 |imm5/rm | cond |i/r |o2| Rn |o3|nzcv | | ||
408 | @@ -XXX,XX +XXX,XX @@ static void disas_cc(DisasContext *s, uint32_t insn) | ||
409 | tcg_temp_free_i32(tcg_t2); | ||
410 | } | ||
411 | |||
412 | -/* C3.5.6 Conditional select | ||
413 | +/* Conditional select | ||
414 | * 31 30 29 28 21 20 16 15 12 11 10 9 5 4 0 | ||
415 | * +----+----+---+-----------------+------+------+-----+------+------+ | ||
416 | * | sf | op | S | 1 1 0 1 0 1 0 0 | Rm | cond | op2 | Rn | Rd | | ||
417 | @@ -XXX,XX +XXX,XX @@ static void handle_rbit(DisasContext *s, unsigned int sf, | ||
418 | } | ||
419 | } | ||
420 | |||
421 | -/* C5.6.149 REV with sf==1, opcode==3 ("REV64") */ | ||
422 | +/* REV with sf==1, opcode==3 ("REV64") */ | ||
423 | static void handle_rev64(DisasContext *s, unsigned int sf, | ||
424 | unsigned int rn, unsigned int rd) | ||
425 | { | ||
426 | @@ -XXX,XX +XXX,XX @@ static void handle_rev64(DisasContext *s, unsigned int sf, | ||
427 | tcg_gen_bswap64_i64(cpu_reg(s, rd), cpu_reg(s, rn)); | ||
428 | } | ||
429 | |||
430 | -/* C5.6.149 REV with sf==0, opcode==2 | ||
431 | - * C5.6.151 REV32 (sf==1, opcode==2) | ||
432 | +/* REV with sf==0, opcode==2 | ||
433 | + * REV32 (sf==1, opcode==2) | ||
434 | */ | ||
435 | static void handle_rev32(DisasContext *s, unsigned int sf, | ||
436 | unsigned int rn, unsigned int rd) | ||
437 | @@ -XXX,XX +XXX,XX @@ static void handle_rev32(DisasContext *s, unsigned int sf, | ||
438 | } | ||
439 | } | ||
440 | |||
441 | -/* C5.6.150 REV16 (opcode==1) */ | ||
442 | +/* REV16 (opcode==1) */ | ||
443 | static void handle_rev16(DisasContext *s, unsigned int sf, | ||
444 | unsigned int rn, unsigned int rd) | ||
445 | { | ||
446 | @@ -XXX,XX +XXX,XX @@ static void handle_rev16(DisasContext *s, unsigned int sf, | ||
447 | tcg_temp_free_i64(tcg_tmp); | ||
448 | } | ||
449 | |||
450 | -/* C3.5.7 Data-processing (1 source) | ||
451 | +/* Data-processing (1 source) | ||
452 | * 31 30 29 28 21 20 16 15 10 9 5 4 0 | ||
453 | * +----+---+---+-----------------+---------+--------+------+------+ | ||
454 | * | sf | 1 | S | 1 1 0 1 0 1 1 0 | opcode2 | opcode | Rn | Rd | | ||
455 | @@ -XXX,XX +XXX,XX @@ static void handle_div(DisasContext *s, bool is_signed, unsigned int sf, | ||
456 | } | ||
457 | } | ||
458 | |||
459 | -/* C5.6.115 LSLV, C5.6.118 LSRV, C5.6.17 ASRV, C5.6.154 RORV */ | ||
460 | +/* LSLV, LSRV, ASRV, RORV */ | ||
461 | static void handle_shift_reg(DisasContext *s, | ||
462 | enum a64_shift_type shift_type, unsigned int sf, | ||
463 | unsigned int rm, unsigned int rn, unsigned int rd) | ||
464 | @@ -XXX,XX +XXX,XX @@ static void handle_crc32(DisasContext *s, | ||
465 | tcg_temp_free_i32(tcg_bytes); | ||
466 | } | ||
467 | |||
468 | -/* C3.5.8 Data-processing (2 source) | ||
469 | +/* Data-processing (2 source) | ||
470 | * 31 30 29 28 21 20 16 15 10 9 5 4 0 | ||
471 | * +----+---+---+-----------------+------+--------+------+------+ | ||
472 | * | sf | 0 | S | 1 1 0 1 0 1 1 0 | Rm | opcode | Rn | Rd | | ||
473 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_2src(DisasContext *s, uint32_t insn) | ||
474 | } | ||
475 | } | ||
476 | |||
477 | -/* C3.5 Data processing - register */ | ||
478 | +/* Data processing - register */ | ||
479 | static void disas_data_proc_reg(DisasContext *s, uint32_t insn) | ||
480 | { | ||
481 | switch (extract32(insn, 24, 5)) { | ||
482 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_compare(DisasContext *s, bool is_double, | ||
483 | tcg_temp_free_i64(tcg_flags); | ||
484 | } | ||
485 | |||
486 | -/* C3.6.22 Floating point compare | ||
487 | +/* Floating point compare | ||
488 | * 31 30 29 28 24 23 22 21 20 16 15 14 13 10 9 5 4 0 | ||
489 | * +---+---+---+-----------+------+---+------+-----+---------+------+-------+ | ||
490 | * | M | 0 | S | 1 1 1 1 0 | type | 1 | Rm | op | 1 0 0 0 | Rn | op2 | | ||
491 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_compare(DisasContext *s, uint32_t insn) | ||
492 | handle_fp_compare(s, type, rn, rm, opc & 1, opc & 2); | ||
493 | } | ||
494 | |||
495 | -/* C3.6.23 Floating point conditional compare | ||
496 | +/* Floating point conditional compare | ||
497 | * 31 30 29 28 24 23 22 21 20 16 15 12 11 10 9 5 4 3 0 | ||
498 | * +---+---+---+-----------+------+---+------+------+-----+------+----+------+ | ||
499 | * | M | 0 | S | 1 1 1 1 0 | type | 1 | Rm | cond | 0 1 | Rn | op | nzcv | | ||
500 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_ccomp(DisasContext *s, uint32_t insn) | ||
501 | } | ||
502 | } | ||
503 | |||
504 | -/* C3.6.24 Floating point conditional select | ||
505 | +/* Floating point conditional select | ||
506 | * 31 30 29 28 24 23 22 21 20 16 15 12 11 10 9 5 4 0 | ||
507 | * +---+---+---+-----------+------+---+------+------+-----+------+------+ | ||
508 | * | M | 0 | S | 1 1 1 1 0 | type | 1 | Rm | cond | 1 1 | Rn | Rd | | ||
509 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_csel(DisasContext *s, uint32_t insn) | ||
510 | tcg_temp_free_i64(t_true); | ||
511 | } | ||
512 | |||
513 | -/* C3.6.25 Floating-point data-processing (1 source) - single precision */ | ||
514 | +/* Floating-point data-processing (1 source) - single precision */ | ||
515 | static void handle_fp_1src_single(DisasContext *s, int opcode, int rd, int rn) | ||
516 | { | ||
517 | TCGv_ptr fpst; | ||
518 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_1src_single(DisasContext *s, int opcode, int rd, int rn) | ||
519 | tcg_temp_free_i32(tcg_res); | ||
520 | } | ||
521 | |||
522 | -/* C3.6.25 Floating-point data-processing (1 source) - double precision */ | ||
523 | +/* Floating-point data-processing (1 source) - double precision */ | ||
524 | static void handle_fp_1src_double(DisasContext *s, int opcode, int rd, int rn) | ||
525 | { | ||
526 | TCGv_ptr fpst; | ||
527 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_fcvt(DisasContext *s, int opcode, | ||
528 | } | ||
529 | } | ||
530 | |||
531 | -/* C3.6.25 Floating point data-processing (1 source) | ||
532 | +/* Floating point data-processing (1 source) | ||
533 | * 31 30 29 28 24 23 22 21 20 15 14 10 9 5 4 0 | ||
534 | * +---+---+---+-----------+------+---+--------+-----------+------+------+ | ||
535 | * | M | 0 | S | 1 1 1 1 0 | type | 1 | opcode | 1 0 0 0 0 | Rn | Rd | | ||
536 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_1src(DisasContext *s, uint32_t insn) | ||
537 | } | ||
538 | } | ||
539 | |||
540 | -/* C3.6.26 Floating-point data-processing (2 source) - single precision */ | ||
541 | +/* Floating-point data-processing (2 source) - single precision */ | ||
542 | static void handle_fp_2src_single(DisasContext *s, int opcode, | ||
543 | int rd, int rn, int rm) | ||
544 | { | ||
545 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_2src_single(DisasContext *s, int opcode, | ||
546 | tcg_temp_free_i32(tcg_res); | ||
547 | } | ||
548 | |||
549 | -/* C3.6.26 Floating-point data-processing (2 source) - double precision */ | ||
550 | +/* Floating-point data-processing (2 source) - double precision */ | ||
551 | static void handle_fp_2src_double(DisasContext *s, int opcode, | ||
552 | int rd, int rn, int rm) | ||
553 | { | ||
554 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_2src_double(DisasContext *s, int opcode, | ||
555 | tcg_temp_free_i64(tcg_res); | ||
556 | } | ||
557 | |||
558 | -/* C3.6.26 Floating point data-processing (2 source) | ||
559 | +/* Floating point data-processing (2 source) | ||
560 | * 31 30 29 28 24 23 22 21 20 16 15 12 11 10 9 5 4 0 | ||
561 | * +---+---+---+-----------+------+---+------+--------+-----+------+------+ | ||
562 | * | M | 0 | S | 1 1 1 1 0 | type | 1 | Rm | opcode | 1 0 | Rn | Rd | | ||
563 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_2src(DisasContext *s, uint32_t insn) | ||
564 | } | ||
565 | } | ||
566 | |||
567 | -/* C3.6.27 Floating-point data-processing (3 source) - single precision */ | ||
568 | +/* Floating-point data-processing (3 source) - single precision */ | ||
569 | static void handle_fp_3src_single(DisasContext *s, bool o0, bool o1, | ||
570 | int rd, int rn, int rm, int ra) | ||
571 | { | ||
572 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_3src_single(DisasContext *s, bool o0, bool o1, | ||
573 | tcg_temp_free_i32(tcg_res); | ||
574 | } | ||
575 | |||
576 | -/* C3.6.27 Floating-point data-processing (3 source) - double precision */ | ||
577 | +/* Floating-point data-processing (3 source) - double precision */ | ||
578 | static void handle_fp_3src_double(DisasContext *s, bool o0, bool o1, | ||
579 | int rd, int rn, int rm, int ra) | ||
580 | { | ||
581 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_3src_double(DisasContext *s, bool o0, bool o1, | ||
582 | tcg_temp_free_i64(tcg_res); | ||
583 | } | ||
584 | |||
585 | -/* C3.6.27 Floating point data-processing (3 source) | ||
586 | +/* Floating point data-processing (3 source) | ||
587 | * 31 30 29 28 24 23 22 21 20 16 15 14 10 9 5 4 0 | ||
588 | * +---+---+---+-----------+------+----+------+----+------+------+------+ | ||
589 | * | M | 0 | S | 1 1 1 1 1 | type | o1 | Rm | o0 | Ra | Rn | Rd | | ||
590 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_3src(DisasContext *s, uint32_t insn) | ||
591 | } | ||
592 | } | ||
593 | |||
594 | -/* C3.6.28 Floating point immediate | ||
595 | +/* Floating point immediate | ||
596 | * 31 30 29 28 24 23 22 21 20 13 12 10 9 5 4 0 | ||
597 | * +---+---+---+-----------+------+---+------------+-------+------+------+ | ||
598 | * | M | 0 | S | 1 1 1 1 0 | type | 1 | imm8 | 1 0 0 | imm5 | Rd | | ||
599 | @@ -XXX,XX +XXX,XX @@ static void handle_fpfpcvt(DisasContext *s, int rd, int rn, int opcode, | ||
600 | tcg_temp_free_i32(tcg_shift); | ||
601 | } | ||
602 | |||
603 | -/* C3.6.29 Floating point <-> fixed point conversions | ||
604 | +/* Floating point <-> fixed point conversions | ||
605 | * 31 30 29 28 24 23 22 21 20 19 18 16 15 10 9 5 4 0 | ||
606 | * +----+---+---+-----------+------+---+-------+--------+-------+------+------+ | ||
607 | * | sf | 0 | S | 1 1 1 1 0 | type | 0 | rmode | opcode | scale | Rn | Rd | | ||
608 | @@ -XXX,XX +XXX,XX @@ static void handle_fmov(DisasContext *s, int rd, int rn, int type, bool itof) | ||
609 | } | ||
610 | } | ||
611 | |||
612 | -/* C3.6.30 Floating point <-> integer conversions | ||
613 | +/* Floating point <-> integer conversions | ||
614 | * 31 30 29 28 24 23 22 21 20 19 18 16 15 10 9 5 4 0 | ||
615 | * +----+---+---+-----------+------+---+-------+-----+-------------+----+----+ | ||
616 | * | sf | 0 | S | 1 1 1 1 0 | type | 1 | rmode | opc | 0 0 0 0 0 0 | Rn | Rd | | ||
617 | @@ -XXX,XX +XXX,XX @@ static void do_ext64(DisasContext *s, TCGv_i64 tcg_left, TCGv_i64 tcg_right, | ||
618 | tcg_temp_free_i64(tcg_tmp); | ||
619 | } | ||
620 | |||
621 | -/* C3.6.1 EXT | ||
622 | +/* EXT | ||
623 | * 31 30 29 24 23 22 21 20 16 15 14 11 10 9 5 4 0 | ||
624 | * +---+---+-------------+-----+---+------+---+------+---+------+------+ | ||
625 | * | 0 | Q | 1 0 1 1 1 0 | op2 | 0 | Rm | 0 | imm4 | 0 | Rn | Rd | | ||
626 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_ext(DisasContext *s, uint32_t insn) | ||
627 | tcg_temp_free_i64(tcg_resh); | ||
628 | } | ||
629 | |||
630 | -/* C3.6.2 TBL/TBX | ||
631 | +/* TBL/TBX | ||
632 | * 31 30 29 24 23 22 21 20 16 15 14 13 12 11 10 9 5 4 0 | ||
633 | * +---+---+-------------+-----+---+------+---+-----+----+-----+------+------+ | ||
634 | * | 0 | Q | 0 0 1 1 1 0 | op2 | 0 | Rm | 0 | len | op | 0 0 | Rn | Rd | | ||
635 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_tb(DisasContext *s, uint32_t insn) | ||
636 | tcg_temp_free_i64(tcg_resh); | ||
637 | } | ||
638 | |||
639 | -/* C3.6.3 ZIP/UZP/TRN | ||
640 | +/* ZIP/UZP/TRN | ||
641 | * 31 30 29 24 23 22 21 20 16 15 14 12 11 10 9 5 4 0 | ||
642 | * +---+---+-------------+------+---+------+---+------------------+------+ | ||
643 | * | 0 | Q | 0 0 1 1 1 0 | size | 0 | Rm | 0 | opc | 1 0 | Rn | Rd | | ||
644 | @@ -XXX,XX +XXX,XX @@ static void do_minmaxop(DisasContext *s, TCGv_i32 tcg_elt1, TCGv_i32 tcg_elt2, | ||
645 | } | ||
646 | } | ||
647 | |||
648 | -/* C3.6.4 AdvSIMD across lanes | ||
649 | +/* AdvSIMD across lanes | ||
650 | * 31 30 29 28 24 23 22 21 17 16 12 11 10 9 5 4 0 | ||
651 | * +---+---+---+-----------+------+-----------+--------+-----+------+------+ | ||
652 | * | 0 | Q | U | 0 1 1 1 0 | size | 1 1 0 0 0 | opcode | 1 0 | Rn | Rd | | ||
653 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_across_lanes(DisasContext *s, uint32_t insn) | ||
654 | tcg_temp_free_i64(tcg_res); | ||
655 | } | ||
656 | |||
657 | -/* C6.3.31 DUP (Element, Vector) | ||
658 | +/* DUP (Element, Vector) | ||
659 | * | ||
660 | * 31 30 29 21 20 16 15 10 9 5 4 0 | ||
661 | * +---+---+-------------------+--------+-------------+------+------+ | ||
662 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_dupe(DisasContext *s, int is_q, int rd, int rn, | ||
663 | tcg_temp_free_i64(tmp); | ||
664 | } | ||
665 | |||
666 | -/* C6.3.31 DUP (element, scalar) | ||
667 | +/* DUP (element, scalar) | ||
668 | * 31 21 20 16 15 10 9 5 4 0 | ||
669 | * +-----------------------+--------+-------------+------+------+ | ||
670 | * | 0 1 0 1 1 1 1 0 0 0 0 | imm5 | 0 0 0 0 0 1 | Rn | Rd | | ||
671 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_dupes(DisasContext *s, int rd, int rn, | ||
672 | tcg_temp_free_i64(tmp); | ||
673 | } | ||
674 | |||
675 | -/* C6.3.32 DUP (General) | ||
676 | +/* DUP (General) | ||
677 | * | ||
678 | * 31 30 29 21 20 16 15 10 9 5 4 0 | ||
679 | * +---+---+-------------------+--------+-------------+------+------+ | ||
680 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_dupg(DisasContext *s, int is_q, int rd, int rn, | ||
681 | } | ||
682 | } | ||
683 | |||
684 | -/* C6.3.150 INS (Element) | ||
685 | +/* INS (Element) | ||
686 | * | ||
687 | * 31 21 20 16 15 14 11 10 9 5 4 0 | ||
688 | * +-----------------------+--------+------------+---+------+------+ | ||
689 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_inse(DisasContext *s, int rd, int rn, | ||
690 | } | ||
691 | |||
692 | |||
693 | -/* C6.3.151 INS (General) | ||
694 | +/* INS (General) | ||
695 | * | ||
696 | * 31 21 20 16 15 10 9 5 4 0 | ||
697 | * +-----------------------+--------+-------------+------+------+ | ||
698 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_insg(DisasContext *s, int rd, int rn, int imm5) | ||
699 | } | ||
700 | |||
701 | /* | ||
702 | - * C6.3.321 UMOV (General) | ||
703 | - * C6.3.237 SMOV (General) | ||
704 | + * UMOV (General) | ||
705 | + * SMOV (General) | ||
706 | * | ||
707 | * 31 30 29 21 20 16 15 12 10 9 5 4 0 | ||
708 | * +---+---+-------------------+--------+-------------+------+------+ | ||
709 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_umov_smov(DisasContext *s, int is_q, int is_signed, | ||
710 | } | ||
711 | } | ||
712 | |||
713 | -/* C3.6.5 AdvSIMD copy | ||
714 | +/* AdvSIMD copy | ||
715 | * 31 30 29 28 21 20 16 15 14 11 10 9 5 4 0 | ||
716 | * +---+---+----+-----------------+------+---+------+---+------+------+ | ||
717 | * | 0 | Q | op | 0 1 1 1 0 0 0 0 | imm5 | 0 | imm4 | 1 | Rn | Rd | | ||
718 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_copy(DisasContext *s, uint32_t insn) | ||
719 | } | ||
720 | } | ||
721 | |||
722 | -/* C3.6.6 AdvSIMD modified immediate | ||
723 | +/* AdvSIMD modified immediate | ||
724 | * 31 30 29 28 19 18 16 15 12 11 10 9 5 4 0 | ||
725 | * +---+---+----+---------------------+-----+-------+----+---+-------+------+ | ||
726 | * | 0 | Q | op | 0 1 1 1 1 0 0 0 0 0 | abc | cmode | o2 | 1 | defgh | Rd | | ||
727 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_mod_imm(DisasContext *s, uint32_t insn) | ||
728 | tcg_temp_free_i64(tcg_imm); | ||
729 | } | ||
730 | |||
731 | -/* C3.6.7 AdvSIMD scalar copy | ||
732 | +/* AdvSIMD scalar copy | ||
733 | * 31 30 29 28 21 20 16 15 14 11 10 9 5 4 0 | ||
734 | * +-----+----+-----------------+------+---+------+---+------+------+ | ||
735 | * | 0 1 | op | 1 1 1 1 0 0 0 0 | imm5 | 0 | imm4 | 1 | Rn | Rd | | ||
736 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_copy(DisasContext *s, uint32_t insn) | ||
737 | handle_simd_dupes(s, rd, rn, imm5); | ||
738 | } | ||
739 | |||
740 | -/* C3.6.8 AdvSIMD scalar pairwise | ||
741 | +/* AdvSIMD scalar pairwise | ||
742 | * 31 30 29 28 24 23 22 21 17 16 12 11 10 9 5 4 0 | ||
743 | * +-----+---+-----------+------+-----------+--------+-----+------+------+ | ||
744 | * | 0 1 | U | 1 1 1 1 0 | size | 1 1 0 0 0 | opcode | 1 0 | Rn | Rd | | ||
745 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_shift_fpint_conv(DisasContext *s, bool is_scalar, | ||
746 | tcg_temp_free_i32(tcg_rmode); | ||
747 | } | ||
748 | |||
749 | -/* C3.6.9 AdvSIMD scalar shift by immediate | ||
750 | +/* AdvSIMD scalar shift by immediate | ||
751 | * 31 30 29 28 23 22 19 18 16 15 11 10 9 5 4 0 | ||
752 | * +-----+---+-------------+------+------+--------+---+------+------+ | ||
753 | * | 0 1 | U | 1 1 1 1 1 0 | immh | immb | opcode | 1 | Rn | Rd | | ||
754 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_shift_imm(DisasContext *s, uint32_t insn) | ||
755 | } | ||
756 | } | ||
757 | |||
758 | -/* C3.6.10 AdvSIMD scalar three different | ||
759 | +/* AdvSIMD scalar three different | ||
760 | * 31 30 29 28 24 23 22 21 20 16 15 12 11 10 9 5 4 0 | ||
761 | * +-----+---+-----------+------+---+------+--------+-----+------+------+ | ||
762 | * | 0 1 | U | 1 1 1 1 0 | size | 1 | Rm | opcode | 0 0 | Rn | Rd | | ||
763 | @@ -XXX,XX +XXX,XX @@ static void handle_3same_float(DisasContext *s, int size, int elements, | ||
764 | } | ||
765 | } | ||
766 | |||
767 | -/* C3.6.11 AdvSIMD scalar three same | ||
768 | +/* AdvSIMD scalar three same | ||
769 | * 31 30 29 28 24 23 22 21 20 16 15 11 10 9 5 4 0 | ||
770 | * +-----+---+-----------+------+---+------+--------+---+------+------+ | ||
771 | * | 0 1 | U | 1 1 1 1 0 | size | 1 | Rm | opcode | 1 | Rn | Rd | | ||
772 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_satacc(DisasContext *s, bool is_scalar, bool is_u, | ||
773 | } | ||
774 | } | ||
775 | |||
776 | -/* C3.6.12 AdvSIMD scalar two reg misc | ||
777 | +/* AdvSIMD scalar two reg misc | ||
778 | * 31 30 29 28 24 23 22 21 17 16 12 11 10 9 5 4 0 | ||
779 | * +-----+---+-----------+------+-----------+--------+-----+------+------+ | ||
780 | * | 0 1 | U | 1 1 1 1 0 | size | 1 0 0 0 0 | opcode | 1 0 | Rn | Rd | | ||
781 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_shrn(DisasContext *s, bool is_q, | ||
782 | } | ||
783 | |||
784 | |||
785 | -/* C3.6.14 AdvSIMD shift by immediate | ||
786 | +/* AdvSIMD shift by immediate | ||
787 | * 31 30 29 28 23 22 19 18 16 15 11 10 9 5 4 0 | ||
788 | * +---+---+---+-------------+------+------+--------+---+------+------+ | ||
789 | * | 0 | Q | U | 0 1 1 1 1 0 | immh | immb | opcode | 1 | Rn | Rd | | ||
790 | @@ -XXX,XX +XXX,XX @@ static void handle_pmull_64(DisasContext *s, int is_q, int rd, int rn, int rm) | ||
791 | tcg_temp_free_i64(tcg_res); | ||
792 | } | ||
793 | |||
794 | -/* C3.6.15 AdvSIMD three different | ||
795 | +/* AdvSIMD three different | ||
796 | * 31 30 29 28 24 23 22 21 20 16 15 12 11 10 9 5 4 0 | ||
797 | * +---+---+---+-----------+------+---+------+--------+-----+------+------+ | ||
798 | * | 0 | Q | U | 0 1 1 1 0 | size | 1 | Rm | opcode | 0 0 | Rn | Rd | | ||
799 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_3same_int(DisasContext *s, uint32_t insn) | ||
800 | } | ||
801 | } | ||
802 | |||
803 | -/* C3.6.16 AdvSIMD three same | ||
804 | +/* AdvSIMD three same | ||
805 | * 31 30 29 28 24 23 22 21 20 16 15 11 10 9 5 4 0 | ||
806 | * +---+---+---+-----------+------+---+------+--------+---+------+------+ | ||
807 | * | 0 | Q | U | 0 1 1 1 0 | size | 1 | Rm | opcode | 1 | Rn | Rd | | ||
808 | @@ -XXX,XX +XXX,XX @@ static void handle_shll(DisasContext *s, bool is_q, int size, int rn, int rd) | ||
809 | } | ||
810 | } | ||
811 | |||
812 | -/* C3.6.17 AdvSIMD two reg misc | ||
813 | +/* AdvSIMD two reg misc | ||
814 | * 31 30 29 28 24 23 22 21 17 16 12 11 10 9 5 4 0 | ||
815 | * +---+---+---+-----------+------+-----------+--------+-----+------+------+ | ||
816 | * | 0 | Q | U | 0 1 1 1 0 | size | 1 0 0 0 0 | opcode | 1 0 | Rn | Rd | | ||
817 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | ||
818 | } | ||
819 | } | ||
820 | |||
821 | -/* C3.6.13 AdvSIMD scalar x indexed element | ||
822 | +/* AdvSIMD scalar x indexed element | ||
823 | * 31 30 29 28 24 23 22 21 20 19 16 15 12 11 10 9 5 4 0 | ||
824 | * +-----+---+-----------+------+---+---+------+-----+---+---+------+------+ | ||
825 | * | 0 1 | U | 1 1 1 1 1 | size | L | M | Rm | opc | H | 0 | Rn | Rd | | ||
826 | * +-----+---+-----------+------+---+---+------+-----+---+---+------+------+ | ||
827 | - * C3.6.18 AdvSIMD vector x indexed element | ||
828 | + * AdvSIMD vector x indexed element | ||
829 | * 31 30 29 28 24 23 22 21 20 19 16 15 12 11 10 9 5 4 0 | ||
830 | * +---+---+---+-----------+------+---+---+------+-----+---+---+------+------+ | ||
831 | * | 0 | Q | U | 0 1 1 1 1 | size | L | M | Rm | opc | H | 0 | Rn | Rd | | ||
832 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
833 | } | ||
834 | } | ||
835 | |||
836 | -/* C3.6.19 Crypto AES | ||
837 | +/* Crypto AES | ||
838 | * 31 24 23 22 21 17 16 12 11 10 9 5 4 0 | ||
839 | * +-----------------+------+-----------+--------+-----+------+------+ | ||
840 | * | 0 1 0 0 1 1 1 0 | size | 1 0 1 0 0 | opcode | 1 0 | Rn | Rd | | ||
841 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_aes(DisasContext *s, uint32_t insn) | ||
842 | tcg_temp_free_i32(tcg_decrypt); | ||
843 | } | ||
844 | |||
845 | -/* C3.6.20 Crypto three-reg SHA | ||
846 | +/* Crypto three-reg SHA | ||
847 | * 31 24 23 22 21 20 16 15 14 12 11 10 9 5 4 0 | ||
848 | * +-----------------+------+---+------+---+--------+-----+------+------+ | ||
849 | * | 0 1 0 1 1 1 1 0 | size | 0 | Rm | 0 | opcode | 0 0 | Rn | Rd | | ||
850 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha(DisasContext *s, uint32_t insn) | ||
851 | tcg_temp_free_i32(tcg_rm_regno); | ||
852 | } | ||
853 | |||
854 | -/* C3.6.21 Crypto two-reg SHA | ||
855 | +/* Crypto two-reg SHA | ||
856 | * 31 24 23 22 21 17 16 12 11 10 9 5 4 0 | ||
857 | * +-----------------+------+-----------+--------+-----+------+------+ | ||
858 | * | 0 1 0 1 1 1 1 0 | size | 1 0 1 0 0 | opcode | 1 0 | Rn | Rd | | ||
859 | -- | 170 | -- |
860 | 2.7.4 | 171 | 2.20.1 |
861 | 172 | ||
862 | 173 | diff view generated by jsdifflib |
1 | Update the nvic_recompute_state() code to handle the security | 1 | Switch the CMSDK APB timer device over to using its Clock input; the |
---|---|---|---|
2 | extension and its associated banked registers. | 2 | pclk-frq property is now ignored. |
3 | |||
4 | Code that uses the resulting cached state (ie the irq | ||
5 | acknowledge and complete code) will be updated in a later | ||
6 | commit. | ||
7 | 3 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
10 | Message-id: 1505240046-11454-9-git-send-email-peter.maydell@linaro.org | 6 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-19-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-19-peter.maydell@linaro.org | ||
11 | --- | 10 | --- |
12 | hw/intc/armv7m_nvic.c | 151 ++++++++++++++++++++++++++++++++++++++++++++++++-- | 11 | hw/timer/cmsdk-apb-timer.c | 18 ++++++++++++++---- |
13 | hw/intc/trace-events | 1 + | 12 | 1 file changed, 14 insertions(+), 4 deletions(-) |
14 | 2 files changed, 147 insertions(+), 5 deletions(-) | ||
15 | 13 | ||
16 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 14 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c |
17 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/intc/armv7m_nvic.c | 16 | --- a/hw/timer/cmsdk-apb-timer.c |
19 | +++ b/hw/intc/armv7m_nvic.c | 17 | +++ b/hw/timer/cmsdk-apb-timer.c |
20 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_reset(DeviceState *dev) |
21 | * (higher than the highest possible priority value) | 19 | ptimer_transaction_commit(s->timer); |
22 | */ | ||
23 | #define NVIC_NOEXC_PRIO 0x100 | ||
24 | +/* Maximum priority of non-secure exceptions when AIRCR.PRIS is set */ | ||
25 | +#define NVIC_NS_PRIO_LIMIT 0x80 | ||
26 | |||
27 | static const uint8_t nvic_id[] = { | ||
28 | 0x00, 0xb0, 0x1b, 0x00, 0x0d, 0xe0, 0x05, 0xb1 | ||
29 | @@ -XXX,XX +XXX,XX @@ static bool nvic_isrpending(NVICState *s) | ||
30 | return false; | ||
31 | } | 20 | } |
32 | 21 | ||
33 | +static bool exc_is_banked(int exc) | 22 | +static void cmsdk_apb_timer_clk_update(void *opaque) |
34 | +{ | 23 | +{ |
35 | + /* Return true if this is one of the limited set of exceptions which | 24 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque); |
36 | + * are banked (and thus have state in sec_vectors[]) | 25 | + |
37 | + */ | 26 | + ptimer_transaction_begin(s->timer); |
38 | + return exc == ARMV7M_EXCP_HARD || | 27 | + ptimer_set_period_from_clock(s->timer, s->pclk, 1); |
39 | + exc == ARMV7M_EXCP_MEM || | 28 | + ptimer_transaction_commit(s->timer); |
40 | + exc == ARMV7M_EXCP_USAGE || | ||
41 | + exc == ARMV7M_EXCP_SVC || | ||
42 | + exc == ARMV7M_EXCP_PENDSV || | ||
43 | + exc == ARMV7M_EXCP_SYSTICK; | ||
44 | +} | 29 | +} |
45 | + | 30 | + |
46 | /* Return a mask word which clears the subpriority bits from | 31 | static void cmsdk_apb_timer_init(Object *obj) |
47 | * a priority value for an M-profile exception, leaving only | ||
48 | * the group priority. | ||
49 | */ | ||
50 | -static inline uint32_t nvic_gprio_mask(NVICState *s) | ||
51 | +static inline uint32_t nvic_gprio_mask(NVICState *s, bool secure) | ||
52 | +{ | ||
53 | + return ~0U << (s->prigroup[secure] + 1); | ||
54 | +} | ||
55 | + | ||
56 | +static bool exc_targets_secure(NVICState *s, int exc) | ||
57 | +{ | ||
58 | + /* Return true if this non-banked exception targets Secure state. */ | ||
59 | + if (!arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY)) { | ||
60 | + return false; | ||
61 | + } | ||
62 | + | ||
63 | + if (exc >= NVIC_FIRST_IRQ) { | ||
64 | + return !s->itns[exc]; | ||
65 | + } | ||
66 | + | ||
67 | + /* Function shouldn't be called for banked exceptions. */ | ||
68 | + assert(!exc_is_banked(exc)); | ||
69 | + | ||
70 | + switch (exc) { | ||
71 | + case ARMV7M_EXCP_NMI: | ||
72 | + case ARMV7M_EXCP_BUS: | ||
73 | + return !(s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK); | ||
74 | + case ARMV7M_EXCP_SECURE: | ||
75 | + return true; | ||
76 | + case ARMV7M_EXCP_DEBUG: | ||
77 | + /* TODO: controlled by DEMCR.SDME, which we don't yet implement */ | ||
78 | + return false; | ||
79 | + default: | ||
80 | + /* reset, and reserved (unused) low exception numbers. | ||
81 | + * We'll get called by code that loops through all the exception | ||
82 | + * numbers, but it doesn't matter what we return here as these | ||
83 | + * non-existent exceptions will never be pended or active. | ||
84 | + */ | ||
85 | + return true; | ||
86 | + } | ||
87 | +} | ||
88 | + | ||
89 | +static int exc_group_prio(NVICState *s, int rawprio, bool targets_secure) | ||
90 | +{ | ||
91 | + /* Return the group priority for this exception, given its raw | ||
92 | + * (group-and-subgroup) priority value and whether it is targeting | ||
93 | + * secure state or not. | ||
94 | + */ | ||
95 | + if (rawprio < 0) { | ||
96 | + return rawprio; | ||
97 | + } | ||
98 | + rawprio &= nvic_gprio_mask(s, targets_secure); | ||
99 | + /* AIRCR.PRIS causes us to squash all NS priorities into the | ||
100 | + * lower half of the total range | ||
101 | + */ | ||
102 | + if (!targets_secure && | ||
103 | + (s->cpu->env.v7m.aircr & R_V7M_AIRCR_PRIS_MASK)) { | ||
104 | + rawprio = (rawprio >> 1) + NVIC_NS_PRIO_LIMIT; | ||
105 | + } | ||
106 | + return rawprio; | ||
107 | +} | ||
108 | + | ||
109 | +/* Recompute vectpending and exception_prio for a CPU which implements | ||
110 | + * the Security extension | ||
111 | + */ | ||
112 | +static void nvic_recompute_state_secure(NVICState *s) | ||
113 | { | 32 | { |
114 | - return ~0U << (s->prigroup[M_REG_NS] + 1); | 33 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
115 | + int i, bank; | 34 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_init(Object *obj) |
116 | + int pend_prio = NVIC_NOEXC_PRIO; | 35 | s, "cmsdk-apb-timer", 0x1000); |
117 | + int active_prio = NVIC_NOEXC_PRIO; | 36 | sysbus_init_mmio(sbd, &s->iomem); |
118 | + int pend_irq = 0; | 37 | sysbus_init_irq(sbd, &s->timerint); |
119 | + bool pending_is_s_banked = false; | 38 | - s->pclk = qdev_init_clock_in(DEVICE(s), "pclk", NULL, NULL); |
120 | + | 39 | + s->pclk = qdev_init_clock_in(DEVICE(s), "pclk", |
121 | + /* R_CQRV: precedence is by: | 40 | + cmsdk_apb_timer_clk_update, s); |
122 | + * - lowest group priority; if both the same then | ||
123 | + * - lowest subpriority; if both the same then | ||
124 | + * - lowest exception number; if both the same (ie banked) then | ||
125 | + * - secure exception takes precedence | ||
126 | + * Compare pseudocode RawExecutionPriority. | ||
127 | + * Annoyingly, now we have two prigroup values (for S and NS) | ||
128 | + * we can't do the loop comparison on raw priority values. | ||
129 | + */ | ||
130 | + for (i = 1; i < s->num_irq; i++) { | ||
131 | + for (bank = M_REG_S; bank >= M_REG_NS; bank--) { | ||
132 | + VecInfo *vec; | ||
133 | + int prio; | ||
134 | + bool targets_secure; | ||
135 | + | ||
136 | + if (bank == M_REG_S) { | ||
137 | + if (!exc_is_banked(i)) { | ||
138 | + continue; | ||
139 | + } | ||
140 | + vec = &s->sec_vectors[i]; | ||
141 | + targets_secure = true; | ||
142 | + } else { | ||
143 | + vec = &s->vectors[i]; | ||
144 | + targets_secure = !exc_is_banked(i) && exc_targets_secure(s, i); | ||
145 | + } | ||
146 | + | ||
147 | + prio = exc_group_prio(s, vec->prio, targets_secure); | ||
148 | + if (vec->enabled && vec->pending && prio < pend_prio) { | ||
149 | + pend_prio = prio; | ||
150 | + pend_irq = i; | ||
151 | + pending_is_s_banked = (bank == M_REG_S); | ||
152 | + } | ||
153 | + if (vec->active && prio < active_prio) { | ||
154 | + active_prio = prio; | ||
155 | + } | ||
156 | + } | ||
157 | + } | ||
158 | + | ||
159 | + s->vectpending_is_s_banked = pending_is_s_banked; | ||
160 | + s->vectpending = pend_irq; | ||
161 | + s->vectpending_prio = pend_prio; | ||
162 | + s->exception_prio = active_prio; | ||
163 | + | ||
164 | + trace_nvic_recompute_state_secure(s->vectpending, | ||
165 | + s->vectpending_is_s_banked, | ||
166 | + s->vectpending_prio, | ||
167 | + s->exception_prio); | ||
168 | } | 41 | } |
169 | 42 | ||
170 | /* Recompute vectpending and exception_prio */ | 43 | static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) |
171 | @@ -XXX,XX +XXX,XX @@ static void nvic_recompute_state(NVICState *s) | 44 | { |
172 | int active_prio = NVIC_NOEXC_PRIO; | 45 | CMSDKAPBTimer *s = CMSDK_APB_TIMER(dev); |
173 | int pend_irq = 0; | 46 | |
174 | 47 | - if (s->pclk_frq == 0) { | |
175 | + /* In theory we could write one function that handled both | 48 | - error_setg(errp, "CMSDK APB timer: pclk-frq property must be set"); |
176 | + * the "security extension present" and "not present"; however | 49 | + if (!clock_has_source(s->pclk)) { |
177 | + * the security related changes significantly complicate the | 50 | + error_setg(errp, "CMSDK APB timer: pclk clock must be connected"); |
178 | + * recomputation just by themselves and mixing both cases together | 51 | return; |
179 | + * would be even worse, so we retain a separate non-secure-only | ||
180 | + * version for CPUs which don't implement the security extension. | ||
181 | + */ | ||
182 | + if (arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY)) { | ||
183 | + nvic_recompute_state_secure(s); | ||
184 | + return; | ||
185 | + } | ||
186 | + | ||
187 | for (i = 1; i < s->num_irq; i++) { | ||
188 | VecInfo *vec = &s->vectors[i]; | ||
189 | |||
190 | @@ -XXX,XX +XXX,XX @@ static void nvic_recompute_state(NVICState *s) | ||
191 | } | 52 | } |
192 | 53 | ||
193 | if (active_prio > 0) { | 54 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) |
194 | - active_prio &= nvic_gprio_mask(s); | 55 | PTIMER_POLICY_NO_COUNTER_ROUND_DOWN); |
195 | + active_prio &= nvic_gprio_mask(s, false); | 56 | |
196 | } | 57 | ptimer_transaction_begin(s->timer); |
197 | 58 | - ptimer_set_freq(s->timer, s->pclk_frq); | |
198 | if (pend_prio > 0) { | 59 | + ptimer_set_period_from_clock(s->timer, s->pclk, 1); |
199 | - pend_prio &= nvic_gprio_mask(s); | 60 | ptimer_transaction_commit(s->timer); |
200 | + pend_prio &= nvic_gprio_mask(s, false); | 61 | } |
201 | } | 62 | |
202 | |||
203 | s->vectpending = pend_irq; | ||
204 | @@ -XXX,XX +XXX,XX @@ static inline int nvic_exec_prio(NVICState *s) | ||
205 | } else if (env->v7m.primask[env->v7m.secure]) { | ||
206 | running = 0; | ||
207 | } else if (env->v7m.basepri[env->v7m.secure] > 0) { | ||
208 | - running = env->v7m.basepri[env->v7m.secure] & nvic_gprio_mask(s); | ||
209 | + running = env->v7m.basepri[env->v7m.secure] & | ||
210 | + nvic_gprio_mask(s, env->v7m.secure); | ||
211 | } else { | ||
212 | running = NVIC_NOEXC_PRIO; /* lower than any possible priority */ | ||
213 | } | ||
214 | diff --git a/hw/intc/trace-events b/hw/intc/trace-events | ||
215 | index XXXXXXX..XXXXXXX 100644 | ||
216 | --- a/hw/intc/trace-events | ||
217 | +++ b/hw/intc/trace-events | ||
218 | @@ -XXX,XX +XXX,XX @@ gicv3_redist_send_sgi(uint32_t cpu, int irq) "GICv3 redistributor 0x%x pending S | ||
219 | |||
220 | # hw/intc/armv7m_nvic.c | ||
221 | nvic_recompute_state(int vectpending, int vectpending_prio, int exception_prio) "NVIC state recomputed: vectpending %d vectpending_prio %d exception_prio %d" | ||
222 | +nvic_recompute_state_secure(int vectpending, bool vectpending_is_s_banked, int vectpending_prio, int exception_prio) "NVIC state recomputed: vectpending %d is_s_banked %d vectpending_prio %d exception_prio %d" | ||
223 | nvic_set_prio(int irq, uint8_t prio) "NVIC set irq %d priority %d" | ||
224 | nvic_irq_update(int vectpending, int pendprio, int exception_prio, int level) "NVIC vectpending %d pending prio %d exception_prio %d: setting irq line to %d" | ||
225 | nvic_escalate_prio(int irq, int irqprio, int runprio) "NVIC escalating irq %d to HardFault: insufficient priority %d >= %d" | ||
226 | -- | 63 | -- |
227 | 2.7.4 | 64 | 2.20.1 |
228 | 65 | ||
229 | 66 | diff view generated by jsdifflib |
1 | Don't use old_mmio in the memory region ops struct. | 1 | Switch the CMSDK APB dualtimer device over to using its Clock input; |
---|---|---|---|
2 | the pclk-frq property is now ignored. | ||
2 | 3 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
5 | Message-id: 1505580378-9044-7-git-send-email-peter.maydell@linaro.org | 6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-20-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-20-peter.maydell@linaro.org | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | --- | 11 | --- |
7 | hw/arm/omap2.c | 49 +++++++++++++++++++++++++++++++++++++------------ | 12 | hw/timer/cmsdk-apb-dualtimer.c | 42 ++++++++++++++++++++++++++++++---- |
8 | 1 file changed, 37 insertions(+), 12 deletions(-) | 13 | 1 file changed, 37 insertions(+), 5 deletions(-) |
9 | 14 | ||
10 | diff --git a/hw/arm/omap2.c b/hw/arm/omap2.c | 15 | diff --git a/hw/timer/cmsdk-apb-dualtimer.c b/hw/timer/cmsdk-apb-dualtimer.c |
11 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/hw/arm/omap2.c | 17 | --- a/hw/timer/cmsdk-apb-dualtimer.c |
13 | +++ b/hw/arm/omap2.c | 18 | +++ b/hw/timer/cmsdk-apb-dualtimer.c |
14 | @@ -XXX,XX +XXX,XX @@ static void omap_sysctl_write(void *opaque, hwaddr addr, | 19 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_update(CMSDKAPBDualTimer *s) |
15 | } | 20 | qemu_set_irq(s->timerintc, timintc); |
16 | } | 21 | } |
17 | 22 | ||
18 | +static uint64_t omap_sysctl_readfn(void *opaque, hwaddr addr, | 23 | +static int cmsdk_dualtimermod_divisor(CMSDKAPBDualTimerModule *m) |
19 | + unsigned size) | ||
20 | +{ | 24 | +{ |
21 | + switch (size) { | 25 | + /* Return the divisor set by the current CONTROL.PRESCALE value */ |
26 | + switch (FIELD_EX32(m->control, CONTROL, PRESCALE)) { | ||
27 | + case 0: | ||
28 | + return 1; | ||
22 | + case 1: | 29 | + case 1: |
23 | + return omap_sysctl_read8(opaque, addr); | 30 | + return 16; |
24 | + case 2: | 31 | + case 2: |
25 | + return omap_badwidth_read32(opaque, addr); /* TODO */ | 32 | + case 3: /* UNDEFINED, we treat like 2 (and complained when it was set) */ |
26 | + case 4: | 33 | + return 256; |
27 | + return omap_sysctl_read(opaque, addr); | ||
28 | + default: | 34 | + default: |
29 | + g_assert_not_reached(); | 35 | + g_assert_not_reached(); |
30 | + } | 36 | + } |
31 | +} | 37 | +} |
32 | + | 38 | + |
33 | +static void omap_sysctl_writefn(void *opaque, hwaddr addr, | 39 | static void cmsdk_dualtimermod_write_control(CMSDKAPBDualTimerModule *m, |
34 | + uint64_t value, unsigned size) | 40 | uint32_t newctrl) |
41 | { | ||
42 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_dualtimermod_write_control(CMSDKAPBDualTimerModule *m, | ||
43 | default: | ||
44 | g_assert_not_reached(); | ||
45 | } | ||
46 | - ptimer_set_freq(m->timer, m->parent->pclk_frq / divisor); | ||
47 | + ptimer_set_period_from_clock(m->timer, m->parent->timclk, divisor); | ||
48 | } | ||
49 | |||
50 | if (changed & R_CONTROL_MODE_MASK) { | ||
51 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_dualtimermod_reset(CMSDKAPBDualTimerModule *m) | ||
52 | * limit must both be set to 0xffff, so we wrap at 16 bits. | ||
53 | */ | ||
54 | ptimer_set_limit(m->timer, 0xffff, 1); | ||
55 | - ptimer_set_freq(m->timer, m->parent->pclk_frq); | ||
56 | + ptimer_set_period_from_clock(m->timer, m->parent->timclk, | ||
57 | + cmsdk_dualtimermod_divisor(m)); | ||
58 | ptimer_transaction_commit(m->timer); | ||
59 | } | ||
60 | |||
61 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_reset(DeviceState *dev) | ||
62 | s->timeritop = 0; | ||
63 | } | ||
64 | |||
65 | +static void cmsdk_apb_dualtimer_clk_update(void *opaque) | ||
35 | +{ | 66 | +{ |
36 | + switch (size) { | 67 | + CMSDKAPBDualTimer *s = CMSDK_APB_DUALTIMER(opaque); |
37 | + case 1: | 68 | + int i; |
38 | + omap_sysctl_write8(opaque, addr, value); | 69 | + |
39 | + break; | 70 | + for (i = 0; i < ARRAY_SIZE(s->timermod); i++) { |
40 | + case 2: | 71 | + CMSDKAPBDualTimerModule *m = &s->timermod[i]; |
41 | + omap_badwidth_write32(opaque, addr, value); /* TODO */ | 72 | + ptimer_transaction_begin(m->timer); |
42 | + break; | 73 | + ptimer_set_period_from_clock(m->timer, m->parent->timclk, |
43 | + case 4: | 74 | + cmsdk_dualtimermod_divisor(m)); |
44 | + omap_sysctl_write(opaque, addr, value); | 75 | + ptimer_transaction_commit(m->timer); |
45 | + break; | ||
46 | + default: | ||
47 | + g_assert_not_reached(); | ||
48 | + } | 76 | + } |
49 | +} | 77 | +} |
50 | + | 78 | + |
51 | static const MemoryRegionOps omap_sysctl_ops = { | 79 | static void cmsdk_apb_dualtimer_init(Object *obj) |
52 | - .old_mmio = { | 80 | { |
53 | - .read = { | 81 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
54 | - omap_sysctl_read8, | 82 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_init(Object *obj) |
55 | - omap_badwidth_read32, /* TODO */ | 83 | for (i = 0; i < ARRAY_SIZE(s->timermod); i++) { |
56 | - omap_sysctl_read, | 84 | sysbus_init_irq(sbd, &s->timermod[i].timerint); |
57 | - }, | 85 | } |
58 | - .write = { | 86 | - s->timclk = qdev_init_clock_in(DEVICE(s), "TIMCLK", NULL, NULL); |
59 | - omap_sysctl_write8, | 87 | + s->timclk = qdev_init_clock_in(DEVICE(s), "TIMCLK", |
60 | - omap_badwidth_write32, /* TODO */ | 88 | + cmsdk_apb_dualtimer_clk_update, s); |
61 | - omap_sysctl_write, | 89 | } |
62 | - }, | 90 | |
63 | - }, | 91 | static void cmsdk_apb_dualtimer_realize(DeviceState *dev, Error **errp) |
64 | + .read = omap_sysctl_readfn, | 92 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_realize(DeviceState *dev, Error **errp) |
65 | + .write = omap_sysctl_writefn, | 93 | CMSDKAPBDualTimer *s = CMSDK_APB_DUALTIMER(dev); |
66 | + .valid.min_access_size = 1, | 94 | int i; |
67 | + .valid.max_access_size = 4, | 95 | |
68 | .endianness = DEVICE_NATIVE_ENDIAN, | 96 | - if (s->pclk_frq == 0) { |
69 | }; | 97 | - error_setg(errp, "CMSDK APB timer: pclk-frq property must be set"); |
98 | + if (!clock_has_source(s->timclk)) { | ||
99 | + error_setg(errp, "CMSDK APB dualtimer: TIMCLK clock must be connected"); | ||
100 | return; | ||
101 | } | ||
70 | 102 | ||
71 | -- | 103 | -- |
72 | 2.7.4 | 104 | 2.20.1 |
73 | 105 | ||
74 | 106 | diff view generated by jsdifflib |
1 | Don't use the old_mmio struct in memory region ops. | 1 | Switch the CMSDK APB watchdog device over to using its Clock input; |
---|---|---|---|
2 | the wdogclk_frq property is now ignored. | ||
2 | 3 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
5 | Message-id: 1505580378-9044-5-git-send-email-peter.maydell@linaro.org | 6 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-21-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-21-peter.maydell@linaro.org | ||
6 | --- | 10 | --- |
7 | hw/timer/omap_gptimer.c | 49 +++++++++++++++++++++++++++++++++++++------------ | 11 | hw/watchdog/cmsdk-apb-watchdog.c | 18 ++++++++++++++---- |
8 | 1 file changed, 37 insertions(+), 12 deletions(-) | 12 | 1 file changed, 14 insertions(+), 4 deletions(-) |
9 | 13 | ||
10 | diff --git a/hw/timer/omap_gptimer.c b/hw/timer/omap_gptimer.c | 14 | diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c |
11 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/hw/timer/omap_gptimer.c | 16 | --- a/hw/watchdog/cmsdk-apb-watchdog.c |
13 | +++ b/hw/timer/omap_gptimer.c | 17 | +++ b/hw/watchdog/cmsdk-apb-watchdog.c |
14 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_writeh(void *opaque, hwaddr addr, | 18 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_reset(DeviceState *dev) |
15 | s->writeh = (uint16_t) value; | 19 | ptimer_transaction_commit(s->timer); |
16 | } | 20 | } |
17 | 21 | ||
18 | +static uint64_t omap_gp_timer_readfn(void *opaque, hwaddr addr, | 22 | +static void cmsdk_apb_watchdog_clk_update(void *opaque) |
19 | + unsigned size) | ||
20 | +{ | 23 | +{ |
21 | + switch (size) { | 24 | + CMSDKAPBWatchdog *s = CMSDK_APB_WATCHDOG(opaque); |
22 | + case 1: | 25 | + |
23 | + return omap_badwidth_read32(opaque, addr); | 26 | + ptimer_transaction_begin(s->timer); |
24 | + case 2: | 27 | + ptimer_set_period_from_clock(s->timer, s->wdogclk, 1); |
25 | + return omap_gp_timer_readh(opaque, addr); | 28 | + ptimer_transaction_commit(s->timer); |
26 | + case 4: | ||
27 | + return omap_gp_timer_readw(opaque, addr); | ||
28 | + default: | ||
29 | + g_assert_not_reached(); | ||
30 | + } | ||
31 | +} | 29 | +} |
32 | + | 30 | + |
33 | +static void omap_gp_timer_writefn(void *opaque, hwaddr addr, | 31 | static void cmsdk_apb_watchdog_init(Object *obj) |
34 | + uint64_t value, unsigned size) | 32 | { |
35 | +{ | 33 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
36 | + switch (size) { | 34 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_init(Object *obj) |
37 | + case 1: | 35 | s, "cmsdk-apb-watchdog", 0x1000); |
38 | + omap_badwidth_write32(opaque, addr, value); | 36 | sysbus_init_mmio(sbd, &s->iomem); |
39 | + break; | 37 | sysbus_init_irq(sbd, &s->wdogint); |
40 | + case 2: | 38 | - s->wdogclk = qdev_init_clock_in(DEVICE(s), "WDOGCLK", NULL, NULL); |
41 | + omap_gp_timer_writeh(opaque, addr, value); | 39 | + s->wdogclk = qdev_init_clock_in(DEVICE(s), "WDOGCLK", |
42 | + break; | 40 | + cmsdk_apb_watchdog_clk_update, s); |
43 | + case 4: | 41 | |
44 | + omap_gp_timer_write(opaque, addr, value); | 42 | s->is_luminary = false; |
45 | + break; | 43 | s->id = cmsdk_apb_watchdog_id; |
46 | + default: | 44 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp) |
47 | + g_assert_not_reached(); | 45 | { |
48 | + } | 46 | CMSDKAPBWatchdog *s = CMSDK_APB_WATCHDOG(dev); |
49 | +} | 47 | |
50 | + | 48 | - if (s->wdogclk_frq == 0) { |
51 | static const MemoryRegionOps omap_gp_timer_ops = { | 49 | + if (!clock_has_source(s->wdogclk)) { |
52 | - .old_mmio = { | 50 | error_setg(errp, |
53 | - .read = { | 51 | - "CMSDK APB watchdog: wdogclk-frq property must be set"); |
54 | - omap_badwidth_read32, | 52 | + "CMSDK APB watchdog: WDOGCLK clock must be connected"); |
55 | - omap_gp_timer_readh, | 53 | return; |
56 | - omap_gp_timer_readw, | 54 | } |
57 | - }, | 55 | |
58 | - .write = { | 56 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp) |
59 | - omap_badwidth_write32, | 57 | PTIMER_POLICY_NO_COUNTER_ROUND_DOWN); |
60 | - omap_gp_timer_writeh, | 58 | |
61 | - omap_gp_timer_write, | 59 | ptimer_transaction_begin(s->timer); |
62 | - }, | 60 | - ptimer_set_freq(s->timer, s->wdogclk_frq); |
63 | - }, | 61 | + ptimer_set_period_from_clock(s->timer, s->wdogclk, 1); |
64 | + .read = omap_gp_timer_readfn, | 62 | ptimer_transaction_commit(s->timer); |
65 | + .write = omap_gp_timer_writefn, | 63 | } |
66 | + .valid.min_access_size = 1, | ||
67 | + .valid.max_access_size = 4, | ||
68 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
69 | }; | ||
70 | 64 | ||
71 | -- | 65 | -- |
72 | 2.7.4 | 66 | 2.20.1 |
73 | 67 | ||
74 | 68 | diff view generated by jsdifflib |
1 | Update the static_ops functions to use new-style mmio | 1 | Now that the CMSDK APB watchdog uses its Clock input, it will |
---|---|---|---|
2 | rather than the legacy old_mmio functions. | 2 | correctly respond when the system clock frequency is changed using |
3 | the RCC register on in the Stellaris board system registers. Test | ||
4 | that when the RCC register is written it causes the watchdog timer to | ||
5 | change speed. | ||
3 | 6 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
6 | Message-id: 1505580378-9044-2-git-send-email-peter.maydell@linaro.org | 9 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
10 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Message-id: 20210128114145.20536-22-peter.maydell@linaro.org | ||
12 | Message-id: 20210121190622.22000-22-peter.maydell@linaro.org | ||
7 | --- | 13 | --- |
8 | hw/arm/palm.c | 30 ++++++++++-------------------- | 14 | tests/qtest/cmsdk-apb-watchdog-test.c | 52 +++++++++++++++++++++++++++ |
9 | 1 file changed, 10 insertions(+), 20 deletions(-) | 15 | 1 file changed, 52 insertions(+) |
10 | 16 | ||
11 | diff --git a/hw/arm/palm.c b/hw/arm/palm.c | 17 | diff --git a/tests/qtest/cmsdk-apb-watchdog-test.c b/tests/qtest/cmsdk-apb-watchdog-test.c |
12 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/arm/palm.c | 19 | --- a/tests/qtest/cmsdk-apb-watchdog-test.c |
14 | +++ b/hw/arm/palm.c | 20 | +++ b/tests/qtest/cmsdk-apb-watchdog-test.c |
15 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ |
16 | #include "exec/address-spaces.h" | 22 | */ |
17 | #include "cpu.h" | 23 | |
18 | 24 | #include "qemu/osdep.h" | |
19 | -static uint32_t static_readb(void *opaque, hwaddr offset) | 25 | +#include "qemu/bitops.h" |
20 | +static uint64_t static_read(void *opaque, hwaddr offset, unsigned size) | 26 | #include "libqtest-single.h" |
27 | |||
28 | /* | ||
29 | @@ -XXX,XX +XXX,XX @@ | ||
30 | #define WDOGMIS 0x14 | ||
31 | #define WDOGLOCK 0xc00 | ||
32 | |||
33 | +#define SSYS_BASE 0x400fe000 | ||
34 | +#define RCC 0x60 | ||
35 | +#define SYSDIV_SHIFT 23 | ||
36 | +#define SYSDIV_LENGTH 4 | ||
37 | + | ||
38 | static void test_watchdog(void) | ||
21 | { | 39 | { |
22 | - uint32_t *val = (uint32_t *) opaque; | 40 | g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); |
23 | - return *val >> ((offset & 3) << 3); | 41 | @@ -XXX,XX +XXX,XX @@ static void test_watchdog(void) |
24 | -} | 42 | g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); |
25 | + uint32_t *val = (uint32_t *)opaque; | ||
26 | + uint32_t sizemask = 7 >> size; | ||
27 | |||
28 | -static uint32_t static_readh(void *opaque, hwaddr offset) | ||
29 | -{ | ||
30 | - uint32_t *val = (uint32_t *) opaque; | ||
31 | - return *val >> ((offset & 1) << 3); | ||
32 | -} | ||
33 | - | ||
34 | -static uint32_t static_readw(void *opaque, hwaddr offset) | ||
35 | -{ | ||
36 | - uint32_t *val = (uint32_t *) opaque; | ||
37 | - return *val >> ((offset & 0) << 3); | ||
38 | + return *val >> ((offset & sizemask) << 3); | ||
39 | } | 43 | } |
40 | 44 | ||
41 | -static void static_write(void *opaque, hwaddr offset, | 45 | +static void test_clock_change(void) |
42 | - uint32_t value) | 46 | +{ |
43 | +static void static_write(void *opaque, hwaddr offset, uint64_t value, | 47 | + uint32_t rcc; |
44 | + unsigned size) | 48 | + |
49 | + /* | ||
50 | + * Test that writing to the stellaris board's RCC register to | ||
51 | + * change the system clock frequency causes the watchdog | ||
52 | + * to change the speed it counts at. | ||
53 | + */ | ||
54 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
55 | + | ||
56 | + writel(WDOG_BASE + WDOGCONTROL, 1); | ||
57 | + writel(WDOG_BASE + WDOGLOAD, 1000); | ||
58 | + | ||
59 | + /* Step to just past the 500th tick */ | ||
60 | + clock_step(80 * 500 + 1); | ||
61 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
62 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500); | ||
63 | + | ||
64 | + /* Rewrite RCC.SYSDIV from 16 to 8, so the clock is now 40ns per tick */ | ||
65 | + rcc = readl(SSYS_BASE + RCC); | ||
66 | + g_assert_cmpuint(extract32(rcc, SYSDIV_SHIFT, SYSDIV_LENGTH), ==, 0xf); | ||
67 | + rcc = deposit32(rcc, SYSDIV_SHIFT, SYSDIV_LENGTH, 7); | ||
68 | + writel(SSYS_BASE + RCC, rcc); | ||
69 | + | ||
70 | + /* Just past the 1000th tick: timer should have fired */ | ||
71 | + clock_step(40 * 500); | ||
72 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1); | ||
73 | + | ||
74 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 0); | ||
75 | + | ||
76 | + /* VALUE reloads at following tick */ | ||
77 | + clock_step(41); | ||
78 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000); | ||
79 | + | ||
80 | + /* Writing any value to WDOGINTCLR clears the interrupt and reloads */ | ||
81 | + clock_step(40 * 500); | ||
82 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500); | ||
83 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1); | ||
84 | + writel(WDOG_BASE + WDOGINTCLR, 0); | ||
85 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000); | ||
86 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
87 | +} | ||
88 | + | ||
89 | int main(int argc, char **argv) | ||
45 | { | 90 | { |
46 | #ifdef SPY | 91 | int r; |
47 | printf("%s: value %08lx written at " PA_FMT "\n", | 92 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv) |
48 | @@ -XXX,XX +XXX,XX @@ static void static_write(void *opaque, hwaddr offset, | 93 | qtest_start("-machine lm3s811evb"); |
49 | } | 94 | |
50 | 95 | qtest_add_func("/cmsdk-apb-watchdog/watchdog", test_watchdog); | |
51 | static const MemoryRegionOps static_ops = { | 96 | + qtest_add_func("/cmsdk-apb-watchdog/watchdog_clock_change", |
52 | - .old_mmio = { | 97 | + test_clock_change); |
53 | - .read = { static_readb, static_readh, static_readw, }, | 98 | |
54 | - .write = { static_write, static_write, static_write, }, | 99 | r = g_test_run(); |
55 | - }, | ||
56 | + .read = static_read, | ||
57 | + .write = static_write, | ||
58 | + .valid.min_access_size = 1, | ||
59 | + .valid.max_access_size = 4, | ||
60 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
61 | }; | ||
62 | 100 | ||
63 | -- | 101 | -- |
64 | 2.7.4 | 102 | 2.20.1 |
65 | 103 | ||
66 | 104 | diff view generated by jsdifflib |
1 | Make the set_prio() function take a bool indicating | 1 | Use the MAINCLK Clock input to set the system_clock_scale variable |
---|---|---|---|
2 | whether to pend the secure or non-secure version of a banked | 2 | rather than using the mainclk_frq property. |
3 | interrupt, and use this to implement the correct banking | ||
4 | semantics for the SHPR registers. | ||
5 | 3 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
8 | Message-id: 1505240046-11454-11-git-send-email-peter.maydell@linaro.org | 6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
8 | Message-id: 20210128114145.20536-23-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-23-peter.maydell@linaro.org | ||
9 | --- | 10 | --- |
10 | hw/intc/armv7m_nvic.c | 96 ++++++++++++++++++++++++++++++++++++++++++++++----- | 11 | hw/arm/armsse.c | 24 +++++++++++++++++++----- |
11 | hw/intc/trace-events | 2 +- | 12 | 1 file changed, 19 insertions(+), 5 deletions(-) |
12 | 2 files changed, 88 insertions(+), 10 deletions(-) | ||
13 | 13 | ||
14 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 14 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/intc/armv7m_nvic.c | 16 | --- a/hw/arm/armsse.c |
17 | +++ b/hw/intc/armv7m_nvic.c | 17 | +++ b/hw/arm/armsse.c |
18 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_raw_execution_priority(void *opaque) | 18 | @@ -XXX,XX +XXX,XX @@ static void armsse_forward_sec_resp_cfg(ARMSSE *s) |
19 | return s->exception_prio; | 19 | qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in); |
20 | } | 20 | } |
21 | 21 | ||
22 | -/* caller must call nvic_irq_update() after this */ | 22 | +static void armsse_mainclk_update(void *opaque) |
23 | -static void set_prio(NVICState *s, unsigned irq, uint8_t prio) | 23 | +{ |
24 | +/* caller must call nvic_irq_update() after this. | 24 | + ARMSSE *s = ARM_SSE(opaque); |
25 | + * secure indicates the bank to use for banked exceptions (we assert if | 25 | + /* |
26 | + * we are passed secure=true for a non-banked exception). | 26 | + * Set system_clock_scale from our Clock input; this is what |
27 | + */ | 27 | + * controls the tick rate of the CPU SysTick timer. |
28 | +static void set_prio(NVICState *s, unsigned irq, bool secure, uint8_t prio) | 28 | + */ |
29 | { | 29 | + system_clock_scale = clock_ticks_to_ns(s->mainclk, 1); |
30 | assert(irq > ARMV7M_EXCP_NMI); /* only use for configurable prios */ | ||
31 | assert(irq < s->num_irq); | ||
32 | |||
33 | - s->vectors[irq].prio = prio; | ||
34 | + if (secure) { | ||
35 | + assert(exc_is_banked(irq)); | ||
36 | + s->sec_vectors[irq].prio = prio; | ||
37 | + } else { | ||
38 | + s->vectors[irq].prio = prio; | ||
39 | + } | ||
40 | + | ||
41 | + trace_nvic_set_prio(irq, secure, prio); | ||
42 | +} | 30 | +} |
43 | + | 31 | + |
44 | +/* Return the current raw priority register value. | 32 | static void armsse_init(Object *obj) |
45 | + * secure indicates the bank to use for banked exceptions (we assert if | 33 | { |
46 | + * we are passed secure=true for a non-banked exception). | 34 | ARMSSE *s = ARM_SSE(obj); |
47 | + */ | 35 | @@ -XXX,XX +XXX,XX @@ static void armsse_init(Object *obj) |
48 | +static int get_prio(NVICState *s, unsigned irq, bool secure) | 36 | assert(info->sram_banks <= MAX_SRAM_BANKS); |
49 | +{ | 37 | assert(info->num_cpus <= SSE_MAX_CPUS); |
50 | + assert(irq > ARMV7M_EXCP_NMI); /* only use for configurable prios */ | 38 | |
51 | + assert(irq < s->num_irq); | 39 | - s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", NULL, NULL); |
52 | 40 | + s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", | |
53 | - trace_nvic_set_prio(irq, prio); | 41 | + armsse_mainclk_update, s); |
54 | + if (secure) { | 42 | s->s32kclk = qdev_init_clock_in(DEVICE(s), "S32KCLK", NULL, NULL); |
55 | + assert(exc_is_banked(irq)); | 43 | |
56 | + return s->sec_vectors[irq].prio; | 44 | memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); |
57 | + } else { | 45 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) |
58 | + return s->vectors[irq].prio; | 46 | return; |
47 | } | ||
48 | |||
49 | - if (!s->mainclk_frq) { | ||
50 | - error_setg(errp, "MAINCLK_FRQ property was not set"); | ||
51 | - return; | ||
52 | + if (!clock_has_source(s->mainclk)) { | ||
53 | + error_setg(errp, "MAINCLK clock was not connected"); | ||
59 | + } | 54 | + } |
55 | + if (!clock_has_source(s->s32kclk)) { | ||
56 | + error_setg(errp, "S32KCLK clock was not connected"); | ||
57 | } | ||
58 | |||
59 | assert(info->num_cpus <= SSE_MAX_CPUS); | ||
60 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
61 | */ | ||
62 | sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->container); | ||
63 | |||
64 | - system_clock_scale = NANOSECONDS_PER_SECOND / s->mainclk_frq; | ||
65 | + /* Set initial system_clock_scale from MAINCLK */ | ||
66 | + armsse_mainclk_update(s); | ||
60 | } | 67 | } |
61 | 68 | ||
62 | /* Recompute state and assert irq line accordingly. | 69 | static void armsse_idau_check(IDAUInterface *ii, uint32_t address, |
63 | @@ -XXX,XX +XXX,XX @@ static bool nvic_user_access_ok(NVICState *s, hwaddr offset, MemTxAttrs attrs) | ||
64 | } | ||
65 | } | ||
66 | |||
67 | +static int shpr_bank(NVICState *s, int exc, MemTxAttrs attrs) | ||
68 | +{ | ||
69 | + /* Behaviour for the SHPR register field for this exception: | ||
70 | + * return M_REG_NS to use the nonsecure vector (including for | ||
71 | + * non-banked exceptions), M_REG_S for the secure version of | ||
72 | + * a banked exception, and -1 if this field should RAZ/WI. | ||
73 | + */ | ||
74 | + switch (exc) { | ||
75 | + case ARMV7M_EXCP_MEM: | ||
76 | + case ARMV7M_EXCP_USAGE: | ||
77 | + case ARMV7M_EXCP_SVC: | ||
78 | + case ARMV7M_EXCP_PENDSV: | ||
79 | + case ARMV7M_EXCP_SYSTICK: | ||
80 | + /* Banked exceptions */ | ||
81 | + return attrs.secure; | ||
82 | + case ARMV7M_EXCP_BUS: | ||
83 | + /* Not banked, RAZ/WI from nonsecure if BFHFNMINS is zero */ | ||
84 | + if (!attrs.secure && | ||
85 | + !(s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | ||
86 | + return -1; | ||
87 | + } | ||
88 | + return M_REG_NS; | ||
89 | + case ARMV7M_EXCP_SECURE: | ||
90 | + /* Not banked, RAZ/WI from nonsecure */ | ||
91 | + if (!attrs.secure) { | ||
92 | + return -1; | ||
93 | + } | ||
94 | + return M_REG_NS; | ||
95 | + case ARMV7M_EXCP_DEBUG: | ||
96 | + /* Not banked. TODO should RAZ/WI if DEMCR.SDME is set */ | ||
97 | + return M_REG_NS; | ||
98 | + case 8 ... 10: | ||
99 | + case 13: | ||
100 | + /* RES0 */ | ||
101 | + return -1; | ||
102 | + default: | ||
103 | + /* Not reachable due to decode of SHPR register addresses */ | ||
104 | + g_assert_not_reached(); | ||
105 | + } | ||
106 | +} | ||
107 | + | ||
108 | static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | ||
109 | uint64_t *data, unsigned size, | ||
110 | MemTxAttrs attrs) | ||
111 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | ||
112 | } | ||
113 | } | ||
114 | break; | ||
115 | - case 0xd18 ... 0xd23: /* System Handler Priority. */ | ||
116 | + case 0xd18 ... 0xd23: /* System Handler Priority (SHPR1, SHPR2, SHPR3) */ | ||
117 | val = 0; | ||
118 | for (i = 0; i < size; i++) { | ||
119 | - val |= s->vectors[(offset - 0xd14) + i].prio << (i * 8); | ||
120 | + unsigned hdlidx = (offset - 0xd14) + i; | ||
121 | + int sbank = shpr_bank(s, hdlidx, attrs); | ||
122 | + | ||
123 | + if (sbank < 0) { | ||
124 | + continue; | ||
125 | + } | ||
126 | + val = deposit32(val, i * 8, 8, get_prio(s, hdlidx, sbank)); | ||
127 | } | ||
128 | break; | ||
129 | case 0xfe0 ... 0xfff: /* ID. */ | ||
130 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | ||
131 | |||
132 | for (i = 0; i < size && startvec + i < s->num_irq; i++) { | ||
133 | if (attrs.secure || s->itns[startvec + i]) { | ||
134 | - set_prio(s, startvec + i, (value >> (i * 8)) & 0xff); | ||
135 | + set_prio(s, startvec + i, false, (value >> (i * 8)) & 0xff); | ||
136 | } | ||
137 | } | ||
138 | nvic_irq_update(s); | ||
139 | return MEMTX_OK; | ||
140 | - case 0xd18 ... 0xd23: /* System Handler Priority. */ | ||
141 | + case 0xd18 ... 0xd23: /* System Handler Priority (SHPR1, SHPR2, SHPR3) */ | ||
142 | for (i = 0; i < size; i++) { | ||
143 | unsigned hdlidx = (offset - 0xd14) + i; | ||
144 | - set_prio(s, hdlidx, (value >> (i * 8)) & 0xff); | ||
145 | + int newprio = extract32(value, i * 8, 8); | ||
146 | + int sbank = shpr_bank(s, hdlidx, attrs); | ||
147 | + | ||
148 | + if (sbank < 0) { | ||
149 | + continue; | ||
150 | + } | ||
151 | + set_prio(s, hdlidx, sbank, newprio); | ||
152 | } | ||
153 | nvic_irq_update(s); | ||
154 | return MEMTX_OK; | ||
155 | diff --git a/hw/intc/trace-events b/hw/intc/trace-events | ||
156 | index XXXXXXX..XXXXXXX 100644 | ||
157 | --- a/hw/intc/trace-events | ||
158 | +++ b/hw/intc/trace-events | ||
159 | @@ -XXX,XX +XXX,XX @@ gicv3_redist_send_sgi(uint32_t cpu, int irq) "GICv3 redistributor 0x%x pending S | ||
160 | # hw/intc/armv7m_nvic.c | ||
161 | nvic_recompute_state(int vectpending, int vectpending_prio, int exception_prio) "NVIC state recomputed: vectpending %d vectpending_prio %d exception_prio %d" | ||
162 | nvic_recompute_state_secure(int vectpending, bool vectpending_is_s_banked, int vectpending_prio, int exception_prio) "NVIC state recomputed: vectpending %d is_s_banked %d vectpending_prio %d exception_prio %d" | ||
163 | -nvic_set_prio(int irq, uint8_t prio) "NVIC set irq %d priority %d" | ||
164 | +nvic_set_prio(int irq, bool secure, uint8_t prio) "NVIC set irq %d secure-bank %d priority %d" | ||
165 | nvic_irq_update(int vectpending, int pendprio, int exception_prio, int level) "NVIC vectpending %d pending prio %d exception_prio %d: setting irq line to %d" | ||
166 | nvic_escalate_prio(int irq, int irqprio, int runprio) "NVIC escalating irq %d to HardFault: insufficient priority %d >= %d" | ||
167 | nvic_escalate_disabled(int irq) "NVIC escalating irq %d to HardFault: disabled" | ||
168 | -- | 70 | -- |
169 | 2.7.4 | 71 | 2.20.1 |
170 | 72 | ||
171 | 73 | diff view generated by jsdifflib |
1 | In v7M, the fixed-priority exceptions are: | 1 | Remove all the code that sets frequency properties on the CMSDK |
---|---|---|---|
2 | Reset: -3 | 2 | timer, dualtimer and watchdog devices and on the ARMSSE SoC device: |
3 | NMI: -2 | 3 | these properties are unused now that the devices rely on their Clock |
4 | HardFault: -1 | 4 | inputs instead. |
5 | |||
6 | In v8M, this changes because Secure HardFault may need | ||
7 | to be prioritised above NMI: | ||
8 | Reset: -4 | ||
9 | Secure HardFault if AIRCR.BFHFNMINS == 1: -3 | ||
10 | NMI: -2 | ||
11 | Secure HardFault if AIRCR.BFHFNMINS == 0: -1 | ||
12 | NonSecure HardFault: -1 | ||
13 | |||
14 | Make these changes, including support for changing the | ||
15 | priority of Secure HardFault as AIRCR.BFHFNMINS changes. | ||
16 | 5 | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
19 | Message-id: 1505240046-11454-14-git-send-email-peter.maydell@linaro.org | 8 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
9 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20210128114145.20536-24-peter.maydell@linaro.org | ||
11 | Message-id: 20210121190622.22000-24-peter.maydell@linaro.org | ||
20 | --- | 12 | --- |
21 | hw/intc/armv7m_nvic.c | 22 +++++++++++++++++++--- | 13 | hw/arm/armsse.c | 7 ------- |
22 | 1 file changed, 19 insertions(+), 3 deletions(-) | 14 | hw/arm/mps2-tz.c | 1 - |
15 | hw/arm/mps2.c | 3 --- | ||
16 | hw/arm/musca.c | 1 - | ||
17 | hw/arm/stellaris.c | 3 --- | ||
18 | 5 files changed, 15 deletions(-) | ||
23 | 19 | ||
24 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 20 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c |
25 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/intc/armv7m_nvic.c | 22 | --- a/hw/arm/armsse.c |
27 | +++ b/hw/intc/armv7m_nvic.c | 23 | +++ b/hw/arm/armsse.c |
28 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | 24 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) |
29 | (R_V7M_AIRCR_SYSRESETREQS_MASK | | 25 | * it to the appropriate PPC port; then we can realize the PPC and |
30 | R_V7M_AIRCR_BFHFNMINS_MASK | | 26 | * map its upstream ends to the right place in the container. |
31 | R_V7M_AIRCR_PRIS_MASK); | 27 | */ |
32 | + /* BFHFNMINS changes the priority of Secure HardFault */ | 28 | - qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq); |
33 | + if (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) { | 29 | qdev_connect_clock_in(DEVICE(&s->timer0), "pclk", s->mainclk); |
34 | + s->sec_vectors[ARMV7M_EXCP_HARD].prio = -3; | 30 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer0), errp)) { |
35 | + } else { | 31 | return; |
36 | + s->sec_vectors[ARMV7M_EXCP_HARD].prio = -1; | 32 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) |
37 | + } | 33 | object_property_set_link(OBJECT(&s->apb_ppc0), "port[0]", OBJECT(mr), |
38 | } | 34 | &error_abort); |
39 | nvic_irq_update(s); | 35 | |
40 | } | 36 | - qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq); |
41 | @@ -XXX,XX +XXX,XX @@ static int nvic_post_load(void *opaque, int version_id) | 37 | qdev_connect_clock_in(DEVICE(&s->timer1), "pclk", s->mainclk); |
42 | { | 38 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer1), errp)) { |
43 | NVICState *s = opaque; | 39 | return; |
44 | unsigned i; | 40 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) |
45 | + int resetprio; | 41 | object_property_set_link(OBJECT(&s->apb_ppc0), "port[1]", OBJECT(mr), |
46 | 42 | &error_abort); | |
47 | /* Check for out of range priority settings */ | 43 | |
48 | - if (s->vectors[ARMV7M_EXCP_RESET].prio != -3 || | 44 | - qdev_prop_set_uint32(DEVICE(&s->dualtimer), "pclk-frq", s->mainclk_frq); |
49 | + resetprio = arm_feature(&s->cpu->env, ARM_FEATURE_V8) ? -4 : -3; | 45 | qdev_connect_clock_in(DEVICE(&s->dualtimer), "TIMCLK", s->mainclk); |
50 | + | 46 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->dualtimer), errp)) { |
51 | + if (s->vectors[ARMV7M_EXCP_RESET].prio != resetprio || | 47 | return; |
52 | s->vectors[ARMV7M_EXCP_NMI].prio != -2 || | 48 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) |
53 | s->vectors[ARMV7M_EXCP_HARD].prio != -1) { | 49 | /* Devices behind APB PPC1: |
54 | return 1; | 50 | * 0x4002f000: S32K timer |
55 | @@ -XXX,XX +XXX,XX @@ static int nvic_security_post_load(void *opaque, int version_id) | 51 | */ |
56 | int i; | 52 | - qdev_prop_set_uint32(DEVICE(&s->s32ktimer), "pclk-frq", S32KCLK); |
57 | 53 | qdev_connect_clock_in(DEVICE(&s->s32ktimer), "pclk", s->s32kclk); | |
58 | /* Check for out of range priority settings */ | 54 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32ktimer), errp)) { |
59 | - if (s->sec_vectors[ARMV7M_EXCP_HARD].prio != -1) { | 55 | return; |
60 | + if (s->sec_vectors[ARMV7M_EXCP_HARD].prio != -1 | 56 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) |
61 | + && s->sec_vectors[ARMV7M_EXCP_HARD].prio != -3) { | 57 | qdev_connect_gpio_out(DEVICE(&s->nmi_orgate), 0, |
62 | + /* We can't cross-check against AIRCR.BFHFNMINS as we don't know | 58 | qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); |
63 | + * if the CPU state has been migrated yet; a mismatch won't | 59 | |
64 | + * cause the emulation to blow up, though. | 60 | - qdev_prop_set_uint32(DEVICE(&s->s32kwatchdog), "wdogclk-frq", S32KCLK); |
65 | + */ | 61 | qdev_connect_clock_in(DEVICE(&s->s32kwatchdog), "WDOGCLK", s->s32kclk); |
66 | return 1; | 62 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32kwatchdog), errp)) { |
67 | } | 63 | return; |
68 | for (i = ARMV7M_EXCP_MEM; i < ARRAY_SIZE(s->sec_vectors); i++) { | 64 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) |
69 | @@ -XXX,XX +XXX,XX @@ static Property props_nvic[] = { | 65 | |
70 | 66 | /* 0x40080000 .. 0x4008ffff : ARMSSE second Base peripheral region */ | |
71 | static void armv7m_nvic_reset(DeviceState *dev) | 67 | |
72 | { | 68 | - qdev_prop_set_uint32(DEVICE(&s->nswatchdog), "wdogclk-frq", s->mainclk_frq); |
73 | + int resetprio; | 69 | qdev_connect_clock_in(DEVICE(&s->nswatchdog), "WDOGCLK", s->mainclk); |
74 | NVICState *s = NVIC(dev); | 70 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->nswatchdog), errp)) { |
75 | 71 | return; | |
76 | s->vectors[ARMV7M_EXCP_NMI].enabled = 1; | 72 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) |
77 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | 73 | armsse_get_common_irq_in(s, 1)); |
78 | s->vectors[ARMV7M_EXCP_PENDSV].enabled = 1; | 74 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->nswatchdog), 0, 0x40081000); |
79 | s->vectors[ARMV7M_EXCP_SYSTICK].enabled = 1; | 75 | |
80 | 76 | - qdev_prop_set_uint32(DEVICE(&s->swatchdog), "wdogclk-frq", s->mainclk_frq); | |
81 | - s->vectors[ARMV7M_EXCP_RESET].prio = -3; | 77 | qdev_connect_clock_in(DEVICE(&s->swatchdog), "WDOGCLK", s->mainclk); |
82 | + resetprio = arm_feature(&s->cpu->env, ARM_FEATURE_V8) ? -4 : -3; | 78 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->swatchdog), errp)) { |
83 | + s->vectors[ARMV7M_EXCP_RESET].prio = resetprio; | 79 | return; |
84 | s->vectors[ARMV7M_EXCP_NMI].prio = -2; | 80 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c |
85 | s->vectors[ARMV7M_EXCP_HARD].prio = -1; | 81 | index XXXXXXX..XXXXXXX 100644 |
82 | --- a/hw/arm/mps2-tz.c | ||
83 | +++ b/hw/arm/mps2-tz.c | ||
84 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
85 | object_property_set_link(OBJECT(&mms->iotkit), "memory", | ||
86 | OBJECT(system_memory), &error_abort); | ||
87 | qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", MPS2TZ_NUMIRQ); | ||
88 | - qdev_prop_set_uint32(iotkitdev, "MAINCLK_FRQ", SYSCLK_FRQ); | ||
89 | qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk); | ||
90 | qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk); | ||
91 | sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); | ||
92 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | ||
93 | index XXXXXXX..XXXXXXX 100644 | ||
94 | --- a/hw/arm/mps2.c | ||
95 | +++ b/hw/arm/mps2.c | ||
96 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
97 | object_initialize_child(OBJECT(mms), name, &mms->timer[i], | ||
98 | TYPE_CMSDK_APB_TIMER); | ||
99 | sbd = SYS_BUS_DEVICE(&mms->timer[i]); | ||
100 | - qdev_prop_set_uint32(DEVICE(&mms->timer[i]), "pclk-frq", SYSCLK_FRQ); | ||
101 | qdev_connect_clock_in(DEVICE(&mms->timer[i]), "pclk", mms->sysclk); | ||
102 | sysbus_realize_and_unref(sbd, &error_fatal); | ||
103 | sysbus_mmio_map(sbd, 0, base); | ||
104 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
105 | |||
106 | object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, | ||
107 | TYPE_CMSDK_APB_DUALTIMER); | ||
108 | - qdev_prop_set_uint32(DEVICE(&mms->dualtimer), "pclk-frq", SYSCLK_FRQ); | ||
109 | qdev_connect_clock_in(DEVICE(&mms->dualtimer), "TIMCLK", mms->sysclk); | ||
110 | sysbus_realize(SYS_BUS_DEVICE(&mms->dualtimer), &error_fatal); | ||
111 | sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0, | ||
112 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
113 | sysbus_mmio_map(SYS_BUS_DEVICE(&mms->dualtimer), 0, 0x40002000); | ||
114 | object_initialize_child(OBJECT(mms), "watchdog", &mms->watchdog, | ||
115 | TYPE_CMSDK_APB_WATCHDOG); | ||
116 | - qdev_prop_set_uint32(DEVICE(&mms->watchdog), "wdogclk-frq", SYSCLK_FRQ); | ||
117 | qdev_connect_clock_in(DEVICE(&mms->watchdog), "WDOGCLK", mms->sysclk); | ||
118 | sysbus_realize(SYS_BUS_DEVICE(&mms->watchdog), &error_fatal); | ||
119 | sysbus_connect_irq(SYS_BUS_DEVICE(&mms->watchdog), 0, | ||
120 | diff --git a/hw/arm/musca.c b/hw/arm/musca.c | ||
121 | index XXXXXXX..XXXXXXX 100644 | ||
122 | --- a/hw/arm/musca.c | ||
123 | +++ b/hw/arm/musca.c | ||
124 | @@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine) | ||
125 | qdev_prop_set_uint32(ssedev, "EXP_NUMIRQ", mmc->num_irqs); | ||
126 | qdev_prop_set_uint32(ssedev, "init-svtor", mmc->init_svtor); | ||
127 | qdev_prop_set_uint32(ssedev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width); | ||
128 | - qdev_prop_set_uint32(ssedev, "MAINCLK_FRQ", SYSCLK_FRQ); | ||
129 | qdev_connect_clock_in(ssedev, "MAINCLK", mms->sysclk); | ||
130 | qdev_connect_clock_in(ssedev, "S32KCLK", mms->s32kclk); | ||
131 | /* | ||
132 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | ||
133 | index XXXXXXX..XXXXXXX 100644 | ||
134 | --- a/hw/arm/stellaris.c | ||
135 | +++ b/hw/arm/stellaris.c | ||
136 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
137 | if (board->dc1 & (1 << 3)) { /* watchdog present */ | ||
138 | dev = qdev_new(TYPE_LUMINARY_WATCHDOG); | ||
139 | |||
140 | - /* system_clock_scale is valid now */ | ||
141 | - uint32_t mainclk = NANOSECONDS_PER_SECOND / system_clock_scale; | ||
142 | - qdev_prop_set_uint32(dev, "wdogclk-frq", mainclk); | ||
143 | qdev_connect_clock_in(dev, "WDOGCLK", | ||
144 | qdev_get_clock_out(ssys_dev, "SYSCLK")); | ||
86 | 145 | ||
87 | -- | 146 | -- |
88 | 2.7.4 | 147 | 2.20.1 |
89 | 148 | ||
90 | 149 | diff view generated by jsdifflib |
1 | Drop the use of old_mmio in the omap2_gpio memory ops. | 1 | Now no users are setting the frq properties on the CMSDK timer, |
---|---|---|---|
2 | dualtimer, watchdog or ARMSSE SoC devices, we can remove the | ||
3 | properties and the struct fields that back them. | ||
2 | 4 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
5 | Message-id: 1505580378-9044-3-git-send-email-peter.maydell@linaro.org | 7 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
8 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Message-id: 20210128114145.20536-25-peter.maydell@linaro.org | ||
10 | Message-id: 20210121190622.22000-25-peter.maydell@linaro.org | ||
6 | --- | 11 | --- |
7 | hw/gpio/omap_gpio.c | 26 ++++++++++++-------------- | 12 | include/hw/arm/armsse.h | 2 -- |
8 | 1 file changed, 12 insertions(+), 14 deletions(-) | 13 | include/hw/timer/cmsdk-apb-dualtimer.h | 2 -- |
14 | include/hw/timer/cmsdk-apb-timer.h | 2 -- | ||
15 | include/hw/watchdog/cmsdk-apb-watchdog.h | 2 -- | ||
16 | hw/arm/armsse.c | 2 -- | ||
17 | hw/timer/cmsdk-apb-dualtimer.c | 6 ------ | ||
18 | hw/timer/cmsdk-apb-timer.c | 6 ------ | ||
19 | hw/watchdog/cmsdk-apb-watchdog.c | 6 ------ | ||
20 | 8 files changed, 28 deletions(-) | ||
9 | 21 | ||
10 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c | 22 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h |
11 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/hw/gpio/omap_gpio.c | 24 | --- a/include/hw/arm/armsse.h |
13 | +++ b/hw/gpio/omap_gpio.c | 25 | +++ b/include/hw/arm/armsse.h |
14 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_module_write(void *opaque, hwaddr addr, | 26 | @@ -XXX,XX +XXX,XX @@ |
27 | * + Clock input "S32KCLK": slow 32KHz clock used for a few peripherals | ||
28 | * + QOM property "memory" is a MemoryRegion containing the devices provided | ||
29 | * by the board model. | ||
30 | - * + QOM property "MAINCLK_FRQ" is the frequency of the main system clock | ||
31 | * + QOM property "EXP_NUMIRQ" sets the number of expansion interrupts. | ||
32 | * (In hardware, the SSE-200 permits the number of expansion interrupts | ||
33 | * for the two CPUs to be configured separately, but we restrict it to | ||
34 | @@ -XXX,XX +XXX,XX @@ struct ARMSSE { | ||
35 | /* Properties */ | ||
36 | MemoryRegion *board_memory; | ||
37 | uint32_t exp_numirq; | ||
38 | - uint32_t mainclk_frq; | ||
39 | uint32_t sram_addr_width; | ||
40 | uint32_t init_svtor; | ||
41 | bool cpu_fpu[SSE_MAX_CPUS]; | ||
42 | diff --git a/include/hw/timer/cmsdk-apb-dualtimer.h b/include/hw/timer/cmsdk-apb-dualtimer.h | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/include/hw/timer/cmsdk-apb-dualtimer.h | ||
45 | +++ b/include/hw/timer/cmsdk-apb-dualtimer.h | ||
46 | @@ -XXX,XX +XXX,XX @@ | ||
47 | * https://developer.arm.com/products/system-design/system-design-kits/cortex-m-system-design-kit | ||
48 | * | ||
49 | * QEMU interface: | ||
50 | - * + QOM property "pclk-frq": frequency at which the timer is clocked | ||
51 | * + Clock input "TIMCLK": clock (for both timers) | ||
52 | * + sysbus MMIO region 0: the register bank | ||
53 | * + sysbus IRQ 0: combined timer interrupt TIMINTC | ||
54 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBDualTimer { | ||
55 | /*< public >*/ | ||
56 | MemoryRegion iomem; | ||
57 | qemu_irq timerintc; | ||
58 | - uint32_t pclk_frq; | ||
59 | Clock *timclk; | ||
60 | |||
61 | CMSDKAPBDualTimerModule timermod[CMSDK_APB_DUALTIMER_NUM_MODULES]; | ||
62 | diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h | ||
63 | index XXXXXXX..XXXXXXX 100644 | ||
64 | --- a/include/hw/timer/cmsdk-apb-timer.h | ||
65 | +++ b/include/hw/timer/cmsdk-apb-timer.h | ||
66 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTimer, CMSDK_APB_TIMER) | ||
67 | |||
68 | /* | ||
69 | * QEMU interface: | ||
70 | - * + QOM property "pclk-frq": frequency at which the timer is clocked | ||
71 | * + Clock input "pclk": clock for the timer | ||
72 | * + sysbus MMIO region 0: the register bank | ||
73 | * + sysbus IRQ 0: timer interrupt TIMERINT | ||
74 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBTimer { | ||
75 | /*< public >*/ | ||
76 | MemoryRegion iomem; | ||
77 | qemu_irq timerint; | ||
78 | - uint32_t pclk_frq; | ||
79 | struct ptimer_state *timer; | ||
80 | Clock *pclk; | ||
81 | |||
82 | diff --git a/include/hw/watchdog/cmsdk-apb-watchdog.h b/include/hw/watchdog/cmsdk-apb-watchdog.h | ||
83 | index XXXXXXX..XXXXXXX 100644 | ||
84 | --- a/include/hw/watchdog/cmsdk-apb-watchdog.h | ||
85 | +++ b/include/hw/watchdog/cmsdk-apb-watchdog.h | ||
86 | @@ -XXX,XX +XXX,XX @@ | ||
87 | * https://developer.arm.com/products/system-design/system-design-kits/cortex-m-system-design-kit | ||
88 | * | ||
89 | * QEMU interface: | ||
90 | - * + QOM property "wdogclk-frq": frequency at which the watchdog is clocked | ||
91 | * + Clock input "WDOGCLK": clock for the watchdog's timer | ||
92 | * + sysbus MMIO region 0: the register bank | ||
93 | * + sysbus IRQ 0: watchdog interrupt | ||
94 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBWatchdog { | ||
95 | /*< public >*/ | ||
96 | MemoryRegion iomem; | ||
97 | qemu_irq wdogint; | ||
98 | - uint32_t wdogclk_frq; | ||
99 | bool is_luminary; | ||
100 | struct ptimer_state *timer; | ||
101 | Clock *wdogclk; | ||
102 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
103 | index XXXXXXX..XXXXXXX 100644 | ||
104 | --- a/hw/arm/armsse.c | ||
105 | +++ b/hw/arm/armsse.c | ||
106 | @@ -XXX,XX +XXX,XX @@ static Property iotkit_properties[] = { | ||
107 | DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, | ||
108 | MemoryRegion *), | ||
109 | DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), | ||
110 | - DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), | ||
111 | DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), | ||
112 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
113 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), | ||
114 | @@ -XXX,XX +XXX,XX @@ static Property armsse_properties[] = { | ||
115 | DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, | ||
116 | MemoryRegion *), | ||
117 | DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), | ||
118 | - DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), | ||
119 | DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), | ||
120 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
121 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false), | ||
122 | diff --git a/hw/timer/cmsdk-apb-dualtimer.c b/hw/timer/cmsdk-apb-dualtimer.c | ||
123 | index XXXXXXX..XXXXXXX 100644 | ||
124 | --- a/hw/timer/cmsdk-apb-dualtimer.c | ||
125 | +++ b/hw/timer/cmsdk-apb-dualtimer.c | ||
126 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_dualtimer_vmstate = { | ||
15 | } | 127 | } |
128 | }; | ||
129 | |||
130 | -static Property cmsdk_apb_dualtimer_properties[] = { | ||
131 | - DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBDualTimer, pclk_frq, 0), | ||
132 | - DEFINE_PROP_END_OF_LIST(), | ||
133 | -}; | ||
134 | - | ||
135 | static void cmsdk_apb_dualtimer_class_init(ObjectClass *klass, void *data) | ||
136 | { | ||
137 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
138 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_class_init(ObjectClass *klass, void *data) | ||
139 | dc->realize = cmsdk_apb_dualtimer_realize; | ||
140 | dc->vmsd = &cmsdk_apb_dualtimer_vmstate; | ||
141 | dc->reset = cmsdk_apb_dualtimer_reset; | ||
142 | - device_class_set_props(dc, cmsdk_apb_dualtimer_properties); | ||
16 | } | 143 | } |
17 | 144 | ||
18 | -static uint32_t omap2_gpio_module_readp(void *opaque, hwaddr addr) | 145 | static const TypeInfo cmsdk_apb_dualtimer_info = { |
19 | +static uint64_t omap2_gpio_module_readp(void *opaque, hwaddr addr, | 146 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c |
20 | + unsigned size) | 147 | index XXXXXXX..XXXXXXX 100644 |
148 | --- a/hw/timer/cmsdk-apb-timer.c | ||
149 | +++ b/hw/timer/cmsdk-apb-timer.c | ||
150 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_timer_vmstate = { | ||
151 | } | ||
152 | }; | ||
153 | |||
154 | -static Property cmsdk_apb_timer_properties[] = { | ||
155 | - DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBTimer, pclk_frq, 0), | ||
156 | - DEFINE_PROP_END_OF_LIST(), | ||
157 | -}; | ||
158 | - | ||
159 | static void cmsdk_apb_timer_class_init(ObjectClass *klass, void *data) | ||
21 | { | 160 | { |
22 | return omap2_gpio_module_read(opaque, addr & ~3) >> ((addr & 3) << 3); | 161 | DeviceClass *dc = DEVICE_CLASS(klass); |
162 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_class_init(ObjectClass *klass, void *data) | ||
163 | dc->realize = cmsdk_apb_timer_realize; | ||
164 | dc->vmsd = &cmsdk_apb_timer_vmstate; | ||
165 | dc->reset = cmsdk_apb_timer_reset; | ||
166 | - device_class_set_props(dc, cmsdk_apb_timer_properties); | ||
23 | } | 167 | } |
24 | 168 | ||
25 | static void omap2_gpio_module_writep(void *opaque, hwaddr addr, | 169 | static const TypeInfo cmsdk_apb_timer_info = { |
26 | - uint32_t value) | 170 | diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c |
27 | + uint64_t value, unsigned size) | 171 | index XXXXXXX..XXXXXXX 100644 |
172 | --- a/hw/watchdog/cmsdk-apb-watchdog.c | ||
173 | +++ b/hw/watchdog/cmsdk-apb-watchdog.c | ||
174 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_watchdog_vmstate = { | ||
175 | } | ||
176 | }; | ||
177 | |||
178 | -static Property cmsdk_apb_watchdog_properties[] = { | ||
179 | - DEFINE_PROP_UINT32("wdogclk-frq", CMSDKAPBWatchdog, wdogclk_frq, 0), | ||
180 | - DEFINE_PROP_END_OF_LIST(), | ||
181 | -}; | ||
182 | - | ||
183 | static void cmsdk_apb_watchdog_class_init(ObjectClass *klass, void *data) | ||
28 | { | 184 | { |
29 | uint32_t cur = 0; | 185 | DeviceClass *dc = DEVICE_CLASS(klass); |
30 | uint32_t mask = 0xffff; | 186 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_class_init(ObjectClass *klass, void *data) |
31 | 187 | dc->realize = cmsdk_apb_watchdog_realize; | |
32 | + if (size == 4) { | 188 | dc->vmsd = &cmsdk_apb_watchdog_vmstate; |
33 | + omap2_gpio_module_write(opaque, addr, value); | 189 | dc->reset = cmsdk_apb_watchdog_reset; |
34 | + return; | 190 | - device_class_set_props(dc, cmsdk_apb_watchdog_properties); |
35 | + } | ||
36 | + | ||
37 | switch (addr & ~3) { | ||
38 | case 0x00: /* GPIO_REVISION */ | ||
39 | case 0x14: /* GPIO_SYSSTATUS */ | ||
40 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_module_writep(void *opaque, hwaddr addr, | ||
41 | } | 191 | } |
42 | 192 | ||
43 | static const MemoryRegionOps omap2_gpio_module_ops = { | 193 | static const TypeInfo cmsdk_apb_watchdog_info = { |
44 | - .old_mmio = { | ||
45 | - .read = { | ||
46 | - omap2_gpio_module_readp, | ||
47 | - omap2_gpio_module_readp, | ||
48 | - omap2_gpio_module_read, | ||
49 | - }, | ||
50 | - .write = { | ||
51 | - omap2_gpio_module_writep, | ||
52 | - omap2_gpio_module_writep, | ||
53 | - omap2_gpio_module_write, | ||
54 | - }, | ||
55 | - }, | ||
56 | + .read = omap2_gpio_module_readp, | ||
57 | + .write = omap2_gpio_module_writep, | ||
58 | + .valid.min_access_size = 1, | ||
59 | + .valid.max_access_size = 4, | ||
60 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
61 | }; | ||
62 | |||
63 | -- | 194 | -- |
64 | 2.7.4 | 195 | 2.20.1 |
65 | 196 | ||
66 | 197 | diff view generated by jsdifflib |
1 | With banked exceptions, just the exception number in | 1 | Now that the watchdog device uses its Clock input rather than being |
---|---|---|---|
2 | s->vectpending is no longer sufficient to uniquely identify | 2 | passed the value of system_clock_scale at creation time, we can |
3 | the pending exception. Add a vectpending_is_s_banked bool | 3 | remove the hack where we reset the STELLARIS_SYS at board creation |
4 | which is true if the exception is using the sec_vectors[] | 4 | time to force it to set system_clock_scale. Instead it will be reset |
5 | array. | 5 | at the usual point in startup and will inform the watchdog of the |
6 | clock frequency at that point. | ||
6 | 7 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Message-id: 1505240046-11454-4-git-send-email-peter.maydell@linaro.org | 9 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
10 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
12 | Message-id: 20210128114145.20536-26-peter.maydell@linaro.org | ||
13 | Message-id: 20210121190622.22000-26-peter.maydell@linaro.org | ||
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | --- | 15 | --- |
10 | include/hw/intc/armv7m_nvic.h | 11 +++++++++-- | 16 | hw/arm/stellaris.c | 10 ---------- |
11 | hw/intc/armv7m_nvic.c | 1 + | 17 | 1 file changed, 10 deletions(-) |
12 | 2 files changed, 10 insertions(+), 2 deletions(-) | ||
13 | 18 | ||
14 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h | 19 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
15 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/hw/intc/armv7m_nvic.h | 21 | --- a/hw/arm/stellaris.c |
17 | +++ b/include/hw/intc/armv7m_nvic.h | 22 | +++ b/hw/arm/stellaris.c |
18 | @@ -XXX,XX +XXX,XX @@ typedef struct NVICState { | 23 | @@ -XXX,XX +XXX,XX @@ static DeviceState *stellaris_sys_init(uint32_t base, qemu_irq irq, |
19 | VecInfo sec_vectors[NVIC_INTERNAL_VECTORS]; | 24 | sysbus_mmio_map(sbd, 0, base); |
20 | uint32_t prigroup; | 25 | sysbus_connect_irq(sbd, 0, irq); |
21 | 26 | ||
22 | - /* vectpending and exception_prio are both cached state that can | 27 | - /* |
23 | - * be recalculated from the vectors[] array and the prigroup field. | 28 | - * Normally we should not be resetting devices like this during |
24 | + /* The following fields are all cached state that can be recalculated | 29 | - * board creation. For the moment we need to do so, because |
25 | + * from the vectors[] and sec_vectors[] arrays and the prigroup field: | 30 | - * system_clock_scale will only get set when the STELLARIS_SYS |
26 | + * - vectpending | 31 | - * device is reset, and we need its initial value to pass to |
27 | + * - vectpending_is_secure | 32 | - * the watchdog device. This hack can be removed once the |
28 | + * - exception_prio | 33 | - * watchdog has been converted to use a Clock input instead. |
29 | */ | 34 | - */ |
30 | unsigned int vectpending; /* highest prio pending enabled exception */ | 35 | - device_cold_reset(dev); |
31 | + /* true if vectpending is a banked secure exception, ie it is in | 36 | - |
32 | + * sec_vectors[] rather than vectors[] | 37 | return dev; |
33 | + */ | ||
34 | + bool vectpending_is_s_banked; | ||
35 | int exception_prio; /* group prio of the highest prio active exception */ | ||
36 | |||
37 | MemoryRegion sysregmem; | ||
38 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/hw/intc/armv7m_nvic.c | ||
41 | +++ b/hw/intc/armv7m_nvic.c | ||
42 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | ||
43 | |||
44 | s->exception_prio = NVIC_NOEXC_PRIO; | ||
45 | s->vectpending = 0; | ||
46 | + s->vectpending_is_s_banked = false; | ||
47 | } | 38 | } |
48 | 39 | ||
49 | static void nvic_systick_trigger(void *opaque, int n, int level) | ||
50 | -- | 40 | -- |
51 | 2.7.4 | 41 | 2.20.1 |
52 | 42 | ||
53 | 43 | diff view generated by jsdifflib |