1 | ARM queue: mostly patches from me, but also the Smartfusion2 board. | 1 | First pullreq for arm of the 4.1 series, since I'm back from |
---|---|---|---|
2 | holiday now. This is mostly my M-profile FPU series and Philippe's | ||
3 | devices.h cleanup. I have a pile of other patchsets to work through | ||
4 | in my to-review folder, but 42 patches is definitely quite | ||
5 | big enough to send now... | ||
2 | 6 | ||
3 | thanks | 7 | thanks |
4 | -- PMM | 8 | -- PMM |
5 | 9 | ||
6 | The following changes since commit 9ee660e7c138595224b65ddc1c5712549f0a278c: | 10 | The following changes since commit 413a99a92c13ec408dcf2adaa87918dc81e890c8: |
7 | 11 | ||
8 | Merge remote-tracking branch 'remotes/yongbok/tags/mips-20170921' into staging (2017-09-21 14:40:32 +0100) | 12 | Add Nios II semihosting support. (2019-04-29 16:09:51 +0100) |
9 | 13 | ||
10 | are available in the git repository at: | 14 | are available in the Git repository at: |
11 | 15 | ||
12 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20170921 | 16 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190429 |
13 | 17 | ||
14 | for you to fetch changes up to 6d262dcb7d108eda93813574c2061398084dc795: | 18 | for you to fetch changes up to 437cc27ddfded3bbab6afd5ac1761e0e195edba7: |
15 | 19 | ||
16 | msf2: Add Emcraft's Smartfusion2 SOM kit (2017-09-21 16:36:56 +0100) | 20 | hw/devices: Move SMSC 91C111 declaration into a new header (2019-04-29 17:57:21 +0100) |
17 | 21 | ||
18 | ---------------------------------------------------------------- | 22 | ---------------------------------------------------------------- |
19 | target-arm queue: | 23 | target-arm queue: |
20 | * more preparatory work for v8M support | 24 | * remove "bag of random stuff" hw/devices.h header |
21 | * convert some omap devices away from old_mmio | 25 | * implement FPU for Cortex-M and enable it for Cortex-M4 and -M33 |
22 | * remove out of date ARM ARM section references in comments | 26 | * hw/dma: Compile the bcm2835_dma device as common object |
23 | * add the Smartfusion2 board | 27 | * configure: Remove --source-path option |
28 | * hw/ssi/xilinx_spips: Avoid variable length array | ||
29 | * hw/arm/smmuv3: Remove SMMUNotifierNode | ||
24 | 30 | ||
25 | ---------------------------------------------------------------- | 31 | ---------------------------------------------------------------- |
26 | Peter Maydell (26): | 32 | Eric Auger (1): |
27 | target/arm: Implement MSR/MRS access to NS banked registers | 33 | hw/arm/smmuv3: Remove SMMUNotifierNode |
28 | nvic: Add banked exception states | ||
29 | nvic: Add cached vectpending_is_s_banked state | ||
30 | nvic: Add cached vectpending_prio state | ||
31 | nvic: Implement AIRCR changes for v8M | ||
32 | nvic: Make ICSR.RETTOBASE handle banked exceptions | ||
33 | nvic: Implement NVIC_ITNS<n> registers | ||
34 | nvic: Handle banked exceptions in nvic_recompute_state() | ||
35 | nvic: Make set_pending and clear_pending take a secure parameter | ||
36 | nvic: Make SHPR registers banked | ||
37 | nvic: Compare group priority for escalation to HF | ||
38 | nvic: In escalation to HardFault, support HF not being priority -1 | ||
39 | nvic: Implement v8M changes to fixed priority exceptions | ||
40 | nvic: Disable the non-secure HardFault if AIRCR.BFHFNMINS is clear | ||
41 | nvic: Handle v8M changes in nvic_exec_prio() | ||
42 | target/arm: Handle banking in negative-execution-priority check in cpu_mmu_index() | ||
43 | nvic: Make ICSR banked for v8M | ||
44 | nvic: Make SHCSR banked for v8M | ||
45 | nvic: Support banked exceptions in acknowledge and complete | ||
46 | target/arm: Remove out of date ARM ARM section references in A64 decoder | ||
47 | hw/arm/palm.c: Don't use old_mmio for static_ops | ||
48 | hw/gpio/omap_gpio.c: Don't use old_mmio | ||
49 | hw/timer/omap_synctimer.c: Don't use old_mmio | ||
50 | hw/timer/omap_gptimer: Don't use old_mmio | ||
51 | hw/i2c/omap_i2c.c: Don't use old_mmio | ||
52 | hw/arm/omap2.c: Don't use old_mmio | ||
53 | 34 | ||
54 | Subbaraya Sundeep (5): | 35 | Peter Maydell (28): |
55 | msf2: Add Smartfusion2 System timer | 36 | hw/ssi/xilinx_spips: Avoid variable length array |
56 | msf2: Microsemi Smartfusion2 System Register block | 37 | configure: Remove --source-path option |
57 | msf2: Add Smartfusion2 SPI controller | 38 | target/arm: Make sure M-profile FPSCR RES0 bits are not settable |
58 | msf2: Add Smartfusion2 SoC | 39 | hw/intc/armv7m_nvic: Allow reading of M-profile MVFR* registers |
59 | msf2: Add Emcraft's Smartfusion2 SOM kit | 40 | target/arm: Implement dummy versions of M-profile FP-related registers |
41 | target/arm: Disable most VFP sysregs for M-profile | ||
42 | target/arm: Honour M-profile FP enable bits | ||
43 | target/arm: Decode FP instructions for M profile | ||
44 | target/arm: Clear CONTROL_S.SFPA in SG insn if FPU present | ||
45 | target/arm: Handle SFPA and FPCA bits in reads and writes of CONTROL | ||
46 | target/arm/helper: don't return early for STKOF faults during stacking | ||
47 | target/arm: Handle floating point registers in exception entry | ||
48 | target/arm: Implement v7m_update_fpccr() | ||
49 | target/arm: Clear CONTROL.SFPA in BXNS and BLXNS | ||
50 | target/arm: Clean excReturn bits when tail chaining | ||
51 | target/arm: Allow for floating point in callee stack integrity check | ||
52 | target/arm: Handle floating point registers in exception return | ||
53 | target/arm: Move NS TBFLAG from bit 19 to bit 6 | ||
54 | target/arm: Overlap VECSTRIDE and XSCALE_CPAR TB flags | ||
55 | target/arm: Set FPCCR.S when executing M-profile floating point insns | ||
56 | target/arm: Activate M-profile floating point context when FPCCR.ASPEN is set | ||
57 | target/arm: New helper function arm_v7m_mmu_idx_all() | ||
58 | target/arm: New function armv7m_nvic_set_pending_lazyfp() | ||
59 | target/arm: Add lazy-FP-stacking support to v7m_stack_write() | ||
60 | target/arm: Implement M-profile lazy FP state preservation | ||
61 | target/arm: Implement VLSTM for v7M CPUs with an FPU | ||
62 | target/arm: Implement VLLDM for v7M CPUs with an FPU | ||
63 | target/arm: Enable FPU for Cortex-M4 and Cortex-M33 | ||
60 | 64 | ||
61 | hw/arm/Makefile.objs | 1 + | 65 | Philippe Mathieu-Daudé (13): |
62 | hw/misc/Makefile.objs | 1 + | 66 | hw/dma: Compile the bcm2835_dma device as common object |
63 | hw/ssi/Makefile.objs | 1 + | 67 | hw/arm/aspeed: Use TYPE_TMP105/TYPE_PCA9552 instead of hardcoded string |
64 | hw/timer/Makefile.objs | 1 + | 68 | hw/arm/nseries: Use TYPE_TMP105 instead of hardcoded string |
65 | include/hw/arm/msf2-soc.h | 67 +++ | 69 | hw/display/tc6393xb: Remove unused functions |
66 | include/hw/intc/armv7m_nvic.h | 33 +- | 70 | hw/devices: Move TC6393XB declarations into a new header |
67 | include/hw/misc/msf2-sysreg.h | 77 ++++ | 71 | hw/devices: Move Blizzard declarations into a new header |
68 | include/hw/ssi/mss-spi.h | 58 +++ | 72 | hw/devices: Move CBus declarations into a new header |
69 | include/hw/timer/mss-timer.h | 64 +++ | 73 | hw/devices: Move Gamepad declarations into a new header |
70 | target/arm/cpu.h | 62 ++- | 74 | hw/devices: Move TI touchscreen declarations into a new header |
71 | hw/arm/msf2-soc.c | 238 +++++++++++ | 75 | hw/devices: Move LAN9118 declarations into a new header |
72 | hw/arm/msf2-som.c | 105 +++++ | 76 | hw/net/ne2000-isa: Add guards to the header |
73 | hw/arm/omap2.c | 49 ++- | 77 | hw/net/lan9118: Export TYPE_LAN9118 and use it instead of hardcoded string |
74 | hw/arm/palm.c | 30 +- | 78 | hw/devices: Move SMSC 91C111 declaration into a new header |
75 | hw/gpio/omap_gpio.c | 26 +- | ||
76 | hw/i2c/omap_i2c.c | 44 +- | ||
77 | hw/intc/armv7m_nvic.c | 913 ++++++++++++++++++++++++++++++++++------ | ||
78 | hw/misc/msf2-sysreg.c | 160 +++++++ | ||
79 | hw/ssi/mss-spi.c | 404 ++++++++++++++++++ | ||
80 | hw/timer/mss-timer.c | 289 +++++++++++++ | ||
81 | hw/timer/omap_gptimer.c | 49 ++- | ||
82 | hw/timer/omap_synctimer.c | 35 +- | ||
83 | target/arm/cpu.c | 7 + | ||
84 | target/arm/helper.c | 142 ++++++- | ||
85 | target/arm/translate-a64.c | 227 +++++----- | ||
86 | default-configs/arm-softmmu.mak | 1 + | ||
87 | hw/intc/trace-events | 13 +- | ||
88 | hw/misc/trace-events | 5 + | ||
89 | 28 files changed, 2735 insertions(+), 367 deletions(-) | ||
90 | create mode 100644 include/hw/arm/msf2-soc.h | ||
91 | create mode 100644 include/hw/misc/msf2-sysreg.h | ||
92 | create mode 100644 include/hw/ssi/mss-spi.h | ||
93 | create mode 100644 include/hw/timer/mss-timer.h | ||
94 | create mode 100644 hw/arm/msf2-soc.c | ||
95 | create mode 100644 hw/arm/msf2-som.c | ||
96 | create mode 100644 hw/misc/msf2-sysreg.c | ||
97 | create mode 100644 hw/ssi/mss-spi.c | ||
98 | create mode 100644 hw/timer/mss-timer.c | ||
99 | 79 | ||
80 | configure | 10 +- | ||
81 | hw/dma/Makefile.objs | 2 +- | ||
82 | include/hw/arm/omap.h | 6 +- | ||
83 | include/hw/arm/smmu-common.h | 8 +- | ||
84 | include/hw/devices.h | 62 --- | ||
85 | include/hw/display/blizzard.h | 22 ++ | ||
86 | include/hw/display/tc6393xb.h | 24 ++ | ||
87 | include/hw/input/gamepad.h | 19 + | ||
88 | include/hw/input/tsc2xxx.h | 36 ++ | ||
89 | include/hw/misc/cbus.h | 32 ++ | ||
90 | include/hw/net/lan9118.h | 21 + | ||
91 | include/hw/net/ne2000-isa.h | 6 + | ||
92 | include/hw/net/smc91c111.h | 19 + | ||
93 | include/qemu/typedefs.h | 1 - | ||
94 | target/arm/cpu.h | 95 ++++- | ||
95 | target/arm/helper.h | 5 + | ||
96 | target/arm/translate.h | 3 + | ||
97 | hw/arm/aspeed.c | 13 +- | ||
98 | hw/arm/exynos4_boards.c | 3 +- | ||
99 | hw/arm/gumstix.c | 2 +- | ||
100 | hw/arm/integratorcp.c | 2 +- | ||
101 | hw/arm/kzm.c | 2 +- | ||
102 | hw/arm/mainstone.c | 2 +- | ||
103 | hw/arm/mps2-tz.c | 3 +- | ||
104 | hw/arm/mps2.c | 2 +- | ||
105 | hw/arm/nseries.c | 7 +- | ||
106 | hw/arm/palm.c | 2 +- | ||
107 | hw/arm/realview.c | 3 +- | ||
108 | hw/arm/smmu-common.c | 6 +- | ||
109 | hw/arm/smmuv3.c | 28 +- | ||
110 | hw/arm/stellaris.c | 2 +- | ||
111 | hw/arm/tosa.c | 2 +- | ||
112 | hw/arm/versatilepb.c | 2 +- | ||
113 | hw/arm/vexpress.c | 2 +- | ||
114 | hw/display/blizzard.c | 2 +- | ||
115 | hw/display/tc6393xb.c | 18 +- | ||
116 | hw/input/stellaris_input.c | 2 +- | ||
117 | hw/input/tsc2005.c | 2 +- | ||
118 | hw/input/tsc210x.c | 4 +- | ||
119 | hw/intc/armv7m_nvic.c | 261 +++++++++++++ | ||
120 | hw/misc/cbus.c | 2 +- | ||
121 | hw/net/lan9118.c | 3 +- | ||
122 | hw/net/smc91c111.c | 2 +- | ||
123 | hw/ssi/xilinx_spips.c | 6 +- | ||
124 | target/arm/cpu.c | 20 + | ||
125 | target/arm/helper.c | 873 +++++++++++++++++++++++++++++++++++++++--- | ||
126 | target/arm/machine.c | 16 + | ||
127 | target/arm/translate.c | 150 +++++++- | ||
128 | target/arm/vfp_helper.c | 8 + | ||
129 | MAINTAINERS | 7 + | ||
130 | 50 files changed, 1595 insertions(+), 235 deletions(-) | ||
131 | delete mode 100644 include/hw/devices.h | ||
132 | create mode 100644 include/hw/display/blizzard.h | ||
133 | create mode 100644 include/hw/display/tc6393xb.h | ||
134 | create mode 100644 include/hw/input/gamepad.h | ||
135 | create mode 100644 include/hw/input/tsc2xxx.h | ||
136 | create mode 100644 include/hw/misc/cbus.h | ||
137 | create mode 100644 include/hw/net/lan9118.h | ||
138 | create mode 100644 include/hw/net/smc91c111.h | ||
139 | diff view generated by jsdifflib |
1 | In the A64 decoder, we have a lot of references to section numbers | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | from version A.a of the v8A ARM ARM (DDI0487). This version of the | ||
3 | document is now long obsolete (we are currently on revision B.a), | ||
4 | and various intervening versions renumbered all the sections. | ||
5 | 2 | ||
6 | The most recent B.a version of the document doesn't assign | 3 | The SMMUNotifierNode struct is not necessary and brings extra |
7 | section numbers at all to the individual instruction classes | 4 | complexity so let's remove it. We now directly track the SMMUDevices |
8 | in the way that the various A.x versions did. The simplest thing | 5 | which have registered IOMMU MR notifiers. |
9 | to do is just to delete all the out of date C.x.x references. | ||
10 | 6 | ||
7 | This is inspired from the same transformation on intel-iommu | ||
8 | done in commit b4a4ba0d68f50f218ee3957b6638dbee32a5eeef | ||
9 | ("intel-iommu: remove IntelIOMMUNotifierNode") | ||
10 | |||
11 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
12 | Reviewed-by: Peter Xu <peterx@redhat.com> | ||
13 | Message-id: 20190409160219.19026-1-eric.auger@redhat.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
13 | Message-id: 20170915150849.23557-1-peter.maydell@linaro.org | ||
14 | --- | 15 | --- |
15 | target/arm/translate-a64.c | 227 +++++++++++++++++++++++---------------------- | 16 | include/hw/arm/smmu-common.h | 8 ++------ |
16 | 1 file changed, 114 insertions(+), 113 deletions(-) | 17 | hw/arm/smmu-common.c | 6 +++--- |
18 | hw/arm/smmuv3.c | 28 +++++++--------------------- | ||
19 | 3 files changed, 12 insertions(+), 30 deletions(-) | ||
17 | 20 | ||
18 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 21 | diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h |
19 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/translate-a64.c | 23 | --- a/include/hw/arm/smmu-common.h |
21 | +++ b/target/arm/translate-a64.c | 24 | +++ b/include/hw/arm/smmu-common.h |
22 | @@ -XXX,XX +XXX,XX @@ static inline AArch64DecodeFn *lookup_disas_fn(const AArch64DecodeTable *table, | 25 | @@ -XXX,XX +XXX,XX @@ typedef struct SMMUDevice { |
23 | } | 26 | AddressSpace as; |
24 | 27 | uint32_t cfg_cache_hits; | |
25 | /* | 28 | uint32_t cfg_cache_misses; |
26 | - * the instruction disassembly implemented here matches | 29 | + QLIST_ENTRY(SMMUDevice) next; |
27 | - * the instruction encoding classifications in chapter 3 (C3) | 30 | } SMMUDevice; |
28 | - * of the ARM Architecture Reference Manual (DDI0487A_a) | 31 | |
29 | + * The instruction disassembly implemented here matches | 32 | -typedef struct SMMUNotifierNode { |
30 | + * the instruction encoding classifications in chapter C4 | 33 | - SMMUDevice *sdev; |
31 | + * of the ARM Architecture Reference Manual (DDI0487B_a); | 34 | - QLIST_ENTRY(SMMUNotifierNode) next; |
32 | + * classification names and decode diagrams here should generally | 35 | -} SMMUNotifierNode; |
33 | + * match up with those in the manual. | 36 | - |
34 | */ | 37 | typedef struct SMMUPciBus { |
35 | 38 | PCIBus *bus; | |
36 | -/* C3.2.7 Unconditional branch (immediate) | 39 | SMMUDevice *pbdev[0]; /* Parent array is sparse, so dynamically alloc */ |
37 | +/* Unconditional branch (immediate) | 40 | @@ -XXX,XX +XXX,XX @@ typedef struct SMMUState { |
38 | * 31 30 26 25 0 | 41 | GHashTable *iotlb; |
39 | * +----+-----------+-------------------------------------+ | 42 | SMMUPciBus *smmu_pcibus_by_bus_num[SMMU_PCI_BUS_MAX]; |
40 | * | op | 0 0 1 0 1 | imm26 | | 43 | PCIBus *pci_bus; |
41 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_imm(DisasContext *s, uint32_t insn) | 44 | - QLIST_HEAD(, SMMUNotifierNode) notifiers_list; |
42 | uint64_t addr = s->pc + sextract32(insn, 0, 26) * 4 - 4; | 45 | + QLIST_HEAD(, SMMUDevice) devices_with_notifiers; |
43 | 46 | uint8_t bus_num; | |
44 | if (insn & (1U << 31)) { | 47 | PCIBus *primary_bus; |
45 | - /* C5.6.26 BL Branch with link */ | 48 | } SMMUState; |
46 | + /* BL Branch with link */ | 49 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c |
47 | tcg_gen_movi_i64(cpu_reg(s, 30), s->pc); | 50 | index XXXXXXX..XXXXXXX 100644 |
48 | } | 51 | --- a/hw/arm/smmu-common.c |
49 | 52 | +++ b/hw/arm/smmu-common.c | |
50 | - /* C5.6.20 B Branch / C5.6.26 BL Branch with link */ | 53 | @@ -XXX,XX +XXX,XX @@ inline void smmu_inv_notifiers_mr(IOMMUMemoryRegion *mr) |
51 | + /* B Branch / BL Branch with link */ | 54 | /* Unmap all notifiers of all mr's */ |
52 | gen_goto_tb(s, 0, addr); | 55 | void smmu_inv_notifiers_all(SMMUState *s) |
53 | } | 56 | { |
54 | 57 | - SMMUNotifierNode *node; | |
55 | -/* C3.2.1 Compare & branch (immediate) | 58 | + SMMUDevice *sdev; |
56 | +/* Compare and branch (immediate) | 59 | |
57 | * 31 30 25 24 23 5 4 0 | 60 | - QLIST_FOREACH(node, &s->notifiers_list, next) { |
58 | * +----+-------------+----+---------------------+--------+ | 61 | - smmu_inv_notifiers_mr(&node->sdev->iommu); |
59 | * | sf | 0 1 1 0 1 0 | op | imm19 | Rt | | 62 | + QLIST_FOREACH(sdev, &s->devices_with_notifiers, next) { |
60 | @@ -XXX,XX +XXX,XX @@ static void disas_comp_b_imm(DisasContext *s, uint32_t insn) | 63 | + smmu_inv_notifiers_mr(&sdev->iommu); |
61 | gen_goto_tb(s, 1, addr); | ||
62 | } | ||
63 | |||
64 | -/* C3.2.5 Test & branch (immediate) | ||
65 | +/* Test and branch (immediate) | ||
66 | * 31 30 25 24 23 19 18 5 4 0 | ||
67 | * +----+-------------+----+-------+-------------+------+ | ||
68 | * | b5 | 0 1 1 0 1 1 | op | b40 | imm14 | Rt | | ||
69 | @@ -XXX,XX +XXX,XX @@ static void disas_test_b_imm(DisasContext *s, uint32_t insn) | ||
70 | gen_goto_tb(s, 1, addr); | ||
71 | } | ||
72 | |||
73 | -/* C3.2.2 / C5.6.19 Conditional branch (immediate) | ||
74 | +/* Conditional branch (immediate) | ||
75 | * 31 25 24 23 5 4 3 0 | ||
76 | * +---------------+----+---------------------+----+------+ | ||
77 | * | 0 1 0 1 0 1 0 | o1 | imm19 | o0 | cond | | ||
78 | @@ -XXX,XX +XXX,XX @@ static void disas_cond_b_imm(DisasContext *s, uint32_t insn) | ||
79 | } | 64 | } |
80 | } | 65 | } |
81 | 66 | ||
82 | -/* C5.6.68 HINT */ | 67 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c |
83 | +/* HINT instruction group, including various allocated HINTs */ | 68 | index XXXXXXX..XXXXXXX 100644 |
84 | static void handle_hint(DisasContext *s, uint32_t insn, | 69 | --- a/hw/arm/smmuv3.c |
85 | unsigned int op1, unsigned int op2, unsigned int crm) | 70 | +++ b/hw/arm/smmuv3.c |
71 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_notify_iova(IOMMUMemoryRegion *mr, | ||
72 | /* invalidate an asid/iova tuple in all mr's */ | ||
73 | static void smmuv3_inv_notifiers_iova(SMMUState *s, int asid, dma_addr_t iova) | ||
86 | { | 74 | { |
87 | @@ -XXX,XX +XXX,XX @@ static void handle_sync(DisasContext *s, uint32_t insn, | 75 | - SMMUNotifierNode *node; |
76 | + SMMUDevice *sdev; | ||
77 | |||
78 | - QLIST_FOREACH(node, &s->notifiers_list, next) { | ||
79 | - IOMMUMemoryRegion *mr = &node->sdev->iommu; | ||
80 | + QLIST_FOREACH(sdev, &s->devices_with_notifiers, next) { | ||
81 | + IOMMUMemoryRegion *mr = &sdev->iommu; | ||
82 | IOMMUNotifier *n; | ||
83 | |||
84 | trace_smmuv3_inv_notifiers_iova(mr->parent_obj.name, asid, iova); | ||
85 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_notify_flag_changed(IOMMUMemoryRegion *iommu, | ||
86 | SMMUDevice *sdev = container_of(iommu, SMMUDevice, iommu); | ||
87 | SMMUv3State *s3 = sdev->smmu; | ||
88 | SMMUState *s = &(s3->smmu_state); | ||
89 | - SMMUNotifierNode *node = NULL; | ||
90 | - SMMUNotifierNode *next_node = NULL; | ||
91 | |||
92 | if (new & IOMMU_NOTIFIER_MAP) { | ||
93 | int bus_num = pci_bus_num(sdev->bus); | ||
94 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_notify_flag_changed(IOMMUMemoryRegion *iommu, | ||
95 | |||
96 | if (old == IOMMU_NOTIFIER_NONE) { | ||
97 | trace_smmuv3_notify_flag_add(iommu->parent_obj.name); | ||
98 | - node = g_malloc0(sizeof(*node)); | ||
99 | - node->sdev = sdev; | ||
100 | - QLIST_INSERT_HEAD(&s->notifiers_list, node, next); | ||
101 | - return; | ||
102 | - } | ||
103 | - | ||
104 | - /* update notifier node with new flags */ | ||
105 | - QLIST_FOREACH_SAFE(node, &s->notifiers_list, next, next_node) { | ||
106 | - if (node->sdev == sdev) { | ||
107 | - if (new == IOMMU_NOTIFIER_NONE) { | ||
108 | - trace_smmuv3_notify_flag_del(iommu->parent_obj.name); | ||
109 | - QLIST_REMOVE(node, next); | ||
110 | - g_free(node); | ||
111 | - } | ||
112 | - return; | ||
113 | - } | ||
114 | + QLIST_INSERT_HEAD(&s->devices_with_notifiers, sdev, next); | ||
115 | + } else if (new == IOMMU_NOTIFIER_NONE) { | ||
116 | + trace_smmuv3_notify_flag_del(iommu->parent_obj.name); | ||
117 | + QLIST_REMOVE(sdev, next); | ||
88 | } | 118 | } |
89 | } | 119 | } |
90 | 120 | ||
91 | -/* C5.6.130 MSR (immediate) - move immediate to processor state field */ | ||
92 | +/* MSR (immediate) - move immediate to processor state field */ | ||
93 | static void handle_msr_i(DisasContext *s, uint32_t insn, | ||
94 | unsigned int op1, unsigned int op2, unsigned int crm) | ||
95 | { | ||
96 | @@ -XXX,XX +XXX,XX @@ static void gen_set_nzcv(TCGv_i64 tcg_rt) | ||
97 | tcg_temp_free_i32(nzcv); | ||
98 | } | ||
99 | |||
100 | -/* C5.6.129 MRS - move from system register | ||
101 | - * C5.6.131 MSR (register) - move to system register | ||
102 | - * C5.6.204 SYS | ||
103 | - * C5.6.205 SYSL | ||
104 | +/* MRS - move from system register | ||
105 | + * MSR (register) - move to system register | ||
106 | + * SYS | ||
107 | + * SYSL | ||
108 | * These are all essentially the same insn in 'read' and 'write' | ||
109 | * versions, with varying op0 fields. | ||
110 | */ | ||
111 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
112 | } | ||
113 | } | ||
114 | |||
115 | -/* C3.2.4 System | ||
116 | +/* System | ||
117 | * 31 22 21 20 19 18 16 15 12 11 8 7 5 4 0 | ||
118 | * +---------------------+---+-----+-----+-------+-------+-----+------+ | ||
119 | * | 1 1 0 1 0 1 0 1 0 0 | L | op0 | op1 | CRn | CRm | op2 | Rt | | ||
120 | @@ -XXX,XX +XXX,XX @@ static void disas_system(DisasContext *s, uint32_t insn) | ||
121 | return; | ||
122 | } | ||
123 | switch (crn) { | ||
124 | - case 2: /* C5.6.68 HINT */ | ||
125 | + case 2: /* HINT (including allocated hints like NOP, YIELD, etc) */ | ||
126 | handle_hint(s, insn, op1, op2, crm); | ||
127 | break; | ||
128 | case 3: /* CLREX, DSB, DMB, ISB */ | ||
129 | handle_sync(s, insn, op1, op2, crm); | ||
130 | break; | ||
131 | - case 4: /* C5.6.130 MSR (immediate) */ | ||
132 | + case 4: /* MSR (immediate) */ | ||
133 | handle_msr_i(s, insn, op1, op2, crm); | ||
134 | break; | ||
135 | default: | ||
136 | @@ -XXX,XX +XXX,XX @@ static void disas_system(DisasContext *s, uint32_t insn) | ||
137 | handle_sys(s, insn, l, op0, op1, op2, crn, crm, rt); | ||
138 | } | ||
139 | |||
140 | -/* C3.2.3 Exception generation | ||
141 | +/* Exception generation | ||
142 | * | ||
143 | * 31 24 23 21 20 5 4 2 1 0 | ||
144 | * +-----------------+-----+------------------------+-----+----+ | ||
145 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) | ||
146 | } | ||
147 | } | ||
148 | |||
149 | -/* C3.2.7 Unconditional branch (register) | ||
150 | +/* Unconditional branch (register) | ||
151 | * 31 25 24 21 20 16 15 10 9 5 4 0 | ||
152 | * +---------------+-------+-------+-------+------+-------+ | ||
153 | * | 1 1 0 1 0 1 1 | opc | op2 | op3 | Rn | op4 | | ||
154 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) | ||
155 | s->base.is_jmp = DISAS_JUMP; | ||
156 | } | ||
157 | |||
158 | -/* C3.2 Branches, exception generating and system instructions */ | ||
159 | +/* Branches, exception generating and system instructions */ | ||
160 | static void disas_b_exc_sys(DisasContext *s, uint32_t insn) | ||
161 | { | ||
162 | switch (extract32(insn, 25, 7)) { | ||
163 | @@ -XXX,XX +XXX,XX @@ static bool disas_ldst_compute_iss_sf(int size, bool is_signed, int opc) | ||
164 | return regsize == 64; | ||
165 | } | ||
166 | |||
167 | -/* C3.3.6 Load/store exclusive | ||
168 | +/* Load/store exclusive | ||
169 | * | ||
170 | * 31 30 29 24 23 22 21 20 16 15 14 10 9 5 4 0 | ||
171 | * +-----+-------------+----+---+----+------+----+-------+------+------+ | ||
172 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
173 | } | ||
174 | |||
175 | /* | ||
176 | - * C3.3.5 Load register (literal) | ||
177 | + * Load register (literal) | ||
178 | * | ||
179 | * 31 30 29 27 26 25 24 23 5 4 0 | ||
180 | * +-----+-------+---+-----+-------------------+-------+ | ||
181 | @@ -XXX,XX +XXX,XX @@ static void disas_ld_lit(DisasContext *s, uint32_t insn) | ||
182 | } | ||
183 | |||
184 | /* | ||
185 | - * C5.6.80 LDNP (Load Pair - non-temporal hint) | ||
186 | - * C5.6.81 LDP (Load Pair - non vector) | ||
187 | - * C5.6.82 LDPSW (Load Pair Signed Word - non vector) | ||
188 | - * C5.6.176 STNP (Store Pair - non-temporal hint) | ||
189 | - * C5.6.177 STP (Store Pair - non vector) | ||
190 | - * C6.3.165 LDNP (Load Pair of SIMD&FP - non-temporal hint) | ||
191 | - * C6.3.165 LDP (Load Pair of SIMD&FP) | ||
192 | - * C6.3.284 STNP (Store Pair of SIMD&FP - non-temporal hint) | ||
193 | - * C6.3.284 STP (Store Pair of SIMD&FP) | ||
194 | + * LDNP (Load Pair - non-temporal hint) | ||
195 | + * LDP (Load Pair - non vector) | ||
196 | + * LDPSW (Load Pair Signed Word - non vector) | ||
197 | + * STNP (Store Pair - non-temporal hint) | ||
198 | + * STP (Store Pair - non vector) | ||
199 | + * LDNP (Load Pair of SIMD&FP - non-temporal hint) | ||
200 | + * LDP (Load Pair of SIMD&FP) | ||
201 | + * STNP (Store Pair of SIMD&FP - non-temporal hint) | ||
202 | + * STP (Store Pair of SIMD&FP) | ||
203 | * | ||
204 | * 31 30 29 27 26 25 24 23 22 21 15 14 10 9 5 4 0 | ||
205 | * +-----+-------+---+---+-------+---+-----------------------------+ | ||
206 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pair(DisasContext *s, uint32_t insn) | ||
207 | } | ||
208 | |||
209 | /* | ||
210 | - * C3.3.8 Load/store (immediate post-indexed) | ||
211 | - * C3.3.9 Load/store (immediate pre-indexed) | ||
212 | - * C3.3.12 Load/store (unscaled immediate) | ||
213 | + * Load/store (immediate post-indexed) | ||
214 | + * Load/store (immediate pre-indexed) | ||
215 | + * Load/store (unscaled immediate) | ||
216 | * | ||
217 | * 31 30 29 27 26 25 24 23 22 21 20 12 11 10 9 5 4 0 | ||
218 | * +----+-------+---+-----+-----+---+--------+-----+------+------+ | ||
219 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_imm9(DisasContext *s, uint32_t insn, | ||
220 | } | ||
221 | |||
222 | /* | ||
223 | - * C3.3.10 Load/store (register offset) | ||
224 | + * Load/store (register offset) | ||
225 | * | ||
226 | * 31 30 29 27 26 25 24 23 22 21 20 16 15 13 12 11 10 9 5 4 0 | ||
227 | * +----+-------+---+-----+-----+---+------+-----+--+-----+----+----+ | ||
228 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_roffset(DisasContext *s, uint32_t insn, | ||
229 | } | ||
230 | |||
231 | /* | ||
232 | - * C3.3.13 Load/store (unsigned immediate) | ||
233 | + * Load/store (unsigned immediate) | ||
234 | * | ||
235 | * 31 30 29 27 26 25 24 23 22 21 10 9 5 | ||
236 | * +----+-------+---+-----+-----+------------+-------+------+ | ||
237 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg(DisasContext *s, uint32_t insn) | ||
238 | } | ||
239 | } | ||
240 | |||
241 | -/* C3.3.1 AdvSIMD load/store multiple structures | ||
242 | +/* AdvSIMD load/store multiple structures | ||
243 | * | ||
244 | * 31 30 29 23 22 21 16 15 12 11 10 9 5 4 0 | ||
245 | * +---+---+---------------+---+-------------+--------+------+------+------+ | ||
246 | * | 0 | Q | 0 0 1 1 0 0 0 | L | 0 0 0 0 0 0 | opcode | size | Rn | Rt | | ||
247 | * +---+---+---------------+---+-------------+--------+------+------+------+ | ||
248 | * | ||
249 | - * C3.3.2 AdvSIMD load/store multiple structures (post-indexed) | ||
250 | + * AdvSIMD load/store multiple structures (post-indexed) | ||
251 | * | ||
252 | * 31 30 29 23 22 21 20 16 15 12 11 10 9 5 4 0 | ||
253 | * +---+---+---------------+---+---+---------+--------+------+------+------+ | ||
254 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) | ||
255 | tcg_temp_free_i64(tcg_addr); | ||
256 | } | ||
257 | |||
258 | -/* C3.3.3 AdvSIMD load/store single structure | ||
259 | +/* AdvSIMD load/store single structure | ||
260 | * | ||
261 | * 31 30 29 23 22 21 20 16 15 13 12 11 10 9 5 4 0 | ||
262 | * +---+---+---------------+-----+-----------+-----+---+------+------+------+ | ||
263 | * | 0 | Q | 0 0 1 1 0 1 0 | L R | 0 0 0 0 0 | opc | S | size | Rn | Rt | | ||
264 | * +---+---+---------------+-----+-----------+-----+---+------+------+------+ | ||
265 | * | ||
266 | - * C3.3.4 AdvSIMD load/store single structure (post-indexed) | ||
267 | + * AdvSIMD load/store single structure (post-indexed) | ||
268 | * | ||
269 | * 31 30 29 23 22 21 20 16 15 13 12 11 10 9 5 4 0 | ||
270 | * +---+---+---------------+-----+-----------+-----+---+------+------+------+ | ||
271 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | ||
272 | tcg_temp_free_i64(tcg_addr); | ||
273 | } | ||
274 | |||
275 | -/* C3.3 Loads and stores */ | ||
276 | +/* Loads and stores */ | ||
277 | static void disas_ldst(DisasContext *s, uint32_t insn) | ||
278 | { | ||
279 | switch (extract32(insn, 24, 6)) { | ||
280 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst(DisasContext *s, uint32_t insn) | ||
281 | } | ||
282 | } | ||
283 | |||
284 | -/* C3.4.6 PC-rel. addressing | ||
285 | +/* PC-rel. addressing | ||
286 | * 31 30 29 28 24 23 5 4 0 | ||
287 | * +----+-------+-----------+-------------------+------+ | ||
288 | * | op | immlo | 1 0 0 0 0 | immhi | Rd | | ||
289 | @@ -XXX,XX +XXX,XX @@ static void disas_pc_rel_adr(DisasContext *s, uint32_t insn) | ||
290 | } | ||
291 | |||
292 | /* | ||
293 | - * C3.4.1 Add/subtract (immediate) | ||
294 | + * Add/subtract (immediate) | ||
295 | * | ||
296 | * 31 30 29 28 24 23 22 21 10 9 5 4 0 | ||
297 | * +--+--+--+-----------+-----+-------------+-----+-----+ | ||
298 | @@ -XXX,XX +XXX,XX @@ static bool logic_imm_decode_wmask(uint64_t *result, unsigned int immn, | ||
299 | return true; | ||
300 | } | ||
301 | |||
302 | -/* C3.4.4 Logical (immediate) | ||
303 | +/* Logical (immediate) | ||
304 | * 31 30 29 28 23 22 21 16 15 10 9 5 4 0 | ||
305 | * +----+-----+-------------+---+------+------+------+------+ | ||
306 | * | sf | opc | 1 0 0 1 0 0 | N | immr | imms | Rn | Rd | | ||
307 | @@ -XXX,XX +XXX,XX @@ static void disas_logic_imm(DisasContext *s, uint32_t insn) | ||
308 | } | ||
309 | |||
310 | /* | ||
311 | - * C3.4.5 Move wide (immediate) | ||
312 | + * Move wide (immediate) | ||
313 | * | ||
314 | * 31 30 29 28 23 22 21 20 5 4 0 | ||
315 | * +--+-----+-------------+-----+----------------+------+ | ||
316 | @@ -XXX,XX +XXX,XX @@ static void disas_movw_imm(DisasContext *s, uint32_t insn) | ||
317 | } | ||
318 | } | ||
319 | |||
320 | -/* C3.4.2 Bitfield | ||
321 | +/* Bitfield | ||
322 | * 31 30 29 28 23 22 21 16 15 10 9 5 4 0 | ||
323 | * +----+-----+-------------+---+------+------+------+------+ | ||
324 | * | sf | opc | 1 0 0 1 1 0 | N | immr | imms | Rn | Rd | | ||
325 | @@ -XXX,XX +XXX,XX @@ static void disas_bitfield(DisasContext *s, uint32_t insn) | ||
326 | } | ||
327 | } | ||
328 | |||
329 | -/* C3.4.3 Extract | ||
330 | +/* Extract | ||
331 | * 31 30 29 28 23 22 21 20 16 15 10 9 5 4 0 | ||
332 | * +----+------+-------------+---+----+------+--------+------+------+ | ||
333 | * | sf | op21 | 1 0 0 1 1 1 | N | o0 | Rm | imms | Rn | Rd | | ||
334 | @@ -XXX,XX +XXX,XX @@ static void disas_extract(DisasContext *s, uint32_t insn) | ||
335 | } | ||
336 | } | ||
337 | |||
338 | -/* C3.4 Data processing - immediate */ | ||
339 | +/* Data processing - immediate */ | ||
340 | static void disas_data_proc_imm(DisasContext *s, uint32_t insn) | ||
341 | { | ||
342 | switch (extract32(insn, 23, 6)) { | ||
343 | @@ -XXX,XX +XXX,XX @@ static void shift_reg_imm(TCGv_i64 dst, TCGv_i64 src, int sf, | ||
344 | } | ||
345 | } | ||
346 | |||
347 | -/* C3.5.10 Logical (shifted register) | ||
348 | +/* Logical (shifted register) | ||
349 | * 31 30 29 28 24 23 22 21 20 16 15 10 9 5 4 0 | ||
350 | * +----+-----+-----------+-------+---+------+--------+------+------+ | ||
351 | * | sf | opc | 0 1 0 1 0 | shift | N | Rm | imm6 | Rn | Rd | | ||
352 | @@ -XXX,XX +XXX,XX @@ static void disas_logic_reg(DisasContext *s, uint32_t insn) | ||
353 | } | ||
354 | |||
355 | /* | ||
356 | - * C3.5.1 Add/subtract (extended register) | ||
357 | + * Add/subtract (extended register) | ||
358 | * | ||
359 | * 31|30|29|28 24|23 22|21|20 16|15 13|12 10|9 5|4 0| | ||
360 | * +--+--+--+-----------+-----+--+-------+------+------+----+----+ | ||
361 | @@ -XXX,XX +XXX,XX @@ static void disas_add_sub_ext_reg(DisasContext *s, uint32_t insn) | ||
362 | } | ||
363 | |||
364 | /* | ||
365 | - * C3.5.2 Add/subtract (shifted register) | ||
366 | + * Add/subtract (shifted register) | ||
367 | * | ||
368 | * 31 30 29 28 24 23 22 21 20 16 15 10 9 5 4 0 | ||
369 | * +--+--+--+-----------+-----+--+-------+---------+------+------+ | ||
370 | @@ -XXX,XX +XXX,XX @@ static void disas_add_sub_reg(DisasContext *s, uint32_t insn) | ||
371 | tcg_temp_free_i64(tcg_result); | ||
372 | } | ||
373 | |||
374 | -/* C3.5.9 Data-processing (3 source) | ||
375 | - | ||
376 | - 31 30 29 28 24 23 21 20 16 15 14 10 9 5 4 0 | ||
377 | - +--+------+-----------+------+------+----+------+------+------+ | ||
378 | - |sf| op54 | 1 1 0 1 1 | op31 | Rm | o0 | Ra | Rn | Rd | | ||
379 | - +--+------+-----------+------+------+----+------+------+------+ | ||
380 | - | ||
381 | +/* Data-processing (3 source) | ||
382 | + * | ||
383 | + * 31 30 29 28 24 23 21 20 16 15 14 10 9 5 4 0 | ||
384 | + * +--+------+-----------+------+------+----+------+------+------+ | ||
385 | + * |sf| op54 | 1 1 0 1 1 | op31 | Rm | o0 | Ra | Rn | Rd | | ||
386 | + * +--+------+-----------+------+------+----+------+------+------+ | ||
387 | */ | ||
388 | static void disas_data_proc_3src(DisasContext *s, uint32_t insn) | ||
389 | { | ||
390 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_3src(DisasContext *s, uint32_t insn) | ||
391 | tcg_temp_free_i64(tcg_tmp); | ||
392 | } | ||
393 | |||
394 | -/* C3.5.3 - Add/subtract (with carry) | ||
395 | +/* Add/subtract (with carry) | ||
396 | * 31 30 29 28 27 26 25 24 23 22 21 20 16 15 10 9 5 4 0 | ||
397 | * +--+--+--+------------------------+------+---------+------+-----+ | ||
398 | * |sf|op| S| 1 1 0 1 0 0 0 0 | rm | opcode2 | Rn | Rd | | ||
399 | @@ -XXX,XX +XXX,XX @@ static void disas_adc_sbc(DisasContext *s, uint32_t insn) | ||
400 | } | ||
401 | } | ||
402 | |||
403 | -/* C3.5.4 - C3.5.5 Conditional compare (immediate / register) | ||
404 | +/* Conditional compare (immediate / register) | ||
405 | * 31 30 29 28 27 26 25 24 23 22 21 20 16 15 12 11 10 9 5 4 3 0 | ||
406 | * +--+--+--+------------------------+--------+------+----+--+------+--+-----+ | ||
407 | * |sf|op| S| 1 1 0 1 0 0 1 0 |imm5/rm | cond |i/r |o2| Rn |o3|nzcv | | ||
408 | @@ -XXX,XX +XXX,XX @@ static void disas_cc(DisasContext *s, uint32_t insn) | ||
409 | tcg_temp_free_i32(tcg_t2); | ||
410 | } | ||
411 | |||
412 | -/* C3.5.6 Conditional select | ||
413 | +/* Conditional select | ||
414 | * 31 30 29 28 21 20 16 15 12 11 10 9 5 4 0 | ||
415 | * +----+----+---+-----------------+------+------+-----+------+------+ | ||
416 | * | sf | op | S | 1 1 0 1 0 1 0 0 | Rm | cond | op2 | Rn | Rd | | ||
417 | @@ -XXX,XX +XXX,XX @@ static void handle_rbit(DisasContext *s, unsigned int sf, | ||
418 | } | ||
419 | } | ||
420 | |||
421 | -/* C5.6.149 REV with sf==1, opcode==3 ("REV64") */ | ||
422 | +/* REV with sf==1, opcode==3 ("REV64") */ | ||
423 | static void handle_rev64(DisasContext *s, unsigned int sf, | ||
424 | unsigned int rn, unsigned int rd) | ||
425 | { | ||
426 | @@ -XXX,XX +XXX,XX @@ static void handle_rev64(DisasContext *s, unsigned int sf, | ||
427 | tcg_gen_bswap64_i64(cpu_reg(s, rd), cpu_reg(s, rn)); | ||
428 | } | ||
429 | |||
430 | -/* C5.6.149 REV with sf==0, opcode==2 | ||
431 | - * C5.6.151 REV32 (sf==1, opcode==2) | ||
432 | +/* REV with sf==0, opcode==2 | ||
433 | + * REV32 (sf==1, opcode==2) | ||
434 | */ | ||
435 | static void handle_rev32(DisasContext *s, unsigned int sf, | ||
436 | unsigned int rn, unsigned int rd) | ||
437 | @@ -XXX,XX +XXX,XX @@ static void handle_rev32(DisasContext *s, unsigned int sf, | ||
438 | } | ||
439 | } | ||
440 | |||
441 | -/* C5.6.150 REV16 (opcode==1) */ | ||
442 | +/* REV16 (opcode==1) */ | ||
443 | static void handle_rev16(DisasContext *s, unsigned int sf, | ||
444 | unsigned int rn, unsigned int rd) | ||
445 | { | ||
446 | @@ -XXX,XX +XXX,XX @@ static void handle_rev16(DisasContext *s, unsigned int sf, | ||
447 | tcg_temp_free_i64(tcg_tmp); | ||
448 | } | ||
449 | |||
450 | -/* C3.5.7 Data-processing (1 source) | ||
451 | +/* Data-processing (1 source) | ||
452 | * 31 30 29 28 21 20 16 15 10 9 5 4 0 | ||
453 | * +----+---+---+-----------------+---------+--------+------+------+ | ||
454 | * | sf | 1 | S | 1 1 0 1 0 1 1 0 | opcode2 | opcode | Rn | Rd | | ||
455 | @@ -XXX,XX +XXX,XX @@ static void handle_div(DisasContext *s, bool is_signed, unsigned int sf, | ||
456 | } | ||
457 | } | ||
458 | |||
459 | -/* C5.6.115 LSLV, C5.6.118 LSRV, C5.6.17 ASRV, C5.6.154 RORV */ | ||
460 | +/* LSLV, LSRV, ASRV, RORV */ | ||
461 | static void handle_shift_reg(DisasContext *s, | ||
462 | enum a64_shift_type shift_type, unsigned int sf, | ||
463 | unsigned int rm, unsigned int rn, unsigned int rd) | ||
464 | @@ -XXX,XX +XXX,XX @@ static void handle_crc32(DisasContext *s, | ||
465 | tcg_temp_free_i32(tcg_bytes); | ||
466 | } | ||
467 | |||
468 | -/* C3.5.8 Data-processing (2 source) | ||
469 | +/* Data-processing (2 source) | ||
470 | * 31 30 29 28 21 20 16 15 10 9 5 4 0 | ||
471 | * +----+---+---+-----------------+------+--------+------+------+ | ||
472 | * | sf | 0 | S | 1 1 0 1 0 1 1 0 | Rm | opcode | Rn | Rd | | ||
473 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_2src(DisasContext *s, uint32_t insn) | ||
474 | } | ||
475 | } | ||
476 | |||
477 | -/* C3.5 Data processing - register */ | ||
478 | +/* Data processing - register */ | ||
479 | static void disas_data_proc_reg(DisasContext *s, uint32_t insn) | ||
480 | { | ||
481 | switch (extract32(insn, 24, 5)) { | ||
482 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_compare(DisasContext *s, bool is_double, | ||
483 | tcg_temp_free_i64(tcg_flags); | ||
484 | } | ||
485 | |||
486 | -/* C3.6.22 Floating point compare | ||
487 | +/* Floating point compare | ||
488 | * 31 30 29 28 24 23 22 21 20 16 15 14 13 10 9 5 4 0 | ||
489 | * +---+---+---+-----------+------+---+------+-----+---------+------+-------+ | ||
490 | * | M | 0 | S | 1 1 1 1 0 | type | 1 | Rm | op | 1 0 0 0 | Rn | op2 | | ||
491 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_compare(DisasContext *s, uint32_t insn) | ||
492 | handle_fp_compare(s, type, rn, rm, opc & 1, opc & 2); | ||
493 | } | ||
494 | |||
495 | -/* C3.6.23 Floating point conditional compare | ||
496 | +/* Floating point conditional compare | ||
497 | * 31 30 29 28 24 23 22 21 20 16 15 12 11 10 9 5 4 3 0 | ||
498 | * +---+---+---+-----------+------+---+------+------+-----+------+----+------+ | ||
499 | * | M | 0 | S | 1 1 1 1 0 | type | 1 | Rm | cond | 0 1 | Rn | op | nzcv | | ||
500 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_ccomp(DisasContext *s, uint32_t insn) | ||
501 | } | ||
502 | } | ||
503 | |||
504 | -/* C3.6.24 Floating point conditional select | ||
505 | +/* Floating point conditional select | ||
506 | * 31 30 29 28 24 23 22 21 20 16 15 12 11 10 9 5 4 0 | ||
507 | * +---+---+---+-----------+------+---+------+------+-----+------+------+ | ||
508 | * | M | 0 | S | 1 1 1 1 0 | type | 1 | Rm | cond | 1 1 | Rn | Rd | | ||
509 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_csel(DisasContext *s, uint32_t insn) | ||
510 | tcg_temp_free_i64(t_true); | ||
511 | } | ||
512 | |||
513 | -/* C3.6.25 Floating-point data-processing (1 source) - single precision */ | ||
514 | +/* Floating-point data-processing (1 source) - single precision */ | ||
515 | static void handle_fp_1src_single(DisasContext *s, int opcode, int rd, int rn) | ||
516 | { | ||
517 | TCGv_ptr fpst; | ||
518 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_1src_single(DisasContext *s, int opcode, int rd, int rn) | ||
519 | tcg_temp_free_i32(tcg_res); | ||
520 | } | ||
521 | |||
522 | -/* C3.6.25 Floating-point data-processing (1 source) - double precision */ | ||
523 | +/* Floating-point data-processing (1 source) - double precision */ | ||
524 | static void handle_fp_1src_double(DisasContext *s, int opcode, int rd, int rn) | ||
525 | { | ||
526 | TCGv_ptr fpst; | ||
527 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_fcvt(DisasContext *s, int opcode, | ||
528 | } | ||
529 | } | ||
530 | |||
531 | -/* C3.6.25 Floating point data-processing (1 source) | ||
532 | +/* Floating point data-processing (1 source) | ||
533 | * 31 30 29 28 24 23 22 21 20 15 14 10 9 5 4 0 | ||
534 | * +---+---+---+-----------+------+---+--------+-----------+------+------+ | ||
535 | * | M | 0 | S | 1 1 1 1 0 | type | 1 | opcode | 1 0 0 0 0 | Rn | Rd | | ||
536 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_1src(DisasContext *s, uint32_t insn) | ||
537 | } | ||
538 | } | ||
539 | |||
540 | -/* C3.6.26 Floating-point data-processing (2 source) - single precision */ | ||
541 | +/* Floating-point data-processing (2 source) - single precision */ | ||
542 | static void handle_fp_2src_single(DisasContext *s, int opcode, | ||
543 | int rd, int rn, int rm) | ||
544 | { | ||
545 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_2src_single(DisasContext *s, int opcode, | ||
546 | tcg_temp_free_i32(tcg_res); | ||
547 | } | ||
548 | |||
549 | -/* C3.6.26 Floating-point data-processing (2 source) - double precision */ | ||
550 | +/* Floating-point data-processing (2 source) - double precision */ | ||
551 | static void handle_fp_2src_double(DisasContext *s, int opcode, | ||
552 | int rd, int rn, int rm) | ||
553 | { | ||
554 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_2src_double(DisasContext *s, int opcode, | ||
555 | tcg_temp_free_i64(tcg_res); | ||
556 | } | ||
557 | |||
558 | -/* C3.6.26 Floating point data-processing (2 source) | ||
559 | +/* Floating point data-processing (2 source) | ||
560 | * 31 30 29 28 24 23 22 21 20 16 15 12 11 10 9 5 4 0 | ||
561 | * +---+---+---+-----------+------+---+------+--------+-----+------+------+ | ||
562 | * | M | 0 | S | 1 1 1 1 0 | type | 1 | Rm | opcode | 1 0 | Rn | Rd | | ||
563 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_2src(DisasContext *s, uint32_t insn) | ||
564 | } | ||
565 | } | ||
566 | |||
567 | -/* C3.6.27 Floating-point data-processing (3 source) - single precision */ | ||
568 | +/* Floating-point data-processing (3 source) - single precision */ | ||
569 | static void handle_fp_3src_single(DisasContext *s, bool o0, bool o1, | ||
570 | int rd, int rn, int rm, int ra) | ||
571 | { | ||
572 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_3src_single(DisasContext *s, bool o0, bool o1, | ||
573 | tcg_temp_free_i32(tcg_res); | ||
574 | } | ||
575 | |||
576 | -/* C3.6.27 Floating-point data-processing (3 source) - double precision */ | ||
577 | +/* Floating-point data-processing (3 source) - double precision */ | ||
578 | static void handle_fp_3src_double(DisasContext *s, bool o0, bool o1, | ||
579 | int rd, int rn, int rm, int ra) | ||
580 | { | ||
581 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_3src_double(DisasContext *s, bool o0, bool o1, | ||
582 | tcg_temp_free_i64(tcg_res); | ||
583 | } | ||
584 | |||
585 | -/* C3.6.27 Floating point data-processing (3 source) | ||
586 | +/* Floating point data-processing (3 source) | ||
587 | * 31 30 29 28 24 23 22 21 20 16 15 14 10 9 5 4 0 | ||
588 | * +---+---+---+-----------+------+----+------+----+------+------+------+ | ||
589 | * | M | 0 | S | 1 1 1 1 1 | type | o1 | Rm | o0 | Ra | Rn | Rd | | ||
590 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_3src(DisasContext *s, uint32_t insn) | ||
591 | } | ||
592 | } | ||
593 | |||
594 | -/* C3.6.28 Floating point immediate | ||
595 | +/* Floating point immediate | ||
596 | * 31 30 29 28 24 23 22 21 20 13 12 10 9 5 4 0 | ||
597 | * +---+---+---+-----------+------+---+------------+-------+------+------+ | ||
598 | * | M | 0 | S | 1 1 1 1 0 | type | 1 | imm8 | 1 0 0 | imm5 | Rd | | ||
599 | @@ -XXX,XX +XXX,XX @@ static void handle_fpfpcvt(DisasContext *s, int rd, int rn, int opcode, | ||
600 | tcg_temp_free_i32(tcg_shift); | ||
601 | } | ||
602 | |||
603 | -/* C3.6.29 Floating point <-> fixed point conversions | ||
604 | +/* Floating point <-> fixed point conversions | ||
605 | * 31 30 29 28 24 23 22 21 20 19 18 16 15 10 9 5 4 0 | ||
606 | * +----+---+---+-----------+------+---+-------+--------+-------+------+------+ | ||
607 | * | sf | 0 | S | 1 1 1 1 0 | type | 0 | rmode | opcode | scale | Rn | Rd | | ||
608 | @@ -XXX,XX +XXX,XX @@ static void handle_fmov(DisasContext *s, int rd, int rn, int type, bool itof) | ||
609 | } | ||
610 | } | ||
611 | |||
612 | -/* C3.6.30 Floating point <-> integer conversions | ||
613 | +/* Floating point <-> integer conversions | ||
614 | * 31 30 29 28 24 23 22 21 20 19 18 16 15 10 9 5 4 0 | ||
615 | * +----+---+---+-----------+------+---+-------+-----+-------------+----+----+ | ||
616 | * | sf | 0 | S | 1 1 1 1 0 | type | 1 | rmode | opc | 0 0 0 0 0 0 | Rn | Rd | | ||
617 | @@ -XXX,XX +XXX,XX @@ static void do_ext64(DisasContext *s, TCGv_i64 tcg_left, TCGv_i64 tcg_right, | ||
618 | tcg_temp_free_i64(tcg_tmp); | ||
619 | } | ||
620 | |||
621 | -/* C3.6.1 EXT | ||
622 | +/* EXT | ||
623 | * 31 30 29 24 23 22 21 20 16 15 14 11 10 9 5 4 0 | ||
624 | * +---+---+-------------+-----+---+------+---+------+---+------+------+ | ||
625 | * | 0 | Q | 1 0 1 1 1 0 | op2 | 0 | Rm | 0 | imm4 | 0 | Rn | Rd | | ||
626 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_ext(DisasContext *s, uint32_t insn) | ||
627 | tcg_temp_free_i64(tcg_resh); | ||
628 | } | ||
629 | |||
630 | -/* C3.6.2 TBL/TBX | ||
631 | +/* TBL/TBX | ||
632 | * 31 30 29 24 23 22 21 20 16 15 14 13 12 11 10 9 5 4 0 | ||
633 | * +---+---+-------------+-----+---+------+---+-----+----+-----+------+------+ | ||
634 | * | 0 | Q | 0 0 1 1 1 0 | op2 | 0 | Rm | 0 | len | op | 0 0 | Rn | Rd | | ||
635 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_tb(DisasContext *s, uint32_t insn) | ||
636 | tcg_temp_free_i64(tcg_resh); | ||
637 | } | ||
638 | |||
639 | -/* C3.6.3 ZIP/UZP/TRN | ||
640 | +/* ZIP/UZP/TRN | ||
641 | * 31 30 29 24 23 22 21 20 16 15 14 12 11 10 9 5 4 0 | ||
642 | * +---+---+-------------+------+---+------+---+------------------+------+ | ||
643 | * | 0 | Q | 0 0 1 1 1 0 | size | 0 | Rm | 0 | opc | 1 0 | Rn | Rd | | ||
644 | @@ -XXX,XX +XXX,XX @@ static void do_minmaxop(DisasContext *s, TCGv_i32 tcg_elt1, TCGv_i32 tcg_elt2, | ||
645 | } | ||
646 | } | ||
647 | |||
648 | -/* C3.6.4 AdvSIMD across lanes | ||
649 | +/* AdvSIMD across lanes | ||
650 | * 31 30 29 28 24 23 22 21 17 16 12 11 10 9 5 4 0 | ||
651 | * +---+---+---+-----------+------+-----------+--------+-----+------+------+ | ||
652 | * | 0 | Q | U | 0 1 1 1 0 | size | 1 1 0 0 0 | opcode | 1 0 | Rn | Rd | | ||
653 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_across_lanes(DisasContext *s, uint32_t insn) | ||
654 | tcg_temp_free_i64(tcg_res); | ||
655 | } | ||
656 | |||
657 | -/* C6.3.31 DUP (Element, Vector) | ||
658 | +/* DUP (Element, Vector) | ||
659 | * | ||
660 | * 31 30 29 21 20 16 15 10 9 5 4 0 | ||
661 | * +---+---+-------------------+--------+-------------+------+------+ | ||
662 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_dupe(DisasContext *s, int is_q, int rd, int rn, | ||
663 | tcg_temp_free_i64(tmp); | ||
664 | } | ||
665 | |||
666 | -/* C6.3.31 DUP (element, scalar) | ||
667 | +/* DUP (element, scalar) | ||
668 | * 31 21 20 16 15 10 9 5 4 0 | ||
669 | * +-----------------------+--------+-------------+------+------+ | ||
670 | * | 0 1 0 1 1 1 1 0 0 0 0 | imm5 | 0 0 0 0 0 1 | Rn | Rd | | ||
671 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_dupes(DisasContext *s, int rd, int rn, | ||
672 | tcg_temp_free_i64(tmp); | ||
673 | } | ||
674 | |||
675 | -/* C6.3.32 DUP (General) | ||
676 | +/* DUP (General) | ||
677 | * | ||
678 | * 31 30 29 21 20 16 15 10 9 5 4 0 | ||
679 | * +---+---+-------------------+--------+-------------+------+------+ | ||
680 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_dupg(DisasContext *s, int is_q, int rd, int rn, | ||
681 | } | ||
682 | } | ||
683 | |||
684 | -/* C6.3.150 INS (Element) | ||
685 | +/* INS (Element) | ||
686 | * | ||
687 | * 31 21 20 16 15 14 11 10 9 5 4 0 | ||
688 | * +-----------------------+--------+------------+---+------+------+ | ||
689 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_inse(DisasContext *s, int rd, int rn, | ||
690 | } | ||
691 | |||
692 | |||
693 | -/* C6.3.151 INS (General) | ||
694 | +/* INS (General) | ||
695 | * | ||
696 | * 31 21 20 16 15 10 9 5 4 0 | ||
697 | * +-----------------------+--------+-------------+------+------+ | ||
698 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_insg(DisasContext *s, int rd, int rn, int imm5) | ||
699 | } | ||
700 | |||
701 | /* | ||
702 | - * C6.3.321 UMOV (General) | ||
703 | - * C6.3.237 SMOV (General) | ||
704 | + * UMOV (General) | ||
705 | + * SMOV (General) | ||
706 | * | ||
707 | * 31 30 29 21 20 16 15 12 10 9 5 4 0 | ||
708 | * +---+---+-------------------+--------+-------------+------+------+ | ||
709 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_umov_smov(DisasContext *s, int is_q, int is_signed, | ||
710 | } | ||
711 | } | ||
712 | |||
713 | -/* C3.6.5 AdvSIMD copy | ||
714 | +/* AdvSIMD copy | ||
715 | * 31 30 29 28 21 20 16 15 14 11 10 9 5 4 0 | ||
716 | * +---+---+----+-----------------+------+---+------+---+------+------+ | ||
717 | * | 0 | Q | op | 0 1 1 1 0 0 0 0 | imm5 | 0 | imm4 | 1 | Rn | Rd | | ||
718 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_copy(DisasContext *s, uint32_t insn) | ||
719 | } | ||
720 | } | ||
721 | |||
722 | -/* C3.6.6 AdvSIMD modified immediate | ||
723 | +/* AdvSIMD modified immediate | ||
724 | * 31 30 29 28 19 18 16 15 12 11 10 9 5 4 0 | ||
725 | * +---+---+----+---------------------+-----+-------+----+---+-------+------+ | ||
726 | * | 0 | Q | op | 0 1 1 1 1 0 0 0 0 0 | abc | cmode | o2 | 1 | defgh | Rd | | ||
727 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_mod_imm(DisasContext *s, uint32_t insn) | ||
728 | tcg_temp_free_i64(tcg_imm); | ||
729 | } | ||
730 | |||
731 | -/* C3.6.7 AdvSIMD scalar copy | ||
732 | +/* AdvSIMD scalar copy | ||
733 | * 31 30 29 28 21 20 16 15 14 11 10 9 5 4 0 | ||
734 | * +-----+----+-----------------+------+---+------+---+------+------+ | ||
735 | * | 0 1 | op | 1 1 1 1 0 0 0 0 | imm5 | 0 | imm4 | 1 | Rn | Rd | | ||
736 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_copy(DisasContext *s, uint32_t insn) | ||
737 | handle_simd_dupes(s, rd, rn, imm5); | ||
738 | } | ||
739 | |||
740 | -/* C3.6.8 AdvSIMD scalar pairwise | ||
741 | +/* AdvSIMD scalar pairwise | ||
742 | * 31 30 29 28 24 23 22 21 17 16 12 11 10 9 5 4 0 | ||
743 | * +-----+---+-----------+------+-----------+--------+-----+------+------+ | ||
744 | * | 0 1 | U | 1 1 1 1 0 | size | 1 1 0 0 0 | opcode | 1 0 | Rn | Rd | | ||
745 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_shift_fpint_conv(DisasContext *s, bool is_scalar, | ||
746 | tcg_temp_free_i32(tcg_rmode); | ||
747 | } | ||
748 | |||
749 | -/* C3.6.9 AdvSIMD scalar shift by immediate | ||
750 | +/* AdvSIMD scalar shift by immediate | ||
751 | * 31 30 29 28 23 22 19 18 16 15 11 10 9 5 4 0 | ||
752 | * +-----+---+-------------+------+------+--------+---+------+------+ | ||
753 | * | 0 1 | U | 1 1 1 1 1 0 | immh | immb | opcode | 1 | Rn | Rd | | ||
754 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_shift_imm(DisasContext *s, uint32_t insn) | ||
755 | } | ||
756 | } | ||
757 | |||
758 | -/* C3.6.10 AdvSIMD scalar three different | ||
759 | +/* AdvSIMD scalar three different | ||
760 | * 31 30 29 28 24 23 22 21 20 16 15 12 11 10 9 5 4 0 | ||
761 | * +-----+---+-----------+------+---+------+--------+-----+------+------+ | ||
762 | * | 0 1 | U | 1 1 1 1 0 | size | 1 | Rm | opcode | 0 0 | Rn | Rd | | ||
763 | @@ -XXX,XX +XXX,XX @@ static void handle_3same_float(DisasContext *s, int size, int elements, | ||
764 | } | ||
765 | } | ||
766 | |||
767 | -/* C3.6.11 AdvSIMD scalar three same | ||
768 | +/* AdvSIMD scalar three same | ||
769 | * 31 30 29 28 24 23 22 21 20 16 15 11 10 9 5 4 0 | ||
770 | * +-----+---+-----------+------+---+------+--------+---+------+------+ | ||
771 | * | 0 1 | U | 1 1 1 1 0 | size | 1 | Rm | opcode | 1 | Rn | Rd | | ||
772 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_satacc(DisasContext *s, bool is_scalar, bool is_u, | ||
773 | } | ||
774 | } | ||
775 | |||
776 | -/* C3.6.12 AdvSIMD scalar two reg misc | ||
777 | +/* AdvSIMD scalar two reg misc | ||
778 | * 31 30 29 28 24 23 22 21 17 16 12 11 10 9 5 4 0 | ||
779 | * +-----+---+-----------+------+-----------+--------+-----+------+------+ | ||
780 | * | 0 1 | U | 1 1 1 1 0 | size | 1 0 0 0 0 | opcode | 1 0 | Rn | Rd | | ||
781 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_shrn(DisasContext *s, bool is_q, | ||
782 | } | ||
783 | |||
784 | |||
785 | -/* C3.6.14 AdvSIMD shift by immediate | ||
786 | +/* AdvSIMD shift by immediate | ||
787 | * 31 30 29 28 23 22 19 18 16 15 11 10 9 5 4 0 | ||
788 | * +---+---+---+-------------+------+------+--------+---+------+------+ | ||
789 | * | 0 | Q | U | 0 1 1 1 1 0 | immh | immb | opcode | 1 | Rn | Rd | | ||
790 | @@ -XXX,XX +XXX,XX @@ static void handle_pmull_64(DisasContext *s, int is_q, int rd, int rn, int rm) | ||
791 | tcg_temp_free_i64(tcg_res); | ||
792 | } | ||
793 | |||
794 | -/* C3.6.15 AdvSIMD three different | ||
795 | +/* AdvSIMD three different | ||
796 | * 31 30 29 28 24 23 22 21 20 16 15 12 11 10 9 5 4 0 | ||
797 | * +---+---+---+-----------+------+---+------+--------+-----+------+------+ | ||
798 | * | 0 | Q | U | 0 1 1 1 0 | size | 1 | Rm | opcode | 0 0 | Rn | Rd | | ||
799 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_3same_int(DisasContext *s, uint32_t insn) | ||
800 | } | ||
801 | } | ||
802 | |||
803 | -/* C3.6.16 AdvSIMD three same | ||
804 | +/* AdvSIMD three same | ||
805 | * 31 30 29 28 24 23 22 21 20 16 15 11 10 9 5 4 0 | ||
806 | * +---+---+---+-----------+------+---+------+--------+---+------+------+ | ||
807 | * | 0 | Q | U | 0 1 1 1 0 | size | 1 | Rm | opcode | 1 | Rn | Rd | | ||
808 | @@ -XXX,XX +XXX,XX @@ static void handle_shll(DisasContext *s, bool is_q, int size, int rn, int rd) | ||
809 | } | ||
810 | } | ||
811 | |||
812 | -/* C3.6.17 AdvSIMD two reg misc | ||
813 | +/* AdvSIMD two reg misc | ||
814 | * 31 30 29 28 24 23 22 21 17 16 12 11 10 9 5 4 0 | ||
815 | * +---+---+---+-----------+------+-----------+--------+-----+------+------+ | ||
816 | * | 0 | Q | U | 0 1 1 1 0 | size | 1 0 0 0 0 | opcode | 1 0 | Rn | Rd | | ||
817 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | ||
818 | } | ||
819 | } | ||
820 | |||
821 | -/* C3.6.13 AdvSIMD scalar x indexed element | ||
822 | +/* AdvSIMD scalar x indexed element | ||
823 | * 31 30 29 28 24 23 22 21 20 19 16 15 12 11 10 9 5 4 0 | ||
824 | * +-----+---+-----------+------+---+---+------+-----+---+---+------+------+ | ||
825 | * | 0 1 | U | 1 1 1 1 1 | size | L | M | Rm | opc | H | 0 | Rn | Rd | | ||
826 | * +-----+---+-----------+------+---+---+------+-----+---+---+------+------+ | ||
827 | - * C3.6.18 AdvSIMD vector x indexed element | ||
828 | + * AdvSIMD vector x indexed element | ||
829 | * 31 30 29 28 24 23 22 21 20 19 16 15 12 11 10 9 5 4 0 | ||
830 | * +---+---+---+-----------+------+---+---+------+-----+---+---+------+------+ | ||
831 | * | 0 | Q | U | 0 1 1 1 1 | size | L | M | Rm | opc | H | 0 | Rn | Rd | | ||
832 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
833 | } | ||
834 | } | ||
835 | |||
836 | -/* C3.6.19 Crypto AES | ||
837 | +/* Crypto AES | ||
838 | * 31 24 23 22 21 17 16 12 11 10 9 5 4 0 | ||
839 | * +-----------------+------+-----------+--------+-----+------+------+ | ||
840 | * | 0 1 0 0 1 1 1 0 | size | 1 0 1 0 0 | opcode | 1 0 | Rn | Rd | | ||
841 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_aes(DisasContext *s, uint32_t insn) | ||
842 | tcg_temp_free_i32(tcg_decrypt); | ||
843 | } | ||
844 | |||
845 | -/* C3.6.20 Crypto three-reg SHA | ||
846 | +/* Crypto three-reg SHA | ||
847 | * 31 24 23 22 21 20 16 15 14 12 11 10 9 5 4 0 | ||
848 | * +-----------------+------+---+------+---+--------+-----+------+------+ | ||
849 | * | 0 1 0 1 1 1 1 0 | size | 0 | Rm | 0 | opcode | 0 0 | Rn | Rd | | ||
850 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha(DisasContext *s, uint32_t insn) | ||
851 | tcg_temp_free_i32(tcg_rm_regno); | ||
852 | } | ||
853 | |||
854 | -/* C3.6.21 Crypto two-reg SHA | ||
855 | +/* Crypto two-reg SHA | ||
856 | * 31 24 23 22 21 17 16 12 11 10 9 5 4 0 | ||
857 | * +-----------------+------+-----------+--------+-----+------+------+ | ||
858 | * | 0 1 0 1 1 1 1 0 | size | 1 0 1 0 0 | opcode | 1 0 | Rn | Rd | | ||
859 | -- | 121 | -- |
860 | 2.7.4 | 122 | 2.20.1 |
861 | 123 | ||
862 | 124 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | In the stripe8() function we use a variable length array; however | ||
2 | we know that the maximum length required is MAX_NUM_BUSSES. Use | ||
3 | a fixed-length array and an assert instead. | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
8 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
9 | Reviewed-by: Stefano Garzarella <sgarzare@redhat.com> | ||
10 | Message-id: 20190328152635.2794-1-peter.maydell@linaro.org | ||
11 | --- | ||
12 | hw/ssi/xilinx_spips.c | 6 ++++-- | ||
13 | 1 file changed, 4 insertions(+), 2 deletions(-) | ||
14 | |||
15 | diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/ssi/xilinx_spips.c | ||
18 | +++ b/hw/ssi/xilinx_spips.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_qspips_reset(DeviceState *d) | ||
20 | |||
21 | static inline void stripe8(uint8_t *x, int num, bool dir) | ||
22 | { | ||
23 | - uint8_t r[num]; | ||
24 | - memset(r, 0, sizeof(uint8_t) * num); | ||
25 | + uint8_t r[MAX_NUM_BUSSES]; | ||
26 | int idx[2] = {0, 0}; | ||
27 | int bit[2] = {0, 7}; | ||
28 | int d = dir; | ||
29 | |||
30 | + assert(num <= MAX_NUM_BUSSES); | ||
31 | + memset(r, 0, sizeof(uint8_t) * num); | ||
32 | + | ||
33 | for (idx[0] = 0; idx[0] < num; ++idx[0]) { | ||
34 | for (bit[0] = 7; bit[0] >= 0; bit[0]--) { | ||
35 | r[idx[!d]] |= x[idx[d]] & 1 << bit[d] ? 1 << bit[!d] : 0; | ||
36 | -- | ||
37 | 2.20.1 | ||
38 | |||
39 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Normally configure identifies the source path by looking | ||
2 | at the location where the configure script itself exists. | ||
3 | We also provide a --source-path option which lets the user | ||
4 | manually override this. | ||
1 | 5 | ||
6 | There isn't really an obvious use case for the --source-path | ||
7 | option, and in commit 927128222b0a91f56c13a in 2017 we | ||
8 | accidentally added some logic that looks at $source_path | ||
9 | before the command line option that overrides it has been | ||
10 | processed. | ||
11 | |||
12 | The fact that nobody complained suggests that there isn't | ||
13 | any use of this option and we aren't testing it either; | ||
14 | remove it. This allows us to move the "make $source_path | ||
15 | absolute" logic up so that there is no window in the script | ||
16 | where $source_path is set but not yet absolute. | ||
17 | |||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | Reviewed-by: Daniel P. Berrangé <berrange@redhat.com> | ||
20 | Message-id: 20190318134019.23729-1-peter.maydell@linaro.org | ||
21 | --- | ||
22 | configure | 10 ++-------- | ||
23 | 1 file changed, 2 insertions(+), 8 deletions(-) | ||
24 | |||
25 | diff --git a/configure b/configure | ||
26 | index XXXXXXX..XXXXXXX 100755 | ||
27 | --- a/configure | ||
28 | +++ b/configure | ||
29 | @@ -XXX,XX +XXX,XX @@ ld_has() { | ||
30 | |||
31 | # default parameters | ||
32 | source_path=$(dirname "$0") | ||
33 | +# make source path absolute | ||
34 | +source_path=$(cd "$source_path"; pwd) | ||
35 | cpu="" | ||
36 | iasl="iasl" | ||
37 | interp_prefix="/usr/gnemul/qemu-%M" | ||
38 | @@ -XXX,XX +XXX,XX @@ for opt do | ||
39 | ;; | ||
40 | --cxx=*) CXX="$optarg" | ||
41 | ;; | ||
42 | - --source-path=*) source_path="$optarg" | ||
43 | - ;; | ||
44 | --cpu=*) cpu="$optarg" | ||
45 | ;; | ||
46 | --extra-cflags=*) QEMU_CFLAGS="$QEMU_CFLAGS $optarg" | ||
47 | @@ -XXX,XX +XXX,XX @@ if test "$debug_info" = "yes"; then | ||
48 | LDFLAGS="-g $LDFLAGS" | ||
49 | fi | ||
50 | |||
51 | -# make source path absolute | ||
52 | -source_path=$(cd "$source_path"; pwd) | ||
53 | - | ||
54 | # running configure in the source tree? | ||
55 | # we know that's the case if configure is there. | ||
56 | if test -f "./configure"; then | ||
57 | @@ -XXX,XX +XXX,XX @@ for opt do | ||
58 | ;; | ||
59 | --interp-prefix=*) interp_prefix="$optarg" | ||
60 | ;; | ||
61 | - --source-path=*) | ||
62 | - ;; | ||
63 | --cross-prefix=*) | ||
64 | ;; | ||
65 | --cc=*) | ||
66 | @@ -XXX,XX +XXX,XX @@ $(echo Available targets: $default_target_list | \ | ||
67 | --target-list-exclude=LIST exclude a set of targets from the default target-list | ||
68 | |||
69 | Advanced options (experts only): | ||
70 | - --source-path=PATH path of source code [$source_path] | ||
71 | --cross-prefix=PREFIX use PREFIX for compile tools [$cross_prefix] | ||
72 | --cc=CC use C compiler CC [$cc] | ||
73 | --iasl=IASL use ACPI compiler IASL [$iasl] | ||
74 | -- | ||
75 | 2.20.1 | ||
76 | |||
77 | diff view generated by jsdifflib |
1 | Instead of looking up the pending priority | 1 | Enforce that for M-profile various FPSCR bits which are RES0 there |
---|---|---|---|
2 | in nvic_pending_prio(), cache it in a new state struct | 2 | but have defined meanings on A-profile are never settable. This |
3 | field. The calculation of the pending priority given | 3 | ensures that M-profile code can't enable the A-profile behaviour |
4 | the interrupt number is more complicated in v8M with | 4 | (notably vector length/stride handling) by accident. |
5 | the security extension, so the caching will be worthwhile. | ||
6 | |||
7 | This changes nvic_pending_prio() from returning a full | ||
8 | (group + subpriority) priority value to returning a group | ||
9 | priority. This doesn't require changes to its callsites | ||
10 | because we use it only in comparisons of the form | ||
11 | execution_prio > nvic_pending_prio() | ||
12 | and execution priority is always a group priority, so | ||
13 | a test (exec prio > full prio) is true if and only if | ||
14 | (execprio > group_prio). | ||
15 | |||
16 | (Architecturally the expected comparison is with the | ||
17 | group priority for this sort of "would we preempt" test; | ||
18 | we were only doing a test with a full priority as an | ||
19 | optimisation to avoid the mask, which is possible | ||
20 | precisely because the two comparisons always give the | ||
21 | same answer.) | ||
22 | 5 | ||
23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
24 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
25 | Message-id: 1505240046-11454-5-git-send-email-peter.maydell@linaro.org | 8 | Message-id: 20190416125744.27770-2-peter.maydell@linaro.org |
26 | --- | 9 | --- |
27 | include/hw/intc/armv7m_nvic.h | 2 ++ | 10 | target/arm/vfp_helper.c | 8 ++++++++ |
28 | hw/intc/armv7m_nvic.c | 23 +++++++++++++---------- | 11 | 1 file changed, 8 insertions(+) |
29 | hw/intc/trace-events | 2 +- | ||
30 | 3 files changed, 16 insertions(+), 11 deletions(-) | ||
31 | 12 | ||
32 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h | 13 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c |
33 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/include/hw/intc/armv7m_nvic.h | 15 | --- a/target/arm/vfp_helper.c |
35 | +++ b/include/hw/intc/armv7m_nvic.h | 16 | +++ b/target/arm/vfp_helper.c |
36 | @@ -XXX,XX +XXX,XX @@ typedef struct NVICState { | 17 | @@ -XXX,XX +XXX,XX @@ void HELPER(vfp_set_fpscr)(CPUARMState *env, uint32_t val) |
37 | * - vectpending | 18 | val &= ~FPCR_FZ16; |
38 | * - vectpending_is_secure | ||
39 | * - exception_prio | ||
40 | + * - vectpending_prio | ||
41 | */ | ||
42 | unsigned int vectpending; /* highest prio pending enabled exception */ | ||
43 | /* true if vectpending is a banked secure exception, ie it is in | ||
44 | @@ -XXX,XX +XXX,XX @@ typedef struct NVICState { | ||
45 | */ | ||
46 | bool vectpending_is_s_banked; | ||
47 | int exception_prio; /* group prio of the highest prio active exception */ | ||
48 | + int vectpending_prio; /* group prio of the exeception in vectpending */ | ||
49 | |||
50 | MemoryRegion sysregmem; | ||
51 | MemoryRegion sysreg_ns_mem; | ||
52 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/hw/intc/armv7m_nvic.c | ||
55 | +++ b/hw/intc/armv7m_nvic.c | ||
56 | @@ -XXX,XX +XXX,XX @@ static const uint8_t nvic_id[] = { | ||
57 | |||
58 | static int nvic_pending_prio(NVICState *s) | ||
59 | { | ||
60 | - /* return the priority of the current pending interrupt, | ||
61 | + /* return the group priority of the current pending interrupt, | ||
62 | * or NVIC_NOEXC_PRIO if no interrupt is pending | ||
63 | */ | ||
64 | - return s->vectpending ? s->vectors[s->vectpending].prio : NVIC_NOEXC_PRIO; | ||
65 | + return s->vectpending_prio; | ||
66 | } | ||
67 | |||
68 | /* Return the value of the ISCR RETTOBASE bit: | ||
69 | @@ -XXX,XX +XXX,XX @@ static void nvic_recompute_state(NVICState *s) | ||
70 | active_prio &= nvic_gprio_mask(s); | ||
71 | } | 19 | } |
72 | 20 | ||
73 | + if (pend_prio > 0) { | 21 | + if (arm_feature(env, ARM_FEATURE_M)) { |
74 | + pend_prio &= nvic_gprio_mask(s); | 22 | + /* |
23 | + * M profile FPSCR is RES0 for the QC, STRIDE, FZ16, LEN bits | ||
24 | + * and also for the trapped-exception-handling bits IxE. | ||
25 | + */ | ||
26 | + val &= 0xf7c0009f; | ||
75 | + } | 27 | + } |
76 | + | 28 | + |
77 | s->vectpending = pend_irq; | 29 | /* |
78 | + s->vectpending_prio = pend_prio; | 30 | * We don't implement trapped exception handling, so the |
79 | s->exception_prio = active_prio; | 31 | * trap enable bits, IDE|IXE|UFE|OFE|DZE|IOE are all RAZ/WI (not RES0!) |
80 | |||
81 | - trace_nvic_recompute_state(s->vectpending, s->exception_prio); | ||
82 | + trace_nvic_recompute_state(s->vectpending, | ||
83 | + s->vectpending_prio, | ||
84 | + s->exception_prio); | ||
85 | } | ||
86 | |||
87 | /* Return the current execution priority of the CPU | ||
88 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_acknowledge_irq(void *opaque) | ||
89 | CPUARMState *env = &s->cpu->env; | ||
90 | const int pending = s->vectpending; | ||
91 | const int running = nvic_exec_prio(s); | ||
92 | - int pendgroupprio; | ||
93 | VecInfo *vec; | ||
94 | |||
95 | assert(pending > ARMV7M_EXCP_RESET && pending < s->num_irq); | ||
96 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_acknowledge_irq(void *opaque) | ||
97 | assert(vec->enabled); | ||
98 | assert(vec->pending); | ||
99 | |||
100 | - pendgroupprio = vec->prio; | ||
101 | - if (pendgroupprio > 0) { | ||
102 | - pendgroupprio &= nvic_gprio_mask(s); | ||
103 | - } | ||
104 | - assert(pendgroupprio < running); | ||
105 | + assert(s->vectpending_prio < running); | ||
106 | |||
107 | - trace_nvic_acknowledge_irq(pending, vec->prio); | ||
108 | + trace_nvic_acknowledge_irq(pending, s->vectpending_prio); | ||
109 | |||
110 | vec->active = 1; | ||
111 | vec->pending = 0; | ||
112 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | ||
113 | s->exception_prio = NVIC_NOEXC_PRIO; | ||
114 | s->vectpending = 0; | ||
115 | s->vectpending_is_s_banked = false; | ||
116 | + s->vectpending_prio = NVIC_NOEXC_PRIO; | ||
117 | } | ||
118 | |||
119 | static void nvic_systick_trigger(void *opaque, int n, int level) | ||
120 | diff --git a/hw/intc/trace-events b/hw/intc/trace-events | ||
121 | index XXXXXXX..XXXXXXX 100644 | ||
122 | --- a/hw/intc/trace-events | ||
123 | +++ b/hw/intc/trace-events | ||
124 | @@ -XXX,XX +XXX,XX @@ gicv3_redist_set_irq(uint32_t cpu, int irq, int level) "GICv3 redistributor 0x%x | ||
125 | gicv3_redist_send_sgi(uint32_t cpu, int irq) "GICv3 redistributor 0x%x pending SGI %d" | ||
126 | |||
127 | # hw/intc/armv7m_nvic.c | ||
128 | -nvic_recompute_state(int vectpending, int exception_prio) "NVIC state recomputed: vectpending %d exception_prio %d" | ||
129 | +nvic_recompute_state(int vectpending, int vectpending_prio, int exception_prio) "NVIC state recomputed: vectpending %d vectpending_prio %d exception_prio %d" | ||
130 | nvic_set_prio(int irq, uint8_t prio) "NVIC set irq %d priority %d" | ||
131 | nvic_irq_update(int vectpending, int pendprio, int exception_prio, int level) "NVIC vectpending %d pending prio %d exception_prio %d: setting irq line to %d" | ||
132 | nvic_escalate_prio(int irq, int irqprio, int runprio) "NVIC escalating irq %d to HardFault: insufficient priority %d >= %d" | ||
133 | -- | 32 | -- |
134 | 2.7.4 | 33 | 2.20.1 |
135 | 34 | ||
136 | 35 | diff view generated by jsdifflib |
1 | Handle banking of SHCSR: some register bits are banked between | 1 | For M-profile the MVFR* ID registers are memory mapped, in the |
---|---|---|---|
2 | Secure and Non-Secure, and some are only accessible to Secure. | 2 | range we implement via the NVIC. Allow them to be read. |
3 | (If the CPU has no FPU, these registers are defined to be RAZ.) | ||
3 | 4 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 1505240046-11454-19-git-send-email-peter.maydell@linaro.org | 7 | Message-id: 20190416125744.27770-3-peter.maydell@linaro.org |
7 | --- | 8 | --- |
8 | hw/intc/armv7m_nvic.c | 221 ++++++++++++++++++++++++++++++++++++++------------ | 9 | hw/intc/armv7m_nvic.c | 6 ++++++ |
9 | 1 file changed, 169 insertions(+), 52 deletions(-) | 10 | 1 file changed, 6 insertions(+) |
10 | 11 | ||
11 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 12 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c |
12 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/intc/armv7m_nvic.c | 14 | --- a/hw/intc/armv7m_nvic.c |
14 | +++ b/hw/intc/armv7m_nvic.c | 15 | +++ b/hw/intc/armv7m_nvic.c |
15 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 16 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) |
16 | val = cpu->env.v7m.ccr[attrs.secure]; | 17 | return 0; |
17 | val |= cpu->env.v7m.ccr[M_REG_NS] & R_V7M_CCR_BFHFNMIGN_MASK; | ||
18 | return val; | ||
19 | - case 0xd24: /* System Handler Status. */ | ||
20 | + case 0xd24: /* System Handler Control and State (SHCSR) */ | ||
21 | val = 0; | ||
22 | - if (s->vectors[ARMV7M_EXCP_MEM].active) { | ||
23 | - val |= (1 << 0); | ||
24 | - } | ||
25 | - if (s->vectors[ARMV7M_EXCP_BUS].active) { | ||
26 | - val |= (1 << 1); | ||
27 | - } | ||
28 | - if (s->vectors[ARMV7M_EXCP_USAGE].active) { | ||
29 | - val |= (1 << 3); | ||
30 | + if (attrs.secure) { | ||
31 | + if (s->sec_vectors[ARMV7M_EXCP_MEM].active) { | ||
32 | + val |= (1 << 0); | ||
33 | + } | ||
34 | + if (s->sec_vectors[ARMV7M_EXCP_HARD].active) { | ||
35 | + val |= (1 << 2); | ||
36 | + } | ||
37 | + if (s->sec_vectors[ARMV7M_EXCP_USAGE].active) { | ||
38 | + val |= (1 << 3); | ||
39 | + } | ||
40 | + if (s->sec_vectors[ARMV7M_EXCP_SVC].active) { | ||
41 | + val |= (1 << 7); | ||
42 | + } | ||
43 | + if (s->sec_vectors[ARMV7M_EXCP_PENDSV].active) { | ||
44 | + val |= (1 << 10); | ||
45 | + } | ||
46 | + if (s->sec_vectors[ARMV7M_EXCP_SYSTICK].active) { | ||
47 | + val |= (1 << 11); | ||
48 | + } | ||
49 | + if (s->sec_vectors[ARMV7M_EXCP_USAGE].pending) { | ||
50 | + val |= (1 << 12); | ||
51 | + } | ||
52 | + if (s->sec_vectors[ARMV7M_EXCP_MEM].pending) { | ||
53 | + val |= (1 << 13); | ||
54 | + } | ||
55 | + if (s->sec_vectors[ARMV7M_EXCP_SVC].pending) { | ||
56 | + val |= (1 << 15); | ||
57 | + } | ||
58 | + if (s->sec_vectors[ARMV7M_EXCP_MEM].enabled) { | ||
59 | + val |= (1 << 16); | ||
60 | + } | ||
61 | + if (s->sec_vectors[ARMV7M_EXCP_USAGE].enabled) { | ||
62 | + val |= (1 << 18); | ||
63 | + } | ||
64 | + if (s->sec_vectors[ARMV7M_EXCP_HARD].pending) { | ||
65 | + val |= (1 << 21); | ||
66 | + } | ||
67 | + /* SecureFault is not banked but is always RAZ/WI to NS */ | ||
68 | + if (s->vectors[ARMV7M_EXCP_SECURE].active) { | ||
69 | + val |= (1 << 4); | ||
70 | + } | ||
71 | + if (s->vectors[ARMV7M_EXCP_SECURE].enabled) { | ||
72 | + val |= (1 << 19); | ||
73 | + } | ||
74 | + if (s->vectors[ARMV7M_EXCP_SECURE].pending) { | ||
75 | + val |= (1 << 20); | ||
76 | + } | ||
77 | + } else { | ||
78 | + if (s->vectors[ARMV7M_EXCP_MEM].active) { | ||
79 | + val |= (1 << 0); | ||
80 | + } | ||
81 | + if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
82 | + /* HARDFAULTACT, HARDFAULTPENDED not present in v7M */ | ||
83 | + if (s->vectors[ARMV7M_EXCP_HARD].active) { | ||
84 | + val |= (1 << 2); | ||
85 | + } | ||
86 | + if (s->vectors[ARMV7M_EXCP_HARD].pending) { | ||
87 | + val |= (1 << 21); | ||
88 | + } | ||
89 | + } | ||
90 | + if (s->vectors[ARMV7M_EXCP_USAGE].active) { | ||
91 | + val |= (1 << 3); | ||
92 | + } | ||
93 | + if (s->vectors[ARMV7M_EXCP_SVC].active) { | ||
94 | + val |= (1 << 7); | ||
95 | + } | ||
96 | + if (s->vectors[ARMV7M_EXCP_PENDSV].active) { | ||
97 | + val |= (1 << 10); | ||
98 | + } | ||
99 | + if (s->vectors[ARMV7M_EXCP_SYSTICK].active) { | ||
100 | + val |= (1 << 11); | ||
101 | + } | ||
102 | + if (s->vectors[ARMV7M_EXCP_USAGE].pending) { | ||
103 | + val |= (1 << 12); | ||
104 | + } | ||
105 | + if (s->vectors[ARMV7M_EXCP_MEM].pending) { | ||
106 | + val |= (1 << 13); | ||
107 | + } | ||
108 | + if (s->vectors[ARMV7M_EXCP_SVC].pending) { | ||
109 | + val |= (1 << 15); | ||
110 | + } | ||
111 | + if (s->vectors[ARMV7M_EXCP_MEM].enabled) { | ||
112 | + val |= (1 << 16); | ||
113 | + } | ||
114 | + if (s->vectors[ARMV7M_EXCP_USAGE].enabled) { | ||
115 | + val |= (1 << 18); | ||
116 | + } | ||
117 | } | 18 | } |
118 | - if (s->vectors[ARMV7M_EXCP_SVC].active) { | 19 | return cpu->env.v7m.sfar; |
119 | - val |= (1 << 7); | 20 | + case 0xf40: /* MVFR0 */ |
120 | + if (attrs.secure || (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | 21 | + return cpu->isar.mvfr0; |
121 | + if (s->vectors[ARMV7M_EXCP_BUS].active) { | 22 | + case 0xf44: /* MVFR1 */ |
122 | + val |= (1 << 1); | 23 | + return cpu->isar.mvfr1; |
123 | + } | 24 | + case 0xf48: /* MVFR2 */ |
124 | + if (s->vectors[ARMV7M_EXCP_BUS].pending) { | 25 | + return cpu->isar.mvfr2; |
125 | + val |= (1 << 14); | 26 | default: |
126 | + } | 27 | bad_offset: |
127 | + if (s->vectors[ARMV7M_EXCP_BUS].enabled) { | 28 | qemu_log_mask(LOG_GUEST_ERROR, "NVIC: Bad read offset 0x%x\n", offset); |
128 | + val |= (1 << 17); | ||
129 | + } | ||
130 | + if (arm_feature(&cpu->env, ARM_FEATURE_V8) && | ||
131 | + s->vectors[ARMV7M_EXCP_NMI].active) { | ||
132 | + /* NMIACT is not present in v7M */ | ||
133 | + val |= (1 << 5); | ||
134 | + } | ||
135 | } | ||
136 | + | ||
137 | + /* TODO: this is RAZ/WI from NS if DEMCR.SDME is set */ | ||
138 | if (s->vectors[ARMV7M_EXCP_DEBUG].active) { | ||
139 | val |= (1 << 8); | ||
140 | } | ||
141 | - if (s->vectors[ARMV7M_EXCP_PENDSV].active) { | ||
142 | - val |= (1 << 10); | ||
143 | - } | ||
144 | - if (s->vectors[ARMV7M_EXCP_SYSTICK].active) { | ||
145 | - val |= (1 << 11); | ||
146 | - } | ||
147 | - if (s->vectors[ARMV7M_EXCP_USAGE].pending) { | ||
148 | - val |= (1 << 12); | ||
149 | - } | ||
150 | - if (s->vectors[ARMV7M_EXCP_MEM].pending) { | ||
151 | - val |= (1 << 13); | ||
152 | - } | ||
153 | - if (s->vectors[ARMV7M_EXCP_BUS].pending) { | ||
154 | - val |= (1 << 14); | ||
155 | - } | ||
156 | - if (s->vectors[ARMV7M_EXCP_SVC].pending) { | ||
157 | - val |= (1 << 15); | ||
158 | - } | ||
159 | - if (s->vectors[ARMV7M_EXCP_MEM].enabled) { | ||
160 | - val |= (1 << 16); | ||
161 | - } | ||
162 | - if (s->vectors[ARMV7M_EXCP_BUS].enabled) { | ||
163 | - val |= (1 << 17); | ||
164 | - } | ||
165 | - if (s->vectors[ARMV7M_EXCP_USAGE].enabled) { | ||
166 | - val |= (1 << 18); | ||
167 | - } | ||
168 | return val; | ||
169 | case 0xd28: /* Configurable Fault Status. */ | ||
170 | /* The BFSR bits [15:8] are shared between security states | ||
171 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
172 | |||
173 | cpu->env.v7m.ccr[attrs.secure] = value; | ||
174 | break; | ||
175 | - case 0xd24: /* System Handler Control. */ | ||
176 | - s->vectors[ARMV7M_EXCP_MEM].active = (value & (1 << 0)) != 0; | ||
177 | - s->vectors[ARMV7M_EXCP_BUS].active = (value & (1 << 1)) != 0; | ||
178 | - s->vectors[ARMV7M_EXCP_USAGE].active = (value & (1 << 3)) != 0; | ||
179 | - s->vectors[ARMV7M_EXCP_SVC].active = (value & (1 << 7)) != 0; | ||
180 | + case 0xd24: /* System Handler Control and State (SHCSR) */ | ||
181 | + if (attrs.secure) { | ||
182 | + s->sec_vectors[ARMV7M_EXCP_MEM].active = (value & (1 << 0)) != 0; | ||
183 | + /* Secure HardFault active bit cannot be written */ | ||
184 | + s->sec_vectors[ARMV7M_EXCP_USAGE].active = (value & (1 << 3)) != 0; | ||
185 | + s->sec_vectors[ARMV7M_EXCP_SVC].active = (value & (1 << 7)) != 0; | ||
186 | + s->sec_vectors[ARMV7M_EXCP_PENDSV].active = | ||
187 | + (value & (1 << 10)) != 0; | ||
188 | + s->sec_vectors[ARMV7M_EXCP_SYSTICK].active = | ||
189 | + (value & (1 << 11)) != 0; | ||
190 | + s->sec_vectors[ARMV7M_EXCP_USAGE].pending = | ||
191 | + (value & (1 << 12)) != 0; | ||
192 | + s->sec_vectors[ARMV7M_EXCP_MEM].pending = (value & (1 << 13)) != 0; | ||
193 | + s->sec_vectors[ARMV7M_EXCP_SVC].pending = (value & (1 << 15)) != 0; | ||
194 | + s->sec_vectors[ARMV7M_EXCP_MEM].enabled = (value & (1 << 16)) != 0; | ||
195 | + s->sec_vectors[ARMV7M_EXCP_BUS].enabled = (value & (1 << 17)) != 0; | ||
196 | + s->sec_vectors[ARMV7M_EXCP_USAGE].enabled = | ||
197 | + (value & (1 << 18)) != 0; | ||
198 | + /* SecureFault not banked, but RAZ/WI to NS */ | ||
199 | + s->vectors[ARMV7M_EXCP_SECURE].active = (value & (1 << 4)) != 0; | ||
200 | + s->vectors[ARMV7M_EXCP_SECURE].enabled = (value & (1 << 19)) != 0; | ||
201 | + s->vectors[ARMV7M_EXCP_SECURE].pending = (value & (1 << 20)) != 0; | ||
202 | + } else { | ||
203 | + s->vectors[ARMV7M_EXCP_MEM].active = (value & (1 << 0)) != 0; | ||
204 | + if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
205 | + /* HARDFAULTPENDED is not present in v7M */ | ||
206 | + s->vectors[ARMV7M_EXCP_HARD].pending = (value & (1 << 21)) != 0; | ||
207 | + } | ||
208 | + s->vectors[ARMV7M_EXCP_USAGE].active = (value & (1 << 3)) != 0; | ||
209 | + s->vectors[ARMV7M_EXCP_SVC].active = (value & (1 << 7)) != 0; | ||
210 | + s->vectors[ARMV7M_EXCP_PENDSV].active = (value & (1 << 10)) != 0; | ||
211 | + s->vectors[ARMV7M_EXCP_SYSTICK].active = (value & (1 << 11)) != 0; | ||
212 | + s->vectors[ARMV7M_EXCP_USAGE].pending = (value & (1 << 12)) != 0; | ||
213 | + s->vectors[ARMV7M_EXCP_MEM].pending = (value & (1 << 13)) != 0; | ||
214 | + s->vectors[ARMV7M_EXCP_SVC].pending = (value & (1 << 15)) != 0; | ||
215 | + s->vectors[ARMV7M_EXCP_MEM].enabled = (value & (1 << 16)) != 0; | ||
216 | + s->vectors[ARMV7M_EXCP_USAGE].enabled = (value & (1 << 18)) != 0; | ||
217 | + } | ||
218 | + if (attrs.secure || (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | ||
219 | + s->vectors[ARMV7M_EXCP_BUS].active = (value & (1 << 1)) != 0; | ||
220 | + s->vectors[ARMV7M_EXCP_BUS].pending = (value & (1 << 14)) != 0; | ||
221 | + s->vectors[ARMV7M_EXCP_BUS].enabled = (value & (1 << 17)) != 0; | ||
222 | + } | ||
223 | + /* NMIACT can only be written if the write is of a zero, with | ||
224 | + * BFHFNMINS 1, and by the CPU in secure state via the NS alias. | ||
225 | + */ | ||
226 | + if (!attrs.secure && cpu->env.v7m.secure && | ||
227 | + (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) && | ||
228 | + (value & (1 << 5)) == 0) { | ||
229 | + s->vectors[ARMV7M_EXCP_NMI].active = 0; | ||
230 | + } | ||
231 | + /* HARDFAULTACT can only be written if the write is of a zero | ||
232 | + * to the non-secure HardFault state by the CPU in secure state. | ||
233 | + * The only case where we can be targeting the non-secure HF state | ||
234 | + * when in secure state is if this is a write via the NS alias | ||
235 | + * and BFHFNMINS is 1. | ||
236 | + */ | ||
237 | + if (!attrs.secure && cpu->env.v7m.secure && | ||
238 | + (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) && | ||
239 | + (value & (1 << 2)) == 0) { | ||
240 | + s->vectors[ARMV7M_EXCP_HARD].active = 0; | ||
241 | + } | ||
242 | + | ||
243 | + /* TODO: this is RAZ/WI from NS if DEMCR.SDME is set */ | ||
244 | s->vectors[ARMV7M_EXCP_DEBUG].active = (value & (1 << 8)) != 0; | ||
245 | - s->vectors[ARMV7M_EXCP_PENDSV].active = (value & (1 << 10)) != 0; | ||
246 | - s->vectors[ARMV7M_EXCP_SYSTICK].active = (value & (1 << 11)) != 0; | ||
247 | - s->vectors[ARMV7M_EXCP_USAGE].pending = (value & (1 << 12)) != 0; | ||
248 | - s->vectors[ARMV7M_EXCP_MEM].pending = (value & (1 << 13)) != 0; | ||
249 | - s->vectors[ARMV7M_EXCP_BUS].pending = (value & (1 << 14)) != 0; | ||
250 | - s->vectors[ARMV7M_EXCP_SVC].pending = (value & (1 << 15)) != 0; | ||
251 | - s->vectors[ARMV7M_EXCP_MEM].enabled = (value & (1 << 16)) != 0; | ||
252 | - s->vectors[ARMV7M_EXCP_BUS].enabled = (value & (1 << 17)) != 0; | ||
253 | - s->vectors[ARMV7M_EXCP_USAGE].enabled = (value & (1 << 18)) != 0; | ||
254 | nvic_irq_update(s); | ||
255 | break; | ||
256 | case 0xd28: /* Configurable Fault Status. */ | ||
257 | -- | 29 | -- |
258 | 2.7.4 | 30 | 2.20.1 |
259 | 31 | ||
260 | 32 | diff view generated by jsdifflib |
1 | For the v8M security extension, some exceptions must be banked | 1 | The M-profile floating point support has three associated config |
---|---|---|---|
2 | between security states. Add the new vecinfo array which holds | 2 | registers: FPCAR, FPCCR and FPDSCR. It also makes the registers |
3 | the state for the banked exceptions and migrate it if the | 3 | CPACR and NSACR have behaviour other than reads-as-zero. |
4 | CPU the NVIC is attached to implements the security extension. | 4 | Add support for all of these as simple reads-as-written registers. |
5 | We will hook up actual functionality later. | ||
6 | |||
7 | The main complexity here is handling the FPCCR register, which | ||
8 | has a mix of banked and unbanked bits. | ||
9 | |||
10 | Note that we don't share storage with the A-profile | ||
11 | cpu->cp15.nsacr and cpu->cp15.cpacr_el1, though the behaviour | ||
12 | is quite similar, for two reasons: | ||
13 | * the M profile CPACR is banked between security states | ||
14 | * it preserves the invariant that M profile uses no state | ||
15 | inside the cp15 substruct | ||
5 | 16 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 18 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
19 | Message-id: 20190416125744.27770-4-peter.maydell@linaro.org | ||
8 | --- | 20 | --- |
9 | include/hw/intc/armv7m_nvic.h | 14 ++++++++++++ | 21 | target/arm/cpu.h | 34 ++++++++++++ |
10 | hw/intc/armv7m_nvic.c | 53 ++++++++++++++++++++++++++++++++++++++++++- | 22 | hw/intc/armv7m_nvic.c | 125 ++++++++++++++++++++++++++++++++++++++++++ |
11 | 2 files changed, 66 insertions(+), 1 deletion(-) | 23 | target/arm/cpu.c | 5 ++ |
12 | 24 | target/arm/machine.c | 16 ++++++ | |
13 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h | 25 | 4 files changed, 180 insertions(+) |
14 | index XXXXXXX..XXXXXXX 100644 | 26 | |
15 | --- a/include/hw/intc/armv7m_nvic.h | 27 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
16 | +++ b/include/hw/intc/armv7m_nvic.h | 28 | index XXXXXXX..XXXXXXX 100644 |
17 | @@ -XXX,XX +XXX,XX @@ | 29 | --- a/target/arm/cpu.h |
18 | 30 | +++ b/target/arm/cpu.h | |
19 | /* Highest permitted number of exceptions (architectural limit) */ | 31 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { |
20 | #define NVIC_MAX_VECTORS 512 | 32 | uint32_t scr[M_REG_NUM_BANKS]; |
21 | +/* Number of internal exceptions */ | 33 | uint32_t msplim[M_REG_NUM_BANKS]; |
22 | +#define NVIC_INTERNAL_VECTORS 16 | 34 | uint32_t psplim[M_REG_NUM_BANKS]; |
23 | 35 | + uint32_t fpcar[M_REG_NUM_BANKS]; | |
24 | typedef struct VecInfo { | 36 | + uint32_t fpccr[M_REG_NUM_BANKS]; |
25 | /* Exception priorities can range from -3 to 255; only the unmodifiable | 37 | + uint32_t fpdscr[M_REG_NUM_BANKS]; |
26 | @@ -XXX,XX +XXX,XX @@ typedef struct NVICState { | 38 | + uint32_t cpacr[M_REG_NUM_BANKS]; |
27 | ARMCPU *cpu; | 39 | + uint32_t nsacr; |
28 | 40 | } v7m; | |
29 | VecInfo vectors[NVIC_MAX_VECTORS]; | 41 | |
30 | + /* If the v8M security extension is implemented, some of the internal | 42 | /* Information associated with an exception about to be taken: |
31 | + * exceptions are banked between security states (ie there exists both | 43 | @@ -XXX,XX +XXX,XX @@ FIELD(V7M_CSSELR, LEVEL, 1, 3) |
32 | + * a Secure and a NonSecure version of the exception and its state): | 44 | */ |
33 | + * HardFault, MemManage, UsageFault, SVCall, PendSV, SysTick (R_PJHV) | 45 | FIELD(V7M_CSSELR, INDEX, 0, 4) |
34 | + * The rest (including all the external exceptions) are not banked, though | 46 | |
35 | + * they may be configurable to target either Secure or NonSecure state. | 47 | +/* v7M FPCCR bits */ |
36 | + * We store the secure exception state in sec_vectors[] for the banked | 48 | +FIELD(V7M_FPCCR, LSPACT, 0, 1) |
37 | + * exceptions, and otherwise use only vectors[] (including for exceptions | 49 | +FIELD(V7M_FPCCR, USER, 1, 1) |
38 | + * like SecureFault that unconditionally target Secure state). | 50 | +FIELD(V7M_FPCCR, S, 2, 1) |
39 | + * Entries in sec_vectors[] for non-banked exception numbers are unused. | 51 | +FIELD(V7M_FPCCR, THREAD, 3, 1) |
40 | + */ | 52 | +FIELD(V7M_FPCCR, HFRDY, 4, 1) |
41 | + VecInfo sec_vectors[NVIC_INTERNAL_VECTORS]; | 53 | +FIELD(V7M_FPCCR, MMRDY, 5, 1) |
42 | uint32_t prigroup; | 54 | +FIELD(V7M_FPCCR, BFRDY, 6, 1) |
43 | 55 | +FIELD(V7M_FPCCR, SFRDY, 7, 1) | |
44 | /* vectpending and exception_prio are both cached state that can | 56 | +FIELD(V7M_FPCCR, MONRDY, 8, 1) |
57 | +FIELD(V7M_FPCCR, SPLIMVIOL, 9, 1) | ||
58 | +FIELD(V7M_FPCCR, UFRDY, 10, 1) | ||
59 | +FIELD(V7M_FPCCR, RES0, 11, 15) | ||
60 | +FIELD(V7M_FPCCR, TS, 26, 1) | ||
61 | +FIELD(V7M_FPCCR, CLRONRETS, 27, 1) | ||
62 | +FIELD(V7M_FPCCR, CLRONRET, 28, 1) | ||
63 | +FIELD(V7M_FPCCR, LSPENS, 29, 1) | ||
64 | +FIELD(V7M_FPCCR, LSPEN, 30, 1) | ||
65 | +FIELD(V7M_FPCCR, ASPEN, 31, 1) | ||
66 | +/* These bits are banked. Others are non-banked and live in the M_REG_S bank */ | ||
67 | +#define R_V7M_FPCCR_BANKED_MASK \ | ||
68 | + (R_V7M_FPCCR_LSPACT_MASK | \ | ||
69 | + R_V7M_FPCCR_USER_MASK | \ | ||
70 | + R_V7M_FPCCR_THREAD_MASK | \ | ||
71 | + R_V7M_FPCCR_MMRDY_MASK | \ | ||
72 | + R_V7M_FPCCR_SPLIMVIOL_MASK | \ | ||
73 | + R_V7M_FPCCR_UFRDY_MASK | \ | ||
74 | + R_V7M_FPCCR_ASPEN_MASK) | ||
75 | + | ||
76 | /* | ||
77 | * System register ID fields. | ||
78 | */ | ||
45 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 79 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c |
46 | index XXXXXXX..XXXXXXX 100644 | 80 | index XXXXXXX..XXXXXXX 100644 |
47 | --- a/hw/intc/armv7m_nvic.c | 81 | --- a/hw/intc/armv7m_nvic.c |
48 | +++ b/hw/intc/armv7m_nvic.c | 82 | +++ b/hw/intc/armv7m_nvic.c |
49 | @@ -XXX,XX +XXX,XX @@ | 83 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) |
50 | * For historical reasons QEMU tends to use "interrupt" and | 84 | } |
51 | * "exception" more or less interchangeably. | 85 | case 0xd84: /* CSSELR */ |
52 | */ | 86 | return cpu->env.v7m.csselr[attrs.secure]; |
53 | -#define NVIC_FIRST_IRQ 16 | 87 | + case 0xd88: /* CPACR */ |
54 | +#define NVIC_FIRST_IRQ NVIC_INTERNAL_VECTORS | 88 | + if (!arm_feature(&cpu->env, ARM_FEATURE_VFP)) { |
55 | #define NVIC_MAX_IRQ (NVIC_MAX_VECTORS - NVIC_FIRST_IRQ) | 89 | + return 0; |
56 | 90 | + } | |
57 | /* Effective running priority of the CPU when no exception is active | 91 | + return cpu->env.v7m.cpacr[attrs.secure]; |
58 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_VecInfo = { | 92 | + case 0xd8c: /* NSACR */ |
93 | + if (!attrs.secure || !arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
94 | + return 0; | ||
95 | + } | ||
96 | + return cpu->env.v7m.nsacr; | ||
97 | /* TODO: Implement debug registers. */ | ||
98 | case 0xd90: /* MPU_TYPE */ | ||
99 | /* Unified MPU; if the MPU is not present this value is zero */ | ||
100 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
101 | return 0; | ||
102 | } | ||
103 | return cpu->env.v7m.sfar; | ||
104 | + case 0xf34: /* FPCCR */ | ||
105 | + if (!arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
106 | + return 0; | ||
107 | + } | ||
108 | + if (attrs.secure) { | ||
109 | + return cpu->env.v7m.fpccr[M_REG_S]; | ||
110 | + } else { | ||
111 | + /* | ||
112 | + * NS can read LSPEN, CLRONRET and MONRDY. It can read | ||
113 | + * BFRDY and HFRDY if AIRCR.BFHFNMINS != 0; | ||
114 | + * other non-banked bits RAZ. | ||
115 | + * TODO: MONRDY should RAZ/WI if DEMCR.SDME is set. | ||
116 | + */ | ||
117 | + uint32_t value = cpu->env.v7m.fpccr[M_REG_S]; | ||
118 | + uint32_t mask = R_V7M_FPCCR_LSPEN_MASK | | ||
119 | + R_V7M_FPCCR_CLRONRET_MASK | | ||
120 | + R_V7M_FPCCR_MONRDY_MASK; | ||
121 | + | ||
122 | + if (s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) { | ||
123 | + mask |= R_V7M_FPCCR_BFRDY_MASK | R_V7M_FPCCR_HFRDY_MASK; | ||
124 | + } | ||
125 | + | ||
126 | + value &= mask; | ||
127 | + | ||
128 | + value |= cpu->env.v7m.fpccr[M_REG_NS]; | ||
129 | + return value; | ||
130 | + } | ||
131 | + case 0xf38: /* FPCAR */ | ||
132 | + if (!arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
133 | + return 0; | ||
134 | + } | ||
135 | + return cpu->env.v7m.fpcar[attrs.secure]; | ||
136 | + case 0xf3c: /* FPDSCR */ | ||
137 | + if (!arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
138 | + return 0; | ||
139 | + } | ||
140 | + return cpu->env.v7m.fpdscr[attrs.secure]; | ||
141 | case 0xf40: /* MVFR0 */ | ||
142 | return cpu->isar.mvfr0; | ||
143 | case 0xf44: /* MVFR1 */ | ||
144 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
145 | cpu->env.v7m.csselr[attrs.secure] = value & R_V7M_CSSELR_INDEX_MASK; | ||
146 | } | ||
147 | break; | ||
148 | + case 0xd88: /* CPACR */ | ||
149 | + if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
150 | + /* We implement only the Floating Point extension's CP10/CP11 */ | ||
151 | + cpu->env.v7m.cpacr[attrs.secure] = value & (0xf << 20); | ||
152 | + } | ||
153 | + break; | ||
154 | + case 0xd8c: /* NSACR */ | ||
155 | + if (attrs.secure && arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
156 | + /* We implement only the Floating Point extension's CP10/CP11 */ | ||
157 | + cpu->env.v7m.nsacr = value & (3 << 10); | ||
158 | + } | ||
159 | + break; | ||
160 | case 0xd90: /* MPU_TYPE */ | ||
161 | return; /* RO */ | ||
162 | case 0xd94: /* MPU_CTRL */ | ||
163 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
164 | } | ||
165 | break; | ||
166 | } | ||
167 | + case 0xf34: /* FPCCR */ | ||
168 | + if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
169 | + /* Not all bits here are banked. */ | ||
170 | + uint32_t fpccr_s; | ||
171 | + | ||
172 | + if (!arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
173 | + /* Don't allow setting of bits not present in v7M */ | ||
174 | + value &= (R_V7M_FPCCR_LSPACT_MASK | | ||
175 | + R_V7M_FPCCR_USER_MASK | | ||
176 | + R_V7M_FPCCR_THREAD_MASK | | ||
177 | + R_V7M_FPCCR_HFRDY_MASK | | ||
178 | + R_V7M_FPCCR_MMRDY_MASK | | ||
179 | + R_V7M_FPCCR_BFRDY_MASK | | ||
180 | + R_V7M_FPCCR_MONRDY_MASK | | ||
181 | + R_V7M_FPCCR_LSPEN_MASK | | ||
182 | + R_V7M_FPCCR_ASPEN_MASK); | ||
183 | + } | ||
184 | + value &= ~R_V7M_FPCCR_RES0_MASK; | ||
185 | + | ||
186 | + if (!attrs.secure) { | ||
187 | + /* Some non-banked bits are configurably writable by NS */ | ||
188 | + fpccr_s = cpu->env.v7m.fpccr[M_REG_S]; | ||
189 | + if (!(fpccr_s & R_V7M_FPCCR_LSPENS_MASK)) { | ||
190 | + uint32_t lspen = FIELD_EX32(value, V7M_FPCCR, LSPEN); | ||
191 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, LSPEN, lspen); | ||
192 | + } | ||
193 | + if (!(fpccr_s & R_V7M_FPCCR_CLRONRETS_MASK)) { | ||
194 | + uint32_t cor = FIELD_EX32(value, V7M_FPCCR, CLRONRET); | ||
195 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, CLRONRET, cor); | ||
196 | + } | ||
197 | + if ((s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | ||
198 | + uint32_t hfrdy = FIELD_EX32(value, V7M_FPCCR, HFRDY); | ||
199 | + uint32_t bfrdy = FIELD_EX32(value, V7M_FPCCR, BFRDY); | ||
200 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, HFRDY, hfrdy); | ||
201 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, BFRDY, bfrdy); | ||
202 | + } | ||
203 | + /* TODO MONRDY should RAZ/WI if DEMCR.SDME is set */ | ||
204 | + { | ||
205 | + uint32_t monrdy = FIELD_EX32(value, V7M_FPCCR, MONRDY); | ||
206 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, MONRDY, monrdy); | ||
207 | + } | ||
208 | + | ||
209 | + /* | ||
210 | + * All other non-banked bits are RAZ/WI from NS; write | ||
211 | + * just the banked bits to fpccr[M_REG_NS]. | ||
212 | + */ | ||
213 | + value &= R_V7M_FPCCR_BANKED_MASK; | ||
214 | + cpu->env.v7m.fpccr[M_REG_NS] = value; | ||
215 | + } else { | ||
216 | + fpccr_s = value; | ||
217 | + } | ||
218 | + cpu->env.v7m.fpccr[M_REG_S] = fpccr_s; | ||
219 | + } | ||
220 | + break; | ||
221 | + case 0xf38: /* FPCAR */ | ||
222 | + if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
223 | + value &= ~7; | ||
224 | + cpu->env.v7m.fpcar[attrs.secure] = value; | ||
225 | + } | ||
226 | + break; | ||
227 | + case 0xf3c: /* FPDSCR */ | ||
228 | + if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
229 | + value &= 0x07c00000; | ||
230 | + cpu->env.v7m.fpdscr[attrs.secure] = value; | ||
231 | + } | ||
232 | + break; | ||
233 | case 0xf50: /* ICIALLU */ | ||
234 | case 0xf58: /* ICIMVAU */ | ||
235 | case 0xf5c: /* DCIMVAC */ | ||
236 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
237 | index XXXXXXX..XXXXXXX 100644 | ||
238 | --- a/target/arm/cpu.c | ||
239 | +++ b/target/arm/cpu.c | ||
240 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | ||
241 | env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK; | ||
242 | } | ||
243 | |||
244 | + if (arm_feature(env, ARM_FEATURE_VFP)) { | ||
245 | + env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK; | ||
246 | + env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK | | ||
247 | + R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK; | ||
248 | + } | ||
249 | /* Unlike A/R profile, M profile defines the reset LR value */ | ||
250 | env->regs[14] = 0xffffffff; | ||
251 | |||
252 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
253 | index XXXXXXX..XXXXXXX 100644 | ||
254 | --- a/target/arm/machine.c | ||
255 | +++ b/target/arm/machine.c | ||
256 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_v8m = { | ||
59 | } | 257 | } |
60 | }; | 258 | }; |
61 | 259 | ||
62 | +static bool nvic_security_needed(void *opaque) | 260 | +static const VMStateDescription vmstate_m_fp = { |
63 | +{ | 261 | + .name = "cpu/m/fp", |
64 | + NVICState *s = opaque; | ||
65 | + | ||
66 | + return arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY); | ||
67 | +} | ||
68 | + | ||
69 | +static int nvic_security_post_load(void *opaque, int version_id) | ||
70 | +{ | ||
71 | + NVICState *s = opaque; | ||
72 | + int i; | ||
73 | + | ||
74 | + /* Check for out of range priority settings */ | ||
75 | + if (s->sec_vectors[ARMV7M_EXCP_HARD].prio != -1) { | ||
76 | + return 1; | ||
77 | + } | ||
78 | + for (i = ARMV7M_EXCP_MEM; i < ARRAY_SIZE(s->sec_vectors); i++) { | ||
79 | + if (s->sec_vectors[i].prio & ~0xff) { | ||
80 | + return 1; | ||
81 | + } | ||
82 | + } | ||
83 | + return 0; | ||
84 | +} | ||
85 | + | ||
86 | +static const VMStateDescription vmstate_nvic_security = { | ||
87 | + .name = "nvic/m-security", | ||
88 | + .version_id = 1, | 262 | + .version_id = 1, |
89 | + .minimum_version_id = 1, | 263 | + .minimum_version_id = 1, |
90 | + .needed = nvic_security_needed, | 264 | + .needed = vfp_needed, |
91 | + .post_load = &nvic_security_post_load, | ||
92 | + .fields = (VMStateField[]) { | 265 | + .fields = (VMStateField[]) { |
93 | + VMSTATE_STRUCT_ARRAY(sec_vectors, NVICState, NVIC_INTERNAL_VECTORS, 1, | 266 | + VMSTATE_UINT32_ARRAY(env.v7m.fpcar, ARMCPU, M_REG_NUM_BANKS), |
94 | + vmstate_VecInfo, VecInfo), | 267 | + VMSTATE_UINT32_ARRAY(env.v7m.fpccr, ARMCPU, M_REG_NUM_BANKS), |
268 | + VMSTATE_UINT32_ARRAY(env.v7m.fpdscr, ARMCPU, M_REG_NUM_BANKS), | ||
269 | + VMSTATE_UINT32_ARRAY(env.v7m.cpacr, ARMCPU, M_REG_NUM_BANKS), | ||
270 | + VMSTATE_UINT32(env.v7m.nsacr, ARMCPU), | ||
95 | + VMSTATE_END_OF_LIST() | 271 | + VMSTATE_END_OF_LIST() |
96 | + } | 272 | + } |
97 | +}; | 273 | +}; |
98 | + | 274 | + |
99 | static const VMStateDescription vmstate_nvic = { | 275 | static const VMStateDescription vmstate_m = { |
100 | .name = "armv7m_nvic", | 276 | .name = "cpu/m", |
101 | .version_id = 4, | 277 | .version_id = 4, |
102 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_nvic = { | 278 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = { |
103 | vmstate_VecInfo, VecInfo), | 279 | &vmstate_m_scr, |
104 | VMSTATE_UINT32(prigroup, NVICState), | 280 | &vmstate_m_other_sp, |
105 | VMSTATE_END_OF_LIST() | 281 | &vmstate_m_v8m, |
106 | + }, | 282 | + &vmstate_m_fp, |
107 | + .subsections = (const VMStateDescription*[]) { | 283 | NULL |
108 | + &vmstate_nvic_security, | ||
109 | + NULL | ||
110 | } | 284 | } |
111 | }; | 285 | }; |
112 | |||
113 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | ||
114 | s->vectors[ARMV7M_EXCP_NMI].prio = -2; | ||
115 | s->vectors[ARMV7M_EXCP_HARD].prio = -1; | ||
116 | |||
117 | + if (arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY)) { | ||
118 | + s->sec_vectors[ARMV7M_EXCP_HARD].enabled = 1; | ||
119 | + s->sec_vectors[ARMV7M_EXCP_SVC].enabled = 1; | ||
120 | + s->sec_vectors[ARMV7M_EXCP_PENDSV].enabled = 1; | ||
121 | + s->sec_vectors[ARMV7M_EXCP_SYSTICK].enabled = 1; | ||
122 | + | ||
123 | + /* AIRCR.BFHFNMINS resets to 0 so Secure HF is priority -1 (R_CMTC) */ | ||
124 | + s->sec_vectors[ARMV7M_EXCP_HARD].prio = -1; | ||
125 | + } | ||
126 | + | ||
127 | /* Strictly speaking the reset handler should be enabled. | ||
128 | * However, we don't simulate soft resets through the NVIC, | ||
129 | * and the reset vector should never be pended. | ||
130 | -- | 286 | -- |
131 | 2.7.4 | 287 | 2.20.1 |
132 | 288 | ||
133 | 289 | diff view generated by jsdifflib |
1 | The ICSR NVIC register is banked for v8M. This doesn't | 1 | The only "system register" that M-profile floating point exposes |
---|---|---|---|
2 | require any new state, but it does mean that some bits | 2 | via the VMRS/VMRS instructions is FPSCR, and it does not have |
3 | are controlled by BFHNFNMINS and some bits must work | 3 | the odd special case for rd==15. Add a check to ensure we only |
4 | with the correct banked exception. There is also a new | 4 | expose FPSCR. |
5 | in v8M PENDNMICLR bit. | ||
6 | 5 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 1505240046-11454-18-git-send-email-peter.maydell@linaro.org | 8 | Message-id: 20190416125744.27770-5-peter.maydell@linaro.org |
10 | --- | 9 | --- |
11 | hw/intc/armv7m_nvic.c | 45 ++++++++++++++++++++++++++++++++------------- | 10 | target/arm/translate.c | 19 +++++++++++++++++-- |
12 | 1 file changed, 32 insertions(+), 13 deletions(-) | 11 | 1 file changed, 17 insertions(+), 2 deletions(-) |
13 | 12 | ||
14 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 13 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
15 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/intc/armv7m_nvic.c | 15 | --- a/target/arm/translate.c |
17 | +++ b/hw/intc/armv7m_nvic.c | 16 | +++ b/target/arm/translate.c |
18 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 17 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) |
19 | } | 18 | } |
20 | case 0xd00: /* CPUID Base. */ | 19 | } |
21 | return cpu->midr; | 20 | } else { /* !dp */ |
22 | - case 0xd04: /* Interrupt Control State. */ | 21 | + bool is_sysreg; |
23 | + case 0xd04: /* Interrupt Control State (ICSR) */ | 22 | + |
24 | /* VECTACTIVE */ | 23 | if ((insn & 0x6f) != 0x00) |
25 | val = cpu->env.v7m.exception; | 24 | return 1; |
26 | /* VECTPENDING */ | 25 | rn = VFP_SREG_N(insn); |
27 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 26 | + |
28 | if (nvic_rettobase(s)) { | 27 | + is_sysreg = extract32(insn, 21, 1); |
29 | val |= (1 << 11); | 28 | + |
30 | } | 29 | + if (arm_dc_feature(s, ARM_FEATURE_M)) { |
31 | - /* PENDSTSET */ | 30 | + /* |
32 | - if (s->vectors[ARMV7M_EXCP_SYSTICK].pending) { | 31 | + * The only M-profile VFP vmrs/vmsr sysreg is FPSCR. |
33 | - val |= (1 << 26); | 32 | + * Writes to R15 are UNPREDICTABLE; we choose to undef. |
34 | - } | 33 | + */ |
35 | - /* PENDSVSET */ | 34 | + if (is_sysreg && (rd == 15 || (rn >> 1) != ARM_VFP_FPSCR)) { |
36 | - if (s->vectors[ARMV7M_EXCP_PENDSV].pending) { | 35 | + return 1; |
37 | - val |= (1 << 28); | 36 | + } |
38 | + if (attrs.secure) { | 37 | + } |
39 | + /* PENDSTSET */ | 38 | + |
40 | + if (s->sec_vectors[ARMV7M_EXCP_SYSTICK].pending) { | 39 | if (insn & ARM_CP_RW_BIT) { |
41 | + val |= (1 << 26); | 40 | /* vfp->arm */ |
42 | + } | 41 | - if (insn & (1 << 21)) { |
43 | + /* PENDSVSET */ | 42 | + if (is_sysreg) { |
44 | + if (s->sec_vectors[ARMV7M_EXCP_PENDSV].pending) { | 43 | /* system register */ |
45 | + val |= (1 << 28); | 44 | rn >>= 1; |
46 | + } | 45 | |
47 | + } else { | 46 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) |
48 | + /* PENDSTSET */ | 47 | } |
49 | + if (s->vectors[ARMV7M_EXCP_SYSTICK].pending) { | 48 | } else { |
50 | + val |= (1 << 26); | 49 | /* arm->vfp */ |
51 | + } | 50 | - if (insn & (1 << 21)) { |
52 | + /* PENDSVSET */ | 51 | + if (is_sysreg) { |
53 | + if (s->vectors[ARMV7M_EXCP_PENDSV].pending) { | 52 | rn >>= 1; |
54 | + val |= (1 << 28); | 53 | /* system register */ |
55 | + } | 54 | switch (rn) { |
56 | } | ||
57 | /* NMIPENDSET */ | ||
58 | - if (s->vectors[ARMV7M_EXCP_NMI].pending) { | ||
59 | + if ((cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) && | ||
60 | + s->vectors[ARMV7M_EXCP_NMI].pending) { | ||
61 | val |= (1 << 31); | ||
62 | } | ||
63 | - /* ISRPREEMPT not implemented */ | ||
64 | + /* ISRPREEMPT: RES0 when halting debug not implemented */ | ||
65 | + /* STTNS: RES0 for the Main Extension */ | ||
66 | return val; | ||
67 | case 0xd08: /* Vector Table Offset. */ | ||
68 | return cpu->env.v7m.vecbase[attrs.secure]; | ||
69 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
70 | nvic_irq_update(s); | ||
71 | break; | ||
72 | } | ||
73 | - case 0xd04: /* Interrupt Control State. */ | ||
74 | - if (value & (1 << 31)) { | ||
75 | - armv7m_nvic_set_pending(s, ARMV7M_EXCP_NMI, false); | ||
76 | + case 0xd04: /* Interrupt Control State (ICSR) */ | ||
77 | + if (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) { | ||
78 | + if (value & (1 << 31)) { | ||
79 | + armv7m_nvic_set_pending(s, ARMV7M_EXCP_NMI, false); | ||
80 | + } else if (value & (1 << 30) && | ||
81 | + arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
82 | + /* PENDNMICLR didn't exist in v7M */ | ||
83 | + armv7m_nvic_clear_pending(s, ARMV7M_EXCP_NMI, false); | ||
84 | + } | ||
85 | } | ||
86 | if (value & (1 << 28)) { | ||
87 | armv7m_nvic_set_pending(s, ARMV7M_EXCP_PENDSV, attrs.secure); | ||
88 | -- | 55 | -- |
89 | 2.7.4 | 56 | 2.20.1 |
90 | 57 | ||
91 | 58 | diff view generated by jsdifflib |
1 | Don't use old_mmio in the memory region ops struct. | 1 | Like AArch64, M-profile floating point has no FPEXC enable |
---|---|---|---|
2 | bit to gate floating point; so always set the VFPEN TB flag. | ||
3 | |||
4 | M-profile also has CPACR and NSACR similar to A-profile; | ||
5 | they behave slightly differently: | ||
6 | * the CPACR is banked between Secure and Non-Secure | ||
7 | * if the NSACR forces a trap then this is taken to | ||
8 | the Secure state, not the Non-Secure state | ||
9 | |||
10 | Honour the CPACR and NSACR settings. The NSACR handling | ||
11 | requires us to borrow the exception.target_el field | ||
12 | (usually meaningless for M profile) to distinguish the | ||
13 | NOCP UsageFault taken to Secure state from the more | ||
14 | usual fault taken to the current security state. | ||
2 | 15 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 1505580378-9044-7-git-send-email-peter.maydell@linaro.org | 18 | Message-id: 20190416125744.27770-6-peter.maydell@linaro.org |
6 | --- | 19 | --- |
7 | hw/arm/omap2.c | 49 +++++++++++++++++++++++++++++++++++++------------ | 20 | target/arm/helper.c | 55 +++++++++++++++++++++++++++++++++++++++--- |
8 | 1 file changed, 37 insertions(+), 12 deletions(-) | 21 | target/arm/translate.c | 10 ++++++-- |
22 | 2 files changed, 60 insertions(+), 5 deletions(-) | ||
9 | 23 | ||
10 | diff --git a/hw/arm/omap2.c b/hw/arm/omap2.c | 24 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
11 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/hw/arm/omap2.c | 26 | --- a/target/arm/helper.c |
13 | +++ b/hw/arm/omap2.c | 27 | +++ b/target/arm/helper.c |
14 | @@ -XXX,XX +XXX,XX @@ static void omap_sysctl_write(void *opaque, hwaddr addr, | 28 | @@ -XXX,XX +XXX,XX @@ uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx, |
15 | } | 29 | return target_el; |
16 | } | 30 | } |
17 | 31 | ||
18 | +static uint64_t omap_sysctl_readfn(void *opaque, hwaddr addr, | 32 | +/* |
19 | + unsigned size) | 33 | + * Return true if the v7M CPACR permits access to the FPU for the specified |
34 | + * security state and privilege level. | ||
35 | + */ | ||
36 | +static bool v7m_cpacr_pass(CPUARMState *env, bool is_secure, bool is_priv) | ||
20 | +{ | 37 | +{ |
21 | + switch (size) { | 38 | + switch (extract32(env->v7m.cpacr[is_secure], 20, 2)) { |
39 | + case 0: | ||
40 | + case 2: /* UNPREDICTABLE: we treat like 0 */ | ||
41 | + return false; | ||
22 | + case 1: | 42 | + case 1: |
23 | + return omap_sysctl_read8(opaque, addr); | 43 | + return is_priv; |
24 | + case 2: | 44 | + case 3: |
25 | + return omap_badwidth_read32(opaque, addr); /* TODO */ | 45 | + return true; |
26 | + case 4: | ||
27 | + return omap_sysctl_read(opaque, addr); | ||
28 | + default: | 46 | + default: |
29 | + g_assert_not_reached(); | 47 | + g_assert_not_reached(); |
30 | + } | 48 | + } |
31 | +} | 49 | +} |
32 | + | 50 | + |
33 | +static void omap_sysctl_writefn(void *opaque, hwaddr addr, | 51 | static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, |
34 | + uint64_t value, unsigned size) | 52 | ARMMMUIdx mmu_idx, bool ignfault) |
35 | +{ | 53 | { |
36 | + switch (size) { | 54 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) |
37 | + case 1: | 55 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_UNDEFINSTR_MASK; |
38 | + omap_sysctl_write8(opaque, addr, value); | 56 | break; |
39 | + break; | 57 | case EXCP_NOCP: |
40 | + case 2: | 58 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); |
41 | + omap_badwidth_write32(opaque, addr, value); /* TODO */ | 59 | - env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_NOCP_MASK; |
42 | + break; | 60 | + { |
43 | + case 4: | 61 | + /* |
44 | + omap_sysctl_write(opaque, addr, value); | 62 | + * NOCP might be directed to something other than the current |
45 | + break; | 63 | + * security state if this fault is because of NSACR; we indicate |
46 | + default: | 64 | + * the target security state using exception.target_el. |
47 | + g_assert_not_reached(); | 65 | + */ |
66 | + int target_secstate; | ||
67 | + | ||
68 | + if (env->exception.target_el == 3) { | ||
69 | + target_secstate = M_REG_S; | ||
70 | + } else { | ||
71 | + target_secstate = env->v7m.secure; | ||
72 | + } | ||
73 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, target_secstate); | ||
74 | + env->v7m.cfsr[target_secstate] |= R_V7M_CFSR_NOCP_MASK; | ||
75 | break; | ||
48 | + } | 76 | + } |
49 | +} | 77 | case EXCP_INVSTATE: |
78 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
79 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVSTATE_MASK; | ||
80 | @@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el) | ||
81 | return 0; | ||
82 | } | ||
83 | |||
84 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
85 | + /* CPACR can cause a NOCP UsageFault taken to current security state */ | ||
86 | + if (!v7m_cpacr_pass(env, env->v7m.secure, cur_el != 0)) { | ||
87 | + return 1; | ||
88 | + } | ||
50 | + | 89 | + |
51 | static const MemoryRegionOps omap_sysctl_ops = { | 90 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY) && !env->v7m.secure) { |
52 | - .old_mmio = { | 91 | + if (!extract32(env->v7m.nsacr, 10, 1)) { |
53 | - .read = { | 92 | + /* FP insns cause a NOCP UsageFault taken to Secure */ |
54 | - omap_sysctl_read8, | 93 | + return 3; |
55 | - omap_badwidth_read32, /* TODO */ | 94 | + } |
56 | - omap_sysctl_read, | 95 | + } |
57 | - }, | 96 | + |
58 | - .write = { | 97 | + return 0; |
59 | - omap_sysctl_write8, | 98 | + } |
60 | - omap_badwidth_write32, /* TODO */ | 99 | + |
61 | - omap_sysctl_write, | 100 | /* The CPACR controls traps to EL1, or PL1 if we're 32 bit: |
62 | - }, | 101 | * 0, 2 : trap EL0 and EL1/PL1 accesses |
63 | - }, | 102 | * 1 : trap only EL0 accesses |
64 | + .read = omap_sysctl_readfn, | 103 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, |
65 | + .write = omap_sysctl_writefn, | 104 | flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, arm_sctlr_b(env)); |
66 | + .valid.min_access_size = 1, | 105 | flags = FIELD_DP32(flags, TBFLAG_A32, NS, !access_secure_reg(env)); |
67 | + .valid.max_access_size = 4, | 106 | if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30) |
68 | .endianness = DEVICE_NATIVE_ENDIAN, | 107 | - || arm_el_is_aa64(env, 1)) { |
69 | }; | 108 | + || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) { |
109 | flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
110 | } | ||
111 | flags = FIELD_DP32(flags, TBFLAG_A32, XSCALE_CPAR, env->cp15.c15_cpar); | ||
112 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
113 | index XXXXXXX..XXXXXXX 100644 | ||
114 | --- a/target/arm/translate.c | ||
115 | +++ b/target/arm/translate.c | ||
116 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | ||
117 | * for attempts to execute invalid vfp/neon encodings with FP disabled. | ||
118 | */ | ||
119 | if (s->fp_excp_el) { | ||
120 | - gen_exception_insn(s, 4, EXCP_UDEF, | ||
121 | - syn_fp_access_trap(1, 0xe, false), s->fp_excp_el); | ||
122 | + if (arm_dc_feature(s, ARM_FEATURE_M)) { | ||
123 | + gen_exception_insn(s, 4, EXCP_NOCP, syn_uncategorized(), | ||
124 | + s->fp_excp_el); | ||
125 | + } else { | ||
126 | + gen_exception_insn(s, 4, EXCP_UDEF, | ||
127 | + syn_fp_access_trap(1, 0xe, false), | ||
128 | + s->fp_excp_el); | ||
129 | + } | ||
130 | return 0; | ||
131 | } | ||
70 | 132 | ||
71 | -- | 133 | -- |
72 | 2.7.4 | 134 | 2.20.1 |
73 | 135 | ||
74 | 136 | diff view generated by jsdifflib |
1 | In armv7m_nvic_set_pending() we have to compare the | 1 | Correct the decode of the M-profile "coprocessor and |
---|---|---|---|
2 | priority of an exception against the execution priority | 2 | floating-point instructions" space: |
3 | to decide whether it needs to be escalated to HardFault. | 3 | * op0 == 0b11 is always unallocated |
4 | In the specification this is a comparison against the | 4 | * if the CPU has an FPU then all insns with op1 == 0b101 |
5 | exception's group priority; for v7M we implemented it | 5 | are floating point and go to disas_vfp_insn() |
6 | as a comparison against the raw exception priority | 6 | |
7 | because the two comparisons will always give the | 7 | For the moment we leave VLLDM and VLSTM as NOPs; in |
8 | same answer. For v8M the existence of AIRCR.PRIS and | 8 | a later commit we will fill in the proper implementation |
9 | the possibility of different PRIGROUP values for secure | 9 | for the case where an FPU is present. |
10 | and nonsecure exceptions means we need to explicitly | ||
11 | calculate the vector's group priority for this check. | ||
12 | 10 | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
15 | Message-id: 1505240046-11454-12-git-send-email-peter.maydell@linaro.org | 13 | Message-id: 20190416125744.27770-7-peter.maydell@linaro.org |
16 | --- | 14 | --- |
17 | hw/intc/armv7m_nvic.c | 2 +- | 15 | target/arm/translate.c | 26 ++++++++++++++++++++++---- |
18 | 1 file changed, 1 insertion(+), 1 deletion(-) | 16 | 1 file changed, 22 insertions(+), 4 deletions(-) |
19 | 17 | ||
20 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 18 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
21 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/intc/armv7m_nvic.c | 20 | --- a/target/arm/translate.c |
23 | +++ b/hw/intc/armv7m_nvic.c | 21 | +++ b/target/arm/translate.c |
24 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | 22 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) |
25 | int running = nvic_exec_prio(s); | 23 | case 6: case 7: case 14: case 15: |
26 | bool escalate = false; | 24 | /* Coprocessor. */ |
27 | 25 | if (arm_dc_feature(s, ARM_FEATURE_M)) { | |
28 | - if (vec->prio >= running) { | 26 | - /* We don't currently implement M profile FP support, |
29 | + if (exc_group_prio(s, vec->prio, secure) >= running) { | 27 | - * so this entire space should give a NOCP fault, with |
30 | trace_nvic_escalate_prio(irq, vec->prio, running); | 28 | - * the exception of the v8M VLLDM and VLSTM insns, which |
31 | escalate = true; | 29 | - * must be NOPs in Secure state and UNDEF in Nonsecure state. |
32 | } else if (!vec->enabled) { | 30 | + /* 0b111x_11xx_xxxx_xxxx_xxxx_xxxx_xxxx_xxxx */ |
31 | + if (extract32(insn, 24, 2) == 3) { | ||
32 | + goto illegal_op; /* op0 = 0b11 : unallocated */ | ||
33 | + } | ||
34 | + | ||
35 | + /* | ||
36 | + * Decode VLLDM and VLSTM first: these are nonstandard because: | ||
37 | + * * if there is no FPU then these insns must NOP in | ||
38 | + * Secure state and UNDEF in Nonsecure state | ||
39 | + * * if there is an FPU then these insns do not have | ||
40 | + * the usual behaviour that disas_vfp_insn() provides of | ||
41 | + * being controlled by CPACR/NSACR enable bits or the | ||
42 | + * lazy-stacking logic. | ||
43 | */ | ||
44 | if (arm_dc_feature(s, ARM_FEATURE_V8) && | ||
45 | (insn & 0xffa00f00) == 0xec200a00) { | ||
46 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
47 | /* Just NOP since FP support is not implemented */ | ||
48 | break; | ||
49 | } | ||
50 | + if (arm_dc_feature(s, ARM_FEATURE_VFP) && | ||
51 | + ((insn >> 8) & 0xe) == 10) { | ||
52 | + /* FP, and the CPU supports it */ | ||
53 | + if (disas_vfp_insn(s, insn)) { | ||
54 | + goto illegal_op; | ||
55 | + } | ||
56 | + break; | ||
57 | + } | ||
58 | + | ||
59 | /* All other insns: NOCP */ | ||
60 | gen_exception_insn(s, 4, EXCP_NOCP, syn_uncategorized(), | ||
61 | default_exception_el(s)); | ||
33 | -- | 62 | -- |
34 | 2.7.4 | 63 | 2.20.1 |
35 | 64 | ||
36 | 65 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | If the floating point extension is present, then the SG instruction | ||
2 | must clear the CONTROL_S.SFPA bit. Implement this. | ||
1 | 3 | ||
4 | (On a no-FPU system the bit will always be zero, so we don't need | ||
5 | to make the clearing of the bit conditional on ARM_FEATURE_VFP.) | ||
6 | |||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20190416125744.27770-8-peter.maydell@linaro.org | ||
10 | --- | ||
11 | target/arm/helper.c | 1 + | ||
12 | 1 file changed, 1 insertion(+) | ||
13 | |||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper.c | ||
17 | +++ b/target/arm/helper.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static bool v7m_handle_execute_nsc(ARMCPU *cpu) | ||
19 | qemu_log_mask(CPU_LOG_INT, "...really an SG instruction at 0x%08" PRIx32 | ||
20 | ", executing it\n", env->regs[15]); | ||
21 | env->regs[14] &= ~1; | ||
22 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK; | ||
23 | switch_v7m_security_state(env, true); | ||
24 | xpsr_write(env, 0, XPSR_IT); | ||
25 | env->regs[15] += 4; | ||
26 | -- | ||
27 | 2.20.1 | ||
28 | |||
29 | diff view generated by jsdifflib |
1 | In v8M the MSR and MRS instructions have extra register value | 1 | The M-profile CONTROL register has two bits -- SFPA and FPCA -- |
---|---|---|---|
2 | encodings to allow secure code to access the non-secure banked | 2 | which relate to floating-point support, and should be RES0 otherwise. |
3 | version of various special registers. | 3 | Handle them correctly in the MSR/MRS register access code. |
4 | 4 | Neither is banked between security states, so they are stored | |
5 | (We don't implement the MSPLIM_NS or PSPLIM_NS aliases, because | 5 | in v7m.control[M_REG_S] regardless of current security state. |
6 | we don't currently implement the stack limit registers at all.) | ||
7 | 6 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Message-id: 1505240046-11454-2-git-send-email-peter.maydell@linaro.org | 9 | Message-id: 20190416125744.27770-9-peter.maydell@linaro.org |
11 | --- | 10 | --- |
12 | target/arm/helper.c | 110 ++++++++++++++++++++++++++++++++++++++++++++++++++++ | 11 | target/arm/helper.c | 57 ++++++++++++++++++++++++++++++++++++++------- |
13 | 1 file changed, 110 insertions(+) | 12 | 1 file changed, 49 insertions(+), 8 deletions(-) |
14 | 13 | ||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 14 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
16 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.c | 16 | --- a/target/arm/helper.c |
18 | +++ b/target/arm/helper.c | 17 | +++ b/target/arm/helper.c |
19 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) | 18 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) |
19 | return xpsr_read(env) & mask; | ||
20 | break; | 20 | break; |
21 | case 20: /* CONTROL */ | 21 | case 20: /* CONTROL */ |
22 | return env->v7m.control[env->v7m.secure]; | 22 | - return env->v7m.control[env->v7m.secure]; |
23 | + case 0x94: /* CONTROL_NS */ | 23 | + { |
24 | + /* We have to handle this here because unprivileged Secure code | 24 | + uint32_t value = env->v7m.control[env->v7m.secure]; |
25 | + * can read the NS CONTROL register. | 25 | + if (!env->v7m.secure) { |
26 | + /* SFPA is RAZ/WI from NS; FPCA is stored in the M_REG_S bank */ | ||
27 | + value |= env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK; | ||
28 | + } | ||
29 | + return value; | ||
30 | + } | ||
31 | case 0x94: /* CONTROL_NS */ | ||
32 | /* We have to handle this here because unprivileged Secure code | ||
33 | * can read the NS CONTROL register. | ||
34 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) | ||
35 | if (!env->v7m.secure) { | ||
36 | return 0; | ||
37 | } | ||
38 | - return env->v7m.control[M_REG_NS]; | ||
39 | + return env->v7m.control[M_REG_NS] | | ||
40 | + (env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK); | ||
41 | } | ||
42 | |||
43 | if (el == 0) { | ||
44 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | ||
45 | */ | ||
46 | uint32_t mask = extract32(maskreg, 8, 4); | ||
47 | uint32_t reg = extract32(maskreg, 0, 8); | ||
48 | + int cur_el = arm_current_el(env); | ||
49 | |||
50 | - if (arm_current_el(env) == 0 && reg > 7) { | ||
51 | - /* only xPSR sub-fields may be written by unprivileged */ | ||
52 | + if (cur_el == 0 && reg > 7 && reg != 20) { | ||
53 | + /* | ||
54 | + * only xPSR sub-fields and CONTROL.SFPA may be written by | ||
55 | + * unprivileged code | ||
26 | + */ | 56 | + */ |
27 | + if (!env->v7m.secure) { | 57 | return; |
28 | + return 0; | ||
29 | + } | ||
30 | + return env->v7m.control[M_REG_NS]; | ||
31 | } | 58 | } |
32 | 59 | ||
33 | if (el == 0) { | 60 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) |
34 | return 0; /* unprivileged reads others as zero */ | 61 | env->v7m.control[M_REG_NS] &= ~R_V7M_CONTROL_NPRIV_MASK; |
35 | } | 62 | env->v7m.control[M_REG_NS] |= val & R_V7M_CONTROL_NPRIV_MASK; |
36 | 63 | } | |
37 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | 64 | + /* |
38 | + switch (reg) { | 65 | + * SFPA is RAZ/WI from NS. FPCA is RO if NSACR.CP10 == 0, |
39 | + case 0x88: /* MSP_NS */ | 66 | + * RES0 if the FPU is not present, and is stored in the S bank |
40 | + if (!env->v7m.secure) { | 67 | + */ |
41 | + return 0; | 68 | + if (arm_feature(env, ARM_FEATURE_VFP) && |
69 | + extract32(env->v7m.nsacr, 10, 1)) { | ||
70 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_FPCA_MASK; | ||
71 | + env->v7m.control[M_REG_S] |= val & R_V7M_CONTROL_FPCA_MASK; | ||
42 | + } | 72 | + } |
43 | + return env->v7m.other_ss_msp; | 73 | return; |
44 | + case 0x89: /* PSP_NS */ | 74 | case 0x98: /* SP_NS */ |
45 | + if (!env->v7m.secure) { | 75 | { |
46 | + return 0; | 76 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) |
77 | env->v7m.faultmask[env->v7m.secure] = val & 1; | ||
78 | break; | ||
79 | case 20: /* CONTROL */ | ||
80 | - /* Writing to the SPSEL bit only has an effect if we are in | ||
81 | + /* | ||
82 | + * Writing to the SPSEL bit only has an effect if we are in | ||
83 | * thread mode; other bits can be updated by any privileged code. | ||
84 | * write_v7m_control_spsel() deals with updating the SPSEL bit in | ||
85 | * env->v7m.control, so we only need update the others. | ||
86 | * For v7M, we must just ignore explicit writes to SPSEL in handler | ||
87 | * mode; for v8M the write is permitted but will have no effect. | ||
88 | + * All these bits are writes-ignored from non-privileged code, | ||
89 | + * except for SFPA. | ||
90 | */ | ||
91 | - if (arm_feature(env, ARM_FEATURE_V8) || | ||
92 | - !arm_v7m_is_handler_mode(env)) { | ||
93 | + if (cur_el > 0 && (arm_feature(env, ARM_FEATURE_V8) || | ||
94 | + !arm_v7m_is_handler_mode(env))) { | ||
95 | write_v7m_control_spsel(env, (val & R_V7M_CONTROL_SPSEL_MASK) != 0); | ||
96 | } | ||
97 | - if (arm_feature(env, ARM_FEATURE_M_MAIN)) { | ||
98 | + if (cur_el > 0 && arm_feature(env, ARM_FEATURE_M_MAIN)) { | ||
99 | env->v7m.control[env->v7m.secure] &= ~R_V7M_CONTROL_NPRIV_MASK; | ||
100 | env->v7m.control[env->v7m.secure] |= val & R_V7M_CONTROL_NPRIV_MASK; | ||
101 | } | ||
102 | + if (arm_feature(env, ARM_FEATURE_VFP)) { | ||
103 | + /* | ||
104 | + * SFPA is RAZ/WI from NS or if no FPU. | ||
105 | + * FPCA is RO if NSACR.CP10 == 0, RES0 if the FPU is not present. | ||
106 | + * Both are stored in the S bank. | ||
107 | + */ | ||
108 | + if (env->v7m.secure) { | ||
109 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK; | ||
110 | + env->v7m.control[M_REG_S] |= val & R_V7M_CONTROL_SFPA_MASK; | ||
47 | + } | 111 | + } |
48 | + return env->v7m.other_ss_psp; | 112 | + if (cur_el > 0 && |
49 | + case 0x90: /* PRIMASK_NS */ | 113 | + (env->v7m.secure || !arm_feature(env, ARM_FEATURE_M_SECURITY) || |
50 | + if (!env->v7m.secure) { | 114 | + extract32(env->v7m.nsacr, 10, 1))) { |
51 | + return 0; | 115 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_FPCA_MASK; |
52 | + } | 116 | + env->v7m.control[M_REG_S] |= val & R_V7M_CONTROL_FPCA_MASK; |
53 | + return env->v7m.primask[M_REG_NS]; | ||
54 | + case 0x91: /* BASEPRI_NS */ | ||
55 | + if (!env->v7m.secure) { | ||
56 | + return 0; | ||
57 | + } | ||
58 | + return env->v7m.basepri[M_REG_NS]; | ||
59 | + case 0x93: /* FAULTMASK_NS */ | ||
60 | + if (!env->v7m.secure) { | ||
61 | + return 0; | ||
62 | + } | ||
63 | + return env->v7m.faultmask[M_REG_NS]; | ||
64 | + case 0x98: /* SP_NS */ | ||
65 | + { | ||
66 | + /* This gives the non-secure SP selected based on whether we're | ||
67 | + * currently in handler mode or not, using the NS CONTROL.SPSEL. | ||
68 | + */ | ||
69 | + bool spsel = env->v7m.control[M_REG_NS] & R_V7M_CONTROL_SPSEL_MASK; | ||
70 | + | ||
71 | + if (!env->v7m.secure) { | ||
72 | + return 0; | ||
73 | + } | ||
74 | + if (!arm_v7m_is_handler_mode(env) && spsel) { | ||
75 | + return env->v7m.other_ss_psp; | ||
76 | + } else { | ||
77 | + return env->v7m.other_ss_msp; | ||
78 | + } | 117 | + } |
79 | + } | 118 | + } |
80 | + default: | 119 | break; |
81 | + break; | 120 | default: |
82 | + } | 121 | bad_reg: |
83 | + } | ||
84 | + | ||
85 | switch (reg) { | ||
86 | case 8: /* MSP */ | ||
87 | return (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_SPSEL_MASK) ? | ||
88 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | ||
89 | return; | ||
90 | } | ||
91 | |||
92 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
93 | + switch (reg) { | ||
94 | + case 0x88: /* MSP_NS */ | ||
95 | + if (!env->v7m.secure) { | ||
96 | + return; | ||
97 | + } | ||
98 | + env->v7m.other_ss_msp = val; | ||
99 | + return; | ||
100 | + case 0x89: /* PSP_NS */ | ||
101 | + if (!env->v7m.secure) { | ||
102 | + return; | ||
103 | + } | ||
104 | + env->v7m.other_ss_psp = val; | ||
105 | + return; | ||
106 | + case 0x90: /* PRIMASK_NS */ | ||
107 | + if (!env->v7m.secure) { | ||
108 | + return; | ||
109 | + } | ||
110 | + env->v7m.primask[M_REG_NS] = val & 1; | ||
111 | + return; | ||
112 | + case 0x91: /* BASEPRI_NS */ | ||
113 | + if (!env->v7m.secure) { | ||
114 | + return; | ||
115 | + } | ||
116 | + env->v7m.basepri[M_REG_NS] = val & 0xff; | ||
117 | + return; | ||
118 | + case 0x93: /* FAULTMASK_NS */ | ||
119 | + if (!env->v7m.secure) { | ||
120 | + return; | ||
121 | + } | ||
122 | + env->v7m.faultmask[M_REG_NS] = val & 1; | ||
123 | + return; | ||
124 | + case 0x98: /* SP_NS */ | ||
125 | + { | ||
126 | + /* This gives the non-secure SP selected based on whether we're | ||
127 | + * currently in handler mode or not, using the NS CONTROL.SPSEL. | ||
128 | + */ | ||
129 | + bool spsel = env->v7m.control[M_REG_NS] & R_V7M_CONTROL_SPSEL_MASK; | ||
130 | + | ||
131 | + if (!env->v7m.secure) { | ||
132 | + return; | ||
133 | + } | ||
134 | + if (!arm_v7m_is_handler_mode(env) && spsel) { | ||
135 | + env->v7m.other_ss_psp = val; | ||
136 | + } else { | ||
137 | + env->v7m.other_ss_msp = val; | ||
138 | + } | ||
139 | + return; | ||
140 | + } | ||
141 | + default: | ||
142 | + break; | ||
143 | + } | ||
144 | + } | ||
145 | + | ||
146 | switch (reg) { | ||
147 | case 0 ... 7: /* xPSR sub-fields */ | ||
148 | /* only APSR is actually writable */ | ||
149 | -- | 122 | -- |
150 | 2.7.4 | 123 | 2.20.1 |
151 | 124 | ||
152 | 125 | diff view generated by jsdifflib |
1 | If AIRCR.BFHFNMINS is clear, then although NonSecure HardFault | 1 | Currently the code in v7m_push_stack() which detects a violation |
---|---|---|---|
2 | can still be pended via SHCSR.HARDFAULTPENDED it mustn't actually | 2 | of the v8M stack limit simply returns early if it does so. This |
3 | preempt execution. The simple way to achieve this is to clear the | 3 | is OK for the current integer-only code, but won't work for the |
4 | enable bit for it, since the enable bit isn't guest visible. | 4 | floating point handling we're about to add. We need to continue |
5 | executing the rest of the function so that we check for other | ||
6 | exceptions like not having permission to use the FPU and so | ||
7 | that we correctly set the FPCCR state if we are doing lazy | ||
8 | stacking. Refactor to avoid the early return. | ||
5 | 9 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 1505240046-11454-15-git-send-email-peter.maydell@linaro.org | 12 | Message-id: 20190416125744.27770-10-peter.maydell@linaro.org |
9 | --- | 13 | --- |
10 | hw/intc/armv7m_nvic.c | 12 ++++++++++-- | 14 | target/arm/helper.c | 23 ++++++++++++++++++----- |
11 | 1 file changed, 10 insertions(+), 2 deletions(-) | 15 | 1 file changed, 18 insertions(+), 5 deletions(-) |
12 | 16 | ||
13 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 17 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
14 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/intc/armv7m_nvic.c | 19 | --- a/target/arm/helper.c |
16 | +++ b/hw/intc/armv7m_nvic.c | 20 | +++ b/target/arm/helper.c |
17 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | 21 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) |
18 | (R_V7M_AIRCR_SYSRESETREQS_MASK | | 22 | * should ignore further stack faults trying to process |
19 | R_V7M_AIRCR_BFHFNMINS_MASK | | 23 | * that derived exception.) |
20 | R_V7M_AIRCR_PRIS_MASK); | ||
21 | - /* BFHFNMINS changes the priority of Secure HardFault */ | ||
22 | + /* BFHFNMINS changes the priority of Secure HardFault, and | ||
23 | + * allows a pending Non-secure HardFault to preempt (which | ||
24 | + * we implement by marking it enabled). | ||
25 | + */ | ||
26 | if (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) { | ||
27 | s->sec_vectors[ARMV7M_EXCP_HARD].prio = -3; | ||
28 | + s->vectors[ARMV7M_EXCP_HARD].enabled = 1; | ||
29 | } else { | ||
30 | s->sec_vectors[ARMV7M_EXCP_HARD].prio = -1; | ||
31 | + s->vectors[ARMV7M_EXCP_HARD].enabled = 0; | ||
32 | } | ||
33 | } | ||
34 | nvic_irq_update(s); | ||
35 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | ||
36 | NVICState *s = NVIC(dev); | ||
37 | |||
38 | s->vectors[ARMV7M_EXCP_NMI].enabled = 1; | ||
39 | - s->vectors[ARMV7M_EXCP_HARD].enabled = 1; | ||
40 | /* MEM, BUS, and USAGE are enabled through | ||
41 | * the System Handler Control register | ||
42 | */ | 24 | */ |
43 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | 25 | - bool stacked_ok; |
44 | 26 | + bool stacked_ok = true, limitviol = false; | |
45 | /* AIRCR.BFHFNMINS resets to 0 so Secure HF is priority -1 (R_CMTC) */ | 27 | CPUARMState *env = &cpu->env; |
46 | s->sec_vectors[ARMV7M_EXCP_HARD].prio = -1; | 28 | uint32_t xpsr = xpsr_read(env); |
47 | + /* If AIRCR.BFHFNMINS is 0 then NS HF is (effectively) disabled */ | 29 | uint32_t frameptr = env->regs[13]; |
48 | + s->vectors[ARMV7M_EXCP_HARD].enabled = 0; | 30 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) |
49 | + } else { | 31 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, |
50 | + s->vectors[ARMV7M_EXCP_HARD].enabled = 1; | 32 | env->v7m.secure); |
33 | env->regs[13] = limit; | ||
34 | - return true; | ||
35 | + /* | ||
36 | + * We won't try to perform any further memory accesses but | ||
37 | + * we must continue through the following code to check for | ||
38 | + * permission faults during FPU state preservation, and we | ||
39 | + * must update FPCCR if lazy stacking is enabled. | ||
40 | + */ | ||
41 | + limitviol = true; | ||
42 | + stacked_ok = false; | ||
43 | } | ||
51 | } | 44 | } |
52 | 45 | ||
53 | /* Strictly speaking the reset handler should be enabled. | 46 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) |
47 | * (which may be taken in preference to the one we started with | ||
48 | * if it has higher priority). | ||
49 | */ | ||
50 | - stacked_ok = | ||
51 | + stacked_ok = stacked_ok && | ||
52 | v7m_stack_write(cpu, frameptr, env->regs[0], mmu_idx, false) && | ||
53 | v7m_stack_write(cpu, frameptr + 4, env->regs[1], mmu_idx, false) && | ||
54 | v7m_stack_write(cpu, frameptr + 8, env->regs[2], mmu_idx, false) && | ||
55 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
56 | v7m_stack_write(cpu, frameptr + 24, env->regs[15], mmu_idx, false) && | ||
57 | v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, false); | ||
58 | |||
59 | - /* Update SP regardless of whether any of the stack accesses failed. */ | ||
60 | - env->regs[13] = frameptr; | ||
61 | + /* | ||
62 | + * If we broke a stack limit then SP was already updated earlier; | ||
63 | + * otherwise we update SP regardless of whether any of the stack | ||
64 | + * accesses failed or we took some other kind of fault. | ||
65 | + */ | ||
66 | + if (!limitviol) { | ||
67 | + env->regs[13] = frameptr; | ||
68 | + } | ||
69 | |||
70 | return !stacked_ok; | ||
71 | } | ||
54 | -- | 72 | -- |
55 | 2.7.4 | 73 | 2.20.1 |
56 | 74 | ||
57 | 75 | diff view generated by jsdifflib |
1 | Update nvic_exec_prio() to support the v8M changes: | 1 | Handle floating point registers in exception entry. |
---|---|---|---|
2 | * BASEPRI, FAULTMASK and PRIMASK are all banked | 2 | This corresponds to the FP-specific parts of the pseudocode |
3 | * AIRCR.PRIS can affect NS priorities | 3 | functions ActivateException() and PushStack(). |
4 | * AIRCR.BFHFNMINS affects FAULTMASK behaviour | ||
5 | 4 | ||
6 | These changes mean that it's no longer possible to | 5 | We defer the code corresponding to UpdateFPCCR() to a later patch. |
7 | definitely say that if FAULTMASK is set it overrides | ||
8 | PRIMASK, and if PRIMASK is set it overrides BASEPRI | ||
9 | (since if PRIMASK_NS is set and AIRCR.PRIS is set then | ||
10 | whether that 0x80 priority should take effect or the | ||
11 | priority in BASEPRI_S depends on the value of BASEPRI_S, | ||
12 | for instance). So we switch to the same approach used | ||
13 | by the pseudocode of working through BASEPRI, PRIMASK | ||
14 | and FAULTMASK and overriding the previous values if | ||
15 | needed. | ||
16 | 6 | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
19 | Message-id: 1505240046-11454-16-git-send-email-peter.maydell@linaro.org | 9 | Message-id: 20190416125744.27770-11-peter.maydell@linaro.org |
20 | --- | 10 | --- |
21 | hw/intc/armv7m_nvic.c | 51 ++++++++++++++++++++++++++++++++++++++++++--------- | 11 | target/arm/helper.c | 98 +++++++++++++++++++++++++++++++++++++++++++-- |
22 | 1 file changed, 42 insertions(+), 9 deletions(-) | 12 | 1 file changed, 95 insertions(+), 3 deletions(-) |
23 | 13 | ||
24 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 14 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
25 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/intc/armv7m_nvic.c | 16 | --- a/target/arm/helper.c |
27 | +++ b/hw/intc/armv7m_nvic.c | 17 | +++ b/target/arm/helper.c |
28 | @@ -XXX,XX +XXX,XX @@ static void nvic_recompute_state(NVICState *s) | 18 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, |
29 | static inline int nvic_exec_prio(NVICState *s) | 19 | switch_v7m_security_state(env, targets_secure); |
30 | { | 20 | write_v7m_control_spsel(env, 0); |
31 | CPUARMState *env = &s->cpu->env; | 21 | arm_clear_exclusive(env); |
32 | - int running; | 22 | + /* Clear SFPA and FPCA (has no effect if no FPU) */ |
33 | + int running = NVIC_NOEXC_PRIO; | 23 | + env->v7m.control[M_REG_S] &= |
34 | 24 | + ~(R_V7M_CONTROL_FPCA_MASK | R_V7M_CONTROL_SFPA_MASK); | |
35 | - if (env->v7m.faultmask[env->v7m.secure]) { | 25 | /* Clear IT bits */ |
36 | - running = -1; | 26 | env->condexec_bits = 0; |
37 | - } else if (env->v7m.primask[env->v7m.secure]) { | 27 | env->regs[14] = lr; |
38 | + if (env->v7m.basepri[M_REG_NS] > 0) { | 28 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) |
39 | + running = exc_group_prio(s, env->v7m.basepri[M_REG_NS], M_REG_NS); | 29 | uint32_t xpsr = xpsr_read(env); |
30 | uint32_t frameptr = env->regs[13]; | ||
31 | ARMMMUIdx mmu_idx = arm_mmu_idx(env); | ||
32 | + uint32_t framesize; | ||
33 | + bool nsacr_cp10 = extract32(env->v7m.nsacr, 10, 1); | ||
34 | + | ||
35 | + if ((env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) && | ||
36 | + (env->v7m.secure || nsacr_cp10)) { | ||
37 | + if (env->v7m.secure && | ||
38 | + env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK) { | ||
39 | + framesize = 0xa8; | ||
40 | + } else { | ||
41 | + framesize = 0x68; | ||
42 | + } | ||
43 | + } else { | ||
44 | + framesize = 0x20; | ||
45 | + } | ||
46 | |||
47 | /* Align stack pointer if the guest wants that */ | ||
48 | if ((frameptr & 4) && | ||
49 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
50 | xpsr |= XPSR_SPREALIGN; | ||
51 | } | ||
52 | |||
53 | - frameptr -= 0x20; | ||
54 | + xpsr &= ~XPSR_SFPA; | ||
55 | + if (env->v7m.secure && | ||
56 | + (env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)) { | ||
57 | + xpsr |= XPSR_SFPA; | ||
40 | + } | 58 | + } |
41 | + | 59 | + |
42 | + if (env->v7m.basepri[M_REG_S] > 0) { | 60 | + frameptr -= framesize; |
43 | + int basepri = exc_group_prio(s, env->v7m.basepri[M_REG_S], M_REG_S); | 61 | |
44 | + if (running > basepri) { | 62 | if (arm_feature(env, ARM_FEATURE_V8)) { |
45 | + running = basepri; | 63 | uint32_t limit = v7m_sp_limit(env); |
46 | + } | 64 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) |
47 | + } | 65 | v7m_stack_write(cpu, frameptr + 24, env->regs[15], mmu_idx, false) && |
66 | v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, false); | ||
67 | |||
68 | + if (env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) { | ||
69 | + /* FPU is active, try to save its registers */ | ||
70 | + bool fpccr_s = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; | ||
71 | + bool lspact = env->v7m.fpccr[fpccr_s] & R_V7M_FPCCR_LSPACT_MASK; | ||
48 | + | 72 | + |
49 | + if (env->v7m.primask[M_REG_NS]) { | 73 | + if (lspact && arm_feature(env, ARM_FEATURE_M_SECURITY)) { |
50 | + if (env->v7m.aircr & R_V7M_AIRCR_PRIS_MASK) { | 74 | + qemu_log_mask(CPU_LOG_INT, |
51 | + if (running > NVIC_NS_PRIO_LIMIT) { | 75 | + "...SecureFault because LSPACT and FPCA both set\n"); |
52 | + running = NVIC_NS_PRIO_LIMIT; | 76 | + env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK; |
53 | + } | 77 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); |
78 | + } else if (!env->v7m.secure && !nsacr_cp10) { | ||
79 | + qemu_log_mask(CPU_LOG_INT, | ||
80 | + "...Secure UsageFault with CFSR.NOCP because " | ||
81 | + "NSACR.CP10 prevents stacking FP regs\n"); | ||
82 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, M_REG_S); | ||
83 | + env->v7m.cfsr[M_REG_S] |= R_V7M_CFSR_NOCP_MASK; | ||
54 | + } else { | 84 | + } else { |
55 | + running = 0; | 85 | + if (!(env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPEN_MASK)) { |
56 | + } | 86 | + /* Lazy stacking disabled, save registers now */ |
57 | + } | 87 | + int i; |
88 | + bool cpacr_pass = v7m_cpacr_pass(env, env->v7m.secure, | ||
89 | + arm_current_el(env) != 0); | ||
58 | + | 90 | + |
59 | + if (env->v7m.primask[M_REG_S]) { | 91 | + if (stacked_ok && !cpacr_pass) { |
60 | running = 0; | 92 | + /* |
61 | - } else if (env->v7m.basepri[env->v7m.secure] > 0) { | 93 | + * Take UsageFault if CPACR forbids access. The pseudocode |
62 | - running = env->v7m.basepri[env->v7m.secure] & | 94 | + * here does a full CheckCPEnabled() but we know the NSACR |
63 | - nvic_gprio_mask(s, env->v7m.secure); | 95 | + * check can never fail as we have already handled that. |
64 | - } else { | 96 | + */ |
65 | - running = NVIC_NOEXC_PRIO; /* lower than any possible priority */ | 97 | + qemu_log_mask(CPU_LOG_INT, |
66 | } | 98 | + "...UsageFault with CFSR.NOCP because " |
99 | + "CPACR.CP10 prevents stacking FP regs\n"); | ||
100 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, | ||
101 | + env->v7m.secure); | ||
102 | + env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_NOCP_MASK; | ||
103 | + stacked_ok = false; | ||
104 | + } | ||
67 | + | 105 | + |
68 | + if (env->v7m.faultmask[M_REG_NS]) { | 106 | + for (i = 0; i < ((framesize == 0xa8) ? 32 : 16); i += 2) { |
69 | + if (env->v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) { | 107 | + uint64_t dn = *aa32_vfp_dreg(env, i / 2); |
70 | + running = -1; | 108 | + uint32_t faddr = frameptr + 0x20 + 4 * i; |
71 | + } else { | 109 | + uint32_t slo = extract64(dn, 0, 32); |
72 | + if (env->v7m.aircr & R_V7M_AIRCR_PRIS_MASK) { | 110 | + uint32_t shi = extract64(dn, 32, 32); |
73 | + if (running > NVIC_NS_PRIO_LIMIT) { | 111 | + |
74 | + running = NVIC_NS_PRIO_LIMIT; | 112 | + if (i >= 16) { |
113 | + faddr += 8; /* skip the slot for the FPSCR */ | ||
114 | + } | ||
115 | + stacked_ok = stacked_ok && | ||
116 | + v7m_stack_write(cpu, faddr, slo, mmu_idx, false) && | ||
117 | + v7m_stack_write(cpu, faddr + 4, shi, mmu_idx, false); | ||
118 | + } | ||
119 | + stacked_ok = stacked_ok && | ||
120 | + v7m_stack_write(cpu, frameptr + 0x60, | ||
121 | + vfp_get_fpscr(env), mmu_idx, false); | ||
122 | + if (cpacr_pass) { | ||
123 | + for (i = 0; i < ((framesize == 0xa8) ? 32 : 16); i += 2) { | ||
124 | + *aa32_vfp_dreg(env, i / 2) = 0; | ||
125 | + } | ||
126 | + vfp_set_fpscr(env, 0); | ||
75 | + } | 127 | + } |
76 | + } else { | 128 | + } else { |
77 | + running = 0; | 129 | + /* Lazy stacking enabled, save necessary info to stack later */ |
130 | + /* TODO : equivalent of UpdateFPCCR() pseudocode */ | ||
78 | + } | 131 | + } |
79 | + } | 132 | + } |
80 | + } | 133 | + } |
81 | + | 134 | + |
82 | + if (env->v7m.faultmask[M_REG_S]) { | 135 | /* |
83 | + running = (env->v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) ? -3 : -1; | 136 | * If we broke a stack limit then SP was already updated earlier; |
84 | + } | 137 | * otherwise we update SP regardless of whether any of the stack |
85 | + | 138 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) |
86 | /* consider priority of active handler */ | 139 | |
87 | return MIN(running, s->exception_prio); | 140 | if (arm_feature(env, ARM_FEATURE_V8)) { |
88 | } | 141 | lr = R_V7M_EXCRET_RES1_MASK | |
142 | - R_V7M_EXCRET_DCRS_MASK | | ||
143 | - R_V7M_EXCRET_FTYPE_MASK; | ||
144 | + R_V7M_EXCRET_DCRS_MASK; | ||
145 | /* The S bit indicates whether we should return to Secure | ||
146 | * or NonSecure (ie our current state). | ||
147 | * The ES bit indicates whether we're taking this exception | ||
148 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
149 | if (env->v7m.secure) { | ||
150 | lr |= R_V7M_EXCRET_S_MASK; | ||
151 | } | ||
152 | + if (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK)) { | ||
153 | + lr |= R_V7M_EXCRET_FTYPE_MASK; | ||
154 | + } | ||
155 | } else { | ||
156 | lr = R_V7M_EXCRET_RES1_MASK | | ||
157 | R_V7M_EXCRET_S_MASK | | ||
89 | -- | 158 | -- |
90 | 2.7.4 | 159 | 2.20.1 |
91 | 160 | ||
92 | 161 | diff view generated by jsdifflib |
1 | Make the armv7m_nvic_set_pending() and armv7m_nvic_clear_pending() | 1 | Implement the code which updates the FPCCR register on an |
---|---|---|---|
2 | functions take a bool indicating whether to pend the secure | 2 | exception entry where we are going to use lazy FP stacking. |
3 | or non-secure version of a banked interrupt, and update the | 3 | We have to defer to the NVIC to determine whether the |
4 | callsites accordingly. | 4 | various exceptions are currently ready or not. |
5 | |||
6 | In most callsites we can simply pass the correct security | ||
7 | state in; in a couple of cases we use TODO comments to indicate | ||
8 | that we will return the code in a subsequent commit. | ||
9 | 5 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Message-id: 20190416125744.27770-12-peter.maydell@linaro.org |
12 | Message-id: 1505240046-11454-10-git-send-email-peter.maydell@linaro.org | ||
13 | --- | 8 | --- |
14 | target/arm/cpu.h | 14 ++++++++++- | 9 | target/arm/cpu.h | 14 +++++++++ |
15 | hw/intc/armv7m_nvic.c | 64 ++++++++++++++++++++++++++++++++++++++------------- | 10 | hw/intc/armv7m_nvic.c | 34 ++++++++++++++++++++++ |
16 | target/arm/helper.c | 24 +++++++++++-------- | 11 | target/arm/helper.c | 67 ++++++++++++++++++++++++++++++++++++++++++- |
17 | hw/intc/trace-events | 4 ++-- | 12 | 3 files changed, 114 insertions(+), 1 deletion(-) |
18 | 4 files changed, 77 insertions(+), 29 deletions(-) | ||
19 | 13 | ||
20 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
21 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/cpu.h | 16 | --- a/target/arm/cpu.h |
23 | +++ b/target/arm/cpu.h | 17 | +++ b/target/arm/cpu.h |
24 | @@ -XXX,XX +XXX,XX @@ static inline bool armv7m_nvic_can_take_pending_exception(void *opaque) | 18 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_acknowledge_irq(void *opaque); |
25 | return true; | 19 | * (Ignoring -1, this is the same as the RETTOBASE value before completion.) |
26 | } | 20 | */ |
27 | #endif | 21 | int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure); |
28 | -void armv7m_nvic_set_pending(void *opaque, int irq); | ||
29 | +/** | 22 | +/** |
30 | + * armv7m_nvic_set_pending: mark the specified exception as pending | 23 | + * armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure) |
31 | + * @opaque: the NVIC | 24 | + * @opaque: the NVIC |
32 | + * @irq: the exception number to mark pending | 25 | + * @irq: the exception number to mark pending |
33 | + * @secure: false for non-banked exceptions or for the nonsecure | 26 | + * @secure: false for non-banked exceptions or for the nonsecure |
34 | + * version of a banked exception, true for the secure version of a banked | 27 | + * version of a banked exception, true for the secure version of a banked |
35 | + * exception. | 28 | + * exception. |
36 | + * | 29 | + * |
37 | + * Marks the specified exception as pending. Note that we will assert() | 30 | + * Return whether an exception is "ready", i.e. whether the exception is |
38 | + * if @secure is true and @irq does not specify one of the fixed set | 31 | + * enabled and is configured at a priority which would allow it to |
39 | + * of architecturally banked exceptions. | 32 | + * interrupt the current execution priority. This controls whether the |
33 | + * RDY bit for it in the FPCCR is set. | ||
40 | + */ | 34 | + */ |
41 | +void armv7m_nvic_set_pending(void *opaque, int irq, bool secure); | 35 | +bool armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure); |
42 | void armv7m_nvic_acknowledge_irq(void *opaque); | ||
43 | /** | 36 | /** |
44 | * armv7m_nvic_complete_irq: complete specified interrupt or exception | 37 | * armv7m_nvic_raw_execution_priority: return the raw execution priority |
38 | * @opaque: the NVIC | ||
45 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 39 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c |
46 | index XXXXXXX..XXXXXXX 100644 | 40 | index XXXXXXX..XXXXXXX 100644 |
47 | --- a/hw/intc/armv7m_nvic.c | 41 | --- a/hw/intc/armv7m_nvic.c |
48 | +++ b/hw/intc/armv7m_nvic.c | 42 | +++ b/hw/intc/armv7m_nvic.c |
49 | @@ -XXX,XX +XXX,XX @@ static void nvic_irq_update(NVICState *s) | 43 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure) |
50 | qemu_set_irq(s->excpout, lvl); | 44 | return ret; |
51 | } | 45 | } |
52 | 46 | ||
53 | -static void armv7m_nvic_clear_pending(void *opaque, int irq) | 47 | +bool armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure) |
54 | +/** | 48 | +{ |
55 | + * armv7m_nvic_clear_pending: mark the specified exception as not pending | 49 | + /* |
56 | + * @opaque: the NVIC | 50 | + * Return whether an exception is "ready", i.e. it is enabled and is |
57 | + * @irq: the exception number to mark as not pending | 51 | + * configured at a priority which would allow it to interrupt the |
58 | + * @secure: false for non-banked exceptions or for the nonsecure | 52 | + * current execution priority. |
59 | + * version of a banked exception, true for the secure version of a banked | 53 | + * |
60 | + * exception. | 54 | + * irq and secure have the same semantics as for armv7m_nvic_set_pending(): |
61 | + * | 55 | + * for non-banked exceptions secure is always false; for banked exceptions |
62 | + * Marks the specified exception as not pending. Note that we will assert() | 56 | + * it indicates which of the exceptions is required. |
63 | + * if @secure is true and @irq does not specify one of the fixed set | 57 | + */ |
64 | + * of architecturally banked exceptions. | 58 | + NVICState *s = (NVICState *)opaque; |
65 | + */ | 59 | + bool banked = exc_is_banked(irq); |
66 | +static void armv7m_nvic_clear_pending(void *opaque, int irq, bool secure) | 60 | + VecInfo *vec; |
61 | + int running = nvic_exec_prio(s); | ||
62 | + | ||
63 | + assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); | ||
64 | + assert(!secure || banked); | ||
65 | + | ||
66 | + /* | ||
67 | + * HardFault is an odd special case: we always check against -1, | ||
68 | + * even if we're secure and HardFault has priority -3; we never | ||
69 | + * need to check for enabled state. | ||
70 | + */ | ||
71 | + if (irq == ARMV7M_EXCP_HARD) { | ||
72 | + return running > -1; | ||
73 | + } | ||
74 | + | ||
75 | + vec = (banked && secure) ? &s->sec_vectors[irq] : &s->vectors[irq]; | ||
76 | + | ||
77 | + return vec->enabled && | ||
78 | + exc_group_prio(s, vec->prio, secure) < running; | ||
79 | +} | ||
80 | + | ||
81 | /* callback when external interrupt line is changed */ | ||
82 | static void set_irq_level(void *opaque, int n, int level) | ||
67 | { | 83 | { |
68 | NVICState *s = (NVICState *)opaque; | ||
69 | VecInfo *vec; | ||
70 | |||
71 | assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); | ||
72 | |||
73 | - vec = &s->vectors[irq]; | ||
74 | - trace_nvic_clear_pending(irq, vec->enabled, vec->prio); | ||
75 | + if (secure) { | ||
76 | + assert(exc_is_banked(irq)); | ||
77 | + vec = &s->sec_vectors[irq]; | ||
78 | + } else { | ||
79 | + vec = &s->vectors[irq]; | ||
80 | + } | ||
81 | + trace_nvic_clear_pending(irq, secure, vec->enabled, vec->prio); | ||
82 | if (vec->pending) { | ||
83 | vec->pending = 0; | ||
84 | nvic_irq_update(s); | ||
85 | } | ||
86 | } | ||
87 | |||
88 | -void armv7m_nvic_set_pending(void *opaque, int irq) | ||
89 | +void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | ||
90 | { | ||
91 | NVICState *s = (NVICState *)opaque; | ||
92 | + bool banked = exc_is_banked(irq); | ||
93 | VecInfo *vec; | ||
94 | |||
95 | assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); | ||
96 | + assert(!secure || banked); | ||
97 | |||
98 | - vec = &s->vectors[irq]; | ||
99 | - trace_nvic_set_pending(irq, vec->enabled, vec->prio); | ||
100 | + vec = (banked && secure) ? &s->sec_vectors[irq] : &s->vectors[irq]; | ||
101 | |||
102 | + trace_nvic_set_pending(irq, secure, vec->enabled, vec->prio); | ||
103 | |||
104 | if (irq >= ARMV7M_EXCP_HARD && irq < ARMV7M_EXCP_PENDSV) { | ||
105 | /* If a synchronous exception is pending then it may be | ||
106 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq) | ||
107 | "(current priority %d)\n", irq, running); | ||
108 | } | ||
109 | |||
110 | - /* We can do the escalation, so we take HardFault instead */ | ||
111 | + /* We can do the escalation, so we take HardFault instead. | ||
112 | + * If BFHFNMINS is set then we escalate to the banked HF for | ||
113 | + * the target security state of the original exception; otherwise | ||
114 | + * we take a Secure HardFault. | ||
115 | + */ | ||
116 | irq = ARMV7M_EXCP_HARD; | ||
117 | - vec = &s->vectors[irq]; | ||
118 | + if (arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY) && | ||
119 | + (secure || | ||
120 | + !(s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK))) { | ||
121 | + vec = &s->sec_vectors[irq]; | ||
122 | + } else { | ||
123 | + vec = &s->vectors[irq]; | ||
124 | + } | ||
125 | + /* HF may be banked but there is only one shared HFSR */ | ||
126 | s->cpu->env.v7m.hfsr |= R_V7M_HFSR_FORCED_MASK; | ||
127 | } | ||
128 | } | ||
129 | @@ -XXX,XX +XXX,XX @@ static void set_irq_level(void *opaque, int n, int level) | ||
130 | if (level != vec->level) { | ||
131 | vec->level = level; | ||
132 | if (level) { | ||
133 | - armv7m_nvic_set_pending(s, n); | ||
134 | + armv7m_nvic_set_pending(s, n, false); | ||
135 | } | ||
136 | } | ||
137 | } | ||
138 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
139 | } | ||
140 | case 0xd04: /* Interrupt Control State. */ | ||
141 | if (value & (1 << 31)) { | ||
142 | - armv7m_nvic_set_pending(s, ARMV7M_EXCP_NMI); | ||
143 | + armv7m_nvic_set_pending(s, ARMV7M_EXCP_NMI, false); | ||
144 | } | ||
145 | if (value & (1 << 28)) { | ||
146 | - armv7m_nvic_set_pending(s, ARMV7M_EXCP_PENDSV); | ||
147 | + armv7m_nvic_set_pending(s, ARMV7M_EXCP_PENDSV, attrs.secure); | ||
148 | } else if (value & (1 << 27)) { | ||
149 | - armv7m_nvic_clear_pending(s, ARMV7M_EXCP_PENDSV); | ||
150 | + armv7m_nvic_clear_pending(s, ARMV7M_EXCP_PENDSV, attrs.secure); | ||
151 | } | ||
152 | if (value & (1 << 26)) { | ||
153 | - armv7m_nvic_set_pending(s, ARMV7M_EXCP_SYSTICK); | ||
154 | + armv7m_nvic_set_pending(s, ARMV7M_EXCP_SYSTICK, attrs.secure); | ||
155 | } else if (value & (1 << 25)) { | ||
156 | - armv7m_nvic_clear_pending(s, ARMV7M_EXCP_SYSTICK); | ||
157 | + armv7m_nvic_clear_pending(s, ARMV7M_EXCP_SYSTICK, attrs.secure); | ||
158 | } | ||
159 | break; | ||
160 | case 0xd08: /* Vector Table Offset. */ | ||
161 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
162 | { | ||
163 | int excnum = (value & 0x1ff) + NVIC_FIRST_IRQ; | ||
164 | if (excnum < s->num_irq) { | ||
165 | - armv7m_nvic_set_pending(s, excnum); | ||
166 | + armv7m_nvic_set_pending(s, excnum, false); | ||
167 | } | ||
168 | break; | ||
169 | } | ||
170 | @@ -XXX,XX +XXX,XX @@ static void nvic_systick_trigger(void *opaque, int n, int level) | ||
171 | /* SysTick just asked us to pend its exception. | ||
172 | * (This is different from an external interrupt line's | ||
173 | * behaviour.) | ||
174 | + * TODO: when we implement the banked systicks we must make | ||
175 | + * this pend the correct banked exception. | ||
176 | */ | ||
177 | - armv7m_nvic_set_pending(s, ARMV7M_EXCP_SYSTICK); | ||
178 | + armv7m_nvic_set_pending(s, ARMV7M_EXCP_SYSTICK, false); | ||
179 | } | ||
180 | } | ||
181 | |||
182 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 84 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
183 | index XXXXXXX..XXXXXXX 100644 | 85 | index XXXXXXX..XXXXXXX 100644 |
184 | --- a/target/arm/helper.c | 86 | --- a/target/arm/helper.c |
185 | +++ b/target/arm/helper.c | 87 | +++ b/target/arm/helper.c |
186 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 88 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, |
187 | * stack, directly take a usage fault on the current stack. | 89 | env->thumb = addr & 1; |
188 | */ | 90 | } |
189 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVPC_MASK; | 91 | |
190 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE); | 92 | +static void v7m_update_fpccr(CPUARMState *env, uint32_t frameptr, |
191 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | 93 | + bool apply_splim) |
192 | v7m_exception_taken(cpu, excret); | 94 | +{ |
193 | qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on existing " | 95 | + /* |
194 | "stackframe: failed exception return integrity check\n"); | 96 | + * Like the pseudocode UpdateFPCCR: save state in FPCAR and FPCCR |
195 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 97 | + * that we will need later in order to do lazy FP reg stacking. |
196 | * exception return excret specified then this is a UsageFault. | 98 | + */ |
197 | */ | 99 | + bool is_secure = env->v7m.secure; |
198 | if (return_to_handler != arm_v7m_is_handler_mode(env)) { | 100 | + void *nvic = env->nvic; |
199 | - /* Take an INVPC UsageFault by pushing the stack again. */ | 101 | + /* |
200 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE); | 102 | + * Some bits are unbanked and live always in fpccr[M_REG_S]; some bits |
201 | + /* Take an INVPC UsageFault by pushing the stack again. | 103 | + * are banked and we want to update the bit in the bank for the |
202 | + * TODO: the v8M version of this code should target the | 104 | + * current security state; and in one case we want to specifically |
203 | + * background state for this exception. | 105 | + * update the NS banked version of a bit even if we are secure. |
204 | + */ | 106 | + */ |
205 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, false); | 107 | + uint32_t *fpccr_s = &env->v7m.fpccr[M_REG_S]; |
206 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVPC_MASK; | 108 | + uint32_t *fpccr_ns = &env->v7m.fpccr[M_REG_NS]; |
207 | v7m_push_stack(cpu); | 109 | + uint32_t *fpccr = &env->v7m.fpccr[is_secure]; |
208 | v7m_exception_taken(cpu, excret); | 110 | + bool hfrdy, bfrdy, mmrdy, ns_ufrdy, s_ufrdy, sfrdy, monrdy; |
209 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | 111 | + |
210 | handle it. */ | 112 | + env->v7m.fpcar[is_secure] = frameptr & ~0x7; |
211 | switch (cs->exception_index) { | 113 | + |
212 | case EXCP_UDEF: | 114 | + if (apply_splim && arm_feature(env, ARM_FEATURE_V8)) { |
213 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE); | 115 | + bool splimviol; |
214 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | 116 | + uint32_t splim = v7m_sp_limit(env); |
215 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_UNDEFINSTR_MASK; | 117 | + bool ign = armv7m_nvic_neg_prio_requested(nvic, is_secure) && |
216 | break; | 118 | + (env->v7m.ccr[is_secure] & R_V7M_CCR_STKOFHFNMIGN_MASK); |
217 | case EXCP_NOCP: | 119 | + |
218 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE); | 120 | + splimviol = !ign && frameptr < splim; |
219 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | 121 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, SPLIMVIOL, splimviol); |
220 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_NOCP_MASK; | 122 | + } |
221 | break; | 123 | + |
222 | case EXCP_INVSTATE: | 124 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, LSPACT, 1); |
223 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE); | 125 | + |
224 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | 126 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, S, is_secure); |
225 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVSTATE_MASK; | 127 | + |
226 | break; | 128 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, USER, arm_current_el(env) == 0); |
227 | case EXCP_SWI: | 129 | + |
228 | /* The PC already points to the next instruction. */ | 130 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, THREAD, |
229 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SVC); | 131 | + !arm_v7m_is_handler_mode(env)); |
230 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SVC, env->v7m.secure); | 132 | + |
231 | break; | 133 | + hfrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_HARD, false); |
232 | case EXCP_PREFETCH_ABORT: | 134 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, HFRDY, hfrdy); |
233 | case EXCP_DATA_ABORT: | 135 | + |
234 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | 136 | + bfrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_BUS, false); |
235 | env->v7m.bfar); | 137 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, BFRDY, bfrdy); |
236 | break; | 138 | + |
237 | } | 139 | + mmrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_MEM, is_secure); |
238 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_BUS); | 140 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, MMRDY, mmrdy); |
239 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_BUS, false); | 141 | + |
240 | break; | 142 | + ns_ufrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_USAGE, false); |
241 | default: | 143 | + *fpccr_ns = FIELD_DP32(*fpccr_ns, V7M_FPCCR, UFRDY, ns_ufrdy); |
242 | /* All other FSR values are either MPU faults or "can't happen | 144 | + |
243 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | 145 | + monrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_DEBUG, false); |
244 | env->v7m.mmfar[env->v7m.secure]); | 146 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, MONRDY, monrdy); |
245 | break; | 147 | + |
246 | } | 148 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { |
247 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_MEM); | 149 | + s_ufrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_USAGE, true); |
248 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_MEM, | 150 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, UFRDY, s_ufrdy); |
249 | + env->v7m.secure); | 151 | + |
250 | break; | 152 | + sfrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_SECURE, false); |
251 | } | 153 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, SFRDY, sfrdy); |
252 | break; | 154 | + } |
253 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | 155 | +} |
254 | return; | 156 | + |
157 | static bool v7m_push_stack(ARMCPU *cpu) | ||
158 | { | ||
159 | /* Do the "set up stack frame" part of exception entry, | ||
160 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
161 | } | ||
162 | } else { | ||
163 | /* Lazy stacking enabled, save necessary info to stack later */ | ||
164 | - /* TODO : equivalent of UpdateFPCCR() pseudocode */ | ||
165 | + v7m_update_fpccr(env, frameptr + 0x20, true); | ||
255 | } | 166 | } |
256 | } | 167 | } |
257 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_DEBUG); | 168 | } |
258 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_DEBUG, false); | ||
259 | break; | ||
260 | case EXCP_IRQ: | ||
261 | break; | ||
262 | diff --git a/hw/intc/trace-events b/hw/intc/trace-events | ||
263 | index XXXXXXX..XXXXXXX 100644 | ||
264 | --- a/hw/intc/trace-events | ||
265 | +++ b/hw/intc/trace-events | ||
266 | @@ -XXX,XX +XXX,XX @@ nvic_set_prio(int irq, uint8_t prio) "NVIC set irq %d priority %d" | ||
267 | nvic_irq_update(int vectpending, int pendprio, int exception_prio, int level) "NVIC vectpending %d pending prio %d exception_prio %d: setting irq line to %d" | ||
268 | nvic_escalate_prio(int irq, int irqprio, int runprio) "NVIC escalating irq %d to HardFault: insufficient priority %d >= %d" | ||
269 | nvic_escalate_disabled(int irq) "NVIC escalating irq %d to HardFault: disabled" | ||
270 | -nvic_set_pending(int irq, int en, int prio) "NVIC set pending irq %d (enabled: %d priority %d)" | ||
271 | -nvic_clear_pending(int irq, int en, int prio) "NVIC clear pending irq %d (enabled: %d priority %d)" | ||
272 | +nvic_set_pending(int irq, bool secure, int en, int prio) "NVIC set pending irq %d secure-bank %d (enabled: %d priority %d)" | ||
273 | +nvic_clear_pending(int irq, bool secure, int en, int prio) "NVIC clear pending irq %d secure-bank %d (enabled: %d priority %d)" | ||
274 | nvic_set_pending_level(int irq) "NVIC set pending: irq %d higher prio than vectpending: setting irq line to 1" | ||
275 | nvic_acknowledge_irq(int irq, int prio) "NVIC acknowledge IRQ: %d now active (prio %d)" | ||
276 | nvic_complete_irq(int irq) "NVIC complete IRQ %d" | ||
277 | -- | 169 | -- |
278 | 2.7.4 | 170 | 2.20.1 |
279 | 171 | ||
280 | 172 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | For v8M floating point support, transitions from Secure | ||
2 | to Non-secure state via BLNS and BLXNS must clear the | ||
3 | CONTROL.SFPA bit. (This corresponds to the pseudocode | ||
4 | BranchToNS() function.) | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20190416125744.27770-13-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/helper.c | 4 ++++ | ||
11 | 1 file changed, 4 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper.c | ||
16 | +++ b/target/arm/helper.c | ||
17 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_bxns)(CPUARMState *env, uint32_t dest) | ||
18 | /* translate.c should have made BXNS UNDEF unless we're secure */ | ||
19 | assert(env->v7m.secure); | ||
20 | |||
21 | + if (!(dest & 1)) { | ||
22 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK; | ||
23 | + } | ||
24 | switch_v7m_security_state(env, dest & 1); | ||
25 | env->thumb = 1; | ||
26 | env->regs[15] = dest & ~1; | ||
27 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest) | ||
28 | */ | ||
29 | write_v7m_exception(env, 1); | ||
30 | } | ||
31 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK; | ||
32 | switch_v7m_security_state(env, 0); | ||
33 | env->thumb = 1; | ||
34 | env->regs[15] = dest; | ||
35 | -- | ||
36 | 2.20.1 | ||
37 | |||
38 | diff view generated by jsdifflib |
1 | Make the set_prio() function take a bool indicating | 1 | The TailChain() pseudocode specifies that a tail chaining |
---|---|---|---|
2 | whether to pend the secure or non-secure version of a banked | 2 | exception should sanitize the excReturn all-ones bits and |
3 | interrupt, and use this to implement the correct banking | 3 | (if there is no FPU) the excReturn FType bits; we weren't |
4 | semantics for the SHPR registers. | 4 | doing this. |
5 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 1505240046-11454-11-git-send-email-peter.maydell@linaro.org | 8 | Message-id: 20190416125744.27770-14-peter.maydell@linaro.org |
9 | --- | 9 | --- |
10 | hw/intc/armv7m_nvic.c | 96 ++++++++++++++++++++++++++++++++++++++++++++++----- | 10 | target/arm/helper.c | 8 ++++++++ |
11 | hw/intc/trace-events | 2 +- | 11 | 1 file changed, 8 insertions(+) |
12 | 2 files changed, 88 insertions(+), 10 deletions(-) | ||
13 | 12 | ||
14 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 13 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
15 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/intc/armv7m_nvic.c | 15 | --- a/target/arm/helper.c |
17 | +++ b/hw/intc/armv7m_nvic.c | 16 | +++ b/target/arm/helper.c |
18 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_raw_execution_priority(void *opaque) | 17 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, |
19 | return s->exception_prio; | 18 | qemu_log_mask(CPU_LOG_INT, "...taking pending %s exception %d\n", |
20 | } | 19 | targets_secure ? "secure" : "nonsecure", exc); |
21 | 20 | ||
22 | -/* caller must call nvic_irq_update() after this */ | 21 | + if (dotailchain) { |
23 | -static void set_prio(NVICState *s, unsigned irq, uint8_t prio) | 22 | + /* Sanitize LR FType and PREFIX bits */ |
24 | +/* caller must call nvic_irq_update() after this. | 23 | + if (!arm_feature(env, ARM_FEATURE_VFP)) { |
25 | + * secure indicates the bank to use for banked exceptions (we assert if | 24 | + lr |= R_V7M_EXCRET_FTYPE_MASK; |
26 | + * we are passed secure=true for a non-banked exception). | 25 | + } |
27 | + */ | 26 | + lr = deposit32(lr, 24, 8, 0xff); |
28 | +static void set_prio(NVICState *s, unsigned irq, bool secure, uint8_t prio) | ||
29 | { | ||
30 | assert(irq > ARMV7M_EXCP_NMI); /* only use for configurable prios */ | ||
31 | assert(irq < s->num_irq); | ||
32 | |||
33 | - s->vectors[irq].prio = prio; | ||
34 | + if (secure) { | ||
35 | + assert(exc_is_banked(irq)); | ||
36 | + s->sec_vectors[irq].prio = prio; | ||
37 | + } else { | ||
38 | + s->vectors[irq].prio = prio; | ||
39 | + } | 27 | + } |
40 | + | 28 | + |
41 | + trace_nvic_set_prio(irq, secure, prio); | 29 | if (arm_feature(env, ARM_FEATURE_V8)) { |
42 | +} | 30 | if (arm_feature(env, ARM_FEATURE_M_SECURITY) && |
43 | + | 31 | (lr & R_V7M_EXCRET_S_MASK)) { |
44 | +/* Return the current raw priority register value. | ||
45 | + * secure indicates the bank to use for banked exceptions (we assert if | ||
46 | + * we are passed secure=true for a non-banked exception). | ||
47 | + */ | ||
48 | +static int get_prio(NVICState *s, unsigned irq, bool secure) | ||
49 | +{ | ||
50 | + assert(irq > ARMV7M_EXCP_NMI); /* only use for configurable prios */ | ||
51 | + assert(irq < s->num_irq); | ||
52 | |||
53 | - trace_nvic_set_prio(irq, prio); | ||
54 | + if (secure) { | ||
55 | + assert(exc_is_banked(irq)); | ||
56 | + return s->sec_vectors[irq].prio; | ||
57 | + } else { | ||
58 | + return s->vectors[irq].prio; | ||
59 | + } | ||
60 | } | ||
61 | |||
62 | /* Recompute state and assert irq line accordingly. | ||
63 | @@ -XXX,XX +XXX,XX @@ static bool nvic_user_access_ok(NVICState *s, hwaddr offset, MemTxAttrs attrs) | ||
64 | } | ||
65 | } | ||
66 | |||
67 | +static int shpr_bank(NVICState *s, int exc, MemTxAttrs attrs) | ||
68 | +{ | ||
69 | + /* Behaviour for the SHPR register field for this exception: | ||
70 | + * return M_REG_NS to use the nonsecure vector (including for | ||
71 | + * non-banked exceptions), M_REG_S for the secure version of | ||
72 | + * a banked exception, and -1 if this field should RAZ/WI. | ||
73 | + */ | ||
74 | + switch (exc) { | ||
75 | + case ARMV7M_EXCP_MEM: | ||
76 | + case ARMV7M_EXCP_USAGE: | ||
77 | + case ARMV7M_EXCP_SVC: | ||
78 | + case ARMV7M_EXCP_PENDSV: | ||
79 | + case ARMV7M_EXCP_SYSTICK: | ||
80 | + /* Banked exceptions */ | ||
81 | + return attrs.secure; | ||
82 | + case ARMV7M_EXCP_BUS: | ||
83 | + /* Not banked, RAZ/WI from nonsecure if BFHFNMINS is zero */ | ||
84 | + if (!attrs.secure && | ||
85 | + !(s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | ||
86 | + return -1; | ||
87 | + } | ||
88 | + return M_REG_NS; | ||
89 | + case ARMV7M_EXCP_SECURE: | ||
90 | + /* Not banked, RAZ/WI from nonsecure */ | ||
91 | + if (!attrs.secure) { | ||
92 | + return -1; | ||
93 | + } | ||
94 | + return M_REG_NS; | ||
95 | + case ARMV7M_EXCP_DEBUG: | ||
96 | + /* Not banked. TODO should RAZ/WI if DEMCR.SDME is set */ | ||
97 | + return M_REG_NS; | ||
98 | + case 8 ... 10: | ||
99 | + case 13: | ||
100 | + /* RES0 */ | ||
101 | + return -1; | ||
102 | + default: | ||
103 | + /* Not reachable due to decode of SHPR register addresses */ | ||
104 | + g_assert_not_reached(); | ||
105 | + } | ||
106 | +} | ||
107 | + | ||
108 | static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | ||
109 | uint64_t *data, unsigned size, | ||
110 | MemTxAttrs attrs) | ||
111 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | ||
112 | } | ||
113 | } | ||
114 | break; | ||
115 | - case 0xd18 ... 0xd23: /* System Handler Priority. */ | ||
116 | + case 0xd18 ... 0xd23: /* System Handler Priority (SHPR1, SHPR2, SHPR3) */ | ||
117 | val = 0; | ||
118 | for (i = 0; i < size; i++) { | ||
119 | - val |= s->vectors[(offset - 0xd14) + i].prio << (i * 8); | ||
120 | + unsigned hdlidx = (offset - 0xd14) + i; | ||
121 | + int sbank = shpr_bank(s, hdlidx, attrs); | ||
122 | + | ||
123 | + if (sbank < 0) { | ||
124 | + continue; | ||
125 | + } | ||
126 | + val = deposit32(val, i * 8, 8, get_prio(s, hdlidx, sbank)); | ||
127 | } | ||
128 | break; | ||
129 | case 0xfe0 ... 0xfff: /* ID. */ | ||
130 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | ||
131 | |||
132 | for (i = 0; i < size && startvec + i < s->num_irq; i++) { | ||
133 | if (attrs.secure || s->itns[startvec + i]) { | ||
134 | - set_prio(s, startvec + i, (value >> (i * 8)) & 0xff); | ||
135 | + set_prio(s, startvec + i, false, (value >> (i * 8)) & 0xff); | ||
136 | } | ||
137 | } | ||
138 | nvic_irq_update(s); | ||
139 | return MEMTX_OK; | ||
140 | - case 0xd18 ... 0xd23: /* System Handler Priority. */ | ||
141 | + case 0xd18 ... 0xd23: /* System Handler Priority (SHPR1, SHPR2, SHPR3) */ | ||
142 | for (i = 0; i < size; i++) { | ||
143 | unsigned hdlidx = (offset - 0xd14) + i; | ||
144 | - set_prio(s, hdlidx, (value >> (i * 8)) & 0xff); | ||
145 | + int newprio = extract32(value, i * 8, 8); | ||
146 | + int sbank = shpr_bank(s, hdlidx, attrs); | ||
147 | + | ||
148 | + if (sbank < 0) { | ||
149 | + continue; | ||
150 | + } | ||
151 | + set_prio(s, hdlidx, sbank, newprio); | ||
152 | } | ||
153 | nvic_irq_update(s); | ||
154 | return MEMTX_OK; | ||
155 | diff --git a/hw/intc/trace-events b/hw/intc/trace-events | ||
156 | index XXXXXXX..XXXXXXX 100644 | ||
157 | --- a/hw/intc/trace-events | ||
158 | +++ b/hw/intc/trace-events | ||
159 | @@ -XXX,XX +XXX,XX @@ gicv3_redist_send_sgi(uint32_t cpu, int irq) "GICv3 redistributor 0x%x pending S | ||
160 | # hw/intc/armv7m_nvic.c | ||
161 | nvic_recompute_state(int vectpending, int vectpending_prio, int exception_prio) "NVIC state recomputed: vectpending %d vectpending_prio %d exception_prio %d" | ||
162 | nvic_recompute_state_secure(int vectpending, bool vectpending_is_s_banked, int vectpending_prio, int exception_prio) "NVIC state recomputed: vectpending %d is_s_banked %d vectpending_prio %d exception_prio %d" | ||
163 | -nvic_set_prio(int irq, uint8_t prio) "NVIC set irq %d priority %d" | ||
164 | +nvic_set_prio(int irq, bool secure, uint8_t prio) "NVIC set irq %d secure-bank %d priority %d" | ||
165 | nvic_irq_update(int vectpending, int pendprio, int exception_prio, int level) "NVIC vectpending %d pending prio %d exception_prio %d: setting irq line to %d" | ||
166 | nvic_escalate_prio(int irq, int irqprio, int runprio) "NVIC escalating irq %d to HardFault: insufficient priority %d >= %d" | ||
167 | nvic_escalate_disabled(int irq) "NVIC escalating irq %d to HardFault: disabled" | ||
168 | -- | 32 | -- |
169 | 2.7.4 | 33 | 2.20.1 |
170 | 34 | ||
171 | 35 | diff view generated by jsdifflib |
1 | Don't use the old_mmio in the memory region ops struct. | 1 | The magic value pushed onto the callee stack as an integrity |
---|---|---|---|
2 | check is different if floating point is present. | ||
2 | 3 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 1505580378-9044-4-git-send-email-peter.maydell@linaro.org | 6 | Message-id: 20190416125744.27770-15-peter.maydell@linaro.org |
6 | --- | 7 | --- |
7 | hw/timer/omap_synctimer.c | 35 +++++++++++++++++++++-------------- | 8 | target/arm/helper.c | 22 +++++++++++++++++++--- |
8 | 1 file changed, 21 insertions(+), 14 deletions(-) | 9 | 1 file changed, 19 insertions(+), 3 deletions(-) |
9 | 10 | ||
10 | diff --git a/hw/timer/omap_synctimer.c b/hw/timer/omap_synctimer.c | 11 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
11 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/hw/timer/omap_synctimer.c | 13 | --- a/target/arm/helper.c |
13 | +++ b/hw/timer/omap_synctimer.c | 14 | +++ b/target/arm/helper.c |
14 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_synctimer_readh(void *opaque, hwaddr addr) | 15 | @@ -XXX,XX +XXX,XX @@ load_fail: |
15 | } | 16 | return false; |
16 | } | 17 | } |
17 | 18 | ||
18 | -static void omap_synctimer_write(void *opaque, hwaddr addr, | 19 | +static uint32_t v7m_integrity_sig(CPUARMState *env, uint32_t lr) |
19 | - uint32_t value) | ||
20 | +static uint64_t omap_synctimer_readfn(void *opaque, hwaddr addr, | ||
21 | + unsigned size) | ||
22 | +{ | 20 | +{ |
23 | + switch (size) { | 21 | + /* |
24 | + case 1: | 22 | + * Return the integrity signature value for the callee-saves |
25 | + return omap_badwidth_read32(opaque, addr); | 23 | + * stack frame section. @lr is the exception return payload/LR value |
26 | + case 2: | 24 | + * whose FType bit forms bit 0 of the signature if FP is present. |
27 | + return omap_synctimer_readh(opaque, addr); | 25 | + */ |
28 | + case 4: | 26 | + uint32_t sig = 0xfefa125a; |
29 | + return omap_synctimer_readw(opaque, addr); | 27 | + |
30 | + default: | 28 | + if (!arm_feature(env, ARM_FEATURE_VFP) || (lr & R_V7M_EXCRET_FTYPE_MASK)) { |
31 | + g_assert_not_reached(); | 29 | + sig |= 1; |
32 | + } | 30 | + } |
31 | + return sig; | ||
33 | +} | 32 | +} |
34 | + | 33 | + |
35 | +static void omap_synctimer_writefn(void *opaque, hwaddr addr, | 34 | static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, |
36 | + uint64_t value, unsigned size) | 35 | bool ignore_faults) |
37 | { | 36 | { |
38 | OMAP_BAD_REG(addr); | 37 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, |
39 | } | 38 | bool stacked_ok; |
40 | 39 | uint32_t limit; | |
41 | static const MemoryRegionOps omap_synctimer_ops = { | 40 | bool want_psp; |
42 | - .old_mmio = { | 41 | + uint32_t sig; |
43 | - .read = { | 42 | |
44 | - omap_badwidth_read32, | 43 | if (dotailchain) { |
45 | - omap_synctimer_readh, | 44 | bool mode = lr & R_V7M_EXCRET_MODE_MASK; |
46 | - omap_synctimer_readw, | 45 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, |
47 | - }, | 46 | /* Write as much of the stack frame as we can. A write failure may |
48 | - .write = { | 47 | * cause us to pend a derived exception. |
49 | - omap_badwidth_write32, | 48 | */ |
50 | - omap_synctimer_write, | 49 | + sig = v7m_integrity_sig(env, lr); |
51 | - omap_synctimer_write, | 50 | stacked_ok = |
52 | - }, | 51 | - v7m_stack_write(cpu, frameptr, 0xfefa125b, mmu_idx, ignore_faults) && |
53 | - }, | 52 | + v7m_stack_write(cpu, frameptr, sig, mmu_idx, ignore_faults) && |
54 | + .read = omap_synctimer_readfn, | 53 | v7m_stack_write(cpu, frameptr + 0x8, env->regs[4], mmu_idx, |
55 | + .write = omap_synctimer_writefn, | 54 | ignore_faults) && |
56 | + .valid.min_access_size = 1, | 55 | v7m_stack_write(cpu, frameptr + 0xc, env->regs[5], mmu_idx, |
57 | + .valid.max_access_size = 4, | 56 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) |
58 | .endianness = DEVICE_NATIVE_ENDIAN, | 57 | if (return_to_secure && |
59 | }; | 58 | ((excret & R_V7M_EXCRET_ES_MASK) == 0 || |
60 | 59 | (excret & R_V7M_EXCRET_DCRS_MASK) == 0)) { | |
60 | - uint32_t expected_sig = 0xfefa125b; | ||
61 | uint32_t actual_sig; | ||
62 | |||
63 | pop_ok = v7m_stack_read(cpu, &actual_sig, frameptr, mmu_idx); | ||
64 | |||
65 | - if (pop_ok && expected_sig != actual_sig) { | ||
66 | + if (pop_ok && v7m_integrity_sig(env, excret) != actual_sig) { | ||
67 | /* Take a SecureFault on the current stack */ | ||
68 | env->v7m.sfsr |= R_V7M_SFSR_INVIS_MASK; | ||
69 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
61 | -- | 70 | -- |
62 | 2.7.4 | 71 | 2.20.1 |
63 | 72 | ||
64 | 73 | diff view generated by jsdifflib |
1 | When escalating to HardFault, we must go into Lockup if we | 1 | Handle floating point registers in exception return. |
---|---|---|---|
2 | can't take the synchronous HardFault because the current | 2 | This corresponds to pseudocode functions ValidateExceptionReturn(), |
3 | execution priority is already at or below the priority of | 3 | ExceptionReturn(), PopStack() and ConsumeExcStackFrame(). |
4 | HardFault. In v7M HF is always priority -1 so a simple < 0 | ||
5 | comparison sufficed; in v8M the priority of HardFault can | ||
6 | vary depending on whether it is a Secure or NonSecure | ||
7 | HardFault, so we must check against the priority of the | ||
8 | HardFault exception vector we're about to use. | ||
9 | 4 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Message-id: 1505240046-11454-13-git-send-email-peter.maydell@linaro.org | 7 | Message-id: 20190416125744.27770-16-peter.maydell@linaro.org |
13 | --- | 8 | --- |
14 | hw/intc/armv7m_nvic.c | 23 ++++++++++++----------- | 9 | target/arm/helper.c | 142 +++++++++++++++++++++++++++++++++++++++++++- |
15 | 1 file changed, 12 insertions(+), 11 deletions(-) | 10 | 1 file changed, 141 insertions(+), 1 deletion(-) |
16 | 11 | ||
17 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 12 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
18 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/intc/armv7m_nvic.c | 14 | --- a/target/arm/helper.c |
20 | +++ b/hw/intc/armv7m_nvic.c | 15 | +++ b/target/arm/helper.c |
21 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | 16 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) |
17 | bool rettobase = false; | ||
18 | bool exc_secure = false; | ||
19 | bool return_to_secure; | ||
20 | + bool ftype; | ||
21 | + bool restore_s16_s31; | ||
22 | |||
23 | /* If we're not in Handler mode then jumps to magic exception-exit | ||
24 | * addresses don't have magic behaviour. However for the v8M | ||
25 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
26 | excret); | ||
27 | } | ||
28 | |||
29 | + ftype = excret & R_V7M_EXCRET_FTYPE_MASK; | ||
30 | + | ||
31 | + if (!arm_feature(env, ARM_FEATURE_VFP) && !ftype) { | ||
32 | + qemu_log_mask(LOG_GUEST_ERROR, "M profile: zero FTYPE in exception " | ||
33 | + "exit PC value 0x%" PRIx32 " is UNPREDICTABLE " | ||
34 | + "if FPU not present\n", | ||
35 | + excret); | ||
36 | + ftype = true; | ||
37 | + } | ||
38 | + | ||
39 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
40 | /* EXC_RETURN.ES validation check (R_SMFL). We must do this before | ||
41 | * we pick which FAULTMASK to clear. | ||
42 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
43 | */ | ||
44 | write_v7m_control_spsel_for_secstate(env, return_to_sp_process, exc_secure); | ||
45 | |||
46 | + /* | ||
47 | + * Clear scratch FP values left in caller saved registers; this | ||
48 | + * must happen before any kind of tail chaining. | ||
49 | + */ | ||
50 | + if ((env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_CLRONRET_MASK) && | ||
51 | + (env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK)) { | ||
52 | + if (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPACT_MASK) { | ||
53 | + env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK; | ||
54 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
55 | + qemu_log_mask(CPU_LOG_INT, "...taking SecureFault on existing " | ||
56 | + "stackframe: error during lazy state deactivation\n"); | ||
57 | + v7m_exception_taken(cpu, excret, true, false); | ||
58 | + return; | ||
59 | + } else { | ||
60 | + /* Clear s0..s15 and FPSCR */ | ||
61 | + int i; | ||
62 | + | ||
63 | + for (i = 0; i < 16; i += 2) { | ||
64 | + *aa32_vfp_dreg(env, i / 2) = 0; | ||
65 | + } | ||
66 | + vfp_set_fpscr(env, 0); | ||
67 | + } | ||
68 | + } | ||
69 | + | ||
70 | if (sfault) { | ||
71 | env->v7m.sfsr |= R_V7M_SFSR_INVER_MASK; | ||
72 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
73 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
74 | } | ||
22 | } | 75 | } |
23 | 76 | ||
24 | if (escalate) { | 77 | + if (!ftype) { |
25 | - if (running < 0) { | 78 | + /* FP present and we need to handle it */ |
26 | - /* We want to escalate to HardFault but we can't take a | 79 | + if (!return_to_secure && |
27 | - * synchronous HardFault at this point either. This is a | 80 | + (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPACT_MASK)) { |
28 | - * Lockup condition due to a guest bug. We don't model | 81 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); |
29 | - * Lockup, so report via cpu_abort() instead. | 82 | + env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK; |
30 | - */ | 83 | + qemu_log_mask(CPU_LOG_INT, |
31 | - cpu_abort(&s->cpu->parent_obj, | 84 | + "...taking SecureFault on existing stackframe: " |
32 | - "Lockup: can't escalate %d to HardFault " | 85 | + "Secure LSPACT set but exception return is " |
33 | - "(current priority %d)\n", irq, running); | 86 | + "not to secure state\n"); |
34 | - } | 87 | + v7m_exception_taken(cpu, excret, true, false); |
35 | 88 | + return; | |
36 | - /* We can do the escalation, so we take HardFault instead. | ||
37 | + /* We need to escalate this exception to a synchronous HardFault. | ||
38 | * If BFHFNMINS is set then we escalate to the banked HF for | ||
39 | * the target security state of the original exception; otherwise | ||
40 | * we take a Secure HardFault. | ||
41 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | ||
42 | } else { | ||
43 | vec = &s->vectors[irq]; | ||
44 | } | ||
45 | + if (running <= vec->prio) { | ||
46 | + /* We want to escalate to HardFault but we can't take the | ||
47 | + * synchronous HardFault at this point either. This is a | ||
48 | + * Lockup condition due to a guest bug. We don't model | ||
49 | + * Lockup, so report via cpu_abort() instead. | ||
50 | + */ | ||
51 | + cpu_abort(&s->cpu->parent_obj, | ||
52 | + "Lockup: can't escalate %d to HardFault " | ||
53 | + "(current priority %d)\n", irq, running); | ||
54 | + } | 89 | + } |
55 | + | 90 | + |
56 | /* HF may be banked but there is only one shared HFSR */ | 91 | + restore_s16_s31 = return_to_secure && |
57 | s->cpu->env.v7m.hfsr |= R_V7M_HFSR_FORCED_MASK; | 92 | + (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK); |
58 | } | 93 | + |
94 | + if (env->v7m.fpccr[return_to_secure] & R_V7M_FPCCR_LSPACT_MASK) { | ||
95 | + /* State in FPU is still valid, just clear LSPACT */ | ||
96 | + env->v7m.fpccr[return_to_secure] &= ~R_V7M_FPCCR_LSPACT_MASK; | ||
97 | + } else { | ||
98 | + int i; | ||
99 | + uint32_t fpscr; | ||
100 | + bool cpacr_pass, nsacr_pass; | ||
101 | + | ||
102 | + cpacr_pass = v7m_cpacr_pass(env, return_to_secure, | ||
103 | + return_to_priv); | ||
104 | + nsacr_pass = return_to_secure || | ||
105 | + extract32(env->v7m.nsacr, 10, 1); | ||
106 | + | ||
107 | + if (!cpacr_pass) { | ||
108 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, | ||
109 | + return_to_secure); | ||
110 | + env->v7m.cfsr[return_to_secure] |= R_V7M_CFSR_NOCP_MASK; | ||
111 | + qemu_log_mask(CPU_LOG_INT, | ||
112 | + "...taking UsageFault on existing " | ||
113 | + "stackframe: CPACR.CP10 prevents unstacking " | ||
114 | + "FP regs\n"); | ||
115 | + v7m_exception_taken(cpu, excret, true, false); | ||
116 | + return; | ||
117 | + } else if (!nsacr_pass) { | ||
118 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, true); | ||
119 | + env->v7m.cfsr[M_REG_S] |= R_V7M_CFSR_INVPC_MASK; | ||
120 | + qemu_log_mask(CPU_LOG_INT, | ||
121 | + "...taking Secure UsageFault on existing " | ||
122 | + "stackframe: NSACR.CP10 prevents unstacking " | ||
123 | + "FP regs\n"); | ||
124 | + v7m_exception_taken(cpu, excret, true, false); | ||
125 | + return; | ||
126 | + } | ||
127 | + | ||
128 | + for (i = 0; i < (restore_s16_s31 ? 32 : 16); i += 2) { | ||
129 | + uint32_t slo, shi; | ||
130 | + uint64_t dn; | ||
131 | + uint32_t faddr = frameptr + 0x20 + 4 * i; | ||
132 | + | ||
133 | + if (i >= 16) { | ||
134 | + faddr += 8; /* Skip the slot for the FPSCR */ | ||
135 | + } | ||
136 | + | ||
137 | + pop_ok = pop_ok && | ||
138 | + v7m_stack_read(cpu, &slo, faddr, mmu_idx) && | ||
139 | + v7m_stack_read(cpu, &shi, faddr + 4, mmu_idx); | ||
140 | + | ||
141 | + if (!pop_ok) { | ||
142 | + break; | ||
143 | + } | ||
144 | + | ||
145 | + dn = (uint64_t)shi << 32 | slo; | ||
146 | + *aa32_vfp_dreg(env, i / 2) = dn; | ||
147 | + } | ||
148 | + pop_ok = pop_ok && | ||
149 | + v7m_stack_read(cpu, &fpscr, frameptr + 0x60, mmu_idx); | ||
150 | + if (pop_ok) { | ||
151 | + vfp_set_fpscr(env, fpscr); | ||
152 | + } | ||
153 | + if (!pop_ok) { | ||
154 | + /* | ||
155 | + * These regs are 0 if security extension present; | ||
156 | + * otherwise merely UNKNOWN. We zero always. | ||
157 | + */ | ||
158 | + for (i = 0; i < (restore_s16_s31 ? 32 : 16); i += 2) { | ||
159 | + *aa32_vfp_dreg(env, i / 2) = 0; | ||
160 | + } | ||
161 | + vfp_set_fpscr(env, 0); | ||
162 | + } | ||
163 | + } | ||
164 | + } | ||
165 | + env->v7m.control[M_REG_S] = FIELD_DP32(env->v7m.control[M_REG_S], | ||
166 | + V7M_CONTROL, FPCA, !ftype); | ||
167 | + | ||
168 | /* Commit to consuming the stack frame */ | ||
169 | frameptr += 0x20; | ||
170 | + if (!ftype) { | ||
171 | + frameptr += 0x48; | ||
172 | + if (restore_s16_s31) { | ||
173 | + frameptr += 0x40; | ||
174 | + } | ||
175 | + } | ||
176 | /* Undo stack alignment (the SPREALIGN bit indicates that the original | ||
177 | * pre-exception SP was not 8-aligned and we added a padding word to | ||
178 | * align it, so we undo this by ORing in the bit that increases it | ||
179 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
180 | *frame_sp_p = frameptr; | ||
181 | } | ||
182 | /* This xpsr_write() will invalidate frame_sp_p as it may switch stack */ | ||
183 | - xpsr_write(env, xpsr, ~XPSR_SPREALIGN); | ||
184 | + xpsr_write(env, xpsr, ~(XPSR_SPREALIGN | XPSR_SFPA)); | ||
185 | + | ||
186 | + if (env->v7m.secure) { | ||
187 | + bool sfpa = xpsr & XPSR_SFPA; | ||
188 | + | ||
189 | + env->v7m.control[M_REG_S] = FIELD_DP32(env->v7m.control[M_REG_S], | ||
190 | + V7M_CONTROL, SFPA, sfpa); | ||
191 | + } | ||
192 | |||
193 | /* The restored xPSR exception field will be zero if we're | ||
194 | * resuming in Thread mode. If that doesn't match what the | ||
59 | -- | 195 | -- |
60 | 2.7.4 | 196 | 2.20.1 |
61 | 197 | ||
62 | 198 | diff view generated by jsdifflib |
1 | For v8M, the NVIC has a new set of registers per interrupt, | 1 | Move the NS TBFLAG down from bit 19 to bit 6, which has not |
---|---|---|---|
2 | NVIC_ITNS<n>. These determine whether the interrupt targets Secure | 2 | been used since commit c1e3781090b9d36c60 in 2015, when we |
3 | or Non-secure state. Implement the register read/write code for | 3 | started passing the entire MMU index in the TB flags rather |
4 | these, and make them cause NVIC_IABR, NVIC_ICER, NVIC_ISER, | 4 | than just a 'privilege level' bit. |
5 | NVIC_ICPR, NVIC_IPR and NVIC_ISPR to RAZ/WI for non-secure | 5 | |
6 | accesses to fields corresponding to interrupts which are | 6 | This rearrangement is not strictly necessary, but means that |
7 | configured to target secure state. | 7 | we can put M-profile-only bits next to each other rather |
8 | than scattered across the flag word. | ||
8 | 9 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Message-id: 1505240046-11454-8-git-send-email-peter.maydell@linaro.org | 12 | Message-id: 20190416125744.27770-17-peter.maydell@linaro.org |
12 | --- | 13 | --- |
13 | include/hw/intc/armv7m_nvic.h | 3 ++ | 14 | target/arm/cpu.h | 11 ++++++----- |
14 | hw/intc/armv7m_nvic.c | 74 +++++++++++++++++++++++++++++++++++++++---- | 15 | 1 file changed, 6 insertions(+), 5 deletions(-) |
15 | 2 files changed, 70 insertions(+), 7 deletions(-) | ||
16 | 16 | ||
17 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h | 17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
18 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/hw/intc/armv7m_nvic.h | 19 | --- a/target/arm/cpu.h |
20 | +++ b/include/hw/intc/armv7m_nvic.h | 20 | +++ b/target/arm/cpu.h |
21 | @@ -XXX,XX +XXX,XX @@ typedef struct NVICState { | 21 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_ANY, BE_DATA, 23, 1) |
22 | /* The PRIGROUP field in AIRCR is banked */ | 22 | FIELD(TBFLAG_A32, THUMB, 0, 1) |
23 | uint32_t prigroup[M_REG_NUM_BANKS]; | 23 | FIELD(TBFLAG_A32, VECLEN, 1, 3) |
24 | 24 | FIELD(TBFLAG_A32, VECSTRIDE, 4, 2) | |
25 | + /* v8M NVIC_ITNS state (stored as a bool per bit) */ | 25 | +/* |
26 | + bool itns[NVIC_MAX_VECTORS]; | 26 | + * Indicates whether cp register reads and writes by guest code should access |
27 | + | 27 | + * the secure or nonsecure bank of banked registers; note that this is not |
28 | /* The following fields are all cached state that can be recalculated | 28 | + * the same thing as the current security state of the processor! |
29 | * from the vectors[] and sec_vectors[] arrays and the prigroup field: | 29 | + */ |
30 | * - vectpending | 30 | +FIELD(TBFLAG_A32, NS, 6, 1) |
31 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 31 | FIELD(TBFLAG_A32, VFPEN, 7, 1) |
32 | index XXXXXXX..XXXXXXX 100644 | 32 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) |
33 | --- a/hw/intc/armv7m_nvic.c | 33 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) |
34 | +++ b/hw/intc/armv7m_nvic.c | 34 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, SCTLR_B, 16, 1) |
35 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 35 | * checks on the other bits at runtime |
36 | switch (offset) { | 36 | */ |
37 | case 4: /* Interrupt Control Type. */ | 37 | FIELD(TBFLAG_A32, XSCALE_CPAR, 17, 2) |
38 | return ((s->num_irq - NVIC_FIRST_IRQ) / 32) - 1; | 38 | -/* Indicates whether cp register reads and writes by guest code should access |
39 | + case 0x380 ... 0x3bf: /* NVIC_ITNS<n> */ | 39 | - * the secure or nonsecure bank of banked registers; note that this is not |
40 | + { | 40 | - * the same thing as the current security state of the processor! |
41 | + int startvec = 32 * (offset - 0x380) + NVIC_FIRST_IRQ; | 41 | - */ |
42 | + int i; | 42 | -FIELD(TBFLAG_A32, NS, 19, 1) |
43 | + | 43 | /* For M profile only, Handler (ie not Thread) mode */ |
44 | + if (!arm_feature(&cpu->env, ARM_FEATURE_V8)) { | 44 | FIELD(TBFLAG_A32, HANDLER, 21, 1) |
45 | + goto bad_offset; | 45 | /* For M profile only, whether we should generate stack-limit checks */ |
46 | + } | ||
47 | + if (!attrs.secure) { | ||
48 | + return 0; | ||
49 | + } | ||
50 | + val = 0; | ||
51 | + for (i = 0; i < 32 && startvec + i < s->num_irq; i++) { | ||
52 | + if (s->itns[startvec + i]) { | ||
53 | + val |= (1 << i); | ||
54 | + } | ||
55 | + } | ||
56 | + return val; | ||
57 | + } | ||
58 | case 0xd00: /* CPUID Base. */ | ||
59 | return cpu->midr; | ||
60 | case 0xd04: /* Interrupt Control State. */ | ||
61 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
62 | ARMCPU *cpu = s->cpu; | ||
63 | |||
64 | switch (offset) { | ||
65 | + case 0x380 ... 0x3bf: /* NVIC_ITNS<n> */ | ||
66 | + { | ||
67 | + int startvec = 32 * (offset - 0x380) + NVIC_FIRST_IRQ; | ||
68 | + int i; | ||
69 | + | ||
70 | + if (!arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
71 | + goto bad_offset; | ||
72 | + } | ||
73 | + if (!attrs.secure) { | ||
74 | + break; | ||
75 | + } | ||
76 | + for (i = 0; i < 32 && startvec + i < s->num_irq; i++) { | ||
77 | + s->itns[startvec + i] = (value >> i) & 1; | ||
78 | + } | ||
79 | + nvic_irq_update(s); | ||
80 | + break; | ||
81 | + } | ||
82 | case 0xd04: /* Interrupt Control State. */ | ||
83 | if (value & (1 << 31)) { | ||
84 | armv7m_nvic_set_pending(s, ARMV7M_EXCP_NMI); | ||
85 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | ||
86 | startvec = offset - 0x180 + NVIC_FIRST_IRQ; /* vector # */ | ||
87 | |||
88 | for (i = 0, end = size * 8; i < end && startvec + i < s->num_irq; i++) { | ||
89 | - if (s->vectors[startvec + i].enabled) { | ||
90 | + if (s->vectors[startvec + i].enabled && | ||
91 | + (attrs.secure || s->itns[startvec + i])) { | ||
92 | val |= (1 << i); | ||
93 | } | ||
94 | } | ||
95 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | ||
96 | val = 0; | ||
97 | startvec = offset - 0x280 + NVIC_FIRST_IRQ; /* vector # */ | ||
98 | for (i = 0, end = size * 8; i < end && startvec + i < s->num_irq; i++) { | ||
99 | - if (s->vectors[startvec + i].pending) { | ||
100 | + if (s->vectors[startvec + i].pending && | ||
101 | + (attrs.secure || s->itns[startvec + i])) { | ||
102 | val |= (1 << i); | ||
103 | } | ||
104 | } | ||
105 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | ||
106 | startvec = offset - 0x300 + NVIC_FIRST_IRQ; /* vector # */ | ||
107 | |||
108 | for (i = 0, end = size * 8; i < end && startvec + i < s->num_irq; i++) { | ||
109 | - if (s->vectors[startvec + i].active) { | ||
110 | + if (s->vectors[startvec + i].active && | ||
111 | + (attrs.secure || s->itns[startvec + i])) { | ||
112 | val |= (1 << i); | ||
113 | } | ||
114 | } | ||
115 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | ||
116 | startvec = offset - 0x400 + NVIC_FIRST_IRQ; /* vector # */ | ||
117 | |||
118 | for (i = 0; i < size && startvec + i < s->num_irq; i++) { | ||
119 | - val |= s->vectors[startvec + i].prio << (8 * i); | ||
120 | + if (attrs.secure || s->itns[startvec + i]) { | ||
121 | + val |= s->vectors[startvec + i].prio << (8 * i); | ||
122 | + } | ||
123 | } | ||
124 | break; | ||
125 | case 0xd18 ... 0xd23: /* System Handler Priority. */ | ||
126 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | ||
127 | startvec = 8 * (offset - 0x180) + NVIC_FIRST_IRQ; | ||
128 | |||
129 | for (i = 0, end = size * 8; i < end && startvec + i < s->num_irq; i++) { | ||
130 | - if (value & (1 << i)) { | ||
131 | + if (value & (1 << i) && | ||
132 | + (attrs.secure || s->itns[startvec + i])) { | ||
133 | s->vectors[startvec + i].enabled = setval; | ||
134 | } | ||
135 | } | ||
136 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | ||
137 | startvec = 8 * (offset - 0x280) + NVIC_FIRST_IRQ; /* vector # */ | ||
138 | |||
139 | for (i = 0, end = size * 8; i < end && startvec + i < s->num_irq; i++) { | ||
140 | - if (value & (1 << i)) { | ||
141 | + if (value & (1 << i) && | ||
142 | + (attrs.secure || s->itns[startvec + i])) { | ||
143 | s->vectors[startvec + i].pending = setval; | ||
144 | } | ||
145 | } | ||
146 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | ||
147 | startvec = 8 * (offset - 0x400) + NVIC_FIRST_IRQ; /* vector # */ | ||
148 | |||
149 | for (i = 0; i < size && startvec + i < s->num_irq; i++) { | ||
150 | - set_prio(s, startvec + i, (value >> (i * 8)) & 0xff); | ||
151 | + if (attrs.secure || s->itns[startvec + i]) { | ||
152 | + set_prio(s, startvec + i, (value >> (i * 8)) & 0xff); | ||
153 | + } | ||
154 | } | ||
155 | nvic_irq_update(s); | ||
156 | return MEMTX_OK; | ||
157 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_nvic_security = { | ||
158 | VMSTATE_STRUCT_ARRAY(sec_vectors, NVICState, NVIC_INTERNAL_VECTORS, 1, | ||
159 | vmstate_VecInfo, VecInfo), | ||
160 | VMSTATE_UINT32(prigroup[M_REG_S], NVICState), | ||
161 | + VMSTATE_BOOL_ARRAY(itns, NVICState, NVIC_MAX_VECTORS), | ||
162 | VMSTATE_END_OF_LIST() | ||
163 | } | ||
164 | }; | ||
165 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | ||
166 | s->vectpending = 0; | ||
167 | s->vectpending_is_s_banked = false; | ||
168 | s->vectpending_prio = NVIC_NOEXC_PRIO; | ||
169 | + | ||
170 | + if (arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY)) { | ||
171 | + memset(s->itns, 0, sizeof(s->itns)); | ||
172 | + } else { | ||
173 | + /* This state is constant and not guest accessible in a non-security | ||
174 | + * NVIC; we set the bits to true to avoid having to do a feature | ||
175 | + * bit check in the NVIC enable/pend/etc register accessors. | ||
176 | + */ | ||
177 | + int i; | ||
178 | + | ||
179 | + for (i = NVIC_FIRST_IRQ; i < ARRAY_SIZE(s->itns); i++) { | ||
180 | + s->itns[i] = true; | ||
181 | + } | ||
182 | + } | ||
183 | } | ||
184 | |||
185 | static void nvic_systick_trigger(void *opaque, int n, int level) | ||
186 | -- | 46 | -- |
187 | 2.7.4 | 47 | 2.20.1 |
188 | 48 | ||
189 | 49 | diff view generated by jsdifflib |
1 | The Application Interrupt and Reset Control Register has some changes | 1 | We are close to running out of TB flags for AArch32; we could |
---|---|---|---|
2 | for v8M: | 2 | start using the cs_base word, but before we do that we can |
3 | * new bits SYSRESETREQS, BFHFNMINS and PRIS: these all have | 3 | economise on our usage by sharing the same bits for the VFP |
4 | real state if the security extension is implemented and otherwise | 4 | VECSTRIDE field and the XScale XSCALE_CPAR field. This |
5 | are constant | 5 | works because no XScale CPU ever had VFP. |
6 | * the PRIGROUP field is banked between security states | ||
7 | * non-secure code can be blocked from using the SYSRESET bit | ||
8 | to reset the system if SYSRESETREQS is set | ||
9 | |||
10 | Implement the new state and the changes to register read and write. | ||
11 | For the moment we ignore the effects of the secure PRIGROUP. | ||
12 | We will implement the effects of PRIS and BFHFNMIS later. | ||
13 | 6 | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
16 | Message-id: 1505240046-11454-6-git-send-email-peter.maydell@linaro.org | 9 | Message-id: 20190416125744.27770-18-peter.maydell@linaro.org |
17 | --- | 10 | --- |
18 | include/hw/intc/armv7m_nvic.h | 3 ++- | 11 | target/arm/cpu.h | 10 ++++++---- |
19 | target/arm/cpu.h | 12 +++++++++++ | 12 | target/arm/cpu.c | 7 +++++++ |
20 | hw/intc/armv7m_nvic.c | 49 +++++++++++++++++++++++++++++++++---------- | 13 | target/arm/helper.c | 6 +++++- |
21 | target/arm/cpu.c | 7 +++++++ | 14 | target/arm/translate.c | 9 +++++++-- |
22 | 4 files changed, 59 insertions(+), 12 deletions(-) | 15 | 4 files changed, 25 insertions(+), 7 deletions(-) |
23 | 16 | ||
24 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/include/hw/intc/armv7m_nvic.h | ||
27 | +++ b/include/hw/intc/armv7m_nvic.h | ||
28 | @@ -XXX,XX +XXX,XX @@ typedef struct NVICState { | ||
29 | * Entries in sec_vectors[] for non-banked exception numbers are unused. | ||
30 | */ | ||
31 | VecInfo sec_vectors[NVIC_INTERNAL_VECTORS]; | ||
32 | - uint32_t prigroup; | ||
33 | + /* The PRIGROUP field in AIRCR is banked */ | ||
34 | + uint32_t prigroup[M_REG_NUM_BANKS]; | ||
35 | |||
36 | /* The following fields are all cached state that can be recalculated | ||
37 | * from the vectors[] and sec_vectors[] arrays and the prigroup field: | ||
38 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
39 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
40 | --- a/target/arm/cpu.h | 19 | --- a/target/arm/cpu.h |
41 | +++ b/target/arm/cpu.h | 20 | +++ b/target/arm/cpu.h |
42 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 21 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_ANY, BE_DATA, 23, 1) |
43 | int exception; | 22 | FIELD(TBFLAG_A32, THUMB, 0, 1) |
44 | uint32_t primask[M_REG_NUM_BANKS]; | 23 | FIELD(TBFLAG_A32, VECLEN, 1, 3) |
45 | uint32_t faultmask[M_REG_NUM_BANKS]; | 24 | FIELD(TBFLAG_A32, VECSTRIDE, 4, 2) |
46 | + uint32_t aircr; /* only holds r/w state if security extn implemented */ | 25 | +/* |
47 | uint32_t secure; /* Is CPU in Secure state? (not guest visible) */ | 26 | + * We store the bottom two bits of the CPAR as TB flags and handle |
48 | } v7m; | 27 | + * checks on the other bits at runtime. This shares the same bits as |
49 | 28 | + * VECSTRIDE, which is OK as no XScale CPU has VFP. | |
50 | @@ -XXX,XX +XXX,XX @@ FIELD(V7M_CCR, STKALIGN, 9, 1) | 29 | + */ |
51 | FIELD(V7M_CCR, DC, 16, 1) | 30 | +FIELD(TBFLAG_A32, XSCALE_CPAR, 4, 2) |
52 | FIELD(V7M_CCR, IC, 17, 1) | 31 | /* |
53 | 32 | * Indicates whether cp register reads and writes by guest code should access | |
54 | +/* V7M AIRCR bits */ | 33 | * the secure or nonsecure bank of banked registers; note that this is not |
55 | +FIELD(V7M_AIRCR, VECTRESET, 0, 1) | 34 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, NS, 6, 1) |
56 | +FIELD(V7M_AIRCR, VECTCLRACTIVE, 1, 1) | 35 | FIELD(TBFLAG_A32, VFPEN, 7, 1) |
57 | +FIELD(V7M_AIRCR, SYSRESETREQ, 2, 1) | 36 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) |
58 | +FIELD(V7M_AIRCR, SYSRESETREQS, 3, 1) | 37 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) |
59 | +FIELD(V7M_AIRCR, PRIGROUP, 8, 3) | 38 | -/* We store the bottom two bits of the CPAR as TB flags and handle |
60 | +FIELD(V7M_AIRCR, BFHFNMINS, 13, 1) | 39 | - * checks on the other bits at runtime |
61 | +FIELD(V7M_AIRCR, PRIS, 14, 1) | 40 | - */ |
62 | +FIELD(V7M_AIRCR, ENDIANNESS, 15, 1) | 41 | -FIELD(TBFLAG_A32, XSCALE_CPAR, 17, 2) |
63 | +FIELD(V7M_AIRCR, VECTKEY, 16, 16) | 42 | /* For M profile only, Handler (ie not Thread) mode */ |
64 | + | 43 | FIELD(TBFLAG_A32, HANDLER, 21, 1) |
65 | /* V7M CFSR bits for MMFSR */ | 44 | /* For M profile only, whether we should generate stack-limit checks */ |
66 | FIELD(V7M_CFSR, IACCVIOL, 0, 1) | ||
67 | FIELD(V7M_CFSR, DACCVIOL, 1, 1) | ||
68 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/hw/intc/armv7m_nvic.c | ||
71 | +++ b/hw/intc/armv7m_nvic.c | ||
72 | @@ -XXX,XX +XXX,XX @@ static bool nvic_isrpending(NVICState *s) | ||
73 | */ | ||
74 | static inline uint32_t nvic_gprio_mask(NVICState *s) | ||
75 | { | ||
76 | - return ~0U << (s->prigroup + 1); | ||
77 | + return ~0U << (s->prigroup[M_REG_NS] + 1); | ||
78 | } | ||
79 | |||
80 | /* Recompute vectpending and exception_prio */ | ||
81 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
82 | return val; | ||
83 | case 0xd08: /* Vector Table Offset. */ | ||
84 | return cpu->env.v7m.vecbase[attrs.secure]; | ||
85 | - case 0xd0c: /* Application Interrupt/Reset Control. */ | ||
86 | - return 0xfa050000 | (s->prigroup << 8); | ||
87 | + case 0xd0c: /* Application Interrupt/Reset Control (AIRCR) */ | ||
88 | + val = 0xfa050000 | (s->prigroup[attrs.secure] << 8); | ||
89 | + if (attrs.secure) { | ||
90 | + /* s->aircr stores PRIS, BFHFNMINS, SYSRESETREQS */ | ||
91 | + val |= cpu->env.v7m.aircr; | ||
92 | + } else { | ||
93 | + if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
94 | + /* BFHFNMINS is R/O from NS; other bits are RAZ/WI. If | ||
95 | + * security isn't supported then BFHFNMINS is RAO (and | ||
96 | + * the bit in env.v7m.aircr is always set). | ||
97 | + */ | ||
98 | + val |= cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK; | ||
99 | + } | ||
100 | + } | ||
101 | + return val; | ||
102 | case 0xd10: /* System Control. */ | ||
103 | /* TODO: Implement SLEEPONEXIT. */ | ||
104 | return 0; | ||
105 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
106 | case 0xd08: /* Vector Table Offset. */ | ||
107 | cpu->env.v7m.vecbase[attrs.secure] = value & 0xffffff80; | ||
108 | break; | ||
109 | - case 0xd0c: /* Application Interrupt/Reset Control. */ | ||
110 | - if ((value >> 16) == 0x05fa) { | ||
111 | - if (value & 4) { | ||
112 | - qemu_irq_pulse(s->sysresetreq); | ||
113 | + case 0xd0c: /* Application Interrupt/Reset Control (AIRCR) */ | ||
114 | + if ((value >> R_V7M_AIRCR_VECTKEY_SHIFT) == 0x05fa) { | ||
115 | + if (value & R_V7M_AIRCR_SYSRESETREQ_MASK) { | ||
116 | + if (attrs.secure || | ||
117 | + !(cpu->env.v7m.aircr & R_V7M_AIRCR_SYSRESETREQS_MASK)) { | ||
118 | + qemu_irq_pulse(s->sysresetreq); | ||
119 | + } | ||
120 | } | ||
121 | - if (value & 2) { | ||
122 | + if (value & R_V7M_AIRCR_VECTCLRACTIVE_MASK) { | ||
123 | qemu_log_mask(LOG_GUEST_ERROR, | ||
124 | "Setting VECTCLRACTIVE when not in DEBUG mode " | ||
125 | "is UNPREDICTABLE\n"); | ||
126 | } | ||
127 | - if (value & 1) { | ||
128 | + if (value & R_V7M_AIRCR_VECTRESET_MASK) { | ||
129 | + /* NB: this bit is RES0 in v8M */ | ||
130 | qemu_log_mask(LOG_GUEST_ERROR, | ||
131 | "Setting VECTRESET when not in DEBUG mode " | ||
132 | "is UNPREDICTABLE\n"); | ||
133 | } | ||
134 | - s->prigroup = extract32(value, 8, 3); | ||
135 | + s->prigroup[attrs.secure] = extract32(value, | ||
136 | + R_V7M_AIRCR_PRIGROUP_SHIFT, | ||
137 | + R_V7M_AIRCR_PRIGROUP_LENGTH); | ||
138 | + if (attrs.secure) { | ||
139 | + /* These bits are only writable by secure */ | ||
140 | + cpu->env.v7m.aircr = value & | ||
141 | + (R_V7M_AIRCR_SYSRESETREQS_MASK | | ||
142 | + R_V7M_AIRCR_BFHFNMINS_MASK | | ||
143 | + R_V7M_AIRCR_PRIS_MASK); | ||
144 | + } | ||
145 | nvic_irq_update(s); | ||
146 | } | ||
147 | break; | ||
148 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_nvic_security = { | ||
149 | .fields = (VMStateField[]) { | ||
150 | VMSTATE_STRUCT_ARRAY(sec_vectors, NVICState, NVIC_INTERNAL_VECTORS, 1, | ||
151 | vmstate_VecInfo, VecInfo), | ||
152 | + VMSTATE_UINT32(prigroup[M_REG_S], NVICState), | ||
153 | VMSTATE_END_OF_LIST() | ||
154 | } | ||
155 | }; | ||
156 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_nvic = { | ||
157 | .fields = (VMStateField[]) { | ||
158 | VMSTATE_STRUCT_ARRAY(vectors, NVICState, NVIC_MAX_VECTORS, 1, | ||
159 | vmstate_VecInfo, VecInfo), | ||
160 | - VMSTATE_UINT32(prigroup, NVICState), | ||
161 | + VMSTATE_UINT32(prigroup[M_REG_NS], NVICState), | ||
162 | VMSTATE_END_OF_LIST() | ||
163 | }, | ||
164 | .subsections = (const VMStateDescription*[]) { | ||
165 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 45 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
166 | index XXXXXXX..XXXXXXX 100644 | 46 | index XXXXXXX..XXXXXXX 100644 |
167 | --- a/target/arm/cpu.c | 47 | --- a/target/arm/cpu.c |
168 | +++ b/target/arm/cpu.c | 48 | +++ b/target/arm/cpu.c |
169 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | 49 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
170 | 50 | set_feature(env, ARM_FEATURE_THUMB_DSP); | |
171 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | 51 | } |
172 | env->v7m.secure = true; | 52 | |
173 | + } else { | 53 | + /* |
174 | + /* This bit resets to 0 if security is supported, but 1 if | 54 | + * We rely on no XScale CPU having VFP so we can use the same bits in the |
175 | + * it is not. The bit is not present in v7M, but we set it | 55 | + * TB flags field for VECSTRIDE and XSCALE_CPAR. |
176 | + * here so we can avoid having to make checks on it conditional | 56 | + */ |
177 | + * on ARM_FEATURE_V8 (we don't let the guest see the bit). | 57 | + assert(!(arm_feature(env, ARM_FEATURE_VFP) && |
178 | + */ | 58 | + arm_feature(env, ARM_FEATURE_XSCALE))); |
179 | + env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK; | 59 | + |
60 | if (arm_feature(env, ARM_FEATURE_V7) && | ||
61 | !arm_feature(env, ARM_FEATURE_M) && | ||
62 | !arm_feature(env, ARM_FEATURE_PMSA)) { | ||
63 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/target/arm/helper.c | ||
66 | +++ b/target/arm/helper.c | ||
67 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
68 | || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) { | ||
69 | flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
180 | } | 70 | } |
181 | 71 | - flags = FIELD_DP32(flags, TBFLAG_A32, XSCALE_CPAR, env->cp15.c15_cpar); | |
182 | /* In v7M the reset value of this bit is IMPDEF, but ARM recommends | 72 | + /* Note that XSCALE_CPAR shares bits with VECSTRIDE */ |
73 | + if (arm_feature(env, ARM_FEATURE_XSCALE)) { | ||
74 | + flags = FIELD_DP32(flags, TBFLAG_A32, | ||
75 | + XSCALE_CPAR, env->cp15.c15_cpar); | ||
76 | + } | ||
77 | } | ||
78 | |||
79 | flags = FIELD_DP32(flags, TBFLAG_ANY, MMUIDX, arm_to_core_mmu_idx(mmu_idx)); | ||
80 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
81 | index XXXXXXX..XXXXXXX 100644 | ||
82 | --- a/target/arm/translate.c | ||
83 | +++ b/target/arm/translate.c | ||
84 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | ||
85 | dc->fp_excp_el = FIELD_EX32(tb_flags, TBFLAG_ANY, FPEXC_EL); | ||
86 | dc->vfp_enabled = FIELD_EX32(tb_flags, TBFLAG_A32, VFPEN); | ||
87 | dc->vec_len = FIELD_EX32(tb_flags, TBFLAG_A32, VECLEN); | ||
88 | - dc->vec_stride = FIELD_EX32(tb_flags, TBFLAG_A32, VECSTRIDE); | ||
89 | - dc->c15_cpar = FIELD_EX32(tb_flags, TBFLAG_A32, XSCALE_CPAR); | ||
90 | + if (arm_feature(env, ARM_FEATURE_XSCALE)) { | ||
91 | + dc->c15_cpar = FIELD_EX32(tb_flags, TBFLAG_A32, XSCALE_CPAR); | ||
92 | + dc->vec_stride = 0; | ||
93 | + } else { | ||
94 | + dc->vec_stride = FIELD_EX32(tb_flags, TBFLAG_A32, VECSTRIDE); | ||
95 | + dc->c15_cpar = 0; | ||
96 | + } | ||
97 | dc->v7m_handler_mode = FIELD_EX32(tb_flags, TBFLAG_A32, HANDLER); | ||
98 | dc->v8m_secure = arm_feature(env, ARM_FEATURE_M_SECURITY) && | ||
99 | regime_is_secure(env, dc->mmu_idx); | ||
183 | -- | 100 | -- |
184 | 2.7.4 | 101 | 2.20.1 |
185 | 102 | ||
186 | 103 | diff view generated by jsdifflib |
1 | Update armv7m_nvic_acknowledge_irq() and armv7m_nvic_complete_irq() | 1 | The M-profile FPCCR.S bit indicates the security status of |
---|---|---|---|
2 | to handle banked exceptions: | 2 | the floating point context. In the pseudocode ExecuteFPCheck() |
3 | * acknowledge needs to use the correct vector, which may be | 3 | function it is unconditionally set to match the current |
4 | in sec_vectors[] | 4 | security state whenever a floating point instruction is |
5 | * acknowledge needs to return to its caller whether the | 5 | executed. |
6 | exception should be taken to secure or non-secure state | 6 | |
7 | * complete needs its caller to tell it whether the exception | 7 | Implement this by adding a new TB flag which tracks whether |
8 | being completed is a secure one or not | 8 | FPCCR.S is different from the current security state, so |
9 | that we only need to emit the code to update it in the | ||
10 | less-common case when it is not already set correctly. | ||
11 | |||
12 | Note that we will add the handling for the other work done | ||
13 | by ExecuteFPCheck() in later commits. | ||
9 | 14 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Message-id: 1505240046-11454-20-git-send-email-peter.maydell@linaro.org | 17 | Message-id: 20190416125744.27770-19-peter.maydell@linaro.org |
13 | --- | 18 | --- |
14 | target/arm/cpu.h | 15 +++++++++++++-- | 19 | target/arm/cpu.h | 2 ++ |
15 | hw/intc/armv7m_nvic.c | 26 ++++++++++++++++++++------ | 20 | target/arm/translate.h | 1 + |
16 | target/arm/helper.c | 8 +++++--- | 21 | target/arm/helper.c | 5 +++++ |
17 | hw/intc/trace-events | 4 ++-- | 22 | target/arm/translate.c | 20 ++++++++++++++++++++ |
18 | 4 files changed, 40 insertions(+), 13 deletions(-) | 23 | 4 files changed, 28 insertions(+) |
19 | 24 | ||
20 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 25 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
21 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/cpu.h | 27 | --- a/target/arm/cpu.h |
23 | +++ b/target/arm/cpu.h | 28 | +++ b/target/arm/cpu.h |
24 | @@ -XXX,XX +XXX,XX @@ static inline bool armv7m_nvic_can_take_pending_exception(void *opaque) | 29 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, NS, 6, 1) |
25 | * of architecturally banked exceptions. | 30 | FIELD(TBFLAG_A32, VFPEN, 7, 1) |
26 | */ | 31 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) |
27 | void armv7m_nvic_set_pending(void *opaque, int irq, bool secure); | 32 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) |
28 | -void armv7m_nvic_acknowledge_irq(void *opaque); | 33 | +/* For M profile only, set if FPCCR.S does not match current security state */ |
29 | +/** | 34 | +FIELD(TBFLAG_A32, FPCCR_S_WRONG, 20, 1) |
30 | + * armv7m_nvic_acknowledge_irq: make highest priority pending exception active | 35 | /* For M profile only, Handler (ie not Thread) mode */ |
31 | + * @opaque: the NVIC | 36 | FIELD(TBFLAG_A32, HANDLER, 21, 1) |
32 | + * | 37 | /* For M profile only, whether we should generate stack-limit checks */ |
33 | + * Move the current highest priority pending exception from the pending | 38 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
34 | + * state to the active state, and update v7m.exception to indicate that | ||
35 | + * it is the exception currently being handled. | ||
36 | + * | ||
37 | + * Returns: true if exception should be taken to Secure state, false for NS | ||
38 | + */ | ||
39 | +bool armv7m_nvic_acknowledge_irq(void *opaque); | ||
40 | /** | ||
41 | * armv7m_nvic_complete_irq: complete specified interrupt or exception | ||
42 | * @opaque: the NVIC | ||
43 | * @irq: the exception number to complete | ||
44 | + * @secure: true if this exception was secure | ||
45 | * | ||
46 | * Returns: -1 if the irq was not active | ||
47 | * 1 if completing this irq brought us back to base (no active irqs) | ||
48 | * 0 if there is still an irq active after this one was completed | ||
49 | * (Ignoring -1, this is the same as the RETTOBASE value before completion.) | ||
50 | */ | ||
51 | -int armv7m_nvic_complete_irq(void *opaque, int irq); | ||
52 | +int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure); | ||
53 | /** | ||
54 | * armv7m_nvic_raw_execution_priority: return the raw execution priority | ||
55 | * @opaque: the NVIC | ||
56 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | 39 | index XXXXXXX..XXXXXXX 100644 |
58 | --- a/hw/intc/armv7m_nvic.c | 40 | --- a/target/arm/translate.h |
59 | +++ b/hw/intc/armv7m_nvic.c | 41 | +++ b/target/arm/translate.h |
60 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | 42 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { |
61 | } | 43 | bool v7m_handler_mode; |
62 | 44 | bool v8m_secure; /* true if v8M and we're in Secure mode */ | |
63 | /* Make pending IRQ active. */ | 45 | bool v8m_stackcheck; /* true if we need to perform v8M stack limit checks */ |
64 | -void armv7m_nvic_acknowledge_irq(void *opaque) | 46 | + bool v8m_fpccr_s_wrong; /* true if v8M FPCCR.S != v8m_secure */ |
65 | +bool armv7m_nvic_acknowledge_irq(void *opaque) | 47 | /* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI |
66 | { | 48 | * so that top level loop can generate correct syndrome information. |
67 | NVICState *s = (NVICState *)opaque; | 49 | */ |
68 | CPUARMState *env = &s->cpu->env; | ||
69 | const int pending = s->vectpending; | ||
70 | const int running = nvic_exec_prio(s); | ||
71 | VecInfo *vec; | ||
72 | + bool targets_secure; | ||
73 | |||
74 | assert(pending > ARMV7M_EXCP_RESET && pending < s->num_irq); | ||
75 | |||
76 | - vec = &s->vectors[pending]; | ||
77 | + if (s->vectpending_is_s_banked) { | ||
78 | + vec = &s->sec_vectors[pending]; | ||
79 | + targets_secure = true; | ||
80 | + } else { | ||
81 | + vec = &s->vectors[pending]; | ||
82 | + targets_secure = !exc_is_banked(s->vectpending) && | ||
83 | + exc_targets_secure(s, s->vectpending); | ||
84 | + } | ||
85 | |||
86 | assert(vec->enabled); | ||
87 | assert(vec->pending); | ||
88 | |||
89 | assert(s->vectpending_prio < running); | ||
90 | |||
91 | - trace_nvic_acknowledge_irq(pending, s->vectpending_prio); | ||
92 | + trace_nvic_acknowledge_irq(pending, s->vectpending_prio, targets_secure); | ||
93 | |||
94 | vec->active = 1; | ||
95 | vec->pending = 0; | ||
96 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_acknowledge_irq(void *opaque) | ||
97 | env->v7m.exception = s->vectpending; | ||
98 | |||
99 | nvic_irq_update(s); | ||
100 | + | ||
101 | + return targets_secure; | ||
102 | } | ||
103 | |||
104 | -int armv7m_nvic_complete_irq(void *opaque, int irq) | ||
105 | +int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure) | ||
106 | { | ||
107 | NVICState *s = (NVICState *)opaque; | ||
108 | VecInfo *vec; | ||
109 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_complete_irq(void *opaque, int irq) | ||
110 | |||
111 | assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); | ||
112 | |||
113 | - vec = &s->vectors[irq]; | ||
114 | + if (secure && exc_is_banked(irq)) { | ||
115 | + vec = &s->sec_vectors[irq]; | ||
116 | + } else { | ||
117 | + vec = &s->vectors[irq]; | ||
118 | + } | ||
119 | |||
120 | - trace_nvic_complete_irq(irq); | ||
121 | + trace_nvic_complete_irq(irq, secure); | ||
122 | |||
123 | if (!vec->active) { | ||
124 | /* Tell the caller this was an illegal exception return */ | ||
125 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 50 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
126 | index XXXXXXX..XXXXXXX 100644 | 51 | index XXXXXXX..XXXXXXX 100644 |
127 | --- a/target/arm/helper.c | 52 | --- a/target/arm/helper.c |
128 | +++ b/target/arm/helper.c | 53 | +++ b/target/arm/helper.c |
129 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 54 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, |
130 | bool return_to_sp_process = false; | 55 | flags = FIELD_DP32(flags, TBFLAG_A32, STACKCHECK, 1); |
131 | bool return_to_handler = false; | 56 | } |
132 | bool rettobase = false; | 57 | |
133 | + bool exc_secure = false; | 58 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY) && |
134 | 59 | + FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) != env->v7m.secure) { | |
135 | /* We can only get here from an EXCP_EXCEPTION_EXIT, and | 60 | + flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1); |
136 | * gen_bx_excret() enforces the architectural rule | 61 | + } |
137 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 62 | + |
138 | * which security state's faultmask to clear. (v8M ARM ARM R_KBNF.) | 63 | *pflags = flags; |
139 | */ | 64 | *cs_base = 0; |
140 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | 65 | } |
141 | - int es = excret & R_V7M_EXCRET_ES_MASK; | 66 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
142 | + exc_secure = excret & R_V7M_EXCRET_ES_MASK; | 67 | index XXXXXXX..XXXXXXX 100644 |
143 | if (armv7m_nvic_raw_execution_priority(env->nvic) >= 0) { | 68 | --- a/target/arm/translate.c |
144 | - env->v7m.faultmask[es] = 0; | 69 | +++ b/target/arm/translate.c |
145 | + env->v7m.faultmask[exc_secure] = 0; | 70 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) |
146 | } | ||
147 | } else { | ||
148 | env->v7m.faultmask[M_REG_NS] = 0; | ||
149 | } | 71 | } |
150 | } | 72 | } |
151 | 73 | ||
152 | - switch (armv7m_nvic_complete_irq(env->nvic, env->v7m.exception)) { | 74 | + if (arm_dc_feature(s, ARM_FEATURE_M)) { |
153 | + switch (armv7m_nvic_complete_irq(env->nvic, env->v7m.exception, | 75 | + /* Handle M-profile lazy FP state mechanics */ |
154 | + exc_secure)) { | 76 | + |
155 | case -1: | 77 | + /* Update ownership of FP context: set FPCCR.S to match current state */ |
156 | /* attempt to exit an exception that isn't active */ | 78 | + if (s->v8m_fpccr_s_wrong) { |
157 | ufault = true; | 79 | + TCGv_i32 tmp; |
158 | diff --git a/hw/intc/trace-events b/hw/intc/trace-events | 80 | + |
159 | index XXXXXXX..XXXXXXX 100644 | 81 | + tmp = load_cpu_field(v7m.fpccr[M_REG_S]); |
160 | --- a/hw/intc/trace-events | 82 | + if (s->v8m_secure) { |
161 | +++ b/hw/intc/trace-events | 83 | + tcg_gen_ori_i32(tmp, tmp, R_V7M_FPCCR_S_MASK); |
162 | @@ -XXX,XX +XXX,XX @@ nvic_escalate_disabled(int irq) "NVIC escalating irq %d to HardFault: disabled" | 84 | + } else { |
163 | nvic_set_pending(int irq, bool secure, int en, int prio) "NVIC set pending irq %d secure-bank %d (enabled: %d priority %d)" | 85 | + tcg_gen_andi_i32(tmp, tmp, ~R_V7M_FPCCR_S_MASK); |
164 | nvic_clear_pending(int irq, bool secure, int en, int prio) "NVIC clear pending irq %d secure-bank %d (enabled: %d priority %d)" | 86 | + } |
165 | nvic_set_pending_level(int irq) "NVIC set pending: irq %d higher prio than vectpending: setting irq line to 1" | 87 | + store_cpu_field(tmp, v7m.fpccr[M_REG_S]); |
166 | -nvic_acknowledge_irq(int irq, int prio) "NVIC acknowledge IRQ: %d now active (prio %d)" | 88 | + /* Don't need to do this for any further FP insns in this TB */ |
167 | -nvic_complete_irq(int irq) "NVIC complete IRQ %d" | 89 | + s->v8m_fpccr_s_wrong = false; |
168 | +nvic_acknowledge_irq(int irq, int prio, bool targets_secure) "NVIC acknowledge IRQ: %d now active (prio %d targets_secure %d)" | 90 | + } |
169 | +nvic_complete_irq(int irq, bool secure) "NVIC complete IRQ %d (secure %d)" | 91 | + } |
170 | nvic_set_irq_level(int irq, int level) "NVIC external irq %d level set to %d" | 92 | + |
171 | nvic_sysreg_read(uint64_t addr, uint32_t value, unsigned size) "NVIC sysreg read addr 0x%" PRIx64 " data 0x%" PRIx32 " size %u" | 93 | if (extract32(insn, 28, 4) == 0xf) { |
172 | nvic_sysreg_write(uint64_t addr, uint32_t value, unsigned size) "NVIC sysreg write addr 0x%" PRIx64 " data 0x%" PRIx32 " size %u" | 94 | /* |
95 | * Encodings with T=1 (Thumb) or unconditional (ARM): | ||
96 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | ||
97 | dc->v8m_secure = arm_feature(env, ARM_FEATURE_M_SECURITY) && | ||
98 | regime_is_secure(env, dc->mmu_idx); | ||
99 | dc->v8m_stackcheck = FIELD_EX32(tb_flags, TBFLAG_A32, STACKCHECK); | ||
100 | + dc->v8m_fpccr_s_wrong = FIELD_EX32(tb_flags, TBFLAG_A32, FPCCR_S_WRONG); | ||
101 | dc->cp_regs = cpu->cp_regs; | ||
102 | dc->features = env->features; | ||
103 | |||
173 | -- | 104 | -- |
174 | 2.7.4 | 105 | 2.20.1 |
175 | 106 | ||
176 | 107 | diff view generated by jsdifflib |
1 | In v7M, the fixed-priority exceptions are: | 1 | The M-profile FPCCR.ASPEN bit indicates that automatic floating-point |
---|---|---|---|
2 | Reset: -3 | 2 | context preservation is enabled. Before executing any floating-point |
3 | NMI: -2 | 3 | instruction, if FPCCR.ASPEN is set and the CONTROL FPCA/SFPA bits |
4 | HardFault: -1 | 4 | indicate that there is no active floating point context then we |
5 | must create a new context (by initializing FPSCR and setting | ||
6 | FPCA/SFPA to indicate that the context is now active). In the | ||
7 | pseudocode this is handled by ExecuteFPCheck(). | ||
5 | 8 | ||
6 | In v8M, this changes because Secure HardFault may need | 9 | Implement this with a new TB flag which tracks whether we |
7 | to be prioritised above NMI: | 10 | need to create a new FP context. |
8 | Reset: -4 | ||
9 | Secure HardFault if AIRCR.BFHFNMINS == 1: -3 | ||
10 | NMI: -2 | ||
11 | Secure HardFault if AIRCR.BFHFNMINS == 0: -1 | ||
12 | NonSecure HardFault: -1 | ||
13 | |||
14 | Make these changes, including support for changing the | ||
15 | priority of Secure HardFault as AIRCR.BFHFNMINS changes. | ||
16 | 11 | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
19 | Message-id: 1505240046-11454-14-git-send-email-peter.maydell@linaro.org | 14 | Message-id: 20190416125744.27770-20-peter.maydell@linaro.org |
20 | --- | 15 | --- |
21 | hw/intc/armv7m_nvic.c | 22 +++++++++++++++++++--- | 16 | target/arm/cpu.h | 2 ++ |
22 | 1 file changed, 19 insertions(+), 3 deletions(-) | 17 | target/arm/translate.h | 1 + |
18 | target/arm/helper.c | 13 +++++++++++++ | ||
19 | target/arm/translate.c | 29 +++++++++++++++++++++++++++++ | ||
20 | 4 files changed, 45 insertions(+) | ||
23 | 21 | ||
24 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 22 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
25 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/intc/armv7m_nvic.c | 24 | --- a/target/arm/cpu.h |
27 | +++ b/hw/intc/armv7m_nvic.c | 25 | +++ b/target/arm/cpu.h |
28 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | 26 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, NS, 6, 1) |
29 | (R_V7M_AIRCR_SYSRESETREQS_MASK | | 27 | FIELD(TBFLAG_A32, VFPEN, 7, 1) |
30 | R_V7M_AIRCR_BFHFNMINS_MASK | | 28 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) |
31 | R_V7M_AIRCR_PRIS_MASK); | 29 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) |
32 | + /* BFHFNMINS changes the priority of Secure HardFault */ | 30 | +/* For M profile only, set if we must create a new FP context */ |
33 | + if (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) { | 31 | +FIELD(TBFLAG_A32, NEW_FP_CTXT_NEEDED, 19, 1) |
34 | + s->sec_vectors[ARMV7M_EXCP_HARD].prio = -3; | 32 | /* For M profile only, set if FPCCR.S does not match current security state */ |
35 | + } else { | 33 | FIELD(TBFLAG_A32, FPCCR_S_WRONG, 20, 1) |
36 | + s->sec_vectors[ARMV7M_EXCP_HARD].prio = -1; | 34 | /* For M profile only, Handler (ie not Thread) mode */ |
37 | + } | 35 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
38 | } | 36 | index XXXXXXX..XXXXXXX 100644 |
39 | nvic_irq_update(s); | 37 | --- a/target/arm/translate.h |
38 | +++ b/target/arm/translate.h | ||
39 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | ||
40 | bool v8m_secure; /* true if v8M and we're in Secure mode */ | ||
41 | bool v8m_stackcheck; /* true if we need to perform v8M stack limit checks */ | ||
42 | bool v8m_fpccr_s_wrong; /* true if v8M FPCCR.S != v8m_secure */ | ||
43 | + bool v7m_new_fp_ctxt_needed; /* ASPEN set but no active FP context */ | ||
44 | /* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI | ||
45 | * so that top level loop can generate correct syndrome information. | ||
46 | */ | ||
47 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/target/arm/helper.c | ||
50 | +++ b/target/arm/helper.c | ||
51 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
52 | flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1); | ||
53 | } | ||
54 | |||
55 | + if (arm_feature(env, ARM_FEATURE_M) && | ||
56 | + (env->v7m.fpccr[env->v7m.secure] & R_V7M_FPCCR_ASPEN_MASK) && | ||
57 | + (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) || | ||
58 | + (env->v7m.secure && | ||
59 | + !(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)))) { | ||
60 | + /* | ||
61 | + * ASPEN is set, but FPCA/SFPA indicate that there is no active | ||
62 | + * FP context; we must create a new FP context before executing | ||
63 | + * any FP insn. | ||
64 | + */ | ||
65 | + flags = FIELD_DP32(flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED, 1); | ||
66 | + } | ||
67 | + | ||
68 | *pflags = flags; | ||
69 | *cs_base = 0; | ||
70 | } | ||
71 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
72 | index XXXXXXX..XXXXXXX 100644 | ||
73 | --- a/target/arm/translate.c | ||
74 | +++ b/target/arm/translate.c | ||
75 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | ||
76 | /* Don't need to do this for any further FP insns in this TB */ | ||
77 | s->v8m_fpccr_s_wrong = false; | ||
40 | } | 78 | } |
41 | @@ -XXX,XX +XXX,XX @@ static int nvic_post_load(void *opaque, int version_id) | ||
42 | { | ||
43 | NVICState *s = opaque; | ||
44 | unsigned i; | ||
45 | + int resetprio; | ||
46 | |||
47 | /* Check for out of range priority settings */ | ||
48 | - if (s->vectors[ARMV7M_EXCP_RESET].prio != -3 || | ||
49 | + resetprio = arm_feature(&s->cpu->env, ARM_FEATURE_V8) ? -4 : -3; | ||
50 | + | 79 | + |
51 | + if (s->vectors[ARMV7M_EXCP_RESET].prio != resetprio || | 80 | + if (s->v7m_new_fp_ctxt_needed) { |
52 | s->vectors[ARMV7M_EXCP_NMI].prio != -2 || | 81 | + /* |
53 | s->vectors[ARMV7M_EXCP_HARD].prio != -1) { | 82 | + * Create new FP context by updating CONTROL.FPCA, CONTROL.SFPA |
54 | return 1; | 83 | + * and the FPSCR. |
55 | @@ -XXX,XX +XXX,XX @@ static int nvic_security_post_load(void *opaque, int version_id) | 84 | + */ |
56 | int i; | 85 | + TCGv_i32 control, fpscr; |
57 | 86 | + uint32_t bits = R_V7M_CONTROL_FPCA_MASK; | |
58 | /* Check for out of range priority settings */ | 87 | + |
59 | - if (s->sec_vectors[ARMV7M_EXCP_HARD].prio != -1) { | 88 | + fpscr = load_cpu_field(v7m.fpdscr[s->v8m_secure]); |
60 | + if (s->sec_vectors[ARMV7M_EXCP_HARD].prio != -1 | 89 | + gen_helper_vfp_set_fpscr(cpu_env, fpscr); |
61 | + && s->sec_vectors[ARMV7M_EXCP_HARD].prio != -3) { | 90 | + tcg_temp_free_i32(fpscr); |
62 | + /* We can't cross-check against AIRCR.BFHFNMINS as we don't know | 91 | + /* |
63 | + * if the CPU state has been migrated yet; a mismatch won't | 92 | + * We don't need to arrange to end the TB, because the only |
64 | + * cause the emulation to blow up, though. | 93 | + * parts of FPSCR which we cache in the TB flags are the VECLEN |
65 | + */ | 94 | + * and VECSTRIDE, and those don't exist for M-profile. |
66 | return 1; | 95 | + */ |
96 | + | ||
97 | + if (s->v8m_secure) { | ||
98 | + bits |= R_V7M_CONTROL_SFPA_MASK; | ||
99 | + } | ||
100 | + control = load_cpu_field(v7m.control[M_REG_S]); | ||
101 | + tcg_gen_ori_i32(control, control, bits); | ||
102 | + store_cpu_field(control, v7m.control[M_REG_S]); | ||
103 | + /* Don't need to do this for any further FP insns in this TB */ | ||
104 | + s->v7m_new_fp_ctxt_needed = false; | ||
105 | + } | ||
67 | } | 106 | } |
68 | for (i = ARMV7M_EXCP_MEM; i < ARRAY_SIZE(s->sec_vectors); i++) { | 107 | |
69 | @@ -XXX,XX +XXX,XX @@ static Property props_nvic[] = { | 108 | if (extract32(insn, 28, 4) == 0xf) { |
70 | 109 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | |
71 | static void armv7m_nvic_reset(DeviceState *dev) | 110 | regime_is_secure(env, dc->mmu_idx); |
72 | { | 111 | dc->v8m_stackcheck = FIELD_EX32(tb_flags, TBFLAG_A32, STACKCHECK); |
73 | + int resetprio; | 112 | dc->v8m_fpccr_s_wrong = FIELD_EX32(tb_flags, TBFLAG_A32, FPCCR_S_WRONG); |
74 | NVICState *s = NVIC(dev); | 113 | + dc->v7m_new_fp_ctxt_needed = |
75 | 114 | + FIELD_EX32(tb_flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED); | |
76 | s->vectors[ARMV7M_EXCP_NMI].enabled = 1; | 115 | dc->cp_regs = cpu->cp_regs; |
77 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | 116 | dc->features = env->features; |
78 | s->vectors[ARMV7M_EXCP_PENDSV].enabled = 1; | ||
79 | s->vectors[ARMV7M_EXCP_SYSTICK].enabled = 1; | ||
80 | |||
81 | - s->vectors[ARMV7M_EXCP_RESET].prio = -3; | ||
82 | + resetprio = arm_feature(&s->cpu->env, ARM_FEATURE_V8) ? -4 : -3; | ||
83 | + s->vectors[ARMV7M_EXCP_RESET].prio = resetprio; | ||
84 | s->vectors[ARMV7M_EXCP_NMI].prio = -2; | ||
85 | s->vectors[ARMV7M_EXCP_HARD].prio = -1; | ||
86 | 117 | ||
87 | -- | 118 | -- |
88 | 2.7.4 | 119 | 2.20.1 |
89 | 120 | ||
90 | 121 | diff view generated by jsdifflib |
1 | Don't use old_mmio in the memory region ops struct. | 1 | Add a new helper function which returns the MMU index to use |
---|---|---|---|
2 | for v7M, where the caller specifies all of the security | ||
3 | state, privilege level and whether the execution priority | ||
4 | is negative, and reimplement the existing | ||
5 | arm_v7m_mmu_idx_for_secstate_and_priv() in terms of it. | ||
6 | |||
7 | We are going to need this for the lazy-FP-stacking code. | ||
2 | 8 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 1505580378-9044-6-git-send-email-peter.maydell@linaro.org | 11 | Message-id: 20190416125744.27770-21-peter.maydell@linaro.org |
6 | --- | 12 | --- |
7 | hw/i2c/omap_i2c.c | 44 ++++++++++++++++++++++++++++++++------------ | 13 | target/arm/cpu.h | 7 +++++++ |
8 | 1 file changed, 32 insertions(+), 12 deletions(-) | 14 | target/arm/helper.c | 14 +++++++++++--- |
15 | 2 files changed, 18 insertions(+), 3 deletions(-) | ||
9 | 16 | ||
10 | diff --git a/hw/i2c/omap_i2c.c b/hw/i2c/omap_i2c.c | 17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
11 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/hw/i2c/omap_i2c.c | 19 | --- a/target/arm/cpu.h |
13 | +++ b/hw/i2c/omap_i2c.c | 20 | +++ b/target/arm/cpu.h |
14 | @@ -XXX,XX +XXX,XX @@ static void omap_i2c_writeb(void *opaque, hwaddr addr, | 21 | @@ -XXX,XX +XXX,XX @@ static inline int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx) |
15 | } | 22 | } |
16 | } | 23 | } |
17 | 24 | ||
18 | +static uint64_t omap_i2c_readfn(void *opaque, hwaddr addr, | 25 | +/* |
19 | + unsigned size) | 26 | + * Return the MMU index for a v7M CPU with all relevant information |
27 | + * manually specified. | ||
28 | + */ | ||
29 | +ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env, | ||
30 | + bool secstate, bool priv, bool negpri); | ||
31 | + | ||
32 | /* Return the MMU index for a v7M CPU in the specified security and | ||
33 | * privilege state. | ||
34 | */ | ||
35 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/target/arm/helper.c | ||
38 | +++ b/target/arm/helper.c | ||
39 | @@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el) | ||
40 | return 0; | ||
41 | } | ||
42 | |||
43 | -ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | ||
44 | - bool secstate, bool priv) | ||
45 | +ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env, | ||
46 | + bool secstate, bool priv, bool negpri) | ||
47 | { | ||
48 | ARMMMUIdx mmu_idx = ARM_MMU_IDX_M; | ||
49 | |||
50 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | ||
51 | mmu_idx |= ARM_MMU_IDX_M_PRIV; | ||
52 | } | ||
53 | |||
54 | - if (armv7m_nvic_neg_prio_requested(env->nvic, secstate)) { | ||
55 | + if (negpri) { | ||
56 | mmu_idx |= ARM_MMU_IDX_M_NEGPRI; | ||
57 | } | ||
58 | |||
59 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | ||
60 | return mmu_idx; | ||
61 | } | ||
62 | |||
63 | +ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | ||
64 | + bool secstate, bool priv) | ||
20 | +{ | 65 | +{ |
21 | + switch (size) { | 66 | + bool negpri = armv7m_nvic_neg_prio_requested(env->nvic, secstate); |
22 | + case 2: | 67 | + |
23 | + return omap_i2c_read(opaque, addr); | 68 | + return arm_v7m_mmu_idx_all(env, secstate, priv, negpri); |
24 | + default: | ||
25 | + return omap_badwidth_read16(opaque, addr); | ||
26 | + } | ||
27 | +} | 69 | +} |
28 | + | 70 | + |
29 | +static void omap_i2c_writefn(void *opaque, hwaddr addr, | 71 | /* Return the MMU index for a v7M CPU in the specified security state */ |
30 | + uint64_t value, unsigned size) | 72 | ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate) |
31 | +{ | 73 | { |
32 | + switch (size) { | ||
33 | + case 1: | ||
34 | + /* Only the last fifo write can be 8 bit. */ | ||
35 | + omap_i2c_writeb(opaque, addr, value); | ||
36 | + break; | ||
37 | + case 2: | ||
38 | + omap_i2c_write(opaque, addr, value); | ||
39 | + break; | ||
40 | + default: | ||
41 | + omap_badwidth_write16(opaque, addr, value); | ||
42 | + break; | ||
43 | + } | ||
44 | +} | ||
45 | + | ||
46 | static const MemoryRegionOps omap_i2c_ops = { | ||
47 | - .old_mmio = { | ||
48 | - .read = { | ||
49 | - omap_badwidth_read16, | ||
50 | - omap_i2c_read, | ||
51 | - omap_badwidth_read16, | ||
52 | - }, | ||
53 | - .write = { | ||
54 | - omap_i2c_writeb, /* Only the last fifo write can be 8 bit. */ | ||
55 | - omap_i2c_write, | ||
56 | - omap_badwidth_write16, | ||
57 | - }, | ||
58 | - }, | ||
59 | + .read = omap_i2c_readfn, | ||
60 | + .write = omap_i2c_writefn, | ||
61 | + .valid.min_access_size = 1, | ||
62 | + .valid.max_access_size = 4, | ||
63 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
64 | }; | ||
65 | |||
66 | -- | 74 | -- |
67 | 2.7.4 | 75 | 2.20.1 |
68 | 76 | ||
69 | 77 | diff view generated by jsdifflib |
1 | Update the nvic_recompute_state() code to handle the security | 1 | In the v7M architecture, if an exception is generated in the process |
---|---|---|---|
2 | extension and its associated banked registers. | 2 | of doing the lazy stacking of FP registers, the handling of |
3 | possible escalation to HardFault is treated differently to the normal | ||
4 | approach: it works based on the saved information about exception | ||
5 | readiness that was stored in the FPCCR when the stack frame was | ||
6 | created. Provide a new function armv7m_nvic_set_pending_lazyfp() | ||
7 | which pends exceptions during lazy stacking, and implements | ||
8 | this logic. | ||
3 | 9 | ||
4 | Code that uses the resulting cached state (ie the irq | 10 | This corresponds to the pseudocode TakePreserveFPException(). |
5 | acknowledge and complete code) will be updated in a later | ||
6 | commit. | ||
7 | 11 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Message-id: 1505240046-11454-9-git-send-email-peter.maydell@linaro.org | 14 | Message-id: 20190416125744.27770-22-peter.maydell@linaro.org |
11 | --- | 15 | --- |
12 | hw/intc/armv7m_nvic.c | 151 ++++++++++++++++++++++++++++++++++++++++++++++++-- | 16 | target/arm/cpu.h | 12 ++++++ |
13 | hw/intc/trace-events | 1 + | 17 | hw/intc/armv7m_nvic.c | 96 +++++++++++++++++++++++++++++++++++++++++++ |
14 | 2 files changed, 147 insertions(+), 5 deletions(-) | 18 | 2 files changed, 108 insertions(+) |
15 | 19 | ||
20 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/target/arm/cpu.h | ||
23 | +++ b/target/arm/cpu.h | ||
24 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure); | ||
25 | * a different exception). | ||
26 | */ | ||
27 | void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure); | ||
28 | +/** | ||
29 | + * armv7m_nvic_set_pending_lazyfp: mark this lazy FP exception as pending | ||
30 | + * @opaque: the NVIC | ||
31 | + * @irq: the exception number to mark pending | ||
32 | + * @secure: false for non-banked exceptions or for the nonsecure | ||
33 | + * version of a banked exception, true for the secure version of a banked | ||
34 | + * exception. | ||
35 | + * | ||
36 | + * Similar to armv7m_nvic_set_pending(), but specifically for exceptions | ||
37 | + * generated in the course of lazy stacking of FP registers. | ||
38 | + */ | ||
39 | +void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure); | ||
40 | /** | ||
41 | * armv7m_nvic_get_pending_irq_info: return highest priority pending | ||
42 | * exception, and whether it targets Secure state | ||
16 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 43 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c |
17 | index XXXXXXX..XXXXXXX 100644 | 44 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/intc/armv7m_nvic.c | 45 | --- a/hw/intc/armv7m_nvic.c |
19 | +++ b/hw/intc/armv7m_nvic.c | 46 | +++ b/hw/intc/armv7m_nvic.c |
20 | @@ -XXX,XX +XXX,XX @@ | 47 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure) |
21 | * (higher than the highest possible priority value) | 48 | do_armv7m_nvic_set_pending(opaque, irq, secure, true); |
22 | */ | ||
23 | #define NVIC_NOEXC_PRIO 0x100 | ||
24 | +/* Maximum priority of non-secure exceptions when AIRCR.PRIS is set */ | ||
25 | +#define NVIC_NS_PRIO_LIMIT 0x80 | ||
26 | |||
27 | static const uint8_t nvic_id[] = { | ||
28 | 0x00, 0xb0, 0x1b, 0x00, 0x0d, 0xe0, 0x05, 0xb1 | ||
29 | @@ -XXX,XX +XXX,XX @@ static bool nvic_isrpending(NVICState *s) | ||
30 | return false; | ||
31 | } | 49 | } |
32 | 50 | ||
33 | +static bool exc_is_banked(int exc) | 51 | +void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure) |
34 | +{ | 52 | +{ |
35 | + /* Return true if this is one of the limited set of exceptions which | 53 | + /* |
36 | + * are banked (and thus have state in sec_vectors[]) | 54 | + * Pend an exception during lazy FP stacking. This differs |
55 | + * from the usual exception pending because the logic for | ||
56 | + * whether we should escalate depends on the saved context | ||
57 | + * in the FPCCR register, not on the current state of the CPU/NVIC. | ||
37 | + */ | 58 | + */ |
38 | + return exc == ARMV7M_EXCP_HARD || | 59 | + NVICState *s = (NVICState *)opaque; |
39 | + exc == ARMV7M_EXCP_MEM || | 60 | + bool banked = exc_is_banked(irq); |
40 | + exc == ARMV7M_EXCP_USAGE || | 61 | + VecInfo *vec; |
41 | + exc == ARMV7M_EXCP_SVC || | 62 | + bool targets_secure; |
42 | + exc == ARMV7M_EXCP_PENDSV || | 63 | + bool escalate = false; |
43 | + exc == ARMV7M_EXCP_SYSTICK; | 64 | + /* |
44 | +} | 65 | + * We will only look at bits in fpccr if this is a banked exception |
66 | + * (in which case 'secure' tells us whether it is the S or NS version). | ||
67 | + * All the bits for the non-banked exceptions are in fpccr_s. | ||
68 | + */ | ||
69 | + uint32_t fpccr_s = s->cpu->env.v7m.fpccr[M_REG_S]; | ||
70 | + uint32_t fpccr = s->cpu->env.v7m.fpccr[secure]; | ||
45 | + | 71 | + |
46 | /* Return a mask word which clears the subpriority bits from | 72 | + assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); |
47 | * a priority value for an M-profile exception, leaving only | 73 | + assert(!secure || banked); |
48 | * the group priority. | ||
49 | */ | ||
50 | -static inline uint32_t nvic_gprio_mask(NVICState *s) | ||
51 | +static inline uint32_t nvic_gprio_mask(NVICState *s, bool secure) | ||
52 | +{ | ||
53 | + return ~0U << (s->prigroup[secure] + 1); | ||
54 | +} | ||
55 | + | 74 | + |
56 | +static bool exc_targets_secure(NVICState *s, int exc) | 75 | + vec = (banked && secure) ? &s->sec_vectors[irq] : &s->vectors[irq]; |
57 | +{ | 76 | + |
58 | + /* Return true if this non-banked exception targets Secure state. */ | 77 | + targets_secure = banked ? secure : exc_targets_secure(s, irq); |
59 | + if (!arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY)) { | 78 | + |
60 | + return false; | 79 | + switch (irq) { |
80 | + case ARMV7M_EXCP_DEBUG: | ||
81 | + if (!(fpccr_s & R_V7M_FPCCR_MONRDY_MASK)) { | ||
82 | + /* Ignore DebugMonitor exception */ | ||
83 | + return; | ||
84 | + } | ||
85 | + break; | ||
86 | + case ARMV7M_EXCP_MEM: | ||
87 | + escalate = !(fpccr & R_V7M_FPCCR_MMRDY_MASK); | ||
88 | + break; | ||
89 | + case ARMV7M_EXCP_USAGE: | ||
90 | + escalate = !(fpccr & R_V7M_FPCCR_UFRDY_MASK); | ||
91 | + break; | ||
92 | + case ARMV7M_EXCP_BUS: | ||
93 | + escalate = !(fpccr_s & R_V7M_FPCCR_BFRDY_MASK); | ||
94 | + break; | ||
95 | + case ARMV7M_EXCP_SECURE: | ||
96 | + escalate = !(fpccr_s & R_V7M_FPCCR_SFRDY_MASK); | ||
97 | + break; | ||
98 | + default: | ||
99 | + g_assert_not_reached(); | ||
61 | + } | 100 | + } |
62 | + | 101 | + |
63 | + if (exc >= NVIC_FIRST_IRQ) { | 102 | + if (escalate) { |
64 | + return !s->itns[exc]; | 103 | + /* |
104 | + * Escalate to HardFault: faults that initially targeted Secure | ||
105 | + * continue to do so, even if HF normally targets NonSecure. | ||
106 | + */ | ||
107 | + irq = ARMV7M_EXCP_HARD; | ||
108 | + if (arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY) && | ||
109 | + (targets_secure || | ||
110 | + !(s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK))) { | ||
111 | + vec = &s->sec_vectors[irq]; | ||
112 | + } else { | ||
113 | + vec = &s->vectors[irq]; | ||
114 | + } | ||
65 | + } | 115 | + } |
66 | + | 116 | + |
67 | + /* Function shouldn't be called for banked exceptions. */ | 117 | + if (!vec->enabled || |
68 | + assert(!exc_is_banked(exc)); | 118 | + nvic_exec_prio(s) <= exc_group_prio(s, vec->prio, secure)) { |
119 | + if (!(fpccr_s & R_V7M_FPCCR_HFRDY_MASK)) { | ||
120 | + /* | ||
121 | + * We want to escalate to HardFault but the context the | ||
122 | + * FP state belongs to prevents the exception pre-empting. | ||
123 | + */ | ||
124 | + cpu_abort(&s->cpu->parent_obj, | ||
125 | + "Lockup: can't escalate to HardFault during " | ||
126 | + "lazy FP register stacking\n"); | ||
127 | + } | ||
128 | + } | ||
69 | + | 129 | + |
70 | + switch (exc) { | 130 | + if (escalate) { |
71 | + case ARMV7M_EXCP_NMI: | 131 | + s->cpu->env.v7m.hfsr |= R_V7M_HFSR_FORCED_MASK; |
72 | + case ARMV7M_EXCP_BUS: | 132 | + } |
73 | + return !(s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK); | 133 | + if (!vec->pending) { |
74 | + case ARMV7M_EXCP_SECURE: | 134 | + vec->pending = 1; |
75 | + return true; | 135 | + /* |
76 | + case ARMV7M_EXCP_DEBUG: | 136 | + * We do not call nvic_irq_update(), because we know our caller |
77 | + /* TODO: controlled by DEMCR.SDME, which we don't yet implement */ | 137 | + * is going to handle causing us to take the exception by |
78 | + return false; | 138 | + * raising EXCP_LAZYFP, so raising the IRQ line would be |
79 | + default: | 139 | + * pointless extra work. We just need to recompute the |
80 | + /* reset, and reserved (unused) low exception numbers. | 140 | + * priorities so that armv7m_nvic_can_take_pending_exception() |
81 | + * We'll get called by code that loops through all the exception | 141 | + * returns the right answer. |
82 | + * numbers, but it doesn't matter what we return here as these | ||
83 | + * non-existent exceptions will never be pended or active. | ||
84 | + */ | 142 | + */ |
85 | + return true; | 143 | + nvic_recompute_state(s); |
86 | + } | 144 | + } |
87 | +} | 145 | +} |
88 | + | 146 | + |
89 | +static int exc_group_prio(NVICState *s, int rawprio, bool targets_secure) | 147 | /* Make pending IRQ active. */ |
90 | +{ | 148 | void armv7m_nvic_acknowledge_irq(void *opaque) |
91 | + /* Return the group priority for this exception, given its raw | ||
92 | + * (group-and-subgroup) priority value and whether it is targeting | ||
93 | + * secure state or not. | ||
94 | + */ | ||
95 | + if (rawprio < 0) { | ||
96 | + return rawprio; | ||
97 | + } | ||
98 | + rawprio &= nvic_gprio_mask(s, targets_secure); | ||
99 | + /* AIRCR.PRIS causes us to squash all NS priorities into the | ||
100 | + * lower half of the total range | ||
101 | + */ | ||
102 | + if (!targets_secure && | ||
103 | + (s->cpu->env.v7m.aircr & R_V7M_AIRCR_PRIS_MASK)) { | ||
104 | + rawprio = (rawprio >> 1) + NVIC_NS_PRIO_LIMIT; | ||
105 | + } | ||
106 | + return rawprio; | ||
107 | +} | ||
108 | + | ||
109 | +/* Recompute vectpending and exception_prio for a CPU which implements | ||
110 | + * the Security extension | ||
111 | + */ | ||
112 | +static void nvic_recompute_state_secure(NVICState *s) | ||
113 | { | 149 | { |
114 | - return ~0U << (s->prigroup[M_REG_NS] + 1); | ||
115 | + int i, bank; | ||
116 | + int pend_prio = NVIC_NOEXC_PRIO; | ||
117 | + int active_prio = NVIC_NOEXC_PRIO; | ||
118 | + int pend_irq = 0; | ||
119 | + bool pending_is_s_banked = false; | ||
120 | + | ||
121 | + /* R_CQRV: precedence is by: | ||
122 | + * - lowest group priority; if both the same then | ||
123 | + * - lowest subpriority; if both the same then | ||
124 | + * - lowest exception number; if both the same (ie banked) then | ||
125 | + * - secure exception takes precedence | ||
126 | + * Compare pseudocode RawExecutionPriority. | ||
127 | + * Annoyingly, now we have two prigroup values (for S and NS) | ||
128 | + * we can't do the loop comparison on raw priority values. | ||
129 | + */ | ||
130 | + for (i = 1; i < s->num_irq; i++) { | ||
131 | + for (bank = M_REG_S; bank >= M_REG_NS; bank--) { | ||
132 | + VecInfo *vec; | ||
133 | + int prio; | ||
134 | + bool targets_secure; | ||
135 | + | ||
136 | + if (bank == M_REG_S) { | ||
137 | + if (!exc_is_banked(i)) { | ||
138 | + continue; | ||
139 | + } | ||
140 | + vec = &s->sec_vectors[i]; | ||
141 | + targets_secure = true; | ||
142 | + } else { | ||
143 | + vec = &s->vectors[i]; | ||
144 | + targets_secure = !exc_is_banked(i) && exc_targets_secure(s, i); | ||
145 | + } | ||
146 | + | ||
147 | + prio = exc_group_prio(s, vec->prio, targets_secure); | ||
148 | + if (vec->enabled && vec->pending && prio < pend_prio) { | ||
149 | + pend_prio = prio; | ||
150 | + pend_irq = i; | ||
151 | + pending_is_s_banked = (bank == M_REG_S); | ||
152 | + } | ||
153 | + if (vec->active && prio < active_prio) { | ||
154 | + active_prio = prio; | ||
155 | + } | ||
156 | + } | ||
157 | + } | ||
158 | + | ||
159 | + s->vectpending_is_s_banked = pending_is_s_banked; | ||
160 | + s->vectpending = pend_irq; | ||
161 | + s->vectpending_prio = pend_prio; | ||
162 | + s->exception_prio = active_prio; | ||
163 | + | ||
164 | + trace_nvic_recompute_state_secure(s->vectpending, | ||
165 | + s->vectpending_is_s_banked, | ||
166 | + s->vectpending_prio, | ||
167 | + s->exception_prio); | ||
168 | } | ||
169 | |||
170 | /* Recompute vectpending and exception_prio */ | ||
171 | @@ -XXX,XX +XXX,XX @@ static void nvic_recompute_state(NVICState *s) | ||
172 | int active_prio = NVIC_NOEXC_PRIO; | ||
173 | int pend_irq = 0; | ||
174 | |||
175 | + /* In theory we could write one function that handled both | ||
176 | + * the "security extension present" and "not present"; however | ||
177 | + * the security related changes significantly complicate the | ||
178 | + * recomputation just by themselves and mixing both cases together | ||
179 | + * would be even worse, so we retain a separate non-secure-only | ||
180 | + * version for CPUs which don't implement the security extension. | ||
181 | + */ | ||
182 | + if (arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY)) { | ||
183 | + nvic_recompute_state_secure(s); | ||
184 | + return; | ||
185 | + } | ||
186 | + | ||
187 | for (i = 1; i < s->num_irq; i++) { | ||
188 | VecInfo *vec = &s->vectors[i]; | ||
189 | |||
190 | @@ -XXX,XX +XXX,XX @@ static void nvic_recompute_state(NVICState *s) | ||
191 | } | ||
192 | |||
193 | if (active_prio > 0) { | ||
194 | - active_prio &= nvic_gprio_mask(s); | ||
195 | + active_prio &= nvic_gprio_mask(s, false); | ||
196 | } | ||
197 | |||
198 | if (pend_prio > 0) { | ||
199 | - pend_prio &= nvic_gprio_mask(s); | ||
200 | + pend_prio &= nvic_gprio_mask(s, false); | ||
201 | } | ||
202 | |||
203 | s->vectpending = pend_irq; | ||
204 | @@ -XXX,XX +XXX,XX @@ static inline int nvic_exec_prio(NVICState *s) | ||
205 | } else if (env->v7m.primask[env->v7m.secure]) { | ||
206 | running = 0; | ||
207 | } else if (env->v7m.basepri[env->v7m.secure] > 0) { | ||
208 | - running = env->v7m.basepri[env->v7m.secure] & nvic_gprio_mask(s); | ||
209 | + running = env->v7m.basepri[env->v7m.secure] & | ||
210 | + nvic_gprio_mask(s, env->v7m.secure); | ||
211 | } else { | ||
212 | running = NVIC_NOEXC_PRIO; /* lower than any possible priority */ | ||
213 | } | ||
214 | diff --git a/hw/intc/trace-events b/hw/intc/trace-events | ||
215 | index XXXXXXX..XXXXXXX 100644 | ||
216 | --- a/hw/intc/trace-events | ||
217 | +++ b/hw/intc/trace-events | ||
218 | @@ -XXX,XX +XXX,XX @@ gicv3_redist_send_sgi(uint32_t cpu, int irq) "GICv3 redistributor 0x%x pending S | ||
219 | |||
220 | # hw/intc/armv7m_nvic.c | ||
221 | nvic_recompute_state(int vectpending, int vectpending_prio, int exception_prio) "NVIC state recomputed: vectpending %d vectpending_prio %d exception_prio %d" | ||
222 | +nvic_recompute_state_secure(int vectpending, bool vectpending_is_s_banked, int vectpending_prio, int exception_prio) "NVIC state recomputed: vectpending %d is_s_banked %d vectpending_prio %d exception_prio %d" | ||
223 | nvic_set_prio(int irq, uint8_t prio) "NVIC set irq %d priority %d" | ||
224 | nvic_irq_update(int vectpending, int pendprio, int exception_prio, int level) "NVIC vectpending %d pending prio %d exception_prio %d: setting irq line to %d" | ||
225 | nvic_escalate_prio(int irq, int irqprio, int runprio) "NVIC escalating irq %d to HardFault: insufficient priority %d >= %d" | ||
226 | -- | 150 | -- |
227 | 2.7.4 | 151 | 2.20.1 |
228 | 152 | ||
229 | 153 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | Pushing registers to the stack for v7M needs to handle three cases: | |
2 | * the "normal" case where we pend exceptions | ||
3 | * an "ignore faults" case where we set FSR bits but | ||
4 | do not pend exceptions (this is used when we are | ||
5 | handling some kinds of derived exception on exception entry) | ||
6 | * a "lazy FP stacking" case, where different FSR bits | ||
7 | are set and the exception is pended differently | ||
8 | |||
9 | Implement this by changing the existing flag argument that | ||
10 | tells us whether to ignore faults or not into an enum that | ||
11 | specifies which of the 3 modes we should handle. | ||
12 | |||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20190416125744.27770-23-peter.maydell@linaro.org | ||
16 | --- | ||
17 | target/arm/helper.c | 118 +++++++++++++++++++++++++++++--------------- | ||
18 | 1 file changed, 79 insertions(+), 39 deletions(-) | ||
19 | |||
20 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/target/arm/helper.c | ||
23 | +++ b/target/arm/helper.c | ||
24 | @@ -XXX,XX +XXX,XX @@ static bool v7m_cpacr_pass(CPUARMState *env, bool is_secure, bool is_priv) | ||
25 | } | ||
26 | } | ||
27 | |||
28 | +/* | ||
29 | + * What kind of stack write are we doing? This affects how exceptions | ||
30 | + * generated during the stacking are treated. | ||
31 | + */ | ||
32 | +typedef enum StackingMode { | ||
33 | + STACK_NORMAL, | ||
34 | + STACK_IGNFAULTS, | ||
35 | + STACK_LAZYFP, | ||
36 | +} StackingMode; | ||
37 | + | ||
38 | static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | ||
39 | - ARMMMUIdx mmu_idx, bool ignfault) | ||
40 | + ARMMMUIdx mmu_idx, StackingMode mode) | ||
41 | { | ||
42 | CPUState *cs = CPU(cpu); | ||
43 | CPUARMState *env = &cpu->env; | ||
44 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | ||
45 | &attrs, &prot, &page_size, &fi, NULL)) { | ||
46 | /* MPU/SAU lookup failed */ | ||
47 | if (fi.type == ARMFault_QEMU_SFault) { | ||
48 | - qemu_log_mask(CPU_LOG_INT, | ||
49 | - "...SecureFault with SFSR.AUVIOL during stacking\n"); | ||
50 | - env->v7m.sfsr |= R_V7M_SFSR_AUVIOL_MASK | R_V7M_SFSR_SFARVALID_MASK; | ||
51 | + if (mode == STACK_LAZYFP) { | ||
52 | + qemu_log_mask(CPU_LOG_INT, | ||
53 | + "...SecureFault with SFSR.LSPERR " | ||
54 | + "during lazy stacking\n"); | ||
55 | + env->v7m.sfsr |= R_V7M_SFSR_LSPERR_MASK; | ||
56 | + } else { | ||
57 | + qemu_log_mask(CPU_LOG_INT, | ||
58 | + "...SecureFault with SFSR.AUVIOL " | ||
59 | + "during stacking\n"); | ||
60 | + env->v7m.sfsr |= R_V7M_SFSR_AUVIOL_MASK; | ||
61 | + } | ||
62 | + env->v7m.sfsr |= R_V7M_SFSR_SFARVALID_MASK; | ||
63 | env->v7m.sfar = addr; | ||
64 | exc = ARMV7M_EXCP_SECURE; | ||
65 | exc_secure = false; | ||
66 | } else { | ||
67 | - qemu_log_mask(CPU_LOG_INT, "...MemManageFault with CFSR.MSTKERR\n"); | ||
68 | - env->v7m.cfsr[secure] |= R_V7M_CFSR_MSTKERR_MASK; | ||
69 | + if (mode == STACK_LAZYFP) { | ||
70 | + qemu_log_mask(CPU_LOG_INT, | ||
71 | + "...MemManageFault with CFSR.MLSPERR\n"); | ||
72 | + env->v7m.cfsr[secure] |= R_V7M_CFSR_MLSPERR_MASK; | ||
73 | + } else { | ||
74 | + qemu_log_mask(CPU_LOG_INT, | ||
75 | + "...MemManageFault with CFSR.MSTKERR\n"); | ||
76 | + env->v7m.cfsr[secure] |= R_V7M_CFSR_MSTKERR_MASK; | ||
77 | + } | ||
78 | exc = ARMV7M_EXCP_MEM; | ||
79 | exc_secure = secure; | ||
80 | } | ||
81 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | ||
82 | attrs, &txres); | ||
83 | if (txres != MEMTX_OK) { | ||
84 | /* BusFault trying to write the data */ | ||
85 | - qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.STKERR\n"); | ||
86 | - env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_STKERR_MASK; | ||
87 | + if (mode == STACK_LAZYFP) { | ||
88 | + qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.LSPERR\n"); | ||
89 | + env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_LSPERR_MASK; | ||
90 | + } else { | ||
91 | + qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.STKERR\n"); | ||
92 | + env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_STKERR_MASK; | ||
93 | + } | ||
94 | exc = ARMV7M_EXCP_BUS; | ||
95 | exc_secure = false; | ||
96 | goto pend_fault; | ||
97 | @@ -XXX,XX +XXX,XX @@ pend_fault: | ||
98 | * later if we have two derived exceptions. | ||
99 | * The only case when we must not pend the exception but instead | ||
100 | * throw it away is if we are doing the push of the callee registers | ||
101 | - * and we've already generated a derived exception. Even in this | ||
102 | - * case we will still update the fault status registers. | ||
103 | + * and we've already generated a derived exception (this is indicated | ||
104 | + * by the caller passing STACK_IGNFAULTS). Even in this case we will | ||
105 | + * still update the fault status registers. | ||
106 | */ | ||
107 | - if (!ignfault) { | ||
108 | + switch (mode) { | ||
109 | + case STACK_NORMAL: | ||
110 | armv7m_nvic_set_pending_derived(env->nvic, exc, exc_secure); | ||
111 | + break; | ||
112 | + case STACK_LAZYFP: | ||
113 | + armv7m_nvic_set_pending_lazyfp(env->nvic, exc, exc_secure); | ||
114 | + break; | ||
115 | + case STACK_IGNFAULTS: | ||
116 | + break; | ||
117 | } | ||
118 | return false; | ||
119 | } | ||
120 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
121 | uint32_t limit; | ||
122 | bool want_psp; | ||
123 | uint32_t sig; | ||
124 | + StackingMode smode = ignore_faults ? STACK_IGNFAULTS : STACK_NORMAL; | ||
125 | |||
126 | if (dotailchain) { | ||
127 | bool mode = lr & R_V7M_EXCRET_MODE_MASK; | ||
128 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
129 | */ | ||
130 | sig = v7m_integrity_sig(env, lr); | ||
131 | stacked_ok = | ||
132 | - v7m_stack_write(cpu, frameptr, sig, mmu_idx, ignore_faults) && | ||
133 | - v7m_stack_write(cpu, frameptr + 0x8, env->regs[4], mmu_idx, | ||
134 | - ignore_faults) && | ||
135 | - v7m_stack_write(cpu, frameptr + 0xc, env->regs[5], mmu_idx, | ||
136 | - ignore_faults) && | ||
137 | - v7m_stack_write(cpu, frameptr + 0x10, env->regs[6], mmu_idx, | ||
138 | - ignore_faults) && | ||
139 | - v7m_stack_write(cpu, frameptr + 0x14, env->regs[7], mmu_idx, | ||
140 | - ignore_faults) && | ||
141 | - v7m_stack_write(cpu, frameptr + 0x18, env->regs[8], mmu_idx, | ||
142 | - ignore_faults) && | ||
143 | - v7m_stack_write(cpu, frameptr + 0x1c, env->regs[9], mmu_idx, | ||
144 | - ignore_faults) && | ||
145 | - v7m_stack_write(cpu, frameptr + 0x20, env->regs[10], mmu_idx, | ||
146 | - ignore_faults) && | ||
147 | - v7m_stack_write(cpu, frameptr + 0x24, env->regs[11], mmu_idx, | ||
148 | - ignore_faults); | ||
149 | + v7m_stack_write(cpu, frameptr, sig, mmu_idx, smode) && | ||
150 | + v7m_stack_write(cpu, frameptr + 0x8, env->regs[4], mmu_idx, smode) && | ||
151 | + v7m_stack_write(cpu, frameptr + 0xc, env->regs[5], mmu_idx, smode) && | ||
152 | + v7m_stack_write(cpu, frameptr + 0x10, env->regs[6], mmu_idx, smode) && | ||
153 | + v7m_stack_write(cpu, frameptr + 0x14, env->regs[7], mmu_idx, smode) && | ||
154 | + v7m_stack_write(cpu, frameptr + 0x18, env->regs[8], mmu_idx, smode) && | ||
155 | + v7m_stack_write(cpu, frameptr + 0x1c, env->regs[9], mmu_idx, smode) && | ||
156 | + v7m_stack_write(cpu, frameptr + 0x20, env->regs[10], mmu_idx, smode) && | ||
157 | + v7m_stack_write(cpu, frameptr + 0x24, env->regs[11], mmu_idx, smode); | ||
158 | |||
159 | /* Update SP regardless of whether any of the stack accesses failed. */ | ||
160 | *frame_sp_p = frameptr; | ||
161 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
162 | * if it has higher priority). | ||
163 | */ | ||
164 | stacked_ok = stacked_ok && | ||
165 | - v7m_stack_write(cpu, frameptr, env->regs[0], mmu_idx, false) && | ||
166 | - v7m_stack_write(cpu, frameptr + 4, env->regs[1], mmu_idx, false) && | ||
167 | - v7m_stack_write(cpu, frameptr + 8, env->regs[2], mmu_idx, false) && | ||
168 | - v7m_stack_write(cpu, frameptr + 12, env->regs[3], mmu_idx, false) && | ||
169 | - v7m_stack_write(cpu, frameptr + 16, env->regs[12], mmu_idx, false) && | ||
170 | - v7m_stack_write(cpu, frameptr + 20, env->regs[14], mmu_idx, false) && | ||
171 | - v7m_stack_write(cpu, frameptr + 24, env->regs[15], mmu_idx, false) && | ||
172 | - v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, false); | ||
173 | + v7m_stack_write(cpu, frameptr, env->regs[0], mmu_idx, STACK_NORMAL) && | ||
174 | + v7m_stack_write(cpu, frameptr + 4, env->regs[1], | ||
175 | + mmu_idx, STACK_NORMAL) && | ||
176 | + v7m_stack_write(cpu, frameptr + 8, env->regs[2], | ||
177 | + mmu_idx, STACK_NORMAL) && | ||
178 | + v7m_stack_write(cpu, frameptr + 12, env->regs[3], | ||
179 | + mmu_idx, STACK_NORMAL) && | ||
180 | + v7m_stack_write(cpu, frameptr + 16, env->regs[12], | ||
181 | + mmu_idx, STACK_NORMAL) && | ||
182 | + v7m_stack_write(cpu, frameptr + 20, env->regs[14], | ||
183 | + mmu_idx, STACK_NORMAL) && | ||
184 | + v7m_stack_write(cpu, frameptr + 24, env->regs[15], | ||
185 | + mmu_idx, STACK_NORMAL) && | ||
186 | + v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, STACK_NORMAL); | ||
187 | |||
188 | if (env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) { | ||
189 | /* FPU is active, try to save its registers */ | ||
190 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
191 | faddr += 8; /* skip the slot for the FPSCR */ | ||
192 | } | ||
193 | stacked_ok = stacked_ok && | ||
194 | - v7m_stack_write(cpu, faddr, slo, mmu_idx, false) && | ||
195 | - v7m_stack_write(cpu, faddr + 4, shi, mmu_idx, false); | ||
196 | + v7m_stack_write(cpu, faddr, slo, | ||
197 | + mmu_idx, STACK_NORMAL) && | ||
198 | + v7m_stack_write(cpu, faddr + 4, shi, | ||
199 | + mmu_idx, STACK_NORMAL); | ||
200 | } | ||
201 | stacked_ok = stacked_ok && | ||
202 | v7m_stack_write(cpu, frameptr + 0x60, | ||
203 | - vfp_get_fpscr(env), mmu_idx, false); | ||
204 | + vfp_get_fpscr(env), mmu_idx, STACK_NORMAL); | ||
205 | if (cpacr_pass) { | ||
206 | for (i = 0; i < ((framesize == 0xa8) ? 32 : 16); i += 2) { | ||
207 | *aa32_vfp_dreg(env, i / 2) = 0; | ||
208 | -- | ||
209 | 2.20.1 | ||
210 | |||
211 | diff view generated by jsdifflib |
1 | Don't use the old_mmio struct in memory region ops. | 1 | The M-profile architecture floating point system supports |
---|---|---|---|
2 | lazy FP state preservation, where FP registers are not | ||
3 | pushed to the stack when an exception occurs but are instead | ||
4 | only saved if and when the first FP instruction in the exception | ||
5 | handler is executed. Implement this in QEMU, corresponding | ||
6 | to the check of LSPACT in the pseudocode ExecuteFPCheck(). | ||
2 | 7 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 1505580378-9044-5-git-send-email-peter.maydell@linaro.org | 10 | Message-id: 20190416125744.27770-24-peter.maydell@linaro.org |
6 | --- | 11 | --- |
7 | hw/timer/omap_gptimer.c | 49 +++++++++++++++++++++++++++++++++++++------------ | 12 | target/arm/cpu.h | 3 ++ |
8 | 1 file changed, 37 insertions(+), 12 deletions(-) | 13 | target/arm/helper.h | 2 + |
9 | 14 | target/arm/translate.h | 1 + | |
10 | diff --git a/hw/timer/omap_gptimer.c b/hw/timer/omap_gptimer.c | 15 | target/arm/helper.c | 112 +++++++++++++++++++++++++++++++++++++++++ |
11 | index XXXXXXX..XXXXXXX 100644 | 16 | target/arm/translate.c | 22 ++++++++ |
12 | --- a/hw/timer/omap_gptimer.c | 17 | 5 files changed, 140 insertions(+) |
13 | +++ b/hw/timer/omap_gptimer.c | 18 | |
14 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_writeh(void *opaque, hwaddr addr, | 19 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
15 | s->writeh = (uint16_t) value; | 20 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/cpu.h | ||
22 | +++ b/target/arm/cpu.h | ||
23 | @@ -XXX,XX +XXX,XX @@ | ||
24 | #define EXCP_NOCP 17 /* v7M NOCP UsageFault */ | ||
25 | #define EXCP_INVSTATE 18 /* v7M INVSTATE UsageFault */ | ||
26 | #define EXCP_STKOF 19 /* v8M STKOF UsageFault */ | ||
27 | +#define EXCP_LAZYFP 20 /* v7M fault during lazy FP stacking */ | ||
28 | /* NB: add new EXCP_ defines to the array in arm_log_exception() too */ | ||
29 | |||
30 | #define ARMV7M_EXCP_RESET 1 | ||
31 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, NS, 6, 1) | ||
32 | FIELD(TBFLAG_A32, VFPEN, 7, 1) | ||
33 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) | ||
34 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | ||
35 | +/* For M profile only, set if FPCCR.LSPACT is set */ | ||
36 | +FIELD(TBFLAG_A32, LSPACT, 18, 1) | ||
37 | /* For M profile only, set if we must create a new FP context */ | ||
38 | FIELD(TBFLAG_A32, NEW_FP_CTXT_NEEDED, 19, 1) | ||
39 | /* For M profile only, set if FPCCR.S does not match current security state */ | ||
40 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/helper.h | ||
43 | +++ b/target/arm/helper.h | ||
44 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_2(v7m_blxns, void, env, i32) | ||
45 | |||
46 | DEF_HELPER_3(v7m_tt, i32, env, i32, i32) | ||
47 | |||
48 | +DEF_HELPER_1(v7m_preserve_fp_state, void, env) | ||
49 | + | ||
50 | DEF_HELPER_2(v8m_stackcheck, void, env, i32) | ||
51 | |||
52 | DEF_HELPER_4(access_check_cp_reg, void, env, ptr, i32, i32) | ||
53 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/target/arm/translate.h | ||
56 | +++ b/target/arm/translate.h | ||
57 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | ||
58 | bool v8m_stackcheck; /* true if we need to perform v8M stack limit checks */ | ||
59 | bool v8m_fpccr_s_wrong; /* true if v8M FPCCR.S != v8m_secure */ | ||
60 | bool v7m_new_fp_ctxt_needed; /* ASPEN set but no active FP context */ | ||
61 | + bool v7m_lspact; /* FPCCR.LSPACT set */ | ||
62 | /* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI | ||
63 | * so that top level loop can generate correct syndrome information. | ||
64 | */ | ||
65 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/target/arm/helper.c | ||
68 | +++ b/target/arm/helper.c | ||
69 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest) | ||
70 | g_assert_not_reached(); | ||
16 | } | 71 | } |
17 | 72 | ||
18 | +static uint64_t omap_gp_timer_readfn(void *opaque, hwaddr addr, | 73 | +void HELPER(v7m_preserve_fp_state)(CPUARMState *env) |
19 | + unsigned size) | ||
20 | +{ | 74 | +{ |
21 | + switch (size) { | 75 | + /* translate.c should never generate calls here in user-only mode */ |
22 | + case 1: | 76 | + g_assert_not_reached(); |
23 | + return omap_badwidth_read32(opaque, addr); | ||
24 | + case 2: | ||
25 | + return omap_gp_timer_readh(opaque, addr); | ||
26 | + case 4: | ||
27 | + return omap_gp_timer_readw(opaque, addr); | ||
28 | + default: | ||
29 | + g_assert_not_reached(); | ||
30 | + } | ||
31 | +} | 77 | +} |
32 | + | 78 | + |
33 | +static void omap_gp_timer_writefn(void *opaque, hwaddr addr, | 79 | uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) |
34 | + uint64_t value, unsigned size) | 80 | { |
81 | /* The TT instructions can be used by unprivileged code, but in | ||
82 | @@ -XXX,XX +XXX,XX @@ pend_fault: | ||
83 | return false; | ||
84 | } | ||
85 | |||
86 | +void HELPER(v7m_preserve_fp_state)(CPUARMState *env) | ||
35 | +{ | 87 | +{ |
36 | + switch (size) { | 88 | + /* |
37 | + case 1: | 89 | + * Preserve FP state (because LSPACT was set and we are about |
38 | + omap_badwidth_write32(opaque, addr, value); | 90 | + * to execute an FP instruction). This corresponds to the |
91 | + * PreserveFPState() pseudocode. | ||
92 | + * We may throw an exception if the stacking fails. | ||
93 | + */ | ||
94 | + ARMCPU *cpu = arm_env_get_cpu(env); | ||
95 | + bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; | ||
96 | + bool negpri = !(env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_HFRDY_MASK); | ||
97 | + bool is_priv = !(env->v7m.fpccr[is_secure] & R_V7M_FPCCR_USER_MASK); | ||
98 | + bool splimviol = env->v7m.fpccr[is_secure] & R_V7M_FPCCR_SPLIMVIOL_MASK; | ||
99 | + uint32_t fpcar = env->v7m.fpcar[is_secure]; | ||
100 | + bool stacked_ok = true; | ||
101 | + bool ts = is_secure && (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK); | ||
102 | + bool take_exception; | ||
103 | + | ||
104 | + /* Take the iothread lock as we are going to touch the NVIC */ | ||
105 | + qemu_mutex_lock_iothread(); | ||
106 | + | ||
107 | + /* Check the background context had access to the FPU */ | ||
108 | + if (!v7m_cpacr_pass(env, is_secure, is_priv)) { | ||
109 | + armv7m_nvic_set_pending_lazyfp(env->nvic, ARMV7M_EXCP_USAGE, is_secure); | ||
110 | + env->v7m.cfsr[is_secure] |= R_V7M_CFSR_NOCP_MASK; | ||
111 | + stacked_ok = false; | ||
112 | + } else if (!is_secure && !extract32(env->v7m.nsacr, 10, 1)) { | ||
113 | + armv7m_nvic_set_pending_lazyfp(env->nvic, ARMV7M_EXCP_USAGE, M_REG_S); | ||
114 | + env->v7m.cfsr[M_REG_S] |= R_V7M_CFSR_NOCP_MASK; | ||
115 | + stacked_ok = false; | ||
116 | + } | ||
117 | + | ||
118 | + if (!splimviol && stacked_ok) { | ||
119 | + /* We only stack if the stack limit wasn't violated */ | ||
120 | + int i; | ||
121 | + ARMMMUIdx mmu_idx; | ||
122 | + | ||
123 | + mmu_idx = arm_v7m_mmu_idx_all(env, is_secure, is_priv, negpri); | ||
124 | + for (i = 0; i < (ts ? 32 : 16); i += 2) { | ||
125 | + uint64_t dn = *aa32_vfp_dreg(env, i / 2); | ||
126 | + uint32_t faddr = fpcar + 4 * i; | ||
127 | + uint32_t slo = extract64(dn, 0, 32); | ||
128 | + uint32_t shi = extract64(dn, 32, 32); | ||
129 | + | ||
130 | + if (i >= 16) { | ||
131 | + faddr += 8; /* skip the slot for the FPSCR */ | ||
132 | + } | ||
133 | + stacked_ok = stacked_ok && | ||
134 | + v7m_stack_write(cpu, faddr, slo, mmu_idx, STACK_LAZYFP) && | ||
135 | + v7m_stack_write(cpu, faddr + 4, shi, mmu_idx, STACK_LAZYFP); | ||
136 | + } | ||
137 | + | ||
138 | + stacked_ok = stacked_ok && | ||
139 | + v7m_stack_write(cpu, fpcar + 0x40, | ||
140 | + vfp_get_fpscr(env), mmu_idx, STACK_LAZYFP); | ||
141 | + } | ||
142 | + | ||
143 | + /* | ||
144 | + * We definitely pended an exception, but it's possible that it | ||
145 | + * might not be able to be taken now. If its priority permits us | ||
146 | + * to take it now, then we must not update the LSPACT or FP regs, | ||
147 | + * but instead jump out to take the exception immediately. | ||
148 | + * If it's just pending and won't be taken until the current | ||
149 | + * handler exits, then we do update LSPACT and the FP regs. | ||
150 | + */ | ||
151 | + take_exception = !stacked_ok && | ||
152 | + armv7m_nvic_can_take_pending_exception(env->nvic); | ||
153 | + | ||
154 | + qemu_mutex_unlock_iothread(); | ||
155 | + | ||
156 | + if (take_exception) { | ||
157 | + raise_exception_ra(env, EXCP_LAZYFP, 0, 1, GETPC()); | ||
158 | + } | ||
159 | + | ||
160 | + env->v7m.fpccr[is_secure] &= ~R_V7M_FPCCR_LSPACT_MASK; | ||
161 | + | ||
162 | + if (ts) { | ||
163 | + /* Clear s0 to s31 and the FPSCR */ | ||
164 | + int i; | ||
165 | + | ||
166 | + for (i = 0; i < 32; i += 2) { | ||
167 | + *aa32_vfp_dreg(env, i / 2) = 0; | ||
168 | + } | ||
169 | + vfp_set_fpscr(env, 0); | ||
170 | + } | ||
171 | + /* | ||
172 | + * Otherwise s0 to s15 and FPSCR are UNKNOWN; we choose to leave them | ||
173 | + * unchanged. | ||
174 | + */ | ||
175 | +} | ||
176 | + | ||
177 | /* Write to v7M CONTROL.SPSEL bit for the specified security bank. | ||
178 | * This may change the current stack pointer between Main and Process | ||
179 | * stack pointers if it is done for the CONTROL register for the current | ||
180 | @@ -XXX,XX +XXX,XX @@ static void arm_log_exception(int idx) | ||
181 | [EXCP_NOCP] = "v7M NOCP UsageFault", | ||
182 | [EXCP_INVSTATE] = "v7M INVSTATE UsageFault", | ||
183 | [EXCP_STKOF] = "v8M STKOF UsageFault", | ||
184 | + [EXCP_LAZYFP] = "v7M exception during lazy FP stacking", | ||
185 | }; | ||
186 | |||
187 | if (idx >= 0 && idx < ARRAY_SIZE(excnames)) { | ||
188 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
189 | return; | ||
190 | } | ||
191 | break; | ||
192 | + case EXCP_LAZYFP: | ||
193 | + /* | ||
194 | + * We already pended the specific exception in the NVIC in the | ||
195 | + * v7m_preserve_fp_state() helper function. | ||
196 | + */ | ||
39 | + break; | 197 | + break; |
40 | + case 2: | 198 | default: |
41 | + omap_gp_timer_writeh(opaque, addr, value); | 199 | cpu_abort(cs, "Unhandled exception 0x%x\n", cs->exception_index); |
42 | + break; | 200 | return; /* Never happens. Keep compiler happy. */ |
43 | + case 4: | 201 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, |
44 | + omap_gp_timer_write(opaque, addr, value); | 202 | flags = FIELD_DP32(flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED, 1); |
45 | + break; | 203 | } |
46 | + default: | 204 | |
47 | + g_assert_not_reached(); | 205 | + if (arm_feature(env, ARM_FEATURE_M)) { |
48 | + } | 206 | + bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; |
49 | +} | 207 | + |
50 | + | 208 | + if (env->v7m.fpccr[is_secure] & R_V7M_FPCCR_LSPACT_MASK) { |
51 | static const MemoryRegionOps omap_gp_timer_ops = { | 209 | + flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1); |
52 | - .old_mmio = { | 210 | + } |
53 | - .read = { | 211 | + } |
54 | - omap_badwidth_read32, | 212 | + |
55 | - omap_gp_timer_readh, | 213 | *pflags = flags; |
56 | - omap_gp_timer_readw, | 214 | *cs_base = 0; |
57 | - }, | 215 | } |
58 | - .write = { | 216 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
59 | - omap_badwidth_write32, | 217 | index XXXXXXX..XXXXXXX 100644 |
60 | - omap_gp_timer_writeh, | 218 | --- a/target/arm/translate.c |
61 | - omap_gp_timer_write, | 219 | +++ b/target/arm/translate.c |
62 | - }, | 220 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) |
63 | - }, | 221 | if (arm_dc_feature(s, ARM_FEATURE_M)) { |
64 | + .read = omap_gp_timer_readfn, | 222 | /* Handle M-profile lazy FP state mechanics */ |
65 | + .write = omap_gp_timer_writefn, | 223 | |
66 | + .valid.min_access_size = 1, | 224 | + /* Trigger lazy-state preservation if necessary */ |
67 | + .valid.max_access_size = 4, | 225 | + if (s->v7m_lspact) { |
68 | .endianness = DEVICE_NATIVE_ENDIAN, | 226 | + /* |
69 | }; | 227 | + * Lazy state saving affects external memory and also the NVIC, |
228 | + * so we must mark it as an IO operation for icount. | ||
229 | + */ | ||
230 | + if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) { | ||
231 | + gen_io_start(); | ||
232 | + } | ||
233 | + gen_helper_v7m_preserve_fp_state(cpu_env); | ||
234 | + if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) { | ||
235 | + gen_io_end(); | ||
236 | + } | ||
237 | + /* | ||
238 | + * If the preserve_fp_state helper doesn't throw an exception | ||
239 | + * then it will clear LSPACT; we don't need to repeat this for | ||
240 | + * any further FP insns in this TB. | ||
241 | + */ | ||
242 | + s->v7m_lspact = false; | ||
243 | + } | ||
244 | + | ||
245 | /* Update ownership of FP context: set FPCCR.S to match current state */ | ||
246 | if (s->v8m_fpccr_s_wrong) { | ||
247 | TCGv_i32 tmp; | ||
248 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | ||
249 | dc->v8m_fpccr_s_wrong = FIELD_EX32(tb_flags, TBFLAG_A32, FPCCR_S_WRONG); | ||
250 | dc->v7m_new_fp_ctxt_needed = | ||
251 | FIELD_EX32(tb_flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED); | ||
252 | + dc->v7m_lspact = FIELD_EX32(tb_flags, TBFLAG_A32, LSPACT); | ||
253 | dc->cp_regs = cpu->cp_regs; | ||
254 | dc->features = env->features; | ||
70 | 255 | ||
71 | -- | 256 | -- |
72 | 2.7.4 | 257 | 2.20.1 |
73 | 258 | ||
74 | 259 | diff view generated by jsdifflib |
1 | Now that we have a banked FAULTMASK register and banked exceptions, | 1 | Implement the VLSTM instruction for v7M for the FPU present case. |
---|---|---|---|
2 | we can implement the correct check in cpu_mmu_index() for whether | ||
3 | the MPU_CTRL.HFNMIENA bit's effect should apply. This bit causes | ||
4 | handlers which have requested a negative execution priority to run | ||
5 | with the MPU disabled. In v8M the test has to check this for the | ||
6 | current security state and so takes account of banking. | ||
7 | 2 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Message-id: 1505240046-11454-17-git-send-email-peter.maydell@linaro.org | 5 | Message-id: 20190416125744.27770-25-peter.maydell@linaro.org |
11 | --- | 6 | --- |
12 | target/arm/cpu.h | 21 ++++++++++++++++----- | 7 | target/arm/cpu.h | 2 + |
13 | hw/intc/armv7m_nvic.c | 29 +++++++++++++++++++++++++++++ | 8 | target/arm/helper.h | 2 + |
14 | 2 files changed, 45 insertions(+), 5 deletions(-) | 9 | target/arm/helper.c | 84 ++++++++++++++++++++++++++++++++++++++++++ |
10 | target/arm/translate.c | 15 +++++++- | ||
11 | 4 files changed, 102 insertions(+), 1 deletion(-) | ||
15 | 12 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 13 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
17 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 15 | --- a/target/arm/cpu.h |
19 | +++ b/target/arm/cpu.h | 16 | +++ b/target/arm/cpu.h |
20 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_complete_irq(void *opaque, int irq); | 17 | @@ -XXX,XX +XXX,XX @@ |
21 | * (v8M ARM ARM I_PKLD.) | 18 | #define EXCP_INVSTATE 18 /* v7M INVSTATE UsageFault */ |
22 | */ | 19 | #define EXCP_STKOF 19 /* v8M STKOF UsageFault */ |
23 | int armv7m_nvic_raw_execution_priority(void *opaque); | 20 | #define EXCP_LAZYFP 20 /* v7M fault during lazy FP stacking */ |
24 | +/** | 21 | +#define EXCP_LSERR 21 /* v8M LSERR SecureFault */ |
25 | + * armv7m_nvic_neg_prio_requested: return true if the requested execution | 22 | +#define EXCP_UNALIGNED 22 /* v7M UNALIGNED UsageFault */ |
26 | + * priority is negative for the specified security state. | 23 | /* NB: add new EXCP_ defines to the array in arm_log_exception() too */ |
27 | + * @opaque: the NVIC | 24 | |
28 | + * @secure: the security state to test | 25 | #define ARMV7M_EXCP_RESET 1 |
29 | + * This corresponds to the pseudocode IsReqExecPriNeg(). | 26 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
30 | + */ | 27 | index XXXXXXX..XXXXXXX 100644 |
31 | +#ifndef CONFIG_USER_ONLY | 28 | --- a/target/arm/helper.h |
32 | +bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure); | 29 | +++ b/target/arm/helper.h |
33 | +#else | 30 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(v7m_tt, i32, env, i32, i32) |
34 | +static inline bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure) | 31 | |
32 | DEF_HELPER_1(v7m_preserve_fp_state, void, env) | ||
33 | |||
34 | +DEF_HELPER_2(v7m_vlstm, void, env, i32) | ||
35 | + | ||
36 | DEF_HELPER_2(v8m_stackcheck, void, env, i32) | ||
37 | |||
38 | DEF_HELPER_4(access_check_cp_reg, void, env, ptr, i32, i32) | ||
39 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/target/arm/helper.c | ||
42 | +++ b/target/arm/helper.c | ||
43 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_preserve_fp_state)(CPUARMState *env) | ||
44 | g_assert_not_reached(); | ||
45 | } | ||
46 | |||
47 | +void HELPER(v7m_vlstm)(CPUARMState *env, uint32_t fptr) | ||
35 | +{ | 48 | +{ |
36 | + return false; | 49 | + /* translate.c should never generate calls here in user-only mode */ |
50 | + g_assert_not_reached(); | ||
37 | +} | 51 | +} |
38 | +#endif | 52 | + |
39 | 53 | uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | |
40 | /* Interface for defining coprocessor registers. | 54 | { |
41 | * Registers are defined in tables of arm_cp_reginfo structs | 55 | /* The TT instructions can be used by unprivileged code, but in |
42 | @@ -XXX,XX +XXX,XX @@ static inline int cpu_mmu_index(CPUARMState *env, bool ifetch) | 56 | @@ -XXX,XX +XXX,XX @@ static void v7m_update_fpccr(CPUARMState *env, uint32_t frameptr, |
43 | if (arm_feature(env, ARM_FEATURE_M)) { | 57 | } |
44 | ARMMMUIdx mmu_idx = el == 0 ? ARMMMUIdx_MUser : ARMMMUIdx_MPriv; | ||
45 | |||
46 | - /* Execution priority is negative if FAULTMASK is set or | ||
47 | - * we're in a HardFault or NMI handler. | ||
48 | - */ | ||
49 | - if ((env->v7m.exception > 0 && env->v7m.exception <= 3) | ||
50 | - || env->v7m.faultmask[env->v7m.secure]) { | ||
51 | + if (armv7m_nvic_neg_prio_requested(env->nvic, env->v7m.secure)) { | ||
52 | mmu_idx = ARMMMUIdx_MNegPri; | ||
53 | } | ||
54 | |||
55 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/hw/intc/armv7m_nvic.c | ||
58 | +++ b/hw/intc/armv7m_nvic.c | ||
59 | @@ -XXX,XX +XXX,XX @@ static inline int nvic_exec_prio(NVICState *s) | ||
60 | return MIN(running, s->exception_prio); | ||
61 | } | 58 | } |
62 | 59 | ||
63 | +bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure) | 60 | +void HELPER(v7m_vlstm)(CPUARMState *env, uint32_t fptr) |
64 | +{ | 61 | +{ |
65 | + /* Return true if the requested execution priority is negative | 62 | + /* fptr is the value of Rn, the frame pointer we store the FP regs to */ |
66 | + * for the specified security state, ie that security state | 63 | + bool s = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; |
67 | + * has an active NMI or HardFault or has set its FAULTMASK. | 64 | + bool lspact = env->v7m.fpccr[s] & R_V7M_FPCCR_LSPACT_MASK; |
68 | + * Note that this is not the same as whether the execution | ||
69 | + * priority is actually negative (for instance AIRCR.PRIS may | ||
70 | + * mean we don't allow FAULTMASK_NS to actually make the execution | ||
71 | + * priority negative). Compare pseudocode IsReqExcPriNeg(). | ||
72 | + */ | ||
73 | + NVICState *s = opaque; | ||
74 | + | 65 | + |
75 | + if (s->cpu->env.v7m.faultmask[secure]) { | 66 | + assert(env->v7m.secure); |
76 | + return true; | 67 | + |
68 | + if (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)) { | ||
69 | + return; | ||
77 | + } | 70 | + } |
78 | + | 71 | + |
79 | + if (secure ? s->sec_vectors[ARMV7M_EXCP_HARD].active : | 72 | + /* Check access to the coprocessor is permitted */ |
80 | + s->vectors[ARMV7M_EXCP_HARD].active) { | 73 | + if (!v7m_cpacr_pass(env, true, arm_current_el(env) != 0)) { |
81 | + return true; | 74 | + raise_exception_ra(env, EXCP_NOCP, 0, 1, GETPC()); |
82 | + } | 75 | + } |
83 | + | 76 | + |
84 | + if (s->vectors[ARMV7M_EXCP_NMI].active && | 77 | + if (lspact) { |
85 | + exc_targets_secure(s, ARMV7M_EXCP_NMI) == secure) { | 78 | + /* LSPACT should not be active when there is active FP state */ |
86 | + return true; | 79 | + raise_exception_ra(env, EXCP_LSERR, 0, 1, GETPC()); |
87 | + } | 80 | + } |
88 | + | 81 | + |
89 | + return false; | 82 | + if (fptr & 7) { |
83 | + raise_exception_ra(env, EXCP_UNALIGNED, 0, 1, GETPC()); | ||
84 | + } | ||
85 | + | ||
86 | + /* | ||
87 | + * Note that we do not use v7m_stack_write() here, because the | ||
88 | + * accesses should not set the FSR bits for stacking errors if they | ||
89 | + * fail. (In pseudocode terms, they are AccType_NORMAL, not AccType_STACK | ||
90 | + * or AccType_LAZYFP). Faults in cpu_stl_data() will throw exceptions | ||
91 | + * and longjmp out. | ||
92 | + */ | ||
93 | + if (!(env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPEN_MASK)) { | ||
94 | + bool ts = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK; | ||
95 | + int i; | ||
96 | + | ||
97 | + for (i = 0; i < (ts ? 32 : 16); i += 2) { | ||
98 | + uint64_t dn = *aa32_vfp_dreg(env, i / 2); | ||
99 | + uint32_t faddr = fptr + 4 * i; | ||
100 | + uint32_t slo = extract64(dn, 0, 32); | ||
101 | + uint32_t shi = extract64(dn, 32, 32); | ||
102 | + | ||
103 | + if (i >= 16) { | ||
104 | + faddr += 8; /* skip the slot for the FPSCR */ | ||
105 | + } | ||
106 | + cpu_stl_data(env, faddr, slo); | ||
107 | + cpu_stl_data(env, faddr + 4, shi); | ||
108 | + } | ||
109 | + cpu_stl_data(env, fptr + 0x40, vfp_get_fpscr(env)); | ||
110 | + | ||
111 | + /* | ||
112 | + * If TS is 0 then s0 to s15 and FPSCR are UNKNOWN; we choose to | ||
113 | + * leave them unchanged, matching our choice in v7m_preserve_fp_state. | ||
114 | + */ | ||
115 | + if (ts) { | ||
116 | + for (i = 0; i < 32; i += 2) { | ||
117 | + *aa32_vfp_dreg(env, i / 2) = 0; | ||
118 | + } | ||
119 | + vfp_set_fpscr(env, 0); | ||
120 | + } | ||
121 | + } else { | ||
122 | + v7m_update_fpccr(env, fptr, false); | ||
123 | + } | ||
124 | + | ||
125 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_FPCA_MASK; | ||
90 | +} | 126 | +} |
91 | + | 127 | + |
92 | bool armv7m_nvic_can_take_pending_exception(void *opaque) | 128 | static bool v7m_push_stack(ARMCPU *cpu) |
93 | { | 129 | { |
94 | NVICState *s = opaque; | 130 | /* Do the "set up stack frame" part of exception entry, |
131 | @@ -XXX,XX +XXX,XX @@ static void arm_log_exception(int idx) | ||
132 | [EXCP_INVSTATE] = "v7M INVSTATE UsageFault", | ||
133 | [EXCP_STKOF] = "v8M STKOF UsageFault", | ||
134 | [EXCP_LAZYFP] = "v7M exception during lazy FP stacking", | ||
135 | + [EXCP_LSERR] = "v8M LSERR UsageFault", | ||
136 | + [EXCP_UNALIGNED] = "v7M UNALIGNED UsageFault", | ||
137 | }; | ||
138 | |||
139 | if (idx >= 0 && idx < ARRAY_SIZE(excnames)) { | ||
140 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
141 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
142 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_STKOF_MASK; | ||
143 | break; | ||
144 | + case EXCP_LSERR: | ||
145 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
146 | + env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK; | ||
147 | + break; | ||
148 | + case EXCP_UNALIGNED: | ||
149 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
150 | + env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_UNALIGNED_MASK; | ||
151 | + break; | ||
152 | case EXCP_SWI: | ||
153 | /* The PC already points to the next instruction. */ | ||
154 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SVC, env->v7m.secure); | ||
155 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
156 | index XXXXXXX..XXXXXXX 100644 | ||
157 | --- a/target/arm/translate.c | ||
158 | +++ b/target/arm/translate.c | ||
159 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
160 | if (!s->v8m_secure || (insn & 0x0040f0ff)) { | ||
161 | goto illegal_op; | ||
162 | } | ||
163 | - /* Just NOP since FP support is not implemented */ | ||
164 | + | ||
165 | + if (arm_dc_feature(s, ARM_FEATURE_VFP)) { | ||
166 | + TCGv_i32 fptr = load_reg(s, rn); | ||
167 | + | ||
168 | + if (extract32(insn, 20, 1)) { | ||
169 | + /* VLLDM */ | ||
170 | + } else { | ||
171 | + gen_helper_v7m_vlstm(cpu_env, fptr); | ||
172 | + } | ||
173 | + tcg_temp_free_i32(fptr); | ||
174 | + | ||
175 | + /* End the TB, because we have updated FP control bits */ | ||
176 | + s->base.is_jmp = DISAS_UPDATE; | ||
177 | + } | ||
178 | break; | ||
179 | } | ||
180 | if (arm_dc_feature(s, ARM_FEATURE_VFP) && | ||
95 | -- | 181 | -- |
96 | 2.7.4 | 182 | 2.20.1 |
97 | 183 | ||
98 | 184 | diff view generated by jsdifflib |
1 | Drop the use of old_mmio in the omap2_gpio memory ops. | 1 | Implement the VLLDM instruction for v7M for the FPU present cas. |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 1505580378-9044-3-git-send-email-peter.maydell@linaro.org | 5 | Message-id: 20190416125744.27770-26-peter.maydell@linaro.org |
6 | --- | 6 | --- |
7 | hw/gpio/omap_gpio.c | 26 ++++++++++++-------------- | 7 | target/arm/helper.h | 1 + |
8 | 1 file changed, 12 insertions(+), 14 deletions(-) | 8 | target/arm/helper.c | 54 ++++++++++++++++++++++++++++++++++++++++++ |
9 | target/arm/translate.c | 2 +- | ||
10 | 3 files changed, 56 insertions(+), 1 deletion(-) | ||
9 | 11 | ||
10 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c | 12 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
11 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/hw/gpio/omap_gpio.c | 14 | --- a/target/arm/helper.h |
13 | +++ b/hw/gpio/omap_gpio.c | 15 | +++ b/target/arm/helper.h |
14 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_module_write(void *opaque, hwaddr addr, | 16 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(v7m_tt, i32, env, i32, i32) |
15 | } | 17 | DEF_HELPER_1(v7m_preserve_fp_state, void, env) |
18 | |||
19 | DEF_HELPER_2(v7m_vlstm, void, env, i32) | ||
20 | +DEF_HELPER_2(v7m_vlldm, void, env, i32) | ||
21 | |||
22 | DEF_HELPER_2(v8m_stackcheck, void, env, i32) | ||
23 | |||
24 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/target/arm/helper.c | ||
27 | +++ b/target/arm/helper.c | ||
28 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_vlstm)(CPUARMState *env, uint32_t fptr) | ||
29 | g_assert_not_reached(); | ||
16 | } | 30 | } |
17 | 31 | ||
18 | -static uint32_t omap2_gpio_module_readp(void *opaque, hwaddr addr) | 32 | +void HELPER(v7m_vlldm)(CPUARMState *env, uint32_t fptr) |
19 | +static uint64_t omap2_gpio_module_readp(void *opaque, hwaddr addr, | 33 | +{ |
20 | + unsigned size) | 34 | + /* translate.c should never generate calls here in user-only mode */ |
35 | + g_assert_not_reached(); | ||
36 | +} | ||
37 | + | ||
38 | uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | ||
21 | { | 39 | { |
22 | return omap2_gpio_module_read(opaque, addr & ~3) >> ((addr & 3) << 3); | 40 | /* The TT instructions can be used by unprivileged code, but in |
41 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_vlstm)(CPUARMState *env, uint32_t fptr) | ||
42 | env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_FPCA_MASK; | ||
23 | } | 43 | } |
24 | 44 | ||
25 | static void omap2_gpio_module_writep(void *opaque, hwaddr addr, | 45 | +void HELPER(v7m_vlldm)(CPUARMState *env, uint32_t fptr) |
26 | - uint32_t value) | 46 | +{ |
27 | + uint64_t value, unsigned size) | 47 | + /* fptr is the value of Rn, the frame pointer we load the FP regs from */ |
28 | { | 48 | + assert(env->v7m.secure); |
29 | uint32_t cur = 0; | 49 | + |
30 | uint32_t mask = 0xffff; | 50 | + if (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)) { |
31 | |||
32 | + if (size == 4) { | ||
33 | + omap2_gpio_module_write(opaque, addr, value); | ||
34 | + return; | 51 | + return; |
35 | + } | 52 | + } |
36 | + | 53 | + |
37 | switch (addr & ~3) { | 54 | + /* Check access to the coprocessor is permitted */ |
38 | case 0x00: /* GPIO_REVISION */ | 55 | + if (!v7m_cpacr_pass(env, true, arm_current_el(env) != 0)) { |
39 | case 0x14: /* GPIO_SYSSTATUS */ | 56 | + raise_exception_ra(env, EXCP_NOCP, 0, 1, GETPC()); |
40 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_module_writep(void *opaque, hwaddr addr, | 57 | + } |
41 | } | 58 | + |
42 | 59 | + if (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPACT_MASK) { | |
43 | static const MemoryRegionOps omap2_gpio_module_ops = { | 60 | + /* State in FP is still valid */ |
44 | - .old_mmio = { | 61 | + env->v7m.fpccr[M_REG_S] &= ~R_V7M_FPCCR_LSPACT_MASK; |
45 | - .read = { | 62 | + } else { |
46 | - omap2_gpio_module_readp, | 63 | + bool ts = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK; |
47 | - omap2_gpio_module_readp, | 64 | + int i; |
48 | - omap2_gpio_module_read, | 65 | + uint32_t fpscr; |
49 | - }, | 66 | + |
50 | - .write = { | 67 | + if (fptr & 7) { |
51 | - omap2_gpio_module_writep, | 68 | + raise_exception_ra(env, EXCP_UNALIGNED, 0, 1, GETPC()); |
52 | - omap2_gpio_module_writep, | 69 | + } |
53 | - omap2_gpio_module_write, | 70 | + |
54 | - }, | 71 | + for (i = 0; i < (ts ? 32 : 16); i += 2) { |
55 | - }, | 72 | + uint32_t slo, shi; |
56 | + .read = omap2_gpio_module_readp, | 73 | + uint64_t dn; |
57 | + .write = omap2_gpio_module_writep, | 74 | + uint32_t faddr = fptr + 4 * i; |
58 | + .valid.min_access_size = 1, | 75 | + |
59 | + .valid.max_access_size = 4, | 76 | + if (i >= 16) { |
60 | .endianness = DEVICE_NATIVE_ENDIAN, | 77 | + faddr += 8; /* skip the slot for the FPSCR */ |
61 | }; | 78 | + } |
62 | 79 | + | |
80 | + slo = cpu_ldl_data(env, faddr); | ||
81 | + shi = cpu_ldl_data(env, faddr + 4); | ||
82 | + | ||
83 | + dn = (uint64_t) shi << 32 | slo; | ||
84 | + *aa32_vfp_dreg(env, i / 2) = dn; | ||
85 | + } | ||
86 | + fpscr = cpu_ldl_data(env, fptr + 0x40); | ||
87 | + vfp_set_fpscr(env, fpscr); | ||
88 | + } | ||
89 | + | ||
90 | + env->v7m.control[M_REG_S] |= R_V7M_CONTROL_FPCA_MASK; | ||
91 | +} | ||
92 | + | ||
93 | static bool v7m_push_stack(ARMCPU *cpu) | ||
94 | { | ||
95 | /* Do the "set up stack frame" part of exception entry, | ||
96 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
97 | index XXXXXXX..XXXXXXX 100644 | ||
98 | --- a/target/arm/translate.c | ||
99 | +++ b/target/arm/translate.c | ||
100 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
101 | TCGv_i32 fptr = load_reg(s, rn); | ||
102 | |||
103 | if (extract32(insn, 20, 1)) { | ||
104 | - /* VLLDM */ | ||
105 | + gen_helper_v7m_vlldm(cpu_env, fptr); | ||
106 | } else { | ||
107 | gen_helper_v7m_vlstm(cpu_env, fptr); | ||
108 | } | ||
63 | -- | 109 | -- |
64 | 2.7.4 | 110 | 2.20.1 |
65 | 111 | ||
66 | 112 | diff view generated by jsdifflib |
1 | Update the code in nvic_rettobase() so that it checks the | 1 | Enable the FPU by default for the Cortex-M4 and Cortex-M33. |
---|---|---|---|
2 | sec_vectors[] array as well as the vectors[] array if needed. | ||
3 | 2 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 1505240046-11454-7-git-send-email-peter.maydell@linaro.org | 5 | Message-id: 20190416125744.27770-27-peter.maydell@linaro.org |
7 | --- | 6 | --- |
8 | hw/intc/armv7m_nvic.c | 5 ++++- | 7 | target/arm/cpu.c | 8 ++++++++ |
9 | 1 file changed, 4 insertions(+), 1 deletion(-) | 8 | 1 file changed, 8 insertions(+) |
10 | 9 | ||
11 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 10 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
12 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/intc/armv7m_nvic.c | 12 | --- a/target/arm/cpu.c |
14 | +++ b/hw/intc/armv7m_nvic.c | 13 | +++ b/target/arm/cpu.c |
15 | @@ -XXX,XX +XXX,XX @@ static int nvic_pending_prio(NVICState *s) | 14 | @@ -XXX,XX +XXX,XX @@ static void cortex_m4_initfn(Object *obj) |
16 | static bool nvic_rettobase(NVICState *s) | 15 | set_feature(&cpu->env, ARM_FEATURE_M); |
17 | { | 16 | set_feature(&cpu->env, ARM_FEATURE_M_MAIN); |
18 | int irq, nhand = 0; | 17 | set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); |
19 | + bool check_sec = arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY); | 18 | + set_feature(&cpu->env, ARM_FEATURE_VFP4); |
20 | 19 | cpu->midr = 0x410fc240; /* r0p0 */ | |
21 | for (irq = ARMV7M_EXCP_RESET; irq < s->num_irq; irq++) { | 20 | cpu->pmsav7_dregion = 8; |
22 | - if (s->vectors[irq].active) { | 21 | + cpu->isar.mvfr0 = 0x10110021; |
23 | + if (s->vectors[irq].active || | 22 | + cpu->isar.mvfr1 = 0x11000011; |
24 | + (check_sec && irq < NVIC_INTERNAL_VECTORS && | 23 | + cpu->isar.mvfr2 = 0x00000000; |
25 | + s->sec_vectors[irq].active)) { | 24 | cpu->id_pfr0 = 0x00000030; |
26 | nhand++; | 25 | cpu->id_pfr1 = 0x00000200; |
27 | if (nhand == 2) { | 26 | cpu->id_dfr0 = 0x00100000; |
28 | return 0; | 27 | @@ -XXX,XX +XXX,XX @@ static void cortex_m33_initfn(Object *obj) |
28 | set_feature(&cpu->env, ARM_FEATURE_M_MAIN); | ||
29 | set_feature(&cpu->env, ARM_FEATURE_M_SECURITY); | ||
30 | set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); | ||
31 | + set_feature(&cpu->env, ARM_FEATURE_VFP4); | ||
32 | cpu->midr = 0x410fd213; /* r0p3 */ | ||
33 | cpu->pmsav7_dregion = 16; | ||
34 | cpu->sau_sregion = 8; | ||
35 | + cpu->isar.mvfr0 = 0x10110021; | ||
36 | + cpu->isar.mvfr1 = 0x11000011; | ||
37 | + cpu->isar.mvfr2 = 0x00000040; | ||
38 | cpu->id_pfr0 = 0x00000030; | ||
39 | cpu->id_pfr1 = 0x00000210; | ||
40 | cpu->id_dfr0 = 0x00200000; | ||
29 | -- | 41 | -- |
30 | 2.7.4 | 42 | 2.20.1 |
31 | 43 | ||
32 | 44 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
1 | 2 | ||
3 | This device is used by both ARM (BCM2836, for raspi2) and AArch64 | ||
4 | (BCM2837, for raspi3) targets, and is not CPU-specific. | ||
5 | Move it to common object, so we build it once for all targets. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
8 | Message-id: 20190427133028.12874-1-philmd@redhat.com | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/dma/Makefile.objs | 2 +- | ||
13 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
14 | |||
15 | diff --git a/hw/dma/Makefile.objs b/hw/dma/Makefile.objs | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/dma/Makefile.objs | ||
18 | +++ b/hw/dma/Makefile.objs | ||
19 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_XLNX_ZYNQMP_ARM) += xlnx-zdma.o | ||
20 | |||
21 | obj-$(CONFIG_OMAP) += omap_dma.o soc_dma.o | ||
22 | obj-$(CONFIG_PXA2XX) += pxa2xx_dma.o | ||
23 | -obj-$(CONFIG_RASPI) += bcm2835_dma.o | ||
24 | +common-obj-$(CONFIG_RASPI) += bcm2835_dma.o | ||
25 | -- | ||
26 | 2.20.1 | ||
27 | |||
28 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
1 | 2 | ||
3 | Reviewed-by: Thomas Huth <thuth@redhat.com> | ||
4 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
5 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | ||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
7 | Message-id: 20190412165416.7977-2-philmd@redhat.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | hw/arm/aspeed.c | 13 +++++++++---- | ||
11 | 1 file changed, 9 insertions(+), 4 deletions(-) | ||
12 | |||
13 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/arm/aspeed.c | ||
16 | +++ b/hw/arm/aspeed.c | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | #include "hw/arm/aspeed_soc.h" | ||
19 | #include "hw/boards.h" | ||
20 | #include "hw/i2c/smbus_eeprom.h" | ||
21 | +#include "hw/misc/pca9552.h" | ||
22 | +#include "hw/misc/tmp105.h" | ||
23 | #include "qemu/log.h" | ||
24 | #include "sysemu/block-backend.h" | ||
25 | #include "hw/loader.h" | ||
26 | @@ -XXX,XX +XXX,XX @@ static void ast2500_evb_i2c_init(AspeedBoardState *bmc) | ||
27 | eeprom_buf); | ||
28 | |||
29 | /* The AST2500 EVB expects a LM75 but a TMP105 is compatible */ | ||
30 | - i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 7), "tmp105", 0x4d); | ||
31 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 7), | ||
32 | + TYPE_TMP105, 0x4d); | ||
33 | |||
34 | /* The AST2500 EVB does not have an RTC. Let's pretend that one is | ||
35 | * plugged on the I2C bus header */ | ||
36 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | ||
37 | AspeedSoCState *soc = &bmc->soc; | ||
38 | uint8_t *eeprom_buf = g_malloc0(8 * 1024); | ||
39 | |||
40 | - i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 3), "pca9552", 0x60); | ||
41 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 3), TYPE_PCA9552, | ||
42 | + 0x60); | ||
43 | |||
44 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 4), "tmp423", 0x4c); | ||
45 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 5), "tmp423", 0x4c); | ||
46 | |||
47 | /* The Witherspoon expects a TMP275 but a TMP105 is compatible */ | ||
48 | - i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 9), "tmp105", 0x4a); | ||
49 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 9), TYPE_TMP105, | ||
50 | + 0x4a); | ||
51 | |||
52 | /* The witherspoon board expects Epson RX8900 I2C RTC but a ds1338 is | ||
53 | * good enough */ | ||
54 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | ||
55 | |||
56 | smbus_eeprom_init_one(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), 0x51, | ||
57 | eeprom_buf); | ||
58 | - i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "pca9552", | ||
59 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), TYPE_PCA9552, | ||
60 | 0x60); | ||
61 | } | ||
62 | |||
63 | -- | ||
64 | 2.20.1 | ||
65 | |||
66 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
1 | 2 | ||
3 | Suggested-by: Markus Armbruster <armbru@redhat.com> | ||
4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
5 | Message-id: 20190412165416.7977-3-philmd@redhat.com | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | hw/arm/nseries.c | 3 ++- | ||
10 | 1 file changed, 2 insertions(+), 1 deletion(-) | ||
11 | |||
12 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/hw/arm/nseries.c | ||
15 | +++ b/hw/arm/nseries.c | ||
16 | @@ -XXX,XX +XXX,XX @@ | ||
17 | #include "hw/boards.h" | ||
18 | #include "hw/i2c/i2c.h" | ||
19 | #include "hw/devices.h" | ||
20 | +#include "hw/misc/tmp105.h" | ||
21 | #include "hw/block/flash.h" | ||
22 | #include "hw/hw.h" | ||
23 | #include "hw/bt.h" | ||
24 | @@ -XXX,XX +XXX,XX @@ static void n8x0_i2c_setup(struct n800_s *s) | ||
25 | qemu_register_powerdown_notifier(&n8x0_system_powerdown_notifier); | ||
26 | |||
27 | /* Attach a TMP105 PM chip (A0 wired to ground) */ | ||
28 | - dev = i2c_create_slave(i2c, "tmp105", N8X0_TMP105_ADDR); | ||
29 | + dev = i2c_create_slave(i2c, TYPE_TMP105, N8X0_TMP105_ADDR); | ||
30 | qdev_connect_gpio_out(dev, 0, tmp_irq); | ||
31 | } | ||
32 | |||
33 | -- | ||
34 | 2.20.1 | ||
35 | |||
36 | diff view generated by jsdifflib |
1 | With banked exceptions, just the exception number in | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | s->vectpending is no longer sufficient to uniquely identify | ||
3 | the pending exception. Add a vectpending_is_s_banked bool | ||
4 | which is true if the exception is using the sec_vectors[] | ||
5 | array. | ||
6 | 2 | ||
3 | No code used the tc6393xb_gpio_in_get() and tc6393xb_gpio_out_set() | ||
4 | functions since their introduction in commit 88d2c950b002. Time to | ||
5 | remove them. | ||
6 | |||
7 | Suggested-by: Markus Armbruster <armbru@redhat.com> | ||
8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Message-id: 20190412165416.7977-4-philmd@redhat.com | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Message-id: 1505240046-11454-4-git-send-email-peter.maydell@linaro.org | ||
9 | --- | 12 | --- |
10 | include/hw/intc/armv7m_nvic.h | 11 +++++++++-- | 13 | include/hw/devices.h | 3 --- |
11 | hw/intc/armv7m_nvic.c | 1 + | 14 | hw/display/tc6393xb.c | 16 ---------------- |
12 | 2 files changed, 10 insertions(+), 2 deletions(-) | 15 | 2 files changed, 19 deletions(-) |
13 | 16 | ||
14 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h | 17 | diff --git a/include/hw/devices.h b/include/hw/devices.h |
15 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/hw/intc/armv7m_nvic.h | 19 | --- a/include/hw/devices.h |
17 | +++ b/include/hw/intc/armv7m_nvic.h | 20 | +++ b/include/hw/devices.h |
18 | @@ -XXX,XX +XXX,XX @@ typedef struct NVICState { | 21 | @@ -XXX,XX +XXX,XX @@ void retu_key_event(void *retu, int state); |
19 | VecInfo sec_vectors[NVIC_INTERNAL_VECTORS]; | 22 | typedef struct TC6393xbState TC6393xbState; |
20 | uint32_t prigroup; | 23 | TC6393xbState *tc6393xb_init(struct MemoryRegion *sysmem, |
21 | 24 | uint32_t base, qemu_irq irq); | |
22 | - /* vectpending and exception_prio are both cached state that can | 25 | -void tc6393xb_gpio_out_set(TC6393xbState *s, int line, |
23 | - * be recalculated from the vectors[] array and the prigroup field. | 26 | - qemu_irq handler); |
24 | + /* The following fields are all cached state that can be recalculated | 27 | -qemu_irq *tc6393xb_gpio_in_get(TC6393xbState *s); |
25 | + * from the vectors[] and sec_vectors[] arrays and the prigroup field: | 28 | qemu_irq tc6393xb_l3v_get(TC6393xbState *s); |
26 | + * - vectpending | 29 | |
27 | + * - vectpending_is_secure | 30 | #endif |
28 | + * - exception_prio | 31 | diff --git a/hw/display/tc6393xb.c b/hw/display/tc6393xb.c |
29 | */ | ||
30 | unsigned int vectpending; /* highest prio pending enabled exception */ | ||
31 | + /* true if vectpending is a banked secure exception, ie it is in | ||
32 | + * sec_vectors[] rather than vectors[] | ||
33 | + */ | ||
34 | + bool vectpending_is_s_banked; | ||
35 | int exception_prio; /* group prio of the highest prio active exception */ | ||
36 | |||
37 | MemoryRegion sysregmem; | ||
38 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
40 | --- a/hw/intc/armv7m_nvic.c | 33 | --- a/hw/display/tc6393xb.c |
41 | +++ b/hw/intc/armv7m_nvic.c | 34 | +++ b/hw/display/tc6393xb.c |
42 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | 35 | @@ -XXX,XX +XXX,XX @@ struct TC6393xbState { |
43 | 36 | blanked : 1; | |
44 | s->exception_prio = NVIC_NOEXC_PRIO; | 37 | }; |
45 | s->vectpending = 0; | 38 | |
46 | + s->vectpending_is_s_banked = false; | 39 | -qemu_irq *tc6393xb_gpio_in_get(TC6393xbState *s) |
40 | -{ | ||
41 | - return s->gpio_in; | ||
42 | -} | ||
43 | - | ||
44 | static void tc6393xb_gpio_set(void *opaque, int line, int level) | ||
45 | { | ||
46 | // TC6393xbState *s = opaque; | ||
47 | @@ -XXX,XX +XXX,XX @@ static void tc6393xb_gpio_set(void *opaque, int line, int level) | ||
48 | // FIXME: how does the chip reflect the GPIO input level change? | ||
47 | } | 49 | } |
48 | 50 | ||
49 | static void nvic_systick_trigger(void *opaque, int n, int level) | 51 | -void tc6393xb_gpio_out_set(TC6393xbState *s, int line, |
52 | - qemu_irq handler) | ||
53 | -{ | ||
54 | - if (line >= TC6393XB_GPIOS) { | ||
55 | - fprintf(stderr, "TC6393xb: no GPIO pin %d\n", line); | ||
56 | - return; | ||
57 | - } | ||
58 | - | ||
59 | - s->handler[line] = handler; | ||
60 | -} | ||
61 | - | ||
62 | static void tc6393xb_gpio_handler_update(TC6393xbState *s) | ||
63 | { | ||
64 | uint32_t level, diff; | ||
50 | -- | 65 | -- |
51 | 2.7.4 | 66 | 2.20.1 |
52 | 67 | ||
53 | 68 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
1 | 2 | ||
3 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | ||
4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
5 | Message-id: 20190412165416.7977-5-philmd@redhat.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | include/hw/devices.h | 6 ------ | ||
9 | include/hw/display/tc6393xb.h | 24 ++++++++++++++++++++++++ | ||
10 | hw/arm/tosa.c | 2 +- | ||
11 | hw/display/tc6393xb.c | 2 +- | ||
12 | MAINTAINERS | 1 + | ||
13 | 5 files changed, 27 insertions(+), 8 deletions(-) | ||
14 | create mode 100644 include/hw/display/tc6393xb.h | ||
15 | |||
16 | diff --git a/include/hw/devices.h b/include/hw/devices.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/include/hw/devices.h | ||
19 | +++ b/include/hw/devices.h | ||
20 | @@ -XXX,XX +XXX,XX @@ void *tahvo_init(qemu_irq irq, int betty); | ||
21 | |||
22 | void retu_key_event(void *retu, int state); | ||
23 | |||
24 | -/* tc6393xb.c */ | ||
25 | -typedef struct TC6393xbState TC6393xbState; | ||
26 | -TC6393xbState *tc6393xb_init(struct MemoryRegion *sysmem, | ||
27 | - uint32_t base, qemu_irq irq); | ||
28 | -qemu_irq tc6393xb_l3v_get(TC6393xbState *s); | ||
29 | - | ||
30 | #endif | ||
31 | diff --git a/include/hw/display/tc6393xb.h b/include/hw/display/tc6393xb.h | ||
32 | new file mode 100644 | ||
33 | index XXXXXXX..XXXXXXX | ||
34 | --- /dev/null | ||
35 | +++ b/include/hw/display/tc6393xb.h | ||
36 | @@ -XXX,XX +XXX,XX @@ | ||
37 | +/* | ||
38 | + * Toshiba TC6393XB I/O Controller. | ||
39 | + * Found in Sharp Zaurus SL-6000 (tosa) or some | ||
40 | + * Toshiba e-Series PDAs. | ||
41 | + * | ||
42 | + * Copyright (c) 2007 Hervé Poussineau | ||
43 | + * | ||
44 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
45 | + * See the COPYING file in the top-level directory. | ||
46 | + */ | ||
47 | + | ||
48 | +#ifndef HW_DISPLAY_TC6393XB_H | ||
49 | +#define HW_DISPLAY_TC6393XB_H | ||
50 | + | ||
51 | +#include "exec/memory.h" | ||
52 | +#include "hw/irq.h" | ||
53 | + | ||
54 | +typedef struct TC6393xbState TC6393xbState; | ||
55 | + | ||
56 | +TC6393xbState *tc6393xb_init(struct MemoryRegion *sysmem, | ||
57 | + uint32_t base, qemu_irq irq); | ||
58 | +qemu_irq tc6393xb_l3v_get(TC6393xbState *s); | ||
59 | + | ||
60 | +#endif | ||
61 | diff --git a/hw/arm/tosa.c b/hw/arm/tosa.c | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/hw/arm/tosa.c | ||
64 | +++ b/hw/arm/tosa.c | ||
65 | @@ -XXX,XX +XXX,XX @@ | ||
66 | #include "hw/hw.h" | ||
67 | #include "hw/arm/pxa.h" | ||
68 | #include "hw/arm/arm.h" | ||
69 | -#include "hw/devices.h" | ||
70 | #include "hw/arm/sharpsl.h" | ||
71 | #include "hw/pcmcia.h" | ||
72 | #include "hw/boards.h" | ||
73 | +#include "hw/display/tc6393xb.h" | ||
74 | #include "hw/i2c/i2c.h" | ||
75 | #include "hw/ssi/ssi.h" | ||
76 | #include "hw/sysbus.h" | ||
77 | diff --git a/hw/display/tc6393xb.c b/hw/display/tc6393xb.c | ||
78 | index XXXXXXX..XXXXXXX 100644 | ||
79 | --- a/hw/display/tc6393xb.c | ||
80 | +++ b/hw/display/tc6393xb.c | ||
81 | @@ -XXX,XX +XXX,XX @@ | ||
82 | #include "qapi/error.h" | ||
83 | #include "qemu/host-utils.h" | ||
84 | #include "hw/hw.h" | ||
85 | -#include "hw/devices.h" | ||
86 | +#include "hw/display/tc6393xb.h" | ||
87 | #include "hw/block/flash.h" | ||
88 | #include "ui/console.h" | ||
89 | #include "ui/pixel_ops.h" | ||
90 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/MAINTAINERS | ||
93 | +++ b/MAINTAINERS | ||
94 | @@ -XXX,XX +XXX,XX @@ F: hw/misc/mst_fpga.c | ||
95 | F: hw/misc/max111x.c | ||
96 | F: include/hw/arm/pxa.h | ||
97 | F: include/hw/arm/sharpsl.h | ||
98 | +F: include/hw/display/tc6393xb.h | ||
99 | |||
100 | SABRELITE / i.MX6 | ||
101 | M: Peter Maydell <peter.maydell@linaro.org> | ||
102 | -- | ||
103 | 2.20.1 | ||
104 | |||
105 | diff view generated by jsdifflib |
1 | From: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Emulated Emcraft's Smartfusion2 System On Module starter | 3 | Add an entries the Blizzard device in MAINTAINERS. |
4 | kit. | ||
5 | 4 | ||
6 | Signed-off-by: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 5 | Reviewed-by: Thomas Huth <thuth@redhat.com> |
7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Reviewed-by: Markus Armbruster <armbru@redhat.com> |
8 | Message-id: 20170920201737.25723-6-f4bug@amsat.org | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
9 | [PMD: drop cpu_model to directly use cpu type] | 8 | Message-id: 20190412165416.7977-6-philmd@redhat.com |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | hw/arm/Makefile.objs | 2 +- | 11 | include/hw/devices.h | 7 ------- |
13 | hw/arm/msf2-som.c | 105 +++++++++++++++++++++++++++++++++++++++++++++++++++ | 12 | include/hw/display/blizzard.h | 22 ++++++++++++++++++++++ |
14 | 2 files changed, 106 insertions(+), 1 deletion(-) | 13 | hw/arm/nseries.c | 1 + |
15 | create mode 100644 hw/arm/msf2-som.c | 14 | hw/display/blizzard.c | 2 +- |
15 | MAINTAINERS | 2 ++ | ||
16 | 5 files changed, 26 insertions(+), 8 deletions(-) | ||
17 | create mode 100644 include/hw/display/blizzard.h | ||
16 | 18 | ||
17 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs | 19 | diff --git a/include/hw/devices.h b/include/hw/devices.h |
18 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/Makefile.objs | 21 | --- a/include/hw/devices.h |
20 | +++ b/hw/arm/Makefile.objs | 22 | +++ b/include/hw/devices.h |
21 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_FSL_IMX31) += fsl-imx31.o kzm.o | 23 | @@ -XXX,XX +XXX,XX @@ void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); |
22 | obj-$(CONFIG_FSL_IMX6) += fsl-imx6.o sabrelite.o | 24 | /* stellaris_input.c */ |
23 | obj-$(CONFIG_ASPEED_SOC) += aspeed_soc.o aspeed.o | 25 | void stellaris_gamepad_init(int n, qemu_irq *irq, const int *keycode); |
24 | obj-$(CONFIG_MPS2) += mps2.o | 26 | |
25 | -obj-$(CONFIG_MSF2) += msf2-soc.o | 27 | -/* blizzard.c */ |
26 | +obj-$(CONFIG_MSF2) += msf2-soc.o msf2-som.o | 28 | -void *s1d13745_init(qemu_irq gpio_int); |
27 | diff --git a/hw/arm/msf2-som.c b/hw/arm/msf2-som.c | 29 | -void s1d13745_write(void *opaque, int dc, uint16_t value); |
30 | -void s1d13745_write_block(void *opaque, int dc, | ||
31 | - void *buf, size_t len, int pitch); | ||
32 | -uint16_t s1d13745_read(void *opaque, int dc); | ||
33 | - | ||
34 | /* cbus.c */ | ||
35 | typedef struct { | ||
36 | qemu_irq clk; | ||
37 | diff --git a/include/hw/display/blizzard.h b/include/hw/display/blizzard.h | ||
28 | new file mode 100644 | 38 | new file mode 100644 |
29 | index XXXXXXX..XXXXXXX | 39 | index XXXXXXX..XXXXXXX |
30 | --- /dev/null | 40 | --- /dev/null |
31 | +++ b/hw/arm/msf2-som.c | 41 | +++ b/include/hw/display/blizzard.h |
32 | @@ -XXX,XX +XXX,XX @@ | 42 | @@ -XXX,XX +XXX,XX @@ |
33 | +/* | 43 | +/* |
34 | + * SmartFusion2 SOM starter kit(from Emcraft) emulation. | 44 | + * Epson S1D13744/S1D13745 (Blizzard/Hailstorm/Tornado) LCD/TV controller. |
35 | + * | 45 | + * |
36 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | 46 | + * Copyright (C) 2008 Nokia Corporation |
47 | + * Written by Andrzej Zaborowski | ||
37 | + * | 48 | + * |
38 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 49 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. |
39 | + * of this software and associated documentation files (the "Software"), to deal | 50 | + * See the COPYING file in the top-level directory. |
40 | + * in the Software without restriction, including without limitation the rights | ||
41 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
42 | + * copies of the Software, and to permit persons to whom the Software is | ||
43 | + * furnished to do so, subject to the following conditions: | ||
44 | + * | ||
45 | + * The above copyright notice and this permission notice shall be included in | ||
46 | + * all copies or substantial portions of the Software. | ||
47 | + * | ||
48 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
49 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
50 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
51 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
52 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
53 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
54 | + * THE SOFTWARE. | ||
55 | + */ | 51 | + */ |
56 | + | 52 | + |
57 | +#include "qemu/osdep.h" | 53 | +#ifndef HW_DISPLAY_BLIZZARD_H |
58 | +#include "qapi/error.h" | 54 | +#define HW_DISPLAY_BLIZZARD_H |
59 | +#include "qemu/error-report.h" | ||
60 | +#include "hw/boards.h" | ||
61 | +#include "hw/arm/arm.h" | ||
62 | +#include "exec/address-spaces.h" | ||
63 | +#include "qemu/cutils.h" | ||
64 | +#include "hw/arm/msf2-soc.h" | ||
65 | +#include "cpu.h" | ||
66 | + | 55 | + |
67 | +#define DDR_BASE_ADDRESS 0xA0000000 | 56 | +#include "hw/irq.h" |
68 | +#define DDR_SIZE (64 * M_BYTE) | ||
69 | + | 57 | + |
70 | +#define M2S010_ENVM_SIZE (256 * K_BYTE) | 58 | +void *s1d13745_init(qemu_irq gpio_int); |
71 | +#define M2S010_ESRAM_SIZE (64 * K_BYTE) | 59 | +void s1d13745_write(void *opaque, int dc, uint16_t value); |
60 | +void s1d13745_write_block(void *opaque, int dc, | ||
61 | + void *buf, size_t len, int pitch); | ||
62 | +uint16_t s1d13745_read(void *opaque, int dc); | ||
72 | + | 63 | + |
73 | +static void emcraft_sf2_s2s010_init(MachineState *machine) | 64 | +#endif |
74 | +{ | 65 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c |
75 | + DeviceState *dev; | 66 | index XXXXXXX..XXXXXXX 100644 |
76 | + DeviceState *spi_flash; | 67 | --- a/hw/arm/nseries.c |
77 | + MSF2State *soc; | 68 | +++ b/hw/arm/nseries.c |
78 | + MachineClass *mc = MACHINE_GET_CLASS(machine); | 69 | @@ -XXX,XX +XXX,XX @@ |
79 | + DriveInfo *dinfo = drive_get_next(IF_MTD); | 70 | #include "hw/boards.h" |
80 | + qemu_irq cs_line; | 71 | #include "hw/i2c/i2c.h" |
81 | + SSIBus *spi_bus; | 72 | #include "hw/devices.h" |
82 | + MemoryRegion *sysmem = get_system_memory(); | 73 | +#include "hw/display/blizzard.h" |
83 | + MemoryRegion *ddr = g_new(MemoryRegion, 1); | 74 | #include "hw/misc/tmp105.h" |
84 | + | 75 | #include "hw/block/flash.h" |
85 | + if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) { | 76 | #include "hw/hw.h" |
86 | + error_report("This board can only be used with CPU %s", | 77 | diff --git a/hw/display/blizzard.c b/hw/display/blizzard.c |
87 | + mc->default_cpu_type); | 78 | index XXXXXXX..XXXXXXX 100644 |
88 | + } | 79 | --- a/hw/display/blizzard.c |
89 | + | 80 | +++ b/hw/display/blizzard.c |
90 | + memory_region_init_ram(ddr, NULL, "ddr-ram", DDR_SIZE, | 81 | @@ -XXX,XX +XXX,XX @@ |
91 | + &error_fatal); | 82 | #include "qemu/osdep.h" |
92 | + memory_region_add_subregion(sysmem, DDR_BASE_ADDRESS, ddr); | 83 | #include "qemu-common.h" |
93 | + | 84 | #include "ui/console.h" |
94 | + dev = qdev_create(NULL, TYPE_MSF2_SOC); | 85 | -#include "hw/devices.h" |
95 | + qdev_prop_set_string(dev, "part-name", "M2S010"); | 86 | +#include "hw/display/blizzard.h" |
96 | + qdev_prop_set_string(dev, "cpu-type", mc->default_cpu_type); | 87 | #include "ui/pixel_ops.h" |
97 | + | 88 | |
98 | + qdev_prop_set_uint64(dev, "eNVM-size", M2S010_ENVM_SIZE); | 89 | typedef void (*blizzard_fn_t)(uint8_t *, const uint8_t *, unsigned int); |
99 | + qdev_prop_set_uint64(dev, "eSRAM-size", M2S010_ESRAM_SIZE); | 90 | diff --git a/MAINTAINERS b/MAINTAINERS |
100 | + | 91 | index XXXXXXX..XXXXXXX 100644 |
101 | + /* | 92 | --- a/MAINTAINERS |
102 | + * CPU clock and peripheral clocks(APB0, APB1)are configurable | 93 | +++ b/MAINTAINERS |
103 | + * in Libero. CPU clock is divided by APB0 and APB1 divisors for | 94 | @@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org> |
104 | + * peripherals. Emcraft's SoM kit comes with these settings by default. | 95 | L: qemu-arm@nongnu.org |
105 | + */ | 96 | S: Odd Fixes |
106 | + qdev_prop_set_uint32(dev, "m3clk", 142 * 1000000); | 97 | F: hw/arm/nseries.c |
107 | + qdev_prop_set_uint32(dev, "apb0div", 2); | 98 | +F: hw/display/blizzard.c |
108 | + qdev_prop_set_uint32(dev, "apb1div", 2); | 99 | F: hw/input/lm832x.c |
109 | + | 100 | F: hw/input/tsc2005.c |
110 | + object_property_set_bool(OBJECT(dev), true, "realized", &error_fatal); | 101 | F: hw/misc/cbus.c |
111 | + | 102 | F: hw/timer/twl92230.c |
112 | + soc = MSF2_SOC(dev); | 103 | +F: include/hw/display/blizzard.h |
113 | + | 104 | |
114 | + /* Attach SPI flash to SPI0 controller */ | 105 | Palm |
115 | + spi_bus = (SSIBus *)qdev_get_child_bus(dev, "spi0"); | 106 | M: Andrzej Zaborowski <balrogg@gmail.com> |
116 | + spi_flash = ssi_create_slave_no_init(spi_bus, "s25sl12801"); | ||
117 | + qdev_prop_set_uint8(spi_flash, "spansion-cr2nv", 1); | ||
118 | + if (dinfo) { | ||
119 | + qdev_prop_set_drive(spi_flash, "drive", blk_by_legacy_dinfo(dinfo), | ||
120 | + &error_fatal); | ||
121 | + } | ||
122 | + qdev_init_nofail(spi_flash); | ||
123 | + cs_line = qdev_get_gpio_in_named(spi_flash, SSI_GPIO_CS, 0); | ||
124 | + sysbus_connect_irq(SYS_BUS_DEVICE(&soc->spi[0]), 1, cs_line); | ||
125 | + | ||
126 | + armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, | ||
127 | + soc->envm_size); | ||
128 | +} | ||
129 | + | ||
130 | +static void emcraft_sf2_machine_init(MachineClass *mc) | ||
131 | +{ | ||
132 | + mc->desc = "SmartFusion2 SOM kit from Emcraft (M2S010)"; | ||
133 | + mc->init = emcraft_sf2_s2s010_init; | ||
134 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3"); | ||
135 | +} | ||
136 | + | ||
137 | +DEFINE_MACHINE("emcraft-sf2", emcraft_sf2_machine_init) | ||
138 | -- | 107 | -- |
139 | 2.7.4 | 108 | 2.20.1 |
140 | 109 | ||
141 | 110 | diff view generated by jsdifflib |
1 | From: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Smartfusion2 SoC has hardened Microcontroller subsystem | 3 | Reviewed-by: Thomas Huth <thuth@redhat.com> |
4 | and flash based FPGA fabric. This patch adds support for | 4 | Reviewed-by: Markus Armbruster <armbru@redhat.com> |
5 | Microcontroller subsystem in the SoC. | 5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
6 | 6 | Message-id: 20190412165416.7977-7-philmd@redhat.com | |
7 | Signed-off-by: Subbaraya Sundeep <sundeep.lkml@gmail.com> | ||
8 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
9 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20170920201737.25723-5-f4bug@amsat.org | ||
11 | [PMD: drop cpu_model to directly use cpu type, check m3clk non null] | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 8 | --- |
14 | hw/arm/Makefile.objs | 1 + | 9 | include/hw/devices.h | 14 -------------- |
15 | include/hw/arm/msf2-soc.h | 67 +++++++++++ | 10 | include/hw/misc/cbus.h | 32 ++++++++++++++++++++++++++++++++ |
16 | hw/arm/msf2-soc.c | 238 ++++++++++++++++++++++++++++++++++++++++ | 11 | hw/arm/nseries.c | 1 + |
17 | default-configs/arm-softmmu.mak | 1 + | 12 | hw/misc/cbus.c | 2 +- |
18 | 4 files changed, 307 insertions(+) | 13 | MAINTAINERS | 1 + |
19 | create mode 100644 include/hw/arm/msf2-soc.h | 14 | 5 files changed, 35 insertions(+), 15 deletions(-) |
20 | create mode 100644 hw/arm/msf2-soc.c | 15 | create mode 100644 include/hw/misc/cbus.h |
21 | 16 | ||
22 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs | 17 | diff --git a/include/hw/devices.h b/include/hw/devices.h |
23 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/hw/arm/Makefile.objs | 19 | --- a/include/hw/devices.h |
25 | +++ b/hw/arm/Makefile.objs | 20 | +++ b/include/hw/devices.h |
26 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_FSL_IMX31) += fsl-imx31.o kzm.o | 21 | @@ -XXX,XX +XXX,XX @@ void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); |
27 | obj-$(CONFIG_FSL_IMX6) += fsl-imx6.o sabrelite.o | 22 | /* stellaris_input.c */ |
28 | obj-$(CONFIG_ASPEED_SOC) += aspeed_soc.o aspeed.o | 23 | void stellaris_gamepad_init(int n, qemu_irq *irq, const int *keycode); |
29 | obj-$(CONFIG_MPS2) += mps2.o | 24 | |
30 | +obj-$(CONFIG_MSF2) += msf2-soc.o | 25 | -/* cbus.c */ |
31 | diff --git a/include/hw/arm/msf2-soc.h b/include/hw/arm/msf2-soc.h | 26 | -typedef struct { |
27 | - qemu_irq clk; | ||
28 | - qemu_irq dat; | ||
29 | - qemu_irq sel; | ||
30 | -} CBus; | ||
31 | -CBus *cbus_init(qemu_irq dat_out); | ||
32 | -void cbus_attach(CBus *bus, void *slave_opaque); | ||
33 | - | ||
34 | -void *retu_init(qemu_irq irq, int vilma); | ||
35 | -void *tahvo_init(qemu_irq irq, int betty); | ||
36 | - | ||
37 | -void retu_key_event(void *retu, int state); | ||
38 | - | ||
39 | #endif | ||
40 | diff --git a/include/hw/misc/cbus.h b/include/hw/misc/cbus.h | ||
32 | new file mode 100644 | 41 | new file mode 100644 |
33 | index XXXXXXX..XXXXXXX | 42 | index XXXXXXX..XXXXXXX |
34 | --- /dev/null | 43 | --- /dev/null |
35 | +++ b/include/hw/arm/msf2-soc.h | 44 | +++ b/include/hw/misc/cbus.h |
36 | @@ -XXX,XX +XXX,XX @@ | 45 | @@ -XXX,XX +XXX,XX @@ |
37 | +/* | 46 | +/* |
38 | + * Microsemi Smartfusion2 SoC | 47 | + * CBUS three-pin bus and the Retu / Betty / Tahvo / Vilma / Avilma / |
48 | + * Hinku / Vinku / Ahne / Pihi chips used in various Nokia platforms. | ||
49 | + * Based on reverse-engineering of a linux driver. | ||
39 | + * | 50 | + * |
40 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | 51 | + * Copyright (C) 2008 Nokia Corporation |
52 | + * Written by Andrzej Zaborowski | ||
41 | + * | 53 | + * |
42 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 54 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. |
43 | + * of this software and associated documentation files (the "Software"), to deal | 55 | + * See the COPYING file in the top-level directory. |
44 | + * in the Software without restriction, including without limitation the rights | ||
45 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
46 | + * copies of the Software, and to permit persons to whom the Software is | ||
47 | + * furnished to do so, subject to the following conditions: | ||
48 | + * | ||
49 | + * The above copyright notice and this permission notice shall be included in | ||
50 | + * all copies or substantial portions of the Software. | ||
51 | + * | ||
52 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
53 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
54 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
55 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
56 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
57 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
58 | + * THE SOFTWARE. | ||
59 | + */ | 56 | + */ |
60 | + | 57 | + |
61 | +#ifndef HW_ARM_MSF2_SOC_H | 58 | +#ifndef HW_MISC_CBUS_H |
62 | +#define HW_ARM_MSF2_SOC_H | 59 | +#define HW_MISC_CBUS_H |
63 | + | 60 | + |
64 | +#include "hw/arm/armv7m.h" | 61 | +#include "hw/irq.h" |
65 | +#include "hw/timer/mss-timer.h" | ||
66 | +#include "hw/misc/msf2-sysreg.h" | ||
67 | +#include "hw/ssi/mss-spi.h" | ||
68 | + | 62 | + |
69 | +#define TYPE_MSF2_SOC "msf2-soc" | 63 | +typedef struct { |
70 | +#define MSF2_SOC(obj) OBJECT_CHECK(MSF2State, (obj), TYPE_MSF2_SOC) | 64 | + qemu_irq clk; |
65 | + qemu_irq dat; | ||
66 | + qemu_irq sel; | ||
67 | +} CBus; | ||
71 | + | 68 | + |
72 | +#define MSF2_NUM_SPIS 2 | 69 | +CBus *cbus_init(qemu_irq dat_out); |
73 | +#define MSF2_NUM_UARTS 2 | 70 | +void cbus_attach(CBus *bus, void *slave_opaque); |
74 | + | 71 | + |
75 | +/* | 72 | +void *retu_init(qemu_irq irq, int vilma); |
76 | + * System timer consists of two programmable 32-bit | 73 | +void *tahvo_init(qemu_irq irq, int betty); |
77 | + * decrementing counters that generate individual interrupts to | ||
78 | + * the Cortex-M3 processor | ||
79 | + */ | ||
80 | +#define MSF2_NUM_TIMERS 2 | ||
81 | + | 74 | + |
82 | +typedef struct MSF2State { | 75 | +void retu_key_event(void *retu, int state); |
83 | + /*< private >*/ | ||
84 | + SysBusDevice parent_obj; | ||
85 | + /*< public >*/ | ||
86 | + | ||
87 | + ARMv7MState armv7m; | ||
88 | + | ||
89 | + char *cpu_type; | ||
90 | + char *part_name; | ||
91 | + uint64_t envm_size; | ||
92 | + uint64_t esram_size; | ||
93 | + | ||
94 | + uint32_t m3clk; | ||
95 | + uint8_t apb0div; | ||
96 | + uint8_t apb1div; | ||
97 | + | ||
98 | + MSF2SysregState sysreg; | ||
99 | + MSSTimerState timer; | ||
100 | + MSSSpiState spi[MSF2_NUM_SPIS]; | ||
101 | +} MSF2State; | ||
102 | + | 76 | + |
103 | +#endif | 77 | +#endif |
104 | diff --git a/hw/arm/msf2-soc.c b/hw/arm/msf2-soc.c | 78 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c |
105 | new file mode 100644 | 79 | index XXXXXXX..XXXXXXX 100644 |
106 | index XXXXXXX..XXXXXXX | 80 | --- a/hw/arm/nseries.c |
107 | --- /dev/null | 81 | +++ b/hw/arm/nseries.c |
108 | +++ b/hw/arm/msf2-soc.c | ||
109 | @@ -XXX,XX +XXX,XX @@ | 82 | @@ -XXX,XX +XXX,XX @@ |
110 | +/* | 83 | #include "hw/i2c/i2c.h" |
111 | + * SmartFusion2 SoC emulation. | 84 | #include "hw/devices.h" |
112 | + * | 85 | #include "hw/display/blizzard.h" |
113 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | 86 | +#include "hw/misc/cbus.h" |
114 | + * | 87 | #include "hw/misc/tmp105.h" |
115 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 88 | #include "hw/block/flash.h" |
116 | + * of this software and associated documentation files (the "Software"), to deal | 89 | #include "hw/hw.h" |
117 | + * in the Software without restriction, including without limitation the rights | 90 | diff --git a/hw/misc/cbus.c b/hw/misc/cbus.c |
118 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
119 | + * copies of the Software, and to permit persons to whom the Software is | ||
120 | + * furnished to do so, subject to the following conditions: | ||
121 | + * | ||
122 | + * The above copyright notice and this permission notice shall be included in | ||
123 | + * all copies or substantial portions of the Software. | ||
124 | + * | ||
125 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
126 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
127 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
128 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
129 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
130 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
131 | + * THE SOFTWARE. | ||
132 | + */ | ||
133 | + | ||
134 | +#include "qemu/osdep.h" | ||
135 | +#include "qapi/error.h" | ||
136 | +#include "qemu-common.h" | ||
137 | +#include "hw/arm/arm.h" | ||
138 | +#include "exec/address-spaces.h" | ||
139 | +#include "hw/char/serial.h" | ||
140 | +#include "hw/boards.h" | ||
141 | +#include "sysemu/block-backend.h" | ||
142 | +#include "qemu/cutils.h" | ||
143 | +#include "hw/arm/msf2-soc.h" | ||
144 | +#include "hw/misc/unimp.h" | ||
145 | + | ||
146 | +#define MSF2_TIMER_BASE 0x40004000 | ||
147 | +#define MSF2_SYSREG_BASE 0x40038000 | ||
148 | + | ||
149 | +#define ENVM_BASE_ADDRESS 0x60000000 | ||
150 | + | ||
151 | +#define SRAM_BASE_ADDRESS 0x20000000 | ||
152 | + | ||
153 | +#define MSF2_ENVM_MAX_SIZE (512 * K_BYTE) | ||
154 | + | ||
155 | +/* | ||
156 | + * eSRAM max size is 80k without SECDED(Single error correction and | ||
157 | + * dual error detection) feature and 64k with SECDED. | ||
158 | + * We do not support SECDED now. | ||
159 | + */ | ||
160 | +#define MSF2_ESRAM_MAX_SIZE (80 * K_BYTE) | ||
161 | + | ||
162 | +static const uint32_t spi_addr[MSF2_NUM_SPIS] = { 0x40001000 , 0x40011000 }; | ||
163 | +static const uint32_t uart_addr[MSF2_NUM_UARTS] = { 0x40000000 , 0x40010000 }; | ||
164 | + | ||
165 | +static const int spi_irq[MSF2_NUM_SPIS] = { 2, 3 }; | ||
166 | +static const int uart_irq[MSF2_NUM_UARTS] = { 10, 11 }; | ||
167 | +static const int timer_irq[MSF2_NUM_TIMERS] = { 14, 15 }; | ||
168 | + | ||
169 | +static void m2sxxx_soc_initfn(Object *obj) | ||
170 | +{ | ||
171 | + MSF2State *s = MSF2_SOC(obj); | ||
172 | + int i; | ||
173 | + | ||
174 | + object_initialize(&s->armv7m, sizeof(s->armv7m), TYPE_ARMV7M); | ||
175 | + qdev_set_parent_bus(DEVICE(&s->armv7m), sysbus_get_default()); | ||
176 | + | ||
177 | + object_initialize(&s->sysreg, sizeof(s->sysreg), TYPE_MSF2_SYSREG); | ||
178 | + qdev_set_parent_bus(DEVICE(&s->sysreg), sysbus_get_default()); | ||
179 | + | ||
180 | + object_initialize(&s->timer, sizeof(s->timer), TYPE_MSS_TIMER); | ||
181 | + qdev_set_parent_bus(DEVICE(&s->timer), sysbus_get_default()); | ||
182 | + | ||
183 | + for (i = 0; i < MSF2_NUM_SPIS; i++) { | ||
184 | + object_initialize(&s->spi[i], sizeof(s->spi[i]), | ||
185 | + TYPE_MSS_SPI); | ||
186 | + qdev_set_parent_bus(DEVICE(&s->spi[i]), sysbus_get_default()); | ||
187 | + } | ||
188 | +} | ||
189 | + | ||
190 | +static void m2sxxx_soc_realize(DeviceState *dev_soc, Error **errp) | ||
191 | +{ | ||
192 | + MSF2State *s = MSF2_SOC(dev_soc); | ||
193 | + DeviceState *dev, *armv7m; | ||
194 | + SysBusDevice *busdev; | ||
195 | + Error *err = NULL; | ||
196 | + int i; | ||
197 | + | ||
198 | + MemoryRegion *system_memory = get_system_memory(); | ||
199 | + MemoryRegion *nvm = g_new(MemoryRegion, 1); | ||
200 | + MemoryRegion *nvm_alias = g_new(MemoryRegion, 1); | ||
201 | + MemoryRegion *sram = g_new(MemoryRegion, 1); | ||
202 | + | ||
203 | + memory_region_init_rom(nvm, NULL, "MSF2.eNVM", s->envm_size, | ||
204 | + &error_fatal); | ||
205 | + /* | ||
206 | + * On power-on, the eNVM region 0x60000000 is automatically | ||
207 | + * remapped to the Cortex-M3 processor executable region | ||
208 | + * start address (0x0). We do not support remapping other eNVM, | ||
209 | + * eSRAM and DDR regions by guest(via Sysreg) currently. | ||
210 | + */ | ||
211 | + memory_region_init_alias(nvm_alias, NULL, "MSF2.eNVM", | ||
212 | + nvm, 0, s->envm_size); | ||
213 | + | ||
214 | + memory_region_add_subregion(system_memory, ENVM_BASE_ADDRESS, nvm); | ||
215 | + memory_region_add_subregion(system_memory, 0, nvm_alias); | ||
216 | + | ||
217 | + memory_region_init_ram(sram, NULL, "MSF2.eSRAM", s->esram_size, | ||
218 | + &error_fatal); | ||
219 | + memory_region_add_subregion(system_memory, SRAM_BASE_ADDRESS, sram); | ||
220 | + | ||
221 | + armv7m = DEVICE(&s->armv7m); | ||
222 | + qdev_prop_set_uint32(armv7m, "num-irq", 81); | ||
223 | + qdev_prop_set_string(armv7m, "cpu-type", s->cpu_type); | ||
224 | + object_property_set_link(OBJECT(&s->armv7m), OBJECT(get_system_memory()), | ||
225 | + "memory", &error_abort); | ||
226 | + object_property_set_bool(OBJECT(&s->armv7m), true, "realized", &err); | ||
227 | + if (err != NULL) { | ||
228 | + error_propagate(errp, err); | ||
229 | + return; | ||
230 | + } | ||
231 | + | ||
232 | + if (!s->m3clk) { | ||
233 | + error_setg(errp, "Invalid m3clk value"); | ||
234 | + error_append_hint(errp, "m3clk can not be zero\n"); | ||
235 | + return; | ||
236 | + } | ||
237 | + system_clock_scale = NANOSECONDS_PER_SECOND / s->m3clk; | ||
238 | + | ||
239 | + for (i = 0; i < MSF2_NUM_UARTS; i++) { | ||
240 | + if (serial_hds[i]) { | ||
241 | + serial_mm_init(get_system_memory(), uart_addr[i], 2, | ||
242 | + qdev_get_gpio_in(armv7m, uart_irq[i]), | ||
243 | + 115200, serial_hds[i], DEVICE_NATIVE_ENDIAN); | ||
244 | + } | ||
245 | + } | ||
246 | + | ||
247 | + dev = DEVICE(&s->timer); | ||
248 | + /* APB0 clock is the timer input clock */ | ||
249 | + qdev_prop_set_uint32(dev, "clock-frequency", s->m3clk / s->apb0div); | ||
250 | + object_property_set_bool(OBJECT(&s->timer), true, "realized", &err); | ||
251 | + if (err != NULL) { | ||
252 | + error_propagate(errp, err); | ||
253 | + return; | ||
254 | + } | ||
255 | + busdev = SYS_BUS_DEVICE(dev); | ||
256 | + sysbus_mmio_map(busdev, 0, MSF2_TIMER_BASE); | ||
257 | + sysbus_connect_irq(busdev, 0, | ||
258 | + qdev_get_gpio_in(armv7m, timer_irq[0])); | ||
259 | + sysbus_connect_irq(busdev, 1, | ||
260 | + qdev_get_gpio_in(armv7m, timer_irq[1])); | ||
261 | + | ||
262 | + dev = DEVICE(&s->sysreg); | ||
263 | + qdev_prop_set_uint32(dev, "apb0divisor", s->apb0div); | ||
264 | + qdev_prop_set_uint32(dev, "apb1divisor", s->apb1div); | ||
265 | + object_property_set_bool(OBJECT(&s->sysreg), true, "realized", &err); | ||
266 | + if (err != NULL) { | ||
267 | + error_propagate(errp, err); | ||
268 | + return; | ||
269 | + } | ||
270 | + busdev = SYS_BUS_DEVICE(dev); | ||
271 | + sysbus_mmio_map(busdev, 0, MSF2_SYSREG_BASE); | ||
272 | + | ||
273 | + for (i = 0; i < MSF2_NUM_SPIS; i++) { | ||
274 | + gchar *bus_name; | ||
275 | + | ||
276 | + object_property_set_bool(OBJECT(&s->spi[i]), true, "realized", &err); | ||
277 | + if (err != NULL) { | ||
278 | + error_propagate(errp, err); | ||
279 | + return; | ||
280 | + } | ||
281 | + | ||
282 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, spi_addr[i]); | ||
283 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0, | ||
284 | + qdev_get_gpio_in(armv7m, spi_irq[i])); | ||
285 | + | ||
286 | + /* Alias controller SPI bus to the SoC itself */ | ||
287 | + bus_name = g_strdup_printf("spi%d", i); | ||
288 | + object_property_add_alias(OBJECT(s), bus_name, | ||
289 | + OBJECT(&s->spi[i]), "spi", | ||
290 | + &error_abort); | ||
291 | + g_free(bus_name); | ||
292 | + } | ||
293 | + | ||
294 | + /* Below devices are not modelled yet. */ | ||
295 | + create_unimplemented_device("i2c_0", 0x40002000, 0x1000); | ||
296 | + create_unimplemented_device("dma", 0x40003000, 0x1000); | ||
297 | + create_unimplemented_device("watchdog", 0x40005000, 0x1000); | ||
298 | + create_unimplemented_device("i2c_1", 0x40012000, 0x1000); | ||
299 | + create_unimplemented_device("gpio", 0x40013000, 0x1000); | ||
300 | + create_unimplemented_device("hs-dma", 0x40014000, 0x1000); | ||
301 | + create_unimplemented_device("can", 0x40015000, 0x1000); | ||
302 | + create_unimplemented_device("rtc", 0x40017000, 0x1000); | ||
303 | + create_unimplemented_device("apb_config", 0x40020000, 0x10000); | ||
304 | + create_unimplemented_device("emac", 0x40041000, 0x1000); | ||
305 | + create_unimplemented_device("usb", 0x40043000, 0x1000); | ||
306 | +} | ||
307 | + | ||
308 | +static Property m2sxxx_soc_properties[] = { | ||
309 | + /* | ||
310 | + * part name specifies the type of SmartFusion2 device variant(this | ||
311 | + * property is for information purpose only. | ||
312 | + */ | ||
313 | + DEFINE_PROP_STRING("cpu-type", MSF2State, cpu_type), | ||
314 | + DEFINE_PROP_STRING("part-name", MSF2State, part_name), | ||
315 | + DEFINE_PROP_UINT64("eNVM-size", MSF2State, envm_size, MSF2_ENVM_MAX_SIZE), | ||
316 | + DEFINE_PROP_UINT64("eSRAM-size", MSF2State, esram_size, | ||
317 | + MSF2_ESRAM_MAX_SIZE), | ||
318 | + /* Libero GUI shows 100Mhz as default for clocks */ | ||
319 | + DEFINE_PROP_UINT32("m3clk", MSF2State, m3clk, 100 * 1000000), | ||
320 | + /* default divisors in Libero GUI */ | ||
321 | + DEFINE_PROP_UINT8("apb0div", MSF2State, apb0div, 2), | ||
322 | + DEFINE_PROP_UINT8("apb1div", MSF2State, apb1div, 2), | ||
323 | + DEFINE_PROP_END_OF_LIST(), | ||
324 | +}; | ||
325 | + | ||
326 | +static void m2sxxx_soc_class_init(ObjectClass *klass, void *data) | ||
327 | +{ | ||
328 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
329 | + | ||
330 | + dc->realize = m2sxxx_soc_realize; | ||
331 | + dc->props = m2sxxx_soc_properties; | ||
332 | +} | ||
333 | + | ||
334 | +static const TypeInfo m2sxxx_soc_info = { | ||
335 | + .name = TYPE_MSF2_SOC, | ||
336 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
337 | + .instance_size = sizeof(MSF2State), | ||
338 | + .instance_init = m2sxxx_soc_initfn, | ||
339 | + .class_init = m2sxxx_soc_class_init, | ||
340 | +}; | ||
341 | + | ||
342 | +static void m2sxxx_soc_types(void) | ||
343 | +{ | ||
344 | + type_register_static(&m2sxxx_soc_info); | ||
345 | +} | ||
346 | + | ||
347 | +type_init(m2sxxx_soc_types) | ||
348 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | ||
349 | index XXXXXXX..XXXXXXX 100644 | 91 | index XXXXXXX..XXXXXXX 100644 |
350 | --- a/default-configs/arm-softmmu.mak | 92 | --- a/hw/misc/cbus.c |
351 | +++ b/default-configs/arm-softmmu.mak | 93 | +++ b/hw/misc/cbus.c |
352 | @@ -XXX,XX +XXX,XX @@ CONFIG_ACPI=y | 94 | @@ -XXX,XX +XXX,XX @@ |
353 | CONFIG_SMBIOS=y | 95 | #include "qemu/osdep.h" |
354 | CONFIG_ASPEED_SOC=y | 96 | #include "hw/hw.h" |
355 | CONFIG_GPIO_KEY=y | 97 | #include "hw/irq.h" |
356 | +CONFIG_MSF2=y | 98 | -#include "hw/devices.h" |
99 | +#include "hw/misc/cbus.h" | ||
100 | #include "sysemu/sysemu.h" | ||
101 | |||
102 | //#define DEBUG | ||
103 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
104 | index XXXXXXX..XXXXXXX 100644 | ||
105 | --- a/MAINTAINERS | ||
106 | +++ b/MAINTAINERS | ||
107 | @@ -XXX,XX +XXX,XX @@ F: hw/input/tsc2005.c | ||
108 | F: hw/misc/cbus.c | ||
109 | F: hw/timer/twl92230.c | ||
110 | F: include/hw/display/blizzard.h | ||
111 | +F: include/hw/misc/cbus.h | ||
112 | |||
113 | Palm | ||
114 | M: Andrzej Zaborowski <balrogg@gmail.com> | ||
357 | -- | 115 | -- |
358 | 2.7.4 | 116 | 2.20.1 |
359 | 117 | ||
360 | 118 | diff view generated by jsdifflib |
1 | From: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Modelled Microsemi's Smartfusion2 SPI controller. | 3 | Reviewed-by: Markus Armbruster <armbru@redhat.com> |
4 | 4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | |
5 | Signed-off-by: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 5 | Message-id: 20190412165416.7977-8-philmd@redhat.com |
6 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20170920201737.25723-4-f4bug@amsat.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 7 | --- |
11 | hw/ssi/Makefile.objs | 1 + | 8 | include/hw/devices.h | 3 --- |
12 | include/hw/ssi/mss-spi.h | 58 +++++++ | 9 | include/hw/input/gamepad.h | 19 +++++++++++++++++++ |
13 | hw/ssi/mss-spi.c | 404 +++++++++++++++++++++++++++++++++++++++++++++++ | 10 | hw/arm/stellaris.c | 2 +- |
14 | 3 files changed, 463 insertions(+) | 11 | hw/input/stellaris_input.c | 2 +- |
15 | create mode 100644 include/hw/ssi/mss-spi.h | 12 | MAINTAINERS | 1 + |
16 | create mode 100644 hw/ssi/mss-spi.c | 13 | 5 files changed, 22 insertions(+), 5 deletions(-) |
14 | create mode 100644 include/hw/input/gamepad.h | ||
17 | 15 | ||
18 | diff --git a/hw/ssi/Makefile.objs b/hw/ssi/Makefile.objs | 16 | diff --git a/include/hw/devices.h b/include/hw/devices.h |
19 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/ssi/Makefile.objs | 18 | --- a/include/hw/devices.h |
21 | +++ b/hw/ssi/Makefile.objs | 19 | +++ b/include/hw/devices.h |
22 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_XILINX_SPI) += xilinx_spi.o | 20 | @@ -XXX,XX +XXX,XX @@ void *tsc2005_init(qemu_irq pintdav); |
23 | common-obj-$(CONFIG_XILINX_SPIPS) += xilinx_spips.o | 21 | uint32_t tsc2005_txrx(void *opaque, uint32_t value, int len); |
24 | common-obj-$(CONFIG_ASPEED_SOC) += aspeed_smc.o | 22 | void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); |
25 | common-obj-$(CONFIG_STM32F2XX_SPI) += stm32f2xx_spi.o | 23 | |
26 | +common-obj-$(CONFIG_MSF2) += mss-spi.o | 24 | -/* stellaris_input.c */ |
27 | 25 | -void stellaris_gamepad_init(int n, qemu_irq *irq, const int *keycode); | |
28 | obj-$(CONFIG_OMAP) += omap_spi.o | 26 | - |
29 | obj-$(CONFIG_IMX) += imx_spi.o | 27 | #endif |
30 | diff --git a/include/hw/ssi/mss-spi.h b/include/hw/ssi/mss-spi.h | 28 | diff --git a/include/hw/input/gamepad.h b/include/hw/input/gamepad.h |
31 | new file mode 100644 | 29 | new file mode 100644 |
32 | index XXXXXXX..XXXXXXX | 30 | index XXXXXXX..XXXXXXX |
33 | --- /dev/null | 31 | --- /dev/null |
34 | +++ b/include/hw/ssi/mss-spi.h | 32 | +++ b/include/hw/input/gamepad.h |
35 | @@ -XXX,XX +XXX,XX @@ | 33 | @@ -XXX,XX +XXX,XX @@ |
36 | +/* | 34 | +/* |
37 | + * Microsemi SmartFusion2 SPI | 35 | + * Gamepad style buttons connected to IRQ/GPIO lines |
38 | + * | 36 | + * |
39 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | 37 | + * Copyright (c) 2007 CodeSourcery. |
38 | + * Written by Paul Brook | ||
40 | + * | 39 | + * |
41 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 40 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. |
42 | + * of this software and associated documentation files (the "Software"), to deal | 41 | + * See the COPYING file in the top-level directory. |
43 | + * in the Software without restriction, including without limitation the rights | ||
44 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
45 | + * copies of the Software, and to permit persons to whom the Software is | ||
46 | + * furnished to do so, subject to the following conditions: | ||
47 | + * | ||
48 | + * The above copyright notice and this permission notice shall be included in | ||
49 | + * all copies or substantial portions of the Software. | ||
50 | + * | ||
51 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
52 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
53 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
54 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
55 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
56 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
57 | + * THE SOFTWARE. | ||
58 | + */ | 42 | + */ |
59 | + | 43 | + |
60 | +#ifndef HW_MSS_SPI_H | 44 | +#ifndef HW_INPUT_GAMEPAD_H |
61 | +#define HW_MSS_SPI_H | 45 | +#define HW_INPUT_GAMEPAD_H |
62 | + | 46 | + |
63 | +#include "hw/sysbus.h" | 47 | +#include "hw/irq.h" |
64 | +#include "hw/ssi/ssi.h" | ||
65 | +#include "qemu/fifo32.h" | ||
66 | + | 48 | + |
67 | +#define TYPE_MSS_SPI "mss-spi" | 49 | +/* stellaris_input.c */ |
68 | +#define MSS_SPI(obj) OBJECT_CHECK(MSSSpiState, (obj), TYPE_MSS_SPI) | 50 | +void stellaris_gamepad_init(int n, qemu_irq *irq, const int *keycode); |
69 | + | 51 | + |
70 | +#define R_SPI_MAX 16 | 52 | +#endif |
71 | + | 53 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
72 | +typedef struct MSSSpiState { | 54 | index XXXXXXX..XXXXXXX 100644 |
73 | + SysBusDevice parent_obj; | 55 | --- a/hw/arm/stellaris.c |
74 | + | 56 | +++ b/hw/arm/stellaris.c |
75 | + MemoryRegion mmio; | ||
76 | + | ||
77 | + qemu_irq irq; | ||
78 | + | ||
79 | + qemu_irq cs_line; | ||
80 | + | ||
81 | + SSIBus *spi; | ||
82 | + | ||
83 | + Fifo32 rx_fifo; | ||
84 | + Fifo32 tx_fifo; | ||
85 | + | ||
86 | + int fifo_depth; | ||
87 | + uint32_t frame_count; | ||
88 | + bool enabled; | ||
89 | + | ||
90 | + uint32_t regs[R_SPI_MAX]; | ||
91 | +} MSSSpiState; | ||
92 | + | ||
93 | +#endif /* HW_MSS_SPI_H */ | ||
94 | diff --git a/hw/ssi/mss-spi.c b/hw/ssi/mss-spi.c | ||
95 | new file mode 100644 | ||
96 | index XXXXXXX..XXXXXXX | ||
97 | --- /dev/null | ||
98 | +++ b/hw/ssi/mss-spi.c | ||
99 | @@ -XXX,XX +XXX,XX @@ | 57 | @@ -XXX,XX +XXX,XX @@ |
100 | +/* | 58 | #include "hw/sysbus.h" |
101 | + * Block model of SPI controller present in | 59 | #include "hw/ssi/ssi.h" |
102 | + * Microsemi's SmartFusion2 and SmartFusion SoCs. | 60 | #include "hw/arm/arm.h" |
103 | + * | 61 | -#include "hw/devices.h" |
104 | + * Copyright (C) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | 62 | #include "qemu/timer.h" |
105 | + * | 63 | #include "hw/i2c/i2c.h" |
106 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 64 | #include "net/net.h" |
107 | + * of this software and associated documentation files (the "Software"), to deal | 65 | @@ -XXX,XX +XXX,XX @@ |
108 | + * in the Software without restriction, including without limitation the rights | 66 | #include "sysemu/sysemu.h" |
109 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 67 | #include "hw/arm/armv7m.h" |
110 | + * copies of the Software, and to permit persons to whom the Software is | 68 | #include "hw/char/pl011.h" |
111 | + * furnished to do so, subject to the following conditions: | 69 | +#include "hw/input/gamepad.h" |
112 | + * | 70 | #include "hw/watchdog/cmsdk-apb-watchdog.h" |
113 | + * The above copyright notice and this permission notice shall be included in | 71 | #include "hw/misc/unimp.h" |
114 | + * all copies or substantial portions of the Software. | 72 | #include "cpu.h" |
115 | + * | 73 | diff --git a/hw/input/stellaris_input.c b/hw/input/stellaris_input.c |
116 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 74 | index XXXXXXX..XXXXXXX 100644 |
117 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 75 | --- a/hw/input/stellaris_input.c |
118 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | 76 | +++ b/hw/input/stellaris_input.c |
119 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | 77 | @@ -XXX,XX +XXX,XX @@ |
120 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | 78 | */ |
121 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | 79 | #include "qemu/osdep.h" |
122 | + * THE SOFTWARE. | 80 | #include "hw/hw.h" |
123 | + */ | 81 | -#include "hw/devices.h" |
124 | + | 82 | +#include "hw/input/gamepad.h" |
125 | +#include "qemu/osdep.h" | 83 | #include "ui/console.h" |
126 | +#include "hw/ssi/mss-spi.h" | 84 | |
127 | +#include "qemu/log.h" | 85 | typedef struct { |
128 | + | 86 | diff --git a/MAINTAINERS b/MAINTAINERS |
129 | +#ifndef MSS_SPI_ERR_DEBUG | 87 | index XXXXXXX..XXXXXXX 100644 |
130 | +#define MSS_SPI_ERR_DEBUG 0 | 88 | --- a/MAINTAINERS |
131 | +#endif | 89 | +++ b/MAINTAINERS |
132 | + | 90 | @@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org> |
133 | +#define DB_PRINT_L(lvl, fmt, args...) do { \ | 91 | L: qemu-arm@nongnu.org |
134 | + if (MSS_SPI_ERR_DEBUG >= lvl) { \ | 92 | S: Maintained |
135 | + qemu_log("%s: " fmt "\n", __func__, ## args); \ | 93 | F: hw/*/stellaris* |
136 | + } \ | 94 | +F: include/hw/input/gamepad.h |
137 | +} while (0); | 95 | |
138 | + | 96 | Versatile Express |
139 | +#define DB_PRINT(fmt, args...) DB_PRINT_L(1, fmt, ## args) | 97 | M: Peter Maydell <peter.maydell@linaro.org> |
140 | + | ||
141 | +#define FIFO_CAPACITY 32 | ||
142 | + | ||
143 | +#define R_SPI_CONTROL 0 | ||
144 | +#define R_SPI_DFSIZE 1 | ||
145 | +#define R_SPI_STATUS 2 | ||
146 | +#define R_SPI_INTCLR 3 | ||
147 | +#define R_SPI_RX 4 | ||
148 | +#define R_SPI_TX 5 | ||
149 | +#define R_SPI_CLKGEN 6 | ||
150 | +#define R_SPI_SS 7 | ||
151 | +#define R_SPI_MIS 8 | ||
152 | +#define R_SPI_RIS 9 | ||
153 | + | ||
154 | +#define S_TXDONE (1 << 0) | ||
155 | +#define S_RXRDY (1 << 1) | ||
156 | +#define S_RXCHOVRF (1 << 2) | ||
157 | +#define S_RXFIFOFUL (1 << 4) | ||
158 | +#define S_RXFIFOFULNXT (1 << 5) | ||
159 | +#define S_RXFIFOEMP (1 << 6) | ||
160 | +#define S_RXFIFOEMPNXT (1 << 7) | ||
161 | +#define S_TXFIFOFUL (1 << 8) | ||
162 | +#define S_TXFIFOFULNXT (1 << 9) | ||
163 | +#define S_TXFIFOEMP (1 << 10) | ||
164 | +#define S_TXFIFOEMPNXT (1 << 11) | ||
165 | +#define S_FRAMESTART (1 << 12) | ||
166 | +#define S_SSEL (1 << 13) | ||
167 | +#define S_ACTIVE (1 << 14) | ||
168 | + | ||
169 | +#define C_ENABLE (1 << 0) | ||
170 | +#define C_MODE (1 << 1) | ||
171 | +#define C_INTRXDATA (1 << 4) | ||
172 | +#define C_INTTXDATA (1 << 5) | ||
173 | +#define C_INTRXOVRFLO (1 << 6) | ||
174 | +#define C_SPS (1 << 26) | ||
175 | +#define C_BIGFIFO (1 << 29) | ||
176 | +#define C_RESET (1 << 31) | ||
177 | + | ||
178 | +#define FRAMESZ_MASK 0x1F | ||
179 | +#define FMCOUNT_MASK 0x00FFFF00 | ||
180 | +#define FMCOUNT_SHIFT 8 | ||
181 | + | ||
182 | +static void txfifo_reset(MSSSpiState *s) | ||
183 | +{ | ||
184 | + fifo32_reset(&s->tx_fifo); | ||
185 | + | ||
186 | + s->regs[R_SPI_STATUS] &= ~S_TXFIFOFUL; | ||
187 | + s->regs[R_SPI_STATUS] |= S_TXFIFOEMP; | ||
188 | +} | ||
189 | + | ||
190 | +static void rxfifo_reset(MSSSpiState *s) | ||
191 | +{ | ||
192 | + fifo32_reset(&s->rx_fifo); | ||
193 | + | ||
194 | + s->regs[R_SPI_STATUS] &= ~S_RXFIFOFUL; | ||
195 | + s->regs[R_SPI_STATUS] |= S_RXFIFOEMP; | ||
196 | +} | ||
197 | + | ||
198 | +static void set_fifodepth(MSSSpiState *s) | ||
199 | +{ | ||
200 | + unsigned int size = s->regs[R_SPI_DFSIZE] & FRAMESZ_MASK; | ||
201 | + | ||
202 | + if (size <= 8) { | ||
203 | + s->fifo_depth = 32; | ||
204 | + } else if (size <= 16) { | ||
205 | + s->fifo_depth = 16; | ||
206 | + } else if (size <= 32) { | ||
207 | + s->fifo_depth = 8; | ||
208 | + } else { | ||
209 | + s->fifo_depth = 4; | ||
210 | + } | ||
211 | +} | ||
212 | + | ||
213 | +static void update_mis(MSSSpiState *s) | ||
214 | +{ | ||
215 | + uint32_t reg = s->regs[R_SPI_CONTROL]; | ||
216 | + uint32_t tmp; | ||
217 | + | ||
218 | + /* | ||
219 | + * form the Control register interrupt enable bits | ||
220 | + * same as RIS, MIS and Interrupt clear registers for simplicity | ||
221 | + */ | ||
222 | + tmp = ((reg & C_INTRXOVRFLO) >> 4) | ((reg & C_INTRXDATA) >> 3) | | ||
223 | + ((reg & C_INTTXDATA) >> 5); | ||
224 | + s->regs[R_SPI_MIS] |= tmp & s->regs[R_SPI_RIS]; | ||
225 | +} | ||
226 | + | ||
227 | +static void spi_update_irq(MSSSpiState *s) | ||
228 | +{ | ||
229 | + int irq; | ||
230 | + | ||
231 | + update_mis(s); | ||
232 | + irq = !!(s->regs[R_SPI_MIS]); | ||
233 | + | ||
234 | + qemu_set_irq(s->irq, irq); | ||
235 | +} | ||
236 | + | ||
237 | +static void mss_spi_reset(DeviceState *d) | ||
238 | +{ | ||
239 | + MSSSpiState *s = MSS_SPI(d); | ||
240 | + | ||
241 | + memset(s->regs, 0, sizeof s->regs); | ||
242 | + s->regs[R_SPI_CONTROL] = 0x80000102; | ||
243 | + s->regs[R_SPI_DFSIZE] = 0x4; | ||
244 | + s->regs[R_SPI_STATUS] = S_SSEL | S_TXFIFOEMP | S_RXFIFOEMP; | ||
245 | + s->regs[R_SPI_CLKGEN] = 0x7; | ||
246 | + s->regs[R_SPI_RIS] = 0x0; | ||
247 | + | ||
248 | + s->fifo_depth = 4; | ||
249 | + s->frame_count = 1; | ||
250 | + s->enabled = false; | ||
251 | + | ||
252 | + rxfifo_reset(s); | ||
253 | + txfifo_reset(s); | ||
254 | +} | ||
255 | + | ||
256 | +static uint64_t | ||
257 | +spi_read(void *opaque, hwaddr addr, unsigned int size) | ||
258 | +{ | ||
259 | + MSSSpiState *s = opaque; | ||
260 | + uint32_t ret = 0; | ||
261 | + | ||
262 | + addr >>= 2; | ||
263 | + switch (addr) { | ||
264 | + case R_SPI_RX: | ||
265 | + s->regs[R_SPI_STATUS] &= ~S_RXFIFOFUL; | ||
266 | + s->regs[R_SPI_STATUS] &= ~S_RXCHOVRF; | ||
267 | + ret = fifo32_pop(&s->rx_fifo); | ||
268 | + if (fifo32_is_empty(&s->rx_fifo)) { | ||
269 | + s->regs[R_SPI_STATUS] |= S_RXFIFOEMP; | ||
270 | + } | ||
271 | + break; | ||
272 | + | ||
273 | + case R_SPI_MIS: | ||
274 | + update_mis(s); | ||
275 | + ret = s->regs[R_SPI_MIS]; | ||
276 | + break; | ||
277 | + | ||
278 | + default: | ||
279 | + if (addr < ARRAY_SIZE(s->regs)) { | ||
280 | + ret = s->regs[addr]; | ||
281 | + } else { | ||
282 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
283 | + "%s: Bad offset 0x%" HWADDR_PRIx "\n", __func__, | ||
284 | + addr * 4); | ||
285 | + return ret; | ||
286 | + } | ||
287 | + break; | ||
288 | + } | ||
289 | + | ||
290 | + DB_PRINT("addr=0x%" HWADDR_PRIx " = 0x%" PRIx32, addr * 4, ret); | ||
291 | + spi_update_irq(s); | ||
292 | + return ret; | ||
293 | +} | ||
294 | + | ||
295 | +static void assert_cs(MSSSpiState *s) | ||
296 | +{ | ||
297 | + qemu_set_irq(s->cs_line, 0); | ||
298 | +} | ||
299 | + | ||
300 | +static void deassert_cs(MSSSpiState *s) | ||
301 | +{ | ||
302 | + qemu_set_irq(s->cs_line, 1); | ||
303 | +} | ||
304 | + | ||
305 | +static void spi_flush_txfifo(MSSSpiState *s) | ||
306 | +{ | ||
307 | + uint32_t tx; | ||
308 | + uint32_t rx; | ||
309 | + bool sps = !!(s->regs[R_SPI_CONTROL] & C_SPS); | ||
310 | + | ||
311 | + /* | ||
312 | + * Chip Select(CS) is automatically controlled by this controller. | ||
313 | + * If SPS bit is set in Control register then CS is asserted | ||
314 | + * until all the frames set in frame count of Control register are | ||
315 | + * transferred. If SPS is not set then CS pulses between frames. | ||
316 | + * Note that Slave Select register specifies which of the CS line | ||
317 | + * has to be controlled automatically by controller. Bits SS[7:1] are for | ||
318 | + * masters in FPGA fabric since we model only Microcontroller subsystem | ||
319 | + * of Smartfusion2 we control only one CS(SS[0]) line. | ||
320 | + */ | ||
321 | + while (!fifo32_is_empty(&s->tx_fifo) && s->frame_count) { | ||
322 | + assert_cs(s); | ||
323 | + | ||
324 | + s->regs[R_SPI_STATUS] &= ~(S_TXDONE | S_RXRDY); | ||
325 | + | ||
326 | + tx = fifo32_pop(&s->tx_fifo); | ||
327 | + DB_PRINT("data tx:0x%" PRIx32, tx); | ||
328 | + rx = ssi_transfer(s->spi, tx); | ||
329 | + DB_PRINT("data rx:0x%" PRIx32, rx); | ||
330 | + | ||
331 | + if (fifo32_num_used(&s->rx_fifo) == s->fifo_depth) { | ||
332 | + s->regs[R_SPI_STATUS] |= S_RXCHOVRF; | ||
333 | + s->regs[R_SPI_RIS] |= S_RXCHOVRF; | ||
334 | + } else { | ||
335 | + fifo32_push(&s->rx_fifo, rx); | ||
336 | + s->regs[R_SPI_STATUS] &= ~S_RXFIFOEMP; | ||
337 | + if (fifo32_num_used(&s->rx_fifo) == (s->fifo_depth - 1)) { | ||
338 | + s->regs[R_SPI_STATUS] |= S_RXFIFOFULNXT; | ||
339 | + } else if (fifo32_num_used(&s->rx_fifo) == s->fifo_depth) { | ||
340 | + s->regs[R_SPI_STATUS] |= S_RXFIFOFUL; | ||
341 | + } | ||
342 | + } | ||
343 | + s->frame_count--; | ||
344 | + if (!sps) { | ||
345 | + deassert_cs(s); | ||
346 | + } | ||
347 | + } | ||
348 | + | ||
349 | + if (!s->frame_count) { | ||
350 | + s->frame_count = (s->regs[R_SPI_CONTROL] & FMCOUNT_MASK) >> | ||
351 | + FMCOUNT_SHIFT; | ||
352 | + deassert_cs(s); | ||
353 | + s->regs[R_SPI_RIS] |= S_TXDONE | S_RXRDY; | ||
354 | + s->regs[R_SPI_STATUS] |= S_TXDONE | S_RXRDY; | ||
355 | + } | ||
356 | +} | ||
357 | + | ||
358 | +static void spi_write(void *opaque, hwaddr addr, | ||
359 | + uint64_t val64, unsigned int size) | ||
360 | +{ | ||
361 | + MSSSpiState *s = opaque; | ||
362 | + uint32_t value = val64; | ||
363 | + | ||
364 | + DB_PRINT("addr=0x%" HWADDR_PRIx " =0x%" PRIx32, addr, value); | ||
365 | + addr >>= 2; | ||
366 | + | ||
367 | + switch (addr) { | ||
368 | + case R_SPI_TX: | ||
369 | + /* adding to already full FIFO */ | ||
370 | + if (fifo32_num_used(&s->tx_fifo) == s->fifo_depth) { | ||
371 | + break; | ||
372 | + } | ||
373 | + s->regs[R_SPI_STATUS] &= ~S_TXFIFOEMP; | ||
374 | + fifo32_push(&s->tx_fifo, value); | ||
375 | + if (fifo32_num_used(&s->tx_fifo) == (s->fifo_depth - 1)) { | ||
376 | + s->regs[R_SPI_STATUS] |= S_TXFIFOFULNXT; | ||
377 | + } else if (fifo32_num_used(&s->tx_fifo) == s->fifo_depth) { | ||
378 | + s->regs[R_SPI_STATUS] |= S_TXFIFOFUL; | ||
379 | + } | ||
380 | + if (s->enabled) { | ||
381 | + spi_flush_txfifo(s); | ||
382 | + } | ||
383 | + break; | ||
384 | + | ||
385 | + case R_SPI_CONTROL: | ||
386 | + s->regs[R_SPI_CONTROL] = value; | ||
387 | + if (value & C_BIGFIFO) { | ||
388 | + set_fifodepth(s); | ||
389 | + } else { | ||
390 | + s->fifo_depth = 4; | ||
391 | + } | ||
392 | + s->enabled = value & C_ENABLE; | ||
393 | + s->frame_count = (value & FMCOUNT_MASK) >> FMCOUNT_SHIFT; | ||
394 | + if (value & C_RESET) { | ||
395 | + mss_spi_reset(DEVICE(s)); | ||
396 | + } | ||
397 | + break; | ||
398 | + | ||
399 | + case R_SPI_DFSIZE: | ||
400 | + if (s->enabled) { | ||
401 | + break; | ||
402 | + } | ||
403 | + s->regs[R_SPI_DFSIZE] = value; | ||
404 | + break; | ||
405 | + | ||
406 | + case R_SPI_INTCLR: | ||
407 | + s->regs[R_SPI_INTCLR] = value; | ||
408 | + if (value & S_TXDONE) { | ||
409 | + s->regs[R_SPI_RIS] &= ~S_TXDONE; | ||
410 | + } | ||
411 | + if (value & S_RXRDY) { | ||
412 | + s->regs[R_SPI_RIS] &= ~S_RXRDY; | ||
413 | + } | ||
414 | + if (value & S_RXCHOVRF) { | ||
415 | + s->regs[R_SPI_RIS] &= ~S_RXCHOVRF; | ||
416 | + } | ||
417 | + break; | ||
418 | + | ||
419 | + case R_SPI_MIS: | ||
420 | + case R_SPI_STATUS: | ||
421 | + case R_SPI_RIS: | ||
422 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
423 | + "%s: Write to read only register 0x%" HWADDR_PRIx "\n", | ||
424 | + __func__, addr * 4); | ||
425 | + break; | ||
426 | + | ||
427 | + default: | ||
428 | + if (addr < ARRAY_SIZE(s->regs)) { | ||
429 | + s->regs[addr] = value; | ||
430 | + } else { | ||
431 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
432 | + "%s: Bad offset 0x%" HWADDR_PRIx "\n", __func__, | ||
433 | + addr * 4); | ||
434 | + } | ||
435 | + break; | ||
436 | + } | ||
437 | + | ||
438 | + spi_update_irq(s); | ||
439 | +} | ||
440 | + | ||
441 | +static const MemoryRegionOps spi_ops = { | ||
442 | + .read = spi_read, | ||
443 | + .write = spi_write, | ||
444 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
445 | + .valid = { | ||
446 | + .min_access_size = 1, | ||
447 | + .max_access_size = 4 | ||
448 | + } | ||
449 | +}; | ||
450 | + | ||
451 | +static void mss_spi_realize(DeviceState *dev, Error **errp) | ||
452 | +{ | ||
453 | + MSSSpiState *s = MSS_SPI(dev); | ||
454 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
455 | + | ||
456 | + s->spi = ssi_create_bus(dev, "spi"); | ||
457 | + | ||
458 | + sysbus_init_irq(sbd, &s->irq); | ||
459 | + ssi_auto_connect_slaves(dev, &s->cs_line, s->spi); | ||
460 | + sysbus_init_irq(sbd, &s->cs_line); | ||
461 | + | ||
462 | + memory_region_init_io(&s->mmio, OBJECT(s), &spi_ops, s, | ||
463 | + TYPE_MSS_SPI, R_SPI_MAX * 4); | ||
464 | + sysbus_init_mmio(sbd, &s->mmio); | ||
465 | + | ||
466 | + fifo32_create(&s->tx_fifo, FIFO_CAPACITY); | ||
467 | + fifo32_create(&s->rx_fifo, FIFO_CAPACITY); | ||
468 | +} | ||
469 | + | ||
470 | +static const VMStateDescription vmstate_mss_spi = { | ||
471 | + .name = TYPE_MSS_SPI, | ||
472 | + .version_id = 1, | ||
473 | + .minimum_version_id = 1, | ||
474 | + .fields = (VMStateField[]) { | ||
475 | + VMSTATE_FIFO32(tx_fifo, MSSSpiState), | ||
476 | + VMSTATE_FIFO32(rx_fifo, MSSSpiState), | ||
477 | + VMSTATE_UINT32_ARRAY(regs, MSSSpiState, R_SPI_MAX), | ||
478 | + VMSTATE_END_OF_LIST() | ||
479 | + } | ||
480 | +}; | ||
481 | + | ||
482 | +static void mss_spi_class_init(ObjectClass *klass, void *data) | ||
483 | +{ | ||
484 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
485 | + | ||
486 | + dc->realize = mss_spi_realize; | ||
487 | + dc->reset = mss_spi_reset; | ||
488 | + dc->vmsd = &vmstate_mss_spi; | ||
489 | +} | ||
490 | + | ||
491 | +static const TypeInfo mss_spi_info = { | ||
492 | + .name = TYPE_MSS_SPI, | ||
493 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
494 | + .instance_size = sizeof(MSSSpiState), | ||
495 | + .class_init = mss_spi_class_init, | ||
496 | +}; | ||
497 | + | ||
498 | +static void mss_spi_register_types(void) | ||
499 | +{ | ||
500 | + type_register_static(&mss_spi_info); | ||
501 | +} | ||
502 | + | ||
503 | +type_init(mss_spi_register_types) | ||
504 | -- | 98 | -- |
505 | 2.7.4 | 99 | 2.20.1 |
506 | 100 | ||
507 | 101 | diff view generated by jsdifflib |
1 | Update the static_ops functions to use new-style mmio | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | rather than the legacy old_mmio functions. | 2 | |
3 | 3 | Since uWireSlave is only used in this new header, there is no | |
4 | need to expose it via "qemu/typedefs.h". | ||
5 | |||
6 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
8 | Message-id: 20190412165416.7977-9-philmd@redhat.com | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 1505580378-9044-2-git-send-email-peter.maydell@linaro.org | ||
7 | --- | 10 | --- |
8 | hw/arm/palm.c | 30 ++++++++++-------------------- | 11 | include/hw/arm/omap.h | 6 +----- |
9 | 1 file changed, 10 insertions(+), 20 deletions(-) | 12 | include/hw/devices.h | 15 --------------- |
10 | 13 | include/hw/input/tsc2xxx.h | 36 ++++++++++++++++++++++++++++++++++++ | |
14 | include/qemu/typedefs.h | 1 - | ||
15 | hw/arm/nseries.c | 2 +- | ||
16 | hw/arm/palm.c | 2 +- | ||
17 | hw/input/tsc2005.c | 2 +- | ||
18 | hw/input/tsc210x.c | 4 ++-- | ||
19 | MAINTAINERS | 2 ++ | ||
20 | 9 files changed, 44 insertions(+), 26 deletions(-) | ||
21 | create mode 100644 include/hw/input/tsc2xxx.h | ||
22 | |||
23 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h | ||
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/include/hw/arm/omap.h | ||
26 | +++ b/include/hw/arm/omap.h | ||
27 | @@ -XXX,XX +XXX,XX @@ | ||
28 | #include "exec/memory.h" | ||
29 | # define hw_omap_h "omap.h" | ||
30 | #include "hw/irq.h" | ||
31 | +#include "hw/input/tsc2xxx.h" | ||
32 | #include "target/arm/cpu-qom.h" | ||
33 | #include "qemu/log.h" | ||
34 | |||
35 | @@ -XXX,XX +XXX,XX @@ qemu_irq *omap_mpuio_in_get(struct omap_mpuio_s *s); | ||
36 | void omap_mpuio_out_set(struct omap_mpuio_s *s, int line, qemu_irq handler); | ||
37 | void omap_mpuio_key(struct omap_mpuio_s *s, int row, int col, int down); | ||
38 | |||
39 | -struct uWireSlave { | ||
40 | - uint16_t (*receive)(void *opaque); | ||
41 | - void (*send)(void *opaque, uint16_t data); | ||
42 | - void *opaque; | ||
43 | -}; | ||
44 | struct omap_uwire_s; | ||
45 | void omap_uwire_attach(struct omap_uwire_s *s, | ||
46 | uWireSlave *slave, int chipselect); | ||
47 | diff --git a/include/hw/devices.h b/include/hw/devices.h | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/include/hw/devices.h | ||
50 | +++ b/include/hw/devices.h | ||
51 | @@ -XXX,XX +XXX,XX @@ | ||
52 | /* Devices that have nowhere better to go. */ | ||
53 | |||
54 | #include "hw/hw.h" | ||
55 | -#include "ui/console.h" | ||
56 | |||
57 | /* smc91c111.c */ | ||
58 | void smc91c111_init(NICInfo *, uint32_t, qemu_irq); | ||
59 | @@ -XXX,XX +XXX,XX @@ void smc91c111_init(NICInfo *, uint32_t, qemu_irq); | ||
60 | /* lan9118.c */ | ||
61 | void lan9118_init(NICInfo *, uint32_t, qemu_irq); | ||
62 | |||
63 | -/* tsc210x.c */ | ||
64 | -uWireSlave *tsc2102_init(qemu_irq pint); | ||
65 | -uWireSlave *tsc2301_init(qemu_irq penirq, qemu_irq kbirq, qemu_irq dav); | ||
66 | -I2SCodec *tsc210x_codec(uWireSlave *chip); | ||
67 | -uint32_t tsc210x_txrx(void *opaque, uint32_t value, int len); | ||
68 | -void tsc210x_set_transform(uWireSlave *chip, | ||
69 | - MouseTransformInfo *info); | ||
70 | -void tsc210x_key_event(uWireSlave *chip, int key, int down); | ||
71 | - | ||
72 | -/* tsc2005.c */ | ||
73 | -void *tsc2005_init(qemu_irq pintdav); | ||
74 | -uint32_t tsc2005_txrx(void *opaque, uint32_t value, int len); | ||
75 | -void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); | ||
76 | - | ||
77 | #endif | ||
78 | diff --git a/include/hw/input/tsc2xxx.h b/include/hw/input/tsc2xxx.h | ||
79 | new file mode 100644 | ||
80 | index XXXXXXX..XXXXXXX | ||
81 | --- /dev/null | ||
82 | +++ b/include/hw/input/tsc2xxx.h | ||
83 | @@ -XXX,XX +XXX,XX @@ | ||
84 | +/* | ||
85 | + * TI touchscreen controller | ||
86 | + * | ||
87 | + * Copyright (c) 2006 Andrzej Zaborowski | ||
88 | + * Copyright (C) 2008 Nokia Corporation | ||
89 | + * | ||
90 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
91 | + * See the COPYING file in the top-level directory. | ||
92 | + */ | ||
93 | + | ||
94 | +#ifndef HW_INPUT_TSC2XXX_H | ||
95 | +#define HW_INPUT_TSC2XXX_H | ||
96 | + | ||
97 | +#include "hw/irq.h" | ||
98 | +#include "ui/console.h" | ||
99 | + | ||
100 | +typedef struct uWireSlave { | ||
101 | + uint16_t (*receive)(void *opaque); | ||
102 | + void (*send)(void *opaque, uint16_t data); | ||
103 | + void *opaque; | ||
104 | +} uWireSlave; | ||
105 | + | ||
106 | +/* tsc210x.c */ | ||
107 | +uWireSlave *tsc2102_init(qemu_irq pint); | ||
108 | +uWireSlave *tsc2301_init(qemu_irq penirq, qemu_irq kbirq, qemu_irq dav); | ||
109 | +I2SCodec *tsc210x_codec(uWireSlave *chip); | ||
110 | +uint32_t tsc210x_txrx(void *opaque, uint32_t value, int len); | ||
111 | +void tsc210x_set_transform(uWireSlave *chip, MouseTransformInfo *info); | ||
112 | +void tsc210x_key_event(uWireSlave *chip, int key, int down); | ||
113 | + | ||
114 | +/* tsc2005.c */ | ||
115 | +void *tsc2005_init(qemu_irq pintdav); | ||
116 | +uint32_t tsc2005_txrx(void *opaque, uint32_t value, int len); | ||
117 | +void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); | ||
118 | + | ||
119 | +#endif | ||
120 | diff --git a/include/qemu/typedefs.h b/include/qemu/typedefs.h | ||
121 | index XXXXXXX..XXXXXXX 100644 | ||
122 | --- a/include/qemu/typedefs.h | ||
123 | +++ b/include/qemu/typedefs.h | ||
124 | @@ -XXX,XX +XXX,XX @@ typedef struct RAMBlock RAMBlock; | ||
125 | typedef struct Range Range; | ||
126 | typedef struct SHPCDevice SHPCDevice; | ||
127 | typedef struct SSIBus SSIBus; | ||
128 | -typedef struct uWireSlave uWireSlave; | ||
129 | typedef struct VirtIODevice VirtIODevice; | ||
130 | typedef struct Visitor Visitor; | ||
131 | typedef void SaveStateHandler(QEMUFile *f, void *opaque); | ||
132 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c | ||
133 | index XXXXXXX..XXXXXXX 100644 | ||
134 | --- a/hw/arm/nseries.c | ||
135 | +++ b/hw/arm/nseries.c | ||
136 | @@ -XXX,XX +XXX,XX @@ | ||
137 | #include "ui/console.h" | ||
138 | #include "hw/boards.h" | ||
139 | #include "hw/i2c/i2c.h" | ||
140 | -#include "hw/devices.h" | ||
141 | #include "hw/display/blizzard.h" | ||
142 | +#include "hw/input/tsc2xxx.h" | ||
143 | #include "hw/misc/cbus.h" | ||
144 | #include "hw/misc/tmp105.h" | ||
145 | #include "hw/block/flash.h" | ||
11 | diff --git a/hw/arm/palm.c b/hw/arm/palm.c | 146 | diff --git a/hw/arm/palm.c b/hw/arm/palm.c |
12 | index XXXXXXX..XXXXXXX 100644 | 147 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/arm/palm.c | 148 | --- a/hw/arm/palm.c |
14 | +++ b/hw/arm/palm.c | 149 | +++ b/hw/arm/palm.c |
15 | @@ -XXX,XX +XXX,XX @@ | 150 | @@ -XXX,XX +XXX,XX @@ |
151 | #include "hw/arm/omap.h" | ||
152 | #include "hw/boards.h" | ||
153 | #include "hw/arm/arm.h" | ||
154 | -#include "hw/devices.h" | ||
155 | +#include "hw/input/tsc2xxx.h" | ||
156 | #include "hw/loader.h" | ||
16 | #include "exec/address-spaces.h" | 157 | #include "exec/address-spaces.h" |
17 | #include "cpu.h" | 158 | #include "cpu.h" |
18 | 159 | diff --git a/hw/input/tsc2005.c b/hw/input/tsc2005.c | |
19 | -static uint32_t static_readb(void *opaque, hwaddr offset) | 160 | index XXXXXXX..XXXXXXX 100644 |
20 | +static uint64_t static_read(void *opaque, hwaddr offset, unsigned size) | 161 | --- a/hw/input/tsc2005.c |
21 | { | 162 | +++ b/hw/input/tsc2005.c |
22 | - uint32_t *val = (uint32_t *) opaque; | 163 | @@ -XXX,XX +XXX,XX @@ |
23 | - return *val >> ((offset & 3) << 3); | 164 | #include "hw/hw.h" |
24 | -} | 165 | #include "qemu/timer.h" |
25 | + uint32_t *val = (uint32_t *)opaque; | 166 | #include "ui/console.h" |
26 | + uint32_t sizemask = 7 >> size; | 167 | -#include "hw/devices.h" |
27 | 168 | +#include "hw/input/tsc2xxx.h" | |
28 | -static uint32_t static_readh(void *opaque, hwaddr offset) | 169 | #include "trace.h" |
29 | -{ | 170 | |
30 | - uint32_t *val = (uint32_t *) opaque; | 171 | #define TSC_CUT_RESOLUTION(value, p) ((value) >> (16 - (p ? 12 : 10))) |
31 | - return *val >> ((offset & 1) << 3); | 172 | diff --git a/hw/input/tsc210x.c b/hw/input/tsc210x.c |
32 | -} | 173 | index XXXXXXX..XXXXXXX 100644 |
33 | - | 174 | --- a/hw/input/tsc210x.c |
34 | -static uint32_t static_readw(void *opaque, hwaddr offset) | 175 | +++ b/hw/input/tsc210x.c |
35 | -{ | 176 | @@ -XXX,XX +XXX,XX @@ |
36 | - uint32_t *val = (uint32_t *) opaque; | 177 | #include "audio/audio.h" |
37 | - return *val >> ((offset & 0) << 3); | 178 | #include "qemu/timer.h" |
38 | + return *val >> ((offset & sizemask) << 3); | 179 | #include "ui/console.h" |
39 | } | 180 | -#include "hw/arm/omap.h" /* For I2SCodec and uWireSlave */ |
40 | 181 | -#include "hw/devices.h" | |
41 | -static void static_write(void *opaque, hwaddr offset, | 182 | +#include "hw/arm/omap.h" /* For I2SCodec */ |
42 | - uint32_t value) | 183 | +#include "hw/input/tsc2xxx.h" |
43 | +static void static_write(void *opaque, hwaddr offset, uint64_t value, | 184 | |
44 | + unsigned size) | 185 | #define TSC_DATA_REGISTERS_PAGE 0x0 |
45 | { | 186 | #define TSC_CONTROL_REGISTERS_PAGE 0x1 |
46 | #ifdef SPY | 187 | diff --git a/MAINTAINERS b/MAINTAINERS |
47 | printf("%s: value %08lx written at " PA_FMT "\n", | 188 | index XXXXXXX..XXXXXXX 100644 |
48 | @@ -XXX,XX +XXX,XX @@ static void static_write(void *opaque, hwaddr offset, | 189 | --- a/MAINTAINERS |
49 | } | 190 | +++ b/MAINTAINERS |
50 | 191 | @@ -XXX,XX +XXX,XX @@ F: hw/input/tsc2005.c | |
51 | static const MemoryRegionOps static_ops = { | 192 | F: hw/misc/cbus.c |
52 | - .old_mmio = { | 193 | F: hw/timer/twl92230.c |
53 | - .read = { static_readb, static_readh, static_readw, }, | 194 | F: include/hw/display/blizzard.h |
54 | - .write = { static_write, static_write, static_write, }, | 195 | +F: include/hw/input/tsc2xxx.h |
55 | - }, | 196 | F: include/hw/misc/cbus.h |
56 | + .read = static_read, | 197 | |
57 | + .write = static_write, | 198 | Palm |
58 | + .valid.min_access_size = 1, | 199 | @@ -XXX,XX +XXX,XX @@ L: qemu-arm@nongnu.org |
59 | + .valid.max_access_size = 4, | 200 | S: Odd Fixes |
60 | .endianness = DEVICE_NATIVE_ENDIAN, | 201 | F: hw/arm/palm.c |
61 | }; | 202 | F: hw/input/tsc210x.c |
62 | 203 | +F: include/hw/input/tsc2xxx.h | |
204 | |||
205 | Raspberry Pi | ||
206 | M: Peter Maydell <peter.maydell@linaro.org> | ||
63 | -- | 207 | -- |
64 | 2.7.4 | 208 | 2.20.1 |
65 | 209 | ||
66 | 210 | diff view generated by jsdifflib |
1 | From: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Added Sytem register block of Smartfusion2. | 3 | Reviewed-by: Markus Armbruster <armbru@redhat.com> |
4 | This block has PLL registers which are accessed by guest. | 4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
5 | 5 | Message-id: 20190412165416.7977-10-philmd@redhat.com | |
6 | Signed-off-by: Subbaraya Sundeep <sundeep.lkml@gmail.com> | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
8 | Acked-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20170920201737.25723-3-f4bug@amsat.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 7 | --- |
13 | hw/misc/Makefile.objs | 1 + | 8 | include/hw/devices.h | 3 --- |
14 | include/hw/misc/msf2-sysreg.h | 77 ++++++++++++++++++++ | 9 | include/hw/net/lan9118.h | 19 +++++++++++++++++++ |
15 | hw/misc/msf2-sysreg.c | 160 ++++++++++++++++++++++++++++++++++++++++++ | 10 | hw/arm/kzm.c | 2 +- |
16 | hw/misc/trace-events | 5 ++ | 11 | hw/arm/mps2.c | 2 +- |
17 | 4 files changed, 243 insertions(+) | 12 | hw/arm/realview.c | 1 + |
18 | create mode 100644 include/hw/misc/msf2-sysreg.h | 13 | hw/arm/vexpress.c | 2 +- |
19 | create mode 100644 hw/misc/msf2-sysreg.c | 14 | hw/net/lan9118.c | 2 +- |
15 | 7 files changed, 24 insertions(+), 7 deletions(-) | ||
16 | create mode 100644 include/hw/net/lan9118.h | ||
20 | 17 | ||
21 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 18 | diff --git a/include/hw/devices.h b/include/hw/devices.h |
22 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/misc/Makefile.objs | 20 | --- a/include/hw/devices.h |
24 | +++ b/hw/misc/Makefile.objs | 21 | +++ b/include/hw/devices.h |
25 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_HYPERV_TESTDEV) += hyperv_testdev.o | 22 | @@ -XXX,XX +XXX,XX @@ |
26 | obj-$(CONFIG_AUX) += auxbus.o | 23 | /* smc91c111.c */ |
27 | obj-$(CONFIG_ASPEED_SOC) += aspeed_scu.o aspeed_sdmc.o | 24 | void smc91c111_init(NICInfo *, uint32_t, qemu_irq); |
28 | obj-y += mmio_interface.o | 25 | |
29 | +obj-$(CONFIG_MSF2) += msf2-sysreg.o | 26 | -/* lan9118.c */ |
30 | diff --git a/include/hw/misc/msf2-sysreg.h b/include/hw/misc/msf2-sysreg.h | 27 | -void lan9118_init(NICInfo *, uint32_t, qemu_irq); |
28 | - | ||
29 | #endif | ||
30 | diff --git a/include/hw/net/lan9118.h b/include/hw/net/lan9118.h | ||
31 | new file mode 100644 | 31 | new file mode 100644 |
32 | index XXXXXXX..XXXXXXX | 32 | index XXXXXXX..XXXXXXX |
33 | --- /dev/null | 33 | --- /dev/null |
34 | +++ b/include/hw/misc/msf2-sysreg.h | 34 | +++ b/include/hw/net/lan9118.h |
35 | @@ -XXX,XX +XXX,XX @@ | 35 | @@ -XXX,XX +XXX,XX @@ |
36 | +/* | 36 | +/* |
37 | + * Microsemi SmartFusion2 SYSREG | 37 | + * SMSC LAN9118 Ethernet interface emulation |
38 | + * | 38 | + * |
39 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | 39 | + * Copyright (c) 2009 CodeSourcery, LLC. |
40 | + * Written by Paul Brook | ||
40 | + * | 41 | + * |
41 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 42 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. |
42 | + * of this software and associated documentation files (the "Software"), to deal | 43 | + * See the COPYING file in the top-level directory. |
43 | + * in the Software without restriction, including without limitation the rights | ||
44 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
45 | + * copies of the Software, and to permit persons to whom the Software is | ||
46 | + * furnished to do so, subject to the following conditions: | ||
47 | + * | ||
48 | + * The above copyright notice and this permission notice shall be included in | ||
49 | + * all copies or substantial portions of the Software. | ||
50 | + * | ||
51 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
52 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
53 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
54 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
55 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
56 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
57 | + * THE SOFTWARE. | ||
58 | + */ | 44 | + */ |
59 | + | 45 | + |
60 | +#ifndef HW_MSF2_SYSREG_H | 46 | +#ifndef HW_NET_LAN9118_H |
61 | +#define HW_MSF2_SYSREG_H | 47 | +#define HW_NET_LAN9118_H |
62 | + | 48 | + |
63 | +#include "hw/sysbus.h" | 49 | +#include "hw/irq.h" |
50 | +#include "net/net.h" | ||
64 | + | 51 | + |
65 | +enum { | 52 | +void lan9118_init(NICInfo *, uint32_t, qemu_irq); |
66 | + ESRAM_CR = 0x00 / 4, | ||
67 | + ESRAM_MAX_LAT, | ||
68 | + DDR_CR, | ||
69 | + ENVM_CR, | ||
70 | + ENVM_REMAP_BASE_CR, | ||
71 | + ENVM_REMAP_FAB_CR, | ||
72 | + CC_CR, | ||
73 | + CC_REGION_CR, | ||
74 | + CC_LOCK_BASE_ADDR_CR, | ||
75 | + CC_FLUSH_INDX_CR, | ||
76 | + DDRB_BUF_TIMER_CR, | ||
77 | + DDRB_NB_ADDR_CR, | ||
78 | + DDRB_NB_SIZE_CR, | ||
79 | + DDRB_CR, | ||
80 | + | 53 | + |
81 | + SOFT_RESET_CR = 0x48 / 4, | 54 | +#endif |
82 | + M3_CR, | 55 | diff --git a/hw/arm/kzm.c b/hw/arm/kzm.c |
83 | + | 56 | index XXXXXXX..XXXXXXX 100644 |
84 | + GPIO_SYSRESET_SEL_CR = 0x58 / 4, | 57 | --- a/hw/arm/kzm.c |
85 | + | 58 | +++ b/hw/arm/kzm.c |
86 | + MDDR_CR = 0x60 / 4, | ||
87 | + | ||
88 | + MSSDDR_PLL_STATUS_LOW_CR = 0x90 / 4, | ||
89 | + MSSDDR_PLL_STATUS_HIGH_CR, | ||
90 | + MSSDDR_FACC1_CR, | ||
91 | + MSSDDR_FACC2_CR, | ||
92 | + | ||
93 | + MSSDDR_PLL_STATUS = 0x150 / 4, | ||
94 | +}; | ||
95 | + | ||
96 | +#define MSF2_SYSREG_MMIO_SIZE 0x300 | ||
97 | + | ||
98 | +#define TYPE_MSF2_SYSREG "msf2-sysreg" | ||
99 | +#define MSF2_SYSREG(obj) OBJECT_CHECK(MSF2SysregState, (obj), TYPE_MSF2_SYSREG) | ||
100 | + | ||
101 | +typedef struct MSF2SysregState { | ||
102 | + SysBusDevice parent_obj; | ||
103 | + | ||
104 | + MemoryRegion iomem; | ||
105 | + | ||
106 | + uint8_t apb0div; | ||
107 | + uint8_t apb1div; | ||
108 | + | ||
109 | + uint32_t regs[MSF2_SYSREG_MMIO_SIZE / 4]; | ||
110 | +} MSF2SysregState; | ||
111 | + | ||
112 | +#endif /* HW_MSF2_SYSREG_H */ | ||
113 | diff --git a/hw/misc/msf2-sysreg.c b/hw/misc/msf2-sysreg.c | ||
114 | new file mode 100644 | ||
115 | index XXXXXXX..XXXXXXX | ||
116 | --- /dev/null | ||
117 | +++ b/hw/misc/msf2-sysreg.c | ||
118 | @@ -XXX,XX +XXX,XX @@ | 59 | @@ -XXX,XX +XXX,XX @@ |
119 | +/* | 60 | #include "qemu/error-report.h" |
120 | + * System Register block model of Microsemi SmartFusion2. | 61 | #include "exec/address-spaces.h" |
121 | + * | 62 | #include "net/net.h" |
122 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | 63 | -#include "hw/devices.h" |
123 | + * | 64 | +#include "hw/net/lan9118.h" |
124 | + * This program is free software; you can redistribute it and/or | 65 | #include "hw/char/serial.h" |
125 | + * modify it under the terms of the GNU General Public License | 66 | #include "sysemu/qtest.h" |
126 | + * as published by the Free Software Foundation; either version | 67 | |
127 | + * 2 of the License, or (at your option) any later version. | 68 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c |
128 | + * | ||
129 | + * You should have received a copy of the GNU General Public License along | ||
130 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
131 | + */ | ||
132 | + | ||
133 | +#include "qemu/osdep.h" | ||
134 | +#include "qapi/error.h" | ||
135 | +#include "qemu/log.h" | ||
136 | +#include "hw/misc/msf2-sysreg.h" | ||
137 | +#include "qemu/error-report.h" | ||
138 | +#include "trace.h" | ||
139 | + | ||
140 | +static inline int msf2_divbits(uint32_t div) | ||
141 | +{ | ||
142 | + int r = ctz32(div); | ||
143 | + | ||
144 | + return (div < 8) ? r : r + 1; | ||
145 | +} | ||
146 | + | ||
147 | +static void msf2_sysreg_reset(DeviceState *d) | ||
148 | +{ | ||
149 | + MSF2SysregState *s = MSF2_SYSREG(d); | ||
150 | + | ||
151 | + s->regs[MSSDDR_PLL_STATUS_LOW_CR] = 0x021A2358; | ||
152 | + s->regs[MSSDDR_PLL_STATUS] = 0x3; | ||
153 | + s->regs[MSSDDR_FACC1_CR] = msf2_divbits(s->apb0div) << 5 | | ||
154 | + msf2_divbits(s->apb1div) << 2; | ||
155 | +} | ||
156 | + | ||
157 | +static uint64_t msf2_sysreg_read(void *opaque, hwaddr offset, | ||
158 | + unsigned size) | ||
159 | +{ | ||
160 | + MSF2SysregState *s = opaque; | ||
161 | + uint32_t ret = 0; | ||
162 | + | ||
163 | + offset >>= 2; | ||
164 | + if (offset < ARRAY_SIZE(s->regs)) { | ||
165 | + ret = s->regs[offset]; | ||
166 | + trace_msf2_sysreg_read(offset << 2, ret); | ||
167 | + } else { | ||
168 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
169 | + "%s: Bad offset 0x%08" HWADDR_PRIx "\n", __func__, | ||
170 | + offset << 2); | ||
171 | + } | ||
172 | + | ||
173 | + return ret; | ||
174 | +} | ||
175 | + | ||
176 | +static void msf2_sysreg_write(void *opaque, hwaddr offset, | ||
177 | + uint64_t val, unsigned size) | ||
178 | +{ | ||
179 | + MSF2SysregState *s = opaque; | ||
180 | + uint32_t newval = val; | ||
181 | + | ||
182 | + offset >>= 2; | ||
183 | + | ||
184 | + switch (offset) { | ||
185 | + case MSSDDR_PLL_STATUS: | ||
186 | + trace_msf2_sysreg_write_pll_status(); | ||
187 | + break; | ||
188 | + | ||
189 | + case ESRAM_CR: | ||
190 | + case DDR_CR: | ||
191 | + case ENVM_REMAP_BASE_CR: | ||
192 | + if (newval != s->regs[offset]) { | ||
193 | + qemu_log_mask(LOG_UNIMP, | ||
194 | + TYPE_MSF2_SYSREG": remapping not supported\n"); | ||
195 | + } | ||
196 | + break; | ||
197 | + | ||
198 | + default: | ||
199 | + if (offset < ARRAY_SIZE(s->regs)) { | ||
200 | + trace_msf2_sysreg_write(offset << 2, newval, s->regs[offset]); | ||
201 | + s->regs[offset] = newval; | ||
202 | + } else { | ||
203 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
204 | + "%s: Bad offset 0x%08" HWADDR_PRIx "\n", __func__, | ||
205 | + offset << 2); | ||
206 | + } | ||
207 | + break; | ||
208 | + } | ||
209 | +} | ||
210 | + | ||
211 | +static const MemoryRegionOps sysreg_ops = { | ||
212 | + .read = msf2_sysreg_read, | ||
213 | + .write = msf2_sysreg_write, | ||
214 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
215 | +}; | ||
216 | + | ||
217 | +static void msf2_sysreg_init(Object *obj) | ||
218 | +{ | ||
219 | + MSF2SysregState *s = MSF2_SYSREG(obj); | ||
220 | + | ||
221 | + memory_region_init_io(&s->iomem, obj, &sysreg_ops, s, TYPE_MSF2_SYSREG, | ||
222 | + MSF2_SYSREG_MMIO_SIZE); | ||
223 | + sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->iomem); | ||
224 | +} | ||
225 | + | ||
226 | +static const VMStateDescription vmstate_msf2_sysreg = { | ||
227 | + .name = TYPE_MSF2_SYSREG, | ||
228 | + .version_id = 1, | ||
229 | + .minimum_version_id = 1, | ||
230 | + .fields = (VMStateField[]) { | ||
231 | + VMSTATE_UINT32_ARRAY(regs, MSF2SysregState, MSF2_SYSREG_MMIO_SIZE / 4), | ||
232 | + VMSTATE_END_OF_LIST() | ||
233 | + } | ||
234 | +}; | ||
235 | + | ||
236 | +static Property msf2_sysreg_properties[] = { | ||
237 | + /* default divisors in Libero GUI */ | ||
238 | + DEFINE_PROP_UINT8("apb0divisor", MSF2SysregState, apb0div, 2), | ||
239 | + DEFINE_PROP_UINT8("apb1divisor", MSF2SysregState, apb1div, 2), | ||
240 | + DEFINE_PROP_END_OF_LIST(), | ||
241 | +}; | ||
242 | + | ||
243 | +static void msf2_sysreg_realize(DeviceState *dev, Error **errp) | ||
244 | +{ | ||
245 | + MSF2SysregState *s = MSF2_SYSREG(dev); | ||
246 | + | ||
247 | + if ((s->apb0div > 32 || !is_power_of_2(s->apb0div)) | ||
248 | + || (s->apb1div > 32 || !is_power_of_2(s->apb1div))) { | ||
249 | + error_setg(errp, "Invalid apb divisor value"); | ||
250 | + error_append_hint(errp, "apb divisor must be a power of 2" | ||
251 | + " and maximum value is 32\n"); | ||
252 | + } | ||
253 | +} | ||
254 | + | ||
255 | +static void msf2_sysreg_class_init(ObjectClass *klass, void *data) | ||
256 | +{ | ||
257 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
258 | + | ||
259 | + dc->vmsd = &vmstate_msf2_sysreg; | ||
260 | + dc->reset = msf2_sysreg_reset; | ||
261 | + dc->props = msf2_sysreg_properties; | ||
262 | + dc->realize = msf2_sysreg_realize; | ||
263 | +} | ||
264 | + | ||
265 | +static const TypeInfo msf2_sysreg_info = { | ||
266 | + .name = TYPE_MSF2_SYSREG, | ||
267 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
268 | + .class_init = msf2_sysreg_class_init, | ||
269 | + .instance_size = sizeof(MSF2SysregState), | ||
270 | + .instance_init = msf2_sysreg_init, | ||
271 | +}; | ||
272 | + | ||
273 | +static void msf2_sysreg_register_types(void) | ||
274 | +{ | ||
275 | + type_register_static(&msf2_sysreg_info); | ||
276 | +} | ||
277 | + | ||
278 | +type_init(msf2_sysreg_register_types) | ||
279 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
280 | index XXXXXXX..XXXXXXX 100644 | 69 | index XXXXXXX..XXXXXXX 100644 |
281 | --- a/hw/misc/trace-events | 70 | --- a/hw/arm/mps2.c |
282 | +++ b/hw/misc/trace-events | 71 | +++ b/hw/arm/mps2.c |
283 | @@ -XXX,XX +XXX,XX @@ mps2_scc_reset(void) "MPS2 SCC: reset" | 72 | @@ -XXX,XX +XXX,XX @@ |
284 | mps2_scc_leds(char led7, char led6, char led5, char led4, char led3, char led2, char led1, char led0) "MPS2 SCC LEDs: %c%c%c%c%c%c%c%c" | 73 | #include "hw/timer/cmsdk-apb-timer.h" |
285 | mps2_scc_cfg_write(unsigned function, unsigned device, uint32_t value) "MPS2 SCC config write: function %d device %d data 0x%" PRIx32 | 74 | #include "hw/timer/cmsdk-apb-dualtimer.h" |
286 | mps2_scc_cfg_read(unsigned function, unsigned device, uint32_t value) "MPS2 SCC config read: function %d device %d data 0x%" PRIx32 | 75 | #include "hw/misc/mps2-scc.h" |
287 | + | 76 | -#include "hw/devices.h" |
288 | +# hw/misc/msf2-sysreg.c | 77 | +#include "hw/net/lan9118.h" |
289 | +msf2_sysreg_write(uint64_t offset, uint32_t val, uint32_t prev) "msf2-sysreg write: addr 0x%08" HWADDR_PRIx " data 0x%" PRIx32 " prev 0x%" PRIx32 | 78 | #include "net/net.h" |
290 | +msf2_sysreg_read(uint64_t offset, uint32_t val) "msf2-sysreg read: addr 0x%08" HWADDR_PRIx " data 0x%08" PRIx32 | 79 | |
291 | +msf2_sysreg_write_pll_status(void) "Invalid write to read only PLL status register" | 80 | typedef enum MPS2FPGAType { |
81 | diff --git a/hw/arm/realview.c b/hw/arm/realview.c | ||
82 | index XXXXXXX..XXXXXXX 100644 | ||
83 | --- a/hw/arm/realview.c | ||
84 | +++ b/hw/arm/realview.c | ||
85 | @@ -XXX,XX +XXX,XX @@ | ||
86 | #include "hw/arm/arm.h" | ||
87 | #include "hw/arm/primecell.h" | ||
88 | #include "hw/devices.h" | ||
89 | +#include "hw/net/lan9118.h" | ||
90 | #include "hw/pci/pci.h" | ||
91 | #include "net/net.h" | ||
92 | #include "sysemu/sysemu.h" | ||
93 | diff --git a/hw/arm/vexpress.c b/hw/arm/vexpress.c | ||
94 | index XXXXXXX..XXXXXXX 100644 | ||
95 | --- a/hw/arm/vexpress.c | ||
96 | +++ b/hw/arm/vexpress.c | ||
97 | @@ -XXX,XX +XXX,XX @@ | ||
98 | #include "hw/sysbus.h" | ||
99 | #include "hw/arm/arm.h" | ||
100 | #include "hw/arm/primecell.h" | ||
101 | -#include "hw/devices.h" | ||
102 | +#include "hw/net/lan9118.h" | ||
103 | #include "hw/i2c/i2c.h" | ||
104 | #include "net/net.h" | ||
105 | #include "sysemu/sysemu.h" | ||
106 | diff --git a/hw/net/lan9118.c b/hw/net/lan9118.c | ||
107 | index XXXXXXX..XXXXXXX 100644 | ||
108 | --- a/hw/net/lan9118.c | ||
109 | +++ b/hw/net/lan9118.c | ||
110 | @@ -XXX,XX +XXX,XX @@ | ||
111 | #include "hw/sysbus.h" | ||
112 | #include "net/net.h" | ||
113 | #include "net/eth.h" | ||
114 | -#include "hw/devices.h" | ||
115 | +#include "hw/net/lan9118.h" | ||
116 | #include "sysemu/sysemu.h" | ||
117 | #include "hw/ptimer.h" | ||
118 | #include "qemu/log.h" | ||
292 | -- | 119 | -- |
293 | 2.7.4 | 120 | 2.20.1 |
294 | 121 | ||
295 | 122 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
1 | 2 | ||
3 | Reviewed-by: Thomas Huth <thuth@redhat.com> | ||
4 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
6 | Message-id: 20190412165416.7977-11-philmd@redhat.com | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | include/hw/net/ne2000-isa.h | 6 ++++++ | ||
10 | 1 file changed, 6 insertions(+) | ||
11 | |||
12 | diff --git a/include/hw/net/ne2000-isa.h b/include/hw/net/ne2000-isa.h | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/include/hw/net/ne2000-isa.h | ||
15 | +++ b/include/hw/net/ne2000-isa.h | ||
16 | @@ -XXX,XX +XXX,XX @@ | ||
17 | * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
18 | * See the COPYING file in the top-level directory. | ||
19 | */ | ||
20 | + | ||
21 | +#ifndef HW_NET_NE2K_ISA_H | ||
22 | +#define HW_NET_NE2K_ISA_H | ||
23 | + | ||
24 | #include "hw/hw.h" | ||
25 | #include "hw/qdev.h" | ||
26 | #include "hw/isa/isa.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static inline ISADevice *isa_ne2000_init(ISABus *bus, int base, int irq, | ||
28 | } | ||
29 | return d; | ||
30 | } | ||
31 | + | ||
32 | +#endif | ||
33 | -- | ||
34 | 2.20.1 | ||
35 | |||
36 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
1 | 2 | ||
3 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | ||
4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
5 | Message-id: 20190412165416.7977-12-philmd@redhat.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | include/hw/net/lan9118.h | 2 ++ | ||
9 | hw/arm/exynos4_boards.c | 3 ++- | ||
10 | hw/arm/mps2-tz.c | 3 ++- | ||
11 | hw/net/lan9118.c | 1 - | ||
12 | 4 files changed, 6 insertions(+), 3 deletions(-) | ||
13 | |||
14 | diff --git a/include/hw/net/lan9118.h b/include/hw/net/lan9118.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/include/hw/net/lan9118.h | ||
17 | +++ b/include/hw/net/lan9118.h | ||
18 | @@ -XXX,XX +XXX,XX @@ | ||
19 | #include "hw/irq.h" | ||
20 | #include "net/net.h" | ||
21 | |||
22 | +#define TYPE_LAN9118 "lan9118" | ||
23 | + | ||
24 | void lan9118_init(NICInfo *, uint32_t, qemu_irq); | ||
25 | |||
26 | #endif | ||
27 | diff --git a/hw/arm/exynos4_boards.c b/hw/arm/exynos4_boards.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/hw/arm/exynos4_boards.c | ||
30 | +++ b/hw/arm/exynos4_boards.c | ||
31 | @@ -XXX,XX +XXX,XX @@ | ||
32 | #include "hw/arm/arm.h" | ||
33 | #include "exec/address-spaces.h" | ||
34 | #include "hw/arm/exynos4210.h" | ||
35 | +#include "hw/net/lan9118.h" | ||
36 | #include "hw/boards.h" | ||
37 | |||
38 | #undef DEBUG | ||
39 | @@ -XXX,XX +XXX,XX @@ static void lan9215_init(uint32_t base, qemu_irq irq) | ||
40 | /* This should be a 9215 but the 9118 is close enough */ | ||
41 | if (nd_table[0].used) { | ||
42 | qemu_check_nic_model(&nd_table[0], "lan9118"); | ||
43 | - dev = qdev_create(NULL, "lan9118"); | ||
44 | + dev = qdev_create(NULL, TYPE_LAN9118); | ||
45 | qdev_set_nic_properties(dev, &nd_table[0]); | ||
46 | qdev_prop_set_uint32(dev, "mode_16bit", 1); | ||
47 | qdev_init_nofail(dev); | ||
48 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/hw/arm/mps2-tz.c | ||
51 | +++ b/hw/arm/mps2-tz.c | ||
52 | @@ -XXX,XX +XXX,XX @@ | ||
53 | #include "hw/arm/armsse.h" | ||
54 | #include "hw/dma/pl080.h" | ||
55 | #include "hw/ssi/pl022.h" | ||
56 | +#include "hw/net/lan9118.h" | ||
57 | #include "net/net.h" | ||
58 | #include "hw/core/split-irq.h" | ||
59 | |||
60 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, | ||
61 | * except that it doesn't support the checksum-offload feature. | ||
62 | */ | ||
63 | qemu_check_nic_model(nd, "lan9118"); | ||
64 | - mms->lan9118 = qdev_create(NULL, "lan9118"); | ||
65 | + mms->lan9118 = qdev_create(NULL, TYPE_LAN9118); | ||
66 | qdev_set_nic_properties(mms->lan9118, nd); | ||
67 | qdev_init_nofail(mms->lan9118); | ||
68 | |||
69 | diff --git a/hw/net/lan9118.c b/hw/net/lan9118.c | ||
70 | index XXXXXXX..XXXXXXX 100644 | ||
71 | --- a/hw/net/lan9118.c | ||
72 | +++ b/hw/net/lan9118.c | ||
73 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_lan9118_packet = { | ||
74 | } | ||
75 | }; | ||
76 | |||
77 | -#define TYPE_LAN9118 "lan9118" | ||
78 | #define LAN9118(obj) OBJECT_CHECK(lan9118_state, (obj), TYPE_LAN9118) | ||
79 | |||
80 | typedef struct { | ||
81 | -- | ||
82 | 2.20.1 | ||
83 | |||
84 | diff view generated by jsdifflib |
1 | From: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Modelled System Timer in Microsemi's Smartfusion2 Soc. | 3 | This commit finally deletes "hw/devices.h". |
4 | Timer has two 32bit down counters and two interrupts. | ||
5 | 4 | ||
6 | Signed-off-by: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 5 | Reviewed-by: Markus Armbruster <armbru@redhat.com> |
7 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
8 | Acked-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Message-id: 20190412165416.7977-13-philmd@redhat.com |
9 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20170920201737.25723-2-f4bug@amsat.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 9 | --- |
13 | hw/timer/Makefile.objs | 1 + | 10 | include/hw/devices.h | 11 ----------- |
14 | include/hw/timer/mss-timer.h | 64 ++++++++++ | 11 | include/hw/net/smc91c111.h | 19 +++++++++++++++++++ |
15 | hw/timer/mss-timer.c | 289 +++++++++++++++++++++++++++++++++++++++++++ | 12 | hw/arm/gumstix.c | 2 +- |
16 | 3 files changed, 354 insertions(+) | 13 | hw/arm/integratorcp.c | 2 +- |
17 | create mode 100644 include/hw/timer/mss-timer.h | 14 | hw/arm/mainstone.c | 2 +- |
18 | create mode 100644 hw/timer/mss-timer.c | 15 | hw/arm/realview.c | 2 +- |
16 | hw/arm/versatilepb.c | 2 +- | ||
17 | hw/net/smc91c111.c | 2 +- | ||
18 | 8 files changed, 25 insertions(+), 17 deletions(-) | ||
19 | delete mode 100644 include/hw/devices.h | ||
20 | create mode 100644 include/hw/net/smc91c111.h | ||
19 | 21 | ||
20 | diff --git a/hw/timer/Makefile.objs b/hw/timer/Makefile.objs | 22 | diff --git a/include/hw/devices.h b/include/hw/devices.h |
21 | index XXXXXXX..XXXXXXX 100644 | 23 | deleted file mode 100644 |
22 | --- a/hw/timer/Makefile.objs | 24 | index XXXXXXX..XXXXXXX |
23 | +++ b/hw/timer/Makefile.objs | 25 | --- a/include/hw/devices.h |
24 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_ASPEED_SOC) += aspeed_timer.o | 26 | +++ /dev/null |
25 | 27 | @@ -XXX,XX +XXX,XX @@ | |
26 | common-obj-$(CONFIG_SUN4V_RTC) += sun4v-rtc.o | 28 | -#ifndef QEMU_DEVICES_H |
27 | common-obj-$(CONFIG_CMSDK_APB_TIMER) += cmsdk-apb-timer.o | 29 | -#define QEMU_DEVICES_H |
28 | +common-obj-$(CONFIG_MSF2) += mss-timer.o | 30 | - |
29 | diff --git a/include/hw/timer/mss-timer.h b/include/hw/timer/mss-timer.h | 31 | -/* Devices that have nowhere better to go. */ |
32 | - | ||
33 | -#include "hw/hw.h" | ||
34 | - | ||
35 | -/* smc91c111.c */ | ||
36 | -void smc91c111_init(NICInfo *, uint32_t, qemu_irq); | ||
37 | - | ||
38 | -#endif | ||
39 | diff --git a/include/hw/net/smc91c111.h b/include/hw/net/smc91c111.h | ||
30 | new file mode 100644 | 40 | new file mode 100644 |
31 | index XXXXXXX..XXXXXXX | 41 | index XXXXXXX..XXXXXXX |
32 | --- /dev/null | 42 | --- /dev/null |
33 | +++ b/include/hw/timer/mss-timer.h | 43 | +++ b/include/hw/net/smc91c111.h |
34 | @@ -XXX,XX +XXX,XX @@ | 44 | @@ -XXX,XX +XXX,XX @@ |
35 | +/* | 45 | +/* |
36 | + * Microsemi SmartFusion2 Timer. | 46 | + * SMSC 91C111 Ethernet interface emulation |
37 | + * | 47 | + * |
38 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | 48 | + * Copyright (c) 2005 CodeSourcery, LLC. |
49 | + * Written by Paul Brook | ||
39 | + * | 50 | + * |
40 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 51 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. |
41 | + * of this software and associated documentation files (the "Software"), to deal | 52 | + * See the COPYING file in the top-level directory. |
42 | + * in the Software without restriction, including without limitation the rights | ||
43 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
44 | + * copies of the Software, and to permit persons to whom the Software is | ||
45 | + * furnished to do so, subject to the following conditions: | ||
46 | + * | ||
47 | + * The above copyright notice and this permission notice shall be included in | ||
48 | + * all copies or substantial portions of the Software. | ||
49 | + * | ||
50 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
51 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
52 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
53 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
54 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
55 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
56 | + * THE SOFTWARE. | ||
57 | + */ | 53 | + */ |
58 | + | 54 | + |
59 | +#ifndef HW_MSS_TIMER_H | 55 | +#ifndef HW_NET_SMC91C111_H |
60 | +#define HW_MSS_TIMER_H | 56 | +#define HW_NET_SMC91C111_H |
61 | + | 57 | + |
62 | +#include "hw/sysbus.h" | 58 | +#include "hw/irq.h" |
63 | +#include "hw/ptimer.h" | 59 | +#include "net/net.h" |
64 | + | 60 | + |
65 | +#define TYPE_MSS_TIMER "mss-timer" | 61 | +void smc91c111_init(NICInfo *, uint32_t, qemu_irq); |
66 | +#define MSS_TIMER(obj) OBJECT_CHECK(MSSTimerState, \ | ||
67 | + (obj), TYPE_MSS_TIMER) | ||
68 | + | 62 | + |
69 | +/* | 63 | +#endif |
70 | + * There are two 32-bit down counting timers. | 64 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c |
71 | + * Timers 1 and 2 can be concatenated into a single 64-bit Timer | 65 | index XXXXXXX..XXXXXXX 100644 |
72 | + * that operates either in Periodic mode or in One-shot mode. | 66 | --- a/hw/arm/gumstix.c |
73 | + * Writing 1 to the TIM64_MODE register bit 0 sets the Timers in 64-bit mode. | 67 | +++ b/hw/arm/gumstix.c |
74 | + * In 64-bit mode, writing to the 32-bit registers has no effect. | ||
75 | + * Similarly, in 32-bit mode, writing to the 64-bit mode registers | ||
76 | + * has no effect. Only two 32-bit timers are supported currently. | ||
77 | + */ | ||
78 | +#define NUM_TIMERS 2 | ||
79 | + | ||
80 | +#define R_TIM1_MAX 6 | ||
81 | + | ||
82 | +struct Msf2Timer { | ||
83 | + QEMUBH *bh; | ||
84 | + ptimer_state *ptimer; | ||
85 | + | ||
86 | + uint32_t regs[R_TIM1_MAX]; | ||
87 | + qemu_irq irq; | ||
88 | +}; | ||
89 | + | ||
90 | +typedef struct MSSTimerState { | ||
91 | + SysBusDevice parent_obj; | ||
92 | + | ||
93 | + MemoryRegion mmio; | ||
94 | + uint32_t freq_hz; | ||
95 | + struct Msf2Timer timers[NUM_TIMERS]; | ||
96 | +} MSSTimerState; | ||
97 | + | ||
98 | +#endif /* HW_MSS_TIMER_H */ | ||
99 | diff --git a/hw/timer/mss-timer.c b/hw/timer/mss-timer.c | ||
100 | new file mode 100644 | ||
101 | index XXXXXXX..XXXXXXX | ||
102 | --- /dev/null | ||
103 | +++ b/hw/timer/mss-timer.c | ||
104 | @@ -XXX,XX +XXX,XX @@ | 68 | @@ -XXX,XX +XXX,XX @@ |
105 | +/* | 69 | #include "hw/arm/pxa.h" |
106 | + * Block model of System timer present in | 70 | #include "net/net.h" |
107 | + * Microsemi's SmartFusion2 and SmartFusion SoCs. | 71 | #include "hw/block/flash.h" |
108 | + * | 72 | -#include "hw/devices.h" |
109 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com>. | 73 | +#include "hw/net/smc91c111.h" |
110 | + * | 74 | #include "hw/boards.h" |
111 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 75 | #include "exec/address-spaces.h" |
112 | + * of this software and associated documentation files (the "Software"), to deal | 76 | #include "sysemu/qtest.h" |
113 | + * in the Software without restriction, including without limitation the rights | 77 | diff --git a/hw/arm/integratorcp.c b/hw/arm/integratorcp.c |
114 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 78 | index XXXXXXX..XXXXXXX 100644 |
115 | + * copies of the Software, and to permit persons to whom the Software is | 79 | --- a/hw/arm/integratorcp.c |
116 | + * furnished to do so, subject to the following conditions: | 80 | +++ b/hw/arm/integratorcp.c |
117 | + * | 81 | @@ -XXX,XX +XXX,XX @@ |
118 | + * The above copyright notice and this permission notice shall be included in | 82 | #include "qemu-common.h" |
119 | + * all copies or substantial portions of the Software. | 83 | #include "cpu.h" |
120 | + * | 84 | #include "hw/sysbus.h" |
121 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 85 | -#include "hw/devices.h" |
122 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 86 | #include "hw/boards.h" |
123 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | 87 | #include "hw/arm/arm.h" |
124 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | 88 | #include "hw/misc/arm_integrator_debug.h" |
125 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | 89 | +#include "hw/net/smc91c111.h" |
126 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | 90 | #include "net/net.h" |
127 | + * THE SOFTWARE. | 91 | #include "exec/address-spaces.h" |
128 | + */ | 92 | #include "sysemu/sysemu.h" |
129 | + | 93 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c |
130 | +#include "qemu/osdep.h" | 94 | index XXXXXXX..XXXXXXX 100644 |
131 | +#include "qemu/main-loop.h" | 95 | --- a/hw/arm/mainstone.c |
132 | +#include "qemu/log.h" | 96 | +++ b/hw/arm/mainstone.c |
133 | +#include "hw/timer/mss-timer.h" | 97 | @@ -XXX,XX +XXX,XX @@ |
134 | + | 98 | #include "hw/arm/pxa.h" |
135 | +#ifndef MSS_TIMER_ERR_DEBUG | 99 | #include "hw/arm/arm.h" |
136 | +#define MSS_TIMER_ERR_DEBUG 0 | 100 | #include "net/net.h" |
137 | +#endif | 101 | -#include "hw/devices.h" |
138 | + | 102 | +#include "hw/net/smc91c111.h" |
139 | +#define DB_PRINT_L(lvl, fmt, args...) do { \ | 103 | #include "hw/boards.h" |
140 | + if (MSS_TIMER_ERR_DEBUG >= lvl) { \ | 104 | #include "hw/block/flash.h" |
141 | + qemu_log("%s: " fmt "\n", __func__, ## args); \ | 105 | #include "hw/sysbus.h" |
142 | + } \ | 106 | diff --git a/hw/arm/realview.c b/hw/arm/realview.c |
143 | +} while (0); | 107 | index XXXXXXX..XXXXXXX 100644 |
144 | + | 108 | --- a/hw/arm/realview.c |
145 | +#define DB_PRINT(fmt, args...) DB_PRINT_L(1, fmt, ## args) | 109 | +++ b/hw/arm/realview.c |
146 | + | 110 | @@ -XXX,XX +XXX,XX @@ |
147 | +#define R_TIM_VAL 0 | 111 | #include "hw/sysbus.h" |
148 | +#define R_TIM_LOADVAL 1 | 112 | #include "hw/arm/arm.h" |
149 | +#define R_TIM_BGLOADVAL 2 | 113 | #include "hw/arm/primecell.h" |
150 | +#define R_TIM_CTRL 3 | 114 | -#include "hw/devices.h" |
151 | +#define R_TIM_RIS 4 | 115 | #include "hw/net/lan9118.h" |
152 | +#define R_TIM_MIS 5 | 116 | +#include "hw/net/smc91c111.h" |
153 | + | 117 | #include "hw/pci/pci.h" |
154 | +#define TIMER_CTRL_ENBL (1 << 0) | 118 | #include "net/net.h" |
155 | +#define TIMER_CTRL_ONESHOT (1 << 1) | 119 | #include "sysemu/sysemu.h" |
156 | +#define TIMER_CTRL_INTR (1 << 2) | 120 | diff --git a/hw/arm/versatilepb.c b/hw/arm/versatilepb.c |
157 | +#define TIMER_RIS_ACK (1 << 0) | 121 | index XXXXXXX..XXXXXXX 100644 |
158 | +#define TIMER_RST_CLR (1 << 6) | 122 | --- a/hw/arm/versatilepb.c |
159 | +#define TIMER_MODE (1 << 0) | 123 | +++ b/hw/arm/versatilepb.c |
160 | + | 124 | @@ -XXX,XX +XXX,XX @@ |
161 | +static void timer_update_irq(struct Msf2Timer *st) | 125 | #include "cpu.h" |
162 | +{ | 126 | #include "hw/sysbus.h" |
163 | + bool isr, ier; | 127 | #include "hw/arm/arm.h" |
164 | + | 128 | -#include "hw/devices.h" |
165 | + isr = !!(st->regs[R_TIM_RIS] & TIMER_RIS_ACK); | 129 | +#include "hw/net/smc91c111.h" |
166 | + ier = !!(st->regs[R_TIM_CTRL] & TIMER_CTRL_INTR); | 130 | #include "net/net.h" |
167 | + qemu_set_irq(st->irq, (ier && isr)); | 131 | #include "sysemu/sysemu.h" |
168 | +} | 132 | #include "hw/pci/pci.h" |
169 | + | 133 | diff --git a/hw/net/smc91c111.c b/hw/net/smc91c111.c |
170 | +static void timer_update(struct Msf2Timer *st) | 134 | index XXXXXXX..XXXXXXX 100644 |
171 | +{ | 135 | --- a/hw/net/smc91c111.c |
172 | + uint64_t count; | 136 | +++ b/hw/net/smc91c111.c |
173 | + | 137 | @@ -XXX,XX +XXX,XX @@ |
174 | + if (!(st->regs[R_TIM_CTRL] & TIMER_CTRL_ENBL)) { | 138 | #include "qemu/osdep.h" |
175 | + ptimer_stop(st->ptimer); | 139 | #include "hw/sysbus.h" |
176 | + return; | 140 | #include "net/net.h" |
177 | + } | 141 | -#include "hw/devices.h" |
178 | + | 142 | +#include "hw/net/smc91c111.h" |
179 | + count = st->regs[R_TIM_LOADVAL]; | 143 | #include "qemu/log.h" |
180 | + ptimer_set_limit(st->ptimer, count, 1); | 144 | /* For crc32 */ |
181 | + ptimer_run(st->ptimer, 1); | 145 | #include <zlib.h> |
182 | +} | ||
183 | + | ||
184 | +static uint64_t | ||
185 | +timer_read(void *opaque, hwaddr offset, unsigned int size) | ||
186 | +{ | ||
187 | + MSSTimerState *t = opaque; | ||
188 | + hwaddr addr; | ||
189 | + struct Msf2Timer *st; | ||
190 | + uint32_t ret = 0; | ||
191 | + int timer = 0; | ||
192 | + int isr; | ||
193 | + int ier; | ||
194 | + | ||
195 | + addr = offset >> 2; | ||
196 | + /* | ||
197 | + * Two independent timers has same base address. | ||
198 | + * Based on address passed figure out which timer is being used. | ||
199 | + */ | ||
200 | + if ((addr >= R_TIM1_MAX) && (addr < NUM_TIMERS * R_TIM1_MAX)) { | ||
201 | + timer = 1; | ||
202 | + addr -= R_TIM1_MAX; | ||
203 | + } | ||
204 | + | ||
205 | + st = &t->timers[timer]; | ||
206 | + | ||
207 | + switch (addr) { | ||
208 | + case R_TIM_VAL: | ||
209 | + ret = ptimer_get_count(st->ptimer); | ||
210 | + break; | ||
211 | + | ||
212 | + case R_TIM_MIS: | ||
213 | + isr = !!(st->regs[R_TIM_RIS] & TIMER_RIS_ACK); | ||
214 | + ier = !!(st->regs[R_TIM_CTRL] & TIMER_CTRL_INTR); | ||
215 | + ret = ier & isr; | ||
216 | + break; | ||
217 | + | ||
218 | + default: | ||
219 | + if (addr < R_TIM1_MAX) { | ||
220 | + ret = st->regs[addr]; | ||
221 | + } else { | ||
222 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
223 | + TYPE_MSS_TIMER": 64-bit mode not supported\n"); | ||
224 | + return ret; | ||
225 | + } | ||
226 | + break; | ||
227 | + } | ||
228 | + | ||
229 | + DB_PRINT("timer=%d 0x%" HWADDR_PRIx "=0x%" PRIx32, timer, offset, | ||
230 | + ret); | ||
231 | + return ret; | ||
232 | +} | ||
233 | + | ||
234 | +static void | ||
235 | +timer_write(void *opaque, hwaddr offset, | ||
236 | + uint64_t val64, unsigned int size) | ||
237 | +{ | ||
238 | + MSSTimerState *t = opaque; | ||
239 | + hwaddr addr; | ||
240 | + struct Msf2Timer *st; | ||
241 | + int timer = 0; | ||
242 | + uint32_t value = val64; | ||
243 | + | ||
244 | + addr = offset >> 2; | ||
245 | + /* | ||
246 | + * Two independent timers has same base address. | ||
247 | + * Based on addr passed figure out which timer is being used. | ||
248 | + */ | ||
249 | + if ((addr >= R_TIM1_MAX) && (addr < NUM_TIMERS * R_TIM1_MAX)) { | ||
250 | + timer = 1; | ||
251 | + addr -= R_TIM1_MAX; | ||
252 | + } | ||
253 | + | ||
254 | + st = &t->timers[timer]; | ||
255 | + | ||
256 | + DB_PRINT("addr=0x%" HWADDR_PRIx " val=0x%" PRIx32 " (timer=%d)", offset, | ||
257 | + value, timer); | ||
258 | + | ||
259 | + switch (addr) { | ||
260 | + case R_TIM_CTRL: | ||
261 | + st->regs[R_TIM_CTRL] = value; | ||
262 | + timer_update(st); | ||
263 | + break; | ||
264 | + | ||
265 | + case R_TIM_RIS: | ||
266 | + if (value & TIMER_RIS_ACK) { | ||
267 | + st->regs[R_TIM_RIS] &= ~TIMER_RIS_ACK; | ||
268 | + } | ||
269 | + break; | ||
270 | + | ||
271 | + case R_TIM_LOADVAL: | ||
272 | + st->regs[R_TIM_LOADVAL] = value; | ||
273 | + if (st->regs[R_TIM_CTRL] & TIMER_CTRL_ENBL) { | ||
274 | + timer_update(st); | ||
275 | + } | ||
276 | + break; | ||
277 | + | ||
278 | + case R_TIM_BGLOADVAL: | ||
279 | + st->regs[R_TIM_BGLOADVAL] = value; | ||
280 | + st->regs[R_TIM_LOADVAL] = value; | ||
281 | + break; | ||
282 | + | ||
283 | + case R_TIM_VAL: | ||
284 | + case R_TIM_MIS: | ||
285 | + break; | ||
286 | + | ||
287 | + default: | ||
288 | + if (addr < R_TIM1_MAX) { | ||
289 | + st->regs[addr] = value; | ||
290 | + } else { | ||
291 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
292 | + TYPE_MSS_TIMER": 64-bit mode not supported\n"); | ||
293 | + return; | ||
294 | + } | ||
295 | + break; | ||
296 | + } | ||
297 | + timer_update_irq(st); | ||
298 | +} | ||
299 | + | ||
300 | +static const MemoryRegionOps timer_ops = { | ||
301 | + .read = timer_read, | ||
302 | + .write = timer_write, | ||
303 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
304 | + .valid = { | ||
305 | + .min_access_size = 1, | ||
306 | + .max_access_size = 4 | ||
307 | + } | ||
308 | +}; | ||
309 | + | ||
310 | +static void timer_hit(void *opaque) | ||
311 | +{ | ||
312 | + struct Msf2Timer *st = opaque; | ||
313 | + | ||
314 | + st->regs[R_TIM_RIS] |= TIMER_RIS_ACK; | ||
315 | + | ||
316 | + if (!(st->regs[R_TIM_CTRL] & TIMER_CTRL_ONESHOT)) { | ||
317 | + timer_update(st); | ||
318 | + } | ||
319 | + timer_update_irq(st); | ||
320 | +} | ||
321 | + | ||
322 | +static void mss_timer_init(Object *obj) | ||
323 | +{ | ||
324 | + MSSTimerState *t = MSS_TIMER(obj); | ||
325 | + int i; | ||
326 | + | ||
327 | + /* Init all the ptimers. */ | ||
328 | + for (i = 0; i < NUM_TIMERS; i++) { | ||
329 | + struct Msf2Timer *st = &t->timers[i]; | ||
330 | + | ||
331 | + st->bh = qemu_bh_new(timer_hit, st); | ||
332 | + st->ptimer = ptimer_init(st->bh, PTIMER_POLICY_DEFAULT); | ||
333 | + ptimer_set_freq(st->ptimer, t->freq_hz); | ||
334 | + sysbus_init_irq(SYS_BUS_DEVICE(obj), &st->irq); | ||
335 | + } | ||
336 | + | ||
337 | + memory_region_init_io(&t->mmio, OBJECT(t), &timer_ops, t, TYPE_MSS_TIMER, | ||
338 | + NUM_TIMERS * R_TIM1_MAX * 4); | ||
339 | + sysbus_init_mmio(SYS_BUS_DEVICE(obj), &t->mmio); | ||
340 | +} | ||
341 | + | ||
342 | +static const VMStateDescription vmstate_timers = { | ||
343 | + .name = "mss-timer-block", | ||
344 | + .version_id = 1, | ||
345 | + .minimum_version_id = 1, | ||
346 | + .fields = (VMStateField[]) { | ||
347 | + VMSTATE_PTIMER(ptimer, struct Msf2Timer), | ||
348 | + VMSTATE_UINT32_ARRAY(regs, struct Msf2Timer, R_TIM1_MAX), | ||
349 | + VMSTATE_END_OF_LIST() | ||
350 | + } | ||
351 | +}; | ||
352 | + | ||
353 | +static const VMStateDescription vmstate_mss_timer = { | ||
354 | + .name = TYPE_MSS_TIMER, | ||
355 | + .version_id = 1, | ||
356 | + .minimum_version_id = 1, | ||
357 | + .fields = (VMStateField[]) { | ||
358 | + VMSTATE_UINT32(freq_hz, MSSTimerState), | ||
359 | + VMSTATE_STRUCT_ARRAY(timers, MSSTimerState, NUM_TIMERS, 0, | ||
360 | + vmstate_timers, struct Msf2Timer), | ||
361 | + VMSTATE_END_OF_LIST() | ||
362 | + } | ||
363 | +}; | ||
364 | + | ||
365 | +static Property mss_timer_properties[] = { | ||
366 | + /* Libero GUI shows 100Mhz as default for clocks */ | ||
367 | + DEFINE_PROP_UINT32("clock-frequency", MSSTimerState, freq_hz, | ||
368 | + 100 * 1000000), | ||
369 | + DEFINE_PROP_END_OF_LIST(), | ||
370 | +}; | ||
371 | + | ||
372 | +static void mss_timer_class_init(ObjectClass *klass, void *data) | ||
373 | +{ | ||
374 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
375 | + | ||
376 | + dc->props = mss_timer_properties; | ||
377 | + dc->vmsd = &vmstate_mss_timer; | ||
378 | +} | ||
379 | + | ||
380 | +static const TypeInfo mss_timer_info = { | ||
381 | + .name = TYPE_MSS_TIMER, | ||
382 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
383 | + .instance_size = sizeof(MSSTimerState), | ||
384 | + .instance_init = mss_timer_init, | ||
385 | + .class_init = mss_timer_class_init, | ||
386 | +}; | ||
387 | + | ||
388 | +static void mss_timer_register_types(void) | ||
389 | +{ | ||
390 | + type_register_static(&mss_timer_info); | ||
391 | +} | ||
392 | + | ||
393 | +type_init(mss_timer_register_types) | ||
394 | -- | 146 | -- |
395 | 2.7.4 | 147 | 2.20.1 |
396 | 148 | ||
397 | 149 | diff view generated by jsdifflib |