1 | Second ARM pull request of this week; this one has my next | 1 | Some arm patches; my to-review queue is by no means empty, but |
---|---|---|---|
2 | set of v8M patches and a handful of more minor stuff from | 2 | this is a big enough set of patches to be getting on with... |
3 | other people. | ||
4 | 3 | ||
5 | thanks | ||
6 | -- PMM | 4 | -- PMM |
7 | 5 | ||
8 | The following changes since commit 8ee5f9b3ecc94e3eb7a8235f4b2c3ec9024807f6: | 6 | The following changes since commit cb9c6a8e5ad6a1f0ce164d352e3102df46986e22: |
9 | 7 | ||
10 | Merge remote-tracking branch 'remotes/kevin/tags/for-upstream' into staging (2017-09-07 10:45:18 +0100) | 8 | .gitlab-ci.d/windows: Work-around timeout and OpenGL problems of the MSYS2 jobs (2023-01-04 18:58:33 +0000) |
11 | 9 | ||
12 | are available in the git repository at: | 10 | are available in the Git repository at: |
13 | 11 | ||
14 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20170907 | 12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230105 |
15 | 13 | ||
16 | for you to fetch changes up to c99a55d38dd5b5131f3fcbbaf41828a09ee62544: | 14 | for you to fetch changes up to 93c9678de9dc7d2e68f9e8477da072bac30ef132: |
17 | 15 | ||
18 | target/arm: Add Jazelle feature (2017-09-07 13:54:55 +0100) | 16 | hw/net: Fix read of uninitialized memory in imx_fec. (2023-01-05 15:33:00 +0000) |
19 | 17 | ||
20 | ---------------------------------------------------------------- | 18 | ---------------------------------------------------------------- |
21 | target-arm: | 19 | target-arm queue: |
22 | * cleanups converting to DEFINE_PROP_LINK | 20 | * Implement AArch32 ARMv8-R support |
23 | * allwinner-a10: mark as not user-creatable | 21 | * Add Cortex-R52 CPU |
24 | * initial patches working towards ARMv8M support | 22 | * fix handling of HLT semihosting in system mode |
25 | * implement generating aborts on memory transaction failures | 23 | * hw/timer/ixm_epit: cleanup and fix bug in compare handling |
26 | * make BXJ behave correctly (ie not UNDEF) on ARMv6-and-later | 24 | * target/arm: Coding style fixes |
25 | * target/arm: Clean up includes | ||
26 | * nseries: minor code cleanups | ||
27 | * target/arm: align exposed ID registers with Linux | ||
28 | * hw/arm/smmu-common: remove unnecessary inlines | ||
29 | * i.MX7D: Handle GPT timers | ||
30 | * i.MX7D: Connect IRQs to GPIO devices | ||
31 | * i.MX6UL: Add a specific GPT timer instance | ||
32 | * hw/net: Fix read of uninitialized memory in imx_fec | ||
27 | 33 | ||
28 | ---------------------------------------------------------------- | 34 | ---------------------------------------------------------------- |
29 | Fam Zheng (6): | 35 | Alex Bennée (1): |
30 | armv7m: Convert bitband.source-memory to DEFINE_PROP_LINK | 36 | target/arm: fix handling of HLT semihosting in system mode |
31 | armv7m: Convert armv7m.memory to DEFINE_PROP_LINK | ||
32 | gicv3: Convert to DEFINE_PROP_LINK | ||
33 | xlnx_zynqmp: Convert to DEFINE_PROP_LINK | ||
34 | xilinx_axienet: Convert to DEFINE_PROP_LINK | ||
35 | xilinx_axidma: Convert to DEFINE_PROP_LINK | ||
36 | 37 | ||
37 | Peter Maydell (23): | 38 | Axel Heider (8): |
38 | target/arm: Implement ARMv8M's PMSAv8 registers | 39 | hw/timer/imx_epit: improve comments |
39 | target/arm: Implement new PMSAv8 behaviour | 40 | hw/timer/imx_epit: cleanup CR defines |
40 | target/arm: Add state field, feature bit and migration for v8M secure state | 41 | hw/timer/imx_epit: define SR_OCIF |
41 | target/arm: Register second AddressSpace for secure v8M CPUs | 42 | hw/timer/imx_epit: update interrupt state on CR write access |
42 | target/arm: Add MMU indexes for secure v8M | 43 | hw/timer/imx_epit: hard reset initializes CR with 0 |
43 | target/arm: Make BASEPRI register banked for v8M | 44 | hw/timer/imx_epit: factor out register write handlers |
44 | target/arm: Make PRIMASK register banked for v8M | 45 | hw/timer/imx_epit: remove explicit fields cnt and freq |
45 | target/arm: Make FAULTMASK register banked for v8M | 46 | hw/timer/imx_epit: fix compare timer handling |
46 | target/arm: Make CONTROL register banked for v8M | ||
47 | nvic: Add NS alias SCS region | ||
48 | target/arm: Make VTOR register banked for v8M | ||
49 | target/arm: Make MPU_MAIR0, MPU_MAIR1 registers banked for v8M | ||
50 | target/arm: Make MPU_RBAR, MPU_RLAR banked for v8M | ||
51 | target/arm: Make MPU_RNR register banked for v8M | ||
52 | target/arm: Make MPU_CTRL register banked for v8M | ||
53 | target/arm: Make CCR register banked for v8M | ||
54 | target/arm: Make MMFAR banked for v8M | ||
55 | target/arm: Make CFSR register banked for v8M | ||
56 | target/arm: Move regime_is_secure() to target/arm/internals.h | ||
57 | target/arm: Implement BXNS, and banked stack pointers | ||
58 | boards.h: Define new flag ignore_memory_transaction_failures | ||
59 | hw/arm: Set ignore_memory_transaction_failures for most ARM boards | ||
60 | target/arm: Implement new do_transaction_failed hook | ||
61 | 47 | ||
62 | Portia Stephens (1): | 48 | Claudio Fontana (1): |
63 | target/arm: Add Jazelle feature | 49 | target/arm: cleanup cpu includes |
64 | 50 | ||
65 | Thomas Huth (1): | 51 | Fabiano Rosas (5): |
66 | hw/arm/allwinner-a10: Mark the allwinner-a10 device with user_creatable = false | 52 | target/arm: Fix checkpatch comment style warnings in helper.c |
53 | target/arm: Fix checkpatch space errors in helper.c | ||
54 | target/arm: Fix checkpatch brace errors in helper.c | ||
55 | target/arm: Remove unused includes from m_helper.c | ||
56 | target/arm: Remove unused includes from helper.c | ||
67 | 57 | ||
68 | include/hw/boards.h | 11 ++ | 58 | Jean-Christophe Dubois (4): |
69 | include/hw/intc/armv7m_nvic.h | 1 + | 59 | i.MX7D: Connect GPT timers to IRQ |
70 | include/qom/cpu.h | 7 +- | 60 | i.MX7D: Compute clock frequency for the fixed frequency clocks. |
71 | target/arm/cpu.h | 101 ++++++++++++-- | 61 | i.MX6UL: Add a specific GPT timer instance for the i.MX6UL |
72 | target/arm/helper.h | 2 + | 62 | i.MX7D: Connect IRQs to GPIO devices. |
73 | target/arm/internals.h | 36 +++++ | ||
74 | target/arm/translate.h | 1 + | ||
75 | hw/arm/allwinner-a10.c | 2 + | ||
76 | hw/arm/armv7m.c | 16 +-- | ||
77 | hw/arm/aspeed.c | 3 + | ||
78 | hw/arm/collie.c | 1 + | ||
79 | hw/arm/cubieboard.c | 1 + | ||
80 | hw/arm/digic_boards.c | 1 + | ||
81 | hw/arm/exynos4_boards.c | 2 + | ||
82 | hw/arm/gumstix.c | 2 + | ||
83 | hw/arm/highbank.c | 2 + | ||
84 | hw/arm/imx25_pdk.c | 1 + | ||
85 | hw/arm/integratorcp.c | 1 + | ||
86 | hw/arm/kzm.c | 1 + | ||
87 | hw/arm/mainstone.c | 1 + | ||
88 | hw/arm/musicpal.c | 1 + | ||
89 | hw/arm/netduino2.c | 1 + | ||
90 | hw/arm/nseries.c | 2 + | ||
91 | hw/arm/omap_sx1.c | 2 + | ||
92 | hw/arm/palm.c | 1 + | ||
93 | hw/arm/raspi.c | 1 + | ||
94 | hw/arm/realview.c | 4 + | ||
95 | hw/arm/sabrelite.c | 1 + | ||
96 | hw/arm/spitz.c | 4 + | ||
97 | hw/arm/stellaris.c | 2 + | ||
98 | hw/arm/tosa.c | 1 + | ||
99 | hw/arm/versatilepb.c | 2 + | ||
100 | hw/arm/vexpress.c | 1 + | ||
101 | hw/arm/xilinx_zynq.c | 1 + | ||
102 | hw/arm/xlnx-ep108.c | 2 + | ||
103 | hw/arm/xlnx-zynqmp.c | 7 +- | ||
104 | hw/arm/z2.c | 1 + | ||
105 | hw/dma/xilinx_axidma.c | 16 +-- | ||
106 | hw/intc/arm_gicv3_its_kvm.c | 19 +-- | ||
107 | hw/intc/armv7m_nvic.c | 291 ++++++++++++++++++++++++++++++++------ | ||
108 | hw/net/xilinx_axienet.c | 16 +-- | ||
109 | qom/cpu.c | 16 +++ | ||
110 | target/arm/cpu.c | 88 +++++++++--- | ||
111 | target/arm/helper.c | 315 +++++++++++++++++++++++++++++++++--------- | ||
112 | target/arm/machine.c | 105 ++++++++++++-- | ||
113 | target/arm/op_helper.c | 43 ++++++ | ||
114 | target/arm/translate.c | 54 +++++++- | ||
115 | scripts/device-crash-test | 1 - | ||
116 | 48 files changed, 978 insertions(+), 213 deletions(-) | ||
117 | 63 | ||
64 | Peter Maydell (1): | ||
65 | target/arm:Set lg_page_size to 0 if either S1 or S2 asks for it | ||
66 | |||
67 | Philippe Mathieu-Daudé (5): | ||
68 | hw/input/tsc2xxx: Constify set_transform()'s MouseTransformInfo arg | ||
69 | hw/arm/nseries: Constify various read-only arrays | ||
70 | hw/arm/nseries: Silent -Wmissing-field-initializers warning | ||
71 | hw/arm/smmu-common: Reduce smmu_inv_notifiers_mr() scope | ||
72 | hw/arm/smmu-common: Avoid using inlined functions with external linkage | ||
73 | |||
74 | Stephen Longfield (1): | ||
75 | hw/net: Fix read of uninitialized memory in imx_fec. | ||
76 | |||
77 | Tobias Röhmel (7): | ||
78 | target/arm: Don't add all MIDR aliases for cores that implement PMSA | ||
79 | target/arm: Make RVBAR available for all ARMv8 CPUs | ||
80 | target/arm: Make stage_2_format for cache attributes optional | ||
81 | target/arm: Enable TTBCR_EAE for ARMv8-R AArch32 | ||
82 | target/arm: Add PMSAv8r registers | ||
83 | target/arm: Add PMSAv8r functionality | ||
84 | target/arm: Add ARM Cortex-R52 CPU | ||
85 | |||
86 | Zhuojia Shen (1): | ||
87 | target/arm: align exposed ID registers with Linux | ||
88 | |||
89 | include/hw/arm/fsl-imx7.h | 20 + | ||
90 | include/hw/arm/smmu-common.h | 3 - | ||
91 | include/hw/input/tsc2xxx.h | 4 +- | ||
92 | include/hw/timer/imx_epit.h | 8 +- | ||
93 | include/hw/timer/imx_gpt.h | 1 + | ||
94 | target/arm/cpu.h | 6 + | ||
95 | target/arm/internals.h | 4 + | ||
96 | hw/arm/fsl-imx6ul.c | 2 +- | ||
97 | hw/arm/fsl-imx7.c | 41 +- | ||
98 | hw/arm/nseries.c | 28 +- | ||
99 | hw/arm/smmu-common.c | 15 +- | ||
100 | hw/input/tsc2005.c | 2 +- | ||
101 | hw/input/tsc210x.c | 3 +- | ||
102 | hw/misc/imx6ul_ccm.c | 6 - | ||
103 | hw/misc/imx7_ccm.c | 49 ++- | ||
104 | hw/net/imx_fec.c | 8 +- | ||
105 | hw/timer/imx_epit.c | 376 +++++++++------- | ||
106 | hw/timer/imx_gpt.c | 25 ++ | ||
107 | target/arm/cpu.c | 35 +- | ||
108 | target/arm/cpu64.c | 6 - | ||
109 | target/arm/cpu_tcg.c | 42 ++ | ||
110 | target/arm/debug_helper.c | 3 + | ||
111 | target/arm/helper.c | 871 +++++++++++++++++++++++++++++--------- | ||
112 | target/arm/m_helper.c | 16 - | ||
113 | target/arm/machine.c | 28 ++ | ||
114 | target/arm/ptw.c | 152 +++++-- | ||
115 | target/arm/tlb_helper.c | 4 + | ||
116 | target/arm/translate.c | 2 +- | ||
117 | tests/tcg/aarch64/sysregs.c | 24 +- | ||
118 | tests/tcg/aarch64/Makefile.target | 7 +- | ||
119 | 30 files changed, 1330 insertions(+), 461 deletions(-) | ||
120 | diff view generated by jsdifflib |
1 | Make the MPU_CTRL register banked if v8M security extensions are | 1 | In get_phys_addr_twostage() we set the lg_page_size of the result to |
---|---|---|---|
2 | enabled. | 2 | the maximum of the stage 1 and stage 2 page sizes. This works for |
3 | the case where we do want to create a TLB entry, because we know the | ||
4 | common TLB code only creates entries of the TARGET_PAGE_SIZE and | ||
5 | asking for a size larger than that only means that invalidations | ||
6 | invalidate the whole larger area. However, if lg_page_size is | ||
7 | smaller than TARGET_PAGE_SIZE this effectively means "don't create a | ||
8 | TLB entry"; in this case if either S1 or S2 said "this covers less | ||
9 | than a page and can't go in a TLB" then the final result also should | ||
10 | be marked that way. Set the resulting page size to 0 if either | ||
11 | stage asked for a less-than-a-page entry, and expand the comment | ||
12 | to explain what's going on. | ||
13 | |||
14 | This has no effect for VMSA because currently the VMSA lookup always | ||
15 | returns results that cover at least TARGET_PAGE_SIZE; however when we | ||
16 | add v8R support it will reuse this code path, and for v8R the S1 and | ||
17 | S2 results can be smaller than TARGET_PAGE_SIZE. | ||
3 | 18 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 20 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 1503414539-28762-16-git-send-email-peter.maydell@linaro.org | 21 | Message-id: 20221212142708.610090-1-peter.maydell@linaro.org |
7 | --- | 22 | --- |
8 | target/arm/cpu.h | 2 +- | 23 | target/arm/ptw.c | 16 +++++++++++++--- |
9 | hw/intc/armv7m_nvic.c | 9 +++++---- | 24 | 1 file changed, 13 insertions(+), 3 deletions(-) |
10 | target/arm/helper.c | 5 +++-- | ||
11 | target/arm/machine.c | 3 ++- | ||
12 | 4 files changed, 11 insertions(+), 8 deletions(-) | ||
13 | 25 | ||
14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 26 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
15 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.h | 28 | --- a/target/arm/ptw.c |
17 | +++ b/target/arm/cpu.h | 29 | +++ b/target/arm/ptw.c |
18 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 30 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, |
19 | uint32_t dfsr; /* Debug Fault Status Register */ | ||
20 | uint32_t mmfar; /* MemManage Fault Address */ | ||
21 | uint32_t bfar; /* BusFault Address */ | ||
22 | - unsigned mpu_ctrl; /* MPU_CTRL */ | ||
23 | + unsigned mpu_ctrl[2]; /* MPU_CTRL */ | ||
24 | int exception; | ||
25 | uint32_t primask[2]; | ||
26 | uint32_t faultmask[2]; | ||
27 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/hw/intc/armv7m_nvic.c | ||
30 | +++ b/hw/intc/armv7m_nvic.c | ||
31 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
32 | return cpu->pmsav7_dregion << 8; | ||
33 | break; | ||
34 | case 0xd94: /* MPU_CTRL */ | ||
35 | - return cpu->env.v7m.mpu_ctrl; | ||
36 | + return cpu->env.v7m.mpu_ctrl[attrs.secure]; | ||
37 | case 0xd98: /* MPU_RNR */ | ||
38 | return cpu->env.pmsav7.rnr[attrs.secure]; | ||
39 | case 0xd9c: /* MPU_RBAR */ | ||
40 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
41 | qemu_log_mask(LOG_GUEST_ERROR, "MPU_CTRL: HFNMIENA and !ENABLE is " | ||
42 | "UNPREDICTABLE\n"); | ||
43 | } | ||
44 | - cpu->env.v7m.mpu_ctrl = value & (R_V7M_MPU_CTRL_ENABLE_MASK | | ||
45 | - R_V7M_MPU_CTRL_HFNMIENA_MASK | | ||
46 | - R_V7M_MPU_CTRL_PRIVDEFENA_MASK); | ||
47 | + cpu->env.v7m.mpu_ctrl[attrs.secure] | ||
48 | + = value & (R_V7M_MPU_CTRL_ENABLE_MASK | | ||
49 | + R_V7M_MPU_CTRL_HFNMIENA_MASK | | ||
50 | + R_V7M_MPU_CTRL_PRIVDEFENA_MASK); | ||
51 | tlb_flush(CPU(cpu)); | ||
52 | break; | ||
53 | case 0xd98: /* MPU_RNR */ | ||
54 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
55 | index XXXXXXX..XXXXXXX 100644 | ||
56 | --- a/target/arm/helper.c | ||
57 | +++ b/target/arm/helper.c | ||
58 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_translation_disabled(CPUARMState *env, | ||
59 | ARMMMUIdx mmu_idx) | ||
60 | { | ||
61 | if (arm_feature(env, ARM_FEATURE_M)) { | ||
62 | - switch (env->v7m.mpu_ctrl & | ||
63 | + switch (env->v7m.mpu_ctrl[regime_is_secure(env, mmu_idx)] & | ||
64 | (R_V7M_MPU_CTRL_ENABLE_MASK | R_V7M_MPU_CTRL_HFNMIENA_MASK)) { | ||
65 | case R_V7M_MPU_CTRL_ENABLE_MASK: | ||
66 | /* Enabled, but not for HardFault and NMI */ | ||
67 | @@ -XXX,XX +XXX,XX @@ static bool pmsav7_use_background_region(ARMCPU *cpu, | ||
68 | } | 31 | } |
69 | 32 | ||
70 | if (arm_feature(env, ARM_FEATURE_M)) { | 33 | /* |
71 | - return env->v7m.mpu_ctrl & R_V7M_MPU_CTRL_PRIVDEFENA_MASK; | 34 | - * Use the maximum of the S1 & S2 page size, so that invalidation |
72 | + return env->v7m.mpu_ctrl[regime_is_secure(env, mmu_idx)] | 35 | - * of pages > TARGET_PAGE_SIZE works correctly. |
73 | + & R_V7M_MPU_CTRL_PRIVDEFENA_MASK; | 36 | + * If either S1 or S2 returned a result smaller than TARGET_PAGE_SIZE, |
74 | } else { | 37 | + * this means "don't put this in the TLB"; in this case, return a |
75 | return regime_sctlr(env, mmu_idx) & SCTLR_BR; | 38 | + * result with lg_page_size == 0 to achieve that. Otherwise, |
39 | + * use the maximum of the S1 & S2 page size, so that invalidation | ||
40 | + * of pages > TARGET_PAGE_SIZE works correctly. (This works even though | ||
41 | + * we know the combined result permissions etc only cover the minimum | ||
42 | + * of the S1 and S2 page size, because we know that the common TLB code | ||
43 | + * never actually creates TLB entries bigger than TARGET_PAGE_SIZE, | ||
44 | + * and passing a larger page size value only affects invalidations.) | ||
45 | */ | ||
46 | - if (result->f.lg_page_size < s1_lgpgsz) { | ||
47 | + if (result->f.lg_page_size < TARGET_PAGE_BITS || | ||
48 | + s1_lgpgsz < TARGET_PAGE_BITS) { | ||
49 | + result->f.lg_page_size = 0; | ||
50 | + } else if (result->f.lg_page_size < s1_lgpgsz) { | ||
51 | result->f.lg_page_size = s1_lgpgsz; | ||
76 | } | 52 | } |
77 | diff --git a/target/arm/machine.c b/target/arm/machine.c | 53 | |
78 | index XXXXXXX..XXXXXXX 100644 | ||
79 | --- a/target/arm/machine.c | ||
80 | +++ b/target/arm/machine.c | ||
81 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = { | ||
82 | VMSTATE_UINT32(env.v7m.dfsr, ARMCPU), | ||
83 | VMSTATE_UINT32(env.v7m.mmfar, ARMCPU), | ||
84 | VMSTATE_UINT32(env.v7m.bfar, ARMCPU), | ||
85 | - VMSTATE_UINT32(env.v7m.mpu_ctrl, ARMCPU), | ||
86 | + VMSTATE_UINT32(env.v7m.mpu_ctrl[M_REG_NS], ARMCPU), | ||
87 | VMSTATE_INT32(env.v7m.exception, ARMCPU), | ||
88 | VMSTATE_END_OF_LIST() | ||
89 | }, | ||
90 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_security = { | ||
91 | 0, vmstate_info_uint32, uint32_t), | ||
92 | VMSTATE_UINT32(env.pmsav7.rnr[M_REG_S], ARMCPU), | ||
93 | VMSTATE_VALIDATE("secure MPU_RNR is valid", s_rnr_vmstate_validate), | ||
94 | + VMSTATE_UINT32(env.v7m.mpu_ctrl[M_REG_S], ARMCPU), | ||
95 | VMSTATE_END_OF_LIST() | ||
96 | } | ||
97 | }; | ||
98 | -- | 54 | -- |
99 | 2.7.4 | 55 | 2.25.1 |
100 | |||
101 | diff view generated by jsdifflib |
1 | Make the PRIMASK register banked if v8M security extensions are enabled. | 1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
---|---|---|---|
2 | 2 | ||
3 | Note that we do not yet implement the functionality of the new | 3 | Cores with PMSA have the MPUIR register which has the |
4 | AIRCR.PRIS bit (which allows the effect of the NS copy of PRIMASK to | 4 | same encoding as the MIDR alias with opc2=4. So we only |
5 | be restricted). | 5 | add that alias if we are not realizing a core that |
6 | implements PMSA. | ||
6 | 7 | ||
8 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20221206102504.165775-2-tobias.roehmel@rwth-aachen.de | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 1503414539-28762-8-git-send-email-peter.maydell@linaro.org | ||
10 | --- | 13 | --- |
11 | target/arm/cpu.h | 2 +- | 14 | target/arm/helper.c | 13 +++++++++---- |
12 | hw/intc/armv7m_nvic.c | 2 +- | 15 | 1 file changed, 9 insertions(+), 4 deletions(-) |
13 | target/arm/helper.c | 4 ++-- | ||
14 | target/arm/machine.c | 9 +++++++-- | ||
15 | 4 files changed, 11 insertions(+), 6 deletions(-) | ||
16 | 16 | ||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/cpu.h | ||
20 | +++ b/target/arm/cpu.h | ||
21 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | ||
22 | uint32_t bfar; /* BusFault Address */ | ||
23 | unsigned mpu_ctrl; /* MPU_CTRL */ | ||
24 | int exception; | ||
25 | - uint32_t primask; | ||
26 | + uint32_t primask[2]; | ||
27 | uint32_t faultmask; | ||
28 | uint32_t secure; /* Is CPU in Secure state? (not guest visible) */ | ||
29 | } v7m; | ||
30 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/hw/intc/armv7m_nvic.c | ||
33 | +++ b/hw/intc/armv7m_nvic.c | ||
34 | @@ -XXX,XX +XXX,XX @@ static inline int nvic_exec_prio(NVICState *s) | ||
35 | |||
36 | if (env->v7m.faultmask) { | ||
37 | running = -1; | ||
38 | - } else if (env->v7m.primask) { | ||
39 | + } else if (env->v7m.primask[env->v7m.secure]) { | ||
40 | running = 0; | ||
41 | } else if (env->v7m.basepri[env->v7m.secure] > 0) { | ||
42 | running = env->v7m.basepri[env->v7m.secure] & nvic_gprio_mask(s); | ||
43 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 17 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
44 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
45 | --- a/target/arm/helper.c | 19 | --- a/target/arm/helper.c |
46 | +++ b/target/arm/helper.c | 20 | +++ b/target/arm/helper.c |
47 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) | 21 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
48 | return (env->v7m.control & R_V7M_CONTROL_SPSEL_MASK) ? | 22 | .access = PL1_R, .type = ARM_CP_NO_RAW, .resetvalue = cpu->midr, |
49 | env->regs[13] : env->v7m.other_sp; | 23 | .fieldoffset = offsetof(CPUARMState, cp15.c0_cpuid), |
50 | case 16: /* PRIMASK */ | 24 | .readfn = midr_read }, |
51 | - return env->v7m.primask; | 25 | - /* crn = 0 op1 = 0 crm = 0 op2 = 4,7 : AArch32 aliases of MIDR */ |
52 | + return env->v7m.primask[env->v7m.secure]; | 26 | - { .name = "MIDR", .type = ARM_CP_ALIAS | ARM_CP_CONST, |
53 | case 17: /* BASEPRI */ | 27 | - .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 4, |
54 | case 18: /* BASEPRI_MAX */ | 28 | - .access = PL1_R, .resetvalue = cpu->midr }, |
55 | return env->v7m.basepri[env->v7m.secure]; | 29 | + /* crn = 0 op1 = 0 crm = 0 op2 = 7 : AArch32 aliases of MIDR */ |
56 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | 30 | { .name = "MIDR", .type = ARM_CP_ALIAS | ARM_CP_CONST, |
31 | .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 7, | ||
32 | .access = PL1_R, .resetvalue = cpu->midr }, | ||
33 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
34 | .accessfn = access_aa64_tid1, | ||
35 | .type = ARM_CP_CONST, .resetvalue = cpu->revidr }, | ||
36 | }; | ||
37 | + ARMCPRegInfo id_v8_midr_alias_cp_reginfo = { | ||
38 | + .name = "MIDR", .type = ARM_CP_ALIAS | ARM_CP_CONST, | ||
39 | + .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 4, | ||
40 | + .access = PL1_R, .resetvalue = cpu->midr | ||
41 | + }; | ||
42 | ARMCPRegInfo id_cp_reginfo[] = { | ||
43 | /* These are common to v8 and pre-v8 */ | ||
44 | { .name = "CTR", | ||
45 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
57 | } | 46 | } |
58 | break; | 47 | if (arm_feature(env, ARM_FEATURE_V8)) { |
59 | case 16: /* PRIMASK */ | 48 | define_arm_cp_regs(cpu, id_v8_midr_cp_reginfo); |
60 | - env->v7m.primask = val & 1; | 49 | + if (!arm_feature(env, ARM_FEATURE_PMSA)) { |
61 | + env->v7m.primask[env->v7m.secure] = val & 1; | 50 | + define_one_arm_cp_reg(cpu, &id_v8_midr_alias_cp_reginfo); |
62 | break; | 51 | + } |
63 | case 17: /* BASEPRI */ | 52 | } else { |
64 | env->v7m.basepri[env->v7m.secure] = val & 0xff; | 53 | define_arm_cp_regs(cpu, id_pre_v8_midr_cp_reginfo); |
65 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/target/arm/machine.c | ||
68 | +++ b/target/arm/machine.c | ||
69 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_faultmask_primask = { | ||
70 | .minimum_version_id = 1, | ||
71 | .fields = (VMStateField[]) { | ||
72 | VMSTATE_UINT32(env.v7m.faultmask, ARMCPU), | ||
73 | - VMSTATE_UINT32(env.v7m.primask, ARMCPU), | ||
74 | + VMSTATE_UINT32(env.v7m.primask[M_REG_NS], ARMCPU), | ||
75 | VMSTATE_END_OF_LIST() | ||
76 | } | ||
77 | }; | ||
78 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_security = { | ||
79 | .fields = (VMStateField[]) { | ||
80 | VMSTATE_UINT32(env.v7m.secure, ARMCPU), | ||
81 | VMSTATE_UINT32(env.v7m.basepri[M_REG_S], ARMCPU), | ||
82 | + VMSTATE_UINT32(env.v7m.primask[M_REG_S], ARMCPU), | ||
83 | VMSTATE_END_OF_LIST() | ||
84 | } | ||
85 | }; | ||
86 | @@ -XXX,XX +XXX,XX @@ static int get_cpsr(QEMUFile *f, void *opaque, size_t size, | ||
87 | * differences are that the T bit is not in the same place, the | ||
88 | * primask/faultmask info may be in the CPSR I and F bits, and | ||
89 | * we do not want the mode bits. | ||
90 | + * We know that this cleanup happened before v8M, so there | ||
91 | + * is no complication with banked primask/faultmask. | ||
92 | */ | ||
93 | uint32_t newval = val; | ||
94 | |||
95 | + assert(!arm_feature(env, ARM_FEATURE_M_SECURITY)); | ||
96 | + | ||
97 | newval &= (CPSR_NZCV | CPSR_Q | CPSR_IT | CPSR_GE); | ||
98 | if (val & CPSR_T) { | ||
99 | newval |= XPSR_T; | ||
100 | @@ -XXX,XX +XXX,XX @@ static int get_cpsr(QEMUFile *f, void *opaque, size_t size, | ||
101 | env->v7m.faultmask = 1; | ||
102 | } | ||
103 | if (val & CPSR_I) { | ||
104 | - env->v7m.primask = 1; | ||
105 | + env->v7m.primask[M_REG_NS] = 1; | ||
106 | } | ||
107 | val = newval; | ||
108 | } | 54 | } |
109 | -- | 55 | -- |
110 | 2.7.4 | 56 | 2.25.1 |
111 | 57 | ||
112 | 58 | diff view generated by jsdifflib |
1 | Make the CCR register banked if v8M security extensions are enabled. | 1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
---|---|---|---|
2 | 2 | ||
3 | This is slightly more complicated than the other "add banking" | 3 | RVBAR shadows RVBAR_ELx where x is the highest exception |
4 | patches because there is one bit in the register which is not | 4 | level if the highest EL is not EL3. This patch also allows |
5 | banked. We keep the live data in the NS copy of the register, | 5 | ARMv8 CPUs to change the reset address with |
6 | and adjust it on register reads and writes. (Since we don't | 6 | the rvbar property. |
7 | currently implement the behaviour that the bit controls, there | ||
8 | is nowhere else that needs to care.) | ||
9 | 7 | ||
10 | This patch includes the enforcement of the bits which are newly | 8 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
11 | RES1 in ARMv8M. | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Message-id: 20221206102504.165775-3-tobias.roehmel@rwth-aachen.de | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | target/arm/cpu.c | 6 +++++- | ||
14 | target/arm/helper.c | 21 ++++++++++++++------- | ||
15 | 2 files changed, 19 insertions(+), 8 deletions(-) | ||
12 | 16 | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Message-id: 1503414539-28762-17-git-send-email-peter.maydell@linaro.org | ||
15 | --- | ||
16 | target/arm/cpu.h | 2 +- | ||
17 | hw/intc/armv7m_nvic.c | 33 +++++++++++++++++++++++++++------ | ||
18 | target/arm/cpu.c | 12 +++++++++--- | ||
19 | target/arm/helper.c | 5 +++-- | ||
20 | target/arm/machine.c | 3 ++- | ||
21 | 5 files changed, 42 insertions(+), 13 deletions(-) | ||
22 | |||
23 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/target/arm/cpu.h | ||
26 | +++ b/target/arm/cpu.h | ||
27 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | ||
28 | uint32_t vecbase[2]; | ||
29 | uint32_t basepri[2]; | ||
30 | uint32_t control[2]; | ||
31 | - uint32_t ccr; /* Configuration and Control */ | ||
32 | + uint32_t ccr[2]; /* Configuration and Control */ | ||
33 | uint32_t cfsr; /* Configurable Fault Status */ | ||
34 | uint32_t hfsr; /* HardFault Status */ | ||
35 | uint32_t dfsr; /* Debug Fault Status Register */ | ||
36 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/hw/intc/armv7m_nvic.c | ||
39 | +++ b/hw/intc/armv7m_nvic.c | ||
40 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
41 | /* TODO: Implement SLEEPONEXIT. */ | ||
42 | return 0; | ||
43 | case 0xd14: /* Configuration Control. */ | ||
44 | - return cpu->env.v7m.ccr; | ||
45 | + /* The BFHFNMIGN bit is the only non-banked bit; we | ||
46 | + * keep it in the non-secure copy of the register. | ||
47 | + */ | ||
48 | + val = cpu->env.v7m.ccr[attrs.secure]; | ||
49 | + val |= cpu->env.v7m.ccr[M_REG_NS] & R_V7M_CCR_BFHFNMIGN_MASK; | ||
50 | + return val; | ||
51 | case 0xd24: /* System Handler Status. */ | ||
52 | val = 0; | ||
53 | if (s->vectors[ARMV7M_EXCP_MEM].active) { | ||
54 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
55 | R_V7M_CCR_USERSETMPEND_MASK | | ||
56 | R_V7M_CCR_NONBASETHRDENA_MASK); | ||
57 | |||
58 | - cpu->env.v7m.ccr = value; | ||
59 | + if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
60 | + /* v8M makes NONBASETHRDENA and STKALIGN be RES1 */ | ||
61 | + value |= R_V7M_CCR_NONBASETHRDENA_MASK | ||
62 | + | R_V7M_CCR_STKALIGN_MASK; | ||
63 | + } | ||
64 | + if (attrs.secure) { | ||
65 | + /* the BFHFNMIGN bit is not banked; keep that in the NS copy */ | ||
66 | + cpu->env.v7m.ccr[M_REG_NS] = | ||
67 | + (cpu->env.v7m.ccr[M_REG_NS] & ~R_V7M_CCR_BFHFNMIGN_MASK) | ||
68 | + | (value & R_V7M_CCR_BFHFNMIGN_MASK); | ||
69 | + value &= ~R_V7M_CCR_BFHFNMIGN_MASK; | ||
70 | + } | ||
71 | + | ||
72 | + cpu->env.v7m.ccr[attrs.secure] = value; | ||
73 | break; | ||
74 | case 0xd24: /* System Handler Control. */ | ||
75 | s->vectors[ARMV7M_EXCP_MEM].active = (value & (1 << 0)) != 0; | ||
76 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
77 | } | ||
78 | } | ||
79 | |||
80 | -static bool nvic_user_access_ok(NVICState *s, hwaddr offset) | ||
81 | +static bool nvic_user_access_ok(NVICState *s, hwaddr offset, MemTxAttrs attrs) | ||
82 | { | ||
83 | /* Return true if unprivileged access to this register is permitted. */ | ||
84 | switch (offset) { | ||
85 | case 0xf00: /* STIR: accessible only if CCR.USERSETMPEND permits */ | ||
86 | - return s->cpu->env.v7m.ccr & R_V7M_CCR_USERSETMPEND_MASK; | ||
87 | + /* For access via STIR_NS it is the NS CCR.USERSETMPEND that | ||
88 | + * controls access even though the CPU is in Secure state (I_QDKX). | ||
89 | + */ | ||
90 | + return s->cpu->env.v7m.ccr[attrs.secure] & R_V7M_CCR_USERSETMPEND_MASK; | ||
91 | default: | ||
92 | /* All other user accesses cause a BusFault unconditionally */ | ||
93 | return false; | ||
94 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | ||
95 | unsigned i, startvec, end; | ||
96 | uint32_t val; | ||
97 | |||
98 | - if (attrs.user && !nvic_user_access_ok(s, addr)) { | ||
99 | + if (attrs.user && !nvic_user_access_ok(s, addr, attrs)) { | ||
100 | /* Generate BusFault for unprivileged accesses */ | ||
101 | return MEMTX_ERROR; | ||
102 | } | ||
103 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | ||
104 | |||
105 | trace_nvic_sysreg_write(addr, value, size); | ||
106 | |||
107 | - if (attrs.user && !nvic_user_access_ok(s, addr)) { | ||
108 | + if (attrs.user && !nvic_user_access_ok(s, addr, attrs)) { | ||
109 | /* Generate BusFault for unprivileged accesses */ | ||
110 | return MEMTX_ERROR; | ||
111 | } | ||
112 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 17 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
113 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
114 | --- a/target/arm/cpu.c | 19 | --- a/target/arm/cpu.c |
115 | +++ b/target/arm/cpu.c | 20 | +++ b/target/arm/cpu.c |
116 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | 21 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset_hold(Object *obj) |
117 | env->v7m.secure = true; | 22 | env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1, |
118 | } | 23 | CPACR, CP11, 3); |
119 | 24 | #endif | |
120 | - /* The reset value of this bit is IMPDEF, but ARM recommends | ||
121 | + /* In v7M the reset value of this bit is IMPDEF, but ARM recommends | ||
122 | * that it resets to 1, so QEMU always does that rather than making | ||
123 | - * it dependent on CPU model. | ||
124 | + * it dependent on CPU model. In v8M it is RES1. | ||
125 | */ | ||
126 | - env->v7m.ccr = R_V7M_CCR_STKALIGN_MASK; | ||
127 | + env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK; | ||
128 | + env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK; | ||
129 | + if (arm_feature(env, ARM_FEATURE_V8)) { | 25 | + if (arm_feature(env, ARM_FEATURE_V8)) { |
130 | + /* in v8M the NONBASETHRDENA bit [0] is RES1 */ | 26 | + env->cp15.rvbar = cpu->rvbar_prop; |
131 | + env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK; | 27 | + env->regs[15] = cpu->rvbar_prop; |
132 | + env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK; | ||
133 | + } | 28 | + } |
134 | 29 | } | |
135 | /* Unlike A/R profile, M profile defines the reset LR value */ | 30 | |
136 | env->regs[14] = 0xffffffff; | 31 | #if defined(CONFIG_USER_ONLY) |
32 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_post_init(Object *obj) | ||
33 | qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property); | ||
34 | } | ||
35 | |||
36 | - if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { | ||
37 | + if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
38 | object_property_add_uint64_ptr(obj, "rvbar", | ||
39 | &cpu->rvbar_prop, | ||
40 | OBJ_PROP_FLAG_READWRITE); | ||
137 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 41 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
138 | index XXXXXXX..XXXXXXX 100644 | 42 | index XXXXXXX..XXXXXXX 100644 |
139 | --- a/target/arm/helper.c | 43 | --- a/target/arm/helper.c |
140 | +++ b/target/arm/helper.c | 44 | +++ b/target/arm/helper.c |
141 | @@ -XXX,XX +XXX,XX @@ static void v7m_push_stack(ARMCPU *cpu) | 45 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
142 | uint32_t xpsr = xpsr_read(env); | 46 | if (!arm_feature(env, ARM_FEATURE_EL3) && |
143 | 47 | !arm_feature(env, ARM_FEATURE_EL2)) { | |
144 | /* Align stack pointer if the guest wants that */ | 48 | ARMCPRegInfo rvbar = { |
145 | - if ((env->regs[13] & 4) && (env->v7m.ccr & R_V7M_CCR_STKALIGN_MASK)) { | 49 | - .name = "RVBAR_EL1", .state = ARM_CP_STATE_AA64, |
146 | + if ((env->regs[13] & 4) && | 50 | + .name = "RVBAR_EL1", .state = ARM_CP_STATE_BOTH, |
147 | + (env->v7m.ccr[env->v7m.secure] & R_V7M_CCR_STKALIGN_MASK)) { | 51 | .opc0 = 3, .opc1 = 0, .crn = 12, .crm = 0, .opc2 = 1, |
148 | env->regs[13] -= 4; | 52 | .access = PL1_R, |
149 | xpsr |= XPSR_SPREALIGN; | 53 | .fieldoffset = offsetof(CPUARMState, cp15.rvbar), |
54 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
55 | } | ||
56 | /* RVBAR_EL2 is only implemented if EL2 is the highest EL */ | ||
57 | if (!arm_feature(env, ARM_FEATURE_EL3)) { | ||
58 | - ARMCPRegInfo rvbar = { | ||
59 | - .name = "RVBAR_EL2", .state = ARM_CP_STATE_AA64, | ||
60 | - .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 1, | ||
61 | - .access = PL2_R, | ||
62 | - .fieldoffset = offsetof(CPUARMState, cp15.rvbar), | ||
63 | + ARMCPRegInfo rvbar[] = { | ||
64 | + { | ||
65 | + .name = "RVBAR_EL2", .state = ARM_CP_STATE_AA64, | ||
66 | + .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 1, | ||
67 | + .access = PL2_R, | ||
68 | + .fieldoffset = offsetof(CPUARMState, cp15.rvbar), | ||
69 | + }, | ||
70 | + { .name = "RVBAR", .type = ARM_CP_ALIAS, | ||
71 | + .cp = 15, .opc1 = 0, .crn = 12, .crm = 0, .opc2 = 1, | ||
72 | + .access = PL2_R, | ||
73 | + .fieldoffset = offsetof(CPUARMState, cp15.rvbar), | ||
74 | + }, | ||
75 | }; | ||
76 | - define_one_arm_cp_reg(cpu, &rvbar); | ||
77 | + define_arm_cp_regs(cpu, rvbar); | ||
78 | } | ||
150 | } | 79 | } |
151 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 80 | |
152 | /* fall through */ | ||
153 | case 9: /* Return to Thread using Main stack */ | ||
154 | if (!rettobase && | ||
155 | - !(env->v7m.ccr & R_V7M_CCR_NONBASETHRDENA_MASK)) { | ||
156 | + !(env->v7m.ccr[env->v7m.secure] & R_V7M_CCR_NONBASETHRDENA_MASK)) { | ||
157 | ufault = true; | ||
158 | } | ||
159 | break; | ||
160 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
161 | index XXXXXXX..XXXXXXX 100644 | ||
162 | --- a/target/arm/machine.c | ||
163 | +++ b/target/arm/machine.c | ||
164 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = { | ||
165 | VMSTATE_UINT32(env.v7m.vecbase[M_REG_NS], ARMCPU), | ||
166 | VMSTATE_UINT32(env.v7m.basepri[M_REG_NS], ARMCPU), | ||
167 | VMSTATE_UINT32(env.v7m.control[M_REG_NS], ARMCPU), | ||
168 | - VMSTATE_UINT32(env.v7m.ccr, ARMCPU), | ||
169 | + VMSTATE_UINT32(env.v7m.ccr[M_REG_NS], ARMCPU), | ||
170 | VMSTATE_UINT32(env.v7m.cfsr, ARMCPU), | ||
171 | VMSTATE_UINT32(env.v7m.hfsr, ARMCPU), | ||
172 | VMSTATE_UINT32(env.v7m.dfsr, ARMCPU), | ||
173 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_security = { | ||
174 | VMSTATE_UINT32(env.pmsav7.rnr[M_REG_S], ARMCPU), | ||
175 | VMSTATE_VALIDATE("secure MPU_RNR is valid", s_rnr_vmstate_validate), | ||
176 | VMSTATE_UINT32(env.v7m.mpu_ctrl[M_REG_S], ARMCPU), | ||
177 | + VMSTATE_UINT32(env.v7m.ccr[M_REG_S], ARMCPU), | ||
178 | VMSTATE_END_OF_LIST() | ||
179 | } | ||
180 | }; | ||
181 | -- | 81 | -- |
182 | 2.7.4 | 82 | 2.25.1 |
183 | 83 | ||
184 | 84 | diff view generated by jsdifflib |
1 | As the first step in implementing ARM v8M's security extension: | 1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
---|---|---|---|
2 | * add a new feature bit ARM_FEATURE_M_SECURITY | ||
3 | * add the CPU state field that indicates whether the CPU is | ||
4 | currently in the secure state | ||
5 | * add a migration subsection for this new state | ||
6 | (we will add the Secure copies of banked register state | ||
7 | to this subsection in later patches) | ||
8 | * add a #define for the one new-in-v8M exception type | ||
9 | * make the CPU debug log print S/NS status | ||
10 | 2 | ||
3 | The v8R PMSAv8 has a two-stage MPU translation process, but, unlike | ||
4 | VMSAv8, the stage 2 attributes are in the same format as the stage 1 | ||
5 | attributes (8-bit MAIR format). Rather than converting the MAIR | ||
6 | format to the format used for VMSA stage 2 (bits [5:2] of a VMSA | ||
7 | stage 2 descriptor) and then converting back to do the attribute | ||
8 | combination, allow combined_attrs_nofwb() to accept s2 attributes | ||
9 | that are already in the MAIR format. | ||
10 | |||
11 | We move the assert() to combined_attrs_fwb(), because that function | ||
12 | really does require a VMSA stage 2 attribute format. (We will never | ||
13 | get there for v8R, because PMSAv8 does not implement FEAT_S2FWB.) | ||
14 | |||
15 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Message-id: 20221206102504.165775-4-tobias.roehmel@rwth-aachen.de | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 1503414539-28762-4-git-send-email-peter.maydell@linaro.org | ||
14 | --- | 19 | --- |
15 | target/arm/cpu.h | 3 +++ | 20 | target/arm/ptw.c | 10 ++++++++-- |
16 | target/arm/cpu.c | 4 ++++ | 21 | 1 file changed, 8 insertions(+), 2 deletions(-) |
17 | target/arm/machine.c | 20 ++++++++++++++++++++ | ||
18 | target/arm/translate.c | 8 +++++++- | ||
19 | 4 files changed, 34 insertions(+), 1 deletion(-) | ||
20 | 22 | ||
21 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 23 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
22 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/arm/cpu.h | 25 | --- a/target/arm/ptw.c |
24 | +++ b/target/arm/cpu.h | 26 | +++ b/target/arm/ptw.c |
25 | @@ -XXX,XX +XXX,XX @@ | 27 | @@ -XXX,XX +XXX,XX @@ static uint8_t combined_attrs_nofwb(uint64_t hcr, |
26 | #define ARMV7M_EXCP_MEM 4 | 28 | { |
27 | #define ARMV7M_EXCP_BUS 5 | 29 | uint8_t s1lo, s2lo, s1hi, s2hi, s2_mair_attrs, ret_attrs; |
28 | #define ARMV7M_EXCP_USAGE 6 | 30 | |
29 | +#define ARMV7M_EXCP_SECURE 7 | 31 | - s2_mair_attrs = convert_stage2_attrs(hcr, s2.attrs); |
30 | #define ARMV7M_EXCP_SVC 11 | 32 | + if (s2.is_s2_format) { |
31 | #define ARMV7M_EXCP_DEBUG 12 | 33 | + s2_mair_attrs = convert_stage2_attrs(hcr, s2.attrs); |
32 | #define ARMV7M_EXCP_PENDSV 14 | 34 | + } else { |
33 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 35 | + s2_mair_attrs = s2.attrs; |
34 | int exception; | 36 | + } |
35 | uint32_t primask; | 37 | |
36 | uint32_t faultmask; | 38 | s1lo = extract32(s1.attrs, 0, 4); |
37 | + uint32_t secure; /* Is CPU in Secure state? (not guest visible) */ | 39 | s2lo = extract32(s2_mair_attrs, 0, 4); |
38 | } v7m; | 40 | @@ -XXX,XX +XXX,XX @@ static uint8_t force_cacheattr_nibble_wb(uint8_t attr) |
39 | 41 | */ | |
40 | /* Information associated with an exception about to be taken: | 42 | static uint8_t combined_attrs_fwb(ARMCacheAttrs s1, ARMCacheAttrs s2) |
41 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | 43 | { |
42 | ARM_FEATURE_THUMB_DSP, /* DSP insns supported in the Thumb encodings */ | 44 | + assert(s2.is_s2_format && !s1.is_s2_format); |
43 | ARM_FEATURE_PMU, /* has PMU support */ | ||
44 | ARM_FEATURE_VBAR, /* has cp15 VBAR */ | ||
45 | + ARM_FEATURE_M_SECURITY, /* M profile Security Extension */ | ||
46 | }; | ||
47 | |||
48 | static inline int arm_feature(CPUARMState *env, int feature) | ||
49 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
50 | index XXXXXXX..XXXXXXX 100644 | ||
51 | --- a/target/arm/cpu.c | ||
52 | +++ b/target/arm/cpu.c | ||
53 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | ||
54 | uint32_t initial_pc; /* Loaded from 0x4 */ | ||
55 | uint8_t *rom; | ||
56 | |||
57 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
58 | + env->v7m.secure = true; | ||
59 | + } | ||
60 | + | 45 | + |
61 | /* The reset value of this bit is IMPDEF, but ARM recommends | 46 | switch (s2.attrs) { |
62 | * that it resets to 1, so QEMU always does that rather than making | 47 | case 7: |
63 | * it dependent on CPU model. | 48 | /* Use stage 1 attributes */ |
64 | diff --git a/target/arm/machine.c b/target/arm/machine.c | 49 | @@ -XXX,XX +XXX,XX @@ static ARMCacheAttrs combine_cacheattrs(uint64_t hcr, |
65 | index XXXXXXX..XXXXXXX 100644 | 50 | ARMCacheAttrs ret; |
66 | --- a/target/arm/machine.c | 51 | bool tagged = false; |
67 | +++ b/target/arm/machine.c | 52 | |
68 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_pmsav8 = { | 53 | - assert(s2.is_s2_format && !s1.is_s2_format); |
69 | } | 54 | + assert(!s1.is_s2_format); |
70 | }; | 55 | ret.is_s2_format = false; |
71 | 56 | ||
72 | +static bool m_security_needed(void *opaque) | 57 | if (s1.attrs == 0xf0) { |
73 | +{ | ||
74 | + ARMCPU *cpu = opaque; | ||
75 | + CPUARMState *env = &cpu->env; | ||
76 | + | ||
77 | + return arm_feature(env, ARM_FEATURE_M_SECURITY); | ||
78 | +} | ||
79 | + | ||
80 | +static const VMStateDescription vmstate_m_security = { | ||
81 | + .name = "cpu/m-security", | ||
82 | + .version_id = 1, | ||
83 | + .minimum_version_id = 1, | ||
84 | + .needed = m_security_needed, | ||
85 | + .fields = (VMStateField[]) { | ||
86 | + VMSTATE_UINT32(env.v7m.secure, ARMCPU), | ||
87 | + VMSTATE_END_OF_LIST() | ||
88 | + } | ||
89 | +}; | ||
90 | + | ||
91 | static int get_cpsr(QEMUFile *f, void *opaque, size_t size, | ||
92 | VMStateField *field) | ||
93 | { | ||
94 | @@ -XXX,XX +XXX,XX @@ const VMStateDescription vmstate_arm_cpu = { | ||
95 | &vmstate_pmsav7_rnr, | ||
96 | &vmstate_pmsav7, | ||
97 | &vmstate_pmsav8, | ||
98 | + &vmstate_m_security, | ||
99 | NULL | ||
100 | } | ||
101 | }; | ||
102 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
103 | index XXXXXXX..XXXXXXX 100644 | ||
104 | --- a/target/arm/translate.c | ||
105 | +++ b/target/arm/translate.c | ||
106 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf, | ||
107 | if (arm_feature(env, ARM_FEATURE_M)) { | ||
108 | uint32_t xpsr = xpsr_read(env); | ||
109 | const char *mode; | ||
110 | + const char *ns_status = ""; | ||
111 | + | ||
112 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
113 | + ns_status = env->v7m.secure ? "S " : "NS "; | ||
114 | + } | ||
115 | |||
116 | if (xpsr & XPSR_EXCP) { | ||
117 | mode = "handler"; | ||
118 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf, | ||
119 | } | ||
120 | } | ||
121 | |||
122 | - cpu_fprintf(f, "XPSR=%08x %c%c%c%c %c %s\n", | ||
123 | + cpu_fprintf(f, "XPSR=%08x %c%c%c%c %c %s%s\n", | ||
124 | xpsr, | ||
125 | xpsr & XPSR_N ? 'N' : '-', | ||
126 | xpsr & XPSR_Z ? 'Z' : '-', | ||
127 | xpsr & XPSR_C ? 'C' : '-', | ||
128 | xpsr & XPSR_V ? 'V' : '-', | ||
129 | xpsr & XPSR_T ? 'T' : 'A', | ||
130 | + ns_status, | ||
131 | mode); | ||
132 | } else { | ||
133 | uint32_t psr = cpsr_read(env); | ||
134 | -- | 58 | -- |
135 | 2.7.4 | 59 | 2.25.1 |
136 | 60 | ||
137 | 61 | diff view generated by jsdifflib |
1 | Implement the new do_transaction_failed hook for ARM, which should | 1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
---|---|---|---|
2 | cause the CPU to take a prefetch abort or data abort. | ||
3 | 2 | ||
3 | ARMv8-R AArch32 CPUs behave as if TTBCR.EAE is always 1 even | ||
4 | tough they don't have the TTBCR register. | ||
5 | See ARM Architecture Reference Manual Supplement - ARMv8, for the ARMv8-R | ||
6 | AArch32 architecture profile Version:A.c section C1.2. | ||
7 | |||
8 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Message-id: 20221206102504.165775-5-tobias.roehmel@rwth-aachen.de | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
7 | Message-id: 1504626814-23124-4-git-send-email-peter.maydell@linaro.org | ||
8 | --- | 12 | --- |
9 | target/arm/internals.h | 10 ++++++++++ | 13 | target/arm/internals.h | 4 ++++ |
10 | target/arm/cpu.c | 1 + | 14 | target/arm/debug_helper.c | 3 +++ |
11 | target/arm/op_helper.c | 43 +++++++++++++++++++++++++++++++++++++++++++ | 15 | target/arm/tlb_helper.c | 4 ++++ |
12 | 3 files changed, 54 insertions(+) | 16 | 3 files changed, 11 insertions(+) |
13 | 17 | ||
14 | diff --git a/target/arm/internals.h b/target/arm/internals.h | 18 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
15 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/internals.h | 20 | --- a/target/arm/internals.h |
17 | +++ b/target/arm/internals.h | 21 | +++ b/target/arm/internals.h |
18 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr, | 22 | @@ -XXX,XX +XXX,XX @@ unsigned int arm_pamax(ARMCPU *cpu); |
19 | MMUAccessType access_type, | 23 | static inline bool extended_addresses_enabled(CPUARMState *env) |
20 | int mmu_idx, uintptr_t retaddr); | ||
21 | |||
22 | +/* arm_cpu_do_transaction_failed: handle a memory system error response | ||
23 | + * (eg "no device/memory present at address") by raising an external abort | ||
24 | + * exception | ||
25 | + */ | ||
26 | +void arm_cpu_do_transaction_failed(CPUState *cs, hwaddr physaddr, | ||
27 | + vaddr addr, unsigned size, | ||
28 | + MMUAccessType access_type, | ||
29 | + int mmu_idx, MemTxAttrs attrs, | ||
30 | + MemTxResult response, uintptr_t retaddr); | ||
31 | + | ||
32 | /* Call the EL change hook if one has been registered */ | ||
33 | static inline void arm_call_el_change_hook(ARMCPU *cpu) | ||
34 | { | 24 | { |
35 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 25 | uint64_t tcr = env->cp15.tcr_el[arm_is_secure(env) ? 3 : 1]; |
26 | + if (arm_feature(env, ARM_FEATURE_PMSA) && | ||
27 | + arm_feature(env, ARM_FEATURE_V8)) { | ||
28 | + return true; | ||
29 | + } | ||
30 | return arm_el_is_aa64(env, 1) || | ||
31 | (arm_feature(env, ARM_FEATURE_LPAE) && (tcr & TTBCR_EAE)); | ||
32 | } | ||
33 | diff --git a/target/arm/debug_helper.c b/target/arm/debug_helper.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
37 | --- a/target/arm/cpu.c | 35 | --- a/target/arm/debug_helper.c |
38 | +++ b/target/arm/cpu.c | 36 | +++ b/target/arm/debug_helper.c |
39 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_class_init(ObjectClass *oc, void *data) | 37 | @@ -XXX,XX +XXX,XX @@ static uint32_t arm_debug_exception_fsr(CPUARMState *env) |
40 | #else | 38 | |
41 | cc->do_interrupt = arm_cpu_do_interrupt; | 39 | if (target_el == 2 || arm_el_is_aa64(env, target_el)) { |
42 | cc->do_unaligned_access = arm_cpu_do_unaligned_access; | 40 | using_lpae = true; |
43 | + cc->do_transaction_failed = arm_cpu_do_transaction_failed; | 41 | + } else if (arm_feature(env, ARM_FEATURE_PMSA) && |
44 | cc->get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug; | 42 | + arm_feature(env, ARM_FEATURE_V8)) { |
45 | cc->asidx_from_attrs = arm_asidx_from_attrs; | 43 | + using_lpae = true; |
46 | cc->vmsd = &vmstate_arm_cpu; | 44 | } else { |
47 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | 45 | if (arm_feature(env, ARM_FEATURE_LPAE) && |
46 | (env->cp15.tcr_el[target_el] & TTBCR_EAE)) { | ||
47 | diff --git a/target/arm/tlb_helper.c b/target/arm/tlb_helper.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | 48 | index XXXXXXX..XXXXXXX 100644 |
49 | --- a/target/arm/op_helper.c | 49 | --- a/target/arm/tlb_helper.c |
50 | +++ b/target/arm/op_helper.c | 50 | +++ b/target/arm/tlb_helper.c |
51 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr, | 51 | @@ -XXX,XX +XXX,XX @@ bool regime_using_lpae_format(CPUARMState *env, ARMMMUIdx mmu_idx) |
52 | deliver_fault(cpu, vaddr, access_type, fsr, fsc, &fi); | 52 | if (el == 2 || arm_el_is_aa64(env, el)) { |
53 | } | 53 | return true; |
54 | 54 | } | |
55 | +/* arm_cpu_do_transaction_failed: handle a memory system error response | 55 | + if (arm_feature(env, ARM_FEATURE_PMSA) && |
56 | + * (eg "no device/memory present at address") by raising an external abort | 56 | + arm_feature(env, ARM_FEATURE_V8)) { |
57 | + * exception | 57 | + return true; |
58 | + */ | ||
59 | +void arm_cpu_do_transaction_failed(CPUState *cs, hwaddr physaddr, | ||
60 | + vaddr addr, unsigned size, | ||
61 | + MMUAccessType access_type, | ||
62 | + int mmu_idx, MemTxAttrs attrs, | ||
63 | + MemTxResult response, uintptr_t retaddr) | ||
64 | +{ | ||
65 | + ARMCPU *cpu = ARM_CPU(cs); | ||
66 | + CPUARMState *env = &cpu->env; | ||
67 | + uint32_t fsr, fsc; | ||
68 | + ARMMMUFaultInfo fi = {}; | ||
69 | + ARMMMUIdx arm_mmu_idx = core_to_arm_mmu_idx(env, mmu_idx); | ||
70 | + | ||
71 | + if (retaddr) { | ||
72 | + /* now we have a real cpu fault */ | ||
73 | + cpu_restore_state(cs, retaddr); | ||
74 | + } | 58 | + } |
75 | + | 59 | if (arm_feature(env, ARM_FEATURE_LPAE) |
76 | + /* The EA bit in syndromes and fault status registers is an | 60 | && (regime_tcr(env, mmu_idx) & TTBCR_EAE)) { |
77 | + * IMPDEF classification of external aborts. ARM implementations | 61 | return true; |
78 | + * usually use this to indicate AXI bus Decode error (0) or | ||
79 | + * Slave error (1); in QEMU we follow that. | ||
80 | + */ | ||
81 | + fi.ea = (response != MEMTX_DECODE_ERROR); | ||
82 | + | ||
83 | + /* The fault status register format depends on whether we're using | ||
84 | + * the LPAE long descriptor format, or the short descriptor format. | ||
85 | + */ | ||
86 | + if (arm_s1_regime_using_lpae_format(env, arm_mmu_idx)) { | ||
87 | + /* long descriptor form, STATUS 0b010000: synchronous ext abort */ | ||
88 | + fsr = (fi.ea << 12) | (1 << 9) | 0x10; | ||
89 | + } else { | ||
90 | + /* short descriptor form, FSR 0b01000 : synchronous ext abort */ | ||
91 | + fsr = (fi.ea << 12) | 0x8; | ||
92 | + } | ||
93 | + fsc = 0x10; | ||
94 | + | ||
95 | + deliver_fault(cpu, addr, access_type, fsr, fsc, &fi); | ||
96 | +} | ||
97 | + | ||
98 | #endif /* !defined(CONFIG_USER_ONLY) */ | ||
99 | |||
100 | uint32_t HELPER(add_setq)(CPUARMState *env, uint32_t a, uint32_t b) | ||
101 | -- | 62 | -- |
102 | 2.7.4 | 63 | 2.25.1 |
103 | 64 | ||
104 | 65 | diff view generated by jsdifflib |
1 | Make the MPU_RNR register banked if v8M security extensions are | 1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
---|---|---|---|
2 | enabled. | ||
3 | 2 | ||
3 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | ||
4 | Message-id: 20221206102504.165775-6-tobias.roehmel@rwth-aachen.de | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 1503414539-28762-15-git-send-email-peter.maydell@linaro.org | ||
7 | --- | 6 | --- |
8 | target/arm/cpu.h | 2 +- | 7 | target/arm/cpu.h | 6 + |
9 | hw/intc/armv7m_nvic.c | 18 +++++++++--------- | 8 | target/arm/cpu.c | 28 +++- |
10 | target/arm/cpu.c | 3 ++- | 9 | target/arm/helper.c | 302 +++++++++++++++++++++++++++++++++++++++++++ |
11 | target/arm/helper.c | 6 +++--- | 10 | target/arm/machine.c | 28 ++++ |
12 | target/arm/machine.c | 13 +++++++++++-- | 11 | 4 files changed, 360 insertions(+), 4 deletions(-) |
13 | 5 files changed, 26 insertions(+), 16 deletions(-) | ||
14 | 12 | ||
15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 13 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
16 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/cpu.h | 15 | --- a/target/arm/cpu.h |
18 | +++ b/target/arm/cpu.h | 16 | +++ b/target/arm/cpu.h |
19 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 17 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
20 | uint32_t *drbar; | 18 | }; |
21 | uint32_t *drsr; | 19 | uint64_t sctlr_el[4]; |
22 | uint32_t *dracr; | 20 | }; |
23 | - uint32_t rnr; | 21 | + uint64_t vsctlr; /* Virtualization System control register. */ |
24 | + uint32_t rnr[2]; | 22 | uint64_t cpacr_el1; /* Architectural feature access control register */ |
25 | } pmsav7; | 23 | uint64_t cptr_el[4]; /* ARMv8 feature trap registers */ |
26 | 24 | uint32_t c1_xscaleauxcr; /* XScale auxiliary control register. */ | |
27 | /* PMSAv8 MPU */ | 25 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
28 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 26 | */ |
29 | index XXXXXXX..XXXXXXX 100644 | 27 | uint32_t *rbar[M_REG_NUM_BANKS]; |
30 | --- a/hw/intc/armv7m_nvic.c | 28 | uint32_t *rlar[M_REG_NUM_BANKS]; |
31 | +++ b/hw/intc/armv7m_nvic.c | 29 | + uint32_t *hprbar; |
32 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 30 | + uint32_t *hprlar; |
33 | case 0xd94: /* MPU_CTRL */ | 31 | uint32_t mair0[M_REG_NUM_BANKS]; |
34 | return cpu->env.v7m.mpu_ctrl; | 32 | uint32_t mair1[M_REG_NUM_BANKS]; |
35 | case 0xd98: /* MPU_RNR */ | 33 | + uint32_t hprselr; |
36 | - return cpu->env.pmsav7.rnr; | 34 | } pmsav8; |
37 | + return cpu->env.pmsav7.rnr[attrs.secure]; | 35 | |
38 | case 0xd9c: /* MPU_RBAR */ | 36 | /* v8M SAU */ |
39 | case 0xda4: /* MPU_RBAR_A1 */ | 37 | @@ -XXX,XX +XXX,XX @@ struct ArchCPU { |
40 | case 0xdac: /* MPU_RBAR_A2 */ | 38 | bool has_mpu; |
41 | case 0xdb4: /* MPU_RBAR_A3 */ | 39 | /* PMSAv7 MPU number of supported regions */ |
42 | { | 40 | uint32_t pmsav7_dregion; |
43 | - int region = cpu->env.pmsav7.rnr; | 41 | + /* PMSAv8 MPU number of supported hyp regions */ |
44 | + int region = cpu->env.pmsav7.rnr[attrs.secure]; | 42 | + uint32_t pmsav8r_hdregion; |
45 | 43 | /* v8M SAU number of supported regions */ | |
46 | if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { | 44 | uint32_t sau_sregion; |
47 | /* PMSAv8M handling of the aliases is different from v7M: | 45 | |
48 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
49 | case 0xdb0: /* MPU_RASR_A2 (v7M), MPU_RLAR_A2 (v8M) */ | ||
50 | case 0xdb8: /* MPU_RASR_A3 (v7M), MPU_RLAR_A3 (v8M) */ | ||
51 | { | ||
52 | - int region = cpu->env.pmsav7.rnr; | ||
53 | + int region = cpu->env.pmsav7.rnr[attrs.secure]; | ||
54 | |||
55 | if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
56 | /* PMSAv8M handling of the aliases is different from v7M: | ||
57 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
58 | PRIu32 "/%" PRIu32 "\n", | ||
59 | value, cpu->pmsav7_dregion); | ||
60 | } else { | ||
61 | - cpu->env.pmsav7.rnr = value; | ||
62 | + cpu->env.pmsav7.rnr[attrs.secure] = value; | ||
63 | } | ||
64 | break; | ||
65 | case 0xd9c: /* MPU_RBAR */ | ||
66 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
67 | */ | ||
68 | int aliasno = (offset - 0xd9c) / 8; /* 0..3 */ | ||
69 | |||
70 | - region = cpu->env.pmsav7.rnr; | ||
71 | + region = cpu->env.pmsav7.rnr[attrs.secure]; | ||
72 | if (aliasno) { | ||
73 | region = deposit32(region, 0, 2, aliasno); | ||
74 | } | ||
75 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
76 | region, cpu->pmsav7_dregion); | ||
77 | return; | ||
78 | } | ||
79 | - cpu->env.pmsav7.rnr = region; | ||
80 | + cpu->env.pmsav7.rnr[attrs.secure] = region; | ||
81 | } else { | ||
82 | - region = cpu->env.pmsav7.rnr; | ||
83 | + region = cpu->env.pmsav7.rnr[attrs.secure]; | ||
84 | } | ||
85 | |||
86 | if (region >= cpu->pmsav7_dregion) { | ||
87 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
88 | case 0xdb0: /* MPU_RASR_A2 (v7M), MPU_RLAR_A2 (v8M) */ | ||
89 | case 0xdb8: /* MPU_RASR_A3 (v7M), MPU_RLAR_A3 (v8M) */ | ||
90 | { | ||
91 | - int region = cpu->env.pmsav7.rnr; | ||
92 | + int region = cpu->env.pmsav7.rnr[attrs.secure]; | ||
93 | |||
94 | if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
95 | /* PMSAv8M handling of the aliases is different from v7M: | ||
96 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
97 | */ | ||
98 | int aliasno = (offset - 0xd9c) / 8; /* 0..3 */ | ||
99 | |||
100 | - region = cpu->env.pmsav7.rnr; | ||
101 | + region = cpu->env.pmsav7.rnr[attrs.secure]; | ||
102 | if (aliasno) { | ||
103 | region = deposit32(region, 0, 2, aliasno); | ||
104 | } | ||
105 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 46 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
106 | index XXXXXXX..XXXXXXX 100644 | 47 | index XXXXXXX..XXXXXXX 100644 |
107 | --- a/target/arm/cpu.c | 48 | --- a/target/arm/cpu.c |
108 | +++ b/target/arm/cpu.c | 49 | +++ b/target/arm/cpu.c |
109 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | 50 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset_hold(Object *obj) |
110 | sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion); | 51 | sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion); |
111 | } | 52 | } |
112 | } | 53 | } |
113 | - env->pmsav7.rnr = 0; | 54 | + |
114 | + env->pmsav7.rnr[M_REG_NS] = 0; | 55 | + if (cpu->pmsav8r_hdregion > 0) { |
115 | + env->pmsav7.rnr[M_REG_S] = 0; | 56 | + memset(env->pmsav8.hprbar, 0, |
57 | + sizeof(*env->pmsav8.hprbar) * cpu->pmsav8r_hdregion); | ||
58 | + memset(env->pmsav8.hprlar, 0, | ||
59 | + sizeof(*env->pmsav8.hprlar) * cpu->pmsav8r_hdregion); | ||
60 | + } | ||
61 | + | ||
62 | env->pmsav7.rnr[M_REG_NS] = 0; | ||
63 | env->pmsav7.rnr[M_REG_S] = 0; | ||
116 | env->pmsav8.mair0[M_REG_NS] = 0; | 64 | env->pmsav8.mair0[M_REG_NS] = 0; |
117 | env->pmsav8.mair0[M_REG_S] = 0; | 65 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
118 | env->pmsav8.mair1[M_REG_NS] = 0; | 66 | /* MPU can be configured out of a PMSA CPU either by setting has-mpu |
67 | * to false or by setting pmsav7-dregion to 0. | ||
68 | */ | ||
69 | - if (!cpu->has_mpu) { | ||
70 | - cpu->pmsav7_dregion = 0; | ||
71 | - } | ||
72 | - if (cpu->pmsav7_dregion == 0) { | ||
73 | + if (!cpu->has_mpu || cpu->pmsav7_dregion == 0) { | ||
74 | cpu->has_mpu = false; | ||
75 | + cpu->pmsav7_dregion = 0; | ||
76 | + cpu->pmsav8r_hdregion = 0; | ||
77 | } | ||
78 | |||
79 | if (arm_feature(env, ARM_FEATURE_PMSA) && | ||
80 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
81 | env->pmsav7.dracr = g_new0(uint32_t, nr); | ||
82 | } | ||
83 | } | ||
84 | + | ||
85 | + if (cpu->pmsav8r_hdregion > 0xff) { | ||
86 | + error_setg(errp, "PMSAv8 MPU EL2 #regions invalid %" PRIu32, | ||
87 | + cpu->pmsav8r_hdregion); | ||
88 | + return; | ||
89 | + } | ||
90 | + | ||
91 | + if (cpu->pmsav8r_hdregion) { | ||
92 | + env->pmsav8.hprbar = g_new0(uint32_t, | ||
93 | + cpu->pmsav8r_hdregion); | ||
94 | + env->pmsav8.hprlar = g_new0(uint32_t, | ||
95 | + cpu->pmsav8r_hdregion); | ||
96 | + } | ||
97 | } | ||
98 | |||
99 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
119 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 100 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
120 | index XXXXXXX..XXXXXXX 100644 | 101 | index XXXXXXX..XXXXXXX 100644 |
121 | --- a/target/arm/helper.c | 102 | --- a/target/arm/helper.c |
122 | +++ b/target/arm/helper.c | 103 | +++ b/target/arm/helper.c |
123 | @@ -XXX,XX +XXX,XX @@ static uint64_t pmsav7_read(CPUARMState *env, const ARMCPRegInfo *ri) | 104 | @@ -XXX,XX +XXX,XX @@ static void pmsav7_rgnr_write(CPUARMState *env, const ARMCPRegInfo *ri, |
124 | return 0; | 105 | raw_write(env, ri, value); |
106 | } | ||
107 | |||
108 | +static void prbar_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
109 | + uint64_t value) | ||
110 | +{ | ||
111 | + ARMCPU *cpu = env_archcpu(env); | ||
112 | + | ||
113 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
114 | + env->pmsav8.rbar[M_REG_NS][env->pmsav7.rnr[M_REG_NS]] = value; | ||
115 | +} | ||
116 | + | ||
117 | +static uint64_t prbar_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
118 | +{ | ||
119 | + return env->pmsav8.rbar[M_REG_NS][env->pmsav7.rnr[M_REG_NS]]; | ||
120 | +} | ||
121 | + | ||
122 | +static void prlar_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
123 | + uint64_t value) | ||
124 | +{ | ||
125 | + ARMCPU *cpu = env_archcpu(env); | ||
126 | + | ||
127 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
128 | + env->pmsav8.rlar[M_REG_NS][env->pmsav7.rnr[M_REG_NS]] = value; | ||
129 | +} | ||
130 | + | ||
131 | +static uint64_t prlar_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
132 | +{ | ||
133 | + return env->pmsav8.rlar[M_REG_NS][env->pmsav7.rnr[M_REG_NS]]; | ||
134 | +} | ||
135 | + | ||
136 | +static void prselr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
137 | + uint64_t value) | ||
138 | +{ | ||
139 | + ARMCPU *cpu = env_archcpu(env); | ||
140 | + | ||
141 | + /* | ||
142 | + * Ignore writes that would select not implemented region. | ||
143 | + * This is architecturally UNPREDICTABLE. | ||
144 | + */ | ||
145 | + if (value >= cpu->pmsav7_dregion) { | ||
146 | + return; | ||
147 | + } | ||
148 | + | ||
149 | + env->pmsav7.rnr[M_REG_NS] = value; | ||
150 | +} | ||
151 | + | ||
152 | +static void hprbar_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
153 | + uint64_t value) | ||
154 | +{ | ||
155 | + ARMCPU *cpu = env_archcpu(env); | ||
156 | + | ||
157 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
158 | + env->pmsav8.hprbar[env->pmsav8.hprselr] = value; | ||
159 | +} | ||
160 | + | ||
161 | +static uint64_t hprbar_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
162 | +{ | ||
163 | + return env->pmsav8.hprbar[env->pmsav8.hprselr]; | ||
164 | +} | ||
165 | + | ||
166 | +static void hprlar_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
167 | + uint64_t value) | ||
168 | +{ | ||
169 | + ARMCPU *cpu = env_archcpu(env); | ||
170 | + | ||
171 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
172 | + env->pmsav8.hprlar[env->pmsav8.hprselr] = value; | ||
173 | +} | ||
174 | + | ||
175 | +static uint64_t hprlar_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
176 | +{ | ||
177 | + return env->pmsav8.hprlar[env->pmsav8.hprselr]; | ||
178 | +} | ||
179 | + | ||
180 | +static void hprenr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
181 | + uint64_t value) | ||
182 | +{ | ||
183 | + uint32_t n; | ||
184 | + uint32_t bit; | ||
185 | + ARMCPU *cpu = env_archcpu(env); | ||
186 | + | ||
187 | + /* Ignore writes to unimplemented regions */ | ||
188 | + int rmax = MIN(cpu->pmsav8r_hdregion, 32); | ||
189 | + value &= MAKE_64BIT_MASK(0, rmax); | ||
190 | + | ||
191 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
192 | + | ||
193 | + /* Register alias is only valid for first 32 indexes */ | ||
194 | + for (n = 0; n < rmax; ++n) { | ||
195 | + bit = extract32(value, n, 1); | ||
196 | + env->pmsav8.hprlar[n] = deposit32( | ||
197 | + env->pmsav8.hprlar[n], 0, 1, bit); | ||
198 | + } | ||
199 | +} | ||
200 | + | ||
201 | +static uint64_t hprenr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
202 | +{ | ||
203 | + uint32_t n; | ||
204 | + uint32_t result = 0x0; | ||
205 | + ARMCPU *cpu = env_archcpu(env); | ||
206 | + | ||
207 | + /* Register alias is only valid for first 32 indexes */ | ||
208 | + for (n = 0; n < MIN(cpu->pmsav8r_hdregion, 32); ++n) { | ||
209 | + if (env->pmsav8.hprlar[n] & 0x1) { | ||
210 | + result |= (0x1 << n); | ||
211 | + } | ||
212 | + } | ||
213 | + return result; | ||
214 | +} | ||
215 | + | ||
216 | +static void hprselr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
217 | + uint64_t value) | ||
218 | +{ | ||
219 | + ARMCPU *cpu = env_archcpu(env); | ||
220 | + | ||
221 | + /* | ||
222 | + * Ignore writes that would select not implemented region. | ||
223 | + * This is architecturally UNPREDICTABLE. | ||
224 | + */ | ||
225 | + if (value >= cpu->pmsav8r_hdregion) { | ||
226 | + return; | ||
227 | + } | ||
228 | + | ||
229 | + env->pmsav8.hprselr = value; | ||
230 | +} | ||
231 | + | ||
232 | +static void pmsav8r_regn_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
233 | + uint64_t value) | ||
234 | +{ | ||
235 | + ARMCPU *cpu = env_archcpu(env); | ||
236 | + uint8_t index = (extract32(ri->opc0, 0, 1) << 4) | | ||
237 | + (extract32(ri->crm, 0, 3) << 1) | extract32(ri->opc2, 2, 1); | ||
238 | + | ||
239 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
240 | + | ||
241 | + if (ri->opc1 & 4) { | ||
242 | + if (index >= cpu->pmsav8r_hdregion) { | ||
243 | + return; | ||
244 | + } | ||
245 | + if (ri->opc2 & 0x1) { | ||
246 | + env->pmsav8.hprlar[index] = value; | ||
247 | + } else { | ||
248 | + env->pmsav8.hprbar[index] = value; | ||
249 | + } | ||
250 | + } else { | ||
251 | + if (index >= cpu->pmsav7_dregion) { | ||
252 | + return; | ||
253 | + } | ||
254 | + if (ri->opc2 & 0x1) { | ||
255 | + env->pmsav8.rlar[M_REG_NS][index] = value; | ||
256 | + } else { | ||
257 | + env->pmsav8.rbar[M_REG_NS][index] = value; | ||
258 | + } | ||
259 | + } | ||
260 | +} | ||
261 | + | ||
262 | +static uint64_t pmsav8r_regn_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
263 | +{ | ||
264 | + ARMCPU *cpu = env_archcpu(env); | ||
265 | + uint8_t index = (extract32(ri->opc0, 0, 1) << 4) | | ||
266 | + (extract32(ri->crm, 0, 3) << 1) | extract32(ri->opc2, 2, 1); | ||
267 | + | ||
268 | + if (ri->opc1 & 4) { | ||
269 | + if (index >= cpu->pmsav8r_hdregion) { | ||
270 | + return 0x0; | ||
271 | + } | ||
272 | + if (ri->opc2 & 0x1) { | ||
273 | + return env->pmsav8.hprlar[index]; | ||
274 | + } else { | ||
275 | + return env->pmsav8.hprbar[index]; | ||
276 | + } | ||
277 | + } else { | ||
278 | + if (index >= cpu->pmsav7_dregion) { | ||
279 | + return 0x0; | ||
280 | + } | ||
281 | + if (ri->opc2 & 0x1) { | ||
282 | + return env->pmsav8.rlar[M_REG_NS][index]; | ||
283 | + } else { | ||
284 | + return env->pmsav8.rbar[M_REG_NS][index]; | ||
285 | + } | ||
286 | + } | ||
287 | +} | ||
288 | + | ||
289 | +static const ARMCPRegInfo pmsav8r_cp_reginfo[] = { | ||
290 | + { .name = "PRBAR", | ||
291 | + .cp = 15, .opc1 = 0, .crn = 6, .crm = 3, .opc2 = 0, | ||
292 | + .access = PL1_RW, .type = ARM_CP_NO_RAW, | ||
293 | + .accessfn = access_tvm_trvm, | ||
294 | + .readfn = prbar_read, .writefn = prbar_write }, | ||
295 | + { .name = "PRLAR", | ||
296 | + .cp = 15, .opc1 = 0, .crn = 6, .crm = 3, .opc2 = 1, | ||
297 | + .access = PL1_RW, .type = ARM_CP_NO_RAW, | ||
298 | + .accessfn = access_tvm_trvm, | ||
299 | + .readfn = prlar_read, .writefn = prlar_write }, | ||
300 | + { .name = "PRSELR", .resetvalue = 0, | ||
301 | + .cp = 15, .opc1 = 0, .crn = 6, .crm = 2, .opc2 = 1, | ||
302 | + .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
303 | + .writefn = prselr_write, | ||
304 | + .fieldoffset = offsetof(CPUARMState, pmsav7.rnr[M_REG_NS]) }, | ||
305 | + { .name = "HPRBAR", .resetvalue = 0, | ||
306 | + .cp = 15, .opc1 = 4, .crn = 6, .crm = 3, .opc2 = 0, | ||
307 | + .access = PL2_RW, .type = ARM_CP_NO_RAW, | ||
308 | + .readfn = hprbar_read, .writefn = hprbar_write }, | ||
309 | + { .name = "HPRLAR", | ||
310 | + .cp = 15, .opc1 = 4, .crn = 6, .crm = 3, .opc2 = 1, | ||
311 | + .access = PL2_RW, .type = ARM_CP_NO_RAW, | ||
312 | + .readfn = hprlar_read, .writefn = hprlar_write }, | ||
313 | + { .name = "HPRSELR", .resetvalue = 0, | ||
314 | + .cp = 15, .opc1 = 4, .crn = 6, .crm = 2, .opc2 = 1, | ||
315 | + .access = PL2_RW, | ||
316 | + .writefn = hprselr_write, | ||
317 | + .fieldoffset = offsetof(CPUARMState, pmsav8.hprselr) }, | ||
318 | + { .name = "HPRENR", | ||
319 | + .cp = 15, .opc1 = 4, .crn = 6, .crm = 1, .opc2 = 1, | ||
320 | + .access = PL2_RW, .type = ARM_CP_NO_RAW, | ||
321 | + .readfn = hprenr_read, .writefn = hprenr_write }, | ||
322 | +}; | ||
323 | + | ||
324 | static const ARMCPRegInfo pmsav7_cp_reginfo[] = { | ||
325 | /* Reset for all these registers is handled in arm_cpu_reset(), | ||
326 | * because the PMSAv7 is also used by M-profile CPUs, which do | ||
327 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
328 | .access = PL1_R, .type = ARM_CP_CONST, | ||
329 | .resetvalue = cpu->pmsav7_dregion << 8 | ||
330 | }; | ||
331 | + /* HMPUIR is specific to PMSA V8 */ | ||
332 | + ARMCPRegInfo id_hmpuir_reginfo = { | ||
333 | + .name = "HMPUIR", | ||
334 | + .cp = 15, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 4, | ||
335 | + .access = PL2_R, .type = ARM_CP_CONST, | ||
336 | + .resetvalue = cpu->pmsav8r_hdregion | ||
337 | + }; | ||
338 | static const ARMCPRegInfo crn0_wi_reginfo = { | ||
339 | .name = "CRN0_WI", .cp = 15, .crn = 0, .crm = CP_ANY, | ||
340 | .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_W, | ||
341 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
342 | define_arm_cp_regs(cpu, id_cp_reginfo); | ||
343 | if (!arm_feature(env, ARM_FEATURE_PMSA)) { | ||
344 | define_one_arm_cp_reg(cpu, &id_tlbtr_reginfo); | ||
345 | + } else if (arm_feature(env, ARM_FEATURE_PMSA) && | ||
346 | + arm_feature(env, ARM_FEATURE_V8)) { | ||
347 | + uint32_t i = 0; | ||
348 | + char *tmp_string; | ||
349 | + | ||
350 | + define_one_arm_cp_reg(cpu, &id_mpuir_reginfo); | ||
351 | + define_one_arm_cp_reg(cpu, &id_hmpuir_reginfo); | ||
352 | + define_arm_cp_regs(cpu, pmsav8r_cp_reginfo); | ||
353 | + | ||
354 | + /* Register alias is only valid for first 32 indexes */ | ||
355 | + for (i = 0; i < MIN(cpu->pmsav7_dregion, 32); ++i) { | ||
356 | + uint8_t crm = 0b1000 | extract32(i, 1, 3); | ||
357 | + uint8_t opc1 = extract32(i, 4, 1); | ||
358 | + uint8_t opc2 = extract32(i, 0, 1) << 2; | ||
359 | + | ||
360 | + tmp_string = g_strdup_printf("PRBAR%u", i); | ||
361 | + ARMCPRegInfo tmp_prbarn_reginfo = { | ||
362 | + .name = tmp_string, .type = ARM_CP_ALIAS | ARM_CP_NO_RAW, | ||
363 | + .cp = 15, .opc1 = opc1, .crn = 6, .crm = crm, .opc2 = opc2, | ||
364 | + .access = PL1_RW, .resetvalue = 0, | ||
365 | + .accessfn = access_tvm_trvm, | ||
366 | + .writefn = pmsav8r_regn_write, .readfn = pmsav8r_regn_read | ||
367 | + }; | ||
368 | + define_one_arm_cp_reg(cpu, &tmp_prbarn_reginfo); | ||
369 | + g_free(tmp_string); | ||
370 | + | ||
371 | + opc2 = extract32(i, 0, 1) << 2 | 0x1; | ||
372 | + tmp_string = g_strdup_printf("PRLAR%u", i); | ||
373 | + ARMCPRegInfo tmp_prlarn_reginfo = { | ||
374 | + .name = tmp_string, .type = ARM_CP_ALIAS | ARM_CP_NO_RAW, | ||
375 | + .cp = 15, .opc1 = opc1, .crn = 6, .crm = crm, .opc2 = opc2, | ||
376 | + .access = PL1_RW, .resetvalue = 0, | ||
377 | + .accessfn = access_tvm_trvm, | ||
378 | + .writefn = pmsav8r_regn_write, .readfn = pmsav8r_regn_read | ||
379 | + }; | ||
380 | + define_one_arm_cp_reg(cpu, &tmp_prlarn_reginfo); | ||
381 | + g_free(tmp_string); | ||
382 | + } | ||
383 | + | ||
384 | + /* Register alias is only valid for first 32 indexes */ | ||
385 | + for (i = 0; i < MIN(cpu->pmsav8r_hdregion, 32); ++i) { | ||
386 | + uint8_t crm = 0b1000 | extract32(i, 1, 3); | ||
387 | + uint8_t opc1 = 0b100 | extract32(i, 4, 1); | ||
388 | + uint8_t opc2 = extract32(i, 0, 1) << 2; | ||
389 | + | ||
390 | + tmp_string = g_strdup_printf("HPRBAR%u", i); | ||
391 | + ARMCPRegInfo tmp_hprbarn_reginfo = { | ||
392 | + .name = tmp_string, | ||
393 | + .type = ARM_CP_NO_RAW, | ||
394 | + .cp = 15, .opc1 = opc1, .crn = 6, .crm = crm, .opc2 = opc2, | ||
395 | + .access = PL2_RW, .resetvalue = 0, | ||
396 | + .writefn = pmsav8r_regn_write, .readfn = pmsav8r_regn_read | ||
397 | + }; | ||
398 | + define_one_arm_cp_reg(cpu, &tmp_hprbarn_reginfo); | ||
399 | + g_free(tmp_string); | ||
400 | + | ||
401 | + opc2 = extract32(i, 0, 1) << 2 | 0x1; | ||
402 | + tmp_string = g_strdup_printf("HPRLAR%u", i); | ||
403 | + ARMCPRegInfo tmp_hprlarn_reginfo = { | ||
404 | + .name = tmp_string, | ||
405 | + .type = ARM_CP_NO_RAW, | ||
406 | + .cp = 15, .opc1 = opc1, .crn = 6, .crm = crm, .opc2 = opc2, | ||
407 | + .access = PL2_RW, .resetvalue = 0, | ||
408 | + .writefn = pmsav8r_regn_write, .readfn = pmsav8r_regn_read | ||
409 | + }; | ||
410 | + define_one_arm_cp_reg(cpu, &tmp_hprlarn_reginfo); | ||
411 | + g_free(tmp_string); | ||
412 | + } | ||
413 | } else if (arm_feature(env, ARM_FEATURE_V7)) { | ||
414 | define_one_arm_cp_reg(cpu, &id_mpuir_reginfo); | ||
415 | } | ||
416 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
417 | sctlr.type |= ARM_CP_SUPPRESS_TB_END; | ||
418 | } | ||
419 | define_one_arm_cp_reg(cpu, &sctlr); | ||
420 | + | ||
421 | + if (arm_feature(env, ARM_FEATURE_PMSA) && | ||
422 | + arm_feature(env, ARM_FEATURE_V8)) { | ||
423 | + ARMCPRegInfo vsctlr = { | ||
424 | + .name = "VSCTLR", .state = ARM_CP_STATE_AA32, | ||
425 | + .cp = 15, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 0, | ||
426 | + .access = PL2_RW, .resetvalue = 0x0, | ||
427 | + .fieldoffset = offsetoflow32(CPUARMState, cp15.vsctlr), | ||
428 | + }; | ||
429 | + define_one_arm_cp_reg(cpu, &vsctlr); | ||
430 | + } | ||
125 | } | 431 | } |
126 | 432 | ||
127 | - u32p += env->pmsav7.rnr; | 433 | if (cpu_isar_feature(aa64_lor, cpu)) { |
128 | + u32p += env->pmsav7.rnr[M_REG_NS]; | ||
129 | return *u32p; | ||
130 | } | ||
131 | |||
132 | @@ -XXX,XX +XXX,XX @@ static void pmsav7_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
133 | return; | ||
134 | } | ||
135 | |||
136 | - u32p += env->pmsav7.rnr; | ||
137 | + u32p += env->pmsav7.rnr[M_REG_NS]; | ||
138 | tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
139 | *u32p = value; | ||
140 | } | ||
141 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pmsav7_cp_reginfo[] = { | ||
142 | .resetfn = arm_cp_reset_ignore }, | ||
143 | { .name = "RGNR", .cp = 15, .crn = 6, .opc1 = 0, .crm = 2, .opc2 = 0, | ||
144 | .access = PL1_RW, | ||
145 | - .fieldoffset = offsetof(CPUARMState, pmsav7.rnr), | ||
146 | + .fieldoffset = offsetof(CPUARMState, pmsav7.rnr[M_REG_NS]), | ||
147 | .writefn = pmsav7_rgnr_write, | ||
148 | .resetfn = arm_cp_reset_ignore }, | ||
149 | REGINFO_SENTINEL | ||
150 | diff --git a/target/arm/machine.c b/target/arm/machine.c | 434 | diff --git a/target/arm/machine.c b/target/arm/machine.c |
151 | index XXXXXXX..XXXXXXX 100644 | 435 | index XXXXXXX..XXXXXXX 100644 |
152 | --- a/target/arm/machine.c | 436 | --- a/target/arm/machine.c |
153 | +++ b/target/arm/machine.c | 437 | +++ b/target/arm/machine.c |
154 | @@ -XXX,XX +XXX,XX @@ static bool pmsav7_rgnr_vmstate_validate(void *opaque, int version_id) | 438 | @@ -XXX,XX +XXX,XX @@ static bool pmsav8_needed(void *opaque) |
155 | { | 439 | arm_feature(env, ARM_FEATURE_V8); |
156 | ARMCPU *cpu = opaque; | ||
157 | |||
158 | - return cpu->env.pmsav7.rnr < cpu->pmsav7_dregion; | ||
159 | + return cpu->env.pmsav7.rnr[M_REG_NS] < cpu->pmsav7_dregion; | ||
160 | } | 440 | } |
161 | 441 | ||
162 | static const VMStateDescription vmstate_pmsav7 = { | 442 | +static bool pmsav8r_needed(void *opaque) |
163 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_pmsav7_rnr = { | 443 | +{ |
164 | .minimum_version_id = 1, | 444 | + ARMCPU *cpu = opaque; |
165 | .needed = pmsav7_rnr_needed, | 445 | + CPUARMState *env = &cpu->env; |
166 | .fields = (VMStateField[]) { | 446 | + |
167 | - VMSTATE_UINT32(env.pmsav7.rnr, ARMCPU), | 447 | + return arm_feature(env, ARM_FEATURE_PMSA) && |
168 | + VMSTATE_UINT32(env.pmsav7.rnr[M_REG_NS], ARMCPU), | 448 | + arm_feature(env, ARM_FEATURE_V8) && |
449 | + !arm_feature(env, ARM_FEATURE_M); | ||
450 | +} | ||
451 | + | ||
452 | +static const VMStateDescription vmstate_pmsav8r = { | ||
453 | + .name = "cpu/pmsav8/pmsav8r", | ||
454 | + .version_id = 1, | ||
455 | + .minimum_version_id = 1, | ||
456 | + .needed = pmsav8r_needed, | ||
457 | + .fields = (VMStateField[]) { | ||
458 | + VMSTATE_VARRAY_UINT32(env.pmsav8.hprbar, ARMCPU, | ||
459 | + pmsav8r_hdregion, 0, vmstate_info_uint32, uint32_t), | ||
460 | + VMSTATE_VARRAY_UINT32(env.pmsav8.hprlar, ARMCPU, | ||
461 | + pmsav8r_hdregion, 0, vmstate_info_uint32, uint32_t), | ||
462 | + VMSTATE_END_OF_LIST() | ||
463 | + }, | ||
464 | +}; | ||
465 | + | ||
466 | static const VMStateDescription vmstate_pmsav8 = { | ||
467 | .name = "cpu/pmsav8", | ||
468 | .version_id = 1, | ||
469 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_pmsav8 = { | ||
470 | VMSTATE_UINT32(env.pmsav8.mair0[M_REG_NS], ARMCPU), | ||
471 | VMSTATE_UINT32(env.pmsav8.mair1[M_REG_NS], ARMCPU), | ||
169 | VMSTATE_END_OF_LIST() | 472 | VMSTATE_END_OF_LIST() |
473 | + }, | ||
474 | + .subsections = (const VMStateDescription * []) { | ||
475 | + &vmstate_pmsav8r, | ||
476 | + NULL | ||
170 | } | 477 | } |
171 | }; | 478 | }; |
172 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_pmsav8 = { | 479 | |
173 | } | ||
174 | }; | ||
175 | |||
176 | +static bool s_rnr_vmstate_validate(void *opaque, int version_id) | ||
177 | +{ | ||
178 | + ARMCPU *cpu = opaque; | ||
179 | + | ||
180 | + return cpu->env.pmsav7.rnr[M_REG_S] < cpu->pmsav7_dregion; | ||
181 | +} | ||
182 | + | ||
183 | static bool m_security_needed(void *opaque) | ||
184 | { | ||
185 | ARMCPU *cpu = opaque; | ||
186 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_security = { | ||
187 | 0, vmstate_info_uint32, uint32_t), | ||
188 | VMSTATE_VARRAY_UINT32(env.pmsav8.rlar[M_REG_S], ARMCPU, pmsav7_dregion, | ||
189 | 0, vmstate_info_uint32, uint32_t), | ||
190 | + VMSTATE_UINT32(env.pmsav7.rnr[M_REG_S], ARMCPU), | ||
191 | + VMSTATE_VALIDATE("secure MPU_RNR is valid", s_rnr_vmstate_validate), | ||
192 | VMSTATE_END_OF_LIST() | ||
193 | } | ||
194 | }; | ||
195 | -- | 480 | -- |
196 | 2.7.4 | 481 | 2.25.1 |
197 | 482 | ||
198 | 483 | diff view generated by jsdifflib |
1 | Make the MPU registers MPU_MAIR0 and MPU_MAIR1 banked if v8M security | 1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
---|---|---|---|
2 | extensions are enabled. | 2 | |
3 | 3 | Add PMSAv8r translation. | |
4 | We can freely add more items to vmstate_m_security without | 4 | |
5 | breaking migration compatibility, because no CPU currently | 5 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
6 | has the ARM_FEATURE_M_SECURITY bit enabled and so this | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | subsection is not yet used by anything. | 7 | Message-id: 20221206102504.165775-7-tobias.roehmel@rwth-aachen.de |
8 | |||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 1503414539-28762-14-git-send-email-peter.maydell@linaro.org | ||
12 | --- | 9 | --- |
13 | target/arm/cpu.h | 4 ++-- | 10 | target/arm/ptw.c | 126 ++++++++++++++++++++++++++++++++++++++--------- |
14 | hw/intc/armv7m_nvic.c | 8 ++++---- | 11 | 1 file changed, 104 insertions(+), 22 deletions(-) |
15 | target/arm/cpu.c | 26 ++++++++++++++++++++------ | 12 | |
16 | target/arm/helper.c | 11 ++++++----- | 13 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
17 | target/arm/machine.c | 12 ++++++++---- | ||
18 | 5 files changed, 40 insertions(+), 21 deletions(-) | ||
19 | |||
20 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/cpu.h | 15 | --- a/target/arm/ptw.c |
23 | +++ b/target/arm/cpu.h | 16 | +++ b/target/arm/ptw.c |
24 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 17 | @@ -XXX,XX +XXX,XX @@ static bool pmsav7_use_background_region(ARMCPU *cpu, ARMMMUIdx mmu_idx, |
25 | * pmsav7.rnr (region number register) | 18 | |
26 | * pmsav7_dregion (number of configured regions) | 19 | if (arm_feature(env, ARM_FEATURE_M)) { |
27 | */ | 20 | return env->v7m.mpu_ctrl[is_secure] & R_V7M_MPU_CTRL_PRIVDEFENA_MASK; |
28 | - uint32_t *rbar; | 21 | - } else { |
29 | - uint32_t *rlar; | 22 | - return regime_sctlr(env, mmu_idx) & SCTLR_BR; |
30 | + uint32_t *rbar[2]; | 23 | } |
31 | + uint32_t *rlar[2]; | 24 | + |
32 | uint32_t mair0[2]; | 25 | + if (mmu_idx == ARMMMUIdx_Stage2) { |
33 | uint32_t mair1[2]; | 26 | + return false; |
34 | } pmsav8; | 27 | + } |
35 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 28 | + |
36 | index XXXXXXX..XXXXXXX 100644 | 29 | + return regime_sctlr(env, mmu_idx) & SCTLR_BR; |
37 | --- a/hw/intc/armv7m_nvic.c | 30 | } |
38 | +++ b/hw/intc/armv7m_nvic.c | 31 | |
39 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 32 | static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, |
40 | if (region >= cpu->pmsav7_dregion) { | 33 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, |
41 | return 0; | 34 | return !(result->f.prot & (1 << access_type)); |
42 | } | 35 | } |
43 | - return cpu->env.pmsav8.rbar[region]; | 36 | |
44 | + return cpu->env.pmsav8.rbar[attrs.secure][region]; | 37 | +static uint32_t *regime_rbar(CPUARMState *env, ARMMMUIdx mmu_idx, |
45 | } | 38 | + uint32_t secure) |
46 | 39 | +{ | |
47 | if (region >= cpu->pmsav7_dregion) { | 40 | + if (regime_el(env, mmu_idx) == 2) { |
48 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 41 | + return env->pmsav8.hprbar; |
49 | if (region >= cpu->pmsav7_dregion) { | 42 | + } else { |
50 | return 0; | 43 | + return env->pmsav8.rbar[secure]; |
51 | } | 44 | + } |
52 | - return cpu->env.pmsav8.rlar[region]; | 45 | +} |
53 | + return cpu->env.pmsav8.rlar[attrs.secure][region]; | 46 | + |
54 | } | 47 | +static uint32_t *regime_rlar(CPUARMState *env, ARMMMUIdx mmu_idx, |
55 | 48 | + uint32_t secure) | |
56 | if (region >= cpu->pmsav7_dregion) { | 49 | +{ |
57 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | 50 | + if (regime_el(env, mmu_idx) == 2) { |
58 | if (region >= cpu->pmsav7_dregion) { | 51 | + return env->pmsav8.hprlar; |
59 | return; | 52 | + } else { |
60 | } | 53 | + return env->pmsav8.rlar[secure]; |
61 | - cpu->env.pmsav8.rbar[region] = value; | 54 | + } |
62 | + cpu->env.pmsav8.rbar[attrs.secure][region] = value; | 55 | +} |
63 | tlb_flush(CPU(cpu)); | 56 | + |
64 | return; | 57 | bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, |
65 | } | 58 | MMUAccessType access_type, ARMMMUIdx mmu_idx, |
66 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | 59 | bool secure, GetPhysAddrResult *result, |
67 | if (region >= cpu->pmsav7_dregion) { | 60 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, |
68 | return; | ||
69 | } | ||
70 | - cpu->env.pmsav8.rlar[region] = value; | ||
71 | + cpu->env.pmsav8.rlar[attrs.secure][region] = value; | ||
72 | tlb_flush(CPU(cpu)); | ||
73 | return; | ||
74 | } | ||
75 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
76 | index XXXXXXX..XXXXXXX 100644 | ||
77 | --- a/target/arm/cpu.c | ||
78 | +++ b/target/arm/cpu.c | ||
79 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | ||
80 | if (arm_feature(env, ARM_FEATURE_PMSA)) { | ||
81 | if (cpu->pmsav7_dregion > 0) { | ||
82 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
83 | - memset(env->pmsav8.rbar, 0, | ||
84 | - sizeof(*env->pmsav8.rbar) * cpu->pmsav7_dregion); | ||
85 | - memset(env->pmsav8.rlar, 0, | ||
86 | - sizeof(*env->pmsav8.rlar) * cpu->pmsav7_dregion); | ||
87 | + memset(env->pmsav8.rbar[M_REG_NS], 0, | ||
88 | + sizeof(*env->pmsav8.rbar[M_REG_NS]) | ||
89 | + * cpu->pmsav7_dregion); | ||
90 | + memset(env->pmsav8.rlar[M_REG_NS], 0, | ||
91 | + sizeof(*env->pmsav8.rlar[M_REG_NS]) | ||
92 | + * cpu->pmsav7_dregion); | ||
93 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
94 | + memset(env->pmsav8.rbar[M_REG_S], 0, | ||
95 | + sizeof(*env->pmsav8.rbar[M_REG_S]) | ||
96 | + * cpu->pmsav7_dregion); | ||
97 | + memset(env->pmsav8.rlar[M_REG_S], 0, | ||
98 | + sizeof(*env->pmsav8.rlar[M_REG_S]) | ||
99 | + * cpu->pmsav7_dregion); | ||
100 | + } | ||
101 | } else if (arm_feature(env, ARM_FEATURE_V7)) { | ||
102 | memset(env->pmsav7.drbar, 0, | ||
103 | sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion); | ||
104 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
105 | if (nr) { | ||
106 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
107 | /* PMSAv8 */ | ||
108 | - env->pmsav8.rbar = g_new0(uint32_t, nr); | ||
109 | - env->pmsav8.rlar = g_new0(uint32_t, nr); | ||
110 | + env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr); | ||
111 | + env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr); | ||
112 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
113 | + env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr); | ||
114 | + env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr); | ||
115 | + } | ||
116 | } else { | ||
117 | env->pmsav7.drbar = g_new0(uint32_t, nr); | ||
118 | env->pmsav7.drsr = g_new0(uint32_t, nr); | ||
119 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
120 | index XXXXXXX..XXXXXXX 100644 | ||
121 | --- a/target/arm/helper.c | ||
122 | +++ b/target/arm/helper.c | ||
123 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address, | ||
124 | { | ||
125 | ARMCPU *cpu = arm_env_get_cpu(env); | ||
126 | bool is_user = regime_is_user(env, mmu_idx); | ||
127 | + uint32_t secure = regime_is_secure(env, mmu_idx); | ||
128 | int n; | ||
129 | int matchregion = -1; | ||
130 | bool hit = false; | 61 | bool hit = false; |
131 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address, | 62 | uint32_t addr_page_base = address & TARGET_PAGE_MASK; |
132 | * with bits [4:0] all zeroes, but the limit address is bits | 63 | uint32_t addr_page_limit = addr_page_base + (TARGET_PAGE_SIZE - 1); |
133 | * [31:5] from the register with bits [4:0] all ones. | 64 | + int region_counter; |
65 | + | ||
66 | + if (regime_el(env, mmu_idx) == 2) { | ||
67 | + region_counter = cpu->pmsav8r_hdregion; | ||
68 | + } else { | ||
69 | + region_counter = cpu->pmsav7_dregion; | ||
70 | + } | ||
71 | |||
72 | result->f.lg_page_size = TARGET_PAGE_BITS; | ||
73 | result->f.phys_addr = address; | ||
74 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
75 | *mregion = -1; | ||
76 | } | ||
77 | |||
78 | + if (mmu_idx == ARMMMUIdx_Stage2) { | ||
79 | + fi->stage2 = true; | ||
80 | + } | ||
81 | + | ||
82 | /* | ||
83 | * Unlike the ARM ARM pseudocode, we don't need to check whether this | ||
84 | * was an exception vector read from the vector table (which is always | ||
85 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
86 | hit = true; | ||
87 | } | ||
88 | |||
89 | - for (n = (int)cpu->pmsav7_dregion - 1; n >= 0; n--) { | ||
90 | + uint32_t bitmask; | ||
91 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
92 | + bitmask = 0x1f; | ||
93 | + } else { | ||
94 | + bitmask = 0x3f; | ||
95 | + fi->level = 0; | ||
96 | + } | ||
97 | + | ||
98 | + for (n = region_counter - 1; n >= 0; n--) { | ||
99 | /* region search */ | ||
100 | /* | ||
101 | - * Note that the base address is bits [31:5] from the register | ||
102 | - * with bits [4:0] all zeroes, but the limit address is bits | ||
103 | - * [31:5] from the register with bits [4:0] all ones. | ||
104 | + * Note that the base address is bits [31:x] from the register | ||
105 | + * with bits [x-1:0] all zeroes, but the limit address is bits | ||
106 | + * [31:x] from the register with bits [x:0] all ones. Where x is | ||
107 | + * 5 for Cortex-M and 6 for Cortex-R | ||
134 | */ | 108 | */ |
135 | - uint32_t base = env->pmsav8.rbar[n] & ~0x1f; | 109 | - uint32_t base = env->pmsav8.rbar[secure][n] & ~0x1f; |
136 | - uint32_t limit = env->pmsav8.rlar[n] | 0x1f; | 110 | - uint32_t limit = env->pmsav8.rlar[secure][n] | 0x1f; |
137 | + uint32_t base = env->pmsav8.rbar[secure][n] & ~0x1f; | 111 | + uint32_t base = regime_rbar(env, mmu_idx, secure)[n] & ~bitmask; |
138 | + uint32_t limit = env->pmsav8.rlar[secure][n] | 0x1f; | 112 | + uint32_t limit = regime_rlar(env, mmu_idx, secure)[n] | bitmask; |
139 | 113 | ||
140 | - if (!(env->pmsav8.rlar[n] & 0x1)) { | 114 | - if (!(env->pmsav8.rlar[secure][n] & 0x1)) { |
141 | + if (!(env->pmsav8.rlar[secure][n] & 0x1)) { | 115 | + if (!(regime_rlar(env, mmu_idx, secure)[n] & 0x1)) { |
142 | /* Region disabled */ | 116 | /* Region disabled */ |
143 | continue; | 117 | continue; |
144 | } | 118 | } |
145 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address, | 119 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, |
120 | * PMSAv7 where highest-numbered-region wins) | ||
121 | */ | ||
122 | fi->type = ARMFault_Permission; | ||
123 | - fi->level = 1; | ||
124 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
125 | + fi->level = 1; | ||
126 | + } | ||
127 | return true; | ||
128 | } | ||
129 | |||
130 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
131 | } | ||
132 | |||
133 | if (!hit) { | ||
134 | - /* background fault */ | ||
135 | - fi->type = ARMFault_Background; | ||
136 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
137 | + fi->type = ARMFault_Background; | ||
138 | + } else { | ||
139 | + fi->type = ARMFault_Permission; | ||
140 | + } | ||
141 | return true; | ||
142 | } | ||
143 | |||
144 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
146 | /* hit using the background region */ | 145 | /* hit using the background region */ |
147 | get_phys_addr_pmsav7_default(env, mmu_idx, address, prot); | 146 | get_phys_addr_pmsav7_default(env, mmu_idx, address, &result->f.prot); |
148 | } else { | 147 | } else { |
149 | - uint32_t ap = extract32(env->pmsav8.rbar[matchregion], 1, 2); | 148 | - uint32_t ap = extract32(env->pmsav8.rbar[secure][matchregion], 1, 2); |
150 | - uint32_t xn = extract32(env->pmsav8.rbar[matchregion], 0, 1); | 149 | - uint32_t xn = extract32(env->pmsav8.rbar[secure][matchregion], 0, 1); |
151 | + uint32_t ap = extract32(env->pmsav8.rbar[secure][matchregion], 1, 2); | 150 | + uint32_t matched_rbar = regime_rbar(env, mmu_idx, secure)[matchregion]; |
152 | + uint32_t xn = extract32(env->pmsav8.rbar[secure][matchregion], 0, 1); | 151 | + uint32_t matched_rlar = regime_rlar(env, mmu_idx, secure)[matchregion]; |
152 | + uint32_t ap = extract32(matched_rbar, 1, 2); | ||
153 | + uint32_t xn = extract32(matched_rbar, 0, 1); | ||
154 | bool pxn = false; | ||
155 | |||
156 | if (arm_feature(env, ARM_FEATURE_V8_1M)) { | ||
157 | - pxn = extract32(env->pmsav8.rlar[secure][matchregion], 4, 1); | ||
158 | + pxn = extract32(matched_rlar, 4, 1); | ||
159 | } | ||
153 | 160 | ||
154 | if (m_is_system_region(env, address)) { | 161 | if (m_is_system_region(env, address)) { |
155 | /* System space is always execute never */ | 162 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, |
156 | diff --git a/target/arm/machine.c b/target/arm/machine.c | 163 | xn = 1; |
157 | index XXXXXXX..XXXXXXX 100644 | 164 | } |
158 | --- a/target/arm/machine.c | 165 | |
159 | +++ b/target/arm/machine.c | 166 | - result->f.prot = simple_ap_to_rw_prot(env, mmu_idx, ap); |
160 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_pmsav8 = { | 167 | + if (regime_el(env, mmu_idx) == 2) { |
161 | .minimum_version_id = 1, | 168 | + result->f.prot = simple_ap_to_rw_prot_is_user(ap, |
162 | .needed = pmsav8_needed, | 169 | + mmu_idx != ARMMMUIdx_E2); |
163 | .fields = (VMStateField[]) { | 170 | + } else { |
164 | - VMSTATE_VARRAY_UINT32(env.pmsav8.rbar, ARMCPU, pmsav7_dregion, 0, | 171 | + result->f.prot = simple_ap_to_rw_prot(env, mmu_idx, ap); |
165 | - vmstate_info_uint32, uint32_t), | 172 | + } |
166 | - VMSTATE_VARRAY_UINT32(env.pmsav8.rlar, ARMCPU, pmsav7_dregion, 0, | 173 | + |
167 | - vmstate_info_uint32, uint32_t), | 174 | + if (!arm_feature(env, ARM_FEATURE_M)) { |
168 | + VMSTATE_VARRAY_UINT32(env.pmsav8.rbar[M_REG_NS], ARMCPU, pmsav7_dregion, | 175 | + uint8_t attrindx = extract32(matched_rlar, 1, 3); |
169 | + 0, vmstate_info_uint32, uint32_t), | 176 | + uint64_t mair = env->cp15.mair_el[regime_el(env, mmu_idx)]; |
170 | + VMSTATE_VARRAY_UINT32(env.pmsav8.rlar[M_REG_NS], ARMCPU, pmsav7_dregion, | 177 | + uint8_t sh = extract32(matched_rlar, 3, 2); |
171 | + 0, vmstate_info_uint32, uint32_t), | 178 | + |
172 | VMSTATE_UINT32(env.pmsav8.mair0[M_REG_NS], ARMCPU), | 179 | + if (regime_sctlr(env, mmu_idx) & SCTLR_WXN && |
173 | VMSTATE_UINT32(env.pmsav8.mair1[M_REG_NS], ARMCPU), | 180 | + result->f.prot & PAGE_WRITE && mmu_idx != ARMMMUIdx_Stage2) { |
174 | VMSTATE_END_OF_LIST() | 181 | + xn = 0x1; |
175 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_security = { | 182 | + } |
176 | VMSTATE_UINT32(env.v7m.vecbase[M_REG_S], ARMCPU), | 183 | + |
177 | VMSTATE_UINT32(env.pmsav8.mair0[M_REG_S], ARMCPU), | 184 | + if ((regime_el(env, mmu_idx) == 1) && |
178 | VMSTATE_UINT32(env.pmsav8.mair1[M_REG_S], ARMCPU), | 185 | + regime_sctlr(env, mmu_idx) & SCTLR_UWXN && ap == 0x1) { |
179 | + VMSTATE_VARRAY_UINT32(env.pmsav8.rbar[M_REG_S], ARMCPU, pmsav7_dregion, | 186 | + pxn = 0x1; |
180 | + 0, vmstate_info_uint32, uint32_t), | 187 | + } |
181 | + VMSTATE_VARRAY_UINT32(env.pmsav8.rlar[M_REG_S], ARMCPU, pmsav7_dregion, | 188 | + |
182 | + 0, vmstate_info_uint32, uint32_t), | 189 | + result->cacheattrs.is_s2_format = false; |
183 | VMSTATE_END_OF_LIST() | 190 | + result->cacheattrs.attrs = extract64(mair, attrindx * 8, 8); |
184 | } | 191 | + result->cacheattrs.shareability = sh; |
185 | }; | 192 | + } |
193 | + | ||
194 | if (result->f.prot && !xn && !(pxn && !is_user)) { | ||
195 | result->f.prot |= PAGE_EXEC; | ||
196 | } | ||
197 | - /* | ||
198 | - * We don't need to look the attribute up in the MAIR0/MAIR1 | ||
199 | - * registers because that only tells us about cacheability. | ||
200 | - */ | ||
201 | + | ||
202 | if (mregion) { | ||
203 | *mregion = matchregion; | ||
204 | } | ||
205 | } | ||
206 | |||
207 | fi->type = ARMFault_Permission; | ||
208 | - fi->level = 1; | ||
209 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
210 | + fi->level = 1; | ||
211 | + } | ||
212 | return !(result->f.prot & (1 << access_type)); | ||
213 | } | ||
214 | |||
215 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, | ||
216 | cacheattrs1 = result->cacheattrs; | ||
217 | memset(result, 0, sizeof(*result)); | ||
218 | |||
219 | - ret = get_phys_addr_lpae(env, ptw, ipa, access_type, is_el0, result, fi); | ||
220 | + if (arm_feature(env, ARM_FEATURE_PMSA)) { | ||
221 | + ret = get_phys_addr_pmsav8(env, ipa, access_type, | ||
222 | + ptw->in_mmu_idx, is_secure, result, fi); | ||
223 | + } else { | ||
224 | + ret = get_phys_addr_lpae(env, ptw, ipa, access_type, | ||
225 | + is_el0, result, fi); | ||
226 | + } | ||
227 | fi->s2addr = ipa; | ||
228 | |||
229 | /* Combine the S1 and S2 perms. */ | ||
186 | -- | 230 | -- |
187 | 2.7.4 | 231 | 2.25.1 |
188 | 232 | ||
189 | 233 | diff view generated by jsdifflib |
1 | Implement the behavioural side of the new PMSAv8 specification. | 1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
---|---|---|---|
2 | 2 | ||
3 | All constants are taken from the ARM Cortex-R52 Processor TRM Revision: r1p3 | ||
4 | |||
5 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Message-id: 20221206102504.165775-8-tobias.roehmel@rwth-aachen.de | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 1503414539-28762-3-git-send-email-peter.maydell@linaro.org | ||
6 | --- | 9 | --- |
7 | target/arm/helper.c | 111 +++++++++++++++++++++++++++++++++++++++++++++++++++- | 10 | target/arm/cpu_tcg.c | 42 ++++++++++++++++++++++++++++++++++++++++++ |
8 | 1 file changed, 110 insertions(+), 1 deletion(-) | 11 | 1 file changed, 42 insertions(+) |
9 | 12 | ||
10 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 13 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c |
11 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/target/arm/helper.c | 15 | --- a/target/arm/cpu_tcg.c |
13 | +++ b/target/arm/helper.c | 16 | +++ b/target/arm/cpu_tcg.c |
14 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | 17 | @@ -XXX,XX +XXX,XX @@ static void cortex_r5_initfn(Object *obj) |
15 | return !(*prot & (1 << access_type)); | 18 | define_arm_cp_regs(cpu, cortexr5_cp_reginfo); |
16 | } | 19 | } |
17 | 20 | ||
18 | +static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address, | 21 | +static void cortex_r52_initfn(Object *obj) |
19 | + MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
20 | + hwaddr *phys_ptr, int *prot, uint32_t *fsr) | ||
21 | +{ | 22 | +{ |
22 | + ARMCPU *cpu = arm_env_get_cpu(env); | 23 | + ARMCPU *cpu = ARM_CPU(obj); |
23 | + bool is_user = regime_is_user(env, mmu_idx); | ||
24 | + int n; | ||
25 | + int matchregion = -1; | ||
26 | + bool hit = false; | ||
27 | + | 24 | + |
28 | + *phys_ptr = address; | 25 | + set_feature(&cpu->env, ARM_FEATURE_V8); |
29 | + *prot = 0; | 26 | + set_feature(&cpu->env, ARM_FEATURE_EL2); |
27 | + set_feature(&cpu->env, ARM_FEATURE_PMSA); | ||
28 | + set_feature(&cpu->env, ARM_FEATURE_NEON); | ||
29 | + set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); | ||
30 | + cpu->midr = 0x411fd133; /* r1p3 */ | ||
31 | + cpu->revidr = 0x00000000; | ||
32 | + cpu->reset_fpsid = 0x41034023; | ||
33 | + cpu->isar.mvfr0 = 0x10110222; | ||
34 | + cpu->isar.mvfr1 = 0x12111111; | ||
35 | + cpu->isar.mvfr2 = 0x00000043; | ||
36 | + cpu->ctr = 0x8144c004; | ||
37 | + cpu->reset_sctlr = 0x30c50838; | ||
38 | + cpu->isar.id_pfr0 = 0x00000131; | ||
39 | + cpu->isar.id_pfr1 = 0x10111001; | ||
40 | + cpu->isar.id_dfr0 = 0x03010006; | ||
41 | + cpu->id_afr0 = 0x00000000; | ||
42 | + cpu->isar.id_mmfr0 = 0x00211040; | ||
43 | + cpu->isar.id_mmfr1 = 0x40000000; | ||
44 | + cpu->isar.id_mmfr2 = 0x01200000; | ||
45 | + cpu->isar.id_mmfr3 = 0xf0102211; | ||
46 | + cpu->isar.id_mmfr4 = 0x00000010; | ||
47 | + cpu->isar.id_isar0 = 0x02101110; | ||
48 | + cpu->isar.id_isar1 = 0x13112111; | ||
49 | + cpu->isar.id_isar2 = 0x21232142; | ||
50 | + cpu->isar.id_isar3 = 0x01112131; | ||
51 | + cpu->isar.id_isar4 = 0x00010142; | ||
52 | + cpu->isar.id_isar5 = 0x00010001; | ||
53 | + cpu->isar.dbgdidr = 0x77168000; | ||
54 | + cpu->clidr = (1 << 27) | (1 << 24) | 0x3; | ||
55 | + cpu->ccsidr[0] = 0x700fe01a; /* 32KB L1 dcache */ | ||
56 | + cpu->ccsidr[1] = 0x201fe00a; /* 32KB L1 icache */ | ||
30 | + | 57 | + |
31 | + /* Unlike the ARM ARM pseudocode, we don't need to check whether this | 58 | + cpu->pmsav7_dregion = 16; |
32 | + * was an exception vector read from the vector table (which is always | 59 | + cpu->pmsav8r_hdregion = 16; |
33 | + * done using the default system address map), because those accesses | ||
34 | + * are done in arm_v7m_load_vector(), which always does a direct | ||
35 | + * read using address_space_ldl(), rather than going via this function. | ||
36 | + */ | ||
37 | + if (regime_translation_disabled(env, mmu_idx)) { /* MPU disabled */ | ||
38 | + hit = true; | ||
39 | + } else if (m_is_ppb_region(env, address)) { | ||
40 | + hit = true; | ||
41 | + } else if (pmsav7_use_background_region(cpu, mmu_idx, is_user)) { | ||
42 | + hit = true; | ||
43 | + } else { | ||
44 | + for (n = (int)cpu->pmsav7_dregion - 1; n >= 0; n--) { | ||
45 | + /* region search */ | ||
46 | + /* Note that the base address is bits [31:5] from the register | ||
47 | + * with bits [4:0] all zeroes, but the limit address is bits | ||
48 | + * [31:5] from the register with bits [4:0] all ones. | ||
49 | + */ | ||
50 | + uint32_t base = env->pmsav8.rbar[n] & ~0x1f; | ||
51 | + uint32_t limit = env->pmsav8.rlar[n] | 0x1f; | ||
52 | + | ||
53 | + if (!(env->pmsav8.rlar[n] & 0x1)) { | ||
54 | + /* Region disabled */ | ||
55 | + continue; | ||
56 | + } | ||
57 | + | ||
58 | + if (address < base || address > limit) { | ||
59 | + continue; | ||
60 | + } | ||
61 | + | ||
62 | + if (hit) { | ||
63 | + /* Multiple regions match -- always a failure (unlike | ||
64 | + * PMSAv7 where highest-numbered-region wins) | ||
65 | + */ | ||
66 | + *fsr = 0x00d; /* permission fault */ | ||
67 | + return true; | ||
68 | + } | ||
69 | + | ||
70 | + matchregion = n; | ||
71 | + hit = true; | ||
72 | + | ||
73 | + if (base & ~TARGET_PAGE_MASK) { | ||
74 | + qemu_log_mask(LOG_UNIMP, | ||
75 | + "MPU_RBAR[%d]: No support for MPU region base" | ||
76 | + "address of 0x%" PRIx32 ". Minimum alignment is " | ||
77 | + "%d\n", | ||
78 | + n, base, TARGET_PAGE_BITS); | ||
79 | + continue; | ||
80 | + } | ||
81 | + if ((limit + 1) & ~TARGET_PAGE_MASK) { | ||
82 | + qemu_log_mask(LOG_UNIMP, | ||
83 | + "MPU_RBAR[%d]: No support for MPU region limit" | ||
84 | + "address of 0x%" PRIx32 ". Minimum alignment is " | ||
85 | + "%d\n", | ||
86 | + n, limit, TARGET_PAGE_BITS); | ||
87 | + continue; | ||
88 | + } | ||
89 | + } | ||
90 | + } | ||
91 | + | ||
92 | + if (!hit) { | ||
93 | + /* background fault */ | ||
94 | + *fsr = 0; | ||
95 | + return true; | ||
96 | + } | ||
97 | + | ||
98 | + if (matchregion == -1) { | ||
99 | + /* hit using the background region */ | ||
100 | + get_phys_addr_pmsav7_default(env, mmu_idx, address, prot); | ||
101 | + } else { | ||
102 | + uint32_t ap = extract32(env->pmsav8.rbar[matchregion], 1, 2); | ||
103 | + uint32_t xn = extract32(env->pmsav8.rbar[matchregion], 0, 1); | ||
104 | + | ||
105 | + if (m_is_system_region(env, address)) { | ||
106 | + /* System space is always execute never */ | ||
107 | + xn = 1; | ||
108 | + } | ||
109 | + | ||
110 | + *prot = simple_ap_to_rw_prot(env, mmu_idx, ap); | ||
111 | + if (*prot && !xn) { | ||
112 | + *prot |= PAGE_EXEC; | ||
113 | + } | ||
114 | + /* We don't need to look the attribute up in the MAIR0/MAIR1 | ||
115 | + * registers because that only tells us about cacheability. | ||
116 | + */ | ||
117 | + } | ||
118 | + | ||
119 | + *fsr = 0x00d; /* Permission fault */ | ||
120 | + return !(*prot & (1 << access_type)); | ||
121 | +} | 60 | +} |
122 | + | 61 | + |
123 | static bool get_phys_addr_pmsav5(CPUARMState *env, uint32_t address, | 62 | static void cortex_r5f_initfn(Object *obj) |
124 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | 63 | { |
125 | hwaddr *phys_ptr, int *prot, uint32_t *fsr) | 64 | ARMCPU *cpu = ARM_CPU(obj); |
126 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr(CPUARMState *env, target_ulong address, | 65 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_tcg_cpus[] = { |
127 | bool ret; | 66 | .class_init = arm_v7m_class_init }, |
128 | *page_size = TARGET_PAGE_SIZE; | 67 | { .name = "cortex-r5", .initfn = cortex_r5_initfn }, |
129 | 68 | { .name = "cortex-r5f", .initfn = cortex_r5f_initfn }, | |
130 | - if (arm_feature(env, ARM_FEATURE_V7)) { | 69 | + { .name = "cortex-r52", .initfn = cortex_r52_initfn }, |
131 | + if (arm_feature(env, ARM_FEATURE_V8)) { | 70 | { .name = "ti925t", .initfn = ti925t_initfn }, |
132 | + /* PMSAv8 */ | 71 | { .name = "sa1100", .initfn = sa1100_initfn }, |
133 | + ret = get_phys_addr_pmsav8(env, address, access_type, mmu_idx, | 72 | { .name = "sa1110", .initfn = sa1110_initfn }, |
134 | + phys_ptr, prot, fsr); | ||
135 | + } else if (arm_feature(env, ARM_FEATURE_V7)) { | ||
136 | /* PMSAv7 */ | ||
137 | ret = get_phys_addr_pmsav7(env, address, access_type, mmu_idx, | ||
138 | phys_ptr, prot, fsr); | ||
139 | -- | 73 | -- |
140 | 2.7.4 | 74 | 2.25.1 |
141 | 75 | ||
142 | 76 | diff view generated by jsdifflib |
1 | From: Portia Stephens <portia.stephens@xilinx.com> | 1 | From: Alex Bennée <alex.bennee@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This adds a feature bit indicating support of the (trivial) Jazelle | 3 | The check semihosting_enabled() wants to know if the guest is |
4 | implementation if ARM_FEATURE_V6 is set or if the processor is arm926 | 4 | currently in user mode. Unlike the other cases the test was inverted |
5 | or arm1026. This fixes the issue that any BXJ instruction will | 5 | causing us to block semihosting calls in non-EL0 modes. |
6 | result in an illegal_op. BXJ instructions will now check if the | ||
7 | architecture supports ARM_FEATURE_JAZELLE. | ||
8 | 6 | ||
9 | Signed-off-by: Portia Stephens <portia.stephens@xilinx.com> | 7 | Cc: qemu-stable@nongnu.org |
10 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 8 | Fixes: 19b26317e9 (target/arm: Honour -semihosting-config userspace=on) |
11 | Message-id: 20170905211232.11092-1-portia.stephens@xilinx.com | 9 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> |
12 | [PMM: edited commit message and comment text a bit] | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 12 | --- |
16 | target/arm/cpu.h | 1 + | ||
17 | target/arm/cpu.c | 3 +++ | ||
18 | target/arm/translate.c | 2 +- | 13 | target/arm/translate.c | 2 +- |
19 | 3 files changed, 5 insertions(+), 1 deletion(-) | 14 | 1 file changed, 1 insertion(+), 1 deletion(-) |
20 | 15 | ||
21 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/target/arm/cpu.h | ||
24 | +++ b/target/arm/cpu.h | ||
25 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | ||
26 | ARM_FEATURE_PMU, /* has PMU support */ | ||
27 | ARM_FEATURE_VBAR, /* has cp15 VBAR */ | ||
28 | ARM_FEATURE_M_SECURITY, /* M profile Security Extension */ | ||
29 | + ARM_FEATURE_JAZELLE, /* has (trivial) Jazelle implementation */ | ||
30 | }; | ||
31 | |||
32 | static inline int arm_feature(CPUARMState *env, int feature) | ||
33 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/arm/cpu.c | ||
36 | +++ b/target/arm/cpu.c | ||
37 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
38 | } | ||
39 | if (arm_feature(env, ARM_FEATURE_V6)) { | ||
40 | set_feature(env, ARM_FEATURE_V5); | ||
41 | + set_feature(env, ARM_FEATURE_JAZELLE); | ||
42 | if (!arm_feature(env, ARM_FEATURE_M)) { | ||
43 | set_feature(env, ARM_FEATURE_AUXCR); | ||
44 | } | ||
45 | @@ -XXX,XX +XXX,XX @@ static void arm926_initfn(Object *obj) | ||
46 | set_feature(&cpu->env, ARM_FEATURE_VFP); | ||
47 | set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); | ||
48 | set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN); | ||
49 | + set_feature(&cpu->env, ARM_FEATURE_JAZELLE); | ||
50 | cpu->midr = 0x41069265; | ||
51 | cpu->reset_fpsid = 0x41011090; | ||
52 | cpu->ctr = 0x1dd20d2; | ||
53 | @@ -XXX,XX +XXX,XX @@ static void arm1026_initfn(Object *obj) | ||
54 | set_feature(&cpu->env, ARM_FEATURE_AUXCR); | ||
55 | set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); | ||
56 | set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN); | ||
57 | + set_feature(&cpu->env, ARM_FEATURE_JAZELLE); | ||
58 | cpu->midr = 0x4106a262; | ||
59 | cpu->reset_fpsid = 0x410110a0; | ||
60 | cpu->ctr = 0x1dd20d2; | ||
61 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 16 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
62 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
63 | --- a/target/arm/translate.c | 18 | --- a/target/arm/translate.c |
64 | +++ b/target/arm/translate.c | 19 | +++ b/target/arm/translate.c |
65 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ static inline void gen_hlt(DisasContext *s, int imm) |
66 | #define ENABLE_ARCH_5 arm_dc_feature(s, ARM_FEATURE_V5) | 21 | * semihosting, to provide some semblance of security |
67 | /* currently all emulated v5 cores are also v5TE, so don't bother */ | 22 | * (and for consistency with our 32-bit semihosting). |
68 | #define ENABLE_ARCH_5TE arm_dc_feature(s, ARM_FEATURE_V5) | 23 | */ |
69 | -#define ENABLE_ARCH_5J 0 | 24 | - if (semihosting_enabled(s->current_el != 0) && |
70 | +#define ENABLE_ARCH_5J arm_dc_feature(s, ARM_FEATURE_JAZELLE) | 25 | + if (semihosting_enabled(s->current_el == 0) && |
71 | #define ENABLE_ARCH_6 arm_dc_feature(s, ARM_FEATURE_V6) | 26 | (imm == (s->thumb ? 0x3c : 0xf000))) { |
72 | #define ENABLE_ARCH_6K arm_dc_feature(s, ARM_FEATURE_V6K) | 27 | gen_exception_internal_insn(s, EXCP_SEMIHOST); |
73 | #define ENABLE_ARCH_6T2 arm_dc_feature(s, ARM_FEATURE_THUMB2) | 28 | return; |
74 | -- | 29 | -- |
75 | 2.7.4 | 30 | 2.25.1 |
76 | 31 | ||
77 | 32 | diff view generated by jsdifflib |
1 | From: Fam Zheng <famz@redhat.com> | 1 | From: Axel Heider <axel.heider@hensoldt.net> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Fam Zheng <famz@redhat.com> | 3 | Fix typos, add background information |
4 | Message-id: 20170905131149.10669-4-famz@redhat.com | 4 | |
5 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 8 | --- |
8 | hw/intc/arm_gicv3_its_kvm.c | 19 +++++++------------ | 9 | hw/timer/imx_epit.c | 20 ++++++++++++++++---- |
9 | 1 file changed, 7 insertions(+), 12 deletions(-) | 10 | 1 file changed, 16 insertions(+), 4 deletions(-) |
10 | 11 | ||
11 | diff --git a/hw/intc/arm_gicv3_its_kvm.c b/hw/intc/arm_gicv3_its_kvm.c | 12 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c |
12 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/intc/arm_gicv3_its_kvm.c | 14 | --- a/hw/timer/imx_epit.c |
14 | +++ b/hw/intc/arm_gicv3_its_kvm.c | 15 | +++ b/hw/timer/imx_epit.c |
15 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_its_realize(DeviceState *dev, Error **errp) | 16 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_set_freq(IMXEPITState *s) |
16 | qemu_add_vm_change_state_handler(vm_change_state_handler, s); | 17 | } |
17 | } | 18 | } |
18 | 19 | ||
19 | -static void kvm_arm_its_init(Object *obj) | 20 | +/* |
20 | -{ | 21 | + * This is called both on hardware (device) reset and software reset. |
21 | - GICv3ITSState *s = KVM_ARM_ITS(obj); | 22 | + */ |
22 | - | 23 | static void imx_epit_reset(DeviceState *dev) |
23 | - object_property_add_link(obj, "parent-gicv3", | 24 | { |
24 | - "kvm-arm-gicv3", (Object **)&s->gicv3, | 25 | IMXEPITState *s = IMX_EPIT(dev); |
25 | - object_property_allow_set_link, | 26 | |
26 | - OBJ_PROP_LINK_UNREF_ON_RELEASE, | 27 | - /* |
27 | - &error_abort); | 28 | - * Soft reset doesn't touch some bits; hard reset clears them |
28 | -} | 29 | - */ |
29 | - | 30 | + /* Soft reset doesn't touch some bits; hard reset clears them */ |
30 | /** | 31 | s->cr &= (CR_EN|CR_ENMOD|CR_STOPEN|CR_DOZEN|CR_WAITEN|CR_DBGEN); |
31 | * kvm_arm_its_pre_save - handles the saving of ITS registers. | 32 | s->sr = 0; |
32 | * ITS tables are flushed into guest RAM separately and earlier, | 33 | s->lr = EPIT_TIMER_MAX; |
33 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_its_post_load(GICv3ITSState *s) | 34 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, |
34 | GITS_CTLR, &s->ctlr, true, &error_abort); | 35 | ptimer_transaction_begin(s->timer_cmp); |
36 | ptimer_transaction_begin(s->timer_reload); | ||
37 | |||
38 | + /* Update the frequency. Has been done already in case of a reset. */ | ||
39 | if (!(s->cr & CR_SWR)) { | ||
40 | imx_epit_set_freq(s); | ||
41 | } | ||
42 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, | ||
43 | break; | ||
44 | |||
45 | case 1: /* SR - ACK*/ | ||
46 | - /* writing 1 to OCIF clear the OCIF bit */ | ||
47 | + /* writing 1 to OCIF clears the OCIF bit */ | ||
48 | if (value & 0x01) { | ||
49 | s->sr = 0; | ||
50 | imx_epit_update_int(s); | ||
51 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_realize(DeviceState *dev, Error **errp) | ||
52 | 0x00001000); | ||
53 | sysbus_init_mmio(sbd, &s->iomem); | ||
54 | |||
55 | + /* | ||
56 | + * The reload timer keeps running when the peripheral is enabled. It is a | ||
57 | + * kind of wall clock that does not generate any interrupts. The callback | ||
58 | + * needs to be provided, but it does nothing as the ptimer already supports | ||
59 | + * all necessary reloading functionality. | ||
60 | + */ | ||
61 | s->timer_reload = ptimer_init(imx_epit_reload, s, PTIMER_POLICY_LEGACY); | ||
62 | |||
63 | + /* | ||
64 | + * The compare timer is running only when the peripheral configuration is | ||
65 | + * in a state that will generate compare interrupts. | ||
66 | + */ | ||
67 | s->timer_cmp = ptimer_init(imx_epit_cmp, s, PTIMER_POLICY_LEGACY); | ||
35 | } | 68 | } |
36 | 69 | ||
37 | +static Property kvm_arm_its_props[] = { | ||
38 | + DEFINE_PROP_LINK("parent-gicv3", GICv3ITSState, gicv3, "kvm-arm-gicv3", | ||
39 | + GICv3State *), | ||
40 | + DEFINE_PROP_END_OF_LIST(), | ||
41 | +}; | ||
42 | + | ||
43 | static void kvm_arm_its_class_init(ObjectClass *klass, void *data) | ||
44 | { | ||
45 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
46 | GICv3ITSCommonClass *icc = ARM_GICV3_ITS_COMMON_CLASS(klass); | ||
47 | |||
48 | dc->realize = kvm_arm_its_realize; | ||
49 | + dc->props = kvm_arm_its_props; | ||
50 | icc->send_msi = kvm_its_send_msi; | ||
51 | icc->pre_save = kvm_arm_its_pre_save; | ||
52 | icc->post_load = kvm_arm_its_post_load; | ||
53 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo kvm_arm_its_info = { | ||
54 | .name = TYPE_KVM_ARM_ITS, | ||
55 | .parent = TYPE_ARM_GICV3_ITS_COMMON, | ||
56 | .instance_size = sizeof(GICv3ITSState), | ||
57 | - .instance_init = kvm_arm_its_init, | ||
58 | .class_init = kvm_arm_its_class_init, | ||
59 | }; | ||
60 | |||
61 | -- | 70 | -- |
62 | 2.7.4 | 71 | 2.25.1 |
63 | |||
64 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Axel Heider <axel.heider@hensoldt.net> | ||
1 | 2 | ||
3 | remove unused defines, add needed defines | ||
4 | |||
5 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | include/hw/timer/imx_epit.h | 4 ++-- | ||
10 | hw/timer/imx_epit.c | 4 ++-- | ||
11 | 2 files changed, 4 insertions(+), 4 deletions(-) | ||
12 | |||
13 | diff --git a/include/hw/timer/imx_epit.h b/include/hw/timer/imx_epit.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/include/hw/timer/imx_epit.h | ||
16 | +++ b/include/hw/timer/imx_epit.h | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | #define CR_OCIEN (1 << 2) | ||
19 | #define CR_RLD (1 << 3) | ||
20 | #define CR_PRESCALE_SHIFT (4) | ||
21 | -#define CR_PRESCALE_MASK (0xfff) | ||
22 | +#define CR_PRESCALE_BITS (12) | ||
23 | #define CR_SWR (1 << 16) | ||
24 | #define CR_IOVW (1 << 17) | ||
25 | #define CR_DBGEN (1 << 18) | ||
26 | @@ -XXX,XX +XXX,XX @@ | ||
27 | #define CR_DOZEN (1 << 20) | ||
28 | #define CR_STOPEN (1 << 21) | ||
29 | #define CR_CLKSRC_SHIFT (24) | ||
30 | -#define CR_CLKSRC_MASK (0x3 << CR_CLKSRC_SHIFT) | ||
31 | +#define CR_CLKSRC_BITS (2) | ||
32 | |||
33 | #define EPIT_TIMER_MAX 0XFFFFFFFFUL | ||
34 | |||
35 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/hw/timer/imx_epit.c | ||
38 | +++ b/hw/timer/imx_epit.c | ||
39 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_set_freq(IMXEPITState *s) | ||
40 | uint32_t clksrc; | ||
41 | uint32_t prescaler; | ||
42 | |||
43 | - clksrc = extract32(s->cr, CR_CLKSRC_SHIFT, 2); | ||
44 | - prescaler = 1 + extract32(s->cr, CR_PRESCALE_SHIFT, 12); | ||
45 | + clksrc = extract32(s->cr, CR_CLKSRC_SHIFT, CR_CLKSRC_BITS); | ||
46 | + prescaler = 1 + extract32(s->cr, CR_PRESCALE_SHIFT, CR_PRESCALE_BITS); | ||
47 | |||
48 | s->freq = imx_ccm_get_clock_frequency(s->ccm, | ||
49 | imx_epit_clocks[clksrc]) / prescaler; | ||
50 | -- | ||
51 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Fam Zheng <famz@redhat.com> | 1 | From: Axel Heider <axel.heider@hensoldt.net> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Fam Zheng <famz@redhat.com> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
5 | Message-id: 20170905131149.10669-7-famz@redhat.com | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 5 | --- |
9 | hw/dma/xilinx_axidma.c | 16 ++++------------ | 6 | include/hw/timer/imx_epit.h | 2 ++ |
10 | 1 file changed, 4 insertions(+), 12 deletions(-) | 7 | hw/timer/imx_epit.c | 12 ++++++------ |
8 | 2 files changed, 8 insertions(+), 6 deletions(-) | ||
11 | 9 | ||
12 | diff --git a/hw/dma/xilinx_axidma.c b/hw/dma/xilinx_axidma.c | 10 | diff --git a/include/hw/timer/imx_epit.h b/include/hw/timer/imx_epit.h |
13 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/dma/xilinx_axidma.c | 12 | --- a/include/hw/timer/imx_epit.h |
15 | +++ b/hw/dma/xilinx_axidma.c | 13 | +++ b/include/hw/timer/imx_epit.h |
16 | @@ -XXX,XX +XXX,XX @@ static void xilinx_axidma_init(Object *obj) | 14 | @@ -XXX,XX +XXX,XX @@ |
17 | XilinxAXIDMA *s = XILINX_AXI_DMA(obj); | 15 | #define CR_CLKSRC_SHIFT (24) |
18 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 16 | #define CR_CLKSRC_BITS (2) |
19 | 17 | ||
20 | - object_property_add_link(obj, "axistream-connected", TYPE_STREAM_SLAVE, | 18 | +#define SR_OCIF (1 << 0) |
21 | - (Object **)&s->tx_data_dev, | 19 | + |
22 | - qdev_prop_allow_set_link_before_realize, | 20 | #define EPIT_TIMER_MAX 0XFFFFFFFFUL |
23 | - OBJ_PROP_LINK_UNREF_ON_RELEASE, | 21 | |
24 | - &error_abort); | 22 | #define TYPE_IMX_EPIT "imx.epit" |
25 | - object_property_add_link(obj, "axistream-control-connected", | 23 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c |
26 | - TYPE_STREAM_SLAVE, | 24 | index XXXXXXX..XXXXXXX 100644 |
27 | - (Object **)&s->tx_control_dev, | 25 | --- a/hw/timer/imx_epit.c |
28 | - qdev_prop_allow_set_link_before_realize, | 26 | +++ b/hw/timer/imx_epit.c |
29 | - OBJ_PROP_LINK_UNREF_ON_RELEASE, | 27 | @@ -XXX,XX +XXX,XX @@ static const IMXClk imx_epit_clocks[] = { |
30 | - &error_abort); | 28 | */ |
29 | static void imx_epit_update_int(IMXEPITState *s) | ||
30 | { | ||
31 | - if (s->sr && (s->cr & CR_OCIEN) && (s->cr & CR_EN)) { | ||
32 | + if ((s->sr & SR_OCIF) && (s->cr & CR_OCIEN) && (s->cr & CR_EN)) { | ||
33 | qemu_irq_raise(s->irq); | ||
34 | } else { | ||
35 | qemu_irq_lower(s->irq); | ||
36 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, | ||
37 | break; | ||
38 | |||
39 | case 1: /* SR - ACK*/ | ||
40 | - /* writing 1 to OCIF clears the OCIF bit */ | ||
41 | - if (value & 0x01) { | ||
42 | - s->sr = 0; | ||
43 | + /* writing 1 to SR.OCIF clears this bit and turns the interrupt off */ | ||
44 | + if (value & SR_OCIF) { | ||
45 | + s->sr = 0; /* SR.OCIF is the only bit in this register anyway */ | ||
46 | imx_epit_update_int(s); | ||
47 | } | ||
48 | break; | ||
49 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_cmp(void *opaque) | ||
50 | IMXEPITState *s = IMX_EPIT(opaque); | ||
51 | |||
52 | DPRINTF("sr was %d\n", s->sr); | ||
31 | - | 53 | - |
32 | object_initialize(&s->rx_data_dev, sizeof(s->rx_data_dev), | 54 | - s->sr = 1; |
33 | TYPE_XILINX_AXI_DMA_DATA_STREAM); | 55 | + /* Set interrupt status bit SR.OCIF and update the interrupt state */ |
34 | object_initialize(&s->rx_control_dev, sizeof(s->rx_control_dev), | 56 | + s->sr |= SR_OCIF; |
35 | @@ -XXX,XX +XXX,XX @@ static void xilinx_axidma_init(Object *obj) | 57 | imx_epit_update_int(s); |
36 | 58 | } | |
37 | static Property axidma_properties[] = { | ||
38 | DEFINE_PROP_UINT32("freqhz", XilinxAXIDMA, freqhz, 50000000), | ||
39 | + DEFINE_PROP_LINK("axistream-connected", XilinxAXIDMA, | ||
40 | + tx_data_dev, TYPE_STREAM_SLAVE, StreamSlave *), | ||
41 | + DEFINE_PROP_LINK("axistream-control-connected", XilinxAXIDMA, | ||
42 | + tx_control_dev, TYPE_STREAM_SLAVE, StreamSlave *), | ||
43 | DEFINE_PROP_END_OF_LIST(), | ||
44 | }; | ||
45 | 59 | ||
46 | -- | 60 | -- |
47 | 2.7.4 | 61 | 2.25.1 |
48 | |||
49 | diff view generated by jsdifflib |
1 | From: Fam Zheng <famz@redhat.com> | 1 | From: Axel Heider <axel.heider@hensoldt.net> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Fam Zheng <famz@redhat.com> | 3 | The interrupt state can change due to: |
4 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 4 | - reset clears both SR.OCIF and CR.OCIE |
5 | Message-id: 20170905131149.10669-6-famz@redhat.com | 5 | - write to CR.EN or CR.OCIE |
6 | |||
7 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 10 | --- |
9 | hw/net/xilinx_axienet.c | 16 ++++------------ | 11 | hw/timer/imx_epit.c | 16 ++++++++++++---- |
10 | 1 file changed, 4 insertions(+), 12 deletions(-) | 12 | 1 file changed, 12 insertions(+), 4 deletions(-) |
11 | 13 | ||
12 | diff --git a/hw/net/xilinx_axienet.c b/hw/net/xilinx_axienet.c | 14 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c |
13 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/net/xilinx_axienet.c | 16 | --- a/hw/timer/imx_epit.c |
15 | +++ b/hw/net/xilinx_axienet.c | 17 | +++ b/hw/timer/imx_epit.c |
16 | @@ -XXX,XX +XXX,XX @@ static void xilinx_enet_init(Object *obj) | 18 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, |
17 | XilinxAXIEnet *s = XILINX_AXI_ENET(obj); | 19 | if (s->cr & CR_SWR) { |
18 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 20 | /* handle the reset */ |
19 | 21 | imx_epit_reset(DEVICE(s)); | |
20 | - object_property_add_link(obj, "axistream-connected", TYPE_STREAM_SLAVE, | 22 | - /* |
21 | - (Object **) &s->tx_data_dev, | 23 | - * TODO: could we 'break' here? following operations appear |
22 | - qdev_prop_allow_set_link_before_realize, | 24 | - * to duplicate the work imx_epit_reset() already did. |
23 | - OBJ_PROP_LINK_UNREF_ON_RELEASE, | 25 | - */ |
24 | - &error_abort); | 26 | } |
25 | - object_property_add_link(obj, "axistream-control-connected", | 27 | |
26 | - TYPE_STREAM_SLAVE, | 28 | + /* |
27 | - (Object **) &s->tx_control_dev, | 29 | + * The interrupt state can change due to: |
28 | - qdev_prop_allow_set_link_before_realize, | 30 | + * - reset clears both SR.OCIF and CR.OCIE |
29 | - OBJ_PROP_LINK_UNREF_ON_RELEASE, | 31 | + * - write to CR.EN or CR.OCIE |
30 | - &error_abort); | 32 | + */ |
31 | - | 33 | + imx_epit_update_int(s); |
32 | object_initialize(&s->rx_data_dev, sizeof(s->rx_data_dev), | 34 | + |
33 | TYPE_XILINX_AXI_ENET_DATA_STREAM); | 35 | + /* |
34 | object_initialize(&s->rx_control_dev, sizeof(s->rx_control_dev), | 36 | + * TODO: could we 'break' here for reset? following operations appear |
35 | @@ -XXX,XX +XXX,XX @@ static Property xilinx_enet_properties[] = { | 37 | + * to duplicate the work imx_epit_reset() already did. |
36 | DEFINE_PROP_UINT32("rxmem", XilinxAXIEnet, c_rxmem, 0x1000), | 38 | + */ |
37 | DEFINE_PROP_UINT32("txmem", XilinxAXIEnet, c_txmem, 0x1000), | 39 | + |
38 | DEFINE_NIC_PROPERTIES(XilinxAXIEnet, conf), | 40 | ptimer_transaction_begin(s->timer_cmp); |
39 | + DEFINE_PROP_LINK("axistream-connected", XilinxAXIEnet, | 41 | ptimer_transaction_begin(s->timer_reload); |
40 | + tx_data_dev, TYPE_STREAM_SLAVE, StreamSlave *), | ||
41 | + DEFINE_PROP_LINK("axistream-control-connected", XilinxAXIEnet, | ||
42 | + tx_control_dev, TYPE_STREAM_SLAVE, StreamSlave *), | ||
43 | DEFINE_PROP_END_OF_LIST(), | ||
44 | }; | ||
45 | 42 | ||
46 | -- | 43 | -- |
47 | 2.7.4 | 44 | 2.25.1 |
48 | |||
49 | diff view generated by jsdifflib |
1 | Make the FAULTMASK register banked if v8M security extensions are enabled. | 1 | From: Axel Heider <axel.heider@hensoldt.net> |
---|---|---|---|
2 | 2 | ||
3 | Note that we do not yet implement the functionality of the new | 3 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> |
4 | AIRCR.PRIS bit (which allows the effect of the NS copy of FAULTMASK to | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | be restricted). | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | --- | ||
7 | hw/timer/imx_epit.c | 20 ++++++++++++++------ | ||
8 | 1 file changed, 14 insertions(+), 6 deletions(-) | ||
6 | 9 | ||
7 | This patch includes the code to determine for v8M which copy | 10 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c |
8 | of FAULTMASK should be updated on exception exit; further | ||
9 | changes will be required to the exception exit code in general | ||
10 | to support v8M, so this is just a small piece of that. | ||
11 | |||
12 | The v8M ARM ARM introduces a notation where individual paragraphs | ||
13 | are labelled with R (for rule) or I (for information) followed | ||
14 | by a random group of subscript letters. In comments where we want | ||
15 | to refer to a particular part of the manual we use this convention, | ||
16 | which should be more stable across document revisions than using | ||
17 | section or page numbers. | ||
18 | |||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
20 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
21 | Message-id: 1503414539-28762-9-git-send-email-peter.maydell@linaro.org | ||
22 | --- | ||
23 | target/arm/cpu.h | 14 ++++++++++++-- | ||
24 | hw/intc/armv7m_nvic.c | 9 ++++++++- | ||
25 | target/arm/helper.c | 20 ++++++++++++++++---- | ||
26 | target/arm/machine.c | 5 +++-- | ||
27 | 4 files changed, 39 insertions(+), 9 deletions(-) | ||
28 | |||
29 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
30 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
31 | --- a/target/arm/cpu.h | 12 | --- a/hw/timer/imx_epit.c |
32 | +++ b/target/arm/cpu.h | 13 | +++ b/hw/timer/imx_epit.c |
33 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 14 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_set_freq(IMXEPITState *s) |
34 | unsigned mpu_ctrl; /* MPU_CTRL */ | 15 | /* |
35 | int exception; | 16 | * This is called both on hardware (device) reset and software reset. |
36 | uint32_t primask[2]; | ||
37 | - uint32_t faultmask; | ||
38 | + uint32_t faultmask[2]; | ||
39 | uint32_t secure; /* Is CPU in Secure state? (not guest visible) */ | ||
40 | } v7m; | ||
41 | |||
42 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_acknowledge_irq(void *opaque); | ||
43 | * (Ignoring -1, this is the same as the RETTOBASE value before completion.) | ||
44 | */ | 17 | */ |
45 | int armv7m_nvic_complete_irq(void *opaque, int irq); | 18 | -static void imx_epit_reset(DeviceState *dev) |
46 | +/** | 19 | +static void imx_epit_reset(IMXEPITState *s, bool is_hard_reset) |
47 | + * armv7m_nvic_raw_execution_priority: return the raw execution priority | 20 | { |
48 | + * @opaque: the NVIC | 21 | - IMXEPITState *s = IMX_EPIT(dev); |
49 | + * | 22 | - |
50 | + * Returns: the raw execution priority as defined by the v8M architecture. | 23 | /* Soft reset doesn't touch some bits; hard reset clears them */ |
51 | + * This is the execution priority minus the effects of AIRCR.PRIS, | 24 | - s->cr &= (CR_EN|CR_ENMOD|CR_STOPEN|CR_DOZEN|CR_WAITEN|CR_DBGEN); |
52 | + * and minus any PRIMASK/FAULTMASK/BASEPRI priority boosting. | 25 | + if (is_hard_reset) { |
53 | + * (v8M ARM ARM I_PKLD.) | 26 | + s->cr = 0; |
54 | + */ | 27 | + } else { |
55 | +int armv7m_nvic_raw_execution_priority(void *opaque); | 28 | + s->cr &= (CR_EN|CR_ENMOD|CR_STOPEN|CR_DOZEN|CR_WAITEN|CR_DBGEN); |
56 | 29 | + } | |
57 | /* Interface for defining coprocessor registers. | 30 | s->sr = 0; |
58 | * Registers are defined in tables of arm_cp_reginfo structs | 31 | s->lr = EPIT_TIMER_MAX; |
59 | @@ -XXX,XX +XXX,XX @@ static inline int cpu_mmu_index(CPUARMState *env, bool ifetch) | 32 | s->cmp = 0; |
60 | * we're in a HardFault or NMI handler. | 33 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, |
61 | */ | 34 | s->cr = value & 0x03ffffff; |
62 | if ((env->v7m.exception > 0 && env->v7m.exception <= 3) | 35 | if (s->cr & CR_SWR) { |
63 | - || env->v7m.faultmask) { | 36 | /* handle the reset */ |
64 | + || env->v7m.faultmask[env->v7m.secure]) { | 37 | - imx_epit_reset(DEVICE(s)); |
65 | mmu_idx = ARMMMUIdx_MNegPri; | 38 | + imx_epit_reset(s, false); |
66 | } | 39 | } |
67 | 40 | ||
68 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 41 | /* |
69 | index XXXXXXX..XXXXXXX 100644 | 42 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_realize(DeviceState *dev, Error **errp) |
70 | --- a/hw/intc/armv7m_nvic.c | 43 | s->timer_cmp = ptimer_init(imx_epit_cmp, s, PTIMER_POLICY_LEGACY); |
71 | +++ b/hw/intc/armv7m_nvic.c | ||
72 | @@ -XXX,XX +XXX,XX @@ static inline int nvic_exec_prio(NVICState *s) | ||
73 | CPUARMState *env = &s->cpu->env; | ||
74 | int running; | ||
75 | |||
76 | - if (env->v7m.faultmask) { | ||
77 | + if (env->v7m.faultmask[env->v7m.secure]) { | ||
78 | running = -1; | ||
79 | } else if (env->v7m.primask[env->v7m.secure]) { | ||
80 | running = 0; | ||
81 | @@ -XXX,XX +XXX,XX @@ bool armv7m_nvic_can_take_pending_exception(void *opaque) | ||
82 | return nvic_exec_prio(s) > nvic_pending_prio(s); | ||
83 | } | 44 | } |
84 | 45 | ||
85 | +int armv7m_nvic_raw_execution_priority(void *opaque) | 46 | +static void imx_epit_dev_reset(DeviceState *dev) |
86 | +{ | 47 | +{ |
87 | + NVICState *s = opaque; | 48 | + IMXEPITState *s = IMX_EPIT(dev); |
88 | + | 49 | + imx_epit_reset(s, true); |
89 | + return s->exception_prio; | ||
90 | +} | 50 | +} |
91 | + | 51 | + |
92 | /* caller must call nvic_irq_update() after this */ | 52 | static void imx_epit_class_init(ObjectClass *klass, void *data) |
93 | static void set_prio(NVICState *s, unsigned irq, uint8_t prio) | ||
94 | { | 53 | { |
95 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 54 | DeviceClass *dc = DEVICE_CLASS(klass); |
96 | index XXXXXXX..XXXXXXX 100644 | 55 | |
97 | --- a/target/arm/helper.c | 56 | dc->realize = imx_epit_realize; |
98 | +++ b/target/arm/helper.c | 57 | - dc->reset = imx_epit_reset; |
99 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 58 | + dc->reset = imx_epit_dev_reset; |
100 | } | 59 | dc->vmsd = &vmstate_imx_timer_epit; |
101 | 60 | dc->desc = "i.MX periodic timer"; | |
102 | if (env->v7m.exception != ARMV7M_EXCP_NMI) { | 61 | } |
103 | - /* Auto-clear FAULTMASK on return from other than NMI */ | ||
104 | - env->v7m.faultmask = 0; | ||
105 | + /* Auto-clear FAULTMASK on return from other than NMI. | ||
106 | + * If the security extension is implemented then this only | ||
107 | + * happens if the raw execution priority is >= 0; the | ||
108 | + * value of the ES bit in the exception return value indicates | ||
109 | + * which security state's faultmask to clear. (v8M ARM ARM R_KBNF.) | ||
110 | + */ | ||
111 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
112 | + int es = type & 1; | ||
113 | + if (armv7m_nvic_raw_execution_priority(env->nvic) >= 0) { | ||
114 | + env->v7m.faultmask[es] = 0; | ||
115 | + } | ||
116 | + } else { | ||
117 | + env->v7m.faultmask[M_REG_NS] = 0; | ||
118 | + } | ||
119 | } | ||
120 | |||
121 | switch (armv7m_nvic_complete_irq(env->nvic, env->v7m.exception)) { | ||
122 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) | ||
123 | case 18: /* BASEPRI_MAX */ | ||
124 | return env->v7m.basepri[env->v7m.secure]; | ||
125 | case 19: /* FAULTMASK */ | ||
126 | - return env->v7m.faultmask; | ||
127 | + return env->v7m.faultmask[env->v7m.secure]; | ||
128 | default: | ||
129 | qemu_log_mask(LOG_GUEST_ERROR, "Attempt to read unknown special" | ||
130 | " register %d\n", reg); | ||
131 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | ||
132 | } | ||
133 | break; | ||
134 | case 19: /* FAULTMASK */ | ||
135 | - env->v7m.faultmask = val & 1; | ||
136 | + env->v7m.faultmask[env->v7m.secure] = val & 1; | ||
137 | break; | ||
138 | case 20: /* CONTROL */ | ||
139 | /* Writing to the SPSEL bit only has an effect if we are in | ||
140 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
141 | index XXXXXXX..XXXXXXX 100644 | ||
142 | --- a/target/arm/machine.c | ||
143 | +++ b/target/arm/machine.c | ||
144 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_faultmask_primask = { | ||
145 | .version_id = 1, | ||
146 | .minimum_version_id = 1, | ||
147 | .fields = (VMStateField[]) { | ||
148 | - VMSTATE_UINT32(env.v7m.faultmask, ARMCPU), | ||
149 | + VMSTATE_UINT32(env.v7m.faultmask[M_REG_NS], ARMCPU), | ||
150 | VMSTATE_UINT32(env.v7m.primask[M_REG_NS], ARMCPU), | ||
151 | VMSTATE_END_OF_LIST() | ||
152 | } | ||
153 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_security = { | ||
154 | VMSTATE_UINT32(env.v7m.secure, ARMCPU), | ||
155 | VMSTATE_UINT32(env.v7m.basepri[M_REG_S], ARMCPU), | ||
156 | VMSTATE_UINT32(env.v7m.primask[M_REG_S], ARMCPU), | ||
157 | + VMSTATE_UINT32(env.v7m.faultmask[M_REG_S], ARMCPU), | ||
158 | VMSTATE_END_OF_LIST() | ||
159 | } | ||
160 | }; | ||
161 | @@ -XXX,XX +XXX,XX @@ static int get_cpsr(QEMUFile *f, void *opaque, size_t size, | ||
162 | * transferred using the vmstate_m_faultmask_primask subsection. | ||
163 | */ | ||
164 | if (val & CPSR_F) { | ||
165 | - env->v7m.faultmask = 1; | ||
166 | + env->v7m.faultmask[M_REG_NS] = 1; | ||
167 | } | ||
168 | if (val & CPSR_I) { | ||
169 | env->v7m.primask[M_REG_NS] = 1; | ||
170 | -- | 62 | -- |
171 | 2.7.4 | 63 | 2.25.1 |
172 | |||
173 | diff view generated by jsdifflib |
1 | Make the VTOR register banked if v8M security extensions are enabled. | 1 | From: Axel Heider <axel.heider@hensoldt.net> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 1503414539-28762-12-git-send-email-peter.maydell@linaro.org | ||
6 | --- | 6 | --- |
7 | target/arm/cpu.h | 2 +- | 7 | hw/timer/imx_epit.c | 215 ++++++++++++++++++++++++-------------------- |
8 | hw/intc/armv7m_nvic.c | 13 +++++++------ | 8 | 1 file changed, 117 insertions(+), 98 deletions(-) |
9 | target/arm/helper.c | 2 +- | ||
10 | target/arm/machine.c | 3 ++- | ||
11 | 4 files changed, 11 insertions(+), 9 deletions(-) | ||
12 | 9 | ||
13 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 10 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c |
14 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/cpu.h | 12 | --- a/hw/timer/imx_epit.c |
16 | +++ b/target/arm/cpu.h | 13 | +++ b/hw/timer/imx_epit.c |
17 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 14 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_reload_compare_timer(IMXEPITState *s) |
18 | |||
19 | struct { | ||
20 | uint32_t other_sp; | ||
21 | - uint32_t vecbase; | ||
22 | + uint32_t vecbase[2]; | ||
23 | uint32_t basepri[2]; | ||
24 | uint32_t control[2]; | ||
25 | uint32_t ccr; /* Configuration and Control */ | ||
26 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/hw/intc/armv7m_nvic.c | ||
29 | +++ b/hw/intc/armv7m_nvic.c | ||
30 | @@ -XXX,XX +XXX,XX @@ static void set_irq_level(void *opaque, int n, int level) | ||
31 | } | 15 | } |
32 | } | 16 | } |
33 | 17 | ||
34 | -static uint32_t nvic_readl(NVICState *s, uint32_t offset) | 18 | +static void imx_epit_write_cr(IMXEPITState *s, uint32_t value) |
35 | +static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 19 | +{ |
20 | + uint32_t oldcr = s->cr; | ||
21 | + | ||
22 | + s->cr = value & 0x03ffffff; | ||
23 | + | ||
24 | + if (s->cr & CR_SWR) { | ||
25 | + /* handle the reset */ | ||
26 | + imx_epit_reset(s, false); | ||
27 | + } | ||
28 | + | ||
29 | + /* | ||
30 | + * The interrupt state can change due to: | ||
31 | + * - reset clears both SR.OCIF and CR.OCIE | ||
32 | + * - write to CR.EN or CR.OCIE | ||
33 | + */ | ||
34 | + imx_epit_update_int(s); | ||
35 | + | ||
36 | + /* | ||
37 | + * TODO: could we 'break' here for reset? following operations appear | ||
38 | + * to duplicate the work imx_epit_reset() already did. | ||
39 | + */ | ||
40 | + | ||
41 | + ptimer_transaction_begin(s->timer_cmp); | ||
42 | + ptimer_transaction_begin(s->timer_reload); | ||
43 | + | ||
44 | + /* Update the frequency. Has been done already in case of a reset. */ | ||
45 | + if (!(s->cr & CR_SWR)) { | ||
46 | + imx_epit_set_freq(s); | ||
47 | + } | ||
48 | + | ||
49 | + if (s->freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) { | ||
50 | + if (s->cr & CR_ENMOD) { | ||
51 | + if (s->cr & CR_RLD) { | ||
52 | + ptimer_set_limit(s->timer_reload, s->lr, 1); | ||
53 | + ptimer_set_limit(s->timer_cmp, s->lr, 1); | ||
54 | + } else { | ||
55 | + ptimer_set_limit(s->timer_reload, EPIT_TIMER_MAX, 1); | ||
56 | + ptimer_set_limit(s->timer_cmp, EPIT_TIMER_MAX, 1); | ||
57 | + } | ||
58 | + } | ||
59 | + | ||
60 | + imx_epit_reload_compare_timer(s); | ||
61 | + ptimer_run(s->timer_reload, 0); | ||
62 | + if (s->cr & CR_OCIEN) { | ||
63 | + ptimer_run(s->timer_cmp, 0); | ||
64 | + } else { | ||
65 | + ptimer_stop(s->timer_cmp); | ||
66 | + } | ||
67 | + } else if (!(s->cr & CR_EN)) { | ||
68 | + /* stop both timers */ | ||
69 | + ptimer_stop(s->timer_reload); | ||
70 | + ptimer_stop(s->timer_cmp); | ||
71 | + } else if (s->cr & CR_OCIEN) { | ||
72 | + if (!(oldcr & CR_OCIEN)) { | ||
73 | + imx_epit_reload_compare_timer(s); | ||
74 | + ptimer_run(s->timer_cmp, 0); | ||
75 | + } | ||
76 | + } else { | ||
77 | + ptimer_stop(s->timer_cmp); | ||
78 | + } | ||
79 | + | ||
80 | + ptimer_transaction_commit(s->timer_cmp); | ||
81 | + ptimer_transaction_commit(s->timer_reload); | ||
82 | +} | ||
83 | + | ||
84 | +static void imx_epit_write_sr(IMXEPITState *s, uint32_t value) | ||
85 | +{ | ||
86 | + /* writing 1 to SR.OCIF clears this bit and turns the interrupt off */ | ||
87 | + if (value & SR_OCIF) { | ||
88 | + s->sr = 0; /* SR.OCIF is the only bit in this register anyway */ | ||
89 | + imx_epit_update_int(s); | ||
90 | + } | ||
91 | +} | ||
92 | + | ||
93 | +static void imx_epit_write_lr(IMXEPITState *s, uint32_t value) | ||
94 | +{ | ||
95 | + s->lr = value; | ||
96 | + | ||
97 | + ptimer_transaction_begin(s->timer_cmp); | ||
98 | + ptimer_transaction_begin(s->timer_reload); | ||
99 | + if (s->cr & CR_RLD) { | ||
100 | + /* Also set the limit if the LRD bit is set */ | ||
101 | + /* If IOVW bit is set then set the timer value */ | ||
102 | + ptimer_set_limit(s->timer_reload, s->lr, s->cr & CR_IOVW); | ||
103 | + ptimer_set_limit(s->timer_cmp, s->lr, 0); | ||
104 | + } else if (s->cr & CR_IOVW) { | ||
105 | + /* If IOVW bit is set then set the timer value */ | ||
106 | + ptimer_set_count(s->timer_reload, s->lr); | ||
107 | + } | ||
108 | + /* | ||
109 | + * Commit the change to s->timer_reload, so it can propagate. Otherwise | ||
110 | + * the timer interrupt may not fire properly. The commit must happen | ||
111 | + * before calling imx_epit_reload_compare_timer(), which reads | ||
112 | + * s->timer_reload internally again. | ||
113 | + */ | ||
114 | + ptimer_transaction_commit(s->timer_reload); | ||
115 | + imx_epit_reload_compare_timer(s); | ||
116 | + ptimer_transaction_commit(s->timer_cmp); | ||
117 | +} | ||
118 | + | ||
119 | +static void imx_epit_write_cmp(IMXEPITState *s, uint32_t value) | ||
120 | +{ | ||
121 | + s->cmp = value; | ||
122 | + | ||
123 | + ptimer_transaction_begin(s->timer_cmp); | ||
124 | + imx_epit_reload_compare_timer(s); | ||
125 | + ptimer_transaction_commit(s->timer_cmp); | ||
126 | +} | ||
127 | + | ||
128 | static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, | ||
129 | unsigned size) | ||
36 | { | 130 | { |
37 | ARMCPU *cpu = s->cpu; | 131 | IMXEPITState *s = IMX_EPIT(opaque); |
38 | uint32_t val; | 132 | - uint64_t oldcr; |
39 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset) | 133 | |
40 | /* ISRPREEMPT not implemented */ | 134 | DPRINTF("(%s, value = 0x%08x)\n", imx_epit_reg_name(offset >> 2), |
41 | return val; | 135 | (uint32_t)value); |
42 | case 0xd08: /* Vector Table Offset. */ | 136 | |
43 | - return cpu->env.v7m.vecbase; | 137 | switch (offset >> 2) { |
44 | + return cpu->env.v7m.vecbase[attrs.secure]; | 138 | case 0: /* CR */ |
45 | case 0xd0c: /* Application Interrupt/Reset Control. */ | 139 | - |
46 | return 0xfa050000 | (s->prigroup << 8); | 140 | - oldcr = s->cr; |
47 | case 0xd10: /* System Control. */ | 141 | - s->cr = value & 0x03ffffff; |
48 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset) | 142 | - if (s->cr & CR_SWR) { |
143 | - /* handle the reset */ | ||
144 | - imx_epit_reset(s, false); | ||
145 | - } | ||
146 | - | ||
147 | - /* | ||
148 | - * The interrupt state can change due to: | ||
149 | - * - reset clears both SR.OCIF and CR.OCIE | ||
150 | - * - write to CR.EN or CR.OCIE | ||
151 | - */ | ||
152 | - imx_epit_update_int(s); | ||
153 | - | ||
154 | - /* | ||
155 | - * TODO: could we 'break' here for reset? following operations appear | ||
156 | - * to duplicate the work imx_epit_reset() already did. | ||
157 | - */ | ||
158 | - | ||
159 | - ptimer_transaction_begin(s->timer_cmp); | ||
160 | - ptimer_transaction_begin(s->timer_reload); | ||
161 | - | ||
162 | - /* Update the frequency. Has been done already in case of a reset. */ | ||
163 | - if (!(s->cr & CR_SWR)) { | ||
164 | - imx_epit_set_freq(s); | ||
165 | - } | ||
166 | - | ||
167 | - if (s->freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) { | ||
168 | - if (s->cr & CR_ENMOD) { | ||
169 | - if (s->cr & CR_RLD) { | ||
170 | - ptimer_set_limit(s->timer_reload, s->lr, 1); | ||
171 | - ptimer_set_limit(s->timer_cmp, s->lr, 1); | ||
172 | - } else { | ||
173 | - ptimer_set_limit(s->timer_reload, EPIT_TIMER_MAX, 1); | ||
174 | - ptimer_set_limit(s->timer_cmp, EPIT_TIMER_MAX, 1); | ||
175 | - } | ||
176 | - } | ||
177 | - | ||
178 | - imx_epit_reload_compare_timer(s); | ||
179 | - ptimer_run(s->timer_reload, 0); | ||
180 | - if (s->cr & CR_OCIEN) { | ||
181 | - ptimer_run(s->timer_cmp, 0); | ||
182 | - } else { | ||
183 | - ptimer_stop(s->timer_cmp); | ||
184 | - } | ||
185 | - } else if (!(s->cr & CR_EN)) { | ||
186 | - /* stop both timers */ | ||
187 | - ptimer_stop(s->timer_reload); | ||
188 | - ptimer_stop(s->timer_cmp); | ||
189 | - } else if (s->cr & CR_OCIEN) { | ||
190 | - if (!(oldcr & CR_OCIEN)) { | ||
191 | - imx_epit_reload_compare_timer(s); | ||
192 | - ptimer_run(s->timer_cmp, 0); | ||
193 | - } | ||
194 | - } else { | ||
195 | - ptimer_stop(s->timer_cmp); | ||
196 | - } | ||
197 | - | ||
198 | - ptimer_transaction_commit(s->timer_cmp); | ||
199 | - ptimer_transaction_commit(s->timer_reload); | ||
200 | + imx_epit_write_cr(s, (uint32_t)value); | ||
201 | break; | ||
202 | |||
203 | - case 1: /* SR - ACK*/ | ||
204 | - /* writing 1 to SR.OCIF clears this bit and turns the interrupt off */ | ||
205 | - if (value & SR_OCIF) { | ||
206 | - s->sr = 0; /* SR.OCIF is the only bit in this register anyway */ | ||
207 | - imx_epit_update_int(s); | ||
208 | - } | ||
209 | + case 1: /* SR */ | ||
210 | + imx_epit_write_sr(s, (uint32_t)value); | ||
211 | break; | ||
212 | |||
213 | - case 2: /* LR - set ticks */ | ||
214 | - s->lr = value; | ||
215 | - | ||
216 | - ptimer_transaction_begin(s->timer_cmp); | ||
217 | - ptimer_transaction_begin(s->timer_reload); | ||
218 | - if (s->cr & CR_RLD) { | ||
219 | - /* Also set the limit if the LRD bit is set */ | ||
220 | - /* If IOVW bit is set then set the timer value */ | ||
221 | - ptimer_set_limit(s->timer_reload, s->lr, s->cr & CR_IOVW); | ||
222 | - ptimer_set_limit(s->timer_cmp, s->lr, 0); | ||
223 | - } else if (s->cr & CR_IOVW) { | ||
224 | - /* If IOVW bit is set then set the timer value */ | ||
225 | - ptimer_set_count(s->timer_reload, s->lr); | ||
226 | - } | ||
227 | - /* | ||
228 | - * Commit the change to s->timer_reload, so it can propagate. Otherwise | ||
229 | - * the timer interrupt may not fire properly. The commit must happen | ||
230 | - * before calling imx_epit_reload_compare_timer(), which reads | ||
231 | - * s->timer_reload internally again. | ||
232 | - */ | ||
233 | - ptimer_transaction_commit(s->timer_reload); | ||
234 | - imx_epit_reload_compare_timer(s); | ||
235 | - ptimer_transaction_commit(s->timer_cmp); | ||
236 | + case 2: /* LR */ | ||
237 | + imx_epit_write_lr(s, (uint32_t)value); | ||
238 | break; | ||
239 | |||
240 | case 3: /* CMP */ | ||
241 | - s->cmp = value; | ||
242 | - | ||
243 | - ptimer_transaction_begin(s->timer_cmp); | ||
244 | - imx_epit_reload_compare_timer(s); | ||
245 | - ptimer_transaction_commit(s->timer_cmp); | ||
246 | - | ||
247 | + imx_epit_write_cmp(s, (uint32_t)value); | ||
248 | break; | ||
249 | |||
250 | default: | ||
251 | qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%" | ||
252 | HWADDR_PRIx "\n", TYPE_IMX_EPIT, __func__, offset); | ||
253 | - | ||
254 | break; | ||
49 | } | 255 | } |
50 | } | 256 | } |
51 | 257 | + | |
52 | -static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value) | 258 | static void imx_epit_cmp(void *opaque) |
53 | +static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
54 | + MemTxAttrs attrs) | ||
55 | { | 259 | { |
56 | ARMCPU *cpu = s->cpu; | 260 | IMXEPITState *s = IMX_EPIT(opaque); |
57 | |||
58 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value) | ||
59 | } | ||
60 | break; | ||
61 | case 0xd08: /* Vector Table Offset. */ | ||
62 | - cpu->env.v7m.vecbase = value & 0xffffff80; | ||
63 | + cpu->env.v7m.vecbase[attrs.secure] = value & 0xffffff80; | ||
64 | break; | ||
65 | case 0xd0c: /* Application Interrupt/Reset Control. */ | ||
66 | if ((value >> 16) == 0x05fa) { | ||
67 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | ||
68 | break; | ||
69 | default: | ||
70 | if (size == 4) { | ||
71 | - val = nvic_readl(s, offset); | ||
72 | + val = nvic_readl(s, offset, attrs); | ||
73 | } else { | ||
74 | qemu_log_mask(LOG_GUEST_ERROR, | ||
75 | "NVIC: Bad read of size %d at offset 0x%x\n", | ||
76 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | ||
77 | return MEMTX_OK; | ||
78 | } | ||
79 | if (size == 4) { | ||
80 | - nvic_writel(s, offset, value); | ||
81 | + nvic_writel(s, offset, value, attrs); | ||
82 | return MEMTX_OK; | ||
83 | } | ||
84 | qemu_log_mask(LOG_GUEST_ERROR, | ||
85 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
86 | index XXXXXXX..XXXXXXX 100644 | ||
87 | --- a/target/arm/helper.c | ||
88 | +++ b/target/arm/helper.c | ||
89 | @@ -XXX,XX +XXX,XX @@ static uint32_t arm_v7m_load_vector(ARMCPU *cpu) | ||
90 | CPUState *cs = CPU(cpu); | ||
91 | CPUARMState *env = &cpu->env; | ||
92 | MemTxResult result; | ||
93 | - hwaddr vec = env->v7m.vecbase + env->v7m.exception * 4; | ||
94 | + hwaddr vec = env->v7m.vecbase[env->v7m.secure] + env->v7m.exception * 4; | ||
95 | uint32_t addr; | ||
96 | |||
97 | addr = address_space_ldl(cs->as, vec, | ||
98 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
99 | index XXXXXXX..XXXXXXX 100644 | ||
100 | --- a/target/arm/machine.c | ||
101 | +++ b/target/arm/machine.c | ||
102 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = { | ||
103 | .minimum_version_id = 4, | ||
104 | .needed = m_needed, | ||
105 | .fields = (VMStateField[]) { | ||
106 | - VMSTATE_UINT32(env.v7m.vecbase, ARMCPU), | ||
107 | + VMSTATE_UINT32(env.v7m.vecbase[M_REG_NS], ARMCPU), | ||
108 | VMSTATE_UINT32(env.v7m.basepri[M_REG_NS], ARMCPU), | ||
109 | VMSTATE_UINT32(env.v7m.control[M_REG_NS], ARMCPU), | ||
110 | VMSTATE_UINT32(env.v7m.ccr, ARMCPU), | ||
111 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_security = { | ||
112 | VMSTATE_UINT32(env.v7m.primask[M_REG_S], ARMCPU), | ||
113 | VMSTATE_UINT32(env.v7m.faultmask[M_REG_S], ARMCPU), | ||
114 | VMSTATE_UINT32(env.v7m.control[M_REG_S], ARMCPU), | ||
115 | + VMSTATE_UINT32(env.v7m.vecbase[M_REG_S], ARMCPU), | ||
116 | VMSTATE_END_OF_LIST() | ||
117 | } | ||
118 | }; | ||
119 | -- | 261 | -- |
120 | 2.7.4 | 262 | 2.25.1 |
121 | |||
122 | diff view generated by jsdifflib |
1 | Move the regime_is_secure() utility function to internals.h; | 1 | From: Axel Heider <axel.heider@hensoldt.net> |
---|---|---|---|
2 | we are going to want to call it from translate.c. | ||
3 | 2 | ||
3 | The CNT register is a read-only register. There is no need to | ||
4 | store it's value, it can be calculated on demand. | ||
5 | The calculated frequency is needed temporarily only. | ||
6 | |||
7 | Note that this is a migration compatibility break for all boards | ||
8 | types that use the EPIT peripheral. | ||
9 | |||
10 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 1503414539-28762-20-git-send-email-peter.maydell@linaro.org | ||
7 | --- | 13 | --- |
8 | target/arm/internals.h | 26 ++++++++++++++++++++++++++ | 14 | include/hw/timer/imx_epit.h | 2 - |
9 | target/arm/helper.c | 26 -------------------------- | 15 | hw/timer/imx_epit.c | 73 ++++++++++++++----------------------- |
10 | 2 files changed, 26 insertions(+), 26 deletions(-) | 16 | 2 files changed, 28 insertions(+), 47 deletions(-) |
11 | 17 | ||
12 | diff --git a/target/arm/internals.h b/target/arm/internals.h | 18 | diff --git a/include/hw/timer/imx_epit.h b/include/hw/timer/imx_epit.h |
13 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/internals.h | 20 | --- a/include/hw/timer/imx_epit.h |
15 | +++ b/target/arm/internals.h | 21 | +++ b/include/hw/timer/imx_epit.h |
16 | @@ -XXX,XX +XXX,XX @@ static inline void arm_call_el_change_hook(ARMCPU *cpu) | 22 | @@ -XXX,XX +XXX,XX @@ struct IMXEPITState { |
23 | uint32_t sr; | ||
24 | uint32_t lr; | ||
25 | uint32_t cmp; | ||
26 | - uint32_t cnt; | ||
27 | |||
28 | - uint32_t freq; | ||
29 | qemu_irq irq; | ||
30 | }; | ||
31 | |||
32 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/hw/timer/imx_epit.c | ||
35 | +++ b/hw/timer/imx_epit.c | ||
36 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_update_int(IMXEPITState *s) | ||
17 | } | 37 | } |
18 | } | 38 | } |
19 | 39 | ||
20 | +/* Return true if this address translation regime is secure */ | 40 | -/* |
21 | +static inline bool regime_is_secure(CPUARMState *env, ARMMMUIdx mmu_idx) | 41 | - * Must be called from within a ptimer_transaction_begin/commit block |
22 | +{ | 42 | - * for both s->timer_cmp and s->timer_reload. |
23 | + switch (mmu_idx) { | 43 | - */ |
24 | + case ARMMMUIdx_S12NSE0: | 44 | -static void imx_epit_set_freq(IMXEPITState *s) |
25 | + case ARMMMUIdx_S12NSE1: | 45 | +static uint32_t imx_epit_get_freq(IMXEPITState *s) |
26 | + case ARMMMUIdx_S1NSE0: | 46 | { |
27 | + case ARMMMUIdx_S1NSE1: | 47 | - uint32_t clksrc; |
28 | + case ARMMMUIdx_S1E2: | 48 | - uint32_t prescaler; |
29 | + case ARMMMUIdx_S2NS: | 49 | - |
30 | + case ARMMMUIdx_MPriv: | 50 | - clksrc = extract32(s->cr, CR_CLKSRC_SHIFT, CR_CLKSRC_BITS); |
31 | + case ARMMMUIdx_MNegPri: | 51 | - prescaler = 1 + extract32(s->cr, CR_PRESCALE_SHIFT, CR_PRESCALE_BITS); |
32 | + case ARMMMUIdx_MUser: | 52 | - |
33 | + return false; | 53 | - s->freq = imx_ccm_get_clock_frequency(s->ccm, |
34 | + case ARMMMUIdx_S1E3: | 54 | - imx_epit_clocks[clksrc]) / prescaler; |
35 | + case ARMMMUIdx_S1SE0: | 55 | - |
36 | + case ARMMMUIdx_S1SE1: | 56 | - DPRINTF("Setting ptimer frequency to %u\n", s->freq); |
37 | + case ARMMMUIdx_MSPriv: | 57 | - |
38 | + case ARMMMUIdx_MSNegPri: | 58 | - if (s->freq) { |
39 | + case ARMMMUIdx_MSUser: | 59 | - ptimer_set_freq(s->timer_reload, s->freq); |
40 | + return true; | 60 | - ptimer_set_freq(s->timer_cmp, s->freq); |
41 | + default: | 61 | - } |
42 | + g_assert_not_reached(); | 62 | + uint32_t clksrc = extract32(s->cr, CR_CLKSRC_SHIFT, CR_CLKSRC_BITS); |
43 | + } | 63 | + uint32_t prescaler = 1 + extract32(s->cr, CR_PRESCALE_SHIFT, CR_PRESCALE_BITS); |
44 | +} | 64 | + uint32_t f_in = imx_ccm_get_clock_frequency(s->ccm, imx_epit_clocks[clksrc]); |
65 | + uint32_t freq = f_in / prescaler; | ||
66 | + DPRINTF("ptimer frequency is %u\n", freq); | ||
67 | + return freq; | ||
68 | } | ||
69 | |||
70 | /* | ||
71 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_reset(IMXEPITState *s, bool is_hard_reset) | ||
72 | s->sr = 0; | ||
73 | s->lr = EPIT_TIMER_MAX; | ||
74 | s->cmp = 0; | ||
75 | - s->cnt = 0; | ||
76 | ptimer_transaction_begin(s->timer_cmp); | ||
77 | ptimer_transaction_begin(s->timer_reload); | ||
78 | - /* stop both timers */ | ||
45 | + | 79 | + |
46 | #endif | 80 | + /* |
47 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 81 | + * The reset switches off the input clock, so even if the CR.EN is still |
48 | index XXXXXXX..XXXXXXX 100644 | 82 | + * set, the timers are no longer running. |
49 | --- a/target/arm/helper.c | 83 | + */ |
50 | +++ b/target/arm/helper.c | 84 | + assert(imx_epit_get_freq(s) == 0); |
51 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t regime_el(CPUARMState *env, ARMMMUIdx mmu_idx) | 85 | ptimer_stop(s->timer_cmp); |
52 | } | 86 | ptimer_stop(s->timer_reload); |
87 | - /* compute new frequency */ | ||
88 | - imx_epit_set_freq(s); | ||
89 | /* init both timers to EPIT_TIMER_MAX */ | ||
90 | ptimer_set_limit(s->timer_cmp, EPIT_TIMER_MAX, 1); | ||
91 | ptimer_set_limit(s->timer_reload, EPIT_TIMER_MAX, 1); | ||
92 | - if (s->freq && (s->cr & CR_EN)) { | ||
93 | - /* if the timer is still enabled, restart it */ | ||
94 | - ptimer_run(s->timer_reload, 0); | ||
95 | - } | ||
96 | ptimer_transaction_commit(s->timer_cmp); | ||
97 | ptimer_transaction_commit(s->timer_reload); | ||
53 | } | 98 | } |
54 | 99 | ||
55 | -/* Return true if this address translation regime is secure */ | 100 | -static uint32_t imx_epit_update_count(IMXEPITState *s) |
56 | -static inline bool regime_is_secure(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
57 | -{ | 101 | -{ |
58 | - switch (mmu_idx) { | 102 | - s->cnt = ptimer_get_count(s->timer_reload); |
59 | - case ARMMMUIdx_S12NSE0: | 103 | - |
60 | - case ARMMMUIdx_S12NSE1: | 104 | - return s->cnt; |
61 | - case ARMMMUIdx_S1NSE0: | ||
62 | - case ARMMMUIdx_S1NSE1: | ||
63 | - case ARMMMUIdx_S1E2: | ||
64 | - case ARMMMUIdx_S2NS: | ||
65 | - case ARMMMUIdx_MPriv: | ||
66 | - case ARMMMUIdx_MNegPri: | ||
67 | - case ARMMMUIdx_MUser: | ||
68 | - return false; | ||
69 | - case ARMMMUIdx_S1E3: | ||
70 | - case ARMMMUIdx_S1SE0: | ||
71 | - case ARMMMUIdx_S1SE1: | ||
72 | - case ARMMMUIdx_MSPriv: | ||
73 | - case ARMMMUIdx_MSNegPri: | ||
74 | - case ARMMMUIdx_MSUser: | ||
75 | - return true; | ||
76 | - default: | ||
77 | - g_assert_not_reached(); | ||
78 | - } | ||
79 | -} | 105 | -} |
80 | - | 106 | - |
81 | /* Return the SCTLR value which controls this address translation regime */ | 107 | static uint64_t imx_epit_read(void *opaque, hwaddr offset, unsigned size) |
82 | static inline uint32_t regime_sctlr(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
83 | { | 108 | { |
109 | IMXEPITState *s = IMX_EPIT(opaque); | ||
110 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx_epit_read(void *opaque, hwaddr offset, unsigned size) | ||
111 | break; | ||
112 | |||
113 | case 4: /* CNT */ | ||
114 | - imx_epit_update_count(s); | ||
115 | - reg_value = s->cnt; | ||
116 | + reg_value = ptimer_get_count(s->timer_reload); | ||
117 | break; | ||
118 | |||
119 | default: | ||
120 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_reload_compare_timer(IMXEPITState *s) | ||
121 | { | ||
122 | if ((s->cr & (CR_EN | CR_OCIEN)) == (CR_EN | CR_OCIEN)) { | ||
123 | /* if the compare feature is on and timers are running */ | ||
124 | - uint32_t tmp = imx_epit_update_count(s); | ||
125 | + uint32_t tmp = ptimer_get_count(s->timer_reload); | ||
126 | uint64_t next; | ||
127 | if (tmp > s->cmp) { | ||
128 | /* It'll fire in this round of the timer */ | ||
129 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_reload_compare_timer(IMXEPITState *s) | ||
130 | |||
131 | static void imx_epit_write_cr(IMXEPITState *s, uint32_t value) | ||
132 | { | ||
133 | + uint32_t freq = 0; | ||
134 | uint32_t oldcr = s->cr; | ||
135 | |||
136 | s->cr = value & 0x03ffffff; | ||
137 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write_cr(IMXEPITState *s, uint32_t value) | ||
138 | ptimer_transaction_begin(s->timer_cmp); | ||
139 | ptimer_transaction_begin(s->timer_reload); | ||
140 | |||
141 | - /* Update the frequency. Has been done already in case of a reset. */ | ||
142 | + /* | ||
143 | + * Update the frequency. In case of a reset the input clock was | ||
144 | + * switched off, so this can be skipped. | ||
145 | + */ | ||
146 | if (!(s->cr & CR_SWR)) { | ||
147 | - imx_epit_set_freq(s); | ||
148 | + freq = imx_epit_get_freq(s); | ||
149 | + if (freq) { | ||
150 | + ptimer_set_freq(s->timer_reload, freq); | ||
151 | + ptimer_set_freq(s->timer_cmp, freq); | ||
152 | + } | ||
153 | } | ||
154 | |||
155 | - if (s->freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) { | ||
156 | + if (freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) { | ||
157 | if (s->cr & CR_ENMOD) { | ||
158 | if (s->cr & CR_RLD) { | ||
159 | ptimer_set_limit(s->timer_reload, s->lr, 1); | ||
160 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps imx_epit_ops = { | ||
161 | |||
162 | static const VMStateDescription vmstate_imx_timer_epit = { | ||
163 | .name = TYPE_IMX_EPIT, | ||
164 | - .version_id = 2, | ||
165 | - .minimum_version_id = 2, | ||
166 | + .version_id = 3, | ||
167 | + .minimum_version_id = 3, | ||
168 | .fields = (VMStateField[]) { | ||
169 | VMSTATE_UINT32(cr, IMXEPITState), | ||
170 | VMSTATE_UINT32(sr, IMXEPITState), | ||
171 | VMSTATE_UINT32(lr, IMXEPITState), | ||
172 | VMSTATE_UINT32(cmp, IMXEPITState), | ||
173 | - VMSTATE_UINT32(cnt, IMXEPITState), | ||
174 | - VMSTATE_UINT32(freq, IMXEPITState), | ||
175 | VMSTATE_PTIMER(timer_reload, IMXEPITState), | ||
176 | VMSTATE_PTIMER(timer_cmp, IMXEPITState), | ||
177 | VMSTATE_END_OF_LIST() | ||
84 | -- | 178 | -- |
85 | 2.7.4 | 179 | 2.25.1 |
86 | |||
87 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Axel Heider <axel.heider@hensoldt.net> | ||
1 | 2 | ||
3 | - fix #1263 for CR writes | ||
4 | - rework compare time handling | ||
5 | - The compare timer has to run even if CR.OCIEN is not set, | ||
6 | as SR.OCIF must be updated. | ||
7 | - The compare timer fires exactly once when the | ||
8 | compare value is less than the current value, but the | ||
9 | reload values is less than the compare value. | ||
10 | - The compare timer will never fire if the reload value is | ||
11 | less than the compare value. Disable it in this case. | ||
12 | |||
13 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> | ||
14 | [PMM: fixed minor style nits] | ||
15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | --- | ||
18 | hw/timer/imx_epit.c | 192 ++++++++++++++++++++++++++------------------ | ||
19 | 1 file changed, 116 insertions(+), 76 deletions(-) | ||
20 | |||
21 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/hw/timer/imx_epit.c | ||
24 | +++ b/hw/timer/imx_epit.c | ||
25 | @@ -XXX,XX +XXX,XX @@ | ||
26 | * Originally written by Hans Jiang | ||
27 | * Updated by Peter Chubb | ||
28 | * Updated by Jean-Christophe Dubois <jcd@tribudubois.net> | ||
29 | + * Updated by Axel Heider | ||
30 | * | ||
31 | * This code is licensed under GPL version 2 or later. See | ||
32 | * the COPYING file in the top-level directory. | ||
33 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx_epit_read(void *opaque, hwaddr offset, unsigned size) | ||
34 | return reg_value; | ||
35 | } | ||
36 | |||
37 | -/* Must be called from ptimer_transaction_begin/commit block for s->timer_cmp */ | ||
38 | -static void imx_epit_reload_compare_timer(IMXEPITState *s) | ||
39 | +/* | ||
40 | + * Must be called from a ptimer_transaction_begin/commit block for | ||
41 | + * s->timer_cmp, but outside of a transaction block of s->timer_reload, | ||
42 | + * so the proper counter value is read. | ||
43 | + */ | ||
44 | +static void imx_epit_update_compare_timer(IMXEPITState *s) | ||
45 | { | ||
46 | - if ((s->cr & (CR_EN | CR_OCIEN)) == (CR_EN | CR_OCIEN)) { | ||
47 | - /* if the compare feature is on and timers are running */ | ||
48 | - uint32_t tmp = ptimer_get_count(s->timer_reload); | ||
49 | - uint64_t next; | ||
50 | - if (tmp > s->cmp) { | ||
51 | - /* It'll fire in this round of the timer */ | ||
52 | - next = tmp - s->cmp; | ||
53 | - } else { /* catch it next time around */ | ||
54 | - next = tmp - s->cmp + ((s->cr & CR_RLD) ? EPIT_TIMER_MAX : s->lr); | ||
55 | + uint64_t counter = 0; | ||
56 | + bool is_oneshot = false; | ||
57 | + /* | ||
58 | + * The compare timer only has to run if the timer peripheral is active | ||
59 | + * and there is an input clock, Otherwise it can be switched off. | ||
60 | + */ | ||
61 | + bool is_active = (s->cr & CR_EN) && imx_epit_get_freq(s); | ||
62 | + if (is_active) { | ||
63 | + /* | ||
64 | + * Calculate next timeout for compare timer. Reading the reload | ||
65 | + * counter returns proper results only if pending transactions | ||
66 | + * on it are committed here. Otherwise stale values are be read. | ||
67 | + */ | ||
68 | + counter = ptimer_get_count(s->timer_reload); | ||
69 | + uint64_t limit = ptimer_get_limit(s->timer_cmp); | ||
70 | + /* | ||
71 | + * The compare timer is a periodic timer if the limit is at least | ||
72 | + * the compare value. Otherwise it may fire at most once in the | ||
73 | + * current round. | ||
74 | + */ | ||
75 | + bool is_oneshot = (limit >= s->cmp); | ||
76 | + if (counter >= s->cmp) { | ||
77 | + /* The compare timer fires in the current round. */ | ||
78 | + counter -= s->cmp; | ||
79 | + } else if (!is_oneshot) { | ||
80 | + /* | ||
81 | + * The compare timer fires after a reload, as it is below the | ||
82 | + * compare value already in this round. Note that the counter | ||
83 | + * value calculated below can be above the 32-bit limit, which | ||
84 | + * is legal here because the compare timer is an internal | ||
85 | + * helper ptimer only. | ||
86 | + */ | ||
87 | + counter += limit - s->cmp; | ||
88 | + } else { | ||
89 | + /* | ||
90 | + * The compare timer won't fire in this round, and the limit is | ||
91 | + * set to a value below the compare value. This practically means | ||
92 | + * it will never fire, so it can be switched off. | ||
93 | + */ | ||
94 | + is_active = false; | ||
95 | } | ||
96 | - ptimer_set_count(s->timer_cmp, next); | ||
97 | } | ||
98 | + | ||
99 | + /* | ||
100 | + * Set the compare timer and let it run, or stop it. This is agnostic | ||
101 | + * of CR.OCIEN bit, as this bit affects interrupt generation only. The | ||
102 | + * compare timer needs to run even if no interrupts are to be generated, | ||
103 | + * because the SR.OCIF bit must be updated also. | ||
104 | + * Note that the timer might already be stopped or be running with | ||
105 | + * counter values. However, finding out when an update is needed and | ||
106 | + * when not is not trivial. It's much easier applying the setting again, | ||
107 | + * as this does not harm either and the overhead is negligible. | ||
108 | + */ | ||
109 | + if (is_active) { | ||
110 | + ptimer_set_count(s->timer_cmp, counter); | ||
111 | + ptimer_run(s->timer_cmp, is_oneshot ? 1 : 0); | ||
112 | + } else { | ||
113 | + ptimer_stop(s->timer_cmp); | ||
114 | + } | ||
115 | + | ||
116 | } | ||
117 | |||
118 | static void imx_epit_write_cr(IMXEPITState *s, uint32_t value) | ||
119 | { | ||
120 | - uint32_t freq = 0; | ||
121 | uint32_t oldcr = s->cr; | ||
122 | |||
123 | s->cr = value & 0x03ffffff; | ||
124 | |||
125 | if (s->cr & CR_SWR) { | ||
126 | - /* handle the reset */ | ||
127 | + /* | ||
128 | + * Reset clears CR.SWR again. It does not touch CR.EN, but the timers | ||
129 | + * are still stopped because the input clock is disabled. | ||
130 | + */ | ||
131 | imx_epit_reset(s, false); | ||
132 | + } else { | ||
133 | + uint32_t freq; | ||
134 | + uint32_t toggled_cr_bits = oldcr ^ s->cr; | ||
135 | + /* re-initialize the limits if CR.RLD has changed */ | ||
136 | + bool set_limit = toggled_cr_bits & CR_RLD; | ||
137 | + /* set the counter if the timer got just enabled and CR.ENMOD is set */ | ||
138 | + bool is_switched_on = (toggled_cr_bits & s->cr) & CR_EN; | ||
139 | + bool set_counter = is_switched_on && (s->cr & CR_ENMOD); | ||
140 | + | ||
141 | + ptimer_transaction_begin(s->timer_cmp); | ||
142 | + ptimer_transaction_begin(s->timer_reload); | ||
143 | + freq = imx_epit_get_freq(s); | ||
144 | + if (freq) { | ||
145 | + ptimer_set_freq(s->timer_reload, freq); | ||
146 | + ptimer_set_freq(s->timer_cmp, freq); | ||
147 | + } | ||
148 | + | ||
149 | + if (set_limit || set_counter) { | ||
150 | + uint64_t limit = (s->cr & CR_RLD) ? s->lr : EPIT_TIMER_MAX; | ||
151 | + ptimer_set_limit(s->timer_reload, limit, set_counter ? 1 : 0); | ||
152 | + if (set_limit) { | ||
153 | + ptimer_set_limit(s->timer_cmp, limit, 0); | ||
154 | + } | ||
155 | + } | ||
156 | + /* | ||
157 | + * If there is an input clock and the peripheral is enabled, then | ||
158 | + * ensure the wall clock timer is ticking. Otherwise stop the timers. | ||
159 | + * The compare timer will be updated later. | ||
160 | + */ | ||
161 | + if (freq && (s->cr & CR_EN)) { | ||
162 | + ptimer_run(s->timer_reload, 0); | ||
163 | + } else { | ||
164 | + ptimer_stop(s->timer_reload); | ||
165 | + } | ||
166 | + /* Commit changes to reload timer, so they can propagate. */ | ||
167 | + ptimer_transaction_commit(s->timer_reload); | ||
168 | + /* Update compare timer based on the committed reload timer value. */ | ||
169 | + imx_epit_update_compare_timer(s); | ||
170 | + ptimer_transaction_commit(s->timer_cmp); | ||
171 | } | ||
172 | |||
173 | /* | ||
174 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write_cr(IMXEPITState *s, uint32_t value) | ||
175 | * - write to CR.EN or CR.OCIE | ||
176 | */ | ||
177 | imx_epit_update_int(s); | ||
178 | - | ||
179 | - /* | ||
180 | - * TODO: could we 'break' here for reset? following operations appear | ||
181 | - * to duplicate the work imx_epit_reset() already did. | ||
182 | - */ | ||
183 | - | ||
184 | - ptimer_transaction_begin(s->timer_cmp); | ||
185 | - ptimer_transaction_begin(s->timer_reload); | ||
186 | - | ||
187 | - /* | ||
188 | - * Update the frequency. In case of a reset the input clock was | ||
189 | - * switched off, so this can be skipped. | ||
190 | - */ | ||
191 | - if (!(s->cr & CR_SWR)) { | ||
192 | - freq = imx_epit_get_freq(s); | ||
193 | - if (freq) { | ||
194 | - ptimer_set_freq(s->timer_reload, freq); | ||
195 | - ptimer_set_freq(s->timer_cmp, freq); | ||
196 | - } | ||
197 | - } | ||
198 | - | ||
199 | - if (freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) { | ||
200 | - if (s->cr & CR_ENMOD) { | ||
201 | - if (s->cr & CR_RLD) { | ||
202 | - ptimer_set_limit(s->timer_reload, s->lr, 1); | ||
203 | - ptimer_set_limit(s->timer_cmp, s->lr, 1); | ||
204 | - } else { | ||
205 | - ptimer_set_limit(s->timer_reload, EPIT_TIMER_MAX, 1); | ||
206 | - ptimer_set_limit(s->timer_cmp, EPIT_TIMER_MAX, 1); | ||
207 | - } | ||
208 | - } | ||
209 | - | ||
210 | - imx_epit_reload_compare_timer(s); | ||
211 | - ptimer_run(s->timer_reload, 0); | ||
212 | - if (s->cr & CR_OCIEN) { | ||
213 | - ptimer_run(s->timer_cmp, 0); | ||
214 | - } else { | ||
215 | - ptimer_stop(s->timer_cmp); | ||
216 | - } | ||
217 | - } else if (!(s->cr & CR_EN)) { | ||
218 | - /* stop both timers */ | ||
219 | - ptimer_stop(s->timer_reload); | ||
220 | - ptimer_stop(s->timer_cmp); | ||
221 | - } else if (s->cr & CR_OCIEN) { | ||
222 | - if (!(oldcr & CR_OCIEN)) { | ||
223 | - imx_epit_reload_compare_timer(s); | ||
224 | - ptimer_run(s->timer_cmp, 0); | ||
225 | - } | ||
226 | - } else { | ||
227 | - ptimer_stop(s->timer_cmp); | ||
228 | - } | ||
229 | - | ||
230 | - ptimer_transaction_commit(s->timer_cmp); | ||
231 | - ptimer_transaction_commit(s->timer_reload); | ||
232 | } | ||
233 | |||
234 | static void imx_epit_write_sr(IMXEPITState *s, uint32_t value) | ||
235 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write_lr(IMXEPITState *s, uint32_t value) | ||
236 | /* If IOVW bit is set then set the timer value */ | ||
237 | ptimer_set_count(s->timer_reload, s->lr); | ||
238 | } | ||
239 | - /* | ||
240 | - * Commit the change to s->timer_reload, so it can propagate. Otherwise | ||
241 | - * the timer interrupt may not fire properly. The commit must happen | ||
242 | - * before calling imx_epit_reload_compare_timer(), which reads | ||
243 | - * s->timer_reload internally again. | ||
244 | - */ | ||
245 | + /* Commit the changes to s->timer_reload, so they can propagate. */ | ||
246 | ptimer_transaction_commit(s->timer_reload); | ||
247 | - imx_epit_reload_compare_timer(s); | ||
248 | + /* Update the compare timer based on the committed reload timer value. */ | ||
249 | + imx_epit_update_compare_timer(s); | ||
250 | ptimer_transaction_commit(s->timer_cmp); | ||
251 | } | ||
252 | |||
253 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write_cmp(IMXEPITState *s, uint32_t value) | ||
254 | { | ||
255 | s->cmp = value; | ||
256 | |||
257 | + /* Update the compare timer based on the committed reload timer value. */ | ||
258 | ptimer_transaction_begin(s->timer_cmp); | ||
259 | - imx_epit_reload_compare_timer(s); | ||
260 | + imx_epit_update_compare_timer(s); | ||
261 | ptimer_transaction_commit(s->timer_cmp); | ||
262 | } | ||
263 | |||
264 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_cmp(void *opaque) | ||
265 | { | ||
266 | IMXEPITState *s = IMX_EPIT(opaque); | ||
267 | |||
268 | + /* The cmp ptimer can't be running when the peripheral is disabled */ | ||
269 | + assert(s->cr & CR_EN); | ||
270 | + | ||
271 | DPRINTF("sr was %d\n", s->sr); | ||
272 | /* Set interrupt status bit SR.OCIF and update the interrupt state */ | ||
273 | s->sr |= SR_OCIF; | ||
274 | -- | ||
275 | 2.25.1 | diff view generated by jsdifflib |
1 | Now that MPU lookups can return different results for v8M | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | when the CPU is in secure vs non-secure state, we need to | ||
3 | have separate MMU indexes; add the secure counterparts | ||
4 | to the existing three M profile MMU indexes. | ||
5 | 2 | ||
3 | Fix these: | ||
4 | |||
5 | WARNING: Block comments use a leading /* on a separate line | ||
6 | WARNING: Block comments use * on subsequent lines | ||
7 | WARNING: Block comments use a trailing */ on a separate line | ||
8 | |||
9 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
10 | Reviewed-by: Claudio Fontana <cfontana@suse.de> | ||
11 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
12 | Message-id: 20221213190537.511-2-farosas@suse.de | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 1503414539-28762-6-git-send-email-peter.maydell@linaro.org | ||
9 | --- | 14 | --- |
10 | target/arm/cpu.h | 19 +++++++++++++++++-- | 15 | target/arm/helper.c | 323 +++++++++++++++++++++++++++++--------------- |
11 | target/arm/helper.c | 9 ++++++++- | 16 | 1 file changed, 215 insertions(+), 108 deletions(-) |
12 | 2 files changed, 25 insertions(+), 3 deletions(-) | ||
13 | 17 | ||
14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/cpu.h | ||
17 | +++ b/target/arm/cpu.h | ||
18 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | ||
19 | * Execution priority negative (this is like privileged, but the | ||
20 | * MPU HFNMIENA bit means that it may have different access permission | ||
21 | * check results to normal privileged code, so can't share a TLB). | ||
22 | + * If the CPU supports the v8M Security Extension then there are also: | ||
23 | + * Secure User | ||
24 | + * Secure Privileged | ||
25 | + * Secure, execution priority negative | ||
26 | * | ||
27 | * The ARMMMUIdx and the mmu index value used by the core QEMU TLB code | ||
28 | * are not quite the same -- different CPU types (most notably M profile | ||
29 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { | ||
30 | ARMMMUIdx_MUser = 0 | ARM_MMU_IDX_M, | ||
31 | ARMMMUIdx_MPriv = 1 | ARM_MMU_IDX_M, | ||
32 | ARMMMUIdx_MNegPri = 2 | ARM_MMU_IDX_M, | ||
33 | + ARMMMUIdx_MSUser = 3 | ARM_MMU_IDX_M, | ||
34 | + ARMMMUIdx_MSPriv = 4 | ARM_MMU_IDX_M, | ||
35 | + ARMMMUIdx_MSNegPri = 5 | ARM_MMU_IDX_M, | ||
36 | /* Indexes below here don't have TLBs and are used only for AT system | ||
37 | * instructions or for the first stage of an S12 page table walk. | ||
38 | */ | ||
39 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdxBit { | ||
40 | ARMMMUIdxBit_MUser = 1 << 0, | ||
41 | ARMMMUIdxBit_MPriv = 1 << 1, | ||
42 | ARMMMUIdxBit_MNegPri = 1 << 2, | ||
43 | + ARMMMUIdxBit_MSUser = 1 << 3, | ||
44 | + ARMMMUIdxBit_MSPriv = 1 << 4, | ||
45 | + ARMMMUIdxBit_MSNegPri = 1 << 5, | ||
46 | } ARMMMUIdxBit; | ||
47 | |||
48 | #define MMU_USER_IDX 0 | ||
49 | @@ -XXX,XX +XXX,XX @@ static inline int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx) | ||
50 | case ARM_MMU_IDX_A: | ||
51 | return mmu_idx & 3; | ||
52 | case ARM_MMU_IDX_M: | ||
53 | - return mmu_idx == ARMMMUIdx_MUser ? 0 : 1; | ||
54 | + return (mmu_idx == ARMMMUIdx_MUser || mmu_idx == ARMMMUIdx_MSUser) | ||
55 | + ? 0 : 1; | ||
56 | default: | ||
57 | g_assert_not_reached(); | ||
58 | } | ||
59 | @@ -XXX,XX +XXX,XX @@ static inline int cpu_mmu_index(CPUARMState *env, bool ifetch) | ||
60 | */ | ||
61 | if ((env->v7m.exception > 0 && env->v7m.exception <= 3) | ||
62 | || env->v7m.faultmask) { | ||
63 | - return arm_to_core_mmu_idx(ARMMMUIdx_MNegPri); | ||
64 | + mmu_idx = ARMMMUIdx_MNegPri; | ||
65 | + } | ||
66 | + | ||
67 | + if (env->v7m.secure) { | ||
68 | + mmu_idx += ARMMMUIdx_MSUser; | ||
69 | } | ||
70 | |||
71 | return arm_to_core_mmu_idx(mmu_idx); | ||
72 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 18 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
73 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
74 | --- a/target/arm/helper.c | 20 | --- a/target/arm/helper.c |
75 | +++ b/target/arm/helper.c | 21 | +++ b/target/arm/helper.c |
76 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t regime_el(CPUARMState *env, ARMMMUIdx mmu_idx) | 22 | @@ -XXX,XX +XXX,XX @@ uint64_t read_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri) |
77 | case ARMMMUIdx_MPriv: | 23 | static void write_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri, |
78 | case ARMMMUIdx_MNegPri: | 24 | uint64_t v) |
79 | case ARMMMUIdx_MUser: | 25 | { |
80 | + case ARMMMUIdx_MSPriv: | 26 | - /* Raw write of a coprocessor register (as needed for migration, etc). |
81 | + case ARMMMUIdx_MSNegPri: | 27 | + /* |
82 | + case ARMMMUIdx_MSUser: | 28 | + * Raw write of a coprocessor register (as needed for migration, etc). |
83 | return 1; | 29 | * Note that constant registers are treated as write-ignored; the |
30 | * caller should check for success by whether a readback gives the | ||
31 | * value written. | ||
32 | @@ -XXX,XX +XXX,XX @@ static void write_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri, | ||
33 | |||
34 | static bool raw_accessors_invalid(const ARMCPRegInfo *ri) | ||
35 | { | ||
36 | - /* Return true if the regdef would cause an assertion if you called | ||
37 | + /* | ||
38 | + * Return true if the regdef would cause an assertion if you called | ||
39 | * read_raw_cp_reg() or write_raw_cp_reg() on it (ie if it is a | ||
40 | * program bug for it not to have the NO_RAW flag). | ||
41 | * NB that returning false here doesn't necessarily mean that calling | ||
42 | @@ -XXX,XX +XXX,XX @@ bool write_list_to_cpustate(ARMCPU *cpu) | ||
43 | if (ri->type & ARM_CP_NO_RAW) { | ||
44 | continue; | ||
45 | } | ||
46 | - /* Write value and confirm it reads back as written | ||
47 | + /* | ||
48 | + * Write value and confirm it reads back as written | ||
49 | * (to catch read-only registers and partially read-only | ||
50 | * registers where the incoming migration value doesn't match) | ||
51 | */ | ||
52 | @@ -XXX,XX +XXX,XX @@ static gint cpreg_key_compare(gconstpointer a, gconstpointer b) | ||
53 | |||
54 | void init_cpreg_list(ARMCPU *cpu) | ||
55 | { | ||
56 | - /* Initialise the cpreg_tuples[] array based on the cp_regs hash. | ||
57 | + /* | ||
58 | + * Initialise the cpreg_tuples[] array based on the cp_regs hash. | ||
59 | * Note that we require cpreg_tuples[] to be sorted by key ID. | ||
60 | */ | ||
61 | GList *keys; | ||
62 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_el3_aa32ns(CPUARMState *env, | ||
63 | return CP_ACCESS_OK; | ||
64 | } | ||
65 | |||
66 | -/* Some secure-only AArch32 registers trap to EL3 if used from | ||
67 | +/* | ||
68 | + * Some secure-only AArch32 registers trap to EL3 if used from | ||
69 | * Secure EL1 (but are just ordinary UNDEF in other non-EL3 contexts). | ||
70 | * Note that an access from Secure EL1 can only happen if EL3 is AArch64. | ||
71 | * We assume that the .access field is set to PL1_RW. | ||
72 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_trap_aa32s_el1(CPUARMState *env, | ||
73 | return CP_ACCESS_TRAP_UNCATEGORIZED; | ||
74 | } | ||
75 | |||
76 | -/* Check for traps to performance monitor registers, which are controlled | ||
77 | +/* | ||
78 | + * Check for traps to performance monitor registers, which are controlled | ||
79 | * by MDCR_EL2.TPM for EL2 and MDCR_EL3.TPM for EL3. | ||
80 | */ | ||
81 | static CPAccessResult access_tpm(CPUARMState *env, const ARMCPRegInfo *ri, | ||
82 | @@ -XXX,XX +XXX,XX @@ static void fcse_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
83 | ARMCPU *cpu = env_archcpu(env); | ||
84 | |||
85 | if (raw_read(env, ri) != value) { | ||
86 | - /* Unlike real hardware the qemu TLB uses virtual addresses, | ||
87 | + /* | ||
88 | + * Unlike real hardware the qemu TLB uses virtual addresses, | ||
89 | * not modified virtual addresses, so this causes a TLB flush. | ||
90 | */ | ||
91 | tlb_flush(CPU(cpu)); | ||
92 | @@ -XXX,XX +XXX,XX @@ static void contextidr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
93 | |||
94 | if (raw_read(env, ri) != value && !arm_feature(env, ARM_FEATURE_PMSA) | ||
95 | && !extended_addresses_enabled(env)) { | ||
96 | - /* For VMSA (when not using the LPAE long descriptor page table | ||
97 | + /* | ||
98 | + * For VMSA (when not using the LPAE long descriptor page table | ||
99 | * format) this register includes the ASID, so do a TLB flush. | ||
100 | * For PMSA it is purely a process ID and no action is needed. | ||
101 | */ | ||
102 | @@ -XXX,XX +XXX,XX @@ static void tlbiipas2is_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
103 | } | ||
104 | |||
105 | static const ARMCPRegInfo cp_reginfo[] = { | ||
106 | - /* Define the secure and non-secure FCSE identifier CP registers | ||
107 | + /* | ||
108 | + * Define the secure and non-secure FCSE identifier CP registers | ||
109 | * separately because there is no secure bank in V8 (no _EL3). This allows | ||
110 | * the secure register to be properly reset and migrated. There is also no | ||
111 | * v8 EL1 version of the register so the non-secure instance stands alone. | ||
112 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cp_reginfo[] = { | ||
113 | .access = PL1_RW, .secure = ARM_CP_SECSTATE_S, | ||
114 | .fieldoffset = offsetof(CPUARMState, cp15.fcseidr_s), | ||
115 | .resetvalue = 0, .writefn = fcse_write, .raw_writefn = raw_write, }, | ||
116 | - /* Define the secure and non-secure context identifier CP registers | ||
117 | + /* | ||
118 | + * Define the secure and non-secure context identifier CP registers | ||
119 | * separately because there is no secure bank in V8 (no _EL3). This allows | ||
120 | * the secure register to be properly reset and migrated. In the | ||
121 | * non-secure case, the 32-bit register will have reset and migration | ||
122 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cp_reginfo[] = { | ||
123 | }; | ||
124 | |||
125 | static const ARMCPRegInfo not_v8_cp_reginfo[] = { | ||
126 | - /* NB: Some of these registers exist in v8 but with more precise | ||
127 | + /* | ||
128 | + * NB: Some of these registers exist in v8 but with more precise | ||
129 | * definitions that don't use CP_ANY wildcards (mostly in v8_cp_reginfo[]). | ||
130 | */ | ||
131 | /* MMU Domain access control / MPU write buffer control */ | ||
132 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v8_cp_reginfo[] = { | ||
133 | .writefn = dacr_write, .raw_writefn = raw_write, | ||
134 | .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.dacr_s), | ||
135 | offsetoflow32(CPUARMState, cp15.dacr_ns) } }, | ||
136 | - /* ARMv7 allocates a range of implementation defined TLB LOCKDOWN regs. | ||
137 | + /* | ||
138 | + * ARMv7 allocates a range of implementation defined TLB LOCKDOWN regs. | ||
139 | * For v6 and v5, these mappings are overly broad. | ||
140 | */ | ||
141 | { .name = "TLB_LOCKDOWN", .cp = 15, .crn = 10, .crm = 0, | ||
142 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v8_cp_reginfo[] = { | ||
143 | }; | ||
144 | |||
145 | static const ARMCPRegInfo not_v6_cp_reginfo[] = { | ||
146 | - /* Not all pre-v6 cores implemented this WFI, so this is slightly | ||
147 | + /* | ||
148 | + * Not all pre-v6 cores implemented this WFI, so this is slightly | ||
149 | * over-broad. | ||
150 | */ | ||
151 | { .name = "WFI_v5", .cp = 15, .crn = 7, .crm = 8, .opc1 = 0, .opc2 = 2, | ||
152 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v6_cp_reginfo[] = { | ||
153 | }; | ||
154 | |||
155 | static const ARMCPRegInfo not_v7_cp_reginfo[] = { | ||
156 | - /* Standard v6 WFI (also used in some pre-v6 cores); not in v7 (which | ||
157 | + /* | ||
158 | + * Standard v6 WFI (also used in some pre-v6 cores); not in v7 (which | ||
159 | * is UNPREDICTABLE; we choose to NOP as most implementations do). | ||
160 | */ | ||
161 | { .name = "WFI_v6", .cp = 15, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 4, | ||
162 | .access = PL1_W, .type = ARM_CP_WFI }, | ||
163 | - /* L1 cache lockdown. Not architectural in v6 and earlier but in practice | ||
164 | + /* | ||
165 | + * L1 cache lockdown. Not architectural in v6 and earlier but in practice | ||
166 | * implemented in 926, 946, 1026, 1136, 1176 and 11MPCore. StrongARM and | ||
167 | * OMAPCP will override this space. | ||
168 | */ | ||
169 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v7_cp_reginfo[] = { | ||
170 | { .name = "DUMMY", .cp = 15, .crn = 0, .crm = 0, .opc1 = 1, .opc2 = CP_ANY, | ||
171 | .access = PL1_R, .type = ARM_CP_CONST | ARM_CP_NO_RAW, | ||
172 | .resetvalue = 0 }, | ||
173 | - /* We don't implement pre-v7 debug but most CPUs had at least a DBGDIDR; | ||
174 | + /* | ||
175 | + * We don't implement pre-v7 debug but most CPUs had at least a DBGDIDR; | ||
176 | * implementing it as RAZ means the "debug architecture version" bits | ||
177 | * will read as a reserved value, which should cause Linux to not try | ||
178 | * to use the debug hardware. | ||
179 | */ | ||
180 | { .name = "DBGDIDR", .cp = 14, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 0, | ||
181 | .access = PL0_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
182 | - /* MMU TLB control. Note that the wildcarding means we cover not just | ||
183 | + /* | ||
184 | + * MMU TLB control. Note that the wildcarding means we cover not just | ||
185 | * the unified TLB ops but also the dside/iside/inner-shareable variants. | ||
186 | */ | ||
187 | { .name = "TLBIALL", .cp = 15, .crn = 8, .crm = CP_ANY, | ||
188 | @@ -XXX,XX +XXX,XX @@ static void cpacr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
189 | |||
190 | /* In ARMv8 most bits of CPACR_EL1 are RES0. */ | ||
191 | if (!arm_feature(env, ARM_FEATURE_V8)) { | ||
192 | - /* ARMv7 defines bits for unimplemented coprocessors as RAZ/WI. | ||
193 | + /* | ||
194 | + * ARMv7 defines bits for unimplemented coprocessors as RAZ/WI. | ||
195 | * ASEDIS [31] and D32DIS [30] are both UNK/SBZP without VFP. | ||
196 | * TRCDIS [28] is RAZ/WI since we do not implement a trace macrocell. | ||
197 | */ | ||
198 | @@ -XXX,XX +XXX,XX @@ static void cpacr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
199 | value |= R_CPACR_ASEDIS_MASK; | ||
200 | } | ||
201 | |||
202 | - /* VFPv3 and upwards with NEON implement 32 double precision | ||
203 | + /* | ||
204 | + * VFPv3 and upwards with NEON implement 32 double precision | ||
205 | * registers (D0-D31). | ||
206 | */ | ||
207 | if (!cpu_isar_feature(aa32_simd_r32, env_archcpu(env))) { | ||
208 | @@ -XXX,XX +XXX,XX @@ static uint64_t cpacr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
209 | |||
210 | static void cpacr_reset(CPUARMState *env, const ARMCPRegInfo *ri) | ||
211 | { | ||
212 | - /* Call cpacr_write() so that we reset with the correct RAO bits set | ||
213 | + /* | ||
214 | + * Call cpacr_write() so that we reset with the correct RAO bits set | ||
215 | * for our CPU features. | ||
216 | */ | ||
217 | cpacr_write(env, ri, 0); | ||
218 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6_cp_reginfo[] = { | ||
219 | { .name = "MVA_prefetch", | ||
220 | .cp = 15, .crn = 7, .crm = 13, .opc1 = 0, .opc2 = 1, | ||
221 | .access = PL1_W, .type = ARM_CP_NOP }, | ||
222 | - /* We need to break the TB after ISB to execute self-modifying code | ||
223 | + /* | ||
224 | + * We need to break the TB after ISB to execute self-modifying code | ||
225 | * correctly and also to take any pending interrupts immediately. | ||
226 | * So use arm_cp_write_ignore() function instead of ARM_CP_NOP flag. | ||
227 | */ | ||
228 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6_cp_reginfo[] = { | ||
229 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.ifar_s), | ||
230 | offsetof(CPUARMState, cp15.ifar_ns) }, | ||
231 | .resetvalue = 0, }, | ||
232 | - /* Watchpoint Fault Address Register : should actually only be present | ||
233 | + /* | ||
234 | + * Watchpoint Fault Address Register : should actually only be present | ||
235 | * for 1136, 1176, 11MPCore. | ||
236 | */ | ||
237 | { .name = "WFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1, | ||
238 | @@ -XXX,XX +XXX,XX @@ static bool event_supported(uint16_t number) | ||
239 | static CPAccessResult pmreg_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
240 | bool isread) | ||
241 | { | ||
242 | - /* Performance monitor registers user accessibility is controlled | ||
243 | + /* | ||
244 | + * Performance monitor registers user accessibility is controlled | ||
245 | * by PMUSERENR. MDCR_EL2.TPM and MDCR_EL3.TPM allow configurable | ||
246 | * trapping to EL2 or EL3 for other accesses. | ||
247 | */ | ||
248 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult pmreg_access_ccntr(CPUARMState *env, | ||
249 | (MDCR_HPME | MDCR_HPMD | MDCR_HPMN | MDCR_HCCD | MDCR_HLP) | ||
250 | #define MDCR_EL3_PMU_ENABLE_BITS (MDCR_SPME | MDCR_SCCD) | ||
251 | |||
252 | -/* Returns true if the counter (pass 31 for PMCCNTR) should count events using | ||
253 | +/* | ||
254 | + * Returns true if the counter (pass 31 for PMCCNTR) should count events using | ||
255 | * the current EL, security state, and register configuration. | ||
256 | */ | ||
257 | static bool pmu_counter_enabled(CPUARMState *env, uint8_t counter) | ||
258 | @@ -XXX,XX +XXX,XX @@ static uint64_t pmccntr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
259 | static void pmselr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
260 | uint64_t value) | ||
261 | { | ||
262 | - /* The value of PMSELR.SEL affects the behavior of PMXEVTYPER and | ||
263 | + /* | ||
264 | + * The value of PMSELR.SEL affects the behavior of PMXEVTYPER and | ||
265 | * PMXEVCNTR. We allow [0..31] to be written to PMSELR here; in the | ||
266 | * meanwhile, we check PMSELR.SEL when PMXEVTYPER and PMXEVCNTR are | ||
267 | * accessed. | ||
268 | @@ -XXX,XX +XXX,XX @@ static void pmevtyper_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
269 | env->cp15.c14_pmevtyper[counter] = value & PMXEVTYPER_MASK; | ||
270 | pmevcntr_op_finish(env, counter); | ||
271 | } | ||
272 | - /* Attempts to access PMXEVTYPER are CONSTRAINED UNPREDICTABLE when | ||
273 | + /* | ||
274 | + * Attempts to access PMXEVTYPER are CONSTRAINED UNPREDICTABLE when | ||
275 | * PMSELR value is equal to or greater than the number of implemented | ||
276 | * counters, but not equal to 0x1f. We opt to behave as a RAZ/WI. | ||
277 | */ | ||
278 | @@ -XXX,XX +XXX,XX @@ static uint64_t pmevcntr_read(CPUARMState *env, const ARMCPRegInfo *ri, | ||
279 | } | ||
280 | return ret; | ||
281 | } else { | ||
282 | - /* We opt to behave as a RAZ/WI when attempts to access PM[X]EVCNTR | ||
283 | - * are CONSTRAINED UNPREDICTABLE. */ | ||
284 | + /* | ||
285 | + * We opt to behave as a RAZ/WI when attempts to access PM[X]EVCNTR | ||
286 | + * are CONSTRAINED UNPREDICTABLE. | ||
287 | + */ | ||
288 | return 0; | ||
289 | } | ||
290 | } | ||
291 | @@ -XXX,XX +XXX,XX @@ static void pmintenclr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
292 | static void vbar_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
293 | uint64_t value) | ||
294 | { | ||
295 | - /* Note that even though the AArch64 view of this register has bits | ||
296 | + /* | ||
297 | + * Note that even though the AArch64 view of this register has bits | ||
298 | * [10:0] all RES0 we can only mask the bottom 5, to comply with the | ||
299 | * architectural requirements for bits which are RES0 only in some | ||
300 | * contexts. (ARMv8 would permit us to do no masking at all, but ARMv7 | ||
301 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
302 | if (!arm_feature(env, ARM_FEATURE_EL2)) { | ||
303 | valid_mask &= ~SCR_HCE; | ||
304 | |||
305 | - /* On ARMv7, SMD (or SCD as it is called in v7) is only | ||
306 | + /* | ||
307 | + * On ARMv7, SMD (or SCD as it is called in v7) is only | ||
308 | * supported if EL2 exists. The bit is UNK/SBZP when | ||
309 | * EL2 is unavailable. In QEMU ARMv7, we force it to always zero | ||
310 | * when EL2 is unavailable. | ||
311 | @@ -XXX,XX +XXX,XX @@ static uint64_t ccsidr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
312 | { | ||
313 | ARMCPU *cpu = env_archcpu(env); | ||
314 | |||
315 | - /* Acquire the CSSELR index from the bank corresponding to the CCSIDR | ||
316 | + /* | ||
317 | + * Acquire the CSSELR index from the bank corresponding to the CCSIDR | ||
318 | * bank | ||
319 | */ | ||
320 | uint32_t index = A32_BANKED_REG_GET(env, csselr, | ||
321 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
322 | /* the old v6 WFI, UNPREDICTABLE in v7 but we choose to NOP */ | ||
323 | { .name = "NOP", .cp = 15, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 4, | ||
324 | .access = PL1_W, .type = ARM_CP_NOP }, | ||
325 | - /* Performance monitors are implementation defined in v7, | ||
326 | + /* | ||
327 | + * Performance monitors are implementation defined in v7, | ||
328 | * but with an ARM recommended set of registers, which we | ||
329 | * follow. | ||
330 | * | ||
331 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
332 | .writefn = csselr_write, .resetvalue = 0, | ||
333 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.csselr_s), | ||
334 | offsetof(CPUARMState, cp15.csselr_ns) } }, | ||
335 | - /* Auxiliary ID register: this actually has an IMPDEF value but for now | ||
336 | + /* | ||
337 | + * Auxiliary ID register: this actually has an IMPDEF value but for now | ||
338 | * just RAZ for all cores: | ||
339 | */ | ||
340 | { .name = "AIDR", .state = ARM_CP_STATE_BOTH, | ||
341 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
342 | .access = PL1_R, .type = ARM_CP_CONST, | ||
343 | .accessfn = access_aa64_tid1, | ||
344 | .resetvalue = 0 }, | ||
345 | - /* Auxiliary fault status registers: these also are IMPDEF, and we | ||
346 | + /* | ||
347 | + * Auxiliary fault status registers: these also are IMPDEF, and we | ||
348 | * choose to RAZ/WI for all cores. | ||
349 | */ | ||
350 | { .name = "AFSR0_EL1", .state = ARM_CP_STATE_BOTH, | ||
351 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
352 | .opc0 = 3, .opc1 = 0, .crn = 5, .crm = 1, .opc2 = 1, | ||
353 | .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
354 | .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
355 | - /* MAIR can just read-as-written because we don't implement caches | ||
356 | + /* | ||
357 | + * MAIR can just read-as-written because we don't implement caches | ||
358 | * and so don't need to care about memory attributes. | ||
359 | */ | ||
360 | { .name = "MAIR_EL1", .state = ARM_CP_STATE_AA64, | ||
361 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
362 | .opc0 = 3, .opc1 = 6, .crn = 10, .crm = 2, .opc2 = 0, | ||
363 | .access = PL3_RW, .fieldoffset = offsetof(CPUARMState, cp15.mair_el[3]), | ||
364 | .resetvalue = 0 }, | ||
365 | - /* For non-long-descriptor page tables these are PRRR and NMRR; | ||
366 | + /* | ||
367 | + * For non-long-descriptor page tables these are PRRR and NMRR; | ||
368 | * regardless they still act as reads-as-written for QEMU. | ||
369 | */ | ||
370 | - /* MAIR0/1 are defined separately from their 64-bit counterpart which | ||
371 | + /* | ||
372 | + * MAIR0/1 are defined separately from their 64-bit counterpart which | ||
373 | * allows them to assign the correct fieldoffset based on the endianness | ||
374 | * handled in the field definitions. | ||
375 | */ | ||
376 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6k_cp_reginfo[] = { | ||
377 | static CPAccessResult gt_cntfrq_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
378 | bool isread) | ||
379 | { | ||
380 | - /* CNTFRQ: not visible from PL0 if both PL0PCTEN and PL0VCTEN are zero. | ||
381 | + /* | ||
382 | + * CNTFRQ: not visible from PL0 if both PL0PCTEN and PL0VCTEN are zero. | ||
383 | * Writable only at the highest implemented exception level. | ||
384 | */ | ||
385 | int el = arm_current_el(env); | ||
386 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult gt_stimer_access(CPUARMState *env, | ||
387 | const ARMCPRegInfo *ri, | ||
388 | bool isread) | ||
389 | { | ||
390 | - /* The AArch64 register view of the secure physical timer is | ||
391 | + /* | ||
392 | + * The AArch64 register view of the secure physical timer is | ||
393 | * always accessible from EL3, and configurably accessible from | ||
394 | * Secure EL1. | ||
395 | */ | ||
396 | @@ -XXX,XX +XXX,XX @@ static void gt_recalc_timer(ARMCPU *cpu, int timeridx) | ||
397 | ARMGenericTimer *gt = &cpu->env.cp15.c14_timer[timeridx]; | ||
398 | |||
399 | if (gt->ctl & 1) { | ||
400 | - /* Timer enabled: calculate and set current ISTATUS, irq, and | ||
401 | + /* | ||
402 | + * Timer enabled: calculate and set current ISTATUS, irq, and | ||
403 | * reset timer to when ISTATUS next has to change | ||
404 | */ | ||
405 | uint64_t offset = timeridx == GTIMER_VIRT ? | ||
406 | @@ -XXX,XX +XXX,XX @@ static void gt_recalc_timer(ARMCPU *cpu, int timeridx) | ||
407 | /* Next transition is when we hit cval */ | ||
408 | nexttick = gt->cval + offset; | ||
409 | } | ||
410 | - /* Note that the desired next expiry time might be beyond the | ||
411 | + /* | ||
412 | + * Note that the desired next expiry time might be beyond the | ||
413 | * signed-64-bit range of a QEMUTimer -- in this case we just | ||
414 | * set the timer for as far in the future as possible. When the | ||
415 | * timer expires we will reset the timer for any remaining period. | ||
416 | @@ -XXX,XX +XXX,XX @@ static void gt_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
417 | /* Enable toggled */ | ||
418 | gt_recalc_timer(cpu, timeridx); | ||
419 | } else if ((oldval ^ value) & 2) { | ||
420 | - /* IMASK toggled: don't need to recalculate, | ||
421 | + /* | ||
422 | + * IMASK toggled: don't need to recalculate, | ||
423 | * just set the interrupt line based on ISTATUS | ||
424 | */ | ||
425 | int irqstate = (oldval & 4) && !(value & 2); | ||
426 | @@ -XXX,XX +XXX,XX @@ static void arm_gt_cntfrq_reset(CPUARMState *env, const ARMCPRegInfo *opaque) | ||
427 | } | ||
428 | |||
429 | static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | ||
430 | - /* Note that CNTFRQ is purely reads-as-written for the benefit | ||
431 | + /* | ||
432 | + * Note that CNTFRQ is purely reads-as-written for the benefit | ||
433 | * of software; writing it doesn't actually change the timer frequency. | ||
434 | * Our reset value matches the fixed frequency we implement the timer at. | ||
435 | */ | ||
436 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | ||
437 | .readfn = gt_virt_redir_cval_read, .raw_readfn = raw_read, | ||
438 | .writefn = gt_virt_redir_cval_write, .raw_writefn = raw_write, | ||
439 | }, | ||
440 | - /* Secure timer -- this is actually restricted to only EL3 | ||
441 | + /* | ||
442 | + * Secure timer -- this is actually restricted to only EL3 | ||
443 | * and configurably Secure-EL1 via the accessfn. | ||
444 | */ | ||
445 | { .name = "CNTPS_TVAL_EL1", .state = ARM_CP_STATE_AA64, | ||
446 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult e2h_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
447 | |||
448 | #else | ||
449 | |||
450 | -/* In user-mode most of the generic timer registers are inaccessible | ||
451 | +/* | ||
452 | + * In user-mode most of the generic timer registers are inaccessible | ||
453 | * however modern kernels (4.12+) allow access to cntvct_el0 | ||
454 | */ | ||
455 | |||
456 | @@ -XXX,XX +XXX,XX @@ static uint64_t gt_virt_cnt_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
457 | { | ||
458 | ARMCPU *cpu = env_archcpu(env); | ||
459 | |||
460 | - /* Currently we have no support for QEMUTimer in linux-user so we | ||
461 | + /* | ||
462 | + * Currently we have no support for QEMUTimer in linux-user so we | ||
463 | * can't call gt_get_countervalue(env), instead we directly | ||
464 | * call the lower level functions. | ||
465 | */ | ||
466 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult ats_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
467 | bool isread) | ||
468 | { | ||
469 | if (ri->opc2 & 4) { | ||
470 | - /* The ATS12NSO* operations must trap to EL3 or EL2 if executed in | ||
471 | + /* | ||
472 | + * The ATS12NSO* operations must trap to EL3 or EL2 if executed in | ||
473 | * Secure EL1 (which can only happen if EL3 is AArch64). | ||
474 | * They are simply UNDEF if executed from NS EL1. | ||
475 | * They function normally from EL2 or EL3. | ||
476 | @@ -XXX,XX +XXX,XX @@ static uint64_t do_ats_write(CPUARMState *env, uint64_t value, | ||
477 | } | ||
478 | } | ||
479 | } else { | ||
480 | - /* fsr is a DFSR/IFSR value for the short descriptor | ||
481 | + /* | ||
482 | + * fsr is a DFSR/IFSR value for the short descriptor | ||
483 | * translation table format (with WnR always clear). | ||
484 | * Convert it to a 32-bit PAR. | ||
485 | */ | ||
486 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pmsav8r_cp_reginfo[] = { | ||
487 | }; | ||
488 | |||
489 | static const ARMCPRegInfo pmsav7_cp_reginfo[] = { | ||
490 | - /* Reset for all these registers is handled in arm_cpu_reset(), | ||
491 | + /* | ||
492 | + * Reset for all these registers is handled in arm_cpu_reset(), | ||
493 | * because the PMSAv7 is also used by M-profile CPUs, which do | ||
494 | * not register cpregs but still need the state to be reset. | ||
495 | */ | ||
496 | @@ -XXX,XX +XXX,XX @@ static void vmsa_ttbcr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
497 | } | ||
498 | |||
499 | if (arm_feature(env, ARM_FEATURE_LPAE)) { | ||
500 | - /* With LPAE the TTBCR could result in a change of ASID | ||
501 | + /* | ||
502 | + * With LPAE the TTBCR could result in a change of ASID | ||
503 | * via the TTBCR.A1 bit, so do a TLB flush. | ||
504 | */ | ||
505 | tlb_flush(CPU(cpu)); | ||
506 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo vmsa_cp_reginfo[] = { | ||
507 | offsetoflow32(CPUARMState, cp15.tcr_el[1])} }, | ||
508 | }; | ||
509 | |||
510 | -/* Note that unlike TTBCR, writing to TTBCR2 does not require flushing | ||
511 | +/* | ||
512 | + * Note that unlike TTBCR, writing to TTBCR2 does not require flushing | ||
513 | * qemu tlbs nor adjusting cached masks. | ||
514 | */ | ||
515 | static const ARMCPRegInfo ttbcr2_reginfo = { | ||
516 | @@ -XXX,XX +XXX,XX @@ static void omap_wfi_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
517 | static void omap_cachemaint_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
518 | uint64_t value) | ||
519 | { | ||
520 | - /* On OMAP there are registers indicating the max/min index of dcache lines | ||
521 | + /* | ||
522 | + * On OMAP there are registers indicating the max/min index of dcache lines | ||
523 | * containing a dirty line; cache flush operations have to reset these. | ||
524 | */ | ||
525 | env->cp15.c15_i_max = 0x000; | ||
526 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo omap_cp_reginfo[] = { | ||
527 | .crm = 8, .opc1 = 0, .opc2 = 0, .access = PL1_RW, | ||
528 | .type = ARM_CP_NO_RAW, | ||
529 | .readfn = arm_cp_read_zero, .writefn = omap_wfi_write, }, | ||
530 | - /* TODO: Peripheral port remap register: | ||
531 | + /* | ||
532 | + * TODO: Peripheral port remap register: | ||
533 | * On OMAP2 mcr p15, 0, rn, c15, c2, 4 sets up the interrupt controller | ||
534 | * base address at $rn & ~0xfff and map size of 0x200 << ($rn & 0xfff), | ||
535 | * when MMU is off. | ||
536 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo xscale_cp_reginfo[] = { | ||
537 | .cp = 15, .crn = 1, .crm = 0, .opc1 = 0, .opc2 = 1, .access = PL1_RW, | ||
538 | .fieldoffset = offsetof(CPUARMState, cp15.c1_xscaleauxcr), | ||
539 | .resetvalue = 0, }, | ||
540 | - /* XScale specific cache-lockdown: since we have no cache we NOP these | ||
541 | + /* | ||
542 | + * XScale specific cache-lockdown: since we have no cache we NOP these | ||
543 | * and hope the guest does not really rely on cache behaviour. | ||
544 | */ | ||
545 | { .name = "XSCALE_LOCK_ICACHE_LINE", | ||
546 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo xscale_cp_reginfo[] = { | ||
547 | }; | ||
548 | |||
549 | static const ARMCPRegInfo dummy_c15_cp_reginfo[] = { | ||
550 | - /* RAZ/WI the whole crn=15 space, when we don't have a more specific | ||
551 | + /* | ||
552 | + * RAZ/WI the whole crn=15 space, when we don't have a more specific | ||
553 | * implementation of this implementation-defined space. | ||
554 | * Ideally this should eventually disappear in favour of actually | ||
555 | * implementing the correct behaviour for all cores. | ||
556 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cache_block_ops_cp_reginfo[] = { | ||
557 | }; | ||
558 | |||
559 | static const ARMCPRegInfo cache_test_clean_cp_reginfo[] = { | ||
560 | - /* The cache test-and-clean instructions always return (1 << 30) | ||
561 | + /* | ||
562 | + * The cache test-and-clean instructions always return (1 << 30) | ||
563 | * to indicate that there are no dirty cache lines. | ||
564 | */ | ||
565 | { .name = "TC_DCACHE", .cp = 15, .crn = 7, .crm = 10, .opc1 = 0, .opc2 = 3, | ||
566 | @@ -XXX,XX +XXX,XX @@ static uint64_t mpidr_read_val(CPUARMState *env) | ||
567 | |||
568 | if (arm_feature(env, ARM_FEATURE_V7MP)) { | ||
569 | mpidr |= (1U << 31); | ||
570 | - /* Cores which are uniprocessor (non-coherent) | ||
571 | + /* | ||
572 | + * Cores which are uniprocessor (non-coherent) | ||
573 | * but still implement the MP extensions set | ||
574 | * bit 30. (For instance, Cortex-R5). | ||
575 | */ | ||
576 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_tocu(CPUARMState *env, const ARMCPRegInfo *ri, | ||
577 | return do_cacheop_pou_access(env, HCR_TOCU | HCR_TPU); | ||
578 | } | ||
579 | |||
580 | -/* See: D4.7.2 TLB maintenance requirements and the TLB maintenance instructions | ||
581 | +/* | ||
582 | + * See: D4.7.2 TLB maintenance requirements and the TLB maintenance instructions | ||
583 | * Page D4-1736 (DDI0487A.b) | ||
584 | */ | ||
585 | |||
586 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle3is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
587 | static void tlbi_aa64_vae2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
588 | uint64_t value) | ||
589 | { | ||
590 | - /* Invalidate by VA, EL2 | ||
591 | + /* | ||
592 | + * Invalidate by VA, EL2 | ||
593 | * Currently handles both VAE2 and VALE2, since we don't support | ||
594 | * flush-last-level-only. | ||
595 | */ | ||
596 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
597 | static void tlbi_aa64_vae3_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
598 | uint64_t value) | ||
599 | { | ||
600 | - /* Invalidate by VA, EL3 | ||
601 | + /* | ||
602 | + * Invalidate by VA, EL3 | ||
603 | * Currently handles both VAE3 and VALE3, since we don't support | ||
604 | * flush-last-level-only. | ||
605 | */ | ||
606 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
607 | static void tlbi_aa64_vae1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
608 | uint64_t value) | ||
609 | { | ||
610 | - /* Invalidate by VA, EL1&0 (AArch64 version). | ||
611 | + /* | ||
612 | + * Invalidate by VA, EL1&0 (AArch64 version). | ||
613 | * Currently handles all of VAE1, VAAE1, VAALE1 and VALE1, | ||
614 | * since we don't support flush-for-specific-ASID-only or | ||
615 | * flush-last-level-only. | ||
616 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult sp_el0_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
617 | bool isread) | ||
618 | { | ||
619 | if (!(env->pstate & PSTATE_SP)) { | ||
620 | - /* Access to SP_EL0 is undefined if it's being used as | ||
621 | + /* | ||
622 | + * Access to SP_EL0 is undefined if it's being used as | ||
623 | * the stack pointer. | ||
624 | */ | ||
625 | return CP_ACCESS_TRAP_UNCATEGORIZED; | ||
626 | @@ -XXX,XX +XXX,XX @@ static void sctlr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
627 | } | ||
628 | |||
629 | if (raw_read(env, ri) == value) { | ||
630 | - /* Skip the TLB flush if nothing actually changed; Linux likes | ||
631 | + /* | ||
632 | + * Skip the TLB flush if nothing actually changed; Linux likes | ||
633 | * to do a lot of pointless SCTLR writes. | ||
634 | */ | ||
635 | return; | ||
636 | @@ -XXX,XX +XXX,XX @@ static void mdcr_el2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
637 | } | ||
638 | |||
639 | static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
640 | - /* Minimal set of EL0-visible registers. This will need to be expanded | ||
641 | + /* | ||
642 | + * Minimal set of EL0-visible registers. This will need to be expanded | ||
643 | * significantly for system emulation of AArch64 CPUs. | ||
644 | */ | ||
645 | { .name = "NZCV", .state = ARM_CP_STATE_AA64, | ||
646 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
647 | .opc0 = 3, .opc1 = 0, .crn = 4, .crm = 0, .opc2 = 0, | ||
648 | .access = PL1_RW, | ||
649 | .fieldoffset = offsetof(CPUARMState, banked_spsr[BANK_SVC]) }, | ||
650 | - /* We rely on the access checks not allowing the guest to write to the | ||
651 | + /* | ||
652 | + * We rely on the access checks not allowing the guest to write to the | ||
653 | * state field when SPSel indicates that it's being used as the stack | ||
654 | * pointer. | ||
655 | */ | ||
656 | @@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) | ||
657 | if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
658 | valid_mask &= ~HCR_HCD; | ||
659 | } else if (cpu->psci_conduit != QEMU_PSCI_CONDUIT_SMC) { | ||
660 | - /* Architecturally HCR.TSC is RES0 if EL3 is not implemented. | ||
661 | + /* | ||
662 | + * Architecturally HCR.TSC is RES0 if EL3 is not implemented. | ||
663 | * However, if we're using the SMC PSCI conduit then QEMU is | ||
664 | * effectively acting like EL3 firmware and so the guest at | ||
665 | * EL2 should retain the ability to prevent EL1 from being | ||
666 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
667 | .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
668 | .writefn = tlbi_aa64_vae2is_write }, | ||
669 | #ifndef CONFIG_USER_ONLY | ||
670 | - /* Unlike the other EL2-related AT operations, these must | ||
671 | + /* | ||
672 | + * Unlike the other EL2-related AT operations, these must | ||
673 | * UNDEF from EL3 if EL2 is not implemented, which is why we | ||
674 | * define them here rather than with the rest of the AT ops. | ||
675 | */ | ||
676 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
677 | .access = PL2_W, .accessfn = at_s1e2_access, | ||
678 | .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC | ARM_CP_EL3_NO_EL2_UNDEF, | ||
679 | .writefn = ats_write64 }, | ||
680 | - /* The AArch32 ATS1H* operations are CONSTRAINED UNPREDICTABLE | ||
681 | + /* | ||
682 | + * The AArch32 ATS1H* operations are CONSTRAINED UNPREDICTABLE | ||
683 | * if EL2 is not implemented; we choose to UNDEF. Behaviour at EL3 | ||
684 | * with SCR.NS == 0 outside Monitor mode is UNPREDICTABLE; we choose | ||
685 | * to behave as if SCR.NS was 1. | ||
686 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
687 | .writefn = ats1h_write, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC }, | ||
688 | { .name = "CNTHCTL_EL2", .state = ARM_CP_STATE_BOTH, | ||
689 | .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 1, .opc2 = 0, | ||
690 | - /* ARMv7 requires bit 0 and 1 to reset to 1. ARMv8 defines the | ||
691 | + /* | ||
692 | + * ARMv7 requires bit 0 and 1 to reset to 1. ARMv8 defines the | ||
693 | * reset values as IMPDEF. We choose to reset to 3 to comply with | ||
694 | * both ARMv7 and ARMv8. | ||
695 | */ | ||
696 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_sec_cp_reginfo[] = { | ||
697 | static CPAccessResult nsacr_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
698 | bool isread) | ||
699 | { | ||
700 | - /* The NSACR is RW at EL3, and RO for NS EL1 and NS EL2. | ||
701 | + /* | ||
702 | + * The NSACR is RW at EL3, and RO for NS EL1 and NS EL2. | ||
703 | * At Secure EL1 it traps to EL3 or EL2. | ||
704 | */ | ||
705 | if (arm_current_el(env) == 3) { | ||
706 | @@ -XXX,XX +XXX,XX @@ static void define_pmu_regs(ARMCPU *cpu) | ||
707 | } | ||
708 | } | ||
709 | |||
710 | -/* We don't know until after realize whether there's a GICv3 | ||
711 | +/* | ||
712 | + * We don't know until after realize whether there's a GICv3 | ||
713 | * attached, and that is what registers the gicv3 sysregs. | ||
714 | * So we have to fill in the GIC fields in ID_PFR/ID_PFR1_EL1/ID_AA64PFR0_EL1 | ||
715 | * at runtime. | ||
716 | @@ -XXX,XX +XXX,XX @@ static uint64_t id_aa64pfr0_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
717 | } | ||
718 | #endif | ||
719 | |||
720 | -/* Shared logic between LORID and the rest of the LOR* registers. | ||
721 | +/* | ||
722 | + * Shared logic between LORID and the rest of the LOR* registers. | ||
723 | * Secure state exclusion has already been dealt with. | ||
724 | */ | ||
725 | static CPAccessResult access_lor_ns(CPUARMState *env, | ||
726 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
727 | |||
728 | define_arm_cp_regs(cpu, cp_reginfo); | ||
729 | if (!arm_feature(env, ARM_FEATURE_V8)) { | ||
730 | - /* Must go early as it is full of wildcards that may be | ||
731 | + /* | ||
732 | + * Must go early as it is full of wildcards that may be | ||
733 | * overridden by later definitions. | ||
734 | */ | ||
735 | define_arm_cp_regs(cpu, not_v8_cp_reginfo); | ||
736 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
737 | .access = PL1_R, .type = ARM_CP_CONST, | ||
738 | .accessfn = access_aa32_tid3, | ||
739 | .resetvalue = cpu->isar.id_pfr0 }, | ||
740 | - /* ID_PFR1 is not a plain ARM_CP_CONST because we don't know | ||
741 | + /* | ||
742 | + * ID_PFR1 is not a plain ARM_CP_CONST because we don't know | ||
743 | * the value of the GIC field until after we define these regs. | ||
744 | */ | ||
745 | { .name = "ID_PFR1", .state = ARM_CP_STATE_BOTH, | ||
746 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
747 | |||
748 | define_arm_cp_regs(cpu, el3_regs); | ||
749 | } | ||
750 | - /* The behaviour of NSACR is sufficiently various that we don't | ||
751 | + /* | ||
752 | + * The behaviour of NSACR is sufficiently various that we don't | ||
753 | * try to describe it in a single reginfo: | ||
754 | * if EL3 is 64 bit, then trap to EL3 from S EL1, | ||
755 | * reads as constant 0xc00 from NS EL1 and NS EL2 | ||
756 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
757 | if (cpu_isar_feature(aa32_jazelle, cpu)) { | ||
758 | define_arm_cp_regs(cpu, jazelle_regs); | ||
759 | } | ||
760 | - /* Slightly awkwardly, the OMAP and StrongARM cores need all of | ||
761 | + /* | ||
762 | + * Slightly awkwardly, the OMAP and StrongARM cores need all of | ||
763 | * cp15 crn=0 to be writes-ignored, whereas for other cores they should | ||
764 | * be read-only (ie write causes UNDEF exception). | ||
765 | */ | ||
766 | { | ||
767 | ARMCPRegInfo id_pre_v8_midr_cp_reginfo[] = { | ||
768 | - /* Pre-v8 MIDR space. | ||
769 | + /* | ||
770 | + * Pre-v8 MIDR space. | ||
771 | * Note that the MIDR isn't a simple constant register because | ||
772 | * of the TI925 behaviour where writes to another register can | ||
773 | * cause the MIDR value to change. | ||
774 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
775 | if (arm_feature(env, ARM_FEATURE_OMAPCP) || | ||
776 | arm_feature(env, ARM_FEATURE_STRONGARM)) { | ||
777 | size_t i; | ||
778 | - /* Register the blanket "writes ignored" value first to cover the | ||
779 | + /* | ||
780 | + * Register the blanket "writes ignored" value first to cover the | ||
781 | * whole space. Then update the specific ID registers to allow write | ||
782 | * access, so that they ignore writes rather than causing them to | ||
783 | * UNDEF. | ||
784 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
785 | .raw_writefn = raw_write, | ||
786 | }; | ||
787 | if (arm_feature(env, ARM_FEATURE_XSCALE)) { | ||
788 | - /* Normally we would always end the TB on an SCTLR write, but Linux | ||
789 | + /* | ||
790 | + * Normally we would always end the TB on an SCTLR write, but Linux | ||
791 | * arch/arm/mach-pxa/sleep.S expects two instructions following | ||
792 | * an MMU enable to execute from cache. Imitate this behaviour. | ||
793 | */ | ||
794 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
795 | void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
796 | const ARMCPRegInfo *r, void *opaque) | ||
797 | { | ||
798 | - /* Define implementations of coprocessor registers. | ||
799 | + /* | ||
800 | + * Define implementations of coprocessor registers. | ||
801 | * We store these in a hashtable because typically | ||
802 | * there are less than 150 registers in a space which | ||
803 | * is 16*16*16*8*8 = 262144 in size. | ||
804 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
84 | default: | 805 | default: |
85 | g_assert_not_reached(); | 806 | g_assert_not_reached(); |
86 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_is_secure(CPUARMState *env, ARMMMUIdx mmu_idx) | 807 | } |
87 | case ARMMMUIdx_S1E3: | 808 | - /* The AArch64 pseudocode CheckSystemAccess() specifies that op1 |
88 | case ARMMMUIdx_S1SE0: | 809 | + /* |
89 | case ARMMMUIdx_S1SE1: | 810 | + * The AArch64 pseudocode CheckSystemAccess() specifies that op1 |
90 | + case ARMMMUIdx_MSPriv: | 811 | * encodes a minimum access level for the register. We roll this |
91 | + case ARMMMUIdx_MSNegPri: | 812 | * runtime check into our general permission check code, so check |
92 | + case ARMMMUIdx_MSUser: | 813 | * here that the reginfo's specified permissions are strict enough |
93 | return true; | 814 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, |
94 | default: | 815 | assert((r->access & ~mask) == 0); |
95 | g_assert_not_reached(); | 816 | } |
96 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_translation_disabled(CPUARMState *env, | 817 | |
97 | (R_V7M_MPU_CTRL_ENABLE_MASK | R_V7M_MPU_CTRL_HFNMIENA_MASK)) { | 818 | - /* Check that the register definition has enough info to handle |
98 | case R_V7M_MPU_CTRL_ENABLE_MASK: | 819 | + /* |
99 | /* Enabled, but not for HardFault and NMI */ | 820 | + * Check that the register definition has enough info to handle |
100 | - return mmu_idx == ARMMMUIdx_MNegPri; | 821 | * reads and writes if they are permitted. |
101 | + return mmu_idx == ARMMMUIdx_MNegPri || | 822 | */ |
102 | + mmu_idx == ARMMMUIdx_MSNegPri; | 823 | if (!(r->type & (ARM_CP_SPECIAL_MASK | ARM_CP_CONST))) { |
103 | case R_V7M_MPU_CTRL_ENABLE_MASK | R_V7M_MPU_CTRL_HFNMIENA_MASK: | 824 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, |
104 | /* Enabled for all cases */ | 825 | continue; |
105 | return false; | 826 | } |
827 | if (state == ARM_CP_STATE_AA32) { | ||
828 | - /* Under AArch32 CP registers can be common | ||
829 | + /* | ||
830 | + * Under AArch32 CP registers can be common | ||
831 | * (same for secure and non-secure world) or banked. | ||
832 | */ | ||
833 | char *name; | ||
834 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
835 | g_assert_not_reached(); | ||
836 | } | ||
837 | } else { | ||
838 | - /* AArch64 registers get mapped to non-secure instance | ||
839 | - * of AArch32 */ | ||
840 | + /* | ||
841 | + * AArch64 registers get mapped to non-secure instance | ||
842 | + * of AArch32 | ||
843 | + */ | ||
844 | add_cpreg_to_hashtable(cpu, r, opaque, state, | ||
845 | ARM_CP_SECSTATE_NS, | ||
846 | crm, opc1, opc2, r->name); | ||
847 | @@ -XXX,XX +XXX,XX @@ void arm_cp_reset_ignore(CPUARMState *env, const ARMCPRegInfo *opaque) | ||
848 | |||
849 | static int bad_mode_switch(CPUARMState *env, int mode, CPSRWriteType write_type) | ||
850 | { | ||
851 | - /* Return true if it is not valid for us to switch to | ||
852 | + /* | ||
853 | + * Return true if it is not valid for us to switch to | ||
854 | * this CPU mode (ie all the UNPREDICTABLE cases in | ||
855 | * the ARM ARM CPSRWriteByInstr pseudocode). | ||
856 | */ | ||
857 | @@ -XXX,XX +XXX,XX @@ static int bad_mode_switch(CPUARMState *env, int mode, CPSRWriteType write_type) | ||
858 | case ARM_CPU_MODE_UND: | ||
859 | case ARM_CPU_MODE_IRQ: | ||
860 | case ARM_CPU_MODE_FIQ: | ||
861 | - /* Note that we don't implement the IMPDEF NSACR.RFR which in v7 | ||
862 | + /* | ||
863 | + * Note that we don't implement the IMPDEF NSACR.RFR which in v7 | ||
864 | * allows FIQ mode to be Secure-only. (In v8 this doesn't exist.) | ||
865 | */ | ||
866 | - /* If HCR.TGE is set then changes from Monitor to NS PL1 via MSR | ||
867 | + /* | ||
868 | + * If HCR.TGE is set then changes from Monitor to NS PL1 via MSR | ||
869 | * and CPS are treated as illegal mode changes. | ||
870 | */ | ||
871 | if (write_type == CPSRWriteByInstr && | ||
872 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
873 | env->GE = (val >> 16) & 0xf; | ||
874 | } | ||
875 | |||
876 | - /* In a V7 implementation that includes the security extensions but does | ||
877 | + /* | ||
878 | + * In a V7 implementation that includes the security extensions but does | ||
879 | * not include Virtualization Extensions the SCR.FW and SCR.AW bits control | ||
880 | * whether non-secure software is allowed to change the CPSR_F and CPSR_A | ||
881 | * bits respectively. | ||
882 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
883 | changed_daif = (env->daif ^ val) & mask; | ||
884 | |||
885 | if (changed_daif & CPSR_A) { | ||
886 | - /* Check to see if we are allowed to change the masking of async | ||
887 | + /* | ||
888 | + * Check to see if we are allowed to change the masking of async | ||
889 | * abort exceptions from a non-secure state. | ||
890 | */ | ||
891 | if (!(env->cp15.scr_el3 & SCR_AW)) { | ||
892 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
893 | } | ||
894 | |||
895 | if (changed_daif & CPSR_F) { | ||
896 | - /* Check to see if we are allowed to change the masking of FIQ | ||
897 | + /* | ||
898 | + * Check to see if we are allowed to change the masking of FIQ | ||
899 | * exceptions from a non-secure state. | ||
900 | */ | ||
901 | if (!(env->cp15.scr_el3 & SCR_FW)) { | ||
902 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
903 | mask &= ~CPSR_F; | ||
904 | } | ||
905 | |||
906 | - /* Check whether non-maskable FIQ (NMFI) support is enabled. | ||
907 | + /* | ||
908 | + * Check whether non-maskable FIQ (NMFI) support is enabled. | ||
909 | * If this bit is set software is not allowed to mask | ||
910 | * FIQs, but is allowed to set CPSR_F to 0. | ||
911 | */ | ||
912 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
913 | if (write_type != CPSRWriteRaw && | ||
914 | ((env->uncached_cpsr ^ val) & mask & CPSR_M)) { | ||
915 | if ((env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_USR) { | ||
916 | - /* Note that we can only get here in USR mode if this is a | ||
917 | + /* | ||
918 | + * Note that we can only get here in USR mode if this is a | ||
919 | * gdb stub write; for this case we follow the architectural | ||
920 | * behaviour for guest writes in USR mode of ignoring an attempt | ||
921 | * to switch mode. (Those are caught by translate.c for writes | ||
922 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
923 | */ | ||
924 | mask &= ~CPSR_M; | ||
925 | } else if (bad_mode_switch(env, val & CPSR_M, write_type)) { | ||
926 | - /* Attempt to switch to an invalid mode: this is UNPREDICTABLE in | ||
927 | + /* | ||
928 | + * Attempt to switch to an invalid mode: this is UNPREDICTABLE in | ||
929 | * v7, and has defined behaviour in v8: | ||
930 | * + leave CPSR.M untouched | ||
931 | * + allow changes to the other CPSR fields | ||
932 | @@ -XXX,XX +XXX,XX @@ static void switch_mode(CPUARMState *env, int mode) | ||
933 | env->regs[14] = env->banked_r14[r14_bank_number(mode)]; | ||
934 | } | ||
935 | |||
936 | -/* Physical Interrupt Target EL Lookup Table | ||
937 | +/* | ||
938 | + * Physical Interrupt Target EL Lookup Table | ||
939 | * | ||
940 | * [ From ARM ARM section G1.13.4 (Table G1-15) ] | ||
941 | * | ||
942 | @@ -XXX,XX +XXX,XX @@ uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx, | ||
943 | if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
944 | rw = ((env->cp15.scr_el3 & SCR_RW) == SCR_RW); | ||
945 | } else { | ||
946 | - /* Either EL2 is the highest EL (and so the EL2 register width | ||
947 | + /* | ||
948 | + * Either EL2 is the highest EL (and so the EL2 register width | ||
949 | * is given by is64); or there is no EL2 or EL3, in which case | ||
950 | * the value of 'rw' does not affect the table lookup anyway. | ||
951 | */ | ||
952 | @@ -XXX,XX +XXX,XX @@ void aarch64_sync_64_to_32(CPUARMState *env) | ||
953 | env->banked_r13[bank_number(ARM_CPU_MODE_UND)] = env->xregs[23]; | ||
954 | } | ||
955 | |||
956 | - /* Registers x24-x30 are mapped to r8-r14 in FIQ mode. If we are in FIQ | ||
957 | + /* | ||
958 | + * Registers x24-x30 are mapped to r8-r14 in FIQ mode. If we are in FIQ | ||
959 | * mode, then we can copy to r8-r14. Otherwise, we copy to the | ||
960 | * FIQ bank for r8-r14. | ||
961 | */ | ||
962 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch32(CPUState *cs) | ||
963 | /* High vectors. When enabled, base address cannot be remapped. */ | ||
964 | addr += 0xffff0000; | ||
965 | } else { | ||
966 | - /* ARM v7 architectures provide a vector base address register to remap | ||
967 | + /* | ||
968 | + * ARM v7 architectures provide a vector base address register to remap | ||
969 | * the interrupt vector table. | ||
970 | * This register is only followed in non-monitor mode, and is banked. | ||
971 | * Note: only bits 31:5 are valid. | ||
972 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) | ||
973 | aarch64_sve_change_el(env, cur_el, new_el, is_a64(env)); | ||
974 | |||
975 | if (cur_el < new_el) { | ||
976 | - /* Entry vector offset depends on whether the implemented EL | ||
977 | + /* | ||
978 | + * Entry vector offset depends on whether the implemented EL | ||
979 | * immediately lower than the target level is using AArch32 or AArch64 | ||
980 | */ | ||
981 | bool is_aa64; | ||
982 | @@ -XXX,XX +XXX,XX @@ static void handle_semihosting(CPUState *cs) | ||
983 | } | ||
984 | #endif | ||
985 | |||
986 | -/* Handle a CPU exception for A and R profile CPUs. | ||
987 | +/* | ||
988 | + * Handle a CPU exception for A and R profile CPUs. | ||
989 | * Do any appropriate logging, handle PSCI calls, and then hand off | ||
990 | * to the AArch64-entry or AArch32-entry function depending on the | ||
991 | * target exception level's register width. | ||
992 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_interrupt(CPUState *cs) | ||
993 | } | ||
994 | #endif | ||
995 | |||
996 | - /* Hooks may change global state so BQL should be held, also the | ||
997 | + /* | ||
998 | + * Hooks may change global state so BQL should be held, also the | ||
999 | * BQL needs to be held for any modification of | ||
1000 | * cs->interrupt_request. | ||
1001 | */ | ||
1002 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, | ||
1003 | }; | ||
1004 | } | ||
1005 | |||
1006 | -/* Note that signed overflow is undefined in C. The following routines are | ||
1007 | - careful to use unsigned types where modulo arithmetic is required. | ||
1008 | - Failure to do so _will_ break on newer gcc. */ | ||
1009 | +/* | ||
1010 | + * Note that signed overflow is undefined in C. The following routines are | ||
1011 | + * careful to use unsigned types where modulo arithmetic is required. | ||
1012 | + * Failure to do so _will_ break on newer gcc. | ||
1013 | + */ | ||
1014 | |||
1015 | /* Signed saturating arithmetic. */ | ||
1016 | |||
1017 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(sel_flags)(uint32_t flags, uint32_t a, uint32_t b) | ||
1018 | return (a & mask) | (b & ~mask); | ||
1019 | } | ||
1020 | |||
1021 | -/* CRC helpers. | ||
1022 | +/* | ||
1023 | + * CRC helpers. | ||
1024 | * The upper bytes of val (above the number specified by 'bytes') must have | ||
1025 | * been zeroed out by the caller. | ||
1026 | */ | ||
1027 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(crc32c)(uint32_t acc, uint32_t val, uint32_t bytes) | ||
1028 | return crc32c(acc, buf, bytes) ^ 0xffffffff; | ||
1029 | } | ||
1030 | |||
1031 | -/* Return the exception level to which FP-disabled exceptions should | ||
1032 | +/* | ||
1033 | + * Return the exception level to which FP-disabled exceptions should | ||
1034 | * be taken, or 0 if FP is enabled. | ||
1035 | */ | ||
1036 | int fp_exception_el(CPUARMState *env, int cur_el) | ||
1037 | @@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el) | ||
1038 | #ifndef CONFIG_USER_ONLY | ||
1039 | uint64_t hcr_el2; | ||
1040 | |||
1041 | - /* CPACR and the CPTR registers don't exist before v6, so FP is | ||
1042 | + /* | ||
1043 | + * CPACR and the CPTR registers don't exist before v6, so FP is | ||
1044 | * always accessible | ||
1045 | */ | ||
1046 | if (!arm_feature(env, ARM_FEATURE_V6)) { | ||
1047 | @@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el) | ||
1048 | |||
1049 | hcr_el2 = arm_hcr_el2_eff(env); | ||
1050 | |||
1051 | - /* The CPACR controls traps to EL1, or PL1 if we're 32 bit: | ||
1052 | + /* | ||
1053 | + * The CPACR controls traps to EL1, or PL1 if we're 32 bit: | ||
1054 | * 0, 2 : trap EL0 and EL1/PL1 accesses | ||
1055 | * 1 : trap only EL0 accesses | ||
1056 | * 3 : trap no accesses | ||
106 | -- | 1057 | -- |
107 | 2.7.4 | 1058 | 2.25.1 |
108 | |||
109 | diff view generated by jsdifflib |
1 | Make the CONTROL register banked if v8M security extensions are enabled. | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | Fix the following: | ||
4 | |||
5 | ERROR: spaces required around that '|' (ctx:VxV) | ||
6 | ERROR: space required before the open parenthesis '(' | ||
7 | ERROR: spaces required around that '+' (ctx:VxB) | ||
8 | ERROR: space prohibited between function name and open parenthesis '(' | ||
9 | |||
10 | (the last two still have some occurrences in macros which I left | ||
11 | behind because it might impact readability) | ||
12 | |||
13 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
14 | Reviewed-by: Claudio Fontana <cfontana@suse.de> | ||
15 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
16 | Message-id: 20221213190537.511-3-farosas@suse.de | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 1503414539-28762-10-git-send-email-peter.maydell@linaro.org | ||
6 | --- | 18 | --- |
7 | target/arm/cpu.h | 5 +++-- | 19 | target/arm/helper.c | 42 +++++++++++++++++++++--------------------- |
8 | target/arm/helper.c | 21 +++++++++++---------- | 20 | 1 file changed, 21 insertions(+), 21 deletions(-) |
9 | target/arm/machine.c | 3 ++- | ||
10 | target/arm/translate.c | 2 +- | ||
11 | 4 files changed, 17 insertions(+), 14 deletions(-) | ||
12 | 21 | ||
13 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/cpu.h | ||
16 | +++ b/target/arm/cpu.h | ||
17 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | ||
18 | uint32_t other_sp; | ||
19 | uint32_t vecbase; | ||
20 | uint32_t basepri[2]; | ||
21 | - uint32_t control; | ||
22 | + uint32_t control[2]; | ||
23 | uint32_t ccr; /* Configuration and Control */ | ||
24 | uint32_t cfsr; /* Configurable Fault Status */ | ||
25 | uint32_t hfsr; /* HardFault Status */ | ||
26 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_v7m_is_handler_mode(CPUARMState *env) | ||
27 | static inline int arm_current_el(CPUARMState *env) | ||
28 | { | ||
29 | if (arm_feature(env, ARM_FEATURE_M)) { | ||
30 | - return arm_v7m_is_handler_mode(env) || !(env->v7m.control & 1); | ||
31 | + return arm_v7m_is_handler_mode(env) || | ||
32 | + !(env->v7m.control[env->v7m.secure] & 1); | ||
33 | } | ||
34 | |||
35 | if (is_a64(env)) { | ||
36 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 22 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
37 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
38 | --- a/target/arm/helper.c | 24 | --- a/target/arm/helper.c |
39 | +++ b/target/arm/helper.c | 25 | +++ b/target/arm/helper.c |
40 | @@ -XXX,XX +XXX,XX @@ static uint32_t v7m_pop(CPUARMState *env) | 26 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_list(gpointer key, gpointer opaque) |
41 | static void switch_v7m_sp(CPUARMState *env, bool new_spsel) | 27 | uint32_t regidx = (uintptr_t)key; |
42 | { | 28 | const ARMCPRegInfo *ri = get_arm_cp_reginfo(cpu->cp_regs, regidx); |
43 | uint32_t tmp; | 29 | |
44 | - bool old_spsel = env->v7m.control & R_V7M_CONTROL_SPSEL_MASK; | 30 | - if (!(ri->type & (ARM_CP_NO_RAW|ARM_CP_ALIAS))) { |
45 | + uint32_t old_control = env->v7m.control[env->v7m.secure]; | 31 | + if (!(ri->type & (ARM_CP_NO_RAW | ARM_CP_ALIAS))) { |
46 | + bool old_spsel = old_control & R_V7M_CONTROL_SPSEL_MASK; | 32 | cpu->cpreg_indexes[cpu->cpreg_array_len] = cpreg_to_kvm_id(regidx); |
47 | 33 | /* The value array need not be initialized at this point */ | |
48 | if (old_spsel != new_spsel) { | 34 | cpu->cpreg_array_len++; |
49 | tmp = env->v7m.other_sp; | 35 | @@ -XXX,XX +XXX,XX @@ static void count_cpreg(gpointer key, gpointer opaque) |
50 | env->v7m.other_sp = env->regs[13]; | 36 | |
51 | env->regs[13] = tmp; | 37 | ri = g_hash_table_lookup(cpu->cp_regs, key); |
52 | 38 | ||
53 | - env->v7m.control = deposit32(env->v7m.control, | 39 | - if (!(ri->type & (ARM_CP_NO_RAW|ARM_CP_ALIAS))) { |
54 | + env->v7m.control[env->v7m.secure] = deposit32(old_control, | 40 | + if (!(ri->type & (ARM_CP_NO_RAW | ARM_CP_ALIAS))) { |
55 | R_V7M_CONTROL_SPSEL_SHIFT, | 41 | cpu->cpreg_array_len++; |
56 | R_V7M_CONTROL_SPSEL_LENGTH, new_spsel); | ||
57 | } | 42 | } |
58 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | 43 | } |
44 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6k_cp_reginfo[] = { | ||
45 | .resetfn = arm_cp_reset_ignore }, | ||
46 | { .name = "TPIDRRO_EL0", .state = ARM_CP_STATE_AA64, | ||
47 | .opc0 = 3, .opc1 = 3, .opc2 = 3, .crn = 13, .crm = 0, | ||
48 | - .access = PL0_R|PL1_W, | ||
49 | + .access = PL0_R | PL1_W, | ||
50 | .fieldoffset = offsetof(CPUARMState, cp15.tpidrro_el[0]), | ||
51 | .resetvalue = 0}, | ||
52 | { .name = "TPIDRURO", .cp = 15, .crn = 13, .crm = 0, .opc1 = 0, .opc2 = 3, | ||
53 | - .access = PL0_R|PL1_W, | ||
54 | + .access = PL0_R | PL1_W, | ||
55 | .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.tpidruro_s), | ||
56 | offsetoflow32(CPUARMState, cp15.tpidruro_ns) }, | ||
57 | .resetfn = arm_cp_reset_ignore }, | ||
58 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cache_block_ops_cp_reginfo[] = { | ||
59 | .resetvalue = 0 }, | ||
60 | /* The cache ops themselves: these all NOP for QEMU */ | ||
61 | { .name = "IICR", .cp = 15, .crm = 5, .opc1 = 0, | ||
62 | - .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, | ||
63 | + .access = PL1_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, | ||
64 | { .name = "IDCR", .cp = 15, .crm = 6, .opc1 = 0, | ||
65 | - .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, | ||
66 | + .access = PL1_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, | ||
67 | { .name = "CDCR", .cp = 15, .crm = 12, .opc1 = 0, | ||
68 | - .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, | ||
69 | + .access = PL0_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, | ||
70 | { .name = "PIR", .cp = 15, .crm = 12, .opc1 = 1, | ||
71 | - .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, | ||
72 | + .access = PL0_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, | ||
73 | { .name = "PDR", .cp = 15, .crm = 12, .opc1 = 2, | ||
74 | - .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, | ||
75 | + .access = PL0_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, | ||
76 | { .name = "CIDCR", .cp = 15, .crm = 14, .opc1 = 0, | ||
77 | - .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, | ||
78 | + .access = PL1_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, | ||
79 | }; | ||
80 | |||
81 | static const ARMCPRegInfo cache_test_clean_cp_reginfo[] = { | ||
82 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
83 | ARMCPRegInfo cbar = { | ||
84 | .name = "CBAR", | ||
85 | .cp = 15, .crn = 15, .crm = 0, .opc1 = 4, .opc2 = 0, | ||
86 | - .access = PL1_R|PL3_W, .resetvalue = cpu->reset_cbar, | ||
87 | + .access = PL1_R | PL3_W, .resetvalue = cpu->reset_cbar, | ||
88 | .fieldoffset = offsetof(CPUARMState, | ||
89 | cp15.c15_config_base_address) | ||
90 | }; | ||
91 | @@ -XXX,XX +XXX,XX @@ static void switch_mode(CPUARMState *env, int mode) | ||
92 | return; | ||
93 | |||
94 | if (old_mode == ARM_CPU_MODE_FIQ) { | ||
95 | - memcpy (env->fiq_regs, env->regs + 8, 5 * sizeof(uint32_t)); | ||
96 | - memcpy (env->regs + 8, env->usr_regs, 5 * sizeof(uint32_t)); | ||
97 | + memcpy(env->fiq_regs, env->regs + 8, 5 * sizeof(uint32_t)); | ||
98 | + memcpy(env->regs + 8, env->usr_regs, 5 * sizeof(uint32_t)); | ||
99 | } else if (mode == ARM_CPU_MODE_FIQ) { | ||
100 | - memcpy (env->usr_regs, env->regs + 8, 5 * sizeof(uint32_t)); | ||
101 | - memcpy (env->regs + 8, env->fiq_regs, 5 * sizeof(uint32_t)); | ||
102 | + memcpy(env->usr_regs, env->regs + 8, 5 * sizeof(uint32_t)); | ||
103 | + memcpy(env->regs + 8, env->fiq_regs, 5 * sizeof(uint32_t)); | ||
59 | } | 104 | } |
60 | 105 | ||
61 | lr = 0xfffffff1; | 106 | i = bank_number(old_mode); |
62 | - if (env->v7m.control & R_V7M_CONTROL_SPSEL_MASK) { | 107 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) |
63 | + if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_SPSEL_MASK) { | 108 | RESULT(sum, n, 16); \ |
64 | lr |= 4; | 109 | if (sum >= 0) \ |
65 | } | 110 | ge |= 3 << (n * 2); \ |
66 | if (!arm_v7m_is_handler_mode(env)) { | 111 | - } while(0) |
67 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) | 112 | + } while (0) |
68 | return xpsr_read(env) & mask; | 113 | |
69 | break; | 114 | #define SARITH8(a, b, n, op) do { \ |
70 | case 20: /* CONTROL */ | 115 | int32_t sum; \ |
71 | - return env->v7m.control; | 116 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) |
72 | + return env->v7m.control[env->v7m.secure]; | 117 | RESULT(sum, n, 8); \ |
73 | } | 118 | if (sum >= 0) \ |
74 | 119 | ge |= 1 << n; \ | |
75 | if (el == 0) { | 120 | - } while(0) |
76 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) | 121 | + } while (0) |
77 | 122 | ||
78 | switch (reg) { | 123 | |
79 | case 8: /* MSP */ | 124 | #define ADD16(a, b, n) SARITH16(a, b, n, +) |
80 | - return (env->v7m.control & R_V7M_CONTROL_SPSEL_MASK) ? | 125 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) |
81 | + return (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_SPSEL_MASK) ? | 126 | RESULT(sum, n, 16); \ |
82 | env->v7m.other_sp : env->regs[13]; | 127 | if ((sum >> 16) == 1) \ |
83 | case 9: /* PSP */ | 128 | ge |= 3 << (n * 2); \ |
84 | - return (env->v7m.control & R_V7M_CONTROL_SPSEL_MASK) ? | 129 | - } while(0) |
85 | + return (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_SPSEL_MASK) ? | 130 | + } while (0) |
86 | env->regs[13] : env->v7m.other_sp; | 131 | |
87 | case 16: /* PRIMASK */ | 132 | #define ADD8(a, b, n) do { \ |
88 | return env->v7m.primask[env->v7m.secure]; | 133 | uint32_t sum; \ |
89 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | 134 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) |
90 | } | 135 | RESULT(sum, n, 8); \ |
91 | break; | 136 | if ((sum >> 8) == 1) \ |
92 | case 8: /* MSP */ | 137 | ge |= 1 << n; \ |
93 | - if (env->v7m.control & R_V7M_CONTROL_SPSEL_MASK) { | 138 | - } while(0) |
94 | + if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_SPSEL_MASK) { | 139 | + } while (0) |
95 | env->v7m.other_sp = val; | 140 | |
96 | } else { | 141 | #define SUB16(a, b, n) do { \ |
97 | env->regs[13] = val; | 142 | uint32_t sum; \ |
98 | } | 143 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) |
99 | break; | 144 | RESULT(sum, n, 16); \ |
100 | case 9: /* PSP */ | 145 | if ((sum >> 16) == 0) \ |
101 | - if (env->v7m.control & R_V7M_CONTROL_SPSEL_MASK) { | 146 | ge |= 3 << (n * 2); \ |
102 | + if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_SPSEL_MASK) { | 147 | - } while(0) |
103 | env->regs[13] = val; | 148 | + } while (0) |
104 | } else { | 149 | |
105 | env->v7m.other_sp = val; | 150 | #define SUB8(a, b, n) do { \ |
106 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | 151 | uint32_t sum; \ |
107 | if (!arm_v7m_is_handler_mode(env)) { | 152 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) |
108 | switch_v7m_sp(env, (val & R_V7M_CONTROL_SPSEL_MASK) != 0); | 153 | RESULT(sum, n, 8); \ |
109 | } | 154 | if ((sum >> 8) == 0) \ |
110 | - env->v7m.control &= ~R_V7M_CONTROL_NPRIV_MASK; | 155 | ge |= 1 << n; \ |
111 | - env->v7m.control |= val & R_V7M_CONTROL_NPRIV_MASK; | 156 | - } while(0) |
112 | + env->v7m.control[env->v7m.secure] &= ~R_V7M_CONTROL_NPRIV_MASK; | 157 | + } while (0) |
113 | + env->v7m.control[env->v7m.secure] |= val & R_V7M_CONTROL_NPRIV_MASK; | 158 | |
114 | break; | 159 | #define PFX u |
115 | default: | 160 | #define ARITH_GE |
116 | qemu_log_mask(LOG_GUEST_ERROR, "Attempt to write unknown special" | ||
117 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
118 | index XXXXXXX..XXXXXXX 100644 | ||
119 | --- a/target/arm/machine.c | ||
120 | +++ b/target/arm/machine.c | ||
121 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = { | ||
122 | .fields = (VMStateField[]) { | ||
123 | VMSTATE_UINT32(env.v7m.vecbase, ARMCPU), | ||
124 | VMSTATE_UINT32(env.v7m.basepri[M_REG_NS], ARMCPU), | ||
125 | - VMSTATE_UINT32(env.v7m.control, ARMCPU), | ||
126 | + VMSTATE_UINT32(env.v7m.control[M_REG_NS], ARMCPU), | ||
127 | VMSTATE_UINT32(env.v7m.ccr, ARMCPU), | ||
128 | VMSTATE_UINT32(env.v7m.cfsr, ARMCPU), | ||
129 | VMSTATE_UINT32(env.v7m.hfsr, ARMCPU), | ||
130 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_security = { | ||
131 | VMSTATE_UINT32(env.v7m.basepri[M_REG_S], ARMCPU), | ||
132 | VMSTATE_UINT32(env.v7m.primask[M_REG_S], ARMCPU), | ||
133 | VMSTATE_UINT32(env.v7m.faultmask[M_REG_S], ARMCPU), | ||
134 | + VMSTATE_UINT32(env.v7m.control[M_REG_S], ARMCPU), | ||
135 | VMSTATE_END_OF_LIST() | ||
136 | } | ||
137 | }; | ||
138 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
139 | index XXXXXXX..XXXXXXX 100644 | ||
140 | --- a/target/arm/translate.c | ||
141 | +++ b/target/arm/translate.c | ||
142 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf, | ||
143 | if (xpsr & XPSR_EXCP) { | ||
144 | mode = "handler"; | ||
145 | } else { | ||
146 | - if (env->v7m.control & R_V7M_CONTROL_NPRIV_MASK) { | ||
147 | + if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_NPRIV_MASK) { | ||
148 | mode = "unpriv-thread"; | ||
149 | } else { | ||
150 | mode = "priv-thread"; | ||
151 | -- | 161 | -- |
152 | 2.7.4 | 162 | 2.25.1 |
153 | |||
154 | diff view generated by jsdifflib |
1 | Make the CFSR register banked if v8M security extensions are enabled. | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | Not all the bits in this register are banked: the BFSR | 3 | Fix this: |
4 | bits [15:8] are shared between S and NS, and we store them | 4 | ERROR: braces {} are necessary for all arms of this statement |
5 | in the NS copy of the register. | ||
6 | 5 | ||
6 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
7 | Reviewed-by: Claudio Fontana <cfontana@suse.de> | ||
8 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
9 | Message-id: 20221213190537.511-4-farosas@suse.de | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 1503414539-28762-19-git-send-email-peter.maydell@linaro.org | ||
10 | --- | 11 | --- |
11 | target/arm/cpu.h | 7 ++++++- | 12 | target/arm/helper.c | 67 ++++++++++++++++++++++++++++----------------- |
12 | hw/intc/armv7m_nvic.c | 15 +++++++++++++-- | 13 | 1 file changed, 42 insertions(+), 25 deletions(-) |
13 | target/arm/helper.c | 18 +++++++++--------- | ||
14 | target/arm/machine.c | 3 ++- | ||
15 | 4 files changed, 30 insertions(+), 13 deletions(-) | ||
16 | 14 | ||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/cpu.h | ||
20 | +++ b/target/arm/cpu.h | ||
21 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | ||
22 | uint32_t basepri[2]; | ||
23 | uint32_t control[2]; | ||
24 | uint32_t ccr[2]; /* Configuration and Control */ | ||
25 | - uint32_t cfsr; /* Configurable Fault Status */ | ||
26 | + uint32_t cfsr[2]; /* Configurable Fault Status */ | ||
27 | uint32_t hfsr; /* HardFault Status */ | ||
28 | uint32_t dfsr; /* Debug Fault Status Register */ | ||
29 | uint32_t mmfar[2]; /* MemManage Fault Address */ | ||
30 | @@ -XXX,XX +XXX,XX @@ FIELD(V7M_CFSR, NOCP, 16 + 3, 1) | ||
31 | FIELD(V7M_CFSR, UNALIGNED, 16 + 8, 1) | ||
32 | FIELD(V7M_CFSR, DIVBYZERO, 16 + 9, 1) | ||
33 | |||
34 | +/* V7M CFSR bit masks covering all of the subregister bits */ | ||
35 | +FIELD(V7M_CFSR, MMFSR, 0, 8) | ||
36 | +FIELD(V7M_CFSR, BFSR, 8, 8) | ||
37 | +FIELD(V7M_CFSR, UFSR, 16, 16) | ||
38 | + | ||
39 | /* V7M HFSR bits */ | ||
40 | FIELD(V7M_HFSR, VECTTBL, 1, 1) | ||
41 | FIELD(V7M_HFSR, FORCED, 30, 1) | ||
42 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/hw/intc/armv7m_nvic.c | ||
45 | +++ b/hw/intc/armv7m_nvic.c | ||
46 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
47 | } | ||
48 | return val; | ||
49 | case 0xd28: /* Configurable Fault Status. */ | ||
50 | - return cpu->env.v7m.cfsr; | ||
51 | + /* The BFSR bits [15:8] are shared between security states | ||
52 | + * and we store them in the NS copy | ||
53 | + */ | ||
54 | + val = cpu->env.v7m.cfsr[attrs.secure]; | ||
55 | + val |= cpu->env.v7m.cfsr[M_REG_NS] & R_V7M_CFSR_BFSR_MASK; | ||
56 | + return val; | ||
57 | case 0xd2c: /* Hard Fault Status. */ | ||
58 | return cpu->env.v7m.hfsr; | ||
59 | case 0xd30: /* Debug Fault Status. */ | ||
60 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
61 | nvic_irq_update(s); | ||
62 | break; | ||
63 | case 0xd28: /* Configurable Fault Status. */ | ||
64 | - cpu->env.v7m.cfsr &= ~value; /* W1C */ | ||
65 | + cpu->env.v7m.cfsr[attrs.secure] &= ~value; /* W1C */ | ||
66 | + if (attrs.secure) { | ||
67 | + /* The BFSR bits [15:8] are shared between security states | ||
68 | + * and we store them in the NS copy. | ||
69 | + */ | ||
70 | + cpu->env.v7m.cfsr[M_REG_NS] &= ~(value & R_V7M_CFSR_BFSR_MASK); | ||
71 | + } | ||
72 | break; | ||
73 | case 0xd2c: /* Hard Fault Status. */ | ||
74 | cpu->env.v7m.hfsr &= ~value; /* W1C */ | ||
75 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 15 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
76 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
77 | --- a/target/arm/helper.c | 17 | --- a/target/arm/helper.c |
78 | +++ b/target/arm/helper.c | 18 | +++ b/target/arm/helper.c |
79 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 19 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, |
80 | /* Bad exception return: instead of popping the exception | 20 | env->CF = (val >> 29) & 1; |
81 | * stack, directly take a usage fault on the current stack. | 21 | env->VF = (val << 3) & 0x80000000; |
82 | */ | 22 | } |
83 | - env->v7m.cfsr |= R_V7M_CFSR_INVPC_MASK; | 23 | - if (mask & CPSR_Q) |
84 | + env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVPC_MASK; | 24 | + if (mask & CPSR_Q) { |
85 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE); | 25 | env->QF = ((val & CPSR_Q) != 0); |
86 | v7m_exception_taken(cpu, type | 0xf0000000); | 26 | - if (mask & CPSR_T) |
87 | qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on existing " | 27 | + } |
88 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 28 | + if (mask & CPSR_T) { |
89 | if (return_to_handler != arm_v7m_is_handler_mode(env)) { | 29 | env->thumb = ((val & CPSR_T) != 0); |
90 | /* Take an INVPC UsageFault by pushing the stack again. */ | 30 | + } |
91 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE); | 31 | if (mask & CPSR_IT_0_1) { |
92 | - env->v7m.cfsr |= R_V7M_CFSR_INVPC_MASK; | 32 | env->condexec_bits &= ~3; |
93 | + env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVPC_MASK; | 33 | env->condexec_bits |= (val >> 25) & 3; |
94 | v7m_push_stack(cpu); | 34 | @@ -XXX,XX +XXX,XX @@ static void switch_mode(CPUARMState *env, int mode) |
95 | v7m_exception_taken(cpu, type | 0xf0000000); | 35 | int i; |
96 | qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on new stackframe: " | 36 | |
97 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | 37 | old_mode = env->uncached_cpsr & CPSR_M; |
98 | switch (cs->exception_index) { | 38 | - if (mode == old_mode) |
99 | case EXCP_UDEF: | 39 | + if (mode == old_mode) { |
100 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE); | 40 | return; |
101 | - env->v7m.cfsr |= R_V7M_CFSR_UNDEFINSTR_MASK; | 41 | + } |
102 | + env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_UNDEFINSTR_MASK; | 42 | |
103 | break; | 43 | if (old_mode == ARM_CPU_MODE_FIQ) { |
104 | case EXCP_NOCP: | 44 | memcpy(env->fiq_regs, env->regs + 8, 5 * sizeof(uint32_t)); |
105 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE); | 45 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch32(CPUState *cs) |
106 | - env->v7m.cfsr |= R_V7M_CFSR_NOCP_MASK; | 46 | new_mode = ARM_CPU_MODE_UND; |
107 | + env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_NOCP_MASK; | 47 | addr = 0x04; |
108 | break; | 48 | mask = CPSR_I; |
109 | case EXCP_INVSTATE: | 49 | - if (env->thumb) |
110 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE); | 50 | + if (env->thumb) { |
111 | - env->v7m.cfsr |= R_V7M_CFSR_INVSTATE_MASK; | 51 | offset = 2; |
112 | + env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVSTATE_MASK; | 52 | - else |
53 | + } else { | ||
54 | offset = 4; | ||
55 | + } | ||
113 | break; | 56 | break; |
114 | case EXCP_SWI: | 57 | case EXCP_SWI: |
115 | /* The PC already points to the next instruction. */ | 58 | new_mode = ARM_CPU_MODE_SVC; |
116 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | 59 | @@ -XXX,XX +XXX,XX @@ static inline uint16_t add16_sat(uint16_t a, uint16_t b) |
117 | case 0x8: /* External Abort */ | 60 | |
118 | switch (cs->exception_index) { | 61 | res = a + b; |
119 | case EXCP_PREFETCH_ABORT: | 62 | if (((res ^ a) & 0x8000) && !((a ^ b) & 0x8000)) { |
120 | - env->v7m.cfsr |= R_V7M_CFSR_PRECISERR_MASK; | 63 | - if (a & 0x8000) |
121 | + env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_PRECISERR_MASK; | 64 | + if (a & 0x8000) { |
122 | qemu_log_mask(CPU_LOG_INT, "...with CFSR.PRECISERR\n"); | 65 | res = 0x8000; |
123 | break; | 66 | - else |
124 | case EXCP_DATA_ABORT: | 67 | + } else { |
125 | - env->v7m.cfsr |= | 68 | res = 0x7fff; |
126 | + env->v7m.cfsr[M_REG_NS] |= | 69 | + } |
127 | (R_V7M_CFSR_IBUSERR_MASK | R_V7M_CFSR_BFARVALID_MASK); | ||
128 | env->v7m.bfar = env->exception.vaddress; | ||
129 | qemu_log_mask(CPU_LOG_INT, | ||
130 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
131 | */ | ||
132 | switch (cs->exception_index) { | ||
133 | case EXCP_PREFETCH_ABORT: | ||
134 | - env->v7m.cfsr |= R_V7M_CFSR_IACCVIOL_MASK; | ||
135 | + env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_IACCVIOL_MASK; | ||
136 | qemu_log_mask(CPU_LOG_INT, "...with CFSR.IACCVIOL\n"); | ||
137 | break; | ||
138 | case EXCP_DATA_ABORT: | ||
139 | - env->v7m.cfsr |= | ||
140 | + env->v7m.cfsr[env->v7m.secure] |= | ||
141 | (R_V7M_CFSR_DACCVIOL_MASK | R_V7M_CFSR_MMARVALID_MASK); | ||
142 | env->v7m.mmfar[env->v7m.secure] = env->exception.vaddress; | ||
143 | qemu_log_mask(CPU_LOG_INT, | ||
144 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
145 | index XXXXXXX..XXXXXXX 100644 | ||
146 | --- a/target/arm/machine.c | ||
147 | +++ b/target/arm/machine.c | ||
148 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = { | ||
149 | VMSTATE_UINT32(env.v7m.basepri[M_REG_NS], ARMCPU), | ||
150 | VMSTATE_UINT32(env.v7m.control[M_REG_NS], ARMCPU), | ||
151 | VMSTATE_UINT32(env.v7m.ccr[M_REG_NS], ARMCPU), | ||
152 | - VMSTATE_UINT32(env.v7m.cfsr, ARMCPU), | ||
153 | + VMSTATE_UINT32(env.v7m.cfsr[M_REG_NS], ARMCPU), | ||
154 | VMSTATE_UINT32(env.v7m.hfsr, ARMCPU), | ||
155 | VMSTATE_UINT32(env.v7m.dfsr, ARMCPU), | ||
156 | VMSTATE_UINT32(env.v7m.mmfar[M_REG_NS], ARMCPU), | ||
157 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_security = { | ||
158 | VMSTATE_UINT32(env.v7m.mpu_ctrl[M_REG_S], ARMCPU), | ||
159 | VMSTATE_UINT32(env.v7m.ccr[M_REG_S], ARMCPU), | ||
160 | VMSTATE_UINT32(env.v7m.mmfar[M_REG_S], ARMCPU), | ||
161 | + VMSTATE_UINT32(env.v7m.cfsr[M_REG_S], ARMCPU), | ||
162 | VMSTATE_END_OF_LIST() | ||
163 | } | 70 | } |
164 | }; | 71 | return res; |
72 | } | ||
73 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t add8_sat(uint8_t a, uint8_t b) | ||
74 | |||
75 | res = a + b; | ||
76 | if (((res ^ a) & 0x80) && !((a ^ b) & 0x80)) { | ||
77 | - if (a & 0x80) | ||
78 | + if (a & 0x80) { | ||
79 | res = 0x80; | ||
80 | - else | ||
81 | + } else { | ||
82 | res = 0x7f; | ||
83 | + } | ||
84 | } | ||
85 | return res; | ||
86 | } | ||
87 | @@ -XXX,XX +XXX,XX @@ static inline uint16_t sub16_sat(uint16_t a, uint16_t b) | ||
88 | |||
89 | res = a - b; | ||
90 | if (((res ^ a) & 0x8000) && ((a ^ b) & 0x8000)) { | ||
91 | - if (a & 0x8000) | ||
92 | + if (a & 0x8000) { | ||
93 | res = 0x8000; | ||
94 | - else | ||
95 | + } else { | ||
96 | res = 0x7fff; | ||
97 | + } | ||
98 | } | ||
99 | return res; | ||
100 | } | ||
101 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_sat(uint8_t a, uint8_t b) | ||
102 | |||
103 | res = a - b; | ||
104 | if (((res ^ a) & 0x80) && ((a ^ b) & 0x80)) { | ||
105 | - if (a & 0x80) | ||
106 | + if (a & 0x80) { | ||
107 | res = 0x80; | ||
108 | - else | ||
109 | + } else { | ||
110 | res = 0x7f; | ||
111 | + } | ||
112 | } | ||
113 | return res; | ||
114 | } | ||
115 | @@ -XXX,XX +XXX,XX @@ static inline uint16_t add16_usat(uint16_t a, uint16_t b) | ||
116 | { | ||
117 | uint16_t res; | ||
118 | res = a + b; | ||
119 | - if (res < a) | ||
120 | + if (res < a) { | ||
121 | res = 0xffff; | ||
122 | + } | ||
123 | return res; | ||
124 | } | ||
125 | |||
126 | static inline uint16_t sub16_usat(uint16_t a, uint16_t b) | ||
127 | { | ||
128 | - if (a > b) | ||
129 | + if (a > b) { | ||
130 | return a - b; | ||
131 | - else | ||
132 | + } else { | ||
133 | return 0; | ||
134 | + } | ||
135 | } | ||
136 | |||
137 | static inline uint8_t add8_usat(uint8_t a, uint8_t b) | ||
138 | { | ||
139 | uint8_t res; | ||
140 | res = a + b; | ||
141 | - if (res < a) | ||
142 | + if (res < a) { | ||
143 | res = 0xff; | ||
144 | + } | ||
145 | return res; | ||
146 | } | ||
147 | |||
148 | static inline uint8_t sub8_usat(uint8_t a, uint8_t b) | ||
149 | { | ||
150 | - if (a > b) | ||
151 | + if (a > b) { | ||
152 | return a - b; | ||
153 | - else | ||
154 | + } else { | ||
155 | return 0; | ||
156 | + } | ||
157 | } | ||
158 | |||
159 | #define ADD16(a, b, n) RESULT(add16_usat(a, b), n, 16); | ||
160 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) | ||
161 | |||
162 | static inline uint8_t do_usad(uint8_t a, uint8_t b) | ||
163 | { | ||
164 | - if (a > b) | ||
165 | + if (a > b) { | ||
166 | return a - b; | ||
167 | - else | ||
168 | + } else { | ||
169 | return b - a; | ||
170 | + } | ||
171 | } | ||
172 | |||
173 | /* Unsigned sum of absolute byte differences. */ | ||
174 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(sel_flags)(uint32_t flags, uint32_t a, uint32_t b) | ||
175 | uint32_t mask; | ||
176 | |||
177 | mask = 0; | ||
178 | - if (flags & 1) | ||
179 | + if (flags & 1) { | ||
180 | mask |= 0xff; | ||
181 | - if (flags & 2) | ||
182 | + } | ||
183 | + if (flags & 2) { | ||
184 | mask |= 0xff00; | ||
185 | - if (flags & 4) | ||
186 | + } | ||
187 | + if (flags & 4) { | ||
188 | mask |= 0xff0000; | ||
189 | - if (flags & 8) | ||
190 | + } | ||
191 | + if (flags & 8) { | ||
192 | mask |= 0xff000000; | ||
193 | + } | ||
194 | return (a & mask) | (b & ~mask); | ||
195 | } | ||
196 | |||
165 | -- | 197 | -- |
166 | 2.7.4 | 198 | 2.25.1 |
167 | |||
168 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Fabiano Rosas <farosas@suse.de> | ||
1 | 2 | ||
3 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
4 | Reviewed-by: Claudio Fontana <cfontana@suse.de> | ||
5 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
6 | Message-id: 20221213190537.511-5-farosas@suse.de | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | target/arm/m_helper.c | 16 ---------------- | ||
10 | 1 file changed, 16 deletions(-) | ||
11 | |||
12 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/m_helper.c | ||
15 | +++ b/target/arm/m_helper.c | ||
16 | @@ -XXX,XX +XXX,XX @@ | ||
17 | */ | ||
18 | |||
19 | #include "qemu/osdep.h" | ||
20 | -#include "qemu/units.h" | ||
21 | -#include "target/arm/idau.h" | ||
22 | -#include "trace.h" | ||
23 | #include "cpu.h" | ||
24 | #include "internals.h" | ||
25 | -#include "exec/gdbstub.h" | ||
26 | #include "exec/helper-proto.h" | ||
27 | -#include "qemu/host-utils.h" | ||
28 | #include "qemu/main-loop.h" | ||
29 | #include "qemu/bitops.h" | ||
30 | -#include "qemu/crc32c.h" | ||
31 | -#include "qemu/qemu-print.h" | ||
32 | #include "qemu/log.h" | ||
33 | #include "exec/exec-all.h" | ||
34 | -#include <zlib.h> /* For crc32 */ | ||
35 | -#include "semihosting/semihost.h" | ||
36 | -#include "sysemu/cpus.h" | ||
37 | -#include "sysemu/kvm.h" | ||
38 | -#include "qemu/range.h" | ||
39 | -#include "qapi/qapi-commands-machine-target.h" | ||
40 | -#include "qapi/error.h" | ||
41 | -#include "qemu/guest-random.h" | ||
42 | #ifdef CONFIG_TCG | ||
43 | -#include "arm_ldst.h" | ||
44 | #include "exec/cpu_ldst.h" | ||
45 | #include "semihosting/common-semi.h" | ||
46 | #endif | ||
47 | -- | ||
48 | 2.25.1 | diff view generated by jsdifflib |
1 | Make the MMFAR register banked if v8M security extensions are | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | enabled. | ||
3 | 2 | ||
3 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
4 | Reviewed-by: Claudio Fontana <cfontana@suse.de> | ||
5 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
6 | Message-id: 20221213190537.511-6-farosas@suse.de | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 1503414539-28762-18-git-send-email-peter.maydell@linaro.org | ||
7 | --- | 8 | --- |
8 | target/arm/cpu.h | 2 +- | 9 | target/arm/helper.c | 7 ------- |
9 | hw/intc/armv7m_nvic.c | 4 ++-- | 10 | 1 file changed, 7 deletions(-) |
10 | target/arm/helper.c | 4 ++-- | ||
11 | target/arm/machine.c | 3 ++- | ||
12 | 4 files changed, 7 insertions(+), 6 deletions(-) | ||
13 | 11 | ||
14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/cpu.h | ||
17 | +++ b/target/arm/cpu.h | ||
18 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | ||
19 | uint32_t cfsr; /* Configurable Fault Status */ | ||
20 | uint32_t hfsr; /* HardFault Status */ | ||
21 | uint32_t dfsr; /* Debug Fault Status Register */ | ||
22 | - uint32_t mmfar; /* MemManage Fault Address */ | ||
23 | + uint32_t mmfar[2]; /* MemManage Fault Address */ | ||
24 | uint32_t bfar; /* BusFault Address */ | ||
25 | unsigned mpu_ctrl[2]; /* MPU_CTRL */ | ||
26 | int exception; | ||
27 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/hw/intc/armv7m_nvic.c | ||
30 | +++ b/hw/intc/armv7m_nvic.c | ||
31 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
32 | case 0xd30: /* Debug Fault Status. */ | ||
33 | return cpu->env.v7m.dfsr; | ||
34 | case 0xd34: /* MMFAR MemManage Fault Address */ | ||
35 | - return cpu->env.v7m.mmfar; | ||
36 | + return cpu->env.v7m.mmfar[attrs.secure]; | ||
37 | case 0xd38: /* Bus Fault Address. */ | ||
38 | return cpu->env.v7m.bfar; | ||
39 | case 0xd3c: /* Aux Fault Status. */ | ||
40 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
41 | cpu->env.v7m.dfsr &= ~value; /* W1C */ | ||
42 | break; | ||
43 | case 0xd34: /* Mem Manage Address. */ | ||
44 | - cpu->env.v7m.mmfar = value; | ||
45 | + cpu->env.v7m.mmfar[attrs.secure] = value; | ||
46 | return; | ||
47 | case 0xd38: /* Bus Fault Address. */ | ||
48 | cpu->env.v7m.bfar = value; | ||
49 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 12 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
50 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
51 | --- a/target/arm/helper.c | 14 | --- a/target/arm/helper.c |
52 | +++ b/target/arm/helper.c | 15 | +++ b/target/arm/helper.c |
53 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | 16 | @@ -XXX,XX +XXX,XX @@ |
54 | case EXCP_DATA_ABORT: | 17 | */ |
55 | env->v7m.cfsr |= | 18 | |
56 | (R_V7M_CFSR_DACCVIOL_MASK | R_V7M_CFSR_MMARVALID_MASK); | 19 | #include "qemu/osdep.h" |
57 | - env->v7m.mmfar = env->exception.vaddress; | 20 | -#include "qemu/units.h" |
58 | + env->v7m.mmfar[env->v7m.secure] = env->exception.vaddress; | 21 | #include "qemu/log.h" |
59 | qemu_log_mask(CPU_LOG_INT, | 22 | #include "trace.h" |
60 | "...with CFSR.DACCVIOL and MMFAR 0x%x\n", | 23 | #include "cpu.h" |
61 | - env->v7m.mmfar); | 24 | #include "internals.h" |
62 | + env->v7m.mmfar[env->v7m.secure]); | 25 | #include "exec/helper-proto.h" |
63 | break; | 26 | -#include "qemu/host-utils.h" |
64 | } | 27 | #include "qemu/main-loop.h" |
65 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_MEM); | 28 | #include "qemu/timer.h" |
66 | diff --git a/target/arm/machine.c b/target/arm/machine.c | 29 | #include "qemu/bitops.h" |
67 | index XXXXXXX..XXXXXXX 100644 | 30 | @@ -XXX,XX +XXX,XX @@ |
68 | --- a/target/arm/machine.c | 31 | #include "exec/exec-all.h" |
69 | +++ b/target/arm/machine.c | 32 | #include <zlib.h> /* For crc32 */ |
70 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = { | 33 | #include "hw/irq.h" |
71 | VMSTATE_UINT32(env.v7m.cfsr, ARMCPU), | 34 | -#include "semihosting/semihost.h" |
72 | VMSTATE_UINT32(env.v7m.hfsr, ARMCPU), | 35 | -#include "sysemu/cpus.h" |
73 | VMSTATE_UINT32(env.v7m.dfsr, ARMCPU), | 36 | #include "sysemu/cpu-timers.h" |
74 | - VMSTATE_UINT32(env.v7m.mmfar, ARMCPU), | 37 | #include "sysemu/kvm.h" |
75 | + VMSTATE_UINT32(env.v7m.mmfar[M_REG_NS], ARMCPU), | 38 | -#include "qemu/range.h" |
76 | VMSTATE_UINT32(env.v7m.bfar, ARMCPU), | 39 | #include "qapi/qapi-commands-machine-target.h" |
77 | VMSTATE_UINT32(env.v7m.mpu_ctrl[M_REG_NS], ARMCPU), | 40 | #include "qapi/error.h" |
78 | VMSTATE_INT32(env.v7m.exception, ARMCPU), | 41 | #include "qemu/guest-random.h" |
79 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_security = { | 42 | #ifdef CONFIG_TCG |
80 | VMSTATE_VALIDATE("secure MPU_RNR is valid", s_rnr_vmstate_validate), | 43 | -#include "arm_ldst.h" |
81 | VMSTATE_UINT32(env.v7m.mpu_ctrl[M_REG_S], ARMCPU), | 44 | -#include "exec/cpu_ldst.h" |
82 | VMSTATE_UINT32(env.v7m.ccr[M_REG_S], ARMCPU), | 45 | #include "semihosting/common-semi.h" |
83 | + VMSTATE_UINT32(env.v7m.mmfar[M_REG_S], ARMCPU), | 46 | #endif |
84 | VMSTATE_END_OF_LIST() | 47 | #include "cpregs.h" |
85 | } | ||
86 | }; | ||
87 | -- | 48 | -- |
88 | 2.7.4 | 49 | 2.25.1 |
89 | |||
90 | diff view generated by jsdifflib |
1 | If a v8M CPU supports the security extension then we need to | 1 | From: Claudio Fontana <cfontana@suse.de> |
---|---|---|---|
2 | give it two AddressSpaces, the same way we do already for | ||
3 | an A profile core with EL3. | ||
4 | 2 | ||
3 | Remove some unused headers. | ||
4 | |||
5 | Signed-off-by: Claudio Fontana <cfontana@suse.de> | ||
6 | Acked-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Reviewed-by: Claudio Fontana <cfontana@suse.de> | ||
8 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
9 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
10 | Message-id: 20221213190537.511-7-farosas@suse.de | ||
11 | [added back some includes that are still needed at this point] | ||
12 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 1503414539-28762-5-git-send-email-peter.maydell@linaro.org | ||
8 | --- | 14 | --- |
9 | target/arm/cpu.c | 13 ++++++------- | 15 | target/arm/cpu.c | 1 - |
10 | 1 file changed, 6 insertions(+), 7 deletions(-) | 16 | target/arm/cpu64.c | 6 ------ |
17 | 2 files changed, 7 deletions(-) | ||
11 | 18 | ||
12 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 19 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
13 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/cpu.c | 21 | --- a/target/arm/cpu.c |
15 | +++ b/target/arm/cpu.c | 22 | +++ b/target/arm/cpu.c |
16 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | 23 | @@ -XXX,XX +XXX,XX @@ |
17 | init_cpreg_list(cpu); | 24 | #include "target/arm/idau.h" |
18 | 25 | #include "qemu/module.h" | |
19 | #ifndef CONFIG_USER_ONLY | 26 | #include "qapi/error.h" |
20 | - if (cpu->has_el3) { | 27 | -#include "qapi/visitor.h" |
21 | - cs->num_ases = 2; | 28 | #include "cpu.h" |
22 | - } else { | 29 | #ifdef CONFIG_TCG |
23 | - cs->num_ases = 1; | 30 | #include "hw/core/tcg-cpu-ops.h" |
24 | - } | 31 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
25 | - | 32 | index XXXXXXX..XXXXXXX 100644 |
26 | - if (cpu->has_el3) { | 33 | --- a/target/arm/cpu64.c |
27 | + if (cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY)) { | 34 | +++ b/target/arm/cpu64.c |
28 | AddressSpace *as; | 35 | @@ -XXX,XX +XXX,XX @@ |
29 | 36 | #include "qemu/osdep.h" | |
30 | + cs->num_ases = 2; | 37 | #include "qapi/error.h" |
31 | + | 38 | #include "cpu.h" |
32 | if (!cpu->secure_memory) { | 39 | -#ifdef CONFIG_TCG |
33 | cpu->secure_memory = cs->memory; | 40 | -#include "hw/core/tcg-cpu-ops.h" |
34 | } | 41 | -#endif /* CONFIG_TCG */ |
35 | as = address_space_init_shareable(cpu->secure_memory, | 42 | #include "qemu/module.h" |
36 | "cpu-secure-memory"); | 43 | -#if !defined(CONFIG_USER_ONLY) |
37 | cpu_address_space_init(cs, as, ARMASIdx_S); | 44 | -#include "hw/loader.h" |
38 | + } else { | 45 | -#endif |
39 | + cs->num_ases = 1; | 46 | #include "sysemu/kvm.h" |
40 | } | 47 | #include "sysemu/hvf.h" |
41 | + | 48 | #include "kvm_arm.h" |
42 | cpu_address_space_init(cs, | ||
43 | address_space_init_shareable(cs->memory, | ||
44 | "cpu-memory"), | ||
45 | -- | 49 | -- |
46 | 2.7.4 | 50 | 2.25.1 |
47 | |||
48 | diff view generated by jsdifflib |
1 | Define a new MachineClass field ignore_memory_transaction_failures. | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | If this is flag is true then the CPU will ignore memory transaction | ||
3 | failures which should cause the CPU to take an exception due to an | ||
4 | access to an unassigned physical address; the transaction will | ||
5 | instead return zero (for a read) or be ignored (for a write). This | ||
6 | should be set only by legacy board models which rely on the old | ||
7 | RAZ/WI behaviour for handling devices that QEMU does not yet model. | ||
8 | New board models should instead use "unimplemented-device" for all | ||
9 | memory ranges where the guest will attempt to probe for a device that | ||
10 | QEMU doesn't implement and a stub device is required. | ||
11 | 2 | ||
12 | We need this for ARM boards, where we're about to implement support for | 3 | The pointed MouseTransformInfo structure is accessed read-only. |
13 | generating external aborts on memory transaction failures. Too many | ||
14 | of our legacy board models rely on the RAZ/WI behaviour and we | ||
15 | would break currently working guests when their "probe for device" | ||
16 | code provoked an external abort rather than a RAZ. | ||
17 | 4 | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20221220142520.24094-2-philmd@linaro.org | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
20 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
21 | Message-id: 1504626814-23124-2-git-send-email-peter.maydell@linaro.org | ||
22 | --- | 9 | --- |
23 | include/hw/boards.h | 11 +++++++++++ | 10 | include/hw/input/tsc2xxx.h | 4 ++-- |
24 | include/qom/cpu.h | 7 ++++++- | 11 | hw/input/tsc2005.c | 2 +- |
25 | qom/cpu.c | 16 ++++++++++++++++ | 12 | hw/input/tsc210x.c | 3 +-- |
26 | 3 files changed, 33 insertions(+), 1 deletion(-) | 13 | 3 files changed, 4 insertions(+), 5 deletions(-) |
27 | 14 | ||
28 | diff --git a/include/hw/boards.h b/include/hw/boards.h | 15 | diff --git a/include/hw/input/tsc2xxx.h b/include/hw/input/tsc2xxx.h |
29 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/include/hw/boards.h | 17 | --- a/include/hw/input/tsc2xxx.h |
31 | +++ b/include/hw/boards.h | 18 | +++ b/include/hw/input/tsc2xxx.h |
32 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 19 | @@ -XXX,XX +XXX,XX @@ uWireSlave *tsc2102_init(qemu_irq pint); |
33 | * size than the target architecture's minimum. (Attempting to create | 20 | uWireSlave *tsc2301_init(qemu_irq penirq, qemu_irq kbirq, qemu_irq dav); |
34 | * such a CPU will fail.) Note that changing this is a migration | 21 | I2SCodec *tsc210x_codec(uWireSlave *chip); |
35 | * compatibility break for the machine. | 22 | uint32_t tsc210x_txrx(void *opaque, uint32_t value, int len); |
36 | + * @ignore_memory_transaction_failures: | 23 | -void tsc210x_set_transform(uWireSlave *chip, MouseTransformInfo *info); |
37 | + * If this is flag is true then the CPU will ignore memory transaction | 24 | +void tsc210x_set_transform(uWireSlave *chip, const MouseTransformInfo *info); |
38 | + * failures which should cause the CPU to take an exception due to an | 25 | void tsc210x_key_event(uWireSlave *chip, int key, int down); |
39 | + * access to an unassigned physical address; the transaction will instead | 26 | |
40 | + * return zero (for a read) or be ignored (for a write). This should be | 27 | /* tsc2005.c */ |
41 | + * set only by legacy board models which rely on the old RAZ/WI behaviour | 28 | void *tsc2005_init(qemu_irq pintdav); |
42 | + * for handling devices that QEMU does not yet model. New board models | 29 | uint32_t tsc2005_txrx(void *opaque, uint32_t value, int len); |
43 | + * should instead use "unimplemented-device" for all memory ranges where | 30 | -void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); |
44 | + * the guest will attempt to probe for a device that QEMU doesn't | 31 | +void tsc2005_set_transform(void *opaque, const MouseTransformInfo *info); |
45 | + * implement and a stub device is required. | 32 | |
33 | #endif | ||
34 | diff --git a/hw/input/tsc2005.c b/hw/input/tsc2005.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/hw/input/tsc2005.c | ||
37 | +++ b/hw/input/tsc2005.c | ||
38 | @@ -XXX,XX +XXX,XX @@ void *tsc2005_init(qemu_irq pintdav) | ||
39 | * from the touchscreen. Assuming 12-bit precision was used during | ||
40 | * tslib calibration. | ||
46 | */ | 41 | */ |
47 | struct MachineClass { | 42 | -void tsc2005_set_transform(void *opaque, MouseTransformInfo *info) |
48 | /*< private >*/ | 43 | +void tsc2005_set_transform(void *opaque, const MouseTransformInfo *info) |
49 | @@ -XXX,XX +XXX,XX @@ struct MachineClass { | 44 | { |
50 | bool rom_file_has_mr; | 45 | TSC2005State *s = (TSC2005State *) opaque; |
51 | int minimum_page_bits; | 46 | |
52 | bool has_hotpluggable_cpus; | 47 | diff --git a/hw/input/tsc210x.c b/hw/input/tsc210x.c |
53 | + bool ignore_memory_transaction_failures; | ||
54 | int numa_mem_align_shift; | ||
55 | void (*numa_auto_assign_ram)(MachineClass *mc, NodeInfo *nodes, | ||
56 | int nb_nodes, ram_addr_t size); | ||
57 | diff --git a/include/qom/cpu.h b/include/qom/cpu.h | ||
58 | index XXXXXXX..XXXXXXX 100644 | 48 | index XXXXXXX..XXXXXXX 100644 |
59 | --- a/include/qom/cpu.h | 49 | --- a/hw/input/tsc210x.c |
60 | +++ b/include/qom/cpu.h | 50 | +++ b/hw/input/tsc210x.c |
61 | @@ -XXX,XX +XXX,XX @@ struct qemu_work_item; | 51 | @@ -XXX,XX +XXX,XX @@ I2SCodec *tsc210x_codec(uWireSlave *chip) |
62 | * @trace_dstate_delayed: Delayed changes to trace_dstate (includes all changes | 52 | * from the touchscreen. Assuming 12-bit precision was used during |
63 | * to @trace_dstate). | 53 | * tslib calibration. |
64 | * @trace_dstate: Dynamic tracing state of events for this vCPU (bitmask). | ||
65 | + * @ignore_memory_transaction_failures: Cached copy of the MachineState | ||
66 | + * flag of the same name: allows the board to suppress calling of the | ||
67 | + * CPU do_transaction_failed hook function. | ||
68 | * | ||
69 | * State of one CPU core or thread. | ||
70 | */ | 54 | */ |
71 | @@ -XXX,XX +XXX,XX @@ struct CPUState { | 55 | -void tsc210x_set_transform(uWireSlave *chip, |
72 | */ | 56 | - MouseTransformInfo *info) |
73 | bool throttle_thread_scheduled; | 57 | +void tsc210x_set_transform(uWireSlave *chip, const MouseTransformInfo *info) |
74 | |||
75 | + bool ignore_memory_transaction_failures; | ||
76 | + | ||
77 | /* Note that this is accessed at the start of every TB via a negative | ||
78 | offset from AREG0. Leave this field at the end so as to make the | ||
79 | (absolute value) offset as small as possible. This reduces code | ||
80 | @@ -XXX,XX +XXX,XX @@ static inline void cpu_transaction_failed(CPUState *cpu, hwaddr physaddr, | ||
81 | { | 58 | { |
82 | CPUClass *cc = CPU_GET_CLASS(cpu); | 59 | TSC210xState *s = (TSC210xState *) chip->opaque; |
83 | 60 | #if 0 | |
84 | - if (cc->do_transaction_failed) { | ||
85 | + if (!cpu->ignore_memory_transaction_failures && cc->do_transaction_failed) { | ||
86 | cc->do_transaction_failed(cpu, physaddr, addr, size, access_type, | ||
87 | mmu_idx, attrs, response, retaddr); | ||
88 | } | ||
89 | diff --git a/qom/cpu.c b/qom/cpu.c | ||
90 | index XXXXXXX..XXXXXXX 100644 | ||
91 | --- a/qom/cpu.c | ||
92 | +++ b/qom/cpu.c | ||
93 | @@ -XXX,XX +XXX,XX @@ | ||
94 | #include "exec/cpu-common.h" | ||
95 | #include "qemu/error-report.h" | ||
96 | #include "sysemu/sysemu.h" | ||
97 | +#include "hw/boards.h" | ||
98 | #include "hw/qdev-properties.h" | ||
99 | #include "trace-root.h" | ||
100 | |||
101 | @@ -XXX,XX +XXX,XX @@ static void cpu_common_parse_features(const char *typename, char *features, | ||
102 | static void cpu_common_realizefn(DeviceState *dev, Error **errp) | ||
103 | { | ||
104 | CPUState *cpu = CPU(dev); | ||
105 | + Object *machine = qdev_get_machine(); | ||
106 | + | ||
107 | + /* qdev_get_machine() can return something that's not TYPE_MACHINE | ||
108 | + * if this is one of the user-only emulators; in that case there's | ||
109 | + * no need to check the ignore_memory_transaction_failures board flag. | ||
110 | + */ | ||
111 | + if (object_dynamic_cast(machine, TYPE_MACHINE)) { | ||
112 | + ObjectClass *oc = object_get_class(machine); | ||
113 | + MachineClass *mc = MACHINE_CLASS(oc); | ||
114 | + | ||
115 | + if (mc) { | ||
116 | + cpu->ignore_memory_transaction_failures = | ||
117 | + mc->ignore_memory_transaction_failures; | ||
118 | + } | ||
119 | + } | ||
120 | |||
121 | if (dev->hotplugged) { | ||
122 | cpu_synchronize_post_init(cpu); | ||
123 | -- | 61 | -- |
124 | 2.7.4 | 62 | 2.25.1 |
125 | 63 | ||
126 | 64 | diff view generated by jsdifflib |
1 | Set the MachineClass flag ignore_memory_transaction_failures | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | for almost all ARM boards. This means they retain the legacy | ||
3 | behaviour that accesses to unimplemented addresses will RAZ/WI | ||
4 | rather than aborting, when a subsequent commit adds support | ||
5 | for external aborts. | ||
6 | 2 | ||
7 | The exceptions are: | 3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | * virt -- we know that guests won't try to prod devices | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | that we don't describe in the device tree or ACPI tables | 5 | Message-id: 20221220142520.24094-3-philmd@linaro.org |
10 | * mps2 -- this board was written to use unimplemented-device | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | for all the ranges with devices we don't yet handle | 7 | --- |
8 | hw/arm/nseries.c | 18 +++++++++--------- | ||
9 | 1 file changed, 9 insertions(+), 9 deletions(-) | ||
12 | 10 | ||
13 | New boards should not set the flag, but instead be written | ||
14 | like the mps2. | ||
15 | |||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
18 | Message-id: 1504626814-23124-3-git-send-email-peter.maydell@linaro.org | ||
19 | For the Xilinx boards: | ||
20 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
21 | --- | ||
22 | hw/arm/aspeed.c | 3 +++ | ||
23 | hw/arm/collie.c | 1 + | ||
24 | hw/arm/cubieboard.c | 1 + | ||
25 | hw/arm/digic_boards.c | 1 + | ||
26 | hw/arm/exynos4_boards.c | 2 ++ | ||
27 | hw/arm/gumstix.c | 2 ++ | ||
28 | hw/arm/highbank.c | 2 ++ | ||
29 | hw/arm/imx25_pdk.c | 1 + | ||
30 | hw/arm/integratorcp.c | 1 + | ||
31 | hw/arm/kzm.c | 1 + | ||
32 | hw/arm/mainstone.c | 1 + | ||
33 | hw/arm/musicpal.c | 1 + | ||
34 | hw/arm/netduino2.c | 1 + | ||
35 | hw/arm/nseries.c | 2 ++ | ||
36 | hw/arm/omap_sx1.c | 2 ++ | ||
37 | hw/arm/palm.c | 1 + | ||
38 | hw/arm/raspi.c | 1 + | ||
39 | hw/arm/realview.c | 4 ++++ | ||
40 | hw/arm/sabrelite.c | 1 + | ||
41 | hw/arm/spitz.c | 4 ++++ | ||
42 | hw/arm/stellaris.c | 2 ++ | ||
43 | hw/arm/tosa.c | 1 + | ||
44 | hw/arm/versatilepb.c | 2 ++ | ||
45 | hw/arm/vexpress.c | 1 + | ||
46 | hw/arm/xilinx_zynq.c | 1 + | ||
47 | hw/arm/xlnx-ep108.c | 2 ++ | ||
48 | hw/arm/z2.c | 1 + | ||
49 | 27 files changed, 43 insertions(+) | ||
50 | |||
51 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/hw/arm/aspeed.c | ||
54 | +++ b/hw/arm/aspeed.c | ||
55 | @@ -XXX,XX +XXX,XX @@ static void palmetto_bmc_class_init(ObjectClass *oc, void *data) | ||
56 | mc->no_floppy = 1; | ||
57 | mc->no_cdrom = 1; | ||
58 | mc->no_parallel = 1; | ||
59 | + mc->ignore_memory_transaction_failures = true; | ||
60 | } | ||
61 | |||
62 | static const TypeInfo palmetto_bmc_type = { | ||
63 | @@ -XXX,XX +XXX,XX @@ static void ast2500_evb_class_init(ObjectClass *oc, void *data) | ||
64 | mc->no_floppy = 1; | ||
65 | mc->no_cdrom = 1; | ||
66 | mc->no_parallel = 1; | ||
67 | + mc->ignore_memory_transaction_failures = true; | ||
68 | } | ||
69 | |||
70 | static const TypeInfo ast2500_evb_type = { | ||
71 | @@ -XXX,XX +XXX,XX @@ static void romulus_bmc_class_init(ObjectClass *oc, void *data) | ||
72 | mc->no_floppy = 1; | ||
73 | mc->no_cdrom = 1; | ||
74 | mc->no_parallel = 1; | ||
75 | + mc->ignore_memory_transaction_failures = true; | ||
76 | } | ||
77 | |||
78 | static const TypeInfo romulus_bmc_type = { | ||
79 | diff --git a/hw/arm/collie.c b/hw/arm/collie.c | ||
80 | index XXXXXXX..XXXXXXX 100644 | ||
81 | --- a/hw/arm/collie.c | ||
82 | +++ b/hw/arm/collie.c | ||
83 | @@ -XXX,XX +XXX,XX @@ static void collie_machine_init(MachineClass *mc) | ||
84 | { | ||
85 | mc->desc = "Sharp SL-5500 (Collie) PDA (SA-1110)"; | ||
86 | mc->init = collie_init; | ||
87 | + mc->ignore_memory_transaction_failures = true; | ||
88 | } | ||
89 | |||
90 | DEFINE_MACHINE("collie", collie_machine_init) | ||
91 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c | ||
92 | index XXXXXXX..XXXXXXX 100644 | ||
93 | --- a/hw/arm/cubieboard.c | ||
94 | +++ b/hw/arm/cubieboard.c | ||
95 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_machine_init(MachineClass *mc) | ||
96 | mc->init = cubieboard_init; | ||
97 | mc->block_default_type = IF_IDE; | ||
98 | mc->units_per_default_bus = 1; | ||
99 | + mc->ignore_memory_transaction_failures = true; | ||
100 | } | ||
101 | |||
102 | DEFINE_MACHINE("cubieboard", cubieboard_machine_init) | ||
103 | diff --git a/hw/arm/digic_boards.c b/hw/arm/digic_boards.c | ||
104 | index XXXXXXX..XXXXXXX 100644 | ||
105 | --- a/hw/arm/digic_boards.c | ||
106 | +++ b/hw/arm/digic_boards.c | ||
107 | @@ -XXX,XX +XXX,XX @@ static void canon_a1100_machine_init(MachineClass *mc) | ||
108 | { | ||
109 | mc->desc = "Canon PowerShot A1100 IS"; | ||
110 | mc->init = &canon_a1100_init; | ||
111 | + mc->ignore_memory_transaction_failures = true; | ||
112 | } | ||
113 | |||
114 | DEFINE_MACHINE("canon-a1100", canon_a1100_machine_init) | ||
115 | diff --git a/hw/arm/exynos4_boards.c b/hw/arm/exynos4_boards.c | ||
116 | index XXXXXXX..XXXXXXX 100644 | ||
117 | --- a/hw/arm/exynos4_boards.c | ||
118 | +++ b/hw/arm/exynos4_boards.c | ||
119 | @@ -XXX,XX +XXX,XX @@ static void nuri_class_init(ObjectClass *oc, void *data) | ||
120 | mc->desc = "Samsung NURI board (Exynos4210)"; | ||
121 | mc->init = nuri_init; | ||
122 | mc->max_cpus = EXYNOS4210_NCPUS; | ||
123 | + mc->ignore_memory_transaction_failures = true; | ||
124 | } | ||
125 | |||
126 | static const TypeInfo nuri_type = { | ||
127 | @@ -XXX,XX +XXX,XX @@ static void smdkc210_class_init(ObjectClass *oc, void *data) | ||
128 | mc->desc = "Samsung SMDKC210 board (Exynos4210)"; | ||
129 | mc->init = smdkc210_init; | ||
130 | mc->max_cpus = EXYNOS4210_NCPUS; | ||
131 | + mc->ignore_memory_transaction_failures = true; | ||
132 | } | ||
133 | |||
134 | static const TypeInfo smdkc210_type = { | ||
135 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c | ||
136 | index XXXXXXX..XXXXXXX 100644 | ||
137 | --- a/hw/arm/gumstix.c | ||
138 | +++ b/hw/arm/gumstix.c | ||
139 | @@ -XXX,XX +XXX,XX @@ static void connex_class_init(ObjectClass *oc, void *data) | ||
140 | |||
141 | mc->desc = "Gumstix Connex (PXA255)"; | ||
142 | mc->init = connex_init; | ||
143 | + mc->ignore_memory_transaction_failures = true; | ||
144 | } | ||
145 | |||
146 | static const TypeInfo connex_type = { | ||
147 | @@ -XXX,XX +XXX,XX @@ static void verdex_class_init(ObjectClass *oc, void *data) | ||
148 | |||
149 | mc->desc = "Gumstix Verdex (PXA270)"; | ||
150 | mc->init = verdex_init; | ||
151 | + mc->ignore_memory_transaction_failures = true; | ||
152 | } | ||
153 | |||
154 | static const TypeInfo verdex_type = { | ||
155 | diff --git a/hw/arm/highbank.c b/hw/arm/highbank.c | ||
156 | index XXXXXXX..XXXXXXX 100644 | ||
157 | --- a/hw/arm/highbank.c | ||
158 | +++ b/hw/arm/highbank.c | ||
159 | @@ -XXX,XX +XXX,XX @@ static void highbank_class_init(ObjectClass *oc, void *data) | ||
160 | mc->block_default_type = IF_IDE; | ||
161 | mc->units_per_default_bus = 1; | ||
162 | mc->max_cpus = 4; | ||
163 | + mc->ignore_memory_transaction_failures = true; | ||
164 | } | ||
165 | |||
166 | static const TypeInfo highbank_type = { | ||
167 | @@ -XXX,XX +XXX,XX @@ static void midway_class_init(ObjectClass *oc, void *data) | ||
168 | mc->block_default_type = IF_IDE; | ||
169 | mc->units_per_default_bus = 1; | ||
170 | mc->max_cpus = 4; | ||
171 | + mc->ignore_memory_transaction_failures = true; | ||
172 | } | ||
173 | |||
174 | static const TypeInfo midway_type = { | ||
175 | diff --git a/hw/arm/imx25_pdk.c b/hw/arm/imx25_pdk.c | ||
176 | index XXXXXXX..XXXXXXX 100644 | ||
177 | --- a/hw/arm/imx25_pdk.c | ||
178 | +++ b/hw/arm/imx25_pdk.c | ||
179 | @@ -XXX,XX +XXX,XX @@ static void imx25_pdk_machine_init(MachineClass *mc) | ||
180 | { | ||
181 | mc->desc = "ARM i.MX25 PDK board (ARM926)"; | ||
182 | mc->init = imx25_pdk_init; | ||
183 | + mc->ignore_memory_transaction_failures = true; | ||
184 | } | ||
185 | |||
186 | DEFINE_MACHINE("imx25-pdk", imx25_pdk_machine_init) | ||
187 | diff --git a/hw/arm/integratorcp.c b/hw/arm/integratorcp.c | ||
188 | index XXXXXXX..XXXXXXX 100644 | ||
189 | --- a/hw/arm/integratorcp.c | ||
190 | +++ b/hw/arm/integratorcp.c | ||
191 | @@ -XXX,XX +XXX,XX @@ static void integratorcp_machine_init(MachineClass *mc) | ||
192 | { | ||
193 | mc->desc = "ARM Integrator/CP (ARM926EJ-S)"; | ||
194 | mc->init = integratorcp_init; | ||
195 | + mc->ignore_memory_transaction_failures = true; | ||
196 | } | ||
197 | |||
198 | DEFINE_MACHINE("integratorcp", integratorcp_machine_init) | ||
199 | diff --git a/hw/arm/kzm.c b/hw/arm/kzm.c | ||
200 | index XXXXXXX..XXXXXXX 100644 | ||
201 | --- a/hw/arm/kzm.c | ||
202 | +++ b/hw/arm/kzm.c | ||
203 | @@ -XXX,XX +XXX,XX @@ static void kzm_machine_init(MachineClass *mc) | ||
204 | { | ||
205 | mc->desc = "ARM KZM Emulation Baseboard (ARM1136)"; | ||
206 | mc->init = kzm_init; | ||
207 | + mc->ignore_memory_transaction_failures = true; | ||
208 | } | ||
209 | |||
210 | DEFINE_MACHINE("kzm", kzm_machine_init) | ||
211 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | ||
212 | index XXXXXXX..XXXXXXX 100644 | ||
213 | --- a/hw/arm/mainstone.c | ||
214 | +++ b/hw/arm/mainstone.c | ||
215 | @@ -XXX,XX +XXX,XX @@ static void mainstone2_machine_init(MachineClass *mc) | ||
216 | { | ||
217 | mc->desc = "Mainstone II (PXA27x)"; | ||
218 | mc->init = mainstone_init; | ||
219 | + mc->ignore_memory_transaction_failures = true; | ||
220 | } | ||
221 | |||
222 | DEFINE_MACHINE("mainstone", mainstone2_machine_init) | ||
223 | diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c | ||
224 | index XXXXXXX..XXXXXXX 100644 | ||
225 | --- a/hw/arm/musicpal.c | ||
226 | +++ b/hw/arm/musicpal.c | ||
227 | @@ -XXX,XX +XXX,XX @@ static void musicpal_machine_init(MachineClass *mc) | ||
228 | { | ||
229 | mc->desc = "Marvell 88w8618 / MusicPal (ARM926EJ-S)"; | ||
230 | mc->init = musicpal_init; | ||
231 | + mc->ignore_memory_transaction_failures = true; | ||
232 | } | ||
233 | |||
234 | DEFINE_MACHINE("musicpal", musicpal_machine_init) | ||
235 | diff --git a/hw/arm/netduino2.c b/hw/arm/netduino2.c | ||
236 | index XXXXXXX..XXXXXXX 100644 | ||
237 | --- a/hw/arm/netduino2.c | ||
238 | +++ b/hw/arm/netduino2.c | ||
239 | @@ -XXX,XX +XXX,XX @@ static void netduino2_machine_init(MachineClass *mc) | ||
240 | { | ||
241 | mc->desc = "Netduino 2 Machine"; | ||
242 | mc->init = netduino2_init; | ||
243 | + mc->ignore_memory_transaction_failures = true; | ||
244 | } | ||
245 | |||
246 | DEFINE_MACHINE("netduino2", netduino2_machine_init) | ||
247 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c | 11 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c |
248 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
249 | --- a/hw/arm/nseries.c | 13 | --- a/hw/arm/nseries.c |
250 | +++ b/hw/arm/nseries.c | 14 | +++ b/hw/arm/nseries.c |
251 | @@ -XXX,XX +XXX,XX @@ static void n800_class_init(ObjectClass *oc, void *data) | 15 | @@ -XXX,XX +XXX,XX @@ static void n8x0_i2c_setup(struct n800_s *s) |
252 | mc->desc = "Nokia N800 tablet aka. RX-34 (OMAP2420)"; | ||
253 | mc->init = n800_init; | ||
254 | mc->default_boot_order = ""; | ||
255 | + mc->ignore_memory_transaction_failures = true; | ||
256 | } | 16 | } |
257 | 17 | ||
258 | static const TypeInfo n800_type = { | 18 | /* Touchscreen and keypad controller */ |
259 | @@ -XXX,XX +XXX,XX @@ static void n810_class_init(ObjectClass *oc, void *data) | 19 | -static MouseTransformInfo n800_pointercal = { |
260 | mc->desc = "Nokia N810 tablet aka. RX-44 (OMAP2420)"; | 20 | +static const MouseTransformInfo n800_pointercal = { |
261 | mc->init = n810_init; | 21 | .x = 800, |
262 | mc->default_boot_order = ""; | 22 | .y = 480, |
263 | + mc->ignore_memory_transaction_failures = true; | 23 | .a = { 14560, -68, -3455208, -39, -9621, 35152972, 65536 }, |
264 | } | 24 | }; |
265 | 25 | ||
266 | static const TypeInfo n810_type = { | 26 | -static MouseTransformInfo n810_pointercal = { |
267 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | 27 | +static const MouseTransformInfo n810_pointercal = { |
268 | index XXXXXXX..XXXXXXX 100644 | 28 | .x = 800, |
269 | --- a/hw/arm/omap_sx1.c | 29 | .y = 480, |
270 | +++ b/hw/arm/omap_sx1.c | 30 | .a = { 15041, 148, -4731056, 171, -10238, 35933380, 65536 }, |
271 | @@ -XXX,XX +XXX,XX @@ static void sx1_machine_v2_class_init(ObjectClass *oc, void *data) | 31 | @@ -XXX,XX +XXX,XX @@ static void n810_key_event(void *opaque, int keycode) |
272 | 32 | ||
273 | mc->desc = "Siemens SX1 (OMAP310) V2"; | 33 | #define M 0 |
274 | mc->init = sx1_init_v2; | 34 | |
275 | + mc->ignore_memory_transaction_failures = true; | 35 | -static int n810_keys[0x80] = { |
276 | } | 36 | +static const int n810_keys[0x80] = { |
277 | 37 | [0x01] = 16, /* Q */ | |
278 | static const TypeInfo sx1_machine_v2_type = { | 38 | [0x02] = 37, /* K */ |
279 | @@ -XXX,XX +XXX,XX @@ static void sx1_machine_v1_class_init(ObjectClass *oc, void *data) | 39 | [0x03] = 24, /* O */ |
280 | 40 | @@ -XXX,XX +XXX,XX @@ static void n8x0_usb_setup(struct n800_s *s) | |
281 | mc->desc = "Siemens SX1 (OMAP310) V1"; | 41 | /* Setup done before the main bootloader starts by some early setup code |
282 | mc->init = sx1_init_v1; | 42 | * - used when we want to run the main bootloader in emulation. This |
283 | + mc->ignore_memory_transaction_failures = true; | 43 | * isn't documented. */ |
284 | } | 44 | -static uint32_t n800_pinout[104] = { |
285 | 45 | +static const uint32_t n800_pinout[104] = { | |
286 | static const TypeInfo sx1_machine_v1_type = { | 46 | 0x080f00d8, 0x00d40808, 0x03080808, 0x080800d0, |
287 | diff --git a/hw/arm/palm.c b/hw/arm/palm.c | 47 | 0x00dc0808, 0x0b0f0f00, 0x080800b4, 0x00c00808, |
288 | index XXXXXXX..XXXXXXX 100644 | 48 | 0x08080808, 0x180800c4, 0x00b80000, 0x08080808, |
289 | --- a/hw/arm/palm.c | 49 | @@ -XXX,XX +XXX,XX @@ static void n8x0_boot_init(void *opaque) |
290 | +++ b/hw/arm/palm.c | 50 | #define OMAP_TAG_CBUS 0x4e03 |
291 | @@ -XXX,XX +XXX,XX @@ static void palmte_machine_init(MachineClass *mc) | 51 | #define OMAP_TAG_EM_ASIC_BB5 0x4e04 |
52 | |||
53 | -static struct omap_gpiosw_info_s { | ||
54 | +static const struct omap_gpiosw_info_s { | ||
55 | const char *name; | ||
56 | int line; | ||
57 | int type; | ||
58 | @@ -XXX,XX +XXX,XX @@ static struct omap_gpiosw_info_s { | ||
59 | { NULL } | ||
60 | }; | ||
61 | |||
62 | -static struct omap_partition_info_s { | ||
63 | +static const struct omap_partition_info_s { | ||
64 | uint32_t offset; | ||
65 | uint32_t size; | ||
66 | int mask; | ||
67 | @@ -XXX,XX +XXX,XX @@ static struct omap_partition_info_s { | ||
68 | { 0, 0, 0, NULL } | ||
69 | }; | ||
70 | |||
71 | -static uint8_t n8x0_bd_addr[6] = { N8X0_BD_ADDR }; | ||
72 | +static const uint8_t n8x0_bd_addr[6] = { N8X0_BD_ADDR }; | ||
73 | |||
74 | static int n8x0_atag_setup(void *p, int model) | ||
292 | { | 75 | { |
293 | mc->desc = "Palm Tungsten|E aka. Cheetah PDA (OMAP310)"; | 76 | uint8_t *b; |
294 | mc->init = palmte_init; | 77 | uint16_t *w; |
295 | + mc->ignore_memory_transaction_failures = true; | 78 | uint32_t *l; |
296 | } | 79 | - struct omap_gpiosw_info_s *gpiosw; |
297 | 80 | - struct omap_partition_info_s *partition; | |
298 | DEFINE_MACHINE("cheetah", palmte_machine_init) | 81 | + const struct omap_gpiosw_info_s *gpiosw; |
299 | diff --git a/hw/arm/raspi.c b/hw/arm/raspi.c | 82 | + const struct omap_partition_info_s *partition; |
300 | index XXXXXXX..XXXXXXX 100644 | 83 | const char *tag; |
301 | --- a/hw/arm/raspi.c | 84 | |
302 | +++ b/hw/arm/raspi.c | 85 | w = p; |
303 | @@ -XXX,XX +XXX,XX @@ static void raspi2_machine_init(MachineClass *mc) | ||
304 | mc->no_cdrom = 1; | ||
305 | mc->max_cpus = BCM2836_NCPUS; | ||
306 | mc->default_ram_size = 1024 * 1024 * 1024; | ||
307 | + mc->ignore_memory_transaction_failures = true; | ||
308 | }; | ||
309 | DEFINE_MACHINE("raspi2", raspi2_machine_init) | ||
310 | diff --git a/hw/arm/realview.c b/hw/arm/realview.c | ||
311 | index XXXXXXX..XXXXXXX 100644 | ||
312 | --- a/hw/arm/realview.c | ||
313 | +++ b/hw/arm/realview.c | ||
314 | @@ -XXX,XX +XXX,XX @@ static void realview_eb_class_init(ObjectClass *oc, void *data) | ||
315 | mc->desc = "ARM RealView Emulation Baseboard (ARM926EJ-S)"; | ||
316 | mc->init = realview_eb_init; | ||
317 | mc->block_default_type = IF_SCSI; | ||
318 | + mc->ignore_memory_transaction_failures = true; | ||
319 | } | ||
320 | |||
321 | static const TypeInfo realview_eb_type = { | ||
322 | @@ -XXX,XX +XXX,XX @@ static void realview_eb_mpcore_class_init(ObjectClass *oc, void *data) | ||
323 | mc->init = realview_eb_mpcore_init; | ||
324 | mc->block_default_type = IF_SCSI; | ||
325 | mc->max_cpus = 4; | ||
326 | + mc->ignore_memory_transaction_failures = true; | ||
327 | } | ||
328 | |||
329 | static const TypeInfo realview_eb_mpcore_type = { | ||
330 | @@ -XXX,XX +XXX,XX @@ static void realview_pb_a8_class_init(ObjectClass *oc, void *data) | ||
331 | |||
332 | mc->desc = "ARM RealView Platform Baseboard for Cortex-A8"; | ||
333 | mc->init = realview_pb_a8_init; | ||
334 | + mc->ignore_memory_transaction_failures = true; | ||
335 | } | ||
336 | |||
337 | static const TypeInfo realview_pb_a8_type = { | ||
338 | @@ -XXX,XX +XXX,XX @@ static void realview_pbx_a9_class_init(ObjectClass *oc, void *data) | ||
339 | mc->desc = "ARM RealView Platform Baseboard Explore for Cortex-A9"; | ||
340 | mc->init = realview_pbx_a9_init; | ||
341 | mc->max_cpus = 4; | ||
342 | + mc->ignore_memory_transaction_failures = true; | ||
343 | } | ||
344 | |||
345 | static const TypeInfo realview_pbx_a9_type = { | ||
346 | diff --git a/hw/arm/sabrelite.c b/hw/arm/sabrelite.c | ||
347 | index XXXXXXX..XXXXXXX 100644 | ||
348 | --- a/hw/arm/sabrelite.c | ||
349 | +++ b/hw/arm/sabrelite.c | ||
350 | @@ -XXX,XX +XXX,XX @@ static void sabrelite_machine_init(MachineClass *mc) | ||
351 | mc->desc = "Freescale i.MX6 Quad SABRE Lite Board (Cortex A9)"; | ||
352 | mc->init = sabrelite_init; | ||
353 | mc->max_cpus = FSL_IMX6_NUM_CPUS; | ||
354 | + mc->ignore_memory_transaction_failures = true; | ||
355 | } | ||
356 | |||
357 | DEFINE_MACHINE("sabrelite", sabrelite_machine_init) | ||
358 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c | ||
359 | index XXXXXXX..XXXXXXX 100644 | ||
360 | --- a/hw/arm/spitz.c | ||
361 | +++ b/hw/arm/spitz.c | ||
362 | @@ -XXX,XX +XXX,XX @@ static void akitapda_class_init(ObjectClass *oc, void *data) | ||
363 | |||
364 | mc->desc = "Sharp SL-C1000 (Akita) PDA (PXA270)"; | ||
365 | mc->init = akita_init; | ||
366 | + mc->ignore_memory_transaction_failures = true; | ||
367 | } | ||
368 | |||
369 | static const TypeInfo akitapda_type = { | ||
370 | @@ -XXX,XX +XXX,XX @@ static void spitzpda_class_init(ObjectClass *oc, void *data) | ||
371 | mc->desc = "Sharp SL-C3000 (Spitz) PDA (PXA270)"; | ||
372 | mc->init = spitz_init; | ||
373 | mc->block_default_type = IF_IDE; | ||
374 | + mc->ignore_memory_transaction_failures = true; | ||
375 | } | ||
376 | |||
377 | static const TypeInfo spitzpda_type = { | ||
378 | @@ -XXX,XX +XXX,XX @@ static void borzoipda_class_init(ObjectClass *oc, void *data) | ||
379 | mc->desc = "Sharp SL-C3100 (Borzoi) PDA (PXA270)"; | ||
380 | mc->init = borzoi_init; | ||
381 | mc->block_default_type = IF_IDE; | ||
382 | + mc->ignore_memory_transaction_failures = true; | ||
383 | } | ||
384 | |||
385 | static const TypeInfo borzoipda_type = { | ||
386 | @@ -XXX,XX +XXX,XX @@ static void terrierpda_class_init(ObjectClass *oc, void *data) | ||
387 | mc->desc = "Sharp SL-C3200 (Terrier) PDA (PXA270)"; | ||
388 | mc->init = terrier_init; | ||
389 | mc->block_default_type = IF_IDE; | ||
390 | + mc->ignore_memory_transaction_failures = true; | ||
391 | } | ||
392 | |||
393 | static const TypeInfo terrierpda_type = { | ||
394 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | ||
395 | index XXXXXXX..XXXXXXX 100644 | ||
396 | --- a/hw/arm/stellaris.c | ||
397 | +++ b/hw/arm/stellaris.c | ||
398 | @@ -XXX,XX +XXX,XX @@ static void lm3s811evb_class_init(ObjectClass *oc, void *data) | ||
399 | |||
400 | mc->desc = "Stellaris LM3S811EVB"; | ||
401 | mc->init = lm3s811evb_init; | ||
402 | + mc->ignore_memory_transaction_failures = true; | ||
403 | } | ||
404 | |||
405 | static const TypeInfo lm3s811evb_type = { | ||
406 | @@ -XXX,XX +XXX,XX @@ static void lm3s6965evb_class_init(ObjectClass *oc, void *data) | ||
407 | |||
408 | mc->desc = "Stellaris LM3S6965EVB"; | ||
409 | mc->init = lm3s6965evb_init; | ||
410 | + mc->ignore_memory_transaction_failures = true; | ||
411 | } | ||
412 | |||
413 | static const TypeInfo lm3s6965evb_type = { | ||
414 | diff --git a/hw/arm/tosa.c b/hw/arm/tosa.c | ||
415 | index XXXXXXX..XXXXXXX 100644 | ||
416 | --- a/hw/arm/tosa.c | ||
417 | +++ b/hw/arm/tosa.c | ||
418 | @@ -XXX,XX +XXX,XX @@ static void tosapda_machine_init(MachineClass *mc) | ||
419 | mc->desc = "Sharp SL-6000 (Tosa) PDA (PXA255)"; | ||
420 | mc->init = tosa_init; | ||
421 | mc->block_default_type = IF_IDE; | ||
422 | + mc->ignore_memory_transaction_failures = true; | ||
423 | } | ||
424 | |||
425 | DEFINE_MACHINE("tosa", tosapda_machine_init) | ||
426 | diff --git a/hw/arm/versatilepb.c b/hw/arm/versatilepb.c | ||
427 | index XXXXXXX..XXXXXXX 100644 | ||
428 | --- a/hw/arm/versatilepb.c | ||
429 | +++ b/hw/arm/versatilepb.c | ||
430 | @@ -XXX,XX +XXX,XX @@ static void versatilepb_class_init(ObjectClass *oc, void *data) | ||
431 | mc->desc = "ARM Versatile/PB (ARM926EJ-S)"; | ||
432 | mc->init = vpb_init; | ||
433 | mc->block_default_type = IF_SCSI; | ||
434 | + mc->ignore_memory_transaction_failures = true; | ||
435 | } | ||
436 | |||
437 | static const TypeInfo versatilepb_type = { | ||
438 | @@ -XXX,XX +XXX,XX @@ static void versatileab_class_init(ObjectClass *oc, void *data) | ||
439 | mc->desc = "ARM Versatile/AB (ARM926EJ-S)"; | ||
440 | mc->init = vab_init; | ||
441 | mc->block_default_type = IF_SCSI; | ||
442 | + mc->ignore_memory_transaction_failures = true; | ||
443 | } | ||
444 | |||
445 | static const TypeInfo versatileab_type = { | ||
446 | diff --git a/hw/arm/vexpress.c b/hw/arm/vexpress.c | ||
447 | index XXXXXXX..XXXXXXX 100644 | ||
448 | --- a/hw/arm/vexpress.c | ||
449 | +++ b/hw/arm/vexpress.c | ||
450 | @@ -XXX,XX +XXX,XX @@ static void vexpress_class_init(ObjectClass *oc, void *data) | ||
451 | mc->desc = "ARM Versatile Express"; | ||
452 | mc->init = vexpress_common_init; | ||
453 | mc->max_cpus = 4; | ||
454 | + mc->ignore_memory_transaction_failures = true; | ||
455 | } | ||
456 | |||
457 | static void vexpress_a9_class_init(ObjectClass *oc, void *data) | ||
458 | diff --git a/hw/arm/xilinx_zynq.c b/hw/arm/xilinx_zynq.c | ||
459 | index XXXXXXX..XXXXXXX 100644 | ||
460 | --- a/hw/arm/xilinx_zynq.c | ||
461 | +++ b/hw/arm/xilinx_zynq.c | ||
462 | @@ -XXX,XX +XXX,XX @@ static void zynq_machine_init(MachineClass *mc) | ||
463 | mc->init = zynq_init; | ||
464 | mc->max_cpus = 1; | ||
465 | mc->no_sdcard = 1; | ||
466 | + mc->ignore_memory_transaction_failures = true; | ||
467 | } | ||
468 | |||
469 | DEFINE_MACHINE("xilinx-zynq-a9", zynq_machine_init) | ||
470 | diff --git a/hw/arm/xlnx-ep108.c b/hw/arm/xlnx-ep108.c | ||
471 | index XXXXXXX..XXXXXXX 100644 | ||
472 | --- a/hw/arm/xlnx-ep108.c | ||
473 | +++ b/hw/arm/xlnx-ep108.c | ||
474 | @@ -XXX,XX +XXX,XX @@ static void xlnx_ep108_machine_init(MachineClass *mc) | ||
475 | mc->init = xlnx_ep108_init; | ||
476 | mc->block_default_type = IF_IDE; | ||
477 | mc->units_per_default_bus = 1; | ||
478 | + mc->ignore_memory_transaction_failures = true; | ||
479 | } | ||
480 | |||
481 | DEFINE_MACHINE("xlnx-ep108", xlnx_ep108_machine_init) | ||
482 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zcu102_machine_init(MachineClass *mc) | ||
483 | mc->init = xlnx_ep108_init; | ||
484 | mc->block_default_type = IF_IDE; | ||
485 | mc->units_per_default_bus = 1; | ||
486 | + mc->ignore_memory_transaction_failures = true; | ||
487 | } | ||
488 | |||
489 | DEFINE_MACHINE("xlnx-zcu102", xlnx_zcu102_machine_init) | ||
490 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c | ||
491 | index XXXXXXX..XXXXXXX 100644 | ||
492 | --- a/hw/arm/z2.c | ||
493 | +++ b/hw/arm/z2.c | ||
494 | @@ -XXX,XX +XXX,XX @@ static void z2_machine_init(MachineClass *mc) | ||
495 | { | ||
496 | mc->desc = "Zipit Z2 (PXA27x)"; | ||
497 | mc->init = z2_init; | ||
498 | + mc->ignore_memory_transaction_failures = true; | ||
499 | } | ||
500 | |||
501 | DEFINE_MACHINE("z2", z2_machine_init) | ||
502 | -- | 86 | -- |
503 | 2.7.4 | 87 | 2.25.1 |
504 | 88 | ||
505 | 89 | diff view generated by jsdifflib |
1 | From: Fam Zheng <famz@redhat.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Fam Zheng <famz@redhat.com> | 3 | Silent when compiling with -Wextra: |
4 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 4 | |
5 | Message-id: 20170905131149.10669-3-famz@redhat.com | 5 | ../hw/arm/nseries.c:1081:12: warning: missing field 'line' initializer [-Wmissing-field-initializers] |
6 | { NULL } | ||
7 | ^ | ||
8 | |||
9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
10 | Message-id: 20221220142520.24094-4-philmd@linaro.org | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 13 | --- |
9 | hw/arm/armv7m.c | 8 ++------ | 14 | hw/arm/nseries.c | 10 ++++------ |
10 | 1 file changed, 2 insertions(+), 6 deletions(-) | 15 | 1 file changed, 4 insertions(+), 6 deletions(-) |
11 | 16 | ||
12 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | 17 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c |
13 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/arm/armv7m.c | 19 | --- a/hw/arm/nseries.c |
15 | +++ b/hw/arm/armv7m.c | 20 | +++ b/hw/arm/nseries.c |
16 | @@ -XXX,XX +XXX,XX @@ static void armv7m_instance_init(Object *obj) | 21 | @@ -XXX,XX +XXX,XX @@ static const struct omap_gpiosw_info_s { |
17 | 22 | "headphone", N8X0_HEADPHONE_GPIO, | |
18 | /* Can't init the cpu here, we don't yet know which model to use */ | 23 | OMAP_GPIOSW_TYPE_CONNECTION | OMAP_GPIOSW_INVERTED, |
19 | 24 | }, | |
20 | - object_property_add_link(obj, "memory", | 25 | - { NULL } |
21 | - TYPE_MEMORY_REGION, | 26 | + { /* end of list */ } |
22 | - (Object **)&s->board_memory, | 27 | }, n810_gpiosw_info[] = { |
23 | - qdev_prop_allow_set_link_before_realize, | 28 | { |
24 | - OBJ_PROP_LINK_UNREF_ON_RELEASE, | 29 | "gps_reset", N810_GPS_RESET_GPIO, |
25 | - &error_abort); | 30 | @@ -XXX,XX +XXX,XX @@ static const struct omap_gpiosw_info_s { |
26 | memory_region_init(&s->container, obj, "armv7m-container", UINT64_MAX); | 31 | "slide", N810_SLIDE_GPIO, |
27 | 32 | OMAP_GPIOSW_TYPE_COVER | OMAP_GPIOSW_INVERTED, | |
28 | object_initialize(&s->nvic, sizeof(s->nvic), TYPE_NVIC); | 33 | }, |
29 | @@ -XXX,XX +XXX,XX @@ static void armv7m_realize(DeviceState *dev, Error **errp) | 34 | - { NULL } |
30 | 35 | + { /* end of list */ } | |
31 | static Property armv7m_properties[] = { | ||
32 | DEFINE_PROP_STRING("cpu-model", ARMv7MState, cpu_model), | ||
33 | + DEFINE_PROP_LINK("memory", ARMv7MState, board_memory, TYPE_MEMORY_REGION, | ||
34 | + MemoryRegion *), | ||
35 | DEFINE_PROP_END_OF_LIST(), | ||
36 | }; | 36 | }; |
37 | 37 | ||
38 | static const struct omap_partition_info_s { | ||
39 | @@ -XXX,XX +XXX,XX @@ static const struct omap_partition_info_s { | ||
40 | { 0x00080000, 0x00200000, 0x0, "kernel" }, | ||
41 | { 0x00280000, 0x00200000, 0x3, "initfs" }, | ||
42 | { 0x00480000, 0x0fb80000, 0x3, "rootfs" }, | ||
43 | - | ||
44 | - { 0, 0, 0, NULL } | ||
45 | + { /* end of list */ } | ||
46 | }, n810_part_info[] = { | ||
47 | { 0x00000000, 0x00020000, 0x3, "bootloader" }, | ||
48 | { 0x00020000, 0x00060000, 0x0, "config" }, | ||
49 | { 0x00080000, 0x00220000, 0x0, "kernel" }, | ||
50 | { 0x002a0000, 0x00400000, 0x0, "initfs" }, | ||
51 | { 0x006a0000, 0x0f960000, 0x0, "rootfs" }, | ||
52 | - | ||
53 | - { 0, 0, 0, NULL } | ||
54 | + { /* end of list */ } | ||
55 | }; | ||
56 | |||
57 | static const uint8_t n8x0_bd_addr[6] = { N8X0_BD_ADDR }; | ||
38 | -- | 58 | -- |
39 | 2.7.4 | 59 | 2.25.1 |
40 | 60 | ||
41 | 61 | diff view generated by jsdifflib |
1 | Make the BASEPRI register banked if v8M security extensions are enabled. | 1 | From: Zhuojia Shen <chaosdefinition@hotmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Note that we do not yet implement the functionality of the new | 3 | In CPUID registers exposed to userspace, some registers were missing |
4 | AIRCR.PRIS bit (which allows the effect of the NS copy of BASEPRI to | 4 | and some fields were not exposed. This patch aligns exposed ID |
5 | be restricted). | 5 | registers and their fields with what the upstream kernel currently |
6 | 6 | exposes. | |
7 | |||
8 | Specifically, the following new ID registers/fields are exposed to | ||
9 | userspace: | ||
10 | |||
11 | ID_AA64PFR1_EL1.BT: bits 3-0 | ||
12 | ID_AA64PFR1_EL1.MTE: bits 11-8 | ||
13 | ID_AA64PFR1_EL1.SME: bits 27-24 | ||
14 | |||
15 | ID_AA64ZFR0_EL1.SVEver: bits 3-0 | ||
16 | ID_AA64ZFR0_EL1.AES: bits 7-4 | ||
17 | ID_AA64ZFR0_EL1.BitPerm: bits 19-16 | ||
18 | ID_AA64ZFR0_EL1.BF16: bits 23-20 | ||
19 | ID_AA64ZFR0_EL1.SHA3: bits 35-32 | ||
20 | ID_AA64ZFR0_EL1.SM4: bits 43-40 | ||
21 | ID_AA64ZFR0_EL1.I8MM: bits 47-44 | ||
22 | ID_AA64ZFR0_EL1.F32MM: bits 55-52 | ||
23 | ID_AA64ZFR0_EL1.F64MM: bits 59-56 | ||
24 | |||
25 | ID_AA64SMFR0_EL1.F32F32: bit 32 | ||
26 | ID_AA64SMFR0_EL1.B16F32: bit 34 | ||
27 | ID_AA64SMFR0_EL1.F16F32: bit 35 | ||
28 | ID_AA64SMFR0_EL1.I8I32: bits 39-36 | ||
29 | ID_AA64SMFR0_EL1.F64F64: bit 48 | ||
30 | ID_AA64SMFR0_EL1.I16I64: bits 55-52 | ||
31 | ID_AA64SMFR0_EL1.FA64: bit 63 | ||
32 | |||
33 | ID_AA64MMFR0_EL1.ECV: bits 63-60 | ||
34 | |||
35 | ID_AA64MMFR1_EL1.AFP: bits 47-44 | ||
36 | |||
37 | ID_AA64MMFR2_EL1.AT: bits 35-32 | ||
38 | |||
39 | ID_AA64ISAR0_EL1.RNDR: bits 63-60 | ||
40 | |||
41 | ID_AA64ISAR1_EL1.FRINTTS: bits 35-32 | ||
42 | ID_AA64ISAR1_EL1.BF16: bits 47-44 | ||
43 | ID_AA64ISAR1_EL1.DGH: bits 51-48 | ||
44 | ID_AA64ISAR1_EL1.I8MM: bits 55-52 | ||
45 | |||
46 | ID_AA64ISAR2_EL1.WFxT: bits 3-0 | ||
47 | ID_AA64ISAR2_EL1.RPRES: bits 7-4 | ||
48 | ID_AA64ISAR2_EL1.GPA3: bits 11-8 | ||
49 | ID_AA64ISAR2_EL1.APA3: bits 15-12 | ||
50 | |||
51 | The code is also refactored to use symbolic names for ID register fields | ||
52 | for better readability and maintainability. | ||
53 | |||
54 | The test case in tests/tcg/aarch64/sysregs.c is also updated to match | ||
55 | the intended behavior. | ||
56 | |||
57 | Signed-off-by: Zhuojia Shen <chaosdefinition@hotmail.com> | ||
58 | Message-id: DS7PR12MB6309FB585E10772928F14271ACE79@DS7PR12MB6309.namprd12.prod.outlook.com | ||
59 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
60 | [PMM: use Sn_n_Cn_Cn_n syntax to work with older assemblers | ||
61 | that don't recognize id_aa64isar2_el1 and id_aa64mmfr2_el1] | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 62 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 1503414539-28762-7-git-send-email-peter.maydell@linaro.org | ||
10 | --- | 63 | --- |
11 | target/arm/cpu.h | 14 +++++++++++++- | 64 | target/arm/helper.c | 96 +++++++++++++++++++++++++------ |
12 | hw/intc/armv7m_nvic.c | 4 ++-- | 65 | tests/tcg/aarch64/sysregs.c | 24 ++++++-- |
13 | target/arm/helper.c | 10 ++++++---- | 66 | tests/tcg/aarch64/Makefile.target | 7 ++- |
14 | target/arm/machine.c | 3 ++- | 67 | 3 files changed, 103 insertions(+), 24 deletions(-) |
15 | 4 files changed, 23 insertions(+), 8 deletions(-) | 68 | |
16 | |||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/cpu.h | ||
20 | +++ b/target/arm/cpu.h | ||
21 | @@ -XXX,XX +XXX,XX @@ | ||
22 | #define ARMV7M_EXCP_PENDSV 14 | ||
23 | #define ARMV7M_EXCP_SYSTICK 15 | ||
24 | |||
25 | +/* For M profile, some registers are banked secure vs non-secure; | ||
26 | + * these are represented as a 2-element array where the first element | ||
27 | + * is the non-secure copy and the second is the secure copy. | ||
28 | + * When the CPU does not have implement the security extension then | ||
29 | + * only the first element is used. | ||
30 | + * This means that the copy for the current security state can be | ||
31 | + * accessed via env->registerfield[env->v7m.secure] (whether the security | ||
32 | + * extension is implemented or not). | ||
33 | + */ | ||
34 | +#define M_REG_NS 0 | ||
35 | +#define M_REG_S 1 | ||
36 | + | ||
37 | /* ARM-specific interrupt pending bits. */ | ||
38 | #define CPU_INTERRUPT_FIQ CPU_INTERRUPT_TGT_EXT_1 | ||
39 | #define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_EXT_2 | ||
40 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | ||
41 | struct { | ||
42 | uint32_t other_sp; | ||
43 | uint32_t vecbase; | ||
44 | - uint32_t basepri; | ||
45 | + uint32_t basepri[2]; | ||
46 | uint32_t control; | ||
47 | uint32_t ccr; /* Configuration and Control */ | ||
48 | uint32_t cfsr; /* Configurable Fault Status */ | ||
49 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
50 | index XXXXXXX..XXXXXXX 100644 | ||
51 | --- a/hw/intc/armv7m_nvic.c | ||
52 | +++ b/hw/intc/armv7m_nvic.c | ||
53 | @@ -XXX,XX +XXX,XX @@ static inline int nvic_exec_prio(NVICState *s) | ||
54 | running = -1; | ||
55 | } else if (env->v7m.primask) { | ||
56 | running = 0; | ||
57 | - } else if (env->v7m.basepri > 0) { | ||
58 | - running = env->v7m.basepri & nvic_gprio_mask(s); | ||
59 | + } else if (env->v7m.basepri[env->v7m.secure] > 0) { | ||
60 | + running = env->v7m.basepri[env->v7m.secure] & nvic_gprio_mask(s); | ||
61 | } else { | ||
62 | running = NVIC_NOEXC_PRIO; /* lower than any possible priority */ | ||
63 | } | ||
64 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 69 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
65 | index XXXXXXX..XXXXXXX 100644 | 70 | index XXXXXXX..XXXXXXX 100644 |
66 | --- a/target/arm/helper.c | 71 | --- a/target/arm/helper.c |
67 | +++ b/target/arm/helper.c | 72 | +++ b/target/arm/helper.c |
68 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) | 73 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
69 | return env->v7m.primask; | 74 | #ifdef CONFIG_USER_ONLY |
70 | case 17: /* BASEPRI */ | 75 | static const ARMCPRegUserSpaceInfo v8_user_idregs[] = { |
71 | case 18: /* BASEPRI_MAX */ | 76 | { .name = "ID_AA64PFR0_EL1", |
72 | - return env->v7m.basepri; | 77 | - .exported_bits = 0x000f000f00ff0000, |
73 | + return env->v7m.basepri[env->v7m.secure]; | 78 | - .fixed_bits = 0x0000000000000011 }, |
74 | case 19: /* FAULTMASK */ | 79 | + .exported_bits = R_ID_AA64PFR0_FP_MASK | |
75 | return env->v7m.faultmask; | 80 | + R_ID_AA64PFR0_ADVSIMD_MASK | |
76 | default: | 81 | + R_ID_AA64PFR0_SVE_MASK | |
77 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | 82 | + R_ID_AA64PFR0_DIT_MASK, |
78 | env->v7m.primask = val & 1; | 83 | + .fixed_bits = (0x1u << R_ID_AA64PFR0_EL0_SHIFT) | |
79 | break; | 84 | + (0x1u << R_ID_AA64PFR0_EL1_SHIFT) }, |
80 | case 17: /* BASEPRI */ | 85 | { .name = "ID_AA64PFR1_EL1", |
81 | - env->v7m.basepri = val & 0xff; | 86 | - .exported_bits = 0x00000000000000f0 }, |
82 | + env->v7m.basepri[env->v7m.secure] = val & 0xff; | 87 | + .exported_bits = R_ID_AA64PFR1_BT_MASK | |
83 | break; | 88 | + R_ID_AA64PFR1_SSBS_MASK | |
84 | case 18: /* BASEPRI_MAX */ | 89 | + R_ID_AA64PFR1_MTE_MASK | |
85 | val &= 0xff; | 90 | + R_ID_AA64PFR1_SME_MASK }, |
86 | - if (val != 0 && (val < env->v7m.basepri || env->v7m.basepri == 0)) | 91 | { .name = "ID_AA64PFR*_EL1_RESERVED", |
87 | - env->v7m.basepri = val; | 92 | - .is_glob = true }, |
88 | + if (val != 0 && (val < env->v7m.basepri[env->v7m.secure] | 93 | - { .name = "ID_AA64ZFR0_EL1" }, |
89 | + || env->v7m.basepri[env->v7m.secure] == 0)) { | 94 | + .is_glob = true }, |
90 | + env->v7m.basepri[env->v7m.secure] = val; | 95 | + { .name = "ID_AA64ZFR0_EL1", |
91 | + } | 96 | + .exported_bits = R_ID_AA64ZFR0_SVEVER_MASK | |
92 | break; | 97 | + R_ID_AA64ZFR0_AES_MASK | |
93 | case 19: /* FAULTMASK */ | 98 | + R_ID_AA64ZFR0_BITPERM_MASK | |
94 | env->v7m.faultmask = val & 1; | 99 | + R_ID_AA64ZFR0_BFLOAT16_MASK | |
95 | diff --git a/target/arm/machine.c b/target/arm/machine.c | 100 | + R_ID_AA64ZFR0_SHA3_MASK | |
101 | + R_ID_AA64ZFR0_SM4_MASK | | ||
102 | + R_ID_AA64ZFR0_I8MM_MASK | | ||
103 | + R_ID_AA64ZFR0_F32MM_MASK | | ||
104 | + R_ID_AA64ZFR0_F64MM_MASK }, | ||
105 | + { .name = "ID_AA64SMFR0_EL1", | ||
106 | + .exported_bits = R_ID_AA64SMFR0_F32F32_MASK | | ||
107 | + R_ID_AA64SMFR0_B16F32_MASK | | ||
108 | + R_ID_AA64SMFR0_F16F32_MASK | | ||
109 | + R_ID_AA64SMFR0_I8I32_MASK | | ||
110 | + R_ID_AA64SMFR0_F64F64_MASK | | ||
111 | + R_ID_AA64SMFR0_I16I64_MASK | | ||
112 | + R_ID_AA64SMFR0_FA64_MASK }, | ||
113 | { .name = "ID_AA64MMFR0_EL1", | ||
114 | - .fixed_bits = 0x00000000ff000000 }, | ||
115 | - { .name = "ID_AA64MMFR1_EL1" }, | ||
116 | + .exported_bits = R_ID_AA64MMFR0_ECV_MASK, | ||
117 | + .fixed_bits = (0xfu << R_ID_AA64MMFR0_TGRAN64_SHIFT) | | ||
118 | + (0xfu << R_ID_AA64MMFR0_TGRAN4_SHIFT) }, | ||
119 | + { .name = "ID_AA64MMFR1_EL1", | ||
120 | + .exported_bits = R_ID_AA64MMFR1_AFP_MASK }, | ||
121 | + { .name = "ID_AA64MMFR2_EL1", | ||
122 | + .exported_bits = R_ID_AA64MMFR2_AT_MASK }, | ||
123 | { .name = "ID_AA64MMFR*_EL1_RESERVED", | ||
124 | - .is_glob = true }, | ||
125 | + .is_glob = true }, | ||
126 | { .name = "ID_AA64DFR0_EL1", | ||
127 | - .fixed_bits = 0x0000000000000006 }, | ||
128 | - { .name = "ID_AA64DFR1_EL1" }, | ||
129 | + .fixed_bits = (0x6u << R_ID_AA64DFR0_DEBUGVER_SHIFT) }, | ||
130 | + { .name = "ID_AA64DFR1_EL1" }, | ||
131 | { .name = "ID_AA64DFR*_EL1_RESERVED", | ||
132 | - .is_glob = true }, | ||
133 | + .is_glob = true }, | ||
134 | { .name = "ID_AA64AFR*", | ||
135 | - .is_glob = true }, | ||
136 | + .is_glob = true }, | ||
137 | { .name = "ID_AA64ISAR0_EL1", | ||
138 | - .exported_bits = 0x00fffffff0fffff0 }, | ||
139 | + .exported_bits = R_ID_AA64ISAR0_AES_MASK | | ||
140 | + R_ID_AA64ISAR0_SHA1_MASK | | ||
141 | + R_ID_AA64ISAR0_SHA2_MASK | | ||
142 | + R_ID_AA64ISAR0_CRC32_MASK | | ||
143 | + R_ID_AA64ISAR0_ATOMIC_MASK | | ||
144 | + R_ID_AA64ISAR0_RDM_MASK | | ||
145 | + R_ID_AA64ISAR0_SHA3_MASK | | ||
146 | + R_ID_AA64ISAR0_SM3_MASK | | ||
147 | + R_ID_AA64ISAR0_SM4_MASK | | ||
148 | + R_ID_AA64ISAR0_DP_MASK | | ||
149 | + R_ID_AA64ISAR0_FHM_MASK | | ||
150 | + R_ID_AA64ISAR0_TS_MASK | | ||
151 | + R_ID_AA64ISAR0_RNDR_MASK }, | ||
152 | { .name = "ID_AA64ISAR1_EL1", | ||
153 | - .exported_bits = 0x000000f0ffffffff }, | ||
154 | + .exported_bits = R_ID_AA64ISAR1_DPB_MASK | | ||
155 | + R_ID_AA64ISAR1_APA_MASK | | ||
156 | + R_ID_AA64ISAR1_API_MASK | | ||
157 | + R_ID_AA64ISAR1_JSCVT_MASK | | ||
158 | + R_ID_AA64ISAR1_FCMA_MASK | | ||
159 | + R_ID_AA64ISAR1_LRCPC_MASK | | ||
160 | + R_ID_AA64ISAR1_GPA_MASK | | ||
161 | + R_ID_AA64ISAR1_GPI_MASK | | ||
162 | + R_ID_AA64ISAR1_FRINTTS_MASK | | ||
163 | + R_ID_AA64ISAR1_SB_MASK | | ||
164 | + R_ID_AA64ISAR1_BF16_MASK | | ||
165 | + R_ID_AA64ISAR1_DGH_MASK | | ||
166 | + R_ID_AA64ISAR1_I8MM_MASK }, | ||
167 | + { .name = "ID_AA64ISAR2_EL1", | ||
168 | + .exported_bits = R_ID_AA64ISAR2_WFXT_MASK | | ||
169 | + R_ID_AA64ISAR2_RPRES_MASK | | ||
170 | + R_ID_AA64ISAR2_GPA3_MASK | | ||
171 | + R_ID_AA64ISAR2_APA3_MASK }, | ||
172 | { .name = "ID_AA64ISAR*_EL1_RESERVED", | ||
173 | - .is_glob = true }, | ||
174 | + .is_glob = true }, | ||
175 | }; | ||
176 | modify_arm_cp_regs(v8_idregs, v8_user_idregs); | ||
177 | #endif | ||
178 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
179 | #ifdef CONFIG_USER_ONLY | ||
180 | static const ARMCPRegUserSpaceInfo id_v8_user_midr_cp_reginfo[] = { | ||
181 | { .name = "MIDR_EL1", | ||
182 | - .exported_bits = 0x00000000ffffffff }, | ||
183 | - { .name = "REVIDR_EL1" }, | ||
184 | + .exported_bits = R_MIDR_EL1_REVISION_MASK | | ||
185 | + R_MIDR_EL1_PARTNUM_MASK | | ||
186 | + R_MIDR_EL1_ARCHITECTURE_MASK | | ||
187 | + R_MIDR_EL1_VARIANT_MASK | | ||
188 | + R_MIDR_EL1_IMPLEMENTER_MASK }, | ||
189 | + { .name = "REVIDR_EL1" }, | ||
190 | }; | ||
191 | modify_arm_cp_regs(id_v8_midr_cp_reginfo, id_v8_user_midr_cp_reginfo); | ||
192 | #endif | ||
193 | diff --git a/tests/tcg/aarch64/sysregs.c b/tests/tcg/aarch64/sysregs.c | ||
96 | index XXXXXXX..XXXXXXX 100644 | 194 | index XXXXXXX..XXXXXXX 100644 |
97 | --- a/target/arm/machine.c | 195 | --- a/tests/tcg/aarch64/sysregs.c |
98 | +++ b/target/arm/machine.c | 196 | +++ b/tests/tcg/aarch64/sysregs.c |
99 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = { | 197 | @@ -XXX,XX +XXX,XX @@ |
100 | .needed = m_needed, | 198 | #define HWCAP_CPUID (1 << 11) |
101 | .fields = (VMStateField[]) { | 199 | #endif |
102 | VMSTATE_UINT32(env.v7m.vecbase, ARMCPU), | 200 | |
103 | - VMSTATE_UINT32(env.v7m.basepri, ARMCPU), | 201 | +/* |
104 | + VMSTATE_UINT32(env.v7m.basepri[M_REG_NS], ARMCPU), | 202 | + * Older assemblers don't recognize newer system register names, |
105 | VMSTATE_UINT32(env.v7m.control, ARMCPU), | 203 | + * but we can still access them by the Sn_n_Cn_Cn_n syntax. |
106 | VMSTATE_UINT32(env.v7m.ccr, ARMCPU), | 204 | + */ |
107 | VMSTATE_UINT32(env.v7m.cfsr, ARMCPU), | 205 | +#define SYS_ID_AA64ISAR2_EL1 S3_0_C0_C6_2 |
108 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_security = { | 206 | +#define SYS_ID_AA64MMFR2_EL1 S3_0_C0_C7_2 |
109 | .needed = m_security_needed, | 207 | + |
110 | .fields = (VMStateField[]) { | 208 | int failed_bit_count; |
111 | VMSTATE_UINT32(env.v7m.secure, ARMCPU), | 209 | |
112 | + VMSTATE_UINT32(env.v7m.basepri[M_REG_S], ARMCPU), | 210 | /* Read and print system register `id' value */ |
113 | VMSTATE_END_OF_LIST() | 211 | @@ -XXX,XX +XXX,XX @@ int main(void) |
114 | } | 212 | * minimum valid fields - for the purposes of this check allowed |
115 | }; | 213 | * to have non-zero values. |
214 | */ | ||
215 | - get_cpu_reg_check_mask(id_aa64isar0_el1, _m(00ff,ffff,f0ff,fff0)); | ||
216 | - get_cpu_reg_check_mask(id_aa64isar1_el1, _m(0000,00f0,ffff,ffff)); | ||
217 | + get_cpu_reg_check_mask(id_aa64isar0_el1, _m(f0ff,ffff,f0ff,fff0)); | ||
218 | + get_cpu_reg_check_mask(id_aa64isar1_el1, _m(00ff,f0ff,ffff,ffff)); | ||
219 | + get_cpu_reg_check_mask(SYS_ID_AA64ISAR2_EL1, _m(0000,0000,0000,ffff)); | ||
220 | /* TGran4 & TGran64 as pegged to -1 */ | ||
221 | - get_cpu_reg_check_mask(id_aa64mmfr0_el1, _m(0000,0000,ff00,0000)); | ||
222 | - get_cpu_reg_check_zero(id_aa64mmfr1_el1); | ||
223 | + get_cpu_reg_check_mask(id_aa64mmfr0_el1, _m(f000,0000,ff00,0000)); | ||
224 | + get_cpu_reg_check_mask(id_aa64mmfr1_el1, _m(0000,f000,0000,0000)); | ||
225 | + get_cpu_reg_check_mask(SYS_ID_AA64MMFR2_EL1, _m(0000,000f,0000,0000)); | ||
226 | /* EL1/EL0 reported as AA64 only */ | ||
227 | get_cpu_reg_check_mask(id_aa64pfr0_el1, _m(000f,000f,00ff,0011)); | ||
228 | - get_cpu_reg_check_mask(id_aa64pfr1_el1, _m(0000,0000,0000,00f0)); | ||
229 | + get_cpu_reg_check_mask(id_aa64pfr1_el1, _m(0000,0000,0f00,0fff)); | ||
230 | /* all hidden, DebugVer fixed to 0x6 (ARMv8 debug architecture) */ | ||
231 | get_cpu_reg_check_mask(id_aa64dfr0_el1, _m(0000,0000,0000,0006)); | ||
232 | get_cpu_reg_check_zero(id_aa64dfr1_el1); | ||
233 | - get_cpu_reg_check_zero(id_aa64zfr0_el1); | ||
234 | + get_cpu_reg_check_mask(id_aa64zfr0_el1, _m(0ff0,ff0f,00ff,00ff)); | ||
235 | +#ifdef HAS_ARMV9_SME | ||
236 | + get_cpu_reg_check_mask(id_aa64smfr0_el1, _m(80f1,00fd,0000,0000)); | ||
237 | +#endif | ||
238 | |||
239 | get_cpu_reg_check_zero(id_aa64afr0_el1); | ||
240 | get_cpu_reg_check_zero(id_aa64afr1_el1); | ||
241 | diff --git a/tests/tcg/aarch64/Makefile.target b/tests/tcg/aarch64/Makefile.target | ||
242 | index XXXXXXX..XXXXXXX 100644 | ||
243 | --- a/tests/tcg/aarch64/Makefile.target | ||
244 | +++ b/tests/tcg/aarch64/Makefile.target | ||
245 | @@ -XXX,XX +XXX,XX @@ config-cc.mak: Makefile | ||
246 | $(call cc-option,-march=armv8.1-a+sve2, CROSS_CC_HAS_SVE2); \ | ||
247 | $(call cc-option,-march=armv8.3-a, CROSS_CC_HAS_ARMV8_3); \ | ||
248 | $(call cc-option,-mbranch-protection=standard, CROSS_CC_HAS_ARMV8_BTI); \ | ||
249 | - $(call cc-option,-march=armv8.5-a+memtag, CROSS_CC_HAS_ARMV8_MTE)) 3> config-cc.mak | ||
250 | + $(call cc-option,-march=armv8.5-a+memtag, CROSS_CC_HAS_ARMV8_MTE); \ | ||
251 | + $(call cc-option,-march=armv9-a+sme, CROSS_CC_HAS_ARMV9_SME)) 3> config-cc.mak | ||
252 | -include config-cc.mak | ||
253 | |||
254 | # Pauth Tests | ||
255 | @@ -XXX,XX +XXX,XX @@ endif | ||
256 | ifneq ($(CROSS_CC_HAS_SVE),) | ||
257 | # System Registers Tests | ||
258 | AARCH64_TESTS += sysregs | ||
259 | +ifneq ($(CROSS_CC_HAS_ARMV9_SME),) | ||
260 | +sysregs: CFLAGS+=-march=armv9-a+sme -DHAS_ARMV9_SME | ||
261 | +else | ||
262 | sysregs: CFLAGS+=-march=armv8.1-a+sve | ||
263 | +endif | ||
264 | |||
265 | # SVE ioctl test | ||
266 | AARCH64_TESTS += sve-ioctls | ||
116 | -- | 267 | -- |
117 | 2.7.4 | 268 | 2.25.1 |
118 | |||
119 | diff view generated by jsdifflib |
1 | As part of ARMv8M, we need to add support for the PMSAv8 MPU | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | architecture. | ||
3 | 2 | ||
4 | PMSAv8 differs from PMSAv7 both in register/data layout (for instance | 3 | This function is not used anywhere outside this file, |
5 | using base and limit registers rather than base and size) and also in | 4 | so we can make the function "static void". |
6 | behaviour (for example it does not have subregions); rather than | ||
7 | trying to wedge it into the existing PMSAv7 code and data structures, | ||
8 | we define separate ones. | ||
9 | 5 | ||
10 | This commit adds the data structures which hold the state for a | 6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
11 | PMSAv8 MPU and the register interface to it. The implementation of | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
12 | the MPU behaviour will be added in a subsequent commit. | 8 | Reviewed-by: Eric Auger <eric.auger@redhat.com> |
9 | Message-id: 20221216214924.4711-2-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | include/hw/arm/smmu-common.h | 3 --- | ||
13 | hw/arm/smmu-common.c | 2 +- | ||
14 | 2 files changed, 1 insertion(+), 4 deletions(-) | ||
13 | 15 | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h |
15 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
16 | Message-id: 1503414539-28762-2-git-send-email-peter.maydell@linaro.org | ||
17 | --- | ||
18 | target/arm/cpu.h | 13 ++++++ | ||
19 | hw/intc/armv7m_nvic.c | 122 ++++++++++++++++++++++++++++++++++++++++++++++---- | ||
20 | target/arm/cpu.c | 36 ++++++++++----- | ||
21 | target/arm/machine.c | 29 +++++++++++- | ||
22 | 4 files changed, 180 insertions(+), 20 deletions(-) | ||
23 | |||
24 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
25 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/target/arm/cpu.h | 18 | --- a/include/hw/arm/smmu-common.h |
27 | +++ b/target/arm/cpu.h | 19 | +++ b/include/hw/arm/smmu-common.h |
28 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 20 | @@ -XXX,XX +XXX,XX @@ void smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova, |
29 | uint32_t rnr; | 21 | /* Unmap the range of all the notifiers registered to any IOMMU mr */ |
30 | } pmsav7; | 22 | void smmu_inv_notifiers_all(SMMUState *s); |
31 | 23 | ||
32 | + /* PMSAv8 MPU */ | 24 | -/* Unmap the range of all the notifiers registered to @mr */ |
33 | + struct { | 25 | -void smmu_inv_notifiers_mr(IOMMUMemoryRegion *mr); |
34 | + /* The PMSAv8 implementation also shares some PMSAv7 config | 26 | - |
35 | + * and state: | 27 | #endif /* HW_ARM_SMMU_COMMON_H */ |
36 | + * pmsav7.rnr (region number register) | 28 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c |
37 | + * pmsav7_dregion (number of configured regions) | ||
38 | + */ | ||
39 | + uint32_t *rbar; | ||
40 | + uint32_t *rlar; | ||
41 | + uint32_t mair0; | ||
42 | + uint32_t mair1; | ||
43 | + } pmsav8; | ||
44 | + | ||
45 | void *nvic; | ||
46 | const struct arm_boot_info *boot_info; | ||
47 | /* Store GICv3CPUState to access from this struct */ | ||
48 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
50 | --- a/hw/intc/armv7m_nvic.c | 30 | --- a/hw/arm/smmu-common.c |
51 | +++ b/hw/intc/armv7m_nvic.c | 31 | +++ b/hw/arm/smmu-common.c |
52 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset) | 32 | @@ -XXX,XX +XXX,XX @@ static void smmu_unmap_notifier_range(IOMMUNotifier *n) |
53 | { | ||
54 | int region = cpu->env.pmsav7.rnr; | ||
55 | |||
56 | + if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
57 | + /* PMSAv8M handling of the aliases is different from v7M: | ||
58 | + * aliases A1, A2, A3 override the low two bits of the region | ||
59 | + * number in MPU_RNR, and there is no 'region' field in the | ||
60 | + * RBAR register. | ||
61 | + */ | ||
62 | + int aliasno = (offset - 0xd9c) / 8; /* 0..3 */ | ||
63 | + if (aliasno) { | ||
64 | + region = deposit32(region, 0, 2, aliasno); | ||
65 | + } | ||
66 | + if (region >= cpu->pmsav7_dregion) { | ||
67 | + return 0; | ||
68 | + } | ||
69 | + return cpu->env.pmsav8.rbar[region]; | ||
70 | + } | ||
71 | + | ||
72 | if (region >= cpu->pmsav7_dregion) { | ||
73 | return 0; | ||
74 | } | ||
75 | return (cpu->env.pmsav7.drbar[region] & 0x1f) | (region & 0xf); | ||
76 | } | ||
77 | - case 0xda0: /* MPU_RASR */ | ||
78 | - case 0xda8: /* MPU_RASR_A1 */ | ||
79 | - case 0xdb0: /* MPU_RASR_A2 */ | ||
80 | - case 0xdb8: /* MPU_RASR_A3 */ | ||
81 | + case 0xda0: /* MPU_RASR (v7M), MPU_RLAR (v8M) */ | ||
82 | + case 0xda8: /* MPU_RASR_A1 (v7M), MPU_RLAR_A1 (v8M) */ | ||
83 | + case 0xdb0: /* MPU_RASR_A2 (v7M), MPU_RLAR_A2 (v8M) */ | ||
84 | + case 0xdb8: /* MPU_RASR_A3 (v7M), MPU_RLAR_A3 (v8M) */ | ||
85 | { | ||
86 | int region = cpu->env.pmsav7.rnr; | ||
87 | |||
88 | + if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
89 | + /* PMSAv8M handling of the aliases is different from v7M: | ||
90 | + * aliases A1, A2, A3 override the low two bits of the region | ||
91 | + * number in MPU_RNR. | ||
92 | + */ | ||
93 | + int aliasno = (offset - 0xda0) / 8; /* 0..3 */ | ||
94 | + if (aliasno) { | ||
95 | + region = deposit32(region, 0, 2, aliasno); | ||
96 | + } | ||
97 | + if (region >= cpu->pmsav7_dregion) { | ||
98 | + return 0; | ||
99 | + } | ||
100 | + return cpu->env.pmsav8.rlar[region]; | ||
101 | + } | ||
102 | + | ||
103 | if (region >= cpu->pmsav7_dregion) { | ||
104 | return 0; | ||
105 | } | ||
106 | return ((cpu->env.pmsav7.dracr[region] & 0xffff) << 16) | | ||
107 | (cpu->env.pmsav7.drsr[region] & 0xffff); | ||
108 | } | ||
109 | + case 0xdc0: /* MPU_MAIR0 */ | ||
110 | + if (!arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
111 | + goto bad_offset; | ||
112 | + } | ||
113 | + return cpu->env.pmsav8.mair0; | ||
114 | + case 0xdc4: /* MPU_MAIR1 */ | ||
115 | + if (!arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
116 | + goto bad_offset; | ||
117 | + } | ||
118 | + return cpu->env.pmsav8.mair1; | ||
119 | default: | ||
120 | + bad_offset: | ||
121 | qemu_log_mask(LOG_GUEST_ERROR, "NVIC: Bad read offset 0x%x\n", offset); | ||
122 | return 0; | ||
123 | } | ||
124 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value) | ||
125 | { | ||
126 | int region; | ||
127 | |||
128 | + if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
129 | + /* PMSAv8M handling of the aliases is different from v7M: | ||
130 | + * aliases A1, A2, A3 override the low two bits of the region | ||
131 | + * number in MPU_RNR, and there is no 'region' field in the | ||
132 | + * RBAR register. | ||
133 | + */ | ||
134 | + int aliasno = (offset - 0xd9c) / 8; /* 0..3 */ | ||
135 | + | ||
136 | + region = cpu->env.pmsav7.rnr; | ||
137 | + if (aliasno) { | ||
138 | + region = deposit32(region, 0, 2, aliasno); | ||
139 | + } | ||
140 | + if (region >= cpu->pmsav7_dregion) { | ||
141 | + return; | ||
142 | + } | ||
143 | + cpu->env.pmsav8.rbar[region] = value; | ||
144 | + tlb_flush(CPU(cpu)); | ||
145 | + return; | ||
146 | + } | ||
147 | + | ||
148 | if (value & (1 << 4)) { | ||
149 | /* VALID bit means use the region number specified in this | ||
150 | * value and also update MPU_RNR.REGION with that value. | ||
151 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value) | ||
152 | tlb_flush(CPU(cpu)); | ||
153 | break; | ||
154 | } | ||
155 | - case 0xda0: /* MPU_RASR */ | ||
156 | - case 0xda8: /* MPU_RASR_A1 */ | ||
157 | - case 0xdb0: /* MPU_RASR_A2 */ | ||
158 | - case 0xdb8: /* MPU_RASR_A3 */ | ||
159 | + case 0xda0: /* MPU_RASR (v7M), MPU_RLAR (v8M) */ | ||
160 | + case 0xda8: /* MPU_RASR_A1 (v7M), MPU_RLAR_A1 (v8M) */ | ||
161 | + case 0xdb0: /* MPU_RASR_A2 (v7M), MPU_RLAR_A2 (v8M) */ | ||
162 | + case 0xdb8: /* MPU_RASR_A3 (v7M), MPU_RLAR_A3 (v8M) */ | ||
163 | { | ||
164 | int region = cpu->env.pmsav7.rnr; | ||
165 | |||
166 | + if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
167 | + /* PMSAv8M handling of the aliases is different from v7M: | ||
168 | + * aliases A1, A2, A3 override the low two bits of the region | ||
169 | + * number in MPU_RNR. | ||
170 | + */ | ||
171 | + int aliasno = (offset - 0xd9c) / 8; /* 0..3 */ | ||
172 | + | ||
173 | + region = cpu->env.pmsav7.rnr; | ||
174 | + if (aliasno) { | ||
175 | + region = deposit32(region, 0, 2, aliasno); | ||
176 | + } | ||
177 | + if (region >= cpu->pmsav7_dregion) { | ||
178 | + return; | ||
179 | + } | ||
180 | + cpu->env.pmsav8.rlar[region] = value; | ||
181 | + tlb_flush(CPU(cpu)); | ||
182 | + return; | ||
183 | + } | ||
184 | + | ||
185 | if (region >= cpu->pmsav7_dregion) { | ||
186 | return; | ||
187 | } | ||
188 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value) | ||
189 | tlb_flush(CPU(cpu)); | ||
190 | break; | ||
191 | } | ||
192 | + case 0xdc0: /* MPU_MAIR0 */ | ||
193 | + if (!arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
194 | + goto bad_offset; | ||
195 | + } | ||
196 | + if (cpu->pmsav7_dregion) { | ||
197 | + /* Register is RES0 if no MPU regions are implemented */ | ||
198 | + cpu->env.pmsav8.mair0 = value; | ||
199 | + } | ||
200 | + /* We don't need to do anything else because memory attributes | ||
201 | + * only affect cacheability, and we don't implement caching. | ||
202 | + */ | ||
203 | + break; | ||
204 | + case 0xdc4: /* MPU_MAIR1 */ | ||
205 | + if (!arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
206 | + goto bad_offset; | ||
207 | + } | ||
208 | + if (cpu->pmsav7_dregion) { | ||
209 | + /* Register is RES0 if no MPU regions are implemented */ | ||
210 | + cpu->env.pmsav8.mair1 = value; | ||
211 | + } | ||
212 | + /* We don't need to do anything else because memory attributes | ||
213 | + * only affect cacheability, and we don't implement caching. | ||
214 | + */ | ||
215 | + break; | ||
216 | case 0xf00: /* Software Triggered Interrupt Register */ | ||
217 | { | ||
218 | int excnum = (value & 0x1ff) + NVIC_FIRST_IRQ; | ||
219 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value) | ||
220 | break; | ||
221 | } | ||
222 | default: | ||
223 | + bad_offset: | ||
224 | qemu_log_mask(LOG_GUEST_ERROR, | ||
225 | "NVIC: Bad write offset 0x%x\n", offset); | ||
226 | } | ||
227 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
228 | index XXXXXXX..XXXXXXX 100644 | ||
229 | --- a/target/arm/cpu.c | ||
230 | +++ b/target/arm/cpu.c | ||
231 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | ||
232 | env->vfp.xregs[ARM_VFP_FPEXC] = 0; | ||
233 | #endif | ||
234 | |||
235 | - if (arm_feature(env, ARM_FEATURE_PMSA) && | ||
236 | - arm_feature(env, ARM_FEATURE_V7)) { | ||
237 | + if (arm_feature(env, ARM_FEATURE_PMSA)) { | ||
238 | if (cpu->pmsav7_dregion > 0) { | ||
239 | - memset(env->pmsav7.drbar, 0, | ||
240 | - sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion); | ||
241 | - memset(env->pmsav7.drsr, 0, | ||
242 | - sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion); | ||
243 | - memset(env->pmsav7.dracr, 0, | ||
244 | - sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion); | ||
245 | + if (arm_feature(env, ARM_FEATURE_V8)) { | ||
246 | + memset(env->pmsav8.rbar, 0, | ||
247 | + sizeof(*env->pmsav8.rbar) * cpu->pmsav7_dregion); | ||
248 | + memset(env->pmsav8.rlar, 0, | ||
249 | + sizeof(*env->pmsav8.rlar) * cpu->pmsav7_dregion); | ||
250 | + } else if (arm_feature(env, ARM_FEATURE_V7)) { | ||
251 | + memset(env->pmsav7.drbar, 0, | ||
252 | + sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion); | ||
253 | + memset(env->pmsav7.drsr, 0, | ||
254 | + sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion); | ||
255 | + memset(env->pmsav7.dracr, 0, | ||
256 | + sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion); | ||
257 | + } | ||
258 | } | ||
259 | env->pmsav7.rnr = 0; | ||
260 | + env->pmsav8.mair0 = 0; | ||
261 | + env->pmsav8.mair1 = 0; | ||
262 | } | ||
263 | |||
264 | set_flush_to_zero(1, &env->vfp.standard_fp_status); | ||
265 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
266 | } | ||
267 | |||
268 | if (nr) { | ||
269 | - env->pmsav7.drbar = g_new0(uint32_t, nr); | ||
270 | - env->pmsav7.drsr = g_new0(uint32_t, nr); | ||
271 | - env->pmsav7.dracr = g_new0(uint32_t, nr); | ||
272 | + if (arm_feature(env, ARM_FEATURE_V8)) { | ||
273 | + /* PMSAv8 */ | ||
274 | + env->pmsav8.rbar = g_new0(uint32_t, nr); | ||
275 | + env->pmsav8.rlar = g_new0(uint32_t, nr); | ||
276 | + } else { | ||
277 | + env->pmsav7.drbar = g_new0(uint32_t, nr); | ||
278 | + env->pmsav7.drsr = g_new0(uint32_t, nr); | ||
279 | + env->pmsav7.dracr = g_new0(uint32_t, nr); | ||
280 | + } | ||
281 | } | ||
282 | } | ||
283 | |||
284 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
285 | index XXXXXXX..XXXXXXX 100644 | ||
286 | --- a/target/arm/machine.c | ||
287 | +++ b/target/arm/machine.c | ||
288 | @@ -XXX,XX +XXX,XX @@ static bool pmsav7_needed(void *opaque) | ||
289 | CPUARMState *env = &cpu->env; | ||
290 | |||
291 | return arm_feature(env, ARM_FEATURE_PMSA) && | ||
292 | - arm_feature(env, ARM_FEATURE_V7); | ||
293 | + arm_feature(env, ARM_FEATURE_V7) && | ||
294 | + !arm_feature(env, ARM_FEATURE_V8); | ||
295 | } | 33 | } |
296 | 34 | ||
297 | static bool pmsav7_rgnr_vmstate_validate(void *opaque, int version_id) | 35 | /* Unmap all notifiers attached to @mr */ |
298 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_pmsav7_rnr = { | 36 | -inline void smmu_inv_notifiers_mr(IOMMUMemoryRegion *mr) |
299 | } | 37 | +static void smmu_inv_notifiers_mr(IOMMUMemoryRegion *mr) |
300 | }; | ||
301 | |||
302 | +static bool pmsav8_needed(void *opaque) | ||
303 | +{ | ||
304 | + ARMCPU *cpu = opaque; | ||
305 | + CPUARMState *env = &cpu->env; | ||
306 | + | ||
307 | + return arm_feature(env, ARM_FEATURE_PMSA) && | ||
308 | + arm_feature(env, ARM_FEATURE_V8); | ||
309 | +} | ||
310 | + | ||
311 | +static const VMStateDescription vmstate_pmsav8 = { | ||
312 | + .name = "cpu/pmsav8", | ||
313 | + .version_id = 1, | ||
314 | + .minimum_version_id = 1, | ||
315 | + .needed = pmsav8_needed, | ||
316 | + .fields = (VMStateField[]) { | ||
317 | + VMSTATE_VARRAY_UINT32(env.pmsav8.rbar, ARMCPU, pmsav7_dregion, 0, | ||
318 | + vmstate_info_uint32, uint32_t), | ||
319 | + VMSTATE_VARRAY_UINT32(env.pmsav8.rlar, ARMCPU, pmsav7_dregion, 0, | ||
320 | + vmstate_info_uint32, uint32_t), | ||
321 | + VMSTATE_UINT32(env.pmsav8.mair0, ARMCPU), | ||
322 | + VMSTATE_UINT32(env.pmsav8.mair1, ARMCPU), | ||
323 | + VMSTATE_END_OF_LIST() | ||
324 | + } | ||
325 | +}; | ||
326 | + | ||
327 | static int get_cpsr(QEMUFile *f, void *opaque, size_t size, | ||
328 | VMStateField *field) | ||
329 | { | 38 | { |
330 | @@ -XXX,XX +XXX,XX @@ const VMStateDescription vmstate_arm_cpu = { | 39 | IOMMUNotifier *n; |
331 | */ | 40 | |
332 | &vmstate_pmsav7_rnr, | ||
333 | &vmstate_pmsav7, | ||
334 | + &vmstate_pmsav8, | ||
335 | NULL | ||
336 | } | ||
337 | }; | ||
338 | -- | 41 | -- |
339 | 2.7.4 | 42 | 2.25.1 |
340 | 43 | ||
341 | 44 | diff view generated by jsdifflib |
1 | Implement the BXNS v8M instruction, which is like BX but will do a | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | jump-and-switch-to-NonSecure if the branch target address has bit 0 | ||
3 | clear. | ||
4 | 2 | ||
5 | This is the first piece of code which implements "switch to the | 3 | When using Clang ("Apple clang version 14.0.0 (clang-1400.0.29.202)") |
6 | other security state", so the commit also includes the code to | 4 | and building with -Wall we get: |
7 | switch the stack pointers around, which is the only complicated | ||
8 | part of switching security state. | ||
9 | 5 | ||
10 | BLXNS is more complicated than just "BXNS but set the link register", | 6 | hw/arm/smmu-common.c:173:33: warning: static function 'smmu_hash_remove_by_asid_iova' is used in an inline function with external linkage [-Wstatic-in-inline] |
11 | so we leave it for a separate commit. | 7 | hw/arm/smmu-common.h:170:1: note: use 'static' to give inline function 'smmu_iotlb_inv_iova' internal linkage |
8 | void smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova, | ||
9 | ^ | ||
10 | static | ||
12 | 11 | ||
12 | None of our code base require / use inlined functions with external | ||
13 | linkage. Some places use internal inlining in the hot path. These | ||
14 | two functions are certainly not in any hot path and don't justify | ||
15 | any inlining, so these are likely oversights rather than intentional. | ||
16 | |||
17 | Reported-by: Stefan Weil <sw@weilnetz.de> | ||
18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
20 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
21 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
22 | Message-id: 20221216214924.4711-3-philmd@linaro.org | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 1503414539-28762-21-git-send-email-peter.maydell@linaro.org | ||
16 | --- | 24 | --- |
17 | target/arm/cpu.h | 13 +++++++++ | 25 | hw/arm/smmu-common.c | 13 ++++++------- |
18 | target/arm/helper.h | 2 ++ | 26 | 1 file changed, 6 insertions(+), 7 deletions(-) |
19 | target/arm/translate.h | 1 + | ||
20 | target/arm/helper.c | 79 ++++++++++++++++++++++++++++++++++++++++++++++++++ | ||
21 | target/arm/machine.c | 2 ++ | ||
22 | target/arm/translate.c | 42 ++++++++++++++++++++++++++- | ||
23 | 6 files changed, 138 insertions(+), 1 deletion(-) | ||
24 | 27 | ||
25 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 28 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c |
26 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/target/arm/cpu.h | 30 | --- a/hw/arm/smmu-common.c |
28 | +++ b/target/arm/cpu.h | 31 | +++ b/hw/arm/smmu-common.c |
29 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 32 | @@ -XXX,XX +XXX,XX @@ void smmu_iotlb_insert(SMMUState *bs, SMMUTransCfg *cfg, SMMUTLBEntry *new) |
30 | } cp15; | 33 | g_hash_table_insert(bs->iotlb, key, new); |
31 | |||
32 | struct { | ||
33 | + /* M profile has up to 4 stack pointers: | ||
34 | + * a Main Stack Pointer and a Process Stack Pointer for each | ||
35 | + * of the Secure and Non-Secure states. (If the CPU doesn't support | ||
36 | + * the security extension then it has only two SPs.) | ||
37 | + * In QEMU we always store the currently active SP in regs[13], | ||
38 | + * and the non-active SP for the current security state in | ||
39 | + * v7m.other_sp. The stack pointers for the inactive security state | ||
40 | + * are stored in other_ss_msp and other_ss_psp. | ||
41 | + * switch_v7m_security_state() is responsible for rearranging them | ||
42 | + * when we change security state. | ||
43 | + */ | ||
44 | uint32_t other_sp; | ||
45 | + uint32_t other_ss_msp; | ||
46 | + uint32_t other_ss_psp; | ||
47 | uint32_t vecbase[2]; | ||
48 | uint32_t basepri[2]; | ||
49 | uint32_t control[2]; | ||
50 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/target/arm/helper.h | ||
53 | +++ b/target/arm/helper.h | ||
54 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_1(cpsr_read, i32, env) | ||
55 | DEF_HELPER_3(v7m_msr, void, env, i32, i32) | ||
56 | DEF_HELPER_2(v7m_mrs, i32, env, i32) | ||
57 | |||
58 | +DEF_HELPER_2(v7m_bxns, void, env, i32) | ||
59 | + | ||
60 | DEF_HELPER_4(access_check_cp_reg, void, env, ptr, i32, i32) | ||
61 | DEF_HELPER_3(set_cp_reg, void, env, ptr, i32) | ||
62 | DEF_HELPER_2(get_cp_reg, i32, env, ptr) | ||
63 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/target/arm/translate.h | ||
66 | +++ b/target/arm/translate.h | ||
67 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | ||
68 | int vec_len; | ||
69 | int vec_stride; | ||
70 | bool v7m_handler_mode; | ||
71 | + bool v8m_secure; /* true if v8M and we're in Secure mode */ | ||
72 | /* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI | ||
73 | * so that top level loop can generate correct syndrome information. | ||
74 | */ | ||
75 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
76 | index XXXXXXX..XXXXXXX 100644 | ||
77 | --- a/target/arm/helper.c | ||
78 | +++ b/target/arm/helper.c | ||
79 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) | ||
80 | return 0; | ||
81 | } | 34 | } |
82 | 35 | ||
83 | +void HELPER(v7m_bxns)(CPUARMState *env, uint32_t dest) | 36 | -inline void smmu_iotlb_inv_all(SMMUState *s) |
84 | +{ | 37 | +void smmu_iotlb_inv_all(SMMUState *s) |
85 | + /* translate.c should never generate calls here in user-only mode */ | ||
86 | + g_assert_not_reached(); | ||
87 | +} | ||
88 | + | ||
89 | void switch_mode(CPUARMState *env, int mode) | ||
90 | { | 38 | { |
91 | ARMCPU *cpu = arm_env_get_cpu(env); | 39 | trace_smmu_iotlb_inv_all(); |
92 | @@ -XXX,XX +XXX,XX @@ static uint32_t v7m_pop(CPUARMState *env) | 40 | g_hash_table_remove_all(s->iotlb); |
93 | return val; | 41 | @@ -XXX,XX +XXX,XX @@ static gboolean smmu_hash_remove_by_asid_iova(gpointer key, gpointer value, |
42 | ((entry->iova & ~info->mask) == info->iova); | ||
94 | } | 43 | } |
95 | 44 | ||
96 | +/* Return true if we're using the process stack pointer (not the MSP) */ | 45 | -inline void |
97 | +static bool v7m_using_psp(CPUARMState *env) | 46 | -smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova, |
98 | +{ | 47 | - uint8_t tg, uint64_t num_pages, uint8_t ttl) |
99 | + /* Handler mode always uses the main stack; for thread mode | 48 | +void smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova, |
100 | + * the CONTROL.SPSEL bit determines the answer. | 49 | + uint8_t tg, uint64_t num_pages, uint8_t ttl) |
101 | + * Note that in v7M it is not possible to be in Handler mode with | ||
102 | + * CONTROL.SPSEL non-zero, but in v8M it is, so we must check both. | ||
103 | + */ | ||
104 | + return !arm_v7m_is_handler_mode(env) && | ||
105 | + env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_SPSEL_MASK; | ||
106 | +} | ||
107 | + | ||
108 | /* Switch to V7M main or process stack pointer. */ | ||
109 | static void switch_v7m_sp(CPUARMState *env, bool new_spsel) | ||
110 | { | 50 | { |
111 | @@ -XXX,XX +XXX,XX @@ static void switch_v7m_sp(CPUARMState *env, bool new_spsel) | 51 | /* if tg is not set we use 4KB range invalidation */ |
112 | } | 52 | uint8_t granule = tg ? tg * 2 + 10 : 12; |
53 | @@ -XXX,XX +XXX,XX @@ smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova, | ||
54 | &info); | ||
113 | } | 55 | } |
114 | 56 | ||
115 | +/* Switch M profile security state between NS and S */ | 57 | -inline void smmu_iotlb_inv_asid(SMMUState *s, uint16_t asid) |
116 | +static void switch_v7m_security_state(CPUARMState *env, bool new_secstate) | 58 | +void smmu_iotlb_inv_asid(SMMUState *s, uint16_t asid) |
117 | +{ | ||
118 | + uint32_t new_ss_msp, new_ss_psp; | ||
119 | + | ||
120 | + if (env->v7m.secure == new_secstate) { | ||
121 | + return; | ||
122 | + } | ||
123 | + | ||
124 | + /* All the banked state is accessed by looking at env->v7m.secure | ||
125 | + * except for the stack pointer; rearrange the SP appropriately. | ||
126 | + */ | ||
127 | + new_ss_msp = env->v7m.other_ss_msp; | ||
128 | + new_ss_psp = env->v7m.other_ss_psp; | ||
129 | + | ||
130 | + if (v7m_using_psp(env)) { | ||
131 | + env->v7m.other_ss_psp = env->regs[13]; | ||
132 | + env->v7m.other_ss_msp = env->v7m.other_sp; | ||
133 | + } else { | ||
134 | + env->v7m.other_ss_msp = env->regs[13]; | ||
135 | + env->v7m.other_ss_psp = env->v7m.other_sp; | ||
136 | + } | ||
137 | + | ||
138 | + env->v7m.secure = new_secstate; | ||
139 | + | ||
140 | + if (v7m_using_psp(env)) { | ||
141 | + env->regs[13] = new_ss_psp; | ||
142 | + env->v7m.other_sp = new_ss_msp; | ||
143 | + } else { | ||
144 | + env->regs[13] = new_ss_msp; | ||
145 | + env->v7m.other_sp = new_ss_psp; | ||
146 | + } | ||
147 | +} | ||
148 | + | ||
149 | +void HELPER(v7m_bxns)(CPUARMState *env, uint32_t dest) | ||
150 | +{ | ||
151 | + /* Handle v7M BXNS: | ||
152 | + * - if the return value is a magic value, do exception return (like BX) | ||
153 | + * - otherwise bit 0 of the return value is the target security state | ||
154 | + */ | ||
155 | + if (dest >= 0xff000000) { | ||
156 | + /* This is an exception return magic value; put it where | ||
157 | + * do_v7m_exception_exit() expects and raise EXCEPTION_EXIT. | ||
158 | + * Note that if we ever add gen_ss_advance() singlestep support to | ||
159 | + * M profile this should count as an "instruction execution complete" | ||
160 | + * event (compare gen_bx_excret_final_code()). | ||
161 | + */ | ||
162 | + env->regs[15] = dest & ~1; | ||
163 | + env->thumb = dest & 1; | ||
164 | + HELPER(exception_internal)(env, EXCP_EXCEPTION_EXIT); | ||
165 | + /* notreached */ | ||
166 | + } | ||
167 | + | ||
168 | + /* translate.c should have made BXNS UNDEF unless we're secure */ | ||
169 | + assert(env->v7m.secure); | ||
170 | + | ||
171 | + switch_v7m_security_state(env, dest & 1); | ||
172 | + env->thumb = 1; | ||
173 | + env->regs[15] = dest & ~1; | ||
174 | +} | ||
175 | + | ||
176 | static uint32_t arm_v7m_load_vector(ARMCPU *cpu) | ||
177 | { | 59 | { |
178 | CPUState *cs = CPU(cpu); | 60 | trace_smmu_iotlb_inv_asid(asid); |
179 | diff --git a/target/arm/machine.c b/target/arm/machine.c | 61 | g_hash_table_foreach_remove(s->iotlb, smmu_hash_remove_by_asid, &asid); |
180 | index XXXXXXX..XXXXXXX 100644 | 62 | @@ -XXX,XX +XXX,XX @@ error: |
181 | --- a/target/arm/machine.c | 63 | * |
182 | +++ b/target/arm/machine.c | 64 | * return 0 on success |
183 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_security = { | 65 | */ |
184 | .needed = m_security_needed, | 66 | -inline int smmu_ptw(SMMUTransCfg *cfg, dma_addr_t iova, IOMMUAccessFlags perm, |
185 | .fields = (VMStateField[]) { | 67 | - SMMUTLBEntry *tlbe, SMMUPTWEventInfo *info) |
186 | VMSTATE_UINT32(env.v7m.secure, ARMCPU), | 68 | +int smmu_ptw(SMMUTransCfg *cfg, dma_addr_t iova, IOMMUAccessFlags perm, |
187 | + VMSTATE_UINT32(env.v7m.other_ss_msp, ARMCPU), | 69 | + SMMUTLBEntry *tlbe, SMMUPTWEventInfo *info) |
188 | + VMSTATE_UINT32(env.v7m.other_ss_psp, ARMCPU), | 70 | { |
189 | VMSTATE_UINT32(env.v7m.basepri[M_REG_S], ARMCPU), | 71 | if (!cfg->aa64) { |
190 | VMSTATE_UINT32(env.v7m.primask[M_REG_S], ARMCPU), | 72 | /* |
191 | VMSTATE_UINT32(env.v7m.faultmask[M_REG_S], ARMCPU), | ||
192 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
193 | index XXXXXXX..XXXXXXX 100644 | ||
194 | --- a/target/arm/translate.c | ||
195 | +++ b/target/arm/translate.c | ||
196 | @@ -XXX,XX +XXX,XX @@ static inline void gen_bx_excret_final_code(DisasContext *s) | ||
197 | gen_exception_internal(EXCP_EXCEPTION_EXIT); | ||
198 | } | ||
199 | |||
200 | +static inline void gen_bxns(DisasContext *s, int rm) | ||
201 | +{ | ||
202 | + TCGv_i32 var = load_reg(s, rm); | ||
203 | + | ||
204 | + /* The bxns helper may raise an EXCEPTION_EXIT exception, so in theory | ||
205 | + * we need to sync state before calling it, but: | ||
206 | + * - we don't need to do gen_set_pc_im() because the bxns helper will | ||
207 | + * always set the PC itself | ||
208 | + * - we don't need to do gen_set_condexec() because BXNS is UNPREDICTABLE | ||
209 | + * unless it's outside an IT block or the last insn in an IT block, | ||
210 | + * so we know that condexec == 0 (already set at the top of the TB) | ||
211 | + * is correct in the non-UNPREDICTABLE cases, and we can choose | ||
212 | + * "zeroes the IT bits" as our UNPREDICTABLE behaviour otherwise. | ||
213 | + */ | ||
214 | + gen_helper_v7m_bxns(cpu_env, var); | ||
215 | + tcg_temp_free_i32(var); | ||
216 | + s->is_jmp = DISAS_EXIT; | ||
217 | +} | ||
218 | + | ||
219 | /* Variant of store_reg which uses branch&exchange logic when storing | ||
220 | to r15 in ARM architecture v7 and above. The source must be a temporary | ||
221 | and will be marked as dead. */ | ||
222 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb_insn(CPUARMState *env, DisasContext *s) | ||
223 | */ | ||
224 | bool link = insn & (1 << 7); | ||
225 | |||
226 | - if (insn & 7) { | ||
227 | + if (insn & 3) { | ||
228 | goto undef; | ||
229 | } | ||
230 | if (link) { | ||
231 | ARCH(5); | ||
232 | } | ||
233 | + if ((insn & 4)) { | ||
234 | + /* BXNS/BLXNS: only exists for v8M with the | ||
235 | + * security extensions, and always UNDEF if NonSecure. | ||
236 | + * We don't implement these in the user-only mode | ||
237 | + * either (in theory you can use them from Secure User | ||
238 | + * mode but they are too tied in to system emulation.) | ||
239 | + */ | ||
240 | + if (!s->v8m_secure || IS_USER_ONLY) { | ||
241 | + goto undef; | ||
242 | + } | ||
243 | + if (link) { | ||
244 | + /* BLXNS: not yet implemented */ | ||
245 | + goto undef; | ||
246 | + } else { | ||
247 | + gen_bxns(s, rm); | ||
248 | + } | ||
249 | + break; | ||
250 | + } | ||
251 | + /* BLX/BX */ | ||
252 | tmp = load_reg(s, rm); | ||
253 | if (link) { | ||
254 | val = (uint32_t)s->pc | 1; | ||
255 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUState *cs, TranslationBlock *tb) | ||
256 | dc->vec_stride = ARM_TBFLAG_VECSTRIDE(tb->flags); | ||
257 | dc->c15_cpar = ARM_TBFLAG_XSCALE_CPAR(tb->flags); | ||
258 | dc->v7m_handler_mode = ARM_TBFLAG_HANDLER(tb->flags); | ||
259 | + dc->v8m_secure = arm_feature(env, ARM_FEATURE_M_SECURITY) && | ||
260 | + regime_is_secure(env, dc->mmu_idx); | ||
261 | dc->cp_regs = cpu->cp_regs; | ||
262 | dc->features = env->features; | ||
263 | |||
264 | -- | 73 | -- |
265 | 2.7.4 | 74 | 2.25.1 |
266 | 75 | ||
267 | 76 | diff view generated by jsdifflib |
1 | Make the MPU registers MPU_MAIR0 and MPU_MAIR1 banked if v8M security | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | extensions are enabled. | ||
3 | 2 | ||
3 | So far the GPT timers were unable to raise IRQs to the processor. | ||
4 | |||
5 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 1503414539-28762-13-git-send-email-peter.maydell@linaro.org | ||
7 | --- | 8 | --- |
8 | target/arm/cpu.h | 4 ++-- | 9 | include/hw/arm/fsl-imx7.h | 5 +++++ |
9 | hw/intc/armv7m_nvic.c | 8 ++++---- | 10 | hw/arm/fsl-imx7.c | 10 ++++++++++ |
10 | target/arm/cpu.c | 6 ++++-- | 11 | 2 files changed, 15 insertions(+) |
11 | target/arm/machine.c | 6 ++++-- | ||
12 | 4 files changed, 14 insertions(+), 10 deletions(-) | ||
13 | 12 | ||
14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 13 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h |
15 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.h | 15 | --- a/include/hw/arm/fsl-imx7.h |
17 | +++ b/target/arm/cpu.h | 16 | +++ b/include/hw/arm/fsl-imx7.h |
18 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 17 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7IRQs { |
19 | */ | 18 | FSL_IMX7_USB2_IRQ = 42, |
20 | uint32_t *rbar; | 19 | FSL_IMX7_USB3_IRQ = 40, |
21 | uint32_t *rlar; | 20 | |
22 | - uint32_t mair0; | 21 | + FSL_IMX7_GPT1_IRQ = 55, |
23 | - uint32_t mair1; | 22 | + FSL_IMX7_GPT2_IRQ = 54, |
24 | + uint32_t mair0[2]; | 23 | + FSL_IMX7_GPT3_IRQ = 53, |
25 | + uint32_t mair1[2]; | 24 | + FSL_IMX7_GPT4_IRQ = 52, |
26 | } pmsav8; | 25 | + |
27 | 26 | FSL_IMX7_WDOG1_IRQ = 78, | |
28 | void *nvic; | 27 | FSL_IMX7_WDOG2_IRQ = 79, |
29 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 28 | FSL_IMX7_WDOG3_IRQ = 10, |
29 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
31 | --- a/hw/intc/armv7m_nvic.c | 31 | --- a/hw/arm/fsl-imx7.c |
32 | +++ b/hw/intc/armv7m_nvic.c | 32 | +++ b/hw/arm/fsl-imx7.c |
33 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 33 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) |
34 | if (!arm_feature(&cpu->env, ARM_FEATURE_V8)) { | 34 | FSL_IMX7_GPT4_ADDR, |
35 | goto bad_offset; | 35 | }; |
36 | } | 36 | |
37 | - return cpu->env.pmsav8.mair0; | 37 | + static const int FSL_IMX7_GPTn_IRQ[FSL_IMX7_NUM_GPTS] = { |
38 | + return cpu->env.pmsav8.mair0[attrs.secure]; | 38 | + FSL_IMX7_GPT1_IRQ, |
39 | case 0xdc4: /* MPU_MAIR1 */ | 39 | + FSL_IMX7_GPT2_IRQ, |
40 | if (!arm_feature(&cpu->env, ARM_FEATURE_V8)) { | 40 | + FSL_IMX7_GPT3_IRQ, |
41 | goto bad_offset; | 41 | + FSL_IMX7_GPT4_IRQ, |
42 | } | 42 | + }; |
43 | - return cpu->env.pmsav8.mair1; | 43 | + |
44 | + return cpu->env.pmsav8.mair1[attrs.secure]; | 44 | s->gpt[i].ccm = IMX_CCM(&s->ccm); |
45 | default: | 45 | sysbus_realize(SYS_BUS_DEVICE(&s->gpt[i]), &error_abort); |
46 | bad_offset: | 46 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpt[i]), 0, FSL_IMX7_GPTn_ADDR[i]); |
47 | qemu_log_mask(LOG_GUEST_ERROR, "NVIC: Bad read offset 0x%x\n", offset); | 47 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpt[i]), 0, |
48 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | 48 | + qdev_get_gpio_in(DEVICE(&s->a7mpcore), |
49 | } | 49 | + FSL_IMX7_GPTn_IRQ[i])); |
50 | if (cpu->pmsav7_dregion) { | ||
51 | /* Register is RES0 if no MPU regions are implemented */ | ||
52 | - cpu->env.pmsav8.mair0 = value; | ||
53 | + cpu->env.pmsav8.mair0[attrs.secure] = value; | ||
54 | } | ||
55 | /* We don't need to do anything else because memory attributes | ||
56 | * only affect cacheability, and we don't implement caching. | ||
57 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
58 | } | ||
59 | if (cpu->pmsav7_dregion) { | ||
60 | /* Register is RES0 if no MPU regions are implemented */ | ||
61 | - cpu->env.pmsav8.mair1 = value; | ||
62 | + cpu->env.pmsav8.mair1[attrs.secure] = value; | ||
63 | } | ||
64 | /* We don't need to do anything else because memory attributes | ||
65 | * only affect cacheability, and we don't implement caching. | ||
66 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/target/arm/cpu.c | ||
69 | +++ b/target/arm/cpu.c | ||
70 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | ||
71 | } | ||
72 | } | ||
73 | env->pmsav7.rnr = 0; | ||
74 | - env->pmsav8.mair0 = 0; | ||
75 | - env->pmsav8.mair1 = 0; | ||
76 | + env->pmsav8.mair0[M_REG_NS] = 0; | ||
77 | + env->pmsav8.mair0[M_REG_S] = 0; | ||
78 | + env->pmsav8.mair1[M_REG_NS] = 0; | ||
79 | + env->pmsav8.mair1[M_REG_S] = 0; | ||
80 | } | 50 | } |
81 | 51 | ||
82 | set_flush_to_zero(1, &env->vfp.standard_fp_status); | 52 | for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) { |
83 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
84 | index XXXXXXX..XXXXXXX 100644 | ||
85 | --- a/target/arm/machine.c | ||
86 | +++ b/target/arm/machine.c | ||
87 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_pmsav8 = { | ||
88 | vmstate_info_uint32, uint32_t), | ||
89 | VMSTATE_VARRAY_UINT32(env.pmsav8.rlar, ARMCPU, pmsav7_dregion, 0, | ||
90 | vmstate_info_uint32, uint32_t), | ||
91 | - VMSTATE_UINT32(env.pmsav8.mair0, ARMCPU), | ||
92 | - VMSTATE_UINT32(env.pmsav8.mair1, ARMCPU), | ||
93 | + VMSTATE_UINT32(env.pmsav8.mair0[M_REG_NS], ARMCPU), | ||
94 | + VMSTATE_UINT32(env.pmsav8.mair1[M_REG_NS], ARMCPU), | ||
95 | VMSTATE_END_OF_LIST() | ||
96 | } | ||
97 | }; | ||
98 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_security = { | ||
99 | VMSTATE_UINT32(env.v7m.faultmask[M_REG_S], ARMCPU), | ||
100 | VMSTATE_UINT32(env.v7m.control[M_REG_S], ARMCPU), | ||
101 | VMSTATE_UINT32(env.v7m.vecbase[M_REG_S], ARMCPU), | ||
102 | + VMSTATE_UINT32(env.pmsav8.mair0[M_REG_S], ARMCPU), | ||
103 | + VMSTATE_UINT32(env.pmsav8.mair1[M_REG_S], ARMCPU), | ||
104 | VMSTATE_END_OF_LIST() | ||
105 | } | ||
106 | }; | ||
107 | -- | 53 | -- |
108 | 2.7.4 | 54 | 2.25.1 |
109 | |||
110 | diff view generated by jsdifflib |
1 | From: Thomas Huth <thuth@redhat.com> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | QEMU currently exits unexpectedly when the user accidentially | 3 | CCM derived clocks will have to be added later. |
4 | tries to do something like this: | ||
5 | 4 | ||
6 | $ aarch64-softmmu/qemu-system-aarch64 -S -M integratorcp -nographic | 5 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> |
7 | QEMU 2.9.93 monitor - type 'help' for more information | ||
8 | (qemu) device_add allwinner-a10 | ||
9 | Unsupported NIC model: smc91c111 | ||
10 | |||
11 | Exiting just due to a "device_add" should not happen. Looking closer | ||
12 | at the the realize and instance_init function of this device also | ||
13 | reveals that it is using serial_hds and nd_table directly there, so | ||
14 | this device is clearly not creatable by the user and should be marked | ||
15 | accordingly. | ||
16 | |||
17 | Signed-off-by: Thomas Huth <thuth@redhat.com> | ||
18 | Reviewed-by: Eduardo Habkost <ehabkost@redhat.com> | ||
19 | Message-id: 1503416789-32080-1-git-send-email-thuth@redhat.com | ||
20 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
22 | --- | 8 | --- |
23 | hw/arm/allwinner-a10.c | 2 ++ | 9 | hw/misc/imx7_ccm.c | 49 +++++++++++++++++++++++++++++++++++++--------- |
24 | scripts/device-crash-test | 1 - | 10 | 1 file changed, 40 insertions(+), 9 deletions(-) |
25 | 2 files changed, 2 insertions(+), 1 deletion(-) | ||
26 | 11 | ||
27 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | 12 | diff --git a/hw/misc/imx7_ccm.c b/hw/misc/imx7_ccm.c |
28 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/hw/arm/allwinner-a10.c | 14 | --- a/hw/misc/imx7_ccm.c |
30 | +++ b/hw/arm/allwinner-a10.c | 15 | +++ b/hw/misc/imx7_ccm.c |
31 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_class_init(ObjectClass *oc, void *data) | 16 | @@ -XXX,XX +XXX,XX @@ |
32 | DeviceClass *dc = DEVICE_CLASS(oc); | 17 | #include "hw/misc/imx7_ccm.h" |
33 | 18 | #include "migration/vmstate.h" | |
34 | dc->realize = aw_a10_realize; | 19 | |
35 | + /* Reason: Uses serial_hds in realize and nd_table in instance_init */ | 20 | +#include "trace.h" |
36 | + dc->user_creatable = false; | 21 | + |
22 | +#define CKIH_FREQ 24000000 /* 24MHz crystal input */ | ||
23 | + | ||
24 | static void imx7_analog_reset(DeviceState *dev) | ||
25 | { | ||
26 | IMX7AnalogState *s = IMX7_ANALOG(dev); | ||
27 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_imx7_ccm = { | ||
28 | static uint32_t imx7_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock) | ||
29 | { | ||
30 | /* | ||
31 | - * This function is "consumed" by GPT emulation code, however on | ||
32 | - * i.MX7 each GPT block can have their own clock root. This means | ||
33 | - * that this functions needs somehow to know requester's identity | ||
34 | - * and the way to pass it: be it via additional IMXClk constants | ||
35 | - * or by adding another argument to this method needs to be | ||
36 | - * figured out | ||
37 | + * This function is "consumed" by GPT emulation code. Some clocks | ||
38 | + * have fixed frequencies and we can provide requested frequency | ||
39 | + * easily. However for CCM provided clocks (like IPG) each GPT | ||
40 | + * timer can have its own clock root. | ||
41 | + * This means we need additionnal information when calling this | ||
42 | + * function to know the requester's identity. | ||
43 | */ | ||
44 | - qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Not implemented\n", | ||
45 | - TYPE_IMX7_CCM, __func__); | ||
46 | - return 0; | ||
47 | + uint32_t freq = 0; | ||
48 | + | ||
49 | + switch (clock) { | ||
50 | + case CLK_NONE: | ||
51 | + break; | ||
52 | + case CLK_32k: | ||
53 | + freq = CKIL_FREQ; | ||
54 | + break; | ||
55 | + case CLK_HIGH: | ||
56 | + freq = CKIH_FREQ; | ||
57 | + break; | ||
58 | + case CLK_IPG: | ||
59 | + case CLK_IPG_HIGH: | ||
60 | + /* | ||
61 | + * For now we don't have a way to figure out the device this | ||
62 | + * function is called for. Until then the IPG derived clocks | ||
63 | + * are left unimplemented. | ||
64 | + */ | ||
65 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Clock %d Not implemented\n", | ||
66 | + TYPE_IMX7_CCM, __func__, clock); | ||
67 | + break; | ||
68 | + default: | ||
69 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: unsupported clock %d\n", | ||
70 | + TYPE_IMX7_CCM, __func__, clock); | ||
71 | + break; | ||
72 | + } | ||
73 | + | ||
74 | + trace_ccm_clock_freq(clock, freq); | ||
75 | + | ||
76 | + return freq; | ||
37 | } | 77 | } |
38 | 78 | ||
39 | static const TypeInfo aw_a10_type_info = { | 79 | static void imx7_ccm_class_init(ObjectClass *klass, void *data) |
40 | diff --git a/scripts/device-crash-test b/scripts/device-crash-test | ||
41 | index XXXXXXX..XXXXXXX 100755 | ||
42 | --- a/scripts/device-crash-test | ||
43 | +++ b/scripts/device-crash-test | ||
44 | @@ -XXX,XX +XXX,XX @@ ERROR_WHITELIST = [ | ||
45 | {'log':r"Device [\w.,-]+ can not be dynamically instantiated"}, | ||
46 | {'log':r"Platform Bus: Can not fit MMIO region of size "}, | ||
47 | # other more specific errors we will ignore: | ||
48 | - {'device':'allwinner-a10', 'log':"Unsupported NIC model:"}, | ||
49 | {'device':'.*-spapr-cpu-core', 'log':r"CPU core type should be"}, | ||
50 | {'log':r"MSI(-X)? is not supported by interrupt controller"}, | ||
51 | {'log':r"pxb-pcie? devices cannot reside on a PCIe? bus"}, | ||
52 | -- | 80 | -- |
53 | 2.7.4 | 81 | 2.25.1 |
54 | |||
55 | diff view generated by jsdifflib |
1 | For v8M the range 0xe002e000..0xe002efff is an alias region which | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | for secure accesses behaves like a NonSecure access to the main | ||
3 | SCS region. (For nonsecure accesses including when the security | ||
4 | extension is not implemented, it is RAZ/WI.) | ||
5 | 2 | ||
3 | The i.MX6UL doesn't support CLK_HIGH ou CLK_HIGH_DIV clock source. | ||
4 | |||
5 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Message-id: 1503414539-28762-11-git-send-email-peter.maydell@linaro.org | ||
8 | --- | 8 | --- |
9 | include/hw/intc/armv7m_nvic.h | 1 + | 9 | include/hw/timer/imx_gpt.h | 1 + |
10 | hw/intc/armv7m_nvic.c | 66 ++++++++++++++++++++++++++++++++++++++++++- | 10 | hw/arm/fsl-imx6ul.c | 2 +- |
11 | 2 files changed, 66 insertions(+), 1 deletion(-) | 11 | hw/misc/imx6ul_ccm.c | 6 ------ |
12 | hw/timer/imx_gpt.c | 25 +++++++++++++++++++++++++ | ||
13 | 4 files changed, 27 insertions(+), 7 deletions(-) | ||
12 | 14 | ||
13 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h | 15 | diff --git a/include/hw/timer/imx_gpt.h b/include/hw/timer/imx_gpt.h |
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/include/hw/intc/armv7m_nvic.h | 17 | --- a/include/hw/timer/imx_gpt.h |
16 | +++ b/include/hw/intc/armv7m_nvic.h | 18 | +++ b/include/hw/timer/imx_gpt.h |
17 | @@ -XXX,XX +XXX,XX @@ typedef struct NVICState { | 19 | @@ -XXX,XX +XXX,XX @@ |
18 | int exception_prio; /* group prio of the highest prio active exception */ | 20 | #define TYPE_IMX25_GPT "imx25.gpt" |
19 | 21 | #define TYPE_IMX31_GPT "imx31.gpt" | |
20 | MemoryRegion sysregmem; | 22 | #define TYPE_IMX6_GPT "imx6.gpt" |
21 | + MemoryRegion sysreg_ns_mem; | 23 | +#define TYPE_IMX6UL_GPT "imx6ul.gpt" |
22 | MemoryRegion container; | 24 | #define TYPE_IMX7_GPT "imx7.gpt" |
23 | 25 | ||
24 | uint32_t num_irq; | 26 | #define TYPE_IMX_GPT TYPE_IMX25_GPT |
25 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 27 | diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c |
26 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/hw/intc/armv7m_nvic.c | 29 | --- a/hw/arm/fsl-imx6ul.c |
28 | +++ b/hw/intc/armv7m_nvic.c | 30 | +++ b/hw/arm/fsl-imx6ul.c |
29 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps nvic_sysreg_ops = { | 31 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) |
30 | .endianness = DEVICE_NATIVE_ENDIAN, | 32 | */ |
33 | for (i = 0; i < FSL_IMX6UL_NUM_GPTS; i++) { | ||
34 | snprintf(name, NAME_SIZE, "gpt%d", i); | ||
35 | - object_initialize_child(obj, name, &s->gpt[i], TYPE_IMX7_GPT); | ||
36 | + object_initialize_child(obj, name, &s->gpt[i], TYPE_IMX6UL_GPT); | ||
37 | } | ||
38 | |||
39 | /* | ||
40 | diff --git a/hw/misc/imx6ul_ccm.c b/hw/misc/imx6ul_ccm.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/misc/imx6ul_ccm.c | ||
43 | +++ b/hw/misc/imx6ul_ccm.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx6ul_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock) | ||
45 | case CLK_32k: | ||
46 | freq = CKIL_FREQ; | ||
47 | break; | ||
48 | - case CLK_HIGH: | ||
49 | - freq = CKIH_FREQ; | ||
50 | - break; | ||
51 | - case CLK_HIGH_DIV: | ||
52 | - freq = CKIH_FREQ / 8; | ||
53 | - break; | ||
54 | default: | ||
55 | qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: unsupported clock %d\n", | ||
56 | TYPE_IMX6UL_CCM, __func__, clock); | ||
57 | diff --git a/hw/timer/imx_gpt.c b/hw/timer/imx_gpt.c | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/hw/timer/imx_gpt.c | ||
60 | +++ b/hw/timer/imx_gpt.c | ||
61 | @@ -XXX,XX +XXX,XX @@ static const IMXClk imx6_gpt_clocks[] = { | ||
62 | CLK_HIGH, /* 111 reference clock */ | ||
31 | }; | 63 | }; |
32 | 64 | ||
33 | +static MemTxResult nvic_sysreg_ns_write(void *opaque, hwaddr addr, | 65 | +static const IMXClk imx6ul_gpt_clocks[] = { |
34 | + uint64_t value, unsigned size, | 66 | + CLK_NONE, /* 000 No clock source */ |
35 | + MemTxAttrs attrs) | 67 | + CLK_IPG, /* 001 ipg_clk, 532MHz*/ |
68 | + CLK_IPG_HIGH, /* 010 ipg_clk_highfreq */ | ||
69 | + CLK_EXT, /* 011 External clock */ | ||
70 | + CLK_32k, /* 100 ipg_clk_32k */ | ||
71 | + CLK_NONE, /* 101 not defined */ | ||
72 | + CLK_NONE, /* 110 not defined */ | ||
73 | + CLK_NONE, /* 111 not defined */ | ||
74 | +}; | ||
75 | + | ||
76 | static const IMXClk imx7_gpt_clocks[] = { | ||
77 | CLK_NONE, /* 000 No clock source */ | ||
78 | CLK_IPG, /* 001 ipg_clk, 532MHz*/ | ||
79 | @@ -XXX,XX +XXX,XX @@ static void imx6_gpt_init(Object *obj) | ||
80 | s->clocks = imx6_gpt_clocks; | ||
81 | } | ||
82 | |||
83 | +static void imx6ul_gpt_init(Object *obj) | ||
36 | +{ | 84 | +{ |
37 | + if (attrs.secure) { | 85 | + IMXGPTState *s = IMX_GPT(obj); |
38 | + /* S accesses to the alias act like NS accesses to the real region */ | 86 | + |
39 | + attrs.secure = 0; | 87 | + s->clocks = imx6ul_gpt_clocks; |
40 | + return nvic_sysreg_write(opaque, addr, value, size, attrs); | ||
41 | + } else { | ||
42 | + /* NS attrs are RAZ/WI for privileged, and BusFault for user */ | ||
43 | + if (attrs.user) { | ||
44 | + return MEMTX_ERROR; | ||
45 | + } | ||
46 | + return MEMTX_OK; | ||
47 | + } | ||
48 | +} | 88 | +} |
49 | + | 89 | + |
50 | +static MemTxResult nvic_sysreg_ns_read(void *opaque, hwaddr addr, | 90 | static void imx7_gpt_init(Object *obj) |
51 | + uint64_t *data, unsigned size, | 91 | { |
52 | + MemTxAttrs attrs) | 92 | IMXGPTState *s = IMX_GPT(obj); |
53 | +{ | 93 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo imx6_gpt_info = { |
54 | + if (attrs.secure) { | 94 | .instance_init = imx6_gpt_init, |
55 | + /* S accesses to the alias act like NS accesses to the real region */ | 95 | }; |
56 | + attrs.secure = 0; | 96 | |
57 | + return nvic_sysreg_read(opaque, addr, data, size, attrs); | 97 | +static const TypeInfo imx6ul_gpt_info = { |
58 | + } else { | 98 | + .name = TYPE_IMX6UL_GPT, |
59 | + /* NS attrs are RAZ/WI for privileged, and BusFault for user */ | 99 | + .parent = TYPE_IMX25_GPT, |
60 | + if (attrs.user) { | 100 | + .instance_init = imx6ul_gpt_init, |
61 | + return MEMTX_ERROR; | ||
62 | + } | ||
63 | + *data = 0; | ||
64 | + return MEMTX_OK; | ||
65 | + } | ||
66 | +} | ||
67 | + | ||
68 | +static const MemoryRegionOps nvic_sysreg_ns_ops = { | ||
69 | + .read_with_attrs = nvic_sysreg_ns_read, | ||
70 | + .write_with_attrs = nvic_sysreg_ns_write, | ||
71 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
72 | +}; | 101 | +}; |
73 | + | 102 | + |
74 | static int nvic_post_load(void *opaque, int version_id) | 103 | static const TypeInfo imx7_gpt_info = { |
75 | { | 104 | .name = TYPE_IMX7_GPT, |
76 | NVICState *s = opaque; | 105 | .parent = TYPE_IMX25_GPT, |
77 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_realize(DeviceState *dev, Error **errp) | 106 | @@ -XXX,XX +XXX,XX @@ static void imx_gpt_register_types(void) |
78 | NVICState *s = NVIC(dev); | 107 | type_register_static(&imx25_gpt_info); |
79 | SysBusDevice *systick_sbd; | 108 | type_register_static(&imx31_gpt_info); |
80 | Error *err = NULL; | 109 | type_register_static(&imx6_gpt_info); |
81 | + int regionlen; | 110 | + type_register_static(&imx6ul_gpt_info); |
82 | 111 | type_register_static(&imx7_gpt_info); | |
83 | s->cpu = ARM_CPU(qemu_get_cpu(0)); | ||
84 | assert(s->cpu); | ||
85 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_realize(DeviceState *dev, Error **errp) | ||
86 | * 0xd00..0xd3c - SCS registers | ||
87 | * 0xd40..0xeff - Reserved or Not implemented | ||
88 | * 0xf00 - STIR | ||
89 | + * | ||
90 | + * Some registers within this space are banked between security states. | ||
91 | + * In v8M there is a second range 0xe002e000..0xe002efff which is the | ||
92 | + * NonSecure alias SCS; secure accesses to this behave like NS accesses | ||
93 | + * to the main SCS range, and non-secure accesses (including when | ||
94 | + * the security extension is not implemented) are RAZ/WI. | ||
95 | + * Note that both the main SCS range and the alias range are defined | ||
96 | + * to be exempt from memory attribution (R_BLJT) and so the memory | ||
97 | + * transaction attribute always matches the current CPU security | ||
98 | + * state (attrs.secure == env->v7m.secure). In the nvic_sysreg_ns_ops | ||
99 | + * wrappers we change attrs.secure to indicate the NS access; so | ||
100 | + * generally code determining which banked register to use should | ||
101 | + * use attrs.secure; code determining actual behaviour of the system | ||
102 | + * should use env->v7m.secure. | ||
103 | */ | ||
104 | - memory_region_init(&s->container, OBJECT(s), "nvic", 0x1000); | ||
105 | + regionlen = arm_feature(&s->cpu->env, ARM_FEATURE_V8) ? 0x21000 : 0x1000; | ||
106 | + memory_region_init(&s->container, OBJECT(s), "nvic", regionlen); | ||
107 | /* The system register region goes at the bottom of the priority | ||
108 | * stack as it covers the whole page. | ||
109 | */ | ||
110 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_realize(DeviceState *dev, Error **errp) | ||
111 | sysbus_mmio_get_region(systick_sbd, 0), | ||
112 | 1); | ||
113 | |||
114 | + if (arm_feature(&s->cpu->env, ARM_FEATURE_V8)) { | ||
115 | + memory_region_init_io(&s->sysreg_ns_mem, OBJECT(s), | ||
116 | + &nvic_sysreg_ns_ops, s, | ||
117 | + "nvic_sysregs_ns", 0x1000); | ||
118 | + memory_region_add_subregion(&s->container, 0x20000, &s->sysreg_ns_mem); | ||
119 | + } | ||
120 | + | ||
121 | sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->container); | ||
122 | } | 112 | } |
123 | 113 | ||
124 | -- | 114 | -- |
125 | 2.7.4 | 115 | 2.25.1 |
126 | |||
127 | diff view generated by jsdifflib |
1 | From: Fam Zheng <famz@redhat.com> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Fam Zheng <famz@redhat.com> | 3 | IRQs were not associated to the various GPIO devices inside i.MX7D. |
4 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 4 | This patch brings the i.MX7D on par with i.MX6. |
5 | Message-id: 20170905131149.10669-5-famz@redhat.com | 5 | |
6 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> | ||
7 | Message-id: 20221226101418.415170-1-jcd@tribudubois.net | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 10 | --- |
9 | hw/arm/xlnx-zynqmp.c | 7 ++----- | 11 | include/hw/arm/fsl-imx7.h | 15 +++++++++++++++ |
10 | 1 file changed, 2 insertions(+), 5 deletions(-) | 12 | hw/arm/fsl-imx7.c | 31 ++++++++++++++++++++++++++++++- |
13 | 2 files changed, 45 insertions(+), 1 deletion(-) | ||
11 | 14 | ||
12 | diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c | 15 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h |
13 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/arm/xlnx-zynqmp.c | 17 | --- a/include/hw/arm/fsl-imx7.h |
15 | +++ b/hw/arm/xlnx-zynqmp.c | 18 | +++ b/include/hw/arm/fsl-imx7.h |
16 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_init(Object *obj) | 19 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7IRQs { |
17 | &error_abort); | 20 | FSL_IMX7_GPT3_IRQ = 53, |
21 | FSL_IMX7_GPT4_IRQ = 52, | ||
22 | |||
23 | + FSL_IMX7_GPIO1_LOW_IRQ = 64, | ||
24 | + FSL_IMX7_GPIO1_HIGH_IRQ = 65, | ||
25 | + FSL_IMX7_GPIO2_LOW_IRQ = 66, | ||
26 | + FSL_IMX7_GPIO2_HIGH_IRQ = 67, | ||
27 | + FSL_IMX7_GPIO3_LOW_IRQ = 68, | ||
28 | + FSL_IMX7_GPIO3_HIGH_IRQ = 69, | ||
29 | + FSL_IMX7_GPIO4_LOW_IRQ = 70, | ||
30 | + FSL_IMX7_GPIO4_HIGH_IRQ = 71, | ||
31 | + FSL_IMX7_GPIO5_LOW_IRQ = 72, | ||
32 | + FSL_IMX7_GPIO5_HIGH_IRQ = 73, | ||
33 | + FSL_IMX7_GPIO6_LOW_IRQ = 74, | ||
34 | + FSL_IMX7_GPIO6_HIGH_IRQ = 75, | ||
35 | + FSL_IMX7_GPIO7_LOW_IRQ = 76, | ||
36 | + FSL_IMX7_GPIO7_HIGH_IRQ = 77, | ||
37 | + | ||
38 | FSL_IMX7_WDOG1_IRQ = 78, | ||
39 | FSL_IMX7_WDOG2_IRQ = 79, | ||
40 | FSL_IMX7_WDOG3_IRQ = 10, | ||
41 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/hw/arm/fsl-imx7.c | ||
44 | +++ b/hw/arm/fsl-imx7.c | ||
45 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
46 | FSL_IMX7_GPIO7_ADDR, | ||
47 | }; | ||
48 | |||
49 | + static const int FSL_IMX7_GPIOn_LOW_IRQ[FSL_IMX7_NUM_GPIOS] = { | ||
50 | + FSL_IMX7_GPIO1_LOW_IRQ, | ||
51 | + FSL_IMX7_GPIO2_LOW_IRQ, | ||
52 | + FSL_IMX7_GPIO3_LOW_IRQ, | ||
53 | + FSL_IMX7_GPIO4_LOW_IRQ, | ||
54 | + FSL_IMX7_GPIO5_LOW_IRQ, | ||
55 | + FSL_IMX7_GPIO6_LOW_IRQ, | ||
56 | + FSL_IMX7_GPIO7_LOW_IRQ, | ||
57 | + }; | ||
58 | + | ||
59 | + static const int FSL_IMX7_GPIOn_HIGH_IRQ[FSL_IMX7_NUM_GPIOS] = { | ||
60 | + FSL_IMX7_GPIO1_HIGH_IRQ, | ||
61 | + FSL_IMX7_GPIO2_HIGH_IRQ, | ||
62 | + FSL_IMX7_GPIO3_HIGH_IRQ, | ||
63 | + FSL_IMX7_GPIO4_HIGH_IRQ, | ||
64 | + FSL_IMX7_GPIO5_HIGH_IRQ, | ||
65 | + FSL_IMX7_GPIO6_HIGH_IRQ, | ||
66 | + FSL_IMX7_GPIO7_HIGH_IRQ, | ||
67 | + }; | ||
68 | + | ||
69 | sysbus_realize(SYS_BUS_DEVICE(&s->gpio[i]), &error_abort); | ||
70 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0, FSL_IMX7_GPIOn_ADDR[i]); | ||
71 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0, | ||
72 | + FSL_IMX7_GPIOn_ADDR[i]); | ||
73 | + | ||
74 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 0, | ||
75 | + qdev_get_gpio_in(DEVICE(&s->a7mpcore), | ||
76 | + FSL_IMX7_GPIOn_LOW_IRQ[i])); | ||
77 | + | ||
78 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 1, | ||
79 | + qdev_get_gpio_in(DEVICE(&s->a7mpcore), | ||
80 | + FSL_IMX7_GPIOn_HIGH_IRQ[i])); | ||
18 | } | 81 | } |
19 | 82 | ||
20 | - object_property_add_link(obj, "ddr-ram", TYPE_MEMORY_REGION, | 83 | /* |
21 | - (Object **)&s->ddr_ram, | ||
22 | - qdev_prop_allow_set_link_before_realize, | ||
23 | - OBJ_PROP_LINK_UNREF_ON_RELEASE, &error_abort); | ||
24 | - | ||
25 | object_initialize(&s->gic, sizeof(s->gic), gic_class_name()); | ||
26 | qdev_set_parent_bus(DEVICE(&s->gic), sysbus_get_default()); | ||
27 | |||
28 | @@ -XXX,XX +XXX,XX @@ static Property xlnx_zynqmp_props[] = { | ||
29 | DEFINE_PROP_STRING("boot-cpu", XlnxZynqMPState, boot_cpu), | ||
30 | DEFINE_PROP_BOOL("secure", XlnxZynqMPState, secure, false), | ||
31 | DEFINE_PROP_BOOL("has_rpu", XlnxZynqMPState, has_rpu, false), | ||
32 | + DEFINE_PROP_LINK("ddr-ram", XlnxZynqMPState, ddr_ram, TYPE_MEMORY_REGION, | ||
33 | + MemoryRegion *), | ||
34 | DEFINE_PROP_END_OF_LIST() | ||
35 | }; | ||
36 | |||
37 | -- | 84 | -- |
38 | 2.7.4 | 85 | 2.25.1 |
39 | |||
40 | diff view generated by jsdifflib |
1 | From: Fam Zheng <famz@redhat.com> | 1 | From: Stephen Longfield <slongfield@google.com> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Fam Zheng <famz@redhat.com> | 3 | Size is used at lines 1088/1188 for the loop, which reads the last 4 |
4 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 4 | bytes from the crc_ptr so it does need to get increased, however it |
5 | Message-id: 20170905131149.10669-2-famz@redhat.com | 5 | shouldn't be increased before the buffer is passed to CRC computation, |
6 | or the crc32 function will access uninitialized memory. | ||
7 | |||
8 | This was pointed out to me by clg@kaod.org during the code review of | ||
9 | a similar patch to hw/net/ftgmac100.c | ||
10 | |||
11 | Change-Id: Ib0464303b191af1e28abeb2f5105eb25aadb5e9b | ||
12 | Signed-off-by: Stephen Longfield <slongfield@google.com> | ||
13 | Reviewed-by: Patrick Venture <venture@google.com> | ||
14 | Message-id: 20221221183202.3788132-1-slongfield@google.com | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 17 | --- |
9 | hw/arm/armv7m.c | 8 ++------ | 18 | hw/net/imx_fec.c | 8 ++++---- |
10 | 1 file changed, 2 insertions(+), 6 deletions(-) | 19 | 1 file changed, 4 insertions(+), 4 deletions(-) |
11 | 20 | ||
12 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | 21 | diff --git a/hw/net/imx_fec.c b/hw/net/imx_fec.c |
13 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/arm/armv7m.c | 23 | --- a/hw/net/imx_fec.c |
15 | +++ b/hw/arm/armv7m.c | 24 | +++ b/hw/net/imx_fec.c |
16 | @@ -XXX,XX +XXX,XX @@ static void bitband_init(Object *obj) | 25 | @@ -XXX,XX +XXX,XX @@ static ssize_t imx_fec_receive(NetClientState *nc, const uint8_t *buf, |
17 | BitBandState *s = BITBAND(obj); | 26 | return 0; |
18 | SysBusDevice *dev = SYS_BUS_DEVICE(obj); | 27 | } |
19 | 28 | ||
20 | - object_property_add_link(obj, "source-memory", | 29 | - /* 4 bytes for the CRC. */ |
21 | - TYPE_MEMORY_REGION, | 30 | - size += 4; |
22 | - (Object **)&s->source_memory, | 31 | crc = cpu_to_be32(crc32(~0, buf, size)); |
23 | - qdev_prop_allow_set_link_before_realize, | 32 | + /* Increase size by 4, loop below reads the last 4 bytes from crc_ptr. */ |
24 | - OBJ_PROP_LINK_UNREF_ON_RELEASE, | 33 | + size += 4; |
25 | - &error_abort); | 34 | crc_ptr = (uint8_t *) &crc; |
26 | memory_region_init_io(&s->iomem, obj, &bitband_ops, s, | 35 | |
27 | "bitband", 0x02000000); | 36 | /* Huge frames are truncated. */ |
28 | sysbus_init_mmio(dev, &s->iomem); | 37 | @@ -XXX,XX +XXX,XX @@ static ssize_t imx_enet_receive(NetClientState *nc, const uint8_t *buf, |
29 | @@ -XXX,XX +XXX,XX @@ void armv7m_load_kernel(ARMCPU *cpu, const char *kernel_filename, int mem_size) | 38 | return 0; |
30 | 39 | } | |
31 | static Property bitband_properties[] = { | 40 | |
32 | DEFINE_PROP_UINT32("base", BitBandState, base, 0), | 41 | - /* 4 bytes for the CRC. */ |
33 | + DEFINE_PROP_LINK("source-memory", BitBandState, source_memory, | 42 | - size += 4; |
34 | + TYPE_MEMORY_REGION, MemoryRegion *), | 43 | crc = cpu_to_be32(crc32(~0, buf, size)); |
35 | DEFINE_PROP_END_OF_LIST(), | 44 | + /* Increase size by 4, loop below reads the last 4 bytes from crc_ptr. */ |
36 | }; | 45 | + size += 4; |
37 | 46 | crc_ptr = (uint8_t *) &crc; | |
47 | |||
48 | if (shift16) { | ||
38 | -- | 49 | -- |
39 | 2.7.4 | 50 | 2.25.1 |
40 | |||
41 | diff view generated by jsdifflib |