1
Second ARM pull request of this week; this one has my next
1
target-arm queue. This has the "plumb txattrs through various
2
set of v8M patches and a handful of more minor stuff from
2
bits of exec.c" patches, and a collection of bug fixes from
3
other people.
3
various people.
4
4
5
thanks
5
thanks
6
-- PMM
6
-- PMM
7
7
8
The following changes since commit 8ee5f9b3ecc94e3eb7a8235f4b2c3ec9024807f6:
9
8
10
Merge remote-tracking branch 'remotes/kevin/tags/for-upstream' into staging (2017-09-07 10:45:18 +0100)
11
9
12
are available in the git repository at:
10
The following changes since commit a3ac12fba028df90f7b3dbec924995c126c41022:
13
11
14
git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20170907
12
Merge remote-tracking branch 'remotes/ehabkost/tags/numa-next-pull-request' into staging (2018-05-31 11:12:36 +0100)
15
13
16
for you to fetch changes up to c99a55d38dd5b5131f3fcbbaf41828a09ee62544:
14
are available in the Git repository at:
17
15
18
target/arm: Add Jazelle feature (2017-09-07 13:54:55 +0100)
16
git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20180531
17
18
for you to fetch changes up to 49d1dca0520ea71bc21867fab6647f474fcf857b:
19
20
KVM: GIC: Fix memory leak due to calling kvm_init_irq_routing twice (2018-05-31 14:52:53 +0100)
19
21
20
----------------------------------------------------------------
22
----------------------------------------------------------------
21
target-arm:
23
target-arm queue:
22
* cleanups converting to DEFINE_PROP_LINK
24
* target/arm: Honour FPCR.FZ in FRECPX
23
* allwinner-a10: mark as not user-creatable
25
* MAINTAINERS: Add entries for newer MPS2 boards and devices
24
* initial patches working towards ARMv8M support
26
* hw/intc/arm_gicv3: Fix APxR<n> register dispatching
25
* implement generating aborts on memory transaction failures
27
* arm_gicv3_kvm: fix bug in writing zero bits back to the in-kernel
26
* make BXJ behave correctly (ie not UNDEF) on ARMv6-and-later
28
GIC state
29
* tcg: Fix helper function vs host abi for float16
30
* arm: fix qemu crash on startup with -bios option
31
* arm: fix malloc type mismatch
32
* xlnx-zdma: Correct mem leaks and memset to zero on desc unaligned errors
33
* Correct CPACR reset value for v7 cores
34
* memory.h: Improve IOMMU related documentation
35
* exec: Plumb transaction attributes through various functions in
36
preparation for allowing IOMMUs to see them
37
* vmstate.h: Provide VMSTATE_BOOL_SUB_ARRAY
38
* ARM: ACPI: Fix use-after-free due to memory realloc
39
* KVM: GIC: Fix memory leak due to calling kvm_init_irq_routing twice
27
40
28
----------------------------------------------------------------
41
----------------------------------------------------------------
29
Fam Zheng (6):
42
Francisco Iglesias (1):
30
armv7m: Convert bitband.source-memory to DEFINE_PROP_LINK
43
xlnx-zdma: Correct mem leaks and memset to zero on desc unaligned errors
31
armv7m: Convert armv7m.memory to DEFINE_PROP_LINK
32
gicv3: Convert to DEFINE_PROP_LINK
33
xlnx_zynqmp: Convert to DEFINE_PROP_LINK
34
xilinx_axienet: Convert to DEFINE_PROP_LINK
35
xilinx_axidma: Convert to DEFINE_PROP_LINK
36
44
37
Peter Maydell (23):
45
Igor Mammedov (1):
38
target/arm: Implement ARMv8M's PMSAv8 registers
46
arm: fix qemu crash on startup with -bios option
39
target/arm: Implement new PMSAv8 behaviour
40
target/arm: Add state field, feature bit and migration for v8M secure state
41
target/arm: Register second AddressSpace for secure v8M CPUs
42
target/arm: Add MMU indexes for secure v8M
43
target/arm: Make BASEPRI register banked for v8M
44
target/arm: Make PRIMASK register banked for v8M
45
target/arm: Make FAULTMASK register banked for v8M
46
target/arm: Make CONTROL register banked for v8M
47
nvic: Add NS alias SCS region
48
target/arm: Make VTOR register banked for v8M
49
target/arm: Make MPU_MAIR0, MPU_MAIR1 registers banked for v8M
50
target/arm: Make MPU_RBAR, MPU_RLAR banked for v8M
51
target/arm: Make MPU_RNR register banked for v8M
52
target/arm: Make MPU_CTRL register banked for v8M
53
target/arm: Make CCR register banked for v8M
54
target/arm: Make MMFAR banked for v8M
55
target/arm: Make CFSR register banked for v8M
56
target/arm: Move regime_is_secure() to target/arm/internals.h
57
target/arm: Implement BXNS, and banked stack pointers
58
boards.h: Define new flag ignore_memory_transaction_failures
59
hw/arm: Set ignore_memory_transaction_failures for most ARM boards
60
target/arm: Implement new do_transaction_failed hook
61
47
62
Portia Stephens (1):
48
Jan Kiszka (1):
63
target/arm: Add Jazelle feature
49
hw/intc/arm_gicv3: Fix APxR<n> register dispatching
64
50
65
Thomas Huth (1):
51
Paolo Bonzini (1):
66
hw/arm/allwinner-a10: Mark the allwinner-a10 device with user_creatable = false
52
arm: fix malloc type mismatch
67
53
68
include/hw/boards.h | 11 ++
54
Peter Maydell (17):
69
include/hw/intc/armv7m_nvic.h | 1 +
55
target/arm: Honour FPCR.FZ in FRECPX
70
include/qom/cpu.h | 7 +-
56
MAINTAINERS: Add entries for newer MPS2 boards and devices
71
target/arm/cpu.h | 101 ++++++++++++--
57
Correct CPACR reset value for v7 cores
72
target/arm/helper.h | 2 +
58
memory.h: Improve IOMMU related documentation
73
target/arm/internals.h | 36 +++++
59
Make tb_invalidate_phys_addr() take a MemTxAttrs argument
74
target/arm/translate.h | 1 +
60
Make address_space_translate{, _cached}() take a MemTxAttrs argument
75
hw/arm/allwinner-a10.c | 2 +
61
Make address_space_map() take a MemTxAttrs argument
76
hw/arm/armv7m.c | 16 +--
62
Make address_space_access_valid() take a MemTxAttrs argument
77
hw/arm/aspeed.c | 3 +
63
Make flatview_extend_translation() take a MemTxAttrs argument
78
hw/arm/collie.c | 1 +
64
Make memory_region_access_valid() take a MemTxAttrs argument
79
hw/arm/cubieboard.c | 1 +
65
Make MemoryRegion valid.accepts callback take a MemTxAttrs argument
80
hw/arm/digic_boards.c | 1 +
66
Make flatview_access_valid() take a MemTxAttrs argument
81
hw/arm/exynos4_boards.c | 2 +
67
Make flatview_translate() take a MemTxAttrs argument
82
hw/arm/gumstix.c | 2 +
68
Make address_space_get_iotlb_entry() take a MemTxAttrs argument
83
hw/arm/highbank.c | 2 +
69
Make flatview_do_translate() take a MemTxAttrs argument
84
hw/arm/imx25_pdk.c | 1 +
70
Make address_space_translate_iommu take a MemTxAttrs argument
85
hw/arm/integratorcp.c | 1 +
71
vmstate.h: Provide VMSTATE_BOOL_SUB_ARRAY
86
hw/arm/kzm.c | 1 +
87
hw/arm/mainstone.c | 1 +
88
hw/arm/musicpal.c | 1 +
89
hw/arm/netduino2.c | 1 +
90
hw/arm/nseries.c | 2 +
91
hw/arm/omap_sx1.c | 2 +
92
hw/arm/palm.c | 1 +
93
hw/arm/raspi.c | 1 +
94
hw/arm/realview.c | 4 +
95
hw/arm/sabrelite.c | 1 +
96
hw/arm/spitz.c | 4 +
97
hw/arm/stellaris.c | 2 +
98
hw/arm/tosa.c | 1 +
99
hw/arm/versatilepb.c | 2 +
100
hw/arm/vexpress.c | 1 +
101
hw/arm/xilinx_zynq.c | 1 +
102
hw/arm/xlnx-ep108.c | 2 +
103
hw/arm/xlnx-zynqmp.c | 7 +-
104
hw/arm/z2.c | 1 +
105
hw/dma/xilinx_axidma.c | 16 +--
106
hw/intc/arm_gicv3_its_kvm.c | 19 +--
107
hw/intc/armv7m_nvic.c | 291 ++++++++++++++++++++++++++++++++------
108
hw/net/xilinx_axienet.c | 16 +--
109
qom/cpu.c | 16 +++
110
target/arm/cpu.c | 88 +++++++++---
111
target/arm/helper.c | 315 +++++++++++++++++++++++++++++++++---------
112
target/arm/machine.c | 105 ++++++++++++--
113
target/arm/op_helper.c | 43 ++++++
114
target/arm/translate.c | 54 +++++++-
115
scripts/device-crash-test | 1 -
116
48 files changed, 978 insertions(+), 213 deletions(-)
117
72
73
Richard Henderson (1):
74
tcg: Fix helper function vs host abi for float16
75
76
Shannon Zhao (3):
77
arm_gicv3_kvm: increase clroffset accordingly
78
ARM: ACPI: Fix use-after-free due to memory realloc
79
KVM: GIC: Fix memory leak due to calling kvm_init_irq_routing twice
80
81
include/exec/exec-all.h | 5 +-
82
include/exec/helper-head.h | 2 +-
83
include/exec/memory-internal.h | 3 +-
84
include/exec/memory.h | 128 +++++++++++++++++++++++++++++++++++------
85
include/migration/vmstate.h | 3 +
86
include/sysemu/dma.h | 6 +-
87
accel/tcg/translate-all.c | 4 +-
88
exec.c | 95 ++++++++++++++++++------------
89
hw/arm/boot.c | 18 +++---
90
hw/arm/virt-acpi-build.c | 20 +++++--
91
hw/dma/xlnx-zdma.c | 10 +++-
92
hw/hppa/dino.c | 3 +-
93
hw/intc/arm_gic_kvm.c | 1 -
94
hw/intc/arm_gicv3_cpuif.c | 12 ++--
95
hw/intc/arm_gicv3_kvm.c | 2 +-
96
hw/nvram/fw_cfg.c | 12 ++--
97
hw/s390x/s390-pci-inst.c | 3 +-
98
hw/scsi/esp.c | 3 +-
99
hw/vfio/common.c | 3 +-
100
hw/virtio/vhost.c | 3 +-
101
hw/xen/xen_pt_msi.c | 3 +-
102
memory.c | 12 ++--
103
memory_ldst.inc.c | 18 +++---
104
target/arm/gdbstub.c | 3 +-
105
target/arm/helper-a64.c | 41 +++++++------
106
target/arm/helper.c | 90 ++++++++++++++++-------------
107
target/ppc/mmu-hash64.c | 3 +-
108
target/riscv/helper.c | 2 +-
109
target/s390x/diag.c | 6 +-
110
target/s390x/excp_helper.c | 3 +-
111
target/s390x/mmu_helper.c | 3 +-
112
target/s390x/sigp.c | 3 +-
113
target/xtensa/op_helper.c | 3 +-
114
MAINTAINERS | 9 ++-
115
34 files changed, 353 insertions(+), 182 deletions(-)
116
diff view generated by jsdifflib
Deleted patch
1
From: Fam Zheng <famz@redhat.com>
2
1
3
Signed-off-by: Fam Zheng <famz@redhat.com>
4
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
5
Message-id: 20170905131149.10669-2-famz@redhat.com
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
---
9
hw/arm/armv7m.c | 8 ++------
10
1 file changed, 2 insertions(+), 6 deletions(-)
11
12
diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c
13
index XXXXXXX..XXXXXXX 100644
14
--- a/hw/arm/armv7m.c
15
+++ b/hw/arm/armv7m.c
16
@@ -XXX,XX +XXX,XX @@ static void bitband_init(Object *obj)
17
BitBandState *s = BITBAND(obj);
18
SysBusDevice *dev = SYS_BUS_DEVICE(obj);
19
20
- object_property_add_link(obj, "source-memory",
21
- TYPE_MEMORY_REGION,
22
- (Object **)&s->source_memory,
23
- qdev_prop_allow_set_link_before_realize,
24
- OBJ_PROP_LINK_UNREF_ON_RELEASE,
25
- &error_abort);
26
memory_region_init_io(&s->iomem, obj, &bitband_ops, s,
27
"bitband", 0x02000000);
28
sysbus_init_mmio(dev, &s->iomem);
29
@@ -XXX,XX +XXX,XX @@ void armv7m_load_kernel(ARMCPU *cpu, const char *kernel_filename, int mem_size)
30
31
static Property bitband_properties[] = {
32
DEFINE_PROP_UINT32("base", BitBandState, base, 0),
33
+ DEFINE_PROP_LINK("source-memory", BitBandState, source_memory,
34
+ TYPE_MEMORY_REGION, MemoryRegion *),
35
DEFINE_PROP_END_OF_LIST(),
36
};
37
38
--
39
2.7.4
40
41
diff view generated by jsdifflib
1
Make the CONTROL register banked if v8M security extensions are enabled.
1
The FRECPX instructions should (like most other floating point operations)
2
honour the FPCR.FZ bit which specifies whether input denormals should
3
be flushed to zero (or FZ16 for the half-precision version).
4
We forgot to implement this, which doesn't affect the results (since
5
the calculation doesn't actually care about the mantissa bits) but did
6
mean we were failing to set the FPSR.IDC bit.
2
7
3
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
Message-id: 1503414539-28762-10-git-send-email-peter.maydell@linaro.org
10
Message-id: 20180521172712.19930-1-peter.maydell@linaro.org
6
---
11
---
7
target/arm/cpu.h | 5 +++--
12
target/arm/helper-a64.c | 6 ++++++
8
target/arm/helper.c | 21 +++++++++++----------
13
1 file changed, 6 insertions(+)
9
target/arm/machine.c | 3 ++-
10
target/arm/translate.c | 2 +-
11
4 files changed, 17 insertions(+), 14 deletions(-)
12
14
13
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
15
diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c
14
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
15
--- a/target/arm/cpu.h
17
--- a/target/arm/helper-a64.c
16
+++ b/target/arm/cpu.h
18
+++ b/target/arm/helper-a64.c
17
@@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState {
19
@@ -XXX,XX +XXX,XX @@ float16 HELPER(frecpx_f16)(float16 a, void *fpstp)
18
uint32_t other_sp;
20
return nan;
19
uint32_t vecbase;
20
uint32_t basepri[2];
21
- uint32_t control;
22
+ uint32_t control[2];
23
uint32_t ccr; /* Configuration and Control */
24
uint32_t cfsr; /* Configurable Fault Status */
25
uint32_t hfsr; /* HardFault Status */
26
@@ -XXX,XX +XXX,XX @@ static inline bool arm_v7m_is_handler_mode(CPUARMState *env)
27
static inline int arm_current_el(CPUARMState *env)
28
{
29
if (arm_feature(env, ARM_FEATURE_M)) {
30
- return arm_v7m_is_handler_mode(env) || !(env->v7m.control & 1);
31
+ return arm_v7m_is_handler_mode(env) ||
32
+ !(env->v7m.control[env->v7m.secure] & 1);
33
}
21
}
34
22
35
if (is_a64(env)) {
23
+ a = float16_squash_input_denormal(a, fpst);
36
diff --git a/target/arm/helper.c b/target/arm/helper.c
24
+
37
index XXXXXXX..XXXXXXX 100644
25
val16 = float16_val(a);
38
--- a/target/arm/helper.c
26
sbit = 0x8000 & val16;
39
+++ b/target/arm/helper.c
27
exp = extract32(val16, 10, 5);
40
@@ -XXX,XX +XXX,XX @@ static uint32_t v7m_pop(CPUARMState *env)
28
@@ -XXX,XX +XXX,XX @@ float32 HELPER(frecpx_f32)(float32 a, void *fpstp)
41
static void switch_v7m_sp(CPUARMState *env, bool new_spsel)
29
return nan;
42
{
43
uint32_t tmp;
44
- bool old_spsel = env->v7m.control & R_V7M_CONTROL_SPSEL_MASK;
45
+ uint32_t old_control = env->v7m.control[env->v7m.secure];
46
+ bool old_spsel = old_control & R_V7M_CONTROL_SPSEL_MASK;
47
48
if (old_spsel != new_spsel) {
49
tmp = env->v7m.other_sp;
50
env->v7m.other_sp = env->regs[13];
51
env->regs[13] = tmp;
52
53
- env->v7m.control = deposit32(env->v7m.control,
54
+ env->v7m.control[env->v7m.secure] = deposit32(old_control,
55
R_V7M_CONTROL_SPSEL_SHIFT,
56
R_V7M_CONTROL_SPSEL_LENGTH, new_spsel);
57
}
30
}
58
@@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs)
31
32
+ a = float32_squash_input_denormal(a, fpst);
33
+
34
val32 = float32_val(a);
35
sbit = 0x80000000ULL & val32;
36
exp = extract32(val32, 23, 8);
37
@@ -XXX,XX +XXX,XX @@ float64 HELPER(frecpx_f64)(float64 a, void *fpstp)
38
return nan;
59
}
39
}
60
40
61
lr = 0xfffffff1;
41
+ a = float64_squash_input_denormal(a, fpst);
62
- if (env->v7m.control & R_V7M_CONTROL_SPSEL_MASK) {
42
+
63
+ if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_SPSEL_MASK) {
43
val64 = float64_val(a);
64
lr |= 4;
44
sbit = 0x8000000000000000ULL & val64;
65
}
45
exp = extract64(float64_val(a), 52, 11);
66
if (!arm_v7m_is_handler_mode(env)) {
67
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg)
68
return xpsr_read(env) & mask;
69
break;
70
case 20: /* CONTROL */
71
- return env->v7m.control;
72
+ return env->v7m.control[env->v7m.secure];
73
}
74
75
if (el == 0) {
76
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg)
77
78
switch (reg) {
79
case 8: /* MSP */
80
- return (env->v7m.control & R_V7M_CONTROL_SPSEL_MASK) ?
81
+ return (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_SPSEL_MASK) ?
82
env->v7m.other_sp : env->regs[13];
83
case 9: /* PSP */
84
- return (env->v7m.control & R_V7M_CONTROL_SPSEL_MASK) ?
85
+ return (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_SPSEL_MASK) ?
86
env->regs[13] : env->v7m.other_sp;
87
case 16: /* PRIMASK */
88
return env->v7m.primask[env->v7m.secure];
89
@@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val)
90
}
91
break;
92
case 8: /* MSP */
93
- if (env->v7m.control & R_V7M_CONTROL_SPSEL_MASK) {
94
+ if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_SPSEL_MASK) {
95
env->v7m.other_sp = val;
96
} else {
97
env->regs[13] = val;
98
}
99
break;
100
case 9: /* PSP */
101
- if (env->v7m.control & R_V7M_CONTROL_SPSEL_MASK) {
102
+ if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_SPSEL_MASK) {
103
env->regs[13] = val;
104
} else {
105
env->v7m.other_sp = val;
106
@@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val)
107
if (!arm_v7m_is_handler_mode(env)) {
108
switch_v7m_sp(env, (val & R_V7M_CONTROL_SPSEL_MASK) != 0);
109
}
110
- env->v7m.control &= ~R_V7M_CONTROL_NPRIV_MASK;
111
- env->v7m.control |= val & R_V7M_CONTROL_NPRIV_MASK;
112
+ env->v7m.control[env->v7m.secure] &= ~R_V7M_CONTROL_NPRIV_MASK;
113
+ env->v7m.control[env->v7m.secure] |= val & R_V7M_CONTROL_NPRIV_MASK;
114
break;
115
default:
116
qemu_log_mask(LOG_GUEST_ERROR, "Attempt to write unknown special"
117
diff --git a/target/arm/machine.c b/target/arm/machine.c
118
index XXXXXXX..XXXXXXX 100644
119
--- a/target/arm/machine.c
120
+++ b/target/arm/machine.c
121
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = {
122
.fields = (VMStateField[]) {
123
VMSTATE_UINT32(env.v7m.vecbase, ARMCPU),
124
VMSTATE_UINT32(env.v7m.basepri[M_REG_NS], ARMCPU),
125
- VMSTATE_UINT32(env.v7m.control, ARMCPU),
126
+ VMSTATE_UINT32(env.v7m.control[M_REG_NS], ARMCPU),
127
VMSTATE_UINT32(env.v7m.ccr, ARMCPU),
128
VMSTATE_UINT32(env.v7m.cfsr, ARMCPU),
129
VMSTATE_UINT32(env.v7m.hfsr, ARMCPU),
130
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_security = {
131
VMSTATE_UINT32(env.v7m.basepri[M_REG_S], ARMCPU),
132
VMSTATE_UINT32(env.v7m.primask[M_REG_S], ARMCPU),
133
VMSTATE_UINT32(env.v7m.faultmask[M_REG_S], ARMCPU),
134
+ VMSTATE_UINT32(env.v7m.control[M_REG_S], ARMCPU),
135
VMSTATE_END_OF_LIST()
136
}
137
};
138
diff --git a/target/arm/translate.c b/target/arm/translate.c
139
index XXXXXXX..XXXXXXX 100644
140
--- a/target/arm/translate.c
141
+++ b/target/arm/translate.c
142
@@ -XXX,XX +XXX,XX @@ void arm_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf,
143
if (xpsr & XPSR_EXCP) {
144
mode = "handler";
145
} else {
146
- if (env->v7m.control & R_V7M_CONTROL_NPRIV_MASK) {
147
+ if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_NPRIV_MASK) {
148
mode = "unpriv-thread";
149
} else {
150
mode = "priv-thread";
151
--
46
--
152
2.7.4
47
2.17.1
153
48
154
49
diff view generated by jsdifflib
1
Implement the new do_transaction_failed hook for ARM, which should
1
Add entries to MAINTAINERS to cover the newer MPS2 boards and
2
cause the CPU to take a prefetch abort or data abort.
2
the new devices they use.
3
3
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
Message-id: 20180518153157.14899-1-peter.maydell@linaro.org
6
Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com>
7
Message-id: 1504626814-23124-4-git-send-email-peter.maydell@linaro.org
8
---
6
---
9
target/arm/internals.h | 10 ++++++++++
7
MAINTAINERS | 9 +++++++--
10
target/arm/cpu.c | 1 +
8
1 file changed, 7 insertions(+), 2 deletions(-)
11
target/arm/op_helper.c | 43 +++++++++++++++++++++++++++++++++++++++++++
12
3 files changed, 54 insertions(+)
13
9
14
diff --git a/target/arm/internals.h b/target/arm/internals.h
10
diff --git a/MAINTAINERS b/MAINTAINERS
15
index XXXXXXX..XXXXXXX 100644
11
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/internals.h
12
--- a/MAINTAINERS
17
+++ b/target/arm/internals.h
13
+++ b/MAINTAINERS
18
@@ -XXX,XX +XXX,XX @@ void arm_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr,
14
@@ -XXX,XX +XXX,XX @@ F: hw/timer/cmsdk-apb-timer.c
19
MMUAccessType access_type,
15
F: include/hw/timer/cmsdk-apb-timer.h
20
int mmu_idx, uintptr_t retaddr);
16
F: hw/char/cmsdk-apb-uart.c
21
17
F: include/hw/char/cmsdk-apb-uart.h
22
+/* arm_cpu_do_transaction_failed: handle a memory system error response
18
+F: hw/misc/tz-ppc.c
23
+ * (eg "no device/memory present at address") by raising an external abort
19
+F: include/hw/misc/tz-ppc.h
24
+ * exception
20
25
+ */
21
ARM cores
26
+void arm_cpu_do_transaction_failed(CPUState *cs, hwaddr physaddr,
22
M: Peter Maydell <peter.maydell@linaro.org>
27
+ vaddr addr, unsigned size,
23
@@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org>
28
+ MMUAccessType access_type,
24
L: qemu-arm@nongnu.org
29
+ int mmu_idx, MemTxAttrs attrs,
25
S: Maintained
30
+ MemTxResult response, uintptr_t retaddr);
26
F: hw/arm/mps2.c
31
+
27
-F: hw/misc/mps2-scc.c
32
/* Call the EL change hook if one has been registered */
28
-F: include/hw/misc/mps2-scc.h
33
static inline void arm_call_el_change_hook(ARMCPU *cpu)
29
+F: hw/arm/mps2-tz.c
34
{
30
+F: hw/misc/mps2-*.c
35
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
31
+F: include/hw/misc/mps2-*.h
36
index XXXXXXX..XXXXXXX 100644
32
+F: hw/arm/iotkit.c
37
--- a/target/arm/cpu.c
33
+F: include/hw/arm/iotkit.h
38
+++ b/target/arm/cpu.c
34
39
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_class_init(ObjectClass *oc, void *data)
35
Musicpal
40
#else
36
M: Jan Kiszka <jan.kiszka@web.de>
41
cc->do_interrupt = arm_cpu_do_interrupt;
42
cc->do_unaligned_access = arm_cpu_do_unaligned_access;
43
+ cc->do_transaction_failed = arm_cpu_do_transaction_failed;
44
cc->get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug;
45
cc->asidx_from_attrs = arm_asidx_from_attrs;
46
cc->vmsd = &vmstate_arm_cpu;
47
diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c
48
index XXXXXXX..XXXXXXX 100644
49
--- a/target/arm/op_helper.c
50
+++ b/target/arm/op_helper.c
51
@@ -XXX,XX +XXX,XX @@ void arm_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr,
52
deliver_fault(cpu, vaddr, access_type, fsr, fsc, &fi);
53
}
54
55
+/* arm_cpu_do_transaction_failed: handle a memory system error response
56
+ * (eg "no device/memory present at address") by raising an external abort
57
+ * exception
58
+ */
59
+void arm_cpu_do_transaction_failed(CPUState *cs, hwaddr physaddr,
60
+ vaddr addr, unsigned size,
61
+ MMUAccessType access_type,
62
+ int mmu_idx, MemTxAttrs attrs,
63
+ MemTxResult response, uintptr_t retaddr)
64
+{
65
+ ARMCPU *cpu = ARM_CPU(cs);
66
+ CPUARMState *env = &cpu->env;
67
+ uint32_t fsr, fsc;
68
+ ARMMMUFaultInfo fi = {};
69
+ ARMMMUIdx arm_mmu_idx = core_to_arm_mmu_idx(env, mmu_idx);
70
+
71
+ if (retaddr) {
72
+ /* now we have a real cpu fault */
73
+ cpu_restore_state(cs, retaddr);
74
+ }
75
+
76
+ /* The EA bit in syndromes and fault status registers is an
77
+ * IMPDEF classification of external aborts. ARM implementations
78
+ * usually use this to indicate AXI bus Decode error (0) or
79
+ * Slave error (1); in QEMU we follow that.
80
+ */
81
+ fi.ea = (response != MEMTX_DECODE_ERROR);
82
+
83
+ /* The fault status register format depends on whether we're using
84
+ * the LPAE long descriptor format, or the short descriptor format.
85
+ */
86
+ if (arm_s1_regime_using_lpae_format(env, arm_mmu_idx)) {
87
+ /* long descriptor form, STATUS 0b010000: synchronous ext abort */
88
+ fsr = (fi.ea << 12) | (1 << 9) | 0x10;
89
+ } else {
90
+ /* short descriptor form, FSR 0b01000 : synchronous ext abort */
91
+ fsr = (fi.ea << 12) | 0x8;
92
+ }
93
+ fsc = 0x10;
94
+
95
+ deliver_fault(cpu, addr, access_type, fsr, fsc, &fi);
96
+}
97
+
98
#endif /* !defined(CONFIG_USER_ONLY) */
99
100
uint32_t HELPER(add_setq)(CPUARMState *env, uint32_t a, uint32_t b)
101
--
37
--
102
2.7.4
38
2.17.1
103
39
104
40
diff view generated by jsdifflib
1
From: Fam Zheng <famz@redhat.com>
1
From: Jan Kiszka <jan.kiszka@siemens.com>
2
2
3
Signed-off-by: Fam Zheng <famz@redhat.com>
3
There was a nasty flip in identifying which register group an access is
4
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
4
targeting. The issue caused spuriously raised priorities of the guest
5
Message-id: 20170905131149.10669-6-famz@redhat.com
5
when handing CPUs over in the Jailhouse hypervisor.
6
7
Cc: qemu-stable@nongnu.org
8
Signed-off-by: Jan Kiszka <jan.kiszka@siemens.com>
9
Message-id: 28b927d3-da58-bce4-cc13-bfec7f9b1cb9@siemens.com
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
---
12
---
9
hw/net/xilinx_axienet.c | 16 ++++------------
13
hw/intc/arm_gicv3_cpuif.c | 12 ++++++------
10
1 file changed, 4 insertions(+), 12 deletions(-)
14
1 file changed, 6 insertions(+), 6 deletions(-)
11
15
12
diff --git a/hw/net/xilinx_axienet.c b/hw/net/xilinx_axienet.c
16
diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c
13
index XXXXXXX..XXXXXXX 100644
17
index XXXXXXX..XXXXXXX 100644
14
--- a/hw/net/xilinx_axienet.c
18
--- a/hw/intc/arm_gicv3_cpuif.c
15
+++ b/hw/net/xilinx_axienet.c
19
+++ b/hw/intc/arm_gicv3_cpuif.c
16
@@ -XXX,XX +XXX,XX @@ static void xilinx_enet_init(Object *obj)
20
@@ -XXX,XX +XXX,XX @@ static uint64_t icv_ap_read(CPUARMState *env, const ARMCPRegInfo *ri)
17
XilinxAXIEnet *s = XILINX_AXI_ENET(obj);
21
{
18
SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
22
GICv3CPUState *cs = icc_cs_from_env(env);
19
23
int regno = ri->opc2 & 3;
20
- object_property_add_link(obj, "axistream-connected", TYPE_STREAM_SLAVE,
24
- int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1NS;
21
- (Object **) &s->tx_data_dev,
25
+ int grp = (ri->crm & 1) ? GICV3_G1NS : GICV3_G0;
22
- qdev_prop_allow_set_link_before_realize,
26
uint64_t value = cs->ich_apr[grp][regno];
23
- OBJ_PROP_LINK_UNREF_ON_RELEASE,
27
24
- &error_abort);
28
trace_gicv3_icv_ap_read(ri->crm & 1, regno, gicv3_redist_affid(cs), value);
25
- object_property_add_link(obj, "axistream-control-connected",
29
@@ -XXX,XX +XXX,XX @@ static void icv_ap_write(CPUARMState *env, const ARMCPRegInfo *ri,
26
- TYPE_STREAM_SLAVE,
30
{
27
- (Object **) &s->tx_control_dev,
31
GICv3CPUState *cs = icc_cs_from_env(env);
28
- qdev_prop_allow_set_link_before_realize,
32
int regno = ri->opc2 & 3;
29
- OBJ_PROP_LINK_UNREF_ON_RELEASE,
33
- int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1NS;
30
- &error_abort);
34
+ int grp = (ri->crm & 1) ? GICV3_G1NS : GICV3_G0;
31
-
35
32
object_initialize(&s->rx_data_dev, sizeof(s->rx_data_dev),
36
trace_gicv3_icv_ap_write(ri->crm & 1, regno, gicv3_redist_affid(cs), value);
33
TYPE_XILINX_AXI_ENET_DATA_STREAM);
37
34
object_initialize(&s->rx_control_dev, sizeof(s->rx_control_dev),
38
@@ -XXX,XX +XXX,XX @@ static uint64_t icc_ap_read(CPUARMState *env, const ARMCPRegInfo *ri)
35
@@ -XXX,XX +XXX,XX @@ static Property xilinx_enet_properties[] = {
39
uint64_t value;
36
DEFINE_PROP_UINT32("rxmem", XilinxAXIEnet, c_rxmem, 0x1000),
40
37
DEFINE_PROP_UINT32("txmem", XilinxAXIEnet, c_txmem, 0x1000),
41
int regno = ri->opc2 & 3;
38
DEFINE_NIC_PROPERTIES(XilinxAXIEnet, conf),
42
- int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1;
39
+ DEFINE_PROP_LINK("axistream-connected", XilinxAXIEnet,
43
+ int grp = (ri->crm & 1) ? GICV3_G1 : GICV3_G0;
40
+ tx_data_dev, TYPE_STREAM_SLAVE, StreamSlave *),
44
41
+ DEFINE_PROP_LINK("axistream-control-connected", XilinxAXIEnet,
45
if (icv_access(env, grp == GICV3_G0 ? HCR_FMO : HCR_IMO)) {
42
+ tx_control_dev, TYPE_STREAM_SLAVE, StreamSlave *),
46
return icv_ap_read(env, ri);
43
DEFINE_PROP_END_OF_LIST(),
47
@@ -XXX,XX +XXX,XX @@ static void icc_ap_write(CPUARMState *env, const ARMCPRegInfo *ri,
44
};
48
GICv3CPUState *cs = icc_cs_from_env(env);
49
50
int regno = ri->opc2 & 3;
51
- int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1;
52
+ int grp = (ri->crm & 1) ? GICV3_G1 : GICV3_G0;
53
54
if (icv_access(env, grp == GICV3_G0 ? HCR_FMO : HCR_IMO)) {
55
icv_ap_write(env, ri, value);
56
@@ -XXX,XX +XXX,XX @@ static uint64_t ich_ap_read(CPUARMState *env, const ARMCPRegInfo *ri)
57
{
58
GICv3CPUState *cs = icc_cs_from_env(env);
59
int regno = ri->opc2 & 3;
60
- int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1NS;
61
+ int grp = (ri->crm & 1) ? GICV3_G1NS : GICV3_G0;
62
uint64_t value;
63
64
value = cs->ich_apr[grp][regno];
65
@@ -XXX,XX +XXX,XX @@ static void ich_ap_write(CPUARMState *env, const ARMCPRegInfo *ri,
66
{
67
GICv3CPUState *cs = icc_cs_from_env(env);
68
int regno = ri->opc2 & 3;
69
- int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1NS;
70
+ int grp = (ri->crm & 1) ? GICV3_G1NS : GICV3_G0;
71
72
trace_gicv3_ich_ap_write(ri->crm & 1, regno, gicv3_redist_affid(cs), value);
45
73
46
--
74
--
47
2.7.4
75
2.17.1
48
76
49
77
diff view generated by jsdifflib
1
From: Portia Stephens <portia.stephens@xilinx.com>
1
From: Shannon Zhao <zhaoshenglong@huawei.com>
2
2
3
This adds a feature bit indicating support of the (trivial) Jazelle
3
It forgot to increase clroffset during the loop. So it only clear the
4
implementation if ARM_FEATURE_V6 is set or if the processor is arm926
4
first 4 bytes.
5
or arm1026. This fixes the issue that any BXJ instruction will
6
result in an illegal_op. BXJ instructions will now check if the
7
architecture supports ARM_FEATURE_JAZELLE.
8
5
9
Signed-off-by: Portia Stephens <portia.stephens@xilinx.com>
6
Fixes: 367b9f527becdd20ddf116e17a3c0c2bbc486920
10
Reviewed-by: Alistair Francis <alistair.francis@xilinx.com>
7
Cc: qemu-stable@nongnu.org
11
Message-id: 20170905211232.11092-1-portia.stephens@xilinx.com
8
Signed-off-by: Shannon Zhao <zhaoshenglong@huawei.com>
12
[PMM: edited commit message and comment text a bit]
9
Reviewed-by: Eric Auger <eric.auger@redhat.com>
10
Message-id: 1527047633-12368-1-git-send-email-zhaoshenglong@huawei.com
13
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
11
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
14
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
15
---
13
---
16
target/arm/cpu.h | 1 +
14
hw/intc/arm_gicv3_kvm.c | 1 +
17
target/arm/cpu.c | 3 +++
15
1 file changed, 1 insertion(+)
18
target/arm/translate.c | 2 +-
19
3 files changed, 5 insertions(+), 1 deletion(-)
20
16
21
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
17
diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c
22
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
23
--- a/target/arm/cpu.h
19
--- a/hw/intc/arm_gicv3_kvm.c
24
+++ b/target/arm/cpu.h
20
+++ b/hw/intc/arm_gicv3_kvm.c
25
@@ -XXX,XX +XXX,XX @@ enum arm_features {
21
@@ -XXX,XX +XXX,XX @@ static void kvm_dist_putbmp(GICv3State *s, uint32_t offset,
26
ARM_FEATURE_PMU, /* has PMU support */
22
if (clroffset != 0) {
27
ARM_FEATURE_VBAR, /* has cp15 VBAR */
23
reg = 0;
28
ARM_FEATURE_M_SECURITY, /* M profile Security Extension */
24
kvm_gicd_access(s, clroffset, &reg, true);
29
+ ARM_FEATURE_JAZELLE, /* has (trivial) Jazelle implementation */
25
+ clroffset += 4;
30
};
31
32
static inline int arm_feature(CPUARMState *env, int feature)
33
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
34
index XXXXXXX..XXXXXXX 100644
35
--- a/target/arm/cpu.c
36
+++ b/target/arm/cpu.c
37
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
38
}
39
if (arm_feature(env, ARM_FEATURE_V6)) {
40
set_feature(env, ARM_FEATURE_V5);
41
+ set_feature(env, ARM_FEATURE_JAZELLE);
42
if (!arm_feature(env, ARM_FEATURE_M)) {
43
set_feature(env, ARM_FEATURE_AUXCR);
44
}
26
}
45
@@ -XXX,XX +XXX,XX @@ static void arm926_initfn(Object *obj)
27
reg = *gic_bmp_ptr32(bmp, irq);
46
set_feature(&cpu->env, ARM_FEATURE_VFP);
28
kvm_gicd_access(s, offset, &reg, true);
47
set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
48
set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
49
+ set_feature(&cpu->env, ARM_FEATURE_JAZELLE);
50
cpu->midr = 0x41069265;
51
cpu->reset_fpsid = 0x41011090;
52
cpu->ctr = 0x1dd20d2;
53
@@ -XXX,XX +XXX,XX @@ static void arm1026_initfn(Object *obj)
54
set_feature(&cpu->env, ARM_FEATURE_AUXCR);
55
set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
56
set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
57
+ set_feature(&cpu->env, ARM_FEATURE_JAZELLE);
58
cpu->midr = 0x4106a262;
59
cpu->reset_fpsid = 0x410110a0;
60
cpu->ctr = 0x1dd20d2;
61
diff --git a/target/arm/translate.c b/target/arm/translate.c
62
index XXXXXXX..XXXXXXX 100644
63
--- a/target/arm/translate.c
64
+++ b/target/arm/translate.c
65
@@ -XXX,XX +XXX,XX @@
66
#define ENABLE_ARCH_5 arm_dc_feature(s, ARM_FEATURE_V5)
67
/* currently all emulated v5 cores are also v5TE, so don't bother */
68
#define ENABLE_ARCH_5TE arm_dc_feature(s, ARM_FEATURE_V5)
69
-#define ENABLE_ARCH_5J 0
70
+#define ENABLE_ARCH_5J arm_dc_feature(s, ARM_FEATURE_JAZELLE)
71
#define ENABLE_ARCH_6 arm_dc_feature(s, ARM_FEATURE_V6)
72
#define ENABLE_ARCH_6K arm_dc_feature(s, ARM_FEATURE_V6K)
73
#define ENABLE_ARCH_6T2 arm_dc_feature(s, ARM_FEATURE_THUMB2)
74
--
29
--
75
2.7.4
30
2.17.1
76
31
77
32
diff view generated by jsdifflib
1
Implement the BXNS v8M instruction, which is like BX but will do a
1
From: Richard Henderson <richard.henderson@linaro.org>
2
jump-and-switch-to-NonSecure if the branch target address has bit 0
2
3
clear.
3
Depending on the host abi, float16, aka uint16_t, values are
4
4
passed and returned either zero-extended in the host register
5
This is the first piece of code which implements "switch to the
5
or with garbage at the top of the host register.
6
other security state", so the commit also includes the code to
6
7
switch the stack pointers around, which is the only complicated
7
The tcg code generator has so far been assuming garbage, as that
8
part of switching security state.
8
matches the x86 abi, but this is incorrect for other host abis.
9
9
Further, target/arm has so far been assuming zero-extended results,
10
BLXNS is more complicated than just "BXNS but set the link register",
10
so that it may store the 16-bit value into a 32-bit slot with the
11
so we leave it for a separate commit.
11
high 16-bits already clear.
12
12
13
Rectify both problems by mapping "f16" in the helper definition
14
to uint32_t instead of (a typedef for) uint16_t. This forces
15
the host compiler to assume garbage in the upper 16 bits on input
16
and to zero-extend the result on output.
17
18
Cc: qemu-stable@nongnu.org
19
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
20
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
21
Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com>
22
Message-id: 20180522175629.24932-1-richard.henderson@linaro.org
23
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
24
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
15
Message-id: 1503414539-28762-21-git-send-email-peter.maydell@linaro.org
16
---
25
---
17
target/arm/cpu.h | 13 +++++++++
26
include/exec/helper-head.h | 2 +-
18
target/arm/helper.h | 2 ++
27
target/arm/helper-a64.c | 35 +++++++++--------
19
target/arm/translate.h | 1 +
28
target/arm/helper.c | 80 +++++++++++++++++++-------------------
20
target/arm/helper.c | 79 ++++++++++++++++++++++++++++++++++++++++++++++++++
29
3 files changed, 59 insertions(+), 58 deletions(-)
21
target/arm/machine.c | 2 ++
30
22
target/arm/translate.c | 42 ++++++++++++++++++++++++++-
31
diff --git a/include/exec/helper-head.h b/include/exec/helper-head.h
23
6 files changed, 138 insertions(+), 1 deletion(-)
24
25
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
26
index XXXXXXX..XXXXXXX 100644
32
index XXXXXXX..XXXXXXX 100644
27
--- a/target/arm/cpu.h
33
--- a/include/exec/helper-head.h
28
+++ b/target/arm/cpu.h
34
+++ b/include/exec/helper-head.h
29
@@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState {
35
@@ -XXX,XX +XXX,XX @@
30
} cp15;
36
#define dh_ctype_int int
31
37
#define dh_ctype_i64 uint64_t
32
struct {
38
#define dh_ctype_s64 int64_t
33
+ /* M profile has up to 4 stack pointers:
39
-#define dh_ctype_f16 float16
34
+ * a Main Stack Pointer and a Process Stack Pointer for each
40
+#define dh_ctype_f16 uint32_t
35
+ * of the Secure and Non-Secure states. (If the CPU doesn't support
41
#define dh_ctype_f32 float32
36
+ * the security extension then it has only two SPs.)
42
#define dh_ctype_f64 float64
37
+ * In QEMU we always store the currently active SP in regs[13],
43
#define dh_ctype_ptr void *
38
+ * and the non-active SP for the current security state in
44
diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c
39
+ * v7m.other_sp. The stack pointers for the inactive security state
40
+ * are stored in other_ss_msp and other_ss_psp.
41
+ * switch_v7m_security_state() is responsible for rearranging them
42
+ * when we change security state.
43
+ */
44
uint32_t other_sp;
45
+ uint32_t other_ss_msp;
46
+ uint32_t other_ss_psp;
47
uint32_t vecbase[2];
48
uint32_t basepri[2];
49
uint32_t control[2];
50
diff --git a/target/arm/helper.h b/target/arm/helper.h
51
index XXXXXXX..XXXXXXX 100644
45
index XXXXXXX..XXXXXXX 100644
52
--- a/target/arm/helper.h
46
--- a/target/arm/helper-a64.c
53
+++ b/target/arm/helper.h
47
+++ b/target/arm/helper-a64.c
54
@@ -XXX,XX +XXX,XX @@ DEF_HELPER_1(cpsr_read, i32, env)
48
@@ -XXX,XX +XXX,XX @@ static inline uint32_t float_rel_to_flags(int res)
55
DEF_HELPER_3(v7m_msr, void, env, i32, i32)
49
return flags;
56
DEF_HELPER_2(v7m_mrs, i32, env, i32)
50
}
57
51
58
+DEF_HELPER_2(v7m_bxns, void, env, i32)
52
-uint64_t HELPER(vfp_cmph_a64)(float16 x, float16 y, void *fp_status)
59
+
53
+uint64_t HELPER(vfp_cmph_a64)(uint32_t x, uint32_t y, void *fp_status)
60
DEF_HELPER_4(access_check_cp_reg, void, env, ptr, i32, i32)
54
{
61
DEF_HELPER_3(set_cp_reg, void, env, ptr, i32)
55
return float_rel_to_flags(float16_compare_quiet(x, y, fp_status));
62
DEF_HELPER_2(get_cp_reg, i32, env, ptr)
56
}
63
diff --git a/target/arm/translate.h b/target/arm/translate.h
57
64
index XXXXXXX..XXXXXXX 100644
58
-uint64_t HELPER(vfp_cmpeh_a64)(float16 x, float16 y, void *fp_status)
65
--- a/target/arm/translate.h
59
+uint64_t HELPER(vfp_cmpeh_a64)(uint32_t x, uint32_t y, void *fp_status)
66
+++ b/target/arm/translate.h
60
{
67
@@ -XXX,XX +XXX,XX @@ typedef struct DisasContext {
61
return float_rel_to_flags(float16_compare(x, y, fp_status));
68
int vec_len;
62
}
69
int vec_stride;
63
@@ -XXX,XX +XXX,XX @@ uint64_t HELPER(neon_cgt_f64)(float64 a, float64 b, void *fpstp)
70
bool v7m_handler_mode;
64
#define float64_three make_float64(0x4008000000000000ULL)
71
+ bool v8m_secure; /* true if v8M and we're in Secure mode */
65
#define float64_one_point_five make_float64(0x3FF8000000000000ULL)
72
/* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI
66
73
* so that top level loop can generate correct syndrome information.
67
-float16 HELPER(recpsf_f16)(float16 a, float16 b, void *fpstp)
74
*/
68
+uint32_t HELPER(recpsf_f16)(uint32_t a, uint32_t b, void *fpstp)
69
{
70
float_status *fpst = fpstp;
71
72
@@ -XXX,XX +XXX,XX @@ float64 HELPER(recpsf_f64)(float64 a, float64 b, void *fpstp)
73
return float64_muladd(a, b, float64_two, 0, fpst);
74
}
75
76
-float16 HELPER(rsqrtsf_f16)(float16 a, float16 b, void *fpstp)
77
+uint32_t HELPER(rsqrtsf_f16)(uint32_t a, uint32_t b, void *fpstp)
78
{
79
float_status *fpst = fpstp;
80
81
@@ -XXX,XX +XXX,XX @@ uint64_t HELPER(neon_addlp_u16)(uint64_t a)
82
}
83
84
/* Floating-point reciprocal exponent - see FPRecpX in ARM ARM */
85
-float16 HELPER(frecpx_f16)(float16 a, void *fpstp)
86
+uint32_t HELPER(frecpx_f16)(uint32_t a, void *fpstp)
87
{
88
float_status *fpst = fpstp;
89
uint16_t val16, sbit;
90
@@ -XXX,XX +XXX,XX @@ void HELPER(casp_be_parallel)(CPUARMState *env, uint32_t rs, uint64_t addr,
91
#define ADVSIMD_HELPER(name, suffix) HELPER(glue(glue(advsimd_, name), suffix))
92
93
#define ADVSIMD_HALFOP(name) \
94
-float16 ADVSIMD_HELPER(name, h)(float16 a, float16 b, void *fpstp) \
95
+uint32_t ADVSIMD_HELPER(name, h)(uint32_t a, uint32_t b, void *fpstp) \
96
{ \
97
float_status *fpst = fpstp; \
98
return float16_ ## name(a, b, fpst); \
99
@@ -XXX,XX +XXX,XX @@ ADVSIMD_HALFOP(mulx)
100
ADVSIMD_TWOHALFOP(mulx)
101
102
/* fused multiply-accumulate */
103
-float16 HELPER(advsimd_muladdh)(float16 a, float16 b, float16 c, void *fpstp)
104
+uint32_t HELPER(advsimd_muladdh)(uint32_t a, uint32_t b, uint32_t c,
105
+ void *fpstp)
106
{
107
float_status *fpst = fpstp;
108
return float16_muladd(a, b, c, 0, fpst);
109
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_muladd2h)(uint32_t two_a, uint32_t two_b,
110
111
#define ADVSIMD_CMPRES(test) (test) ? 0xffff : 0
112
113
-uint32_t HELPER(advsimd_ceq_f16)(float16 a, float16 b, void *fpstp)
114
+uint32_t HELPER(advsimd_ceq_f16)(uint32_t a, uint32_t b, void *fpstp)
115
{
116
float_status *fpst = fpstp;
117
int compare = float16_compare_quiet(a, b, fpst);
118
return ADVSIMD_CMPRES(compare == float_relation_equal);
119
}
120
121
-uint32_t HELPER(advsimd_cge_f16)(float16 a, float16 b, void *fpstp)
122
+uint32_t HELPER(advsimd_cge_f16)(uint32_t a, uint32_t b, void *fpstp)
123
{
124
float_status *fpst = fpstp;
125
int compare = float16_compare(a, b, fpst);
126
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_cge_f16)(float16 a, float16 b, void *fpstp)
127
compare == float_relation_equal);
128
}
129
130
-uint32_t HELPER(advsimd_cgt_f16)(float16 a, float16 b, void *fpstp)
131
+uint32_t HELPER(advsimd_cgt_f16)(uint32_t a, uint32_t b, void *fpstp)
132
{
133
float_status *fpst = fpstp;
134
int compare = float16_compare(a, b, fpst);
135
return ADVSIMD_CMPRES(compare == float_relation_greater);
136
}
137
138
-uint32_t HELPER(advsimd_acge_f16)(float16 a, float16 b, void *fpstp)
139
+uint32_t HELPER(advsimd_acge_f16)(uint32_t a, uint32_t b, void *fpstp)
140
{
141
float_status *fpst = fpstp;
142
float16 f0 = float16_abs(a);
143
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_acge_f16)(float16 a, float16 b, void *fpstp)
144
compare == float_relation_equal);
145
}
146
147
-uint32_t HELPER(advsimd_acgt_f16)(float16 a, float16 b, void *fpstp)
148
+uint32_t HELPER(advsimd_acgt_f16)(uint32_t a, uint32_t b, void *fpstp)
149
{
150
float_status *fpst = fpstp;
151
float16 f0 = float16_abs(a);
152
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_acgt_f16)(float16 a, float16 b, void *fpstp)
153
}
154
155
/* round to integral */
156
-float16 HELPER(advsimd_rinth_exact)(float16 x, void *fp_status)
157
+uint32_t HELPER(advsimd_rinth_exact)(uint32_t x, void *fp_status)
158
{
159
return float16_round_to_int(x, fp_status);
160
}
161
162
-float16 HELPER(advsimd_rinth)(float16 x, void *fp_status)
163
+uint32_t HELPER(advsimd_rinth)(uint32_t x, void *fp_status)
164
{
165
int old_flags = get_float_exception_flags(fp_status), new_flags;
166
float16 ret;
167
@@ -XXX,XX +XXX,XX @@ float16 HELPER(advsimd_rinth)(float16 x, void *fp_status)
168
* setting the mode appropriately before calling the helper.
169
*/
170
171
-uint32_t HELPER(advsimd_f16tosinth)(float16 a, void *fpstp)
172
+uint32_t HELPER(advsimd_f16tosinth)(uint32_t a, void *fpstp)
173
{
174
float_status *fpst = fpstp;
175
176
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_f16tosinth)(float16 a, void *fpstp)
177
return float16_to_int16(a, fpst);
178
}
179
180
-uint32_t HELPER(advsimd_f16touinth)(float16 a, void *fpstp)
181
+uint32_t HELPER(advsimd_f16touinth)(uint32_t a, void *fpstp)
182
{
183
float_status *fpst = fpstp;
184
185
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_f16touinth)(float16 a, void *fpstp)
186
* Square Root and Reciprocal square root
187
*/
188
189
-float16 HELPER(sqrt_f16)(float16 a, void *fpstp)
190
+uint32_t HELPER(sqrt_f16)(uint32_t a, void *fpstp)
191
{
192
float_status *s = fpstp;
193
75
diff --git a/target/arm/helper.c b/target/arm/helper.c
194
diff --git a/target/arm/helper.c b/target/arm/helper.c
76
index XXXXXXX..XXXXXXX 100644
195
index XXXXXXX..XXXXXXX 100644
77
--- a/target/arm/helper.c
196
--- a/target/arm/helper.c
78
+++ b/target/arm/helper.c
197
+++ b/target/arm/helper.c
79
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg)
198
@@ -XXX,XX +XXX,XX @@ DO_VFP_cmp(d, float64)
80
return 0;
199
81
}
200
/* Integer to float and float to integer conversions */
82
201
83
+void HELPER(v7m_bxns)(CPUARMState *env, uint32_t dest)
202
-#define CONV_ITOF(name, fsz, sign) \
84
+{
203
- float##fsz HELPER(name)(uint32_t x, void *fpstp) \
85
+ /* translate.c should never generate calls here in user-only mode */
204
-{ \
86
+ g_assert_not_reached();
205
- float_status *fpst = fpstp; \
87
+}
206
- return sign##int32_to_##float##fsz((sign##int32_t)x, fpst); \
88
+
207
+#define CONV_ITOF(name, ftype, fsz, sign) \
89
void switch_mode(CPUARMState *env, int mode)
208
+ftype HELPER(name)(uint32_t x, void *fpstp) \
90
{
209
+{ \
91
ARMCPU *cpu = arm_env_get_cpu(env);
210
+ float_status *fpst = fpstp; \
92
@@ -XXX,XX +XXX,XX @@ static uint32_t v7m_pop(CPUARMState *env)
211
+ return sign##int32_to_##float##fsz((sign##int32_t)x, fpst); \
93
return val;
212
}
94
}
213
95
214
-#define CONV_FTOI(name, fsz, sign, round) \
96
+/* Return true if we're using the process stack pointer (not the MSP) */
215
-uint32_t HELPER(name)(float##fsz x, void *fpstp) \
97
+static bool v7m_using_psp(CPUARMState *env)
216
-{ \
98
+{
217
- float_status *fpst = fpstp; \
99
+ /* Handler mode always uses the main stack; for thread mode
218
- if (float##fsz##_is_any_nan(x)) { \
100
+ * the CONTROL.SPSEL bit determines the answer.
219
- float_raise(float_flag_invalid, fpst); \
101
+ * Note that in v7M it is not possible to be in Handler mode with
220
- return 0; \
102
+ * CONTROL.SPSEL non-zero, but in v8M it is, so we must check both.
221
- } \
103
+ */
222
- return float##fsz##_to_##sign##int32##round(x, fpst); \
104
+ return !arm_v7m_is_handler_mode(env) &&
223
+#define CONV_FTOI(name, ftype, fsz, sign, round) \
105
+ env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_SPSEL_MASK;
224
+uint32_t HELPER(name)(ftype x, void *fpstp) \
106
+}
225
+{ \
107
+
226
+ float_status *fpst = fpstp; \
108
/* Switch to V7M main or process stack pointer. */
227
+ if (float##fsz##_is_any_nan(x)) { \
109
static void switch_v7m_sp(CPUARMState *env, bool new_spsel)
228
+ float_raise(float_flag_invalid, fpst); \
110
{
229
+ return 0; \
111
@@ -XXX,XX +XXX,XX @@ static void switch_v7m_sp(CPUARMState *env, bool new_spsel)
230
+ } \
231
+ return float##fsz##_to_##sign##int32##round(x, fpst); \
232
}
233
234
-#define FLOAT_CONVS(name, p, fsz, sign) \
235
-CONV_ITOF(vfp_##name##to##p, fsz, sign) \
236
-CONV_FTOI(vfp_to##name##p, fsz, sign, ) \
237
-CONV_FTOI(vfp_to##name##z##p, fsz, sign, _round_to_zero)
238
+#define FLOAT_CONVS(name, p, ftype, fsz, sign) \
239
+ CONV_ITOF(vfp_##name##to##p, ftype, fsz, sign) \
240
+ CONV_FTOI(vfp_to##name##p, ftype, fsz, sign, ) \
241
+ CONV_FTOI(vfp_to##name##z##p, ftype, fsz, sign, _round_to_zero)
242
243
-FLOAT_CONVS(si, h, 16, )
244
-FLOAT_CONVS(si, s, 32, )
245
-FLOAT_CONVS(si, d, 64, )
246
-FLOAT_CONVS(ui, h, 16, u)
247
-FLOAT_CONVS(ui, s, 32, u)
248
-FLOAT_CONVS(ui, d, 64, u)
249
+FLOAT_CONVS(si, h, uint32_t, 16, )
250
+FLOAT_CONVS(si, s, float32, 32, )
251
+FLOAT_CONVS(si, d, float64, 64, )
252
+FLOAT_CONVS(ui, h, uint32_t, 16, u)
253
+FLOAT_CONVS(ui, s, float32, 32, u)
254
+FLOAT_CONVS(ui, d, float64, 64, u)
255
256
#undef CONV_ITOF
257
#undef CONV_FTOI
258
@@ -XXX,XX +XXX,XX @@ static float16 do_postscale_fp16(float64 f, int shift, float_status *fpst)
259
return float64_to_float16(float64_scalbn(f, -shift, fpst), true, fpst);
260
}
261
262
-float16 HELPER(vfp_sltoh)(uint32_t x, uint32_t shift, void *fpst)
263
+uint32_t HELPER(vfp_sltoh)(uint32_t x, uint32_t shift, void *fpst)
264
{
265
return do_postscale_fp16(int32_to_float64(x, fpst), shift, fpst);
266
}
267
268
-float16 HELPER(vfp_ultoh)(uint32_t x, uint32_t shift, void *fpst)
269
+uint32_t HELPER(vfp_ultoh)(uint32_t x, uint32_t shift, void *fpst)
270
{
271
return do_postscale_fp16(uint32_to_float64(x, fpst), shift, fpst);
272
}
273
274
-float16 HELPER(vfp_sqtoh)(uint64_t x, uint32_t shift, void *fpst)
275
+uint32_t HELPER(vfp_sqtoh)(uint64_t x, uint32_t shift, void *fpst)
276
{
277
return do_postscale_fp16(int64_to_float64(x, fpst), shift, fpst);
278
}
279
280
-float16 HELPER(vfp_uqtoh)(uint64_t x, uint32_t shift, void *fpst)
281
+uint32_t HELPER(vfp_uqtoh)(uint64_t x, uint32_t shift, void *fpst)
282
{
283
return do_postscale_fp16(uint64_to_float64(x, fpst), shift, fpst);
284
}
285
@@ -XXX,XX +XXX,XX @@ static float64 do_prescale_fp16(float16 f, int shift, float_status *fpst)
112
}
286
}
113
}
287
}
114
288
115
+/* Switch M profile security state between NS and S */
289
-uint32_t HELPER(vfp_toshh)(float16 x, uint32_t shift, void *fpst)
116
+static void switch_v7m_security_state(CPUARMState *env, bool new_secstate)
290
+uint32_t HELPER(vfp_toshh)(uint32_t x, uint32_t shift, void *fpst)
117
+{
291
{
118
+ uint32_t new_ss_msp, new_ss_psp;
292
return float64_to_int16(do_prescale_fp16(x, shift, fpst), fpst);
119
+
293
}
120
+ if (env->v7m.secure == new_secstate) {
294
121
+ return;
295
-uint32_t HELPER(vfp_touhh)(float16 x, uint32_t shift, void *fpst)
122
+ }
296
+uint32_t HELPER(vfp_touhh)(uint32_t x, uint32_t shift, void *fpst)
123
+
297
{
124
+ /* All the banked state is accessed by looking at env->v7m.secure
298
return float64_to_uint16(do_prescale_fp16(x, shift, fpst), fpst);
125
+ * except for the stack pointer; rearrange the SP appropriately.
299
}
126
+ */
300
127
+ new_ss_msp = env->v7m.other_ss_msp;
301
-uint32_t HELPER(vfp_toslh)(float16 x, uint32_t shift, void *fpst)
128
+ new_ss_psp = env->v7m.other_ss_psp;
302
+uint32_t HELPER(vfp_toslh)(uint32_t x, uint32_t shift, void *fpst)
129
+
303
{
130
+ if (v7m_using_psp(env)) {
304
return float64_to_int32(do_prescale_fp16(x, shift, fpst), fpst);
131
+ env->v7m.other_ss_psp = env->regs[13];
305
}
132
+ env->v7m.other_ss_msp = env->v7m.other_sp;
306
133
+ } else {
307
-uint32_t HELPER(vfp_toulh)(float16 x, uint32_t shift, void *fpst)
134
+ env->v7m.other_ss_msp = env->regs[13];
308
+uint32_t HELPER(vfp_toulh)(uint32_t x, uint32_t shift, void *fpst)
135
+ env->v7m.other_ss_psp = env->v7m.other_sp;
309
{
136
+ }
310
return float64_to_uint32(do_prescale_fp16(x, shift, fpst), fpst);
137
+
311
}
138
+ env->v7m.secure = new_secstate;
312
139
+
313
-uint64_t HELPER(vfp_tosqh)(float16 x, uint32_t shift, void *fpst)
140
+ if (v7m_using_psp(env)) {
314
+uint64_t HELPER(vfp_tosqh)(uint32_t x, uint32_t shift, void *fpst)
141
+ env->regs[13] = new_ss_psp;
315
{
142
+ env->v7m.other_sp = new_ss_msp;
316
return float64_to_int64(do_prescale_fp16(x, shift, fpst), fpst);
143
+ } else {
317
}
144
+ env->regs[13] = new_ss_msp;
318
145
+ env->v7m.other_sp = new_ss_psp;
319
-uint64_t HELPER(vfp_touqh)(float16 x, uint32_t shift, void *fpst)
146
+ }
320
+uint64_t HELPER(vfp_touqh)(uint32_t x, uint32_t shift, void *fpst)
147
+}
321
{
148
+
322
return float64_to_uint64(do_prescale_fp16(x, shift, fpst), fpst);
149
+void HELPER(v7m_bxns)(CPUARMState *env, uint32_t dest)
323
}
150
+{
324
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(set_neon_rmode)(uint32_t rmode, CPUARMState *env)
151
+ /* Handle v7M BXNS:
325
}
152
+ * - if the return value is a magic value, do exception return (like BX)
326
153
+ * - otherwise bit 0 of the return value is the target security state
327
/* Half precision conversions. */
154
+ */
328
-float32 HELPER(vfp_fcvt_f16_to_f32)(float16 a, void *fpstp, uint32_t ahp_mode)
155
+ if (dest >= 0xff000000) {
329
+float32 HELPER(vfp_fcvt_f16_to_f32)(uint32_t a, void *fpstp, uint32_t ahp_mode)
156
+ /* This is an exception return magic value; put it where
330
{
157
+ * do_v7m_exception_exit() expects and raise EXCEPTION_EXIT.
331
/* Squash FZ16 to 0 for the duration of conversion. In this case,
158
+ * Note that if we ever add gen_ss_advance() singlestep support to
332
* it would affect flushing input denormals.
159
+ * M profile this should count as an "instruction execution complete"
333
@@ -XXX,XX +XXX,XX @@ float32 HELPER(vfp_fcvt_f16_to_f32)(float16 a, void *fpstp, uint32_t ahp_mode)
160
+ * event (compare gen_bx_excret_final_code()).
334
return r;
161
+ */
335
}
162
+ env->regs[15] = dest & ~1;
336
163
+ env->thumb = dest & 1;
337
-float16 HELPER(vfp_fcvt_f32_to_f16)(float32 a, void *fpstp, uint32_t ahp_mode)
164
+ HELPER(exception_internal)(env, EXCP_EXCEPTION_EXIT);
338
+uint32_t HELPER(vfp_fcvt_f32_to_f16)(float32 a, void *fpstp, uint32_t ahp_mode)
165
+ /* notreached */
339
{
166
+ }
340
/* Squash FZ16 to 0 for the duration of conversion. In this case,
167
+
341
* it would affect flushing output denormals.
168
+ /* translate.c should have made BXNS UNDEF unless we're secure */
342
@@ -XXX,XX +XXX,XX @@ float16 HELPER(vfp_fcvt_f32_to_f16)(float32 a, void *fpstp, uint32_t ahp_mode)
169
+ assert(env->v7m.secure);
343
return r;
170
+
344
}
171
+ switch_v7m_security_state(env, dest & 1);
345
172
+ env->thumb = 1;
346
-float64 HELPER(vfp_fcvt_f16_to_f64)(float16 a, void *fpstp, uint32_t ahp_mode)
173
+ env->regs[15] = dest & ~1;
347
+float64 HELPER(vfp_fcvt_f16_to_f64)(uint32_t a, void *fpstp, uint32_t ahp_mode)
174
+}
348
{
175
+
349
/* Squash FZ16 to 0 for the duration of conversion. In this case,
176
static uint32_t arm_v7m_load_vector(ARMCPU *cpu)
350
* it would affect flushing input denormals.
177
{
351
@@ -XXX,XX +XXX,XX @@ float64 HELPER(vfp_fcvt_f16_to_f64)(float16 a, void *fpstp, uint32_t ahp_mode)
178
CPUState *cs = CPU(cpu);
352
return r;
179
diff --git a/target/arm/machine.c b/target/arm/machine.c
353
}
180
index XXXXXXX..XXXXXXX 100644
354
181
--- a/target/arm/machine.c
355
-float16 HELPER(vfp_fcvt_f64_to_f16)(float64 a, void *fpstp, uint32_t ahp_mode)
182
+++ b/target/arm/machine.c
356
+uint32_t HELPER(vfp_fcvt_f64_to_f16)(float64 a, void *fpstp, uint32_t ahp_mode)
183
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_security = {
357
{
184
.needed = m_security_needed,
358
/* Squash FZ16 to 0 for the duration of conversion. In this case,
185
.fields = (VMStateField[]) {
359
* it would affect flushing output denormals.
186
VMSTATE_UINT32(env.v7m.secure, ARMCPU),
360
@@ -XXX,XX +XXX,XX @@ static bool round_to_inf(float_status *fpst, bool sign_bit)
187
+ VMSTATE_UINT32(env.v7m.other_ss_msp, ARMCPU),
361
g_assert_not_reached();
188
+ VMSTATE_UINT32(env.v7m.other_ss_psp, ARMCPU),
362
}
189
VMSTATE_UINT32(env.v7m.basepri[M_REG_S], ARMCPU),
363
190
VMSTATE_UINT32(env.v7m.primask[M_REG_S], ARMCPU),
364
-float16 HELPER(recpe_f16)(float16 input, void *fpstp)
191
VMSTATE_UINT32(env.v7m.faultmask[M_REG_S], ARMCPU),
365
+uint32_t HELPER(recpe_f16)(uint32_t input, void *fpstp)
192
diff --git a/target/arm/translate.c b/target/arm/translate.c
366
{
193
index XXXXXXX..XXXXXXX 100644
367
float_status *fpst = fpstp;
194
--- a/target/arm/translate.c
368
float16 f16 = float16_squash_input_denormal(input, fpst);
195
+++ b/target/arm/translate.c
369
@@ -XXX,XX +XXX,XX @@ static uint64_t recip_sqrt_estimate(int *exp , int exp_off, uint64_t frac)
196
@@ -XXX,XX +XXX,XX @@ static inline void gen_bx_excret_final_code(DisasContext *s)
370
return extract64(estimate, 0, 8) << 44;
197
gen_exception_internal(EXCP_EXCEPTION_EXIT);
371
}
198
}
372
199
373
-float16 HELPER(rsqrte_f16)(float16 input, void *fpstp)
200
+static inline void gen_bxns(DisasContext *s, int rm)
374
+uint32_t HELPER(rsqrte_f16)(uint32_t input, void *fpstp)
201
+{
375
{
202
+ TCGv_i32 var = load_reg(s, rm);
376
float_status *s = fpstp;
203
+
377
float16 f16 = float16_squash_input_denormal(input, s);
204
+ /* The bxns helper may raise an EXCEPTION_EXIT exception, so in theory
205
+ * we need to sync state before calling it, but:
206
+ * - we don't need to do gen_set_pc_im() because the bxns helper will
207
+ * always set the PC itself
208
+ * - we don't need to do gen_set_condexec() because BXNS is UNPREDICTABLE
209
+ * unless it's outside an IT block or the last insn in an IT block,
210
+ * so we know that condexec == 0 (already set at the top of the TB)
211
+ * is correct in the non-UNPREDICTABLE cases, and we can choose
212
+ * "zeroes the IT bits" as our UNPREDICTABLE behaviour otherwise.
213
+ */
214
+ gen_helper_v7m_bxns(cpu_env, var);
215
+ tcg_temp_free_i32(var);
216
+ s->is_jmp = DISAS_EXIT;
217
+}
218
+
219
/* Variant of store_reg which uses branch&exchange logic when storing
220
to r15 in ARM architecture v7 and above. The source must be a temporary
221
and will be marked as dead. */
222
@@ -XXX,XX +XXX,XX @@ static void disas_thumb_insn(CPUARMState *env, DisasContext *s)
223
*/
224
bool link = insn & (1 << 7);
225
226
- if (insn & 7) {
227
+ if (insn & 3) {
228
goto undef;
229
}
230
if (link) {
231
ARCH(5);
232
}
233
+ if ((insn & 4)) {
234
+ /* BXNS/BLXNS: only exists for v8M with the
235
+ * security extensions, and always UNDEF if NonSecure.
236
+ * We don't implement these in the user-only mode
237
+ * either (in theory you can use them from Secure User
238
+ * mode but they are too tied in to system emulation.)
239
+ */
240
+ if (!s->v8m_secure || IS_USER_ONLY) {
241
+ goto undef;
242
+ }
243
+ if (link) {
244
+ /* BLXNS: not yet implemented */
245
+ goto undef;
246
+ } else {
247
+ gen_bxns(s, rm);
248
+ }
249
+ break;
250
+ }
251
+ /* BLX/BX */
252
tmp = load_reg(s, rm);
253
if (link) {
254
val = (uint32_t)s->pc | 1;
255
@@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUState *cs, TranslationBlock *tb)
256
dc->vec_stride = ARM_TBFLAG_VECSTRIDE(tb->flags);
257
dc->c15_cpar = ARM_TBFLAG_XSCALE_CPAR(tb->flags);
258
dc->v7m_handler_mode = ARM_TBFLAG_HANDLER(tb->flags);
259
+ dc->v8m_secure = arm_feature(env, ARM_FEATURE_M_SECURITY) &&
260
+ regime_is_secure(env, dc->mmu_idx);
261
dc->cp_regs = cpu->cp_regs;
262
dc->features = env->features;
263
264
--
378
--
265
2.7.4
379
2.17.1
266
380
267
381
diff view generated by jsdifflib
1
From: Fam Zheng <famz@redhat.com>
1
From: Igor Mammedov <imammedo@redhat.com>
2
2
3
Signed-off-by: Fam Zheng <famz@redhat.com>
3
When QEMU is started with following CLI
4
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
4
-machine virt,gic-version=3,accel=kvm -cpu host -bios AAVMF_CODE.fd
5
Message-id: 20170905131149.10669-5-famz@redhat.com
5
it crashes with abort at
6
accel/kvm/kvm-all.c:2164:
7
KVM_SET_DEVICE_ATTR failed: Group 6 attr 0x000000000000c665: Invalid argument
8
9
Which is caused by implicit dependency of kvm_arm_gicv3_reset() on
10
arm_gicv3_icc_reset() where the later is called by CPU reset
11
reset callback.
12
13
However commit:
14
3b77f6c arm/boot: split load_dtb() from arm_load_kernel()
15
broke CPU reset callback registration in case
16
17
arm_load_kernel()
18
...
19
if (!info->kernel_filename || info->firmware_loaded)
20
21
branch is taken, i.e. it's sufficient to provide a firmware
22
or do not provide kernel on CLI to skip cpu reset callback
23
registration, where before offending commit the callback
24
has been registered unconditionally.
25
26
Fix it by registering the callback right at the beginning of
27
arm_load_kernel() unconditionally instead of doing it at the end.
28
29
NOTE:
30
we probably should eliminate that dependency anyways as well as
31
separate arch CPU reset parts from arm_load_kernel() into CPU
32
itself, but that refactoring that I probably would have to do
33
anyways later for CPU hotplug to work.
34
35
Reported-by: Auger Eric <eric.auger@redhat.com>
36
Signed-off-by: Igor Mammedov <imammedo@redhat.com>
37
Reviewed-by: Eric Auger <eric.auger@redhat.com>
38
Tested-by: Eric Auger <eric.auger@redhat.com>
39
Message-id: 1527070950-208350-1-git-send-email-imammedo@redhat.com
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
40
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
41
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
---
42
---
9
hw/arm/xlnx-zynqmp.c | 7 ++-----
43
hw/arm/boot.c | 18 +++++++++---------
10
1 file changed, 2 insertions(+), 5 deletions(-)
44
1 file changed, 9 insertions(+), 9 deletions(-)
11
45
12
diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c
46
diff --git a/hw/arm/boot.c b/hw/arm/boot.c
13
index XXXXXXX..XXXXXXX 100644
47
index XXXXXXX..XXXXXXX 100644
14
--- a/hw/arm/xlnx-zynqmp.c
48
--- a/hw/arm/boot.c
15
+++ b/hw/arm/xlnx-zynqmp.c
49
+++ b/hw/arm/boot.c
16
@@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_init(Object *obj)
50
@@ -XXX,XX +XXX,XX @@ void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info)
17
&error_abort);
51
static const ARMInsnFixup *primary_loader;
52
AddressSpace *as = arm_boot_address_space(cpu, info);
53
54
+ /* CPU objects (unlike devices) are not automatically reset on system
55
+ * reset, so we must always register a handler to do so. If we're
56
+ * actually loading a kernel, the handler is also responsible for
57
+ * arranging that we start it correctly.
58
+ */
59
+ for (cs = first_cpu; cs; cs = CPU_NEXT(cs)) {
60
+ qemu_register_reset(do_cpu_reset, ARM_CPU(cs));
61
+ }
62
+
63
/* The board code is not supposed to set secure_board_setup unless
64
* running its code in secure mode is actually possible, and KVM
65
* doesn't support secure.
66
@@ -XXX,XX +XXX,XX @@ void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info)
67
ARM_CPU(cs)->env.boot_info = info;
18
}
68
}
19
69
20
- object_property_add_link(obj, "ddr-ram", TYPE_MEMORY_REGION,
70
- /* CPU objects (unlike devices) are not automatically reset on system
21
- (Object **)&s->ddr_ram,
71
- * reset, so we must always register a handler to do so. If we're
22
- qdev_prop_allow_set_link_before_realize,
72
- * actually loading a kernel, the handler is also responsible for
23
- OBJ_PROP_LINK_UNREF_ON_RELEASE, &error_abort);
73
- * arranging that we start it correctly.
74
- */
75
- for (cs = first_cpu; cs; cs = CPU_NEXT(cs)) {
76
- qemu_register_reset(do_cpu_reset, ARM_CPU(cs));
77
- }
24
-
78
-
25
object_initialize(&s->gic, sizeof(s->gic), gic_class_name());
79
if (!info->skip_dtb_autoload && have_dtb(info)) {
26
qdev_set_parent_bus(DEVICE(&s->gic), sysbus_get_default());
80
if (arm_load_dtb(info->dtb_start, info, info->dtb_limit, as) < 0) {
27
81
exit(1);
28
@@ -XXX,XX +XXX,XX @@ static Property xlnx_zynqmp_props[] = {
29
DEFINE_PROP_STRING("boot-cpu", XlnxZynqMPState, boot_cpu),
30
DEFINE_PROP_BOOL("secure", XlnxZynqMPState, secure, false),
31
DEFINE_PROP_BOOL("has_rpu", XlnxZynqMPState, has_rpu, false),
32
+ DEFINE_PROP_LINK("ddr-ram", XlnxZynqMPState, ddr_ram, TYPE_MEMORY_REGION,
33
+ MemoryRegion *),
34
DEFINE_PROP_END_OF_LIST()
35
};
36
37
--
82
--
38
2.7.4
83
2.17.1
39
84
40
85
diff view generated by jsdifflib
1
From: Thomas Huth <thuth@redhat.com>
1
From: Paolo Bonzini <pbonzini@redhat.com>
2
2
3
QEMU currently exits unexpectedly when the user accidentially
3
cpregs_keys is an uint32_t* so the allocation should use uint32_t.
4
tries to do something like this:
4
g_new is even better because it is type-safe.
5
5
6
$ aarch64-softmmu/qemu-system-aarch64 -S -M integratorcp -nographic
6
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
7
QEMU 2.9.93 monitor - type 'help' for more information
8
(qemu) device_add allwinner-a10
9
Unsupported NIC model: smc91c111
10
11
Exiting just due to a "device_add" should not happen. Looking closer
12
at the the realize and instance_init function of this device also
13
reveals that it is using serial_hds and nd_table directly there, so
14
this device is clearly not creatable by the user and should be marked
15
accordingly.
16
17
Signed-off-by: Thomas Huth <thuth@redhat.com>
18
Reviewed-by: Eduardo Habkost <ehabkost@redhat.com>
19
Message-id: 1503416789-32080-1-git-send-email-thuth@redhat.com
20
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
8
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
21
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
22
---
10
---
23
hw/arm/allwinner-a10.c | 2 ++
11
target/arm/gdbstub.c | 3 +--
24
scripts/device-crash-test | 1 -
12
1 file changed, 1 insertion(+), 2 deletions(-)
25
2 files changed, 2 insertions(+), 1 deletion(-)
26
13
27
diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c
14
diff --git a/target/arm/gdbstub.c b/target/arm/gdbstub.c
28
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
29
--- a/hw/arm/allwinner-a10.c
16
--- a/target/arm/gdbstub.c
30
+++ b/hw/arm/allwinner-a10.c
17
+++ b/target/arm/gdbstub.c
31
@@ -XXX,XX +XXX,XX @@ static void aw_a10_class_init(ObjectClass *oc, void *data)
18
@@ -XXX,XX +XXX,XX @@ int arm_gen_dynamic_xml(CPUState *cs)
32
DeviceClass *dc = DEVICE_CLASS(oc);
19
RegisterSysregXmlParam param = {cs, s};
33
20
34
dc->realize = aw_a10_realize;
21
cpu->dyn_xml.num_cpregs = 0;
35
+ /* Reason: Uses serial_hds in realize and nd_table in instance_init */
22
- cpu->dyn_xml.cpregs_keys = g_malloc(sizeof(uint32_t *) *
36
+ dc->user_creatable = false;
23
- g_hash_table_size(cpu->cp_regs));
37
}
24
+ cpu->dyn_xml.cpregs_keys = g_new(uint32_t, g_hash_table_size(cpu->cp_regs));
38
25
g_string_printf(s, "<?xml version=\"1.0\"?>");
39
static const TypeInfo aw_a10_type_info = {
26
g_string_append_printf(s, "<!DOCTYPE target SYSTEM \"gdb-target.dtd\">");
40
diff --git a/scripts/device-crash-test b/scripts/device-crash-test
27
g_string_append_printf(s, "<feature name=\"org.qemu.gdb.arm.sys.regs\">");
41
index XXXXXXX..XXXXXXX 100755
42
--- a/scripts/device-crash-test
43
+++ b/scripts/device-crash-test
44
@@ -XXX,XX +XXX,XX @@ ERROR_WHITELIST = [
45
{'log':r"Device [\w.,-]+ can not be dynamically instantiated"},
46
{'log':r"Platform Bus: Can not fit MMIO region of size "},
47
# other more specific errors we will ignore:
48
- {'device':'allwinner-a10', 'log':"Unsupported NIC model:"},
49
{'device':'.*-spapr-cpu-core', 'log':r"CPU core type should be"},
50
{'log':r"MSI(-X)? is not supported by interrupt controller"},
51
{'log':r"pxb-pcie? devices cannot reside on a PCIe? bus"},
52
--
28
--
53
2.7.4
29
2.17.1
54
30
55
31
diff view generated by jsdifflib
1
From: Fam Zheng <famz@redhat.com>
1
From: Francisco Iglesias <frasse.iglesias@gmail.com>
2
2
3
Signed-off-by: Fam Zheng <famz@redhat.com>
3
Coverity found that the string return by 'object_get_canonical_path' was not
4
Message-id: 20170905131149.10669-4-famz@redhat.com
4
being freed at two locations in the model (CID 1391294 and CID 1391293) and
5
also that a memset was being called with a value greater than the max of a byte
6
on the second argument (CID 1391286). This patch corrects this by adding the
7
freeing of the strings and also changing to memset to zero instead on
8
descriptor unaligned errors.
9
10
Signed-off-by: Francisco Iglesias <frasse.iglesias@gmail.com>
11
Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com>
12
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
13
Message-id: 20180528184859.3530-1-frasse.iglesias@gmail.com
5
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
14
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
---
16
---
8
hw/intc/arm_gicv3_its_kvm.c | 19 +++++++------------
17
hw/dma/xlnx-zdma.c | 10 +++++++---
9
1 file changed, 7 insertions(+), 12 deletions(-)
18
1 file changed, 7 insertions(+), 3 deletions(-)
10
19
11
diff --git a/hw/intc/arm_gicv3_its_kvm.c b/hw/intc/arm_gicv3_its_kvm.c
20
diff --git a/hw/dma/xlnx-zdma.c b/hw/dma/xlnx-zdma.c
12
index XXXXXXX..XXXXXXX 100644
21
index XXXXXXX..XXXXXXX 100644
13
--- a/hw/intc/arm_gicv3_its_kvm.c
22
--- a/hw/dma/xlnx-zdma.c
14
+++ b/hw/intc/arm_gicv3_its_kvm.c
23
+++ b/hw/dma/xlnx-zdma.c
15
@@ -XXX,XX +XXX,XX @@ static void kvm_arm_its_realize(DeviceState *dev, Error **errp)
24
@@ -XXX,XX +XXX,XX @@ static bool zdma_load_descriptor(XlnxZDMA *s, uint64_t addr, void *buf)
16
qemu_add_vm_change_state_handler(vm_change_state_handler, s);
25
qemu_log_mask(LOG_GUEST_ERROR,
17
}
26
"zdma: unaligned descriptor at %" PRIx64,
18
27
addr);
19
-static void kvm_arm_its_init(Object *obj)
28
- memset(buf, 0xdeadbeef, sizeof(XlnxZDMADescr));
20
-{
29
+ memset(buf, 0x0, sizeof(XlnxZDMADescr));
21
- GICv3ITSState *s = KVM_ARM_ITS(obj);
30
s->error = true;
22
-
31
return false;
23
- object_property_add_link(obj, "parent-gicv3",
32
}
24
- "kvm-arm-gicv3", (Object **)&s->gicv3,
33
@@ -XXX,XX +XXX,XX @@ static uint64_t zdma_read(void *opaque, hwaddr addr, unsigned size)
25
- object_property_allow_set_link,
34
RegisterInfo *r = &s->regs_info[addr / 4];
26
- OBJ_PROP_LINK_UNREF_ON_RELEASE,
35
27
- &error_abort);
36
if (!r->data) {
28
-}
37
+ gchar *path = object_get_canonical_path(OBJECT(s));
29
-
38
qemu_log("%s: Decode error: read from %" HWADDR_PRIx "\n",
30
/**
39
- object_get_canonical_path(OBJECT(s)),
31
* kvm_arm_its_pre_save - handles the saving of ITS registers.
40
+ path,
32
* ITS tables are flushed into guest RAM separately and earlier,
41
addr);
33
@@ -XXX,XX +XXX,XX @@ static void kvm_arm_its_post_load(GICv3ITSState *s)
42
+ g_free(path);
34
GITS_CTLR, &s->ctlr, true, &error_abort);
43
ARRAY_FIELD_DP32(s->regs, ZDMA_CH_ISR, INV_APB, true);
35
}
44
zdma_ch_imr_update_irq(s);
36
45
return 0;
37
+static Property kvm_arm_its_props[] = {
46
@@ -XXX,XX +XXX,XX @@ static void zdma_write(void *opaque, hwaddr addr, uint64_t value,
38
+ DEFINE_PROP_LINK("parent-gicv3", GICv3ITSState, gicv3, "kvm-arm-gicv3",
47
RegisterInfo *r = &s->regs_info[addr / 4];
39
+ GICv3State *),
48
40
+ DEFINE_PROP_END_OF_LIST(),
49
if (!r->data) {
41
+};
50
+ gchar *path = object_get_canonical_path(OBJECT(s));
42
+
51
qemu_log("%s: Decode error: write to %" HWADDR_PRIx "=%" PRIx64 "\n",
43
static void kvm_arm_its_class_init(ObjectClass *klass, void *data)
52
- object_get_canonical_path(OBJECT(s)),
44
{
53
+ path,
45
DeviceClass *dc = DEVICE_CLASS(klass);
54
addr, value);
46
GICv3ITSCommonClass *icc = ARM_GICV3_ITS_COMMON_CLASS(klass);
55
+ g_free(path);
47
56
ARRAY_FIELD_DP32(s->regs, ZDMA_CH_ISR, INV_APB, true);
48
dc->realize = kvm_arm_its_realize;
57
zdma_ch_imr_update_irq(s);
49
+ dc->props = kvm_arm_its_props;
58
return;
50
icc->send_msi = kvm_its_send_msi;
51
icc->pre_save = kvm_arm_its_pre_save;
52
icc->post_load = kvm_arm_its_post_load;
53
@@ -XXX,XX +XXX,XX @@ static const TypeInfo kvm_arm_its_info = {
54
.name = TYPE_KVM_ARM_ITS,
55
.parent = TYPE_ARM_GICV3_ITS_COMMON,
56
.instance_size = sizeof(GICv3ITSState),
57
- .instance_init = kvm_arm_its_init,
58
.class_init = kvm_arm_its_class_init,
59
};
60
61
--
59
--
62
2.7.4
60
2.17.1
63
61
64
62
diff view generated by jsdifflib
1
Implement the behavioural side of the new PMSAv8 specification.
1
In commit f0aff255700 we made cpacr_write() enforce that some CPACR
2
bits are RAZ/WI and some are RAO/WI for ARMv7 cores. Unfortunately
3
we forgot to also update the register's reset value. The effect
4
was that (a) a guest that read CPACR on reset would not see ones in
5
the RAO bits, and (b) if you did a migration before the guest did
6
a write to the CPACR then the migration would fail because the
7
destination would enforce the RAO bits and then complain that they
8
didn't match the zero value from the source.
2
9
10
Implement reset for the CPACR using a custom reset function
11
that just calls cpacr_write(), to avoid having to duplicate
12
the logic for which bits are RAO.
13
14
This bug would affect migration for TCG CPUs which are ARMv7
15
with VFP but without one of Neon or VFPv3.
16
17
Reported-by: Cédric Le Goater <clg@kaod.org>
3
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
18
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
19
Tested-by: Cédric Le Goater <clg@kaod.org>
5
Message-id: 1503414539-28762-3-git-send-email-peter.maydell@linaro.org
20
Message-id: 20180522173713.26282-1-peter.maydell@linaro.org
6
---
21
---
7
target/arm/helper.c | 111 +++++++++++++++++++++++++++++++++++++++++++++++++++-
22
target/arm/helper.c | 10 +++++++++-
8
1 file changed, 110 insertions(+), 1 deletion(-)
23
1 file changed, 9 insertions(+), 1 deletion(-)
9
24
10
diff --git a/target/arm/helper.c b/target/arm/helper.c
25
diff --git a/target/arm/helper.c b/target/arm/helper.c
11
index XXXXXXX..XXXXXXX 100644
26
index XXXXXXX..XXXXXXX 100644
12
--- a/target/arm/helper.c
27
--- a/target/arm/helper.c
13
+++ b/target/arm/helper.c
28
+++ b/target/arm/helper.c
14
@@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address,
29
@@ -XXX,XX +XXX,XX @@ static void cpacr_write(CPUARMState *env, const ARMCPRegInfo *ri,
15
return !(*prot & (1 << access_type));
30
env->cp15.cpacr_el1 = value;
16
}
31
}
17
32
18
+static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address,
33
+static void cpacr_reset(CPUARMState *env, const ARMCPRegInfo *ri)
19
+ MMUAccessType access_type, ARMMMUIdx mmu_idx,
20
+ hwaddr *phys_ptr, int *prot, uint32_t *fsr)
21
+{
34
+{
22
+ ARMCPU *cpu = arm_env_get_cpu(env);
35
+ /* Call cpacr_write() so that we reset with the correct RAO bits set
23
+ bool is_user = regime_is_user(env, mmu_idx);
36
+ * for our CPU features.
24
+ int n;
25
+ int matchregion = -1;
26
+ bool hit = false;
27
+
28
+ *phys_ptr = address;
29
+ *prot = 0;
30
+
31
+ /* Unlike the ARM ARM pseudocode, we don't need to check whether this
32
+ * was an exception vector read from the vector table (which is always
33
+ * done using the default system address map), because those accesses
34
+ * are done in arm_v7m_load_vector(), which always does a direct
35
+ * read using address_space_ldl(), rather than going via this function.
36
+ */
37
+ */
37
+ if (regime_translation_disabled(env, mmu_idx)) { /* MPU disabled */
38
+ cpacr_write(env, ri, 0);
38
+ hit = true;
39
+ } else if (m_is_ppb_region(env, address)) {
40
+ hit = true;
41
+ } else if (pmsav7_use_background_region(cpu, mmu_idx, is_user)) {
42
+ hit = true;
43
+ } else {
44
+ for (n = (int)cpu->pmsav7_dregion - 1; n >= 0; n--) {
45
+ /* region search */
46
+ /* Note that the base address is bits [31:5] from the register
47
+ * with bits [4:0] all zeroes, but the limit address is bits
48
+ * [31:5] from the register with bits [4:0] all ones.
49
+ */
50
+ uint32_t base = env->pmsav8.rbar[n] & ~0x1f;
51
+ uint32_t limit = env->pmsav8.rlar[n] | 0x1f;
52
+
53
+ if (!(env->pmsav8.rlar[n] & 0x1)) {
54
+ /* Region disabled */
55
+ continue;
56
+ }
57
+
58
+ if (address < base || address > limit) {
59
+ continue;
60
+ }
61
+
62
+ if (hit) {
63
+ /* Multiple regions match -- always a failure (unlike
64
+ * PMSAv7 where highest-numbered-region wins)
65
+ */
66
+ *fsr = 0x00d; /* permission fault */
67
+ return true;
68
+ }
69
+
70
+ matchregion = n;
71
+ hit = true;
72
+
73
+ if (base & ~TARGET_PAGE_MASK) {
74
+ qemu_log_mask(LOG_UNIMP,
75
+ "MPU_RBAR[%d]: No support for MPU region base"
76
+ "address of 0x%" PRIx32 ". Minimum alignment is "
77
+ "%d\n",
78
+ n, base, TARGET_PAGE_BITS);
79
+ continue;
80
+ }
81
+ if ((limit + 1) & ~TARGET_PAGE_MASK) {
82
+ qemu_log_mask(LOG_UNIMP,
83
+ "MPU_RBAR[%d]: No support for MPU region limit"
84
+ "address of 0x%" PRIx32 ". Minimum alignment is "
85
+ "%d\n",
86
+ n, limit, TARGET_PAGE_BITS);
87
+ continue;
88
+ }
89
+ }
90
+ }
91
+
92
+ if (!hit) {
93
+ /* background fault */
94
+ *fsr = 0;
95
+ return true;
96
+ }
97
+
98
+ if (matchregion == -1) {
99
+ /* hit using the background region */
100
+ get_phys_addr_pmsav7_default(env, mmu_idx, address, prot);
101
+ } else {
102
+ uint32_t ap = extract32(env->pmsav8.rbar[matchregion], 1, 2);
103
+ uint32_t xn = extract32(env->pmsav8.rbar[matchregion], 0, 1);
104
+
105
+ if (m_is_system_region(env, address)) {
106
+ /* System space is always execute never */
107
+ xn = 1;
108
+ }
109
+
110
+ *prot = simple_ap_to_rw_prot(env, mmu_idx, ap);
111
+ if (*prot && !xn) {
112
+ *prot |= PAGE_EXEC;
113
+ }
114
+ /* We don't need to look the attribute up in the MAIR0/MAIR1
115
+ * registers because that only tells us about cacheability.
116
+ */
117
+ }
118
+
119
+ *fsr = 0x00d; /* Permission fault */
120
+ return !(*prot & (1 << access_type));
121
+}
39
+}
122
+
40
+
123
static bool get_phys_addr_pmsav5(CPUARMState *env, uint32_t address,
41
static CPAccessResult cpacr_access(CPUARMState *env, const ARMCPRegInfo *ri,
124
MMUAccessType access_type, ARMMMUIdx mmu_idx,
42
bool isread)
125
hwaddr *phys_ptr, int *prot, uint32_t *fsr)
43
{
126
@@ -XXX,XX +XXX,XX @@ static bool get_phys_addr(CPUARMState *env, target_ulong address,
44
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6_cp_reginfo[] = {
127
bool ret;
45
{ .name = "CPACR", .state = ARM_CP_STATE_BOTH, .opc0 = 3,
128
*page_size = TARGET_PAGE_SIZE;
46
.crn = 1, .crm = 0, .opc1 = 0, .opc2 = 2, .accessfn = cpacr_access,
129
47
.access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.cpacr_el1),
130
- if (arm_feature(env, ARM_FEATURE_V7)) {
48
- .resetvalue = 0, .writefn = cpacr_write },
131
+ if (arm_feature(env, ARM_FEATURE_V8)) {
49
+ .resetfn = cpacr_reset, .writefn = cpacr_write },
132
+ /* PMSAv8 */
50
REGINFO_SENTINEL
133
+ ret = get_phys_addr_pmsav8(env, address, access_type, mmu_idx,
51
};
134
+ phys_ptr, prot, fsr);
52
135
+ } else if (arm_feature(env, ARM_FEATURE_V7)) {
136
/* PMSAv7 */
137
ret = get_phys_addr_pmsav7(env, address, access_type, mmu_idx,
138
phys_ptr, prot, fsr);
139
--
53
--
140
2.7.4
54
2.17.1
141
55
142
56
diff view generated by jsdifflib
1
As part of ARMv8M, we need to add support for the PMSAv8 MPU
1
Add more detail to the documentation for memory_region_init_iommu()
2
architecture.
2
and other IOMMU-related functions and data structures.
3
4
PMSAv8 differs from PMSAv7 both in register/data layout (for instance
5
using base and limit registers rather than base and size) and also in
6
behaviour (for example it does not have subregions); rather than
7
trying to wedge it into the existing PMSAv7 code and data structures,
8
we define separate ones.
9
10
This commit adds the data structures which hold the state for a
11
PMSAv8 MPU and the register interface to it. The implementation of
12
the MPU behaviour will be added in a subsequent commit.
13
3
14
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
15
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
16
Message-id: 1503414539-28762-2-git-send-email-peter.maydell@linaro.org
6
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
7
Reviewed-by: Eric Auger <eric.auger@redhat.com>
8
Message-id: 20180521140402.23318-2-peter.maydell@linaro.org
17
---
9
---
18
target/arm/cpu.h | 13 ++++++
10
include/exec/memory.h | 105 ++++++++++++++++++++++++++++++++++++++----
19
hw/intc/armv7m_nvic.c | 122 ++++++++++++++++++++++++++++++++++++++++++++++----
11
1 file changed, 95 insertions(+), 10 deletions(-)
20
target/arm/cpu.c | 36 ++++++++++-----
21
target/arm/machine.c | 29 +++++++++++-
22
4 files changed, 180 insertions(+), 20 deletions(-)
23
12
24
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
13
diff --git a/include/exec/memory.h b/include/exec/memory.h
25
index XXXXXXX..XXXXXXX 100644
14
index XXXXXXX..XXXXXXX 100644
26
--- a/target/arm/cpu.h
15
--- a/include/exec/memory.h
27
+++ b/target/arm/cpu.h
16
+++ b/include/exec/memory.h
28
@@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState {
17
@@ -XXX,XX +XXX,XX @@ enum IOMMUMemoryRegionAttr {
29
uint32_t rnr;
18
IOMMU_ATTR_SPAPR_TCE_FD
30
} pmsav7;
31
32
+ /* PMSAv8 MPU */
33
+ struct {
34
+ /* The PMSAv8 implementation also shares some PMSAv7 config
35
+ * and state:
36
+ * pmsav7.rnr (region number register)
37
+ * pmsav7_dregion (number of configured regions)
38
+ */
39
+ uint32_t *rbar;
40
+ uint32_t *rlar;
41
+ uint32_t mair0;
42
+ uint32_t mair1;
43
+ } pmsav8;
44
+
45
void *nvic;
46
const struct arm_boot_info *boot_info;
47
/* Store GICv3CPUState to access from this struct */
48
diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c
49
index XXXXXXX..XXXXXXX 100644
50
--- a/hw/intc/armv7m_nvic.c
51
+++ b/hw/intc/armv7m_nvic.c
52
@@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset)
53
{
54
int region = cpu->env.pmsav7.rnr;
55
56
+ if (arm_feature(&cpu->env, ARM_FEATURE_V8)) {
57
+ /* PMSAv8M handling of the aliases is different from v7M:
58
+ * aliases A1, A2, A3 override the low two bits of the region
59
+ * number in MPU_RNR, and there is no 'region' field in the
60
+ * RBAR register.
61
+ */
62
+ int aliasno = (offset - 0xd9c) / 8; /* 0..3 */
63
+ if (aliasno) {
64
+ region = deposit32(region, 0, 2, aliasno);
65
+ }
66
+ if (region >= cpu->pmsav7_dregion) {
67
+ return 0;
68
+ }
69
+ return cpu->env.pmsav8.rbar[region];
70
+ }
71
+
72
if (region >= cpu->pmsav7_dregion) {
73
return 0;
74
}
75
return (cpu->env.pmsav7.drbar[region] & 0x1f) | (region & 0xf);
76
}
77
- case 0xda0: /* MPU_RASR */
78
- case 0xda8: /* MPU_RASR_A1 */
79
- case 0xdb0: /* MPU_RASR_A2 */
80
- case 0xdb8: /* MPU_RASR_A3 */
81
+ case 0xda0: /* MPU_RASR (v7M), MPU_RLAR (v8M) */
82
+ case 0xda8: /* MPU_RASR_A1 (v7M), MPU_RLAR_A1 (v8M) */
83
+ case 0xdb0: /* MPU_RASR_A2 (v7M), MPU_RLAR_A2 (v8M) */
84
+ case 0xdb8: /* MPU_RASR_A3 (v7M), MPU_RLAR_A3 (v8M) */
85
{
86
int region = cpu->env.pmsav7.rnr;
87
88
+ if (arm_feature(&cpu->env, ARM_FEATURE_V8)) {
89
+ /* PMSAv8M handling of the aliases is different from v7M:
90
+ * aliases A1, A2, A3 override the low two bits of the region
91
+ * number in MPU_RNR.
92
+ */
93
+ int aliasno = (offset - 0xda0) / 8; /* 0..3 */
94
+ if (aliasno) {
95
+ region = deposit32(region, 0, 2, aliasno);
96
+ }
97
+ if (region >= cpu->pmsav7_dregion) {
98
+ return 0;
99
+ }
100
+ return cpu->env.pmsav8.rlar[region];
101
+ }
102
+
103
if (region >= cpu->pmsav7_dregion) {
104
return 0;
105
}
106
return ((cpu->env.pmsav7.dracr[region] & 0xffff) << 16) |
107
(cpu->env.pmsav7.drsr[region] & 0xffff);
108
}
109
+ case 0xdc0: /* MPU_MAIR0 */
110
+ if (!arm_feature(&cpu->env, ARM_FEATURE_V8)) {
111
+ goto bad_offset;
112
+ }
113
+ return cpu->env.pmsav8.mair0;
114
+ case 0xdc4: /* MPU_MAIR1 */
115
+ if (!arm_feature(&cpu->env, ARM_FEATURE_V8)) {
116
+ goto bad_offset;
117
+ }
118
+ return cpu->env.pmsav8.mair1;
119
default:
120
+ bad_offset:
121
qemu_log_mask(LOG_GUEST_ERROR, "NVIC: Bad read offset 0x%x\n", offset);
122
return 0;
123
}
124
@@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value)
125
{
126
int region;
127
128
+ if (arm_feature(&cpu->env, ARM_FEATURE_V8)) {
129
+ /* PMSAv8M handling of the aliases is different from v7M:
130
+ * aliases A1, A2, A3 override the low two bits of the region
131
+ * number in MPU_RNR, and there is no 'region' field in the
132
+ * RBAR register.
133
+ */
134
+ int aliasno = (offset - 0xd9c) / 8; /* 0..3 */
135
+
136
+ region = cpu->env.pmsav7.rnr;
137
+ if (aliasno) {
138
+ region = deposit32(region, 0, 2, aliasno);
139
+ }
140
+ if (region >= cpu->pmsav7_dregion) {
141
+ return;
142
+ }
143
+ cpu->env.pmsav8.rbar[region] = value;
144
+ tlb_flush(CPU(cpu));
145
+ return;
146
+ }
147
+
148
if (value & (1 << 4)) {
149
/* VALID bit means use the region number specified in this
150
* value and also update MPU_RNR.REGION with that value.
151
@@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value)
152
tlb_flush(CPU(cpu));
153
break;
154
}
155
- case 0xda0: /* MPU_RASR */
156
- case 0xda8: /* MPU_RASR_A1 */
157
- case 0xdb0: /* MPU_RASR_A2 */
158
- case 0xdb8: /* MPU_RASR_A3 */
159
+ case 0xda0: /* MPU_RASR (v7M), MPU_RLAR (v8M) */
160
+ case 0xda8: /* MPU_RASR_A1 (v7M), MPU_RLAR_A1 (v8M) */
161
+ case 0xdb0: /* MPU_RASR_A2 (v7M), MPU_RLAR_A2 (v8M) */
162
+ case 0xdb8: /* MPU_RASR_A3 (v7M), MPU_RLAR_A3 (v8M) */
163
{
164
int region = cpu->env.pmsav7.rnr;
165
166
+ if (arm_feature(&cpu->env, ARM_FEATURE_V8)) {
167
+ /* PMSAv8M handling of the aliases is different from v7M:
168
+ * aliases A1, A2, A3 override the low two bits of the region
169
+ * number in MPU_RNR.
170
+ */
171
+ int aliasno = (offset - 0xd9c) / 8; /* 0..3 */
172
+
173
+ region = cpu->env.pmsav7.rnr;
174
+ if (aliasno) {
175
+ region = deposit32(region, 0, 2, aliasno);
176
+ }
177
+ if (region >= cpu->pmsav7_dregion) {
178
+ return;
179
+ }
180
+ cpu->env.pmsav8.rlar[region] = value;
181
+ tlb_flush(CPU(cpu));
182
+ return;
183
+ }
184
+
185
if (region >= cpu->pmsav7_dregion) {
186
return;
187
}
188
@@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value)
189
tlb_flush(CPU(cpu));
190
break;
191
}
192
+ case 0xdc0: /* MPU_MAIR0 */
193
+ if (!arm_feature(&cpu->env, ARM_FEATURE_V8)) {
194
+ goto bad_offset;
195
+ }
196
+ if (cpu->pmsav7_dregion) {
197
+ /* Register is RES0 if no MPU regions are implemented */
198
+ cpu->env.pmsav8.mair0 = value;
199
+ }
200
+ /* We don't need to do anything else because memory attributes
201
+ * only affect cacheability, and we don't implement caching.
202
+ */
203
+ break;
204
+ case 0xdc4: /* MPU_MAIR1 */
205
+ if (!arm_feature(&cpu->env, ARM_FEATURE_V8)) {
206
+ goto bad_offset;
207
+ }
208
+ if (cpu->pmsav7_dregion) {
209
+ /* Register is RES0 if no MPU regions are implemented */
210
+ cpu->env.pmsav8.mair1 = value;
211
+ }
212
+ /* We don't need to do anything else because memory attributes
213
+ * only affect cacheability, and we don't implement caching.
214
+ */
215
+ break;
216
case 0xf00: /* Software Triggered Interrupt Register */
217
{
218
int excnum = (value & 0x1ff) + NVIC_FIRST_IRQ;
219
@@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value)
220
break;
221
}
222
default:
223
+ bad_offset:
224
qemu_log_mask(LOG_GUEST_ERROR,
225
"NVIC: Bad write offset 0x%x\n", offset);
226
}
227
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
228
index XXXXXXX..XXXXXXX 100644
229
--- a/target/arm/cpu.c
230
+++ b/target/arm/cpu.c
231
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s)
232
env->vfp.xregs[ARM_VFP_FPEXC] = 0;
233
#endif
234
235
- if (arm_feature(env, ARM_FEATURE_PMSA) &&
236
- arm_feature(env, ARM_FEATURE_V7)) {
237
+ if (arm_feature(env, ARM_FEATURE_PMSA)) {
238
if (cpu->pmsav7_dregion > 0) {
239
- memset(env->pmsav7.drbar, 0,
240
- sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion);
241
- memset(env->pmsav7.drsr, 0,
242
- sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion);
243
- memset(env->pmsav7.dracr, 0,
244
- sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion);
245
+ if (arm_feature(env, ARM_FEATURE_V8)) {
246
+ memset(env->pmsav8.rbar, 0,
247
+ sizeof(*env->pmsav8.rbar) * cpu->pmsav7_dregion);
248
+ memset(env->pmsav8.rlar, 0,
249
+ sizeof(*env->pmsav8.rlar) * cpu->pmsav7_dregion);
250
+ } else if (arm_feature(env, ARM_FEATURE_V7)) {
251
+ memset(env->pmsav7.drbar, 0,
252
+ sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion);
253
+ memset(env->pmsav7.drsr, 0,
254
+ sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion);
255
+ memset(env->pmsav7.dracr, 0,
256
+ sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion);
257
+ }
258
}
259
env->pmsav7.rnr = 0;
260
+ env->pmsav8.mair0 = 0;
261
+ env->pmsav8.mair1 = 0;
262
}
263
264
set_flush_to_zero(1, &env->vfp.standard_fp_status);
265
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
266
}
267
268
if (nr) {
269
- env->pmsav7.drbar = g_new0(uint32_t, nr);
270
- env->pmsav7.drsr = g_new0(uint32_t, nr);
271
- env->pmsav7.dracr = g_new0(uint32_t, nr);
272
+ if (arm_feature(env, ARM_FEATURE_V8)) {
273
+ /* PMSAv8 */
274
+ env->pmsav8.rbar = g_new0(uint32_t, nr);
275
+ env->pmsav8.rlar = g_new0(uint32_t, nr);
276
+ } else {
277
+ env->pmsav7.drbar = g_new0(uint32_t, nr);
278
+ env->pmsav7.drsr = g_new0(uint32_t, nr);
279
+ env->pmsav7.dracr = g_new0(uint32_t, nr);
280
+ }
281
}
282
}
283
284
diff --git a/target/arm/machine.c b/target/arm/machine.c
285
index XXXXXXX..XXXXXXX 100644
286
--- a/target/arm/machine.c
287
+++ b/target/arm/machine.c
288
@@ -XXX,XX +XXX,XX @@ static bool pmsav7_needed(void *opaque)
289
CPUARMState *env = &cpu->env;
290
291
return arm_feature(env, ARM_FEATURE_PMSA) &&
292
- arm_feature(env, ARM_FEATURE_V7);
293
+ arm_feature(env, ARM_FEATURE_V7) &&
294
+ !arm_feature(env, ARM_FEATURE_V8);
295
}
296
297
static bool pmsav7_rgnr_vmstate_validate(void *opaque, int version_id)
298
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_pmsav7_rnr = {
299
}
300
};
19
};
301
20
302
+static bool pmsav8_needed(void *opaque)
21
+/**
303
+{
22
+ * IOMMUMemoryRegionClass:
304
+ ARMCPU *cpu = opaque;
23
+ *
305
+ CPUARMState *env = &cpu->env;
24
+ * All IOMMU implementations need to subclass TYPE_IOMMU_MEMORY_REGION
306
+
25
+ * and provide an implementation of at least the @translate method here
307
+ return arm_feature(env, ARM_FEATURE_PMSA) &&
26
+ * to handle requests to the memory region. Other methods are optional.
308
+ arm_feature(env, ARM_FEATURE_V8);
27
+ *
309
+}
28
+ * The IOMMU implementation must use the IOMMU notifier infrastructure
310
+
29
+ * to report whenever mappings are changed, by calling
311
+static const VMStateDescription vmstate_pmsav8 = {
30
+ * memory_region_notify_iommu() (or, if necessary, by calling
312
+ .name = "cpu/pmsav8",
31
+ * memory_region_notify_one() for each registered notifier).
313
+ .version_id = 1,
32
+ */
314
+ .minimum_version_id = 1,
33
typedef struct IOMMUMemoryRegionClass {
315
+ .needed = pmsav8_needed,
34
/* private */
316
+ .fields = (VMStateField[]) {
35
struct DeviceClass parent_class;
317
+ VMSTATE_VARRAY_UINT32(env.pmsav8.rbar, ARMCPU, pmsav7_dregion, 0,
36
318
+ vmstate_info_uint32, uint32_t),
37
/*
319
+ VMSTATE_VARRAY_UINT32(env.pmsav8.rlar, ARMCPU, pmsav7_dregion, 0,
38
- * Return a TLB entry that contains a given address. Flag should
320
+ vmstate_info_uint32, uint32_t),
39
- * be the access permission of this translation operation. We can
321
+ VMSTATE_UINT32(env.pmsav8.mair0, ARMCPU),
40
- * set flag to IOMMU_NONE to mean that we don't need any
322
+ VMSTATE_UINT32(env.pmsav8.mair1, ARMCPU),
41
- * read/write permission checks, like, when for region replay.
323
+ VMSTATE_END_OF_LIST()
42
+ * Return a TLB entry that contains a given address.
324
+ }
43
+ *
325
+};
44
+ * The IOMMUAccessFlags indicated via @flag are optional and may
326
+
45
+ * be specified as IOMMU_NONE to indicate that the caller needs
327
static int get_cpsr(QEMUFile *f, void *opaque, size_t size,
46
+ * the full translation information for both reads and writes. If
328
VMStateField *field)
47
+ * the access flags are specified then the IOMMU implementation
329
{
48
+ * may use this as an optimization, to stop doing a page table
330
@@ -XXX,XX +XXX,XX @@ const VMStateDescription vmstate_arm_cpu = {
49
+ * walk as soon as it knows that the requested permissions are not
331
*/
50
+ * allowed. If IOMMU_NONE is passed then the IOMMU must do the
332
&vmstate_pmsav7_rnr,
51
+ * full page table walk and report the permissions in the returned
333
&vmstate_pmsav7,
52
+ * IOMMUTLBEntry. (Note that this implies that an IOMMU may not
334
+ &vmstate_pmsav8,
53
+ * return different mappings for reads and writes.)
335
NULL
54
+ *
336
}
55
+ * The returned information remains valid while the caller is
337
};
56
+ * holding the big QEMU lock or is inside an RCU critical section;
57
+ * if the caller wishes to cache the mapping beyond that it must
58
+ * register an IOMMU notifier so it can invalidate its cached
59
+ * information when the IOMMU mapping changes.
60
+ *
61
+ * @iommu: the IOMMUMemoryRegion
62
+ * @hwaddr: address to be translated within the memory region
63
+ * @flag: requested access permissions
64
*/
65
IOMMUTLBEntry (*translate)(IOMMUMemoryRegion *iommu, hwaddr addr,
66
IOMMUAccessFlags flag);
67
- /* Returns minimum supported page size */
68
+ /* Returns minimum supported page size in bytes.
69
+ * If this method is not provided then the minimum is assumed to
70
+ * be TARGET_PAGE_SIZE.
71
+ *
72
+ * @iommu: the IOMMUMemoryRegion
73
+ */
74
uint64_t (*get_min_page_size)(IOMMUMemoryRegion *iommu);
75
- /* Called when IOMMU Notifier flag changed */
76
+ /* Called when IOMMU Notifier flag changes (ie when the set of
77
+ * events which IOMMU users are requesting notification for changes).
78
+ * Optional method -- need not be provided if the IOMMU does not
79
+ * need to know exactly which events must be notified.
80
+ *
81
+ * @iommu: the IOMMUMemoryRegion
82
+ * @old_flags: events which previously needed to be notified
83
+ * @new_flags: events which now need to be notified
84
+ */
85
void (*notify_flag_changed)(IOMMUMemoryRegion *iommu,
86
IOMMUNotifierFlag old_flags,
87
IOMMUNotifierFlag new_flags);
88
- /* Set this up to provide customized IOMMU replay function */
89
+ /* Called to handle memory_region_iommu_replay().
90
+ *
91
+ * The default implementation of memory_region_iommu_replay() is to
92
+ * call the IOMMU translate method for every page in the address space
93
+ * with flag == IOMMU_NONE and then call the notifier if translate
94
+ * returns a valid mapping. If this method is implemented then it
95
+ * overrides the default behaviour, and must provide the full semantics
96
+ * of memory_region_iommu_replay(), by calling @notifier for every
97
+ * translation present in the IOMMU.
98
+ *
99
+ * Optional method -- an IOMMU only needs to provide this method
100
+ * if the default is inefficient or produces undesirable side effects.
101
+ *
102
+ * Note: this is not related to record-and-replay functionality.
103
+ */
104
void (*replay)(IOMMUMemoryRegion *iommu, IOMMUNotifier *notifier);
105
106
- /* Get IOMMU misc attributes */
107
- int (*get_attr)(IOMMUMemoryRegion *iommu, enum IOMMUMemoryRegionAttr,
108
+ /* Get IOMMU misc attributes. This is an optional method that
109
+ * can be used to allow users of the IOMMU to get implementation-specific
110
+ * information. The IOMMU implements this method to handle calls
111
+ * by IOMMU users to memory_region_iommu_get_attr() by filling in
112
+ * the arbitrary data pointer for any IOMMUMemoryRegionAttr values that
113
+ * the IOMMU supports. If the method is unimplemented then
114
+ * memory_region_iommu_get_attr() will always return -EINVAL.
115
+ *
116
+ * @iommu: the IOMMUMemoryRegion
117
+ * @attr: attribute being queried
118
+ * @data: memory to fill in with the attribute data
119
+ *
120
+ * Returns 0 on success, or a negative errno; in particular
121
+ * returns -EINVAL for unrecognized or unimplemented attribute types.
122
+ */
123
+ int (*get_attr)(IOMMUMemoryRegion *iommu, enum IOMMUMemoryRegionAttr attr,
124
void *data);
125
} IOMMUMemoryRegionClass;
126
127
@@ -XXX,XX +XXX,XX @@ static inline void memory_region_init_reservation(MemoryRegion *mr,
128
* An IOMMU region translates addresses and forwards accesses to a target
129
* memory region.
130
*
131
+ * The IOMMU implementation must define a subclass of TYPE_IOMMU_MEMORY_REGION.
132
+ * @_iommu_mr should be a pointer to enough memory for an instance of
133
+ * that subclass, @instance_size is the size of that subclass, and
134
+ * @mrtypename is its name. This function will initialize @_iommu_mr as an
135
+ * instance of the subclass, and its methods will then be called to handle
136
+ * accesses to the memory region. See the documentation of
137
+ * #IOMMUMemoryRegionClass for further details.
138
+ *
139
* @_iommu_mr: the #IOMMUMemoryRegion to be initialized
140
* @instance_size: the IOMMUMemoryRegion subclass instance size
141
* @mrtypename: the type name of the #IOMMUMemoryRegion
142
@@ -XXX,XX +XXX,XX @@ void memory_region_register_iommu_notifier(MemoryRegion *mr,
143
* a notifier with the minimum page granularity returned by
144
* mr->iommu_ops->get_page_size().
145
*
146
+ * Note: this is not related to record-and-replay functionality.
147
+ *
148
* @iommu_mr: the memory region to observe
149
* @n: the notifier to which to replay iommu mappings
150
*/
151
@@ -XXX,XX +XXX,XX @@ void memory_region_iommu_replay(IOMMUMemoryRegion *iommu_mr, IOMMUNotifier *n);
152
* memory_region_iommu_replay_all: replay existing IOMMU translations
153
* to all the notifiers registered.
154
*
155
+ * Note: this is not related to record-and-replay functionality.
156
+ *
157
* @iommu_mr: the memory region to observe
158
*/
159
void memory_region_iommu_replay_all(IOMMUMemoryRegion *iommu_mr);
160
@@ -XXX,XX +XXX,XX @@ void memory_region_unregister_iommu_notifier(MemoryRegion *mr,
161
* memory_region_iommu_get_attr: return an IOMMU attr if get_attr() is
162
* defined on the IOMMU.
163
*
164
- * Returns 0 if succeded, error code otherwise.
165
+ * Returns 0 on success, or a negative errno otherwise. In particular,
166
+ * -EINVAL indicates that the IOMMU does not support the requested
167
+ * attribute.
168
*
169
* @iommu_mr: the memory region
170
* @attr: the requested attribute
338
--
171
--
339
2.7.4
172
2.17.1
340
173
341
174
diff view generated by jsdifflib
1
Make the VTOR register banked if v8M security extensions are enabled.
1
As part of plumbing MemTxAttrs down to the IOMMU translate method,
2
add MemTxAttrs as an argument to tb_invalidate_phys_addr().
3
Its callers either have an attrs value to hand, or don't care
4
and can use MEMTXATTRS_UNSPECIFIED.
2
5
3
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
Message-id: 1503414539-28762-12-git-send-email-peter.maydell@linaro.org
8
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
9
Message-id: 20180521140402.23318-3-peter.maydell@linaro.org
6
---
10
---
7
target/arm/cpu.h | 2 +-
11
include/exec/exec-all.h | 5 +++--
8
hw/intc/armv7m_nvic.c | 13 +++++++------
12
accel/tcg/translate-all.c | 2 +-
9
target/arm/helper.c | 2 +-
13
exec.c | 2 +-
10
target/arm/machine.c | 3 ++-
14
target/xtensa/op_helper.c | 3 ++-
11
4 files changed, 11 insertions(+), 9 deletions(-)
15
4 files changed, 7 insertions(+), 5 deletions(-)
12
16
13
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
17
diff --git a/include/exec/exec-all.h b/include/exec/exec-all.h
14
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
15
--- a/target/arm/cpu.h
19
--- a/include/exec/exec-all.h
16
+++ b/target/arm/cpu.h
20
+++ b/include/exec/exec-all.h
17
@@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState {
21
@@ -XXX,XX +XXX,XX @@ void tlb_set_page_with_attrs(CPUState *cpu, target_ulong vaddr,
18
22
void tlb_set_page(CPUState *cpu, target_ulong vaddr,
19
struct {
23
hwaddr paddr, int prot,
20
uint32_t other_sp;
24
int mmu_idx, target_ulong size);
21
- uint32_t vecbase;
25
-void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr);
22
+ uint32_t vecbase[2];
26
+void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs);
23
uint32_t basepri[2];
27
void probe_write(CPUArchState *env, target_ulong addr, int size, int mmu_idx,
24
uint32_t control[2];
28
uintptr_t retaddr);
25
uint32_t ccr; /* Configuration and Control */
29
#else
26
diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c
30
@@ -XXX,XX +XXX,XX @@ static inline void tlb_flush_by_mmuidx_all_cpus_synced(CPUState *cpu,
31
uint16_t idxmap)
32
{
33
}
34
-static inline void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr)
35
+static inline void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr,
36
+ MemTxAttrs attrs)
37
{
38
}
39
#endif
40
diff --git a/accel/tcg/translate-all.c b/accel/tcg/translate-all.c
27
index XXXXXXX..XXXXXXX 100644
41
index XXXXXXX..XXXXXXX 100644
28
--- a/hw/intc/armv7m_nvic.c
42
--- a/accel/tcg/translate-all.c
29
+++ b/hw/intc/armv7m_nvic.c
43
+++ b/accel/tcg/translate-all.c
30
@@ -XXX,XX +XXX,XX @@ static void set_irq_level(void *opaque, int n, int level)
44
@@ -XXX,XX +XXX,XX @@ static TranslationBlock *tb_find_pc(uintptr_t tc_ptr)
45
}
46
47
#if !defined(CONFIG_USER_ONLY)
48
-void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr)
49
+void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs)
50
{
51
ram_addr_t ram_addr;
52
MemoryRegion *mr;
53
diff --git a/exec.c b/exec.c
54
index XXXXXXX..XXXXXXX 100644
55
--- a/exec.c
56
+++ b/exec.c
57
@@ -XXX,XX +XXX,XX @@ static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
58
if (phys != -1) {
59
/* Locks grabbed by tb_invalidate_phys_addr */
60
tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
61
- phys | (pc & ~TARGET_PAGE_MASK));
62
+ phys | (pc & ~TARGET_PAGE_MASK), attrs);
31
}
63
}
32
}
64
}
33
65
#endif
34
-static uint32_t nvic_readl(NVICState *s, uint32_t offset)
66
diff --git a/target/xtensa/op_helper.c b/target/xtensa/op_helper.c
35
+static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs)
67
index XXXXXXX..XXXXXXX 100644
36
{
68
--- a/target/xtensa/op_helper.c
37
ARMCPU *cpu = s->cpu;
69
+++ b/target/xtensa/op_helper.c
38
uint32_t val;
70
@@ -XXX,XX +XXX,XX @@ static void tb_invalidate_virtual_addr(CPUXtensaState *env, uint32_t vaddr)
39
@@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset)
71
int ret = xtensa_get_physical_addr(env, false, vaddr, 2, 0,
40
/* ISRPREEMPT not implemented */
72
&paddr, &page_size, &access);
41
return val;
73
if (ret == 0) {
42
case 0xd08: /* Vector Table Offset. */
74
- tb_invalidate_phys_addr(&address_space_memory, paddr);
43
- return cpu->env.v7m.vecbase;
75
+ tb_invalidate_phys_addr(&address_space_memory, paddr,
44
+ return cpu->env.v7m.vecbase[attrs.secure];
76
+ MEMTXATTRS_UNSPECIFIED);
45
case 0xd0c: /* Application Interrupt/Reset Control. */
46
return 0xfa050000 | (s->prigroup << 8);
47
case 0xd10: /* System Control. */
48
@@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset)
49
}
77
}
50
}
78
}
51
79
52
-static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value)
53
+static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value,
54
+ MemTxAttrs attrs)
55
{
56
ARMCPU *cpu = s->cpu;
57
58
@@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value)
59
}
60
break;
61
case 0xd08: /* Vector Table Offset. */
62
- cpu->env.v7m.vecbase = value & 0xffffff80;
63
+ cpu->env.v7m.vecbase[attrs.secure] = value & 0xffffff80;
64
break;
65
case 0xd0c: /* Application Interrupt/Reset Control. */
66
if ((value >> 16) == 0x05fa) {
67
@@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr,
68
break;
69
default:
70
if (size == 4) {
71
- val = nvic_readl(s, offset);
72
+ val = nvic_readl(s, offset, attrs);
73
} else {
74
qemu_log_mask(LOG_GUEST_ERROR,
75
"NVIC: Bad read of size %d at offset 0x%x\n",
76
@@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr,
77
return MEMTX_OK;
78
}
79
if (size == 4) {
80
- nvic_writel(s, offset, value);
81
+ nvic_writel(s, offset, value, attrs);
82
return MEMTX_OK;
83
}
84
qemu_log_mask(LOG_GUEST_ERROR,
85
diff --git a/target/arm/helper.c b/target/arm/helper.c
86
index XXXXXXX..XXXXXXX 100644
87
--- a/target/arm/helper.c
88
+++ b/target/arm/helper.c
89
@@ -XXX,XX +XXX,XX @@ static uint32_t arm_v7m_load_vector(ARMCPU *cpu)
90
CPUState *cs = CPU(cpu);
91
CPUARMState *env = &cpu->env;
92
MemTxResult result;
93
- hwaddr vec = env->v7m.vecbase + env->v7m.exception * 4;
94
+ hwaddr vec = env->v7m.vecbase[env->v7m.secure] + env->v7m.exception * 4;
95
uint32_t addr;
96
97
addr = address_space_ldl(cs->as, vec,
98
diff --git a/target/arm/machine.c b/target/arm/machine.c
99
index XXXXXXX..XXXXXXX 100644
100
--- a/target/arm/machine.c
101
+++ b/target/arm/machine.c
102
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = {
103
.minimum_version_id = 4,
104
.needed = m_needed,
105
.fields = (VMStateField[]) {
106
- VMSTATE_UINT32(env.v7m.vecbase, ARMCPU),
107
+ VMSTATE_UINT32(env.v7m.vecbase[M_REG_NS], ARMCPU),
108
VMSTATE_UINT32(env.v7m.basepri[M_REG_NS], ARMCPU),
109
VMSTATE_UINT32(env.v7m.control[M_REG_NS], ARMCPU),
110
VMSTATE_UINT32(env.v7m.ccr, ARMCPU),
111
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_security = {
112
VMSTATE_UINT32(env.v7m.primask[M_REG_S], ARMCPU),
113
VMSTATE_UINT32(env.v7m.faultmask[M_REG_S], ARMCPU),
114
VMSTATE_UINT32(env.v7m.control[M_REG_S], ARMCPU),
115
+ VMSTATE_UINT32(env.v7m.vecbase[M_REG_S], ARMCPU),
116
VMSTATE_END_OF_LIST()
117
}
118
};
119
--
80
--
120
2.7.4
81
2.17.1
121
82
122
83
diff view generated by jsdifflib
1
Define a new MachineClass field ignore_memory_transaction_failures.
1
As part of plumbing MemTxAttrs down to the IOMMU translate method,
2
If this is flag is true then the CPU will ignore memory transaction
2
add MemTxAttrs as an argument to address_space_translate()
3
failures which should cause the CPU to take an exception due to an
3
and address_space_translate_cached(). Callers either have an
4
access to an unassigned physical address; the transaction will
4
attrs value to hand, or don't care and can use MEMTXATTRS_UNSPECIFIED.
5
instead return zero (for a read) or be ignored (for a write). This
6
should be set only by legacy board models which rely on the old
7
RAZ/WI behaviour for handling devices that QEMU does not yet model.
8
New board models should instead use "unimplemented-device" for all
9
memory ranges where the guest will attempt to probe for a device that
10
QEMU doesn't implement and a stub device is required.
11
12
We need this for ARM boards, where we're about to implement support for
13
generating external aborts on memory transaction failures. Too many
14
of our legacy board models rely on the RAZ/WI behaviour and we
15
would break currently working guests when their "probe for device"
16
code provoked an external abort rather than a RAZ.
17
5
18
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
19
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
20
Reviewed-by: Alistair Francis <alistair.francis@xilinx.com>
9
Message-id: 20180521140402.23318-4-peter.maydell@linaro.org
21
Message-id: 1504626814-23124-2-git-send-email-peter.maydell@linaro.org
22
---
10
---
23
include/hw/boards.h | 11 +++++++++++
11
include/exec/memory.h | 4 +++-
24
include/qom/cpu.h | 7 ++++++-
12
accel/tcg/translate-all.c | 2 +-
25
qom/cpu.c | 16 ++++++++++++++++
13
exec.c | 14 +++++++++-----
26
3 files changed, 33 insertions(+), 1 deletion(-)
14
hw/vfio/common.c | 3 ++-
27
15
memory_ldst.inc.c | 18 +++++++++---------
28
diff --git a/include/hw/boards.h b/include/hw/boards.h
16
target/riscv/helper.c | 2 +-
29
index XXXXXXX..XXXXXXX 100644
17
6 files changed, 25 insertions(+), 18 deletions(-)
30
--- a/include/hw/boards.h
18
31
+++ b/include/hw/boards.h
19
diff --git a/include/exec/memory.h b/include/exec/memory.h
32
@@ -XXX,XX +XXX,XX @@ typedef struct {
20
index XXXXXXX..XXXXXXX 100644
33
* size than the target architecture's minimum. (Attempting to create
21
--- a/include/exec/memory.h
34
* such a CPU will fail.) Note that changing this is a migration
22
+++ b/include/exec/memory.h
35
* compatibility break for the machine.
23
@@ -XXX,XX +XXX,XX @@ IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
36
+ * @ignore_memory_transaction_failures:
24
* #MemoryRegion.
37
+ * If this is flag is true then the CPU will ignore memory transaction
25
* @len: pointer to length
38
+ * failures which should cause the CPU to take an exception due to an
26
* @is_write: indicates the transfer direction
39
+ * access to an unassigned physical address; the transaction will instead
27
+ * @attrs: memory attributes
40
+ * return zero (for a read) or be ignored (for a write). This should be
41
+ * set only by legacy board models which rely on the old RAZ/WI behaviour
42
+ * for handling devices that QEMU does not yet model. New board models
43
+ * should instead use "unimplemented-device" for all memory ranges where
44
+ * the guest will attempt to probe for a device that QEMU doesn't
45
+ * implement and a stub device is required.
46
*/
28
*/
47
struct MachineClass {
29
MemoryRegion *flatview_translate(FlatView *fv,
48
/*< private >*/
30
hwaddr addr, hwaddr *xlat,
49
@@ -XXX,XX +XXX,XX @@ struct MachineClass {
31
@@ -XXX,XX +XXX,XX @@ MemoryRegion *flatview_translate(FlatView *fv,
50
bool rom_file_has_mr;
32
51
int minimum_page_bits;
33
static inline MemoryRegion *address_space_translate(AddressSpace *as,
52
bool has_hotpluggable_cpus;
34
hwaddr addr, hwaddr *xlat,
53
+ bool ignore_memory_transaction_failures;
35
- hwaddr *len, bool is_write)
54
int numa_mem_align_shift;
36
+ hwaddr *len, bool is_write,
55
void (*numa_auto_assign_ram)(MachineClass *mc, NodeInfo *nodes,
37
+ MemTxAttrs attrs)
56
int nb_nodes, ram_addr_t size);
38
{
57
diff --git a/include/qom/cpu.h b/include/qom/cpu.h
39
return flatview_translate(address_space_to_flatview(as),
58
index XXXXXXX..XXXXXXX 100644
40
addr, xlat, len, is_write);
59
--- a/include/qom/cpu.h
41
diff --git a/accel/tcg/translate-all.c b/accel/tcg/translate-all.c
60
+++ b/include/qom/cpu.h
42
index XXXXXXX..XXXXXXX 100644
61
@@ -XXX,XX +XXX,XX @@ struct qemu_work_item;
43
--- a/accel/tcg/translate-all.c
62
* @trace_dstate_delayed: Delayed changes to trace_dstate (includes all changes
44
+++ b/accel/tcg/translate-all.c
63
* to @trace_dstate).
45
@@ -XXX,XX +XXX,XX @@ void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs)
64
* @trace_dstate: Dynamic tracing state of events for this vCPU (bitmask).
46
hwaddr l = 1;
65
+ * @ignore_memory_transaction_failures: Cached copy of the MachineState
47
66
+ * flag of the same name: allows the board to suppress calling of the
48
rcu_read_lock();
67
+ * CPU do_transaction_failed hook function.
49
- mr = address_space_translate(as, addr, &addr, &l, false);
68
*
50
+ mr = address_space_translate(as, addr, &addr, &l, false, attrs);
69
* State of one CPU core or thread.
51
if (!(memory_region_is_ram(mr)
52
|| memory_region_is_romd(mr))) {
53
rcu_read_unlock();
54
diff --git a/exec.c b/exec.c
55
index XXXXXXX..XXXXXXX 100644
56
--- a/exec.c
57
+++ b/exec.c
58
@@ -XXX,XX +XXX,XX @@ static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
59
rcu_read_lock();
60
while (len > 0) {
61
l = len;
62
- mr = address_space_translate(as, addr, &addr1, &l, true);
63
+ mr = address_space_translate(as, addr, &addr1, &l, true,
64
+ MEMTXATTRS_UNSPECIFIED);
65
66
if (!(memory_region_is_ram(mr) ||
67
memory_region_is_romd(mr))) {
68
@@ -XXX,XX +XXX,XX @@ void address_space_cache_destroy(MemoryRegionCache *cache)
70
*/
69
*/
71
@@ -XXX,XX +XXX,XX @@ struct CPUState {
70
static inline MemoryRegion *address_space_translate_cached(
71
MemoryRegionCache *cache, hwaddr addr, hwaddr *xlat,
72
- hwaddr *plen, bool is_write)
73
+ hwaddr *plen, bool is_write, MemTxAttrs attrs)
74
{
75
MemoryRegionSection section;
76
MemoryRegion *mr;
77
@@ -XXX,XX +XXX,XX @@ address_space_read_cached_slow(MemoryRegionCache *cache, hwaddr addr,
78
MemoryRegion *mr;
79
80
l = len;
81
- mr = address_space_translate_cached(cache, addr, &addr1, &l, false);
82
+ mr = address_space_translate_cached(cache, addr, &addr1, &l, false,
83
+ MEMTXATTRS_UNSPECIFIED);
84
flatview_read_continue(cache->fv,
85
addr, MEMTXATTRS_UNSPECIFIED, buf, len,
86
addr1, l, mr);
87
@@ -XXX,XX +XXX,XX @@ address_space_write_cached_slow(MemoryRegionCache *cache, hwaddr addr,
88
MemoryRegion *mr;
89
90
l = len;
91
- mr = address_space_translate_cached(cache, addr, &addr1, &l, true);
92
+ mr = address_space_translate_cached(cache, addr, &addr1, &l, true,
93
+ MEMTXATTRS_UNSPECIFIED);
94
flatview_write_continue(cache->fv,
95
addr, MEMTXATTRS_UNSPECIFIED, buf, len,
96
addr1, l, mr);
97
@@ -XXX,XX +XXX,XX @@ bool cpu_physical_memory_is_io(hwaddr phys_addr)
98
99
rcu_read_lock();
100
mr = address_space_translate(&address_space_memory,
101
- phys_addr, &phys_addr, &l, false);
102
+ phys_addr, &phys_addr, &l, false,
103
+ MEMTXATTRS_UNSPECIFIED);
104
105
res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
106
rcu_read_unlock();
107
diff --git a/hw/vfio/common.c b/hw/vfio/common.c
108
index XXXXXXX..XXXXXXX 100644
109
--- a/hw/vfio/common.c
110
+++ b/hw/vfio/common.c
111
@@ -XXX,XX +XXX,XX @@ static bool vfio_get_vaddr(IOMMUTLBEntry *iotlb, void **vaddr,
72
*/
112
*/
73
bool throttle_thread_scheduled;
113
mr = address_space_translate(&address_space_memory,
74
114
iotlb->translated_addr,
75
+ bool ignore_memory_transaction_failures;
115
- &xlat, &len, writable);
76
+
116
+ &xlat, &len, writable,
77
/* Note that this is accessed at the start of every TB via a negative
117
+ MEMTXATTRS_UNSPECIFIED);
78
offset from AREG0. Leave this field at the end so as to make the
118
if (!memory_region_is_ram(mr)) {
79
(absolute value) offset as small as possible. This reduces code
119
error_report("iommu map to non memory area %"HWADDR_PRIx"",
80
@@ -XXX,XX +XXX,XX @@ static inline void cpu_transaction_failed(CPUState *cpu, hwaddr physaddr,
120
xlat);
81
{
121
diff --git a/memory_ldst.inc.c b/memory_ldst.inc.c
82
CPUClass *cc = CPU_GET_CLASS(cpu);
122
index XXXXXXX..XXXXXXX 100644
83
123
--- a/memory_ldst.inc.c
84
- if (cc->do_transaction_failed) {
124
+++ b/memory_ldst.inc.c
85
+ if (!cpu->ignore_memory_transaction_failures && cc->do_transaction_failed) {
125
@@ -XXX,XX +XXX,XX @@ static inline uint32_t glue(address_space_ldl_internal, SUFFIX)(ARG1_DECL,
86
cc->do_transaction_failed(cpu, physaddr, addr, size, access_type,
126
bool release_lock = false;
87
mmu_idx, attrs, response, retaddr);
127
88
}
128
RCU_READ_LOCK();
89
diff --git a/qom/cpu.c b/qom/cpu.c
129
- mr = TRANSLATE(addr, &addr1, &l, false);
90
index XXXXXXX..XXXXXXX 100644
130
+ mr = TRANSLATE(addr, &addr1, &l, false, attrs);
91
--- a/qom/cpu.c
131
if (l < 4 || !IS_DIRECT(mr, false)) {
92
+++ b/qom/cpu.c
132
release_lock |= prepare_mmio_access(mr);
93
@@ -XXX,XX +XXX,XX @@
133
94
#include "exec/cpu-common.h"
134
@@ -XXX,XX +XXX,XX @@ static inline uint64_t glue(address_space_ldq_internal, SUFFIX)(ARG1_DECL,
95
#include "qemu/error-report.h"
135
bool release_lock = false;
96
#include "sysemu/sysemu.h"
136
97
+#include "hw/boards.h"
137
RCU_READ_LOCK();
98
#include "hw/qdev-properties.h"
138
- mr = TRANSLATE(addr, &addr1, &l, false);
99
#include "trace-root.h"
139
+ mr = TRANSLATE(addr, &addr1, &l, false, attrs);
100
140
if (l < 8 || !IS_DIRECT(mr, false)) {
101
@@ -XXX,XX +XXX,XX @@ static void cpu_common_parse_features(const char *typename, char *features,
141
release_lock |= prepare_mmio_access(mr);
102
static void cpu_common_realizefn(DeviceState *dev, Error **errp)
142
103
{
143
@@ -XXX,XX +XXX,XX @@ uint32_t glue(address_space_ldub, SUFFIX)(ARG1_DECL,
104
CPUState *cpu = CPU(dev);
144
bool release_lock = false;
105
+ Object *machine = qdev_get_machine();
145
106
+
146
RCU_READ_LOCK();
107
+ /* qdev_get_machine() can return something that's not TYPE_MACHINE
147
- mr = TRANSLATE(addr, &addr1, &l, false);
108
+ * if this is one of the user-only emulators; in that case there's
148
+ mr = TRANSLATE(addr, &addr1, &l, false, attrs);
109
+ * no need to check the ignore_memory_transaction_failures board flag.
149
if (!IS_DIRECT(mr, false)) {
110
+ */
150
release_lock |= prepare_mmio_access(mr);
111
+ if (object_dynamic_cast(machine, TYPE_MACHINE)) {
151
112
+ ObjectClass *oc = object_get_class(machine);
152
@@ -XXX,XX +XXX,XX @@ static inline uint32_t glue(address_space_lduw_internal, SUFFIX)(ARG1_DECL,
113
+ MachineClass *mc = MACHINE_CLASS(oc);
153
bool release_lock = false;
114
+
154
115
+ if (mc) {
155
RCU_READ_LOCK();
116
+ cpu->ignore_memory_transaction_failures =
156
- mr = TRANSLATE(addr, &addr1, &l, false);
117
+ mc->ignore_memory_transaction_failures;
157
+ mr = TRANSLATE(addr, &addr1, &l, false, attrs);
118
+ }
158
if (l < 2 || !IS_DIRECT(mr, false)) {
119
+ }
159
release_lock |= prepare_mmio_access(mr);
120
160
121
if (dev->hotplugged) {
161
@@ -XXX,XX +XXX,XX @@ void glue(address_space_stl_notdirty, SUFFIX)(ARG1_DECL,
122
cpu_synchronize_post_init(cpu);
162
bool release_lock = false;
163
164
RCU_READ_LOCK();
165
- mr = TRANSLATE(addr, &addr1, &l, true);
166
+ mr = TRANSLATE(addr, &addr1, &l, true, attrs);
167
if (l < 4 || !IS_DIRECT(mr, true)) {
168
release_lock |= prepare_mmio_access(mr);
169
170
@@ -XXX,XX +XXX,XX @@ static inline void glue(address_space_stl_internal, SUFFIX)(ARG1_DECL,
171
bool release_lock = false;
172
173
RCU_READ_LOCK();
174
- mr = TRANSLATE(addr, &addr1, &l, true);
175
+ mr = TRANSLATE(addr, &addr1, &l, true, attrs);
176
if (l < 4 || !IS_DIRECT(mr, true)) {
177
release_lock |= prepare_mmio_access(mr);
178
179
@@ -XXX,XX +XXX,XX @@ void glue(address_space_stb, SUFFIX)(ARG1_DECL,
180
bool release_lock = false;
181
182
RCU_READ_LOCK();
183
- mr = TRANSLATE(addr, &addr1, &l, true);
184
+ mr = TRANSLATE(addr, &addr1, &l, true, attrs);
185
if (!IS_DIRECT(mr, true)) {
186
release_lock |= prepare_mmio_access(mr);
187
r = memory_region_dispatch_write(mr, addr1, val, 1, attrs);
188
@@ -XXX,XX +XXX,XX @@ static inline void glue(address_space_stw_internal, SUFFIX)(ARG1_DECL,
189
bool release_lock = false;
190
191
RCU_READ_LOCK();
192
- mr = TRANSLATE(addr, &addr1, &l, true);
193
+ mr = TRANSLATE(addr, &addr1, &l, true, attrs);
194
if (l < 2 || !IS_DIRECT(mr, true)) {
195
release_lock |= prepare_mmio_access(mr);
196
197
@@ -XXX,XX +XXX,XX @@ static void glue(address_space_stq_internal, SUFFIX)(ARG1_DECL,
198
bool release_lock = false;
199
200
RCU_READ_LOCK();
201
- mr = TRANSLATE(addr, &addr1, &l, true);
202
+ mr = TRANSLATE(addr, &addr1, &l, true, attrs);
203
if (l < 8 || !IS_DIRECT(mr, true)) {
204
release_lock |= prepare_mmio_access(mr);
205
206
diff --git a/target/riscv/helper.c b/target/riscv/helper.c
207
index XXXXXXX..XXXXXXX 100644
208
--- a/target/riscv/helper.c
209
+++ b/target/riscv/helper.c
210
@@ -XXX,XX +XXX,XX @@ restart:
211
MemoryRegion *mr;
212
hwaddr l = sizeof(target_ulong), addr1;
213
mr = address_space_translate(cs->as, pte_addr,
214
- &addr1, &l, false);
215
+ &addr1, &l, false, MEMTXATTRS_UNSPECIFIED);
216
if (memory_access_is_direct(mr, true)) {
217
target_ulong *pte_pa =
218
qemu_map_ram_ptr(mr->ram_block, addr1);
123
--
219
--
124
2.7.4
220
2.17.1
125
221
126
222
diff view generated by jsdifflib
1
Make the MPU_CTRL register banked if v8M security extensions are
1
As part of plumbing MemTxAttrs down to the IOMMU translate method,
2
enabled.
2
add MemTxAttrs as an argument to address_space_map().
3
Its callers either have an attrs value to hand, or don't care
4
and can use MEMTXATTRS_UNSPECIFIED.
3
5
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Message-id: 1503414539-28762-16-git-send-email-peter.maydell@linaro.org
9
Message-id: 20180521140402.23318-5-peter.maydell@linaro.org
7
---
10
---
8
target/arm/cpu.h | 2 +-
11
include/exec/memory.h | 3 ++-
9
hw/intc/armv7m_nvic.c | 9 +++++----
12
include/sysemu/dma.h | 3 ++-
10
target/arm/helper.c | 5 +++--
13
exec.c | 6 ++++--
11
target/arm/machine.c | 3 ++-
14
target/ppc/mmu-hash64.c | 3 ++-
12
4 files changed, 11 insertions(+), 8 deletions(-)
15
4 files changed, 10 insertions(+), 5 deletions(-)
13
16
14
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
17
diff --git a/include/exec/memory.h b/include/exec/memory.h
15
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/cpu.h
19
--- a/include/exec/memory.h
17
+++ b/target/arm/cpu.h
20
+++ b/include/exec/memory.h
18
@@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState {
21
@@ -XXX,XX +XXX,XX @@ bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_
19
uint32_t dfsr; /* Debug Fault Status Register */
22
* @addr: address within that address space
20
uint32_t mmfar; /* MemManage Fault Address */
23
* @plen: pointer to length of buffer; updated on return
21
uint32_t bfar; /* BusFault Address */
24
* @is_write: indicates the transfer direction
22
- unsigned mpu_ctrl; /* MPU_CTRL */
25
+ * @attrs: memory attributes
23
+ unsigned mpu_ctrl[2]; /* MPU_CTRL */
26
*/
24
int exception;
27
void *address_space_map(AddressSpace *as, hwaddr addr,
25
uint32_t primask[2];
28
- hwaddr *plen, bool is_write);
26
uint32_t faultmask[2];
29
+ hwaddr *plen, bool is_write, MemTxAttrs attrs);
27
diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c
30
31
/* address_space_unmap: Unmaps a memory region previously mapped by address_space_map()
32
*
33
diff --git a/include/sysemu/dma.h b/include/sysemu/dma.h
28
index XXXXXXX..XXXXXXX 100644
34
index XXXXXXX..XXXXXXX 100644
29
--- a/hw/intc/armv7m_nvic.c
35
--- a/include/sysemu/dma.h
30
+++ b/hw/intc/armv7m_nvic.c
36
+++ b/include/sysemu/dma.h
31
@@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs)
37
@@ -XXX,XX +XXX,XX @@ static inline void *dma_memory_map(AddressSpace *as,
32
return cpu->pmsav7_dregion << 8;
38
hwaddr xlen = *len;
33
break;
39
void *p;
34
case 0xd94: /* MPU_CTRL */
40
35
- return cpu->env.v7m.mpu_ctrl;
41
- p = address_space_map(as, addr, &xlen, dir == DMA_DIRECTION_FROM_DEVICE);
36
+ return cpu->env.v7m.mpu_ctrl[attrs.secure];
42
+ p = address_space_map(as, addr, &xlen, dir == DMA_DIRECTION_FROM_DEVICE,
37
case 0xd98: /* MPU_RNR */
43
+ MEMTXATTRS_UNSPECIFIED);
38
return cpu->env.pmsav7.rnr[attrs.secure];
44
*len = xlen;
39
case 0xd9c: /* MPU_RBAR */
45
return p;
40
@@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value,
46
}
41
qemu_log_mask(LOG_GUEST_ERROR, "MPU_CTRL: HFNMIENA and !ENABLE is "
47
diff --git a/exec.c b/exec.c
42
"UNPREDICTABLE\n");
43
}
44
- cpu->env.v7m.mpu_ctrl = value & (R_V7M_MPU_CTRL_ENABLE_MASK |
45
- R_V7M_MPU_CTRL_HFNMIENA_MASK |
46
- R_V7M_MPU_CTRL_PRIVDEFENA_MASK);
47
+ cpu->env.v7m.mpu_ctrl[attrs.secure]
48
+ = value & (R_V7M_MPU_CTRL_ENABLE_MASK |
49
+ R_V7M_MPU_CTRL_HFNMIENA_MASK |
50
+ R_V7M_MPU_CTRL_PRIVDEFENA_MASK);
51
tlb_flush(CPU(cpu));
52
break;
53
case 0xd98: /* MPU_RNR */
54
diff --git a/target/arm/helper.c b/target/arm/helper.c
55
index XXXXXXX..XXXXXXX 100644
48
index XXXXXXX..XXXXXXX 100644
56
--- a/target/arm/helper.c
49
--- a/exec.c
57
+++ b/target/arm/helper.c
50
+++ b/exec.c
58
@@ -XXX,XX +XXX,XX @@ static inline bool regime_translation_disabled(CPUARMState *env,
51
@@ -XXX,XX +XXX,XX @@ flatview_extend_translation(FlatView *fv, hwaddr addr,
59
ARMMMUIdx mmu_idx)
52
void *address_space_map(AddressSpace *as,
53
hwaddr addr,
54
hwaddr *plen,
55
- bool is_write)
56
+ bool is_write,
57
+ MemTxAttrs attrs)
60
{
58
{
61
if (arm_feature(env, ARM_FEATURE_M)) {
59
hwaddr len = *plen;
62
- switch (env->v7m.mpu_ctrl &
60
hwaddr l, xlat;
63
+ switch (env->v7m.mpu_ctrl[regime_is_secure(env, mmu_idx)] &
61
@@ -XXX,XX +XXX,XX @@ void *cpu_physical_memory_map(hwaddr addr,
64
(R_V7M_MPU_CTRL_ENABLE_MASK | R_V7M_MPU_CTRL_HFNMIENA_MASK)) {
62
hwaddr *plen,
65
case R_V7M_MPU_CTRL_ENABLE_MASK:
63
int is_write)
66
/* Enabled, but not for HardFault and NMI */
64
{
67
@@ -XXX,XX +XXX,XX @@ static bool pmsav7_use_background_region(ARMCPU *cpu,
65
- return address_space_map(&address_space_memory, addr, plen, is_write);
66
+ return address_space_map(&address_space_memory, addr, plen, is_write,
67
+ MEMTXATTRS_UNSPECIFIED);
68
}
69
70
void cpu_physical_memory_unmap(void *buffer, hwaddr len,
71
diff --git a/target/ppc/mmu-hash64.c b/target/ppc/mmu-hash64.c
72
index XXXXXXX..XXXXXXX 100644
73
--- a/target/ppc/mmu-hash64.c
74
+++ b/target/ppc/mmu-hash64.c
75
@@ -XXX,XX +XXX,XX @@ const ppc_hash_pte64_t *ppc_hash64_map_hptes(PowerPCCPU *cpu,
76
return NULL;
68
}
77
}
69
78
70
if (arm_feature(env, ARM_FEATURE_M)) {
79
- hptes = address_space_map(CPU(cpu)->as, base + pte_offset, &plen, false);
71
- return env->v7m.mpu_ctrl & R_V7M_MPU_CTRL_PRIVDEFENA_MASK;
80
+ hptes = address_space_map(CPU(cpu)->as, base + pte_offset, &plen, false,
72
+ return env->v7m.mpu_ctrl[regime_is_secure(env, mmu_idx)]
81
+ MEMTXATTRS_UNSPECIFIED);
73
+ & R_V7M_MPU_CTRL_PRIVDEFENA_MASK;
82
if (plen < (n * HASH_PTE_SIZE_64)) {
74
} else {
83
hw_error("%s: Unable to map all requested HPTEs\n", __func__);
75
return regime_sctlr(env, mmu_idx) & SCTLR_BR;
76
}
84
}
77
diff --git a/target/arm/machine.c b/target/arm/machine.c
78
index XXXXXXX..XXXXXXX 100644
79
--- a/target/arm/machine.c
80
+++ b/target/arm/machine.c
81
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = {
82
VMSTATE_UINT32(env.v7m.dfsr, ARMCPU),
83
VMSTATE_UINT32(env.v7m.mmfar, ARMCPU),
84
VMSTATE_UINT32(env.v7m.bfar, ARMCPU),
85
- VMSTATE_UINT32(env.v7m.mpu_ctrl, ARMCPU),
86
+ VMSTATE_UINT32(env.v7m.mpu_ctrl[M_REG_NS], ARMCPU),
87
VMSTATE_INT32(env.v7m.exception, ARMCPU),
88
VMSTATE_END_OF_LIST()
89
},
90
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_security = {
91
0, vmstate_info_uint32, uint32_t),
92
VMSTATE_UINT32(env.pmsav7.rnr[M_REG_S], ARMCPU),
93
VMSTATE_VALIDATE("secure MPU_RNR is valid", s_rnr_vmstate_validate),
94
+ VMSTATE_UINT32(env.v7m.mpu_ctrl[M_REG_S], ARMCPU),
95
VMSTATE_END_OF_LIST()
96
}
97
};
98
--
85
--
99
2.7.4
86
2.17.1
100
87
101
88
diff view generated by jsdifflib
1
Make the MPU registers MPU_MAIR0 and MPU_MAIR1 banked if v8M security
1
As part of plumbing MemTxAttrs down to the IOMMU translate method,
2
extensions are enabled.
2
add MemTxAttrs as an argument to address_space_access_valid().
3
3
Its callers either have an attrs value to hand, or don't care
4
We can freely add more items to vmstate_m_security without
4
and can use MEMTXATTRS_UNSPECIFIED.
5
breaking migration compatibility, because no CPU currently
6
has the ARM_FEATURE_M_SECURITY bit enabled and so this
7
subsection is not yet used by anything.
8
5
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
10
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
11
Message-id: 1503414539-28762-14-git-send-email-peter.maydell@linaro.org
9
Message-id: 20180521140402.23318-6-peter.maydell@linaro.org
12
---
10
---
13
target/arm/cpu.h | 4 ++--
11
include/exec/memory.h | 4 +++-
14
hw/intc/armv7m_nvic.c | 8 ++++----
12
include/sysemu/dma.h | 3 ++-
15
target/arm/cpu.c | 26 ++++++++++++++++++++------
13
exec.c | 3 ++-
16
target/arm/helper.c | 11 ++++++-----
14
target/s390x/diag.c | 6 ++++--
17
target/arm/machine.c | 12 ++++++++----
15
target/s390x/excp_helper.c | 3 ++-
18
5 files changed, 40 insertions(+), 21 deletions(-)
16
target/s390x/mmu_helper.c | 3 ++-
17
target/s390x/sigp.c | 3 ++-
18
7 files changed, 17 insertions(+), 8 deletions(-)
19
19
20
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
20
diff --git a/include/exec/memory.h b/include/exec/memory.h
21
index XXXXXXX..XXXXXXX 100644
21
index XXXXXXX..XXXXXXX 100644
22
--- a/target/arm/cpu.h
22
--- a/include/exec/memory.h
23
+++ b/target/arm/cpu.h
23
+++ b/include/exec/memory.h
24
@@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState {
24
@@ -XXX,XX +XXX,XX @@ static inline MemoryRegion *address_space_translate(AddressSpace *as,
25
* pmsav7.rnr (region number register)
25
* @addr: address within that address space
26
* pmsav7_dregion (number of configured regions)
26
* @len: length of the area to be checked
27
*/
27
* @is_write: indicates the transfer direction
28
- uint32_t *rbar;
28
+ * @attrs: memory attributes
29
- uint32_t *rlar;
29
*/
30
+ uint32_t *rbar[2];
30
-bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write);
31
+ uint32_t *rlar[2];
31
+bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len,
32
uint32_t mair0[2];
32
+ bool is_write, MemTxAttrs attrs);
33
uint32_t mair1[2];
33
34
} pmsav8;
34
/* address_space_map: map a physical memory region into a host virtual address
35
diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c
35
*
36
diff --git a/include/sysemu/dma.h b/include/sysemu/dma.h
36
index XXXXXXX..XXXXXXX 100644
37
index XXXXXXX..XXXXXXX 100644
37
--- a/hw/intc/armv7m_nvic.c
38
--- a/include/sysemu/dma.h
38
+++ b/hw/intc/armv7m_nvic.c
39
+++ b/include/sysemu/dma.h
39
@@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs)
40
@@ -XXX,XX +XXX,XX @@ static inline bool dma_memory_valid(AddressSpace *as,
40
if (region >= cpu->pmsav7_dregion) {
41
DMADirection dir)
41
return 0;
42
{
42
}
43
return address_space_access_valid(as, addr, len,
43
- return cpu->env.pmsav8.rbar[region];
44
- dir == DMA_DIRECTION_FROM_DEVICE);
44
+ return cpu->env.pmsav8.rbar[attrs.secure][region];
45
+ dir == DMA_DIRECTION_FROM_DEVICE,
45
}
46
+ MEMTXATTRS_UNSPECIFIED);
46
47
}
47
if (region >= cpu->pmsav7_dregion) {
48
48
@@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs)
49
static inline int dma_memory_rw_relaxed(AddressSpace *as, dma_addr_t addr,
49
if (region >= cpu->pmsav7_dregion) {
50
diff --git a/exec.c b/exec.c
50
return 0;
51
index XXXXXXX..XXXXXXX 100644
51
}
52
--- a/exec.c
52
- return cpu->env.pmsav8.rlar[region];
53
+++ b/exec.c
53
+ return cpu->env.pmsav8.rlar[attrs.secure][region];
54
@@ -XXX,XX +XXX,XX @@ static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
54
}
55
}
55
56
56
if (region >= cpu->pmsav7_dregion) {
57
bool address_space_access_valid(AddressSpace *as, hwaddr addr,
57
@@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value,
58
- int len, bool is_write)
58
if (region >= cpu->pmsav7_dregion) {
59
+ int len, bool is_write,
59
return;
60
+ MemTxAttrs attrs)
60
}
61
{
61
- cpu->env.pmsav8.rbar[region] = value;
62
FlatView *fv;
62
+ cpu->env.pmsav8.rbar[attrs.secure][region] = value;
63
bool result;
63
tlb_flush(CPU(cpu));
64
diff --git a/target/s390x/diag.c b/target/s390x/diag.c
65
index XXXXXXX..XXXXXXX 100644
66
--- a/target/s390x/diag.c
67
+++ b/target/s390x/diag.c
68
@@ -XXX,XX +XXX,XX @@ void handle_diag_308(CPUS390XState *env, uint64_t r1, uint64_t r3, uintptr_t ra)
64
return;
69
return;
65
}
70
}
66
@@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value,
71
if (!address_space_access_valid(&address_space_memory, addr,
67
if (region >= cpu->pmsav7_dregion) {
72
- sizeof(IplParameterBlock), false)) {
68
return;
73
+ sizeof(IplParameterBlock), false,
69
}
74
+ MEMTXATTRS_UNSPECIFIED)) {
70
- cpu->env.pmsav8.rlar[region] = value;
75
s390_program_interrupt(env, PGM_ADDRESSING, ILEN_AUTO, ra);
71
+ cpu->env.pmsav8.rlar[attrs.secure][region] = value;
72
tlb_flush(CPU(cpu));
73
return;
76
return;
74
}
77
}
75
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
78
@@ -XXX,XX +XXX,XX @@ out:
79
return;
80
}
81
if (!address_space_access_valid(&address_space_memory, addr,
82
- sizeof(IplParameterBlock), true)) {
83
+ sizeof(IplParameterBlock), true,
84
+ MEMTXATTRS_UNSPECIFIED)) {
85
s390_program_interrupt(env, PGM_ADDRESSING, ILEN_AUTO, ra);
86
return;
87
}
88
diff --git a/target/s390x/excp_helper.c b/target/s390x/excp_helper.c
76
index XXXXXXX..XXXXXXX 100644
89
index XXXXXXX..XXXXXXX 100644
77
--- a/target/arm/cpu.c
90
--- a/target/s390x/excp_helper.c
78
+++ b/target/arm/cpu.c
91
+++ b/target/s390x/excp_helper.c
79
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s)
92
@@ -XXX,XX +XXX,XX @@ int s390_cpu_handle_mmu_fault(CPUState *cs, vaddr orig_vaddr, int size,
80
if (arm_feature(env, ARM_FEATURE_PMSA)) {
93
81
if (cpu->pmsav7_dregion > 0) {
94
/* check out of RAM access */
82
if (arm_feature(env, ARM_FEATURE_V8)) {
95
if (!address_space_access_valid(&address_space_memory, raddr,
83
- memset(env->pmsav8.rbar, 0,
96
- TARGET_PAGE_SIZE, rw)) {
84
- sizeof(*env->pmsav8.rbar) * cpu->pmsav7_dregion);
97
+ TARGET_PAGE_SIZE, rw,
85
- memset(env->pmsav8.rlar, 0,
98
+ MEMTXATTRS_UNSPECIFIED)) {
86
- sizeof(*env->pmsav8.rlar) * cpu->pmsav7_dregion);
99
DPRINTF("%s: raddr %" PRIx64 " > ram_size %" PRIx64 "\n", __func__,
87
+ memset(env->pmsav8.rbar[M_REG_NS], 0,
100
(uint64_t)raddr, (uint64_t)ram_size);
88
+ sizeof(*env->pmsav8.rbar[M_REG_NS])
101
trigger_pgm_exception(env, PGM_ADDRESSING, ILEN_AUTO);
89
+ * cpu->pmsav7_dregion);
102
diff --git a/target/s390x/mmu_helper.c b/target/s390x/mmu_helper.c
90
+ memset(env->pmsav8.rlar[M_REG_NS], 0,
91
+ sizeof(*env->pmsav8.rlar[M_REG_NS])
92
+ * cpu->pmsav7_dregion);
93
+ if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
94
+ memset(env->pmsav8.rbar[M_REG_S], 0,
95
+ sizeof(*env->pmsav8.rbar[M_REG_S])
96
+ * cpu->pmsav7_dregion);
97
+ memset(env->pmsav8.rlar[M_REG_S], 0,
98
+ sizeof(*env->pmsav8.rlar[M_REG_S])
99
+ * cpu->pmsav7_dregion);
100
+ }
101
} else if (arm_feature(env, ARM_FEATURE_V7)) {
102
memset(env->pmsav7.drbar, 0,
103
sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion);
104
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
105
if (nr) {
106
if (arm_feature(env, ARM_FEATURE_V8)) {
107
/* PMSAv8 */
108
- env->pmsav8.rbar = g_new0(uint32_t, nr);
109
- env->pmsav8.rlar = g_new0(uint32_t, nr);
110
+ env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr);
111
+ env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr);
112
+ if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
113
+ env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr);
114
+ env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr);
115
+ }
116
} else {
117
env->pmsav7.drbar = g_new0(uint32_t, nr);
118
env->pmsav7.drsr = g_new0(uint32_t, nr);
119
diff --git a/target/arm/helper.c b/target/arm/helper.c
120
index XXXXXXX..XXXXXXX 100644
103
index XXXXXXX..XXXXXXX 100644
121
--- a/target/arm/helper.c
104
--- a/target/s390x/mmu_helper.c
122
+++ b/target/arm/helper.c
105
+++ b/target/s390x/mmu_helper.c
123
@@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address,
106
@@ -XXX,XX +XXX,XX @@ static int translate_pages(S390CPU *cpu, vaddr addr, int nr_pages,
124
{
107
return ret;
125
ARMCPU *cpu = arm_env_get_cpu(env);
108
}
126
bool is_user = regime_is_user(env, mmu_idx);
109
if (!address_space_access_valid(&address_space_memory, pages[i],
127
+ uint32_t secure = regime_is_secure(env, mmu_idx);
110
- TARGET_PAGE_SIZE, is_write)) {
128
int n;
111
+ TARGET_PAGE_SIZE, is_write,
129
int matchregion = -1;
112
+ MEMTXATTRS_UNSPECIFIED)) {
130
bool hit = false;
113
trigger_access_exception(env, PGM_ADDRESSING, ILEN_AUTO, 0);
131
@@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address,
114
return -EFAULT;
132
* with bits [4:0] all zeroes, but the limit address is bits
115
}
133
* [31:5] from the register with bits [4:0] all ones.
116
diff --git a/target/s390x/sigp.c b/target/s390x/sigp.c
134
*/
135
- uint32_t base = env->pmsav8.rbar[n] & ~0x1f;
136
- uint32_t limit = env->pmsav8.rlar[n] | 0x1f;
137
+ uint32_t base = env->pmsav8.rbar[secure][n] & ~0x1f;
138
+ uint32_t limit = env->pmsav8.rlar[secure][n] | 0x1f;
139
140
- if (!(env->pmsav8.rlar[n] & 0x1)) {
141
+ if (!(env->pmsav8.rlar[secure][n] & 0x1)) {
142
/* Region disabled */
143
continue;
144
}
145
@@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address,
146
/* hit using the background region */
147
get_phys_addr_pmsav7_default(env, mmu_idx, address, prot);
148
} else {
149
- uint32_t ap = extract32(env->pmsav8.rbar[matchregion], 1, 2);
150
- uint32_t xn = extract32(env->pmsav8.rbar[matchregion], 0, 1);
151
+ uint32_t ap = extract32(env->pmsav8.rbar[secure][matchregion], 1, 2);
152
+ uint32_t xn = extract32(env->pmsav8.rbar[secure][matchregion], 0, 1);
153
154
if (m_is_system_region(env, address)) {
155
/* System space is always execute never */
156
diff --git a/target/arm/machine.c b/target/arm/machine.c
157
index XXXXXXX..XXXXXXX 100644
117
index XXXXXXX..XXXXXXX 100644
158
--- a/target/arm/machine.c
118
--- a/target/s390x/sigp.c
159
+++ b/target/arm/machine.c
119
+++ b/target/s390x/sigp.c
160
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_pmsav8 = {
120
@@ -XXX,XX +XXX,XX @@ static void sigp_set_prefix(CPUState *cs, run_on_cpu_data arg)
161
.minimum_version_id = 1,
121
cpu_synchronize_state(cs);
162
.needed = pmsav8_needed,
122
163
.fields = (VMStateField[]) {
123
if (!address_space_access_valid(&address_space_memory, addr,
164
- VMSTATE_VARRAY_UINT32(env.pmsav8.rbar, ARMCPU, pmsav7_dregion, 0,
124
- sizeof(struct LowCore), false)) {
165
- vmstate_info_uint32, uint32_t),
125
+ sizeof(struct LowCore), false,
166
- VMSTATE_VARRAY_UINT32(env.pmsav8.rlar, ARMCPU, pmsav7_dregion, 0,
126
+ MEMTXATTRS_UNSPECIFIED)) {
167
- vmstate_info_uint32, uint32_t),
127
set_sigp_status(si, SIGP_STAT_INVALID_PARAMETER);
168
+ VMSTATE_VARRAY_UINT32(env.pmsav8.rbar[M_REG_NS], ARMCPU, pmsav7_dregion,
128
return;
169
+ 0, vmstate_info_uint32, uint32_t),
170
+ VMSTATE_VARRAY_UINT32(env.pmsav8.rlar[M_REG_NS], ARMCPU, pmsav7_dregion,
171
+ 0, vmstate_info_uint32, uint32_t),
172
VMSTATE_UINT32(env.pmsav8.mair0[M_REG_NS], ARMCPU),
173
VMSTATE_UINT32(env.pmsav8.mair1[M_REG_NS], ARMCPU),
174
VMSTATE_END_OF_LIST()
175
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_security = {
176
VMSTATE_UINT32(env.v7m.vecbase[M_REG_S], ARMCPU),
177
VMSTATE_UINT32(env.pmsav8.mair0[M_REG_S], ARMCPU),
178
VMSTATE_UINT32(env.pmsav8.mair1[M_REG_S], ARMCPU),
179
+ VMSTATE_VARRAY_UINT32(env.pmsav8.rbar[M_REG_S], ARMCPU, pmsav7_dregion,
180
+ 0, vmstate_info_uint32, uint32_t),
181
+ VMSTATE_VARRAY_UINT32(env.pmsav8.rlar[M_REG_S], ARMCPU, pmsav7_dregion,
182
+ 0, vmstate_info_uint32, uint32_t),
183
VMSTATE_END_OF_LIST()
184
}
129
}
185
};
186
--
130
--
187
2.7.4
131
2.17.1
188
132
189
133
diff view generated by jsdifflib
1
Make the CFSR register banked if v8M security extensions are enabled.
1
As part of plumbing MemTxAttrs down to the IOMMU translate method,
2
2
add MemTxAttrs as an argument to flatview_extend_translation().
3
Not all the bits in this register are banked: the BFSR
3
Its callers either have an attrs value to hand, or don't care
4
bits [15:8] are shared between S and NS, and we store them
4
and can use MEMTXATTRS_UNSPECIFIED.
5
in the NS copy of the register.
6
5
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Message-id: 1503414539-28762-19-git-send-email-peter.maydell@linaro.org
9
Message-id: 20180521140402.23318-7-peter.maydell@linaro.org
10
---
10
---
11
target/arm/cpu.h | 7 ++++++-
11
exec.c | 15 ++++++++++-----
12
hw/intc/armv7m_nvic.c | 15 +++++++++++++--
12
1 file changed, 10 insertions(+), 5 deletions(-)
13
target/arm/helper.c | 18 +++++++++---------
14
target/arm/machine.c | 3 ++-
15
4 files changed, 30 insertions(+), 13 deletions(-)
16
13
17
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
14
diff --git a/exec.c b/exec.c
18
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
19
--- a/target/arm/cpu.h
16
--- a/exec.c
20
+++ b/target/arm/cpu.h
17
+++ b/exec.c
21
@@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState {
18
@@ -XXX,XX +XXX,XX @@ bool address_space_access_valid(AddressSpace *as, hwaddr addr,
22
uint32_t basepri[2];
19
23
uint32_t control[2];
20
static hwaddr
24
uint32_t ccr[2]; /* Configuration and Control */
21
flatview_extend_translation(FlatView *fv, hwaddr addr,
25
- uint32_t cfsr; /* Configurable Fault Status */
22
- hwaddr target_len,
26
+ uint32_t cfsr[2]; /* Configurable Fault Status */
23
- MemoryRegion *mr, hwaddr base, hwaddr len,
27
uint32_t hfsr; /* HardFault Status */
24
- bool is_write)
28
uint32_t dfsr; /* Debug Fault Status Register */
25
+ hwaddr target_len,
29
uint32_t mmfar[2]; /* MemManage Fault Address */
26
+ MemoryRegion *mr, hwaddr base, hwaddr len,
30
@@ -XXX,XX +XXX,XX @@ FIELD(V7M_CFSR, NOCP, 16 + 3, 1)
27
+ bool is_write, MemTxAttrs attrs)
31
FIELD(V7M_CFSR, UNALIGNED, 16 + 8, 1)
28
{
32
FIELD(V7M_CFSR, DIVBYZERO, 16 + 9, 1)
29
hwaddr done = 0;
33
30
hwaddr xlat;
34
+/* V7M CFSR bit masks covering all of the subregister bits */
31
@@ -XXX,XX +XXX,XX @@ void *address_space_map(AddressSpace *as,
35
+FIELD(V7M_CFSR, MMFSR, 0, 8)
32
36
+FIELD(V7M_CFSR, BFSR, 8, 8)
33
memory_region_ref(mr);
37
+FIELD(V7M_CFSR, UFSR, 16, 16)
34
*plen = flatview_extend_translation(fv, addr, len, mr, xlat,
38
+
35
- l, is_write);
39
/* V7M HFSR bits */
36
+ l, is_write, attrs);
40
FIELD(V7M_HFSR, VECTTBL, 1, 1)
37
ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true);
41
FIELD(V7M_HFSR, FORCED, 30, 1)
38
rcu_read_unlock();
42
diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c
39
43
index XXXXXXX..XXXXXXX 100644
40
@@ -XXX,XX +XXX,XX @@ int64_t address_space_cache_init(MemoryRegionCache *cache,
44
--- a/hw/intc/armv7m_nvic.c
41
mr = cache->mrs.mr;
45
+++ b/hw/intc/armv7m_nvic.c
42
memory_region_ref(mr);
46
@@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs)
43
if (memory_access_is_direct(mr, is_write)) {
47
}
44
+ /* We don't care about the memory attributes here as we're only
48
return val;
45
+ * doing this if we found actual RAM, which behaves the same
49
case 0xd28: /* Configurable Fault Status. */
46
+ * regardless of attributes; so UNSPECIFIED is fine.
50
- return cpu->env.v7m.cfsr;
51
+ /* The BFSR bits [15:8] are shared between security states
52
+ * and we store them in the NS copy
53
+ */
47
+ */
54
+ val = cpu->env.v7m.cfsr[attrs.secure];
48
l = flatview_extend_translation(cache->fv, addr, len, mr,
55
+ val |= cpu->env.v7m.cfsr[M_REG_NS] & R_V7M_CFSR_BFSR_MASK;
49
- cache->xlat, l, is_write);
56
+ return val;
50
+ cache->xlat, l, is_write,
57
case 0xd2c: /* Hard Fault Status. */
51
+ MEMTXATTRS_UNSPECIFIED);
58
return cpu->env.v7m.hfsr;
52
cache->ptr = qemu_ram_ptr_length(mr->ram_block, cache->xlat, &l, true);
59
case 0xd30: /* Debug Fault Status. */
53
} else {
60
@@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value,
54
cache->ptr = NULL;
61
nvic_irq_update(s);
62
break;
63
case 0xd28: /* Configurable Fault Status. */
64
- cpu->env.v7m.cfsr &= ~value; /* W1C */
65
+ cpu->env.v7m.cfsr[attrs.secure] &= ~value; /* W1C */
66
+ if (attrs.secure) {
67
+ /* The BFSR bits [15:8] are shared between security states
68
+ * and we store them in the NS copy.
69
+ */
70
+ cpu->env.v7m.cfsr[M_REG_NS] &= ~(value & R_V7M_CFSR_BFSR_MASK);
71
+ }
72
break;
73
case 0xd2c: /* Hard Fault Status. */
74
cpu->env.v7m.hfsr &= ~value; /* W1C */
75
diff --git a/target/arm/helper.c b/target/arm/helper.c
76
index XXXXXXX..XXXXXXX 100644
77
--- a/target/arm/helper.c
78
+++ b/target/arm/helper.c
79
@@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu)
80
/* Bad exception return: instead of popping the exception
81
* stack, directly take a usage fault on the current stack.
82
*/
83
- env->v7m.cfsr |= R_V7M_CFSR_INVPC_MASK;
84
+ env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVPC_MASK;
85
armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE);
86
v7m_exception_taken(cpu, type | 0xf0000000);
87
qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on existing "
88
@@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu)
89
if (return_to_handler != arm_v7m_is_handler_mode(env)) {
90
/* Take an INVPC UsageFault by pushing the stack again. */
91
armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE);
92
- env->v7m.cfsr |= R_V7M_CFSR_INVPC_MASK;
93
+ env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVPC_MASK;
94
v7m_push_stack(cpu);
95
v7m_exception_taken(cpu, type | 0xf0000000);
96
qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on new stackframe: "
97
@@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs)
98
switch (cs->exception_index) {
99
case EXCP_UDEF:
100
armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE);
101
- env->v7m.cfsr |= R_V7M_CFSR_UNDEFINSTR_MASK;
102
+ env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_UNDEFINSTR_MASK;
103
break;
104
case EXCP_NOCP:
105
armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE);
106
- env->v7m.cfsr |= R_V7M_CFSR_NOCP_MASK;
107
+ env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_NOCP_MASK;
108
break;
109
case EXCP_INVSTATE:
110
armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE);
111
- env->v7m.cfsr |= R_V7M_CFSR_INVSTATE_MASK;
112
+ env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVSTATE_MASK;
113
break;
114
case EXCP_SWI:
115
/* The PC already points to the next instruction. */
116
@@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs)
117
case 0x8: /* External Abort */
118
switch (cs->exception_index) {
119
case EXCP_PREFETCH_ABORT:
120
- env->v7m.cfsr |= R_V7M_CFSR_PRECISERR_MASK;
121
+ env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_PRECISERR_MASK;
122
qemu_log_mask(CPU_LOG_INT, "...with CFSR.PRECISERR\n");
123
break;
124
case EXCP_DATA_ABORT:
125
- env->v7m.cfsr |=
126
+ env->v7m.cfsr[M_REG_NS] |=
127
(R_V7M_CFSR_IBUSERR_MASK | R_V7M_CFSR_BFARVALID_MASK);
128
env->v7m.bfar = env->exception.vaddress;
129
qemu_log_mask(CPU_LOG_INT,
130
@@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs)
131
*/
132
switch (cs->exception_index) {
133
case EXCP_PREFETCH_ABORT:
134
- env->v7m.cfsr |= R_V7M_CFSR_IACCVIOL_MASK;
135
+ env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_IACCVIOL_MASK;
136
qemu_log_mask(CPU_LOG_INT, "...with CFSR.IACCVIOL\n");
137
break;
138
case EXCP_DATA_ABORT:
139
- env->v7m.cfsr |=
140
+ env->v7m.cfsr[env->v7m.secure] |=
141
(R_V7M_CFSR_DACCVIOL_MASK | R_V7M_CFSR_MMARVALID_MASK);
142
env->v7m.mmfar[env->v7m.secure] = env->exception.vaddress;
143
qemu_log_mask(CPU_LOG_INT,
144
diff --git a/target/arm/machine.c b/target/arm/machine.c
145
index XXXXXXX..XXXXXXX 100644
146
--- a/target/arm/machine.c
147
+++ b/target/arm/machine.c
148
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = {
149
VMSTATE_UINT32(env.v7m.basepri[M_REG_NS], ARMCPU),
150
VMSTATE_UINT32(env.v7m.control[M_REG_NS], ARMCPU),
151
VMSTATE_UINT32(env.v7m.ccr[M_REG_NS], ARMCPU),
152
- VMSTATE_UINT32(env.v7m.cfsr, ARMCPU),
153
+ VMSTATE_UINT32(env.v7m.cfsr[M_REG_NS], ARMCPU),
154
VMSTATE_UINT32(env.v7m.hfsr, ARMCPU),
155
VMSTATE_UINT32(env.v7m.dfsr, ARMCPU),
156
VMSTATE_UINT32(env.v7m.mmfar[M_REG_NS], ARMCPU),
157
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_security = {
158
VMSTATE_UINT32(env.v7m.mpu_ctrl[M_REG_S], ARMCPU),
159
VMSTATE_UINT32(env.v7m.ccr[M_REG_S], ARMCPU),
160
VMSTATE_UINT32(env.v7m.mmfar[M_REG_S], ARMCPU),
161
+ VMSTATE_UINT32(env.v7m.cfsr[M_REG_S], ARMCPU),
162
VMSTATE_END_OF_LIST()
163
}
164
};
165
--
55
--
166
2.7.4
56
2.17.1
167
57
168
58
diff view generated by jsdifflib
1
Make the MPU_RNR register banked if v8M security extensions are
1
As part of plumbing MemTxAttrs down to the IOMMU translate method,
2
enabled.
2
add MemTxAttrs as an argument to memory_region_access_valid().
3
Its callers either have an attrs value to hand, or don't care
4
and can use MEMTXATTRS_UNSPECIFIED.
5
6
The callsite in flatview_access_valid() is part of a recursive
7
loop flatview_access_valid() -> memory_region_access_valid() ->
8
subpage_accepts() -> flatview_access_valid(); we make it pass
9
MEMTXATTRS_UNSPECIFIED for now, until the next several commits
10
have plumbed an attrs parameter through the rest of the loop
11
and we can add an attrs parameter to flatview_access_valid().
3
12
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
15
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Message-id: 1503414539-28762-15-git-send-email-peter.maydell@linaro.org
16
Message-id: 20180521140402.23318-8-peter.maydell@linaro.org
7
---
17
---
8
target/arm/cpu.h | 2 +-
18
include/exec/memory-internal.h | 3 ++-
9
hw/intc/armv7m_nvic.c | 18 +++++++++---------
19
exec.c | 4 +++-
10
target/arm/cpu.c | 3 ++-
20
hw/s390x/s390-pci-inst.c | 3 ++-
11
target/arm/helper.c | 6 +++---
21
memory.c | 7 ++++---
12
target/arm/machine.c | 13 +++++++++++--
22
4 files changed, 11 insertions(+), 6 deletions(-)
13
5 files changed, 26 insertions(+), 16 deletions(-)
14
23
15
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
24
diff --git a/include/exec/memory-internal.h b/include/exec/memory-internal.h
16
index XXXXXXX..XXXXXXX 100644
25
index XXXXXXX..XXXXXXX 100644
17
--- a/target/arm/cpu.h
26
--- a/include/exec/memory-internal.h
18
+++ b/target/arm/cpu.h
27
+++ b/include/exec/memory-internal.h
19
@@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState {
28
@@ -XXX,XX +XXX,XX @@ void flatview_unref(FlatView *view);
20
uint32_t *drbar;
29
extern const MemoryRegionOps unassigned_mem_ops;
21
uint32_t *drsr;
30
22
uint32_t *dracr;
31
bool memory_region_access_valid(MemoryRegion *mr, hwaddr addr,
23
- uint32_t rnr;
32
- unsigned size, bool is_write);
24
+ uint32_t rnr[2];
33
+ unsigned size, bool is_write,
25
} pmsav7;
34
+ MemTxAttrs attrs);
26
35
27
/* PMSAv8 MPU */
36
void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section);
28
diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c
37
AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv);
38
diff --git a/exec.c b/exec.c
29
index XXXXXXX..XXXXXXX 100644
39
index XXXXXXX..XXXXXXX 100644
30
--- a/hw/intc/armv7m_nvic.c
40
--- a/exec.c
31
+++ b/hw/intc/armv7m_nvic.c
41
+++ b/exec.c
32
@@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs)
42
@@ -XXX,XX +XXX,XX @@ static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
33
case 0xd94: /* MPU_CTRL */
43
mr = flatview_translate(fv, addr, &xlat, &l, is_write);
34
return cpu->env.v7m.mpu_ctrl;
44
if (!memory_access_is_direct(mr, is_write)) {
35
case 0xd98: /* MPU_RNR */
45
l = memory_access_size(mr, l, addr);
36
- return cpu->env.pmsav7.rnr;
46
- if (!memory_region_access_valid(mr, xlat, l, is_write)) {
37
+ return cpu->env.pmsav7.rnr[attrs.secure];
47
+ /* When our callers all have attrs we'll pass them through here */
38
case 0xd9c: /* MPU_RBAR */
48
+ if (!memory_region_access_valid(mr, xlat, l, is_write,
39
case 0xda4: /* MPU_RBAR_A1 */
49
+ MEMTXATTRS_UNSPECIFIED)) {
40
case 0xdac: /* MPU_RBAR_A2 */
50
return false;
41
case 0xdb4: /* MPU_RBAR_A3 */
42
{
43
- int region = cpu->env.pmsav7.rnr;
44
+ int region = cpu->env.pmsav7.rnr[attrs.secure];
45
46
if (arm_feature(&cpu->env, ARM_FEATURE_V8)) {
47
/* PMSAv8M handling of the aliases is different from v7M:
48
@@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs)
49
case 0xdb0: /* MPU_RASR_A2 (v7M), MPU_RLAR_A2 (v8M) */
50
case 0xdb8: /* MPU_RASR_A3 (v7M), MPU_RLAR_A3 (v8M) */
51
{
52
- int region = cpu->env.pmsav7.rnr;
53
+ int region = cpu->env.pmsav7.rnr[attrs.secure];
54
55
if (arm_feature(&cpu->env, ARM_FEATURE_V8)) {
56
/* PMSAv8M handling of the aliases is different from v7M:
57
@@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value,
58
PRIu32 "/%" PRIu32 "\n",
59
value, cpu->pmsav7_dregion);
60
} else {
61
- cpu->env.pmsav7.rnr = value;
62
+ cpu->env.pmsav7.rnr[attrs.secure] = value;
63
}
64
break;
65
case 0xd9c: /* MPU_RBAR */
66
@@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value,
67
*/
68
int aliasno = (offset - 0xd9c) / 8; /* 0..3 */
69
70
- region = cpu->env.pmsav7.rnr;
71
+ region = cpu->env.pmsav7.rnr[attrs.secure];
72
if (aliasno) {
73
region = deposit32(region, 0, 2, aliasno);
74
}
75
@@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value,
76
region, cpu->pmsav7_dregion);
77
return;
78
}
79
- cpu->env.pmsav7.rnr = region;
80
+ cpu->env.pmsav7.rnr[attrs.secure] = region;
81
} else {
82
- region = cpu->env.pmsav7.rnr;
83
+ region = cpu->env.pmsav7.rnr[attrs.secure];
84
}
85
86
if (region >= cpu->pmsav7_dregion) {
87
@@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value,
88
case 0xdb0: /* MPU_RASR_A2 (v7M), MPU_RLAR_A2 (v8M) */
89
case 0xdb8: /* MPU_RASR_A3 (v7M), MPU_RLAR_A3 (v8M) */
90
{
91
- int region = cpu->env.pmsav7.rnr;
92
+ int region = cpu->env.pmsav7.rnr[attrs.secure];
93
94
if (arm_feature(&cpu->env, ARM_FEATURE_V8)) {
95
/* PMSAv8M handling of the aliases is different from v7M:
96
@@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value,
97
*/
98
int aliasno = (offset - 0xd9c) / 8; /* 0..3 */
99
100
- region = cpu->env.pmsav7.rnr;
101
+ region = cpu->env.pmsav7.rnr[attrs.secure];
102
if (aliasno) {
103
region = deposit32(region, 0, 2, aliasno);
104
}
105
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
106
index XXXXXXX..XXXXXXX 100644
107
--- a/target/arm/cpu.c
108
+++ b/target/arm/cpu.c
109
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s)
110
sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion);
111
}
51
}
112
}
52
}
113
- env->pmsav7.rnr = 0;
53
diff --git a/hw/s390x/s390-pci-inst.c b/hw/s390x/s390-pci-inst.c
114
+ env->pmsav7.rnr[M_REG_NS] = 0;
115
+ env->pmsav7.rnr[M_REG_S] = 0;
116
env->pmsav8.mair0[M_REG_NS] = 0;
117
env->pmsav8.mair0[M_REG_S] = 0;
118
env->pmsav8.mair1[M_REG_NS] = 0;
119
diff --git a/target/arm/helper.c b/target/arm/helper.c
120
index XXXXXXX..XXXXXXX 100644
54
index XXXXXXX..XXXXXXX 100644
121
--- a/target/arm/helper.c
55
--- a/hw/s390x/s390-pci-inst.c
122
+++ b/target/arm/helper.c
56
+++ b/hw/s390x/s390-pci-inst.c
123
@@ -XXX,XX +XXX,XX @@ static uint64_t pmsav7_read(CPUARMState *env, const ARMCPRegInfo *ri)
57
@@ -XXX,XX +XXX,XX @@ int pcistb_service_call(S390CPU *cpu, uint8_t r1, uint8_t r3, uint64_t gaddr,
58
mr = s390_get_subregion(mr, offset, len);
59
offset -= mr->addr;
60
61
- if (!memory_region_access_valid(mr, offset, len, true)) {
62
+ if (!memory_region_access_valid(mr, offset, len, true,
63
+ MEMTXATTRS_UNSPECIFIED)) {
64
s390_program_interrupt(env, PGM_OPERAND, 6, ra);
124
return 0;
65
return 0;
125
}
66
}
126
67
diff --git a/memory.c b/memory.c
127
- u32p += env->pmsav7.rnr;
68
index XXXXXXX..XXXXXXX 100644
128
+ u32p += env->pmsav7.rnr[M_REG_NS];
69
--- a/memory.c
129
return *u32p;
70
+++ b/memory.c
130
}
71
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps ram_device_mem_ops = {
131
72
bool memory_region_access_valid(MemoryRegion *mr,
132
@@ -XXX,XX +XXX,XX @@ static void pmsav7_write(CPUARMState *env, const ARMCPRegInfo *ri,
73
hwaddr addr,
133
return;
74
unsigned size,
75
- bool is_write)
76
+ bool is_write,
77
+ MemTxAttrs attrs)
78
{
79
int access_size_min, access_size_max;
80
int access_size, i;
81
@@ -XXX,XX +XXX,XX @@ MemTxResult memory_region_dispatch_read(MemoryRegion *mr,
82
{
83
MemTxResult r;
84
85
- if (!memory_region_access_valid(mr, addr, size, false)) {
86
+ if (!memory_region_access_valid(mr, addr, size, false, attrs)) {
87
*pval = unassigned_mem_read(mr, addr, size);
88
return MEMTX_DECODE_ERROR;
134
}
89
}
135
90
@@ -XXX,XX +XXX,XX @@ MemTxResult memory_region_dispatch_write(MemoryRegion *mr,
136
- u32p += env->pmsav7.rnr;
91
unsigned size,
137
+ u32p += env->pmsav7.rnr[M_REG_NS];
92
MemTxAttrs attrs)
138
tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */
139
*u32p = value;
140
}
141
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pmsav7_cp_reginfo[] = {
142
.resetfn = arm_cp_reset_ignore },
143
{ .name = "RGNR", .cp = 15, .crn = 6, .opc1 = 0, .crm = 2, .opc2 = 0,
144
.access = PL1_RW,
145
- .fieldoffset = offsetof(CPUARMState, pmsav7.rnr),
146
+ .fieldoffset = offsetof(CPUARMState, pmsav7.rnr[M_REG_NS]),
147
.writefn = pmsav7_rgnr_write,
148
.resetfn = arm_cp_reset_ignore },
149
REGINFO_SENTINEL
150
diff --git a/target/arm/machine.c b/target/arm/machine.c
151
index XXXXXXX..XXXXXXX 100644
152
--- a/target/arm/machine.c
153
+++ b/target/arm/machine.c
154
@@ -XXX,XX +XXX,XX @@ static bool pmsav7_rgnr_vmstate_validate(void *opaque, int version_id)
155
{
93
{
156
ARMCPU *cpu = opaque;
94
- if (!memory_region_access_valid(mr, addr, size, true)) {
157
95
+ if (!memory_region_access_valid(mr, addr, size, true, attrs)) {
158
- return cpu->env.pmsav7.rnr < cpu->pmsav7_dregion;
96
unassigned_mem_write(mr, addr, data, size);
159
+ return cpu->env.pmsav7.rnr[M_REG_NS] < cpu->pmsav7_dregion;
97
return MEMTX_DECODE_ERROR;
160
}
161
162
static const VMStateDescription vmstate_pmsav7 = {
163
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_pmsav7_rnr = {
164
.minimum_version_id = 1,
165
.needed = pmsav7_rnr_needed,
166
.fields = (VMStateField[]) {
167
- VMSTATE_UINT32(env.pmsav7.rnr, ARMCPU),
168
+ VMSTATE_UINT32(env.pmsav7.rnr[M_REG_NS], ARMCPU),
169
VMSTATE_END_OF_LIST()
170
}
98
}
171
};
172
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_pmsav8 = {
173
}
174
};
175
176
+static bool s_rnr_vmstate_validate(void *opaque, int version_id)
177
+{
178
+ ARMCPU *cpu = opaque;
179
+
180
+ return cpu->env.pmsav7.rnr[M_REG_S] < cpu->pmsav7_dregion;
181
+}
182
+
183
static bool m_security_needed(void *opaque)
184
{
185
ARMCPU *cpu = opaque;
186
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_security = {
187
0, vmstate_info_uint32, uint32_t),
188
VMSTATE_VARRAY_UINT32(env.pmsav8.rlar[M_REG_S], ARMCPU, pmsav7_dregion,
189
0, vmstate_info_uint32, uint32_t),
190
+ VMSTATE_UINT32(env.pmsav7.rnr[M_REG_S], ARMCPU),
191
+ VMSTATE_VALIDATE("secure MPU_RNR is valid", s_rnr_vmstate_validate),
192
VMSTATE_END_OF_LIST()
193
}
194
};
195
--
99
--
196
2.7.4
100
2.17.1
197
101
198
102
diff view generated by jsdifflib
1
Set the MachineClass flag ignore_memory_transaction_failures
1
As part of plumbing MemTxAttrs down to the IOMMU translate method,
2
for almost all ARM boards. This means they retain the legacy
2
add MemTxAttrs as an argument to the MemoryRegion valid.accepts
3
behaviour that accesses to unimplemented addresses will RAZ/WI
3
callback. We'll need this for subpage_accepts().
4
rather than aborting, when a subsequent commit adds support
5
for external aborts.
6
4
7
The exceptions are:
5
We could take the approach we used with the read and write
8
* virt -- we know that guests won't try to prod devices
6
callbacks and add new a new _with_attrs version, but since there
9
that we don't describe in the device tree or ACPI tables
7
are so few implementations of the accepts hook we just change
10
* mps2 -- this board was written to use unimplemented-device
8
them all.
11
for all the ranges with devices we don't yet handle
12
13
New boards should not set the flag, but instead be written
14
like the mps2.
15
9
16
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
17
Reviewed-by: Alistair Francis <alistair.francis@xilinx.com>
11
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
18
Message-id: 1504626814-23124-3-git-send-email-peter.maydell@linaro.org
12
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
19
For the Xilinx boards:
13
Message-id: 20180521140402.23318-9-peter.maydell@linaro.org
20
Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com>
21
---
14
---
22
hw/arm/aspeed.c | 3 +++
15
include/exec/memory.h | 3 ++-
23
hw/arm/collie.c | 1 +
16
exec.c | 9 ++++++---
24
hw/arm/cubieboard.c | 1 +
17
hw/hppa/dino.c | 3 ++-
25
hw/arm/digic_boards.c | 1 +
18
hw/nvram/fw_cfg.c | 12 ++++++++----
26
hw/arm/exynos4_boards.c | 2 ++
19
hw/scsi/esp.c | 3 ++-
27
hw/arm/gumstix.c | 2 ++
20
hw/xen/xen_pt_msi.c | 3 ++-
28
hw/arm/highbank.c | 2 ++
21
memory.c | 5 +++--
29
hw/arm/imx25_pdk.c | 1 +
22
7 files changed, 25 insertions(+), 13 deletions(-)
30
hw/arm/integratorcp.c | 1 +
31
hw/arm/kzm.c | 1 +
32
hw/arm/mainstone.c | 1 +
33
hw/arm/musicpal.c | 1 +
34
hw/arm/netduino2.c | 1 +
35
hw/arm/nseries.c | 2 ++
36
hw/arm/omap_sx1.c | 2 ++
37
hw/arm/palm.c | 1 +
38
hw/arm/raspi.c | 1 +
39
hw/arm/realview.c | 4 ++++
40
hw/arm/sabrelite.c | 1 +
41
hw/arm/spitz.c | 4 ++++
42
hw/arm/stellaris.c | 2 ++
43
hw/arm/tosa.c | 1 +
44
hw/arm/versatilepb.c | 2 ++
45
hw/arm/vexpress.c | 1 +
46
hw/arm/xilinx_zynq.c | 1 +
47
hw/arm/xlnx-ep108.c | 2 ++
48
hw/arm/z2.c | 1 +
49
27 files changed, 43 insertions(+)
50
23
51
diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c
24
diff --git a/include/exec/memory.h b/include/exec/memory.h
52
index XXXXXXX..XXXXXXX 100644
25
index XXXXXXX..XXXXXXX 100644
53
--- a/hw/arm/aspeed.c
26
--- a/include/exec/memory.h
54
+++ b/hw/arm/aspeed.c
27
+++ b/include/exec/memory.h
55
@@ -XXX,XX +XXX,XX @@ static void palmetto_bmc_class_init(ObjectClass *oc, void *data)
28
@@ -XXX,XX +XXX,XX @@ struct MemoryRegionOps {
56
mc->no_floppy = 1;
29
* as a machine check exception).
57
mc->no_cdrom = 1;
30
*/
58
mc->no_parallel = 1;
31
bool (*accepts)(void *opaque, hwaddr addr,
59
+ mc->ignore_memory_transaction_failures = true;
32
- unsigned size, bool is_write);
33
+ unsigned size, bool is_write,
34
+ MemTxAttrs attrs);
35
} valid;
36
/* Internal implementation constraints: */
37
struct {
38
diff --git a/exec.c b/exec.c
39
index XXXXXXX..XXXXXXX 100644
40
--- a/exec.c
41
+++ b/exec.c
42
@@ -XXX,XX +XXX,XX @@ static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
60
}
43
}
61
44
62
static const TypeInfo palmetto_bmc_type = {
45
static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
63
@@ -XXX,XX +XXX,XX @@ static void ast2500_evb_class_init(ObjectClass *oc, void *data)
46
- unsigned size, bool is_write)
64
mc->no_floppy = 1;
47
+ unsigned size, bool is_write,
65
mc->no_cdrom = 1;
48
+ MemTxAttrs attrs)
66
mc->no_parallel = 1;
49
{
67
+ mc->ignore_memory_transaction_failures = true;
50
return is_write;
68
}
51
}
69
52
@@ -XXX,XX +XXX,XX @@ static MemTxResult subpage_write(void *opaque, hwaddr addr,
70
static const TypeInfo ast2500_evb_type = {
71
@@ -XXX,XX +XXX,XX @@ static void romulus_bmc_class_init(ObjectClass *oc, void *data)
72
mc->no_floppy = 1;
73
mc->no_cdrom = 1;
74
mc->no_parallel = 1;
75
+ mc->ignore_memory_transaction_failures = true;
76
}
53
}
77
54
78
static const TypeInfo romulus_bmc_type = {
55
static bool subpage_accepts(void *opaque, hwaddr addr,
79
diff --git a/hw/arm/collie.c b/hw/arm/collie.c
56
- unsigned len, bool is_write)
57
+ unsigned len, bool is_write,
58
+ MemTxAttrs attrs)
59
{
60
subpage_t *subpage = opaque;
61
#if defined(DEBUG_SUBPAGE)
62
@@ -XXX,XX +XXX,XX @@ static void readonly_mem_write(void *opaque, hwaddr addr,
63
}
64
65
static bool readonly_mem_accepts(void *opaque, hwaddr addr,
66
- unsigned size, bool is_write)
67
+ unsigned size, bool is_write,
68
+ MemTxAttrs attrs)
69
{
70
return is_write;
71
}
72
diff --git a/hw/hppa/dino.c b/hw/hppa/dino.c
80
index XXXXXXX..XXXXXXX 100644
73
index XXXXXXX..XXXXXXX 100644
81
--- a/hw/arm/collie.c
74
--- a/hw/hppa/dino.c
82
+++ b/hw/arm/collie.c
75
+++ b/hw/hppa/dino.c
83
@@ -XXX,XX +XXX,XX @@ static void collie_machine_init(MachineClass *mc)
76
@@ -XXX,XX +XXX,XX @@ static void gsc_to_pci_forwarding(DinoState *s)
77
}
78
79
static bool dino_chip_mem_valid(void *opaque, hwaddr addr,
80
- unsigned size, bool is_write)
81
+ unsigned size, bool is_write,
82
+ MemTxAttrs attrs)
84
{
83
{
85
mc->desc = "Sharp SL-5500 (Collie) PDA (SA-1110)";
84
switch (addr) {
86
mc->init = collie_init;
85
case DINO_IAR0:
87
+ mc->ignore_memory_transaction_failures = true;
86
diff --git a/hw/nvram/fw_cfg.c b/hw/nvram/fw_cfg.c
87
index XXXXXXX..XXXXXXX 100644
88
--- a/hw/nvram/fw_cfg.c
89
+++ b/hw/nvram/fw_cfg.c
90
@@ -XXX,XX +XXX,XX @@ static void fw_cfg_dma_mem_write(void *opaque, hwaddr addr,
88
}
91
}
89
92
90
DEFINE_MACHINE("collie", collie_machine_init)
93
static bool fw_cfg_dma_mem_valid(void *opaque, hwaddr addr,
91
diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c
94
- unsigned size, bool is_write)
95
+ unsigned size, bool is_write,
96
+ MemTxAttrs attrs)
97
{
98
return !is_write || ((size == 4 && (addr == 0 || addr == 4)) ||
99
(size == 8 && addr == 0));
100
}
101
102
static bool fw_cfg_data_mem_valid(void *opaque, hwaddr addr,
103
- unsigned size, bool is_write)
104
+ unsigned size, bool is_write,
105
+ MemTxAttrs attrs)
106
{
107
return addr == 0;
108
}
109
@@ -XXX,XX +XXX,XX @@ static void fw_cfg_ctl_mem_write(void *opaque, hwaddr addr,
110
}
111
112
static bool fw_cfg_ctl_mem_valid(void *opaque, hwaddr addr,
113
- unsigned size, bool is_write)
114
+ unsigned size, bool is_write,
115
+ MemTxAttrs attrs)
116
{
117
return is_write && size == 2;
118
}
119
@@ -XXX,XX +XXX,XX @@ static void fw_cfg_comb_write(void *opaque, hwaddr addr,
120
}
121
122
static bool fw_cfg_comb_valid(void *opaque, hwaddr addr,
123
- unsigned size, bool is_write)
124
+ unsigned size, bool is_write,
125
+ MemTxAttrs attrs)
126
{
127
return (size == 1) || (is_write && size == 2);
128
}
129
diff --git a/hw/scsi/esp.c b/hw/scsi/esp.c
92
index XXXXXXX..XXXXXXX 100644
130
index XXXXXXX..XXXXXXX 100644
93
--- a/hw/arm/cubieboard.c
131
--- a/hw/scsi/esp.c
94
+++ b/hw/arm/cubieboard.c
132
+++ b/hw/scsi/esp.c
95
@@ -XXX,XX +XXX,XX @@ static void cubieboard_machine_init(MachineClass *mc)
133
@@ -XXX,XX +XXX,XX @@ void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val)
96
mc->init = cubieboard_init;
97
mc->block_default_type = IF_IDE;
98
mc->units_per_default_bus = 1;
99
+ mc->ignore_memory_transaction_failures = true;
100
}
134
}
101
135
102
DEFINE_MACHINE("cubieboard", cubieboard_machine_init)
136
static bool esp_mem_accepts(void *opaque, hwaddr addr,
103
diff --git a/hw/arm/digic_boards.c b/hw/arm/digic_boards.c
137
- unsigned size, bool is_write)
138
+ unsigned size, bool is_write,
139
+ MemTxAttrs attrs)
140
{
141
return (size == 1) || (is_write && size == 4);
142
}
143
diff --git a/hw/xen/xen_pt_msi.c b/hw/xen/xen_pt_msi.c
104
index XXXXXXX..XXXXXXX 100644
144
index XXXXXXX..XXXXXXX 100644
105
--- a/hw/arm/digic_boards.c
145
--- a/hw/xen/xen_pt_msi.c
106
+++ b/hw/arm/digic_boards.c
146
+++ b/hw/xen/xen_pt_msi.c
107
@@ -XXX,XX +XXX,XX @@ static void canon_a1100_machine_init(MachineClass *mc)
147
@@ -XXX,XX +XXX,XX @@ static uint64_t pci_msix_read(void *opaque, hwaddr addr,
148
}
149
150
static bool pci_msix_accepts(void *opaque, hwaddr addr,
151
- unsigned size, bool is_write)
152
+ unsigned size, bool is_write,
153
+ MemTxAttrs attrs)
108
{
154
{
109
mc->desc = "Canon PowerShot A1100 IS";
155
return !(addr & (size - 1));
110
mc->init = &canon_a1100_init;
111
+ mc->ignore_memory_transaction_failures = true;
112
}
156
}
113
157
diff --git a/memory.c b/memory.c
114
DEFINE_MACHINE("canon-a1100", canon_a1100_machine_init)
115
diff --git a/hw/arm/exynos4_boards.c b/hw/arm/exynos4_boards.c
116
index XXXXXXX..XXXXXXX 100644
158
index XXXXXXX..XXXXXXX 100644
117
--- a/hw/arm/exynos4_boards.c
159
--- a/memory.c
118
+++ b/hw/arm/exynos4_boards.c
160
+++ b/memory.c
119
@@ -XXX,XX +XXX,XX @@ static void nuri_class_init(ObjectClass *oc, void *data)
161
@@ -XXX,XX +XXX,XX @@ static void unassigned_mem_write(void *opaque, hwaddr addr,
120
mc->desc = "Samsung NURI board (Exynos4210)";
121
mc->init = nuri_init;
122
mc->max_cpus = EXYNOS4210_NCPUS;
123
+ mc->ignore_memory_transaction_failures = true;
124
}
162
}
125
163
126
static const TypeInfo nuri_type = {
164
static bool unassigned_mem_accepts(void *opaque, hwaddr addr,
127
@@ -XXX,XX +XXX,XX @@ static void smdkc210_class_init(ObjectClass *oc, void *data)
165
- unsigned size, bool is_write)
128
mc->desc = "Samsung SMDKC210 board (Exynos4210)";
166
+ unsigned size, bool is_write,
129
mc->init = smdkc210_init;
167
+ MemTxAttrs attrs)
130
mc->max_cpus = EXYNOS4210_NCPUS;
168
{
131
+ mc->ignore_memory_transaction_failures = true;
169
return false;
132
}
170
}
133
171
@@ -XXX,XX +XXX,XX @@ bool memory_region_access_valid(MemoryRegion *mr,
134
static const TypeInfo smdkc210_type = {
172
access_size = MAX(MIN(size, access_size_max), access_size_min);
135
diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c
173
for (i = 0; i < size; i += access_size) {
136
index XXXXXXX..XXXXXXX 100644
174
if (!mr->ops->valid.accepts(mr->opaque, addr + i, access_size,
137
--- a/hw/arm/gumstix.c
175
- is_write)) {
138
+++ b/hw/arm/gumstix.c
176
+ is_write, attrs)) {
139
@@ -XXX,XX +XXX,XX @@ static void connex_class_init(ObjectClass *oc, void *data)
177
return false;
140
178
}
141
mc->desc = "Gumstix Connex (PXA255)";
179
}
142
mc->init = connex_init;
143
+ mc->ignore_memory_transaction_failures = true;
144
}
145
146
static const TypeInfo connex_type = {
147
@@ -XXX,XX +XXX,XX @@ static void verdex_class_init(ObjectClass *oc, void *data)
148
149
mc->desc = "Gumstix Verdex (PXA270)";
150
mc->init = verdex_init;
151
+ mc->ignore_memory_transaction_failures = true;
152
}
153
154
static const TypeInfo verdex_type = {
155
diff --git a/hw/arm/highbank.c b/hw/arm/highbank.c
156
index XXXXXXX..XXXXXXX 100644
157
--- a/hw/arm/highbank.c
158
+++ b/hw/arm/highbank.c
159
@@ -XXX,XX +XXX,XX @@ static void highbank_class_init(ObjectClass *oc, void *data)
160
mc->block_default_type = IF_IDE;
161
mc->units_per_default_bus = 1;
162
mc->max_cpus = 4;
163
+ mc->ignore_memory_transaction_failures = true;
164
}
165
166
static const TypeInfo highbank_type = {
167
@@ -XXX,XX +XXX,XX @@ static void midway_class_init(ObjectClass *oc, void *data)
168
mc->block_default_type = IF_IDE;
169
mc->units_per_default_bus = 1;
170
mc->max_cpus = 4;
171
+ mc->ignore_memory_transaction_failures = true;
172
}
173
174
static const TypeInfo midway_type = {
175
diff --git a/hw/arm/imx25_pdk.c b/hw/arm/imx25_pdk.c
176
index XXXXXXX..XXXXXXX 100644
177
--- a/hw/arm/imx25_pdk.c
178
+++ b/hw/arm/imx25_pdk.c
179
@@ -XXX,XX +XXX,XX @@ static void imx25_pdk_machine_init(MachineClass *mc)
180
{
181
mc->desc = "ARM i.MX25 PDK board (ARM926)";
182
mc->init = imx25_pdk_init;
183
+ mc->ignore_memory_transaction_failures = true;
184
}
185
186
DEFINE_MACHINE("imx25-pdk", imx25_pdk_machine_init)
187
diff --git a/hw/arm/integratorcp.c b/hw/arm/integratorcp.c
188
index XXXXXXX..XXXXXXX 100644
189
--- a/hw/arm/integratorcp.c
190
+++ b/hw/arm/integratorcp.c
191
@@ -XXX,XX +XXX,XX @@ static void integratorcp_machine_init(MachineClass *mc)
192
{
193
mc->desc = "ARM Integrator/CP (ARM926EJ-S)";
194
mc->init = integratorcp_init;
195
+ mc->ignore_memory_transaction_failures = true;
196
}
197
198
DEFINE_MACHINE("integratorcp", integratorcp_machine_init)
199
diff --git a/hw/arm/kzm.c b/hw/arm/kzm.c
200
index XXXXXXX..XXXXXXX 100644
201
--- a/hw/arm/kzm.c
202
+++ b/hw/arm/kzm.c
203
@@ -XXX,XX +XXX,XX @@ static void kzm_machine_init(MachineClass *mc)
204
{
205
mc->desc = "ARM KZM Emulation Baseboard (ARM1136)";
206
mc->init = kzm_init;
207
+ mc->ignore_memory_transaction_failures = true;
208
}
209
210
DEFINE_MACHINE("kzm", kzm_machine_init)
211
diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c
212
index XXXXXXX..XXXXXXX 100644
213
--- a/hw/arm/mainstone.c
214
+++ b/hw/arm/mainstone.c
215
@@ -XXX,XX +XXX,XX @@ static void mainstone2_machine_init(MachineClass *mc)
216
{
217
mc->desc = "Mainstone II (PXA27x)";
218
mc->init = mainstone_init;
219
+ mc->ignore_memory_transaction_failures = true;
220
}
221
222
DEFINE_MACHINE("mainstone", mainstone2_machine_init)
223
diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c
224
index XXXXXXX..XXXXXXX 100644
225
--- a/hw/arm/musicpal.c
226
+++ b/hw/arm/musicpal.c
227
@@ -XXX,XX +XXX,XX @@ static void musicpal_machine_init(MachineClass *mc)
228
{
229
mc->desc = "Marvell 88w8618 / MusicPal (ARM926EJ-S)";
230
mc->init = musicpal_init;
231
+ mc->ignore_memory_transaction_failures = true;
232
}
233
234
DEFINE_MACHINE("musicpal", musicpal_machine_init)
235
diff --git a/hw/arm/netduino2.c b/hw/arm/netduino2.c
236
index XXXXXXX..XXXXXXX 100644
237
--- a/hw/arm/netduino2.c
238
+++ b/hw/arm/netduino2.c
239
@@ -XXX,XX +XXX,XX @@ static void netduino2_machine_init(MachineClass *mc)
240
{
241
mc->desc = "Netduino 2 Machine";
242
mc->init = netduino2_init;
243
+ mc->ignore_memory_transaction_failures = true;
244
}
245
246
DEFINE_MACHINE("netduino2", netduino2_machine_init)
247
diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c
248
index XXXXXXX..XXXXXXX 100644
249
--- a/hw/arm/nseries.c
250
+++ b/hw/arm/nseries.c
251
@@ -XXX,XX +XXX,XX @@ static void n800_class_init(ObjectClass *oc, void *data)
252
mc->desc = "Nokia N800 tablet aka. RX-34 (OMAP2420)";
253
mc->init = n800_init;
254
mc->default_boot_order = "";
255
+ mc->ignore_memory_transaction_failures = true;
256
}
257
258
static const TypeInfo n800_type = {
259
@@ -XXX,XX +XXX,XX @@ static void n810_class_init(ObjectClass *oc, void *data)
260
mc->desc = "Nokia N810 tablet aka. RX-44 (OMAP2420)";
261
mc->init = n810_init;
262
mc->default_boot_order = "";
263
+ mc->ignore_memory_transaction_failures = true;
264
}
265
266
static const TypeInfo n810_type = {
267
diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c
268
index XXXXXXX..XXXXXXX 100644
269
--- a/hw/arm/omap_sx1.c
270
+++ b/hw/arm/omap_sx1.c
271
@@ -XXX,XX +XXX,XX @@ static void sx1_machine_v2_class_init(ObjectClass *oc, void *data)
272
273
mc->desc = "Siemens SX1 (OMAP310) V2";
274
mc->init = sx1_init_v2;
275
+ mc->ignore_memory_transaction_failures = true;
276
}
277
278
static const TypeInfo sx1_machine_v2_type = {
279
@@ -XXX,XX +XXX,XX @@ static void sx1_machine_v1_class_init(ObjectClass *oc, void *data)
280
281
mc->desc = "Siemens SX1 (OMAP310) V1";
282
mc->init = sx1_init_v1;
283
+ mc->ignore_memory_transaction_failures = true;
284
}
285
286
static const TypeInfo sx1_machine_v1_type = {
287
diff --git a/hw/arm/palm.c b/hw/arm/palm.c
288
index XXXXXXX..XXXXXXX 100644
289
--- a/hw/arm/palm.c
290
+++ b/hw/arm/palm.c
291
@@ -XXX,XX +XXX,XX @@ static void palmte_machine_init(MachineClass *mc)
292
{
293
mc->desc = "Palm Tungsten|E aka. Cheetah PDA (OMAP310)";
294
mc->init = palmte_init;
295
+ mc->ignore_memory_transaction_failures = true;
296
}
297
298
DEFINE_MACHINE("cheetah", palmte_machine_init)
299
diff --git a/hw/arm/raspi.c b/hw/arm/raspi.c
300
index XXXXXXX..XXXXXXX 100644
301
--- a/hw/arm/raspi.c
302
+++ b/hw/arm/raspi.c
303
@@ -XXX,XX +XXX,XX @@ static void raspi2_machine_init(MachineClass *mc)
304
mc->no_cdrom = 1;
305
mc->max_cpus = BCM2836_NCPUS;
306
mc->default_ram_size = 1024 * 1024 * 1024;
307
+ mc->ignore_memory_transaction_failures = true;
308
};
309
DEFINE_MACHINE("raspi2", raspi2_machine_init)
310
diff --git a/hw/arm/realview.c b/hw/arm/realview.c
311
index XXXXXXX..XXXXXXX 100644
312
--- a/hw/arm/realview.c
313
+++ b/hw/arm/realview.c
314
@@ -XXX,XX +XXX,XX @@ static void realview_eb_class_init(ObjectClass *oc, void *data)
315
mc->desc = "ARM RealView Emulation Baseboard (ARM926EJ-S)";
316
mc->init = realview_eb_init;
317
mc->block_default_type = IF_SCSI;
318
+ mc->ignore_memory_transaction_failures = true;
319
}
320
321
static const TypeInfo realview_eb_type = {
322
@@ -XXX,XX +XXX,XX @@ static void realview_eb_mpcore_class_init(ObjectClass *oc, void *data)
323
mc->init = realview_eb_mpcore_init;
324
mc->block_default_type = IF_SCSI;
325
mc->max_cpus = 4;
326
+ mc->ignore_memory_transaction_failures = true;
327
}
328
329
static const TypeInfo realview_eb_mpcore_type = {
330
@@ -XXX,XX +XXX,XX @@ static void realview_pb_a8_class_init(ObjectClass *oc, void *data)
331
332
mc->desc = "ARM RealView Platform Baseboard for Cortex-A8";
333
mc->init = realview_pb_a8_init;
334
+ mc->ignore_memory_transaction_failures = true;
335
}
336
337
static const TypeInfo realview_pb_a8_type = {
338
@@ -XXX,XX +XXX,XX @@ static void realview_pbx_a9_class_init(ObjectClass *oc, void *data)
339
mc->desc = "ARM RealView Platform Baseboard Explore for Cortex-A9";
340
mc->init = realview_pbx_a9_init;
341
mc->max_cpus = 4;
342
+ mc->ignore_memory_transaction_failures = true;
343
}
344
345
static const TypeInfo realview_pbx_a9_type = {
346
diff --git a/hw/arm/sabrelite.c b/hw/arm/sabrelite.c
347
index XXXXXXX..XXXXXXX 100644
348
--- a/hw/arm/sabrelite.c
349
+++ b/hw/arm/sabrelite.c
350
@@ -XXX,XX +XXX,XX @@ static void sabrelite_machine_init(MachineClass *mc)
351
mc->desc = "Freescale i.MX6 Quad SABRE Lite Board (Cortex A9)";
352
mc->init = sabrelite_init;
353
mc->max_cpus = FSL_IMX6_NUM_CPUS;
354
+ mc->ignore_memory_transaction_failures = true;
355
}
356
357
DEFINE_MACHINE("sabrelite", sabrelite_machine_init)
358
diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c
359
index XXXXXXX..XXXXXXX 100644
360
--- a/hw/arm/spitz.c
361
+++ b/hw/arm/spitz.c
362
@@ -XXX,XX +XXX,XX @@ static void akitapda_class_init(ObjectClass *oc, void *data)
363
364
mc->desc = "Sharp SL-C1000 (Akita) PDA (PXA270)";
365
mc->init = akita_init;
366
+ mc->ignore_memory_transaction_failures = true;
367
}
368
369
static const TypeInfo akitapda_type = {
370
@@ -XXX,XX +XXX,XX @@ static void spitzpda_class_init(ObjectClass *oc, void *data)
371
mc->desc = "Sharp SL-C3000 (Spitz) PDA (PXA270)";
372
mc->init = spitz_init;
373
mc->block_default_type = IF_IDE;
374
+ mc->ignore_memory_transaction_failures = true;
375
}
376
377
static const TypeInfo spitzpda_type = {
378
@@ -XXX,XX +XXX,XX @@ static void borzoipda_class_init(ObjectClass *oc, void *data)
379
mc->desc = "Sharp SL-C3100 (Borzoi) PDA (PXA270)";
380
mc->init = borzoi_init;
381
mc->block_default_type = IF_IDE;
382
+ mc->ignore_memory_transaction_failures = true;
383
}
384
385
static const TypeInfo borzoipda_type = {
386
@@ -XXX,XX +XXX,XX @@ static void terrierpda_class_init(ObjectClass *oc, void *data)
387
mc->desc = "Sharp SL-C3200 (Terrier) PDA (PXA270)";
388
mc->init = terrier_init;
389
mc->block_default_type = IF_IDE;
390
+ mc->ignore_memory_transaction_failures = true;
391
}
392
393
static const TypeInfo terrierpda_type = {
394
diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c
395
index XXXXXXX..XXXXXXX 100644
396
--- a/hw/arm/stellaris.c
397
+++ b/hw/arm/stellaris.c
398
@@ -XXX,XX +XXX,XX @@ static void lm3s811evb_class_init(ObjectClass *oc, void *data)
399
400
mc->desc = "Stellaris LM3S811EVB";
401
mc->init = lm3s811evb_init;
402
+ mc->ignore_memory_transaction_failures = true;
403
}
404
405
static const TypeInfo lm3s811evb_type = {
406
@@ -XXX,XX +XXX,XX @@ static void lm3s6965evb_class_init(ObjectClass *oc, void *data)
407
408
mc->desc = "Stellaris LM3S6965EVB";
409
mc->init = lm3s6965evb_init;
410
+ mc->ignore_memory_transaction_failures = true;
411
}
412
413
static const TypeInfo lm3s6965evb_type = {
414
diff --git a/hw/arm/tosa.c b/hw/arm/tosa.c
415
index XXXXXXX..XXXXXXX 100644
416
--- a/hw/arm/tosa.c
417
+++ b/hw/arm/tosa.c
418
@@ -XXX,XX +XXX,XX @@ static void tosapda_machine_init(MachineClass *mc)
419
mc->desc = "Sharp SL-6000 (Tosa) PDA (PXA255)";
420
mc->init = tosa_init;
421
mc->block_default_type = IF_IDE;
422
+ mc->ignore_memory_transaction_failures = true;
423
}
424
425
DEFINE_MACHINE("tosa", tosapda_machine_init)
426
diff --git a/hw/arm/versatilepb.c b/hw/arm/versatilepb.c
427
index XXXXXXX..XXXXXXX 100644
428
--- a/hw/arm/versatilepb.c
429
+++ b/hw/arm/versatilepb.c
430
@@ -XXX,XX +XXX,XX @@ static void versatilepb_class_init(ObjectClass *oc, void *data)
431
mc->desc = "ARM Versatile/PB (ARM926EJ-S)";
432
mc->init = vpb_init;
433
mc->block_default_type = IF_SCSI;
434
+ mc->ignore_memory_transaction_failures = true;
435
}
436
437
static const TypeInfo versatilepb_type = {
438
@@ -XXX,XX +XXX,XX @@ static void versatileab_class_init(ObjectClass *oc, void *data)
439
mc->desc = "ARM Versatile/AB (ARM926EJ-S)";
440
mc->init = vab_init;
441
mc->block_default_type = IF_SCSI;
442
+ mc->ignore_memory_transaction_failures = true;
443
}
444
445
static const TypeInfo versatileab_type = {
446
diff --git a/hw/arm/vexpress.c b/hw/arm/vexpress.c
447
index XXXXXXX..XXXXXXX 100644
448
--- a/hw/arm/vexpress.c
449
+++ b/hw/arm/vexpress.c
450
@@ -XXX,XX +XXX,XX @@ static void vexpress_class_init(ObjectClass *oc, void *data)
451
mc->desc = "ARM Versatile Express";
452
mc->init = vexpress_common_init;
453
mc->max_cpus = 4;
454
+ mc->ignore_memory_transaction_failures = true;
455
}
456
457
static void vexpress_a9_class_init(ObjectClass *oc, void *data)
458
diff --git a/hw/arm/xilinx_zynq.c b/hw/arm/xilinx_zynq.c
459
index XXXXXXX..XXXXXXX 100644
460
--- a/hw/arm/xilinx_zynq.c
461
+++ b/hw/arm/xilinx_zynq.c
462
@@ -XXX,XX +XXX,XX @@ static void zynq_machine_init(MachineClass *mc)
463
mc->init = zynq_init;
464
mc->max_cpus = 1;
465
mc->no_sdcard = 1;
466
+ mc->ignore_memory_transaction_failures = true;
467
}
468
469
DEFINE_MACHINE("xilinx-zynq-a9", zynq_machine_init)
470
diff --git a/hw/arm/xlnx-ep108.c b/hw/arm/xlnx-ep108.c
471
index XXXXXXX..XXXXXXX 100644
472
--- a/hw/arm/xlnx-ep108.c
473
+++ b/hw/arm/xlnx-ep108.c
474
@@ -XXX,XX +XXX,XX @@ static void xlnx_ep108_machine_init(MachineClass *mc)
475
mc->init = xlnx_ep108_init;
476
mc->block_default_type = IF_IDE;
477
mc->units_per_default_bus = 1;
478
+ mc->ignore_memory_transaction_failures = true;
479
}
480
481
DEFINE_MACHINE("xlnx-ep108", xlnx_ep108_machine_init)
482
@@ -XXX,XX +XXX,XX @@ static void xlnx_zcu102_machine_init(MachineClass *mc)
483
mc->init = xlnx_ep108_init;
484
mc->block_default_type = IF_IDE;
485
mc->units_per_default_bus = 1;
486
+ mc->ignore_memory_transaction_failures = true;
487
}
488
489
DEFINE_MACHINE("xlnx-zcu102", xlnx_zcu102_machine_init)
490
diff --git a/hw/arm/z2.c b/hw/arm/z2.c
491
index XXXXXXX..XXXXXXX 100644
492
--- a/hw/arm/z2.c
493
+++ b/hw/arm/z2.c
494
@@ -XXX,XX +XXX,XX @@ static void z2_machine_init(MachineClass *mc)
495
{
496
mc->desc = "Zipit Z2 (PXA27x)";
497
mc->init = z2_init;
498
+ mc->ignore_memory_transaction_failures = true;
499
}
500
501
DEFINE_MACHINE("z2", z2_machine_init)
502
--
180
--
503
2.7.4
181
2.17.1
504
182
505
183
diff view generated by jsdifflib
1
Move the regime_is_secure() utility function to internals.h;
1
As part of plumbing MemTxAttrs down to the IOMMU translate method,
2
we are going to want to call it from translate.c.
2
add MemTxAttrs as an argument to flatview_access_valid().
3
Its callers now all have an attrs value to hand, so we can
4
correct our earlier temporary use of MEMTXATTRS_UNSPECIFIED.
3
5
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Message-id: 1503414539-28762-20-git-send-email-peter.maydell@linaro.org
9
Message-id: 20180521140402.23318-10-peter.maydell@linaro.org
7
---
10
---
8
target/arm/internals.h | 26 ++++++++++++++++++++++++++
11
exec.c | 12 +++++-------
9
target/arm/helper.c | 26 --------------------------
12
1 file changed, 5 insertions(+), 7 deletions(-)
10
2 files changed, 26 insertions(+), 26 deletions(-)
11
13
12
diff --git a/target/arm/internals.h b/target/arm/internals.h
14
diff --git a/exec.c b/exec.c
13
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
14
--- a/target/arm/internals.h
16
--- a/exec.c
15
+++ b/target/arm/internals.h
17
+++ b/exec.c
16
@@ -XXX,XX +XXX,XX @@ static inline void arm_call_el_change_hook(ARMCPU *cpu)
18
@@ -XXX,XX +XXX,XX @@ static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
17
}
19
static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
20
const uint8_t *buf, int len);
21
static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
22
- bool is_write);
23
+ bool is_write, MemTxAttrs attrs);
24
25
static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
26
unsigned len, MemTxAttrs attrs)
27
@@ -XXX,XX +XXX,XX @@ static bool subpage_accepts(void *opaque, hwaddr addr,
28
#endif
29
30
return flatview_access_valid(subpage->fv, addr + subpage->base,
31
- len, is_write);
32
+ len, is_write, attrs);
18
}
33
}
19
34
20
+/* Return true if this address translation regime is secure */
35
static const MemoryRegionOps subpage_ops = {
21
+static inline bool regime_is_secure(CPUARMState *env, ARMMMUIdx mmu_idx)
36
@@ -XXX,XX +XXX,XX @@ static void cpu_notify_map_clients(void)
22
+{
23
+ switch (mmu_idx) {
24
+ case ARMMMUIdx_S12NSE0:
25
+ case ARMMMUIdx_S12NSE1:
26
+ case ARMMMUIdx_S1NSE0:
27
+ case ARMMMUIdx_S1NSE1:
28
+ case ARMMMUIdx_S1E2:
29
+ case ARMMMUIdx_S2NS:
30
+ case ARMMMUIdx_MPriv:
31
+ case ARMMMUIdx_MNegPri:
32
+ case ARMMMUIdx_MUser:
33
+ return false;
34
+ case ARMMMUIdx_S1E3:
35
+ case ARMMMUIdx_S1SE0:
36
+ case ARMMMUIdx_S1SE1:
37
+ case ARMMMUIdx_MSPriv:
38
+ case ARMMMUIdx_MSNegPri:
39
+ case ARMMMUIdx_MSUser:
40
+ return true;
41
+ default:
42
+ g_assert_not_reached();
43
+ }
44
+}
45
+
46
#endif
47
diff --git a/target/arm/helper.c b/target/arm/helper.c
48
index XXXXXXX..XXXXXXX 100644
49
--- a/target/arm/helper.c
50
+++ b/target/arm/helper.c
51
@@ -XXX,XX +XXX,XX @@ static inline uint32_t regime_el(CPUARMState *env, ARMMMUIdx mmu_idx)
52
}
53
}
37
}
54
38
55
-/* Return true if this address translation regime is secure */
39
static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
56
-static inline bool regime_is_secure(CPUARMState *env, ARMMMUIdx mmu_idx)
40
- bool is_write)
57
-{
41
+ bool is_write, MemTxAttrs attrs)
58
- switch (mmu_idx) {
59
- case ARMMMUIdx_S12NSE0:
60
- case ARMMMUIdx_S12NSE1:
61
- case ARMMMUIdx_S1NSE0:
62
- case ARMMMUIdx_S1NSE1:
63
- case ARMMMUIdx_S1E2:
64
- case ARMMMUIdx_S2NS:
65
- case ARMMMUIdx_MPriv:
66
- case ARMMMUIdx_MNegPri:
67
- case ARMMMUIdx_MUser:
68
- return false;
69
- case ARMMMUIdx_S1E3:
70
- case ARMMMUIdx_S1SE0:
71
- case ARMMMUIdx_S1SE1:
72
- case ARMMMUIdx_MSPriv:
73
- case ARMMMUIdx_MSNegPri:
74
- case ARMMMUIdx_MSUser:
75
- return true;
76
- default:
77
- g_assert_not_reached();
78
- }
79
-}
80
-
81
/* Return the SCTLR value which controls this address translation regime */
82
static inline uint32_t regime_sctlr(CPUARMState *env, ARMMMUIdx mmu_idx)
83
{
42
{
43
MemoryRegion *mr;
44
hwaddr l, xlat;
45
@@ -XXX,XX +XXX,XX @@ static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
46
mr = flatview_translate(fv, addr, &xlat, &l, is_write);
47
if (!memory_access_is_direct(mr, is_write)) {
48
l = memory_access_size(mr, l, addr);
49
- /* When our callers all have attrs we'll pass them through here */
50
- if (!memory_region_access_valid(mr, xlat, l, is_write,
51
- MEMTXATTRS_UNSPECIFIED)) {
52
+ if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) {
53
return false;
54
}
55
}
56
@@ -XXX,XX +XXX,XX @@ bool address_space_access_valid(AddressSpace *as, hwaddr addr,
57
58
rcu_read_lock();
59
fv = address_space_to_flatview(as);
60
- result = flatview_access_valid(fv, addr, len, is_write);
61
+ result = flatview_access_valid(fv, addr, len, is_write, attrs);
62
rcu_read_unlock();
63
return result;
64
}
84
--
65
--
85
2.7.4
66
2.17.1
86
67
87
68
diff view generated by jsdifflib
1
Now that MPU lookups can return different results for v8M
1
As part of plumbing MemTxAttrs down to the IOMMU translate method,
2
when the CPU is in secure vs non-secure state, we need to
2
add MemTxAttrs as an argument to flatview_translate(); all its
3
have separate MMU indexes; add the secure counterparts
3
callers now have attrs available.
4
to the existing three M profile MMU indexes.
5
4
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Message-id: 1503414539-28762-6-git-send-email-peter.maydell@linaro.org
8
Message-id: 20180521140402.23318-11-peter.maydell@linaro.org
9
---
9
---
10
target/arm/cpu.h | 19 +++++++++++++++++--
10
include/exec/memory.h | 7 ++++---
11
target/arm/helper.c | 9 ++++++++-
11
exec.c | 17 +++++++++--------
12
2 files changed, 25 insertions(+), 3 deletions(-)
12
2 files changed, 13 insertions(+), 11 deletions(-)
13
13
14
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
14
diff --git a/include/exec/memory.h b/include/exec/memory.h
15
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/cpu.h
16
--- a/include/exec/memory.h
17
+++ b/target/arm/cpu.h
17
+++ b/include/exec/memory.h
18
@@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx,
18
@@ -XXX,XX +XXX,XX @@ IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
19
* Execution priority negative (this is like privileged, but the
19
*/
20
* MPU HFNMIENA bit means that it may have different access permission
20
MemoryRegion *flatview_translate(FlatView *fv,
21
* check results to normal privileged code, so can't share a TLB).
21
hwaddr addr, hwaddr *xlat,
22
+ * If the CPU supports the v8M Security Extension then there are also:
22
- hwaddr *len, bool is_write);
23
+ * Secure User
23
+ hwaddr *len, bool is_write,
24
+ * Secure Privileged
24
+ MemTxAttrs attrs);
25
+ * Secure, execution priority negative
25
26
*
26
static inline MemoryRegion *address_space_translate(AddressSpace *as,
27
* The ARMMMUIdx and the mmu index value used by the core QEMU TLB code
27
hwaddr addr, hwaddr *xlat,
28
* are not quite the same -- different CPU types (most notably M profile
28
@@ -XXX,XX +XXX,XX @@ static inline MemoryRegion *address_space_translate(AddressSpace *as,
29
@@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx {
29
MemTxAttrs attrs)
30
ARMMMUIdx_MUser = 0 | ARM_MMU_IDX_M,
30
{
31
ARMMMUIdx_MPriv = 1 | ARM_MMU_IDX_M,
31
return flatview_translate(address_space_to_flatview(as),
32
ARMMMUIdx_MNegPri = 2 | ARM_MMU_IDX_M,
32
- addr, xlat, len, is_write);
33
+ ARMMMUIdx_MSUser = 3 | ARM_MMU_IDX_M,
33
+ addr, xlat, len, is_write, attrs);
34
+ ARMMMUIdx_MSPriv = 4 | ARM_MMU_IDX_M,
34
}
35
+ ARMMMUIdx_MSNegPri = 5 | ARM_MMU_IDX_M,
35
36
/* Indexes below here don't have TLBs and are used only for AT system
36
/* address_space_access_valid: check for validity of accessing an address
37
* instructions or for the first stage of an S12 page table walk.
37
@@ -XXX,XX +XXX,XX @@ MemTxResult address_space_read(AddressSpace *as, hwaddr addr,
38
*/
38
rcu_read_lock();
39
@@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdxBit {
39
fv = address_space_to_flatview(as);
40
ARMMMUIdxBit_MUser = 1 << 0,
40
l = len;
41
ARMMMUIdxBit_MPriv = 1 << 1,
41
- mr = flatview_translate(fv, addr, &addr1, &l, false);
42
ARMMMUIdxBit_MNegPri = 1 << 2,
42
+ mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
43
+ ARMMMUIdxBit_MSUser = 1 << 3,
43
if (len == l && memory_access_is_direct(mr, false)) {
44
+ ARMMMUIdxBit_MSPriv = 1 << 4,
44
ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
45
+ ARMMMUIdxBit_MSNegPri = 1 << 5,
45
memcpy(buf, ptr, len);
46
} ARMMMUIdxBit;
46
diff --git a/exec.c b/exec.c
47
47
index XXXXXXX..XXXXXXX 100644
48
#define MMU_USER_IDX 0
48
--- a/exec.c
49
@@ -XXX,XX +XXX,XX @@ static inline int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx)
49
+++ b/exec.c
50
case ARM_MMU_IDX_A:
50
@@ -XXX,XX +XXX,XX @@ iotlb_fail:
51
return mmu_idx & 3;
51
52
case ARM_MMU_IDX_M:
52
/* Called from RCU critical section */
53
- return mmu_idx == ARMMMUIdx_MUser ? 0 : 1;
53
MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat,
54
+ return (mmu_idx == ARMMMUIdx_MUser || mmu_idx == ARMMMUIdx_MSUser)
54
- hwaddr *plen, bool is_write)
55
+ ? 0 : 1;
55
+ hwaddr *plen, bool is_write,
56
default:
56
+ MemTxAttrs attrs)
57
g_assert_not_reached();
57
{
58
MemoryRegion *mr;
59
MemoryRegionSection section;
60
@@ -XXX,XX +XXX,XX @@ static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr,
61
}
62
63
l = len;
64
- mr = flatview_translate(fv, addr, &addr1, &l, true);
65
+ mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
58
}
66
}
59
@@ -XXX,XX +XXX,XX @@ static inline int cpu_mmu_index(CPUARMState *env, bool ifetch)
67
60
*/
68
return result;
61
if ((env->v7m.exception > 0 && env->v7m.exception <= 3)
69
@@ -XXX,XX +XXX,XX @@ static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
62
|| env->v7m.faultmask) {
70
MemTxResult result = MEMTX_OK;
63
- return arm_to_core_mmu_idx(ARMMMUIdx_MNegPri);
71
64
+ mmu_idx = ARMMMUIdx_MNegPri;
72
l = len;
65
+ }
73
- mr = flatview_translate(fv, addr, &addr1, &l, true);
66
+
74
+ mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
67
+ if (env->v7m.secure) {
75
result = flatview_write_continue(fv, addr, attrs, buf, len,
68
+ mmu_idx += ARMMMUIdx_MSUser;
76
addr1, l, mr);
77
78
@@ -XXX,XX +XXX,XX @@ MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr,
69
}
79
}
70
80
71
return arm_to_core_mmu_idx(mmu_idx);
81
l = len;
72
diff --git a/target/arm/helper.c b/target/arm/helper.c
82
- mr = flatview_translate(fv, addr, &addr1, &l, false);
73
index XXXXXXX..XXXXXXX 100644
83
+ mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
74
--- a/target/arm/helper.c
84
}
75
+++ b/target/arm/helper.c
85
76
@@ -XXX,XX +XXX,XX @@ static inline uint32_t regime_el(CPUARMState *env, ARMMMUIdx mmu_idx)
86
return result;
77
case ARMMMUIdx_MPriv:
87
@@ -XXX,XX +XXX,XX @@ static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
78
case ARMMMUIdx_MNegPri:
88
MemoryRegion *mr;
79
case ARMMMUIdx_MUser:
89
80
+ case ARMMMUIdx_MSPriv:
90
l = len;
81
+ case ARMMMUIdx_MSNegPri:
91
- mr = flatview_translate(fv, addr, &addr1, &l, false);
82
+ case ARMMMUIdx_MSUser:
92
+ mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
83
return 1;
93
return flatview_read_continue(fv, addr, attrs, buf, len,
84
default:
94
addr1, l, mr);
85
g_assert_not_reached();
95
}
86
@@ -XXX,XX +XXX,XX @@ static inline bool regime_is_secure(CPUARMState *env, ARMMMUIdx mmu_idx)
96
@@ -XXX,XX +XXX,XX @@ static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
87
case ARMMMUIdx_S1E3:
97
88
case ARMMMUIdx_S1SE0:
98
while (len > 0) {
89
case ARMMMUIdx_S1SE1:
99
l = len;
90
+ case ARMMMUIdx_MSPriv:
100
- mr = flatview_translate(fv, addr, &xlat, &l, is_write);
91
+ case ARMMMUIdx_MSNegPri:
101
+ mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
92
+ case ARMMMUIdx_MSUser:
102
if (!memory_access_is_direct(mr, is_write)) {
93
return true;
103
l = memory_access_size(mr, l, addr);
94
default:
104
if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) {
95
g_assert_not_reached();
105
@@ -XXX,XX +XXX,XX @@ flatview_extend_translation(FlatView *fv, hwaddr addr,
96
@@ -XXX,XX +XXX,XX @@ static inline bool regime_translation_disabled(CPUARMState *env,
106
97
(R_V7M_MPU_CTRL_ENABLE_MASK | R_V7M_MPU_CTRL_HFNMIENA_MASK)) {
107
len = target_len;
98
case R_V7M_MPU_CTRL_ENABLE_MASK:
108
this_mr = flatview_translate(fv, addr, &xlat,
99
/* Enabled, but not for HardFault and NMI */
109
- &len, is_write);
100
- return mmu_idx == ARMMMUIdx_MNegPri;
110
+ &len, is_write, attrs);
101
+ return mmu_idx == ARMMMUIdx_MNegPri ||
111
if (this_mr != mr || xlat != base + done) {
102
+ mmu_idx == ARMMMUIdx_MSNegPri;
112
return done;
103
case R_V7M_MPU_CTRL_ENABLE_MASK | R_V7M_MPU_CTRL_HFNMIENA_MASK:
113
}
104
/* Enabled for all cases */
114
@@ -XXX,XX +XXX,XX @@ void *address_space_map(AddressSpace *as,
105
return false;
115
l = len;
116
rcu_read_lock();
117
fv = address_space_to_flatview(as);
118
- mr = flatview_translate(fv, addr, &xlat, &l, is_write);
119
+ mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
120
121
if (!memory_access_is_direct(mr, is_write)) {
122
if (atomic_xchg(&bounce.in_use, true)) {
106
--
123
--
107
2.7.4
124
2.17.1
108
125
109
126
diff view generated by jsdifflib
1
Make the MMFAR register banked if v8M security extensions are
1
As part of plumbing MemTxAttrs down to the IOMMU translate method,
2
enabled.
2
add MemTxAttrs as an argument to address_space_get_iotlb_entry().
3
3
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Message-id: 1503414539-28762-18-git-send-email-peter.maydell@linaro.org
7
Message-id: 20180521140402.23318-12-peter.maydell@linaro.org
7
---
8
---
8
target/arm/cpu.h | 2 +-
9
include/exec/memory.h | 2 +-
9
hw/intc/armv7m_nvic.c | 4 ++--
10
exec.c | 2 +-
10
target/arm/helper.c | 4 ++--
11
hw/virtio/vhost.c | 3 ++-
11
target/arm/machine.c | 3 ++-
12
3 files changed, 4 insertions(+), 3 deletions(-)
12
4 files changed, 7 insertions(+), 6 deletions(-)
13
13
14
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
14
diff --git a/include/exec/memory.h b/include/exec/memory.h
15
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/cpu.h
16
--- a/include/exec/memory.h
17
+++ b/target/arm/cpu.h
17
+++ b/include/exec/memory.h
18
@@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState {
18
@@ -XXX,XX +XXX,XX @@ void address_space_cache_destroy(MemoryRegionCache *cache);
19
uint32_t cfsr; /* Configurable Fault Status */
19
* entry. Should be called from an RCU critical section.
20
uint32_t hfsr; /* HardFault Status */
20
*/
21
uint32_t dfsr; /* Debug Fault Status Register */
21
IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
22
- uint32_t mmfar; /* MemManage Fault Address */
22
- bool is_write);
23
+ uint32_t mmfar[2]; /* MemManage Fault Address */
23
+ bool is_write, MemTxAttrs attrs);
24
uint32_t bfar; /* BusFault Address */
24
25
unsigned mpu_ctrl[2]; /* MPU_CTRL */
25
/* address_space_translate: translate an address range into an address space
26
int exception;
26
* into a MemoryRegion and an address range into that section. Should be
27
diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c
27
diff --git a/exec.c b/exec.c
28
index XXXXXXX..XXXXXXX 100644
28
index XXXXXXX..XXXXXXX 100644
29
--- a/hw/intc/armv7m_nvic.c
29
--- a/exec.c
30
+++ b/hw/intc/armv7m_nvic.c
30
+++ b/exec.c
31
@@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs)
31
@@ -XXX,XX +XXX,XX @@ static MemoryRegionSection flatview_do_translate(FlatView *fv,
32
case 0xd30: /* Debug Fault Status. */
32
33
return cpu->env.v7m.dfsr;
33
/* Called from RCU critical section */
34
case 0xd34: /* MMFAR MemManage Fault Address */
34
IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
35
- return cpu->env.v7m.mmfar;
35
- bool is_write)
36
+ return cpu->env.v7m.mmfar[attrs.secure];
36
+ bool is_write, MemTxAttrs attrs)
37
case 0xd38: /* Bus Fault Address. */
37
{
38
return cpu->env.v7m.bfar;
38
MemoryRegionSection section;
39
case 0xd3c: /* Aux Fault Status. */
39
hwaddr xlat, page_mask;
40
@@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value,
40
diff --git a/hw/virtio/vhost.c b/hw/virtio/vhost.c
41
cpu->env.v7m.dfsr &= ~value; /* W1C */
42
break;
43
case 0xd34: /* Mem Manage Address. */
44
- cpu->env.v7m.mmfar = value;
45
+ cpu->env.v7m.mmfar[attrs.secure] = value;
46
return;
47
case 0xd38: /* Bus Fault Address. */
48
cpu->env.v7m.bfar = value;
49
diff --git a/target/arm/helper.c b/target/arm/helper.c
50
index XXXXXXX..XXXXXXX 100644
41
index XXXXXXX..XXXXXXX 100644
51
--- a/target/arm/helper.c
42
--- a/hw/virtio/vhost.c
52
+++ b/target/arm/helper.c
43
+++ b/hw/virtio/vhost.c
53
@@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs)
44
@@ -XXX,XX +XXX,XX @@ int vhost_device_iotlb_miss(struct vhost_dev *dev, uint64_t iova, int write)
54
case EXCP_DATA_ABORT:
45
trace_vhost_iotlb_miss(dev, 1);
55
env->v7m.cfsr |=
46
56
(R_V7M_CFSR_DACCVIOL_MASK | R_V7M_CFSR_MMARVALID_MASK);
47
iotlb = address_space_get_iotlb_entry(dev->vdev->dma_as,
57
- env->v7m.mmfar = env->exception.vaddress;
48
- iova, write);
58
+ env->v7m.mmfar[env->v7m.secure] = env->exception.vaddress;
49
+ iova, write,
59
qemu_log_mask(CPU_LOG_INT,
50
+ MEMTXATTRS_UNSPECIFIED);
60
"...with CFSR.DACCVIOL and MMFAR 0x%x\n",
51
if (iotlb.target_as != NULL) {
61
- env->v7m.mmfar);
52
ret = vhost_memory_region_lookup(dev, iotlb.translated_addr,
62
+ env->v7m.mmfar[env->v7m.secure]);
53
&uaddr, &len);
63
break;
64
}
65
armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_MEM);
66
diff --git a/target/arm/machine.c b/target/arm/machine.c
67
index XXXXXXX..XXXXXXX 100644
68
--- a/target/arm/machine.c
69
+++ b/target/arm/machine.c
70
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = {
71
VMSTATE_UINT32(env.v7m.cfsr, ARMCPU),
72
VMSTATE_UINT32(env.v7m.hfsr, ARMCPU),
73
VMSTATE_UINT32(env.v7m.dfsr, ARMCPU),
74
- VMSTATE_UINT32(env.v7m.mmfar, ARMCPU),
75
+ VMSTATE_UINT32(env.v7m.mmfar[M_REG_NS], ARMCPU),
76
VMSTATE_UINT32(env.v7m.bfar, ARMCPU),
77
VMSTATE_UINT32(env.v7m.mpu_ctrl[M_REG_NS], ARMCPU),
78
VMSTATE_INT32(env.v7m.exception, ARMCPU),
79
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_security = {
80
VMSTATE_VALIDATE("secure MPU_RNR is valid", s_rnr_vmstate_validate),
81
VMSTATE_UINT32(env.v7m.mpu_ctrl[M_REG_S], ARMCPU),
82
VMSTATE_UINT32(env.v7m.ccr[M_REG_S], ARMCPU),
83
+ VMSTATE_UINT32(env.v7m.mmfar[M_REG_S], ARMCPU),
84
VMSTATE_END_OF_LIST()
85
}
86
};
87
--
54
--
88
2.7.4
55
2.17.1
89
56
90
57
diff view generated by jsdifflib
1
Make the CCR register banked if v8M security extensions are enabled.
1
As part of plumbing MemTxAttrs down to the IOMMU translate method,
2
2
add MemTxAttrs as an argument to flatview_do_translate().
3
This is slightly more complicated than the other "add banking"
4
patches because there is one bit in the register which is not
5
banked. We keep the live data in the NS copy of the register,
6
and adjust it on register reads and writes. (Since we don't
7
currently implement the behaviour that the bit controls, there
8
is nowhere else that needs to care.)
9
10
This patch includes the enforcement of the bits which are newly
11
RES1 in ARMv8M.
12
3
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
Message-id: 1503414539-28762-17-git-send-email-peter.maydell@linaro.org
5
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 20180521140402.23318-13-peter.maydell@linaro.org
15
---
8
---
16
target/arm/cpu.h | 2 +-
9
exec.c | 9 ++++++---
17
hw/intc/armv7m_nvic.c | 33 +++++++++++++++++++++++++++------
10
1 file changed, 6 insertions(+), 3 deletions(-)
18
target/arm/cpu.c | 12 +++++++++---
19
target/arm/helper.c | 5 +++--
20
target/arm/machine.c | 3 ++-
21
5 files changed, 42 insertions(+), 13 deletions(-)
22
11
23
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
12
diff --git a/exec.c b/exec.c
24
index XXXXXXX..XXXXXXX 100644
13
index XXXXXXX..XXXXXXX 100644
25
--- a/target/arm/cpu.h
14
--- a/exec.c
26
+++ b/target/arm/cpu.h
15
+++ b/exec.c
27
@@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState {
16
@@ -XXX,XX +XXX,XX @@ unassigned:
28
uint32_t vecbase[2];
17
* @is_write: whether the translation operation is for write
29
uint32_t basepri[2];
18
* @is_mmio: whether this can be MMIO, set true if it can
30
uint32_t control[2];
19
* @target_as: the address space targeted by the IOMMU
31
- uint32_t ccr; /* Configuration and Control */
20
+ * @attrs: memory transaction attributes
32
+ uint32_t ccr[2]; /* Configuration and Control */
21
*
33
uint32_t cfsr; /* Configurable Fault Status */
22
* This function is called from RCU critical section
34
uint32_t hfsr; /* HardFault Status */
23
*/
35
uint32_t dfsr; /* Debug Fault Status Register */
24
@@ -XXX,XX +XXX,XX @@ static MemoryRegionSection flatview_do_translate(FlatView *fv,
36
diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c
25
hwaddr *page_mask_out,
37
index XXXXXXX..XXXXXXX 100644
26
bool is_write,
38
--- a/hw/intc/armv7m_nvic.c
27
bool is_mmio,
39
+++ b/hw/intc/armv7m_nvic.c
28
- AddressSpace **target_as)
40
@@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs)
29
+ AddressSpace **target_as,
41
/* TODO: Implement SLEEPONEXIT. */
30
+ MemTxAttrs attrs)
42
return 0;
43
case 0xd14: /* Configuration Control. */
44
- return cpu->env.v7m.ccr;
45
+ /* The BFHFNMIGN bit is the only non-banked bit; we
46
+ * keep it in the non-secure copy of the register.
47
+ */
48
+ val = cpu->env.v7m.ccr[attrs.secure];
49
+ val |= cpu->env.v7m.ccr[M_REG_NS] & R_V7M_CCR_BFHFNMIGN_MASK;
50
+ return val;
51
case 0xd24: /* System Handler Status. */
52
val = 0;
53
if (s->vectors[ARMV7M_EXCP_MEM].active) {
54
@@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value,
55
R_V7M_CCR_USERSETMPEND_MASK |
56
R_V7M_CCR_NONBASETHRDENA_MASK);
57
58
- cpu->env.v7m.ccr = value;
59
+ if (arm_feature(&cpu->env, ARM_FEATURE_V8)) {
60
+ /* v8M makes NONBASETHRDENA and STKALIGN be RES1 */
61
+ value |= R_V7M_CCR_NONBASETHRDENA_MASK
62
+ | R_V7M_CCR_STKALIGN_MASK;
63
+ }
64
+ if (attrs.secure) {
65
+ /* the BFHFNMIGN bit is not banked; keep that in the NS copy */
66
+ cpu->env.v7m.ccr[M_REG_NS] =
67
+ (cpu->env.v7m.ccr[M_REG_NS] & ~R_V7M_CCR_BFHFNMIGN_MASK)
68
+ | (value & R_V7M_CCR_BFHFNMIGN_MASK);
69
+ value &= ~R_V7M_CCR_BFHFNMIGN_MASK;
70
+ }
71
+
72
+ cpu->env.v7m.ccr[attrs.secure] = value;
73
break;
74
case 0xd24: /* System Handler Control. */
75
s->vectors[ARMV7M_EXCP_MEM].active = (value & (1 << 0)) != 0;
76
@@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value,
77
}
78
}
79
80
-static bool nvic_user_access_ok(NVICState *s, hwaddr offset)
81
+static bool nvic_user_access_ok(NVICState *s, hwaddr offset, MemTxAttrs attrs)
82
{
31
{
83
/* Return true if unprivileged access to this register is permitted. */
32
MemoryRegionSection *section;
84
switch (offset) {
33
IOMMUMemoryRegion *iommu_mr;
85
case 0xf00: /* STIR: accessible only if CCR.USERSETMPEND permits */
34
@@ -XXX,XX +XXX,XX @@ IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
86
- return s->cpu->env.v7m.ccr & R_V7M_CCR_USERSETMPEND_MASK;
35
* but page mask.
87
+ /* For access via STIR_NS it is the NS CCR.USERSETMPEND that
36
*/
88
+ * controls access even though the CPU is in Secure state (I_QDKX).
37
section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat,
89
+ */
38
- NULL, &page_mask, is_write, false, &as);
90
+ return s->cpu->env.v7m.ccr[attrs.secure] & R_V7M_CCR_USERSETMPEND_MASK;
39
+ NULL, &page_mask, is_write, false, &as,
91
default:
40
+ attrs);
92
/* All other user accesses cause a BusFault unconditionally */
41
93
return false;
42
/* Illegal translation */
94
@@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr,
43
if (section.mr == &io_mem_unassigned) {
95
unsigned i, startvec, end;
44
@@ -XXX,XX +XXX,XX @@ MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat,
96
uint32_t val;
45
97
46
/* This can be MMIO, so setup MMIO bit. */
98
- if (attrs.user && !nvic_user_access_ok(s, addr)) {
47
section = flatview_do_translate(fv, addr, xlat, plen, NULL,
99
+ if (attrs.user && !nvic_user_access_ok(s, addr, attrs)) {
48
- is_write, true, &as);
100
/* Generate BusFault for unprivileged accesses */
49
+ is_write, true, &as, attrs);
101
return MEMTX_ERROR;
50
mr = section.mr;
102
}
51
103
@@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr,
52
if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
104
105
trace_nvic_sysreg_write(addr, value, size);
106
107
- if (attrs.user && !nvic_user_access_ok(s, addr)) {
108
+ if (attrs.user && !nvic_user_access_ok(s, addr, attrs)) {
109
/* Generate BusFault for unprivileged accesses */
110
return MEMTX_ERROR;
111
}
112
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
113
index XXXXXXX..XXXXXXX 100644
114
--- a/target/arm/cpu.c
115
+++ b/target/arm/cpu.c
116
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s)
117
env->v7m.secure = true;
118
}
119
120
- /* The reset value of this bit is IMPDEF, but ARM recommends
121
+ /* In v7M the reset value of this bit is IMPDEF, but ARM recommends
122
* that it resets to 1, so QEMU always does that rather than making
123
- * it dependent on CPU model.
124
+ * it dependent on CPU model. In v8M it is RES1.
125
*/
126
- env->v7m.ccr = R_V7M_CCR_STKALIGN_MASK;
127
+ env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK;
128
+ env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK;
129
+ if (arm_feature(env, ARM_FEATURE_V8)) {
130
+ /* in v8M the NONBASETHRDENA bit [0] is RES1 */
131
+ env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK;
132
+ env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK;
133
+ }
134
135
/* Unlike A/R profile, M profile defines the reset LR value */
136
env->regs[14] = 0xffffffff;
137
diff --git a/target/arm/helper.c b/target/arm/helper.c
138
index XXXXXXX..XXXXXXX 100644
139
--- a/target/arm/helper.c
140
+++ b/target/arm/helper.c
141
@@ -XXX,XX +XXX,XX @@ static void v7m_push_stack(ARMCPU *cpu)
142
uint32_t xpsr = xpsr_read(env);
143
144
/* Align stack pointer if the guest wants that */
145
- if ((env->regs[13] & 4) && (env->v7m.ccr & R_V7M_CCR_STKALIGN_MASK)) {
146
+ if ((env->regs[13] & 4) &&
147
+ (env->v7m.ccr[env->v7m.secure] & R_V7M_CCR_STKALIGN_MASK)) {
148
env->regs[13] -= 4;
149
xpsr |= XPSR_SPREALIGN;
150
}
151
@@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu)
152
/* fall through */
153
case 9: /* Return to Thread using Main stack */
154
if (!rettobase &&
155
- !(env->v7m.ccr & R_V7M_CCR_NONBASETHRDENA_MASK)) {
156
+ !(env->v7m.ccr[env->v7m.secure] & R_V7M_CCR_NONBASETHRDENA_MASK)) {
157
ufault = true;
158
}
159
break;
160
diff --git a/target/arm/machine.c b/target/arm/machine.c
161
index XXXXXXX..XXXXXXX 100644
162
--- a/target/arm/machine.c
163
+++ b/target/arm/machine.c
164
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = {
165
VMSTATE_UINT32(env.v7m.vecbase[M_REG_NS], ARMCPU),
166
VMSTATE_UINT32(env.v7m.basepri[M_REG_NS], ARMCPU),
167
VMSTATE_UINT32(env.v7m.control[M_REG_NS], ARMCPU),
168
- VMSTATE_UINT32(env.v7m.ccr, ARMCPU),
169
+ VMSTATE_UINT32(env.v7m.ccr[M_REG_NS], ARMCPU),
170
VMSTATE_UINT32(env.v7m.cfsr, ARMCPU),
171
VMSTATE_UINT32(env.v7m.hfsr, ARMCPU),
172
VMSTATE_UINT32(env.v7m.dfsr, ARMCPU),
173
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_security = {
174
VMSTATE_UINT32(env.pmsav7.rnr[M_REG_S], ARMCPU),
175
VMSTATE_VALIDATE("secure MPU_RNR is valid", s_rnr_vmstate_validate),
176
VMSTATE_UINT32(env.v7m.mpu_ctrl[M_REG_S], ARMCPU),
177
+ VMSTATE_UINT32(env.v7m.ccr[M_REG_S], ARMCPU),
178
VMSTATE_END_OF_LIST()
179
}
180
};
181
--
53
--
182
2.7.4
54
2.17.1
183
55
184
56
diff view generated by jsdifflib
1
For v8M the range 0xe002e000..0xe002efff is an alias region which
1
As part of plumbing MemTxAttrs down to the IOMMU translate method,
2
for secure accesses behaves like a NonSecure access to the main
2
add MemTxAttrs as an argument to address_space_translate_iommu().
3
SCS region. (For nonsecure accesses including when the security
4
extension is not implemented, it is RAZ/WI.)
5
3
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Message-id: 1503414539-28762-11-git-send-email-peter.maydell@linaro.org
5
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 20180521140402.23318-14-peter.maydell@linaro.org
8
---
8
---
9
include/hw/intc/armv7m_nvic.h | 1 +
9
exec.c | 8 +++++---
10
hw/intc/armv7m_nvic.c | 66 ++++++++++++++++++++++++++++++++++++++++++-
10
1 file changed, 5 insertions(+), 3 deletions(-)
11
2 files changed, 66 insertions(+), 1 deletion(-)
12
11
13
diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h
12
diff --git a/exec.c b/exec.c
14
index XXXXXXX..XXXXXXX 100644
13
index XXXXXXX..XXXXXXX 100644
15
--- a/include/hw/intc/armv7m_nvic.h
14
--- a/exec.c
16
+++ b/include/hw/intc/armv7m_nvic.h
15
+++ b/exec.c
17
@@ -XXX,XX +XXX,XX @@ typedef struct NVICState {
16
@@ -XXX,XX +XXX,XX @@ address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *x
18
int exception_prio; /* group prio of the highest prio active exception */
17
* @is_write: whether the translation operation is for write
19
18
* @is_mmio: whether this can be MMIO, set true if it can
20
MemoryRegion sysregmem;
19
* @target_as: the address space targeted by the IOMMU
21
+ MemoryRegion sysreg_ns_mem;
20
+ * @attrs: transaction attributes
22
MemoryRegion container;
21
*
23
22
* This function is called from RCU critical section. It is the common
24
uint32_t num_irq;
23
* part of flatview_do_translate and address_space_translate_cached.
25
diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c
24
@@ -XXX,XX +XXX,XX @@ static MemoryRegionSection address_space_translate_iommu(IOMMUMemoryRegion *iomm
26
index XXXXXXX..XXXXXXX 100644
25
hwaddr *page_mask_out,
27
--- a/hw/intc/armv7m_nvic.c
26
bool is_write,
28
+++ b/hw/intc/armv7m_nvic.c
27
bool is_mmio,
29
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps nvic_sysreg_ops = {
28
- AddressSpace **target_as)
30
.endianness = DEVICE_NATIVE_ENDIAN,
29
+ AddressSpace **target_as,
31
};
30
+ MemTxAttrs attrs)
32
33
+static MemTxResult nvic_sysreg_ns_write(void *opaque, hwaddr addr,
34
+ uint64_t value, unsigned size,
35
+ MemTxAttrs attrs)
36
+{
37
+ if (attrs.secure) {
38
+ /* S accesses to the alias act like NS accesses to the real region */
39
+ attrs.secure = 0;
40
+ return nvic_sysreg_write(opaque, addr, value, size, attrs);
41
+ } else {
42
+ /* NS attrs are RAZ/WI for privileged, and BusFault for user */
43
+ if (attrs.user) {
44
+ return MEMTX_ERROR;
45
+ }
46
+ return MEMTX_OK;
47
+ }
48
+}
49
+
50
+static MemTxResult nvic_sysreg_ns_read(void *opaque, hwaddr addr,
51
+ uint64_t *data, unsigned size,
52
+ MemTxAttrs attrs)
53
+{
54
+ if (attrs.secure) {
55
+ /* S accesses to the alias act like NS accesses to the real region */
56
+ attrs.secure = 0;
57
+ return nvic_sysreg_read(opaque, addr, data, size, attrs);
58
+ } else {
59
+ /* NS attrs are RAZ/WI for privileged, and BusFault for user */
60
+ if (attrs.user) {
61
+ return MEMTX_ERROR;
62
+ }
63
+ *data = 0;
64
+ return MEMTX_OK;
65
+ }
66
+}
67
+
68
+static const MemoryRegionOps nvic_sysreg_ns_ops = {
69
+ .read_with_attrs = nvic_sysreg_ns_read,
70
+ .write_with_attrs = nvic_sysreg_ns_write,
71
+ .endianness = DEVICE_NATIVE_ENDIAN,
72
+};
73
+
74
static int nvic_post_load(void *opaque, int version_id)
75
{
31
{
76
NVICState *s = opaque;
32
MemoryRegionSection *section;
77
@@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_realize(DeviceState *dev, Error **errp)
33
hwaddr page_mask = (hwaddr)-1;
78
NVICState *s = NVIC(dev);
34
@@ -XXX,XX +XXX,XX @@ static MemoryRegionSection flatview_do_translate(FlatView *fv,
79
SysBusDevice *systick_sbd;
35
return address_space_translate_iommu(iommu_mr, xlat,
80
Error *err = NULL;
36
plen_out, page_mask_out,
81
+ int regionlen;
37
is_write, is_mmio,
82
38
- target_as);
83
s->cpu = ARM_CPU(qemu_get_cpu(0));
39
+ target_as, attrs);
84
assert(s->cpu);
40
}
85
@@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_realize(DeviceState *dev, Error **errp)
41
if (page_mask_out) {
86
* 0xd00..0xd3c - SCS registers
42
/* Not behind an IOMMU, use default page size. */
87
* 0xd40..0xeff - Reserved or Not implemented
43
@@ -XXX,XX +XXX,XX @@ static inline MemoryRegion *address_space_translate_cached(
88
* 0xf00 - STIR
44
89
+ *
45
section = address_space_translate_iommu(iommu_mr, xlat, plen,
90
+ * Some registers within this space are banked between security states.
46
NULL, is_write, true,
91
+ * In v8M there is a second range 0xe002e000..0xe002efff which is the
47
- &target_as);
92
+ * NonSecure alias SCS; secure accesses to this behave like NS accesses
48
+ &target_as, attrs);
93
+ * to the main SCS range, and non-secure accesses (including when
49
return section.mr;
94
+ * the security extension is not implemented) are RAZ/WI.
95
+ * Note that both the main SCS range and the alias range are defined
96
+ * to be exempt from memory attribution (R_BLJT) and so the memory
97
+ * transaction attribute always matches the current CPU security
98
+ * state (attrs.secure == env->v7m.secure). In the nvic_sysreg_ns_ops
99
+ * wrappers we change attrs.secure to indicate the NS access; so
100
+ * generally code determining which banked register to use should
101
+ * use attrs.secure; code determining actual behaviour of the system
102
+ * should use env->v7m.secure.
103
*/
104
- memory_region_init(&s->container, OBJECT(s), "nvic", 0x1000);
105
+ regionlen = arm_feature(&s->cpu->env, ARM_FEATURE_V8) ? 0x21000 : 0x1000;
106
+ memory_region_init(&s->container, OBJECT(s), "nvic", regionlen);
107
/* The system register region goes at the bottom of the priority
108
* stack as it covers the whole page.
109
*/
110
@@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_realize(DeviceState *dev, Error **errp)
111
sysbus_mmio_get_region(systick_sbd, 0),
112
1);
113
114
+ if (arm_feature(&s->cpu->env, ARM_FEATURE_V8)) {
115
+ memory_region_init_io(&s->sysreg_ns_mem, OBJECT(s),
116
+ &nvic_sysreg_ns_ops, s,
117
+ "nvic_sysregs_ns", 0x1000);
118
+ memory_region_add_subregion(&s->container, 0x20000, &s->sysreg_ns_mem);
119
+ }
120
+
121
sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->container);
122
}
50
}
123
51
124
--
52
--
125
2.7.4
53
2.17.1
126
54
127
55
diff view generated by jsdifflib
1
From: Fam Zheng <famz@redhat.com>
1
Provide a VMSTATE_BOOL_SUB_ARRAY to go with VMSTATE_UINT8_SUB_ARRAY
2
and friends.
2
3
3
Signed-off-by: Fam Zheng <famz@redhat.com>
4
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
5
Message-id: 20170905131149.10669-3-famz@redhat.com
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
6
Message-id: 20180521140402.23318-23-peter.maydell@linaro.org
8
---
7
---
9
hw/arm/armv7m.c | 8 ++------
8
include/migration/vmstate.h | 3 +++
10
1 file changed, 2 insertions(+), 6 deletions(-)
9
1 file changed, 3 insertions(+)
11
10
12
diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c
11
diff --git a/include/migration/vmstate.h b/include/migration/vmstate.h
13
index XXXXXXX..XXXXXXX 100644
12
index XXXXXXX..XXXXXXX 100644
14
--- a/hw/arm/armv7m.c
13
--- a/include/migration/vmstate.h
15
+++ b/hw/arm/armv7m.c
14
+++ b/include/migration/vmstate.h
16
@@ -XXX,XX +XXX,XX @@ static void armv7m_instance_init(Object *obj)
15
@@ -XXX,XX +XXX,XX @@ extern const VMStateInfo vmstate_info_qtailq;
17
16
#define VMSTATE_BOOL_ARRAY(_f, _s, _n) \
18
/* Can't init the cpu here, we don't yet know which model to use */
17
VMSTATE_BOOL_ARRAY_V(_f, _s, _n, 0)
19
18
20
- object_property_add_link(obj, "memory",
19
+#define VMSTATE_BOOL_SUB_ARRAY(_f, _s, _start, _num) \
21
- TYPE_MEMORY_REGION,
20
+ VMSTATE_SUB_ARRAY(_f, _s, _start, _num, 0, vmstate_info_bool, bool)
22
- (Object **)&s->board_memory,
21
+
23
- qdev_prop_allow_set_link_before_realize,
22
#define VMSTATE_UINT16_ARRAY_V(_f, _s, _n, _v) \
24
- OBJ_PROP_LINK_UNREF_ON_RELEASE,
23
VMSTATE_ARRAY(_f, _s, _n, _v, vmstate_info_uint16, uint16_t)
25
- &error_abort);
26
memory_region_init(&s->container, obj, "armv7m-container", UINT64_MAX);
27
28
object_initialize(&s->nvic, sizeof(s->nvic), TYPE_NVIC);
29
@@ -XXX,XX +XXX,XX @@ static void armv7m_realize(DeviceState *dev, Error **errp)
30
31
static Property armv7m_properties[] = {
32
DEFINE_PROP_STRING("cpu-model", ARMv7MState, cpu_model),
33
+ DEFINE_PROP_LINK("memory", ARMv7MState, board_memory, TYPE_MEMORY_REGION,
34
+ MemoryRegion *),
35
DEFINE_PROP_END_OF_LIST(),
36
};
37
24
38
--
25
--
39
2.7.4
26
2.17.1
40
27
41
28
diff view generated by jsdifflib
Deleted patch
1
From: Fam Zheng <famz@redhat.com>
2
1
3
Signed-off-by: Fam Zheng <famz@redhat.com>
4
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
5
Message-id: 20170905131149.10669-7-famz@redhat.com
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
---
9
hw/dma/xilinx_axidma.c | 16 ++++------------
10
1 file changed, 4 insertions(+), 12 deletions(-)
11
12
diff --git a/hw/dma/xilinx_axidma.c b/hw/dma/xilinx_axidma.c
13
index XXXXXXX..XXXXXXX 100644
14
--- a/hw/dma/xilinx_axidma.c
15
+++ b/hw/dma/xilinx_axidma.c
16
@@ -XXX,XX +XXX,XX @@ static void xilinx_axidma_init(Object *obj)
17
XilinxAXIDMA *s = XILINX_AXI_DMA(obj);
18
SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
19
20
- object_property_add_link(obj, "axistream-connected", TYPE_STREAM_SLAVE,
21
- (Object **)&s->tx_data_dev,
22
- qdev_prop_allow_set_link_before_realize,
23
- OBJ_PROP_LINK_UNREF_ON_RELEASE,
24
- &error_abort);
25
- object_property_add_link(obj, "axistream-control-connected",
26
- TYPE_STREAM_SLAVE,
27
- (Object **)&s->tx_control_dev,
28
- qdev_prop_allow_set_link_before_realize,
29
- OBJ_PROP_LINK_UNREF_ON_RELEASE,
30
- &error_abort);
31
-
32
object_initialize(&s->rx_data_dev, sizeof(s->rx_data_dev),
33
TYPE_XILINX_AXI_DMA_DATA_STREAM);
34
object_initialize(&s->rx_control_dev, sizeof(s->rx_control_dev),
35
@@ -XXX,XX +XXX,XX @@ static void xilinx_axidma_init(Object *obj)
36
37
static Property axidma_properties[] = {
38
DEFINE_PROP_UINT32("freqhz", XilinxAXIDMA, freqhz, 50000000),
39
+ DEFINE_PROP_LINK("axistream-connected", XilinxAXIDMA,
40
+ tx_data_dev, TYPE_STREAM_SLAVE, StreamSlave *),
41
+ DEFINE_PROP_LINK("axistream-control-connected", XilinxAXIDMA,
42
+ tx_control_dev, TYPE_STREAM_SLAVE, StreamSlave *),
43
DEFINE_PROP_END_OF_LIST(),
44
};
45
46
--
47
2.7.4
48
49
diff view generated by jsdifflib
Deleted patch
1
As the first step in implementing ARM v8M's security extension:
2
* add a new feature bit ARM_FEATURE_M_SECURITY
3
* add the CPU state field that indicates whether the CPU is
4
currently in the secure state
5
* add a migration subsection for this new state
6
(we will add the Secure copies of banked register state
7
to this subsection in later patches)
8
* add a #define for the one new-in-v8M exception type
9
* make the CPU debug log print S/NS status
10
1
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
13
Message-id: 1503414539-28762-4-git-send-email-peter.maydell@linaro.org
14
---
15
target/arm/cpu.h | 3 +++
16
target/arm/cpu.c | 4 ++++
17
target/arm/machine.c | 20 ++++++++++++++++++++
18
target/arm/translate.c | 8 +++++++-
19
4 files changed, 34 insertions(+), 1 deletion(-)
20
21
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
22
index XXXXXXX..XXXXXXX 100644
23
--- a/target/arm/cpu.h
24
+++ b/target/arm/cpu.h
25
@@ -XXX,XX +XXX,XX @@
26
#define ARMV7M_EXCP_MEM 4
27
#define ARMV7M_EXCP_BUS 5
28
#define ARMV7M_EXCP_USAGE 6
29
+#define ARMV7M_EXCP_SECURE 7
30
#define ARMV7M_EXCP_SVC 11
31
#define ARMV7M_EXCP_DEBUG 12
32
#define ARMV7M_EXCP_PENDSV 14
33
@@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState {
34
int exception;
35
uint32_t primask;
36
uint32_t faultmask;
37
+ uint32_t secure; /* Is CPU in Secure state? (not guest visible) */
38
} v7m;
39
40
/* Information associated with an exception about to be taken:
41
@@ -XXX,XX +XXX,XX @@ enum arm_features {
42
ARM_FEATURE_THUMB_DSP, /* DSP insns supported in the Thumb encodings */
43
ARM_FEATURE_PMU, /* has PMU support */
44
ARM_FEATURE_VBAR, /* has cp15 VBAR */
45
+ ARM_FEATURE_M_SECURITY, /* M profile Security Extension */
46
};
47
48
static inline int arm_feature(CPUARMState *env, int feature)
49
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
50
index XXXXXXX..XXXXXXX 100644
51
--- a/target/arm/cpu.c
52
+++ b/target/arm/cpu.c
53
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s)
54
uint32_t initial_pc; /* Loaded from 0x4 */
55
uint8_t *rom;
56
57
+ if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
58
+ env->v7m.secure = true;
59
+ }
60
+
61
/* The reset value of this bit is IMPDEF, but ARM recommends
62
* that it resets to 1, so QEMU always does that rather than making
63
* it dependent on CPU model.
64
diff --git a/target/arm/machine.c b/target/arm/machine.c
65
index XXXXXXX..XXXXXXX 100644
66
--- a/target/arm/machine.c
67
+++ b/target/arm/machine.c
68
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_pmsav8 = {
69
}
70
};
71
72
+static bool m_security_needed(void *opaque)
73
+{
74
+ ARMCPU *cpu = opaque;
75
+ CPUARMState *env = &cpu->env;
76
+
77
+ return arm_feature(env, ARM_FEATURE_M_SECURITY);
78
+}
79
+
80
+static const VMStateDescription vmstate_m_security = {
81
+ .name = "cpu/m-security",
82
+ .version_id = 1,
83
+ .minimum_version_id = 1,
84
+ .needed = m_security_needed,
85
+ .fields = (VMStateField[]) {
86
+ VMSTATE_UINT32(env.v7m.secure, ARMCPU),
87
+ VMSTATE_END_OF_LIST()
88
+ }
89
+};
90
+
91
static int get_cpsr(QEMUFile *f, void *opaque, size_t size,
92
VMStateField *field)
93
{
94
@@ -XXX,XX +XXX,XX @@ const VMStateDescription vmstate_arm_cpu = {
95
&vmstate_pmsav7_rnr,
96
&vmstate_pmsav7,
97
&vmstate_pmsav8,
98
+ &vmstate_m_security,
99
NULL
100
}
101
};
102
diff --git a/target/arm/translate.c b/target/arm/translate.c
103
index XXXXXXX..XXXXXXX 100644
104
--- a/target/arm/translate.c
105
+++ b/target/arm/translate.c
106
@@ -XXX,XX +XXX,XX @@ void arm_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf,
107
if (arm_feature(env, ARM_FEATURE_M)) {
108
uint32_t xpsr = xpsr_read(env);
109
const char *mode;
110
+ const char *ns_status = "";
111
+
112
+ if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
113
+ ns_status = env->v7m.secure ? "S " : "NS ";
114
+ }
115
116
if (xpsr & XPSR_EXCP) {
117
mode = "handler";
118
@@ -XXX,XX +XXX,XX @@ void arm_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf,
119
}
120
}
121
122
- cpu_fprintf(f, "XPSR=%08x %c%c%c%c %c %s\n",
123
+ cpu_fprintf(f, "XPSR=%08x %c%c%c%c %c %s%s\n",
124
xpsr,
125
xpsr & XPSR_N ? 'N' : '-',
126
xpsr & XPSR_Z ? 'Z' : '-',
127
xpsr & XPSR_C ? 'C' : '-',
128
xpsr & XPSR_V ? 'V' : '-',
129
xpsr & XPSR_T ? 'T' : 'A',
130
+ ns_status,
131
mode);
132
} else {
133
uint32_t psr = cpsr_read(env);
134
--
135
2.7.4
136
137
diff view generated by jsdifflib
Deleted patch
1
If a v8M CPU supports the security extension then we need to
2
give it two AddressSpaces, the same way we do already for
3
an A profile core with EL3.
4
1
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 1503414539-28762-5-git-send-email-peter.maydell@linaro.org
8
---
9
target/arm/cpu.c | 13 ++++++-------
10
1 file changed, 6 insertions(+), 7 deletions(-)
11
12
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
13
index XXXXXXX..XXXXXXX 100644
14
--- a/target/arm/cpu.c
15
+++ b/target/arm/cpu.c
16
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
17
init_cpreg_list(cpu);
18
19
#ifndef CONFIG_USER_ONLY
20
- if (cpu->has_el3) {
21
- cs->num_ases = 2;
22
- } else {
23
- cs->num_ases = 1;
24
- }
25
-
26
- if (cpu->has_el3) {
27
+ if (cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY)) {
28
AddressSpace *as;
29
30
+ cs->num_ases = 2;
31
+
32
if (!cpu->secure_memory) {
33
cpu->secure_memory = cs->memory;
34
}
35
as = address_space_init_shareable(cpu->secure_memory,
36
"cpu-secure-memory");
37
cpu_address_space_init(cs, as, ARMASIdx_S);
38
+ } else {
39
+ cs->num_ases = 1;
40
}
41
+
42
cpu_address_space_init(cs,
43
address_space_init_shareable(cs->memory,
44
"cpu-memory"),
45
--
46
2.7.4
47
48
diff view generated by jsdifflib
Deleted patch
1
Make the BASEPRI register banked if v8M security extensions are enabled.
2
1
3
Note that we do not yet implement the functionality of the new
4
AIRCR.PRIS bit (which allows the effect of the NS copy of BASEPRI to
5
be restricted).
6
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Message-id: 1503414539-28762-7-git-send-email-peter.maydell@linaro.org
10
---
11
target/arm/cpu.h | 14 +++++++++++++-
12
hw/intc/armv7m_nvic.c | 4 ++--
13
target/arm/helper.c | 10 ++++++----
14
target/arm/machine.c | 3 ++-
15
4 files changed, 23 insertions(+), 8 deletions(-)
16
17
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
18
index XXXXXXX..XXXXXXX 100644
19
--- a/target/arm/cpu.h
20
+++ b/target/arm/cpu.h
21
@@ -XXX,XX +XXX,XX @@
22
#define ARMV7M_EXCP_PENDSV 14
23
#define ARMV7M_EXCP_SYSTICK 15
24
25
+/* For M profile, some registers are banked secure vs non-secure;
26
+ * these are represented as a 2-element array where the first element
27
+ * is the non-secure copy and the second is the secure copy.
28
+ * When the CPU does not have implement the security extension then
29
+ * only the first element is used.
30
+ * This means that the copy for the current security state can be
31
+ * accessed via env->registerfield[env->v7m.secure] (whether the security
32
+ * extension is implemented or not).
33
+ */
34
+#define M_REG_NS 0
35
+#define M_REG_S 1
36
+
37
/* ARM-specific interrupt pending bits. */
38
#define CPU_INTERRUPT_FIQ CPU_INTERRUPT_TGT_EXT_1
39
#define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_EXT_2
40
@@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState {
41
struct {
42
uint32_t other_sp;
43
uint32_t vecbase;
44
- uint32_t basepri;
45
+ uint32_t basepri[2];
46
uint32_t control;
47
uint32_t ccr; /* Configuration and Control */
48
uint32_t cfsr; /* Configurable Fault Status */
49
diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c
50
index XXXXXXX..XXXXXXX 100644
51
--- a/hw/intc/armv7m_nvic.c
52
+++ b/hw/intc/armv7m_nvic.c
53
@@ -XXX,XX +XXX,XX @@ static inline int nvic_exec_prio(NVICState *s)
54
running = -1;
55
} else if (env->v7m.primask) {
56
running = 0;
57
- } else if (env->v7m.basepri > 0) {
58
- running = env->v7m.basepri & nvic_gprio_mask(s);
59
+ } else if (env->v7m.basepri[env->v7m.secure] > 0) {
60
+ running = env->v7m.basepri[env->v7m.secure] & nvic_gprio_mask(s);
61
} else {
62
running = NVIC_NOEXC_PRIO; /* lower than any possible priority */
63
}
64
diff --git a/target/arm/helper.c b/target/arm/helper.c
65
index XXXXXXX..XXXXXXX 100644
66
--- a/target/arm/helper.c
67
+++ b/target/arm/helper.c
68
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg)
69
return env->v7m.primask;
70
case 17: /* BASEPRI */
71
case 18: /* BASEPRI_MAX */
72
- return env->v7m.basepri;
73
+ return env->v7m.basepri[env->v7m.secure];
74
case 19: /* FAULTMASK */
75
return env->v7m.faultmask;
76
default:
77
@@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val)
78
env->v7m.primask = val & 1;
79
break;
80
case 17: /* BASEPRI */
81
- env->v7m.basepri = val & 0xff;
82
+ env->v7m.basepri[env->v7m.secure] = val & 0xff;
83
break;
84
case 18: /* BASEPRI_MAX */
85
val &= 0xff;
86
- if (val != 0 && (val < env->v7m.basepri || env->v7m.basepri == 0))
87
- env->v7m.basepri = val;
88
+ if (val != 0 && (val < env->v7m.basepri[env->v7m.secure]
89
+ || env->v7m.basepri[env->v7m.secure] == 0)) {
90
+ env->v7m.basepri[env->v7m.secure] = val;
91
+ }
92
break;
93
case 19: /* FAULTMASK */
94
env->v7m.faultmask = val & 1;
95
diff --git a/target/arm/machine.c b/target/arm/machine.c
96
index XXXXXXX..XXXXXXX 100644
97
--- a/target/arm/machine.c
98
+++ b/target/arm/machine.c
99
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = {
100
.needed = m_needed,
101
.fields = (VMStateField[]) {
102
VMSTATE_UINT32(env.v7m.vecbase, ARMCPU),
103
- VMSTATE_UINT32(env.v7m.basepri, ARMCPU),
104
+ VMSTATE_UINT32(env.v7m.basepri[M_REG_NS], ARMCPU),
105
VMSTATE_UINT32(env.v7m.control, ARMCPU),
106
VMSTATE_UINT32(env.v7m.ccr, ARMCPU),
107
VMSTATE_UINT32(env.v7m.cfsr, ARMCPU),
108
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_security = {
109
.needed = m_security_needed,
110
.fields = (VMStateField[]) {
111
VMSTATE_UINT32(env.v7m.secure, ARMCPU),
112
+ VMSTATE_UINT32(env.v7m.basepri[M_REG_S], ARMCPU),
113
VMSTATE_END_OF_LIST()
114
}
115
};
116
--
117
2.7.4
118
119
diff view generated by jsdifflib
1
Make the FAULTMASK register banked if v8M security extensions are enabled.
1
From: Shannon Zhao <zhaoshenglong@huawei.com>
2
2
3
Note that we do not yet implement the functionality of the new
3
acpi_data_push uses g_array_set_size to resize the memory size. If there
4
AIRCR.PRIS bit (which allows the effect of the NS copy of FAULTMASK to
4
is no enough contiguous memory, the address will be changed. So previous
5
be restricted).
5
pointer could not be used any more. It must update the pointer and use
6
the new one.
6
7
7
This patch includes the code to determine for v8M which copy
8
Also, previous codes wrongly use le32 conversion of iort->node_offset
8
of FAULTMASK should be updated on exception exit; further
9
for subsequent computations that will result incorrect value if host is
9
changes will be required to the exception exit code in general
10
not litlle endian. So use the non-converted one instead.
10
to support v8M, so this is just a small piece of that.
11
11
12
The v8M ARM ARM introduces a notation where individual paragraphs
12
Signed-off-by: Shannon Zhao <zhaoshenglong@huawei.com>
13
are labelled with R (for rule) or I (for information) followed
13
Reviewed-by: Eric Auger <eric.auger@redhat.com>
14
by a random group of subscript letters. In comments where we want
14
Message-id: 1527663951-14552-1-git-send-email-zhaoshenglong@huawei.com
15
to refer to a particular part of the manual we use this convention,
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
which should be more stable across document revisions than using
16
---
17
section or page numbers.
17
hw/arm/virt-acpi-build.c | 20 +++++++++++++++-----
18
1 file changed, 15 insertions(+), 5 deletions(-)
18
19
19
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
20
diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c
20
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
21
Message-id: 1503414539-28762-9-git-send-email-peter.maydell@linaro.org
22
---
23
target/arm/cpu.h | 14 ++++++++++++--
24
hw/intc/armv7m_nvic.c | 9 ++++++++-
25
target/arm/helper.c | 20 ++++++++++++++++----
26
target/arm/machine.c | 5 +++--
27
4 files changed, 39 insertions(+), 9 deletions(-)
28
29
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
30
index XXXXXXX..XXXXXXX 100644
21
index XXXXXXX..XXXXXXX 100644
31
--- a/target/arm/cpu.h
22
--- a/hw/arm/virt-acpi-build.c
32
+++ b/target/arm/cpu.h
23
+++ b/hw/arm/virt-acpi-build.c
33
@@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState {
24
@@ -XXX,XX +XXX,XX @@ build_iort(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms)
34
unsigned mpu_ctrl; /* MPU_CTRL */
25
AcpiIortItsGroup *its;
35
int exception;
26
AcpiIortTable *iort;
36
uint32_t primask[2];
27
AcpiIortSmmu3 *smmu;
37
- uint32_t faultmask;
28
- size_t node_size, iort_length, smmu_offset = 0;
38
+ uint32_t faultmask[2];
29
+ size_t node_size, iort_node_offset, iort_length, smmu_offset = 0;
39
uint32_t secure; /* Is CPU in Secure state? (not guest visible) */
30
AcpiIortRC *rc;
40
} v7m;
31
41
32
iort = acpi_data_push(table_data, sizeof(*iort));
42
@@ -XXX,XX +XXX,XX @@ void armv7m_nvic_acknowledge_irq(void *opaque);
33
@@ -XXX,XX +XXX,XX @@ build_iort(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms)
43
* (Ignoring -1, this is the same as the RETTOBASE value before completion.)
34
44
*/
35
iort_length = sizeof(*iort);
45
int armv7m_nvic_complete_irq(void *opaque, int irq);
36
iort->node_count = cpu_to_le32(nb_nodes);
46
+/**
37
- iort->node_offset = cpu_to_le32(sizeof(*iort));
47
+ * armv7m_nvic_raw_execution_priority: return the raw execution priority
38
+ /*
48
+ * @opaque: the NVIC
39
+ * Use a copy in case table_data->data moves during acpi_data_push
49
+ *
40
+ * operations.
50
+ * Returns: the raw execution priority as defined by the v8M architecture.
41
+ */
51
+ * This is the execution priority minus the effects of AIRCR.PRIS,
42
+ iort_node_offset = sizeof(*iort);
52
+ * and minus any PRIMASK/FAULTMASK/BASEPRI priority boosting.
43
+ iort->node_offset = cpu_to_le32(iort_node_offset);
53
+ * (v8M ARM ARM I_PKLD.)
44
54
+ */
45
/* ITS group node */
55
+int armv7m_nvic_raw_execution_priority(void *opaque);
46
node_size = sizeof(*its) + sizeof(uint32_t);
56
47
@@ -XXX,XX +XXX,XX @@ build_iort(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms)
57
/* Interface for defining coprocessor registers.
48
int irq = vms->irqmap[VIRT_SMMU];
58
* Registers are defined in tables of arm_cp_reginfo structs
49
59
@@ -XXX,XX +XXX,XX @@ static inline int cpu_mmu_index(CPUARMState *env, bool ifetch)
50
/* SMMUv3 node */
60
* we're in a HardFault or NMI handler.
51
- smmu_offset = iort->node_offset + node_size;
61
*/
52
+ smmu_offset = iort_node_offset + node_size;
62
if ((env->v7m.exception > 0 && env->v7m.exception <= 3)
53
node_size = sizeof(*smmu) + sizeof(*idmap);
63
- || env->v7m.faultmask) {
54
iort_length += node_size;
64
+ || env->v7m.faultmask[env->v7m.secure]) {
55
smmu = acpi_data_push(table_data, node_size);
65
mmu_idx = ARMMMUIdx_MNegPri;
56
@@ -XXX,XX +XXX,XX @@ build_iort(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms)
66
}
57
idmap->id_count = cpu_to_le32(0xFFFF);
67
58
idmap->output_base = 0;
68
diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c
59
/* output IORT node is the ITS group node (the first node) */
69
index XXXXXXX..XXXXXXX 100644
60
- idmap->output_reference = cpu_to_le32(iort->node_offset);
70
--- a/hw/intc/armv7m_nvic.c
61
+ idmap->output_reference = cpu_to_le32(iort_node_offset);
71
+++ b/hw/intc/armv7m_nvic.c
72
@@ -XXX,XX +XXX,XX @@ static inline int nvic_exec_prio(NVICState *s)
73
CPUARMState *env = &s->cpu->env;
74
int running;
75
76
- if (env->v7m.faultmask) {
77
+ if (env->v7m.faultmask[env->v7m.secure]) {
78
running = -1;
79
} else if (env->v7m.primask[env->v7m.secure]) {
80
running = 0;
81
@@ -XXX,XX +XXX,XX @@ bool armv7m_nvic_can_take_pending_exception(void *opaque)
82
return nvic_exec_prio(s) > nvic_pending_prio(s);
83
}
84
85
+int armv7m_nvic_raw_execution_priority(void *opaque)
86
+{
87
+ NVICState *s = opaque;
88
+
89
+ return s->exception_prio;
90
+}
91
+
92
/* caller must call nvic_irq_update() after this */
93
static void set_prio(NVICState *s, unsigned irq, uint8_t prio)
94
{
95
diff --git a/target/arm/helper.c b/target/arm/helper.c
96
index XXXXXXX..XXXXXXX 100644
97
--- a/target/arm/helper.c
98
+++ b/target/arm/helper.c
99
@@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu)
100
}
62
}
101
63
102
if (env->v7m.exception != ARMV7M_EXCP_NMI) {
64
/* Root Complex Node */
103
- /* Auto-clear FAULTMASK on return from other than NMI */
65
@@ -XXX,XX +XXX,XX @@ build_iort(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms)
104
- env->v7m.faultmask = 0;
66
idmap->output_reference = cpu_to_le32(smmu_offset);
105
+ /* Auto-clear FAULTMASK on return from other than NMI.
67
} else {
106
+ * If the security extension is implemented then this only
68
/* output IORT node is the ITS group node (the first node) */
107
+ * happens if the raw execution priority is >= 0; the
69
- idmap->output_reference = cpu_to_le32(iort->node_offset);
108
+ * value of the ES bit in the exception return value indicates
70
+ idmap->output_reference = cpu_to_le32(iort_node_offset);
109
+ * which security state's faultmask to clear. (v8M ARM ARM R_KBNF.)
110
+ */
111
+ if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
112
+ int es = type & 1;
113
+ if (armv7m_nvic_raw_execution_priority(env->nvic) >= 0) {
114
+ env->v7m.faultmask[es] = 0;
115
+ }
116
+ } else {
117
+ env->v7m.faultmask[M_REG_NS] = 0;
118
+ }
119
}
71
}
120
72
121
switch (armv7m_nvic_complete_irq(env->nvic, env->v7m.exception)) {
73
+ /*
122
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg)
74
+ * Update the pointer address in case table_data->data moves during above
123
case 18: /* BASEPRI_MAX */
75
+ * acpi_data_push operations.
124
return env->v7m.basepri[env->v7m.secure];
76
+ */
125
case 19: /* FAULTMASK */
77
+ iort = (AcpiIortTable *)(table_data->data + iort_start);
126
- return env->v7m.faultmask;
78
iort->length = cpu_to_le32(iort_length);
127
+ return env->v7m.faultmask[env->v7m.secure];
79
128
default:
80
build_header(linker, table_data, (void *)(table_data->data + iort_start),
129
qemu_log_mask(LOG_GUEST_ERROR, "Attempt to read unknown special"
130
" register %d\n", reg);
131
@@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val)
132
}
133
break;
134
case 19: /* FAULTMASK */
135
- env->v7m.faultmask = val & 1;
136
+ env->v7m.faultmask[env->v7m.secure] = val & 1;
137
break;
138
case 20: /* CONTROL */
139
/* Writing to the SPSEL bit only has an effect if we are in
140
diff --git a/target/arm/machine.c b/target/arm/machine.c
141
index XXXXXXX..XXXXXXX 100644
142
--- a/target/arm/machine.c
143
+++ b/target/arm/machine.c
144
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_faultmask_primask = {
145
.version_id = 1,
146
.minimum_version_id = 1,
147
.fields = (VMStateField[]) {
148
- VMSTATE_UINT32(env.v7m.faultmask, ARMCPU),
149
+ VMSTATE_UINT32(env.v7m.faultmask[M_REG_NS], ARMCPU),
150
VMSTATE_UINT32(env.v7m.primask[M_REG_NS], ARMCPU),
151
VMSTATE_END_OF_LIST()
152
}
153
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_security = {
154
VMSTATE_UINT32(env.v7m.secure, ARMCPU),
155
VMSTATE_UINT32(env.v7m.basepri[M_REG_S], ARMCPU),
156
VMSTATE_UINT32(env.v7m.primask[M_REG_S], ARMCPU),
157
+ VMSTATE_UINT32(env.v7m.faultmask[M_REG_S], ARMCPU),
158
VMSTATE_END_OF_LIST()
159
}
160
};
161
@@ -XXX,XX +XXX,XX @@ static int get_cpsr(QEMUFile *f, void *opaque, size_t size,
162
* transferred using the vmstate_m_faultmask_primask subsection.
163
*/
164
if (val & CPSR_F) {
165
- env->v7m.faultmask = 1;
166
+ env->v7m.faultmask[M_REG_NS] = 1;
167
}
168
if (val & CPSR_I) {
169
env->v7m.primask[M_REG_NS] = 1;
170
--
81
--
171
2.7.4
82
2.17.1
172
83
173
84
diff view generated by jsdifflib
1
Make the PRIMASK register banked if v8M security extensions are enabled.
1
From: Shannon Zhao <zhaoshenglong@huawei.com>
2
2
3
Note that we do not yet implement the functionality of the new
3
kvm_irqchip_create called by kvm_init will call kvm_init_irq_routing to
4
AIRCR.PRIS bit (which allows the effect of the NS copy of PRIMASK to
4
initialize global capability variables. If we call kvm_init_irq_routing in
5
be restricted).
5
GIC realize function, previous allocated memory will leak.
6
6
7
Fix this by deleting the unnecessary call.
8
9
Signed-off-by: Shannon Zhao <zhaoshenglong@huawei.com>
10
Reviewed-by: Eric Auger <eric.auger@redhat.com>
11
Message-id: 1527750994-14360-1-git-send-email-zhaoshenglong@huawei.com
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Message-id: 1503414539-28762-8-git-send-email-peter.maydell@linaro.org
10
---
13
---
11
target/arm/cpu.h | 2 +-
14
hw/intc/arm_gic_kvm.c | 1 -
12
hw/intc/armv7m_nvic.c | 2 +-
15
hw/intc/arm_gicv3_kvm.c | 1 -
13
target/arm/helper.c | 4 ++--
16
2 files changed, 2 deletions(-)
14
target/arm/machine.c | 9 +++++++--
15
4 files changed, 11 insertions(+), 6 deletions(-)
16
17
17
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
18
diff --git a/hw/intc/arm_gic_kvm.c b/hw/intc/arm_gic_kvm.c
18
index XXXXXXX..XXXXXXX 100644
19
index XXXXXXX..XXXXXXX 100644
19
--- a/target/arm/cpu.h
20
--- a/hw/intc/arm_gic_kvm.c
20
+++ b/target/arm/cpu.h
21
+++ b/hw/intc/arm_gic_kvm.c
21
@@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState {
22
@@ -XXX,XX +XXX,XX @@ static void kvm_arm_gic_realize(DeviceState *dev, Error **errp)
22
uint32_t bfar; /* BusFault Address */
23
23
unsigned mpu_ctrl; /* MPU_CTRL */
24
if (kvm_has_gsi_routing()) {
24
int exception;
25
/* set up irq routing */
25
- uint32_t primask;
26
- kvm_init_irq_routing(kvm_state);
26
+ uint32_t primask[2];
27
for (i = 0; i < s->num_irq - GIC_INTERNAL; ++i) {
27
uint32_t faultmask;
28
kvm_irqchip_add_irq_route(kvm_state, i, 0, i);
28
uint32_t secure; /* Is CPU in Secure state? (not guest visible) */
29
}
29
} v7m;
30
diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c
30
diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c
31
index XXXXXXX..XXXXXXX 100644
31
index XXXXXXX..XXXXXXX 100644
32
--- a/hw/intc/armv7m_nvic.c
32
--- a/hw/intc/arm_gicv3_kvm.c
33
+++ b/hw/intc/armv7m_nvic.c
33
+++ b/hw/intc/arm_gicv3_kvm.c
34
@@ -XXX,XX +XXX,XX @@ static inline int nvic_exec_prio(NVICState *s)
34
@@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_realize(DeviceState *dev, Error **errp)
35
35
36
if (env->v7m.faultmask) {
36
if (kvm_has_gsi_routing()) {
37
running = -1;
37
/* set up irq routing */
38
- } else if (env->v7m.primask) {
38
- kvm_init_irq_routing(kvm_state);
39
+ } else if (env->v7m.primask[env->v7m.secure]) {
39
for (i = 0; i < s->num_irq - GIC_INTERNAL; ++i) {
40
running = 0;
40
kvm_irqchip_add_irq_route(kvm_state, i, 0, i);
41
} else if (env->v7m.basepri[env->v7m.secure] > 0) {
42
running = env->v7m.basepri[env->v7m.secure] & nvic_gprio_mask(s);
43
diff --git a/target/arm/helper.c b/target/arm/helper.c
44
index XXXXXXX..XXXXXXX 100644
45
--- a/target/arm/helper.c
46
+++ b/target/arm/helper.c
47
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg)
48
return (env->v7m.control & R_V7M_CONTROL_SPSEL_MASK) ?
49
env->regs[13] : env->v7m.other_sp;
50
case 16: /* PRIMASK */
51
- return env->v7m.primask;
52
+ return env->v7m.primask[env->v7m.secure];
53
case 17: /* BASEPRI */
54
case 18: /* BASEPRI_MAX */
55
return env->v7m.basepri[env->v7m.secure];
56
@@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val)
57
}
58
break;
59
case 16: /* PRIMASK */
60
- env->v7m.primask = val & 1;
61
+ env->v7m.primask[env->v7m.secure] = val & 1;
62
break;
63
case 17: /* BASEPRI */
64
env->v7m.basepri[env->v7m.secure] = val & 0xff;
65
diff --git a/target/arm/machine.c b/target/arm/machine.c
66
index XXXXXXX..XXXXXXX 100644
67
--- a/target/arm/machine.c
68
+++ b/target/arm/machine.c
69
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_faultmask_primask = {
70
.minimum_version_id = 1,
71
.fields = (VMStateField[]) {
72
VMSTATE_UINT32(env.v7m.faultmask, ARMCPU),
73
- VMSTATE_UINT32(env.v7m.primask, ARMCPU),
74
+ VMSTATE_UINT32(env.v7m.primask[M_REG_NS], ARMCPU),
75
VMSTATE_END_OF_LIST()
76
}
77
};
78
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_security = {
79
.fields = (VMStateField[]) {
80
VMSTATE_UINT32(env.v7m.secure, ARMCPU),
81
VMSTATE_UINT32(env.v7m.basepri[M_REG_S], ARMCPU),
82
+ VMSTATE_UINT32(env.v7m.primask[M_REG_S], ARMCPU),
83
VMSTATE_END_OF_LIST()
84
}
85
};
86
@@ -XXX,XX +XXX,XX @@ static int get_cpsr(QEMUFile *f, void *opaque, size_t size,
87
* differences are that the T bit is not in the same place, the
88
* primask/faultmask info may be in the CPSR I and F bits, and
89
* we do not want the mode bits.
90
+ * We know that this cleanup happened before v8M, so there
91
+ * is no complication with banked primask/faultmask.
92
*/
93
uint32_t newval = val;
94
95
+ assert(!arm_feature(env, ARM_FEATURE_M_SECURITY));
96
+
97
newval &= (CPSR_NZCV | CPSR_Q | CPSR_IT | CPSR_GE);
98
if (val & CPSR_T) {
99
newval |= XPSR_T;
100
@@ -XXX,XX +XXX,XX @@ static int get_cpsr(QEMUFile *f, void *opaque, size_t size,
101
env->v7m.faultmask = 1;
102
}
103
if (val & CPSR_I) {
104
- env->v7m.primask = 1;
105
+ env->v7m.primask[M_REG_NS] = 1;
106
}
107
val = newval;
108
}
41
}
109
--
42
--
110
2.7.4
43
2.17.1
111
44
112
45
diff view generated by jsdifflib
Deleted patch
1
Make the MPU registers MPU_MAIR0 and MPU_MAIR1 banked if v8M security
2
extensions are enabled.
3
1
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Message-id: 1503414539-28762-13-git-send-email-peter.maydell@linaro.org
7
---
8
target/arm/cpu.h | 4 ++--
9
hw/intc/armv7m_nvic.c | 8 ++++----
10
target/arm/cpu.c | 6 ++++--
11
target/arm/machine.c | 6 ++++--
12
4 files changed, 14 insertions(+), 10 deletions(-)
13
14
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
15
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/cpu.h
17
+++ b/target/arm/cpu.h
18
@@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState {
19
*/
20
uint32_t *rbar;
21
uint32_t *rlar;
22
- uint32_t mair0;
23
- uint32_t mair1;
24
+ uint32_t mair0[2];
25
+ uint32_t mair1[2];
26
} pmsav8;
27
28
void *nvic;
29
diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c
30
index XXXXXXX..XXXXXXX 100644
31
--- a/hw/intc/armv7m_nvic.c
32
+++ b/hw/intc/armv7m_nvic.c
33
@@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs)
34
if (!arm_feature(&cpu->env, ARM_FEATURE_V8)) {
35
goto bad_offset;
36
}
37
- return cpu->env.pmsav8.mair0;
38
+ return cpu->env.pmsav8.mair0[attrs.secure];
39
case 0xdc4: /* MPU_MAIR1 */
40
if (!arm_feature(&cpu->env, ARM_FEATURE_V8)) {
41
goto bad_offset;
42
}
43
- return cpu->env.pmsav8.mair1;
44
+ return cpu->env.pmsav8.mair1[attrs.secure];
45
default:
46
bad_offset:
47
qemu_log_mask(LOG_GUEST_ERROR, "NVIC: Bad read offset 0x%x\n", offset);
48
@@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value,
49
}
50
if (cpu->pmsav7_dregion) {
51
/* Register is RES0 if no MPU regions are implemented */
52
- cpu->env.pmsav8.mair0 = value;
53
+ cpu->env.pmsav8.mair0[attrs.secure] = value;
54
}
55
/* We don't need to do anything else because memory attributes
56
* only affect cacheability, and we don't implement caching.
57
@@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value,
58
}
59
if (cpu->pmsav7_dregion) {
60
/* Register is RES0 if no MPU regions are implemented */
61
- cpu->env.pmsav8.mair1 = value;
62
+ cpu->env.pmsav8.mair1[attrs.secure] = value;
63
}
64
/* We don't need to do anything else because memory attributes
65
* only affect cacheability, and we don't implement caching.
66
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
67
index XXXXXXX..XXXXXXX 100644
68
--- a/target/arm/cpu.c
69
+++ b/target/arm/cpu.c
70
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s)
71
}
72
}
73
env->pmsav7.rnr = 0;
74
- env->pmsav8.mair0 = 0;
75
- env->pmsav8.mair1 = 0;
76
+ env->pmsav8.mair0[M_REG_NS] = 0;
77
+ env->pmsav8.mair0[M_REG_S] = 0;
78
+ env->pmsav8.mair1[M_REG_NS] = 0;
79
+ env->pmsav8.mair1[M_REG_S] = 0;
80
}
81
82
set_flush_to_zero(1, &env->vfp.standard_fp_status);
83
diff --git a/target/arm/machine.c b/target/arm/machine.c
84
index XXXXXXX..XXXXXXX 100644
85
--- a/target/arm/machine.c
86
+++ b/target/arm/machine.c
87
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_pmsav8 = {
88
vmstate_info_uint32, uint32_t),
89
VMSTATE_VARRAY_UINT32(env.pmsav8.rlar, ARMCPU, pmsav7_dregion, 0,
90
vmstate_info_uint32, uint32_t),
91
- VMSTATE_UINT32(env.pmsav8.mair0, ARMCPU),
92
- VMSTATE_UINT32(env.pmsav8.mair1, ARMCPU),
93
+ VMSTATE_UINT32(env.pmsav8.mair0[M_REG_NS], ARMCPU),
94
+ VMSTATE_UINT32(env.pmsav8.mair1[M_REG_NS], ARMCPU),
95
VMSTATE_END_OF_LIST()
96
}
97
};
98
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_security = {
99
VMSTATE_UINT32(env.v7m.faultmask[M_REG_S], ARMCPU),
100
VMSTATE_UINT32(env.v7m.control[M_REG_S], ARMCPU),
101
VMSTATE_UINT32(env.v7m.vecbase[M_REG_S], ARMCPU),
102
+ VMSTATE_UINT32(env.pmsav8.mair0[M_REG_S], ARMCPU),
103
+ VMSTATE_UINT32(env.pmsav8.mair1[M_REG_S], ARMCPU),
104
VMSTATE_END_OF_LIST()
105
}
106
};
107
--
108
2.7.4
109
110
diff view generated by jsdifflib