1 | ARM pullreq; contains some patches that arrived while I | 1 | First arm pullreq of the cycle; this is mostly my softfloat NaN |
---|---|---|---|
2 | was on holiday, plus the series I sent off before going | 2 | handling series. (Lots more in my to-review queue, but I don't |
3 | away, which got reviewed while I was away. | 3 | like pullreqs growing too close to a hundred patches at a time :-)) |
4 | 4 | ||
5 | thanks | 5 | thanks |
6 | -- PMM | 6 | -- PMM |
7 | 7 | ||
8 | The following changes since commit 97f2796a3736ed37a1b85dc1c76a6c45b829dd17: | ||
8 | 9 | ||
9 | The following changes since commit c077a998eb3fcae2d048e3baeb5bc592d30fddde: | 10 | Open 10.0 development tree (2024-12-10 17:41:17 +0000) |
10 | 11 | ||
11 | Merge remote-tracking branch 'remotes/riku/tags/pull-linux-user-20170531' into staging (2017-06-01 15:50:40 +0100) | 12 | are available in the Git repository at: |
12 | 13 | ||
13 | are available in the git repository at: | 14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20241211 |
14 | 15 | ||
15 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20170601 | 16 | for you to fetch changes up to 1abe28d519239eea5cf9620bb13149423e5665f8: |
16 | 17 | ||
17 | for you to fetch changes up to cdc58be430b0bdeaef282e2e70f8135ae531616d: | 18 | MAINTAINERS: Add correct email address for Vikram Garhwal (2024-12-11 15:31:09 +0000) |
18 | |||
19 | hw/arm/virt: fdt: generate distance-map when needed (2017-06-01 17:27:07 +0100) | ||
20 | 19 | ||
21 | ---------------------------------------------------------------- | 20 | ---------------------------------------------------------------- |
22 | target-arm queue: | 21 | target-arm queue: |
23 | * virt: numa: provide ACPI distance info when needed | 22 | * hw/net/lan9118: Extract PHY model, reuse with imx_fec, fix bugs |
24 | * aspeed: fix i2c controller bugs | 23 | * fpu: Make muladd NaN handling runtime-selected, not compile-time |
25 | * aspeed: add temperature sensor device | 24 | * fpu: Make default NaN pattern runtime-selected, not compile-time |
26 | * M profile: support MPU | 25 | * fpu: Minor NaN-related cleanups |
27 | * gicv3: fix mishandling of BPR1, VBPR1 | 26 | * MAINTAINERS: email address updates |
28 | * load_uboot_image: don't assume a full header read | ||
29 | * libvixl: Correct build failures on NetBSD | ||
30 | 27 | ||
31 | ---------------------------------------------------------------- | 28 | ---------------------------------------------------------------- |
32 | Andrew Jones (3): | 29 | Bernhard Beschow (5): |
33 | load_uboot_image: don't assume a full header read | 30 | hw/net/lan9118: Extract lan9118_phy |
34 | hw/arm/virt-acpi-build: build SLIT when needed | 31 | hw/net/lan9118_phy: Reuse in imx_fec and consolidate implementations |
35 | hw/arm/virt: fdt: generate distance-map when needed | 32 | hw/net/lan9118_phy: Fix off-by-one error in MII_ANLPAR register |
33 | hw/net/lan9118_phy: Reuse MII constants | ||
34 | hw/net/lan9118_phy: Add missing 100 mbps full duplex advertisement | ||
36 | 35 | ||
37 | Cédric Le Goater (6): | 36 | Leif Lindholm (1): |
38 | aspeed/i2c: improve command handling | 37 | MAINTAINERS: update email address for Leif Lindholm |
39 | aspeed/i2c: handle LAST command under the RX command | ||
40 | aspeed/i2c: introduce a state machine | ||
41 | aspeed: add some I2C devices to the Aspeed machines | ||
42 | hw/misc: add a TMP42{1,2,3} device model | ||
43 | aspeed: add a temp sensor device on I2C bus 3 | ||
44 | 38 | ||
45 | Kamil Rytarowski (1): | 39 | Peter Maydell (54): |
46 | libvixl: Correct build failures on NetBSD | 40 | fpu: handle raising Invalid for infzero in pick_nan_muladd |
41 | fpu: Check for default_nan_mode before calling pickNaNMulAdd | ||
42 | softfloat: Allow runtime choice of inf * 0 + NaN result | ||
43 | tests/fp: Explicitly set inf-zero-nan rule | ||
44 | target/arm: Set FloatInfZeroNaNRule explicitly | ||
45 | target/s390: Set FloatInfZeroNaNRule explicitly | ||
46 | target/ppc: Set FloatInfZeroNaNRule explicitly | ||
47 | target/mips: Set FloatInfZeroNaNRule explicitly | ||
48 | target/sparc: Set FloatInfZeroNaNRule explicitly | ||
49 | target/xtensa: Set FloatInfZeroNaNRule explicitly | ||
50 | target/x86: Set FloatInfZeroNaNRule explicitly | ||
51 | target/loongarch: Set FloatInfZeroNaNRule explicitly | ||
52 | target/hppa: Set FloatInfZeroNaNRule explicitly | ||
53 | softfloat: Pass have_snan to pickNaNMulAdd | ||
54 | softfloat: Allow runtime choice of NaN propagation for muladd | ||
55 | tests/fp: Explicitly set 3-NaN propagation rule | ||
56 | target/arm: Set Float3NaNPropRule explicitly | ||
57 | target/loongarch: Set Float3NaNPropRule explicitly | ||
58 | target/ppc: Set Float3NaNPropRule explicitly | ||
59 | target/s390x: Set Float3NaNPropRule explicitly | ||
60 | target/sparc: Set Float3NaNPropRule explicitly | ||
61 | target/mips: Set Float3NaNPropRule explicitly | ||
62 | target/xtensa: Set Float3NaNPropRule explicitly | ||
63 | target/i386: Set Float3NaNPropRule explicitly | ||
64 | target/hppa: Set Float3NaNPropRule explicitly | ||
65 | fpu: Remove use_first_nan field from float_status | ||
66 | target/m68k: Don't pass NULL float_status to floatx80_default_nan() | ||
67 | softfloat: Create floatx80 default NaN from parts64_default_nan | ||
68 | target/loongarch: Use normal float_status in fclass_s and fclass_d helpers | ||
69 | target/m68k: In frem helper, initialize local float_status from env->fp_status | ||
70 | target/m68k: Init local float_status from env fp_status in gdb get/set reg | ||
71 | target/sparc: Initialize local scratch float_status from env->fp_status | ||
72 | target/ppc: Use env->fp_status in helper_compute_fprf functions | ||
73 | fpu: Allow runtime choice of default NaN value | ||
74 | tests/fp: Set default NaN pattern explicitly | ||
75 | target/microblaze: Set default NaN pattern explicitly | ||
76 | target/i386: Set default NaN pattern explicitly | ||
77 | target/hppa: Set default NaN pattern explicitly | ||
78 | target/alpha: Set default NaN pattern explicitly | ||
79 | target/arm: Set default NaN pattern explicitly | ||
80 | target/loongarch: Set default NaN pattern explicitly | ||
81 | target/m68k: Set default NaN pattern explicitly | ||
82 | target/mips: Set default NaN pattern explicitly | ||
83 | target/openrisc: Set default NaN pattern explicitly | ||
84 | target/ppc: Set default NaN pattern explicitly | ||
85 | target/sh4: Set default NaN pattern explicitly | ||
86 | target/rx: Set default NaN pattern explicitly | ||
87 | target/s390x: Set default NaN pattern explicitly | ||
88 | target/sparc: Set default NaN pattern explicitly | ||
89 | target/xtensa: Set default NaN pattern explicitly | ||
90 | target/hexagon: Set default NaN pattern explicitly | ||
91 | target/riscv: Set default NaN pattern explicitly | ||
92 | target/tricore: Set default NaN pattern explicitly | ||
93 | fpu: Remove default handling for dnan_pattern | ||
47 | 94 | ||
48 | Michael Davidsaver (4): | 95 | Richard Henderson (11): |
49 | armv7m: Improve "-d mmu" tracing for PMSAv7 MPU | 96 | target/arm: Copy entire float_status in is_ebf |
50 | armv7m: Implement M profile default memory map | 97 | softfloat: Inline pickNaNMulAdd |
51 | armv7m: Classify faults as MemManage or BusFault | 98 | softfloat: Use goto for default nan case in pick_nan_muladd |
52 | arm: add MPU support to M profile CPUs | 99 | softfloat: Remove which from parts_pick_nan_muladd |
100 | softfloat: Pad array size in pick_nan_muladd | ||
101 | softfloat: Move propagateFloatx80NaN to softfloat.c | ||
102 | softfloat: Use parts_pick_nan in propagateFloatx80NaN | ||
103 | softfloat: Inline pickNaN | ||
104 | softfloat: Share code between parts_pick_nan cases | ||
105 | softfloat: Sink frac_cmp in parts_pick_nan until needed | ||
106 | softfloat: Replace WHICH with RET in parts_pick_nan | ||
53 | 107 | ||
54 | Peter Maydell (12): | 108 | Vikram Garhwal (1): |
55 | hw/intc/arm_gicv3_cpuif: Fix reset value for VMCR_EL2.VBPR1 | 109 | MAINTAINERS: Add correct email address for Vikram Garhwal |
56 | hw/intc/arm_gicv3_cpuif: Don't let BPR be set below its minimum | ||
57 | hw/intc/arm_gicv3_cpuif: Fix priority masking for NS BPR1 | ||
58 | arm: Use the mmu_idx we're passed in arm_cpu_do_unaligned_access() | ||
59 | arm: Add support for M profile CPUs having different MMU index semantics | ||
60 | arm: Use different ARMMMUIdx values for M profile | ||
61 | arm: Clean up handling of no-MPU PMSA CPUs | ||
62 | arm: Don't clear ARM_FEATURE_PMSA for no-mpu configs | ||
63 | arm: Don't let no-MPU PMSA cores write to SCTLR.M | ||
64 | arm: Remove unnecessary check on cpu->pmsav7_dregion | ||
65 | arm: All M profile cores are PMSA | ||
66 | arm: Implement HFNMIENA support for M profile MPU | ||
67 | 110 | ||
68 | Wei Huang (1): | 111 | MAINTAINERS | 4 +- |
69 | target/arm: clear PMUVER field of AA64DFR0 when vPMU=off | 112 | include/fpu/softfloat-helpers.h | 38 +++- |
70 | 113 | include/fpu/softfloat-types.h | 89 +++++++- | |
71 | disas/libvixl/Makefile.objs | 3 + | 114 | include/hw/net/imx_fec.h | 9 +- |
72 | hw/misc/Makefile.objs | 1 + | 115 | include/hw/net/lan9118_phy.h | 37 ++++ |
73 | target/arm/cpu.h | 118 ++++++++++-- | 116 | include/hw/net/mii.h | 6 + |
74 | target/arm/translate.h | 2 +- | 117 | target/mips/fpu_helper.h | 20 ++ |
75 | hw/arm/aspeed.c | 36 ++++ | 118 | target/sparc/helper.h | 4 +- |
76 | hw/arm/virt-acpi-build.c | 4 + | 119 | fpu/softfloat.c | 19 ++ |
77 | hw/arm/virt.c | 21 +++ | 120 | hw/net/imx_fec.c | 146 ++------------ |
78 | hw/core/loader.c | 3 +- | 121 | hw/net/lan9118.c | 137 ++----------- |
79 | hw/i2c/aspeed_i2c.c | 65 ++++++- | 122 | hw/net/lan9118_phy.c | 222 ++++++++++++++++++++ |
80 | hw/intc/arm_gicv3_cpuif.c | 50 ++++- | 123 | linux-user/arm/nwfpe/fpa11.c | 5 + |
81 | hw/intc/armv7m_nvic.c | 104 +++++++++++ | 124 | target/alpha/cpu.c | 2 + |
82 | hw/misc/tmp421.c | 401 ++++++++++++++++++++++++++++++++++++++++ | 125 | target/arm/cpu.c | 10 + |
83 | target/arm/cpu.c | 28 ++- | 126 | target/arm/tcg/vec_helper.c | 20 +- |
84 | target/arm/helper.c | 338 ++++++++++++++++++++++----------- | 127 | target/hexagon/cpu.c | 2 + |
85 | target/arm/machine.c | 7 +- | 128 | target/hppa/fpu_helper.c | 12 ++ |
86 | target/arm/op_helper.c | 3 +- | 129 | target/i386/tcg/fpu_helper.c | 12 ++ |
87 | target/arm/translate-a64.c | 18 +- | 130 | target/loongarch/tcg/fpu_helper.c | 14 +- |
88 | target/arm/translate.c | 14 +- | 131 | target/m68k/cpu.c | 14 +- |
89 | default-configs/arm-softmmu.mak | 1 + | 132 | target/m68k/fpu_helper.c | 6 +- |
90 | 19 files changed, 1060 insertions(+), 157 deletions(-) | 133 | target/m68k/helper.c | 6 +- |
91 | create mode 100644 hw/misc/tmp421.c | 134 | target/microblaze/cpu.c | 2 + |
92 | 135 | target/mips/msa.c | 10 + | |
136 | target/openrisc/cpu.c | 2 + | ||
137 | target/ppc/cpu_init.c | 19 ++ | ||
138 | target/ppc/fpu_helper.c | 3 +- | ||
139 | target/riscv/cpu.c | 2 + | ||
140 | target/rx/cpu.c | 2 + | ||
141 | target/s390x/cpu.c | 5 + | ||
142 | target/sh4/cpu.c | 2 + | ||
143 | target/sparc/cpu.c | 6 + | ||
144 | target/sparc/fop_helper.c | 8 +- | ||
145 | target/sparc/translate.c | 4 +- | ||
146 | target/tricore/helper.c | 2 + | ||
147 | target/xtensa/cpu.c | 4 + | ||
148 | target/xtensa/fpu_helper.c | 3 +- | ||
149 | tests/fp/fp-bench.c | 7 + | ||
150 | tests/fp/fp-test-log2.c | 1 + | ||
151 | tests/fp/fp-test.c | 7 + | ||
152 | fpu/softfloat-parts.c.inc | 152 +++++++++++--- | ||
153 | fpu/softfloat-specialize.c.inc | 412 ++------------------------------------ | ||
154 | .mailmap | 5 +- | ||
155 | hw/net/Kconfig | 5 + | ||
156 | hw/net/meson.build | 1 + | ||
157 | hw/net/trace-events | 10 +- | ||
158 | 47 files changed, 778 insertions(+), 730 deletions(-) | ||
159 | create mode 100644 include/hw/net/lan9118_phy.h | ||
160 | create mode 100644 hw/net/lan9118_phy.c | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Bernhard Beschow <shentey@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Largely inspired by the TMP105 temperature sensor, here is a model for | 3 | A very similar implementation of the same device exists in imx_fec. Prepare for |
4 | the TMP42{1,2,3} temperature sensors. | 4 | a common implementation by extracting a device model into its own files. |
5 | 5 | ||
6 | Specs can be found here : | 6 | Some migration state has been moved into the new device model which breaks |
7 | migration compatibility for the following machines: | ||
8 | * smdkc210 | ||
9 | * realview-* | ||
10 | * vexpress-* | ||
11 | * kzm | ||
12 | * mps2-* | ||
7 | 13 | ||
8 | http://www.ti.com/lit/gpn/tmp421 | 14 | While breaking migration ABI, fix the size of the MII registers to be 16 bit, |
15 | as defined by IEEE 802.3u. | ||
9 | 16 | ||
10 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 17 | Signed-off-by: Bernhard Beschow <shentey@gmail.com> |
11 | Message-id: 1494827476-1487-6-git-send-email-clg@kaod.org | 18 | Tested-by: Guenter Roeck <linux@roeck-us.net> |
19 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
20 | Message-id: 20241102125724.532843-2-shentey@gmail.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | 22 | --- |
15 | hw/misc/Makefile.objs | 1 + | 23 | include/hw/net/lan9118_phy.h | 37 ++++++++ |
16 | hw/misc/tmp421.c | 401 ++++++++++++++++++++++++++++++++++++++++ | 24 | hw/net/lan9118.c | 137 +++++----------------------- |
17 | default-configs/arm-softmmu.mak | 1 + | 25 | hw/net/lan9118_phy.c | 169 +++++++++++++++++++++++++++++++++++ |
18 | 3 files changed, 403 insertions(+) | 26 | hw/net/Kconfig | 4 + |
19 | create mode 100644 hw/misc/tmp421.c | 27 | hw/net/meson.build | 1 + |
28 | 5 files changed, 233 insertions(+), 115 deletions(-) | ||
29 | create mode 100644 include/hw/net/lan9118_phy.h | ||
30 | create mode 100644 hw/net/lan9118_phy.c | ||
20 | 31 | ||
21 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 32 | diff --git a/include/hw/net/lan9118_phy.h b/include/hw/net/lan9118_phy.h |
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/hw/misc/Makefile.objs | ||
24 | +++ b/hw/misc/Makefile.objs | ||
25 | @@ -XXX,XX +XXX,XX @@ | ||
26 | common-obj-$(CONFIG_APPLESMC) += applesmc.o | ||
27 | common-obj-$(CONFIG_MAX111X) += max111x.o | ||
28 | common-obj-$(CONFIG_TMP105) += tmp105.o | ||
29 | +common-obj-$(CONFIG_TMP421) += tmp421.o | ||
30 | common-obj-$(CONFIG_ISA_DEBUG) += debugexit.o | ||
31 | common-obj-$(CONFIG_SGA) += sga.o | ||
32 | common-obj-$(CONFIG_ISA_TESTDEV) += pc-testdev.o | ||
33 | diff --git a/hw/misc/tmp421.c b/hw/misc/tmp421.c | ||
34 | new file mode 100644 | 33 | new file mode 100644 |
35 | index XXXXXXX..XXXXXXX | 34 | index XXXXXXX..XXXXXXX |
36 | --- /dev/null | 35 | --- /dev/null |
37 | +++ b/hw/misc/tmp421.c | 36 | +++ b/include/hw/net/lan9118_phy.h |
38 | @@ -XXX,XX +XXX,XX @@ | 37 | @@ -XXX,XX +XXX,XX @@ |
39 | +/* | 38 | +/* |
40 | + * Texas Instruments TMP421 temperature sensor. | 39 | + * SMSC LAN9118 PHY emulation |
41 | + * | 40 | + * |
42 | + * Copyright (c) 2016 IBM Corporation. | 41 | + * Copyright (c) 2009 CodeSourcery, LLC. |
42 | + * Written by Paul Brook | ||
43 | + * | 43 | + * |
44 | + * Largely inspired by : | 44 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. |
45 | + * | 45 | + * See the COPYING file in the top-level directory. |
46 | + * Texas Instruments TMP105 temperature sensor. | ||
47 | + * | ||
48 | + * Copyright (C) 2008 Nokia Corporation | ||
49 | + * Written by Andrzej Zaborowski <andrew@openedhand.com> | ||
50 | + * | ||
51 | + * This program is free software; you can redistribute it and/or | ||
52 | + * modify it under the terms of the GNU General Public License as | ||
53 | + * published by the Free Software Foundation; either version 2 or | ||
54 | + * (at your option) version 3 of the License. | ||
55 | + * | ||
56 | + * This program is distributed in the hope that it will be useful, | ||
57 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
58 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
59 | + * GNU General Public License for more details. | ||
60 | + * | ||
61 | + * You should have received a copy of the GNU General Public License along | ||
62 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
63 | + */ | 46 | + */ |
64 | + | 47 | + |
65 | +#include "qemu/osdep.h" | 48 | +#ifndef HW_NET_LAN9118_PHY_H |
66 | +#include "hw/hw.h" | 49 | +#define HW_NET_LAN9118_PHY_H |
67 | +#include "hw/i2c/i2c.h" | 50 | + |
68 | +#include "qapi/error.h" | 51 | +#include "qom/object.h" |
69 | +#include "qapi/visitor.h" | 52 | +#include "hw/sysbus.h" |
70 | + | 53 | + |
71 | +/* Manufacturer / Device ID's */ | 54 | +#define TYPE_LAN9118_PHY "lan9118-phy" |
72 | +#define TMP421_MANUFACTURER_ID 0x55 | 55 | +OBJECT_DECLARE_SIMPLE_TYPE(Lan9118PhyState, LAN9118_PHY) |
73 | +#define TMP421_DEVICE_ID 0x21 | 56 | + |
74 | +#define TMP422_DEVICE_ID 0x22 | 57 | +typedef struct Lan9118PhyState { |
75 | +#define TMP423_DEVICE_ID 0x23 | 58 | + SysBusDevice parent_obj; |
76 | + | 59 | + |
77 | +typedef struct DeviceInfo { | 60 | + uint16_t status; |
78 | + int model; | 61 | + uint16_t control; |
79 | + const char *name; | 62 | + uint16_t advertise; |
80 | +} DeviceInfo; | 63 | + uint16_t ints; |
81 | + | 64 | + uint16_t int_mask; |
82 | +static const DeviceInfo devices[] = { | 65 | + qemu_irq irq; |
83 | + { TMP421_DEVICE_ID, "tmp421" }, | 66 | + bool link_down; |
84 | + { TMP422_DEVICE_ID, "tmp422" }, | 67 | +} Lan9118PhyState; |
85 | + { TMP423_DEVICE_ID, "tmp423" }, | 68 | + |
86 | +}; | 69 | +void lan9118_phy_update_link(Lan9118PhyState *s, bool link_down); |
87 | + | 70 | +void lan9118_phy_reset(Lan9118PhyState *s); |
88 | +typedef struct TMP421State { | 71 | +uint16_t lan9118_phy_read(Lan9118PhyState *s, int reg); |
89 | + /*< private >*/ | 72 | +void lan9118_phy_write(Lan9118PhyState *s, int reg, uint16_t val); |
90 | + I2CSlave i2c; | 73 | + |
91 | + /*< public >*/ | 74 | +#endif |
92 | + | 75 | diff --git a/hw/net/lan9118.c b/hw/net/lan9118.c |
93 | + int16_t temperature[4]; | 76 | index XXXXXXX..XXXXXXX 100644 |
94 | + | 77 | --- a/hw/net/lan9118.c |
95 | + uint8_t status; | 78 | +++ b/hw/net/lan9118.c |
96 | + uint8_t config[2]; | 79 | @@ -XXX,XX +XXX,XX @@ |
97 | + uint8_t rate; | 80 | #include "net/net.h" |
98 | + | 81 | #include "net/eth.h" |
99 | + uint8_t len; | 82 | #include "hw/irq.h" |
100 | + uint8_t buf[2]; | 83 | +#include "hw/net/lan9118_phy.h" |
101 | + uint8_t pointer; | 84 | #include "hw/net/lan9118.h" |
102 | + | 85 | #include "hw/ptimer.h" |
103 | +} TMP421State; | 86 | #include "hw/qdev-properties.h" |
104 | + | 87 | @@ -XXX,XX +XXX,XX @@ do { printf("lan9118: " fmt , ## __VA_ARGS__); } while (0) |
105 | +typedef struct TMP421Class { | 88 | #define MAC_CR_RXEN 0x00000004 |
106 | + I2CSlaveClass parent_class; | 89 | #define MAC_CR_RESERVED 0x7f404213 |
107 | + DeviceInfo *dev; | 90 | |
108 | +} TMP421Class; | 91 | -#define PHY_INT_ENERGYON 0x80 |
109 | + | 92 | -#define PHY_INT_AUTONEG_COMPLETE 0x40 |
110 | +#define TYPE_TMP421 "tmp421-generic" | 93 | -#define PHY_INT_FAULT 0x20 |
111 | +#define TMP421(obj) OBJECT_CHECK(TMP421State, (obj), TYPE_TMP421) | 94 | -#define PHY_INT_DOWN 0x10 |
112 | + | 95 | -#define PHY_INT_AUTONEG_LP 0x08 |
113 | +#define TMP421_CLASS(klass) \ | 96 | -#define PHY_INT_PARFAULT 0x04 |
114 | + OBJECT_CLASS_CHECK(TMP421Class, (klass), TYPE_TMP421) | 97 | -#define PHY_INT_AUTONEG_PAGE 0x02 |
115 | +#define TMP421_GET_CLASS(obj) \ | 98 | - |
116 | + OBJECT_GET_CLASS(TMP421Class, (obj), TYPE_TMP421) | 99 | #define GPT_TIMER_EN 0x20000000 |
117 | + | 100 | |
118 | +/* the TMP421 registers */ | 101 | /* |
119 | +#define TMP421_STATUS_REG 0x08 | 102 | @@ -XXX,XX +XXX,XX @@ struct lan9118_state { |
120 | +#define TMP421_STATUS_BUSY (1 << 7) | 103 | uint32_t mac_mii_data; |
121 | +#define TMP421_CONFIG_REG_1 0x09 | 104 | uint32_t mac_flow; |
122 | +#define TMP421_CONFIG_RANGE (1 << 2) | 105 | |
123 | +#define TMP421_CONFIG_SHUTDOWN (1 << 6) | 106 | - uint32_t phy_status; |
124 | +#define TMP421_CONFIG_REG_2 0x0A | 107 | - uint32_t phy_control; |
125 | +#define TMP421_CONFIG_RC (1 << 2) | 108 | - uint32_t phy_advertise; |
126 | +#define TMP421_CONFIG_LEN (1 << 3) | 109 | - uint32_t phy_int; |
127 | +#define TMP421_CONFIG_REN (1 << 4) | 110 | - uint32_t phy_int_mask; |
128 | +#define TMP421_CONFIG_REN2 (1 << 5) | 111 | + Lan9118PhyState mii; |
129 | +#define TMP421_CONFIG_REN3 (1 << 6) | 112 | + IRQState mii_irq; |
130 | + | 113 | |
131 | +#define TMP421_CONVERSION_RATE_REG 0x0B | 114 | int32_t eeprom_writable; |
132 | +#define TMP421_ONE_SHOT 0x0F | 115 | uint8_t eeprom[128]; |
133 | + | 116 | @@ -XXX,XX +XXX,XX @@ struct lan9118_state { |
134 | +#define TMP421_RESET 0xFC | 117 | |
135 | +#define TMP421_MANUFACTURER_ID_REG 0xFE | 118 | static const VMStateDescription vmstate_lan9118 = { |
136 | +#define TMP421_DEVICE_ID_REG 0xFF | 119 | .name = "lan9118", |
137 | + | 120 | - .version_id = 2, |
138 | +#define TMP421_TEMP_MSB0 0x00 | 121 | - .minimum_version_id = 1, |
139 | +#define TMP421_TEMP_MSB1 0x01 | 122 | + .version_id = 3, |
140 | +#define TMP421_TEMP_MSB2 0x02 | 123 | + .minimum_version_id = 3, |
141 | +#define TMP421_TEMP_MSB3 0x03 | 124 | .fields = (const VMStateField[]) { |
142 | +#define TMP421_TEMP_LSB0 0x10 | 125 | VMSTATE_PTIMER(timer, lan9118_state), |
143 | +#define TMP421_TEMP_LSB1 0x11 | 126 | VMSTATE_UINT32(irq_cfg, lan9118_state), |
144 | +#define TMP421_TEMP_LSB2 0x12 | 127 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_lan9118 = { |
145 | +#define TMP421_TEMP_LSB3 0x13 | 128 | VMSTATE_UINT32(mac_mii_acc, lan9118_state), |
146 | + | 129 | VMSTATE_UINT32(mac_mii_data, lan9118_state), |
147 | +static const int32_t mins[2] = { -40000, -55000 }; | 130 | VMSTATE_UINT32(mac_flow, lan9118_state), |
148 | +static const int32_t maxs[2] = { 127000, 150000 }; | 131 | - VMSTATE_UINT32(phy_status, lan9118_state), |
149 | + | 132 | - VMSTATE_UINT32(phy_control, lan9118_state), |
150 | +static void tmp421_get_temperature(Object *obj, Visitor *v, const char *name, | 133 | - VMSTATE_UINT32(phy_advertise, lan9118_state), |
151 | + void *opaque, Error **errp) | 134 | - VMSTATE_UINT32(phy_int, lan9118_state), |
152 | +{ | 135 | - VMSTATE_UINT32(phy_int_mask, lan9118_state), |
153 | + TMP421State *s = TMP421(obj); | 136 | VMSTATE_INT32(eeprom_writable, lan9118_state), |
154 | + bool ext_range = (s->config[0] & TMP421_CONFIG_RANGE); | 137 | VMSTATE_UINT8_ARRAY(eeprom, lan9118_state, 128), |
155 | + int offset = ext_range * 64 * 256; | 138 | VMSTATE_INT32(tx_fifo_size, lan9118_state), |
156 | + int64_t value; | 139 | @@ -XXX,XX +XXX,XX @@ static void lan9118_reload_eeprom(lan9118_state *s) |
157 | + int tempid; | 140 | lan9118_mac_changed(s); |
158 | + | 141 | } |
159 | + if (sscanf(name, "temperature%d", &tempid) != 1) { | 142 | |
160 | + error_setg(errp, "error reading %s: %m", name); | 143 | -static void phy_update_irq(lan9118_state *s) |
144 | +static void lan9118_update_irq(void *opaque, int n, int level) | ||
145 | { | ||
146 | - if (s->phy_int & s->phy_int_mask) { | ||
147 | + lan9118_state *s = opaque; | ||
148 | + | ||
149 | + if (level) { | ||
150 | s->int_sts |= PHY_INT; | ||
151 | } else { | ||
152 | s->int_sts &= ~PHY_INT; | ||
153 | @@ -XXX,XX +XXX,XX @@ static void phy_update_irq(lan9118_state *s) | ||
154 | lan9118_update(s); | ||
155 | } | ||
156 | |||
157 | -static void phy_update_link(lan9118_state *s) | ||
158 | -{ | ||
159 | - /* Autonegotiation status mirrors link status. */ | ||
160 | - if (qemu_get_queue(s->nic)->link_down) { | ||
161 | - s->phy_status &= ~0x0024; | ||
162 | - s->phy_int |= PHY_INT_DOWN; | ||
163 | - } else { | ||
164 | - s->phy_status |= 0x0024; | ||
165 | - s->phy_int |= PHY_INT_ENERGYON; | ||
166 | - s->phy_int |= PHY_INT_AUTONEG_COMPLETE; | ||
167 | - } | ||
168 | - phy_update_irq(s); | ||
169 | -} | ||
170 | - | ||
171 | static void lan9118_set_link(NetClientState *nc) | ||
172 | { | ||
173 | - phy_update_link(qemu_get_nic_opaque(nc)); | ||
174 | -} | ||
175 | - | ||
176 | -static void phy_reset(lan9118_state *s) | ||
177 | -{ | ||
178 | - s->phy_status = 0x7809; | ||
179 | - s->phy_control = 0x3000; | ||
180 | - s->phy_advertise = 0x01e1; | ||
181 | - s->phy_int_mask = 0; | ||
182 | - s->phy_int = 0; | ||
183 | - phy_update_link(s); | ||
184 | + lan9118_phy_update_link(&LAN9118(qemu_get_nic_opaque(nc))->mii, | ||
185 | + nc->link_down); | ||
186 | } | ||
187 | |||
188 | static void lan9118_reset(DeviceState *d) | ||
189 | @@ -XXX,XX +XXX,XX @@ static void lan9118_reset(DeviceState *d) | ||
190 | s->read_word_n = 0; | ||
191 | s->write_word_n = 0; | ||
192 | |||
193 | - phy_reset(s); | ||
194 | - | ||
195 | s->eeprom_writable = 0; | ||
196 | lan9118_reload_eeprom(s); | ||
197 | } | ||
198 | @@ -XXX,XX +XXX,XX @@ static void do_tx_packet(lan9118_state *s) | ||
199 | uint32_t status; | ||
200 | |||
201 | /* FIXME: Honor TX disable, and allow queueing of packets. */ | ||
202 | - if (s->phy_control & 0x4000) { | ||
203 | + if (s->mii.control & 0x4000) { | ||
204 | /* This assumes the receive routine doesn't touch the VLANClient. */ | ||
205 | qemu_receive_packet(qemu_get_queue(s->nic), s->txp->data, s->txp->len); | ||
206 | } else { | ||
207 | @@ -XXX,XX +XXX,XX @@ static void tx_fifo_push(lan9118_state *s, uint32_t val) | ||
208 | } | ||
209 | } | ||
210 | |||
211 | -static uint32_t do_phy_read(lan9118_state *s, int reg) | ||
212 | -{ | ||
213 | - uint32_t val; | ||
214 | - | ||
215 | - switch (reg) { | ||
216 | - case 0: /* Basic Control */ | ||
217 | - return s->phy_control; | ||
218 | - case 1: /* Basic Status */ | ||
219 | - return s->phy_status; | ||
220 | - case 2: /* ID1 */ | ||
221 | - return 0x0007; | ||
222 | - case 3: /* ID2 */ | ||
223 | - return 0xc0d1; | ||
224 | - case 4: /* Auto-neg advertisement */ | ||
225 | - return s->phy_advertise; | ||
226 | - case 5: /* Auto-neg Link Partner Ability */ | ||
227 | - return 0x0f71; | ||
228 | - case 6: /* Auto-neg Expansion */ | ||
229 | - return 1; | ||
230 | - /* TODO 17, 18, 27, 29, 30, 31 */ | ||
231 | - case 29: /* Interrupt source. */ | ||
232 | - val = s->phy_int; | ||
233 | - s->phy_int = 0; | ||
234 | - phy_update_irq(s); | ||
235 | - return val; | ||
236 | - case 30: /* Interrupt mask */ | ||
237 | - return s->phy_int_mask; | ||
238 | - default: | ||
239 | - qemu_log_mask(LOG_GUEST_ERROR, | ||
240 | - "do_phy_read: PHY read reg %d\n", reg); | ||
241 | - return 0; | ||
242 | - } | ||
243 | -} | ||
244 | - | ||
245 | -static void do_phy_write(lan9118_state *s, int reg, uint32_t val) | ||
246 | -{ | ||
247 | - switch (reg) { | ||
248 | - case 0: /* Basic Control */ | ||
249 | - if (val & 0x8000) { | ||
250 | - phy_reset(s); | ||
251 | - break; | ||
252 | - } | ||
253 | - s->phy_control = val & 0x7980; | ||
254 | - /* Complete autonegotiation immediately. */ | ||
255 | - if (val & 0x1000) { | ||
256 | - s->phy_status |= 0x0020; | ||
257 | - } | ||
258 | - break; | ||
259 | - case 4: /* Auto-neg advertisement */ | ||
260 | - s->phy_advertise = (val & 0x2d7f) | 0x80; | ||
261 | - break; | ||
262 | - /* TODO 17, 18, 27, 31 */ | ||
263 | - case 30: /* Interrupt mask */ | ||
264 | - s->phy_int_mask = val & 0xff; | ||
265 | - phy_update_irq(s); | ||
266 | - break; | ||
267 | - default: | ||
268 | - qemu_log_mask(LOG_GUEST_ERROR, | ||
269 | - "do_phy_write: PHY write reg %d = 0x%04x\n", reg, val); | ||
270 | - } | ||
271 | -} | ||
272 | - | ||
273 | static void do_mac_write(lan9118_state *s, int reg, uint32_t val) | ||
274 | { | ||
275 | switch (reg) { | ||
276 | @@ -XXX,XX +XXX,XX @@ static void do_mac_write(lan9118_state *s, int reg, uint32_t val) | ||
277 | if (val & 2) { | ||
278 | DPRINTF("PHY write %d = 0x%04x\n", | ||
279 | (val >> 6) & 0x1f, s->mac_mii_data); | ||
280 | - do_phy_write(s, (val >> 6) & 0x1f, s->mac_mii_data); | ||
281 | + lan9118_phy_write(&s->mii, (val >> 6) & 0x1f, s->mac_mii_data); | ||
282 | } else { | ||
283 | - s->mac_mii_data = do_phy_read(s, (val >> 6) & 0x1f); | ||
284 | + s->mac_mii_data = lan9118_phy_read(&s->mii, (val >> 6) & 0x1f); | ||
285 | DPRINTF("PHY read %d = 0x%04x\n", | ||
286 | (val >> 6) & 0x1f, s->mac_mii_data); | ||
287 | } | ||
288 | @@ -XXX,XX +XXX,XX @@ static void lan9118_writel(void *opaque, hwaddr offset, | ||
289 | break; | ||
290 | case CSR_PMT_CTRL: | ||
291 | if (val & 0x400) { | ||
292 | - phy_reset(s); | ||
293 | + lan9118_phy_reset(&s->mii); | ||
294 | } | ||
295 | s->pmt_ctrl &= ~0x34e; | ||
296 | s->pmt_ctrl |= (val & 0x34e); | ||
297 | @@ -XXX,XX +XXX,XX @@ static void lan9118_realize(DeviceState *dev, Error **errp) | ||
298 | const MemoryRegionOps *mem_ops = | ||
299 | s->mode_16bit ? &lan9118_16bit_mem_ops : &lan9118_mem_ops; | ||
300 | |||
301 | + qemu_init_irq(&s->mii_irq, lan9118_update_irq, s, 0); | ||
302 | + object_initialize_child(OBJECT(s), "mii", &s->mii, TYPE_LAN9118_PHY); | ||
303 | + if (!sysbus_realize_and_unref(SYS_BUS_DEVICE(&s->mii), errp)) { | ||
161 | + return; | 304 | + return; |
162 | + } | 305 | + } |
163 | + | 306 | + qdev_connect_gpio_out(DEVICE(&s->mii), 0, &s->mii_irq); |
164 | + if (tempid >= 4 || tempid < 0) { | 307 | + |
165 | + error_setg(errp, "error reading %s", name); | 308 | memory_region_init_io(&s->mmio, OBJECT(dev), mem_ops, s, |
166 | + return; | 309 | "lan9118-mmio", 0x100); |
310 | sysbus_init_mmio(sbd, &s->mmio); | ||
311 | diff --git a/hw/net/lan9118_phy.c b/hw/net/lan9118_phy.c | ||
312 | new file mode 100644 | ||
313 | index XXXXXXX..XXXXXXX | ||
314 | --- /dev/null | ||
315 | +++ b/hw/net/lan9118_phy.c | ||
316 | @@ -XXX,XX +XXX,XX @@ | ||
317 | +/* | ||
318 | + * SMSC LAN9118 PHY emulation | ||
319 | + * | ||
320 | + * Copyright (c) 2009 CodeSourcery, LLC. | ||
321 | + * Written by Paul Brook | ||
322 | + * | ||
323 | + * This code is licensed under the GNU GPL v2 | ||
324 | + * | ||
325 | + * Contributions after 2012-01-13 are licensed under the terms of the | ||
326 | + * GNU GPL, version 2 or (at your option) any later version. | ||
327 | + */ | ||
328 | + | ||
329 | +#include "qemu/osdep.h" | ||
330 | +#include "hw/net/lan9118_phy.h" | ||
331 | +#include "hw/irq.h" | ||
332 | +#include "hw/resettable.h" | ||
333 | +#include "migration/vmstate.h" | ||
334 | +#include "qemu/log.h" | ||
335 | + | ||
336 | +#define PHY_INT_ENERGYON (1 << 7) | ||
337 | +#define PHY_INT_AUTONEG_COMPLETE (1 << 6) | ||
338 | +#define PHY_INT_FAULT (1 << 5) | ||
339 | +#define PHY_INT_DOWN (1 << 4) | ||
340 | +#define PHY_INT_AUTONEG_LP (1 << 3) | ||
341 | +#define PHY_INT_PARFAULT (1 << 2) | ||
342 | +#define PHY_INT_AUTONEG_PAGE (1 << 1) | ||
343 | + | ||
344 | +static void lan9118_phy_update_irq(Lan9118PhyState *s) | ||
345 | +{ | ||
346 | + qemu_set_irq(s->irq, !!(s->ints & s->int_mask)); | ||
347 | +} | ||
348 | + | ||
349 | +uint16_t lan9118_phy_read(Lan9118PhyState *s, int reg) | ||
350 | +{ | ||
351 | + uint16_t val; | ||
352 | + | ||
353 | + switch (reg) { | ||
354 | + case 0: /* Basic Control */ | ||
355 | + return s->control; | ||
356 | + case 1: /* Basic Status */ | ||
357 | + return s->status; | ||
358 | + case 2: /* ID1 */ | ||
359 | + return 0x0007; | ||
360 | + case 3: /* ID2 */ | ||
361 | + return 0xc0d1; | ||
362 | + case 4: /* Auto-neg advertisement */ | ||
363 | + return s->advertise; | ||
364 | + case 5: /* Auto-neg Link Partner Ability */ | ||
365 | + return 0x0f71; | ||
366 | + case 6: /* Auto-neg Expansion */ | ||
367 | + return 1; | ||
368 | + /* TODO 17, 18, 27, 29, 30, 31 */ | ||
369 | + case 29: /* Interrupt source. */ | ||
370 | + val = s->ints; | ||
371 | + s->ints = 0; | ||
372 | + lan9118_phy_update_irq(s); | ||
373 | + return val; | ||
374 | + case 30: /* Interrupt mask */ | ||
375 | + return s->int_mask; | ||
376 | + default: | ||
377 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
378 | + "lan9118_phy_read: PHY read reg %d\n", reg); | ||
379 | + return 0; | ||
167 | + } | 380 | + } |
168 | + | 381 | +} |
169 | + value = ((s->temperature[tempid] - offset) * 1000 + 128) / 256; | 382 | + |
170 | + | 383 | +void lan9118_phy_write(Lan9118PhyState *s, int reg, uint16_t val) |
171 | + visit_type_int(v, name, &value, errp); | 384 | +{ |
172 | +} | 385 | + switch (reg) { |
173 | + | 386 | + case 0: /* Basic Control */ |
174 | +/* Units are 0.001 centigrades relative to 0 C. s->temperature is 8.8 | 387 | + if (val & 0x8000) { |
175 | + * fixed point, so units are 1/256 centigrades. A simple ratio will do. | 388 | + lan9118_phy_reset(s); |
176 | + */ | 389 | + break; |
177 | +static void tmp421_set_temperature(Object *obj, Visitor *v, const char *name, | 390 | + } |
178 | + void *opaque, Error **errp) | 391 | + s->control = val & 0x7980; |
179 | +{ | 392 | + /* Complete autonegotiation immediately. */ |
180 | + TMP421State *s = TMP421(obj); | 393 | + if (val & 0x1000) { |
181 | + Error *local_err = NULL; | 394 | + s->status |= 0x0020; |
182 | + int64_t temp; | 395 | + } |
183 | + bool ext_range = (s->config[0] & TMP421_CONFIG_RANGE); | 396 | + break; |
184 | + int offset = ext_range * 64 * 256; | 397 | + case 4: /* Auto-neg advertisement */ |
185 | + int tempid; | 398 | + s->advertise = (val & 0x2d7f) | 0x80; |
186 | + | 399 | + break; |
187 | + visit_type_int(v, name, &temp, &local_err); | 400 | + /* TODO 17, 18, 27, 31 */ |
188 | + if (local_err) { | 401 | + case 30: /* Interrupt mask */ |
189 | + error_propagate(errp, local_err); | 402 | + s->int_mask = val & 0xff; |
190 | + return; | 403 | + lan9118_phy_update_irq(s); |
404 | + break; | ||
405 | + default: | ||
406 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
407 | + "lan9118_phy_write: PHY write reg %d = 0x%04x\n", reg, val); | ||
191 | + } | 408 | + } |
192 | + | 409 | +} |
193 | + if (temp >= maxs[ext_range] || temp < mins[ext_range]) { | 410 | + |
194 | + error_setg(errp, "value %" PRId64 ".%03" PRIu64 " °C is out of range", | 411 | +void lan9118_phy_update_link(Lan9118PhyState *s, bool link_down) |
195 | + temp / 1000, temp % 1000); | 412 | +{ |
196 | + return; | 413 | + s->link_down = link_down; |
414 | + | ||
415 | + /* Autonegotiation status mirrors link status. */ | ||
416 | + if (link_down) { | ||
417 | + s->status &= ~0x0024; | ||
418 | + s->ints |= PHY_INT_DOWN; | ||
419 | + } else { | ||
420 | + s->status |= 0x0024; | ||
421 | + s->ints |= PHY_INT_ENERGYON; | ||
422 | + s->ints |= PHY_INT_AUTONEG_COMPLETE; | ||
197 | + } | 423 | + } |
198 | + | 424 | + lan9118_phy_update_irq(s); |
199 | + if (sscanf(name, "temperature%d", &tempid) != 1) { | 425 | +} |
200 | + error_setg(errp, "error reading %s: %m", name); | 426 | + |
201 | + return; | 427 | +void lan9118_phy_reset(Lan9118PhyState *s) |
202 | + } | 428 | +{ |
203 | + | 429 | + s->control = 0x3000; |
204 | + if (tempid >= 4 || tempid < 0) { | 430 | + s->status = 0x7809; |
205 | + error_setg(errp, "error reading %s", name); | 431 | + s->advertise = 0x01e1; |
206 | + return; | 432 | + s->int_mask = 0; |
207 | + } | 433 | + s->ints = 0; |
208 | + | 434 | + lan9118_phy_update_link(s, s->link_down); |
209 | + s->temperature[tempid] = (int16_t) ((temp * 256 - 128) / 1000) + offset; | 435 | +} |
210 | +} | 436 | + |
211 | + | 437 | +static void lan9118_phy_reset_hold(Object *obj, ResetType type) |
212 | +static void tmp421_read(TMP421State *s) | 438 | +{ |
213 | +{ | 439 | + Lan9118PhyState *s = LAN9118_PHY(obj); |
214 | + TMP421Class *sc = TMP421_GET_CLASS(s); | 440 | + |
215 | + | 441 | + lan9118_phy_reset(s); |
216 | + s->len = 0; | 442 | +} |
217 | + | 443 | + |
218 | + switch (s->pointer) { | 444 | +static void lan9118_phy_init(Object *obj) |
219 | + case TMP421_MANUFACTURER_ID_REG: | 445 | +{ |
220 | + s->buf[s->len++] = TMP421_MANUFACTURER_ID; | 446 | + Lan9118PhyState *s = LAN9118_PHY(obj); |
221 | + break; | 447 | + |
222 | + case TMP421_DEVICE_ID_REG: | 448 | + qdev_init_gpio_out(DEVICE(s), &s->irq, 1); |
223 | + s->buf[s->len++] = sc->dev->model; | 449 | +} |
224 | + break; | 450 | + |
225 | + case TMP421_CONFIG_REG_1: | 451 | +static const VMStateDescription vmstate_lan9118_phy = { |
226 | + s->buf[s->len++] = s->config[0]; | 452 | + .name = "lan9118-phy", |
227 | + break; | 453 | + .version_id = 1, |
228 | + case TMP421_CONFIG_REG_2: | 454 | + .minimum_version_id = 1, |
229 | + s->buf[s->len++] = s->config[1]; | 455 | + .fields = (const VMStateField[]) { |
230 | + break; | 456 | + VMSTATE_UINT16(control, Lan9118PhyState), |
231 | + case TMP421_CONVERSION_RATE_REG: | 457 | + VMSTATE_UINT16(status, Lan9118PhyState), |
232 | + s->buf[s->len++] = s->rate; | 458 | + VMSTATE_UINT16(advertise, Lan9118PhyState), |
233 | + break; | 459 | + VMSTATE_UINT16(ints, Lan9118PhyState), |
234 | + case TMP421_STATUS_REG: | 460 | + VMSTATE_UINT16(int_mask, Lan9118PhyState), |
235 | + s->buf[s->len++] = s->status; | 461 | + VMSTATE_BOOL(link_down, Lan9118PhyState), |
236 | + break; | ||
237 | + | ||
238 | + /* FIXME: check for channel enablement in config registers */ | ||
239 | + case TMP421_TEMP_MSB0: | ||
240 | + s->buf[s->len++] = (((uint16_t) s->temperature[0]) >> 8); | ||
241 | + s->buf[s->len++] = (((uint16_t) s->temperature[0]) >> 0) & 0xf0; | ||
242 | + break; | ||
243 | + case TMP421_TEMP_MSB1: | ||
244 | + s->buf[s->len++] = (((uint16_t) s->temperature[1]) >> 8); | ||
245 | + s->buf[s->len++] = (((uint16_t) s->temperature[1]) >> 0) & 0xf0; | ||
246 | + break; | ||
247 | + case TMP421_TEMP_MSB2: | ||
248 | + s->buf[s->len++] = (((uint16_t) s->temperature[2]) >> 8); | ||
249 | + s->buf[s->len++] = (((uint16_t) s->temperature[2]) >> 0) & 0xf0; | ||
250 | + break; | ||
251 | + case TMP421_TEMP_MSB3: | ||
252 | + s->buf[s->len++] = (((uint16_t) s->temperature[3]) >> 8); | ||
253 | + s->buf[s->len++] = (((uint16_t) s->temperature[3]) >> 0) & 0xf0; | ||
254 | + break; | ||
255 | + case TMP421_TEMP_LSB0: | ||
256 | + s->buf[s->len++] = (((uint16_t) s->temperature[0]) >> 0) & 0xf0; | ||
257 | + break; | ||
258 | + case TMP421_TEMP_LSB1: | ||
259 | + s->buf[s->len++] = (((uint16_t) s->temperature[1]) >> 0) & 0xf0; | ||
260 | + break; | ||
261 | + case TMP421_TEMP_LSB2: | ||
262 | + s->buf[s->len++] = (((uint16_t) s->temperature[2]) >> 0) & 0xf0; | ||
263 | + break; | ||
264 | + case TMP421_TEMP_LSB3: | ||
265 | + s->buf[s->len++] = (((uint16_t) s->temperature[3]) >> 0) & 0xf0; | ||
266 | + break; | ||
267 | + } | ||
268 | +} | ||
269 | + | ||
270 | +static void tmp421_reset(I2CSlave *i2c); | ||
271 | + | ||
272 | +static void tmp421_write(TMP421State *s) | ||
273 | +{ | ||
274 | + switch (s->pointer) { | ||
275 | + case TMP421_CONVERSION_RATE_REG: | ||
276 | + s->rate = s->buf[0]; | ||
277 | + break; | ||
278 | + case TMP421_CONFIG_REG_1: | ||
279 | + s->config[0] = s->buf[0]; | ||
280 | + break; | ||
281 | + case TMP421_CONFIG_REG_2: | ||
282 | + s->config[1] = s->buf[0]; | ||
283 | + break; | ||
284 | + case TMP421_RESET: | ||
285 | + tmp421_reset(I2C_SLAVE(s)); | ||
286 | + break; | ||
287 | + } | ||
288 | +} | ||
289 | + | ||
290 | +static int tmp421_rx(I2CSlave *i2c) | ||
291 | +{ | ||
292 | + TMP421State *s = TMP421(i2c); | ||
293 | + | ||
294 | + if (s->len < 2) { | ||
295 | + return s->buf[s->len++]; | ||
296 | + } else { | ||
297 | + return 0xff; | ||
298 | + } | ||
299 | +} | ||
300 | + | ||
301 | +static int tmp421_tx(I2CSlave *i2c, uint8_t data) | ||
302 | +{ | ||
303 | + TMP421State *s = TMP421(i2c); | ||
304 | + | ||
305 | + if (s->len == 0) { | ||
306 | + /* first byte is the register pointer for a read or write | ||
307 | + * operation */ | ||
308 | + s->pointer = data; | ||
309 | + s->len++; | ||
310 | + } else if (s->len == 1) { | ||
311 | + /* second byte is the data to write. The device only supports | ||
312 | + * one byte writes */ | ||
313 | + s->buf[0] = data; | ||
314 | + tmp421_write(s); | ||
315 | + } | ||
316 | + | ||
317 | + return 0; | ||
318 | +} | ||
319 | + | ||
320 | +static int tmp421_event(I2CSlave *i2c, enum i2c_event event) | ||
321 | +{ | ||
322 | + TMP421State *s = TMP421(i2c); | ||
323 | + | ||
324 | + if (event == I2C_START_RECV) { | ||
325 | + tmp421_read(s); | ||
326 | + } | ||
327 | + | ||
328 | + s->len = 0; | ||
329 | + return 0; | ||
330 | +} | ||
331 | + | ||
332 | +static const VMStateDescription vmstate_tmp421 = { | ||
333 | + .name = "TMP421", | ||
334 | + .version_id = 0, | ||
335 | + .minimum_version_id = 0, | ||
336 | + .fields = (VMStateField[]) { | ||
337 | + VMSTATE_UINT8(len, TMP421State), | ||
338 | + VMSTATE_UINT8_ARRAY(buf, TMP421State, 2), | ||
339 | + VMSTATE_UINT8(pointer, TMP421State), | ||
340 | + VMSTATE_UINT8_ARRAY(config, TMP421State, 2), | ||
341 | + VMSTATE_UINT8(status, TMP421State), | ||
342 | + VMSTATE_UINT8(rate, TMP421State), | ||
343 | + VMSTATE_INT16_ARRAY(temperature, TMP421State, 4), | ||
344 | + VMSTATE_I2C_SLAVE(i2c, TMP421State), | ||
345 | + VMSTATE_END_OF_LIST() | 462 | + VMSTATE_END_OF_LIST() |
346 | + } | 463 | + } |
347 | +}; | 464 | +}; |
348 | + | 465 | + |
349 | +static void tmp421_reset(I2CSlave *i2c) | 466 | +static void lan9118_phy_class_init(ObjectClass *klass, void *data) |
350 | +{ | 467 | +{ |
351 | + TMP421State *s = TMP421(i2c); | 468 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
352 | + TMP421Class *sc = TMP421_GET_CLASS(s); | 469 | + DeviceClass *dc = DEVICE_CLASS(klass); |
353 | + | 470 | + |
354 | + memset(s->temperature, 0, sizeof(s->temperature)); | 471 | + rc->phases.hold = lan9118_phy_reset_hold; |
355 | + s->pointer = 0; | 472 | + dc->vmsd = &vmstate_lan9118_phy; |
356 | + | 473 | +} |
357 | + s->config[0] = 0; /* TMP421_CONFIG_RANGE */ | 474 | + |
358 | + | 475 | +static const TypeInfo types[] = { |
359 | + /* resistance correction and channel enablement */ | 476 | + { |
360 | + switch (sc->dev->model) { | 477 | + .name = TYPE_LAN9118_PHY, |
361 | + case TMP421_DEVICE_ID: | 478 | + .parent = TYPE_SYS_BUS_DEVICE, |
362 | + s->config[1] = 0x1c; | 479 | + .instance_size = sizeof(Lan9118PhyState), |
363 | + break; | 480 | + .instance_init = lan9118_phy_init, |
364 | + case TMP422_DEVICE_ID: | 481 | + .class_init = lan9118_phy_class_init, |
365 | + s->config[1] = 0x3c; | ||
366 | + break; | ||
367 | + case TMP423_DEVICE_ID: | ||
368 | + s->config[1] = 0x7c; | ||
369 | + break; | ||
370 | + } | 482 | + } |
371 | + | ||
372 | + s->rate = 0x7; /* 8Hz */ | ||
373 | + s->status = 0; | ||
374 | +} | ||
375 | + | ||
376 | +static int tmp421_init(I2CSlave *i2c) | ||
377 | +{ | ||
378 | + TMP421State *s = TMP421(i2c); | ||
379 | + | ||
380 | + tmp421_reset(&s->i2c); | ||
381 | + | ||
382 | + return 0; | ||
383 | +} | ||
384 | + | ||
385 | +static void tmp421_initfn(Object *obj) | ||
386 | +{ | ||
387 | + object_property_add(obj, "temperature0", "int", | ||
388 | + tmp421_get_temperature, | ||
389 | + tmp421_set_temperature, NULL, NULL, NULL); | ||
390 | + object_property_add(obj, "temperature1", "int", | ||
391 | + tmp421_get_temperature, | ||
392 | + tmp421_set_temperature, NULL, NULL, NULL); | ||
393 | + object_property_add(obj, "temperature2", "int", | ||
394 | + tmp421_get_temperature, | ||
395 | + tmp421_set_temperature, NULL, NULL, NULL); | ||
396 | + object_property_add(obj, "temperature3", "int", | ||
397 | + tmp421_get_temperature, | ||
398 | + tmp421_set_temperature, NULL, NULL, NULL); | ||
399 | +} | ||
400 | + | ||
401 | +static void tmp421_class_init(ObjectClass *klass, void *data) | ||
402 | +{ | ||
403 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
404 | + I2CSlaveClass *k = I2C_SLAVE_CLASS(klass); | ||
405 | + TMP421Class *sc = TMP421_CLASS(klass); | ||
406 | + | ||
407 | + k->init = tmp421_init; | ||
408 | + k->event = tmp421_event; | ||
409 | + k->recv = tmp421_rx; | ||
410 | + k->send = tmp421_tx; | ||
411 | + dc->vmsd = &vmstate_tmp421; | ||
412 | + sc->dev = (DeviceInfo *) data; | ||
413 | +} | ||
414 | + | ||
415 | +static const TypeInfo tmp421_info = { | ||
416 | + .name = TYPE_TMP421, | ||
417 | + .parent = TYPE_I2C_SLAVE, | ||
418 | + .instance_size = sizeof(TMP421State), | ||
419 | + .instance_init = tmp421_initfn, | ||
420 | + .class_init = tmp421_class_init, | ||
421 | +}; | 483 | +}; |
422 | + | 484 | + |
423 | +static void tmp421_register_types(void) | 485 | +DEFINE_TYPES(types) |
424 | +{ | 486 | diff --git a/hw/net/Kconfig b/hw/net/Kconfig |
425 | + int i; | ||
426 | + | ||
427 | + type_register_static(&tmp421_info); | ||
428 | + for (i = 0; i < ARRAY_SIZE(devices); ++i) { | ||
429 | + TypeInfo ti = { | ||
430 | + .name = devices[i].name, | ||
431 | + .parent = TYPE_TMP421, | ||
432 | + .class_init = tmp421_class_init, | ||
433 | + .class_data = (void *) &devices[i], | ||
434 | + }; | ||
435 | + type_register(&ti); | ||
436 | + } | ||
437 | +} | ||
438 | + | ||
439 | +type_init(tmp421_register_types) | ||
440 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | ||
441 | index XXXXXXX..XXXXXXX 100644 | 487 | index XXXXXXX..XXXXXXX 100644 |
442 | --- a/default-configs/arm-softmmu.mak | 488 | --- a/hw/net/Kconfig |
443 | +++ b/default-configs/arm-softmmu.mak | 489 | +++ b/hw/net/Kconfig |
444 | @@ -XXX,XX +XXX,XX @@ CONFIG_TWL92230=y | 490 | @@ -XXX,XX +XXX,XX @@ config VMXNET3_PCI |
445 | CONFIG_TSC2005=y | 491 | config SMC91C111 |
446 | CONFIG_LM832X=y | 492 | bool |
447 | CONFIG_TMP105=y | 493 | |
448 | +CONFIG_TMP421=y | 494 | +config LAN9118_PHY |
449 | CONFIG_STELLARIS=y | 495 | + bool |
450 | CONFIG_STELLARIS_INPUT=y | 496 | + |
451 | CONFIG_STELLARIS_ENET=y | 497 | config LAN9118 |
498 | bool | ||
499 | + select LAN9118_PHY | ||
500 | select PTIMER | ||
501 | |||
502 | config NE2000_ISA | ||
503 | diff --git a/hw/net/meson.build b/hw/net/meson.build | ||
504 | index XXXXXXX..XXXXXXX 100644 | ||
505 | --- a/hw/net/meson.build | ||
506 | +++ b/hw/net/meson.build | ||
507 | @@ -XXX,XX +XXX,XX @@ system_ss.add(when: 'CONFIG_VMXNET3_PCI', if_true: files('vmxnet3.c')) | ||
508 | |||
509 | system_ss.add(when: 'CONFIG_SMC91C111', if_true: files('smc91c111.c')) | ||
510 | system_ss.add(when: 'CONFIG_LAN9118', if_true: files('lan9118.c')) | ||
511 | +system_ss.add(when: 'CONFIG_LAN9118_PHY', if_true: files('lan9118_phy.c')) | ||
512 | system_ss.add(when: 'CONFIG_NE2000_ISA', if_true: files('ne2000-isa.c')) | ||
513 | system_ss.add(when: 'CONFIG_OPENCORES_ETH', if_true: files('opencores_eth.c')) | ||
514 | system_ss.add(when: 'CONFIG_XGMAC', if_true: files('xgmac.c')) | ||
452 | -- | 515 | -- |
453 | 2.7.4 | 516 | 2.34.1 |
454 | |||
455 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Bernhard Beschow <shentey@gmail.com> | ||
1 | 2 | ||
3 | imx_fec models the same PHY as lan9118_phy. The code is almost the same with | ||
4 | imx_fec having more logging and tracing. Merge these improvements into | ||
5 | lan9118_phy and reuse in imx_fec to fix the code duplication. | ||
6 | |||
7 | Some migration state how resides in the new device model which breaks migration | ||
8 | compatibility for the following machines: | ||
9 | * imx25-pdk | ||
10 | * sabrelite | ||
11 | * mcimx7d-sabre | ||
12 | * mcimx6ul-evk | ||
13 | |||
14 | Signed-off-by: Bernhard Beschow <shentey@gmail.com> | ||
15 | Tested-by: Guenter Roeck <linux@roeck-us.net> | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Message-id: 20241102125724.532843-3-shentey@gmail.com | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | --- | ||
20 | include/hw/net/imx_fec.h | 9 ++- | ||
21 | hw/net/imx_fec.c | 146 ++++----------------------------------- | ||
22 | hw/net/lan9118_phy.c | 82 ++++++++++++++++------ | ||
23 | hw/net/Kconfig | 1 + | ||
24 | hw/net/trace-events | 10 +-- | ||
25 | 5 files changed, 85 insertions(+), 163 deletions(-) | ||
26 | |||
27 | diff --git a/include/hw/net/imx_fec.h b/include/hw/net/imx_fec.h | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/include/hw/net/imx_fec.h | ||
30 | +++ b/include/hw/net/imx_fec.h | ||
31 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(IMXFECState, IMX_FEC) | ||
32 | #define TYPE_IMX_ENET "imx.enet" | ||
33 | |||
34 | #include "hw/sysbus.h" | ||
35 | +#include "hw/net/lan9118_phy.h" | ||
36 | +#include "hw/irq.h" | ||
37 | #include "net/net.h" | ||
38 | |||
39 | #define ENET_EIR 1 | ||
40 | @@ -XXX,XX +XXX,XX @@ struct IMXFECState { | ||
41 | uint32_t tx_descriptor[ENET_TX_RING_NUM]; | ||
42 | uint32_t tx_ring_num; | ||
43 | |||
44 | - uint32_t phy_status; | ||
45 | - uint32_t phy_control; | ||
46 | - uint32_t phy_advertise; | ||
47 | - uint32_t phy_int; | ||
48 | - uint32_t phy_int_mask; | ||
49 | + Lan9118PhyState mii; | ||
50 | + IRQState mii_irq; | ||
51 | uint32_t phy_num; | ||
52 | bool phy_connected; | ||
53 | struct IMXFECState *phy_consumer; | ||
54 | diff --git a/hw/net/imx_fec.c b/hw/net/imx_fec.c | ||
55 | index XXXXXXX..XXXXXXX 100644 | ||
56 | --- a/hw/net/imx_fec.c | ||
57 | +++ b/hw/net/imx_fec.c | ||
58 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_imx_eth_txdescs = { | ||
59 | |||
60 | static const VMStateDescription vmstate_imx_eth = { | ||
61 | .name = TYPE_IMX_FEC, | ||
62 | - .version_id = 2, | ||
63 | - .minimum_version_id = 2, | ||
64 | + .version_id = 3, | ||
65 | + .minimum_version_id = 3, | ||
66 | .fields = (const VMStateField[]) { | ||
67 | VMSTATE_UINT32_ARRAY(regs, IMXFECState, ENET_MAX), | ||
68 | VMSTATE_UINT32(rx_descriptor, IMXFECState), | ||
69 | VMSTATE_UINT32(tx_descriptor[0], IMXFECState), | ||
70 | - VMSTATE_UINT32(phy_status, IMXFECState), | ||
71 | - VMSTATE_UINT32(phy_control, IMXFECState), | ||
72 | - VMSTATE_UINT32(phy_advertise, IMXFECState), | ||
73 | - VMSTATE_UINT32(phy_int, IMXFECState), | ||
74 | - VMSTATE_UINT32(phy_int_mask, IMXFECState), | ||
75 | VMSTATE_END_OF_LIST() | ||
76 | }, | ||
77 | .subsections = (const VMStateDescription * const []) { | ||
78 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_imx_eth = { | ||
79 | }, | ||
80 | }; | ||
81 | |||
82 | -#define PHY_INT_ENERGYON (1 << 7) | ||
83 | -#define PHY_INT_AUTONEG_COMPLETE (1 << 6) | ||
84 | -#define PHY_INT_FAULT (1 << 5) | ||
85 | -#define PHY_INT_DOWN (1 << 4) | ||
86 | -#define PHY_INT_AUTONEG_LP (1 << 3) | ||
87 | -#define PHY_INT_PARFAULT (1 << 2) | ||
88 | -#define PHY_INT_AUTONEG_PAGE (1 << 1) | ||
89 | - | ||
90 | static void imx_eth_update(IMXFECState *s); | ||
91 | |||
92 | /* | ||
93 | @@ -XXX,XX +XXX,XX @@ static void imx_eth_update(IMXFECState *s); | ||
94 | * For now we don't handle any GPIO/interrupt line, so the OS will | ||
95 | * have to poll for the PHY status. | ||
96 | */ | ||
97 | -static void imx_phy_update_irq(IMXFECState *s) | ||
98 | +static void imx_phy_update_irq(void *opaque, int n, int level) | ||
99 | { | ||
100 | - imx_eth_update(s); | ||
101 | -} | ||
102 | - | ||
103 | -static void imx_phy_update_link(IMXFECState *s) | ||
104 | -{ | ||
105 | - /* Autonegotiation status mirrors link status. */ | ||
106 | - if (qemu_get_queue(s->nic)->link_down) { | ||
107 | - trace_imx_phy_update_link("down"); | ||
108 | - s->phy_status &= ~0x0024; | ||
109 | - s->phy_int |= PHY_INT_DOWN; | ||
110 | - } else { | ||
111 | - trace_imx_phy_update_link("up"); | ||
112 | - s->phy_status |= 0x0024; | ||
113 | - s->phy_int |= PHY_INT_ENERGYON; | ||
114 | - s->phy_int |= PHY_INT_AUTONEG_COMPLETE; | ||
115 | - } | ||
116 | - imx_phy_update_irq(s); | ||
117 | + imx_eth_update(opaque); | ||
118 | } | ||
119 | |||
120 | static void imx_eth_set_link(NetClientState *nc) | ||
121 | { | ||
122 | - imx_phy_update_link(IMX_FEC(qemu_get_nic_opaque(nc))); | ||
123 | -} | ||
124 | - | ||
125 | -static void imx_phy_reset(IMXFECState *s) | ||
126 | -{ | ||
127 | - trace_imx_phy_reset(); | ||
128 | - | ||
129 | - s->phy_status = 0x7809; | ||
130 | - s->phy_control = 0x3000; | ||
131 | - s->phy_advertise = 0x01e1; | ||
132 | - s->phy_int_mask = 0; | ||
133 | - s->phy_int = 0; | ||
134 | - imx_phy_update_link(s); | ||
135 | + lan9118_phy_update_link(&IMX_FEC(qemu_get_nic_opaque(nc))->mii, | ||
136 | + nc->link_down); | ||
137 | } | ||
138 | |||
139 | static uint32_t imx_phy_read(IMXFECState *s, int reg) | ||
140 | { | ||
141 | - uint32_t val; | ||
142 | uint32_t phy = reg / 32; | ||
143 | |||
144 | if (!s->phy_connected) { | ||
145 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx_phy_read(IMXFECState *s, int reg) | ||
146 | |||
147 | reg %= 32; | ||
148 | |||
149 | - switch (reg) { | ||
150 | - case 0: /* Basic Control */ | ||
151 | - val = s->phy_control; | ||
152 | - break; | ||
153 | - case 1: /* Basic Status */ | ||
154 | - val = s->phy_status; | ||
155 | - break; | ||
156 | - case 2: /* ID1 */ | ||
157 | - val = 0x0007; | ||
158 | - break; | ||
159 | - case 3: /* ID2 */ | ||
160 | - val = 0xc0d1; | ||
161 | - break; | ||
162 | - case 4: /* Auto-neg advertisement */ | ||
163 | - val = s->phy_advertise; | ||
164 | - break; | ||
165 | - case 5: /* Auto-neg Link Partner Ability */ | ||
166 | - val = 0x0f71; | ||
167 | - break; | ||
168 | - case 6: /* Auto-neg Expansion */ | ||
169 | - val = 1; | ||
170 | - break; | ||
171 | - case 29: /* Interrupt source. */ | ||
172 | - val = s->phy_int; | ||
173 | - s->phy_int = 0; | ||
174 | - imx_phy_update_irq(s); | ||
175 | - break; | ||
176 | - case 30: /* Interrupt mask */ | ||
177 | - val = s->phy_int_mask; | ||
178 | - break; | ||
179 | - case 17: | ||
180 | - case 18: | ||
181 | - case 27: | ||
182 | - case 31: | ||
183 | - qemu_log_mask(LOG_UNIMP, "[%s.phy]%s: reg %d not implemented\n", | ||
184 | - TYPE_IMX_FEC, __func__, reg); | ||
185 | - val = 0; | ||
186 | - break; | ||
187 | - default: | ||
188 | - qemu_log_mask(LOG_GUEST_ERROR, "[%s.phy]%s: Bad address at offset %d\n", | ||
189 | - TYPE_IMX_FEC, __func__, reg); | ||
190 | - val = 0; | ||
191 | - break; | ||
192 | - } | ||
193 | - | ||
194 | - trace_imx_phy_read(val, phy, reg); | ||
195 | - | ||
196 | - return val; | ||
197 | + return lan9118_phy_read(&s->mii, reg); | ||
198 | } | ||
199 | |||
200 | static void imx_phy_write(IMXFECState *s, int reg, uint32_t val) | ||
201 | @@ -XXX,XX +XXX,XX @@ static void imx_phy_write(IMXFECState *s, int reg, uint32_t val) | ||
202 | |||
203 | reg %= 32; | ||
204 | |||
205 | - trace_imx_phy_write(val, phy, reg); | ||
206 | - | ||
207 | - switch (reg) { | ||
208 | - case 0: /* Basic Control */ | ||
209 | - if (val & 0x8000) { | ||
210 | - imx_phy_reset(s); | ||
211 | - } else { | ||
212 | - s->phy_control = val & 0x7980; | ||
213 | - /* Complete autonegotiation immediately. */ | ||
214 | - if (val & 0x1000) { | ||
215 | - s->phy_status |= 0x0020; | ||
216 | - } | ||
217 | - } | ||
218 | - break; | ||
219 | - case 4: /* Auto-neg advertisement */ | ||
220 | - s->phy_advertise = (val & 0x2d7f) | 0x80; | ||
221 | - break; | ||
222 | - case 30: /* Interrupt mask */ | ||
223 | - s->phy_int_mask = val & 0xff; | ||
224 | - imx_phy_update_irq(s); | ||
225 | - break; | ||
226 | - case 17: | ||
227 | - case 18: | ||
228 | - case 27: | ||
229 | - case 31: | ||
230 | - qemu_log_mask(LOG_UNIMP, "[%s.phy)%s: reg %d not implemented\n", | ||
231 | - TYPE_IMX_FEC, __func__, reg); | ||
232 | - break; | ||
233 | - default: | ||
234 | - qemu_log_mask(LOG_GUEST_ERROR, "[%s.phy]%s: Bad address at offset %d\n", | ||
235 | - TYPE_IMX_FEC, __func__, reg); | ||
236 | - break; | ||
237 | - } | ||
238 | + lan9118_phy_write(&s->mii, reg, val); | ||
239 | } | ||
240 | |||
241 | static void imx_fec_read_bd(IMXFECBufDesc *bd, dma_addr_t addr) | ||
242 | @@ -XXX,XX +XXX,XX @@ static void imx_eth_reset(DeviceState *d) | ||
243 | |||
244 | s->rx_descriptor = 0; | ||
245 | memset(s->tx_descriptor, 0, sizeof(s->tx_descriptor)); | ||
246 | - | ||
247 | - /* We also reset the PHY */ | ||
248 | - imx_phy_reset(s); | ||
249 | } | ||
250 | |||
251 | static uint32_t imx_default_read(IMXFECState *s, uint32_t index) | ||
252 | @@ -XXX,XX +XXX,XX @@ static void imx_eth_realize(DeviceState *dev, Error **errp) | ||
253 | sysbus_init_irq(sbd, &s->irq[0]); | ||
254 | sysbus_init_irq(sbd, &s->irq[1]); | ||
255 | |||
256 | + qemu_init_irq(&s->mii_irq, imx_phy_update_irq, s, 0); | ||
257 | + object_initialize_child(OBJECT(s), "mii", &s->mii, TYPE_LAN9118_PHY); | ||
258 | + if (!sysbus_realize_and_unref(SYS_BUS_DEVICE(&s->mii), errp)) { | ||
259 | + return; | ||
260 | + } | ||
261 | + qdev_connect_gpio_out(DEVICE(&s->mii), 0, &s->mii_irq); | ||
262 | + | ||
263 | qemu_macaddr_default_if_unset(&s->conf.macaddr); | ||
264 | |||
265 | s->nic = qemu_new_nic(&imx_eth_net_info, &s->conf, | ||
266 | diff --git a/hw/net/lan9118_phy.c b/hw/net/lan9118_phy.c | ||
267 | index XXXXXXX..XXXXXXX 100644 | ||
268 | --- a/hw/net/lan9118_phy.c | ||
269 | +++ b/hw/net/lan9118_phy.c | ||
270 | @@ -XXX,XX +XXX,XX @@ | ||
271 | * Copyright (c) 2009 CodeSourcery, LLC. | ||
272 | * Written by Paul Brook | ||
273 | * | ||
274 | + * Copyright (c) 2013 Jean-Christophe Dubois. <jcd@tribudubois.net> | ||
275 | + * | ||
276 | * This code is licensed under the GNU GPL v2 | ||
277 | * | ||
278 | * Contributions after 2012-01-13 are licensed under the terms of the | ||
279 | @@ -XXX,XX +XXX,XX @@ | ||
280 | #include "hw/resettable.h" | ||
281 | #include "migration/vmstate.h" | ||
282 | #include "qemu/log.h" | ||
283 | +#include "trace.h" | ||
284 | |||
285 | #define PHY_INT_ENERGYON (1 << 7) | ||
286 | #define PHY_INT_AUTONEG_COMPLETE (1 << 6) | ||
287 | @@ -XXX,XX +XXX,XX @@ uint16_t lan9118_phy_read(Lan9118PhyState *s, int reg) | ||
288 | |||
289 | switch (reg) { | ||
290 | case 0: /* Basic Control */ | ||
291 | - return s->control; | ||
292 | + val = s->control; | ||
293 | + break; | ||
294 | case 1: /* Basic Status */ | ||
295 | - return s->status; | ||
296 | + val = s->status; | ||
297 | + break; | ||
298 | case 2: /* ID1 */ | ||
299 | - return 0x0007; | ||
300 | + val = 0x0007; | ||
301 | + break; | ||
302 | case 3: /* ID2 */ | ||
303 | - return 0xc0d1; | ||
304 | + val = 0xc0d1; | ||
305 | + break; | ||
306 | case 4: /* Auto-neg advertisement */ | ||
307 | - return s->advertise; | ||
308 | + val = s->advertise; | ||
309 | + break; | ||
310 | case 5: /* Auto-neg Link Partner Ability */ | ||
311 | - return 0x0f71; | ||
312 | + val = 0x0f71; | ||
313 | + break; | ||
314 | case 6: /* Auto-neg Expansion */ | ||
315 | - return 1; | ||
316 | - /* TODO 17, 18, 27, 29, 30, 31 */ | ||
317 | + val = 1; | ||
318 | + break; | ||
319 | case 29: /* Interrupt source. */ | ||
320 | val = s->ints; | ||
321 | s->ints = 0; | ||
322 | lan9118_phy_update_irq(s); | ||
323 | - return val; | ||
324 | + break; | ||
325 | case 30: /* Interrupt mask */ | ||
326 | - return s->int_mask; | ||
327 | + val = s->int_mask; | ||
328 | + break; | ||
329 | + case 17: | ||
330 | + case 18: | ||
331 | + case 27: | ||
332 | + case 31: | ||
333 | + qemu_log_mask(LOG_UNIMP, "%s: reg %d not implemented\n", | ||
334 | + __func__, reg); | ||
335 | + val = 0; | ||
336 | + break; | ||
337 | default: | ||
338 | - qemu_log_mask(LOG_GUEST_ERROR, | ||
339 | - "lan9118_phy_read: PHY read reg %d\n", reg); | ||
340 | - return 0; | ||
341 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad address at offset %d\n", | ||
342 | + __func__, reg); | ||
343 | + val = 0; | ||
344 | + break; | ||
345 | } | ||
346 | + | ||
347 | + trace_lan9118_phy_read(val, reg); | ||
348 | + | ||
349 | + return val; | ||
350 | } | ||
351 | |||
352 | void lan9118_phy_write(Lan9118PhyState *s, int reg, uint16_t val) | ||
353 | { | ||
354 | + trace_lan9118_phy_write(val, reg); | ||
355 | + | ||
356 | switch (reg) { | ||
357 | case 0: /* Basic Control */ | ||
358 | if (val & 0x8000) { | ||
359 | lan9118_phy_reset(s); | ||
360 | - break; | ||
361 | - } | ||
362 | - s->control = val & 0x7980; | ||
363 | - /* Complete autonegotiation immediately. */ | ||
364 | - if (val & 0x1000) { | ||
365 | - s->status |= 0x0020; | ||
366 | + } else { | ||
367 | + s->control = val & 0x7980; | ||
368 | + /* Complete autonegotiation immediately. */ | ||
369 | + if (val & 0x1000) { | ||
370 | + s->status |= 0x0020; | ||
371 | + } | ||
372 | } | ||
373 | break; | ||
374 | case 4: /* Auto-neg advertisement */ | ||
375 | s->advertise = (val & 0x2d7f) | 0x80; | ||
376 | break; | ||
377 | - /* TODO 17, 18, 27, 31 */ | ||
378 | case 30: /* Interrupt mask */ | ||
379 | s->int_mask = val & 0xff; | ||
380 | lan9118_phy_update_irq(s); | ||
381 | break; | ||
382 | + case 17: | ||
383 | + case 18: | ||
384 | + case 27: | ||
385 | + case 31: | ||
386 | + qemu_log_mask(LOG_UNIMP, "%s: reg %d not implemented\n", | ||
387 | + __func__, reg); | ||
388 | + break; | ||
389 | default: | ||
390 | - qemu_log_mask(LOG_GUEST_ERROR, | ||
391 | - "lan9118_phy_write: PHY write reg %d = 0x%04x\n", reg, val); | ||
392 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad address at offset %d\n", | ||
393 | + __func__, reg); | ||
394 | + break; | ||
395 | } | ||
396 | } | ||
397 | |||
398 | @@ -XXX,XX +XXX,XX @@ void lan9118_phy_update_link(Lan9118PhyState *s, bool link_down) | ||
399 | |||
400 | /* Autonegotiation status mirrors link status. */ | ||
401 | if (link_down) { | ||
402 | + trace_lan9118_phy_update_link("down"); | ||
403 | s->status &= ~0x0024; | ||
404 | s->ints |= PHY_INT_DOWN; | ||
405 | } else { | ||
406 | + trace_lan9118_phy_update_link("up"); | ||
407 | s->status |= 0x0024; | ||
408 | s->ints |= PHY_INT_ENERGYON; | ||
409 | s->ints |= PHY_INT_AUTONEG_COMPLETE; | ||
410 | @@ -XXX,XX +XXX,XX @@ void lan9118_phy_update_link(Lan9118PhyState *s, bool link_down) | ||
411 | |||
412 | void lan9118_phy_reset(Lan9118PhyState *s) | ||
413 | { | ||
414 | + trace_lan9118_phy_reset(); | ||
415 | + | ||
416 | s->control = 0x3000; | ||
417 | s->status = 0x7809; | ||
418 | s->advertise = 0x01e1; | ||
419 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_lan9118_phy = { | ||
420 | .version_id = 1, | ||
421 | .minimum_version_id = 1, | ||
422 | .fields = (const VMStateField[]) { | ||
423 | - VMSTATE_UINT16(control, Lan9118PhyState), | ||
424 | VMSTATE_UINT16(status, Lan9118PhyState), | ||
425 | + VMSTATE_UINT16(control, Lan9118PhyState), | ||
426 | VMSTATE_UINT16(advertise, Lan9118PhyState), | ||
427 | VMSTATE_UINT16(ints, Lan9118PhyState), | ||
428 | VMSTATE_UINT16(int_mask, Lan9118PhyState), | ||
429 | diff --git a/hw/net/Kconfig b/hw/net/Kconfig | ||
430 | index XXXXXXX..XXXXXXX 100644 | ||
431 | --- a/hw/net/Kconfig | ||
432 | +++ b/hw/net/Kconfig | ||
433 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_SUN8I_EMAC | ||
434 | |||
435 | config IMX_FEC | ||
436 | bool | ||
437 | + select LAN9118_PHY | ||
438 | |||
439 | config CADENCE | ||
440 | bool | ||
441 | diff --git a/hw/net/trace-events b/hw/net/trace-events | ||
442 | index XXXXXXX..XXXXXXX 100644 | ||
443 | --- a/hw/net/trace-events | ||
444 | +++ b/hw/net/trace-events | ||
445 | @@ -XXX,XX +XXX,XX @@ allwinner_sun8i_emac_set_link(bool active) "Set link: active=%u" | ||
446 | allwinner_sun8i_emac_read(uint64_t offset, uint64_t val) "MMIO read: offset=0x%" PRIx64 " value=0x%" PRIx64 | ||
447 | allwinner_sun8i_emac_write(uint64_t offset, uint64_t val) "MMIO write: offset=0x%" PRIx64 " value=0x%" PRIx64 | ||
448 | |||
449 | +# lan9118_phy.c | ||
450 | +lan9118_phy_read(uint16_t val, int reg) "[0x%02x] -> 0x%04" PRIx16 | ||
451 | +lan9118_phy_write(uint16_t val, int reg) "[0x%02x] <- 0x%04" PRIx16 | ||
452 | +lan9118_phy_update_link(const char *s) "%s" | ||
453 | +lan9118_phy_reset(void) "" | ||
454 | + | ||
455 | # lance.c | ||
456 | lance_mem_readw(uint64_t addr, uint32_t ret) "addr=0x%"PRIx64"val=0x%04x" | ||
457 | lance_mem_writew(uint64_t addr, uint32_t val) "addr=0x%"PRIx64"val=0x%04x" | ||
458 | @@ -XXX,XX +XXX,XX @@ i82596_set_multicast(uint16_t count) "Added %d multicast entries" | ||
459 | i82596_channel_attention(void *s) "%p: Received CHANNEL ATTENTION" | ||
460 | |||
461 | # imx_fec.c | ||
462 | -imx_phy_read(uint32_t val, int phy, int reg) "0x%04"PRIx32" <= phy[%d].reg[%d]" | ||
463 | imx_phy_read_num(int phy, int configured) "read request from unconfigured phy %d (configured %d)" | ||
464 | -imx_phy_write(uint32_t val, int phy, int reg) "0x%04"PRIx32" => phy[%d].reg[%d]" | ||
465 | imx_phy_write_num(int phy, int configured) "write request to unconfigured phy %d (configured %d)" | ||
466 | -imx_phy_update_link(const char *s) "%s" | ||
467 | -imx_phy_reset(void) "" | ||
468 | imx_fec_read_bd(uint64_t addr, int flags, int len, int data) "tx_bd 0x%"PRIx64" flags 0x%04x len %d data 0x%08x" | ||
469 | imx_enet_read_bd(uint64_t addr, int flags, int len, int data, int options, int status) "tx_bd 0x%"PRIx64" flags 0x%04x len %d data 0x%08x option 0x%04x status 0x%04x" | ||
470 | imx_eth_tx_bd_busy(void) "tx_bd ran out of descriptors to transmit" | ||
471 | -- | ||
472 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Bernhard Beschow <shentey@gmail.com> | ||
1 | 2 | ||
3 | Turns 0x70 into 0xe0 (== 0x70 << 1) which adds the missing MII_ANLPAR_TX and | ||
4 | fixes the MSB of selector field to be zero, as specified in the datasheet. | ||
5 | |||
6 | Fixes: 2a424990170b "LAN9118 emulation" | ||
7 | Signed-off-by: Bernhard Beschow <shentey@gmail.com> | ||
8 | Tested-by: Guenter Roeck <linux@roeck-us.net> | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Message-id: 20241102125724.532843-4-shentey@gmail.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | hw/net/lan9118_phy.c | 2 +- | ||
14 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
15 | |||
16 | diff --git a/hw/net/lan9118_phy.c b/hw/net/lan9118_phy.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/hw/net/lan9118_phy.c | ||
19 | +++ b/hw/net/lan9118_phy.c | ||
20 | @@ -XXX,XX +XXX,XX @@ uint16_t lan9118_phy_read(Lan9118PhyState *s, int reg) | ||
21 | val = s->advertise; | ||
22 | break; | ||
23 | case 5: /* Auto-neg Link Partner Ability */ | ||
24 | - val = 0x0f71; | ||
25 | + val = 0x0fe1; | ||
26 | break; | ||
27 | case 6: /* Auto-neg Expansion */ | ||
28 | val = 1; | ||
29 | -- | ||
30 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Bernhard Beschow <shentey@gmail.com> | ||
1 | 2 | ||
3 | Prefer named constants over magic values for better readability. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Bernhard Beschow <shentey@gmail.com> | ||
7 | Tested-by: Guenter Roeck <linux@roeck-us.net> | ||
8 | Message-id: 20241102125724.532843-5-shentey@gmail.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/hw/net/mii.h | 6 +++++ | ||
12 | hw/net/lan9118_phy.c | 63 ++++++++++++++++++++++++++++---------------- | ||
13 | 2 files changed, 46 insertions(+), 23 deletions(-) | ||
14 | |||
15 | diff --git a/include/hw/net/mii.h b/include/hw/net/mii.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/include/hw/net/mii.h | ||
18 | +++ b/include/hw/net/mii.h | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | #define MII_BMSR_JABBER (1 << 1) /* Jabber detected */ | ||
21 | #define MII_BMSR_EXTCAP (1 << 0) /* Ext-reg capability */ | ||
22 | |||
23 | +#define MII_ANAR_RFAULT (1 << 13) /* Say we can detect faults */ | ||
24 | #define MII_ANAR_PAUSE_ASYM (1 << 11) /* Try for asymmetric pause */ | ||
25 | #define MII_ANAR_PAUSE (1 << 10) /* Try for pause */ | ||
26 | #define MII_ANAR_TXFD (1 << 8) | ||
27 | @@ -XXX,XX +XXX,XX @@ | ||
28 | #define MII_ANAR_10FD (1 << 6) | ||
29 | #define MII_ANAR_10 (1 << 5) | ||
30 | #define MII_ANAR_CSMACD (1 << 0) | ||
31 | +#define MII_ANAR_SELECT (0x001f) /* Selector bits */ | ||
32 | |||
33 | #define MII_ANLPAR_ACK (1 << 14) | ||
34 | #define MII_ANLPAR_PAUSEASY (1 << 11) /* can pause asymmetrically */ | ||
35 | @@ -XXX,XX +XXX,XX @@ | ||
36 | #define RTL8201CP_PHYID1 0x0000 | ||
37 | #define RTL8201CP_PHYID2 0x8201 | ||
38 | |||
39 | +/* SMSC LAN9118 */ | ||
40 | +#define SMSCLAN9118_PHYID1 0x0007 | ||
41 | +#define SMSCLAN9118_PHYID2 0xc0d1 | ||
42 | + | ||
43 | /* RealTek 8211E */ | ||
44 | #define RTL8211E_PHYID1 0x001c | ||
45 | #define RTL8211E_PHYID2 0xc915 | ||
46 | diff --git a/hw/net/lan9118_phy.c b/hw/net/lan9118_phy.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/hw/net/lan9118_phy.c | ||
49 | +++ b/hw/net/lan9118_phy.c | ||
50 | @@ -XXX,XX +XXX,XX @@ | ||
51 | |||
52 | #include "qemu/osdep.h" | ||
53 | #include "hw/net/lan9118_phy.h" | ||
54 | +#include "hw/net/mii.h" | ||
55 | #include "hw/irq.h" | ||
56 | #include "hw/resettable.h" | ||
57 | #include "migration/vmstate.h" | ||
58 | @@ -XXX,XX +XXX,XX @@ uint16_t lan9118_phy_read(Lan9118PhyState *s, int reg) | ||
59 | uint16_t val; | ||
60 | |||
61 | switch (reg) { | ||
62 | - case 0: /* Basic Control */ | ||
63 | + case MII_BMCR: | ||
64 | val = s->control; | ||
65 | break; | ||
66 | - case 1: /* Basic Status */ | ||
67 | + case MII_BMSR: | ||
68 | val = s->status; | ||
69 | break; | ||
70 | - case 2: /* ID1 */ | ||
71 | - val = 0x0007; | ||
72 | + case MII_PHYID1: | ||
73 | + val = SMSCLAN9118_PHYID1; | ||
74 | break; | ||
75 | - case 3: /* ID2 */ | ||
76 | - val = 0xc0d1; | ||
77 | + case MII_PHYID2: | ||
78 | + val = SMSCLAN9118_PHYID2; | ||
79 | break; | ||
80 | - case 4: /* Auto-neg advertisement */ | ||
81 | + case MII_ANAR: | ||
82 | val = s->advertise; | ||
83 | break; | ||
84 | - case 5: /* Auto-neg Link Partner Ability */ | ||
85 | - val = 0x0fe1; | ||
86 | + case MII_ANLPAR: | ||
87 | + val = MII_ANLPAR_PAUSEASY | MII_ANLPAR_PAUSE | MII_ANLPAR_T4 | | ||
88 | + MII_ANLPAR_TXFD | MII_ANLPAR_TX | MII_ANLPAR_10FD | | ||
89 | + MII_ANLPAR_10 | MII_ANLPAR_CSMACD; | ||
90 | break; | ||
91 | - case 6: /* Auto-neg Expansion */ | ||
92 | - val = 1; | ||
93 | + case MII_ANER: | ||
94 | + val = MII_ANER_NWAY; | ||
95 | break; | ||
96 | case 29: /* Interrupt source. */ | ||
97 | val = s->ints; | ||
98 | @@ -XXX,XX +XXX,XX @@ void lan9118_phy_write(Lan9118PhyState *s, int reg, uint16_t val) | ||
99 | trace_lan9118_phy_write(val, reg); | ||
100 | |||
101 | switch (reg) { | ||
102 | - case 0: /* Basic Control */ | ||
103 | - if (val & 0x8000) { | ||
104 | + case MII_BMCR: | ||
105 | + if (val & MII_BMCR_RESET) { | ||
106 | lan9118_phy_reset(s); | ||
107 | } else { | ||
108 | - s->control = val & 0x7980; | ||
109 | + s->control = val & (MII_BMCR_LOOPBACK | MII_BMCR_SPEED100 | | ||
110 | + MII_BMCR_AUTOEN | MII_BMCR_PDOWN | MII_BMCR_FD | | ||
111 | + MII_BMCR_CTST); | ||
112 | /* Complete autonegotiation immediately. */ | ||
113 | - if (val & 0x1000) { | ||
114 | - s->status |= 0x0020; | ||
115 | + if (val & MII_BMCR_AUTOEN) { | ||
116 | + s->status |= MII_BMSR_AN_COMP; | ||
117 | } | ||
118 | } | ||
119 | break; | ||
120 | - case 4: /* Auto-neg advertisement */ | ||
121 | - s->advertise = (val & 0x2d7f) | 0x80; | ||
122 | + case MII_ANAR: | ||
123 | + s->advertise = (val & (MII_ANAR_RFAULT | MII_ANAR_PAUSE_ASYM | | ||
124 | + MII_ANAR_PAUSE | MII_ANAR_10FD | MII_ANAR_10 | | ||
125 | + MII_ANAR_SELECT)) | ||
126 | + | MII_ANAR_TX; | ||
127 | break; | ||
128 | case 30: /* Interrupt mask */ | ||
129 | s->int_mask = val & 0xff; | ||
130 | @@ -XXX,XX +XXX,XX @@ void lan9118_phy_update_link(Lan9118PhyState *s, bool link_down) | ||
131 | /* Autonegotiation status mirrors link status. */ | ||
132 | if (link_down) { | ||
133 | trace_lan9118_phy_update_link("down"); | ||
134 | - s->status &= ~0x0024; | ||
135 | + s->status &= ~(MII_BMSR_AN_COMP | MII_BMSR_LINK_ST); | ||
136 | s->ints |= PHY_INT_DOWN; | ||
137 | } else { | ||
138 | trace_lan9118_phy_update_link("up"); | ||
139 | - s->status |= 0x0024; | ||
140 | + s->status |= MII_BMSR_AN_COMP | MII_BMSR_LINK_ST; | ||
141 | s->ints |= PHY_INT_ENERGYON; | ||
142 | s->ints |= PHY_INT_AUTONEG_COMPLETE; | ||
143 | } | ||
144 | @@ -XXX,XX +XXX,XX @@ void lan9118_phy_reset(Lan9118PhyState *s) | ||
145 | { | ||
146 | trace_lan9118_phy_reset(); | ||
147 | |||
148 | - s->control = 0x3000; | ||
149 | - s->status = 0x7809; | ||
150 | - s->advertise = 0x01e1; | ||
151 | + s->control = MII_BMCR_AUTOEN | MII_BMCR_SPEED100; | ||
152 | + s->status = MII_BMSR_100TX_FD | ||
153 | + | MII_BMSR_100TX_HD | ||
154 | + | MII_BMSR_10T_FD | ||
155 | + | MII_BMSR_10T_HD | ||
156 | + | MII_BMSR_AUTONEG | ||
157 | + | MII_BMSR_EXTCAP; | ||
158 | + s->advertise = MII_ANAR_TXFD | ||
159 | + | MII_ANAR_TX | ||
160 | + | MII_ANAR_10FD | ||
161 | + | MII_ANAR_10 | ||
162 | + | MII_ANAR_CSMACD; | ||
163 | s->int_mask = 0; | ||
164 | s->ints = 0; | ||
165 | lan9118_phy_update_link(s, s->link_down); | ||
166 | -- | ||
167 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Bernhard Beschow <shentey@gmail.com> | ||
1 | 2 | ||
3 | The real device advertises this mode and the device model already advertises | ||
4 | 100 mbps half duplex and 10 mbps full+half duplex. So advertise this mode to | ||
5 | make the model more realistic. | ||
6 | |||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Bernhard Beschow <shentey@gmail.com> | ||
9 | Tested-by: Guenter Roeck <linux@roeck-us.net> | ||
10 | Message-id: 20241102125724.532843-6-shentey@gmail.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | hw/net/lan9118_phy.c | 4 ++-- | ||
14 | 1 file changed, 2 insertions(+), 2 deletions(-) | ||
15 | |||
16 | diff --git a/hw/net/lan9118_phy.c b/hw/net/lan9118_phy.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/hw/net/lan9118_phy.c | ||
19 | +++ b/hw/net/lan9118_phy.c | ||
20 | @@ -XXX,XX +XXX,XX @@ void lan9118_phy_write(Lan9118PhyState *s, int reg, uint16_t val) | ||
21 | break; | ||
22 | case MII_ANAR: | ||
23 | s->advertise = (val & (MII_ANAR_RFAULT | MII_ANAR_PAUSE_ASYM | | ||
24 | - MII_ANAR_PAUSE | MII_ANAR_10FD | MII_ANAR_10 | | ||
25 | - MII_ANAR_SELECT)) | ||
26 | + MII_ANAR_PAUSE | MII_ANAR_TXFD | MII_ANAR_10FD | | ||
27 | + MII_ANAR_10 | MII_ANAR_SELECT)) | ||
28 | | MII_ANAR_TX; | ||
29 | break; | ||
30 | case 30: /* Interrupt mask */ | ||
31 | -- | ||
32 | 2.34.1 | diff view generated by jsdifflib |
1 | If the CPU is a PMSA config with no MPU implemented, then the | 1 | For IEEE fused multiply-add, the (0 * inf) + NaN case should raise |
---|---|---|---|
2 | SCTLR.M bit should be RAZ/WI, so that the guest can never | 2 | Invalid for the multiplication of 0 by infinity. Currently we handle |
3 | turn on the non-existent MPU. | 3 | this in the per-architecture ifdef ladder in pickNaNMulAdd(). |
4 | However, since this isn't really architecture specific we can hoist | ||
5 | it up to the generic code. | ||
6 | |||
7 | For the cases where the infzero test in pickNaNMulAdd was | ||
8 | returning 2, we can delete the check entirely and allow the | ||
9 | code to fall into the normal pick-a-NaN handling, because this | ||
10 | will return 2 anyway (input 'c' being the only NaN in this case). | ||
11 | For the cases where infzero was returning 3 to indicate "return | ||
12 | the default NaN", we must retain that "return 3". | ||
13 | |||
14 | For Arm, this looks like it might be a behaviour change because we | ||
15 | used to set float_flag_invalid | float_flag_invalid_imz only if C is | ||
16 | a quiet NaN. However, it is not, because Arm target code never looks | ||
17 | at float_flag_invalid_imz, and for the (0 * inf) + SNaN case we | ||
18 | already raised float_flag_invalid via the "abc_mask & | ||
19 | float_cmask_snan" check in pick_nan_muladd. | ||
20 | |||
21 | For any target architecture using the "default implementation" at the | ||
22 | bottom of the ifdef, this is a behaviour change but will be fixing a | ||
23 | bug (where we failed to raise the Invalid exception for (0 * inf + | ||
24 | QNaN). The architectures using the default case are: | ||
25 | * hppa | ||
26 | * i386 | ||
27 | * sh4 | ||
28 | * tricore | ||
29 | |||
30 | The x86, Tricore and SH4 CPU architecture manuals are clear that this | ||
31 | should have raised Invalid; HPPA is a bit vaguer but still seems | ||
32 | clear enough. | ||
4 | 33 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 34 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 35 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 36 | Message-id: 20241202131347.498124-2-peter.maydell@linaro.org |
8 | Message-id: 1493122030-32191-7-git-send-email-peter.maydell@linaro.org | ||
9 | --- | 37 | --- |
10 | target/arm/helper.c | 5 +++++ | 38 | fpu/softfloat-parts.c.inc | 13 +++++++------ |
11 | 1 file changed, 5 insertions(+) | 39 | fpu/softfloat-specialize.c.inc | 29 +---------------------------- |
40 | 2 files changed, 8 insertions(+), 34 deletions(-) | ||
12 | 41 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 42 | diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc |
14 | index XXXXXXX..XXXXXXX 100644 | 43 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 44 | --- a/fpu/softfloat-parts.c.inc |
16 | +++ b/target/arm/helper.c | 45 | +++ b/fpu/softfloat-parts.c.inc |
17 | @@ -XXX,XX +XXX,XX @@ static void sctlr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 46 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b, |
18 | return; | 47 | int ab_mask, int abc_mask) |
48 | { | ||
49 | int which; | ||
50 | + bool infzero = (ab_mask == float_cmask_infzero); | ||
51 | |||
52 | if (unlikely(abc_mask & float_cmask_snan)) { | ||
53 | float_raise(float_flag_invalid | float_flag_invalid_snan, s); | ||
19 | } | 54 | } |
20 | 55 | ||
21 | + if (arm_feature(env, ARM_FEATURE_PMSA) && !cpu->has_mpu) { | 56 | - which = pickNaNMulAdd(a->cls, b->cls, c->cls, |
22 | + /* M bit is RAZ/WI for PMSA with no MPU implemented */ | 57 | - ab_mask == float_cmask_infzero, s); |
23 | + value &= ~SCTLR_M; | 58 | + if (infzero) { |
59 | + /* This is (0 * inf) + NaN or (inf * 0) + NaN */ | ||
60 | + float_raise(float_flag_invalid | float_flag_invalid_imz, s); | ||
24 | + } | 61 | + } |
25 | + | 62 | + |
26 | raw_write(env, ri, value); | 63 | + which = pickNaNMulAdd(a->cls, b->cls, c->cls, infzero, s); |
27 | /* ??? Lots of these bits are not implemented. */ | 64 | |
28 | /* This may enable/disable the MMU, so do a TLB flush. */ | 65 | if (s->default_nan_mode || which == 3) { |
66 | - /* | ||
67 | - * Note that this check is after pickNaNMulAdd so that function | ||
68 | - * has an opportunity to set the Invalid flag for infzero. | ||
69 | - */ | ||
70 | parts_default_nan(a, s); | ||
71 | return a; | ||
72 | } | ||
73 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
74 | index XXXXXXX..XXXXXXX 100644 | ||
75 | --- a/fpu/softfloat-specialize.c.inc | ||
76 | +++ b/fpu/softfloat-specialize.c.inc | ||
77 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
78 | * the default NaN | ||
79 | */ | ||
80 | if (infzero && is_qnan(c_cls)) { | ||
81 | - float_raise(float_flag_invalid | float_flag_invalid_imz, status); | ||
82 | return 3; | ||
83 | } | ||
84 | |||
85 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
86 | * case sets InvalidOp and returns the default NaN | ||
87 | */ | ||
88 | if (infzero) { | ||
89 | - float_raise(float_flag_invalid | float_flag_invalid_imz, status); | ||
90 | return 3; | ||
91 | } | ||
92 | /* Prefer sNaN over qNaN, in the a, b, c order. */ | ||
93 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
94 | * For MIPS systems that conform to IEEE754-2008, the (inf,zero,nan) | ||
95 | * case sets InvalidOp and returns the input value 'c' | ||
96 | */ | ||
97 | - if (infzero) { | ||
98 | - float_raise(float_flag_invalid | float_flag_invalid_imz, status); | ||
99 | - return 2; | ||
100 | - } | ||
101 | /* Prefer sNaN over qNaN, in the c, a, b order. */ | ||
102 | if (is_snan(c_cls)) { | ||
103 | return 2; | ||
104 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
105 | * For LoongArch systems that conform to IEEE754-2008, the (inf,zero,nan) | ||
106 | * case sets InvalidOp and returns the input value 'c' | ||
107 | */ | ||
108 | - if (infzero) { | ||
109 | - float_raise(float_flag_invalid | float_flag_invalid_imz, status); | ||
110 | - return 2; | ||
111 | - } | ||
112 | + | ||
113 | /* Prefer sNaN over qNaN, in the c, a, b order. */ | ||
114 | if (is_snan(c_cls)) { | ||
115 | return 2; | ||
116 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
117 | * to return an input NaN if we have one (ie c) rather than generating | ||
118 | * a default NaN | ||
119 | */ | ||
120 | - if (infzero) { | ||
121 | - float_raise(float_flag_invalid | float_flag_invalid_imz, status); | ||
122 | - return 2; | ||
123 | - } | ||
124 | |||
125 | /* If fRA is a NaN return it; otherwise if fRB is a NaN return it; | ||
126 | * otherwise return fRC. Note that muladd on PPC is (fRA * fRC) + frB | ||
127 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
128 | return 1; | ||
129 | } | ||
130 | #elif defined(TARGET_RISCV) | ||
131 | - /* For RISC-V, InvalidOp is set when multiplicands are Inf and zero */ | ||
132 | - if (infzero) { | ||
133 | - float_raise(float_flag_invalid | float_flag_invalid_imz, status); | ||
134 | - } | ||
135 | return 3; /* default NaN */ | ||
136 | #elif defined(TARGET_S390X) | ||
137 | if (infzero) { | ||
138 | - float_raise(float_flag_invalid | float_flag_invalid_imz, status); | ||
139 | return 3; | ||
140 | } | ||
141 | |||
142 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
143 | return 2; | ||
144 | } | ||
145 | #elif defined(TARGET_SPARC) | ||
146 | - /* For (inf,0,nan) return c. */ | ||
147 | - if (infzero) { | ||
148 | - float_raise(float_flag_invalid | float_flag_invalid_imz, status); | ||
149 | - return 2; | ||
150 | - } | ||
151 | /* Prefer SNaN over QNaN, order C, B, A. */ | ||
152 | if (is_snan(c_cls)) { | ||
153 | return 2; | ||
154 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
155 | * For Xtensa, the (inf,zero,nan) case sets InvalidOp and returns | ||
156 | * an input NaN if we have one (ie c). | ||
157 | */ | ||
158 | - if (infzero) { | ||
159 | - float_raise(float_flag_invalid | float_flag_invalid_imz, status); | ||
160 | - return 2; | ||
161 | - } | ||
162 | if (status->use_first_nan) { | ||
163 | if (is_nan(a_cls)) { | ||
164 | return 0; | ||
29 | -- | 165 | -- |
30 | 2.7.4 | 166 | 2.34.1 |
31 | |||
32 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | If the target sets default_nan_mode then we're always going to return | ||
2 | the default NaN, and pickNaNMulAdd() no longer has any side effects. | ||
3 | For consistency with pickNaN(), check for default_nan_mode before | ||
4 | calling pickNaNMulAdd(). | ||
1 | 5 | ||
6 | When we convert pickNaNMulAdd() to allow runtime selection of the NaN | ||
7 | propagation rule, this means we won't have to make the targets which | ||
8 | use default_nan_mode also set a propagation rule. | ||
9 | |||
10 | Since RiscV always uses default_nan_mode, this allows us to remove | ||
11 | its ifdef case from pickNaNMulAdd(). | ||
12 | |||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20241202131347.498124-3-peter.maydell@linaro.org | ||
16 | --- | ||
17 | fpu/softfloat-parts.c.inc | 8 ++++++-- | ||
18 | fpu/softfloat-specialize.c.inc | 9 +++++++-- | ||
19 | 2 files changed, 13 insertions(+), 4 deletions(-) | ||
20 | |||
21 | diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/fpu/softfloat-parts.c.inc | ||
24 | +++ b/fpu/softfloat-parts.c.inc | ||
25 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b, | ||
26 | float_raise(float_flag_invalid | float_flag_invalid_imz, s); | ||
27 | } | ||
28 | |||
29 | - which = pickNaNMulAdd(a->cls, b->cls, c->cls, infzero, s); | ||
30 | + if (s->default_nan_mode) { | ||
31 | + which = 3; | ||
32 | + } else { | ||
33 | + which = pickNaNMulAdd(a->cls, b->cls, c->cls, infzero, s); | ||
34 | + } | ||
35 | |||
36 | - if (s->default_nan_mode || which == 3) { | ||
37 | + if (which == 3) { | ||
38 | parts_default_nan(a, s); | ||
39 | return a; | ||
40 | } | ||
41 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/fpu/softfloat-specialize.c.inc | ||
44 | +++ b/fpu/softfloat-specialize.c.inc | ||
45 | @@ -XXX,XX +XXX,XX @@ static int pickNaN(FloatClass a_cls, FloatClass b_cls, | ||
46 | static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
47 | bool infzero, float_status *status) | ||
48 | { | ||
49 | + /* | ||
50 | + * We guarantee not to require the target to tell us how to | ||
51 | + * pick a NaN if we're always returning the default NaN. | ||
52 | + * But if we're not in default-NaN mode then the target must | ||
53 | + * specify. | ||
54 | + */ | ||
55 | + assert(!status->default_nan_mode); | ||
56 | #if defined(TARGET_ARM) | ||
57 | /* For ARM, the (inf,zero,qnan) case sets InvalidOp and returns | ||
58 | * the default NaN | ||
59 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
60 | } else { | ||
61 | return 1; | ||
62 | } | ||
63 | -#elif defined(TARGET_RISCV) | ||
64 | - return 3; /* default NaN */ | ||
65 | #elif defined(TARGET_S390X) | ||
66 | if (infzero) { | ||
67 | return 3; | ||
68 | -- | ||
69 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | IEEE 758 does not define a fixed rule for what NaN to return in | |
2 | the case of a fused multiply-add of inf * 0 + NaN. Different | ||
3 | architectures thus do different things: | ||
4 | * some return the default NaN | ||
5 | * some return the input NaN | ||
6 | * Arm returns the default NaN if the input NaN is quiet, | ||
7 | and the input NaN if it is signalling | ||
8 | |||
9 | We want to make this logic be runtime selected rather than | ||
10 | hardcoded into the binary, because: | ||
11 | * this will let us have multiple targets in one QEMU binary | ||
12 | * the Arm FEAT_AFP architectural feature includes letting | ||
13 | the guest select a NaN propagation rule at runtime | ||
14 | |||
15 | In this commit we add an enum for the propagation rule, the field in | ||
16 | float_status, and the corresponding getters and setters. We change | ||
17 | pickNaNMulAdd to honour this, but because all targets still leave | ||
18 | this field at its default 0 value, the fallback logic will pick the | ||
19 | rule type with the old ifdef ladder. | ||
20 | |||
21 | Note that four architectures both use the muladd softfloat functions | ||
22 | and did not have a branch of the ifdef ladder to specify their | ||
23 | behaviour (and so were ending up with the "default" case, probably | ||
24 | wrongly): i386, HPPA, SH4 and Tricore. SH4 and Tricore both set | ||
25 | default_nan_mode, and so will never get into pickNaNMulAdd(). For | ||
26 | HPPA and i386 we retain the same behaviour as the old default-case, | ||
27 | which is to not ever return the default NaN. This might not be | ||
28 | correct but it is not a behaviour change. | ||
29 | |||
30 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
31 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
32 | Message-id: 20241202131347.498124-4-peter.maydell@linaro.org | ||
33 | --- | ||
34 | include/fpu/softfloat-helpers.h | 11 ++++ | ||
35 | include/fpu/softfloat-types.h | 23 +++++++++ | ||
36 | fpu/softfloat-specialize.c.inc | 91 ++++++++++++++++++++++----------- | ||
37 | 3 files changed, 95 insertions(+), 30 deletions(-) | ||
38 | |||
39 | diff --git a/include/fpu/softfloat-helpers.h b/include/fpu/softfloat-helpers.h | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/include/fpu/softfloat-helpers.h | ||
42 | +++ b/include/fpu/softfloat-helpers.h | ||
43 | @@ -XXX,XX +XXX,XX @@ static inline void set_float_2nan_prop_rule(Float2NaNPropRule rule, | ||
44 | status->float_2nan_prop_rule = rule; | ||
45 | } | ||
46 | |||
47 | +static inline void set_float_infzeronan_rule(FloatInfZeroNaNRule rule, | ||
48 | + float_status *status) | ||
49 | +{ | ||
50 | + status->float_infzeronan_rule = rule; | ||
51 | +} | ||
52 | + | ||
53 | static inline void set_flush_to_zero(bool val, float_status *status) | ||
54 | { | ||
55 | status->flush_to_zero = val; | ||
56 | @@ -XXX,XX +XXX,XX @@ static inline Float2NaNPropRule get_float_2nan_prop_rule(float_status *status) | ||
57 | return status->float_2nan_prop_rule; | ||
58 | } | ||
59 | |||
60 | +static inline FloatInfZeroNaNRule get_float_infzeronan_rule(float_status *status) | ||
61 | +{ | ||
62 | + return status->float_infzeronan_rule; | ||
63 | +} | ||
64 | + | ||
65 | static inline bool get_flush_to_zero(float_status *status) | ||
66 | { | ||
67 | return status->flush_to_zero; | ||
68 | diff --git a/include/fpu/softfloat-types.h b/include/fpu/softfloat-types.h | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/include/fpu/softfloat-types.h | ||
71 | +++ b/include/fpu/softfloat-types.h | ||
72 | @@ -XXX,XX +XXX,XX @@ typedef enum __attribute__((__packed__)) { | ||
73 | float_2nan_prop_x87, | ||
74 | } Float2NaNPropRule; | ||
75 | |||
76 | +/* | ||
77 | + * Rule for result of fused multiply-add 0 * Inf + NaN. | ||
78 | + * This must be a NaN, but implementations differ on whether this | ||
79 | + * is the input NaN or the default NaN. | ||
80 | + * | ||
81 | + * You don't need to set this if default_nan_mode is enabled. | ||
82 | + * When not in default-NaN mode, it is an error for the target | ||
83 | + * not to set the rule in float_status if it uses muladd, and we | ||
84 | + * will assert if we need to handle an input NaN and no rule was | ||
85 | + * selected. | ||
86 | + */ | ||
87 | +typedef enum __attribute__((__packed__)) { | ||
88 | + /* No propagation rule specified */ | ||
89 | + float_infzeronan_none = 0, | ||
90 | + /* Result is never the default NaN (so always the input NaN) */ | ||
91 | + float_infzeronan_dnan_never, | ||
92 | + /* Result is always the default NaN */ | ||
93 | + float_infzeronan_dnan_always, | ||
94 | + /* Result is the default NaN if the input NaN is quiet */ | ||
95 | + float_infzeronan_dnan_if_qnan, | ||
96 | +} FloatInfZeroNaNRule; | ||
97 | + | ||
98 | /* | ||
99 | * Floating Point Status. Individual architectures may maintain | ||
100 | * several versions of float_status for different functions. The | ||
101 | @@ -XXX,XX +XXX,XX @@ typedef struct float_status { | ||
102 | FloatRoundMode float_rounding_mode; | ||
103 | FloatX80RoundPrec floatx80_rounding_precision; | ||
104 | Float2NaNPropRule float_2nan_prop_rule; | ||
105 | + FloatInfZeroNaNRule float_infzeronan_rule; | ||
106 | bool tininess_before_rounding; | ||
107 | /* should denormalised results go to zero and set the inexact flag? */ | ||
108 | bool flush_to_zero; | ||
109 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
110 | index XXXXXXX..XXXXXXX 100644 | ||
111 | --- a/fpu/softfloat-specialize.c.inc | ||
112 | +++ b/fpu/softfloat-specialize.c.inc | ||
113 | @@ -XXX,XX +XXX,XX @@ static int pickNaN(FloatClass a_cls, FloatClass b_cls, | ||
114 | static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
115 | bool infzero, float_status *status) | ||
116 | { | ||
117 | + FloatInfZeroNaNRule rule = status->float_infzeronan_rule; | ||
118 | + | ||
119 | /* | ||
120 | * We guarantee not to require the target to tell us how to | ||
121 | * pick a NaN if we're always returning the default NaN. | ||
122 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
123 | * specify. | ||
124 | */ | ||
125 | assert(!status->default_nan_mode); | ||
126 | + | ||
127 | + if (rule == float_infzeronan_none) { | ||
128 | + /* | ||
129 | + * Temporarily fall back to ifdef ladder | ||
130 | + */ | ||
131 | #if defined(TARGET_ARM) | ||
132 | - /* For ARM, the (inf,zero,qnan) case sets InvalidOp and returns | ||
133 | - * the default NaN | ||
134 | - */ | ||
135 | - if (infzero && is_qnan(c_cls)) { | ||
136 | - return 3; | ||
137 | + /* | ||
138 | + * For ARM, the (inf,zero,qnan) case returns the default NaN, | ||
139 | + * but (inf,zero,snan) returns the input NaN. | ||
140 | + */ | ||
141 | + rule = float_infzeronan_dnan_if_qnan; | ||
142 | +#elif defined(TARGET_MIPS) | ||
143 | + if (snan_bit_is_one(status)) { | ||
144 | + /* | ||
145 | + * For MIPS systems that conform to IEEE754-1985, the (inf,zero,nan) | ||
146 | + * case sets InvalidOp and returns the default NaN | ||
147 | + */ | ||
148 | + rule = float_infzeronan_dnan_always; | ||
149 | + } else { | ||
150 | + /* | ||
151 | + * For MIPS systems that conform to IEEE754-2008, the (inf,zero,nan) | ||
152 | + * case sets InvalidOp and returns the input value 'c' | ||
153 | + */ | ||
154 | + rule = float_infzeronan_dnan_never; | ||
155 | + } | ||
156 | +#elif defined(TARGET_PPC) || defined(TARGET_SPARC) || \ | ||
157 | + defined(TARGET_XTENSA) || defined(TARGET_HPPA) || \ | ||
158 | + defined(TARGET_I386) || defined(TARGET_LOONGARCH) | ||
159 | + /* | ||
160 | + * For LoongArch systems that conform to IEEE754-2008, the (inf,zero,nan) | ||
161 | + * case sets InvalidOp and returns the input value 'c' | ||
162 | + */ | ||
163 | + /* | ||
164 | + * For PPC, the (inf,zero,qnan) case sets InvalidOp, but we prefer | ||
165 | + * to return an input NaN if we have one (ie c) rather than generating | ||
166 | + * a default NaN | ||
167 | + */ | ||
168 | + rule = float_infzeronan_dnan_never; | ||
169 | +#elif defined(TARGET_S390X) | ||
170 | + rule = float_infzeronan_dnan_always; | ||
171 | +#endif | ||
172 | } | ||
173 | |||
174 | + if (infzero) { | ||
175 | + /* | ||
176 | + * Inf * 0 + NaN -- some implementations return the default NaN here, | ||
177 | + * and some return the input NaN. | ||
178 | + */ | ||
179 | + switch (rule) { | ||
180 | + case float_infzeronan_dnan_never: | ||
181 | + return 2; | ||
182 | + case float_infzeronan_dnan_always: | ||
183 | + return 3; | ||
184 | + case float_infzeronan_dnan_if_qnan: | ||
185 | + return is_qnan(c_cls) ? 3 : 2; | ||
186 | + default: | ||
187 | + g_assert_not_reached(); | ||
188 | + } | ||
189 | + } | ||
190 | + | ||
191 | +#if defined(TARGET_ARM) | ||
192 | + | ||
193 | /* This looks different from the ARM ARM pseudocode, because the ARM ARM | ||
194 | * puts the operands to a fused mac operation (a*b)+c in the order c,a,b. | ||
195 | */ | ||
196 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
197 | } | ||
198 | #elif defined(TARGET_MIPS) | ||
199 | if (snan_bit_is_one(status)) { | ||
200 | - /* | ||
201 | - * For MIPS systems that conform to IEEE754-1985, the (inf,zero,nan) | ||
202 | - * case sets InvalidOp and returns the default NaN | ||
203 | - */ | ||
204 | - if (infzero) { | ||
205 | - return 3; | ||
206 | - } | ||
207 | /* Prefer sNaN over qNaN, in the a, b, c order. */ | ||
208 | if (is_snan(a_cls)) { | ||
209 | return 0; | ||
210 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
211 | return 2; | ||
212 | } | ||
213 | } else { | ||
214 | - /* | ||
215 | - * For MIPS systems that conform to IEEE754-2008, the (inf,zero,nan) | ||
216 | - * case sets InvalidOp and returns the input value 'c' | ||
217 | - */ | ||
218 | /* Prefer sNaN over qNaN, in the c, a, b order. */ | ||
219 | if (is_snan(c_cls)) { | ||
220 | return 2; | ||
221 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
222 | } | ||
223 | } | ||
224 | #elif defined(TARGET_LOONGARCH64) | ||
225 | - /* | ||
226 | - * For LoongArch systems that conform to IEEE754-2008, the (inf,zero,nan) | ||
227 | - * case sets InvalidOp and returns the input value 'c' | ||
228 | - */ | ||
229 | - | ||
230 | /* Prefer sNaN over qNaN, in the c, a, b order. */ | ||
231 | if (is_snan(c_cls)) { | ||
232 | return 2; | ||
233 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
234 | return 1; | ||
235 | } | ||
236 | #elif defined(TARGET_PPC) | ||
237 | - /* For PPC, the (inf,zero,qnan) case sets InvalidOp, but we prefer | ||
238 | - * to return an input NaN if we have one (ie c) rather than generating | ||
239 | - * a default NaN | ||
240 | - */ | ||
241 | - | ||
242 | /* If fRA is a NaN return it; otherwise if fRB is a NaN return it; | ||
243 | * otherwise return fRC. Note that muladd on PPC is (fRA * fRC) + frB | ||
244 | */ | ||
245 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
246 | return 1; | ||
247 | } | ||
248 | #elif defined(TARGET_S390X) | ||
249 | - if (infzero) { | ||
250 | - return 3; | ||
251 | - } | ||
252 | - | ||
253 | if (is_snan(a_cls)) { | ||
254 | return 0; | ||
255 | } else if (is_snan(b_cls)) { | ||
256 | -- | ||
257 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Explicitly set a rule in the softfloat tests for the inf-zero-nan | ||
2 | muladd special case. In meson.build we put -DTARGET_ARM in fpcflags, | ||
3 | and so we should select here the Arm rule of | ||
4 | float_infzeronan_dnan_if_qnan. | ||
1 | 5 | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Message-id: 20241202131347.498124-5-peter.maydell@linaro.org | ||
9 | --- | ||
10 | tests/fp/fp-bench.c | 5 +++++ | ||
11 | tests/fp/fp-test.c | 5 +++++ | ||
12 | 2 files changed, 10 insertions(+) | ||
13 | |||
14 | diff --git a/tests/fp/fp-bench.c b/tests/fp/fp-bench.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/tests/fp/fp-bench.c | ||
17 | +++ b/tests/fp/fp-bench.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static void run_bench(void) | ||
19 | { | ||
20 | bench_func_t f; | ||
21 | |||
22 | + /* | ||
23 | + * These implementation-defined choices for various things IEEE | ||
24 | + * doesn't specify match those used by the Arm architecture. | ||
25 | + */ | ||
26 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, &soft_status); | ||
27 | + set_float_infzeronan_rule(float_infzeronan_dnan_if_qnan, &soft_status); | ||
28 | |||
29 | f = bench_funcs[operation][precision]; | ||
30 | g_assert(f); | ||
31 | diff --git a/tests/fp/fp-test.c b/tests/fp/fp-test.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/tests/fp/fp-test.c | ||
34 | +++ b/tests/fp/fp-test.c | ||
35 | @@ -XXX,XX +XXX,XX @@ void run_test(void) | ||
36 | { | ||
37 | unsigned int i; | ||
38 | |||
39 | + /* | ||
40 | + * These implementation-defined choices for various things IEEE | ||
41 | + * doesn't specify match those used by the Arm architecture. | ||
42 | + */ | ||
43 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, &qsf); | ||
44 | + set_float_infzeronan_rule(float_infzeronan_dnan_if_qnan, &qsf); | ||
45 | |||
46 | genCases_setLevel(test_level); | ||
47 | verCases_maxErrorCount = n_max_errors; | ||
48 | -- | ||
49 | 2.34.1 | diff view generated by jsdifflib |
1 | All M profile CPUs are PMSA, so set the feature bit. | 1 | Set the FloatInfZeroNaNRule explicitly for the Arm target, |
---|---|---|---|
2 | (We haven't actually implemented the M profile MPU register | 2 | so we can remove the ifdef from pickNaNMulAdd(). |
3 | interface yet, but setting this feature bit gives us closer | ||
4 | to correct behaviour for the MPU-disabled case.) | ||
5 | 3 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 1493122030-32191-11-git-send-email-peter.maydell@linaro.org | 6 | Message-id: 20241202131347.498124-6-peter.maydell@linaro.org |
9 | --- | 7 | --- |
10 | target/arm/cpu.c | 8 ++++++++ | 8 | target/arm/cpu.c | 3 +++ |
11 | 1 file changed, 8 insertions(+) | 9 | fpu/softfloat-specialize.c.inc | 8 +------- |
10 | 2 files changed, 4 insertions(+), 7 deletions(-) | ||
12 | 11 | ||
13 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 12 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
14 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/cpu.c | 14 | --- a/target/arm/cpu.c |
16 | +++ b/target/arm/cpu.c | 15 | +++ b/target/arm/cpu.c |
17 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_post_init(Object *obj) | 16 | @@ -XXX,XX +XXX,XX @@ void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, |
17 | * * tininess-before-rounding | ||
18 | * * 2-input NaN propagation prefers SNaN over QNaN, and then | ||
19 | * operand A over operand B (see FPProcessNaNs() pseudocode) | ||
20 | + * * 0 * Inf + NaN returns the default NaN if the input NaN is quiet, | ||
21 | + * and the input NaN if it is signalling | ||
22 | */ | ||
23 | static void arm_set_default_fp_behaviours(float_status *s) | ||
18 | { | 24 | { |
19 | ARMCPU *cpu = ARM_CPU(obj); | 25 | set_float_detect_tininess(float_tininess_before_rounding, s); |
20 | 26 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, s); | |
21 | + /* M profile implies PMSA. We have to do this here rather than | 27 | + set_float_infzeronan_rule(float_infzeronan_dnan_if_qnan, s); |
22 | + * in realize with the other feature-implication checks because | 28 | } |
23 | + * we look at the PMSA bit to see if we should add some properties. | 29 | |
24 | + */ | 30 | static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque) |
25 | + if (arm_feature(&cpu->env, ARM_FEATURE_M)) { | 31 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc |
26 | + set_feature(&cpu->env, ARM_FEATURE_PMSA); | 32 | index XXXXXXX..XXXXXXX 100644 |
27 | + } | 33 | --- a/fpu/softfloat-specialize.c.inc |
28 | + | 34 | +++ b/fpu/softfloat-specialize.c.inc |
29 | if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) || | 35 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, |
30 | arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) { | 36 | /* |
31 | qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property, | 37 | * Temporarily fall back to ifdef ladder |
38 | */ | ||
39 | -#if defined(TARGET_ARM) | ||
40 | - /* | ||
41 | - * For ARM, the (inf,zero,qnan) case returns the default NaN, | ||
42 | - * but (inf,zero,snan) returns the input NaN. | ||
43 | - */ | ||
44 | - rule = float_infzeronan_dnan_if_qnan; | ||
45 | -#elif defined(TARGET_MIPS) | ||
46 | +#if defined(TARGET_MIPS) | ||
47 | if (snan_bit_is_one(status)) { | ||
48 | /* | ||
49 | * For MIPS systems that conform to IEEE754-1985, the (inf,zero,nan) | ||
32 | -- | 50 | -- |
33 | 2.7.4 | 51 | 2.34.1 |
34 | |||
35 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the FloatInfZeroNaNRule explicitly for s390, so we | ||
2 | can remove the ifdef from pickNaNMulAdd(). | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-7-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/s390x/cpu.c | 2 ++ | ||
9 | fpu/softfloat-specialize.c.inc | 2 -- | ||
10 | 2 files changed, 2 insertions(+), 2 deletions(-) | ||
11 | |||
12 | diff --git a/target/s390x/cpu.c b/target/s390x/cpu.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/s390x/cpu.c | ||
15 | +++ b/target/s390x/cpu.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static void s390_cpu_reset_hold(Object *obj, ResetType type) | ||
17 | set_float_detect_tininess(float_tininess_before_rounding, | ||
18 | &env->fpu_status); | ||
19 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, &env->fpu_status); | ||
20 | + set_float_infzeronan_rule(float_infzeronan_dnan_always, | ||
21 | + &env->fpu_status); | ||
22 | /* fall through */ | ||
23 | case RESET_TYPE_S390_CPU_NORMAL: | ||
24 | env->psw.mask &= ~PSW_MASK_RI; | ||
25 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/fpu/softfloat-specialize.c.inc | ||
28 | +++ b/fpu/softfloat-specialize.c.inc | ||
29 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
30 | * a default NaN | ||
31 | */ | ||
32 | rule = float_infzeronan_dnan_never; | ||
33 | -#elif defined(TARGET_S390X) | ||
34 | - rule = float_infzeronan_dnan_always; | ||
35 | #endif | ||
36 | } | ||
37 | |||
38 | -- | ||
39 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the FloatInfZeroNaNRule explicitly for the PPC target, | ||
2 | so we can remove the ifdef from pickNaNMulAdd(). | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-8-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/ppc/cpu_init.c | 7 +++++++ | ||
9 | fpu/softfloat-specialize.c.inc | 7 +------ | ||
10 | 2 files changed, 8 insertions(+), 6 deletions(-) | ||
11 | |||
12 | diff --git a/target/ppc/cpu_init.c b/target/ppc/cpu_init.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/ppc/cpu_init.c | ||
15 | +++ b/target/ppc/cpu_init.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static void ppc_cpu_reset_hold(Object *obj, ResetType type) | ||
17 | */ | ||
18 | set_float_2nan_prop_rule(float_2nan_prop_ab, &env->fp_status); | ||
19 | set_float_2nan_prop_rule(float_2nan_prop_ab, &env->vec_status); | ||
20 | + /* | ||
21 | + * For PPC, the (inf,zero,qnan) case sets InvalidOp, but we prefer | ||
22 | + * to return an input NaN if we have one (ie c) rather than generating | ||
23 | + * a default NaN | ||
24 | + */ | ||
25 | + set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status); | ||
26 | + set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->vec_status); | ||
27 | |||
28 | for (i = 0; i < ARRAY_SIZE(env->spr_cb); i++) { | ||
29 | ppc_spr_t *spr = &env->spr_cb[i]; | ||
30 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/fpu/softfloat-specialize.c.inc | ||
33 | +++ b/fpu/softfloat-specialize.c.inc | ||
34 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
35 | */ | ||
36 | rule = float_infzeronan_dnan_never; | ||
37 | } | ||
38 | -#elif defined(TARGET_PPC) || defined(TARGET_SPARC) || \ | ||
39 | +#elif defined(TARGET_SPARC) || \ | ||
40 | defined(TARGET_XTENSA) || defined(TARGET_HPPA) || \ | ||
41 | defined(TARGET_I386) || defined(TARGET_LOONGARCH) | ||
42 | /* | ||
43 | * For LoongArch systems that conform to IEEE754-2008, the (inf,zero,nan) | ||
44 | * case sets InvalidOp and returns the input value 'c' | ||
45 | */ | ||
46 | - /* | ||
47 | - * For PPC, the (inf,zero,qnan) case sets InvalidOp, but we prefer | ||
48 | - * to return an input NaN if we have one (ie c) rather than generating | ||
49 | - * a default NaN | ||
50 | - */ | ||
51 | rule = float_infzeronan_dnan_never; | ||
52 | #endif | ||
53 | } | ||
54 | -- | ||
55 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the FloatInfZeroNaNRule explicitly for the MIPS target, | ||
2 | so we can remove the ifdef from pickNaNMulAdd(). | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-9-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/mips/fpu_helper.h | 9 +++++++++ | ||
9 | target/mips/msa.c | 4 ++++ | ||
10 | fpu/softfloat-specialize.c.inc | 16 +--------------- | ||
11 | 3 files changed, 14 insertions(+), 15 deletions(-) | ||
12 | |||
13 | diff --git a/target/mips/fpu_helper.h b/target/mips/fpu_helper.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/mips/fpu_helper.h | ||
16 | +++ b/target/mips/fpu_helper.h | ||
17 | @@ -XXX,XX +XXX,XX @@ static inline void restore_flush_mode(CPUMIPSState *env) | ||
18 | static inline void restore_snan_bit_mode(CPUMIPSState *env) | ||
19 | { | ||
20 | bool nan2008 = env->active_fpu.fcr31 & (1 << FCR31_NAN2008); | ||
21 | + FloatInfZeroNaNRule izn_rule; | ||
22 | |||
23 | /* | ||
24 | * With nan2008, SNaNs are silenced in the usual way. | ||
25 | @@ -XXX,XX +XXX,XX @@ static inline void restore_snan_bit_mode(CPUMIPSState *env) | ||
26 | */ | ||
27 | set_snan_bit_is_one(!nan2008, &env->active_fpu.fp_status); | ||
28 | set_default_nan_mode(!nan2008, &env->active_fpu.fp_status); | ||
29 | + /* | ||
30 | + * For MIPS systems that conform to IEEE754-1985, the (inf,zero,nan) | ||
31 | + * case sets InvalidOp and returns the default NaN. | ||
32 | + * For MIPS systems that conform to IEEE754-2008, the (inf,zero,nan) | ||
33 | + * case sets InvalidOp and returns the input value 'c'. | ||
34 | + */ | ||
35 | + izn_rule = nan2008 ? float_infzeronan_dnan_never : float_infzeronan_dnan_always; | ||
36 | + set_float_infzeronan_rule(izn_rule, &env->active_fpu.fp_status); | ||
37 | } | ||
38 | |||
39 | static inline void restore_fp_status(CPUMIPSState *env) | ||
40 | diff --git a/target/mips/msa.c b/target/mips/msa.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/mips/msa.c | ||
43 | +++ b/target/mips/msa.c | ||
44 | @@ -XXX,XX +XXX,XX @@ void msa_reset(CPUMIPSState *env) | ||
45 | |||
46 | /* set proper signanling bit meaning ("1" means "quiet") */ | ||
47 | set_snan_bit_is_one(0, &env->active_tc.msa_fp_status); | ||
48 | + | ||
49 | + /* Inf * 0 + NaN returns the input NaN */ | ||
50 | + set_float_infzeronan_rule(float_infzeronan_dnan_never, | ||
51 | + &env->active_tc.msa_fp_status); | ||
52 | } | ||
53 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/fpu/softfloat-specialize.c.inc | ||
56 | +++ b/fpu/softfloat-specialize.c.inc | ||
57 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
58 | /* | ||
59 | * Temporarily fall back to ifdef ladder | ||
60 | */ | ||
61 | -#if defined(TARGET_MIPS) | ||
62 | - if (snan_bit_is_one(status)) { | ||
63 | - /* | ||
64 | - * For MIPS systems that conform to IEEE754-1985, the (inf,zero,nan) | ||
65 | - * case sets InvalidOp and returns the default NaN | ||
66 | - */ | ||
67 | - rule = float_infzeronan_dnan_always; | ||
68 | - } else { | ||
69 | - /* | ||
70 | - * For MIPS systems that conform to IEEE754-2008, the (inf,zero,nan) | ||
71 | - * case sets InvalidOp and returns the input value 'c' | ||
72 | - */ | ||
73 | - rule = float_infzeronan_dnan_never; | ||
74 | - } | ||
75 | -#elif defined(TARGET_SPARC) || \ | ||
76 | +#if defined(TARGET_SPARC) || \ | ||
77 | defined(TARGET_XTENSA) || defined(TARGET_HPPA) || \ | ||
78 | defined(TARGET_I386) || defined(TARGET_LOONGARCH) | ||
79 | /* | ||
80 | -- | ||
81 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the FloatInfZeroNaNRule explicitly for the SPARC target, | ||
2 | so we can remove the ifdef from pickNaNMulAdd(). | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-10-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/sparc/cpu.c | 2 ++ | ||
9 | fpu/softfloat-specialize.c.inc | 3 +-- | ||
10 | 2 files changed, 3 insertions(+), 2 deletions(-) | ||
11 | |||
12 | diff --git a/target/sparc/cpu.c b/target/sparc/cpu.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/sparc/cpu.c | ||
15 | +++ b/target/sparc/cpu.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static void sparc_cpu_realizefn(DeviceState *dev, Error **errp) | ||
17 | * the CPU state struct so it won't get zeroed on reset. | ||
18 | */ | ||
19 | set_float_2nan_prop_rule(float_2nan_prop_s_ba, &env->fp_status); | ||
20 | + /* For inf * 0 + NaN, return the input NaN */ | ||
21 | + set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status); | ||
22 | |||
23 | cpu_exec_realizefn(cs, &local_err); | ||
24 | if (local_err != NULL) { | ||
25 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/fpu/softfloat-specialize.c.inc | ||
28 | +++ b/fpu/softfloat-specialize.c.inc | ||
29 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
30 | /* | ||
31 | * Temporarily fall back to ifdef ladder | ||
32 | */ | ||
33 | -#if defined(TARGET_SPARC) || \ | ||
34 | - defined(TARGET_XTENSA) || defined(TARGET_HPPA) || \ | ||
35 | +#if defined(TARGET_XTENSA) || defined(TARGET_HPPA) || \ | ||
36 | defined(TARGET_I386) || defined(TARGET_LOONGARCH) | ||
37 | /* | ||
38 | * For LoongArch systems that conform to IEEE754-2008, the (inf,zero,nan) | ||
39 | -- | ||
40 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the FloatInfZeroNaNRule explicitly for the xtensa target, | ||
2 | so we can remove the ifdef from pickNaNMulAdd(). | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-11-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/xtensa/cpu.c | 2 ++ | ||
9 | fpu/softfloat-specialize.c.inc | 2 +- | ||
10 | 2 files changed, 3 insertions(+), 1 deletion(-) | ||
11 | |||
12 | diff --git a/target/xtensa/cpu.c b/target/xtensa/cpu.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/xtensa/cpu.c | ||
15 | +++ b/target/xtensa/cpu.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static void xtensa_cpu_reset_hold(Object *obj, ResetType type) | ||
17 | reset_mmu(env); | ||
18 | cs->halted = env->runstall; | ||
19 | #endif | ||
20 | + /* For inf * 0 + NaN, return the input NaN */ | ||
21 | + set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status); | ||
22 | set_no_signaling_nans(!dfpu, &env->fp_status); | ||
23 | xtensa_use_first_nan(env, !dfpu); | ||
24 | } | ||
25 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/fpu/softfloat-specialize.c.inc | ||
28 | +++ b/fpu/softfloat-specialize.c.inc | ||
29 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
30 | /* | ||
31 | * Temporarily fall back to ifdef ladder | ||
32 | */ | ||
33 | -#if defined(TARGET_XTENSA) || defined(TARGET_HPPA) || \ | ||
34 | +#if defined(TARGET_HPPA) || \ | ||
35 | defined(TARGET_I386) || defined(TARGET_LOONGARCH) | ||
36 | /* | ||
37 | * For LoongArch systems that conform to IEEE754-2008, the (inf,zero,nan) | ||
38 | -- | ||
39 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the FloatInfZeroNaNRule explicitly for the x86 target. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20241202131347.498124-12-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/i386/tcg/fpu_helper.c | 7 +++++++ | ||
8 | fpu/softfloat-specialize.c.inc | 2 +- | ||
9 | 2 files changed, 8 insertions(+), 1 deletion(-) | ||
10 | |||
11 | diff --git a/target/i386/tcg/fpu_helper.c b/target/i386/tcg/fpu_helper.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/i386/tcg/fpu_helper.c | ||
14 | +++ b/target/i386/tcg/fpu_helper.c | ||
15 | @@ -XXX,XX +XXX,XX @@ void cpu_init_fp_statuses(CPUX86State *env) | ||
16 | */ | ||
17 | set_float_2nan_prop_rule(float_2nan_prop_x87, &env->mmx_status); | ||
18 | set_float_2nan_prop_rule(float_2nan_prop_x87, &env->sse_status); | ||
19 | + /* | ||
20 | + * Only SSE has multiply-add instructions. In the SDM Section 14.5.2 | ||
21 | + * "Fused-Multiply-ADD (FMA) Numeric Behavior" the NaN handling is | ||
22 | + * specified -- for 0 * inf + NaN the input NaN is selected, and if | ||
23 | + * there are multiple input NaNs they are selected in the order a, b, c. | ||
24 | + */ | ||
25 | + set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->sse_status); | ||
26 | } | ||
27 | |||
28 | static inline uint8_t save_exception_flags(CPUX86State *env) | ||
29 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/fpu/softfloat-specialize.c.inc | ||
32 | +++ b/fpu/softfloat-specialize.c.inc | ||
33 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
34 | * Temporarily fall back to ifdef ladder | ||
35 | */ | ||
36 | #if defined(TARGET_HPPA) || \ | ||
37 | - defined(TARGET_I386) || defined(TARGET_LOONGARCH) | ||
38 | + defined(TARGET_LOONGARCH) | ||
39 | /* | ||
40 | * For LoongArch systems that conform to IEEE754-2008, the (inf,zero,nan) | ||
41 | * case sets InvalidOp and returns the input value 'c' | ||
42 | -- | ||
43 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the FloatInfZeroNaNRule explicitly for the loongarch target. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20241202131347.498124-13-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/loongarch/tcg/fpu_helper.c | 5 +++++ | ||
8 | fpu/softfloat-specialize.c.inc | 7 +------ | ||
9 | 2 files changed, 6 insertions(+), 6 deletions(-) | ||
10 | |||
11 | diff --git a/target/loongarch/tcg/fpu_helper.c b/target/loongarch/tcg/fpu_helper.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/loongarch/tcg/fpu_helper.c | ||
14 | +++ b/target/loongarch/tcg/fpu_helper.c | ||
15 | @@ -XXX,XX +XXX,XX @@ void restore_fp_status(CPULoongArchState *env) | ||
16 | &env->fp_status); | ||
17 | set_flush_to_zero(0, &env->fp_status); | ||
18 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, &env->fp_status); | ||
19 | + /* | ||
20 | + * For LoongArch systems that conform to IEEE754-2008, the (inf,zero,nan) | ||
21 | + * case sets InvalidOp and returns the input value 'c' | ||
22 | + */ | ||
23 | + set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status); | ||
24 | } | ||
25 | |||
26 | int ieee_ex_to_loongarch(int xcpt) | ||
27 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/fpu/softfloat-specialize.c.inc | ||
30 | +++ b/fpu/softfloat-specialize.c.inc | ||
31 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
32 | /* | ||
33 | * Temporarily fall back to ifdef ladder | ||
34 | */ | ||
35 | -#if defined(TARGET_HPPA) || \ | ||
36 | - defined(TARGET_LOONGARCH) | ||
37 | - /* | ||
38 | - * For LoongArch systems that conform to IEEE754-2008, the (inf,zero,nan) | ||
39 | - * case sets InvalidOp and returns the input value 'c' | ||
40 | - */ | ||
41 | +#if defined(TARGET_HPPA) | ||
42 | rule = float_infzeronan_dnan_never; | ||
43 | #endif | ||
44 | } | ||
45 | -- | ||
46 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the FloatInfZeroNaNRule explicitly for the HPPA target, | ||
2 | so we can remove the ifdef from pickNaNMulAdd(). | ||
1 | 3 | ||
4 | As this is the last target to be converted to explicitly setting | ||
5 | the rule, we can remove the fallback code in pickNaNMulAdd() | ||
6 | entirely. | ||
7 | |||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20241202131347.498124-14-peter.maydell@linaro.org | ||
11 | --- | ||
12 | target/hppa/fpu_helper.c | 2 ++ | ||
13 | fpu/softfloat-specialize.c.inc | 13 +------------ | ||
14 | 2 files changed, 3 insertions(+), 12 deletions(-) | ||
15 | |||
16 | diff --git a/target/hppa/fpu_helper.c b/target/hppa/fpu_helper.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/hppa/fpu_helper.c | ||
19 | +++ b/target/hppa/fpu_helper.c | ||
20 | @@ -XXX,XX +XXX,XX @@ void HELPER(loaded_fr0)(CPUHPPAState *env) | ||
21 | * HPPA does note implement a CPU reset method at all... | ||
22 | */ | ||
23 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, &env->fp_status); | ||
24 | + /* For inf * 0 + NaN, return the input NaN */ | ||
25 | + set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status); | ||
26 | } | ||
27 | |||
28 | void cpu_hppa_loaded_fr0(CPUHPPAState *env) | ||
29 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/fpu/softfloat-specialize.c.inc | ||
32 | +++ b/fpu/softfloat-specialize.c.inc | ||
33 | @@ -XXX,XX +XXX,XX @@ static int pickNaN(FloatClass a_cls, FloatClass b_cls, | ||
34 | static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
35 | bool infzero, float_status *status) | ||
36 | { | ||
37 | - FloatInfZeroNaNRule rule = status->float_infzeronan_rule; | ||
38 | - | ||
39 | /* | ||
40 | * We guarantee not to require the target to tell us how to | ||
41 | * pick a NaN if we're always returning the default NaN. | ||
42 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
43 | */ | ||
44 | assert(!status->default_nan_mode); | ||
45 | |||
46 | - if (rule == float_infzeronan_none) { | ||
47 | - /* | ||
48 | - * Temporarily fall back to ifdef ladder | ||
49 | - */ | ||
50 | -#if defined(TARGET_HPPA) | ||
51 | - rule = float_infzeronan_dnan_never; | ||
52 | -#endif | ||
53 | - } | ||
54 | - | ||
55 | if (infzero) { | ||
56 | /* | ||
57 | * Inf * 0 + NaN -- some implementations return the default NaN here, | ||
58 | * and some return the input NaN. | ||
59 | */ | ||
60 | - switch (rule) { | ||
61 | + switch (status->float_infzeronan_rule) { | ||
62 | case float_infzeronan_dnan_never: | ||
63 | return 2; | ||
64 | case float_infzeronan_dnan_always: | ||
65 | -- | ||
66 | 2.34.1 | diff view generated by jsdifflib |
1 | Implement HFNMIENA support for the M profile MPU. This bit controls | 1 | The new implementation of pickNaNMulAdd() will find it convenient |
---|---|---|---|
2 | whether the MPU is treated as enabled when executing at execution | 2 | to know whether at least one of the three arguments to the muladd |
3 | priorities of less than zero (in NMI, HardFault or with the FAULTMASK | 3 | was a signaling NaN. We already calculate that in the caller, |
4 | bit set). | 4 | so pass it in as a new bool have_snan. |
5 | |||
6 | Doing this requires us to use a different MMU index for "running | ||
7 | at execution priority < 0", because we will have different | ||
8 | access permissions for that case versus the normal case. | ||
9 | 5 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Message-id: 1493122030-32191-14-git-send-email-peter.maydell@linaro.org | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20241202131347.498124-15-peter.maydell@linaro.org | ||
12 | --- | 9 | --- |
13 | target/arm/cpu.h | 24 +++++++++++++++++++++++- | 10 | fpu/softfloat-parts.c.inc | 5 +++-- |
14 | target/arm/helper.c | 18 +++++++++++++++++- | 11 | fpu/softfloat-specialize.c.inc | 2 +- |
15 | target/arm/translate.c | 1 + | 12 | 2 files changed, 4 insertions(+), 3 deletions(-) |
16 | 3 files changed, 41 insertions(+), 2 deletions(-) | ||
17 | 13 | ||
18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 14 | diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc |
19 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/cpu.h | 16 | --- a/fpu/softfloat-parts.c.inc |
21 | +++ b/target/arm/cpu.h | 17 | +++ b/fpu/softfloat-parts.c.inc |
22 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | 18 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b, |
23 | * for the accesses done as part of a stage 1 page table walk, rather than | 19 | { |
24 | * having to walk the stage 2 page table over and over.) | 20 | int which; |
25 | * | 21 | bool infzero = (ab_mask == float_cmask_infzero); |
26 | + * R profile CPUs have an MPU, but can use the same set of MMU indexes | 22 | + bool have_snan = (abc_mask & float_cmask_snan); |
27 | + * as A profile. They only need to distinguish NS EL0 and NS EL1 (and | 23 | |
28 | + * NS EL2 if we ever model a Cortex-R52). | 24 | - if (unlikely(abc_mask & float_cmask_snan)) { |
29 | + * | 25 | + if (unlikely(have_snan)) { |
30 | + * M profile CPUs are rather different as they do not have a true MMU. | 26 | float_raise(float_flag_invalid | float_flag_invalid_snan, s); |
31 | + * They have the following different MMU indexes: | ||
32 | + * User | ||
33 | + * Privileged | ||
34 | + * Execution priority negative (this is like privileged, but the | ||
35 | + * MPU HFNMIENA bit means that it may have different access permission | ||
36 | + * check results to normal privileged code, so can't share a TLB). | ||
37 | + * | ||
38 | * The ARMMMUIdx and the mmu index value used by the core QEMU TLB code | ||
39 | * are not quite the same -- different CPU types (most notably M profile | ||
40 | * vs A/R profile) would like to use MMU indexes with different semantics, | ||
41 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { | ||
42 | ARMMMUIdx_S2NS = 6 | ARM_MMU_IDX_A, | ||
43 | ARMMMUIdx_MUser = 0 | ARM_MMU_IDX_M, | ||
44 | ARMMMUIdx_MPriv = 1 | ARM_MMU_IDX_M, | ||
45 | + ARMMMUIdx_MNegPri = 2 | ARM_MMU_IDX_M, | ||
46 | /* Indexes below here don't have TLBs and are used only for AT system | ||
47 | * instructions or for the first stage of an S12 page table walk. | ||
48 | */ | ||
49 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdxBit { | ||
50 | ARMMMUIdxBit_S2NS = 1 << 6, | ||
51 | ARMMMUIdxBit_MUser = 1 << 0, | ||
52 | ARMMMUIdxBit_MPriv = 1 << 1, | ||
53 | + ARMMMUIdxBit_MNegPri = 1 << 2, | ||
54 | } ARMMMUIdxBit; | ||
55 | |||
56 | #define MMU_USER_IDX 0 | ||
57 | @@ -XXX,XX +XXX,XX @@ static inline int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx) | ||
58 | case ARM_MMU_IDX_A: | ||
59 | return mmu_idx & 3; | ||
60 | case ARM_MMU_IDX_M: | ||
61 | - return mmu_idx & 1; | ||
62 | + return mmu_idx == ARMMMUIdx_MUser ? 0 : 1; | ||
63 | default: | ||
64 | g_assert_not_reached(); | ||
65 | } | 27 | } |
66 | @@ -XXX,XX +XXX,XX @@ static inline int cpu_mmu_index(CPUARMState *env, bool ifetch) | 28 | |
67 | if (arm_feature(env, ARM_FEATURE_M)) { | 29 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b, |
68 | ARMMMUIdx mmu_idx = el == 0 ? ARMMMUIdx_MUser : ARMMMUIdx_MPriv; | 30 | if (s->default_nan_mode) { |
69 | 31 | which = 3; | |
70 | + /* Execution priority is negative if FAULTMASK is set or | 32 | } else { |
71 | + * we're in a HardFault or NMI handler. | 33 | - which = pickNaNMulAdd(a->cls, b->cls, c->cls, infzero, s); |
72 | + */ | 34 | + which = pickNaNMulAdd(a->cls, b->cls, c->cls, infzero, have_snan, s); |
73 | + if ((env->v7m.exception > 0 && env->v7m.exception <= 3) | ||
74 | + || env->daif & PSTATE_F) { | ||
75 | + return arm_to_core_mmu_idx(ARMMMUIdx_MNegPri); | ||
76 | + } | ||
77 | + | ||
78 | return arm_to_core_mmu_idx(mmu_idx); | ||
79 | } | 35 | } |
80 | 36 | ||
81 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 37 | if (which == 3) { |
38 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
82 | index XXXXXXX..XXXXXXX 100644 | 39 | index XXXXXXX..XXXXXXX 100644 |
83 | --- a/target/arm/helper.c | 40 | --- a/fpu/softfloat-specialize.c.inc |
84 | +++ b/target/arm/helper.c | 41 | +++ b/fpu/softfloat-specialize.c.inc |
85 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t regime_el(CPUARMState *env, ARMMMUIdx mmu_idx) | 42 | @@ -XXX,XX +XXX,XX @@ static int pickNaN(FloatClass a_cls, FloatClass b_cls, |
86 | case ARMMMUIdx_S1NSE0: | 43 | | Return values : 0 : a; 1 : b; 2 : c; 3 : default-NaN |
87 | case ARMMMUIdx_S1NSE1: | 44 | *----------------------------------------------------------------------------*/ |
88 | case ARMMMUIdx_MPriv: | 45 | static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, |
89 | + case ARMMMUIdx_MNegPri: | 46 | - bool infzero, float_status *status) |
90 | case ARMMMUIdx_MUser: | 47 | + bool infzero, bool have_snan, float_status *status) |
91 | return 1; | ||
92 | default: | ||
93 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_is_secure(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
94 | case ARMMMUIdx_S1E2: | ||
95 | case ARMMMUIdx_S2NS: | ||
96 | case ARMMMUIdx_MPriv: | ||
97 | + case ARMMMUIdx_MNegPri: | ||
98 | case ARMMMUIdx_MUser: | ||
99 | return false; | ||
100 | case ARMMMUIdx_S1E3: | ||
101 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_translation_disabled(CPUARMState *env, | ||
102 | ARMMMUIdx mmu_idx) | ||
103 | { | 48 | { |
104 | if (arm_feature(env, ARM_FEATURE_M)) { | 49 | /* |
105 | - return !(env->v7m.mpu_ctrl & R_V7M_MPU_CTRL_ENABLE_MASK); | 50 | * We guarantee not to require the target to tell us how to |
106 | + switch (env->v7m.mpu_ctrl & | ||
107 | + (R_V7M_MPU_CTRL_ENABLE_MASK | R_V7M_MPU_CTRL_HFNMIENA_MASK)) { | ||
108 | + case R_V7M_MPU_CTRL_ENABLE_MASK: | ||
109 | + /* Enabled, but not for HardFault and NMI */ | ||
110 | + return mmu_idx == ARMMMUIdx_MNegPri; | ||
111 | + case R_V7M_MPU_CTRL_ENABLE_MASK | R_V7M_MPU_CTRL_HFNMIENA_MASK: | ||
112 | + /* Enabled for all cases */ | ||
113 | + return false; | ||
114 | + case 0: | ||
115 | + default: | ||
116 | + /* HFNMIENA set and ENABLE clear is UNPREDICTABLE, but | ||
117 | + * we warned about that in armv7m_nvic.c when the guest set it. | ||
118 | + */ | ||
119 | + return true; | ||
120 | + } | ||
121 | } | ||
122 | |||
123 | if (mmu_idx == ARMMMUIdx_S2NS) { | ||
124 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
125 | index XXXXXXX..XXXXXXX 100644 | ||
126 | --- a/target/arm/translate.c | ||
127 | +++ b/target/arm/translate.c | ||
128 | @@ -XXX,XX +XXX,XX @@ static inline int get_a32_user_mem_index(DisasContext *s) | ||
129 | return arm_to_core_mmu_idx(ARMMMUIdx_S1SE0); | ||
130 | case ARMMMUIdx_MUser: | ||
131 | case ARMMMUIdx_MPriv: | ||
132 | + case ARMMMUIdx_MNegPri: | ||
133 | return arm_to_core_mmu_idx(ARMMMUIdx_MUser); | ||
134 | case ARMMMUIdx_S2NS: | ||
135 | default: | ||
136 | -- | 51 | -- |
137 | 2.7.4 | 52 | 2.34.1 |
138 | |||
139 | diff view generated by jsdifflib |
1 | When we calculate the mask to use to get the group priority from | 1 | IEEE 758 does not define a fixed rule for which NaN to pick as the |
---|---|---|---|
2 | an interrupt priority, the way that NS BPR1 is handled differs | 2 | result if both operands of a 3-operand fused multiply-add operation |
3 | from how BPR0 and S BPR1 work -- a BPR1 value of 1 means | 3 | are NaNs. As a result different architectures have ended up with |
4 | the group priority is in bits [7:1], whereas for BPR0 and S BPR1 | 4 | different rules for propagating NaNs. |
5 | this is indicated by a 0 BPR value. | 5 | |
6 | 6 | QEMU currently hardcodes the NaN propagation logic into the binary | |
7 | Subtract 1 from the BPR value before creating the mask if | 7 | because pickNaNMulAdd() has an ifdef ladder for different targets. |
8 | we're using the NS BPR value, for both hardware and virtual | 8 | We want to make the propagation rule instead be selectable at |
9 | interrupts, as the GICv3 pseudocode does, and fix the comments | 9 | runtime, because: |
10 | accordingly. | 10 | * this will let us have multiple targets in one QEMU binary |
11 | * the Arm FEAT_AFP architectural feature includes letting | ||
12 | the guest select a NaN propagation rule at runtime | ||
13 | |||
14 | In this commit we add an enum for the propagation rule, the field in | ||
15 | float_status, and the corresponding getters and setters. We change | ||
16 | pickNaNMulAdd to honour this, but because all targets still leave | ||
17 | this field at its default 0 value, the fallback logic will pick the | ||
18 | rule type with the old ifdef ladder. | ||
19 | |||
20 | It's valid not to set a propagation rule if default_nan_mode is | ||
21 | enabled, because in that case there's no need to pick a NaN; all the | ||
22 | callers of pickNaNMulAdd() catch this case and skip calling it. | ||
11 | 23 | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 25 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
14 | Message-id: 1493226792-3237-4-git-send-email-peter.maydell@linaro.org | 26 | Message-id: 20241202131347.498124-16-peter.maydell@linaro.org |
15 | --- | 27 | --- |
16 | hw/intc/arm_gicv3_cpuif.c | 42 ++++++++++++++++++++++++++++++++++++++---- | 28 | include/fpu/softfloat-helpers.h | 11 +++ |
17 | 1 file changed, 38 insertions(+), 4 deletions(-) | 29 | include/fpu/softfloat-types.h | 55 +++++++++++ |
18 | 30 | fpu/softfloat-specialize.c.inc | 167 ++++++++------------------------ | |
19 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c | 31 | 3 files changed, 107 insertions(+), 126 deletions(-) |
32 | |||
33 | diff --git a/include/fpu/softfloat-helpers.h b/include/fpu/softfloat-helpers.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/intc/arm_gicv3_cpuif.c | 35 | --- a/include/fpu/softfloat-helpers.h |
22 | +++ b/hw/intc/arm_gicv3_cpuif.c | 36 | +++ b/include/fpu/softfloat-helpers.h |
23 | @@ -XXX,XX +XXX,XX @@ static uint32_t icv_gprio_mask(GICv3CPUState *cs, int group) | 37 | @@ -XXX,XX +XXX,XX @@ static inline void set_float_2nan_prop_rule(Float2NaNPropRule rule, |
38 | status->float_2nan_prop_rule = rule; | ||
39 | } | ||
40 | |||
41 | +static inline void set_float_3nan_prop_rule(Float3NaNPropRule rule, | ||
42 | + float_status *status) | ||
43 | +{ | ||
44 | + status->float_3nan_prop_rule = rule; | ||
45 | +} | ||
46 | + | ||
47 | static inline void set_float_infzeronan_rule(FloatInfZeroNaNRule rule, | ||
48 | float_status *status) | ||
24 | { | 49 | { |
25 | /* Return a mask word which clears the subpriority bits from | 50 | @@ -XXX,XX +XXX,XX @@ static inline Float2NaNPropRule get_float_2nan_prop_rule(float_status *status) |
26 | * a priority value for a virtual interrupt in the specified group. | 51 | return status->float_2nan_prop_rule; |
27 | - * This depends on the VBPR value: | 52 | } |
28 | + * This depends on the VBPR value. | 53 | |
29 | + * If using VBPR0 then: | 54 | +static inline Float3NaNPropRule get_float_3nan_prop_rule(float_status *status) |
30 | * a BPR of 0 means the group priority bits are [7:1]; | 55 | +{ |
31 | * a BPR of 1 means they are [7:2], and so on down to | 56 | + return status->float_3nan_prop_rule; |
32 | * a BPR of 7 meaning no group priority bits at all. | 57 | +} |
33 | + * If using VBPR1 then: | 58 | + |
34 | + * a BPR of 0 is impossible (the minimum value is 1) | 59 | static inline FloatInfZeroNaNRule get_float_infzeronan_rule(float_status *status) |
35 | + * a BPR of 1 means the group priority bits are [7:1]; | 60 | { |
36 | + * a BPR of 2 means they are [7:2], and so on down to | 61 | return status->float_infzeronan_rule; |
37 | + * a BPR of 7 meaning the group priority is [7]. | 62 | diff --git a/include/fpu/softfloat-types.h b/include/fpu/softfloat-types.h |
38 | + * | 63 | index XXXXXXX..XXXXXXX 100644 |
39 | * Which BPR to use depends on the group of the interrupt and | 64 | --- a/include/fpu/softfloat-types.h |
40 | * the current ICH_VMCR_EL2.VCBPR settings. | 65 | +++ b/include/fpu/softfloat-types.h |
41 | + * | 66 | @@ -XXX,XX +XXX,XX @@ this code that are retained. |
42 | + * This corresponds to the VGroupBits() pseudocode. | 67 | #ifndef SOFTFLOAT_TYPES_H |
43 | */ | 68 | #define SOFTFLOAT_TYPES_H |
44 | + int bpr; | 69 | |
45 | + | 70 | +#include "hw/registerfields.h" |
46 | if (group == GICV3_G1NS && cs->ich_vmcr_el2 & ICH_VMCR_EL2_VCBPR) { | 71 | + |
47 | group = GICV3_G0; | 72 | /* |
73 | * Software IEC/IEEE floating-point types. | ||
74 | */ | ||
75 | @@ -XXX,XX +XXX,XX @@ typedef enum __attribute__((__packed__)) { | ||
76 | float_2nan_prop_x87, | ||
77 | } Float2NaNPropRule; | ||
78 | |||
79 | +/* | ||
80 | + * 3-input NaN propagation rule, for fused multiply-add. Individual | ||
81 | + * architectures have different rules for which input NaN is | ||
82 | + * propagated to the output when there is more than one NaN on the | ||
83 | + * input. | ||
84 | + * | ||
85 | + * If default_nan_mode is enabled then it is valid not to set a NaN | ||
86 | + * propagation rule, because the softfloat code guarantees not to try | ||
87 | + * to pick a NaN to propagate in default NaN mode. When not in | ||
88 | + * default-NaN mode, it is an error for the target not to set the rule | ||
89 | + * in float_status if it uses a muladd, and we will assert if we need | ||
90 | + * to handle an input NaN and no rule was selected. | ||
91 | + * | ||
92 | + * The naming scheme for Float3NaNPropRule values is: | ||
93 | + * float_3nan_prop_s_abc: | ||
94 | + * = "Prefer SNaN over QNaN, then operand A over B over C" | ||
95 | + * float_3nan_prop_abc: | ||
96 | + * = "Prefer A over B over C regardless of SNaN vs QNAN" | ||
97 | + * | ||
98 | + * For QEMU, the multiply-add operation is A * B + C. | ||
99 | + */ | ||
100 | + | ||
101 | +/* | ||
102 | + * We set the Float3NaNPropRule enum values up so we can select the | ||
103 | + * right value in pickNaNMulAdd in a data driven way. | ||
104 | + */ | ||
105 | +FIELD(3NAN, 1ST, 0, 2) /* which operand is most preferred ? */ | ||
106 | +FIELD(3NAN, 2ND, 2, 2) /* which operand is next most preferred ? */ | ||
107 | +FIELD(3NAN, 3RD, 4, 2) /* which operand is least preferred ? */ | ||
108 | +FIELD(3NAN, SNAN, 6, 1) /* do we prefer SNaN over QNaN ? */ | ||
109 | + | ||
110 | +#define PROPRULE(X, Y, Z) \ | ||
111 | + ((X << R_3NAN_1ST_SHIFT) | (Y << R_3NAN_2ND_SHIFT) | (Z << R_3NAN_3RD_SHIFT)) | ||
112 | + | ||
113 | +typedef enum __attribute__((__packed__)) { | ||
114 | + float_3nan_prop_none = 0, /* No propagation rule specified */ | ||
115 | + float_3nan_prop_abc = PROPRULE(0, 1, 2), | ||
116 | + float_3nan_prop_acb = PROPRULE(0, 2, 1), | ||
117 | + float_3nan_prop_bac = PROPRULE(1, 0, 2), | ||
118 | + float_3nan_prop_bca = PROPRULE(1, 2, 0), | ||
119 | + float_3nan_prop_cab = PROPRULE(2, 0, 1), | ||
120 | + float_3nan_prop_cba = PROPRULE(2, 1, 0), | ||
121 | + float_3nan_prop_s_abc = float_3nan_prop_abc | R_3NAN_SNAN_MASK, | ||
122 | + float_3nan_prop_s_acb = float_3nan_prop_acb | R_3NAN_SNAN_MASK, | ||
123 | + float_3nan_prop_s_bac = float_3nan_prop_bac | R_3NAN_SNAN_MASK, | ||
124 | + float_3nan_prop_s_bca = float_3nan_prop_bca | R_3NAN_SNAN_MASK, | ||
125 | + float_3nan_prop_s_cab = float_3nan_prop_cab | R_3NAN_SNAN_MASK, | ||
126 | + float_3nan_prop_s_cba = float_3nan_prop_cba | R_3NAN_SNAN_MASK, | ||
127 | +} Float3NaNPropRule; | ||
128 | + | ||
129 | +#undef PROPRULE | ||
130 | + | ||
131 | /* | ||
132 | * Rule for result of fused multiply-add 0 * Inf + NaN. | ||
133 | * This must be a NaN, but implementations differ on whether this | ||
134 | @@ -XXX,XX +XXX,XX @@ typedef struct float_status { | ||
135 | FloatRoundMode float_rounding_mode; | ||
136 | FloatX80RoundPrec floatx80_rounding_precision; | ||
137 | Float2NaNPropRule float_2nan_prop_rule; | ||
138 | + Float3NaNPropRule float_3nan_prop_rule; | ||
139 | FloatInfZeroNaNRule float_infzeronan_rule; | ||
140 | bool tininess_before_rounding; | ||
141 | /* should denormalised results go to zero and set the inexact flag? */ | ||
142 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
143 | index XXXXXXX..XXXXXXX 100644 | ||
144 | --- a/fpu/softfloat-specialize.c.inc | ||
145 | +++ b/fpu/softfloat-specialize.c.inc | ||
146 | @@ -XXX,XX +XXX,XX @@ static int pickNaN(FloatClass a_cls, FloatClass b_cls, | ||
147 | static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
148 | bool infzero, bool have_snan, float_status *status) | ||
149 | { | ||
150 | + FloatClass cls[3] = { a_cls, b_cls, c_cls }; | ||
151 | + Float3NaNPropRule rule = status->float_3nan_prop_rule; | ||
152 | + int which; | ||
153 | + | ||
154 | /* | ||
155 | * We guarantee not to require the target to tell us how to | ||
156 | * pick a NaN if we're always returning the default NaN. | ||
157 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
158 | } | ||
48 | } | 159 | } |
49 | 160 | ||
50 | - return ~0U << (read_vbpr(cs, group) + 1); | 161 | + if (rule == float_3nan_prop_none) { |
51 | + bpr = read_vbpr(cs, group); | 162 | #if defined(TARGET_ARM) |
52 | + if (group == GICV3_G1NS) { | 163 | - |
53 | + assert(bpr > 0); | 164 | - /* This looks different from the ARM ARM pseudocode, because the ARM ARM |
54 | + bpr--; | 165 | - * puts the operands to a fused mac operation (a*b)+c in the order c,a,b. |
166 | - */ | ||
167 | - if (is_snan(c_cls)) { | ||
168 | - return 2; | ||
169 | - } else if (is_snan(a_cls)) { | ||
170 | - return 0; | ||
171 | - } else if (is_snan(b_cls)) { | ||
172 | - return 1; | ||
173 | - } else if (is_qnan(c_cls)) { | ||
174 | - return 2; | ||
175 | - } else if (is_qnan(a_cls)) { | ||
176 | - return 0; | ||
177 | - } else { | ||
178 | - return 1; | ||
179 | - } | ||
180 | + /* | ||
181 | + * This looks different from the ARM ARM pseudocode, because the ARM ARM | ||
182 | + * puts the operands to a fused mac operation (a*b)+c in the order c,a,b | ||
183 | + */ | ||
184 | + rule = float_3nan_prop_s_cab; | ||
185 | #elif defined(TARGET_MIPS) | ||
186 | - if (snan_bit_is_one(status)) { | ||
187 | - /* Prefer sNaN over qNaN, in the a, b, c order. */ | ||
188 | - if (is_snan(a_cls)) { | ||
189 | - return 0; | ||
190 | - } else if (is_snan(b_cls)) { | ||
191 | - return 1; | ||
192 | - } else if (is_snan(c_cls)) { | ||
193 | - return 2; | ||
194 | - } else if (is_qnan(a_cls)) { | ||
195 | - return 0; | ||
196 | - } else if (is_qnan(b_cls)) { | ||
197 | - return 1; | ||
198 | + if (snan_bit_is_one(status)) { | ||
199 | + rule = float_3nan_prop_s_abc; | ||
200 | } else { | ||
201 | - return 2; | ||
202 | + rule = float_3nan_prop_s_cab; | ||
203 | } | ||
204 | - } else { | ||
205 | - /* Prefer sNaN over qNaN, in the c, a, b order. */ | ||
206 | - if (is_snan(c_cls)) { | ||
207 | - return 2; | ||
208 | - } else if (is_snan(a_cls)) { | ||
209 | - return 0; | ||
210 | - } else if (is_snan(b_cls)) { | ||
211 | - return 1; | ||
212 | - } else if (is_qnan(c_cls)) { | ||
213 | - return 2; | ||
214 | - } else if (is_qnan(a_cls)) { | ||
215 | - return 0; | ||
216 | - } else { | ||
217 | - return 1; | ||
218 | - } | ||
219 | - } | ||
220 | #elif defined(TARGET_LOONGARCH64) | ||
221 | - /* Prefer sNaN over qNaN, in the c, a, b order. */ | ||
222 | - if (is_snan(c_cls)) { | ||
223 | - return 2; | ||
224 | - } else if (is_snan(a_cls)) { | ||
225 | - return 0; | ||
226 | - } else if (is_snan(b_cls)) { | ||
227 | - return 1; | ||
228 | - } else if (is_qnan(c_cls)) { | ||
229 | - return 2; | ||
230 | - } else if (is_qnan(a_cls)) { | ||
231 | - return 0; | ||
232 | - } else { | ||
233 | - return 1; | ||
234 | - } | ||
235 | + rule = float_3nan_prop_s_cab; | ||
236 | #elif defined(TARGET_PPC) | ||
237 | - /* If fRA is a NaN return it; otherwise if fRB is a NaN return it; | ||
238 | - * otherwise return fRC. Note that muladd on PPC is (fRA * fRC) + frB | ||
239 | - */ | ||
240 | - if (is_nan(a_cls)) { | ||
241 | - return 0; | ||
242 | - } else if (is_nan(c_cls)) { | ||
243 | - return 2; | ||
244 | - } else { | ||
245 | - return 1; | ||
246 | - } | ||
247 | + /* | ||
248 | + * If fRA is a NaN return it; otherwise if fRB is a NaN return it; | ||
249 | + * otherwise return fRC. Note that muladd on PPC is (fRA * fRC) + frB | ||
250 | + */ | ||
251 | + rule = float_3nan_prop_acb; | ||
252 | #elif defined(TARGET_S390X) | ||
253 | - if (is_snan(a_cls)) { | ||
254 | - return 0; | ||
255 | - } else if (is_snan(b_cls)) { | ||
256 | - return 1; | ||
257 | - } else if (is_snan(c_cls)) { | ||
258 | - return 2; | ||
259 | - } else if (is_qnan(a_cls)) { | ||
260 | - return 0; | ||
261 | - } else if (is_qnan(b_cls)) { | ||
262 | - return 1; | ||
263 | - } else { | ||
264 | - return 2; | ||
265 | - } | ||
266 | + rule = float_3nan_prop_s_abc; | ||
267 | #elif defined(TARGET_SPARC) | ||
268 | - /* Prefer SNaN over QNaN, order C, B, A. */ | ||
269 | - if (is_snan(c_cls)) { | ||
270 | - return 2; | ||
271 | - } else if (is_snan(b_cls)) { | ||
272 | - return 1; | ||
273 | - } else if (is_snan(a_cls)) { | ||
274 | - return 0; | ||
275 | - } else if (is_qnan(c_cls)) { | ||
276 | - return 2; | ||
277 | - } else if (is_qnan(b_cls)) { | ||
278 | - return 1; | ||
279 | - } else { | ||
280 | - return 0; | ||
281 | - } | ||
282 | + rule = float_3nan_prop_s_cba; | ||
283 | #elif defined(TARGET_XTENSA) | ||
284 | - /* | ||
285 | - * For Xtensa, the (inf,zero,nan) case sets InvalidOp and returns | ||
286 | - * an input NaN if we have one (ie c). | ||
287 | - */ | ||
288 | - if (status->use_first_nan) { | ||
289 | - if (is_nan(a_cls)) { | ||
290 | - return 0; | ||
291 | - } else if (is_nan(b_cls)) { | ||
292 | - return 1; | ||
293 | + if (status->use_first_nan) { | ||
294 | + rule = float_3nan_prop_abc; | ||
295 | } else { | ||
296 | - return 2; | ||
297 | + rule = float_3nan_prop_cba; | ||
298 | } | ||
299 | - } else { | ||
300 | - if (is_nan(c_cls)) { | ||
301 | - return 2; | ||
302 | - } else if (is_nan(b_cls)) { | ||
303 | - return 1; | ||
304 | - } else { | ||
305 | - return 0; | ||
306 | - } | ||
307 | - } | ||
308 | #else | ||
309 | - /* A default implementation: prefer a to b to c. | ||
310 | - * This is unlikely to actually match any real implementation. | ||
311 | - */ | ||
312 | - if (is_nan(a_cls)) { | ||
313 | - return 0; | ||
314 | - } else if (is_nan(b_cls)) { | ||
315 | - return 1; | ||
316 | - } else { | ||
317 | - return 2; | ||
318 | - } | ||
319 | + rule = float_3nan_prop_abc; | ||
320 | #endif | ||
55 | + } | 321 | + } |
56 | + | 322 | + |
57 | + return ~0U << (bpr + 1); | 323 | + assert(rule != float_3nan_prop_none); |
324 | + if (have_snan && (rule & R_3NAN_SNAN_MASK)) { | ||
325 | + /* We have at least one SNaN input and should prefer it */ | ||
326 | + do { | ||
327 | + which = rule & R_3NAN_1ST_MASK; | ||
328 | + rule >>= R_3NAN_1ST_LENGTH; | ||
329 | + } while (!is_snan(cls[which])); | ||
330 | + } else { | ||
331 | + do { | ||
332 | + which = rule & R_3NAN_1ST_MASK; | ||
333 | + rule >>= R_3NAN_1ST_LENGTH; | ||
334 | + } while (!is_nan(cls[which])); | ||
335 | + } | ||
336 | + return which; | ||
58 | } | 337 | } |
59 | 338 | ||
60 | static bool icv_hppi_can_preempt(GICv3CPUState *cs, uint64_t lr) | 339 | /*---------------------------------------------------------------------------- |
61 | @@ -XXX,XX +XXX,XX @@ static uint32_t icc_gprio_mask(GICv3CPUState *cs, int group) | ||
62 | { | ||
63 | /* Return a mask word which clears the subpriority bits from | ||
64 | * a priority value for an interrupt in the specified group. | ||
65 | - * This depends on the BPR value: | ||
66 | + * This depends on the BPR value. For CBPR0 (S or NS): | ||
67 | * a BPR of 0 means the group priority bits are [7:1]; | ||
68 | * a BPR of 1 means they are [7:2], and so on down to | ||
69 | * a BPR of 7 meaning no group priority bits at all. | ||
70 | + * For CBPR1 NS: | ||
71 | + * a BPR of 0 is impossible (the minimum value is 1) | ||
72 | + * a BPR of 1 means the group priority bits are [7:1]; | ||
73 | + * a BPR of 2 means they are [7:2], and so on down to | ||
74 | + * a BPR of 7 meaning the group priority is [7]. | ||
75 | + * | ||
76 | * Which BPR to use depends on the group of the interrupt and | ||
77 | * the current ICC_CTLR.CBPR settings. | ||
78 | + * | ||
79 | + * This corresponds to the GroupBits() pseudocode. | ||
80 | */ | ||
81 | + int bpr; | ||
82 | + | ||
83 | if ((group == GICV3_G1 && cs->icc_ctlr_el1[GICV3_S] & ICC_CTLR_EL1_CBPR) || | ||
84 | (group == GICV3_G1NS && | ||
85 | cs->icc_ctlr_el1[GICV3_NS] & ICC_CTLR_EL1_CBPR)) { | ||
86 | group = GICV3_G0; | ||
87 | } | ||
88 | |||
89 | - return ~0U << ((cs->icc_bpr[group] & 7) + 1); | ||
90 | + bpr = cs->icc_bpr[group] & 7; | ||
91 | + | ||
92 | + if (group == GICV3_G1NS) { | ||
93 | + assert(bpr > 0); | ||
94 | + bpr--; | ||
95 | + } | ||
96 | + | ||
97 | + return ~0U << (bpr + 1); | ||
98 | } | ||
99 | |||
100 | static bool icc_no_enabled_hppi(GICv3CPUState *cs) | ||
101 | -- | 340 | -- |
102 | 2.7.4 | 341 | 2.34.1 |
103 | |||
104 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Explicitly set a rule in the softfloat tests for propagating NaNs in | ||
2 | the muladd case. In meson.build we put -DTARGET_ARM in fpcflags, and | ||
3 | so we should select here the Arm rule of float_3nan_prop_s_cab. | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20241202131347.498124-17-peter.maydell@linaro.org | ||
8 | --- | ||
9 | tests/fp/fp-bench.c | 1 + | ||
10 | tests/fp/fp-test.c | 1 + | ||
11 | 2 files changed, 2 insertions(+) | ||
12 | |||
13 | diff --git a/tests/fp/fp-bench.c b/tests/fp/fp-bench.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/tests/fp/fp-bench.c | ||
16 | +++ b/tests/fp/fp-bench.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static void run_bench(void) | ||
18 | * doesn't specify match those used by the Arm architecture. | ||
19 | */ | ||
20 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, &soft_status); | ||
21 | + set_float_3nan_prop_rule(float_3nan_prop_s_cab, &soft_status); | ||
22 | set_float_infzeronan_rule(float_infzeronan_dnan_if_qnan, &soft_status); | ||
23 | |||
24 | f = bench_funcs[operation][precision]; | ||
25 | diff --git a/tests/fp/fp-test.c b/tests/fp/fp-test.c | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/tests/fp/fp-test.c | ||
28 | +++ b/tests/fp/fp-test.c | ||
29 | @@ -XXX,XX +XXX,XX @@ void run_test(void) | ||
30 | * doesn't specify match those used by the Arm architecture. | ||
31 | */ | ||
32 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, &qsf); | ||
33 | + set_float_3nan_prop_rule(float_3nan_prop_s_cab, &qsf); | ||
34 | set_float_infzeronan_rule(float_infzeronan_dnan_if_qnan, &qsf); | ||
35 | |||
36 | genCases_setLevel(test_level); | ||
37 | -- | ||
38 | 2.34.1 | diff view generated by jsdifflib |
1 | Fix the handling of QOM properties for PMSA CPUs with no MPU: | 1 | Set the Float3NaNPropRule explicitly for Arm, and remove the |
---|---|---|---|
2 | 2 | ifdef from pickNaNMulAdd(). | |
3 | Allow no-MPU to be specified by either: | ||
4 | * has-mpu = false | ||
5 | * pmsav7_dregion = 0 | ||
6 | and make setting one imply the other. Don't clear the PMSA | ||
7 | feature bit in this situation. | ||
8 | 3 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Message-id: 20241202131347.498124-18-peter.maydell@linaro.org |
12 | Message-id: 1493122030-32191-6-git-send-email-peter.maydell@linaro.org | ||
13 | --- | 7 | --- |
14 | target/arm/cpu.c | 8 +++++++- | 8 | target/arm/cpu.c | 5 +++++ |
15 | 1 file changed, 7 insertions(+), 1 deletion(-) | 9 | fpu/softfloat-specialize.c.inc | 8 +------- |
10 | 2 files changed, 6 insertions(+), 7 deletions(-) | ||
16 | 11 | ||
17 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 12 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
18 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.c | 14 | --- a/target/arm/cpu.c |
20 | +++ b/target/arm/cpu.c | 15 | +++ b/target/arm/cpu.c |
21 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | 16 | @@ -XXX,XX +XXX,XX @@ void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, |
22 | cpu->id_pfr1 &= ~0xf000; | 17 | * * tininess-before-rounding |
18 | * * 2-input NaN propagation prefers SNaN over QNaN, and then | ||
19 | * operand A over operand B (see FPProcessNaNs() pseudocode) | ||
20 | + * * 3-input NaN propagation prefers SNaN over QNaN, and then | ||
21 | + * operand C over A over B (see FPProcessNaNs3() pseudocode, | ||
22 | + * but note that for QEMU muladd is a * b + c, whereas for | ||
23 | + * the pseudocode function the arguments are in the order c, a, b. | ||
24 | * * 0 * Inf + NaN returns the default NaN if the input NaN is quiet, | ||
25 | * and the input NaN if it is signalling | ||
26 | */ | ||
27 | @@ -XXX,XX +XXX,XX @@ static void arm_set_default_fp_behaviours(float_status *s) | ||
28 | { | ||
29 | set_float_detect_tininess(float_tininess_before_rounding, s); | ||
30 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, s); | ||
31 | + set_float_3nan_prop_rule(float_3nan_prop_s_cab, s); | ||
32 | set_float_infzeronan_rule(float_infzeronan_dnan_if_qnan, s); | ||
33 | } | ||
34 | |||
35 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/fpu/softfloat-specialize.c.inc | ||
38 | +++ b/fpu/softfloat-specialize.c.inc | ||
39 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
23 | } | 40 | } |
24 | 41 | ||
25 | + /* MPU can be configured out of a PMSA CPU either by setting has-mpu | 42 | if (rule == float_3nan_prop_none) { |
26 | + * to false or by setting pmsav7-dregion to 0. | 43 | -#if defined(TARGET_ARM) |
27 | + */ | 44 | - /* |
28 | if (!cpu->has_mpu) { | 45 | - * This looks different from the ARM ARM pseudocode, because the ARM ARM |
29 | - unset_feature(env, ARM_FEATURE_PMSA); | 46 | - * puts the operands to a fused mac operation (a*b)+c in the order c,a,b |
30 | + cpu->pmsav7_dregion = 0; | 47 | - */ |
31 | + } | 48 | - rule = float_3nan_prop_s_cab; |
32 | + if (cpu->pmsav7_dregion == 0) { | 49 | -#elif defined(TARGET_MIPS) |
33 | + cpu->has_mpu = false; | 50 | +#if defined(TARGET_MIPS) |
34 | } | 51 | if (snan_bit_is_one(status)) { |
35 | 52 | rule = float_3nan_prop_s_abc; | |
36 | if (arm_feature(env, ARM_FEATURE_PMSA) && | 53 | } else { |
37 | -- | 54 | -- |
38 | 2.7.4 | 55 | 2.34.1 |
39 | |||
40 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the Float3NaNPropRule explicitly for loongarch, and remove the | ||
2 | ifdef from pickNaNMulAdd(). | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-19-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/loongarch/tcg/fpu_helper.c | 1 + | ||
9 | fpu/softfloat-specialize.c.inc | 2 -- | ||
10 | 2 files changed, 1 insertion(+), 2 deletions(-) | ||
11 | |||
12 | diff --git a/target/loongarch/tcg/fpu_helper.c b/target/loongarch/tcg/fpu_helper.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/loongarch/tcg/fpu_helper.c | ||
15 | +++ b/target/loongarch/tcg/fpu_helper.c | ||
16 | @@ -XXX,XX +XXX,XX @@ void restore_fp_status(CPULoongArchState *env) | ||
17 | * case sets InvalidOp and returns the input value 'c' | ||
18 | */ | ||
19 | set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status); | ||
20 | + set_float_3nan_prop_rule(float_3nan_prop_s_cab, &env->fp_status); | ||
21 | } | ||
22 | |||
23 | int ieee_ex_to_loongarch(int xcpt) | ||
24 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/fpu/softfloat-specialize.c.inc | ||
27 | +++ b/fpu/softfloat-specialize.c.inc | ||
28 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
29 | } else { | ||
30 | rule = float_3nan_prop_s_cab; | ||
31 | } | ||
32 | -#elif defined(TARGET_LOONGARCH64) | ||
33 | - rule = float_3nan_prop_s_cab; | ||
34 | #elif defined(TARGET_PPC) | ||
35 | /* | ||
36 | * If fRA is a NaN return it; otherwise if fRB is a NaN return it; | ||
37 | -- | ||
38 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the Float3NaNPropRule explicitly for PPC, and remove the | ||
2 | ifdef from pickNaNMulAdd(). | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-20-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/ppc/cpu_init.c | 8 ++++++++ | ||
9 | fpu/softfloat-specialize.c.inc | 6 ------ | ||
10 | 2 files changed, 8 insertions(+), 6 deletions(-) | ||
11 | |||
12 | diff --git a/target/ppc/cpu_init.c b/target/ppc/cpu_init.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/ppc/cpu_init.c | ||
15 | +++ b/target/ppc/cpu_init.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static void ppc_cpu_reset_hold(Object *obj, ResetType type) | ||
17 | */ | ||
18 | set_float_2nan_prop_rule(float_2nan_prop_ab, &env->fp_status); | ||
19 | set_float_2nan_prop_rule(float_2nan_prop_ab, &env->vec_status); | ||
20 | + /* | ||
21 | + * NaN propagation for fused multiply-add: | ||
22 | + * if fRA is a NaN return it; otherwise if fRB is a NaN return it; | ||
23 | + * otherwise return fRC. Note that muladd on PPC is (fRA * fRC) + frB | ||
24 | + * whereas QEMU labels the operands as (a * b) + c. | ||
25 | + */ | ||
26 | + set_float_3nan_prop_rule(float_3nan_prop_acb, &env->fp_status); | ||
27 | + set_float_3nan_prop_rule(float_3nan_prop_acb, &env->vec_status); | ||
28 | /* | ||
29 | * For PPC, the (inf,zero,qnan) case sets InvalidOp, but we prefer | ||
30 | * to return an input NaN if we have one (ie c) rather than generating | ||
31 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/fpu/softfloat-specialize.c.inc | ||
34 | +++ b/fpu/softfloat-specialize.c.inc | ||
35 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
36 | } else { | ||
37 | rule = float_3nan_prop_s_cab; | ||
38 | } | ||
39 | -#elif defined(TARGET_PPC) | ||
40 | - /* | ||
41 | - * If fRA is a NaN return it; otherwise if fRB is a NaN return it; | ||
42 | - * otherwise return fRC. Note that muladd on PPC is (fRA * fRC) + frB | ||
43 | - */ | ||
44 | - rule = float_3nan_prop_acb; | ||
45 | #elif defined(TARGET_S390X) | ||
46 | rule = float_3nan_prop_s_abc; | ||
47 | #elif defined(TARGET_SPARC) | ||
48 | -- | ||
49 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the Float3NaNPropRule explicitly for s390x, and remove the | ||
2 | ifdef from pickNaNMulAdd(). | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-21-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/s390x/cpu.c | 1 + | ||
9 | fpu/softfloat-specialize.c.inc | 2 -- | ||
10 | 2 files changed, 1 insertion(+), 2 deletions(-) | ||
11 | |||
12 | diff --git a/target/s390x/cpu.c b/target/s390x/cpu.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/s390x/cpu.c | ||
15 | +++ b/target/s390x/cpu.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static void s390_cpu_reset_hold(Object *obj, ResetType type) | ||
17 | set_float_detect_tininess(float_tininess_before_rounding, | ||
18 | &env->fpu_status); | ||
19 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, &env->fpu_status); | ||
20 | + set_float_3nan_prop_rule(float_3nan_prop_s_abc, &env->fpu_status); | ||
21 | set_float_infzeronan_rule(float_infzeronan_dnan_always, | ||
22 | &env->fpu_status); | ||
23 | /* fall through */ | ||
24 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/fpu/softfloat-specialize.c.inc | ||
27 | +++ b/fpu/softfloat-specialize.c.inc | ||
28 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
29 | } else { | ||
30 | rule = float_3nan_prop_s_cab; | ||
31 | } | ||
32 | -#elif defined(TARGET_S390X) | ||
33 | - rule = float_3nan_prop_s_abc; | ||
34 | #elif defined(TARGET_SPARC) | ||
35 | rule = float_3nan_prop_s_cba; | ||
36 | #elif defined(TARGET_XTENSA) | ||
37 | -- | ||
38 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the Float3NaNPropRule explicitly for SPARC, and remove the | ||
2 | ifdef from pickNaNMulAdd(). | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-22-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/sparc/cpu.c | 2 ++ | ||
9 | fpu/softfloat-specialize.c.inc | 2 -- | ||
10 | 2 files changed, 2 insertions(+), 2 deletions(-) | ||
11 | |||
12 | diff --git a/target/sparc/cpu.c b/target/sparc/cpu.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/sparc/cpu.c | ||
15 | +++ b/target/sparc/cpu.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static void sparc_cpu_realizefn(DeviceState *dev, Error **errp) | ||
17 | * the CPU state struct so it won't get zeroed on reset. | ||
18 | */ | ||
19 | set_float_2nan_prop_rule(float_2nan_prop_s_ba, &env->fp_status); | ||
20 | + /* For fused-multiply add, prefer SNaN over QNaN, then C->B->A */ | ||
21 | + set_float_3nan_prop_rule(float_3nan_prop_s_cba, &env->fp_status); | ||
22 | /* For inf * 0 + NaN, return the input NaN */ | ||
23 | set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status); | ||
24 | |||
25 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/fpu/softfloat-specialize.c.inc | ||
28 | +++ b/fpu/softfloat-specialize.c.inc | ||
29 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
30 | } else { | ||
31 | rule = float_3nan_prop_s_cab; | ||
32 | } | ||
33 | -#elif defined(TARGET_SPARC) | ||
34 | - rule = float_3nan_prop_s_cba; | ||
35 | #elif defined(TARGET_XTENSA) | ||
36 | if (status->use_first_nan) { | ||
37 | rule = float_3nan_prop_abc; | ||
38 | -- | ||
39 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the Float3NaNPropRule explicitly for Arm, and remove the | ||
2 | ifdef from pickNaNMulAdd(). | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-23-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/mips/fpu_helper.h | 4 ++++ | ||
9 | target/mips/msa.c | 3 +++ | ||
10 | fpu/softfloat-specialize.c.inc | 8 +------- | ||
11 | 3 files changed, 8 insertions(+), 7 deletions(-) | ||
12 | |||
13 | diff --git a/target/mips/fpu_helper.h b/target/mips/fpu_helper.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/mips/fpu_helper.h | ||
16 | +++ b/target/mips/fpu_helper.h | ||
17 | @@ -XXX,XX +XXX,XX @@ static inline void restore_snan_bit_mode(CPUMIPSState *env) | ||
18 | { | ||
19 | bool nan2008 = env->active_fpu.fcr31 & (1 << FCR31_NAN2008); | ||
20 | FloatInfZeroNaNRule izn_rule; | ||
21 | + Float3NaNPropRule nan3_rule; | ||
22 | |||
23 | /* | ||
24 | * With nan2008, SNaNs are silenced in the usual way. | ||
25 | @@ -XXX,XX +XXX,XX @@ static inline void restore_snan_bit_mode(CPUMIPSState *env) | ||
26 | */ | ||
27 | izn_rule = nan2008 ? float_infzeronan_dnan_never : float_infzeronan_dnan_always; | ||
28 | set_float_infzeronan_rule(izn_rule, &env->active_fpu.fp_status); | ||
29 | + nan3_rule = nan2008 ? float_3nan_prop_s_cab : float_3nan_prop_s_abc; | ||
30 | + set_float_3nan_prop_rule(nan3_rule, &env->active_fpu.fp_status); | ||
31 | + | ||
32 | } | ||
33 | |||
34 | static inline void restore_fp_status(CPUMIPSState *env) | ||
35 | diff --git a/target/mips/msa.c b/target/mips/msa.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/target/mips/msa.c | ||
38 | +++ b/target/mips/msa.c | ||
39 | @@ -XXX,XX +XXX,XX @@ void msa_reset(CPUMIPSState *env) | ||
40 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, | ||
41 | &env->active_tc.msa_fp_status); | ||
42 | |||
43 | + set_float_3nan_prop_rule(float_3nan_prop_s_cab, | ||
44 | + &env->active_tc.msa_fp_status); | ||
45 | + | ||
46 | /* clear float_status exception flags */ | ||
47 | set_float_exception_flags(0, &env->active_tc.msa_fp_status); | ||
48 | |||
49 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
50 | index XXXXXXX..XXXXXXX 100644 | ||
51 | --- a/fpu/softfloat-specialize.c.inc | ||
52 | +++ b/fpu/softfloat-specialize.c.inc | ||
53 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
54 | } | ||
55 | |||
56 | if (rule == float_3nan_prop_none) { | ||
57 | -#if defined(TARGET_MIPS) | ||
58 | - if (snan_bit_is_one(status)) { | ||
59 | - rule = float_3nan_prop_s_abc; | ||
60 | - } else { | ||
61 | - rule = float_3nan_prop_s_cab; | ||
62 | - } | ||
63 | -#elif defined(TARGET_XTENSA) | ||
64 | +#if defined(TARGET_XTENSA) | ||
65 | if (status->use_first_nan) { | ||
66 | rule = float_3nan_prop_abc; | ||
67 | } else { | ||
68 | -- | ||
69 | 2.34.1 | diff view generated by jsdifflib |
1 | The M profile CPU's MPU has an awkward corner case which we | 1 | Set the Float3NaNPropRule explicitly for xtensa, and remove the |
---|---|---|---|
2 | would like to implement with a different MMU index. | 2 | ifdef from pickNaNMulAdd(). |
3 | |||
4 | We can avoid having to bump the number of MMU modes ARM | ||
5 | uses, because some of our existing MMU indexes are only | ||
6 | used by non-M-profile CPUs, so we can borrow one. | ||
7 | To avoid that getting too confusing, clean up the code | ||
8 | to try to keep the two meanings of the index separate. | ||
9 | |||
10 | Instead of ARMMMUIdx enum values being identical to core QEMU | ||
11 | MMU index values, they are now the core index values with some | ||
12 | high bits set. Any particular CPU always uses the same high | ||
13 | bits (so eventually A profile cores and M profile cores will | ||
14 | use different bits). New functions arm_to_core_mmu_idx() | ||
15 | and core_to_arm_mmu_idx() convert between the two. | ||
16 | |||
17 | In general core index values are stored in 'int' types, and | ||
18 | ARM values are stored in ARMMMUIdx types. | ||
19 | 3 | ||
20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
21 | Message-id: 1493122030-32191-3-git-send-email-peter.maydell@linaro.org | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20241202131347.498124-24-peter.maydell@linaro.org | ||
22 | --- | 7 | --- |
23 | target/arm/cpu.h | 71 ++++++++++++++++----- | 8 | target/xtensa/fpu_helper.c | 2 ++ |
24 | target/arm/translate.h | 2 +- | 9 | fpu/softfloat-specialize.c.inc | 8 -------- |
25 | target/arm/helper.c | 151 ++++++++++++++++++++++++--------------------- | 10 | 2 files changed, 2 insertions(+), 8 deletions(-) |
26 | target/arm/op_helper.c | 3 +- | ||
27 | target/arm/translate-a64.c | 18 ++++-- | ||
28 | target/arm/translate.c | 10 +-- | ||
29 | 6 files changed, 156 insertions(+), 99 deletions(-) | ||
30 | 11 | ||
31 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 12 | diff --git a/target/xtensa/fpu_helper.c b/target/xtensa/fpu_helper.c |
32 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/target/arm/cpu.h | 14 | --- a/target/xtensa/fpu_helper.c |
34 | +++ b/target/arm/cpu.h | 15 | +++ b/target/xtensa/fpu_helper.c |
35 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | 16 | @@ -XXX,XX +XXX,XX @@ void xtensa_use_first_nan(CPUXtensaState *env, bool use_first) |
36 | * for the accesses done as part of a stage 1 page table walk, rather than | 17 | set_use_first_nan(use_first, &env->fp_status); |
37 | * having to walk the stage 2 page table over and over.) | 18 | set_float_2nan_prop_rule(use_first ? float_2nan_prop_ab : float_2nan_prop_ba, |
38 | * | 19 | &env->fp_status); |
39 | + * The ARMMMUIdx and the mmu index value used by the core QEMU TLB code | 20 | + set_float_3nan_prop_rule(use_first ? float_3nan_prop_abc : float_3nan_prop_cba, |
40 | + * are not quite the same -- different CPU types (most notably M profile | 21 | + &env->fp_status); |
41 | + * vs A/R profile) would like to use MMU indexes with different semantics, | ||
42 | + * but since we don't ever need to use all of those in a single CPU we | ||
43 | + * can avoid setting NB_MMU_MODES to more than 8. The lower bits of | ||
44 | + * ARMMMUIdx are the core TLB mmu index, and the higher bits are always | ||
45 | + * the same for any particular CPU. | ||
46 | + * Variables of type ARMMUIdx are always full values, and the core | ||
47 | + * index values are in variables of type 'int'. | ||
48 | + * | ||
49 | * Our enumeration includes at the end some entries which are not "true" | ||
50 | * mmu_idx values in that they don't have corresponding TLBs and are only | ||
51 | * valid for doing slow path page table walks. | ||
52 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | ||
53 | * of the AT/ATS operations. | ||
54 | * The values used are carefully arranged to make mmu_idx => EL lookup easy. | ||
55 | */ | ||
56 | +#define ARM_MMU_IDX_A 0x10 /* A profile (and M profile, for the moment) */ | ||
57 | +#define ARM_MMU_IDX_NOTLB 0x20 /* does not have a TLB */ | ||
58 | + | ||
59 | +#define ARM_MMU_IDX_TYPE_MASK (~0x7) | ||
60 | +#define ARM_MMU_IDX_COREIDX_MASK 0x7 | ||
61 | + | ||
62 | typedef enum ARMMMUIdx { | ||
63 | - ARMMMUIdx_S12NSE0 = 0, | ||
64 | - ARMMMUIdx_S12NSE1 = 1, | ||
65 | - ARMMMUIdx_S1E2 = 2, | ||
66 | - ARMMMUIdx_S1E3 = 3, | ||
67 | - ARMMMUIdx_S1SE0 = 4, | ||
68 | - ARMMMUIdx_S1SE1 = 5, | ||
69 | - ARMMMUIdx_S2NS = 6, | ||
70 | + ARMMMUIdx_S12NSE0 = 0 | ARM_MMU_IDX_A, | ||
71 | + ARMMMUIdx_S12NSE1 = 1 | ARM_MMU_IDX_A, | ||
72 | + ARMMMUIdx_S1E2 = 2 | ARM_MMU_IDX_A, | ||
73 | + ARMMMUIdx_S1E3 = 3 | ARM_MMU_IDX_A, | ||
74 | + ARMMMUIdx_S1SE0 = 4 | ARM_MMU_IDX_A, | ||
75 | + ARMMMUIdx_S1SE1 = 5 | ARM_MMU_IDX_A, | ||
76 | + ARMMMUIdx_S2NS = 6 | ARM_MMU_IDX_A, | ||
77 | /* Indexes below here don't have TLBs and are used only for AT system | ||
78 | * instructions or for the first stage of an S12 page table walk. | ||
79 | */ | ||
80 | - ARMMMUIdx_S1NSE0 = 7, | ||
81 | - ARMMMUIdx_S1NSE1 = 8, | ||
82 | + ARMMMUIdx_S1NSE0 = 0 | ARM_MMU_IDX_NOTLB, | ||
83 | + ARMMMUIdx_S1NSE1 = 1 | ARM_MMU_IDX_NOTLB, | ||
84 | } ARMMMUIdx; | ||
85 | |||
86 | +/* Bit macros for the core-mmu-index values for each index, | ||
87 | + * for use when calling tlb_flush_by_mmuidx() and friends. | ||
88 | + */ | ||
89 | +typedef enum ARMMMUIdxBit { | ||
90 | + ARMMMUIdxBit_S12NSE0 = 1 << 0, | ||
91 | + ARMMMUIdxBit_S12NSE1 = 1 << 1, | ||
92 | + ARMMMUIdxBit_S1E2 = 1 << 2, | ||
93 | + ARMMMUIdxBit_S1E3 = 1 << 3, | ||
94 | + ARMMMUIdxBit_S1SE0 = 1 << 4, | ||
95 | + ARMMMUIdxBit_S1SE1 = 1 << 5, | ||
96 | + ARMMMUIdxBit_S2NS = 1 << 6, | ||
97 | +} ARMMMUIdxBit; | ||
98 | + | ||
99 | #define MMU_USER_IDX 0 | ||
100 | |||
101 | +static inline int arm_to_core_mmu_idx(ARMMMUIdx mmu_idx) | ||
102 | +{ | ||
103 | + return mmu_idx & ARM_MMU_IDX_COREIDX_MASK; | ||
104 | +} | ||
105 | + | ||
106 | +static inline ARMMMUIdx core_to_arm_mmu_idx(CPUARMState *env, int mmu_idx) | ||
107 | +{ | ||
108 | + return mmu_idx | ARM_MMU_IDX_A; | ||
109 | +} | ||
110 | + | ||
111 | /* Return the exception level we're running at if this is our mmu_idx */ | ||
112 | static inline int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx) | ||
113 | { | ||
114 | - assert(mmu_idx < ARMMMUIdx_S2NS); | ||
115 | - return mmu_idx & 3; | ||
116 | + switch (mmu_idx & ARM_MMU_IDX_TYPE_MASK) { | ||
117 | + case ARM_MMU_IDX_A: | ||
118 | + return mmu_idx & 3; | ||
119 | + default: | ||
120 | + g_assert_not_reached(); | ||
121 | + } | ||
122 | } | 22 | } |
123 | 23 | ||
124 | /* Determine the current mmu_idx to use for normal loads/stores */ | 24 | void HELPER(wur_fpu2k_fcr)(CPUXtensaState *env, uint32_t v) |
125 | @@ -XXX,XX +XXX,XX @@ static inline int cpu_mmu_index(CPUARMState *env, bool ifetch) | 25 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc |
126 | int el = arm_current_el(env); | 26 | index XXXXXXX..XXXXXXX 100644 |
127 | 27 | --- a/fpu/softfloat-specialize.c.inc | |
128 | if (el < 2 && arm_is_secure_below_el3(env)) { | 28 | +++ b/fpu/softfloat-specialize.c.inc |
129 | - return ARMMMUIdx_S1SE0 + el; | 29 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, |
130 | + return arm_to_core_mmu_idx(ARMMMUIdx_S1SE0 + el); | ||
131 | } | 30 | } |
132 | return el; | 31 | |
133 | } | 32 | if (rule == float_3nan_prop_none) { |
134 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t arm_regime_tbi1(CPUARMState *env, ARMMMUIdx mmu_idx) | 33 | -#if defined(TARGET_XTENSA) |
135 | static inline void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 34 | - if (status->use_first_nan) { |
136 | target_ulong *cs_base, uint32_t *flags) | 35 | - rule = float_3nan_prop_abc; |
137 | { | 36 | - } else { |
138 | - ARMMMUIdx mmu_idx = cpu_mmu_index(env, false); | 37 | - rule = float_3nan_prop_cba; |
139 | + ARMMMUIdx mmu_idx = core_to_arm_mmu_idx(env, cpu_mmu_index(env, false)); | 38 | - } |
140 | if (is_a64(env)) { | 39 | -#else |
141 | *pc = env->pc; | 40 | rule = float_3nan_prop_abc; |
142 | *flags = ARM_TBFLAG_AARCH64_STATE_MASK; | 41 | -#endif |
143 | @@ -XXX,XX +XXX,XX @@ static inline void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
144 | << ARM_TBFLAG_XSCALE_CPAR_SHIFT); | ||
145 | } | 42 | } |
146 | 43 | ||
147 | - *flags |= (mmu_idx << ARM_TBFLAG_MMUIDX_SHIFT); | 44 | assert(rule != float_3nan_prop_none); |
148 | + *flags |= (arm_to_core_mmu_idx(mmu_idx) << ARM_TBFLAG_MMUIDX_SHIFT); | ||
149 | |||
150 | /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine | ||
151 | * states defined in the ARM ARM for software singlestep: | ||
152 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
153 | index XXXXXXX..XXXXXXX 100644 | ||
154 | --- a/target/arm/translate.h | ||
155 | +++ b/target/arm/translate.h | ||
156 | @@ -XXX,XX +XXX,XX @@ static inline int arm_dc_feature(DisasContext *dc, int feature) | ||
157 | |||
158 | static inline int get_mem_index(DisasContext *s) | ||
159 | { | ||
160 | - return s->mmu_idx; | ||
161 | + return arm_to_core_mmu_idx(s->mmu_idx); | ||
162 | } | ||
163 | |||
164 | /* Function used to determine the target exception EL when otherwise not known | ||
165 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
166 | index XXXXXXX..XXXXXXX 100644 | ||
167 | --- a/target/arm/helper.c | ||
168 | +++ b/target/arm/helper.c | ||
169 | @@ -XXX,XX +XXX,XX @@ static void tlbiall_nsnh_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
170 | CPUState *cs = ENV_GET_CPU(env); | ||
171 | |||
172 | tlb_flush_by_mmuidx(cs, | ||
173 | - (1 << ARMMMUIdx_S12NSE1) | | ||
174 | - (1 << ARMMMUIdx_S12NSE0) | | ||
175 | - (1 << ARMMMUIdx_S2NS)); | ||
176 | + ARMMMUIdxBit_S12NSE1 | | ||
177 | + ARMMMUIdxBit_S12NSE0 | | ||
178 | + ARMMMUIdxBit_S2NS); | ||
179 | } | ||
180 | |||
181 | static void tlbiall_nsnh_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
182 | @@ -XXX,XX +XXX,XX @@ static void tlbiall_nsnh_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
183 | CPUState *cs = ENV_GET_CPU(env); | ||
184 | |||
185 | tlb_flush_by_mmuidx_all_cpus_synced(cs, | ||
186 | - (1 << ARMMMUIdx_S12NSE1) | | ||
187 | - (1 << ARMMMUIdx_S12NSE0) | | ||
188 | - (1 << ARMMMUIdx_S2NS)); | ||
189 | + ARMMMUIdxBit_S12NSE1 | | ||
190 | + ARMMMUIdxBit_S12NSE0 | | ||
191 | + ARMMMUIdxBit_S2NS); | ||
192 | } | ||
193 | |||
194 | static void tlbiipas2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
195 | @@ -XXX,XX +XXX,XX @@ static void tlbiipas2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
196 | |||
197 | pageaddr = sextract64(value << 12, 0, 40); | ||
198 | |||
199 | - tlb_flush_page_by_mmuidx(cs, pageaddr, (1 << ARMMMUIdx_S2NS)); | ||
200 | + tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_S2NS); | ||
201 | } | ||
202 | |||
203 | static void tlbiipas2_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
204 | @@ -XXX,XX +XXX,XX @@ static void tlbiipas2_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
205 | pageaddr = sextract64(value << 12, 0, 40); | ||
206 | |||
207 | tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
208 | - (1 << ARMMMUIdx_S2NS)); | ||
209 | + ARMMMUIdxBit_S2NS); | ||
210 | } | ||
211 | |||
212 | static void tlbiall_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
213 | @@ -XXX,XX +XXX,XX @@ static void tlbiall_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
214 | { | ||
215 | CPUState *cs = ENV_GET_CPU(env); | ||
216 | |||
217 | - tlb_flush_by_mmuidx(cs, (1 << ARMMMUIdx_S1E2)); | ||
218 | + tlb_flush_by_mmuidx(cs, ARMMMUIdxBit_S1E2); | ||
219 | } | ||
220 | |||
221 | static void tlbiall_hyp_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
222 | @@ -XXX,XX +XXX,XX @@ static void tlbiall_hyp_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
223 | { | ||
224 | CPUState *cs = ENV_GET_CPU(env); | ||
225 | |||
226 | - tlb_flush_by_mmuidx_all_cpus_synced(cs, (1 << ARMMMUIdx_S1E2)); | ||
227 | + tlb_flush_by_mmuidx_all_cpus_synced(cs, ARMMMUIdxBit_S1E2); | ||
228 | } | ||
229 | |||
230 | static void tlbimva_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
231 | @@ -XXX,XX +XXX,XX @@ static void tlbimva_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
232 | CPUState *cs = ENV_GET_CPU(env); | ||
233 | uint64_t pageaddr = value & ~MAKE_64BIT_MASK(0, 12); | ||
234 | |||
235 | - tlb_flush_page_by_mmuidx(cs, pageaddr, (1 << ARMMMUIdx_S1E2)); | ||
236 | + tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_S1E2); | ||
237 | } | ||
238 | |||
239 | static void tlbimva_hyp_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
240 | @@ -XXX,XX +XXX,XX @@ static void tlbimva_hyp_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
241 | uint64_t pageaddr = value & ~MAKE_64BIT_MASK(0, 12); | ||
242 | |||
243 | tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
244 | - (1 << ARMMMUIdx_S1E2)); | ||
245 | + ARMMMUIdxBit_S1E2); | ||
246 | } | ||
247 | |||
248 | static const ARMCPRegInfo cp_reginfo[] = { | ||
249 | @@ -XXX,XX +XXX,XX @@ static void vttbr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
250 | /* Accesses to VTTBR may change the VMID so we must flush the TLB. */ | ||
251 | if (raw_read(env, ri) != value) { | ||
252 | tlb_flush_by_mmuidx(cs, | ||
253 | - (1 << ARMMMUIdx_S12NSE1) | | ||
254 | - (1 << ARMMMUIdx_S12NSE0) | | ||
255 | - (1 << ARMMMUIdx_S2NS)); | ||
256 | + ARMMMUIdxBit_S12NSE1 | | ||
257 | + ARMMMUIdxBit_S12NSE0 | | ||
258 | + ARMMMUIdxBit_S2NS); | ||
259 | raw_write(env, ri, value); | ||
260 | } | ||
261 | } | ||
262 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vmalle1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
263 | |||
264 | if (arm_is_secure_below_el3(env)) { | ||
265 | tlb_flush_by_mmuidx(cs, | ||
266 | - (1 << ARMMMUIdx_S1SE1) | | ||
267 | - (1 << ARMMMUIdx_S1SE0)); | ||
268 | + ARMMMUIdxBit_S1SE1 | | ||
269 | + ARMMMUIdxBit_S1SE0); | ||
270 | } else { | ||
271 | tlb_flush_by_mmuidx(cs, | ||
272 | - (1 << ARMMMUIdx_S12NSE1) | | ||
273 | - (1 << ARMMMUIdx_S12NSE0)); | ||
274 | + ARMMMUIdxBit_S12NSE1 | | ||
275 | + ARMMMUIdxBit_S12NSE0); | ||
276 | } | ||
277 | } | ||
278 | |||
279 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vmalle1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
280 | |||
281 | if (sec) { | ||
282 | tlb_flush_by_mmuidx_all_cpus_synced(cs, | ||
283 | - (1 << ARMMMUIdx_S1SE1) | | ||
284 | - (1 << ARMMMUIdx_S1SE0)); | ||
285 | + ARMMMUIdxBit_S1SE1 | | ||
286 | + ARMMMUIdxBit_S1SE0); | ||
287 | } else { | ||
288 | tlb_flush_by_mmuidx_all_cpus_synced(cs, | ||
289 | - (1 << ARMMMUIdx_S12NSE1) | | ||
290 | - (1 << ARMMMUIdx_S12NSE0)); | ||
291 | + ARMMMUIdxBit_S12NSE1 | | ||
292 | + ARMMMUIdxBit_S12NSE0); | ||
293 | } | ||
294 | } | ||
295 | |||
296 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
297 | |||
298 | if (arm_is_secure_below_el3(env)) { | ||
299 | tlb_flush_by_mmuidx(cs, | ||
300 | - (1 << ARMMMUIdx_S1SE1) | | ||
301 | - (1 << ARMMMUIdx_S1SE0)); | ||
302 | + ARMMMUIdxBit_S1SE1 | | ||
303 | + ARMMMUIdxBit_S1SE0); | ||
304 | } else { | ||
305 | if (arm_feature(env, ARM_FEATURE_EL2)) { | ||
306 | tlb_flush_by_mmuidx(cs, | ||
307 | - (1 << ARMMMUIdx_S12NSE1) | | ||
308 | - (1 << ARMMMUIdx_S12NSE0) | | ||
309 | - (1 << ARMMMUIdx_S2NS)); | ||
310 | + ARMMMUIdxBit_S12NSE1 | | ||
311 | + ARMMMUIdxBit_S12NSE0 | | ||
312 | + ARMMMUIdxBit_S2NS); | ||
313 | } else { | ||
314 | tlb_flush_by_mmuidx(cs, | ||
315 | - (1 << ARMMMUIdx_S12NSE1) | | ||
316 | - (1 << ARMMMUIdx_S12NSE0)); | ||
317 | + ARMMMUIdxBit_S12NSE1 | | ||
318 | + ARMMMUIdxBit_S12NSE0); | ||
319 | } | ||
320 | } | ||
321 | } | ||
322 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
323 | ARMCPU *cpu = arm_env_get_cpu(env); | ||
324 | CPUState *cs = CPU(cpu); | ||
325 | |||
326 | - tlb_flush_by_mmuidx(cs, (1 << ARMMMUIdx_S1E2)); | ||
327 | + tlb_flush_by_mmuidx(cs, ARMMMUIdxBit_S1E2); | ||
328 | } | ||
329 | |||
330 | static void tlbi_aa64_alle3_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
331 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle3_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
332 | ARMCPU *cpu = arm_env_get_cpu(env); | ||
333 | CPUState *cs = CPU(cpu); | ||
334 | |||
335 | - tlb_flush_by_mmuidx(cs, (1 << ARMMMUIdx_S1E3)); | ||
336 | + tlb_flush_by_mmuidx(cs, ARMMMUIdxBit_S1E3); | ||
337 | } | ||
338 | |||
339 | static void tlbi_aa64_alle1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
340 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
341 | |||
342 | if (sec) { | ||
343 | tlb_flush_by_mmuidx_all_cpus_synced(cs, | ||
344 | - (1 << ARMMMUIdx_S1SE1) | | ||
345 | - (1 << ARMMMUIdx_S1SE0)); | ||
346 | + ARMMMUIdxBit_S1SE1 | | ||
347 | + ARMMMUIdxBit_S1SE0); | ||
348 | } else if (has_el2) { | ||
349 | tlb_flush_by_mmuidx_all_cpus_synced(cs, | ||
350 | - (1 << ARMMMUIdx_S12NSE1) | | ||
351 | - (1 << ARMMMUIdx_S12NSE0) | | ||
352 | - (1 << ARMMMUIdx_S2NS)); | ||
353 | + ARMMMUIdxBit_S12NSE1 | | ||
354 | + ARMMMUIdxBit_S12NSE0 | | ||
355 | + ARMMMUIdxBit_S2NS); | ||
356 | } else { | ||
357 | tlb_flush_by_mmuidx_all_cpus_synced(cs, | ||
358 | - (1 << ARMMMUIdx_S12NSE1) | | ||
359 | - (1 << ARMMMUIdx_S12NSE0)); | ||
360 | + ARMMMUIdxBit_S12NSE1 | | ||
361 | + ARMMMUIdxBit_S12NSE0); | ||
362 | } | ||
363 | } | ||
364 | |||
365 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle2is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
366 | { | ||
367 | CPUState *cs = ENV_GET_CPU(env); | ||
368 | |||
369 | - tlb_flush_by_mmuidx_all_cpus_synced(cs, (1 << ARMMMUIdx_S1E2)); | ||
370 | + tlb_flush_by_mmuidx_all_cpus_synced(cs, ARMMMUIdxBit_S1E2); | ||
371 | } | ||
372 | |||
373 | static void tlbi_aa64_alle3is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
374 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle3is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
375 | { | ||
376 | CPUState *cs = ENV_GET_CPU(env); | ||
377 | |||
378 | - tlb_flush_by_mmuidx_all_cpus_synced(cs, (1 << ARMMMUIdx_S1E3)); | ||
379 | + tlb_flush_by_mmuidx_all_cpus_synced(cs, ARMMMUIdxBit_S1E3); | ||
380 | } | ||
381 | |||
382 | static void tlbi_aa64_vae1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
383 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
384 | |||
385 | if (arm_is_secure_below_el3(env)) { | ||
386 | tlb_flush_page_by_mmuidx(cs, pageaddr, | ||
387 | - (1 << ARMMMUIdx_S1SE1) | | ||
388 | - (1 << ARMMMUIdx_S1SE0)); | ||
389 | + ARMMMUIdxBit_S1SE1 | | ||
390 | + ARMMMUIdxBit_S1SE0); | ||
391 | } else { | ||
392 | tlb_flush_page_by_mmuidx(cs, pageaddr, | ||
393 | - (1 << ARMMMUIdx_S12NSE1) | | ||
394 | - (1 << ARMMMUIdx_S12NSE0)); | ||
395 | + ARMMMUIdxBit_S12NSE1 | | ||
396 | + ARMMMUIdxBit_S12NSE0); | ||
397 | } | ||
398 | } | ||
399 | |||
400 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
401 | CPUState *cs = CPU(cpu); | ||
402 | uint64_t pageaddr = sextract64(value << 12, 0, 56); | ||
403 | |||
404 | - tlb_flush_page_by_mmuidx(cs, pageaddr, (1 << ARMMMUIdx_S1E2)); | ||
405 | + tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_S1E2); | ||
406 | } | ||
407 | |||
408 | static void tlbi_aa64_vae3_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
409 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae3_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
410 | CPUState *cs = CPU(cpu); | ||
411 | uint64_t pageaddr = sextract64(value << 12, 0, 56); | ||
412 | |||
413 | - tlb_flush_page_by_mmuidx(cs, pageaddr, (1 << ARMMMUIdx_S1E3)); | ||
414 | + tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_S1E3); | ||
415 | } | ||
416 | |||
417 | static void tlbi_aa64_vae1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
418 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
419 | |||
420 | if (sec) { | ||
421 | tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
422 | - (1 << ARMMMUIdx_S1SE1) | | ||
423 | - (1 << ARMMMUIdx_S1SE0)); | ||
424 | + ARMMMUIdxBit_S1SE1 | | ||
425 | + ARMMMUIdxBit_S1SE0); | ||
426 | } else { | ||
427 | tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
428 | - (1 << ARMMMUIdx_S12NSE1) | | ||
429 | - (1 << ARMMMUIdx_S12NSE0)); | ||
430 | + ARMMMUIdxBit_S12NSE1 | | ||
431 | + ARMMMUIdxBit_S12NSE0); | ||
432 | } | ||
433 | } | ||
434 | |||
435 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae2is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
436 | uint64_t pageaddr = sextract64(value << 12, 0, 56); | ||
437 | |||
438 | tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
439 | - (1 << ARMMMUIdx_S1E2)); | ||
440 | + ARMMMUIdxBit_S1E2); | ||
441 | } | ||
442 | |||
443 | static void tlbi_aa64_vae3is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
444 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae3is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
445 | uint64_t pageaddr = sextract64(value << 12, 0, 56); | ||
446 | |||
447 | tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
448 | - (1 << ARMMMUIdx_S1E3)); | ||
449 | + ARMMMUIdxBit_S1E3); | ||
450 | } | ||
451 | |||
452 | static void tlbi_aa64_ipas2e1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
453 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_ipas2e1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
454 | |||
455 | pageaddr = sextract64(value << 12, 0, 48); | ||
456 | |||
457 | - tlb_flush_page_by_mmuidx(cs, pageaddr, (1 << ARMMMUIdx_S2NS)); | ||
458 | + tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_S2NS); | ||
459 | } | ||
460 | |||
461 | static void tlbi_aa64_ipas2e1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
462 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_ipas2e1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
463 | pageaddr = sextract64(value << 12, 0, 48); | ||
464 | |||
465 | tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
466 | - (1 << ARMMMUIdx_S2NS)); | ||
467 | + ARMMMUIdxBit_S2NS); | ||
468 | } | ||
469 | |||
470 | static CPAccessResult aa64_zva_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
471 | @@ -XXX,XX +XXX,XX @@ static inline TCR *regime_tcr(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
472 | return &env->cp15.tcr_el[regime_el(env, mmu_idx)]; | ||
473 | } | ||
474 | |||
475 | +/* Convert a possible stage1+2 MMU index into the appropriate | ||
476 | + * stage 1 MMU index | ||
477 | + */ | ||
478 | +static inline ARMMMUIdx stage_1_mmu_idx(ARMMMUIdx mmu_idx) | ||
479 | +{ | ||
480 | + if (mmu_idx == ARMMMUIdx_S12NSE0 || mmu_idx == ARMMMUIdx_S12NSE1) { | ||
481 | + mmu_idx += (ARMMMUIdx_S1NSE0 - ARMMMUIdx_S12NSE0); | ||
482 | + } | ||
483 | + return mmu_idx; | ||
484 | +} | ||
485 | + | ||
486 | /* Returns TBI0 value for current regime el */ | ||
487 | uint32_t arm_regime_tbi0(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
488 | { | ||
489 | @@ -XXX,XX +XXX,XX @@ uint32_t arm_regime_tbi0(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
490 | uint32_t el; | ||
491 | |||
492 | /* For EL0 and EL1, TBI is controlled by stage 1's TCR, so convert | ||
493 | - * a stage 1+2 mmu index into the appropriate stage 1 mmu index. | ||
494 | - */ | ||
495 | - if (mmu_idx == ARMMMUIdx_S12NSE0 || mmu_idx == ARMMMUIdx_S12NSE1) { | ||
496 | - mmu_idx += ARMMMUIdx_S1NSE0; | ||
497 | - } | ||
498 | + * a stage 1+2 mmu index into the appropriate stage 1 mmu index. | ||
499 | + */ | ||
500 | + mmu_idx = stage_1_mmu_idx(mmu_idx); | ||
501 | |||
502 | tcr = regime_tcr(env, mmu_idx); | ||
503 | el = regime_el(env, mmu_idx); | ||
504 | @@ -XXX,XX +XXX,XX @@ uint32_t arm_regime_tbi1(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
505 | uint32_t el; | ||
506 | |||
507 | /* For EL0 and EL1, TBI is controlled by stage 1's TCR, so convert | ||
508 | - * a stage 1+2 mmu index into the appropriate stage 1 mmu index. | ||
509 | - */ | ||
510 | - if (mmu_idx == ARMMMUIdx_S12NSE0 || mmu_idx == ARMMMUIdx_S12NSE1) { | ||
511 | - mmu_idx += ARMMMUIdx_S1NSE0; | ||
512 | - } | ||
513 | + * a stage 1+2 mmu index into the appropriate stage 1 mmu index. | ||
514 | + */ | ||
515 | + mmu_idx = stage_1_mmu_idx(mmu_idx); | ||
516 | |||
517 | tcr = regime_tcr(env, mmu_idx); | ||
518 | el = regime_el(env, mmu_idx); | ||
519 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_using_lpae_format(CPUARMState *env, | ||
520 | * on whether the long or short descriptor format is in use. */ | ||
521 | bool arm_s1_regime_using_lpae_format(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
522 | { | ||
523 | - if (mmu_idx == ARMMMUIdx_S12NSE0 || mmu_idx == ARMMMUIdx_S12NSE1) { | ||
524 | - mmu_idx += ARMMMUIdx_S1NSE0; | ||
525 | - } | ||
526 | + mmu_idx = stage_1_mmu_idx(mmu_idx); | ||
527 | |||
528 | return regime_using_lpae_format(env, mmu_idx); | ||
529 | } | ||
530 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
531 | int ret; | ||
532 | |||
533 | ret = get_phys_addr(env, address, access_type, | ||
534 | - mmu_idx + ARMMMUIdx_S1NSE0, &ipa, attrs, | ||
535 | + stage_1_mmu_idx(mmu_idx), &ipa, attrs, | ||
536 | prot, page_size, fsr, fi); | ||
537 | |||
538 | /* If S1 fails or S2 is disabled, return early. */ | ||
539 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
540 | /* | ||
541 | * For non-EL2 CPUs a stage1+stage2 translation is just stage 1. | ||
542 | */ | ||
543 | - mmu_idx += ARMMMUIdx_S1NSE0; | ||
544 | + mmu_idx = stage_1_mmu_idx(mmu_idx); | ||
545 | } | ||
546 | } | ||
547 | |||
548 | @@ -XXX,XX +XXX,XX @@ bool arm_tlb_fill(CPUState *cs, vaddr address, | ||
549 | int ret; | ||
550 | MemTxAttrs attrs = {}; | ||
551 | |||
552 | - ret = get_phys_addr(env, address, access_type, mmu_idx, &phys_addr, | ||
553 | + ret = get_phys_addr(env, address, access_type, | ||
554 | + core_to_arm_mmu_idx(env, mmu_idx), &phys_addr, | ||
555 | &attrs, &prot, &page_size, fsr, fi); | ||
556 | if (!ret) { | ||
557 | /* Map a single [sub]page. */ | ||
558 | @@ -XXX,XX +XXX,XX @@ hwaddr arm_cpu_get_phys_page_attrs_debug(CPUState *cs, vaddr addr, | ||
559 | bool ret; | ||
560 | uint32_t fsr; | ||
561 | ARMMMUFaultInfo fi = {}; | ||
562 | + ARMMMUIdx mmu_idx = core_to_arm_mmu_idx(env, cpu_mmu_index(env, false)); | ||
563 | |||
564 | *attrs = (MemTxAttrs) {}; | ||
565 | |||
566 | - ret = get_phys_addr(env, addr, 0, cpu_mmu_index(env, false), &phys_addr, | ||
567 | + ret = get_phys_addr(env, addr, 0, mmu_idx, &phys_addr, | ||
568 | attrs, &prot, &page_size, &fsr, &fi); | ||
569 | |||
570 | if (ret) { | ||
571 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
572 | index XXXXXXX..XXXXXXX 100644 | ||
573 | --- a/target/arm/op_helper.c | ||
574 | +++ b/target/arm/op_helper.c | ||
575 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr, | ||
576 | int target_el; | ||
577 | bool same_el; | ||
578 | uint32_t syn; | ||
579 | + ARMMMUIdx arm_mmu_idx = core_to_arm_mmu_idx(env, mmu_idx); | ||
580 | |||
581 | if (retaddr) { | ||
582 | /* now we have a real cpu fault */ | ||
583 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr, | ||
584 | /* the DFSR for an alignment fault depends on whether we're using | ||
585 | * the LPAE long descriptor format, or the short descriptor format | ||
586 | */ | ||
587 | - if (arm_s1_regime_using_lpae_format(env, mmu_idx)) { | ||
588 | + if (arm_s1_regime_using_lpae_format(env, arm_mmu_idx)) { | ||
589 | env->exception.fsr = (1 << 9) | 0x21; | ||
590 | } else { | ||
591 | env->exception.fsr = 0x1; | ||
592 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
593 | index XXXXXXX..XXXXXXX 100644 | ||
594 | --- a/target/arm/translate-a64.c | ||
595 | +++ b/target/arm/translate-a64.c | ||
596 | @@ -XXX,XX +XXX,XX @@ void a64_translate_init(void) | ||
597 | offsetof(CPUARMState, exclusive_high), "exclusive_high"); | ||
598 | } | ||
599 | |||
600 | -static inline ARMMMUIdx get_a64_user_mem_index(DisasContext *s) | ||
601 | +static inline int get_a64_user_mem_index(DisasContext *s) | ||
602 | { | ||
603 | - /* Return the mmu_idx to use for A64 "unprivileged load/store" insns: | ||
604 | + /* Return the core mmu_idx to use for A64 "unprivileged load/store" insns: | ||
605 | * if EL1, access as if EL0; otherwise access at current EL | ||
606 | */ | ||
607 | + ARMMMUIdx useridx; | ||
608 | + | ||
609 | switch (s->mmu_idx) { | ||
610 | case ARMMMUIdx_S12NSE1: | ||
611 | - return ARMMMUIdx_S12NSE0; | ||
612 | + useridx = ARMMMUIdx_S12NSE0; | ||
613 | + break; | ||
614 | case ARMMMUIdx_S1SE1: | ||
615 | - return ARMMMUIdx_S1SE0; | ||
616 | + useridx = ARMMMUIdx_S1SE0; | ||
617 | + break; | ||
618 | case ARMMMUIdx_S2NS: | ||
619 | g_assert_not_reached(); | ||
620 | default: | ||
621 | - return s->mmu_idx; | ||
622 | + useridx = s->mmu_idx; | ||
623 | + break; | ||
624 | } | ||
625 | + return arm_to_core_mmu_idx(useridx); | ||
626 | } | ||
627 | |||
628 | void aarch64_cpu_dump_state(CPUState *cs, FILE *f, | ||
629 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code_a64(ARMCPU *cpu, TranslationBlock *tb) | ||
630 | dc->be_data = ARM_TBFLAG_BE_DATA(tb->flags) ? MO_BE : MO_LE; | ||
631 | dc->condexec_mask = 0; | ||
632 | dc->condexec_cond = 0; | ||
633 | - dc->mmu_idx = ARM_TBFLAG_MMUIDX(tb->flags); | ||
634 | + dc->mmu_idx = core_to_arm_mmu_idx(env, ARM_TBFLAG_MMUIDX(tb->flags)); | ||
635 | dc->tbi0 = ARM_TBFLAG_TBI0(tb->flags); | ||
636 | dc->tbi1 = ARM_TBFLAG_TBI1(tb->flags); | ||
637 | dc->current_el = arm_mmu_idx_to_el(dc->mmu_idx); | ||
638 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
639 | index XXXXXXX..XXXXXXX 100644 | ||
640 | --- a/target/arm/translate.c | ||
641 | +++ b/target/arm/translate.c | ||
642 | @@ -XXX,XX +XXX,XX @@ static void disas_set_da_iss(DisasContext *s, TCGMemOp memop, ISSInfo issinfo) | ||
643 | disas_set_insn_syndrome(s, syn); | ||
644 | } | ||
645 | |||
646 | -static inline ARMMMUIdx get_a32_user_mem_index(DisasContext *s) | ||
647 | +static inline int get_a32_user_mem_index(DisasContext *s) | ||
648 | { | ||
649 | - /* Return the mmu_idx to use for A32/T32 "unprivileged load/store" | ||
650 | + /* Return the core mmu_idx to use for A32/T32 "unprivileged load/store" | ||
651 | * insns: | ||
652 | * if PL2, UNPREDICTABLE (we choose to implement as if PL0) | ||
653 | * otherwise, access as if at PL0. | ||
654 | @@ -XXX,XX +XXX,XX @@ static inline ARMMMUIdx get_a32_user_mem_index(DisasContext *s) | ||
655 | case ARMMMUIdx_S1E2: /* this one is UNPREDICTABLE */ | ||
656 | case ARMMMUIdx_S12NSE0: | ||
657 | case ARMMMUIdx_S12NSE1: | ||
658 | - return ARMMMUIdx_S12NSE0; | ||
659 | + return arm_to_core_mmu_idx(ARMMMUIdx_S12NSE0); | ||
660 | case ARMMMUIdx_S1E3: | ||
661 | case ARMMMUIdx_S1SE0: | ||
662 | case ARMMMUIdx_S1SE1: | ||
663 | - return ARMMMUIdx_S1SE0; | ||
664 | + return arm_to_core_mmu_idx(ARMMMUIdx_S1SE0); | ||
665 | case ARMMMUIdx_S2NS: | ||
666 | default: | ||
667 | g_assert_not_reached(); | ||
668 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb) | ||
669 | dc->be_data = ARM_TBFLAG_BE_DATA(tb->flags) ? MO_BE : MO_LE; | ||
670 | dc->condexec_mask = (ARM_TBFLAG_CONDEXEC(tb->flags) & 0xf) << 1; | ||
671 | dc->condexec_cond = ARM_TBFLAG_CONDEXEC(tb->flags) >> 4; | ||
672 | - dc->mmu_idx = ARM_TBFLAG_MMUIDX(tb->flags); | ||
673 | + dc->mmu_idx = core_to_arm_mmu_idx(env, ARM_TBFLAG_MMUIDX(tb->flags)); | ||
674 | dc->current_el = arm_mmu_idx_to_el(dc->mmu_idx); | ||
675 | #if !defined(CONFIG_USER_ONLY) | ||
676 | dc->user = (dc->current_el == 0); | ||
677 | -- | 45 | -- |
678 | 2.7.4 | 46 | 2.34.1 |
679 | |||
680 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the Float3NaNPropRule explicitly for i386. We had no | ||
2 | i386-specific behaviour in the old ifdef ladder, so we were using the | ||
3 | default "prefer a then b then c" fallback; this is actually the | ||
4 | correct per-the-spec handling for i386. | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20241202131347.498124-25-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/i386/tcg/fpu_helper.c | 1 + | ||
11 | 1 file changed, 1 insertion(+) | ||
12 | |||
13 | diff --git a/target/i386/tcg/fpu_helper.c b/target/i386/tcg/fpu_helper.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/i386/tcg/fpu_helper.c | ||
16 | +++ b/target/i386/tcg/fpu_helper.c | ||
17 | @@ -XXX,XX +XXX,XX @@ void cpu_init_fp_statuses(CPUX86State *env) | ||
18 | * there are multiple input NaNs they are selected in the order a, b, c. | ||
19 | */ | ||
20 | set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->sse_status); | ||
21 | + set_float_3nan_prop_rule(float_3nan_prop_abc, &env->sse_status); | ||
22 | } | ||
23 | |||
24 | static inline uint8_t save_exception_flags(CPUX86State *env) | ||
25 | -- | ||
26 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the Float3NaNPropRule explicitly for HPPA, and remove the | ||
2 | ifdef from pickNaNMulAdd(). | ||
1 | 3 | ||
4 | HPPA is the only target that was using the default branch of the | ||
5 | ifdef ladder (other targets either do not use muladd or set | ||
6 | default_nan_mode), so we can remove the ifdef fallback entirely now | ||
7 | (allowing the "rule not set" case to fall into the default of the | ||
8 | switch statement and assert). | ||
9 | |||
10 | We add a TODO note that the HPPA rule is probably wrong; this is | ||
11 | not a behavioural change for this refactoring. | ||
12 | |||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20241202131347.498124-26-peter.maydell@linaro.org | ||
16 | --- | ||
17 | target/hppa/fpu_helper.c | 8 ++++++++ | ||
18 | fpu/softfloat-specialize.c.inc | 4 ---- | ||
19 | 2 files changed, 8 insertions(+), 4 deletions(-) | ||
20 | |||
21 | diff --git a/target/hppa/fpu_helper.c b/target/hppa/fpu_helper.c | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/target/hppa/fpu_helper.c | ||
24 | +++ b/target/hppa/fpu_helper.c | ||
25 | @@ -XXX,XX +XXX,XX @@ void HELPER(loaded_fr0)(CPUHPPAState *env) | ||
26 | * HPPA does note implement a CPU reset method at all... | ||
27 | */ | ||
28 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, &env->fp_status); | ||
29 | + /* | ||
30 | + * TODO: The HPPA architecture reference only documents its NaN | ||
31 | + * propagation rule for 2-operand operations. Testing on real hardware | ||
32 | + * might be necessary to confirm whether this order for muladd is correct. | ||
33 | + * Not preferring the SNaN is almost certainly incorrect as it diverges | ||
34 | + * from the documented rules for 2-operand operations. | ||
35 | + */ | ||
36 | + set_float_3nan_prop_rule(float_3nan_prop_abc, &env->fp_status); | ||
37 | /* For inf * 0 + NaN, return the input NaN */ | ||
38 | set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status); | ||
39 | } | ||
40 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/fpu/softfloat-specialize.c.inc | ||
43 | +++ b/fpu/softfloat-specialize.c.inc | ||
44 | @@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
45 | } | ||
46 | } | ||
47 | |||
48 | - if (rule == float_3nan_prop_none) { | ||
49 | - rule = float_3nan_prop_abc; | ||
50 | - } | ||
51 | - | ||
52 | assert(rule != float_3nan_prop_none); | ||
53 | if (have_snan && (rule & R_3NAN_SNAN_MASK)) { | ||
54 | /* We have at least one SNaN input and should prefer it */ | ||
55 | -- | ||
56 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The use_first_nan field in float_status was an xtensa-specific way to | ||
2 | select at runtime from two different NaN propagation rules. Now that | ||
3 | xtensa is using the target-agnostic NaN propagation rule selection | ||
4 | that we've just added, we can remove use_first_nan, because there is | ||
5 | no longer any code that reads it. | ||
1 | 6 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20241202131347.498124-27-peter.maydell@linaro.org | ||
10 | --- | ||
11 | include/fpu/softfloat-helpers.h | 5 ----- | ||
12 | include/fpu/softfloat-types.h | 1 - | ||
13 | target/xtensa/fpu_helper.c | 1 - | ||
14 | 3 files changed, 7 deletions(-) | ||
15 | |||
16 | diff --git a/include/fpu/softfloat-helpers.h b/include/fpu/softfloat-helpers.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/include/fpu/softfloat-helpers.h | ||
19 | +++ b/include/fpu/softfloat-helpers.h | ||
20 | @@ -XXX,XX +XXX,XX @@ static inline void set_snan_bit_is_one(bool val, float_status *status) | ||
21 | status->snan_bit_is_one = val; | ||
22 | } | ||
23 | |||
24 | -static inline void set_use_first_nan(bool val, float_status *status) | ||
25 | -{ | ||
26 | - status->use_first_nan = val; | ||
27 | -} | ||
28 | - | ||
29 | static inline void set_no_signaling_nans(bool val, float_status *status) | ||
30 | { | ||
31 | status->no_signaling_nans = val; | ||
32 | diff --git a/include/fpu/softfloat-types.h b/include/fpu/softfloat-types.h | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/include/fpu/softfloat-types.h | ||
35 | +++ b/include/fpu/softfloat-types.h | ||
36 | @@ -XXX,XX +XXX,XX @@ typedef struct float_status { | ||
37 | * softfloat-specialize.inc.c) | ||
38 | */ | ||
39 | bool snan_bit_is_one; | ||
40 | - bool use_first_nan; | ||
41 | bool no_signaling_nans; | ||
42 | /* should overflowed results subtract re_bias to its exponent? */ | ||
43 | bool rebias_overflow; | ||
44 | diff --git a/target/xtensa/fpu_helper.c b/target/xtensa/fpu_helper.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/target/xtensa/fpu_helper.c | ||
47 | +++ b/target/xtensa/fpu_helper.c | ||
48 | @@ -XXX,XX +XXX,XX @@ static const struct { | ||
49 | |||
50 | void xtensa_use_first_nan(CPUXtensaState *env, bool use_first) | ||
51 | { | ||
52 | - set_use_first_nan(use_first, &env->fp_status); | ||
53 | set_float_2nan_prop_rule(use_first ? float_2nan_prop_ab : float_2nan_prop_ba, | ||
54 | &env->fp_status); | ||
55 | set_float_3nan_prop_rule(use_first ? float_3nan_prop_abc : float_3nan_prop_cba, | ||
56 | -- | ||
57 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Currently m68k_cpu_reset_hold() calls floatx80_default_nan(NULL) | ||
2 | to get the NaN bit pattern to reset the FPU registers. This | ||
3 | works because it happens that our implementation of | ||
4 | floatx80_default_nan() doesn't actually look at the float_status | ||
5 | pointer except for TARGET_MIPS. However, this isn't guaranteed, | ||
6 | and to be able to remove the ifdef in floatx80_default_nan() | ||
7 | we're going to need a real float_status here. | ||
1 | 8 | ||
9 | Rearrange m68k_cpu_reset_hold() so that we initialize env->fp_status | ||
10 | earlier, and thus can pass it to floatx80_default_nan(). | ||
11 | |||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20241202131347.498124-28-peter.maydell@linaro.org | ||
15 | --- | ||
16 | target/m68k/cpu.c | 12 +++++++----- | ||
17 | 1 file changed, 7 insertions(+), 5 deletions(-) | ||
18 | |||
19 | diff --git a/target/m68k/cpu.c b/target/m68k/cpu.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/m68k/cpu.c | ||
22 | +++ b/target/m68k/cpu.c | ||
23 | @@ -XXX,XX +XXX,XX @@ static void m68k_cpu_reset_hold(Object *obj, ResetType type) | ||
24 | CPUState *cs = CPU(obj); | ||
25 | M68kCPUClass *mcc = M68K_CPU_GET_CLASS(obj); | ||
26 | CPUM68KState *env = cpu_env(cs); | ||
27 | - floatx80 nan = floatx80_default_nan(NULL); | ||
28 | + floatx80 nan; | ||
29 | int i; | ||
30 | |||
31 | if (mcc->parent_phases.hold) { | ||
32 | @@ -XXX,XX +XXX,XX @@ static void m68k_cpu_reset_hold(Object *obj, ResetType type) | ||
33 | #else | ||
34 | cpu_m68k_set_sr(env, SR_S | SR_I); | ||
35 | #endif | ||
36 | - for (i = 0; i < 8; i++) { | ||
37 | - env->fregs[i].d = nan; | ||
38 | - } | ||
39 | - cpu_m68k_set_fpcr(env, 0); | ||
40 | /* | ||
41 | * M68000 FAMILY PROGRAMMER'S REFERENCE MANUAL | ||
42 | * 3.4 FLOATING-POINT INSTRUCTION DETAILS | ||
43 | @@ -XXX,XX +XXX,XX @@ static void m68k_cpu_reset_hold(Object *obj, ResetType type) | ||
44 | * preceding paragraph for nonsignaling NaNs. | ||
45 | */ | ||
46 | set_float_2nan_prop_rule(float_2nan_prop_ab, &env->fp_status); | ||
47 | + | ||
48 | + nan = floatx80_default_nan(&env->fp_status); | ||
49 | + for (i = 0; i < 8; i++) { | ||
50 | + env->fregs[i].d = nan; | ||
51 | + } | ||
52 | + cpu_m68k_set_fpcr(env, 0); | ||
53 | env->fpsr = 0; | ||
54 | |||
55 | /* TODO: We should set PC from the interrupt vector. */ | ||
56 | -- | ||
57 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | We create our 128-bit default NaN by calling parts64_default_nan() | ||
2 | and then adjusting the result. We can do the same trick for creating | ||
3 | the floatx80 default NaN, which lets us drop a target ifdef. | ||
1 | 4 | ||
5 | floatx80 is used only by: | ||
6 | i386 | ||
7 | m68k | ||
8 | arm nwfpe old floating-point emulation emulation support | ||
9 | (which is essentially dead, especially the parts involving floatx80) | ||
10 | PPC (only in the xsrqpxp instruction, which just rounds an input | ||
11 | value by converting to floatx80 and back, so will never generate | ||
12 | the default NaN) | ||
13 | |||
14 | The floatx80 default NaN as currently implemented is: | ||
15 | m68k: sign = 0, exp = 1...1, int = 1, frac = 1....1 | ||
16 | i386: sign = 1, exp = 1...1, int = 1, frac = 10...0 | ||
17 | |||
18 | These are the same as the parts64_default_nan for these architectures. | ||
19 | |||
20 | This is technically a possible behaviour change for arm linux-user | ||
21 | nwfpe emulation emulation, because the default NaN will now have the | ||
22 | sign bit clear. But we were already generating a different floatx80 | ||
23 | default NaN from the real kernel emulation we are supposedly | ||
24 | following, which appears to use an all-bits-1 value: | ||
25 | https://elixir.bootlin.com/linux/v6.12/source/arch/arm/nwfpe/softfloat-specialize#L267 | ||
26 | |||
27 | This won't affect the only "real" use of the nwfpe emulation, which | ||
28 | is ancient binaries that used it as part of the old floating point | ||
29 | calling convention; that only uses loads and stores of 32 and 64 bit | ||
30 | floats, not any of the floatx80 behaviour the original hardware had. | ||
31 | We also get the nwfpe float64 default NaN value wrong: | ||
32 | https://elixir.bootlin.com/linux/v6.12/source/arch/arm/nwfpe/softfloat-specialize#L166 | ||
33 | so if we ever cared about this obscure corner the right fix would be | ||
34 | to correct that so nwfpe used its own default-NaN setting rather | ||
35 | than the Arm VFP one. | ||
36 | |||
37 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
38 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
39 | Message-id: 20241202131347.498124-29-peter.maydell@linaro.org | ||
40 | --- | ||
41 | fpu/softfloat-specialize.c.inc | 20 ++++++++++---------- | ||
42 | 1 file changed, 10 insertions(+), 10 deletions(-) | ||
43 | |||
44 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/fpu/softfloat-specialize.c.inc | ||
47 | +++ b/fpu/softfloat-specialize.c.inc | ||
48 | @@ -XXX,XX +XXX,XX @@ static void parts128_silence_nan(FloatParts128 *p, float_status *status) | ||
49 | floatx80 floatx80_default_nan(float_status *status) | ||
50 | { | ||
51 | floatx80 r; | ||
52 | + /* | ||
53 | + * Extrapolate from the choices made by parts64_default_nan to fill | ||
54 | + * in the floatx80 format. We assume that floatx80's explicit | ||
55 | + * integer bit is always set (this is true for i386 and m68k, | ||
56 | + * which are the only real users of this format). | ||
57 | + */ | ||
58 | + FloatParts64 p64; | ||
59 | + parts64_default_nan(&p64, status); | ||
60 | |||
61 | - /* None of the targets that have snan_bit_is_one use floatx80. */ | ||
62 | - assert(!snan_bit_is_one(status)); | ||
63 | -#if defined(TARGET_M68K) | ||
64 | - r.low = UINT64_C(0xFFFFFFFFFFFFFFFF); | ||
65 | - r.high = 0x7FFF; | ||
66 | -#else | ||
67 | - /* X86 */ | ||
68 | - r.low = UINT64_C(0xC000000000000000); | ||
69 | - r.high = 0xFFFF; | ||
70 | -#endif | ||
71 | + r.high = 0x7FFF | (p64.sign << 15); | ||
72 | + r.low = (1ULL << DECOMPOSED_BINARY_POINT) | p64.frac; | ||
73 | return r; | ||
74 | } | ||
75 | |||
76 | -- | ||
77 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | In target/loongarch's helper_fclass_s() and helper_fclass_d() we pass | ||
2 | a zero-initialized float_status struct to float32_is_quiet_nan() and | ||
3 | float64_is_quiet_nan(), with the cryptic comment "for | ||
4 | snan_bit_is_one". | ||
1 | 5 | ||
6 | This pattern appears to have been copied from target/riscv, where it | ||
7 | is used because the functions there do not have ready access to the | ||
8 | CPU state struct. The comment presumably refers to the fact that the | ||
9 | main reason the is_quiet_nan() functions want the float_state is | ||
10 | because they want to know about the snan_bit_is_one config. | ||
11 | |||
12 | In the loongarch helpers, though, we have the CPU state struct | ||
13 | to hand. Use the usual env->fp_status here. This avoids our needing | ||
14 | to track that we need to update the initializer of the local | ||
15 | float_status structs when the core softfloat code adds new | ||
16 | options for targets to configure their behaviour. | ||
17 | |||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
20 | Message-id: 20241202131347.498124-30-peter.maydell@linaro.org | ||
21 | --- | ||
22 | target/loongarch/tcg/fpu_helper.c | 6 ++---- | ||
23 | 1 file changed, 2 insertions(+), 4 deletions(-) | ||
24 | |||
25 | diff --git a/target/loongarch/tcg/fpu_helper.c b/target/loongarch/tcg/fpu_helper.c | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/target/loongarch/tcg/fpu_helper.c | ||
28 | +++ b/target/loongarch/tcg/fpu_helper.c | ||
29 | @@ -XXX,XX +XXX,XX @@ uint64_t helper_fclass_s(CPULoongArchState *env, uint64_t fj) | ||
30 | } else if (float32_is_zero_or_denormal(f)) { | ||
31 | return sign ? 1 << 4 : 1 << 8; | ||
32 | } else if (float32_is_any_nan(f)) { | ||
33 | - float_status s = { }; /* for snan_bit_is_one */ | ||
34 | - return float32_is_quiet_nan(f, &s) ? 1 << 1 : 1 << 0; | ||
35 | + return float32_is_quiet_nan(f, &env->fp_status) ? 1 << 1 : 1 << 0; | ||
36 | } else { | ||
37 | return sign ? 1 << 3 : 1 << 7; | ||
38 | } | ||
39 | @@ -XXX,XX +XXX,XX @@ uint64_t helper_fclass_d(CPULoongArchState *env, uint64_t fj) | ||
40 | } else if (float64_is_zero_or_denormal(f)) { | ||
41 | return sign ? 1 << 4 : 1 << 8; | ||
42 | } else if (float64_is_any_nan(f)) { | ||
43 | - float_status s = { }; /* for snan_bit_is_one */ | ||
44 | - return float64_is_quiet_nan(f, &s) ? 1 << 1 : 1 << 0; | ||
45 | + return float64_is_quiet_nan(f, &env->fp_status) ? 1 << 1 : 1 << 0; | ||
46 | } else { | ||
47 | return sign ? 1 << 3 : 1 << 7; | ||
48 | } | ||
49 | -- | ||
50 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | In the frem helper, we have a local float_status because we want to | ||
2 | execute the floatx80_div() with a custom rounding mode. Instead of | ||
3 | zero-initializing the local float_status and then having to set it up | ||
4 | with the m68k standard behaviour (including the NaN propagation rule | ||
5 | and copying the rounding precision from env->fp_status), initialize | ||
6 | it as a complete copy of env->fp_status. This will avoid our having | ||
7 | to add new code in this function for every new config knob we add | ||
8 | to fp_status. | ||
1 | 9 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20241202131347.498124-31-peter.maydell@linaro.org | ||
13 | --- | ||
14 | target/m68k/fpu_helper.c | 6 ++---- | ||
15 | 1 file changed, 2 insertions(+), 4 deletions(-) | ||
16 | |||
17 | diff --git a/target/m68k/fpu_helper.c b/target/m68k/fpu_helper.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/m68k/fpu_helper.c | ||
20 | +++ b/target/m68k/fpu_helper.c | ||
21 | @@ -XXX,XX +XXX,XX @@ void HELPER(frem)(CPUM68KState *env, FPReg *res, FPReg *val0, FPReg *val1) | ||
22 | |||
23 | fp_rem = floatx80_rem(val1->d, val0->d, &env->fp_status); | ||
24 | if (!floatx80_is_any_nan(fp_rem)) { | ||
25 | - float_status fp_status = { }; | ||
26 | + /* Use local temporary fp_status to set different rounding mode */ | ||
27 | + float_status fp_status = env->fp_status; | ||
28 | uint32_t quotient; | ||
29 | int sign; | ||
30 | |||
31 | /* Calculate quotient directly using round to nearest mode */ | ||
32 | - set_float_2nan_prop_rule(float_2nan_prop_ab, &fp_status); | ||
33 | set_float_rounding_mode(float_round_nearest_even, &fp_status); | ||
34 | - set_floatx80_rounding_precision( | ||
35 | - get_floatx80_rounding_precision(&env->fp_status), &fp_status); | ||
36 | fp_quot.d = floatx80_div(val1->d, val0->d, &fp_status); | ||
37 | |||
38 | sign = extractFloatx80Sign(fp_quot.d); | ||
39 | -- | ||
40 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | In cf_fpu_gdb_get_reg() and cf_fpu_gdb_set_reg() we do the conversion | ||
2 | from float64 to floatx80 using a scratch float_status, because we | ||
3 | don't want the conversion to affect the CPU's floating point exception | ||
4 | status. Currently we use a zero-initialized float_status. This will | ||
5 | get steadily more awkward as we add config knobs to float_status | ||
6 | that the target must initialize. Avoid having to add any of that | ||
7 | configuration here by instead initializing our local float_status | ||
8 | from the env->fp_status. | ||
1 | 9 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20241202131347.498124-32-peter.maydell@linaro.org | ||
13 | --- | ||
14 | target/m68k/helper.c | 6 ++++-- | ||
15 | 1 file changed, 4 insertions(+), 2 deletions(-) | ||
16 | |||
17 | diff --git a/target/m68k/helper.c b/target/m68k/helper.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/m68k/helper.c | ||
20 | +++ b/target/m68k/helper.c | ||
21 | @@ -XXX,XX +XXX,XX @@ static int cf_fpu_gdb_get_reg(CPUState *cs, GByteArray *mem_buf, int n) | ||
22 | CPUM68KState *env = &cpu->env; | ||
23 | |||
24 | if (n < 8) { | ||
25 | - float_status s = {}; | ||
26 | + /* Use scratch float_status so any exceptions don't change CPU state */ | ||
27 | + float_status s = env->fp_status; | ||
28 | return gdb_get_reg64(mem_buf, floatx80_to_float64(env->fregs[n].d, &s)); | ||
29 | } | ||
30 | switch (n) { | ||
31 | @@ -XXX,XX +XXX,XX @@ static int cf_fpu_gdb_set_reg(CPUState *cs, uint8_t *mem_buf, int n) | ||
32 | CPUM68KState *env = &cpu->env; | ||
33 | |||
34 | if (n < 8) { | ||
35 | - float_status s = {}; | ||
36 | + /* Use scratch float_status so any exceptions don't change CPU state */ | ||
37 | + float_status s = env->fp_status; | ||
38 | env->fregs[n].d = float64_to_floatx80(ldq_be_p(mem_buf), &s); | ||
39 | return 8; | ||
40 | } | ||
41 | -- | ||
42 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | In the helper functions flcmps and flcmpd we use a scratch float_status | ||
2 | so that we don't change the CPU state if the comparison raises any | ||
3 | floating point exception flags. Instead of zero-initializing this | ||
4 | scratch float_status, initialize it as a copy of env->fp_status. This | ||
5 | avoids the need to explicitly initialize settings like the NaN | ||
6 | propagation rule or others we might add to softfloat in future. | ||
1 | 7 | ||
8 | To do this we need to pass the CPU env pointer in to the helper. | ||
9 | |||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20241202131347.498124-33-peter.maydell@linaro.org | ||
13 | --- | ||
14 | target/sparc/helper.h | 4 ++-- | ||
15 | target/sparc/fop_helper.c | 8 ++++---- | ||
16 | target/sparc/translate.c | 4 ++-- | ||
17 | 3 files changed, 8 insertions(+), 8 deletions(-) | ||
18 | |||
19 | diff --git a/target/sparc/helper.h b/target/sparc/helper.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/sparc/helper.h | ||
22 | +++ b/target/sparc/helper.h | ||
23 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(fcmpd, TCG_CALL_NO_WG, i32, env, f64, f64) | ||
24 | DEF_HELPER_FLAGS_3(fcmped, TCG_CALL_NO_WG, i32, env, f64, f64) | ||
25 | DEF_HELPER_FLAGS_3(fcmpq, TCG_CALL_NO_WG, i32, env, i128, i128) | ||
26 | DEF_HELPER_FLAGS_3(fcmpeq, TCG_CALL_NO_WG, i32, env, i128, i128) | ||
27 | -DEF_HELPER_FLAGS_2(flcmps, TCG_CALL_NO_RWG_SE, i32, f32, f32) | ||
28 | -DEF_HELPER_FLAGS_2(flcmpd, TCG_CALL_NO_RWG_SE, i32, f64, f64) | ||
29 | +DEF_HELPER_FLAGS_3(flcmps, TCG_CALL_NO_RWG_SE, i32, env, f32, f32) | ||
30 | +DEF_HELPER_FLAGS_3(flcmpd, TCG_CALL_NO_RWG_SE, i32, env, f64, f64) | ||
31 | DEF_HELPER_2(raise_exception, noreturn, env, int) | ||
32 | |||
33 | DEF_HELPER_FLAGS_3(faddd, TCG_CALL_NO_WG, f64, env, f64, f64) | ||
34 | diff --git a/target/sparc/fop_helper.c b/target/sparc/fop_helper.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/sparc/fop_helper.c | ||
37 | +++ b/target/sparc/fop_helper.c | ||
38 | @@ -XXX,XX +XXX,XX @@ uint32_t helper_fcmpeq(CPUSPARCState *env, Int128 src1, Int128 src2) | ||
39 | return finish_fcmp(env, r, GETPC()); | ||
40 | } | ||
41 | |||
42 | -uint32_t helper_flcmps(float32 src1, float32 src2) | ||
43 | +uint32_t helper_flcmps(CPUSPARCState *env, float32 src1, float32 src2) | ||
44 | { | ||
45 | /* | ||
46 | * FLCMP never raises an exception nor modifies any FSR fields. | ||
47 | * Perform the comparison with a dummy fp environment. | ||
48 | */ | ||
49 | - float_status discard = { }; | ||
50 | + float_status discard = env->fp_status; | ||
51 | FloatRelation r; | ||
52 | |||
53 | set_float_2nan_prop_rule(float_2nan_prop_s_ba, &discard); | ||
54 | @@ -XXX,XX +XXX,XX @@ uint32_t helper_flcmps(float32 src1, float32 src2) | ||
55 | g_assert_not_reached(); | ||
56 | } | ||
57 | |||
58 | -uint32_t helper_flcmpd(float64 src1, float64 src2) | ||
59 | +uint32_t helper_flcmpd(CPUSPARCState *env, float64 src1, float64 src2) | ||
60 | { | ||
61 | - float_status discard = { }; | ||
62 | + float_status discard = env->fp_status; | ||
63 | FloatRelation r; | ||
64 | |||
65 | set_float_2nan_prop_rule(float_2nan_prop_s_ba, &discard); | ||
66 | diff --git a/target/sparc/translate.c b/target/sparc/translate.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/target/sparc/translate.c | ||
69 | +++ b/target/sparc/translate.c | ||
70 | @@ -XXX,XX +XXX,XX @@ static bool trans_FLCMPs(DisasContext *dc, arg_FLCMPs *a) | ||
71 | |||
72 | src1 = gen_load_fpr_F(dc, a->rs1); | ||
73 | src2 = gen_load_fpr_F(dc, a->rs2); | ||
74 | - gen_helper_flcmps(cpu_fcc[a->cc], src1, src2); | ||
75 | + gen_helper_flcmps(cpu_fcc[a->cc], tcg_env, src1, src2); | ||
76 | return advance_pc(dc); | ||
77 | } | ||
78 | |||
79 | @@ -XXX,XX +XXX,XX @@ static bool trans_FLCMPd(DisasContext *dc, arg_FLCMPd *a) | ||
80 | |||
81 | src1 = gen_load_fpr_D(dc, a->rs1); | ||
82 | src2 = gen_load_fpr_D(dc, a->rs2); | ||
83 | - gen_helper_flcmpd(cpu_fcc[a->cc], src1, src2); | ||
84 | + gen_helper_flcmpd(cpu_fcc[a->cc], tcg_env, src1, src2); | ||
85 | return advance_pc(dc); | ||
86 | } | ||
87 | |||
88 | -- | ||
89 | 2.34.1 | diff view generated by jsdifflib |
1 | Now that we enforce both: | 1 | In the helper_compute_fprf functions, we pass a dummy float_status |
---|---|---|---|
2 | * pmsav7_dregion == 0 implies has_mpu == false | 2 | in to the is_signaling_nan() function. This is unnecessary, because |
3 | * PMSA with has_mpu == false means SCTLR.M cannot be set | 3 | we have convenient access to the CPU env pointer here and that |
4 | we can remove a check on pmsav7_dregion from get_phys_addr_pmsav7(), | 4 | is already set up with the correct values for the snan_bit_is_one |
5 | because we can only reach this code path if the MPU is enabled | 5 | and no_signaling_nans config settings. is_signaling_nan() doesn't |
6 | (and so region_translation_disabled() returned false). | 6 | ever update the fp_status with any exception flags, so there is |
7 | no reason not to use env->fp_status here. | ||
8 | |||
9 | Use env->fp_status instead of the dummy fp_status. | ||
7 | 10 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Message-id: 1493122030-32191-8-git-send-email-peter.maydell@linaro.org | 13 | Message-id: 20241202131347.498124-34-peter.maydell@linaro.org |
11 | --- | 14 | --- |
12 | target/arm/helper.c | 3 +-- | 15 | target/ppc/fpu_helper.c | 3 +-- |
13 | 1 file changed, 1 insertion(+), 2 deletions(-) | 16 | 1 file changed, 1 insertion(+), 2 deletions(-) |
14 | 17 | ||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 18 | diff --git a/target/ppc/fpu_helper.c b/target/ppc/fpu_helper.c |
16 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.c | 20 | --- a/target/ppc/fpu_helper.c |
18 | +++ b/target/arm/helper.c | 21 | +++ b/target/ppc/fpu_helper.c |
19 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | 22 | @@ -XXX,XX +XXX,XX @@ void helper_compute_fprf_##tp(CPUPPCState *env, tp arg) \ |
20 | } | 23 | } else if (tp##_is_infinity(arg)) { \ |
21 | 24 | fprf = neg ? 0x09 << FPSCR_FPRF : 0x05 << FPSCR_FPRF; \ | |
22 | if (n == -1) { /* no hits */ | 25 | } else { \ |
23 | - if (cpu->pmsav7_dregion && | 26 | - float_status dummy = { }; /* snan_bit_is_one = 0 */ \ |
24 | - (is_user || !(regime_sctlr(env, mmu_idx) & SCTLR_BR))) { | 27 | - if (tp##_is_signaling_nan(arg, &dummy)) { \ |
25 | + if (is_user || !(regime_sctlr(env, mmu_idx) & SCTLR_BR)) { | 28 | + if (tp##_is_signaling_nan(arg, &env->fp_status)) { \ |
26 | /* background fault */ | 29 | fprf = 0x00 << FPSCR_FPRF; \ |
27 | *fsr = 0; | 30 | } else { \ |
28 | return true; | 31 | fprf = 0x11 << FPSCR_FPRF; \ |
29 | -- | 32 | -- |
30 | 2.7.4 | 33 | 2.34.1 |
31 | |||
32 | diff view generated by jsdifflib |
1 | From: Michael Davidsaver <mdavidsaver@gmail.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add support for the M profile default memory map which is used | 3 | Now that float_status has a bunch of fp parameters, |
4 | if the MPU is not present or disabled. | 4 | it is easier to copy an existing structure than create |
5 | one from scratch. Begin by copying the structure that | ||
6 | corresponds to the FPSR and make only the adjustments | ||
7 | required for BFloat16 semantics. | ||
5 | 8 | ||
6 | The main differences in behaviour from implementing this | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | correctly are that we set the PAGE_EXEC attribute on | 10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | the right regions of memory, such that device regions | 11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | are not executable. | 12 | Message-id: 20241203203949.483774-2-richard.henderson@linaro.org |
10 | |||
11 | Signed-off-by: Michael Davidsaver <mdavidsaver@gmail.com> | ||
12 | Message-id: 1493122030-32191-10-git-send-email-peter.maydell@linaro.org | ||
13 | [PMM: rephrased comment and commit message; don't mark | ||
14 | the flash memory region as not-writable; list all | ||
15 | the cases in the default map explicitly rather than | ||
16 | using a 'default' case for the non-executable regions] | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 14 | --- |
19 | target/arm/helper.c | 41 ++++++++++++++++++++++++++++++++--------- | 15 | target/arm/tcg/vec_helper.c | 20 +++++++------------- |
20 | 1 file changed, 32 insertions(+), 9 deletions(-) | 16 | 1 file changed, 7 insertions(+), 13 deletions(-) |
21 | 17 | ||
22 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 18 | diff --git a/target/arm/tcg/vec_helper.c b/target/arm/tcg/vec_helper.c |
23 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/arm/helper.c | 20 | --- a/target/arm/tcg/vec_helper.c |
25 | +++ b/target/arm/helper.c | 21 | +++ b/target/arm/tcg/vec_helper.c |
26 | @@ -XXX,XX +XXX,XX @@ static inline void get_phys_addr_pmsav7_default(CPUARMState *env, | 22 | @@ -XXX,XX +XXX,XX @@ bool is_ebf(CPUARMState *env, float_status *statusp, float_status *oddstatusp) |
27 | ARMMMUIdx mmu_idx, | 23 | * no effect on AArch32 instructions. |
28 | int32_t address, int *prot) | 24 | */ |
29 | { | 25 | bool ebf = is_a64(env) && env->vfp.fpcr & FPCR_EBF; |
30 | - *prot = PAGE_READ | PAGE_WRITE; | 26 | - *statusp = (float_status){ |
31 | - switch (address) { | 27 | - .tininess_before_rounding = float_tininess_before_rounding, |
32 | - case 0xF0000000 ... 0xFFFFFFFF: | 28 | - .float_rounding_mode = float_round_to_odd_inf, |
33 | - if (regime_sctlr(env, mmu_idx) & SCTLR_V) { /* hivecs execing is ok */ | 29 | - .flush_to_zero = true, |
34 | + if (!arm_feature(env, ARM_FEATURE_M)) { | 30 | - .flush_inputs_to_zero = true, |
35 | + *prot = PAGE_READ | PAGE_WRITE; | 31 | - .default_nan_mode = true, |
36 | + switch (address) { | 32 | - }; |
37 | + case 0xF0000000 ... 0xFFFFFFFF: | 33 | + |
38 | + if (regime_sctlr(env, mmu_idx) & SCTLR_V) { | 34 | + *statusp = env->vfp.fp_status; |
39 | + /* hivecs execing is ok */ | 35 | + set_default_nan_mode(true, statusp); |
40 | + *prot |= PAGE_EXEC; | 36 | |
41 | + } | 37 | if (ebf) { |
42 | + break; | 38 | - float_status *fpst = &env->vfp.fp_status; |
43 | + case 0x00000000 ... 0x7FFFFFFF: | 39 | - set_flush_to_zero(get_flush_to_zero(fpst), statusp); |
44 | *prot |= PAGE_EXEC; | 40 | - set_flush_inputs_to_zero(get_flush_inputs_to_zero(fpst), statusp); |
45 | + break; | 41 | - set_float_rounding_mode(get_float_rounding_mode(fpst), statusp); |
46 | + } | 42 | - |
43 | /* EBF=1 needs to do a step with round-to-odd semantics */ | ||
44 | *oddstatusp = *statusp; | ||
45 | set_float_rounding_mode(float_round_to_odd, oddstatusp); | ||
47 | + } else { | 46 | + } else { |
48 | + /* Default system address map for M profile cores. | 47 | + set_flush_to_zero(true, statusp); |
49 | + * The architecture specifies which regions are execute-never; | 48 | + set_flush_inputs_to_zero(true, statusp); |
50 | + * at the MPU level no other checks are defined. | 49 | + set_float_rounding_mode(float_round_to_odd_inf, statusp); |
51 | + */ | ||
52 | + switch (address) { | ||
53 | + case 0x00000000 ... 0x1fffffff: /* ROM */ | ||
54 | + case 0x20000000 ... 0x3fffffff: /* SRAM */ | ||
55 | + case 0x60000000 ... 0x7fffffff: /* RAM */ | ||
56 | + case 0x80000000 ... 0x9fffffff: /* RAM */ | ||
57 | + *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; | ||
58 | + break; | ||
59 | + case 0x40000000 ... 0x5fffffff: /* Peripheral */ | ||
60 | + case 0xa0000000 ... 0xbfffffff: /* Device */ | ||
61 | + case 0xc0000000 ... 0xdfffffff: /* Device */ | ||
62 | + case 0xe0000000 ... 0xffffffff: /* System */ | ||
63 | + *prot = PAGE_READ | PAGE_WRITE; | ||
64 | + break; | ||
65 | + default: | ||
66 | + g_assert_not_reached(); | ||
67 | } | ||
68 | - break; | ||
69 | - case 0x00000000 ... 0x7FFFFFFF: | ||
70 | - *prot |= PAGE_EXEC; | ||
71 | - break; | ||
72 | } | 50 | } |
73 | - | 51 | - |
52 | return ebf; | ||
74 | } | 53 | } |
75 | 54 | ||
76 | static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | ||
77 | -- | 55 | -- |
78 | 2.7.4 | 56 | 2.34.1 |
79 | 57 | ||
80 | 58 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | Currently we hardcode the default NaN value in parts64_default_nan() |
---|---|---|---|
2 | using a compile-time ifdef ladder. This is awkward for two cases: | ||
3 | * for single-QEMU-binary we can't hard-code target-specifics like this | ||
4 | * for Arm FEAT_AFP the default NaN value depends on FPCR.AH | ||
5 | (specifically the sign bit is different) | ||
2 | 6 | ||
3 | Let's add an RTC to the palmetto BMC and a LM75 temperature sensor to | 7 | Add a field to float_status to specify the default NaN value; fall |
4 | the AST2500 EVB to start with. | 8 | back to the old ifdef behaviour if these are not set. |
5 | 9 | ||
6 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 10 | The default NaN value is specified by setting a uint8_t to a |
7 | Message-id: 1494827476-1487-5-git-send-email-clg@kaod.org | 11 | pattern corresponding to the sign and upper fraction parts of |
12 | the NaN; the lower bits of the fraction are set from bit 0 of | ||
13 | the pattern. | ||
14 | |||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
17 | Message-id: 20241202131347.498124-35-peter.maydell@linaro.org | ||
10 | --- | 18 | --- |
11 | hw/arm/aspeed.c | 27 +++++++++++++++++++++++++++ | 19 | include/fpu/softfloat-helpers.h | 11 +++++++ |
12 | 1 file changed, 27 insertions(+) | 20 | include/fpu/softfloat-types.h | 10 ++++++ |
21 | fpu/softfloat-specialize.c.inc | 55 ++++++++++++++++++++------------- | ||
22 | 3 files changed, 54 insertions(+), 22 deletions(-) | ||
13 | 23 | ||
14 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | 24 | diff --git a/include/fpu/softfloat-helpers.h b/include/fpu/softfloat-helpers.h |
15 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/aspeed.c | 26 | --- a/include/fpu/softfloat-helpers.h |
17 | +++ b/hw/arm/aspeed.c | 27 | +++ b/include/fpu/softfloat-helpers.h |
18 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedBoardConfig { | 28 | @@ -XXX,XX +XXX,XX @@ static inline void set_float_infzeronan_rule(FloatInfZeroNaNRule rule, |
19 | const char *fmc_model; | 29 | status->float_infzeronan_rule = rule; |
20 | const char *spi_model; | ||
21 | uint32_t num_cs; | ||
22 | + void (*i2c_init)(AspeedBoardState *bmc); | ||
23 | } AspeedBoardConfig; | ||
24 | |||
25 | enum { | ||
26 | @@ -XXX,XX +XXX,XX @@ enum { | ||
27 | SCU_AST2500_HW_STRAP_ACPI_ENABLE | \ | ||
28 | SCU_HW_STRAP_SPI_MODE(SCU_HW_STRAP_SPI_MASTER)) | ||
29 | |||
30 | +static void palmetto_bmc_i2c_init(AspeedBoardState *bmc); | ||
31 | +static void ast2500_evb_i2c_init(AspeedBoardState *bmc); | ||
32 | + | ||
33 | static const AspeedBoardConfig aspeed_boards[] = { | ||
34 | [PALMETTO_BMC] = { | ||
35 | .soc_name = "ast2400-a1", | ||
36 | @@ -XXX,XX +XXX,XX @@ static const AspeedBoardConfig aspeed_boards[] = { | ||
37 | .fmc_model = "n25q256a", | ||
38 | .spi_model = "mx25l25635e", | ||
39 | .num_cs = 1, | ||
40 | + .i2c_init = palmetto_bmc_i2c_init, | ||
41 | }, | ||
42 | [AST2500_EVB] = { | ||
43 | .soc_name = "ast2500-a1", | ||
44 | @@ -XXX,XX +XXX,XX @@ static const AspeedBoardConfig aspeed_boards[] = { | ||
45 | .fmc_model = "n25q256a", | ||
46 | .spi_model = "mx25l25635e", | ||
47 | .num_cs = 1, | ||
48 | + .i2c_init = ast2500_evb_i2c_init, | ||
49 | }, | ||
50 | [ROMULUS_BMC] = { | ||
51 | .soc_name = "ast2500-a1", | ||
52 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine, | ||
53 | aspeed_board_binfo.ram_size = ram_size; | ||
54 | aspeed_board_binfo.loader_start = sc->info->sdram_base; | ||
55 | |||
56 | + if (cfg->i2c_init) { | ||
57 | + cfg->i2c_init(bmc); | ||
58 | + } | ||
59 | + | ||
60 | arm_load_kernel(ARM_CPU(first_cpu), &aspeed_board_binfo); | ||
61 | } | 30 | } |
62 | 31 | ||
63 | +static void palmetto_bmc_i2c_init(AspeedBoardState *bmc) | 32 | +static inline void set_float_default_nan_pattern(uint8_t dnan_pattern, |
33 | + float_status *status) | ||
64 | +{ | 34 | +{ |
65 | + AspeedSoCState *soc = &bmc->soc; | 35 | + status->default_nan_pattern = dnan_pattern; |
66 | + | ||
67 | + /* The palmetto platform expects a ds3231 RTC but a ds1338 is | ||
68 | + * enough to provide basic RTC features. Alarms will be missing */ | ||
69 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 0), "ds1338", 0x68); | ||
70 | +} | 36 | +} |
71 | + | 37 | + |
72 | static void palmetto_bmc_init(MachineState *machine) | 38 | static inline void set_flush_to_zero(bool val, float_status *status) |
73 | { | 39 | { |
74 | aspeed_board_init(machine, &aspeed_boards[PALMETTO_BMC]); | 40 | status->flush_to_zero = val; |
75 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo palmetto_bmc_type = { | 41 | @@ -XXX,XX +XXX,XX @@ static inline FloatInfZeroNaNRule get_float_infzeronan_rule(float_status *status |
76 | .class_init = palmetto_bmc_class_init, | 42 | return status->float_infzeronan_rule; |
77 | }; | 43 | } |
78 | 44 | ||
79 | +static void ast2500_evb_i2c_init(AspeedBoardState *bmc) | 45 | +static inline uint8_t get_float_default_nan_pattern(float_status *status) |
80 | +{ | 46 | +{ |
81 | + AspeedSoCState *soc = &bmc->soc; | 47 | + return status->default_nan_pattern; |
82 | + | ||
83 | + /* The AST2500 EVB expects a LM75 but a TMP105 is compatible */ | ||
84 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 7), "tmp105", 0x4d); | ||
85 | +} | 48 | +} |
86 | + | 49 | + |
87 | static void ast2500_evb_init(MachineState *machine) | 50 | static inline bool get_flush_to_zero(float_status *status) |
88 | { | 51 | { |
89 | aspeed_board_init(machine, &aspeed_boards[AST2500_EVB]); | 52 | return status->flush_to_zero; |
53 | diff --git a/include/fpu/softfloat-types.h b/include/fpu/softfloat-types.h | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/include/fpu/softfloat-types.h | ||
56 | +++ b/include/fpu/softfloat-types.h | ||
57 | @@ -XXX,XX +XXX,XX @@ typedef struct float_status { | ||
58 | /* should denormalised inputs go to zero and set the input_denormal flag? */ | ||
59 | bool flush_inputs_to_zero; | ||
60 | bool default_nan_mode; | ||
61 | + /* | ||
62 | + * The pattern to use for the default NaN. Here the high bit specifies | ||
63 | + * the default NaN's sign bit, and bits 6..0 specify the high bits of the | ||
64 | + * fractional part. The low bits of the fractional part are copies of bit 0. | ||
65 | + * The exponent of the default NaN is (as for any NaN) always all 1s. | ||
66 | + * Note that a value of 0 here is not a valid NaN. The target must set | ||
67 | + * this to the correct non-zero value, or we will assert when trying to | ||
68 | + * create a default NaN. | ||
69 | + */ | ||
70 | + uint8_t default_nan_pattern; | ||
71 | /* | ||
72 | * The flags below are not used on all specializations and may | ||
73 | * constant fold away (see snan_bit_is_one()/no_signalling_nans() in | ||
74 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
75 | index XXXXXXX..XXXXXXX 100644 | ||
76 | --- a/fpu/softfloat-specialize.c.inc | ||
77 | +++ b/fpu/softfloat-specialize.c.inc | ||
78 | @@ -XXX,XX +XXX,XX @@ static void parts64_default_nan(FloatParts64 *p, float_status *status) | ||
79 | { | ||
80 | bool sign = 0; | ||
81 | uint64_t frac; | ||
82 | + uint8_t dnan_pattern = status->default_nan_pattern; | ||
83 | |||
84 | + if (dnan_pattern == 0) { | ||
85 | #if defined(TARGET_SPARC) || defined(TARGET_M68K) | ||
86 | - /* !snan_bit_is_one, set all bits */ | ||
87 | - frac = (1ULL << DECOMPOSED_BINARY_POINT) - 1; | ||
88 | -#elif defined(TARGET_I386) || defined(TARGET_X86_64) \ | ||
89 | + /* Sign bit clear, all frac bits set */ | ||
90 | + dnan_pattern = 0b01111111; | ||
91 | +#elif defined(TARGET_I386) || defined(TARGET_X86_64) \ | ||
92 | || defined(TARGET_MICROBLAZE) | ||
93 | - /* !snan_bit_is_one, set sign and msb */ | ||
94 | - frac = 1ULL << (DECOMPOSED_BINARY_POINT - 1); | ||
95 | - sign = 1; | ||
96 | + /* Sign bit set, most significant frac bit set */ | ||
97 | + dnan_pattern = 0b11000000; | ||
98 | #elif defined(TARGET_HPPA) | ||
99 | - /* snan_bit_is_one, set msb-1. */ | ||
100 | - frac = 1ULL << (DECOMPOSED_BINARY_POINT - 2); | ||
101 | + /* Sign bit clear, msb-1 frac bit set */ | ||
102 | + dnan_pattern = 0b00100000; | ||
103 | #elif defined(TARGET_HEXAGON) | ||
104 | - sign = 1; | ||
105 | - frac = ~0ULL; | ||
106 | + /* Sign bit set, all frac bits set. */ | ||
107 | + dnan_pattern = 0b11111111; | ||
108 | #else | ||
109 | - /* | ||
110 | - * This case is true for Alpha, ARM, MIPS, OpenRISC, PPC, RISC-V, | ||
111 | - * S390, SH4, TriCore, and Xtensa. Our other supported targets | ||
112 | - * do not have floating-point. | ||
113 | - */ | ||
114 | - if (snan_bit_is_one(status)) { | ||
115 | - /* set all bits other than msb */ | ||
116 | - frac = (1ULL << (DECOMPOSED_BINARY_POINT - 1)) - 1; | ||
117 | - } else { | ||
118 | - /* set msb */ | ||
119 | - frac = 1ULL << (DECOMPOSED_BINARY_POINT - 1); | ||
120 | - } | ||
121 | + /* | ||
122 | + * This case is true for Alpha, ARM, MIPS, OpenRISC, PPC, RISC-V, | ||
123 | + * S390, SH4, TriCore, and Xtensa. Our other supported targets | ||
124 | + * do not have floating-point. | ||
125 | + */ | ||
126 | + if (snan_bit_is_one(status)) { | ||
127 | + /* sign bit clear, set all frac bits other than msb */ | ||
128 | + dnan_pattern = 0b00111111; | ||
129 | + } else { | ||
130 | + /* sign bit clear, set frac msb */ | ||
131 | + dnan_pattern = 0b01000000; | ||
132 | + } | ||
133 | #endif | ||
134 | + } | ||
135 | + assert(dnan_pattern != 0); | ||
136 | + | ||
137 | + sign = dnan_pattern >> 7; | ||
138 | + /* | ||
139 | + * Place default_nan_pattern [6:0] into bits [62:56], | ||
140 | + * and replecate bit [0] down into [55:0] | ||
141 | + */ | ||
142 | + frac = deposit64(0, DECOMPOSED_BINARY_POINT - 7, 7, dnan_pattern); | ||
143 | + frac = deposit64(frac, 0, DECOMPOSED_BINARY_POINT - 7, -(dnan_pattern & 1)); | ||
144 | |||
145 | *p = (FloatParts64) { | ||
146 | .cls = float_class_qnan, | ||
90 | -- | 147 | -- |
91 | 2.7.4 | 148 | 2.34.1 |
92 | |||
93 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly for the tests/fp code. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20241202131347.498124-36-peter.maydell@linaro.org | ||
6 | --- | ||
7 | tests/fp/fp-bench.c | 1 + | ||
8 | tests/fp/fp-test-log2.c | 1 + | ||
9 | tests/fp/fp-test.c | 1 + | ||
10 | 3 files changed, 3 insertions(+) | ||
11 | |||
12 | diff --git a/tests/fp/fp-bench.c b/tests/fp/fp-bench.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/tests/fp/fp-bench.c | ||
15 | +++ b/tests/fp/fp-bench.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static void run_bench(void) | ||
17 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, &soft_status); | ||
18 | set_float_3nan_prop_rule(float_3nan_prop_s_cab, &soft_status); | ||
19 | set_float_infzeronan_rule(float_infzeronan_dnan_if_qnan, &soft_status); | ||
20 | + set_float_default_nan_pattern(0b01000000, &soft_status); | ||
21 | |||
22 | f = bench_funcs[operation][precision]; | ||
23 | g_assert(f); | ||
24 | diff --git a/tests/fp/fp-test-log2.c b/tests/fp/fp-test-log2.c | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/tests/fp/fp-test-log2.c | ||
27 | +++ b/tests/fp/fp-test-log2.c | ||
28 | @@ -XXX,XX +XXX,XX @@ int main(int ac, char **av) | ||
29 | int i; | ||
30 | |||
31 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, &qsf); | ||
32 | + set_float_default_nan_pattern(0b01000000, &qsf); | ||
33 | set_float_rounding_mode(float_round_nearest_even, &qsf); | ||
34 | |||
35 | test.d = 0.0; | ||
36 | diff --git a/tests/fp/fp-test.c b/tests/fp/fp-test.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/tests/fp/fp-test.c | ||
39 | +++ b/tests/fp/fp-test.c | ||
40 | @@ -XXX,XX +XXX,XX @@ void run_test(void) | ||
41 | */ | ||
42 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, &qsf); | ||
43 | set_float_3nan_prop_rule(float_3nan_prop_s_cab, &qsf); | ||
44 | + set_float_default_nan_pattern(0b01000000, &qsf); | ||
45 | set_float_infzeronan_rule(float_infzeronan_dnan_if_qnan, &qsf); | ||
46 | |||
47 | genCases_setLevel(test_level); | ||
48 | -- | ||
49 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly, and remove the ifdef from | ||
2 | parts64_default_nan(). | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-37-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/microblaze/cpu.c | 2 ++ | ||
9 | fpu/softfloat-specialize.c.inc | 3 +-- | ||
10 | 2 files changed, 3 insertions(+), 2 deletions(-) | ||
11 | |||
12 | diff --git a/target/microblaze/cpu.c b/target/microblaze/cpu.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/microblaze/cpu.c | ||
15 | +++ b/target/microblaze/cpu.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static void mb_cpu_reset_hold(Object *obj, ResetType type) | ||
17 | * this architecture. | ||
18 | */ | ||
19 | set_float_2nan_prop_rule(float_2nan_prop_x87, &env->fp_status); | ||
20 | + /* Default NaN: sign bit set, most significant frac bit set */ | ||
21 | + set_float_default_nan_pattern(0b11000000, &env->fp_status); | ||
22 | |||
23 | #if defined(CONFIG_USER_ONLY) | ||
24 | /* start in user mode with interrupts enabled. */ | ||
25 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/fpu/softfloat-specialize.c.inc | ||
28 | +++ b/fpu/softfloat-specialize.c.inc | ||
29 | @@ -XXX,XX +XXX,XX @@ static void parts64_default_nan(FloatParts64 *p, float_status *status) | ||
30 | #if defined(TARGET_SPARC) || defined(TARGET_M68K) | ||
31 | /* Sign bit clear, all frac bits set */ | ||
32 | dnan_pattern = 0b01111111; | ||
33 | -#elif defined(TARGET_I386) || defined(TARGET_X86_64) \ | ||
34 | - || defined(TARGET_MICROBLAZE) | ||
35 | +#elif defined(TARGET_I386) || defined(TARGET_X86_64) | ||
36 | /* Sign bit set, most significant frac bit set */ | ||
37 | dnan_pattern = 0b11000000; | ||
38 | #elif defined(TARGET_HPPA) | ||
39 | -- | ||
40 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly, and remove the ifdef from | ||
2 | parts64_default_nan(). | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-38-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/i386/tcg/fpu_helper.c | 4 ++++ | ||
9 | fpu/softfloat-specialize.c.inc | 3 --- | ||
10 | 2 files changed, 4 insertions(+), 3 deletions(-) | ||
11 | |||
12 | diff --git a/target/i386/tcg/fpu_helper.c b/target/i386/tcg/fpu_helper.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/i386/tcg/fpu_helper.c | ||
15 | +++ b/target/i386/tcg/fpu_helper.c | ||
16 | @@ -XXX,XX +XXX,XX @@ void cpu_init_fp_statuses(CPUX86State *env) | ||
17 | */ | ||
18 | set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->sse_status); | ||
19 | set_float_3nan_prop_rule(float_3nan_prop_abc, &env->sse_status); | ||
20 | + /* Default NaN: sign bit set, most significant frac bit set */ | ||
21 | + set_float_default_nan_pattern(0b11000000, &env->fp_status); | ||
22 | + set_float_default_nan_pattern(0b11000000, &env->mmx_status); | ||
23 | + set_float_default_nan_pattern(0b11000000, &env->sse_status); | ||
24 | } | ||
25 | |||
26 | static inline uint8_t save_exception_flags(CPUX86State *env) | ||
27 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/fpu/softfloat-specialize.c.inc | ||
30 | +++ b/fpu/softfloat-specialize.c.inc | ||
31 | @@ -XXX,XX +XXX,XX @@ static void parts64_default_nan(FloatParts64 *p, float_status *status) | ||
32 | #if defined(TARGET_SPARC) || defined(TARGET_M68K) | ||
33 | /* Sign bit clear, all frac bits set */ | ||
34 | dnan_pattern = 0b01111111; | ||
35 | -#elif defined(TARGET_I386) || defined(TARGET_X86_64) | ||
36 | - /* Sign bit set, most significant frac bit set */ | ||
37 | - dnan_pattern = 0b11000000; | ||
38 | #elif defined(TARGET_HPPA) | ||
39 | /* Sign bit clear, msb-1 frac bit set */ | ||
40 | dnan_pattern = 0b00100000; | ||
41 | -- | ||
42 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly, and remove the ifdef from | ||
2 | parts64_default_nan(). | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-39-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/hppa/fpu_helper.c | 2 ++ | ||
9 | fpu/softfloat-specialize.c.inc | 3 --- | ||
10 | 2 files changed, 2 insertions(+), 3 deletions(-) | ||
11 | |||
12 | diff --git a/target/hppa/fpu_helper.c b/target/hppa/fpu_helper.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/hppa/fpu_helper.c | ||
15 | +++ b/target/hppa/fpu_helper.c | ||
16 | @@ -XXX,XX +XXX,XX @@ void HELPER(loaded_fr0)(CPUHPPAState *env) | ||
17 | set_float_3nan_prop_rule(float_3nan_prop_abc, &env->fp_status); | ||
18 | /* For inf * 0 + NaN, return the input NaN */ | ||
19 | set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status); | ||
20 | + /* Default NaN: sign bit clear, msb-1 frac bit set */ | ||
21 | + set_float_default_nan_pattern(0b00100000, &env->fp_status); | ||
22 | } | ||
23 | |||
24 | void cpu_hppa_loaded_fr0(CPUHPPAState *env) | ||
25 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/fpu/softfloat-specialize.c.inc | ||
28 | +++ b/fpu/softfloat-specialize.c.inc | ||
29 | @@ -XXX,XX +XXX,XX @@ static void parts64_default_nan(FloatParts64 *p, float_status *status) | ||
30 | #if defined(TARGET_SPARC) || defined(TARGET_M68K) | ||
31 | /* Sign bit clear, all frac bits set */ | ||
32 | dnan_pattern = 0b01111111; | ||
33 | -#elif defined(TARGET_HPPA) | ||
34 | - /* Sign bit clear, msb-1 frac bit set */ | ||
35 | - dnan_pattern = 0b00100000; | ||
36 | #elif defined(TARGET_HEXAGON) | ||
37 | /* Sign bit set, all frac bits set. */ | ||
38 | dnan_pattern = 0b11111111; | ||
39 | -- | ||
40 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly for the alpha target. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20241202131347.498124-40-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/alpha/cpu.c | 2 ++ | ||
8 | 1 file changed, 2 insertions(+) | ||
9 | |||
10 | diff --git a/target/alpha/cpu.c b/target/alpha/cpu.c | ||
11 | index XXXXXXX..XXXXXXX 100644 | ||
12 | --- a/target/alpha/cpu.c | ||
13 | +++ b/target/alpha/cpu.c | ||
14 | @@ -XXX,XX +XXX,XX @@ static void alpha_cpu_initfn(Object *obj) | ||
15 | * operand in Fa. That is float_2nan_prop_ba. | ||
16 | */ | ||
17 | set_float_2nan_prop_rule(float_2nan_prop_x87, &env->fp_status); | ||
18 | + /* Default NaN: sign bit clear, msb frac bit set */ | ||
19 | + set_float_default_nan_pattern(0b01000000, &env->fp_status); | ||
20 | #if defined(CONFIG_USER_ONLY) | ||
21 | env->flags = ENV_FLAG_PS_USER | ENV_FLAG_FEN; | ||
22 | cpu_alpha_store_fpcr(env, (uint64_t)(FPCR_INVD | FPCR_DZED | FPCR_OVFD | ||
23 | -- | ||
24 | 2.34.1 | diff view generated by jsdifflib |
1 | ARM CPUs come in two flavours: | 1 | Set the default NaN pattern explicitly for the arm target. |
---|---|---|---|
2 | * proper MMU ("VMSA") | 2 | This includes setting it for the old linux-user nwfpe emulation. |
3 | * only an MPU ("PMSA") | 3 | For nwfpe, our default doesn't match the real kernel, but we |
4 | For PMSA, the MPU may be implemented, or not (in which case there | 4 | avoid making a behaviour change in this commit. |
5 | is default "always acts the same" behaviour, but it isn't guest | ||
6 | programmable). | ||
7 | |||
8 | QEMU is a bit confused about how we indicate this: we have an | ||
9 | ARM_FEATURE_MPU, but it's not clear whether this indicates | ||
10 | "PMSA, not VMSA" or "PMSA and MPU present" , and sometimes we | ||
11 | use it for one purpose and sometimes the other. | ||
12 | |||
13 | Currently trying to implement a PMSA-without-MPU core won't | ||
14 | work correctly because we turn off the ARM_FEATURE_MPU bit | ||
15 | and then a lot of things which should still exist get | ||
16 | turned off too. | ||
17 | |||
18 | As the first step in cleaning this up, rename the feature | ||
19 | bit to ARM_FEATURE_PMSA, which indicates a PMSA CPU (with | ||
20 | or without MPU). | ||
21 | 5 | ||
22 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
23 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
24 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Message-id: 20241202131347.498124-41-peter.maydell@linaro.org |
25 | Message-id: 1493122030-32191-5-git-send-email-peter.maydell@linaro.org | ||
26 | --- | 9 | --- |
27 | target/arm/cpu.h | 2 +- | 10 | linux-user/arm/nwfpe/fpa11.c | 5 +++++ |
28 | target/arm/cpu.c | 12 ++++++------ | 11 | target/arm/cpu.c | 2 ++ |
29 | target/arm/helper.c | 12 ++++++------ | 12 | 2 files changed, 7 insertions(+) |
30 | target/arm/machine.c | 2 +- | ||
31 | 4 files changed, 14 insertions(+), 14 deletions(-) | ||
32 | 13 | ||
33 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 14 | diff --git a/linux-user/arm/nwfpe/fpa11.c b/linux-user/arm/nwfpe/fpa11.c |
34 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
35 | --- a/target/arm/cpu.h | 16 | --- a/linux-user/arm/nwfpe/fpa11.c |
36 | +++ b/target/arm/cpu.h | 17 | +++ b/linux-user/arm/nwfpe/fpa11.c |
37 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | 18 | @@ -XXX,XX +XXX,XX @@ void resetFPA11(void) |
38 | ARM_FEATURE_V6K, | 19 | * this late date. |
39 | ARM_FEATURE_V7, | 20 | */ |
40 | ARM_FEATURE_THUMB2, | 21 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, &fpa11->fp_status); |
41 | - ARM_FEATURE_MPU, /* Only has Memory Protection Unit, not full MMU. */ | 22 | + /* |
42 | + ARM_FEATURE_PMSA, /* no MMU; may have Memory Protection Unit */ | 23 | + * Use the same default NaN value as Arm VFP. This doesn't match |
43 | ARM_FEATURE_VFP3, | 24 | + * the Linux kernel's nwfpe emulation, which uses an all-1s value. |
44 | ARM_FEATURE_VFP_FP16, | 25 | + */ |
45 | ARM_FEATURE_NEON, | 26 | + set_float_default_nan_pattern(0b01000000, &fpa11->fp_status); |
27 | } | ||
28 | |||
29 | void SetRoundingMode(const unsigned int opcode) | ||
46 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 30 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
47 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
48 | --- a/target/arm/cpu.c | 32 | --- a/target/arm/cpu.c |
49 | +++ b/target/arm/cpu.c | 33 | +++ b/target/arm/cpu.c |
50 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_post_init(Object *obj) | 34 | @@ -XXX,XX +XXX,XX @@ void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, |
51 | &error_abort); | 35 | * the pseudocode function the arguments are in the order c, a, b. |
52 | } | 36 | * * 0 * Inf + NaN returns the default NaN if the input NaN is quiet, |
53 | 37 | * and the input NaN if it is signalling | |
54 | - if (arm_feature(&cpu->env, ARM_FEATURE_MPU)) { | 38 | + * * Default NaN has sign bit clear, msb frac bit set |
55 | + if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) { | 39 | */ |
56 | qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property, | 40 | static void arm_set_default_fp_behaviours(float_status *s) |
57 | &error_abort); | ||
58 | if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { | ||
59 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
60 | |||
61 | if (arm_feature(env, ARM_FEATURE_V7) && | ||
62 | !arm_feature(env, ARM_FEATURE_M) && | ||
63 | - !arm_feature(env, ARM_FEATURE_MPU)) { | ||
64 | + !arm_feature(env, ARM_FEATURE_PMSA)) { | ||
65 | /* v7VMSA drops support for the old ARMv5 tiny pages, so we | ||
66 | * can use 4K pages. | ||
67 | */ | ||
68 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
69 | } | ||
70 | |||
71 | if (!cpu->has_mpu) { | ||
72 | - unset_feature(env, ARM_FEATURE_MPU); | ||
73 | + unset_feature(env, ARM_FEATURE_PMSA); | ||
74 | } | ||
75 | |||
76 | - if (arm_feature(env, ARM_FEATURE_MPU) && | ||
77 | + if (arm_feature(env, ARM_FEATURE_PMSA) && | ||
78 | arm_feature(env, ARM_FEATURE_V7)) { | ||
79 | uint32_t nr = cpu->pmsav7_dregion; | ||
80 | |||
81 | @@ -XXX,XX +XXX,XX @@ static void arm946_initfn(Object *obj) | ||
82 | |||
83 | cpu->dtb_compatible = "arm,arm946"; | ||
84 | set_feature(&cpu->env, ARM_FEATURE_V5); | ||
85 | - set_feature(&cpu->env, ARM_FEATURE_MPU); | ||
86 | + set_feature(&cpu->env, ARM_FEATURE_PMSA); | ||
87 | set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); | ||
88 | cpu->midr = 0x41059461; | ||
89 | cpu->ctr = 0x0f004006; | ||
90 | @@ -XXX,XX +XXX,XX @@ static void cortex_r5_initfn(Object *obj) | ||
91 | set_feature(&cpu->env, ARM_FEATURE_THUMB_DIV); | ||
92 | set_feature(&cpu->env, ARM_FEATURE_ARM_DIV); | ||
93 | set_feature(&cpu->env, ARM_FEATURE_V7MP); | ||
94 | - set_feature(&cpu->env, ARM_FEATURE_MPU); | ||
95 | + set_feature(&cpu->env, ARM_FEATURE_PMSA); | ||
96 | cpu->midr = 0x411fc153; /* r1p3 */ | ||
97 | cpu->id_pfr0 = 0x0131; | ||
98 | cpu->id_pfr1 = 0x001; | ||
99 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
100 | index XXXXXXX..XXXXXXX 100644 | ||
101 | --- a/target/arm/helper.c | ||
102 | +++ b/target/arm/helper.c | ||
103 | @@ -XXX,XX +XXX,XX @@ static void contextidr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
104 | { | 41 | { |
105 | ARMCPU *cpu = arm_env_get_cpu(env); | 42 | @@ -XXX,XX +XXX,XX @@ static void arm_set_default_fp_behaviours(float_status *s) |
106 | 43 | set_float_2nan_prop_rule(float_2nan_prop_s_ab, s); | |
107 | - if (raw_read(env, ri) != value && !arm_feature(env, ARM_FEATURE_MPU) | 44 | set_float_3nan_prop_rule(float_3nan_prop_s_cab, s); |
108 | + if (raw_read(env, ri) != value && !arm_feature(env, ARM_FEATURE_PMSA) | 45 | set_float_infzeronan_rule(float_infzeronan_dnan_if_qnan, s); |
109 | && !extended_addresses_enabled(env)) { | 46 | + set_float_default_nan_pattern(0b01000000, s); |
110 | /* For VMSA (when not using the LPAE long descriptor page table | ||
111 | * format) this register includes the ASID, so do a TLB flush. | ||
112 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
113 | define_arm_cp_regs(cpu, v6k_cp_reginfo); | ||
114 | } | ||
115 | if (arm_feature(env, ARM_FEATURE_V7MP) && | ||
116 | - !arm_feature(env, ARM_FEATURE_MPU)) { | ||
117 | + !arm_feature(env, ARM_FEATURE_PMSA)) { | ||
118 | define_arm_cp_regs(cpu, v7mp_cp_reginfo); | ||
119 | } | ||
120 | if (arm_feature(env, ARM_FEATURE_V7)) { | ||
121 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
122 | } | ||
123 | } | ||
124 | |||
125 | - if (arm_feature(env, ARM_FEATURE_MPU)) { | ||
126 | + if (arm_feature(env, ARM_FEATURE_PMSA)) { | ||
127 | if (arm_feature(env, ARM_FEATURE_V6)) { | ||
128 | /* PMSAv6 not implemented */ | ||
129 | assert(arm_feature(env, ARM_FEATURE_V7)); | ||
130 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
131 | define_arm_cp_regs(cpu, id_pre_v8_midr_cp_reginfo); | ||
132 | } | ||
133 | define_arm_cp_regs(cpu, id_cp_reginfo); | ||
134 | - if (!arm_feature(env, ARM_FEATURE_MPU)) { | ||
135 | + if (!arm_feature(env, ARM_FEATURE_PMSA)) { | ||
136 | define_one_arm_cp_reg(cpu, &id_tlbtr_reginfo); | ||
137 | } else if (arm_feature(env, ARM_FEATURE_V7)) { | ||
138 | define_one_arm_cp_reg(cpu, &id_mpuir_reginfo); | ||
139 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
140 | /* pmsav7 has special handling for when MPU is disabled so call it before | ||
141 | * the common MMU/MPU disabled check below. | ||
142 | */ | ||
143 | - if (arm_feature(env, ARM_FEATURE_MPU) && | ||
144 | + if (arm_feature(env, ARM_FEATURE_PMSA) && | ||
145 | arm_feature(env, ARM_FEATURE_V7)) { | ||
146 | *page_size = TARGET_PAGE_SIZE; | ||
147 | return get_phys_addr_pmsav7(env, address, access_type, mmu_idx, | ||
148 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
149 | return 0; | ||
150 | } | ||
151 | |||
152 | - if (arm_feature(env, ARM_FEATURE_MPU)) { | ||
153 | + if (arm_feature(env, ARM_FEATURE_PMSA)) { | ||
154 | /* Pre-v7 MPU */ | ||
155 | *page_size = TARGET_PAGE_SIZE; | ||
156 | return get_phys_addr_pmsav5(env, address, access_type, mmu_idx, | ||
157 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
158 | index XXXXXXX..XXXXXXX 100644 | ||
159 | --- a/target/arm/machine.c | ||
160 | +++ b/target/arm/machine.c | ||
161 | @@ -XXX,XX +XXX,XX @@ static bool pmsav7_needed(void *opaque) | ||
162 | ARMCPU *cpu = opaque; | ||
163 | CPUARMState *env = &cpu->env; | ||
164 | |||
165 | - return arm_feature(env, ARM_FEATURE_MPU) && | ||
166 | + return arm_feature(env, ARM_FEATURE_PMSA) && | ||
167 | arm_feature(env, ARM_FEATURE_V7); | ||
168 | } | 47 | } |
169 | 48 | ||
49 | static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque) | ||
170 | -- | 50 | -- |
171 | 2.7.4 | 51 | 2.34.1 |
172 | |||
173 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly for loongarch. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20241202131347.498124-42-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/loongarch/tcg/fpu_helper.c | 2 ++ | ||
8 | 1 file changed, 2 insertions(+) | ||
9 | |||
10 | diff --git a/target/loongarch/tcg/fpu_helper.c b/target/loongarch/tcg/fpu_helper.c | ||
11 | index XXXXXXX..XXXXXXX 100644 | ||
12 | --- a/target/loongarch/tcg/fpu_helper.c | ||
13 | +++ b/target/loongarch/tcg/fpu_helper.c | ||
14 | @@ -XXX,XX +XXX,XX @@ void restore_fp_status(CPULoongArchState *env) | ||
15 | */ | ||
16 | set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status); | ||
17 | set_float_3nan_prop_rule(float_3nan_prop_s_cab, &env->fp_status); | ||
18 | + /* Default NaN: sign bit clear, msb frac bit set */ | ||
19 | + set_float_default_nan_pattern(0b01000000, &env->fp_status); | ||
20 | } | ||
21 | |||
22 | int ieee_ex_to_loongarch(int xcpt) | ||
23 | -- | ||
24 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly for m68k. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20241202131347.498124-43-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/m68k/cpu.c | 2 ++ | ||
8 | fpu/softfloat-specialize.c.inc | 2 +- | ||
9 | 2 files changed, 3 insertions(+), 1 deletion(-) | ||
10 | |||
11 | diff --git a/target/m68k/cpu.c b/target/m68k/cpu.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/m68k/cpu.c | ||
14 | +++ b/target/m68k/cpu.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void m68k_cpu_reset_hold(Object *obj, ResetType type) | ||
16 | * preceding paragraph for nonsignaling NaNs. | ||
17 | */ | ||
18 | set_float_2nan_prop_rule(float_2nan_prop_ab, &env->fp_status); | ||
19 | + /* Default NaN: sign bit clear, all frac bits set */ | ||
20 | + set_float_default_nan_pattern(0b01111111, &env->fp_status); | ||
21 | |||
22 | nan = floatx80_default_nan(&env->fp_status); | ||
23 | for (i = 0; i < 8; i++) { | ||
24 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/fpu/softfloat-specialize.c.inc | ||
27 | +++ b/fpu/softfloat-specialize.c.inc | ||
28 | @@ -XXX,XX +XXX,XX @@ static void parts64_default_nan(FloatParts64 *p, float_status *status) | ||
29 | uint8_t dnan_pattern = status->default_nan_pattern; | ||
30 | |||
31 | if (dnan_pattern == 0) { | ||
32 | -#if defined(TARGET_SPARC) || defined(TARGET_M68K) | ||
33 | +#if defined(TARGET_SPARC) | ||
34 | /* Sign bit clear, all frac bits set */ | ||
35 | dnan_pattern = 0b01111111; | ||
36 | #elif defined(TARGET_HEXAGON) | ||
37 | -- | ||
38 | 2.34.1 | diff view generated by jsdifflib |
1 | icc_bpr_write() was not enforcing that writing a value below the | 1 | Set the default NaN pattern explicitly for MIPS. Note that this |
---|---|---|---|
2 | minimum for the BPR should behave as if the BPR was set to the | 2 | is our only target which currently changes the default NaN |
3 | minimum value. This doesn't make a difference for the secure | 3 | at runtime (which it was previously doing indirectly when it |
4 | BPRs (since we define the minimum for the QEMU implementation | 4 | changed the snan_bit_is_one setting). |
5 | as zero) but did mean we were allowing the NS BPR1 to be set to | ||
6 | 0 when 1 should be the lowest value. | ||
7 | 5 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Message-id: 1493226792-3237-3-git-send-email-peter.maydell@linaro.org | 8 | Message-id: 20241202131347.498124-44-peter.maydell@linaro.org |
11 | --- | 9 | --- |
12 | hw/intc/arm_gicv3_cpuif.c | 6 ++++++ | 10 | target/mips/fpu_helper.h | 7 +++++++ |
13 | 1 file changed, 6 insertions(+) | 11 | target/mips/msa.c | 3 +++ |
12 | 2 files changed, 10 insertions(+) | ||
14 | 13 | ||
15 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c | 14 | diff --git a/target/mips/fpu_helper.h b/target/mips/fpu_helper.h |
16 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/intc/arm_gicv3_cpuif.c | 16 | --- a/target/mips/fpu_helper.h |
18 | +++ b/hw/intc/arm_gicv3_cpuif.c | 17 | +++ b/target/mips/fpu_helper.h |
19 | @@ -XXX,XX +XXX,XX @@ static void icc_bpr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 18 | @@ -XXX,XX +XXX,XX @@ static inline void restore_snan_bit_mode(CPUMIPSState *env) |
20 | { | 19 | set_float_infzeronan_rule(izn_rule, &env->active_fpu.fp_status); |
21 | GICv3CPUState *cs = icc_cs_from_env(env); | 20 | nan3_rule = nan2008 ? float_3nan_prop_s_cab : float_3nan_prop_s_abc; |
22 | int grp = (ri->crm == 8) ? GICV3_G0 : GICV3_G1; | 21 | set_float_3nan_prop_rule(nan3_rule, &env->active_fpu.fp_status); |
23 | + uint64_t minval; | 22 | + /* |
24 | 23 | + * With nan2008, the default NaN value has the sign bit clear and the | |
25 | if (icv_access(env, grp == GICV3_G0 ? HCR_FMO : HCR_IMO)) { | 24 | + * frac msb set; with the older mode, the sign bit is clear, and all |
26 | icv_bpr_write(env, ri, value); | 25 | + * frac bits except the msb are set. |
27 | @@ -XXX,XX +XXX,XX @@ static void icc_bpr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 26 | + */ |
28 | return; | 27 | + set_float_default_nan_pattern(nan2008 ? 0b01000000 : 0b00111111, |
29 | } | 28 | + &env->active_fpu.fp_status); |
30 | 29 | ||
31 | + minval = (grp == GICV3_G1NS) ? GIC_MIN_BPR_NS : GIC_MIN_BPR; | 30 | } |
32 | + if (value < minval) { | 31 | |
33 | + value = minval; | 32 | diff --git a/target/mips/msa.c b/target/mips/msa.c |
34 | + } | 33 | index XXXXXXX..XXXXXXX 100644 |
35 | + | 34 | --- a/target/mips/msa.c |
36 | cs->icc_bpr[grp] = value & 7; | 35 | +++ b/target/mips/msa.c |
37 | gicv3_cpuif_update(cs); | 36 | @@ -XXX,XX +XXX,XX @@ void msa_reset(CPUMIPSState *env) |
37 | /* Inf * 0 + NaN returns the input NaN */ | ||
38 | set_float_infzeronan_rule(float_infzeronan_dnan_never, | ||
39 | &env->active_tc.msa_fp_status); | ||
40 | + /* Default NaN: sign bit clear, frac msb set */ | ||
41 | + set_float_default_nan_pattern(0b01000000, | ||
42 | + &env->active_tc.msa_fp_status); | ||
38 | } | 43 | } |
39 | -- | 44 | -- |
40 | 2.7.4 | 45 | 2.34.1 |
41 | |||
42 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly for openrisc. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20241202131347.498124-45-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/openrisc/cpu.c | 2 ++ | ||
8 | 1 file changed, 2 insertions(+) | ||
9 | |||
10 | diff --git a/target/openrisc/cpu.c b/target/openrisc/cpu.c | ||
11 | index XXXXXXX..XXXXXXX 100644 | ||
12 | --- a/target/openrisc/cpu.c | ||
13 | +++ b/target/openrisc/cpu.c | ||
14 | @@ -XXX,XX +XXX,XX @@ static void openrisc_cpu_reset_hold(Object *obj, ResetType type) | ||
15 | */ | ||
16 | set_float_2nan_prop_rule(float_2nan_prop_x87, &cpu->env.fp_status); | ||
17 | |||
18 | + /* Default NaN: sign bit clear, frac msb set */ | ||
19 | + set_float_default_nan_pattern(0b01000000, &cpu->env.fp_status); | ||
20 | |||
21 | #ifndef CONFIG_USER_ONLY | ||
22 | cpu->env.picmr = 0x00000000; | ||
23 | -- | ||
24 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly for ppc. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20241202131347.498124-46-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/ppc/cpu_init.c | 4 ++++ | ||
8 | 1 file changed, 4 insertions(+) | ||
9 | |||
10 | diff --git a/target/ppc/cpu_init.c b/target/ppc/cpu_init.c | ||
11 | index XXXXXXX..XXXXXXX 100644 | ||
12 | --- a/target/ppc/cpu_init.c | ||
13 | +++ b/target/ppc/cpu_init.c | ||
14 | @@ -XXX,XX +XXX,XX @@ static void ppc_cpu_reset_hold(Object *obj, ResetType type) | ||
15 | set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status); | ||
16 | set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->vec_status); | ||
17 | |||
18 | + /* Default NaN: sign bit clear, set frac msb */ | ||
19 | + set_float_default_nan_pattern(0b01000000, &env->fp_status); | ||
20 | + set_float_default_nan_pattern(0b01000000, &env->vec_status); | ||
21 | + | ||
22 | for (i = 0; i < ARRAY_SIZE(env->spr_cb); i++) { | ||
23 | ppc_spr_t *spr = &env->spr_cb[i]; | ||
24 | |||
25 | -- | ||
26 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly for sh4. Note that sh4 | ||
2 | is one of the only three targets (the others being HPPA and | ||
3 | sometimes MIPS) that has snan_bit_is_one set. | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20241202131347.498124-47-peter.maydell@linaro.org | ||
8 | --- | ||
9 | target/sh4/cpu.c | 2 ++ | ||
10 | 1 file changed, 2 insertions(+) | ||
11 | |||
12 | diff --git a/target/sh4/cpu.c b/target/sh4/cpu.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/sh4/cpu.c | ||
15 | +++ b/target/sh4/cpu.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static void superh_cpu_reset_hold(Object *obj, ResetType type) | ||
17 | set_flush_to_zero(1, &env->fp_status); | ||
18 | #endif | ||
19 | set_default_nan_mode(1, &env->fp_status); | ||
20 | + /* sign bit clear, set all frac bits other than msb */ | ||
21 | + set_float_default_nan_pattern(0b00111111, &env->fp_status); | ||
22 | } | ||
23 | |||
24 | static void superh_cpu_disas_set_info(CPUState *cpu, disassemble_info *info) | ||
25 | -- | ||
26 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly for rx. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20241202131347.498124-48-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/rx/cpu.c | 2 ++ | ||
8 | 1 file changed, 2 insertions(+) | ||
9 | |||
10 | diff --git a/target/rx/cpu.c b/target/rx/cpu.c | ||
11 | index XXXXXXX..XXXXXXX 100644 | ||
12 | --- a/target/rx/cpu.c | ||
13 | +++ b/target/rx/cpu.c | ||
14 | @@ -XXX,XX +XXX,XX @@ static void rx_cpu_reset_hold(Object *obj, ResetType type) | ||
15 | * then prefer dest over source", which is float_2nan_prop_s_ab. | ||
16 | */ | ||
17 | set_float_2nan_prop_rule(float_2nan_prop_x87, &env->fp_status); | ||
18 | + /* Default NaN value: sign bit clear, set frac msb */ | ||
19 | + set_float_default_nan_pattern(0b01000000, &env->fp_status); | ||
20 | } | ||
21 | |||
22 | static ObjectClass *rx_cpu_class_by_name(const char *cpu_model) | ||
23 | -- | ||
24 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly for s390x. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20241202131347.498124-49-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/s390x/cpu.c | 2 ++ | ||
8 | 1 file changed, 2 insertions(+) | ||
9 | |||
10 | diff --git a/target/s390x/cpu.c b/target/s390x/cpu.c | ||
11 | index XXXXXXX..XXXXXXX 100644 | ||
12 | --- a/target/s390x/cpu.c | ||
13 | +++ b/target/s390x/cpu.c | ||
14 | @@ -XXX,XX +XXX,XX @@ static void s390_cpu_reset_hold(Object *obj, ResetType type) | ||
15 | set_float_3nan_prop_rule(float_3nan_prop_s_abc, &env->fpu_status); | ||
16 | set_float_infzeronan_rule(float_infzeronan_dnan_always, | ||
17 | &env->fpu_status); | ||
18 | + /* Default NaN value: sign bit clear, frac msb set */ | ||
19 | + set_float_default_nan_pattern(0b01000000, &env->fpu_status); | ||
20 | /* fall through */ | ||
21 | case RESET_TYPE_S390_CPU_NORMAL: | ||
22 | env->psw.mask &= ~PSW_MASK_RI; | ||
23 | -- | ||
24 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly for SPARC, and remove | ||
2 | the ifdef from parts64_default_nan. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20241202131347.498124-50-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/sparc/cpu.c | 2 ++ | ||
9 | fpu/softfloat-specialize.c.inc | 5 +---- | ||
10 | 2 files changed, 3 insertions(+), 4 deletions(-) | ||
11 | |||
12 | diff --git a/target/sparc/cpu.c b/target/sparc/cpu.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/sparc/cpu.c | ||
15 | +++ b/target/sparc/cpu.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static void sparc_cpu_realizefn(DeviceState *dev, Error **errp) | ||
17 | set_float_3nan_prop_rule(float_3nan_prop_s_cba, &env->fp_status); | ||
18 | /* For inf * 0 + NaN, return the input NaN */ | ||
19 | set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status); | ||
20 | + /* Default NaN value: sign bit clear, all frac bits set */ | ||
21 | + set_float_default_nan_pattern(0b01111111, &env->fp_status); | ||
22 | |||
23 | cpu_exec_realizefn(cs, &local_err); | ||
24 | if (local_err != NULL) { | ||
25 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/fpu/softfloat-specialize.c.inc | ||
28 | +++ b/fpu/softfloat-specialize.c.inc | ||
29 | @@ -XXX,XX +XXX,XX @@ static void parts64_default_nan(FloatParts64 *p, float_status *status) | ||
30 | uint8_t dnan_pattern = status->default_nan_pattern; | ||
31 | |||
32 | if (dnan_pattern == 0) { | ||
33 | -#if defined(TARGET_SPARC) | ||
34 | - /* Sign bit clear, all frac bits set */ | ||
35 | - dnan_pattern = 0b01111111; | ||
36 | -#elif defined(TARGET_HEXAGON) | ||
37 | +#if defined(TARGET_HEXAGON) | ||
38 | /* Sign bit set, all frac bits set. */ | ||
39 | dnan_pattern = 0b11111111; | ||
40 | #else | ||
41 | -- | ||
42 | 2.34.1 | diff view generated by jsdifflib |
1 | We were setting the VBPR1 field of VMCR_EL2 to icv_min_vbpr() | 1 | Set the default NaN pattern explicitly for xtensa. |
---|---|---|---|
2 | on reset, but this is not correct. The field should reset to | ||
3 | the minimum value of ICV_BPR0_EL1 plus one. | ||
4 | 2 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 1493226792-3237-2-git-send-email-peter.maydell@linaro.org | 5 | Message-id: 20241202131347.498124-51-peter.maydell@linaro.org |
8 | --- | 6 | --- |
9 | hw/intc/arm_gicv3_cpuif.c | 2 +- | 7 | target/xtensa/cpu.c | 2 ++ |
10 | 1 file changed, 1 insertion(+), 1 deletion(-) | 8 | 1 file changed, 2 insertions(+) |
11 | 9 | ||
12 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c | 10 | diff --git a/target/xtensa/cpu.c b/target/xtensa/cpu.c |
13 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/intc/arm_gicv3_cpuif.c | 12 | --- a/target/xtensa/cpu.c |
15 | +++ b/hw/intc/arm_gicv3_cpuif.c | 13 | +++ b/target/xtensa/cpu.c |
16 | @@ -XXX,XX +XXX,XX @@ static void icc_reset(CPUARMState *env, const ARMCPRegInfo *ri) | 14 | @@ -XXX,XX +XXX,XX @@ static void xtensa_cpu_reset_hold(Object *obj, ResetType type) |
17 | cs->ich_hcr_el2 = 0; | 15 | /* For inf * 0 + NaN, return the input NaN */ |
18 | memset(cs->ich_lr_el2, 0, sizeof(cs->ich_lr_el2)); | 16 | set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status); |
19 | cs->ich_vmcr_el2 = ICH_VMCR_EL2_VFIQEN | | 17 | set_no_signaling_nans(!dfpu, &env->fp_status); |
20 | - (icv_min_vbpr(cs) << ICH_VMCR_EL2_VBPR1_SHIFT) | | 18 | + /* Default NaN value: sign bit clear, set frac msb */ |
21 | + ((icv_min_vbpr(cs) + 1) << ICH_VMCR_EL2_VBPR1_SHIFT) | | 19 | + set_float_default_nan_pattern(0b01000000, &env->fp_status); |
22 | (icv_min_vbpr(cs) << ICH_VMCR_EL2_VBPR0_SHIFT); | 20 | xtensa_use_first_nan(env, !dfpu); |
23 | } | 21 | } |
24 | 22 | ||
25 | -- | 23 | -- |
26 | 2.7.4 | 24 | 2.34.1 |
27 | |||
28 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly for hexagon. | ||
2 | Remove the ifdef from parts64_default_nan(); the only | ||
3 | remaining unconverted targets all use the default case. | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20241202131347.498124-52-peter.maydell@linaro.org | ||
8 | --- | ||
9 | target/hexagon/cpu.c | 2 ++ | ||
10 | fpu/softfloat-specialize.c.inc | 5 ----- | ||
11 | 2 files changed, 2 insertions(+), 5 deletions(-) | ||
12 | |||
13 | diff --git a/target/hexagon/cpu.c b/target/hexagon/cpu.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/hexagon/cpu.c | ||
16 | +++ b/target/hexagon/cpu.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static void hexagon_cpu_reset_hold(Object *obj, ResetType type) | ||
18 | |||
19 | set_default_nan_mode(1, &env->fp_status); | ||
20 | set_float_detect_tininess(float_tininess_before_rounding, &env->fp_status); | ||
21 | + /* Default NaN value: sign bit set, all frac bits set */ | ||
22 | + set_float_default_nan_pattern(0b11111111, &env->fp_status); | ||
23 | } | ||
24 | |||
25 | static void hexagon_cpu_disas_set_info(CPUState *s, disassemble_info *info) | ||
26 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/fpu/softfloat-specialize.c.inc | ||
29 | +++ b/fpu/softfloat-specialize.c.inc | ||
30 | @@ -XXX,XX +XXX,XX @@ static void parts64_default_nan(FloatParts64 *p, float_status *status) | ||
31 | uint8_t dnan_pattern = status->default_nan_pattern; | ||
32 | |||
33 | if (dnan_pattern == 0) { | ||
34 | -#if defined(TARGET_HEXAGON) | ||
35 | - /* Sign bit set, all frac bits set. */ | ||
36 | - dnan_pattern = 0b11111111; | ||
37 | -#else | ||
38 | /* | ||
39 | * This case is true for Alpha, ARM, MIPS, OpenRISC, PPC, RISC-V, | ||
40 | * S390, SH4, TriCore, and Xtensa. Our other supported targets | ||
41 | @@ -XXX,XX +XXX,XX @@ static void parts64_default_nan(FloatParts64 *p, float_status *status) | ||
42 | /* sign bit clear, set frac msb */ | ||
43 | dnan_pattern = 0b01000000; | ||
44 | } | ||
45 | -#endif | ||
46 | } | ||
47 | assert(dnan_pattern != 0); | ||
48 | |||
49 | -- | ||
50 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Set the default NaN pattern explicitly for riscv. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20241202131347.498124-53-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/riscv/cpu.c | 2 ++ | ||
8 | 1 file changed, 2 insertions(+) | ||
9 | |||
10 | diff --git a/target/riscv/cpu.c b/target/riscv/cpu.c | ||
11 | index XXXXXXX..XXXXXXX 100644 | ||
12 | --- a/target/riscv/cpu.c | ||
13 | +++ b/target/riscv/cpu.c | ||
14 | @@ -XXX,XX +XXX,XX @@ static void riscv_cpu_reset_hold(Object *obj, ResetType type) | ||
15 | cs->exception_index = RISCV_EXCP_NONE; | ||
16 | env->load_res = -1; | ||
17 | set_default_nan_mode(1, &env->fp_status); | ||
18 | + /* Default NaN value: sign bit clear, frac msb set */ | ||
19 | + set_float_default_nan_pattern(0b01000000, &env->fp_status); | ||
20 | env->vill = true; | ||
21 | |||
22 | #ifndef CONFIG_USER_ONLY | ||
23 | -- | ||
24 | 2.34.1 | diff view generated by jsdifflib |
1 | Make M profile use completely separate ARMMMUIdx values from | 1 | Set the default NaN pattern explicitly for tricore. |
---|---|---|---|
2 | those that A profile CPUs use. This is a prelude to adding | ||
3 | support for the MPU and for v8M, which together will require | ||
4 | 6 MMU indexes which don't map cleanly onto the A profile | ||
5 | uses: | ||
6 | non secure User | ||
7 | non secure Privileged | ||
8 | non secure Privileged, execution priority < 0 | ||
9 | secure User | ||
10 | secure Privileged | ||
11 | secure Privileged, execution priority < 0 | ||
12 | 2 | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Message-id: 1493122030-32191-4-git-send-email-peter.maydell@linaro.org | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20241202131347.498124-54-peter.maydell@linaro.org | ||
15 | --- | 6 | --- |
16 | target/arm/cpu.h | 21 +++++++++++++++++++-- | 7 | target/tricore/helper.c | 2 ++ |
17 | target/arm/helper.c | 5 +++++ | 8 | 1 file changed, 2 insertions(+) |
18 | target/arm/translate.c | 3 +++ | ||
19 | 3 files changed, 27 insertions(+), 2 deletions(-) | ||
20 | 9 | ||
21 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 10 | diff --git a/target/tricore/helper.c b/target/tricore/helper.c |
22 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/arm/cpu.h | 12 | --- a/target/tricore/helper.c |
24 | +++ b/target/arm/cpu.h | 13 | +++ b/target/tricore/helper.c |
25 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | 14 | @@ -XXX,XX +XXX,XX @@ void fpu_set_state(CPUTriCoreState *env) |
26 | * of the AT/ATS operations. | 15 | set_flush_to_zero(1, &env->fp_status); |
27 | * The values used are carefully arranged to make mmu_idx => EL lookup easy. | 16 | set_float_detect_tininess(float_tininess_before_rounding, &env->fp_status); |
28 | */ | 17 | set_default_nan_mode(1, &env->fp_status); |
29 | -#define ARM_MMU_IDX_A 0x10 /* A profile (and M profile, for the moment) */ | 18 | + /* Default NaN pattern: sign bit clear, frac msb set */ |
30 | +#define ARM_MMU_IDX_A 0x10 /* A profile */ | 19 | + set_float_default_nan_pattern(0b01000000, &env->fp_status); |
31 | #define ARM_MMU_IDX_NOTLB 0x20 /* does not have a TLB */ | ||
32 | +#define ARM_MMU_IDX_M 0x40 /* M profile */ | ||
33 | |||
34 | #define ARM_MMU_IDX_TYPE_MASK (~0x7) | ||
35 | #define ARM_MMU_IDX_COREIDX_MASK 0x7 | ||
36 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { | ||
37 | ARMMMUIdx_S1SE0 = 4 | ARM_MMU_IDX_A, | ||
38 | ARMMMUIdx_S1SE1 = 5 | ARM_MMU_IDX_A, | ||
39 | ARMMMUIdx_S2NS = 6 | ARM_MMU_IDX_A, | ||
40 | + ARMMMUIdx_MUser = 0 | ARM_MMU_IDX_M, | ||
41 | + ARMMMUIdx_MPriv = 1 | ARM_MMU_IDX_M, | ||
42 | /* Indexes below here don't have TLBs and are used only for AT system | ||
43 | * instructions or for the first stage of an S12 page table walk. | ||
44 | */ | ||
45 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdxBit { | ||
46 | ARMMMUIdxBit_S1SE0 = 1 << 4, | ||
47 | ARMMMUIdxBit_S1SE1 = 1 << 5, | ||
48 | ARMMMUIdxBit_S2NS = 1 << 6, | ||
49 | + ARMMMUIdxBit_MUser = 1 << 0, | ||
50 | + ARMMMUIdxBit_MPriv = 1 << 1, | ||
51 | } ARMMMUIdxBit; | ||
52 | |||
53 | #define MMU_USER_IDX 0 | ||
54 | @@ -XXX,XX +XXX,XX @@ static inline int arm_to_core_mmu_idx(ARMMMUIdx mmu_idx) | ||
55 | |||
56 | static inline ARMMMUIdx core_to_arm_mmu_idx(CPUARMState *env, int mmu_idx) | ||
57 | { | ||
58 | - return mmu_idx | ARM_MMU_IDX_A; | ||
59 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
60 | + return mmu_idx | ARM_MMU_IDX_M; | ||
61 | + } else { | ||
62 | + return mmu_idx | ARM_MMU_IDX_A; | ||
63 | + } | ||
64 | } | 20 | } |
65 | 21 | ||
66 | /* Return the exception level we're running at if this is our mmu_idx */ | 22 | uint32_t psw_read(CPUTriCoreState *env) |
67 | @@ -XXX,XX +XXX,XX @@ static inline int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx) | ||
68 | switch (mmu_idx & ARM_MMU_IDX_TYPE_MASK) { | ||
69 | case ARM_MMU_IDX_A: | ||
70 | return mmu_idx & 3; | ||
71 | + case ARM_MMU_IDX_M: | ||
72 | + return mmu_idx & 1; | ||
73 | default: | ||
74 | g_assert_not_reached(); | ||
75 | } | ||
76 | @@ -XXX,XX +XXX,XX @@ static inline int cpu_mmu_index(CPUARMState *env, bool ifetch) | ||
77 | { | ||
78 | int el = arm_current_el(env); | ||
79 | |||
80 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
81 | + ARMMMUIdx mmu_idx = el == 0 ? ARMMMUIdx_MUser : ARMMMUIdx_MPriv; | ||
82 | + | ||
83 | + return arm_to_core_mmu_idx(mmu_idx); | ||
84 | + } | ||
85 | + | ||
86 | if (el < 2 && arm_is_secure_below_el3(env)) { | ||
87 | return arm_to_core_mmu_idx(ARMMMUIdx_S1SE0 + el); | ||
88 | } | ||
89 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
90 | index XXXXXXX..XXXXXXX 100644 | ||
91 | --- a/target/arm/helper.c | ||
92 | +++ b/target/arm/helper.c | ||
93 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t regime_el(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
94 | case ARMMMUIdx_S1SE1: | ||
95 | case ARMMMUIdx_S1NSE0: | ||
96 | case ARMMMUIdx_S1NSE1: | ||
97 | + case ARMMMUIdx_MPriv: | ||
98 | + case ARMMMUIdx_MUser: | ||
99 | return 1; | ||
100 | default: | ||
101 | g_assert_not_reached(); | ||
102 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_is_secure(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
103 | case ARMMMUIdx_S1NSE1: | ||
104 | case ARMMMUIdx_S1E2: | ||
105 | case ARMMMUIdx_S2NS: | ||
106 | + case ARMMMUIdx_MPriv: | ||
107 | + case ARMMMUIdx_MUser: | ||
108 | return false; | ||
109 | case ARMMMUIdx_S1E3: | ||
110 | case ARMMMUIdx_S1SE0: | ||
111 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_is_user(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
112 | switch (mmu_idx) { | ||
113 | case ARMMMUIdx_S1SE0: | ||
114 | case ARMMMUIdx_S1NSE0: | ||
115 | + case ARMMMUIdx_MUser: | ||
116 | return true; | ||
117 | default: | ||
118 | return false; | ||
119 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
120 | index XXXXXXX..XXXXXXX 100644 | ||
121 | --- a/target/arm/translate.c | ||
122 | +++ b/target/arm/translate.c | ||
123 | @@ -XXX,XX +XXX,XX @@ static inline int get_a32_user_mem_index(DisasContext *s) | ||
124 | case ARMMMUIdx_S1SE0: | ||
125 | case ARMMMUIdx_S1SE1: | ||
126 | return arm_to_core_mmu_idx(ARMMMUIdx_S1SE0); | ||
127 | + case ARMMMUIdx_MUser: | ||
128 | + case ARMMMUIdx_MPriv: | ||
129 | + return arm_to_core_mmu_idx(ARMMMUIdx_MUser); | ||
130 | case ARMMMUIdx_S2NS: | ||
131 | default: | ||
132 | g_assert_not_reached(); | ||
133 | -- | 23 | -- |
134 | 2.7.4 | 24 | 2.34.1 |
135 | |||
136 | diff view generated by jsdifflib |
1 | When identifying the DFSR format for an alignment fault, use | 1 | Now that all our targets have bene converted to explicitly specify |
---|---|---|---|
2 | the mmu index that we are passed, rather than calling cpu_mmu_index() | 2 | their pattern for the default NaN value we can remove the remaining |
3 | to get the mmu index for the current CPU state. This doesn't actually | 3 | fallback code in parts64_default_nan(). |
4 | make any difference since the only cases where the current MMU index | ||
5 | differs from the index used for the load are the "unprivileged | ||
6 | load/store" instructions, and in that case the mmu index may | ||
7 | differ but the translation regime is the same (apart from the | ||
8 | "use from Hyp mode" case which is UNPREDICTABLE). | ||
9 | However it's the more logical thing to do. | ||
10 | 4 | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
13 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Message-id: 20241202131347.498124-55-peter.maydell@linaro.org |
14 | Message-id: 1493122030-32191-2-git-send-email-peter.maydell@linaro.org | ||
15 | --- | 8 | --- |
16 | target/arm/op_helper.c | 2 +- | 9 | fpu/softfloat-specialize.c.inc | 14 -------------- |
17 | 1 file changed, 1 insertion(+), 1 deletion(-) | 10 | 1 file changed, 14 deletions(-) |
18 | 11 | ||
19 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | 12 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc |
20 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/op_helper.c | 14 | --- a/fpu/softfloat-specialize.c.inc |
22 | +++ b/target/arm/op_helper.c | 15 | +++ b/fpu/softfloat-specialize.c.inc |
23 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr, | 16 | @@ -XXX,XX +XXX,XX @@ static void parts64_default_nan(FloatParts64 *p, float_status *status) |
24 | /* the DFSR for an alignment fault depends on whether we're using | 17 | uint64_t frac; |
25 | * the LPAE long descriptor format, or the short descriptor format | 18 | uint8_t dnan_pattern = status->default_nan_pattern; |
26 | */ | 19 | |
27 | - if (arm_s1_regime_using_lpae_format(env, cpu_mmu_index(env, false))) { | 20 | - if (dnan_pattern == 0) { |
28 | + if (arm_s1_regime_using_lpae_format(env, mmu_idx)) { | 21 | - /* |
29 | env->exception.fsr = (1 << 9) | 0x21; | 22 | - * This case is true for Alpha, ARM, MIPS, OpenRISC, PPC, RISC-V, |
30 | } else { | 23 | - * S390, SH4, TriCore, and Xtensa. Our other supported targets |
31 | env->exception.fsr = 0x1; | 24 | - * do not have floating-point. |
25 | - */ | ||
26 | - if (snan_bit_is_one(status)) { | ||
27 | - /* sign bit clear, set all frac bits other than msb */ | ||
28 | - dnan_pattern = 0b00111111; | ||
29 | - } else { | ||
30 | - /* sign bit clear, set frac msb */ | ||
31 | - dnan_pattern = 0b01000000; | ||
32 | - } | ||
33 | - } | ||
34 | assert(dnan_pattern != 0); | ||
35 | |||
36 | sign = dnan_pattern >> 7; | ||
32 | -- | 37 | -- |
33 | 2.7.4 | 38 | 2.34.1 |
34 | |||
35 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Cc: Shannon Zhao <zhaoshenglong@huawei.com> | 3 | Inline pickNaNMulAdd into its only caller. This makes |
4 | Signed-off-by: Andrew Jones <drjones@redhat.com> | 4 | one assert redundant with the immediately preceding IF. |
5 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | 5 | |
6 | Reviewed-by: Shannon Zhao <shannon.zhao@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20170529173751.3443-2-drjones@redhat.com | 7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Message-id: 20241203203949.483774-3-richard.henderson@linaro.org | ||
9 | [PMM: keep comment from old code in new location] | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 11 | --- |
10 | hw/arm/virt-acpi-build.c | 4 ++++ | 12 | fpu/softfloat-parts.c.inc | 41 +++++++++++++++++++++++++- |
11 | 1 file changed, 4 insertions(+) | 13 | fpu/softfloat-specialize.c.inc | 54 ---------------------------------- |
14 | 2 files changed, 40 insertions(+), 55 deletions(-) | ||
12 | 15 | ||
13 | diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c | 16 | diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc |
14 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/virt-acpi-build.c | 18 | --- a/fpu/softfloat-parts.c.inc |
16 | +++ b/hw/arm/virt-acpi-build.c | 19 | +++ b/fpu/softfloat-parts.c.inc |
17 | @@ -XXX,XX +XXX,XX @@ void virt_acpi_build(VirtMachineState *vms, AcpiBuildTables *tables) | 20 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b, |
18 | if (nb_numa_nodes > 0) { | 21 | } |
19 | acpi_add_table(table_offsets, tables_blob); | 22 | |
20 | build_srat(tables_blob, tables->linker, vms); | 23 | if (s->default_nan_mode) { |
21 | + if (have_numa_distance) { | 24 | + /* |
22 | + acpi_add_table(table_offsets, tables_blob); | 25 | + * We guarantee not to require the target to tell us how to |
23 | + build_slit(tables_blob, tables->linker); | 26 | + * pick a NaN if we're always returning the default NaN. |
27 | + * But if we're not in default-NaN mode then the target must | ||
28 | + * specify. | ||
29 | + */ | ||
30 | which = 3; | ||
31 | + } else if (infzero) { | ||
32 | + /* | ||
33 | + * Inf * 0 + NaN -- some implementations return the | ||
34 | + * default NaN here, and some return the input NaN. | ||
35 | + */ | ||
36 | + switch (s->float_infzeronan_rule) { | ||
37 | + case float_infzeronan_dnan_never: | ||
38 | + which = 2; | ||
39 | + break; | ||
40 | + case float_infzeronan_dnan_always: | ||
41 | + which = 3; | ||
42 | + break; | ||
43 | + case float_infzeronan_dnan_if_qnan: | ||
44 | + which = is_qnan(c->cls) ? 3 : 2; | ||
45 | + break; | ||
46 | + default: | ||
47 | + g_assert_not_reached(); | ||
48 | + } | ||
49 | } else { | ||
50 | - which = pickNaNMulAdd(a->cls, b->cls, c->cls, infzero, have_snan, s); | ||
51 | + FloatClass cls[3] = { a->cls, b->cls, c->cls }; | ||
52 | + Float3NaNPropRule rule = s->float_3nan_prop_rule; | ||
53 | + | ||
54 | + assert(rule != float_3nan_prop_none); | ||
55 | + if (have_snan && (rule & R_3NAN_SNAN_MASK)) { | ||
56 | + /* We have at least one SNaN input and should prefer it */ | ||
57 | + do { | ||
58 | + which = rule & R_3NAN_1ST_MASK; | ||
59 | + rule >>= R_3NAN_1ST_LENGTH; | ||
60 | + } while (!is_snan(cls[which])); | ||
61 | + } else { | ||
62 | + do { | ||
63 | + which = rule & R_3NAN_1ST_MASK; | ||
64 | + rule >>= R_3NAN_1ST_LENGTH; | ||
65 | + } while (!is_nan(cls[which])); | ||
24 | + } | 66 | + } |
25 | } | 67 | } |
26 | 68 | ||
27 | if (its_class_name() && !vmc->no_its) { | 69 | if (which == 3) { |
70 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
71 | index XXXXXXX..XXXXXXX 100644 | ||
72 | --- a/fpu/softfloat-specialize.c.inc | ||
73 | +++ b/fpu/softfloat-specialize.c.inc | ||
74 | @@ -XXX,XX +XXX,XX @@ static int pickNaN(FloatClass a_cls, FloatClass b_cls, | ||
75 | } | ||
76 | } | ||
77 | |||
78 | -/*---------------------------------------------------------------------------- | ||
79 | -| Select which NaN to propagate for a three-input operation. | ||
80 | -| For the moment we assume that no CPU needs the 'larger significand' | ||
81 | -| information. | ||
82 | -| Return values : 0 : a; 1 : b; 2 : c; 3 : default-NaN | ||
83 | -*----------------------------------------------------------------------------*/ | ||
84 | -static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls, | ||
85 | - bool infzero, bool have_snan, float_status *status) | ||
86 | -{ | ||
87 | - FloatClass cls[3] = { a_cls, b_cls, c_cls }; | ||
88 | - Float3NaNPropRule rule = status->float_3nan_prop_rule; | ||
89 | - int which; | ||
90 | - | ||
91 | - /* | ||
92 | - * We guarantee not to require the target to tell us how to | ||
93 | - * pick a NaN if we're always returning the default NaN. | ||
94 | - * But if we're not in default-NaN mode then the target must | ||
95 | - * specify. | ||
96 | - */ | ||
97 | - assert(!status->default_nan_mode); | ||
98 | - | ||
99 | - if (infzero) { | ||
100 | - /* | ||
101 | - * Inf * 0 + NaN -- some implementations return the default NaN here, | ||
102 | - * and some return the input NaN. | ||
103 | - */ | ||
104 | - switch (status->float_infzeronan_rule) { | ||
105 | - case float_infzeronan_dnan_never: | ||
106 | - return 2; | ||
107 | - case float_infzeronan_dnan_always: | ||
108 | - return 3; | ||
109 | - case float_infzeronan_dnan_if_qnan: | ||
110 | - return is_qnan(c_cls) ? 3 : 2; | ||
111 | - default: | ||
112 | - g_assert_not_reached(); | ||
113 | - } | ||
114 | - } | ||
115 | - | ||
116 | - assert(rule != float_3nan_prop_none); | ||
117 | - if (have_snan && (rule & R_3NAN_SNAN_MASK)) { | ||
118 | - /* We have at least one SNaN input and should prefer it */ | ||
119 | - do { | ||
120 | - which = rule & R_3NAN_1ST_MASK; | ||
121 | - rule >>= R_3NAN_1ST_LENGTH; | ||
122 | - } while (!is_snan(cls[which])); | ||
123 | - } else { | ||
124 | - do { | ||
125 | - which = rule & R_3NAN_1ST_MASK; | ||
126 | - rule >>= R_3NAN_1ST_LENGTH; | ||
127 | - } while (!is_nan(cls[which])); | ||
128 | - } | ||
129 | - return which; | ||
130 | -} | ||
131 | - | ||
132 | /*---------------------------------------------------------------------------- | ||
133 | | Returns 1 if the double-precision floating-point value `a' is a quiet | ||
134 | | NaN; otherwise returns 0. | ||
28 | -- | 135 | -- |
29 | 2.7.4 | 136 | 2.34.1 |
30 | 137 | ||
31 | 138 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This is based on patch Shannon Zhao originally posted. | 3 | Remove "3" as a special case for which and simply |
4 | branch to return the desired value. | ||
4 | 5 | ||
5 | Cc: Shannon Zhao <zhaoshenglong@huawei.com> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Signed-off-by: Andrew Jones <drjones@redhat.com> | 7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | Reviewed-by: Shannon Zhao <shannon.zhao@linaro.org> | 8 | Message-id: 20241203203949.483774-4-richard.henderson@linaro.org |
8 | Message-id: 20170529173751.3443-3-drjones@redhat.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | hw/arm/virt.c | 21 +++++++++++++++++++++ | 11 | fpu/softfloat-parts.c.inc | 20 ++++++++++---------- |
12 | 1 file changed, 21 insertions(+) | 12 | 1 file changed, 10 insertions(+), 10 deletions(-) |
13 | 13 | ||
14 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 14 | diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/virt.c | 16 | --- a/fpu/softfloat-parts.c.inc |
17 | +++ b/hw/arm/virt.c | 17 | +++ b/fpu/softfloat-parts.c.inc |
18 | @@ -XXX,XX +XXX,XX @@ static void create_fdt(VirtMachineState *vms) | 18 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b, |
19 | "clk24mhz"); | 19 | * But if we're not in default-NaN mode then the target must |
20 | qemu_fdt_setprop_cell(fdt, "/apb-pclk", "phandle", vms->clock_phandle); | 20 | * specify. |
21 | 21 | */ | |
22 | + if (have_numa_distance) { | 22 | - which = 3; |
23 | + int size = nb_numa_nodes * nb_numa_nodes * 3 * sizeof(uint32_t); | 23 | + goto default_nan; |
24 | + uint32_t *matrix = g_malloc0(size); | 24 | } else if (infzero) { |
25 | + int idx, i, j; | 25 | /* |
26 | * Inf * 0 + NaN -- some implementations return the | ||
27 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b, | ||
28 | */ | ||
29 | switch (s->float_infzeronan_rule) { | ||
30 | case float_infzeronan_dnan_never: | ||
31 | - which = 2; | ||
32 | break; | ||
33 | case float_infzeronan_dnan_always: | ||
34 | - which = 3; | ||
35 | - break; | ||
36 | + goto default_nan; | ||
37 | case float_infzeronan_dnan_if_qnan: | ||
38 | - which = is_qnan(c->cls) ? 3 : 2; | ||
39 | + if (is_qnan(c->cls)) { | ||
40 | + goto default_nan; | ||
41 | + } | ||
42 | break; | ||
43 | default: | ||
44 | g_assert_not_reached(); | ||
45 | } | ||
46 | + which = 2; | ||
47 | } else { | ||
48 | FloatClass cls[3] = { a->cls, b->cls, c->cls }; | ||
49 | Float3NaNPropRule rule = s->float_3nan_prop_rule; | ||
50 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b, | ||
51 | } | ||
52 | } | ||
53 | |||
54 | - if (which == 3) { | ||
55 | - parts_default_nan(a, s); | ||
56 | - return a; | ||
57 | - } | ||
58 | - | ||
59 | switch (which) { | ||
60 | case 0: | ||
61 | break; | ||
62 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b, | ||
63 | parts_silence_nan(a, s); | ||
64 | } | ||
65 | return a; | ||
26 | + | 66 | + |
27 | + for (i = 0; i < nb_numa_nodes; i++) { | 67 | + default_nan: |
28 | + for (j = 0; j < nb_numa_nodes; j++) { | 68 | + parts_default_nan(a, s); |
29 | + idx = (i * nb_numa_nodes + j) * 3; | 69 | + return a; |
30 | + matrix[idx + 0] = cpu_to_be32(i); | ||
31 | + matrix[idx + 1] = cpu_to_be32(j); | ||
32 | + matrix[idx + 2] = cpu_to_be32(numa_info[i].distance[j]); | ||
33 | + } | ||
34 | + } | ||
35 | + | ||
36 | + qemu_fdt_add_subnode(fdt, "/distance-map"); | ||
37 | + qemu_fdt_setprop_string(fdt, "/distance-map", "compatible", | ||
38 | + "numa-distance-map-v1"); | ||
39 | + qemu_fdt_setprop(fdt, "/distance-map", "distance-matrix", | ||
40 | + matrix, size); | ||
41 | + g_free(matrix); | ||
42 | + } | ||
43 | } | 70 | } |
44 | 71 | ||
45 | static void fdt_add_psci_node(const VirtMachineState *vms) | 72 | /* |
46 | -- | 73 | -- |
47 | 2.7.4 | 74 | 2.34.1 |
48 | 75 | ||
49 | 76 | diff view generated by jsdifflib |
1 | From: Michael Davidsaver <mdavidsaver@gmail.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Improve the "-d mmu" tracing for the PMSAv7 MPU translation | 3 | Assign the pointer return value to 'a' directly, |
4 | process as an aid in debugging guest MPU configurations: | 4 | rather than going through an intermediary index. |
5 | * fix a missing newline for a guest-error log | ||
6 | * report the region number with guest-error or unimp | ||
7 | logs of bad region register values | ||
8 | * add a log message for the overall result of the lookup | ||
9 | * print "0x" prefix for hex values | ||
10 | 5 | ||
11 | Signed-off-by: Michael Davidsaver <mdavidsaver@gmail.com> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
13 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Message-id: 20241203203949.483774-5-richard.henderson@linaro.org |
14 | Message-id: 1493122030-32191-9-git-send-email-peter.maydell@linaro.org | ||
15 | [PMM: a little tidyup, report region number in all messages | ||
16 | rather than just one] | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 10 | --- |
19 | target/arm/helper.c | 39 +++++++++++++++++++++++++++------------ | 11 | fpu/softfloat-parts.c.inc | 32 ++++++++++---------------------- |
20 | 1 file changed, 27 insertions(+), 12 deletions(-) | 12 | 1 file changed, 10 insertions(+), 22 deletions(-) |
21 | 13 | ||
22 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 14 | diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc |
23 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/arm/helper.c | 16 | --- a/fpu/softfloat-parts.c.inc |
25 | +++ b/target/arm/helper.c | 17 | +++ b/fpu/softfloat-parts.c.inc |
26 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | 18 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b, |
27 | } | 19 | FloatPartsN *c, float_status *s, |
28 | 20 | int ab_mask, int abc_mask) | |
29 | if (!rsize) { | 21 | { |
30 | - qemu_log_mask(LOG_GUEST_ERROR, "DRSR.Rsize field can not be 0"); | 22 | - int which; |
31 | + qemu_log_mask(LOG_GUEST_ERROR, | 23 | bool infzero = (ab_mask == float_cmask_infzero); |
32 | + "DRSR[%d]: Rsize field cannot be 0\n", n); | 24 | bool have_snan = (abc_mask & float_cmask_snan); |
33 | continue; | 25 | + FloatPartsN *ret; |
34 | } | 26 | |
35 | rsize++; | 27 | if (unlikely(have_snan)) { |
36 | rmask = (1ull << rsize) - 1; | 28 | float_raise(float_flag_invalid | float_flag_invalid_snan, s); |
37 | 29 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b, | |
38 | if (base & rmask) { | 30 | default: |
39 | - qemu_log_mask(LOG_GUEST_ERROR, "DRBAR %" PRIx32 " misaligned " | 31 | g_assert_not_reached(); |
40 | - "to DRSR region size, mask = %" PRIx32, | 32 | } |
41 | - base, rmask); | 33 | - which = 2; |
42 | + qemu_log_mask(LOG_GUEST_ERROR, | 34 | + ret = c; |
43 | + "DRBAR[%d]: 0x%" PRIx32 " misaligned " | 35 | } else { |
44 | + "to DRSR region size, mask = 0x%" PRIx32 "\n", | 36 | - FloatClass cls[3] = { a->cls, b->cls, c->cls }; |
45 | + n, base, rmask); | 37 | + FloatPartsN *val[3] = { a, b, c }; |
46 | continue; | 38 | Float3NaNPropRule rule = s->float_3nan_prop_rule; |
47 | } | 39 | |
48 | 40 | assert(rule != float_3nan_prop_none); | |
49 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | 41 | if (have_snan && (rule & R_3NAN_SNAN_MASK)) { |
50 | } | 42 | /* We have at least one SNaN input and should prefer it */ |
51 | } | 43 | do { |
52 | if (rsize < TARGET_PAGE_BITS) { | 44 | - which = rule & R_3NAN_1ST_MASK; |
53 | - qemu_log_mask(LOG_UNIMP, "No support for MPU (sub)region" | 45 | + ret = val[rule & R_3NAN_1ST_MASK]; |
54 | + qemu_log_mask(LOG_UNIMP, | 46 | rule >>= R_3NAN_1ST_LENGTH; |
55 | + "DRSR[%d]: No support for MPU (sub)region " | 47 | - } while (!is_snan(cls[which])); |
56 | "alignment of %" PRIu32 " bits. Minimum is %d\n", | 48 | + } while (!is_snan(ret->cls)); |
57 | - rsize, TARGET_PAGE_BITS); | 49 | } else { |
58 | + n, rsize, TARGET_PAGE_BITS); | 50 | do { |
59 | continue; | 51 | - which = rule & R_3NAN_1ST_MASK; |
60 | } | 52 | + ret = val[rule & R_3NAN_1ST_MASK]; |
61 | if (srdis) { | 53 | rule >>= R_3NAN_1ST_LENGTH; |
62 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | 54 | - } while (!is_nan(cls[which])); |
63 | break; | 55 | + } while (!is_nan(ret->cls)); |
64 | default: | 56 | } |
65 | qemu_log_mask(LOG_GUEST_ERROR, | ||
66 | - "Bad value for AP bits in DRACR %" | ||
67 | - PRIx32 "\n", ap); | ||
68 | + "DRACR[%d]: Bad value for AP bits: 0x%" | ||
69 | + PRIx32 "\n", n, ap); | ||
70 | } | ||
71 | } else { /* Priv. mode AP bits decoding */ | ||
72 | switch (ap) { | ||
73 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | ||
74 | break; | ||
75 | default: | ||
76 | qemu_log_mask(LOG_GUEST_ERROR, | ||
77 | - "Bad value for AP bits in DRACR %" | ||
78 | - PRIx32 "\n", ap); | ||
79 | + "DRACR[%d]: Bad value for AP bits: 0x%" | ||
80 | + PRIx32 "\n", n, ap); | ||
81 | } | ||
82 | } | ||
83 | |||
84 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
85 | */ | ||
86 | if (arm_feature(env, ARM_FEATURE_PMSA) && | ||
87 | arm_feature(env, ARM_FEATURE_V7)) { | ||
88 | + bool ret; | ||
89 | *page_size = TARGET_PAGE_SIZE; | ||
90 | - return get_phys_addr_pmsav7(env, address, access_type, mmu_idx, | ||
91 | - phys_ptr, prot, fsr); | ||
92 | + ret = get_phys_addr_pmsav7(env, address, access_type, mmu_idx, | ||
93 | + phys_ptr, prot, fsr); | ||
94 | + qemu_log_mask(CPU_LOG_MMU, "PMSAv7 MPU lookup for %s at 0x%08" PRIx32 | ||
95 | + " mmu_idx %u -> %s (prot %c%c%c)\n", | ||
96 | + access_type == 1 ? "reading" : | ||
97 | + (access_type == 2 ? "writing" : "execute"), | ||
98 | + (uint32_t)address, mmu_idx, | ||
99 | + ret ? "Miss" : "Hit", | ||
100 | + *prot & PAGE_READ ? 'r' : '-', | ||
101 | + *prot & PAGE_WRITE ? 'w' : '-', | ||
102 | + *prot & PAGE_EXEC ? 'x' : '-'); | ||
103 | + | ||
104 | + return ret; | ||
105 | } | 57 | } |
106 | 58 | ||
107 | if (regime_translation_disabled(env, mmu_idx)) { | 59 | - switch (which) { |
60 | - case 0: | ||
61 | - break; | ||
62 | - case 1: | ||
63 | - a = b; | ||
64 | - break; | ||
65 | - case 2: | ||
66 | - a = c; | ||
67 | - break; | ||
68 | - default: | ||
69 | - g_assert_not_reached(); | ||
70 | + if (is_snan(ret->cls)) { | ||
71 | + parts_silence_nan(ret, s); | ||
72 | } | ||
73 | - if (is_snan(a->cls)) { | ||
74 | - parts_silence_nan(a, s); | ||
75 | - } | ||
76 | - return a; | ||
77 | + return ret; | ||
78 | |||
79 | default_nan: | ||
80 | parts_default_nan(a, s); | ||
108 | -- | 81 | -- |
109 | 2.7.4 | 82 | 2.34.1 |
110 | 83 | ||
111 | 84 | diff view generated by jsdifflib |
1 | From: Wei Huang <wei@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The PMUv3 driver of linux kernel (in arch/arm64/kernel/perf_event.c) | 3 | While all indices into val[] should be in [0-2], the mask |
4 | relies on the PMUVER field of id_aa64dfr0_el1 to decide if PMU support | 4 | applied is two bits. To help static analysis see there is |
5 | is present or not. This patch clears the PMUVER field under TCG mode | 5 | no possibility of read beyond the end of the array, pad the |
6 | when vPMU=off. Without it, PMUv3 will init insider guest VMs even | 6 | array to 4 entries, with the final being (implicitly) NULL. |
7 | with vPMU=off. This patch also removes a redundant line inside the | ||
8 | if-statement. | ||
9 | 7 | ||
10 | Signed-off-by: Wei Huang <wei@redhat.com> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Message-id: 1495123889-32301-1-git-send-email-wei@redhat.com | 9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Message-id: 20241203203949.483774-6-richard.henderson@linaro.org |
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 12 | --- |
15 | target/arm/cpu.c | 2 +- | 13 | fpu/softfloat-parts.c.inc | 2 +- |
16 | 1 file changed, 1 insertion(+), 1 deletion(-) | 14 | 1 file changed, 1 insertion(+), 1 deletion(-) |
17 | 15 | ||
18 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 16 | diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc |
19 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/cpu.c | 18 | --- a/fpu/softfloat-parts.c.inc |
21 | +++ b/target/arm/cpu.c | 19 | +++ b/fpu/softfloat-parts.c.inc |
22 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | 20 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b, |
23 | } | 21 | } |
24 | 22 | ret = c; | |
25 | if (!cpu->has_pmu) { | 23 | } else { |
26 | - cpu->has_pmu = false; | 24 | - FloatPartsN *val[3] = { a, b, c }; |
27 | unset_feature(env, ARM_FEATURE_PMU); | 25 | + FloatPartsN *val[R_3NAN_1ST_MASK + 1] = { a, b, c }; |
28 | + cpu->id_aa64dfr0 &= ~0xf00; | 26 | Float3NaNPropRule rule = s->float_3nan_prop_rule; |
29 | } | 27 | |
30 | 28 | assert(rule != float_3nan_prop_none); | |
31 | if (!arm_feature(env, ARM_FEATURE_EL2)) { | ||
32 | -- | 29 | -- |
33 | 2.7.4 | 30 | 2.34.1 |
34 | 31 | ||
35 | 32 | diff view generated by jsdifflib |
1 | From: Michael Davidsaver <mdavidsaver@gmail.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The M series MPU is almost the same as the already implemented R | 3 | This function is part of the public interface and |
4 | profile MPU (v7 PMSA). So all we need to implement here is the MPU | 4 | is not "specialized" to any target in any way. |
5 | register interface in the system register space. | ||
6 | 5 | ||
7 | This implementation has the same restriction as the R profile MPU | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | that it doesn't permit regions to be sized down smaller than 1K. | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | 8 | Message-id: 20241203203949.483774-7-richard.henderson@linaro.org | |
10 | We also do not yet implement support for MPU_CTRL.HFNMIENA; this | ||
11 | bit should if zero disable use of the MPU when running HardFault, | ||
12 | NMI or with FAULTMASK set to 1 (ie at an execution priority of | ||
13 | less than zero) -- if the MPU is enabled we don't treat these | ||
14 | cases any differently. | ||
15 | |||
16 | Signed-off-by: Michael Davidsaver <mdavidsaver@gmail.com> | ||
17 | Message-id: 1493122030-32191-13-git-send-email-peter.maydell@linaro.org | ||
18 | [PMM: Keep all the bits in mpu_ctrl field, rather than | ||
19 | using SCTLR bits for them; drop broken HFNMIENA support; | ||
20 | various cleanup] | ||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
22 | --- | 10 | --- |
23 | target/arm/cpu.h | 6 +++ | 11 | fpu/softfloat.c | 52 ++++++++++++++++++++++++++++++++++ |
24 | hw/intc/armv7m_nvic.c | 104 ++++++++++++++++++++++++++++++++++++++++++++++++++ | 12 | fpu/softfloat-specialize.c.inc | 52 ---------------------------------- |
25 | target/arm/helper.c | 25 +++++++++++- | 13 | 2 files changed, 52 insertions(+), 52 deletions(-) |
26 | target/arm/machine.c | 5 ++- | ||
27 | 4 files changed, 137 insertions(+), 3 deletions(-) | ||
28 | 14 | ||
29 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 15 | diff --git a/fpu/softfloat.c b/fpu/softfloat.c |
30 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
31 | --- a/target/arm/cpu.h | 17 | --- a/fpu/softfloat.c |
32 | +++ b/target/arm/cpu.h | 18 | +++ b/fpu/softfloat.c |
33 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 19 | @@ -XXX,XX +XXX,XX @@ void normalizeFloatx80Subnormal(uint64_t aSig, int32_t *zExpPtr, |
34 | uint32_t dfsr; /* Debug Fault Status Register */ | 20 | *zExpPtr = 1 - shiftCount; |
35 | uint32_t mmfar; /* MemManage Fault Address */ | 21 | } |
36 | uint32_t bfar; /* BusFault Address */ | 22 | |
37 | + unsigned mpu_ctrl; /* MPU_CTRL (some bits kept in sctlr_el[1]) */ | 23 | +/*---------------------------------------------------------------------------- |
38 | int exception; | 24 | +| Takes two extended double-precision floating-point values `a' and `b', one |
39 | } v7m; | 25 | +| of which is a NaN, and returns the appropriate NaN result. If either `a' or |
40 | 26 | +| `b' is a signaling NaN, the invalid exception is raised. | |
41 | @@ -XXX,XX +XXX,XX @@ FIELD(V7M_DFSR, DWTTRAP, 2, 1) | 27 | +*----------------------------------------------------------------------------*/ |
42 | FIELD(V7M_DFSR, VCATCH, 3, 1) | ||
43 | FIELD(V7M_DFSR, EXTERNAL, 4, 1) | ||
44 | |||
45 | +/* v7M MPU_CTRL bits */ | ||
46 | +FIELD(V7M_MPU_CTRL, ENABLE, 0, 1) | ||
47 | +FIELD(V7M_MPU_CTRL, HFNMIENA, 1, 1) | ||
48 | +FIELD(V7M_MPU_CTRL, PRIVDEFENA, 2, 1) | ||
49 | + | 28 | + |
50 | /* If adding a feature bit which corresponds to a Linux ELF | 29 | +floatx80 propagateFloatx80NaN(floatx80 a, floatx80 b, float_status *status) |
51 | * HWCAP bit, remember to update the feature-bit-to-hwcap | 30 | +{ |
52 | * mapping in linux-user/elfload.c:get_elf_hwcap(). | 31 | + bool aIsLargerSignificand; |
53 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 32 | + FloatClass a_cls, b_cls; |
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/hw/intc/armv7m_nvic.c | ||
56 | +++ b/hw/intc/armv7m_nvic.c | ||
57 | @@ -XXX,XX +XXX,XX @@ | ||
58 | #include "hw/arm/arm.h" | ||
59 | #include "hw/arm/armv7m_nvic.h" | ||
60 | #include "target/arm/cpu.h" | ||
61 | +#include "exec/exec-all.h" | ||
62 | #include "qemu/log.h" | ||
63 | #include "trace.h" | ||
64 | |||
65 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset) | ||
66 | case 0xd70: /* ISAR4. */ | ||
67 | return 0x01310102; | ||
68 | /* TODO: Implement debug registers. */ | ||
69 | + case 0xd90: /* MPU_TYPE */ | ||
70 | + /* Unified MPU; if the MPU is not present this value is zero */ | ||
71 | + return cpu->pmsav7_dregion << 8; | ||
72 | + break; | ||
73 | + case 0xd94: /* MPU_CTRL */ | ||
74 | + return cpu->env.v7m.mpu_ctrl; | ||
75 | + case 0xd98: /* MPU_RNR */ | ||
76 | + return cpu->env.cp15.c6_rgnr; | ||
77 | + case 0xd9c: /* MPU_RBAR */ | ||
78 | + case 0xda4: /* MPU_RBAR_A1 */ | ||
79 | + case 0xdac: /* MPU_RBAR_A2 */ | ||
80 | + case 0xdb4: /* MPU_RBAR_A3 */ | ||
81 | + { | ||
82 | + int region = cpu->env.cp15.c6_rgnr; | ||
83 | + | 33 | + |
84 | + if (region >= cpu->pmsav7_dregion) { | 34 | + /* This is not complete, but is good enough for pickNaN. */ |
85 | + return 0; | 35 | + a_cls = (!floatx80_is_any_nan(a) |
86 | + } | 36 | + ? float_class_normal |
87 | + return (cpu->env.pmsav7.drbar[region] & 0x1f) | (region & 0xf); | 37 | + : floatx80_is_signaling_nan(a, status) |
88 | + } | 38 | + ? float_class_snan |
89 | + case 0xda0: /* MPU_RASR */ | 39 | + : float_class_qnan); |
90 | + case 0xda8: /* MPU_RASR_A1 */ | 40 | + b_cls = (!floatx80_is_any_nan(b) |
91 | + case 0xdb0: /* MPU_RASR_A2 */ | 41 | + ? float_class_normal |
92 | + case 0xdb8: /* MPU_RASR_A3 */ | 42 | + : floatx80_is_signaling_nan(b, status) |
93 | + { | 43 | + ? float_class_snan |
94 | + int region = cpu->env.cp15.c6_rgnr; | 44 | + : float_class_qnan); |
95 | + | 45 | + |
96 | + if (region >= cpu->pmsav7_dregion) { | 46 | + if (is_snan(a_cls) || is_snan(b_cls)) { |
97 | + return 0; | 47 | + float_raise(float_flag_invalid, status); |
98 | + } | ||
99 | + return ((cpu->env.pmsav7.dracr[region] & 0xffff) << 16) | | ||
100 | + (cpu->env.pmsav7.drsr[region] & 0xffff); | ||
101 | + } | ||
102 | default: | ||
103 | qemu_log_mask(LOG_GUEST_ERROR, "NVIC: Bad read offset 0x%x\n", offset); | ||
104 | return 0; | ||
105 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value) | ||
106 | qemu_log_mask(LOG_UNIMP, | ||
107 | "NVIC: Aux fault status registers unimplemented\n"); | ||
108 | break; | ||
109 | + case 0xd90: /* MPU_TYPE */ | ||
110 | + return; /* RO */ | ||
111 | + case 0xd94: /* MPU_CTRL */ | ||
112 | + if ((value & | ||
113 | + (R_V7M_MPU_CTRL_HFNMIENA_MASK | R_V7M_MPU_CTRL_ENABLE_MASK)) | ||
114 | + == R_V7M_MPU_CTRL_HFNMIENA_MASK) { | ||
115 | + qemu_log_mask(LOG_GUEST_ERROR, "MPU_CTRL: HFNMIENA and !ENABLE is " | ||
116 | + "UNPREDICTABLE\n"); | ||
117 | + } | ||
118 | + cpu->env.v7m.mpu_ctrl = value & (R_V7M_MPU_CTRL_ENABLE_MASK | | ||
119 | + R_V7M_MPU_CTRL_HFNMIENA_MASK | | ||
120 | + R_V7M_MPU_CTRL_PRIVDEFENA_MASK); | ||
121 | + tlb_flush(CPU(cpu)); | ||
122 | + break; | ||
123 | + case 0xd98: /* MPU_RNR */ | ||
124 | + if (value >= cpu->pmsav7_dregion) { | ||
125 | + qemu_log_mask(LOG_GUEST_ERROR, "MPU region out of range %" | ||
126 | + PRIu32 "/%" PRIu32 "\n", | ||
127 | + value, cpu->pmsav7_dregion); | ||
128 | + } else { | ||
129 | + cpu->env.cp15.c6_rgnr = value; | ||
130 | + } | ||
131 | + break; | ||
132 | + case 0xd9c: /* MPU_RBAR */ | ||
133 | + case 0xda4: /* MPU_RBAR_A1 */ | ||
134 | + case 0xdac: /* MPU_RBAR_A2 */ | ||
135 | + case 0xdb4: /* MPU_RBAR_A3 */ | ||
136 | + { | ||
137 | + int region; | ||
138 | + | ||
139 | + if (value & (1 << 4)) { | ||
140 | + /* VALID bit means use the region number specified in this | ||
141 | + * value and also update MPU_RNR.REGION with that value. | ||
142 | + */ | ||
143 | + region = extract32(value, 0, 4); | ||
144 | + if (region >= cpu->pmsav7_dregion) { | ||
145 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
146 | + "MPU region out of range %u/%" PRIu32 "\n", | ||
147 | + region, cpu->pmsav7_dregion); | ||
148 | + return; | ||
149 | + } | ||
150 | + cpu->env.cp15.c6_rgnr = region; | ||
151 | + } else { | ||
152 | + region = cpu->env.cp15.c6_rgnr; | ||
153 | + } | ||
154 | + | ||
155 | + if (region >= cpu->pmsav7_dregion) { | ||
156 | + return; | ||
157 | + } | ||
158 | + | ||
159 | + cpu->env.pmsav7.drbar[region] = value & ~0x1f; | ||
160 | + tlb_flush(CPU(cpu)); | ||
161 | + break; | ||
162 | + } | ||
163 | + case 0xda0: /* MPU_RASR */ | ||
164 | + case 0xda8: /* MPU_RASR_A1 */ | ||
165 | + case 0xdb0: /* MPU_RASR_A2 */ | ||
166 | + case 0xdb8: /* MPU_RASR_A3 */ | ||
167 | + { | ||
168 | + int region = cpu->env.cp15.c6_rgnr; | ||
169 | + | ||
170 | + if (region >= cpu->pmsav7_dregion) { | ||
171 | + return; | ||
172 | + } | ||
173 | + | ||
174 | + cpu->env.pmsav7.drsr[region] = value & 0xff3f; | ||
175 | + cpu->env.pmsav7.dracr[region] = (value >> 16) & 0x173f; | ||
176 | + tlb_flush(CPU(cpu)); | ||
177 | + break; | ||
178 | + } | ||
179 | case 0xf00: /* Software Triggered Interrupt Register */ | ||
180 | { | ||
181 | /* user mode can only write to STIR if CCR.USERSETMPEND permits it */ | ||
182 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
183 | index XXXXXXX..XXXXXXX 100644 | ||
184 | --- a/target/arm/helper.c | ||
185 | +++ b/target/arm/helper.c | ||
186 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t regime_sctlr(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
187 | static inline bool regime_translation_disabled(CPUARMState *env, | ||
188 | ARMMMUIdx mmu_idx) | ||
189 | { | ||
190 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
191 | + return !(env->v7m.mpu_ctrl & R_V7M_MPU_CTRL_ENABLE_MASK); | ||
192 | + } | 48 | + } |
193 | + | 49 | + |
194 | if (mmu_idx == ARMMMUIdx_S2NS) { | 50 | + if (status->default_nan_mode) { |
195 | return (env->cp15.hcr_el2 & HCR_VM) == 0; | 51 | + return floatx80_default_nan(status); |
196 | } | ||
197 | @@ -XXX,XX +XXX,XX @@ static inline void get_phys_addr_pmsav7_default(CPUARMState *env, | ||
198 | } | ||
199 | } | ||
200 | |||
201 | +static bool pmsav7_use_background_region(ARMCPU *cpu, | ||
202 | + ARMMMUIdx mmu_idx, bool is_user) | ||
203 | +{ | ||
204 | + /* Return true if we should use the default memory map as a | ||
205 | + * "background" region if there are no hits against any MPU regions. | ||
206 | + */ | ||
207 | + CPUARMState *env = &cpu->env; | ||
208 | + | ||
209 | + if (is_user) { | ||
210 | + return false; | ||
211 | + } | 52 | + } |
212 | + | 53 | + |
213 | + if (arm_feature(env, ARM_FEATURE_M)) { | 54 | + if (a.low < b.low) { |
214 | + return env->v7m.mpu_ctrl & R_V7M_MPU_CTRL_PRIVDEFENA_MASK; | 55 | + aIsLargerSignificand = 0; |
56 | + } else if (b.low < a.low) { | ||
57 | + aIsLargerSignificand = 1; | ||
215 | + } else { | 58 | + } else { |
216 | + return regime_sctlr(env, mmu_idx) & SCTLR_BR; | 59 | + aIsLargerSignificand = (a.high < b.high) ? 1 : 0; |
60 | + } | ||
61 | + | ||
62 | + if (pickNaN(a_cls, b_cls, aIsLargerSignificand, status)) { | ||
63 | + if (is_snan(b_cls)) { | ||
64 | + return floatx80_silence_nan(b, status); | ||
65 | + } | ||
66 | + return b; | ||
67 | + } else { | ||
68 | + if (is_snan(a_cls)) { | ||
69 | + return floatx80_silence_nan(a, status); | ||
70 | + } | ||
71 | + return a; | ||
217 | + } | 72 | + } |
218 | +} | 73 | +} |
219 | + | 74 | + |
220 | static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | 75 | /*---------------------------------------------------------------------------- |
221 | int access_type, ARMMMUIdx mmu_idx, | 76 | | Takes an abstract floating-point value having sign `zSign', exponent `zExp', |
222 | hwaddr *phys_ptr, int *prot, uint32_t *fsr) | 77 | | and extended significand formed by the concatenation of `zSig0' and `zSig1', |
223 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | 78 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc |
224 | } | ||
225 | |||
226 | if (n == -1) { /* no hits */ | ||
227 | - if (is_user || !(regime_sctlr(env, mmu_idx) & SCTLR_BR)) { | ||
228 | + if (!pmsav7_use_background_region(cpu, mmu_idx, is_user)) { | ||
229 | /* background fault */ | ||
230 | *fsr = 0; | ||
231 | return true; | ||
232 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
233 | index XXXXXXX..XXXXXXX 100644 | 79 | index XXXXXXX..XXXXXXX 100644 |
234 | --- a/target/arm/machine.c | 80 | --- a/fpu/softfloat-specialize.c.inc |
235 | +++ b/target/arm/machine.c | 81 | +++ b/fpu/softfloat-specialize.c.inc |
236 | @@ -XXX,XX +XXX,XX @@ static bool m_needed(void *opaque) | 82 | @@ -XXX,XX +XXX,XX @@ floatx80 floatx80_silence_nan(floatx80 a, float_status *status) |
237 | 83 | return a; | |
238 | static const VMStateDescription vmstate_m = { | 84 | } |
239 | .name = "cpu/m", | 85 | |
240 | - .version_id = 3, | 86 | -/*---------------------------------------------------------------------------- |
241 | - .minimum_version_id = 3, | 87 | -| Takes two extended double-precision floating-point values `a' and `b', one |
242 | + .version_id = 4, | 88 | -| of which is a NaN, and returns the appropriate NaN result. If either `a' or |
243 | + .minimum_version_id = 4, | 89 | -| `b' is a signaling NaN, the invalid exception is raised. |
244 | .needed = m_needed, | 90 | -*----------------------------------------------------------------------------*/ |
245 | .fields = (VMStateField[]) { | 91 | - |
246 | VMSTATE_UINT32(env.v7m.vecbase, ARMCPU), | 92 | -floatx80 propagateFloatx80NaN(floatx80 a, floatx80 b, float_status *status) |
247 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = { | 93 | -{ |
248 | VMSTATE_UINT32(env.v7m.dfsr, ARMCPU), | 94 | - bool aIsLargerSignificand; |
249 | VMSTATE_UINT32(env.v7m.mmfar, ARMCPU), | 95 | - FloatClass a_cls, b_cls; |
250 | VMSTATE_UINT32(env.v7m.bfar, ARMCPU), | 96 | - |
251 | + VMSTATE_UINT32(env.v7m.mpu_ctrl, ARMCPU), | 97 | - /* This is not complete, but is good enough for pickNaN. */ |
252 | VMSTATE_INT32(env.v7m.exception, ARMCPU), | 98 | - a_cls = (!floatx80_is_any_nan(a) |
253 | VMSTATE_END_OF_LIST() | 99 | - ? float_class_normal |
254 | } | 100 | - : floatx80_is_signaling_nan(a, status) |
101 | - ? float_class_snan | ||
102 | - : float_class_qnan); | ||
103 | - b_cls = (!floatx80_is_any_nan(b) | ||
104 | - ? float_class_normal | ||
105 | - : floatx80_is_signaling_nan(b, status) | ||
106 | - ? float_class_snan | ||
107 | - : float_class_qnan); | ||
108 | - | ||
109 | - if (is_snan(a_cls) || is_snan(b_cls)) { | ||
110 | - float_raise(float_flag_invalid, status); | ||
111 | - } | ||
112 | - | ||
113 | - if (status->default_nan_mode) { | ||
114 | - return floatx80_default_nan(status); | ||
115 | - } | ||
116 | - | ||
117 | - if (a.low < b.low) { | ||
118 | - aIsLargerSignificand = 0; | ||
119 | - } else if (b.low < a.low) { | ||
120 | - aIsLargerSignificand = 1; | ||
121 | - } else { | ||
122 | - aIsLargerSignificand = (a.high < b.high) ? 1 : 0; | ||
123 | - } | ||
124 | - | ||
125 | - if (pickNaN(a_cls, b_cls, aIsLargerSignificand, status)) { | ||
126 | - if (is_snan(b_cls)) { | ||
127 | - return floatx80_silence_nan(b, status); | ||
128 | - } | ||
129 | - return b; | ||
130 | - } else { | ||
131 | - if (is_snan(a_cls)) { | ||
132 | - return floatx80_silence_nan(a, status); | ||
133 | - } | ||
134 | - return a; | ||
135 | - } | ||
136 | -} | ||
137 | - | ||
138 | /*---------------------------------------------------------------------------- | ||
139 | | Returns 1 if the quadruple-precision floating-point value `a' is a quiet | ||
140 | | NaN; otherwise returns 0. | ||
255 | -- | 141 | -- |
256 | 2.7.4 | 142 | 2.34.1 |
257 | |||
258 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Temperatures can be changed from the monitor with : | 3 | Unpacking and repacking the parts may be slightly more work |
4 | than we did before, but we get to reuse more code. For a | ||
5 | code path handling exceptional values, this is an improvement. | ||
4 | 6 | ||
5 | (qemu) qom-set /machine/unattached/device[2] temperature0 12000 | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | 8 | Message-id: 20241203203949.483774-8-richard.henderson@linaro.org | |
7 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
8 | Message-id: 1494827476-1487-7-git-send-email-clg@kaod.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | hw/arm/aspeed.c | 9 +++++++++ | 12 | fpu/softfloat.c | 43 +++++-------------------------------------- |
13 | 1 file changed, 9 insertions(+) | 13 | 1 file changed, 5 insertions(+), 38 deletions(-) |
14 | 14 | ||
15 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | 15 | diff --git a/fpu/softfloat.c b/fpu/softfloat.c |
16 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/aspeed.c | 17 | --- a/fpu/softfloat.c |
18 | +++ b/hw/arm/aspeed.c | 18 | +++ b/fpu/softfloat.c |
19 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine, | 19 | @@ -XXX,XX +XXX,XX @@ void normalizeFloatx80Subnormal(uint64_t aSig, int32_t *zExpPtr, |
20 | static void palmetto_bmc_i2c_init(AspeedBoardState *bmc) | 20 | |
21 | floatx80 propagateFloatx80NaN(floatx80 a, floatx80 b, float_status *status) | ||
21 | { | 22 | { |
22 | AspeedSoCState *soc = &bmc->soc; | 23 | - bool aIsLargerSignificand; |
23 | + DeviceState *dev; | 24 | - FloatClass a_cls, b_cls; |
24 | 25 | + FloatParts128 pa, pb, *pr; | |
25 | /* The palmetto platform expects a ds3231 RTC but a ds1338 is | 26 | |
26 | * enough to provide basic RTC features. Alarms will be missing */ | 27 | - /* This is not complete, but is good enough for pickNaN. */ |
27 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 0), "ds1338", 0x68); | 28 | - a_cls = (!floatx80_is_any_nan(a) |
28 | + | 29 | - ? float_class_normal |
29 | + /* add a TMP423 temperature sensor */ | 30 | - : floatx80_is_signaling_nan(a, status) |
30 | + dev = i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 2), | 31 | - ? float_class_snan |
31 | + "tmp423", 0x4c); | 32 | - : float_class_qnan); |
32 | + object_property_set_int(OBJECT(dev), 31000, "temperature0", &error_abort); | 33 | - b_cls = (!floatx80_is_any_nan(b) |
33 | + object_property_set_int(OBJECT(dev), 28000, "temperature1", &error_abort); | 34 | - ? float_class_normal |
34 | + object_property_set_int(OBJECT(dev), 20000, "temperature2", &error_abort); | 35 | - : floatx80_is_signaling_nan(b, status) |
35 | + object_property_set_int(OBJECT(dev), 110000, "temperature3", &error_abort); | 36 | - ? float_class_snan |
37 | - : float_class_qnan); | ||
38 | - | ||
39 | - if (is_snan(a_cls) || is_snan(b_cls)) { | ||
40 | - float_raise(float_flag_invalid, status); | ||
41 | - } | ||
42 | - | ||
43 | - if (status->default_nan_mode) { | ||
44 | + if (!floatx80_unpack_canonical(&pa, a, status) || | ||
45 | + !floatx80_unpack_canonical(&pb, b, status)) { | ||
46 | return floatx80_default_nan(status); | ||
47 | } | ||
48 | |||
49 | - if (a.low < b.low) { | ||
50 | - aIsLargerSignificand = 0; | ||
51 | - } else if (b.low < a.low) { | ||
52 | - aIsLargerSignificand = 1; | ||
53 | - } else { | ||
54 | - aIsLargerSignificand = (a.high < b.high) ? 1 : 0; | ||
55 | - } | ||
56 | - | ||
57 | - if (pickNaN(a_cls, b_cls, aIsLargerSignificand, status)) { | ||
58 | - if (is_snan(b_cls)) { | ||
59 | - return floatx80_silence_nan(b, status); | ||
60 | - } | ||
61 | - return b; | ||
62 | - } else { | ||
63 | - if (is_snan(a_cls)) { | ||
64 | - return floatx80_silence_nan(a, status); | ||
65 | - } | ||
66 | - return a; | ||
67 | - } | ||
68 | + pr = parts_pick_nan(&pa, &pb, status); | ||
69 | + return floatx80_round_pack_canonical(pr, status); | ||
36 | } | 70 | } |
37 | 71 | ||
38 | static void palmetto_bmc_init(MachineState *machine) | 72 | /*---------------------------------------------------------------------------- |
39 | -- | 73 | -- |
40 | 2.7.4 | 74 | 2.34.1 |
41 | |||
42 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The Aspeed I2C controller maintains a state machine in the command | 3 | Inline pickNaN into its only caller. This makes one assert |
4 | register, which is mostly used for debug. | 4 | redundant with the immediately preceding IF. |
5 | 5 | ||
6 | Let's start adding a few states to handle abnormal STOP | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | commands. Today, the model uses the busy status of the bus as a | 7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | condition to do so but it is not precise enough. | 8 | Message-id: 20241203203949.483774-9-richard.henderson@linaro.org |
9 | |||
10 | Also remove the ABNORMAL bit for failing TX commands. This is | ||
11 | incorrect with respect to the specs. | ||
12 | |||
13 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
14 | Message-id: 1494827476-1487-4-git-send-email-clg@kaod.org | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 10 | --- |
17 | hw/i2c/aspeed_i2c.c | 36 +++++++++++++++++++++++++++++++++--- | 11 | fpu/softfloat-parts.c.inc | 82 +++++++++++++++++++++++++---- |
18 | 1 file changed, 33 insertions(+), 3 deletions(-) | 12 | fpu/softfloat-specialize.c.inc | 96 ---------------------------------- |
19 | 13 | 2 files changed, 73 insertions(+), 105 deletions(-) | |
20 | diff --git a/hw/i2c/aspeed_i2c.c b/hw/i2c/aspeed_i2c.c | 14 | |
15 | diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc | ||
21 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/i2c/aspeed_i2c.c | 17 | --- a/fpu/softfloat-parts.c.inc |
23 | +++ b/hw/i2c/aspeed_i2c.c | 18 | +++ b/fpu/softfloat-parts.c.inc |
24 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_i2c_bus_read(void *opaque, hwaddr offset, | 19 | @@ -XXX,XX +XXX,XX @@ static void partsN(return_nan)(FloatPartsN *a, float_status *s) |
20 | static FloatPartsN *partsN(pick_nan)(FloatPartsN *a, FloatPartsN *b, | ||
21 | float_status *s) | ||
22 | { | ||
23 | + int cmp, which; | ||
24 | + | ||
25 | if (is_snan(a->cls) || is_snan(b->cls)) { | ||
26 | float_raise(float_flag_invalid | float_flag_invalid_snan, s); | ||
27 | } | ||
28 | |||
29 | if (s->default_nan_mode) { | ||
30 | parts_default_nan(a, s); | ||
31 | - } else { | ||
32 | - int cmp = frac_cmp(a, b); | ||
33 | - if (cmp == 0) { | ||
34 | - cmp = a->sign < b->sign; | ||
35 | - } | ||
36 | + return a; | ||
37 | + } | ||
38 | |||
39 | - if (pickNaN(a->cls, b->cls, cmp > 0, s)) { | ||
40 | - a = b; | ||
41 | - } | ||
42 | + cmp = frac_cmp(a, b); | ||
43 | + if (cmp == 0) { | ||
44 | + cmp = a->sign < b->sign; | ||
45 | + } | ||
46 | + | ||
47 | + switch (s->float_2nan_prop_rule) { | ||
48 | + case float_2nan_prop_s_ab: | ||
49 | if (is_snan(a->cls)) { | ||
50 | - parts_silence_nan(a, s); | ||
51 | + which = 0; | ||
52 | + } else if (is_snan(b->cls)) { | ||
53 | + which = 1; | ||
54 | + } else if (is_qnan(a->cls)) { | ||
55 | + which = 0; | ||
56 | + } else { | ||
57 | + which = 1; | ||
58 | } | ||
59 | + break; | ||
60 | + case float_2nan_prop_s_ba: | ||
61 | + if (is_snan(b->cls)) { | ||
62 | + which = 1; | ||
63 | + } else if (is_snan(a->cls)) { | ||
64 | + which = 0; | ||
65 | + } else if (is_qnan(b->cls)) { | ||
66 | + which = 1; | ||
67 | + } else { | ||
68 | + which = 0; | ||
69 | + } | ||
70 | + break; | ||
71 | + case float_2nan_prop_ab: | ||
72 | + which = is_nan(a->cls) ? 0 : 1; | ||
73 | + break; | ||
74 | + case float_2nan_prop_ba: | ||
75 | + which = is_nan(b->cls) ? 1 : 0; | ||
76 | + break; | ||
77 | + case float_2nan_prop_x87: | ||
78 | + /* | ||
79 | + * This implements x87 NaN propagation rules: | ||
80 | + * SNaN + QNaN => return the QNaN | ||
81 | + * two SNaNs => return the one with the larger significand, silenced | ||
82 | + * two QNaNs => return the one with the larger significand | ||
83 | + * SNaN and a non-NaN => return the SNaN, silenced | ||
84 | + * QNaN and a non-NaN => return the QNaN | ||
85 | + * | ||
86 | + * If we get down to comparing significands and they are the same, | ||
87 | + * return the NaN with the positive sign bit (if any). | ||
88 | + */ | ||
89 | + if (is_snan(a->cls)) { | ||
90 | + if (is_snan(b->cls)) { | ||
91 | + which = cmp > 0 ? 0 : 1; | ||
92 | + } else { | ||
93 | + which = is_qnan(b->cls) ? 1 : 0; | ||
94 | + } | ||
95 | + } else if (is_qnan(a->cls)) { | ||
96 | + if (is_snan(b->cls) || !is_qnan(b->cls)) { | ||
97 | + which = 0; | ||
98 | + } else { | ||
99 | + which = cmp > 0 ? 0 : 1; | ||
100 | + } | ||
101 | + } else { | ||
102 | + which = 1; | ||
103 | + } | ||
104 | + break; | ||
105 | + default: | ||
106 | + g_assert_not_reached(); | ||
107 | + } | ||
108 | + | ||
109 | + if (which) { | ||
110 | + a = b; | ||
111 | + } | ||
112 | + if (is_snan(a->cls)) { | ||
113 | + parts_silence_nan(a, s); | ||
114 | } | ||
115 | return a; | ||
116 | } | ||
117 | diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc | ||
118 | index XXXXXXX..XXXXXXX 100644 | ||
119 | --- a/fpu/softfloat-specialize.c.inc | ||
120 | +++ b/fpu/softfloat-specialize.c.inc | ||
121 | @@ -XXX,XX +XXX,XX @@ bool float32_is_signaling_nan(float32 a_, float_status *status) | ||
25 | } | 122 | } |
26 | } | 123 | } |
27 | 124 | ||
28 | +static void aspeed_i2c_set_state(AspeedI2CBus *bus, uint8_t state) | 125 | -/*---------------------------------------------------------------------------- |
29 | +{ | 126 | -| Select which NaN to propagate for a two-input operation. |
30 | + bus->cmd &= ~(I2CD_TX_STATE_MASK << I2CD_TX_STATE_SHIFT); | 127 | -| IEEE754 doesn't specify all the details of this, so the |
31 | + bus->cmd |= (state & I2CD_TX_STATE_MASK) << I2CD_TX_STATE_SHIFT; | 128 | -| algorithm is target-specific. |
32 | +} | 129 | -| The routine is passed various bits of information about the |
33 | + | 130 | -| two NaNs and should return 0 to select NaN a and 1 for NaN b. |
34 | +static uint8_t aspeed_i2c_get_state(AspeedI2CBus *bus) | 131 | -| Note that signalling NaNs are always squashed to quiet NaNs |
35 | +{ | 132 | -| by the caller, by calling floatXX_silence_nan() before |
36 | + return (bus->cmd >> I2CD_TX_STATE_SHIFT) & I2CD_TX_STATE_MASK; | 133 | -| returning them. |
37 | +} | 134 | -| |
38 | + | 135 | -| aIsLargerSignificand is only valid if both a and b are NaNs |
39 | +/* | 136 | -| of some kind, and is true if a has the larger significand, |
40 | + * The state machine needs some refinement. It is only used to track | 137 | -| or if both a and b have the same significand but a is |
41 | + * invalid STOP commands for the moment. | 138 | -| positive but b is negative. It is only needed for the x87 |
42 | + */ | 139 | -| tie-break rule. |
43 | static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | 140 | -*----------------------------------------------------------------------------*/ |
44 | { | 141 | - |
45 | bus->cmd &= ~0xFFFF; | 142 | -static int pickNaN(FloatClass a_cls, FloatClass b_cls, |
46 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | 143 | - bool aIsLargerSignificand, float_status *status) |
47 | bus->intr_status = 0; | 144 | -{ |
48 | 145 | - /* | |
49 | if (bus->cmd & I2CD_M_START_CMD) { | 146 | - * We guarantee not to require the target to tell us how to |
50 | + uint8_t state = aspeed_i2c_get_state(bus) & I2CD_MACTIVE ? | 147 | - * pick a NaN if we're always returning the default NaN. |
51 | + I2CD_MSTARTR : I2CD_MSTART; | 148 | - * But if we're not in default-NaN mode then the target must |
52 | + | 149 | - * specify via set_float_2nan_prop_rule(). |
53 | + aspeed_i2c_set_state(bus, state); | 150 | - */ |
54 | + | 151 | - assert(!status->default_nan_mode); |
55 | if (i2c_start_transfer(bus->bus, extract32(bus->buf, 1, 7), | 152 | - |
56 | extract32(bus->buf, 0, 1))) { | 153 | - switch (status->float_2nan_prop_rule) { |
57 | bus->intr_status |= I2CD_INTR_TX_NAK; | 154 | - case float_2nan_prop_s_ab: |
58 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | 155 | - if (is_snan(a_cls)) { |
59 | if (!i2c_bus_busy(bus->bus)) { | 156 | - return 0; |
60 | return; | 157 | - } else if (is_snan(b_cls)) { |
61 | } | 158 | - return 1; |
62 | + aspeed_i2c_set_state(bus, I2CD_MACTIVE); | 159 | - } else if (is_qnan(a_cls)) { |
63 | } | 160 | - return 0; |
64 | 161 | - } else { | |
65 | if (bus->cmd & I2CD_M_TX_CMD) { | 162 | - return 1; |
66 | + aspeed_i2c_set_state(bus, I2CD_MTXD); | 163 | - } |
67 | if (i2c_send(bus->bus, bus->buf)) { | 164 | - break; |
68 | - bus->intr_status |= (I2CD_INTR_TX_NAK | I2CD_INTR_ABNORMAL); | 165 | - case float_2nan_prop_s_ba: |
69 | + bus->intr_status |= (I2CD_INTR_TX_NAK); | 166 | - if (is_snan(b_cls)) { |
70 | i2c_end_transfer(bus->bus); | 167 | - return 1; |
71 | } else { | 168 | - } else if (is_snan(a_cls)) { |
72 | bus->intr_status |= I2CD_INTR_TX_ACK; | 169 | - return 0; |
73 | } | 170 | - } else if (is_qnan(b_cls)) { |
74 | bus->cmd &= ~I2CD_M_TX_CMD; | 171 | - return 1; |
75 | + aspeed_i2c_set_state(bus, I2CD_MACTIVE); | 172 | - } else { |
76 | } | 173 | - return 0; |
77 | 174 | - } | |
78 | if (bus->cmd & (I2CD_M_RX_CMD | I2CD_M_S_RX_CMD_LAST)) { | 175 | - break; |
79 | - int ret = i2c_recv(bus->bus); | 176 | - case float_2nan_prop_ab: |
80 | + int ret; | 177 | - if (is_nan(a_cls)) { |
81 | + | 178 | - return 0; |
82 | + aspeed_i2c_set_state(bus, I2CD_MRXD); | 179 | - } else { |
83 | + ret = i2c_recv(bus->bus); | 180 | - return 1; |
84 | if (ret < 0) { | 181 | - } |
85 | qemu_log_mask(LOG_GUEST_ERROR, "%s: read failed\n", __func__); | 182 | - break; |
86 | ret = 0xff; | 183 | - case float_2nan_prop_ba: |
87 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | 184 | - if (is_nan(b_cls)) { |
88 | i2c_nack(bus->bus); | 185 | - return 1; |
89 | } | 186 | - } else { |
90 | bus->cmd &= ~(I2CD_M_RX_CMD | I2CD_M_S_RX_CMD_LAST); | 187 | - return 0; |
91 | + aspeed_i2c_set_state(bus, I2CD_MACTIVE); | 188 | - } |
92 | } | 189 | - break; |
93 | 190 | - case float_2nan_prop_x87: | |
94 | if (bus->cmd & I2CD_M_STOP_CMD) { | 191 | - /* |
95 | - if (!i2c_bus_busy(bus->bus)) { | 192 | - * This implements x87 NaN propagation rules: |
96 | + if (!(aspeed_i2c_get_state(bus) & I2CD_MACTIVE)) { | 193 | - * SNaN + QNaN => return the QNaN |
97 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: abnormal stop\n", __func__); | 194 | - * two SNaNs => return the one with the larger significand, silenced |
98 | bus->intr_status |= I2CD_INTR_ABNORMAL; | 195 | - * two QNaNs => return the one with the larger significand |
99 | } else { | 196 | - * SNaN and a non-NaN => return the SNaN, silenced |
100 | + aspeed_i2c_set_state(bus, I2CD_MSTOP); | 197 | - * QNaN and a non-NaN => return the QNaN |
101 | i2c_end_transfer(bus->bus); | 198 | - * |
102 | bus->intr_status |= I2CD_INTR_NORMAL_STOP; | 199 | - * If we get down to comparing significands and they are the same, |
103 | } | 200 | - * return the NaN with the positive sign bit (if any). |
104 | bus->cmd &= ~I2CD_M_STOP_CMD; | 201 | - */ |
105 | + aspeed_i2c_set_state(bus, I2CD_IDLE); | 202 | - if (is_snan(a_cls)) { |
106 | } | 203 | - if (is_snan(b_cls)) { |
107 | } | 204 | - return aIsLargerSignificand ? 0 : 1; |
108 | 205 | - } | |
206 | - return is_qnan(b_cls) ? 1 : 0; | ||
207 | - } else if (is_qnan(a_cls)) { | ||
208 | - if (is_snan(b_cls) || !is_qnan(b_cls)) { | ||
209 | - return 0; | ||
210 | - } else { | ||
211 | - return aIsLargerSignificand ? 0 : 1; | ||
212 | - } | ||
213 | - } else { | ||
214 | - return 1; | ||
215 | - } | ||
216 | - default: | ||
217 | - g_assert_not_reached(); | ||
218 | - } | ||
219 | -} | ||
220 | - | ||
221 | /*---------------------------------------------------------------------------- | ||
222 | | Returns 1 if the double-precision floating-point value `a' is a quiet | ||
223 | | NaN; otherwise returns 0. | ||
109 | -- | 224 | -- |
110 | 2.7.4 | 225 | 2.34.1 |
111 | 226 | ||
112 | 227 | diff view generated by jsdifflib |
1 | From: Michael Davidsaver <mdavidsaver@gmail.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | General logic is that operations stopped by the MPU are MemManage, | 3 | Remember if there was an SNaN, and use that to simplify |
4 | and those which go through the MPU and are caught by the unassigned | 4 | float_2nan_prop_s_{ab,ba} to only the snan component. |
5 | handle are BusFault. Distinguish these by looking at the | 5 | Then, fall through to the corresponding |
6 | exception.fsr values, and set the CFSR bits and (if appropriate) | 6 | float_2nan_prop_{ab,ba} case to handle any remaining |
7 | fill in the BFAR or MMFAR with the exception address. | 7 | nans, which must be quiet. |
8 | 8 | ||
9 | Signed-off-by: Michael Davidsaver <mdavidsaver@gmail.com> | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Message-id: 1493122030-32191-12-git-send-email-peter.maydell@linaro.org | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | [PMM: i-side faults do not set BFAR/MMFAR, only d-side; | 11 | Message-id: 20241203203949.483774-10-richard.henderson@linaro.org |
12 | added some CPU_LOG_INT logging] | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | --- | 13 | --- |
16 | target/arm/helper.c | 45 ++++++++++++++++++++++++++++++++++++++++++--- | 14 | fpu/softfloat-parts.c.inc | 32 ++++++++++++-------------------- |
17 | 1 file changed, 42 insertions(+), 3 deletions(-) | 15 | 1 file changed, 12 insertions(+), 20 deletions(-) |
18 | 16 | ||
19 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 17 | diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc |
20 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/helper.c | 19 | --- a/fpu/softfloat-parts.c.inc |
22 | +++ b/target/arm/helper.c | 20 | +++ b/fpu/softfloat-parts.c.inc |
23 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | 21 | @@ -XXX,XX +XXX,XX @@ static void partsN(return_nan)(FloatPartsN *a, float_status *s) |
22 | static FloatPartsN *partsN(pick_nan)(FloatPartsN *a, FloatPartsN *b, | ||
23 | float_status *s) | ||
24 | { | ||
25 | + bool have_snan = false; | ||
26 | int cmp, which; | ||
27 | |||
28 | if (is_snan(a->cls) || is_snan(b->cls)) { | ||
29 | float_raise(float_flag_invalid | float_flag_invalid_snan, s); | ||
30 | + have_snan = true; | ||
31 | } | ||
32 | |||
33 | if (s->default_nan_mode) { | ||
34 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan)(FloatPartsN *a, FloatPartsN *b, | ||
35 | |||
36 | switch (s->float_2nan_prop_rule) { | ||
37 | case float_2nan_prop_s_ab: | ||
38 | - if (is_snan(a->cls)) { | ||
39 | - which = 0; | ||
40 | - } else if (is_snan(b->cls)) { | ||
41 | - which = 1; | ||
42 | - } else if (is_qnan(a->cls)) { | ||
43 | - which = 0; | ||
44 | - } else { | ||
45 | - which = 1; | ||
46 | + if (have_snan) { | ||
47 | + which = is_snan(a->cls) ? 0 : 1; | ||
48 | + break; | ||
49 | } | ||
50 | - break; | ||
51 | - case float_2nan_prop_s_ba: | ||
52 | - if (is_snan(b->cls)) { | ||
53 | - which = 1; | ||
54 | - } else if (is_snan(a->cls)) { | ||
55 | - which = 0; | ||
56 | - } else if (is_qnan(b->cls)) { | ||
57 | - which = 1; | ||
58 | - } else { | ||
59 | - which = 0; | ||
60 | - } | ||
61 | - break; | ||
62 | + /* fall through */ | ||
63 | case float_2nan_prop_ab: | ||
64 | which = is_nan(a->cls) ? 0 : 1; | ||
24 | break; | 65 | break; |
25 | case EXCP_PREFETCH_ABORT: | 66 | + case float_2nan_prop_s_ba: |
26 | case EXCP_DATA_ABORT: | 67 | + if (have_snan) { |
27 | - /* TODO: if we implemented the MPU registers, this is where we | 68 | + which = is_snan(b->cls) ? 1 : 0; |
28 | - * should set the MMFAR, etc from exception.fsr and exception.vaddress. | ||
29 | + /* Note that for M profile we don't have a guest facing FSR, but | ||
30 | + * the env->exception.fsr will be populated by the code that | ||
31 | + * raises the fault, in the A profile short-descriptor format. | ||
32 | */ | ||
33 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_MEM); | ||
34 | + switch (env->exception.fsr & 0xf) { | ||
35 | + case 0x8: /* External Abort */ | ||
36 | + switch (cs->exception_index) { | ||
37 | + case EXCP_PREFETCH_ABORT: | ||
38 | + env->v7m.cfsr |= R_V7M_CFSR_PRECISERR_MASK; | ||
39 | + qemu_log_mask(CPU_LOG_INT, "...with CFSR.PRECISERR\n"); | ||
40 | + break; | ||
41 | + case EXCP_DATA_ABORT: | ||
42 | + env->v7m.cfsr |= | ||
43 | + (R_V7M_CFSR_IBUSERR_MASK | R_V7M_CFSR_BFARVALID_MASK); | ||
44 | + env->v7m.bfar = env->exception.vaddress; | ||
45 | + qemu_log_mask(CPU_LOG_INT, | ||
46 | + "...with CFSR.IBUSERR and BFAR 0x%x\n", | ||
47 | + env->v7m.bfar); | ||
48 | + break; | ||
49 | + } | ||
50 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_BUS); | ||
51 | + break; | ||
52 | + default: | ||
53 | + /* All other FSR values are either MPU faults or "can't happen | ||
54 | + * for M profile" cases. | ||
55 | + */ | ||
56 | + switch (cs->exception_index) { | ||
57 | + case EXCP_PREFETCH_ABORT: | ||
58 | + env->v7m.cfsr |= R_V7M_CFSR_IACCVIOL_MASK; | ||
59 | + qemu_log_mask(CPU_LOG_INT, "...with CFSR.IACCVIOL\n"); | ||
60 | + break; | ||
61 | + case EXCP_DATA_ABORT: | ||
62 | + env->v7m.cfsr |= | ||
63 | + (R_V7M_CFSR_DACCVIOL_MASK | R_V7M_CFSR_MMARVALID_MASK); | ||
64 | + env->v7m.mmfar = env->exception.vaddress; | ||
65 | + qemu_log_mask(CPU_LOG_INT, | ||
66 | + "...with CFSR.DACCVIOL and MMFAR 0x%x\n", | ||
67 | + env->v7m.mmfar); | ||
68 | + break; | ||
69 | + } | ||
70 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_MEM); | ||
71 | + break; | 69 | + break; |
72 | + } | 70 | + } |
71 | + /* fall through */ | ||
72 | case float_2nan_prop_ba: | ||
73 | which = is_nan(b->cls) ? 1 : 0; | ||
73 | break; | 74 | break; |
74 | case EXCP_BKPT: | ||
75 | if (semihosting_enabled()) { | ||
76 | -- | 75 | -- |
77 | 2.7.4 | 76 | 2.34.1 |
78 | |||
79 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Today, the LAST command is handled with the STOP command but this is | 3 | Move the fractional comparison to the end of the |
4 | incorrect. Also nack the I2C bus when a LAST is issued. | 4 | float_2nan_prop_x87 case. This is not required for |
5 | any other 2nan propagation rule. Reorganize the | ||
6 | x87 case itself to break out of the switch when the | ||
7 | fractional comparison is not required. | ||
5 | 8 | ||
6 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 1494827476-1487-3-git-send-email-clg@kaod.org | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Message-id: 20241203203949.483774-11-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 13 | --- |
10 | hw/i2c/aspeed_i2c.c | 9 ++++++--- | 14 | fpu/softfloat-parts.c.inc | 19 +++++++++---------- |
11 | 1 file changed, 6 insertions(+), 3 deletions(-) | 15 | 1 file changed, 9 insertions(+), 10 deletions(-) |
12 | 16 | ||
13 | diff --git a/hw/i2c/aspeed_i2c.c b/hw/i2c/aspeed_i2c.c | 17 | diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc |
14 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/i2c/aspeed_i2c.c | 19 | --- a/fpu/softfloat-parts.c.inc |
16 | +++ b/hw/i2c/aspeed_i2c.c | 20 | +++ b/fpu/softfloat-parts.c.inc |
17 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | 21 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan)(FloatPartsN *a, FloatPartsN *b, |
18 | bus->cmd &= ~I2CD_M_TX_CMD; | 22 | return a; |
19 | } | 23 | } |
20 | 24 | ||
21 | - if (bus->cmd & I2CD_M_RX_CMD) { | 25 | - cmp = frac_cmp(a, b); |
22 | + if (bus->cmd & (I2CD_M_RX_CMD | I2CD_M_S_RX_CMD_LAST)) { | 26 | - if (cmp == 0) { |
23 | int ret = i2c_recv(bus->bus); | 27 | - cmp = a->sign < b->sign; |
24 | if (ret < 0) { | 28 | - } |
25 | qemu_log_mask(LOG_GUEST_ERROR, "%s: read failed\n", __func__); | 29 | - |
26 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | 30 | switch (s->float_2nan_prop_rule) { |
27 | bus->intr_status |= I2CD_INTR_RX_DONE; | 31 | case float_2nan_prop_s_ab: |
32 | if (have_snan) { | ||
33 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan)(FloatPartsN *a, FloatPartsN *b, | ||
34 | * return the NaN with the positive sign bit (if any). | ||
35 | */ | ||
36 | if (is_snan(a->cls)) { | ||
37 | - if (is_snan(b->cls)) { | ||
38 | - which = cmp > 0 ? 0 : 1; | ||
39 | - } else { | ||
40 | + if (!is_snan(b->cls)) { | ||
41 | which = is_qnan(b->cls) ? 1 : 0; | ||
42 | + break; | ||
43 | } | ||
44 | } else if (is_qnan(a->cls)) { | ||
45 | if (is_snan(b->cls) || !is_qnan(b->cls)) { | ||
46 | which = 0; | ||
47 | - } else { | ||
48 | - which = cmp > 0 ? 0 : 1; | ||
49 | + break; | ||
50 | } | ||
51 | } else { | ||
52 | which = 1; | ||
53 | + break; | ||
28 | } | 54 | } |
29 | bus->buf = (ret & I2CD_BYTE_BUF_RX_MASK) << I2CD_BYTE_BUF_RX_SHIFT; | 55 | + cmp = frac_cmp(a, b); |
30 | - bus->cmd &= ~I2CD_M_RX_CMD; | 56 | + if (cmp == 0) { |
31 | + if (bus->cmd & I2CD_M_S_RX_CMD_LAST) { | 57 | + cmp = a->sign < b->sign; |
32 | + i2c_nack(bus->bus); | ||
33 | + } | 58 | + } |
34 | + bus->cmd &= ~(I2CD_M_RX_CMD | I2CD_M_S_RX_CMD_LAST); | 59 | + which = cmp > 0 ? 0 : 1; |
35 | } | 60 | break; |
36 | 61 | default: | |
37 | - if (bus->cmd & (I2CD_M_STOP_CMD | I2CD_M_S_RX_CMD_LAST)) { | 62 | g_assert_not_reached(); |
38 | + if (bus->cmd & I2CD_M_STOP_CMD) { | ||
39 | if (!i2c_bus_busy(bus->bus)) { | ||
40 | bus->intr_status |= I2CD_INTR_ABNORMAL; | ||
41 | } else { | ||
42 | -- | 63 | -- |
43 | 2.7.4 | 64 | 2.34.1 |
44 | |||
45 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Multiple I2C commands can be fired simultaneously and the controller | 3 | Replace the "index" selecting between A and B with a result variable |
4 | execute the commands following these priorities: | 4 | of the proper type. This improves clarity within the function. |
5 | 5 | ||
6 | (1) Master Start Command | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | (2) Master Transmit Command | 7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | (3) Slave Transmit Command or Master Receive Command | 8 | Message-id: 20241203203949.483774-12-richard.henderson@linaro.org |
9 | (4) Master Stop Command | ||
10 | |||
11 | The current code is incorrect with respect to the above sequence and | ||
12 | needs to be reworked to handle each individual command. | ||
13 | |||
14 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
15 | Message-id: 1494827476-1487-2-git-send-email-clg@kaod.org | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 10 | --- |
18 | hw/i2c/aspeed_i2c.c | 24 ++++++++++++++++++------ | 11 | fpu/softfloat-parts.c.inc | 28 +++++++++++++--------------- |
19 | 1 file changed, 18 insertions(+), 6 deletions(-) | 12 | 1 file changed, 13 insertions(+), 15 deletions(-) |
20 | 13 | ||
21 | diff --git a/hw/i2c/aspeed_i2c.c b/hw/i2c/aspeed_i2c.c | 14 | diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc |
22 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/i2c/aspeed_i2c.c | 16 | --- a/fpu/softfloat-parts.c.inc |
24 | +++ b/hw/i2c/aspeed_i2c.c | 17 | +++ b/fpu/softfloat-parts.c.inc |
25 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_i2c_bus_read(void *opaque, hwaddr offset, | 18 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan)(FloatPartsN *a, FloatPartsN *b, |
26 | 19 | float_status *s) | |
27 | static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | ||
28 | { | 20 | { |
29 | + bus->cmd &= ~0xFFFF; | 21 | bool have_snan = false; |
30 | bus->cmd |= value & 0xFFFF; | 22 | - int cmp, which; |
31 | bus->intr_status = 0; | 23 | + FloatPartsN *ret; |
32 | 24 | + int cmp; | |
33 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | 25 | |
34 | bus->intr_status |= I2CD_INTR_TX_ACK; | 26 | if (is_snan(a->cls) || is_snan(b->cls)) { |
27 | float_raise(float_flag_invalid | float_flag_invalid_snan, s); | ||
28 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan)(FloatPartsN *a, FloatPartsN *b, | ||
29 | switch (s->float_2nan_prop_rule) { | ||
30 | case float_2nan_prop_s_ab: | ||
31 | if (have_snan) { | ||
32 | - which = is_snan(a->cls) ? 0 : 1; | ||
33 | + ret = is_snan(a->cls) ? a : b; | ||
34 | break; | ||
35 | } | 35 | } |
36 | 36 | /* fall through */ | |
37 | - } else if (bus->cmd & I2CD_M_TX_CMD) { | 37 | case float_2nan_prop_ab: |
38 | + /* START command is also a TX command, as the slave address is | 38 | - which = is_nan(a->cls) ? 0 : 1; |
39 | + * sent on the bus */ | 39 | + ret = is_nan(a->cls) ? a : b; |
40 | + bus->cmd &= ~(I2CD_M_START_CMD | I2CD_M_TX_CMD); | 40 | break; |
41 | + | 41 | case float_2nan_prop_s_ba: |
42 | + /* No slave found */ | 42 | if (have_snan) { |
43 | + if (!i2c_bus_busy(bus->bus)) { | 43 | - which = is_snan(b->cls) ? 1 : 0; |
44 | + return; | 44 | + ret = is_snan(b->cls) ? b : a; |
45 | + } | 45 | break; |
46 | + } | 46 | } |
47 | + | 47 | /* fall through */ |
48 | + if (bus->cmd & I2CD_M_TX_CMD) { | 48 | case float_2nan_prop_ba: |
49 | if (i2c_send(bus->bus, bus->buf)) { | 49 | - which = is_nan(b->cls) ? 1 : 0; |
50 | bus->intr_status |= (I2CD_INTR_TX_NAK | I2CD_INTR_ABNORMAL); | 50 | + ret = is_nan(b->cls) ? b : a; |
51 | i2c_end_transfer(bus->bus); | 51 | break; |
52 | case float_2nan_prop_x87: | ||
53 | /* | ||
54 | @@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan)(FloatPartsN *a, FloatPartsN *b, | ||
55 | */ | ||
56 | if (is_snan(a->cls)) { | ||
57 | if (!is_snan(b->cls)) { | ||
58 | - which = is_qnan(b->cls) ? 1 : 0; | ||
59 | + ret = is_qnan(b->cls) ? b : a; | ||
60 | break; | ||
61 | } | ||
62 | } else if (is_qnan(a->cls)) { | ||
63 | if (is_snan(b->cls) || !is_qnan(b->cls)) { | ||
64 | - which = 0; | ||
65 | + ret = a; | ||
66 | break; | ||
67 | } | ||
52 | } else { | 68 | } else { |
53 | bus->intr_status |= I2CD_INTR_TX_ACK; | 69 | - which = 1; |
70 | + ret = b; | ||
71 | break; | ||
54 | } | 72 | } |
55 | + bus->cmd &= ~I2CD_M_TX_CMD; | 73 | cmp = frac_cmp(a, b); |
56 | + } | 74 | if (cmp == 0) { |
57 | 75 | cmp = a->sign < b->sign; | |
58 | - } else if (bus->cmd & I2CD_M_RX_CMD) { | ||
59 | + if (bus->cmd & I2CD_M_RX_CMD) { | ||
60 | int ret = i2c_recv(bus->bus); | ||
61 | if (ret < 0) { | ||
62 | qemu_log_mask(LOG_GUEST_ERROR, "%s: read failed\n", __func__); | ||
63 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | ||
64 | bus->intr_status |= I2CD_INTR_RX_DONE; | ||
65 | } | 76 | } |
66 | bus->buf = (ret & I2CD_BYTE_BUF_RX_MASK) << I2CD_BYTE_BUF_RX_SHIFT; | 77 | - which = cmp > 0 ? 0 : 1; |
67 | + bus->cmd &= ~I2CD_M_RX_CMD; | 78 | + ret = cmp > 0 ? a : b; |
79 | break; | ||
80 | default: | ||
81 | g_assert_not_reached(); | ||
68 | } | 82 | } |
69 | 83 | ||
70 | if (bus->cmd & (I2CD_M_STOP_CMD | I2CD_M_S_RX_CMD_LAST)) { | 84 | - if (which) { |
71 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | 85 | - a = b; |
72 | i2c_end_transfer(bus->bus); | 86 | + if (is_snan(ret->cls)) { |
73 | bus->intr_status |= I2CD_INTR_NORMAL_STOP; | 87 | + parts_silence_nan(ret, s); |
74 | } | ||
75 | + bus->cmd &= ~I2CD_M_STOP_CMD; | ||
76 | } | 88 | } |
77 | - | 89 | - if (is_snan(a->cls)) { |
78 | - /* command is handled, reset it and check for interrupts */ | 90 | - parts_silence_nan(a, s); |
79 | - bus->cmd &= ~0xFFFF; | 91 | - } |
80 | - aspeed_i2c_bus_raise_interrupt(bus); | 92 | - return a; |
93 | + return ret; | ||
81 | } | 94 | } |
82 | 95 | ||
83 | static void aspeed_i2c_bus_write(void *opaque, hwaddr offset, | 96 | static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b, |
84 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_write(void *opaque, hwaddr offset, | ||
85 | } | ||
86 | |||
87 | aspeed_i2c_bus_handle_cmd(bus, value); | ||
88 | + aspeed_i2c_bus_raise_interrupt(bus); | ||
89 | break; | ||
90 | |||
91 | default: | ||
92 | -- | 97 | -- |
93 | 2.7.4 | 98 | 2.34.1 |
94 | 99 | ||
95 | 100 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | From: Leif Lindholm <quic_llindhol@quicinc.com> |
---|---|---|---|
2 | 2 | ||
3 | Don't allow load_uboot_image() to proceed when less bytes than | 3 | I'm migrating to Qualcomm's new open source email infrastructure, so |
4 | header-size was read. | 4 | update my email address, and update the mailmap to match. |
5 | 5 | ||
6 | Signed-off-by: Andrew Jones <drjones@redhat.com> | 6 | Signed-off-by: Leif Lindholm <leif.lindholm@oss.qualcomm.com> |
7 | Message-id: 20170524091315.20284-1-drjones@redhat.com | 7 | Reviewed-by: Leif Lindholm <quic_llindhol@quicinc.com> |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Brian Cain <brian.cain@oss.qualcomm.com> |
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
10 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
11 | Message-id: 20241205114047.1125842-1-leif.lindholm@oss.qualcomm.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 13 | --- |
11 | hw/core/loader.c | 3 ++- | 14 | MAINTAINERS | 2 +- |
12 | 1 file changed, 2 insertions(+), 1 deletion(-) | 15 | .mailmap | 5 +++-- |
16 | 2 files changed, 4 insertions(+), 3 deletions(-) | ||
13 | 17 | ||
14 | diff --git a/hw/core/loader.c b/hw/core/loader.c | 18 | diff --git a/MAINTAINERS b/MAINTAINERS |
15 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/core/loader.c | 20 | --- a/MAINTAINERS |
17 | +++ b/hw/core/loader.c | 21 | +++ b/MAINTAINERS |
18 | @@ -XXX,XX +XXX,XX @@ static int load_uboot_image(const char *filename, hwaddr *ep, hwaddr *loadaddr, | 22 | @@ -XXX,XX +XXX,XX @@ F: include/hw/ssi/imx_spi.h |
19 | return -1; | 23 | SBSA-REF |
20 | 24 | M: Radoslaw Biernacki <rad@semihalf.com> | |
21 | size = read(fd, hdr, sizeof(uboot_image_header_t)); | 25 | M: Peter Maydell <peter.maydell@linaro.org> |
22 | - if (size < 0) | 26 | -R: Leif Lindholm <quic_llindhol@quicinc.com> |
23 | + if (size < sizeof(uboot_image_header_t)) { | 27 | +R: Leif Lindholm <leif.lindholm@oss.qualcomm.com> |
24 | goto out; | 28 | R: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> |
25 | + } | 29 | L: qemu-arm@nongnu.org |
26 | 30 | S: Maintained | |
27 | bswap_uboot_header(hdr); | 31 | diff --git a/.mailmap b/.mailmap |
28 | 32 | index XXXXXXX..XXXXXXX 100644 | |
33 | --- a/.mailmap | ||
34 | +++ b/.mailmap | ||
35 | @@ -XXX,XX +XXX,XX @@ Huacai Chen <chenhuacai@kernel.org> <chenhc@lemote.com> | ||
36 | Huacai Chen <chenhuacai@kernel.org> <chenhuacai@loongson.cn> | ||
37 | James Hogan <jhogan@kernel.org> <james.hogan@imgtec.com> | ||
38 | Juan Quintela <quintela@trasno.org> <quintela@redhat.com> | ||
39 | -Leif Lindholm <quic_llindhol@quicinc.com> <leif.lindholm@linaro.org> | ||
40 | -Leif Lindholm <quic_llindhol@quicinc.com> <leif@nuviainc.com> | ||
41 | +Leif Lindholm <leif.lindholm@oss.qualcomm.com> <quic_llindhol@quicinc.com> | ||
42 | +Leif Lindholm <leif.lindholm@oss.qualcomm.com> <leif.lindholm@linaro.org> | ||
43 | +Leif Lindholm <leif.lindholm@oss.qualcomm.com> <leif@nuviainc.com> | ||
44 | Luc Michel <luc@lmichel.fr> <luc.michel@git.antfield.fr> | ||
45 | Luc Michel <luc@lmichel.fr> <luc.michel@greensocs.com> | ||
46 | Luc Michel <luc@lmichel.fr> <lmichel@kalray.eu> | ||
29 | -- | 47 | -- |
30 | 2.7.4 | 48 | 2.34.1 |
31 | 49 | ||
32 | 50 | diff view generated by jsdifflib |
1 | From: Kamil Rytarowski <n54@gmx.com> | 1 | From: Vikram Garhwal <vikram.garhwal@bytedance.com> |
---|---|---|---|
2 | 2 | ||
3 | Ensure that C99 macros are defined regardless of the inclusion order of | 3 | Previously, maintainer role was paused due to inactive email id. Commit id: |
4 | headers in vixl. This is required at least on NetBSD. | 4 | c009d715721861984c4987bcc78b7ee183e86d75. |
5 | 5 | ||
6 | The vixl/globals.h headers defines __STDC_CONSTANT_MACROS and must be | 6 | Signed-off-by: Vikram Garhwal <vikram.garhwal@bytedance.com> |
7 | included before other system headers. | 7 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> |
8 | 8 | Message-id: 20241204184205.12952-1-vikram.garhwal@bytedance.com | |
9 | This file defines unconditionally the following macros, without altering | ||
10 | the original sources: | ||
11 | - __STDC_CONSTANT_MACROS | ||
12 | - __STDC_LIMIT_MACROS | ||
13 | - __STDC_FORMAT_MACROS | ||
14 | |||
15 | Signed-off-by: Kamil Rytarowski <n54@gmx.com> | ||
16 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
17 | Message-id: 20170514051820.15985-1-n54@gmx.com | ||
18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | --- | 10 | --- |
21 | disas/libvixl/Makefile.objs | 3 +++ | 11 | MAINTAINERS | 2 ++ |
22 | 1 file changed, 3 insertions(+) | 12 | 1 file changed, 2 insertions(+) |
23 | 13 | ||
24 | diff --git a/disas/libvixl/Makefile.objs b/disas/libvixl/Makefile.objs | 14 | diff --git a/MAINTAINERS b/MAINTAINERS |
25 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/disas/libvixl/Makefile.objs | 16 | --- a/MAINTAINERS |
27 | +++ b/disas/libvixl/Makefile.objs | 17 | +++ b/MAINTAINERS |
28 | @@ -XXX,XX +XXX,XX @@ libvixl_OBJS = vixl/utils.o \ | 18 | @@ -XXX,XX +XXX,XX @@ F: tests/qtest/fuzz-sb16-test.c |
29 | # The -Wno-sign-compare is needed only for gcc 4.6, which complains about | 19 | |
30 | # some signed-unsigned equality comparisons which later gcc versions do not. | 20 | Xilinx CAN |
31 | $(addprefix $(obj)/,$(libvixl_OBJS)): QEMU_CFLAGS := -I$(SRC_PATH)/disas/libvixl $(QEMU_CFLAGS) -Wno-sign-compare | 21 | M: Francisco Iglesias <francisco.iglesias@amd.com> |
32 | +# Ensure that C99 macros are defined regardless of the inclusion order of | 22 | +M: Vikram Garhwal <vikram.garhwal@bytedance.com> |
33 | +# headers in vixl. This is required at least on NetBSD. | 23 | S: Maintained |
34 | +$(addprefix $(obj)/,$(libvixl_OBJS)): QEMU_CFLAGS += -D__STDC_CONSTANT_MACROS -D__STDC_LIMIT_MACROS -D__STDC_FORMAT_MACROS | 24 | F: hw/net/can/xlnx-* |
35 | 25 | F: include/hw/net/xlnx-* | |
36 | common-obj-$(CONFIG_ARM_A64_DIS) += $(libvixl_OBJS) | 26 | @@ -XXX,XX +XXX,XX @@ F: include/hw/rx/ |
27 | CAN bus subsystem and hardware | ||
28 | M: Pavel Pisa <pisa@cmp.felk.cvut.cz> | ||
29 | M: Francisco Iglesias <francisco.iglesias@amd.com> | ||
30 | +M: Vikram Garhwal <vikram.garhwal@bytedance.com> | ||
31 | S: Maintained | ||
32 | W: https://canbus.pages.fel.cvut.cz/ | ||
33 | F: net/can/* | ||
37 | -- | 34 | -- |
38 | 2.7.4 | 35 | 2.34.1 |
39 | |||
40 | diff view generated by jsdifflib |