1 | First ARM pullreq of the 2.10 cycle... | 1 | target-arm queue: the big stuff here is the final part of |
---|---|---|---|
2 | rth's patches for Cortex-A76 and Neoverse-N1 support; | ||
3 | also present are Gavin's NUMA series and a few other things. | ||
2 | 4 | ||
3 | thanks | 5 | thanks |
4 | -- PMM | 6 | -- PMM |
5 | 7 | ||
6 | The following changes since commit 64c8ed97cceabac4fafe17fca8d88ef08183f439: | 8 | The following changes since commit 554623226f800acf48a2ed568900c1c968ec9a8b: |
7 | 9 | ||
8 | Open 2.10 development tree (2017-04-20 15:42:31 +0100) | 10 | Merge tag 'qemu-sparc-20220508' of https://github.com/mcayland/qemu into staging (2022-05-08 17:03:26 -0500) |
9 | 11 | ||
10 | are available in the git repository at: | 12 | are available in the Git repository at: |
11 | 13 | ||
12 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20170420 | 14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20220509 |
13 | 15 | ||
14 | for you to fetch changes up to f4e8e4edda875cab9df91dc4ae9767f7cb1f50aa: | 16 | for you to fetch changes up to ae9141d4a3265553503bf07d3574b40f84615a34: |
15 | 17 | ||
16 | arm: Remove workarounds for old M-profile exception return implementation (2017-04-20 17:39:17 +0100) | 18 | hw/acpi/aml-build: Use existing CPU topology to build PPTT table (2022-05-09 11:47:55 +0100) |
17 | 19 | ||
18 | ---------------------------------------------------------------- | 20 | ---------------------------------------------------------------- |
19 | target-arm queue: | 21 | target-arm queue: |
20 | * implement M profile exception return properly | 22 | * MAINTAINERS/.mailmap: update email for Leif Lindholm |
21 | * cadence GEM: fix multiqueue handling bugs | 23 | * hw/arm: add version information to sbsa-ref machine DT |
22 | * pxa2xx.c: QOMify a device | 24 | * Enable new features for -cpu max: |
23 | * arm/kvm: Remove trailing newlines from error_report() | 25 | FEAT_Debugv8p2, FEAT_Debugv8p4, FEAT_RAS (minimal version only), |
24 | * stellaris: Don't hw_error() on bad register accesses | 26 | FEAT_IESB, FEAT_CSV2, FEAT_CSV2_2, FEAT_CSV3, FEAT_DGH |
25 | * Add assertion about FSC format for syndrome registers | 27 | * Emulate Cortex-A76 |
26 | * Move excnames[] array into arm_log_exceptions() | 28 | * Emulate Neoverse-N1 |
27 | * exynos: minor code cleanups | 29 | * Fix the virt board default NUMA topology |
28 | * hw/arm/boot: take Linux/arm64 TEXT_OFFSET header field into account | ||
29 | * Fix APSR writes via M profile MSR | ||
30 | 30 | ||
31 | ---------------------------------------------------------------- | 31 | ---------------------------------------------------------------- |
32 | Alistair Francis (5): | 32 | Gavin Shan (6): |
33 | cadence_gem: Read the correct queue descriptor | 33 | qapi/machine.json: Add cluster-id |
34 | cadence_gem: Correct the multi-queue can rx logic | 34 | qtest/numa-test: Specify CPU topology in aarch64_numa_cpu() |
35 | cadence_gem: Correct the interupt logic | 35 | hw/arm/virt: Consider SMP configuration in CPU topology |
36 | cadence_gem: Make the revision a property | 36 | qtest/numa-test: Correct CPU and NUMA association in aarch64_numa_cpu() |
37 | xlnx-zynqmp: Set the Cadence GEM revision | 37 | hw/arm/virt: Fix CPU's default NUMA node ID |
38 | hw/acpi/aml-build: Use existing CPU topology to build PPTT table | ||
38 | 39 | ||
39 | Ard Biesheuvel (1): | 40 | Leif Lindholm (2): |
40 | hw/arm/boot: take Linux/arm64 TEXT_OFFSET header field into account | 41 | MAINTAINERS/.mailmap: update email for Leif Lindholm |
42 | hw/arm: add versioning to sbsa-ref machine DT | ||
41 | 43 | ||
42 | Ishani Chugh (1): | 44 | Richard Henderson (24): |
43 | arm/kvm: Remove trailing newlines from error_report() | 45 | target/arm: Handle cpreg registration for missing EL |
46 | target/arm: Drop EL3 no EL2 fallbacks | ||
47 | target/arm: Merge zcr reginfo | ||
48 | target/arm: Adjust definition of CONTEXTIDR_EL2 | ||
49 | target/arm: Move cortex impdef sysregs to cpu_tcg.c | ||
50 | target/arm: Update qemu-system-arm -cpu max to cortex-a57 | ||
51 | target/arm: Set ID_DFR0.PerfMon for qemu-system-arm -cpu max | ||
52 | target/arm: Split out aa32_max_features | ||
53 | target/arm: Annotate arm_max_initfn with FEAT identifiers | ||
54 | target/arm: Use field names for manipulating EL2 and EL3 modes | ||
55 | target/arm: Enable FEAT_Debugv8p2 for -cpu max | ||
56 | target/arm: Enable FEAT_Debugv8p4 for -cpu max | ||
57 | target/arm: Add minimal RAS registers | ||
58 | target/arm: Enable SCR and HCR bits for RAS | ||
59 | target/arm: Implement virtual SError exceptions | ||
60 | target/arm: Implement ESB instruction | ||
61 | target/arm: Enable FEAT_RAS for -cpu max | ||
62 | target/arm: Enable FEAT_IESB for -cpu max | ||
63 | target/arm: Enable FEAT_CSV2 for -cpu max | ||
64 | target/arm: Enable FEAT_CSV2_2 for -cpu max | ||
65 | target/arm: Enable FEAT_CSV3 for -cpu max | ||
66 | target/arm: Enable FEAT_DGH for -cpu max | ||
67 | target/arm: Define cortex-a76 | ||
68 | target/arm: Define neoverse-n1 | ||
44 | 69 | ||
45 | Krzysztof Kozlowski (3): | 70 | docs/system/arm/emulation.rst | 10 + |
46 | hw/arm/exynos: Convert fprintf to qemu_log_mask/error_report | 71 | docs/system/arm/virt.rst | 2 + |
47 | hw/char/exynos4210_uart: Constify static array and few arguments | 72 | qapi/machine.json | 6 +- |
48 | hw/misc/exynos4210_pmu: Reorder local variables for readability | 73 | target/arm/cpregs.h | 11 + |
49 | 74 | target/arm/cpu.h | 23 ++ | |
50 | Peter Maydell (13): | 75 | target/arm/helper.h | 1 + |
51 | target/arm: Add missing entries to excnames[] for log strings | 76 | target/arm/internals.h | 16 ++ |
52 | arm: Move excnames[] array into arm_log_exceptions() | 77 | target/arm/syndrome.h | 5 + |
53 | target/arm: Add assertion about FSC format for syndrome registers | 78 | target/arm/a32.decode | 16 +- |
54 | stellaris: Don't hw_error() on bad register accesses | 79 | target/arm/t32.decode | 18 +- |
55 | arm: Don't implement BXJ on M-profile CPUs | 80 | hw/acpi/aml-build.c | 111 ++++---- |
56 | arm: Thumb shift operations should not permit interworking branches | 81 | hw/arm/sbsa-ref.c | 16 ++ |
57 | arm: Factor out "generate right kind of step exception" | 82 | hw/arm/virt.c | 21 +- |
58 | arm: Move gen_set_condexec() and gen_set_pc_im() up in the file | 83 | hw/core/machine-hmp-cmds.c | 4 + |
59 | arm: Move condition-failed codepath generation out of if() | 84 | hw/core/machine.c | 16 ++ |
60 | arm: Abstract out "are we singlestepping" test to utility function | 85 | target/arm/cpu.c | 66 ++++- |
61 | arm: Track M profile handler mode state in TB flags | 86 | target/arm/cpu64.c | 353 ++++++++++++++----------- |
62 | arm: Implement M profile exception return properly | 87 | target/arm/cpu_tcg.c | 227 +++++++++++----- |
63 | arm: Remove workarounds for old M-profile exception return implementation | 88 | target/arm/helper.c | 600 +++++++++++++++++++++++++----------------- |
64 | 89 | target/arm/op_helper.c | 43 +++ | |
65 | Suramya Shah (1): | 90 | target/arm/translate-a64.c | 18 ++ |
66 | hw/arm: Qomify pxa2xx.c | 91 | target/arm/translate.c | 23 ++ |
67 | 92 | tests/qtest/numa-test.c | 19 +- | |
68 | include/hw/net/cadence_gem.h | 1 + | 93 | .mailmap | 3 +- |
69 | target/arm/cpu.h | 10 +++ | 94 | MAINTAINERS | 2 +- |
70 | target/arm/internals.h | 21 ----- | 95 | 25 files changed, 1068 insertions(+), 562 deletions(-) |
71 | target/arm/translate.h | 5 ++ | ||
72 | hw/arm/boot.c | 64 ++++++++++++--- | ||
73 | hw/arm/exynos4_boards.c | 7 +- | ||
74 | hw/arm/pxa2xx.c | 14 ++-- | ||
75 | hw/arm/stellaris.c | 60 ++++++++------ | ||
76 | hw/arm/xlnx-zynqmp.c | 6 +- | ||
77 | hw/char/exynos4210_uart.c | 8 +- | ||
78 | hw/misc/exynos4210_pmu.c | 4 +- | ||
79 | hw/net/cadence_gem.c | 45 +++++++---- | ||
80 | hw/timer/exynos4210_mct.c | 6 +- | ||
81 | hw/timer/exynos4210_pwm.c | 13 ++-- | ||
82 | hw/timer/exynos4210_rtc.c | 19 ++--- | ||
83 | target/arm/cpu.c | 43 +--------- | ||
84 | target/arm/helper.c | 19 +++++ | ||
85 | target/arm/kvm64.c | 4 +- | ||
86 | target/arm/op_helper.c | 23 ++++-- | ||
87 | target/arm/translate.c | 181 +++++++++++++++++++++++++++++-------------- | ||
88 | 20 files changed, 341 insertions(+), 212 deletions(-) | ||
89 | diff view generated by jsdifflib |
1 | In Thumb mode, the only instructions which can cause an interworking | 1 | From: Leif Lindholm <quic_llindhol@quicinc.com> |
---|---|---|---|
2 | branch by writing the PC are BLX, BX, BXJ, LDR, POP and LDM. Unlike | ||
3 | ARM mode, data processing instructions which target the PC do not | ||
4 | cause interworking branches. | ||
5 | 2 | ||
6 | When we added support for doing interworking branches on writes to | 3 | NUVIA was acquired by Qualcomm in March 2021, but kept functioning on |
7 | PC from data processing instructions in commit 21aeb3430ce7ba, we | 4 | separate infrastructure for a transitional period. We've now switched |
8 | accidentally changed a Thumb instruction to have interworking | 5 | over to contributing as Qualcomm Innovation Center (quicinc), so update |
9 | branch behaviour for writes to PC. (MOV, MOVS register-shifted | 6 | my email address to reflect this. |
10 | register, encoding T2; this is the standard encoding for | ||
11 | LSL/LSR/ASR/ROR (register).) | ||
12 | 7 | ||
13 | For this encoding, behaviour with Rd == R15 is specified as | 8 | Signed-off-by: Leif Lindholm <quic_llindhol@quicinc.com> |
14 | UNPREDICTABLE, so allowing an interworking branch is within | 9 | Message-id: 20220505113740.75565-1-quic_llindhol@quicinc.com |
15 | spec, but it's confusing and differs from our handling of this | 10 | Cc: Leif Lindholm <leif@nuviainc.com> |
16 | class of UNPREDICTABLE for other Thumb ALU operations. Make | 11 | Cc: Peter Maydell <peter.maydell@linaro.org> |
17 | it perform a simple (non-interworking) branch like the others. | 12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
13 | [Fixed commit message typo] | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | --- | ||
16 | .mailmap | 3 ++- | ||
17 | MAINTAINERS | 2 +- | ||
18 | 2 files changed, 3 insertions(+), 2 deletions(-) | ||
18 | 19 | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 20 | diff --git a/.mailmap b/.mailmap |
20 | Reviewed-by: Richard Henderson <rth@twiddle.net> | ||
21 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
22 | Message-id: 1491844419-12485-3-git-send-email-peter.maydell@linaro.org | ||
23 | --- | ||
24 | target/arm/translate.c | 2 +- | ||
25 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
26 | |||
27 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/target/arm/translate.c | 22 | --- a/.mailmap |
30 | +++ b/target/arm/translate.c | 23 | +++ b/.mailmap |
31 | @@ -XXX,XX +XXX,XX @@ static int disas_thumb2_insn(CPUARMState *env, DisasContext *s, uint16_t insn_hw | 24 | @@ -XXX,XX +XXX,XX @@ Greg Kurz <groug@kaod.org> <gkurz@linux.vnet.ibm.com> |
32 | gen_arm_shift_reg(tmp, op, tmp2, logic_cc); | 25 | Huacai Chen <chenhuacai@kernel.org> <chenhc@lemote.com> |
33 | if (logic_cc) | 26 | Huacai Chen <chenhuacai@kernel.org> <chenhuacai@loongson.cn> |
34 | gen_logic_CC(tmp); | 27 | James Hogan <jhogan@kernel.org> <james.hogan@imgtec.com> |
35 | - store_reg_bx(s, rd, tmp); | 28 | -Leif Lindholm <leif@nuviainc.com> <leif.lindholm@linaro.org> |
36 | + store_reg(s, rd, tmp); | 29 | +Leif Lindholm <quic_llindhol@quicinc.com> <leif.lindholm@linaro.org> |
37 | break; | 30 | +Leif Lindholm <quic_llindhol@quicinc.com> <leif@nuviainc.com> |
38 | case 1: /* Sign/zero extend. */ | 31 | Radoslaw Biernacki <rad@semihalf.com> <radoslaw.biernacki@linaro.org> |
39 | op = (insn >> 20) & 7; | 32 | Paul Burton <paulburton@kernel.org> <paul.burton@mips.com> |
33 | Paul Burton <paulburton@kernel.org> <paul.burton@imgtec.com> | ||
34 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/MAINTAINERS | ||
37 | +++ b/MAINTAINERS | ||
38 | @@ -XXX,XX +XXX,XX @@ F: include/hw/ssi/imx_spi.h | ||
39 | SBSA-REF | ||
40 | M: Radoslaw Biernacki <rad@semihalf.com> | ||
41 | M: Peter Maydell <peter.maydell@linaro.org> | ||
42 | -R: Leif Lindholm <leif@nuviainc.com> | ||
43 | +R: Leif Lindholm <quic_llindhol@quicinc.com> | ||
44 | L: qemu-arm@nongnu.org | ||
45 | S: Maintained | ||
46 | F: hw/arm/sbsa-ref.c | ||
40 | -- | 47 | -- |
41 | 2.7.4 | 48 | 2.25.1 |
42 | 49 | ||
43 | 50 | diff view generated by jsdifflib |
1 | From: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The arm64 boot protocol stipulates that the kernel must be loaded | 3 | More gracefully handle cpregs when EL2 and/or EL3 are missing. |
4 | TEXT_OFFSET bytes beyond a 2 MB aligned base address, where TEXT_OFFSET | 4 | If the reg is entirely inaccessible, do not register it at all. |
5 | could be any 4 KB multiple between 0 and 2 MB, and whose value can be | 5 | If the reg is for EL2, and EL3 is present but EL2 is not, |
6 | found in the header of the Image file. | 6 | either discard, squash to res0, const, or keep unchanged. |
7 | 7 | ||
8 | So after attempts to load the arm64 kernel image as an ELF file or as a | 8 | Per rule RJFFP, mark the 4 aarch32 hypervisor access registers |
9 | U-Boot image have failed (both of which have their own way of specifying | 9 | with ARM_CP_EL3_NO_EL2_KEEP, and mark all of the EL2 address |
10 | the load offset), try to determine the TEXT_OFFSET from the image after | 10 | translation and tlb invalidation "regs" ARM_CP_EL3_NO_EL2_UNDEF. |
11 | loading it but before mapping it as a ROM mapping into the guest address | 11 | Mark the 2 virtualization processor id regs ARM_CP_EL3_NO_EL2_C_NZ. |
12 | space. | 12 | |
13 | 13 | This will simplify cpreg registration for conditional arm features. | |
14 | Signed-off-by: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 14 | |
15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Message-id: 1489414630-21609-1-git-send-email-ard.biesheuvel@linaro.org | 16 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
17 | Message-id: 20220506180242.216785-2-richard.henderson@linaro.org | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 19 | --- |
19 | hw/arm/boot.c | 64 +++++++++++++++++++++++++++++++++++++++++++++++++---------- | 20 | target/arm/cpregs.h | 11 +++ |
20 | 1 file changed, 53 insertions(+), 11 deletions(-) | 21 | target/arm/helper.c | 178 ++++++++++++++++++++++++++++++-------------- |
21 | 22 | 2 files changed, 133 insertions(+), 56 deletions(-) | |
22 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | 23 | |
24 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h | ||
23 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/hw/arm/boot.c | 26 | --- a/target/arm/cpregs.h |
25 | +++ b/hw/arm/boot.c | 27 | +++ b/target/arm/cpregs.h |
26 | @@ -XXX,XX +XXX,XX @@ | 28 | @@ -XXX,XX +XXX,XX @@ enum { |
27 | #define KERNEL_LOAD_ADDR 0x00010000 | 29 | ARM_CP_SVE = 1 << 14, |
28 | #define KERNEL64_LOAD_ADDR 0x00080000 | 30 | /* Flag: Do not expose in gdb sysreg xml. */ |
29 | 31 | ARM_CP_NO_GDB = 1 << 15, | |
30 | +#define ARM64_TEXT_OFFSET_OFFSET 8 | 32 | + /* |
31 | +#define ARM64_MAGIC_OFFSET 56 | 33 | + * Flags: If EL3 but not EL2... |
32 | + | 34 | + * - UNDEF: discard the cpreg, |
33 | typedef enum { | 35 | + * - KEEP: retain the cpreg as is, |
34 | FIXUP_NONE = 0, /* do nothing */ | 36 | + * - C_NZ: set const on the cpreg, but retain resetvalue, |
35 | FIXUP_TERMINATOR, /* end of insns */ | 37 | + * - else: set const on the cpreg, zero resetvalue, aka RES0. |
36 | @@ -XXX,XX +XXX,XX @@ static uint64_t arm_load_elf(struct arm_boot_info *info, uint64_t *pentry, | 38 | + * See rule RJFFP in section D1.1.3 of DDI0487H.a. |
37 | return ret; | 39 | + */ |
38 | } | 40 | + ARM_CP_EL3_NO_EL2_UNDEF = 1 << 16, |
39 | 41 | + ARM_CP_EL3_NO_EL2_KEEP = 1 << 17, | |
40 | +static uint64_t load_aarch64_image(const char *filename, hwaddr mem_base, | 42 | + ARM_CP_EL3_NO_EL2_C_NZ = 1 << 18, |
41 | + hwaddr *entry) | 43 | }; |
42 | +{ | 44 | |
43 | + hwaddr kernel_load_offset = KERNEL64_LOAD_ADDR; | 45 | /* |
44 | + uint8_t *buffer; | 46 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
45 | + int size; | 47 | index XXXXXXX..XXXXXXX 100644 |
46 | + | 48 | --- a/target/arm/helper.c |
47 | + /* On aarch64, it's the bootloader's job to uncompress the kernel. */ | 49 | +++ b/target/arm/helper.c |
48 | + size = load_image_gzipped_buffer(filename, LOAD_IMAGE_MAX_GUNZIP_BYTES, | 50 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { |
49 | + &buffer); | 51 | .access = PL1_RW, .readfn = spsel_read, .writefn = spsel_write }, |
50 | + | 52 | { .name = "FPEXC32_EL2", .state = ARM_CP_STATE_AA64, |
51 | + if (size < 0) { | 53 | .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 3, .opc2 = 0, |
52 | + gsize len; | 54 | - .access = PL2_RW, .type = ARM_CP_ALIAS | ARM_CP_FPU, |
53 | + | 55 | + .access = PL2_RW, |
54 | + /* Load as raw file otherwise */ | 56 | + .type = ARM_CP_ALIAS | ARM_CP_FPU | ARM_CP_EL3_NO_EL2_KEEP, |
55 | + if (!g_file_get_contents(filename, (char **)&buffer, &len, NULL)) { | 57 | .fieldoffset = offsetof(CPUARMState, vfp.xregs[ARM_VFP_FPEXC]) }, |
56 | + return -1; | 58 | { .name = "DACR32_EL2", .state = ARM_CP_STATE_AA64, |
59 | .opc0 = 3, .opc1 = 4, .crn = 3, .crm = 0, .opc2 = 0, | ||
60 | - .access = PL2_RW, .resetvalue = 0, | ||
61 | + .access = PL2_RW, .resetvalue = 0, .type = ARM_CP_EL3_NO_EL2_KEEP, | ||
62 | .writefn = dacr_write, .raw_writefn = raw_write, | ||
63 | .fieldoffset = offsetof(CPUARMState, cp15.dacr32_el2) }, | ||
64 | { .name = "IFSR32_EL2", .state = ARM_CP_STATE_AA64, | ||
65 | .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 0, .opc2 = 1, | ||
66 | - .access = PL2_RW, .resetvalue = 0, | ||
67 | + .access = PL2_RW, .resetvalue = 0, .type = ARM_CP_EL3_NO_EL2_KEEP, | ||
68 | .fieldoffset = offsetof(CPUARMState, cp15.ifsr32_el2) }, | ||
69 | { .name = "SPSR_IRQ", .state = ARM_CP_STATE_AA64, | ||
70 | .type = ARM_CP_ALIAS, | ||
71 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
72 | .writefn = tlbimva_hyp_is_write }, | ||
73 | { .name = "TLBI_ALLE2", .state = ARM_CP_STATE_AA64, | ||
74 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 0, | ||
75 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
76 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
77 | .writefn = tlbi_aa64_alle2_write }, | ||
78 | { .name = "TLBI_VAE2", .state = ARM_CP_STATE_AA64, | ||
79 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 1, | ||
80 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
81 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
82 | .writefn = tlbi_aa64_vae2_write }, | ||
83 | { .name = "TLBI_VALE2", .state = ARM_CP_STATE_AA64, | ||
84 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 5, | ||
85 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
86 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
87 | .writefn = tlbi_aa64_vae2_write }, | ||
88 | { .name = "TLBI_ALLE2IS", .state = ARM_CP_STATE_AA64, | ||
89 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 0, | ||
90 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
91 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
92 | .writefn = tlbi_aa64_alle2is_write }, | ||
93 | { .name = "TLBI_VAE2IS", .state = ARM_CP_STATE_AA64, | ||
94 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 1, | ||
95 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
96 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
97 | .writefn = tlbi_aa64_vae2is_write }, | ||
98 | { .name = "TLBI_VALE2IS", .state = ARM_CP_STATE_AA64, | ||
99 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 5, | ||
100 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
101 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
102 | .writefn = tlbi_aa64_vae2is_write }, | ||
103 | #ifndef CONFIG_USER_ONLY | ||
104 | /* Unlike the other EL2-related AT operations, these must | ||
105 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
106 | { .name = "AT_S1E2R", .state = ARM_CP_STATE_AA64, | ||
107 | .opc0 = 1, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 0, | ||
108 | .access = PL2_W, .accessfn = at_s1e2_access, | ||
109 | - .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC, .writefn = ats_write64 }, | ||
110 | + .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC | ARM_CP_EL3_NO_EL2_UNDEF, | ||
111 | + .writefn = ats_write64 }, | ||
112 | { .name = "AT_S1E2W", .state = ARM_CP_STATE_AA64, | ||
113 | .opc0 = 1, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 1, | ||
114 | .access = PL2_W, .accessfn = at_s1e2_access, | ||
115 | - .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC, .writefn = ats_write64 }, | ||
116 | + .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC | ARM_CP_EL3_NO_EL2_UNDEF, | ||
117 | + .writefn = ats_write64 }, | ||
118 | /* The AArch32 ATS1H* operations are CONSTRAINED UNPREDICTABLE | ||
119 | * if EL2 is not implemented; we choose to UNDEF. Behaviour at EL3 | ||
120 | * with SCR.NS == 0 outside Monitor mode is UNPREDICTABLE; we choose | ||
121 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_cp_reginfo[] = { | ||
122 | { .name = "DBGVCR32_EL2", .state = ARM_CP_STATE_AA64, | ||
123 | .opc0 = 2, .opc1 = 4, .crn = 0, .crm = 7, .opc2 = 0, | ||
124 | .access = PL2_RW, .accessfn = access_tda, | ||
125 | - .type = ARM_CP_NOP }, | ||
126 | + .type = ARM_CP_NOP | ARM_CP_EL3_NO_EL2_KEEP }, | ||
127 | /* Dummy MDCCINT_EL1, since we don't implement the Debug Communications | ||
128 | * Channel but Linux may try to access this register. The 32-bit | ||
129 | * alias is DBGDCCINT. | ||
130 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbirange_reginfo[] = { | ||
131 | .access = PL2_W, .type = ARM_CP_NOP }, | ||
132 | { .name = "TLBI_RVAE2IS", .state = ARM_CP_STATE_AA64, | ||
133 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 2, .opc2 = 1, | ||
134 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
135 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
136 | .writefn = tlbi_aa64_rvae2is_write }, | ||
137 | { .name = "TLBI_RVALE2IS", .state = ARM_CP_STATE_AA64, | ||
138 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 2, .opc2 = 5, | ||
139 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
140 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
141 | .writefn = tlbi_aa64_rvae2is_write }, | ||
142 | { .name = "TLBI_RIPAS2E1", .state = ARM_CP_STATE_AA64, | ||
143 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 2, | ||
144 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbirange_reginfo[] = { | ||
145 | .access = PL2_W, .type = ARM_CP_NOP }, | ||
146 | { .name = "TLBI_RVAE2OS", .state = ARM_CP_STATE_AA64, | ||
147 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 5, .opc2 = 1, | ||
148 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
149 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
150 | .writefn = tlbi_aa64_rvae2is_write }, | ||
151 | { .name = "TLBI_RVALE2OS", .state = ARM_CP_STATE_AA64, | ||
152 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 5, .opc2 = 5, | ||
153 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
154 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
155 | .writefn = tlbi_aa64_rvae2is_write }, | ||
156 | { .name = "TLBI_RVAE2", .state = ARM_CP_STATE_AA64, | ||
157 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 6, .opc2 = 1, | ||
158 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
159 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
160 | .writefn = tlbi_aa64_rvae2_write }, | ||
161 | { .name = "TLBI_RVALE2", .state = ARM_CP_STATE_AA64, | ||
162 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 6, .opc2 = 5, | ||
163 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
164 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
165 | .writefn = tlbi_aa64_rvae2_write }, | ||
166 | { .name = "TLBI_RVAE3IS", .state = ARM_CP_STATE_AA64, | ||
167 | .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 2, .opc2 = 1, | ||
168 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbios_reginfo[] = { | ||
169 | .writefn = tlbi_aa64_vae1is_write }, | ||
170 | { .name = "TLBI_ALLE2OS", .state = ARM_CP_STATE_AA64, | ||
171 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 0, | ||
172 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
173 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
174 | .writefn = tlbi_aa64_alle2is_write }, | ||
175 | { .name = "TLBI_VAE2OS", .state = ARM_CP_STATE_AA64, | ||
176 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 1, | ||
177 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
178 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
179 | .writefn = tlbi_aa64_vae2is_write }, | ||
180 | { .name = "TLBI_ALLE1OS", .state = ARM_CP_STATE_AA64, | ||
181 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 4, | ||
182 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbios_reginfo[] = { | ||
183 | .writefn = tlbi_aa64_alle1is_write }, | ||
184 | { .name = "TLBI_VALE2OS", .state = ARM_CP_STATE_AA64, | ||
185 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 5, | ||
186 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
187 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
188 | .writefn = tlbi_aa64_vae2is_write }, | ||
189 | { .name = "TLBI_VMALLS12E1OS", .state = ARM_CP_STATE_AA64, | ||
190 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 6, | ||
191 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
192 | { .name = "VPIDR", .state = ARM_CP_STATE_AA32, | ||
193 | .cp = 15, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 0, | ||
194 | .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
195 | - .resetvalue = cpu->midr, .type = ARM_CP_ALIAS, | ||
196 | + .resetvalue = cpu->midr, | ||
197 | + .type = ARM_CP_ALIAS | ARM_CP_EL3_NO_EL2_C_NZ, | ||
198 | .fieldoffset = offsetoflow32(CPUARMState, cp15.vpidr_el2) }, | ||
199 | { .name = "VPIDR_EL2", .state = ARM_CP_STATE_AA64, | ||
200 | .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 0, | ||
201 | .access = PL2_RW, .resetvalue = cpu->midr, | ||
202 | + .type = ARM_CP_EL3_NO_EL2_C_NZ, | ||
203 | .fieldoffset = offsetof(CPUARMState, cp15.vpidr_el2) }, | ||
204 | { .name = "VMPIDR", .state = ARM_CP_STATE_AA32, | ||
205 | .cp = 15, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 5, | ||
206 | .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
207 | - .resetvalue = vmpidr_def, .type = ARM_CP_ALIAS, | ||
208 | + .resetvalue = vmpidr_def, | ||
209 | + .type = ARM_CP_ALIAS | ARM_CP_EL3_NO_EL2_C_NZ, | ||
210 | .fieldoffset = offsetoflow32(CPUARMState, cp15.vmpidr_el2) }, | ||
211 | { .name = "VMPIDR_EL2", .state = ARM_CP_STATE_AA64, | ||
212 | .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 5, | ||
213 | - .access = PL2_RW, | ||
214 | - .resetvalue = vmpidr_def, | ||
215 | + .access = PL2_RW, .resetvalue = vmpidr_def, | ||
216 | + .type = ARM_CP_EL3_NO_EL2_C_NZ, | ||
217 | .fieldoffset = offsetof(CPUARMState, cp15.vmpidr_el2) }, | ||
218 | }; | ||
219 | define_arm_cp_regs(cpu, vpidr_regs); | ||
220 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
221 | int crm, int opc1, int opc2, | ||
222 | const char *name) | ||
223 | { | ||
224 | + CPUARMState *env = &cpu->env; | ||
225 | uint32_t key; | ||
226 | ARMCPRegInfo *r2; | ||
227 | bool is64 = r->type & ARM_CP_64BIT; | ||
228 | bool ns = secstate & ARM_CP_SECSTATE_NS; | ||
229 | int cp = r->cp; | ||
230 | - bool isbanked; | ||
231 | size_t name_len; | ||
232 | + bool make_const; | ||
233 | |||
234 | switch (state) { | ||
235 | case ARM_CP_STATE_AA32: | ||
236 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
237 | } | ||
238 | } | ||
239 | |||
240 | + /* | ||
241 | + * Eliminate registers that are not present because the EL is missing. | ||
242 | + * Doing this here makes it easier to put all registers for a given | ||
243 | + * feature into the same ARMCPRegInfo array and define them all at once. | ||
244 | + */ | ||
245 | + make_const = false; | ||
246 | + if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
247 | + /* | ||
248 | + * An EL2 register without EL2 but with EL3 is (usually) RES0. | ||
249 | + * See rule RJFFP in section D1.1.3 of DDI0487H.a. | ||
250 | + */ | ||
251 | + int min_el = ctz32(r->access) / 2; | ||
252 | + if (min_el == 2 && !arm_feature(env, ARM_FEATURE_EL2)) { | ||
253 | + if (r->type & ARM_CP_EL3_NO_EL2_UNDEF) { | ||
254 | + return; | ||
255 | + } | ||
256 | + make_const = !(r->type & ARM_CP_EL3_NO_EL2_KEEP); | ||
57 | + } | 257 | + } |
58 | + size = len; | 258 | + } else { |
59 | + } | 259 | + CPAccessRights max_el = (arm_feature(env, ARM_FEATURE_EL2) |
60 | + | 260 | + ? PL2_RW : PL1_RW); |
61 | + /* check the arm64 magic header value -- very old kernels may not have it */ | 261 | + if ((r->access & max_el) == 0) { |
62 | + if (memcmp(buffer + ARM64_MAGIC_OFFSET, "ARM\x64", 4) == 0) { | 262 | + return; |
63 | + uint64_t hdrvals[2]; | ||
64 | + | ||
65 | + /* The arm64 Image header has text_offset and image_size fields at 8 and | ||
66 | + * 16 bytes into the Image header, respectively. The text_offset field | ||
67 | + * is only valid if the image_size is non-zero. | ||
68 | + */ | ||
69 | + memcpy(&hdrvals, buffer + ARM64_TEXT_OFFSET_OFFSET, sizeof(hdrvals)); | ||
70 | + if (hdrvals[1] != 0) { | ||
71 | + kernel_load_offset = le64_to_cpu(hdrvals[0]); | ||
72 | + } | 263 | + } |
73 | + } | 264 | + } |
74 | + | 265 | + |
75 | + *entry = mem_base + kernel_load_offset; | 266 | /* Combine cpreg and name into one allocation. */ |
76 | + rom_add_blob_fixed(filename, buffer, size, *entry); | 267 | name_len = strlen(name) + 1; |
77 | + | 268 | r2 = g_malloc(sizeof(*r2) + name_len); |
78 | + g_free(buffer); | 269 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, |
79 | + | 270 | r2->opaque = opaque; |
80 | + return size; | 271 | } |
81 | +} | 272 | |
82 | + | 273 | - isbanked = r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1]; |
83 | static void arm_load_kernel_notify(Notifier *notifier, void *data) | 274 | - if (isbanked) { |
84 | { | 275 | + if (make_const) { |
85 | CPUState *cs; | 276 | + /* This should not have been a very special register to begin. */ |
86 | @@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data) | 277 | + int old_special = r2->type & ARM_CP_SPECIAL_MASK; |
87 | int is_linux = 0; | 278 | + assert(old_special == 0 || old_special == ARM_CP_NOP); |
88 | uint64_t elf_entry, elf_low_addr, elf_high_addr; | 279 | /* |
89 | int elf_machine; | 280 | - * Register is banked (using both entries in array). |
90 | - hwaddr entry, kernel_load_offset; | 281 | - * Overwriting fieldoffset as the array is only used to define |
91 | + hwaddr entry; | 282 | - * banked registers but later only fieldoffset is used. |
92 | static const ARMInsnFixup *primary_loader; | 283 | + * Set the special function to CONST, retaining the other flags. |
93 | ArmLoadKernelNotifier *n = DO_UPCAST(ArmLoadKernelNotifier, | 284 | + * This is important for e.g. ARM_CP_SVE so that we still |
94 | notifier, notifier); | 285 | + * take the SVE trap if CPTR_EL3.EZ == 0. |
95 | @@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data) | 286 | */ |
96 | 287 | - r2->fieldoffset = r->bank_fieldoffsets[ns]; | |
97 | if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { | 288 | - } |
98 | primary_loader = bootloader_aarch64; | 289 | + r2->type = (r2->type & ~ARM_CP_SPECIAL_MASK) | ARM_CP_CONST; |
99 | - kernel_load_offset = KERNEL64_LOAD_ADDR; | 290 | + /* |
100 | elf_machine = EM_AARCH64; | 291 | + * Usually, these registers become RES0, but there are a few |
101 | } else { | 292 | + * special cases like VPIDR_EL2 which have a constant non-zero |
102 | primary_loader = bootloader; | 293 | + * value with writes ignored. |
103 | if (!info->write_board_setup) { | 294 | + */ |
104 | primary_loader += BOOTLOADER_NO_BOARD_SETUP_OFFSET; | 295 | + if (!(r->type & ARM_CP_EL3_NO_EL2_C_NZ)) { |
296 | + r2->resetvalue = 0; | ||
297 | + } | ||
298 | + /* | ||
299 | + * ARM_CP_CONST has precedence, so removing the callbacks and | ||
300 | + * offsets are not strictly necessary, but it is potentially | ||
301 | + * less confusing to debug later. | ||
302 | + */ | ||
303 | + r2->readfn = NULL; | ||
304 | + r2->writefn = NULL; | ||
305 | + r2->raw_readfn = NULL; | ||
306 | + r2->raw_writefn = NULL; | ||
307 | + r2->resetfn = NULL; | ||
308 | + r2->fieldoffset = 0; | ||
309 | + r2->bank_fieldoffsets[0] = 0; | ||
310 | + r2->bank_fieldoffsets[1] = 0; | ||
311 | + } else { | ||
312 | + bool isbanked = r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1]; | ||
313 | |||
314 | - if (state == ARM_CP_STATE_AA32) { | ||
315 | if (isbanked) { | ||
316 | /* | ||
317 | - * If the register is banked then we don't need to migrate or | ||
318 | - * reset the 32-bit instance in certain cases: | ||
319 | - * | ||
320 | - * 1) If the register has both 32-bit and 64-bit instances then we | ||
321 | - * can count on the 64-bit instance taking care of the | ||
322 | - * non-secure bank. | ||
323 | - * 2) If ARMv8 is enabled then we can count on a 64-bit version | ||
324 | - * taking care of the secure bank. This requires that separate | ||
325 | - * 32 and 64-bit definitions are provided. | ||
326 | + * Register is banked (using both entries in array). | ||
327 | + * Overwriting fieldoffset as the array is only used to define | ||
328 | + * banked registers but later only fieldoffset is used. | ||
329 | */ | ||
330 | - if ((r->state == ARM_CP_STATE_BOTH && ns) || | ||
331 | - (arm_feature(&cpu->env, ARM_FEATURE_V8) && !ns)) { | ||
332 | + r2->fieldoffset = r->bank_fieldoffsets[ns]; | ||
333 | + } | ||
334 | + if (state == ARM_CP_STATE_AA32) { | ||
335 | + if (isbanked) { | ||
336 | + /* | ||
337 | + * If the register is banked then we don't need to migrate or | ||
338 | + * reset the 32-bit instance in certain cases: | ||
339 | + * | ||
340 | + * 1) If the register has both 32-bit and 64-bit instances | ||
341 | + * then we can count on the 64-bit instance taking care | ||
342 | + * of the non-secure bank. | ||
343 | + * 2) If ARMv8 is enabled then we can count on a 64-bit | ||
344 | + * version taking care of the secure bank. This requires | ||
345 | + * that separate 32 and 64-bit definitions are provided. | ||
346 | + */ | ||
347 | + if ((r->state == ARM_CP_STATE_BOTH && ns) || | ||
348 | + (arm_feature(env, ARM_FEATURE_V8) && !ns)) { | ||
349 | + r2->type |= ARM_CP_ALIAS; | ||
350 | + } | ||
351 | + } else if ((secstate != r->secure) && !ns) { | ||
352 | + /* | ||
353 | + * The register is not banked so we only want to allow | ||
354 | + * migration of the non-secure instance. | ||
355 | + */ | ||
356 | r2->type |= ARM_CP_ALIAS; | ||
357 | } | ||
358 | - } else if ((secstate != r->secure) && !ns) { | ||
359 | - /* | ||
360 | - * The register is not banked so we only want to allow migration | ||
361 | - * of the non-secure instance. | ||
362 | - */ | ||
363 | - r2->type |= ARM_CP_ALIAS; | ||
364 | - } | ||
365 | |||
366 | - if (HOST_BIG_ENDIAN && | ||
367 | - r->state == ARM_CP_STATE_BOTH && r2->fieldoffset) { | ||
368 | - r2->fieldoffset += sizeof(uint32_t); | ||
369 | + if (HOST_BIG_ENDIAN && | ||
370 | + r->state == ARM_CP_STATE_BOTH && r2->fieldoffset) { | ||
371 | + r2->fieldoffset += sizeof(uint32_t); | ||
372 | + } | ||
105 | } | 373 | } |
106 | - kernel_load_offset = KERNEL_LOAD_ADDR; | ||
107 | elf_machine = EM_ARM; | ||
108 | } | 374 | } |
109 | 375 | ||
110 | @@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data) | 376 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, |
111 | kernel_size = load_uimage(info->kernel_filename, &entry, NULL, | 377 | * multiple times. Special registers (ie NOP/WFI) are |
112 | &is_linux, NULL, NULL); | 378 | * never migratable and not even raw-accessible. |
379 | */ | ||
380 | - if (r->type & ARM_CP_SPECIAL_MASK) { | ||
381 | + if (r2->type & ARM_CP_SPECIAL_MASK) { | ||
382 | r2->type |= ARM_CP_NO_RAW; | ||
113 | } | 383 | } |
114 | - /* On aarch64, it's the bootloader's job to uncompress the kernel. */ | 384 | if (((r->crm == CP_ANY) && crm != 0) || |
115 | if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) && kernel_size < 0) { | ||
116 | - entry = info->loader_start + kernel_load_offset; | ||
117 | - kernel_size = load_image_gzipped(info->kernel_filename, entry, | ||
118 | - info->ram_size - kernel_load_offset); | ||
119 | + kernel_size = load_aarch64_image(info->kernel_filename, | ||
120 | + info->loader_start, &entry); | ||
121 | is_linux = 1; | ||
122 | - } | ||
123 | - if (kernel_size < 0) { | ||
124 | - entry = info->loader_start + kernel_load_offset; | ||
125 | + } else if (kernel_size < 0) { | ||
126 | + /* 32-bit ARM */ | ||
127 | + entry = info->loader_start + KERNEL_LOAD_ADDR; | ||
128 | kernel_size = load_image_targphys(info->kernel_filename, entry, | ||
129 | - info->ram_size - kernel_load_offset); | ||
130 | + info->ram_size - KERNEL_LOAD_ADDR); | ||
131 | is_linux = 1; | ||
132 | } | ||
133 | if (kernel_size < 0) { | ||
134 | -- | 385 | -- |
135 | 2.7.4 | 386 | 2.25.1 |
136 | |||
137 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Richard Henderson <richard.henderson@linaro.org> | |
2 | |||
3 | Drop el3_no_el2_cp_reginfo, el3_no_el2_v8_cp_reginfo, and the local | ||
4 | vpidr_regs definition, and rely on the squashing to ARM_CP_CONST | ||
5 | while registering for v8. | ||
6 | |||
7 | This is a behavior change for v7 cpus with Security Extensions and | ||
8 | without Virtualization Extensions, in that the virtualization cpregs | ||
9 | are now correctly not present. This would be a migration compatibility | ||
10 | break, except that we have an existing bug in which migration of 32-bit | ||
11 | cpus with Security Extensions enabled does not work. | ||
12 | |||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20220506180242.216785-3-richard.henderson@linaro.org | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | --- | ||
18 | target/arm/helper.c | 158 ++++---------------------------------------- | ||
19 | 1 file changed, 13 insertions(+), 145 deletions(-) | ||
20 | |||
21 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/target/arm/helper.c | ||
24 | +++ b/target/arm/helper.c | ||
25 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
26 | .fieldoffset = offsetoflow32(CPUARMState, cp15.mdcr_el3) }, | ||
27 | }; | ||
28 | |||
29 | -/* Used to describe the behaviour of EL2 regs when EL2 does not exist. */ | ||
30 | -static const ARMCPRegInfo el3_no_el2_cp_reginfo[] = { | ||
31 | - { .name = "VBAR_EL2", .state = ARM_CP_STATE_BOTH, | ||
32 | - .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 0, | ||
33 | - .access = PL2_RW, | ||
34 | - .readfn = arm_cp_read_zero, .writefn = arm_cp_write_ignore }, | ||
35 | - { .name = "HCR_EL2", .state = ARM_CP_STATE_BOTH, | ||
36 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 0, | ||
37 | - .access = PL2_RW, | ||
38 | - .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
39 | - { .name = "HACR_EL2", .state = ARM_CP_STATE_BOTH, | ||
40 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 7, | ||
41 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
42 | - { .name = "ESR_EL2", .state = ARM_CP_STATE_BOTH, | ||
43 | - .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 2, .opc2 = 0, | ||
44 | - .access = PL2_RW, | ||
45 | - .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
46 | - { .name = "CPTR_EL2", .state = ARM_CP_STATE_BOTH, | ||
47 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 2, | ||
48 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
49 | - { .name = "MAIR_EL2", .state = ARM_CP_STATE_BOTH, | ||
50 | - .opc0 = 3, .opc1 = 4, .crn = 10, .crm = 2, .opc2 = 0, | ||
51 | - .access = PL2_RW, .type = ARM_CP_CONST, | ||
52 | - .resetvalue = 0 }, | ||
53 | - { .name = "HMAIR1", .state = ARM_CP_STATE_AA32, | ||
54 | - .cp = 15, .opc1 = 4, .crn = 10, .crm = 2, .opc2 = 1, | ||
55 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
56 | - { .name = "AMAIR_EL2", .state = ARM_CP_STATE_BOTH, | ||
57 | - .opc0 = 3, .opc1 = 4, .crn = 10, .crm = 3, .opc2 = 0, | ||
58 | - .access = PL2_RW, .type = ARM_CP_CONST, | ||
59 | - .resetvalue = 0 }, | ||
60 | - { .name = "HAMAIR1", .state = ARM_CP_STATE_AA32, | ||
61 | - .cp = 15, .opc1 = 4, .crn = 10, .crm = 3, .opc2 = 1, | ||
62 | - .access = PL2_RW, .type = ARM_CP_CONST, | ||
63 | - .resetvalue = 0 }, | ||
64 | - { .name = "AFSR0_EL2", .state = ARM_CP_STATE_BOTH, | ||
65 | - .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 1, .opc2 = 0, | ||
66 | - .access = PL2_RW, .type = ARM_CP_CONST, | ||
67 | - .resetvalue = 0 }, | ||
68 | - { .name = "AFSR1_EL2", .state = ARM_CP_STATE_BOTH, | ||
69 | - .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 1, .opc2 = 1, | ||
70 | - .access = PL2_RW, .type = ARM_CP_CONST, | ||
71 | - .resetvalue = 0 }, | ||
72 | - { .name = "TCR_EL2", .state = ARM_CP_STATE_BOTH, | ||
73 | - .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 2, | ||
74 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
75 | - { .name = "VTCR_EL2", .state = ARM_CP_STATE_BOTH, | ||
76 | - .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 1, .opc2 = 2, | ||
77 | - .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
78 | - .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
79 | - { .name = "VTTBR", .state = ARM_CP_STATE_AA32, | ||
80 | - .cp = 15, .opc1 = 6, .crm = 2, | ||
81 | - .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
82 | - .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
83 | - { .name = "VTTBR_EL2", .state = ARM_CP_STATE_AA64, | ||
84 | - .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 1, .opc2 = 0, | ||
85 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
86 | - { .name = "SCTLR_EL2", .state = ARM_CP_STATE_BOTH, | ||
87 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 0, .opc2 = 0, | ||
88 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
89 | - { .name = "TPIDR_EL2", .state = ARM_CP_STATE_BOTH, | ||
90 | - .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 2, | ||
91 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
92 | - { .name = "TTBR0_EL2", .state = ARM_CP_STATE_AA64, | ||
93 | - .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 0, | ||
94 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
95 | - { .name = "HTTBR", .cp = 15, .opc1 = 4, .crm = 2, | ||
96 | - .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_CONST, | ||
97 | - .resetvalue = 0 }, | ||
98 | - { .name = "CNTHCTL_EL2", .state = ARM_CP_STATE_BOTH, | ||
99 | - .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 1, .opc2 = 0, | ||
100 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
101 | - { .name = "CNTVOFF_EL2", .state = ARM_CP_STATE_AA64, | ||
102 | - .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 0, .opc2 = 3, | ||
103 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
104 | - { .name = "CNTVOFF", .cp = 15, .opc1 = 4, .crm = 14, | ||
105 | - .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_CONST, | ||
106 | - .resetvalue = 0 }, | ||
107 | - { .name = "CNTHP_CVAL_EL2", .state = ARM_CP_STATE_AA64, | ||
108 | - .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 2, | ||
109 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
110 | - { .name = "CNTHP_CVAL", .cp = 15, .opc1 = 6, .crm = 14, | ||
111 | - .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_CONST, | ||
112 | - .resetvalue = 0 }, | ||
113 | - { .name = "CNTHP_TVAL_EL2", .state = ARM_CP_STATE_BOTH, | ||
114 | - .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 0, | ||
115 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
116 | - { .name = "CNTHP_CTL_EL2", .state = ARM_CP_STATE_BOTH, | ||
117 | - .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 1, | ||
118 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
119 | - { .name = "MDCR_EL2", .state = ARM_CP_STATE_BOTH, | ||
120 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 1, | ||
121 | - .access = PL2_RW, .accessfn = access_tda, | ||
122 | - .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
123 | - { .name = "HPFAR_EL2", .state = ARM_CP_STATE_BOTH, | ||
124 | - .opc0 = 3, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 4, | ||
125 | - .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
126 | - .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
127 | - { .name = "HSTR_EL2", .state = ARM_CP_STATE_BOTH, | ||
128 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 3, | ||
129 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
130 | - { .name = "FAR_EL2", .state = ARM_CP_STATE_BOTH, | ||
131 | - .opc0 = 3, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 0, | ||
132 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
133 | - { .name = "HIFAR", .state = ARM_CP_STATE_AA32, | ||
134 | - .type = ARM_CP_CONST, | ||
135 | - .cp = 15, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 2, | ||
136 | - .access = PL2_RW, .resetvalue = 0 }, | ||
137 | -}; | ||
138 | - | ||
139 | -/* Ditto, but for registers which exist in ARMv8 but not v7 */ | ||
140 | -static const ARMCPRegInfo el3_no_el2_v8_cp_reginfo[] = { | ||
141 | - { .name = "HCR2", .state = ARM_CP_STATE_AA32, | ||
142 | - .cp = 15, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 4, | ||
143 | - .access = PL2_RW, | ||
144 | - .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
145 | -}; | ||
146 | - | ||
147 | static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) | ||
148 | { | ||
149 | ARMCPU *cpu = env_archcpu(env); | ||
150 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
151 | define_arm_cp_regs(cpu, v8_idregs); | ||
152 | define_arm_cp_regs(cpu, v8_cp_reginfo); | ||
153 | } | ||
154 | - if (arm_feature(env, ARM_FEATURE_EL2)) { | ||
155 | + | ||
156 | + /* | ||
157 | + * Register the base EL2 cpregs. | ||
158 | + * Pre v8, these registers are implemented only as part of the | ||
159 | + * Virtualization Extensions (EL2 present). Beginning with v8, | ||
160 | + * if EL2 is missing but EL3 is enabled, mostly these become | ||
161 | + * RES0 from EL3, with some specific exceptions. | ||
162 | + */ | ||
163 | + if (arm_feature(env, ARM_FEATURE_EL2) | ||
164 | + || (arm_feature(env, ARM_FEATURE_EL3) | ||
165 | + && arm_feature(env, ARM_FEATURE_V8))) { | ||
166 | uint64_t vmpidr_def = mpidr_read_val(env); | ||
167 | ARMCPRegInfo vpidr_regs[] = { | ||
168 | { .name = "VPIDR", .state = ARM_CP_STATE_AA32, | ||
169 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
170 | }; | ||
171 | define_one_arm_cp_reg(cpu, &rvbar); | ||
172 | } | ||
173 | - } else { | ||
174 | - /* If EL2 is missing but higher ELs are enabled, we need to | ||
175 | - * register the no_el2 reginfos. | ||
176 | - */ | ||
177 | - if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
178 | - /* When EL3 exists but not EL2, VPIDR and VMPIDR take the value | ||
179 | - * of MIDR_EL1 and MPIDR_EL1. | ||
180 | - */ | ||
181 | - ARMCPRegInfo vpidr_regs[] = { | ||
182 | - { .name = "VPIDR_EL2", .state = ARM_CP_STATE_BOTH, | ||
183 | - .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 0, | ||
184 | - .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
185 | - .type = ARM_CP_CONST, .resetvalue = cpu->midr, | ||
186 | - .fieldoffset = offsetof(CPUARMState, cp15.vpidr_el2) }, | ||
187 | - { .name = "VMPIDR_EL2", .state = ARM_CP_STATE_BOTH, | ||
188 | - .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 5, | ||
189 | - .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
190 | - .type = ARM_CP_NO_RAW, | ||
191 | - .writefn = arm_cp_write_ignore, .readfn = mpidr_read }, | ||
192 | - }; | ||
193 | - define_arm_cp_regs(cpu, vpidr_regs); | ||
194 | - define_arm_cp_regs(cpu, el3_no_el2_cp_reginfo); | ||
195 | - if (arm_feature(env, ARM_FEATURE_V8)) { | ||
196 | - define_arm_cp_regs(cpu, el3_no_el2_v8_cp_reginfo); | ||
197 | - } | ||
198 | - } | ||
199 | } | ||
200 | + | ||
201 | + /* Register the base EL3 cpregs. */ | ||
202 | if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
203 | define_arm_cp_regs(cpu, el3_cp_reginfo); | ||
204 | ARMCPRegInfo el3_regs[] = { | ||
205 | -- | ||
206 | 2.25.1 | diff view generated by jsdifflib |
1 | Current recommended style is to log a guest error on bad register | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | accesses, not kill the whole system with hw_error(). Change the | ||
3 | hw_error() calls to log as LOG_GUEST_ERROR or LOG_UNIMP or use | ||
4 | g_assert_not_reached() as appropriate. | ||
5 | 2 | ||
3 | Drop zcr_no_el2_reginfo and merge the 3 registers into one array, | ||
4 | now that ZCR_EL2 can be squashed to RES0 and ZCR_EL3 dropped | ||
5 | while registering. | ||
6 | |||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20220506180242.216785-4-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 1491486314-25823-1-git-send-email-peter.maydell@linaro.org | ||
9 | --- | 11 | --- |
10 | hw/arm/stellaris.c | 60 +++++++++++++++++++++++++++++++++--------------------- | 12 | target/arm/helper.c | 55 ++++++++++++++------------------------------- |
11 | 1 file changed, 37 insertions(+), 23 deletions(-) | 13 | 1 file changed, 17 insertions(+), 38 deletions(-) |
12 | 14 | ||
13 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | 15 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/stellaris.c | 17 | --- a/target/arm/helper.c |
16 | +++ b/hw/arm/stellaris.c | 18 | +++ b/target/arm/helper.c |
17 | @@ -XXX,XX +XXX,XX @@ static void gptm_reload(gptm_state *s, int n, int reset) | 19 | @@ -XXX,XX +XXX,XX @@ static void zcr_write(CPUARMState *env, const ARMCPRegInfo *ri, |
18 | } else if (s->mode[n] == 0xa) { | ||
19 | /* PWM mode. Not implemented. */ | ||
20 | } else { | ||
21 | - hw_error("TODO: 16-bit timer mode 0x%x\n", s->mode[n]); | ||
22 | + qemu_log_mask(LOG_UNIMP, | ||
23 | + "GPTM: 16-bit timer mode unimplemented: 0x%x\n", | ||
24 | + s->mode[n]); | ||
25 | + return; | ||
26 | } | ||
27 | s->tick[n] = tick; | ||
28 | timer_mod(s->timer[n], tick); | ||
29 | @@ -XXX,XX +XXX,XX @@ static void gptm_tick(void *opaque) | ||
30 | } else if (s->mode[n] == 0xa) { | ||
31 | /* PWM mode. Not implemented. */ | ||
32 | } else { | ||
33 | - hw_error("TODO: 16-bit timer mode 0x%x\n", s->mode[n]); | ||
34 | + qemu_log_mask(LOG_UNIMP, | ||
35 | + "GPTM: 16-bit timer mode unimplemented: 0x%x\n", | ||
36 | + s->mode[n]); | ||
37 | } | ||
38 | gptm_update_irq(s); | ||
39 | } | ||
40 | @@ -XXX,XX +XXX,XX @@ static void gptm_write(void *opaque, hwaddr offset, | ||
41 | s->match_prescale[0] = value; | ||
42 | break; | ||
43 | default: | ||
44 | - hw_error("gptm_write: Bad offset 0x%x\n", (int)offset); | ||
45 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
46 | + "GPTM: read at bad offset 0x%x\n", (int)offset); | ||
47 | } | ||
48 | gptm_update_irq(s); | ||
49 | } | ||
50 | @@ -XXX,XX +XXX,XX @@ static int ssys_board_class(const ssys_state *s) | ||
51 | } | ||
52 | /* for unknown classes, fall through */ | ||
53 | default: | ||
54 | - hw_error("ssys_board_class: Unknown class 0x%08x\n", did0); | ||
55 | + /* This can only happen if the hardwired constant did0 value | ||
56 | + * in this board's stellaris_board_info struct is wrong. | ||
57 | + */ | ||
58 | + g_assert_not_reached(); | ||
59 | } | 20 | } |
60 | } | 21 | } |
61 | 22 | ||
62 | @@ -XXX,XX +XXX,XX @@ static uint64_t ssys_read(void *opaque, hwaddr offset, | 23 | -static const ARMCPRegInfo zcr_el1_reginfo = { |
63 | case DID0_CLASS_SANDSTORM: | 24 | - .name = "ZCR_EL1", .state = ARM_CP_STATE_AA64, |
64 | return pllcfg_sandstorm[xtal]; | 25 | - .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 2, .opc2 = 0, |
65 | default: | 26 | - .access = PL1_RW, .type = ARM_CP_SVE, |
66 | - hw_error("ssys_read: Unhandled class for PLLCFG read.\n"); | 27 | - .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[1]), |
67 | - return 0; | 28 | - .writefn = zcr_write, .raw_writefn = raw_write |
68 | + g_assert_not_reached(); | 29 | -}; |
69 | } | 30 | - |
70 | } | 31 | -static const ARMCPRegInfo zcr_el2_reginfo = { |
71 | case 0x070: /* RCC2 */ | 32 | - .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64, |
72 | @@ -XXX,XX +XXX,XX @@ static uint64_t ssys_read(void *opaque, hwaddr offset, | 33 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0, |
73 | case 0x1e4: /* USER1 */ | 34 | - .access = PL2_RW, .type = ARM_CP_SVE, |
74 | return s->user1; | 35 | - .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[2]), |
75 | default: | 36 | - .writefn = zcr_write, .raw_writefn = raw_write |
76 | - hw_error("ssys_read: Bad offset 0x%x\n", (int)offset); | 37 | -}; |
77 | + qemu_log_mask(LOG_GUEST_ERROR, | 38 | - |
78 | + "SSYS: read at bad offset 0x%x\n", (int)offset); | 39 | -static const ARMCPRegInfo zcr_no_el2_reginfo = { |
79 | return 0; | 40 | - .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64, |
41 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0, | ||
42 | - .access = PL2_RW, .type = ARM_CP_SVE, | ||
43 | - .readfn = arm_cp_read_zero, .writefn = arm_cp_write_ignore | ||
44 | -}; | ||
45 | - | ||
46 | -static const ARMCPRegInfo zcr_el3_reginfo = { | ||
47 | - .name = "ZCR_EL3", .state = ARM_CP_STATE_AA64, | ||
48 | - .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 2, .opc2 = 0, | ||
49 | - .access = PL3_RW, .type = ARM_CP_SVE, | ||
50 | - .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[3]), | ||
51 | - .writefn = zcr_write, .raw_writefn = raw_write | ||
52 | +static const ARMCPRegInfo zcr_reginfo[] = { | ||
53 | + { .name = "ZCR_EL1", .state = ARM_CP_STATE_AA64, | ||
54 | + .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 2, .opc2 = 0, | ||
55 | + .access = PL1_RW, .type = ARM_CP_SVE, | ||
56 | + .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[1]), | ||
57 | + .writefn = zcr_write, .raw_writefn = raw_write }, | ||
58 | + { .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64, | ||
59 | + .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0, | ||
60 | + .access = PL2_RW, .type = ARM_CP_SVE, | ||
61 | + .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[2]), | ||
62 | + .writefn = zcr_write, .raw_writefn = raw_write }, | ||
63 | + { .name = "ZCR_EL3", .state = ARM_CP_STATE_AA64, | ||
64 | + .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 2, .opc2 = 0, | ||
65 | + .access = PL3_RW, .type = ARM_CP_SVE, | ||
66 | + .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[3]), | ||
67 | + .writefn = zcr_write, .raw_writefn = raw_write }, | ||
68 | }; | ||
69 | |||
70 | void hw_watchpoint_update(ARMCPU *cpu, int n) | ||
71 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
80 | } | 72 | } |
81 | } | 73 | |
82 | @@ -XXX,XX +XXX,XX @@ static void ssys_write(void *opaque, hwaddr offset, | 74 | if (cpu_isar_feature(aa64_sve, cpu)) { |
83 | s->ldoarst = value; | 75 | - define_one_arm_cp_reg(cpu, &zcr_el1_reginfo); |
84 | break; | 76 | - if (arm_feature(env, ARM_FEATURE_EL2)) { |
85 | default: | 77 | - define_one_arm_cp_reg(cpu, &zcr_el2_reginfo); |
86 | - hw_error("ssys_write: Bad offset 0x%x\n", (int)offset); | 78 | - } else { |
87 | + qemu_log_mask(LOG_GUEST_ERROR, | 79 | - define_one_arm_cp_reg(cpu, &zcr_no_el2_reginfo); |
88 | + "SSYS: write at bad offset 0x%x\n", (int)offset); | 80 | - } |
81 | - if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
82 | - define_one_arm_cp_reg(cpu, &zcr_el3_reginfo); | ||
83 | - } | ||
84 | + define_arm_cp_regs(cpu, zcr_reginfo); | ||
89 | } | 85 | } |
90 | ssys_update(s); | 86 | |
91 | } | 87 | #ifdef TARGET_AARCH64 |
92 | @@ -XXX,XX +XXX,XX @@ static uint64_t stellaris_i2c_read(void *opaque, hwaddr offset, | ||
93 | case 0x20: /* MCR */ | ||
94 | return s->mcr; | ||
95 | default: | ||
96 | - hw_error("strllaris_i2c_read: Bad offset 0x%x\n", (int)offset); | ||
97 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
98 | + "stellaris_i2c: read at bad offset 0x%x\n", (int)offset); | ||
99 | return 0; | ||
100 | } | ||
101 | } | ||
102 | @@ -XXX,XX +XXX,XX @@ static void stellaris_i2c_write(void *opaque, hwaddr offset, | ||
103 | s->mris &= ~value; | ||
104 | break; | ||
105 | case 0x20: /* MCR */ | ||
106 | - if (value & 1) | ||
107 | - hw_error( | ||
108 | - "stellaris_i2c_write: Loopback not implemented\n"); | ||
109 | - if (value & 0x20) | ||
110 | - hw_error( | ||
111 | - "stellaris_i2c_write: Slave mode not implemented\n"); | ||
112 | + if (value & 1) { | ||
113 | + qemu_log_mask(LOG_UNIMP, "stellaris_i2c: Loopback not implemented"); | ||
114 | + } | ||
115 | + if (value & 0x20) { | ||
116 | + qemu_log_mask(LOG_UNIMP, | ||
117 | + "stellaris_i2c: Slave mode not implemented"); | ||
118 | + } | ||
119 | s->mcr = value & 0x31; | ||
120 | break; | ||
121 | default: | ||
122 | - hw_error("stellaris_i2c_write: Bad offset 0x%x\n", | ||
123 | - (int)offset); | ||
124 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
125 | + "stellaris_i2c: write at bad offset 0x%x\n", (int)offset); | ||
126 | } | ||
127 | stellaris_i2c_update(s); | ||
128 | } | ||
129 | @@ -XXX,XX +XXX,XX @@ static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, | ||
130 | case 0x30: /* SAC */ | ||
131 | return s->sac; | ||
132 | default: | ||
133 | - hw_error("strllaris_adc_read: Bad offset 0x%x\n", | ||
134 | - (int)offset); | ||
135 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
136 | + "stellaris_adc: read at bad offset 0x%x\n", (int)offset); | ||
137 | return 0; | ||
138 | } | ||
139 | } | ||
140 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_write(void *opaque, hwaddr offset, | ||
141 | return; | ||
142 | case 0x04: /* SSCTL */ | ||
143 | if (value != 6) { | ||
144 | - hw_error("ADC: Unimplemented sequence %" PRIx64 "\n", | ||
145 | - value); | ||
146 | + qemu_log_mask(LOG_UNIMP, | ||
147 | + "ADC: Unimplemented sequence %" PRIx64 "\n", | ||
148 | + value); | ||
149 | } | ||
150 | s->ssctl[n] = value; | ||
151 | return; | ||
152 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_write(void *opaque, hwaddr offset, | ||
153 | s->sspri = value; | ||
154 | break; | ||
155 | case 0x28: /* PSSI */ | ||
156 | - hw_error("Not implemented: ADC sample initiate\n"); | ||
157 | + qemu_log_mask(LOG_UNIMP, "ADC: sample initiate unimplemented"); | ||
158 | break; | ||
159 | case 0x30: /* SAC */ | ||
160 | s->sac = value; | ||
161 | break; | ||
162 | default: | ||
163 | - hw_error("stellaris_adc_write: Bad offset 0x%x\n", (int)offset); | ||
164 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
165 | + "stellaris_adc: write at bad offset 0x%x\n", (int)offset); | ||
166 | } | ||
167 | stellaris_adc_update(s); | ||
168 | } | ||
169 | -- | 88 | -- |
170 | 2.7.4 | 89 | 2.25.1 |
171 | |||
172 | diff view generated by jsdifflib |
1 | From: Krzysztof Kozlowski <krzk@kernel.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | qemu_log_mask() and error_report() are preferred over fprintf() for | 3 | This register is present for either VHE or Debugv8p2. |
4 | logging errors. Also remove square brackets [] and additional new line | ||
5 | characters in printed messages. | ||
6 | 4 | ||
7 | Signed-off-by: Krzysztof Kozlowski <krzk@kernel.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Message-id: 20170313184750.429-2-krzk@kernel.org | ||
10 | [PMM: wrapped long line] | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20220506180242.216785-5-richard.henderson@linaro.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 9 | --- |
14 | hw/arm/exynos4_boards.c | 7 ++++--- | 10 | target/arm/helper.c | 15 +++++++++++---- |
15 | hw/timer/exynos4210_mct.c | 6 ++++-- | 11 | 1 file changed, 11 insertions(+), 4 deletions(-) |
16 | hw/timer/exynos4210_pwm.c | 13 +++++++------ | ||
17 | hw/timer/exynos4210_rtc.c | 19 ++++++++++--------- | ||
18 | 4 files changed, 25 insertions(+), 20 deletions(-) | ||
19 | 12 | ||
20 | diff --git a/hw/arm/exynos4_boards.c b/hw/arm/exynos4_boards.c | 13 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
21 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/arm/exynos4_boards.c | 15 | --- a/target/arm/helper.c |
23 | +++ b/hw/arm/exynos4_boards.c | 16 | +++ b/target/arm/helper.c |
24 | @@ -XXX,XX +XXX,XX @@ | 17 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo jazelle_regs[] = { |
25 | */ | 18 | .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
26 | 19 | }; | |
27 | #include "qemu/osdep.h" | 20 | |
28 | +#include "qemu/error-report.h" | 21 | +static const ARMCPRegInfo contextidr_el2 = { |
29 | #include "qemu-common.h" | 22 | + .name = "CONTEXTIDR_EL2", .state = ARM_CP_STATE_AA64, |
30 | #include "cpu.h" | 23 | + .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 1, |
31 | #include "sysemu/sysemu.h" | 24 | + .access = PL2_RW, |
32 | @@ -XXX,XX +XXX,XX @@ static Exynos4210State *exynos4_boards_init_common(MachineState *machine, | 25 | + .fieldoffset = offsetof(CPUARMState, cp15.contextidr_el[2]) |
33 | MachineClass *mc = MACHINE_GET_CLASS(machine); | 26 | +}; |
34 | 27 | + | |
35 | if (smp_cpus != EXYNOS4210_NCPUS && !qtest_enabled()) { | 28 | static const ARMCPRegInfo vhe_reginfo[] = { |
36 | - fprintf(stderr, "%s board supports only %d CPU cores. Ignoring smp_cpus" | 29 | - { .name = "CONTEXTIDR_EL2", .state = ARM_CP_STATE_AA64, |
37 | - " value.\n", | 30 | - .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 1, |
38 | - mc->name, EXYNOS4210_NCPUS); | 31 | - .access = PL2_RW, |
39 | + error_report("%s board supports only %d CPU cores, ignoring smp_cpus" | 32 | - .fieldoffset = offsetof(CPUARMState, cp15.contextidr_el[2]) }, |
40 | + " value", | 33 | { .name = "TTBR1_EL2", .state = ARM_CP_STATE_AA64, |
41 | + mc->name, EXYNOS4210_NCPUS); | 34 | .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 1, |
35 | .access = PL2_RW, .writefn = vmsa_tcr_ttbr_el2_write, | ||
36 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
37 | define_one_arm_cp_reg(cpu, &ssbs_reginfo); | ||
42 | } | 38 | } |
43 | 39 | ||
44 | exynos4_board_binfo.ram_size = exynos4_board_ram_size[board_type]; | 40 | + if (cpu_isar_feature(aa64_vh, cpu) || |
45 | diff --git a/hw/timer/exynos4210_mct.c b/hw/timer/exynos4210_mct.c | 41 | + cpu_isar_feature(aa64_debugv8p2, cpu)) { |
46 | index XXXXXXX..XXXXXXX 100644 | 42 | + define_one_arm_cp_reg(cpu, &contextidr_el2); |
47 | --- a/hw/timer/exynos4210_mct.c | 43 | + } |
48 | +++ b/hw/timer/exynos4210_mct.c | 44 | if (arm_feature(env, ARM_FEATURE_EL2) && cpu_isar_feature(aa64_vh, cpu)) { |
49 | @@ -XXX,XX +XXX,XX @@ | 45 | define_arm_cp_regs(cpu, vhe_reginfo); |
50 | */ | ||
51 | |||
52 | #include "qemu/osdep.h" | ||
53 | +#include "qemu/log.h" | ||
54 | #include "hw/sysbus.h" | ||
55 | #include "qemu/timer.h" | ||
56 | #include "qemu/main-loop.h" | ||
57 | @@ -XXX,XX +XXX,XX @@ break; | ||
58 | case L0_TCNTO: case L1_TCNTO: | ||
59 | case L0_ICNTO: case L1_ICNTO: | ||
60 | case L0_FRCNTO: case L1_FRCNTO: | ||
61 | - fprintf(stderr, "\n[exynos4210.mct: write to RO register " | ||
62 | - TARGET_FMT_plx "]\n\n", offset); | ||
63 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
64 | + "exynos4210.mct: write to RO register " TARGET_FMT_plx, | ||
65 | + offset); | ||
66 | break; | ||
67 | |||
68 | case L0_INT_CSTAT: case L1_INT_CSTAT: | ||
69 | diff --git a/hw/timer/exynos4210_pwm.c b/hw/timer/exynos4210_pwm.c | ||
70 | index XXXXXXX..XXXXXXX 100644 | ||
71 | --- a/hw/timer/exynos4210_pwm.c | ||
72 | +++ b/hw/timer/exynos4210_pwm.c | ||
73 | @@ -XXX,XX +XXX,XX @@ | ||
74 | */ | ||
75 | |||
76 | #include "qemu/osdep.h" | ||
77 | +#include "qemu/log.h" | ||
78 | #include "hw/sysbus.h" | ||
79 | #include "qemu/timer.h" | ||
80 | #include "qemu-common.h" | ||
81 | @@ -XXX,XX +XXX,XX @@ static uint64_t exynos4210_pwm_read(void *opaque, hwaddr offset, | ||
82 | break; | ||
83 | |||
84 | default: | ||
85 | - fprintf(stderr, | ||
86 | - "[exynos4210.pwm: bad read offset " TARGET_FMT_plx "]\n", | ||
87 | - offset); | ||
88 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
89 | + "exynos4210.pwm: bad read offset " TARGET_FMT_plx, | ||
90 | + offset); | ||
91 | break; | ||
92 | } | ||
93 | return value; | ||
94 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_pwm_write(void *opaque, hwaddr offset, | ||
95 | break; | ||
96 | |||
97 | default: | ||
98 | - fprintf(stderr, | ||
99 | - "[exynos4210.pwm: bad write offset " TARGET_FMT_plx "]\n", | ||
100 | - offset); | ||
101 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
102 | + "exynos4210.pwm: bad write offset " TARGET_FMT_plx, | ||
103 | + offset); | ||
104 | break; | ||
105 | |||
106 | } | ||
107 | diff --git a/hw/timer/exynos4210_rtc.c b/hw/timer/exynos4210_rtc.c | ||
108 | index XXXXXXX..XXXXXXX 100644 | ||
109 | --- a/hw/timer/exynos4210_rtc.c | ||
110 | +++ b/hw/timer/exynos4210_rtc.c | ||
111 | @@ -XXX,XX +XXX,XX @@ | ||
112 | */ | ||
113 | |||
114 | #include "qemu/osdep.h" | ||
115 | +#include "qemu/log.h" | ||
116 | #include "hw/sysbus.h" | ||
117 | #include "qemu/timer.h" | ||
118 | #include "qemu-common.h" | ||
119 | @@ -XXX,XX +XXX,XX @@ static uint64_t exynos4210_rtc_read(void *opaque, hwaddr offset, | ||
120 | break; | ||
121 | |||
122 | default: | ||
123 | - fprintf(stderr, | ||
124 | - "[exynos4210.rtc: bad read offset " TARGET_FMT_plx "]\n", | ||
125 | - offset); | ||
126 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
127 | + "exynos4210.rtc: bad read offset " TARGET_FMT_plx, | ||
128 | + offset); | ||
129 | break; | ||
130 | } | ||
131 | return value; | ||
132 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_rtc_write(void *opaque, hwaddr offset, | ||
133 | if (value > TICNT_THRESHOLD) { | ||
134 | s->reg_ticcnt = value; | ||
135 | } else { | ||
136 | - fprintf(stderr, | ||
137 | - "[exynos4210.rtc: bad TICNT value %u ]\n", | ||
138 | - (uint32_t)value); | ||
139 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
140 | + "exynos4210.rtc: bad TICNT value %u", | ||
141 | + (uint32_t)value); | ||
142 | } | ||
143 | break; | ||
144 | |||
145 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_rtc_write(void *opaque, hwaddr offset, | ||
146 | break; | ||
147 | |||
148 | default: | ||
149 | - fprintf(stderr, | ||
150 | - "[exynos4210.rtc: bad write offset " TARGET_FMT_plx "]\n", | ||
151 | - offset); | ||
152 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
153 | + "exynos4210.rtc: bad write offset " TARGET_FMT_plx, | ||
154 | + offset); | ||
155 | break; | ||
156 | |||
157 | } | 46 | } |
158 | -- | 47 | -- |
159 | 2.7.4 | 48 | 2.25.1 |
160 | |||
161 | diff view generated by jsdifflib |
1 | From: Suramya Shah <shah.suramya@gmail.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Suramya Shah <shah.suramya@gmail.com> | 3 | Previously we were defining some of these in user-only mode, |
4 | Message-id: 20170415180316.2694-1-shah.suramya@gmail.com | 4 | but none of them are accessible from user-only, therefore |
5 | define them only in system mode. | ||
6 | |||
7 | This will shortly be used from cpu_tcg.c also. | ||
8 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20220506180242.216785-6-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 13 | --- |
8 | hw/arm/pxa2xx.c | 14 ++++++-------- | 14 | target/arm/internals.h | 6 ++++ |
9 | 1 file changed, 6 insertions(+), 8 deletions(-) | 15 | target/arm/cpu64.c | 64 +++--------------------------------------- |
10 | 16 | target/arm/cpu_tcg.c | 59 ++++++++++++++++++++++++++++++++++++++ | |
11 | diff --git a/hw/arm/pxa2xx.c b/hw/arm/pxa2xx.c | 17 | 3 files changed, 69 insertions(+), 60 deletions(-) |
18 | |||
19 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
12 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/arm/pxa2xx.c | 21 | --- a/target/arm/internals.h |
14 | +++ b/hw/arm/pxa2xx.c | 22 | +++ b/target/arm/internals.h |
15 | @@ -XXX,XX +XXX,XX @@ static void pxa2xx_ssp_reset(DeviceState *d) | 23 | @@ -XXX,XX +XXX,XX @@ int aarch64_fpu_gdb_get_reg(CPUARMState *env, GByteArray *buf, int reg); |
16 | s->rx_start = s->rx_level = 0; | 24 | int aarch64_fpu_gdb_set_reg(CPUARMState *env, uint8_t *buf, int reg); |
25 | #endif | ||
26 | |||
27 | +#ifdef CONFIG_USER_ONLY | ||
28 | +static inline void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu) { } | ||
29 | +#else | ||
30 | +void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu); | ||
31 | +#endif | ||
32 | + | ||
33 | #endif | ||
34 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/arm/cpu64.c | ||
37 | +++ b/target/arm/cpu64.c | ||
38 | @@ -XXX,XX +XXX,XX @@ | ||
39 | #include "hvf_arm.h" | ||
40 | #include "qapi/visitor.h" | ||
41 | #include "hw/qdev-properties.h" | ||
42 | -#include "cpregs.h" | ||
43 | +#include "internals.h" | ||
44 | |||
45 | |||
46 | -#ifndef CONFIG_USER_ONLY | ||
47 | -static uint64_t a57_a53_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
48 | -{ | ||
49 | - ARMCPU *cpu = env_archcpu(env); | ||
50 | - | ||
51 | - /* Number of cores is in [25:24]; otherwise we RAZ */ | ||
52 | - return (cpu->core_count - 1) << 24; | ||
53 | -} | ||
54 | -#endif | ||
55 | - | ||
56 | -static const ARMCPRegInfo cortex_a72_a57_a53_cp_reginfo[] = { | ||
57 | -#ifndef CONFIG_USER_ONLY | ||
58 | - { .name = "L2CTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
59 | - .opc0 = 3, .opc1 = 1, .crn = 11, .crm = 0, .opc2 = 2, | ||
60 | - .access = PL1_RW, .readfn = a57_a53_l2ctlr_read, | ||
61 | - .writefn = arm_cp_write_ignore }, | ||
62 | - { .name = "L2CTLR", | ||
63 | - .cp = 15, .opc1 = 1, .crn = 9, .crm = 0, .opc2 = 2, | ||
64 | - .access = PL1_RW, .readfn = a57_a53_l2ctlr_read, | ||
65 | - .writefn = arm_cp_write_ignore }, | ||
66 | -#endif | ||
67 | - { .name = "L2ECTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
68 | - .opc0 = 3, .opc1 = 1, .crn = 11, .crm = 0, .opc2 = 3, | ||
69 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
70 | - { .name = "L2ECTLR", | ||
71 | - .cp = 15, .opc1 = 1, .crn = 9, .crm = 0, .opc2 = 3, | ||
72 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
73 | - { .name = "L2ACTLR", .state = ARM_CP_STATE_BOTH, | ||
74 | - .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 0, .opc2 = 0, | ||
75 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
76 | - { .name = "CPUACTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
77 | - .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 0, | ||
78 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
79 | - { .name = "CPUACTLR", | ||
80 | - .cp = 15, .opc1 = 0, .crm = 15, | ||
81 | - .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
82 | - { .name = "CPUECTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
83 | - .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 1, | ||
84 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
85 | - { .name = "CPUECTLR", | ||
86 | - .cp = 15, .opc1 = 1, .crm = 15, | ||
87 | - .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
88 | - { .name = "CPUMERRSR_EL1", .state = ARM_CP_STATE_AA64, | ||
89 | - .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 2, | ||
90 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
91 | - { .name = "CPUMERRSR", | ||
92 | - .cp = 15, .opc1 = 2, .crm = 15, | ||
93 | - .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
94 | - { .name = "L2MERRSR_EL1", .state = ARM_CP_STATE_AA64, | ||
95 | - .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 3, | ||
96 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
97 | - { .name = "L2MERRSR", | ||
98 | - .cp = 15, .opc1 = 3, .crm = 15, | ||
99 | - .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
100 | -}; | ||
101 | - | ||
102 | static void aarch64_a57_initfn(Object *obj) | ||
103 | { | ||
104 | ARMCPU *cpu = ARM_CPU(obj); | ||
105 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a57_initfn(Object *obj) | ||
106 | cpu->gic_num_lrs = 4; | ||
107 | cpu->gic_vpribits = 5; | ||
108 | cpu->gic_vprebits = 5; | ||
109 | - define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); | ||
110 | + define_cortex_a72_a57_a53_cp_reginfo(cpu); | ||
17 | } | 111 | } |
18 | 112 | ||
19 | -static int pxa2xx_ssp_init(SysBusDevice *sbd) | 113 | static void aarch64_a53_initfn(Object *obj) |
20 | +static void pxa2xx_ssp_init(Object *obj) | 114 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a53_initfn(Object *obj) |
21 | { | 115 | cpu->gic_num_lrs = 4; |
22 | - DeviceState *dev = DEVICE(sbd); | 116 | cpu->gic_vpribits = 5; |
23 | - PXA2xxSSPState *s = PXA2XX_SSP(dev); | 117 | cpu->gic_vprebits = 5; |
24 | - | 118 | - define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); |
25 | + DeviceState *dev = DEVICE(obj); | 119 | + define_cortex_a72_a57_a53_cp_reginfo(cpu); |
26 | + PXA2xxSSPState *s = PXA2XX_SSP(obj); | ||
27 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
28 | sysbus_init_irq(sbd, &s->irq); | ||
29 | |||
30 | - memory_region_init_io(&s->iomem, OBJECT(s), &pxa2xx_ssp_ops, s, | ||
31 | + memory_region_init_io(&s->iomem, obj, &pxa2xx_ssp_ops, s, | ||
32 | "pxa2xx-ssp", 0x1000); | ||
33 | sysbus_init_mmio(sbd, &s->iomem); | ||
34 | |||
35 | s->bus = ssi_create_bus(dev, "ssi"); | ||
36 | - return 0; | ||
37 | } | 120 | } |
38 | 121 | ||
39 | /* Real-Time Clock */ | 122 | static void aarch64_a72_initfn(Object *obj) |
40 | @@ -XXX,XX +XXX,XX @@ PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size) | 123 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a72_initfn(Object *obj) |
41 | 124 | cpu->gic_num_lrs = 4; | |
42 | static void pxa2xx_ssp_class_init(ObjectClass *klass, void *data) | 125 | cpu->gic_vpribits = 5; |
43 | { | 126 | cpu->gic_vprebits = 5; |
44 | - SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass); | 127 | - define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); |
45 | DeviceClass *dc = DEVICE_CLASS(klass); | 128 | + define_cortex_a72_a57_a53_cp_reginfo(cpu); |
46 | |||
47 | - sdc->init = pxa2xx_ssp_init; | ||
48 | dc->reset = pxa2xx_ssp_reset; | ||
49 | dc->vmsd = &vmstate_pxa2xx_ssp; | ||
50 | } | 129 | } |
51 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo pxa2xx_ssp_info = { | 130 | |
52 | .name = TYPE_PXA2XX_SSP, | 131 | void arm_cpu_sve_finalize(ARMCPU *cpu, Error **errp) |
53 | .parent = TYPE_SYS_BUS_DEVICE, | 132 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c |
54 | .instance_size = sizeof(PXA2xxSSPState), | 133 | index XXXXXXX..XXXXXXX 100644 |
55 | + .instance_init = pxa2xx_ssp_init, | 134 | --- a/target/arm/cpu_tcg.c |
56 | .class_init = pxa2xx_ssp_class_init, | 135 | +++ b/target/arm/cpu_tcg.c |
57 | }; | 136 | @@ -XXX,XX +XXX,XX @@ |
137 | #endif | ||
138 | #include "cpregs.h" | ||
139 | |||
140 | +#ifndef CONFIG_USER_ONLY | ||
141 | +static uint64_t l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
142 | +{ | ||
143 | + ARMCPU *cpu = env_archcpu(env); | ||
144 | + | ||
145 | + /* Number of cores is in [25:24]; otherwise we RAZ */ | ||
146 | + return (cpu->core_count - 1) << 24; | ||
147 | +} | ||
148 | + | ||
149 | +static const ARMCPRegInfo cortex_a72_a57_a53_cp_reginfo[] = { | ||
150 | + { .name = "L2CTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
151 | + .opc0 = 3, .opc1 = 1, .crn = 11, .crm = 0, .opc2 = 2, | ||
152 | + .access = PL1_RW, .readfn = l2ctlr_read, | ||
153 | + .writefn = arm_cp_write_ignore }, | ||
154 | + { .name = "L2CTLR", | ||
155 | + .cp = 15, .opc1 = 1, .crn = 9, .crm = 0, .opc2 = 2, | ||
156 | + .access = PL1_RW, .readfn = l2ctlr_read, | ||
157 | + .writefn = arm_cp_write_ignore }, | ||
158 | + { .name = "L2ECTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
159 | + .opc0 = 3, .opc1 = 1, .crn = 11, .crm = 0, .opc2 = 3, | ||
160 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
161 | + { .name = "L2ECTLR", | ||
162 | + .cp = 15, .opc1 = 1, .crn = 9, .crm = 0, .opc2 = 3, | ||
163 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
164 | + { .name = "L2ACTLR", .state = ARM_CP_STATE_BOTH, | ||
165 | + .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 0, .opc2 = 0, | ||
166 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
167 | + { .name = "CPUACTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
168 | + .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 0, | ||
169 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
170 | + { .name = "CPUACTLR", | ||
171 | + .cp = 15, .opc1 = 0, .crm = 15, | ||
172 | + .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
173 | + { .name = "CPUECTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
174 | + .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 1, | ||
175 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
176 | + { .name = "CPUECTLR", | ||
177 | + .cp = 15, .opc1 = 1, .crm = 15, | ||
178 | + .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
179 | + { .name = "CPUMERRSR_EL1", .state = ARM_CP_STATE_AA64, | ||
180 | + .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 2, | ||
181 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
182 | + { .name = "CPUMERRSR", | ||
183 | + .cp = 15, .opc1 = 2, .crm = 15, | ||
184 | + .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
185 | + { .name = "L2MERRSR_EL1", .state = ARM_CP_STATE_AA64, | ||
186 | + .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 3, | ||
187 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
188 | + { .name = "L2MERRSR", | ||
189 | + .cp = 15, .opc1 = 3, .crm = 15, | ||
190 | + .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
191 | +}; | ||
192 | + | ||
193 | +void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu) | ||
194 | +{ | ||
195 | + define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); | ||
196 | +} | ||
197 | +#endif /* !CONFIG_USER_ONLY */ | ||
198 | + | ||
199 | /* CPU models. These are not needed for the AArch64 linux-user build. */ | ||
200 | #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) | ||
58 | 201 | ||
59 | -- | 202 | -- |
60 | 2.7.4 | 203 | 2.25.1 |
61 | |||
62 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Instead of starting with cortex-a15 and adding v8 features to | ||
4 | a v7 cpu, begin with a v8 cpu stripped of its aarch64 features. | ||
5 | This fixes the long-standing to-do where we only enabled v8 | ||
6 | features for user-only. | ||
7 | |||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20220506180242.216785-7-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | target/arm/cpu_tcg.c | 151 ++++++++++++++++++++++++++----------------- | ||
14 | 1 file changed, 92 insertions(+), 59 deletions(-) | ||
15 | |||
16 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/cpu_tcg.c | ||
19 | +++ b/target/arm/cpu_tcg.c | ||
20 | @@ -XXX,XX +XXX,XX @@ static void arm_v7m_class_init(ObjectClass *oc, void *data) | ||
21 | static void arm_max_initfn(Object *obj) | ||
22 | { | ||
23 | ARMCPU *cpu = ARM_CPU(obj); | ||
24 | + uint32_t t; | ||
25 | |||
26 | - cortex_a15_initfn(obj); | ||
27 | + /* aarch64_a57_initfn, advertising none of the aarch64 features */ | ||
28 | + cpu->dtb_compatible = "arm,cortex-a57"; | ||
29 | + set_feature(&cpu->env, ARM_FEATURE_V8); | ||
30 | + set_feature(&cpu->env, ARM_FEATURE_NEON); | ||
31 | + set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); | ||
32 | + set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); | ||
33 | + set_feature(&cpu->env, ARM_FEATURE_EL2); | ||
34 | + set_feature(&cpu->env, ARM_FEATURE_EL3); | ||
35 | + set_feature(&cpu->env, ARM_FEATURE_PMU); | ||
36 | + cpu->midr = 0x411fd070; | ||
37 | + cpu->revidr = 0x00000000; | ||
38 | + cpu->reset_fpsid = 0x41034070; | ||
39 | + cpu->isar.mvfr0 = 0x10110222; | ||
40 | + cpu->isar.mvfr1 = 0x12111111; | ||
41 | + cpu->isar.mvfr2 = 0x00000043; | ||
42 | + cpu->ctr = 0x8444c004; | ||
43 | + cpu->reset_sctlr = 0x00c50838; | ||
44 | + cpu->isar.id_pfr0 = 0x00000131; | ||
45 | + cpu->isar.id_pfr1 = 0x00011011; | ||
46 | + cpu->isar.id_dfr0 = 0x03010066; | ||
47 | + cpu->id_afr0 = 0x00000000; | ||
48 | + cpu->isar.id_mmfr0 = 0x10101105; | ||
49 | + cpu->isar.id_mmfr1 = 0x40000000; | ||
50 | + cpu->isar.id_mmfr2 = 0x01260000; | ||
51 | + cpu->isar.id_mmfr3 = 0x02102211; | ||
52 | + cpu->isar.id_isar0 = 0x02101110; | ||
53 | + cpu->isar.id_isar1 = 0x13112111; | ||
54 | + cpu->isar.id_isar2 = 0x21232042; | ||
55 | + cpu->isar.id_isar3 = 0x01112131; | ||
56 | + cpu->isar.id_isar4 = 0x00011142; | ||
57 | + cpu->isar.id_isar5 = 0x00011121; | ||
58 | + cpu->isar.id_isar6 = 0; | ||
59 | + cpu->isar.dbgdidr = 0x3516d000; | ||
60 | + cpu->clidr = 0x0a200023; | ||
61 | + cpu->ccsidr[0] = 0x701fe00a; /* 32KB L1 dcache */ | ||
62 | + cpu->ccsidr[1] = 0x201fe012; /* 48KB L1 icache */ | ||
63 | + cpu->ccsidr[2] = 0x70ffe07a; /* 2048KB L2 cache */ | ||
64 | + define_cortex_a72_a57_a53_cp_reginfo(cpu); | ||
65 | |||
66 | - /* old-style VFP short-vector support */ | ||
67 | - cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1); | ||
68 | + /* Add additional features supported by QEMU */ | ||
69 | + t = cpu->isar.id_isar5; | ||
70 | + t = FIELD_DP32(t, ID_ISAR5, AES, 2); | ||
71 | + t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); | ||
72 | + t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); | ||
73 | + t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); | ||
74 | + t = FIELD_DP32(t, ID_ISAR5, RDM, 1); | ||
75 | + t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); | ||
76 | + cpu->isar.id_isar5 = t; | ||
77 | + | ||
78 | + t = cpu->isar.id_isar6; | ||
79 | + t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); | ||
80 | + t = FIELD_DP32(t, ID_ISAR6, DP, 1); | ||
81 | + t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | ||
82 | + t = FIELD_DP32(t, ID_ISAR6, SB, 1); | ||
83 | + t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | ||
84 | + t = FIELD_DP32(t, ID_ISAR6, BF16, 1); | ||
85 | + t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); | ||
86 | + cpu->isar.id_isar6 = t; | ||
87 | + | ||
88 | + t = cpu->isar.mvfr1; | ||
89 | + t = FIELD_DP32(t, MVFR1, FPHP, 3); /* v8.2-FP16 */ | ||
90 | + t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
91 | + cpu->isar.mvfr1 = t; | ||
92 | + | ||
93 | + t = cpu->isar.mvfr2; | ||
94 | + t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | ||
95 | + t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | ||
96 | + cpu->isar.mvfr2 = t; | ||
97 | + | ||
98 | + t = cpu->isar.id_mmfr3; | ||
99 | + t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
100 | + cpu->isar.id_mmfr3 = t; | ||
101 | + | ||
102 | + t = cpu->isar.id_mmfr4; | ||
103 | + t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
104 | + t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
105 | + t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
106 | + t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
107 | + cpu->isar.id_mmfr4 = t; | ||
108 | + | ||
109 | + t = cpu->isar.id_pfr0; | ||
110 | + t = FIELD_DP32(t, ID_PFR0, DIT, 1); | ||
111 | + cpu->isar.id_pfr0 = t; | ||
112 | + | ||
113 | + t = cpu->isar.id_pfr2; | ||
114 | + t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | ||
115 | + cpu->isar.id_pfr2 = t; | ||
116 | |||
117 | #ifdef CONFIG_USER_ONLY | ||
118 | /* | ||
119 | - * We don't set these in system emulation mode for the moment, | ||
120 | - * since we don't correctly set (all of) the ID registers to | ||
121 | - * advertise them. | ||
122 | + * Break with true ARMv8 and add back old-style VFP short-vector support. | ||
123 | + * Only do this for user-mode, where -cpu max is the default, so that | ||
124 | + * older v6 and v7 programs are more likely to work without adjustment. | ||
125 | */ | ||
126 | - set_feature(&cpu->env, ARM_FEATURE_V8); | ||
127 | - { | ||
128 | - uint32_t t; | ||
129 | - | ||
130 | - t = cpu->isar.id_isar5; | ||
131 | - t = FIELD_DP32(t, ID_ISAR5, AES, 2); | ||
132 | - t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); | ||
133 | - t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); | ||
134 | - t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); | ||
135 | - t = FIELD_DP32(t, ID_ISAR5, RDM, 1); | ||
136 | - t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); | ||
137 | - cpu->isar.id_isar5 = t; | ||
138 | - | ||
139 | - t = cpu->isar.id_isar6; | ||
140 | - t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); | ||
141 | - t = FIELD_DP32(t, ID_ISAR6, DP, 1); | ||
142 | - t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | ||
143 | - t = FIELD_DP32(t, ID_ISAR6, SB, 1); | ||
144 | - t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | ||
145 | - t = FIELD_DP32(t, ID_ISAR6, BF16, 1); | ||
146 | - t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); | ||
147 | - cpu->isar.id_isar6 = t; | ||
148 | - | ||
149 | - t = cpu->isar.mvfr1; | ||
150 | - t = FIELD_DP32(t, MVFR1, FPHP, 3); /* v8.2-FP16 */ | ||
151 | - t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
152 | - cpu->isar.mvfr1 = t; | ||
153 | - | ||
154 | - t = cpu->isar.mvfr2; | ||
155 | - t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | ||
156 | - t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | ||
157 | - cpu->isar.mvfr2 = t; | ||
158 | - | ||
159 | - t = cpu->isar.id_mmfr3; | ||
160 | - t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
161 | - cpu->isar.id_mmfr3 = t; | ||
162 | - | ||
163 | - t = cpu->isar.id_mmfr4; | ||
164 | - t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
165 | - t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
166 | - t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
167 | - t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
168 | - cpu->isar.id_mmfr4 = t; | ||
169 | - | ||
170 | - t = cpu->isar.id_pfr0; | ||
171 | - t = FIELD_DP32(t, ID_PFR0, DIT, 1); | ||
172 | - cpu->isar.id_pfr0 = t; | ||
173 | - | ||
174 | - t = cpu->isar.id_pfr2; | ||
175 | - t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | ||
176 | - cpu->isar.id_pfr2 = t; | ||
177 | - } | ||
178 | -#endif /* CONFIG_USER_ONLY */ | ||
179 | + cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1); | ||
180 | +#endif | ||
181 | } | ||
182 | #endif /* !TARGET_AARCH64 */ | ||
183 | |||
184 | -- | ||
185 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | We set this for qemu-system-aarch64, but failed to do so | ||
4 | for the strictly 32-bit emulation. | ||
5 | |||
6 | Fixes: 3bec78447a9 ("target/arm: Provide ARMv8.4-PMU in '-cpu max'") | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20220506180242.216785-8-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/cpu_tcg.c | 4 ++++ | ||
13 | 1 file changed, 4 insertions(+) | ||
14 | |||
15 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/cpu_tcg.c | ||
18 | +++ b/target/arm/cpu_tcg.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | ||
20 | t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | ||
21 | cpu->isar.id_pfr2 = t; | ||
22 | |||
23 | + t = cpu->isar.id_dfr0; | ||
24 | + t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ | ||
25 | + cpu->isar.id_dfr0 = t; | ||
26 | + | ||
27 | #ifdef CONFIG_USER_ONLY | ||
28 | /* | ||
29 | * Break with true ARMv8 and add back old-style VFP short-vector support. | ||
30 | -- | ||
31 | 2.25.1 | diff view generated by jsdifflib |
1 | Recent changes have added new EXCP_ values to ARM but forgot | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | to update the excnames[] array which is used to provide | ||
3 | human-readable strings when printing information about the | ||
4 | exception for debug logging. Add the missing entries, and | ||
5 | add a comment to the list of #defines to help avoid the mistake | ||
6 | being repeated in future. | ||
7 | 2 | ||
3 | Share the code to set AArch32 max features so that we no | ||
4 | longer have code drift between qemu{-system,}-{arm,aarch64}. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220506180242.216785-9-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
11 | Message-id: 1491486340-25988-1-git-send-email-peter.maydell@linaro.org | ||
12 | --- | 10 | --- |
13 | target/arm/cpu.h | 1 + | 11 | target/arm/internals.h | 2 + |
14 | target/arm/internals.h | 2 ++ | 12 | target/arm/cpu64.c | 50 +----------------- |
15 | 2 files changed, 3 insertions(+) | 13 | target/arm/cpu_tcg.c | 114 ++++++++++++++++++++++------------------- |
14 | 3 files changed, 65 insertions(+), 101 deletions(-) | ||
16 | 15 | ||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/cpu.h | ||
20 | +++ b/target/arm/cpu.h | ||
21 | @@ -XXX,XX +XXX,XX @@ | ||
22 | #define EXCP_SEMIHOST 16 /* semihosting call */ | ||
23 | #define EXCP_NOCP 17 /* v7M NOCP UsageFault */ | ||
24 | #define EXCP_INVSTATE 18 /* v7M INVSTATE UsageFault */ | ||
25 | +/* NB: new EXCP_ defines should be added to the excnames[] array too */ | ||
26 | |||
27 | #define ARMV7M_EXCP_RESET 1 | ||
28 | #define ARMV7M_EXCP_NMI 2 | ||
29 | diff --git a/target/arm/internals.h b/target/arm/internals.h | 16 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
30 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
31 | --- a/target/arm/internals.h | 18 | --- a/target/arm/internals.h |
32 | +++ b/target/arm/internals.h | 19 | +++ b/target/arm/internals.h |
33 | @@ -XXX,XX +XXX,XX @@ static const char * const excnames[] = { | 20 | @@ -XXX,XX +XXX,XX @@ static inline void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu) { } |
34 | [EXCP_VIRQ] = "Virtual IRQ", | 21 | void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu); |
35 | [EXCP_VFIQ] = "Virtual FIQ", | 22 | #endif |
36 | [EXCP_SEMIHOST] = "Semihosting call", | 23 | |
37 | + [EXCP_NOCP] = "v7M NOCP UsageFault", | 24 | +void aa32_max_features(ARMCPU *cpu); |
38 | + [EXCP_INVSTATE] = "v7M INVSTATE UsageFault", | 25 | + |
39 | }; | 26 | #endif |
40 | 27 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | |
41 | /* Scale factor for generic timers, ie number of ns per tick. | 28 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/target/arm/cpu64.c | ||
30 | +++ b/target/arm/cpu64.c | ||
31 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
32 | { | ||
33 | ARMCPU *cpu = ARM_CPU(obj); | ||
34 | uint64_t t; | ||
35 | - uint32_t u; | ||
36 | |||
37 | if (kvm_enabled() || hvf_enabled()) { | ||
38 | /* With KVM or HVF, '-cpu max' is identical to '-cpu host' */ | ||
39 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
40 | t = FIELD_DP64(t, ID_AA64ZFR0, F64MM, 1); | ||
41 | cpu->isar.id_aa64zfr0 = t; | ||
42 | |||
43 | - /* Replicate the same data to the 32-bit id registers. */ | ||
44 | - u = cpu->isar.id_isar5; | ||
45 | - u = FIELD_DP32(u, ID_ISAR5, AES, 2); /* AES + PMULL */ | ||
46 | - u = FIELD_DP32(u, ID_ISAR5, SHA1, 1); | ||
47 | - u = FIELD_DP32(u, ID_ISAR5, SHA2, 1); | ||
48 | - u = FIELD_DP32(u, ID_ISAR5, CRC32, 1); | ||
49 | - u = FIELD_DP32(u, ID_ISAR5, RDM, 1); | ||
50 | - u = FIELD_DP32(u, ID_ISAR5, VCMA, 1); | ||
51 | - cpu->isar.id_isar5 = u; | ||
52 | - | ||
53 | - u = cpu->isar.id_isar6; | ||
54 | - u = FIELD_DP32(u, ID_ISAR6, JSCVT, 1); | ||
55 | - u = FIELD_DP32(u, ID_ISAR6, DP, 1); | ||
56 | - u = FIELD_DP32(u, ID_ISAR6, FHM, 1); | ||
57 | - u = FIELD_DP32(u, ID_ISAR6, SB, 1); | ||
58 | - u = FIELD_DP32(u, ID_ISAR6, SPECRES, 1); | ||
59 | - u = FIELD_DP32(u, ID_ISAR6, BF16, 1); | ||
60 | - u = FIELD_DP32(u, ID_ISAR6, I8MM, 1); | ||
61 | - cpu->isar.id_isar6 = u; | ||
62 | - | ||
63 | - u = cpu->isar.id_pfr0; | ||
64 | - u = FIELD_DP32(u, ID_PFR0, DIT, 1); | ||
65 | - cpu->isar.id_pfr0 = u; | ||
66 | - | ||
67 | - u = cpu->isar.id_pfr2; | ||
68 | - u = FIELD_DP32(u, ID_PFR2, SSBS, 1); | ||
69 | - cpu->isar.id_pfr2 = u; | ||
70 | - | ||
71 | - u = cpu->isar.id_mmfr3; | ||
72 | - u = FIELD_DP32(u, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
73 | - cpu->isar.id_mmfr3 = u; | ||
74 | - | ||
75 | - u = cpu->isar.id_mmfr4; | ||
76 | - u = FIELD_DP32(u, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
77 | - u = FIELD_DP32(u, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
78 | - u = FIELD_DP32(u, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
79 | - u = FIELD_DP32(u, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
80 | - cpu->isar.id_mmfr4 = u; | ||
81 | - | ||
82 | t = cpu->isar.id_aa64dfr0; | ||
83 | t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* v8.4-PMU */ | ||
84 | cpu->isar.id_aa64dfr0 = t; | ||
85 | |||
86 | - u = cpu->isar.id_dfr0; | ||
87 | - u = FIELD_DP32(u, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ | ||
88 | - cpu->isar.id_dfr0 = u; | ||
89 | - | ||
90 | - u = cpu->isar.mvfr1; | ||
91 | - u = FIELD_DP32(u, MVFR1, FPHP, 3); /* v8.2-FP16 */ | ||
92 | - u = FIELD_DP32(u, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
93 | - cpu->isar.mvfr1 = u; | ||
94 | + /* Replicate the same data to the 32-bit id registers. */ | ||
95 | + aa32_max_features(cpu); | ||
96 | |||
97 | #ifdef CONFIG_USER_ONLY | ||
98 | /* | ||
99 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
100 | index XXXXXXX..XXXXXXX 100644 | ||
101 | --- a/target/arm/cpu_tcg.c | ||
102 | +++ b/target/arm/cpu_tcg.c | ||
103 | @@ -XXX,XX +XXX,XX @@ | ||
104 | #endif | ||
105 | #include "cpregs.h" | ||
106 | |||
107 | + | ||
108 | +/* Share AArch32 -cpu max features with AArch64. */ | ||
109 | +void aa32_max_features(ARMCPU *cpu) | ||
110 | +{ | ||
111 | + uint32_t t; | ||
112 | + | ||
113 | + /* Add additional features supported by QEMU */ | ||
114 | + t = cpu->isar.id_isar5; | ||
115 | + t = FIELD_DP32(t, ID_ISAR5, AES, 2); | ||
116 | + t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); | ||
117 | + t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); | ||
118 | + t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); | ||
119 | + t = FIELD_DP32(t, ID_ISAR5, RDM, 1); | ||
120 | + t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); | ||
121 | + cpu->isar.id_isar5 = t; | ||
122 | + | ||
123 | + t = cpu->isar.id_isar6; | ||
124 | + t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); | ||
125 | + t = FIELD_DP32(t, ID_ISAR6, DP, 1); | ||
126 | + t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | ||
127 | + t = FIELD_DP32(t, ID_ISAR6, SB, 1); | ||
128 | + t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | ||
129 | + t = FIELD_DP32(t, ID_ISAR6, BF16, 1); | ||
130 | + t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); | ||
131 | + cpu->isar.id_isar6 = t; | ||
132 | + | ||
133 | + t = cpu->isar.mvfr1; | ||
134 | + t = FIELD_DP32(t, MVFR1, FPHP, 3); /* v8.2-FP16 */ | ||
135 | + t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
136 | + cpu->isar.mvfr1 = t; | ||
137 | + | ||
138 | + t = cpu->isar.mvfr2; | ||
139 | + t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | ||
140 | + t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | ||
141 | + cpu->isar.mvfr2 = t; | ||
142 | + | ||
143 | + t = cpu->isar.id_mmfr3; | ||
144 | + t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
145 | + cpu->isar.id_mmfr3 = t; | ||
146 | + | ||
147 | + t = cpu->isar.id_mmfr4; | ||
148 | + t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
149 | + t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
150 | + t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
151 | + t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
152 | + cpu->isar.id_mmfr4 = t; | ||
153 | + | ||
154 | + t = cpu->isar.id_pfr0; | ||
155 | + t = FIELD_DP32(t, ID_PFR0, DIT, 1); | ||
156 | + cpu->isar.id_pfr0 = t; | ||
157 | + | ||
158 | + t = cpu->isar.id_pfr2; | ||
159 | + t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | ||
160 | + cpu->isar.id_pfr2 = t; | ||
161 | + | ||
162 | + t = cpu->isar.id_dfr0; | ||
163 | + t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ | ||
164 | + cpu->isar.id_dfr0 = t; | ||
165 | +} | ||
166 | + | ||
167 | #ifndef CONFIG_USER_ONLY | ||
168 | static uint64_t l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
169 | { | ||
170 | @@ -XXX,XX +XXX,XX @@ static void arm_v7m_class_init(ObjectClass *oc, void *data) | ||
171 | static void arm_max_initfn(Object *obj) | ||
172 | { | ||
173 | ARMCPU *cpu = ARM_CPU(obj); | ||
174 | - uint32_t t; | ||
175 | |||
176 | /* aarch64_a57_initfn, advertising none of the aarch64 features */ | ||
177 | cpu->dtb_compatible = "arm,cortex-a57"; | ||
178 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | ||
179 | cpu->ccsidr[2] = 0x70ffe07a; /* 2048KB L2 cache */ | ||
180 | define_cortex_a72_a57_a53_cp_reginfo(cpu); | ||
181 | |||
182 | - /* Add additional features supported by QEMU */ | ||
183 | - t = cpu->isar.id_isar5; | ||
184 | - t = FIELD_DP32(t, ID_ISAR5, AES, 2); | ||
185 | - t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); | ||
186 | - t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); | ||
187 | - t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); | ||
188 | - t = FIELD_DP32(t, ID_ISAR5, RDM, 1); | ||
189 | - t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); | ||
190 | - cpu->isar.id_isar5 = t; | ||
191 | - | ||
192 | - t = cpu->isar.id_isar6; | ||
193 | - t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); | ||
194 | - t = FIELD_DP32(t, ID_ISAR6, DP, 1); | ||
195 | - t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | ||
196 | - t = FIELD_DP32(t, ID_ISAR6, SB, 1); | ||
197 | - t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | ||
198 | - t = FIELD_DP32(t, ID_ISAR6, BF16, 1); | ||
199 | - t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); | ||
200 | - cpu->isar.id_isar6 = t; | ||
201 | - | ||
202 | - t = cpu->isar.mvfr1; | ||
203 | - t = FIELD_DP32(t, MVFR1, FPHP, 3); /* v8.2-FP16 */ | ||
204 | - t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
205 | - cpu->isar.mvfr1 = t; | ||
206 | - | ||
207 | - t = cpu->isar.mvfr2; | ||
208 | - t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | ||
209 | - t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | ||
210 | - cpu->isar.mvfr2 = t; | ||
211 | - | ||
212 | - t = cpu->isar.id_mmfr3; | ||
213 | - t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
214 | - cpu->isar.id_mmfr3 = t; | ||
215 | - | ||
216 | - t = cpu->isar.id_mmfr4; | ||
217 | - t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
218 | - t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
219 | - t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
220 | - t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
221 | - cpu->isar.id_mmfr4 = t; | ||
222 | - | ||
223 | - t = cpu->isar.id_pfr0; | ||
224 | - t = FIELD_DP32(t, ID_PFR0, DIT, 1); | ||
225 | - cpu->isar.id_pfr0 = t; | ||
226 | - | ||
227 | - t = cpu->isar.id_pfr2; | ||
228 | - t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | ||
229 | - cpu->isar.id_pfr2 = t; | ||
230 | - | ||
231 | - t = cpu->isar.id_dfr0; | ||
232 | - t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ | ||
233 | - cpu->isar.id_dfr0 = t; | ||
234 | + aa32_max_features(cpu); | ||
235 | |||
236 | #ifdef CONFIG_USER_ONLY | ||
237 | /* | ||
42 | -- | 238 | -- |
43 | 2.7.4 | 239 | 2.25.1 |
44 | |||
45 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Update the legacy feature names to the current names. | ||
4 | Provide feature names for id changes that were not marked. | ||
5 | Sort the field updates into increasing bitfield order. | ||
6 | |||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20220506180242.216785-10-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/cpu64.c | 100 +++++++++++++++++++++---------------------- | ||
13 | target/arm/cpu_tcg.c | 48 ++++++++++----------- | ||
14 | 2 files changed, 74 insertions(+), 74 deletions(-) | ||
15 | |||
16 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/cpu64.c | ||
19 | +++ b/target/arm/cpu64.c | ||
20 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
21 | cpu->midr = t; | ||
22 | |||
23 | t = cpu->isar.id_aa64isar0; | ||
24 | - t = FIELD_DP64(t, ID_AA64ISAR0, AES, 2); /* AES + PMULL */ | ||
25 | - t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 1); | ||
26 | - t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 2); /* SHA512 */ | ||
27 | + t = FIELD_DP64(t, ID_AA64ISAR0, AES, 2); /* FEAT_PMULL */ | ||
28 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 1); /* FEAT_SHA1 */ | ||
29 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 2); /* FEAT_SHA512 */ | ||
30 | t = FIELD_DP64(t, ID_AA64ISAR0, CRC32, 1); | ||
31 | - t = FIELD_DP64(t, ID_AA64ISAR0, ATOMIC, 2); | ||
32 | - t = FIELD_DP64(t, ID_AA64ISAR0, RDM, 1); | ||
33 | - t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 1); | ||
34 | - t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 1); | ||
35 | - t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 1); | ||
36 | - t = FIELD_DP64(t, ID_AA64ISAR0, DP, 1); | ||
37 | - t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 1); | ||
38 | - t = FIELD_DP64(t, ID_AA64ISAR0, TS, 2); /* v8.5-CondM */ | ||
39 | - t = FIELD_DP64(t, ID_AA64ISAR0, TLB, 2); /* FEAT_TLBIRANGE */ | ||
40 | - t = FIELD_DP64(t, ID_AA64ISAR0, RNDR, 1); | ||
41 | + t = FIELD_DP64(t, ID_AA64ISAR0, ATOMIC, 2); /* FEAT_LSE */ | ||
42 | + t = FIELD_DP64(t, ID_AA64ISAR0, RDM, 1); /* FEAT_RDM */ | ||
43 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 1); /* FEAT_SHA3 */ | ||
44 | + t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 1); /* FEAT_SM3 */ | ||
45 | + t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 1); /* FEAT_SM4 */ | ||
46 | + t = FIELD_DP64(t, ID_AA64ISAR0, DP, 1); /* FEAT_DotProd */ | ||
47 | + t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 1); /* FEAT_FHM */ | ||
48 | + t = FIELD_DP64(t, ID_AA64ISAR0, TS, 2); /* FEAT_FlagM2 */ | ||
49 | + t = FIELD_DP64(t, ID_AA64ISAR0, TLB, 2); /* FEAT_TLBIRANGE */ | ||
50 | + t = FIELD_DP64(t, ID_AA64ISAR0, RNDR, 1); /* FEAT_RNG */ | ||
51 | cpu->isar.id_aa64isar0 = t; | ||
52 | |||
53 | t = cpu->isar.id_aa64isar1; | ||
54 | - t = FIELD_DP64(t, ID_AA64ISAR1, DPB, 2); | ||
55 | - t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 1); | ||
56 | - t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 1); | ||
57 | - t = FIELD_DP64(t, ID_AA64ISAR1, SB, 1); | ||
58 | - t = FIELD_DP64(t, ID_AA64ISAR1, SPECRES, 1); | ||
59 | - t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 1); | ||
60 | - t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 1); | ||
61 | - t = FIELD_DP64(t, ID_AA64ISAR1, LRCPC, 2); /* ARMv8.4-RCPC */ | ||
62 | - t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 1); | ||
63 | + t = FIELD_DP64(t, ID_AA64ISAR1, DPB, 2); /* FEAT_DPB2 */ | ||
64 | + t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 1); /* FEAT_JSCVT */ | ||
65 | + t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 1); /* FEAT_FCMA */ | ||
66 | + t = FIELD_DP64(t, ID_AA64ISAR1, LRCPC, 2); /* FEAT_LRCPC2 */ | ||
67 | + t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 1); /* FEAT_FRINTTS */ | ||
68 | + t = FIELD_DP64(t, ID_AA64ISAR1, SB, 1); /* FEAT_SB */ | ||
69 | + t = FIELD_DP64(t, ID_AA64ISAR1, SPECRES, 1); /* FEAT_SPECRES */ | ||
70 | + t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 1); /* FEAT_BF16 */ | ||
71 | + t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 1); /* FEAT_I8MM */ | ||
72 | cpu->isar.id_aa64isar1 = t; | ||
73 | |||
74 | t = cpu->isar.id_aa64pfr0; | ||
75 | + t = FIELD_DP64(t, ID_AA64PFR0, FP, 1); /* FEAT_FP16 */ | ||
76 | + t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 1); /* FEAT_FP16 */ | ||
77 | t = FIELD_DP64(t, ID_AA64PFR0, SVE, 1); | ||
78 | - t = FIELD_DP64(t, ID_AA64PFR0, FP, 1); | ||
79 | - t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 1); | ||
80 | - t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); | ||
81 | - t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); | ||
82 | + t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); /* FEAT_SEL2 */ | ||
83 | + t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); /* FEAT_DIT */ | ||
84 | cpu->isar.id_aa64pfr0 = t; | ||
85 | |||
86 | t = cpu->isar.id_aa64pfr1; | ||
87 | - t = FIELD_DP64(t, ID_AA64PFR1, BT, 1); | ||
88 | - t = FIELD_DP64(t, ID_AA64PFR1, SSBS, 2); | ||
89 | + t = FIELD_DP64(t, ID_AA64PFR1, BT, 1); /* FEAT_BTI */ | ||
90 | + t = FIELD_DP64(t, ID_AA64PFR1, SSBS, 2); /* FEAT_SSBS2 */ | ||
91 | /* | ||
92 | * Begin with full support for MTE. This will be downgraded to MTE=0 | ||
93 | * during realize if the board provides no tag memory, much like | ||
94 | * we do for EL2 with the virtualization=on property. | ||
95 | */ | ||
96 | - t = FIELD_DP64(t, ID_AA64PFR1, MTE, 3); | ||
97 | + t = FIELD_DP64(t, ID_AA64PFR1, MTE, 3); /* FEAT_MTE3 */ | ||
98 | cpu->isar.id_aa64pfr1 = t; | ||
99 | |||
100 | t = cpu->isar.id_aa64mmfr0; | ||
101 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
102 | cpu->isar.id_aa64mmfr0 = t; | ||
103 | |||
104 | t = cpu->isar.id_aa64mmfr1; | ||
105 | - t = FIELD_DP64(t, ID_AA64MMFR1, HPDS, 1); /* HPD */ | ||
106 | - t = FIELD_DP64(t, ID_AA64MMFR1, LO, 1); | ||
107 | - t = FIELD_DP64(t, ID_AA64MMFR1, VH, 1); | ||
108 | - t = FIELD_DP64(t, ID_AA64MMFR1, PAN, 2); /* ATS1E1 */ | ||
109 | - t = FIELD_DP64(t, ID_AA64MMFR1, VMIDBITS, 2); /* VMID16 */ | ||
110 | - t = FIELD_DP64(t, ID_AA64MMFR1, XNX, 1); /* TTS2UXN */ | ||
111 | + t = FIELD_DP64(t, ID_AA64MMFR1, VMIDBITS, 2); /* FEAT_VMID16 */ | ||
112 | + t = FIELD_DP64(t, ID_AA64MMFR1, VH, 1); /* FEAT_VHE */ | ||
113 | + t = FIELD_DP64(t, ID_AA64MMFR1, HPDS, 1); /* FEAT_HPDS */ | ||
114 | + t = FIELD_DP64(t, ID_AA64MMFR1, LO, 1); /* FEAT_LOR */ | ||
115 | + t = FIELD_DP64(t, ID_AA64MMFR1, PAN, 2); /* FEAT_PAN2 */ | ||
116 | + t = FIELD_DP64(t, ID_AA64MMFR1, XNX, 1); /* FEAT_XNX */ | ||
117 | cpu->isar.id_aa64mmfr1 = t; | ||
118 | |||
119 | t = cpu->isar.id_aa64mmfr2; | ||
120 | - t = FIELD_DP64(t, ID_AA64MMFR2, UAO, 1); | ||
121 | - t = FIELD_DP64(t, ID_AA64MMFR2, CNP, 1); /* TTCNP */ | ||
122 | - t = FIELD_DP64(t, ID_AA64MMFR2, ST, 1); /* TTST */ | ||
123 | - t = FIELD_DP64(t, ID_AA64MMFR2, VARANGE, 1); /* FEAT_LVA */ | ||
124 | - t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1); /* FEAT_TTL */ | ||
125 | - t = FIELD_DP64(t, ID_AA64MMFR2, BBM, 2); /* FEAT_BBM at level 2 */ | ||
126 | + t = FIELD_DP64(t, ID_AA64MMFR2, CNP, 1); /* FEAT_TTCNP */ | ||
127 | + t = FIELD_DP64(t, ID_AA64MMFR2, UAO, 1); /* FEAT_UAO */ | ||
128 | + t = FIELD_DP64(t, ID_AA64MMFR2, VARANGE, 1); /* FEAT_LVA */ | ||
129 | + t = FIELD_DP64(t, ID_AA64MMFR2, ST, 1); /* FEAT_TTST */ | ||
130 | + t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1); /* FEAT_TTL */ | ||
131 | + t = FIELD_DP64(t, ID_AA64MMFR2, BBM, 2); /* FEAT_BBM at level 2 */ | ||
132 | cpu->isar.id_aa64mmfr2 = t; | ||
133 | |||
134 | t = cpu->isar.id_aa64zfr0; | ||
135 | t = FIELD_DP64(t, ID_AA64ZFR0, SVEVER, 1); | ||
136 | - t = FIELD_DP64(t, ID_AA64ZFR0, AES, 2); /* PMULL */ | ||
137 | - t = FIELD_DP64(t, ID_AA64ZFR0, BITPERM, 1); | ||
138 | - t = FIELD_DP64(t, ID_AA64ZFR0, BFLOAT16, 1); | ||
139 | - t = FIELD_DP64(t, ID_AA64ZFR0, SHA3, 1); | ||
140 | - t = FIELD_DP64(t, ID_AA64ZFR0, SM4, 1); | ||
141 | - t = FIELD_DP64(t, ID_AA64ZFR0, I8MM, 1); | ||
142 | - t = FIELD_DP64(t, ID_AA64ZFR0, F32MM, 1); | ||
143 | - t = FIELD_DP64(t, ID_AA64ZFR0, F64MM, 1); | ||
144 | + t = FIELD_DP64(t, ID_AA64ZFR0, AES, 2); /* FEAT_SVE_PMULL128 */ | ||
145 | + t = FIELD_DP64(t, ID_AA64ZFR0, BITPERM, 1); /* FEAT_SVE_BitPerm */ | ||
146 | + t = FIELD_DP64(t, ID_AA64ZFR0, BFLOAT16, 1); /* FEAT_BF16 */ | ||
147 | + t = FIELD_DP64(t, ID_AA64ZFR0, SHA3, 1); /* FEAT_SVE_SHA3 */ | ||
148 | + t = FIELD_DP64(t, ID_AA64ZFR0, SM4, 1); /* FEAT_SVE_SM4 */ | ||
149 | + t = FIELD_DP64(t, ID_AA64ZFR0, I8MM, 1); /* FEAT_I8MM */ | ||
150 | + t = FIELD_DP64(t, ID_AA64ZFR0, F32MM, 1); /* FEAT_F32MM */ | ||
151 | + t = FIELD_DP64(t, ID_AA64ZFR0, F64MM, 1); /* FEAT_F64MM */ | ||
152 | cpu->isar.id_aa64zfr0 = t; | ||
153 | |||
154 | t = cpu->isar.id_aa64dfr0; | ||
155 | - t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* v8.4-PMU */ | ||
156 | + t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* FEAT_PMUv3p4 */ | ||
157 | cpu->isar.id_aa64dfr0 = t; | ||
158 | |||
159 | /* Replicate the same data to the 32-bit id registers. */ | ||
160 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
161 | index XXXXXXX..XXXXXXX 100644 | ||
162 | --- a/target/arm/cpu_tcg.c | ||
163 | +++ b/target/arm/cpu_tcg.c | ||
164 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | ||
165 | |||
166 | /* Add additional features supported by QEMU */ | ||
167 | t = cpu->isar.id_isar5; | ||
168 | - t = FIELD_DP32(t, ID_ISAR5, AES, 2); | ||
169 | - t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); | ||
170 | - t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); | ||
171 | + t = FIELD_DP32(t, ID_ISAR5, AES, 2); /* FEAT_PMULL */ | ||
172 | + t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); /* FEAT_SHA1 */ | ||
173 | + t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); /* FEAT_SHA256 */ | ||
174 | t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); | ||
175 | - t = FIELD_DP32(t, ID_ISAR5, RDM, 1); | ||
176 | - t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); | ||
177 | + t = FIELD_DP32(t, ID_ISAR5, RDM, 1); /* FEAT_RDM */ | ||
178 | + t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); /* FEAT_FCMA */ | ||
179 | cpu->isar.id_isar5 = t; | ||
180 | |||
181 | t = cpu->isar.id_isar6; | ||
182 | - t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); | ||
183 | - t = FIELD_DP32(t, ID_ISAR6, DP, 1); | ||
184 | - t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | ||
185 | - t = FIELD_DP32(t, ID_ISAR6, SB, 1); | ||
186 | - t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | ||
187 | - t = FIELD_DP32(t, ID_ISAR6, BF16, 1); | ||
188 | - t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); | ||
189 | + t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); /* FEAT_JSCVT */ | ||
190 | + t = FIELD_DP32(t, ID_ISAR6, DP, 1); /* Feat_DotProd */ | ||
191 | + t = FIELD_DP32(t, ID_ISAR6, FHM, 1); /* FEAT_FHM */ | ||
192 | + t = FIELD_DP32(t, ID_ISAR6, SB, 1); /* FEAT_SB */ | ||
193 | + t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); /* FEAT_SPECRES */ | ||
194 | + t = FIELD_DP32(t, ID_ISAR6, BF16, 1); /* FEAT_AA32BF16 */ | ||
195 | + t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); /* FEAT_AA32I8MM */ | ||
196 | cpu->isar.id_isar6 = t; | ||
197 | |||
198 | t = cpu->isar.mvfr1; | ||
199 | - t = FIELD_DP32(t, MVFR1, FPHP, 3); /* v8.2-FP16 */ | ||
200 | - t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
201 | + t = FIELD_DP32(t, MVFR1, FPHP, 3); /* FEAT_FP16 */ | ||
202 | + t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* FEAT_FP16 */ | ||
203 | cpu->isar.mvfr1 = t; | ||
204 | |||
205 | t = cpu->isar.mvfr2; | ||
206 | - t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | ||
207 | - t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | ||
208 | + t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | ||
209 | + t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | ||
210 | cpu->isar.mvfr2 = t; | ||
211 | |||
212 | t = cpu->isar.id_mmfr3; | ||
213 | - t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
214 | + t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* FEAT_PAN2 */ | ||
215 | cpu->isar.id_mmfr3 = t; | ||
216 | |||
217 | t = cpu->isar.id_mmfr4; | ||
218 | - t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
219 | - t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
220 | - t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
221 | - t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
222 | + t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* FEAT_AA32HPD */ | ||
223 | + t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
224 | + t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* FEAT_TTCNP */ | ||
225 | + t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* FEAT_XNX*/ | ||
226 | cpu->isar.id_mmfr4 = t; | ||
227 | |||
228 | t = cpu->isar.id_pfr0; | ||
229 | - t = FIELD_DP32(t, ID_PFR0, DIT, 1); | ||
230 | + t = FIELD_DP32(t, ID_PFR0, DIT, 1); /* FEAT_DIT */ | ||
231 | cpu->isar.id_pfr0 = t; | ||
232 | |||
233 | t = cpu->isar.id_pfr2; | ||
234 | - t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | ||
235 | + t = FIELD_DP32(t, ID_PFR2, SSBS, 1); /* FEAT_SSBS */ | ||
236 | cpu->isar.id_pfr2 = t; | ||
237 | |||
238 | t = cpu->isar.id_dfr0; | ||
239 | - t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ | ||
240 | + t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* FEAT_PMUv3p4 */ | ||
241 | cpu->isar.id_dfr0 = t; | ||
242 | } | ||
243 | |||
244 | -- | ||
245 | 2.25.1 | diff view generated by jsdifflib |
1 | Now that we've rewritten M-profile exception return so that the magic | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | PC values are not visible to other parts of QEMU, we can delete the | ||
3 | special casing of them elsewhere. | ||
4 | 2 | ||
3 | Use FIELD_DP{32,64} to manipulate id_pfr1 and id_aa64pfr0 | ||
4 | during arm_cpu_realizefn. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220506180242.216785-11-richard.henderson@linaro.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Richard Henderson <rth@twiddle.net> | ||
8 | Message-id: 1491844419-12485-10-git-send-email-peter.maydell@linaro.org | ||
9 | --- | 10 | --- |
10 | target/arm/cpu.c | 43 ++----------------------------------------- | 11 | target/arm/cpu.c | 22 +++++++++++++--------- |
11 | target/arm/translate.c | 8 -------- | 12 | 1 file changed, 13 insertions(+), 9 deletions(-) |
12 | 2 files changed, 2 insertions(+), 49 deletions(-) | ||
13 | 13 | ||
14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.c | 16 | --- a/target/arm/cpu.c |
17 | +++ b/target/arm/cpu.c | 17 | +++ b/target/arm/cpu.c |
18 | @@ -XXX,XX +XXX,XX @@ bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | 18 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
19 | } | 19 | */ |
20 | 20 | unset_feature(env, ARM_FEATURE_EL3); | |
21 | #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) | 21 | |
22 | -static void arm_v7m_unassigned_access(CPUState *cpu, hwaddr addr, | 22 | - /* Disable the security extension feature bits in the processor feature |
23 | - bool is_write, bool is_exec, int opaque, | 23 | - * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12]. |
24 | - unsigned size) | 24 | + /* |
25 | -{ | 25 | + * Disable the security extension feature bits in the processor |
26 | - ARMCPU *arm = ARM_CPU(cpu); | 26 | + * feature registers as well. |
27 | - CPUARMState *env = &arm->env; | 27 | */ |
28 | - | 28 | - cpu->isar.id_pfr1 &= ~0xf0; |
29 | - /* ARMv7-M interrupt return works by loading a magic value into the PC. | 29 | - cpu->isar.id_aa64pfr0 &= ~0xf000; |
30 | - * On real hardware the load causes the return to occur. The qemu | 30 | + cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1, ID_PFR1, SECURITY, 0); |
31 | - * implementation performs the jump normally, then does the exception | 31 | + cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, |
32 | - * return by throwing a special exception when when the CPU tries to | 32 | + ID_AA64PFR0, EL3, 0); |
33 | - * execute code at the magic address. | 33 | } |
34 | - */ | 34 | |
35 | - if (env->v7m.exception != 0 && addr >= 0xfffffff0 && is_exec) { | 35 | if (!cpu->has_el2) { |
36 | - cpu->exception_index = EXCP_EXCEPTION_EXIT; | 36 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
37 | - cpu_loop_exit(cpu); | 37 | } |
38 | - } | 38 | |
39 | - | 39 | if (!arm_feature(env, ARM_FEATURE_EL2)) { |
40 | - /* In real hardware an attempt to access parts of the address space | 40 | - /* Disable the hypervisor feature bits in the processor feature |
41 | - * with nothing there will usually cause an external abort. | 41 | - * registers if we don't have EL2. These are id_pfr1[15:12] and |
42 | - * However our QEMU board models are often missing device models where | 42 | - * id_aa64pfr0_el1[11:8]. |
43 | - * the guest can boot anyway with the default read-as-zero/writes-ignored | 43 | + /* |
44 | - * behaviour that you get without a QEMU unassigned_access hook. | 44 | + * Disable the hypervisor feature bits in the processor feature |
45 | - * So just return here to retain that default behaviour. | 45 | + * registers if we don't have EL2. |
46 | - */ | 46 | */ |
47 | -} | 47 | - cpu->isar.id_aa64pfr0 &= ~0xf00; |
48 | - | 48 | - cpu->isar.id_pfr1 &= ~0xf000; |
49 | static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | 49 | + cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, |
50 | { | 50 | + ID_AA64PFR0, EL2, 0); |
51 | CPUClass *cc = CPU_GET_CLASS(cs); | 51 | + cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1, |
52 | @@ -XXX,XX +XXX,XX @@ static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | 52 | + ID_PFR1, VIRTUALIZATION, 0); |
53 | CPUARMState *env = &cpu->env; | 53 | } |
54 | bool ret = false; | 54 | |
55 | 55 | #ifndef CONFIG_USER_ONLY | |
56 | - /* ARMv7-M interrupt return works by loading a magic value | ||
57 | - * into the PC. On real hardware the load causes the | ||
58 | - * return to occur. The qemu implementation performs the | ||
59 | - * jump normally, then does the exception return when the | ||
60 | - * CPU tries to execute code at the magic address. | ||
61 | - * This will cause the magic PC value to be pushed to | ||
62 | - * the stack if an interrupt occurred at the wrong time. | ||
63 | - * We avoid this by disabling interrupts when | ||
64 | - * pc contains a magic address. | ||
65 | - * | ||
66 | - * ARMv7-M interrupt masking works differently than -A or -R. | ||
67 | + /* ARMv7-M interrupt masking works differently than -A or -R. | ||
68 | * There is no FIQ/IRQ distinction. Instead of I and F bits | ||
69 | * masking FIQ and IRQ interrupts, an exception is taken only | ||
70 | * if it is higher priority than the current execution priority | ||
71 | @@ -XXX,XX +XXX,XX @@ static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | ||
72 | * currently active exception). | ||
73 | */ | ||
74 | if (interrupt_request & CPU_INTERRUPT_HARD | ||
75 | - && (armv7m_nvic_can_take_pending_exception(env->nvic)) | ||
76 | - && (env->regs[15] < 0xfffffff0)) { | ||
77 | + && (armv7m_nvic_can_take_pending_exception(env->nvic))) { | ||
78 | cs->exception_index = EXCP_IRQ; | ||
79 | cc->do_interrupt(cs); | ||
80 | ret = true; | ||
81 | @@ -XXX,XX +XXX,XX @@ static void arm_v7m_class_init(ObjectClass *oc, void *data) | ||
82 | cc->do_interrupt = arm_v7m_cpu_do_interrupt; | ||
83 | #endif | ||
84 | |||
85 | - cc->do_unassigned_access = arm_v7m_unassigned_access; | ||
86 | cc->cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt; | ||
87 | } | ||
88 | |||
89 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
90 | index XXXXXXX..XXXXXXX 100644 | ||
91 | --- a/target/arm/translate.c | ||
92 | +++ b/target/arm/translate.c | ||
93 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb) | ||
94 | dc->is_jmp = DISAS_EXC; | ||
95 | break; | ||
96 | } | ||
97 | -#else | ||
98 | - if (arm_dc_feature(dc, ARM_FEATURE_M)) { | ||
99 | - /* Branches to the magic exception-return addresses should | ||
100 | - * already have been caught via the arm_v7m_unassigned_access hook, | ||
101 | - * and never get here. | ||
102 | - */ | ||
103 | - assert(dc->pc < 0xfffffff0); | ||
104 | - } | ||
105 | #endif | ||
106 | |||
107 | if (unlikely(!QTAILQ_EMPTY(&cs->breakpoints))) { | ||
108 | -- | 56 | -- |
109 | 2.7.4 | 57 | 2.25.1 |
110 | |||
111 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | The only portion of FEAT_Debugv8p2 that is relevant to QEMU | ||
4 | is CONTEXTIDR_EL2, which is also conditionally implemented | ||
5 | with FEAT_VHE. The rest of the debug extension concerns the | ||
6 | External debug interface, which is outside the scope of QEMU. | ||
7 | |||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20220506180242.216785-12-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | docs/system/arm/emulation.rst | 1 + | ||
14 | target/arm/cpu.c | 1 + | ||
15 | target/arm/cpu64.c | 1 + | ||
16 | target/arm/cpu_tcg.c | 2 ++ | ||
17 | 4 files changed, 5 insertions(+) | ||
18 | |||
19 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/docs/system/arm/emulation.rst | ||
22 | +++ b/docs/system/arm/emulation.rst | ||
23 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | ||
24 | - FEAT_BTI (Branch Target Identification) | ||
25 | - FEAT_DIT (Data Independent Timing instructions) | ||
26 | - FEAT_DPB (DC CVAP instruction) | ||
27 | +- FEAT_Debugv8p2 (Debug changes for v8.2) | ||
28 | - FEAT_DotProd (Advanced SIMD dot product instructions) | ||
29 | - FEAT_FCMA (Floating-point complex number instructions) | ||
30 | - FEAT_FHM (Floating-point half-precision multiplication instructions) | ||
31 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/target/arm/cpu.c | ||
34 | +++ b/target/arm/cpu.c | ||
35 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
36 | * feature registers as well. | ||
37 | */ | ||
38 | cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1, ID_PFR1, SECURITY, 0); | ||
39 | + cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, COPSDBG, 0); | ||
40 | cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, | ||
41 | ID_AA64PFR0, EL3, 0); | ||
42 | } | ||
43 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/target/arm/cpu64.c | ||
46 | +++ b/target/arm/cpu64.c | ||
47 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
48 | cpu->isar.id_aa64zfr0 = t; | ||
49 | |||
50 | t = cpu->isar.id_aa64dfr0; | ||
51 | + t = FIELD_DP64(t, ID_AA64DFR0, DEBUGVER, 8); /* FEAT_Debugv8p2 */ | ||
52 | t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* FEAT_PMUv3p4 */ | ||
53 | cpu->isar.id_aa64dfr0 = t; | ||
54 | |||
55 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/target/arm/cpu_tcg.c | ||
58 | +++ b/target/arm/cpu_tcg.c | ||
59 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | ||
60 | cpu->isar.id_pfr2 = t; | ||
61 | |||
62 | t = cpu->isar.id_dfr0; | ||
63 | + t = FIELD_DP32(t, ID_DFR0, COPDBG, 8); /* FEAT_Debugv8p2 */ | ||
64 | + t = FIELD_DP32(t, ID_DFR0, COPSDBG, 8); /* FEAT_Debugv8p2 */ | ||
65 | t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* FEAT_PMUv3p4 */ | ||
66 | cpu->isar.id_dfr0 = t; | ||
67 | } | ||
68 | -- | ||
69 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | This extension concerns changes to the External Debug interface, | ||
4 | with Secure and Non-secure access to the debug registers, and all | ||
5 | of it is outside the scope of QEMU. Indicating support for this | ||
6 | is mandatory with FEAT_SEL2, which we do implement. | ||
7 | |||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20220506180242.216785-13-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | docs/system/arm/emulation.rst | 1 + | ||
14 | target/arm/cpu64.c | 2 +- | ||
15 | target/arm/cpu_tcg.c | 4 ++-- | ||
16 | 3 files changed, 4 insertions(+), 3 deletions(-) | ||
17 | |||
18 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/docs/system/arm/emulation.rst | ||
21 | +++ b/docs/system/arm/emulation.rst | ||
22 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | ||
23 | - FEAT_DIT (Data Independent Timing instructions) | ||
24 | - FEAT_DPB (DC CVAP instruction) | ||
25 | - FEAT_Debugv8p2 (Debug changes for v8.2) | ||
26 | +- FEAT_Debugv8p4 (Debug changes for v8.4) | ||
27 | - FEAT_DotProd (Advanced SIMD dot product instructions) | ||
28 | - FEAT_FCMA (Floating-point complex number instructions) | ||
29 | - FEAT_FHM (Floating-point half-precision multiplication instructions) | ||
30 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/cpu64.c | ||
33 | +++ b/target/arm/cpu64.c | ||
34 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
35 | cpu->isar.id_aa64zfr0 = t; | ||
36 | |||
37 | t = cpu->isar.id_aa64dfr0; | ||
38 | - t = FIELD_DP64(t, ID_AA64DFR0, DEBUGVER, 8); /* FEAT_Debugv8p2 */ | ||
39 | + t = FIELD_DP64(t, ID_AA64DFR0, DEBUGVER, 9); /* FEAT_Debugv8p4 */ | ||
40 | t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* FEAT_PMUv3p4 */ | ||
41 | cpu->isar.id_aa64dfr0 = t; | ||
42 | |||
43 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/target/arm/cpu_tcg.c | ||
46 | +++ b/target/arm/cpu_tcg.c | ||
47 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | ||
48 | cpu->isar.id_pfr2 = t; | ||
49 | |||
50 | t = cpu->isar.id_dfr0; | ||
51 | - t = FIELD_DP32(t, ID_DFR0, COPDBG, 8); /* FEAT_Debugv8p2 */ | ||
52 | - t = FIELD_DP32(t, ID_DFR0, COPSDBG, 8); /* FEAT_Debugv8p2 */ | ||
53 | + t = FIELD_DP32(t, ID_DFR0, COPDBG, 9); /* FEAT_Debugv8p4 */ | ||
54 | + t = FIELD_DP32(t, ID_DFR0, COPSDBG, 9); /* FEAT_Debugv8p4 */ | ||
55 | t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* FEAT_PMUv3p4 */ | ||
56 | cpu->isar.id_dfr0 = t; | ||
57 | } | ||
58 | -- | ||
59 | 2.25.1 | diff view generated by jsdifflib |
1 | For M profile exception-return handling we'd like to generate different | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | code for some instructions depending on whether we are in Handler | ||
3 | mode or Thread mode. This isn't the same as "are we privileged | ||
4 | or user", so we need an extra bit in the TB flags to distinguish. | ||
5 | 2 | ||
3 | Add only the system registers required to implement zero error | ||
4 | records. This means that all values for ERRSELR are out of range, | ||
5 | which means that it and all of the indexed error record registers | ||
6 | need not be implemented. | ||
7 | |||
8 | Add the EL2 registers required for injecting virtual SError. | ||
9 | |||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20220506180242.216785-14-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <rth@twiddle.net> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Message-id: 1491844419-12485-8-git-send-email-peter.maydell@linaro.org | ||
10 | --- | 14 | --- |
11 | target/arm/cpu.h | 9 +++++++++ | 15 | target/arm/cpu.h | 5 +++ |
12 | target/arm/translate.h | 1 + | 16 | target/arm/helper.c | 84 +++++++++++++++++++++++++++++++++++++++++++++ |
13 | target/arm/translate.c | 1 + | 17 | 2 files changed, 89 insertions(+) |
14 | 3 files changed, 11 insertions(+) | ||
15 | 18 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 19 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
17 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 21 | --- a/target/arm/cpu.h |
19 | +++ b/target/arm/cpu.h | 22 | +++ b/target/arm/cpu.h |
20 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_cpu_data_is_big_endian(CPUARMState *env) | 23 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
21 | #define ARM_TBFLAG_NS_MASK (1 << ARM_TBFLAG_NS_SHIFT) | 24 | uint64_t tfsr_el[4]; /* tfsre0_el1 is index 0. */ |
22 | #define ARM_TBFLAG_BE_DATA_SHIFT 20 | 25 | uint64_t gcr_el1; |
23 | #define ARM_TBFLAG_BE_DATA_MASK (1 << ARM_TBFLAG_BE_DATA_SHIFT) | 26 | uint64_t rgsr_el1; |
24 | +/* For M profile only, Handler (ie not Thread) mode */ | 27 | + |
25 | +#define ARM_TBFLAG_HANDLER_SHIFT 21 | 28 | + /* Minimal RAS registers */ |
26 | +#define ARM_TBFLAG_HANDLER_MASK (1 << ARM_TBFLAG_HANDLER_SHIFT) | 29 | + uint64_t disr_el1; |
27 | 30 | + uint64_t vdisr_el2; | |
28 | /* Bit usage when in AArch64 state */ | 31 | + uint64_t vsesr_el2; |
29 | #define ARM_TBFLAG_TBI0_SHIFT 0 /* TBI0 for EL0/1 or TBI for EL2/3 */ | 32 | } cp15; |
30 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_cpu_data_is_big_endian(CPUARMState *env) | 33 | |
31 | (((F) & ARM_TBFLAG_NS_MASK) >> ARM_TBFLAG_NS_SHIFT) | 34 | struct { |
32 | #define ARM_TBFLAG_BE_DATA(F) \ | 35 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
33 | (((F) & ARM_TBFLAG_BE_DATA_MASK) >> ARM_TBFLAG_BE_DATA_SHIFT) | 36 | index XXXXXXX..XXXXXXX 100644 |
34 | +#define ARM_TBFLAG_HANDLER(F) \ | 37 | --- a/target/arm/helper.c |
35 | + (((F) & ARM_TBFLAG_HANDLER_MASK) >> ARM_TBFLAG_HANDLER_SHIFT) | 38 | +++ b/target/arm/helper.c |
36 | #define ARM_TBFLAG_TBI0(F) \ | 39 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_lpae_cp_reginfo[] = { |
37 | (((F) & ARM_TBFLAG_TBI0_MASK) >> ARM_TBFLAG_TBI0_SHIFT) | 40 | .access = PL0_R, .type = ARM_CP_CONST|ARM_CP_64BIT, .resetvalue = 0 }, |
38 | #define ARM_TBFLAG_TBI1(F) \ | 41 | }; |
39 | @@ -XXX,XX +XXX,XX @@ static inline void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 42 | |
43 | +/* | ||
44 | + * Check for traps to RAS registers, which are controlled | ||
45 | + * by HCR_EL2.TERR and SCR_EL3.TERR. | ||
46 | + */ | ||
47 | +static CPAccessResult access_terr(CPUARMState *env, const ARMCPRegInfo *ri, | ||
48 | + bool isread) | ||
49 | +{ | ||
50 | + int el = arm_current_el(env); | ||
51 | + | ||
52 | + if (el < 2 && (arm_hcr_el2_eff(env) & HCR_TERR)) { | ||
53 | + return CP_ACCESS_TRAP_EL2; | ||
54 | + } | ||
55 | + if (el < 3 && (env->cp15.scr_el3 & SCR_TERR)) { | ||
56 | + return CP_ACCESS_TRAP_EL3; | ||
57 | + } | ||
58 | + return CP_ACCESS_OK; | ||
59 | +} | ||
60 | + | ||
61 | +static uint64_t disr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
62 | +{ | ||
63 | + int el = arm_current_el(env); | ||
64 | + | ||
65 | + if (el < 2 && (arm_hcr_el2_eff(env) & HCR_AMO)) { | ||
66 | + return env->cp15.vdisr_el2; | ||
67 | + } | ||
68 | + if (el < 3 && (env->cp15.scr_el3 & SCR_EA)) { | ||
69 | + return 0; /* RAZ/WI */ | ||
70 | + } | ||
71 | + return env->cp15.disr_el1; | ||
72 | +} | ||
73 | + | ||
74 | +static void disr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t val) | ||
75 | +{ | ||
76 | + int el = arm_current_el(env); | ||
77 | + | ||
78 | + if (el < 2 && (arm_hcr_el2_eff(env) & HCR_AMO)) { | ||
79 | + env->cp15.vdisr_el2 = val; | ||
80 | + return; | ||
81 | + } | ||
82 | + if (el < 3 && (env->cp15.scr_el3 & SCR_EA)) { | ||
83 | + return; /* RAZ/WI */ | ||
84 | + } | ||
85 | + env->cp15.disr_el1 = val; | ||
86 | +} | ||
87 | + | ||
88 | +/* | ||
89 | + * Minimal RAS implementation with no Error Records. | ||
90 | + * Which means that all of the Error Record registers: | ||
91 | + * ERXADDR_EL1 | ||
92 | + * ERXCTLR_EL1 | ||
93 | + * ERXFR_EL1 | ||
94 | + * ERXMISC0_EL1 | ||
95 | + * ERXMISC1_EL1 | ||
96 | + * ERXMISC2_EL1 | ||
97 | + * ERXMISC3_EL1 | ||
98 | + * ERXPFGCDN_EL1 (RASv1p1) | ||
99 | + * ERXPFGCTL_EL1 (RASv1p1) | ||
100 | + * ERXPFGF_EL1 (RASv1p1) | ||
101 | + * ERXSTATUS_EL1 | ||
102 | + * and | ||
103 | + * ERRSELR_EL1 | ||
104 | + * may generate UNDEFINED, which is the effect we get by not | ||
105 | + * listing them at all. | ||
106 | + */ | ||
107 | +static const ARMCPRegInfo minimal_ras_reginfo[] = { | ||
108 | + { .name = "DISR_EL1", .state = ARM_CP_STATE_BOTH, | ||
109 | + .opc0 = 3, .opc1 = 0, .crn = 12, .crm = 1, .opc2 = 1, | ||
110 | + .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.disr_el1), | ||
111 | + .readfn = disr_read, .writefn = disr_write, .raw_writefn = raw_write }, | ||
112 | + { .name = "ERRIDR_EL1", .state = ARM_CP_STATE_BOTH, | ||
113 | + .opc0 = 3, .opc1 = 0, .crn = 5, .crm = 3, .opc2 = 0, | ||
114 | + .access = PL1_R, .accessfn = access_terr, | ||
115 | + .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
116 | + { .name = "VDISR_EL2", .state = ARM_CP_STATE_BOTH, | ||
117 | + .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 1, .opc2 = 1, | ||
118 | + .access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.vdisr_el2) }, | ||
119 | + { .name = "VSESR_EL2", .state = ARM_CP_STATE_BOTH, | ||
120 | + .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 2, .opc2 = 3, | ||
121 | + .access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.vsesr_el2) }, | ||
122 | +}; | ||
123 | + | ||
124 | /* Return the exception level to which exceptions should be taken | ||
125 | * via SVEAccessTrap. If an exception should be routed through | ||
126 | * AArch64.AdvSIMDFPAccessTrap, return 0; fp_exception_el should | ||
127 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
128 | if (cpu_isar_feature(aa64_ssbs, cpu)) { | ||
129 | define_one_arm_cp_reg(cpu, &ssbs_reginfo); | ||
40 | } | 130 | } |
41 | *flags |= fp_exception_el(env) << ARM_TBFLAG_FPEXC_EL_SHIFT; | 131 | + if (cpu_isar_feature(any_ras, cpu)) { |
42 | 132 | + define_arm_cp_regs(cpu, minimal_ras_reginfo); | |
43 | + if (env->v7m.exception != 0) { | ||
44 | + *flags |= ARM_TBFLAG_HANDLER_MASK; | ||
45 | + } | 133 | + } |
46 | + | 134 | |
47 | *cs_base = 0; | 135 | if (cpu_isar_feature(aa64_vh, cpu) || |
48 | } | 136 | cpu_isar_feature(aa64_debugv8p2, cpu)) { |
49 | |||
50 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/target/arm/translate.h | ||
53 | +++ b/target/arm/translate.h | ||
54 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | ||
55 | bool vfp_enabled; /* FP enabled via FPSCR.EN */ | ||
56 | int vec_len; | ||
57 | int vec_stride; | ||
58 | + bool v7m_handler_mode; | ||
59 | /* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI | ||
60 | * so that top level loop can generate correct syndrome information. | ||
61 | */ | ||
62 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
63 | index XXXXXXX..XXXXXXX 100644 | ||
64 | --- a/target/arm/translate.c | ||
65 | +++ b/target/arm/translate.c | ||
66 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb) | ||
67 | dc->vec_len = ARM_TBFLAG_VECLEN(tb->flags); | ||
68 | dc->vec_stride = ARM_TBFLAG_VECSTRIDE(tb->flags); | ||
69 | dc->c15_cpar = ARM_TBFLAG_XSCALE_CPAR(tb->flags); | ||
70 | + dc->v7m_handler_mode = ARM_TBFLAG_HANDLER(tb->flags); | ||
71 | dc->cp_regs = cpu->cp_regs; | ||
72 | dc->features = env->features; | ||
73 | |||
74 | -- | 137 | -- |
75 | 2.7.4 | 138 | 2.25.1 |
76 | |||
77 | diff view generated by jsdifflib |
1 | From: Alistair Francis <alistair.francis@xilinx.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Correct the buffer descriptor busy logic to work correctly when using | 3 | Enable writes to the TERR and TEA bits when RAS is enabled. |
4 | multiple queues. | 4 | These bits are otherwise RES0. |
5 | 5 | ||
6 | Signed-off-by: Alistair Francis <alistair.francis@xilinx.com> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Message-id: 8a7e8059984e27d46a276a66299d035a0afd280f.1491947224.git.alistair.francis@xilinx.com | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20220506180242.216785-15-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | 10 | --- |
11 | hw/net/cadence_gem.c | 17 ++++++++++------- | 11 | target/arm/helper.c | 9 +++++++++ |
12 | 1 file changed, 10 insertions(+), 7 deletions(-) | 12 | 1 file changed, 9 insertions(+) |
13 | 13 | ||
14 | diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c | 14 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/net/cadence_gem.c | 16 | --- a/target/arm/helper.c |
17 | +++ b/hw/net/cadence_gem.c | 17 | +++ b/target/arm/helper.c |
18 | @@ -XXX,XX +XXX,XX @@ static int gem_can_receive(NetClientState *nc) | 18 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) |
19 | } | ||
20 | valid_mask &= ~SCR_NET; | ||
21 | |||
22 | + if (cpu_isar_feature(aa64_ras, cpu)) { | ||
23 | + valid_mask |= SCR_TERR; | ||
24 | + } | ||
25 | if (cpu_isar_feature(aa64_lor, cpu)) { | ||
26 | valid_mask |= SCR_TLOR; | ||
27 | } | ||
28 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
29 | } | ||
30 | } else { | ||
31 | valid_mask &= ~(SCR_RW | SCR_ST); | ||
32 | + if (cpu_isar_feature(aa32_ras, cpu)) { | ||
33 | + valid_mask |= SCR_TERR; | ||
34 | + } | ||
19 | } | 35 | } |
20 | 36 | ||
21 | for (i = 0; i < s->num_priority_queues; i++) { | 37 | if (!arm_feature(env, ARM_FEATURE_EL2)) { |
22 | - if (rx_desc_get_ownership(s->rx_desc[i]) == 1) { | 38 | @@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) |
23 | - if (s->can_rx_state != 2) { | 39 | if (cpu_isar_feature(aa64_vh, cpu)) { |
24 | - s->can_rx_state = 2; | 40 | valid_mask |= HCR_E2H; |
25 | - DB_PRINT("can't receive - busy buffer descriptor (q%d) 0x%x\n", | 41 | } |
26 | - i, s->rx_desc_addr[i]); | 42 | + if (cpu_isar_feature(aa64_ras, cpu)) { |
27 | - } | 43 | + valid_mask |= HCR_TERR | HCR_TEA; |
28 | - return 0; | ||
29 | + if (rx_desc_get_ownership(s->rx_desc[i]) != 1) { | ||
30 | + break; | ||
31 | + } | 44 | + } |
32 | + }; | 45 | if (cpu_isar_feature(aa64_lor, cpu)) { |
33 | + | 46 | valid_mask |= HCR_TLOR; |
34 | + if (i == s->num_priority_queues) { | ||
35 | + if (s->can_rx_state != 2) { | ||
36 | + s->can_rx_state = 2; | ||
37 | + DB_PRINT("can't receive - all the buffer descriptors are busy\n"); | ||
38 | } | 47 | } |
39 | + return 0; | ||
40 | } | ||
41 | |||
42 | if (s->can_rx_state != 0) { | ||
43 | -- | 48 | -- |
44 | 2.7.4 | 49 | 2.25.1 |
45 | |||
46 | diff view generated by jsdifflib |
1 | The excnames[] array is defined in internals.h because we used | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | to use it from two different source files for handling logging | ||
3 | of AArch32 and AArch64 exception entry. Refactoring means that | ||
4 | it's now used only in arm_log_exception() in helper.c, so move | ||
5 | the array into that function. | ||
6 | 2 | ||
7 | Suggested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | Virtual SError exceptions are raised by setting HCR_EL2.VSE, |
4 | and are routed to EL1 just like other virtual exceptions. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220506180242.216785-16-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 1491821097-5647-1-git-send-email-peter.maydell@linaro.org | ||
11 | --- | 10 | --- |
12 | target/arm/cpu.h | 2 +- | 11 | target/arm/cpu.h | 2 ++ |
13 | target/arm/internals.h | 23 ----------------------- | 12 | target/arm/internals.h | 8 ++++++++ |
14 | target/arm/helper.c | 19 +++++++++++++++++++ | 13 | target/arm/syndrome.h | 5 +++++ |
15 | 3 files changed, 20 insertions(+), 24 deletions(-) | 14 | target/arm/cpu.c | 38 +++++++++++++++++++++++++++++++++++++- |
15 | target/arm/helper.c | 40 +++++++++++++++++++++++++++++++++++++++- | ||
16 | 5 files changed, 91 insertions(+), 2 deletions(-) | ||
16 | 17 | ||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
18 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.h | 20 | --- a/target/arm/cpu.h |
20 | +++ b/target/arm/cpu.h | 21 | +++ b/target/arm/cpu.h |
21 | @@ -XXX,XX +XXX,XX @@ | 22 | @@ -XXX,XX +XXX,XX @@ |
22 | #define EXCP_SEMIHOST 16 /* semihosting call */ | 23 | #define EXCP_LSERR 21 /* v8M LSERR SecureFault */ |
23 | #define EXCP_NOCP 17 /* v7M NOCP UsageFault */ | 24 | #define EXCP_UNALIGNED 22 /* v7M UNALIGNED UsageFault */ |
24 | #define EXCP_INVSTATE 18 /* v7M INVSTATE UsageFault */ | 25 | #define EXCP_DIVBYZERO 23 /* v7M DIVBYZERO UsageFault */ |
25 | -/* NB: new EXCP_ defines should be added to the excnames[] array too */ | 26 | +#define EXCP_VSERR 24 |
26 | +/* NB: add new EXCP_ defines to the array in arm_log_exception() too */ | 27 | /* NB: add new EXCP_ defines to the array in arm_log_exception() too */ |
27 | 28 | ||
28 | #define ARMV7M_EXCP_RESET 1 | 29 | #define ARMV7M_EXCP_RESET 1 |
29 | #define ARMV7M_EXCP_NMI 2 | 30 | @@ -XXX,XX +XXX,XX @@ enum { |
31 | #define CPU_INTERRUPT_FIQ CPU_INTERRUPT_TGT_EXT_1 | ||
32 | #define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_EXT_2 | ||
33 | #define CPU_INTERRUPT_VFIQ CPU_INTERRUPT_TGT_EXT_3 | ||
34 | +#define CPU_INTERRUPT_VSERR CPU_INTERRUPT_TGT_INT_0 | ||
35 | |||
36 | /* The usual mapping for an AArch64 system register to its AArch32 | ||
37 | * counterpart is for the 32 bit world to have access to the lower | ||
30 | diff --git a/target/arm/internals.h b/target/arm/internals.h | 38 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
31 | index XXXXXXX..XXXXXXX 100644 | 39 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/target/arm/internals.h | 40 | --- a/target/arm/internals.h |
33 | +++ b/target/arm/internals.h | 41 | +++ b/target/arm/internals.h |
34 | @@ -XXX,XX +XXX,XX @@ static inline bool excp_is_internal(int excp) | 42 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_update_virq(ARMCPU *cpu); |
35 | || excp == EXCP_SEMIHOST; | ||
36 | } | ||
37 | |||
38 | -/* Exception names for debug logging; note that not all of these | ||
39 | - * precisely correspond to architectural exceptions. | ||
40 | - */ | ||
41 | -static const char * const excnames[] = { | ||
42 | - [EXCP_UDEF] = "Undefined Instruction", | ||
43 | - [EXCP_SWI] = "SVC", | ||
44 | - [EXCP_PREFETCH_ABORT] = "Prefetch Abort", | ||
45 | - [EXCP_DATA_ABORT] = "Data Abort", | ||
46 | - [EXCP_IRQ] = "IRQ", | ||
47 | - [EXCP_FIQ] = "FIQ", | ||
48 | - [EXCP_BKPT] = "Breakpoint", | ||
49 | - [EXCP_EXCEPTION_EXIT] = "QEMU v7M exception exit", | ||
50 | - [EXCP_KERNEL_TRAP] = "QEMU intercept of kernel commpage", | ||
51 | - [EXCP_HVC] = "Hypervisor Call", | ||
52 | - [EXCP_HYP_TRAP] = "Hypervisor Trap", | ||
53 | - [EXCP_SMC] = "Secure Monitor Call", | ||
54 | - [EXCP_VIRQ] = "Virtual IRQ", | ||
55 | - [EXCP_VFIQ] = "Virtual FIQ", | ||
56 | - [EXCP_SEMIHOST] = "Semihosting call", | ||
57 | - [EXCP_NOCP] = "v7M NOCP UsageFault", | ||
58 | - [EXCP_INVSTATE] = "v7M INVSTATE UsageFault", | ||
59 | -}; | ||
60 | - | ||
61 | /* Scale factor for generic timers, ie number of ns per tick. | ||
62 | * This gives a 62.5MHz timer. | ||
63 | */ | 43 | */ |
44 | void arm_cpu_update_vfiq(ARMCPU *cpu); | ||
45 | |||
46 | +/** | ||
47 | + * arm_cpu_update_vserr: Update CPU_INTERRUPT_VSERR bit | ||
48 | + * | ||
49 | + * Update the CPU_INTERRUPT_VSERR bit in cs->interrupt_request, | ||
50 | + * following a change to the HCR_EL2.VSE bit. | ||
51 | + */ | ||
52 | +void arm_cpu_update_vserr(ARMCPU *cpu); | ||
53 | + | ||
54 | /** | ||
55 | * arm_mmu_idx_el: | ||
56 | * @env: The cpu environment | ||
57 | diff --git a/target/arm/syndrome.h b/target/arm/syndrome.h | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/target/arm/syndrome.h | ||
60 | +++ b/target/arm/syndrome.h | ||
61 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t syn_pcalignment(void) | ||
62 | return (EC_PCALIGNMENT << ARM_EL_EC_SHIFT) | ARM_EL_IL; | ||
63 | } | ||
64 | |||
65 | +static inline uint32_t syn_serror(uint32_t extra) | ||
66 | +{ | ||
67 | + return (EC_SERROR << ARM_EL_EC_SHIFT) | ARM_EL_IL | extra; | ||
68 | +} | ||
69 | + | ||
70 | #endif /* TARGET_ARM_SYNDROME_H */ | ||
71 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
72 | index XXXXXXX..XXXXXXX 100644 | ||
73 | --- a/target/arm/cpu.c | ||
74 | +++ b/target/arm/cpu.c | ||
75 | @@ -XXX,XX +XXX,XX @@ static bool arm_cpu_has_work(CPUState *cs) | ||
76 | return (cpu->power_state != PSCI_OFF) | ||
77 | && cs->interrupt_request & | ||
78 | (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD | ||
79 | - | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ | ||
80 | + | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ | CPU_INTERRUPT_VSERR | ||
81 | | CPU_INTERRUPT_EXITTB); | ||
82 | } | ||
83 | |||
84 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | ||
85 | return false; | ||
86 | } | ||
87 | return !(env->daif & PSTATE_I); | ||
88 | + case EXCP_VSERR: | ||
89 | + if (!(hcr_el2 & HCR_AMO) || (hcr_el2 & HCR_TGE)) { | ||
90 | + /* VIRQs are only taken when hypervized. */ | ||
91 | + return false; | ||
92 | + } | ||
93 | + return !(env->daif & PSTATE_A); | ||
94 | default: | ||
95 | g_assert_not_reached(); | ||
96 | } | ||
97 | @@ -XXX,XX +XXX,XX @@ static bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | ||
98 | goto found; | ||
99 | } | ||
100 | } | ||
101 | + if (interrupt_request & CPU_INTERRUPT_VSERR) { | ||
102 | + excp_idx = EXCP_VSERR; | ||
103 | + target_el = 1; | ||
104 | + if (arm_excp_unmasked(cs, excp_idx, target_el, | ||
105 | + cur_el, secure, hcr_el2)) { | ||
106 | + /* Taking a virtual abort clears HCR_EL2.VSE */ | ||
107 | + env->cp15.hcr_el2 &= ~HCR_VSE; | ||
108 | + cpu_reset_interrupt(cs, CPU_INTERRUPT_VSERR); | ||
109 | + goto found; | ||
110 | + } | ||
111 | + } | ||
112 | return false; | ||
113 | |||
114 | found: | ||
115 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_update_vfiq(ARMCPU *cpu) | ||
116 | } | ||
117 | } | ||
118 | |||
119 | +void arm_cpu_update_vserr(ARMCPU *cpu) | ||
120 | +{ | ||
121 | + /* | ||
122 | + * Update the interrupt level for VSERR, which is the HCR_EL2.VSE bit. | ||
123 | + */ | ||
124 | + CPUARMState *env = &cpu->env; | ||
125 | + CPUState *cs = CPU(cpu); | ||
126 | + | ||
127 | + bool new_state = env->cp15.hcr_el2 & HCR_VSE; | ||
128 | + | ||
129 | + if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VSERR) != 0)) { | ||
130 | + if (new_state) { | ||
131 | + cpu_interrupt(cs, CPU_INTERRUPT_VSERR); | ||
132 | + } else { | ||
133 | + cpu_reset_interrupt(cs, CPU_INTERRUPT_VSERR); | ||
134 | + } | ||
135 | + } | ||
136 | +} | ||
137 | + | ||
138 | #ifndef CONFIG_USER_ONLY | ||
139 | static void arm_cpu_set_irq(void *opaque, int irq, int level) | ||
140 | { | ||
64 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 141 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
65 | index XXXXXXX..XXXXXXX 100644 | 142 | index XXXXXXX..XXXXXXX 100644 |
66 | --- a/target/arm/helper.c | 143 | --- a/target/arm/helper.c |
67 | +++ b/target/arm/helper.c | 144 | +++ b/target/arm/helper.c |
68 | @@ -XXX,XX +XXX,XX @@ static void arm_log_exception(int idx) | 145 | @@ -XXX,XX +XXX,XX @@ static uint64_t isr_read(CPUARMState *env, const ARMCPRegInfo *ri) |
69 | { | 146 | } |
70 | if (qemu_loglevel_mask(CPU_LOG_INT)) { | 147 | } |
71 | const char *exc = NULL; | 148 | |
72 | + static const char * const excnames[] = { | 149 | - /* External aborts are not possible in QEMU so A bit is always clear */ |
73 | + [EXCP_UDEF] = "Undefined Instruction", | 150 | + if (hcr_el2 & HCR_AMO) { |
74 | + [EXCP_SWI] = "SVC", | 151 | + if (cs->interrupt_request & CPU_INTERRUPT_VSERR) { |
75 | + [EXCP_PREFETCH_ABORT] = "Prefetch Abort", | 152 | + ret |= CPSR_A; |
76 | + [EXCP_DATA_ABORT] = "Data Abort", | 153 | + } |
77 | + [EXCP_IRQ] = "IRQ", | 154 | + } |
78 | + [EXCP_FIQ] = "FIQ", | 155 | + |
79 | + [EXCP_BKPT] = "Breakpoint", | 156 | return ret; |
80 | + [EXCP_EXCEPTION_EXIT] = "QEMU v7M exception exit", | 157 | } |
81 | + [EXCP_KERNEL_TRAP] = "QEMU intercept of kernel commpage", | 158 | |
82 | + [EXCP_HVC] = "Hypervisor Call", | 159 | @@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) |
83 | + [EXCP_HYP_TRAP] = "Hypervisor Trap", | 160 | g_assert(qemu_mutex_iothread_locked()); |
84 | + [EXCP_SMC] = "Secure Monitor Call", | 161 | arm_cpu_update_virq(cpu); |
85 | + [EXCP_VIRQ] = "Virtual IRQ", | 162 | arm_cpu_update_vfiq(cpu); |
86 | + [EXCP_VFIQ] = "Virtual FIQ", | 163 | + arm_cpu_update_vserr(cpu); |
87 | + [EXCP_SEMIHOST] = "Semihosting call", | 164 | } |
88 | + [EXCP_NOCP] = "v7M NOCP UsageFault", | 165 | |
89 | + [EXCP_INVSTATE] = "v7M INVSTATE UsageFault", | 166 | static void hcr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) |
90 | + }; | 167 | @@ -XXX,XX +XXX,XX @@ void arm_log_exception(CPUState *cs) |
168 | [EXCP_LSERR] = "v8M LSERR UsageFault", | ||
169 | [EXCP_UNALIGNED] = "v7M UNALIGNED UsageFault", | ||
170 | [EXCP_DIVBYZERO] = "v7M DIVBYZERO UsageFault", | ||
171 | + [EXCP_VSERR] = "Virtual SERR", | ||
172 | }; | ||
91 | 173 | ||
92 | if (idx >= 0 && idx < ARRAY_SIZE(excnames)) { | 174 | if (idx >= 0 && idx < ARRAY_SIZE(excnames)) { |
93 | exc = excnames[idx]; | 175 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch32(CPUState *cs) |
176 | mask = CPSR_A | CPSR_I | CPSR_F; | ||
177 | offset = 4; | ||
178 | break; | ||
179 | + case EXCP_VSERR: | ||
180 | + { | ||
181 | + /* | ||
182 | + * Note that this is reported as a data abort, but the DFAR | ||
183 | + * has an UNKNOWN value. Construct the SError syndrome from | ||
184 | + * AET and ExT fields. | ||
185 | + */ | ||
186 | + ARMMMUFaultInfo fi = { .type = ARMFault_AsyncExternal, }; | ||
187 | + | ||
188 | + if (extended_addresses_enabled(env)) { | ||
189 | + env->exception.fsr = arm_fi_to_lfsc(&fi); | ||
190 | + } else { | ||
191 | + env->exception.fsr = arm_fi_to_sfsc(&fi); | ||
192 | + } | ||
193 | + env->exception.fsr |= env->cp15.vsesr_el2 & 0xd000; | ||
194 | + A32_BANKED_CURRENT_REG_SET(env, dfsr, env->exception.fsr); | ||
195 | + qemu_log_mask(CPU_LOG_INT, "...with IFSR 0x%x\n", | ||
196 | + env->exception.fsr); | ||
197 | + | ||
198 | + new_mode = ARM_CPU_MODE_ABT; | ||
199 | + addr = 0x10; | ||
200 | + mask = CPSR_A | CPSR_I; | ||
201 | + offset = 8; | ||
202 | + } | ||
203 | + break; | ||
204 | case EXCP_SMC: | ||
205 | new_mode = ARM_CPU_MODE_MON; | ||
206 | addr = 0x08; | ||
207 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) | ||
208 | case EXCP_VFIQ: | ||
209 | addr += 0x100; | ||
210 | break; | ||
211 | + case EXCP_VSERR: | ||
212 | + addr += 0x180; | ||
213 | + /* Construct the SError syndrome from IDS and ISS fields. */ | ||
214 | + env->exception.syndrome = syn_serror(env->cp15.vsesr_el2 & 0x1ffffff); | ||
215 | + env->cp15.esr_el[new_el] = env->exception.syndrome; | ||
216 | + break; | ||
217 | default: | ||
218 | cpu_abort(cs, "Unhandled exception 0x%x\n", cs->exception_index); | ||
219 | } | ||
94 | -- | 220 | -- |
95 | 2.7.4 | 221 | 2.25.1 |
96 | |||
97 | diff view generated by jsdifflib |
1 | We currently have two places that do: | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | if (dc->ss_active) { | ||
3 | gen_step_complete_exception(dc); | ||
4 | } else { | ||
5 | gen_exception_internal(EXCP_DEBUG); | ||
6 | } | ||
7 | 2 | ||
8 | Factor this out into its own function, as we're about to add | 3 | Check for and defer any pending virtual SError. |
9 | a third place that needs the same logic. | ||
10 | 4 | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20220506180242.216785-17-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Reviewed-by: Richard Henderson <rth@twiddle.net> | ||
14 | Message-id: 1491844419-12485-4-git-send-email-peter.maydell@linaro.org | ||
15 | --- | 9 | --- |
16 | target/arm/translate.c | 28 ++++++++++++++++------------ | 10 | target/arm/helper.h | 1 + |
17 | 1 file changed, 16 insertions(+), 12 deletions(-) | 11 | target/arm/a32.decode | 16 ++++++++------ |
12 | target/arm/t32.decode | 18 ++++++++-------- | ||
13 | target/arm/op_helper.c | 43 ++++++++++++++++++++++++++++++++++++++ | ||
14 | target/arm/translate-a64.c | 17 +++++++++++++++ | ||
15 | target/arm/translate.c | 23 ++++++++++++++++++++ | ||
16 | 6 files changed, 103 insertions(+), 15 deletions(-) | ||
18 | 17 | ||
18 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/helper.h | ||
21 | +++ b/target/arm/helper.h | ||
22 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_1(wfe, void, env) | ||
23 | DEF_HELPER_1(yield, void, env) | ||
24 | DEF_HELPER_1(pre_hvc, void, env) | ||
25 | DEF_HELPER_2(pre_smc, void, env, i32) | ||
26 | +DEF_HELPER_1(vesb, void, env) | ||
27 | |||
28 | DEF_HELPER_3(cpsr_write, void, env, i32, i32) | ||
29 | DEF_HELPER_2(cpsr_write_eret, void, env, i32) | ||
30 | diff --git a/target/arm/a32.decode b/target/arm/a32.decode | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/a32.decode | ||
33 | +++ b/target/arm/a32.decode | ||
34 | @@ -XXX,XX +XXX,XX @@ SMULTT .... 0001 0110 .... 0000 .... 1110 .... @rd0mn | ||
35 | |||
36 | { | ||
37 | { | ||
38 | - YIELD ---- 0011 0010 0000 1111 ---- 0000 0001 | ||
39 | - WFE ---- 0011 0010 0000 1111 ---- 0000 0010 | ||
40 | - WFI ---- 0011 0010 0000 1111 ---- 0000 0011 | ||
41 | + [ | ||
42 | + YIELD ---- 0011 0010 0000 1111 ---- 0000 0001 | ||
43 | + WFE ---- 0011 0010 0000 1111 ---- 0000 0010 | ||
44 | + WFI ---- 0011 0010 0000 1111 ---- 0000 0011 | ||
45 | |||
46 | - # TODO: Implement SEV, SEVL; may help SMP performance. | ||
47 | - # SEV ---- 0011 0010 0000 1111 ---- 0000 0100 | ||
48 | - # SEVL ---- 0011 0010 0000 1111 ---- 0000 0101 | ||
49 | + # TODO: Implement SEV, SEVL; may help SMP performance. | ||
50 | + # SEV ---- 0011 0010 0000 1111 ---- 0000 0100 | ||
51 | + # SEVL ---- 0011 0010 0000 1111 ---- 0000 0101 | ||
52 | + | ||
53 | + ESB ---- 0011 0010 0000 1111 ---- 0001 0000 | ||
54 | + ] | ||
55 | |||
56 | # The canonical nop ends in 00000000, but the whole of the | ||
57 | # rest of the space executes as nop if otherwise unsupported. | ||
58 | diff --git a/target/arm/t32.decode b/target/arm/t32.decode | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/target/arm/t32.decode | ||
61 | +++ b/target/arm/t32.decode | ||
62 | @@ -XXX,XX +XXX,XX @@ CLZ 1111 1010 1011 ---- 1111 .... 1000 .... @rdm | ||
63 | [ | ||
64 | # Hints, and CPS | ||
65 | { | ||
66 | - YIELD 1111 0011 1010 1111 1000 0000 0000 0001 | ||
67 | - WFE 1111 0011 1010 1111 1000 0000 0000 0010 | ||
68 | - WFI 1111 0011 1010 1111 1000 0000 0000 0011 | ||
69 | + [ | ||
70 | + YIELD 1111 0011 1010 1111 1000 0000 0000 0001 | ||
71 | + WFE 1111 0011 1010 1111 1000 0000 0000 0010 | ||
72 | + WFI 1111 0011 1010 1111 1000 0000 0000 0011 | ||
73 | |||
74 | - # TODO: Implement SEV, SEVL; may help SMP performance. | ||
75 | - # SEV 1111 0011 1010 1111 1000 0000 0000 0100 | ||
76 | - # SEVL 1111 0011 1010 1111 1000 0000 0000 0101 | ||
77 | + # TODO: Implement SEV, SEVL; may help SMP performance. | ||
78 | + # SEV 1111 0011 1010 1111 1000 0000 0000 0100 | ||
79 | + # SEVL 1111 0011 1010 1111 1000 0000 0000 0101 | ||
80 | |||
81 | - # For M-profile minimal-RAS ESB can be a NOP, which is the | ||
82 | - # default behaviour since it is in the hint space. | ||
83 | - # ESB 1111 0011 1010 1111 1000 0000 0001 0000 | ||
84 | + ESB 1111 0011 1010 1111 1000 0000 0001 0000 | ||
85 | + ] | ||
86 | |||
87 | # The canonical nop ends in 0000 0000, but the whole rest | ||
88 | # of the space is "reserved hint, behaves as nop". | ||
89 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
90 | index XXXXXXX..XXXXXXX 100644 | ||
91 | --- a/target/arm/op_helper.c | ||
92 | +++ b/target/arm/op_helper.c | ||
93 | @@ -XXX,XX +XXX,XX @@ void HELPER(probe_access)(CPUARMState *env, target_ulong ptr, | ||
94 | access_type, mmu_idx, ra); | ||
95 | } | ||
96 | } | ||
97 | + | ||
98 | +/* | ||
99 | + * This function corresponds to AArch64.vESBOperation(). | ||
100 | + * Note that the AArch32 version is not functionally different. | ||
101 | + */ | ||
102 | +void HELPER(vesb)(CPUARMState *env) | ||
103 | +{ | ||
104 | + /* | ||
105 | + * The EL2Enabled() check is done inside arm_hcr_el2_eff, | ||
106 | + * and will return HCR_EL2.VSE == 0, so nothing happens. | ||
107 | + */ | ||
108 | + uint64_t hcr = arm_hcr_el2_eff(env); | ||
109 | + bool enabled = !(hcr & HCR_TGE) && (hcr & HCR_AMO); | ||
110 | + bool pending = enabled && (hcr & HCR_VSE); | ||
111 | + bool masked = (env->daif & PSTATE_A); | ||
112 | + | ||
113 | + /* If VSE pending and masked, defer the exception. */ | ||
114 | + if (pending && masked) { | ||
115 | + uint32_t syndrome; | ||
116 | + | ||
117 | + if (arm_el_is_aa64(env, 1)) { | ||
118 | + /* Copy across IDS and ISS from VSESR. */ | ||
119 | + syndrome = env->cp15.vsesr_el2 & 0x1ffffff; | ||
120 | + } else { | ||
121 | + ARMMMUFaultInfo fi = { .type = ARMFault_AsyncExternal }; | ||
122 | + | ||
123 | + if (extended_addresses_enabled(env)) { | ||
124 | + syndrome = arm_fi_to_lfsc(&fi); | ||
125 | + } else { | ||
126 | + syndrome = arm_fi_to_sfsc(&fi); | ||
127 | + } | ||
128 | + /* Copy across AET and ExT from VSESR. */ | ||
129 | + syndrome |= env->cp15.vsesr_el2 & 0xd000; | ||
130 | + } | ||
131 | + | ||
132 | + /* Set VDISR_EL2.A along with the syndrome. */ | ||
133 | + env->cp15.vdisr_el2 = syndrome | (1u << 31); | ||
134 | + | ||
135 | + /* Clear pending virtual SError */ | ||
136 | + env->cp15.hcr_el2 &= ~HCR_VSE; | ||
137 | + cpu_reset_interrupt(env_cpu(env), CPU_INTERRUPT_VSERR); | ||
138 | + } | ||
139 | +} | ||
140 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
141 | index XXXXXXX..XXXXXXX 100644 | ||
142 | --- a/target/arm/translate-a64.c | ||
143 | +++ b/target/arm/translate-a64.c | ||
144 | @@ -XXX,XX +XXX,XX @@ static void handle_hint(DisasContext *s, uint32_t insn, | ||
145 | gen_helper_autib(cpu_X[17], cpu_env, cpu_X[17], cpu_X[16]); | ||
146 | } | ||
147 | break; | ||
148 | + case 0b10000: /* ESB */ | ||
149 | + /* Without RAS, we must implement this as NOP. */ | ||
150 | + if (dc_isar_feature(aa64_ras, s)) { | ||
151 | + /* | ||
152 | + * QEMU does not have a source of physical SErrors, | ||
153 | + * so we are only concerned with virtual SErrors. | ||
154 | + * The pseudocode in the ARM for this case is | ||
155 | + * if PSTATE.EL IN {EL0, EL1} && EL2Enabled() then | ||
156 | + * AArch64.vESBOperation(); | ||
157 | + * Most of the condition can be evaluated at translation time. | ||
158 | + * Test for EL2 present, and defer test for SEL2 to runtime. | ||
159 | + */ | ||
160 | + if (s->current_el <= 1 && arm_dc_feature(s, ARM_FEATURE_EL2)) { | ||
161 | + gen_helper_vesb(cpu_env); | ||
162 | + } | ||
163 | + } | ||
164 | + break; | ||
165 | case 0b11000: /* PACIAZ */ | ||
166 | if (s->pauth_active) { | ||
167 | gen_helper_pacia(cpu_X[30], cpu_env, cpu_X[30], | ||
19 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 168 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
20 | index XXXXXXX..XXXXXXX 100644 | 169 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/translate.c | 170 | --- a/target/arm/translate.c |
22 | +++ b/target/arm/translate.c | 171 | +++ b/target/arm/translate.c |
23 | @@ -XXX,XX +XXX,XX @@ static void gen_step_complete_exception(DisasContext *s) | 172 | @@ -XXX,XX +XXX,XX @@ static bool trans_WFI(DisasContext *s, arg_WFI *a) |
24 | s->is_jmp = DISAS_EXC; | 173 | return true; |
25 | } | 174 | } |
26 | 175 | ||
27 | +static void gen_singlestep_exception(DisasContext *s) | 176 | +static bool trans_ESB(DisasContext *s, arg_ESB *a) |
28 | +{ | 177 | +{ |
29 | + /* Generate the right kind of exception for singlestep, which is | 178 | + /* |
30 | + * either the architectural singlestep or EXCP_DEBUG for QEMU's | 179 | + * For M-profile, minimal-RAS ESB can be a NOP. |
31 | + * gdb singlestepping. | 180 | + * Without RAS, we must implement this as NOP. |
32 | + */ | 181 | + */ |
33 | + if (s->ss_active) { | 182 | + if (!arm_dc_feature(s, ARM_FEATURE_M) && dc_isar_feature(aa32_ras, s)) { |
34 | + gen_step_complete_exception(s); | 183 | + /* |
35 | + } else { | 184 | + * QEMU does not have a source of physical SErrors, |
36 | + gen_exception_internal(EXCP_DEBUG); | 185 | + * so we are only concerned with virtual SErrors. |
186 | + * The pseudocode in the ARM for this case is | ||
187 | + * if PSTATE.EL IN {EL0, EL1} && EL2Enabled() then | ||
188 | + * AArch32.vESBOperation(); | ||
189 | + * Most of the condition can be evaluated at translation time. | ||
190 | + * Test for EL2 present, and defer test for SEL2 to runtime. | ||
191 | + */ | ||
192 | + if (s->current_el <= 1 && arm_dc_feature(s, ARM_FEATURE_EL2)) { | ||
193 | + gen_helper_vesb(cpu_env); | ||
194 | + } | ||
37 | + } | 195 | + } |
196 | + return true; | ||
38 | +} | 197 | +} |
39 | + | 198 | + |
40 | static void gen_smul_dual(TCGv_i32 a, TCGv_i32 b) | 199 | static bool trans_NOP(DisasContext *s, arg_NOP *a) |
41 | { | 200 | { |
42 | TCGv_i32 tmp1 = tcg_temp_new_i32(); | 201 | return true; |
43 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb) | ||
44 | gen_set_pc_im(dc, dc->pc); | ||
45 | /* fall through */ | ||
46 | default: | ||
47 | - if (dc->ss_active) { | ||
48 | - gen_step_complete_exception(dc); | ||
49 | - } else { | ||
50 | - /* FIXME: Single stepping a WFI insn will not halt | ||
51 | - the CPU. */ | ||
52 | - gen_exception_internal(EXCP_DEBUG); | ||
53 | - } | ||
54 | + /* FIXME: Single stepping a WFI insn will not halt the CPU. */ | ||
55 | + gen_singlestep_exception(dc); | ||
56 | } | ||
57 | if (dc->condjmp) { | ||
58 | /* "Condition failed" instruction codepath. */ | ||
59 | gen_set_label(dc->condlabel); | ||
60 | gen_set_condexec(dc); | ||
61 | gen_set_pc_im(dc, dc->pc); | ||
62 | - if (dc->ss_active) { | ||
63 | - gen_step_complete_exception(dc); | ||
64 | - } else { | ||
65 | - gen_exception_internal(EXCP_DEBUG); | ||
66 | - } | ||
67 | + gen_singlestep_exception(dc); | ||
68 | } | ||
69 | } else { | ||
70 | /* While branches must always occur at the end of an IT block, | ||
71 | -- | 202 | -- |
72 | 2.7.4 | 203 | 2.25.1 |
73 | |||
74 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20220506180242.216785-18-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | docs/system/arm/emulation.rst | 1 + | ||
9 | target/arm/cpu64.c | 1 + | ||
10 | target/arm/cpu_tcg.c | 1 + | ||
11 | 3 files changed, 3 insertions(+) | ||
12 | |||
13 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/docs/system/arm/emulation.rst | ||
16 | +++ b/docs/system/arm/emulation.rst | ||
17 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | ||
18 | - FEAT_PMULL (PMULL, PMULL2 instructions) | ||
19 | - FEAT_PMUv3p1 (PMU Extensions v3.1) | ||
20 | - FEAT_PMUv3p4 (PMU Extensions v3.4) | ||
21 | +- FEAT_RAS (Reliability, availability, and serviceability) | ||
22 | - FEAT_RDM (Advanced SIMD rounding double multiply accumulate instructions) | ||
23 | - FEAT_RNG (Random number generator) | ||
24 | - FEAT_SB (Speculation Barrier) | ||
25 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/target/arm/cpu64.c | ||
28 | +++ b/target/arm/cpu64.c | ||
29 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
30 | t = cpu->isar.id_aa64pfr0; | ||
31 | t = FIELD_DP64(t, ID_AA64PFR0, FP, 1); /* FEAT_FP16 */ | ||
32 | t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 1); /* FEAT_FP16 */ | ||
33 | + t = FIELD_DP64(t, ID_AA64PFR0, RAS, 1); /* FEAT_RAS */ | ||
34 | t = FIELD_DP64(t, ID_AA64PFR0, SVE, 1); | ||
35 | t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); /* FEAT_SEL2 */ | ||
36 | t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); /* FEAT_DIT */ | ||
37 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/target/arm/cpu_tcg.c | ||
40 | +++ b/target/arm/cpu_tcg.c | ||
41 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | ||
42 | |||
43 | t = cpu->isar.id_pfr0; | ||
44 | t = FIELD_DP32(t, ID_PFR0, DIT, 1); /* FEAT_DIT */ | ||
45 | + t = FIELD_DP32(t, ID_PFR0, RAS, 1); /* FEAT_RAS */ | ||
46 | cpu->isar.id_pfr0 = t; | ||
47 | |||
48 | t = cpu->isar.id_pfr2; | ||
49 | -- | ||
50 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | This feature is AArch64 only, and applies to physical SErrors, | ||
4 | which QEMU does not implement, thus the feature is a nop. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220506180242.216785-19-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | docs/system/arm/emulation.rst | 1 + | ||
12 | target/arm/cpu64.c | 1 + | ||
13 | 2 files changed, 2 insertions(+) | ||
14 | |||
15 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/docs/system/arm/emulation.rst | ||
18 | +++ b/docs/system/arm/emulation.rst | ||
19 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | ||
20 | - FEAT_FlagM2 (Enhancements to flag manipulation instructions) | ||
21 | - FEAT_HPDS (Hierarchical permission disables) | ||
22 | - FEAT_I8MM (AArch64 Int8 matrix multiplication instructions) | ||
23 | +- FEAT_IESB (Implicit error synchronization event) | ||
24 | - FEAT_JSCVT (JavaScript conversion instructions) | ||
25 | - FEAT_LOR (Limited ordering regions) | ||
26 | - FEAT_LPA (Large Physical Address space) | ||
27 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/cpu64.c | ||
30 | +++ b/target/arm/cpu64.c | ||
31 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
32 | t = cpu->isar.id_aa64mmfr2; | ||
33 | t = FIELD_DP64(t, ID_AA64MMFR2, CNP, 1); /* FEAT_TTCNP */ | ||
34 | t = FIELD_DP64(t, ID_AA64MMFR2, UAO, 1); /* FEAT_UAO */ | ||
35 | + t = FIELD_DP64(t, ID_AA64MMFR2, IESB, 1); /* FEAT_IESB */ | ||
36 | t = FIELD_DP64(t, ID_AA64MMFR2, VARANGE, 1); /* FEAT_LVA */ | ||
37 | t = FIELD_DP64(t, ID_AA64MMFR2, ST, 1); /* FEAT_TTST */ | ||
38 | t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1); /* FEAT_TTL */ | ||
39 | -- | ||
40 | 2.25.1 | diff view generated by jsdifflib |
1 | For M-profile CPUs, the BXJ instruction does not exist at all, and | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | the encoding should always UNDEF. We were accidentally implementing | ||
3 | it to behave like A-profile BXJ; correct the error. | ||
4 | 2 | ||
3 | This extension concerns branch speculation, which TCG does | ||
4 | not implement. Thus we can trivially enable this feature. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220506180242.216785-20-richard.henderson@linaro.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Richard Henderson <rth@twiddle.net> | ||
8 | Message-id: 1491844419-12485-2-git-send-email-peter.maydell@linaro.org | ||
9 | --- | 10 | --- |
10 | target/arm/translate.c | 7 ++++++- | 11 | docs/system/arm/emulation.rst | 1 + |
11 | 1 file changed, 6 insertions(+), 1 deletion(-) | 12 | target/arm/cpu64.c | 1 + |
13 | target/arm/cpu_tcg.c | 1 + | ||
14 | 3 files changed, 3 insertions(+) | ||
12 | 15 | ||
13 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 16 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
14 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate.c | 18 | --- a/docs/system/arm/emulation.rst |
16 | +++ b/target/arm/translate.c | 19 | +++ b/docs/system/arm/emulation.rst |
17 | @@ -XXX,XX +XXX,XX @@ static int disas_thumb2_insn(CPUARMState *env, DisasContext *s, uint16_t insn_hw | 20 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
18 | } | 21 | - FEAT_BBM at level 2 (Translation table break-before-make levels) |
19 | break; | 22 | - FEAT_BF16 (AArch64 BFloat16 instructions) |
20 | case 4: /* bxj */ | 23 | - FEAT_BTI (Branch Target Identification) |
21 | - /* Trivial implementation equivalent to bx. */ | 24 | +- FEAT_CSV2 (Cache speculation variant 2) |
22 | + /* Trivial implementation equivalent to bx. | 25 | - FEAT_DIT (Data Independent Timing instructions) |
23 | + * This instruction doesn't exist at all for M-profile. | 26 | - FEAT_DPB (DC CVAP instruction) |
24 | + */ | 27 | - FEAT_Debugv8p2 (Debug changes for v8.2) |
25 | + if (arm_dc_feature(s, ARM_FEATURE_M)) { | 28 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
26 | + goto illegal_op; | 29 | index XXXXXXX..XXXXXXX 100644 |
27 | + } | 30 | --- a/target/arm/cpu64.c |
28 | tmp = load_reg(s, rn); | 31 | +++ b/target/arm/cpu64.c |
29 | gen_bx(s, tmp); | 32 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
30 | break; | 33 | t = FIELD_DP64(t, ID_AA64PFR0, SVE, 1); |
34 | t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); /* FEAT_SEL2 */ | ||
35 | t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); /* FEAT_DIT */ | ||
36 | + t = FIELD_DP64(t, ID_AA64PFR0, CSV2, 1); /* FEAT_CSV2 */ | ||
37 | cpu->isar.id_aa64pfr0 = t; | ||
38 | |||
39 | t = cpu->isar.id_aa64pfr1; | ||
40 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/cpu_tcg.c | ||
43 | +++ b/target/arm/cpu_tcg.c | ||
44 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | ||
45 | cpu->isar.id_mmfr4 = t; | ||
46 | |||
47 | t = cpu->isar.id_pfr0; | ||
48 | + t = FIELD_DP32(t, ID_PFR0, CSV2, 2); /* FEAT_CVS2 */ | ||
49 | t = FIELD_DP32(t, ID_PFR0, DIT, 1); /* FEAT_DIT */ | ||
50 | t = FIELD_DP32(t, ID_PFR0, RAS, 1); /* FEAT_RAS */ | ||
51 | cpu->isar.id_pfr0 = t; | ||
31 | -- | 52 | -- |
32 | 2.7.4 | 53 | 2.25.1 |
33 | |||
34 | diff view generated by jsdifflib |
1 | On M profile, return from exceptions happen when code in Handler mode | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | executes one of the following function call return instructions: | ||
3 | * POP or LDM which loads the PC | ||
4 | * LDR to PC | ||
5 | * BX register | ||
6 | and the new PC value is 0xFFxxxxxx. | ||
7 | 2 | ||
8 | QEMU tries to implement this by not treating the instruction | 3 | There is no branch prediction in TCG, therefore there is no |
9 | specially but then catching the attempt to execute from the magic | 4 | need to actually include the context number into the predictor. |
10 | address value. This is not ideal, because: | 5 | Therefore all we need to do is add the state for SCXTNUM_ELx. |
11 | * there are guest visible differences from the architecturally | ||
12 | specified behaviour (for instance jumping to 0xFFxxxxxx via a | ||
13 | different instruction should not cause an exception return but it | ||
14 | will in the QEMU implementation) | ||
15 | * we have to account for it in various places (like refusing to take | ||
16 | an interrupt if the PC is at a magic value, and making sure that | ||
17 | the MPU doesn't deny execution at the magic value addresses) | ||
18 | 6 | ||
19 | Drop these hacks, and instead implement exception return the way the | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
20 | architecture specifies -- by having the relevant instructions check | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
21 | for the magic value and raise the 'do an exception return' QEMU | 9 | Message-id: 20220506180242.216785-21-richard.henderson@linaro.org |
22 | internal exception immediately. | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | ||
12 | docs/system/arm/emulation.rst | 3 ++ | ||
13 | target/arm/cpu.h | 16 +++++++++ | ||
14 | target/arm/cpu.c | 5 +++ | ||
15 | target/arm/cpu64.c | 3 +- | ||
16 | target/arm/helper.c | 61 ++++++++++++++++++++++++++++++++++- | ||
17 | 5 files changed, 86 insertions(+), 2 deletions(-) | ||
23 | 18 | ||
24 | The effect on the generated code is minor: | 19 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
25 | 20 | index XXXXXXX..XXXXXXX 100644 | |
26 | bx lr, old code (and new code for Thread mode): | 21 | --- a/docs/system/arm/emulation.rst |
27 | TCG: | 22 | +++ b/docs/system/arm/emulation.rst |
28 | mov_i32 tmp5,r14 | 23 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
29 | movi_i32 tmp6,$0xfffffffffffffffe | 24 | - FEAT_BF16 (AArch64 BFloat16 instructions) |
30 | and_i32 pc,tmp5,tmp6 | 25 | - FEAT_BTI (Branch Target Identification) |
31 | movi_i32 tmp6,$0x1 | 26 | - FEAT_CSV2 (Cache speculation variant 2) |
32 | and_i32 tmp5,tmp5,tmp6 | 27 | +- FEAT_CSV2_1p1 (Cache speculation variant 2, version 1.1) |
33 | st_i32 tmp5,env,$0x218 | 28 | +- FEAT_CSV2_1p2 (Cache speculation variant 2, version 1.2) |
34 | exit_tb $0x0 | 29 | +- FEAT_CSV2_2 (Cache speculation variant 2, version 2) |
35 | set_label $L0 | 30 | - FEAT_DIT (Data Independent Timing instructions) |
36 | exit_tb $0x7f2aabd61993 | 31 | - FEAT_DPB (DC CVAP instruction) |
37 | x86_64 generated code: | 32 | - FEAT_Debugv8p2 (Debug changes for v8.2) |
38 | 0x7f2aabe87019: mov %ebx,%ebp | 33 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
39 | 0x7f2aabe8701b: and $0xfffffffffffffffe,%ebp | 34 | index XXXXXXX..XXXXXXX 100644 |
40 | 0x7f2aabe8701e: mov %ebp,0x3c(%r14) | 35 | --- a/target/arm/cpu.h |
41 | 0x7f2aabe87022: and $0x1,%ebx | 36 | +++ b/target/arm/cpu.h |
42 | 0x7f2aabe87025: mov %ebx,0x218(%r14) | 37 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
43 | 0x7f2aabe8702c: xor %eax,%eax | 38 | ARMPACKey apdb; |
44 | 0x7f2aabe8702e: jmpq 0x7f2aabe7c016 | 39 | ARMPACKey apga; |
45 | 40 | } keys; | |
46 | bx lr, new code when in Handler mode: | 41 | + |
47 | TCG: | 42 | + uint64_t scxtnum_el[4]; |
48 | mov_i32 tmp5,r14 | 43 | #endif |
49 | movi_i32 tmp6,$0xfffffffffffffffe | 44 | |
50 | and_i32 pc,tmp5,tmp6 | 45 | #if defined(CONFIG_USER_ONLY) |
51 | movi_i32 tmp6,$0x1 | 46 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); |
52 | and_i32 tmp5,tmp5,tmp6 | 47 | #define SCTLR_WXN (1U << 19) |
53 | st_i32 tmp5,env,$0x218 | 48 | #define SCTLR_ST (1U << 20) /* up to ??, RAZ in v6 */ |
54 | movi_i32 tmp5,$0xffffffffff000000 | 49 | #define SCTLR_UWXN (1U << 20) /* v7 onward, AArch32 only */ |
55 | brcond_i32 pc,tmp5,geu,$L1 | 50 | +#define SCTLR_TSCXT (1U << 20) /* FEAT_CSV2_1p2, AArch64 only */ |
56 | exit_tb $0x0 | 51 | #define SCTLR_FI (1U << 21) /* up to v7, v8 RES0 */ |
57 | set_label $L1 | 52 | #define SCTLR_IESB (1U << 21) /* v8.2-IESB, AArch64 only */ |
58 | movi_i32 tmp5,$0x8 | 53 | #define SCTLR_U (1U << 22) /* up to v6, RAO in v7 */ |
59 | call exception_internal,$0x0,$0,env,tmp5 | 54 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_dit(const ARMISARegisters *id) |
60 | x86_64 generated code: | 55 | return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, DIT) != 0; |
61 | 0x7fe8fa1264e3: mov %ebp,%ebx | ||
62 | 0x7fe8fa1264e5: and $0xfffffffffffffffe,%ebx | ||
63 | 0x7fe8fa1264e8: mov %ebx,0x3c(%r14) | ||
64 | 0x7fe8fa1264ec: and $0x1,%ebp | ||
65 | 0x7fe8fa1264ef: mov %ebp,0x218(%r14) | ||
66 | 0x7fe8fa1264f6: cmp $0xff000000,%ebx | ||
67 | 0x7fe8fa1264fc: jae 0x7fe8fa126509 | ||
68 | 0x7fe8fa126502: xor %eax,%eax | ||
69 | 0x7fe8fa126504: jmpq 0x7fe8fa122016 | ||
70 | 0x7fe8fa126509: mov %r14,%rdi | ||
71 | 0x7fe8fa12650c: mov $0x8,%esi | ||
72 | 0x7fe8fa126511: mov $0x56095dbeccf5,%r10 | ||
73 | 0x7fe8fa12651b: callq *%r10 | ||
74 | |||
75 | which is a difference of one cmp/branch-not-taken. This will | ||
76 | be lost in the noise of having to exit generated code and | ||
77 | look up the next TB anyway. | ||
78 | |||
79 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
80 | Reviewed-by: Richard Henderson <rth@twiddle.net> | ||
81 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
82 | Message-id: 1491844419-12485-9-git-send-email-peter.maydell@linaro.org | ||
83 | --- | ||
84 | target/arm/translate.h | 4 +++ | ||
85 | target/arm/translate.c | 66 +++++++++++++++++++++++++++++++++++++++++++++----- | ||
86 | 2 files changed, 64 insertions(+), 6 deletions(-) | ||
87 | |||
88 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
89 | index XXXXXXX..XXXXXXX 100644 | ||
90 | --- a/target/arm/translate.h | ||
91 | +++ b/target/arm/translate.h | ||
92 | @@ -XXX,XX +XXX,XX @@ static void disas_set_insn_syndrome(DisasContext *s, uint32_t syn) | ||
93 | #define DISAS_HVC 8 | ||
94 | #define DISAS_SMC 9 | ||
95 | #define DISAS_YIELD 10 | ||
96 | +/* M profile branch which might be an exception return (and so needs | ||
97 | + * custom end-of-TB code) | ||
98 | + */ | ||
99 | +#define DISAS_BX_EXCRET 11 | ||
100 | |||
101 | #ifdef TARGET_AARCH64 | ||
102 | void a64_translate_init(void); | ||
103 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
104 | index XXXXXXX..XXXXXXX 100644 | ||
105 | --- a/target/arm/translate.c | ||
106 | +++ b/target/arm/translate.c | ||
107 | @@ -XXX,XX +XXX,XX @@ static inline void gen_bx(DisasContext *s, TCGv_i32 var) | ||
108 | store_cpu_field(var, thumb); | ||
109 | } | 56 | } |
110 | 57 | ||
111 | +/* Set PC and Thumb state from var. var is marked as dead. | 58 | +static inline bool isar_feature_aa64_scxtnum(const ARMISARegisters *id) |
112 | + * For M-profile CPUs, include logic to detect exception-return | ||
113 | + * branches and handle them. This is needed for Thumb POP/LDM to PC, LDR to PC, | ||
114 | + * and BX reg, and no others, and happens only for code in Handler mode. | ||
115 | + */ | ||
116 | +static inline void gen_bx_excret(DisasContext *s, TCGv_i32 var) | ||
117 | +{ | 59 | +{ |
118 | + /* Generate the same code here as for a simple bx, but flag via | 60 | + int key = FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, CSV2); |
119 | + * s->is_jmp that we need to do the rest of the work later. | 61 | + if (key >= 2) { |
120 | + */ | 62 | + return true; /* FEAT_CSV2_2 */ |
121 | + gen_bx(s, var); | 63 | + } |
122 | + if (s->v7m_handler_mode && arm_dc_feature(s, ARM_FEATURE_M)) { | 64 | + if (key == 1) { |
123 | + s->is_jmp = DISAS_BX_EXCRET; | 65 | + key = FIELD_EX64(id->id_aa64pfr1, ID_AA64PFR1, CSV2_FRAC); |
124 | + } | 66 | + return key >= 2; /* FEAT_CSV2_1p2 */ |
67 | + } | ||
68 | + return false; | ||
125 | +} | 69 | +} |
126 | + | 70 | + |
127 | +static inline void gen_bx_excret_final_code(DisasContext *s) | 71 | static inline bool isar_feature_aa64_ssbs(const ARMISARegisters *id) |
72 | { | ||
73 | return FIELD_EX64(id->id_aa64pfr1, ID_AA64PFR1, SSBS) != 0; | ||
74 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
75 | index XXXXXXX..XXXXXXX 100644 | ||
76 | --- a/target/arm/cpu.c | ||
77 | +++ b/target/arm/cpu.c | ||
78 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) | ||
79 | */ | ||
80 | env->cp15.gcr_el1 = 0x1ffff; | ||
81 | } | ||
82 | + /* | ||
83 | + * Disable access to SCXTNUM_EL0 from CSV2_1p2. | ||
84 | + * This is not yet exposed from the Linux kernel in any way. | ||
85 | + */ | ||
86 | + env->cp15.sctlr_el[1] |= SCTLR_TSCXT; | ||
87 | #else | ||
88 | /* Reset into the highest available EL */ | ||
89 | if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
90 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/target/arm/cpu64.c | ||
93 | +++ b/target/arm/cpu64.c | ||
94 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
95 | t = FIELD_DP64(t, ID_AA64PFR0, SVE, 1); | ||
96 | t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); /* FEAT_SEL2 */ | ||
97 | t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); /* FEAT_DIT */ | ||
98 | - t = FIELD_DP64(t, ID_AA64PFR0, CSV2, 1); /* FEAT_CSV2 */ | ||
99 | + t = FIELD_DP64(t, ID_AA64PFR0, CSV2, 2); /* FEAT_CSV2_2 */ | ||
100 | cpu->isar.id_aa64pfr0 = t; | ||
101 | |||
102 | t = cpu->isar.id_aa64pfr1; | ||
103 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
104 | * we do for EL2 with the virtualization=on property. | ||
105 | */ | ||
106 | t = FIELD_DP64(t, ID_AA64PFR1, MTE, 3); /* FEAT_MTE3 */ | ||
107 | + t = FIELD_DP64(t, ID_AA64PFR1, CSV2_FRAC, 0); /* FEAT_CSV2_2 */ | ||
108 | cpu->isar.id_aa64pfr1 = t; | ||
109 | |||
110 | t = cpu->isar.id_aa64mmfr0; | ||
111 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
112 | index XXXXXXX..XXXXXXX 100644 | ||
113 | --- a/target/arm/helper.c | ||
114 | +++ b/target/arm/helper.c | ||
115 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
116 | if (cpu_isar_feature(aa64_mte, cpu)) { | ||
117 | valid_mask |= SCR_ATA; | ||
118 | } | ||
119 | + if (cpu_isar_feature(aa64_scxtnum, cpu)) { | ||
120 | + valid_mask |= SCR_ENSCXT; | ||
121 | + } | ||
122 | } else { | ||
123 | valid_mask &= ~(SCR_RW | SCR_ST); | ||
124 | if (cpu_isar_feature(aa32_ras, cpu)) { | ||
125 | @@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) | ||
126 | if (cpu_isar_feature(aa64_mte, cpu)) { | ||
127 | valid_mask |= HCR_ATA | HCR_DCT | HCR_TID5; | ||
128 | } | ||
129 | + if (cpu_isar_feature(aa64_scxtnum, cpu)) { | ||
130 | + valid_mask |= HCR_ENSCXT; | ||
131 | + } | ||
132 | } | ||
133 | |||
134 | /* Clear RES0 bits. */ | ||
135 | @@ -XXX,XX +XXX,XX @@ static void define_arm_vh_e2h_redirects_aliases(ARMCPU *cpu) | ||
136 | { K(3, 0, 5, 6, 0), K(3, 4, 5, 6, 0), K(3, 5, 5, 6, 0), | ||
137 | "TFSR_EL1", "TFSR_EL2", "TFSR_EL12", isar_feature_aa64_mte }, | ||
138 | |||
139 | + { K(3, 0, 13, 0, 7), K(3, 4, 13, 0, 7), K(3, 5, 13, 0, 7), | ||
140 | + "SCXTNUM_EL1", "SCXTNUM_EL2", "SCXTNUM_EL12", | ||
141 | + isar_feature_aa64_scxtnum }, | ||
142 | + | ||
143 | /* TODO: ARMv8.2-SPE -- PMSCR_EL2 */ | ||
144 | /* TODO: ARMv8.4-Trace -- TRFCR_EL2 */ | ||
145 | }; | ||
146 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo mte_el0_cacheop_reginfo[] = { | ||
147 | }, | ||
148 | }; | ||
149 | |||
150 | -#endif | ||
151 | +static CPAccessResult access_scxtnum(CPUARMState *env, const ARMCPRegInfo *ri, | ||
152 | + bool isread) | ||
128 | +{ | 153 | +{ |
129 | + /* Generate the code to finish possible exception return and end the TB */ | 154 | + uint64_t hcr = arm_hcr_el2_eff(env); |
130 | + TCGLabel *excret_label = gen_new_label(); | 155 | + int el = arm_current_el(env); |
131 | + | 156 | + |
132 | + /* Is the new PC value in the magic range indicating exception return? */ | 157 | + if (el == 0 && !((hcr & HCR_E2H) && (hcr & HCR_TGE))) { |
133 | + tcg_gen_brcondi_i32(TCG_COND_GEU, cpu_R[15], 0xff000000, excret_label); | 158 | + if (env->cp15.sctlr_el[1] & SCTLR_TSCXT) { |
134 | + /* No: end the TB as we would for a DISAS_JMP */ | 159 | + if (hcr & HCR_TGE) { |
135 | + if (is_singlestepping(s)) { | 160 | + return CP_ACCESS_TRAP_EL2; |
136 | + gen_singlestep_exception(s); | 161 | + } |
137 | + } else { | 162 | + return CP_ACCESS_TRAP; |
138 | + tcg_gen_exit_tb(0); | 163 | + } |
139 | + } | 164 | + } else if (el < 2 && (env->cp15.sctlr_el[2] & SCTLR_TSCXT)) { |
140 | + gen_set_label(excret_label); | 165 | + return CP_ACCESS_TRAP_EL2; |
141 | + /* Yes: this is an exception return. | 166 | + } |
142 | + * At this point in runtime env->regs[15] and env->thumb will hold | 167 | + if (el < 2 && arm_is_el2_enabled(env) && !(hcr & HCR_ENSCXT)) { |
143 | + * the exception-return magic number, which do_v7m_exception_exit() | 168 | + return CP_ACCESS_TRAP_EL2; |
144 | + * will read. Nothing else will be able to see those values because | 169 | + } |
145 | + * the cpu-exec main loop guarantees that we will always go straight | 170 | + if (el < 3 |
146 | + * from raising the exception to the exception-handling code. | 171 | + && arm_feature(env, ARM_FEATURE_EL3) |
147 | + * | 172 | + && !(env->cp15.scr_el3 & SCR_ENSCXT)) { |
148 | + * gen_ss_advance(s) does nothing on M profile currently but | 173 | + return CP_ACCESS_TRAP_EL3; |
149 | + * calling it is conceptually the right thing as we have executed | 174 | + } |
150 | + * this instruction (compare SWI, HVC, SMC handling). | 175 | + return CP_ACCESS_OK; |
151 | + */ | ||
152 | + gen_ss_advance(s); | ||
153 | + gen_exception_internal(EXCP_EXCEPTION_EXIT); | ||
154 | +} | 176 | +} |
155 | + | 177 | + |
156 | /* Variant of store_reg which uses branch&exchange logic when storing | 178 | +static const ARMCPRegInfo scxtnum_reginfo[] = { |
157 | to r15 in ARM architecture v7 and above. The source must be a temporary | 179 | + { .name = "SCXTNUM_EL0", .state = ARM_CP_STATE_AA64, |
158 | and will be marked as dead. */ | 180 | + .opc0 = 3, .opc1 = 3, .crn = 13, .crm = 0, .opc2 = 7, |
159 | @@ -XXX,XX +XXX,XX @@ static inline void store_reg_bx(DisasContext *s, int reg, TCGv_i32 var) | 181 | + .access = PL0_RW, .accessfn = access_scxtnum, |
160 | static inline void store_reg_from_load(DisasContext *s, int reg, TCGv_i32 var) | 182 | + .fieldoffset = offsetof(CPUARMState, scxtnum_el[0]) }, |
161 | { | 183 | + { .name = "SCXTNUM_EL1", .state = ARM_CP_STATE_AA64, |
162 | if (reg == 15 && ENABLE_ARCH_5) { | 184 | + .opc0 = 3, .opc1 = 0, .crn = 13, .crm = 0, .opc2 = 7, |
163 | - gen_bx(s, var); | 185 | + .access = PL1_RW, .accessfn = access_scxtnum, |
164 | + gen_bx_excret(s, var); | 186 | + .fieldoffset = offsetof(CPUARMState, scxtnum_el[1]) }, |
165 | } else { | 187 | + { .name = "SCXTNUM_EL2", .state = ARM_CP_STATE_AA64, |
166 | store_reg(s, reg, var); | 188 | + .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 7, |
189 | + .access = PL2_RW, .accessfn = access_scxtnum, | ||
190 | + .fieldoffset = offsetof(CPUARMState, scxtnum_el[2]) }, | ||
191 | + { .name = "SCXTNUM_EL3", .state = ARM_CP_STATE_AA64, | ||
192 | + .opc0 = 3, .opc1 = 6, .crn = 13, .crm = 0, .opc2 = 7, | ||
193 | + .access = PL3_RW, | ||
194 | + .fieldoffset = offsetof(CPUARMState, scxtnum_el[3]) }, | ||
195 | +}; | ||
196 | +#endif /* TARGET_AARCH64 */ | ||
197 | |||
198 | static CPAccessResult access_predinv(CPUARMState *env, const ARMCPRegInfo *ri, | ||
199 | bool isread) | ||
200 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
201 | define_arm_cp_regs(cpu, mte_tco_ro_reginfo); | ||
202 | define_arm_cp_regs(cpu, mte_el0_cacheop_reginfo); | ||
167 | } | 203 | } |
168 | @@ -XXX,XX +XXX,XX @@ static int disas_thumb2_insn(CPUARMState *env, DisasContext *s, uint16_t insn_hw | 204 | + |
169 | tmp = tcg_temp_new_i32(); | 205 | + if (cpu_isar_feature(aa64_scxtnum, cpu)) { |
170 | gen_aa32_ld32u(s, tmp, addr, get_mem_index(s)); | 206 | + define_arm_cp_regs(cpu, scxtnum_reginfo); |
171 | if (i == 15) { | 207 | + } |
172 | - gen_bx(s, tmp); | 208 | #endif |
173 | + gen_bx_excret(s, tmp); | 209 | |
174 | } else if (i == rn) { | 210 | if (cpu_isar_feature(any_predinv, cpu)) { |
175 | loaded_var = tmp; | ||
176 | loaded_base = 1; | ||
177 | @@ -XXX,XX +XXX,XX @@ static int disas_thumb2_insn(CPUARMState *env, DisasContext *s, uint16_t insn_hw | ||
178 | goto illegal_op; | ||
179 | } | ||
180 | if (rs == 15) { | ||
181 | - gen_bx(s, tmp); | ||
182 | + gen_bx_excret(s, tmp); | ||
183 | } else { | ||
184 | store_reg(s, rs, tmp); | ||
185 | } | ||
186 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb_insn(CPUARMState *env, DisasContext *s) | ||
187 | tmp2 = tcg_temp_new_i32(); | ||
188 | tcg_gen_movi_i32(tmp2, val); | ||
189 | store_reg(s, 14, tmp2); | ||
190 | + gen_bx(s, tmp); | ||
191 | + } else { | ||
192 | + /* Only BX works as exception-return, not BLX */ | ||
193 | + gen_bx_excret(s, tmp); | ||
194 | } | ||
195 | - /* already thumb, no need to check */ | ||
196 | - gen_bx(s, tmp); | ||
197 | break; | ||
198 | } | ||
199 | break; | ||
200 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb) | ||
201 | instruction was a conditional branch or trap, and the PC has | ||
202 | already been written. */ | ||
203 | gen_set_condexec(dc); | ||
204 | - if (unlikely(is_singlestepping(dc))) { | ||
205 | + if (dc->is_jmp == DISAS_BX_EXCRET) { | ||
206 | + /* Exception return branches need some special case code at the | ||
207 | + * end of the TB, which is complex enough that it has to | ||
208 | + * handle the single-step vs not and the condition-failed | ||
209 | + * insn codepath itself. | ||
210 | + */ | ||
211 | + gen_bx_excret_final_code(dc); | ||
212 | + } else if (unlikely(is_singlestepping(dc))) { | ||
213 | /* Unconditional and "condition passed" instruction codepath. */ | ||
214 | switch (dc->is_jmp) { | ||
215 | case DISAS_SWI: | ||
216 | -- | 211 | -- |
217 | 2.7.4 | 212 | 2.25.1 |
218 | |||
219 | diff view generated by jsdifflib |
1 | From: Ishani Chugh <chugh.ishani@research.iiit.ac.in> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Ishani Chugh <chugh.ishani@research.iiit.ac.in> | 3 | This extension concerns cache speculation, which TCG does |
4 | Reviewed-by: Stefan Hajnoczi <stefanha@redhat.com> | 4 | not implement. Thus we can trivially enable this feature. |
5 | Message-id: 1491629987-6826-1-git-send-email-chugh.ishani@research.iiit.ac.in | 5 | |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220506180242.216785-22-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | target/arm/kvm64.c | 4 ++-- | 11 | docs/system/arm/emulation.rst | 1 + |
9 | 1 file changed, 2 insertions(+), 2 deletions(-) | 12 | target/arm/cpu64.c | 1 + |
13 | target/arm/cpu_tcg.c | 1 + | ||
14 | 3 files changed, 3 insertions(+) | ||
10 | 15 | ||
11 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | 16 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
12 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/kvm64.c | 18 | --- a/docs/system/arm/emulation.rst |
14 | +++ b/target/arm/kvm64.c | 19 | +++ b/docs/system/arm/emulation.rst |
15 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_handle_debug(CPUState *cs, struct kvm_debug_exit_arch *debug_exit) | 20 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
16 | * single step at this point so something has gone wrong. | 21 | - FEAT_CSV2_1p1 (Cache speculation variant 2, version 1.1) |
17 | */ | 22 | - FEAT_CSV2_1p2 (Cache speculation variant 2, version 1.2) |
18 | error_report("%s: guest single-step while debugging unsupported" | 23 | - FEAT_CSV2_2 (Cache speculation variant 2, version 2) |
19 | - " (%"PRIx64", %"PRIx32")\n", | 24 | +- FEAT_CSV3 (Cache speculation variant 3) |
20 | + " (%"PRIx64", %"PRIx32")", | 25 | - FEAT_DIT (Data Independent Timing instructions) |
21 | __func__, env->pc, debug_exit->hsr); | 26 | - FEAT_DPB (DC CVAP instruction) |
22 | return false; | 27 | - FEAT_Debugv8p2 (Debug changes for v8.2) |
23 | } | 28 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
24 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_handle_debug(CPUState *cs, struct kvm_debug_exit_arch *debug_exit) | 29 | index XXXXXXX..XXXXXXX 100644 |
25 | break; | 30 | --- a/target/arm/cpu64.c |
26 | } | 31 | +++ b/target/arm/cpu64.c |
27 | default: | 32 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
28 | - error_report("%s: unhandled debug exit (%"PRIx32", %"PRIx64")\n", | 33 | t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); /* FEAT_SEL2 */ |
29 | + error_report("%s: unhandled debug exit (%"PRIx32", %"PRIx64")", | 34 | t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); /* FEAT_DIT */ |
30 | __func__, debug_exit->hsr, env->pc); | 35 | t = FIELD_DP64(t, ID_AA64PFR0, CSV2, 2); /* FEAT_CSV2_2 */ |
31 | } | 36 | + t = FIELD_DP64(t, ID_AA64PFR0, CSV3, 1); /* FEAT_CSV3 */ |
37 | cpu->isar.id_aa64pfr0 = t; | ||
38 | |||
39 | t = cpu->isar.id_aa64pfr1; | ||
40 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/cpu_tcg.c | ||
43 | +++ b/target/arm/cpu_tcg.c | ||
44 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | ||
45 | cpu->isar.id_pfr0 = t; | ||
46 | |||
47 | t = cpu->isar.id_pfr2; | ||
48 | + t = FIELD_DP32(t, ID_PFR2, CSV3, 1); /* FEAT_CSV3 */ | ||
49 | t = FIELD_DP32(t, ID_PFR2, SSBS, 1); /* FEAT_SSBS */ | ||
50 | cpu->isar.id_pfr2 = t; | ||
32 | 51 | ||
33 | -- | 52 | -- |
34 | 2.7.4 | 53 | 2.25.1 |
35 | |||
36 | diff view generated by jsdifflib |
1 | From: Alistair Francis <alistair.francis@xilinx.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Alistair Francis <alistair.francis@xilinx.com> | 3 | This extension concerns not merging memory access, which TCG does |
4 | not implement. Thus we can trivially enable this feature. | ||
5 | Add a comment to handle_hint for the DGH instruction, but no code. | ||
6 | |||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Message-id: 026dbe01a1d42619eee30ce3f2079741bf04bc73.1491947224.git.alistair.francis@xilinx.com | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20220506180242.216785-23-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 11 | --- |
8 | hw/arm/xlnx-zynqmp.c | 6 +++++- | 12 | docs/system/arm/emulation.rst | 1 + |
9 | 1 file changed, 5 insertions(+), 1 deletion(-) | 13 | target/arm/cpu64.c | 1 + |
14 | target/arm/translate-a64.c | 1 + | ||
15 | 3 files changed, 3 insertions(+) | ||
10 | 16 | ||
11 | diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c | 17 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
12 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/arm/xlnx-zynqmp.c | 19 | --- a/docs/system/arm/emulation.rst |
14 | +++ b/hw/arm/xlnx-zynqmp.c | 20 | +++ b/docs/system/arm/emulation.rst |
15 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
16 | #define ARM_PHYS_TIMER_PPI 30 | 22 | - FEAT_CSV2_1p2 (Cache speculation variant 2, version 1.2) |
17 | #define ARM_VIRT_TIMER_PPI 27 | 23 | - FEAT_CSV2_2 (Cache speculation variant 2, version 2) |
18 | 24 | - FEAT_CSV3 (Cache speculation variant 3) | |
19 | +#define GEM_REVISION 0x40070106 | 25 | +- FEAT_DGH (Data gathering hint) |
20 | + | 26 | - FEAT_DIT (Data Independent Timing instructions) |
21 | #define GIC_BASE_ADDR 0xf9000000 | 27 | - FEAT_DPB (DC CVAP instruction) |
22 | #define GIC_DIST_ADDR 0xf9010000 | 28 | - FEAT_Debugv8p2 (Debug changes for v8.2) |
23 | #define GIC_CPU_ADDR 0xf9020000 | 29 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
24 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) | 30 | index XXXXXXX..XXXXXXX 100644 |
25 | qemu_check_nic_model(nd, TYPE_CADENCE_GEM); | 31 | --- a/target/arm/cpu64.c |
26 | qdev_set_nic_properties(DEVICE(&s->gem[i]), nd); | 32 | +++ b/target/arm/cpu64.c |
27 | } | 33 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
28 | + object_property_set_int(OBJECT(&s->gem[i]), GEM_REVISION, "revision", | 34 | t = FIELD_DP64(t, ID_AA64ISAR1, SB, 1); /* FEAT_SB */ |
29 | + &error_abort); | 35 | t = FIELD_DP64(t, ID_AA64ISAR1, SPECRES, 1); /* FEAT_SPECRES */ |
30 | object_property_set_int(OBJECT(&s->gem[i]), 2, "num-priority-queues", | 36 | t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 1); /* FEAT_BF16 */ |
31 | - &error_abort); | 37 | + t = FIELD_DP64(t, ID_AA64ISAR1, DGH, 1); /* FEAT_DGH */ |
32 | + &error_abort); | 38 | t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 1); /* FEAT_I8MM */ |
33 | object_property_set_bool(OBJECT(&s->gem[i]), true, "realized", &err); | 39 | cpu->isar.id_aa64isar1 = t; |
34 | if (err) { | 40 | |
35 | error_propagate(errp, err); | 41 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/target/arm/translate-a64.c | ||
44 | +++ b/target/arm/translate-a64.c | ||
45 | @@ -XXX,XX +XXX,XX @@ static void handle_hint(DisasContext *s, uint32_t insn, | ||
46 | break; | ||
47 | case 0b00100: /* SEV */ | ||
48 | case 0b00101: /* SEVL */ | ||
49 | + case 0b00110: /* DGH */ | ||
50 | /* we treat all as NOP at least for now */ | ||
51 | break; | ||
52 | case 0b00111: /* XPACLRI */ | ||
36 | -- | 53 | -- |
37 | 2.7.4 | 54 | 2.25.1 |
38 | |||
39 | diff view generated by jsdifflib |
1 | We now test for "are we singlestepping" in several places and | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | it's not a trivial check because we need to care about both | ||
3 | architectural singlestep and QEMU gdbstub singlestep. We're | ||
4 | also about to add another place that needs to make this check, | ||
5 | so pull the condition out into a function. | ||
6 | 2 | ||
3 | Enable the a76 for virt and sbsa board use. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20220506180242.216785-24-richard.henderson@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <rth@twiddle.net> | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 1491844419-12485-7-git-send-email-peter.maydell@linaro.org | ||
11 | --- | 9 | --- |
12 | target/arm/translate.c | 20 +++++++++++++++----- | 10 | docs/system/arm/virt.rst | 1 + |
13 | 1 file changed, 15 insertions(+), 5 deletions(-) | 11 | hw/arm/sbsa-ref.c | 1 + |
12 | hw/arm/virt.c | 1 + | ||
13 | target/arm/cpu64.c | 66 ++++++++++++++++++++++++++++++++++++++++ | ||
14 | 4 files changed, 69 insertions(+) | ||
14 | 15 | ||
15 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 16 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate.c | 18 | --- a/docs/system/arm/virt.rst |
18 | +++ b/target/arm/translate.c | 19 | +++ b/docs/system/arm/virt.rst |
19 | @@ -XXX,XX +XXX,XX @@ static void gen_singlestep_exception(DisasContext *s) | 20 | @@ -XXX,XX +XXX,XX @@ Supported guest CPU types: |
20 | } | 21 | - ``cortex-a53`` (64-bit) |
22 | - ``cortex-a57`` (64-bit) | ||
23 | - ``cortex-a72`` (64-bit) | ||
24 | +- ``cortex-a76`` (64-bit) | ||
25 | - ``a64fx`` (64-bit) | ||
26 | - ``host`` (with KVM only) | ||
27 | - ``max`` (same as ``host`` for KVM; best possible emulation with TCG) | ||
28 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/hw/arm/sbsa-ref.c | ||
31 | +++ b/hw/arm/sbsa-ref.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static const int sbsa_ref_irqmap[] = { | ||
33 | static const char * const valid_cpus[] = { | ||
34 | ARM_CPU_TYPE_NAME("cortex-a57"), | ||
35 | ARM_CPU_TYPE_NAME("cortex-a72"), | ||
36 | + ARM_CPU_TYPE_NAME("cortex-a76"), | ||
37 | ARM_CPU_TYPE_NAME("max"), | ||
38 | }; | ||
39 | |||
40 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/arm/virt.c | ||
43 | +++ b/hw/arm/virt.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static const char *valid_cpus[] = { | ||
45 | ARM_CPU_TYPE_NAME("cortex-a53"), | ||
46 | ARM_CPU_TYPE_NAME("cortex-a57"), | ||
47 | ARM_CPU_TYPE_NAME("cortex-a72"), | ||
48 | + ARM_CPU_TYPE_NAME("cortex-a76"), | ||
49 | ARM_CPU_TYPE_NAME("a64fx"), | ||
50 | ARM_CPU_TYPE_NAME("host"), | ||
51 | ARM_CPU_TYPE_NAME("max"), | ||
52 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/target/arm/cpu64.c | ||
55 | +++ b/target/arm/cpu64.c | ||
56 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a72_initfn(Object *obj) | ||
57 | define_cortex_a72_a57_a53_cp_reginfo(cpu); | ||
21 | } | 58 | } |
22 | 59 | ||
23 | +static inline bool is_singlestepping(DisasContext *s) | 60 | +static void aarch64_a76_initfn(Object *obj) |
24 | +{ | 61 | +{ |
25 | + /* Return true if we are singlestepping either because of | 62 | + ARMCPU *cpu = ARM_CPU(obj); |
26 | + * architectural singlestep or QEMU gdbstub singlestep. This does | 63 | + |
27 | + * not include the command line '-singlestep' mode which is rather | 64 | + cpu->dtb_compatible = "arm,cortex-a76"; |
28 | + * misnamed as it only means "one instruction per TB" and doesn't | 65 | + set_feature(&cpu->env, ARM_FEATURE_V8); |
29 | + * affect the code we generate. | 66 | + set_feature(&cpu->env, ARM_FEATURE_NEON); |
30 | + */ | 67 | + set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); |
31 | + return s->singlestep_enabled || s->ss_active; | 68 | + set_feature(&cpu->env, ARM_FEATURE_AARCH64); |
69 | + set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); | ||
70 | + set_feature(&cpu->env, ARM_FEATURE_EL2); | ||
71 | + set_feature(&cpu->env, ARM_FEATURE_EL3); | ||
72 | + set_feature(&cpu->env, ARM_FEATURE_PMU); | ||
73 | + | ||
74 | + /* Ordered by B2.4 AArch64 registers by functional group */ | ||
75 | + cpu->clidr = 0x82000023; | ||
76 | + cpu->ctr = 0x8444C004; | ||
77 | + cpu->dcz_blocksize = 4; | ||
78 | + cpu->isar.id_aa64dfr0 = 0x0000000010305408ull; | ||
79 | + cpu->isar.id_aa64isar0 = 0x0000100010211120ull; | ||
80 | + cpu->isar.id_aa64isar1 = 0x0000000000100001ull; | ||
81 | + cpu->isar.id_aa64mmfr0 = 0x0000000000101122ull; | ||
82 | + cpu->isar.id_aa64mmfr1 = 0x0000000010212122ull; | ||
83 | + cpu->isar.id_aa64mmfr2 = 0x0000000000001011ull; | ||
84 | + cpu->isar.id_aa64pfr0 = 0x1100000010111112ull; /* GIC filled in later */ | ||
85 | + cpu->isar.id_aa64pfr1 = 0x0000000000000010ull; | ||
86 | + cpu->id_afr0 = 0x00000000; | ||
87 | + cpu->isar.id_dfr0 = 0x04010088; | ||
88 | + cpu->isar.id_isar0 = 0x02101110; | ||
89 | + cpu->isar.id_isar1 = 0x13112111; | ||
90 | + cpu->isar.id_isar2 = 0x21232042; | ||
91 | + cpu->isar.id_isar3 = 0x01112131; | ||
92 | + cpu->isar.id_isar4 = 0x00010142; | ||
93 | + cpu->isar.id_isar5 = 0x01011121; | ||
94 | + cpu->isar.id_isar6 = 0x00000010; | ||
95 | + cpu->isar.id_mmfr0 = 0x10201105; | ||
96 | + cpu->isar.id_mmfr1 = 0x40000000; | ||
97 | + cpu->isar.id_mmfr2 = 0x01260000; | ||
98 | + cpu->isar.id_mmfr3 = 0x02122211; | ||
99 | + cpu->isar.id_mmfr4 = 0x00021110; | ||
100 | + cpu->isar.id_pfr0 = 0x10010131; | ||
101 | + cpu->isar.id_pfr1 = 0x00010000; /* GIC filled in later */ | ||
102 | + cpu->isar.id_pfr2 = 0x00000011; | ||
103 | + cpu->midr = 0x414fd0b1; /* r4p1 */ | ||
104 | + cpu->revidr = 0; | ||
105 | + | ||
106 | + /* From B2.18 CCSIDR_EL1 */ | ||
107 | + cpu->ccsidr[0] = 0x701fe01a; /* 64KB L1 dcache */ | ||
108 | + cpu->ccsidr[1] = 0x201fe01a; /* 64KB L1 icache */ | ||
109 | + cpu->ccsidr[2] = 0x707fe03a; /* 512KB L2 cache */ | ||
110 | + | ||
111 | + /* From B2.93 SCTLR_EL3 */ | ||
112 | + cpu->reset_sctlr = 0x30c50838; | ||
113 | + | ||
114 | + /* From B4.23 ICH_VTR_EL2 */ | ||
115 | + cpu->gic_num_lrs = 4; | ||
116 | + cpu->gic_vpribits = 5; | ||
117 | + cpu->gic_vprebits = 5; | ||
118 | + | ||
119 | + /* From B5.1 AdvSIMD AArch64 register summary */ | ||
120 | + cpu->isar.mvfr0 = 0x10110222; | ||
121 | + cpu->isar.mvfr1 = 0x13211111; | ||
122 | + cpu->isar.mvfr2 = 0x00000043; | ||
32 | +} | 123 | +} |
33 | + | 124 | + |
34 | static void gen_smul_dual(TCGv_i32 a, TCGv_i32 b) | 125 | void arm_cpu_sve_finalize(ARMCPU *cpu, Error **errp) |
35 | { | 126 | { |
36 | TCGv_i32 tmp1 = tcg_temp_new_i32(); | 127 | /* |
37 | @@ -XXX,XX +XXX,XX @@ static inline void gen_goto_tb(DisasContext *s, int n, target_ulong dest) | 128 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo aarch64_cpus[] = { |
38 | 129 | { .name = "cortex-a57", .initfn = aarch64_a57_initfn }, | |
39 | static inline void gen_jmp (DisasContext *s, uint32_t dest) | 130 | { .name = "cortex-a53", .initfn = aarch64_a53_initfn }, |
40 | { | 131 | { .name = "cortex-a72", .initfn = aarch64_a72_initfn }, |
41 | - if (unlikely(s->singlestep_enabled || s->ss_active)) { | 132 | + { .name = "cortex-a76", .initfn = aarch64_a76_initfn }, |
42 | + if (unlikely(is_singlestepping(s))) { | 133 | { .name = "a64fx", .initfn = aarch64_a64fx_initfn }, |
43 | /* An indirect jump so that we still trigger the debug exception. */ | 134 | { .name = "max", .initfn = aarch64_max_initfn }, |
44 | if (s->thumb) | 135 | #if defined(CONFIG_KVM) || defined(CONFIG_HVF) |
45 | dest |= 1; | ||
46 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb) | ||
47 | ((dc->pc >= next_page_start - 3) && insn_crosses_page(env, dc)); | ||
48 | |||
49 | } while (!dc->is_jmp && !tcg_op_buf_full() && | ||
50 | - !cs->singlestep_enabled && | ||
51 | + !is_singlestepping(dc) && | ||
52 | !singlestep && | ||
53 | - !dc->ss_active && | ||
54 | !end_of_page && | ||
55 | num_insns < max_insns); | ||
56 | |||
57 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb) | ||
58 | instruction was a conditional branch or trap, and the PC has | ||
59 | already been written. */ | ||
60 | gen_set_condexec(dc); | ||
61 | - if (unlikely(cs->singlestep_enabled || dc->ss_active)) { | ||
62 | + if (unlikely(is_singlestepping(dc))) { | ||
63 | /* Unconditional and "condition passed" instruction codepath. */ | ||
64 | switch (dc->is_jmp) { | ||
65 | case DISAS_SWI: | ||
66 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb) | ||
67 | /* "Condition failed" instruction codepath for the branch/trap insn */ | ||
68 | gen_set_label(dc->condlabel); | ||
69 | gen_set_condexec(dc); | ||
70 | - if (unlikely(cs->singlestep_enabled || dc->ss_active)) { | ||
71 | + if (unlikely(is_singlestepping(dc))) { | ||
72 | gen_set_pc_im(dc, dc->pc); | ||
73 | gen_singlestep_exception(dc); | ||
74 | } else { | ||
75 | -- | 136 | -- |
76 | 2.7.4 | 137 | 2.25.1 |
77 | |||
78 | diff view generated by jsdifflib |
1 | Move the utility routines gen_set_condexec() and gen_set_pc_im() | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | up in the file, as we will want to use them from a function | ||
3 | placed earlier in the file than their current location. | ||
4 | 2 | ||
3 | Enable the n1 for virt and sbsa board use. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20220506180242.216785-25-richard.henderson@linaro.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Richard Henderson <rth@twiddle.net> | ||
8 | Message-id: 1491844419-12485-5-git-send-email-peter.maydell@linaro.org | ||
9 | --- | 9 | --- |
10 | target/arm/translate.c | 31 +++++++++++++++---------------- | 10 | docs/system/arm/virt.rst | 1 + |
11 | 1 file changed, 15 insertions(+), 16 deletions(-) | 11 | hw/arm/sbsa-ref.c | 1 + |
12 | hw/arm/virt.c | 1 + | ||
13 | target/arm/cpu64.c | 66 ++++++++++++++++++++++++++++++++++++++++ | ||
14 | 4 files changed, 69 insertions(+) | ||
12 | 15 | ||
13 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 16 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst |
14 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate.c | 18 | --- a/docs/system/arm/virt.rst |
16 | +++ b/target/arm/translate.c | 19 | +++ b/docs/system/arm/virt.rst |
17 | @@ -XXX,XX +XXX,XX @@ static const uint8_t table_logic_cc[16] = { | 20 | @@ -XXX,XX +XXX,XX @@ Supported guest CPU types: |
18 | 1, /* mvn */ | 21 | - ``cortex-a76`` (64-bit) |
22 | - ``a64fx`` (64-bit) | ||
23 | - ``host`` (with KVM only) | ||
24 | +- ``neoverse-n1`` (64-bit) | ||
25 | - ``max`` (same as ``host`` for KVM; best possible emulation with TCG) | ||
26 | |||
27 | Note that the default is ``cortex-a15``, so for an AArch64 guest you must | ||
28 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/hw/arm/sbsa-ref.c | ||
31 | +++ b/hw/arm/sbsa-ref.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static const char * const valid_cpus[] = { | ||
33 | ARM_CPU_TYPE_NAME("cortex-a57"), | ||
34 | ARM_CPU_TYPE_NAME("cortex-a72"), | ||
35 | ARM_CPU_TYPE_NAME("cortex-a76"), | ||
36 | + ARM_CPU_TYPE_NAME("neoverse-n1"), | ||
37 | ARM_CPU_TYPE_NAME("max"), | ||
19 | }; | 38 | }; |
20 | 39 | ||
21 | +static inline void gen_set_condexec(DisasContext *s) | 40 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/arm/virt.c | ||
43 | +++ b/hw/arm/virt.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static const char *valid_cpus[] = { | ||
45 | ARM_CPU_TYPE_NAME("cortex-a72"), | ||
46 | ARM_CPU_TYPE_NAME("cortex-a76"), | ||
47 | ARM_CPU_TYPE_NAME("a64fx"), | ||
48 | + ARM_CPU_TYPE_NAME("neoverse-n1"), | ||
49 | ARM_CPU_TYPE_NAME("host"), | ||
50 | ARM_CPU_TYPE_NAME("max"), | ||
51 | }; | ||
52 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/target/arm/cpu64.c | ||
55 | +++ b/target/arm/cpu64.c | ||
56 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a76_initfn(Object *obj) | ||
57 | cpu->isar.mvfr2 = 0x00000043; | ||
58 | } | ||
59 | |||
60 | +static void aarch64_neoverse_n1_initfn(Object *obj) | ||
22 | +{ | 61 | +{ |
23 | + if (s->condexec_mask) { | 62 | + ARMCPU *cpu = ARM_CPU(obj); |
24 | + uint32_t val = (s->condexec_cond << 4) | (s->condexec_mask >> 1); | 63 | + |
25 | + TCGv_i32 tmp = tcg_temp_new_i32(); | 64 | + cpu->dtb_compatible = "arm,neoverse-n1"; |
26 | + tcg_gen_movi_i32(tmp, val); | 65 | + set_feature(&cpu->env, ARM_FEATURE_V8); |
27 | + store_cpu_field(tmp, condexec_bits); | 66 | + set_feature(&cpu->env, ARM_FEATURE_NEON); |
28 | + } | 67 | + set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); |
68 | + set_feature(&cpu->env, ARM_FEATURE_AARCH64); | ||
69 | + set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); | ||
70 | + set_feature(&cpu->env, ARM_FEATURE_EL2); | ||
71 | + set_feature(&cpu->env, ARM_FEATURE_EL3); | ||
72 | + set_feature(&cpu->env, ARM_FEATURE_PMU); | ||
73 | + | ||
74 | + /* Ordered by B2.4 AArch64 registers by functional group */ | ||
75 | + cpu->clidr = 0x82000023; | ||
76 | + cpu->ctr = 0x8444c004; | ||
77 | + cpu->dcz_blocksize = 4; | ||
78 | + cpu->isar.id_aa64dfr0 = 0x0000000110305408ull; | ||
79 | + cpu->isar.id_aa64isar0 = 0x0000100010211120ull; | ||
80 | + cpu->isar.id_aa64isar1 = 0x0000000000100001ull; | ||
81 | + cpu->isar.id_aa64mmfr0 = 0x0000000000101125ull; | ||
82 | + cpu->isar.id_aa64mmfr1 = 0x0000000010212122ull; | ||
83 | + cpu->isar.id_aa64mmfr2 = 0x0000000000001011ull; | ||
84 | + cpu->isar.id_aa64pfr0 = 0x1100000010111112ull; /* GIC filled in later */ | ||
85 | + cpu->isar.id_aa64pfr1 = 0x0000000000000020ull; | ||
86 | + cpu->id_afr0 = 0x00000000; | ||
87 | + cpu->isar.id_dfr0 = 0x04010088; | ||
88 | + cpu->isar.id_isar0 = 0x02101110; | ||
89 | + cpu->isar.id_isar1 = 0x13112111; | ||
90 | + cpu->isar.id_isar2 = 0x21232042; | ||
91 | + cpu->isar.id_isar3 = 0x01112131; | ||
92 | + cpu->isar.id_isar4 = 0x00010142; | ||
93 | + cpu->isar.id_isar5 = 0x01011121; | ||
94 | + cpu->isar.id_isar6 = 0x00000010; | ||
95 | + cpu->isar.id_mmfr0 = 0x10201105; | ||
96 | + cpu->isar.id_mmfr1 = 0x40000000; | ||
97 | + cpu->isar.id_mmfr2 = 0x01260000; | ||
98 | + cpu->isar.id_mmfr3 = 0x02122211; | ||
99 | + cpu->isar.id_mmfr4 = 0x00021110; | ||
100 | + cpu->isar.id_pfr0 = 0x10010131; | ||
101 | + cpu->isar.id_pfr1 = 0x00010000; /* GIC filled in later */ | ||
102 | + cpu->isar.id_pfr2 = 0x00000011; | ||
103 | + cpu->midr = 0x414fd0c1; /* r4p1 */ | ||
104 | + cpu->revidr = 0; | ||
105 | + | ||
106 | + /* From B2.23 CCSIDR_EL1 */ | ||
107 | + cpu->ccsidr[0] = 0x701fe01a; /* 64KB L1 dcache */ | ||
108 | + cpu->ccsidr[1] = 0x201fe01a; /* 64KB L1 icache */ | ||
109 | + cpu->ccsidr[2] = 0x70ffe03a; /* 1MB L2 cache */ | ||
110 | + | ||
111 | + /* From B2.98 SCTLR_EL3 */ | ||
112 | + cpu->reset_sctlr = 0x30c50838; | ||
113 | + | ||
114 | + /* From B4.23 ICH_VTR_EL2 */ | ||
115 | + cpu->gic_num_lrs = 4; | ||
116 | + cpu->gic_vpribits = 5; | ||
117 | + cpu->gic_vprebits = 5; | ||
118 | + | ||
119 | + /* From B5.1 AdvSIMD AArch64 register summary */ | ||
120 | + cpu->isar.mvfr0 = 0x10110222; | ||
121 | + cpu->isar.mvfr1 = 0x13211111; | ||
122 | + cpu->isar.mvfr2 = 0x00000043; | ||
29 | +} | 123 | +} |
30 | + | 124 | + |
31 | +static inline void gen_set_pc_im(DisasContext *s, target_ulong val) | 125 | void arm_cpu_sve_finalize(ARMCPU *cpu, Error **errp) |
32 | +{ | ||
33 | + tcg_gen_movi_i32(cpu_R[15], val); | ||
34 | +} | ||
35 | + | ||
36 | /* Set PC and Thumb state from an immediate address. */ | ||
37 | static inline void gen_bx_im(DisasContext *s, uint32_t addr) | ||
38 | { | 126 | { |
39 | @@ -XXX,XX +XXX,XX @@ DO_GEN_ST(8, MO_UB) | 127 | /* |
40 | DO_GEN_ST(16, MO_UW) | 128 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo aarch64_cpus[] = { |
41 | DO_GEN_ST(32, MO_UL) | 129 | { .name = "cortex-a72", .initfn = aarch64_a72_initfn }, |
42 | 130 | { .name = "cortex-a76", .initfn = aarch64_a76_initfn }, | |
43 | -static inline void gen_set_pc_im(DisasContext *s, target_ulong val) | 131 | { .name = "a64fx", .initfn = aarch64_a64fx_initfn }, |
44 | -{ | 132 | + { .name = "neoverse-n1", .initfn = aarch64_neoverse_n1_initfn }, |
45 | - tcg_gen_movi_i32(cpu_R[15], val); | 133 | { .name = "max", .initfn = aarch64_max_initfn }, |
46 | -} | 134 | #if defined(CONFIG_KVM) || defined(CONFIG_HVF) |
47 | - | 135 | { .name = "host", .initfn = aarch64_host_initfn }, |
48 | static inline void gen_hvc(DisasContext *s, int imm16) | ||
49 | { | ||
50 | /* The pre HVC helper handles cases when HVC gets trapped | ||
51 | @@ -XXX,XX +XXX,XX @@ static inline void gen_smc(DisasContext *s) | ||
52 | s->is_jmp = DISAS_SMC; | ||
53 | } | ||
54 | |||
55 | -static inline void | ||
56 | -gen_set_condexec (DisasContext *s) | ||
57 | -{ | ||
58 | - if (s->condexec_mask) { | ||
59 | - uint32_t val = (s->condexec_cond << 4) | (s->condexec_mask >> 1); | ||
60 | - TCGv_i32 tmp = tcg_temp_new_i32(); | ||
61 | - tcg_gen_movi_i32(tmp, val); | ||
62 | - store_cpu_field(tmp, condexec_bits); | ||
63 | - } | ||
64 | -} | ||
65 | - | ||
66 | static void gen_exception_internal_insn(DisasContext *s, int offset, int excp) | ||
67 | { | ||
68 | gen_set_condexec(s); | ||
69 | -- | 136 | -- |
70 | 2.7.4 | 137 | 2.25.1 |
71 | |||
72 | diff view generated by jsdifflib |
1 | From: Krzysztof Kozlowski <krzk@kernel.org> | 1 | From: Leif Lindholm <quic_llindhol@quicinc.com> |
---|---|---|---|
2 | 2 | ||
3 | Short declaration of 'i' was in the middle of declarations with | 3 | The sbsa-ref machine is continuously evolving. Some of the changes we |
4 | assignments. Make it a little bit more readable. Additionally switch | 4 | want to make in the near future, to align with real components (e.g. |
5 | from "unsigned" to "unsigned int" as this pattern is more widely used. | 5 | the GIC-700), will break compatibility for existing firmware. |
6 | No functional change. | ||
7 | 6 | ||
8 | Signed-off-by: Krzysztof Kozlowski <krzk@kernel.org> | 7 | Introduce two new properties to the DT generated on machine generation: |
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | - machine-version-major |
10 | Message-id: 20170313184750.429-4-krzk@kernel.org | 9 | To be incremented when a platform change makes the machine |
10 | incompatible with existing firmware. | ||
11 | - machine-version-minor | ||
12 | To be incremented when functionality is added to the machine | ||
13 | without causing incompatibility with existing firmware. | ||
14 | to be reset to 0 when machine-version-major is incremented. | ||
15 | |||
16 | This versioning scheme is *neither*: | ||
17 | - A QEMU versioned machine type; a given version of QEMU will emulate | ||
18 | a given version of the platform. | ||
19 | - A reflection of level of SBSA (now SystemReady SR) support provided. | ||
20 | |||
21 | The version will increment on guest-visible functional changes only, | ||
22 | akin to a revision ID register found on a physical platform. | ||
23 | |||
24 | These properties are both introduced with the value 0. | ||
25 | (Hence, a machine where the DT is lacking these nodes is equivalent | ||
26 | to version 0.0.) | ||
27 | |||
28 | Signed-off-by: Leif Lindholm <quic_llindhol@quicinc.com> | ||
29 | Message-id: 20220505113947.75714-1-quic_llindhol@quicinc.com | ||
30 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
31 | Cc: Radoslaw Biernacki <rad@semihalf.com> | ||
32 | Cc: Cédric Le Goater <clg@kaod.org> | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 33 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 34 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 35 | --- |
14 | hw/misc/exynos4210_pmu.c | 4 ++-- | 36 | hw/arm/sbsa-ref.c | 14 ++++++++++++++ |
15 | 1 file changed, 2 insertions(+), 2 deletions(-) | 37 | 1 file changed, 14 insertions(+) |
16 | 38 | ||
17 | diff --git a/hw/misc/exynos4210_pmu.c b/hw/misc/exynos4210_pmu.c | 39 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c |
18 | index XXXXXXX..XXXXXXX 100644 | 40 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/misc/exynos4210_pmu.c | 41 | --- a/hw/arm/sbsa-ref.c |
20 | +++ b/hw/misc/exynos4210_pmu.c | 42 | +++ b/hw/arm/sbsa-ref.c |
21 | @@ -XXX,XX +XXX,XX @@ static uint64_t exynos4210_pmu_read(void *opaque, hwaddr offset, | 43 | @@ -XXX,XX +XXX,XX @@ static void create_fdt(SBSAMachineState *sms) |
22 | unsigned size) | 44 | qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2); |
23 | { | 45 | qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2); |
24 | Exynos4210PmuState *s = (Exynos4210PmuState *)opaque; | 46 | |
25 | - unsigned i; | 47 | + /* |
26 | const Exynos4210PmuReg *reg_p = exynos4210_pmu_regs; | 48 | + * This versioning scheme is for informing platform fw only. It is neither: |
27 | + unsigned int i; | 49 | + * - A QEMU versioned machine type; a given version of QEMU will emulate |
28 | 50 | + * a given version of the platform. | |
29 | for (i = 0; i < PMU_NUM_OF_REGISTERS; i++) { | 51 | + * - A reflection of level of SBSA (now SystemReady SR) support provided. |
30 | if (reg_p->offset == offset) { | 52 | + * |
31 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_pmu_write(void *opaque, hwaddr offset, | 53 | + * machine-version-major: updated when changes breaking fw compatibility |
32 | uint64_t val, unsigned size) | 54 | + * are introduced. |
33 | { | 55 | + * machine-version-minor: updated when features are added that don't break |
34 | Exynos4210PmuState *s = (Exynos4210PmuState *)opaque; | 56 | + * fw compatibility. |
35 | - unsigned i; | 57 | + */ |
36 | const Exynos4210PmuReg *reg_p = exynos4210_pmu_regs; | 58 | + qemu_fdt_setprop_cell(fdt, "/", "machine-version-major", 0); |
37 | + unsigned int i; | 59 | + qemu_fdt_setprop_cell(fdt, "/", "machine-version-minor", 0); |
38 | 60 | + | |
39 | for (i = 0; i < PMU_NUM_OF_REGISTERS; i++) { | 61 | if (ms->numa_state->have_numa_distance) { |
40 | if (reg_p->offset == offset) { | 62 | int size = nb_numa_nodes * nb_numa_nodes * 3 * sizeof(uint32_t); |
63 | uint32_t *matrix = g_malloc0(size); | ||
41 | -- | 64 | -- |
42 | 2.7.4 | 65 | 2.25.1 |
43 | 66 | ||
44 | 67 | diff view generated by jsdifflib |
1 | From: Alistair Francis <alistair.francis@xilinx.com> | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Expose the Cadence GEM revision as a property. | 3 | This adds cluster-id in CPU instance properties, which will be used |
4 | by arm/virt machine. Besides, the cluster-id is also verified or | ||
5 | dumped in various spots: | ||
4 | 6 | ||
5 | Signed-off-by: Alistair Francis <alistair.francis@xilinx.com> | 7 | * hw/core/machine.c::machine_set_cpu_numa_node() to associate |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | CPU with its NUMA node. |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | |
8 | Message-id: 541324373cf87b50f8be0439a0cb89f5028b016f.1491947224.git.alistair.francis@xilinx.com | 10 | * hw/core/machine.c::machine_numa_finish_cpu_init() to record |
11 | CPU slots with no NUMA mapping set. | ||
12 | |||
13 | * hw/core/machine-hmp-cmds.c::hmp_hotpluggable_cpus() to dump | ||
14 | cluster-id. | ||
15 | |||
16 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
17 | Reviewed-by: Yanan Wang <wangyanan55@huawei.com> | ||
18 | Acked-by: Igor Mammedov <imammedo@redhat.com> | ||
19 | Message-id: 20220503140304.855514-2-gshan@redhat.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 21 | --- |
11 | include/hw/net/cadence_gem.h | 1 + | 22 | qapi/machine.json | 6 ++++-- |
12 | hw/net/cadence_gem.c | 6 +++++- | 23 | hw/core/machine-hmp-cmds.c | 4 ++++ |
13 | 2 files changed, 6 insertions(+), 1 deletion(-) | 24 | hw/core/machine.c | 16 ++++++++++++++++ |
25 | 3 files changed, 24 insertions(+), 2 deletions(-) | ||
14 | 26 | ||
15 | diff --git a/include/hw/net/cadence_gem.h b/include/hw/net/cadence_gem.h | 27 | diff --git a/qapi/machine.json b/qapi/machine.json |
16 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/net/cadence_gem.h | 29 | --- a/qapi/machine.json |
18 | +++ b/include/hw/net/cadence_gem.h | 30 | +++ b/qapi/machine.json |
19 | @@ -XXX,XX +XXX,XX @@ typedef struct CadenceGEMState { | 31 | @@ -XXX,XX +XXX,XX @@ |
20 | uint8_t num_priority_queues; | 32 | # @node-id: NUMA node ID the CPU belongs to |
21 | uint8_t num_type1_screeners; | 33 | # @socket-id: socket number within node/board the CPU belongs to |
22 | uint8_t num_type2_screeners; | 34 | # @die-id: die number within socket the CPU belongs to (since 4.1) |
23 | + uint32_t revision; | 35 | -# @core-id: core number within die the CPU belongs to |
24 | 36 | +# @cluster-id: cluster number within die the CPU belongs to (since 7.1) | |
25 | /* GEM registers backing store */ | 37 | +# @core-id: core number within cluster the CPU belongs to |
26 | uint32_t regs[CADENCE_GEM_MAXREG]; | 38 | # @thread-id: thread number within core the CPU belongs to |
27 | diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c | 39 | # |
40 | -# Note: currently there are 5 properties that could be present | ||
41 | +# Note: currently there are 6 properties that could be present | ||
42 | # but management should be prepared to pass through other | ||
43 | # properties with device_add command to allow for future | ||
44 | # interface extension. This also requires the filed names to be kept in | ||
45 | @@ -XXX,XX +XXX,XX @@ | ||
46 | 'data': { '*node-id': 'int', | ||
47 | '*socket-id': 'int', | ||
48 | '*die-id': 'int', | ||
49 | + '*cluster-id': 'int', | ||
50 | '*core-id': 'int', | ||
51 | '*thread-id': 'int' | ||
52 | } | ||
53 | diff --git a/hw/core/machine-hmp-cmds.c b/hw/core/machine-hmp-cmds.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | 54 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/hw/net/cadence_gem.c | 55 | --- a/hw/core/machine-hmp-cmds.c |
30 | +++ b/hw/net/cadence_gem.c | 56 | +++ b/hw/core/machine-hmp-cmds.c |
31 | @@ -XXX,XX +XXX,XX @@ | 57 | @@ -XXX,XX +XXX,XX @@ void hmp_hotpluggable_cpus(Monitor *mon, const QDict *qdict) |
32 | #define DESC_1_RX_SOF 0x00004000 | 58 | if (c->has_die_id) { |
33 | #define DESC_1_RX_EOF 0x00008000 | 59 | monitor_printf(mon, " die-id: \"%" PRIu64 "\"\n", c->die_id); |
34 | 60 | } | |
35 | +#define GEM_MODID_VALUE 0x00020118 | 61 | + if (c->has_cluster_id) { |
62 | + monitor_printf(mon, " cluster-id: \"%" PRIu64 "\"\n", | ||
63 | + c->cluster_id); | ||
64 | + } | ||
65 | if (c->has_core_id) { | ||
66 | monitor_printf(mon, " core-id: \"%" PRIu64 "\"\n", c->core_id); | ||
67 | } | ||
68 | diff --git a/hw/core/machine.c b/hw/core/machine.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/hw/core/machine.c | ||
71 | +++ b/hw/core/machine.c | ||
72 | @@ -XXX,XX +XXX,XX @@ void machine_set_cpu_numa_node(MachineState *machine, | ||
73 | return; | ||
74 | } | ||
75 | |||
76 | + if (props->has_cluster_id && !slot->props.has_cluster_id) { | ||
77 | + error_setg(errp, "cluster-id is not supported"); | ||
78 | + return; | ||
79 | + } | ||
36 | + | 80 | + |
37 | static inline unsigned tx_desc_get_buffer(unsigned *desc) | 81 | if (props->has_socket_id && !slot->props.has_socket_id) { |
38 | { | 82 | error_setg(errp, "socket-id is not supported"); |
39 | return desc[0]; | 83 | return; |
40 | @@ -XXX,XX +XXX,XX @@ static void gem_reset(DeviceState *d) | 84 | @@ -XXX,XX +XXX,XX @@ void machine_set_cpu_numa_node(MachineState *machine, |
41 | s->regs[GEM_TXPAUSE] = 0x0000ffff; | 85 | continue; |
42 | s->regs[GEM_TXPARTIALSF] = 0x000003ff; | 86 | } |
43 | s->regs[GEM_RXPARTIALSF] = 0x000003ff; | 87 | |
44 | - s->regs[GEM_MODID] = 0x00020118; | 88 | + if (props->has_cluster_id && |
45 | + s->regs[GEM_MODID] = s->revision; | 89 | + props->cluster_id != slot->props.cluster_id) { |
46 | s->regs[GEM_DESCONF] = 0x02500111; | 90 | + continue; |
47 | s->regs[GEM_DESCONF2] = 0x2ab13fff; | 91 | + } |
48 | s->regs[GEM_DESCONF5] = 0x002f2145; | 92 | + |
49 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_cadence_gem = { | 93 | if (props->has_die_id && props->die_id != slot->props.die_id) { |
50 | 94 | continue; | |
51 | static Property gem_properties[] = { | 95 | } |
52 | DEFINE_NIC_PROPERTIES(CadenceGEMState, conf), | 96 | @@ -XXX,XX +XXX,XX @@ static char *cpu_slot_to_string(const CPUArchId *cpu) |
53 | + DEFINE_PROP_UINT32("revision", CadenceGEMState, revision, | 97 | } |
54 | + GEM_MODID_VALUE), | 98 | g_string_append_printf(s, "die-id: %"PRId64, cpu->props.die_id); |
55 | DEFINE_PROP_UINT8("num-priority-queues", CadenceGEMState, | 99 | } |
56 | num_priority_queues, 1), | 100 | + if (cpu->props.has_cluster_id) { |
57 | DEFINE_PROP_UINT8("num-type1-screeners", CadenceGEMState, | 101 | + if (s->len) { |
102 | + g_string_append_printf(s, ", "); | ||
103 | + } | ||
104 | + g_string_append_printf(s, "cluster-id: %"PRId64, cpu->props.cluster_id); | ||
105 | + } | ||
106 | if (cpu->props.has_core_id) { | ||
107 | if (s->len) { | ||
108 | g_string_append_printf(s, ", "); | ||
58 | -- | 109 | -- |
59 | 2.7.4 | 110 | 2.25.1 |
60 | |||
61 | diff view generated by jsdifflib |
1 | From: Alistair Francis <alistair.francis@xilinx.com> | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | This patch fixes two mistakes in the interrupt logic. | 3 | The CPU topology isn't enabled on arm/virt machine yet, but we're |
4 | going to do it in next patch. After the CPU topology is enabled by | ||
5 | next patch, "thread-id=1" becomes invalid because the CPU core is | ||
6 | preferred on arm/virt machine. It means these two CPUs have 0/1 | ||
7 | as their core IDs, but their thread IDs are all 0. It will trigger | ||
8 | test failure as the following message indicates: | ||
4 | 9 | ||
5 | First we only trigger single-queue or multi-queue interrupts if the status | 10 | [14/21 qemu:qtest+qtest-aarch64 / qtest-aarch64/numa-test ERROR |
6 | register is set. This logic was already used for non multi-queue interrupts | 11 | 1.48s killed by signal 6 SIGABRT |
7 | but it also applies to multi-queue interrupts. | 12 | >>> G_TEST_DBUS_DAEMON=/home/gavin/sandbox/qemu.main/tests/dbus-vmstate-daemon.sh \ |
13 | QTEST_QEMU_STORAGE_DAEMON_BINARY=./storage-daemon/qemu-storage-daemon \ | ||
14 | QTEST_QEMU_BINARY=./qemu-system-aarch64 \ | ||
15 | QTEST_QEMU_IMG=./qemu-img MALLOC_PERTURB_=83 \ | ||
16 | /home/gavin/sandbox/qemu.main/build/tests/qtest/numa-test --tap -k | ||
17 | ―――――――――――――――――――――――――――――――――――――――――――――― | ||
18 | stderr: | ||
19 | qemu-system-aarch64: -numa cpu,node-id=0,thread-id=1: no match found | ||
8 | 20 | ||
9 | Secondly we need to lower the interrupts if the ISR isn't set. As part | 21 | This fixes the issue by providing comprehensive SMP configurations |
10 | of this we can remove the other interrupt lowering logic and consolidate | 22 | in aarch64_numa_cpu(). The SMP configurations aren't used before |
11 | it inside gem_update_int_status(). | 23 | the CPU topology is enabled in next patch. |
12 | 24 | ||
13 | Signed-off-by: Alistair Francis <alistair.francis@xilinx.com> | 25 | Signed-off-by: Gavin Shan <gshan@redhat.com> |
14 | Message-id: 438bcc014f8f8a2f8f68f322cb6a53f4c04688c2.1491947224.git.alistair.francis@xilinx.com | 26 | Reviewed-by: Yanan Wang <wangyanan55@huawei.com> |
27 | Message-id: 20220503140304.855514-3-gshan@redhat.com | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 28 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | --- | 29 | --- |
18 | hw/net/cadence_gem.c | 18 +++++++++++++----- | 30 | tests/qtest/numa-test.c | 3 ++- |
19 | 1 file changed, 13 insertions(+), 5 deletions(-) | 31 | 1 file changed, 2 insertions(+), 1 deletion(-) |
20 | 32 | ||
21 | diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c | 33 | diff --git a/tests/qtest/numa-test.c b/tests/qtest/numa-test.c |
22 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/net/cadence_gem.c | 35 | --- a/tests/qtest/numa-test.c |
24 | +++ b/hw/net/cadence_gem.c | 36 | +++ b/tests/qtest/numa-test.c |
25 | @@ -XXX,XX +XXX,XX @@ static void gem_update_int_status(CadenceGEMState *s) | 37 | @@ -XXX,XX +XXX,XX @@ static void aarch64_numa_cpu(const void *data) |
26 | { | 38 | QTestState *qts; |
27 | int i; | 39 | g_autofree char *cli = NULL; |
28 | 40 | ||
29 | - if ((s->num_priority_queues == 1) && s->regs[GEM_ISR]) { | 41 | - cli = make_cli(data, "-machine smp.cpus=2 " |
30 | + if (!s->regs[GEM_ISR]) { | 42 | + cli = make_cli(data, "-machine " |
31 | + /* ISR isn't set, clear all the interrupts */ | 43 | + "smp.cpus=2,smp.sockets=1,smp.clusters=1,smp.cores=1,smp.threads=2 " |
32 | + for (i = 0; i < s->num_priority_queues; ++i) { | 44 | "-numa node,nodeid=0,memdev=ram -numa node,nodeid=1 " |
33 | + qemu_set_irq(s->irq[i], 0); | 45 | "-numa cpu,node-id=1,thread-id=0 " |
34 | + } | 46 | "-numa cpu,node-id=0,thread-id=1"); |
35 | + return; | ||
36 | + } | ||
37 | + | ||
38 | + /* If we get here we know s->regs[GEM_ISR] is set, so we don't need to | ||
39 | + * check it again. | ||
40 | + */ | ||
41 | + if (s->num_priority_queues == 1) { | ||
42 | /* No priority queues, just trigger the interrupt */ | ||
43 | DB_PRINT("asserting int.\n"); | ||
44 | qemu_set_irq(s->irq[0], 1); | ||
45 | @@ -XXX,XX +XXX,XX @@ static uint64_t gem_read(void *opaque, hwaddr offset, unsigned size) | ||
46 | { | ||
47 | CadenceGEMState *s; | ||
48 | uint32_t retval; | ||
49 | - int i; | ||
50 | s = (CadenceGEMState *)opaque; | ||
51 | |||
52 | offset >>= 2; | ||
53 | @@ -XXX,XX +XXX,XX @@ static uint64_t gem_read(void *opaque, hwaddr offset, unsigned size) | ||
54 | switch (offset) { | ||
55 | case GEM_ISR: | ||
56 | DB_PRINT("lowering irqs on ISR read\n"); | ||
57 | - for (i = 0; i < s->num_priority_queues; ++i) { | ||
58 | - qemu_set_irq(s->irq[i], 0); | ||
59 | - } | ||
60 | + /* The interrupts get updated at the end of the function. */ | ||
61 | break; | ||
62 | case GEM_PHYMNTNC: | ||
63 | if (retval & GEM_PHYMNTNC_OP_R) { | ||
64 | -- | 47 | -- |
65 | 2.7.4 | 48 | 2.25.1 |
66 | 49 | ||
67 | 50 | diff view generated by jsdifflib |
1 | From: Alistair Francis <alistair.francis@xilinx.com> | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Read the correct descriptor instead of hardcoding the first (q=0). | 3 | Currently, the SMP configuration isn't considered when the CPU |
4 | topology is populated. In this case, it's impossible to provide | ||
5 | the default CPU-to-NUMA mapping or association based on the socket | ||
6 | ID of the given CPU. | ||
4 | 7 | ||
5 | Signed-off-by: Alistair Francis <alistair.francis@xilinx.com> | 8 | This takes account of SMP configuration when the CPU topology |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | is populated. The die ID for the given CPU isn't assigned since |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | it's not supported on arm/virt machine. Besides, the used SMP |
8 | Message-id: 988b183dcf951856d8b3379f7e911ec95233bbf4.1491947224.git.alistair.francis@xilinx.com | 11 | configuration in qtest/numa-test/aarch64_numa_cpu() is corrcted |
12 | to avoid testing failure | ||
13 | |||
14 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
15 | Reviewed-by: Yanan Wang <wangyanan55@huawei.com> | ||
16 | Acked-by: Igor Mammedov <imammedo@redhat.com> | ||
17 | Message-id: 20220503140304.855514-4-gshan@redhat.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 19 | --- |
11 | hw/net/cadence_gem.c | 4 ++-- | 20 | hw/arm/virt.c | 15 ++++++++++++++- |
12 | 1 file changed, 2 insertions(+), 2 deletions(-) | 21 | 1 file changed, 14 insertions(+), 1 deletion(-) |
13 | 22 | ||
14 | diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c | 23 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
15 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/net/cadence_gem.c | 25 | --- a/hw/arm/virt.c |
17 | +++ b/hw/net/cadence_gem.c | 26 | +++ b/hw/arm/virt.c |
18 | @@ -XXX,XX +XXX,XX @@ static void gem_get_rx_desc(CadenceGEMState *s, int q) | 27 | @@ -XXX,XX +XXX,XX @@ static const CPUArchIdList *virt_possible_cpu_arch_ids(MachineState *ms) |
19 | { | 28 | int n; |
20 | DB_PRINT("read descriptor 0x%x\n", (unsigned)s->rx_desc_addr[q]); | 29 | unsigned int max_cpus = ms->smp.max_cpus; |
21 | /* read current descriptor */ | 30 | VirtMachineState *vms = VIRT_MACHINE(ms); |
22 | - cpu_physical_memory_read(s->rx_desc_addr[0], | 31 | + MachineClass *mc = MACHINE_GET_CLASS(vms); |
23 | - (uint8_t *)s->rx_desc[0], sizeof(s->rx_desc[0])); | 32 | |
24 | + cpu_physical_memory_read(s->rx_desc_addr[q], | 33 | if (ms->possible_cpus) { |
25 | + (uint8_t *)s->rx_desc[q], sizeof(s->rx_desc[q])); | 34 | assert(ms->possible_cpus->len == max_cpus); |
26 | 35 | @@ -XXX,XX +XXX,XX @@ static const CPUArchIdList *virt_possible_cpu_arch_ids(MachineState *ms) | |
27 | /* Descriptor owned by software ? */ | 36 | ms->possible_cpus->cpus[n].type = ms->cpu_type; |
28 | if (rx_desc_get_ownership(s->rx_desc[q]) == 1) { | 37 | ms->possible_cpus->cpus[n].arch_id = |
38 | virt_cpu_mp_affinity(vms, n); | ||
39 | + | ||
40 | + assert(!mc->smp_props.dies_supported); | ||
41 | + ms->possible_cpus->cpus[n].props.has_socket_id = true; | ||
42 | + ms->possible_cpus->cpus[n].props.socket_id = | ||
43 | + n / (ms->smp.clusters * ms->smp.cores * ms->smp.threads); | ||
44 | + ms->possible_cpus->cpus[n].props.has_cluster_id = true; | ||
45 | + ms->possible_cpus->cpus[n].props.cluster_id = | ||
46 | + (n / (ms->smp.cores * ms->smp.threads)) % ms->smp.clusters; | ||
47 | + ms->possible_cpus->cpus[n].props.has_core_id = true; | ||
48 | + ms->possible_cpus->cpus[n].props.core_id = | ||
49 | + (n / ms->smp.threads) % ms->smp.cores; | ||
50 | ms->possible_cpus->cpus[n].props.has_thread_id = true; | ||
51 | - ms->possible_cpus->cpus[n].props.thread_id = n; | ||
52 | + ms->possible_cpus->cpus[n].props.thread_id = | ||
53 | + n % ms->smp.threads; | ||
54 | } | ||
55 | return ms->possible_cpus; | ||
56 | } | ||
29 | -- | 57 | -- |
30 | 2.7.4 | 58 | 2.25.1 |
31 | |||
32 | diff view generated by jsdifflib |
1 | In tlb_fill() we construct a syndrome register value from a | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | fault status register value which is filled in by arm_tlb_fill(). | ||
3 | arm_tlb_fill() returns FSR values which might be in the format | ||
4 | used with short-format page descriptors, or the format used | ||
5 | with long-format (LPAE) descriptors. The syndrome register | ||
6 | always uses LPAE-format FSR status codes. | ||
7 | 2 | ||
8 | It isn't actually possible to end up delivering a syndrome | 3 | In aarch64_numa_cpu(), the CPU and NUMA association is something |
9 | register value to the guest for a fault which is reported | 4 | like below. Two threads in the same core/cluster/socket are |
10 | with a short-format FSR (that kind of stage 1 fault will only | 5 | associated with two individual NUMA nodes, which is unreal as |
11 | happen for an AArch32 translation regime which doesn't have | 6 | Igor Mammedov mentioned. We don't expect the association to break |
12 | a syndrome register, and can never be redirected to an AArch64 | 7 | NUMA-to-socket boundary, which matches with the real world. |
13 | or Hyp exception level). Add an assertion which checks this, | ||
14 | and adjust the code so that we construct a syndrome with | ||
15 | an invalid status code, rather than allowing set bits in | ||
16 | the FSR input to randomly corrupt other fields in the syndrome. | ||
17 | 8 | ||
9 | NUMA-node socket cluster core thread | ||
10 | ------------------------------------------ | ||
11 | 0 0 0 0 0 | ||
12 | 1 0 0 0 1 | ||
13 | |||
14 | This corrects the topology for CPUs and their association with | ||
15 | NUMA nodes. After this patch is applied, the CPU and NUMA | ||
16 | association becomes something like below, which looks real. | ||
17 | Besides, socket/cluster/core/thread IDs are all checked when | ||
18 | the NUMA node IDs are verified. It helps to check if the CPU | ||
19 | topology is properly populated or not. | ||
20 | |||
21 | NUMA-node socket cluster core thread | ||
22 | ------------------------------------------ | ||
23 | 0 1 0 0 0 | ||
24 | 1 0 0 0 0 | ||
25 | |||
26 | Suggested-by: Igor Mammedov <imammedo@redhat.com> | ||
27 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
28 | Acked-by: Igor Mammedov <imammedo@redhat.com> | ||
29 | Message-id: 20220503140304.855514-5-gshan@redhat.com | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 30 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
20 | Message-id: 1491486152-24304-1-git-send-email-peter.maydell@linaro.org | ||
21 | --- | 31 | --- |
22 | target/arm/op_helper.c | 23 ++++++++++++++++++----- | 32 | tests/qtest/numa-test.c | 18 ++++++++++++------ |
23 | 1 file changed, 18 insertions(+), 5 deletions(-) | 33 | 1 file changed, 12 insertions(+), 6 deletions(-) |
24 | 34 | ||
25 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | 35 | diff --git a/tests/qtest/numa-test.c b/tests/qtest/numa-test.c |
26 | index XXXXXXX..XXXXXXX 100644 | 36 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/target/arm/op_helper.c | 37 | --- a/tests/qtest/numa-test.c |
28 | +++ b/target/arm/op_helper.c | 38 | +++ b/tests/qtest/numa-test.c |
29 | @@ -XXX,XX +XXX,XX @@ void tlb_fill(CPUState *cs, target_ulong addr, MMUAccessType access_type, | 39 | @@ -XXX,XX +XXX,XX @@ static void aarch64_numa_cpu(const void *data) |
30 | if (unlikely(ret)) { | 40 | g_autofree char *cli = NULL; |
31 | ARMCPU *cpu = ARM_CPU(cs); | 41 | |
32 | CPUARMState *env = &cpu->env; | 42 | cli = make_cli(data, "-machine " |
33 | - uint32_t syn, exc; | 43 | - "smp.cpus=2,smp.sockets=1,smp.clusters=1,smp.cores=1,smp.threads=2 " |
34 | + uint32_t syn, exc, fsc; | 44 | + "smp.cpus=2,smp.sockets=2,smp.clusters=1,smp.cores=1,smp.threads=1 " |
35 | unsigned int target_el; | 45 | "-numa node,nodeid=0,memdev=ram -numa node,nodeid=1 " |
36 | bool same_el; | 46 | - "-numa cpu,node-id=1,thread-id=0 " |
37 | 47 | - "-numa cpu,node-id=0,thread-id=1"); | |
38 | @@ -XXX,XX +XXX,XX @@ void tlb_fill(CPUState *cs, target_ulong addr, MMUAccessType access_type, | 48 | + "-numa cpu,node-id=0,socket-id=1,cluster-id=0,core-id=0,thread-id=0 " |
39 | env->cp15.hpfar_el2 = extract64(fi.s2addr, 12, 47) << 4; | 49 | + "-numa cpu,node-id=1,socket-id=0,cluster-id=0,core-id=0,thread-id=0"); |
40 | } | 50 | qts = qtest_init(cli); |
41 | same_el = arm_current_el(env) == target_el; | 51 | cpus = get_cpus(qts, &resp); |
42 | - /* AArch64 syndrome does not have an LPAE bit */ | 52 | g_assert(cpus); |
43 | - syn = fsr & ~(1 << 9); | 53 | |
44 | + | 54 | while ((e = qlist_pop(cpus))) { |
45 | + if (fsr & (1 << 9)) { | 55 | QDict *cpu, *props; |
46 | + /* LPAE format fault status register : bottom 6 bits are | 56 | - int64_t thread, node; |
47 | + * status code in the same form as needed for syndrome | 57 | + int64_t socket, cluster, core, thread, node; |
48 | + */ | 58 | |
49 | + fsc = extract32(fsr, 0, 6); | 59 | cpu = qobject_to(QDict, e); |
50 | + } else { | 60 | g_assert(qdict_haskey(cpu, "props")); |
51 | + /* Short format FSR : this fault will never actually be reported | 61 | @@ -XXX,XX +XXX,XX @@ static void aarch64_numa_cpu(const void *data) |
52 | + * to an EL that uses a syndrome register. Check that here, | 62 | |
53 | + * and use a (currently) reserved FSR code in case the constructed | 63 | g_assert(qdict_haskey(props, "node-id")); |
54 | + * syndrome does leak into the guest somehow. | 64 | node = qdict_get_int(props, "node-id"); |
55 | + */ | 65 | + g_assert(qdict_haskey(props, "socket-id")); |
56 | + assert(target_el != 2 && !arm_el_is_aa64(env, target_el)); | 66 | + socket = qdict_get_int(props, "socket-id"); |
57 | + fsc = 0x3f; | 67 | + g_assert(qdict_haskey(props, "cluster-id")); |
58 | + } | 68 | + cluster = qdict_get_int(props, "cluster-id"); |
59 | 69 | + g_assert(qdict_haskey(props, "core-id")); | |
60 | /* For insn and data aborts we assume there is no instruction syndrome | 70 | + core = qdict_get_int(props, "core-id"); |
61 | * information; this is always true for exceptions reported to EL1. | 71 | g_assert(qdict_haskey(props, "thread-id")); |
62 | */ | 72 | thread = qdict_get_int(props, "thread-id"); |
63 | if (access_type == MMU_INST_FETCH) { | 73 | |
64 | - syn = syn_insn_abort(same_el, 0, fi.s1ptw, syn); | 74 | - if (thread == 0) { |
65 | + syn = syn_insn_abort(same_el, 0, fi.s1ptw, fsc); | 75 | + if (socket == 0 && cluster == 0 && core == 0 && thread == 0) { |
66 | exc = EXCP_PREFETCH_ABORT; | 76 | g_assert_cmpint(node, ==, 1); |
77 | - } else if (thread == 1) { | ||
78 | + } else if (socket == 1 && cluster == 0 && core == 0 && thread == 0) { | ||
79 | g_assert_cmpint(node, ==, 0); | ||
67 | } else { | 80 | } else { |
68 | syn = merge_syn_data_abort(env->exception.syndrome, target_el, | 81 | g_assert(false); |
69 | same_el, fi.s1ptw, | ||
70 | - access_type == MMU_DATA_STORE, syn); | ||
71 | + access_type == MMU_DATA_STORE, fsc); | ||
72 | if (access_type == MMU_DATA_STORE | ||
73 | && arm_feature(env, ARM_FEATURE_V6)) { | ||
74 | fsr |= (1 << 11); | ||
75 | -- | 82 | -- |
76 | 2.7.4 | 83 | 2.25.1 |
77 | |||
78 | diff view generated by jsdifflib |
1 | From: Krzysztof Kozlowski <krzk@kernel.org> | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | The static array exynos4210_uart_regs with register values is not | 3 | When CPU-to-NUMA association isn't explicitly provided by users, |
4 | modified so it can be made const. | 4 | the default one is given by mc->get_default_cpu_node_id(). However, |
5 | the CPU topology isn't fully considered in the default association | ||
6 | and this causes CPU topology broken warnings on booting Linux guest. | ||
5 | 7 | ||
6 | Few other functions accept driver or uart state as an argument but they | 8 | For example, the following warning messages are observed when the |
7 | do not change it and do not cast it so this can be made const for code | 9 | Linux guest is booted with the following command lines. |
8 | safeness. | ||
9 | 10 | ||
10 | Signed-off-by: Krzysztof Kozlowski <krzk@kernel.org> | 11 | /home/gavin/sandbox/qemu.main/build/qemu-system-aarch64 \ |
11 | Message-id: 20170313184750.429-3-krzk@kernel.org | 12 | -accel kvm -machine virt,gic-version=host \ |
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 13 | -cpu host \ |
14 | -smp 6,sockets=2,cores=3,threads=1 \ | ||
15 | -m 1024M,slots=16,maxmem=64G \ | ||
16 | -object memory-backend-ram,id=mem0,size=128M \ | ||
17 | -object memory-backend-ram,id=mem1,size=128M \ | ||
18 | -object memory-backend-ram,id=mem2,size=128M \ | ||
19 | -object memory-backend-ram,id=mem3,size=128M \ | ||
20 | -object memory-backend-ram,id=mem4,size=128M \ | ||
21 | -object memory-backend-ram,id=mem4,size=384M \ | ||
22 | -numa node,nodeid=0,memdev=mem0 \ | ||
23 | -numa node,nodeid=1,memdev=mem1 \ | ||
24 | -numa node,nodeid=2,memdev=mem2 \ | ||
25 | -numa node,nodeid=3,memdev=mem3 \ | ||
26 | -numa node,nodeid=4,memdev=mem4 \ | ||
27 | -numa node,nodeid=5,memdev=mem5 | ||
28 | : | ||
29 | alternatives: patching kernel code | ||
30 | BUG: arch topology borken | ||
31 | the CLS domain not a subset of the MC domain | ||
32 | <the above error log repeats> | ||
33 | BUG: arch topology borken | ||
34 | the DIE domain not a subset of the NODE domain | ||
35 | |||
36 | With current implementation of mc->get_default_cpu_node_id(), | ||
37 | CPU#0 to CPU#5 are associated with NODE#0 to NODE#5 separately. | ||
38 | That's incorrect because CPU#0/1/2 should be associated with same | ||
39 | NUMA node because they're seated in same socket. | ||
40 | |||
41 | This fixes the issue by considering the socket ID when the default | ||
42 | CPU-to-NUMA association is provided in virt_possible_cpu_arch_ids(). | ||
43 | With this applied, no more CPU topology broken warnings are seen | ||
44 | from the Linux guest. The 6 CPUs are associated with NODE#0/1, but | ||
45 | there are no CPUs associated with NODE#2/3/4/5. | ||
46 | |||
47 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
48 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
49 | Reviewed-by: Yanan Wang <wangyanan55@huawei.com> | ||
50 | Message-id: 20220503140304.855514-6-gshan@redhat.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 51 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 52 | --- |
15 | hw/char/exynos4210_uart.c | 8 ++++---- | 53 | hw/arm/virt.c | 4 +++- |
16 | 1 file changed, 4 insertions(+), 4 deletions(-) | 54 | 1 file changed, 3 insertions(+), 1 deletion(-) |
17 | 55 | ||
18 | diff --git a/hw/char/exynos4210_uart.c b/hw/char/exynos4210_uart.c | 56 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
19 | index XXXXXXX..XXXXXXX 100644 | 57 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/char/exynos4210_uart.c | 58 | --- a/hw/arm/virt.c |
21 | +++ b/hw/char/exynos4210_uart.c | 59 | +++ b/hw/arm/virt.c |
22 | @@ -XXX,XX +XXX,XX @@ typedef struct Exynos4210UartReg { | 60 | @@ -XXX,XX +XXX,XX @@ virt_cpu_index_to_props(MachineState *ms, unsigned cpu_index) |
23 | uint32_t reset_value; | 61 | |
24 | } Exynos4210UartReg; | 62 | static int64_t virt_get_default_cpu_node_id(const MachineState *ms, int idx) |
25 | 63 | { | |
26 | -static Exynos4210UartReg exynos4210_uart_regs[] = { | 64 | - return idx % ms->numa_state->num_nodes; |
27 | +static const Exynos4210UartReg exynos4210_uart_regs[] = { | 65 | + int64_t socket_id = ms->possible_cpus->cpus[idx].props.socket_id; |
28 | {"ULCON", ULCON, 0x00000000}, | 66 | + |
29 | {"UCON", UCON, 0x00003000}, | 67 | + return socket_id % ms->numa_state->num_nodes; |
30 | {"UFCON", UFCON, 0x00000000}, | ||
31 | @@ -XXX,XX +XXX,XX @@ static uint8_t fifo_retrieve(Exynos4210UartFIFO *q) | ||
32 | return ret; | ||
33 | } | 68 | } |
34 | 69 | ||
35 | -static int fifo_elements_number(Exynos4210UartFIFO *q) | 70 | static const CPUArchIdList *virt_possible_cpu_arch_ids(MachineState *ms) |
36 | +static int fifo_elements_number(const Exynos4210UartFIFO *q) | ||
37 | { | ||
38 | if (q->sp < q->rp) { | ||
39 | return q->size - q->rp + q->sp; | ||
40 | @@ -XXX,XX +XXX,XX @@ static int fifo_elements_number(Exynos4210UartFIFO *q) | ||
41 | return q->sp - q->rp; | ||
42 | } | ||
43 | |||
44 | -static int fifo_empty_elements_number(Exynos4210UartFIFO *q) | ||
45 | +static int fifo_empty_elements_number(const Exynos4210UartFIFO *q) | ||
46 | { | ||
47 | return q->size - fifo_elements_number(q); | ||
48 | } | ||
49 | @@ -XXX,XX +XXX,XX @@ static void fifo_reset(Exynos4210UartFIFO *q) | ||
50 | q->rp = 0; | ||
51 | } | ||
52 | |||
53 | -static uint32_t exynos4210_uart_Tx_FIFO_trigger_level(Exynos4210UartState *s) | ||
54 | +static uint32_t exynos4210_uart_Tx_FIFO_trigger_level(const Exynos4210UartState *s) | ||
55 | { | ||
56 | uint32_t level = 0; | ||
57 | uint32_t reg; | ||
58 | -- | 71 | -- |
59 | 2.7.4 | 72 | 2.25.1 |
60 | |||
61 | diff view generated by jsdifflib |
1 | Move the code to generate the "condition failed" instruction | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | codepath out of the if (singlestepping) {} else {}. This | ||
3 | will allow adding support for handling a new is_jmp type | ||
4 | which can't be neatly split into "singlestepping case" | ||
5 | versus "not singlestepping case". | ||
6 | 2 | ||
3 | When the PPTT table is built, the CPU topology is re-calculated, but | ||
4 | it's unecessary because the CPU topology has been populated in | ||
5 | virt_possible_cpu_arch_ids() on arm/virt machine. | ||
6 | |||
7 | This reworks build_pptt() to avoid by reusing the existing IDs in | ||
8 | ms->possible_cpus. Currently, the only user of build_pptt() is | ||
9 | arm/virt machine. | ||
10 | |||
11 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
12 | Tested-by: Yanan Wang <wangyanan55@huawei.com> | ||
13 | Reviewed-by: Yanan Wang <wangyanan55@huawei.com> | ||
14 | Acked-by: Igor Mammedov <imammedo@redhat.com> | ||
15 | Acked-by: Michael S. Tsirkin <mst@redhat.com> | ||
16 | Message-id: 20220503140304.855514-7-gshan@redhat.com | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Reviewed-by: Richard Henderson <rth@twiddle.net> | ||
10 | Message-id: 1491844419-12485-6-git-send-email-peter.maydell@linaro.org | ||
11 | --- | 18 | --- |
12 | target/arm/translate.c | 24 +++++++++++------------- | 19 | hw/acpi/aml-build.c | 111 +++++++++++++++++++------------------------- |
13 | 1 file changed, 11 insertions(+), 13 deletions(-) | 20 | 1 file changed, 48 insertions(+), 63 deletions(-) |
14 | 21 | ||
15 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 22 | diff --git a/hw/acpi/aml-build.c b/hw/acpi/aml-build.c |
16 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate.c | 24 | --- a/hw/acpi/aml-build.c |
18 | +++ b/target/arm/translate.c | 25 | +++ b/hw/acpi/aml-build.c |
19 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb) | 26 | @@ -XXX,XX +XXX,XX @@ void build_pptt(GArray *table_data, BIOSLinker *linker, MachineState *ms, |
20 | /* At this stage dc->condjmp will only be set when the skipped | 27 | const char *oem_id, const char *oem_table_id) |
21 | instruction was a conditional branch or trap, and the PC has | 28 | { |
22 | already been written. */ | 29 | MachineClass *mc = MACHINE_GET_CLASS(ms); |
23 | + gen_set_condexec(dc); | 30 | - GQueue *list = g_queue_new(); |
24 | if (unlikely(cs->singlestep_enabled || dc->ss_active)) { | 31 | - guint pptt_start = table_data->len; |
25 | /* Unconditional and "condition passed" instruction codepath. */ | 32 | - guint parent_offset; |
26 | - gen_set_condexec(dc); | 33 | - guint length, i; |
27 | switch (dc->is_jmp) { | 34 | - int uid = 0; |
28 | case DISAS_SWI: | 35 | - int socket; |
29 | gen_ss_advance(dc); | 36 | + CPUArchIdList *cpus = ms->possible_cpus; |
30 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb) | 37 | + int64_t socket_id = -1, cluster_id = -1, core_id = -1; |
31 | /* FIXME: Single stepping a WFI insn will not halt the CPU. */ | 38 | + uint32_t socket_offset = 0, cluster_offset = 0, core_offset = 0; |
32 | gen_singlestep_exception(dc); | 39 | + uint32_t pptt_start = table_data->len; |
40 | + int n; | ||
41 | AcpiTable table = { .sig = "PPTT", .rev = 2, | ||
42 | .oem_id = oem_id, .oem_table_id = oem_table_id }; | ||
43 | |||
44 | acpi_table_begin(&table, table_data); | ||
45 | |||
46 | - for (socket = 0; socket < ms->smp.sockets; socket++) { | ||
47 | - g_queue_push_tail(list, | ||
48 | - GUINT_TO_POINTER(table_data->len - pptt_start)); | ||
49 | - build_processor_hierarchy_node( | ||
50 | - table_data, | ||
51 | - /* | ||
52 | - * Physical package - represents the boundary | ||
53 | - * of a physical package | ||
54 | - */ | ||
55 | - (1 << 0), | ||
56 | - 0, socket, NULL, 0); | ||
57 | - } | ||
58 | - | ||
59 | - if (mc->smp_props.clusters_supported) { | ||
60 | - length = g_queue_get_length(list); | ||
61 | - for (i = 0; i < length; i++) { | ||
62 | - int cluster; | ||
63 | - | ||
64 | - parent_offset = GPOINTER_TO_UINT(g_queue_pop_head(list)); | ||
65 | - for (cluster = 0; cluster < ms->smp.clusters; cluster++) { | ||
66 | - g_queue_push_tail(list, | ||
67 | - GUINT_TO_POINTER(table_data->len - pptt_start)); | ||
68 | - build_processor_hierarchy_node( | ||
69 | - table_data, | ||
70 | - (0 << 0), /* not a physical package */ | ||
71 | - parent_offset, cluster, NULL, 0); | ||
72 | - } | ||
73 | + /* | ||
74 | + * This works with the assumption that cpus[n].props.*_id has been | ||
75 | + * sorted from top to down levels in mc->possible_cpu_arch_ids(). | ||
76 | + * Otherwise, the unexpected and duplicated containers will be | ||
77 | + * created. | ||
78 | + */ | ||
79 | + for (n = 0; n < cpus->len; n++) { | ||
80 | + if (cpus->cpus[n].props.socket_id != socket_id) { | ||
81 | + assert(cpus->cpus[n].props.socket_id > socket_id); | ||
82 | + socket_id = cpus->cpus[n].props.socket_id; | ||
83 | + cluster_id = -1; | ||
84 | + core_id = -1; | ||
85 | + socket_offset = table_data->len - pptt_start; | ||
86 | + build_processor_hierarchy_node(table_data, | ||
87 | + (1 << 0), /* Physical package */ | ||
88 | + 0, socket_id, NULL, 0); | ||
33 | } | 89 | } |
34 | - if (dc->condjmp) { | 90 | - } |
35 | - /* "Condition failed" instruction codepath. */ | 91 | |
36 | - gen_set_label(dc->condlabel); | 92 | - length = g_queue_get_length(list); |
37 | - gen_set_condexec(dc); | 93 | - for (i = 0; i < length; i++) { |
38 | - gen_set_pc_im(dc, dc->pc); | 94 | - int core; |
39 | - gen_singlestep_exception(dc); | 95 | - |
40 | - } | 96 | - parent_offset = GPOINTER_TO_UINT(g_queue_pop_head(list)); |
41 | } else { | 97 | - for (core = 0; core < ms->smp.cores; core++) { |
42 | /* While branches must always occur at the end of an IT block, | 98 | - if (ms->smp.threads > 1) { |
43 | there are a few other things that can cause us to terminate | 99 | - g_queue_push_tail(list, |
44 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb) | 100 | - GUINT_TO_POINTER(table_data->len - pptt_start)); |
45 | - Hardware watchpoints. | 101 | - build_processor_hierarchy_node( |
46 | Hardware breakpoints have already been handled and skip this code. | 102 | - table_data, |
47 | */ | 103 | - (0 << 0), /* not a physical package */ |
48 | - gen_set_condexec(dc); | 104 | - parent_offset, core, NULL, 0); |
49 | switch(dc->is_jmp) { | 105 | - } else { |
50 | case DISAS_NEXT: | 106 | - build_processor_hierarchy_node( |
51 | gen_goto_tb(dc, 1, dc->pc); | 107 | - table_data, |
52 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb) | 108 | - (1 << 1) | /* ACPI Processor ID valid */ |
53 | gen_exception(EXCP_SMC, syn_aa32_smc(), 3); | 109 | - (1 << 3), /* Node is a Leaf */ |
54 | break; | 110 | - parent_offset, uid++, NULL, 0); |
111 | + if (mc->smp_props.clusters_supported) { | ||
112 | + if (cpus->cpus[n].props.cluster_id != cluster_id) { | ||
113 | + assert(cpus->cpus[n].props.cluster_id > cluster_id); | ||
114 | + cluster_id = cpus->cpus[n].props.cluster_id; | ||
115 | + core_id = -1; | ||
116 | + cluster_offset = table_data->len - pptt_start; | ||
117 | + build_processor_hierarchy_node(table_data, | ||
118 | + (0 << 0), /* Not a physical package */ | ||
119 | + socket_offset, cluster_id, NULL, 0); | ||
120 | } | ||
121 | + } else { | ||
122 | + cluster_offset = socket_offset; | ||
55 | } | 123 | } |
56 | - if (dc->condjmp) { | 124 | - } |
57 | - gen_set_label(dc->condlabel); | 125 | |
58 | - gen_set_condexec(dc); | 126 | - length = g_queue_get_length(list); |
59 | + } | 127 | - for (i = 0; i < length; i++) { |
60 | + | 128 | - int thread; |
61 | + if (dc->condjmp) { | 129 | + if (ms->smp.threads == 1) { |
62 | + /* "Condition failed" instruction codepath for the branch/trap insn */ | 130 | + build_processor_hierarchy_node(table_data, |
63 | + gen_set_label(dc->condlabel); | 131 | + (1 << 1) | /* ACPI Processor ID valid */ |
64 | + gen_set_condexec(dc); | 132 | + (1 << 3), /* Node is a Leaf */ |
65 | + if (unlikely(cs->singlestep_enabled || dc->ss_active)) { | 133 | + cluster_offset, n, NULL, 0); |
66 | + gen_set_pc_im(dc, dc->pc); | ||
67 | + gen_singlestep_exception(dc); | ||
68 | + } else { | 134 | + } else { |
69 | gen_goto_tb(dc, 1, dc->pc); | 135 | + if (cpus->cpus[n].props.core_id != core_id) { |
70 | - dc->condjmp = 0; | 136 | + assert(cpus->cpus[n].props.core_id > core_id); |
137 | + core_id = cpus->cpus[n].props.core_id; | ||
138 | + core_offset = table_data->len - pptt_start; | ||
139 | + build_processor_hierarchy_node(table_data, | ||
140 | + (0 << 0), /* Not a physical package */ | ||
141 | + cluster_offset, core_id, NULL, 0); | ||
142 | + } | ||
143 | |||
144 | - parent_offset = GPOINTER_TO_UINT(g_queue_pop_head(list)); | ||
145 | - for (thread = 0; thread < ms->smp.threads; thread++) { | ||
146 | - build_processor_hierarchy_node( | ||
147 | - table_data, | ||
148 | + build_processor_hierarchy_node(table_data, | ||
149 | (1 << 1) | /* ACPI Processor ID valid */ | ||
150 | (1 << 2) | /* Processor is a Thread */ | ||
151 | (1 << 3), /* Node is a Leaf */ | ||
152 | - parent_offset, uid++, NULL, 0); | ||
153 | + core_offset, n, NULL, 0); | ||
71 | } | 154 | } |
72 | } | 155 | } |
73 | 156 | ||
157 | - g_queue_free(list); | ||
158 | acpi_table_end(linker, &table); | ||
159 | } | ||
160 | |||
74 | -- | 161 | -- |
75 | 2.7.4 | 162 | 2.25.1 |
76 | |||
77 | diff view generated by jsdifflib |