1 | First ARM pullreq of the 2.10 cycle... | 1 | First pullreq for arm of the 4.1 series, since I'm back from |
---|---|---|---|
2 | holiday now. This is mostly my M-profile FPU series and Philippe's | ||
3 | devices.h cleanup. I have a pile of other patchsets to work through | ||
4 | in my to-review folder, but 42 patches is definitely quite | ||
5 | big enough to send now... | ||
2 | 6 | ||
3 | thanks | 7 | thanks |
4 | -- PMM | 8 | -- PMM |
5 | 9 | ||
6 | The following changes since commit 64c8ed97cceabac4fafe17fca8d88ef08183f439: | 10 | The following changes since commit 413a99a92c13ec408dcf2adaa87918dc81e890c8: |
7 | 11 | ||
8 | Open 2.10 development tree (2017-04-20 15:42:31 +0100) | 12 | Add Nios II semihosting support. (2019-04-29 16:09:51 +0100) |
9 | 13 | ||
10 | are available in the git repository at: | 14 | are available in the Git repository at: |
11 | 15 | ||
12 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20170420 | 16 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190429 |
13 | 17 | ||
14 | for you to fetch changes up to f4e8e4edda875cab9df91dc4ae9767f7cb1f50aa: | 18 | for you to fetch changes up to 437cc27ddfded3bbab6afd5ac1761e0e195edba7: |
15 | 19 | ||
16 | arm: Remove workarounds for old M-profile exception return implementation (2017-04-20 17:39:17 +0100) | 20 | hw/devices: Move SMSC 91C111 declaration into a new header (2019-04-29 17:57:21 +0100) |
17 | 21 | ||
18 | ---------------------------------------------------------------- | 22 | ---------------------------------------------------------------- |
19 | target-arm queue: | 23 | target-arm queue: |
20 | * implement M profile exception return properly | 24 | * remove "bag of random stuff" hw/devices.h header |
21 | * cadence GEM: fix multiqueue handling bugs | 25 | * implement FPU for Cortex-M and enable it for Cortex-M4 and -M33 |
22 | * pxa2xx.c: QOMify a device | 26 | * hw/dma: Compile the bcm2835_dma device as common object |
23 | * arm/kvm: Remove trailing newlines from error_report() | 27 | * configure: Remove --source-path option |
24 | * stellaris: Don't hw_error() on bad register accesses | 28 | * hw/ssi/xilinx_spips: Avoid variable length array |
25 | * Add assertion about FSC format for syndrome registers | 29 | * hw/arm/smmuv3: Remove SMMUNotifierNode |
26 | * Move excnames[] array into arm_log_exceptions() | ||
27 | * exynos: minor code cleanups | ||
28 | * hw/arm/boot: take Linux/arm64 TEXT_OFFSET header field into account | ||
29 | * Fix APSR writes via M profile MSR | ||
30 | 30 | ||
31 | ---------------------------------------------------------------- | 31 | ---------------------------------------------------------------- |
32 | Alistair Francis (5): | 32 | Eric Auger (1): |
33 | cadence_gem: Read the correct queue descriptor | 33 | hw/arm/smmuv3: Remove SMMUNotifierNode |
34 | cadence_gem: Correct the multi-queue can rx logic | ||
35 | cadence_gem: Correct the interupt logic | ||
36 | cadence_gem: Make the revision a property | ||
37 | xlnx-zynqmp: Set the Cadence GEM revision | ||
38 | 34 | ||
39 | Ard Biesheuvel (1): | 35 | Peter Maydell (28): |
40 | hw/arm/boot: take Linux/arm64 TEXT_OFFSET header field into account | 36 | hw/ssi/xilinx_spips: Avoid variable length array |
37 | configure: Remove --source-path option | ||
38 | target/arm: Make sure M-profile FPSCR RES0 bits are not settable | ||
39 | hw/intc/armv7m_nvic: Allow reading of M-profile MVFR* registers | ||
40 | target/arm: Implement dummy versions of M-profile FP-related registers | ||
41 | target/arm: Disable most VFP sysregs for M-profile | ||
42 | target/arm: Honour M-profile FP enable bits | ||
43 | target/arm: Decode FP instructions for M profile | ||
44 | target/arm: Clear CONTROL_S.SFPA in SG insn if FPU present | ||
45 | target/arm: Handle SFPA and FPCA bits in reads and writes of CONTROL | ||
46 | target/arm/helper: don't return early for STKOF faults during stacking | ||
47 | target/arm: Handle floating point registers in exception entry | ||
48 | target/arm: Implement v7m_update_fpccr() | ||
49 | target/arm: Clear CONTROL.SFPA in BXNS and BLXNS | ||
50 | target/arm: Clean excReturn bits when tail chaining | ||
51 | target/arm: Allow for floating point in callee stack integrity check | ||
52 | target/arm: Handle floating point registers in exception return | ||
53 | target/arm: Move NS TBFLAG from bit 19 to bit 6 | ||
54 | target/arm: Overlap VECSTRIDE and XSCALE_CPAR TB flags | ||
55 | target/arm: Set FPCCR.S when executing M-profile floating point insns | ||
56 | target/arm: Activate M-profile floating point context when FPCCR.ASPEN is set | ||
57 | target/arm: New helper function arm_v7m_mmu_idx_all() | ||
58 | target/arm: New function armv7m_nvic_set_pending_lazyfp() | ||
59 | target/arm: Add lazy-FP-stacking support to v7m_stack_write() | ||
60 | target/arm: Implement M-profile lazy FP state preservation | ||
61 | target/arm: Implement VLSTM for v7M CPUs with an FPU | ||
62 | target/arm: Implement VLLDM for v7M CPUs with an FPU | ||
63 | target/arm: Enable FPU for Cortex-M4 and Cortex-M33 | ||
41 | 64 | ||
42 | Ishani Chugh (1): | 65 | Philippe Mathieu-Daudé (13): |
43 | arm/kvm: Remove trailing newlines from error_report() | 66 | hw/dma: Compile the bcm2835_dma device as common object |
67 | hw/arm/aspeed: Use TYPE_TMP105/TYPE_PCA9552 instead of hardcoded string | ||
68 | hw/arm/nseries: Use TYPE_TMP105 instead of hardcoded string | ||
69 | hw/display/tc6393xb: Remove unused functions | ||
70 | hw/devices: Move TC6393XB declarations into a new header | ||
71 | hw/devices: Move Blizzard declarations into a new header | ||
72 | hw/devices: Move CBus declarations into a new header | ||
73 | hw/devices: Move Gamepad declarations into a new header | ||
74 | hw/devices: Move TI touchscreen declarations into a new header | ||
75 | hw/devices: Move LAN9118 declarations into a new header | ||
76 | hw/net/ne2000-isa: Add guards to the header | ||
77 | hw/net/lan9118: Export TYPE_LAN9118 and use it instead of hardcoded string | ||
78 | hw/devices: Move SMSC 91C111 declaration into a new header | ||
44 | 79 | ||
45 | Krzysztof Kozlowski (3): | 80 | configure | 10 +- |
46 | hw/arm/exynos: Convert fprintf to qemu_log_mask/error_report | 81 | hw/dma/Makefile.objs | 2 +- |
47 | hw/char/exynos4210_uart: Constify static array and few arguments | 82 | include/hw/arm/omap.h | 6 +- |
48 | hw/misc/exynos4210_pmu: Reorder local variables for readability | 83 | include/hw/arm/smmu-common.h | 8 +- |
84 | include/hw/devices.h | 62 --- | ||
85 | include/hw/display/blizzard.h | 22 ++ | ||
86 | include/hw/display/tc6393xb.h | 24 ++ | ||
87 | include/hw/input/gamepad.h | 19 + | ||
88 | include/hw/input/tsc2xxx.h | 36 ++ | ||
89 | include/hw/misc/cbus.h | 32 ++ | ||
90 | include/hw/net/lan9118.h | 21 + | ||
91 | include/hw/net/ne2000-isa.h | 6 + | ||
92 | include/hw/net/smc91c111.h | 19 + | ||
93 | include/qemu/typedefs.h | 1 - | ||
94 | target/arm/cpu.h | 95 ++++- | ||
95 | target/arm/helper.h | 5 + | ||
96 | target/arm/translate.h | 3 + | ||
97 | hw/arm/aspeed.c | 13 +- | ||
98 | hw/arm/exynos4_boards.c | 3 +- | ||
99 | hw/arm/gumstix.c | 2 +- | ||
100 | hw/arm/integratorcp.c | 2 +- | ||
101 | hw/arm/kzm.c | 2 +- | ||
102 | hw/arm/mainstone.c | 2 +- | ||
103 | hw/arm/mps2-tz.c | 3 +- | ||
104 | hw/arm/mps2.c | 2 +- | ||
105 | hw/arm/nseries.c | 7 +- | ||
106 | hw/arm/palm.c | 2 +- | ||
107 | hw/arm/realview.c | 3 +- | ||
108 | hw/arm/smmu-common.c | 6 +- | ||
109 | hw/arm/smmuv3.c | 28 +- | ||
110 | hw/arm/stellaris.c | 2 +- | ||
111 | hw/arm/tosa.c | 2 +- | ||
112 | hw/arm/versatilepb.c | 2 +- | ||
113 | hw/arm/vexpress.c | 2 +- | ||
114 | hw/display/blizzard.c | 2 +- | ||
115 | hw/display/tc6393xb.c | 18 +- | ||
116 | hw/input/stellaris_input.c | 2 +- | ||
117 | hw/input/tsc2005.c | 2 +- | ||
118 | hw/input/tsc210x.c | 4 +- | ||
119 | hw/intc/armv7m_nvic.c | 261 +++++++++++++ | ||
120 | hw/misc/cbus.c | 2 +- | ||
121 | hw/net/lan9118.c | 3 +- | ||
122 | hw/net/smc91c111.c | 2 +- | ||
123 | hw/ssi/xilinx_spips.c | 6 +- | ||
124 | target/arm/cpu.c | 20 + | ||
125 | target/arm/helper.c | 873 +++++++++++++++++++++++++++++++++++++++--- | ||
126 | target/arm/machine.c | 16 + | ||
127 | target/arm/translate.c | 150 +++++++- | ||
128 | target/arm/vfp_helper.c | 8 + | ||
129 | MAINTAINERS | 7 + | ||
130 | 50 files changed, 1595 insertions(+), 235 deletions(-) | ||
131 | delete mode 100644 include/hw/devices.h | ||
132 | create mode 100644 include/hw/display/blizzard.h | ||
133 | create mode 100644 include/hw/display/tc6393xb.h | ||
134 | create mode 100644 include/hw/input/gamepad.h | ||
135 | create mode 100644 include/hw/input/tsc2xxx.h | ||
136 | create mode 100644 include/hw/misc/cbus.h | ||
137 | create mode 100644 include/hw/net/lan9118.h | ||
138 | create mode 100644 include/hw/net/smc91c111.h | ||
49 | 139 | ||
50 | Peter Maydell (13): | ||
51 | target/arm: Add missing entries to excnames[] for log strings | ||
52 | arm: Move excnames[] array into arm_log_exceptions() | ||
53 | target/arm: Add assertion about FSC format for syndrome registers | ||
54 | stellaris: Don't hw_error() on bad register accesses | ||
55 | arm: Don't implement BXJ on M-profile CPUs | ||
56 | arm: Thumb shift operations should not permit interworking branches | ||
57 | arm: Factor out "generate right kind of step exception" | ||
58 | arm: Move gen_set_condexec() and gen_set_pc_im() up in the file | ||
59 | arm: Move condition-failed codepath generation out of if() | ||
60 | arm: Abstract out "are we singlestepping" test to utility function | ||
61 | arm: Track M profile handler mode state in TB flags | ||
62 | arm: Implement M profile exception return properly | ||
63 | arm: Remove workarounds for old M-profile exception return implementation | ||
64 | |||
65 | Suramya Shah (1): | ||
66 | hw/arm: Qomify pxa2xx.c | ||
67 | |||
68 | include/hw/net/cadence_gem.h | 1 + | ||
69 | target/arm/cpu.h | 10 +++ | ||
70 | target/arm/internals.h | 21 ----- | ||
71 | target/arm/translate.h | 5 ++ | ||
72 | hw/arm/boot.c | 64 ++++++++++++--- | ||
73 | hw/arm/exynos4_boards.c | 7 +- | ||
74 | hw/arm/pxa2xx.c | 14 ++-- | ||
75 | hw/arm/stellaris.c | 60 ++++++++------ | ||
76 | hw/arm/xlnx-zynqmp.c | 6 +- | ||
77 | hw/char/exynos4210_uart.c | 8 +- | ||
78 | hw/misc/exynos4210_pmu.c | 4 +- | ||
79 | hw/net/cadence_gem.c | 45 +++++++---- | ||
80 | hw/timer/exynos4210_mct.c | 6 +- | ||
81 | hw/timer/exynos4210_pwm.c | 13 ++-- | ||
82 | hw/timer/exynos4210_rtc.c | 19 ++--- | ||
83 | target/arm/cpu.c | 43 +--------- | ||
84 | target/arm/helper.c | 19 +++++ | ||
85 | target/arm/kvm64.c | 4 +- | ||
86 | target/arm/op_helper.c | 23 ++++-- | ||
87 | target/arm/translate.c | 181 +++++++++++++++++++++++++++++-------------- | ||
88 | 20 files changed, 341 insertions(+), 212 deletions(-) | ||
89 | diff view generated by jsdifflib |
1 | From: Suramya Shah <shah.suramya@gmail.com> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Suramya Shah <shah.suramya@gmail.com> | 3 | The SMMUNotifierNode struct is not necessary and brings extra |
4 | Message-id: 20170415180316.2694-1-shah.suramya@gmail.com | 4 | complexity so let's remove it. We now directly track the SMMUDevices |
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | which have registered IOMMU MR notifiers. |
6 | |||
7 | This is inspired from the same transformation on intel-iommu | ||
8 | done in commit b4a4ba0d68f50f218ee3957b6638dbee32a5eeef | ||
9 | ("intel-iommu: remove IntelIOMMUNotifierNode") | ||
10 | |||
11 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
12 | Reviewed-by: Peter Xu <peterx@redhat.com> | ||
13 | Message-id: 20190409160219.19026-1-eric.auger@redhat.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 15 | --- |
8 | hw/arm/pxa2xx.c | 14 ++++++-------- | 16 | include/hw/arm/smmu-common.h | 8 ++------ |
9 | 1 file changed, 6 insertions(+), 8 deletions(-) | 17 | hw/arm/smmu-common.c | 6 +++--- |
18 | hw/arm/smmuv3.c | 28 +++++++--------------------- | ||
19 | 3 files changed, 12 insertions(+), 30 deletions(-) | ||
10 | 20 | ||
11 | diff --git a/hw/arm/pxa2xx.c b/hw/arm/pxa2xx.c | 21 | diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h |
12 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/arm/pxa2xx.c | 23 | --- a/include/hw/arm/smmu-common.h |
14 | +++ b/hw/arm/pxa2xx.c | 24 | +++ b/include/hw/arm/smmu-common.h |
15 | @@ -XXX,XX +XXX,XX @@ static void pxa2xx_ssp_reset(DeviceState *d) | 25 | @@ -XXX,XX +XXX,XX @@ typedef struct SMMUDevice { |
16 | s->rx_start = s->rx_level = 0; | 26 | AddressSpace as; |
27 | uint32_t cfg_cache_hits; | ||
28 | uint32_t cfg_cache_misses; | ||
29 | + QLIST_ENTRY(SMMUDevice) next; | ||
30 | } SMMUDevice; | ||
31 | |||
32 | -typedef struct SMMUNotifierNode { | ||
33 | - SMMUDevice *sdev; | ||
34 | - QLIST_ENTRY(SMMUNotifierNode) next; | ||
35 | -} SMMUNotifierNode; | ||
36 | - | ||
37 | typedef struct SMMUPciBus { | ||
38 | PCIBus *bus; | ||
39 | SMMUDevice *pbdev[0]; /* Parent array is sparse, so dynamically alloc */ | ||
40 | @@ -XXX,XX +XXX,XX @@ typedef struct SMMUState { | ||
41 | GHashTable *iotlb; | ||
42 | SMMUPciBus *smmu_pcibus_by_bus_num[SMMU_PCI_BUS_MAX]; | ||
43 | PCIBus *pci_bus; | ||
44 | - QLIST_HEAD(, SMMUNotifierNode) notifiers_list; | ||
45 | + QLIST_HEAD(, SMMUDevice) devices_with_notifiers; | ||
46 | uint8_t bus_num; | ||
47 | PCIBus *primary_bus; | ||
48 | } SMMUState; | ||
49 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c | ||
50 | index XXXXXXX..XXXXXXX 100644 | ||
51 | --- a/hw/arm/smmu-common.c | ||
52 | +++ b/hw/arm/smmu-common.c | ||
53 | @@ -XXX,XX +XXX,XX @@ inline void smmu_inv_notifiers_mr(IOMMUMemoryRegion *mr) | ||
54 | /* Unmap all notifiers of all mr's */ | ||
55 | void smmu_inv_notifiers_all(SMMUState *s) | ||
56 | { | ||
57 | - SMMUNotifierNode *node; | ||
58 | + SMMUDevice *sdev; | ||
59 | |||
60 | - QLIST_FOREACH(node, &s->notifiers_list, next) { | ||
61 | - smmu_inv_notifiers_mr(&node->sdev->iommu); | ||
62 | + QLIST_FOREACH(sdev, &s->devices_with_notifiers, next) { | ||
63 | + smmu_inv_notifiers_mr(&sdev->iommu); | ||
64 | } | ||
17 | } | 65 | } |
18 | 66 | ||
19 | -static int pxa2xx_ssp_init(SysBusDevice *sbd) | 67 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c |
20 | +static void pxa2xx_ssp_init(Object *obj) | 68 | index XXXXXXX..XXXXXXX 100644 |
69 | --- a/hw/arm/smmuv3.c | ||
70 | +++ b/hw/arm/smmuv3.c | ||
71 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_notify_iova(IOMMUMemoryRegion *mr, | ||
72 | /* invalidate an asid/iova tuple in all mr's */ | ||
73 | static void smmuv3_inv_notifiers_iova(SMMUState *s, int asid, dma_addr_t iova) | ||
21 | { | 74 | { |
22 | - DeviceState *dev = DEVICE(sbd); | 75 | - SMMUNotifierNode *node; |
23 | - PXA2xxSSPState *s = PXA2XX_SSP(dev); | 76 | + SMMUDevice *sdev; |
77 | |||
78 | - QLIST_FOREACH(node, &s->notifiers_list, next) { | ||
79 | - IOMMUMemoryRegion *mr = &node->sdev->iommu; | ||
80 | + QLIST_FOREACH(sdev, &s->devices_with_notifiers, next) { | ||
81 | + IOMMUMemoryRegion *mr = &sdev->iommu; | ||
82 | IOMMUNotifier *n; | ||
83 | |||
84 | trace_smmuv3_inv_notifiers_iova(mr->parent_obj.name, asid, iova); | ||
85 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_notify_flag_changed(IOMMUMemoryRegion *iommu, | ||
86 | SMMUDevice *sdev = container_of(iommu, SMMUDevice, iommu); | ||
87 | SMMUv3State *s3 = sdev->smmu; | ||
88 | SMMUState *s = &(s3->smmu_state); | ||
89 | - SMMUNotifierNode *node = NULL; | ||
90 | - SMMUNotifierNode *next_node = NULL; | ||
91 | |||
92 | if (new & IOMMU_NOTIFIER_MAP) { | ||
93 | int bus_num = pci_bus_num(sdev->bus); | ||
94 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_notify_flag_changed(IOMMUMemoryRegion *iommu, | ||
95 | |||
96 | if (old == IOMMU_NOTIFIER_NONE) { | ||
97 | trace_smmuv3_notify_flag_add(iommu->parent_obj.name); | ||
98 | - node = g_malloc0(sizeof(*node)); | ||
99 | - node->sdev = sdev; | ||
100 | - QLIST_INSERT_HEAD(&s->notifiers_list, node, next); | ||
101 | - return; | ||
102 | - } | ||
24 | - | 103 | - |
25 | + DeviceState *dev = DEVICE(obj); | 104 | - /* update notifier node with new flags */ |
26 | + PXA2xxSSPState *s = PXA2XX_SSP(obj); | 105 | - QLIST_FOREACH_SAFE(node, &s->notifiers_list, next, next_node) { |
27 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 106 | - if (node->sdev == sdev) { |
28 | sysbus_init_irq(sbd, &s->irq); | 107 | - if (new == IOMMU_NOTIFIER_NONE) { |
29 | 108 | - trace_smmuv3_notify_flag_del(iommu->parent_obj.name); | |
30 | - memory_region_init_io(&s->iomem, OBJECT(s), &pxa2xx_ssp_ops, s, | 109 | - QLIST_REMOVE(node, next); |
31 | + memory_region_init_io(&s->iomem, obj, &pxa2xx_ssp_ops, s, | 110 | - g_free(node); |
32 | "pxa2xx-ssp", 0x1000); | 111 | - } |
33 | sysbus_init_mmio(sbd, &s->iomem); | 112 | - return; |
34 | 113 | - } | |
35 | s->bus = ssi_create_bus(dev, "ssi"); | 114 | + QLIST_INSERT_HEAD(&s->devices_with_notifiers, sdev, next); |
36 | - return 0; | 115 | + } else if (new == IOMMU_NOTIFIER_NONE) { |
116 | + trace_smmuv3_notify_flag_del(iommu->parent_obj.name); | ||
117 | + QLIST_REMOVE(sdev, next); | ||
118 | } | ||
37 | } | 119 | } |
38 | 120 | ||
39 | /* Real-Time Clock */ | ||
40 | @@ -XXX,XX +XXX,XX @@ PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size) | ||
41 | |||
42 | static void pxa2xx_ssp_class_init(ObjectClass *klass, void *data) | ||
43 | { | ||
44 | - SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass); | ||
45 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
46 | |||
47 | - sdc->init = pxa2xx_ssp_init; | ||
48 | dc->reset = pxa2xx_ssp_reset; | ||
49 | dc->vmsd = &vmstate_pxa2xx_ssp; | ||
50 | } | ||
51 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo pxa2xx_ssp_info = { | ||
52 | .name = TYPE_PXA2XX_SSP, | ||
53 | .parent = TYPE_SYS_BUS_DEVICE, | ||
54 | .instance_size = sizeof(PXA2xxSSPState), | ||
55 | + .instance_init = pxa2xx_ssp_init, | ||
56 | .class_init = pxa2xx_ssp_class_init, | ||
57 | }; | ||
58 | |||
59 | -- | 121 | -- |
60 | 2.7.4 | 122 | 2.20.1 |
61 | 123 | ||
62 | 124 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | In the stripe8() function we use a variable length array; however | ||
2 | we know that the maximum length required is MAX_NUM_BUSSES. Use | ||
3 | a fixed-length array and an assert instead. | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
8 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
9 | Reviewed-by: Stefano Garzarella <sgarzare@redhat.com> | ||
10 | Message-id: 20190328152635.2794-1-peter.maydell@linaro.org | ||
11 | --- | ||
12 | hw/ssi/xilinx_spips.c | 6 ++++-- | ||
13 | 1 file changed, 4 insertions(+), 2 deletions(-) | ||
14 | |||
15 | diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/ssi/xilinx_spips.c | ||
18 | +++ b/hw/ssi/xilinx_spips.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_qspips_reset(DeviceState *d) | ||
20 | |||
21 | static inline void stripe8(uint8_t *x, int num, bool dir) | ||
22 | { | ||
23 | - uint8_t r[num]; | ||
24 | - memset(r, 0, sizeof(uint8_t) * num); | ||
25 | + uint8_t r[MAX_NUM_BUSSES]; | ||
26 | int idx[2] = {0, 0}; | ||
27 | int bit[2] = {0, 7}; | ||
28 | int d = dir; | ||
29 | |||
30 | + assert(num <= MAX_NUM_BUSSES); | ||
31 | + memset(r, 0, sizeof(uint8_t) * num); | ||
32 | + | ||
33 | for (idx[0] = 0; idx[0] < num; ++idx[0]) { | ||
34 | for (bit[0] = 7; bit[0] >= 0; bit[0]--) { | ||
35 | r[idx[!d]] |= x[idx[d]] & 1 << bit[d] ? 1 << bit[!d] : 0; | ||
36 | -- | ||
37 | 2.20.1 | ||
38 | |||
39 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Normally configure identifies the source path by looking | ||
2 | at the location where the configure script itself exists. | ||
3 | We also provide a --source-path option which lets the user | ||
4 | manually override this. | ||
1 | 5 | ||
6 | There isn't really an obvious use case for the --source-path | ||
7 | option, and in commit 927128222b0a91f56c13a in 2017 we | ||
8 | accidentally added some logic that looks at $source_path | ||
9 | before the command line option that overrides it has been | ||
10 | processed. | ||
11 | |||
12 | The fact that nobody complained suggests that there isn't | ||
13 | any use of this option and we aren't testing it either; | ||
14 | remove it. This allows us to move the "make $source_path | ||
15 | absolute" logic up so that there is no window in the script | ||
16 | where $source_path is set but not yet absolute. | ||
17 | |||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | Reviewed-by: Daniel P. Berrangé <berrange@redhat.com> | ||
20 | Message-id: 20190318134019.23729-1-peter.maydell@linaro.org | ||
21 | --- | ||
22 | configure | 10 ++-------- | ||
23 | 1 file changed, 2 insertions(+), 8 deletions(-) | ||
24 | |||
25 | diff --git a/configure b/configure | ||
26 | index XXXXXXX..XXXXXXX 100755 | ||
27 | --- a/configure | ||
28 | +++ b/configure | ||
29 | @@ -XXX,XX +XXX,XX @@ ld_has() { | ||
30 | |||
31 | # default parameters | ||
32 | source_path=$(dirname "$0") | ||
33 | +# make source path absolute | ||
34 | +source_path=$(cd "$source_path"; pwd) | ||
35 | cpu="" | ||
36 | iasl="iasl" | ||
37 | interp_prefix="/usr/gnemul/qemu-%M" | ||
38 | @@ -XXX,XX +XXX,XX @@ for opt do | ||
39 | ;; | ||
40 | --cxx=*) CXX="$optarg" | ||
41 | ;; | ||
42 | - --source-path=*) source_path="$optarg" | ||
43 | - ;; | ||
44 | --cpu=*) cpu="$optarg" | ||
45 | ;; | ||
46 | --extra-cflags=*) QEMU_CFLAGS="$QEMU_CFLAGS $optarg" | ||
47 | @@ -XXX,XX +XXX,XX @@ if test "$debug_info" = "yes"; then | ||
48 | LDFLAGS="-g $LDFLAGS" | ||
49 | fi | ||
50 | |||
51 | -# make source path absolute | ||
52 | -source_path=$(cd "$source_path"; pwd) | ||
53 | - | ||
54 | # running configure in the source tree? | ||
55 | # we know that's the case if configure is there. | ||
56 | if test -f "./configure"; then | ||
57 | @@ -XXX,XX +XXX,XX @@ for opt do | ||
58 | ;; | ||
59 | --interp-prefix=*) interp_prefix="$optarg" | ||
60 | ;; | ||
61 | - --source-path=*) | ||
62 | - ;; | ||
63 | --cross-prefix=*) | ||
64 | ;; | ||
65 | --cc=*) | ||
66 | @@ -XXX,XX +XXX,XX @@ $(echo Available targets: $default_target_list | \ | ||
67 | --target-list-exclude=LIST exclude a set of targets from the default target-list | ||
68 | |||
69 | Advanced options (experts only): | ||
70 | - --source-path=PATH path of source code [$source_path] | ||
71 | --cross-prefix=PREFIX use PREFIX for compile tools [$cross_prefix] | ||
72 | --cc=CC use C compiler CC [$cc] | ||
73 | --iasl=IASL use ACPI compiler IASL [$iasl] | ||
74 | -- | ||
75 | 2.20.1 | ||
76 | |||
77 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Enforce that for M-profile various FPSCR bits which are RES0 there | ||
2 | but have defined meanings on A-profile are never settable. This | ||
3 | ensures that M-profile code can't enable the A-profile behaviour | ||
4 | (notably vector length/stride handling) by accident. | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20190416125744.27770-2-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/vfp_helper.c | 8 ++++++++ | ||
11 | 1 file changed, 8 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/vfp_helper.c | ||
16 | +++ b/target/arm/vfp_helper.c | ||
17 | @@ -XXX,XX +XXX,XX @@ void HELPER(vfp_set_fpscr)(CPUARMState *env, uint32_t val) | ||
18 | val &= ~FPCR_FZ16; | ||
19 | } | ||
20 | |||
21 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
22 | + /* | ||
23 | + * M profile FPSCR is RES0 for the QC, STRIDE, FZ16, LEN bits | ||
24 | + * and also for the trapped-exception-handling bits IxE. | ||
25 | + */ | ||
26 | + val &= 0xf7c0009f; | ||
27 | + } | ||
28 | + | ||
29 | /* | ||
30 | * We don't implement trapped exception handling, so the | ||
31 | * trap enable bits, IDE|IXE|UFE|OFE|DZE|IOE are all RAZ/WI (not RES0!) | ||
32 | -- | ||
33 | 2.20.1 | ||
34 | |||
35 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | For M-profile the MVFR* ID registers are memory mapped, in the | ||
2 | range we implement via the NVIC. Allow them to be read. | ||
3 | (If the CPU has no FPU, these registers are defined to be RAZ.) | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20190416125744.27770-3-peter.maydell@linaro.org | ||
8 | --- | ||
9 | hw/intc/armv7m_nvic.c | 6 ++++++ | ||
10 | 1 file changed, 6 insertions(+) | ||
11 | |||
12 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/hw/intc/armv7m_nvic.c | ||
15 | +++ b/hw/intc/armv7m_nvic.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
17 | return 0; | ||
18 | } | ||
19 | return cpu->env.v7m.sfar; | ||
20 | + case 0xf40: /* MVFR0 */ | ||
21 | + return cpu->isar.mvfr0; | ||
22 | + case 0xf44: /* MVFR1 */ | ||
23 | + return cpu->isar.mvfr1; | ||
24 | + case 0xf48: /* MVFR2 */ | ||
25 | + return cpu->isar.mvfr2; | ||
26 | default: | ||
27 | bad_offset: | ||
28 | qemu_log_mask(LOG_GUEST_ERROR, "NVIC: Bad read offset 0x%x\n", offset); | ||
29 | -- | ||
30 | 2.20.1 | ||
31 | |||
32 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | The M-profile floating point support has three associated config | |
2 | registers: FPCAR, FPCCR and FPDSCR. It also makes the registers | ||
3 | CPACR and NSACR have behaviour other than reads-as-zero. | ||
4 | Add support for all of these as simple reads-as-written registers. | ||
5 | We will hook up actual functionality later. | ||
6 | |||
7 | The main complexity here is handling the FPCCR register, which | ||
8 | has a mix of banked and unbanked bits. | ||
9 | |||
10 | Note that we don't share storage with the A-profile | ||
11 | cpu->cp15.nsacr and cpu->cp15.cpacr_el1, though the behaviour | ||
12 | is quite similar, for two reasons: | ||
13 | * the M profile CPACR is banked between security states | ||
14 | * it preserves the invariant that M profile uses no state | ||
15 | inside the cp15 substruct | ||
16 | |||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
18 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
19 | Message-id: 20190416125744.27770-4-peter.maydell@linaro.org | ||
20 | --- | ||
21 | target/arm/cpu.h | 34 ++++++++++++ | ||
22 | hw/intc/armv7m_nvic.c | 125 ++++++++++++++++++++++++++++++++++++++++++ | ||
23 | target/arm/cpu.c | 5 ++ | ||
24 | target/arm/machine.c | 16 ++++++ | ||
25 | 4 files changed, 180 insertions(+) | ||
26 | |||
27 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/cpu.h | ||
30 | +++ b/target/arm/cpu.h | ||
31 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | ||
32 | uint32_t scr[M_REG_NUM_BANKS]; | ||
33 | uint32_t msplim[M_REG_NUM_BANKS]; | ||
34 | uint32_t psplim[M_REG_NUM_BANKS]; | ||
35 | + uint32_t fpcar[M_REG_NUM_BANKS]; | ||
36 | + uint32_t fpccr[M_REG_NUM_BANKS]; | ||
37 | + uint32_t fpdscr[M_REG_NUM_BANKS]; | ||
38 | + uint32_t cpacr[M_REG_NUM_BANKS]; | ||
39 | + uint32_t nsacr; | ||
40 | } v7m; | ||
41 | |||
42 | /* Information associated with an exception about to be taken: | ||
43 | @@ -XXX,XX +XXX,XX @@ FIELD(V7M_CSSELR, LEVEL, 1, 3) | ||
44 | */ | ||
45 | FIELD(V7M_CSSELR, INDEX, 0, 4) | ||
46 | |||
47 | +/* v7M FPCCR bits */ | ||
48 | +FIELD(V7M_FPCCR, LSPACT, 0, 1) | ||
49 | +FIELD(V7M_FPCCR, USER, 1, 1) | ||
50 | +FIELD(V7M_FPCCR, S, 2, 1) | ||
51 | +FIELD(V7M_FPCCR, THREAD, 3, 1) | ||
52 | +FIELD(V7M_FPCCR, HFRDY, 4, 1) | ||
53 | +FIELD(V7M_FPCCR, MMRDY, 5, 1) | ||
54 | +FIELD(V7M_FPCCR, BFRDY, 6, 1) | ||
55 | +FIELD(V7M_FPCCR, SFRDY, 7, 1) | ||
56 | +FIELD(V7M_FPCCR, MONRDY, 8, 1) | ||
57 | +FIELD(V7M_FPCCR, SPLIMVIOL, 9, 1) | ||
58 | +FIELD(V7M_FPCCR, UFRDY, 10, 1) | ||
59 | +FIELD(V7M_FPCCR, RES0, 11, 15) | ||
60 | +FIELD(V7M_FPCCR, TS, 26, 1) | ||
61 | +FIELD(V7M_FPCCR, CLRONRETS, 27, 1) | ||
62 | +FIELD(V7M_FPCCR, CLRONRET, 28, 1) | ||
63 | +FIELD(V7M_FPCCR, LSPENS, 29, 1) | ||
64 | +FIELD(V7M_FPCCR, LSPEN, 30, 1) | ||
65 | +FIELD(V7M_FPCCR, ASPEN, 31, 1) | ||
66 | +/* These bits are banked. Others are non-banked and live in the M_REG_S bank */ | ||
67 | +#define R_V7M_FPCCR_BANKED_MASK \ | ||
68 | + (R_V7M_FPCCR_LSPACT_MASK | \ | ||
69 | + R_V7M_FPCCR_USER_MASK | \ | ||
70 | + R_V7M_FPCCR_THREAD_MASK | \ | ||
71 | + R_V7M_FPCCR_MMRDY_MASK | \ | ||
72 | + R_V7M_FPCCR_SPLIMVIOL_MASK | \ | ||
73 | + R_V7M_FPCCR_UFRDY_MASK | \ | ||
74 | + R_V7M_FPCCR_ASPEN_MASK) | ||
75 | + | ||
76 | /* | ||
77 | * System register ID fields. | ||
78 | */ | ||
79 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
80 | index XXXXXXX..XXXXXXX 100644 | ||
81 | --- a/hw/intc/armv7m_nvic.c | ||
82 | +++ b/hw/intc/armv7m_nvic.c | ||
83 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
84 | } | ||
85 | case 0xd84: /* CSSELR */ | ||
86 | return cpu->env.v7m.csselr[attrs.secure]; | ||
87 | + case 0xd88: /* CPACR */ | ||
88 | + if (!arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
89 | + return 0; | ||
90 | + } | ||
91 | + return cpu->env.v7m.cpacr[attrs.secure]; | ||
92 | + case 0xd8c: /* NSACR */ | ||
93 | + if (!attrs.secure || !arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
94 | + return 0; | ||
95 | + } | ||
96 | + return cpu->env.v7m.nsacr; | ||
97 | /* TODO: Implement debug registers. */ | ||
98 | case 0xd90: /* MPU_TYPE */ | ||
99 | /* Unified MPU; if the MPU is not present this value is zero */ | ||
100 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
101 | return 0; | ||
102 | } | ||
103 | return cpu->env.v7m.sfar; | ||
104 | + case 0xf34: /* FPCCR */ | ||
105 | + if (!arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
106 | + return 0; | ||
107 | + } | ||
108 | + if (attrs.secure) { | ||
109 | + return cpu->env.v7m.fpccr[M_REG_S]; | ||
110 | + } else { | ||
111 | + /* | ||
112 | + * NS can read LSPEN, CLRONRET and MONRDY. It can read | ||
113 | + * BFRDY and HFRDY if AIRCR.BFHFNMINS != 0; | ||
114 | + * other non-banked bits RAZ. | ||
115 | + * TODO: MONRDY should RAZ/WI if DEMCR.SDME is set. | ||
116 | + */ | ||
117 | + uint32_t value = cpu->env.v7m.fpccr[M_REG_S]; | ||
118 | + uint32_t mask = R_V7M_FPCCR_LSPEN_MASK | | ||
119 | + R_V7M_FPCCR_CLRONRET_MASK | | ||
120 | + R_V7M_FPCCR_MONRDY_MASK; | ||
121 | + | ||
122 | + if (s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) { | ||
123 | + mask |= R_V7M_FPCCR_BFRDY_MASK | R_V7M_FPCCR_HFRDY_MASK; | ||
124 | + } | ||
125 | + | ||
126 | + value &= mask; | ||
127 | + | ||
128 | + value |= cpu->env.v7m.fpccr[M_REG_NS]; | ||
129 | + return value; | ||
130 | + } | ||
131 | + case 0xf38: /* FPCAR */ | ||
132 | + if (!arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
133 | + return 0; | ||
134 | + } | ||
135 | + return cpu->env.v7m.fpcar[attrs.secure]; | ||
136 | + case 0xf3c: /* FPDSCR */ | ||
137 | + if (!arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
138 | + return 0; | ||
139 | + } | ||
140 | + return cpu->env.v7m.fpdscr[attrs.secure]; | ||
141 | case 0xf40: /* MVFR0 */ | ||
142 | return cpu->isar.mvfr0; | ||
143 | case 0xf44: /* MVFR1 */ | ||
144 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
145 | cpu->env.v7m.csselr[attrs.secure] = value & R_V7M_CSSELR_INDEX_MASK; | ||
146 | } | ||
147 | break; | ||
148 | + case 0xd88: /* CPACR */ | ||
149 | + if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
150 | + /* We implement only the Floating Point extension's CP10/CP11 */ | ||
151 | + cpu->env.v7m.cpacr[attrs.secure] = value & (0xf << 20); | ||
152 | + } | ||
153 | + break; | ||
154 | + case 0xd8c: /* NSACR */ | ||
155 | + if (attrs.secure && arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
156 | + /* We implement only the Floating Point extension's CP10/CP11 */ | ||
157 | + cpu->env.v7m.nsacr = value & (3 << 10); | ||
158 | + } | ||
159 | + break; | ||
160 | case 0xd90: /* MPU_TYPE */ | ||
161 | return; /* RO */ | ||
162 | case 0xd94: /* MPU_CTRL */ | ||
163 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
164 | } | ||
165 | break; | ||
166 | } | ||
167 | + case 0xf34: /* FPCCR */ | ||
168 | + if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
169 | + /* Not all bits here are banked. */ | ||
170 | + uint32_t fpccr_s; | ||
171 | + | ||
172 | + if (!arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
173 | + /* Don't allow setting of bits not present in v7M */ | ||
174 | + value &= (R_V7M_FPCCR_LSPACT_MASK | | ||
175 | + R_V7M_FPCCR_USER_MASK | | ||
176 | + R_V7M_FPCCR_THREAD_MASK | | ||
177 | + R_V7M_FPCCR_HFRDY_MASK | | ||
178 | + R_V7M_FPCCR_MMRDY_MASK | | ||
179 | + R_V7M_FPCCR_BFRDY_MASK | | ||
180 | + R_V7M_FPCCR_MONRDY_MASK | | ||
181 | + R_V7M_FPCCR_LSPEN_MASK | | ||
182 | + R_V7M_FPCCR_ASPEN_MASK); | ||
183 | + } | ||
184 | + value &= ~R_V7M_FPCCR_RES0_MASK; | ||
185 | + | ||
186 | + if (!attrs.secure) { | ||
187 | + /* Some non-banked bits are configurably writable by NS */ | ||
188 | + fpccr_s = cpu->env.v7m.fpccr[M_REG_S]; | ||
189 | + if (!(fpccr_s & R_V7M_FPCCR_LSPENS_MASK)) { | ||
190 | + uint32_t lspen = FIELD_EX32(value, V7M_FPCCR, LSPEN); | ||
191 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, LSPEN, lspen); | ||
192 | + } | ||
193 | + if (!(fpccr_s & R_V7M_FPCCR_CLRONRETS_MASK)) { | ||
194 | + uint32_t cor = FIELD_EX32(value, V7M_FPCCR, CLRONRET); | ||
195 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, CLRONRET, cor); | ||
196 | + } | ||
197 | + if ((s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | ||
198 | + uint32_t hfrdy = FIELD_EX32(value, V7M_FPCCR, HFRDY); | ||
199 | + uint32_t bfrdy = FIELD_EX32(value, V7M_FPCCR, BFRDY); | ||
200 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, HFRDY, hfrdy); | ||
201 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, BFRDY, bfrdy); | ||
202 | + } | ||
203 | + /* TODO MONRDY should RAZ/WI if DEMCR.SDME is set */ | ||
204 | + { | ||
205 | + uint32_t monrdy = FIELD_EX32(value, V7M_FPCCR, MONRDY); | ||
206 | + fpccr_s = FIELD_DP32(fpccr_s, V7M_FPCCR, MONRDY, monrdy); | ||
207 | + } | ||
208 | + | ||
209 | + /* | ||
210 | + * All other non-banked bits are RAZ/WI from NS; write | ||
211 | + * just the banked bits to fpccr[M_REG_NS]. | ||
212 | + */ | ||
213 | + value &= R_V7M_FPCCR_BANKED_MASK; | ||
214 | + cpu->env.v7m.fpccr[M_REG_NS] = value; | ||
215 | + } else { | ||
216 | + fpccr_s = value; | ||
217 | + } | ||
218 | + cpu->env.v7m.fpccr[M_REG_S] = fpccr_s; | ||
219 | + } | ||
220 | + break; | ||
221 | + case 0xf38: /* FPCAR */ | ||
222 | + if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
223 | + value &= ~7; | ||
224 | + cpu->env.v7m.fpcar[attrs.secure] = value; | ||
225 | + } | ||
226 | + break; | ||
227 | + case 0xf3c: /* FPDSCR */ | ||
228 | + if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) { | ||
229 | + value &= 0x07c00000; | ||
230 | + cpu->env.v7m.fpdscr[attrs.secure] = value; | ||
231 | + } | ||
232 | + break; | ||
233 | case 0xf50: /* ICIALLU */ | ||
234 | case 0xf58: /* ICIMVAU */ | ||
235 | case 0xf5c: /* DCIMVAC */ | ||
236 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
237 | index XXXXXXX..XXXXXXX 100644 | ||
238 | --- a/target/arm/cpu.c | ||
239 | +++ b/target/arm/cpu.c | ||
240 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | ||
241 | env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK; | ||
242 | } | ||
243 | |||
244 | + if (arm_feature(env, ARM_FEATURE_VFP)) { | ||
245 | + env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK; | ||
246 | + env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK | | ||
247 | + R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK; | ||
248 | + } | ||
249 | /* Unlike A/R profile, M profile defines the reset LR value */ | ||
250 | env->regs[14] = 0xffffffff; | ||
251 | |||
252 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
253 | index XXXXXXX..XXXXXXX 100644 | ||
254 | --- a/target/arm/machine.c | ||
255 | +++ b/target/arm/machine.c | ||
256 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_v8m = { | ||
257 | } | ||
258 | }; | ||
259 | |||
260 | +static const VMStateDescription vmstate_m_fp = { | ||
261 | + .name = "cpu/m/fp", | ||
262 | + .version_id = 1, | ||
263 | + .minimum_version_id = 1, | ||
264 | + .needed = vfp_needed, | ||
265 | + .fields = (VMStateField[]) { | ||
266 | + VMSTATE_UINT32_ARRAY(env.v7m.fpcar, ARMCPU, M_REG_NUM_BANKS), | ||
267 | + VMSTATE_UINT32_ARRAY(env.v7m.fpccr, ARMCPU, M_REG_NUM_BANKS), | ||
268 | + VMSTATE_UINT32_ARRAY(env.v7m.fpdscr, ARMCPU, M_REG_NUM_BANKS), | ||
269 | + VMSTATE_UINT32_ARRAY(env.v7m.cpacr, ARMCPU, M_REG_NUM_BANKS), | ||
270 | + VMSTATE_UINT32(env.v7m.nsacr, ARMCPU), | ||
271 | + VMSTATE_END_OF_LIST() | ||
272 | + } | ||
273 | +}; | ||
274 | + | ||
275 | static const VMStateDescription vmstate_m = { | ||
276 | .name = "cpu/m", | ||
277 | .version_id = 4, | ||
278 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = { | ||
279 | &vmstate_m_scr, | ||
280 | &vmstate_m_other_sp, | ||
281 | &vmstate_m_v8m, | ||
282 | + &vmstate_m_fp, | ||
283 | NULL | ||
284 | } | ||
285 | }; | ||
286 | -- | ||
287 | 2.20.1 | ||
288 | |||
289 | diff view generated by jsdifflib |
1 | For M-profile CPUs, the BXJ instruction does not exist at all, and | 1 | The only "system register" that M-profile floating point exposes |
---|---|---|---|
2 | the encoding should always UNDEF. We were accidentally implementing | 2 | via the VMRS/VMRS instructions is FPSCR, and it does not have |
3 | it to behave like A-profile BXJ; correct the error. | 3 | the odd special case for rd==15. Add a check to ensure we only |
4 | expose FPSCR. | ||
4 | 5 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Richard Henderson <rth@twiddle.net> | 8 | Message-id: 20190416125744.27770-5-peter.maydell@linaro.org |
8 | Message-id: 1491844419-12485-2-git-send-email-peter.maydell@linaro.org | ||
9 | --- | 9 | --- |
10 | target/arm/translate.c | 7 ++++++- | 10 | target/arm/translate.c | 19 +++++++++++++++++-- |
11 | 1 file changed, 6 insertions(+), 1 deletion(-) | 11 | 1 file changed, 17 insertions(+), 2 deletions(-) |
12 | 12 | ||
13 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 13 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
14 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate.c | 15 | --- a/target/arm/translate.c |
16 | +++ b/target/arm/translate.c | 16 | +++ b/target/arm/translate.c |
17 | @@ -XXX,XX +XXX,XX @@ static int disas_thumb2_insn(CPUARMState *env, DisasContext *s, uint16_t insn_hw | 17 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) |
18 | } | 18 | } |
19 | break; | 19 | } |
20 | case 4: /* bxj */ | 20 | } else { /* !dp */ |
21 | - /* Trivial implementation equivalent to bx. */ | 21 | + bool is_sysreg; |
22 | + /* Trivial implementation equivalent to bx. | 22 | + |
23 | + * This instruction doesn't exist at all for M-profile. | 23 | if ((insn & 0x6f) != 0x00) |
24 | + */ | 24 | return 1; |
25 | + if (arm_dc_feature(s, ARM_FEATURE_M)) { | 25 | rn = VFP_SREG_N(insn); |
26 | + goto illegal_op; | 26 | + |
27 | + } | 27 | + is_sysreg = extract32(insn, 21, 1); |
28 | tmp = load_reg(s, rn); | 28 | + |
29 | gen_bx(s, tmp); | 29 | + if (arm_dc_feature(s, ARM_FEATURE_M)) { |
30 | break; | 30 | + /* |
31 | + * The only M-profile VFP vmrs/vmsr sysreg is FPSCR. | ||
32 | + * Writes to R15 are UNPREDICTABLE; we choose to undef. | ||
33 | + */ | ||
34 | + if (is_sysreg && (rd == 15 || (rn >> 1) != ARM_VFP_FPSCR)) { | ||
35 | + return 1; | ||
36 | + } | ||
37 | + } | ||
38 | + | ||
39 | if (insn & ARM_CP_RW_BIT) { | ||
40 | /* vfp->arm */ | ||
41 | - if (insn & (1 << 21)) { | ||
42 | + if (is_sysreg) { | ||
43 | /* system register */ | ||
44 | rn >>= 1; | ||
45 | |||
46 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | ||
47 | } | ||
48 | } else { | ||
49 | /* arm->vfp */ | ||
50 | - if (insn & (1 << 21)) { | ||
51 | + if (is_sysreg) { | ||
52 | rn >>= 1; | ||
53 | /* system register */ | ||
54 | switch (rn) { | ||
31 | -- | 55 | -- |
32 | 2.7.4 | 56 | 2.20.1 |
33 | 57 | ||
34 | 58 | diff view generated by jsdifflib |
1 | Move the code to generate the "condition failed" instruction | 1 | Like AArch64, M-profile floating point has no FPEXC enable |
---|---|---|---|
2 | codepath out of the if (singlestepping) {} else {}. This | 2 | bit to gate floating point; so always set the VFPEN TB flag. |
3 | will allow adding support for handling a new is_jmp type | 3 | |
4 | which can't be neatly split into "singlestepping case" | 4 | M-profile also has CPACR and NSACR similar to A-profile; |
5 | versus "not singlestepping case". | 5 | they behave slightly differently: |
6 | * the CPACR is banked between Secure and Non-Secure | ||
7 | * if the NSACR forces a trap then this is taken to | ||
8 | the Secure state, not the Non-Secure state | ||
9 | |||
10 | Honour the CPACR and NSACR settings. The NSACR handling | ||
11 | requires us to borrow the exception.target_el field | ||
12 | (usually meaningless for M profile) to distinguish the | ||
13 | NOCP UsageFault taken to Secure state from the more | ||
14 | usual fault taken to the current security state. | ||
6 | 15 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Richard Henderson <rth@twiddle.net> | 18 | Message-id: 20190416125744.27770-6-peter.maydell@linaro.org |
10 | Message-id: 1491844419-12485-6-git-send-email-peter.maydell@linaro.org | ||
11 | --- | 19 | --- |
12 | target/arm/translate.c | 24 +++++++++++------------- | 20 | target/arm/helper.c | 55 +++++++++++++++++++++++++++++++++++++++--- |
13 | 1 file changed, 11 insertions(+), 13 deletions(-) | 21 | target/arm/translate.c | 10 ++++++-- |
22 | 2 files changed, 60 insertions(+), 5 deletions(-) | ||
14 | 23 | ||
24 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/target/arm/helper.c | ||
27 | +++ b/target/arm/helper.c | ||
28 | @@ -XXX,XX +XXX,XX @@ uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx, | ||
29 | return target_el; | ||
30 | } | ||
31 | |||
32 | +/* | ||
33 | + * Return true if the v7M CPACR permits access to the FPU for the specified | ||
34 | + * security state and privilege level. | ||
35 | + */ | ||
36 | +static bool v7m_cpacr_pass(CPUARMState *env, bool is_secure, bool is_priv) | ||
37 | +{ | ||
38 | + switch (extract32(env->v7m.cpacr[is_secure], 20, 2)) { | ||
39 | + case 0: | ||
40 | + case 2: /* UNPREDICTABLE: we treat like 0 */ | ||
41 | + return false; | ||
42 | + case 1: | ||
43 | + return is_priv; | ||
44 | + case 3: | ||
45 | + return true; | ||
46 | + default: | ||
47 | + g_assert_not_reached(); | ||
48 | + } | ||
49 | +} | ||
50 | + | ||
51 | static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | ||
52 | ARMMMUIdx mmu_idx, bool ignfault) | ||
53 | { | ||
54 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
55 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_UNDEFINSTR_MASK; | ||
56 | break; | ||
57 | case EXCP_NOCP: | ||
58 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
59 | - env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_NOCP_MASK; | ||
60 | + { | ||
61 | + /* | ||
62 | + * NOCP might be directed to something other than the current | ||
63 | + * security state if this fault is because of NSACR; we indicate | ||
64 | + * the target security state using exception.target_el. | ||
65 | + */ | ||
66 | + int target_secstate; | ||
67 | + | ||
68 | + if (env->exception.target_el == 3) { | ||
69 | + target_secstate = M_REG_S; | ||
70 | + } else { | ||
71 | + target_secstate = env->v7m.secure; | ||
72 | + } | ||
73 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, target_secstate); | ||
74 | + env->v7m.cfsr[target_secstate] |= R_V7M_CFSR_NOCP_MASK; | ||
75 | break; | ||
76 | + } | ||
77 | case EXCP_INVSTATE: | ||
78 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
79 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVSTATE_MASK; | ||
80 | @@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el) | ||
81 | return 0; | ||
82 | } | ||
83 | |||
84 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
85 | + /* CPACR can cause a NOCP UsageFault taken to current security state */ | ||
86 | + if (!v7m_cpacr_pass(env, env->v7m.secure, cur_el != 0)) { | ||
87 | + return 1; | ||
88 | + } | ||
89 | + | ||
90 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY) && !env->v7m.secure) { | ||
91 | + if (!extract32(env->v7m.nsacr, 10, 1)) { | ||
92 | + /* FP insns cause a NOCP UsageFault taken to Secure */ | ||
93 | + return 3; | ||
94 | + } | ||
95 | + } | ||
96 | + | ||
97 | + return 0; | ||
98 | + } | ||
99 | + | ||
100 | /* The CPACR controls traps to EL1, or PL1 if we're 32 bit: | ||
101 | * 0, 2 : trap EL0 and EL1/PL1 accesses | ||
102 | * 1 : trap only EL0 accesses | ||
103 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
104 | flags = FIELD_DP32(flags, TBFLAG_A32, SCTLR_B, arm_sctlr_b(env)); | ||
105 | flags = FIELD_DP32(flags, TBFLAG_A32, NS, !access_secure_reg(env)); | ||
106 | if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30) | ||
107 | - || arm_el_is_aa64(env, 1)) { | ||
108 | + || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) { | ||
109 | flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); | ||
110 | } | ||
111 | flags = FIELD_DP32(flags, TBFLAG_A32, XSCALE_CPAR, env->cp15.c15_cpar); | ||
15 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 112 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
16 | index XXXXXXX..XXXXXXX 100644 | 113 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate.c | 114 | --- a/target/arm/translate.c |
18 | +++ b/target/arm/translate.c | 115 | +++ b/target/arm/translate.c |
19 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb) | 116 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) |
20 | /* At this stage dc->condjmp will only be set when the skipped | 117 | * for attempts to execute invalid vfp/neon encodings with FP disabled. |
21 | instruction was a conditional branch or trap, and the PC has | 118 | */ |
22 | already been written. */ | 119 | if (s->fp_excp_el) { |
23 | + gen_set_condexec(dc); | 120 | - gen_exception_insn(s, 4, EXCP_UDEF, |
24 | if (unlikely(cs->singlestep_enabled || dc->ss_active)) { | 121 | - syn_fp_access_trap(1, 0xe, false), s->fp_excp_el); |
25 | /* Unconditional and "condition passed" instruction codepath. */ | 122 | + if (arm_dc_feature(s, ARM_FEATURE_M)) { |
26 | - gen_set_condexec(dc); | 123 | + gen_exception_insn(s, 4, EXCP_NOCP, syn_uncategorized(), |
27 | switch (dc->is_jmp) { | 124 | + s->fp_excp_el); |
28 | case DISAS_SWI: | ||
29 | gen_ss_advance(dc); | ||
30 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb) | ||
31 | /* FIXME: Single stepping a WFI insn will not halt the CPU. */ | ||
32 | gen_singlestep_exception(dc); | ||
33 | } | ||
34 | - if (dc->condjmp) { | ||
35 | - /* "Condition failed" instruction codepath. */ | ||
36 | - gen_set_label(dc->condlabel); | ||
37 | - gen_set_condexec(dc); | ||
38 | - gen_set_pc_im(dc, dc->pc); | ||
39 | - gen_singlestep_exception(dc); | ||
40 | - } | ||
41 | } else { | ||
42 | /* While branches must always occur at the end of an IT block, | ||
43 | there are a few other things that can cause us to terminate | ||
44 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb) | ||
45 | - Hardware watchpoints. | ||
46 | Hardware breakpoints have already been handled and skip this code. | ||
47 | */ | ||
48 | - gen_set_condexec(dc); | ||
49 | switch(dc->is_jmp) { | ||
50 | case DISAS_NEXT: | ||
51 | gen_goto_tb(dc, 1, dc->pc); | ||
52 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb) | ||
53 | gen_exception(EXCP_SMC, syn_aa32_smc(), 3); | ||
54 | break; | ||
55 | } | ||
56 | - if (dc->condjmp) { | ||
57 | - gen_set_label(dc->condlabel); | ||
58 | - gen_set_condexec(dc); | ||
59 | + } | ||
60 | + | ||
61 | + if (dc->condjmp) { | ||
62 | + /* "Condition failed" instruction codepath for the branch/trap insn */ | ||
63 | + gen_set_label(dc->condlabel); | ||
64 | + gen_set_condexec(dc); | ||
65 | + if (unlikely(cs->singlestep_enabled || dc->ss_active)) { | ||
66 | + gen_set_pc_im(dc, dc->pc); | ||
67 | + gen_singlestep_exception(dc); | ||
68 | + } else { | 125 | + } else { |
69 | gen_goto_tb(dc, 1, dc->pc); | 126 | + gen_exception_insn(s, 4, EXCP_UDEF, |
70 | - dc->condjmp = 0; | 127 | + syn_fp_access_trap(1, 0xe, false), |
71 | } | 128 | + s->fp_excp_el); |
129 | + } | ||
130 | return 0; | ||
72 | } | 131 | } |
73 | 132 | ||
74 | -- | 133 | -- |
75 | 2.7.4 | 134 | 2.20.1 |
76 | 135 | ||
77 | 136 | diff view generated by jsdifflib |
1 | In Thumb mode, the only instructions which can cause an interworking | 1 | Correct the decode of the M-profile "coprocessor and |
---|---|---|---|
2 | branch by writing the PC are BLX, BX, BXJ, LDR, POP and LDM. Unlike | 2 | floating-point instructions" space: |
3 | ARM mode, data processing instructions which target the PC do not | 3 | * op0 == 0b11 is always unallocated |
4 | cause interworking branches. | 4 | * if the CPU has an FPU then all insns with op1 == 0b101 |
5 | are floating point and go to disas_vfp_insn() | ||
5 | 6 | ||
6 | When we added support for doing interworking branches on writes to | 7 | For the moment we leave VLLDM and VLSTM as NOPs; in |
7 | PC from data processing instructions in commit 21aeb3430ce7ba, we | 8 | a later commit we will fill in the proper implementation |
8 | accidentally changed a Thumb instruction to have interworking | 9 | for the case where an FPU is present. |
9 | branch behaviour for writes to PC. (MOV, MOVS register-shifted | ||
10 | register, encoding T2; this is the standard encoding for | ||
11 | LSL/LSR/ASR/ROR (register).) | ||
12 | |||
13 | For this encoding, behaviour with Rd == R15 is specified as | ||
14 | UNPREDICTABLE, so allowing an interworking branch is within | ||
15 | spec, but it's confusing and differs from our handling of this | ||
16 | class of UNPREDICTABLE for other Thumb ALU operations. Make | ||
17 | it perform a simple (non-interworking) branch like the others. | ||
18 | 10 | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | Reviewed-by: Richard Henderson <rth@twiddle.net> | 12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
21 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 13 | Message-id: 20190416125744.27770-7-peter.maydell@linaro.org |
22 | Message-id: 1491844419-12485-3-git-send-email-peter.maydell@linaro.org | ||
23 | --- | 14 | --- |
24 | target/arm/translate.c | 2 +- | 15 | target/arm/translate.c | 26 ++++++++++++++++++++++---- |
25 | 1 file changed, 1 insertion(+), 1 deletion(-) | 16 | 1 file changed, 22 insertions(+), 4 deletions(-) |
26 | 17 | ||
27 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 18 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
28 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/target/arm/translate.c | 20 | --- a/target/arm/translate.c |
30 | +++ b/target/arm/translate.c | 21 | +++ b/target/arm/translate.c |
31 | @@ -XXX,XX +XXX,XX @@ static int disas_thumb2_insn(CPUARMState *env, DisasContext *s, uint16_t insn_hw | 22 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) |
32 | gen_arm_shift_reg(tmp, op, tmp2, logic_cc); | 23 | case 6: case 7: case 14: case 15: |
33 | if (logic_cc) | 24 | /* Coprocessor. */ |
34 | gen_logic_CC(tmp); | 25 | if (arm_dc_feature(s, ARM_FEATURE_M)) { |
35 | - store_reg_bx(s, rd, tmp); | 26 | - /* We don't currently implement M profile FP support, |
36 | + store_reg(s, rd, tmp); | 27 | - * so this entire space should give a NOCP fault, with |
37 | break; | 28 | - * the exception of the v8M VLLDM and VLSTM insns, which |
38 | case 1: /* Sign/zero extend. */ | 29 | - * must be NOPs in Secure state and UNDEF in Nonsecure state. |
39 | op = (insn >> 20) & 7; | 30 | + /* 0b111x_11xx_xxxx_xxxx_xxxx_xxxx_xxxx_xxxx */ |
31 | + if (extract32(insn, 24, 2) == 3) { | ||
32 | + goto illegal_op; /* op0 = 0b11 : unallocated */ | ||
33 | + } | ||
34 | + | ||
35 | + /* | ||
36 | + * Decode VLLDM and VLSTM first: these are nonstandard because: | ||
37 | + * * if there is no FPU then these insns must NOP in | ||
38 | + * Secure state and UNDEF in Nonsecure state | ||
39 | + * * if there is an FPU then these insns do not have | ||
40 | + * the usual behaviour that disas_vfp_insn() provides of | ||
41 | + * being controlled by CPACR/NSACR enable bits or the | ||
42 | + * lazy-stacking logic. | ||
43 | */ | ||
44 | if (arm_dc_feature(s, ARM_FEATURE_V8) && | ||
45 | (insn & 0xffa00f00) == 0xec200a00) { | ||
46 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
47 | /* Just NOP since FP support is not implemented */ | ||
48 | break; | ||
49 | } | ||
50 | + if (arm_dc_feature(s, ARM_FEATURE_VFP) && | ||
51 | + ((insn >> 8) & 0xe) == 10) { | ||
52 | + /* FP, and the CPU supports it */ | ||
53 | + if (disas_vfp_insn(s, insn)) { | ||
54 | + goto illegal_op; | ||
55 | + } | ||
56 | + break; | ||
57 | + } | ||
58 | + | ||
59 | /* All other insns: NOCP */ | ||
60 | gen_exception_insn(s, 4, EXCP_NOCP, syn_uncategorized(), | ||
61 | default_exception_el(s)); | ||
40 | -- | 62 | -- |
41 | 2.7.4 | 63 | 2.20.1 |
42 | 64 | ||
43 | 65 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | If the floating point extension is present, then the SG instruction | ||
2 | must clear the CONTROL_S.SFPA bit. Implement this. | ||
1 | 3 | ||
4 | (On a no-FPU system the bit will always be zero, so we don't need | ||
5 | to make the clearing of the bit conditional on ARM_FEATURE_VFP.) | ||
6 | |||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20190416125744.27770-8-peter.maydell@linaro.org | ||
10 | --- | ||
11 | target/arm/helper.c | 1 + | ||
12 | 1 file changed, 1 insertion(+) | ||
13 | |||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper.c | ||
17 | +++ b/target/arm/helper.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static bool v7m_handle_execute_nsc(ARMCPU *cpu) | ||
19 | qemu_log_mask(CPU_LOG_INT, "...really an SG instruction at 0x%08" PRIx32 | ||
20 | ", executing it\n", env->regs[15]); | ||
21 | env->regs[14] &= ~1; | ||
22 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK; | ||
23 | switch_v7m_security_state(env, true); | ||
24 | xpsr_write(env, 0, XPSR_IT); | ||
25 | env->regs[15] += 4; | ||
26 | -- | ||
27 | 2.20.1 | ||
28 | |||
29 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The M-profile CONTROL register has two bits -- SFPA and FPCA -- | ||
2 | which relate to floating-point support, and should be RES0 otherwise. | ||
3 | Handle them correctly in the MSR/MRS register access code. | ||
4 | Neither is banked between security states, so they are stored | ||
5 | in v7m.control[M_REG_S] regardless of current security state. | ||
1 | 6 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20190416125744.27770-9-peter.maydell@linaro.org | ||
10 | --- | ||
11 | target/arm/helper.c | 57 ++++++++++++++++++++++++++++++++++++++------- | ||
12 | 1 file changed, 49 insertions(+), 8 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper.c | ||
17 | +++ b/target/arm/helper.c | ||
18 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) | ||
19 | return xpsr_read(env) & mask; | ||
20 | break; | ||
21 | case 20: /* CONTROL */ | ||
22 | - return env->v7m.control[env->v7m.secure]; | ||
23 | + { | ||
24 | + uint32_t value = env->v7m.control[env->v7m.secure]; | ||
25 | + if (!env->v7m.secure) { | ||
26 | + /* SFPA is RAZ/WI from NS; FPCA is stored in the M_REG_S bank */ | ||
27 | + value |= env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK; | ||
28 | + } | ||
29 | + return value; | ||
30 | + } | ||
31 | case 0x94: /* CONTROL_NS */ | ||
32 | /* We have to handle this here because unprivileged Secure code | ||
33 | * can read the NS CONTROL register. | ||
34 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) | ||
35 | if (!env->v7m.secure) { | ||
36 | return 0; | ||
37 | } | ||
38 | - return env->v7m.control[M_REG_NS]; | ||
39 | + return env->v7m.control[M_REG_NS] | | ||
40 | + (env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK); | ||
41 | } | ||
42 | |||
43 | if (el == 0) { | ||
44 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | ||
45 | */ | ||
46 | uint32_t mask = extract32(maskreg, 8, 4); | ||
47 | uint32_t reg = extract32(maskreg, 0, 8); | ||
48 | + int cur_el = arm_current_el(env); | ||
49 | |||
50 | - if (arm_current_el(env) == 0 && reg > 7) { | ||
51 | - /* only xPSR sub-fields may be written by unprivileged */ | ||
52 | + if (cur_el == 0 && reg > 7 && reg != 20) { | ||
53 | + /* | ||
54 | + * only xPSR sub-fields and CONTROL.SFPA may be written by | ||
55 | + * unprivileged code | ||
56 | + */ | ||
57 | return; | ||
58 | } | ||
59 | |||
60 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | ||
61 | env->v7m.control[M_REG_NS] &= ~R_V7M_CONTROL_NPRIV_MASK; | ||
62 | env->v7m.control[M_REG_NS] |= val & R_V7M_CONTROL_NPRIV_MASK; | ||
63 | } | ||
64 | + /* | ||
65 | + * SFPA is RAZ/WI from NS. FPCA is RO if NSACR.CP10 == 0, | ||
66 | + * RES0 if the FPU is not present, and is stored in the S bank | ||
67 | + */ | ||
68 | + if (arm_feature(env, ARM_FEATURE_VFP) && | ||
69 | + extract32(env->v7m.nsacr, 10, 1)) { | ||
70 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_FPCA_MASK; | ||
71 | + env->v7m.control[M_REG_S] |= val & R_V7M_CONTROL_FPCA_MASK; | ||
72 | + } | ||
73 | return; | ||
74 | case 0x98: /* SP_NS */ | ||
75 | { | ||
76 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | ||
77 | env->v7m.faultmask[env->v7m.secure] = val & 1; | ||
78 | break; | ||
79 | case 20: /* CONTROL */ | ||
80 | - /* Writing to the SPSEL bit only has an effect if we are in | ||
81 | + /* | ||
82 | + * Writing to the SPSEL bit only has an effect if we are in | ||
83 | * thread mode; other bits can be updated by any privileged code. | ||
84 | * write_v7m_control_spsel() deals with updating the SPSEL bit in | ||
85 | * env->v7m.control, so we only need update the others. | ||
86 | * For v7M, we must just ignore explicit writes to SPSEL in handler | ||
87 | * mode; for v8M the write is permitted but will have no effect. | ||
88 | + * All these bits are writes-ignored from non-privileged code, | ||
89 | + * except for SFPA. | ||
90 | */ | ||
91 | - if (arm_feature(env, ARM_FEATURE_V8) || | ||
92 | - !arm_v7m_is_handler_mode(env)) { | ||
93 | + if (cur_el > 0 && (arm_feature(env, ARM_FEATURE_V8) || | ||
94 | + !arm_v7m_is_handler_mode(env))) { | ||
95 | write_v7m_control_spsel(env, (val & R_V7M_CONTROL_SPSEL_MASK) != 0); | ||
96 | } | ||
97 | - if (arm_feature(env, ARM_FEATURE_M_MAIN)) { | ||
98 | + if (cur_el > 0 && arm_feature(env, ARM_FEATURE_M_MAIN)) { | ||
99 | env->v7m.control[env->v7m.secure] &= ~R_V7M_CONTROL_NPRIV_MASK; | ||
100 | env->v7m.control[env->v7m.secure] |= val & R_V7M_CONTROL_NPRIV_MASK; | ||
101 | } | ||
102 | + if (arm_feature(env, ARM_FEATURE_VFP)) { | ||
103 | + /* | ||
104 | + * SFPA is RAZ/WI from NS or if no FPU. | ||
105 | + * FPCA is RO if NSACR.CP10 == 0, RES0 if the FPU is not present. | ||
106 | + * Both are stored in the S bank. | ||
107 | + */ | ||
108 | + if (env->v7m.secure) { | ||
109 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK; | ||
110 | + env->v7m.control[M_REG_S] |= val & R_V7M_CONTROL_SFPA_MASK; | ||
111 | + } | ||
112 | + if (cur_el > 0 && | ||
113 | + (env->v7m.secure || !arm_feature(env, ARM_FEATURE_M_SECURITY) || | ||
114 | + extract32(env->v7m.nsacr, 10, 1))) { | ||
115 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_FPCA_MASK; | ||
116 | + env->v7m.control[M_REG_S] |= val & R_V7M_CONTROL_FPCA_MASK; | ||
117 | + } | ||
118 | + } | ||
119 | break; | ||
120 | default: | ||
121 | bad_reg: | ||
122 | -- | ||
123 | 2.20.1 | ||
124 | |||
125 | diff view generated by jsdifflib |
1 | In tlb_fill() we construct a syndrome register value from a | 1 | Currently the code in v7m_push_stack() which detects a violation |
---|---|---|---|
2 | fault status register value which is filled in by arm_tlb_fill(). | 2 | of the v8M stack limit simply returns early if it does so. This |
3 | arm_tlb_fill() returns FSR values which might be in the format | 3 | is OK for the current integer-only code, but won't work for the |
4 | used with short-format page descriptors, or the format used | 4 | floating point handling we're about to add. We need to continue |
5 | with long-format (LPAE) descriptors. The syndrome register | 5 | executing the rest of the function so that we check for other |
6 | always uses LPAE-format FSR status codes. | 6 | exceptions like not having permission to use the FPU and so |
7 | 7 | that we correctly set the FPCCR state if we are doing lazy | |
8 | It isn't actually possible to end up delivering a syndrome | 8 | stacking. Refactor to avoid the early return. |
9 | register value to the guest for a fault which is reported | ||
10 | with a short-format FSR (that kind of stage 1 fault will only | ||
11 | happen for an AArch32 translation regime which doesn't have | ||
12 | a syndrome register, and can never be redirected to an AArch64 | ||
13 | or Hyp exception level). Add an assertion which checks this, | ||
14 | and adjust the code so that we construct a syndrome with | ||
15 | an invalid status code, rather than allowing set bits in | ||
16 | the FSR input to randomly corrupt other fields in the syndrome. | ||
17 | 9 | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
20 | Message-id: 1491486152-24304-1-git-send-email-peter.maydell@linaro.org | 12 | Message-id: 20190416125744.27770-10-peter.maydell@linaro.org |
21 | --- | 13 | --- |
22 | target/arm/op_helper.c | 23 ++++++++++++++++++----- | 14 | target/arm/helper.c | 23 ++++++++++++++++++----- |
23 | 1 file changed, 18 insertions(+), 5 deletions(-) | 15 | 1 file changed, 18 insertions(+), 5 deletions(-) |
24 | 16 | ||
25 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | 17 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
26 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/target/arm/op_helper.c | 19 | --- a/target/arm/helper.c |
28 | +++ b/target/arm/op_helper.c | 20 | +++ b/target/arm/helper.c |
29 | @@ -XXX,XX +XXX,XX @@ void tlb_fill(CPUState *cs, target_ulong addr, MMUAccessType access_type, | 21 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) |
30 | if (unlikely(ret)) { | 22 | * should ignore further stack faults trying to process |
31 | ARMCPU *cpu = ARM_CPU(cs); | 23 | * that derived exception.) |
32 | CPUARMState *env = &cpu->env; | 24 | */ |
33 | - uint32_t syn, exc; | 25 | - bool stacked_ok; |
34 | + uint32_t syn, exc, fsc; | 26 | + bool stacked_ok = true, limitviol = false; |
35 | unsigned int target_el; | 27 | CPUARMState *env = &cpu->env; |
36 | bool same_el; | 28 | uint32_t xpsr = xpsr_read(env); |
37 | 29 | uint32_t frameptr = env->regs[13]; | |
38 | @@ -XXX,XX +XXX,XX @@ void tlb_fill(CPUState *cs, target_ulong addr, MMUAccessType access_type, | 30 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) |
39 | env->cp15.hpfar_el2 = extract64(fi.s2addr, 12, 47) << 4; | 31 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, |
32 | env->v7m.secure); | ||
33 | env->regs[13] = limit; | ||
34 | - return true; | ||
35 | + /* | ||
36 | + * We won't try to perform any further memory accesses but | ||
37 | + * we must continue through the following code to check for | ||
38 | + * permission faults during FPU state preservation, and we | ||
39 | + * must update FPCCR if lazy stacking is enabled. | ||
40 | + */ | ||
41 | + limitviol = true; | ||
42 | + stacked_ok = false; | ||
40 | } | 43 | } |
41 | same_el = arm_current_el(env) == target_el; | 44 | } |
42 | - /* AArch64 syndrome does not have an LPAE bit */ | 45 | |
43 | - syn = fsr & ~(1 << 9); | 46 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) |
44 | + | 47 | * (which may be taken in preference to the one we started with |
45 | + if (fsr & (1 << 9)) { | 48 | * if it has higher priority). |
46 | + /* LPAE format fault status register : bottom 6 bits are | 49 | */ |
47 | + * status code in the same form as needed for syndrome | 50 | - stacked_ok = |
48 | + */ | 51 | + stacked_ok = stacked_ok && |
49 | + fsc = extract32(fsr, 0, 6); | 52 | v7m_stack_write(cpu, frameptr, env->regs[0], mmu_idx, false) && |
50 | + } else { | 53 | v7m_stack_write(cpu, frameptr + 4, env->regs[1], mmu_idx, false) && |
51 | + /* Short format FSR : this fault will never actually be reported | 54 | v7m_stack_write(cpu, frameptr + 8, env->regs[2], mmu_idx, false) && |
52 | + * to an EL that uses a syndrome register. Check that here, | 55 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) |
53 | + * and use a (currently) reserved FSR code in case the constructed | 56 | v7m_stack_write(cpu, frameptr + 24, env->regs[15], mmu_idx, false) && |
54 | + * syndrome does leak into the guest somehow. | 57 | v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, false); |
55 | + */ | 58 | |
56 | + assert(target_el != 2 && !arm_el_is_aa64(env, target_el)); | 59 | - /* Update SP regardless of whether any of the stack accesses failed. */ |
57 | + fsc = 0x3f; | 60 | - env->regs[13] = frameptr; |
58 | + } | 61 | + /* |
59 | 62 | + * If we broke a stack limit then SP was already updated earlier; | |
60 | /* For insn and data aborts we assume there is no instruction syndrome | 63 | + * otherwise we update SP regardless of whether any of the stack |
61 | * information; this is always true for exceptions reported to EL1. | 64 | + * accesses failed or we took some other kind of fault. |
62 | */ | 65 | + */ |
63 | if (access_type == MMU_INST_FETCH) { | 66 | + if (!limitviol) { |
64 | - syn = syn_insn_abort(same_el, 0, fi.s1ptw, syn); | 67 | + env->regs[13] = frameptr; |
65 | + syn = syn_insn_abort(same_el, 0, fi.s1ptw, fsc); | 68 | + } |
66 | exc = EXCP_PREFETCH_ABORT; | 69 | |
67 | } else { | 70 | return !stacked_ok; |
68 | syn = merge_syn_data_abort(env->exception.syndrome, target_el, | 71 | } |
69 | same_el, fi.s1ptw, | ||
70 | - access_type == MMU_DATA_STORE, syn); | ||
71 | + access_type == MMU_DATA_STORE, fsc); | ||
72 | if (access_type == MMU_DATA_STORE | ||
73 | && arm_feature(env, ARM_FEATURE_V6)) { | ||
74 | fsr |= (1 << 11); | ||
75 | -- | 72 | -- |
76 | 2.7.4 | 73 | 2.20.1 |
77 | 74 | ||
78 | 75 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Handle floating point registers in exception entry. | ||
2 | This corresponds to the FP-specific parts of the pseudocode | ||
3 | functions ActivateException() and PushStack(). | ||
1 | 4 | ||
5 | We defer the code corresponding to UpdateFPCCR() to a later patch. | ||
6 | |||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20190416125744.27770-11-peter.maydell@linaro.org | ||
10 | --- | ||
11 | target/arm/helper.c | 98 +++++++++++++++++++++++++++++++++++++++++++-- | ||
12 | 1 file changed, 95 insertions(+), 3 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper.c | ||
17 | +++ b/target/arm/helper.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
19 | switch_v7m_security_state(env, targets_secure); | ||
20 | write_v7m_control_spsel(env, 0); | ||
21 | arm_clear_exclusive(env); | ||
22 | + /* Clear SFPA and FPCA (has no effect if no FPU) */ | ||
23 | + env->v7m.control[M_REG_S] &= | ||
24 | + ~(R_V7M_CONTROL_FPCA_MASK | R_V7M_CONTROL_SFPA_MASK); | ||
25 | /* Clear IT bits */ | ||
26 | env->condexec_bits = 0; | ||
27 | env->regs[14] = lr; | ||
28 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
29 | uint32_t xpsr = xpsr_read(env); | ||
30 | uint32_t frameptr = env->regs[13]; | ||
31 | ARMMMUIdx mmu_idx = arm_mmu_idx(env); | ||
32 | + uint32_t framesize; | ||
33 | + bool nsacr_cp10 = extract32(env->v7m.nsacr, 10, 1); | ||
34 | + | ||
35 | + if ((env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) && | ||
36 | + (env->v7m.secure || nsacr_cp10)) { | ||
37 | + if (env->v7m.secure && | ||
38 | + env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK) { | ||
39 | + framesize = 0xa8; | ||
40 | + } else { | ||
41 | + framesize = 0x68; | ||
42 | + } | ||
43 | + } else { | ||
44 | + framesize = 0x20; | ||
45 | + } | ||
46 | |||
47 | /* Align stack pointer if the guest wants that */ | ||
48 | if ((frameptr & 4) && | ||
49 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
50 | xpsr |= XPSR_SPREALIGN; | ||
51 | } | ||
52 | |||
53 | - frameptr -= 0x20; | ||
54 | + xpsr &= ~XPSR_SFPA; | ||
55 | + if (env->v7m.secure && | ||
56 | + (env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)) { | ||
57 | + xpsr |= XPSR_SFPA; | ||
58 | + } | ||
59 | + | ||
60 | + frameptr -= framesize; | ||
61 | |||
62 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
63 | uint32_t limit = v7m_sp_limit(env); | ||
64 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
65 | v7m_stack_write(cpu, frameptr + 24, env->regs[15], mmu_idx, false) && | ||
66 | v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, false); | ||
67 | |||
68 | + if (env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) { | ||
69 | + /* FPU is active, try to save its registers */ | ||
70 | + bool fpccr_s = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; | ||
71 | + bool lspact = env->v7m.fpccr[fpccr_s] & R_V7M_FPCCR_LSPACT_MASK; | ||
72 | + | ||
73 | + if (lspact && arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
74 | + qemu_log_mask(CPU_LOG_INT, | ||
75 | + "...SecureFault because LSPACT and FPCA both set\n"); | ||
76 | + env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK; | ||
77 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
78 | + } else if (!env->v7m.secure && !nsacr_cp10) { | ||
79 | + qemu_log_mask(CPU_LOG_INT, | ||
80 | + "...Secure UsageFault with CFSR.NOCP because " | ||
81 | + "NSACR.CP10 prevents stacking FP regs\n"); | ||
82 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, M_REG_S); | ||
83 | + env->v7m.cfsr[M_REG_S] |= R_V7M_CFSR_NOCP_MASK; | ||
84 | + } else { | ||
85 | + if (!(env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPEN_MASK)) { | ||
86 | + /* Lazy stacking disabled, save registers now */ | ||
87 | + int i; | ||
88 | + bool cpacr_pass = v7m_cpacr_pass(env, env->v7m.secure, | ||
89 | + arm_current_el(env) != 0); | ||
90 | + | ||
91 | + if (stacked_ok && !cpacr_pass) { | ||
92 | + /* | ||
93 | + * Take UsageFault if CPACR forbids access. The pseudocode | ||
94 | + * here does a full CheckCPEnabled() but we know the NSACR | ||
95 | + * check can never fail as we have already handled that. | ||
96 | + */ | ||
97 | + qemu_log_mask(CPU_LOG_INT, | ||
98 | + "...UsageFault with CFSR.NOCP because " | ||
99 | + "CPACR.CP10 prevents stacking FP regs\n"); | ||
100 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, | ||
101 | + env->v7m.secure); | ||
102 | + env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_NOCP_MASK; | ||
103 | + stacked_ok = false; | ||
104 | + } | ||
105 | + | ||
106 | + for (i = 0; i < ((framesize == 0xa8) ? 32 : 16); i += 2) { | ||
107 | + uint64_t dn = *aa32_vfp_dreg(env, i / 2); | ||
108 | + uint32_t faddr = frameptr + 0x20 + 4 * i; | ||
109 | + uint32_t slo = extract64(dn, 0, 32); | ||
110 | + uint32_t shi = extract64(dn, 32, 32); | ||
111 | + | ||
112 | + if (i >= 16) { | ||
113 | + faddr += 8; /* skip the slot for the FPSCR */ | ||
114 | + } | ||
115 | + stacked_ok = stacked_ok && | ||
116 | + v7m_stack_write(cpu, faddr, slo, mmu_idx, false) && | ||
117 | + v7m_stack_write(cpu, faddr + 4, shi, mmu_idx, false); | ||
118 | + } | ||
119 | + stacked_ok = stacked_ok && | ||
120 | + v7m_stack_write(cpu, frameptr + 0x60, | ||
121 | + vfp_get_fpscr(env), mmu_idx, false); | ||
122 | + if (cpacr_pass) { | ||
123 | + for (i = 0; i < ((framesize == 0xa8) ? 32 : 16); i += 2) { | ||
124 | + *aa32_vfp_dreg(env, i / 2) = 0; | ||
125 | + } | ||
126 | + vfp_set_fpscr(env, 0); | ||
127 | + } | ||
128 | + } else { | ||
129 | + /* Lazy stacking enabled, save necessary info to stack later */ | ||
130 | + /* TODO : equivalent of UpdateFPCCR() pseudocode */ | ||
131 | + } | ||
132 | + } | ||
133 | + } | ||
134 | + | ||
135 | /* | ||
136 | * If we broke a stack limit then SP was already updated earlier; | ||
137 | * otherwise we update SP regardless of whether any of the stack | ||
138 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
139 | |||
140 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
141 | lr = R_V7M_EXCRET_RES1_MASK | | ||
142 | - R_V7M_EXCRET_DCRS_MASK | | ||
143 | - R_V7M_EXCRET_FTYPE_MASK; | ||
144 | + R_V7M_EXCRET_DCRS_MASK; | ||
145 | /* The S bit indicates whether we should return to Secure | ||
146 | * or NonSecure (ie our current state). | ||
147 | * The ES bit indicates whether we're taking this exception | ||
148 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
149 | if (env->v7m.secure) { | ||
150 | lr |= R_V7M_EXCRET_S_MASK; | ||
151 | } | ||
152 | + if (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK)) { | ||
153 | + lr |= R_V7M_EXCRET_FTYPE_MASK; | ||
154 | + } | ||
155 | } else { | ||
156 | lr = R_V7M_EXCRET_RES1_MASK | | ||
157 | R_V7M_EXCRET_S_MASK | | ||
158 | -- | ||
159 | 2.20.1 | ||
160 | |||
161 | diff view generated by jsdifflib |
1 | From: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 1 | Implement the code which updates the FPCCR register on an |
---|---|---|---|
2 | exception entry where we are going to use lazy FP stacking. | ||
3 | We have to defer to the NVIC to determine whether the | ||
4 | various exceptions are currently ready or not. | ||
2 | 5 | ||
3 | The arm64 boot protocol stipulates that the kernel must be loaded | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | TEXT_OFFSET bytes beyond a 2 MB aligned base address, where TEXT_OFFSET | 7 | Message-id: 20190416125744.27770-12-peter.maydell@linaro.org |
5 | could be any 4 KB multiple between 0 and 2 MB, and whose value can be | 8 | --- |
6 | found in the header of the Image file. | 9 | target/arm/cpu.h | 14 +++++++++ |
10 | hw/intc/armv7m_nvic.c | 34 ++++++++++++++++++++++ | ||
11 | target/arm/helper.c | 67 ++++++++++++++++++++++++++++++++++++++++++- | ||
12 | 3 files changed, 114 insertions(+), 1 deletion(-) | ||
7 | 13 | ||
8 | So after attempts to load the arm64 kernel image as an ELF file or as a | 14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
9 | U-Boot image have failed (both of which have their own way of specifying | ||
10 | the load offset), try to determine the TEXT_OFFSET from the image after | ||
11 | loading it but before mapping it as a ROM mapping into the guest address | ||
12 | space. | ||
13 | |||
14 | Signed-off-by: Ard Biesheuvel <ard.biesheuvel@linaro.org> | ||
15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | Message-id: 1489414630-21609-1-git-send-email-ard.biesheuvel@linaro.org | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
18 | --- | ||
19 | hw/arm/boot.c | 64 +++++++++++++++++++++++++++++++++++++++++++++++++---------- | ||
20 | 1 file changed, 53 insertions(+), 11 deletions(-) | ||
21 | |||
22 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | ||
23 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/hw/arm/boot.c | 16 | --- a/target/arm/cpu.h |
25 | +++ b/hw/arm/boot.c | 17 | +++ b/target/arm/cpu.h |
26 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_acknowledge_irq(void *opaque); |
27 | #define KERNEL_LOAD_ADDR 0x00010000 | 19 | * (Ignoring -1, this is the same as the RETTOBASE value before completion.) |
28 | #define KERNEL64_LOAD_ADDR 0x00080000 | 20 | */ |
29 | 21 | int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure); | |
30 | +#define ARM64_TEXT_OFFSET_OFFSET 8 | 22 | +/** |
31 | +#define ARM64_MAGIC_OFFSET 56 | 23 | + * armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure) |
32 | + | 24 | + * @opaque: the NVIC |
33 | typedef enum { | 25 | + * @irq: the exception number to mark pending |
34 | FIXUP_NONE = 0, /* do nothing */ | 26 | + * @secure: false for non-banked exceptions or for the nonsecure |
35 | FIXUP_TERMINATOR, /* end of insns */ | 27 | + * version of a banked exception, true for the secure version of a banked |
36 | @@ -XXX,XX +XXX,XX @@ static uint64_t arm_load_elf(struct arm_boot_info *info, uint64_t *pentry, | 28 | + * exception. |
29 | + * | ||
30 | + * Return whether an exception is "ready", i.e. whether the exception is | ||
31 | + * enabled and is configured at a priority which would allow it to | ||
32 | + * interrupt the current execution priority. This controls whether the | ||
33 | + * RDY bit for it in the FPCCR is set. | ||
34 | + */ | ||
35 | +bool armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure); | ||
36 | /** | ||
37 | * armv7m_nvic_raw_execution_priority: return the raw execution priority | ||
38 | * @opaque: the NVIC | ||
39 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/hw/intc/armv7m_nvic.c | ||
42 | +++ b/hw/intc/armv7m_nvic.c | ||
43 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure) | ||
37 | return ret; | 44 | return ret; |
38 | } | 45 | } |
39 | 46 | ||
40 | +static uint64_t load_aarch64_image(const char *filename, hwaddr mem_base, | 47 | +bool armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure) |
41 | + hwaddr *entry) | ||
42 | +{ | 48 | +{ |
43 | + hwaddr kernel_load_offset = KERNEL64_LOAD_ADDR; | 49 | + /* |
44 | + uint8_t *buffer; | 50 | + * Return whether an exception is "ready", i.e. it is enabled and is |
45 | + int size; | 51 | + * configured at a priority which would allow it to interrupt the |
52 | + * current execution priority. | ||
53 | + * | ||
54 | + * irq and secure have the same semantics as for armv7m_nvic_set_pending(): | ||
55 | + * for non-banked exceptions secure is always false; for banked exceptions | ||
56 | + * it indicates which of the exceptions is required. | ||
57 | + */ | ||
58 | + NVICState *s = (NVICState *)opaque; | ||
59 | + bool banked = exc_is_banked(irq); | ||
60 | + VecInfo *vec; | ||
61 | + int running = nvic_exec_prio(s); | ||
46 | + | 62 | + |
47 | + /* On aarch64, it's the bootloader's job to uncompress the kernel. */ | 63 | + assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); |
48 | + size = load_image_gzipped_buffer(filename, LOAD_IMAGE_MAX_GUNZIP_BYTES, | 64 | + assert(!secure || banked); |
49 | + &buffer); | ||
50 | + | 65 | + |
51 | + if (size < 0) { | 66 | + /* |
52 | + gsize len; | 67 | + * HardFault is an odd special case: we always check against -1, |
53 | + | 68 | + * even if we're secure and HardFault has priority -3; we never |
54 | + /* Load as raw file otherwise */ | 69 | + * need to check for enabled state. |
55 | + if (!g_file_get_contents(filename, (char **)&buffer, &len, NULL)) { | 70 | + */ |
56 | + return -1; | 71 | + if (irq == ARMV7M_EXCP_HARD) { |
57 | + } | 72 | + return running > -1; |
58 | + size = len; | ||
59 | + } | 73 | + } |
60 | + | 74 | + |
61 | + /* check the arm64 magic header value -- very old kernels may not have it */ | 75 | + vec = (banked && secure) ? &s->sec_vectors[irq] : &s->vectors[irq]; |
62 | + if (memcmp(buffer + ARM64_MAGIC_OFFSET, "ARM\x64", 4) == 0) { | ||
63 | + uint64_t hdrvals[2]; | ||
64 | + | 76 | + |
65 | + /* The arm64 Image header has text_offset and image_size fields at 8 and | 77 | + return vec->enabled && |
66 | + * 16 bytes into the Image header, respectively. The text_offset field | 78 | + exc_group_prio(s, vec->prio, secure) < running; |
67 | + * is only valid if the image_size is non-zero. | 79 | +} |
68 | + */ | 80 | + |
69 | + memcpy(&hdrvals, buffer + ARM64_TEXT_OFFSET_OFFSET, sizeof(hdrvals)); | 81 | /* callback when external interrupt line is changed */ |
70 | + if (hdrvals[1] != 0) { | 82 | static void set_irq_level(void *opaque, int n, int level) |
71 | + kernel_load_offset = le64_to_cpu(hdrvals[0]); | 83 | { |
72 | + } | 84 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
85 | index XXXXXXX..XXXXXXX 100644 | ||
86 | --- a/target/arm/helper.c | ||
87 | +++ b/target/arm/helper.c | ||
88 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
89 | env->thumb = addr & 1; | ||
90 | } | ||
91 | |||
92 | +static void v7m_update_fpccr(CPUARMState *env, uint32_t frameptr, | ||
93 | + bool apply_splim) | ||
94 | +{ | ||
95 | + /* | ||
96 | + * Like the pseudocode UpdateFPCCR: save state in FPCAR and FPCCR | ||
97 | + * that we will need later in order to do lazy FP reg stacking. | ||
98 | + */ | ||
99 | + bool is_secure = env->v7m.secure; | ||
100 | + void *nvic = env->nvic; | ||
101 | + /* | ||
102 | + * Some bits are unbanked and live always in fpccr[M_REG_S]; some bits | ||
103 | + * are banked and we want to update the bit in the bank for the | ||
104 | + * current security state; and in one case we want to specifically | ||
105 | + * update the NS banked version of a bit even if we are secure. | ||
106 | + */ | ||
107 | + uint32_t *fpccr_s = &env->v7m.fpccr[M_REG_S]; | ||
108 | + uint32_t *fpccr_ns = &env->v7m.fpccr[M_REG_NS]; | ||
109 | + uint32_t *fpccr = &env->v7m.fpccr[is_secure]; | ||
110 | + bool hfrdy, bfrdy, mmrdy, ns_ufrdy, s_ufrdy, sfrdy, monrdy; | ||
111 | + | ||
112 | + env->v7m.fpcar[is_secure] = frameptr & ~0x7; | ||
113 | + | ||
114 | + if (apply_splim && arm_feature(env, ARM_FEATURE_V8)) { | ||
115 | + bool splimviol; | ||
116 | + uint32_t splim = v7m_sp_limit(env); | ||
117 | + bool ign = armv7m_nvic_neg_prio_requested(nvic, is_secure) && | ||
118 | + (env->v7m.ccr[is_secure] & R_V7M_CCR_STKOFHFNMIGN_MASK); | ||
119 | + | ||
120 | + splimviol = !ign && frameptr < splim; | ||
121 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, SPLIMVIOL, splimviol); | ||
73 | + } | 122 | + } |
74 | + | 123 | + |
75 | + *entry = mem_base + kernel_load_offset; | 124 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, LSPACT, 1); |
76 | + rom_add_blob_fixed(filename, buffer, size, *entry); | ||
77 | + | 125 | + |
78 | + g_free(buffer); | 126 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, S, is_secure); |
79 | + | 127 | + |
80 | + return size; | 128 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, USER, arm_current_el(env) == 0); |
129 | + | ||
130 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, THREAD, | ||
131 | + !arm_v7m_is_handler_mode(env)); | ||
132 | + | ||
133 | + hfrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_HARD, false); | ||
134 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, HFRDY, hfrdy); | ||
135 | + | ||
136 | + bfrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_BUS, false); | ||
137 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, BFRDY, bfrdy); | ||
138 | + | ||
139 | + mmrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_MEM, is_secure); | ||
140 | + *fpccr = FIELD_DP32(*fpccr, V7M_FPCCR, MMRDY, mmrdy); | ||
141 | + | ||
142 | + ns_ufrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_USAGE, false); | ||
143 | + *fpccr_ns = FIELD_DP32(*fpccr_ns, V7M_FPCCR, UFRDY, ns_ufrdy); | ||
144 | + | ||
145 | + monrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_DEBUG, false); | ||
146 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, MONRDY, monrdy); | ||
147 | + | ||
148 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
149 | + s_ufrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_USAGE, true); | ||
150 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, UFRDY, s_ufrdy); | ||
151 | + | ||
152 | + sfrdy = armv7m_nvic_get_ready_status(nvic, ARMV7M_EXCP_SECURE, false); | ||
153 | + *fpccr_s = FIELD_DP32(*fpccr_s, V7M_FPCCR, SFRDY, sfrdy); | ||
154 | + } | ||
81 | +} | 155 | +} |
82 | + | 156 | + |
83 | static void arm_load_kernel_notify(Notifier *notifier, void *data) | 157 | static bool v7m_push_stack(ARMCPU *cpu) |
84 | { | 158 | { |
85 | CPUState *cs; | 159 | /* Do the "set up stack frame" part of exception entry, |
86 | @@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data) | 160 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) |
87 | int is_linux = 0; | 161 | } |
88 | uint64_t elf_entry, elf_low_addr, elf_high_addr; | 162 | } else { |
89 | int elf_machine; | 163 | /* Lazy stacking enabled, save necessary info to stack later */ |
90 | - hwaddr entry, kernel_load_offset; | 164 | - /* TODO : equivalent of UpdateFPCCR() pseudocode */ |
91 | + hwaddr entry; | 165 | + v7m_update_fpccr(env, frameptr + 0x20, true); |
92 | static const ARMInsnFixup *primary_loader; | 166 | } |
93 | ArmLoadKernelNotifier *n = DO_UPCAST(ArmLoadKernelNotifier, | ||
94 | notifier, notifier); | ||
95 | @@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data) | ||
96 | |||
97 | if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { | ||
98 | primary_loader = bootloader_aarch64; | ||
99 | - kernel_load_offset = KERNEL64_LOAD_ADDR; | ||
100 | elf_machine = EM_AARCH64; | ||
101 | } else { | ||
102 | primary_loader = bootloader; | ||
103 | if (!info->write_board_setup) { | ||
104 | primary_loader += BOOTLOADER_NO_BOARD_SETUP_OFFSET; | ||
105 | } | 167 | } |
106 | - kernel_load_offset = KERNEL_LOAD_ADDR; | ||
107 | elf_machine = EM_ARM; | ||
108 | } | 168 | } |
109 | |||
110 | @@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data) | ||
111 | kernel_size = load_uimage(info->kernel_filename, &entry, NULL, | ||
112 | &is_linux, NULL, NULL); | ||
113 | } | ||
114 | - /* On aarch64, it's the bootloader's job to uncompress the kernel. */ | ||
115 | if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) && kernel_size < 0) { | ||
116 | - entry = info->loader_start + kernel_load_offset; | ||
117 | - kernel_size = load_image_gzipped(info->kernel_filename, entry, | ||
118 | - info->ram_size - kernel_load_offset); | ||
119 | + kernel_size = load_aarch64_image(info->kernel_filename, | ||
120 | + info->loader_start, &entry); | ||
121 | is_linux = 1; | ||
122 | - } | ||
123 | - if (kernel_size < 0) { | ||
124 | - entry = info->loader_start + kernel_load_offset; | ||
125 | + } else if (kernel_size < 0) { | ||
126 | + /* 32-bit ARM */ | ||
127 | + entry = info->loader_start + KERNEL_LOAD_ADDR; | ||
128 | kernel_size = load_image_targphys(info->kernel_filename, entry, | ||
129 | - info->ram_size - kernel_load_offset); | ||
130 | + info->ram_size - KERNEL_LOAD_ADDR); | ||
131 | is_linux = 1; | ||
132 | } | ||
133 | if (kernel_size < 0) { | ||
134 | -- | 169 | -- |
135 | 2.7.4 | 170 | 2.20.1 |
136 | 171 | ||
137 | 172 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | For v8M floating point support, transitions from Secure | ||
2 | to Non-secure state via BLNS and BLXNS must clear the | ||
3 | CONTROL.SFPA bit. (This corresponds to the pseudocode | ||
4 | BranchToNS() function.) | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20190416125744.27770-13-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/helper.c | 4 ++++ | ||
11 | 1 file changed, 4 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper.c | ||
16 | +++ b/target/arm/helper.c | ||
17 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_bxns)(CPUARMState *env, uint32_t dest) | ||
18 | /* translate.c should have made BXNS UNDEF unless we're secure */ | ||
19 | assert(env->v7m.secure); | ||
20 | |||
21 | + if (!(dest & 1)) { | ||
22 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK; | ||
23 | + } | ||
24 | switch_v7m_security_state(env, dest & 1); | ||
25 | env->thumb = 1; | ||
26 | env->regs[15] = dest & ~1; | ||
27 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest) | ||
28 | */ | ||
29 | write_v7m_exception(env, 1); | ||
30 | } | ||
31 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK; | ||
32 | switch_v7m_security_state(env, 0); | ||
33 | env->thumb = 1; | ||
34 | env->regs[15] = dest; | ||
35 | -- | ||
36 | 2.20.1 | ||
37 | |||
38 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The TailChain() pseudocode specifies that a tail chaining | ||
2 | exception should sanitize the excReturn all-ones bits and | ||
3 | (if there is no FPU) the excReturn FType bits; we weren't | ||
4 | doing this. | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20190416125744.27770-14-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/helper.c | 8 ++++++++ | ||
11 | 1 file changed, 8 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper.c | ||
16 | +++ b/target/arm/helper.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
18 | qemu_log_mask(CPU_LOG_INT, "...taking pending %s exception %d\n", | ||
19 | targets_secure ? "secure" : "nonsecure", exc); | ||
20 | |||
21 | + if (dotailchain) { | ||
22 | + /* Sanitize LR FType and PREFIX bits */ | ||
23 | + if (!arm_feature(env, ARM_FEATURE_VFP)) { | ||
24 | + lr |= R_V7M_EXCRET_FTYPE_MASK; | ||
25 | + } | ||
26 | + lr = deposit32(lr, 24, 8, 0xff); | ||
27 | + } | ||
28 | + | ||
29 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
30 | if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | ||
31 | (lr & R_V7M_EXCRET_S_MASK)) { | ||
32 | -- | ||
33 | 2.20.1 | ||
34 | |||
35 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The magic value pushed onto the callee stack as an integrity | ||
2 | check is different if floating point is present. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20190416125744.27770-15-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/helper.c | 22 +++++++++++++++++++--- | ||
9 | 1 file changed, 19 insertions(+), 3 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/helper.c | ||
14 | +++ b/target/arm/helper.c | ||
15 | @@ -XXX,XX +XXX,XX @@ load_fail: | ||
16 | return false; | ||
17 | } | ||
18 | |||
19 | +static uint32_t v7m_integrity_sig(CPUARMState *env, uint32_t lr) | ||
20 | +{ | ||
21 | + /* | ||
22 | + * Return the integrity signature value for the callee-saves | ||
23 | + * stack frame section. @lr is the exception return payload/LR value | ||
24 | + * whose FType bit forms bit 0 of the signature if FP is present. | ||
25 | + */ | ||
26 | + uint32_t sig = 0xfefa125a; | ||
27 | + | ||
28 | + if (!arm_feature(env, ARM_FEATURE_VFP) || (lr & R_V7M_EXCRET_FTYPE_MASK)) { | ||
29 | + sig |= 1; | ||
30 | + } | ||
31 | + return sig; | ||
32 | +} | ||
33 | + | ||
34 | static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
35 | bool ignore_faults) | ||
36 | { | ||
37 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
38 | bool stacked_ok; | ||
39 | uint32_t limit; | ||
40 | bool want_psp; | ||
41 | + uint32_t sig; | ||
42 | |||
43 | if (dotailchain) { | ||
44 | bool mode = lr & R_V7M_EXCRET_MODE_MASK; | ||
45 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
46 | /* Write as much of the stack frame as we can. A write failure may | ||
47 | * cause us to pend a derived exception. | ||
48 | */ | ||
49 | + sig = v7m_integrity_sig(env, lr); | ||
50 | stacked_ok = | ||
51 | - v7m_stack_write(cpu, frameptr, 0xfefa125b, mmu_idx, ignore_faults) && | ||
52 | + v7m_stack_write(cpu, frameptr, sig, mmu_idx, ignore_faults) && | ||
53 | v7m_stack_write(cpu, frameptr + 0x8, env->regs[4], mmu_idx, | ||
54 | ignore_faults) && | ||
55 | v7m_stack_write(cpu, frameptr + 0xc, env->regs[5], mmu_idx, | ||
56 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
57 | if (return_to_secure && | ||
58 | ((excret & R_V7M_EXCRET_ES_MASK) == 0 || | ||
59 | (excret & R_V7M_EXCRET_DCRS_MASK) == 0)) { | ||
60 | - uint32_t expected_sig = 0xfefa125b; | ||
61 | uint32_t actual_sig; | ||
62 | |||
63 | pop_ok = v7m_stack_read(cpu, &actual_sig, frameptr, mmu_idx); | ||
64 | |||
65 | - if (pop_ok && expected_sig != actual_sig) { | ||
66 | + if (pop_ok && v7m_integrity_sig(env, excret) != actual_sig) { | ||
67 | /* Take a SecureFault on the current stack */ | ||
68 | env->v7m.sfsr |= R_V7M_SFSR_INVIS_MASK; | ||
69 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
70 | -- | ||
71 | 2.20.1 | ||
72 | |||
73 | diff view generated by jsdifflib |
1 | From: Alistair Francis <alistair.francis@xilinx.com> | 1 | Handle floating point registers in exception return. |
---|---|---|---|
2 | This corresponds to pseudocode functions ValidateExceptionReturn(), | ||
3 | ExceptionReturn(), PopStack() and ConsumeExcStackFrame(). | ||
2 | 4 | ||
3 | Correct the buffer descriptor busy logic to work correctly when using | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | multiple queues. | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20190416125744.27770-16-peter.maydell@linaro.org | ||
8 | --- | ||
9 | target/arm/helper.c | 142 +++++++++++++++++++++++++++++++++++++++++++- | ||
10 | 1 file changed, 141 insertions(+), 1 deletion(-) | ||
5 | 11 | ||
6 | Signed-off-by: Alistair Francis <alistair.francis@xilinx.com> | 12 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
7 | Message-id: 8a7e8059984e27d46a276a66299d035a0afd280f.1491947224.git.alistair.francis@xilinx.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | hw/net/cadence_gem.c | 17 ++++++++++------- | ||
12 | 1 file changed, 10 insertions(+), 7 deletions(-) | ||
13 | |||
14 | diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/net/cadence_gem.c | 14 | --- a/target/arm/helper.c |
17 | +++ b/hw/net/cadence_gem.c | 15 | +++ b/target/arm/helper.c |
18 | @@ -XXX,XX +XXX,XX @@ static int gem_can_receive(NetClientState *nc) | 16 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) |
17 | bool rettobase = false; | ||
18 | bool exc_secure = false; | ||
19 | bool return_to_secure; | ||
20 | + bool ftype; | ||
21 | + bool restore_s16_s31; | ||
22 | |||
23 | /* If we're not in Handler mode then jumps to magic exception-exit | ||
24 | * addresses don't have magic behaviour. However for the v8M | ||
25 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
26 | excret); | ||
19 | } | 27 | } |
20 | 28 | ||
21 | for (i = 0; i < s->num_priority_queues; i++) { | 29 | + ftype = excret & R_V7M_EXCRET_FTYPE_MASK; |
22 | - if (rx_desc_get_ownership(s->rx_desc[i]) == 1) { | 30 | + |
23 | - if (s->can_rx_state != 2) { | 31 | + if (!arm_feature(env, ARM_FEATURE_VFP) && !ftype) { |
24 | - s->can_rx_state = 2; | 32 | + qemu_log_mask(LOG_GUEST_ERROR, "M profile: zero FTYPE in exception " |
25 | - DB_PRINT("can't receive - busy buffer descriptor (q%d) 0x%x\n", | 33 | + "exit PC value 0x%" PRIx32 " is UNPREDICTABLE " |
26 | - i, s->rx_desc_addr[i]); | 34 | + "if FPU not present\n", |
27 | - } | 35 | + excret); |
28 | - return 0; | 36 | + ftype = true; |
29 | + if (rx_desc_get_ownership(s->rx_desc[i]) != 1) { | 37 | + } |
30 | + break; | 38 | + |
39 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
40 | /* EXC_RETURN.ES validation check (R_SMFL). We must do this before | ||
41 | * we pick which FAULTMASK to clear. | ||
42 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
43 | */ | ||
44 | write_v7m_control_spsel_for_secstate(env, return_to_sp_process, exc_secure); | ||
45 | |||
46 | + /* | ||
47 | + * Clear scratch FP values left in caller saved registers; this | ||
48 | + * must happen before any kind of tail chaining. | ||
49 | + */ | ||
50 | + if ((env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_CLRONRET_MASK) && | ||
51 | + (env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK)) { | ||
52 | + if (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPACT_MASK) { | ||
53 | + env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK; | ||
54 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
55 | + qemu_log_mask(CPU_LOG_INT, "...taking SecureFault on existing " | ||
56 | + "stackframe: error during lazy state deactivation\n"); | ||
57 | + v7m_exception_taken(cpu, excret, true, false); | ||
58 | + return; | ||
59 | + } else { | ||
60 | + /* Clear s0..s15 and FPSCR */ | ||
61 | + int i; | ||
62 | + | ||
63 | + for (i = 0; i < 16; i += 2) { | ||
64 | + *aa32_vfp_dreg(env, i / 2) = 0; | ||
65 | + } | ||
66 | + vfp_set_fpscr(env, 0); | ||
31 | + } | 67 | + } |
32 | + }; | 68 | + } |
33 | + | 69 | + |
34 | + if (i == s->num_priority_queues) { | 70 | if (sfault) { |
35 | + if (s->can_rx_state != 2) { | 71 | env->v7m.sfsr |= R_V7M_SFSR_INVER_MASK; |
36 | + s->can_rx_state = 2; | 72 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); |
37 | + DB_PRINT("can't receive - all the buffer descriptors are busy\n"); | 73 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) |
74 | } | ||
38 | } | 75 | } |
39 | + return 0; | 76 | |
77 | + if (!ftype) { | ||
78 | + /* FP present and we need to handle it */ | ||
79 | + if (!return_to_secure && | ||
80 | + (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPACT_MASK)) { | ||
81 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
82 | + env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK; | ||
83 | + qemu_log_mask(CPU_LOG_INT, | ||
84 | + "...taking SecureFault on existing stackframe: " | ||
85 | + "Secure LSPACT set but exception return is " | ||
86 | + "not to secure state\n"); | ||
87 | + v7m_exception_taken(cpu, excret, true, false); | ||
88 | + return; | ||
89 | + } | ||
90 | + | ||
91 | + restore_s16_s31 = return_to_secure && | ||
92 | + (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK); | ||
93 | + | ||
94 | + if (env->v7m.fpccr[return_to_secure] & R_V7M_FPCCR_LSPACT_MASK) { | ||
95 | + /* State in FPU is still valid, just clear LSPACT */ | ||
96 | + env->v7m.fpccr[return_to_secure] &= ~R_V7M_FPCCR_LSPACT_MASK; | ||
97 | + } else { | ||
98 | + int i; | ||
99 | + uint32_t fpscr; | ||
100 | + bool cpacr_pass, nsacr_pass; | ||
101 | + | ||
102 | + cpacr_pass = v7m_cpacr_pass(env, return_to_secure, | ||
103 | + return_to_priv); | ||
104 | + nsacr_pass = return_to_secure || | ||
105 | + extract32(env->v7m.nsacr, 10, 1); | ||
106 | + | ||
107 | + if (!cpacr_pass) { | ||
108 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, | ||
109 | + return_to_secure); | ||
110 | + env->v7m.cfsr[return_to_secure] |= R_V7M_CFSR_NOCP_MASK; | ||
111 | + qemu_log_mask(CPU_LOG_INT, | ||
112 | + "...taking UsageFault on existing " | ||
113 | + "stackframe: CPACR.CP10 prevents unstacking " | ||
114 | + "FP regs\n"); | ||
115 | + v7m_exception_taken(cpu, excret, true, false); | ||
116 | + return; | ||
117 | + } else if (!nsacr_pass) { | ||
118 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, true); | ||
119 | + env->v7m.cfsr[M_REG_S] |= R_V7M_CFSR_INVPC_MASK; | ||
120 | + qemu_log_mask(CPU_LOG_INT, | ||
121 | + "...taking Secure UsageFault on existing " | ||
122 | + "stackframe: NSACR.CP10 prevents unstacking " | ||
123 | + "FP regs\n"); | ||
124 | + v7m_exception_taken(cpu, excret, true, false); | ||
125 | + return; | ||
126 | + } | ||
127 | + | ||
128 | + for (i = 0; i < (restore_s16_s31 ? 32 : 16); i += 2) { | ||
129 | + uint32_t slo, shi; | ||
130 | + uint64_t dn; | ||
131 | + uint32_t faddr = frameptr + 0x20 + 4 * i; | ||
132 | + | ||
133 | + if (i >= 16) { | ||
134 | + faddr += 8; /* Skip the slot for the FPSCR */ | ||
135 | + } | ||
136 | + | ||
137 | + pop_ok = pop_ok && | ||
138 | + v7m_stack_read(cpu, &slo, faddr, mmu_idx) && | ||
139 | + v7m_stack_read(cpu, &shi, faddr + 4, mmu_idx); | ||
140 | + | ||
141 | + if (!pop_ok) { | ||
142 | + break; | ||
143 | + } | ||
144 | + | ||
145 | + dn = (uint64_t)shi << 32 | slo; | ||
146 | + *aa32_vfp_dreg(env, i / 2) = dn; | ||
147 | + } | ||
148 | + pop_ok = pop_ok && | ||
149 | + v7m_stack_read(cpu, &fpscr, frameptr + 0x60, mmu_idx); | ||
150 | + if (pop_ok) { | ||
151 | + vfp_set_fpscr(env, fpscr); | ||
152 | + } | ||
153 | + if (!pop_ok) { | ||
154 | + /* | ||
155 | + * These regs are 0 if security extension present; | ||
156 | + * otherwise merely UNKNOWN. We zero always. | ||
157 | + */ | ||
158 | + for (i = 0; i < (restore_s16_s31 ? 32 : 16); i += 2) { | ||
159 | + *aa32_vfp_dreg(env, i / 2) = 0; | ||
160 | + } | ||
161 | + vfp_set_fpscr(env, 0); | ||
162 | + } | ||
163 | + } | ||
164 | + } | ||
165 | + env->v7m.control[M_REG_S] = FIELD_DP32(env->v7m.control[M_REG_S], | ||
166 | + V7M_CONTROL, FPCA, !ftype); | ||
167 | + | ||
168 | /* Commit to consuming the stack frame */ | ||
169 | frameptr += 0x20; | ||
170 | + if (!ftype) { | ||
171 | + frameptr += 0x48; | ||
172 | + if (restore_s16_s31) { | ||
173 | + frameptr += 0x40; | ||
174 | + } | ||
175 | + } | ||
176 | /* Undo stack alignment (the SPREALIGN bit indicates that the original | ||
177 | * pre-exception SP was not 8-aligned and we added a padding word to | ||
178 | * align it, so we undo this by ORing in the bit that increases it | ||
179 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
180 | *frame_sp_p = frameptr; | ||
40 | } | 181 | } |
41 | 182 | /* This xpsr_write() will invalidate frame_sp_p as it may switch stack */ | |
42 | if (s->can_rx_state != 0) { | 183 | - xpsr_write(env, xpsr, ~XPSR_SPREALIGN); |
184 | + xpsr_write(env, xpsr, ~(XPSR_SPREALIGN | XPSR_SFPA)); | ||
185 | + | ||
186 | + if (env->v7m.secure) { | ||
187 | + bool sfpa = xpsr & XPSR_SFPA; | ||
188 | + | ||
189 | + env->v7m.control[M_REG_S] = FIELD_DP32(env->v7m.control[M_REG_S], | ||
190 | + V7M_CONTROL, SFPA, sfpa); | ||
191 | + } | ||
192 | |||
193 | /* The restored xPSR exception field will be zero if we're | ||
194 | * resuming in Thread mode. If that doesn't match what the | ||
43 | -- | 195 | -- |
44 | 2.7.4 | 196 | 2.20.1 |
45 | 197 | ||
46 | 198 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Move the NS TBFLAG down from bit 19 to bit 6, which has not | ||
2 | been used since commit c1e3781090b9d36c60 in 2015, when we | ||
3 | started passing the entire MMU index in the TB flags rather | ||
4 | than just a 'privilege level' bit. | ||
1 | 5 | ||
6 | This rearrangement is not strictly necessary, but means that | ||
7 | we can put M-profile-only bits next to each other rather | ||
8 | than scattered across the flag word. | ||
9 | |||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20190416125744.27770-17-peter.maydell@linaro.org | ||
13 | --- | ||
14 | target/arm/cpu.h | 11 ++++++----- | ||
15 | 1 file changed, 6 insertions(+), 5 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/cpu.h | ||
20 | +++ b/target/arm/cpu.h | ||
21 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_ANY, BE_DATA, 23, 1) | ||
22 | FIELD(TBFLAG_A32, THUMB, 0, 1) | ||
23 | FIELD(TBFLAG_A32, VECLEN, 1, 3) | ||
24 | FIELD(TBFLAG_A32, VECSTRIDE, 4, 2) | ||
25 | +/* | ||
26 | + * Indicates whether cp register reads and writes by guest code should access | ||
27 | + * the secure or nonsecure bank of banked registers; note that this is not | ||
28 | + * the same thing as the current security state of the processor! | ||
29 | + */ | ||
30 | +FIELD(TBFLAG_A32, NS, 6, 1) | ||
31 | FIELD(TBFLAG_A32, VFPEN, 7, 1) | ||
32 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) | ||
33 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | ||
34 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | ||
35 | * checks on the other bits at runtime | ||
36 | */ | ||
37 | FIELD(TBFLAG_A32, XSCALE_CPAR, 17, 2) | ||
38 | -/* Indicates whether cp register reads and writes by guest code should access | ||
39 | - * the secure or nonsecure bank of banked registers; note that this is not | ||
40 | - * the same thing as the current security state of the processor! | ||
41 | - */ | ||
42 | -FIELD(TBFLAG_A32, NS, 19, 1) | ||
43 | /* For M profile only, Handler (ie not Thread) mode */ | ||
44 | FIELD(TBFLAG_A32, HANDLER, 21, 1) | ||
45 | /* For M profile only, whether we should generate stack-limit checks */ | ||
46 | -- | ||
47 | 2.20.1 | ||
48 | |||
49 | diff view generated by jsdifflib |
1 | Now that we've rewritten M-profile exception return so that the magic | 1 | We are close to running out of TB flags for AArch32; we could |
---|---|---|---|
2 | PC values are not visible to other parts of QEMU, we can delete the | 2 | start using the cs_base word, but before we do that we can |
3 | special casing of them elsewhere. | 3 | economise on our usage by sharing the same bits for the VFP |
4 | VECSTRIDE field and the XScale XSCALE_CPAR field. This | ||
5 | works because no XScale CPU ever had VFP. | ||
4 | 6 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Richard Henderson <rth@twiddle.net> | 9 | Message-id: 20190416125744.27770-18-peter.maydell@linaro.org |
8 | Message-id: 1491844419-12485-10-git-send-email-peter.maydell@linaro.org | ||
9 | --- | 10 | --- |
10 | target/arm/cpu.c | 43 ++----------------------------------------- | 11 | target/arm/cpu.h | 10 ++++++---- |
11 | target/arm/translate.c | 8 -------- | 12 | target/arm/cpu.c | 7 +++++++ |
12 | 2 files changed, 2 insertions(+), 49 deletions(-) | 13 | target/arm/helper.c | 6 +++++- |
14 | target/arm/translate.c | 9 +++++++-- | ||
15 | 4 files changed, 25 insertions(+), 7 deletions(-) | ||
13 | 16 | ||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/cpu.h | ||
20 | +++ b/target/arm/cpu.h | ||
21 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_ANY, BE_DATA, 23, 1) | ||
22 | FIELD(TBFLAG_A32, THUMB, 0, 1) | ||
23 | FIELD(TBFLAG_A32, VECLEN, 1, 3) | ||
24 | FIELD(TBFLAG_A32, VECSTRIDE, 4, 2) | ||
25 | +/* | ||
26 | + * We store the bottom two bits of the CPAR as TB flags and handle | ||
27 | + * checks on the other bits at runtime. This shares the same bits as | ||
28 | + * VECSTRIDE, which is OK as no XScale CPU has VFP. | ||
29 | + */ | ||
30 | +FIELD(TBFLAG_A32, XSCALE_CPAR, 4, 2) | ||
31 | /* | ||
32 | * Indicates whether cp register reads and writes by guest code should access | ||
33 | * the secure or nonsecure bank of banked registers; note that this is not | ||
34 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, NS, 6, 1) | ||
35 | FIELD(TBFLAG_A32, VFPEN, 7, 1) | ||
36 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) | ||
37 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | ||
38 | -/* We store the bottom two bits of the CPAR as TB flags and handle | ||
39 | - * checks on the other bits at runtime | ||
40 | - */ | ||
41 | -FIELD(TBFLAG_A32, XSCALE_CPAR, 17, 2) | ||
42 | /* For M profile only, Handler (ie not Thread) mode */ | ||
43 | FIELD(TBFLAG_A32, HANDLER, 21, 1) | ||
44 | /* For M profile only, whether we should generate stack-limit checks */ | ||
14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 45 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
15 | index XXXXXXX..XXXXXXX 100644 | 46 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.c | 47 | --- a/target/arm/cpu.c |
17 | +++ b/target/arm/cpu.c | 48 | +++ b/target/arm/cpu.c |
18 | @@ -XXX,XX +XXX,XX @@ bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | 49 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
19 | } | 50 | set_feature(env, ARM_FEATURE_THUMB_DSP); |
20 | 51 | } | |
21 | #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) | 52 | |
22 | -static void arm_v7m_unassigned_access(CPUState *cpu, hwaddr addr, | 53 | + /* |
23 | - bool is_write, bool is_exec, int opaque, | 54 | + * We rely on no XScale CPU having VFP so we can use the same bits in the |
24 | - unsigned size) | 55 | + * TB flags field for VECSTRIDE and XSCALE_CPAR. |
25 | -{ | 56 | + */ |
26 | - ARMCPU *arm = ARM_CPU(cpu); | 57 | + assert(!(arm_feature(env, ARM_FEATURE_VFP) && |
27 | - CPUARMState *env = &arm->env; | 58 | + arm_feature(env, ARM_FEATURE_XSCALE))); |
28 | - | 59 | + |
29 | - /* ARMv7-M interrupt return works by loading a magic value into the PC. | 60 | if (arm_feature(env, ARM_FEATURE_V7) && |
30 | - * On real hardware the load causes the return to occur. The qemu | 61 | !arm_feature(env, ARM_FEATURE_M) && |
31 | - * implementation performs the jump normally, then does the exception | 62 | !arm_feature(env, ARM_FEATURE_PMSA)) { |
32 | - * return by throwing a special exception when when the CPU tries to | 63 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
33 | - * execute code at the magic address. | 64 | index XXXXXXX..XXXXXXX 100644 |
34 | - */ | 65 | --- a/target/arm/helper.c |
35 | - if (env->v7m.exception != 0 && addr >= 0xfffffff0 && is_exec) { | 66 | +++ b/target/arm/helper.c |
36 | - cpu->exception_index = EXCP_EXCEPTION_EXIT; | 67 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, |
37 | - cpu_loop_exit(cpu); | 68 | || arm_el_is_aa64(env, 1) || arm_feature(env, ARM_FEATURE_M)) { |
38 | - } | 69 | flags = FIELD_DP32(flags, TBFLAG_A32, VFPEN, 1); |
39 | - | 70 | } |
40 | - /* In real hardware an attempt to access parts of the address space | 71 | - flags = FIELD_DP32(flags, TBFLAG_A32, XSCALE_CPAR, env->cp15.c15_cpar); |
41 | - * with nothing there will usually cause an external abort. | 72 | + /* Note that XSCALE_CPAR shares bits with VECSTRIDE */ |
42 | - * However our QEMU board models are often missing device models where | 73 | + if (arm_feature(env, ARM_FEATURE_XSCALE)) { |
43 | - * the guest can boot anyway with the default read-as-zero/writes-ignored | 74 | + flags = FIELD_DP32(flags, TBFLAG_A32, |
44 | - * behaviour that you get without a QEMU unassigned_access hook. | 75 | + XSCALE_CPAR, env->cp15.c15_cpar); |
45 | - * So just return here to retain that default behaviour. | 76 | + } |
46 | - */ | 77 | } |
47 | -} | 78 | |
48 | - | 79 | flags = FIELD_DP32(flags, TBFLAG_ANY, MMUIDX, arm_to_core_mmu_idx(mmu_idx)); |
49 | static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | ||
50 | { | ||
51 | CPUClass *cc = CPU_GET_CLASS(cs); | ||
52 | @@ -XXX,XX +XXX,XX @@ static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | ||
53 | CPUARMState *env = &cpu->env; | ||
54 | bool ret = false; | ||
55 | |||
56 | - /* ARMv7-M interrupt return works by loading a magic value | ||
57 | - * into the PC. On real hardware the load causes the | ||
58 | - * return to occur. The qemu implementation performs the | ||
59 | - * jump normally, then does the exception return when the | ||
60 | - * CPU tries to execute code at the magic address. | ||
61 | - * This will cause the magic PC value to be pushed to | ||
62 | - * the stack if an interrupt occurred at the wrong time. | ||
63 | - * We avoid this by disabling interrupts when | ||
64 | - * pc contains a magic address. | ||
65 | - * | ||
66 | - * ARMv7-M interrupt masking works differently than -A or -R. | ||
67 | + /* ARMv7-M interrupt masking works differently than -A or -R. | ||
68 | * There is no FIQ/IRQ distinction. Instead of I and F bits | ||
69 | * masking FIQ and IRQ interrupts, an exception is taken only | ||
70 | * if it is higher priority than the current execution priority | ||
71 | @@ -XXX,XX +XXX,XX @@ static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | ||
72 | * currently active exception). | ||
73 | */ | ||
74 | if (interrupt_request & CPU_INTERRUPT_HARD | ||
75 | - && (armv7m_nvic_can_take_pending_exception(env->nvic)) | ||
76 | - && (env->regs[15] < 0xfffffff0)) { | ||
77 | + && (armv7m_nvic_can_take_pending_exception(env->nvic))) { | ||
78 | cs->exception_index = EXCP_IRQ; | ||
79 | cc->do_interrupt(cs); | ||
80 | ret = true; | ||
81 | @@ -XXX,XX +XXX,XX @@ static void arm_v7m_class_init(ObjectClass *oc, void *data) | ||
82 | cc->do_interrupt = arm_v7m_cpu_do_interrupt; | ||
83 | #endif | ||
84 | |||
85 | - cc->do_unassigned_access = arm_v7m_unassigned_access; | ||
86 | cc->cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt; | ||
87 | } | ||
88 | |||
89 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 80 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
90 | index XXXXXXX..XXXXXXX 100644 | 81 | index XXXXXXX..XXXXXXX 100644 |
91 | --- a/target/arm/translate.c | 82 | --- a/target/arm/translate.c |
92 | +++ b/target/arm/translate.c | 83 | +++ b/target/arm/translate.c |
93 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb) | 84 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) |
94 | dc->is_jmp = DISAS_EXC; | 85 | dc->fp_excp_el = FIELD_EX32(tb_flags, TBFLAG_ANY, FPEXC_EL); |
95 | break; | 86 | dc->vfp_enabled = FIELD_EX32(tb_flags, TBFLAG_A32, VFPEN); |
96 | } | 87 | dc->vec_len = FIELD_EX32(tb_flags, TBFLAG_A32, VECLEN); |
97 | -#else | 88 | - dc->vec_stride = FIELD_EX32(tb_flags, TBFLAG_A32, VECSTRIDE); |
98 | - if (arm_dc_feature(dc, ARM_FEATURE_M)) { | 89 | - dc->c15_cpar = FIELD_EX32(tb_flags, TBFLAG_A32, XSCALE_CPAR); |
99 | - /* Branches to the magic exception-return addresses should | 90 | + if (arm_feature(env, ARM_FEATURE_XSCALE)) { |
100 | - * already have been caught via the arm_v7m_unassigned_access hook, | 91 | + dc->c15_cpar = FIELD_EX32(tb_flags, TBFLAG_A32, XSCALE_CPAR); |
101 | - * and never get here. | 92 | + dc->vec_stride = 0; |
102 | - */ | 93 | + } else { |
103 | - assert(dc->pc < 0xfffffff0); | 94 | + dc->vec_stride = FIELD_EX32(tb_flags, TBFLAG_A32, VECSTRIDE); |
104 | - } | 95 | + dc->c15_cpar = 0; |
105 | #endif | 96 | + } |
106 | 97 | dc->v7m_handler_mode = FIELD_EX32(tb_flags, TBFLAG_A32, HANDLER); | |
107 | if (unlikely(!QTAILQ_EMPTY(&cs->breakpoints))) { | 98 | dc->v8m_secure = arm_feature(env, ARM_FEATURE_M_SECURITY) && |
99 | regime_is_secure(env, dc->mmu_idx); | ||
108 | -- | 100 | -- |
109 | 2.7.4 | 101 | 2.20.1 |
110 | 102 | ||
111 | 103 | diff view generated by jsdifflib |
1 | On M profile, return from exceptions happen when code in Handler mode | 1 | The M-profile FPCCR.S bit indicates the security status of |
---|---|---|---|
2 | executes one of the following function call return instructions: | 2 | the floating point context. In the pseudocode ExecuteFPCheck() |
3 | * POP or LDM which loads the PC | 3 | function it is unconditionally set to match the current |
4 | * LDR to PC | 4 | security state whenever a floating point instruction is |
5 | * BX register | 5 | executed. |
6 | and the new PC value is 0xFFxxxxxx. | ||
7 | 6 | ||
8 | QEMU tries to implement this by not treating the instruction | 7 | Implement this by adding a new TB flag which tracks whether |
9 | specially but then catching the attempt to execute from the magic | 8 | FPCCR.S is different from the current security state, so |
10 | address value. This is not ideal, because: | 9 | that we only need to emit the code to update it in the |
11 | * there are guest visible differences from the architecturally | 10 | less-common case when it is not already set correctly. |
12 | specified behaviour (for instance jumping to 0xFFxxxxxx via a | ||
13 | different instruction should not cause an exception return but it | ||
14 | will in the QEMU implementation) | ||
15 | * we have to account for it in various places (like refusing to take | ||
16 | an interrupt if the PC is at a magic value, and making sure that | ||
17 | the MPU doesn't deny execution at the magic value addresses) | ||
18 | 11 | ||
19 | Drop these hacks, and instead implement exception return the way the | 12 | Note that we will add the handling for the other work done |
20 | architecture specifies -- by having the relevant instructions check | 13 | by ExecuteFPCheck() in later commits. |
21 | for the magic value and raise the 'do an exception return' QEMU | ||
22 | internal exception immediately. | ||
23 | |||
24 | The effect on the generated code is minor: | ||
25 | |||
26 | bx lr, old code (and new code for Thread mode): | ||
27 | TCG: | ||
28 | mov_i32 tmp5,r14 | ||
29 | movi_i32 tmp6,$0xfffffffffffffffe | ||
30 | and_i32 pc,tmp5,tmp6 | ||
31 | movi_i32 tmp6,$0x1 | ||
32 | and_i32 tmp5,tmp5,tmp6 | ||
33 | st_i32 tmp5,env,$0x218 | ||
34 | exit_tb $0x0 | ||
35 | set_label $L0 | ||
36 | exit_tb $0x7f2aabd61993 | ||
37 | x86_64 generated code: | ||
38 | 0x7f2aabe87019: mov %ebx,%ebp | ||
39 | 0x7f2aabe8701b: and $0xfffffffffffffffe,%ebp | ||
40 | 0x7f2aabe8701e: mov %ebp,0x3c(%r14) | ||
41 | 0x7f2aabe87022: and $0x1,%ebx | ||
42 | 0x7f2aabe87025: mov %ebx,0x218(%r14) | ||
43 | 0x7f2aabe8702c: xor %eax,%eax | ||
44 | 0x7f2aabe8702e: jmpq 0x7f2aabe7c016 | ||
45 | |||
46 | bx lr, new code when in Handler mode: | ||
47 | TCG: | ||
48 | mov_i32 tmp5,r14 | ||
49 | movi_i32 tmp6,$0xfffffffffffffffe | ||
50 | and_i32 pc,tmp5,tmp6 | ||
51 | movi_i32 tmp6,$0x1 | ||
52 | and_i32 tmp5,tmp5,tmp6 | ||
53 | st_i32 tmp5,env,$0x218 | ||
54 | movi_i32 tmp5,$0xffffffffff000000 | ||
55 | brcond_i32 pc,tmp5,geu,$L1 | ||
56 | exit_tb $0x0 | ||
57 | set_label $L1 | ||
58 | movi_i32 tmp5,$0x8 | ||
59 | call exception_internal,$0x0,$0,env,tmp5 | ||
60 | x86_64 generated code: | ||
61 | 0x7fe8fa1264e3: mov %ebp,%ebx | ||
62 | 0x7fe8fa1264e5: and $0xfffffffffffffffe,%ebx | ||
63 | 0x7fe8fa1264e8: mov %ebx,0x3c(%r14) | ||
64 | 0x7fe8fa1264ec: and $0x1,%ebp | ||
65 | 0x7fe8fa1264ef: mov %ebp,0x218(%r14) | ||
66 | 0x7fe8fa1264f6: cmp $0xff000000,%ebx | ||
67 | 0x7fe8fa1264fc: jae 0x7fe8fa126509 | ||
68 | 0x7fe8fa126502: xor %eax,%eax | ||
69 | 0x7fe8fa126504: jmpq 0x7fe8fa122016 | ||
70 | 0x7fe8fa126509: mov %r14,%rdi | ||
71 | 0x7fe8fa12650c: mov $0x8,%esi | ||
72 | 0x7fe8fa126511: mov $0x56095dbeccf5,%r10 | ||
73 | 0x7fe8fa12651b: callq *%r10 | ||
74 | |||
75 | which is a difference of one cmp/branch-not-taken. This will | ||
76 | be lost in the noise of having to exit generated code and | ||
77 | look up the next TB anyway. | ||
78 | 14 | ||
79 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
80 | Reviewed-by: Richard Henderson <rth@twiddle.net> | 16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
81 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 17 | Message-id: 20190416125744.27770-19-peter.maydell@linaro.org |
82 | Message-id: 1491844419-12485-9-git-send-email-peter.maydell@linaro.org | ||
83 | --- | 18 | --- |
84 | target/arm/translate.h | 4 +++ | 19 | target/arm/cpu.h | 2 ++ |
85 | target/arm/translate.c | 66 +++++++++++++++++++++++++++++++++++++++++++++----- | 20 | target/arm/translate.h | 1 + |
86 | 2 files changed, 64 insertions(+), 6 deletions(-) | 21 | target/arm/helper.c | 5 +++++ |
22 | target/arm/translate.c | 20 ++++++++++++++++++++ | ||
23 | 4 files changed, 28 insertions(+) | ||
87 | 24 | ||
25 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/target/arm/cpu.h | ||
28 | +++ b/target/arm/cpu.h | ||
29 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, NS, 6, 1) | ||
30 | FIELD(TBFLAG_A32, VFPEN, 7, 1) | ||
31 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) | ||
32 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) | ||
33 | +/* For M profile only, set if FPCCR.S does not match current security state */ | ||
34 | +FIELD(TBFLAG_A32, FPCCR_S_WRONG, 20, 1) | ||
35 | /* For M profile only, Handler (ie not Thread) mode */ | ||
36 | FIELD(TBFLAG_A32, HANDLER, 21, 1) | ||
37 | /* For M profile only, whether we should generate stack-limit checks */ | ||
88 | diff --git a/target/arm/translate.h b/target/arm/translate.h | 38 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
89 | index XXXXXXX..XXXXXXX 100644 | 39 | index XXXXXXX..XXXXXXX 100644 |
90 | --- a/target/arm/translate.h | 40 | --- a/target/arm/translate.h |
91 | +++ b/target/arm/translate.h | 41 | +++ b/target/arm/translate.h |
92 | @@ -XXX,XX +XXX,XX @@ static void disas_set_insn_syndrome(DisasContext *s, uint32_t syn) | 42 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { |
93 | #define DISAS_HVC 8 | 43 | bool v7m_handler_mode; |
94 | #define DISAS_SMC 9 | 44 | bool v8m_secure; /* true if v8M and we're in Secure mode */ |
95 | #define DISAS_YIELD 10 | 45 | bool v8m_stackcheck; /* true if we need to perform v8M stack limit checks */ |
96 | +/* M profile branch which might be an exception return (and so needs | 46 | + bool v8m_fpccr_s_wrong; /* true if v8M FPCCR.S != v8m_secure */ |
97 | + * custom end-of-TB code) | 47 | /* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI |
98 | + */ | 48 | * so that top level loop can generate correct syndrome information. |
99 | +#define DISAS_BX_EXCRET 11 | 49 | */ |
100 | 50 | diff --git a/target/arm/helper.c b/target/arm/helper.c | |
101 | #ifdef TARGET_AARCH64 | 51 | index XXXXXXX..XXXXXXX 100644 |
102 | void a64_translate_init(void); | 52 | --- a/target/arm/helper.c |
53 | +++ b/target/arm/helper.c | ||
54 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
55 | flags = FIELD_DP32(flags, TBFLAG_A32, STACKCHECK, 1); | ||
56 | } | ||
57 | |||
58 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | ||
59 | + FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S) != env->v7m.secure) { | ||
60 | + flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1); | ||
61 | + } | ||
62 | + | ||
63 | *pflags = flags; | ||
64 | *cs_base = 0; | ||
65 | } | ||
103 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 66 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
104 | index XXXXXXX..XXXXXXX 100644 | 67 | index XXXXXXX..XXXXXXX 100644 |
105 | --- a/target/arm/translate.c | 68 | --- a/target/arm/translate.c |
106 | +++ b/target/arm/translate.c | 69 | +++ b/target/arm/translate.c |
107 | @@ -XXX,XX +XXX,XX @@ static inline void gen_bx(DisasContext *s, TCGv_i32 var) | 70 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) |
108 | store_cpu_field(var, thumb); | 71 | } |
109 | } | 72 | } |
110 | 73 | ||
111 | +/* Set PC and Thumb state from var. var is marked as dead. | 74 | + if (arm_dc_feature(s, ARM_FEATURE_M)) { |
112 | + * For M-profile CPUs, include logic to detect exception-return | 75 | + /* Handle M-profile lazy FP state mechanics */ |
113 | + * branches and handle them. This is needed for Thumb POP/LDM to PC, LDR to PC, | 76 | + |
114 | + * and BX reg, and no others, and happens only for code in Handler mode. | 77 | + /* Update ownership of FP context: set FPCCR.S to match current state */ |
115 | + */ | 78 | + if (s->v8m_fpccr_s_wrong) { |
116 | +static inline void gen_bx_excret(DisasContext *s, TCGv_i32 var) | 79 | + TCGv_i32 tmp; |
117 | +{ | 80 | + |
118 | + /* Generate the same code here as for a simple bx, but flag via | 81 | + tmp = load_cpu_field(v7m.fpccr[M_REG_S]); |
119 | + * s->is_jmp that we need to do the rest of the work later. | 82 | + if (s->v8m_secure) { |
120 | + */ | 83 | + tcg_gen_ori_i32(tmp, tmp, R_V7M_FPCCR_S_MASK); |
121 | + gen_bx(s, var); | 84 | + } else { |
122 | + if (s->v7m_handler_mode && arm_dc_feature(s, ARM_FEATURE_M)) { | 85 | + tcg_gen_andi_i32(tmp, tmp, ~R_V7M_FPCCR_S_MASK); |
123 | + s->is_jmp = DISAS_BX_EXCRET; | 86 | + } |
87 | + store_cpu_field(tmp, v7m.fpccr[M_REG_S]); | ||
88 | + /* Don't need to do this for any further FP insns in this TB */ | ||
89 | + s->v8m_fpccr_s_wrong = false; | ||
90 | + } | ||
124 | + } | 91 | + } |
125 | +} | ||
126 | + | 92 | + |
127 | +static inline void gen_bx_excret_final_code(DisasContext *s) | 93 | if (extract32(insn, 28, 4) == 0xf) { |
128 | +{ | 94 | /* |
129 | + /* Generate the code to finish possible exception return and end the TB */ | 95 | * Encodings with T=1 (Thumb) or unconditional (ARM): |
130 | + TCGLabel *excret_label = gen_new_label(); | 96 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) |
131 | + | 97 | dc->v8m_secure = arm_feature(env, ARM_FEATURE_M_SECURITY) && |
132 | + /* Is the new PC value in the magic range indicating exception return? */ | 98 | regime_is_secure(env, dc->mmu_idx); |
133 | + tcg_gen_brcondi_i32(TCG_COND_GEU, cpu_R[15], 0xff000000, excret_label); | 99 | dc->v8m_stackcheck = FIELD_EX32(tb_flags, TBFLAG_A32, STACKCHECK); |
134 | + /* No: end the TB as we would for a DISAS_JMP */ | 100 | + dc->v8m_fpccr_s_wrong = FIELD_EX32(tb_flags, TBFLAG_A32, FPCCR_S_WRONG); |
135 | + if (is_singlestepping(s)) { | 101 | dc->cp_regs = cpu->cp_regs; |
136 | + gen_singlestep_exception(s); | 102 | dc->features = env->features; |
137 | + } else { | 103 | |
138 | + tcg_gen_exit_tb(0); | ||
139 | + } | ||
140 | + gen_set_label(excret_label); | ||
141 | + /* Yes: this is an exception return. | ||
142 | + * At this point in runtime env->regs[15] and env->thumb will hold | ||
143 | + * the exception-return magic number, which do_v7m_exception_exit() | ||
144 | + * will read. Nothing else will be able to see those values because | ||
145 | + * the cpu-exec main loop guarantees that we will always go straight | ||
146 | + * from raising the exception to the exception-handling code. | ||
147 | + * | ||
148 | + * gen_ss_advance(s) does nothing on M profile currently but | ||
149 | + * calling it is conceptually the right thing as we have executed | ||
150 | + * this instruction (compare SWI, HVC, SMC handling). | ||
151 | + */ | ||
152 | + gen_ss_advance(s); | ||
153 | + gen_exception_internal(EXCP_EXCEPTION_EXIT); | ||
154 | +} | ||
155 | + | ||
156 | /* Variant of store_reg which uses branch&exchange logic when storing | ||
157 | to r15 in ARM architecture v7 and above. The source must be a temporary | ||
158 | and will be marked as dead. */ | ||
159 | @@ -XXX,XX +XXX,XX @@ static inline void store_reg_bx(DisasContext *s, int reg, TCGv_i32 var) | ||
160 | static inline void store_reg_from_load(DisasContext *s, int reg, TCGv_i32 var) | ||
161 | { | ||
162 | if (reg == 15 && ENABLE_ARCH_5) { | ||
163 | - gen_bx(s, var); | ||
164 | + gen_bx_excret(s, var); | ||
165 | } else { | ||
166 | store_reg(s, reg, var); | ||
167 | } | ||
168 | @@ -XXX,XX +XXX,XX @@ static int disas_thumb2_insn(CPUARMState *env, DisasContext *s, uint16_t insn_hw | ||
169 | tmp = tcg_temp_new_i32(); | ||
170 | gen_aa32_ld32u(s, tmp, addr, get_mem_index(s)); | ||
171 | if (i == 15) { | ||
172 | - gen_bx(s, tmp); | ||
173 | + gen_bx_excret(s, tmp); | ||
174 | } else if (i == rn) { | ||
175 | loaded_var = tmp; | ||
176 | loaded_base = 1; | ||
177 | @@ -XXX,XX +XXX,XX @@ static int disas_thumb2_insn(CPUARMState *env, DisasContext *s, uint16_t insn_hw | ||
178 | goto illegal_op; | ||
179 | } | ||
180 | if (rs == 15) { | ||
181 | - gen_bx(s, tmp); | ||
182 | + gen_bx_excret(s, tmp); | ||
183 | } else { | ||
184 | store_reg(s, rs, tmp); | ||
185 | } | ||
186 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb_insn(CPUARMState *env, DisasContext *s) | ||
187 | tmp2 = tcg_temp_new_i32(); | ||
188 | tcg_gen_movi_i32(tmp2, val); | ||
189 | store_reg(s, 14, tmp2); | ||
190 | + gen_bx(s, tmp); | ||
191 | + } else { | ||
192 | + /* Only BX works as exception-return, not BLX */ | ||
193 | + gen_bx_excret(s, tmp); | ||
194 | } | ||
195 | - /* already thumb, no need to check */ | ||
196 | - gen_bx(s, tmp); | ||
197 | break; | ||
198 | } | ||
199 | break; | ||
200 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb) | ||
201 | instruction was a conditional branch or trap, and the PC has | ||
202 | already been written. */ | ||
203 | gen_set_condexec(dc); | ||
204 | - if (unlikely(is_singlestepping(dc))) { | ||
205 | + if (dc->is_jmp == DISAS_BX_EXCRET) { | ||
206 | + /* Exception return branches need some special case code at the | ||
207 | + * end of the TB, which is complex enough that it has to | ||
208 | + * handle the single-step vs not and the condition-failed | ||
209 | + * insn codepath itself. | ||
210 | + */ | ||
211 | + gen_bx_excret_final_code(dc); | ||
212 | + } else if (unlikely(is_singlestepping(dc))) { | ||
213 | /* Unconditional and "condition passed" instruction codepath. */ | ||
214 | switch (dc->is_jmp) { | ||
215 | case DISAS_SWI: | ||
216 | -- | 104 | -- |
217 | 2.7.4 | 105 | 2.20.1 |
218 | 106 | ||
219 | 107 | diff view generated by jsdifflib |
1 | For M profile exception-return handling we'd like to generate different | 1 | The M-profile FPCCR.ASPEN bit indicates that automatic floating-point |
---|---|---|---|
2 | code for some instructions depending on whether we are in Handler | 2 | context preservation is enabled. Before executing any floating-point |
3 | mode or Thread mode. This isn't the same as "are we privileged | 3 | instruction, if FPCCR.ASPEN is set and the CONTROL FPCA/SFPA bits |
4 | or user", so we need an extra bit in the TB flags to distinguish. | 4 | indicate that there is no active floating point context then we |
5 | must create a new context (by initializing FPSCR and setting | ||
6 | FPCA/SFPA to indicate that the context is now active). In the | ||
7 | pseudocode this is handled by ExecuteFPCheck(). | ||
8 | |||
9 | Implement this with a new TB flag which tracks whether we | ||
10 | need to create a new FP context. | ||
5 | 11 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <rth@twiddle.net> | 13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 14 | Message-id: 20190416125744.27770-20-peter.maydell@linaro.org |
9 | Message-id: 1491844419-12485-8-git-send-email-peter.maydell@linaro.org | ||
10 | --- | 15 | --- |
11 | target/arm/cpu.h | 9 +++++++++ | 16 | target/arm/cpu.h | 2 ++ |
12 | target/arm/translate.h | 1 + | 17 | target/arm/translate.h | 1 + |
13 | target/arm/translate.c | 1 + | 18 | target/arm/helper.c | 13 +++++++++++++ |
14 | 3 files changed, 11 insertions(+) | 19 | target/arm/translate.c | 29 +++++++++++++++++++++++++++++ |
20 | 4 files changed, 45 insertions(+) | ||
15 | 21 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 22 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
17 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 24 | --- a/target/arm/cpu.h |
19 | +++ b/target/arm/cpu.h | 25 | +++ b/target/arm/cpu.h |
20 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_cpu_data_is_big_endian(CPUARMState *env) | 26 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, NS, 6, 1) |
21 | #define ARM_TBFLAG_NS_MASK (1 << ARM_TBFLAG_NS_SHIFT) | 27 | FIELD(TBFLAG_A32, VFPEN, 7, 1) |
22 | #define ARM_TBFLAG_BE_DATA_SHIFT 20 | 28 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) |
23 | #define ARM_TBFLAG_BE_DATA_MASK (1 << ARM_TBFLAG_BE_DATA_SHIFT) | 29 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) |
24 | +/* For M profile only, Handler (ie not Thread) mode */ | 30 | +/* For M profile only, set if we must create a new FP context */ |
25 | +#define ARM_TBFLAG_HANDLER_SHIFT 21 | 31 | +FIELD(TBFLAG_A32, NEW_FP_CTXT_NEEDED, 19, 1) |
26 | +#define ARM_TBFLAG_HANDLER_MASK (1 << ARM_TBFLAG_HANDLER_SHIFT) | 32 | /* For M profile only, set if FPCCR.S does not match current security state */ |
27 | 33 | FIELD(TBFLAG_A32, FPCCR_S_WRONG, 20, 1) | |
28 | /* Bit usage when in AArch64 state */ | 34 | /* For M profile only, Handler (ie not Thread) mode */ |
29 | #define ARM_TBFLAG_TBI0_SHIFT 0 /* TBI0 for EL0/1 or TBI for EL2/3 */ | ||
30 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_cpu_data_is_big_endian(CPUARMState *env) | ||
31 | (((F) & ARM_TBFLAG_NS_MASK) >> ARM_TBFLAG_NS_SHIFT) | ||
32 | #define ARM_TBFLAG_BE_DATA(F) \ | ||
33 | (((F) & ARM_TBFLAG_BE_DATA_MASK) >> ARM_TBFLAG_BE_DATA_SHIFT) | ||
34 | +#define ARM_TBFLAG_HANDLER(F) \ | ||
35 | + (((F) & ARM_TBFLAG_HANDLER_MASK) >> ARM_TBFLAG_HANDLER_SHIFT) | ||
36 | #define ARM_TBFLAG_TBI0(F) \ | ||
37 | (((F) & ARM_TBFLAG_TBI0_MASK) >> ARM_TBFLAG_TBI0_SHIFT) | ||
38 | #define ARM_TBFLAG_TBI1(F) \ | ||
39 | @@ -XXX,XX +XXX,XX @@ static inline void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
40 | } | ||
41 | *flags |= fp_exception_el(env) << ARM_TBFLAG_FPEXC_EL_SHIFT; | ||
42 | |||
43 | + if (env->v7m.exception != 0) { | ||
44 | + *flags |= ARM_TBFLAG_HANDLER_MASK; | ||
45 | + } | ||
46 | + | ||
47 | *cs_base = 0; | ||
48 | } | ||
49 | |||
50 | diff --git a/target/arm/translate.h b/target/arm/translate.h | 35 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
51 | index XXXXXXX..XXXXXXX 100644 | 36 | index XXXXXXX..XXXXXXX 100644 |
52 | --- a/target/arm/translate.h | 37 | --- a/target/arm/translate.h |
53 | +++ b/target/arm/translate.h | 38 | +++ b/target/arm/translate.h |
54 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | 39 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { |
55 | bool vfp_enabled; /* FP enabled via FPSCR.EN */ | 40 | bool v8m_secure; /* true if v8M and we're in Secure mode */ |
56 | int vec_len; | 41 | bool v8m_stackcheck; /* true if we need to perform v8M stack limit checks */ |
57 | int vec_stride; | 42 | bool v8m_fpccr_s_wrong; /* true if v8M FPCCR.S != v8m_secure */ |
58 | + bool v7m_handler_mode; | 43 | + bool v7m_new_fp_ctxt_needed; /* ASPEN set but no active FP context */ |
59 | /* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI | 44 | /* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI |
60 | * so that top level loop can generate correct syndrome information. | 45 | * so that top level loop can generate correct syndrome information. |
61 | */ | 46 | */ |
47 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/target/arm/helper.c | ||
50 | +++ b/target/arm/helper.c | ||
51 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
52 | flags = FIELD_DP32(flags, TBFLAG_A32, FPCCR_S_WRONG, 1); | ||
53 | } | ||
54 | |||
55 | + if (arm_feature(env, ARM_FEATURE_M) && | ||
56 | + (env->v7m.fpccr[env->v7m.secure] & R_V7M_FPCCR_ASPEN_MASK) && | ||
57 | + (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) || | ||
58 | + (env->v7m.secure && | ||
59 | + !(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)))) { | ||
60 | + /* | ||
61 | + * ASPEN is set, but FPCA/SFPA indicate that there is no active | ||
62 | + * FP context; we must create a new FP context before executing | ||
63 | + * any FP insn. | ||
64 | + */ | ||
65 | + flags = FIELD_DP32(flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED, 1); | ||
66 | + } | ||
67 | + | ||
68 | *pflags = flags; | ||
69 | *cs_base = 0; | ||
70 | } | ||
62 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 71 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
63 | index XXXXXXX..XXXXXXX 100644 | 72 | index XXXXXXX..XXXXXXX 100644 |
64 | --- a/target/arm/translate.c | 73 | --- a/target/arm/translate.c |
65 | +++ b/target/arm/translate.c | 74 | +++ b/target/arm/translate.c |
66 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb) | 75 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) |
67 | dc->vec_len = ARM_TBFLAG_VECLEN(tb->flags); | 76 | /* Don't need to do this for any further FP insns in this TB */ |
68 | dc->vec_stride = ARM_TBFLAG_VECSTRIDE(tb->flags); | 77 | s->v8m_fpccr_s_wrong = false; |
69 | dc->c15_cpar = ARM_TBFLAG_XSCALE_CPAR(tb->flags); | 78 | } |
70 | + dc->v7m_handler_mode = ARM_TBFLAG_HANDLER(tb->flags); | 79 | + |
80 | + if (s->v7m_new_fp_ctxt_needed) { | ||
81 | + /* | ||
82 | + * Create new FP context by updating CONTROL.FPCA, CONTROL.SFPA | ||
83 | + * and the FPSCR. | ||
84 | + */ | ||
85 | + TCGv_i32 control, fpscr; | ||
86 | + uint32_t bits = R_V7M_CONTROL_FPCA_MASK; | ||
87 | + | ||
88 | + fpscr = load_cpu_field(v7m.fpdscr[s->v8m_secure]); | ||
89 | + gen_helper_vfp_set_fpscr(cpu_env, fpscr); | ||
90 | + tcg_temp_free_i32(fpscr); | ||
91 | + /* | ||
92 | + * We don't need to arrange to end the TB, because the only | ||
93 | + * parts of FPSCR which we cache in the TB flags are the VECLEN | ||
94 | + * and VECSTRIDE, and those don't exist for M-profile. | ||
95 | + */ | ||
96 | + | ||
97 | + if (s->v8m_secure) { | ||
98 | + bits |= R_V7M_CONTROL_SFPA_MASK; | ||
99 | + } | ||
100 | + control = load_cpu_field(v7m.control[M_REG_S]); | ||
101 | + tcg_gen_ori_i32(control, control, bits); | ||
102 | + store_cpu_field(control, v7m.control[M_REG_S]); | ||
103 | + /* Don't need to do this for any further FP insns in this TB */ | ||
104 | + s->v7m_new_fp_ctxt_needed = false; | ||
105 | + } | ||
106 | } | ||
107 | |||
108 | if (extract32(insn, 28, 4) == 0xf) { | ||
109 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | ||
110 | regime_is_secure(env, dc->mmu_idx); | ||
111 | dc->v8m_stackcheck = FIELD_EX32(tb_flags, TBFLAG_A32, STACKCHECK); | ||
112 | dc->v8m_fpccr_s_wrong = FIELD_EX32(tb_flags, TBFLAG_A32, FPCCR_S_WRONG); | ||
113 | + dc->v7m_new_fp_ctxt_needed = | ||
114 | + FIELD_EX32(tb_flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED); | ||
71 | dc->cp_regs = cpu->cp_regs; | 115 | dc->cp_regs = cpu->cp_regs; |
72 | dc->features = env->features; | 116 | dc->features = env->features; |
73 | 117 | ||
74 | -- | 118 | -- |
75 | 2.7.4 | 119 | 2.20.1 |
76 | 120 | ||
77 | 121 | diff view generated by jsdifflib |
1 | We now test for "are we singlestepping" in several places and | 1 | Add a new helper function which returns the MMU index to use |
---|---|---|---|
2 | it's not a trivial check because we need to care about both | 2 | for v7M, where the caller specifies all of the security |
3 | architectural singlestep and QEMU gdbstub singlestep. We're | 3 | state, privilege level and whether the execution priority |
4 | also about to add another place that needs to make this check, | 4 | is negative, and reimplement the existing |
5 | so pull the condition out into a function. | 5 | arm_v7m_mmu_idx_for_secstate_and_priv() in terms of it. |
6 | |||
7 | We are going to need this for the lazy-FP-stacking code. | ||
6 | 8 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <rth@twiddle.net> | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 11 | Message-id: 20190416125744.27770-21-peter.maydell@linaro.org |
10 | Message-id: 1491844419-12485-7-git-send-email-peter.maydell@linaro.org | ||
11 | --- | 12 | --- |
12 | target/arm/translate.c | 20 +++++++++++++++----- | 13 | target/arm/cpu.h | 7 +++++++ |
13 | 1 file changed, 15 insertions(+), 5 deletions(-) | 14 | target/arm/helper.c | 14 +++++++++++--- |
15 | 2 files changed, 18 insertions(+), 3 deletions(-) | ||
14 | 16 | ||
15 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
16 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate.c | 19 | --- a/target/arm/cpu.h |
18 | +++ b/target/arm/translate.c | 20 | +++ b/target/arm/cpu.h |
19 | @@ -XXX,XX +XXX,XX @@ static void gen_singlestep_exception(DisasContext *s) | 21 | @@ -XXX,XX +XXX,XX @@ static inline int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx) |
20 | } | 22 | } |
21 | } | 23 | } |
22 | 24 | ||
23 | +static inline bool is_singlestepping(DisasContext *s) | 25 | +/* |
26 | + * Return the MMU index for a v7M CPU with all relevant information | ||
27 | + * manually specified. | ||
28 | + */ | ||
29 | +ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env, | ||
30 | + bool secstate, bool priv, bool negpri); | ||
31 | + | ||
32 | /* Return the MMU index for a v7M CPU in the specified security and | ||
33 | * privilege state. | ||
34 | */ | ||
35 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/target/arm/helper.c | ||
38 | +++ b/target/arm/helper.c | ||
39 | @@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el) | ||
40 | return 0; | ||
41 | } | ||
42 | |||
43 | -ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | ||
44 | - bool secstate, bool priv) | ||
45 | +ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env, | ||
46 | + bool secstate, bool priv, bool negpri) | ||
47 | { | ||
48 | ARMMMUIdx mmu_idx = ARM_MMU_IDX_M; | ||
49 | |||
50 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | ||
51 | mmu_idx |= ARM_MMU_IDX_M_PRIV; | ||
52 | } | ||
53 | |||
54 | - if (armv7m_nvic_neg_prio_requested(env->nvic, secstate)) { | ||
55 | + if (negpri) { | ||
56 | mmu_idx |= ARM_MMU_IDX_M_NEGPRI; | ||
57 | } | ||
58 | |||
59 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | ||
60 | return mmu_idx; | ||
61 | } | ||
62 | |||
63 | +ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | ||
64 | + bool secstate, bool priv) | ||
24 | +{ | 65 | +{ |
25 | + /* Return true if we are singlestepping either because of | 66 | + bool negpri = armv7m_nvic_neg_prio_requested(env->nvic, secstate); |
26 | + * architectural singlestep or QEMU gdbstub singlestep. This does | 67 | + |
27 | + * not include the command line '-singlestep' mode which is rather | 68 | + return arm_v7m_mmu_idx_all(env, secstate, priv, negpri); |
28 | + * misnamed as it only means "one instruction per TB" and doesn't | ||
29 | + * affect the code we generate. | ||
30 | + */ | ||
31 | + return s->singlestep_enabled || s->ss_active; | ||
32 | +} | 69 | +} |
33 | + | 70 | + |
34 | static void gen_smul_dual(TCGv_i32 a, TCGv_i32 b) | 71 | /* Return the MMU index for a v7M CPU in the specified security state */ |
72 | ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate) | ||
35 | { | 73 | { |
36 | TCGv_i32 tmp1 = tcg_temp_new_i32(); | ||
37 | @@ -XXX,XX +XXX,XX @@ static inline void gen_goto_tb(DisasContext *s, int n, target_ulong dest) | ||
38 | |||
39 | static inline void gen_jmp (DisasContext *s, uint32_t dest) | ||
40 | { | ||
41 | - if (unlikely(s->singlestep_enabled || s->ss_active)) { | ||
42 | + if (unlikely(is_singlestepping(s))) { | ||
43 | /* An indirect jump so that we still trigger the debug exception. */ | ||
44 | if (s->thumb) | ||
45 | dest |= 1; | ||
46 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb) | ||
47 | ((dc->pc >= next_page_start - 3) && insn_crosses_page(env, dc)); | ||
48 | |||
49 | } while (!dc->is_jmp && !tcg_op_buf_full() && | ||
50 | - !cs->singlestep_enabled && | ||
51 | + !is_singlestepping(dc) && | ||
52 | !singlestep && | ||
53 | - !dc->ss_active && | ||
54 | !end_of_page && | ||
55 | num_insns < max_insns); | ||
56 | |||
57 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb) | ||
58 | instruction was a conditional branch or trap, and the PC has | ||
59 | already been written. */ | ||
60 | gen_set_condexec(dc); | ||
61 | - if (unlikely(cs->singlestep_enabled || dc->ss_active)) { | ||
62 | + if (unlikely(is_singlestepping(dc))) { | ||
63 | /* Unconditional and "condition passed" instruction codepath. */ | ||
64 | switch (dc->is_jmp) { | ||
65 | case DISAS_SWI: | ||
66 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb) | ||
67 | /* "Condition failed" instruction codepath for the branch/trap insn */ | ||
68 | gen_set_label(dc->condlabel); | ||
69 | gen_set_condexec(dc); | ||
70 | - if (unlikely(cs->singlestep_enabled || dc->ss_active)) { | ||
71 | + if (unlikely(is_singlestepping(dc))) { | ||
72 | gen_set_pc_im(dc, dc->pc); | ||
73 | gen_singlestep_exception(dc); | ||
74 | } else { | ||
75 | -- | 74 | -- |
76 | 2.7.4 | 75 | 2.20.1 |
77 | 76 | ||
78 | 77 | diff view generated by jsdifflib |
1 | We currently have two places that do: | 1 | In the v7M architecture, if an exception is generated in the process |
---|---|---|---|
2 | if (dc->ss_active) { | 2 | of doing the lazy stacking of FP registers, the handling of |
3 | gen_step_complete_exception(dc); | 3 | possible escalation to HardFault is treated differently to the normal |
4 | } else { | 4 | approach: it works based on the saved information about exception |
5 | gen_exception_internal(EXCP_DEBUG); | 5 | readiness that was stored in the FPCCR when the stack frame was |
6 | } | 6 | created. Provide a new function armv7m_nvic_set_pending_lazyfp() |
7 | which pends exceptions during lazy stacking, and implements | ||
8 | this logic. | ||
7 | 9 | ||
8 | Factor this out into its own function, as we're about to add | 10 | This corresponds to the pseudocode TakePreserveFPException(). |
9 | a third place that needs the same logic. | ||
10 | 11 | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
13 | Reviewed-by: Richard Henderson <rth@twiddle.net> | 14 | Message-id: 20190416125744.27770-22-peter.maydell@linaro.org |
14 | Message-id: 1491844419-12485-4-git-send-email-peter.maydell@linaro.org | ||
15 | --- | 15 | --- |
16 | target/arm/translate.c | 28 ++++++++++++++++------------ | 16 | target/arm/cpu.h | 12 ++++++ |
17 | 1 file changed, 16 insertions(+), 12 deletions(-) | 17 | hw/intc/armv7m_nvic.c | 96 +++++++++++++++++++++++++++++++++++++++++++ |
18 | 2 files changed, 108 insertions(+) | ||
18 | 19 | ||
19 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 20 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
20 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/translate.c | 22 | --- a/target/arm/cpu.h |
22 | +++ b/target/arm/translate.c | 23 | +++ b/target/arm/cpu.h |
23 | @@ -XXX,XX +XXX,XX @@ static void gen_step_complete_exception(DisasContext *s) | 24 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure); |
24 | s->is_jmp = DISAS_EXC; | 25 | * a different exception). |
26 | */ | ||
27 | void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure); | ||
28 | +/** | ||
29 | + * armv7m_nvic_set_pending_lazyfp: mark this lazy FP exception as pending | ||
30 | + * @opaque: the NVIC | ||
31 | + * @irq: the exception number to mark pending | ||
32 | + * @secure: false for non-banked exceptions or for the nonsecure | ||
33 | + * version of a banked exception, true for the secure version of a banked | ||
34 | + * exception. | ||
35 | + * | ||
36 | + * Similar to armv7m_nvic_set_pending(), but specifically for exceptions | ||
37 | + * generated in the course of lazy stacking of FP registers. | ||
38 | + */ | ||
39 | +void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure); | ||
40 | /** | ||
41 | * armv7m_nvic_get_pending_irq_info: return highest priority pending | ||
42 | * exception, and whether it targets Secure state | ||
43 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/hw/intc/armv7m_nvic.c | ||
46 | +++ b/hw/intc/armv7m_nvic.c | ||
47 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure) | ||
48 | do_armv7m_nvic_set_pending(opaque, irq, secure, true); | ||
25 | } | 49 | } |
26 | 50 | ||
27 | +static void gen_singlestep_exception(DisasContext *s) | 51 | +void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure) |
28 | +{ | 52 | +{ |
29 | + /* Generate the right kind of exception for singlestep, which is | 53 | + /* |
30 | + * either the architectural singlestep or EXCP_DEBUG for QEMU's | 54 | + * Pend an exception during lazy FP stacking. This differs |
31 | + * gdb singlestepping. | 55 | + * from the usual exception pending because the logic for |
56 | + * whether we should escalate depends on the saved context | ||
57 | + * in the FPCCR register, not on the current state of the CPU/NVIC. | ||
32 | + */ | 58 | + */ |
33 | + if (s->ss_active) { | 59 | + NVICState *s = (NVICState *)opaque; |
34 | + gen_step_complete_exception(s); | 60 | + bool banked = exc_is_banked(irq); |
35 | + } else { | 61 | + VecInfo *vec; |
36 | + gen_exception_internal(EXCP_DEBUG); | 62 | + bool targets_secure; |
63 | + bool escalate = false; | ||
64 | + /* | ||
65 | + * We will only look at bits in fpccr if this is a banked exception | ||
66 | + * (in which case 'secure' tells us whether it is the S or NS version). | ||
67 | + * All the bits for the non-banked exceptions are in fpccr_s. | ||
68 | + */ | ||
69 | + uint32_t fpccr_s = s->cpu->env.v7m.fpccr[M_REG_S]; | ||
70 | + uint32_t fpccr = s->cpu->env.v7m.fpccr[secure]; | ||
71 | + | ||
72 | + assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); | ||
73 | + assert(!secure || banked); | ||
74 | + | ||
75 | + vec = (banked && secure) ? &s->sec_vectors[irq] : &s->vectors[irq]; | ||
76 | + | ||
77 | + targets_secure = banked ? secure : exc_targets_secure(s, irq); | ||
78 | + | ||
79 | + switch (irq) { | ||
80 | + case ARMV7M_EXCP_DEBUG: | ||
81 | + if (!(fpccr_s & R_V7M_FPCCR_MONRDY_MASK)) { | ||
82 | + /* Ignore DebugMonitor exception */ | ||
83 | + return; | ||
84 | + } | ||
85 | + break; | ||
86 | + case ARMV7M_EXCP_MEM: | ||
87 | + escalate = !(fpccr & R_V7M_FPCCR_MMRDY_MASK); | ||
88 | + break; | ||
89 | + case ARMV7M_EXCP_USAGE: | ||
90 | + escalate = !(fpccr & R_V7M_FPCCR_UFRDY_MASK); | ||
91 | + break; | ||
92 | + case ARMV7M_EXCP_BUS: | ||
93 | + escalate = !(fpccr_s & R_V7M_FPCCR_BFRDY_MASK); | ||
94 | + break; | ||
95 | + case ARMV7M_EXCP_SECURE: | ||
96 | + escalate = !(fpccr_s & R_V7M_FPCCR_SFRDY_MASK); | ||
97 | + break; | ||
98 | + default: | ||
99 | + g_assert_not_reached(); | ||
100 | + } | ||
101 | + | ||
102 | + if (escalate) { | ||
103 | + /* | ||
104 | + * Escalate to HardFault: faults that initially targeted Secure | ||
105 | + * continue to do so, even if HF normally targets NonSecure. | ||
106 | + */ | ||
107 | + irq = ARMV7M_EXCP_HARD; | ||
108 | + if (arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY) && | ||
109 | + (targets_secure || | ||
110 | + !(s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK))) { | ||
111 | + vec = &s->sec_vectors[irq]; | ||
112 | + } else { | ||
113 | + vec = &s->vectors[irq]; | ||
114 | + } | ||
115 | + } | ||
116 | + | ||
117 | + if (!vec->enabled || | ||
118 | + nvic_exec_prio(s) <= exc_group_prio(s, vec->prio, secure)) { | ||
119 | + if (!(fpccr_s & R_V7M_FPCCR_HFRDY_MASK)) { | ||
120 | + /* | ||
121 | + * We want to escalate to HardFault but the context the | ||
122 | + * FP state belongs to prevents the exception pre-empting. | ||
123 | + */ | ||
124 | + cpu_abort(&s->cpu->parent_obj, | ||
125 | + "Lockup: can't escalate to HardFault during " | ||
126 | + "lazy FP register stacking\n"); | ||
127 | + } | ||
128 | + } | ||
129 | + | ||
130 | + if (escalate) { | ||
131 | + s->cpu->env.v7m.hfsr |= R_V7M_HFSR_FORCED_MASK; | ||
132 | + } | ||
133 | + if (!vec->pending) { | ||
134 | + vec->pending = 1; | ||
135 | + /* | ||
136 | + * We do not call nvic_irq_update(), because we know our caller | ||
137 | + * is going to handle causing us to take the exception by | ||
138 | + * raising EXCP_LAZYFP, so raising the IRQ line would be | ||
139 | + * pointless extra work. We just need to recompute the | ||
140 | + * priorities so that armv7m_nvic_can_take_pending_exception() | ||
141 | + * returns the right answer. | ||
142 | + */ | ||
143 | + nvic_recompute_state(s); | ||
37 | + } | 144 | + } |
38 | +} | 145 | +} |
39 | + | 146 | + |
40 | static void gen_smul_dual(TCGv_i32 a, TCGv_i32 b) | 147 | /* Make pending IRQ active. */ |
148 | void armv7m_nvic_acknowledge_irq(void *opaque) | ||
41 | { | 149 | { |
42 | TCGv_i32 tmp1 = tcg_temp_new_i32(); | ||
43 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb) | ||
44 | gen_set_pc_im(dc, dc->pc); | ||
45 | /* fall through */ | ||
46 | default: | ||
47 | - if (dc->ss_active) { | ||
48 | - gen_step_complete_exception(dc); | ||
49 | - } else { | ||
50 | - /* FIXME: Single stepping a WFI insn will not halt | ||
51 | - the CPU. */ | ||
52 | - gen_exception_internal(EXCP_DEBUG); | ||
53 | - } | ||
54 | + /* FIXME: Single stepping a WFI insn will not halt the CPU. */ | ||
55 | + gen_singlestep_exception(dc); | ||
56 | } | ||
57 | if (dc->condjmp) { | ||
58 | /* "Condition failed" instruction codepath. */ | ||
59 | gen_set_label(dc->condlabel); | ||
60 | gen_set_condexec(dc); | ||
61 | gen_set_pc_im(dc, dc->pc); | ||
62 | - if (dc->ss_active) { | ||
63 | - gen_step_complete_exception(dc); | ||
64 | - } else { | ||
65 | - gen_exception_internal(EXCP_DEBUG); | ||
66 | - } | ||
67 | + gen_singlestep_exception(dc); | ||
68 | } | ||
69 | } else { | ||
70 | /* While branches must always occur at the end of an IT block, | ||
71 | -- | 150 | -- |
72 | 2.7.4 | 151 | 2.20.1 |
73 | 152 | ||
74 | 153 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | Pushing registers to the stack for v7M needs to handle three cases: | |
2 | * the "normal" case where we pend exceptions | ||
3 | * an "ignore faults" case where we set FSR bits but | ||
4 | do not pend exceptions (this is used when we are | ||
5 | handling some kinds of derived exception on exception entry) | ||
6 | * a "lazy FP stacking" case, where different FSR bits | ||
7 | are set and the exception is pended differently | ||
8 | |||
9 | Implement this by changing the existing flag argument that | ||
10 | tells us whether to ignore faults or not into an enum that | ||
11 | specifies which of the 3 modes we should handle. | ||
12 | |||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20190416125744.27770-23-peter.maydell@linaro.org | ||
16 | --- | ||
17 | target/arm/helper.c | 118 +++++++++++++++++++++++++++++--------------- | ||
18 | 1 file changed, 79 insertions(+), 39 deletions(-) | ||
19 | |||
20 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/target/arm/helper.c | ||
23 | +++ b/target/arm/helper.c | ||
24 | @@ -XXX,XX +XXX,XX @@ static bool v7m_cpacr_pass(CPUARMState *env, bool is_secure, bool is_priv) | ||
25 | } | ||
26 | } | ||
27 | |||
28 | +/* | ||
29 | + * What kind of stack write are we doing? This affects how exceptions | ||
30 | + * generated during the stacking are treated. | ||
31 | + */ | ||
32 | +typedef enum StackingMode { | ||
33 | + STACK_NORMAL, | ||
34 | + STACK_IGNFAULTS, | ||
35 | + STACK_LAZYFP, | ||
36 | +} StackingMode; | ||
37 | + | ||
38 | static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | ||
39 | - ARMMMUIdx mmu_idx, bool ignfault) | ||
40 | + ARMMMUIdx mmu_idx, StackingMode mode) | ||
41 | { | ||
42 | CPUState *cs = CPU(cpu); | ||
43 | CPUARMState *env = &cpu->env; | ||
44 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | ||
45 | &attrs, &prot, &page_size, &fi, NULL)) { | ||
46 | /* MPU/SAU lookup failed */ | ||
47 | if (fi.type == ARMFault_QEMU_SFault) { | ||
48 | - qemu_log_mask(CPU_LOG_INT, | ||
49 | - "...SecureFault with SFSR.AUVIOL during stacking\n"); | ||
50 | - env->v7m.sfsr |= R_V7M_SFSR_AUVIOL_MASK | R_V7M_SFSR_SFARVALID_MASK; | ||
51 | + if (mode == STACK_LAZYFP) { | ||
52 | + qemu_log_mask(CPU_LOG_INT, | ||
53 | + "...SecureFault with SFSR.LSPERR " | ||
54 | + "during lazy stacking\n"); | ||
55 | + env->v7m.sfsr |= R_V7M_SFSR_LSPERR_MASK; | ||
56 | + } else { | ||
57 | + qemu_log_mask(CPU_LOG_INT, | ||
58 | + "...SecureFault with SFSR.AUVIOL " | ||
59 | + "during stacking\n"); | ||
60 | + env->v7m.sfsr |= R_V7M_SFSR_AUVIOL_MASK; | ||
61 | + } | ||
62 | + env->v7m.sfsr |= R_V7M_SFSR_SFARVALID_MASK; | ||
63 | env->v7m.sfar = addr; | ||
64 | exc = ARMV7M_EXCP_SECURE; | ||
65 | exc_secure = false; | ||
66 | } else { | ||
67 | - qemu_log_mask(CPU_LOG_INT, "...MemManageFault with CFSR.MSTKERR\n"); | ||
68 | - env->v7m.cfsr[secure] |= R_V7M_CFSR_MSTKERR_MASK; | ||
69 | + if (mode == STACK_LAZYFP) { | ||
70 | + qemu_log_mask(CPU_LOG_INT, | ||
71 | + "...MemManageFault with CFSR.MLSPERR\n"); | ||
72 | + env->v7m.cfsr[secure] |= R_V7M_CFSR_MLSPERR_MASK; | ||
73 | + } else { | ||
74 | + qemu_log_mask(CPU_LOG_INT, | ||
75 | + "...MemManageFault with CFSR.MSTKERR\n"); | ||
76 | + env->v7m.cfsr[secure] |= R_V7M_CFSR_MSTKERR_MASK; | ||
77 | + } | ||
78 | exc = ARMV7M_EXCP_MEM; | ||
79 | exc_secure = secure; | ||
80 | } | ||
81 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | ||
82 | attrs, &txres); | ||
83 | if (txres != MEMTX_OK) { | ||
84 | /* BusFault trying to write the data */ | ||
85 | - qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.STKERR\n"); | ||
86 | - env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_STKERR_MASK; | ||
87 | + if (mode == STACK_LAZYFP) { | ||
88 | + qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.LSPERR\n"); | ||
89 | + env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_LSPERR_MASK; | ||
90 | + } else { | ||
91 | + qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.STKERR\n"); | ||
92 | + env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_STKERR_MASK; | ||
93 | + } | ||
94 | exc = ARMV7M_EXCP_BUS; | ||
95 | exc_secure = false; | ||
96 | goto pend_fault; | ||
97 | @@ -XXX,XX +XXX,XX @@ pend_fault: | ||
98 | * later if we have two derived exceptions. | ||
99 | * The only case when we must not pend the exception but instead | ||
100 | * throw it away is if we are doing the push of the callee registers | ||
101 | - * and we've already generated a derived exception. Even in this | ||
102 | - * case we will still update the fault status registers. | ||
103 | + * and we've already generated a derived exception (this is indicated | ||
104 | + * by the caller passing STACK_IGNFAULTS). Even in this case we will | ||
105 | + * still update the fault status registers. | ||
106 | */ | ||
107 | - if (!ignfault) { | ||
108 | + switch (mode) { | ||
109 | + case STACK_NORMAL: | ||
110 | armv7m_nvic_set_pending_derived(env->nvic, exc, exc_secure); | ||
111 | + break; | ||
112 | + case STACK_LAZYFP: | ||
113 | + armv7m_nvic_set_pending_lazyfp(env->nvic, exc, exc_secure); | ||
114 | + break; | ||
115 | + case STACK_IGNFAULTS: | ||
116 | + break; | ||
117 | } | ||
118 | return false; | ||
119 | } | ||
120 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
121 | uint32_t limit; | ||
122 | bool want_psp; | ||
123 | uint32_t sig; | ||
124 | + StackingMode smode = ignore_faults ? STACK_IGNFAULTS : STACK_NORMAL; | ||
125 | |||
126 | if (dotailchain) { | ||
127 | bool mode = lr & R_V7M_EXCRET_MODE_MASK; | ||
128 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
129 | */ | ||
130 | sig = v7m_integrity_sig(env, lr); | ||
131 | stacked_ok = | ||
132 | - v7m_stack_write(cpu, frameptr, sig, mmu_idx, ignore_faults) && | ||
133 | - v7m_stack_write(cpu, frameptr + 0x8, env->regs[4], mmu_idx, | ||
134 | - ignore_faults) && | ||
135 | - v7m_stack_write(cpu, frameptr + 0xc, env->regs[5], mmu_idx, | ||
136 | - ignore_faults) && | ||
137 | - v7m_stack_write(cpu, frameptr + 0x10, env->regs[6], mmu_idx, | ||
138 | - ignore_faults) && | ||
139 | - v7m_stack_write(cpu, frameptr + 0x14, env->regs[7], mmu_idx, | ||
140 | - ignore_faults) && | ||
141 | - v7m_stack_write(cpu, frameptr + 0x18, env->regs[8], mmu_idx, | ||
142 | - ignore_faults) && | ||
143 | - v7m_stack_write(cpu, frameptr + 0x1c, env->regs[9], mmu_idx, | ||
144 | - ignore_faults) && | ||
145 | - v7m_stack_write(cpu, frameptr + 0x20, env->regs[10], mmu_idx, | ||
146 | - ignore_faults) && | ||
147 | - v7m_stack_write(cpu, frameptr + 0x24, env->regs[11], mmu_idx, | ||
148 | - ignore_faults); | ||
149 | + v7m_stack_write(cpu, frameptr, sig, mmu_idx, smode) && | ||
150 | + v7m_stack_write(cpu, frameptr + 0x8, env->regs[4], mmu_idx, smode) && | ||
151 | + v7m_stack_write(cpu, frameptr + 0xc, env->regs[5], mmu_idx, smode) && | ||
152 | + v7m_stack_write(cpu, frameptr + 0x10, env->regs[6], mmu_idx, smode) && | ||
153 | + v7m_stack_write(cpu, frameptr + 0x14, env->regs[7], mmu_idx, smode) && | ||
154 | + v7m_stack_write(cpu, frameptr + 0x18, env->regs[8], mmu_idx, smode) && | ||
155 | + v7m_stack_write(cpu, frameptr + 0x1c, env->regs[9], mmu_idx, smode) && | ||
156 | + v7m_stack_write(cpu, frameptr + 0x20, env->regs[10], mmu_idx, smode) && | ||
157 | + v7m_stack_write(cpu, frameptr + 0x24, env->regs[11], mmu_idx, smode); | ||
158 | |||
159 | /* Update SP regardless of whether any of the stack accesses failed. */ | ||
160 | *frame_sp_p = frameptr; | ||
161 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
162 | * if it has higher priority). | ||
163 | */ | ||
164 | stacked_ok = stacked_ok && | ||
165 | - v7m_stack_write(cpu, frameptr, env->regs[0], mmu_idx, false) && | ||
166 | - v7m_stack_write(cpu, frameptr + 4, env->regs[1], mmu_idx, false) && | ||
167 | - v7m_stack_write(cpu, frameptr + 8, env->regs[2], mmu_idx, false) && | ||
168 | - v7m_stack_write(cpu, frameptr + 12, env->regs[3], mmu_idx, false) && | ||
169 | - v7m_stack_write(cpu, frameptr + 16, env->regs[12], mmu_idx, false) && | ||
170 | - v7m_stack_write(cpu, frameptr + 20, env->regs[14], mmu_idx, false) && | ||
171 | - v7m_stack_write(cpu, frameptr + 24, env->regs[15], mmu_idx, false) && | ||
172 | - v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, false); | ||
173 | + v7m_stack_write(cpu, frameptr, env->regs[0], mmu_idx, STACK_NORMAL) && | ||
174 | + v7m_stack_write(cpu, frameptr + 4, env->regs[1], | ||
175 | + mmu_idx, STACK_NORMAL) && | ||
176 | + v7m_stack_write(cpu, frameptr + 8, env->regs[2], | ||
177 | + mmu_idx, STACK_NORMAL) && | ||
178 | + v7m_stack_write(cpu, frameptr + 12, env->regs[3], | ||
179 | + mmu_idx, STACK_NORMAL) && | ||
180 | + v7m_stack_write(cpu, frameptr + 16, env->regs[12], | ||
181 | + mmu_idx, STACK_NORMAL) && | ||
182 | + v7m_stack_write(cpu, frameptr + 20, env->regs[14], | ||
183 | + mmu_idx, STACK_NORMAL) && | ||
184 | + v7m_stack_write(cpu, frameptr + 24, env->regs[15], | ||
185 | + mmu_idx, STACK_NORMAL) && | ||
186 | + v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, STACK_NORMAL); | ||
187 | |||
188 | if (env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) { | ||
189 | /* FPU is active, try to save its registers */ | ||
190 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
191 | faddr += 8; /* skip the slot for the FPSCR */ | ||
192 | } | ||
193 | stacked_ok = stacked_ok && | ||
194 | - v7m_stack_write(cpu, faddr, slo, mmu_idx, false) && | ||
195 | - v7m_stack_write(cpu, faddr + 4, shi, mmu_idx, false); | ||
196 | + v7m_stack_write(cpu, faddr, slo, | ||
197 | + mmu_idx, STACK_NORMAL) && | ||
198 | + v7m_stack_write(cpu, faddr + 4, shi, | ||
199 | + mmu_idx, STACK_NORMAL); | ||
200 | } | ||
201 | stacked_ok = stacked_ok && | ||
202 | v7m_stack_write(cpu, frameptr + 0x60, | ||
203 | - vfp_get_fpscr(env), mmu_idx, false); | ||
204 | + vfp_get_fpscr(env), mmu_idx, STACK_NORMAL); | ||
205 | if (cpacr_pass) { | ||
206 | for (i = 0; i < ((framesize == 0xa8) ? 32 : 16); i += 2) { | ||
207 | *aa32_vfp_dreg(env, i / 2) = 0; | ||
208 | -- | ||
209 | 2.20.1 | ||
210 | |||
211 | diff view generated by jsdifflib |
1 | Recent changes have added new EXCP_ values to ARM but forgot | 1 | The M-profile architecture floating point system supports |
---|---|---|---|
2 | to update the excnames[] array which is used to provide | 2 | lazy FP state preservation, where FP registers are not |
3 | human-readable strings when printing information about the | 3 | pushed to the stack when an exception occurs but are instead |
4 | exception for debug logging. Add the missing entries, and | 4 | only saved if and when the first FP instruction in the exception |
5 | add a comment to the list of #defines to help avoid the mistake | 5 | handler is executed. Implement this in QEMU, corresponding |
6 | being repeated in future. | 6 | to the check of LSPACT in the pseudocode ExecuteFPCheck(). |
7 | 7 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 10 | Message-id: 20190416125744.27770-24-peter.maydell@linaro.org |
11 | Message-id: 1491486340-25988-1-git-send-email-peter.maydell@linaro.org | ||
12 | --- | 11 | --- |
13 | target/arm/cpu.h | 1 + | 12 | target/arm/cpu.h | 3 ++ |
14 | target/arm/internals.h | 2 ++ | 13 | target/arm/helper.h | 2 + |
15 | 2 files changed, 3 insertions(+) | 14 | target/arm/translate.h | 1 + |
15 | target/arm/helper.c | 112 +++++++++++++++++++++++++++++++++++++++++ | ||
16 | target/arm/translate.c | 22 ++++++++ | ||
17 | 5 files changed, 140 insertions(+) | ||
16 | 18 | ||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 19 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
18 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.h | 21 | --- a/target/arm/cpu.h |
20 | +++ b/target/arm/cpu.h | 22 | +++ b/target/arm/cpu.h |
21 | @@ -XXX,XX +XXX,XX @@ | 23 | @@ -XXX,XX +XXX,XX @@ |
22 | #define EXCP_SEMIHOST 16 /* semihosting call */ | ||
23 | #define EXCP_NOCP 17 /* v7M NOCP UsageFault */ | 24 | #define EXCP_NOCP 17 /* v7M NOCP UsageFault */ |
24 | #define EXCP_INVSTATE 18 /* v7M INVSTATE UsageFault */ | 25 | #define EXCP_INVSTATE 18 /* v7M INVSTATE UsageFault */ |
25 | +/* NB: new EXCP_ defines should be added to the excnames[] array too */ | 26 | #define EXCP_STKOF 19 /* v8M STKOF UsageFault */ |
27 | +#define EXCP_LAZYFP 20 /* v7M fault during lazy FP stacking */ | ||
28 | /* NB: add new EXCP_ defines to the array in arm_log_exception() too */ | ||
26 | 29 | ||
27 | #define ARMV7M_EXCP_RESET 1 | 30 | #define ARMV7M_EXCP_RESET 1 |
28 | #define ARMV7M_EXCP_NMI 2 | 31 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, NS, 6, 1) |
29 | diff --git a/target/arm/internals.h b/target/arm/internals.h | 32 | FIELD(TBFLAG_A32, VFPEN, 7, 1) |
30 | index XXXXXXX..XXXXXXX 100644 | 33 | FIELD(TBFLAG_A32, CONDEXEC, 8, 8) |
31 | --- a/target/arm/internals.h | 34 | FIELD(TBFLAG_A32, SCTLR_B, 16, 1) |
32 | +++ b/target/arm/internals.h | 35 | +/* For M profile only, set if FPCCR.LSPACT is set */ |
33 | @@ -XXX,XX +XXX,XX @@ static const char * const excnames[] = { | 36 | +FIELD(TBFLAG_A32, LSPACT, 18, 1) |
34 | [EXCP_VIRQ] = "Virtual IRQ", | 37 | /* For M profile only, set if we must create a new FP context */ |
35 | [EXCP_VFIQ] = "Virtual FIQ", | 38 | FIELD(TBFLAG_A32, NEW_FP_CTXT_NEEDED, 19, 1) |
36 | [EXCP_SEMIHOST] = "Semihosting call", | 39 | /* For M profile only, set if FPCCR.S does not match current security state */ |
37 | + [EXCP_NOCP] = "v7M NOCP UsageFault", | 40 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
38 | + [EXCP_INVSTATE] = "v7M INVSTATE UsageFault", | 41 | index XXXXXXX..XXXXXXX 100644 |
39 | }; | 42 | --- a/target/arm/helper.h |
40 | 43 | +++ b/target/arm/helper.h | |
41 | /* Scale factor for generic timers, ie number of ns per tick. | 44 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_2(v7m_blxns, void, env, i32) |
45 | |||
46 | DEF_HELPER_3(v7m_tt, i32, env, i32, i32) | ||
47 | |||
48 | +DEF_HELPER_1(v7m_preserve_fp_state, void, env) | ||
49 | + | ||
50 | DEF_HELPER_2(v8m_stackcheck, void, env, i32) | ||
51 | |||
52 | DEF_HELPER_4(access_check_cp_reg, void, env, ptr, i32, i32) | ||
53 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/target/arm/translate.h | ||
56 | +++ b/target/arm/translate.h | ||
57 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | ||
58 | bool v8m_stackcheck; /* true if we need to perform v8M stack limit checks */ | ||
59 | bool v8m_fpccr_s_wrong; /* true if v8M FPCCR.S != v8m_secure */ | ||
60 | bool v7m_new_fp_ctxt_needed; /* ASPEN set but no active FP context */ | ||
61 | + bool v7m_lspact; /* FPCCR.LSPACT set */ | ||
62 | /* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI | ||
63 | * so that top level loop can generate correct syndrome information. | ||
64 | */ | ||
65 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/target/arm/helper.c | ||
68 | +++ b/target/arm/helper.c | ||
69 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest) | ||
70 | g_assert_not_reached(); | ||
71 | } | ||
72 | |||
73 | +void HELPER(v7m_preserve_fp_state)(CPUARMState *env) | ||
74 | +{ | ||
75 | + /* translate.c should never generate calls here in user-only mode */ | ||
76 | + g_assert_not_reached(); | ||
77 | +} | ||
78 | + | ||
79 | uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | ||
80 | { | ||
81 | /* The TT instructions can be used by unprivileged code, but in | ||
82 | @@ -XXX,XX +XXX,XX @@ pend_fault: | ||
83 | return false; | ||
84 | } | ||
85 | |||
86 | +void HELPER(v7m_preserve_fp_state)(CPUARMState *env) | ||
87 | +{ | ||
88 | + /* | ||
89 | + * Preserve FP state (because LSPACT was set and we are about | ||
90 | + * to execute an FP instruction). This corresponds to the | ||
91 | + * PreserveFPState() pseudocode. | ||
92 | + * We may throw an exception if the stacking fails. | ||
93 | + */ | ||
94 | + ARMCPU *cpu = arm_env_get_cpu(env); | ||
95 | + bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; | ||
96 | + bool negpri = !(env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_HFRDY_MASK); | ||
97 | + bool is_priv = !(env->v7m.fpccr[is_secure] & R_V7M_FPCCR_USER_MASK); | ||
98 | + bool splimviol = env->v7m.fpccr[is_secure] & R_V7M_FPCCR_SPLIMVIOL_MASK; | ||
99 | + uint32_t fpcar = env->v7m.fpcar[is_secure]; | ||
100 | + bool stacked_ok = true; | ||
101 | + bool ts = is_secure && (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK); | ||
102 | + bool take_exception; | ||
103 | + | ||
104 | + /* Take the iothread lock as we are going to touch the NVIC */ | ||
105 | + qemu_mutex_lock_iothread(); | ||
106 | + | ||
107 | + /* Check the background context had access to the FPU */ | ||
108 | + if (!v7m_cpacr_pass(env, is_secure, is_priv)) { | ||
109 | + armv7m_nvic_set_pending_lazyfp(env->nvic, ARMV7M_EXCP_USAGE, is_secure); | ||
110 | + env->v7m.cfsr[is_secure] |= R_V7M_CFSR_NOCP_MASK; | ||
111 | + stacked_ok = false; | ||
112 | + } else if (!is_secure && !extract32(env->v7m.nsacr, 10, 1)) { | ||
113 | + armv7m_nvic_set_pending_lazyfp(env->nvic, ARMV7M_EXCP_USAGE, M_REG_S); | ||
114 | + env->v7m.cfsr[M_REG_S] |= R_V7M_CFSR_NOCP_MASK; | ||
115 | + stacked_ok = false; | ||
116 | + } | ||
117 | + | ||
118 | + if (!splimviol && stacked_ok) { | ||
119 | + /* We only stack if the stack limit wasn't violated */ | ||
120 | + int i; | ||
121 | + ARMMMUIdx mmu_idx; | ||
122 | + | ||
123 | + mmu_idx = arm_v7m_mmu_idx_all(env, is_secure, is_priv, negpri); | ||
124 | + for (i = 0; i < (ts ? 32 : 16); i += 2) { | ||
125 | + uint64_t dn = *aa32_vfp_dreg(env, i / 2); | ||
126 | + uint32_t faddr = fpcar + 4 * i; | ||
127 | + uint32_t slo = extract64(dn, 0, 32); | ||
128 | + uint32_t shi = extract64(dn, 32, 32); | ||
129 | + | ||
130 | + if (i >= 16) { | ||
131 | + faddr += 8; /* skip the slot for the FPSCR */ | ||
132 | + } | ||
133 | + stacked_ok = stacked_ok && | ||
134 | + v7m_stack_write(cpu, faddr, slo, mmu_idx, STACK_LAZYFP) && | ||
135 | + v7m_stack_write(cpu, faddr + 4, shi, mmu_idx, STACK_LAZYFP); | ||
136 | + } | ||
137 | + | ||
138 | + stacked_ok = stacked_ok && | ||
139 | + v7m_stack_write(cpu, fpcar + 0x40, | ||
140 | + vfp_get_fpscr(env), mmu_idx, STACK_LAZYFP); | ||
141 | + } | ||
142 | + | ||
143 | + /* | ||
144 | + * We definitely pended an exception, but it's possible that it | ||
145 | + * might not be able to be taken now. If its priority permits us | ||
146 | + * to take it now, then we must not update the LSPACT or FP regs, | ||
147 | + * but instead jump out to take the exception immediately. | ||
148 | + * If it's just pending and won't be taken until the current | ||
149 | + * handler exits, then we do update LSPACT and the FP regs. | ||
150 | + */ | ||
151 | + take_exception = !stacked_ok && | ||
152 | + armv7m_nvic_can_take_pending_exception(env->nvic); | ||
153 | + | ||
154 | + qemu_mutex_unlock_iothread(); | ||
155 | + | ||
156 | + if (take_exception) { | ||
157 | + raise_exception_ra(env, EXCP_LAZYFP, 0, 1, GETPC()); | ||
158 | + } | ||
159 | + | ||
160 | + env->v7m.fpccr[is_secure] &= ~R_V7M_FPCCR_LSPACT_MASK; | ||
161 | + | ||
162 | + if (ts) { | ||
163 | + /* Clear s0 to s31 and the FPSCR */ | ||
164 | + int i; | ||
165 | + | ||
166 | + for (i = 0; i < 32; i += 2) { | ||
167 | + *aa32_vfp_dreg(env, i / 2) = 0; | ||
168 | + } | ||
169 | + vfp_set_fpscr(env, 0); | ||
170 | + } | ||
171 | + /* | ||
172 | + * Otherwise s0 to s15 and FPSCR are UNKNOWN; we choose to leave them | ||
173 | + * unchanged. | ||
174 | + */ | ||
175 | +} | ||
176 | + | ||
177 | /* Write to v7M CONTROL.SPSEL bit for the specified security bank. | ||
178 | * This may change the current stack pointer between Main and Process | ||
179 | * stack pointers if it is done for the CONTROL register for the current | ||
180 | @@ -XXX,XX +XXX,XX @@ static void arm_log_exception(int idx) | ||
181 | [EXCP_NOCP] = "v7M NOCP UsageFault", | ||
182 | [EXCP_INVSTATE] = "v7M INVSTATE UsageFault", | ||
183 | [EXCP_STKOF] = "v8M STKOF UsageFault", | ||
184 | + [EXCP_LAZYFP] = "v7M exception during lazy FP stacking", | ||
185 | }; | ||
186 | |||
187 | if (idx >= 0 && idx < ARRAY_SIZE(excnames)) { | ||
188 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
189 | return; | ||
190 | } | ||
191 | break; | ||
192 | + case EXCP_LAZYFP: | ||
193 | + /* | ||
194 | + * We already pended the specific exception in the NVIC in the | ||
195 | + * v7m_preserve_fp_state() helper function. | ||
196 | + */ | ||
197 | + break; | ||
198 | default: | ||
199 | cpu_abort(cs, "Unhandled exception 0x%x\n", cs->exception_index); | ||
200 | return; /* Never happens. Keep compiler happy. */ | ||
201 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
202 | flags = FIELD_DP32(flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED, 1); | ||
203 | } | ||
204 | |||
205 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
206 | + bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; | ||
207 | + | ||
208 | + if (env->v7m.fpccr[is_secure] & R_V7M_FPCCR_LSPACT_MASK) { | ||
209 | + flags = FIELD_DP32(flags, TBFLAG_A32, LSPACT, 1); | ||
210 | + } | ||
211 | + } | ||
212 | + | ||
213 | *pflags = flags; | ||
214 | *cs_base = 0; | ||
215 | } | ||
216 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
217 | index XXXXXXX..XXXXXXX 100644 | ||
218 | --- a/target/arm/translate.c | ||
219 | +++ b/target/arm/translate.c | ||
220 | @@ -XXX,XX +XXX,XX @@ static int disas_vfp_insn(DisasContext *s, uint32_t insn) | ||
221 | if (arm_dc_feature(s, ARM_FEATURE_M)) { | ||
222 | /* Handle M-profile lazy FP state mechanics */ | ||
223 | |||
224 | + /* Trigger lazy-state preservation if necessary */ | ||
225 | + if (s->v7m_lspact) { | ||
226 | + /* | ||
227 | + * Lazy state saving affects external memory and also the NVIC, | ||
228 | + * so we must mark it as an IO operation for icount. | ||
229 | + */ | ||
230 | + if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) { | ||
231 | + gen_io_start(); | ||
232 | + } | ||
233 | + gen_helper_v7m_preserve_fp_state(cpu_env); | ||
234 | + if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) { | ||
235 | + gen_io_end(); | ||
236 | + } | ||
237 | + /* | ||
238 | + * If the preserve_fp_state helper doesn't throw an exception | ||
239 | + * then it will clear LSPACT; we don't need to repeat this for | ||
240 | + * any further FP insns in this TB. | ||
241 | + */ | ||
242 | + s->v7m_lspact = false; | ||
243 | + } | ||
244 | + | ||
245 | /* Update ownership of FP context: set FPCCR.S to match current state */ | ||
246 | if (s->v8m_fpccr_s_wrong) { | ||
247 | TCGv_i32 tmp; | ||
248 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | ||
249 | dc->v8m_fpccr_s_wrong = FIELD_EX32(tb_flags, TBFLAG_A32, FPCCR_S_WRONG); | ||
250 | dc->v7m_new_fp_ctxt_needed = | ||
251 | FIELD_EX32(tb_flags, TBFLAG_A32, NEW_FP_CTXT_NEEDED); | ||
252 | + dc->v7m_lspact = FIELD_EX32(tb_flags, TBFLAG_A32, LSPACT); | ||
253 | dc->cp_regs = cpu->cp_regs; | ||
254 | dc->features = env->features; | ||
255 | |||
42 | -- | 256 | -- |
43 | 2.7.4 | 257 | 2.20.1 |
44 | 258 | ||
45 | 259 | diff view generated by jsdifflib |
1 | The excnames[] array is defined in internals.h because we used | 1 | Implement the VLSTM instruction for v7M for the FPU present case. |
---|---|---|---|
2 | to use it from two different source files for handling logging | ||
3 | of AArch32 and AArch64 exception entry. Refactoring means that | ||
4 | it's now used only in arm_log_exception() in helper.c, so move | ||
5 | the array into that function. | ||
6 | 2 | ||
7 | Suggested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Message-id: 1491821097-5647-1-git-send-email-peter.maydell@linaro.org | 5 | Message-id: 20190416125744.27770-25-peter.maydell@linaro.org |
11 | --- | 6 | --- |
12 | target/arm/cpu.h | 2 +- | 7 | target/arm/cpu.h | 2 + |
13 | target/arm/internals.h | 23 ----------------------- | 8 | target/arm/helper.h | 2 + |
14 | target/arm/helper.c | 19 +++++++++++++++++++ | 9 | target/arm/helper.c | 84 ++++++++++++++++++++++++++++++++++++++++++ |
15 | 3 files changed, 20 insertions(+), 24 deletions(-) | 10 | target/arm/translate.c | 15 +++++++- |
11 | 4 files changed, 102 insertions(+), 1 deletion(-) | ||
16 | 12 | ||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 13 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
18 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.h | 15 | --- a/target/arm/cpu.h |
20 | +++ b/target/arm/cpu.h | 16 | +++ b/target/arm/cpu.h |
21 | @@ -XXX,XX +XXX,XX @@ | 17 | @@ -XXX,XX +XXX,XX @@ |
22 | #define EXCP_SEMIHOST 16 /* semihosting call */ | ||
23 | #define EXCP_NOCP 17 /* v7M NOCP UsageFault */ | ||
24 | #define EXCP_INVSTATE 18 /* v7M INVSTATE UsageFault */ | 18 | #define EXCP_INVSTATE 18 /* v7M INVSTATE UsageFault */ |
25 | -/* NB: new EXCP_ defines should be added to the excnames[] array too */ | 19 | #define EXCP_STKOF 19 /* v8M STKOF UsageFault */ |
26 | +/* NB: add new EXCP_ defines to the array in arm_log_exception() too */ | 20 | #define EXCP_LAZYFP 20 /* v7M fault during lazy FP stacking */ |
21 | +#define EXCP_LSERR 21 /* v8M LSERR SecureFault */ | ||
22 | +#define EXCP_UNALIGNED 22 /* v7M UNALIGNED UsageFault */ | ||
23 | /* NB: add new EXCP_ defines to the array in arm_log_exception() too */ | ||
27 | 24 | ||
28 | #define ARMV7M_EXCP_RESET 1 | 25 | #define ARMV7M_EXCP_RESET 1 |
29 | #define ARMV7M_EXCP_NMI 2 | 26 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
30 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
31 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/target/arm/internals.h | 28 | --- a/target/arm/helper.h |
33 | +++ b/target/arm/internals.h | 29 | +++ b/target/arm/helper.h |
34 | @@ -XXX,XX +XXX,XX @@ static inline bool excp_is_internal(int excp) | 30 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(v7m_tt, i32, env, i32, i32) |
35 | || excp == EXCP_SEMIHOST; | 31 | |
36 | } | 32 | DEF_HELPER_1(v7m_preserve_fp_state, void, env) |
37 | 33 | ||
38 | -/* Exception names for debug logging; note that not all of these | 34 | +DEF_HELPER_2(v7m_vlstm, void, env, i32) |
39 | - * precisely correspond to architectural exceptions. | 35 | + |
40 | - */ | 36 | DEF_HELPER_2(v8m_stackcheck, void, env, i32) |
41 | -static const char * const excnames[] = { | 37 | |
42 | - [EXCP_UDEF] = "Undefined Instruction", | 38 | DEF_HELPER_4(access_check_cp_reg, void, env, ptr, i32, i32) |
43 | - [EXCP_SWI] = "SVC", | ||
44 | - [EXCP_PREFETCH_ABORT] = "Prefetch Abort", | ||
45 | - [EXCP_DATA_ABORT] = "Data Abort", | ||
46 | - [EXCP_IRQ] = "IRQ", | ||
47 | - [EXCP_FIQ] = "FIQ", | ||
48 | - [EXCP_BKPT] = "Breakpoint", | ||
49 | - [EXCP_EXCEPTION_EXIT] = "QEMU v7M exception exit", | ||
50 | - [EXCP_KERNEL_TRAP] = "QEMU intercept of kernel commpage", | ||
51 | - [EXCP_HVC] = "Hypervisor Call", | ||
52 | - [EXCP_HYP_TRAP] = "Hypervisor Trap", | ||
53 | - [EXCP_SMC] = "Secure Monitor Call", | ||
54 | - [EXCP_VIRQ] = "Virtual IRQ", | ||
55 | - [EXCP_VFIQ] = "Virtual FIQ", | ||
56 | - [EXCP_SEMIHOST] = "Semihosting call", | ||
57 | - [EXCP_NOCP] = "v7M NOCP UsageFault", | ||
58 | - [EXCP_INVSTATE] = "v7M INVSTATE UsageFault", | ||
59 | -}; | ||
60 | - | ||
61 | /* Scale factor for generic timers, ie number of ns per tick. | ||
62 | * This gives a 62.5MHz timer. | ||
63 | */ | ||
64 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 39 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
65 | index XXXXXXX..XXXXXXX 100644 | 40 | index XXXXXXX..XXXXXXX 100644 |
66 | --- a/target/arm/helper.c | 41 | --- a/target/arm/helper.c |
67 | +++ b/target/arm/helper.c | 42 | +++ b/target/arm/helper.c |
43 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_preserve_fp_state)(CPUARMState *env) | ||
44 | g_assert_not_reached(); | ||
45 | } | ||
46 | |||
47 | +void HELPER(v7m_vlstm)(CPUARMState *env, uint32_t fptr) | ||
48 | +{ | ||
49 | + /* translate.c should never generate calls here in user-only mode */ | ||
50 | + g_assert_not_reached(); | ||
51 | +} | ||
52 | + | ||
53 | uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | ||
54 | { | ||
55 | /* The TT instructions can be used by unprivileged code, but in | ||
56 | @@ -XXX,XX +XXX,XX @@ static void v7m_update_fpccr(CPUARMState *env, uint32_t frameptr, | ||
57 | } | ||
58 | } | ||
59 | |||
60 | +void HELPER(v7m_vlstm)(CPUARMState *env, uint32_t fptr) | ||
61 | +{ | ||
62 | + /* fptr is the value of Rn, the frame pointer we store the FP regs to */ | ||
63 | + bool s = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK; | ||
64 | + bool lspact = env->v7m.fpccr[s] & R_V7M_FPCCR_LSPACT_MASK; | ||
65 | + | ||
66 | + assert(env->v7m.secure); | ||
67 | + | ||
68 | + if (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)) { | ||
69 | + return; | ||
70 | + } | ||
71 | + | ||
72 | + /* Check access to the coprocessor is permitted */ | ||
73 | + if (!v7m_cpacr_pass(env, true, arm_current_el(env) != 0)) { | ||
74 | + raise_exception_ra(env, EXCP_NOCP, 0, 1, GETPC()); | ||
75 | + } | ||
76 | + | ||
77 | + if (lspact) { | ||
78 | + /* LSPACT should not be active when there is active FP state */ | ||
79 | + raise_exception_ra(env, EXCP_LSERR, 0, 1, GETPC()); | ||
80 | + } | ||
81 | + | ||
82 | + if (fptr & 7) { | ||
83 | + raise_exception_ra(env, EXCP_UNALIGNED, 0, 1, GETPC()); | ||
84 | + } | ||
85 | + | ||
86 | + /* | ||
87 | + * Note that we do not use v7m_stack_write() here, because the | ||
88 | + * accesses should not set the FSR bits for stacking errors if they | ||
89 | + * fail. (In pseudocode terms, they are AccType_NORMAL, not AccType_STACK | ||
90 | + * or AccType_LAZYFP). Faults in cpu_stl_data() will throw exceptions | ||
91 | + * and longjmp out. | ||
92 | + */ | ||
93 | + if (!(env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPEN_MASK)) { | ||
94 | + bool ts = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK; | ||
95 | + int i; | ||
96 | + | ||
97 | + for (i = 0; i < (ts ? 32 : 16); i += 2) { | ||
98 | + uint64_t dn = *aa32_vfp_dreg(env, i / 2); | ||
99 | + uint32_t faddr = fptr + 4 * i; | ||
100 | + uint32_t slo = extract64(dn, 0, 32); | ||
101 | + uint32_t shi = extract64(dn, 32, 32); | ||
102 | + | ||
103 | + if (i >= 16) { | ||
104 | + faddr += 8; /* skip the slot for the FPSCR */ | ||
105 | + } | ||
106 | + cpu_stl_data(env, faddr, slo); | ||
107 | + cpu_stl_data(env, faddr + 4, shi); | ||
108 | + } | ||
109 | + cpu_stl_data(env, fptr + 0x40, vfp_get_fpscr(env)); | ||
110 | + | ||
111 | + /* | ||
112 | + * If TS is 0 then s0 to s15 and FPSCR are UNKNOWN; we choose to | ||
113 | + * leave them unchanged, matching our choice in v7m_preserve_fp_state. | ||
114 | + */ | ||
115 | + if (ts) { | ||
116 | + for (i = 0; i < 32; i += 2) { | ||
117 | + *aa32_vfp_dreg(env, i / 2) = 0; | ||
118 | + } | ||
119 | + vfp_set_fpscr(env, 0); | ||
120 | + } | ||
121 | + } else { | ||
122 | + v7m_update_fpccr(env, fptr, false); | ||
123 | + } | ||
124 | + | ||
125 | + env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_FPCA_MASK; | ||
126 | +} | ||
127 | + | ||
128 | static bool v7m_push_stack(ARMCPU *cpu) | ||
129 | { | ||
130 | /* Do the "set up stack frame" part of exception entry, | ||
68 | @@ -XXX,XX +XXX,XX @@ static void arm_log_exception(int idx) | 131 | @@ -XXX,XX +XXX,XX @@ static void arm_log_exception(int idx) |
69 | { | 132 | [EXCP_INVSTATE] = "v7M INVSTATE UsageFault", |
70 | if (qemu_loglevel_mask(CPU_LOG_INT)) { | 133 | [EXCP_STKOF] = "v8M STKOF UsageFault", |
71 | const char *exc = NULL; | 134 | [EXCP_LAZYFP] = "v7M exception during lazy FP stacking", |
72 | + static const char * const excnames[] = { | 135 | + [EXCP_LSERR] = "v8M LSERR UsageFault", |
73 | + [EXCP_UDEF] = "Undefined Instruction", | 136 | + [EXCP_UNALIGNED] = "v7M UNALIGNED UsageFault", |
74 | + [EXCP_SWI] = "SVC", | 137 | }; |
75 | + [EXCP_PREFETCH_ABORT] = "Prefetch Abort", | ||
76 | + [EXCP_DATA_ABORT] = "Data Abort", | ||
77 | + [EXCP_IRQ] = "IRQ", | ||
78 | + [EXCP_FIQ] = "FIQ", | ||
79 | + [EXCP_BKPT] = "Breakpoint", | ||
80 | + [EXCP_EXCEPTION_EXIT] = "QEMU v7M exception exit", | ||
81 | + [EXCP_KERNEL_TRAP] = "QEMU intercept of kernel commpage", | ||
82 | + [EXCP_HVC] = "Hypervisor Call", | ||
83 | + [EXCP_HYP_TRAP] = "Hypervisor Trap", | ||
84 | + [EXCP_SMC] = "Secure Monitor Call", | ||
85 | + [EXCP_VIRQ] = "Virtual IRQ", | ||
86 | + [EXCP_VFIQ] = "Virtual FIQ", | ||
87 | + [EXCP_SEMIHOST] = "Semihosting call", | ||
88 | + [EXCP_NOCP] = "v7M NOCP UsageFault", | ||
89 | + [EXCP_INVSTATE] = "v7M INVSTATE UsageFault", | ||
90 | + }; | ||
91 | 138 | ||
92 | if (idx >= 0 && idx < ARRAY_SIZE(excnames)) { | 139 | if (idx >= 0 && idx < ARRAY_SIZE(excnames)) { |
93 | exc = excnames[idx]; | 140 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) |
141 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
142 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_STKOF_MASK; | ||
143 | break; | ||
144 | + case EXCP_LSERR: | ||
145 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
146 | + env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK; | ||
147 | + break; | ||
148 | + case EXCP_UNALIGNED: | ||
149 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
150 | + env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_UNALIGNED_MASK; | ||
151 | + break; | ||
152 | case EXCP_SWI: | ||
153 | /* The PC already points to the next instruction. */ | ||
154 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SVC, env->v7m.secure); | ||
155 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
156 | index XXXXXXX..XXXXXXX 100644 | ||
157 | --- a/target/arm/translate.c | ||
158 | +++ b/target/arm/translate.c | ||
159 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
160 | if (!s->v8m_secure || (insn & 0x0040f0ff)) { | ||
161 | goto illegal_op; | ||
162 | } | ||
163 | - /* Just NOP since FP support is not implemented */ | ||
164 | + | ||
165 | + if (arm_dc_feature(s, ARM_FEATURE_VFP)) { | ||
166 | + TCGv_i32 fptr = load_reg(s, rn); | ||
167 | + | ||
168 | + if (extract32(insn, 20, 1)) { | ||
169 | + /* VLLDM */ | ||
170 | + } else { | ||
171 | + gen_helper_v7m_vlstm(cpu_env, fptr); | ||
172 | + } | ||
173 | + tcg_temp_free_i32(fptr); | ||
174 | + | ||
175 | + /* End the TB, because we have updated FP control bits */ | ||
176 | + s->base.is_jmp = DISAS_UPDATE; | ||
177 | + } | ||
178 | break; | ||
179 | } | ||
180 | if (arm_dc_feature(s, ARM_FEATURE_VFP) && | ||
94 | -- | 181 | -- |
95 | 2.7.4 | 182 | 2.20.1 |
96 | 183 | ||
97 | 184 | diff view generated by jsdifflib |
1 | From: Alistair Francis <alistair.francis@xilinx.com> | 1 | Implement the VLLDM instruction for v7M for the FPU present cas. |
---|---|---|---|
2 | 2 | ||
3 | This patch fixes two mistakes in the interrupt logic. | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20190416125744.27770-26-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/helper.h | 1 + | ||
8 | target/arm/helper.c | 54 ++++++++++++++++++++++++++++++++++++++++++ | ||
9 | target/arm/translate.c | 2 +- | ||
10 | 3 files changed, 56 insertions(+), 1 deletion(-) | ||
4 | 11 | ||
5 | First we only trigger single-queue or multi-queue interrupts if the status | 12 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
6 | register is set. This logic was already used for non multi-queue interrupts | ||
7 | but it also applies to multi-queue interrupts. | ||
8 | |||
9 | Secondly we need to lower the interrupts if the ISR isn't set. As part | ||
10 | of this we can remove the other interrupt lowering logic and consolidate | ||
11 | it inside gem_update_int_status(). | ||
12 | |||
13 | Signed-off-by: Alistair Francis <alistair.francis@xilinx.com> | ||
14 | Message-id: 438bcc014f8f8a2f8f68f322cb6a53f4c04688c2.1491947224.git.alistair.francis@xilinx.com | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | --- | ||
18 | hw/net/cadence_gem.c | 18 +++++++++++++----- | ||
19 | 1 file changed, 13 insertions(+), 5 deletions(-) | ||
20 | |||
21 | diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c | ||
22 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/net/cadence_gem.c | 14 | --- a/target/arm/helper.h |
24 | +++ b/hw/net/cadence_gem.c | 15 | +++ b/target/arm/helper.h |
25 | @@ -XXX,XX +XXX,XX @@ static void gem_update_int_status(CadenceGEMState *s) | 16 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(v7m_tt, i32, env, i32, i32) |
17 | DEF_HELPER_1(v7m_preserve_fp_state, void, env) | ||
18 | |||
19 | DEF_HELPER_2(v7m_vlstm, void, env, i32) | ||
20 | +DEF_HELPER_2(v7m_vlldm, void, env, i32) | ||
21 | |||
22 | DEF_HELPER_2(v8m_stackcheck, void, env, i32) | ||
23 | |||
24 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/target/arm/helper.c | ||
27 | +++ b/target/arm/helper.c | ||
28 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_vlstm)(CPUARMState *env, uint32_t fptr) | ||
29 | g_assert_not_reached(); | ||
30 | } | ||
31 | |||
32 | +void HELPER(v7m_vlldm)(CPUARMState *env, uint32_t fptr) | ||
33 | +{ | ||
34 | + /* translate.c should never generate calls here in user-only mode */ | ||
35 | + g_assert_not_reached(); | ||
36 | +} | ||
37 | + | ||
38 | uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | ||
26 | { | 39 | { |
27 | int i; | 40 | /* The TT instructions can be used by unprivileged code, but in |
28 | 41 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_vlstm)(CPUARMState *env, uint32_t fptr) | |
29 | - if ((s->num_priority_queues == 1) && s->regs[GEM_ISR]) { | 42 | env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_FPCA_MASK; |
30 | + if (!s->regs[GEM_ISR]) { | 43 | } |
31 | + /* ISR isn't set, clear all the interrupts */ | 44 | |
32 | + for (i = 0; i < s->num_priority_queues; ++i) { | 45 | +void HELPER(v7m_vlldm)(CPUARMState *env, uint32_t fptr) |
33 | + qemu_set_irq(s->irq[i], 0); | 46 | +{ |
34 | + } | 47 | + /* fptr is the value of Rn, the frame pointer we load the FP regs from */ |
48 | + assert(env->v7m.secure); | ||
49 | + | ||
50 | + if (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)) { | ||
35 | + return; | 51 | + return; |
36 | + } | 52 | + } |
37 | + | 53 | + |
38 | + /* If we get here we know s->regs[GEM_ISR] is set, so we don't need to | 54 | + /* Check access to the coprocessor is permitted */ |
39 | + * check it again. | 55 | + if (!v7m_cpacr_pass(env, true, arm_current_el(env) != 0)) { |
40 | + */ | 56 | + raise_exception_ra(env, EXCP_NOCP, 0, 1, GETPC()); |
41 | + if (s->num_priority_queues == 1) { | 57 | + } |
42 | /* No priority queues, just trigger the interrupt */ | 58 | + |
43 | DB_PRINT("asserting int.\n"); | 59 | + if (env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_LSPACT_MASK) { |
44 | qemu_set_irq(s->irq[0], 1); | 60 | + /* State in FP is still valid */ |
45 | @@ -XXX,XX +XXX,XX @@ static uint64_t gem_read(void *opaque, hwaddr offset, unsigned size) | 61 | + env->v7m.fpccr[M_REG_S] &= ~R_V7M_FPCCR_LSPACT_MASK; |
62 | + } else { | ||
63 | + bool ts = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_TS_MASK; | ||
64 | + int i; | ||
65 | + uint32_t fpscr; | ||
66 | + | ||
67 | + if (fptr & 7) { | ||
68 | + raise_exception_ra(env, EXCP_UNALIGNED, 0, 1, GETPC()); | ||
69 | + } | ||
70 | + | ||
71 | + for (i = 0; i < (ts ? 32 : 16); i += 2) { | ||
72 | + uint32_t slo, shi; | ||
73 | + uint64_t dn; | ||
74 | + uint32_t faddr = fptr + 4 * i; | ||
75 | + | ||
76 | + if (i >= 16) { | ||
77 | + faddr += 8; /* skip the slot for the FPSCR */ | ||
78 | + } | ||
79 | + | ||
80 | + slo = cpu_ldl_data(env, faddr); | ||
81 | + shi = cpu_ldl_data(env, faddr + 4); | ||
82 | + | ||
83 | + dn = (uint64_t) shi << 32 | slo; | ||
84 | + *aa32_vfp_dreg(env, i / 2) = dn; | ||
85 | + } | ||
86 | + fpscr = cpu_ldl_data(env, fptr + 0x40); | ||
87 | + vfp_set_fpscr(env, fpscr); | ||
88 | + } | ||
89 | + | ||
90 | + env->v7m.control[M_REG_S] |= R_V7M_CONTROL_FPCA_MASK; | ||
91 | +} | ||
92 | + | ||
93 | static bool v7m_push_stack(ARMCPU *cpu) | ||
46 | { | 94 | { |
47 | CadenceGEMState *s; | 95 | /* Do the "set up stack frame" part of exception entry, |
48 | uint32_t retval; | 96 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
49 | - int i; | 97 | index XXXXXXX..XXXXXXX 100644 |
50 | s = (CadenceGEMState *)opaque; | 98 | --- a/target/arm/translate.c |
51 | 99 | +++ b/target/arm/translate.c | |
52 | offset >>= 2; | 100 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) |
53 | @@ -XXX,XX +XXX,XX @@ static uint64_t gem_read(void *opaque, hwaddr offset, unsigned size) | 101 | TCGv_i32 fptr = load_reg(s, rn); |
54 | switch (offset) { | 102 | |
55 | case GEM_ISR: | 103 | if (extract32(insn, 20, 1)) { |
56 | DB_PRINT("lowering irqs on ISR read\n"); | 104 | - /* VLLDM */ |
57 | - for (i = 0; i < s->num_priority_queues; ++i) { | 105 | + gen_helper_v7m_vlldm(cpu_env, fptr); |
58 | - qemu_set_irq(s->irq[i], 0); | 106 | } else { |
59 | - } | 107 | gen_helper_v7m_vlstm(cpu_env, fptr); |
60 | + /* The interrupts get updated at the end of the function. */ | 108 | } |
61 | break; | ||
62 | case GEM_PHYMNTNC: | ||
63 | if (retval & GEM_PHYMNTNC_OP_R) { | ||
64 | -- | 109 | -- |
65 | 2.7.4 | 110 | 2.20.1 |
66 | 111 | ||
67 | 112 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Enable the FPU by default for the Cortex-M4 and Cortex-M33. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20190416125744.27770-27-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/cpu.c | 8 ++++++++ | ||
8 | 1 file changed, 8 insertions(+) | ||
9 | |||
10 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
11 | index XXXXXXX..XXXXXXX 100644 | ||
12 | --- a/target/arm/cpu.c | ||
13 | +++ b/target/arm/cpu.c | ||
14 | @@ -XXX,XX +XXX,XX @@ static void cortex_m4_initfn(Object *obj) | ||
15 | set_feature(&cpu->env, ARM_FEATURE_M); | ||
16 | set_feature(&cpu->env, ARM_FEATURE_M_MAIN); | ||
17 | set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); | ||
18 | + set_feature(&cpu->env, ARM_FEATURE_VFP4); | ||
19 | cpu->midr = 0x410fc240; /* r0p0 */ | ||
20 | cpu->pmsav7_dregion = 8; | ||
21 | + cpu->isar.mvfr0 = 0x10110021; | ||
22 | + cpu->isar.mvfr1 = 0x11000011; | ||
23 | + cpu->isar.mvfr2 = 0x00000000; | ||
24 | cpu->id_pfr0 = 0x00000030; | ||
25 | cpu->id_pfr1 = 0x00000200; | ||
26 | cpu->id_dfr0 = 0x00100000; | ||
27 | @@ -XXX,XX +XXX,XX @@ static void cortex_m33_initfn(Object *obj) | ||
28 | set_feature(&cpu->env, ARM_FEATURE_M_MAIN); | ||
29 | set_feature(&cpu->env, ARM_FEATURE_M_SECURITY); | ||
30 | set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); | ||
31 | + set_feature(&cpu->env, ARM_FEATURE_VFP4); | ||
32 | cpu->midr = 0x410fd213; /* r0p3 */ | ||
33 | cpu->pmsav7_dregion = 16; | ||
34 | cpu->sau_sregion = 8; | ||
35 | + cpu->isar.mvfr0 = 0x10110021; | ||
36 | + cpu->isar.mvfr1 = 0x11000011; | ||
37 | + cpu->isar.mvfr2 = 0x00000040; | ||
38 | cpu->id_pfr0 = 0x00000030; | ||
39 | cpu->id_pfr1 = 0x00000210; | ||
40 | cpu->id_dfr0 = 0x00200000; | ||
41 | -- | ||
42 | 2.20.1 | ||
43 | |||
44 | diff view generated by jsdifflib |
1 | From: Krzysztof Kozlowski <krzk@kernel.org> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Short declaration of 'i' was in the middle of declarations with | 3 | This device is used by both ARM (BCM2836, for raspi2) and AArch64 |
4 | assignments. Make it a little bit more readable. Additionally switch | 4 | (BCM2837, for raspi3) targets, and is not CPU-specific. |
5 | from "unsigned" to "unsigned int" as this pattern is more widely used. | 5 | Move it to common object, so we build it once for all targets. |
6 | No functional change. | ||
7 | 6 | ||
8 | Signed-off-by: Krzysztof Kozlowski <krzk@kernel.org> | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Message-id: 20190427133028.12874-1-philmd@redhat.com |
10 | Message-id: 20170313184750.429-4-krzk@kernel.org | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 11 | --- |
14 | hw/misc/exynos4210_pmu.c | 4 ++-- | 12 | hw/dma/Makefile.objs | 2 +- |
15 | 1 file changed, 2 insertions(+), 2 deletions(-) | 13 | 1 file changed, 1 insertion(+), 1 deletion(-) |
16 | 14 | ||
17 | diff --git a/hw/misc/exynos4210_pmu.c b/hw/misc/exynos4210_pmu.c | 15 | diff --git a/hw/dma/Makefile.objs b/hw/dma/Makefile.objs |
18 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/misc/exynos4210_pmu.c | 17 | --- a/hw/dma/Makefile.objs |
20 | +++ b/hw/misc/exynos4210_pmu.c | 18 | +++ b/hw/dma/Makefile.objs |
21 | @@ -XXX,XX +XXX,XX @@ static uint64_t exynos4210_pmu_read(void *opaque, hwaddr offset, | 19 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_XLNX_ZYNQMP_ARM) += xlnx-zdma.o |
22 | unsigned size) | 20 | |
23 | { | 21 | obj-$(CONFIG_OMAP) += omap_dma.o soc_dma.o |
24 | Exynos4210PmuState *s = (Exynos4210PmuState *)opaque; | 22 | obj-$(CONFIG_PXA2XX) += pxa2xx_dma.o |
25 | - unsigned i; | 23 | -obj-$(CONFIG_RASPI) += bcm2835_dma.o |
26 | const Exynos4210PmuReg *reg_p = exynos4210_pmu_regs; | 24 | +common-obj-$(CONFIG_RASPI) += bcm2835_dma.o |
27 | + unsigned int i; | ||
28 | |||
29 | for (i = 0; i < PMU_NUM_OF_REGISTERS; i++) { | ||
30 | if (reg_p->offset == offset) { | ||
31 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_pmu_write(void *opaque, hwaddr offset, | ||
32 | uint64_t val, unsigned size) | ||
33 | { | ||
34 | Exynos4210PmuState *s = (Exynos4210PmuState *)opaque; | ||
35 | - unsigned i; | ||
36 | const Exynos4210PmuReg *reg_p = exynos4210_pmu_regs; | ||
37 | + unsigned int i; | ||
38 | |||
39 | for (i = 0; i < PMU_NUM_OF_REGISTERS; i++) { | ||
40 | if (reg_p->offset == offset) { | ||
41 | -- | 25 | -- |
42 | 2.7.4 | 26 | 2.20.1 |
43 | 27 | ||
44 | 28 | diff view generated by jsdifflib |
1 | From: Ishani Chugh <chugh.ishani@research.iiit.ac.in> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Ishani Chugh <chugh.ishani@research.iiit.ac.in> | 3 | Reviewed-by: Thomas Huth <thuth@redhat.com> |
4 | Reviewed-by: Stefan Hajnoczi <stefanha@redhat.com> | 4 | Reviewed-by: Cédric Le Goater <clg@kaod.org> |
5 | Message-id: 1491629987-6826-1-git-send-email-chugh.ishani@research.iiit.ac.in | 5 | Reviewed-by: Markus Armbruster <armbru@redhat.com> |
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
7 | Message-id: 20190412165416.7977-2-philmd@redhat.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 9 | --- |
8 | target/arm/kvm64.c | 4 ++-- | 10 | hw/arm/aspeed.c | 13 +++++++++---- |
9 | 1 file changed, 2 insertions(+), 2 deletions(-) | 11 | 1 file changed, 9 insertions(+), 4 deletions(-) |
10 | 12 | ||
11 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | 13 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c |
12 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/kvm64.c | 15 | --- a/hw/arm/aspeed.c |
14 | +++ b/target/arm/kvm64.c | 16 | +++ b/hw/arm/aspeed.c |
15 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_handle_debug(CPUState *cs, struct kvm_debug_exit_arch *debug_exit) | 17 | @@ -XXX,XX +XXX,XX @@ |
16 | * single step at this point so something has gone wrong. | 18 | #include "hw/arm/aspeed_soc.h" |
17 | */ | 19 | #include "hw/boards.h" |
18 | error_report("%s: guest single-step while debugging unsupported" | 20 | #include "hw/i2c/smbus_eeprom.h" |
19 | - " (%"PRIx64", %"PRIx32")\n", | 21 | +#include "hw/misc/pca9552.h" |
20 | + " (%"PRIx64", %"PRIx32")", | 22 | +#include "hw/misc/tmp105.h" |
21 | __func__, env->pc, debug_exit->hsr); | 23 | #include "qemu/log.h" |
22 | return false; | 24 | #include "sysemu/block-backend.h" |
23 | } | 25 | #include "hw/loader.h" |
24 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_handle_debug(CPUState *cs, struct kvm_debug_exit_arch *debug_exit) | 26 | @@ -XXX,XX +XXX,XX @@ static void ast2500_evb_i2c_init(AspeedBoardState *bmc) |
25 | break; | 27 | eeprom_buf); |
26 | } | 28 | |
27 | default: | 29 | /* The AST2500 EVB expects a LM75 but a TMP105 is compatible */ |
28 | - error_report("%s: unhandled debug exit (%"PRIx32", %"PRIx64")\n", | 30 | - i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 7), "tmp105", 0x4d); |
29 | + error_report("%s: unhandled debug exit (%"PRIx32", %"PRIx64")", | 31 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 7), |
30 | __func__, debug_exit->hsr, env->pc); | 32 | + TYPE_TMP105, 0x4d); |
31 | } | 33 | |
34 | /* The AST2500 EVB does not have an RTC. Let's pretend that one is | ||
35 | * plugged on the I2C bus header */ | ||
36 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | ||
37 | AspeedSoCState *soc = &bmc->soc; | ||
38 | uint8_t *eeprom_buf = g_malloc0(8 * 1024); | ||
39 | |||
40 | - i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 3), "pca9552", 0x60); | ||
41 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 3), TYPE_PCA9552, | ||
42 | + 0x60); | ||
43 | |||
44 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 4), "tmp423", 0x4c); | ||
45 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 5), "tmp423", 0x4c); | ||
46 | |||
47 | /* The Witherspoon expects a TMP275 but a TMP105 is compatible */ | ||
48 | - i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 9), "tmp105", 0x4a); | ||
49 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 9), TYPE_TMP105, | ||
50 | + 0x4a); | ||
51 | |||
52 | /* The witherspoon board expects Epson RX8900 I2C RTC but a ds1338 is | ||
53 | * good enough */ | ||
54 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | ||
55 | |||
56 | smbus_eeprom_init_one(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), 0x51, | ||
57 | eeprom_buf); | ||
58 | - i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "pca9552", | ||
59 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), TYPE_PCA9552, | ||
60 | 0x60); | ||
61 | } | ||
32 | 62 | ||
33 | -- | 63 | -- |
34 | 2.7.4 | 64 | 2.20.1 |
35 | 65 | ||
36 | 66 | diff view generated by jsdifflib |
1 | From: Krzysztof Kozlowski <krzk@kernel.org> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | The static array exynos4210_uart_regs with register values is not | 3 | Suggested-by: Markus Armbruster <armbru@redhat.com> |
4 | modified so it can be made const. | 4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
5 | 5 | Message-id: 20190412165416.7977-3-philmd@redhat.com | |
6 | Few other functions accept driver or uart state as an argument but they | ||
7 | do not change it and do not cast it so this can be made const for code | ||
8 | safeness. | ||
9 | |||
10 | Signed-off-by: Krzysztof Kozlowski <krzk@kernel.org> | ||
11 | Message-id: 20170313184750.429-3-krzk@kernel.org | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 8 | --- |
15 | hw/char/exynos4210_uart.c | 8 ++++---- | 9 | hw/arm/nseries.c | 3 ++- |
16 | 1 file changed, 4 insertions(+), 4 deletions(-) | 10 | 1 file changed, 2 insertions(+), 1 deletion(-) |
17 | 11 | ||
18 | diff --git a/hw/char/exynos4210_uart.c b/hw/char/exynos4210_uart.c | 12 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c |
19 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/char/exynos4210_uart.c | 14 | --- a/hw/arm/nseries.c |
21 | +++ b/hw/char/exynos4210_uart.c | 15 | +++ b/hw/arm/nseries.c |
22 | @@ -XXX,XX +XXX,XX @@ typedef struct Exynos4210UartReg { | 16 | @@ -XXX,XX +XXX,XX @@ |
23 | uint32_t reset_value; | 17 | #include "hw/boards.h" |
24 | } Exynos4210UartReg; | 18 | #include "hw/i2c/i2c.h" |
25 | 19 | #include "hw/devices.h" | |
26 | -static Exynos4210UartReg exynos4210_uart_regs[] = { | 20 | +#include "hw/misc/tmp105.h" |
27 | +static const Exynos4210UartReg exynos4210_uart_regs[] = { | 21 | #include "hw/block/flash.h" |
28 | {"ULCON", ULCON, 0x00000000}, | 22 | #include "hw/hw.h" |
29 | {"UCON", UCON, 0x00003000}, | 23 | #include "hw/bt.h" |
30 | {"UFCON", UFCON, 0x00000000}, | 24 | @@ -XXX,XX +XXX,XX @@ static void n8x0_i2c_setup(struct n800_s *s) |
31 | @@ -XXX,XX +XXX,XX @@ static uint8_t fifo_retrieve(Exynos4210UartFIFO *q) | 25 | qemu_register_powerdown_notifier(&n8x0_system_powerdown_notifier); |
32 | return ret; | 26 | |
27 | /* Attach a TMP105 PM chip (A0 wired to ground) */ | ||
28 | - dev = i2c_create_slave(i2c, "tmp105", N8X0_TMP105_ADDR); | ||
29 | + dev = i2c_create_slave(i2c, TYPE_TMP105, N8X0_TMP105_ADDR); | ||
30 | qdev_connect_gpio_out(dev, 0, tmp_irq); | ||
33 | } | 31 | } |
34 | 32 | ||
35 | -static int fifo_elements_number(Exynos4210UartFIFO *q) | ||
36 | +static int fifo_elements_number(const Exynos4210UartFIFO *q) | ||
37 | { | ||
38 | if (q->sp < q->rp) { | ||
39 | return q->size - q->rp + q->sp; | ||
40 | @@ -XXX,XX +XXX,XX @@ static int fifo_elements_number(Exynos4210UartFIFO *q) | ||
41 | return q->sp - q->rp; | ||
42 | } | ||
43 | |||
44 | -static int fifo_empty_elements_number(Exynos4210UartFIFO *q) | ||
45 | +static int fifo_empty_elements_number(const Exynos4210UartFIFO *q) | ||
46 | { | ||
47 | return q->size - fifo_elements_number(q); | ||
48 | } | ||
49 | @@ -XXX,XX +XXX,XX @@ static void fifo_reset(Exynos4210UartFIFO *q) | ||
50 | q->rp = 0; | ||
51 | } | ||
52 | |||
53 | -static uint32_t exynos4210_uart_Tx_FIFO_trigger_level(Exynos4210UartState *s) | ||
54 | +static uint32_t exynos4210_uart_Tx_FIFO_trigger_level(const Exynos4210UartState *s) | ||
55 | { | ||
56 | uint32_t level = 0; | ||
57 | uint32_t reg; | ||
58 | -- | 33 | -- |
59 | 2.7.4 | 34 | 2.20.1 |
60 | 35 | ||
61 | 36 | diff view generated by jsdifflib |
1 | Move the utility routines gen_set_condexec() and gen_set_pc_im() | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | up in the file, as we will want to use them from a function | ||
3 | placed earlier in the file than their current location. | ||
4 | 2 | ||
3 | No code used the tc6393xb_gpio_in_get() and tc6393xb_gpio_out_set() | ||
4 | functions since their introduction in commit 88d2c950b002. Time to | ||
5 | remove them. | ||
6 | |||
7 | Suggested-by: Markus Armbruster <armbru@redhat.com> | ||
8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Message-id: 20190412165416.7977-4-philmd@redhat.com | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Richard Henderson <rth@twiddle.net> | ||
8 | Message-id: 1491844419-12485-5-git-send-email-peter.maydell@linaro.org | ||
9 | --- | 12 | --- |
10 | target/arm/translate.c | 31 +++++++++++++++---------------- | 13 | include/hw/devices.h | 3 --- |
11 | 1 file changed, 15 insertions(+), 16 deletions(-) | 14 | hw/display/tc6393xb.c | 16 ---------------- |
15 | 2 files changed, 19 deletions(-) | ||
12 | 16 | ||
13 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 17 | diff --git a/include/hw/devices.h b/include/hw/devices.h |
14 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate.c | 19 | --- a/include/hw/devices.h |
16 | +++ b/target/arm/translate.c | 20 | +++ b/include/hw/devices.h |
17 | @@ -XXX,XX +XXX,XX @@ static const uint8_t table_logic_cc[16] = { | 21 | @@ -XXX,XX +XXX,XX @@ void retu_key_event(void *retu, int state); |
18 | 1, /* mvn */ | 22 | typedef struct TC6393xbState TC6393xbState; |
23 | TC6393xbState *tc6393xb_init(struct MemoryRegion *sysmem, | ||
24 | uint32_t base, qemu_irq irq); | ||
25 | -void tc6393xb_gpio_out_set(TC6393xbState *s, int line, | ||
26 | - qemu_irq handler); | ||
27 | -qemu_irq *tc6393xb_gpio_in_get(TC6393xbState *s); | ||
28 | qemu_irq tc6393xb_l3v_get(TC6393xbState *s); | ||
29 | |||
30 | #endif | ||
31 | diff --git a/hw/display/tc6393xb.c b/hw/display/tc6393xb.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/hw/display/tc6393xb.c | ||
34 | +++ b/hw/display/tc6393xb.c | ||
35 | @@ -XXX,XX +XXX,XX @@ struct TC6393xbState { | ||
36 | blanked : 1; | ||
19 | }; | 37 | }; |
20 | 38 | ||
21 | +static inline void gen_set_condexec(DisasContext *s) | 39 | -qemu_irq *tc6393xb_gpio_in_get(TC6393xbState *s) |
22 | +{ | ||
23 | + if (s->condexec_mask) { | ||
24 | + uint32_t val = (s->condexec_cond << 4) | (s->condexec_mask >> 1); | ||
25 | + TCGv_i32 tmp = tcg_temp_new_i32(); | ||
26 | + tcg_gen_movi_i32(tmp, val); | ||
27 | + store_cpu_field(tmp, condexec_bits); | ||
28 | + } | ||
29 | +} | ||
30 | + | ||
31 | +static inline void gen_set_pc_im(DisasContext *s, target_ulong val) | ||
32 | +{ | ||
33 | + tcg_gen_movi_i32(cpu_R[15], val); | ||
34 | +} | ||
35 | + | ||
36 | /* Set PC and Thumb state from an immediate address. */ | ||
37 | static inline void gen_bx_im(DisasContext *s, uint32_t addr) | ||
38 | { | ||
39 | @@ -XXX,XX +XXX,XX @@ DO_GEN_ST(8, MO_UB) | ||
40 | DO_GEN_ST(16, MO_UW) | ||
41 | DO_GEN_ST(32, MO_UL) | ||
42 | |||
43 | -static inline void gen_set_pc_im(DisasContext *s, target_ulong val) | ||
44 | -{ | 40 | -{ |
45 | - tcg_gen_movi_i32(cpu_R[15], val); | 41 | - return s->gpio_in; |
46 | -} | 42 | -} |
47 | - | 43 | - |
48 | static inline void gen_hvc(DisasContext *s, int imm16) | 44 | static void tc6393xb_gpio_set(void *opaque, int line, int level) |
49 | { | 45 | { |
50 | /* The pre HVC helper handles cases when HVC gets trapped | 46 | // TC6393xbState *s = opaque; |
51 | @@ -XXX,XX +XXX,XX @@ static inline void gen_smc(DisasContext *s) | 47 | @@ -XXX,XX +XXX,XX @@ static void tc6393xb_gpio_set(void *opaque, int line, int level) |
52 | s->is_jmp = DISAS_SMC; | 48 | // FIXME: how does the chip reflect the GPIO input level change? |
53 | } | 49 | } |
54 | 50 | ||
55 | -static inline void | 51 | -void tc6393xb_gpio_out_set(TC6393xbState *s, int line, |
56 | -gen_set_condexec (DisasContext *s) | 52 | - qemu_irq handler) |
57 | -{ | 53 | -{ |
58 | - if (s->condexec_mask) { | 54 | - if (line >= TC6393XB_GPIOS) { |
59 | - uint32_t val = (s->condexec_cond << 4) | (s->condexec_mask >> 1); | 55 | - fprintf(stderr, "TC6393xb: no GPIO pin %d\n", line); |
60 | - TCGv_i32 tmp = tcg_temp_new_i32(); | 56 | - return; |
61 | - tcg_gen_movi_i32(tmp, val); | ||
62 | - store_cpu_field(tmp, condexec_bits); | ||
63 | - } | 57 | - } |
58 | - | ||
59 | - s->handler[line] = handler; | ||
64 | -} | 60 | -} |
65 | - | 61 | - |
66 | static void gen_exception_internal_insn(DisasContext *s, int offset, int excp) | 62 | static void tc6393xb_gpio_handler_update(TC6393xbState *s) |
67 | { | 63 | { |
68 | gen_set_condexec(s); | 64 | uint32_t level, diff; |
69 | -- | 65 | -- |
70 | 2.7.4 | 66 | 2.20.1 |
71 | 67 | ||
72 | 68 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
1 | 2 | ||
3 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | ||
4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
5 | Message-id: 20190412165416.7977-5-philmd@redhat.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | include/hw/devices.h | 6 ------ | ||
9 | include/hw/display/tc6393xb.h | 24 ++++++++++++++++++++++++ | ||
10 | hw/arm/tosa.c | 2 +- | ||
11 | hw/display/tc6393xb.c | 2 +- | ||
12 | MAINTAINERS | 1 + | ||
13 | 5 files changed, 27 insertions(+), 8 deletions(-) | ||
14 | create mode 100644 include/hw/display/tc6393xb.h | ||
15 | |||
16 | diff --git a/include/hw/devices.h b/include/hw/devices.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/include/hw/devices.h | ||
19 | +++ b/include/hw/devices.h | ||
20 | @@ -XXX,XX +XXX,XX @@ void *tahvo_init(qemu_irq irq, int betty); | ||
21 | |||
22 | void retu_key_event(void *retu, int state); | ||
23 | |||
24 | -/* tc6393xb.c */ | ||
25 | -typedef struct TC6393xbState TC6393xbState; | ||
26 | -TC6393xbState *tc6393xb_init(struct MemoryRegion *sysmem, | ||
27 | - uint32_t base, qemu_irq irq); | ||
28 | -qemu_irq tc6393xb_l3v_get(TC6393xbState *s); | ||
29 | - | ||
30 | #endif | ||
31 | diff --git a/include/hw/display/tc6393xb.h b/include/hw/display/tc6393xb.h | ||
32 | new file mode 100644 | ||
33 | index XXXXXXX..XXXXXXX | ||
34 | --- /dev/null | ||
35 | +++ b/include/hw/display/tc6393xb.h | ||
36 | @@ -XXX,XX +XXX,XX @@ | ||
37 | +/* | ||
38 | + * Toshiba TC6393XB I/O Controller. | ||
39 | + * Found in Sharp Zaurus SL-6000 (tosa) or some | ||
40 | + * Toshiba e-Series PDAs. | ||
41 | + * | ||
42 | + * Copyright (c) 2007 Hervé Poussineau | ||
43 | + * | ||
44 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
45 | + * See the COPYING file in the top-level directory. | ||
46 | + */ | ||
47 | + | ||
48 | +#ifndef HW_DISPLAY_TC6393XB_H | ||
49 | +#define HW_DISPLAY_TC6393XB_H | ||
50 | + | ||
51 | +#include "exec/memory.h" | ||
52 | +#include "hw/irq.h" | ||
53 | + | ||
54 | +typedef struct TC6393xbState TC6393xbState; | ||
55 | + | ||
56 | +TC6393xbState *tc6393xb_init(struct MemoryRegion *sysmem, | ||
57 | + uint32_t base, qemu_irq irq); | ||
58 | +qemu_irq tc6393xb_l3v_get(TC6393xbState *s); | ||
59 | + | ||
60 | +#endif | ||
61 | diff --git a/hw/arm/tosa.c b/hw/arm/tosa.c | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/hw/arm/tosa.c | ||
64 | +++ b/hw/arm/tosa.c | ||
65 | @@ -XXX,XX +XXX,XX @@ | ||
66 | #include "hw/hw.h" | ||
67 | #include "hw/arm/pxa.h" | ||
68 | #include "hw/arm/arm.h" | ||
69 | -#include "hw/devices.h" | ||
70 | #include "hw/arm/sharpsl.h" | ||
71 | #include "hw/pcmcia.h" | ||
72 | #include "hw/boards.h" | ||
73 | +#include "hw/display/tc6393xb.h" | ||
74 | #include "hw/i2c/i2c.h" | ||
75 | #include "hw/ssi/ssi.h" | ||
76 | #include "hw/sysbus.h" | ||
77 | diff --git a/hw/display/tc6393xb.c b/hw/display/tc6393xb.c | ||
78 | index XXXXXXX..XXXXXXX 100644 | ||
79 | --- a/hw/display/tc6393xb.c | ||
80 | +++ b/hw/display/tc6393xb.c | ||
81 | @@ -XXX,XX +XXX,XX @@ | ||
82 | #include "qapi/error.h" | ||
83 | #include "qemu/host-utils.h" | ||
84 | #include "hw/hw.h" | ||
85 | -#include "hw/devices.h" | ||
86 | +#include "hw/display/tc6393xb.h" | ||
87 | #include "hw/block/flash.h" | ||
88 | #include "ui/console.h" | ||
89 | #include "ui/pixel_ops.h" | ||
90 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/MAINTAINERS | ||
93 | +++ b/MAINTAINERS | ||
94 | @@ -XXX,XX +XXX,XX @@ F: hw/misc/mst_fpga.c | ||
95 | F: hw/misc/max111x.c | ||
96 | F: include/hw/arm/pxa.h | ||
97 | F: include/hw/arm/sharpsl.h | ||
98 | +F: include/hw/display/tc6393xb.h | ||
99 | |||
100 | SABRELITE / i.MX6 | ||
101 | M: Peter Maydell <peter.maydell@linaro.org> | ||
102 | -- | ||
103 | 2.20.1 | ||
104 | |||
105 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
1 | 2 | ||
3 | Add an entries the Blizzard device in MAINTAINERS. | ||
4 | |||
5 | Reviewed-by: Thomas Huth <thuth@redhat.com> | ||
6 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
8 | Message-id: 20190412165416.7977-6-philmd@redhat.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/hw/devices.h | 7 ------- | ||
12 | include/hw/display/blizzard.h | 22 ++++++++++++++++++++++ | ||
13 | hw/arm/nseries.c | 1 + | ||
14 | hw/display/blizzard.c | 2 +- | ||
15 | MAINTAINERS | 2 ++ | ||
16 | 5 files changed, 26 insertions(+), 8 deletions(-) | ||
17 | create mode 100644 include/hw/display/blizzard.h | ||
18 | |||
19 | diff --git a/include/hw/devices.h b/include/hw/devices.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/include/hw/devices.h | ||
22 | +++ b/include/hw/devices.h | ||
23 | @@ -XXX,XX +XXX,XX @@ void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); | ||
24 | /* stellaris_input.c */ | ||
25 | void stellaris_gamepad_init(int n, qemu_irq *irq, const int *keycode); | ||
26 | |||
27 | -/* blizzard.c */ | ||
28 | -void *s1d13745_init(qemu_irq gpio_int); | ||
29 | -void s1d13745_write(void *opaque, int dc, uint16_t value); | ||
30 | -void s1d13745_write_block(void *opaque, int dc, | ||
31 | - void *buf, size_t len, int pitch); | ||
32 | -uint16_t s1d13745_read(void *opaque, int dc); | ||
33 | - | ||
34 | /* cbus.c */ | ||
35 | typedef struct { | ||
36 | qemu_irq clk; | ||
37 | diff --git a/include/hw/display/blizzard.h b/include/hw/display/blizzard.h | ||
38 | new file mode 100644 | ||
39 | index XXXXXXX..XXXXXXX | ||
40 | --- /dev/null | ||
41 | +++ b/include/hw/display/blizzard.h | ||
42 | @@ -XXX,XX +XXX,XX @@ | ||
43 | +/* | ||
44 | + * Epson S1D13744/S1D13745 (Blizzard/Hailstorm/Tornado) LCD/TV controller. | ||
45 | + * | ||
46 | + * Copyright (C) 2008 Nokia Corporation | ||
47 | + * Written by Andrzej Zaborowski | ||
48 | + * | ||
49 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
50 | + * See the COPYING file in the top-level directory. | ||
51 | + */ | ||
52 | + | ||
53 | +#ifndef HW_DISPLAY_BLIZZARD_H | ||
54 | +#define HW_DISPLAY_BLIZZARD_H | ||
55 | + | ||
56 | +#include "hw/irq.h" | ||
57 | + | ||
58 | +void *s1d13745_init(qemu_irq gpio_int); | ||
59 | +void s1d13745_write(void *opaque, int dc, uint16_t value); | ||
60 | +void s1d13745_write_block(void *opaque, int dc, | ||
61 | + void *buf, size_t len, int pitch); | ||
62 | +uint16_t s1d13745_read(void *opaque, int dc); | ||
63 | + | ||
64 | +#endif | ||
65 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/hw/arm/nseries.c | ||
68 | +++ b/hw/arm/nseries.c | ||
69 | @@ -XXX,XX +XXX,XX @@ | ||
70 | #include "hw/boards.h" | ||
71 | #include "hw/i2c/i2c.h" | ||
72 | #include "hw/devices.h" | ||
73 | +#include "hw/display/blizzard.h" | ||
74 | #include "hw/misc/tmp105.h" | ||
75 | #include "hw/block/flash.h" | ||
76 | #include "hw/hw.h" | ||
77 | diff --git a/hw/display/blizzard.c b/hw/display/blizzard.c | ||
78 | index XXXXXXX..XXXXXXX 100644 | ||
79 | --- a/hw/display/blizzard.c | ||
80 | +++ b/hw/display/blizzard.c | ||
81 | @@ -XXX,XX +XXX,XX @@ | ||
82 | #include "qemu/osdep.h" | ||
83 | #include "qemu-common.h" | ||
84 | #include "ui/console.h" | ||
85 | -#include "hw/devices.h" | ||
86 | +#include "hw/display/blizzard.h" | ||
87 | #include "ui/pixel_ops.h" | ||
88 | |||
89 | typedef void (*blizzard_fn_t)(uint8_t *, const uint8_t *, unsigned int); | ||
90 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/MAINTAINERS | ||
93 | +++ b/MAINTAINERS | ||
94 | @@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org> | ||
95 | L: qemu-arm@nongnu.org | ||
96 | S: Odd Fixes | ||
97 | F: hw/arm/nseries.c | ||
98 | +F: hw/display/blizzard.c | ||
99 | F: hw/input/lm832x.c | ||
100 | F: hw/input/tsc2005.c | ||
101 | F: hw/misc/cbus.c | ||
102 | F: hw/timer/twl92230.c | ||
103 | +F: include/hw/display/blizzard.h | ||
104 | |||
105 | Palm | ||
106 | M: Andrzej Zaborowski <balrogg@gmail.com> | ||
107 | -- | ||
108 | 2.20.1 | ||
109 | |||
110 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
1 | 2 | ||
3 | Reviewed-by: Thomas Huth <thuth@redhat.com> | ||
4 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
6 | Message-id: 20190412165416.7977-7-philmd@redhat.com | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | include/hw/devices.h | 14 -------------- | ||
10 | include/hw/misc/cbus.h | 32 ++++++++++++++++++++++++++++++++ | ||
11 | hw/arm/nseries.c | 1 + | ||
12 | hw/misc/cbus.c | 2 +- | ||
13 | MAINTAINERS | 1 + | ||
14 | 5 files changed, 35 insertions(+), 15 deletions(-) | ||
15 | create mode 100644 include/hw/misc/cbus.h | ||
16 | |||
17 | diff --git a/include/hw/devices.h b/include/hw/devices.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/devices.h | ||
20 | +++ b/include/hw/devices.h | ||
21 | @@ -XXX,XX +XXX,XX @@ void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); | ||
22 | /* stellaris_input.c */ | ||
23 | void stellaris_gamepad_init(int n, qemu_irq *irq, const int *keycode); | ||
24 | |||
25 | -/* cbus.c */ | ||
26 | -typedef struct { | ||
27 | - qemu_irq clk; | ||
28 | - qemu_irq dat; | ||
29 | - qemu_irq sel; | ||
30 | -} CBus; | ||
31 | -CBus *cbus_init(qemu_irq dat_out); | ||
32 | -void cbus_attach(CBus *bus, void *slave_opaque); | ||
33 | - | ||
34 | -void *retu_init(qemu_irq irq, int vilma); | ||
35 | -void *tahvo_init(qemu_irq irq, int betty); | ||
36 | - | ||
37 | -void retu_key_event(void *retu, int state); | ||
38 | - | ||
39 | #endif | ||
40 | diff --git a/include/hw/misc/cbus.h b/include/hw/misc/cbus.h | ||
41 | new file mode 100644 | ||
42 | index XXXXXXX..XXXXXXX | ||
43 | --- /dev/null | ||
44 | +++ b/include/hw/misc/cbus.h | ||
45 | @@ -XXX,XX +XXX,XX @@ | ||
46 | +/* | ||
47 | + * CBUS three-pin bus and the Retu / Betty / Tahvo / Vilma / Avilma / | ||
48 | + * Hinku / Vinku / Ahne / Pihi chips used in various Nokia platforms. | ||
49 | + * Based on reverse-engineering of a linux driver. | ||
50 | + * | ||
51 | + * Copyright (C) 2008 Nokia Corporation | ||
52 | + * Written by Andrzej Zaborowski | ||
53 | + * | ||
54 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
55 | + * See the COPYING file in the top-level directory. | ||
56 | + */ | ||
57 | + | ||
58 | +#ifndef HW_MISC_CBUS_H | ||
59 | +#define HW_MISC_CBUS_H | ||
60 | + | ||
61 | +#include "hw/irq.h" | ||
62 | + | ||
63 | +typedef struct { | ||
64 | + qemu_irq clk; | ||
65 | + qemu_irq dat; | ||
66 | + qemu_irq sel; | ||
67 | +} CBus; | ||
68 | + | ||
69 | +CBus *cbus_init(qemu_irq dat_out); | ||
70 | +void cbus_attach(CBus *bus, void *slave_opaque); | ||
71 | + | ||
72 | +void *retu_init(qemu_irq irq, int vilma); | ||
73 | +void *tahvo_init(qemu_irq irq, int betty); | ||
74 | + | ||
75 | +void retu_key_event(void *retu, int state); | ||
76 | + | ||
77 | +#endif | ||
78 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c | ||
79 | index XXXXXXX..XXXXXXX 100644 | ||
80 | --- a/hw/arm/nseries.c | ||
81 | +++ b/hw/arm/nseries.c | ||
82 | @@ -XXX,XX +XXX,XX @@ | ||
83 | #include "hw/i2c/i2c.h" | ||
84 | #include "hw/devices.h" | ||
85 | #include "hw/display/blizzard.h" | ||
86 | +#include "hw/misc/cbus.h" | ||
87 | #include "hw/misc/tmp105.h" | ||
88 | #include "hw/block/flash.h" | ||
89 | #include "hw/hw.h" | ||
90 | diff --git a/hw/misc/cbus.c b/hw/misc/cbus.c | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/hw/misc/cbus.c | ||
93 | +++ b/hw/misc/cbus.c | ||
94 | @@ -XXX,XX +XXX,XX @@ | ||
95 | #include "qemu/osdep.h" | ||
96 | #include "hw/hw.h" | ||
97 | #include "hw/irq.h" | ||
98 | -#include "hw/devices.h" | ||
99 | +#include "hw/misc/cbus.h" | ||
100 | #include "sysemu/sysemu.h" | ||
101 | |||
102 | //#define DEBUG | ||
103 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
104 | index XXXXXXX..XXXXXXX 100644 | ||
105 | --- a/MAINTAINERS | ||
106 | +++ b/MAINTAINERS | ||
107 | @@ -XXX,XX +XXX,XX @@ F: hw/input/tsc2005.c | ||
108 | F: hw/misc/cbus.c | ||
109 | F: hw/timer/twl92230.c | ||
110 | F: include/hw/display/blizzard.h | ||
111 | +F: include/hw/misc/cbus.h | ||
112 | |||
113 | Palm | ||
114 | M: Andrzej Zaborowski <balrogg@gmail.com> | ||
115 | -- | ||
116 | 2.20.1 | ||
117 | |||
118 | diff view generated by jsdifflib |
1 | Current recommended style is to log a guest error on bad register | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | accesses, not kill the whole system with hw_error(). Change the | ||
3 | hw_error() calls to log as LOG_GUEST_ERROR or LOG_UNIMP or use | ||
4 | g_assert_not_reached() as appropriate. | ||
5 | 2 | ||
3 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | ||
4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
5 | Message-id: 20190412165416.7977-8-philmd@redhat.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 1491486314-25823-1-git-send-email-peter.maydell@linaro.org | ||
9 | --- | 7 | --- |
10 | hw/arm/stellaris.c | 60 +++++++++++++++++++++++++++++++++--------------------- | 8 | include/hw/devices.h | 3 --- |
11 | 1 file changed, 37 insertions(+), 23 deletions(-) | 9 | include/hw/input/gamepad.h | 19 +++++++++++++++++++ |
10 | hw/arm/stellaris.c | 2 +- | ||
11 | hw/input/stellaris_input.c | 2 +- | ||
12 | MAINTAINERS | 1 + | ||
13 | 5 files changed, 22 insertions(+), 5 deletions(-) | ||
14 | create mode 100644 include/hw/input/gamepad.h | ||
12 | 15 | ||
16 | diff --git a/include/hw/devices.h b/include/hw/devices.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/include/hw/devices.h | ||
19 | +++ b/include/hw/devices.h | ||
20 | @@ -XXX,XX +XXX,XX @@ void *tsc2005_init(qemu_irq pintdav); | ||
21 | uint32_t tsc2005_txrx(void *opaque, uint32_t value, int len); | ||
22 | void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); | ||
23 | |||
24 | -/* stellaris_input.c */ | ||
25 | -void stellaris_gamepad_init(int n, qemu_irq *irq, const int *keycode); | ||
26 | - | ||
27 | #endif | ||
28 | diff --git a/include/hw/input/gamepad.h b/include/hw/input/gamepad.h | ||
29 | new file mode 100644 | ||
30 | index XXXXXXX..XXXXXXX | ||
31 | --- /dev/null | ||
32 | +++ b/include/hw/input/gamepad.h | ||
33 | @@ -XXX,XX +XXX,XX @@ | ||
34 | +/* | ||
35 | + * Gamepad style buttons connected to IRQ/GPIO lines | ||
36 | + * | ||
37 | + * Copyright (c) 2007 CodeSourcery. | ||
38 | + * Written by Paul Brook | ||
39 | + * | ||
40 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
41 | + * See the COPYING file in the top-level directory. | ||
42 | + */ | ||
43 | + | ||
44 | +#ifndef HW_INPUT_GAMEPAD_H | ||
45 | +#define HW_INPUT_GAMEPAD_H | ||
46 | + | ||
47 | +#include "hw/irq.h" | ||
48 | + | ||
49 | +/* stellaris_input.c */ | ||
50 | +void stellaris_gamepad_init(int n, qemu_irq *irq, const int *keycode); | ||
51 | + | ||
52 | +#endif | ||
13 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | 53 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
14 | index XXXXXXX..XXXXXXX 100644 | 54 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/stellaris.c | 55 | --- a/hw/arm/stellaris.c |
16 | +++ b/hw/arm/stellaris.c | 56 | +++ b/hw/arm/stellaris.c |
17 | @@ -XXX,XX +XXX,XX @@ static void gptm_reload(gptm_state *s, int n, int reset) | 57 | @@ -XXX,XX +XXX,XX @@ |
18 | } else if (s->mode[n] == 0xa) { | 58 | #include "hw/sysbus.h" |
19 | /* PWM mode. Not implemented. */ | 59 | #include "hw/ssi/ssi.h" |
20 | } else { | 60 | #include "hw/arm/arm.h" |
21 | - hw_error("TODO: 16-bit timer mode 0x%x\n", s->mode[n]); | 61 | -#include "hw/devices.h" |
22 | + qemu_log_mask(LOG_UNIMP, | 62 | #include "qemu/timer.h" |
23 | + "GPTM: 16-bit timer mode unimplemented: 0x%x\n", | 63 | #include "hw/i2c/i2c.h" |
24 | + s->mode[n]); | 64 | #include "net/net.h" |
25 | + return; | 65 | @@ -XXX,XX +XXX,XX @@ |
26 | } | 66 | #include "sysemu/sysemu.h" |
27 | s->tick[n] = tick; | 67 | #include "hw/arm/armv7m.h" |
28 | timer_mod(s->timer[n], tick); | 68 | #include "hw/char/pl011.h" |
29 | @@ -XXX,XX +XXX,XX @@ static void gptm_tick(void *opaque) | 69 | +#include "hw/input/gamepad.h" |
30 | } else if (s->mode[n] == 0xa) { | 70 | #include "hw/watchdog/cmsdk-apb-watchdog.h" |
31 | /* PWM mode. Not implemented. */ | 71 | #include "hw/misc/unimp.h" |
32 | } else { | 72 | #include "cpu.h" |
33 | - hw_error("TODO: 16-bit timer mode 0x%x\n", s->mode[n]); | 73 | diff --git a/hw/input/stellaris_input.c b/hw/input/stellaris_input.c |
34 | + qemu_log_mask(LOG_UNIMP, | 74 | index XXXXXXX..XXXXXXX 100644 |
35 | + "GPTM: 16-bit timer mode unimplemented: 0x%x\n", | 75 | --- a/hw/input/stellaris_input.c |
36 | + s->mode[n]); | 76 | +++ b/hw/input/stellaris_input.c |
37 | } | 77 | @@ -XXX,XX +XXX,XX @@ |
38 | gptm_update_irq(s); | 78 | */ |
39 | } | 79 | #include "qemu/osdep.h" |
40 | @@ -XXX,XX +XXX,XX @@ static void gptm_write(void *opaque, hwaddr offset, | 80 | #include "hw/hw.h" |
41 | s->match_prescale[0] = value; | 81 | -#include "hw/devices.h" |
42 | break; | 82 | +#include "hw/input/gamepad.h" |
43 | default: | 83 | #include "ui/console.h" |
44 | - hw_error("gptm_write: Bad offset 0x%x\n", (int)offset); | 84 | |
45 | + qemu_log_mask(LOG_GUEST_ERROR, | 85 | typedef struct { |
46 | + "GPTM: read at bad offset 0x%x\n", (int)offset); | 86 | diff --git a/MAINTAINERS b/MAINTAINERS |
47 | } | 87 | index XXXXXXX..XXXXXXX 100644 |
48 | gptm_update_irq(s); | 88 | --- a/MAINTAINERS |
49 | } | 89 | +++ b/MAINTAINERS |
50 | @@ -XXX,XX +XXX,XX @@ static int ssys_board_class(const ssys_state *s) | 90 | @@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org> |
51 | } | 91 | L: qemu-arm@nongnu.org |
52 | /* for unknown classes, fall through */ | 92 | S: Maintained |
53 | default: | 93 | F: hw/*/stellaris* |
54 | - hw_error("ssys_board_class: Unknown class 0x%08x\n", did0); | 94 | +F: include/hw/input/gamepad.h |
55 | + /* This can only happen if the hardwired constant did0 value | 95 | |
56 | + * in this board's stellaris_board_info struct is wrong. | 96 | Versatile Express |
57 | + */ | 97 | M: Peter Maydell <peter.maydell@linaro.org> |
58 | + g_assert_not_reached(); | ||
59 | } | ||
60 | } | ||
61 | |||
62 | @@ -XXX,XX +XXX,XX @@ static uint64_t ssys_read(void *opaque, hwaddr offset, | ||
63 | case DID0_CLASS_SANDSTORM: | ||
64 | return pllcfg_sandstorm[xtal]; | ||
65 | default: | ||
66 | - hw_error("ssys_read: Unhandled class for PLLCFG read.\n"); | ||
67 | - return 0; | ||
68 | + g_assert_not_reached(); | ||
69 | } | ||
70 | } | ||
71 | case 0x070: /* RCC2 */ | ||
72 | @@ -XXX,XX +XXX,XX @@ static uint64_t ssys_read(void *opaque, hwaddr offset, | ||
73 | case 0x1e4: /* USER1 */ | ||
74 | return s->user1; | ||
75 | default: | ||
76 | - hw_error("ssys_read: Bad offset 0x%x\n", (int)offset); | ||
77 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
78 | + "SSYS: read at bad offset 0x%x\n", (int)offset); | ||
79 | return 0; | ||
80 | } | ||
81 | } | ||
82 | @@ -XXX,XX +XXX,XX @@ static void ssys_write(void *opaque, hwaddr offset, | ||
83 | s->ldoarst = value; | ||
84 | break; | ||
85 | default: | ||
86 | - hw_error("ssys_write: Bad offset 0x%x\n", (int)offset); | ||
87 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
88 | + "SSYS: write at bad offset 0x%x\n", (int)offset); | ||
89 | } | ||
90 | ssys_update(s); | ||
91 | } | ||
92 | @@ -XXX,XX +XXX,XX @@ static uint64_t stellaris_i2c_read(void *opaque, hwaddr offset, | ||
93 | case 0x20: /* MCR */ | ||
94 | return s->mcr; | ||
95 | default: | ||
96 | - hw_error("strllaris_i2c_read: Bad offset 0x%x\n", (int)offset); | ||
97 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
98 | + "stellaris_i2c: read at bad offset 0x%x\n", (int)offset); | ||
99 | return 0; | ||
100 | } | ||
101 | } | ||
102 | @@ -XXX,XX +XXX,XX @@ static void stellaris_i2c_write(void *opaque, hwaddr offset, | ||
103 | s->mris &= ~value; | ||
104 | break; | ||
105 | case 0x20: /* MCR */ | ||
106 | - if (value & 1) | ||
107 | - hw_error( | ||
108 | - "stellaris_i2c_write: Loopback not implemented\n"); | ||
109 | - if (value & 0x20) | ||
110 | - hw_error( | ||
111 | - "stellaris_i2c_write: Slave mode not implemented\n"); | ||
112 | + if (value & 1) { | ||
113 | + qemu_log_mask(LOG_UNIMP, "stellaris_i2c: Loopback not implemented"); | ||
114 | + } | ||
115 | + if (value & 0x20) { | ||
116 | + qemu_log_mask(LOG_UNIMP, | ||
117 | + "stellaris_i2c: Slave mode not implemented"); | ||
118 | + } | ||
119 | s->mcr = value & 0x31; | ||
120 | break; | ||
121 | default: | ||
122 | - hw_error("stellaris_i2c_write: Bad offset 0x%x\n", | ||
123 | - (int)offset); | ||
124 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
125 | + "stellaris_i2c: write at bad offset 0x%x\n", (int)offset); | ||
126 | } | ||
127 | stellaris_i2c_update(s); | ||
128 | } | ||
129 | @@ -XXX,XX +XXX,XX @@ static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, | ||
130 | case 0x30: /* SAC */ | ||
131 | return s->sac; | ||
132 | default: | ||
133 | - hw_error("strllaris_adc_read: Bad offset 0x%x\n", | ||
134 | - (int)offset); | ||
135 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
136 | + "stellaris_adc: read at bad offset 0x%x\n", (int)offset); | ||
137 | return 0; | ||
138 | } | ||
139 | } | ||
140 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_write(void *opaque, hwaddr offset, | ||
141 | return; | ||
142 | case 0x04: /* SSCTL */ | ||
143 | if (value != 6) { | ||
144 | - hw_error("ADC: Unimplemented sequence %" PRIx64 "\n", | ||
145 | - value); | ||
146 | + qemu_log_mask(LOG_UNIMP, | ||
147 | + "ADC: Unimplemented sequence %" PRIx64 "\n", | ||
148 | + value); | ||
149 | } | ||
150 | s->ssctl[n] = value; | ||
151 | return; | ||
152 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_write(void *opaque, hwaddr offset, | ||
153 | s->sspri = value; | ||
154 | break; | ||
155 | case 0x28: /* PSSI */ | ||
156 | - hw_error("Not implemented: ADC sample initiate\n"); | ||
157 | + qemu_log_mask(LOG_UNIMP, "ADC: sample initiate unimplemented"); | ||
158 | break; | ||
159 | case 0x30: /* SAC */ | ||
160 | s->sac = value; | ||
161 | break; | ||
162 | default: | ||
163 | - hw_error("stellaris_adc_write: Bad offset 0x%x\n", (int)offset); | ||
164 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
165 | + "stellaris_adc: write at bad offset 0x%x\n", (int)offset); | ||
166 | } | ||
167 | stellaris_adc_update(s); | ||
168 | } | ||
169 | -- | 98 | -- |
170 | 2.7.4 | 99 | 2.20.1 |
171 | 100 | ||
172 | 101 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | |
2 | |||
3 | Since uWireSlave is only used in this new header, there is no | ||
4 | need to expose it via "qemu/typedefs.h". | ||
5 | |||
6 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
8 | Message-id: 20190412165416.7977-9-philmd@redhat.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/hw/arm/omap.h | 6 +----- | ||
12 | include/hw/devices.h | 15 --------------- | ||
13 | include/hw/input/tsc2xxx.h | 36 ++++++++++++++++++++++++++++++++++++ | ||
14 | include/qemu/typedefs.h | 1 - | ||
15 | hw/arm/nseries.c | 2 +- | ||
16 | hw/arm/palm.c | 2 +- | ||
17 | hw/input/tsc2005.c | 2 +- | ||
18 | hw/input/tsc210x.c | 4 ++-- | ||
19 | MAINTAINERS | 2 ++ | ||
20 | 9 files changed, 44 insertions(+), 26 deletions(-) | ||
21 | create mode 100644 include/hw/input/tsc2xxx.h | ||
22 | |||
23 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h | ||
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/include/hw/arm/omap.h | ||
26 | +++ b/include/hw/arm/omap.h | ||
27 | @@ -XXX,XX +XXX,XX @@ | ||
28 | #include "exec/memory.h" | ||
29 | # define hw_omap_h "omap.h" | ||
30 | #include "hw/irq.h" | ||
31 | +#include "hw/input/tsc2xxx.h" | ||
32 | #include "target/arm/cpu-qom.h" | ||
33 | #include "qemu/log.h" | ||
34 | |||
35 | @@ -XXX,XX +XXX,XX @@ qemu_irq *omap_mpuio_in_get(struct omap_mpuio_s *s); | ||
36 | void omap_mpuio_out_set(struct omap_mpuio_s *s, int line, qemu_irq handler); | ||
37 | void omap_mpuio_key(struct omap_mpuio_s *s, int row, int col, int down); | ||
38 | |||
39 | -struct uWireSlave { | ||
40 | - uint16_t (*receive)(void *opaque); | ||
41 | - void (*send)(void *opaque, uint16_t data); | ||
42 | - void *opaque; | ||
43 | -}; | ||
44 | struct omap_uwire_s; | ||
45 | void omap_uwire_attach(struct omap_uwire_s *s, | ||
46 | uWireSlave *slave, int chipselect); | ||
47 | diff --git a/include/hw/devices.h b/include/hw/devices.h | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/include/hw/devices.h | ||
50 | +++ b/include/hw/devices.h | ||
51 | @@ -XXX,XX +XXX,XX @@ | ||
52 | /* Devices that have nowhere better to go. */ | ||
53 | |||
54 | #include "hw/hw.h" | ||
55 | -#include "ui/console.h" | ||
56 | |||
57 | /* smc91c111.c */ | ||
58 | void smc91c111_init(NICInfo *, uint32_t, qemu_irq); | ||
59 | @@ -XXX,XX +XXX,XX @@ void smc91c111_init(NICInfo *, uint32_t, qemu_irq); | ||
60 | /* lan9118.c */ | ||
61 | void lan9118_init(NICInfo *, uint32_t, qemu_irq); | ||
62 | |||
63 | -/* tsc210x.c */ | ||
64 | -uWireSlave *tsc2102_init(qemu_irq pint); | ||
65 | -uWireSlave *tsc2301_init(qemu_irq penirq, qemu_irq kbirq, qemu_irq dav); | ||
66 | -I2SCodec *tsc210x_codec(uWireSlave *chip); | ||
67 | -uint32_t tsc210x_txrx(void *opaque, uint32_t value, int len); | ||
68 | -void tsc210x_set_transform(uWireSlave *chip, | ||
69 | - MouseTransformInfo *info); | ||
70 | -void tsc210x_key_event(uWireSlave *chip, int key, int down); | ||
71 | - | ||
72 | -/* tsc2005.c */ | ||
73 | -void *tsc2005_init(qemu_irq pintdav); | ||
74 | -uint32_t tsc2005_txrx(void *opaque, uint32_t value, int len); | ||
75 | -void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); | ||
76 | - | ||
77 | #endif | ||
78 | diff --git a/include/hw/input/tsc2xxx.h b/include/hw/input/tsc2xxx.h | ||
79 | new file mode 100644 | ||
80 | index XXXXXXX..XXXXXXX | ||
81 | --- /dev/null | ||
82 | +++ b/include/hw/input/tsc2xxx.h | ||
83 | @@ -XXX,XX +XXX,XX @@ | ||
84 | +/* | ||
85 | + * TI touchscreen controller | ||
86 | + * | ||
87 | + * Copyright (c) 2006 Andrzej Zaborowski | ||
88 | + * Copyright (C) 2008 Nokia Corporation | ||
89 | + * | ||
90 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
91 | + * See the COPYING file in the top-level directory. | ||
92 | + */ | ||
93 | + | ||
94 | +#ifndef HW_INPUT_TSC2XXX_H | ||
95 | +#define HW_INPUT_TSC2XXX_H | ||
96 | + | ||
97 | +#include "hw/irq.h" | ||
98 | +#include "ui/console.h" | ||
99 | + | ||
100 | +typedef struct uWireSlave { | ||
101 | + uint16_t (*receive)(void *opaque); | ||
102 | + void (*send)(void *opaque, uint16_t data); | ||
103 | + void *opaque; | ||
104 | +} uWireSlave; | ||
105 | + | ||
106 | +/* tsc210x.c */ | ||
107 | +uWireSlave *tsc2102_init(qemu_irq pint); | ||
108 | +uWireSlave *tsc2301_init(qemu_irq penirq, qemu_irq kbirq, qemu_irq dav); | ||
109 | +I2SCodec *tsc210x_codec(uWireSlave *chip); | ||
110 | +uint32_t tsc210x_txrx(void *opaque, uint32_t value, int len); | ||
111 | +void tsc210x_set_transform(uWireSlave *chip, MouseTransformInfo *info); | ||
112 | +void tsc210x_key_event(uWireSlave *chip, int key, int down); | ||
113 | + | ||
114 | +/* tsc2005.c */ | ||
115 | +void *tsc2005_init(qemu_irq pintdav); | ||
116 | +uint32_t tsc2005_txrx(void *opaque, uint32_t value, int len); | ||
117 | +void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); | ||
118 | + | ||
119 | +#endif | ||
120 | diff --git a/include/qemu/typedefs.h b/include/qemu/typedefs.h | ||
121 | index XXXXXXX..XXXXXXX 100644 | ||
122 | --- a/include/qemu/typedefs.h | ||
123 | +++ b/include/qemu/typedefs.h | ||
124 | @@ -XXX,XX +XXX,XX @@ typedef struct RAMBlock RAMBlock; | ||
125 | typedef struct Range Range; | ||
126 | typedef struct SHPCDevice SHPCDevice; | ||
127 | typedef struct SSIBus SSIBus; | ||
128 | -typedef struct uWireSlave uWireSlave; | ||
129 | typedef struct VirtIODevice VirtIODevice; | ||
130 | typedef struct Visitor Visitor; | ||
131 | typedef void SaveStateHandler(QEMUFile *f, void *opaque); | ||
132 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c | ||
133 | index XXXXXXX..XXXXXXX 100644 | ||
134 | --- a/hw/arm/nseries.c | ||
135 | +++ b/hw/arm/nseries.c | ||
136 | @@ -XXX,XX +XXX,XX @@ | ||
137 | #include "ui/console.h" | ||
138 | #include "hw/boards.h" | ||
139 | #include "hw/i2c/i2c.h" | ||
140 | -#include "hw/devices.h" | ||
141 | #include "hw/display/blizzard.h" | ||
142 | +#include "hw/input/tsc2xxx.h" | ||
143 | #include "hw/misc/cbus.h" | ||
144 | #include "hw/misc/tmp105.h" | ||
145 | #include "hw/block/flash.h" | ||
146 | diff --git a/hw/arm/palm.c b/hw/arm/palm.c | ||
147 | index XXXXXXX..XXXXXXX 100644 | ||
148 | --- a/hw/arm/palm.c | ||
149 | +++ b/hw/arm/palm.c | ||
150 | @@ -XXX,XX +XXX,XX @@ | ||
151 | #include "hw/arm/omap.h" | ||
152 | #include "hw/boards.h" | ||
153 | #include "hw/arm/arm.h" | ||
154 | -#include "hw/devices.h" | ||
155 | +#include "hw/input/tsc2xxx.h" | ||
156 | #include "hw/loader.h" | ||
157 | #include "exec/address-spaces.h" | ||
158 | #include "cpu.h" | ||
159 | diff --git a/hw/input/tsc2005.c b/hw/input/tsc2005.c | ||
160 | index XXXXXXX..XXXXXXX 100644 | ||
161 | --- a/hw/input/tsc2005.c | ||
162 | +++ b/hw/input/tsc2005.c | ||
163 | @@ -XXX,XX +XXX,XX @@ | ||
164 | #include "hw/hw.h" | ||
165 | #include "qemu/timer.h" | ||
166 | #include "ui/console.h" | ||
167 | -#include "hw/devices.h" | ||
168 | +#include "hw/input/tsc2xxx.h" | ||
169 | #include "trace.h" | ||
170 | |||
171 | #define TSC_CUT_RESOLUTION(value, p) ((value) >> (16 - (p ? 12 : 10))) | ||
172 | diff --git a/hw/input/tsc210x.c b/hw/input/tsc210x.c | ||
173 | index XXXXXXX..XXXXXXX 100644 | ||
174 | --- a/hw/input/tsc210x.c | ||
175 | +++ b/hw/input/tsc210x.c | ||
176 | @@ -XXX,XX +XXX,XX @@ | ||
177 | #include "audio/audio.h" | ||
178 | #include "qemu/timer.h" | ||
179 | #include "ui/console.h" | ||
180 | -#include "hw/arm/omap.h" /* For I2SCodec and uWireSlave */ | ||
181 | -#include "hw/devices.h" | ||
182 | +#include "hw/arm/omap.h" /* For I2SCodec */ | ||
183 | +#include "hw/input/tsc2xxx.h" | ||
184 | |||
185 | #define TSC_DATA_REGISTERS_PAGE 0x0 | ||
186 | #define TSC_CONTROL_REGISTERS_PAGE 0x1 | ||
187 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
188 | index XXXXXXX..XXXXXXX 100644 | ||
189 | --- a/MAINTAINERS | ||
190 | +++ b/MAINTAINERS | ||
191 | @@ -XXX,XX +XXX,XX @@ F: hw/input/tsc2005.c | ||
192 | F: hw/misc/cbus.c | ||
193 | F: hw/timer/twl92230.c | ||
194 | F: include/hw/display/blizzard.h | ||
195 | +F: include/hw/input/tsc2xxx.h | ||
196 | F: include/hw/misc/cbus.h | ||
197 | |||
198 | Palm | ||
199 | @@ -XXX,XX +XXX,XX @@ L: qemu-arm@nongnu.org | ||
200 | S: Odd Fixes | ||
201 | F: hw/arm/palm.c | ||
202 | F: hw/input/tsc210x.c | ||
203 | +F: include/hw/input/tsc2xxx.h | ||
204 | |||
205 | Raspberry Pi | ||
206 | M: Peter Maydell <peter.maydell@linaro.org> | ||
207 | -- | ||
208 | 2.20.1 | ||
209 | |||
210 | diff view generated by jsdifflib |
1 | From: Alistair Francis <alistair.francis@xilinx.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Alistair Francis <alistair.francis@xilinx.com> | 3 | Reviewed-by: Markus Armbruster <armbru@redhat.com> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
5 | Message-id: 026dbe01a1d42619eee30ce3f2079741bf04bc73.1491947224.git.alistair.francis@xilinx.com | 5 | Message-id: 20190412165416.7977-10-philmd@redhat.com |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 7 | --- |
8 | hw/arm/xlnx-zynqmp.c | 6 +++++- | 8 | include/hw/devices.h | 3 --- |
9 | 1 file changed, 5 insertions(+), 1 deletion(-) | 9 | include/hw/net/lan9118.h | 19 +++++++++++++++++++ |
10 | hw/arm/kzm.c | 2 +- | ||
11 | hw/arm/mps2.c | 2 +- | ||
12 | hw/arm/realview.c | 1 + | ||
13 | hw/arm/vexpress.c | 2 +- | ||
14 | hw/net/lan9118.c | 2 +- | ||
15 | 7 files changed, 24 insertions(+), 7 deletions(-) | ||
16 | create mode 100644 include/hw/net/lan9118.h | ||
10 | 17 | ||
11 | diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c | 18 | diff --git a/include/hw/devices.h b/include/hw/devices.h |
12 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/arm/xlnx-zynqmp.c | 20 | --- a/include/hw/devices.h |
14 | +++ b/hw/arm/xlnx-zynqmp.c | 21 | +++ b/include/hw/devices.h |
15 | @@ -XXX,XX +XXX,XX @@ | 22 | @@ -XXX,XX +XXX,XX @@ |
16 | #define ARM_PHYS_TIMER_PPI 30 | 23 | /* smc91c111.c */ |
17 | #define ARM_VIRT_TIMER_PPI 27 | 24 | void smc91c111_init(NICInfo *, uint32_t, qemu_irq); |
18 | 25 | ||
19 | +#define GEM_REVISION 0x40070106 | 26 | -/* lan9118.c */ |
27 | -void lan9118_init(NICInfo *, uint32_t, qemu_irq); | ||
28 | - | ||
29 | #endif | ||
30 | diff --git a/include/hw/net/lan9118.h b/include/hw/net/lan9118.h | ||
31 | new file mode 100644 | ||
32 | index XXXXXXX..XXXXXXX | ||
33 | --- /dev/null | ||
34 | +++ b/include/hw/net/lan9118.h | ||
35 | @@ -XXX,XX +XXX,XX @@ | ||
36 | +/* | ||
37 | + * SMSC LAN9118 Ethernet interface emulation | ||
38 | + * | ||
39 | + * Copyright (c) 2009 CodeSourcery, LLC. | ||
40 | + * Written by Paul Brook | ||
41 | + * | ||
42 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
43 | + * See the COPYING file in the top-level directory. | ||
44 | + */ | ||
20 | + | 45 | + |
21 | #define GIC_BASE_ADDR 0xf9000000 | 46 | +#ifndef HW_NET_LAN9118_H |
22 | #define GIC_DIST_ADDR 0xf9010000 | 47 | +#define HW_NET_LAN9118_H |
23 | #define GIC_CPU_ADDR 0xf9020000 | 48 | + |
24 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) | 49 | +#include "hw/irq.h" |
25 | qemu_check_nic_model(nd, TYPE_CADENCE_GEM); | 50 | +#include "net/net.h" |
26 | qdev_set_nic_properties(DEVICE(&s->gem[i]), nd); | 51 | + |
27 | } | 52 | +void lan9118_init(NICInfo *, uint32_t, qemu_irq); |
28 | + object_property_set_int(OBJECT(&s->gem[i]), GEM_REVISION, "revision", | 53 | + |
29 | + &error_abort); | 54 | +#endif |
30 | object_property_set_int(OBJECT(&s->gem[i]), 2, "num-priority-queues", | 55 | diff --git a/hw/arm/kzm.c b/hw/arm/kzm.c |
31 | - &error_abort); | 56 | index XXXXXXX..XXXXXXX 100644 |
32 | + &error_abort); | 57 | --- a/hw/arm/kzm.c |
33 | object_property_set_bool(OBJECT(&s->gem[i]), true, "realized", &err); | 58 | +++ b/hw/arm/kzm.c |
34 | if (err) { | 59 | @@ -XXX,XX +XXX,XX @@ |
35 | error_propagate(errp, err); | 60 | #include "qemu/error-report.h" |
61 | #include "exec/address-spaces.h" | ||
62 | #include "net/net.h" | ||
63 | -#include "hw/devices.h" | ||
64 | +#include "hw/net/lan9118.h" | ||
65 | #include "hw/char/serial.h" | ||
66 | #include "sysemu/qtest.h" | ||
67 | |||
68 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/hw/arm/mps2.c | ||
71 | +++ b/hw/arm/mps2.c | ||
72 | @@ -XXX,XX +XXX,XX @@ | ||
73 | #include "hw/timer/cmsdk-apb-timer.h" | ||
74 | #include "hw/timer/cmsdk-apb-dualtimer.h" | ||
75 | #include "hw/misc/mps2-scc.h" | ||
76 | -#include "hw/devices.h" | ||
77 | +#include "hw/net/lan9118.h" | ||
78 | #include "net/net.h" | ||
79 | |||
80 | typedef enum MPS2FPGAType { | ||
81 | diff --git a/hw/arm/realview.c b/hw/arm/realview.c | ||
82 | index XXXXXXX..XXXXXXX 100644 | ||
83 | --- a/hw/arm/realview.c | ||
84 | +++ b/hw/arm/realview.c | ||
85 | @@ -XXX,XX +XXX,XX @@ | ||
86 | #include "hw/arm/arm.h" | ||
87 | #include "hw/arm/primecell.h" | ||
88 | #include "hw/devices.h" | ||
89 | +#include "hw/net/lan9118.h" | ||
90 | #include "hw/pci/pci.h" | ||
91 | #include "net/net.h" | ||
92 | #include "sysemu/sysemu.h" | ||
93 | diff --git a/hw/arm/vexpress.c b/hw/arm/vexpress.c | ||
94 | index XXXXXXX..XXXXXXX 100644 | ||
95 | --- a/hw/arm/vexpress.c | ||
96 | +++ b/hw/arm/vexpress.c | ||
97 | @@ -XXX,XX +XXX,XX @@ | ||
98 | #include "hw/sysbus.h" | ||
99 | #include "hw/arm/arm.h" | ||
100 | #include "hw/arm/primecell.h" | ||
101 | -#include "hw/devices.h" | ||
102 | +#include "hw/net/lan9118.h" | ||
103 | #include "hw/i2c/i2c.h" | ||
104 | #include "net/net.h" | ||
105 | #include "sysemu/sysemu.h" | ||
106 | diff --git a/hw/net/lan9118.c b/hw/net/lan9118.c | ||
107 | index XXXXXXX..XXXXXXX 100644 | ||
108 | --- a/hw/net/lan9118.c | ||
109 | +++ b/hw/net/lan9118.c | ||
110 | @@ -XXX,XX +XXX,XX @@ | ||
111 | #include "hw/sysbus.h" | ||
112 | #include "net/net.h" | ||
113 | #include "net/eth.h" | ||
114 | -#include "hw/devices.h" | ||
115 | +#include "hw/net/lan9118.h" | ||
116 | #include "sysemu/sysemu.h" | ||
117 | #include "hw/ptimer.h" | ||
118 | #include "qemu/log.h" | ||
36 | -- | 119 | -- |
37 | 2.7.4 | 120 | 2.20.1 |
38 | 121 | ||
39 | 122 | diff view generated by jsdifflib |
1 | From: Alistair Francis <alistair.francis@xilinx.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Expose the Cadence GEM revision as a property. | 3 | Reviewed-by: Thomas Huth <thuth@redhat.com> |
4 | 4 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | |
5 | Signed-off-by: Alistair Francis <alistair.francis@xilinx.com> | 5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Message-id: 20190412165416.7977-11-philmd@redhat.com |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Message-id: 541324373cf87b50f8be0439a0cb89f5028b016f.1491947224.git.alistair.francis@xilinx.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 8 | --- |
11 | include/hw/net/cadence_gem.h | 1 + | 9 | include/hw/net/ne2000-isa.h | 6 ++++++ |
12 | hw/net/cadence_gem.c | 6 +++++- | 10 | 1 file changed, 6 insertions(+) |
13 | 2 files changed, 6 insertions(+), 1 deletion(-) | ||
14 | 11 | ||
15 | diff --git a/include/hw/net/cadence_gem.h b/include/hw/net/cadence_gem.h | 12 | diff --git a/include/hw/net/ne2000-isa.h b/include/hw/net/ne2000-isa.h |
16 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/net/cadence_gem.h | 14 | --- a/include/hw/net/ne2000-isa.h |
18 | +++ b/include/hw/net/cadence_gem.h | 15 | +++ b/include/hw/net/ne2000-isa.h |
19 | @@ -XXX,XX +XXX,XX @@ typedef struct CadenceGEMState { | ||
20 | uint8_t num_priority_queues; | ||
21 | uint8_t num_type1_screeners; | ||
22 | uint8_t num_type2_screeners; | ||
23 | + uint32_t revision; | ||
24 | |||
25 | /* GEM registers backing store */ | ||
26 | uint32_t regs[CADENCE_GEM_MAXREG]; | ||
27 | diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/hw/net/cadence_gem.c | ||
30 | +++ b/hw/net/cadence_gem.c | ||
31 | @@ -XXX,XX +XXX,XX @@ | 16 | @@ -XXX,XX +XXX,XX @@ |
32 | #define DESC_1_RX_SOF 0x00004000 | 17 | * This work is licensed under the terms of the GNU GPL, version 2 or later. |
33 | #define DESC_1_RX_EOF 0x00008000 | 18 | * See the COPYING file in the top-level directory. |
34 | 19 | */ | |
35 | +#define GEM_MODID_VALUE 0x00020118 | ||
36 | + | 20 | + |
37 | static inline unsigned tx_desc_get_buffer(unsigned *desc) | 21 | +#ifndef HW_NET_NE2K_ISA_H |
38 | { | 22 | +#define HW_NET_NE2K_ISA_H |
39 | return desc[0]; | 23 | + |
40 | @@ -XXX,XX +XXX,XX @@ static void gem_reset(DeviceState *d) | 24 | #include "hw/hw.h" |
41 | s->regs[GEM_TXPAUSE] = 0x0000ffff; | 25 | #include "hw/qdev.h" |
42 | s->regs[GEM_TXPARTIALSF] = 0x000003ff; | 26 | #include "hw/isa/isa.h" |
43 | s->regs[GEM_RXPARTIALSF] = 0x000003ff; | 27 | @@ -XXX,XX +XXX,XX @@ static inline ISADevice *isa_ne2000_init(ISABus *bus, int base, int irq, |
44 | - s->regs[GEM_MODID] = 0x00020118; | 28 | } |
45 | + s->regs[GEM_MODID] = s->revision; | 29 | return d; |
46 | s->regs[GEM_DESCONF] = 0x02500111; | 30 | } |
47 | s->regs[GEM_DESCONF2] = 0x2ab13fff; | 31 | + |
48 | s->regs[GEM_DESCONF5] = 0x002f2145; | 32 | +#endif |
49 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_cadence_gem = { | ||
50 | |||
51 | static Property gem_properties[] = { | ||
52 | DEFINE_NIC_PROPERTIES(CadenceGEMState, conf), | ||
53 | + DEFINE_PROP_UINT32("revision", CadenceGEMState, revision, | ||
54 | + GEM_MODID_VALUE), | ||
55 | DEFINE_PROP_UINT8("num-priority-queues", CadenceGEMState, | ||
56 | num_priority_queues, 1), | ||
57 | DEFINE_PROP_UINT8("num-type1-screeners", CadenceGEMState, | ||
58 | -- | 33 | -- |
59 | 2.7.4 | 34 | 2.20.1 |
60 | 35 | ||
61 | 36 | diff view generated by jsdifflib |
1 | From: Krzysztof Kozlowski <krzk@kernel.org> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | qemu_log_mask() and error_report() are preferred over fprintf() for | 3 | Reviewed-by: Markus Armbruster <armbru@redhat.com> |
4 | logging errors. Also remove square brackets [] and additional new line | 4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
5 | characters in printed messages. | 5 | Message-id: 20190412165416.7977-12-philmd@redhat.com |
6 | |||
7 | Signed-off-by: Krzysztof Kozlowski <krzk@kernel.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Message-id: 20170313184750.429-2-krzk@kernel.org | ||
10 | [PMM: wrapped long line] | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 7 | --- |
14 | hw/arm/exynos4_boards.c | 7 ++++--- | 8 | include/hw/net/lan9118.h | 2 ++ |
15 | hw/timer/exynos4210_mct.c | 6 ++++-- | 9 | hw/arm/exynos4_boards.c | 3 ++- |
16 | hw/timer/exynos4210_pwm.c | 13 +++++++------ | 10 | hw/arm/mps2-tz.c | 3 ++- |
17 | hw/timer/exynos4210_rtc.c | 19 ++++++++++--------- | 11 | hw/net/lan9118.c | 1 - |
18 | 4 files changed, 25 insertions(+), 20 deletions(-) | 12 | 4 files changed, 6 insertions(+), 3 deletions(-) |
19 | 13 | ||
14 | diff --git a/include/hw/net/lan9118.h b/include/hw/net/lan9118.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/include/hw/net/lan9118.h | ||
17 | +++ b/include/hw/net/lan9118.h | ||
18 | @@ -XXX,XX +XXX,XX @@ | ||
19 | #include "hw/irq.h" | ||
20 | #include "net/net.h" | ||
21 | |||
22 | +#define TYPE_LAN9118 "lan9118" | ||
23 | + | ||
24 | void lan9118_init(NICInfo *, uint32_t, qemu_irq); | ||
25 | |||
26 | #endif | ||
20 | diff --git a/hw/arm/exynos4_boards.c b/hw/arm/exynos4_boards.c | 27 | diff --git a/hw/arm/exynos4_boards.c b/hw/arm/exynos4_boards.c |
21 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/arm/exynos4_boards.c | 29 | --- a/hw/arm/exynos4_boards.c |
23 | +++ b/hw/arm/exynos4_boards.c | 30 | +++ b/hw/arm/exynos4_boards.c |
24 | @@ -XXX,XX +XXX,XX @@ | 31 | @@ -XXX,XX +XXX,XX @@ |
25 | */ | 32 | #include "hw/arm/arm.h" |
26 | 33 | #include "exec/address-spaces.h" | |
27 | #include "qemu/osdep.h" | 34 | #include "hw/arm/exynos4210.h" |
28 | +#include "qemu/error-report.h" | 35 | +#include "hw/net/lan9118.h" |
29 | #include "qemu-common.h" | 36 | #include "hw/boards.h" |
30 | #include "cpu.h" | 37 | |
31 | #include "sysemu/sysemu.h" | 38 | #undef DEBUG |
32 | @@ -XXX,XX +XXX,XX @@ static Exynos4210State *exynos4_boards_init_common(MachineState *machine, | 39 | @@ -XXX,XX +XXX,XX @@ static void lan9215_init(uint32_t base, qemu_irq irq) |
33 | MachineClass *mc = MACHINE_GET_CLASS(machine); | 40 | /* This should be a 9215 but the 9118 is close enough */ |
34 | 41 | if (nd_table[0].used) { | |
35 | if (smp_cpus != EXYNOS4210_NCPUS && !qtest_enabled()) { | 42 | qemu_check_nic_model(&nd_table[0], "lan9118"); |
36 | - fprintf(stderr, "%s board supports only %d CPU cores. Ignoring smp_cpus" | 43 | - dev = qdev_create(NULL, "lan9118"); |
37 | - " value.\n", | 44 | + dev = qdev_create(NULL, TYPE_LAN9118); |
38 | - mc->name, EXYNOS4210_NCPUS); | 45 | qdev_set_nic_properties(dev, &nd_table[0]); |
39 | + error_report("%s board supports only %d CPU cores, ignoring smp_cpus" | 46 | qdev_prop_set_uint32(dev, "mode_16bit", 1); |
40 | + " value", | 47 | qdev_init_nofail(dev); |
41 | + mc->name, EXYNOS4210_NCPUS); | 48 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c |
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/hw/arm/mps2-tz.c | ||
51 | +++ b/hw/arm/mps2-tz.c | ||
52 | @@ -XXX,XX +XXX,XX @@ | ||
53 | #include "hw/arm/armsse.h" | ||
54 | #include "hw/dma/pl080.h" | ||
55 | #include "hw/ssi/pl022.h" | ||
56 | +#include "hw/net/lan9118.h" | ||
57 | #include "net/net.h" | ||
58 | #include "hw/core/split-irq.h" | ||
59 | |||
60 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, | ||
61 | * except that it doesn't support the checksum-offload feature. | ||
62 | */ | ||
63 | qemu_check_nic_model(nd, "lan9118"); | ||
64 | - mms->lan9118 = qdev_create(NULL, "lan9118"); | ||
65 | + mms->lan9118 = qdev_create(NULL, TYPE_LAN9118); | ||
66 | qdev_set_nic_properties(mms->lan9118, nd); | ||
67 | qdev_init_nofail(mms->lan9118); | ||
68 | |||
69 | diff --git a/hw/net/lan9118.c b/hw/net/lan9118.c | ||
70 | index XXXXXXX..XXXXXXX 100644 | ||
71 | --- a/hw/net/lan9118.c | ||
72 | +++ b/hw/net/lan9118.c | ||
73 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_lan9118_packet = { | ||
42 | } | 74 | } |
43 | 75 | }; | |
44 | exynos4_board_binfo.ram_size = exynos4_board_ram_size[board_type]; | 76 | |
45 | diff --git a/hw/timer/exynos4210_mct.c b/hw/timer/exynos4210_mct.c | 77 | -#define TYPE_LAN9118 "lan9118" |
46 | index XXXXXXX..XXXXXXX 100644 | 78 | #define LAN9118(obj) OBJECT_CHECK(lan9118_state, (obj), TYPE_LAN9118) |
47 | --- a/hw/timer/exynos4210_mct.c | 79 | |
48 | +++ b/hw/timer/exynos4210_mct.c | 80 | typedef struct { |
49 | @@ -XXX,XX +XXX,XX @@ | ||
50 | */ | ||
51 | |||
52 | #include "qemu/osdep.h" | ||
53 | +#include "qemu/log.h" | ||
54 | #include "hw/sysbus.h" | ||
55 | #include "qemu/timer.h" | ||
56 | #include "qemu/main-loop.h" | ||
57 | @@ -XXX,XX +XXX,XX @@ break; | ||
58 | case L0_TCNTO: case L1_TCNTO: | ||
59 | case L0_ICNTO: case L1_ICNTO: | ||
60 | case L0_FRCNTO: case L1_FRCNTO: | ||
61 | - fprintf(stderr, "\n[exynos4210.mct: write to RO register " | ||
62 | - TARGET_FMT_plx "]\n\n", offset); | ||
63 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
64 | + "exynos4210.mct: write to RO register " TARGET_FMT_plx, | ||
65 | + offset); | ||
66 | break; | ||
67 | |||
68 | case L0_INT_CSTAT: case L1_INT_CSTAT: | ||
69 | diff --git a/hw/timer/exynos4210_pwm.c b/hw/timer/exynos4210_pwm.c | ||
70 | index XXXXXXX..XXXXXXX 100644 | ||
71 | --- a/hw/timer/exynos4210_pwm.c | ||
72 | +++ b/hw/timer/exynos4210_pwm.c | ||
73 | @@ -XXX,XX +XXX,XX @@ | ||
74 | */ | ||
75 | |||
76 | #include "qemu/osdep.h" | ||
77 | +#include "qemu/log.h" | ||
78 | #include "hw/sysbus.h" | ||
79 | #include "qemu/timer.h" | ||
80 | #include "qemu-common.h" | ||
81 | @@ -XXX,XX +XXX,XX @@ static uint64_t exynos4210_pwm_read(void *opaque, hwaddr offset, | ||
82 | break; | ||
83 | |||
84 | default: | ||
85 | - fprintf(stderr, | ||
86 | - "[exynos4210.pwm: bad read offset " TARGET_FMT_plx "]\n", | ||
87 | - offset); | ||
88 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
89 | + "exynos4210.pwm: bad read offset " TARGET_FMT_plx, | ||
90 | + offset); | ||
91 | break; | ||
92 | } | ||
93 | return value; | ||
94 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_pwm_write(void *opaque, hwaddr offset, | ||
95 | break; | ||
96 | |||
97 | default: | ||
98 | - fprintf(stderr, | ||
99 | - "[exynos4210.pwm: bad write offset " TARGET_FMT_plx "]\n", | ||
100 | - offset); | ||
101 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
102 | + "exynos4210.pwm: bad write offset " TARGET_FMT_plx, | ||
103 | + offset); | ||
104 | break; | ||
105 | |||
106 | } | ||
107 | diff --git a/hw/timer/exynos4210_rtc.c b/hw/timer/exynos4210_rtc.c | ||
108 | index XXXXXXX..XXXXXXX 100644 | ||
109 | --- a/hw/timer/exynos4210_rtc.c | ||
110 | +++ b/hw/timer/exynos4210_rtc.c | ||
111 | @@ -XXX,XX +XXX,XX @@ | ||
112 | */ | ||
113 | |||
114 | #include "qemu/osdep.h" | ||
115 | +#include "qemu/log.h" | ||
116 | #include "hw/sysbus.h" | ||
117 | #include "qemu/timer.h" | ||
118 | #include "qemu-common.h" | ||
119 | @@ -XXX,XX +XXX,XX @@ static uint64_t exynos4210_rtc_read(void *opaque, hwaddr offset, | ||
120 | break; | ||
121 | |||
122 | default: | ||
123 | - fprintf(stderr, | ||
124 | - "[exynos4210.rtc: bad read offset " TARGET_FMT_plx "]\n", | ||
125 | - offset); | ||
126 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
127 | + "exynos4210.rtc: bad read offset " TARGET_FMT_plx, | ||
128 | + offset); | ||
129 | break; | ||
130 | } | ||
131 | return value; | ||
132 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_rtc_write(void *opaque, hwaddr offset, | ||
133 | if (value > TICNT_THRESHOLD) { | ||
134 | s->reg_ticcnt = value; | ||
135 | } else { | ||
136 | - fprintf(stderr, | ||
137 | - "[exynos4210.rtc: bad TICNT value %u ]\n", | ||
138 | - (uint32_t)value); | ||
139 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
140 | + "exynos4210.rtc: bad TICNT value %u", | ||
141 | + (uint32_t)value); | ||
142 | } | ||
143 | break; | ||
144 | |||
145 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_rtc_write(void *opaque, hwaddr offset, | ||
146 | break; | ||
147 | |||
148 | default: | ||
149 | - fprintf(stderr, | ||
150 | - "[exynos4210.rtc: bad write offset " TARGET_FMT_plx "]\n", | ||
151 | - offset); | ||
152 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
153 | + "exynos4210.rtc: bad write offset " TARGET_FMT_plx, | ||
154 | + offset); | ||
155 | break; | ||
156 | |||
157 | } | ||
158 | -- | 81 | -- |
159 | 2.7.4 | 82 | 2.20.1 |
160 | 83 | ||
161 | 84 | diff view generated by jsdifflib |
1 | From: Alistair Francis <alistair.francis@xilinx.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Read the correct descriptor instead of hardcoding the first (q=0). | 3 | This commit finally deletes "hw/devices.h". |
4 | 4 | ||
5 | Signed-off-by: Alistair Francis <alistair.francis@xilinx.com> | 5 | Reviewed-by: Markus Armbruster <armbru@redhat.com> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Message-id: 20190412165416.7977-13-philmd@redhat.com |
8 | Message-id: 988b183dcf951856d8b3379f7e911ec95233bbf4.1491947224.git.alistair.francis@xilinx.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 9 | --- |
11 | hw/net/cadence_gem.c | 4 ++-- | 10 | include/hw/devices.h | 11 ----------- |
12 | 1 file changed, 2 insertions(+), 2 deletions(-) | 11 | include/hw/net/smc91c111.h | 19 +++++++++++++++++++ |
12 | hw/arm/gumstix.c | 2 +- | ||
13 | hw/arm/integratorcp.c | 2 +- | ||
14 | hw/arm/mainstone.c | 2 +- | ||
15 | hw/arm/realview.c | 2 +- | ||
16 | hw/arm/versatilepb.c | 2 +- | ||
17 | hw/net/smc91c111.c | 2 +- | ||
18 | 8 files changed, 25 insertions(+), 17 deletions(-) | ||
19 | delete mode 100644 include/hw/devices.h | ||
20 | create mode 100644 include/hw/net/smc91c111.h | ||
13 | 21 | ||
14 | diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c | 22 | diff --git a/include/hw/devices.h b/include/hw/devices.h |
23 | deleted file mode 100644 | ||
24 | index XXXXXXX..XXXXXXX | ||
25 | --- a/include/hw/devices.h | ||
26 | +++ /dev/null | ||
27 | @@ -XXX,XX +XXX,XX @@ | ||
28 | -#ifndef QEMU_DEVICES_H | ||
29 | -#define QEMU_DEVICES_H | ||
30 | - | ||
31 | -/* Devices that have nowhere better to go. */ | ||
32 | - | ||
33 | -#include "hw/hw.h" | ||
34 | - | ||
35 | -/* smc91c111.c */ | ||
36 | -void smc91c111_init(NICInfo *, uint32_t, qemu_irq); | ||
37 | - | ||
38 | -#endif | ||
39 | diff --git a/include/hw/net/smc91c111.h b/include/hw/net/smc91c111.h | ||
40 | new file mode 100644 | ||
41 | index XXXXXXX..XXXXXXX | ||
42 | --- /dev/null | ||
43 | +++ b/include/hw/net/smc91c111.h | ||
44 | @@ -XXX,XX +XXX,XX @@ | ||
45 | +/* | ||
46 | + * SMSC 91C111 Ethernet interface emulation | ||
47 | + * | ||
48 | + * Copyright (c) 2005 CodeSourcery, LLC. | ||
49 | + * Written by Paul Brook | ||
50 | + * | ||
51 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
52 | + * See the COPYING file in the top-level directory. | ||
53 | + */ | ||
54 | + | ||
55 | +#ifndef HW_NET_SMC91C111_H | ||
56 | +#define HW_NET_SMC91C111_H | ||
57 | + | ||
58 | +#include "hw/irq.h" | ||
59 | +#include "net/net.h" | ||
60 | + | ||
61 | +void smc91c111_init(NICInfo *, uint32_t, qemu_irq); | ||
62 | + | ||
63 | +#endif | ||
64 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | 65 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/net/cadence_gem.c | 66 | --- a/hw/arm/gumstix.c |
17 | +++ b/hw/net/cadence_gem.c | 67 | +++ b/hw/arm/gumstix.c |
18 | @@ -XXX,XX +XXX,XX @@ static void gem_get_rx_desc(CadenceGEMState *s, int q) | 68 | @@ -XXX,XX +XXX,XX @@ |
19 | { | 69 | #include "hw/arm/pxa.h" |
20 | DB_PRINT("read descriptor 0x%x\n", (unsigned)s->rx_desc_addr[q]); | 70 | #include "net/net.h" |
21 | /* read current descriptor */ | 71 | #include "hw/block/flash.h" |
22 | - cpu_physical_memory_read(s->rx_desc_addr[0], | 72 | -#include "hw/devices.h" |
23 | - (uint8_t *)s->rx_desc[0], sizeof(s->rx_desc[0])); | 73 | +#include "hw/net/smc91c111.h" |
24 | + cpu_physical_memory_read(s->rx_desc_addr[q], | 74 | #include "hw/boards.h" |
25 | + (uint8_t *)s->rx_desc[q], sizeof(s->rx_desc[q])); | 75 | #include "exec/address-spaces.h" |
26 | 76 | #include "sysemu/qtest.h" | |
27 | /* Descriptor owned by software ? */ | 77 | diff --git a/hw/arm/integratorcp.c b/hw/arm/integratorcp.c |
28 | if (rx_desc_get_ownership(s->rx_desc[q]) == 1) { | 78 | index XXXXXXX..XXXXXXX 100644 |
79 | --- a/hw/arm/integratorcp.c | ||
80 | +++ b/hw/arm/integratorcp.c | ||
81 | @@ -XXX,XX +XXX,XX @@ | ||
82 | #include "qemu-common.h" | ||
83 | #include "cpu.h" | ||
84 | #include "hw/sysbus.h" | ||
85 | -#include "hw/devices.h" | ||
86 | #include "hw/boards.h" | ||
87 | #include "hw/arm/arm.h" | ||
88 | #include "hw/misc/arm_integrator_debug.h" | ||
89 | +#include "hw/net/smc91c111.h" | ||
90 | #include "net/net.h" | ||
91 | #include "exec/address-spaces.h" | ||
92 | #include "sysemu/sysemu.h" | ||
93 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | ||
94 | index XXXXXXX..XXXXXXX 100644 | ||
95 | --- a/hw/arm/mainstone.c | ||
96 | +++ b/hw/arm/mainstone.c | ||
97 | @@ -XXX,XX +XXX,XX @@ | ||
98 | #include "hw/arm/pxa.h" | ||
99 | #include "hw/arm/arm.h" | ||
100 | #include "net/net.h" | ||
101 | -#include "hw/devices.h" | ||
102 | +#include "hw/net/smc91c111.h" | ||
103 | #include "hw/boards.h" | ||
104 | #include "hw/block/flash.h" | ||
105 | #include "hw/sysbus.h" | ||
106 | diff --git a/hw/arm/realview.c b/hw/arm/realview.c | ||
107 | index XXXXXXX..XXXXXXX 100644 | ||
108 | --- a/hw/arm/realview.c | ||
109 | +++ b/hw/arm/realview.c | ||
110 | @@ -XXX,XX +XXX,XX @@ | ||
111 | #include "hw/sysbus.h" | ||
112 | #include "hw/arm/arm.h" | ||
113 | #include "hw/arm/primecell.h" | ||
114 | -#include "hw/devices.h" | ||
115 | #include "hw/net/lan9118.h" | ||
116 | +#include "hw/net/smc91c111.h" | ||
117 | #include "hw/pci/pci.h" | ||
118 | #include "net/net.h" | ||
119 | #include "sysemu/sysemu.h" | ||
120 | diff --git a/hw/arm/versatilepb.c b/hw/arm/versatilepb.c | ||
121 | index XXXXXXX..XXXXXXX 100644 | ||
122 | --- a/hw/arm/versatilepb.c | ||
123 | +++ b/hw/arm/versatilepb.c | ||
124 | @@ -XXX,XX +XXX,XX @@ | ||
125 | #include "cpu.h" | ||
126 | #include "hw/sysbus.h" | ||
127 | #include "hw/arm/arm.h" | ||
128 | -#include "hw/devices.h" | ||
129 | +#include "hw/net/smc91c111.h" | ||
130 | #include "net/net.h" | ||
131 | #include "sysemu/sysemu.h" | ||
132 | #include "hw/pci/pci.h" | ||
133 | diff --git a/hw/net/smc91c111.c b/hw/net/smc91c111.c | ||
134 | index XXXXXXX..XXXXXXX 100644 | ||
135 | --- a/hw/net/smc91c111.c | ||
136 | +++ b/hw/net/smc91c111.c | ||
137 | @@ -XXX,XX +XXX,XX @@ | ||
138 | #include "qemu/osdep.h" | ||
139 | #include "hw/sysbus.h" | ||
140 | #include "net/net.h" | ||
141 | -#include "hw/devices.h" | ||
142 | +#include "hw/net/smc91c111.h" | ||
143 | #include "qemu/log.h" | ||
144 | /* For crc32 */ | ||
145 | #include <zlib.h> | ||
29 | -- | 146 | -- |
30 | 2.7.4 | 147 | 2.20.1 |
31 | 148 | ||
32 | 149 | diff view generated by jsdifflib |