1
First ARM pullreq of the 2.10 cycle...
1
target-arm queue. This has the "plumb txattrs through various
2
bits of exec.c" patches, and a collection of bug fixes from
3
various people.
2
4
3
thanks
5
thanks
4
-- PMM
6
-- PMM
5
7
6
The following changes since commit 64c8ed97cceabac4fafe17fca8d88ef08183f439:
7
8
8
Open 2.10 development tree (2017-04-20 15:42:31 +0100)
9
9
10
are available in the git repository at:
10
The following changes since commit a3ac12fba028df90f7b3dbec924995c126c41022:
11
11
12
git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20170420
12
Merge remote-tracking branch 'remotes/ehabkost/tags/numa-next-pull-request' into staging (2018-05-31 11:12:36 +0100)
13
13
14
for you to fetch changes up to f4e8e4edda875cab9df91dc4ae9767f7cb1f50aa:
14
are available in the Git repository at:
15
15
16
arm: Remove workarounds for old M-profile exception return implementation (2017-04-20 17:39:17 +0100)
16
git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20180531
17
18
for you to fetch changes up to 49d1dca0520ea71bc21867fab6647f474fcf857b:
19
20
KVM: GIC: Fix memory leak due to calling kvm_init_irq_routing twice (2018-05-31 14:52:53 +0100)
17
21
18
----------------------------------------------------------------
22
----------------------------------------------------------------
19
target-arm queue:
23
target-arm queue:
20
* implement M profile exception return properly
24
* target/arm: Honour FPCR.FZ in FRECPX
21
* cadence GEM: fix multiqueue handling bugs
25
* MAINTAINERS: Add entries for newer MPS2 boards and devices
22
* pxa2xx.c: QOMify a device
26
* hw/intc/arm_gicv3: Fix APxR<n> register dispatching
23
* arm/kvm: Remove trailing newlines from error_report()
27
* arm_gicv3_kvm: fix bug in writing zero bits back to the in-kernel
24
* stellaris: Don't hw_error() on bad register accesses
28
GIC state
25
* Add assertion about FSC format for syndrome registers
29
* tcg: Fix helper function vs host abi for float16
26
* Move excnames[] array into arm_log_exceptions()
30
* arm: fix qemu crash on startup with -bios option
27
* exynos: minor code cleanups
31
* arm: fix malloc type mismatch
28
* hw/arm/boot: take Linux/arm64 TEXT_OFFSET header field into account
32
* xlnx-zdma: Correct mem leaks and memset to zero on desc unaligned errors
29
* Fix APSR writes via M profile MSR
33
* Correct CPACR reset value for v7 cores
34
* memory.h: Improve IOMMU related documentation
35
* exec: Plumb transaction attributes through various functions in
36
preparation for allowing IOMMUs to see them
37
* vmstate.h: Provide VMSTATE_BOOL_SUB_ARRAY
38
* ARM: ACPI: Fix use-after-free due to memory realloc
39
* KVM: GIC: Fix memory leak due to calling kvm_init_irq_routing twice
30
40
31
----------------------------------------------------------------
41
----------------------------------------------------------------
32
Alistair Francis (5):
42
Francisco Iglesias (1):
33
cadence_gem: Read the correct queue descriptor
43
xlnx-zdma: Correct mem leaks and memset to zero on desc unaligned errors
34
cadence_gem: Correct the multi-queue can rx logic
35
cadence_gem: Correct the interupt logic
36
cadence_gem: Make the revision a property
37
xlnx-zynqmp: Set the Cadence GEM revision
38
44
39
Ard Biesheuvel (1):
45
Igor Mammedov (1):
40
hw/arm/boot: take Linux/arm64 TEXT_OFFSET header field into account
46
arm: fix qemu crash on startup with -bios option
41
47
42
Ishani Chugh (1):
48
Jan Kiszka (1):
43
arm/kvm: Remove trailing newlines from error_report()
49
hw/intc/arm_gicv3: Fix APxR<n> register dispatching
44
50
45
Krzysztof Kozlowski (3):
51
Paolo Bonzini (1):
46
hw/arm/exynos: Convert fprintf to qemu_log_mask/error_report
52
arm: fix malloc type mismatch
47
hw/char/exynos4210_uart: Constify static array and few arguments
48
hw/misc/exynos4210_pmu: Reorder local variables for readability
49
53
50
Peter Maydell (13):
54
Peter Maydell (17):
51
target/arm: Add missing entries to excnames[] for log strings
55
target/arm: Honour FPCR.FZ in FRECPX
52
arm: Move excnames[] array into arm_log_exceptions()
56
MAINTAINERS: Add entries for newer MPS2 boards and devices
53
target/arm: Add assertion about FSC format for syndrome registers
57
Correct CPACR reset value for v7 cores
54
stellaris: Don't hw_error() on bad register accesses
58
memory.h: Improve IOMMU related documentation
55
arm: Don't implement BXJ on M-profile CPUs
59
Make tb_invalidate_phys_addr() take a MemTxAttrs argument
56
arm: Thumb shift operations should not permit interworking branches
60
Make address_space_translate{, _cached}() take a MemTxAttrs argument
57
arm: Factor out "generate right kind of step exception"
61
Make address_space_map() take a MemTxAttrs argument
58
arm: Move gen_set_condexec() and gen_set_pc_im() up in the file
62
Make address_space_access_valid() take a MemTxAttrs argument
59
arm: Move condition-failed codepath generation out of if()
63
Make flatview_extend_translation() take a MemTxAttrs argument
60
arm: Abstract out "are we singlestepping" test to utility function
64
Make memory_region_access_valid() take a MemTxAttrs argument
61
arm: Track M profile handler mode state in TB flags
65
Make MemoryRegion valid.accepts callback take a MemTxAttrs argument
62
arm: Implement M profile exception return properly
66
Make flatview_access_valid() take a MemTxAttrs argument
63
arm: Remove workarounds for old M-profile exception return implementation
67
Make flatview_translate() take a MemTxAttrs argument
68
Make address_space_get_iotlb_entry() take a MemTxAttrs argument
69
Make flatview_do_translate() take a MemTxAttrs argument
70
Make address_space_translate_iommu take a MemTxAttrs argument
71
vmstate.h: Provide VMSTATE_BOOL_SUB_ARRAY
64
72
65
Suramya Shah (1):
73
Richard Henderson (1):
66
hw/arm: Qomify pxa2xx.c
74
tcg: Fix helper function vs host abi for float16
67
75
68
include/hw/net/cadence_gem.h | 1 +
76
Shannon Zhao (3):
69
target/arm/cpu.h | 10 +++
77
arm_gicv3_kvm: increase clroffset accordingly
70
target/arm/internals.h | 21 -----
78
ARM: ACPI: Fix use-after-free due to memory realloc
71
target/arm/translate.h | 5 ++
79
KVM: GIC: Fix memory leak due to calling kvm_init_irq_routing twice
72
hw/arm/boot.c | 64 ++++++++++++---
73
hw/arm/exynos4_boards.c | 7 +-
74
hw/arm/pxa2xx.c | 14 ++--
75
hw/arm/stellaris.c | 60 ++++++++------
76
hw/arm/xlnx-zynqmp.c | 6 +-
77
hw/char/exynos4210_uart.c | 8 +-
78
hw/misc/exynos4210_pmu.c | 4 +-
79
hw/net/cadence_gem.c | 45 +++++++----
80
hw/timer/exynos4210_mct.c | 6 +-
81
hw/timer/exynos4210_pwm.c | 13 ++--
82
hw/timer/exynos4210_rtc.c | 19 ++---
83
target/arm/cpu.c | 43 +---------
84
target/arm/helper.c | 19 +++++
85
target/arm/kvm64.c | 4 +-
86
target/arm/op_helper.c | 23 ++++--
87
target/arm/translate.c | 181 +++++++++++++++++++++++++++++--------------
88
20 files changed, 341 insertions(+), 212 deletions(-)
89
80
81
include/exec/exec-all.h | 5 +-
82
include/exec/helper-head.h | 2 +-
83
include/exec/memory-internal.h | 3 +-
84
include/exec/memory.h | 128 +++++++++++++++++++++++++++++++++++------
85
include/migration/vmstate.h | 3 +
86
include/sysemu/dma.h | 6 +-
87
accel/tcg/translate-all.c | 4 +-
88
exec.c | 95 ++++++++++++++++++------------
89
hw/arm/boot.c | 18 +++---
90
hw/arm/virt-acpi-build.c | 20 +++++--
91
hw/dma/xlnx-zdma.c | 10 +++-
92
hw/hppa/dino.c | 3 +-
93
hw/intc/arm_gic_kvm.c | 1 -
94
hw/intc/arm_gicv3_cpuif.c | 12 ++--
95
hw/intc/arm_gicv3_kvm.c | 2 +-
96
hw/nvram/fw_cfg.c | 12 ++--
97
hw/s390x/s390-pci-inst.c | 3 +-
98
hw/scsi/esp.c | 3 +-
99
hw/vfio/common.c | 3 +-
100
hw/virtio/vhost.c | 3 +-
101
hw/xen/xen_pt_msi.c | 3 +-
102
memory.c | 12 ++--
103
memory_ldst.inc.c | 18 +++---
104
target/arm/gdbstub.c | 3 +-
105
target/arm/helper-a64.c | 41 +++++++------
106
target/arm/helper.c | 90 ++++++++++++++++-------------
107
target/ppc/mmu-hash64.c | 3 +-
108
target/riscv/helper.c | 2 +-
109
target/s390x/diag.c | 6 +-
110
target/s390x/excp_helper.c | 3 +-
111
target/s390x/mmu_helper.c | 3 +-
112
target/s390x/sigp.c | 3 +-
113
target/xtensa/op_helper.c | 3 +-
114
MAINTAINERS | 9 ++-
115
34 files changed, 353 insertions(+), 182 deletions(-)
116
diff view generated by jsdifflib
1
Move the code to generate the "condition failed" instruction
1
The FRECPX instructions should (like most other floating point operations)
2
codepath out of the if (singlestepping) {} else {}. This
2
honour the FPCR.FZ bit which specifies whether input denormals should
3
will allow adding support for handling a new is_jmp type
3
be flushed to zero (or FZ16 for the half-precision version).
4
which can't be neatly split into "singlestepping case"
4
We forgot to implement this, which doesn't affect the results (since
5
versus "not singlestepping case".
5
the calculation doesn't actually care about the mantissa bits) but did
6
mean we were failing to set the FPSR.IDC bit.
6
7
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
9
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Reviewed-by: Richard Henderson <rth@twiddle.net>
10
Message-id: 20180521172712.19930-1-peter.maydell@linaro.org
10
Message-id: 1491844419-12485-6-git-send-email-peter.maydell@linaro.org
11
---
11
---
12
target/arm/translate.c | 24 +++++++++++-------------
12
target/arm/helper-a64.c | 6 ++++++
13
1 file changed, 11 insertions(+), 13 deletions(-)
13
1 file changed, 6 insertions(+)
14
14
15
diff --git a/target/arm/translate.c b/target/arm/translate.c
15
diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c
16
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
17
--- a/target/arm/translate.c
17
--- a/target/arm/helper-a64.c
18
+++ b/target/arm/translate.c
18
+++ b/target/arm/helper-a64.c
19
@@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb)
19
@@ -XXX,XX +XXX,XX @@ float16 HELPER(frecpx_f16)(float16 a, void *fpstp)
20
/* At this stage dc->condjmp will only be set when the skipped
20
return nan;
21
instruction was a conditional branch or trap, and the PC has
21
}
22
already been written. */
22
23
+ gen_set_condexec(dc);
23
+ a = float16_squash_input_denormal(a, fpst);
24
if (unlikely(cs->singlestep_enabled || dc->ss_active)) {
25
/* Unconditional and "condition passed" instruction codepath. */
26
- gen_set_condexec(dc);
27
switch (dc->is_jmp) {
28
case DISAS_SWI:
29
gen_ss_advance(dc);
30
@@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb)
31
/* FIXME: Single stepping a WFI insn will not halt the CPU. */
32
gen_singlestep_exception(dc);
33
}
34
- if (dc->condjmp) {
35
- /* "Condition failed" instruction codepath. */
36
- gen_set_label(dc->condlabel);
37
- gen_set_condexec(dc);
38
- gen_set_pc_im(dc, dc->pc);
39
- gen_singlestep_exception(dc);
40
- }
41
} else {
42
/* While branches must always occur at the end of an IT block,
43
there are a few other things that can cause us to terminate
44
@@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb)
45
- Hardware watchpoints.
46
Hardware breakpoints have already been handled and skip this code.
47
*/
48
- gen_set_condexec(dc);
49
switch(dc->is_jmp) {
50
case DISAS_NEXT:
51
gen_goto_tb(dc, 1, dc->pc);
52
@@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb)
53
gen_exception(EXCP_SMC, syn_aa32_smc(), 3);
54
break;
55
}
56
- if (dc->condjmp) {
57
- gen_set_label(dc->condlabel);
58
- gen_set_condexec(dc);
59
+ }
60
+
24
+
61
+ if (dc->condjmp) {
25
val16 = float16_val(a);
62
+ /* "Condition failed" instruction codepath for the branch/trap insn */
26
sbit = 0x8000 & val16;
63
+ gen_set_label(dc->condlabel);
27
exp = extract32(val16, 10, 5);
64
+ gen_set_condexec(dc);
28
@@ -XXX,XX +XXX,XX @@ float32 HELPER(frecpx_f32)(float32 a, void *fpstp)
65
+ if (unlikely(cs->singlestep_enabled || dc->ss_active)) {
29
return nan;
66
+ gen_set_pc_im(dc, dc->pc);
67
+ gen_singlestep_exception(dc);
68
+ } else {
69
gen_goto_tb(dc, 1, dc->pc);
70
- dc->condjmp = 0;
71
}
72
}
30
}
73
31
32
+ a = float32_squash_input_denormal(a, fpst);
33
+
34
val32 = float32_val(a);
35
sbit = 0x80000000ULL & val32;
36
exp = extract32(val32, 23, 8);
37
@@ -XXX,XX +XXX,XX @@ float64 HELPER(frecpx_f64)(float64 a, void *fpstp)
38
return nan;
39
}
40
41
+ a = float64_squash_input_denormal(a, fpst);
42
+
43
val64 = float64_val(a);
44
sbit = 0x8000000000000000ULL & val64;
45
exp = extract64(float64_val(a), 52, 11);
74
--
46
--
75
2.7.4
47
2.17.1
76
48
77
49
diff view generated by jsdifflib
1
In Thumb mode, the only instructions which can cause an interworking
1
Add entries to MAINTAINERS to cover the newer MPS2 boards and
2
branch by writing the PC are BLX, BX, BXJ, LDR, POP and LDM. Unlike
2
the new devices they use.
3
ARM mode, data processing instructions which target the PC do not
4
cause interworking branches.
5
6
When we added support for doing interworking branches on writes to
7
PC from data processing instructions in commit 21aeb3430ce7ba, we
8
accidentally changed a Thumb instruction to have interworking
9
branch behaviour for writes to PC. (MOV, MOVS register-shifted
10
register, encoding T2; this is the standard encoding for
11
LSL/LSR/ASR/ROR (register).)
12
13
For this encoding, behaviour with Rd == R15 is specified as
14
UNPREDICTABLE, so allowing an interworking branch is within
15
spec, but it's confusing and differs from our handling of this
16
class of UNPREDICTABLE for other Thumb ALU operations. Make
17
it perform a simple (non-interworking) branch like the others.
18
3
19
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
20
Reviewed-by: Richard Henderson <rth@twiddle.net>
5
Message-id: 20180518153157.14899-1-peter.maydell@linaro.org
21
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
22
Message-id: 1491844419-12485-3-git-send-email-peter.maydell@linaro.org
23
---
6
---
24
target/arm/translate.c | 2 +-
7
MAINTAINERS | 9 +++++++--
25
1 file changed, 1 insertion(+), 1 deletion(-)
8
1 file changed, 7 insertions(+), 2 deletions(-)
26
9
27
diff --git a/target/arm/translate.c b/target/arm/translate.c
10
diff --git a/MAINTAINERS b/MAINTAINERS
28
index XXXXXXX..XXXXXXX 100644
11
index XXXXXXX..XXXXXXX 100644
29
--- a/target/arm/translate.c
12
--- a/MAINTAINERS
30
+++ b/target/arm/translate.c
13
+++ b/MAINTAINERS
31
@@ -XXX,XX +XXX,XX @@ static int disas_thumb2_insn(CPUARMState *env, DisasContext *s, uint16_t insn_hw
14
@@ -XXX,XX +XXX,XX @@ F: hw/timer/cmsdk-apb-timer.c
32
gen_arm_shift_reg(tmp, op, tmp2, logic_cc);
15
F: include/hw/timer/cmsdk-apb-timer.h
33
if (logic_cc)
16
F: hw/char/cmsdk-apb-uart.c
34
gen_logic_CC(tmp);
17
F: include/hw/char/cmsdk-apb-uart.h
35
- store_reg_bx(s, rd, tmp);
18
+F: hw/misc/tz-ppc.c
36
+ store_reg(s, rd, tmp);
19
+F: include/hw/misc/tz-ppc.h
37
break;
20
38
case 1: /* Sign/zero extend. */
21
ARM cores
39
op = (insn >> 20) & 7;
22
M: Peter Maydell <peter.maydell@linaro.org>
23
@@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org>
24
L: qemu-arm@nongnu.org
25
S: Maintained
26
F: hw/arm/mps2.c
27
-F: hw/misc/mps2-scc.c
28
-F: include/hw/misc/mps2-scc.h
29
+F: hw/arm/mps2-tz.c
30
+F: hw/misc/mps2-*.c
31
+F: include/hw/misc/mps2-*.h
32
+F: hw/arm/iotkit.c
33
+F: include/hw/arm/iotkit.h
34
35
Musicpal
36
M: Jan Kiszka <jan.kiszka@web.de>
40
--
37
--
41
2.7.4
38
2.17.1
42
39
43
40
diff view generated by jsdifflib
1
From: Suramya Shah <shah.suramya@gmail.com>
1
From: Jan Kiszka <jan.kiszka@siemens.com>
2
2
3
Signed-off-by: Suramya Shah <shah.suramya@gmail.com>
3
There was a nasty flip in identifying which register group an access is
4
Message-id: 20170415180316.2694-1-shah.suramya@gmail.com
4
targeting. The issue caused spuriously raised priorities of the guest
5
when handing CPUs over in the Jailhouse hypervisor.
6
7
Cc: qemu-stable@nongnu.org
8
Signed-off-by: Jan Kiszka <jan.kiszka@siemens.com>
9
Message-id: 28b927d3-da58-bce4-cc13-bfec7f9b1cb9@siemens.com
5
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
---
12
---
8
hw/arm/pxa2xx.c | 14 ++++++--------
13
hw/intc/arm_gicv3_cpuif.c | 12 ++++++------
9
1 file changed, 6 insertions(+), 8 deletions(-)
14
1 file changed, 6 insertions(+), 6 deletions(-)
10
15
11
diff --git a/hw/arm/pxa2xx.c b/hw/arm/pxa2xx.c
16
diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c
12
index XXXXXXX..XXXXXXX 100644
17
index XXXXXXX..XXXXXXX 100644
13
--- a/hw/arm/pxa2xx.c
18
--- a/hw/intc/arm_gicv3_cpuif.c
14
+++ b/hw/arm/pxa2xx.c
19
+++ b/hw/intc/arm_gicv3_cpuif.c
15
@@ -XXX,XX +XXX,XX @@ static void pxa2xx_ssp_reset(DeviceState *d)
20
@@ -XXX,XX +XXX,XX @@ static uint64_t icv_ap_read(CPUARMState *env, const ARMCPRegInfo *ri)
16
s->rx_start = s->rx_level = 0;
17
}
18
19
-static int pxa2xx_ssp_init(SysBusDevice *sbd)
20
+static void pxa2xx_ssp_init(Object *obj)
21
{
21
{
22
- DeviceState *dev = DEVICE(sbd);
22
GICv3CPUState *cs = icc_cs_from_env(env);
23
- PXA2xxSSPState *s = PXA2XX_SSP(dev);
23
int regno = ri->opc2 & 3;
24
-
24
- int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1NS;
25
+ DeviceState *dev = DEVICE(obj);
25
+ int grp = (ri->crm & 1) ? GICV3_G1NS : GICV3_G0;
26
+ PXA2xxSSPState *s = PXA2XX_SSP(obj);
26
uint64_t value = cs->ich_apr[grp][regno];
27
+ SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
27
28
sysbus_init_irq(sbd, &s->irq);
28
trace_gicv3_icv_ap_read(ri->crm & 1, regno, gicv3_redist_affid(cs), value);
29
29
@@ -XXX,XX +XXX,XX @@ static void icv_ap_write(CPUARMState *env, const ARMCPRegInfo *ri,
30
- memory_region_init_io(&s->iomem, OBJECT(s), &pxa2xx_ssp_ops, s,
31
+ memory_region_init_io(&s->iomem, obj, &pxa2xx_ssp_ops, s,
32
"pxa2xx-ssp", 0x1000);
33
sysbus_init_mmio(sbd, &s->iomem);
34
35
s->bus = ssi_create_bus(dev, "ssi");
36
- return 0;
37
}
38
39
/* Real-Time Clock */
40
@@ -XXX,XX +XXX,XX @@ PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size)
41
42
static void pxa2xx_ssp_class_init(ObjectClass *klass, void *data)
43
{
30
{
44
- SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
31
GICv3CPUState *cs = icc_cs_from_env(env);
45
DeviceClass *dc = DEVICE_CLASS(klass);
32
int regno = ri->opc2 & 3;
46
33
- int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1NS;
47
- sdc->init = pxa2xx_ssp_init;
34
+ int grp = (ri->crm & 1) ? GICV3_G1NS : GICV3_G0;
48
dc->reset = pxa2xx_ssp_reset;
35
49
dc->vmsd = &vmstate_pxa2xx_ssp;
36
trace_gicv3_icv_ap_write(ri->crm & 1, regno, gicv3_redist_affid(cs), value);
50
}
37
51
@@ -XXX,XX +XXX,XX @@ static const TypeInfo pxa2xx_ssp_info = {
38
@@ -XXX,XX +XXX,XX @@ static uint64_t icc_ap_read(CPUARMState *env, const ARMCPRegInfo *ri)
52
.name = TYPE_PXA2XX_SSP,
39
uint64_t value;
53
.parent = TYPE_SYS_BUS_DEVICE,
40
54
.instance_size = sizeof(PXA2xxSSPState),
41
int regno = ri->opc2 & 3;
55
+ .instance_init = pxa2xx_ssp_init,
42
- int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1;
56
.class_init = pxa2xx_ssp_class_init,
43
+ int grp = (ri->crm & 1) ? GICV3_G1 : GICV3_G0;
57
};
44
45
if (icv_access(env, grp == GICV3_G0 ? HCR_FMO : HCR_IMO)) {
46
return icv_ap_read(env, ri);
47
@@ -XXX,XX +XXX,XX @@ static void icc_ap_write(CPUARMState *env, const ARMCPRegInfo *ri,
48
GICv3CPUState *cs = icc_cs_from_env(env);
49
50
int regno = ri->opc2 & 3;
51
- int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1;
52
+ int grp = (ri->crm & 1) ? GICV3_G1 : GICV3_G0;
53
54
if (icv_access(env, grp == GICV3_G0 ? HCR_FMO : HCR_IMO)) {
55
icv_ap_write(env, ri, value);
56
@@ -XXX,XX +XXX,XX @@ static uint64_t ich_ap_read(CPUARMState *env, const ARMCPRegInfo *ri)
57
{
58
GICv3CPUState *cs = icc_cs_from_env(env);
59
int regno = ri->opc2 & 3;
60
- int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1NS;
61
+ int grp = (ri->crm & 1) ? GICV3_G1NS : GICV3_G0;
62
uint64_t value;
63
64
value = cs->ich_apr[grp][regno];
65
@@ -XXX,XX +XXX,XX @@ static void ich_ap_write(CPUARMState *env, const ARMCPRegInfo *ri,
66
{
67
GICv3CPUState *cs = icc_cs_from_env(env);
68
int regno = ri->opc2 & 3;
69
- int grp = ri->crm & 1 ? GICV3_G0 : GICV3_G1NS;
70
+ int grp = (ri->crm & 1) ? GICV3_G1NS : GICV3_G0;
71
72
trace_gicv3_ich_ap_write(ri->crm & 1, regno, gicv3_redist_affid(cs), value);
58
73
59
--
74
--
60
2.7.4
75
2.17.1
61
76
62
77
diff view generated by jsdifflib
1
From: Krzysztof Kozlowski <krzk@kernel.org>
1
From: Shannon Zhao <zhaoshenglong@huawei.com>
2
2
3
Short declaration of 'i' was in the middle of declarations with
3
It forgot to increase clroffset during the loop. So it only clear the
4
assignments. Make it a little bit more readable. Additionally switch
4
first 4 bytes.
5
from "unsigned" to "unsigned int" as this pattern is more widely used.
6
No functional change.
7
5
8
Signed-off-by: Krzysztof Kozlowski <krzk@kernel.org>
6
Fixes: 367b9f527becdd20ddf116e17a3c0c2bbc486920
9
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
7
Cc: qemu-stable@nongnu.org
10
Message-id: 20170313184750.429-4-krzk@kernel.org
8
Signed-off-by: Shannon Zhao <zhaoshenglong@huawei.com>
9
Reviewed-by: Eric Auger <eric.auger@redhat.com>
10
Message-id: 1527047633-12368-1-git-send-email-zhaoshenglong@huawei.com
11
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
11
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
---
13
---
14
hw/misc/exynos4210_pmu.c | 4 ++--
14
hw/intc/arm_gicv3_kvm.c | 1 +
15
1 file changed, 2 insertions(+), 2 deletions(-)
15
1 file changed, 1 insertion(+)
16
16
17
diff --git a/hw/misc/exynos4210_pmu.c b/hw/misc/exynos4210_pmu.c
17
diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c
18
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
19
--- a/hw/misc/exynos4210_pmu.c
19
--- a/hw/intc/arm_gicv3_kvm.c
20
+++ b/hw/misc/exynos4210_pmu.c
20
+++ b/hw/intc/arm_gicv3_kvm.c
21
@@ -XXX,XX +XXX,XX @@ static uint64_t exynos4210_pmu_read(void *opaque, hwaddr offset,
21
@@ -XXX,XX +XXX,XX @@ static void kvm_dist_putbmp(GICv3State *s, uint32_t offset,
22
unsigned size)
22
if (clroffset != 0) {
23
{
23
reg = 0;
24
Exynos4210PmuState *s = (Exynos4210PmuState *)opaque;
24
kvm_gicd_access(s, clroffset, &reg, true);
25
- unsigned i;
25
+ clroffset += 4;
26
const Exynos4210PmuReg *reg_p = exynos4210_pmu_regs;
26
}
27
+ unsigned int i;
27
reg = *gic_bmp_ptr32(bmp, irq);
28
28
kvm_gicd_access(s, offset, &reg, true);
29
for (i = 0; i < PMU_NUM_OF_REGISTERS; i++) {
30
if (reg_p->offset == offset) {
31
@@ -XXX,XX +XXX,XX @@ static void exynos4210_pmu_write(void *opaque, hwaddr offset,
32
uint64_t val, unsigned size)
33
{
34
Exynos4210PmuState *s = (Exynos4210PmuState *)opaque;
35
- unsigned i;
36
const Exynos4210PmuReg *reg_p = exynos4210_pmu_regs;
37
+ unsigned int i;
38
39
for (i = 0; i < PMU_NUM_OF_REGISTERS; i++) {
40
if (reg_p->offset == offset) {
41
--
29
--
42
2.7.4
30
2.17.1
43
31
44
32
diff view generated by jsdifflib
1
From: Krzysztof Kozlowski <krzk@kernel.org>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
qemu_log_mask() and error_report() are preferred over fprintf() for
3
Depending on the host abi, float16, aka uint16_t, values are
4
logging errors. Also remove square brackets [] and additional new line
4
passed and returned either zero-extended in the host register
5
characters in printed messages.
5
or with garbage at the top of the host register.
6
6
7
Signed-off-by: Krzysztof Kozlowski <krzk@kernel.org>
7
The tcg code generator has so far been assuming garbage, as that
8
matches the x86 abi, but this is incorrect for other host abis.
9
Further, target/arm has so far been assuming zero-extended results,
10
so that it may store the 16-bit value into a 32-bit slot with the
11
high 16-bits already clear.
12
13
Rectify both problems by mapping "f16" in the helper definition
14
to uint32_t instead of (a typedef for) uint16_t. This forces
15
the host compiler to assume garbage in the upper 16 bits on input
16
and to zero-extend the result on output.
17
18
Cc: qemu-stable@nongnu.org
19
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
20
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
9
Message-id: 20170313184750.429-2-krzk@kernel.org
21
Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com>
10
[PMM: wrapped long line]
22
Message-id: 20180522175629.24932-1-richard.henderson@linaro.org
11
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
23
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
24
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
---
25
---
14
hw/arm/exynos4_boards.c | 7 ++++---
26
include/exec/helper-head.h | 2 +-
15
hw/timer/exynos4210_mct.c | 6 ++++--
27
target/arm/helper-a64.c | 35 +++++++++--------
16
hw/timer/exynos4210_pwm.c | 13 +++++++------
28
target/arm/helper.c | 80 +++++++++++++++++++-------------------
17
hw/timer/exynos4210_rtc.c | 19 ++++++++++---------
29
3 files changed, 59 insertions(+), 58 deletions(-)
18
4 files changed, 25 insertions(+), 20 deletions(-)
30
19
31
diff --git a/include/exec/helper-head.h b/include/exec/helper-head.h
20
diff --git a/hw/arm/exynos4_boards.c b/hw/arm/exynos4_boards.c
21
index XXXXXXX..XXXXXXX 100644
32
index XXXXXXX..XXXXXXX 100644
22
--- a/hw/arm/exynos4_boards.c
33
--- a/include/exec/helper-head.h
23
+++ b/hw/arm/exynos4_boards.c
34
+++ b/include/exec/helper-head.h
24
@@ -XXX,XX +XXX,XX @@
35
@@ -XXX,XX +XXX,XX @@
36
#define dh_ctype_int int
37
#define dh_ctype_i64 uint64_t
38
#define dh_ctype_s64 int64_t
39
-#define dh_ctype_f16 float16
40
+#define dh_ctype_f16 uint32_t
41
#define dh_ctype_f32 float32
42
#define dh_ctype_f64 float64
43
#define dh_ctype_ptr void *
44
diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c
45
index XXXXXXX..XXXXXXX 100644
46
--- a/target/arm/helper-a64.c
47
+++ b/target/arm/helper-a64.c
48
@@ -XXX,XX +XXX,XX @@ static inline uint32_t float_rel_to_flags(int res)
49
return flags;
50
}
51
52
-uint64_t HELPER(vfp_cmph_a64)(float16 x, float16 y, void *fp_status)
53
+uint64_t HELPER(vfp_cmph_a64)(uint32_t x, uint32_t y, void *fp_status)
54
{
55
return float_rel_to_flags(float16_compare_quiet(x, y, fp_status));
56
}
57
58
-uint64_t HELPER(vfp_cmpeh_a64)(float16 x, float16 y, void *fp_status)
59
+uint64_t HELPER(vfp_cmpeh_a64)(uint32_t x, uint32_t y, void *fp_status)
60
{
61
return float_rel_to_flags(float16_compare(x, y, fp_status));
62
}
63
@@ -XXX,XX +XXX,XX @@ uint64_t HELPER(neon_cgt_f64)(float64 a, float64 b, void *fpstp)
64
#define float64_three make_float64(0x4008000000000000ULL)
65
#define float64_one_point_five make_float64(0x3FF8000000000000ULL)
66
67
-float16 HELPER(recpsf_f16)(float16 a, float16 b, void *fpstp)
68
+uint32_t HELPER(recpsf_f16)(uint32_t a, uint32_t b, void *fpstp)
69
{
70
float_status *fpst = fpstp;
71
72
@@ -XXX,XX +XXX,XX @@ float64 HELPER(recpsf_f64)(float64 a, float64 b, void *fpstp)
73
return float64_muladd(a, b, float64_two, 0, fpst);
74
}
75
76
-float16 HELPER(rsqrtsf_f16)(float16 a, float16 b, void *fpstp)
77
+uint32_t HELPER(rsqrtsf_f16)(uint32_t a, uint32_t b, void *fpstp)
78
{
79
float_status *fpst = fpstp;
80
81
@@ -XXX,XX +XXX,XX @@ uint64_t HELPER(neon_addlp_u16)(uint64_t a)
82
}
83
84
/* Floating-point reciprocal exponent - see FPRecpX in ARM ARM */
85
-float16 HELPER(frecpx_f16)(float16 a, void *fpstp)
86
+uint32_t HELPER(frecpx_f16)(uint32_t a, void *fpstp)
87
{
88
float_status *fpst = fpstp;
89
uint16_t val16, sbit;
90
@@ -XXX,XX +XXX,XX @@ void HELPER(casp_be_parallel)(CPUARMState *env, uint32_t rs, uint64_t addr,
91
#define ADVSIMD_HELPER(name, suffix) HELPER(glue(glue(advsimd_, name), suffix))
92
93
#define ADVSIMD_HALFOP(name) \
94
-float16 ADVSIMD_HELPER(name, h)(float16 a, float16 b, void *fpstp) \
95
+uint32_t ADVSIMD_HELPER(name, h)(uint32_t a, uint32_t b, void *fpstp) \
96
{ \
97
float_status *fpst = fpstp; \
98
return float16_ ## name(a, b, fpst); \
99
@@ -XXX,XX +XXX,XX @@ ADVSIMD_HALFOP(mulx)
100
ADVSIMD_TWOHALFOP(mulx)
101
102
/* fused multiply-accumulate */
103
-float16 HELPER(advsimd_muladdh)(float16 a, float16 b, float16 c, void *fpstp)
104
+uint32_t HELPER(advsimd_muladdh)(uint32_t a, uint32_t b, uint32_t c,
105
+ void *fpstp)
106
{
107
float_status *fpst = fpstp;
108
return float16_muladd(a, b, c, 0, fpst);
109
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_muladd2h)(uint32_t two_a, uint32_t two_b,
110
111
#define ADVSIMD_CMPRES(test) (test) ? 0xffff : 0
112
113
-uint32_t HELPER(advsimd_ceq_f16)(float16 a, float16 b, void *fpstp)
114
+uint32_t HELPER(advsimd_ceq_f16)(uint32_t a, uint32_t b, void *fpstp)
115
{
116
float_status *fpst = fpstp;
117
int compare = float16_compare_quiet(a, b, fpst);
118
return ADVSIMD_CMPRES(compare == float_relation_equal);
119
}
120
121
-uint32_t HELPER(advsimd_cge_f16)(float16 a, float16 b, void *fpstp)
122
+uint32_t HELPER(advsimd_cge_f16)(uint32_t a, uint32_t b, void *fpstp)
123
{
124
float_status *fpst = fpstp;
125
int compare = float16_compare(a, b, fpst);
126
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_cge_f16)(float16 a, float16 b, void *fpstp)
127
compare == float_relation_equal);
128
}
129
130
-uint32_t HELPER(advsimd_cgt_f16)(float16 a, float16 b, void *fpstp)
131
+uint32_t HELPER(advsimd_cgt_f16)(uint32_t a, uint32_t b, void *fpstp)
132
{
133
float_status *fpst = fpstp;
134
int compare = float16_compare(a, b, fpst);
135
return ADVSIMD_CMPRES(compare == float_relation_greater);
136
}
137
138
-uint32_t HELPER(advsimd_acge_f16)(float16 a, float16 b, void *fpstp)
139
+uint32_t HELPER(advsimd_acge_f16)(uint32_t a, uint32_t b, void *fpstp)
140
{
141
float_status *fpst = fpstp;
142
float16 f0 = float16_abs(a);
143
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_acge_f16)(float16 a, float16 b, void *fpstp)
144
compare == float_relation_equal);
145
}
146
147
-uint32_t HELPER(advsimd_acgt_f16)(float16 a, float16 b, void *fpstp)
148
+uint32_t HELPER(advsimd_acgt_f16)(uint32_t a, uint32_t b, void *fpstp)
149
{
150
float_status *fpst = fpstp;
151
float16 f0 = float16_abs(a);
152
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_acgt_f16)(float16 a, float16 b, void *fpstp)
153
}
154
155
/* round to integral */
156
-float16 HELPER(advsimd_rinth_exact)(float16 x, void *fp_status)
157
+uint32_t HELPER(advsimd_rinth_exact)(uint32_t x, void *fp_status)
158
{
159
return float16_round_to_int(x, fp_status);
160
}
161
162
-float16 HELPER(advsimd_rinth)(float16 x, void *fp_status)
163
+uint32_t HELPER(advsimd_rinth)(uint32_t x, void *fp_status)
164
{
165
int old_flags = get_float_exception_flags(fp_status), new_flags;
166
float16 ret;
167
@@ -XXX,XX +XXX,XX @@ float16 HELPER(advsimd_rinth)(float16 x, void *fp_status)
168
* setting the mode appropriately before calling the helper.
25
*/
169
*/
26
170
27
#include "qemu/osdep.h"
171
-uint32_t HELPER(advsimd_f16tosinth)(float16 a, void *fpstp)
28
+#include "qemu/error-report.h"
172
+uint32_t HELPER(advsimd_f16tosinth)(uint32_t a, void *fpstp)
29
#include "qemu-common.h"
173
{
30
#include "cpu.h"
174
float_status *fpst = fpstp;
31
#include "sysemu/sysemu.h"
175
32
@@ -XXX,XX +XXX,XX @@ static Exynos4210State *exynos4_boards_init_common(MachineState *machine,
176
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_f16tosinth)(float16 a, void *fpstp)
33
MachineClass *mc = MACHINE_GET_CLASS(machine);
177
return float16_to_int16(a, fpst);
34
178
}
35
if (smp_cpus != EXYNOS4210_NCPUS && !qtest_enabled()) {
179
36
- fprintf(stderr, "%s board supports only %d CPU cores. Ignoring smp_cpus"
180
-uint32_t HELPER(advsimd_f16touinth)(float16 a, void *fpstp)
37
- " value.\n",
181
+uint32_t HELPER(advsimd_f16touinth)(uint32_t a, void *fpstp)
38
- mc->name, EXYNOS4210_NCPUS);
182
{
39
+ error_report("%s board supports only %d CPU cores, ignoring smp_cpus"
183
float_status *fpst = fpstp;
40
+ " value",
184
41
+ mc->name, EXYNOS4210_NCPUS);
185
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(advsimd_f16touinth)(float16 a, void *fpstp)
186
* Square Root and Reciprocal square root
187
*/
188
189
-float16 HELPER(sqrt_f16)(float16 a, void *fpstp)
190
+uint32_t HELPER(sqrt_f16)(uint32_t a, void *fpstp)
191
{
192
float_status *s = fpstp;
193
194
diff --git a/target/arm/helper.c b/target/arm/helper.c
195
index XXXXXXX..XXXXXXX 100644
196
--- a/target/arm/helper.c
197
+++ b/target/arm/helper.c
198
@@ -XXX,XX +XXX,XX @@ DO_VFP_cmp(d, float64)
199
200
/* Integer to float and float to integer conversions */
201
202
-#define CONV_ITOF(name, fsz, sign) \
203
- float##fsz HELPER(name)(uint32_t x, void *fpstp) \
204
-{ \
205
- float_status *fpst = fpstp; \
206
- return sign##int32_to_##float##fsz((sign##int32_t)x, fpst); \
207
+#define CONV_ITOF(name, ftype, fsz, sign) \
208
+ftype HELPER(name)(uint32_t x, void *fpstp) \
209
+{ \
210
+ float_status *fpst = fpstp; \
211
+ return sign##int32_to_##float##fsz((sign##int32_t)x, fpst); \
212
}
213
214
-#define CONV_FTOI(name, fsz, sign, round) \
215
-uint32_t HELPER(name)(float##fsz x, void *fpstp) \
216
-{ \
217
- float_status *fpst = fpstp; \
218
- if (float##fsz##_is_any_nan(x)) { \
219
- float_raise(float_flag_invalid, fpst); \
220
- return 0; \
221
- } \
222
- return float##fsz##_to_##sign##int32##round(x, fpst); \
223
+#define CONV_FTOI(name, ftype, fsz, sign, round) \
224
+uint32_t HELPER(name)(ftype x, void *fpstp) \
225
+{ \
226
+ float_status *fpst = fpstp; \
227
+ if (float##fsz##_is_any_nan(x)) { \
228
+ float_raise(float_flag_invalid, fpst); \
229
+ return 0; \
230
+ } \
231
+ return float##fsz##_to_##sign##int32##round(x, fpst); \
232
}
233
234
-#define FLOAT_CONVS(name, p, fsz, sign) \
235
-CONV_ITOF(vfp_##name##to##p, fsz, sign) \
236
-CONV_FTOI(vfp_to##name##p, fsz, sign, ) \
237
-CONV_FTOI(vfp_to##name##z##p, fsz, sign, _round_to_zero)
238
+#define FLOAT_CONVS(name, p, ftype, fsz, sign) \
239
+ CONV_ITOF(vfp_##name##to##p, ftype, fsz, sign) \
240
+ CONV_FTOI(vfp_to##name##p, ftype, fsz, sign, ) \
241
+ CONV_FTOI(vfp_to##name##z##p, ftype, fsz, sign, _round_to_zero)
242
243
-FLOAT_CONVS(si, h, 16, )
244
-FLOAT_CONVS(si, s, 32, )
245
-FLOAT_CONVS(si, d, 64, )
246
-FLOAT_CONVS(ui, h, 16, u)
247
-FLOAT_CONVS(ui, s, 32, u)
248
-FLOAT_CONVS(ui, d, 64, u)
249
+FLOAT_CONVS(si, h, uint32_t, 16, )
250
+FLOAT_CONVS(si, s, float32, 32, )
251
+FLOAT_CONVS(si, d, float64, 64, )
252
+FLOAT_CONVS(ui, h, uint32_t, 16, u)
253
+FLOAT_CONVS(ui, s, float32, 32, u)
254
+FLOAT_CONVS(ui, d, float64, 64, u)
255
256
#undef CONV_ITOF
257
#undef CONV_FTOI
258
@@ -XXX,XX +XXX,XX @@ static float16 do_postscale_fp16(float64 f, int shift, float_status *fpst)
259
return float64_to_float16(float64_scalbn(f, -shift, fpst), true, fpst);
260
}
261
262
-float16 HELPER(vfp_sltoh)(uint32_t x, uint32_t shift, void *fpst)
263
+uint32_t HELPER(vfp_sltoh)(uint32_t x, uint32_t shift, void *fpst)
264
{
265
return do_postscale_fp16(int32_to_float64(x, fpst), shift, fpst);
266
}
267
268
-float16 HELPER(vfp_ultoh)(uint32_t x, uint32_t shift, void *fpst)
269
+uint32_t HELPER(vfp_ultoh)(uint32_t x, uint32_t shift, void *fpst)
270
{
271
return do_postscale_fp16(uint32_to_float64(x, fpst), shift, fpst);
272
}
273
274
-float16 HELPER(vfp_sqtoh)(uint64_t x, uint32_t shift, void *fpst)
275
+uint32_t HELPER(vfp_sqtoh)(uint64_t x, uint32_t shift, void *fpst)
276
{
277
return do_postscale_fp16(int64_to_float64(x, fpst), shift, fpst);
278
}
279
280
-float16 HELPER(vfp_uqtoh)(uint64_t x, uint32_t shift, void *fpst)
281
+uint32_t HELPER(vfp_uqtoh)(uint64_t x, uint32_t shift, void *fpst)
282
{
283
return do_postscale_fp16(uint64_to_float64(x, fpst), shift, fpst);
284
}
285
@@ -XXX,XX +XXX,XX @@ static float64 do_prescale_fp16(float16 f, int shift, float_status *fpst)
42
}
286
}
43
287
}
44
exynos4_board_binfo.ram_size = exynos4_board_ram_size[board_type];
288
45
diff --git a/hw/timer/exynos4210_mct.c b/hw/timer/exynos4210_mct.c
289
-uint32_t HELPER(vfp_toshh)(float16 x, uint32_t shift, void *fpst)
46
index XXXXXXX..XXXXXXX 100644
290
+uint32_t HELPER(vfp_toshh)(uint32_t x, uint32_t shift, void *fpst)
47
--- a/hw/timer/exynos4210_mct.c
291
{
48
+++ b/hw/timer/exynos4210_mct.c
292
return float64_to_int16(do_prescale_fp16(x, shift, fpst), fpst);
49
@@ -XXX,XX +XXX,XX @@
293
}
50
*/
294
51
295
-uint32_t HELPER(vfp_touhh)(float16 x, uint32_t shift, void *fpst)
52
#include "qemu/osdep.h"
296
+uint32_t HELPER(vfp_touhh)(uint32_t x, uint32_t shift, void *fpst)
53
+#include "qemu/log.h"
297
{
54
#include "hw/sysbus.h"
298
return float64_to_uint16(do_prescale_fp16(x, shift, fpst), fpst);
55
#include "qemu/timer.h"
299
}
56
#include "qemu/main-loop.h"
300
57
@@ -XXX,XX +XXX,XX @@ break;
301
-uint32_t HELPER(vfp_toslh)(float16 x, uint32_t shift, void *fpst)
58
case L0_TCNTO: case L1_TCNTO:
302
+uint32_t HELPER(vfp_toslh)(uint32_t x, uint32_t shift, void *fpst)
59
case L0_ICNTO: case L1_ICNTO:
303
{
60
case L0_FRCNTO: case L1_FRCNTO:
304
return float64_to_int32(do_prescale_fp16(x, shift, fpst), fpst);
61
- fprintf(stderr, "\n[exynos4210.mct: write to RO register "
305
}
62
- TARGET_FMT_plx "]\n\n", offset);
306
63
+ qemu_log_mask(LOG_GUEST_ERROR,
307
-uint32_t HELPER(vfp_toulh)(float16 x, uint32_t shift, void *fpst)
64
+ "exynos4210.mct: write to RO register " TARGET_FMT_plx,
308
+uint32_t HELPER(vfp_toulh)(uint32_t x, uint32_t shift, void *fpst)
65
+ offset);
309
{
66
break;
310
return float64_to_uint32(do_prescale_fp16(x, shift, fpst), fpst);
67
311
}
68
case L0_INT_CSTAT: case L1_INT_CSTAT:
312
69
diff --git a/hw/timer/exynos4210_pwm.c b/hw/timer/exynos4210_pwm.c
313
-uint64_t HELPER(vfp_tosqh)(float16 x, uint32_t shift, void *fpst)
70
index XXXXXXX..XXXXXXX 100644
314
+uint64_t HELPER(vfp_tosqh)(uint32_t x, uint32_t shift, void *fpst)
71
--- a/hw/timer/exynos4210_pwm.c
315
{
72
+++ b/hw/timer/exynos4210_pwm.c
316
return float64_to_int64(do_prescale_fp16(x, shift, fpst), fpst);
73
@@ -XXX,XX +XXX,XX @@
317
}
74
*/
318
75
319
-uint64_t HELPER(vfp_touqh)(float16 x, uint32_t shift, void *fpst)
76
#include "qemu/osdep.h"
320
+uint64_t HELPER(vfp_touqh)(uint32_t x, uint32_t shift, void *fpst)
77
+#include "qemu/log.h"
321
{
78
#include "hw/sysbus.h"
322
return float64_to_uint64(do_prescale_fp16(x, shift, fpst), fpst);
79
#include "qemu/timer.h"
323
}
80
#include "qemu-common.h"
324
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(set_neon_rmode)(uint32_t rmode, CPUARMState *env)
81
@@ -XXX,XX +XXX,XX @@ static uint64_t exynos4210_pwm_read(void *opaque, hwaddr offset,
325
}
82
break;
326
83
327
/* Half precision conversions. */
84
default:
328
-float32 HELPER(vfp_fcvt_f16_to_f32)(float16 a, void *fpstp, uint32_t ahp_mode)
85
- fprintf(stderr,
329
+float32 HELPER(vfp_fcvt_f16_to_f32)(uint32_t a, void *fpstp, uint32_t ahp_mode)
86
- "[exynos4210.pwm: bad read offset " TARGET_FMT_plx "]\n",
330
{
87
- offset);
331
/* Squash FZ16 to 0 for the duration of conversion. In this case,
88
+ qemu_log_mask(LOG_GUEST_ERROR,
332
* it would affect flushing input denormals.
89
+ "exynos4210.pwm: bad read offset " TARGET_FMT_plx,
333
@@ -XXX,XX +XXX,XX @@ float32 HELPER(vfp_fcvt_f16_to_f32)(float16 a, void *fpstp, uint32_t ahp_mode)
90
+ offset);
334
return r;
91
break;
335
}
92
}
336
93
return value;
337
-float16 HELPER(vfp_fcvt_f32_to_f16)(float32 a, void *fpstp, uint32_t ahp_mode)
94
@@ -XXX,XX +XXX,XX @@ static void exynos4210_pwm_write(void *opaque, hwaddr offset,
338
+uint32_t HELPER(vfp_fcvt_f32_to_f16)(float32 a, void *fpstp, uint32_t ahp_mode)
95
break;
339
{
96
340
/* Squash FZ16 to 0 for the duration of conversion. In this case,
97
default:
341
* it would affect flushing output denormals.
98
- fprintf(stderr,
342
@@ -XXX,XX +XXX,XX @@ float16 HELPER(vfp_fcvt_f32_to_f16)(float32 a, void *fpstp, uint32_t ahp_mode)
99
- "[exynos4210.pwm: bad write offset " TARGET_FMT_plx "]\n",
343
return r;
100
- offset);
344
}
101
+ qemu_log_mask(LOG_GUEST_ERROR,
345
102
+ "exynos4210.pwm: bad write offset " TARGET_FMT_plx,
346
-float64 HELPER(vfp_fcvt_f16_to_f64)(float16 a, void *fpstp, uint32_t ahp_mode)
103
+ offset);
347
+float64 HELPER(vfp_fcvt_f16_to_f64)(uint32_t a, void *fpstp, uint32_t ahp_mode)
104
break;
348
{
105
349
/* Squash FZ16 to 0 for the duration of conversion. In this case,
106
}
350
* it would affect flushing input denormals.
107
diff --git a/hw/timer/exynos4210_rtc.c b/hw/timer/exynos4210_rtc.c
351
@@ -XXX,XX +XXX,XX @@ float64 HELPER(vfp_fcvt_f16_to_f64)(float16 a, void *fpstp, uint32_t ahp_mode)
108
index XXXXXXX..XXXXXXX 100644
352
return r;
109
--- a/hw/timer/exynos4210_rtc.c
353
}
110
+++ b/hw/timer/exynos4210_rtc.c
354
111
@@ -XXX,XX +XXX,XX @@
355
-float16 HELPER(vfp_fcvt_f64_to_f16)(float64 a, void *fpstp, uint32_t ahp_mode)
112
*/
356
+uint32_t HELPER(vfp_fcvt_f64_to_f16)(float64 a, void *fpstp, uint32_t ahp_mode)
113
357
{
114
#include "qemu/osdep.h"
358
/* Squash FZ16 to 0 for the duration of conversion. In this case,
115
+#include "qemu/log.h"
359
* it would affect flushing output denormals.
116
#include "hw/sysbus.h"
360
@@ -XXX,XX +XXX,XX @@ static bool round_to_inf(float_status *fpst, bool sign_bit)
117
#include "qemu/timer.h"
361
g_assert_not_reached();
118
#include "qemu-common.h"
362
}
119
@@ -XXX,XX +XXX,XX @@ static uint64_t exynos4210_rtc_read(void *opaque, hwaddr offset,
363
120
break;
364
-float16 HELPER(recpe_f16)(float16 input, void *fpstp)
121
365
+uint32_t HELPER(recpe_f16)(uint32_t input, void *fpstp)
122
default:
366
{
123
- fprintf(stderr,
367
float_status *fpst = fpstp;
124
- "[exynos4210.rtc: bad read offset " TARGET_FMT_plx "]\n",
368
float16 f16 = float16_squash_input_denormal(input, fpst);
125
- offset);
369
@@ -XXX,XX +XXX,XX @@ static uint64_t recip_sqrt_estimate(int *exp , int exp_off, uint64_t frac)
126
+ qemu_log_mask(LOG_GUEST_ERROR,
370
return extract64(estimate, 0, 8) << 44;
127
+ "exynos4210.rtc: bad read offset " TARGET_FMT_plx,
371
}
128
+ offset);
372
129
break;
373
-float16 HELPER(rsqrte_f16)(float16 input, void *fpstp)
130
}
374
+uint32_t HELPER(rsqrte_f16)(uint32_t input, void *fpstp)
131
return value;
375
{
132
@@ -XXX,XX +XXX,XX @@ static void exynos4210_rtc_write(void *opaque, hwaddr offset,
376
float_status *s = fpstp;
133
if (value > TICNT_THRESHOLD) {
377
float16 f16 = float16_squash_input_denormal(input, s);
134
s->reg_ticcnt = value;
135
} else {
136
- fprintf(stderr,
137
- "[exynos4210.rtc: bad TICNT value %u ]\n",
138
- (uint32_t)value);
139
+ qemu_log_mask(LOG_GUEST_ERROR,
140
+ "exynos4210.rtc: bad TICNT value %u",
141
+ (uint32_t)value);
142
}
143
break;
144
145
@@ -XXX,XX +XXX,XX @@ static void exynos4210_rtc_write(void *opaque, hwaddr offset,
146
break;
147
148
default:
149
- fprintf(stderr,
150
- "[exynos4210.rtc: bad write offset " TARGET_FMT_plx "]\n",
151
- offset);
152
+ qemu_log_mask(LOG_GUEST_ERROR,
153
+ "exynos4210.rtc: bad write offset " TARGET_FMT_plx,
154
+ offset);
155
break;
156
157
}
158
--
378
--
159
2.7.4
379
2.17.1
160
380
161
381
diff view generated by jsdifflib
1
From: Ard Biesheuvel <ard.biesheuvel@linaro.org>
1
From: Igor Mammedov <imammedo@redhat.com>
2
2
3
The arm64 boot protocol stipulates that the kernel must be loaded
3
When QEMU is started with following CLI
4
TEXT_OFFSET bytes beyond a 2 MB aligned base address, where TEXT_OFFSET
4
-machine virt,gic-version=3,accel=kvm -cpu host -bios AAVMF_CODE.fd
5
could be any 4 KB multiple between 0 and 2 MB, and whose value can be
5
it crashes with abort at
6
found in the header of the Image file.
6
accel/kvm/kvm-all.c:2164:
7
KVM_SET_DEVICE_ATTR failed: Group 6 attr 0x000000000000c665: Invalid argument
7
8
8
So after attempts to load the arm64 kernel image as an ELF file or as a
9
Which is caused by implicit dependency of kvm_arm_gicv3_reset() on
9
U-Boot image have failed (both of which have their own way of specifying
10
arm_gicv3_icc_reset() where the later is called by CPU reset
10
the load offset), try to determine the TEXT_OFFSET from the image after
11
reset callback.
11
loading it but before mapping it as a ROM mapping into the guest address
12
space.
13
12
14
Signed-off-by: Ard Biesheuvel <ard.biesheuvel@linaro.org>
13
However commit:
14
3b77f6c arm/boot: split load_dtb() from arm_load_kernel()
15
broke CPU reset callback registration in case
16
17
arm_load_kernel()
18
...
19
if (!info->kernel_filename || info->firmware_loaded)
20
21
branch is taken, i.e. it's sufficient to provide a firmware
22
or do not provide kernel on CLI to skip cpu reset callback
23
registration, where before offending commit the callback
24
has been registered unconditionally.
25
26
Fix it by registering the callback right at the beginning of
27
arm_load_kernel() unconditionally instead of doing it at the end.
28
29
NOTE:
30
we probably should eliminate that dependency anyways as well as
31
separate arch CPU reset parts from arm_load_kernel() into CPU
32
itself, but that refactoring that I probably would have to do
33
anyways later for CPU hotplug to work.
34
35
Reported-by: Auger Eric <eric.auger@redhat.com>
36
Signed-off-by: Igor Mammedov <imammedo@redhat.com>
37
Reviewed-by: Eric Auger <eric.auger@redhat.com>
38
Tested-by: Eric Auger <eric.auger@redhat.com>
39
Message-id: 1527070950-208350-1-git-send-email-imammedo@redhat.com
15
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
40
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
16
Message-id: 1489414630-21609-1-git-send-email-ard.biesheuvel@linaro.org
17
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
41
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
18
---
42
---
19
hw/arm/boot.c | 64 +++++++++++++++++++++++++++++++++++++++++++++++++----------
43
hw/arm/boot.c | 18 +++++++++---------
20
1 file changed, 53 insertions(+), 11 deletions(-)
44
1 file changed, 9 insertions(+), 9 deletions(-)
21
45
22
diff --git a/hw/arm/boot.c b/hw/arm/boot.c
46
diff --git a/hw/arm/boot.c b/hw/arm/boot.c
23
index XXXXXXX..XXXXXXX 100644
47
index XXXXXXX..XXXXXXX 100644
24
--- a/hw/arm/boot.c
48
--- a/hw/arm/boot.c
25
+++ b/hw/arm/boot.c
49
+++ b/hw/arm/boot.c
26
@@ -XXX,XX +XXX,XX @@
50
@@ -XXX,XX +XXX,XX @@ void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info)
27
#define KERNEL_LOAD_ADDR 0x00010000
51
static const ARMInsnFixup *primary_loader;
28
#define KERNEL64_LOAD_ADDR 0x00080000
52
AddressSpace *as = arm_boot_address_space(cpu, info);
29
53
30
+#define ARM64_TEXT_OFFSET_OFFSET 8
54
+ /* CPU objects (unlike devices) are not automatically reset on system
31
+#define ARM64_MAGIC_OFFSET 56
55
+ * reset, so we must always register a handler to do so. If we're
32
+
56
+ * actually loading a kernel, the handler is also responsible for
33
typedef enum {
57
+ * arranging that we start it correctly.
34
FIXUP_NONE = 0, /* do nothing */
58
+ */
35
FIXUP_TERMINATOR, /* end of insns */
59
+ for (cs = first_cpu; cs; cs = CPU_NEXT(cs)) {
36
@@ -XXX,XX +XXX,XX @@ static uint64_t arm_load_elf(struct arm_boot_info *info, uint64_t *pentry,
60
+ qemu_register_reset(do_cpu_reset, ARM_CPU(cs));
37
return ret;
38
}
39
40
+static uint64_t load_aarch64_image(const char *filename, hwaddr mem_base,
41
+ hwaddr *entry)
42
+{
43
+ hwaddr kernel_load_offset = KERNEL64_LOAD_ADDR;
44
+ uint8_t *buffer;
45
+ int size;
46
+
47
+ /* On aarch64, it's the bootloader's job to uncompress the kernel. */
48
+ size = load_image_gzipped_buffer(filename, LOAD_IMAGE_MAX_GUNZIP_BYTES,
49
+ &buffer);
50
+
51
+ if (size < 0) {
52
+ gsize len;
53
+
54
+ /* Load as raw file otherwise */
55
+ if (!g_file_get_contents(filename, (char **)&buffer, &len, NULL)) {
56
+ return -1;
57
+ }
58
+ size = len;
59
+ }
61
+ }
60
+
62
+
61
+ /* check the arm64 magic header value -- very old kernels may not have it */
63
/* The board code is not supposed to set secure_board_setup unless
62
+ if (memcmp(buffer + ARM64_MAGIC_OFFSET, "ARM\x64", 4) == 0) {
64
* running its code in secure mode is actually possible, and KVM
63
+ uint64_t hdrvals[2];
65
* doesn't support secure.
64
+
66
@@ -XXX,XX +XXX,XX @@ void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info)
65
+ /* The arm64 Image header has text_offset and image_size fields at 8 and
67
ARM_CPU(cs)->env.boot_info = info;
66
+ * 16 bytes into the Image header, respectively. The text_offset field
67
+ * is only valid if the image_size is non-zero.
68
+ */
69
+ memcpy(&hdrvals, buffer + ARM64_TEXT_OFFSET_OFFSET, sizeof(hdrvals));
70
+ if (hdrvals[1] != 0) {
71
+ kernel_load_offset = le64_to_cpu(hdrvals[0]);
72
+ }
73
+ }
74
+
75
+ *entry = mem_base + kernel_load_offset;
76
+ rom_add_blob_fixed(filename, buffer, size, *entry);
77
+
78
+ g_free(buffer);
79
+
80
+ return size;
81
+}
82
+
83
static void arm_load_kernel_notify(Notifier *notifier, void *data)
84
{
85
CPUState *cs;
86
@@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data)
87
int is_linux = 0;
88
uint64_t elf_entry, elf_low_addr, elf_high_addr;
89
int elf_machine;
90
- hwaddr entry, kernel_load_offset;
91
+ hwaddr entry;
92
static const ARMInsnFixup *primary_loader;
93
ArmLoadKernelNotifier *n = DO_UPCAST(ArmLoadKernelNotifier,
94
notifier, notifier);
95
@@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data)
96
97
if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
98
primary_loader = bootloader_aarch64;
99
- kernel_load_offset = KERNEL64_LOAD_ADDR;
100
elf_machine = EM_AARCH64;
101
} else {
102
primary_loader = bootloader;
103
if (!info->write_board_setup) {
104
primary_loader += BOOTLOADER_NO_BOARD_SETUP_OFFSET;
105
}
106
- kernel_load_offset = KERNEL_LOAD_ADDR;
107
elf_machine = EM_ARM;
108
}
68
}
109
69
110
@@ -XXX,XX +XXX,XX @@ static void arm_load_kernel_notify(Notifier *notifier, void *data)
70
- /* CPU objects (unlike devices) are not automatically reset on system
111
kernel_size = load_uimage(info->kernel_filename, &entry, NULL,
71
- * reset, so we must always register a handler to do so. If we're
112
&is_linux, NULL, NULL);
72
- * actually loading a kernel, the handler is also responsible for
113
}
73
- * arranging that we start it correctly.
114
- /* On aarch64, it's the bootloader's job to uncompress the kernel. */
74
- */
115
if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) && kernel_size < 0) {
75
- for (cs = first_cpu; cs; cs = CPU_NEXT(cs)) {
116
- entry = info->loader_start + kernel_load_offset;
76
- qemu_register_reset(do_cpu_reset, ARM_CPU(cs));
117
- kernel_size = load_image_gzipped(info->kernel_filename, entry,
118
- info->ram_size - kernel_load_offset);
119
+ kernel_size = load_aarch64_image(info->kernel_filename,
120
+ info->loader_start, &entry);
121
is_linux = 1;
122
- }
77
- }
123
- if (kernel_size < 0) {
78
-
124
- entry = info->loader_start + kernel_load_offset;
79
if (!info->skip_dtb_autoload && have_dtb(info)) {
125
+ } else if (kernel_size < 0) {
80
if (arm_load_dtb(info->dtb_start, info, info->dtb_limit, as) < 0) {
126
+ /* 32-bit ARM */
81
exit(1);
127
+ entry = info->loader_start + KERNEL_LOAD_ADDR;
128
kernel_size = load_image_targphys(info->kernel_filename, entry,
129
- info->ram_size - kernel_load_offset);
130
+ info->ram_size - KERNEL_LOAD_ADDR);
131
is_linux = 1;
132
}
133
if (kernel_size < 0) {
134
--
82
--
135
2.7.4
83
2.17.1
136
84
137
85
diff view generated by jsdifflib
1
From: Alistair Francis <alistair.francis@xilinx.com>
1
From: Paolo Bonzini <pbonzini@redhat.com>
2
2
3
Signed-off-by: Alistair Francis <alistair.francis@xilinx.com>
3
cpregs_keys is an uint32_t* so the allocation should use uint32_t.
4
g_new is even better because it is type-safe.
5
6
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
4
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
5
Message-id: 026dbe01a1d42619eee30ce3f2079741bf04bc73.1491947224.git.alistair.francis@xilinx.com
8
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
---
10
---
8
hw/arm/xlnx-zynqmp.c | 6 +++++-
11
target/arm/gdbstub.c | 3 +--
9
1 file changed, 5 insertions(+), 1 deletion(-)
12
1 file changed, 1 insertion(+), 2 deletions(-)
10
13
11
diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c
14
diff --git a/target/arm/gdbstub.c b/target/arm/gdbstub.c
12
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
13
--- a/hw/arm/xlnx-zynqmp.c
16
--- a/target/arm/gdbstub.c
14
+++ b/hw/arm/xlnx-zynqmp.c
17
+++ b/target/arm/gdbstub.c
15
@@ -XXX,XX +XXX,XX @@
18
@@ -XXX,XX +XXX,XX @@ int arm_gen_dynamic_xml(CPUState *cs)
16
#define ARM_PHYS_TIMER_PPI 30
19
RegisterSysregXmlParam param = {cs, s};
17
#define ARM_VIRT_TIMER_PPI 27
20
18
21
cpu->dyn_xml.num_cpregs = 0;
19
+#define GEM_REVISION 0x40070106
22
- cpu->dyn_xml.cpregs_keys = g_malloc(sizeof(uint32_t *) *
20
+
23
- g_hash_table_size(cpu->cp_regs));
21
#define GIC_BASE_ADDR 0xf9000000
24
+ cpu->dyn_xml.cpregs_keys = g_new(uint32_t, g_hash_table_size(cpu->cp_regs));
22
#define GIC_DIST_ADDR 0xf9010000
25
g_string_printf(s, "<?xml version=\"1.0\"?>");
23
#define GIC_CPU_ADDR 0xf9020000
26
g_string_append_printf(s, "<!DOCTYPE target SYSTEM \"gdb-target.dtd\">");
24
@@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp)
27
g_string_append_printf(s, "<feature name=\"org.qemu.gdb.arm.sys.regs\">");
25
qemu_check_nic_model(nd, TYPE_CADENCE_GEM);
26
qdev_set_nic_properties(DEVICE(&s->gem[i]), nd);
27
}
28
+ object_property_set_int(OBJECT(&s->gem[i]), GEM_REVISION, "revision",
29
+ &error_abort);
30
object_property_set_int(OBJECT(&s->gem[i]), 2, "num-priority-queues",
31
- &error_abort);
32
+ &error_abort);
33
object_property_set_bool(OBJECT(&s->gem[i]), true, "realized", &err);
34
if (err) {
35
error_propagate(errp, err);
36
--
28
--
37
2.7.4
29
2.17.1
38
30
39
31
diff view generated by jsdifflib
1
From: Krzysztof Kozlowski <krzk@kernel.org>
1
From: Francisco Iglesias <frasse.iglesias@gmail.com>
2
2
3
The static array exynos4210_uart_regs with register values is not
3
Coverity found that the string return by 'object_get_canonical_path' was not
4
modified so it can be made const.
4
being freed at two locations in the model (CID 1391294 and CID 1391293) and
5
also that a memset was being called with a value greater than the max of a byte
6
on the second argument (CID 1391286). This patch corrects this by adding the
7
freeing of the strings and also changing to memset to zero instead on
8
descriptor unaligned errors.
5
9
6
Few other functions accept driver or uart state as an argument but they
10
Signed-off-by: Francisco Iglesias <frasse.iglesias@gmail.com>
7
do not change it and do not cast it so this can be made const for code
11
Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com>
8
safeness.
12
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
9
13
Message-id: 20180528184859.3530-1-frasse.iglesias@gmail.com
10
Signed-off-by: Krzysztof Kozlowski <krzk@kernel.org>
11
Message-id: 20170313184750.429-3-krzk@kernel.org
12
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
14
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
---
16
---
15
hw/char/exynos4210_uart.c | 8 ++++----
17
hw/dma/xlnx-zdma.c | 10 +++++++---
16
1 file changed, 4 insertions(+), 4 deletions(-)
18
1 file changed, 7 insertions(+), 3 deletions(-)
17
19
18
diff --git a/hw/char/exynos4210_uart.c b/hw/char/exynos4210_uart.c
20
diff --git a/hw/dma/xlnx-zdma.c b/hw/dma/xlnx-zdma.c
19
index XXXXXXX..XXXXXXX 100644
21
index XXXXXXX..XXXXXXX 100644
20
--- a/hw/char/exynos4210_uart.c
22
--- a/hw/dma/xlnx-zdma.c
21
+++ b/hw/char/exynos4210_uart.c
23
+++ b/hw/dma/xlnx-zdma.c
22
@@ -XXX,XX +XXX,XX @@ typedef struct Exynos4210UartReg {
24
@@ -XXX,XX +XXX,XX @@ static bool zdma_load_descriptor(XlnxZDMA *s, uint64_t addr, void *buf)
23
uint32_t reset_value;
25
qemu_log_mask(LOG_GUEST_ERROR,
24
} Exynos4210UartReg;
26
"zdma: unaligned descriptor at %" PRIx64,
25
27
addr);
26
-static Exynos4210UartReg exynos4210_uart_regs[] = {
28
- memset(buf, 0xdeadbeef, sizeof(XlnxZDMADescr));
27
+static const Exynos4210UartReg exynos4210_uart_regs[] = {
29
+ memset(buf, 0x0, sizeof(XlnxZDMADescr));
28
{"ULCON", ULCON, 0x00000000},
30
s->error = true;
29
{"UCON", UCON, 0x00003000},
31
return false;
30
{"UFCON", UFCON, 0x00000000},
32
}
31
@@ -XXX,XX +XXX,XX @@ static uint8_t fifo_retrieve(Exynos4210UartFIFO *q)
33
@@ -XXX,XX +XXX,XX @@ static uint64_t zdma_read(void *opaque, hwaddr addr, unsigned size)
32
return ret;
34
RegisterInfo *r = &s->regs_info[addr / 4];
33
}
35
34
36
if (!r->data) {
35
-static int fifo_elements_number(Exynos4210UartFIFO *q)
37
+ gchar *path = object_get_canonical_path(OBJECT(s));
36
+static int fifo_elements_number(const Exynos4210UartFIFO *q)
38
qemu_log("%s: Decode error: read from %" HWADDR_PRIx "\n",
37
{
39
- object_get_canonical_path(OBJECT(s)),
38
if (q->sp < q->rp) {
40
+ path,
39
return q->size - q->rp + q->sp;
41
addr);
40
@@ -XXX,XX +XXX,XX @@ static int fifo_elements_number(Exynos4210UartFIFO *q)
42
+ g_free(path);
41
return q->sp - q->rp;
43
ARRAY_FIELD_DP32(s->regs, ZDMA_CH_ISR, INV_APB, true);
42
}
44
zdma_ch_imr_update_irq(s);
43
45
return 0;
44
-static int fifo_empty_elements_number(Exynos4210UartFIFO *q)
46
@@ -XXX,XX +XXX,XX @@ static void zdma_write(void *opaque, hwaddr addr, uint64_t value,
45
+static int fifo_empty_elements_number(const Exynos4210UartFIFO *q)
47
RegisterInfo *r = &s->regs_info[addr / 4];
46
{
48
47
return q->size - fifo_elements_number(q);
49
if (!r->data) {
48
}
50
+ gchar *path = object_get_canonical_path(OBJECT(s));
49
@@ -XXX,XX +XXX,XX @@ static void fifo_reset(Exynos4210UartFIFO *q)
51
qemu_log("%s: Decode error: write to %" HWADDR_PRIx "=%" PRIx64 "\n",
50
q->rp = 0;
52
- object_get_canonical_path(OBJECT(s)),
51
}
53
+ path,
52
54
addr, value);
53
-static uint32_t exynos4210_uart_Tx_FIFO_trigger_level(Exynos4210UartState *s)
55
+ g_free(path);
54
+static uint32_t exynos4210_uart_Tx_FIFO_trigger_level(const Exynos4210UartState *s)
56
ARRAY_FIELD_DP32(s->regs, ZDMA_CH_ISR, INV_APB, true);
55
{
57
zdma_ch_imr_update_irq(s);
56
uint32_t level = 0;
58
return;
57
uint32_t reg;
58
--
59
--
59
2.7.4
60
2.17.1
60
61
61
62
diff view generated by jsdifflib
1
The excnames[] array is defined in internals.h because we used
1
In commit f0aff255700 we made cpacr_write() enforce that some CPACR
2
to use it from two different source files for handling logging
2
bits are RAZ/WI and some are RAO/WI for ARMv7 cores. Unfortunately
3
of AArch32 and AArch64 exception entry. Refactoring means that
3
we forgot to also update the register's reset value. The effect
4
it's now used only in arm_log_exception() in helper.c, so move
4
was that (a) a guest that read CPACR on reset would not see ones in
5
the array into that function.
5
the RAO bits, and (b) if you did a migration before the guest did
6
a write to the CPACR then the migration would fail because the
7
destination would enforce the RAO bits and then complain that they
8
didn't match the zero value from the source.
6
9
7
Suggested-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
10
Implement reset for the CPACR using a custom reset function
11
that just calls cpacr_write(), to avoid having to duplicate
12
the logic for which bits are RAO.
13
14
This bug would affect migration for TCG CPUs which are ARMv7
15
with VFP but without one of Neon or VFPv3.
16
17
Reported-by: Cédric Le Goater <clg@kaod.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
18
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
19
Tested-by: Cédric Le Goater <clg@kaod.org>
10
Message-id: 1491821097-5647-1-git-send-email-peter.maydell@linaro.org
20
Message-id: 20180522173713.26282-1-peter.maydell@linaro.org
11
---
21
---
12
target/arm/cpu.h | 2 +-
22
target/arm/helper.c | 10 +++++++++-
13
target/arm/internals.h | 23 -----------------------
23
1 file changed, 9 insertions(+), 1 deletion(-)
14
target/arm/helper.c | 19 +++++++++++++++++++
15
3 files changed, 20 insertions(+), 24 deletions(-)
16
24
17
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
18
index XXXXXXX..XXXXXXX 100644
19
--- a/target/arm/cpu.h
20
+++ b/target/arm/cpu.h
21
@@ -XXX,XX +XXX,XX @@
22
#define EXCP_SEMIHOST 16 /* semihosting call */
23
#define EXCP_NOCP 17 /* v7M NOCP UsageFault */
24
#define EXCP_INVSTATE 18 /* v7M INVSTATE UsageFault */
25
-/* NB: new EXCP_ defines should be added to the excnames[] array too */
26
+/* NB: add new EXCP_ defines to the array in arm_log_exception() too */
27
28
#define ARMV7M_EXCP_RESET 1
29
#define ARMV7M_EXCP_NMI 2
30
diff --git a/target/arm/internals.h b/target/arm/internals.h
31
index XXXXXXX..XXXXXXX 100644
32
--- a/target/arm/internals.h
33
+++ b/target/arm/internals.h
34
@@ -XXX,XX +XXX,XX @@ static inline bool excp_is_internal(int excp)
35
|| excp == EXCP_SEMIHOST;
36
}
37
38
-/* Exception names for debug logging; note that not all of these
39
- * precisely correspond to architectural exceptions.
40
- */
41
-static const char * const excnames[] = {
42
- [EXCP_UDEF] = "Undefined Instruction",
43
- [EXCP_SWI] = "SVC",
44
- [EXCP_PREFETCH_ABORT] = "Prefetch Abort",
45
- [EXCP_DATA_ABORT] = "Data Abort",
46
- [EXCP_IRQ] = "IRQ",
47
- [EXCP_FIQ] = "FIQ",
48
- [EXCP_BKPT] = "Breakpoint",
49
- [EXCP_EXCEPTION_EXIT] = "QEMU v7M exception exit",
50
- [EXCP_KERNEL_TRAP] = "QEMU intercept of kernel commpage",
51
- [EXCP_HVC] = "Hypervisor Call",
52
- [EXCP_HYP_TRAP] = "Hypervisor Trap",
53
- [EXCP_SMC] = "Secure Monitor Call",
54
- [EXCP_VIRQ] = "Virtual IRQ",
55
- [EXCP_VFIQ] = "Virtual FIQ",
56
- [EXCP_SEMIHOST] = "Semihosting call",
57
- [EXCP_NOCP] = "v7M NOCP UsageFault",
58
- [EXCP_INVSTATE] = "v7M INVSTATE UsageFault",
59
-};
60
-
61
/* Scale factor for generic timers, ie number of ns per tick.
62
* This gives a 62.5MHz timer.
63
*/
64
diff --git a/target/arm/helper.c b/target/arm/helper.c
25
diff --git a/target/arm/helper.c b/target/arm/helper.c
65
index XXXXXXX..XXXXXXX 100644
26
index XXXXXXX..XXXXXXX 100644
66
--- a/target/arm/helper.c
27
--- a/target/arm/helper.c
67
+++ b/target/arm/helper.c
28
+++ b/target/arm/helper.c
68
@@ -XXX,XX +XXX,XX @@ static void arm_log_exception(int idx)
29
@@ -XXX,XX +XXX,XX @@ static void cpacr_write(CPUARMState *env, const ARMCPRegInfo *ri,
30
env->cp15.cpacr_el1 = value;
31
}
32
33
+static void cpacr_reset(CPUARMState *env, const ARMCPRegInfo *ri)
34
+{
35
+ /* Call cpacr_write() so that we reset with the correct RAO bits set
36
+ * for our CPU features.
37
+ */
38
+ cpacr_write(env, ri, 0);
39
+}
40
+
41
static CPAccessResult cpacr_access(CPUARMState *env, const ARMCPRegInfo *ri,
42
bool isread)
69
{
43
{
70
if (qemu_loglevel_mask(CPU_LOG_INT)) {
44
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6_cp_reginfo[] = {
71
const char *exc = NULL;
45
{ .name = "CPACR", .state = ARM_CP_STATE_BOTH, .opc0 = 3,
72
+ static const char * const excnames[] = {
46
.crn = 1, .crm = 0, .opc1 = 0, .opc2 = 2, .accessfn = cpacr_access,
73
+ [EXCP_UDEF] = "Undefined Instruction",
47
.access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.cpacr_el1),
74
+ [EXCP_SWI] = "SVC",
48
- .resetvalue = 0, .writefn = cpacr_write },
75
+ [EXCP_PREFETCH_ABORT] = "Prefetch Abort",
49
+ .resetfn = cpacr_reset, .writefn = cpacr_write },
76
+ [EXCP_DATA_ABORT] = "Data Abort",
50
REGINFO_SENTINEL
77
+ [EXCP_IRQ] = "IRQ",
51
};
78
+ [EXCP_FIQ] = "FIQ",
52
79
+ [EXCP_BKPT] = "Breakpoint",
80
+ [EXCP_EXCEPTION_EXIT] = "QEMU v7M exception exit",
81
+ [EXCP_KERNEL_TRAP] = "QEMU intercept of kernel commpage",
82
+ [EXCP_HVC] = "Hypervisor Call",
83
+ [EXCP_HYP_TRAP] = "Hypervisor Trap",
84
+ [EXCP_SMC] = "Secure Monitor Call",
85
+ [EXCP_VIRQ] = "Virtual IRQ",
86
+ [EXCP_VFIQ] = "Virtual FIQ",
87
+ [EXCP_SEMIHOST] = "Semihosting call",
88
+ [EXCP_NOCP] = "v7M NOCP UsageFault",
89
+ [EXCP_INVSTATE] = "v7M INVSTATE UsageFault",
90
+ };
91
92
if (idx >= 0 && idx < ARRAY_SIZE(excnames)) {
93
exc = excnames[idx];
94
--
53
--
95
2.7.4
54
2.17.1
96
55
97
56
diff view generated by jsdifflib
1
Recent changes have added new EXCP_ values to ARM but forgot
1
Add more detail to the documentation for memory_region_init_iommu()
2
to update the excnames[] array which is used to provide
2
and other IOMMU-related functions and data structures.
3
human-readable strings when printing information about the
4
exception for debug logging. Add the missing entries, and
5
add a comment to the list of #defines to help avoid the mistake
6
being repeated in future.
7
3
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
10
Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com>
6
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
11
Message-id: 1491486340-25988-1-git-send-email-peter.maydell@linaro.org
7
Reviewed-by: Eric Auger <eric.auger@redhat.com>
8
Message-id: 20180521140402.23318-2-peter.maydell@linaro.org
12
---
9
---
13
target/arm/cpu.h | 1 +
10
include/exec/memory.h | 105 ++++++++++++++++++++++++++++++++++++++----
14
target/arm/internals.h | 2 ++
11
1 file changed, 95 insertions(+), 10 deletions(-)
15
2 files changed, 3 insertions(+)
16
12
17
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
13
diff --git a/include/exec/memory.h b/include/exec/memory.h
18
index XXXXXXX..XXXXXXX 100644
14
index XXXXXXX..XXXXXXX 100644
19
--- a/target/arm/cpu.h
15
--- a/include/exec/memory.h
20
+++ b/target/arm/cpu.h
16
+++ b/include/exec/memory.h
21
@@ -XXX,XX +XXX,XX @@
17
@@ -XXX,XX +XXX,XX @@ enum IOMMUMemoryRegionAttr {
22
#define EXCP_SEMIHOST 16 /* semihosting call */
18
IOMMU_ATTR_SPAPR_TCE_FD
23
#define EXCP_NOCP 17 /* v7M NOCP UsageFault */
24
#define EXCP_INVSTATE 18 /* v7M INVSTATE UsageFault */
25
+/* NB: new EXCP_ defines should be added to the excnames[] array too */
26
27
#define ARMV7M_EXCP_RESET 1
28
#define ARMV7M_EXCP_NMI 2
29
diff --git a/target/arm/internals.h b/target/arm/internals.h
30
index XXXXXXX..XXXXXXX 100644
31
--- a/target/arm/internals.h
32
+++ b/target/arm/internals.h
33
@@ -XXX,XX +XXX,XX @@ static const char * const excnames[] = {
34
[EXCP_VIRQ] = "Virtual IRQ",
35
[EXCP_VFIQ] = "Virtual FIQ",
36
[EXCP_SEMIHOST] = "Semihosting call",
37
+ [EXCP_NOCP] = "v7M NOCP UsageFault",
38
+ [EXCP_INVSTATE] = "v7M INVSTATE UsageFault",
39
};
19
};
40
20
41
/* Scale factor for generic timers, ie number of ns per tick.
21
+/**
22
+ * IOMMUMemoryRegionClass:
23
+ *
24
+ * All IOMMU implementations need to subclass TYPE_IOMMU_MEMORY_REGION
25
+ * and provide an implementation of at least the @translate method here
26
+ * to handle requests to the memory region. Other methods are optional.
27
+ *
28
+ * The IOMMU implementation must use the IOMMU notifier infrastructure
29
+ * to report whenever mappings are changed, by calling
30
+ * memory_region_notify_iommu() (or, if necessary, by calling
31
+ * memory_region_notify_one() for each registered notifier).
32
+ */
33
typedef struct IOMMUMemoryRegionClass {
34
/* private */
35
struct DeviceClass parent_class;
36
37
/*
38
- * Return a TLB entry that contains a given address. Flag should
39
- * be the access permission of this translation operation. We can
40
- * set flag to IOMMU_NONE to mean that we don't need any
41
- * read/write permission checks, like, when for region replay.
42
+ * Return a TLB entry that contains a given address.
43
+ *
44
+ * The IOMMUAccessFlags indicated via @flag are optional and may
45
+ * be specified as IOMMU_NONE to indicate that the caller needs
46
+ * the full translation information for both reads and writes. If
47
+ * the access flags are specified then the IOMMU implementation
48
+ * may use this as an optimization, to stop doing a page table
49
+ * walk as soon as it knows that the requested permissions are not
50
+ * allowed. If IOMMU_NONE is passed then the IOMMU must do the
51
+ * full page table walk and report the permissions in the returned
52
+ * IOMMUTLBEntry. (Note that this implies that an IOMMU may not
53
+ * return different mappings for reads and writes.)
54
+ *
55
+ * The returned information remains valid while the caller is
56
+ * holding the big QEMU lock or is inside an RCU critical section;
57
+ * if the caller wishes to cache the mapping beyond that it must
58
+ * register an IOMMU notifier so it can invalidate its cached
59
+ * information when the IOMMU mapping changes.
60
+ *
61
+ * @iommu: the IOMMUMemoryRegion
62
+ * @hwaddr: address to be translated within the memory region
63
+ * @flag: requested access permissions
64
*/
65
IOMMUTLBEntry (*translate)(IOMMUMemoryRegion *iommu, hwaddr addr,
66
IOMMUAccessFlags flag);
67
- /* Returns minimum supported page size */
68
+ /* Returns minimum supported page size in bytes.
69
+ * If this method is not provided then the minimum is assumed to
70
+ * be TARGET_PAGE_SIZE.
71
+ *
72
+ * @iommu: the IOMMUMemoryRegion
73
+ */
74
uint64_t (*get_min_page_size)(IOMMUMemoryRegion *iommu);
75
- /* Called when IOMMU Notifier flag changed */
76
+ /* Called when IOMMU Notifier flag changes (ie when the set of
77
+ * events which IOMMU users are requesting notification for changes).
78
+ * Optional method -- need not be provided if the IOMMU does not
79
+ * need to know exactly which events must be notified.
80
+ *
81
+ * @iommu: the IOMMUMemoryRegion
82
+ * @old_flags: events which previously needed to be notified
83
+ * @new_flags: events which now need to be notified
84
+ */
85
void (*notify_flag_changed)(IOMMUMemoryRegion *iommu,
86
IOMMUNotifierFlag old_flags,
87
IOMMUNotifierFlag new_flags);
88
- /* Set this up to provide customized IOMMU replay function */
89
+ /* Called to handle memory_region_iommu_replay().
90
+ *
91
+ * The default implementation of memory_region_iommu_replay() is to
92
+ * call the IOMMU translate method for every page in the address space
93
+ * with flag == IOMMU_NONE and then call the notifier if translate
94
+ * returns a valid mapping. If this method is implemented then it
95
+ * overrides the default behaviour, and must provide the full semantics
96
+ * of memory_region_iommu_replay(), by calling @notifier for every
97
+ * translation present in the IOMMU.
98
+ *
99
+ * Optional method -- an IOMMU only needs to provide this method
100
+ * if the default is inefficient or produces undesirable side effects.
101
+ *
102
+ * Note: this is not related to record-and-replay functionality.
103
+ */
104
void (*replay)(IOMMUMemoryRegion *iommu, IOMMUNotifier *notifier);
105
106
- /* Get IOMMU misc attributes */
107
- int (*get_attr)(IOMMUMemoryRegion *iommu, enum IOMMUMemoryRegionAttr,
108
+ /* Get IOMMU misc attributes. This is an optional method that
109
+ * can be used to allow users of the IOMMU to get implementation-specific
110
+ * information. The IOMMU implements this method to handle calls
111
+ * by IOMMU users to memory_region_iommu_get_attr() by filling in
112
+ * the arbitrary data pointer for any IOMMUMemoryRegionAttr values that
113
+ * the IOMMU supports. If the method is unimplemented then
114
+ * memory_region_iommu_get_attr() will always return -EINVAL.
115
+ *
116
+ * @iommu: the IOMMUMemoryRegion
117
+ * @attr: attribute being queried
118
+ * @data: memory to fill in with the attribute data
119
+ *
120
+ * Returns 0 on success, or a negative errno; in particular
121
+ * returns -EINVAL for unrecognized or unimplemented attribute types.
122
+ */
123
+ int (*get_attr)(IOMMUMemoryRegion *iommu, enum IOMMUMemoryRegionAttr attr,
124
void *data);
125
} IOMMUMemoryRegionClass;
126
127
@@ -XXX,XX +XXX,XX @@ static inline void memory_region_init_reservation(MemoryRegion *mr,
128
* An IOMMU region translates addresses and forwards accesses to a target
129
* memory region.
130
*
131
+ * The IOMMU implementation must define a subclass of TYPE_IOMMU_MEMORY_REGION.
132
+ * @_iommu_mr should be a pointer to enough memory for an instance of
133
+ * that subclass, @instance_size is the size of that subclass, and
134
+ * @mrtypename is its name. This function will initialize @_iommu_mr as an
135
+ * instance of the subclass, and its methods will then be called to handle
136
+ * accesses to the memory region. See the documentation of
137
+ * #IOMMUMemoryRegionClass for further details.
138
+ *
139
* @_iommu_mr: the #IOMMUMemoryRegion to be initialized
140
* @instance_size: the IOMMUMemoryRegion subclass instance size
141
* @mrtypename: the type name of the #IOMMUMemoryRegion
142
@@ -XXX,XX +XXX,XX @@ void memory_region_register_iommu_notifier(MemoryRegion *mr,
143
* a notifier with the minimum page granularity returned by
144
* mr->iommu_ops->get_page_size().
145
*
146
+ * Note: this is not related to record-and-replay functionality.
147
+ *
148
* @iommu_mr: the memory region to observe
149
* @n: the notifier to which to replay iommu mappings
150
*/
151
@@ -XXX,XX +XXX,XX @@ void memory_region_iommu_replay(IOMMUMemoryRegion *iommu_mr, IOMMUNotifier *n);
152
* memory_region_iommu_replay_all: replay existing IOMMU translations
153
* to all the notifiers registered.
154
*
155
+ * Note: this is not related to record-and-replay functionality.
156
+ *
157
* @iommu_mr: the memory region to observe
158
*/
159
void memory_region_iommu_replay_all(IOMMUMemoryRegion *iommu_mr);
160
@@ -XXX,XX +XXX,XX @@ void memory_region_unregister_iommu_notifier(MemoryRegion *mr,
161
* memory_region_iommu_get_attr: return an IOMMU attr if get_attr() is
162
* defined on the IOMMU.
163
*
164
- * Returns 0 if succeded, error code otherwise.
165
+ * Returns 0 on success, or a negative errno otherwise. In particular,
166
+ * -EINVAL indicates that the IOMMU does not support the requested
167
+ * attribute.
168
*
169
* @iommu_mr: the memory region
170
* @attr: the requested attribute
42
--
171
--
43
2.7.4
172
2.17.1
44
173
45
174
diff view generated by jsdifflib
1
Now that we've rewritten M-profile exception return so that the magic
1
As part of plumbing MemTxAttrs down to the IOMMU translate method,
2
PC values are not visible to other parts of QEMU, we can delete the
2
add MemTxAttrs as an argument to tb_invalidate_phys_addr().
3
special casing of them elsewhere.
3
Its callers either have an attrs value to hand, or don't care
4
and can use MEMTXATTRS_UNSPECIFIED.
4
5
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Reviewed-by: Richard Henderson <rth@twiddle.net>
8
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
8
Message-id: 1491844419-12485-10-git-send-email-peter.maydell@linaro.org
9
Message-id: 20180521140402.23318-3-peter.maydell@linaro.org
9
---
10
---
10
target/arm/cpu.c | 43 ++-----------------------------------------
11
include/exec/exec-all.h | 5 +++--
11
target/arm/translate.c | 8 --------
12
accel/tcg/translate-all.c | 2 +-
12
2 files changed, 2 insertions(+), 49 deletions(-)
13
exec.c | 2 +-
14
target/xtensa/op_helper.c | 3 ++-
15
4 files changed, 7 insertions(+), 5 deletions(-)
13
16
14
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
17
diff --git a/include/exec/exec-all.h b/include/exec/exec-all.h
15
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/cpu.c
19
--- a/include/exec/exec-all.h
17
+++ b/target/arm/cpu.c
20
+++ b/include/exec/exec-all.h
18
@@ -XXX,XX +XXX,XX @@ bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
21
@@ -XXX,XX +XXX,XX @@ void tlb_set_page_with_attrs(CPUState *cpu, target_ulong vaddr,
22
void tlb_set_page(CPUState *cpu, target_ulong vaddr,
23
hwaddr paddr, int prot,
24
int mmu_idx, target_ulong size);
25
-void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr);
26
+void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs);
27
void probe_write(CPUArchState *env, target_ulong addr, int size, int mmu_idx,
28
uintptr_t retaddr);
29
#else
30
@@ -XXX,XX +XXX,XX @@ static inline void tlb_flush_by_mmuidx_all_cpus_synced(CPUState *cpu,
31
uint16_t idxmap)
32
{
19
}
33
}
20
34
-static inline void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr)
21
#if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
35
+static inline void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr,
22
-static void arm_v7m_unassigned_access(CPUState *cpu, hwaddr addr,
36
+ MemTxAttrs attrs)
23
- bool is_write, bool is_exec, int opaque,
24
- unsigned size)
25
-{
26
- ARMCPU *arm = ARM_CPU(cpu);
27
- CPUARMState *env = &arm->env;
28
-
29
- /* ARMv7-M interrupt return works by loading a magic value into the PC.
30
- * On real hardware the load causes the return to occur. The qemu
31
- * implementation performs the jump normally, then does the exception
32
- * return by throwing a special exception when when the CPU tries to
33
- * execute code at the magic address.
34
- */
35
- if (env->v7m.exception != 0 && addr >= 0xfffffff0 && is_exec) {
36
- cpu->exception_index = EXCP_EXCEPTION_EXIT;
37
- cpu_loop_exit(cpu);
38
- }
39
-
40
- /* In real hardware an attempt to access parts of the address space
41
- * with nothing there will usually cause an external abort.
42
- * However our QEMU board models are often missing device models where
43
- * the guest can boot anyway with the default read-as-zero/writes-ignored
44
- * behaviour that you get without a QEMU unassigned_access hook.
45
- * So just return here to retain that default behaviour.
46
- */
47
-}
48
-
49
static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
50
{
37
{
51
CPUClass *cc = CPU_GET_CLASS(cs);
38
}
52
@@ -XXX,XX +XXX,XX @@ static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
53
CPUARMState *env = &cpu->env;
54
bool ret = false;
55
56
- /* ARMv7-M interrupt return works by loading a magic value
57
- * into the PC. On real hardware the load causes the
58
- * return to occur. The qemu implementation performs the
59
- * jump normally, then does the exception return when the
60
- * CPU tries to execute code at the magic address.
61
- * This will cause the magic PC value to be pushed to
62
- * the stack if an interrupt occurred at the wrong time.
63
- * We avoid this by disabling interrupts when
64
- * pc contains a magic address.
65
- *
66
- * ARMv7-M interrupt masking works differently than -A or -R.
67
+ /* ARMv7-M interrupt masking works differently than -A or -R.
68
* There is no FIQ/IRQ distinction. Instead of I and F bits
69
* masking FIQ and IRQ interrupts, an exception is taken only
70
* if it is higher priority than the current execution priority
71
@@ -XXX,XX +XXX,XX @@ static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
72
* currently active exception).
73
*/
74
if (interrupt_request & CPU_INTERRUPT_HARD
75
- && (armv7m_nvic_can_take_pending_exception(env->nvic))
76
- && (env->regs[15] < 0xfffffff0)) {
77
+ && (armv7m_nvic_can_take_pending_exception(env->nvic))) {
78
cs->exception_index = EXCP_IRQ;
79
cc->do_interrupt(cs);
80
ret = true;
81
@@ -XXX,XX +XXX,XX @@ static void arm_v7m_class_init(ObjectClass *oc, void *data)
82
cc->do_interrupt = arm_v7m_cpu_do_interrupt;
83
#endif
39
#endif
84
40
diff --git a/accel/tcg/translate-all.c b/accel/tcg/translate-all.c
85
- cc->do_unassigned_access = arm_v7m_unassigned_access;
41
index XXXXXXX..XXXXXXX 100644
86
cc->cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt;
42
--- a/accel/tcg/translate-all.c
43
+++ b/accel/tcg/translate-all.c
44
@@ -XXX,XX +XXX,XX @@ static TranslationBlock *tb_find_pc(uintptr_t tc_ptr)
87
}
45
}
88
46
89
diff --git a/target/arm/translate.c b/target/arm/translate.c
47
#if !defined(CONFIG_USER_ONLY)
48
-void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr)
49
+void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs)
50
{
51
ram_addr_t ram_addr;
52
MemoryRegion *mr;
53
diff --git a/exec.c b/exec.c
90
index XXXXXXX..XXXXXXX 100644
54
index XXXXXXX..XXXXXXX 100644
91
--- a/target/arm/translate.c
55
--- a/exec.c
92
+++ b/target/arm/translate.c
56
+++ b/exec.c
93
@@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb)
57
@@ -XXX,XX +XXX,XX @@ static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
94
dc->is_jmp = DISAS_EXC;
58
if (phys != -1) {
95
break;
59
/* Locks grabbed by tb_invalidate_phys_addr */
96
}
60
tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
97
-#else
61
- phys | (pc & ~TARGET_PAGE_MASK));
98
- if (arm_dc_feature(dc, ARM_FEATURE_M)) {
62
+ phys | (pc & ~TARGET_PAGE_MASK), attrs);
99
- /* Branches to the magic exception-return addresses should
63
}
100
- * already have been caught via the arm_v7m_unassigned_access hook,
64
}
101
- * and never get here.
102
- */
103
- assert(dc->pc < 0xfffffff0);
104
- }
105
#endif
65
#endif
106
66
diff --git a/target/xtensa/op_helper.c b/target/xtensa/op_helper.c
107
if (unlikely(!QTAILQ_EMPTY(&cs->breakpoints))) {
67
index XXXXXXX..XXXXXXX 100644
68
--- a/target/xtensa/op_helper.c
69
+++ b/target/xtensa/op_helper.c
70
@@ -XXX,XX +XXX,XX @@ static void tb_invalidate_virtual_addr(CPUXtensaState *env, uint32_t vaddr)
71
int ret = xtensa_get_physical_addr(env, false, vaddr, 2, 0,
72
&paddr, &page_size, &access);
73
if (ret == 0) {
74
- tb_invalidate_phys_addr(&address_space_memory, paddr);
75
+ tb_invalidate_phys_addr(&address_space_memory, paddr,
76
+ MEMTXATTRS_UNSPECIFIED);
77
}
78
}
79
108
--
80
--
109
2.7.4
81
2.17.1
110
82
111
83
diff view generated by jsdifflib
New patch
1
1
As part of plumbing MemTxAttrs down to the IOMMU translate method,
2
add MemTxAttrs as an argument to address_space_translate()
3
and address_space_translate_cached(). Callers either have an
4
attrs value to hand, or don't care and can use MEMTXATTRS_UNSPECIFIED.
5
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Message-id: 20180521140402.23318-4-peter.maydell@linaro.org
10
---
11
include/exec/memory.h | 4 +++-
12
accel/tcg/translate-all.c | 2 +-
13
exec.c | 14 +++++++++-----
14
hw/vfio/common.c | 3 ++-
15
memory_ldst.inc.c | 18 +++++++++---------
16
target/riscv/helper.c | 2 +-
17
6 files changed, 25 insertions(+), 18 deletions(-)
18
19
diff --git a/include/exec/memory.h b/include/exec/memory.h
20
index XXXXXXX..XXXXXXX 100644
21
--- a/include/exec/memory.h
22
+++ b/include/exec/memory.h
23
@@ -XXX,XX +XXX,XX @@ IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
24
* #MemoryRegion.
25
* @len: pointer to length
26
* @is_write: indicates the transfer direction
27
+ * @attrs: memory attributes
28
*/
29
MemoryRegion *flatview_translate(FlatView *fv,
30
hwaddr addr, hwaddr *xlat,
31
@@ -XXX,XX +XXX,XX @@ MemoryRegion *flatview_translate(FlatView *fv,
32
33
static inline MemoryRegion *address_space_translate(AddressSpace *as,
34
hwaddr addr, hwaddr *xlat,
35
- hwaddr *len, bool is_write)
36
+ hwaddr *len, bool is_write,
37
+ MemTxAttrs attrs)
38
{
39
return flatview_translate(address_space_to_flatview(as),
40
addr, xlat, len, is_write);
41
diff --git a/accel/tcg/translate-all.c b/accel/tcg/translate-all.c
42
index XXXXXXX..XXXXXXX 100644
43
--- a/accel/tcg/translate-all.c
44
+++ b/accel/tcg/translate-all.c
45
@@ -XXX,XX +XXX,XX @@ void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs)
46
hwaddr l = 1;
47
48
rcu_read_lock();
49
- mr = address_space_translate(as, addr, &addr, &l, false);
50
+ mr = address_space_translate(as, addr, &addr, &l, false, attrs);
51
if (!(memory_region_is_ram(mr)
52
|| memory_region_is_romd(mr))) {
53
rcu_read_unlock();
54
diff --git a/exec.c b/exec.c
55
index XXXXXXX..XXXXXXX 100644
56
--- a/exec.c
57
+++ b/exec.c
58
@@ -XXX,XX +XXX,XX @@ static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
59
rcu_read_lock();
60
while (len > 0) {
61
l = len;
62
- mr = address_space_translate(as, addr, &addr1, &l, true);
63
+ mr = address_space_translate(as, addr, &addr1, &l, true,
64
+ MEMTXATTRS_UNSPECIFIED);
65
66
if (!(memory_region_is_ram(mr) ||
67
memory_region_is_romd(mr))) {
68
@@ -XXX,XX +XXX,XX @@ void address_space_cache_destroy(MemoryRegionCache *cache)
69
*/
70
static inline MemoryRegion *address_space_translate_cached(
71
MemoryRegionCache *cache, hwaddr addr, hwaddr *xlat,
72
- hwaddr *plen, bool is_write)
73
+ hwaddr *plen, bool is_write, MemTxAttrs attrs)
74
{
75
MemoryRegionSection section;
76
MemoryRegion *mr;
77
@@ -XXX,XX +XXX,XX @@ address_space_read_cached_slow(MemoryRegionCache *cache, hwaddr addr,
78
MemoryRegion *mr;
79
80
l = len;
81
- mr = address_space_translate_cached(cache, addr, &addr1, &l, false);
82
+ mr = address_space_translate_cached(cache, addr, &addr1, &l, false,
83
+ MEMTXATTRS_UNSPECIFIED);
84
flatview_read_continue(cache->fv,
85
addr, MEMTXATTRS_UNSPECIFIED, buf, len,
86
addr1, l, mr);
87
@@ -XXX,XX +XXX,XX @@ address_space_write_cached_slow(MemoryRegionCache *cache, hwaddr addr,
88
MemoryRegion *mr;
89
90
l = len;
91
- mr = address_space_translate_cached(cache, addr, &addr1, &l, true);
92
+ mr = address_space_translate_cached(cache, addr, &addr1, &l, true,
93
+ MEMTXATTRS_UNSPECIFIED);
94
flatview_write_continue(cache->fv,
95
addr, MEMTXATTRS_UNSPECIFIED, buf, len,
96
addr1, l, mr);
97
@@ -XXX,XX +XXX,XX @@ bool cpu_physical_memory_is_io(hwaddr phys_addr)
98
99
rcu_read_lock();
100
mr = address_space_translate(&address_space_memory,
101
- phys_addr, &phys_addr, &l, false);
102
+ phys_addr, &phys_addr, &l, false,
103
+ MEMTXATTRS_UNSPECIFIED);
104
105
res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
106
rcu_read_unlock();
107
diff --git a/hw/vfio/common.c b/hw/vfio/common.c
108
index XXXXXXX..XXXXXXX 100644
109
--- a/hw/vfio/common.c
110
+++ b/hw/vfio/common.c
111
@@ -XXX,XX +XXX,XX @@ static bool vfio_get_vaddr(IOMMUTLBEntry *iotlb, void **vaddr,
112
*/
113
mr = address_space_translate(&address_space_memory,
114
iotlb->translated_addr,
115
- &xlat, &len, writable);
116
+ &xlat, &len, writable,
117
+ MEMTXATTRS_UNSPECIFIED);
118
if (!memory_region_is_ram(mr)) {
119
error_report("iommu map to non memory area %"HWADDR_PRIx"",
120
xlat);
121
diff --git a/memory_ldst.inc.c b/memory_ldst.inc.c
122
index XXXXXXX..XXXXXXX 100644
123
--- a/memory_ldst.inc.c
124
+++ b/memory_ldst.inc.c
125
@@ -XXX,XX +XXX,XX @@ static inline uint32_t glue(address_space_ldl_internal, SUFFIX)(ARG1_DECL,
126
bool release_lock = false;
127
128
RCU_READ_LOCK();
129
- mr = TRANSLATE(addr, &addr1, &l, false);
130
+ mr = TRANSLATE(addr, &addr1, &l, false, attrs);
131
if (l < 4 || !IS_DIRECT(mr, false)) {
132
release_lock |= prepare_mmio_access(mr);
133
134
@@ -XXX,XX +XXX,XX @@ static inline uint64_t glue(address_space_ldq_internal, SUFFIX)(ARG1_DECL,
135
bool release_lock = false;
136
137
RCU_READ_LOCK();
138
- mr = TRANSLATE(addr, &addr1, &l, false);
139
+ mr = TRANSLATE(addr, &addr1, &l, false, attrs);
140
if (l < 8 || !IS_DIRECT(mr, false)) {
141
release_lock |= prepare_mmio_access(mr);
142
143
@@ -XXX,XX +XXX,XX @@ uint32_t glue(address_space_ldub, SUFFIX)(ARG1_DECL,
144
bool release_lock = false;
145
146
RCU_READ_LOCK();
147
- mr = TRANSLATE(addr, &addr1, &l, false);
148
+ mr = TRANSLATE(addr, &addr1, &l, false, attrs);
149
if (!IS_DIRECT(mr, false)) {
150
release_lock |= prepare_mmio_access(mr);
151
152
@@ -XXX,XX +XXX,XX @@ static inline uint32_t glue(address_space_lduw_internal, SUFFIX)(ARG1_DECL,
153
bool release_lock = false;
154
155
RCU_READ_LOCK();
156
- mr = TRANSLATE(addr, &addr1, &l, false);
157
+ mr = TRANSLATE(addr, &addr1, &l, false, attrs);
158
if (l < 2 || !IS_DIRECT(mr, false)) {
159
release_lock |= prepare_mmio_access(mr);
160
161
@@ -XXX,XX +XXX,XX @@ void glue(address_space_stl_notdirty, SUFFIX)(ARG1_DECL,
162
bool release_lock = false;
163
164
RCU_READ_LOCK();
165
- mr = TRANSLATE(addr, &addr1, &l, true);
166
+ mr = TRANSLATE(addr, &addr1, &l, true, attrs);
167
if (l < 4 || !IS_DIRECT(mr, true)) {
168
release_lock |= prepare_mmio_access(mr);
169
170
@@ -XXX,XX +XXX,XX @@ static inline void glue(address_space_stl_internal, SUFFIX)(ARG1_DECL,
171
bool release_lock = false;
172
173
RCU_READ_LOCK();
174
- mr = TRANSLATE(addr, &addr1, &l, true);
175
+ mr = TRANSLATE(addr, &addr1, &l, true, attrs);
176
if (l < 4 || !IS_DIRECT(mr, true)) {
177
release_lock |= prepare_mmio_access(mr);
178
179
@@ -XXX,XX +XXX,XX @@ void glue(address_space_stb, SUFFIX)(ARG1_DECL,
180
bool release_lock = false;
181
182
RCU_READ_LOCK();
183
- mr = TRANSLATE(addr, &addr1, &l, true);
184
+ mr = TRANSLATE(addr, &addr1, &l, true, attrs);
185
if (!IS_DIRECT(mr, true)) {
186
release_lock |= prepare_mmio_access(mr);
187
r = memory_region_dispatch_write(mr, addr1, val, 1, attrs);
188
@@ -XXX,XX +XXX,XX @@ static inline void glue(address_space_stw_internal, SUFFIX)(ARG1_DECL,
189
bool release_lock = false;
190
191
RCU_READ_LOCK();
192
- mr = TRANSLATE(addr, &addr1, &l, true);
193
+ mr = TRANSLATE(addr, &addr1, &l, true, attrs);
194
if (l < 2 || !IS_DIRECT(mr, true)) {
195
release_lock |= prepare_mmio_access(mr);
196
197
@@ -XXX,XX +XXX,XX @@ static void glue(address_space_stq_internal, SUFFIX)(ARG1_DECL,
198
bool release_lock = false;
199
200
RCU_READ_LOCK();
201
- mr = TRANSLATE(addr, &addr1, &l, true);
202
+ mr = TRANSLATE(addr, &addr1, &l, true, attrs);
203
if (l < 8 || !IS_DIRECT(mr, true)) {
204
release_lock |= prepare_mmio_access(mr);
205
206
diff --git a/target/riscv/helper.c b/target/riscv/helper.c
207
index XXXXXXX..XXXXXXX 100644
208
--- a/target/riscv/helper.c
209
+++ b/target/riscv/helper.c
210
@@ -XXX,XX +XXX,XX @@ restart:
211
MemoryRegion *mr;
212
hwaddr l = sizeof(target_ulong), addr1;
213
mr = address_space_translate(cs->as, pte_addr,
214
- &addr1, &l, false);
215
+ &addr1, &l, false, MEMTXATTRS_UNSPECIFIED);
216
if (memory_access_is_direct(mr, true)) {
217
target_ulong *pte_pa =
218
qemu_map_ram_ptr(mr->ram_block, addr1);
219
--
220
2.17.1
221
222
diff view generated by jsdifflib
1
Move the utility routines gen_set_condexec() and gen_set_pc_im()
1
As part of plumbing MemTxAttrs down to the IOMMU translate method,
2
up in the file, as we will want to use them from a function
2
add MemTxAttrs as an argument to address_space_map().
3
placed earlier in the file than their current location.
3
Its callers either have an attrs value to hand, or don't care
4
and can use MEMTXATTRS_UNSPECIFIED.
4
5
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
7
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
7
Reviewed-by: Richard Henderson <rth@twiddle.net>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Message-id: 1491844419-12485-5-git-send-email-peter.maydell@linaro.org
9
Message-id: 20180521140402.23318-5-peter.maydell@linaro.org
9
---
10
---
10
target/arm/translate.c | 31 +++++++++++++++----------------
11
include/exec/memory.h | 3 ++-
11
1 file changed, 15 insertions(+), 16 deletions(-)
12
include/sysemu/dma.h | 3 ++-
13
exec.c | 6 ++++--
14
target/ppc/mmu-hash64.c | 3 ++-
15
4 files changed, 10 insertions(+), 5 deletions(-)
12
16
13
diff --git a/target/arm/translate.c b/target/arm/translate.c
17
diff --git a/include/exec/memory.h b/include/exec/memory.h
14
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
15
--- a/target/arm/translate.c
19
--- a/include/exec/memory.h
16
+++ b/target/arm/translate.c
20
+++ b/include/exec/memory.h
17
@@ -XXX,XX +XXX,XX @@ static const uint8_t table_logic_cc[16] = {
21
@@ -XXX,XX +XXX,XX @@ bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_
18
1, /* mvn */
22
* @addr: address within that address space
19
};
23
* @plen: pointer to length of buffer; updated on return
20
24
* @is_write: indicates the transfer direction
21
+static inline void gen_set_condexec(DisasContext *s)
25
+ * @attrs: memory attributes
22
+{
26
*/
23
+ if (s->condexec_mask) {
27
void *address_space_map(AddressSpace *as, hwaddr addr,
24
+ uint32_t val = (s->condexec_cond << 4) | (s->condexec_mask >> 1);
28
- hwaddr *plen, bool is_write);
25
+ TCGv_i32 tmp = tcg_temp_new_i32();
29
+ hwaddr *plen, bool is_write, MemTxAttrs attrs);
26
+ tcg_gen_movi_i32(tmp, val);
30
27
+ store_cpu_field(tmp, condexec_bits);
31
/* address_space_unmap: Unmaps a memory region previously mapped by address_space_map()
28
+ }
32
*
29
+}
33
diff --git a/include/sysemu/dma.h b/include/sysemu/dma.h
30
+
34
index XXXXXXX..XXXXXXX 100644
31
+static inline void gen_set_pc_im(DisasContext *s, target_ulong val)
35
--- a/include/sysemu/dma.h
32
+{
36
+++ b/include/sysemu/dma.h
33
+ tcg_gen_movi_i32(cpu_R[15], val);
37
@@ -XXX,XX +XXX,XX @@ static inline void *dma_memory_map(AddressSpace *as,
34
+}
38
hwaddr xlen = *len;
35
+
39
void *p;
36
/* Set PC and Thumb state from an immediate address. */
40
37
static inline void gen_bx_im(DisasContext *s, uint32_t addr)
41
- p = address_space_map(as, addr, &xlen, dir == DMA_DIRECTION_FROM_DEVICE);
42
+ p = address_space_map(as, addr, &xlen, dir == DMA_DIRECTION_FROM_DEVICE,
43
+ MEMTXATTRS_UNSPECIFIED);
44
*len = xlen;
45
return p;
46
}
47
diff --git a/exec.c b/exec.c
48
index XXXXXXX..XXXXXXX 100644
49
--- a/exec.c
50
+++ b/exec.c
51
@@ -XXX,XX +XXX,XX @@ flatview_extend_translation(FlatView *fv, hwaddr addr,
52
void *address_space_map(AddressSpace *as,
53
hwaddr addr,
54
hwaddr *plen,
55
- bool is_write)
56
+ bool is_write,
57
+ MemTxAttrs attrs)
38
{
58
{
39
@@ -XXX,XX +XXX,XX @@ DO_GEN_ST(8, MO_UB)
59
hwaddr len = *plen;
40
DO_GEN_ST(16, MO_UW)
60
hwaddr l, xlat;
41
DO_GEN_ST(32, MO_UL)
61
@@ -XXX,XX +XXX,XX @@ void *cpu_physical_memory_map(hwaddr addr,
42
62
hwaddr *plen,
43
-static inline void gen_set_pc_im(DisasContext *s, target_ulong val)
63
int is_write)
44
-{
45
- tcg_gen_movi_i32(cpu_R[15], val);
46
-}
47
-
48
static inline void gen_hvc(DisasContext *s, int imm16)
49
{
64
{
50
/* The pre HVC helper handles cases when HVC gets trapped
65
- return address_space_map(&address_space_memory, addr, plen, is_write);
51
@@ -XXX,XX +XXX,XX @@ static inline void gen_smc(DisasContext *s)
66
+ return address_space_map(&address_space_memory, addr, plen, is_write,
52
s->is_jmp = DISAS_SMC;
67
+ MEMTXATTRS_UNSPECIFIED);
53
}
68
}
54
69
55
-static inline void
70
void cpu_physical_memory_unmap(void *buffer, hwaddr len,
56
-gen_set_condexec (DisasContext *s)
71
diff --git a/target/ppc/mmu-hash64.c b/target/ppc/mmu-hash64.c
57
-{
72
index XXXXXXX..XXXXXXX 100644
58
- if (s->condexec_mask) {
73
--- a/target/ppc/mmu-hash64.c
59
- uint32_t val = (s->condexec_cond << 4) | (s->condexec_mask >> 1);
74
+++ b/target/ppc/mmu-hash64.c
60
- TCGv_i32 tmp = tcg_temp_new_i32();
75
@@ -XXX,XX +XXX,XX @@ const ppc_hash_pte64_t *ppc_hash64_map_hptes(PowerPCCPU *cpu,
61
- tcg_gen_movi_i32(tmp, val);
76
return NULL;
62
- store_cpu_field(tmp, condexec_bits);
77
}
63
- }
78
64
-}
79
- hptes = address_space_map(CPU(cpu)->as, base + pte_offset, &plen, false);
65
-
80
+ hptes = address_space_map(CPU(cpu)->as, base + pte_offset, &plen, false,
66
static void gen_exception_internal_insn(DisasContext *s, int offset, int excp)
81
+ MEMTXATTRS_UNSPECIFIED);
67
{
82
if (plen < (n * HASH_PTE_SIZE_64)) {
68
gen_set_condexec(s);
83
hw_error("%s: Unable to map all requested HPTEs\n", __func__);
84
}
69
--
85
--
70
2.7.4
86
2.17.1
71
87
72
88
diff view generated by jsdifflib
1
On M profile, return from exceptions happen when code in Handler mode
1
As part of plumbing MemTxAttrs down to the IOMMU translate method,
2
executes one of the following function call return instructions:
2
add MemTxAttrs as an argument to address_space_access_valid().
3
* POP or LDM which loads the PC
3
Its callers either have an attrs value to hand, or don't care
4
* LDR to PC
4
and can use MEMTXATTRS_UNSPECIFIED.
5
* BX register
6
and the new PC value is 0xFFxxxxxx.
7
8
QEMU tries to implement this by not treating the instruction
9
specially but then catching the attempt to execute from the magic
10
address value. This is not ideal, because:
11
* there are guest visible differences from the architecturally
12
specified behaviour (for instance jumping to 0xFFxxxxxx via a
13
different instruction should not cause an exception return but it
14
will in the QEMU implementation)
15
* we have to account for it in various places (like refusing to take
16
an interrupt if the PC is at a magic value, and making sure that
17
the MPU doesn't deny execution at the magic value addresses)
18
19
Drop these hacks, and instead implement exception return the way the
20
architecture specifies -- by having the relevant instructions check
21
for the magic value and raise the 'do an exception return' QEMU
22
internal exception immediately.
23
24
The effect on the generated code is minor:
25
26
bx lr, old code (and new code for Thread mode):
27
TCG:
28
mov_i32 tmp5,r14
29
movi_i32 tmp6,$0xfffffffffffffffe
30
and_i32 pc,tmp5,tmp6
31
movi_i32 tmp6,$0x1
32
and_i32 tmp5,tmp5,tmp6
33
st_i32 tmp5,env,$0x218
34
exit_tb $0x0
35
set_label $L0
36
exit_tb $0x7f2aabd61993
37
x86_64 generated code:
38
0x7f2aabe87019: mov %ebx,%ebp
39
0x7f2aabe8701b: and $0xfffffffffffffffe,%ebp
40
0x7f2aabe8701e: mov %ebp,0x3c(%r14)
41
0x7f2aabe87022: and $0x1,%ebx
42
0x7f2aabe87025: mov %ebx,0x218(%r14)
43
0x7f2aabe8702c: xor %eax,%eax
44
0x7f2aabe8702e: jmpq 0x7f2aabe7c016
45
46
bx lr, new code when in Handler mode:
47
TCG:
48
mov_i32 tmp5,r14
49
movi_i32 tmp6,$0xfffffffffffffffe
50
and_i32 pc,tmp5,tmp6
51
movi_i32 tmp6,$0x1
52
and_i32 tmp5,tmp5,tmp6
53
st_i32 tmp5,env,$0x218
54
movi_i32 tmp5,$0xffffffffff000000
55
brcond_i32 pc,tmp5,geu,$L1
56
exit_tb $0x0
57
set_label $L1
58
movi_i32 tmp5,$0x8
59
call exception_internal,$0x0,$0,env,tmp5
60
x86_64 generated code:
61
0x7fe8fa1264e3: mov %ebp,%ebx
62
0x7fe8fa1264e5: and $0xfffffffffffffffe,%ebx
63
0x7fe8fa1264e8: mov %ebx,0x3c(%r14)
64
0x7fe8fa1264ec: and $0x1,%ebp
65
0x7fe8fa1264ef: mov %ebp,0x218(%r14)
66
0x7fe8fa1264f6: cmp $0xff000000,%ebx
67
0x7fe8fa1264fc: jae 0x7fe8fa126509
68
0x7fe8fa126502: xor %eax,%eax
69
0x7fe8fa126504: jmpq 0x7fe8fa122016
70
0x7fe8fa126509: mov %r14,%rdi
71
0x7fe8fa12650c: mov $0x8,%esi
72
0x7fe8fa126511: mov $0x56095dbeccf5,%r10
73
0x7fe8fa12651b: callq *%r10
74
75
which is a difference of one cmp/branch-not-taken. This will
76
be lost in the noise of having to exit generated code and
77
look up the next TB anyway.
78
5
79
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
80
Reviewed-by: Richard Henderson <rth@twiddle.net>
7
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
81
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
82
Message-id: 1491844419-12485-9-git-send-email-peter.maydell@linaro.org
9
Message-id: 20180521140402.23318-6-peter.maydell@linaro.org
83
---
10
---
84
target/arm/translate.h | 4 +++
11
include/exec/memory.h | 4 +++-
85
target/arm/translate.c | 66 +++++++++++++++++++++++++++++++++++++++++++++-----
12
include/sysemu/dma.h | 3 ++-
86
2 files changed, 64 insertions(+), 6 deletions(-)
13
exec.c | 3 ++-
14
target/s390x/diag.c | 6 ++++--
15
target/s390x/excp_helper.c | 3 ++-
16
target/s390x/mmu_helper.c | 3 ++-
17
target/s390x/sigp.c | 3 ++-
18
7 files changed, 17 insertions(+), 8 deletions(-)
87
19
88
diff --git a/target/arm/translate.h b/target/arm/translate.h
20
diff --git a/include/exec/memory.h b/include/exec/memory.h
89
index XXXXXXX..XXXXXXX 100644
21
index XXXXXXX..XXXXXXX 100644
90
--- a/target/arm/translate.h
22
--- a/include/exec/memory.h
91
+++ b/target/arm/translate.h
23
+++ b/include/exec/memory.h
92
@@ -XXX,XX +XXX,XX @@ static void disas_set_insn_syndrome(DisasContext *s, uint32_t syn)
24
@@ -XXX,XX +XXX,XX @@ static inline MemoryRegion *address_space_translate(AddressSpace *as,
93
#define DISAS_HVC 8
25
* @addr: address within that address space
94
#define DISAS_SMC 9
26
* @len: length of the area to be checked
95
#define DISAS_YIELD 10
27
* @is_write: indicates the transfer direction
96
+/* M profile branch which might be an exception return (and so needs
28
+ * @attrs: memory attributes
97
+ * custom end-of-TB code)
29
*/
98
+ */
30
-bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write);
99
+#define DISAS_BX_EXCRET 11
31
+bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len,
100
32
+ bool is_write, MemTxAttrs attrs);
101
#ifdef TARGET_AARCH64
33
102
void a64_translate_init(void);
34
/* address_space_map: map a physical memory region into a host virtual address
103
diff --git a/target/arm/translate.c b/target/arm/translate.c
35
*
36
diff --git a/include/sysemu/dma.h b/include/sysemu/dma.h
104
index XXXXXXX..XXXXXXX 100644
37
index XXXXXXX..XXXXXXX 100644
105
--- a/target/arm/translate.c
38
--- a/include/sysemu/dma.h
106
+++ b/target/arm/translate.c
39
+++ b/include/sysemu/dma.h
107
@@ -XXX,XX +XXX,XX @@ static inline void gen_bx(DisasContext *s, TCGv_i32 var)
40
@@ -XXX,XX +XXX,XX @@ static inline bool dma_memory_valid(AddressSpace *as,
108
store_cpu_field(var, thumb);
41
DMADirection dir)
42
{
43
return address_space_access_valid(as, addr, len,
44
- dir == DMA_DIRECTION_FROM_DEVICE);
45
+ dir == DMA_DIRECTION_FROM_DEVICE,
46
+ MEMTXATTRS_UNSPECIFIED);
109
}
47
}
110
48
111
+/* Set PC and Thumb state from var. var is marked as dead.
49
static inline int dma_memory_rw_relaxed(AddressSpace *as, dma_addr_t addr,
112
+ * For M-profile CPUs, include logic to detect exception-return
50
diff --git a/exec.c b/exec.c
113
+ * branches and handle them. This is needed for Thumb POP/LDM to PC, LDR to PC,
51
index XXXXXXX..XXXXXXX 100644
114
+ * and BX reg, and no others, and happens only for code in Handler mode.
52
--- a/exec.c
115
+ */
53
+++ b/exec.c
116
+static inline void gen_bx_excret(DisasContext *s, TCGv_i32 var)
54
@@ -XXX,XX +XXX,XX @@ static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
117
+{
55
}
118
+ /* Generate the same code here as for a simple bx, but flag via
56
119
+ * s->is_jmp that we need to do the rest of the work later.
57
bool address_space_access_valid(AddressSpace *as, hwaddr addr,
120
+ */
58
- int len, bool is_write)
121
+ gen_bx(s, var);
59
+ int len, bool is_write,
122
+ if (s->v7m_handler_mode && arm_dc_feature(s, ARM_FEATURE_M)) {
60
+ MemTxAttrs attrs)
123
+ s->is_jmp = DISAS_BX_EXCRET;
124
+ }
125
+}
126
+
127
+static inline void gen_bx_excret_final_code(DisasContext *s)
128
+{
129
+ /* Generate the code to finish possible exception return and end the TB */
130
+ TCGLabel *excret_label = gen_new_label();
131
+
132
+ /* Is the new PC value in the magic range indicating exception return? */
133
+ tcg_gen_brcondi_i32(TCG_COND_GEU, cpu_R[15], 0xff000000, excret_label);
134
+ /* No: end the TB as we would for a DISAS_JMP */
135
+ if (is_singlestepping(s)) {
136
+ gen_singlestep_exception(s);
137
+ } else {
138
+ tcg_gen_exit_tb(0);
139
+ }
140
+ gen_set_label(excret_label);
141
+ /* Yes: this is an exception return.
142
+ * At this point in runtime env->regs[15] and env->thumb will hold
143
+ * the exception-return magic number, which do_v7m_exception_exit()
144
+ * will read. Nothing else will be able to see those values because
145
+ * the cpu-exec main loop guarantees that we will always go straight
146
+ * from raising the exception to the exception-handling code.
147
+ *
148
+ * gen_ss_advance(s) does nothing on M profile currently but
149
+ * calling it is conceptually the right thing as we have executed
150
+ * this instruction (compare SWI, HVC, SMC handling).
151
+ */
152
+ gen_ss_advance(s);
153
+ gen_exception_internal(EXCP_EXCEPTION_EXIT);
154
+}
155
+
156
/* Variant of store_reg which uses branch&exchange logic when storing
157
to r15 in ARM architecture v7 and above. The source must be a temporary
158
and will be marked as dead. */
159
@@ -XXX,XX +XXX,XX @@ static inline void store_reg_bx(DisasContext *s, int reg, TCGv_i32 var)
160
static inline void store_reg_from_load(DisasContext *s, int reg, TCGv_i32 var)
161
{
61
{
162
if (reg == 15 && ENABLE_ARCH_5) {
62
FlatView *fv;
163
- gen_bx(s, var);
63
bool result;
164
+ gen_bx_excret(s, var);
64
diff --git a/target/s390x/diag.c b/target/s390x/diag.c
165
} else {
65
index XXXXXXX..XXXXXXX 100644
166
store_reg(s, reg, var);
66
--- a/target/s390x/diag.c
67
+++ b/target/s390x/diag.c
68
@@ -XXX,XX +XXX,XX @@ void handle_diag_308(CPUS390XState *env, uint64_t r1, uint64_t r3, uintptr_t ra)
69
return;
70
}
71
if (!address_space_access_valid(&address_space_memory, addr,
72
- sizeof(IplParameterBlock), false)) {
73
+ sizeof(IplParameterBlock), false,
74
+ MEMTXATTRS_UNSPECIFIED)) {
75
s390_program_interrupt(env, PGM_ADDRESSING, ILEN_AUTO, ra);
76
return;
77
}
78
@@ -XXX,XX +XXX,XX @@ out:
79
return;
80
}
81
if (!address_space_access_valid(&address_space_memory, addr,
82
- sizeof(IplParameterBlock), true)) {
83
+ sizeof(IplParameterBlock), true,
84
+ MEMTXATTRS_UNSPECIFIED)) {
85
s390_program_interrupt(env, PGM_ADDRESSING, ILEN_AUTO, ra);
86
return;
87
}
88
diff --git a/target/s390x/excp_helper.c b/target/s390x/excp_helper.c
89
index XXXXXXX..XXXXXXX 100644
90
--- a/target/s390x/excp_helper.c
91
+++ b/target/s390x/excp_helper.c
92
@@ -XXX,XX +XXX,XX @@ int s390_cpu_handle_mmu_fault(CPUState *cs, vaddr orig_vaddr, int size,
93
94
/* check out of RAM access */
95
if (!address_space_access_valid(&address_space_memory, raddr,
96
- TARGET_PAGE_SIZE, rw)) {
97
+ TARGET_PAGE_SIZE, rw,
98
+ MEMTXATTRS_UNSPECIFIED)) {
99
DPRINTF("%s: raddr %" PRIx64 " > ram_size %" PRIx64 "\n", __func__,
100
(uint64_t)raddr, (uint64_t)ram_size);
101
trigger_pgm_exception(env, PGM_ADDRESSING, ILEN_AUTO);
102
diff --git a/target/s390x/mmu_helper.c b/target/s390x/mmu_helper.c
103
index XXXXXXX..XXXXXXX 100644
104
--- a/target/s390x/mmu_helper.c
105
+++ b/target/s390x/mmu_helper.c
106
@@ -XXX,XX +XXX,XX @@ static int translate_pages(S390CPU *cpu, vaddr addr, int nr_pages,
107
return ret;
108
}
109
if (!address_space_access_valid(&address_space_memory, pages[i],
110
- TARGET_PAGE_SIZE, is_write)) {
111
+ TARGET_PAGE_SIZE, is_write,
112
+ MEMTXATTRS_UNSPECIFIED)) {
113
trigger_access_exception(env, PGM_ADDRESSING, ILEN_AUTO, 0);
114
return -EFAULT;
115
}
116
diff --git a/target/s390x/sigp.c b/target/s390x/sigp.c
117
index XXXXXXX..XXXXXXX 100644
118
--- a/target/s390x/sigp.c
119
+++ b/target/s390x/sigp.c
120
@@ -XXX,XX +XXX,XX @@ static void sigp_set_prefix(CPUState *cs, run_on_cpu_data arg)
121
cpu_synchronize_state(cs);
122
123
if (!address_space_access_valid(&address_space_memory, addr,
124
- sizeof(struct LowCore), false)) {
125
+ sizeof(struct LowCore), false,
126
+ MEMTXATTRS_UNSPECIFIED)) {
127
set_sigp_status(si, SIGP_STAT_INVALID_PARAMETER);
128
return;
167
}
129
}
168
@@ -XXX,XX +XXX,XX @@ static int disas_thumb2_insn(CPUARMState *env, DisasContext *s, uint16_t insn_hw
169
tmp = tcg_temp_new_i32();
170
gen_aa32_ld32u(s, tmp, addr, get_mem_index(s));
171
if (i == 15) {
172
- gen_bx(s, tmp);
173
+ gen_bx_excret(s, tmp);
174
} else if (i == rn) {
175
loaded_var = tmp;
176
loaded_base = 1;
177
@@ -XXX,XX +XXX,XX @@ static int disas_thumb2_insn(CPUARMState *env, DisasContext *s, uint16_t insn_hw
178
goto illegal_op;
179
}
180
if (rs == 15) {
181
- gen_bx(s, tmp);
182
+ gen_bx_excret(s, tmp);
183
} else {
184
store_reg(s, rs, tmp);
185
}
186
@@ -XXX,XX +XXX,XX @@ static void disas_thumb_insn(CPUARMState *env, DisasContext *s)
187
tmp2 = tcg_temp_new_i32();
188
tcg_gen_movi_i32(tmp2, val);
189
store_reg(s, 14, tmp2);
190
+ gen_bx(s, tmp);
191
+ } else {
192
+ /* Only BX works as exception-return, not BLX */
193
+ gen_bx_excret(s, tmp);
194
}
195
- /* already thumb, no need to check */
196
- gen_bx(s, tmp);
197
break;
198
}
199
break;
200
@@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb)
201
instruction was a conditional branch or trap, and the PC has
202
already been written. */
203
gen_set_condexec(dc);
204
- if (unlikely(is_singlestepping(dc))) {
205
+ if (dc->is_jmp == DISAS_BX_EXCRET) {
206
+ /* Exception return branches need some special case code at the
207
+ * end of the TB, which is complex enough that it has to
208
+ * handle the single-step vs not and the condition-failed
209
+ * insn codepath itself.
210
+ */
211
+ gen_bx_excret_final_code(dc);
212
+ } else if (unlikely(is_singlestepping(dc))) {
213
/* Unconditional and "condition passed" instruction codepath. */
214
switch (dc->is_jmp) {
215
case DISAS_SWI:
216
--
130
--
217
2.7.4
131
2.17.1
218
132
219
133
diff view generated by jsdifflib
1
For M-profile CPUs, the BXJ instruction does not exist at all, and
1
As part of plumbing MemTxAttrs down to the IOMMU translate method,
2
the encoding should always UNDEF. We were accidentally implementing
2
add MemTxAttrs as an argument to flatview_extend_translation().
3
it to behave like A-profile BXJ; correct the error.
3
Its callers either have an attrs value to hand, or don't care
4
and can use MEMTXATTRS_UNSPECIFIED.
4
5
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
7
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
7
Reviewed-by: Richard Henderson <rth@twiddle.net>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Message-id: 1491844419-12485-2-git-send-email-peter.maydell@linaro.org
9
Message-id: 20180521140402.23318-7-peter.maydell@linaro.org
9
---
10
---
10
target/arm/translate.c | 7 ++++++-
11
exec.c | 15 ++++++++++-----
11
1 file changed, 6 insertions(+), 1 deletion(-)
12
1 file changed, 10 insertions(+), 5 deletions(-)
12
13
13
diff --git a/target/arm/translate.c b/target/arm/translate.c
14
diff --git a/exec.c b/exec.c
14
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
15
--- a/target/arm/translate.c
16
--- a/exec.c
16
+++ b/target/arm/translate.c
17
+++ b/exec.c
17
@@ -XXX,XX +XXX,XX @@ static int disas_thumb2_insn(CPUARMState *env, DisasContext *s, uint16_t insn_hw
18
@@ -XXX,XX +XXX,XX @@ bool address_space_access_valid(AddressSpace *as, hwaddr addr,
18
}
19
19
break;
20
static hwaddr
20
case 4: /* bxj */
21
flatview_extend_translation(FlatView *fv, hwaddr addr,
21
- /* Trivial implementation equivalent to bx. */
22
- hwaddr target_len,
22
+ /* Trivial implementation equivalent to bx.
23
- MemoryRegion *mr, hwaddr base, hwaddr len,
23
+ * This instruction doesn't exist at all for M-profile.
24
- bool is_write)
24
+ */
25
+ hwaddr target_len,
25
+ if (arm_dc_feature(s, ARM_FEATURE_M)) {
26
+ MemoryRegion *mr, hwaddr base, hwaddr len,
26
+ goto illegal_op;
27
+ bool is_write, MemTxAttrs attrs)
27
+ }
28
{
28
tmp = load_reg(s, rn);
29
hwaddr done = 0;
29
gen_bx(s, tmp);
30
hwaddr xlat;
30
break;
31
@@ -XXX,XX +XXX,XX @@ void *address_space_map(AddressSpace *as,
32
33
memory_region_ref(mr);
34
*plen = flatview_extend_translation(fv, addr, len, mr, xlat,
35
- l, is_write);
36
+ l, is_write, attrs);
37
ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true);
38
rcu_read_unlock();
39
40
@@ -XXX,XX +XXX,XX @@ int64_t address_space_cache_init(MemoryRegionCache *cache,
41
mr = cache->mrs.mr;
42
memory_region_ref(mr);
43
if (memory_access_is_direct(mr, is_write)) {
44
+ /* We don't care about the memory attributes here as we're only
45
+ * doing this if we found actual RAM, which behaves the same
46
+ * regardless of attributes; so UNSPECIFIED is fine.
47
+ */
48
l = flatview_extend_translation(cache->fv, addr, len, mr,
49
- cache->xlat, l, is_write);
50
+ cache->xlat, l, is_write,
51
+ MEMTXATTRS_UNSPECIFIED);
52
cache->ptr = qemu_ram_ptr_length(mr->ram_block, cache->xlat, &l, true);
53
} else {
54
cache->ptr = NULL;
31
--
55
--
32
2.7.4
56
2.17.1
33
57
34
58
diff view generated by jsdifflib
1
Current recommended style is to log a guest error on bad register
1
As part of plumbing MemTxAttrs down to the IOMMU translate method,
2
accesses, not kill the whole system with hw_error(). Change the
2
add MemTxAttrs as an argument to memory_region_access_valid().
3
hw_error() calls to log as LOG_GUEST_ERROR or LOG_UNIMP or use
3
Its callers either have an attrs value to hand, or don't care
4
g_assert_not_reached() as appropriate.
4
and can use MEMTXATTRS_UNSPECIFIED.
5
6
The callsite in flatview_access_valid() is part of a recursive
7
loop flatview_access_valid() -> memory_region_access_valid() ->
8
subpage_accepts() -> flatview_access_valid(); we make it pass
9
MEMTXATTRS_UNSPECIFIED for now, until the next several commits
10
have plumbed an attrs parameter through the rest of the loop
11
and we can add an attrs parameter to flatview_access_valid().
5
12
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
14
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
8
Message-id: 1491486314-25823-1-git-send-email-peter.maydell@linaro.org
15
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
16
Message-id: 20180521140402.23318-8-peter.maydell@linaro.org
9
---
17
---
10
hw/arm/stellaris.c | 60 +++++++++++++++++++++++++++++++++---------------------
18
include/exec/memory-internal.h | 3 ++-
11
1 file changed, 37 insertions(+), 23 deletions(-)
19
exec.c | 4 +++-
20
hw/s390x/s390-pci-inst.c | 3 ++-
21
memory.c | 7 ++++---
22
4 files changed, 11 insertions(+), 6 deletions(-)
12
23
13
diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c
24
diff --git a/include/exec/memory-internal.h b/include/exec/memory-internal.h
14
index XXXXXXX..XXXXXXX 100644
25
index XXXXXXX..XXXXXXX 100644
15
--- a/hw/arm/stellaris.c
26
--- a/include/exec/memory-internal.h
16
+++ b/hw/arm/stellaris.c
27
+++ b/include/exec/memory-internal.h
17
@@ -XXX,XX +XXX,XX @@ static void gptm_reload(gptm_state *s, int n, int reset)
28
@@ -XXX,XX +XXX,XX @@ void flatview_unref(FlatView *view);
18
} else if (s->mode[n] == 0xa) {
29
extern const MemoryRegionOps unassigned_mem_ops;
19
/* PWM mode. Not implemented. */
30
20
} else {
31
bool memory_region_access_valid(MemoryRegion *mr, hwaddr addr,
21
- hw_error("TODO: 16-bit timer mode 0x%x\n", s->mode[n]);
32
- unsigned size, bool is_write);
22
+ qemu_log_mask(LOG_UNIMP,
33
+ unsigned size, bool is_write,
23
+ "GPTM: 16-bit timer mode unimplemented: 0x%x\n",
34
+ MemTxAttrs attrs);
24
+ s->mode[n]);
35
25
+ return;
36
void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section);
26
}
37
AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv);
27
s->tick[n] = tick;
38
diff --git a/exec.c b/exec.c
28
timer_mod(s->timer[n], tick);
39
index XXXXXXX..XXXXXXX 100644
29
@@ -XXX,XX +XXX,XX @@ static void gptm_tick(void *opaque)
40
--- a/exec.c
30
} else if (s->mode[n] == 0xa) {
41
+++ b/exec.c
31
/* PWM mode. Not implemented. */
42
@@ -XXX,XX +XXX,XX @@ static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
32
} else {
43
mr = flatview_translate(fv, addr, &xlat, &l, is_write);
33
- hw_error("TODO: 16-bit timer mode 0x%x\n", s->mode[n]);
44
if (!memory_access_is_direct(mr, is_write)) {
34
+ qemu_log_mask(LOG_UNIMP,
45
l = memory_access_size(mr, l, addr);
35
+ "GPTM: 16-bit timer mode unimplemented: 0x%x\n",
46
- if (!memory_region_access_valid(mr, xlat, l, is_write)) {
36
+ s->mode[n]);
47
+ /* When our callers all have attrs we'll pass them through here */
37
}
48
+ if (!memory_region_access_valid(mr, xlat, l, is_write,
38
gptm_update_irq(s);
49
+ MEMTXATTRS_UNSPECIFIED)) {
39
}
50
return false;
40
@@ -XXX,XX +XXX,XX @@ static void gptm_write(void *opaque, hwaddr offset,
41
s->match_prescale[0] = value;
42
break;
43
default:
44
- hw_error("gptm_write: Bad offset 0x%x\n", (int)offset);
45
+ qemu_log_mask(LOG_GUEST_ERROR,
46
+ "GPTM: read at bad offset 0x%x\n", (int)offset);
47
}
48
gptm_update_irq(s);
49
}
50
@@ -XXX,XX +XXX,XX @@ static int ssys_board_class(const ssys_state *s)
51
}
52
/* for unknown classes, fall through */
53
default:
54
- hw_error("ssys_board_class: Unknown class 0x%08x\n", did0);
55
+ /* This can only happen if the hardwired constant did0 value
56
+ * in this board's stellaris_board_info struct is wrong.
57
+ */
58
+ g_assert_not_reached();
59
}
60
}
61
62
@@ -XXX,XX +XXX,XX @@ static uint64_t ssys_read(void *opaque, hwaddr offset,
63
case DID0_CLASS_SANDSTORM:
64
return pllcfg_sandstorm[xtal];
65
default:
66
- hw_error("ssys_read: Unhandled class for PLLCFG read.\n");
67
- return 0;
68
+ g_assert_not_reached();
69
}
51
}
70
}
52
}
71
case 0x070: /* RCC2 */
53
diff --git a/hw/s390x/s390-pci-inst.c b/hw/s390x/s390-pci-inst.c
72
@@ -XXX,XX +XXX,XX @@ static uint64_t ssys_read(void *opaque, hwaddr offset,
54
index XXXXXXX..XXXXXXX 100644
73
case 0x1e4: /* USER1 */
55
--- a/hw/s390x/s390-pci-inst.c
74
return s->user1;
56
+++ b/hw/s390x/s390-pci-inst.c
75
default:
57
@@ -XXX,XX +XXX,XX @@ int pcistb_service_call(S390CPU *cpu, uint8_t r1, uint8_t r3, uint64_t gaddr,
76
- hw_error("ssys_read: Bad offset 0x%x\n", (int)offset);
58
mr = s390_get_subregion(mr, offset, len);
77
+ qemu_log_mask(LOG_GUEST_ERROR,
59
offset -= mr->addr;
78
+ "SSYS: read at bad offset 0x%x\n", (int)offset);
60
61
- if (!memory_region_access_valid(mr, offset, len, true)) {
62
+ if (!memory_region_access_valid(mr, offset, len, true,
63
+ MEMTXATTRS_UNSPECIFIED)) {
64
s390_program_interrupt(env, PGM_OPERAND, 6, ra);
79
return 0;
65
return 0;
80
}
66
}
81
}
67
diff --git a/memory.c b/memory.c
82
@@ -XXX,XX +XXX,XX @@ static void ssys_write(void *opaque, hwaddr offset,
68
index XXXXXXX..XXXXXXX 100644
83
s->ldoarst = value;
69
--- a/memory.c
84
break;
70
+++ b/memory.c
85
default:
71
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps ram_device_mem_ops = {
86
- hw_error("ssys_write: Bad offset 0x%x\n", (int)offset);
72
bool memory_region_access_valid(MemoryRegion *mr,
87
+ qemu_log_mask(LOG_GUEST_ERROR,
73
hwaddr addr,
88
+ "SSYS: write at bad offset 0x%x\n", (int)offset);
74
unsigned size,
75
- bool is_write)
76
+ bool is_write,
77
+ MemTxAttrs attrs)
78
{
79
int access_size_min, access_size_max;
80
int access_size, i;
81
@@ -XXX,XX +XXX,XX @@ MemTxResult memory_region_dispatch_read(MemoryRegion *mr,
82
{
83
MemTxResult r;
84
85
- if (!memory_region_access_valid(mr, addr, size, false)) {
86
+ if (!memory_region_access_valid(mr, addr, size, false, attrs)) {
87
*pval = unassigned_mem_read(mr, addr, size);
88
return MEMTX_DECODE_ERROR;
89
}
89
}
90
ssys_update(s);
90
@@ -XXX,XX +XXX,XX @@ MemTxResult memory_region_dispatch_write(MemoryRegion *mr,
91
}
91
unsigned size,
92
@@ -XXX,XX +XXX,XX @@ static uint64_t stellaris_i2c_read(void *opaque, hwaddr offset,
92
MemTxAttrs attrs)
93
case 0x20: /* MCR */
93
{
94
return s->mcr;
94
- if (!memory_region_access_valid(mr, addr, size, true)) {
95
default:
95
+ if (!memory_region_access_valid(mr, addr, size, true, attrs)) {
96
- hw_error("strllaris_i2c_read: Bad offset 0x%x\n", (int)offset);
96
unassigned_mem_write(mr, addr, data, size);
97
+ qemu_log_mask(LOG_GUEST_ERROR,
97
return MEMTX_DECODE_ERROR;
98
+ "stellaris_i2c: read at bad offset 0x%x\n", (int)offset);
99
return 0;
100
}
98
}
101
}
102
@@ -XXX,XX +XXX,XX @@ static void stellaris_i2c_write(void *opaque, hwaddr offset,
103
s->mris &= ~value;
104
break;
105
case 0x20: /* MCR */
106
- if (value & 1)
107
- hw_error(
108
- "stellaris_i2c_write: Loopback not implemented\n");
109
- if (value & 0x20)
110
- hw_error(
111
- "stellaris_i2c_write: Slave mode not implemented\n");
112
+ if (value & 1) {
113
+ qemu_log_mask(LOG_UNIMP, "stellaris_i2c: Loopback not implemented");
114
+ }
115
+ if (value & 0x20) {
116
+ qemu_log_mask(LOG_UNIMP,
117
+ "stellaris_i2c: Slave mode not implemented");
118
+ }
119
s->mcr = value & 0x31;
120
break;
121
default:
122
- hw_error("stellaris_i2c_write: Bad offset 0x%x\n",
123
- (int)offset);
124
+ qemu_log_mask(LOG_GUEST_ERROR,
125
+ "stellaris_i2c: write at bad offset 0x%x\n", (int)offset);
126
}
127
stellaris_i2c_update(s);
128
}
129
@@ -XXX,XX +XXX,XX @@ static uint64_t stellaris_adc_read(void *opaque, hwaddr offset,
130
case 0x30: /* SAC */
131
return s->sac;
132
default:
133
- hw_error("strllaris_adc_read: Bad offset 0x%x\n",
134
- (int)offset);
135
+ qemu_log_mask(LOG_GUEST_ERROR,
136
+ "stellaris_adc: read at bad offset 0x%x\n", (int)offset);
137
return 0;
138
}
139
}
140
@@ -XXX,XX +XXX,XX @@ static void stellaris_adc_write(void *opaque, hwaddr offset,
141
return;
142
case 0x04: /* SSCTL */
143
if (value != 6) {
144
- hw_error("ADC: Unimplemented sequence %" PRIx64 "\n",
145
- value);
146
+ qemu_log_mask(LOG_UNIMP,
147
+ "ADC: Unimplemented sequence %" PRIx64 "\n",
148
+ value);
149
}
150
s->ssctl[n] = value;
151
return;
152
@@ -XXX,XX +XXX,XX @@ static void stellaris_adc_write(void *opaque, hwaddr offset,
153
s->sspri = value;
154
break;
155
case 0x28: /* PSSI */
156
- hw_error("Not implemented: ADC sample initiate\n");
157
+ qemu_log_mask(LOG_UNIMP, "ADC: sample initiate unimplemented");
158
break;
159
case 0x30: /* SAC */
160
s->sac = value;
161
break;
162
default:
163
- hw_error("stellaris_adc_write: Bad offset 0x%x\n", (int)offset);
164
+ qemu_log_mask(LOG_GUEST_ERROR,
165
+ "stellaris_adc: write at bad offset 0x%x\n", (int)offset);
166
}
167
stellaris_adc_update(s);
168
}
169
--
99
--
170
2.7.4
100
2.17.1
171
101
172
102
diff view generated by jsdifflib
1
We currently have two places that do:
1
As part of plumbing MemTxAttrs down to the IOMMU translate method,
2
if (dc->ss_active) {
2
add MemTxAttrs as an argument to the MemoryRegion valid.accepts
3
gen_step_complete_exception(dc);
3
callback. We'll need this for subpage_accepts().
4
} else {
5
gen_exception_internal(EXCP_DEBUG);
6
}
7
4
8
Factor this out into its own function, as we're about to add
5
We could take the approach we used with the read and write
9
a third place that needs the same logic.
6
callbacks and add new a new _with_attrs version, but since there
7
are so few implementations of the accepts hook we just change
8
them all.
10
9
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
11
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
13
Reviewed-by: Richard Henderson <rth@twiddle.net>
12
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
14
Message-id: 1491844419-12485-4-git-send-email-peter.maydell@linaro.org
13
Message-id: 20180521140402.23318-9-peter.maydell@linaro.org
15
---
14
---
16
target/arm/translate.c | 28 ++++++++++++++++------------
15
include/exec/memory.h | 3 ++-
17
1 file changed, 16 insertions(+), 12 deletions(-)
16
exec.c | 9 ++++++---
17
hw/hppa/dino.c | 3 ++-
18
hw/nvram/fw_cfg.c | 12 ++++++++----
19
hw/scsi/esp.c | 3 ++-
20
hw/xen/xen_pt_msi.c | 3 ++-
21
memory.c | 5 +++--
22
7 files changed, 25 insertions(+), 13 deletions(-)
18
23
19
diff --git a/target/arm/translate.c b/target/arm/translate.c
24
diff --git a/include/exec/memory.h b/include/exec/memory.h
20
index XXXXXXX..XXXXXXX 100644
25
index XXXXXXX..XXXXXXX 100644
21
--- a/target/arm/translate.c
26
--- a/include/exec/memory.h
22
+++ b/target/arm/translate.c
27
+++ b/include/exec/memory.h
23
@@ -XXX,XX +XXX,XX @@ static void gen_step_complete_exception(DisasContext *s)
28
@@ -XXX,XX +XXX,XX @@ struct MemoryRegionOps {
24
s->is_jmp = DISAS_EXC;
29
* as a machine check exception).
30
*/
31
bool (*accepts)(void *opaque, hwaddr addr,
32
- unsigned size, bool is_write);
33
+ unsigned size, bool is_write,
34
+ MemTxAttrs attrs);
35
} valid;
36
/* Internal implementation constraints: */
37
struct {
38
diff --git a/exec.c b/exec.c
39
index XXXXXXX..XXXXXXX 100644
40
--- a/exec.c
41
+++ b/exec.c
42
@@ -XXX,XX +XXX,XX @@ static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
25
}
43
}
26
44
27
+static void gen_singlestep_exception(DisasContext *s)
45
static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
28
+{
46
- unsigned size, bool is_write)
29
+ /* Generate the right kind of exception for singlestep, which is
47
+ unsigned size, bool is_write,
30
+ * either the architectural singlestep or EXCP_DEBUG for QEMU's
48
+ MemTxAttrs attrs)
31
+ * gdb singlestepping.
32
+ */
33
+ if (s->ss_active) {
34
+ gen_step_complete_exception(s);
35
+ } else {
36
+ gen_exception_internal(EXCP_DEBUG);
37
+ }
38
+}
39
+
40
static void gen_smul_dual(TCGv_i32 a, TCGv_i32 b)
41
{
49
{
42
TCGv_i32 tmp1 = tcg_temp_new_i32();
50
return is_write;
43
@@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb)
51
}
44
gen_set_pc_im(dc, dc->pc);
52
@@ -XXX,XX +XXX,XX @@ static MemTxResult subpage_write(void *opaque, hwaddr addr,
45
/* fall through */
53
}
46
default:
54
47
- if (dc->ss_active) {
55
static bool subpage_accepts(void *opaque, hwaddr addr,
48
- gen_step_complete_exception(dc);
56
- unsigned len, bool is_write)
49
- } else {
57
+ unsigned len, bool is_write,
50
- /* FIXME: Single stepping a WFI insn will not halt
58
+ MemTxAttrs attrs)
51
- the CPU. */
59
{
52
- gen_exception_internal(EXCP_DEBUG);
60
subpage_t *subpage = opaque;
53
- }
61
#if defined(DEBUG_SUBPAGE)
54
+ /* FIXME: Single stepping a WFI insn will not halt the CPU. */
62
@@ -XXX,XX +XXX,XX @@ static void readonly_mem_write(void *opaque, hwaddr addr,
55
+ gen_singlestep_exception(dc);
63
}
64
65
static bool readonly_mem_accepts(void *opaque, hwaddr addr,
66
- unsigned size, bool is_write)
67
+ unsigned size, bool is_write,
68
+ MemTxAttrs attrs)
69
{
70
return is_write;
71
}
72
diff --git a/hw/hppa/dino.c b/hw/hppa/dino.c
73
index XXXXXXX..XXXXXXX 100644
74
--- a/hw/hppa/dino.c
75
+++ b/hw/hppa/dino.c
76
@@ -XXX,XX +XXX,XX @@ static void gsc_to_pci_forwarding(DinoState *s)
77
}
78
79
static bool dino_chip_mem_valid(void *opaque, hwaddr addr,
80
- unsigned size, bool is_write)
81
+ unsigned size, bool is_write,
82
+ MemTxAttrs attrs)
83
{
84
switch (addr) {
85
case DINO_IAR0:
86
diff --git a/hw/nvram/fw_cfg.c b/hw/nvram/fw_cfg.c
87
index XXXXXXX..XXXXXXX 100644
88
--- a/hw/nvram/fw_cfg.c
89
+++ b/hw/nvram/fw_cfg.c
90
@@ -XXX,XX +XXX,XX @@ static void fw_cfg_dma_mem_write(void *opaque, hwaddr addr,
91
}
92
93
static bool fw_cfg_dma_mem_valid(void *opaque, hwaddr addr,
94
- unsigned size, bool is_write)
95
+ unsigned size, bool is_write,
96
+ MemTxAttrs attrs)
97
{
98
return !is_write || ((size == 4 && (addr == 0 || addr == 4)) ||
99
(size == 8 && addr == 0));
100
}
101
102
static bool fw_cfg_data_mem_valid(void *opaque, hwaddr addr,
103
- unsigned size, bool is_write)
104
+ unsigned size, bool is_write,
105
+ MemTxAttrs attrs)
106
{
107
return addr == 0;
108
}
109
@@ -XXX,XX +XXX,XX @@ static void fw_cfg_ctl_mem_write(void *opaque, hwaddr addr,
110
}
111
112
static bool fw_cfg_ctl_mem_valid(void *opaque, hwaddr addr,
113
- unsigned size, bool is_write)
114
+ unsigned size, bool is_write,
115
+ MemTxAttrs attrs)
116
{
117
return is_write && size == 2;
118
}
119
@@ -XXX,XX +XXX,XX @@ static void fw_cfg_comb_write(void *opaque, hwaddr addr,
120
}
121
122
static bool fw_cfg_comb_valid(void *opaque, hwaddr addr,
123
- unsigned size, bool is_write)
124
+ unsigned size, bool is_write,
125
+ MemTxAttrs attrs)
126
{
127
return (size == 1) || (is_write && size == 2);
128
}
129
diff --git a/hw/scsi/esp.c b/hw/scsi/esp.c
130
index XXXXXXX..XXXXXXX 100644
131
--- a/hw/scsi/esp.c
132
+++ b/hw/scsi/esp.c
133
@@ -XXX,XX +XXX,XX @@ void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val)
134
}
135
136
static bool esp_mem_accepts(void *opaque, hwaddr addr,
137
- unsigned size, bool is_write)
138
+ unsigned size, bool is_write,
139
+ MemTxAttrs attrs)
140
{
141
return (size == 1) || (is_write && size == 4);
142
}
143
diff --git a/hw/xen/xen_pt_msi.c b/hw/xen/xen_pt_msi.c
144
index XXXXXXX..XXXXXXX 100644
145
--- a/hw/xen/xen_pt_msi.c
146
+++ b/hw/xen/xen_pt_msi.c
147
@@ -XXX,XX +XXX,XX @@ static uint64_t pci_msix_read(void *opaque, hwaddr addr,
148
}
149
150
static bool pci_msix_accepts(void *opaque, hwaddr addr,
151
- unsigned size, bool is_write)
152
+ unsigned size, bool is_write,
153
+ MemTxAttrs attrs)
154
{
155
return !(addr & (size - 1));
156
}
157
diff --git a/memory.c b/memory.c
158
index XXXXXXX..XXXXXXX 100644
159
--- a/memory.c
160
+++ b/memory.c
161
@@ -XXX,XX +XXX,XX @@ static void unassigned_mem_write(void *opaque, hwaddr addr,
162
}
163
164
static bool unassigned_mem_accepts(void *opaque, hwaddr addr,
165
- unsigned size, bool is_write)
166
+ unsigned size, bool is_write,
167
+ MemTxAttrs attrs)
168
{
169
return false;
170
}
171
@@ -XXX,XX +XXX,XX @@ bool memory_region_access_valid(MemoryRegion *mr,
172
access_size = MAX(MIN(size, access_size_max), access_size_min);
173
for (i = 0; i < size; i += access_size) {
174
if (!mr->ops->valid.accepts(mr->opaque, addr + i, access_size,
175
- is_write)) {
176
+ is_write, attrs)) {
177
return false;
56
}
178
}
57
if (dc->condjmp) {
179
}
58
/* "Condition failed" instruction codepath. */
59
gen_set_label(dc->condlabel);
60
gen_set_condexec(dc);
61
gen_set_pc_im(dc, dc->pc);
62
- if (dc->ss_active) {
63
- gen_step_complete_exception(dc);
64
- } else {
65
- gen_exception_internal(EXCP_DEBUG);
66
- }
67
+ gen_singlestep_exception(dc);
68
}
69
} else {
70
/* While branches must always occur at the end of an IT block,
71
--
180
--
72
2.7.4
181
2.17.1
73
182
74
183
diff view generated by jsdifflib
1
For M profile exception-return handling we'd like to generate different
1
As part of plumbing MemTxAttrs down to the IOMMU translate method,
2
code for some instructions depending on whether we are in Handler
2
add MemTxAttrs as an argument to flatview_access_valid().
3
mode or Thread mode. This isn't the same as "are we privileged
3
Its callers now all have an attrs value to hand, so we can
4
or user", so we need an extra bit in the TB flags to distinguish.
4
correct our earlier temporary use of MEMTXATTRS_UNSPECIFIED.
5
5
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <rth@twiddle.net>
7
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
8
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Message-id: 1491844419-12485-8-git-send-email-peter.maydell@linaro.org
9
Message-id: 20180521140402.23318-10-peter.maydell@linaro.org
10
---
10
---
11
target/arm/cpu.h | 9 +++++++++
11
exec.c | 12 +++++-------
12
target/arm/translate.h | 1 +
12
1 file changed, 5 insertions(+), 7 deletions(-)
13
target/arm/translate.c | 1 +
14
3 files changed, 11 insertions(+)
15
13
16
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
14
diff --git a/exec.c b/exec.c
17
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
18
--- a/target/arm/cpu.h
16
--- a/exec.c
19
+++ b/target/arm/cpu.h
17
+++ b/exec.c
20
@@ -XXX,XX +XXX,XX @@ static inline bool arm_cpu_data_is_big_endian(CPUARMState *env)
18
@@ -XXX,XX +XXX,XX @@ static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
21
#define ARM_TBFLAG_NS_MASK (1 << ARM_TBFLAG_NS_SHIFT)
19
static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
22
#define ARM_TBFLAG_BE_DATA_SHIFT 20
20
const uint8_t *buf, int len);
23
#define ARM_TBFLAG_BE_DATA_MASK (1 << ARM_TBFLAG_BE_DATA_SHIFT)
21
static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
24
+/* For M profile only, Handler (ie not Thread) mode */
22
- bool is_write);
25
+#define ARM_TBFLAG_HANDLER_SHIFT 21
23
+ bool is_write, MemTxAttrs attrs);
26
+#define ARM_TBFLAG_HANDLER_MASK (1 << ARM_TBFLAG_HANDLER_SHIFT)
24
27
25
static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
28
/* Bit usage when in AArch64 state */
26
unsigned len, MemTxAttrs attrs)
29
#define ARM_TBFLAG_TBI0_SHIFT 0 /* TBI0 for EL0/1 or TBI for EL2/3 */
27
@@ -XXX,XX +XXX,XX @@ static bool subpage_accepts(void *opaque, hwaddr addr,
30
@@ -XXX,XX +XXX,XX @@ static inline bool arm_cpu_data_is_big_endian(CPUARMState *env)
28
#endif
31
(((F) & ARM_TBFLAG_NS_MASK) >> ARM_TBFLAG_NS_SHIFT)
29
32
#define ARM_TBFLAG_BE_DATA(F) \
30
return flatview_access_valid(subpage->fv, addr + subpage->base,
33
(((F) & ARM_TBFLAG_BE_DATA_MASK) >> ARM_TBFLAG_BE_DATA_SHIFT)
31
- len, is_write);
34
+#define ARM_TBFLAG_HANDLER(F) \
32
+ len, is_write, attrs);
35
+ (((F) & ARM_TBFLAG_HANDLER_MASK) >> ARM_TBFLAG_HANDLER_SHIFT)
36
#define ARM_TBFLAG_TBI0(F) \
37
(((F) & ARM_TBFLAG_TBI0_MASK) >> ARM_TBFLAG_TBI0_SHIFT)
38
#define ARM_TBFLAG_TBI1(F) \
39
@@ -XXX,XX +XXX,XX @@ static inline void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
40
}
41
*flags |= fp_exception_el(env) << ARM_TBFLAG_FPEXC_EL_SHIFT;
42
43
+ if (env->v7m.exception != 0) {
44
+ *flags |= ARM_TBFLAG_HANDLER_MASK;
45
+ }
46
+
47
*cs_base = 0;
48
}
33
}
49
34
50
diff --git a/target/arm/translate.h b/target/arm/translate.h
35
static const MemoryRegionOps subpage_ops = {
51
index XXXXXXX..XXXXXXX 100644
36
@@ -XXX,XX +XXX,XX @@ static void cpu_notify_map_clients(void)
52
--- a/target/arm/translate.h
37
}
53
+++ b/target/arm/translate.h
38
54
@@ -XXX,XX +XXX,XX @@ typedef struct DisasContext {
39
static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
55
bool vfp_enabled; /* FP enabled via FPSCR.EN */
40
- bool is_write)
56
int vec_len;
41
+ bool is_write, MemTxAttrs attrs)
57
int vec_stride;
42
{
58
+ bool v7m_handler_mode;
43
MemoryRegion *mr;
59
/* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI
44
hwaddr l, xlat;
60
* so that top level loop can generate correct syndrome information.
45
@@ -XXX,XX +XXX,XX @@ static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
61
*/
46
mr = flatview_translate(fv, addr, &xlat, &l, is_write);
62
diff --git a/target/arm/translate.c b/target/arm/translate.c
47
if (!memory_access_is_direct(mr, is_write)) {
63
index XXXXXXX..XXXXXXX 100644
48
l = memory_access_size(mr, l, addr);
64
--- a/target/arm/translate.c
49
- /* When our callers all have attrs we'll pass them through here */
65
+++ b/target/arm/translate.c
50
- if (!memory_region_access_valid(mr, xlat, l, is_write,
66
@@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb)
51
- MEMTXATTRS_UNSPECIFIED)) {
67
dc->vec_len = ARM_TBFLAG_VECLEN(tb->flags);
52
+ if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) {
68
dc->vec_stride = ARM_TBFLAG_VECSTRIDE(tb->flags);
53
return false;
69
dc->c15_cpar = ARM_TBFLAG_XSCALE_CPAR(tb->flags);
54
}
70
+ dc->v7m_handler_mode = ARM_TBFLAG_HANDLER(tb->flags);
55
}
71
dc->cp_regs = cpu->cp_regs;
56
@@ -XXX,XX +XXX,XX @@ bool address_space_access_valid(AddressSpace *as, hwaddr addr,
72
dc->features = env->features;
57
73
58
rcu_read_lock();
59
fv = address_space_to_flatview(as);
60
- result = flatview_access_valid(fv, addr, len, is_write);
61
+ result = flatview_access_valid(fv, addr, len, is_write, attrs);
62
rcu_read_unlock();
63
return result;
64
}
74
--
65
--
75
2.7.4
66
2.17.1
76
67
77
68
diff view generated by jsdifflib
1
From: Alistair Francis <alistair.francis@xilinx.com>
1
As part of plumbing MemTxAttrs down to the IOMMU translate method,
2
add MemTxAttrs as an argument to flatview_translate(); all its
3
callers now have attrs available.
2
4
3
Correct the buffer descriptor busy logic to work correctly when using
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
multiple queues.
6
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Message-id: 20180521140402.23318-11-peter.maydell@linaro.org
9
---
10
include/exec/memory.h | 7 ++++---
11
exec.c | 17 +++++++++--------
12
2 files changed, 13 insertions(+), 11 deletions(-)
5
13
6
Signed-off-by: Alistair Francis <alistair.francis@xilinx.com>
14
diff --git a/include/exec/memory.h b/include/exec/memory.h
7
Message-id: 8a7e8059984e27d46a276a66299d035a0afd280f.1491947224.git.alistair.francis@xilinx.com
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
---
11
hw/net/cadence_gem.c | 17 ++++++++++-------
12
1 file changed, 10 insertions(+), 7 deletions(-)
13
14
diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c
15
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
16
--- a/hw/net/cadence_gem.c
16
--- a/include/exec/memory.h
17
+++ b/hw/net/cadence_gem.c
17
+++ b/include/exec/memory.h
18
@@ -XXX,XX +XXX,XX @@ static int gem_can_receive(NetClientState *nc)
18
@@ -XXX,XX +XXX,XX @@ IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
19
*/
20
MemoryRegion *flatview_translate(FlatView *fv,
21
hwaddr addr, hwaddr *xlat,
22
- hwaddr *len, bool is_write);
23
+ hwaddr *len, bool is_write,
24
+ MemTxAttrs attrs);
25
26
static inline MemoryRegion *address_space_translate(AddressSpace *as,
27
hwaddr addr, hwaddr *xlat,
28
@@ -XXX,XX +XXX,XX @@ static inline MemoryRegion *address_space_translate(AddressSpace *as,
29
MemTxAttrs attrs)
30
{
31
return flatview_translate(address_space_to_flatview(as),
32
- addr, xlat, len, is_write);
33
+ addr, xlat, len, is_write, attrs);
34
}
35
36
/* address_space_access_valid: check for validity of accessing an address
37
@@ -XXX,XX +XXX,XX @@ MemTxResult address_space_read(AddressSpace *as, hwaddr addr,
38
rcu_read_lock();
39
fv = address_space_to_flatview(as);
40
l = len;
41
- mr = flatview_translate(fv, addr, &addr1, &l, false);
42
+ mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
43
if (len == l && memory_access_is_direct(mr, false)) {
44
ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
45
memcpy(buf, ptr, len);
46
diff --git a/exec.c b/exec.c
47
index XXXXXXX..XXXXXXX 100644
48
--- a/exec.c
49
+++ b/exec.c
50
@@ -XXX,XX +XXX,XX @@ iotlb_fail:
51
52
/* Called from RCU critical section */
53
MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat,
54
- hwaddr *plen, bool is_write)
55
+ hwaddr *plen, bool is_write,
56
+ MemTxAttrs attrs)
57
{
58
MemoryRegion *mr;
59
MemoryRegionSection section;
60
@@ -XXX,XX +XXX,XX @@ static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr,
61
}
62
63
l = len;
64
- mr = flatview_translate(fv, addr, &addr1, &l, true);
65
+ mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
19
}
66
}
20
67
21
for (i = 0; i < s->num_priority_queues; i++) {
68
return result;
22
- if (rx_desc_get_ownership(s->rx_desc[i]) == 1) {
69
@@ -XXX,XX +XXX,XX @@ static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
23
- if (s->can_rx_state != 2) {
70
MemTxResult result = MEMTX_OK;
24
- s->can_rx_state = 2;
71
25
- DB_PRINT("can't receive - busy buffer descriptor (q%d) 0x%x\n",
72
l = len;
26
- i, s->rx_desc_addr[i]);
73
- mr = flatview_translate(fv, addr, &addr1, &l, true);
27
- }
74
+ mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
28
- return 0;
75
result = flatview_write_continue(fv, addr, attrs, buf, len,
29
+ if (rx_desc_get_ownership(s->rx_desc[i]) != 1) {
76
addr1, l, mr);
30
+ break;
77
31
+ }
78
@@ -XXX,XX +XXX,XX @@ MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr,
32
+ };
33
+
34
+ if (i == s->num_priority_queues) {
35
+ if (s->can_rx_state != 2) {
36
+ s->can_rx_state = 2;
37
+ DB_PRINT("can't receive - all the buffer descriptors are busy\n");
38
}
79
}
39
+ return 0;
80
81
l = len;
82
- mr = flatview_translate(fv, addr, &addr1, &l, false);
83
+ mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
40
}
84
}
41
85
42
if (s->can_rx_state != 0) {
86
return result;
87
@@ -XXX,XX +XXX,XX @@ static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
88
MemoryRegion *mr;
89
90
l = len;
91
- mr = flatview_translate(fv, addr, &addr1, &l, false);
92
+ mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
93
return flatview_read_continue(fv, addr, attrs, buf, len,
94
addr1, l, mr);
95
}
96
@@ -XXX,XX +XXX,XX @@ static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
97
98
while (len > 0) {
99
l = len;
100
- mr = flatview_translate(fv, addr, &xlat, &l, is_write);
101
+ mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
102
if (!memory_access_is_direct(mr, is_write)) {
103
l = memory_access_size(mr, l, addr);
104
if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) {
105
@@ -XXX,XX +XXX,XX @@ flatview_extend_translation(FlatView *fv, hwaddr addr,
106
107
len = target_len;
108
this_mr = flatview_translate(fv, addr, &xlat,
109
- &len, is_write);
110
+ &len, is_write, attrs);
111
if (this_mr != mr || xlat != base + done) {
112
return done;
113
}
114
@@ -XXX,XX +XXX,XX @@ void *address_space_map(AddressSpace *as,
115
l = len;
116
rcu_read_lock();
117
fv = address_space_to_flatview(as);
118
- mr = flatview_translate(fv, addr, &xlat, &l, is_write);
119
+ mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
120
121
if (!memory_access_is_direct(mr, is_write)) {
122
if (atomic_xchg(&bounce.in_use, true)) {
43
--
123
--
44
2.7.4
124
2.17.1
45
125
46
126
diff view generated by jsdifflib
1
From: Alistair Francis <alistair.francis@xilinx.com>
1
As part of plumbing MemTxAttrs down to the IOMMU translate method,
2
add MemTxAttrs as an argument to address_space_get_iotlb_entry().
2
3
3
Expose the Cadence GEM revision as a property.
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 20180521140402.23318-12-peter.maydell@linaro.org
8
---
9
include/exec/memory.h | 2 +-
10
exec.c | 2 +-
11
hw/virtio/vhost.c | 3 ++-
12
3 files changed, 4 insertions(+), 3 deletions(-)
4
13
5
Signed-off-by: Alistair Francis <alistair.francis@xilinx.com>
14
diff --git a/include/exec/memory.h b/include/exec/memory.h
6
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
7
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
8
Message-id: 541324373cf87b50f8be0439a0cb89f5028b016f.1491947224.git.alistair.francis@xilinx.com
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
11
include/hw/net/cadence_gem.h | 1 +
12
hw/net/cadence_gem.c | 6 +++++-
13
2 files changed, 6 insertions(+), 1 deletion(-)
14
15
diff --git a/include/hw/net/cadence_gem.h b/include/hw/net/cadence_gem.h
16
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
17
--- a/include/hw/net/cadence_gem.h
16
--- a/include/exec/memory.h
18
+++ b/include/hw/net/cadence_gem.h
17
+++ b/include/exec/memory.h
19
@@ -XXX,XX +XXX,XX @@ typedef struct CadenceGEMState {
18
@@ -XXX,XX +XXX,XX @@ void address_space_cache_destroy(MemoryRegionCache *cache);
20
uint8_t num_priority_queues;
19
* entry. Should be called from an RCU critical section.
21
uint8_t num_type1_screeners;
20
*/
22
uint8_t num_type2_screeners;
21
IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
23
+ uint32_t revision;
22
- bool is_write);
24
23
+ bool is_write, MemTxAttrs attrs);
25
/* GEM registers backing store */
24
26
uint32_t regs[CADENCE_GEM_MAXREG];
25
/* address_space_translate: translate an address range into an address space
27
diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c
26
* into a MemoryRegion and an address range into that section. Should be
27
diff --git a/exec.c b/exec.c
28
index XXXXXXX..XXXXXXX 100644
28
index XXXXXXX..XXXXXXX 100644
29
--- a/hw/net/cadence_gem.c
29
--- a/exec.c
30
+++ b/hw/net/cadence_gem.c
30
+++ b/exec.c
31
@@ -XXX,XX +XXX,XX @@
31
@@ -XXX,XX +XXX,XX @@ static MemoryRegionSection flatview_do_translate(FlatView *fv,
32
#define DESC_1_RX_SOF 0x00004000
32
33
#define DESC_1_RX_EOF 0x00008000
33
/* Called from RCU critical section */
34
34
IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
35
+#define GEM_MODID_VALUE 0x00020118
35
- bool is_write)
36
+
36
+ bool is_write, MemTxAttrs attrs)
37
static inline unsigned tx_desc_get_buffer(unsigned *desc)
38
{
37
{
39
return desc[0];
38
MemoryRegionSection section;
40
@@ -XXX,XX +XXX,XX @@ static void gem_reset(DeviceState *d)
39
hwaddr xlat, page_mask;
41
s->regs[GEM_TXPAUSE] = 0x0000ffff;
40
diff --git a/hw/virtio/vhost.c b/hw/virtio/vhost.c
42
s->regs[GEM_TXPARTIALSF] = 0x000003ff;
41
index XXXXXXX..XXXXXXX 100644
43
s->regs[GEM_RXPARTIALSF] = 0x000003ff;
42
--- a/hw/virtio/vhost.c
44
- s->regs[GEM_MODID] = 0x00020118;
43
+++ b/hw/virtio/vhost.c
45
+ s->regs[GEM_MODID] = s->revision;
44
@@ -XXX,XX +XXX,XX @@ int vhost_device_iotlb_miss(struct vhost_dev *dev, uint64_t iova, int write)
46
s->regs[GEM_DESCONF] = 0x02500111;
45
trace_vhost_iotlb_miss(dev, 1);
47
s->regs[GEM_DESCONF2] = 0x2ab13fff;
46
48
s->regs[GEM_DESCONF5] = 0x002f2145;
47
iotlb = address_space_get_iotlb_entry(dev->vdev->dma_as,
49
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_cadence_gem = {
48
- iova, write);
50
49
+ iova, write,
51
static Property gem_properties[] = {
50
+ MEMTXATTRS_UNSPECIFIED);
52
DEFINE_NIC_PROPERTIES(CadenceGEMState, conf),
51
if (iotlb.target_as != NULL) {
53
+ DEFINE_PROP_UINT32("revision", CadenceGEMState, revision,
52
ret = vhost_memory_region_lookup(dev, iotlb.translated_addr,
54
+ GEM_MODID_VALUE),
53
&uaddr, &len);
55
DEFINE_PROP_UINT8("num-priority-queues", CadenceGEMState,
56
num_priority_queues, 1),
57
DEFINE_PROP_UINT8("num-type1-screeners", CadenceGEMState,
58
--
54
--
59
2.7.4
55
2.17.1
60
56
61
57
diff view generated by jsdifflib
1
From: Alistair Francis <alistair.francis@xilinx.com>
1
As part of plumbing MemTxAttrs down to the IOMMU translate method,
2
add MemTxAttrs as an argument to flatview_do_translate().
2
3
3
This patch fixes two mistakes in the interrupt logic.
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 20180521140402.23318-13-peter.maydell@linaro.org
8
---
9
exec.c | 9 ++++++---
10
1 file changed, 6 insertions(+), 3 deletions(-)
4
11
5
First we only trigger single-queue or multi-queue interrupts if the status
12
diff --git a/exec.c b/exec.c
6
register is set. This logic was already used for non multi-queue interrupts
7
but it also applies to multi-queue interrupts.
8
9
Secondly we need to lower the interrupts if the ISR isn't set. As part
10
of this we can remove the other interrupt lowering logic and consolidate
11
it inside gem_update_int_status().
12
13
Signed-off-by: Alistair Francis <alistair.francis@xilinx.com>
14
Message-id: 438bcc014f8f8a2f8f68f322cb6a53f4c04688c2.1491947224.git.alistair.francis@xilinx.com
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
17
---
18
hw/net/cadence_gem.c | 18 +++++++++++++-----
19
1 file changed, 13 insertions(+), 5 deletions(-)
20
21
diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c
22
index XXXXXXX..XXXXXXX 100644
13
index XXXXXXX..XXXXXXX 100644
23
--- a/hw/net/cadence_gem.c
14
--- a/exec.c
24
+++ b/hw/net/cadence_gem.c
15
+++ b/exec.c
25
@@ -XXX,XX +XXX,XX @@ static void gem_update_int_status(CadenceGEMState *s)
16
@@ -XXX,XX +XXX,XX @@ unassigned:
17
* @is_write: whether the translation operation is for write
18
* @is_mmio: whether this can be MMIO, set true if it can
19
* @target_as: the address space targeted by the IOMMU
20
+ * @attrs: memory transaction attributes
21
*
22
* This function is called from RCU critical section
23
*/
24
@@ -XXX,XX +XXX,XX @@ static MemoryRegionSection flatview_do_translate(FlatView *fv,
25
hwaddr *page_mask_out,
26
bool is_write,
27
bool is_mmio,
28
- AddressSpace **target_as)
29
+ AddressSpace **target_as,
30
+ MemTxAttrs attrs)
26
{
31
{
27
int i;
32
MemoryRegionSection *section;
28
33
IOMMUMemoryRegion *iommu_mr;
29
- if ((s->num_priority_queues == 1) && s->regs[GEM_ISR]) {
34
@@ -XXX,XX +XXX,XX @@ IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
30
+ if (!s->regs[GEM_ISR]) {
35
* but page mask.
31
+ /* ISR isn't set, clear all the interrupts */
36
*/
32
+ for (i = 0; i < s->num_priority_queues; ++i) {
37
section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat,
33
+ qemu_set_irq(s->irq[i], 0);
38
- NULL, &page_mask, is_write, false, &as);
34
+ }
39
+ NULL, &page_mask, is_write, false, &as,
35
+ return;
40
+ attrs);
36
+ }
41
37
+
42
/* Illegal translation */
38
+ /* If we get here we know s->regs[GEM_ISR] is set, so we don't need to
43
if (section.mr == &io_mem_unassigned) {
39
+ * check it again.
44
@@ -XXX,XX +XXX,XX @@ MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat,
40
+ */
45
41
+ if (s->num_priority_queues == 1) {
46
/* This can be MMIO, so setup MMIO bit. */
42
/* No priority queues, just trigger the interrupt */
47
section = flatview_do_translate(fv, addr, xlat, plen, NULL,
43
DB_PRINT("asserting int.\n");
48
- is_write, true, &as);
44
qemu_set_irq(s->irq[0], 1);
49
+ is_write, true, &as, attrs);
45
@@ -XXX,XX +XXX,XX @@ static uint64_t gem_read(void *opaque, hwaddr offset, unsigned size)
50
mr = section.mr;
46
{
51
47
CadenceGEMState *s;
52
if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
48
uint32_t retval;
49
- int i;
50
s = (CadenceGEMState *)opaque;
51
52
offset >>= 2;
53
@@ -XXX,XX +XXX,XX @@ static uint64_t gem_read(void *opaque, hwaddr offset, unsigned size)
54
switch (offset) {
55
case GEM_ISR:
56
DB_PRINT("lowering irqs on ISR read\n");
57
- for (i = 0; i < s->num_priority_queues; ++i) {
58
- qemu_set_irq(s->irq[i], 0);
59
- }
60
+ /* The interrupts get updated at the end of the function. */
61
break;
62
case GEM_PHYMNTNC:
63
if (retval & GEM_PHYMNTNC_OP_R) {
64
--
53
--
65
2.7.4
54
2.17.1
66
55
67
56
diff view generated by jsdifflib
1
We now test for "are we singlestepping" in several places and
1
As part of plumbing MemTxAttrs down to the IOMMU translate method,
2
it's not a trivial check because we need to care about both
2
add MemTxAttrs as an argument to address_space_translate_iommu().
3
architectural singlestep and QEMU gdbstub singlestep. We're
4
also about to add another place that needs to make this check,
5
so pull the condition out into a function.
6
3
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Reviewed-by: Richard Henderson <rth@twiddle.net>
5
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
9
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
10
Message-id: 1491844419-12485-7-git-send-email-peter.maydell@linaro.org
7
Message-id: 20180521140402.23318-14-peter.maydell@linaro.org
11
---
8
---
12
target/arm/translate.c | 20 +++++++++++++++-----
9
exec.c | 8 +++++---
13
1 file changed, 15 insertions(+), 5 deletions(-)
10
1 file changed, 5 insertions(+), 3 deletions(-)
14
11
15
diff --git a/target/arm/translate.c b/target/arm/translate.c
12
diff --git a/exec.c b/exec.c
16
index XXXXXXX..XXXXXXX 100644
13
index XXXXXXX..XXXXXXX 100644
17
--- a/target/arm/translate.c
14
--- a/exec.c
18
+++ b/target/arm/translate.c
15
+++ b/exec.c
19
@@ -XXX,XX +XXX,XX @@ static void gen_singlestep_exception(DisasContext *s)
16
@@ -XXX,XX +XXX,XX @@ address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *x
17
* @is_write: whether the translation operation is for write
18
* @is_mmio: whether this can be MMIO, set true if it can
19
* @target_as: the address space targeted by the IOMMU
20
+ * @attrs: transaction attributes
21
*
22
* This function is called from RCU critical section. It is the common
23
* part of flatview_do_translate and address_space_translate_cached.
24
@@ -XXX,XX +XXX,XX @@ static MemoryRegionSection address_space_translate_iommu(IOMMUMemoryRegion *iomm
25
hwaddr *page_mask_out,
26
bool is_write,
27
bool is_mmio,
28
- AddressSpace **target_as)
29
+ AddressSpace **target_as,
30
+ MemTxAttrs attrs)
31
{
32
MemoryRegionSection *section;
33
hwaddr page_mask = (hwaddr)-1;
34
@@ -XXX,XX +XXX,XX @@ static MemoryRegionSection flatview_do_translate(FlatView *fv,
35
return address_space_translate_iommu(iommu_mr, xlat,
36
plen_out, page_mask_out,
37
is_write, is_mmio,
38
- target_as);
39
+ target_as, attrs);
20
}
40
}
41
if (page_mask_out) {
42
/* Not behind an IOMMU, use default page size. */
43
@@ -XXX,XX +XXX,XX @@ static inline MemoryRegion *address_space_translate_cached(
44
45
section = address_space_translate_iommu(iommu_mr, xlat, plen,
46
NULL, is_write, true,
47
- &target_as);
48
+ &target_as, attrs);
49
return section.mr;
21
}
50
}
22
51
23
+static inline bool is_singlestepping(DisasContext *s)
24
+{
25
+ /* Return true if we are singlestepping either because of
26
+ * architectural singlestep or QEMU gdbstub singlestep. This does
27
+ * not include the command line '-singlestep' mode which is rather
28
+ * misnamed as it only means "one instruction per TB" and doesn't
29
+ * affect the code we generate.
30
+ */
31
+ return s->singlestep_enabled || s->ss_active;
32
+}
33
+
34
static void gen_smul_dual(TCGv_i32 a, TCGv_i32 b)
35
{
36
TCGv_i32 tmp1 = tcg_temp_new_i32();
37
@@ -XXX,XX +XXX,XX @@ static inline void gen_goto_tb(DisasContext *s, int n, target_ulong dest)
38
39
static inline void gen_jmp (DisasContext *s, uint32_t dest)
40
{
41
- if (unlikely(s->singlestep_enabled || s->ss_active)) {
42
+ if (unlikely(is_singlestepping(s))) {
43
/* An indirect jump so that we still trigger the debug exception. */
44
if (s->thumb)
45
dest |= 1;
46
@@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb)
47
((dc->pc >= next_page_start - 3) && insn_crosses_page(env, dc));
48
49
} while (!dc->is_jmp && !tcg_op_buf_full() &&
50
- !cs->singlestep_enabled &&
51
+ !is_singlestepping(dc) &&
52
!singlestep &&
53
- !dc->ss_active &&
54
!end_of_page &&
55
num_insns < max_insns);
56
57
@@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb)
58
instruction was a conditional branch or trap, and the PC has
59
already been written. */
60
gen_set_condexec(dc);
61
- if (unlikely(cs->singlestep_enabled || dc->ss_active)) {
62
+ if (unlikely(is_singlestepping(dc))) {
63
/* Unconditional and "condition passed" instruction codepath. */
64
switch (dc->is_jmp) {
65
case DISAS_SWI:
66
@@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb)
67
/* "Condition failed" instruction codepath for the branch/trap insn */
68
gen_set_label(dc->condlabel);
69
gen_set_condexec(dc);
70
- if (unlikely(cs->singlestep_enabled || dc->ss_active)) {
71
+ if (unlikely(is_singlestepping(dc))) {
72
gen_set_pc_im(dc, dc->pc);
73
gen_singlestep_exception(dc);
74
} else {
75
--
52
--
76
2.7.4
53
2.17.1
77
54
78
55
diff view generated by jsdifflib
1
In tlb_fill() we construct a syndrome register value from a
1
Provide a VMSTATE_BOOL_SUB_ARRAY to go with VMSTATE_UINT8_SUB_ARRAY
2
fault status register value which is filled in by arm_tlb_fill().
2
and friends.
3
arm_tlb_fill() returns FSR values which might be in the format
4
used with short-format page descriptors, or the format used
5
with long-format (LPAE) descriptors. The syndrome register
6
always uses LPAE-format FSR status codes.
7
8
It isn't actually possible to end up delivering a syndrome
9
register value to the guest for a fault which is reported
10
with a short-format FSR (that kind of stage 1 fault will only
11
happen for an AArch32 translation regime which doesn't have
12
a syndrome register, and can never be redirected to an AArch64
13
or Hyp exception level). Add an assertion which checks this,
14
and adjust the code so that we construct a syndrome with
15
an invalid status code, rather than allowing set bits in
16
the FSR input to randomly corrupt other fields in the syndrome.
17
3
18
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
19
Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com>
5
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
20
Message-id: 1491486152-24304-1-git-send-email-peter.maydell@linaro.org
6
Message-id: 20180521140402.23318-23-peter.maydell@linaro.org
21
---
7
---
22
target/arm/op_helper.c | 23 ++++++++++++++++++-----
8
include/migration/vmstate.h | 3 +++
23
1 file changed, 18 insertions(+), 5 deletions(-)
9
1 file changed, 3 insertions(+)
24
10
25
diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c
11
diff --git a/include/migration/vmstate.h b/include/migration/vmstate.h
26
index XXXXXXX..XXXXXXX 100644
12
index XXXXXXX..XXXXXXX 100644
27
--- a/target/arm/op_helper.c
13
--- a/include/migration/vmstate.h
28
+++ b/target/arm/op_helper.c
14
+++ b/include/migration/vmstate.h
29
@@ -XXX,XX +XXX,XX @@ void tlb_fill(CPUState *cs, target_ulong addr, MMUAccessType access_type,
15
@@ -XXX,XX +XXX,XX @@ extern const VMStateInfo vmstate_info_qtailq;
30
if (unlikely(ret)) {
16
#define VMSTATE_BOOL_ARRAY(_f, _s, _n) \
31
ARMCPU *cpu = ARM_CPU(cs);
17
VMSTATE_BOOL_ARRAY_V(_f, _s, _n, 0)
32
CPUARMState *env = &cpu->env;
18
33
- uint32_t syn, exc;
19
+#define VMSTATE_BOOL_SUB_ARRAY(_f, _s, _start, _num) \
34
+ uint32_t syn, exc, fsc;
20
+ VMSTATE_SUB_ARRAY(_f, _s, _start, _num, 0, vmstate_info_bool, bool)
35
unsigned int target_el;
36
bool same_el;
37
38
@@ -XXX,XX +XXX,XX @@ void tlb_fill(CPUState *cs, target_ulong addr, MMUAccessType access_type,
39
env->cp15.hpfar_el2 = extract64(fi.s2addr, 12, 47) << 4;
40
}
41
same_el = arm_current_el(env) == target_el;
42
- /* AArch64 syndrome does not have an LPAE bit */
43
- syn = fsr & ~(1 << 9);
44
+
21
+
45
+ if (fsr & (1 << 9)) {
22
#define VMSTATE_UINT16_ARRAY_V(_f, _s, _n, _v) \
46
+ /* LPAE format fault status register : bottom 6 bits are
23
VMSTATE_ARRAY(_f, _s, _n, _v, vmstate_info_uint16, uint16_t)
47
+ * status code in the same form as needed for syndrome
24
48
+ */
49
+ fsc = extract32(fsr, 0, 6);
50
+ } else {
51
+ /* Short format FSR : this fault will never actually be reported
52
+ * to an EL that uses a syndrome register. Check that here,
53
+ * and use a (currently) reserved FSR code in case the constructed
54
+ * syndrome does leak into the guest somehow.
55
+ */
56
+ assert(target_el != 2 && !arm_el_is_aa64(env, target_el));
57
+ fsc = 0x3f;
58
+ }
59
60
/* For insn and data aborts we assume there is no instruction syndrome
61
* information; this is always true for exceptions reported to EL1.
62
*/
63
if (access_type == MMU_INST_FETCH) {
64
- syn = syn_insn_abort(same_el, 0, fi.s1ptw, syn);
65
+ syn = syn_insn_abort(same_el, 0, fi.s1ptw, fsc);
66
exc = EXCP_PREFETCH_ABORT;
67
} else {
68
syn = merge_syn_data_abort(env->exception.syndrome, target_el,
69
same_el, fi.s1ptw,
70
- access_type == MMU_DATA_STORE, syn);
71
+ access_type == MMU_DATA_STORE, fsc);
72
if (access_type == MMU_DATA_STORE
73
&& arm_feature(env, ARM_FEATURE_V6)) {
74
fsr |= (1 << 11);
75
--
25
--
76
2.7.4
26
2.17.1
77
27
78
28
diff view generated by jsdifflib
1
From: Ishani Chugh <chugh.ishani@research.iiit.ac.in>
1
From: Shannon Zhao <zhaoshenglong@huawei.com>
2
2
3
Signed-off-by: Ishani Chugh <chugh.ishani@research.iiit.ac.in>
3
acpi_data_push uses g_array_set_size to resize the memory size. If there
4
Reviewed-by: Stefan Hajnoczi <stefanha@redhat.com>
4
is no enough contiguous memory, the address will be changed. So previous
5
Message-id: 1491629987-6826-1-git-send-email-chugh.ishani@research.iiit.ac.in
5
pointer could not be used any more. It must update the pointer and use
6
the new one.
7
8
Also, previous codes wrongly use le32 conversion of iort->node_offset
9
for subsequent computations that will result incorrect value if host is
10
not litlle endian. So use the non-converted one instead.
11
12
Signed-off-by: Shannon Zhao <zhaoshenglong@huawei.com>
13
Reviewed-by: Eric Auger <eric.auger@redhat.com>
14
Message-id: 1527663951-14552-1-git-send-email-zhaoshenglong@huawei.com
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
---
16
---
8
target/arm/kvm64.c | 4 ++--
17
hw/arm/virt-acpi-build.c | 20 +++++++++++++++-----
9
1 file changed, 2 insertions(+), 2 deletions(-)
18
1 file changed, 15 insertions(+), 5 deletions(-)
10
19
11
diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c
20
diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c
12
index XXXXXXX..XXXXXXX 100644
21
index XXXXXXX..XXXXXXX 100644
13
--- a/target/arm/kvm64.c
22
--- a/hw/arm/virt-acpi-build.c
14
+++ b/target/arm/kvm64.c
23
+++ b/hw/arm/virt-acpi-build.c
15
@@ -XXX,XX +XXX,XX @@ bool kvm_arm_handle_debug(CPUState *cs, struct kvm_debug_exit_arch *debug_exit)
24
@@ -XXX,XX +XXX,XX @@ build_iort(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms)
16
* single step at this point so something has gone wrong.
25
AcpiIortItsGroup *its;
17
*/
26
AcpiIortTable *iort;
18
error_report("%s: guest single-step while debugging unsupported"
27
AcpiIortSmmu3 *smmu;
19
- " (%"PRIx64", %"PRIx32")\n",
28
- size_t node_size, iort_length, smmu_offset = 0;
20
+ " (%"PRIx64", %"PRIx32")",
29
+ size_t node_size, iort_node_offset, iort_length, smmu_offset = 0;
21
__func__, env->pc, debug_exit->hsr);
30
AcpiIortRC *rc;
22
return false;
31
23
}
32
iort = acpi_data_push(table_data, sizeof(*iort));
24
@@ -XXX,XX +XXX,XX @@ bool kvm_arm_handle_debug(CPUState *cs, struct kvm_debug_exit_arch *debug_exit)
33
@@ -XXX,XX +XXX,XX @@ build_iort(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms)
25
break;
34
35
iort_length = sizeof(*iort);
36
iort->node_count = cpu_to_le32(nb_nodes);
37
- iort->node_offset = cpu_to_le32(sizeof(*iort));
38
+ /*
39
+ * Use a copy in case table_data->data moves during acpi_data_push
40
+ * operations.
41
+ */
42
+ iort_node_offset = sizeof(*iort);
43
+ iort->node_offset = cpu_to_le32(iort_node_offset);
44
45
/* ITS group node */
46
node_size = sizeof(*its) + sizeof(uint32_t);
47
@@ -XXX,XX +XXX,XX @@ build_iort(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms)
48
int irq = vms->irqmap[VIRT_SMMU];
49
50
/* SMMUv3 node */
51
- smmu_offset = iort->node_offset + node_size;
52
+ smmu_offset = iort_node_offset + node_size;
53
node_size = sizeof(*smmu) + sizeof(*idmap);
54
iort_length += node_size;
55
smmu = acpi_data_push(table_data, node_size);
56
@@ -XXX,XX +XXX,XX @@ build_iort(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms)
57
idmap->id_count = cpu_to_le32(0xFFFF);
58
idmap->output_base = 0;
59
/* output IORT node is the ITS group node (the first node) */
60
- idmap->output_reference = cpu_to_le32(iort->node_offset);
61
+ idmap->output_reference = cpu_to_le32(iort_node_offset);
26
}
62
}
27
default:
63
28
- error_report("%s: unhandled debug exit (%"PRIx32", %"PRIx64")\n",
64
/* Root Complex Node */
29
+ error_report("%s: unhandled debug exit (%"PRIx32", %"PRIx64")",
65
@@ -XXX,XX +XXX,XX @@ build_iort(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms)
30
__func__, debug_exit->hsr, env->pc);
66
idmap->output_reference = cpu_to_le32(smmu_offset);
67
} else {
68
/* output IORT node is the ITS group node (the first node) */
69
- idmap->output_reference = cpu_to_le32(iort->node_offset);
70
+ idmap->output_reference = cpu_to_le32(iort_node_offset);
31
}
71
}
32
72
73
+ /*
74
+ * Update the pointer address in case table_data->data moves during above
75
+ * acpi_data_push operations.
76
+ */
77
+ iort = (AcpiIortTable *)(table_data->data + iort_start);
78
iort->length = cpu_to_le32(iort_length);
79
80
build_header(linker, table_data, (void *)(table_data->data + iort_start),
33
--
81
--
34
2.7.4
82
2.17.1
35
83
36
84
diff view generated by jsdifflib
1
From: Alistair Francis <alistair.francis@xilinx.com>
1
From: Shannon Zhao <zhaoshenglong@huawei.com>
2
2
3
Read the correct descriptor instead of hardcoding the first (q=0).
3
kvm_irqchip_create called by kvm_init will call kvm_init_irq_routing to
4
initialize global capability variables. If we call kvm_init_irq_routing in
5
GIC realize function, previous allocated memory will leak.
4
6
5
Signed-off-by: Alistair Francis <alistair.francis@xilinx.com>
7
Fix this by deleting the unnecessary call.
6
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
7
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Shannon Zhao <zhaoshenglong@huawei.com>
8
Message-id: 988b183dcf951856d8b3379f7e911ec95233bbf4.1491947224.git.alistair.francis@xilinx.com
10
Reviewed-by: Eric Auger <eric.auger@redhat.com>
11
Message-id: 1527750994-14360-1-git-send-email-zhaoshenglong@huawei.com
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
13
---
11
hw/net/cadence_gem.c | 4 ++--
14
hw/intc/arm_gic_kvm.c | 1 -
12
1 file changed, 2 insertions(+), 2 deletions(-)
15
hw/intc/arm_gicv3_kvm.c | 1 -
16
2 files changed, 2 deletions(-)
13
17
14
diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c
18
diff --git a/hw/intc/arm_gic_kvm.c b/hw/intc/arm_gic_kvm.c
15
index XXXXXXX..XXXXXXX 100644
19
index XXXXXXX..XXXXXXX 100644
16
--- a/hw/net/cadence_gem.c
20
--- a/hw/intc/arm_gic_kvm.c
17
+++ b/hw/net/cadence_gem.c
21
+++ b/hw/intc/arm_gic_kvm.c
18
@@ -XXX,XX +XXX,XX @@ static void gem_get_rx_desc(CadenceGEMState *s, int q)
22
@@ -XXX,XX +XXX,XX @@ static void kvm_arm_gic_realize(DeviceState *dev, Error **errp)
19
{
23
20
DB_PRINT("read descriptor 0x%x\n", (unsigned)s->rx_desc_addr[q]);
24
if (kvm_has_gsi_routing()) {
21
/* read current descriptor */
25
/* set up irq routing */
22
- cpu_physical_memory_read(s->rx_desc_addr[0],
26
- kvm_init_irq_routing(kvm_state);
23
- (uint8_t *)s->rx_desc[0], sizeof(s->rx_desc[0]));
27
for (i = 0; i < s->num_irq - GIC_INTERNAL; ++i) {
24
+ cpu_physical_memory_read(s->rx_desc_addr[q],
28
kvm_irqchip_add_irq_route(kvm_state, i, 0, i);
25
+ (uint8_t *)s->rx_desc[q], sizeof(s->rx_desc[q]));
29
}
26
30
diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c
27
/* Descriptor owned by software ? */
31
index XXXXXXX..XXXXXXX 100644
28
if (rx_desc_get_ownership(s->rx_desc[q]) == 1) {
32
--- a/hw/intc/arm_gicv3_kvm.c
33
+++ b/hw/intc/arm_gicv3_kvm.c
34
@@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_realize(DeviceState *dev, Error **errp)
35
36
if (kvm_has_gsi_routing()) {
37
/* set up irq routing */
38
- kvm_init_irq_routing(kvm_state);
39
for (i = 0; i < s->num_irq - GIC_INTERNAL; ++i) {
40
kvm_irqchip_add_irq_route(kvm_state, i, 0, i);
41
}
29
--
42
--
30
2.7.4
43
2.17.1
31
44
32
45
diff view generated by jsdifflib